blob: 3e0917dff54f2408f66e494fabb63b4158538007 [file] [log] [blame]
Jesse Barnes79e53942008-11-07 14:24:08 -08001/*
2 * Copyright © 2006-2007 Intel Corporation
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER
21 * DEALINGS IN THE SOFTWARE.
22 *
23 * Authors:
24 * Eric Anholt <eric@anholt.net>
25 */
26
Daniel Vetter618563e2012-04-01 13:38:50 +020027#include <linux/dmi.h>
Jesse Barnesc1c7af62009-09-10 15:28:03 -070028#include <linux/module.h>
29#include <linux/input.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080030#include <linux/i2c.h>
Shaohua Li7662c8b2009-06-26 11:23:55 +080031#include <linux/kernel.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090032#include <linux/slab.h>
Jesse Barnes9cce37f2010-08-13 15:11:26 -070033#include <linux/vgaarb.h>
Wu Fengguange0dac652011-09-05 14:25:34 +080034#include <drm/drm_edid.h>
David Howells760285e2012-10-02 18:01:07 +010035#include <drm/drmP.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080036#include "intel_drv.h"
David Howells760285e2012-10-02 18:01:07 +010037#include <drm/i915_drm.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080038#include "i915_drv.h"
Jesse Barnese5510fa2010-07-01 16:48:37 -070039#include "i915_trace.h"
David Howells760285e2012-10-02 18:01:07 +010040#include <drm/drm_dp_helper.h>
41#include <drm/drm_crtc_helper.h>
Matt Roper465c1202014-05-29 08:06:54 -070042#include <drm/drm_plane_helper.h>
43#include <drm/drm_rect.h>
Keith Packardc0f372b32011-11-16 22:24:52 -080044#include <linux/dma_remapping.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080045
Matt Roper465c1202014-05-29 08:06:54 -070046/* Primary plane formats supported by all gen */
47#define COMMON_PRIMARY_FORMATS \
48 DRM_FORMAT_C8, \
49 DRM_FORMAT_RGB565, \
50 DRM_FORMAT_XRGB8888, \
51 DRM_FORMAT_ARGB8888
52
53/* Primary plane formats for gen <= 3 */
54static const uint32_t intel_primary_formats_gen2[] = {
55 COMMON_PRIMARY_FORMATS,
56 DRM_FORMAT_XRGB1555,
57 DRM_FORMAT_ARGB1555,
58};
59
60/* Primary plane formats for gen >= 4 */
61static const uint32_t intel_primary_formats_gen4[] = {
62 COMMON_PRIMARY_FORMATS, \
63 DRM_FORMAT_XBGR8888,
64 DRM_FORMAT_ABGR8888,
65 DRM_FORMAT_XRGB2101010,
66 DRM_FORMAT_ARGB2101010,
67 DRM_FORMAT_XBGR2101010,
68 DRM_FORMAT_ABGR2101010,
69};
70
Matt Roper3d7d6512014-06-10 08:28:13 -070071/* Cursor formats */
72static const uint32_t intel_cursor_formats[] = {
73 DRM_FORMAT_ARGB8888,
74};
75
Chon Ming Leeef9348c2014-04-09 13:28:18 +030076#define DIV_ROUND_CLOSEST_ULL(ll, d) \
Matt Roper465c1202014-05-29 08:06:54 -070077({ unsigned long long _tmp = (ll)+(d)/2; do_div(_tmp, d); _tmp; })
Chon Ming Leeef9348c2014-04-09 13:28:18 +030078
Daniel Vettercc365132014-06-18 13:59:13 +020079static void intel_increase_pllclock(struct drm_device *dev,
80 enum pipe pipe);
Chris Wilson6b383a72010-09-13 13:54:26 +010081static void intel_crtc_update_cursor(struct drm_crtc *crtc, bool on);
Jesse Barnes79e53942008-11-07 14:24:08 -080082
Jesse Barnesf1f644d2013-06-27 00:39:25 +030083static void i9xx_crtc_clock_get(struct intel_crtc *crtc,
84 struct intel_crtc_config *pipe_config);
Ville Syrjälä18442d02013-09-13 16:00:08 +030085static void ironlake_pch_clock_get(struct intel_crtc *crtc,
86 struct intel_crtc_config *pipe_config);
Jesse Barnesf1f644d2013-06-27 00:39:25 +030087
Damien Lespiaue7457a92013-08-08 22:28:59 +010088static int intel_set_mode(struct drm_crtc *crtc, struct drm_display_mode *mode,
89 int x, int y, struct drm_framebuffer *old_fb);
Jesse Barneseb1bfe82014-02-12 12:26:25 -080090static int intel_framebuffer_init(struct drm_device *dev,
91 struct intel_framebuffer *ifb,
92 struct drm_mode_fb_cmd2 *mode_cmd,
93 struct drm_i915_gem_object *obj);
Daniel Vetter5b18e572014-04-24 23:55:06 +020094static void intel_dp_set_m_n(struct intel_crtc *crtc);
95static void i9xx_set_pipeconf(struct intel_crtc *intel_crtc);
96static void intel_set_pipe_timings(struct intel_crtc *intel_crtc);
Daniel Vetter29407aa2014-04-24 23:55:08 +020097static void intel_cpu_transcoder_set_m_n(struct intel_crtc *crtc,
98 struct intel_link_m_n *m_n);
99static void ironlake_set_pipeconf(struct drm_crtc *crtc);
Daniel Vetter229fca92014-04-24 23:55:09 +0200100static void haswell_set_pipeconf(struct drm_crtc *crtc);
101static void intel_set_pipe_csc(struct drm_crtc *crtc);
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +0200102static void vlv_prepare_pll(struct intel_crtc *crtc);
Damien Lespiaue7457a92013-08-08 22:28:59 +0100103
Jesse Barnes79e53942008-11-07 14:24:08 -0800104typedef struct {
Akshay Joshi0206e352011-08-16 15:34:10 -0400105 int min, max;
Jesse Barnes79e53942008-11-07 14:24:08 -0800106} intel_range_t;
107
108typedef struct {
Akshay Joshi0206e352011-08-16 15:34:10 -0400109 int dot_limit;
110 int p2_slow, p2_fast;
Jesse Barnes79e53942008-11-07 14:24:08 -0800111} intel_p2_t;
112
Ma Lingd4906092009-03-18 20:13:27 +0800113typedef struct intel_limit intel_limit_t;
114struct intel_limit {
Akshay Joshi0206e352011-08-16 15:34:10 -0400115 intel_range_t dot, vco, n, m, m1, m2, p, p1;
116 intel_p2_t p2;
Ma Lingd4906092009-03-18 20:13:27 +0800117};
Jesse Barnes79e53942008-11-07 14:24:08 -0800118
Daniel Vetterd2acd212012-10-20 20:57:43 +0200119int
120intel_pch_rawclk(struct drm_device *dev)
121{
122 struct drm_i915_private *dev_priv = dev->dev_private;
123
124 WARN_ON(!HAS_PCH_SPLIT(dev));
125
126 return I915_READ(PCH_RAWCLK_FREQ) & RAWCLK_FREQ_MASK;
127}
128
Chris Wilson021357a2010-09-07 20:54:59 +0100129static inline u32 /* units of 100MHz */
130intel_fdi_link_freq(struct drm_device *dev)
131{
Chris Wilson8b99e682010-10-13 09:59:17 +0100132 if (IS_GEN5(dev)) {
133 struct drm_i915_private *dev_priv = dev->dev_private;
134 return (I915_READ(FDI_PLL_BIOS_0) & FDI_PLL_FB_CLOCK_MASK) + 2;
135 } else
136 return 27;
Chris Wilson021357a2010-09-07 20:54:59 +0100137}
138
Daniel Vetter5d536e22013-07-06 12:52:06 +0200139static const intel_limit_t intel_limits_i8xx_dac = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400140 .dot = { .min = 25000, .max = 350000 },
Ville Syrjälä9c333712013-12-09 18:54:17 +0200141 .vco = { .min = 908000, .max = 1512000 },
Ville Syrjälä91dbe5f2013-12-09 18:54:14 +0200142 .n = { .min = 2, .max = 16 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400143 .m = { .min = 96, .max = 140 },
144 .m1 = { .min = 18, .max = 26 },
145 .m2 = { .min = 6, .max = 16 },
146 .p = { .min = 4, .max = 128 },
147 .p1 = { .min = 2, .max = 33 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700148 .p2 = { .dot_limit = 165000,
149 .p2_slow = 4, .p2_fast = 2 },
Keith Packarde4b36692009-06-05 19:22:17 -0700150};
151
Daniel Vetter5d536e22013-07-06 12:52:06 +0200152static const intel_limit_t intel_limits_i8xx_dvo = {
153 .dot = { .min = 25000, .max = 350000 },
Ville Syrjälä9c333712013-12-09 18:54:17 +0200154 .vco = { .min = 908000, .max = 1512000 },
Ville Syrjälä91dbe5f2013-12-09 18:54:14 +0200155 .n = { .min = 2, .max = 16 },
Daniel Vetter5d536e22013-07-06 12:52:06 +0200156 .m = { .min = 96, .max = 140 },
157 .m1 = { .min = 18, .max = 26 },
158 .m2 = { .min = 6, .max = 16 },
159 .p = { .min = 4, .max = 128 },
160 .p1 = { .min = 2, .max = 33 },
161 .p2 = { .dot_limit = 165000,
162 .p2_slow = 4, .p2_fast = 4 },
163};
164
Keith Packarde4b36692009-06-05 19:22:17 -0700165static const intel_limit_t intel_limits_i8xx_lvds = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400166 .dot = { .min = 25000, .max = 350000 },
Ville Syrjälä9c333712013-12-09 18:54:17 +0200167 .vco = { .min = 908000, .max = 1512000 },
Ville Syrjälä91dbe5f2013-12-09 18:54:14 +0200168 .n = { .min = 2, .max = 16 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400169 .m = { .min = 96, .max = 140 },
170 .m1 = { .min = 18, .max = 26 },
171 .m2 = { .min = 6, .max = 16 },
172 .p = { .min = 4, .max = 128 },
173 .p1 = { .min = 1, .max = 6 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700174 .p2 = { .dot_limit = 165000,
175 .p2_slow = 14, .p2_fast = 7 },
Keith Packarde4b36692009-06-05 19:22:17 -0700176};
Eric Anholt273e27c2011-03-30 13:01:10 -0700177
Keith Packarde4b36692009-06-05 19:22:17 -0700178static const intel_limit_t intel_limits_i9xx_sdvo = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400179 .dot = { .min = 20000, .max = 400000 },
180 .vco = { .min = 1400000, .max = 2800000 },
181 .n = { .min = 1, .max = 6 },
182 .m = { .min = 70, .max = 120 },
Patrik Jakobsson4f7dfb62013-02-13 22:20:22 +0100183 .m1 = { .min = 8, .max = 18 },
184 .m2 = { .min = 3, .max = 7 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400185 .p = { .min = 5, .max = 80 },
186 .p1 = { .min = 1, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700187 .p2 = { .dot_limit = 200000,
188 .p2_slow = 10, .p2_fast = 5 },
Keith Packarde4b36692009-06-05 19:22:17 -0700189};
190
191static const intel_limit_t intel_limits_i9xx_lvds = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400192 .dot = { .min = 20000, .max = 400000 },
193 .vco = { .min = 1400000, .max = 2800000 },
194 .n = { .min = 1, .max = 6 },
195 .m = { .min = 70, .max = 120 },
Patrik Jakobsson53a7d2d2013-02-13 22:20:21 +0100196 .m1 = { .min = 8, .max = 18 },
197 .m2 = { .min = 3, .max = 7 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400198 .p = { .min = 7, .max = 98 },
199 .p1 = { .min = 1, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700200 .p2 = { .dot_limit = 112000,
201 .p2_slow = 14, .p2_fast = 7 },
Keith Packarde4b36692009-06-05 19:22:17 -0700202};
203
Eric Anholt273e27c2011-03-30 13:01:10 -0700204
Keith Packarde4b36692009-06-05 19:22:17 -0700205static const intel_limit_t intel_limits_g4x_sdvo = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700206 .dot = { .min = 25000, .max = 270000 },
207 .vco = { .min = 1750000, .max = 3500000},
208 .n = { .min = 1, .max = 4 },
209 .m = { .min = 104, .max = 138 },
210 .m1 = { .min = 17, .max = 23 },
211 .m2 = { .min = 5, .max = 11 },
212 .p = { .min = 10, .max = 30 },
213 .p1 = { .min = 1, .max = 3},
214 .p2 = { .dot_limit = 270000,
215 .p2_slow = 10,
216 .p2_fast = 10
Ma Ling044c7c42009-03-18 20:13:23 +0800217 },
Keith Packarde4b36692009-06-05 19:22:17 -0700218};
219
220static const intel_limit_t intel_limits_g4x_hdmi = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700221 .dot = { .min = 22000, .max = 400000 },
222 .vco = { .min = 1750000, .max = 3500000},
223 .n = { .min = 1, .max = 4 },
224 .m = { .min = 104, .max = 138 },
225 .m1 = { .min = 16, .max = 23 },
226 .m2 = { .min = 5, .max = 11 },
227 .p = { .min = 5, .max = 80 },
228 .p1 = { .min = 1, .max = 8},
229 .p2 = { .dot_limit = 165000,
230 .p2_slow = 10, .p2_fast = 5 },
Keith Packarde4b36692009-06-05 19:22:17 -0700231};
232
233static const intel_limit_t intel_limits_g4x_single_channel_lvds = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700234 .dot = { .min = 20000, .max = 115000 },
235 .vco = { .min = 1750000, .max = 3500000 },
236 .n = { .min = 1, .max = 3 },
237 .m = { .min = 104, .max = 138 },
238 .m1 = { .min = 17, .max = 23 },
239 .m2 = { .min = 5, .max = 11 },
240 .p = { .min = 28, .max = 112 },
241 .p1 = { .min = 2, .max = 8 },
242 .p2 = { .dot_limit = 0,
243 .p2_slow = 14, .p2_fast = 14
Ma Ling044c7c42009-03-18 20:13:23 +0800244 },
Keith Packarde4b36692009-06-05 19:22:17 -0700245};
246
247static const intel_limit_t intel_limits_g4x_dual_channel_lvds = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700248 .dot = { .min = 80000, .max = 224000 },
249 .vco = { .min = 1750000, .max = 3500000 },
250 .n = { .min = 1, .max = 3 },
251 .m = { .min = 104, .max = 138 },
252 .m1 = { .min = 17, .max = 23 },
253 .m2 = { .min = 5, .max = 11 },
254 .p = { .min = 14, .max = 42 },
255 .p1 = { .min = 2, .max = 6 },
256 .p2 = { .dot_limit = 0,
257 .p2_slow = 7, .p2_fast = 7
Ma Ling044c7c42009-03-18 20:13:23 +0800258 },
Keith Packarde4b36692009-06-05 19:22:17 -0700259};
260
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500261static const intel_limit_t intel_limits_pineview_sdvo = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400262 .dot = { .min = 20000, .max = 400000},
263 .vco = { .min = 1700000, .max = 3500000 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700264 /* Pineview's Ncounter is a ring counter */
Akshay Joshi0206e352011-08-16 15:34:10 -0400265 .n = { .min = 3, .max = 6 },
266 .m = { .min = 2, .max = 256 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700267 /* Pineview only has one combined m divider, which we treat as m2. */
Akshay Joshi0206e352011-08-16 15:34:10 -0400268 .m1 = { .min = 0, .max = 0 },
269 .m2 = { .min = 0, .max = 254 },
270 .p = { .min = 5, .max = 80 },
271 .p1 = { .min = 1, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700272 .p2 = { .dot_limit = 200000,
273 .p2_slow = 10, .p2_fast = 5 },
Keith Packarde4b36692009-06-05 19:22:17 -0700274};
275
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500276static const intel_limit_t intel_limits_pineview_lvds = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400277 .dot = { .min = 20000, .max = 400000 },
278 .vco = { .min = 1700000, .max = 3500000 },
279 .n = { .min = 3, .max = 6 },
280 .m = { .min = 2, .max = 256 },
281 .m1 = { .min = 0, .max = 0 },
282 .m2 = { .min = 0, .max = 254 },
283 .p = { .min = 7, .max = 112 },
284 .p1 = { .min = 1, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700285 .p2 = { .dot_limit = 112000,
286 .p2_slow = 14, .p2_fast = 14 },
Keith Packarde4b36692009-06-05 19:22:17 -0700287};
288
Eric Anholt273e27c2011-03-30 13:01:10 -0700289/* Ironlake / Sandybridge
290 *
291 * We calculate clock using (register_value + 2) for N/M1/M2, so here
292 * the range value for them is (actual_value - 2).
293 */
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800294static const intel_limit_t intel_limits_ironlake_dac = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700295 .dot = { .min = 25000, .max = 350000 },
296 .vco = { .min = 1760000, .max = 3510000 },
297 .n = { .min = 1, .max = 5 },
298 .m = { .min = 79, .max = 127 },
299 .m1 = { .min = 12, .max = 22 },
300 .m2 = { .min = 5, .max = 9 },
301 .p = { .min = 5, .max = 80 },
302 .p1 = { .min = 1, .max = 8 },
303 .p2 = { .dot_limit = 225000,
304 .p2_slow = 10, .p2_fast = 5 },
Keith Packarde4b36692009-06-05 19:22:17 -0700305};
306
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800307static const intel_limit_t intel_limits_ironlake_single_lvds = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700308 .dot = { .min = 25000, .max = 350000 },
309 .vco = { .min = 1760000, .max = 3510000 },
310 .n = { .min = 1, .max = 3 },
311 .m = { .min = 79, .max = 118 },
312 .m1 = { .min = 12, .max = 22 },
313 .m2 = { .min = 5, .max = 9 },
314 .p = { .min = 28, .max = 112 },
315 .p1 = { .min = 2, .max = 8 },
316 .p2 = { .dot_limit = 225000,
317 .p2_slow = 14, .p2_fast = 14 },
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800318};
319
320static const intel_limit_t intel_limits_ironlake_dual_lvds = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700321 .dot = { .min = 25000, .max = 350000 },
322 .vco = { .min = 1760000, .max = 3510000 },
323 .n = { .min = 1, .max = 3 },
324 .m = { .min = 79, .max = 127 },
325 .m1 = { .min = 12, .max = 22 },
326 .m2 = { .min = 5, .max = 9 },
327 .p = { .min = 14, .max = 56 },
328 .p1 = { .min = 2, .max = 8 },
329 .p2 = { .dot_limit = 225000,
330 .p2_slow = 7, .p2_fast = 7 },
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800331};
332
Eric Anholt273e27c2011-03-30 13:01:10 -0700333/* LVDS 100mhz refclk limits. */
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800334static const intel_limit_t intel_limits_ironlake_single_lvds_100m = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700335 .dot = { .min = 25000, .max = 350000 },
336 .vco = { .min = 1760000, .max = 3510000 },
337 .n = { .min = 1, .max = 2 },
338 .m = { .min = 79, .max = 126 },
339 .m1 = { .min = 12, .max = 22 },
340 .m2 = { .min = 5, .max = 9 },
341 .p = { .min = 28, .max = 112 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400342 .p1 = { .min = 2, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700343 .p2 = { .dot_limit = 225000,
344 .p2_slow = 14, .p2_fast = 14 },
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800345};
346
347static const intel_limit_t intel_limits_ironlake_dual_lvds_100m = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700348 .dot = { .min = 25000, .max = 350000 },
349 .vco = { .min = 1760000, .max = 3510000 },
350 .n = { .min = 1, .max = 3 },
351 .m = { .min = 79, .max = 126 },
352 .m1 = { .min = 12, .max = 22 },
353 .m2 = { .min = 5, .max = 9 },
354 .p = { .min = 14, .max = 42 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400355 .p1 = { .min = 2, .max = 6 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700356 .p2 = { .dot_limit = 225000,
357 .p2_slow = 7, .p2_fast = 7 },
Zhao Yakui45476682009-12-31 16:06:04 +0800358};
359
Ville Syrjälädc730512013-09-24 21:26:30 +0300360static const intel_limit_t intel_limits_vlv = {
Ville Syrjäläf01b7962013-09-27 16:55:49 +0300361 /*
362 * These are the data rate limits (measured in fast clocks)
363 * since those are the strictest limits we have. The fast
364 * clock and actual rate limits are more relaxed, so checking
365 * them would make no difference.
366 */
367 .dot = { .min = 25000 * 5, .max = 270000 * 5 },
Daniel Vetter75e53982013-04-18 21:10:43 +0200368 .vco = { .min = 4000000, .max = 6000000 },
Jesse Barnesa0c4da22012-06-15 11:55:13 -0700369 .n = { .min = 1, .max = 7 },
Jesse Barnesa0c4da22012-06-15 11:55:13 -0700370 .m1 = { .min = 2, .max = 3 },
371 .m2 = { .min = 11, .max = 156 },
Ville Syrjäläb99ab662013-09-24 21:26:26 +0300372 .p1 = { .min = 2, .max = 3 },
Ville Syrjälä5fdc9c492013-09-24 21:26:29 +0300373 .p2 = { .p2_slow = 2, .p2_fast = 20 }, /* slow=min, fast=max */
Jesse Barnesa0c4da22012-06-15 11:55:13 -0700374};
375
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300376static const intel_limit_t intel_limits_chv = {
377 /*
378 * These are the data rate limits (measured in fast clocks)
379 * since those are the strictest limits we have. The fast
380 * clock and actual rate limits are more relaxed, so checking
381 * them would make no difference.
382 */
383 .dot = { .min = 25000 * 5, .max = 540000 * 5},
384 .vco = { .min = 4860000, .max = 6700000 },
385 .n = { .min = 1, .max = 1 },
386 .m1 = { .min = 2, .max = 2 },
387 .m2 = { .min = 24 << 22, .max = 175 << 22 },
388 .p1 = { .min = 2, .max = 4 },
389 .p2 = { .p2_slow = 1, .p2_fast = 14 },
390};
391
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300392static void vlv_clock(int refclk, intel_clock_t *clock)
393{
394 clock->m = clock->m1 * clock->m2;
395 clock->p = clock->p1 * clock->p2;
Ville Syrjäläed5ca772013-12-02 19:00:45 +0200396 if (WARN_ON(clock->n == 0 || clock->p == 0))
397 return;
Ville Syrjäläfb03ac02013-10-14 14:50:30 +0300398 clock->vco = DIV_ROUND_CLOSEST(refclk * clock->m, clock->n);
399 clock->dot = DIV_ROUND_CLOSEST(clock->vco, clock->p);
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300400}
401
Paulo Zanonie0638cd2013-09-24 13:52:54 -0300402/**
403 * Returns whether any output on the specified pipe is of the specified type
404 */
405static bool intel_pipe_has_type(struct drm_crtc *crtc, int type)
406{
407 struct drm_device *dev = crtc->dev;
408 struct intel_encoder *encoder;
409
410 for_each_encoder_on_crtc(dev, crtc, encoder)
411 if (encoder->type == type)
412 return true;
413
414 return false;
415}
416
Chris Wilson1b894b52010-12-14 20:04:54 +0000417static const intel_limit_t *intel_ironlake_limit(struct drm_crtc *crtc,
418 int refclk)
Zhenyu Wang2c072452009-06-05 15:38:42 +0800419{
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800420 struct drm_device *dev = crtc->dev;
Zhenyu Wang2c072452009-06-05 15:38:42 +0800421 const intel_limit_t *limit;
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800422
423 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS)) {
Daniel Vetter1974cad2012-11-26 17:22:09 +0100424 if (intel_is_dual_link_lvds(dev)) {
Chris Wilson1b894b52010-12-14 20:04:54 +0000425 if (refclk == 100000)
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800426 limit = &intel_limits_ironlake_dual_lvds_100m;
427 else
428 limit = &intel_limits_ironlake_dual_lvds;
429 } else {
Chris Wilson1b894b52010-12-14 20:04:54 +0000430 if (refclk == 100000)
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800431 limit = &intel_limits_ironlake_single_lvds_100m;
432 else
433 limit = &intel_limits_ironlake_single_lvds;
434 }
Daniel Vetterc6bb3532013-04-19 11:14:33 +0200435 } else
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800436 limit = &intel_limits_ironlake_dac;
Zhenyu Wang2c072452009-06-05 15:38:42 +0800437
438 return limit;
439}
440
Ma Ling044c7c42009-03-18 20:13:23 +0800441static const intel_limit_t *intel_g4x_limit(struct drm_crtc *crtc)
442{
443 struct drm_device *dev = crtc->dev;
Ma Ling044c7c42009-03-18 20:13:23 +0800444 const intel_limit_t *limit;
445
446 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS)) {
Daniel Vetter1974cad2012-11-26 17:22:09 +0100447 if (intel_is_dual_link_lvds(dev))
Keith Packarde4b36692009-06-05 19:22:17 -0700448 limit = &intel_limits_g4x_dual_channel_lvds;
Ma Ling044c7c42009-03-18 20:13:23 +0800449 else
Keith Packarde4b36692009-06-05 19:22:17 -0700450 limit = &intel_limits_g4x_single_channel_lvds;
Ma Ling044c7c42009-03-18 20:13:23 +0800451 } else if (intel_pipe_has_type(crtc, INTEL_OUTPUT_HDMI) ||
452 intel_pipe_has_type(crtc, INTEL_OUTPUT_ANALOG)) {
Keith Packarde4b36692009-06-05 19:22:17 -0700453 limit = &intel_limits_g4x_hdmi;
Ma Ling044c7c42009-03-18 20:13:23 +0800454 } else if (intel_pipe_has_type(crtc, INTEL_OUTPUT_SDVO)) {
Keith Packarde4b36692009-06-05 19:22:17 -0700455 limit = &intel_limits_g4x_sdvo;
Ma Ling044c7c42009-03-18 20:13:23 +0800456 } else /* The option is for other outputs */
Keith Packarde4b36692009-06-05 19:22:17 -0700457 limit = &intel_limits_i9xx_sdvo;
Ma Ling044c7c42009-03-18 20:13:23 +0800458
459 return limit;
460}
461
Chris Wilson1b894b52010-12-14 20:04:54 +0000462static const intel_limit_t *intel_limit(struct drm_crtc *crtc, int refclk)
Jesse Barnes79e53942008-11-07 14:24:08 -0800463{
464 struct drm_device *dev = crtc->dev;
465 const intel_limit_t *limit;
466
Eric Anholtbad720f2009-10-22 16:11:14 -0700467 if (HAS_PCH_SPLIT(dev))
Chris Wilson1b894b52010-12-14 20:04:54 +0000468 limit = intel_ironlake_limit(crtc, refclk);
Zhenyu Wang2c072452009-06-05 15:38:42 +0800469 else if (IS_G4X(dev)) {
Ma Ling044c7c42009-03-18 20:13:23 +0800470 limit = intel_g4x_limit(crtc);
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500471 } else if (IS_PINEVIEW(dev)) {
Shaohua Li21778322009-02-23 15:19:16 +0800472 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS))
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500473 limit = &intel_limits_pineview_lvds;
Shaohua Li21778322009-02-23 15:19:16 +0800474 else
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500475 limit = &intel_limits_pineview_sdvo;
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300476 } else if (IS_CHERRYVIEW(dev)) {
477 limit = &intel_limits_chv;
Jesse Barnesa0c4da22012-06-15 11:55:13 -0700478 } else if (IS_VALLEYVIEW(dev)) {
Ville Syrjälädc730512013-09-24 21:26:30 +0300479 limit = &intel_limits_vlv;
Chris Wilsona6c45cf2010-09-17 00:32:17 +0100480 } else if (!IS_GEN2(dev)) {
481 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS))
482 limit = &intel_limits_i9xx_lvds;
483 else
484 limit = &intel_limits_i9xx_sdvo;
Jesse Barnes79e53942008-11-07 14:24:08 -0800485 } else {
486 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS))
Keith Packarde4b36692009-06-05 19:22:17 -0700487 limit = &intel_limits_i8xx_lvds;
Daniel Vetter5d536e22013-07-06 12:52:06 +0200488 else if (intel_pipe_has_type(crtc, INTEL_OUTPUT_DVO))
Keith Packarde4b36692009-06-05 19:22:17 -0700489 limit = &intel_limits_i8xx_dvo;
Daniel Vetter5d536e22013-07-06 12:52:06 +0200490 else
491 limit = &intel_limits_i8xx_dac;
Jesse Barnes79e53942008-11-07 14:24:08 -0800492 }
493 return limit;
494}
495
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500496/* m1 is reserved as 0 in Pineview, n is a ring counter */
497static void pineview_clock(int refclk, intel_clock_t *clock)
Jesse Barnes79e53942008-11-07 14:24:08 -0800498{
Shaohua Li21778322009-02-23 15:19:16 +0800499 clock->m = clock->m2 + 2;
500 clock->p = clock->p1 * clock->p2;
Ville Syrjäläed5ca772013-12-02 19:00:45 +0200501 if (WARN_ON(clock->n == 0 || clock->p == 0))
502 return;
Ville Syrjäläfb03ac02013-10-14 14:50:30 +0300503 clock->vco = DIV_ROUND_CLOSEST(refclk * clock->m, clock->n);
504 clock->dot = DIV_ROUND_CLOSEST(clock->vco, clock->p);
Shaohua Li21778322009-02-23 15:19:16 +0800505}
506
Daniel Vetter7429e9d2013-04-20 17:19:46 +0200507static uint32_t i9xx_dpll_compute_m(struct dpll *dpll)
508{
509 return 5 * (dpll->m1 + 2) + (dpll->m2 + 2);
510}
511
Daniel Vetterac58c3f2013-06-01 17:16:17 +0200512static void i9xx_clock(int refclk, intel_clock_t *clock)
Shaohua Li21778322009-02-23 15:19:16 +0800513{
Daniel Vetter7429e9d2013-04-20 17:19:46 +0200514 clock->m = i9xx_dpll_compute_m(clock);
Jesse Barnes79e53942008-11-07 14:24:08 -0800515 clock->p = clock->p1 * clock->p2;
Ville Syrjäläed5ca772013-12-02 19:00:45 +0200516 if (WARN_ON(clock->n + 2 == 0 || clock->p == 0))
517 return;
Ville Syrjäläfb03ac02013-10-14 14:50:30 +0300518 clock->vco = DIV_ROUND_CLOSEST(refclk * clock->m, clock->n + 2);
519 clock->dot = DIV_ROUND_CLOSEST(clock->vco, clock->p);
Jesse Barnes79e53942008-11-07 14:24:08 -0800520}
521
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300522static void chv_clock(int refclk, intel_clock_t *clock)
523{
524 clock->m = clock->m1 * clock->m2;
525 clock->p = clock->p1 * clock->p2;
526 if (WARN_ON(clock->n == 0 || clock->p == 0))
527 return;
528 clock->vco = DIV_ROUND_CLOSEST_ULL((uint64_t)refclk * clock->m,
529 clock->n << 22);
530 clock->dot = DIV_ROUND_CLOSEST(clock->vco, clock->p);
531}
532
Jesse Barnes7c04d1d2009-02-23 15:36:40 -0800533#define INTELPllInvalid(s) do { /* DRM_DEBUG(s); */ return false; } while (0)
Jesse Barnes79e53942008-11-07 14:24:08 -0800534/**
535 * Returns whether the given set of divisors are valid for a given refclk with
536 * the given connectors.
537 */
538
Chris Wilson1b894b52010-12-14 20:04:54 +0000539static bool intel_PLL_is_valid(struct drm_device *dev,
540 const intel_limit_t *limit,
541 const intel_clock_t *clock)
Jesse Barnes79e53942008-11-07 14:24:08 -0800542{
Ville Syrjäläf01b7962013-09-27 16:55:49 +0300543 if (clock->n < limit->n.min || limit->n.max < clock->n)
544 INTELPllInvalid("n out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800545 if (clock->p1 < limit->p1.min || limit->p1.max < clock->p1)
Akshay Joshi0206e352011-08-16 15:34:10 -0400546 INTELPllInvalid("p1 out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800547 if (clock->m2 < limit->m2.min || limit->m2.max < clock->m2)
Akshay Joshi0206e352011-08-16 15:34:10 -0400548 INTELPllInvalid("m2 out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800549 if (clock->m1 < limit->m1.min || limit->m1.max < clock->m1)
Akshay Joshi0206e352011-08-16 15:34:10 -0400550 INTELPllInvalid("m1 out of range\n");
Ville Syrjäläf01b7962013-09-27 16:55:49 +0300551
552 if (!IS_PINEVIEW(dev) && !IS_VALLEYVIEW(dev))
553 if (clock->m1 <= clock->m2)
554 INTELPllInvalid("m1 <= m2\n");
555
556 if (!IS_VALLEYVIEW(dev)) {
557 if (clock->p < limit->p.min || limit->p.max < clock->p)
558 INTELPllInvalid("p out of range\n");
559 if (clock->m < limit->m.min || limit->m.max < clock->m)
560 INTELPllInvalid("m out of range\n");
561 }
562
Jesse Barnes79e53942008-11-07 14:24:08 -0800563 if (clock->vco < limit->vco.min || limit->vco.max < clock->vco)
Akshay Joshi0206e352011-08-16 15:34:10 -0400564 INTELPllInvalid("vco out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800565 /* XXX: We may need to be checking "Dot clock" depending on the multiplier,
566 * connector, etc., rather than just a single range.
567 */
568 if (clock->dot < limit->dot.min || limit->dot.max < clock->dot)
Akshay Joshi0206e352011-08-16 15:34:10 -0400569 INTELPllInvalid("dot out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800570
571 return true;
572}
573
Ma Lingd4906092009-03-18 20:13:27 +0800574static bool
Daniel Vetteree9300b2013-06-03 22:40:22 +0200575i9xx_find_best_dpll(const intel_limit_t *limit, struct drm_crtc *crtc,
Sean Paulcec2f352012-01-10 15:09:36 -0800576 int target, int refclk, intel_clock_t *match_clock,
577 intel_clock_t *best_clock)
Jesse Barnes79e53942008-11-07 14:24:08 -0800578{
579 struct drm_device *dev = crtc->dev;
Jesse Barnes79e53942008-11-07 14:24:08 -0800580 intel_clock_t clock;
Jesse Barnes79e53942008-11-07 14:24:08 -0800581 int err = target;
582
Daniel Vettera210b022012-11-26 17:22:08 +0100583 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS)) {
Jesse Barnes79e53942008-11-07 14:24:08 -0800584 /*
Daniel Vettera210b022012-11-26 17:22:08 +0100585 * For LVDS just rely on its current settings for dual-channel.
586 * We haven't figured out how to reliably set up different
587 * single/dual channel state, if we even can.
Jesse Barnes79e53942008-11-07 14:24:08 -0800588 */
Daniel Vetter1974cad2012-11-26 17:22:09 +0100589 if (intel_is_dual_link_lvds(dev))
Jesse Barnes79e53942008-11-07 14:24:08 -0800590 clock.p2 = limit->p2.p2_fast;
591 else
592 clock.p2 = limit->p2.p2_slow;
593 } else {
594 if (target < limit->p2.dot_limit)
595 clock.p2 = limit->p2.p2_slow;
596 else
597 clock.p2 = limit->p2.p2_fast;
598 }
599
Akshay Joshi0206e352011-08-16 15:34:10 -0400600 memset(best_clock, 0, sizeof(*best_clock));
Jesse Barnes79e53942008-11-07 14:24:08 -0800601
Zhao Yakui42158662009-11-20 11:24:18 +0800602 for (clock.m1 = limit->m1.min; clock.m1 <= limit->m1.max;
603 clock.m1++) {
604 for (clock.m2 = limit->m2.min;
605 clock.m2 <= limit->m2.max; clock.m2++) {
Daniel Vetterc0efc382013-06-03 20:56:24 +0200606 if (clock.m2 >= clock.m1)
Zhao Yakui42158662009-11-20 11:24:18 +0800607 break;
608 for (clock.n = limit->n.min;
609 clock.n <= limit->n.max; clock.n++) {
610 for (clock.p1 = limit->p1.min;
611 clock.p1 <= limit->p1.max; clock.p1++) {
Jesse Barnes79e53942008-11-07 14:24:08 -0800612 int this_err;
613
Daniel Vetterac58c3f2013-06-01 17:16:17 +0200614 i9xx_clock(refclk, &clock);
Chris Wilson1b894b52010-12-14 20:04:54 +0000615 if (!intel_PLL_is_valid(dev, limit,
616 &clock))
Jesse Barnes79e53942008-11-07 14:24:08 -0800617 continue;
Sean Paulcec2f352012-01-10 15:09:36 -0800618 if (match_clock &&
619 clock.p != match_clock->p)
620 continue;
Jesse Barnes79e53942008-11-07 14:24:08 -0800621
622 this_err = abs(clock.dot - target);
623 if (this_err < err) {
624 *best_clock = clock;
625 err = this_err;
626 }
627 }
628 }
629 }
630 }
631
632 return (err != target);
633}
634
Ma Lingd4906092009-03-18 20:13:27 +0800635static bool
Daniel Vetteree9300b2013-06-03 22:40:22 +0200636pnv_find_best_dpll(const intel_limit_t *limit, struct drm_crtc *crtc,
637 int target, int refclk, intel_clock_t *match_clock,
638 intel_clock_t *best_clock)
Daniel Vetterac58c3f2013-06-01 17:16:17 +0200639{
640 struct drm_device *dev = crtc->dev;
641 intel_clock_t clock;
642 int err = target;
643
644 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS)) {
645 /*
646 * For LVDS just rely on its current settings for dual-channel.
647 * We haven't figured out how to reliably set up different
648 * single/dual channel state, if we even can.
649 */
650 if (intel_is_dual_link_lvds(dev))
651 clock.p2 = limit->p2.p2_fast;
652 else
653 clock.p2 = limit->p2.p2_slow;
654 } else {
655 if (target < limit->p2.dot_limit)
656 clock.p2 = limit->p2.p2_slow;
657 else
658 clock.p2 = limit->p2.p2_fast;
659 }
660
661 memset(best_clock, 0, sizeof(*best_clock));
662
663 for (clock.m1 = limit->m1.min; clock.m1 <= limit->m1.max;
664 clock.m1++) {
665 for (clock.m2 = limit->m2.min;
666 clock.m2 <= limit->m2.max; clock.m2++) {
Daniel Vetterac58c3f2013-06-01 17:16:17 +0200667 for (clock.n = limit->n.min;
668 clock.n <= limit->n.max; clock.n++) {
669 for (clock.p1 = limit->p1.min;
670 clock.p1 <= limit->p1.max; clock.p1++) {
671 int this_err;
672
673 pineview_clock(refclk, &clock);
Jesse Barnes79e53942008-11-07 14:24:08 -0800674 if (!intel_PLL_is_valid(dev, limit,
675 &clock))
676 continue;
677 if (match_clock &&
678 clock.p != match_clock->p)
679 continue;
680
681 this_err = abs(clock.dot - target);
682 if (this_err < err) {
683 *best_clock = clock;
684 err = this_err;
685 }
686 }
687 }
688 }
689 }
690
691 return (err != target);
692}
693
Ma Lingd4906092009-03-18 20:13:27 +0800694static bool
Daniel Vetteree9300b2013-06-03 22:40:22 +0200695g4x_find_best_dpll(const intel_limit_t *limit, struct drm_crtc *crtc,
696 int target, int refclk, intel_clock_t *match_clock,
697 intel_clock_t *best_clock)
Ma Lingd4906092009-03-18 20:13:27 +0800698{
699 struct drm_device *dev = crtc->dev;
Ma Lingd4906092009-03-18 20:13:27 +0800700 intel_clock_t clock;
701 int max_n;
702 bool found;
Adam Jackson6ba770d2010-07-02 16:43:30 -0400703 /* approximately equals target * 0.00585 */
704 int err_most = (target >> 8) + (target >> 9);
Ma Lingd4906092009-03-18 20:13:27 +0800705 found = false;
706
707 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS)) {
Daniel Vetter1974cad2012-11-26 17:22:09 +0100708 if (intel_is_dual_link_lvds(dev))
Ma Lingd4906092009-03-18 20:13:27 +0800709 clock.p2 = limit->p2.p2_fast;
710 else
711 clock.p2 = limit->p2.p2_slow;
712 } else {
713 if (target < limit->p2.dot_limit)
714 clock.p2 = limit->p2.p2_slow;
715 else
716 clock.p2 = limit->p2.p2_fast;
717 }
718
719 memset(best_clock, 0, sizeof(*best_clock));
720 max_n = limit->n.max;
Gilles Espinassef77f13e2010-03-29 15:41:47 +0200721 /* based on hardware requirement, prefer smaller n to precision */
Ma Lingd4906092009-03-18 20:13:27 +0800722 for (clock.n = limit->n.min; clock.n <= max_n; clock.n++) {
Gilles Espinassef77f13e2010-03-29 15:41:47 +0200723 /* based on hardware requirement, prefere larger m1,m2 */
Ma Lingd4906092009-03-18 20:13:27 +0800724 for (clock.m1 = limit->m1.max;
725 clock.m1 >= limit->m1.min; clock.m1--) {
726 for (clock.m2 = limit->m2.max;
727 clock.m2 >= limit->m2.min; clock.m2--) {
728 for (clock.p1 = limit->p1.max;
729 clock.p1 >= limit->p1.min; clock.p1--) {
730 int this_err;
731
Daniel Vetterac58c3f2013-06-01 17:16:17 +0200732 i9xx_clock(refclk, &clock);
Chris Wilson1b894b52010-12-14 20:04:54 +0000733 if (!intel_PLL_is_valid(dev, limit,
734 &clock))
Ma Lingd4906092009-03-18 20:13:27 +0800735 continue;
Chris Wilson1b894b52010-12-14 20:04:54 +0000736
737 this_err = abs(clock.dot - target);
Ma Lingd4906092009-03-18 20:13:27 +0800738 if (this_err < err_most) {
739 *best_clock = clock;
740 err_most = this_err;
741 max_n = clock.n;
742 found = true;
743 }
744 }
745 }
746 }
747 }
Zhenyu Wang2c072452009-06-05 15:38:42 +0800748 return found;
749}
Ma Lingd4906092009-03-18 20:13:27 +0800750
Zhenyu Wang2c072452009-06-05 15:38:42 +0800751static bool
Daniel Vetteree9300b2013-06-03 22:40:22 +0200752vlv_find_best_dpll(const intel_limit_t *limit, struct drm_crtc *crtc,
753 int target, int refclk, intel_clock_t *match_clock,
754 intel_clock_t *best_clock)
Jesse Barnesa0c4da22012-06-15 11:55:13 -0700755{
Ville Syrjäläf01b7962013-09-27 16:55:49 +0300756 struct drm_device *dev = crtc->dev;
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300757 intel_clock_t clock;
Ville Syrjälä69e4f9002013-09-24 21:26:20 +0300758 unsigned int bestppm = 1000000;
Ville Syrjälä27e639b2013-09-24 21:26:24 +0300759 /* min update 19.2 MHz */
760 int max_n = min(limit->n.max, refclk / 19200);
Ville Syrjälä49e497e2013-09-24 21:26:31 +0300761 bool found = false;
Jesse Barnesa0c4da22012-06-15 11:55:13 -0700762
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300763 target *= 5; /* fast clock */
764
765 memset(best_clock, 0, sizeof(*best_clock));
Jesse Barnesa0c4da22012-06-15 11:55:13 -0700766
767 /* based on hardware requirement, prefer smaller n to precision */
Ville Syrjälä27e639b2013-09-24 21:26:24 +0300768 for (clock.n = limit->n.min; clock.n <= max_n; clock.n++) {
Ville Syrjälä811bbf02013-09-24 21:26:25 +0300769 for (clock.p1 = limit->p1.max; clock.p1 >= limit->p1.min; clock.p1--) {
Ville Syrjälä889059d2013-09-24 21:26:27 +0300770 for (clock.p2 = limit->p2.p2_fast; clock.p2 >= limit->p2.p2_slow;
Ville Syrjäläc1a9ae42013-09-24 21:26:23 +0300771 clock.p2 -= clock.p2 > 10 ? 2 : 1) {
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300772 clock.p = clock.p1 * clock.p2;
Jesse Barnesa0c4da22012-06-15 11:55:13 -0700773 /* based on hardware requirement, prefer bigger m1,m2 values */
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300774 for (clock.m1 = limit->m1.min; clock.m1 <= limit->m1.max; clock.m1++) {
Ville Syrjälä69e4f9002013-09-24 21:26:20 +0300775 unsigned int ppm, diff;
776
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300777 clock.m2 = DIV_ROUND_CLOSEST(target * clock.p * clock.n,
778 refclk * clock.m1);
Ville Syrjälä43b0ac52013-09-24 21:26:18 +0300779
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300780 vlv_clock(refclk, &clock);
781
Ville Syrjäläf01b7962013-09-27 16:55:49 +0300782 if (!intel_PLL_is_valid(dev, limit,
783 &clock))
Ville Syrjälä43b0ac52013-09-24 21:26:18 +0300784 continue;
785
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300786 diff = abs(clock.dot - target);
787 ppm = div_u64(1000000ULL * diff, target);
788
789 if (ppm < 100 && clock.p > best_clock->p) {
Ville Syrjälä43b0ac52013-09-24 21:26:18 +0300790 bestppm = 0;
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300791 *best_clock = clock;
Ville Syrjälä49e497e2013-09-24 21:26:31 +0300792 found = true;
Ville Syrjälä43b0ac52013-09-24 21:26:18 +0300793 }
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300794
Ville Syrjäläc6861222013-09-24 21:26:21 +0300795 if (bestppm >= 10 && ppm < bestppm - 10) {
Ville Syrjälä69e4f9002013-09-24 21:26:20 +0300796 bestppm = ppm;
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300797 *best_clock = clock;
Ville Syrjälä49e497e2013-09-24 21:26:31 +0300798 found = true;
Jesse Barnesa0c4da22012-06-15 11:55:13 -0700799 }
800 }
801 }
802 }
803 }
Jesse Barnesa0c4da22012-06-15 11:55:13 -0700804
Ville Syrjälä49e497e2013-09-24 21:26:31 +0300805 return found;
Jesse Barnesa0c4da22012-06-15 11:55:13 -0700806}
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700807
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300808static bool
809chv_find_best_dpll(const intel_limit_t *limit, struct drm_crtc *crtc,
810 int target, int refclk, intel_clock_t *match_clock,
811 intel_clock_t *best_clock)
812{
813 struct drm_device *dev = crtc->dev;
814 intel_clock_t clock;
815 uint64_t m2;
816 int found = false;
817
818 memset(best_clock, 0, sizeof(*best_clock));
819
820 /*
821 * Based on hardware doc, the n always set to 1, and m1 always
822 * set to 2. If requires to support 200Mhz refclk, we need to
823 * revisit this because n may not 1 anymore.
824 */
825 clock.n = 1, clock.m1 = 2;
826 target *= 5; /* fast clock */
827
828 for (clock.p1 = limit->p1.max; clock.p1 >= limit->p1.min; clock.p1--) {
829 for (clock.p2 = limit->p2.p2_fast;
830 clock.p2 >= limit->p2.p2_slow;
831 clock.p2 -= clock.p2 > 10 ? 2 : 1) {
832
833 clock.p = clock.p1 * clock.p2;
834
835 m2 = DIV_ROUND_CLOSEST_ULL(((uint64_t)target * clock.p *
836 clock.n) << 22, refclk * clock.m1);
837
838 if (m2 > INT_MAX/clock.m1)
839 continue;
840
841 clock.m2 = m2;
842
843 chv_clock(refclk, &clock);
844
845 if (!intel_PLL_is_valid(dev, limit, &clock))
846 continue;
847
848 /* based on hardware requirement, prefer bigger p
849 */
850 if (clock.p > best_clock->p) {
851 *best_clock = clock;
852 found = true;
853 }
854 }
855 }
856
857 return found;
858}
859
Ville Syrjälä20ddf662013-09-04 18:25:25 +0300860bool intel_crtc_active(struct drm_crtc *crtc)
861{
862 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
863
864 /* Be paranoid as we can arrive here with only partial
865 * state retrieved from the hardware during setup.
866 *
Damien Lespiau241bfc32013-09-25 16:45:37 +0100867 * We can ditch the adjusted_mode.crtc_clock check as soon
Ville Syrjälä20ddf662013-09-04 18:25:25 +0300868 * as Haswell has gained clock readout/fastboot support.
869 *
Dave Airlie66e514c2014-04-03 07:51:54 +1000870 * We can ditch the crtc->primary->fb check as soon as we can
Ville Syrjälä20ddf662013-09-04 18:25:25 +0300871 * properly reconstruct framebuffers.
872 */
Matt Roperf4510a22014-04-01 15:22:40 -0700873 return intel_crtc->active && crtc->primary->fb &&
Damien Lespiau241bfc32013-09-25 16:45:37 +0100874 intel_crtc->config.adjusted_mode.crtc_clock;
Ville Syrjälä20ddf662013-09-04 18:25:25 +0300875}
876
Paulo Zanonia5c961d2012-10-24 15:59:34 -0200877enum transcoder intel_pipe_to_cpu_transcoder(struct drm_i915_private *dev_priv,
878 enum pipe pipe)
879{
880 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
881 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
882
Daniel Vetter3b117c82013-04-17 20:15:07 +0200883 return intel_crtc->config.cpu_transcoder;
Paulo Zanonia5c961d2012-10-24 15:59:34 -0200884}
885
Ville Syrjälä57e22f42013-11-06 13:56:28 -0200886static void g4x_wait_for_vblank(struct drm_device *dev, int pipe)
Paulo Zanonia928d532012-05-04 17:18:15 -0300887{
888 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjälä57e22f42013-11-06 13:56:28 -0200889 u32 frame, frame_reg = PIPE_FRMCOUNT_GM45(pipe);
Paulo Zanonia928d532012-05-04 17:18:15 -0300890
891 frame = I915_READ(frame_reg);
892
893 if (wait_for(I915_READ_NOTRACE(frame_reg) != frame, 50))
Jesse Barnes93937072014-04-04 16:12:09 -0700894 WARN(1, "vblank wait timed out\n");
Paulo Zanonia928d532012-05-04 17:18:15 -0300895}
896
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700897/**
898 * intel_wait_for_vblank - wait for vblank on a given pipe
899 * @dev: drm device
900 * @pipe: pipe to wait for
901 *
902 * Wait for vblank to occur on a given pipe. Needed for various bits of
903 * mode setting code.
904 */
905void intel_wait_for_vblank(struct drm_device *dev, int pipe)
Jesse Barnes79e53942008-11-07 14:24:08 -0800906{
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700907 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800908 int pipestat_reg = PIPESTAT(pipe);
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700909
Ville Syrjälä57e22f42013-11-06 13:56:28 -0200910 if (IS_G4X(dev) || INTEL_INFO(dev)->gen >= 5) {
911 g4x_wait_for_vblank(dev, pipe);
Paulo Zanonia928d532012-05-04 17:18:15 -0300912 return;
913 }
914
Chris Wilson300387c2010-09-05 20:25:43 +0100915 /* Clear existing vblank status. Note this will clear any other
916 * sticky status fields as well.
917 *
918 * This races with i915_driver_irq_handler() with the result
919 * that either function could miss a vblank event. Here it is not
920 * fatal, as we will either wait upon the next vblank interrupt or
921 * timeout. Generally speaking intel_wait_for_vblank() is only
922 * called during modeset at which time the GPU should be idle and
923 * should *not* be performing page flips and thus not waiting on
924 * vblanks...
925 * Currently, the result of us stealing a vblank from the irq
926 * handler is that a single frame will be skipped during swapbuffers.
927 */
928 I915_WRITE(pipestat_reg,
929 I915_READ(pipestat_reg) | PIPE_VBLANK_INTERRUPT_STATUS);
930
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700931 /* Wait for vblank interrupt bit to set */
Chris Wilson481b6af2010-08-23 17:43:35 +0100932 if (wait_for(I915_READ(pipestat_reg) &
933 PIPE_VBLANK_INTERRUPT_STATUS,
934 50))
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700935 DRM_DEBUG_KMS("vblank wait timed out\n");
936}
937
Ville Syrjäläfbf49ea2013-10-11 14:21:31 +0300938static bool pipe_dsl_stopped(struct drm_device *dev, enum pipe pipe)
939{
940 struct drm_i915_private *dev_priv = dev->dev_private;
941 u32 reg = PIPEDSL(pipe);
942 u32 line1, line2;
943 u32 line_mask;
944
945 if (IS_GEN2(dev))
946 line_mask = DSL_LINEMASK_GEN2;
947 else
948 line_mask = DSL_LINEMASK_GEN3;
949
950 line1 = I915_READ(reg) & line_mask;
951 mdelay(5);
952 line2 = I915_READ(reg) & line_mask;
953
954 return line1 == line2;
955}
956
Keith Packardab7ad7f2010-10-03 00:33:06 -0700957/*
958 * intel_wait_for_pipe_off - wait for pipe to turn off
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700959 * @dev: drm device
960 * @pipe: pipe to wait for
961 *
962 * After disabling a pipe, we can't wait for vblank in the usual way,
963 * spinning on the vblank interrupt status bit, since we won't actually
964 * see an interrupt when the pipe is disabled.
965 *
Keith Packardab7ad7f2010-10-03 00:33:06 -0700966 * On Gen4 and above:
967 * wait for the pipe register state bit to turn off
968 *
969 * Otherwise:
970 * wait for the display line value to settle (it usually
971 * ends up stopping at the start of the next frame).
Chris Wilson58e10eb2010-10-03 10:56:11 +0100972 *
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700973 */
Chris Wilson58e10eb2010-10-03 10:56:11 +0100974void intel_wait_for_pipe_off(struct drm_device *dev, int pipe)
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700975{
976 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanoni702e7a52012-10-23 18:29:59 -0200977 enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
978 pipe);
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700979
Keith Packardab7ad7f2010-10-03 00:33:06 -0700980 if (INTEL_INFO(dev)->gen >= 4) {
Paulo Zanoni702e7a52012-10-23 18:29:59 -0200981 int reg = PIPECONF(cpu_transcoder);
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700982
Keith Packardab7ad7f2010-10-03 00:33:06 -0700983 /* Wait for the Pipe State to go off */
Chris Wilson58e10eb2010-10-03 10:56:11 +0100984 if (wait_for((I915_READ(reg) & I965_PIPECONF_ACTIVE) == 0,
985 100))
Daniel Vetter284637d2012-07-09 09:51:57 +0200986 WARN(1, "pipe_off wait timed out\n");
Keith Packardab7ad7f2010-10-03 00:33:06 -0700987 } else {
Keith Packardab7ad7f2010-10-03 00:33:06 -0700988 /* Wait for the display line to settle */
Ville Syrjäläfbf49ea2013-10-11 14:21:31 +0300989 if (wait_for(pipe_dsl_stopped(dev, pipe), 100))
Daniel Vetter284637d2012-07-09 09:51:57 +0200990 WARN(1, "pipe_off wait timed out\n");
Keith Packardab7ad7f2010-10-03 00:33:06 -0700991 }
Jesse Barnes79e53942008-11-07 14:24:08 -0800992}
993
Damien Lespiaub0ea7d32012-12-13 16:09:00 +0000994/*
995 * ibx_digital_port_connected - is the specified port connected?
996 * @dev_priv: i915 private structure
997 * @port: the port to test
998 *
999 * Returns true if @port is connected, false otherwise.
1000 */
1001bool ibx_digital_port_connected(struct drm_i915_private *dev_priv,
1002 struct intel_digital_port *port)
1003{
1004 u32 bit;
1005
Damien Lespiauc36346e2012-12-13 16:09:03 +00001006 if (HAS_PCH_IBX(dev_priv->dev)) {
Robin Schroereba905b2014-05-18 02:24:50 +02001007 switch (port->port) {
Damien Lespiauc36346e2012-12-13 16:09:03 +00001008 case PORT_B:
1009 bit = SDE_PORTB_HOTPLUG;
1010 break;
1011 case PORT_C:
1012 bit = SDE_PORTC_HOTPLUG;
1013 break;
1014 case PORT_D:
1015 bit = SDE_PORTD_HOTPLUG;
1016 break;
1017 default:
1018 return true;
1019 }
1020 } else {
Robin Schroereba905b2014-05-18 02:24:50 +02001021 switch (port->port) {
Damien Lespiauc36346e2012-12-13 16:09:03 +00001022 case PORT_B:
1023 bit = SDE_PORTB_HOTPLUG_CPT;
1024 break;
1025 case PORT_C:
1026 bit = SDE_PORTC_HOTPLUG_CPT;
1027 break;
1028 case PORT_D:
1029 bit = SDE_PORTD_HOTPLUG_CPT;
1030 break;
1031 default:
1032 return true;
1033 }
Damien Lespiaub0ea7d32012-12-13 16:09:00 +00001034 }
1035
1036 return I915_READ(SDEISR) & bit;
1037}
1038
Jesse Barnesb24e7172011-01-04 15:09:30 -08001039static const char *state_string(bool enabled)
1040{
1041 return enabled ? "on" : "off";
1042}
1043
1044/* Only for pre-ILK configs */
Daniel Vetter55607e82013-06-16 21:42:39 +02001045void assert_pll(struct drm_i915_private *dev_priv,
1046 enum pipe pipe, bool state)
Jesse Barnesb24e7172011-01-04 15:09:30 -08001047{
1048 int reg;
1049 u32 val;
1050 bool cur_state;
1051
1052 reg = DPLL(pipe);
1053 val = I915_READ(reg);
1054 cur_state = !!(val & DPLL_VCO_ENABLE);
1055 WARN(cur_state != state,
1056 "PLL state assertion failure (expected %s, current %s)\n",
1057 state_string(state), state_string(cur_state));
1058}
Jesse Barnesb24e7172011-01-04 15:09:30 -08001059
Jani Nikula23538ef2013-08-27 15:12:22 +03001060/* XXX: the dsi pll is shared between MIPI DSI ports */
1061static void assert_dsi_pll(struct drm_i915_private *dev_priv, bool state)
1062{
1063 u32 val;
1064 bool cur_state;
1065
1066 mutex_lock(&dev_priv->dpio_lock);
1067 val = vlv_cck_read(dev_priv, CCK_REG_DSI_PLL_CONTROL);
1068 mutex_unlock(&dev_priv->dpio_lock);
1069
1070 cur_state = val & DSI_PLL_VCO_EN;
1071 WARN(cur_state != state,
1072 "DSI PLL state assertion failure (expected %s, current %s)\n",
1073 state_string(state), state_string(cur_state));
1074}
1075#define assert_dsi_pll_enabled(d) assert_dsi_pll(d, true)
1076#define assert_dsi_pll_disabled(d) assert_dsi_pll(d, false)
1077
Daniel Vetter55607e82013-06-16 21:42:39 +02001078struct intel_shared_dpll *
Daniel Vettere2b78262013-06-07 23:10:03 +02001079intel_crtc_to_shared_dpll(struct intel_crtc *crtc)
Jesse Barnes040484a2011-01-03 12:14:26 -08001080{
Daniel Vettere2b78262013-06-07 23:10:03 +02001081 struct drm_i915_private *dev_priv = crtc->base.dev->dev_private;
1082
Daniel Vettera43f6e02013-06-07 23:10:32 +02001083 if (crtc->config.shared_dpll < 0)
Daniel Vettere2b78262013-06-07 23:10:03 +02001084 return NULL;
1085
Daniel Vettera43f6e02013-06-07 23:10:32 +02001086 return &dev_priv->shared_dplls[crtc->config.shared_dpll];
Daniel Vettere2b78262013-06-07 23:10:03 +02001087}
1088
Jesse Barnesb24e7172011-01-04 15:09:30 -08001089/* For ILK+ */
Daniel Vetter55607e82013-06-16 21:42:39 +02001090void assert_shared_dpll(struct drm_i915_private *dev_priv,
1091 struct intel_shared_dpll *pll,
1092 bool state)
Jesse Barnes040484a2011-01-03 12:14:26 -08001093{
Jesse Barnes040484a2011-01-03 12:14:26 -08001094 bool cur_state;
Daniel Vetter53589012013-06-05 13:34:16 +02001095 struct intel_dpll_hw_state hw_state;
Jesse Barnes040484a2011-01-03 12:14:26 -08001096
Eugeni Dodonov9d82aa12012-05-09 15:37:17 -03001097 if (HAS_PCH_LPT(dev_priv->dev)) {
1098 DRM_DEBUG_DRIVER("LPT detected: skipping PCH PLL test\n");
1099 return;
1100 }
1101
Chris Wilson92b27b02012-05-20 18:10:50 +01001102 if (WARN (!pll,
Daniel Vetter46edb022013-06-05 13:34:12 +02001103 "asserting DPLL %s with no DPLL\n", state_string(state)))
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001104 return;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001105
Daniel Vetter53589012013-06-05 13:34:16 +02001106 cur_state = pll->get_hw_state(dev_priv, pll, &hw_state);
Chris Wilson92b27b02012-05-20 18:10:50 +01001107 WARN(cur_state != state,
Daniel Vetter53589012013-06-05 13:34:16 +02001108 "%s assertion failure (expected %s, current %s)\n",
1109 pll->name, state_string(state), state_string(cur_state));
Jesse Barnes040484a2011-01-03 12:14:26 -08001110}
Jesse Barnes040484a2011-01-03 12:14:26 -08001111
1112static void assert_fdi_tx(struct drm_i915_private *dev_priv,
1113 enum pipe pipe, bool state)
1114{
1115 int reg;
1116 u32 val;
1117 bool cur_state;
Paulo Zanoniad80a812012-10-24 16:06:19 -02001118 enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
1119 pipe);
Jesse Barnes040484a2011-01-03 12:14:26 -08001120
Paulo Zanoniaffa9352012-11-23 15:30:39 -02001121 if (HAS_DDI(dev_priv->dev)) {
1122 /* DDI does not have a specific FDI_TX register */
Paulo Zanoniad80a812012-10-24 16:06:19 -02001123 reg = TRANS_DDI_FUNC_CTL(cpu_transcoder);
Eugeni Dodonovbf507ef2012-05-09 15:37:18 -03001124 val = I915_READ(reg);
Paulo Zanoniad80a812012-10-24 16:06:19 -02001125 cur_state = !!(val & TRANS_DDI_FUNC_ENABLE);
Eugeni Dodonovbf507ef2012-05-09 15:37:18 -03001126 } else {
1127 reg = FDI_TX_CTL(pipe);
1128 val = I915_READ(reg);
1129 cur_state = !!(val & FDI_TX_ENABLE);
1130 }
Jesse Barnes040484a2011-01-03 12:14:26 -08001131 WARN(cur_state != state,
1132 "FDI TX state assertion failure (expected %s, current %s)\n",
1133 state_string(state), state_string(cur_state));
1134}
1135#define assert_fdi_tx_enabled(d, p) assert_fdi_tx(d, p, true)
1136#define assert_fdi_tx_disabled(d, p) assert_fdi_tx(d, p, false)
1137
1138static void assert_fdi_rx(struct drm_i915_private *dev_priv,
1139 enum pipe pipe, bool state)
1140{
1141 int reg;
1142 u32 val;
1143 bool cur_state;
1144
Paulo Zanonid63fa0d2012-11-20 13:27:35 -02001145 reg = FDI_RX_CTL(pipe);
1146 val = I915_READ(reg);
1147 cur_state = !!(val & FDI_RX_ENABLE);
Jesse Barnes040484a2011-01-03 12:14:26 -08001148 WARN(cur_state != state,
1149 "FDI RX state assertion failure (expected %s, current %s)\n",
1150 state_string(state), state_string(cur_state));
1151}
1152#define assert_fdi_rx_enabled(d, p) assert_fdi_rx(d, p, true)
1153#define assert_fdi_rx_disabled(d, p) assert_fdi_rx(d, p, false)
1154
1155static void assert_fdi_tx_pll_enabled(struct drm_i915_private *dev_priv,
1156 enum pipe pipe)
1157{
1158 int reg;
1159 u32 val;
1160
1161 /* ILK FDI PLL is always enabled */
Damien Lespiau3d13ef22014-02-07 19:12:47 +00001162 if (INTEL_INFO(dev_priv->dev)->gen == 5)
Jesse Barnes040484a2011-01-03 12:14:26 -08001163 return;
1164
Eugeni Dodonovbf507ef2012-05-09 15:37:18 -03001165 /* On Haswell, DDI ports are responsible for the FDI PLL setup */
Paulo Zanoniaffa9352012-11-23 15:30:39 -02001166 if (HAS_DDI(dev_priv->dev))
Eugeni Dodonovbf507ef2012-05-09 15:37:18 -03001167 return;
1168
Jesse Barnes040484a2011-01-03 12:14:26 -08001169 reg = FDI_TX_CTL(pipe);
1170 val = I915_READ(reg);
1171 WARN(!(val & FDI_TX_PLL_ENABLE), "FDI TX PLL assertion failure, should be active but is disabled\n");
1172}
1173
Daniel Vetter55607e82013-06-16 21:42:39 +02001174void assert_fdi_rx_pll(struct drm_i915_private *dev_priv,
1175 enum pipe pipe, bool state)
Jesse Barnes040484a2011-01-03 12:14:26 -08001176{
1177 int reg;
1178 u32 val;
Daniel Vetter55607e82013-06-16 21:42:39 +02001179 bool cur_state;
Jesse Barnes040484a2011-01-03 12:14:26 -08001180
1181 reg = FDI_RX_CTL(pipe);
1182 val = I915_READ(reg);
Daniel Vetter55607e82013-06-16 21:42:39 +02001183 cur_state = !!(val & FDI_RX_PLL_ENABLE);
1184 WARN(cur_state != state,
1185 "FDI RX PLL assertion failure (expected %s, current %s)\n",
1186 state_string(state), state_string(cur_state));
Jesse Barnes040484a2011-01-03 12:14:26 -08001187}
1188
Jesse Barnesea0760c2011-01-04 15:09:32 -08001189static void assert_panel_unlocked(struct drm_i915_private *dev_priv,
1190 enum pipe pipe)
1191{
1192 int pp_reg, lvds_reg;
1193 u32 val;
1194 enum pipe panel_pipe = PIPE_A;
Thomas Jarosch0de3b482011-08-25 15:37:45 +02001195 bool locked = true;
Jesse Barnesea0760c2011-01-04 15:09:32 -08001196
1197 if (HAS_PCH_SPLIT(dev_priv->dev)) {
1198 pp_reg = PCH_PP_CONTROL;
1199 lvds_reg = PCH_LVDS;
1200 } else {
1201 pp_reg = PP_CONTROL;
1202 lvds_reg = LVDS;
1203 }
1204
1205 val = I915_READ(pp_reg);
1206 if (!(val & PANEL_POWER_ON) ||
1207 ((val & PANEL_UNLOCK_REGS) == PANEL_UNLOCK_REGS))
1208 locked = false;
1209
1210 if (I915_READ(lvds_reg) & LVDS_PIPEB_SELECT)
1211 panel_pipe = PIPE_B;
1212
1213 WARN(panel_pipe == pipe && locked,
1214 "panel assertion failure, pipe %c regs locked\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001215 pipe_name(pipe));
Jesse Barnesea0760c2011-01-04 15:09:32 -08001216}
1217
Jani Nikula93ce0ba2013-09-13 11:03:08 +03001218static void assert_cursor(struct drm_i915_private *dev_priv,
1219 enum pipe pipe, bool state)
1220{
1221 struct drm_device *dev = dev_priv->dev;
1222 bool cur_state;
1223
Paulo Zanonid9d82082014-02-27 16:30:56 -03001224 if (IS_845G(dev) || IS_I865G(dev))
Jani Nikula93ce0ba2013-09-13 11:03:08 +03001225 cur_state = I915_READ(_CURACNTR) & CURSOR_ENABLE;
Paulo Zanonid9d82082014-02-27 16:30:56 -03001226 else
Ville Syrjälä5efb3e22014-04-09 13:28:53 +03001227 cur_state = I915_READ(CURCNTR(pipe)) & CURSOR_MODE;
Jani Nikula93ce0ba2013-09-13 11:03:08 +03001228
1229 WARN(cur_state != state,
1230 "cursor on pipe %c assertion failure (expected %s, current %s)\n",
1231 pipe_name(pipe), state_string(state), state_string(cur_state));
1232}
1233#define assert_cursor_enabled(d, p) assert_cursor(d, p, true)
1234#define assert_cursor_disabled(d, p) assert_cursor(d, p, false)
1235
Jesse Barnesb840d907f2011-12-13 13:19:38 -08001236void assert_pipe(struct drm_i915_private *dev_priv,
1237 enum pipe pipe, bool state)
Jesse Barnesb24e7172011-01-04 15:09:30 -08001238{
1239 int reg;
1240 u32 val;
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001241 bool cur_state;
Paulo Zanoni702e7a52012-10-23 18:29:59 -02001242 enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
1243 pipe);
Jesse Barnesb24e7172011-01-04 15:09:30 -08001244
Daniel Vetter8e636782012-01-22 01:36:48 +01001245 /* if we need the pipe A quirk it must be always on */
1246 if (pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE)
1247 state = true;
1248
Imre Deakda7e29b2014-02-18 00:02:02 +02001249 if (!intel_display_power_enabled(dev_priv,
Paulo Zanonib97186f2013-05-03 12:15:36 -03001250 POWER_DOMAIN_TRANSCODER(cpu_transcoder))) {
Paulo Zanoni69310162013-01-29 16:35:19 -02001251 cur_state = false;
1252 } else {
1253 reg = PIPECONF(cpu_transcoder);
1254 val = I915_READ(reg);
1255 cur_state = !!(val & PIPECONF_ENABLE);
1256 }
1257
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001258 WARN(cur_state != state,
1259 "pipe %c assertion failure (expected %s, current %s)\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001260 pipe_name(pipe), state_string(state), state_string(cur_state));
Jesse Barnesb24e7172011-01-04 15:09:30 -08001261}
1262
Chris Wilson931872f2012-01-16 23:01:13 +00001263static void assert_plane(struct drm_i915_private *dev_priv,
1264 enum plane plane, bool state)
Jesse Barnesb24e7172011-01-04 15:09:30 -08001265{
1266 int reg;
1267 u32 val;
Chris Wilson931872f2012-01-16 23:01:13 +00001268 bool cur_state;
Jesse Barnesb24e7172011-01-04 15:09:30 -08001269
1270 reg = DSPCNTR(plane);
1271 val = I915_READ(reg);
Chris Wilson931872f2012-01-16 23:01:13 +00001272 cur_state = !!(val & DISPLAY_PLANE_ENABLE);
1273 WARN(cur_state != state,
1274 "plane %c assertion failure (expected %s, current %s)\n",
1275 plane_name(plane), state_string(state), state_string(cur_state));
Jesse Barnesb24e7172011-01-04 15:09:30 -08001276}
1277
Chris Wilson931872f2012-01-16 23:01:13 +00001278#define assert_plane_enabled(d, p) assert_plane(d, p, true)
1279#define assert_plane_disabled(d, p) assert_plane(d, p, false)
1280
Jesse Barnesb24e7172011-01-04 15:09:30 -08001281static void assert_planes_disabled(struct drm_i915_private *dev_priv,
1282 enum pipe pipe)
1283{
Ville Syrjälä653e1022013-06-04 13:49:05 +03001284 struct drm_device *dev = dev_priv->dev;
Jesse Barnesb24e7172011-01-04 15:09:30 -08001285 int reg, i;
1286 u32 val;
1287 int cur_pipe;
1288
Ville Syrjälä653e1022013-06-04 13:49:05 +03001289 /* Primary planes are fixed to pipes on gen4+ */
1290 if (INTEL_INFO(dev)->gen >= 4) {
Adam Jackson28c057942011-10-07 14:38:42 -04001291 reg = DSPCNTR(pipe);
1292 val = I915_READ(reg);
Damien Lespiau83f26f12014-03-17 17:59:48 +00001293 WARN(val & DISPLAY_PLANE_ENABLE,
Adam Jackson28c057942011-10-07 14:38:42 -04001294 "plane %c assertion failure, should be disabled but not\n",
1295 plane_name(pipe));
Jesse Barnes19ec1352011-02-02 12:28:02 -08001296 return;
Adam Jackson28c057942011-10-07 14:38:42 -04001297 }
Jesse Barnes19ec1352011-02-02 12:28:02 -08001298
Jesse Barnesb24e7172011-01-04 15:09:30 -08001299 /* Need to check both planes against the pipe */
Damien Lespiau08e2a7d2013-07-11 20:10:54 +01001300 for_each_pipe(i) {
Jesse Barnesb24e7172011-01-04 15:09:30 -08001301 reg = DSPCNTR(i);
1302 val = I915_READ(reg);
1303 cur_pipe = (val & DISPPLANE_SEL_PIPE_MASK) >>
1304 DISPPLANE_SEL_PIPE_SHIFT;
1305 WARN((val & DISPLAY_PLANE_ENABLE) && pipe == cur_pipe,
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001306 "plane %c assertion failure, should be off on pipe %c but is still active\n",
1307 plane_name(i), pipe_name(pipe));
Jesse Barnesb24e7172011-01-04 15:09:30 -08001308 }
1309}
1310
Jesse Barnes19332d72013-03-28 09:55:38 -07001311static void assert_sprites_disabled(struct drm_i915_private *dev_priv,
1312 enum pipe pipe)
1313{
Ville Syrjälä20674ee2013-06-04 13:49:06 +03001314 struct drm_device *dev = dev_priv->dev;
Damien Lespiau1fe47782014-03-03 17:31:47 +00001315 int reg, sprite;
Jesse Barnes19332d72013-03-28 09:55:38 -07001316 u32 val;
1317
Ville Syrjälä20674ee2013-06-04 13:49:06 +03001318 if (IS_VALLEYVIEW(dev)) {
Damien Lespiau1fe47782014-03-03 17:31:47 +00001319 for_each_sprite(pipe, sprite) {
1320 reg = SPCNTR(pipe, sprite);
Ville Syrjälä20674ee2013-06-04 13:49:06 +03001321 val = I915_READ(reg);
Damien Lespiau83f26f12014-03-17 17:59:48 +00001322 WARN(val & SP_ENABLE,
Ville Syrjälä20674ee2013-06-04 13:49:06 +03001323 "sprite %c assertion failure, should be off on pipe %c but is still active\n",
Damien Lespiau1fe47782014-03-03 17:31:47 +00001324 sprite_name(pipe, sprite), pipe_name(pipe));
Ville Syrjälä20674ee2013-06-04 13:49:06 +03001325 }
1326 } else if (INTEL_INFO(dev)->gen >= 7) {
1327 reg = SPRCTL(pipe);
Jesse Barnes19332d72013-03-28 09:55:38 -07001328 val = I915_READ(reg);
Damien Lespiau83f26f12014-03-17 17:59:48 +00001329 WARN(val & SPRITE_ENABLE,
Ville Syrjälä06da8da2013-04-17 17:48:51 +03001330 "sprite %c assertion failure, should be off on pipe %c but is still active\n",
Ville Syrjälä20674ee2013-06-04 13:49:06 +03001331 plane_name(pipe), pipe_name(pipe));
1332 } else if (INTEL_INFO(dev)->gen >= 5) {
1333 reg = DVSCNTR(pipe);
1334 val = I915_READ(reg);
Damien Lespiau83f26f12014-03-17 17:59:48 +00001335 WARN(val & DVS_ENABLE,
Ville Syrjälä20674ee2013-06-04 13:49:06 +03001336 "sprite %c assertion failure, should be off on pipe %c but is still active\n",
1337 plane_name(pipe), pipe_name(pipe));
Jesse Barnes19332d72013-03-28 09:55:38 -07001338 }
1339}
1340
Paulo Zanoni89eff4b2014-01-08 11:12:28 -02001341static void ibx_assert_pch_refclk_enabled(struct drm_i915_private *dev_priv)
Jesse Barnes92f25842011-01-04 15:09:34 -08001342{
1343 u32 val;
1344 bool enabled;
1345
Paulo Zanoni89eff4b2014-01-08 11:12:28 -02001346 WARN_ON(!(HAS_PCH_IBX(dev_priv->dev) || HAS_PCH_CPT(dev_priv->dev)));
Eugeni Dodonov9d82aa12012-05-09 15:37:17 -03001347
Jesse Barnes92f25842011-01-04 15:09:34 -08001348 val = I915_READ(PCH_DREF_CONTROL);
1349 enabled = !!(val & (DREF_SSC_SOURCE_MASK | DREF_NONSPREAD_SOURCE_MASK |
1350 DREF_SUPERSPREAD_SOURCE_MASK));
1351 WARN(!enabled, "PCH refclk assertion failure, should be active but is disabled\n");
1352}
1353
Daniel Vetterab9412b2013-05-03 11:49:46 +02001354static void assert_pch_transcoder_disabled(struct drm_i915_private *dev_priv,
1355 enum pipe pipe)
Jesse Barnes92f25842011-01-04 15:09:34 -08001356{
1357 int reg;
1358 u32 val;
1359 bool enabled;
1360
Daniel Vetterab9412b2013-05-03 11:49:46 +02001361 reg = PCH_TRANSCONF(pipe);
Jesse Barnes92f25842011-01-04 15:09:34 -08001362 val = I915_READ(reg);
1363 enabled = !!(val & TRANS_ENABLE);
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001364 WARN(enabled,
1365 "transcoder assertion failed, should be off on pipe %c but is still active\n",
1366 pipe_name(pipe));
Jesse Barnes92f25842011-01-04 15:09:34 -08001367}
1368
Keith Packard4e634382011-08-06 10:39:45 -07001369static bool dp_pipe_enabled(struct drm_i915_private *dev_priv,
1370 enum pipe pipe, u32 port_sel, u32 val)
Keith Packardf0575e92011-07-25 22:12:43 -07001371{
1372 if ((val & DP_PORT_EN) == 0)
1373 return false;
1374
1375 if (HAS_PCH_CPT(dev_priv->dev)) {
1376 u32 trans_dp_ctl_reg = TRANS_DP_CTL(pipe);
1377 u32 trans_dp_ctl = I915_READ(trans_dp_ctl_reg);
1378 if ((trans_dp_ctl & TRANS_DP_PORT_SEL_MASK) != port_sel)
1379 return false;
Chon Ming Lee44f37d12014-04-09 13:28:21 +03001380 } else if (IS_CHERRYVIEW(dev_priv->dev)) {
1381 if ((val & DP_PIPE_MASK_CHV) != DP_PIPE_SELECT_CHV(pipe))
1382 return false;
Keith Packardf0575e92011-07-25 22:12:43 -07001383 } else {
1384 if ((val & DP_PIPE_MASK) != (pipe << 30))
1385 return false;
1386 }
1387 return true;
1388}
1389
Keith Packard1519b992011-08-06 10:35:34 -07001390static bool hdmi_pipe_enabled(struct drm_i915_private *dev_priv,
1391 enum pipe pipe, u32 val)
1392{
Paulo Zanonidc0fa712013-02-19 16:21:46 -03001393 if ((val & SDVO_ENABLE) == 0)
Keith Packard1519b992011-08-06 10:35:34 -07001394 return false;
1395
1396 if (HAS_PCH_CPT(dev_priv->dev)) {
Paulo Zanonidc0fa712013-02-19 16:21:46 -03001397 if ((val & SDVO_PIPE_SEL_MASK_CPT) != SDVO_PIPE_SEL_CPT(pipe))
Keith Packard1519b992011-08-06 10:35:34 -07001398 return false;
Chon Ming Lee44f37d12014-04-09 13:28:21 +03001399 } else if (IS_CHERRYVIEW(dev_priv->dev)) {
1400 if ((val & SDVO_PIPE_SEL_MASK_CHV) != SDVO_PIPE_SEL_CHV(pipe))
1401 return false;
Keith Packard1519b992011-08-06 10:35:34 -07001402 } else {
Paulo Zanonidc0fa712013-02-19 16:21:46 -03001403 if ((val & SDVO_PIPE_SEL_MASK) != SDVO_PIPE_SEL(pipe))
Keith Packard1519b992011-08-06 10:35:34 -07001404 return false;
1405 }
1406 return true;
1407}
1408
1409static bool lvds_pipe_enabled(struct drm_i915_private *dev_priv,
1410 enum pipe pipe, u32 val)
1411{
1412 if ((val & LVDS_PORT_EN) == 0)
1413 return false;
1414
1415 if (HAS_PCH_CPT(dev_priv->dev)) {
1416 if ((val & PORT_TRANS_SEL_MASK) != PORT_TRANS_SEL_CPT(pipe))
1417 return false;
1418 } else {
1419 if ((val & LVDS_PIPE_MASK) != LVDS_PIPE(pipe))
1420 return false;
1421 }
1422 return true;
1423}
1424
1425static bool adpa_pipe_enabled(struct drm_i915_private *dev_priv,
1426 enum pipe pipe, u32 val)
1427{
1428 if ((val & ADPA_DAC_ENABLE) == 0)
1429 return false;
1430 if (HAS_PCH_CPT(dev_priv->dev)) {
1431 if ((val & PORT_TRANS_SEL_MASK) != PORT_TRANS_SEL_CPT(pipe))
1432 return false;
1433 } else {
1434 if ((val & ADPA_PIPE_SELECT_MASK) != ADPA_PIPE_SELECT(pipe))
1435 return false;
1436 }
1437 return true;
1438}
1439
Jesse Barnes291906f2011-02-02 12:28:03 -08001440static void assert_pch_dp_disabled(struct drm_i915_private *dev_priv,
Keith Packardf0575e92011-07-25 22:12:43 -07001441 enum pipe pipe, int reg, u32 port_sel)
Jesse Barnes291906f2011-02-02 12:28:03 -08001442{
Jesse Barnes47a05ec2011-02-07 13:46:40 -08001443 u32 val = I915_READ(reg);
Keith Packard4e634382011-08-06 10:39:45 -07001444 WARN(dp_pipe_enabled(dev_priv, pipe, port_sel, val),
Jesse Barnes291906f2011-02-02 12:28:03 -08001445 "PCH DP (0x%08x) enabled on transcoder %c, should be disabled\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001446 reg, pipe_name(pipe));
Daniel Vetterde9a35a2012-06-05 11:03:40 +02001447
Daniel Vetter75c5da22012-09-10 21:58:29 +02001448 WARN(HAS_PCH_IBX(dev_priv->dev) && (val & DP_PORT_EN) == 0
1449 && (val & DP_PIPEB_SELECT),
Daniel Vetterde9a35a2012-06-05 11:03:40 +02001450 "IBX PCH dp port still using transcoder B\n");
Jesse Barnes291906f2011-02-02 12:28:03 -08001451}
1452
1453static void assert_pch_hdmi_disabled(struct drm_i915_private *dev_priv,
1454 enum pipe pipe, int reg)
1455{
Jesse Barnes47a05ec2011-02-07 13:46:40 -08001456 u32 val = I915_READ(reg);
Xu, Anhuab70ad582012-08-13 03:08:33 +00001457 WARN(hdmi_pipe_enabled(dev_priv, pipe, val),
Adam Jackson23c99e72011-10-07 14:38:43 -04001458 "PCH HDMI (0x%08x) enabled on transcoder %c, should be disabled\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001459 reg, pipe_name(pipe));
Daniel Vetterde9a35a2012-06-05 11:03:40 +02001460
Paulo Zanonidc0fa712013-02-19 16:21:46 -03001461 WARN(HAS_PCH_IBX(dev_priv->dev) && (val & SDVO_ENABLE) == 0
Daniel Vetter75c5da22012-09-10 21:58:29 +02001462 && (val & SDVO_PIPE_B_SELECT),
Daniel Vetterde9a35a2012-06-05 11:03:40 +02001463 "IBX PCH hdmi port still using transcoder B\n");
Jesse Barnes291906f2011-02-02 12:28:03 -08001464}
1465
1466static void assert_pch_ports_disabled(struct drm_i915_private *dev_priv,
1467 enum pipe pipe)
1468{
1469 int reg;
1470 u32 val;
Jesse Barnes291906f2011-02-02 12:28:03 -08001471
Keith Packardf0575e92011-07-25 22:12:43 -07001472 assert_pch_dp_disabled(dev_priv, pipe, PCH_DP_B, TRANS_DP_PORT_SEL_B);
1473 assert_pch_dp_disabled(dev_priv, pipe, PCH_DP_C, TRANS_DP_PORT_SEL_C);
1474 assert_pch_dp_disabled(dev_priv, pipe, PCH_DP_D, TRANS_DP_PORT_SEL_D);
Jesse Barnes291906f2011-02-02 12:28:03 -08001475
1476 reg = PCH_ADPA;
1477 val = I915_READ(reg);
Xu, Anhuab70ad582012-08-13 03:08:33 +00001478 WARN(adpa_pipe_enabled(dev_priv, pipe, val),
Jesse Barnes291906f2011-02-02 12:28:03 -08001479 "PCH VGA enabled on transcoder %c, should be disabled\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001480 pipe_name(pipe));
Jesse Barnes291906f2011-02-02 12:28:03 -08001481
1482 reg = PCH_LVDS;
1483 val = I915_READ(reg);
Xu, Anhuab70ad582012-08-13 03:08:33 +00001484 WARN(lvds_pipe_enabled(dev_priv, pipe, val),
Jesse Barnes291906f2011-02-02 12:28:03 -08001485 "PCH LVDS enabled on transcoder %c, should be disabled\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001486 pipe_name(pipe));
Jesse Barnes291906f2011-02-02 12:28:03 -08001487
Paulo Zanonie2debe92013-02-18 19:00:27 -03001488 assert_pch_hdmi_disabled(dev_priv, pipe, PCH_HDMIB);
1489 assert_pch_hdmi_disabled(dev_priv, pipe, PCH_HDMIC);
1490 assert_pch_hdmi_disabled(dev_priv, pipe, PCH_HDMID);
Jesse Barnes291906f2011-02-02 12:28:03 -08001491}
1492
Jesse Barnes40e9cf62013-10-03 11:35:46 -07001493static void intel_init_dpio(struct drm_device *dev)
1494{
1495 struct drm_i915_private *dev_priv = dev->dev_private;
1496
1497 if (!IS_VALLEYVIEW(dev))
1498 return;
1499
Chon Ming Leea09cadd2014-04-09 13:28:14 +03001500 /*
1501 * IOSF_PORT_DPIO is used for VLV x2 PHY (DP/HDMI B and C),
1502 * CHV x1 PHY (DP/HDMI D)
1503 * IOSF_PORT_DPIO_2 is used for CHV x2 PHY (DP/HDMI B and C)
1504 */
1505 if (IS_CHERRYVIEW(dev)) {
1506 DPIO_PHY_IOSF_PORT(DPIO_PHY0) = IOSF_PORT_DPIO_2;
1507 DPIO_PHY_IOSF_PORT(DPIO_PHY1) = IOSF_PORT_DPIO;
1508 } else {
1509 DPIO_PHY_IOSF_PORT(DPIO_PHY0) = IOSF_PORT_DPIO;
1510 }
Jesse Barnes5382f5f352013-12-16 16:34:24 -08001511}
1512
1513static void intel_reset_dpio(struct drm_device *dev)
1514{
1515 struct drm_i915_private *dev_priv = dev->dev_private;
1516
Chon Ming Lee076ed3b2014-04-09 13:28:17 +03001517 if (IS_CHERRYVIEW(dev)) {
1518 enum dpio_phy phy;
1519 u32 val;
1520
1521 for (phy = DPIO_PHY0; phy < I915_NUM_PHYS_VLV; phy++) {
1522 /* Poll for phypwrgood signal */
1523 if (wait_for(I915_READ(DISPLAY_PHY_STATUS) &
1524 PHY_POWERGOOD(phy), 1))
1525 DRM_ERROR("Display PHY %d is not power up\n", phy);
1526
1527 /*
1528 * Deassert common lane reset for PHY.
1529 *
1530 * This should only be done on init and resume from S3
1531 * with both PLLs disabled, or we risk losing DPIO and
1532 * PLL synchronization.
1533 */
1534 val = I915_READ(DISPLAY_PHY_CONTROL);
1535 I915_WRITE(DISPLAY_PHY_CONTROL,
1536 PHY_COM_LANE_RESET_DEASSERT(phy, val));
1537 }
Chon Ming Lee076ed3b2014-04-09 13:28:17 +03001538 }
Jesse Barnes40e9cf62013-10-03 11:35:46 -07001539}
1540
Daniel Vetter426115c2013-07-11 22:13:42 +02001541static void vlv_enable_pll(struct intel_crtc *crtc)
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001542{
Daniel Vetter426115c2013-07-11 22:13:42 +02001543 struct drm_device *dev = crtc->base.dev;
1544 struct drm_i915_private *dev_priv = dev->dev_private;
1545 int reg = DPLL(crtc->pipe);
1546 u32 dpll = crtc->config.dpll_hw_state.dpll;
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001547
Daniel Vetter426115c2013-07-11 22:13:42 +02001548 assert_pipe_disabled(dev_priv, crtc->pipe);
Daniel Vetter58c6eaa2013-04-11 16:29:09 +02001549
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001550 /* No really, not for ILK+ */
Daniel Vetter87442f72013-06-06 00:52:17 +02001551 BUG_ON(!IS_VALLEYVIEW(dev_priv->dev));
1552
1553 /* PLL is protected by panel, make sure we can write it */
1554 if (IS_MOBILE(dev_priv->dev) && !IS_I830(dev_priv->dev))
Daniel Vetter426115c2013-07-11 22:13:42 +02001555 assert_panel_unlocked(dev_priv, crtc->pipe);
Daniel Vetter87442f72013-06-06 00:52:17 +02001556
Daniel Vetter426115c2013-07-11 22:13:42 +02001557 I915_WRITE(reg, dpll);
1558 POSTING_READ(reg);
1559 udelay(150);
1560
1561 if (wait_for(((I915_READ(reg) & DPLL_LOCK_VLV) == DPLL_LOCK_VLV), 1))
1562 DRM_ERROR("DPLL %d failed to lock\n", crtc->pipe);
1563
1564 I915_WRITE(DPLL_MD(crtc->pipe), crtc->config.dpll_hw_state.dpll_md);
1565 POSTING_READ(DPLL_MD(crtc->pipe));
Daniel Vetter87442f72013-06-06 00:52:17 +02001566
1567 /* We do this three times for luck */
Daniel Vetter426115c2013-07-11 22:13:42 +02001568 I915_WRITE(reg, dpll);
Daniel Vetter87442f72013-06-06 00:52:17 +02001569 POSTING_READ(reg);
1570 udelay(150); /* wait for warmup */
Daniel Vetter426115c2013-07-11 22:13:42 +02001571 I915_WRITE(reg, dpll);
Daniel Vetter87442f72013-06-06 00:52:17 +02001572 POSTING_READ(reg);
1573 udelay(150); /* wait for warmup */
Daniel Vetter426115c2013-07-11 22:13:42 +02001574 I915_WRITE(reg, dpll);
Daniel Vetter87442f72013-06-06 00:52:17 +02001575 POSTING_READ(reg);
1576 udelay(150); /* wait for warmup */
1577}
1578
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001579static void chv_enable_pll(struct intel_crtc *crtc)
1580{
1581 struct drm_device *dev = crtc->base.dev;
1582 struct drm_i915_private *dev_priv = dev->dev_private;
1583 int pipe = crtc->pipe;
1584 enum dpio_channel port = vlv_pipe_to_channel(pipe);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001585 u32 tmp;
1586
1587 assert_pipe_disabled(dev_priv, crtc->pipe);
1588
1589 BUG_ON(!IS_CHERRYVIEW(dev_priv->dev));
1590
1591 mutex_lock(&dev_priv->dpio_lock);
1592
1593 /* Enable back the 10bit clock to display controller */
1594 tmp = vlv_dpio_read(dev_priv, pipe, CHV_CMN_DW14(port));
1595 tmp |= DPIO_DCLKP_EN;
1596 vlv_dpio_write(dev_priv, pipe, CHV_CMN_DW14(port), tmp);
1597
1598 /*
1599 * Need to wait > 100ns between dclkp clock enable bit and PLL enable.
1600 */
1601 udelay(1);
1602
1603 /* Enable PLL */
Ville Syrjäläa11b0702014-04-09 13:28:57 +03001604 I915_WRITE(DPLL(pipe), crtc->config.dpll_hw_state.dpll);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001605
1606 /* Check PLL is locked */
Ville Syrjäläa11b0702014-04-09 13:28:57 +03001607 if (wait_for(((I915_READ(DPLL(pipe)) & DPLL_LOCK_VLV) == DPLL_LOCK_VLV), 1))
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001608 DRM_ERROR("PLL %d failed to lock\n", pipe);
1609
Ville Syrjäläa11b0702014-04-09 13:28:57 +03001610 /* not sure when this should be written */
1611 I915_WRITE(DPLL_MD(pipe), crtc->config.dpll_hw_state.dpll_md);
1612 POSTING_READ(DPLL_MD(pipe));
1613
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001614 mutex_unlock(&dev_priv->dpio_lock);
1615}
1616
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001617static void i9xx_enable_pll(struct intel_crtc *crtc)
Daniel Vetter87442f72013-06-06 00:52:17 +02001618{
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001619 struct drm_device *dev = crtc->base.dev;
1620 struct drm_i915_private *dev_priv = dev->dev_private;
1621 int reg = DPLL(crtc->pipe);
1622 u32 dpll = crtc->config.dpll_hw_state.dpll;
Daniel Vetter87442f72013-06-06 00:52:17 +02001623
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001624 assert_pipe_disabled(dev_priv, crtc->pipe);
Daniel Vetter87442f72013-06-06 00:52:17 +02001625
1626 /* No really, not for ILK+ */
Damien Lespiau3d13ef22014-02-07 19:12:47 +00001627 BUG_ON(INTEL_INFO(dev)->gen >= 5);
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001628
1629 /* PLL is protected by panel, make sure we can write it */
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001630 if (IS_MOBILE(dev) && !IS_I830(dev))
1631 assert_panel_unlocked(dev_priv, crtc->pipe);
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001632
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001633 I915_WRITE(reg, dpll);
1634
1635 /* Wait for the clocks to stabilize. */
1636 POSTING_READ(reg);
1637 udelay(150);
1638
1639 if (INTEL_INFO(dev)->gen >= 4) {
1640 I915_WRITE(DPLL_MD(crtc->pipe),
1641 crtc->config.dpll_hw_state.dpll_md);
1642 } else {
1643 /* The pixel multiplier can only be updated once the
1644 * DPLL is enabled and the clocks are stable.
1645 *
1646 * So write it again.
1647 */
1648 I915_WRITE(reg, dpll);
1649 }
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001650
1651 /* We do this three times for luck */
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001652 I915_WRITE(reg, dpll);
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001653 POSTING_READ(reg);
1654 udelay(150); /* wait for warmup */
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001655 I915_WRITE(reg, dpll);
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001656 POSTING_READ(reg);
1657 udelay(150); /* wait for warmup */
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001658 I915_WRITE(reg, dpll);
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001659 POSTING_READ(reg);
1660 udelay(150); /* wait for warmup */
1661}
1662
1663/**
Daniel Vetter50b44a42013-06-05 13:34:33 +02001664 * i9xx_disable_pll - disable a PLL
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001665 * @dev_priv: i915 private structure
1666 * @pipe: pipe PLL to disable
1667 *
1668 * Disable the PLL for @pipe, making sure the pipe is off first.
1669 *
1670 * Note! This is for pre-ILK only.
1671 */
Daniel Vetter50b44a42013-06-05 13:34:33 +02001672static void i9xx_disable_pll(struct drm_i915_private *dev_priv, enum pipe pipe)
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001673{
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001674 /* Don't disable pipe A or pipe A PLLs if needed */
1675 if (pipe == PIPE_A && (dev_priv->quirks & QUIRK_PIPEA_FORCE))
1676 return;
1677
1678 /* Make sure the pipe isn't still relying on us */
1679 assert_pipe_disabled(dev_priv, pipe);
1680
Daniel Vetter50b44a42013-06-05 13:34:33 +02001681 I915_WRITE(DPLL(pipe), 0);
1682 POSTING_READ(DPLL(pipe));
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001683}
1684
Jesse Barnesf6071162013-10-01 10:41:38 -07001685static void vlv_disable_pll(struct drm_i915_private *dev_priv, enum pipe pipe)
1686{
1687 u32 val = 0;
1688
1689 /* Make sure the pipe isn't still relying on us */
1690 assert_pipe_disabled(dev_priv, pipe);
1691
Imre Deake5cbfbf2014-01-09 17:08:16 +02001692 /*
1693 * Leave integrated clock source and reference clock enabled for pipe B.
1694 * The latter is needed for VGA hotplug / manual detection.
1695 */
Jesse Barnesf6071162013-10-01 10:41:38 -07001696 if (pipe == PIPE_B)
Imre Deake5cbfbf2014-01-09 17:08:16 +02001697 val = DPLL_INTEGRATED_CRI_CLK_VLV | DPLL_REFA_CLK_ENABLE_VLV;
Jesse Barnesf6071162013-10-01 10:41:38 -07001698 I915_WRITE(DPLL(pipe), val);
1699 POSTING_READ(DPLL(pipe));
Chon Ming Lee076ed3b2014-04-09 13:28:17 +03001700
1701}
1702
1703static void chv_disable_pll(struct drm_i915_private *dev_priv, enum pipe pipe)
1704{
Ville Syrjäläd7520482014-04-09 13:28:59 +03001705 enum dpio_channel port = vlv_pipe_to_channel(pipe);
Chon Ming Lee076ed3b2014-04-09 13:28:17 +03001706 u32 val;
1707
Ville Syrjäläa11b0702014-04-09 13:28:57 +03001708 /* Make sure the pipe isn't still relying on us */
1709 assert_pipe_disabled(dev_priv, pipe);
Chon Ming Lee076ed3b2014-04-09 13:28:17 +03001710
Ville Syrjäläa11b0702014-04-09 13:28:57 +03001711 /* Set PLL en = 0 */
1712 val = DPLL_SSC_REF_CLOCK_CHV;
1713 if (pipe != PIPE_A)
1714 val |= DPLL_INTEGRATED_CRI_CLK_VLV;
1715 I915_WRITE(DPLL(pipe), val);
1716 POSTING_READ(DPLL(pipe));
Ville Syrjäläd7520482014-04-09 13:28:59 +03001717
1718 mutex_lock(&dev_priv->dpio_lock);
1719
1720 /* Disable 10bit clock to display controller */
1721 val = vlv_dpio_read(dev_priv, pipe, CHV_CMN_DW14(port));
1722 val &= ~DPIO_DCLKP_EN;
1723 vlv_dpio_write(dev_priv, pipe, CHV_CMN_DW14(port), val);
1724
Ville Syrjälä61407f62014-05-27 16:32:55 +03001725 /* disable left/right clock distribution */
1726 if (pipe != PIPE_B) {
1727 val = vlv_dpio_read(dev_priv, pipe, _CHV_CMN_DW5_CH0);
1728 val &= ~(CHV_BUFLEFTENA1_MASK | CHV_BUFRIGHTENA1_MASK);
1729 vlv_dpio_write(dev_priv, pipe, _CHV_CMN_DW5_CH0, val);
1730 } else {
1731 val = vlv_dpio_read(dev_priv, pipe, _CHV_CMN_DW1_CH1);
1732 val &= ~(CHV_BUFLEFTENA2_MASK | CHV_BUFRIGHTENA2_MASK);
1733 vlv_dpio_write(dev_priv, pipe, _CHV_CMN_DW1_CH1, val);
1734 }
1735
Ville Syrjäläd7520482014-04-09 13:28:59 +03001736 mutex_unlock(&dev_priv->dpio_lock);
Jesse Barnesf6071162013-10-01 10:41:38 -07001737}
1738
Chon Ming Leee4607fc2013-11-06 14:36:35 +08001739void vlv_wait_port_ready(struct drm_i915_private *dev_priv,
1740 struct intel_digital_port *dport)
Jesse Barnes89b667f2013-04-18 14:51:36 -07001741{
1742 u32 port_mask;
Chon Ming Lee00fc31b2014-04-09 13:28:15 +03001743 int dpll_reg;
Jesse Barnes89b667f2013-04-18 14:51:36 -07001744
Chon Ming Leee4607fc2013-11-06 14:36:35 +08001745 switch (dport->port) {
1746 case PORT_B:
Jesse Barnes89b667f2013-04-18 14:51:36 -07001747 port_mask = DPLL_PORTB_READY_MASK;
Chon Ming Lee00fc31b2014-04-09 13:28:15 +03001748 dpll_reg = DPLL(0);
Chon Ming Leee4607fc2013-11-06 14:36:35 +08001749 break;
1750 case PORT_C:
Jesse Barnes89b667f2013-04-18 14:51:36 -07001751 port_mask = DPLL_PORTC_READY_MASK;
Chon Ming Lee00fc31b2014-04-09 13:28:15 +03001752 dpll_reg = DPLL(0);
1753 break;
1754 case PORT_D:
1755 port_mask = DPLL_PORTD_READY_MASK;
1756 dpll_reg = DPIO_PHY_STATUS;
Chon Ming Leee4607fc2013-11-06 14:36:35 +08001757 break;
1758 default:
1759 BUG();
1760 }
Jesse Barnes89b667f2013-04-18 14:51:36 -07001761
Chon Ming Lee00fc31b2014-04-09 13:28:15 +03001762 if (wait_for((I915_READ(dpll_reg) & port_mask) == 0, 1000))
Jesse Barnes89b667f2013-04-18 14:51:36 -07001763 WARN(1, "timed out waiting for port %c ready: 0x%08x\n",
Chon Ming Lee00fc31b2014-04-09 13:28:15 +03001764 port_name(dport->port), I915_READ(dpll_reg));
Jesse Barnes89b667f2013-04-18 14:51:36 -07001765}
1766
Daniel Vetterb14b1052014-04-24 23:55:13 +02001767static void intel_prepare_shared_dpll(struct intel_crtc *crtc)
1768{
1769 struct drm_device *dev = crtc->base.dev;
1770 struct drm_i915_private *dev_priv = dev->dev_private;
1771 struct intel_shared_dpll *pll = intel_crtc_to_shared_dpll(crtc);
1772
Chris Wilsonbe19f0f2014-05-28 16:16:42 +01001773 if (WARN_ON(pll == NULL))
1774 return;
1775
Daniel Vetterb14b1052014-04-24 23:55:13 +02001776 WARN_ON(!pll->refcount);
1777 if (pll->active == 0) {
1778 DRM_DEBUG_DRIVER("setting up %s\n", pll->name);
1779 WARN_ON(pll->on);
1780 assert_shared_dpll_disabled(dev_priv, pll);
1781
1782 pll->mode_set(dev_priv, pll);
1783 }
1784}
1785
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001786/**
Daniel Vetter85b38942014-04-24 23:55:14 +02001787 * intel_enable_shared_dpll - enable PCH PLL
Jesse Barnes92f25842011-01-04 15:09:34 -08001788 * @dev_priv: i915 private structure
1789 * @pipe: pipe PLL to enable
1790 *
1791 * The PCH PLL needs to be enabled before the PCH transcoder, since it
1792 * drives the transcoder clock.
1793 */
Daniel Vetter85b38942014-04-24 23:55:14 +02001794static void intel_enable_shared_dpll(struct intel_crtc *crtc)
Jesse Barnes92f25842011-01-04 15:09:34 -08001795{
Damien Lespiau3d13ef22014-02-07 19:12:47 +00001796 struct drm_device *dev = crtc->base.dev;
1797 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vettere2b78262013-06-07 23:10:03 +02001798 struct intel_shared_dpll *pll = intel_crtc_to_shared_dpll(crtc);
Jesse Barnes92f25842011-01-04 15:09:34 -08001799
Daniel Vetter87a875b2013-06-05 13:34:19 +02001800 if (WARN_ON(pll == NULL))
Chris Wilson48da64a2012-05-13 20:16:12 +01001801 return;
1802
1803 if (WARN_ON(pll->refcount == 0))
1804 return;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001805
Daniel Vetter46edb022013-06-05 13:34:12 +02001806 DRM_DEBUG_KMS("enable %s (active %d, on? %d)for crtc %d\n",
1807 pll->name, pll->active, pll->on,
Daniel Vettere2b78262013-06-07 23:10:03 +02001808 crtc->base.base.id);
Jesse Barnes92f25842011-01-04 15:09:34 -08001809
Daniel Vettercdbd2312013-06-05 13:34:03 +02001810 if (pll->active++) {
1811 WARN_ON(!pll->on);
Daniel Vettere9d69442013-06-05 13:34:15 +02001812 assert_shared_dpll_enabled(dev_priv, pll);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001813 return;
1814 }
Daniel Vetterf4a091c2013-06-10 17:28:22 +02001815 WARN_ON(pll->on);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001816
Paulo Zanonibd2bb1b2014-07-04 11:27:38 -03001817 intel_display_power_get(dev_priv, POWER_DOMAIN_PLLS);
1818
Daniel Vetter46edb022013-06-05 13:34:12 +02001819 DRM_DEBUG_KMS("enabling %s\n", pll->name);
Daniel Vettere7b903d2013-06-05 13:34:14 +02001820 pll->enable(dev_priv, pll);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001821 pll->on = true;
Jesse Barnes92f25842011-01-04 15:09:34 -08001822}
1823
Daniel Vettere2b78262013-06-07 23:10:03 +02001824static void intel_disable_shared_dpll(struct intel_crtc *crtc)
Jesse Barnes92f25842011-01-04 15:09:34 -08001825{
Damien Lespiau3d13ef22014-02-07 19:12:47 +00001826 struct drm_device *dev = crtc->base.dev;
1827 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vettere2b78262013-06-07 23:10:03 +02001828 struct intel_shared_dpll *pll = intel_crtc_to_shared_dpll(crtc);
Jesse Barnes4c609cb2011-09-02 12:52:11 -07001829
Jesse Barnes92f25842011-01-04 15:09:34 -08001830 /* PCH only available on ILK+ */
Damien Lespiau3d13ef22014-02-07 19:12:47 +00001831 BUG_ON(INTEL_INFO(dev)->gen < 5);
Daniel Vetter87a875b2013-06-05 13:34:19 +02001832 if (WARN_ON(pll == NULL))
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001833 return;
1834
Chris Wilson48da64a2012-05-13 20:16:12 +01001835 if (WARN_ON(pll->refcount == 0))
1836 return;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001837
Daniel Vetter46edb022013-06-05 13:34:12 +02001838 DRM_DEBUG_KMS("disable %s (active %d, on? %d) for crtc %d\n",
1839 pll->name, pll->active, pll->on,
Daniel Vettere2b78262013-06-07 23:10:03 +02001840 crtc->base.base.id);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001841
Chris Wilson48da64a2012-05-13 20:16:12 +01001842 if (WARN_ON(pll->active == 0)) {
Daniel Vettere9d69442013-06-05 13:34:15 +02001843 assert_shared_dpll_disabled(dev_priv, pll);
Chris Wilson48da64a2012-05-13 20:16:12 +01001844 return;
1845 }
1846
Daniel Vettere9d69442013-06-05 13:34:15 +02001847 assert_shared_dpll_enabled(dev_priv, pll);
Daniel Vetterf4a091c2013-06-10 17:28:22 +02001848 WARN_ON(!pll->on);
Daniel Vettercdbd2312013-06-05 13:34:03 +02001849 if (--pll->active)
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001850 return;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001851
Daniel Vetter46edb022013-06-05 13:34:12 +02001852 DRM_DEBUG_KMS("disabling %s\n", pll->name);
Daniel Vettere7b903d2013-06-05 13:34:14 +02001853 pll->disable(dev_priv, pll);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001854 pll->on = false;
Paulo Zanonibd2bb1b2014-07-04 11:27:38 -03001855
1856 intel_display_power_put(dev_priv, POWER_DOMAIN_PLLS);
Jesse Barnes92f25842011-01-04 15:09:34 -08001857}
1858
Paulo Zanonib8a4f402012-10-31 18:12:42 -02001859static void ironlake_enable_pch_transcoder(struct drm_i915_private *dev_priv,
1860 enum pipe pipe)
Jesse Barnes040484a2011-01-03 12:14:26 -08001861{
Daniel Vetter23670b322012-11-01 09:15:30 +01001862 struct drm_device *dev = dev_priv->dev;
Paulo Zanoni7c26e5c2012-02-14 17:07:09 -02001863 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
Daniel Vettere2b78262013-06-07 23:10:03 +02001864 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetter23670b322012-11-01 09:15:30 +01001865 uint32_t reg, val, pipeconf_val;
Jesse Barnes040484a2011-01-03 12:14:26 -08001866
1867 /* PCH only available on ILK+ */
Damien Lespiau3d13ef22014-02-07 19:12:47 +00001868 BUG_ON(INTEL_INFO(dev)->gen < 5);
Jesse Barnes040484a2011-01-03 12:14:26 -08001869
1870 /* Make sure PCH DPLL is enabled */
Daniel Vettere72f9fb2013-06-05 13:34:06 +02001871 assert_shared_dpll_enabled(dev_priv,
Daniel Vettere9d69442013-06-05 13:34:15 +02001872 intel_crtc_to_shared_dpll(intel_crtc));
Jesse Barnes040484a2011-01-03 12:14:26 -08001873
1874 /* FDI must be feeding us bits for PCH ports */
1875 assert_fdi_tx_enabled(dev_priv, pipe);
1876 assert_fdi_rx_enabled(dev_priv, pipe);
1877
Daniel Vetter23670b322012-11-01 09:15:30 +01001878 if (HAS_PCH_CPT(dev)) {
1879 /* Workaround: Set the timing override bit before enabling the
1880 * pch transcoder. */
1881 reg = TRANS_CHICKEN2(pipe);
1882 val = I915_READ(reg);
1883 val |= TRANS_CHICKEN2_TIMING_OVERRIDE;
1884 I915_WRITE(reg, val);
Eugeni Dodonov59c859d2012-05-09 15:37:19 -03001885 }
Daniel Vetter23670b322012-11-01 09:15:30 +01001886
Daniel Vetterab9412b2013-05-03 11:49:46 +02001887 reg = PCH_TRANSCONF(pipe);
Jesse Barnes040484a2011-01-03 12:14:26 -08001888 val = I915_READ(reg);
Paulo Zanoni5f7f7262012-02-03 17:47:15 -02001889 pipeconf_val = I915_READ(PIPECONF(pipe));
Jesse Barnese9bcff52011-06-24 12:19:20 -07001890
1891 if (HAS_PCH_IBX(dev_priv->dev)) {
1892 /*
1893 * make the BPC in transcoder be consistent with
1894 * that in pipeconf reg.
1895 */
Daniel Vetterdfd07d72012-12-17 11:21:38 +01001896 val &= ~PIPECONF_BPC_MASK;
1897 val |= pipeconf_val & PIPECONF_BPC_MASK;
Jesse Barnese9bcff52011-06-24 12:19:20 -07001898 }
Paulo Zanoni5f7f7262012-02-03 17:47:15 -02001899
1900 val &= ~TRANS_INTERLACE_MASK;
1901 if ((pipeconf_val & PIPECONF_INTERLACE_MASK) == PIPECONF_INTERLACED_ILK)
Paulo Zanoni7c26e5c2012-02-14 17:07:09 -02001902 if (HAS_PCH_IBX(dev_priv->dev) &&
1903 intel_pipe_has_type(crtc, INTEL_OUTPUT_SDVO))
1904 val |= TRANS_LEGACY_INTERLACED_ILK;
1905 else
1906 val |= TRANS_INTERLACED;
Paulo Zanoni5f7f7262012-02-03 17:47:15 -02001907 else
1908 val |= TRANS_PROGRESSIVE;
1909
Jesse Barnes040484a2011-01-03 12:14:26 -08001910 I915_WRITE(reg, val | TRANS_ENABLE);
1911 if (wait_for(I915_READ(reg) & TRANS_STATE_ENABLE, 100))
Ville Syrjälä4bb6f1f2013-04-17 17:48:50 +03001912 DRM_ERROR("failed to enable transcoder %c\n", pipe_name(pipe));
Jesse Barnes040484a2011-01-03 12:14:26 -08001913}
1914
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001915static void lpt_enable_pch_transcoder(struct drm_i915_private *dev_priv,
Paulo Zanoni937bb612012-10-31 18:12:47 -02001916 enum transcoder cpu_transcoder)
Jesse Barnes040484a2011-01-03 12:14:26 -08001917{
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001918 u32 val, pipeconf_val;
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001919
1920 /* PCH only available on ILK+ */
Damien Lespiau3d13ef22014-02-07 19:12:47 +00001921 BUG_ON(INTEL_INFO(dev_priv->dev)->gen < 5);
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001922
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001923 /* FDI must be feeding us bits for PCH ports */
Daniel Vetter1a240d42012-11-29 22:18:51 +01001924 assert_fdi_tx_enabled(dev_priv, (enum pipe) cpu_transcoder);
Paulo Zanoni937bb612012-10-31 18:12:47 -02001925 assert_fdi_rx_enabled(dev_priv, TRANSCODER_A);
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001926
Paulo Zanoni223a6fd2012-10-31 18:12:52 -02001927 /* Workaround: set timing override bit. */
1928 val = I915_READ(_TRANSA_CHICKEN2);
Daniel Vetter23670b322012-11-01 09:15:30 +01001929 val |= TRANS_CHICKEN2_TIMING_OVERRIDE;
Paulo Zanoni223a6fd2012-10-31 18:12:52 -02001930 I915_WRITE(_TRANSA_CHICKEN2, val);
1931
Paulo Zanoni25f3ef12012-10-31 18:12:49 -02001932 val = TRANS_ENABLE;
Paulo Zanoni937bb612012-10-31 18:12:47 -02001933 pipeconf_val = I915_READ(PIPECONF(cpu_transcoder));
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001934
Paulo Zanoni9a76b1c2012-10-31 18:12:48 -02001935 if ((pipeconf_val & PIPECONF_INTERLACE_MASK_HSW) ==
1936 PIPECONF_INTERLACED_ILK)
Paulo Zanonia35f2672012-10-31 18:12:45 -02001937 val |= TRANS_INTERLACED;
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001938 else
1939 val |= TRANS_PROGRESSIVE;
1940
Daniel Vetterab9412b2013-05-03 11:49:46 +02001941 I915_WRITE(LPT_TRANSCONF, val);
1942 if (wait_for(I915_READ(LPT_TRANSCONF) & TRANS_STATE_ENABLE, 100))
Paulo Zanoni937bb612012-10-31 18:12:47 -02001943 DRM_ERROR("Failed to enable PCH transcoder\n");
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001944}
1945
Paulo Zanonib8a4f402012-10-31 18:12:42 -02001946static void ironlake_disable_pch_transcoder(struct drm_i915_private *dev_priv,
1947 enum pipe pipe)
Jesse Barnes040484a2011-01-03 12:14:26 -08001948{
Daniel Vetter23670b322012-11-01 09:15:30 +01001949 struct drm_device *dev = dev_priv->dev;
1950 uint32_t reg, val;
Jesse Barnes040484a2011-01-03 12:14:26 -08001951
1952 /* FDI relies on the transcoder */
1953 assert_fdi_tx_disabled(dev_priv, pipe);
1954 assert_fdi_rx_disabled(dev_priv, pipe);
1955
Jesse Barnes291906f2011-02-02 12:28:03 -08001956 /* Ports must be off as well */
1957 assert_pch_ports_disabled(dev_priv, pipe);
1958
Daniel Vetterab9412b2013-05-03 11:49:46 +02001959 reg = PCH_TRANSCONF(pipe);
Jesse Barnes040484a2011-01-03 12:14:26 -08001960 val = I915_READ(reg);
1961 val &= ~TRANS_ENABLE;
1962 I915_WRITE(reg, val);
1963 /* wait for PCH transcoder off, transcoder state */
1964 if (wait_for((I915_READ(reg) & TRANS_STATE_ENABLE) == 0, 50))
Ville Syrjälä4bb6f1f2013-04-17 17:48:50 +03001965 DRM_ERROR("failed to disable transcoder %c\n", pipe_name(pipe));
Daniel Vetter23670b322012-11-01 09:15:30 +01001966
1967 if (!HAS_PCH_IBX(dev)) {
1968 /* Workaround: Clear the timing override chicken bit again. */
1969 reg = TRANS_CHICKEN2(pipe);
1970 val = I915_READ(reg);
1971 val &= ~TRANS_CHICKEN2_TIMING_OVERRIDE;
1972 I915_WRITE(reg, val);
1973 }
Jesse Barnes040484a2011-01-03 12:14:26 -08001974}
1975
Paulo Zanoniab4d9662012-10-31 18:12:55 -02001976static void lpt_disable_pch_transcoder(struct drm_i915_private *dev_priv)
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001977{
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001978 u32 val;
1979
Daniel Vetterab9412b2013-05-03 11:49:46 +02001980 val = I915_READ(LPT_TRANSCONF);
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001981 val &= ~TRANS_ENABLE;
Daniel Vetterab9412b2013-05-03 11:49:46 +02001982 I915_WRITE(LPT_TRANSCONF, val);
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001983 /* wait for PCH transcoder off, transcoder state */
Daniel Vetterab9412b2013-05-03 11:49:46 +02001984 if (wait_for((I915_READ(LPT_TRANSCONF) & TRANS_STATE_ENABLE) == 0, 50))
Paulo Zanoni8a52fd92012-10-31 18:12:51 -02001985 DRM_ERROR("Failed to disable PCH transcoder\n");
Paulo Zanoni223a6fd2012-10-31 18:12:52 -02001986
1987 /* Workaround: clear timing override bit. */
1988 val = I915_READ(_TRANSA_CHICKEN2);
Daniel Vetter23670b322012-11-01 09:15:30 +01001989 val &= ~TRANS_CHICKEN2_TIMING_OVERRIDE;
Paulo Zanoni223a6fd2012-10-31 18:12:52 -02001990 I915_WRITE(_TRANSA_CHICKEN2, val);
Jesse Barnes92f25842011-01-04 15:09:34 -08001991}
1992
1993/**
Chris Wilson309cfea2011-01-28 13:54:53 +00001994 * intel_enable_pipe - enable a pipe, asserting requirements
Paulo Zanoni03722642014-01-17 13:51:09 -02001995 * @crtc: crtc responsible for the pipe
Jesse Barnesb24e7172011-01-04 15:09:30 -08001996 *
Paulo Zanoni03722642014-01-17 13:51:09 -02001997 * Enable @crtc's pipe, making sure that various hardware specific requirements
Jesse Barnesb24e7172011-01-04 15:09:30 -08001998 * are met, if applicable, e.g. PLL enabled, LVDS pairs enabled, etc.
Jesse Barnesb24e7172011-01-04 15:09:30 -08001999 */
Paulo Zanonie1fdc472014-01-17 13:51:12 -02002000static void intel_enable_pipe(struct intel_crtc *crtc)
Jesse Barnesb24e7172011-01-04 15:09:30 -08002001{
Paulo Zanoni03722642014-01-17 13:51:09 -02002002 struct drm_device *dev = crtc->base.dev;
2003 struct drm_i915_private *dev_priv = dev->dev_private;
2004 enum pipe pipe = crtc->pipe;
Paulo Zanoni702e7a52012-10-23 18:29:59 -02002005 enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
2006 pipe);
Daniel Vetter1a240d42012-11-29 22:18:51 +01002007 enum pipe pch_transcoder;
Jesse Barnesb24e7172011-01-04 15:09:30 -08002008 int reg;
2009 u32 val;
2010
Daniel Vetter58c6eaa2013-04-11 16:29:09 +02002011 assert_planes_disabled(dev_priv, pipe);
Jani Nikula93ce0ba2013-09-13 11:03:08 +03002012 assert_cursor_disabled(dev_priv, pipe);
Daniel Vetter58c6eaa2013-04-11 16:29:09 +02002013 assert_sprites_disabled(dev_priv, pipe);
2014
Paulo Zanoni681e5812012-12-06 11:12:38 -02002015 if (HAS_PCH_LPT(dev_priv->dev))
Paulo Zanonicc391bb2012-11-20 13:27:37 -02002016 pch_transcoder = TRANSCODER_A;
2017 else
2018 pch_transcoder = pipe;
2019
Jesse Barnesb24e7172011-01-04 15:09:30 -08002020 /*
2021 * A pipe without a PLL won't actually be able to drive bits from
2022 * a plane. On ILK+ the pipe PLLs are integrated, so we don't
2023 * need the check.
2024 */
2025 if (!HAS_PCH_SPLIT(dev_priv->dev))
Paulo Zanonifbf32182014-01-17 13:51:11 -02002026 if (intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_DSI))
Jani Nikula23538ef2013-08-27 15:12:22 +03002027 assert_dsi_pll_enabled(dev_priv);
2028 else
2029 assert_pll_enabled(dev_priv, pipe);
Jesse Barnes040484a2011-01-03 12:14:26 -08002030 else {
Paulo Zanoni30421c42014-01-17 13:51:10 -02002031 if (crtc->config.has_pch_encoder) {
Jesse Barnes040484a2011-01-03 12:14:26 -08002032 /* if driving the PCH, we need FDI enabled */
Paulo Zanonicc391bb2012-11-20 13:27:37 -02002033 assert_fdi_rx_pll_enabled(dev_priv, pch_transcoder);
Daniel Vetter1a240d42012-11-29 22:18:51 +01002034 assert_fdi_tx_pll_enabled(dev_priv,
2035 (enum pipe) cpu_transcoder);
Jesse Barnes040484a2011-01-03 12:14:26 -08002036 }
2037 /* FIXME: assert CPU port conditions for SNB+ */
2038 }
Jesse Barnesb24e7172011-01-04 15:09:30 -08002039
Paulo Zanoni702e7a52012-10-23 18:29:59 -02002040 reg = PIPECONF(cpu_transcoder);
Jesse Barnesb24e7172011-01-04 15:09:30 -08002041 val = I915_READ(reg);
Paulo Zanoni7ad25d42014-01-17 13:51:13 -02002042 if (val & PIPECONF_ENABLE) {
2043 WARN_ON(!(pipe == PIPE_A &&
2044 dev_priv->quirks & QUIRK_PIPEA_FORCE));
Chris Wilson00d70b12011-03-17 07:18:29 +00002045 return;
Paulo Zanoni7ad25d42014-01-17 13:51:13 -02002046 }
Chris Wilson00d70b12011-03-17 07:18:29 +00002047
2048 I915_WRITE(reg, val | PIPECONF_ENABLE);
Paulo Zanoni851855d2013-12-19 19:12:29 -02002049 POSTING_READ(reg);
Jesse Barnesb24e7172011-01-04 15:09:30 -08002050}
2051
2052/**
Chris Wilson309cfea2011-01-28 13:54:53 +00002053 * intel_disable_pipe - disable a pipe, asserting requirements
Jesse Barnesb24e7172011-01-04 15:09:30 -08002054 * @dev_priv: i915 private structure
2055 * @pipe: pipe to disable
2056 *
2057 * Disable @pipe, making sure that various hardware specific requirements
2058 * are met, if applicable, e.g. plane disabled, panel fitter off, etc.
2059 *
2060 * @pipe should be %PIPE_A or %PIPE_B.
2061 *
2062 * Will wait until the pipe has shut down before returning.
2063 */
2064static void intel_disable_pipe(struct drm_i915_private *dev_priv,
2065 enum pipe pipe)
2066{
Paulo Zanoni702e7a52012-10-23 18:29:59 -02002067 enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
2068 pipe);
Jesse Barnesb24e7172011-01-04 15:09:30 -08002069 int reg;
2070 u32 val;
2071
2072 /*
2073 * Make sure planes won't keep trying to pump pixels to us,
2074 * or we might hang the display.
2075 */
2076 assert_planes_disabled(dev_priv, pipe);
Jani Nikula93ce0ba2013-09-13 11:03:08 +03002077 assert_cursor_disabled(dev_priv, pipe);
Jesse Barnes19332d72013-03-28 09:55:38 -07002078 assert_sprites_disabled(dev_priv, pipe);
Jesse Barnesb24e7172011-01-04 15:09:30 -08002079
2080 /* Don't disable pipe A or pipe A PLLs if needed */
2081 if (pipe == PIPE_A && (dev_priv->quirks & QUIRK_PIPEA_FORCE))
2082 return;
2083
Paulo Zanoni702e7a52012-10-23 18:29:59 -02002084 reg = PIPECONF(cpu_transcoder);
Jesse Barnesb24e7172011-01-04 15:09:30 -08002085 val = I915_READ(reg);
Chris Wilson00d70b12011-03-17 07:18:29 +00002086 if ((val & PIPECONF_ENABLE) == 0)
2087 return;
2088
2089 I915_WRITE(reg, val & ~PIPECONF_ENABLE);
Jesse Barnesb24e7172011-01-04 15:09:30 -08002090 intel_wait_for_pipe_off(dev_priv->dev, pipe);
2091}
2092
Keith Packardd74362c2011-07-28 14:47:14 -07002093/*
2094 * Plane regs are double buffered, going from enabled->disabled needs a
2095 * trigger in order to latch. The display address reg provides this.
2096 */
Ville Syrjälä1dba99f2013-10-01 18:02:18 +03002097void intel_flush_primary_plane(struct drm_i915_private *dev_priv,
2098 enum plane plane)
Keith Packardd74362c2011-07-28 14:47:14 -07002099{
Damien Lespiau3d13ef22014-02-07 19:12:47 +00002100 struct drm_device *dev = dev_priv->dev;
2101 u32 reg = INTEL_INFO(dev)->gen >= 4 ? DSPSURF(plane) : DSPADDR(plane);
Ville Syrjälä1dba99f2013-10-01 18:02:18 +03002102
2103 I915_WRITE(reg, I915_READ(reg));
2104 POSTING_READ(reg);
Keith Packardd74362c2011-07-28 14:47:14 -07002105}
2106
Jesse Barnesb24e7172011-01-04 15:09:30 -08002107/**
Matt Roper262ca2b2014-03-18 17:22:55 -07002108 * intel_enable_primary_hw_plane - enable the primary plane on a given pipe
Jesse Barnesb24e7172011-01-04 15:09:30 -08002109 * @dev_priv: i915 private structure
2110 * @plane: plane to enable
2111 * @pipe: pipe being fed
2112 *
2113 * Enable @plane on @pipe, making sure that @pipe is running first.
2114 */
Matt Roper262ca2b2014-03-18 17:22:55 -07002115static void intel_enable_primary_hw_plane(struct drm_i915_private *dev_priv,
2116 enum plane plane, enum pipe pipe)
Jesse Barnesb24e7172011-01-04 15:09:30 -08002117{
Ville Syrjälä33c3b0d2014-06-24 13:59:28 +03002118 struct drm_device *dev = dev_priv->dev;
Ville Syrjälä939c2fe2013-10-01 18:02:10 +03002119 struct intel_crtc *intel_crtc =
2120 to_intel_crtc(dev_priv->pipe_to_crtc_mapping[pipe]);
Jesse Barnesb24e7172011-01-04 15:09:30 -08002121 int reg;
2122 u32 val;
2123
2124 /* If the pipe isn't enabled, we can't pump pixels and may hang */
2125 assert_pipe_enabled(dev_priv, pipe);
2126
Ville Syrjälä98ec7732014-04-30 17:43:01 +03002127 if (intel_crtc->primary_enabled)
2128 return;
Ville Syrjälä0037f712013-10-01 18:02:20 +03002129
Ville Syrjälä4c445e02013-10-09 17:24:58 +03002130 intel_crtc->primary_enabled = true;
Ville Syrjälä939c2fe2013-10-01 18:02:10 +03002131
Jesse Barnesb24e7172011-01-04 15:09:30 -08002132 reg = DSPCNTR(plane);
2133 val = I915_READ(reg);
Ville Syrjälä10efa932014-04-28 15:53:25 +03002134 WARN_ON(val & DISPLAY_PLANE_ENABLE);
Chris Wilson00d70b12011-03-17 07:18:29 +00002135
2136 I915_WRITE(reg, val | DISPLAY_PLANE_ENABLE);
Ville Syrjälä1dba99f2013-10-01 18:02:18 +03002137 intel_flush_primary_plane(dev_priv, plane);
Ville Syrjälä33c3b0d2014-06-24 13:59:28 +03002138
2139 /*
2140 * BDW signals flip done immediately if the plane
2141 * is disabled, even if the plane enable is already
2142 * armed to occur at the next vblank :(
2143 */
2144 if (IS_BROADWELL(dev))
2145 intel_wait_for_vblank(dev, intel_crtc->pipe);
Jesse Barnesb24e7172011-01-04 15:09:30 -08002146}
2147
Jesse Barnesb24e7172011-01-04 15:09:30 -08002148/**
Matt Roper262ca2b2014-03-18 17:22:55 -07002149 * intel_disable_primary_hw_plane - disable the primary hardware plane
Jesse Barnesb24e7172011-01-04 15:09:30 -08002150 * @dev_priv: i915 private structure
2151 * @plane: plane to disable
2152 * @pipe: pipe consuming the data
2153 *
2154 * Disable @plane; should be an independent operation.
2155 */
Matt Roper262ca2b2014-03-18 17:22:55 -07002156static void intel_disable_primary_hw_plane(struct drm_i915_private *dev_priv,
2157 enum plane plane, enum pipe pipe)
Jesse Barnesb24e7172011-01-04 15:09:30 -08002158{
Ville Syrjälä939c2fe2013-10-01 18:02:10 +03002159 struct intel_crtc *intel_crtc =
2160 to_intel_crtc(dev_priv->pipe_to_crtc_mapping[pipe]);
Jesse Barnesb24e7172011-01-04 15:09:30 -08002161 int reg;
2162 u32 val;
2163
Ville Syrjälä98ec7732014-04-30 17:43:01 +03002164 if (!intel_crtc->primary_enabled)
2165 return;
Ville Syrjälä0037f712013-10-01 18:02:20 +03002166
Ville Syrjälä4c445e02013-10-09 17:24:58 +03002167 intel_crtc->primary_enabled = false;
Ville Syrjälä939c2fe2013-10-01 18:02:10 +03002168
Jesse Barnesb24e7172011-01-04 15:09:30 -08002169 reg = DSPCNTR(plane);
2170 val = I915_READ(reg);
Ville Syrjälä10efa932014-04-28 15:53:25 +03002171 WARN_ON((val & DISPLAY_PLANE_ENABLE) == 0);
Chris Wilson00d70b12011-03-17 07:18:29 +00002172
2173 I915_WRITE(reg, val & ~DISPLAY_PLANE_ENABLE);
Ville Syrjälä1dba99f2013-10-01 18:02:18 +03002174 intel_flush_primary_plane(dev_priv, plane);
Jesse Barnesb24e7172011-01-04 15:09:30 -08002175}
2176
Chris Wilson693db182013-03-05 14:52:39 +00002177static bool need_vtd_wa(struct drm_device *dev)
2178{
2179#ifdef CONFIG_INTEL_IOMMU
2180 if (INTEL_INFO(dev)->gen >= 6 && intel_iommu_gfx_mapped)
2181 return true;
2182#endif
2183 return false;
2184}
2185
Jesse Barnesa57ce0b2014-02-07 12:10:35 -08002186static int intel_align_height(struct drm_device *dev, int height, bool tiled)
2187{
2188 int tile_height;
2189
2190 tile_height = tiled ? (IS_GEN2(dev) ? 16 : 8) : 1;
2191 return ALIGN(height, tile_height);
2192}
2193
Chris Wilson127bd2a2010-07-23 23:32:05 +01002194int
Chris Wilson48b956c2010-09-14 12:50:34 +01002195intel_pin_and_fence_fb_obj(struct drm_device *dev,
Chris Wilson05394f32010-11-08 19:18:58 +00002196 struct drm_i915_gem_object *obj,
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002197 struct intel_engine_cs *pipelined)
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002198{
Chris Wilsonce453d82011-02-21 14:43:56 +00002199 struct drm_i915_private *dev_priv = dev->dev_private;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002200 u32 alignment;
2201 int ret;
2202
Matt Roperebcdd392014-07-09 16:22:11 -07002203 WARN_ON(!mutex_is_locked(&dev->struct_mutex));
2204
Chris Wilson05394f32010-11-08 19:18:58 +00002205 switch (obj->tiling_mode) {
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002206 case I915_TILING_NONE:
Chris Wilson534843d2010-07-05 18:01:46 +01002207 if (IS_BROADWATER(dev) || IS_CRESTLINE(dev))
2208 alignment = 128 * 1024;
Chris Wilsona6c45cf2010-09-17 00:32:17 +01002209 else if (INTEL_INFO(dev)->gen >= 4)
Chris Wilson534843d2010-07-05 18:01:46 +01002210 alignment = 4 * 1024;
2211 else
2212 alignment = 64 * 1024;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002213 break;
2214 case I915_TILING_X:
2215 /* pin() will align the object as required by fence */
2216 alignment = 0;
2217 break;
2218 case I915_TILING_Y:
Daniel Vetter80075d42013-10-09 21:23:52 +02002219 WARN(1, "Y tiled bo slipped through, driver bug!\n");
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002220 return -EINVAL;
2221 default:
2222 BUG();
2223 }
2224
Chris Wilson693db182013-03-05 14:52:39 +00002225 /* Note that the w/a also requires 64 PTE of padding following the
2226 * bo. We currently fill all unused PTE with the shadow page and so
2227 * we should always have valid PTE following the scanout preventing
2228 * the VT-d warning.
2229 */
2230 if (need_vtd_wa(dev) && alignment < 256 * 1024)
2231 alignment = 256 * 1024;
2232
Chris Wilsonce453d82011-02-21 14:43:56 +00002233 dev_priv->mm.interruptible = false;
Chris Wilson2da3b9b2011-04-14 09:41:17 +01002234 ret = i915_gem_object_pin_to_display_plane(obj, alignment, pipelined);
Chris Wilson48b956c2010-09-14 12:50:34 +01002235 if (ret)
Chris Wilsonce453d82011-02-21 14:43:56 +00002236 goto err_interruptible;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002237
2238 /* Install a fence for tiled scan-out. Pre-i965 always needs a
2239 * fence, whereas 965+ only requires a fence if using
2240 * framebuffer compression. For simplicity, we always install
2241 * a fence as the cost is not that onerous.
2242 */
Chris Wilson06d98132012-04-17 15:31:24 +01002243 ret = i915_gem_object_get_fence(obj);
Chris Wilson9a5a53b2012-03-22 15:10:00 +00002244 if (ret)
2245 goto err_unpin;
Chris Wilson1690e1e2011-12-14 13:57:08 +01002246
Chris Wilson9a5a53b2012-03-22 15:10:00 +00002247 i915_gem_object_pin_fence(obj);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002248
Chris Wilsonce453d82011-02-21 14:43:56 +00002249 dev_priv->mm.interruptible = true;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002250 return 0;
Chris Wilson48b956c2010-09-14 12:50:34 +01002251
2252err_unpin:
Chris Wilsoncc98b412013-08-09 12:25:09 +01002253 i915_gem_object_unpin_from_display_plane(obj);
Chris Wilsonce453d82011-02-21 14:43:56 +00002254err_interruptible:
2255 dev_priv->mm.interruptible = true;
Chris Wilson48b956c2010-09-14 12:50:34 +01002256 return ret;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002257}
2258
Chris Wilson1690e1e2011-12-14 13:57:08 +01002259void intel_unpin_fb_obj(struct drm_i915_gem_object *obj)
2260{
Matt Roperebcdd392014-07-09 16:22:11 -07002261 WARN_ON(!mutex_is_locked(&obj->base.dev->struct_mutex));
2262
Chris Wilson1690e1e2011-12-14 13:57:08 +01002263 i915_gem_object_unpin_fence(obj);
Chris Wilsoncc98b412013-08-09 12:25:09 +01002264 i915_gem_object_unpin_from_display_plane(obj);
Chris Wilson1690e1e2011-12-14 13:57:08 +01002265}
2266
Daniel Vetterc2c75132012-07-05 12:17:30 +02002267/* Computes the linear offset to the base tile and adjusts x, y. bytes per pixel
2268 * is assumed to be a power-of-two. */
Chris Wilsonbc752862013-02-21 20:04:31 +00002269unsigned long intel_gen4_compute_page_offset(int *x, int *y,
2270 unsigned int tiling_mode,
2271 unsigned int cpp,
2272 unsigned int pitch)
Daniel Vetterc2c75132012-07-05 12:17:30 +02002273{
Chris Wilsonbc752862013-02-21 20:04:31 +00002274 if (tiling_mode != I915_TILING_NONE) {
2275 unsigned int tile_rows, tiles;
Daniel Vetterc2c75132012-07-05 12:17:30 +02002276
Chris Wilsonbc752862013-02-21 20:04:31 +00002277 tile_rows = *y / 8;
2278 *y %= 8;
Daniel Vetterc2c75132012-07-05 12:17:30 +02002279
Chris Wilsonbc752862013-02-21 20:04:31 +00002280 tiles = *x / (512/cpp);
2281 *x %= 512/cpp;
2282
2283 return tile_rows * pitch * 8 + tiles * 4096;
2284 } else {
2285 unsigned int offset;
2286
2287 offset = *y * pitch + *x * cpp;
2288 *y = 0;
2289 *x = (offset & 4095) / cpp;
2290 return offset & -4096;
2291 }
Daniel Vetterc2c75132012-07-05 12:17:30 +02002292}
2293
Jesse Barnes46f297f2014-03-07 08:57:48 -08002294int intel_format_to_fourcc(int format)
2295{
2296 switch (format) {
2297 case DISPPLANE_8BPP:
2298 return DRM_FORMAT_C8;
2299 case DISPPLANE_BGRX555:
2300 return DRM_FORMAT_XRGB1555;
2301 case DISPPLANE_BGRX565:
2302 return DRM_FORMAT_RGB565;
2303 default:
2304 case DISPPLANE_BGRX888:
2305 return DRM_FORMAT_XRGB8888;
2306 case DISPPLANE_RGBX888:
2307 return DRM_FORMAT_XBGR8888;
2308 case DISPPLANE_BGRX101010:
2309 return DRM_FORMAT_XRGB2101010;
2310 case DISPPLANE_RGBX101010:
2311 return DRM_FORMAT_XBGR2101010;
2312 }
2313}
2314
Jesse Barnes484b41d2014-03-07 08:57:55 -08002315static bool intel_alloc_plane_obj(struct intel_crtc *crtc,
Jesse Barnes46f297f2014-03-07 08:57:48 -08002316 struct intel_plane_config *plane_config)
2317{
2318 struct drm_device *dev = crtc->base.dev;
2319 struct drm_i915_gem_object *obj = NULL;
2320 struct drm_mode_fb_cmd2 mode_cmd = { 0 };
2321 u32 base = plane_config->base;
2322
Chris Wilsonff2652e2014-03-10 08:07:02 +00002323 if (plane_config->size == 0)
2324 return false;
2325
Jesse Barnes46f297f2014-03-07 08:57:48 -08002326 obj = i915_gem_object_create_stolen_for_preallocated(dev, base, base,
2327 plane_config->size);
2328 if (!obj)
Jesse Barnes484b41d2014-03-07 08:57:55 -08002329 return false;
Jesse Barnes46f297f2014-03-07 08:57:48 -08002330
2331 if (plane_config->tiled) {
2332 obj->tiling_mode = I915_TILING_X;
Dave Airlie66e514c2014-04-03 07:51:54 +10002333 obj->stride = crtc->base.primary->fb->pitches[0];
Jesse Barnes46f297f2014-03-07 08:57:48 -08002334 }
2335
Dave Airlie66e514c2014-04-03 07:51:54 +10002336 mode_cmd.pixel_format = crtc->base.primary->fb->pixel_format;
2337 mode_cmd.width = crtc->base.primary->fb->width;
2338 mode_cmd.height = crtc->base.primary->fb->height;
2339 mode_cmd.pitches[0] = crtc->base.primary->fb->pitches[0];
Jesse Barnes46f297f2014-03-07 08:57:48 -08002340
2341 mutex_lock(&dev->struct_mutex);
2342
Dave Airlie66e514c2014-04-03 07:51:54 +10002343 if (intel_framebuffer_init(dev, to_intel_framebuffer(crtc->base.primary->fb),
Jesse Barnes484b41d2014-03-07 08:57:55 -08002344 &mode_cmd, obj)) {
Jesse Barnes46f297f2014-03-07 08:57:48 -08002345 DRM_DEBUG_KMS("intel fb init failed\n");
2346 goto out_unref_obj;
2347 }
2348
Daniel Vettera071fa02014-06-18 23:28:09 +02002349 obj->frontbuffer_bits = INTEL_FRONTBUFFER_PRIMARY(crtc->pipe);
Jesse Barnes46f297f2014-03-07 08:57:48 -08002350 mutex_unlock(&dev->struct_mutex);
Jesse Barnes484b41d2014-03-07 08:57:55 -08002351
2352 DRM_DEBUG_KMS("plane fb obj %p\n", obj);
2353 return true;
Jesse Barnes46f297f2014-03-07 08:57:48 -08002354
2355out_unref_obj:
2356 drm_gem_object_unreference(&obj->base);
2357 mutex_unlock(&dev->struct_mutex);
Jesse Barnes484b41d2014-03-07 08:57:55 -08002358 return false;
2359}
2360
2361static void intel_find_plane_obj(struct intel_crtc *intel_crtc,
2362 struct intel_plane_config *plane_config)
2363{
2364 struct drm_device *dev = intel_crtc->base.dev;
2365 struct drm_crtc *c;
2366 struct intel_crtc *i;
Matt Roper2ff8fde2014-07-08 07:50:07 -07002367 struct drm_i915_gem_object *obj;
Jesse Barnes484b41d2014-03-07 08:57:55 -08002368
Dave Airlie66e514c2014-04-03 07:51:54 +10002369 if (!intel_crtc->base.primary->fb)
Jesse Barnes484b41d2014-03-07 08:57:55 -08002370 return;
2371
2372 if (intel_alloc_plane_obj(intel_crtc, plane_config))
2373 return;
2374
Dave Airlie66e514c2014-04-03 07:51:54 +10002375 kfree(intel_crtc->base.primary->fb);
2376 intel_crtc->base.primary->fb = NULL;
Jesse Barnes484b41d2014-03-07 08:57:55 -08002377
2378 /*
2379 * Failed to alloc the obj, check to see if we should share
2380 * an fb with another CRTC instead
2381 */
Damien Lespiau70e1e0e2014-05-13 23:32:24 +01002382 for_each_crtc(dev, c) {
Jesse Barnes484b41d2014-03-07 08:57:55 -08002383 i = to_intel_crtc(c);
2384
2385 if (c == &intel_crtc->base)
2386 continue;
2387
Matt Roper2ff8fde2014-07-08 07:50:07 -07002388 if (!i->active)
Jesse Barnes484b41d2014-03-07 08:57:55 -08002389 continue;
2390
Matt Roper2ff8fde2014-07-08 07:50:07 -07002391 obj = intel_fb_obj(c->primary->fb);
2392 if (obj == NULL)
2393 continue;
2394
2395 if (i915_gem_obj_ggtt_offset(obj) == plane_config->base) {
Dave Airlie66e514c2014-04-03 07:51:54 +10002396 drm_framebuffer_reference(c->primary->fb);
2397 intel_crtc->base.primary->fb = c->primary->fb;
Matt Roper2ff8fde2014-07-08 07:50:07 -07002398 obj->frontbuffer_bits |= INTEL_FRONTBUFFER_PRIMARY(intel_crtc->pipe);
Jesse Barnes484b41d2014-03-07 08:57:55 -08002399 break;
2400 }
2401 }
Jesse Barnes46f297f2014-03-07 08:57:48 -08002402}
2403
Daniel Vetter29b9bde2014-04-24 23:55:01 +02002404static void i9xx_update_primary_plane(struct drm_crtc *crtc,
2405 struct drm_framebuffer *fb,
2406 int x, int y)
Jesse Barnes81255562010-08-02 12:07:50 -07002407{
2408 struct drm_device *dev = crtc->dev;
2409 struct drm_i915_private *dev_priv = dev->dev_private;
2410 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Matt Roper2ff8fde2014-07-08 07:50:07 -07002411 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
Jesse Barnes81255562010-08-02 12:07:50 -07002412 int plane = intel_crtc->plane;
Daniel Vettere506a0c2012-07-05 12:17:29 +02002413 unsigned long linear_offset;
Jesse Barnes81255562010-08-02 12:07:50 -07002414 u32 dspcntr;
Chris Wilson5eddb702010-09-11 13:48:45 +01002415 u32 reg;
Jesse Barnes81255562010-08-02 12:07:50 -07002416
Chris Wilson5eddb702010-09-11 13:48:45 +01002417 reg = DSPCNTR(plane);
2418 dspcntr = I915_READ(reg);
Jesse Barnes81255562010-08-02 12:07:50 -07002419 /* Mask out pixel format bits in case we change it */
2420 dspcntr &= ~DISPPLANE_PIXFORMAT_MASK;
Ville Syrjälä57779d02012-10-31 17:50:14 +02002421 switch (fb->pixel_format) {
2422 case DRM_FORMAT_C8:
Jesse Barnes81255562010-08-02 12:07:50 -07002423 dspcntr |= DISPPLANE_8BPP;
2424 break;
Ville Syrjälä57779d02012-10-31 17:50:14 +02002425 case DRM_FORMAT_XRGB1555:
2426 case DRM_FORMAT_ARGB1555:
2427 dspcntr |= DISPPLANE_BGRX555;
Jesse Barnes81255562010-08-02 12:07:50 -07002428 break;
Ville Syrjälä57779d02012-10-31 17:50:14 +02002429 case DRM_FORMAT_RGB565:
2430 dspcntr |= DISPPLANE_BGRX565;
2431 break;
2432 case DRM_FORMAT_XRGB8888:
2433 case DRM_FORMAT_ARGB8888:
2434 dspcntr |= DISPPLANE_BGRX888;
2435 break;
2436 case DRM_FORMAT_XBGR8888:
2437 case DRM_FORMAT_ABGR8888:
2438 dspcntr |= DISPPLANE_RGBX888;
2439 break;
2440 case DRM_FORMAT_XRGB2101010:
2441 case DRM_FORMAT_ARGB2101010:
2442 dspcntr |= DISPPLANE_BGRX101010;
2443 break;
2444 case DRM_FORMAT_XBGR2101010:
2445 case DRM_FORMAT_ABGR2101010:
2446 dspcntr |= DISPPLANE_RGBX101010;
Jesse Barnes81255562010-08-02 12:07:50 -07002447 break;
2448 default:
Daniel Vetterbaba1332013-03-27 00:45:00 +01002449 BUG();
Jesse Barnes81255562010-08-02 12:07:50 -07002450 }
Ville Syrjälä57779d02012-10-31 17:50:14 +02002451
Chris Wilsona6c45cf2010-09-17 00:32:17 +01002452 if (INTEL_INFO(dev)->gen >= 4) {
Chris Wilson05394f32010-11-08 19:18:58 +00002453 if (obj->tiling_mode != I915_TILING_NONE)
Jesse Barnes81255562010-08-02 12:07:50 -07002454 dspcntr |= DISPPLANE_TILED;
2455 else
2456 dspcntr &= ~DISPPLANE_TILED;
2457 }
2458
Ville Syrjäläde1aa622013-06-07 10:47:01 +03002459 if (IS_G4X(dev))
2460 dspcntr |= DISPPLANE_TRICKLE_FEED_DISABLE;
2461
Chris Wilson5eddb702010-09-11 13:48:45 +01002462 I915_WRITE(reg, dspcntr);
Jesse Barnes81255562010-08-02 12:07:50 -07002463
Daniel Vettere506a0c2012-07-05 12:17:29 +02002464 linear_offset = y * fb->pitches[0] + x * (fb->bits_per_pixel / 8);
Jesse Barnes81255562010-08-02 12:07:50 -07002465
Daniel Vetterc2c75132012-07-05 12:17:30 +02002466 if (INTEL_INFO(dev)->gen >= 4) {
2467 intel_crtc->dspaddr_offset =
Chris Wilsonbc752862013-02-21 20:04:31 +00002468 intel_gen4_compute_page_offset(&x, &y, obj->tiling_mode,
2469 fb->bits_per_pixel / 8,
2470 fb->pitches[0]);
Daniel Vetterc2c75132012-07-05 12:17:30 +02002471 linear_offset -= intel_crtc->dspaddr_offset;
2472 } else {
Daniel Vettere506a0c2012-07-05 12:17:29 +02002473 intel_crtc->dspaddr_offset = linear_offset;
Daniel Vetterc2c75132012-07-05 12:17:30 +02002474 }
Daniel Vettere506a0c2012-07-05 12:17:29 +02002475
Ben Widawskyf343c5f2013-07-05 14:41:04 -07002476 DRM_DEBUG_KMS("Writing base %08lX %08lX %d %d %d\n",
2477 i915_gem_obj_ggtt_offset(obj), linear_offset, x, y,
2478 fb->pitches[0]);
Ville Syrjälä01f2c772011-12-20 00:06:49 +02002479 I915_WRITE(DSPSTRIDE(plane), fb->pitches[0]);
Chris Wilsona6c45cf2010-09-17 00:32:17 +01002480 if (INTEL_INFO(dev)->gen >= 4) {
Daniel Vetter85ba7b72014-01-24 10:31:44 +01002481 I915_WRITE(DSPSURF(plane),
2482 i915_gem_obj_ggtt_offset(obj) + intel_crtc->dspaddr_offset);
Chris Wilson5eddb702010-09-11 13:48:45 +01002483 I915_WRITE(DSPTILEOFF(plane), (y << 16) | x);
Daniel Vettere506a0c2012-07-05 12:17:29 +02002484 I915_WRITE(DSPLINOFF(plane), linear_offset);
Chris Wilson5eddb702010-09-11 13:48:45 +01002485 } else
Ben Widawskyf343c5f2013-07-05 14:41:04 -07002486 I915_WRITE(DSPADDR(plane), i915_gem_obj_ggtt_offset(obj) + linear_offset);
Chris Wilson5eddb702010-09-11 13:48:45 +01002487 POSTING_READ(reg);
Jesse Barnes17638cd2011-06-24 12:19:23 -07002488}
2489
Daniel Vetter29b9bde2014-04-24 23:55:01 +02002490static void ironlake_update_primary_plane(struct drm_crtc *crtc,
2491 struct drm_framebuffer *fb,
2492 int x, int y)
Jesse Barnes17638cd2011-06-24 12:19:23 -07002493{
2494 struct drm_device *dev = crtc->dev;
2495 struct drm_i915_private *dev_priv = dev->dev_private;
2496 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Matt Roper2ff8fde2014-07-08 07:50:07 -07002497 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
Jesse Barnes17638cd2011-06-24 12:19:23 -07002498 int plane = intel_crtc->plane;
Daniel Vettere506a0c2012-07-05 12:17:29 +02002499 unsigned long linear_offset;
Jesse Barnes17638cd2011-06-24 12:19:23 -07002500 u32 dspcntr;
2501 u32 reg;
2502
Jesse Barnes17638cd2011-06-24 12:19:23 -07002503 reg = DSPCNTR(plane);
2504 dspcntr = I915_READ(reg);
2505 /* Mask out pixel format bits in case we change it */
2506 dspcntr &= ~DISPPLANE_PIXFORMAT_MASK;
Ville Syrjälä57779d02012-10-31 17:50:14 +02002507 switch (fb->pixel_format) {
2508 case DRM_FORMAT_C8:
Jesse Barnes17638cd2011-06-24 12:19:23 -07002509 dspcntr |= DISPPLANE_8BPP;
2510 break;
Ville Syrjälä57779d02012-10-31 17:50:14 +02002511 case DRM_FORMAT_RGB565:
2512 dspcntr |= DISPPLANE_BGRX565;
Jesse Barnes17638cd2011-06-24 12:19:23 -07002513 break;
Ville Syrjälä57779d02012-10-31 17:50:14 +02002514 case DRM_FORMAT_XRGB8888:
2515 case DRM_FORMAT_ARGB8888:
2516 dspcntr |= DISPPLANE_BGRX888;
2517 break;
2518 case DRM_FORMAT_XBGR8888:
2519 case DRM_FORMAT_ABGR8888:
2520 dspcntr |= DISPPLANE_RGBX888;
2521 break;
2522 case DRM_FORMAT_XRGB2101010:
2523 case DRM_FORMAT_ARGB2101010:
2524 dspcntr |= DISPPLANE_BGRX101010;
2525 break;
2526 case DRM_FORMAT_XBGR2101010:
2527 case DRM_FORMAT_ABGR2101010:
2528 dspcntr |= DISPPLANE_RGBX101010;
Jesse Barnes17638cd2011-06-24 12:19:23 -07002529 break;
2530 default:
Daniel Vetterbaba1332013-03-27 00:45:00 +01002531 BUG();
Jesse Barnes17638cd2011-06-24 12:19:23 -07002532 }
2533
2534 if (obj->tiling_mode != I915_TILING_NONE)
2535 dspcntr |= DISPPLANE_TILED;
2536 else
2537 dspcntr &= ~DISPPLANE_TILED;
2538
Ville Syrjäläb42c6002013-11-03 13:47:27 +02002539 if (IS_HASWELL(dev) || IS_BROADWELL(dev))
Paulo Zanoni1f5d76d2013-08-23 19:51:28 -03002540 dspcntr &= ~DISPPLANE_TRICKLE_FEED_DISABLE;
2541 else
2542 dspcntr |= DISPPLANE_TRICKLE_FEED_DISABLE;
Jesse Barnes17638cd2011-06-24 12:19:23 -07002543
2544 I915_WRITE(reg, dspcntr);
2545
Daniel Vettere506a0c2012-07-05 12:17:29 +02002546 linear_offset = y * fb->pitches[0] + x * (fb->bits_per_pixel / 8);
Daniel Vetterc2c75132012-07-05 12:17:30 +02002547 intel_crtc->dspaddr_offset =
Chris Wilsonbc752862013-02-21 20:04:31 +00002548 intel_gen4_compute_page_offset(&x, &y, obj->tiling_mode,
2549 fb->bits_per_pixel / 8,
2550 fb->pitches[0]);
Daniel Vetterc2c75132012-07-05 12:17:30 +02002551 linear_offset -= intel_crtc->dspaddr_offset;
Jesse Barnes17638cd2011-06-24 12:19:23 -07002552
Ben Widawskyf343c5f2013-07-05 14:41:04 -07002553 DRM_DEBUG_KMS("Writing base %08lX %08lX %d %d %d\n",
2554 i915_gem_obj_ggtt_offset(obj), linear_offset, x, y,
2555 fb->pitches[0]);
Ville Syrjälä01f2c772011-12-20 00:06:49 +02002556 I915_WRITE(DSPSTRIDE(plane), fb->pitches[0]);
Daniel Vetter85ba7b72014-01-24 10:31:44 +01002557 I915_WRITE(DSPSURF(plane),
2558 i915_gem_obj_ggtt_offset(obj) + intel_crtc->dspaddr_offset);
Paulo Zanonib3dc6852013-11-02 21:07:33 -07002559 if (IS_HASWELL(dev) || IS_BROADWELL(dev)) {
Damien Lespiaubc1c91e2012-10-29 12:14:21 +00002560 I915_WRITE(DSPOFFSET(plane), (y << 16) | x);
2561 } else {
2562 I915_WRITE(DSPTILEOFF(plane), (y << 16) | x);
2563 I915_WRITE(DSPLINOFF(plane), linear_offset);
2564 }
Jesse Barnes17638cd2011-06-24 12:19:23 -07002565 POSTING_READ(reg);
Jesse Barnes17638cd2011-06-24 12:19:23 -07002566}
2567
2568/* Assume fb object is pinned & idle & fenced and just update base pointers */
2569static int
2570intel_pipe_set_base_atomic(struct drm_crtc *crtc, struct drm_framebuffer *fb,
2571 int x, int y, enum mode_set_atomic state)
2572{
2573 struct drm_device *dev = crtc->dev;
2574 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes17638cd2011-06-24 12:19:23 -07002575
Chris Wilson6b8e6ed2012-04-17 15:08:19 +01002576 if (dev_priv->display.disable_fbc)
2577 dev_priv->display.disable_fbc(dev);
Daniel Vettercc365132014-06-18 13:59:13 +02002578 intel_increase_pllclock(dev, to_intel_crtc(crtc)->pipe);
Jesse Barnes81255562010-08-02 12:07:50 -07002579
Daniel Vetter29b9bde2014-04-24 23:55:01 +02002580 dev_priv->display.update_primary_plane(crtc, fb, x, y);
2581
2582 return 0;
Jesse Barnes81255562010-08-02 12:07:50 -07002583}
2584
Ville Syrjälä96a02912013-02-18 19:08:49 +02002585void intel_display_handle_reset(struct drm_device *dev)
2586{
2587 struct drm_i915_private *dev_priv = dev->dev_private;
2588 struct drm_crtc *crtc;
2589
2590 /*
2591 * Flips in the rings have been nuked by the reset,
2592 * so complete all pending flips so that user space
2593 * will get its events and not get stuck.
2594 *
2595 * Also update the base address of all primary
2596 * planes to the the last fb to make sure we're
2597 * showing the correct fb after a reset.
2598 *
2599 * Need to make two loops over the crtcs so that we
2600 * don't try to grab a crtc mutex before the
2601 * pending_flip_queue really got woken up.
2602 */
2603
Damien Lespiau70e1e0e2014-05-13 23:32:24 +01002604 for_each_crtc(dev, crtc) {
Ville Syrjälä96a02912013-02-18 19:08:49 +02002605 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2606 enum plane plane = intel_crtc->plane;
2607
2608 intel_prepare_page_flip(dev, plane);
2609 intel_finish_page_flip_plane(dev, plane);
2610 }
2611
Damien Lespiau70e1e0e2014-05-13 23:32:24 +01002612 for_each_crtc(dev, crtc) {
Ville Syrjälä96a02912013-02-18 19:08:49 +02002613 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2614
Rob Clark51fd3712013-11-19 12:10:12 -05002615 drm_modeset_lock(&crtc->mutex, NULL);
Chris Wilson947fdaadf2013-11-27 12:01:32 +00002616 /*
2617 * FIXME: Once we have proper support for primary planes (and
2618 * disabling them without disabling the entire crtc) allow again
Dave Airlie66e514c2014-04-03 07:51:54 +10002619 * a NULL crtc->primary->fb.
Chris Wilson947fdaadf2013-11-27 12:01:32 +00002620 */
Matt Roperf4510a22014-04-01 15:22:40 -07002621 if (intel_crtc->active && crtc->primary->fb)
Matt Roper262ca2b2014-03-18 17:22:55 -07002622 dev_priv->display.update_primary_plane(crtc,
Dave Airlie66e514c2014-04-03 07:51:54 +10002623 crtc->primary->fb,
Matt Roper262ca2b2014-03-18 17:22:55 -07002624 crtc->x,
2625 crtc->y);
Rob Clark51fd3712013-11-19 12:10:12 -05002626 drm_modeset_unlock(&crtc->mutex);
Ville Syrjälä96a02912013-02-18 19:08:49 +02002627 }
2628}
2629
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002630static int
Chris Wilson14667a42012-04-03 17:58:35 +01002631intel_finish_fb(struct drm_framebuffer *old_fb)
2632{
Matt Roper2ff8fde2014-07-08 07:50:07 -07002633 struct drm_i915_gem_object *obj = intel_fb_obj(old_fb);
Chris Wilson14667a42012-04-03 17:58:35 +01002634 struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
2635 bool was_interruptible = dev_priv->mm.interruptible;
2636 int ret;
2637
Chris Wilson14667a42012-04-03 17:58:35 +01002638 /* Big Hammer, we also need to ensure that any pending
2639 * MI_WAIT_FOR_EVENT inside a user batch buffer on the
2640 * current scanout is retired before unpinning the old
2641 * framebuffer.
2642 *
2643 * This should only fail upon a hung GPU, in which case we
2644 * can safely continue.
2645 */
2646 dev_priv->mm.interruptible = false;
2647 ret = i915_gem_object_finish_gpu(obj);
2648 dev_priv->mm.interruptible = was_interruptible;
2649
2650 return ret;
2651}
2652
Chris Wilson7d5e3792014-03-04 13:15:08 +00002653static bool intel_crtc_has_pending_flip(struct drm_crtc *crtc)
2654{
2655 struct drm_device *dev = crtc->dev;
2656 struct drm_i915_private *dev_priv = dev->dev_private;
2657 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2658 unsigned long flags;
2659 bool pending;
2660
2661 if (i915_reset_in_progress(&dev_priv->gpu_error) ||
2662 intel_crtc->reset_counter != atomic_read(&dev_priv->gpu_error.reset_counter))
2663 return false;
2664
2665 spin_lock_irqsave(&dev->event_lock, flags);
2666 pending = to_intel_crtc(crtc)->unpin_work != NULL;
2667 spin_unlock_irqrestore(&dev->event_lock, flags);
2668
2669 return pending;
2670}
2671
Chris Wilson14667a42012-04-03 17:58:35 +01002672static int
Kristian Høgsberg3c4fdcf2008-12-17 22:14:46 -05002673intel_pipe_set_base(struct drm_crtc *crtc, int x, int y,
Daniel Vetter94352cf2012-07-05 22:51:56 +02002674 struct drm_framebuffer *fb)
Jesse Barnes79e53942008-11-07 14:24:08 -08002675{
2676 struct drm_device *dev = crtc->dev;
Chris Wilson6b8e6ed2012-04-17 15:08:19 +01002677 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes79e53942008-11-07 14:24:08 -08002678 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vettera071fa02014-06-18 23:28:09 +02002679 enum pipe pipe = intel_crtc->pipe;
Matt Roper2ff8fde2014-07-08 07:50:07 -07002680 struct drm_framebuffer *old_fb = crtc->primary->fb;
2681 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
2682 struct drm_i915_gem_object *old_obj = intel_fb_obj(old_fb);
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002683 int ret;
Jesse Barnes79e53942008-11-07 14:24:08 -08002684
Chris Wilson7d5e3792014-03-04 13:15:08 +00002685 if (intel_crtc_has_pending_flip(crtc)) {
2686 DRM_ERROR("pipe is still busy with an old pageflip\n");
2687 return -EBUSY;
2688 }
2689
Jesse Barnes79e53942008-11-07 14:24:08 -08002690 /* no fb bound */
Daniel Vetter94352cf2012-07-05 22:51:56 +02002691 if (!fb) {
Jesse Barnesa5071c22011-07-19 15:38:56 -07002692 DRM_ERROR("No FB bound\n");
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002693 return 0;
2694 }
2695
Ben Widawsky7eb552a2013-03-13 14:05:41 -07002696 if (intel_crtc->plane > INTEL_INFO(dev)->num_pipes) {
Ville Syrjälä84f44ce2013-04-17 17:48:49 +03002697 DRM_ERROR("no plane for crtc: plane %c, num_pipes %d\n",
2698 plane_name(intel_crtc->plane),
2699 INTEL_INFO(dev)->num_pipes);
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002700 return -EINVAL;
Jesse Barnes79e53942008-11-07 14:24:08 -08002701 }
2702
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002703 mutex_lock(&dev->struct_mutex);
Daniel Vettera071fa02014-06-18 23:28:09 +02002704 ret = intel_pin_and_fence_fb_obj(dev, obj, NULL);
2705 if (ret == 0)
Matt Roper91565c82014-06-24 17:05:02 -07002706 i915_gem_track_fb(old_obj, obj,
Daniel Vettera071fa02014-06-18 23:28:09 +02002707 INTEL_FRONTBUFFER_PRIMARY(pipe));
Ville Syrjälä8ac36ec2014-03-11 19:37:33 +02002708 mutex_unlock(&dev->struct_mutex);
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002709 if (ret != 0) {
Jesse Barnesa5071c22011-07-19 15:38:56 -07002710 DRM_ERROR("pin & fence failed\n");
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002711 return ret;
2712 }
Kristian Høgsberg3c4fdcf2008-12-17 22:14:46 -05002713
Damien Lespiaubb2043d2013-09-30 14:21:49 +01002714 /*
2715 * Update pipe size and adjust fitter if needed: the reason for this is
2716 * that in compute_mode_changes we check the native mode (not the pfit
2717 * mode) to see if we can flip rather than do a full mode set. In the
2718 * fastboot case, we'll flip, but if we don't update the pipesrc and
2719 * pfit state, we'll end up with a big fb scanned out into the wrong
2720 * sized surface.
2721 *
2722 * To fix this properly, we need to hoist the checks up into
2723 * compute_mode_changes (or above), check the actual pfit state and
2724 * whether the platform allows pfit disable with pipe active, and only
2725 * then update the pipesrc and pfit state, even on the flip path.
2726 */
Jani Nikulad330a952014-01-21 11:24:25 +02002727 if (i915.fastboot) {
Damien Lespiaud7bf63f2013-09-30 14:21:50 +01002728 const struct drm_display_mode *adjusted_mode =
2729 &intel_crtc->config.adjusted_mode;
2730
Jesse Barnes4d6a3e62013-06-26 01:38:18 +03002731 I915_WRITE(PIPESRC(intel_crtc->pipe),
Damien Lespiaud7bf63f2013-09-30 14:21:50 +01002732 ((adjusted_mode->crtc_hdisplay - 1) << 16) |
2733 (adjusted_mode->crtc_vdisplay - 1));
Chris Wilsonfd4daa92013-08-27 17:04:17 +01002734 if (!intel_crtc->config.pch_pfit.enabled &&
Jesse Barnes4d6a3e62013-06-26 01:38:18 +03002735 (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS) ||
2736 intel_pipe_has_type(crtc, INTEL_OUTPUT_EDP))) {
2737 I915_WRITE(PF_CTL(intel_crtc->pipe), 0);
2738 I915_WRITE(PF_WIN_POS(intel_crtc->pipe), 0);
2739 I915_WRITE(PF_WIN_SZ(intel_crtc->pipe), 0);
2740 }
Jesse Barnes0637d602013-12-19 10:48:01 -08002741 intel_crtc->config.pipe_src_w = adjusted_mode->crtc_hdisplay;
2742 intel_crtc->config.pipe_src_h = adjusted_mode->crtc_vdisplay;
Jesse Barnes4d6a3e62013-06-26 01:38:18 +03002743 }
2744
Daniel Vetter29b9bde2014-04-24 23:55:01 +02002745 dev_priv->display.update_primary_plane(crtc, fb, x, y);
Kristian Høgsberg3c4fdcf2008-12-17 22:14:46 -05002746
Daniel Vetterf99d7062014-06-19 16:01:59 +02002747 if (intel_crtc->active)
2748 intel_frontbuffer_flip(dev, INTEL_FRONTBUFFER_PRIMARY(pipe));
2749
Matt Roperf4510a22014-04-01 15:22:40 -07002750 crtc->primary->fb = fb;
Daniel Vetter6c4c86f2012-09-10 21:58:30 +02002751 crtc->x = x;
2752 crtc->y = y;
Daniel Vetter94352cf2012-07-05 22:51:56 +02002753
Chris Wilsonb7f1de22010-12-14 16:09:31 +00002754 if (old_fb) {
Daniel Vetterd7697ee2013-06-02 17:23:01 +02002755 if (intel_crtc->active && old_fb != fb)
2756 intel_wait_for_vblank(dev, intel_crtc->pipe);
Ville Syrjälä8ac36ec2014-03-11 19:37:33 +02002757 mutex_lock(&dev->struct_mutex);
Matt Roper2ff8fde2014-07-08 07:50:07 -07002758 intel_unpin_fb_obj(old_obj);
Ville Syrjälä8ac36ec2014-03-11 19:37:33 +02002759 mutex_unlock(&dev->struct_mutex);
Chris Wilsonb7f1de22010-12-14 16:09:31 +00002760 }
Jesse Barnes652c3932009-08-17 13:31:43 -07002761
Ville Syrjälä8ac36ec2014-03-11 19:37:33 +02002762 mutex_lock(&dev->struct_mutex);
Chris Wilson6b8e6ed2012-04-17 15:08:19 +01002763 intel_update_fbc(dev);
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002764 mutex_unlock(&dev->struct_mutex);
Jesse Barnes79e53942008-11-07 14:24:08 -08002765
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002766 return 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08002767}
2768
Zhenyu Wang5e84e1a2010-10-28 16:38:08 +08002769static void intel_fdi_normal_train(struct drm_crtc *crtc)
2770{
2771 struct drm_device *dev = crtc->dev;
2772 struct drm_i915_private *dev_priv = dev->dev_private;
2773 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2774 int pipe = intel_crtc->pipe;
2775 u32 reg, temp;
2776
2777 /* enable normal train */
2778 reg = FDI_TX_CTL(pipe);
2779 temp = I915_READ(reg);
Keith Packard61e499b2011-05-17 16:13:52 -07002780 if (IS_IVYBRIDGE(dev)) {
Jesse Barnes357555c2011-04-28 15:09:55 -07002781 temp &= ~FDI_LINK_TRAIN_NONE_IVB;
2782 temp |= FDI_LINK_TRAIN_NONE_IVB | FDI_TX_ENHANCE_FRAME_ENABLE;
Keith Packard61e499b2011-05-17 16:13:52 -07002783 } else {
2784 temp &= ~FDI_LINK_TRAIN_NONE;
2785 temp |= FDI_LINK_TRAIN_NONE | FDI_TX_ENHANCE_FRAME_ENABLE;
Jesse Barnes357555c2011-04-28 15:09:55 -07002786 }
Zhenyu Wang5e84e1a2010-10-28 16:38:08 +08002787 I915_WRITE(reg, temp);
2788
2789 reg = FDI_RX_CTL(pipe);
2790 temp = I915_READ(reg);
2791 if (HAS_PCH_CPT(dev)) {
2792 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
2793 temp |= FDI_LINK_TRAIN_NORMAL_CPT;
2794 } else {
2795 temp &= ~FDI_LINK_TRAIN_NONE;
2796 temp |= FDI_LINK_TRAIN_NONE;
2797 }
2798 I915_WRITE(reg, temp | FDI_RX_ENHANCE_FRAME_ENABLE);
2799
2800 /* wait one idle pattern time */
2801 POSTING_READ(reg);
2802 udelay(1000);
Jesse Barnes357555c2011-04-28 15:09:55 -07002803
2804 /* IVB wants error correction enabled */
2805 if (IS_IVYBRIDGE(dev))
2806 I915_WRITE(reg, I915_READ(reg) | FDI_FS_ERRC_ENABLE |
2807 FDI_FE_ERRC_ENABLE);
Zhenyu Wang5e84e1a2010-10-28 16:38:08 +08002808}
2809
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01002810static bool pipe_has_enabled_pch(struct intel_crtc *crtc)
Daniel Vetter1e833f42013-02-19 22:31:57 +01002811{
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01002812 return crtc->base.enabled && crtc->active &&
2813 crtc->config.has_pch_encoder;
Daniel Vetter1e833f42013-02-19 22:31:57 +01002814}
2815
Daniel Vetter01a415f2012-10-27 15:58:40 +02002816static void ivb_modeset_global_resources(struct drm_device *dev)
2817{
2818 struct drm_i915_private *dev_priv = dev->dev_private;
2819 struct intel_crtc *pipe_B_crtc =
2820 to_intel_crtc(dev_priv->pipe_to_crtc_mapping[PIPE_B]);
2821 struct intel_crtc *pipe_C_crtc =
2822 to_intel_crtc(dev_priv->pipe_to_crtc_mapping[PIPE_C]);
2823 uint32_t temp;
2824
Daniel Vetter1e833f42013-02-19 22:31:57 +01002825 /*
2826 * When everything is off disable fdi C so that we could enable fdi B
2827 * with all lanes. Note that we don't care about enabled pipes without
2828 * an enabled pch encoder.
2829 */
2830 if (!pipe_has_enabled_pch(pipe_B_crtc) &&
2831 !pipe_has_enabled_pch(pipe_C_crtc)) {
Daniel Vetter01a415f2012-10-27 15:58:40 +02002832 WARN_ON(I915_READ(FDI_RX_CTL(PIPE_B)) & FDI_RX_ENABLE);
2833 WARN_ON(I915_READ(FDI_RX_CTL(PIPE_C)) & FDI_RX_ENABLE);
2834
2835 temp = I915_READ(SOUTH_CHICKEN1);
2836 temp &= ~FDI_BC_BIFURCATION_SELECT;
2837 DRM_DEBUG_KMS("disabling fdi C rx\n");
2838 I915_WRITE(SOUTH_CHICKEN1, temp);
2839 }
2840}
2841
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002842/* The FDI link training functions for ILK/Ibexpeak. */
2843static void ironlake_fdi_link_train(struct drm_crtc *crtc)
2844{
2845 struct drm_device *dev = crtc->dev;
2846 struct drm_i915_private *dev_priv = dev->dev_private;
2847 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2848 int pipe = intel_crtc->pipe;
Chris Wilson5eddb702010-09-11 13:48:45 +01002849 u32 reg, temp, tries;
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002850
Ville Syrjälä1c8562f2014-04-25 22:12:07 +03002851 /* FDI needs bits from pipe first */
Jesse Barnes0fc932b2011-01-04 15:09:37 -08002852 assert_pipe_enabled(dev_priv, pipe);
Jesse Barnes0fc932b2011-01-04 15:09:37 -08002853
Adam Jacksone1a44742010-06-25 15:32:14 -04002854 /* Train 1: umask FDI RX Interrupt symbol_lock and bit_lock bit
2855 for train result */
Chris Wilson5eddb702010-09-11 13:48:45 +01002856 reg = FDI_RX_IMR(pipe);
2857 temp = I915_READ(reg);
Adam Jacksone1a44742010-06-25 15:32:14 -04002858 temp &= ~FDI_RX_SYMBOL_LOCK;
2859 temp &= ~FDI_RX_BIT_LOCK;
Chris Wilson5eddb702010-09-11 13:48:45 +01002860 I915_WRITE(reg, temp);
2861 I915_READ(reg);
Adam Jacksone1a44742010-06-25 15:32:14 -04002862 udelay(150);
2863
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002864 /* enable CPU FDI TX and PCH FDI RX */
Chris Wilson5eddb702010-09-11 13:48:45 +01002865 reg = FDI_TX_CTL(pipe);
2866 temp = I915_READ(reg);
Daniel Vetter627eb5a2013-04-29 19:33:42 +02002867 temp &= ~FDI_DP_PORT_WIDTH_MASK;
2868 temp |= FDI_DP_PORT_WIDTH(intel_crtc->config.fdi_lanes);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002869 temp &= ~FDI_LINK_TRAIN_NONE;
2870 temp |= FDI_LINK_TRAIN_PATTERN_1;
Chris Wilson5eddb702010-09-11 13:48:45 +01002871 I915_WRITE(reg, temp | FDI_TX_ENABLE);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002872
Chris Wilson5eddb702010-09-11 13:48:45 +01002873 reg = FDI_RX_CTL(pipe);
2874 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002875 temp &= ~FDI_LINK_TRAIN_NONE;
2876 temp |= FDI_LINK_TRAIN_PATTERN_1;
Chris Wilson5eddb702010-09-11 13:48:45 +01002877 I915_WRITE(reg, temp | FDI_RX_ENABLE);
2878
2879 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002880 udelay(150);
2881
Jesse Barnes5b2adf82010-10-07 16:01:15 -07002882 /* Ironlake workaround, enable clock pointer after FDI enable*/
Daniel Vetter8f5718a2012-10-31 22:52:28 +01002883 I915_WRITE(FDI_RX_CHICKEN(pipe), FDI_RX_PHASE_SYNC_POINTER_OVR);
2884 I915_WRITE(FDI_RX_CHICKEN(pipe), FDI_RX_PHASE_SYNC_POINTER_OVR |
2885 FDI_RX_PHASE_SYNC_POINTER_EN);
Jesse Barnes5b2adf82010-10-07 16:01:15 -07002886
Chris Wilson5eddb702010-09-11 13:48:45 +01002887 reg = FDI_RX_IIR(pipe);
Adam Jacksone1a44742010-06-25 15:32:14 -04002888 for (tries = 0; tries < 5; tries++) {
Chris Wilson5eddb702010-09-11 13:48:45 +01002889 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002890 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
2891
2892 if ((temp & FDI_RX_BIT_LOCK)) {
2893 DRM_DEBUG_KMS("FDI train 1 done.\n");
Chris Wilson5eddb702010-09-11 13:48:45 +01002894 I915_WRITE(reg, temp | FDI_RX_BIT_LOCK);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002895 break;
2896 }
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002897 }
Adam Jacksone1a44742010-06-25 15:32:14 -04002898 if (tries == 5)
Chris Wilson5eddb702010-09-11 13:48:45 +01002899 DRM_ERROR("FDI train 1 fail!\n");
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002900
2901 /* Train 2 */
Chris Wilson5eddb702010-09-11 13:48:45 +01002902 reg = FDI_TX_CTL(pipe);
2903 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002904 temp &= ~FDI_LINK_TRAIN_NONE;
2905 temp |= FDI_LINK_TRAIN_PATTERN_2;
Chris Wilson5eddb702010-09-11 13:48:45 +01002906 I915_WRITE(reg, temp);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002907
Chris Wilson5eddb702010-09-11 13:48:45 +01002908 reg = FDI_RX_CTL(pipe);
2909 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002910 temp &= ~FDI_LINK_TRAIN_NONE;
2911 temp |= FDI_LINK_TRAIN_PATTERN_2;
Chris Wilson5eddb702010-09-11 13:48:45 +01002912 I915_WRITE(reg, temp);
2913
2914 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002915 udelay(150);
2916
Chris Wilson5eddb702010-09-11 13:48:45 +01002917 reg = FDI_RX_IIR(pipe);
Adam Jacksone1a44742010-06-25 15:32:14 -04002918 for (tries = 0; tries < 5; tries++) {
Chris Wilson5eddb702010-09-11 13:48:45 +01002919 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002920 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
2921
2922 if (temp & FDI_RX_SYMBOL_LOCK) {
Chris Wilson5eddb702010-09-11 13:48:45 +01002923 I915_WRITE(reg, temp | FDI_RX_SYMBOL_LOCK);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002924 DRM_DEBUG_KMS("FDI train 2 done.\n");
2925 break;
2926 }
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002927 }
Adam Jacksone1a44742010-06-25 15:32:14 -04002928 if (tries == 5)
Chris Wilson5eddb702010-09-11 13:48:45 +01002929 DRM_ERROR("FDI train 2 fail!\n");
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002930
2931 DRM_DEBUG_KMS("FDI train done\n");
Jesse Barnes5c5313c2010-10-07 16:01:11 -07002932
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002933}
2934
Akshay Joshi0206e352011-08-16 15:34:10 -04002935static const int snb_b_fdi_train_param[] = {
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002936 FDI_LINK_TRAIN_400MV_0DB_SNB_B,
2937 FDI_LINK_TRAIN_400MV_6DB_SNB_B,
2938 FDI_LINK_TRAIN_600MV_3_5DB_SNB_B,
2939 FDI_LINK_TRAIN_800MV_0DB_SNB_B,
2940};
2941
2942/* The FDI link training functions for SNB/Cougarpoint. */
2943static void gen6_fdi_link_train(struct drm_crtc *crtc)
2944{
2945 struct drm_device *dev = crtc->dev;
2946 struct drm_i915_private *dev_priv = dev->dev_private;
2947 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2948 int pipe = intel_crtc->pipe;
Sean Paulfa37d392012-03-02 12:53:39 -05002949 u32 reg, temp, i, retry;
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002950
Adam Jacksone1a44742010-06-25 15:32:14 -04002951 /* Train 1: umask FDI RX Interrupt symbol_lock and bit_lock bit
2952 for train result */
Chris Wilson5eddb702010-09-11 13:48:45 +01002953 reg = FDI_RX_IMR(pipe);
2954 temp = I915_READ(reg);
Adam Jacksone1a44742010-06-25 15:32:14 -04002955 temp &= ~FDI_RX_SYMBOL_LOCK;
2956 temp &= ~FDI_RX_BIT_LOCK;
Chris Wilson5eddb702010-09-11 13:48:45 +01002957 I915_WRITE(reg, temp);
2958
2959 POSTING_READ(reg);
Adam Jacksone1a44742010-06-25 15:32:14 -04002960 udelay(150);
2961
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002962 /* enable CPU FDI TX and PCH FDI RX */
Chris Wilson5eddb702010-09-11 13:48:45 +01002963 reg = FDI_TX_CTL(pipe);
2964 temp = I915_READ(reg);
Daniel Vetter627eb5a2013-04-29 19:33:42 +02002965 temp &= ~FDI_DP_PORT_WIDTH_MASK;
2966 temp |= FDI_DP_PORT_WIDTH(intel_crtc->config.fdi_lanes);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002967 temp &= ~FDI_LINK_TRAIN_NONE;
2968 temp |= FDI_LINK_TRAIN_PATTERN_1;
2969 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
2970 /* SNB-B */
2971 temp |= FDI_LINK_TRAIN_400MV_0DB_SNB_B;
Chris Wilson5eddb702010-09-11 13:48:45 +01002972 I915_WRITE(reg, temp | FDI_TX_ENABLE);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002973
Daniel Vetterd74cf322012-10-26 10:58:13 +02002974 I915_WRITE(FDI_RX_MISC(pipe),
2975 FDI_RX_TP1_TO_TP2_48 | FDI_RX_FDI_DELAY_90);
2976
Chris Wilson5eddb702010-09-11 13:48:45 +01002977 reg = FDI_RX_CTL(pipe);
2978 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002979 if (HAS_PCH_CPT(dev)) {
2980 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
2981 temp |= FDI_LINK_TRAIN_PATTERN_1_CPT;
2982 } else {
2983 temp &= ~FDI_LINK_TRAIN_NONE;
2984 temp |= FDI_LINK_TRAIN_PATTERN_1;
2985 }
Chris Wilson5eddb702010-09-11 13:48:45 +01002986 I915_WRITE(reg, temp | FDI_RX_ENABLE);
2987
2988 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002989 udelay(150);
2990
Akshay Joshi0206e352011-08-16 15:34:10 -04002991 for (i = 0; i < 4; i++) {
Chris Wilson5eddb702010-09-11 13:48:45 +01002992 reg = FDI_TX_CTL(pipe);
2993 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002994 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
2995 temp |= snb_b_fdi_train_param[i];
Chris Wilson5eddb702010-09-11 13:48:45 +01002996 I915_WRITE(reg, temp);
2997
2998 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002999 udelay(500);
3000
Sean Paulfa37d392012-03-02 12:53:39 -05003001 for (retry = 0; retry < 5; retry++) {
3002 reg = FDI_RX_IIR(pipe);
3003 temp = I915_READ(reg);
3004 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
3005 if (temp & FDI_RX_BIT_LOCK) {
3006 I915_WRITE(reg, temp | FDI_RX_BIT_LOCK);
3007 DRM_DEBUG_KMS("FDI train 1 done.\n");
3008 break;
3009 }
3010 udelay(50);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003011 }
Sean Paulfa37d392012-03-02 12:53:39 -05003012 if (retry < 5)
3013 break;
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003014 }
3015 if (i == 4)
Chris Wilson5eddb702010-09-11 13:48:45 +01003016 DRM_ERROR("FDI train 1 fail!\n");
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003017
3018 /* Train 2 */
Chris Wilson5eddb702010-09-11 13:48:45 +01003019 reg = FDI_TX_CTL(pipe);
3020 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003021 temp &= ~FDI_LINK_TRAIN_NONE;
3022 temp |= FDI_LINK_TRAIN_PATTERN_2;
3023 if (IS_GEN6(dev)) {
3024 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
3025 /* SNB-B */
3026 temp |= FDI_LINK_TRAIN_400MV_0DB_SNB_B;
3027 }
Chris Wilson5eddb702010-09-11 13:48:45 +01003028 I915_WRITE(reg, temp);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003029
Chris Wilson5eddb702010-09-11 13:48:45 +01003030 reg = FDI_RX_CTL(pipe);
3031 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003032 if (HAS_PCH_CPT(dev)) {
3033 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
3034 temp |= FDI_LINK_TRAIN_PATTERN_2_CPT;
3035 } else {
3036 temp &= ~FDI_LINK_TRAIN_NONE;
3037 temp |= FDI_LINK_TRAIN_PATTERN_2;
3038 }
Chris Wilson5eddb702010-09-11 13:48:45 +01003039 I915_WRITE(reg, temp);
3040
3041 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003042 udelay(150);
3043
Akshay Joshi0206e352011-08-16 15:34:10 -04003044 for (i = 0; i < 4; i++) {
Chris Wilson5eddb702010-09-11 13:48:45 +01003045 reg = FDI_TX_CTL(pipe);
3046 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003047 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
3048 temp |= snb_b_fdi_train_param[i];
Chris Wilson5eddb702010-09-11 13:48:45 +01003049 I915_WRITE(reg, temp);
3050
3051 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003052 udelay(500);
3053
Sean Paulfa37d392012-03-02 12:53:39 -05003054 for (retry = 0; retry < 5; retry++) {
3055 reg = FDI_RX_IIR(pipe);
3056 temp = I915_READ(reg);
3057 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
3058 if (temp & FDI_RX_SYMBOL_LOCK) {
3059 I915_WRITE(reg, temp | FDI_RX_SYMBOL_LOCK);
3060 DRM_DEBUG_KMS("FDI train 2 done.\n");
3061 break;
3062 }
3063 udelay(50);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003064 }
Sean Paulfa37d392012-03-02 12:53:39 -05003065 if (retry < 5)
3066 break;
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003067 }
3068 if (i == 4)
Chris Wilson5eddb702010-09-11 13:48:45 +01003069 DRM_ERROR("FDI train 2 fail!\n");
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003070
3071 DRM_DEBUG_KMS("FDI train done.\n");
3072}
3073
Jesse Barnes357555c2011-04-28 15:09:55 -07003074/* Manual link training for Ivy Bridge A0 parts */
3075static void ivb_manual_fdi_link_train(struct drm_crtc *crtc)
3076{
3077 struct drm_device *dev = crtc->dev;
3078 struct drm_i915_private *dev_priv = dev->dev_private;
3079 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3080 int pipe = intel_crtc->pipe;
Jesse Barnes139ccd32013-08-19 11:04:55 -07003081 u32 reg, temp, i, j;
Jesse Barnes357555c2011-04-28 15:09:55 -07003082
3083 /* Train 1: umask FDI RX Interrupt symbol_lock and bit_lock bit
3084 for train result */
3085 reg = FDI_RX_IMR(pipe);
3086 temp = I915_READ(reg);
3087 temp &= ~FDI_RX_SYMBOL_LOCK;
3088 temp &= ~FDI_RX_BIT_LOCK;
3089 I915_WRITE(reg, temp);
3090
3091 POSTING_READ(reg);
3092 udelay(150);
3093
Daniel Vetter01a415f2012-10-27 15:58:40 +02003094 DRM_DEBUG_KMS("FDI_RX_IIR before link train 0x%x\n",
3095 I915_READ(FDI_RX_IIR(pipe)));
3096
Jesse Barnes139ccd32013-08-19 11:04:55 -07003097 /* Try each vswing and preemphasis setting twice before moving on */
3098 for (j = 0; j < ARRAY_SIZE(snb_b_fdi_train_param) * 2; j++) {
3099 /* disable first in case we need to retry */
Jesse Barnes357555c2011-04-28 15:09:55 -07003100 reg = FDI_TX_CTL(pipe);
3101 temp = I915_READ(reg);
Jesse Barnes139ccd32013-08-19 11:04:55 -07003102 temp &= ~(FDI_LINK_TRAIN_AUTO | FDI_LINK_TRAIN_NONE_IVB);
3103 temp &= ~FDI_TX_ENABLE;
3104 I915_WRITE(reg, temp);
3105
3106 reg = FDI_RX_CTL(pipe);
3107 temp = I915_READ(reg);
3108 temp &= ~FDI_LINK_TRAIN_AUTO;
3109 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
3110 temp &= ~FDI_RX_ENABLE;
3111 I915_WRITE(reg, temp);
3112
3113 /* enable CPU FDI TX and PCH FDI RX */
3114 reg = FDI_TX_CTL(pipe);
3115 temp = I915_READ(reg);
3116 temp &= ~FDI_DP_PORT_WIDTH_MASK;
3117 temp |= FDI_DP_PORT_WIDTH(intel_crtc->config.fdi_lanes);
3118 temp |= FDI_LINK_TRAIN_PATTERN_1_IVB;
Jesse Barnes357555c2011-04-28 15:09:55 -07003119 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
Jesse Barnes139ccd32013-08-19 11:04:55 -07003120 temp |= snb_b_fdi_train_param[j/2];
3121 temp |= FDI_COMPOSITE_SYNC;
3122 I915_WRITE(reg, temp | FDI_TX_ENABLE);
3123
3124 I915_WRITE(FDI_RX_MISC(pipe),
3125 FDI_RX_TP1_TO_TP2_48 | FDI_RX_FDI_DELAY_90);
3126
3127 reg = FDI_RX_CTL(pipe);
3128 temp = I915_READ(reg);
3129 temp |= FDI_LINK_TRAIN_PATTERN_1_CPT;
3130 temp |= FDI_COMPOSITE_SYNC;
3131 I915_WRITE(reg, temp | FDI_RX_ENABLE);
3132
3133 POSTING_READ(reg);
3134 udelay(1); /* should be 0.5us */
3135
3136 for (i = 0; i < 4; i++) {
3137 reg = FDI_RX_IIR(pipe);
3138 temp = I915_READ(reg);
3139 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
3140
3141 if (temp & FDI_RX_BIT_LOCK ||
3142 (I915_READ(reg) & FDI_RX_BIT_LOCK)) {
3143 I915_WRITE(reg, temp | FDI_RX_BIT_LOCK);
3144 DRM_DEBUG_KMS("FDI train 1 done, level %i.\n",
3145 i);
3146 break;
3147 }
3148 udelay(1); /* should be 0.5us */
3149 }
3150 if (i == 4) {
3151 DRM_DEBUG_KMS("FDI train 1 fail on vswing %d\n", j / 2);
3152 continue;
3153 }
3154
3155 /* Train 2 */
3156 reg = FDI_TX_CTL(pipe);
3157 temp = I915_READ(reg);
3158 temp &= ~FDI_LINK_TRAIN_NONE_IVB;
3159 temp |= FDI_LINK_TRAIN_PATTERN_2_IVB;
3160 I915_WRITE(reg, temp);
3161
3162 reg = FDI_RX_CTL(pipe);
3163 temp = I915_READ(reg);
3164 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
3165 temp |= FDI_LINK_TRAIN_PATTERN_2_CPT;
Jesse Barnes357555c2011-04-28 15:09:55 -07003166 I915_WRITE(reg, temp);
3167
3168 POSTING_READ(reg);
Jesse Barnes139ccd32013-08-19 11:04:55 -07003169 udelay(2); /* should be 1.5us */
Jesse Barnes357555c2011-04-28 15:09:55 -07003170
Jesse Barnes139ccd32013-08-19 11:04:55 -07003171 for (i = 0; i < 4; i++) {
3172 reg = FDI_RX_IIR(pipe);
3173 temp = I915_READ(reg);
3174 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
Jesse Barnes357555c2011-04-28 15:09:55 -07003175
Jesse Barnes139ccd32013-08-19 11:04:55 -07003176 if (temp & FDI_RX_SYMBOL_LOCK ||
3177 (I915_READ(reg) & FDI_RX_SYMBOL_LOCK)) {
3178 I915_WRITE(reg, temp | FDI_RX_SYMBOL_LOCK);
3179 DRM_DEBUG_KMS("FDI train 2 done, level %i.\n",
3180 i);
3181 goto train_done;
3182 }
3183 udelay(2); /* should be 1.5us */
Jesse Barnes357555c2011-04-28 15:09:55 -07003184 }
Jesse Barnes139ccd32013-08-19 11:04:55 -07003185 if (i == 4)
3186 DRM_DEBUG_KMS("FDI train 2 fail on vswing %d\n", j / 2);
Jesse Barnes357555c2011-04-28 15:09:55 -07003187 }
Jesse Barnes357555c2011-04-28 15:09:55 -07003188
Jesse Barnes139ccd32013-08-19 11:04:55 -07003189train_done:
Jesse Barnes357555c2011-04-28 15:09:55 -07003190 DRM_DEBUG_KMS("FDI train done.\n");
3191}
3192
Daniel Vetter88cefb62012-08-12 19:27:14 +02003193static void ironlake_fdi_pll_enable(struct intel_crtc *intel_crtc)
Jesse Barnes0e23b992010-09-10 11:10:00 -07003194{
Daniel Vetter88cefb62012-08-12 19:27:14 +02003195 struct drm_device *dev = intel_crtc->base.dev;
Jesse Barnes0e23b992010-09-10 11:10:00 -07003196 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes0e23b992010-09-10 11:10:00 -07003197 int pipe = intel_crtc->pipe;
Chris Wilson5eddb702010-09-11 13:48:45 +01003198 u32 reg, temp;
Jesse Barnes0e23b992010-09-10 11:10:00 -07003199
Jesse Barnesc64e3112010-09-10 11:27:03 -07003200
Jesse Barnes0e23b992010-09-10 11:10:00 -07003201 /* enable PCH FDI RX PLL, wait warmup plus DMI latency */
Chris Wilson5eddb702010-09-11 13:48:45 +01003202 reg = FDI_RX_CTL(pipe);
3203 temp = I915_READ(reg);
Daniel Vetter627eb5a2013-04-29 19:33:42 +02003204 temp &= ~(FDI_DP_PORT_WIDTH_MASK | (0x7 << 16));
3205 temp |= FDI_DP_PORT_WIDTH(intel_crtc->config.fdi_lanes);
Daniel Vetterdfd07d72012-12-17 11:21:38 +01003206 temp |= (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) << 11;
Chris Wilson5eddb702010-09-11 13:48:45 +01003207 I915_WRITE(reg, temp | FDI_RX_PLL_ENABLE);
3208
3209 POSTING_READ(reg);
Jesse Barnes0e23b992010-09-10 11:10:00 -07003210 udelay(200);
3211
3212 /* Switch from Rawclk to PCDclk */
Chris Wilson5eddb702010-09-11 13:48:45 +01003213 temp = I915_READ(reg);
3214 I915_WRITE(reg, temp | FDI_PCDCLK);
3215
3216 POSTING_READ(reg);
Jesse Barnes0e23b992010-09-10 11:10:00 -07003217 udelay(200);
3218
Paulo Zanoni20749732012-11-23 15:30:38 -02003219 /* Enable CPU FDI TX PLL, always on for Ironlake */
3220 reg = FDI_TX_CTL(pipe);
3221 temp = I915_READ(reg);
3222 if ((temp & FDI_TX_PLL_ENABLE) == 0) {
3223 I915_WRITE(reg, temp | FDI_TX_PLL_ENABLE);
Chris Wilson5eddb702010-09-11 13:48:45 +01003224
Paulo Zanoni20749732012-11-23 15:30:38 -02003225 POSTING_READ(reg);
3226 udelay(100);
Jesse Barnes0e23b992010-09-10 11:10:00 -07003227 }
3228}
3229
Daniel Vetter88cefb62012-08-12 19:27:14 +02003230static void ironlake_fdi_pll_disable(struct intel_crtc *intel_crtc)
3231{
3232 struct drm_device *dev = intel_crtc->base.dev;
3233 struct drm_i915_private *dev_priv = dev->dev_private;
3234 int pipe = intel_crtc->pipe;
3235 u32 reg, temp;
3236
3237 /* Switch from PCDclk to Rawclk */
3238 reg = FDI_RX_CTL(pipe);
3239 temp = I915_READ(reg);
3240 I915_WRITE(reg, temp & ~FDI_PCDCLK);
3241
3242 /* Disable CPU FDI TX PLL */
3243 reg = FDI_TX_CTL(pipe);
3244 temp = I915_READ(reg);
3245 I915_WRITE(reg, temp & ~FDI_TX_PLL_ENABLE);
3246
3247 POSTING_READ(reg);
3248 udelay(100);
3249
3250 reg = FDI_RX_CTL(pipe);
3251 temp = I915_READ(reg);
3252 I915_WRITE(reg, temp & ~FDI_RX_PLL_ENABLE);
3253
3254 /* Wait for the clocks to turn off. */
3255 POSTING_READ(reg);
3256 udelay(100);
3257}
3258
Jesse Barnes0fc932b2011-01-04 15:09:37 -08003259static void ironlake_fdi_disable(struct drm_crtc *crtc)
3260{
3261 struct drm_device *dev = crtc->dev;
3262 struct drm_i915_private *dev_priv = dev->dev_private;
3263 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3264 int pipe = intel_crtc->pipe;
3265 u32 reg, temp;
3266
3267 /* disable CPU FDI tx and PCH FDI rx */
3268 reg = FDI_TX_CTL(pipe);
3269 temp = I915_READ(reg);
3270 I915_WRITE(reg, temp & ~FDI_TX_ENABLE);
3271 POSTING_READ(reg);
3272
3273 reg = FDI_RX_CTL(pipe);
3274 temp = I915_READ(reg);
3275 temp &= ~(0x7 << 16);
Daniel Vetterdfd07d72012-12-17 11:21:38 +01003276 temp |= (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) << 11;
Jesse Barnes0fc932b2011-01-04 15:09:37 -08003277 I915_WRITE(reg, temp & ~FDI_RX_ENABLE);
3278
3279 POSTING_READ(reg);
3280 udelay(100);
3281
3282 /* Ironlake workaround, disable clock pointer after downing FDI */
Robin Schroereba905b2014-05-18 02:24:50 +02003283 if (HAS_PCH_IBX(dev))
Jesse Barnes6f06ce12011-01-04 15:09:38 -08003284 I915_WRITE(FDI_RX_CHICKEN(pipe), FDI_RX_PHASE_SYNC_POINTER_OVR);
Jesse Barnes0fc932b2011-01-04 15:09:37 -08003285
3286 /* still set train pattern 1 */
3287 reg = FDI_TX_CTL(pipe);
3288 temp = I915_READ(reg);
3289 temp &= ~FDI_LINK_TRAIN_NONE;
3290 temp |= FDI_LINK_TRAIN_PATTERN_1;
3291 I915_WRITE(reg, temp);
3292
3293 reg = FDI_RX_CTL(pipe);
3294 temp = I915_READ(reg);
3295 if (HAS_PCH_CPT(dev)) {
3296 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
3297 temp |= FDI_LINK_TRAIN_PATTERN_1_CPT;
3298 } else {
3299 temp &= ~FDI_LINK_TRAIN_NONE;
3300 temp |= FDI_LINK_TRAIN_PATTERN_1;
3301 }
3302 /* BPC in FDI rx is consistent with that in PIPECONF */
3303 temp &= ~(0x07 << 16);
Daniel Vetterdfd07d72012-12-17 11:21:38 +01003304 temp |= (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) << 11;
Jesse Barnes0fc932b2011-01-04 15:09:37 -08003305 I915_WRITE(reg, temp);
3306
3307 POSTING_READ(reg);
3308 udelay(100);
3309}
3310
Chris Wilson5dce5b932014-01-20 10:17:36 +00003311bool intel_has_pending_fb_unpin(struct drm_device *dev)
3312{
3313 struct intel_crtc *crtc;
3314
3315 /* Note that we don't need to be called with mode_config.lock here
3316 * as our list of CRTC objects is static for the lifetime of the
3317 * device and so cannot disappear as we iterate. Similarly, we can
3318 * happily treat the predicates as racy, atomic checks as userspace
3319 * cannot claim and pin a new fb without at least acquring the
3320 * struct_mutex and so serialising with us.
3321 */
Damien Lespiaud3fcc802014-05-13 23:32:22 +01003322 for_each_intel_crtc(dev, crtc) {
Chris Wilson5dce5b932014-01-20 10:17:36 +00003323 if (atomic_read(&crtc->unpin_work_count) == 0)
3324 continue;
3325
3326 if (crtc->unpin_work)
3327 intel_wait_for_vblank(dev, crtc->pipe);
3328
3329 return true;
3330 }
3331
3332 return false;
3333}
3334
Ville Syrjälä46a55d32014-05-21 14:04:46 +03003335void intel_crtc_wait_for_pending_flips(struct drm_crtc *crtc)
Chris Wilsone6c3a2a2010-09-23 23:04:43 +01003336{
Chris Wilson0f911282012-04-17 10:05:38 +01003337 struct drm_device *dev = crtc->dev;
Chris Wilson5bb61642012-09-27 21:25:58 +01003338 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsone6c3a2a2010-09-23 23:04:43 +01003339
Matt Roperf4510a22014-04-01 15:22:40 -07003340 if (crtc->primary->fb == NULL)
Chris Wilsone6c3a2a2010-09-23 23:04:43 +01003341 return;
3342
Daniel Vetter2c10d572012-12-20 21:24:07 +01003343 WARN_ON(waitqueue_active(&dev_priv->pending_flip_queue));
3344
Daniel Vettereed6d672014-05-19 16:09:35 +02003345 WARN_ON(wait_event_timeout(dev_priv->pending_flip_queue,
3346 !intel_crtc_has_pending_flip(crtc),
3347 60*HZ) == 0);
Chris Wilson5bb61642012-09-27 21:25:58 +01003348
Chris Wilson0f911282012-04-17 10:05:38 +01003349 mutex_lock(&dev->struct_mutex);
Matt Roperf4510a22014-04-01 15:22:40 -07003350 intel_finish_fb(crtc->primary->fb);
Chris Wilson0f911282012-04-17 10:05:38 +01003351 mutex_unlock(&dev->struct_mutex);
Chris Wilsone6c3a2a2010-09-23 23:04:43 +01003352}
3353
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003354/* Program iCLKIP clock to the desired frequency */
3355static void lpt_program_iclkip(struct drm_crtc *crtc)
3356{
3357 struct drm_device *dev = crtc->dev;
3358 struct drm_i915_private *dev_priv = dev->dev_private;
Damien Lespiau241bfc32013-09-25 16:45:37 +01003359 int clock = to_intel_crtc(crtc)->config.adjusted_mode.crtc_clock;
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003360 u32 divsel, phaseinc, auxdiv, phasedir = 0;
3361 u32 temp;
3362
Daniel Vetter09153002012-12-12 14:06:44 +01003363 mutex_lock(&dev_priv->dpio_lock);
3364
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003365 /* It is necessary to ungate the pixclk gate prior to programming
3366 * the divisors, and gate it back when it is done.
3367 */
3368 I915_WRITE(PIXCLK_GATE, PIXCLK_GATE_GATE);
3369
3370 /* Disable SSCCTL */
3371 intel_sbi_write(dev_priv, SBI_SSCCTL6,
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02003372 intel_sbi_read(dev_priv, SBI_SSCCTL6, SBI_ICLK) |
3373 SBI_SSCCTL_DISABLE,
3374 SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003375
3376 /* 20MHz is a corner case which is out of range for the 7-bit divisor */
Ville Syrjälä12d7cee2013-09-04 18:25:19 +03003377 if (clock == 20000) {
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003378 auxdiv = 1;
3379 divsel = 0x41;
3380 phaseinc = 0x20;
3381 } else {
3382 /* The iCLK virtual clock root frequency is in MHz,
Damien Lespiau241bfc32013-09-25 16:45:37 +01003383 * but the adjusted_mode->crtc_clock in in KHz. To get the
3384 * divisors, it is necessary to divide one by another, so we
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003385 * convert the virtual clock precision to KHz here for higher
3386 * precision.
3387 */
3388 u32 iclk_virtual_root_freq = 172800 * 1000;
3389 u32 iclk_pi_range = 64;
3390 u32 desired_divisor, msb_divisor_value, pi_value;
3391
Ville Syrjälä12d7cee2013-09-04 18:25:19 +03003392 desired_divisor = (iclk_virtual_root_freq / clock);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003393 msb_divisor_value = desired_divisor / iclk_pi_range;
3394 pi_value = desired_divisor % iclk_pi_range;
3395
3396 auxdiv = 0;
3397 divsel = msb_divisor_value - 2;
3398 phaseinc = pi_value;
3399 }
3400
3401 /* This should not happen with any sane values */
3402 WARN_ON(SBI_SSCDIVINTPHASE_DIVSEL(divsel) &
3403 ~SBI_SSCDIVINTPHASE_DIVSEL_MASK);
3404 WARN_ON(SBI_SSCDIVINTPHASE_DIR(phasedir) &
3405 ~SBI_SSCDIVINTPHASE_INCVAL_MASK);
3406
3407 DRM_DEBUG_KMS("iCLKIP clock: found settings for %dKHz refresh rate: auxdiv=%x, divsel=%x, phasedir=%x, phaseinc=%x\n",
Ville Syrjälä12d7cee2013-09-04 18:25:19 +03003408 clock,
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003409 auxdiv,
3410 divsel,
3411 phasedir,
3412 phaseinc);
3413
3414 /* Program SSCDIVINTPHASE6 */
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02003415 temp = intel_sbi_read(dev_priv, SBI_SSCDIVINTPHASE6, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003416 temp &= ~SBI_SSCDIVINTPHASE_DIVSEL_MASK;
3417 temp |= SBI_SSCDIVINTPHASE_DIVSEL(divsel);
3418 temp &= ~SBI_SSCDIVINTPHASE_INCVAL_MASK;
3419 temp |= SBI_SSCDIVINTPHASE_INCVAL(phaseinc);
3420 temp |= SBI_SSCDIVINTPHASE_DIR(phasedir);
3421 temp |= SBI_SSCDIVINTPHASE_PROPAGATE;
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02003422 intel_sbi_write(dev_priv, SBI_SSCDIVINTPHASE6, temp, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003423
3424 /* Program SSCAUXDIV */
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02003425 temp = intel_sbi_read(dev_priv, SBI_SSCAUXDIV6, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003426 temp &= ~SBI_SSCAUXDIV_FINALDIV2SEL(1);
3427 temp |= SBI_SSCAUXDIV_FINALDIV2SEL(auxdiv);
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02003428 intel_sbi_write(dev_priv, SBI_SSCAUXDIV6, temp, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003429
3430 /* Enable modulator and associated divider */
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02003431 temp = intel_sbi_read(dev_priv, SBI_SSCCTL6, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003432 temp &= ~SBI_SSCCTL_DISABLE;
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02003433 intel_sbi_write(dev_priv, SBI_SSCCTL6, temp, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003434
3435 /* Wait for initialization time */
3436 udelay(24);
3437
3438 I915_WRITE(PIXCLK_GATE, PIXCLK_GATE_UNGATE);
Daniel Vetter09153002012-12-12 14:06:44 +01003439
3440 mutex_unlock(&dev_priv->dpio_lock);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003441}
3442
Daniel Vetter275f01b22013-05-03 11:49:47 +02003443static void ironlake_pch_transcoder_set_timings(struct intel_crtc *crtc,
3444 enum pipe pch_transcoder)
3445{
3446 struct drm_device *dev = crtc->base.dev;
3447 struct drm_i915_private *dev_priv = dev->dev_private;
3448 enum transcoder cpu_transcoder = crtc->config.cpu_transcoder;
3449
3450 I915_WRITE(PCH_TRANS_HTOTAL(pch_transcoder),
3451 I915_READ(HTOTAL(cpu_transcoder)));
3452 I915_WRITE(PCH_TRANS_HBLANK(pch_transcoder),
3453 I915_READ(HBLANK(cpu_transcoder)));
3454 I915_WRITE(PCH_TRANS_HSYNC(pch_transcoder),
3455 I915_READ(HSYNC(cpu_transcoder)));
3456
3457 I915_WRITE(PCH_TRANS_VTOTAL(pch_transcoder),
3458 I915_READ(VTOTAL(cpu_transcoder)));
3459 I915_WRITE(PCH_TRANS_VBLANK(pch_transcoder),
3460 I915_READ(VBLANK(cpu_transcoder)));
3461 I915_WRITE(PCH_TRANS_VSYNC(pch_transcoder),
3462 I915_READ(VSYNC(cpu_transcoder)));
3463 I915_WRITE(PCH_TRANS_VSYNCSHIFT(pch_transcoder),
3464 I915_READ(VSYNCSHIFT(cpu_transcoder)));
3465}
3466
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01003467static void cpt_enable_fdi_bc_bifurcation(struct drm_device *dev)
3468{
3469 struct drm_i915_private *dev_priv = dev->dev_private;
3470 uint32_t temp;
3471
3472 temp = I915_READ(SOUTH_CHICKEN1);
3473 if (temp & FDI_BC_BIFURCATION_SELECT)
3474 return;
3475
3476 WARN_ON(I915_READ(FDI_RX_CTL(PIPE_B)) & FDI_RX_ENABLE);
3477 WARN_ON(I915_READ(FDI_RX_CTL(PIPE_C)) & FDI_RX_ENABLE);
3478
3479 temp |= FDI_BC_BIFURCATION_SELECT;
3480 DRM_DEBUG_KMS("enabling fdi C rx\n");
3481 I915_WRITE(SOUTH_CHICKEN1, temp);
3482 POSTING_READ(SOUTH_CHICKEN1);
3483}
3484
3485static void ivybridge_update_fdi_bc_bifurcation(struct intel_crtc *intel_crtc)
3486{
3487 struct drm_device *dev = intel_crtc->base.dev;
3488 struct drm_i915_private *dev_priv = dev->dev_private;
3489
3490 switch (intel_crtc->pipe) {
3491 case PIPE_A:
3492 break;
3493 case PIPE_B:
3494 if (intel_crtc->config.fdi_lanes > 2)
3495 WARN_ON(I915_READ(SOUTH_CHICKEN1) & FDI_BC_BIFURCATION_SELECT);
3496 else
3497 cpt_enable_fdi_bc_bifurcation(dev);
3498
3499 break;
3500 case PIPE_C:
3501 cpt_enable_fdi_bc_bifurcation(dev);
3502
3503 break;
3504 default:
3505 BUG();
3506 }
3507}
3508
Jesse Barnesf67a5592011-01-05 10:31:48 -08003509/*
3510 * Enable PCH resources required for PCH ports:
3511 * - PCH PLLs
3512 * - FDI training & RX/TX
3513 * - update transcoder timings
3514 * - DP transcoding bits
3515 * - transcoder
3516 */
3517static void ironlake_pch_enable(struct drm_crtc *crtc)
Jesse Barnes79e53942008-11-07 14:24:08 -08003518{
3519 struct drm_device *dev = crtc->dev;
Zhenyu Wang2c072452009-06-05 15:38:42 +08003520 struct drm_i915_private *dev_priv = dev->dev_private;
3521 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3522 int pipe = intel_crtc->pipe;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003523 u32 reg, temp;
Jesse Barnes6be4a602010-09-10 10:26:01 -07003524
Daniel Vetterab9412b2013-05-03 11:49:46 +02003525 assert_pch_transcoder_disabled(dev_priv, pipe);
Chris Wilsone7e164d2012-05-11 09:21:25 +01003526
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01003527 if (IS_IVYBRIDGE(dev))
3528 ivybridge_update_fdi_bc_bifurcation(intel_crtc);
3529
Daniel Vettercd986ab2012-10-26 10:58:12 +02003530 /* Write the TU size bits before fdi link training, so that error
3531 * detection works. */
3532 I915_WRITE(FDI_RX_TUSIZE1(pipe),
3533 I915_READ(PIPE_DATA_M1(pipe)) & TU_SIZE_MASK);
3534
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003535 /* For PCH output, training FDI link */
Jesse Barnes674cf962011-04-28 14:27:04 -07003536 dev_priv->display.fdi_link_train(crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003537
Daniel Vetter3ad8a202013-06-05 13:34:32 +02003538 /* We need to program the right clock selection before writing the pixel
3539 * mutliplier into the DPLL. */
Paulo Zanoni303b81e2012-10-31 18:12:23 -02003540 if (HAS_PCH_CPT(dev)) {
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003541 u32 sel;
Jesse Barnes4b645f12011-10-12 09:51:31 -07003542
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003543 temp = I915_READ(PCH_DPLL_SEL);
Daniel Vetter11887392013-06-05 13:34:09 +02003544 temp |= TRANS_DPLL_ENABLE(pipe);
3545 sel = TRANS_DPLLB_SEL(pipe);
Daniel Vettera43f6e02013-06-07 23:10:32 +02003546 if (intel_crtc->config.shared_dpll == DPLL_ID_PCH_PLL_B)
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003547 temp |= sel;
3548 else
3549 temp &= ~sel;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003550 I915_WRITE(PCH_DPLL_SEL, temp);
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003551 }
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003552
Daniel Vetter3ad8a202013-06-05 13:34:32 +02003553 /* XXX: pch pll's can be enabled any time before we enable the PCH
3554 * transcoder, and we actually should do this to not upset any PCH
3555 * transcoder that already use the clock when we share it.
3556 *
3557 * Note that enable_shared_dpll tries to do the right thing, but
3558 * get_shared_dpll unconditionally resets the pll - we need that to have
3559 * the right LVDS enable sequence. */
Daniel Vetter85b38942014-04-24 23:55:14 +02003560 intel_enable_shared_dpll(intel_crtc);
Daniel Vetter3ad8a202013-06-05 13:34:32 +02003561
Jesse Barnesd9b6cb52011-01-04 15:09:35 -08003562 /* set transcoder timing, panel must allow it */
3563 assert_panel_unlocked(dev_priv, pipe);
Daniel Vetter275f01b22013-05-03 11:49:47 +02003564 ironlake_pch_transcoder_set_timings(intel_crtc, pipe);
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003565
Paulo Zanoni303b81e2012-10-31 18:12:23 -02003566 intel_fdi_normal_train(crtc);
Zhenyu Wang5e84e1a2010-10-28 16:38:08 +08003567
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003568 /* For PCH DP, enable TRANS_DP_CTL */
3569 if (HAS_PCH_CPT(dev) &&
Keith Packard417e8222011-11-01 19:54:11 -07003570 (intel_pipe_has_type(crtc, INTEL_OUTPUT_DISPLAYPORT) ||
3571 intel_pipe_has_type(crtc, INTEL_OUTPUT_EDP))) {
Daniel Vetterdfd07d72012-12-17 11:21:38 +01003572 u32 bpc = (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) >> 5;
Chris Wilson5eddb702010-09-11 13:48:45 +01003573 reg = TRANS_DP_CTL(pipe);
3574 temp = I915_READ(reg);
3575 temp &= ~(TRANS_DP_PORT_SEL_MASK |
Eric Anholt220cad32010-11-18 09:32:58 +08003576 TRANS_DP_SYNC_MASK |
3577 TRANS_DP_BPC_MASK);
Chris Wilson5eddb702010-09-11 13:48:45 +01003578 temp |= (TRANS_DP_OUTPUT_ENABLE |
3579 TRANS_DP_ENH_FRAMING);
Jesse Barnes9325c9f2011-06-24 12:19:21 -07003580 temp |= bpc << 9; /* same format but at 11:9 */
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003581
3582 if (crtc->mode.flags & DRM_MODE_FLAG_PHSYNC)
Chris Wilson5eddb702010-09-11 13:48:45 +01003583 temp |= TRANS_DP_HSYNC_ACTIVE_HIGH;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003584 if (crtc->mode.flags & DRM_MODE_FLAG_PVSYNC)
Chris Wilson5eddb702010-09-11 13:48:45 +01003585 temp |= TRANS_DP_VSYNC_ACTIVE_HIGH;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003586
3587 switch (intel_trans_dp_port_sel(crtc)) {
3588 case PCH_DP_B:
Chris Wilson5eddb702010-09-11 13:48:45 +01003589 temp |= TRANS_DP_PORT_SEL_B;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003590 break;
3591 case PCH_DP_C:
Chris Wilson5eddb702010-09-11 13:48:45 +01003592 temp |= TRANS_DP_PORT_SEL_C;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003593 break;
3594 case PCH_DP_D:
Chris Wilson5eddb702010-09-11 13:48:45 +01003595 temp |= TRANS_DP_PORT_SEL_D;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003596 break;
3597 default:
Daniel Vettere95d41e2012-10-26 10:58:16 +02003598 BUG();
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003599 }
3600
Chris Wilson5eddb702010-09-11 13:48:45 +01003601 I915_WRITE(reg, temp);
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003602 }
3603
Paulo Zanonib8a4f402012-10-31 18:12:42 -02003604 ironlake_enable_pch_transcoder(dev_priv, pipe);
Jesse Barnesf67a5592011-01-05 10:31:48 -08003605}
3606
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02003607static void lpt_pch_enable(struct drm_crtc *crtc)
3608{
3609 struct drm_device *dev = crtc->dev;
3610 struct drm_i915_private *dev_priv = dev->dev_private;
3611 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetter3b117c82013-04-17 20:15:07 +02003612 enum transcoder cpu_transcoder = intel_crtc->config.cpu_transcoder;
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02003613
Daniel Vetterab9412b2013-05-03 11:49:46 +02003614 assert_pch_transcoder_disabled(dev_priv, TRANSCODER_A);
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02003615
Paulo Zanoni8c52b5e2012-10-31 18:12:24 -02003616 lpt_program_iclkip(crtc);
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02003617
Paulo Zanoni0540e482012-10-31 18:12:40 -02003618 /* Set transcoder timing. */
Daniel Vetter275f01b22013-05-03 11:49:47 +02003619 ironlake_pch_transcoder_set_timings(intel_crtc, PIPE_A);
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02003620
Paulo Zanoni937bb612012-10-31 18:12:47 -02003621 lpt_enable_pch_transcoder(dev_priv, cpu_transcoder);
Jesse Barnesf67a5592011-01-05 10:31:48 -08003622}
3623
Daniel Vettere2b78262013-06-07 23:10:03 +02003624static void intel_put_shared_dpll(struct intel_crtc *crtc)
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003625{
Daniel Vettere2b78262013-06-07 23:10:03 +02003626 struct intel_shared_dpll *pll = intel_crtc_to_shared_dpll(crtc);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003627
3628 if (pll == NULL)
3629 return;
3630
3631 if (pll->refcount == 0) {
Daniel Vetter46edb022013-06-05 13:34:12 +02003632 WARN(1, "bad %s refcount\n", pll->name);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003633 return;
3634 }
3635
Daniel Vetterf4a091c2013-06-10 17:28:22 +02003636 if (--pll->refcount == 0) {
3637 WARN_ON(pll->on);
3638 WARN_ON(pll->active);
3639 }
3640
Daniel Vettera43f6e02013-06-07 23:10:32 +02003641 crtc->config.shared_dpll = DPLL_ID_PRIVATE;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003642}
3643
Daniel Vetterb89a1d32013-06-05 13:34:24 +02003644static struct intel_shared_dpll *intel_get_shared_dpll(struct intel_crtc *crtc)
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003645{
Daniel Vettere2b78262013-06-07 23:10:03 +02003646 struct drm_i915_private *dev_priv = crtc->base.dev->dev_private;
3647 struct intel_shared_dpll *pll = intel_crtc_to_shared_dpll(crtc);
3648 enum intel_dpll_id i;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003649
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003650 if (pll) {
Daniel Vetter46edb022013-06-05 13:34:12 +02003651 DRM_DEBUG_KMS("CRTC:%d dropping existing %s\n",
3652 crtc->base.base.id, pll->name);
Daniel Vettere2b78262013-06-07 23:10:03 +02003653 intel_put_shared_dpll(crtc);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003654 }
3655
Daniel Vetter98b6bd92012-05-20 20:00:25 +02003656 if (HAS_PCH_IBX(dev_priv->dev)) {
3657 /* Ironlake PCH has a fixed PLL->PCH pipe mapping. */
Daniel Vetterd94ab062013-07-04 12:01:16 +02003658 i = (enum intel_dpll_id) crtc->pipe;
Daniel Vettere72f9fb2013-06-05 13:34:06 +02003659 pll = &dev_priv->shared_dplls[i];
Daniel Vetter98b6bd92012-05-20 20:00:25 +02003660
Daniel Vetter46edb022013-06-05 13:34:12 +02003661 DRM_DEBUG_KMS("CRTC:%d using pre-allocated %s\n",
3662 crtc->base.base.id, pll->name);
Daniel Vetter98b6bd92012-05-20 20:00:25 +02003663
Daniel Vetterf2a69f42014-05-20 15:19:19 +02003664 WARN_ON(pll->refcount);
3665
Daniel Vetter98b6bd92012-05-20 20:00:25 +02003666 goto found;
3667 }
3668
Daniel Vettere72f9fb2013-06-05 13:34:06 +02003669 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
3670 pll = &dev_priv->shared_dplls[i];
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003671
3672 /* Only want to check enabled timings first */
3673 if (pll->refcount == 0)
3674 continue;
3675
Daniel Vetterb89a1d32013-06-05 13:34:24 +02003676 if (memcmp(&crtc->config.dpll_hw_state, &pll->hw_state,
3677 sizeof(pll->hw_state)) == 0) {
Daniel Vetter46edb022013-06-05 13:34:12 +02003678 DRM_DEBUG_KMS("CRTC:%d sharing existing %s (refcount %d, ative %d)\n",
Daniel Vettere2b78262013-06-07 23:10:03 +02003679 crtc->base.base.id,
Daniel Vetter46edb022013-06-05 13:34:12 +02003680 pll->name, pll->refcount, pll->active);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003681
3682 goto found;
3683 }
3684 }
3685
3686 /* Ok no matching timings, maybe there's a free one? */
Daniel Vettere72f9fb2013-06-05 13:34:06 +02003687 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
3688 pll = &dev_priv->shared_dplls[i];
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003689 if (pll->refcount == 0) {
Daniel Vetter46edb022013-06-05 13:34:12 +02003690 DRM_DEBUG_KMS("CRTC:%d allocated %s\n",
3691 crtc->base.base.id, pll->name);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003692 goto found;
3693 }
3694 }
3695
3696 return NULL;
3697
3698found:
Daniel Vetterf2a69f42014-05-20 15:19:19 +02003699 if (pll->refcount == 0)
3700 pll->hw_state = crtc->config.dpll_hw_state;
3701
Daniel Vettera43f6e02013-06-07 23:10:32 +02003702 crtc->config.shared_dpll = i;
Daniel Vetter46edb022013-06-05 13:34:12 +02003703 DRM_DEBUG_DRIVER("using %s for pipe %c\n", pll->name,
3704 pipe_name(crtc->pipe));
Daniel Vetter66e985c2013-06-05 13:34:20 +02003705
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003706 pll->refcount++;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003707
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003708 return pll;
3709}
3710
Daniel Vettera1520312013-05-03 11:49:50 +02003711static void cpt_verify_modeset(struct drm_device *dev, int pipe)
Jesse Barnesd4270e52011-10-11 10:43:02 -07003712{
3713 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter23670b322012-11-01 09:15:30 +01003714 int dslreg = PIPEDSL(pipe);
Jesse Barnesd4270e52011-10-11 10:43:02 -07003715 u32 temp;
3716
3717 temp = I915_READ(dslreg);
3718 udelay(500);
3719 if (wait_for(I915_READ(dslreg) != temp, 5)) {
Jesse Barnesd4270e52011-10-11 10:43:02 -07003720 if (wait_for(I915_READ(dslreg) != temp, 5))
Ville Syrjälä84f44ce2013-04-17 17:48:49 +03003721 DRM_ERROR("mode set failed: pipe %c stuck\n", pipe_name(pipe));
Jesse Barnesd4270e52011-10-11 10:43:02 -07003722 }
3723}
3724
Jesse Barnesb074cec2013-04-25 12:55:02 -07003725static void ironlake_pfit_enable(struct intel_crtc *crtc)
3726{
3727 struct drm_device *dev = crtc->base.dev;
3728 struct drm_i915_private *dev_priv = dev->dev_private;
3729 int pipe = crtc->pipe;
3730
Chris Wilsonfd4daa92013-08-27 17:04:17 +01003731 if (crtc->config.pch_pfit.enabled) {
Jesse Barnesb074cec2013-04-25 12:55:02 -07003732 /* Force use of hard-coded filter coefficients
3733 * as some pre-programmed values are broken,
3734 * e.g. x201.
3735 */
3736 if (IS_IVYBRIDGE(dev) || IS_HASWELL(dev))
3737 I915_WRITE(PF_CTL(pipe), PF_ENABLE | PF_FILTER_MED_3x3 |
3738 PF_PIPE_SEL_IVB(pipe));
3739 else
3740 I915_WRITE(PF_CTL(pipe), PF_ENABLE | PF_FILTER_MED_3x3);
3741 I915_WRITE(PF_WIN_POS(pipe), crtc->config.pch_pfit.pos);
3742 I915_WRITE(PF_WIN_SZ(pipe), crtc->config.pch_pfit.size);
Jesse Barnes040484a2011-01-03 12:14:26 -08003743 }
Jesse Barnesf67a5592011-01-05 10:31:48 -08003744}
3745
Ville Syrjäläbb53d4a2013-06-04 13:49:04 +03003746static void intel_enable_planes(struct drm_crtc *crtc)
3747{
3748 struct drm_device *dev = crtc->dev;
3749 enum pipe pipe = to_intel_crtc(crtc)->pipe;
Matt Roperaf2b6532014-04-01 15:22:32 -07003750 struct drm_plane *plane;
Ville Syrjäläbb53d4a2013-06-04 13:49:04 +03003751 struct intel_plane *intel_plane;
3752
Matt Roperaf2b6532014-04-01 15:22:32 -07003753 drm_for_each_legacy_plane(plane, &dev->mode_config.plane_list) {
3754 intel_plane = to_intel_plane(plane);
Ville Syrjäläbb53d4a2013-06-04 13:49:04 +03003755 if (intel_plane->pipe == pipe)
3756 intel_plane_restore(&intel_plane->base);
Matt Roperaf2b6532014-04-01 15:22:32 -07003757 }
Ville Syrjäläbb53d4a2013-06-04 13:49:04 +03003758}
3759
3760static void intel_disable_planes(struct drm_crtc *crtc)
3761{
3762 struct drm_device *dev = crtc->dev;
3763 enum pipe pipe = to_intel_crtc(crtc)->pipe;
Matt Roperaf2b6532014-04-01 15:22:32 -07003764 struct drm_plane *plane;
Ville Syrjäläbb53d4a2013-06-04 13:49:04 +03003765 struct intel_plane *intel_plane;
3766
Matt Roperaf2b6532014-04-01 15:22:32 -07003767 drm_for_each_legacy_plane(plane, &dev->mode_config.plane_list) {
3768 intel_plane = to_intel_plane(plane);
Ville Syrjäläbb53d4a2013-06-04 13:49:04 +03003769 if (intel_plane->pipe == pipe)
3770 intel_plane_disable(&intel_plane->base);
Matt Roperaf2b6532014-04-01 15:22:32 -07003771 }
Ville Syrjäläbb53d4a2013-06-04 13:49:04 +03003772}
3773
Ville Syrjälä20bc86732013-10-01 18:02:17 +03003774void hsw_enable_ips(struct intel_crtc *crtc)
Paulo Zanonid77e4532013-09-24 13:52:55 -03003775{
Ville Syrjäläcea165c2014-04-15 21:41:35 +03003776 struct drm_device *dev = crtc->base.dev;
3777 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanonid77e4532013-09-24 13:52:55 -03003778
3779 if (!crtc->config.ips_enabled)
3780 return;
3781
Ville Syrjäläcea165c2014-04-15 21:41:35 +03003782 /* We can only enable IPS after we enable a plane and wait for a vblank */
3783 intel_wait_for_vblank(dev, crtc->pipe);
3784
Paulo Zanonid77e4532013-09-24 13:52:55 -03003785 assert_plane_enabled(dev_priv, crtc->plane);
Ville Syrjäläcea165c2014-04-15 21:41:35 +03003786 if (IS_BROADWELL(dev)) {
Ben Widawsky2a114cc2013-11-02 21:07:47 -07003787 mutex_lock(&dev_priv->rps.hw_lock);
3788 WARN_ON(sandybridge_pcode_write(dev_priv, DISPLAY_IPS_CONTROL, 0xc0000000));
3789 mutex_unlock(&dev_priv->rps.hw_lock);
3790 /* Quoting Art Runyan: "its not safe to expect any particular
3791 * value in IPS_CTL bit 31 after enabling IPS through the
Jesse Barnese59150d2014-01-07 13:30:45 -08003792 * mailbox." Moreover, the mailbox may return a bogus state,
3793 * so we need to just enable it and continue on.
Ben Widawsky2a114cc2013-11-02 21:07:47 -07003794 */
3795 } else {
3796 I915_WRITE(IPS_CTL, IPS_ENABLE);
3797 /* The bit only becomes 1 in the next vblank, so this wait here
3798 * is essentially intel_wait_for_vblank. If we don't have this
3799 * and don't wait for vblanks until the end of crtc_enable, then
3800 * the HW state readout code will complain that the expected
3801 * IPS_CTL value is not the one we read. */
3802 if (wait_for(I915_READ_NOTRACE(IPS_CTL) & IPS_ENABLE, 50))
3803 DRM_ERROR("Timed out waiting for IPS enable\n");
3804 }
Paulo Zanonid77e4532013-09-24 13:52:55 -03003805}
3806
Ville Syrjälä20bc86732013-10-01 18:02:17 +03003807void hsw_disable_ips(struct intel_crtc *crtc)
Paulo Zanonid77e4532013-09-24 13:52:55 -03003808{
3809 struct drm_device *dev = crtc->base.dev;
3810 struct drm_i915_private *dev_priv = dev->dev_private;
3811
3812 if (!crtc->config.ips_enabled)
3813 return;
3814
3815 assert_plane_enabled(dev_priv, crtc->plane);
Ben Widawsky23d0b132014-04-10 14:32:41 -07003816 if (IS_BROADWELL(dev)) {
Ben Widawsky2a114cc2013-11-02 21:07:47 -07003817 mutex_lock(&dev_priv->rps.hw_lock);
3818 WARN_ON(sandybridge_pcode_write(dev_priv, DISPLAY_IPS_CONTROL, 0));
3819 mutex_unlock(&dev_priv->rps.hw_lock);
Ben Widawsky23d0b132014-04-10 14:32:41 -07003820 /* wait for pcode to finish disabling IPS, which may take up to 42ms */
3821 if (wait_for((I915_READ(IPS_CTL) & IPS_ENABLE) == 0, 42))
3822 DRM_ERROR("Timed out waiting for IPS disable\n");
Jesse Barnese59150d2014-01-07 13:30:45 -08003823 } else {
Ben Widawsky2a114cc2013-11-02 21:07:47 -07003824 I915_WRITE(IPS_CTL, 0);
Jesse Barnese59150d2014-01-07 13:30:45 -08003825 POSTING_READ(IPS_CTL);
3826 }
Paulo Zanonid77e4532013-09-24 13:52:55 -03003827
3828 /* We need to wait for a vblank before we can disable the plane. */
3829 intel_wait_for_vblank(dev, crtc->pipe);
3830}
3831
3832/** Loads the palette/gamma unit for the CRTC with the prepared values */
3833static void intel_crtc_load_lut(struct drm_crtc *crtc)
3834{
3835 struct drm_device *dev = crtc->dev;
3836 struct drm_i915_private *dev_priv = dev->dev_private;
3837 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3838 enum pipe pipe = intel_crtc->pipe;
3839 int palreg = PALETTE(pipe);
3840 int i;
3841 bool reenable_ips = false;
3842
3843 /* The clocks have to be on to load the palette. */
3844 if (!crtc->enabled || !intel_crtc->active)
3845 return;
3846
3847 if (!HAS_PCH_SPLIT(dev_priv->dev)) {
3848 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_DSI))
3849 assert_dsi_pll_enabled(dev_priv);
3850 else
3851 assert_pll_enabled(dev_priv, pipe);
3852 }
3853
3854 /* use legacy palette for Ironlake */
3855 if (HAS_PCH_SPLIT(dev))
3856 palreg = LGC_PALETTE(pipe);
3857
3858 /* Workaround : Do not read or write the pipe palette/gamma data while
3859 * GAMMA_MODE is configured for split gamma and IPS_CTL has IPS enabled.
3860 */
Paulo Zanoni41e6fc42014-01-08 17:26:31 -02003861 if (IS_HASWELL(dev) && intel_crtc->config.ips_enabled &&
Paulo Zanonid77e4532013-09-24 13:52:55 -03003862 ((I915_READ(GAMMA_MODE(pipe)) & GAMMA_MODE_MODE_MASK) ==
3863 GAMMA_MODE_MODE_SPLIT)) {
3864 hsw_disable_ips(intel_crtc);
3865 reenable_ips = true;
3866 }
3867
3868 for (i = 0; i < 256; i++) {
3869 I915_WRITE(palreg + 4 * i,
3870 (intel_crtc->lut_r[i] << 16) |
3871 (intel_crtc->lut_g[i] << 8) |
3872 intel_crtc->lut_b[i]);
3873 }
3874
3875 if (reenable_ips)
3876 hsw_enable_ips(intel_crtc);
3877}
3878
Ville Syrjäläd3eedb12014-05-08 19:23:13 +03003879static void intel_crtc_dpms_overlay(struct intel_crtc *intel_crtc, bool enable)
3880{
3881 if (!enable && intel_crtc->overlay) {
3882 struct drm_device *dev = intel_crtc->base.dev;
3883 struct drm_i915_private *dev_priv = dev->dev_private;
3884
3885 mutex_lock(&dev->struct_mutex);
3886 dev_priv->mm.interruptible = false;
3887 (void) intel_overlay_switch_off(intel_crtc->overlay);
3888 dev_priv->mm.interruptible = true;
3889 mutex_unlock(&dev->struct_mutex);
3890 }
3891
3892 /* Let userspace switch the overlay on again. In most cases userspace
3893 * has to recompute where to put it anyway.
3894 */
3895}
3896
Ville Syrjäläd3eedb12014-05-08 19:23:13 +03003897static void intel_crtc_enable_planes(struct drm_crtc *crtc)
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02003898{
3899 struct drm_device *dev = crtc->dev;
3900 struct drm_i915_private *dev_priv = dev->dev_private;
3901 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3902 int pipe = intel_crtc->pipe;
3903 int plane = intel_crtc->plane;
3904
Ville Syrjäläf98551a2014-05-22 17:48:06 +03003905 drm_vblank_on(dev, pipe);
3906
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02003907 intel_enable_primary_hw_plane(dev_priv, plane, pipe);
3908 intel_enable_planes(crtc);
3909 intel_crtc_update_cursor(crtc, true);
Ville Syrjäläd3eedb12014-05-08 19:23:13 +03003910 intel_crtc_dpms_overlay(intel_crtc, true);
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02003911
3912 hsw_enable_ips(intel_crtc);
3913
3914 mutex_lock(&dev->struct_mutex);
3915 intel_update_fbc(dev);
3916 mutex_unlock(&dev->struct_mutex);
Daniel Vetterf99d7062014-06-19 16:01:59 +02003917
3918 /*
3919 * FIXME: Once we grow proper nuclear flip support out of this we need
3920 * to compute the mask of flip planes precisely. For the time being
3921 * consider this a flip from a NULL plane.
3922 */
3923 intel_frontbuffer_flip(dev, INTEL_FRONTBUFFER_ALL_MASK(pipe));
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02003924}
3925
Ville Syrjäläd3eedb12014-05-08 19:23:13 +03003926static void intel_crtc_disable_planes(struct drm_crtc *crtc)
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02003927{
3928 struct drm_device *dev = crtc->dev;
3929 struct drm_i915_private *dev_priv = dev->dev_private;
3930 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3931 int pipe = intel_crtc->pipe;
3932 int plane = intel_crtc->plane;
3933
3934 intel_crtc_wait_for_pending_flips(crtc);
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02003935
3936 if (dev_priv->fbc.plane == plane)
3937 intel_disable_fbc(dev);
3938
3939 hsw_disable_ips(intel_crtc);
3940
Ville Syrjäläd3eedb12014-05-08 19:23:13 +03003941 intel_crtc_dpms_overlay(intel_crtc, false);
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02003942 intel_crtc_update_cursor(crtc, false);
3943 intel_disable_planes(crtc);
3944 intel_disable_primary_hw_plane(dev_priv, plane, pipe);
Ville Syrjäläf98551a2014-05-22 17:48:06 +03003945
Daniel Vetterf99d7062014-06-19 16:01:59 +02003946 /*
3947 * FIXME: Once we grow proper nuclear flip support out of this we need
3948 * to compute the mask of flip planes precisely. For the time being
3949 * consider this a flip to a NULL plane.
3950 */
3951 intel_frontbuffer_flip(dev, INTEL_FRONTBUFFER_ALL_MASK(pipe));
3952
Ville Syrjäläf98551a2014-05-22 17:48:06 +03003953 drm_vblank_off(dev, pipe);
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02003954}
3955
Jesse Barnesf67a5592011-01-05 10:31:48 -08003956static void ironlake_crtc_enable(struct drm_crtc *crtc)
3957{
3958 struct drm_device *dev = crtc->dev;
3959 struct drm_i915_private *dev_priv = dev->dev_private;
3960 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02003961 struct intel_encoder *encoder;
Jesse Barnesf67a5592011-01-05 10:31:48 -08003962 int pipe = intel_crtc->pipe;
Daniel Vetter29407aa2014-04-24 23:55:08 +02003963 enum plane plane = intel_crtc->plane;
Jesse Barnesf67a5592011-01-05 10:31:48 -08003964
Daniel Vetter08a48462012-07-02 11:43:47 +02003965 WARN_ON(!crtc->enabled);
3966
Jesse Barnesf67a5592011-01-05 10:31:48 -08003967 if (intel_crtc->active)
3968 return;
3969
Daniel Vetterb14b1052014-04-24 23:55:13 +02003970 if (intel_crtc->config.has_pch_encoder)
3971 intel_prepare_shared_dpll(intel_crtc);
3972
Daniel Vetter29407aa2014-04-24 23:55:08 +02003973 if (intel_crtc->config.has_dp_encoder)
3974 intel_dp_set_m_n(intel_crtc);
3975
3976 intel_set_pipe_timings(intel_crtc);
3977
3978 if (intel_crtc->config.has_pch_encoder) {
3979 intel_cpu_transcoder_set_m_n(intel_crtc,
3980 &intel_crtc->config.fdi_m_n);
3981 }
3982
3983 ironlake_set_pipeconf(crtc);
3984
3985 /* Set up the display plane register */
3986 I915_WRITE(DSPCNTR(plane), DISPPLANE_GAMMA_ENABLE);
3987 POSTING_READ(DSPCNTR(plane));
3988
3989 dev_priv->display.update_primary_plane(crtc, crtc->primary->fb,
3990 crtc->x, crtc->y);
3991
Jesse Barnesf67a5592011-01-05 10:31:48 -08003992 intel_crtc->active = true;
Paulo Zanoni86642812013-04-12 17:57:57 -03003993
3994 intel_set_cpu_fifo_underrun_reporting(dev, pipe, true);
3995 intel_set_pch_fifo_underrun_reporting(dev, pipe, true);
3996
Daniel Vetterf6736a12013-06-05 13:34:30 +02003997 for_each_encoder_on_crtc(dev, crtc, encoder)
Daniel Vetter952735e2013-06-05 13:34:27 +02003998 if (encoder->pre_enable)
3999 encoder->pre_enable(encoder);
Jesse Barnesf67a5592011-01-05 10:31:48 -08004000
Daniel Vetter5bfe2ac2013-03-27 00:44:55 +01004001 if (intel_crtc->config.has_pch_encoder) {
Daniel Vetterfff367c2012-10-27 15:50:28 +02004002 /* Note: FDI PLL enabling _must_ be done before we enable the
4003 * cpu pipes, hence this is separate from all the other fdi/pch
4004 * enabling. */
Daniel Vetter88cefb62012-08-12 19:27:14 +02004005 ironlake_fdi_pll_enable(intel_crtc);
Daniel Vetter46b6f812012-09-06 22:08:33 +02004006 } else {
4007 assert_fdi_tx_disabled(dev_priv, pipe);
4008 assert_fdi_rx_disabled(dev_priv, pipe);
4009 }
Jesse Barnesf67a5592011-01-05 10:31:48 -08004010
Jesse Barnesb074cec2013-04-25 12:55:02 -07004011 ironlake_pfit_enable(intel_crtc);
Jesse Barnesf67a5592011-01-05 10:31:48 -08004012
Jesse Barnes9c54c0d2011-06-15 23:32:33 +02004013 /*
4014 * On ILK+ LUT must be loaded before the pipe is running but with
4015 * clocks enabled
4016 */
4017 intel_crtc_load_lut(crtc);
4018
Ville Syrjäläf37fcc22013-09-10 11:39:55 +03004019 intel_update_watermarks(crtc);
Paulo Zanonie1fdc472014-01-17 13:51:12 -02004020 intel_enable_pipe(intel_crtc);
Jesse Barnesf67a5592011-01-05 10:31:48 -08004021
Daniel Vetter5bfe2ac2013-03-27 00:44:55 +01004022 if (intel_crtc->config.has_pch_encoder)
Jesse Barnesf67a5592011-01-05 10:31:48 -08004023 ironlake_pch_enable(crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07004024
Daniel Vetterfa5c73b2012-07-01 23:24:36 +02004025 for_each_encoder_on_crtc(dev, crtc, encoder)
4026 encoder->enable(encoder);
Daniel Vetter61b77dd2012-07-02 00:16:19 +02004027
4028 if (HAS_PCH_CPT(dev))
Daniel Vettera1520312013-05-03 11:49:50 +02004029 cpt_verify_modeset(dev, intel_crtc->pipe);
Daniel Vetter6ce94102012-10-04 19:20:03 +02004030
Ville Syrjäläd3eedb12014-05-08 19:23:13 +03004031 intel_crtc_enable_planes(crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07004032}
4033
Paulo Zanoni42db64e2013-05-31 16:33:22 -03004034/* IPS only exists on ULT machines and is tied to pipe A. */
4035static bool hsw_crtc_supports_ips(struct intel_crtc *crtc)
4036{
Damien Lespiauf5adf942013-06-24 18:29:34 +01004037 return HAS_IPS(crtc->base.dev) && crtc->pipe == PIPE_A;
Paulo Zanoni42db64e2013-05-31 16:33:22 -03004038}
4039
Paulo Zanonie4916942013-09-20 16:21:19 -03004040/*
4041 * This implements the workaround described in the "notes" section of the mode
4042 * set sequence documentation. When going from no pipes or single pipe to
4043 * multiple pipes, and planes are enabled after the pipe, we need to wait at
4044 * least 2 vblanks on the first pipe before enabling planes on the second pipe.
4045 */
4046static void haswell_mode_set_planes_workaround(struct intel_crtc *crtc)
4047{
4048 struct drm_device *dev = crtc->base.dev;
4049 struct intel_crtc *crtc_it, *other_active_crtc = NULL;
4050
4051 /* We want to get the other_active_crtc only if there's only 1 other
4052 * active crtc. */
Damien Lespiaud3fcc802014-05-13 23:32:22 +01004053 for_each_intel_crtc(dev, crtc_it) {
Paulo Zanonie4916942013-09-20 16:21:19 -03004054 if (!crtc_it->active || crtc_it == crtc)
4055 continue;
4056
4057 if (other_active_crtc)
4058 return;
4059
4060 other_active_crtc = crtc_it;
4061 }
4062 if (!other_active_crtc)
4063 return;
4064
4065 intel_wait_for_vblank(dev, other_active_crtc->pipe);
4066 intel_wait_for_vblank(dev, other_active_crtc->pipe);
4067}
4068
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004069static void haswell_crtc_enable(struct drm_crtc *crtc)
4070{
4071 struct drm_device *dev = crtc->dev;
4072 struct drm_i915_private *dev_priv = dev->dev_private;
4073 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4074 struct intel_encoder *encoder;
4075 int pipe = intel_crtc->pipe;
Daniel Vetter229fca92014-04-24 23:55:09 +02004076 enum plane plane = intel_crtc->plane;
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004077
4078 WARN_ON(!crtc->enabled);
4079
4080 if (intel_crtc->active)
4081 return;
4082
Daniel Vetter229fca92014-04-24 23:55:09 +02004083 if (intel_crtc->config.has_dp_encoder)
4084 intel_dp_set_m_n(intel_crtc);
4085
4086 intel_set_pipe_timings(intel_crtc);
4087
4088 if (intel_crtc->config.has_pch_encoder) {
4089 intel_cpu_transcoder_set_m_n(intel_crtc,
4090 &intel_crtc->config.fdi_m_n);
4091 }
4092
4093 haswell_set_pipeconf(crtc);
4094
4095 intel_set_pipe_csc(crtc);
4096
4097 /* Set up the display plane register */
4098 I915_WRITE(DSPCNTR(plane), DISPPLANE_GAMMA_ENABLE | DISPPLANE_PIPE_CSC_ENABLE);
4099 POSTING_READ(DSPCNTR(plane));
4100
4101 dev_priv->display.update_primary_plane(crtc, crtc->primary->fb,
4102 crtc->x, crtc->y);
4103
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004104 intel_crtc->active = true;
Paulo Zanoni86642812013-04-12 17:57:57 -03004105
4106 intel_set_cpu_fifo_underrun_reporting(dev, pipe, true);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004107 for_each_encoder_on_crtc(dev, crtc, encoder)
4108 if (encoder->pre_enable)
4109 encoder->pre_enable(encoder);
4110
Imre Deak4fe94672014-06-25 22:01:49 +03004111 if (intel_crtc->config.has_pch_encoder) {
4112 intel_set_pch_fifo_underrun_reporting(dev, TRANSCODER_A, true);
4113 dev_priv->display.fdi_link_train(crtc);
4114 }
4115
Paulo Zanoni1f544382012-10-24 11:32:00 -02004116 intel_ddi_enable_pipe_clock(intel_crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004117
Jesse Barnesb074cec2013-04-25 12:55:02 -07004118 ironlake_pfit_enable(intel_crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004119
4120 /*
4121 * On ILK+ LUT must be loaded before the pipe is running but with
4122 * clocks enabled
4123 */
4124 intel_crtc_load_lut(crtc);
4125
Paulo Zanoni1f544382012-10-24 11:32:00 -02004126 intel_ddi_set_pipe_settings(crtc);
Damien Lespiau8228c252013-03-07 15:30:27 +00004127 intel_ddi_enable_transcoder_func(crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004128
Ville Syrjäläf37fcc22013-09-10 11:39:55 +03004129 intel_update_watermarks(crtc);
Paulo Zanonie1fdc472014-01-17 13:51:12 -02004130 intel_enable_pipe(intel_crtc);
Paulo Zanoni42db64e2013-05-31 16:33:22 -03004131
Daniel Vetter5bfe2ac2013-03-27 00:44:55 +01004132 if (intel_crtc->config.has_pch_encoder)
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02004133 lpt_pch_enable(crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004134
Jani Nikula8807e552013-08-30 19:40:32 +03004135 for_each_encoder_on_crtc(dev, crtc, encoder) {
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004136 encoder->enable(encoder);
Jani Nikula8807e552013-08-30 19:40:32 +03004137 intel_opregion_notify_encoder(encoder, true);
4138 }
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004139
Paulo Zanonie4916942013-09-20 16:21:19 -03004140 /* If we change the relative order between pipe/planes enabling, we need
4141 * to change the workaround. */
4142 haswell_mode_set_planes_workaround(intel_crtc);
Ville Syrjäläd3eedb12014-05-08 19:23:13 +03004143 intel_crtc_enable_planes(crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004144}
4145
Daniel Vetter3f8dce32013-05-08 10:36:30 +02004146static void ironlake_pfit_disable(struct intel_crtc *crtc)
4147{
4148 struct drm_device *dev = crtc->base.dev;
4149 struct drm_i915_private *dev_priv = dev->dev_private;
4150 int pipe = crtc->pipe;
4151
4152 /* To avoid upsetting the power well on haswell only disable the pfit if
4153 * it's in use. The hw state code will make sure we get this right. */
Chris Wilsonfd4daa92013-08-27 17:04:17 +01004154 if (crtc->config.pch_pfit.enabled) {
Daniel Vetter3f8dce32013-05-08 10:36:30 +02004155 I915_WRITE(PF_CTL(pipe), 0);
4156 I915_WRITE(PF_WIN_POS(pipe), 0);
4157 I915_WRITE(PF_WIN_SZ(pipe), 0);
4158 }
4159}
4160
Jesse Barnes6be4a602010-09-10 10:26:01 -07004161static void ironlake_crtc_disable(struct drm_crtc *crtc)
4162{
4163 struct drm_device *dev = crtc->dev;
4164 struct drm_i915_private *dev_priv = dev->dev_private;
4165 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02004166 struct intel_encoder *encoder;
Jesse Barnes6be4a602010-09-10 10:26:01 -07004167 int pipe = intel_crtc->pipe;
Chris Wilson5eddb702010-09-11 13:48:45 +01004168 u32 reg, temp;
Jesse Barnes6be4a602010-09-10 10:26:01 -07004169
Chris Wilsonf7abfe82010-09-13 14:19:16 +01004170 if (!intel_crtc->active)
4171 return;
4172
Ville Syrjäläd3eedb12014-05-08 19:23:13 +03004173 intel_crtc_disable_planes(crtc);
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004174
Daniel Vetterea9d7582012-07-10 10:42:52 +02004175 for_each_encoder_on_crtc(dev, crtc, encoder)
4176 encoder->disable(encoder);
4177
Daniel Vetterd925c592013-06-05 13:34:04 +02004178 if (intel_crtc->config.has_pch_encoder)
4179 intel_set_pch_fifo_underrun_reporting(dev, pipe, false);
4180
Jesse Barnesb24e7172011-01-04 15:09:30 -08004181 intel_disable_pipe(dev_priv, pipe);
Jesse Barnes6be4a602010-09-10 10:26:01 -07004182
Daniel Vetter3f8dce32013-05-08 10:36:30 +02004183 ironlake_pfit_disable(intel_crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07004184
Daniel Vetterbf49ec82012-09-06 22:15:40 +02004185 for_each_encoder_on_crtc(dev, crtc, encoder)
4186 if (encoder->post_disable)
4187 encoder->post_disable(encoder);
Jesse Barnes6be4a602010-09-10 10:26:01 -07004188
Daniel Vetterd925c592013-06-05 13:34:04 +02004189 if (intel_crtc->config.has_pch_encoder) {
4190 ironlake_fdi_disable(crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07004191
Daniel Vetterd925c592013-06-05 13:34:04 +02004192 ironlake_disable_pch_transcoder(dev_priv, pipe);
4193 intel_set_pch_fifo_underrun_reporting(dev, pipe, true);
Jesse Barnes6be4a602010-09-10 10:26:01 -07004194
Daniel Vetterd925c592013-06-05 13:34:04 +02004195 if (HAS_PCH_CPT(dev)) {
4196 /* disable TRANS_DP_CTL */
4197 reg = TRANS_DP_CTL(pipe);
4198 temp = I915_READ(reg);
4199 temp &= ~(TRANS_DP_OUTPUT_ENABLE |
4200 TRANS_DP_PORT_SEL_MASK);
4201 temp |= TRANS_DP_PORT_SEL_NONE;
4202 I915_WRITE(reg, temp);
Jesse Barnes6be4a602010-09-10 10:26:01 -07004203
Daniel Vetterd925c592013-06-05 13:34:04 +02004204 /* disable DPLL_SEL */
4205 temp = I915_READ(PCH_DPLL_SEL);
Daniel Vetter11887392013-06-05 13:34:09 +02004206 temp &= ~(TRANS_DPLL_ENABLE(pipe) | TRANS_DPLLB_SEL(pipe));
Daniel Vetterd925c592013-06-05 13:34:04 +02004207 I915_WRITE(PCH_DPLL_SEL, temp);
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08004208 }
Daniel Vetterd925c592013-06-05 13:34:04 +02004209
4210 /* disable PCH DPLL */
Daniel Vettere72f9fb2013-06-05 13:34:06 +02004211 intel_disable_shared_dpll(intel_crtc);
Daniel Vetterd925c592013-06-05 13:34:04 +02004212
4213 ironlake_fdi_pll_disable(intel_crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07004214 }
4215
Chris Wilsonf7abfe82010-09-13 14:19:16 +01004216 intel_crtc->active = false;
Ville Syrjälä46ba6142013-09-10 11:40:40 +03004217 intel_update_watermarks(crtc);
Ben Widawskyd1ebd8162011-04-25 20:11:50 +01004218
4219 mutex_lock(&dev->struct_mutex);
Chris Wilson6b383a72010-09-13 13:54:26 +01004220 intel_update_fbc(dev);
Ben Widawskyd1ebd8162011-04-25 20:11:50 +01004221 mutex_unlock(&dev->struct_mutex);
Jesse Barnes6be4a602010-09-10 10:26:01 -07004222}
4223
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004224static void haswell_crtc_disable(struct drm_crtc *crtc)
4225{
4226 struct drm_device *dev = crtc->dev;
4227 struct drm_i915_private *dev_priv = dev->dev_private;
4228 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4229 struct intel_encoder *encoder;
4230 int pipe = intel_crtc->pipe;
Daniel Vetter3b117c82013-04-17 20:15:07 +02004231 enum transcoder cpu_transcoder = intel_crtc->config.cpu_transcoder;
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004232
4233 if (!intel_crtc->active)
4234 return;
4235
Ville Syrjäläd3eedb12014-05-08 19:23:13 +03004236 intel_crtc_disable_planes(crtc);
Ville Syrjälädda9a662013-09-19 17:00:37 -03004237
Jani Nikula8807e552013-08-30 19:40:32 +03004238 for_each_encoder_on_crtc(dev, crtc, encoder) {
4239 intel_opregion_notify_encoder(encoder, false);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004240 encoder->disable(encoder);
Jani Nikula8807e552013-08-30 19:40:32 +03004241 }
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004242
Paulo Zanoni86642812013-04-12 17:57:57 -03004243 if (intel_crtc->config.has_pch_encoder)
4244 intel_set_pch_fifo_underrun_reporting(dev, TRANSCODER_A, false);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004245 intel_disable_pipe(dev_priv, pipe);
4246
Paulo Zanoniad80a812012-10-24 16:06:19 -02004247 intel_ddi_disable_transcoder_func(dev_priv, cpu_transcoder);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004248
Daniel Vetter3f8dce32013-05-08 10:36:30 +02004249 ironlake_pfit_disable(intel_crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004250
Paulo Zanoni1f544382012-10-24 11:32:00 -02004251 intel_ddi_disable_pipe_clock(intel_crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004252
Daniel Vetter88adfff2013-03-28 10:42:01 +01004253 if (intel_crtc->config.has_pch_encoder) {
Paulo Zanoniab4d9662012-10-31 18:12:55 -02004254 lpt_disable_pch_transcoder(dev_priv);
Paulo Zanoni86642812013-04-12 17:57:57 -03004255 intel_set_pch_fifo_underrun_reporting(dev, TRANSCODER_A, true);
Paulo Zanoni1ad960f2012-11-01 21:05:05 -02004256 intel_ddi_fdi_disable(crtc);
Paulo Zanoni83616632012-10-23 18:29:54 -02004257 }
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004258
Imre Deak97b040a2014-06-25 22:01:50 +03004259 for_each_encoder_on_crtc(dev, crtc, encoder)
4260 if (encoder->post_disable)
4261 encoder->post_disable(encoder);
4262
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004263 intel_crtc->active = false;
Ville Syrjälä46ba6142013-09-10 11:40:40 +03004264 intel_update_watermarks(crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004265
4266 mutex_lock(&dev->struct_mutex);
4267 intel_update_fbc(dev);
4268 mutex_unlock(&dev->struct_mutex);
4269}
4270
Jesse Barnesee7b9f92012-04-20 17:11:53 +01004271static void ironlake_crtc_off(struct drm_crtc *crtc)
4272{
4273 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vettere72f9fb2013-06-05 13:34:06 +02004274 intel_put_shared_dpll(intel_crtc);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01004275}
4276
Paulo Zanoni6441ab52012-10-05 12:05:58 -03004277static void haswell_crtc_off(struct drm_crtc *crtc)
4278{
4279 intel_ddi_put_crtc_pll(crtc);
4280}
4281
Jesse Barnes2dd24552013-04-25 12:55:01 -07004282static void i9xx_pfit_enable(struct intel_crtc *crtc)
4283{
4284 struct drm_device *dev = crtc->base.dev;
4285 struct drm_i915_private *dev_priv = dev->dev_private;
4286 struct intel_crtc_config *pipe_config = &crtc->config;
4287
Daniel Vetter328d8e82013-05-08 10:36:31 +02004288 if (!crtc->config.gmch_pfit.control)
Jesse Barnes2dd24552013-04-25 12:55:01 -07004289 return;
4290
Daniel Vetterc0b03412013-05-28 12:05:54 +02004291 /*
4292 * The panel fitter should only be adjusted whilst the pipe is disabled,
4293 * according to register description and PRM.
4294 */
Jesse Barnes2dd24552013-04-25 12:55:01 -07004295 WARN_ON(I915_READ(PFIT_CONTROL) & PFIT_ENABLE);
4296 assert_pipe_disabled(dev_priv, crtc->pipe);
4297
Jesse Barnesb074cec2013-04-25 12:55:02 -07004298 I915_WRITE(PFIT_PGM_RATIOS, pipe_config->gmch_pfit.pgm_ratios);
4299 I915_WRITE(PFIT_CONTROL, pipe_config->gmch_pfit.control);
Daniel Vetter5a80c452013-04-25 22:52:18 +02004300
4301 /* Border color in case we don't scale up to the full screen. Black by
4302 * default, change to something else for debugging. */
4303 I915_WRITE(BCLRPAT(crtc->pipe), 0);
Jesse Barnes2dd24552013-04-25 12:55:01 -07004304}
4305
Imre Deak77d22dc2014-03-05 16:20:52 +02004306#define for_each_power_domain(domain, mask) \
4307 for ((domain) = 0; (domain) < POWER_DOMAIN_NUM; (domain)++) \
4308 if ((1 << (domain)) & (mask))
4309
Imre Deak319be8a2014-03-04 19:22:57 +02004310enum intel_display_power_domain
4311intel_display_port_power_domain(struct intel_encoder *intel_encoder)
Imre Deak77d22dc2014-03-05 16:20:52 +02004312{
Imre Deak319be8a2014-03-04 19:22:57 +02004313 struct drm_device *dev = intel_encoder->base.dev;
4314 struct intel_digital_port *intel_dig_port;
4315
4316 switch (intel_encoder->type) {
4317 case INTEL_OUTPUT_UNKNOWN:
4318 /* Only DDI platforms should ever use this output type */
4319 WARN_ON_ONCE(!HAS_DDI(dev));
4320 case INTEL_OUTPUT_DISPLAYPORT:
4321 case INTEL_OUTPUT_HDMI:
4322 case INTEL_OUTPUT_EDP:
4323 intel_dig_port = enc_to_dig_port(&intel_encoder->base);
4324 switch (intel_dig_port->port) {
4325 case PORT_A:
4326 return POWER_DOMAIN_PORT_DDI_A_4_LANES;
4327 case PORT_B:
4328 return POWER_DOMAIN_PORT_DDI_B_4_LANES;
4329 case PORT_C:
4330 return POWER_DOMAIN_PORT_DDI_C_4_LANES;
4331 case PORT_D:
4332 return POWER_DOMAIN_PORT_DDI_D_4_LANES;
4333 default:
4334 WARN_ON_ONCE(1);
4335 return POWER_DOMAIN_PORT_OTHER;
4336 }
4337 case INTEL_OUTPUT_ANALOG:
4338 return POWER_DOMAIN_PORT_CRT;
4339 case INTEL_OUTPUT_DSI:
4340 return POWER_DOMAIN_PORT_DSI;
4341 default:
4342 return POWER_DOMAIN_PORT_OTHER;
4343 }
4344}
4345
4346static unsigned long get_crtc_power_domains(struct drm_crtc *crtc)
4347{
4348 struct drm_device *dev = crtc->dev;
4349 struct intel_encoder *intel_encoder;
4350 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4351 enum pipe pipe = intel_crtc->pipe;
Imre Deak77d22dc2014-03-05 16:20:52 +02004352 unsigned long mask;
4353 enum transcoder transcoder;
4354
4355 transcoder = intel_pipe_to_cpu_transcoder(dev->dev_private, pipe);
4356
4357 mask = BIT(POWER_DOMAIN_PIPE(pipe));
4358 mask |= BIT(POWER_DOMAIN_TRANSCODER(transcoder));
Daniel Vetterfabf6e52014-05-29 14:10:22 +02004359 if (intel_crtc->config.pch_pfit.enabled ||
4360 intel_crtc->config.pch_pfit.force_thru)
Imre Deak77d22dc2014-03-05 16:20:52 +02004361 mask |= BIT(POWER_DOMAIN_PIPE_PANEL_FITTER(pipe));
4362
Imre Deak319be8a2014-03-04 19:22:57 +02004363 for_each_encoder_on_crtc(dev, crtc, intel_encoder)
4364 mask |= BIT(intel_display_port_power_domain(intel_encoder));
4365
Imre Deak77d22dc2014-03-05 16:20:52 +02004366 return mask;
4367}
4368
4369void intel_display_set_init_power(struct drm_i915_private *dev_priv,
4370 bool enable)
4371{
4372 if (dev_priv->power_domains.init_power_on == enable)
4373 return;
4374
4375 if (enable)
4376 intel_display_power_get(dev_priv, POWER_DOMAIN_INIT);
4377 else
4378 intel_display_power_put(dev_priv, POWER_DOMAIN_INIT);
4379
4380 dev_priv->power_domains.init_power_on = enable;
4381}
4382
4383static void modeset_update_crtc_power_domains(struct drm_device *dev)
4384{
4385 struct drm_i915_private *dev_priv = dev->dev_private;
4386 unsigned long pipe_domains[I915_MAX_PIPES] = { 0, };
4387 struct intel_crtc *crtc;
4388
4389 /*
4390 * First get all needed power domains, then put all unneeded, to avoid
4391 * any unnecessary toggling of the power wells.
4392 */
Damien Lespiaud3fcc802014-05-13 23:32:22 +01004393 for_each_intel_crtc(dev, crtc) {
Imre Deak77d22dc2014-03-05 16:20:52 +02004394 enum intel_display_power_domain domain;
4395
4396 if (!crtc->base.enabled)
4397 continue;
4398
Imre Deak319be8a2014-03-04 19:22:57 +02004399 pipe_domains[crtc->pipe] = get_crtc_power_domains(&crtc->base);
Imre Deak77d22dc2014-03-05 16:20:52 +02004400
4401 for_each_power_domain(domain, pipe_domains[crtc->pipe])
4402 intel_display_power_get(dev_priv, domain);
4403 }
4404
Damien Lespiaud3fcc802014-05-13 23:32:22 +01004405 for_each_intel_crtc(dev, crtc) {
Imre Deak77d22dc2014-03-05 16:20:52 +02004406 enum intel_display_power_domain domain;
4407
4408 for_each_power_domain(domain, crtc->enabled_power_domains)
4409 intel_display_power_put(dev_priv, domain);
4410
4411 crtc->enabled_power_domains = pipe_domains[crtc->pipe];
4412 }
4413
4414 intel_display_set_init_power(dev_priv, false);
4415}
4416
Ville Syrjälädfcab172014-06-13 13:37:47 +03004417/* returns HPLL frequency in kHz */
Ville Syrjäläf8bf63f2014-06-13 13:37:54 +03004418static int valleyview_get_vco(struct drm_i915_private *dev_priv)
Jesse Barnes30a970c2013-11-04 13:48:12 -08004419{
Jesse Barnes586f49d2013-11-04 16:06:59 -08004420 int hpll_freq, vco_freq[] = { 800, 1600, 2000, 2400 };
Jesse Barnes30a970c2013-11-04 13:48:12 -08004421
Jesse Barnes586f49d2013-11-04 16:06:59 -08004422 /* Obtain SKU information */
4423 mutex_lock(&dev_priv->dpio_lock);
4424 hpll_freq = vlv_cck_read(dev_priv, CCK_FUSE_REG) &
4425 CCK_FUSE_HPLL_FREQ_MASK;
4426 mutex_unlock(&dev_priv->dpio_lock);
Jesse Barnes30a970c2013-11-04 13:48:12 -08004427
Ville Syrjälädfcab172014-06-13 13:37:47 +03004428 return vco_freq[hpll_freq] * 1000;
Jesse Barnes30a970c2013-11-04 13:48:12 -08004429}
4430
Ville Syrjäläf8bf63f2014-06-13 13:37:54 +03004431static void vlv_update_cdclk(struct drm_device *dev)
4432{
4433 struct drm_i915_private *dev_priv = dev->dev_private;
4434
4435 dev_priv->vlv_cdclk_freq = dev_priv->display.get_display_clock_speed(dev);
4436 DRM_DEBUG_DRIVER("Current CD clock rate: %d kHz",
4437 dev_priv->vlv_cdclk_freq);
4438
4439 /*
4440 * Program the gmbus_freq based on the cdclk frequency.
4441 * BSpec erroneously claims we should aim for 4MHz, but
4442 * in fact 1MHz is the correct frequency.
4443 */
4444 I915_WRITE(GMBUSFREQ_VLV, dev_priv->vlv_cdclk_freq);
4445}
4446
Jesse Barnes30a970c2013-11-04 13:48:12 -08004447/* Adjust CDclk dividers to allow high res or save power if possible */
4448static void valleyview_set_cdclk(struct drm_device *dev, int cdclk)
4449{
4450 struct drm_i915_private *dev_priv = dev->dev_private;
4451 u32 val, cmd;
4452
Ville Syrjäläd197b7d2014-06-13 13:37:49 +03004453 WARN_ON(dev_priv->display.get_display_clock_speed(dev) != dev_priv->vlv_cdclk_freq);
Imre Deakd60c4472014-03-27 17:45:10 +02004454
Ville Syrjälädfcab172014-06-13 13:37:47 +03004455 if (cdclk >= 320000) /* jump to highest voltage for 400MHz too */
Jesse Barnes30a970c2013-11-04 13:48:12 -08004456 cmd = 2;
Ville Syrjälädfcab172014-06-13 13:37:47 +03004457 else if (cdclk == 266667)
Jesse Barnes30a970c2013-11-04 13:48:12 -08004458 cmd = 1;
4459 else
4460 cmd = 0;
4461
4462 mutex_lock(&dev_priv->rps.hw_lock);
4463 val = vlv_punit_read(dev_priv, PUNIT_REG_DSPFREQ);
4464 val &= ~DSPFREQGUAR_MASK;
4465 val |= (cmd << DSPFREQGUAR_SHIFT);
4466 vlv_punit_write(dev_priv, PUNIT_REG_DSPFREQ, val);
4467 if (wait_for((vlv_punit_read(dev_priv, PUNIT_REG_DSPFREQ) &
4468 DSPFREQSTAT_MASK) == (cmd << DSPFREQSTAT_SHIFT),
4469 50)) {
4470 DRM_ERROR("timed out waiting for CDclk change\n");
4471 }
4472 mutex_unlock(&dev_priv->rps.hw_lock);
4473
Ville Syrjälädfcab172014-06-13 13:37:47 +03004474 if (cdclk == 400000) {
Jesse Barnes30a970c2013-11-04 13:48:12 -08004475 u32 divider, vco;
4476
4477 vco = valleyview_get_vco(dev_priv);
Ville Syrjälädfcab172014-06-13 13:37:47 +03004478 divider = DIV_ROUND_CLOSEST(vco << 1, cdclk) - 1;
Jesse Barnes30a970c2013-11-04 13:48:12 -08004479
4480 mutex_lock(&dev_priv->dpio_lock);
4481 /* adjust cdclk divider */
4482 val = vlv_cck_read(dev_priv, CCK_DISPLAY_CLOCK_CONTROL);
Ville Syrjälä9cf33db2014-06-13 13:37:48 +03004483 val &= ~DISPLAY_FREQUENCY_VALUES;
Jesse Barnes30a970c2013-11-04 13:48:12 -08004484 val |= divider;
4485 vlv_cck_write(dev_priv, CCK_DISPLAY_CLOCK_CONTROL, val);
Ville Syrjäläa877e802014-06-13 13:37:52 +03004486
4487 if (wait_for((vlv_cck_read(dev_priv, CCK_DISPLAY_CLOCK_CONTROL) &
4488 DISPLAY_FREQUENCY_STATUS) == (divider << DISPLAY_FREQUENCY_STATUS_SHIFT),
4489 50))
4490 DRM_ERROR("timed out waiting for CDclk change\n");
Jesse Barnes30a970c2013-11-04 13:48:12 -08004491 mutex_unlock(&dev_priv->dpio_lock);
4492 }
4493
4494 mutex_lock(&dev_priv->dpio_lock);
4495 /* adjust self-refresh exit latency value */
4496 val = vlv_bunit_read(dev_priv, BUNIT_REG_BISOC);
4497 val &= ~0x7f;
4498
4499 /*
4500 * For high bandwidth configs, we set a higher latency in the bunit
4501 * so that the core display fetch happens in time to avoid underruns.
4502 */
Ville Syrjälädfcab172014-06-13 13:37:47 +03004503 if (cdclk == 400000)
Jesse Barnes30a970c2013-11-04 13:48:12 -08004504 val |= 4500 / 250; /* 4.5 usec */
4505 else
4506 val |= 3000 / 250; /* 3.0 usec */
4507 vlv_bunit_write(dev_priv, BUNIT_REG_BISOC, val);
4508 mutex_unlock(&dev_priv->dpio_lock);
4509
Ville Syrjäläf8bf63f2014-06-13 13:37:54 +03004510 vlv_update_cdclk(dev);
Jesse Barnes30a970c2013-11-04 13:48:12 -08004511}
4512
Jesse Barnes30a970c2013-11-04 13:48:12 -08004513static int valleyview_calc_cdclk(struct drm_i915_private *dev_priv,
4514 int max_pixclk)
4515{
Ville Syrjälä29dc7ef2014-06-13 13:37:50 +03004516 int vco = valleyview_get_vco(dev_priv);
4517 int freq_320 = (vco << 1) % 320000 != 0 ? 333333 : 320000;
4518
Jesse Barnes30a970c2013-11-04 13:48:12 -08004519 /*
4520 * Really only a few cases to deal with, as only 4 CDclks are supported:
4521 * 200MHz
4522 * 267MHz
Ville Syrjälä29dc7ef2014-06-13 13:37:50 +03004523 * 320/333MHz (depends on HPLL freq)
Jesse Barnes30a970c2013-11-04 13:48:12 -08004524 * 400MHz
4525 * So we check to see whether we're above 90% of the lower bin and
4526 * adjust if needed.
Ville Syrjäläe37c67a2014-06-13 13:37:51 +03004527 *
4528 * We seem to get an unstable or solid color picture at 200MHz.
4529 * Not sure what's wrong. For now use 200MHz only when all pipes
4530 * are off.
Jesse Barnes30a970c2013-11-04 13:48:12 -08004531 */
Ville Syrjälä29dc7ef2014-06-13 13:37:50 +03004532 if (max_pixclk > freq_320*9/10)
Ville Syrjälädfcab172014-06-13 13:37:47 +03004533 return 400000;
4534 else if (max_pixclk > 266667*9/10)
Ville Syrjälä29dc7ef2014-06-13 13:37:50 +03004535 return freq_320;
Ville Syrjäläe37c67a2014-06-13 13:37:51 +03004536 else if (max_pixclk > 0)
Ville Syrjälädfcab172014-06-13 13:37:47 +03004537 return 266667;
Ville Syrjäläe37c67a2014-06-13 13:37:51 +03004538 else
4539 return 200000;
Jesse Barnes30a970c2013-11-04 13:48:12 -08004540}
4541
Ville Syrjälä2f2d7aa2014-01-10 11:28:08 +02004542/* compute the max pixel clock for new configuration */
4543static int intel_mode_max_pixclk(struct drm_i915_private *dev_priv)
Jesse Barnes30a970c2013-11-04 13:48:12 -08004544{
4545 struct drm_device *dev = dev_priv->dev;
4546 struct intel_crtc *intel_crtc;
4547 int max_pixclk = 0;
4548
Damien Lespiaud3fcc802014-05-13 23:32:22 +01004549 for_each_intel_crtc(dev, intel_crtc) {
Ville Syrjälä2f2d7aa2014-01-10 11:28:08 +02004550 if (intel_crtc->new_enabled)
Jesse Barnes30a970c2013-11-04 13:48:12 -08004551 max_pixclk = max(max_pixclk,
Ville Syrjälä2f2d7aa2014-01-10 11:28:08 +02004552 intel_crtc->new_config->adjusted_mode.crtc_clock);
Jesse Barnes30a970c2013-11-04 13:48:12 -08004553 }
4554
4555 return max_pixclk;
4556}
4557
4558static void valleyview_modeset_global_pipes(struct drm_device *dev,
Ville Syrjälä2f2d7aa2014-01-10 11:28:08 +02004559 unsigned *prepare_pipes)
Jesse Barnes30a970c2013-11-04 13:48:12 -08004560{
4561 struct drm_i915_private *dev_priv = dev->dev_private;
4562 struct intel_crtc *intel_crtc;
Ville Syrjälä2f2d7aa2014-01-10 11:28:08 +02004563 int max_pixclk = intel_mode_max_pixclk(dev_priv);
Jesse Barnes30a970c2013-11-04 13:48:12 -08004564
Imre Deakd60c4472014-03-27 17:45:10 +02004565 if (valleyview_calc_cdclk(dev_priv, max_pixclk) ==
4566 dev_priv->vlv_cdclk_freq)
Jesse Barnes30a970c2013-11-04 13:48:12 -08004567 return;
4568
Ville Syrjälä2f2d7aa2014-01-10 11:28:08 +02004569 /* disable/enable all currently active pipes while we change cdclk */
Damien Lespiaud3fcc802014-05-13 23:32:22 +01004570 for_each_intel_crtc(dev, intel_crtc)
Jesse Barnes30a970c2013-11-04 13:48:12 -08004571 if (intel_crtc->base.enabled)
4572 *prepare_pipes |= (1 << intel_crtc->pipe);
4573}
4574
4575static void valleyview_modeset_global_resources(struct drm_device *dev)
4576{
4577 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjälä2f2d7aa2014-01-10 11:28:08 +02004578 int max_pixclk = intel_mode_max_pixclk(dev_priv);
Jesse Barnes30a970c2013-11-04 13:48:12 -08004579 int req_cdclk = valleyview_calc_cdclk(dev_priv, max_pixclk);
4580
Imre Deakd60c4472014-03-27 17:45:10 +02004581 if (req_cdclk != dev_priv->vlv_cdclk_freq)
Jesse Barnes30a970c2013-11-04 13:48:12 -08004582 valleyview_set_cdclk(dev, req_cdclk);
Imre Deak77961eb2014-03-05 16:20:56 +02004583 modeset_update_crtc_power_domains(dev);
Jesse Barnes30a970c2013-11-04 13:48:12 -08004584}
4585
Jesse Barnes89b667f2013-04-18 14:51:36 -07004586static void valleyview_crtc_enable(struct drm_crtc *crtc)
4587{
4588 struct drm_device *dev = crtc->dev;
Daniel Vetter5b18e572014-04-24 23:55:06 +02004589 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes89b667f2013-04-18 14:51:36 -07004590 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4591 struct intel_encoder *encoder;
4592 int pipe = intel_crtc->pipe;
Daniel Vetter5b18e572014-04-24 23:55:06 +02004593 int plane = intel_crtc->plane;
Jani Nikula23538ef2013-08-27 15:12:22 +03004594 bool is_dsi;
Daniel Vetter5b18e572014-04-24 23:55:06 +02004595 u32 dspcntr;
Jesse Barnes89b667f2013-04-18 14:51:36 -07004596
4597 WARN_ON(!crtc->enabled);
4598
4599 if (intel_crtc->active)
4600 return;
4601
Shobhit Kumar8525a232014-06-25 12:20:39 +05304602 is_dsi = intel_pipe_has_type(crtc, INTEL_OUTPUT_DSI);
4603
4604 if (!is_dsi && !IS_CHERRYVIEW(dev))
4605 vlv_prepare_pll(intel_crtc);
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02004606
Daniel Vetter5b18e572014-04-24 23:55:06 +02004607 /* Set up the display plane register */
4608 dspcntr = DISPPLANE_GAMMA_ENABLE;
4609
4610 if (intel_crtc->config.has_dp_encoder)
4611 intel_dp_set_m_n(intel_crtc);
4612
4613 intel_set_pipe_timings(intel_crtc);
4614
4615 /* pipesrc and dspsize control the size that is scaled from,
4616 * which should always be the user's requested size.
4617 */
4618 I915_WRITE(DSPSIZE(plane),
4619 ((intel_crtc->config.pipe_src_h - 1) << 16) |
4620 (intel_crtc->config.pipe_src_w - 1));
4621 I915_WRITE(DSPPOS(plane), 0);
4622
4623 i9xx_set_pipeconf(intel_crtc);
4624
4625 I915_WRITE(DSPCNTR(plane), dspcntr);
4626 POSTING_READ(DSPCNTR(plane));
4627
4628 dev_priv->display.update_primary_plane(crtc, crtc->primary->fb,
4629 crtc->x, crtc->y);
4630
Jesse Barnes89b667f2013-04-18 14:51:36 -07004631 intel_crtc->active = true;
Jesse Barnes89b667f2013-04-18 14:51:36 -07004632
Ville Syrjälä4a3436e2014-05-16 19:40:25 +03004633 intel_set_cpu_fifo_underrun_reporting(dev, pipe, true);
4634
Jesse Barnes89b667f2013-04-18 14:51:36 -07004635 for_each_encoder_on_crtc(dev, crtc, encoder)
4636 if (encoder->pre_pll_enable)
4637 encoder->pre_pll_enable(encoder);
4638
Chon Ming Lee9d556c92014-05-02 14:27:47 +03004639 if (!is_dsi) {
4640 if (IS_CHERRYVIEW(dev))
4641 chv_enable_pll(intel_crtc);
4642 else
4643 vlv_enable_pll(intel_crtc);
4644 }
Jesse Barnes89b667f2013-04-18 14:51:36 -07004645
4646 for_each_encoder_on_crtc(dev, crtc, encoder)
4647 if (encoder->pre_enable)
4648 encoder->pre_enable(encoder);
4649
Jesse Barnes2dd24552013-04-25 12:55:01 -07004650 i9xx_pfit_enable(intel_crtc);
4651
Ville Syrjälä63cbb072013-06-04 13:48:59 +03004652 intel_crtc_load_lut(crtc);
4653
Ville Syrjäläf37fcc22013-09-10 11:39:55 +03004654 intel_update_watermarks(crtc);
Paulo Zanonie1fdc472014-01-17 13:51:12 -02004655 intel_enable_pipe(intel_crtc);
Daniel Vetterbe6a6f82014-04-15 18:41:22 +02004656
Jani Nikula50049452013-07-30 12:20:32 +03004657 for_each_encoder_on_crtc(dev, crtc, encoder)
4658 encoder->enable(encoder);
Ville Syrjälä9ab04602014-05-08 19:23:14 +03004659
4660 intel_crtc_enable_planes(crtc);
Daniel Vetterd40d9182014-05-21 11:45:40 +02004661
Ville Syrjälä56b80e12014-05-16 19:40:22 +03004662 /* Underruns don't raise interrupts, so check manually. */
4663 i9xx_check_fifo_underruns(dev);
Jesse Barnes89b667f2013-04-18 14:51:36 -07004664}
4665
Daniel Vetterf13c2ef2014-04-24 23:55:10 +02004666static void i9xx_set_pll_dividers(struct intel_crtc *crtc)
4667{
4668 struct drm_device *dev = crtc->base.dev;
4669 struct drm_i915_private *dev_priv = dev->dev_private;
4670
4671 I915_WRITE(FP0(crtc->pipe), crtc->config.dpll_hw_state.fp0);
4672 I915_WRITE(FP1(crtc->pipe), crtc->config.dpll_hw_state.fp1);
4673}
4674
Jesse Barnes0b8765c62010-09-10 10:31:34 -07004675static void i9xx_crtc_enable(struct drm_crtc *crtc)
Zhenyu Wang2c072452009-06-05 15:38:42 +08004676{
4677 struct drm_device *dev = crtc->dev;
Daniel Vetter5b18e572014-04-24 23:55:06 +02004678 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes79e53942008-11-07 14:24:08 -08004679 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02004680 struct intel_encoder *encoder;
Jesse Barnes79e53942008-11-07 14:24:08 -08004681 int pipe = intel_crtc->pipe;
Daniel Vetter5b18e572014-04-24 23:55:06 +02004682 int plane = intel_crtc->plane;
4683 u32 dspcntr;
Jesse Barnes79e53942008-11-07 14:24:08 -08004684
Daniel Vetter08a48462012-07-02 11:43:47 +02004685 WARN_ON(!crtc->enabled);
4686
Chris Wilsonf7abfe82010-09-13 14:19:16 +01004687 if (intel_crtc->active)
4688 return;
4689
Daniel Vetterf13c2ef2014-04-24 23:55:10 +02004690 i9xx_set_pll_dividers(intel_crtc);
4691
Daniel Vetter5b18e572014-04-24 23:55:06 +02004692 /* Set up the display plane register */
4693 dspcntr = DISPPLANE_GAMMA_ENABLE;
4694
4695 if (pipe == 0)
4696 dspcntr &= ~DISPPLANE_SEL_PIPE_MASK;
4697 else
4698 dspcntr |= DISPPLANE_SEL_PIPE_B;
4699
4700 if (intel_crtc->config.has_dp_encoder)
4701 intel_dp_set_m_n(intel_crtc);
4702
4703 intel_set_pipe_timings(intel_crtc);
4704
4705 /* pipesrc and dspsize control the size that is scaled from,
4706 * which should always be the user's requested size.
4707 */
4708 I915_WRITE(DSPSIZE(plane),
4709 ((intel_crtc->config.pipe_src_h - 1) << 16) |
4710 (intel_crtc->config.pipe_src_w - 1));
4711 I915_WRITE(DSPPOS(plane), 0);
4712
4713 i9xx_set_pipeconf(intel_crtc);
4714
4715 I915_WRITE(DSPCNTR(plane), dspcntr);
4716 POSTING_READ(DSPCNTR(plane));
4717
4718 dev_priv->display.update_primary_plane(crtc, crtc->primary->fb,
4719 crtc->x, crtc->y);
4720
Chris Wilsonf7abfe82010-09-13 14:19:16 +01004721 intel_crtc->active = true;
Chris Wilson6b383a72010-09-13 13:54:26 +01004722
Ville Syrjälä4a3436e2014-05-16 19:40:25 +03004723 if (!IS_GEN2(dev))
4724 intel_set_cpu_fifo_underrun_reporting(dev, pipe, true);
4725
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02004726 for_each_encoder_on_crtc(dev, crtc, encoder)
Mika Kuoppala9d6d9f12013-02-08 16:35:38 +02004727 if (encoder->pre_enable)
4728 encoder->pre_enable(encoder);
4729
Daniel Vetterf6736a12013-06-05 13:34:30 +02004730 i9xx_enable_pll(intel_crtc);
4731
Jesse Barnes2dd24552013-04-25 12:55:01 -07004732 i9xx_pfit_enable(intel_crtc);
4733
Ville Syrjälä63cbb072013-06-04 13:48:59 +03004734 intel_crtc_load_lut(crtc);
4735
Ville Syrjäläf37fcc22013-09-10 11:39:55 +03004736 intel_update_watermarks(crtc);
Paulo Zanonie1fdc472014-01-17 13:51:12 -02004737 intel_enable_pipe(intel_crtc);
Daniel Vetterbe6a6f82014-04-15 18:41:22 +02004738
Daniel Vetterfa5c73b2012-07-01 23:24:36 +02004739 for_each_encoder_on_crtc(dev, crtc, encoder)
4740 encoder->enable(encoder);
Ville Syrjälä9ab04602014-05-08 19:23:14 +03004741
4742 intel_crtc_enable_planes(crtc);
Daniel Vetterd40d9182014-05-21 11:45:40 +02004743
Ville Syrjälä4a3436e2014-05-16 19:40:25 +03004744 /*
4745 * Gen2 reports pipe underruns whenever all planes are disabled.
4746 * So don't enable underrun reporting before at least some planes
4747 * are enabled.
4748 * FIXME: Need to fix the logic to work when we turn off all planes
4749 * but leave the pipe running.
4750 */
4751 if (IS_GEN2(dev))
4752 intel_set_cpu_fifo_underrun_reporting(dev, pipe, true);
4753
Ville Syrjälä56b80e12014-05-16 19:40:22 +03004754 /* Underruns don't raise interrupts, so check manually. */
4755 i9xx_check_fifo_underruns(dev);
Jesse Barnes0b8765c62010-09-10 10:31:34 -07004756}
4757
Daniel Vetter87476d62013-04-11 16:29:06 +02004758static void i9xx_pfit_disable(struct intel_crtc *crtc)
4759{
4760 struct drm_device *dev = crtc->base.dev;
4761 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter328d8e82013-05-08 10:36:31 +02004762
4763 if (!crtc->config.gmch_pfit.control)
4764 return;
Daniel Vetter87476d62013-04-11 16:29:06 +02004765
4766 assert_pipe_disabled(dev_priv, crtc->pipe);
4767
Daniel Vetter328d8e82013-05-08 10:36:31 +02004768 DRM_DEBUG_DRIVER("disabling pfit, current: 0x%08x\n",
4769 I915_READ(PFIT_CONTROL));
4770 I915_WRITE(PFIT_CONTROL, 0);
Daniel Vetter87476d62013-04-11 16:29:06 +02004771}
4772
Jesse Barnes0b8765c62010-09-10 10:31:34 -07004773static void i9xx_crtc_disable(struct drm_crtc *crtc)
4774{
4775 struct drm_device *dev = crtc->dev;
4776 struct drm_i915_private *dev_priv = dev->dev_private;
4777 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02004778 struct intel_encoder *encoder;
Jesse Barnes0b8765c62010-09-10 10:31:34 -07004779 int pipe = intel_crtc->pipe;
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02004780
Chris Wilsonf7abfe82010-09-13 14:19:16 +01004781 if (!intel_crtc->active)
4782 return;
4783
Ville Syrjälä4a3436e2014-05-16 19:40:25 +03004784 /*
4785 * Gen2 reports pipe underruns whenever all planes are disabled.
4786 * So diasble underrun reporting before all the planes get disabled.
4787 * FIXME: Need to fix the logic to work when we turn off all planes
4788 * but leave the pipe running.
4789 */
4790 if (IS_GEN2(dev))
4791 intel_set_cpu_fifo_underrun_reporting(dev, pipe, false);
4792
Imre Deak564ed192014-06-13 14:54:21 +03004793 /*
4794 * Vblank time updates from the shadow to live plane control register
4795 * are blocked if the memory self-refresh mode is active at that
4796 * moment. So to make sure the plane gets truly disabled, disable
4797 * first the self-refresh mode. The self-refresh enable bit in turn
4798 * will be checked/applied by the HW only at the next frame start
4799 * event which is after the vblank start event, so we need to have a
4800 * wait-for-vblank between disabling the plane and the pipe.
4801 */
4802 intel_set_memory_cxsr(dev_priv, false);
Ville Syrjälä9ab04602014-05-08 19:23:14 +03004803 intel_crtc_disable_planes(crtc);
4804
Daniel Vetterea9d7582012-07-10 10:42:52 +02004805 for_each_encoder_on_crtc(dev, crtc, encoder)
4806 encoder->disable(encoder);
4807
Ville Syrjälä6304cd92014-04-25 13:30:12 +03004808 /*
4809 * On gen2 planes are double buffered but the pipe isn't, so we must
4810 * wait for planes to fully turn off before disabling the pipe.
Imre Deak564ed192014-06-13 14:54:21 +03004811 * We also need to wait on all gmch platforms because of the
4812 * self-refresh mode constraint explained above.
Ville Syrjälä6304cd92014-04-25 13:30:12 +03004813 */
Imre Deak564ed192014-06-13 14:54:21 +03004814 intel_wait_for_vblank(dev, pipe);
Ville Syrjälä6304cd92014-04-25 13:30:12 +03004815
Jesse Barnesb24e7172011-01-04 15:09:30 -08004816 intel_disable_pipe(dev_priv, pipe);
Mika Kuoppala24a1f162013-02-08 16:35:37 +02004817
Daniel Vetter87476d62013-04-11 16:29:06 +02004818 i9xx_pfit_disable(intel_crtc);
Mika Kuoppala24a1f162013-02-08 16:35:37 +02004819
Jesse Barnes89b667f2013-04-18 14:51:36 -07004820 for_each_encoder_on_crtc(dev, crtc, encoder)
4821 if (encoder->post_disable)
4822 encoder->post_disable(encoder);
4823
Chon Ming Lee076ed3b2014-04-09 13:28:17 +03004824 if (!intel_pipe_has_type(crtc, INTEL_OUTPUT_DSI)) {
4825 if (IS_CHERRYVIEW(dev))
4826 chv_disable_pll(dev_priv, pipe);
4827 else if (IS_VALLEYVIEW(dev))
4828 vlv_disable_pll(dev_priv, pipe);
4829 else
4830 i9xx_disable_pll(dev_priv, pipe);
4831 }
Jesse Barnes0b8765c62010-09-10 10:31:34 -07004832
Ville Syrjälä4a3436e2014-05-16 19:40:25 +03004833 if (!IS_GEN2(dev))
4834 intel_set_cpu_fifo_underrun_reporting(dev, pipe, false);
4835
Chris Wilsonf7abfe82010-09-13 14:19:16 +01004836 intel_crtc->active = false;
Ville Syrjälä46ba6142013-09-10 11:40:40 +03004837 intel_update_watermarks(crtc);
Ville Syrjäläf37fcc22013-09-10 11:39:55 +03004838
Daniel Vetterefa96242014-04-24 23:55:02 +02004839 mutex_lock(&dev->struct_mutex);
Chris Wilson6b383a72010-09-13 13:54:26 +01004840 intel_update_fbc(dev);
Daniel Vetterefa96242014-04-24 23:55:02 +02004841 mutex_unlock(&dev->struct_mutex);
Jesse Barnes0b8765c62010-09-10 10:31:34 -07004842}
4843
Jesse Barnesee7b9f92012-04-20 17:11:53 +01004844static void i9xx_crtc_off(struct drm_crtc *crtc)
4845{
4846}
4847
Daniel Vetter976f8a22012-07-08 22:34:21 +02004848static void intel_crtc_update_sarea(struct drm_crtc *crtc,
4849 bool enabled)
Zhenyu Wang2c072452009-06-05 15:38:42 +08004850{
4851 struct drm_device *dev = crtc->dev;
4852 struct drm_i915_master_private *master_priv;
4853 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4854 int pipe = intel_crtc->pipe;
Jesse Barnes79e53942008-11-07 14:24:08 -08004855
4856 if (!dev->primary->master)
4857 return;
4858
4859 master_priv = dev->primary->master->driver_priv;
4860 if (!master_priv->sarea_priv)
4861 return;
4862
Jesse Barnes79e53942008-11-07 14:24:08 -08004863 switch (pipe) {
4864 case 0:
4865 master_priv->sarea_priv->pipeA_w = enabled ? crtc->mode.hdisplay : 0;
4866 master_priv->sarea_priv->pipeA_h = enabled ? crtc->mode.vdisplay : 0;
4867 break;
4868 case 1:
4869 master_priv->sarea_priv->pipeB_w = enabled ? crtc->mode.hdisplay : 0;
4870 master_priv->sarea_priv->pipeB_h = enabled ? crtc->mode.vdisplay : 0;
4871 break;
4872 default:
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08004873 DRM_ERROR("Can't update pipe %c in SAREA\n", pipe_name(pipe));
Jesse Barnes79e53942008-11-07 14:24:08 -08004874 break;
4875 }
Jesse Barnes79e53942008-11-07 14:24:08 -08004876}
4877
Daniel Vetter976f8a22012-07-08 22:34:21 +02004878/**
4879 * Sets the power management mode of the pipe and plane.
4880 */
4881void intel_crtc_update_dpms(struct drm_crtc *crtc)
Chris Wilsoncdd59982010-09-08 16:30:16 +01004882{
Chris Wilsoncdd59982010-09-08 16:30:16 +01004883 struct drm_device *dev = crtc->dev;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01004884 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter0e572fe2014-04-24 23:55:42 +02004885 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetter976f8a22012-07-08 22:34:21 +02004886 struct intel_encoder *intel_encoder;
Daniel Vetter0e572fe2014-04-24 23:55:42 +02004887 enum intel_display_power_domain domain;
4888 unsigned long domains;
Daniel Vetter976f8a22012-07-08 22:34:21 +02004889 bool enable = false;
Chris Wilsoncdd59982010-09-08 16:30:16 +01004890
Daniel Vetter976f8a22012-07-08 22:34:21 +02004891 for_each_encoder_on_crtc(dev, crtc, intel_encoder)
4892 enable |= intel_encoder->connectors_active;
4893
Daniel Vetter0e572fe2014-04-24 23:55:42 +02004894 if (enable) {
4895 if (!intel_crtc->active) {
4896 /*
4897 * FIXME: DDI plls and relevant code isn't converted
4898 * yet, so do runtime PM for DPMS only for all other
4899 * platforms for now.
4900 */
4901 if (!HAS_DDI(dev)) {
4902 domains = get_crtc_power_domains(crtc);
4903 for_each_power_domain(domain, domains)
4904 intel_display_power_get(dev_priv, domain);
4905 intel_crtc->enabled_power_domains = domains;
4906 }
4907
4908 dev_priv->display.crtc_enable(crtc);
4909 }
4910 } else {
4911 if (intel_crtc->active) {
4912 dev_priv->display.crtc_disable(crtc);
4913
4914 if (!HAS_DDI(dev)) {
4915 domains = intel_crtc->enabled_power_domains;
4916 for_each_power_domain(domain, domains)
4917 intel_display_power_put(dev_priv, domain);
4918 intel_crtc->enabled_power_domains = 0;
4919 }
4920 }
4921 }
Daniel Vetter976f8a22012-07-08 22:34:21 +02004922
4923 intel_crtc_update_sarea(crtc, enable);
4924}
4925
Daniel Vetter976f8a22012-07-08 22:34:21 +02004926static void intel_crtc_disable(struct drm_crtc *crtc)
4927{
4928 struct drm_device *dev = crtc->dev;
4929 struct drm_connector *connector;
4930 struct drm_i915_private *dev_priv = dev->dev_private;
Matt Roper2ff8fde2014-07-08 07:50:07 -07004931 struct drm_i915_gem_object *old_obj = intel_fb_obj(crtc->primary->fb);
Daniel Vettera071fa02014-06-18 23:28:09 +02004932 enum pipe pipe = to_intel_crtc(crtc)->pipe;
Daniel Vetter976f8a22012-07-08 22:34:21 +02004933
4934 /* crtc should still be enabled when we disable it. */
4935 WARN_ON(!crtc->enabled);
4936
4937 dev_priv->display.crtc_disable(crtc);
4938 intel_crtc_update_sarea(crtc, false);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01004939 dev_priv->display.off(crtc);
4940
Chris Wilson931872f2012-01-16 23:01:13 +00004941 assert_plane_disabled(dev->dev_private, to_intel_crtc(crtc)->plane);
Daniel Vettera071fa02014-06-18 23:28:09 +02004942 assert_cursor_disabled(dev_priv, pipe);
4943 assert_pipe_disabled(dev->dev_private, pipe);
Chris Wilsoncdd59982010-09-08 16:30:16 +01004944
Matt Roperf4510a22014-04-01 15:22:40 -07004945 if (crtc->primary->fb) {
Chris Wilsoncdd59982010-09-08 16:30:16 +01004946 mutex_lock(&dev->struct_mutex);
Daniel Vettera071fa02014-06-18 23:28:09 +02004947 intel_unpin_fb_obj(old_obj);
4948 i915_gem_track_fb(old_obj, NULL,
4949 INTEL_FRONTBUFFER_PRIMARY(pipe));
Chris Wilsoncdd59982010-09-08 16:30:16 +01004950 mutex_unlock(&dev->struct_mutex);
Matt Roperf4510a22014-04-01 15:22:40 -07004951 crtc->primary->fb = NULL;
Daniel Vetter976f8a22012-07-08 22:34:21 +02004952 }
4953
4954 /* Update computed state. */
4955 list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
4956 if (!connector->encoder || !connector->encoder->crtc)
4957 continue;
4958
4959 if (connector->encoder->crtc != crtc)
4960 continue;
4961
4962 connector->dpms = DRM_MODE_DPMS_OFF;
4963 to_intel_encoder(connector->encoder)->connectors_active = false;
Chris Wilsoncdd59982010-09-08 16:30:16 +01004964 }
4965}
4966
Chris Wilsonea5b2132010-08-04 13:50:23 +01004967void intel_encoder_destroy(struct drm_encoder *encoder)
4968{
Chris Wilson4ef69c72010-09-09 15:14:28 +01004969 struct intel_encoder *intel_encoder = to_intel_encoder(encoder);
Chris Wilsonea5b2132010-08-04 13:50:23 +01004970
Chris Wilsonea5b2132010-08-04 13:50:23 +01004971 drm_encoder_cleanup(encoder);
4972 kfree(intel_encoder);
4973}
4974
Damien Lespiau92373292013-08-08 22:28:57 +01004975/* Simple dpms helper for encoders with just one connector, no cloning and only
Daniel Vetter5ab432e2012-06-30 08:59:56 +02004976 * one kind of off state. It clamps all !ON modes to fully OFF and changes the
4977 * state of the entire output pipe. */
Damien Lespiau92373292013-08-08 22:28:57 +01004978static void intel_encoder_dpms(struct intel_encoder *encoder, int mode)
Daniel Vetter5ab432e2012-06-30 08:59:56 +02004979{
4980 if (mode == DRM_MODE_DPMS_ON) {
4981 encoder->connectors_active = true;
4982
Daniel Vetterb2cabb02012-07-01 22:42:24 +02004983 intel_crtc_update_dpms(encoder->base.crtc);
Daniel Vetter5ab432e2012-06-30 08:59:56 +02004984 } else {
4985 encoder->connectors_active = false;
4986
Daniel Vetterb2cabb02012-07-01 22:42:24 +02004987 intel_crtc_update_dpms(encoder->base.crtc);
Daniel Vetter5ab432e2012-06-30 08:59:56 +02004988 }
4989}
4990
Daniel Vetter0a91ca22012-07-02 21:54:27 +02004991/* Cross check the actual hw state with our own modeset state tracking (and it's
4992 * internal consistency). */
Daniel Vetterb9805142012-08-31 17:37:33 +02004993static void intel_connector_check_state(struct intel_connector *connector)
Daniel Vetter0a91ca22012-07-02 21:54:27 +02004994{
4995 if (connector->get_hw_state(connector)) {
4996 struct intel_encoder *encoder = connector->encoder;
4997 struct drm_crtc *crtc;
4998 bool encoder_enabled;
4999 enum pipe pipe;
5000
5001 DRM_DEBUG_KMS("[CONNECTOR:%d:%s]\n",
5002 connector->base.base.id,
Jani Nikulac23cc412014-06-03 14:56:17 +03005003 connector->base.name);
Daniel Vetter0a91ca22012-07-02 21:54:27 +02005004
5005 WARN(connector->base.dpms == DRM_MODE_DPMS_OFF,
5006 "wrong connector dpms state\n");
5007 WARN(connector->base.encoder != &encoder->base,
5008 "active connector not linked to encoder\n");
5009 WARN(!encoder->connectors_active,
5010 "encoder->connectors_active not set\n");
5011
5012 encoder_enabled = encoder->get_hw_state(encoder, &pipe);
5013 WARN(!encoder_enabled, "encoder not enabled\n");
5014 if (WARN_ON(!encoder->base.crtc))
5015 return;
5016
5017 crtc = encoder->base.crtc;
5018
5019 WARN(!crtc->enabled, "crtc not enabled\n");
5020 WARN(!to_intel_crtc(crtc)->active, "crtc not active\n");
5021 WARN(pipe != to_intel_crtc(crtc)->pipe,
5022 "encoder active on the wrong pipe\n");
5023 }
5024}
5025
Daniel Vetter5ab432e2012-06-30 08:59:56 +02005026/* Even simpler default implementation, if there's really no special case to
5027 * consider. */
5028void intel_connector_dpms(struct drm_connector *connector, int mode)
5029{
Daniel Vetter5ab432e2012-06-30 08:59:56 +02005030 /* All the simple cases only support two dpms states. */
5031 if (mode != DRM_MODE_DPMS_ON)
5032 mode = DRM_MODE_DPMS_OFF;
5033
5034 if (mode == connector->dpms)
5035 return;
5036
5037 connector->dpms = mode;
5038
5039 /* Only need to change hw state when actually enabled */
Chris Wilsonc9976dc2013-09-29 19:15:07 +01005040 if (connector->encoder)
5041 intel_encoder_dpms(to_intel_encoder(connector->encoder), mode);
Daniel Vetter0a91ca22012-07-02 21:54:27 +02005042
Daniel Vetterb9805142012-08-31 17:37:33 +02005043 intel_modeset_check_state(connector->dev);
Daniel Vetter5ab432e2012-06-30 08:59:56 +02005044}
5045
Daniel Vetterf0947c32012-07-02 13:10:34 +02005046/* Simple connector->get_hw_state implementation for encoders that support only
5047 * one connector and no cloning and hence the encoder state determines the state
5048 * of the connector. */
5049bool intel_connector_get_hw_state(struct intel_connector *connector)
5050{
Daniel Vetter24929352012-07-02 20:28:59 +02005051 enum pipe pipe = 0;
Daniel Vetterf0947c32012-07-02 13:10:34 +02005052 struct intel_encoder *encoder = connector->encoder;
5053
5054 return encoder->get_hw_state(encoder, &pipe);
5055}
5056
Daniel Vetter1857e1d2013-04-29 19:34:16 +02005057static bool ironlake_check_fdi_lanes(struct drm_device *dev, enum pipe pipe,
5058 struct intel_crtc_config *pipe_config)
5059{
5060 struct drm_i915_private *dev_priv = dev->dev_private;
5061 struct intel_crtc *pipe_B_crtc =
5062 to_intel_crtc(dev_priv->pipe_to_crtc_mapping[PIPE_B]);
5063
5064 DRM_DEBUG_KMS("checking fdi config on pipe %c, lanes %i\n",
5065 pipe_name(pipe), pipe_config->fdi_lanes);
5066 if (pipe_config->fdi_lanes > 4) {
5067 DRM_DEBUG_KMS("invalid fdi lane config on pipe %c: %i lanes\n",
5068 pipe_name(pipe), pipe_config->fdi_lanes);
5069 return false;
5070 }
5071
Paulo Zanonibafb6552013-11-02 21:07:44 -07005072 if (IS_HASWELL(dev) || IS_BROADWELL(dev)) {
Daniel Vetter1857e1d2013-04-29 19:34:16 +02005073 if (pipe_config->fdi_lanes > 2) {
5074 DRM_DEBUG_KMS("only 2 lanes on haswell, required: %i lanes\n",
5075 pipe_config->fdi_lanes);
5076 return false;
5077 } else {
5078 return true;
5079 }
5080 }
5081
5082 if (INTEL_INFO(dev)->num_pipes == 2)
5083 return true;
5084
5085 /* Ivybridge 3 pipe is really complicated */
5086 switch (pipe) {
5087 case PIPE_A:
5088 return true;
5089 case PIPE_B:
5090 if (dev_priv->pipe_to_crtc_mapping[PIPE_C]->enabled &&
5091 pipe_config->fdi_lanes > 2) {
5092 DRM_DEBUG_KMS("invalid shared fdi lane config on pipe %c: %i lanes\n",
5093 pipe_name(pipe), pipe_config->fdi_lanes);
5094 return false;
5095 }
5096 return true;
5097 case PIPE_C:
Daniel Vetter1e833f42013-02-19 22:31:57 +01005098 if (!pipe_has_enabled_pch(pipe_B_crtc) ||
Daniel Vetter1857e1d2013-04-29 19:34:16 +02005099 pipe_B_crtc->config.fdi_lanes <= 2) {
5100 if (pipe_config->fdi_lanes > 2) {
5101 DRM_DEBUG_KMS("invalid shared fdi lane config on pipe %c: %i lanes\n",
5102 pipe_name(pipe), pipe_config->fdi_lanes);
5103 return false;
5104 }
5105 } else {
5106 DRM_DEBUG_KMS("fdi link B uses too many lanes to enable link C\n");
5107 return false;
5108 }
5109 return true;
5110 default:
5111 BUG();
5112 }
5113}
5114
Daniel Vettere29c22c2013-02-21 00:00:16 +01005115#define RETRY 1
5116static int ironlake_fdi_compute_config(struct intel_crtc *intel_crtc,
5117 struct intel_crtc_config *pipe_config)
Daniel Vetter877d48d2013-04-19 11:24:43 +02005118{
Daniel Vetter1857e1d2013-04-29 19:34:16 +02005119 struct drm_device *dev = intel_crtc->base.dev;
Daniel Vetter877d48d2013-04-19 11:24:43 +02005120 struct drm_display_mode *adjusted_mode = &pipe_config->adjusted_mode;
Daniel Vetterff9a6752013-06-01 17:16:21 +02005121 int lane, link_bw, fdi_dotclock;
Daniel Vettere29c22c2013-02-21 00:00:16 +01005122 bool setup_ok, needs_recompute = false;
Daniel Vetter877d48d2013-04-19 11:24:43 +02005123
Daniel Vettere29c22c2013-02-21 00:00:16 +01005124retry:
Daniel Vetter877d48d2013-04-19 11:24:43 +02005125 /* FDI is a binary signal running at ~2.7GHz, encoding
5126 * each output octet as 10 bits. The actual frequency
5127 * is stored as a divider into a 100MHz clock, and the
5128 * mode pixel clock is stored in units of 1KHz.
5129 * Hence the bw of each lane in terms of the mode signal
5130 * is:
5131 */
5132 link_bw = intel_fdi_link_freq(dev) * MHz(100)/KHz(1)/10;
5133
Damien Lespiau241bfc32013-09-25 16:45:37 +01005134 fdi_dotclock = adjusted_mode->crtc_clock;
Daniel Vetter877d48d2013-04-19 11:24:43 +02005135
Daniel Vetter2bd89a02013-06-01 17:16:19 +02005136 lane = ironlake_get_lanes_required(fdi_dotclock, link_bw,
Daniel Vetter877d48d2013-04-19 11:24:43 +02005137 pipe_config->pipe_bpp);
5138
5139 pipe_config->fdi_lanes = lane;
5140
Daniel Vetter2bd89a02013-06-01 17:16:19 +02005141 intel_link_compute_m_n(pipe_config->pipe_bpp, lane, fdi_dotclock,
Daniel Vetter877d48d2013-04-19 11:24:43 +02005142 link_bw, &pipe_config->fdi_m_n);
Daniel Vetter1857e1d2013-04-29 19:34:16 +02005143
Daniel Vettere29c22c2013-02-21 00:00:16 +01005144 setup_ok = ironlake_check_fdi_lanes(intel_crtc->base.dev,
5145 intel_crtc->pipe, pipe_config);
5146 if (!setup_ok && pipe_config->pipe_bpp > 6*3) {
5147 pipe_config->pipe_bpp -= 2*3;
5148 DRM_DEBUG_KMS("fdi link bw constraint, reducing pipe bpp to %i\n",
5149 pipe_config->pipe_bpp);
5150 needs_recompute = true;
5151 pipe_config->bw_constrained = true;
5152
5153 goto retry;
5154 }
5155
5156 if (needs_recompute)
5157 return RETRY;
5158
5159 return setup_ok ? 0 : -EINVAL;
Daniel Vetter877d48d2013-04-19 11:24:43 +02005160}
5161
Paulo Zanoni42db64e2013-05-31 16:33:22 -03005162static void hsw_compute_ips_config(struct intel_crtc *crtc,
5163 struct intel_crtc_config *pipe_config)
5164{
Jani Nikulad330a952014-01-21 11:24:25 +02005165 pipe_config->ips_enabled = i915.enable_ips &&
Paulo Zanoni3c4ca582013-05-31 16:33:23 -03005166 hsw_crtc_supports_ips(crtc) &&
Jesse Barnesb6dfdc92013-07-25 10:06:50 -07005167 pipe_config->pipe_bpp <= 24;
Paulo Zanoni42db64e2013-05-31 16:33:22 -03005168}
5169
Daniel Vettera43f6e02013-06-07 23:10:32 +02005170static int intel_crtc_compute_config(struct intel_crtc *crtc,
Daniel Vettere29c22c2013-02-21 00:00:16 +01005171 struct intel_crtc_config *pipe_config)
Jesse Barnes79e53942008-11-07 14:24:08 -08005172{
Daniel Vettera43f6e02013-06-07 23:10:32 +02005173 struct drm_device *dev = crtc->base.dev;
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01005174 struct drm_display_mode *adjusted_mode = &pipe_config->adjusted_mode;
Chris Wilson89749352010-09-12 18:25:19 +01005175
Ville Syrjäläad3a4472013-09-04 18:30:04 +03005176 /* FIXME should check pixel clock limits on all platforms */
Ville Syrjäläcf532bb2013-09-04 18:30:02 +03005177 if (INTEL_INFO(dev)->gen < 4) {
5178 struct drm_i915_private *dev_priv = dev->dev_private;
5179 int clock_limit =
5180 dev_priv->display.get_display_clock_speed(dev);
5181
5182 /*
5183 * Enable pixel doubling when the dot clock
5184 * is > 90% of the (display) core speed.
5185 *
Ville Syrjäläb397c962013-09-04 18:30:06 +03005186 * GDG double wide on either pipe,
5187 * otherwise pipe A only.
Ville Syrjäläcf532bb2013-09-04 18:30:02 +03005188 */
Ville Syrjäläb397c962013-09-04 18:30:06 +03005189 if ((crtc->pipe == PIPE_A || IS_I915G(dev)) &&
Damien Lespiau241bfc32013-09-25 16:45:37 +01005190 adjusted_mode->crtc_clock > clock_limit * 9 / 10) {
Ville Syrjäläad3a4472013-09-04 18:30:04 +03005191 clock_limit *= 2;
Ville Syrjäläcf532bb2013-09-04 18:30:02 +03005192 pipe_config->double_wide = true;
Ville Syrjäläad3a4472013-09-04 18:30:04 +03005193 }
5194
Damien Lespiau241bfc32013-09-25 16:45:37 +01005195 if (adjusted_mode->crtc_clock > clock_limit * 9 / 10)
Daniel Vettere29c22c2013-02-21 00:00:16 +01005196 return -EINVAL;
Zhenyu Wang2c072452009-06-05 15:38:42 +08005197 }
Chris Wilson89749352010-09-12 18:25:19 +01005198
Ville Syrjälä1d1d0e22013-09-04 18:30:05 +03005199 /*
5200 * Pipe horizontal size must be even in:
5201 * - DVO ganged mode
5202 * - LVDS dual channel mode
5203 * - Double wide pipe
5204 */
5205 if ((intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_LVDS) &&
5206 intel_is_dual_link_lvds(dev)) || pipe_config->double_wide)
5207 pipe_config->pipe_src_w &= ~1;
5208
Damien Lespiau8693a822013-05-03 18:48:11 +01005209 /* Cantiga+ cannot handle modes with a hsync front porch of 0.
5210 * WaPruneModeWithIncorrectHsyncOffset:ctg,elk,ilk,snb,ivb,vlv,hsw.
Chris Wilson44f46b422012-06-21 13:19:59 +03005211 */
5212 if ((INTEL_INFO(dev)->gen > 4 || IS_G4X(dev)) &&
5213 adjusted_mode->hsync_start == adjusted_mode->hdisplay)
Daniel Vettere29c22c2013-02-21 00:00:16 +01005214 return -EINVAL;
Chris Wilson44f46b422012-06-21 13:19:59 +03005215
Daniel Vetterbd080ee2013-04-17 20:01:39 +02005216 if ((IS_G4X(dev) || IS_VALLEYVIEW(dev)) && pipe_config->pipe_bpp > 10*3) {
Daniel Vetter5d2d38d2013-03-27 00:45:01 +01005217 pipe_config->pipe_bpp = 10*3; /* 12bpc is gen5+ */
Daniel Vetterbd080ee2013-04-17 20:01:39 +02005218 } else if (INTEL_INFO(dev)->gen <= 4 && pipe_config->pipe_bpp > 8*3) {
Daniel Vetter5d2d38d2013-03-27 00:45:01 +01005219 /* only a 8bpc pipe, with 6bpc dither through the panel fitter
5220 * for lvds. */
5221 pipe_config->pipe_bpp = 8*3;
5222 }
5223
Damien Lespiauf5adf942013-06-24 18:29:34 +01005224 if (HAS_IPS(dev))
Daniel Vettera43f6e02013-06-07 23:10:32 +02005225 hsw_compute_ips_config(crtc, pipe_config);
5226
5227 /* XXX: PCH clock sharing is done in ->mode_set, so make sure the old
5228 * clock survives for now. */
5229 if (HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev))
5230 pipe_config->shared_dpll = crtc->config.shared_dpll;
Paulo Zanoni42db64e2013-05-31 16:33:22 -03005231
Daniel Vetter877d48d2013-04-19 11:24:43 +02005232 if (pipe_config->has_pch_encoder)
Daniel Vettera43f6e02013-06-07 23:10:32 +02005233 return ironlake_fdi_compute_config(crtc, pipe_config);
Daniel Vetter877d48d2013-04-19 11:24:43 +02005234
Daniel Vettere29c22c2013-02-21 00:00:16 +01005235 return 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08005236}
5237
Jesse Barnes25eb05fc2012-03-28 13:39:23 -07005238static int valleyview_get_display_clock_speed(struct drm_device *dev)
5239{
Ville Syrjäläd197b7d2014-06-13 13:37:49 +03005240 struct drm_i915_private *dev_priv = dev->dev_private;
5241 int vco = valleyview_get_vco(dev_priv);
5242 u32 val;
5243 int divider;
5244
5245 mutex_lock(&dev_priv->dpio_lock);
5246 val = vlv_cck_read(dev_priv, CCK_DISPLAY_CLOCK_CONTROL);
5247 mutex_unlock(&dev_priv->dpio_lock);
5248
5249 divider = val & DISPLAY_FREQUENCY_VALUES;
5250
Ville Syrjälä7d007f42014-06-13 13:37:53 +03005251 WARN((val & DISPLAY_FREQUENCY_STATUS) !=
5252 (divider << DISPLAY_FREQUENCY_STATUS_SHIFT),
5253 "cdclk change in progress\n");
5254
Ville Syrjäläd197b7d2014-06-13 13:37:49 +03005255 return DIV_ROUND_CLOSEST(vco << 1, divider + 1);
Jesse Barnes25eb05fc2012-03-28 13:39:23 -07005256}
5257
Jesse Barnese70236a2009-09-21 10:42:27 -07005258static int i945_get_display_clock_speed(struct drm_device *dev)
Jesse Barnes79e53942008-11-07 14:24:08 -08005259{
Jesse Barnese70236a2009-09-21 10:42:27 -07005260 return 400000;
5261}
Jesse Barnes79e53942008-11-07 14:24:08 -08005262
Jesse Barnese70236a2009-09-21 10:42:27 -07005263static int i915_get_display_clock_speed(struct drm_device *dev)
5264{
5265 return 333000;
5266}
Jesse Barnes79e53942008-11-07 14:24:08 -08005267
Jesse Barnese70236a2009-09-21 10:42:27 -07005268static int i9xx_misc_get_display_clock_speed(struct drm_device *dev)
5269{
5270 return 200000;
5271}
Jesse Barnes79e53942008-11-07 14:24:08 -08005272
Daniel Vetter257a7ff2013-07-26 08:35:42 +02005273static int pnv_get_display_clock_speed(struct drm_device *dev)
5274{
5275 u16 gcfgc = 0;
5276
5277 pci_read_config_word(dev->pdev, GCFGC, &gcfgc);
5278
5279 switch (gcfgc & GC_DISPLAY_CLOCK_MASK) {
5280 case GC_DISPLAY_CLOCK_267_MHZ_PNV:
5281 return 267000;
5282 case GC_DISPLAY_CLOCK_333_MHZ_PNV:
5283 return 333000;
5284 case GC_DISPLAY_CLOCK_444_MHZ_PNV:
5285 return 444000;
5286 case GC_DISPLAY_CLOCK_200_MHZ_PNV:
5287 return 200000;
5288 default:
5289 DRM_ERROR("Unknown pnv display core clock 0x%04x\n", gcfgc);
5290 case GC_DISPLAY_CLOCK_133_MHZ_PNV:
5291 return 133000;
5292 case GC_DISPLAY_CLOCK_167_MHZ_PNV:
5293 return 167000;
5294 }
5295}
5296
Jesse Barnese70236a2009-09-21 10:42:27 -07005297static int i915gm_get_display_clock_speed(struct drm_device *dev)
5298{
5299 u16 gcfgc = 0;
5300
5301 pci_read_config_word(dev->pdev, GCFGC, &gcfgc);
5302
5303 if (gcfgc & GC_LOW_FREQUENCY_ENABLE)
Jesse Barnes79e53942008-11-07 14:24:08 -08005304 return 133000;
Jesse Barnese70236a2009-09-21 10:42:27 -07005305 else {
5306 switch (gcfgc & GC_DISPLAY_CLOCK_MASK) {
5307 case GC_DISPLAY_CLOCK_333_MHZ:
5308 return 333000;
5309 default:
5310 case GC_DISPLAY_CLOCK_190_200_MHZ:
5311 return 190000;
5312 }
5313 }
5314}
Jesse Barnes79e53942008-11-07 14:24:08 -08005315
Jesse Barnese70236a2009-09-21 10:42:27 -07005316static int i865_get_display_clock_speed(struct drm_device *dev)
5317{
5318 return 266000;
5319}
5320
5321static int i855_get_display_clock_speed(struct drm_device *dev)
5322{
5323 u16 hpllcc = 0;
5324 /* Assume that the hardware is in the high speed state. This
5325 * should be the default.
5326 */
5327 switch (hpllcc & GC_CLOCK_CONTROL_MASK) {
5328 case GC_CLOCK_133_200:
5329 case GC_CLOCK_100_200:
5330 return 200000;
5331 case GC_CLOCK_166_250:
5332 return 250000;
5333 case GC_CLOCK_100_133:
5334 return 133000;
5335 }
5336
5337 /* Shouldn't happen */
5338 return 0;
5339}
5340
5341static int i830_get_display_clock_speed(struct drm_device *dev)
5342{
5343 return 133000;
Jesse Barnes79e53942008-11-07 14:24:08 -08005344}
5345
Zhenyu Wang2c072452009-06-05 15:38:42 +08005346static void
Ville Syrjäläa65851a2013-04-23 15:03:34 +03005347intel_reduce_m_n_ratio(uint32_t *num, uint32_t *den)
Zhenyu Wang2c072452009-06-05 15:38:42 +08005348{
Ville Syrjäläa65851a2013-04-23 15:03:34 +03005349 while (*num > DATA_LINK_M_N_MASK ||
5350 *den > DATA_LINK_M_N_MASK) {
Zhenyu Wang2c072452009-06-05 15:38:42 +08005351 *num >>= 1;
5352 *den >>= 1;
5353 }
5354}
5355
Ville Syrjäläa65851a2013-04-23 15:03:34 +03005356static void compute_m_n(unsigned int m, unsigned int n,
5357 uint32_t *ret_m, uint32_t *ret_n)
5358{
5359 *ret_n = min_t(unsigned int, roundup_pow_of_two(n), DATA_LINK_N_MAX);
5360 *ret_m = div_u64((uint64_t) m * *ret_n, n);
5361 intel_reduce_m_n_ratio(ret_m, ret_n);
5362}
5363
Daniel Vettere69d0bc2012-11-29 15:59:36 +01005364void
5365intel_link_compute_m_n(int bits_per_pixel, int nlanes,
5366 int pixel_clock, int link_clock,
5367 struct intel_link_m_n *m_n)
Zhenyu Wang2c072452009-06-05 15:38:42 +08005368{
Daniel Vettere69d0bc2012-11-29 15:59:36 +01005369 m_n->tu = 64;
Ville Syrjäläa65851a2013-04-23 15:03:34 +03005370
5371 compute_m_n(bits_per_pixel * pixel_clock,
5372 link_clock * nlanes * 8,
5373 &m_n->gmch_m, &m_n->gmch_n);
5374
5375 compute_m_n(pixel_clock, link_clock,
5376 &m_n->link_m, &m_n->link_n);
Zhenyu Wang2c072452009-06-05 15:38:42 +08005377}
5378
Chris Wilsona7615032011-01-12 17:04:08 +00005379static inline bool intel_panel_use_ssc(struct drm_i915_private *dev_priv)
5380{
Jani Nikulad330a952014-01-21 11:24:25 +02005381 if (i915.panel_use_ssc >= 0)
5382 return i915.panel_use_ssc != 0;
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03005383 return dev_priv->vbt.lvds_use_ssc
Keith Packard435793d2011-07-12 14:56:22 -07005384 && !(dev_priv->quirks & QUIRK_LVDS_SSC_DISABLE);
Chris Wilsona7615032011-01-12 17:04:08 +00005385}
5386
Jesse Barnesc65d77d2011-12-15 12:30:36 -08005387static int i9xx_get_refclk(struct drm_crtc *crtc, int num_connectors)
5388{
5389 struct drm_device *dev = crtc->dev;
5390 struct drm_i915_private *dev_priv = dev->dev_private;
5391 int refclk;
5392
Jesse Barnesa0c4da22012-06-15 11:55:13 -07005393 if (IS_VALLEYVIEW(dev)) {
Daniel Vetter9a0ea492013-09-16 11:29:34 +02005394 refclk = 100000;
Jesse Barnesa0c4da22012-06-15 11:55:13 -07005395 } else if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS) &&
Jesse Barnesc65d77d2011-12-15 12:30:36 -08005396 intel_panel_use_ssc(dev_priv) && num_connectors < 2) {
Ville Syrjäläe91e9412013-12-09 18:54:16 +02005397 refclk = dev_priv->vbt.lvds_ssc_freq;
5398 DRM_DEBUG_KMS("using SSC reference clock of %d kHz\n", refclk);
Jesse Barnesc65d77d2011-12-15 12:30:36 -08005399 } else if (!IS_GEN2(dev)) {
5400 refclk = 96000;
5401 } else {
5402 refclk = 48000;
5403 }
5404
5405 return refclk;
5406}
5407
Daniel Vetter7429e9d2013-04-20 17:19:46 +02005408static uint32_t pnv_dpll_compute_fp(struct dpll *dpll)
Jesse Barnesc65d77d2011-12-15 12:30:36 -08005409{
Daniel Vetter7df00d72013-05-21 21:54:55 +02005410 return (1 << dpll->n) << 16 | dpll->m2;
Daniel Vetter7429e9d2013-04-20 17:19:46 +02005411}
Daniel Vetterf47709a2013-03-28 10:42:02 +01005412
Daniel Vetter7429e9d2013-04-20 17:19:46 +02005413static uint32_t i9xx_dpll_compute_fp(struct dpll *dpll)
5414{
5415 return dpll->n << 16 | dpll->m1 << 8 | dpll->m2;
Jesse Barnesc65d77d2011-12-15 12:30:36 -08005416}
5417
Daniel Vetterf47709a2013-03-28 10:42:02 +01005418static void i9xx_update_pll_dividers(struct intel_crtc *crtc,
Jesse Barnesa7516a02011-12-15 12:30:37 -08005419 intel_clock_t *reduced_clock)
5420{
Daniel Vetterf47709a2013-03-28 10:42:02 +01005421 struct drm_device *dev = crtc->base.dev;
Jesse Barnesa7516a02011-12-15 12:30:37 -08005422 u32 fp, fp2 = 0;
5423
5424 if (IS_PINEVIEW(dev)) {
Daniel Vetter7429e9d2013-04-20 17:19:46 +02005425 fp = pnv_dpll_compute_fp(&crtc->config.dpll);
Jesse Barnesa7516a02011-12-15 12:30:37 -08005426 if (reduced_clock)
Daniel Vetter7429e9d2013-04-20 17:19:46 +02005427 fp2 = pnv_dpll_compute_fp(reduced_clock);
Jesse Barnesa7516a02011-12-15 12:30:37 -08005428 } else {
Daniel Vetter7429e9d2013-04-20 17:19:46 +02005429 fp = i9xx_dpll_compute_fp(&crtc->config.dpll);
Jesse Barnesa7516a02011-12-15 12:30:37 -08005430 if (reduced_clock)
Daniel Vetter7429e9d2013-04-20 17:19:46 +02005431 fp2 = i9xx_dpll_compute_fp(reduced_clock);
Jesse Barnesa7516a02011-12-15 12:30:37 -08005432 }
5433
Daniel Vetter8bcc2792013-06-05 13:34:28 +02005434 crtc->config.dpll_hw_state.fp0 = fp;
Jesse Barnesa7516a02011-12-15 12:30:37 -08005435
Daniel Vetterf47709a2013-03-28 10:42:02 +01005436 crtc->lowfreq_avail = false;
5437 if (intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_LVDS) &&
Jani Nikulad330a952014-01-21 11:24:25 +02005438 reduced_clock && i915.powersave) {
Daniel Vetter8bcc2792013-06-05 13:34:28 +02005439 crtc->config.dpll_hw_state.fp1 = fp2;
Daniel Vetterf47709a2013-03-28 10:42:02 +01005440 crtc->lowfreq_avail = true;
Jesse Barnesa7516a02011-12-15 12:30:37 -08005441 } else {
Daniel Vetter8bcc2792013-06-05 13:34:28 +02005442 crtc->config.dpll_hw_state.fp1 = fp;
Jesse Barnesa7516a02011-12-15 12:30:37 -08005443 }
5444}
5445
Chon Ming Lee5e69f972013-09-05 20:41:49 +08005446static void vlv_pllb_recal_opamp(struct drm_i915_private *dev_priv, enum pipe
5447 pipe)
Jesse Barnes89b667f2013-04-18 14:51:36 -07005448{
5449 u32 reg_val;
5450
5451 /*
5452 * PLLB opamp always calibrates to max value of 0x3f, force enable it
5453 * and set it to a reasonable value instead.
5454 */
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005455 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW9(1));
Jesse Barnes89b667f2013-04-18 14:51:36 -07005456 reg_val &= 0xffffff00;
5457 reg_val |= 0x00000030;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005458 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW9(1), reg_val);
Jesse Barnes89b667f2013-04-18 14:51:36 -07005459
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005460 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_REF_DW13);
Jesse Barnes89b667f2013-04-18 14:51:36 -07005461 reg_val &= 0x8cffffff;
5462 reg_val = 0x8c000000;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005463 vlv_dpio_write(dev_priv, pipe, VLV_REF_DW13, reg_val);
Jesse Barnes89b667f2013-04-18 14:51:36 -07005464
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005465 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW9(1));
Jesse Barnes89b667f2013-04-18 14:51:36 -07005466 reg_val &= 0xffffff00;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005467 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW9(1), reg_val);
Jesse Barnes89b667f2013-04-18 14:51:36 -07005468
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005469 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_REF_DW13);
Jesse Barnes89b667f2013-04-18 14:51:36 -07005470 reg_val &= 0x00ffffff;
5471 reg_val |= 0xb0000000;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005472 vlv_dpio_write(dev_priv, pipe, VLV_REF_DW13, reg_val);
Jesse Barnes89b667f2013-04-18 14:51:36 -07005473}
5474
Daniel Vetterb5518422013-05-03 11:49:48 +02005475static void intel_pch_transcoder_set_m_n(struct intel_crtc *crtc,
5476 struct intel_link_m_n *m_n)
5477{
5478 struct drm_device *dev = crtc->base.dev;
5479 struct drm_i915_private *dev_priv = dev->dev_private;
5480 int pipe = crtc->pipe;
5481
Daniel Vettere3b95f12013-05-03 11:49:49 +02005482 I915_WRITE(PCH_TRANS_DATA_M1(pipe), TU_SIZE(m_n->tu) | m_n->gmch_m);
5483 I915_WRITE(PCH_TRANS_DATA_N1(pipe), m_n->gmch_n);
5484 I915_WRITE(PCH_TRANS_LINK_M1(pipe), m_n->link_m);
5485 I915_WRITE(PCH_TRANS_LINK_N1(pipe), m_n->link_n);
Daniel Vetterb5518422013-05-03 11:49:48 +02005486}
5487
5488static void intel_cpu_transcoder_set_m_n(struct intel_crtc *crtc,
5489 struct intel_link_m_n *m_n)
5490{
5491 struct drm_device *dev = crtc->base.dev;
5492 struct drm_i915_private *dev_priv = dev->dev_private;
5493 int pipe = crtc->pipe;
5494 enum transcoder transcoder = crtc->config.cpu_transcoder;
5495
5496 if (INTEL_INFO(dev)->gen >= 5) {
5497 I915_WRITE(PIPE_DATA_M1(transcoder), TU_SIZE(m_n->tu) | m_n->gmch_m);
5498 I915_WRITE(PIPE_DATA_N1(transcoder), m_n->gmch_n);
5499 I915_WRITE(PIPE_LINK_M1(transcoder), m_n->link_m);
5500 I915_WRITE(PIPE_LINK_N1(transcoder), m_n->link_n);
5501 } else {
Daniel Vettere3b95f12013-05-03 11:49:49 +02005502 I915_WRITE(PIPE_DATA_M_G4X(pipe), TU_SIZE(m_n->tu) | m_n->gmch_m);
5503 I915_WRITE(PIPE_DATA_N_G4X(pipe), m_n->gmch_n);
5504 I915_WRITE(PIPE_LINK_M_G4X(pipe), m_n->link_m);
5505 I915_WRITE(PIPE_LINK_N_G4X(pipe), m_n->link_n);
Daniel Vetterb5518422013-05-03 11:49:48 +02005506 }
5507}
5508
Daniel Vetter03afc4a2013-04-02 23:42:31 +02005509static void intel_dp_set_m_n(struct intel_crtc *crtc)
5510{
5511 if (crtc->config.has_pch_encoder)
5512 intel_pch_transcoder_set_m_n(crtc, &crtc->config.dp_m_n);
5513 else
5514 intel_cpu_transcoder_set_m_n(crtc, &crtc->config.dp_m_n);
5515}
5516
Daniel Vetterf47709a2013-03-28 10:42:02 +01005517static void vlv_update_pll(struct intel_crtc *crtc)
Jesse Barnesa0c4da22012-06-15 11:55:13 -07005518{
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02005519 u32 dpll, dpll_md;
5520
5521 /*
5522 * Enable DPIO clock input. We should never disable the reference
5523 * clock for pipe B, since VGA hotplug / manual detection depends
5524 * on it.
5525 */
5526 dpll = DPLL_EXT_BUFFER_ENABLE_VLV | DPLL_REFA_CLK_ENABLE_VLV |
5527 DPLL_VGA_MODE_DIS | DPLL_INTEGRATED_CLOCK_VLV;
5528 /* We should never disable this, set it here for state tracking */
5529 if (crtc->pipe == PIPE_B)
5530 dpll |= DPLL_INTEGRATED_CRI_CLK_VLV;
5531 dpll |= DPLL_VCO_ENABLE;
5532 crtc->config.dpll_hw_state.dpll = dpll;
5533
5534 dpll_md = (crtc->config.pixel_multiplier - 1)
5535 << DPLL_MD_UDI_MULTIPLIER_SHIFT;
5536 crtc->config.dpll_hw_state.dpll_md = dpll_md;
5537}
5538
5539static void vlv_prepare_pll(struct intel_crtc *crtc)
5540{
Daniel Vetterf47709a2013-03-28 10:42:02 +01005541 struct drm_device *dev = crtc->base.dev;
Jesse Barnesa0c4da22012-06-15 11:55:13 -07005542 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetterf47709a2013-03-28 10:42:02 +01005543 int pipe = crtc->pipe;
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02005544 u32 mdiv;
Jesse Barnesa0c4da22012-06-15 11:55:13 -07005545 u32 bestn, bestm1, bestm2, bestp1, bestp2;
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02005546 u32 coreclk, reg_val;
Jesse Barnesa0c4da22012-06-15 11:55:13 -07005547
Daniel Vetter09153002012-12-12 14:06:44 +01005548 mutex_lock(&dev_priv->dpio_lock);
5549
Daniel Vetterf47709a2013-03-28 10:42:02 +01005550 bestn = crtc->config.dpll.n;
5551 bestm1 = crtc->config.dpll.m1;
5552 bestm2 = crtc->config.dpll.m2;
5553 bestp1 = crtc->config.dpll.p1;
5554 bestp2 = crtc->config.dpll.p2;
Jesse Barnesa0c4da22012-06-15 11:55:13 -07005555
Jesse Barnes89b667f2013-04-18 14:51:36 -07005556 /* See eDP HDMI DPIO driver vbios notes doc */
5557
5558 /* PLL B needs special handling */
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02005559 if (pipe == PIPE_B)
Chon Ming Lee5e69f972013-09-05 20:41:49 +08005560 vlv_pllb_recal_opamp(dev_priv, pipe);
Jesse Barnes89b667f2013-04-18 14:51:36 -07005561
5562 /* Set up Tx target for periodic Rcomp update */
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005563 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW9_BCAST, 0x0100000f);
Jesse Barnes89b667f2013-04-18 14:51:36 -07005564
5565 /* Disable target IRef on PLL */
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005566 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW8(pipe));
Jesse Barnes89b667f2013-04-18 14:51:36 -07005567 reg_val &= 0x00ffffff;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005568 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW8(pipe), reg_val);
Jesse Barnes89b667f2013-04-18 14:51:36 -07005569
5570 /* Disable fast lock */
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005571 vlv_dpio_write(dev_priv, pipe, VLV_CMN_DW0, 0x610);
Jesse Barnes89b667f2013-04-18 14:51:36 -07005572
5573 /* Set idtafcrecal before PLL is enabled */
Jesse Barnesa0c4da22012-06-15 11:55:13 -07005574 mdiv = ((bestm1 << DPIO_M1DIV_SHIFT) | (bestm2 & DPIO_M2DIV_MASK));
5575 mdiv |= ((bestp1 << DPIO_P1_SHIFT) | (bestp2 << DPIO_P2_SHIFT));
5576 mdiv |= ((bestn << DPIO_N_SHIFT));
Jesse Barnesa0c4da22012-06-15 11:55:13 -07005577 mdiv |= (1 << DPIO_K_SHIFT);
Jesse Barnes7df50802013-05-02 10:48:09 -07005578
5579 /*
5580 * Post divider depends on pixel clock rate, DAC vs digital (and LVDS,
5581 * but we don't support that).
5582 * Note: don't use the DAC post divider as it seems unstable.
5583 */
5584 mdiv |= (DPIO_POST_DIV_HDMIDP << DPIO_POST_DIV_SHIFT);
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005585 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW3(pipe), mdiv);
Jesse Barnes89b667f2013-04-18 14:51:36 -07005586
Jesse Barnesa0c4da22012-06-15 11:55:13 -07005587 mdiv |= DPIO_ENABLE_CALIBRATION;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005588 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW3(pipe), mdiv);
Jesse Barnesa0c4da22012-06-15 11:55:13 -07005589
Jesse Barnes89b667f2013-04-18 14:51:36 -07005590 /* Set HBR and RBR LPF coefficients */
Daniel Vetterff9a6752013-06-01 17:16:21 +02005591 if (crtc->config.port_clock == 162000 ||
Ville Syrjälä99750bd2013-06-14 14:02:52 +03005592 intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_ANALOG) ||
Jesse Barnes89b667f2013-04-18 14:51:36 -07005593 intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_HDMI))
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005594 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW10(pipe),
Ville Syrjälä885b0122013-07-05 19:21:38 +03005595 0x009f0003);
Jesse Barnes89b667f2013-04-18 14:51:36 -07005596 else
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005597 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW10(pipe),
Jesse Barnes89b667f2013-04-18 14:51:36 -07005598 0x00d0000f);
Jesse Barnesa0c4da22012-06-15 11:55:13 -07005599
Jesse Barnes89b667f2013-04-18 14:51:36 -07005600 if (intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_EDP) ||
5601 intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_DISPLAYPORT)) {
5602 /* Use SSC source */
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02005603 if (pipe == PIPE_A)
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005604 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW5(pipe),
Jesse Barnes89b667f2013-04-18 14:51:36 -07005605 0x0df40000);
5606 else
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005607 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW5(pipe),
Jesse Barnes89b667f2013-04-18 14:51:36 -07005608 0x0df70000);
5609 } else { /* HDMI or VGA */
5610 /* Use bend source */
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02005611 if (pipe == PIPE_A)
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005612 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW5(pipe),
Jesse Barnes89b667f2013-04-18 14:51:36 -07005613 0x0df70000);
5614 else
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005615 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW5(pipe),
Jesse Barnes89b667f2013-04-18 14:51:36 -07005616 0x0df40000);
5617 }
Jesse Barnesa0c4da22012-06-15 11:55:13 -07005618
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005619 coreclk = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW7(pipe));
Jesse Barnes89b667f2013-04-18 14:51:36 -07005620 coreclk = (coreclk & 0x0000ff00) | 0x01c00000;
5621 if (intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_DISPLAYPORT) ||
5622 intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_EDP))
5623 coreclk |= 0x01000000;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005624 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW7(pipe), coreclk);
Jesse Barnes89b667f2013-04-18 14:51:36 -07005625
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005626 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW11(pipe), 0x87871000);
Daniel Vetter09153002012-12-12 14:06:44 +01005627 mutex_unlock(&dev_priv->dpio_lock);
Jesse Barnesa0c4da22012-06-15 11:55:13 -07005628}
5629
Chon Ming Lee9d556c92014-05-02 14:27:47 +03005630static void chv_update_pll(struct intel_crtc *crtc)
5631{
5632 struct drm_device *dev = crtc->base.dev;
5633 struct drm_i915_private *dev_priv = dev->dev_private;
5634 int pipe = crtc->pipe;
5635 int dpll_reg = DPLL(crtc->pipe);
5636 enum dpio_channel port = vlv_pipe_to_channel(pipe);
Ville Syrjälä580d3812014-04-09 13:29:00 +03005637 u32 loopfilter, intcoeff;
Chon Ming Lee9d556c92014-05-02 14:27:47 +03005638 u32 bestn, bestm1, bestm2, bestp1, bestp2, bestm2_frac;
5639 int refclk;
5640
Ville Syrjäläa11b0702014-04-09 13:28:57 +03005641 crtc->config.dpll_hw_state.dpll = DPLL_SSC_REF_CLOCK_CHV |
5642 DPLL_REFA_CLK_ENABLE_VLV | DPLL_VGA_MODE_DIS |
5643 DPLL_VCO_ENABLE;
5644 if (pipe != PIPE_A)
5645 crtc->config.dpll_hw_state.dpll |= DPLL_INTEGRATED_CRI_CLK_VLV;
5646
5647 crtc->config.dpll_hw_state.dpll_md =
5648 (crtc->config.pixel_multiplier - 1) << DPLL_MD_UDI_MULTIPLIER_SHIFT;
Chon Ming Lee9d556c92014-05-02 14:27:47 +03005649
5650 bestn = crtc->config.dpll.n;
5651 bestm2_frac = crtc->config.dpll.m2 & 0x3fffff;
5652 bestm1 = crtc->config.dpll.m1;
5653 bestm2 = crtc->config.dpll.m2 >> 22;
5654 bestp1 = crtc->config.dpll.p1;
5655 bestp2 = crtc->config.dpll.p2;
5656
5657 /*
5658 * Enable Refclk and SSC
5659 */
Ville Syrjäläa11b0702014-04-09 13:28:57 +03005660 I915_WRITE(dpll_reg,
5661 crtc->config.dpll_hw_state.dpll & ~DPLL_VCO_ENABLE);
5662
5663 mutex_lock(&dev_priv->dpio_lock);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03005664
Chon Ming Lee9d556c92014-05-02 14:27:47 +03005665 /* p1 and p2 divider */
5666 vlv_dpio_write(dev_priv, pipe, CHV_CMN_DW13(port),
5667 5 << DPIO_CHV_S1_DIV_SHIFT |
5668 bestp1 << DPIO_CHV_P1_DIV_SHIFT |
5669 bestp2 << DPIO_CHV_P2_DIV_SHIFT |
5670 1 << DPIO_CHV_K_DIV_SHIFT);
5671
5672 /* Feedback post-divider - m2 */
5673 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW0(port), bestm2);
5674
5675 /* Feedback refclk divider - n and m1 */
5676 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW1(port),
5677 DPIO_CHV_M1_DIV_BY_2 |
5678 1 << DPIO_CHV_N_DIV_SHIFT);
5679
5680 /* M2 fraction division */
5681 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW2(port), bestm2_frac);
5682
5683 /* M2 fraction division enable */
5684 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW3(port),
5685 DPIO_CHV_FRAC_DIV_EN |
5686 (2 << DPIO_CHV_FEEDFWD_GAIN_SHIFT));
5687
5688 /* Loop filter */
5689 refclk = i9xx_get_refclk(&crtc->base, 0);
5690 loopfilter = 5 << DPIO_CHV_PROP_COEFF_SHIFT |
5691 2 << DPIO_CHV_GAIN_CTRL_SHIFT;
5692 if (refclk == 100000)
5693 intcoeff = 11;
5694 else if (refclk == 38400)
5695 intcoeff = 10;
5696 else
5697 intcoeff = 9;
5698 loopfilter |= intcoeff << DPIO_CHV_INT_COEFF_SHIFT;
5699 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW6(port), loopfilter);
5700
5701 /* AFC Recal */
5702 vlv_dpio_write(dev_priv, pipe, CHV_CMN_DW14(port),
5703 vlv_dpio_read(dev_priv, pipe, CHV_CMN_DW14(port)) |
5704 DPIO_AFC_RECAL);
5705
5706 mutex_unlock(&dev_priv->dpio_lock);
5707}
5708
Daniel Vetterf47709a2013-03-28 10:42:02 +01005709static void i9xx_update_pll(struct intel_crtc *crtc,
5710 intel_clock_t *reduced_clock,
Daniel Vettereb1cbe42012-03-28 23:12:16 +02005711 int num_connectors)
5712{
Daniel Vetterf47709a2013-03-28 10:42:02 +01005713 struct drm_device *dev = crtc->base.dev;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02005714 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02005715 u32 dpll;
5716 bool is_sdvo;
Daniel Vetterf47709a2013-03-28 10:42:02 +01005717 struct dpll *clock = &crtc->config.dpll;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02005718
Daniel Vetterf47709a2013-03-28 10:42:02 +01005719 i9xx_update_pll_dividers(crtc, reduced_clock);
Vijay Purushothaman2a8f64c2012-09-27 19:13:06 +05305720
Daniel Vetterf47709a2013-03-28 10:42:02 +01005721 is_sdvo = intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_SDVO) ||
5722 intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_HDMI);
Daniel Vettereb1cbe42012-03-28 23:12:16 +02005723
5724 dpll = DPLL_VGA_MODE_DIS;
5725
Daniel Vetterf47709a2013-03-28 10:42:02 +01005726 if (intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_LVDS))
Daniel Vettereb1cbe42012-03-28 23:12:16 +02005727 dpll |= DPLLB_MODE_LVDS;
5728 else
5729 dpll |= DPLLB_MODE_DAC_SERIAL;
Daniel Vetter6cc5f342013-03-27 00:44:53 +01005730
Daniel Vetteref1b4602013-06-01 17:17:04 +02005731 if (IS_I945G(dev) || IS_I945GM(dev) || IS_G33(dev)) {
Daniel Vetter198a037f2013-04-19 11:14:37 +02005732 dpll |= (crtc->config.pixel_multiplier - 1)
5733 << SDVO_MULTIPLIER_SHIFT_HIRES;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02005734 }
Daniel Vetter198a037f2013-04-19 11:14:37 +02005735
5736 if (is_sdvo)
Daniel Vetter4a33e482013-07-06 12:52:05 +02005737 dpll |= DPLL_SDVO_HIGH_SPEED;
Daniel Vetter198a037f2013-04-19 11:14:37 +02005738
Daniel Vetterf47709a2013-03-28 10:42:02 +01005739 if (intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_DISPLAYPORT))
Daniel Vetter4a33e482013-07-06 12:52:05 +02005740 dpll |= DPLL_SDVO_HIGH_SPEED;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02005741
5742 /* compute bitmask from p1 value */
5743 if (IS_PINEVIEW(dev))
5744 dpll |= (1 << (clock->p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT_PINEVIEW;
5745 else {
5746 dpll |= (1 << (clock->p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT;
5747 if (IS_G4X(dev) && reduced_clock)
5748 dpll |= (1 << (reduced_clock->p1 - 1)) << DPLL_FPA1_P1_POST_DIV_SHIFT;
5749 }
5750 switch (clock->p2) {
5751 case 5:
5752 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_5;
5753 break;
5754 case 7:
5755 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_7;
5756 break;
5757 case 10:
5758 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_10;
5759 break;
5760 case 14:
5761 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_14;
5762 break;
5763 }
5764 if (INTEL_INFO(dev)->gen >= 4)
5765 dpll |= (6 << PLL_LOAD_PULSE_PHASE_SHIFT);
5766
Daniel Vetter09ede542013-04-30 14:01:45 +02005767 if (crtc->config.sdvo_tv_clock)
Daniel Vettereb1cbe42012-03-28 23:12:16 +02005768 dpll |= PLL_REF_INPUT_TVCLKINBC;
Daniel Vetterf47709a2013-03-28 10:42:02 +01005769 else if (intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_LVDS) &&
Daniel Vettereb1cbe42012-03-28 23:12:16 +02005770 intel_panel_use_ssc(dev_priv) && num_connectors < 2)
5771 dpll |= PLLB_REF_INPUT_SPREADSPECTRUMIN;
5772 else
5773 dpll |= PLL_REF_INPUT_DREFCLK;
5774
5775 dpll |= DPLL_VCO_ENABLE;
Daniel Vetter8bcc2792013-06-05 13:34:28 +02005776 crtc->config.dpll_hw_state.dpll = dpll;
5777
Daniel Vettereb1cbe42012-03-28 23:12:16 +02005778 if (INTEL_INFO(dev)->gen >= 4) {
Daniel Vetteref1b4602013-06-01 17:17:04 +02005779 u32 dpll_md = (crtc->config.pixel_multiplier - 1)
5780 << DPLL_MD_UDI_MULTIPLIER_SHIFT;
Daniel Vetter8bcc2792013-06-05 13:34:28 +02005781 crtc->config.dpll_hw_state.dpll_md = dpll_md;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02005782 }
5783}
5784
Daniel Vetterf47709a2013-03-28 10:42:02 +01005785static void i8xx_update_pll(struct intel_crtc *crtc,
Daniel Vetterf47709a2013-03-28 10:42:02 +01005786 intel_clock_t *reduced_clock,
Daniel Vettereb1cbe42012-03-28 23:12:16 +02005787 int num_connectors)
5788{
Daniel Vetterf47709a2013-03-28 10:42:02 +01005789 struct drm_device *dev = crtc->base.dev;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02005790 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02005791 u32 dpll;
Daniel Vetterf47709a2013-03-28 10:42:02 +01005792 struct dpll *clock = &crtc->config.dpll;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02005793
Daniel Vetterf47709a2013-03-28 10:42:02 +01005794 i9xx_update_pll_dividers(crtc, reduced_clock);
Vijay Purushothaman2a8f64c2012-09-27 19:13:06 +05305795
Daniel Vettereb1cbe42012-03-28 23:12:16 +02005796 dpll = DPLL_VGA_MODE_DIS;
5797
Daniel Vetterf47709a2013-03-28 10:42:02 +01005798 if (intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_LVDS)) {
Daniel Vettereb1cbe42012-03-28 23:12:16 +02005799 dpll |= (1 << (clock->p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT;
5800 } else {
5801 if (clock->p1 == 2)
5802 dpll |= PLL_P1_DIVIDE_BY_TWO;
5803 else
5804 dpll |= (clock->p1 - 2) << DPLL_FPA01_P1_POST_DIV_SHIFT;
5805 if (clock->p2 == 4)
5806 dpll |= PLL_P2_DIVIDE_BY_4;
5807 }
5808
Daniel Vetter4a33e482013-07-06 12:52:05 +02005809 if (intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_DVO))
5810 dpll |= DPLL_DVO_2X_MODE;
5811
Daniel Vetterf47709a2013-03-28 10:42:02 +01005812 if (intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_LVDS) &&
Daniel Vettereb1cbe42012-03-28 23:12:16 +02005813 intel_panel_use_ssc(dev_priv) && num_connectors < 2)
5814 dpll |= PLLB_REF_INPUT_SPREADSPECTRUMIN;
5815 else
5816 dpll |= PLL_REF_INPUT_DREFCLK;
5817
5818 dpll |= DPLL_VCO_ENABLE;
Daniel Vetter8bcc2792013-06-05 13:34:28 +02005819 crtc->config.dpll_hw_state.dpll = dpll;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02005820}
5821
Daniel Vetter8a654f32013-06-01 17:16:22 +02005822static void intel_set_pipe_timings(struct intel_crtc *intel_crtc)
Paulo Zanonib0e77b92012-10-01 18:10:53 -03005823{
5824 struct drm_device *dev = intel_crtc->base.dev;
5825 struct drm_i915_private *dev_priv = dev->dev_private;
5826 enum pipe pipe = intel_crtc->pipe;
Daniel Vetter3b117c82013-04-17 20:15:07 +02005827 enum transcoder cpu_transcoder = intel_crtc->config.cpu_transcoder;
Daniel Vetter8a654f32013-06-01 17:16:22 +02005828 struct drm_display_mode *adjusted_mode =
5829 &intel_crtc->config.adjusted_mode;
Ville Syrjälä1caea6e2014-03-28 23:29:32 +02005830 uint32_t crtc_vtotal, crtc_vblank_end;
5831 int vsyncshift = 0;
Daniel Vetter4d8a62e2013-05-03 11:49:51 +02005832
5833 /* We need to be careful not to changed the adjusted mode, for otherwise
5834 * the hw state checker will get angry at the mismatch. */
5835 crtc_vtotal = adjusted_mode->crtc_vtotal;
5836 crtc_vblank_end = adjusted_mode->crtc_vblank_end;
Paulo Zanonib0e77b92012-10-01 18:10:53 -03005837
Ville Syrjälä609aeac2014-03-28 23:29:30 +02005838 if (adjusted_mode->flags & DRM_MODE_FLAG_INTERLACE) {
Paulo Zanonib0e77b92012-10-01 18:10:53 -03005839 /* the chip adds 2 halflines automatically */
Daniel Vetter4d8a62e2013-05-03 11:49:51 +02005840 crtc_vtotal -= 1;
5841 crtc_vblank_end -= 1;
Ville Syrjälä609aeac2014-03-28 23:29:30 +02005842
5843 if (intel_pipe_has_type(&intel_crtc->base, INTEL_OUTPUT_SDVO))
5844 vsyncshift = (adjusted_mode->crtc_htotal - 1) / 2;
5845 else
5846 vsyncshift = adjusted_mode->crtc_hsync_start -
5847 adjusted_mode->crtc_htotal / 2;
Ville Syrjälä1caea6e2014-03-28 23:29:32 +02005848 if (vsyncshift < 0)
5849 vsyncshift += adjusted_mode->crtc_htotal;
Paulo Zanonib0e77b92012-10-01 18:10:53 -03005850 }
5851
5852 if (INTEL_INFO(dev)->gen > 3)
Paulo Zanonife2b8f92012-10-23 18:30:02 -02005853 I915_WRITE(VSYNCSHIFT(cpu_transcoder), vsyncshift);
Paulo Zanonib0e77b92012-10-01 18:10:53 -03005854
Paulo Zanonife2b8f92012-10-23 18:30:02 -02005855 I915_WRITE(HTOTAL(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03005856 (adjusted_mode->crtc_hdisplay - 1) |
5857 ((adjusted_mode->crtc_htotal - 1) << 16));
Paulo Zanonife2b8f92012-10-23 18:30:02 -02005858 I915_WRITE(HBLANK(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03005859 (adjusted_mode->crtc_hblank_start - 1) |
5860 ((adjusted_mode->crtc_hblank_end - 1) << 16));
Paulo Zanonife2b8f92012-10-23 18:30:02 -02005861 I915_WRITE(HSYNC(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03005862 (adjusted_mode->crtc_hsync_start - 1) |
5863 ((adjusted_mode->crtc_hsync_end - 1) << 16));
5864
Paulo Zanonife2b8f92012-10-23 18:30:02 -02005865 I915_WRITE(VTOTAL(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03005866 (adjusted_mode->crtc_vdisplay - 1) |
Daniel Vetter4d8a62e2013-05-03 11:49:51 +02005867 ((crtc_vtotal - 1) << 16));
Paulo Zanonife2b8f92012-10-23 18:30:02 -02005868 I915_WRITE(VBLANK(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03005869 (adjusted_mode->crtc_vblank_start - 1) |
Daniel Vetter4d8a62e2013-05-03 11:49:51 +02005870 ((crtc_vblank_end - 1) << 16));
Paulo Zanonife2b8f92012-10-23 18:30:02 -02005871 I915_WRITE(VSYNC(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03005872 (adjusted_mode->crtc_vsync_start - 1) |
5873 ((adjusted_mode->crtc_vsync_end - 1) << 16));
5874
Paulo Zanonib5e508d2012-10-24 11:34:43 -02005875 /* Workaround: when the EDP input selection is B, the VTOTAL_B must be
5876 * programmed with the VTOTAL_EDP value. Same for VTOTAL_C. This is
5877 * documented on the DDI_FUNC_CTL register description, EDP Input Select
5878 * bits. */
5879 if (IS_HASWELL(dev) && cpu_transcoder == TRANSCODER_EDP &&
5880 (pipe == PIPE_B || pipe == PIPE_C))
5881 I915_WRITE(VTOTAL(pipe), I915_READ(VTOTAL(cpu_transcoder)));
5882
Paulo Zanonib0e77b92012-10-01 18:10:53 -03005883 /* pipesrc controls the size that is scaled from, which should
5884 * always be the user's requested size.
5885 */
5886 I915_WRITE(PIPESRC(pipe),
Ville Syrjälä37327ab2013-09-04 18:25:28 +03005887 ((intel_crtc->config.pipe_src_w - 1) << 16) |
5888 (intel_crtc->config.pipe_src_h - 1));
Paulo Zanonib0e77b92012-10-01 18:10:53 -03005889}
5890
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02005891static void intel_get_pipe_timings(struct intel_crtc *crtc,
5892 struct intel_crtc_config *pipe_config)
5893{
5894 struct drm_device *dev = crtc->base.dev;
5895 struct drm_i915_private *dev_priv = dev->dev_private;
5896 enum transcoder cpu_transcoder = pipe_config->cpu_transcoder;
5897 uint32_t tmp;
5898
5899 tmp = I915_READ(HTOTAL(cpu_transcoder));
5900 pipe_config->adjusted_mode.crtc_hdisplay = (tmp & 0xffff) + 1;
5901 pipe_config->adjusted_mode.crtc_htotal = ((tmp >> 16) & 0xffff) + 1;
5902 tmp = I915_READ(HBLANK(cpu_transcoder));
5903 pipe_config->adjusted_mode.crtc_hblank_start = (tmp & 0xffff) + 1;
5904 pipe_config->adjusted_mode.crtc_hblank_end = ((tmp >> 16) & 0xffff) + 1;
5905 tmp = I915_READ(HSYNC(cpu_transcoder));
5906 pipe_config->adjusted_mode.crtc_hsync_start = (tmp & 0xffff) + 1;
5907 pipe_config->adjusted_mode.crtc_hsync_end = ((tmp >> 16) & 0xffff) + 1;
5908
5909 tmp = I915_READ(VTOTAL(cpu_transcoder));
5910 pipe_config->adjusted_mode.crtc_vdisplay = (tmp & 0xffff) + 1;
5911 pipe_config->adjusted_mode.crtc_vtotal = ((tmp >> 16) & 0xffff) + 1;
5912 tmp = I915_READ(VBLANK(cpu_transcoder));
5913 pipe_config->adjusted_mode.crtc_vblank_start = (tmp & 0xffff) + 1;
5914 pipe_config->adjusted_mode.crtc_vblank_end = ((tmp >> 16) & 0xffff) + 1;
5915 tmp = I915_READ(VSYNC(cpu_transcoder));
5916 pipe_config->adjusted_mode.crtc_vsync_start = (tmp & 0xffff) + 1;
5917 pipe_config->adjusted_mode.crtc_vsync_end = ((tmp >> 16) & 0xffff) + 1;
5918
5919 if (I915_READ(PIPECONF(cpu_transcoder)) & PIPECONF_INTERLACE_MASK) {
5920 pipe_config->adjusted_mode.flags |= DRM_MODE_FLAG_INTERLACE;
5921 pipe_config->adjusted_mode.crtc_vtotal += 1;
5922 pipe_config->adjusted_mode.crtc_vblank_end += 1;
5923 }
5924
5925 tmp = I915_READ(PIPESRC(crtc->pipe));
Ville Syrjälä37327ab2013-09-04 18:25:28 +03005926 pipe_config->pipe_src_h = (tmp & 0xffff) + 1;
5927 pipe_config->pipe_src_w = ((tmp >> 16) & 0xffff) + 1;
5928
5929 pipe_config->requested_mode.vdisplay = pipe_config->pipe_src_h;
5930 pipe_config->requested_mode.hdisplay = pipe_config->pipe_src_w;
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02005931}
5932
Daniel Vetterf6a83282014-02-11 15:28:57 -08005933void intel_mode_from_pipe_config(struct drm_display_mode *mode,
5934 struct intel_crtc_config *pipe_config)
Jesse Barnesbabea612013-06-26 18:57:38 +03005935{
Daniel Vetterf6a83282014-02-11 15:28:57 -08005936 mode->hdisplay = pipe_config->adjusted_mode.crtc_hdisplay;
5937 mode->htotal = pipe_config->adjusted_mode.crtc_htotal;
5938 mode->hsync_start = pipe_config->adjusted_mode.crtc_hsync_start;
5939 mode->hsync_end = pipe_config->adjusted_mode.crtc_hsync_end;
Jesse Barnesbabea612013-06-26 18:57:38 +03005940
Daniel Vetterf6a83282014-02-11 15:28:57 -08005941 mode->vdisplay = pipe_config->adjusted_mode.crtc_vdisplay;
5942 mode->vtotal = pipe_config->adjusted_mode.crtc_vtotal;
5943 mode->vsync_start = pipe_config->adjusted_mode.crtc_vsync_start;
5944 mode->vsync_end = pipe_config->adjusted_mode.crtc_vsync_end;
Jesse Barnesbabea612013-06-26 18:57:38 +03005945
Daniel Vetterf6a83282014-02-11 15:28:57 -08005946 mode->flags = pipe_config->adjusted_mode.flags;
Jesse Barnesbabea612013-06-26 18:57:38 +03005947
Daniel Vetterf6a83282014-02-11 15:28:57 -08005948 mode->clock = pipe_config->adjusted_mode.crtc_clock;
5949 mode->flags |= pipe_config->adjusted_mode.flags;
Jesse Barnesbabea612013-06-26 18:57:38 +03005950}
5951
Daniel Vetter84b046f2013-02-19 18:48:54 +01005952static void i9xx_set_pipeconf(struct intel_crtc *intel_crtc)
5953{
5954 struct drm_device *dev = intel_crtc->base.dev;
5955 struct drm_i915_private *dev_priv = dev->dev_private;
5956 uint32_t pipeconf;
5957
Daniel Vetter9f11a9e2013-06-13 00:54:58 +02005958 pipeconf = 0;
Daniel Vetter84b046f2013-02-19 18:48:54 +01005959
Daniel Vetter67c72a12013-09-24 11:46:14 +02005960 if (dev_priv->quirks & QUIRK_PIPEA_FORCE &&
5961 I915_READ(PIPECONF(intel_crtc->pipe)) & PIPECONF_ENABLE)
5962 pipeconf |= PIPECONF_ENABLE;
5963
Ville Syrjäläcf532bb2013-09-04 18:30:02 +03005964 if (intel_crtc->config.double_wide)
5965 pipeconf |= PIPECONF_DOUBLE_WIDE;
Daniel Vetter84b046f2013-02-19 18:48:54 +01005966
Daniel Vetterff9ce462013-04-24 14:57:17 +02005967 /* only g4x and later have fancy bpc/dither controls */
5968 if (IS_G4X(dev) || IS_VALLEYVIEW(dev)) {
Daniel Vetterff9ce462013-04-24 14:57:17 +02005969 /* Bspec claims that we can't use dithering for 30bpp pipes. */
5970 if (intel_crtc->config.dither && intel_crtc->config.pipe_bpp != 30)
5971 pipeconf |= PIPECONF_DITHER_EN |
5972 PIPECONF_DITHER_TYPE_SP;
5973
5974 switch (intel_crtc->config.pipe_bpp) {
5975 case 18:
5976 pipeconf |= PIPECONF_6BPC;
5977 break;
5978 case 24:
5979 pipeconf |= PIPECONF_8BPC;
5980 break;
5981 case 30:
5982 pipeconf |= PIPECONF_10BPC;
5983 break;
5984 default:
5985 /* Case prevented by intel_choose_pipe_bpp_dither. */
5986 BUG();
Daniel Vetter84b046f2013-02-19 18:48:54 +01005987 }
5988 }
5989
5990 if (HAS_PIPE_CXSR(dev)) {
5991 if (intel_crtc->lowfreq_avail) {
5992 DRM_DEBUG_KMS("enabling CxSR downclocking\n");
5993 pipeconf |= PIPECONF_CXSR_DOWNCLOCK;
5994 } else {
5995 DRM_DEBUG_KMS("disabling CxSR downclocking\n");
Daniel Vetter84b046f2013-02-19 18:48:54 +01005996 }
5997 }
5998
Ville Syrjäläefc2cff2014-03-28 23:29:31 +02005999 if (intel_crtc->config.adjusted_mode.flags & DRM_MODE_FLAG_INTERLACE) {
6000 if (INTEL_INFO(dev)->gen < 4 ||
6001 intel_pipe_has_type(&intel_crtc->base, INTEL_OUTPUT_SDVO))
6002 pipeconf |= PIPECONF_INTERLACE_W_FIELD_INDICATION;
6003 else
6004 pipeconf |= PIPECONF_INTERLACE_W_SYNC_SHIFT;
6005 } else
Daniel Vetter84b046f2013-02-19 18:48:54 +01006006 pipeconf |= PIPECONF_PROGRESSIVE;
6007
Daniel Vetter9f11a9e2013-06-13 00:54:58 +02006008 if (IS_VALLEYVIEW(dev) && intel_crtc->config.limited_color_range)
6009 pipeconf |= PIPECONF_COLOR_RANGE_SELECT;
Ville Syrjälä9c8e09b2013-04-02 16:10:09 +03006010
Daniel Vetter84b046f2013-02-19 18:48:54 +01006011 I915_WRITE(PIPECONF(intel_crtc->pipe), pipeconf);
6012 POSTING_READ(PIPECONF(intel_crtc->pipe));
6013}
6014
Eric Anholtf564048e2011-03-30 13:01:02 -07006015static int i9xx_crtc_mode_set(struct drm_crtc *crtc,
Eric Anholtf564048e2011-03-30 13:01:02 -07006016 int x, int y,
Daniel Vetter94352cf2012-07-05 22:51:56 +02006017 struct drm_framebuffer *fb)
Jesse Barnes79e53942008-11-07 14:24:08 -08006018{
6019 struct drm_device *dev = crtc->dev;
6020 struct drm_i915_private *dev_priv = dev->dev_private;
6021 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Eric Anholtc751ce42010-03-25 11:48:48 -07006022 int refclk, num_connectors = 0;
Jesse Barnes652c3932009-08-17 13:31:43 -07006023 intel_clock_t clock, reduced_clock;
Daniel Vettera16af7212013-04-30 14:01:44 +02006024 bool ok, has_reduced_clock = false;
Jani Nikulae9fd1c02013-08-27 15:12:23 +03006025 bool is_lvds = false, is_dsi = false;
Chris Wilson5eddb702010-09-11 13:48:45 +01006026 struct intel_encoder *encoder;
Ma Lingd4906092009-03-18 20:13:27 +08006027 const intel_limit_t *limit;
Jesse Barnes79e53942008-11-07 14:24:08 -08006028
Daniel Vetter6c2b7c122012-07-05 09:50:24 +02006029 for_each_encoder_on_crtc(dev, crtc, encoder) {
Chris Wilson5eddb702010-09-11 13:48:45 +01006030 switch (encoder->type) {
Jesse Barnes79e53942008-11-07 14:24:08 -08006031 case INTEL_OUTPUT_LVDS:
6032 is_lvds = true;
6033 break;
Jani Nikulae9fd1c02013-08-27 15:12:23 +03006034 case INTEL_OUTPUT_DSI:
6035 is_dsi = true;
6036 break;
Jesse Barnes79e53942008-11-07 14:24:08 -08006037 }
Kristian Høgsberg43565a02009-02-13 20:56:52 -05006038
Eric Anholtc751ce42010-03-25 11:48:48 -07006039 num_connectors++;
Jesse Barnes79e53942008-11-07 14:24:08 -08006040 }
6041
Jani Nikulaf2335332013-09-13 11:03:09 +03006042 if (is_dsi)
Daniel Vetter5b18e572014-04-24 23:55:06 +02006043 return 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08006044
Jani Nikulaf2335332013-09-13 11:03:09 +03006045 if (!intel_crtc->config.clock_set) {
6046 refclk = i9xx_get_refclk(crtc, num_connectors);
6047
Jani Nikulae9fd1c02013-08-27 15:12:23 +03006048 /*
6049 * Returns a set of divisors for the desired target clock with
6050 * the given refclk, or FALSE. The returned values represent
6051 * the clock equation: reflck * (5 * (m1 + 2) + (m2 + 2)) / (n +
6052 * 2) / p1 / p2.
6053 */
6054 limit = intel_limit(crtc, refclk);
6055 ok = dev_priv->display.find_dpll(limit, crtc,
6056 intel_crtc->config.port_clock,
6057 refclk, NULL, &clock);
Jani Nikulaf2335332013-09-13 11:03:09 +03006058 if (!ok) {
Jani Nikulae9fd1c02013-08-27 15:12:23 +03006059 DRM_ERROR("Couldn't find PLL settings for mode!\n");
6060 return -EINVAL;
6061 }
Eric Anholtf564048e2011-03-30 13:01:02 -07006062
Jani Nikulaf2335332013-09-13 11:03:09 +03006063 if (is_lvds && dev_priv->lvds_downclock_avail) {
6064 /*
6065 * Ensure we match the reduced clock's P to the target
6066 * clock. If the clocks don't match, we can't switch
6067 * the display clock by using the FP0/FP1. In such case
6068 * we will disable the LVDS downclock feature.
6069 */
6070 has_reduced_clock =
6071 dev_priv->display.find_dpll(limit, crtc,
6072 dev_priv->lvds_downclock,
6073 refclk, &clock,
6074 &reduced_clock);
6075 }
6076 /* Compat-code for transition, will disappear. */
Daniel Vetterf47709a2013-03-28 10:42:02 +01006077 intel_crtc->config.dpll.n = clock.n;
6078 intel_crtc->config.dpll.m1 = clock.m1;
6079 intel_crtc->config.dpll.m2 = clock.m2;
6080 intel_crtc->config.dpll.p1 = clock.p1;
6081 intel_crtc->config.dpll.p2 = clock.p2;
6082 }
Eric Anholtf564048e2011-03-30 13:01:02 -07006083
Jani Nikulae9fd1c02013-08-27 15:12:23 +03006084 if (IS_GEN2(dev)) {
Daniel Vetter8a654f32013-06-01 17:16:22 +02006085 i8xx_update_pll(intel_crtc,
Vijay Purushothaman2a8f64c2012-09-27 19:13:06 +05306086 has_reduced_clock ? &reduced_clock : NULL,
6087 num_connectors);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03006088 } else if (IS_CHERRYVIEW(dev)) {
6089 chv_update_pll(intel_crtc);
Jani Nikulae9fd1c02013-08-27 15:12:23 +03006090 } else if (IS_VALLEYVIEW(dev)) {
Jani Nikulaf2335332013-09-13 11:03:09 +03006091 vlv_update_pll(intel_crtc);
Jani Nikulae9fd1c02013-08-27 15:12:23 +03006092 } else {
Daniel Vetterf47709a2013-03-28 10:42:02 +01006093 i9xx_update_pll(intel_crtc,
Daniel Vettereb1cbe42012-03-28 23:12:16 +02006094 has_reduced_clock ? &reduced_clock : NULL,
Robin Schroereba905b2014-05-18 02:24:50 +02006095 num_connectors);
Jani Nikulae9fd1c02013-08-27 15:12:23 +03006096 }
Eric Anholtf564048e2011-03-30 13:01:02 -07006097
Daniel Vetterc8f7a0d2014-04-24 23:55:04 +02006098 return 0;
Eric Anholtf564048e2011-03-30 13:01:02 -07006099}
6100
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02006101static void i9xx_get_pfit_config(struct intel_crtc *crtc,
6102 struct intel_crtc_config *pipe_config)
6103{
6104 struct drm_device *dev = crtc->base.dev;
6105 struct drm_i915_private *dev_priv = dev->dev_private;
6106 uint32_t tmp;
6107
Ville Syrjälädc9e7dec2014-01-10 14:06:45 +02006108 if (INTEL_INFO(dev)->gen <= 3 && (IS_I830(dev) || !IS_MOBILE(dev)))
6109 return;
6110
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02006111 tmp = I915_READ(PFIT_CONTROL);
Daniel Vetter06922822013-07-11 13:35:40 +02006112 if (!(tmp & PFIT_ENABLE))
6113 return;
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02006114
Daniel Vetter06922822013-07-11 13:35:40 +02006115 /* Check whether the pfit is attached to our pipe. */
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02006116 if (INTEL_INFO(dev)->gen < 4) {
6117 if (crtc->pipe != PIPE_B)
6118 return;
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02006119 } else {
6120 if ((tmp & PFIT_PIPE_MASK) != (crtc->pipe << PFIT_PIPE_SHIFT))
6121 return;
6122 }
6123
Daniel Vetter06922822013-07-11 13:35:40 +02006124 pipe_config->gmch_pfit.control = tmp;
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02006125 pipe_config->gmch_pfit.pgm_ratios = I915_READ(PFIT_PGM_RATIOS);
6126 if (INTEL_INFO(dev)->gen < 5)
6127 pipe_config->gmch_pfit.lvds_border_bits =
6128 I915_READ(LVDS) & LVDS_BORDER_ENABLE;
6129}
6130
Jesse Barnesacbec812013-09-20 11:29:32 -07006131static void vlv_crtc_clock_get(struct intel_crtc *crtc,
6132 struct intel_crtc_config *pipe_config)
6133{
6134 struct drm_device *dev = crtc->base.dev;
6135 struct drm_i915_private *dev_priv = dev->dev_private;
6136 int pipe = pipe_config->cpu_transcoder;
6137 intel_clock_t clock;
6138 u32 mdiv;
Chris Wilson662c6ec2013-09-25 14:24:01 -07006139 int refclk = 100000;
Jesse Barnesacbec812013-09-20 11:29:32 -07006140
6141 mutex_lock(&dev_priv->dpio_lock);
Chon Ming Leeab3c7592013-11-07 10:43:30 +08006142 mdiv = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW3(pipe));
Jesse Barnesacbec812013-09-20 11:29:32 -07006143 mutex_unlock(&dev_priv->dpio_lock);
6144
6145 clock.m1 = (mdiv >> DPIO_M1DIV_SHIFT) & 7;
6146 clock.m2 = mdiv & DPIO_M2DIV_MASK;
6147 clock.n = (mdiv >> DPIO_N_SHIFT) & 0xf;
6148 clock.p1 = (mdiv >> DPIO_P1_SHIFT) & 7;
6149 clock.p2 = (mdiv >> DPIO_P2_SHIFT) & 0x1f;
6150
Ville Syrjäläf6466282013-10-14 14:50:31 +03006151 vlv_clock(refclk, &clock);
Jesse Barnesacbec812013-09-20 11:29:32 -07006152
Ville Syrjäläf6466282013-10-14 14:50:31 +03006153 /* clock.dot is the fast clock */
6154 pipe_config->port_clock = clock.dot / 5;
Jesse Barnesacbec812013-09-20 11:29:32 -07006155}
6156
Jesse Barnes1ad292b2014-03-07 08:57:49 -08006157static void i9xx_get_plane_config(struct intel_crtc *crtc,
6158 struct intel_plane_config *plane_config)
6159{
6160 struct drm_device *dev = crtc->base.dev;
6161 struct drm_i915_private *dev_priv = dev->dev_private;
6162 u32 val, base, offset;
6163 int pipe = crtc->pipe, plane = crtc->plane;
6164 int fourcc, pixel_format;
6165 int aligned_height;
6166
Dave Airlie66e514c2014-04-03 07:51:54 +10006167 crtc->base.primary->fb = kzalloc(sizeof(struct intel_framebuffer), GFP_KERNEL);
6168 if (!crtc->base.primary->fb) {
Jesse Barnes1ad292b2014-03-07 08:57:49 -08006169 DRM_DEBUG_KMS("failed to alloc fb\n");
6170 return;
6171 }
6172
6173 val = I915_READ(DSPCNTR(plane));
6174
6175 if (INTEL_INFO(dev)->gen >= 4)
6176 if (val & DISPPLANE_TILED)
6177 plane_config->tiled = true;
6178
6179 pixel_format = val & DISPPLANE_PIXFORMAT_MASK;
6180 fourcc = intel_format_to_fourcc(pixel_format);
Dave Airlie66e514c2014-04-03 07:51:54 +10006181 crtc->base.primary->fb->pixel_format = fourcc;
6182 crtc->base.primary->fb->bits_per_pixel =
Jesse Barnes1ad292b2014-03-07 08:57:49 -08006183 drm_format_plane_cpp(fourcc, 0) * 8;
6184
6185 if (INTEL_INFO(dev)->gen >= 4) {
6186 if (plane_config->tiled)
6187 offset = I915_READ(DSPTILEOFF(plane));
6188 else
6189 offset = I915_READ(DSPLINOFF(plane));
6190 base = I915_READ(DSPSURF(plane)) & 0xfffff000;
6191 } else {
6192 base = I915_READ(DSPADDR(plane));
6193 }
6194 plane_config->base = base;
6195
6196 val = I915_READ(PIPESRC(pipe));
Dave Airlie66e514c2014-04-03 07:51:54 +10006197 crtc->base.primary->fb->width = ((val >> 16) & 0xfff) + 1;
6198 crtc->base.primary->fb->height = ((val >> 0) & 0xfff) + 1;
Jesse Barnes1ad292b2014-03-07 08:57:49 -08006199
6200 val = I915_READ(DSPSTRIDE(pipe));
Dave Airlie66e514c2014-04-03 07:51:54 +10006201 crtc->base.primary->fb->pitches[0] = val & 0xffffff80;
Jesse Barnes1ad292b2014-03-07 08:57:49 -08006202
Dave Airlie66e514c2014-04-03 07:51:54 +10006203 aligned_height = intel_align_height(dev, crtc->base.primary->fb->height,
Jesse Barnes1ad292b2014-03-07 08:57:49 -08006204 plane_config->tiled);
6205
Fabian Frederick1267a262014-07-01 20:39:41 +02006206 plane_config->size = PAGE_ALIGN(crtc->base.primary->fb->pitches[0] *
6207 aligned_height);
Jesse Barnes1ad292b2014-03-07 08:57:49 -08006208
6209 DRM_DEBUG_KMS("pipe/plane %d/%d with fb: size=%dx%d@%d, offset=%x, pitch %d, size 0x%x\n",
Dave Airlie66e514c2014-04-03 07:51:54 +10006210 pipe, plane, crtc->base.primary->fb->width,
6211 crtc->base.primary->fb->height,
6212 crtc->base.primary->fb->bits_per_pixel, base,
6213 crtc->base.primary->fb->pitches[0],
Jesse Barnes1ad292b2014-03-07 08:57:49 -08006214 plane_config->size);
6215
6216}
6217
Ville Syrjälä70b23a92014-04-09 13:28:22 +03006218static void chv_crtc_clock_get(struct intel_crtc *crtc,
6219 struct intel_crtc_config *pipe_config)
6220{
6221 struct drm_device *dev = crtc->base.dev;
6222 struct drm_i915_private *dev_priv = dev->dev_private;
6223 int pipe = pipe_config->cpu_transcoder;
6224 enum dpio_channel port = vlv_pipe_to_channel(pipe);
6225 intel_clock_t clock;
6226 u32 cmn_dw13, pll_dw0, pll_dw1, pll_dw2;
6227 int refclk = 100000;
6228
6229 mutex_lock(&dev_priv->dpio_lock);
6230 cmn_dw13 = vlv_dpio_read(dev_priv, pipe, CHV_CMN_DW13(port));
6231 pll_dw0 = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW0(port));
6232 pll_dw1 = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW1(port));
6233 pll_dw2 = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW2(port));
6234 mutex_unlock(&dev_priv->dpio_lock);
6235
6236 clock.m1 = (pll_dw1 & 0x7) == DPIO_CHV_M1_DIV_BY_2 ? 2 : 0;
6237 clock.m2 = ((pll_dw0 & 0xff) << 22) | (pll_dw2 & 0x3fffff);
6238 clock.n = (pll_dw1 >> DPIO_CHV_N_DIV_SHIFT) & 0xf;
6239 clock.p1 = (cmn_dw13 >> DPIO_CHV_P1_DIV_SHIFT) & 0x7;
6240 clock.p2 = (cmn_dw13 >> DPIO_CHV_P2_DIV_SHIFT) & 0x1f;
6241
6242 chv_clock(refclk, &clock);
6243
6244 /* clock.dot is the fast clock */
6245 pipe_config->port_clock = clock.dot / 5;
6246}
6247
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01006248static bool i9xx_get_pipe_config(struct intel_crtc *crtc,
6249 struct intel_crtc_config *pipe_config)
6250{
6251 struct drm_device *dev = crtc->base.dev;
6252 struct drm_i915_private *dev_priv = dev->dev_private;
6253 uint32_t tmp;
6254
Imre Deakb5482bd2014-03-05 16:20:55 +02006255 if (!intel_display_power_enabled(dev_priv,
6256 POWER_DOMAIN_PIPE(crtc->pipe)))
6257 return false;
6258
Daniel Vettere143a212013-07-04 12:01:15 +02006259 pipe_config->cpu_transcoder = (enum transcoder) crtc->pipe;
Daniel Vetterc0d43d62013-06-07 23:11:08 +02006260 pipe_config->shared_dpll = DPLL_ID_PRIVATE;
Daniel Vettereccb1402013-05-22 00:50:22 +02006261
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01006262 tmp = I915_READ(PIPECONF(crtc->pipe));
6263 if (!(tmp & PIPECONF_ENABLE))
6264 return false;
6265
Ville Syrjälä42571ae2013-09-06 23:29:00 +03006266 if (IS_G4X(dev) || IS_VALLEYVIEW(dev)) {
6267 switch (tmp & PIPECONF_BPC_MASK) {
6268 case PIPECONF_6BPC:
6269 pipe_config->pipe_bpp = 18;
6270 break;
6271 case PIPECONF_8BPC:
6272 pipe_config->pipe_bpp = 24;
6273 break;
6274 case PIPECONF_10BPC:
6275 pipe_config->pipe_bpp = 30;
6276 break;
6277 default:
6278 break;
6279 }
6280 }
6281
Daniel Vetterb5a9fa02014-04-24 23:54:49 +02006282 if (IS_VALLEYVIEW(dev) && (tmp & PIPECONF_COLOR_RANGE_SELECT))
6283 pipe_config->limited_color_range = true;
6284
Ville Syrjälä282740f2013-09-04 18:30:03 +03006285 if (INTEL_INFO(dev)->gen < 4)
6286 pipe_config->double_wide = tmp & PIPECONF_DOUBLE_WIDE;
6287
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02006288 intel_get_pipe_timings(crtc, pipe_config);
6289
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02006290 i9xx_get_pfit_config(crtc, pipe_config);
6291
Daniel Vetter6c49f242013-06-06 12:45:25 +02006292 if (INTEL_INFO(dev)->gen >= 4) {
6293 tmp = I915_READ(DPLL_MD(crtc->pipe));
6294 pipe_config->pixel_multiplier =
6295 ((tmp & DPLL_MD_UDI_MULTIPLIER_MASK)
6296 >> DPLL_MD_UDI_MULTIPLIER_SHIFT) + 1;
Daniel Vetter8bcc2792013-06-05 13:34:28 +02006297 pipe_config->dpll_hw_state.dpll_md = tmp;
Daniel Vetter6c49f242013-06-06 12:45:25 +02006298 } else if (IS_I945G(dev) || IS_I945GM(dev) || IS_G33(dev)) {
6299 tmp = I915_READ(DPLL(crtc->pipe));
6300 pipe_config->pixel_multiplier =
6301 ((tmp & SDVO_MULTIPLIER_MASK)
6302 >> SDVO_MULTIPLIER_SHIFT_HIRES) + 1;
6303 } else {
6304 /* Note that on i915G/GM the pixel multiplier is in the sdvo
6305 * port and will be fixed up in the encoder->get_config
6306 * function. */
6307 pipe_config->pixel_multiplier = 1;
6308 }
Daniel Vetter8bcc2792013-06-05 13:34:28 +02006309 pipe_config->dpll_hw_state.dpll = I915_READ(DPLL(crtc->pipe));
6310 if (!IS_VALLEYVIEW(dev)) {
6311 pipe_config->dpll_hw_state.fp0 = I915_READ(FP0(crtc->pipe));
6312 pipe_config->dpll_hw_state.fp1 = I915_READ(FP1(crtc->pipe));
Ville Syrjälä165e9012013-06-26 17:44:15 +03006313 } else {
6314 /* Mask out read-only status bits. */
6315 pipe_config->dpll_hw_state.dpll &= ~(DPLL_LOCK_VLV |
6316 DPLL_PORTC_READY_MASK |
6317 DPLL_PORTB_READY_MASK);
Daniel Vetter8bcc2792013-06-05 13:34:28 +02006318 }
Daniel Vetter6c49f242013-06-06 12:45:25 +02006319
Ville Syrjälä70b23a92014-04-09 13:28:22 +03006320 if (IS_CHERRYVIEW(dev))
6321 chv_crtc_clock_get(crtc, pipe_config);
6322 else if (IS_VALLEYVIEW(dev))
Jesse Barnesacbec812013-09-20 11:29:32 -07006323 vlv_crtc_clock_get(crtc, pipe_config);
6324 else
6325 i9xx_crtc_clock_get(crtc, pipe_config);
Ville Syrjälä18442d02013-09-13 16:00:08 +03006326
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01006327 return true;
6328}
6329
Paulo Zanonidde86e22012-12-01 12:04:25 -02006330static void ironlake_init_pch_refclk(struct drm_device *dev)
Jesse Barnes13d83a62011-08-03 12:59:20 -07006331{
6332 struct drm_i915_private *dev_priv = dev->dev_private;
6333 struct drm_mode_config *mode_config = &dev->mode_config;
Jesse Barnes13d83a62011-08-03 12:59:20 -07006334 struct intel_encoder *encoder;
Chris Wilson74cfd7a2013-03-26 16:33:04 -07006335 u32 val, final;
Jesse Barnes13d83a62011-08-03 12:59:20 -07006336 bool has_lvds = false;
Keith Packard199e5d72011-09-22 12:01:57 -07006337 bool has_cpu_edp = false;
Keith Packard199e5d72011-09-22 12:01:57 -07006338 bool has_panel = false;
Keith Packard99eb6a02011-09-26 14:29:12 -07006339 bool has_ck505 = false;
6340 bool can_ssc = false;
Jesse Barnes13d83a62011-08-03 12:59:20 -07006341
6342 /* We need to take the global config into account */
Keith Packard199e5d72011-09-22 12:01:57 -07006343 list_for_each_entry(encoder, &mode_config->encoder_list,
6344 base.head) {
6345 switch (encoder->type) {
6346 case INTEL_OUTPUT_LVDS:
6347 has_panel = true;
6348 has_lvds = true;
6349 break;
6350 case INTEL_OUTPUT_EDP:
6351 has_panel = true;
Imre Deak2de69052013-05-08 13:14:04 +03006352 if (enc_to_dig_port(&encoder->base)->port == PORT_A)
Keith Packard199e5d72011-09-22 12:01:57 -07006353 has_cpu_edp = true;
6354 break;
Jesse Barnes13d83a62011-08-03 12:59:20 -07006355 }
6356 }
6357
Keith Packard99eb6a02011-09-26 14:29:12 -07006358 if (HAS_PCH_IBX(dev)) {
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03006359 has_ck505 = dev_priv->vbt.display_clock_mode;
Keith Packard99eb6a02011-09-26 14:29:12 -07006360 can_ssc = has_ck505;
6361 } else {
6362 has_ck505 = false;
6363 can_ssc = true;
6364 }
6365
Imre Deak2de69052013-05-08 13:14:04 +03006366 DRM_DEBUG_KMS("has_panel %d has_lvds %d has_ck505 %d\n",
6367 has_panel, has_lvds, has_ck505);
Jesse Barnes13d83a62011-08-03 12:59:20 -07006368
6369 /* Ironlake: try to setup display ref clock before DPLL
6370 * enabling. This is only under driver's control after
6371 * PCH B stepping, previous chipset stepping should be
6372 * ignoring this setting.
6373 */
Chris Wilson74cfd7a2013-03-26 16:33:04 -07006374 val = I915_READ(PCH_DREF_CONTROL);
Jesse Barnes13d83a62011-08-03 12:59:20 -07006375
Chris Wilson74cfd7a2013-03-26 16:33:04 -07006376 /* As we must carefully and slowly disable/enable each source in turn,
6377 * compute the final state we want first and check if we need to
6378 * make any changes at all.
6379 */
6380 final = val;
6381 final &= ~DREF_NONSPREAD_SOURCE_MASK;
Keith Packard99eb6a02011-09-26 14:29:12 -07006382 if (has_ck505)
Chris Wilson74cfd7a2013-03-26 16:33:04 -07006383 final |= DREF_NONSPREAD_CK505_ENABLE;
Keith Packard99eb6a02011-09-26 14:29:12 -07006384 else
Chris Wilson74cfd7a2013-03-26 16:33:04 -07006385 final |= DREF_NONSPREAD_SOURCE_ENABLE;
6386
6387 final &= ~DREF_SSC_SOURCE_MASK;
6388 final &= ~DREF_CPU_SOURCE_OUTPUT_MASK;
6389 final &= ~DREF_SSC1_ENABLE;
Jesse Barnes13d83a62011-08-03 12:59:20 -07006390
Keith Packard199e5d72011-09-22 12:01:57 -07006391 if (has_panel) {
Chris Wilson74cfd7a2013-03-26 16:33:04 -07006392 final |= DREF_SSC_SOURCE_ENABLE;
6393
6394 if (intel_panel_use_ssc(dev_priv) && can_ssc)
6395 final |= DREF_SSC1_ENABLE;
6396
6397 if (has_cpu_edp) {
6398 if (intel_panel_use_ssc(dev_priv) && can_ssc)
6399 final |= DREF_CPU_SOURCE_OUTPUT_DOWNSPREAD;
6400 else
6401 final |= DREF_CPU_SOURCE_OUTPUT_NONSPREAD;
6402 } else
6403 final |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
6404 } else {
6405 final |= DREF_SSC_SOURCE_DISABLE;
6406 final |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
6407 }
6408
6409 if (final == val)
6410 return;
6411
6412 /* Always enable nonspread source */
6413 val &= ~DREF_NONSPREAD_SOURCE_MASK;
6414
6415 if (has_ck505)
6416 val |= DREF_NONSPREAD_CK505_ENABLE;
6417 else
6418 val |= DREF_NONSPREAD_SOURCE_ENABLE;
6419
6420 if (has_panel) {
6421 val &= ~DREF_SSC_SOURCE_MASK;
6422 val |= DREF_SSC_SOURCE_ENABLE;
Jesse Barnes13d83a62011-08-03 12:59:20 -07006423
Keith Packard199e5d72011-09-22 12:01:57 -07006424 /* SSC must be turned on before enabling the CPU output */
Keith Packard99eb6a02011-09-26 14:29:12 -07006425 if (intel_panel_use_ssc(dev_priv) && can_ssc) {
Keith Packard199e5d72011-09-22 12:01:57 -07006426 DRM_DEBUG_KMS("Using SSC on panel\n");
Chris Wilson74cfd7a2013-03-26 16:33:04 -07006427 val |= DREF_SSC1_ENABLE;
Daniel Vettere77166b2012-03-30 22:14:05 +02006428 } else
Chris Wilson74cfd7a2013-03-26 16:33:04 -07006429 val &= ~DREF_SSC1_ENABLE;
Keith Packard199e5d72011-09-22 12:01:57 -07006430
6431 /* Get SSC going before enabling the outputs */
Chris Wilson74cfd7a2013-03-26 16:33:04 -07006432 I915_WRITE(PCH_DREF_CONTROL, val);
Keith Packard199e5d72011-09-22 12:01:57 -07006433 POSTING_READ(PCH_DREF_CONTROL);
6434 udelay(200);
6435
Chris Wilson74cfd7a2013-03-26 16:33:04 -07006436 val &= ~DREF_CPU_SOURCE_OUTPUT_MASK;
Jesse Barnes13d83a62011-08-03 12:59:20 -07006437
6438 /* Enable CPU source on CPU attached eDP */
Keith Packard199e5d72011-09-22 12:01:57 -07006439 if (has_cpu_edp) {
Keith Packard99eb6a02011-09-26 14:29:12 -07006440 if (intel_panel_use_ssc(dev_priv) && can_ssc) {
Keith Packard199e5d72011-09-22 12:01:57 -07006441 DRM_DEBUG_KMS("Using SSC on eDP\n");
Chris Wilson74cfd7a2013-03-26 16:33:04 -07006442 val |= DREF_CPU_SOURCE_OUTPUT_DOWNSPREAD;
Robin Schroereba905b2014-05-18 02:24:50 +02006443 } else
Chris Wilson74cfd7a2013-03-26 16:33:04 -07006444 val |= DREF_CPU_SOURCE_OUTPUT_NONSPREAD;
Keith Packard199e5d72011-09-22 12:01:57 -07006445 } else
Chris Wilson74cfd7a2013-03-26 16:33:04 -07006446 val |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
Keith Packard199e5d72011-09-22 12:01:57 -07006447
Chris Wilson74cfd7a2013-03-26 16:33:04 -07006448 I915_WRITE(PCH_DREF_CONTROL, val);
Keith Packard199e5d72011-09-22 12:01:57 -07006449 POSTING_READ(PCH_DREF_CONTROL);
6450 udelay(200);
6451 } else {
6452 DRM_DEBUG_KMS("Disabling SSC entirely\n");
6453
Chris Wilson74cfd7a2013-03-26 16:33:04 -07006454 val &= ~DREF_CPU_SOURCE_OUTPUT_MASK;
Keith Packard199e5d72011-09-22 12:01:57 -07006455
6456 /* Turn off CPU output */
Chris Wilson74cfd7a2013-03-26 16:33:04 -07006457 val |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
Keith Packard199e5d72011-09-22 12:01:57 -07006458
Chris Wilson74cfd7a2013-03-26 16:33:04 -07006459 I915_WRITE(PCH_DREF_CONTROL, val);
Keith Packard199e5d72011-09-22 12:01:57 -07006460 POSTING_READ(PCH_DREF_CONTROL);
6461 udelay(200);
6462
6463 /* Turn off the SSC source */
Chris Wilson74cfd7a2013-03-26 16:33:04 -07006464 val &= ~DREF_SSC_SOURCE_MASK;
6465 val |= DREF_SSC_SOURCE_DISABLE;
Keith Packard199e5d72011-09-22 12:01:57 -07006466
6467 /* Turn off SSC1 */
Chris Wilson74cfd7a2013-03-26 16:33:04 -07006468 val &= ~DREF_SSC1_ENABLE;
Keith Packard199e5d72011-09-22 12:01:57 -07006469
Chris Wilson74cfd7a2013-03-26 16:33:04 -07006470 I915_WRITE(PCH_DREF_CONTROL, val);
Jesse Barnes13d83a62011-08-03 12:59:20 -07006471 POSTING_READ(PCH_DREF_CONTROL);
6472 udelay(200);
6473 }
Chris Wilson74cfd7a2013-03-26 16:33:04 -07006474
6475 BUG_ON(val != final);
Jesse Barnes13d83a62011-08-03 12:59:20 -07006476}
6477
Paulo Zanonif31f2d52013-07-18 18:51:11 -03006478static void lpt_reset_fdi_mphy(struct drm_i915_private *dev_priv)
Paulo Zanonidde86e22012-12-01 12:04:25 -02006479{
Paulo Zanonif31f2d52013-07-18 18:51:11 -03006480 uint32_t tmp;
Paulo Zanonidde86e22012-12-01 12:04:25 -02006481
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03006482 tmp = I915_READ(SOUTH_CHICKEN2);
6483 tmp |= FDI_MPHY_IOSFSB_RESET_CTL;
6484 I915_WRITE(SOUTH_CHICKEN2, tmp);
Paulo Zanonidde86e22012-12-01 12:04:25 -02006485
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03006486 if (wait_for_atomic_us(I915_READ(SOUTH_CHICKEN2) &
6487 FDI_MPHY_IOSFSB_RESET_STATUS, 100))
6488 DRM_ERROR("FDI mPHY reset assert timeout\n");
Paulo Zanonidde86e22012-12-01 12:04:25 -02006489
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03006490 tmp = I915_READ(SOUTH_CHICKEN2);
6491 tmp &= ~FDI_MPHY_IOSFSB_RESET_CTL;
6492 I915_WRITE(SOUTH_CHICKEN2, tmp);
Paulo Zanonidde86e22012-12-01 12:04:25 -02006493
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03006494 if (wait_for_atomic_us((I915_READ(SOUTH_CHICKEN2) &
6495 FDI_MPHY_IOSFSB_RESET_STATUS) == 0, 100))
6496 DRM_ERROR("FDI mPHY reset de-assert timeout\n");
Paulo Zanonif31f2d52013-07-18 18:51:11 -03006497}
6498
6499/* WaMPhyProgramming:hsw */
6500static void lpt_program_fdi_mphy(struct drm_i915_private *dev_priv)
6501{
6502 uint32_t tmp;
Paulo Zanonidde86e22012-12-01 12:04:25 -02006503
6504 tmp = intel_sbi_read(dev_priv, 0x8008, SBI_MPHY);
6505 tmp &= ~(0xFF << 24);
6506 tmp |= (0x12 << 24);
6507 intel_sbi_write(dev_priv, 0x8008, tmp, SBI_MPHY);
6508
Paulo Zanonidde86e22012-12-01 12:04:25 -02006509 tmp = intel_sbi_read(dev_priv, 0x2008, SBI_MPHY);
6510 tmp |= (1 << 11);
6511 intel_sbi_write(dev_priv, 0x2008, tmp, SBI_MPHY);
6512
6513 tmp = intel_sbi_read(dev_priv, 0x2108, SBI_MPHY);
6514 tmp |= (1 << 11);
6515 intel_sbi_write(dev_priv, 0x2108, tmp, SBI_MPHY);
6516
Paulo Zanonidde86e22012-12-01 12:04:25 -02006517 tmp = intel_sbi_read(dev_priv, 0x206C, SBI_MPHY);
6518 tmp |= (1 << 24) | (1 << 21) | (1 << 18);
6519 intel_sbi_write(dev_priv, 0x206C, tmp, SBI_MPHY);
6520
6521 tmp = intel_sbi_read(dev_priv, 0x216C, SBI_MPHY);
6522 tmp |= (1 << 24) | (1 << 21) | (1 << 18);
6523 intel_sbi_write(dev_priv, 0x216C, tmp, SBI_MPHY);
6524
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03006525 tmp = intel_sbi_read(dev_priv, 0x2080, SBI_MPHY);
6526 tmp &= ~(7 << 13);
6527 tmp |= (5 << 13);
6528 intel_sbi_write(dev_priv, 0x2080, tmp, SBI_MPHY);
Paulo Zanonidde86e22012-12-01 12:04:25 -02006529
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03006530 tmp = intel_sbi_read(dev_priv, 0x2180, SBI_MPHY);
6531 tmp &= ~(7 << 13);
6532 tmp |= (5 << 13);
6533 intel_sbi_write(dev_priv, 0x2180, tmp, SBI_MPHY);
Paulo Zanonidde86e22012-12-01 12:04:25 -02006534
6535 tmp = intel_sbi_read(dev_priv, 0x208C, SBI_MPHY);
6536 tmp &= ~0xFF;
6537 tmp |= 0x1C;
6538 intel_sbi_write(dev_priv, 0x208C, tmp, SBI_MPHY);
6539
6540 tmp = intel_sbi_read(dev_priv, 0x218C, SBI_MPHY);
6541 tmp &= ~0xFF;
6542 tmp |= 0x1C;
6543 intel_sbi_write(dev_priv, 0x218C, tmp, SBI_MPHY);
6544
6545 tmp = intel_sbi_read(dev_priv, 0x2098, SBI_MPHY);
6546 tmp &= ~(0xFF << 16);
6547 tmp |= (0x1C << 16);
6548 intel_sbi_write(dev_priv, 0x2098, tmp, SBI_MPHY);
6549
6550 tmp = intel_sbi_read(dev_priv, 0x2198, SBI_MPHY);
6551 tmp &= ~(0xFF << 16);
6552 tmp |= (0x1C << 16);
6553 intel_sbi_write(dev_priv, 0x2198, tmp, SBI_MPHY);
6554
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03006555 tmp = intel_sbi_read(dev_priv, 0x20C4, SBI_MPHY);
6556 tmp |= (1 << 27);
6557 intel_sbi_write(dev_priv, 0x20C4, tmp, SBI_MPHY);
Paulo Zanonidde86e22012-12-01 12:04:25 -02006558
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03006559 tmp = intel_sbi_read(dev_priv, 0x21C4, SBI_MPHY);
6560 tmp |= (1 << 27);
6561 intel_sbi_write(dev_priv, 0x21C4, tmp, SBI_MPHY);
Paulo Zanonidde86e22012-12-01 12:04:25 -02006562
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03006563 tmp = intel_sbi_read(dev_priv, 0x20EC, SBI_MPHY);
6564 tmp &= ~(0xF << 28);
6565 tmp |= (4 << 28);
6566 intel_sbi_write(dev_priv, 0x20EC, tmp, SBI_MPHY);
Paulo Zanonidde86e22012-12-01 12:04:25 -02006567
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03006568 tmp = intel_sbi_read(dev_priv, 0x21EC, SBI_MPHY);
6569 tmp &= ~(0xF << 28);
6570 tmp |= (4 << 28);
6571 intel_sbi_write(dev_priv, 0x21EC, tmp, SBI_MPHY);
Paulo Zanonif31f2d52013-07-18 18:51:11 -03006572}
6573
Paulo Zanoni2fa86a12013-07-23 11:19:24 -03006574/* Implements 3 different sequences from BSpec chapter "Display iCLK
6575 * Programming" based on the parameters passed:
6576 * - Sequence to enable CLKOUT_DP
6577 * - Sequence to enable CLKOUT_DP without spread
6578 * - Sequence to enable CLKOUT_DP for FDI usage and configure PCH FDI I/O
6579 */
6580static void lpt_enable_clkout_dp(struct drm_device *dev, bool with_spread,
6581 bool with_fdi)
Paulo Zanonif31f2d52013-07-18 18:51:11 -03006582{
6583 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanoni2fa86a12013-07-23 11:19:24 -03006584 uint32_t reg, tmp;
6585
6586 if (WARN(with_fdi && !with_spread, "FDI requires downspread\n"))
6587 with_spread = true;
6588 if (WARN(dev_priv->pch_id == INTEL_PCH_LPT_LP_DEVICE_ID_TYPE &&
6589 with_fdi, "LP PCH doesn't have FDI\n"))
6590 with_fdi = false;
Paulo Zanonif31f2d52013-07-18 18:51:11 -03006591
6592 mutex_lock(&dev_priv->dpio_lock);
6593
6594 tmp = intel_sbi_read(dev_priv, SBI_SSCCTL, SBI_ICLK);
6595 tmp &= ~SBI_SSCCTL_DISABLE;
6596 tmp |= SBI_SSCCTL_PATHALT;
6597 intel_sbi_write(dev_priv, SBI_SSCCTL, tmp, SBI_ICLK);
6598
6599 udelay(24);
6600
Paulo Zanoni2fa86a12013-07-23 11:19:24 -03006601 if (with_spread) {
6602 tmp = intel_sbi_read(dev_priv, SBI_SSCCTL, SBI_ICLK);
6603 tmp &= ~SBI_SSCCTL_PATHALT;
6604 intel_sbi_write(dev_priv, SBI_SSCCTL, tmp, SBI_ICLK);
Paulo Zanonif31f2d52013-07-18 18:51:11 -03006605
Paulo Zanoni2fa86a12013-07-23 11:19:24 -03006606 if (with_fdi) {
6607 lpt_reset_fdi_mphy(dev_priv);
6608 lpt_program_fdi_mphy(dev_priv);
6609 }
6610 }
Paulo Zanonidde86e22012-12-01 12:04:25 -02006611
Paulo Zanoni2fa86a12013-07-23 11:19:24 -03006612 reg = (dev_priv->pch_id == INTEL_PCH_LPT_LP_DEVICE_ID_TYPE) ?
6613 SBI_GEN0 : SBI_DBUFF0;
6614 tmp = intel_sbi_read(dev_priv, reg, SBI_ICLK);
6615 tmp |= SBI_GEN0_CFG_BUFFENABLE_DISABLE;
6616 intel_sbi_write(dev_priv, reg, tmp, SBI_ICLK);
Daniel Vetterc00db242013-01-22 15:33:27 +01006617
6618 mutex_unlock(&dev_priv->dpio_lock);
Paulo Zanonidde86e22012-12-01 12:04:25 -02006619}
6620
Paulo Zanoni47701c32013-07-23 11:19:25 -03006621/* Sequence to disable CLKOUT_DP */
6622static void lpt_disable_clkout_dp(struct drm_device *dev)
6623{
6624 struct drm_i915_private *dev_priv = dev->dev_private;
6625 uint32_t reg, tmp;
6626
6627 mutex_lock(&dev_priv->dpio_lock);
6628
6629 reg = (dev_priv->pch_id == INTEL_PCH_LPT_LP_DEVICE_ID_TYPE) ?
6630 SBI_GEN0 : SBI_DBUFF0;
6631 tmp = intel_sbi_read(dev_priv, reg, SBI_ICLK);
6632 tmp &= ~SBI_GEN0_CFG_BUFFENABLE_DISABLE;
6633 intel_sbi_write(dev_priv, reg, tmp, SBI_ICLK);
6634
6635 tmp = intel_sbi_read(dev_priv, SBI_SSCCTL, SBI_ICLK);
6636 if (!(tmp & SBI_SSCCTL_DISABLE)) {
6637 if (!(tmp & SBI_SSCCTL_PATHALT)) {
6638 tmp |= SBI_SSCCTL_PATHALT;
6639 intel_sbi_write(dev_priv, SBI_SSCCTL, tmp, SBI_ICLK);
6640 udelay(32);
6641 }
6642 tmp |= SBI_SSCCTL_DISABLE;
6643 intel_sbi_write(dev_priv, SBI_SSCCTL, tmp, SBI_ICLK);
6644 }
6645
6646 mutex_unlock(&dev_priv->dpio_lock);
6647}
6648
Paulo Zanonibf8fa3d2013-07-12 14:19:38 -03006649static void lpt_init_pch_refclk(struct drm_device *dev)
6650{
6651 struct drm_mode_config *mode_config = &dev->mode_config;
6652 struct intel_encoder *encoder;
6653 bool has_vga = false;
6654
6655 list_for_each_entry(encoder, &mode_config->encoder_list, base.head) {
6656 switch (encoder->type) {
6657 case INTEL_OUTPUT_ANALOG:
6658 has_vga = true;
6659 break;
6660 }
6661 }
6662
Paulo Zanoni47701c32013-07-23 11:19:25 -03006663 if (has_vga)
6664 lpt_enable_clkout_dp(dev, true, true);
6665 else
6666 lpt_disable_clkout_dp(dev);
Paulo Zanonibf8fa3d2013-07-12 14:19:38 -03006667}
6668
Paulo Zanonidde86e22012-12-01 12:04:25 -02006669/*
6670 * Initialize reference clocks when the driver loads
6671 */
6672void intel_init_pch_refclk(struct drm_device *dev)
6673{
6674 if (HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev))
6675 ironlake_init_pch_refclk(dev);
6676 else if (HAS_PCH_LPT(dev))
6677 lpt_init_pch_refclk(dev);
6678}
6679
Jesse Barnesd9d444c2011-09-02 13:03:05 -07006680static int ironlake_get_refclk(struct drm_crtc *crtc)
6681{
6682 struct drm_device *dev = crtc->dev;
6683 struct drm_i915_private *dev_priv = dev->dev_private;
6684 struct intel_encoder *encoder;
Jesse Barnesd9d444c2011-09-02 13:03:05 -07006685 int num_connectors = 0;
6686 bool is_lvds = false;
6687
Daniel Vetter6c2b7c122012-07-05 09:50:24 +02006688 for_each_encoder_on_crtc(dev, crtc, encoder) {
Jesse Barnesd9d444c2011-09-02 13:03:05 -07006689 switch (encoder->type) {
6690 case INTEL_OUTPUT_LVDS:
6691 is_lvds = true;
6692 break;
Jesse Barnesd9d444c2011-09-02 13:03:05 -07006693 }
6694 num_connectors++;
6695 }
6696
6697 if (is_lvds && intel_panel_use_ssc(dev_priv) && num_connectors < 2) {
Ville Syrjäläe91e9412013-12-09 18:54:16 +02006698 DRM_DEBUG_KMS("using SSC reference clock of %d kHz\n",
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03006699 dev_priv->vbt.lvds_ssc_freq);
Ville Syrjäläe91e9412013-12-09 18:54:16 +02006700 return dev_priv->vbt.lvds_ssc_freq;
Jesse Barnesd9d444c2011-09-02 13:03:05 -07006701 }
6702
6703 return 120000;
6704}
6705
Daniel Vetter6ff93602013-04-19 11:24:36 +02006706static void ironlake_set_pipeconf(struct drm_crtc *crtc)
Paulo Zanonic8203562012-09-12 10:06:29 -03006707{
6708 struct drm_i915_private *dev_priv = crtc->dev->dev_private;
6709 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
6710 int pipe = intel_crtc->pipe;
6711 uint32_t val;
6712
Daniel Vetter78114072013-06-13 00:54:57 +02006713 val = 0;
Paulo Zanonic8203562012-09-12 10:06:29 -03006714
Daniel Vetter965e0c42013-03-27 00:44:57 +01006715 switch (intel_crtc->config.pipe_bpp) {
Paulo Zanonic8203562012-09-12 10:06:29 -03006716 case 18:
Daniel Vetterdfd07d72012-12-17 11:21:38 +01006717 val |= PIPECONF_6BPC;
Paulo Zanonic8203562012-09-12 10:06:29 -03006718 break;
6719 case 24:
Daniel Vetterdfd07d72012-12-17 11:21:38 +01006720 val |= PIPECONF_8BPC;
Paulo Zanonic8203562012-09-12 10:06:29 -03006721 break;
6722 case 30:
Daniel Vetterdfd07d72012-12-17 11:21:38 +01006723 val |= PIPECONF_10BPC;
Paulo Zanonic8203562012-09-12 10:06:29 -03006724 break;
6725 case 36:
Daniel Vetterdfd07d72012-12-17 11:21:38 +01006726 val |= PIPECONF_12BPC;
Paulo Zanonic8203562012-09-12 10:06:29 -03006727 break;
6728 default:
Paulo Zanonicc769b62012-09-20 18:36:03 -03006729 /* Case prevented by intel_choose_pipe_bpp_dither. */
6730 BUG();
Paulo Zanonic8203562012-09-12 10:06:29 -03006731 }
6732
Daniel Vetterd8b32242013-04-25 17:54:44 +02006733 if (intel_crtc->config.dither)
Paulo Zanonic8203562012-09-12 10:06:29 -03006734 val |= (PIPECONF_DITHER_EN | PIPECONF_DITHER_TYPE_SP);
6735
Daniel Vetter6ff93602013-04-19 11:24:36 +02006736 if (intel_crtc->config.adjusted_mode.flags & DRM_MODE_FLAG_INTERLACE)
Paulo Zanonic8203562012-09-12 10:06:29 -03006737 val |= PIPECONF_INTERLACED_ILK;
6738 else
6739 val |= PIPECONF_PROGRESSIVE;
6740
Daniel Vetter50f3b012013-03-27 00:44:56 +01006741 if (intel_crtc->config.limited_color_range)
Ville Syrjälä3685a8f2013-01-17 16:31:28 +02006742 val |= PIPECONF_COLOR_RANGE_SELECT;
Ville Syrjälä3685a8f2013-01-17 16:31:28 +02006743
Paulo Zanonic8203562012-09-12 10:06:29 -03006744 I915_WRITE(PIPECONF(pipe), val);
6745 POSTING_READ(PIPECONF(pipe));
6746}
6747
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02006748/*
6749 * Set up the pipe CSC unit.
6750 *
6751 * Currently only full range RGB to limited range RGB conversion
6752 * is supported, but eventually this should handle various
6753 * RGB<->YCbCr scenarios as well.
6754 */
Daniel Vetter50f3b012013-03-27 00:44:56 +01006755static void intel_set_pipe_csc(struct drm_crtc *crtc)
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02006756{
6757 struct drm_device *dev = crtc->dev;
6758 struct drm_i915_private *dev_priv = dev->dev_private;
6759 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
6760 int pipe = intel_crtc->pipe;
6761 uint16_t coeff = 0x7800; /* 1.0 */
6762
6763 /*
6764 * TODO: Check what kind of values actually come out of the pipe
6765 * with these coeff/postoff values and adjust to get the best
6766 * accuracy. Perhaps we even need to take the bpc value into
6767 * consideration.
6768 */
6769
Daniel Vetter50f3b012013-03-27 00:44:56 +01006770 if (intel_crtc->config.limited_color_range)
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02006771 coeff = ((235 - 16) * (1 << 12) / 255) & 0xff8; /* 0.xxx... */
6772
6773 /*
6774 * GY/GU and RY/RU should be the other way around according
6775 * to BSpec, but reality doesn't agree. Just set them up in
6776 * a way that results in the correct picture.
6777 */
6778 I915_WRITE(PIPE_CSC_COEFF_RY_GY(pipe), coeff << 16);
6779 I915_WRITE(PIPE_CSC_COEFF_BY(pipe), 0);
6780
6781 I915_WRITE(PIPE_CSC_COEFF_RU_GU(pipe), coeff);
6782 I915_WRITE(PIPE_CSC_COEFF_BU(pipe), 0);
6783
6784 I915_WRITE(PIPE_CSC_COEFF_RV_GV(pipe), 0);
6785 I915_WRITE(PIPE_CSC_COEFF_BV(pipe), coeff << 16);
6786
6787 I915_WRITE(PIPE_CSC_PREOFF_HI(pipe), 0);
6788 I915_WRITE(PIPE_CSC_PREOFF_ME(pipe), 0);
6789 I915_WRITE(PIPE_CSC_PREOFF_LO(pipe), 0);
6790
6791 if (INTEL_INFO(dev)->gen > 6) {
6792 uint16_t postoff = 0;
6793
Daniel Vetter50f3b012013-03-27 00:44:56 +01006794 if (intel_crtc->config.limited_color_range)
Ville Syrjälä32cf0cb2013-11-28 22:10:38 +02006795 postoff = (16 * (1 << 12) / 255) & 0x1fff;
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02006796
6797 I915_WRITE(PIPE_CSC_POSTOFF_HI(pipe), postoff);
6798 I915_WRITE(PIPE_CSC_POSTOFF_ME(pipe), postoff);
6799 I915_WRITE(PIPE_CSC_POSTOFF_LO(pipe), postoff);
6800
6801 I915_WRITE(PIPE_CSC_MODE(pipe), 0);
6802 } else {
6803 uint32_t mode = CSC_MODE_YUV_TO_RGB;
6804
Daniel Vetter50f3b012013-03-27 00:44:56 +01006805 if (intel_crtc->config.limited_color_range)
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02006806 mode |= CSC_BLACK_SCREEN_OFFSET;
6807
6808 I915_WRITE(PIPE_CSC_MODE(pipe), mode);
6809 }
6810}
6811
Daniel Vetter6ff93602013-04-19 11:24:36 +02006812static void haswell_set_pipeconf(struct drm_crtc *crtc)
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03006813{
Paulo Zanoni756f85c2013-11-02 21:07:38 -07006814 struct drm_device *dev = crtc->dev;
6815 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03006816 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Paulo Zanoni756f85c2013-11-02 21:07:38 -07006817 enum pipe pipe = intel_crtc->pipe;
Daniel Vetter3b117c82013-04-17 20:15:07 +02006818 enum transcoder cpu_transcoder = intel_crtc->config.cpu_transcoder;
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03006819 uint32_t val;
6820
Daniel Vetter3eff4fa2013-06-13 00:54:59 +02006821 val = 0;
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03006822
Paulo Zanoni756f85c2013-11-02 21:07:38 -07006823 if (IS_HASWELL(dev) && intel_crtc->config.dither)
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03006824 val |= (PIPECONF_DITHER_EN | PIPECONF_DITHER_TYPE_SP);
6825
Daniel Vetter6ff93602013-04-19 11:24:36 +02006826 if (intel_crtc->config.adjusted_mode.flags & DRM_MODE_FLAG_INTERLACE)
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03006827 val |= PIPECONF_INTERLACED_ILK;
6828 else
6829 val |= PIPECONF_PROGRESSIVE;
6830
Paulo Zanoni702e7a52012-10-23 18:29:59 -02006831 I915_WRITE(PIPECONF(cpu_transcoder), val);
6832 POSTING_READ(PIPECONF(cpu_transcoder));
Daniel Vetter3eff4fa2013-06-13 00:54:59 +02006833
6834 I915_WRITE(GAMMA_MODE(intel_crtc->pipe), GAMMA_MODE_MODE_8BIT);
6835 POSTING_READ(GAMMA_MODE(intel_crtc->pipe));
Paulo Zanoni756f85c2013-11-02 21:07:38 -07006836
6837 if (IS_BROADWELL(dev)) {
6838 val = 0;
6839
6840 switch (intel_crtc->config.pipe_bpp) {
6841 case 18:
6842 val |= PIPEMISC_DITHER_6_BPC;
6843 break;
6844 case 24:
6845 val |= PIPEMISC_DITHER_8_BPC;
6846 break;
6847 case 30:
6848 val |= PIPEMISC_DITHER_10_BPC;
6849 break;
6850 case 36:
6851 val |= PIPEMISC_DITHER_12_BPC;
6852 break;
6853 default:
6854 /* Case prevented by pipe_config_set_bpp. */
6855 BUG();
6856 }
6857
6858 if (intel_crtc->config.dither)
6859 val |= PIPEMISC_DITHER_ENABLE | PIPEMISC_DITHER_TYPE_SP;
6860
6861 I915_WRITE(PIPEMISC(pipe), val);
6862 }
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03006863}
6864
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03006865static bool ironlake_compute_clocks(struct drm_crtc *crtc,
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03006866 intel_clock_t *clock,
6867 bool *has_reduced_clock,
6868 intel_clock_t *reduced_clock)
6869{
6870 struct drm_device *dev = crtc->dev;
6871 struct drm_i915_private *dev_priv = dev->dev_private;
6872 struct intel_encoder *intel_encoder;
6873 int refclk;
6874 const intel_limit_t *limit;
Daniel Vettera16af7212013-04-30 14:01:44 +02006875 bool ret, is_lvds = false;
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03006876
6877 for_each_encoder_on_crtc(dev, crtc, intel_encoder) {
6878 switch (intel_encoder->type) {
6879 case INTEL_OUTPUT_LVDS:
6880 is_lvds = true;
6881 break;
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03006882 }
6883 }
6884
6885 refclk = ironlake_get_refclk(crtc);
6886
6887 /*
6888 * Returns a set of divisors for the desired target clock with the given
6889 * refclk, or FALSE. The returned values represent the clock equation:
6890 * reflck * (5 * (m1 + 2) + (m2 + 2)) / (n + 2) / p1 / p2.
6891 */
6892 limit = intel_limit(crtc, refclk);
Daniel Vetterff9a6752013-06-01 17:16:21 +02006893 ret = dev_priv->display.find_dpll(limit, crtc,
6894 to_intel_crtc(crtc)->config.port_clock,
Daniel Vetteree9300b2013-06-03 22:40:22 +02006895 refclk, NULL, clock);
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03006896 if (!ret)
6897 return false;
6898
6899 if (is_lvds && dev_priv->lvds_downclock_avail) {
6900 /*
6901 * Ensure we match the reduced clock's P to the target clock.
6902 * If the clocks don't match, we can't switch the display clock
6903 * by using the FP0/FP1. In such case we will disable the LVDS
6904 * downclock feature.
6905 */
Daniel Vetteree9300b2013-06-03 22:40:22 +02006906 *has_reduced_clock =
6907 dev_priv->display.find_dpll(limit, crtc,
6908 dev_priv->lvds_downclock,
6909 refclk, clock,
6910 reduced_clock);
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03006911 }
6912
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03006913 return true;
6914}
6915
Paulo Zanonid4b19312012-11-29 11:29:32 -02006916int ironlake_get_lanes_required(int target_clock, int link_bw, int bpp)
6917{
6918 /*
6919 * Account for spread spectrum to avoid
6920 * oversubscribing the link. Max center spread
6921 * is 2.5%; use 5% for safety's sake.
6922 */
6923 u32 bps = target_clock * bpp * 21 / 20;
Ville Syrjälä619d4d02014-02-27 14:23:14 +02006924 return DIV_ROUND_UP(bps, link_bw * 8);
Paulo Zanonid4b19312012-11-29 11:29:32 -02006925}
6926
Daniel Vetter7429e9d2013-04-20 17:19:46 +02006927static bool ironlake_needs_fb_cb_tune(struct dpll *dpll, int factor)
Daniel Vetter6cf86a52013-04-02 23:38:10 +02006928{
Daniel Vetter7429e9d2013-04-20 17:19:46 +02006929 return i9xx_dpll_compute_m(dpll) < factor * dpll->n;
Paulo Zanonif48d8f22012-09-20 18:36:04 -03006930}
6931
Paulo Zanonide13a2e2012-09-20 18:36:05 -03006932static uint32_t ironlake_compute_dpll(struct intel_crtc *intel_crtc,
Daniel Vetter7429e9d2013-04-20 17:19:46 +02006933 u32 *fp,
Daniel Vetter9a7c7892013-04-04 22:20:34 +02006934 intel_clock_t *reduced_clock, u32 *fp2)
Paulo Zanonide13a2e2012-09-20 18:36:05 -03006935{
6936 struct drm_crtc *crtc = &intel_crtc->base;
6937 struct drm_device *dev = crtc->dev;
6938 struct drm_i915_private *dev_priv = dev->dev_private;
6939 struct intel_encoder *intel_encoder;
6940 uint32_t dpll;
Daniel Vetter6cc5f342013-03-27 00:44:53 +01006941 int factor, num_connectors = 0;
Daniel Vetter09ede542013-04-30 14:01:45 +02006942 bool is_lvds = false, is_sdvo = false;
Paulo Zanonide13a2e2012-09-20 18:36:05 -03006943
6944 for_each_encoder_on_crtc(dev, crtc, intel_encoder) {
6945 switch (intel_encoder->type) {
6946 case INTEL_OUTPUT_LVDS:
6947 is_lvds = true;
6948 break;
6949 case INTEL_OUTPUT_SDVO:
6950 case INTEL_OUTPUT_HDMI:
6951 is_sdvo = true;
Paulo Zanonide13a2e2012-09-20 18:36:05 -03006952 break;
Paulo Zanonide13a2e2012-09-20 18:36:05 -03006953 }
6954
6955 num_connectors++;
6956 }
Jesse Barnes79e53942008-11-07 14:24:08 -08006957
Chris Wilsonc1858122010-12-03 21:35:48 +00006958 /* Enable autotuning of the PLL clock (if permissible) */
Eric Anholt8febb292011-03-30 13:01:07 -07006959 factor = 21;
6960 if (is_lvds) {
6961 if ((intel_panel_use_ssc(dev_priv) &&
Ville Syrjäläe91e9412013-12-09 18:54:16 +02006962 dev_priv->vbt.lvds_ssc_freq == 100000) ||
Daniel Vetterf0b44052013-04-04 22:20:33 +02006963 (HAS_PCH_IBX(dev) && intel_is_dual_link_lvds(dev)))
Eric Anholt8febb292011-03-30 13:01:07 -07006964 factor = 25;
Daniel Vetter09ede542013-04-30 14:01:45 +02006965 } else if (intel_crtc->config.sdvo_tv_clock)
Eric Anholt8febb292011-03-30 13:01:07 -07006966 factor = 20;
Chris Wilsonc1858122010-12-03 21:35:48 +00006967
Daniel Vetter7429e9d2013-04-20 17:19:46 +02006968 if (ironlake_needs_fb_cb_tune(&intel_crtc->config.dpll, factor))
Daniel Vetter7d0ac5b2013-04-04 22:20:32 +02006969 *fp |= FP_CB_TUNE;
Chris Wilsonc1858122010-12-03 21:35:48 +00006970
Daniel Vetter9a7c7892013-04-04 22:20:34 +02006971 if (fp2 && (reduced_clock->m < factor * reduced_clock->n))
6972 *fp2 |= FP_CB_TUNE;
6973
Chris Wilson5eddb702010-09-11 13:48:45 +01006974 dpll = 0;
Zhenyu Wang2c072452009-06-05 15:38:42 +08006975
Eric Anholta07d6782011-03-30 13:01:08 -07006976 if (is_lvds)
6977 dpll |= DPLLB_MODE_LVDS;
6978 else
6979 dpll |= DPLLB_MODE_DAC_SERIAL;
Daniel Vetter198a037f2013-04-19 11:14:37 +02006980
Daniel Vetteref1b4602013-06-01 17:17:04 +02006981 dpll |= (intel_crtc->config.pixel_multiplier - 1)
6982 << PLL_REF_SDVO_HDMI_MULTIPLIER_SHIFT;
Daniel Vetter198a037f2013-04-19 11:14:37 +02006983
6984 if (is_sdvo)
Daniel Vetter4a33e482013-07-06 12:52:05 +02006985 dpll |= DPLL_SDVO_HIGH_SPEED;
Daniel Vetter9566e9a2013-04-19 11:14:36 +02006986 if (intel_crtc->config.has_dp_encoder)
Daniel Vetter4a33e482013-07-06 12:52:05 +02006987 dpll |= DPLL_SDVO_HIGH_SPEED;
Jesse Barnes79e53942008-11-07 14:24:08 -08006988
Eric Anholta07d6782011-03-30 13:01:08 -07006989 /* compute bitmask from p1 value */
Daniel Vetter7429e9d2013-04-20 17:19:46 +02006990 dpll |= (1 << (intel_crtc->config.dpll.p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT;
Eric Anholta07d6782011-03-30 13:01:08 -07006991 /* also FPA1 */
Daniel Vetter7429e9d2013-04-20 17:19:46 +02006992 dpll |= (1 << (intel_crtc->config.dpll.p1 - 1)) << DPLL_FPA1_P1_POST_DIV_SHIFT;
Eric Anholta07d6782011-03-30 13:01:08 -07006993
Daniel Vetter7429e9d2013-04-20 17:19:46 +02006994 switch (intel_crtc->config.dpll.p2) {
Eric Anholta07d6782011-03-30 13:01:08 -07006995 case 5:
6996 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_5;
6997 break;
6998 case 7:
6999 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_7;
7000 break;
7001 case 10:
7002 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_10;
7003 break;
7004 case 14:
7005 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_14;
7006 break;
Jesse Barnes79e53942008-11-07 14:24:08 -08007007 }
7008
Daniel Vetterb4c09f32013-04-30 14:01:42 +02007009 if (is_lvds && intel_panel_use_ssc(dev_priv) && num_connectors < 2)
Kristian Høgsberg43565a02009-02-13 20:56:52 -05007010 dpll |= PLLB_REF_INPUT_SPREADSPECTRUMIN;
Jesse Barnes79e53942008-11-07 14:24:08 -08007011 else
7012 dpll |= PLL_REF_INPUT_DREFCLK;
7013
Daniel Vetter959e16d2013-06-05 13:34:21 +02007014 return dpll | DPLL_VCO_ENABLE;
Paulo Zanonide13a2e2012-09-20 18:36:05 -03007015}
7016
Jesse Barnes79e53942008-11-07 14:24:08 -08007017static int ironlake_crtc_mode_set(struct drm_crtc *crtc,
Jesse Barnes79e53942008-11-07 14:24:08 -08007018 int x, int y,
Daniel Vetter94352cf2012-07-05 22:51:56 +02007019 struct drm_framebuffer *fb)
Jesse Barnes79e53942008-11-07 14:24:08 -08007020{
7021 struct drm_device *dev = crtc->dev;
Jesse Barnes79e53942008-11-07 14:24:08 -08007022 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03007023 int num_connectors = 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08007024 intel_clock_t clock, reduced_clock;
Daniel Vettercbbab5b2013-04-19 11:14:31 +02007025 u32 dpll = 0, fp = 0, fp2 = 0;
Paulo Zanonie2f12b02012-09-20 18:36:06 -03007026 bool ok, has_reduced_clock = false;
Daniel Vetter8b470472013-03-28 10:41:59 +01007027 bool is_lvds = false;
Paulo Zanonif48d8f22012-09-20 18:36:04 -03007028 struct intel_encoder *encoder;
Daniel Vettere2b78262013-06-07 23:10:03 +02007029 struct intel_shared_dpll *pll;
Jesse Barnes79e53942008-11-07 14:24:08 -08007030
7031 for_each_encoder_on_crtc(dev, crtc, encoder) {
7032 switch (encoder->type) {
7033 case INTEL_OUTPUT_LVDS:
7034 is_lvds = true;
7035 break;
Jesse Barnes79e53942008-11-07 14:24:08 -08007036 }
7037
7038 num_connectors++;
7039 }
7040
Paulo Zanoni5dc52982012-10-05 12:05:56 -03007041 WARN(!(HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev)),
7042 "Unexpected PCH type %d\n", INTEL_PCH_TYPE(dev));
7043
Daniel Vetterff9a6752013-06-01 17:16:21 +02007044 ok = ironlake_compute_clocks(crtc, &clock,
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03007045 &has_reduced_clock, &reduced_clock);
Daniel Vetteree9300b2013-06-03 22:40:22 +02007046 if (!ok && !intel_crtc->config.clock_set) {
Jesse Barnes79e53942008-11-07 14:24:08 -08007047 DRM_ERROR("Couldn't find PLL settings for mode!\n");
7048 return -EINVAL;
7049 }
Daniel Vetterf47709a2013-03-28 10:42:02 +01007050 /* Compat-code for transition, will disappear. */
7051 if (!intel_crtc->config.clock_set) {
7052 intel_crtc->config.dpll.n = clock.n;
7053 intel_crtc->config.dpll.m1 = clock.m1;
7054 intel_crtc->config.dpll.m2 = clock.m2;
7055 intel_crtc->config.dpll.p1 = clock.p1;
7056 intel_crtc->config.dpll.p2 = clock.p2;
7057 }
Jesse Barnes79e53942008-11-07 14:24:08 -08007058
Paulo Zanoni5dc52982012-10-05 12:05:56 -03007059 /* CPU eDP is the only output that doesn't need a PCH PLL of its own. */
Daniel Vetter8b470472013-03-28 10:41:59 +01007060 if (intel_crtc->config.has_pch_encoder) {
Daniel Vetter7429e9d2013-04-20 17:19:46 +02007061 fp = i9xx_dpll_compute_fp(&intel_crtc->config.dpll);
Daniel Vettercbbab5b2013-04-19 11:14:31 +02007062 if (has_reduced_clock)
Daniel Vetter7429e9d2013-04-20 17:19:46 +02007063 fp2 = i9xx_dpll_compute_fp(&reduced_clock);
Daniel Vettercbbab5b2013-04-19 11:14:31 +02007064
Daniel Vetter7429e9d2013-04-20 17:19:46 +02007065 dpll = ironlake_compute_dpll(intel_crtc,
Daniel Vettercbbab5b2013-04-19 11:14:31 +02007066 &fp, &reduced_clock,
7067 has_reduced_clock ? &fp2 : NULL);
7068
Daniel Vetter959e16d2013-06-05 13:34:21 +02007069 intel_crtc->config.dpll_hw_state.dpll = dpll;
Daniel Vetter66e985c2013-06-05 13:34:20 +02007070 intel_crtc->config.dpll_hw_state.fp0 = fp;
7071 if (has_reduced_clock)
7072 intel_crtc->config.dpll_hw_state.fp1 = fp2;
7073 else
7074 intel_crtc->config.dpll_hw_state.fp1 = fp;
7075
Daniel Vetterb89a1d32013-06-05 13:34:24 +02007076 pll = intel_get_shared_dpll(intel_crtc);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01007077 if (pll == NULL) {
Ville Syrjälä84f44ce2013-04-17 17:48:49 +03007078 DRM_DEBUG_DRIVER("failed to find PLL for pipe %c\n",
Daniel Vetter29407aa2014-04-24 23:55:08 +02007079 pipe_name(intel_crtc->pipe));
Jesse Barnes4b645f12011-10-12 09:51:31 -07007080 return -EINVAL;
7081 }
Jesse Barnesee7b9f92012-04-20 17:11:53 +01007082 } else
Daniel Vettere72f9fb2013-06-05 13:34:06 +02007083 intel_put_shared_dpll(intel_crtc);
Jesse Barnes79e53942008-11-07 14:24:08 -08007084
Jani Nikulad330a952014-01-21 11:24:25 +02007085 if (is_lvds && has_reduced_clock && i915.powersave)
Daniel Vetterbcd644e2013-06-05 13:34:22 +02007086 intel_crtc->lowfreq_avail = true;
7087 else
7088 intel_crtc->lowfreq_avail = false;
Daniel Vettere2b78262013-06-07 23:10:03 +02007089
Daniel Vetterc8f7a0d2014-04-24 23:55:04 +02007090 return 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08007091}
7092
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03007093static void intel_pch_transcoder_get_m_n(struct intel_crtc *crtc,
7094 struct intel_link_m_n *m_n)
Daniel Vetter72419202013-04-04 13:28:53 +02007095{
7096 struct drm_device *dev = crtc->base.dev;
7097 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03007098 enum pipe pipe = crtc->pipe;
Daniel Vetter72419202013-04-04 13:28:53 +02007099
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03007100 m_n->link_m = I915_READ(PCH_TRANS_LINK_M1(pipe));
7101 m_n->link_n = I915_READ(PCH_TRANS_LINK_N1(pipe));
7102 m_n->gmch_m = I915_READ(PCH_TRANS_DATA_M1(pipe))
7103 & ~TU_SIZE_MASK;
7104 m_n->gmch_n = I915_READ(PCH_TRANS_DATA_N1(pipe));
7105 m_n->tu = ((I915_READ(PCH_TRANS_DATA_M1(pipe))
7106 & TU_SIZE_MASK) >> TU_SIZE_SHIFT) + 1;
7107}
7108
7109static void intel_cpu_transcoder_get_m_n(struct intel_crtc *crtc,
7110 enum transcoder transcoder,
7111 struct intel_link_m_n *m_n)
7112{
7113 struct drm_device *dev = crtc->base.dev;
7114 struct drm_i915_private *dev_priv = dev->dev_private;
7115 enum pipe pipe = crtc->pipe;
7116
7117 if (INTEL_INFO(dev)->gen >= 5) {
7118 m_n->link_m = I915_READ(PIPE_LINK_M1(transcoder));
7119 m_n->link_n = I915_READ(PIPE_LINK_N1(transcoder));
7120 m_n->gmch_m = I915_READ(PIPE_DATA_M1(transcoder))
7121 & ~TU_SIZE_MASK;
7122 m_n->gmch_n = I915_READ(PIPE_DATA_N1(transcoder));
7123 m_n->tu = ((I915_READ(PIPE_DATA_M1(transcoder))
7124 & TU_SIZE_MASK) >> TU_SIZE_SHIFT) + 1;
7125 } else {
7126 m_n->link_m = I915_READ(PIPE_LINK_M_G4X(pipe));
7127 m_n->link_n = I915_READ(PIPE_LINK_N_G4X(pipe));
7128 m_n->gmch_m = I915_READ(PIPE_DATA_M_G4X(pipe))
7129 & ~TU_SIZE_MASK;
7130 m_n->gmch_n = I915_READ(PIPE_DATA_N_G4X(pipe));
7131 m_n->tu = ((I915_READ(PIPE_DATA_M_G4X(pipe))
7132 & TU_SIZE_MASK) >> TU_SIZE_SHIFT) + 1;
7133 }
7134}
7135
7136void intel_dp_get_m_n(struct intel_crtc *crtc,
7137 struct intel_crtc_config *pipe_config)
7138{
7139 if (crtc->config.has_pch_encoder)
7140 intel_pch_transcoder_get_m_n(crtc, &pipe_config->dp_m_n);
7141 else
7142 intel_cpu_transcoder_get_m_n(crtc, pipe_config->cpu_transcoder,
7143 &pipe_config->dp_m_n);
7144}
7145
Daniel Vetter72419202013-04-04 13:28:53 +02007146static void ironlake_get_fdi_m_n_config(struct intel_crtc *crtc,
7147 struct intel_crtc_config *pipe_config)
7148{
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03007149 intel_cpu_transcoder_get_m_n(crtc, pipe_config->cpu_transcoder,
7150 &pipe_config->fdi_m_n);
Daniel Vetter72419202013-04-04 13:28:53 +02007151}
7152
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02007153static void ironlake_get_pfit_config(struct intel_crtc *crtc,
7154 struct intel_crtc_config *pipe_config)
7155{
7156 struct drm_device *dev = crtc->base.dev;
7157 struct drm_i915_private *dev_priv = dev->dev_private;
7158 uint32_t tmp;
7159
7160 tmp = I915_READ(PF_CTL(crtc->pipe));
7161
7162 if (tmp & PF_ENABLE) {
Chris Wilsonfd4daa92013-08-27 17:04:17 +01007163 pipe_config->pch_pfit.enabled = true;
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02007164 pipe_config->pch_pfit.pos = I915_READ(PF_WIN_POS(crtc->pipe));
7165 pipe_config->pch_pfit.size = I915_READ(PF_WIN_SZ(crtc->pipe));
Daniel Vettercb8b2a32013-06-01 17:16:23 +02007166
7167 /* We currently do not free assignements of panel fitters on
7168 * ivb/hsw (since we don't use the higher upscaling modes which
7169 * differentiates them) so just WARN about this case for now. */
7170 if (IS_GEN7(dev)) {
7171 WARN_ON((tmp & PF_PIPE_SEL_MASK_IVB) !=
7172 PF_PIPE_SEL_IVB(crtc->pipe));
7173 }
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02007174 }
Jesse Barnes79e53942008-11-07 14:24:08 -08007175}
7176
Jesse Barnes4c6baa52014-03-07 08:57:50 -08007177static void ironlake_get_plane_config(struct intel_crtc *crtc,
7178 struct intel_plane_config *plane_config)
7179{
7180 struct drm_device *dev = crtc->base.dev;
7181 struct drm_i915_private *dev_priv = dev->dev_private;
7182 u32 val, base, offset;
7183 int pipe = crtc->pipe, plane = crtc->plane;
7184 int fourcc, pixel_format;
7185 int aligned_height;
7186
Dave Airlie66e514c2014-04-03 07:51:54 +10007187 crtc->base.primary->fb = kzalloc(sizeof(struct intel_framebuffer), GFP_KERNEL);
7188 if (!crtc->base.primary->fb) {
Jesse Barnes4c6baa52014-03-07 08:57:50 -08007189 DRM_DEBUG_KMS("failed to alloc fb\n");
7190 return;
7191 }
7192
7193 val = I915_READ(DSPCNTR(plane));
7194
7195 if (INTEL_INFO(dev)->gen >= 4)
7196 if (val & DISPPLANE_TILED)
7197 plane_config->tiled = true;
7198
7199 pixel_format = val & DISPPLANE_PIXFORMAT_MASK;
7200 fourcc = intel_format_to_fourcc(pixel_format);
Dave Airlie66e514c2014-04-03 07:51:54 +10007201 crtc->base.primary->fb->pixel_format = fourcc;
7202 crtc->base.primary->fb->bits_per_pixel =
Jesse Barnes4c6baa52014-03-07 08:57:50 -08007203 drm_format_plane_cpp(fourcc, 0) * 8;
7204
7205 base = I915_READ(DSPSURF(plane)) & 0xfffff000;
7206 if (IS_HASWELL(dev) || IS_BROADWELL(dev)) {
7207 offset = I915_READ(DSPOFFSET(plane));
7208 } else {
7209 if (plane_config->tiled)
7210 offset = I915_READ(DSPTILEOFF(plane));
7211 else
7212 offset = I915_READ(DSPLINOFF(plane));
7213 }
7214 plane_config->base = base;
7215
7216 val = I915_READ(PIPESRC(pipe));
Dave Airlie66e514c2014-04-03 07:51:54 +10007217 crtc->base.primary->fb->width = ((val >> 16) & 0xfff) + 1;
7218 crtc->base.primary->fb->height = ((val >> 0) & 0xfff) + 1;
Jesse Barnes4c6baa52014-03-07 08:57:50 -08007219
7220 val = I915_READ(DSPSTRIDE(pipe));
Dave Airlie66e514c2014-04-03 07:51:54 +10007221 crtc->base.primary->fb->pitches[0] = val & 0xffffff80;
Jesse Barnes4c6baa52014-03-07 08:57:50 -08007222
Dave Airlie66e514c2014-04-03 07:51:54 +10007223 aligned_height = intel_align_height(dev, crtc->base.primary->fb->height,
Jesse Barnes4c6baa52014-03-07 08:57:50 -08007224 plane_config->tiled);
7225
Fabian Frederick1267a262014-07-01 20:39:41 +02007226 plane_config->size = PAGE_ALIGN(crtc->base.primary->fb->pitches[0] *
7227 aligned_height);
Jesse Barnes4c6baa52014-03-07 08:57:50 -08007228
7229 DRM_DEBUG_KMS("pipe/plane %d/%d with fb: size=%dx%d@%d, offset=%x, pitch %d, size 0x%x\n",
Dave Airlie66e514c2014-04-03 07:51:54 +10007230 pipe, plane, crtc->base.primary->fb->width,
7231 crtc->base.primary->fb->height,
7232 crtc->base.primary->fb->bits_per_pixel, base,
7233 crtc->base.primary->fb->pitches[0],
Jesse Barnes4c6baa52014-03-07 08:57:50 -08007234 plane_config->size);
7235}
7236
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01007237static bool ironlake_get_pipe_config(struct intel_crtc *crtc,
7238 struct intel_crtc_config *pipe_config)
7239{
7240 struct drm_device *dev = crtc->base.dev;
7241 struct drm_i915_private *dev_priv = dev->dev_private;
7242 uint32_t tmp;
7243
Daniel Vettere143a212013-07-04 12:01:15 +02007244 pipe_config->cpu_transcoder = (enum transcoder) crtc->pipe;
Daniel Vetterc0d43d62013-06-07 23:11:08 +02007245 pipe_config->shared_dpll = DPLL_ID_PRIVATE;
Daniel Vettereccb1402013-05-22 00:50:22 +02007246
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01007247 tmp = I915_READ(PIPECONF(crtc->pipe));
7248 if (!(tmp & PIPECONF_ENABLE))
7249 return false;
7250
Ville Syrjälä42571ae2013-09-06 23:29:00 +03007251 switch (tmp & PIPECONF_BPC_MASK) {
7252 case PIPECONF_6BPC:
7253 pipe_config->pipe_bpp = 18;
7254 break;
7255 case PIPECONF_8BPC:
7256 pipe_config->pipe_bpp = 24;
7257 break;
7258 case PIPECONF_10BPC:
7259 pipe_config->pipe_bpp = 30;
7260 break;
7261 case PIPECONF_12BPC:
7262 pipe_config->pipe_bpp = 36;
7263 break;
7264 default:
7265 break;
7266 }
7267
Daniel Vetterb5a9fa02014-04-24 23:54:49 +02007268 if (tmp & PIPECONF_COLOR_RANGE_SELECT)
7269 pipe_config->limited_color_range = true;
7270
Daniel Vetterab9412b2013-05-03 11:49:46 +02007271 if (I915_READ(PCH_TRANSCONF(crtc->pipe)) & TRANS_ENABLE) {
Daniel Vetter66e985c2013-06-05 13:34:20 +02007272 struct intel_shared_dpll *pll;
7273
Daniel Vetter88adfff2013-03-28 10:42:01 +01007274 pipe_config->has_pch_encoder = true;
7275
Daniel Vetter627eb5a2013-04-29 19:33:42 +02007276 tmp = I915_READ(FDI_RX_CTL(crtc->pipe));
7277 pipe_config->fdi_lanes = ((FDI_DP_PORT_WIDTH_MASK & tmp) >>
7278 FDI_DP_PORT_WIDTH_SHIFT) + 1;
Daniel Vetter72419202013-04-04 13:28:53 +02007279
7280 ironlake_get_fdi_m_n_config(crtc, pipe_config);
Daniel Vetter6c49f242013-06-06 12:45:25 +02007281
Daniel Vetterc0d43d62013-06-07 23:11:08 +02007282 if (HAS_PCH_IBX(dev_priv->dev)) {
Daniel Vetterd94ab062013-07-04 12:01:16 +02007283 pipe_config->shared_dpll =
7284 (enum intel_dpll_id) crtc->pipe;
Daniel Vetterc0d43d62013-06-07 23:11:08 +02007285 } else {
7286 tmp = I915_READ(PCH_DPLL_SEL);
7287 if (tmp & TRANS_DPLLB_SEL(crtc->pipe))
7288 pipe_config->shared_dpll = DPLL_ID_PCH_PLL_B;
7289 else
7290 pipe_config->shared_dpll = DPLL_ID_PCH_PLL_A;
7291 }
Daniel Vetter66e985c2013-06-05 13:34:20 +02007292
7293 pll = &dev_priv->shared_dplls[pipe_config->shared_dpll];
7294
7295 WARN_ON(!pll->get_hw_state(dev_priv, pll,
7296 &pipe_config->dpll_hw_state));
Daniel Vetterc93f54c2013-06-27 19:47:19 +02007297
7298 tmp = pipe_config->dpll_hw_state.dpll;
7299 pipe_config->pixel_multiplier =
7300 ((tmp & PLL_REF_SDVO_HDMI_MULTIPLIER_MASK)
7301 >> PLL_REF_SDVO_HDMI_MULTIPLIER_SHIFT) + 1;
Ville Syrjälä18442d02013-09-13 16:00:08 +03007302
7303 ironlake_pch_clock_get(crtc, pipe_config);
Daniel Vetter6c49f242013-06-06 12:45:25 +02007304 } else {
7305 pipe_config->pixel_multiplier = 1;
Daniel Vetter627eb5a2013-04-29 19:33:42 +02007306 }
7307
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02007308 intel_get_pipe_timings(crtc, pipe_config);
7309
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02007310 ironlake_get_pfit_config(crtc, pipe_config);
7311
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01007312 return true;
7313}
7314
Paulo Zanonibe256dc2013-07-23 11:19:26 -03007315static void assert_can_disable_lcpll(struct drm_i915_private *dev_priv)
7316{
7317 struct drm_device *dev = dev_priv->dev;
Paulo Zanonibe256dc2013-07-23 11:19:26 -03007318 struct intel_crtc *crtc;
Paulo Zanonibe256dc2013-07-23 11:19:26 -03007319
Damien Lespiaud3fcc802014-05-13 23:32:22 +01007320 for_each_intel_crtc(dev, crtc)
Paulo Zanoni798183c2013-12-06 20:29:01 -02007321 WARN(crtc->active, "CRTC for pipe %c enabled\n",
Paulo Zanonibe256dc2013-07-23 11:19:26 -03007322 pipe_name(crtc->pipe));
7323
7324 WARN(I915_READ(HSW_PWR_WELL_DRIVER), "Power well on\n");
Daniel Vetter8cc3e162014-06-25 22:01:46 +03007325 WARN(I915_READ(SPLL_CTL) & SPLL_PLL_ENABLE, "SPLL enabled\n");
7326 WARN(I915_READ(WRPLL_CTL1) & WRPLL_PLL_ENABLE, "WRPLL1 enabled\n");
7327 WARN(I915_READ(WRPLL_CTL2) & WRPLL_PLL_ENABLE, "WRPLL2 enabled\n");
Paulo Zanonibe256dc2013-07-23 11:19:26 -03007328 WARN(I915_READ(PCH_PP_STATUS) & PP_ON, "Panel power on\n");
7329 WARN(I915_READ(BLC_PWM_CPU_CTL2) & BLM_PWM_ENABLE,
7330 "CPU PWM1 enabled\n");
7331 WARN(I915_READ(HSW_BLC_PWM2_CTL) & BLM_PWM_ENABLE,
7332 "CPU PWM2 enabled\n");
7333 WARN(I915_READ(BLC_PWM_PCH_CTL1) & BLM_PCH_PWM_ENABLE,
7334 "PCH PWM1 enabled\n");
7335 WARN(I915_READ(UTIL_PIN_CTL) & UTIL_PIN_ENABLE,
7336 "Utility pin enabled\n");
7337 WARN(I915_READ(PCH_GTC_CTL) & PCH_GTC_ENABLE, "PCH GTC enabled\n");
7338
Paulo Zanoni9926ada2014-04-01 19:39:47 -03007339 /*
7340 * In theory we can still leave IRQs enabled, as long as only the HPD
7341 * interrupts remain enabled. We used to check for that, but since it's
7342 * gen-specific and since we only disable LCPLL after we fully disable
7343 * the interrupts, the check below should be enough.
7344 */
7345 WARN(!dev_priv->pm.irqs_disabled, "IRQs enabled\n");
Paulo Zanonibe256dc2013-07-23 11:19:26 -03007346}
7347
Paulo Zanoni9ccd5ae2014-07-04 11:59:58 -03007348static uint32_t hsw_read_dcomp(struct drm_i915_private *dev_priv)
7349{
7350 struct drm_device *dev = dev_priv->dev;
7351
7352 if (IS_HASWELL(dev))
7353 return I915_READ(D_COMP_HSW);
7354 else
7355 return I915_READ(D_COMP_BDW);
7356}
7357
Paulo Zanoni3c4c9b82014-03-07 20:12:36 -03007358static void hsw_write_dcomp(struct drm_i915_private *dev_priv, uint32_t val)
7359{
7360 struct drm_device *dev = dev_priv->dev;
7361
7362 if (IS_HASWELL(dev)) {
7363 mutex_lock(&dev_priv->rps.hw_lock);
7364 if (sandybridge_pcode_write(dev_priv, GEN6_PCODE_WRITE_D_COMP,
7365 val))
Paulo Zanonif475dad2014-07-04 11:59:57 -03007366 DRM_ERROR("Failed to write to D_COMP\n");
Paulo Zanoni3c4c9b82014-03-07 20:12:36 -03007367 mutex_unlock(&dev_priv->rps.hw_lock);
7368 } else {
Paulo Zanoni9ccd5ae2014-07-04 11:59:58 -03007369 I915_WRITE(D_COMP_BDW, val);
7370 POSTING_READ(D_COMP_BDW);
Paulo Zanoni3c4c9b82014-03-07 20:12:36 -03007371 }
Paulo Zanonibe256dc2013-07-23 11:19:26 -03007372}
7373
7374/*
7375 * This function implements pieces of two sequences from BSpec:
7376 * - Sequence for display software to disable LCPLL
7377 * - Sequence for display software to allow package C8+
7378 * The steps implemented here are just the steps that actually touch the LCPLL
7379 * register. Callers should take care of disabling all the display engine
7380 * functions, doing the mode unset, fixing interrupts, etc.
7381 */
Paulo Zanoni6ff58d52013-09-24 13:52:57 -03007382static void hsw_disable_lcpll(struct drm_i915_private *dev_priv,
7383 bool switch_to_fclk, bool allow_power_down)
Paulo Zanonibe256dc2013-07-23 11:19:26 -03007384{
7385 uint32_t val;
7386
7387 assert_can_disable_lcpll(dev_priv);
7388
7389 val = I915_READ(LCPLL_CTL);
7390
7391 if (switch_to_fclk) {
7392 val |= LCPLL_CD_SOURCE_FCLK;
7393 I915_WRITE(LCPLL_CTL, val);
7394
7395 if (wait_for_atomic_us(I915_READ(LCPLL_CTL) &
7396 LCPLL_CD_SOURCE_FCLK_DONE, 1))
7397 DRM_ERROR("Switching to FCLK failed\n");
7398
7399 val = I915_READ(LCPLL_CTL);
7400 }
7401
7402 val |= LCPLL_PLL_DISABLE;
7403 I915_WRITE(LCPLL_CTL, val);
7404 POSTING_READ(LCPLL_CTL);
7405
7406 if (wait_for((I915_READ(LCPLL_CTL) & LCPLL_PLL_LOCK) == 0, 1))
7407 DRM_ERROR("LCPLL still locked\n");
7408
Paulo Zanoni9ccd5ae2014-07-04 11:59:58 -03007409 val = hsw_read_dcomp(dev_priv);
Paulo Zanonibe256dc2013-07-23 11:19:26 -03007410 val |= D_COMP_COMP_DISABLE;
Paulo Zanoni3c4c9b82014-03-07 20:12:36 -03007411 hsw_write_dcomp(dev_priv, val);
Paulo Zanonibe256dc2013-07-23 11:19:26 -03007412 ndelay(100);
7413
Paulo Zanoni9ccd5ae2014-07-04 11:59:58 -03007414 if (wait_for((hsw_read_dcomp(dev_priv) & D_COMP_RCOMP_IN_PROGRESS) == 0,
7415 1))
Paulo Zanonibe256dc2013-07-23 11:19:26 -03007416 DRM_ERROR("D_COMP RCOMP still in progress\n");
7417
7418 if (allow_power_down) {
7419 val = I915_READ(LCPLL_CTL);
7420 val |= LCPLL_POWER_DOWN_ALLOW;
7421 I915_WRITE(LCPLL_CTL, val);
7422 POSTING_READ(LCPLL_CTL);
7423 }
7424}
7425
7426/*
7427 * Fully restores LCPLL, disallowing power down and switching back to LCPLL
7428 * source.
7429 */
Paulo Zanoni6ff58d52013-09-24 13:52:57 -03007430static void hsw_restore_lcpll(struct drm_i915_private *dev_priv)
Paulo Zanonibe256dc2013-07-23 11:19:26 -03007431{
7432 uint32_t val;
Paulo Zanonia8a8bd52014-03-07 20:08:05 -03007433 unsigned long irqflags;
Paulo Zanonibe256dc2013-07-23 11:19:26 -03007434
7435 val = I915_READ(LCPLL_CTL);
7436
7437 if ((val & (LCPLL_PLL_LOCK | LCPLL_PLL_DISABLE | LCPLL_CD_SOURCE_FCLK |
7438 LCPLL_POWER_DOWN_ALLOW)) == LCPLL_PLL_LOCK)
7439 return;
7440
Paulo Zanonia8a8bd52014-03-07 20:08:05 -03007441 /*
7442 * Make sure we're not on PC8 state before disabling PC8, otherwise
7443 * we'll hang the machine. To prevent PC8 state, just enable force_wake.
7444 *
7445 * The other problem is that hsw_restore_lcpll() is called as part of
7446 * the runtime PM resume sequence, so we can't just call
7447 * gen6_gt_force_wake_get() because that function calls
7448 * intel_runtime_pm_get(), and we can't change the runtime PM refcount
7449 * while we are on the resume sequence. So to solve this problem we have
7450 * to call special forcewake code that doesn't touch runtime PM and
7451 * doesn't enable the forcewake delayed work.
7452 */
7453 spin_lock_irqsave(&dev_priv->uncore.lock, irqflags);
7454 if (dev_priv->uncore.forcewake_count++ == 0)
7455 dev_priv->uncore.funcs.force_wake_get(dev_priv, FORCEWAKE_ALL);
7456 spin_unlock_irqrestore(&dev_priv->uncore.lock, irqflags);
Paulo Zanoni215733f2013-08-19 13:18:07 -03007457
Paulo Zanonibe256dc2013-07-23 11:19:26 -03007458 if (val & LCPLL_POWER_DOWN_ALLOW) {
7459 val &= ~LCPLL_POWER_DOWN_ALLOW;
7460 I915_WRITE(LCPLL_CTL, val);
Daniel Vetter35d8f2e2013-08-21 23:38:08 +02007461 POSTING_READ(LCPLL_CTL);
Paulo Zanonibe256dc2013-07-23 11:19:26 -03007462 }
7463
Paulo Zanoni9ccd5ae2014-07-04 11:59:58 -03007464 val = hsw_read_dcomp(dev_priv);
Paulo Zanonibe256dc2013-07-23 11:19:26 -03007465 val |= D_COMP_COMP_FORCE;
7466 val &= ~D_COMP_COMP_DISABLE;
Paulo Zanoni3c4c9b82014-03-07 20:12:36 -03007467 hsw_write_dcomp(dev_priv, val);
Paulo Zanonibe256dc2013-07-23 11:19:26 -03007468
7469 val = I915_READ(LCPLL_CTL);
7470 val &= ~LCPLL_PLL_DISABLE;
7471 I915_WRITE(LCPLL_CTL, val);
7472
7473 if (wait_for(I915_READ(LCPLL_CTL) & LCPLL_PLL_LOCK, 5))
7474 DRM_ERROR("LCPLL not locked yet\n");
7475
7476 if (val & LCPLL_CD_SOURCE_FCLK) {
7477 val = I915_READ(LCPLL_CTL);
7478 val &= ~LCPLL_CD_SOURCE_FCLK;
7479 I915_WRITE(LCPLL_CTL, val);
7480
7481 if (wait_for_atomic_us((I915_READ(LCPLL_CTL) &
7482 LCPLL_CD_SOURCE_FCLK_DONE) == 0, 1))
7483 DRM_ERROR("Switching back to LCPLL failed\n");
7484 }
Paulo Zanoni215733f2013-08-19 13:18:07 -03007485
Paulo Zanonia8a8bd52014-03-07 20:08:05 -03007486 /* See the big comment above. */
7487 spin_lock_irqsave(&dev_priv->uncore.lock, irqflags);
7488 if (--dev_priv->uncore.forcewake_count == 0)
7489 dev_priv->uncore.funcs.force_wake_put(dev_priv, FORCEWAKE_ALL);
7490 spin_unlock_irqrestore(&dev_priv->uncore.lock, irqflags);
Paulo Zanonibe256dc2013-07-23 11:19:26 -03007491}
7492
Paulo Zanoni765dab62014-03-07 20:08:18 -03007493/*
7494 * Package states C8 and deeper are really deep PC states that can only be
7495 * reached when all the devices on the system allow it, so even if the graphics
7496 * device allows PC8+, it doesn't mean the system will actually get to these
7497 * states. Our driver only allows PC8+ when going into runtime PM.
7498 *
7499 * The requirements for PC8+ are that all the outputs are disabled, the power
7500 * well is disabled and most interrupts are disabled, and these are also
7501 * requirements for runtime PM. When these conditions are met, we manually do
7502 * the other conditions: disable the interrupts, clocks and switch LCPLL refclk
7503 * to Fclk. If we're in PC8+ and we get an non-hotplug interrupt, we can hard
7504 * hang the machine.
7505 *
7506 * When we really reach PC8 or deeper states (not just when we allow it) we lose
7507 * the state of some registers, so when we come back from PC8+ we need to
7508 * restore this state. We don't get into PC8+ if we're not in RC6, so we don't
7509 * need to take care of the registers kept by RC6. Notice that this happens even
7510 * if we don't put the device in PCI D3 state (which is what currently happens
7511 * because of the runtime PM support).
7512 *
7513 * For more, read "Display Sequences for Package C8" on the hardware
7514 * documentation.
7515 */
Paulo Zanonia14cb6f2014-03-07 20:08:17 -03007516void hsw_enable_pc8(struct drm_i915_private *dev_priv)
Paulo Zanonic67a4702013-08-19 13:18:09 -03007517{
Paulo Zanonic67a4702013-08-19 13:18:09 -03007518 struct drm_device *dev = dev_priv->dev;
7519 uint32_t val;
7520
Paulo Zanonic67a4702013-08-19 13:18:09 -03007521 DRM_DEBUG_KMS("Enabling package C8+\n");
7522
Paulo Zanonic67a4702013-08-19 13:18:09 -03007523 if (dev_priv->pch_id == INTEL_PCH_LPT_LP_DEVICE_ID_TYPE) {
7524 val = I915_READ(SOUTH_DSPCLK_GATE_D);
7525 val &= ~PCH_LP_PARTITION_LEVEL_DISABLE;
7526 I915_WRITE(SOUTH_DSPCLK_GATE_D, val);
7527 }
7528
7529 lpt_disable_clkout_dp(dev);
Paulo Zanonic67a4702013-08-19 13:18:09 -03007530 hsw_disable_lcpll(dev_priv, true, true);
7531}
7532
Paulo Zanonia14cb6f2014-03-07 20:08:17 -03007533void hsw_disable_pc8(struct drm_i915_private *dev_priv)
Paulo Zanonic67a4702013-08-19 13:18:09 -03007534{
7535 struct drm_device *dev = dev_priv->dev;
7536 uint32_t val;
7537
Paulo Zanonic67a4702013-08-19 13:18:09 -03007538 DRM_DEBUG_KMS("Disabling package C8+\n");
7539
7540 hsw_restore_lcpll(dev_priv);
Paulo Zanonic67a4702013-08-19 13:18:09 -03007541 lpt_init_pch_refclk(dev);
7542
7543 if (dev_priv->pch_id == INTEL_PCH_LPT_LP_DEVICE_ID_TYPE) {
7544 val = I915_READ(SOUTH_DSPCLK_GATE_D);
7545 val |= PCH_LP_PARTITION_LEVEL_DISABLE;
7546 I915_WRITE(SOUTH_DSPCLK_GATE_D, val);
7547 }
7548
7549 intel_prepare_ddi(dev);
Paulo Zanonic67a4702013-08-19 13:18:09 -03007550}
7551
Paulo Zanoni9a952a02014-03-07 20:12:34 -03007552static void snb_modeset_global_resources(struct drm_device *dev)
7553{
7554 modeset_update_crtc_power_domains(dev);
7555}
7556
Imre Deak4f074122013-10-16 17:25:51 +03007557static void haswell_modeset_global_resources(struct drm_device *dev)
7558{
Paulo Zanonida723562013-12-19 11:54:51 -02007559 modeset_update_crtc_power_domains(dev);
Daniel Vetterd6dd9eb2013-01-29 16:35:20 -02007560}
7561
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -03007562static int haswell_crtc_mode_set(struct drm_crtc *crtc,
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -03007563 int x, int y,
7564 struct drm_framebuffer *fb)
7565{
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -03007566 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -03007567
Paulo Zanoni566b7342013-11-25 15:27:08 -02007568 if (!intel_ddi_pll_select(intel_crtc))
Paulo Zanoni6441ab52012-10-05 12:05:58 -03007569 return -EINVAL;
Paulo Zanoni566b7342013-11-25 15:27:08 -02007570 intel_ddi_pll_enable(intel_crtc);
Paulo Zanoni6441ab52012-10-05 12:05:58 -03007571
Daniel Vetter644cef32014-04-24 23:55:07 +02007572 intel_crtc->lowfreq_avail = false;
7573
Daniel Vetterc8f7a0d2014-04-24 23:55:04 +02007574 return 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08007575}
7576
Daniel Vetter26804af2014-06-25 22:01:55 +03007577static void haswell_get_ddi_port_state(struct intel_crtc *crtc,
7578 struct intel_crtc_config *pipe_config)
7579{
7580 struct drm_device *dev = crtc->base.dev;
7581 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetterd452c5b2014-07-04 11:27:39 -03007582 struct intel_shared_dpll *pll;
Daniel Vetter26804af2014-06-25 22:01:55 +03007583 enum port port;
7584 uint32_t tmp;
7585
7586 tmp = I915_READ(TRANS_DDI_FUNC_CTL(pipe_config->cpu_transcoder));
7587
7588 port = (tmp & TRANS_DDI_PORT_MASK) >> TRANS_DDI_PORT_SHIFT;
7589
7590 pipe_config->ddi_pll_sel = I915_READ(PORT_CLK_SEL(port));
Daniel Vetter9cd86932014-06-25 22:01:57 +03007591
7592 switch (pipe_config->ddi_pll_sel) {
7593 case PORT_CLK_SEL_WRPLL1:
7594 pipe_config->shared_dpll = DPLL_ID_WRPLL1;
7595 break;
7596 case PORT_CLK_SEL_WRPLL2:
7597 pipe_config->shared_dpll = DPLL_ID_WRPLL2;
7598 break;
7599 }
7600
Daniel Vetterd452c5b2014-07-04 11:27:39 -03007601 if (pipe_config->shared_dpll >= 0) {
7602 pll = &dev_priv->shared_dplls[pipe_config->shared_dpll];
7603
7604 WARN_ON(!pll->get_hw_state(dev_priv, pll,
7605 &pipe_config->dpll_hw_state));
7606 }
7607
Daniel Vetter26804af2014-06-25 22:01:55 +03007608 /*
7609 * Haswell has only FDI/PCH transcoder A. It is which is connected to
7610 * DDI E. So just check whether this pipe is wired to DDI E and whether
7611 * the PCH transcoder is on.
7612 */
7613 if ((port == PORT_E) && I915_READ(LPT_TRANSCONF) & TRANS_ENABLE) {
7614 pipe_config->has_pch_encoder = true;
7615
7616 tmp = I915_READ(FDI_RX_CTL(PIPE_A));
7617 pipe_config->fdi_lanes = ((FDI_DP_PORT_WIDTH_MASK & tmp) >>
7618 FDI_DP_PORT_WIDTH_SHIFT) + 1;
7619
7620 ironlake_get_fdi_m_n_config(crtc, pipe_config);
7621 }
7622}
7623
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01007624static bool haswell_get_pipe_config(struct intel_crtc *crtc,
7625 struct intel_crtc_config *pipe_config)
7626{
7627 struct drm_device *dev = crtc->base.dev;
7628 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02007629 enum intel_display_power_domain pfit_domain;
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01007630 uint32_t tmp;
7631
Imre Deakb5482bd2014-03-05 16:20:55 +02007632 if (!intel_display_power_enabled(dev_priv,
7633 POWER_DOMAIN_PIPE(crtc->pipe)))
7634 return false;
7635
Daniel Vettere143a212013-07-04 12:01:15 +02007636 pipe_config->cpu_transcoder = (enum transcoder) crtc->pipe;
Daniel Vetterc0d43d62013-06-07 23:11:08 +02007637 pipe_config->shared_dpll = DPLL_ID_PRIVATE;
7638
Daniel Vettereccb1402013-05-22 00:50:22 +02007639 tmp = I915_READ(TRANS_DDI_FUNC_CTL(TRANSCODER_EDP));
7640 if (tmp & TRANS_DDI_FUNC_ENABLE) {
7641 enum pipe trans_edp_pipe;
7642 switch (tmp & TRANS_DDI_EDP_INPUT_MASK) {
7643 default:
7644 WARN(1, "unknown pipe linked to edp transcoder\n");
7645 case TRANS_DDI_EDP_INPUT_A_ONOFF:
7646 case TRANS_DDI_EDP_INPUT_A_ON:
7647 trans_edp_pipe = PIPE_A;
7648 break;
7649 case TRANS_DDI_EDP_INPUT_B_ONOFF:
7650 trans_edp_pipe = PIPE_B;
7651 break;
7652 case TRANS_DDI_EDP_INPUT_C_ONOFF:
7653 trans_edp_pipe = PIPE_C;
7654 break;
7655 }
7656
7657 if (trans_edp_pipe == crtc->pipe)
7658 pipe_config->cpu_transcoder = TRANSCODER_EDP;
7659 }
7660
Imre Deakda7e29b2014-02-18 00:02:02 +02007661 if (!intel_display_power_enabled(dev_priv,
Daniel Vettereccb1402013-05-22 00:50:22 +02007662 POWER_DOMAIN_TRANSCODER(pipe_config->cpu_transcoder)))
Paulo Zanoni2bfce952013-04-18 16:35:40 -03007663 return false;
7664
Daniel Vettereccb1402013-05-22 00:50:22 +02007665 tmp = I915_READ(PIPECONF(pipe_config->cpu_transcoder));
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01007666 if (!(tmp & PIPECONF_ENABLE))
7667 return false;
7668
Daniel Vetter26804af2014-06-25 22:01:55 +03007669 haswell_get_ddi_port_state(crtc, pipe_config);
Daniel Vetter627eb5a2013-04-29 19:33:42 +02007670
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02007671 intel_get_pipe_timings(crtc, pipe_config);
7672
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02007673 pfit_domain = POWER_DOMAIN_PIPE_PANEL_FITTER(crtc->pipe);
Imre Deakda7e29b2014-02-18 00:02:02 +02007674 if (intel_display_power_enabled(dev_priv, pfit_domain))
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02007675 ironlake_get_pfit_config(crtc, pipe_config);
Daniel Vetter88adfff2013-03-28 10:42:01 +01007676
Jesse Barnese59150d2014-01-07 13:30:45 -08007677 if (IS_HASWELL(dev))
7678 pipe_config->ips_enabled = hsw_crtc_supports_ips(crtc) &&
7679 (I915_READ(IPS_CTL) & IPS_ENABLE);
Paulo Zanoni42db64e2013-05-31 16:33:22 -03007680
Daniel Vetter6c49f242013-06-06 12:45:25 +02007681 pipe_config->pixel_multiplier = 1;
7682
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01007683 return true;
7684}
7685
Jani Nikula1a915102013-10-16 12:34:48 +03007686static struct {
7687 int clock;
7688 u32 config;
7689} hdmi_audio_clock[] = {
7690 { DIV_ROUND_UP(25200 * 1000, 1001), AUD_CONFIG_PIXEL_CLOCK_HDMI_25175 },
7691 { 25200, AUD_CONFIG_PIXEL_CLOCK_HDMI_25200 }, /* default per bspec */
7692 { 27000, AUD_CONFIG_PIXEL_CLOCK_HDMI_27000 },
7693 { 27000 * 1001 / 1000, AUD_CONFIG_PIXEL_CLOCK_HDMI_27027 },
7694 { 54000, AUD_CONFIG_PIXEL_CLOCK_HDMI_54000 },
7695 { 54000 * 1001 / 1000, AUD_CONFIG_PIXEL_CLOCK_HDMI_54054 },
7696 { DIV_ROUND_UP(74250 * 1000, 1001), AUD_CONFIG_PIXEL_CLOCK_HDMI_74176 },
7697 { 74250, AUD_CONFIG_PIXEL_CLOCK_HDMI_74250 },
7698 { DIV_ROUND_UP(148500 * 1000, 1001), AUD_CONFIG_PIXEL_CLOCK_HDMI_148352 },
7699 { 148500, AUD_CONFIG_PIXEL_CLOCK_HDMI_148500 },
7700};
7701
7702/* get AUD_CONFIG_PIXEL_CLOCK_HDMI_* value for mode */
7703static u32 audio_config_hdmi_pixel_clock(struct drm_display_mode *mode)
7704{
7705 int i;
7706
7707 for (i = 0; i < ARRAY_SIZE(hdmi_audio_clock); i++) {
7708 if (mode->clock == hdmi_audio_clock[i].clock)
7709 break;
7710 }
7711
7712 if (i == ARRAY_SIZE(hdmi_audio_clock)) {
7713 DRM_DEBUG_KMS("HDMI audio pixel clock setting for %d not found, falling back to defaults\n", mode->clock);
7714 i = 1;
7715 }
7716
7717 DRM_DEBUG_KMS("Configuring HDMI audio for pixel clock %d (0x%08x)\n",
7718 hdmi_audio_clock[i].clock,
7719 hdmi_audio_clock[i].config);
7720
7721 return hdmi_audio_clock[i].config;
7722}
7723
Wu Fengguang3a9627f2011-12-09 20:42:19 +08007724static bool intel_eld_uptodate(struct drm_connector *connector,
7725 int reg_eldv, uint32_t bits_eldv,
7726 int reg_elda, uint32_t bits_elda,
7727 int reg_edid)
7728{
7729 struct drm_i915_private *dev_priv = connector->dev->dev_private;
7730 uint8_t *eld = connector->eld;
7731 uint32_t i;
7732
7733 i = I915_READ(reg_eldv);
7734 i &= bits_eldv;
7735
7736 if (!eld[0])
7737 return !i;
7738
7739 if (!i)
7740 return false;
7741
7742 i = I915_READ(reg_elda);
7743 i &= ~bits_elda;
7744 I915_WRITE(reg_elda, i);
7745
7746 for (i = 0; i < eld[2]; i++)
7747 if (I915_READ(reg_edid) != *((uint32_t *)eld + i))
7748 return false;
7749
7750 return true;
7751}
7752
Wu Fengguange0dac652011-09-05 14:25:34 +08007753static void g4x_write_eld(struct drm_connector *connector,
Jani Nikula34427052013-10-16 12:34:47 +03007754 struct drm_crtc *crtc,
7755 struct drm_display_mode *mode)
Wu Fengguange0dac652011-09-05 14:25:34 +08007756{
7757 struct drm_i915_private *dev_priv = connector->dev->dev_private;
7758 uint8_t *eld = connector->eld;
7759 uint32_t eldv;
7760 uint32_t len;
7761 uint32_t i;
7762
7763 i = I915_READ(G4X_AUD_VID_DID);
7764
7765 if (i == INTEL_AUDIO_DEVBLC || i == INTEL_AUDIO_DEVCL)
7766 eldv = G4X_ELDV_DEVCL_DEVBLC;
7767 else
7768 eldv = G4X_ELDV_DEVCTG;
7769
Wu Fengguang3a9627f2011-12-09 20:42:19 +08007770 if (intel_eld_uptodate(connector,
7771 G4X_AUD_CNTL_ST, eldv,
7772 G4X_AUD_CNTL_ST, G4X_ELD_ADDR,
7773 G4X_HDMIW_HDMIEDID))
7774 return;
7775
Wu Fengguange0dac652011-09-05 14:25:34 +08007776 i = I915_READ(G4X_AUD_CNTL_ST);
7777 i &= ~(eldv | G4X_ELD_ADDR);
7778 len = (i >> 9) & 0x1f; /* ELD buffer size */
7779 I915_WRITE(G4X_AUD_CNTL_ST, i);
7780
7781 if (!eld[0])
7782 return;
7783
7784 len = min_t(uint8_t, eld[2], len);
7785 DRM_DEBUG_DRIVER("ELD size %d\n", len);
7786 for (i = 0; i < len; i++)
7787 I915_WRITE(G4X_HDMIW_HDMIEDID, *((uint32_t *)eld + i));
7788
7789 i = I915_READ(G4X_AUD_CNTL_ST);
7790 i |= eldv;
7791 I915_WRITE(G4X_AUD_CNTL_ST, i);
7792}
7793
Wang Xingchao83358c852012-08-16 22:43:37 +08007794static void haswell_write_eld(struct drm_connector *connector,
Jani Nikula34427052013-10-16 12:34:47 +03007795 struct drm_crtc *crtc,
7796 struct drm_display_mode *mode)
Wang Xingchao83358c852012-08-16 22:43:37 +08007797{
7798 struct drm_i915_private *dev_priv = connector->dev->dev_private;
7799 uint8_t *eld = connector->eld;
Wang Xingchao83358c852012-08-16 22:43:37 +08007800 uint32_t eldv;
7801 uint32_t i;
7802 int len;
7803 int pipe = to_intel_crtc(crtc)->pipe;
7804 int tmp;
7805
7806 int hdmiw_hdmiedid = HSW_AUD_EDID_DATA(pipe);
7807 int aud_cntl_st = HSW_AUD_DIP_ELD_CTRL(pipe);
7808 int aud_config = HSW_AUD_CFG(pipe);
7809 int aud_cntrl_st2 = HSW_AUD_PIN_ELD_CP_VLD;
7810
Wang Xingchao83358c852012-08-16 22:43:37 +08007811 /* Audio output enable */
7812 DRM_DEBUG_DRIVER("HDMI audio: enable codec\n");
7813 tmp = I915_READ(aud_cntrl_st2);
7814 tmp |= (AUDIO_OUTPUT_ENABLE_A << (pipe * 4));
7815 I915_WRITE(aud_cntrl_st2, tmp);
Daniel Vetterc7905792014-04-16 16:56:09 +02007816 POSTING_READ(aud_cntrl_st2);
Wang Xingchao83358c852012-08-16 22:43:37 +08007817
Daniel Vetterc7905792014-04-16 16:56:09 +02007818 assert_pipe_disabled(dev_priv, to_intel_crtc(crtc)->pipe);
Wang Xingchao83358c852012-08-16 22:43:37 +08007819
7820 /* Set ELD valid state */
7821 tmp = I915_READ(aud_cntrl_st2);
Takashi Iwai7e7cb342013-09-10 07:30:36 +02007822 DRM_DEBUG_DRIVER("HDMI audio: pin eld vld status=0x%08x\n", tmp);
Wang Xingchao83358c852012-08-16 22:43:37 +08007823 tmp |= (AUDIO_ELD_VALID_A << (pipe * 4));
7824 I915_WRITE(aud_cntrl_st2, tmp);
7825 tmp = I915_READ(aud_cntrl_st2);
Takashi Iwai7e7cb342013-09-10 07:30:36 +02007826 DRM_DEBUG_DRIVER("HDMI audio: eld vld status=0x%08x\n", tmp);
Wang Xingchao83358c852012-08-16 22:43:37 +08007827
7828 /* Enable HDMI mode */
7829 tmp = I915_READ(aud_config);
Takashi Iwai7e7cb342013-09-10 07:30:36 +02007830 DRM_DEBUG_DRIVER("HDMI audio: audio conf: 0x%08x\n", tmp);
Wang Xingchao83358c852012-08-16 22:43:37 +08007831 /* clear N_programing_enable and N_value_index */
7832 tmp &= ~(AUD_CONFIG_N_VALUE_INDEX | AUD_CONFIG_N_PROG_ENABLE);
7833 I915_WRITE(aud_config, tmp);
7834
7835 DRM_DEBUG_DRIVER("ELD on pipe %c\n", pipe_name(pipe));
7836
7837 eldv = AUDIO_ELD_VALID_A << (pipe * 4);
7838
7839 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_DISPLAYPORT)) {
7840 DRM_DEBUG_DRIVER("ELD: DisplayPort detected\n");
7841 eld[5] |= (1 << 2); /* Conn_Type, 0x1 = DisplayPort */
7842 I915_WRITE(aud_config, AUD_CONFIG_N_VALUE_INDEX); /* 0x1 = DP */
Jani Nikula1a915102013-10-16 12:34:48 +03007843 } else {
7844 I915_WRITE(aud_config, audio_config_hdmi_pixel_clock(mode));
7845 }
Wang Xingchao83358c852012-08-16 22:43:37 +08007846
7847 if (intel_eld_uptodate(connector,
7848 aud_cntrl_st2, eldv,
7849 aud_cntl_st, IBX_ELD_ADDRESS,
7850 hdmiw_hdmiedid))
7851 return;
7852
7853 i = I915_READ(aud_cntrl_st2);
7854 i &= ~eldv;
7855 I915_WRITE(aud_cntrl_st2, i);
7856
7857 if (!eld[0])
7858 return;
7859
7860 i = I915_READ(aud_cntl_st);
7861 i &= ~IBX_ELD_ADDRESS;
7862 I915_WRITE(aud_cntl_st, i);
7863 i = (i >> 29) & DIP_PORT_SEL_MASK; /* DIP_Port_Select, 0x1 = PortB */
7864 DRM_DEBUG_DRIVER("port num:%d\n", i);
7865
7866 len = min_t(uint8_t, eld[2], 21); /* 84 bytes of hw ELD buffer */
7867 DRM_DEBUG_DRIVER("ELD size %d\n", len);
7868 for (i = 0; i < len; i++)
7869 I915_WRITE(hdmiw_hdmiedid, *((uint32_t *)eld + i));
7870
7871 i = I915_READ(aud_cntrl_st2);
7872 i |= eldv;
7873 I915_WRITE(aud_cntrl_st2, i);
7874
7875}
7876
Wu Fengguange0dac652011-09-05 14:25:34 +08007877static void ironlake_write_eld(struct drm_connector *connector,
Jani Nikula34427052013-10-16 12:34:47 +03007878 struct drm_crtc *crtc,
7879 struct drm_display_mode *mode)
Wu Fengguange0dac652011-09-05 14:25:34 +08007880{
7881 struct drm_i915_private *dev_priv = connector->dev->dev_private;
7882 uint8_t *eld = connector->eld;
7883 uint32_t eldv;
7884 uint32_t i;
7885 int len;
7886 int hdmiw_hdmiedid;
Wu Fengguangb6daa022012-01-06 14:41:31 -06007887 int aud_config;
Wu Fengguange0dac652011-09-05 14:25:34 +08007888 int aud_cntl_st;
7889 int aud_cntrl_st2;
Wang Xingchao9b138a82012-08-09 16:52:18 +08007890 int pipe = to_intel_crtc(crtc)->pipe;
Wu Fengguange0dac652011-09-05 14:25:34 +08007891
Wu Fengguangb3f33cb2011-12-09 20:42:17 +08007892 if (HAS_PCH_IBX(connector->dev)) {
Wang Xingchao9b138a82012-08-09 16:52:18 +08007893 hdmiw_hdmiedid = IBX_HDMIW_HDMIEDID(pipe);
7894 aud_config = IBX_AUD_CFG(pipe);
7895 aud_cntl_st = IBX_AUD_CNTL_ST(pipe);
Wu Fengguang1202b4c62011-12-09 20:42:18 +08007896 aud_cntrl_st2 = IBX_AUD_CNTL_ST2;
Mengdong Lin9ca2fe72013-11-01 00:17:03 -04007897 } else if (IS_VALLEYVIEW(connector->dev)) {
7898 hdmiw_hdmiedid = VLV_HDMIW_HDMIEDID(pipe);
7899 aud_config = VLV_AUD_CFG(pipe);
7900 aud_cntl_st = VLV_AUD_CNTL_ST(pipe);
7901 aud_cntrl_st2 = VLV_AUD_CNTL_ST2;
Wu Fengguange0dac652011-09-05 14:25:34 +08007902 } else {
Wang Xingchao9b138a82012-08-09 16:52:18 +08007903 hdmiw_hdmiedid = CPT_HDMIW_HDMIEDID(pipe);
7904 aud_config = CPT_AUD_CFG(pipe);
7905 aud_cntl_st = CPT_AUD_CNTL_ST(pipe);
Wu Fengguang1202b4c62011-12-09 20:42:18 +08007906 aud_cntrl_st2 = CPT_AUD_CNTRL_ST2;
Wu Fengguange0dac652011-09-05 14:25:34 +08007907 }
7908
Wang Xingchao9b138a82012-08-09 16:52:18 +08007909 DRM_DEBUG_DRIVER("ELD on pipe %c\n", pipe_name(pipe));
Wu Fengguange0dac652011-09-05 14:25:34 +08007910
Mengdong Lin9ca2fe72013-11-01 00:17:03 -04007911 if (IS_VALLEYVIEW(connector->dev)) {
7912 struct intel_encoder *intel_encoder;
7913 struct intel_digital_port *intel_dig_port;
7914
7915 intel_encoder = intel_attached_encoder(connector);
7916 intel_dig_port = enc_to_dig_port(&intel_encoder->base);
7917 i = intel_dig_port->port;
7918 } else {
7919 i = I915_READ(aud_cntl_st);
7920 i = (i >> 29) & DIP_PORT_SEL_MASK;
7921 /* DIP_Port_Select, 0x1 = PortB */
7922 }
7923
Wu Fengguange0dac652011-09-05 14:25:34 +08007924 if (!i) {
7925 DRM_DEBUG_DRIVER("Audio directed to unknown port\n");
7926 /* operate blindly on all ports */
Wu Fengguang1202b4c62011-12-09 20:42:18 +08007927 eldv = IBX_ELD_VALIDB;
7928 eldv |= IBX_ELD_VALIDB << 4;
7929 eldv |= IBX_ELD_VALIDB << 8;
Wu Fengguange0dac652011-09-05 14:25:34 +08007930 } else {
Ville Syrjälä2582a852013-04-17 17:48:47 +03007931 DRM_DEBUG_DRIVER("ELD on port %c\n", port_name(i));
Wu Fengguang1202b4c62011-12-09 20:42:18 +08007932 eldv = IBX_ELD_VALIDB << ((i - 1) * 4);
Wu Fengguange0dac652011-09-05 14:25:34 +08007933 }
7934
Wu Fengguang3a9627f2011-12-09 20:42:19 +08007935 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_DISPLAYPORT)) {
7936 DRM_DEBUG_DRIVER("ELD: DisplayPort detected\n");
7937 eld[5] |= (1 << 2); /* Conn_Type, 0x1 = DisplayPort */
Wu Fengguangb6daa022012-01-06 14:41:31 -06007938 I915_WRITE(aud_config, AUD_CONFIG_N_VALUE_INDEX); /* 0x1 = DP */
Jani Nikula1a915102013-10-16 12:34:48 +03007939 } else {
7940 I915_WRITE(aud_config, audio_config_hdmi_pixel_clock(mode));
7941 }
Wu Fengguang3a9627f2011-12-09 20:42:19 +08007942
7943 if (intel_eld_uptodate(connector,
7944 aud_cntrl_st2, eldv,
7945 aud_cntl_st, IBX_ELD_ADDRESS,
7946 hdmiw_hdmiedid))
7947 return;
7948
Wu Fengguange0dac652011-09-05 14:25:34 +08007949 i = I915_READ(aud_cntrl_st2);
7950 i &= ~eldv;
7951 I915_WRITE(aud_cntrl_st2, i);
7952
7953 if (!eld[0])
7954 return;
7955
Wu Fengguange0dac652011-09-05 14:25:34 +08007956 i = I915_READ(aud_cntl_st);
Wu Fengguang1202b4c62011-12-09 20:42:18 +08007957 i &= ~IBX_ELD_ADDRESS;
Wu Fengguange0dac652011-09-05 14:25:34 +08007958 I915_WRITE(aud_cntl_st, i);
7959
7960 len = min_t(uint8_t, eld[2], 21); /* 84 bytes of hw ELD buffer */
7961 DRM_DEBUG_DRIVER("ELD size %d\n", len);
7962 for (i = 0; i < len; i++)
7963 I915_WRITE(hdmiw_hdmiedid, *((uint32_t *)eld + i));
7964
7965 i = I915_READ(aud_cntrl_st2);
7966 i |= eldv;
7967 I915_WRITE(aud_cntrl_st2, i);
7968}
7969
7970void intel_write_eld(struct drm_encoder *encoder,
7971 struct drm_display_mode *mode)
7972{
7973 struct drm_crtc *crtc = encoder->crtc;
7974 struct drm_connector *connector;
7975 struct drm_device *dev = encoder->dev;
7976 struct drm_i915_private *dev_priv = dev->dev_private;
7977
7978 connector = drm_select_eld(encoder, mode);
7979 if (!connector)
7980 return;
7981
7982 DRM_DEBUG_DRIVER("ELD on [CONNECTOR:%d:%s], [ENCODER:%d:%s]\n",
7983 connector->base.id,
Jani Nikulac23cc412014-06-03 14:56:17 +03007984 connector->name,
Wu Fengguange0dac652011-09-05 14:25:34 +08007985 connector->encoder->base.id,
Jani Nikula8e329a02014-06-03 14:56:21 +03007986 connector->encoder->name);
Wu Fengguange0dac652011-09-05 14:25:34 +08007987
7988 connector->eld[6] = drm_av_sync_delay(connector, mode) / 2;
7989
7990 if (dev_priv->display.write_eld)
Jani Nikula34427052013-10-16 12:34:47 +03007991 dev_priv->display.write_eld(connector, crtc, mode);
Wu Fengguange0dac652011-09-05 14:25:34 +08007992}
7993
Chris Wilson560b85b2010-08-07 11:01:38 +01007994static void i845_update_cursor(struct drm_crtc *crtc, u32 base)
7995{
7996 struct drm_device *dev = crtc->dev;
7997 struct drm_i915_private *dev_priv = dev->dev_private;
7998 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Chris Wilson4b0e3332014-05-30 16:35:26 +03007999 uint32_t cntl;
Chris Wilson560b85b2010-08-07 11:01:38 +01008000
Chris Wilson4b0e3332014-05-30 16:35:26 +03008001 if (base != intel_crtc->cursor_base) {
Chris Wilson560b85b2010-08-07 11:01:38 +01008002 /* On these chipsets we can only modify the base whilst
8003 * the cursor is disabled.
8004 */
Chris Wilson4b0e3332014-05-30 16:35:26 +03008005 if (intel_crtc->cursor_cntl) {
8006 I915_WRITE(_CURACNTR, 0);
8007 POSTING_READ(_CURACNTR);
8008 intel_crtc->cursor_cntl = 0;
8009 }
8010
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08008011 I915_WRITE(_CURABASE, base);
Chris Wilson4b0e3332014-05-30 16:35:26 +03008012 POSTING_READ(_CURABASE);
8013 }
Chris Wilson560b85b2010-08-07 11:01:38 +01008014
Chris Wilson4b0e3332014-05-30 16:35:26 +03008015 /* XXX width must be 64, stride 256 => 0x00 << 28 */
8016 cntl = 0;
8017 if (base)
8018 cntl = (CURSOR_ENABLE |
Chris Wilson560b85b2010-08-07 11:01:38 +01008019 CURSOR_GAMMA_ENABLE |
Chris Wilson4b0e3332014-05-30 16:35:26 +03008020 CURSOR_FORMAT_ARGB);
8021 if (intel_crtc->cursor_cntl != cntl) {
8022 I915_WRITE(_CURACNTR, cntl);
8023 POSTING_READ(_CURACNTR);
8024 intel_crtc->cursor_cntl = cntl;
8025 }
Chris Wilson560b85b2010-08-07 11:01:38 +01008026}
8027
8028static void i9xx_update_cursor(struct drm_crtc *crtc, u32 base)
8029{
8030 struct drm_device *dev = crtc->dev;
8031 struct drm_i915_private *dev_priv = dev->dev_private;
8032 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
8033 int pipe = intel_crtc->pipe;
Chris Wilson4b0e3332014-05-30 16:35:26 +03008034 uint32_t cntl;
Chris Wilson560b85b2010-08-07 11:01:38 +01008035
Chris Wilson4b0e3332014-05-30 16:35:26 +03008036 cntl = 0;
8037 if (base) {
8038 cntl = MCURSOR_GAMMA_ENABLE;
8039 switch (intel_crtc->cursor_width) {
Sagar Kamble4726e0b2014-03-10 17:06:23 +05308040 case 64:
8041 cntl |= CURSOR_MODE_64_ARGB_AX;
8042 break;
8043 case 128:
8044 cntl |= CURSOR_MODE_128_ARGB_AX;
8045 break;
8046 case 256:
8047 cntl |= CURSOR_MODE_256_ARGB_AX;
8048 break;
8049 default:
8050 WARN_ON(1);
8051 return;
Chris Wilson560b85b2010-08-07 11:01:38 +01008052 }
Chris Wilson4b0e3332014-05-30 16:35:26 +03008053 cntl |= pipe << 28; /* Connect to correct pipe */
Chris Wilson560b85b2010-08-07 11:01:38 +01008054 }
Chris Wilson4b0e3332014-05-30 16:35:26 +03008055 if (intel_crtc->cursor_cntl != cntl) {
8056 I915_WRITE(CURCNTR(pipe), cntl);
8057 POSTING_READ(CURCNTR(pipe));
8058 intel_crtc->cursor_cntl = cntl;
8059 }
8060
Chris Wilson560b85b2010-08-07 11:01:38 +01008061 /* and commit changes on next vblank */
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08008062 I915_WRITE(CURBASE(pipe), base);
Daniel Vetterb2ea8ef2013-11-04 08:13:45 +01008063 POSTING_READ(CURBASE(pipe));
Chris Wilson560b85b2010-08-07 11:01:38 +01008064}
8065
Jesse Barnes65a21cd2011-10-12 11:10:21 -07008066static void ivb_update_cursor(struct drm_crtc *crtc, u32 base)
8067{
8068 struct drm_device *dev = crtc->dev;
8069 struct drm_i915_private *dev_priv = dev->dev_private;
8070 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
8071 int pipe = intel_crtc->pipe;
Chris Wilson4b0e3332014-05-30 16:35:26 +03008072 uint32_t cntl;
Jesse Barnes65a21cd2011-10-12 11:10:21 -07008073
Chris Wilson4b0e3332014-05-30 16:35:26 +03008074 cntl = 0;
8075 if (base) {
8076 cntl = MCURSOR_GAMMA_ENABLE;
8077 switch (intel_crtc->cursor_width) {
Sagar Kamble4726e0b2014-03-10 17:06:23 +05308078 case 64:
8079 cntl |= CURSOR_MODE_64_ARGB_AX;
8080 break;
8081 case 128:
8082 cntl |= CURSOR_MODE_128_ARGB_AX;
8083 break;
8084 case 256:
8085 cntl |= CURSOR_MODE_256_ARGB_AX;
8086 break;
8087 default:
8088 WARN_ON(1);
8089 return;
Jesse Barnes65a21cd2011-10-12 11:10:21 -07008090 }
Jesse Barnes65a21cd2011-10-12 11:10:21 -07008091 }
Chris Wilson4b0e3332014-05-30 16:35:26 +03008092 if (IS_HASWELL(dev) || IS_BROADWELL(dev))
8093 cntl |= CURSOR_PIPE_CSC_ENABLE;
8094
8095 if (intel_crtc->cursor_cntl != cntl) {
8096 I915_WRITE(CURCNTR(pipe), cntl);
8097 POSTING_READ(CURCNTR(pipe));
8098 intel_crtc->cursor_cntl = cntl;
8099 }
8100
Jesse Barnes65a21cd2011-10-12 11:10:21 -07008101 /* and commit changes on next vblank */
Ville Syrjälä5efb3e22014-04-09 13:28:53 +03008102 I915_WRITE(CURBASE(pipe), base);
8103 POSTING_READ(CURBASE(pipe));
Jesse Barnes65a21cd2011-10-12 11:10:21 -07008104}
8105
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01008106/* If no-part of the cursor is visible on the framebuffer, then the GPU may hang... */
Chris Wilson6b383a72010-09-13 13:54:26 +01008107static void intel_crtc_update_cursor(struct drm_crtc *crtc,
8108 bool on)
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01008109{
8110 struct drm_device *dev = crtc->dev;
8111 struct drm_i915_private *dev_priv = dev->dev_private;
8112 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
8113 int pipe = intel_crtc->pipe;
Matt Roper3d7d6512014-06-10 08:28:13 -07008114 int x = crtc->cursor_x;
8115 int y = crtc->cursor_y;
Ville Syrjäläd6e4db12013-09-04 18:25:31 +03008116 u32 base = 0, pos = 0;
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01008117
Ville Syrjäläd6e4db12013-09-04 18:25:31 +03008118 if (on)
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01008119 base = intel_crtc->cursor_addr;
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01008120
Ville Syrjäläd6e4db12013-09-04 18:25:31 +03008121 if (x >= intel_crtc->config.pipe_src_w)
8122 base = 0;
8123
8124 if (y >= intel_crtc->config.pipe_src_h)
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01008125 base = 0;
8126
8127 if (x < 0) {
Ville Syrjäläefc90642013-09-04 18:25:30 +03008128 if (x + intel_crtc->cursor_width <= 0)
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01008129 base = 0;
8130
8131 pos |= CURSOR_POS_SIGN << CURSOR_X_SHIFT;
8132 x = -x;
8133 }
8134 pos |= x << CURSOR_X_SHIFT;
8135
8136 if (y < 0) {
Ville Syrjäläefc90642013-09-04 18:25:30 +03008137 if (y + intel_crtc->cursor_height <= 0)
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01008138 base = 0;
8139
8140 pos |= CURSOR_POS_SIGN << CURSOR_Y_SHIFT;
8141 y = -y;
8142 }
8143 pos |= y << CURSOR_Y_SHIFT;
8144
Chris Wilson4b0e3332014-05-30 16:35:26 +03008145 if (base == 0 && intel_crtc->cursor_base == 0)
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01008146 return;
8147
Ville Syrjälä5efb3e22014-04-09 13:28:53 +03008148 I915_WRITE(CURPOS(pipe), pos);
8149
8150 if (IS_IVYBRIDGE(dev) || IS_HASWELL(dev) || IS_BROADWELL(dev))
Jesse Barnes65a21cd2011-10-12 11:10:21 -07008151 ivb_update_cursor(crtc, base);
Ville Syrjälä5efb3e22014-04-09 13:28:53 +03008152 else if (IS_845G(dev) || IS_I865G(dev))
8153 i845_update_cursor(crtc, base);
8154 else
8155 i9xx_update_cursor(crtc, base);
Chris Wilson4b0e3332014-05-30 16:35:26 +03008156 intel_crtc->cursor_base = base;
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01008157}
8158
Matt Ropere3287952014-06-10 08:28:12 -07008159/*
8160 * intel_crtc_cursor_set_obj - Set cursor to specified GEM object
8161 *
8162 * Note that the object's reference will be consumed if the update fails. If
8163 * the update succeeds, the reference of the old object (if any) will be
8164 * consumed.
8165 */
8166static int intel_crtc_cursor_set_obj(struct drm_crtc *crtc,
8167 struct drm_i915_gem_object *obj,
8168 uint32_t width, uint32_t height)
Jesse Barnes79e53942008-11-07 14:24:08 -08008169{
8170 struct drm_device *dev = crtc->dev;
8171 struct drm_i915_private *dev_priv = dev->dev_private;
8172 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vettera071fa02014-06-18 23:28:09 +02008173 enum pipe pipe = intel_crtc->pipe;
Chris Wilson64f962e2014-03-26 12:38:15 +00008174 unsigned old_width;
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01008175 uint32_t addr;
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05008176 int ret;
Jesse Barnes79e53942008-11-07 14:24:08 -08008177
Jesse Barnes79e53942008-11-07 14:24:08 -08008178 /* if we want to turn off the cursor ignore width and height */
Matt Ropere3287952014-06-10 08:28:12 -07008179 if (!obj) {
Zhao Yakui28c97732009-10-09 11:39:41 +08008180 DRM_DEBUG_KMS("cursor off\n");
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05008181 addr = 0;
Chris Wilson05394f32010-11-08 19:18:58 +00008182 obj = NULL;
Pierre Willenbrock50044172009-02-23 10:12:15 +10008183 mutex_lock(&dev->struct_mutex);
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05008184 goto finish;
Jesse Barnes79e53942008-11-07 14:24:08 -08008185 }
8186
Sagar Kamble4726e0b2014-03-10 17:06:23 +05308187 /* Check for which cursor types we support */
8188 if (!((width == 64 && height == 64) ||
8189 (width == 128 && height == 128 && !IS_GEN2(dev)) ||
8190 (width == 256 && height == 256 && !IS_GEN2(dev)))) {
8191 DRM_DEBUG("Cursor dimension not supported\n");
Jesse Barnes79e53942008-11-07 14:24:08 -08008192 return -EINVAL;
8193 }
8194
Chris Wilson05394f32010-11-08 19:18:58 +00008195 if (obj->base.size < width * height * 4) {
Matt Ropere3287952014-06-10 08:28:12 -07008196 DRM_DEBUG_KMS("buffer is too small\n");
Dave Airlie34b8686e2009-01-15 14:03:07 +10008197 ret = -ENOMEM;
8198 goto fail;
Jesse Barnes79e53942008-11-07 14:24:08 -08008199 }
8200
Dave Airlie71acb5e2008-12-30 20:31:46 +10008201 /* we only need to pin inside GTT if cursor is non-phy */
Kristian Høgsberg7f9872e2009-02-13 20:56:49 -05008202 mutex_lock(&dev->struct_mutex);
Damien Lespiau3d13ef22014-02-07 19:12:47 +00008203 if (!INTEL_INFO(dev)->cursor_needs_physical) {
Chris Wilson693db182013-03-05 14:52:39 +00008204 unsigned alignment;
8205
Chris Wilsond9e86c02010-11-10 16:40:20 +00008206 if (obj->tiling_mode) {
Daniel Vetter3b25b312014-02-14 14:06:06 +01008207 DRM_DEBUG_KMS("cursor cannot be tiled\n");
Chris Wilsond9e86c02010-11-10 16:40:20 +00008208 ret = -EINVAL;
8209 goto fail_locked;
8210 }
8211
Chris Wilson693db182013-03-05 14:52:39 +00008212 /* Note that the w/a also requires 2 PTE of padding following
8213 * the bo. We currently fill all unused PTE with the shadow
8214 * page and so we should always have valid PTE following the
8215 * cursor preventing the VT-d warning.
8216 */
8217 alignment = 0;
8218 if (need_vtd_wa(dev))
8219 alignment = 64*1024;
8220
8221 ret = i915_gem_object_pin_to_display_plane(obj, alignment, NULL);
Chris Wilsone7b526b2010-06-02 08:30:48 +01008222 if (ret) {
Daniel Vetter3b25b312014-02-14 14:06:06 +01008223 DRM_DEBUG_KMS("failed to move cursor bo into the GTT\n");
Chris Wilson2da3b9b2011-04-14 09:41:17 +01008224 goto fail_locked;
Chris Wilsone7b526b2010-06-02 08:30:48 +01008225 }
8226
Chris Wilsond9e86c02010-11-10 16:40:20 +00008227 ret = i915_gem_object_put_fence(obj);
8228 if (ret) {
Daniel Vetter3b25b312014-02-14 14:06:06 +01008229 DRM_DEBUG_KMS("failed to release fence for cursor");
Chris Wilsond9e86c02010-11-10 16:40:20 +00008230 goto fail_unpin;
8231 }
8232
Ben Widawskyf343c5f2013-07-05 14:41:04 -07008233 addr = i915_gem_obj_ggtt_offset(obj);
Dave Airlie71acb5e2008-12-30 20:31:46 +10008234 } else {
Chris Wilson6eeefaf2010-08-07 11:01:39 +01008235 int align = IS_I830(dev) ? 16 * 1024 : 256;
Chris Wilson00731152014-05-21 12:42:56 +01008236 ret = i915_gem_object_attach_phys(obj, align);
Dave Airlie71acb5e2008-12-30 20:31:46 +10008237 if (ret) {
Daniel Vetter3b25b312014-02-14 14:06:06 +01008238 DRM_DEBUG_KMS("failed to attach phys object\n");
Kristian Høgsberg7f9872e2009-02-13 20:56:49 -05008239 goto fail_locked;
Dave Airlie71acb5e2008-12-30 20:31:46 +10008240 }
Chris Wilson00731152014-05-21 12:42:56 +01008241 addr = obj->phys_handle->busaddr;
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05008242 }
8243
Chris Wilsona6c45cf2010-09-17 00:32:17 +01008244 if (IS_GEN2(dev))
Jesse Barnes14b60392009-05-20 16:47:08 -04008245 I915_WRITE(CURSIZE, (height << 12) | width);
8246
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05008247 finish:
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05008248 if (intel_crtc->cursor_bo) {
Chris Wilson00731152014-05-21 12:42:56 +01008249 if (!INTEL_INFO(dev)->cursor_needs_physical)
Chris Wilsoncc98b412013-08-09 12:25:09 +01008250 i915_gem_object_unpin_from_display_plane(intel_crtc->cursor_bo);
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05008251 }
Jesse Barnes80824002009-09-10 15:28:06 -07008252
Daniel Vettera071fa02014-06-18 23:28:09 +02008253 i915_gem_track_fb(intel_crtc->cursor_bo, obj,
8254 INTEL_FRONTBUFFER_CURSOR(pipe));
Kristian Høgsberg7f9872e2009-02-13 20:56:49 -05008255 mutex_unlock(&dev->struct_mutex);
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05008256
Chris Wilson64f962e2014-03-26 12:38:15 +00008257 old_width = intel_crtc->cursor_width;
8258
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05008259 intel_crtc->cursor_addr = addr;
Chris Wilson05394f32010-11-08 19:18:58 +00008260 intel_crtc->cursor_bo = obj;
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01008261 intel_crtc->cursor_width = width;
8262 intel_crtc->cursor_height = height;
8263
Chris Wilson64f962e2014-03-26 12:38:15 +00008264 if (intel_crtc->active) {
8265 if (old_width != width)
8266 intel_update_watermarks(crtc);
Ville Syrjäläf2f5f772013-09-17 18:33:44 +03008267 intel_crtc_update_cursor(crtc, intel_crtc->cursor_bo != NULL);
Chris Wilson64f962e2014-03-26 12:38:15 +00008268 }
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05008269
Daniel Vetterf99d7062014-06-19 16:01:59 +02008270 intel_frontbuffer_flip(dev, INTEL_FRONTBUFFER_CURSOR(pipe));
8271
Jesse Barnes79e53942008-11-07 14:24:08 -08008272 return 0;
Chris Wilsone7b526b2010-06-02 08:30:48 +01008273fail_unpin:
Chris Wilsoncc98b412013-08-09 12:25:09 +01008274 i915_gem_object_unpin_from_display_plane(obj);
Kristian Høgsberg7f9872e2009-02-13 20:56:49 -05008275fail_locked:
Dave Airlie34b8686e2009-01-15 14:03:07 +10008276 mutex_unlock(&dev->struct_mutex);
Luca Barbieribc9025b2010-02-09 05:49:12 +00008277fail:
Chris Wilson05394f32010-11-08 19:18:58 +00008278 drm_gem_object_unreference_unlocked(&obj->base);
Dave Airlie34b8686e2009-01-15 14:03:07 +10008279 return ret;
Jesse Barnes79e53942008-11-07 14:24:08 -08008280}
8281
Jesse Barnes79e53942008-11-07 14:24:08 -08008282static void intel_crtc_gamma_set(struct drm_crtc *crtc, u16 *red, u16 *green,
James Simmons72034252010-08-03 01:33:19 +01008283 u16 *blue, uint32_t start, uint32_t size)
Jesse Barnes79e53942008-11-07 14:24:08 -08008284{
James Simmons72034252010-08-03 01:33:19 +01008285 int end = (start + size > 256) ? 256 : start + size, i;
Jesse Barnes79e53942008-11-07 14:24:08 -08008286 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Jesse Barnes79e53942008-11-07 14:24:08 -08008287
James Simmons72034252010-08-03 01:33:19 +01008288 for (i = start; i < end; i++) {
Jesse Barnes79e53942008-11-07 14:24:08 -08008289 intel_crtc->lut_r[i] = red[i] >> 8;
8290 intel_crtc->lut_g[i] = green[i] >> 8;
8291 intel_crtc->lut_b[i] = blue[i] >> 8;
8292 }
8293
8294 intel_crtc_load_lut(crtc);
8295}
8296
Jesse Barnes79e53942008-11-07 14:24:08 -08008297/* VESA 640x480x72Hz mode to set on the pipe */
8298static struct drm_display_mode load_detect_mode = {
8299 DRM_MODE("640x480", DRM_MODE_TYPE_DEFAULT, 31500, 640, 664,
8300 704, 832, 0, 480, 489, 491, 520, 0, DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC),
8301};
8302
Daniel Vettera8bb6812014-02-10 18:00:39 +01008303struct drm_framebuffer *
8304__intel_framebuffer_create(struct drm_device *dev,
8305 struct drm_mode_fb_cmd2 *mode_cmd,
8306 struct drm_i915_gem_object *obj)
Chris Wilsond2dff872011-04-19 08:36:26 +01008307{
8308 struct intel_framebuffer *intel_fb;
8309 int ret;
8310
8311 intel_fb = kzalloc(sizeof(*intel_fb), GFP_KERNEL);
8312 if (!intel_fb) {
8313 drm_gem_object_unreference_unlocked(&obj->base);
8314 return ERR_PTR(-ENOMEM);
8315 }
8316
8317 ret = intel_framebuffer_init(dev, intel_fb, mode_cmd, obj);
Daniel Vetterdd4916c2013-10-09 21:23:51 +02008318 if (ret)
8319 goto err;
Chris Wilsond2dff872011-04-19 08:36:26 +01008320
8321 return &intel_fb->base;
Daniel Vetterdd4916c2013-10-09 21:23:51 +02008322err:
8323 drm_gem_object_unreference_unlocked(&obj->base);
8324 kfree(intel_fb);
8325
8326 return ERR_PTR(ret);
Chris Wilsond2dff872011-04-19 08:36:26 +01008327}
8328
Daniel Vetterb5ea6422014-03-02 21:18:00 +01008329static struct drm_framebuffer *
Daniel Vettera8bb6812014-02-10 18:00:39 +01008330intel_framebuffer_create(struct drm_device *dev,
8331 struct drm_mode_fb_cmd2 *mode_cmd,
8332 struct drm_i915_gem_object *obj)
8333{
8334 struct drm_framebuffer *fb;
8335 int ret;
8336
8337 ret = i915_mutex_lock_interruptible(dev);
8338 if (ret)
8339 return ERR_PTR(ret);
8340 fb = __intel_framebuffer_create(dev, mode_cmd, obj);
8341 mutex_unlock(&dev->struct_mutex);
8342
8343 return fb;
8344}
8345
Chris Wilsond2dff872011-04-19 08:36:26 +01008346static u32
8347intel_framebuffer_pitch_for_width(int width, int bpp)
8348{
8349 u32 pitch = DIV_ROUND_UP(width * bpp, 8);
8350 return ALIGN(pitch, 64);
8351}
8352
8353static u32
8354intel_framebuffer_size_for_mode(struct drm_display_mode *mode, int bpp)
8355{
8356 u32 pitch = intel_framebuffer_pitch_for_width(mode->hdisplay, bpp);
Fabian Frederick1267a262014-07-01 20:39:41 +02008357 return PAGE_ALIGN(pitch * mode->vdisplay);
Chris Wilsond2dff872011-04-19 08:36:26 +01008358}
8359
8360static struct drm_framebuffer *
8361intel_framebuffer_create_for_mode(struct drm_device *dev,
8362 struct drm_display_mode *mode,
8363 int depth, int bpp)
8364{
8365 struct drm_i915_gem_object *obj;
Chris Wilson0fed39b2012-11-05 22:25:07 +00008366 struct drm_mode_fb_cmd2 mode_cmd = { 0 };
Chris Wilsond2dff872011-04-19 08:36:26 +01008367
8368 obj = i915_gem_alloc_object(dev,
8369 intel_framebuffer_size_for_mode(mode, bpp));
8370 if (obj == NULL)
8371 return ERR_PTR(-ENOMEM);
8372
8373 mode_cmd.width = mode->hdisplay;
8374 mode_cmd.height = mode->vdisplay;
Jesse Barnes308e5bc2011-11-14 14:51:28 -08008375 mode_cmd.pitches[0] = intel_framebuffer_pitch_for_width(mode_cmd.width,
8376 bpp);
Dave Airlie5ca0c342012-02-23 15:33:40 +00008377 mode_cmd.pixel_format = drm_mode_legacy_fb_format(bpp, depth);
Chris Wilsond2dff872011-04-19 08:36:26 +01008378
8379 return intel_framebuffer_create(dev, &mode_cmd, obj);
8380}
8381
8382static struct drm_framebuffer *
8383mode_fits_in_fbdev(struct drm_device *dev,
8384 struct drm_display_mode *mode)
8385{
Daniel Vetter4520f532013-10-09 09:18:51 +02008386#ifdef CONFIG_DRM_I915_FBDEV
Chris Wilsond2dff872011-04-19 08:36:26 +01008387 struct drm_i915_private *dev_priv = dev->dev_private;
8388 struct drm_i915_gem_object *obj;
8389 struct drm_framebuffer *fb;
8390
Daniel Vetter4c0e5522014-02-14 16:35:54 +01008391 if (!dev_priv->fbdev)
8392 return NULL;
8393
8394 if (!dev_priv->fbdev->fb)
Chris Wilsond2dff872011-04-19 08:36:26 +01008395 return NULL;
8396
Jesse Barnes8bcd4552014-02-07 12:10:38 -08008397 obj = dev_priv->fbdev->fb->obj;
Daniel Vetter4c0e5522014-02-14 16:35:54 +01008398 BUG_ON(!obj);
Chris Wilsond2dff872011-04-19 08:36:26 +01008399
Jesse Barnes8bcd4552014-02-07 12:10:38 -08008400 fb = &dev_priv->fbdev->fb->base;
Ville Syrjälä01f2c772011-12-20 00:06:49 +02008401 if (fb->pitches[0] < intel_framebuffer_pitch_for_width(mode->hdisplay,
8402 fb->bits_per_pixel))
Chris Wilsond2dff872011-04-19 08:36:26 +01008403 return NULL;
8404
Ville Syrjälä01f2c772011-12-20 00:06:49 +02008405 if (obj->base.size < mode->vdisplay * fb->pitches[0])
Chris Wilsond2dff872011-04-19 08:36:26 +01008406 return NULL;
8407
8408 return fb;
Daniel Vetter4520f532013-10-09 09:18:51 +02008409#else
8410 return NULL;
8411#endif
Chris Wilsond2dff872011-04-19 08:36:26 +01008412}
8413
Daniel Vetterd2434ab2012-08-12 21:20:10 +02008414bool intel_get_load_detect_pipe(struct drm_connector *connector,
Chris Wilson71731882011-04-19 23:10:58 +01008415 struct drm_display_mode *mode,
Rob Clark51fd3712013-11-19 12:10:12 -05008416 struct intel_load_detect_pipe *old,
8417 struct drm_modeset_acquire_ctx *ctx)
Jesse Barnes79e53942008-11-07 14:24:08 -08008418{
8419 struct intel_crtc *intel_crtc;
Daniel Vetterd2434ab2012-08-12 21:20:10 +02008420 struct intel_encoder *intel_encoder =
8421 intel_attached_encoder(connector);
Jesse Barnes79e53942008-11-07 14:24:08 -08008422 struct drm_crtc *possible_crtc;
Chris Wilson4ef69c72010-09-09 15:14:28 +01008423 struct drm_encoder *encoder = &intel_encoder->base;
Jesse Barnes79e53942008-11-07 14:24:08 -08008424 struct drm_crtc *crtc = NULL;
8425 struct drm_device *dev = encoder->dev;
Daniel Vetter94352cf2012-07-05 22:51:56 +02008426 struct drm_framebuffer *fb;
Rob Clark51fd3712013-11-19 12:10:12 -05008427 struct drm_mode_config *config = &dev->mode_config;
8428 int ret, i = -1;
Jesse Barnes79e53942008-11-07 14:24:08 -08008429
Chris Wilsond2dff872011-04-19 08:36:26 +01008430 DRM_DEBUG_KMS("[CONNECTOR:%d:%s], [ENCODER:%d:%s]\n",
Jani Nikulac23cc412014-06-03 14:56:17 +03008431 connector->base.id, connector->name,
Jani Nikula8e329a02014-06-03 14:56:21 +03008432 encoder->base.id, encoder->name);
Chris Wilsond2dff872011-04-19 08:36:26 +01008433
Rob Clark51fd3712013-11-19 12:10:12 -05008434 drm_modeset_acquire_init(ctx, 0);
8435
8436retry:
8437 ret = drm_modeset_lock(&config->connection_mutex, ctx);
8438 if (ret)
8439 goto fail_unlock;
Daniel Vetter6e9f7982014-05-29 23:54:47 +02008440
Jesse Barnes79e53942008-11-07 14:24:08 -08008441 /*
8442 * Algorithm gets a little messy:
Chris Wilson7a5e4802011-04-19 23:21:12 +01008443 *
Jesse Barnes79e53942008-11-07 14:24:08 -08008444 * - if the connector already has an assigned crtc, use it (but make
8445 * sure it's on first)
Chris Wilson7a5e4802011-04-19 23:21:12 +01008446 *
Jesse Barnes79e53942008-11-07 14:24:08 -08008447 * - try to find the first unused crtc that can drive this connector,
8448 * and use that if we find one
Jesse Barnes79e53942008-11-07 14:24:08 -08008449 */
8450
8451 /* See if we already have a CRTC for this connector */
8452 if (encoder->crtc) {
8453 crtc = encoder->crtc;
Chris Wilson8261b192011-04-19 23:18:09 +01008454
Rob Clark51fd3712013-11-19 12:10:12 -05008455 ret = drm_modeset_lock(&crtc->mutex, ctx);
8456 if (ret)
8457 goto fail_unlock;
Daniel Vetter7b240562012-12-12 00:35:33 +01008458
Daniel Vetter24218aa2012-08-12 19:27:11 +02008459 old->dpms_mode = connector->dpms;
Chris Wilson8261b192011-04-19 23:18:09 +01008460 old->load_detect_temp = false;
8461
8462 /* Make sure the crtc and connector are running */
Daniel Vetter24218aa2012-08-12 19:27:11 +02008463 if (connector->dpms != DRM_MODE_DPMS_ON)
8464 connector->funcs->dpms(connector, DRM_MODE_DPMS_ON);
Chris Wilson8261b192011-04-19 23:18:09 +01008465
Chris Wilson71731882011-04-19 23:10:58 +01008466 return true;
Jesse Barnes79e53942008-11-07 14:24:08 -08008467 }
8468
8469 /* Find an unused one (if possible) */
Damien Lespiau70e1e0e2014-05-13 23:32:24 +01008470 for_each_crtc(dev, possible_crtc) {
Jesse Barnes79e53942008-11-07 14:24:08 -08008471 i++;
8472 if (!(encoder->possible_crtcs & (1 << i)))
8473 continue;
8474 if (!possible_crtc->enabled) {
8475 crtc = possible_crtc;
8476 break;
8477 }
Jesse Barnes79e53942008-11-07 14:24:08 -08008478 }
8479
8480 /*
8481 * If we didn't find an unused CRTC, don't use any.
8482 */
8483 if (!crtc) {
Chris Wilson71731882011-04-19 23:10:58 +01008484 DRM_DEBUG_KMS("no pipe available for load-detect\n");
Rob Clark51fd3712013-11-19 12:10:12 -05008485 goto fail_unlock;
Jesse Barnes79e53942008-11-07 14:24:08 -08008486 }
8487
Rob Clark51fd3712013-11-19 12:10:12 -05008488 ret = drm_modeset_lock(&crtc->mutex, ctx);
8489 if (ret)
8490 goto fail_unlock;
Daniel Vetterfc303102012-07-09 10:40:58 +02008491 intel_encoder->new_crtc = to_intel_crtc(crtc);
8492 to_intel_connector(connector)->new_encoder = intel_encoder;
Jesse Barnes79e53942008-11-07 14:24:08 -08008493
8494 intel_crtc = to_intel_crtc(crtc);
Ville Syrjälä412b61d2014-01-17 15:59:39 +02008495 intel_crtc->new_enabled = true;
8496 intel_crtc->new_config = &intel_crtc->config;
Daniel Vetter24218aa2012-08-12 19:27:11 +02008497 old->dpms_mode = connector->dpms;
Chris Wilson8261b192011-04-19 23:18:09 +01008498 old->load_detect_temp = true;
Chris Wilsond2dff872011-04-19 08:36:26 +01008499 old->release_fb = NULL;
Jesse Barnes79e53942008-11-07 14:24:08 -08008500
Chris Wilson64927112011-04-20 07:25:26 +01008501 if (!mode)
8502 mode = &load_detect_mode;
Jesse Barnes79e53942008-11-07 14:24:08 -08008503
Chris Wilsond2dff872011-04-19 08:36:26 +01008504 /* We need a framebuffer large enough to accommodate all accesses
8505 * that the plane may generate whilst we perform load detection.
8506 * We can not rely on the fbcon either being present (we get called
8507 * during its initialisation to detect all boot displays, or it may
8508 * not even exist) or that it is large enough to satisfy the
8509 * requested mode.
8510 */
Daniel Vetter94352cf2012-07-05 22:51:56 +02008511 fb = mode_fits_in_fbdev(dev, mode);
8512 if (fb == NULL) {
Chris Wilsond2dff872011-04-19 08:36:26 +01008513 DRM_DEBUG_KMS("creating tmp fb for load-detection\n");
Daniel Vetter94352cf2012-07-05 22:51:56 +02008514 fb = intel_framebuffer_create_for_mode(dev, mode, 24, 32);
8515 old->release_fb = fb;
Chris Wilsond2dff872011-04-19 08:36:26 +01008516 } else
8517 DRM_DEBUG_KMS("reusing fbdev for load-detection framebuffer\n");
Daniel Vetter94352cf2012-07-05 22:51:56 +02008518 if (IS_ERR(fb)) {
Chris Wilsond2dff872011-04-19 08:36:26 +01008519 DRM_DEBUG_KMS("failed to allocate framebuffer for load-detection\n");
Ville Syrjälä412b61d2014-01-17 15:59:39 +02008520 goto fail;
Jesse Barnes79e53942008-11-07 14:24:08 -08008521 }
Chris Wilsond2dff872011-04-19 08:36:26 +01008522
Chris Wilsonc0c36b942012-12-19 16:08:43 +00008523 if (intel_set_mode(crtc, mode, 0, 0, fb)) {
Chris Wilson64927112011-04-20 07:25:26 +01008524 DRM_DEBUG_KMS("failed to set mode on load-detect pipe\n");
Chris Wilsond2dff872011-04-19 08:36:26 +01008525 if (old->release_fb)
8526 old->release_fb->funcs->destroy(old->release_fb);
Ville Syrjälä412b61d2014-01-17 15:59:39 +02008527 goto fail;
Jesse Barnes79e53942008-11-07 14:24:08 -08008528 }
Chris Wilson71731882011-04-19 23:10:58 +01008529
Jesse Barnes79e53942008-11-07 14:24:08 -08008530 /* let the connector get through one full cycle before testing */
Jesse Barnes9d0498a2010-08-18 13:20:54 -07008531 intel_wait_for_vblank(dev, intel_crtc->pipe);
Chris Wilson71731882011-04-19 23:10:58 +01008532 return true;
Ville Syrjälä412b61d2014-01-17 15:59:39 +02008533
8534 fail:
8535 intel_crtc->new_enabled = crtc->enabled;
8536 if (intel_crtc->new_enabled)
8537 intel_crtc->new_config = &intel_crtc->config;
8538 else
8539 intel_crtc->new_config = NULL;
Rob Clark51fd3712013-11-19 12:10:12 -05008540fail_unlock:
8541 if (ret == -EDEADLK) {
8542 drm_modeset_backoff(ctx);
8543 goto retry;
8544 }
8545
8546 drm_modeset_drop_locks(ctx);
8547 drm_modeset_acquire_fini(ctx);
Daniel Vetter6e9f7982014-05-29 23:54:47 +02008548
Ville Syrjälä412b61d2014-01-17 15:59:39 +02008549 return false;
Jesse Barnes79e53942008-11-07 14:24:08 -08008550}
8551
Daniel Vetterd2434ab2012-08-12 21:20:10 +02008552void intel_release_load_detect_pipe(struct drm_connector *connector,
Rob Clark51fd3712013-11-19 12:10:12 -05008553 struct intel_load_detect_pipe *old,
8554 struct drm_modeset_acquire_ctx *ctx)
Jesse Barnes79e53942008-11-07 14:24:08 -08008555{
Daniel Vetterd2434ab2012-08-12 21:20:10 +02008556 struct intel_encoder *intel_encoder =
8557 intel_attached_encoder(connector);
Chris Wilson4ef69c72010-09-09 15:14:28 +01008558 struct drm_encoder *encoder = &intel_encoder->base;
Daniel Vetter7b240562012-12-12 00:35:33 +01008559 struct drm_crtc *crtc = encoder->crtc;
Ville Syrjälä412b61d2014-01-17 15:59:39 +02008560 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Jesse Barnes79e53942008-11-07 14:24:08 -08008561
Chris Wilsond2dff872011-04-19 08:36:26 +01008562 DRM_DEBUG_KMS("[CONNECTOR:%d:%s], [ENCODER:%d:%s]\n",
Jani Nikulac23cc412014-06-03 14:56:17 +03008563 connector->base.id, connector->name,
Jani Nikula8e329a02014-06-03 14:56:21 +03008564 encoder->base.id, encoder->name);
Chris Wilsond2dff872011-04-19 08:36:26 +01008565
Chris Wilson8261b192011-04-19 23:18:09 +01008566 if (old->load_detect_temp) {
Daniel Vetterfc303102012-07-09 10:40:58 +02008567 to_intel_connector(connector)->new_encoder = NULL;
8568 intel_encoder->new_crtc = NULL;
Ville Syrjälä412b61d2014-01-17 15:59:39 +02008569 intel_crtc->new_enabled = false;
8570 intel_crtc->new_config = NULL;
Daniel Vetterfc303102012-07-09 10:40:58 +02008571 intel_set_mode(crtc, NULL, 0, 0, NULL);
Chris Wilsond2dff872011-04-19 08:36:26 +01008572
Daniel Vetter36206362012-12-10 20:42:17 +01008573 if (old->release_fb) {
8574 drm_framebuffer_unregister_private(old->release_fb);
8575 drm_framebuffer_unreference(old->release_fb);
8576 }
Chris Wilsond2dff872011-04-19 08:36:26 +01008577
Rob Clark51fd3712013-11-19 12:10:12 -05008578 goto unlock;
Chris Wilson0622a532011-04-21 09:32:11 +01008579 return;
Jesse Barnes79e53942008-11-07 14:24:08 -08008580 }
8581
Eric Anholtc751ce42010-03-25 11:48:48 -07008582 /* Switch crtc and encoder back off if necessary */
Daniel Vetter24218aa2012-08-12 19:27:11 +02008583 if (old->dpms_mode != DRM_MODE_DPMS_ON)
8584 connector->funcs->dpms(connector, old->dpms_mode);
Daniel Vetter7b240562012-12-12 00:35:33 +01008585
Rob Clark51fd3712013-11-19 12:10:12 -05008586unlock:
8587 drm_modeset_drop_locks(ctx);
8588 drm_modeset_acquire_fini(ctx);
Jesse Barnes79e53942008-11-07 14:24:08 -08008589}
8590
Ville Syrjäläda4a1ef2013-09-09 14:06:37 +03008591static int i9xx_pll_refclk(struct drm_device *dev,
8592 const struct intel_crtc_config *pipe_config)
8593{
8594 struct drm_i915_private *dev_priv = dev->dev_private;
8595 u32 dpll = pipe_config->dpll_hw_state.dpll;
8596
8597 if ((dpll & PLL_REF_INPUT_MASK) == PLLB_REF_INPUT_SPREADSPECTRUMIN)
Ville Syrjäläe91e9412013-12-09 18:54:16 +02008598 return dev_priv->vbt.lvds_ssc_freq;
Ville Syrjäläda4a1ef2013-09-09 14:06:37 +03008599 else if (HAS_PCH_SPLIT(dev))
8600 return 120000;
8601 else if (!IS_GEN2(dev))
8602 return 96000;
8603 else
8604 return 48000;
8605}
8606
Jesse Barnes79e53942008-11-07 14:24:08 -08008607/* Returns the clock of the currently programmed mode of the given pipe. */
Jesse Barnesf1f644d2013-06-27 00:39:25 +03008608static void i9xx_crtc_clock_get(struct intel_crtc *crtc,
8609 struct intel_crtc_config *pipe_config)
Jesse Barnes79e53942008-11-07 14:24:08 -08008610{
Jesse Barnesf1f644d2013-06-27 00:39:25 +03008611 struct drm_device *dev = crtc->base.dev;
Jesse Barnes79e53942008-11-07 14:24:08 -08008612 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnesf1f644d2013-06-27 00:39:25 +03008613 int pipe = pipe_config->cpu_transcoder;
Ville Syrjälä293623f2013-09-13 16:18:46 +03008614 u32 dpll = pipe_config->dpll_hw_state.dpll;
Jesse Barnes79e53942008-11-07 14:24:08 -08008615 u32 fp;
8616 intel_clock_t clock;
Ville Syrjäläda4a1ef2013-09-09 14:06:37 +03008617 int refclk = i9xx_pll_refclk(dev, pipe_config);
Jesse Barnes79e53942008-11-07 14:24:08 -08008618
8619 if ((dpll & DISPLAY_RATE_SELECT_FPA1) == 0)
Ville Syrjälä293623f2013-09-13 16:18:46 +03008620 fp = pipe_config->dpll_hw_state.fp0;
Jesse Barnes79e53942008-11-07 14:24:08 -08008621 else
Ville Syrjälä293623f2013-09-13 16:18:46 +03008622 fp = pipe_config->dpll_hw_state.fp1;
Jesse Barnes79e53942008-11-07 14:24:08 -08008623
8624 clock.m1 = (fp & FP_M1_DIV_MASK) >> FP_M1_DIV_SHIFT;
Adam Jacksonf2b115e2009-12-03 17:14:42 -05008625 if (IS_PINEVIEW(dev)) {
8626 clock.n = ffs((fp & FP_N_PINEVIEW_DIV_MASK) >> FP_N_DIV_SHIFT) - 1;
8627 clock.m2 = (fp & FP_M2_PINEVIEW_DIV_MASK) >> FP_M2_DIV_SHIFT;
Shaohua Li21778322009-02-23 15:19:16 +08008628 } else {
8629 clock.n = (fp & FP_N_DIV_MASK) >> FP_N_DIV_SHIFT;
8630 clock.m2 = (fp & FP_M2_DIV_MASK) >> FP_M2_DIV_SHIFT;
8631 }
8632
Chris Wilsona6c45cf2010-09-17 00:32:17 +01008633 if (!IS_GEN2(dev)) {
Adam Jacksonf2b115e2009-12-03 17:14:42 -05008634 if (IS_PINEVIEW(dev))
8635 clock.p1 = ffs((dpll & DPLL_FPA01_P1_POST_DIV_MASK_PINEVIEW) >>
8636 DPLL_FPA01_P1_POST_DIV_SHIFT_PINEVIEW);
Shaohua Li21778322009-02-23 15:19:16 +08008637 else
8638 clock.p1 = ffs((dpll & DPLL_FPA01_P1_POST_DIV_MASK) >>
Jesse Barnes79e53942008-11-07 14:24:08 -08008639 DPLL_FPA01_P1_POST_DIV_SHIFT);
8640
8641 switch (dpll & DPLL_MODE_MASK) {
8642 case DPLLB_MODE_DAC_SERIAL:
8643 clock.p2 = dpll & DPLL_DAC_SERIAL_P2_CLOCK_DIV_5 ?
8644 5 : 10;
8645 break;
8646 case DPLLB_MODE_LVDS:
8647 clock.p2 = dpll & DPLLB_LVDS_P2_CLOCK_DIV_7 ?
8648 7 : 14;
8649 break;
8650 default:
Zhao Yakui28c97732009-10-09 11:39:41 +08008651 DRM_DEBUG_KMS("Unknown DPLL mode %08x in programmed "
Jesse Barnes79e53942008-11-07 14:24:08 -08008652 "mode\n", (int)(dpll & DPLL_MODE_MASK));
Jesse Barnesf1f644d2013-06-27 00:39:25 +03008653 return;
Jesse Barnes79e53942008-11-07 14:24:08 -08008654 }
8655
Daniel Vetterac58c3f2013-06-01 17:16:17 +02008656 if (IS_PINEVIEW(dev))
Ville Syrjäläda4a1ef2013-09-09 14:06:37 +03008657 pineview_clock(refclk, &clock);
Daniel Vetterac58c3f2013-06-01 17:16:17 +02008658 else
Ville Syrjäläda4a1ef2013-09-09 14:06:37 +03008659 i9xx_clock(refclk, &clock);
Jesse Barnes79e53942008-11-07 14:24:08 -08008660 } else {
Ville Syrjälä0fb58222014-01-10 14:06:46 +02008661 u32 lvds = IS_I830(dev) ? 0 : I915_READ(LVDS);
Ville Syrjäläb1c560d2013-12-09 18:54:13 +02008662 bool is_lvds = (pipe == 1) && (lvds & LVDS_PORT_EN);
Jesse Barnes79e53942008-11-07 14:24:08 -08008663
8664 if (is_lvds) {
8665 clock.p1 = ffs((dpll & DPLL_FPA01_P1_POST_DIV_MASK_I830_LVDS) >>
8666 DPLL_FPA01_P1_POST_DIV_SHIFT);
Ville Syrjäläb1c560d2013-12-09 18:54:13 +02008667
8668 if (lvds & LVDS_CLKB_POWER_UP)
8669 clock.p2 = 7;
8670 else
8671 clock.p2 = 14;
Jesse Barnes79e53942008-11-07 14:24:08 -08008672 } else {
8673 if (dpll & PLL_P1_DIVIDE_BY_TWO)
8674 clock.p1 = 2;
8675 else {
8676 clock.p1 = ((dpll & DPLL_FPA01_P1_POST_DIV_MASK_I830) >>
8677 DPLL_FPA01_P1_POST_DIV_SHIFT) + 2;
8678 }
8679 if (dpll & PLL_P2_DIVIDE_BY_4)
8680 clock.p2 = 4;
8681 else
8682 clock.p2 = 2;
Jesse Barnes79e53942008-11-07 14:24:08 -08008683 }
Ville Syrjäläda4a1ef2013-09-09 14:06:37 +03008684
8685 i9xx_clock(refclk, &clock);
Jesse Barnes79e53942008-11-07 14:24:08 -08008686 }
8687
Ville Syrjälä18442d02013-09-13 16:00:08 +03008688 /*
8689 * This value includes pixel_multiplier. We will use
Damien Lespiau241bfc32013-09-25 16:45:37 +01008690 * port_clock to compute adjusted_mode.crtc_clock in the
Ville Syrjälä18442d02013-09-13 16:00:08 +03008691 * encoder's get_config() function.
8692 */
8693 pipe_config->port_clock = clock.dot;
Jesse Barnesf1f644d2013-06-27 00:39:25 +03008694}
8695
Ville Syrjälä6878da02013-09-13 15:59:11 +03008696int intel_dotclock_calculate(int link_freq,
8697 const struct intel_link_m_n *m_n)
Jesse Barnesf1f644d2013-06-27 00:39:25 +03008698{
Jesse Barnesf1f644d2013-06-27 00:39:25 +03008699 /*
8700 * The calculation for the data clock is:
Ville Syrjälä1041a022013-09-06 23:28:58 +03008701 * pixel_clock = ((m/n)*(link_clock * nr_lanes))/bpp
Jesse Barnesf1f644d2013-06-27 00:39:25 +03008702 * But we want to avoid losing precison if possible, so:
Ville Syrjälä1041a022013-09-06 23:28:58 +03008703 * pixel_clock = ((m * link_clock * nr_lanes)/(n*bpp))
Jesse Barnesf1f644d2013-06-27 00:39:25 +03008704 *
8705 * and the link clock is simpler:
Ville Syrjälä1041a022013-09-06 23:28:58 +03008706 * link_clock = (m * link_clock) / n
Jesse Barnes79e53942008-11-07 14:24:08 -08008707 */
8708
Ville Syrjälä6878da02013-09-13 15:59:11 +03008709 if (!m_n->link_n)
8710 return 0;
8711
8712 return div_u64((u64)m_n->link_m * link_freq, m_n->link_n);
8713}
8714
Ville Syrjälä18442d02013-09-13 16:00:08 +03008715static void ironlake_pch_clock_get(struct intel_crtc *crtc,
8716 struct intel_crtc_config *pipe_config)
Ville Syrjälä6878da02013-09-13 15:59:11 +03008717{
8718 struct drm_device *dev = crtc->base.dev;
Ville Syrjälä18442d02013-09-13 16:00:08 +03008719
8720 /* read out port_clock from the DPLL */
8721 i9xx_crtc_clock_get(crtc, pipe_config);
Ville Syrjälä6878da02013-09-13 15:59:11 +03008722
Jesse Barnesf1f644d2013-06-27 00:39:25 +03008723 /*
Ville Syrjälä18442d02013-09-13 16:00:08 +03008724 * This value does not include pixel_multiplier.
Damien Lespiau241bfc32013-09-25 16:45:37 +01008725 * We will check that port_clock and adjusted_mode.crtc_clock
Ville Syrjälä18442d02013-09-13 16:00:08 +03008726 * agree once we know their relationship in the encoder's
8727 * get_config() function.
Jesse Barnesf1f644d2013-06-27 00:39:25 +03008728 */
Damien Lespiau241bfc32013-09-25 16:45:37 +01008729 pipe_config->adjusted_mode.crtc_clock =
Ville Syrjälä18442d02013-09-13 16:00:08 +03008730 intel_dotclock_calculate(intel_fdi_link_freq(dev) * 10000,
8731 &pipe_config->fdi_m_n);
Jesse Barnes79e53942008-11-07 14:24:08 -08008732}
8733
8734/** Returns the currently programmed mode of the given pipe. */
8735struct drm_display_mode *intel_crtc_mode_get(struct drm_device *dev,
8736 struct drm_crtc *crtc)
8737{
Jesse Barnes548f2452011-02-17 10:40:53 -08008738 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes79e53942008-11-07 14:24:08 -08008739 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetter3b117c82013-04-17 20:15:07 +02008740 enum transcoder cpu_transcoder = intel_crtc->config.cpu_transcoder;
Jesse Barnes79e53942008-11-07 14:24:08 -08008741 struct drm_display_mode *mode;
Jesse Barnesf1f644d2013-06-27 00:39:25 +03008742 struct intel_crtc_config pipe_config;
Paulo Zanonife2b8f92012-10-23 18:30:02 -02008743 int htot = I915_READ(HTOTAL(cpu_transcoder));
8744 int hsync = I915_READ(HSYNC(cpu_transcoder));
8745 int vtot = I915_READ(VTOTAL(cpu_transcoder));
8746 int vsync = I915_READ(VSYNC(cpu_transcoder));
Ville Syrjälä293623f2013-09-13 16:18:46 +03008747 enum pipe pipe = intel_crtc->pipe;
Jesse Barnes79e53942008-11-07 14:24:08 -08008748
8749 mode = kzalloc(sizeof(*mode), GFP_KERNEL);
8750 if (!mode)
8751 return NULL;
8752
Jesse Barnesf1f644d2013-06-27 00:39:25 +03008753 /*
8754 * Construct a pipe_config sufficient for getting the clock info
8755 * back out of crtc_clock_get.
8756 *
8757 * Note, if LVDS ever uses a non-1 pixel multiplier, we'll need
8758 * to use a real value here instead.
8759 */
Ville Syrjälä293623f2013-09-13 16:18:46 +03008760 pipe_config.cpu_transcoder = (enum transcoder) pipe;
Jesse Barnesf1f644d2013-06-27 00:39:25 +03008761 pipe_config.pixel_multiplier = 1;
Ville Syrjälä293623f2013-09-13 16:18:46 +03008762 pipe_config.dpll_hw_state.dpll = I915_READ(DPLL(pipe));
8763 pipe_config.dpll_hw_state.fp0 = I915_READ(FP0(pipe));
8764 pipe_config.dpll_hw_state.fp1 = I915_READ(FP1(pipe));
Jesse Barnesf1f644d2013-06-27 00:39:25 +03008765 i9xx_crtc_clock_get(intel_crtc, &pipe_config);
8766
Ville Syrjälä773ae032013-09-23 17:48:20 +03008767 mode->clock = pipe_config.port_clock / pipe_config.pixel_multiplier;
Jesse Barnes79e53942008-11-07 14:24:08 -08008768 mode->hdisplay = (htot & 0xffff) + 1;
8769 mode->htotal = ((htot & 0xffff0000) >> 16) + 1;
8770 mode->hsync_start = (hsync & 0xffff) + 1;
8771 mode->hsync_end = ((hsync & 0xffff0000) >> 16) + 1;
8772 mode->vdisplay = (vtot & 0xffff) + 1;
8773 mode->vtotal = ((vtot & 0xffff0000) >> 16) + 1;
8774 mode->vsync_start = (vsync & 0xffff) + 1;
8775 mode->vsync_end = ((vsync & 0xffff0000) >> 16) + 1;
8776
8777 drm_mode_set_name(mode);
Jesse Barnes79e53942008-11-07 14:24:08 -08008778
8779 return mode;
8780}
8781
Daniel Vettercc365132014-06-18 13:59:13 +02008782static void intel_increase_pllclock(struct drm_device *dev,
8783 enum pipe pipe)
Jesse Barnes652c3932009-08-17 13:31:43 -07008784{
Jani Nikulafbee40d2014-03-31 14:27:18 +03008785 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnesdbdc6472010-12-30 09:36:39 -08008786 int dpll_reg = DPLL(pipe);
8787 int dpll;
Jesse Barnes652c3932009-08-17 13:31:43 -07008788
Eric Anholtbad720f2009-10-22 16:11:14 -07008789 if (HAS_PCH_SPLIT(dev))
Jesse Barnes652c3932009-08-17 13:31:43 -07008790 return;
8791
8792 if (!dev_priv->lvds_downclock_avail)
8793 return;
8794
Jesse Barnesdbdc6472010-12-30 09:36:39 -08008795 dpll = I915_READ(dpll_reg);
Jesse Barnes652c3932009-08-17 13:31:43 -07008796 if (!HAS_PIPE_CXSR(dev) && (dpll & DISPLAY_RATE_SELECT_FPA1)) {
Zhao Yakui44d98a62009-10-09 11:39:40 +08008797 DRM_DEBUG_DRIVER("upclocking LVDS\n");
Jesse Barnes652c3932009-08-17 13:31:43 -07008798
Sean Paul8ac5a6d2012-02-13 13:14:51 -05008799 assert_panel_unlocked(dev_priv, pipe);
Jesse Barnes652c3932009-08-17 13:31:43 -07008800
8801 dpll &= ~DISPLAY_RATE_SELECT_FPA1;
8802 I915_WRITE(dpll_reg, dpll);
Jesse Barnes9d0498a2010-08-18 13:20:54 -07008803 intel_wait_for_vblank(dev, pipe);
Jesse Barnesdbdc6472010-12-30 09:36:39 -08008804
Jesse Barnes652c3932009-08-17 13:31:43 -07008805 dpll = I915_READ(dpll_reg);
8806 if (dpll & DISPLAY_RATE_SELECT_FPA1)
Zhao Yakui44d98a62009-10-09 11:39:40 +08008807 DRM_DEBUG_DRIVER("failed to upclock LVDS!\n");
Jesse Barnes652c3932009-08-17 13:31:43 -07008808 }
Jesse Barnes652c3932009-08-17 13:31:43 -07008809}
8810
8811static void intel_decrease_pllclock(struct drm_crtc *crtc)
8812{
8813 struct drm_device *dev = crtc->dev;
Jani Nikulafbee40d2014-03-31 14:27:18 +03008814 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes652c3932009-08-17 13:31:43 -07008815 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Jesse Barnes652c3932009-08-17 13:31:43 -07008816
Eric Anholtbad720f2009-10-22 16:11:14 -07008817 if (HAS_PCH_SPLIT(dev))
Jesse Barnes652c3932009-08-17 13:31:43 -07008818 return;
8819
8820 if (!dev_priv->lvds_downclock_avail)
8821 return;
8822
8823 /*
8824 * Since this is called by a timer, we should never get here in
8825 * the manual case.
8826 */
8827 if (!HAS_PIPE_CXSR(dev) && intel_crtc->lowfreq_avail) {
Chris Wilson074b5e12012-05-02 12:07:06 +01008828 int pipe = intel_crtc->pipe;
8829 int dpll_reg = DPLL(pipe);
Daniel Vetterdc257cf2012-05-07 11:30:46 +02008830 int dpll;
Chris Wilson074b5e12012-05-02 12:07:06 +01008831
Zhao Yakui44d98a62009-10-09 11:39:40 +08008832 DRM_DEBUG_DRIVER("downclocking LVDS\n");
Jesse Barnes652c3932009-08-17 13:31:43 -07008833
Sean Paul8ac5a6d2012-02-13 13:14:51 -05008834 assert_panel_unlocked(dev_priv, pipe);
Jesse Barnes652c3932009-08-17 13:31:43 -07008835
Chris Wilson074b5e12012-05-02 12:07:06 +01008836 dpll = I915_READ(dpll_reg);
Jesse Barnes652c3932009-08-17 13:31:43 -07008837 dpll |= DISPLAY_RATE_SELECT_FPA1;
8838 I915_WRITE(dpll_reg, dpll);
Jesse Barnes9d0498a2010-08-18 13:20:54 -07008839 intel_wait_for_vblank(dev, pipe);
Jesse Barnes652c3932009-08-17 13:31:43 -07008840 dpll = I915_READ(dpll_reg);
8841 if (!(dpll & DISPLAY_RATE_SELECT_FPA1))
Zhao Yakui44d98a62009-10-09 11:39:40 +08008842 DRM_DEBUG_DRIVER("failed to downclock LVDS!\n");
Jesse Barnes652c3932009-08-17 13:31:43 -07008843 }
8844
8845}
8846
Chris Wilsonf047e392012-07-21 12:31:41 +01008847void intel_mark_busy(struct drm_device *dev)
Jesse Barnes652c3932009-08-17 13:31:43 -07008848{
Paulo Zanonic67a4702013-08-19 13:18:09 -03008849 struct drm_i915_private *dev_priv = dev->dev_private;
8850
Chris Wilsonf62a0072014-02-21 17:55:39 +00008851 if (dev_priv->mm.busy)
8852 return;
8853
Paulo Zanoni43694d62014-03-07 20:08:08 -03008854 intel_runtime_pm_get(dev_priv);
Paulo Zanonic67a4702013-08-19 13:18:09 -03008855 i915_update_gfx_val(dev_priv);
Chris Wilsonf62a0072014-02-21 17:55:39 +00008856 dev_priv->mm.busy = true;
Chris Wilsonf047e392012-07-21 12:31:41 +01008857}
8858
8859void intel_mark_idle(struct drm_device *dev)
8860{
Paulo Zanonic67a4702013-08-19 13:18:09 -03008861 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson725a5b52013-01-08 11:02:57 +00008862 struct drm_crtc *crtc;
8863
Chris Wilsonf62a0072014-02-21 17:55:39 +00008864 if (!dev_priv->mm.busy)
8865 return;
8866
8867 dev_priv->mm.busy = false;
8868
Jani Nikulad330a952014-01-21 11:24:25 +02008869 if (!i915.powersave)
Paulo Zanonibb4cdd52014-02-21 13:52:19 -03008870 goto out;
Chris Wilson725a5b52013-01-08 11:02:57 +00008871
Damien Lespiau70e1e0e2014-05-13 23:32:24 +01008872 for_each_crtc(dev, crtc) {
Matt Roperf4510a22014-04-01 15:22:40 -07008873 if (!crtc->primary->fb)
Chris Wilson725a5b52013-01-08 11:02:57 +00008874 continue;
8875
8876 intel_decrease_pllclock(crtc);
8877 }
Chris Wilsonb29c19b2013-09-25 17:34:56 +01008878
Damien Lespiau3d13ef22014-02-07 19:12:47 +00008879 if (INTEL_INFO(dev)->gen >= 6)
Chris Wilsonb29c19b2013-09-25 17:34:56 +01008880 gen6_rps_idle(dev->dev_private);
Paulo Zanonibb4cdd52014-02-21 13:52:19 -03008881
8882out:
Paulo Zanoni43694d62014-03-07 20:08:08 -03008883 intel_runtime_pm_put(dev_priv);
Chris Wilsonf047e392012-07-21 12:31:41 +01008884}
8885
Rodrigo Vivi7c8f8a72014-06-13 05:10:03 -07008886
Daniel Vetterf99d7062014-06-19 16:01:59 +02008887/**
8888 * intel_mark_fb_busy - mark given planes as busy
8889 * @dev: DRM device
8890 * @frontbuffer_bits: bits for the affected planes
8891 * @ring: optional ring for asynchronous commands
8892 *
8893 * This function gets called every time the screen contents change. It can be
8894 * used to keep e.g. the update rate at the nominal refresh rate with DRRS.
8895 */
8896static void intel_mark_fb_busy(struct drm_device *dev,
8897 unsigned frontbuffer_bits,
8898 struct intel_engine_cs *ring)
Chris Wilsonf047e392012-07-21 12:31:41 +01008899{
Daniel Vettercc365132014-06-18 13:59:13 +02008900 enum pipe pipe;
Jesse Barnes652c3932009-08-17 13:31:43 -07008901
Jani Nikulad330a952014-01-21 11:24:25 +02008902 if (!i915.powersave)
Jesse Barnes652c3932009-08-17 13:31:43 -07008903 return;
8904
Daniel Vettercc365132014-06-18 13:59:13 +02008905 for_each_pipe(pipe) {
Daniel Vetterf99d7062014-06-19 16:01:59 +02008906 if (!(frontbuffer_bits & INTEL_FRONTBUFFER_ALL_MASK(pipe)))
Jesse Barnes652c3932009-08-17 13:31:43 -07008907 continue;
8908
Daniel Vettercc365132014-06-18 13:59:13 +02008909 intel_increase_pllclock(dev, pipe);
Chris Wilsonc65355b2013-06-06 16:53:41 -03008910 if (ring && intel_fbc_enabled(dev))
8911 ring->fbc_dirty = true;
Jesse Barnes652c3932009-08-17 13:31:43 -07008912 }
Jesse Barnes652c3932009-08-17 13:31:43 -07008913}
8914
Daniel Vetterf99d7062014-06-19 16:01:59 +02008915/**
8916 * intel_fb_obj_invalidate - invalidate frontbuffer object
8917 * @obj: GEM object to invalidate
8918 * @ring: set for asynchronous rendering
8919 *
8920 * This function gets called every time rendering on the given object starts and
8921 * frontbuffer caching (fbc, low refresh rate for DRRS, panel self refresh) must
8922 * be invalidated. If @ring is non-NULL any subsequent invalidation will be delayed
8923 * until the rendering completes or a flip on this frontbuffer plane is
8924 * scheduled.
8925 */
8926void intel_fb_obj_invalidate(struct drm_i915_gem_object *obj,
8927 struct intel_engine_cs *ring)
8928{
8929 struct drm_device *dev = obj->base.dev;
8930 struct drm_i915_private *dev_priv = dev->dev_private;
8931
8932 WARN_ON(!mutex_is_locked(&dev->struct_mutex));
8933
8934 if (!obj->frontbuffer_bits)
8935 return;
8936
8937 if (ring) {
8938 mutex_lock(&dev_priv->fb_tracking.lock);
8939 dev_priv->fb_tracking.busy_bits
8940 |= obj->frontbuffer_bits;
8941 dev_priv->fb_tracking.flip_bits
8942 &= ~obj->frontbuffer_bits;
8943 mutex_unlock(&dev_priv->fb_tracking.lock);
8944 }
8945
8946 intel_mark_fb_busy(dev, obj->frontbuffer_bits, ring);
8947
8948 intel_edp_psr_exit(dev);
8949}
8950
8951/**
8952 * intel_frontbuffer_flush - flush frontbuffer
8953 * @dev: DRM device
8954 * @frontbuffer_bits: frontbuffer plane tracking bits
8955 *
8956 * This function gets called every time rendering on the given planes has
8957 * completed and frontbuffer caching can be started again. Flushes will get
8958 * delayed if they're blocked by some oustanding asynchronous rendering.
8959 *
8960 * Can be called without any locks held.
8961 */
8962void intel_frontbuffer_flush(struct drm_device *dev,
8963 unsigned frontbuffer_bits)
8964{
8965 struct drm_i915_private *dev_priv = dev->dev_private;
8966
8967 /* Delay flushing when rings are still busy.*/
8968 mutex_lock(&dev_priv->fb_tracking.lock);
8969 frontbuffer_bits &= ~dev_priv->fb_tracking.busy_bits;
8970 mutex_unlock(&dev_priv->fb_tracking.lock);
8971
8972 intel_mark_fb_busy(dev, frontbuffer_bits, NULL);
8973
8974 intel_edp_psr_exit(dev);
8975}
8976
8977/**
8978 * intel_fb_obj_flush - flush frontbuffer object
8979 * @obj: GEM object to flush
8980 * @retire: set when retiring asynchronous rendering
8981 *
8982 * This function gets called every time rendering on the given object has
8983 * completed and frontbuffer caching can be started again. If @retire is true
8984 * then any delayed flushes will be unblocked.
8985 */
8986void intel_fb_obj_flush(struct drm_i915_gem_object *obj,
8987 bool retire)
8988{
8989 struct drm_device *dev = obj->base.dev;
8990 struct drm_i915_private *dev_priv = dev->dev_private;
8991 unsigned frontbuffer_bits;
8992
8993 WARN_ON(!mutex_is_locked(&dev->struct_mutex));
8994
8995 if (!obj->frontbuffer_bits)
8996 return;
8997
8998 frontbuffer_bits = obj->frontbuffer_bits;
8999
9000 if (retire) {
9001 mutex_lock(&dev_priv->fb_tracking.lock);
9002 /* Filter out new bits since rendering started. */
9003 frontbuffer_bits &= dev_priv->fb_tracking.busy_bits;
9004
9005 dev_priv->fb_tracking.busy_bits &= ~frontbuffer_bits;
9006 mutex_unlock(&dev_priv->fb_tracking.lock);
9007 }
9008
9009 intel_frontbuffer_flush(dev, frontbuffer_bits);
9010}
9011
9012/**
9013 * intel_frontbuffer_flip_prepare - prepare asnychronous frontbuffer flip
9014 * @dev: DRM device
9015 * @frontbuffer_bits: frontbuffer plane tracking bits
9016 *
9017 * This function gets called after scheduling a flip on @obj. The actual
9018 * frontbuffer flushing will be delayed until completion is signalled with
9019 * intel_frontbuffer_flip_complete. If an invalidate happens in between this
9020 * flush will be cancelled.
9021 *
9022 * Can be called without any locks held.
9023 */
9024void intel_frontbuffer_flip_prepare(struct drm_device *dev,
9025 unsigned frontbuffer_bits)
9026{
9027 struct drm_i915_private *dev_priv = dev->dev_private;
9028
9029 mutex_lock(&dev_priv->fb_tracking.lock);
9030 dev_priv->fb_tracking.flip_bits
9031 |= frontbuffer_bits;
9032 mutex_unlock(&dev_priv->fb_tracking.lock);
9033}
9034
9035/**
9036 * intel_frontbuffer_flip_complete - complete asynchronous frontbuffer flush
9037 * @dev: DRM device
9038 * @frontbuffer_bits: frontbuffer plane tracking bits
9039 *
9040 * This function gets called after the flip has been latched and will complete
9041 * on the next vblank. It will execute the fush if it hasn't been cancalled yet.
9042 *
9043 * Can be called without any locks held.
9044 */
9045void intel_frontbuffer_flip_complete(struct drm_device *dev,
9046 unsigned frontbuffer_bits)
9047{
9048 struct drm_i915_private *dev_priv = dev->dev_private;
9049
9050 mutex_lock(&dev_priv->fb_tracking.lock);
9051 /* Mask any cancelled flips. */
9052 frontbuffer_bits &= dev_priv->fb_tracking.flip_bits;
9053 dev_priv->fb_tracking.flip_bits &= ~frontbuffer_bits;
9054 mutex_unlock(&dev_priv->fb_tracking.lock);
9055
9056 intel_frontbuffer_flush(dev, frontbuffer_bits);
9057}
9058
Jesse Barnes79e53942008-11-07 14:24:08 -08009059static void intel_crtc_destroy(struct drm_crtc *crtc)
9060{
9061 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetter67e77c52010-08-20 22:26:30 +02009062 struct drm_device *dev = crtc->dev;
9063 struct intel_unpin_work *work;
9064 unsigned long flags;
9065
9066 spin_lock_irqsave(&dev->event_lock, flags);
9067 work = intel_crtc->unpin_work;
9068 intel_crtc->unpin_work = NULL;
9069 spin_unlock_irqrestore(&dev->event_lock, flags);
9070
9071 if (work) {
9072 cancel_work_sync(&work->work);
9073 kfree(work);
9074 }
Jesse Barnes79e53942008-11-07 14:24:08 -08009075
9076 drm_crtc_cleanup(crtc);
Daniel Vetter67e77c52010-08-20 22:26:30 +02009077
Jesse Barnes79e53942008-11-07 14:24:08 -08009078 kfree(intel_crtc);
9079}
9080
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009081static void intel_unpin_work_fn(struct work_struct *__work)
9082{
9083 struct intel_unpin_work *work =
9084 container_of(__work, struct intel_unpin_work, work);
Chris Wilsonb4a98e52012-11-01 09:26:26 +00009085 struct drm_device *dev = work->crtc->dev;
Daniel Vetterf99d7062014-06-19 16:01:59 +02009086 enum pipe pipe = to_intel_crtc(work->crtc)->pipe;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009087
Chris Wilsonb4a98e52012-11-01 09:26:26 +00009088 mutex_lock(&dev->struct_mutex);
Chris Wilson1690e1e2011-12-14 13:57:08 +01009089 intel_unpin_fb_obj(work->old_fb_obj);
Chris Wilson05394f32010-11-08 19:18:58 +00009090 drm_gem_object_unreference(&work->pending_flip_obj->base);
9091 drm_gem_object_unreference(&work->old_fb_obj->base);
Chris Wilsond9e86c02010-11-10 16:40:20 +00009092
Chris Wilsonb4a98e52012-11-01 09:26:26 +00009093 intel_update_fbc(dev);
9094 mutex_unlock(&dev->struct_mutex);
9095
Daniel Vetterf99d7062014-06-19 16:01:59 +02009096 intel_frontbuffer_flip_complete(dev, INTEL_FRONTBUFFER_PRIMARY(pipe));
9097
Chris Wilsonb4a98e52012-11-01 09:26:26 +00009098 BUG_ON(atomic_read(&to_intel_crtc(work->crtc)->unpin_work_count) == 0);
9099 atomic_dec(&to_intel_crtc(work->crtc)->unpin_work_count);
9100
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009101 kfree(work);
9102}
9103
Jesse Barnes1afe3e92010-03-26 10:35:20 -07009104static void do_intel_finish_page_flip(struct drm_device *dev,
Mario Kleiner49b14a52010-12-09 07:00:07 +01009105 struct drm_crtc *crtc)
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009106{
Jani Nikulafbee40d2014-03-31 14:27:18 +03009107 struct drm_i915_private *dev_priv = dev->dev_private;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009108 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
9109 struct intel_unpin_work *work;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009110 unsigned long flags;
9111
9112 /* Ignore early vblank irqs */
9113 if (intel_crtc == NULL)
9114 return;
9115
9116 spin_lock_irqsave(&dev->event_lock, flags);
9117 work = intel_crtc->unpin_work;
Chris Wilsone7d841c2012-12-03 11:36:30 +00009118
9119 /* Ensure we don't miss a work->pending update ... */
9120 smp_rmb();
9121
9122 if (work == NULL || atomic_read(&work->pending) < INTEL_FLIP_COMPLETE) {
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009123 spin_unlock_irqrestore(&dev->event_lock, flags);
9124 return;
9125 }
9126
Chris Wilsone7d841c2012-12-03 11:36:30 +00009127 /* and that the unpin work is consistent wrt ->pending. */
9128 smp_rmb();
9129
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009130 intel_crtc->unpin_work = NULL;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009131
Rob Clark45a066e2012-10-08 14:50:40 -05009132 if (work->event)
9133 drm_send_vblank_event(dev, intel_crtc->pipe, work->event);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009134
Daniel Vetter87b6b102014-05-15 15:33:46 +02009135 drm_crtc_vblank_put(crtc);
Mario Kleiner0af7e4d2010-12-08 04:07:19 +01009136
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009137 spin_unlock_irqrestore(&dev->event_lock, flags);
9138
Daniel Vetter2c10d572012-12-20 21:24:07 +01009139 wake_up_all(&dev_priv->pending_flip_queue);
Chris Wilsonb4a98e52012-11-01 09:26:26 +00009140
9141 queue_work(dev_priv->wq, &work->work);
Jesse Barnese5510fa2010-07-01 16:48:37 -07009142
9143 trace_i915_flip_complete(intel_crtc->plane, work->pending_flip_obj);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009144}
9145
Jesse Barnes1afe3e92010-03-26 10:35:20 -07009146void intel_finish_page_flip(struct drm_device *dev, int pipe)
9147{
Jani Nikulafbee40d2014-03-31 14:27:18 +03009148 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes1afe3e92010-03-26 10:35:20 -07009149 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
9150
Mario Kleiner49b14a52010-12-09 07:00:07 +01009151 do_intel_finish_page_flip(dev, crtc);
Jesse Barnes1afe3e92010-03-26 10:35:20 -07009152}
9153
9154void intel_finish_page_flip_plane(struct drm_device *dev, int plane)
9155{
Jani Nikulafbee40d2014-03-31 14:27:18 +03009156 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes1afe3e92010-03-26 10:35:20 -07009157 struct drm_crtc *crtc = dev_priv->plane_to_crtc_mapping[plane];
9158
Mario Kleiner49b14a52010-12-09 07:00:07 +01009159 do_intel_finish_page_flip(dev, crtc);
Jesse Barnes1afe3e92010-03-26 10:35:20 -07009160}
9161
Ville Syrjälä75f7f3e2014-04-15 21:41:34 +03009162/* Is 'a' after or equal to 'b'? */
9163static bool g4x_flip_count_after_eq(u32 a, u32 b)
9164{
9165 return !((a - b) & 0x80000000);
9166}
9167
9168static bool page_flip_finished(struct intel_crtc *crtc)
9169{
9170 struct drm_device *dev = crtc->base.dev;
9171 struct drm_i915_private *dev_priv = dev->dev_private;
9172
9173 /*
9174 * The relevant registers doen't exist on pre-ctg.
9175 * As the flip done interrupt doesn't trigger for mmio
9176 * flips on gmch platforms, a flip count check isn't
9177 * really needed there. But since ctg has the registers,
9178 * include it in the check anyway.
9179 */
9180 if (INTEL_INFO(dev)->gen < 5 && !IS_G4X(dev))
9181 return true;
9182
9183 /*
9184 * A DSPSURFLIVE check isn't enough in case the mmio and CS flips
9185 * used the same base address. In that case the mmio flip might
9186 * have completed, but the CS hasn't even executed the flip yet.
9187 *
9188 * A flip count check isn't enough as the CS might have updated
9189 * the base address just after start of vblank, but before we
9190 * managed to process the interrupt. This means we'd complete the
9191 * CS flip too soon.
9192 *
9193 * Combining both checks should get us a good enough result. It may
9194 * still happen that the CS flip has been executed, but has not
9195 * yet actually completed. But in case the base address is the same
9196 * anyway, we don't really care.
9197 */
9198 return (I915_READ(DSPSURFLIVE(crtc->plane)) & ~0xfff) ==
9199 crtc->unpin_work->gtt_offset &&
9200 g4x_flip_count_after_eq(I915_READ(PIPE_FLIPCOUNT_GM45(crtc->pipe)),
9201 crtc->unpin_work->flip_count);
9202}
9203
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009204void intel_prepare_page_flip(struct drm_device *dev, int plane)
9205{
Jani Nikulafbee40d2014-03-31 14:27:18 +03009206 struct drm_i915_private *dev_priv = dev->dev_private;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009207 struct intel_crtc *intel_crtc =
9208 to_intel_crtc(dev_priv->plane_to_crtc_mapping[plane]);
9209 unsigned long flags;
9210
Chris Wilsone7d841c2012-12-03 11:36:30 +00009211 /* NB: An MMIO update of the plane base pointer will also
9212 * generate a page-flip completion irq, i.e. every modeset
9213 * is also accompanied by a spurious intel_prepare_page_flip().
9214 */
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009215 spin_lock_irqsave(&dev->event_lock, flags);
Ville Syrjälä75f7f3e2014-04-15 21:41:34 +03009216 if (intel_crtc->unpin_work && page_flip_finished(intel_crtc))
Chris Wilsone7d841c2012-12-03 11:36:30 +00009217 atomic_inc_not_zero(&intel_crtc->unpin_work->pending);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009218 spin_unlock_irqrestore(&dev->event_lock, flags);
9219}
9220
Robin Schroereba905b2014-05-18 02:24:50 +02009221static inline void intel_mark_page_flip_active(struct intel_crtc *intel_crtc)
Chris Wilsone7d841c2012-12-03 11:36:30 +00009222{
9223 /* Ensure that the work item is consistent when activating it ... */
9224 smp_wmb();
9225 atomic_set(&intel_crtc->unpin_work->pending, INTEL_FLIP_PENDING);
9226 /* and that it is marked active as soon as the irq could fire. */
9227 smp_wmb();
9228}
9229
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009230static int intel_gen2_queue_flip(struct drm_device *dev,
9231 struct drm_crtc *crtc,
9232 struct drm_framebuffer *fb,
Keith Packarded8d1972013-07-22 18:49:58 -07009233 struct drm_i915_gem_object *obj,
Oscar Mateoa4872ba2014-05-22 14:13:33 +01009234 struct intel_engine_cs *ring,
Keith Packarded8d1972013-07-22 18:49:58 -07009235 uint32_t flags)
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009236{
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009237 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009238 u32 flip_mask;
9239 int ret;
9240
Daniel Vetter6d90c952012-04-26 23:28:05 +02009241 ret = intel_ring_begin(ring, 6);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009242 if (ret)
Ville Syrjälä4fa62c82014-04-15 21:41:38 +03009243 return ret;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009244
9245 /* Can't queue multiple flips, so wait for the previous
9246 * one to finish before executing the next.
9247 */
9248 if (intel_crtc->plane)
9249 flip_mask = MI_WAIT_FOR_PLANE_B_FLIP;
9250 else
9251 flip_mask = MI_WAIT_FOR_PLANE_A_FLIP;
Daniel Vetter6d90c952012-04-26 23:28:05 +02009252 intel_ring_emit(ring, MI_WAIT_FOR_EVENT | flip_mask);
9253 intel_ring_emit(ring, MI_NOOP);
9254 intel_ring_emit(ring, MI_DISPLAY_FLIP |
9255 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
9256 intel_ring_emit(ring, fb->pitches[0]);
Ville Syrjälä75f7f3e2014-04-15 21:41:34 +03009257 intel_ring_emit(ring, intel_crtc->unpin_work->gtt_offset);
Daniel Vetter6d90c952012-04-26 23:28:05 +02009258 intel_ring_emit(ring, 0); /* aux display base address, unused */
Chris Wilsone7d841c2012-12-03 11:36:30 +00009259
9260 intel_mark_page_flip_active(intel_crtc);
Chris Wilson09246732013-08-10 22:16:32 +01009261 __intel_ring_advance(ring);
Chris Wilson83d40922012-04-17 19:35:53 +01009262 return 0;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009263}
9264
9265static int intel_gen3_queue_flip(struct drm_device *dev,
9266 struct drm_crtc *crtc,
9267 struct drm_framebuffer *fb,
Keith Packarded8d1972013-07-22 18:49:58 -07009268 struct drm_i915_gem_object *obj,
Oscar Mateoa4872ba2014-05-22 14:13:33 +01009269 struct intel_engine_cs *ring,
Keith Packarded8d1972013-07-22 18:49:58 -07009270 uint32_t flags)
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009271{
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009272 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009273 u32 flip_mask;
9274 int ret;
9275
Daniel Vetter6d90c952012-04-26 23:28:05 +02009276 ret = intel_ring_begin(ring, 6);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009277 if (ret)
Ville Syrjälä4fa62c82014-04-15 21:41:38 +03009278 return ret;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009279
9280 if (intel_crtc->plane)
9281 flip_mask = MI_WAIT_FOR_PLANE_B_FLIP;
9282 else
9283 flip_mask = MI_WAIT_FOR_PLANE_A_FLIP;
Daniel Vetter6d90c952012-04-26 23:28:05 +02009284 intel_ring_emit(ring, MI_WAIT_FOR_EVENT | flip_mask);
9285 intel_ring_emit(ring, MI_NOOP);
9286 intel_ring_emit(ring, MI_DISPLAY_FLIP_I915 |
9287 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
9288 intel_ring_emit(ring, fb->pitches[0]);
Ville Syrjälä75f7f3e2014-04-15 21:41:34 +03009289 intel_ring_emit(ring, intel_crtc->unpin_work->gtt_offset);
Daniel Vetter6d90c952012-04-26 23:28:05 +02009290 intel_ring_emit(ring, MI_NOOP);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009291
Chris Wilsone7d841c2012-12-03 11:36:30 +00009292 intel_mark_page_flip_active(intel_crtc);
Chris Wilson09246732013-08-10 22:16:32 +01009293 __intel_ring_advance(ring);
Chris Wilson83d40922012-04-17 19:35:53 +01009294 return 0;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009295}
9296
9297static int intel_gen4_queue_flip(struct drm_device *dev,
9298 struct drm_crtc *crtc,
9299 struct drm_framebuffer *fb,
Keith Packarded8d1972013-07-22 18:49:58 -07009300 struct drm_i915_gem_object *obj,
Oscar Mateoa4872ba2014-05-22 14:13:33 +01009301 struct intel_engine_cs *ring,
Keith Packarded8d1972013-07-22 18:49:58 -07009302 uint32_t flags)
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009303{
9304 struct drm_i915_private *dev_priv = dev->dev_private;
9305 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
9306 uint32_t pf, pipesrc;
9307 int ret;
9308
Daniel Vetter6d90c952012-04-26 23:28:05 +02009309 ret = intel_ring_begin(ring, 4);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009310 if (ret)
Ville Syrjälä4fa62c82014-04-15 21:41:38 +03009311 return ret;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009312
9313 /* i965+ uses the linear or tiled offsets from the
9314 * Display Registers (which do not change across a page-flip)
9315 * so we need only reprogram the base address.
9316 */
Daniel Vetter6d90c952012-04-26 23:28:05 +02009317 intel_ring_emit(ring, MI_DISPLAY_FLIP |
9318 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
9319 intel_ring_emit(ring, fb->pitches[0]);
Ville Syrjälä75f7f3e2014-04-15 21:41:34 +03009320 intel_ring_emit(ring, intel_crtc->unpin_work->gtt_offset |
Daniel Vetterc2c75132012-07-05 12:17:30 +02009321 obj->tiling_mode);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009322
9323 /* XXX Enabling the panel-fitter across page-flip is so far
9324 * untested on non-native modes, so ignore it for now.
9325 * pf = I915_READ(pipe == 0 ? PFA_CTL_1 : PFB_CTL_1) & PF_ENABLE;
9326 */
9327 pf = 0;
9328 pipesrc = I915_READ(PIPESRC(intel_crtc->pipe)) & 0x0fff0fff;
Daniel Vetter6d90c952012-04-26 23:28:05 +02009329 intel_ring_emit(ring, pf | pipesrc);
Chris Wilsone7d841c2012-12-03 11:36:30 +00009330
9331 intel_mark_page_flip_active(intel_crtc);
Chris Wilson09246732013-08-10 22:16:32 +01009332 __intel_ring_advance(ring);
Chris Wilson83d40922012-04-17 19:35:53 +01009333 return 0;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009334}
9335
9336static int intel_gen6_queue_flip(struct drm_device *dev,
9337 struct drm_crtc *crtc,
9338 struct drm_framebuffer *fb,
Keith Packarded8d1972013-07-22 18:49:58 -07009339 struct drm_i915_gem_object *obj,
Oscar Mateoa4872ba2014-05-22 14:13:33 +01009340 struct intel_engine_cs *ring,
Keith Packarded8d1972013-07-22 18:49:58 -07009341 uint32_t flags)
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009342{
9343 struct drm_i915_private *dev_priv = dev->dev_private;
9344 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
9345 uint32_t pf, pipesrc;
9346 int ret;
9347
Daniel Vetter6d90c952012-04-26 23:28:05 +02009348 ret = intel_ring_begin(ring, 4);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009349 if (ret)
Ville Syrjälä4fa62c82014-04-15 21:41:38 +03009350 return ret;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009351
Daniel Vetter6d90c952012-04-26 23:28:05 +02009352 intel_ring_emit(ring, MI_DISPLAY_FLIP |
9353 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
9354 intel_ring_emit(ring, fb->pitches[0] | obj->tiling_mode);
Ville Syrjälä75f7f3e2014-04-15 21:41:34 +03009355 intel_ring_emit(ring, intel_crtc->unpin_work->gtt_offset);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009356
Chris Wilson99d9acd2012-04-17 20:37:00 +01009357 /* Contrary to the suggestions in the documentation,
9358 * "Enable Panel Fitter" does not seem to be required when page
9359 * flipping with a non-native mode, and worse causes a normal
9360 * modeset to fail.
9361 * pf = I915_READ(PF_CTL(intel_crtc->pipe)) & PF_ENABLE;
9362 */
9363 pf = 0;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009364 pipesrc = I915_READ(PIPESRC(intel_crtc->pipe)) & 0x0fff0fff;
Daniel Vetter6d90c952012-04-26 23:28:05 +02009365 intel_ring_emit(ring, pf | pipesrc);
Chris Wilsone7d841c2012-12-03 11:36:30 +00009366
9367 intel_mark_page_flip_active(intel_crtc);
Chris Wilson09246732013-08-10 22:16:32 +01009368 __intel_ring_advance(ring);
Chris Wilson83d40922012-04-17 19:35:53 +01009369 return 0;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009370}
9371
Jesse Barnes7c9017e2011-06-16 12:18:54 -07009372static int intel_gen7_queue_flip(struct drm_device *dev,
9373 struct drm_crtc *crtc,
9374 struct drm_framebuffer *fb,
Keith Packarded8d1972013-07-22 18:49:58 -07009375 struct drm_i915_gem_object *obj,
Oscar Mateoa4872ba2014-05-22 14:13:33 +01009376 struct intel_engine_cs *ring,
Keith Packarded8d1972013-07-22 18:49:58 -07009377 uint32_t flags)
Jesse Barnes7c9017e2011-06-16 12:18:54 -07009378{
Jesse Barnes7c9017e2011-06-16 12:18:54 -07009379 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vettercb05d8d2012-05-23 14:02:00 +02009380 uint32_t plane_bit = 0;
Chris Wilsonffe74d72013-08-26 20:58:12 +01009381 int len, ret;
9382
Robin Schroereba905b2014-05-18 02:24:50 +02009383 switch (intel_crtc->plane) {
Daniel Vettercb05d8d2012-05-23 14:02:00 +02009384 case PLANE_A:
9385 plane_bit = MI_DISPLAY_FLIP_IVB_PLANE_A;
9386 break;
9387 case PLANE_B:
9388 plane_bit = MI_DISPLAY_FLIP_IVB_PLANE_B;
9389 break;
9390 case PLANE_C:
9391 plane_bit = MI_DISPLAY_FLIP_IVB_PLANE_C;
9392 break;
9393 default:
9394 WARN_ONCE(1, "unknown plane in flip command\n");
Ville Syrjälä4fa62c82014-04-15 21:41:38 +03009395 return -ENODEV;
Daniel Vettercb05d8d2012-05-23 14:02:00 +02009396 }
9397
Chris Wilsonffe74d72013-08-26 20:58:12 +01009398 len = 4;
Damien Lespiauf4768282014-04-07 20:24:34 +01009399 if (ring->id == RCS) {
Chris Wilsonffe74d72013-08-26 20:58:12 +01009400 len += 6;
Damien Lespiauf4768282014-04-07 20:24:34 +01009401 /*
9402 * On Gen 8, SRM is now taking an extra dword to accommodate
9403 * 48bits addresses, and we need a NOOP for the batch size to
9404 * stay even.
9405 */
9406 if (IS_GEN8(dev))
9407 len += 2;
9408 }
Chris Wilsonffe74d72013-08-26 20:58:12 +01009409
Ville Syrjäläf66fab82014-02-11 19:52:06 +02009410 /*
9411 * BSpec MI_DISPLAY_FLIP for IVB:
9412 * "The full packet must be contained within the same cache line."
9413 *
9414 * Currently the LRI+SRM+MI_DISPLAY_FLIP all fit within the same
9415 * cacheline, if we ever start emitting more commands before
9416 * the MI_DISPLAY_FLIP we may need to first emit everything else,
9417 * then do the cacheline alignment, and finally emit the
9418 * MI_DISPLAY_FLIP.
9419 */
9420 ret = intel_ring_cacheline_align(ring);
9421 if (ret)
Ville Syrjälä4fa62c82014-04-15 21:41:38 +03009422 return ret;
Ville Syrjäläf66fab82014-02-11 19:52:06 +02009423
Chris Wilsonffe74d72013-08-26 20:58:12 +01009424 ret = intel_ring_begin(ring, len);
Jesse Barnes7c9017e2011-06-16 12:18:54 -07009425 if (ret)
Ville Syrjälä4fa62c82014-04-15 21:41:38 +03009426 return ret;
Jesse Barnes7c9017e2011-06-16 12:18:54 -07009427
Chris Wilsonffe74d72013-08-26 20:58:12 +01009428 /* Unmask the flip-done completion message. Note that the bspec says that
9429 * we should do this for both the BCS and RCS, and that we must not unmask
9430 * more than one flip event at any time (or ensure that one flip message
9431 * can be sent by waiting for flip-done prior to queueing new flips).
9432 * Experimentation says that BCS works despite DERRMR masking all
9433 * flip-done completion events and that unmasking all planes at once
9434 * for the RCS also doesn't appear to drop events. Setting the DERRMR
9435 * to zero does lead to lockups within MI_DISPLAY_FLIP.
9436 */
9437 if (ring->id == RCS) {
9438 intel_ring_emit(ring, MI_LOAD_REGISTER_IMM(1));
9439 intel_ring_emit(ring, DERRMR);
9440 intel_ring_emit(ring, ~(DERRMR_PIPEA_PRI_FLIP_DONE |
9441 DERRMR_PIPEB_PRI_FLIP_DONE |
9442 DERRMR_PIPEC_PRI_FLIP_DONE));
Damien Lespiauf4768282014-04-07 20:24:34 +01009443 if (IS_GEN8(dev))
9444 intel_ring_emit(ring, MI_STORE_REGISTER_MEM_GEN8(1) |
9445 MI_SRM_LRM_GLOBAL_GTT);
9446 else
9447 intel_ring_emit(ring, MI_STORE_REGISTER_MEM(1) |
9448 MI_SRM_LRM_GLOBAL_GTT);
Chris Wilsonffe74d72013-08-26 20:58:12 +01009449 intel_ring_emit(ring, DERRMR);
9450 intel_ring_emit(ring, ring->scratch.gtt_offset + 256);
Damien Lespiauf4768282014-04-07 20:24:34 +01009451 if (IS_GEN8(dev)) {
9452 intel_ring_emit(ring, 0);
9453 intel_ring_emit(ring, MI_NOOP);
9454 }
Chris Wilsonffe74d72013-08-26 20:58:12 +01009455 }
9456
Daniel Vettercb05d8d2012-05-23 14:02:00 +02009457 intel_ring_emit(ring, MI_DISPLAY_FLIP_I915 | plane_bit);
Ville Syrjälä01f2c772011-12-20 00:06:49 +02009458 intel_ring_emit(ring, (fb->pitches[0] | obj->tiling_mode));
Ville Syrjälä75f7f3e2014-04-15 21:41:34 +03009459 intel_ring_emit(ring, intel_crtc->unpin_work->gtt_offset);
Jesse Barnes7c9017e2011-06-16 12:18:54 -07009460 intel_ring_emit(ring, (MI_NOOP));
Chris Wilsone7d841c2012-12-03 11:36:30 +00009461
9462 intel_mark_page_flip_active(intel_crtc);
Chris Wilson09246732013-08-10 22:16:32 +01009463 __intel_ring_advance(ring);
Chris Wilson83d40922012-04-17 19:35:53 +01009464 return 0;
Jesse Barnes7c9017e2011-06-16 12:18:54 -07009465}
9466
Sourab Gupta84c33a62014-06-02 16:47:17 +05309467static bool use_mmio_flip(struct intel_engine_cs *ring,
9468 struct drm_i915_gem_object *obj)
9469{
9470 /*
9471 * This is not being used for older platforms, because
9472 * non-availability of flip done interrupt forces us to use
9473 * CS flips. Older platforms derive flip done using some clever
9474 * tricks involving the flip_pending status bits and vblank irqs.
9475 * So using MMIO flips there would disrupt this mechanism.
9476 */
9477
Chris Wilson8e09bf82014-07-08 10:40:30 +01009478 if (ring == NULL)
9479 return true;
9480
Sourab Gupta84c33a62014-06-02 16:47:17 +05309481 if (INTEL_INFO(ring->dev)->gen < 5)
9482 return false;
9483
9484 if (i915.use_mmio_flip < 0)
9485 return false;
9486 else if (i915.use_mmio_flip > 0)
9487 return true;
9488 else
9489 return ring != obj->ring;
9490}
9491
9492static void intel_do_mmio_flip(struct intel_crtc *intel_crtc)
9493{
9494 struct drm_device *dev = intel_crtc->base.dev;
9495 struct drm_i915_private *dev_priv = dev->dev_private;
9496 struct intel_framebuffer *intel_fb =
9497 to_intel_framebuffer(intel_crtc->base.primary->fb);
9498 struct drm_i915_gem_object *obj = intel_fb->obj;
9499 u32 dspcntr;
9500 u32 reg;
9501
9502 intel_mark_page_flip_active(intel_crtc);
9503
9504 reg = DSPCNTR(intel_crtc->plane);
9505 dspcntr = I915_READ(reg);
9506
9507 if (INTEL_INFO(dev)->gen >= 4) {
9508 if (obj->tiling_mode != I915_TILING_NONE)
9509 dspcntr |= DISPPLANE_TILED;
9510 else
9511 dspcntr &= ~DISPPLANE_TILED;
9512 }
9513 I915_WRITE(reg, dspcntr);
9514
9515 I915_WRITE(DSPSURF(intel_crtc->plane),
9516 intel_crtc->unpin_work->gtt_offset);
9517 POSTING_READ(DSPSURF(intel_crtc->plane));
9518}
9519
9520static int intel_postpone_flip(struct drm_i915_gem_object *obj)
9521{
9522 struct intel_engine_cs *ring;
9523 int ret;
9524
9525 lockdep_assert_held(&obj->base.dev->struct_mutex);
9526
9527 if (!obj->last_write_seqno)
9528 return 0;
9529
9530 ring = obj->ring;
9531
9532 if (i915_seqno_passed(ring->get_seqno(ring, true),
9533 obj->last_write_seqno))
9534 return 0;
9535
9536 ret = i915_gem_check_olr(ring, obj->last_write_seqno);
9537 if (ret)
9538 return ret;
9539
9540 if (WARN_ON(!ring->irq_get(ring)))
9541 return 0;
9542
9543 return 1;
9544}
9545
9546void intel_notify_mmio_flip(struct intel_engine_cs *ring)
9547{
9548 struct drm_i915_private *dev_priv = to_i915(ring->dev);
9549 struct intel_crtc *intel_crtc;
9550 unsigned long irq_flags;
9551 u32 seqno;
9552
9553 seqno = ring->get_seqno(ring, false);
9554
9555 spin_lock_irqsave(&dev_priv->mmio_flip_lock, irq_flags);
9556 for_each_intel_crtc(ring->dev, intel_crtc) {
9557 struct intel_mmio_flip *mmio_flip;
9558
9559 mmio_flip = &intel_crtc->mmio_flip;
9560 if (mmio_flip->seqno == 0)
9561 continue;
9562
9563 if (ring->id != mmio_flip->ring_id)
9564 continue;
9565
9566 if (i915_seqno_passed(seqno, mmio_flip->seqno)) {
9567 intel_do_mmio_flip(intel_crtc);
9568 mmio_flip->seqno = 0;
9569 ring->irq_put(ring);
9570 }
9571 }
9572 spin_unlock_irqrestore(&dev_priv->mmio_flip_lock, irq_flags);
9573}
9574
9575static int intel_queue_mmio_flip(struct drm_device *dev,
9576 struct drm_crtc *crtc,
9577 struct drm_framebuffer *fb,
9578 struct drm_i915_gem_object *obj,
9579 struct intel_engine_cs *ring,
9580 uint32_t flags)
9581{
9582 struct drm_i915_private *dev_priv = dev->dev_private;
9583 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
9584 unsigned long irq_flags;
9585 int ret;
9586
9587 if (WARN_ON(intel_crtc->mmio_flip.seqno))
9588 return -EBUSY;
9589
9590 ret = intel_postpone_flip(obj);
9591 if (ret < 0)
9592 return ret;
9593 if (ret == 0) {
9594 intel_do_mmio_flip(intel_crtc);
9595 return 0;
9596 }
9597
9598 spin_lock_irqsave(&dev_priv->mmio_flip_lock, irq_flags);
9599 intel_crtc->mmio_flip.seqno = obj->last_write_seqno;
9600 intel_crtc->mmio_flip.ring_id = obj->ring->id;
9601 spin_unlock_irqrestore(&dev_priv->mmio_flip_lock, irq_flags);
9602
9603 /*
9604 * Double check to catch cases where irq fired before
9605 * mmio flip data was ready
9606 */
9607 intel_notify_mmio_flip(obj->ring);
9608 return 0;
9609}
9610
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009611static int intel_default_queue_flip(struct drm_device *dev,
9612 struct drm_crtc *crtc,
9613 struct drm_framebuffer *fb,
Keith Packarded8d1972013-07-22 18:49:58 -07009614 struct drm_i915_gem_object *obj,
Oscar Mateoa4872ba2014-05-22 14:13:33 +01009615 struct intel_engine_cs *ring,
Keith Packarded8d1972013-07-22 18:49:58 -07009616 uint32_t flags)
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009617{
9618 return -ENODEV;
9619}
9620
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009621static int intel_crtc_page_flip(struct drm_crtc *crtc,
9622 struct drm_framebuffer *fb,
Keith Packarded8d1972013-07-22 18:49:58 -07009623 struct drm_pending_vblank_event *event,
9624 uint32_t page_flip_flags)
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009625{
9626 struct drm_device *dev = crtc->dev;
9627 struct drm_i915_private *dev_priv = dev->dev_private;
Matt Roperf4510a22014-04-01 15:22:40 -07009628 struct drm_framebuffer *old_fb = crtc->primary->fb;
Matt Roper2ff8fde2014-07-08 07:50:07 -07009629 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009630 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vettera071fa02014-06-18 23:28:09 +02009631 enum pipe pipe = intel_crtc->pipe;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009632 struct intel_unpin_work *work;
Oscar Mateoa4872ba2014-05-22 14:13:33 +01009633 struct intel_engine_cs *ring;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009634 unsigned long flags;
Chris Wilson52e68632010-08-08 10:15:59 +01009635 int ret;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009636
Matt Roper2ff8fde2014-07-08 07:50:07 -07009637 /*
9638 * drm_mode_page_flip_ioctl() should already catch this, but double
9639 * check to be safe. In the future we may enable pageflipping from
9640 * a disabled primary plane.
9641 */
9642 if (WARN_ON(intel_fb_obj(old_fb) == NULL))
9643 return -EBUSY;
9644
Ville Syrjäläe6a595d2012-05-24 21:08:59 +03009645 /* Can't change pixel format via MI display flips. */
Matt Roperf4510a22014-04-01 15:22:40 -07009646 if (fb->pixel_format != crtc->primary->fb->pixel_format)
Ville Syrjäläe6a595d2012-05-24 21:08:59 +03009647 return -EINVAL;
9648
9649 /*
9650 * TILEOFF/LINOFF registers can't be changed via MI display flips.
9651 * Note that pitch changes could also affect these register.
9652 */
9653 if (INTEL_INFO(dev)->gen > 3 &&
Matt Roperf4510a22014-04-01 15:22:40 -07009654 (fb->offsets[0] != crtc->primary->fb->offsets[0] ||
9655 fb->pitches[0] != crtc->primary->fb->pitches[0]))
Ville Syrjäläe6a595d2012-05-24 21:08:59 +03009656 return -EINVAL;
9657
Chris Wilsonf900db42014-02-20 09:26:13 +00009658 if (i915_terminally_wedged(&dev_priv->gpu_error))
9659 goto out_hang;
9660
Daniel Vetterb14c5672013-09-19 12:18:32 +02009661 work = kzalloc(sizeof(*work), GFP_KERNEL);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009662 if (work == NULL)
9663 return -ENOMEM;
9664
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009665 work->event = event;
Chris Wilsonb4a98e52012-11-01 09:26:26 +00009666 work->crtc = crtc;
Matt Roper2ff8fde2014-07-08 07:50:07 -07009667 work->old_fb_obj = intel_fb_obj(old_fb);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009668 INIT_WORK(&work->work, intel_unpin_work_fn);
9669
Daniel Vetter87b6b102014-05-15 15:33:46 +02009670 ret = drm_crtc_vblank_get(crtc);
Jesse Barnes7317c75e62011-08-29 09:45:28 -07009671 if (ret)
9672 goto free_work;
9673
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009674 /* We borrow the event spin lock for protecting unpin_work */
9675 spin_lock_irqsave(&dev->event_lock, flags);
9676 if (intel_crtc->unpin_work) {
9677 spin_unlock_irqrestore(&dev->event_lock, flags);
9678 kfree(work);
Daniel Vetter87b6b102014-05-15 15:33:46 +02009679 drm_crtc_vblank_put(crtc);
Chris Wilson468f0b42010-05-27 13:18:13 +01009680
9681 DRM_DEBUG_DRIVER("flip queue: crtc already busy\n");
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009682 return -EBUSY;
9683 }
9684 intel_crtc->unpin_work = work;
9685 spin_unlock_irqrestore(&dev->event_lock, flags);
9686
Chris Wilsonb4a98e52012-11-01 09:26:26 +00009687 if (atomic_read(&intel_crtc->unpin_work_count) >= 2)
9688 flush_workqueue(dev_priv->wq);
9689
Chris Wilson79158102012-05-23 11:13:58 +01009690 ret = i915_mutex_lock_interruptible(dev);
9691 if (ret)
9692 goto cleanup;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009693
Jesse Barnes75dfca82010-02-10 15:09:44 -08009694 /* Reference the objects for the scheduled work. */
Chris Wilson05394f32010-11-08 19:18:58 +00009695 drm_gem_object_reference(&work->old_fb_obj->base);
9696 drm_gem_object_reference(&obj->base);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009697
Matt Roperf4510a22014-04-01 15:22:40 -07009698 crtc->primary->fb = fb;
Chris Wilson96b099f2010-06-07 14:03:04 +01009699
Chris Wilsone1f99ce2010-10-27 12:45:26 +01009700 work->pending_flip_obj = obj;
Chris Wilsone1f99ce2010-10-27 12:45:26 +01009701
Simon Farnsworth4e5359c2010-09-01 17:47:52 +01009702 work->enable_stall_check = true;
9703
Chris Wilsonb4a98e52012-11-01 09:26:26 +00009704 atomic_inc(&intel_crtc->unpin_work_count);
Ville Syrjälä10d83732013-01-29 18:13:34 +02009705 intel_crtc->reset_counter = atomic_read(&dev_priv->gpu_error.reset_counter);
Chris Wilsone1f99ce2010-10-27 12:45:26 +01009706
Ville Syrjälä75f7f3e2014-04-15 21:41:34 +03009707 if (INTEL_INFO(dev)->gen >= 5 || IS_G4X(dev))
Daniel Vettera071fa02014-06-18 23:28:09 +02009708 work->flip_count = I915_READ(PIPE_FLIPCOUNT_GM45(pipe)) + 1;
Ville Syrjälä75f7f3e2014-04-15 21:41:34 +03009709
Ville Syrjälä4fa62c82014-04-15 21:41:38 +03009710 if (IS_VALLEYVIEW(dev)) {
9711 ring = &dev_priv->ring[BCS];
Chris Wilson8e09bf82014-07-08 10:40:30 +01009712 if (obj->tiling_mode != work->old_fb_obj->tiling_mode)
9713 /* vlv: DISPLAY_FLIP fails to change tiling */
9714 ring = NULL;
Chris Wilson2a92d5b2014-07-08 10:40:29 +01009715 } else if (IS_IVYBRIDGE(dev)) {
9716 ring = &dev_priv->ring[BCS];
Ville Syrjälä4fa62c82014-04-15 21:41:38 +03009717 } else if (INTEL_INFO(dev)->gen >= 7) {
9718 ring = obj->ring;
9719 if (ring == NULL || ring->id != RCS)
9720 ring = &dev_priv->ring[BCS];
9721 } else {
9722 ring = &dev_priv->ring[RCS];
9723 }
9724
9725 ret = intel_pin_and_fence_fb_obj(dev, obj, ring);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009726 if (ret)
9727 goto cleanup_pending;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009728
Ville Syrjälä4fa62c82014-04-15 21:41:38 +03009729 work->gtt_offset =
9730 i915_gem_obj_ggtt_offset(obj) + intel_crtc->dspaddr_offset;
9731
Sourab Gupta84c33a62014-06-02 16:47:17 +05309732 if (use_mmio_flip(ring, obj))
9733 ret = intel_queue_mmio_flip(dev, crtc, fb, obj, ring,
9734 page_flip_flags);
9735 else
9736 ret = dev_priv->display.queue_flip(dev, crtc, fb, obj, ring,
9737 page_flip_flags);
Ville Syrjälä4fa62c82014-04-15 21:41:38 +03009738 if (ret)
9739 goto cleanup_unpin;
9740
Daniel Vettera071fa02014-06-18 23:28:09 +02009741 i915_gem_track_fb(work->old_fb_obj, obj,
9742 INTEL_FRONTBUFFER_PRIMARY(pipe));
9743
Chris Wilson7782de32011-07-08 12:22:41 +01009744 intel_disable_fbc(dev);
Daniel Vetterf99d7062014-06-19 16:01:59 +02009745 intel_frontbuffer_flip_prepare(dev, INTEL_FRONTBUFFER_PRIMARY(pipe));
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009746 mutex_unlock(&dev->struct_mutex);
9747
Jesse Barnese5510fa2010-07-01 16:48:37 -07009748 trace_i915_flip_request(intel_crtc->plane, obj);
9749
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009750 return 0;
Chris Wilson96b099f2010-06-07 14:03:04 +01009751
Ville Syrjälä4fa62c82014-04-15 21:41:38 +03009752cleanup_unpin:
9753 intel_unpin_fb_obj(obj);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009754cleanup_pending:
Chris Wilsonb4a98e52012-11-01 09:26:26 +00009755 atomic_dec(&intel_crtc->unpin_work_count);
Matt Roperf4510a22014-04-01 15:22:40 -07009756 crtc->primary->fb = old_fb;
Chris Wilson05394f32010-11-08 19:18:58 +00009757 drm_gem_object_unreference(&work->old_fb_obj->base);
9758 drm_gem_object_unreference(&obj->base);
Chris Wilson96b099f2010-06-07 14:03:04 +01009759 mutex_unlock(&dev->struct_mutex);
9760
Chris Wilson79158102012-05-23 11:13:58 +01009761cleanup:
Chris Wilson96b099f2010-06-07 14:03:04 +01009762 spin_lock_irqsave(&dev->event_lock, flags);
9763 intel_crtc->unpin_work = NULL;
9764 spin_unlock_irqrestore(&dev->event_lock, flags);
9765
Daniel Vetter87b6b102014-05-15 15:33:46 +02009766 drm_crtc_vblank_put(crtc);
Jesse Barnes7317c75e62011-08-29 09:45:28 -07009767free_work:
Chris Wilson96b099f2010-06-07 14:03:04 +01009768 kfree(work);
9769
Chris Wilsonf900db42014-02-20 09:26:13 +00009770 if (ret == -EIO) {
9771out_hang:
9772 intel_crtc_wait_for_pending_flips(crtc);
9773 ret = intel_pipe_set_base(crtc, crtc->x, crtc->y, fb);
9774 if (ret == 0 && event)
Daniel Vettera071fa02014-06-18 23:28:09 +02009775 drm_send_vblank_event(dev, pipe, event);
Chris Wilsonf900db42014-02-20 09:26:13 +00009776 }
Chris Wilson96b099f2010-06-07 14:03:04 +01009777 return ret;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009778}
9779
Chris Wilsonf6e5b162011-04-12 18:06:51 +01009780static struct drm_crtc_helper_funcs intel_helper_funcs = {
Chris Wilsonf6e5b162011-04-12 18:06:51 +01009781 .mode_set_base_atomic = intel_pipe_set_base_atomic,
9782 .load_lut = intel_crtc_load_lut,
Chris Wilsonf6e5b162011-04-12 18:06:51 +01009783};
9784
Daniel Vetter9a935852012-07-05 22:34:27 +02009785/**
9786 * intel_modeset_update_staged_output_state
9787 *
9788 * Updates the staged output configuration state, e.g. after we've read out the
9789 * current hw state.
9790 */
9791static void intel_modeset_update_staged_output_state(struct drm_device *dev)
9792{
Ville Syrjälä76688512014-01-10 11:28:06 +02009793 struct intel_crtc *crtc;
Daniel Vetter9a935852012-07-05 22:34:27 +02009794 struct intel_encoder *encoder;
9795 struct intel_connector *connector;
9796
9797 list_for_each_entry(connector, &dev->mode_config.connector_list,
9798 base.head) {
9799 connector->new_encoder =
9800 to_intel_encoder(connector->base.encoder);
9801 }
9802
9803 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
9804 base.head) {
9805 encoder->new_crtc =
9806 to_intel_crtc(encoder->base.crtc);
9807 }
Ville Syrjälä76688512014-01-10 11:28:06 +02009808
Damien Lespiaud3fcc802014-05-13 23:32:22 +01009809 for_each_intel_crtc(dev, crtc) {
Ville Syrjälä76688512014-01-10 11:28:06 +02009810 crtc->new_enabled = crtc->base.enabled;
Ville Syrjälä7bd0a8e2014-01-14 14:31:38 +02009811
9812 if (crtc->new_enabled)
9813 crtc->new_config = &crtc->config;
9814 else
9815 crtc->new_config = NULL;
Ville Syrjälä76688512014-01-10 11:28:06 +02009816 }
Daniel Vetter9a935852012-07-05 22:34:27 +02009817}
9818
9819/**
9820 * intel_modeset_commit_output_state
9821 *
9822 * This function copies the stage display pipe configuration to the real one.
9823 */
9824static void intel_modeset_commit_output_state(struct drm_device *dev)
9825{
Ville Syrjälä76688512014-01-10 11:28:06 +02009826 struct intel_crtc *crtc;
Daniel Vetter9a935852012-07-05 22:34:27 +02009827 struct intel_encoder *encoder;
9828 struct intel_connector *connector;
9829
9830 list_for_each_entry(connector, &dev->mode_config.connector_list,
9831 base.head) {
9832 connector->base.encoder = &connector->new_encoder->base;
9833 }
9834
9835 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
9836 base.head) {
9837 encoder->base.crtc = &encoder->new_crtc->base;
9838 }
Ville Syrjälä76688512014-01-10 11:28:06 +02009839
Damien Lespiaud3fcc802014-05-13 23:32:22 +01009840 for_each_intel_crtc(dev, crtc) {
Ville Syrjälä76688512014-01-10 11:28:06 +02009841 crtc->base.enabled = crtc->new_enabled;
9842 }
Daniel Vetter9a935852012-07-05 22:34:27 +02009843}
9844
Daniel Vetter050f7ae2013-06-02 13:26:23 +02009845static void
Robin Schroereba905b2014-05-18 02:24:50 +02009846connected_sink_compute_bpp(struct intel_connector *connector,
Daniel Vetter050f7ae2013-06-02 13:26:23 +02009847 struct intel_crtc_config *pipe_config)
Daniel Vetter4e53c2e2013-03-27 00:44:58 +01009848{
Daniel Vetter050f7ae2013-06-02 13:26:23 +02009849 int bpp = pipe_config->pipe_bpp;
9850
9851 DRM_DEBUG_KMS("[CONNECTOR:%d:%s] checking for sink bpp constrains\n",
9852 connector->base.base.id,
Jani Nikulac23cc412014-06-03 14:56:17 +03009853 connector->base.name);
Daniel Vetter050f7ae2013-06-02 13:26:23 +02009854
9855 /* Don't use an invalid EDID bpc value */
9856 if (connector->base.display_info.bpc &&
9857 connector->base.display_info.bpc * 3 < bpp) {
9858 DRM_DEBUG_KMS("clamping display bpp (was %d) to EDID reported max of %d\n",
9859 bpp, connector->base.display_info.bpc*3);
9860 pipe_config->pipe_bpp = connector->base.display_info.bpc*3;
9861 }
9862
9863 /* Clamp bpp to 8 on screens without EDID 1.4 */
9864 if (connector->base.display_info.bpc == 0 && bpp > 24) {
9865 DRM_DEBUG_KMS("clamping display bpp (was %d) to default limit of 24\n",
9866 bpp);
9867 pipe_config->pipe_bpp = 24;
9868 }
9869}
9870
9871static int
9872compute_baseline_pipe_bpp(struct intel_crtc *crtc,
9873 struct drm_framebuffer *fb,
9874 struct intel_crtc_config *pipe_config)
9875{
9876 struct drm_device *dev = crtc->base.dev;
9877 struct intel_connector *connector;
Daniel Vetter4e53c2e2013-03-27 00:44:58 +01009878 int bpp;
9879
Daniel Vetterd42264b2013-03-28 16:38:08 +01009880 switch (fb->pixel_format) {
9881 case DRM_FORMAT_C8:
Daniel Vetter4e53c2e2013-03-27 00:44:58 +01009882 bpp = 8*3; /* since we go through a colormap */
9883 break;
Daniel Vetterd42264b2013-03-28 16:38:08 +01009884 case DRM_FORMAT_XRGB1555:
9885 case DRM_FORMAT_ARGB1555:
9886 /* checked in intel_framebuffer_init already */
9887 if (WARN_ON(INTEL_INFO(dev)->gen > 3))
9888 return -EINVAL;
9889 case DRM_FORMAT_RGB565:
Daniel Vetter4e53c2e2013-03-27 00:44:58 +01009890 bpp = 6*3; /* min is 18bpp */
9891 break;
Daniel Vetterd42264b2013-03-28 16:38:08 +01009892 case DRM_FORMAT_XBGR8888:
9893 case DRM_FORMAT_ABGR8888:
9894 /* checked in intel_framebuffer_init already */
9895 if (WARN_ON(INTEL_INFO(dev)->gen < 4))
9896 return -EINVAL;
9897 case DRM_FORMAT_XRGB8888:
9898 case DRM_FORMAT_ARGB8888:
Daniel Vetter4e53c2e2013-03-27 00:44:58 +01009899 bpp = 8*3;
9900 break;
Daniel Vetterd42264b2013-03-28 16:38:08 +01009901 case DRM_FORMAT_XRGB2101010:
9902 case DRM_FORMAT_ARGB2101010:
9903 case DRM_FORMAT_XBGR2101010:
9904 case DRM_FORMAT_ABGR2101010:
9905 /* checked in intel_framebuffer_init already */
9906 if (WARN_ON(INTEL_INFO(dev)->gen < 4))
Daniel Vetterbaba1332013-03-27 00:45:00 +01009907 return -EINVAL;
Daniel Vetter4e53c2e2013-03-27 00:44:58 +01009908 bpp = 10*3;
9909 break;
Daniel Vetterbaba1332013-03-27 00:45:00 +01009910 /* TODO: gen4+ supports 16 bpc floating point, too. */
Daniel Vetter4e53c2e2013-03-27 00:44:58 +01009911 default:
9912 DRM_DEBUG_KMS("unsupported depth\n");
9913 return -EINVAL;
9914 }
9915
Daniel Vetter4e53c2e2013-03-27 00:44:58 +01009916 pipe_config->pipe_bpp = bpp;
9917
9918 /* Clamp display bpp to EDID value */
9919 list_for_each_entry(connector, &dev->mode_config.connector_list,
Daniel Vetter050f7ae2013-06-02 13:26:23 +02009920 base.head) {
Daniel Vetter1b829e02013-06-02 13:26:24 +02009921 if (!connector->new_encoder ||
9922 connector->new_encoder->new_crtc != crtc)
Daniel Vetter4e53c2e2013-03-27 00:44:58 +01009923 continue;
9924
Daniel Vetter050f7ae2013-06-02 13:26:23 +02009925 connected_sink_compute_bpp(connector, pipe_config);
Daniel Vetter4e53c2e2013-03-27 00:44:58 +01009926 }
9927
9928 return bpp;
9929}
9930
Daniel Vetter644db712013-09-19 14:53:58 +02009931static void intel_dump_crtc_timings(const struct drm_display_mode *mode)
9932{
9933 DRM_DEBUG_KMS("crtc timings: %d %d %d %d %d %d %d %d %d, "
9934 "type: 0x%x flags: 0x%x\n",
Damien Lespiau13428302013-09-25 16:45:36 +01009935 mode->crtc_clock,
Daniel Vetter644db712013-09-19 14:53:58 +02009936 mode->crtc_hdisplay, mode->crtc_hsync_start,
9937 mode->crtc_hsync_end, mode->crtc_htotal,
9938 mode->crtc_vdisplay, mode->crtc_vsync_start,
9939 mode->crtc_vsync_end, mode->crtc_vtotal, mode->type, mode->flags);
9940}
9941
Daniel Vetterc0b03412013-05-28 12:05:54 +02009942static void intel_dump_pipe_config(struct intel_crtc *crtc,
9943 struct intel_crtc_config *pipe_config,
9944 const char *context)
9945{
9946 DRM_DEBUG_KMS("[CRTC:%d]%s config for pipe %c\n", crtc->base.base.id,
9947 context, pipe_name(crtc->pipe));
9948
9949 DRM_DEBUG_KMS("cpu_transcoder: %c\n", transcoder_name(pipe_config->cpu_transcoder));
9950 DRM_DEBUG_KMS("pipe bpp: %i, dithering: %i\n",
9951 pipe_config->pipe_bpp, pipe_config->dither);
9952 DRM_DEBUG_KMS("fdi/pch: %i, lanes: %i, gmch_m: %u, gmch_n: %u, link_m: %u, link_n: %u, tu: %u\n",
9953 pipe_config->has_pch_encoder,
9954 pipe_config->fdi_lanes,
9955 pipe_config->fdi_m_n.gmch_m, pipe_config->fdi_m_n.gmch_n,
9956 pipe_config->fdi_m_n.link_m, pipe_config->fdi_m_n.link_n,
9957 pipe_config->fdi_m_n.tu);
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03009958 DRM_DEBUG_KMS("dp: %i, gmch_m: %u, gmch_n: %u, link_m: %u, link_n: %u, tu: %u\n",
9959 pipe_config->has_dp_encoder,
9960 pipe_config->dp_m_n.gmch_m, pipe_config->dp_m_n.gmch_n,
9961 pipe_config->dp_m_n.link_m, pipe_config->dp_m_n.link_n,
9962 pipe_config->dp_m_n.tu);
Daniel Vetterc0b03412013-05-28 12:05:54 +02009963 DRM_DEBUG_KMS("requested mode:\n");
9964 drm_mode_debug_printmodeline(&pipe_config->requested_mode);
9965 DRM_DEBUG_KMS("adjusted mode:\n");
9966 drm_mode_debug_printmodeline(&pipe_config->adjusted_mode);
Daniel Vetter644db712013-09-19 14:53:58 +02009967 intel_dump_crtc_timings(&pipe_config->adjusted_mode);
Ville Syrjäläd71b8d42013-09-06 23:29:08 +03009968 DRM_DEBUG_KMS("port clock: %d\n", pipe_config->port_clock);
Ville Syrjälä37327ab2013-09-04 18:25:28 +03009969 DRM_DEBUG_KMS("pipe src size: %dx%d\n",
9970 pipe_config->pipe_src_w, pipe_config->pipe_src_h);
Daniel Vetterc0b03412013-05-28 12:05:54 +02009971 DRM_DEBUG_KMS("gmch pfit: control: 0x%08x, ratios: 0x%08x, lvds border: 0x%08x\n",
9972 pipe_config->gmch_pfit.control,
9973 pipe_config->gmch_pfit.pgm_ratios,
9974 pipe_config->gmch_pfit.lvds_border_bits);
Chris Wilsonfd4daa92013-08-27 17:04:17 +01009975 DRM_DEBUG_KMS("pch pfit: pos: 0x%08x, size: 0x%08x, %s\n",
Daniel Vetterc0b03412013-05-28 12:05:54 +02009976 pipe_config->pch_pfit.pos,
Chris Wilsonfd4daa92013-08-27 17:04:17 +01009977 pipe_config->pch_pfit.size,
9978 pipe_config->pch_pfit.enabled ? "enabled" : "disabled");
Paulo Zanoni42db64e2013-05-31 16:33:22 -03009979 DRM_DEBUG_KMS("ips: %i\n", pipe_config->ips_enabled);
Ville Syrjäläcf532bb2013-09-04 18:30:02 +03009980 DRM_DEBUG_KMS("double wide: %i\n", pipe_config->double_wide);
Daniel Vetterc0b03412013-05-28 12:05:54 +02009981}
9982
Ville Syrjäläbc079e82014-03-03 16:15:28 +02009983static bool encoders_cloneable(const struct intel_encoder *a,
9984 const struct intel_encoder *b)
Daniel Vetteraccfc0c2013-05-30 15:04:25 +02009985{
Ville Syrjäläbc079e82014-03-03 16:15:28 +02009986 /* masks could be asymmetric, so check both ways */
9987 return a == b || (a->cloneable & (1 << b->type) &&
9988 b->cloneable & (1 << a->type));
9989}
Daniel Vetteraccfc0c2013-05-30 15:04:25 +02009990
Ville Syrjäläbc079e82014-03-03 16:15:28 +02009991static bool check_single_encoder_cloning(struct intel_crtc *crtc,
9992 struct intel_encoder *encoder)
9993{
9994 struct drm_device *dev = crtc->base.dev;
9995 struct intel_encoder *source_encoder;
9996
9997 list_for_each_entry(source_encoder,
9998 &dev->mode_config.encoder_list, base.head) {
9999 if (source_encoder->new_crtc != crtc)
Daniel Vetteraccfc0c2013-05-30 15:04:25 +020010000 continue;
10001
Ville Syrjäläbc079e82014-03-03 16:15:28 +020010002 if (!encoders_cloneable(encoder, source_encoder))
10003 return false;
Daniel Vetteraccfc0c2013-05-30 15:04:25 +020010004 }
10005
Ville Syrjäläbc079e82014-03-03 16:15:28 +020010006 return true;
10007}
10008
10009static bool check_encoder_cloning(struct intel_crtc *crtc)
10010{
10011 struct drm_device *dev = crtc->base.dev;
10012 struct intel_encoder *encoder;
10013
10014 list_for_each_entry(encoder,
10015 &dev->mode_config.encoder_list, base.head) {
10016 if (encoder->new_crtc != crtc)
10017 continue;
10018
10019 if (!check_single_encoder_cloning(crtc, encoder))
10020 return false;
10021 }
10022
10023 return true;
Daniel Vetteraccfc0c2013-05-30 15:04:25 +020010024}
10025
Daniel Vetterb8cecdf2013-03-27 00:44:50 +010010026static struct intel_crtc_config *
10027intel_modeset_pipe_config(struct drm_crtc *crtc,
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010010028 struct drm_framebuffer *fb,
Daniel Vetterb8cecdf2013-03-27 00:44:50 +010010029 struct drm_display_mode *mode)
Daniel Vetter7758a112012-07-08 19:40:39 +020010030{
10031 struct drm_device *dev = crtc->dev;
Daniel Vetter7758a112012-07-08 19:40:39 +020010032 struct intel_encoder *encoder;
Daniel Vetterb8cecdf2013-03-27 00:44:50 +010010033 struct intel_crtc_config *pipe_config;
Daniel Vettere29c22c2013-02-21 00:00:16 +010010034 int plane_bpp, ret = -EINVAL;
10035 bool retry = true;
Daniel Vetter7758a112012-07-08 19:40:39 +020010036
Ville Syrjäläbc079e82014-03-03 16:15:28 +020010037 if (!check_encoder_cloning(to_intel_crtc(crtc))) {
Daniel Vetteraccfc0c2013-05-30 15:04:25 +020010038 DRM_DEBUG_KMS("rejecting invalid cloning configuration\n");
10039 return ERR_PTR(-EINVAL);
10040 }
10041
Daniel Vetterb8cecdf2013-03-27 00:44:50 +010010042 pipe_config = kzalloc(sizeof(*pipe_config), GFP_KERNEL);
10043 if (!pipe_config)
Daniel Vetter7758a112012-07-08 19:40:39 +020010044 return ERR_PTR(-ENOMEM);
10045
Daniel Vetterb8cecdf2013-03-27 00:44:50 +010010046 drm_mode_copy(&pipe_config->adjusted_mode, mode);
10047 drm_mode_copy(&pipe_config->requested_mode, mode);
Ville Syrjälä37327ab2013-09-04 18:25:28 +030010048
Daniel Vettere143a212013-07-04 12:01:15 +020010049 pipe_config->cpu_transcoder =
10050 (enum transcoder) to_intel_crtc(crtc)->pipe;
Daniel Vetterc0d43d62013-06-07 23:11:08 +020010051 pipe_config->shared_dpll = DPLL_ID_PRIVATE;
Daniel Vetterb8cecdf2013-03-27 00:44:50 +010010052
Imre Deak2960bc92013-07-30 13:36:32 +030010053 /*
10054 * Sanitize sync polarity flags based on requested ones. If neither
10055 * positive or negative polarity is requested, treat this as meaning
10056 * negative polarity.
10057 */
10058 if (!(pipe_config->adjusted_mode.flags &
10059 (DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_NHSYNC)))
10060 pipe_config->adjusted_mode.flags |= DRM_MODE_FLAG_NHSYNC;
10061
10062 if (!(pipe_config->adjusted_mode.flags &
10063 (DRM_MODE_FLAG_PVSYNC | DRM_MODE_FLAG_NVSYNC)))
10064 pipe_config->adjusted_mode.flags |= DRM_MODE_FLAG_NVSYNC;
10065
Daniel Vetter050f7ae2013-06-02 13:26:23 +020010066 /* Compute a starting value for pipe_config->pipe_bpp taking the source
10067 * plane pixel format and any sink constraints into account. Returns the
10068 * source plane bpp so that dithering can be selected on mismatches
10069 * after encoders and crtc also have had their say. */
10070 plane_bpp = compute_baseline_pipe_bpp(to_intel_crtc(crtc),
10071 fb, pipe_config);
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010010072 if (plane_bpp < 0)
10073 goto fail;
10074
Ville Syrjäläe41a56b2013-10-01 22:52:14 +030010075 /*
10076 * Determine the real pipe dimensions. Note that stereo modes can
10077 * increase the actual pipe size due to the frame doubling and
10078 * insertion of additional space for blanks between the frame. This
10079 * is stored in the crtc timings. We use the requested mode to do this
10080 * computation to clearly distinguish it from the adjusted mode, which
10081 * can be changed by the connectors in the below retry loop.
10082 */
10083 drm_mode_set_crtcinfo(&pipe_config->requested_mode, CRTC_STEREO_DOUBLE);
10084 pipe_config->pipe_src_w = pipe_config->requested_mode.crtc_hdisplay;
10085 pipe_config->pipe_src_h = pipe_config->requested_mode.crtc_vdisplay;
10086
Daniel Vettere29c22c2013-02-21 00:00:16 +010010087encoder_retry:
Daniel Vetteref1b4602013-06-01 17:17:04 +020010088 /* Ensure the port clock defaults are reset when retrying. */
Daniel Vetterff9a6752013-06-01 17:16:21 +020010089 pipe_config->port_clock = 0;
Daniel Vetteref1b4602013-06-01 17:17:04 +020010090 pipe_config->pixel_multiplier = 1;
Daniel Vetterff9a6752013-06-01 17:16:21 +020010091
Daniel Vetter135c81b2013-07-21 21:37:09 +020010092 /* Fill in default crtc timings, allow encoders to overwrite them. */
Damien Lespiau6ce70f52013-09-25 16:45:38 +010010093 drm_mode_set_crtcinfo(&pipe_config->adjusted_mode, CRTC_STEREO_DOUBLE);
Daniel Vetter135c81b2013-07-21 21:37:09 +020010094
Daniel Vetter7758a112012-07-08 19:40:39 +020010095 /* Pass our mode to the connectors and the CRTC to give them a chance to
10096 * adjust it according to limitations or connector properties, and also
10097 * a chance to reject the mode entirely.
10098 */
10099 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
10100 base.head) {
10101
10102 if (&encoder->new_crtc->base != crtc)
10103 continue;
Daniel Vetter7ae89232013-03-27 00:44:52 +010010104
Daniel Vetterefea6e82013-07-21 21:36:59 +020010105 if (!(encoder->compute_config(encoder, pipe_config))) {
10106 DRM_DEBUG_KMS("Encoder config failure\n");
Daniel Vetter7758a112012-07-08 19:40:39 +020010107 goto fail;
10108 }
10109 }
10110
Daniel Vetterff9a6752013-06-01 17:16:21 +020010111 /* Set default port clock if not overwritten by the encoder. Needs to be
10112 * done afterwards in case the encoder adjusts the mode. */
10113 if (!pipe_config->port_clock)
Damien Lespiau241bfc32013-09-25 16:45:37 +010010114 pipe_config->port_clock = pipe_config->adjusted_mode.crtc_clock
10115 * pipe_config->pixel_multiplier;
Daniel Vetterff9a6752013-06-01 17:16:21 +020010116
Daniel Vettera43f6e02013-06-07 23:10:32 +020010117 ret = intel_crtc_compute_config(to_intel_crtc(crtc), pipe_config);
Daniel Vettere29c22c2013-02-21 00:00:16 +010010118 if (ret < 0) {
Daniel Vetter7758a112012-07-08 19:40:39 +020010119 DRM_DEBUG_KMS("CRTC fixup failed\n");
10120 goto fail;
10121 }
Daniel Vettere29c22c2013-02-21 00:00:16 +010010122
10123 if (ret == RETRY) {
10124 if (WARN(!retry, "loop in pipe configuration computation\n")) {
10125 ret = -EINVAL;
10126 goto fail;
10127 }
10128
10129 DRM_DEBUG_KMS("CRTC bw constrained, retrying\n");
10130 retry = false;
10131 goto encoder_retry;
10132 }
10133
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010010134 pipe_config->dither = pipe_config->pipe_bpp != plane_bpp;
10135 DRM_DEBUG_KMS("plane bpp: %i, pipe bpp: %i, dithering: %i\n",
10136 plane_bpp, pipe_config->pipe_bpp, pipe_config->dither);
10137
Daniel Vetterb8cecdf2013-03-27 00:44:50 +010010138 return pipe_config;
Daniel Vetter7758a112012-07-08 19:40:39 +020010139fail:
Daniel Vetterb8cecdf2013-03-27 00:44:50 +010010140 kfree(pipe_config);
Daniel Vettere29c22c2013-02-21 00:00:16 +010010141 return ERR_PTR(ret);
Daniel Vetter7758a112012-07-08 19:40:39 +020010142}
10143
Daniel Vettere2e1ed42012-07-08 21:14:38 +020010144/* Computes which crtcs are affected and sets the relevant bits in the mask. For
10145 * simplicity we use the crtc's pipe number (because it's easier to obtain). */
10146static void
10147intel_modeset_affected_pipes(struct drm_crtc *crtc, unsigned *modeset_pipes,
10148 unsigned *prepare_pipes, unsigned *disable_pipes)
10149{
10150 struct intel_crtc *intel_crtc;
10151 struct drm_device *dev = crtc->dev;
10152 struct intel_encoder *encoder;
10153 struct intel_connector *connector;
10154 struct drm_crtc *tmp_crtc;
10155
10156 *disable_pipes = *modeset_pipes = *prepare_pipes = 0;
10157
10158 /* Check which crtcs have changed outputs connected to them, these need
10159 * to be part of the prepare_pipes mask. We don't (yet) support global
10160 * modeset across multiple crtcs, so modeset_pipes will only have one
10161 * bit set at most. */
10162 list_for_each_entry(connector, &dev->mode_config.connector_list,
10163 base.head) {
10164 if (connector->base.encoder == &connector->new_encoder->base)
10165 continue;
10166
10167 if (connector->base.encoder) {
10168 tmp_crtc = connector->base.encoder->crtc;
10169
10170 *prepare_pipes |= 1 << to_intel_crtc(tmp_crtc)->pipe;
10171 }
10172
10173 if (connector->new_encoder)
10174 *prepare_pipes |=
10175 1 << connector->new_encoder->new_crtc->pipe;
10176 }
10177
10178 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
10179 base.head) {
10180 if (encoder->base.crtc == &encoder->new_crtc->base)
10181 continue;
10182
10183 if (encoder->base.crtc) {
10184 tmp_crtc = encoder->base.crtc;
10185
10186 *prepare_pipes |= 1 << to_intel_crtc(tmp_crtc)->pipe;
10187 }
10188
10189 if (encoder->new_crtc)
10190 *prepare_pipes |= 1 << encoder->new_crtc->pipe;
10191 }
10192
Ville Syrjälä76688512014-01-10 11:28:06 +020010193 /* Check for pipes that will be enabled/disabled ... */
Damien Lespiaud3fcc802014-05-13 23:32:22 +010010194 for_each_intel_crtc(dev, intel_crtc) {
Ville Syrjälä76688512014-01-10 11:28:06 +020010195 if (intel_crtc->base.enabled == intel_crtc->new_enabled)
Daniel Vettere2e1ed42012-07-08 21:14:38 +020010196 continue;
10197
Ville Syrjälä76688512014-01-10 11:28:06 +020010198 if (!intel_crtc->new_enabled)
Daniel Vettere2e1ed42012-07-08 21:14:38 +020010199 *disable_pipes |= 1 << intel_crtc->pipe;
Ville Syrjälä76688512014-01-10 11:28:06 +020010200 else
10201 *prepare_pipes |= 1 << intel_crtc->pipe;
Daniel Vettere2e1ed42012-07-08 21:14:38 +020010202 }
10203
10204
10205 /* set_mode is also used to update properties on life display pipes. */
10206 intel_crtc = to_intel_crtc(crtc);
Ville Syrjälä76688512014-01-10 11:28:06 +020010207 if (intel_crtc->new_enabled)
Daniel Vettere2e1ed42012-07-08 21:14:38 +020010208 *prepare_pipes |= 1 << intel_crtc->pipe;
10209
Daniel Vetterb6c51642013-04-12 18:48:43 +020010210 /*
10211 * For simplicity do a full modeset on any pipe where the output routing
10212 * changed. We could be more clever, but that would require us to be
10213 * more careful with calling the relevant encoder->mode_set functions.
10214 */
Daniel Vettere2e1ed42012-07-08 21:14:38 +020010215 if (*prepare_pipes)
10216 *modeset_pipes = *prepare_pipes;
10217
10218 /* ... and mask these out. */
10219 *modeset_pipes &= ~(*disable_pipes);
10220 *prepare_pipes &= ~(*disable_pipes);
Daniel Vetterb6c51642013-04-12 18:48:43 +020010221
10222 /*
10223 * HACK: We don't (yet) fully support global modesets. intel_set_config
10224 * obies this rule, but the modeset restore mode of
10225 * intel_modeset_setup_hw_state does not.
10226 */
10227 *modeset_pipes &= 1 << intel_crtc->pipe;
10228 *prepare_pipes &= 1 << intel_crtc->pipe;
Daniel Vettere3641d32013-04-11 19:49:07 +020010229
10230 DRM_DEBUG_KMS("set mode pipe masks: modeset: %x, prepare: %x, disable: %x\n",
10231 *modeset_pipes, *prepare_pipes, *disable_pipes);
Daniel Vettere2e1ed42012-07-08 21:14:38 +020010232}
10233
Daniel Vetterea9d7582012-07-10 10:42:52 +020010234static bool intel_crtc_in_use(struct drm_crtc *crtc)
10235{
10236 struct drm_encoder *encoder;
10237 struct drm_device *dev = crtc->dev;
10238
10239 list_for_each_entry(encoder, &dev->mode_config.encoder_list, head)
10240 if (encoder->crtc == crtc)
10241 return true;
10242
10243 return false;
10244}
10245
10246static void
10247intel_modeset_update_state(struct drm_device *dev, unsigned prepare_pipes)
10248{
10249 struct intel_encoder *intel_encoder;
10250 struct intel_crtc *intel_crtc;
10251 struct drm_connector *connector;
10252
10253 list_for_each_entry(intel_encoder, &dev->mode_config.encoder_list,
10254 base.head) {
10255 if (!intel_encoder->base.crtc)
10256 continue;
10257
10258 intel_crtc = to_intel_crtc(intel_encoder->base.crtc);
10259
10260 if (prepare_pipes & (1 << intel_crtc->pipe))
10261 intel_encoder->connectors_active = false;
10262 }
10263
10264 intel_modeset_commit_output_state(dev);
10265
Ville Syrjälä76688512014-01-10 11:28:06 +020010266 /* Double check state. */
Damien Lespiaud3fcc802014-05-13 23:32:22 +010010267 for_each_intel_crtc(dev, intel_crtc) {
Ville Syrjälä76688512014-01-10 11:28:06 +020010268 WARN_ON(intel_crtc->base.enabled != intel_crtc_in_use(&intel_crtc->base));
Ville Syrjälä7bd0a8e2014-01-14 14:31:38 +020010269 WARN_ON(intel_crtc->new_config &&
10270 intel_crtc->new_config != &intel_crtc->config);
10271 WARN_ON(intel_crtc->base.enabled != !!intel_crtc->new_config);
Daniel Vetterea9d7582012-07-10 10:42:52 +020010272 }
10273
10274 list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
10275 if (!connector->encoder || !connector->encoder->crtc)
10276 continue;
10277
10278 intel_crtc = to_intel_crtc(connector->encoder->crtc);
10279
10280 if (prepare_pipes & (1 << intel_crtc->pipe)) {
Daniel Vetter68d34722012-09-06 22:08:35 +020010281 struct drm_property *dpms_property =
10282 dev->mode_config.dpms_property;
10283
Daniel Vetterea9d7582012-07-10 10:42:52 +020010284 connector->dpms = DRM_MODE_DPMS_ON;
Rob Clark662595d2012-10-11 20:36:04 -050010285 drm_object_property_set_value(&connector->base,
Daniel Vetter68d34722012-09-06 22:08:35 +020010286 dpms_property,
10287 DRM_MODE_DPMS_ON);
Daniel Vetterea9d7582012-07-10 10:42:52 +020010288
10289 intel_encoder = to_intel_encoder(connector->encoder);
10290 intel_encoder->connectors_active = true;
10291 }
10292 }
10293
10294}
10295
Ville Syrjälä3bd26262013-09-06 23:29:02 +030010296static bool intel_fuzzy_clock_check(int clock1, int clock2)
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010297{
Ville Syrjälä3bd26262013-09-06 23:29:02 +030010298 int diff;
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010299
10300 if (clock1 == clock2)
10301 return true;
10302
10303 if (!clock1 || !clock2)
10304 return false;
10305
10306 diff = abs(clock1 - clock2);
10307
10308 if (((((diff + clock1 + clock2) * 100)) / (clock1 + clock2)) < 105)
10309 return true;
10310
10311 return false;
10312}
10313
Daniel Vetter25c5b262012-07-08 22:08:04 +020010314#define for_each_intel_crtc_masked(dev, mask, intel_crtc) \
10315 list_for_each_entry((intel_crtc), \
10316 &(dev)->mode_config.crtc_list, \
10317 base.head) \
Daniel Vetter0973f182013-04-19 11:25:33 +020010318 if (mask & (1 <<(intel_crtc)->pipe))
Daniel Vetter25c5b262012-07-08 22:08:04 +020010319
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010010320static bool
Daniel Vetter2fa2fe92013-05-07 23:34:16 +020010321intel_pipe_config_compare(struct drm_device *dev,
10322 struct intel_crtc_config *current_config,
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010010323 struct intel_crtc_config *pipe_config)
10324{
Daniel Vetter66e985c2013-06-05 13:34:20 +020010325#define PIPE_CONF_CHECK_X(name) \
10326 if (current_config->name != pipe_config->name) { \
10327 DRM_ERROR("mismatch in " #name " " \
10328 "(expected 0x%08x, found 0x%08x)\n", \
10329 current_config->name, \
10330 pipe_config->name); \
10331 return false; \
10332 }
10333
Daniel Vetter08a24032013-04-19 11:25:34 +020010334#define PIPE_CONF_CHECK_I(name) \
10335 if (current_config->name != pipe_config->name) { \
10336 DRM_ERROR("mismatch in " #name " " \
10337 "(expected %i, found %i)\n", \
10338 current_config->name, \
10339 pipe_config->name); \
10340 return false; \
Daniel Vetter88adfff2013-03-28 10:42:01 +010010341 }
10342
Daniel Vetter1bd1bd82013-04-29 21:56:12 +020010343#define PIPE_CONF_CHECK_FLAGS(name, mask) \
10344 if ((current_config->name ^ pipe_config->name) & (mask)) { \
Jesse Barnes6f024882013-07-01 10:19:09 -070010345 DRM_ERROR("mismatch in " #name "(" #mask ") " \
Daniel Vetter1bd1bd82013-04-29 21:56:12 +020010346 "(expected %i, found %i)\n", \
10347 current_config->name & (mask), \
10348 pipe_config->name & (mask)); \
10349 return false; \
10350 }
10351
Ville Syrjälä5e550652013-09-06 23:29:07 +030010352#define PIPE_CONF_CHECK_CLOCK_FUZZY(name) \
10353 if (!intel_fuzzy_clock_check(current_config->name, pipe_config->name)) { \
10354 DRM_ERROR("mismatch in " #name " " \
10355 "(expected %i, found %i)\n", \
10356 current_config->name, \
10357 pipe_config->name); \
10358 return false; \
10359 }
10360
Daniel Vetterbb760062013-06-06 14:55:52 +020010361#define PIPE_CONF_QUIRK(quirk) \
10362 ((current_config->quirks | pipe_config->quirks) & (quirk))
10363
Daniel Vettereccb1402013-05-22 00:50:22 +020010364 PIPE_CONF_CHECK_I(cpu_transcoder);
10365
Daniel Vetter08a24032013-04-19 11:25:34 +020010366 PIPE_CONF_CHECK_I(has_pch_encoder);
10367 PIPE_CONF_CHECK_I(fdi_lanes);
Daniel Vetter72419202013-04-04 13:28:53 +020010368 PIPE_CONF_CHECK_I(fdi_m_n.gmch_m);
10369 PIPE_CONF_CHECK_I(fdi_m_n.gmch_n);
10370 PIPE_CONF_CHECK_I(fdi_m_n.link_m);
10371 PIPE_CONF_CHECK_I(fdi_m_n.link_n);
10372 PIPE_CONF_CHECK_I(fdi_m_n.tu);
Daniel Vetter08a24032013-04-19 11:25:34 +020010373
Ville Syrjäläeb14cb72013-09-10 17:02:54 +030010374 PIPE_CONF_CHECK_I(has_dp_encoder);
10375 PIPE_CONF_CHECK_I(dp_m_n.gmch_m);
10376 PIPE_CONF_CHECK_I(dp_m_n.gmch_n);
10377 PIPE_CONF_CHECK_I(dp_m_n.link_m);
10378 PIPE_CONF_CHECK_I(dp_m_n.link_n);
10379 PIPE_CONF_CHECK_I(dp_m_n.tu);
10380
Daniel Vetter1bd1bd82013-04-29 21:56:12 +020010381 PIPE_CONF_CHECK_I(adjusted_mode.crtc_hdisplay);
10382 PIPE_CONF_CHECK_I(adjusted_mode.crtc_htotal);
10383 PIPE_CONF_CHECK_I(adjusted_mode.crtc_hblank_start);
10384 PIPE_CONF_CHECK_I(adjusted_mode.crtc_hblank_end);
10385 PIPE_CONF_CHECK_I(adjusted_mode.crtc_hsync_start);
10386 PIPE_CONF_CHECK_I(adjusted_mode.crtc_hsync_end);
10387
10388 PIPE_CONF_CHECK_I(adjusted_mode.crtc_vdisplay);
10389 PIPE_CONF_CHECK_I(adjusted_mode.crtc_vtotal);
10390 PIPE_CONF_CHECK_I(adjusted_mode.crtc_vblank_start);
10391 PIPE_CONF_CHECK_I(adjusted_mode.crtc_vblank_end);
10392 PIPE_CONF_CHECK_I(adjusted_mode.crtc_vsync_start);
10393 PIPE_CONF_CHECK_I(adjusted_mode.crtc_vsync_end);
10394
Daniel Vetterc93f54c2013-06-27 19:47:19 +020010395 PIPE_CONF_CHECK_I(pixel_multiplier);
Daniel Vetter6897b4b2014-04-24 23:54:47 +020010396 PIPE_CONF_CHECK_I(has_hdmi_sink);
Daniel Vetterb5a9fa02014-04-24 23:54:49 +020010397 if ((INTEL_INFO(dev)->gen < 8 && !IS_HASWELL(dev)) ||
10398 IS_VALLEYVIEW(dev))
10399 PIPE_CONF_CHECK_I(limited_color_range);
Daniel Vetter6c49f242013-06-06 12:45:25 +020010400
Daniel Vetter9ed109a2014-04-24 23:54:52 +020010401 PIPE_CONF_CHECK_I(has_audio);
10402
Daniel Vetter1bd1bd82013-04-29 21:56:12 +020010403 PIPE_CONF_CHECK_FLAGS(adjusted_mode.flags,
10404 DRM_MODE_FLAG_INTERLACE);
10405
Daniel Vetterbb760062013-06-06 14:55:52 +020010406 if (!PIPE_CONF_QUIRK(PIPE_CONFIG_QUIRK_MODE_SYNC_FLAGS)) {
10407 PIPE_CONF_CHECK_FLAGS(adjusted_mode.flags,
10408 DRM_MODE_FLAG_PHSYNC);
10409 PIPE_CONF_CHECK_FLAGS(adjusted_mode.flags,
10410 DRM_MODE_FLAG_NHSYNC);
10411 PIPE_CONF_CHECK_FLAGS(adjusted_mode.flags,
10412 DRM_MODE_FLAG_PVSYNC);
10413 PIPE_CONF_CHECK_FLAGS(adjusted_mode.flags,
10414 DRM_MODE_FLAG_NVSYNC);
10415 }
Jesse Barnes045ac3b2013-05-14 17:08:26 -070010416
Ville Syrjälä37327ab2013-09-04 18:25:28 +030010417 PIPE_CONF_CHECK_I(pipe_src_w);
10418 PIPE_CONF_CHECK_I(pipe_src_h);
Daniel Vetter1bd1bd82013-04-29 21:56:12 +020010419
Daniel Vetter99535992014-04-13 12:00:33 +020010420 /*
10421 * FIXME: BIOS likes to set up a cloned config with lvds+external
10422 * screen. Since we don't yet re-compute the pipe config when moving
10423 * just the lvds port away to another pipe the sw tracking won't match.
10424 *
10425 * Proper atomic modesets with recomputed global state will fix this.
10426 * Until then just don't check gmch state for inherited modes.
10427 */
10428 if (!PIPE_CONF_QUIRK(PIPE_CONFIG_QUIRK_INHERITED_MODE)) {
10429 PIPE_CONF_CHECK_I(gmch_pfit.control);
10430 /* pfit ratios are autocomputed by the hw on gen4+ */
10431 if (INTEL_INFO(dev)->gen < 4)
10432 PIPE_CONF_CHECK_I(gmch_pfit.pgm_ratios);
10433 PIPE_CONF_CHECK_I(gmch_pfit.lvds_border_bits);
10434 }
10435
Chris Wilsonfd4daa92013-08-27 17:04:17 +010010436 PIPE_CONF_CHECK_I(pch_pfit.enabled);
10437 if (current_config->pch_pfit.enabled) {
10438 PIPE_CONF_CHECK_I(pch_pfit.pos);
10439 PIPE_CONF_CHECK_I(pch_pfit.size);
10440 }
Daniel Vetter2fa2fe92013-05-07 23:34:16 +020010441
Jesse Barnese59150d2014-01-07 13:30:45 -080010442 /* BDW+ don't expose a synchronous way to read the state */
10443 if (IS_HASWELL(dev))
10444 PIPE_CONF_CHECK_I(ips_enabled);
Paulo Zanoni42db64e2013-05-31 16:33:22 -030010445
Ville Syrjälä282740f2013-09-04 18:30:03 +030010446 PIPE_CONF_CHECK_I(double_wide);
10447
Daniel Vetter26804af2014-06-25 22:01:55 +030010448 PIPE_CONF_CHECK_X(ddi_pll_sel);
10449
Daniel Vetterc0d43d62013-06-07 23:11:08 +020010450 PIPE_CONF_CHECK_I(shared_dpll);
Daniel Vetter66e985c2013-06-05 13:34:20 +020010451 PIPE_CONF_CHECK_X(dpll_hw_state.dpll);
Daniel Vetter8bcc2792013-06-05 13:34:28 +020010452 PIPE_CONF_CHECK_X(dpll_hw_state.dpll_md);
Daniel Vetter66e985c2013-06-05 13:34:20 +020010453 PIPE_CONF_CHECK_X(dpll_hw_state.fp0);
10454 PIPE_CONF_CHECK_X(dpll_hw_state.fp1);
Daniel Vetterd452c5b2014-07-04 11:27:39 -030010455 PIPE_CONF_CHECK_X(dpll_hw_state.wrpll);
Daniel Vetterc0d43d62013-06-07 23:11:08 +020010456
Ville Syrjälä42571ae2013-09-06 23:29:00 +030010457 if (IS_G4X(dev) || INTEL_INFO(dev)->gen >= 5)
10458 PIPE_CONF_CHECK_I(pipe_bpp);
10459
Jesse Barnesa9a7e982014-01-20 14:18:04 -080010460 PIPE_CONF_CHECK_CLOCK_FUZZY(adjusted_mode.crtc_clock);
10461 PIPE_CONF_CHECK_CLOCK_FUZZY(port_clock);
Ville Syrjälä5e550652013-09-06 23:29:07 +030010462
Daniel Vetter66e985c2013-06-05 13:34:20 +020010463#undef PIPE_CONF_CHECK_X
Daniel Vetter08a24032013-04-19 11:25:34 +020010464#undef PIPE_CONF_CHECK_I
Daniel Vetter1bd1bd82013-04-29 21:56:12 +020010465#undef PIPE_CONF_CHECK_FLAGS
Ville Syrjälä5e550652013-09-06 23:29:07 +030010466#undef PIPE_CONF_CHECK_CLOCK_FUZZY
Daniel Vetterbb760062013-06-06 14:55:52 +020010467#undef PIPE_CONF_QUIRK
Daniel Vetter627eb5a2013-04-29 19:33:42 +020010468
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010010469 return true;
10470}
10471
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020010472static void
10473check_connector_state(struct drm_device *dev)
Daniel Vetter8af6cf82012-07-10 09:50:11 +020010474{
Daniel Vetter8af6cf82012-07-10 09:50:11 +020010475 struct intel_connector *connector;
10476
10477 list_for_each_entry(connector, &dev->mode_config.connector_list,
10478 base.head) {
10479 /* This also checks the encoder/connector hw state with the
10480 * ->get_hw_state callbacks. */
10481 intel_connector_check_state(connector);
10482
10483 WARN(&connector->new_encoder->base != connector->base.encoder,
10484 "connector's staged encoder doesn't match current encoder\n");
10485 }
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020010486}
10487
10488static void
10489check_encoder_state(struct drm_device *dev)
10490{
10491 struct intel_encoder *encoder;
10492 struct intel_connector *connector;
Daniel Vetter8af6cf82012-07-10 09:50:11 +020010493
10494 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
10495 base.head) {
10496 bool enabled = false;
10497 bool active = false;
10498 enum pipe pipe, tracked_pipe;
10499
10500 DRM_DEBUG_KMS("[ENCODER:%d:%s]\n",
10501 encoder->base.base.id,
Jani Nikula8e329a02014-06-03 14:56:21 +030010502 encoder->base.name);
Daniel Vetter8af6cf82012-07-10 09:50:11 +020010503
10504 WARN(&encoder->new_crtc->base != encoder->base.crtc,
10505 "encoder's stage crtc doesn't match current crtc\n");
10506 WARN(encoder->connectors_active && !encoder->base.crtc,
10507 "encoder's active_connectors set, but no crtc\n");
10508
10509 list_for_each_entry(connector, &dev->mode_config.connector_list,
10510 base.head) {
10511 if (connector->base.encoder != &encoder->base)
10512 continue;
10513 enabled = true;
10514 if (connector->base.dpms != DRM_MODE_DPMS_OFF)
10515 active = true;
10516 }
10517 WARN(!!encoder->base.crtc != enabled,
10518 "encoder's enabled state mismatch "
10519 "(expected %i, found %i)\n",
10520 !!encoder->base.crtc, enabled);
10521 WARN(active && !encoder->base.crtc,
10522 "active encoder with no crtc\n");
10523
10524 WARN(encoder->connectors_active != active,
10525 "encoder's computed active state doesn't match tracked active state "
10526 "(expected %i, found %i)\n", active, encoder->connectors_active);
10527
10528 active = encoder->get_hw_state(encoder, &pipe);
10529 WARN(active != encoder->connectors_active,
10530 "encoder's hw state doesn't match sw tracking "
10531 "(expected %i, found %i)\n",
10532 encoder->connectors_active, active);
10533
10534 if (!encoder->base.crtc)
10535 continue;
10536
10537 tracked_pipe = to_intel_crtc(encoder->base.crtc)->pipe;
10538 WARN(active && pipe != tracked_pipe,
10539 "active encoder's pipe doesn't match"
10540 "(expected %i, found %i)\n",
10541 tracked_pipe, pipe);
10542
10543 }
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020010544}
10545
10546static void
10547check_crtc_state(struct drm_device *dev)
10548{
Jani Nikulafbee40d2014-03-31 14:27:18 +030010549 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020010550 struct intel_crtc *crtc;
10551 struct intel_encoder *encoder;
10552 struct intel_crtc_config pipe_config;
Daniel Vetter8af6cf82012-07-10 09:50:11 +020010553
Damien Lespiaud3fcc802014-05-13 23:32:22 +010010554 for_each_intel_crtc(dev, crtc) {
Daniel Vetter8af6cf82012-07-10 09:50:11 +020010555 bool enabled = false;
10556 bool active = false;
10557
Jesse Barnes045ac3b2013-05-14 17:08:26 -070010558 memset(&pipe_config, 0, sizeof(pipe_config));
10559
Daniel Vetter8af6cf82012-07-10 09:50:11 +020010560 DRM_DEBUG_KMS("[CRTC:%d]\n",
10561 crtc->base.base.id);
10562
10563 WARN(crtc->active && !crtc->base.enabled,
10564 "active crtc, but not enabled in sw tracking\n");
10565
10566 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
10567 base.head) {
10568 if (encoder->base.crtc != &crtc->base)
10569 continue;
10570 enabled = true;
10571 if (encoder->connectors_active)
10572 active = true;
10573 }
Daniel Vetter6c49f242013-06-06 12:45:25 +020010574
Daniel Vetter8af6cf82012-07-10 09:50:11 +020010575 WARN(active != crtc->active,
10576 "crtc's computed active state doesn't match tracked active state "
10577 "(expected %i, found %i)\n", active, crtc->active);
10578 WARN(enabled != crtc->base.enabled,
10579 "crtc's computed enabled state doesn't match tracked enabled state "
10580 "(expected %i, found %i)\n", enabled, crtc->base.enabled);
10581
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010010582 active = dev_priv->display.get_pipe_config(crtc,
10583 &pipe_config);
Daniel Vetterd62cf622013-05-29 10:41:29 +020010584
10585 /* hw state is inconsistent with the pipe A quirk */
10586 if (crtc->pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE)
10587 active = crtc->active;
10588
Daniel Vetter6c49f242013-06-06 12:45:25 +020010589 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
10590 base.head) {
Ville Syrjälä3eaba512013-08-05 17:57:48 +030010591 enum pipe pipe;
Daniel Vetter6c49f242013-06-06 12:45:25 +020010592 if (encoder->base.crtc != &crtc->base)
10593 continue;
Daniel Vetter1d37b682013-11-18 09:00:59 +010010594 if (encoder->get_hw_state(encoder, &pipe))
Daniel Vetter6c49f242013-06-06 12:45:25 +020010595 encoder->get_config(encoder, &pipe_config);
10596 }
10597
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010010598 WARN(crtc->active != active,
10599 "crtc active state doesn't match with hw state "
10600 "(expected %i, found %i)\n", crtc->active, active);
10601
Daniel Vetterc0b03412013-05-28 12:05:54 +020010602 if (active &&
10603 !intel_pipe_config_compare(dev, &crtc->config, &pipe_config)) {
10604 WARN(1, "pipe state doesn't match!\n");
10605 intel_dump_pipe_config(crtc, &pipe_config,
10606 "[hw state]");
10607 intel_dump_pipe_config(crtc, &crtc->config,
10608 "[sw state]");
10609 }
Daniel Vetter8af6cf82012-07-10 09:50:11 +020010610 }
10611}
10612
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020010613static void
10614check_shared_dpll_state(struct drm_device *dev)
10615{
Jani Nikulafbee40d2014-03-31 14:27:18 +030010616 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020010617 struct intel_crtc *crtc;
10618 struct intel_dpll_hw_state dpll_hw_state;
10619 int i;
Daniel Vetter53589012013-06-05 13:34:16 +020010620
10621 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
10622 struct intel_shared_dpll *pll = &dev_priv->shared_dplls[i];
10623 int enabled_crtcs = 0, active_crtcs = 0;
10624 bool active;
10625
10626 memset(&dpll_hw_state, 0, sizeof(dpll_hw_state));
10627
10628 DRM_DEBUG_KMS("%s\n", pll->name);
10629
10630 active = pll->get_hw_state(dev_priv, pll, &dpll_hw_state);
10631
10632 WARN(pll->active > pll->refcount,
10633 "more active pll users than references: %i vs %i\n",
10634 pll->active, pll->refcount);
10635 WARN(pll->active && !pll->on,
10636 "pll in active use but not on in sw tracking\n");
Daniel Vetter35c95372013-07-17 06:55:04 +020010637 WARN(pll->on && !pll->active,
10638 "pll in on but not on in use in sw tracking\n");
Daniel Vetter53589012013-06-05 13:34:16 +020010639 WARN(pll->on != active,
10640 "pll on state mismatch (expected %i, found %i)\n",
10641 pll->on, active);
10642
Damien Lespiaud3fcc802014-05-13 23:32:22 +010010643 for_each_intel_crtc(dev, crtc) {
Daniel Vetter53589012013-06-05 13:34:16 +020010644 if (crtc->base.enabled && intel_crtc_to_shared_dpll(crtc) == pll)
10645 enabled_crtcs++;
10646 if (crtc->active && intel_crtc_to_shared_dpll(crtc) == pll)
10647 active_crtcs++;
10648 }
10649 WARN(pll->active != active_crtcs,
10650 "pll active crtcs mismatch (expected %i, found %i)\n",
10651 pll->active, active_crtcs);
10652 WARN(pll->refcount != enabled_crtcs,
10653 "pll enabled crtcs mismatch (expected %i, found %i)\n",
10654 pll->refcount, enabled_crtcs);
Daniel Vetter66e985c2013-06-05 13:34:20 +020010655
10656 WARN(pll->on && memcmp(&pll->hw_state, &dpll_hw_state,
10657 sizeof(dpll_hw_state)),
10658 "pll hw state mismatch\n");
Daniel Vetter53589012013-06-05 13:34:16 +020010659 }
Daniel Vettera6778b32012-07-02 09:56:42 +020010660}
10661
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020010662void
10663intel_modeset_check_state(struct drm_device *dev)
10664{
10665 check_connector_state(dev);
10666 check_encoder_state(dev);
10667 check_crtc_state(dev);
10668 check_shared_dpll_state(dev);
10669}
10670
Ville Syrjälä18442d02013-09-13 16:00:08 +030010671void ironlake_check_encoder_dotclock(const struct intel_crtc_config *pipe_config,
10672 int dotclock)
10673{
10674 /*
10675 * FDI already provided one idea for the dotclock.
10676 * Yell if the encoder disagrees.
10677 */
Damien Lespiau241bfc32013-09-25 16:45:37 +010010678 WARN(!intel_fuzzy_clock_check(pipe_config->adjusted_mode.crtc_clock, dotclock),
Ville Syrjälä18442d02013-09-13 16:00:08 +030010679 "FDI dotclock and encoder dotclock mismatch, fdi: %i, encoder: %i\n",
Damien Lespiau241bfc32013-09-25 16:45:37 +010010680 pipe_config->adjusted_mode.crtc_clock, dotclock);
Ville Syrjälä18442d02013-09-13 16:00:08 +030010681}
10682
Ville Syrjälä80715b22014-05-15 20:23:23 +030010683static void update_scanline_offset(struct intel_crtc *crtc)
10684{
10685 struct drm_device *dev = crtc->base.dev;
10686
10687 /*
10688 * The scanline counter increments at the leading edge of hsync.
10689 *
10690 * On most platforms it starts counting from vtotal-1 on the
10691 * first active line. That means the scanline counter value is
10692 * always one less than what we would expect. Ie. just after
10693 * start of vblank, which also occurs at start of hsync (on the
10694 * last active line), the scanline counter will read vblank_start-1.
10695 *
10696 * On gen2 the scanline counter starts counting from 1 instead
10697 * of vtotal-1, so we have to subtract one (or rather add vtotal-1
10698 * to keep the value positive), instead of adding one.
10699 *
10700 * On HSW+ the behaviour of the scanline counter depends on the output
10701 * type. For DP ports it behaves like most other platforms, but on HDMI
10702 * there's an extra 1 line difference. So we need to add two instead of
10703 * one to the value.
10704 */
10705 if (IS_GEN2(dev)) {
10706 const struct drm_display_mode *mode = &crtc->config.adjusted_mode;
10707 int vtotal;
10708
10709 vtotal = mode->crtc_vtotal;
10710 if (mode->flags & DRM_MODE_FLAG_INTERLACE)
10711 vtotal /= 2;
10712
10713 crtc->scanline_offset = vtotal - 1;
10714 } else if (HAS_DDI(dev) &&
10715 intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_HDMI)) {
10716 crtc->scanline_offset = 2;
10717 } else
10718 crtc->scanline_offset = 1;
10719}
10720
Daniel Vetterf30da182013-04-11 20:22:50 +020010721static int __intel_set_mode(struct drm_crtc *crtc,
10722 struct drm_display_mode *mode,
10723 int x, int y, struct drm_framebuffer *fb)
Daniel Vettera6778b32012-07-02 09:56:42 +020010724{
10725 struct drm_device *dev = crtc->dev;
Jani Nikulafbee40d2014-03-31 14:27:18 +030010726 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjälä4b4b9232013-10-26 17:59:30 +030010727 struct drm_display_mode *saved_mode;
Daniel Vetterb8cecdf2013-03-27 00:44:50 +010010728 struct intel_crtc_config *pipe_config = NULL;
Daniel Vetter25c5b262012-07-08 22:08:04 +020010729 struct intel_crtc *intel_crtc;
10730 unsigned disable_pipes, prepare_pipes, modeset_pipes;
Chris Wilsonc0c36b942012-12-19 16:08:43 +000010731 int ret = 0;
Daniel Vettera6778b32012-07-02 09:56:42 +020010732
Ville Syrjälä4b4b9232013-10-26 17:59:30 +030010733 saved_mode = kmalloc(sizeof(*saved_mode), GFP_KERNEL);
Chris Wilsonc0c36b942012-12-19 16:08:43 +000010734 if (!saved_mode)
10735 return -ENOMEM;
Daniel Vettera6778b32012-07-02 09:56:42 +020010736
Daniel Vettere2e1ed42012-07-08 21:14:38 +020010737 intel_modeset_affected_pipes(crtc, &modeset_pipes,
Daniel Vetter25c5b262012-07-08 22:08:04 +020010738 &prepare_pipes, &disable_pipes);
10739
Tim Gardner3ac18232012-12-07 07:54:26 -070010740 *saved_mode = crtc->mode;
Daniel Vettera6778b32012-07-02 09:56:42 +020010741
Daniel Vetter25c5b262012-07-08 22:08:04 +020010742 /* Hack: Because we don't (yet) support global modeset on multiple
10743 * crtcs, we don't keep track of the new mode for more than one crtc.
10744 * Hence simply check whether any bit is set in modeset_pipes in all the
10745 * pieces of code that are not yet converted to deal with mutliple crtcs
10746 * changing their mode at the same time. */
Daniel Vetter25c5b262012-07-08 22:08:04 +020010747 if (modeset_pipes) {
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010010748 pipe_config = intel_modeset_pipe_config(crtc, fb, mode);
Daniel Vetterb8cecdf2013-03-27 00:44:50 +010010749 if (IS_ERR(pipe_config)) {
10750 ret = PTR_ERR(pipe_config);
10751 pipe_config = NULL;
10752
Tim Gardner3ac18232012-12-07 07:54:26 -070010753 goto out;
Daniel Vetter25c5b262012-07-08 22:08:04 +020010754 }
Daniel Vetterc0b03412013-05-28 12:05:54 +020010755 intel_dump_pipe_config(to_intel_crtc(crtc), pipe_config,
10756 "[modeset]");
Ville Syrjälä50741ab2014-01-10 11:28:07 +020010757 to_intel_crtc(crtc)->new_config = pipe_config;
Daniel Vettera6778b32012-07-02 09:56:42 +020010758 }
10759
Jesse Barnes30a970c2013-11-04 13:48:12 -080010760 /*
10761 * See if the config requires any additional preparation, e.g.
10762 * to adjust global state with pipes off. We need to do this
10763 * here so we can get the modeset_pipe updated config for the new
10764 * mode set on this crtc. For other crtcs we need to use the
10765 * adjusted_mode bits in the crtc directly.
10766 */
Ville Syrjäläc164f832013-11-05 22:34:12 +020010767 if (IS_VALLEYVIEW(dev)) {
Ville Syrjälä2f2d7aa2014-01-10 11:28:08 +020010768 valleyview_modeset_global_pipes(dev, &prepare_pipes);
Jesse Barnes30a970c2013-11-04 13:48:12 -080010769
Ville Syrjäläc164f832013-11-05 22:34:12 +020010770 /* may have added more to prepare_pipes than we should */
10771 prepare_pipes &= ~disable_pipes;
10772 }
10773
Daniel Vetter460da9162013-03-27 00:44:51 +010010774 for_each_intel_crtc_masked(dev, disable_pipes, intel_crtc)
10775 intel_crtc_disable(&intel_crtc->base);
10776
Daniel Vetterea9d7582012-07-10 10:42:52 +020010777 for_each_intel_crtc_masked(dev, prepare_pipes, intel_crtc) {
10778 if (intel_crtc->base.enabled)
10779 dev_priv->display.crtc_disable(&intel_crtc->base);
10780 }
Daniel Vettera6778b32012-07-02 09:56:42 +020010781
Daniel Vetter6c4c86f2012-09-10 21:58:30 +020010782 /* crtc->mode is already used by the ->mode_set callbacks, hence we need
10783 * to set it here already despite that we pass it down the callchain.
10784 */
Daniel Vetterb8cecdf2013-03-27 00:44:50 +010010785 if (modeset_pipes) {
Daniel Vetter25c5b262012-07-08 22:08:04 +020010786 crtc->mode = *mode;
Daniel Vetterb8cecdf2013-03-27 00:44:50 +010010787 /* mode_set/enable/disable functions rely on a correct pipe
10788 * config. */
10789 to_intel_crtc(crtc)->config = *pipe_config;
Ville Syrjälä50741ab2014-01-10 11:28:07 +020010790 to_intel_crtc(crtc)->new_config = &to_intel_crtc(crtc)->config;
Ville Syrjäläc326c0a2013-10-28 12:53:41 +020010791
10792 /*
10793 * Calculate and store various constants which
10794 * are later needed by vblank and swap-completion
10795 * timestamping. They are derived from true hwmode.
10796 */
10797 drm_calc_timestamping_constants(crtc,
10798 &pipe_config->adjusted_mode);
Daniel Vetterb8cecdf2013-03-27 00:44:50 +010010799 }
Daniel Vetter7758a112012-07-08 19:40:39 +020010800
Daniel Vetterea9d7582012-07-10 10:42:52 +020010801 /* Only after disabling all output pipelines that will be changed can we
10802 * update the the output configuration. */
10803 intel_modeset_update_state(dev, prepare_pipes);
10804
Daniel Vetter47fab732012-10-26 10:58:18 +020010805 if (dev_priv->display.modeset_global_resources)
10806 dev_priv->display.modeset_global_resources(dev);
10807
Daniel Vettera6778b32012-07-02 09:56:42 +020010808 /* Set up the DPLL and any encoders state that needs to adjust or depend
10809 * on the DPLL.
10810 */
Daniel Vetter25c5b262012-07-08 22:08:04 +020010811 for_each_intel_crtc_masked(dev, modeset_pipes, intel_crtc) {
Matt Roper2ff8fde2014-07-08 07:50:07 -070010812 struct drm_framebuffer *old_fb = crtc->primary->fb;
10813 struct drm_i915_gem_object *old_obj = intel_fb_obj(old_fb);
10814 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
Daniel Vetter4c107942014-04-24 23:55:05 +020010815
10816 mutex_lock(&dev->struct_mutex);
10817 ret = intel_pin_and_fence_fb_obj(dev,
Daniel Vettera071fa02014-06-18 23:28:09 +020010818 obj,
Daniel Vetter4c107942014-04-24 23:55:05 +020010819 NULL);
10820 if (ret != 0) {
10821 DRM_ERROR("pin & fence failed\n");
10822 mutex_unlock(&dev->struct_mutex);
10823 goto done;
10824 }
Matt Roper2ff8fde2014-07-08 07:50:07 -070010825 if (old_fb)
Daniel Vettera071fa02014-06-18 23:28:09 +020010826 intel_unpin_fb_obj(old_obj);
Daniel Vettera071fa02014-06-18 23:28:09 +020010827 i915_gem_track_fb(old_obj, obj,
10828 INTEL_FRONTBUFFER_PRIMARY(intel_crtc->pipe));
Daniel Vetter4c107942014-04-24 23:55:05 +020010829 mutex_unlock(&dev->struct_mutex);
10830
10831 crtc->primary->fb = fb;
10832 crtc->x = x;
10833 crtc->y = y;
10834
Daniel Vetter4271b752014-04-24 23:55:00 +020010835 ret = dev_priv->display.crtc_mode_set(&intel_crtc->base,
10836 x, y, fb);
Chris Wilsonc0c36b942012-12-19 16:08:43 +000010837 if (ret)
10838 goto done;
Daniel Vettera6778b32012-07-02 09:56:42 +020010839 }
10840
10841 /* Now enable the clocks, plane, pipe, and connectors that we set up. */
Ville Syrjälä80715b22014-05-15 20:23:23 +030010842 for_each_intel_crtc_masked(dev, prepare_pipes, intel_crtc) {
10843 update_scanline_offset(intel_crtc);
10844
Daniel Vetter25c5b262012-07-08 22:08:04 +020010845 dev_priv->display.crtc_enable(&intel_crtc->base);
Ville Syrjälä80715b22014-05-15 20:23:23 +030010846 }
Daniel Vettera6778b32012-07-02 09:56:42 +020010847
Daniel Vettera6778b32012-07-02 09:56:42 +020010848 /* FIXME: add subpixel order */
10849done:
Ville Syrjälä4b4b9232013-10-26 17:59:30 +030010850 if (ret && crtc->enabled)
Tim Gardner3ac18232012-12-07 07:54:26 -070010851 crtc->mode = *saved_mode;
Daniel Vettera6778b32012-07-02 09:56:42 +020010852
Tim Gardner3ac18232012-12-07 07:54:26 -070010853out:
Daniel Vetterb8cecdf2013-03-27 00:44:50 +010010854 kfree(pipe_config);
Tim Gardner3ac18232012-12-07 07:54:26 -070010855 kfree(saved_mode);
Daniel Vettera6778b32012-07-02 09:56:42 +020010856 return ret;
10857}
10858
Damien Lespiaue7457a92013-08-08 22:28:59 +010010859static int intel_set_mode(struct drm_crtc *crtc,
10860 struct drm_display_mode *mode,
10861 int x, int y, struct drm_framebuffer *fb)
Daniel Vetterf30da182013-04-11 20:22:50 +020010862{
10863 int ret;
10864
10865 ret = __intel_set_mode(crtc, mode, x, y, fb);
10866
10867 if (ret == 0)
10868 intel_modeset_check_state(crtc->dev);
10869
10870 return ret;
10871}
10872
Chris Wilsonc0c36b942012-12-19 16:08:43 +000010873void intel_crtc_restore_mode(struct drm_crtc *crtc)
10874{
Matt Roperf4510a22014-04-01 15:22:40 -070010875 intel_set_mode(crtc, &crtc->mode, crtc->x, crtc->y, crtc->primary->fb);
Chris Wilsonc0c36b942012-12-19 16:08:43 +000010876}
10877
Daniel Vetter25c5b262012-07-08 22:08:04 +020010878#undef for_each_intel_crtc_masked
10879
Daniel Vetterd9e55602012-07-04 22:16:09 +020010880static void intel_set_config_free(struct intel_set_config *config)
10881{
10882 if (!config)
10883 return;
10884
Daniel Vetter1aa4b622012-07-05 16:20:48 +020010885 kfree(config->save_connector_encoders);
10886 kfree(config->save_encoder_crtcs);
Ville Syrjälä76688512014-01-10 11:28:06 +020010887 kfree(config->save_crtc_enabled);
Daniel Vetterd9e55602012-07-04 22:16:09 +020010888 kfree(config);
10889}
10890
Daniel Vetter85f9eb72012-07-04 22:24:08 +020010891static int intel_set_config_save_state(struct drm_device *dev,
10892 struct intel_set_config *config)
10893{
Ville Syrjälä76688512014-01-10 11:28:06 +020010894 struct drm_crtc *crtc;
Daniel Vetter85f9eb72012-07-04 22:24:08 +020010895 struct drm_encoder *encoder;
10896 struct drm_connector *connector;
10897 int count;
10898
Ville Syrjälä76688512014-01-10 11:28:06 +020010899 config->save_crtc_enabled =
10900 kcalloc(dev->mode_config.num_crtc,
10901 sizeof(bool), GFP_KERNEL);
10902 if (!config->save_crtc_enabled)
10903 return -ENOMEM;
10904
Daniel Vetter1aa4b622012-07-05 16:20:48 +020010905 config->save_encoder_crtcs =
10906 kcalloc(dev->mode_config.num_encoder,
10907 sizeof(struct drm_crtc *), GFP_KERNEL);
10908 if (!config->save_encoder_crtcs)
Daniel Vetter85f9eb72012-07-04 22:24:08 +020010909 return -ENOMEM;
10910
Daniel Vetter1aa4b622012-07-05 16:20:48 +020010911 config->save_connector_encoders =
10912 kcalloc(dev->mode_config.num_connector,
10913 sizeof(struct drm_encoder *), GFP_KERNEL);
10914 if (!config->save_connector_encoders)
Daniel Vetter85f9eb72012-07-04 22:24:08 +020010915 return -ENOMEM;
10916
10917 /* Copy data. Note that driver private data is not affected.
10918 * Should anything bad happen only the expected state is
10919 * restored, not the drivers personal bookkeeping.
10920 */
10921 count = 0;
Damien Lespiau70e1e0e2014-05-13 23:32:24 +010010922 for_each_crtc(dev, crtc) {
Ville Syrjälä76688512014-01-10 11:28:06 +020010923 config->save_crtc_enabled[count++] = crtc->enabled;
10924 }
10925
10926 count = 0;
Daniel Vetter85f9eb72012-07-04 22:24:08 +020010927 list_for_each_entry(encoder, &dev->mode_config.encoder_list, head) {
Daniel Vetter1aa4b622012-07-05 16:20:48 +020010928 config->save_encoder_crtcs[count++] = encoder->crtc;
Daniel Vetter85f9eb72012-07-04 22:24:08 +020010929 }
10930
10931 count = 0;
10932 list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
Daniel Vetter1aa4b622012-07-05 16:20:48 +020010933 config->save_connector_encoders[count++] = connector->encoder;
Daniel Vetter85f9eb72012-07-04 22:24:08 +020010934 }
10935
10936 return 0;
10937}
10938
10939static void intel_set_config_restore_state(struct drm_device *dev,
10940 struct intel_set_config *config)
10941{
Ville Syrjälä76688512014-01-10 11:28:06 +020010942 struct intel_crtc *crtc;
Daniel Vetter9a935852012-07-05 22:34:27 +020010943 struct intel_encoder *encoder;
10944 struct intel_connector *connector;
Daniel Vetter85f9eb72012-07-04 22:24:08 +020010945 int count;
10946
10947 count = 0;
Damien Lespiaud3fcc802014-05-13 23:32:22 +010010948 for_each_intel_crtc(dev, crtc) {
Ville Syrjälä76688512014-01-10 11:28:06 +020010949 crtc->new_enabled = config->save_crtc_enabled[count++];
Ville Syrjälä7bd0a8e2014-01-14 14:31:38 +020010950
10951 if (crtc->new_enabled)
10952 crtc->new_config = &crtc->config;
10953 else
10954 crtc->new_config = NULL;
Ville Syrjälä76688512014-01-10 11:28:06 +020010955 }
10956
10957 count = 0;
Daniel Vetter9a935852012-07-05 22:34:27 +020010958 list_for_each_entry(encoder, &dev->mode_config.encoder_list, base.head) {
10959 encoder->new_crtc =
10960 to_intel_crtc(config->save_encoder_crtcs[count++]);
Daniel Vetter85f9eb72012-07-04 22:24:08 +020010961 }
10962
10963 count = 0;
Daniel Vetter9a935852012-07-05 22:34:27 +020010964 list_for_each_entry(connector, &dev->mode_config.connector_list, base.head) {
10965 connector->new_encoder =
10966 to_intel_encoder(config->save_connector_encoders[count++]);
Daniel Vetter85f9eb72012-07-04 22:24:08 +020010967 }
10968}
10969
Imre Deake3de42b2013-05-03 19:44:07 +020010970static bool
Chris Wilson2e57f472013-07-17 12:14:40 +010010971is_crtc_connector_off(struct drm_mode_set *set)
Imre Deake3de42b2013-05-03 19:44:07 +020010972{
10973 int i;
10974
Chris Wilson2e57f472013-07-17 12:14:40 +010010975 if (set->num_connectors == 0)
10976 return false;
10977
10978 if (WARN_ON(set->connectors == NULL))
10979 return false;
10980
10981 for (i = 0; i < set->num_connectors; i++)
10982 if (set->connectors[i]->encoder &&
10983 set->connectors[i]->encoder->crtc == set->crtc &&
10984 set->connectors[i]->dpms != DRM_MODE_DPMS_ON)
Imre Deake3de42b2013-05-03 19:44:07 +020010985 return true;
10986
10987 return false;
10988}
10989
Daniel Vetter5e2b5842012-07-04 22:41:29 +020010990static void
10991intel_set_config_compute_mode_changes(struct drm_mode_set *set,
10992 struct intel_set_config *config)
10993{
10994
10995 /* We should be able to check here if the fb has the same properties
10996 * and then just flip_or_move it */
Chris Wilson2e57f472013-07-17 12:14:40 +010010997 if (is_crtc_connector_off(set)) {
10998 config->mode_changed = true;
Matt Roperf4510a22014-04-01 15:22:40 -070010999 } else if (set->crtc->primary->fb != set->fb) {
Matt Roper3b150f02014-05-29 08:06:53 -070011000 /*
11001 * If we have no fb, we can only flip as long as the crtc is
11002 * active, otherwise we need a full mode set. The crtc may
11003 * be active if we've only disabled the primary plane, or
11004 * in fastboot situations.
11005 */
Matt Roperf4510a22014-04-01 15:22:40 -070011006 if (set->crtc->primary->fb == NULL) {
Jesse Barnes319d9822013-06-26 01:38:19 +030011007 struct intel_crtc *intel_crtc =
11008 to_intel_crtc(set->crtc);
11009
Matt Roper3b150f02014-05-29 08:06:53 -070011010 if (intel_crtc->active) {
Jesse Barnes319d9822013-06-26 01:38:19 +030011011 DRM_DEBUG_KMS("crtc has no fb, will flip\n");
11012 config->fb_changed = true;
11013 } else {
11014 DRM_DEBUG_KMS("inactive crtc, full mode set\n");
11015 config->mode_changed = true;
11016 }
Daniel Vetter5e2b5842012-07-04 22:41:29 +020011017 } else if (set->fb == NULL) {
11018 config->mode_changed = true;
Daniel Vetter72f49012013-03-28 16:01:35 +010011019 } else if (set->fb->pixel_format !=
Matt Roperf4510a22014-04-01 15:22:40 -070011020 set->crtc->primary->fb->pixel_format) {
Daniel Vetter5e2b5842012-07-04 22:41:29 +020011021 config->mode_changed = true;
Imre Deake3de42b2013-05-03 19:44:07 +020011022 } else {
Daniel Vetter5e2b5842012-07-04 22:41:29 +020011023 config->fb_changed = true;
Imre Deake3de42b2013-05-03 19:44:07 +020011024 }
Daniel Vetter5e2b5842012-07-04 22:41:29 +020011025 }
11026
Daniel Vetter835c5872012-07-10 18:11:08 +020011027 if (set->fb && (set->x != set->crtc->x || set->y != set->crtc->y))
Daniel Vetter5e2b5842012-07-04 22:41:29 +020011028 config->fb_changed = true;
11029
11030 if (set->mode && !drm_mode_equal(set->mode, &set->crtc->mode)) {
11031 DRM_DEBUG_KMS("modes are different, full mode set\n");
11032 drm_mode_debug_printmodeline(&set->crtc->mode);
11033 drm_mode_debug_printmodeline(set->mode);
11034 config->mode_changed = true;
11035 }
Chris Wilsona1d95702013-08-13 18:48:47 +010011036
11037 DRM_DEBUG_KMS("computed changes for [CRTC:%d], mode_changed=%d, fb_changed=%d\n",
11038 set->crtc->base.id, config->mode_changed, config->fb_changed);
Daniel Vetter5e2b5842012-07-04 22:41:29 +020011039}
11040
Daniel Vetter2e431052012-07-04 22:42:15 +020011041static int
Daniel Vetter9a935852012-07-05 22:34:27 +020011042intel_modeset_stage_output_state(struct drm_device *dev,
11043 struct drm_mode_set *set,
11044 struct intel_set_config *config)
Daniel Vetter50f56112012-07-02 09:35:43 +020011045{
Daniel Vetter9a935852012-07-05 22:34:27 +020011046 struct intel_connector *connector;
11047 struct intel_encoder *encoder;
Ville Syrjälä76688512014-01-10 11:28:06 +020011048 struct intel_crtc *crtc;
Paulo Zanonif3f08572013-08-12 14:56:53 -030011049 int ro;
Daniel Vetter50f56112012-07-02 09:35:43 +020011050
Damien Lespiau9abdda72013-02-13 13:29:23 +000011051 /* The upper layers ensure that we either disable a crtc or have a list
Daniel Vetter9a935852012-07-05 22:34:27 +020011052 * of connectors. For paranoia, double-check this. */
11053 WARN_ON(!set->fb && (set->num_connectors != 0));
11054 WARN_ON(set->fb && (set->num_connectors == 0));
11055
Daniel Vetter9a935852012-07-05 22:34:27 +020011056 list_for_each_entry(connector, &dev->mode_config.connector_list,
11057 base.head) {
11058 /* Otherwise traverse passed in connector list and get encoders
11059 * for them. */
Daniel Vetter50f56112012-07-02 09:35:43 +020011060 for (ro = 0; ro < set->num_connectors; ro++) {
Daniel Vetter9a935852012-07-05 22:34:27 +020011061 if (set->connectors[ro] == &connector->base) {
11062 connector->new_encoder = connector->encoder;
Daniel Vetter50f56112012-07-02 09:35:43 +020011063 break;
11064 }
11065 }
11066
Daniel Vetter9a935852012-07-05 22:34:27 +020011067 /* If we disable the crtc, disable all its connectors. Also, if
11068 * the connector is on the changing crtc but not on the new
11069 * connector list, disable it. */
11070 if ((!set->fb || ro == set->num_connectors) &&
11071 connector->base.encoder &&
11072 connector->base.encoder->crtc == set->crtc) {
11073 connector->new_encoder = NULL;
11074
11075 DRM_DEBUG_KMS("[CONNECTOR:%d:%s] to [NOCRTC]\n",
11076 connector->base.base.id,
Jani Nikulac23cc412014-06-03 14:56:17 +030011077 connector->base.name);
Daniel Vetter9a935852012-07-05 22:34:27 +020011078 }
11079
11080
11081 if (&connector->new_encoder->base != connector->base.encoder) {
Daniel Vetter50f56112012-07-02 09:35:43 +020011082 DRM_DEBUG_KMS("encoder changed, full mode switch\n");
Daniel Vetter5e2b5842012-07-04 22:41:29 +020011083 config->mode_changed = true;
Daniel Vetter50f56112012-07-02 09:35:43 +020011084 }
Daniel Vetter9a935852012-07-05 22:34:27 +020011085 }
11086 /* connector->new_encoder is now updated for all connectors. */
11087
11088 /* Update crtc of enabled connectors. */
Daniel Vetter9a935852012-07-05 22:34:27 +020011089 list_for_each_entry(connector, &dev->mode_config.connector_list,
11090 base.head) {
Ville Syrjälä76688512014-01-10 11:28:06 +020011091 struct drm_crtc *new_crtc;
11092
Daniel Vetter9a935852012-07-05 22:34:27 +020011093 if (!connector->new_encoder)
Daniel Vetter50f56112012-07-02 09:35:43 +020011094 continue;
11095
Daniel Vetter9a935852012-07-05 22:34:27 +020011096 new_crtc = connector->new_encoder->base.crtc;
Daniel Vetter50f56112012-07-02 09:35:43 +020011097
11098 for (ro = 0; ro < set->num_connectors; ro++) {
Daniel Vetter9a935852012-07-05 22:34:27 +020011099 if (set->connectors[ro] == &connector->base)
Daniel Vetter50f56112012-07-02 09:35:43 +020011100 new_crtc = set->crtc;
11101 }
11102
11103 /* Make sure the new CRTC will work with the encoder */
Thierry Reding14509912014-01-13 12:00:22 +010011104 if (!drm_encoder_crtc_ok(&connector->new_encoder->base,
11105 new_crtc)) {
Daniel Vetter5e2b5842012-07-04 22:41:29 +020011106 return -EINVAL;
Daniel Vetter50f56112012-07-02 09:35:43 +020011107 }
Daniel Vetter9a935852012-07-05 22:34:27 +020011108 connector->encoder->new_crtc = to_intel_crtc(new_crtc);
11109
11110 DRM_DEBUG_KMS("[CONNECTOR:%d:%s] to [CRTC:%d]\n",
11111 connector->base.base.id,
Jani Nikulac23cc412014-06-03 14:56:17 +030011112 connector->base.name,
Daniel Vetter9a935852012-07-05 22:34:27 +020011113 new_crtc->base.id);
11114 }
11115
11116 /* Check for any encoders that needs to be disabled. */
11117 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
11118 base.head) {
Paulo Zanoni5a65f352014-01-07 14:55:53 -020011119 int num_connectors = 0;
Daniel Vetter9a935852012-07-05 22:34:27 +020011120 list_for_each_entry(connector,
11121 &dev->mode_config.connector_list,
11122 base.head) {
11123 if (connector->new_encoder == encoder) {
11124 WARN_ON(!connector->new_encoder->new_crtc);
Paulo Zanoni5a65f352014-01-07 14:55:53 -020011125 num_connectors++;
Daniel Vetter9a935852012-07-05 22:34:27 +020011126 }
11127 }
Paulo Zanoni5a65f352014-01-07 14:55:53 -020011128
11129 if (num_connectors == 0)
11130 encoder->new_crtc = NULL;
11131 else if (num_connectors > 1)
11132 return -EINVAL;
11133
Daniel Vetter9a935852012-07-05 22:34:27 +020011134 /* Only now check for crtc changes so we don't miss encoders
11135 * that will be disabled. */
11136 if (&encoder->new_crtc->base != encoder->base.crtc) {
Daniel Vetter50f56112012-07-02 09:35:43 +020011137 DRM_DEBUG_KMS("crtc changed, full mode switch\n");
Daniel Vetter5e2b5842012-07-04 22:41:29 +020011138 config->mode_changed = true;
Daniel Vetter50f56112012-07-02 09:35:43 +020011139 }
11140 }
Daniel Vetter9a935852012-07-05 22:34:27 +020011141 /* Now we've also updated encoder->new_crtc for all encoders. */
Daniel Vetter50f56112012-07-02 09:35:43 +020011142
Damien Lespiaud3fcc802014-05-13 23:32:22 +010011143 for_each_intel_crtc(dev, crtc) {
Ville Syrjälä76688512014-01-10 11:28:06 +020011144 crtc->new_enabled = false;
11145
11146 list_for_each_entry(encoder,
11147 &dev->mode_config.encoder_list,
11148 base.head) {
11149 if (encoder->new_crtc == crtc) {
11150 crtc->new_enabled = true;
11151 break;
11152 }
11153 }
11154
11155 if (crtc->new_enabled != crtc->base.enabled) {
11156 DRM_DEBUG_KMS("crtc %sabled, full mode switch\n",
11157 crtc->new_enabled ? "en" : "dis");
11158 config->mode_changed = true;
11159 }
Ville Syrjälä7bd0a8e2014-01-14 14:31:38 +020011160
11161 if (crtc->new_enabled)
11162 crtc->new_config = &crtc->config;
11163 else
11164 crtc->new_config = NULL;
Ville Syrjälä76688512014-01-10 11:28:06 +020011165 }
11166
Daniel Vetter2e431052012-07-04 22:42:15 +020011167 return 0;
11168}
11169
Ville Syrjälä7d00a1f2014-01-10 11:28:09 +020011170static void disable_crtc_nofb(struct intel_crtc *crtc)
11171{
11172 struct drm_device *dev = crtc->base.dev;
11173 struct intel_encoder *encoder;
11174 struct intel_connector *connector;
11175
11176 DRM_DEBUG_KMS("Trying to restore without FB -> disabling pipe %c\n",
11177 pipe_name(crtc->pipe));
11178
11179 list_for_each_entry(connector, &dev->mode_config.connector_list, base.head) {
11180 if (connector->new_encoder &&
11181 connector->new_encoder->new_crtc == crtc)
11182 connector->new_encoder = NULL;
11183 }
11184
11185 list_for_each_entry(encoder, &dev->mode_config.encoder_list, base.head) {
11186 if (encoder->new_crtc == crtc)
11187 encoder->new_crtc = NULL;
11188 }
11189
11190 crtc->new_enabled = false;
Ville Syrjälä7bd0a8e2014-01-14 14:31:38 +020011191 crtc->new_config = NULL;
Ville Syrjälä7d00a1f2014-01-10 11:28:09 +020011192}
11193
Daniel Vetter2e431052012-07-04 22:42:15 +020011194static int intel_crtc_set_config(struct drm_mode_set *set)
11195{
11196 struct drm_device *dev;
Daniel Vetter2e431052012-07-04 22:42:15 +020011197 struct drm_mode_set save_set;
11198 struct intel_set_config *config;
11199 int ret;
Daniel Vetter2e431052012-07-04 22:42:15 +020011200
Daniel Vetter8d3e3752012-07-05 16:09:09 +020011201 BUG_ON(!set);
11202 BUG_ON(!set->crtc);
11203 BUG_ON(!set->crtc->helper_private);
Daniel Vetter2e431052012-07-04 22:42:15 +020011204
Daniel Vetter7e53f3a2013-01-21 10:52:17 +010011205 /* Enforce sane interface api - has been abused by the fb helper. */
11206 BUG_ON(!set->mode && set->fb);
11207 BUG_ON(set->fb && set->num_connectors == 0);
Daniel Vetter431e50f2012-07-10 17:53:42 +020011208
Daniel Vetter2e431052012-07-04 22:42:15 +020011209 if (set->fb) {
11210 DRM_DEBUG_KMS("[CRTC:%d] [FB:%d] #connectors=%d (x y) (%i %i)\n",
11211 set->crtc->base.id, set->fb->base.id,
11212 (int)set->num_connectors, set->x, set->y);
11213 } else {
11214 DRM_DEBUG_KMS("[CRTC:%d] [NOFB]\n", set->crtc->base.id);
Daniel Vetter2e431052012-07-04 22:42:15 +020011215 }
11216
11217 dev = set->crtc->dev;
11218
11219 ret = -ENOMEM;
11220 config = kzalloc(sizeof(*config), GFP_KERNEL);
11221 if (!config)
11222 goto out_config;
11223
11224 ret = intel_set_config_save_state(dev, config);
11225 if (ret)
11226 goto out_config;
11227
11228 save_set.crtc = set->crtc;
11229 save_set.mode = &set->crtc->mode;
11230 save_set.x = set->crtc->x;
11231 save_set.y = set->crtc->y;
Matt Roperf4510a22014-04-01 15:22:40 -070011232 save_set.fb = set->crtc->primary->fb;
Daniel Vetter2e431052012-07-04 22:42:15 +020011233
11234 /* Compute whether we need a full modeset, only an fb base update or no
11235 * change at all. In the future we might also check whether only the
11236 * mode changed, e.g. for LVDS where we only change the panel fitter in
11237 * such cases. */
11238 intel_set_config_compute_mode_changes(set, config);
11239
Daniel Vetter9a935852012-07-05 22:34:27 +020011240 ret = intel_modeset_stage_output_state(dev, set, config);
Daniel Vetter2e431052012-07-04 22:42:15 +020011241 if (ret)
11242 goto fail;
11243
Daniel Vetter5e2b5842012-07-04 22:41:29 +020011244 if (config->mode_changed) {
Chris Wilsonc0c36b942012-12-19 16:08:43 +000011245 ret = intel_set_mode(set->crtc, set->mode,
11246 set->x, set->y, set->fb);
Daniel Vetter5e2b5842012-07-04 22:41:29 +020011247 } else if (config->fb_changed) {
Matt Roper3b150f02014-05-29 08:06:53 -070011248 struct drm_i915_private *dev_priv = dev->dev_private;
11249 struct intel_crtc *intel_crtc = to_intel_crtc(set->crtc);
11250
Ville Syrjälä4878cae2013-02-18 19:08:48 +020011251 intel_crtc_wait_for_pending_flips(set->crtc);
11252
Daniel Vetter4f660f42012-07-02 09:47:37 +020011253 ret = intel_pipe_set_base(set->crtc,
Daniel Vetter94352cf2012-07-05 22:51:56 +020011254 set->x, set->y, set->fb);
Matt Roper3b150f02014-05-29 08:06:53 -070011255
11256 /*
11257 * We need to make sure the primary plane is re-enabled if it
11258 * has previously been turned off.
11259 */
11260 if (!intel_crtc->primary_enabled && ret == 0) {
11261 WARN_ON(!intel_crtc->active);
11262 intel_enable_primary_hw_plane(dev_priv, intel_crtc->plane,
11263 intel_crtc->pipe);
11264 }
11265
Jesse Barnes7ca51a32014-01-07 13:50:49 -080011266 /*
11267 * In the fastboot case this may be our only check of the
11268 * state after boot. It would be better to only do it on
11269 * the first update, but we don't have a nice way of doing that
11270 * (and really, set_config isn't used much for high freq page
11271 * flipping, so increasing its cost here shouldn't be a big
11272 * deal).
11273 */
Jani Nikulad330a952014-01-21 11:24:25 +020011274 if (i915.fastboot && ret == 0)
Jesse Barnes7ca51a32014-01-07 13:50:49 -080011275 intel_modeset_check_state(set->crtc->dev);
Daniel Vetter50f56112012-07-02 09:35:43 +020011276 }
11277
Chris Wilson2d05eae2013-05-03 17:36:25 +010011278 if (ret) {
Daniel Vetterbf67dfe2013-06-25 11:06:52 +020011279 DRM_DEBUG_KMS("failed to set mode on [CRTC:%d], err = %d\n",
11280 set->crtc->base.id, ret);
Daniel Vetter50f56112012-07-02 09:35:43 +020011281fail:
Chris Wilson2d05eae2013-05-03 17:36:25 +010011282 intel_set_config_restore_state(dev, config);
Daniel Vetter50f56112012-07-02 09:35:43 +020011283
Ville Syrjälä7d00a1f2014-01-10 11:28:09 +020011284 /*
11285 * HACK: if the pipe was on, but we didn't have a framebuffer,
11286 * force the pipe off to avoid oopsing in the modeset code
11287 * due to fb==NULL. This should only happen during boot since
11288 * we don't yet reconstruct the FB from the hardware state.
11289 */
11290 if (to_intel_crtc(save_set.crtc)->new_enabled && !save_set.fb)
11291 disable_crtc_nofb(to_intel_crtc(save_set.crtc));
11292
Chris Wilson2d05eae2013-05-03 17:36:25 +010011293 /* Try to restore the config */
11294 if (config->mode_changed &&
11295 intel_set_mode(save_set.crtc, save_set.mode,
11296 save_set.x, save_set.y, save_set.fb))
11297 DRM_ERROR("failed to restore config after modeset failure\n");
11298 }
Daniel Vetter50f56112012-07-02 09:35:43 +020011299
Daniel Vetterd9e55602012-07-04 22:16:09 +020011300out_config:
11301 intel_set_config_free(config);
Daniel Vetter50f56112012-07-02 09:35:43 +020011302 return ret;
11303}
11304
Chris Wilsonf6e5b162011-04-12 18:06:51 +010011305static const struct drm_crtc_funcs intel_crtc_funcs = {
Chris Wilsonf6e5b162011-04-12 18:06:51 +010011306 .gamma_set = intel_crtc_gamma_set,
Daniel Vetter50f56112012-07-02 09:35:43 +020011307 .set_config = intel_crtc_set_config,
Chris Wilsonf6e5b162011-04-12 18:06:51 +010011308 .destroy = intel_crtc_destroy,
11309 .page_flip = intel_crtc_page_flip,
11310};
11311
Daniel Vetter53589012013-06-05 13:34:16 +020011312static bool ibx_pch_dpll_get_hw_state(struct drm_i915_private *dev_priv,
11313 struct intel_shared_dpll *pll,
11314 struct intel_dpll_hw_state *hw_state)
Jesse Barnesee7b9f92012-04-20 17:11:53 +010011315{
Daniel Vetter53589012013-06-05 13:34:16 +020011316 uint32_t val;
11317
Paulo Zanonibd2bb1b2014-07-04 11:27:38 -030011318 if (!intel_display_power_enabled(dev_priv, POWER_DOMAIN_PLLS))
11319 return false;
11320
Daniel Vetter53589012013-06-05 13:34:16 +020011321 val = I915_READ(PCH_DPLL(pll->id));
Daniel Vetter66e985c2013-06-05 13:34:20 +020011322 hw_state->dpll = val;
11323 hw_state->fp0 = I915_READ(PCH_FP0(pll->id));
11324 hw_state->fp1 = I915_READ(PCH_FP1(pll->id));
Daniel Vetter53589012013-06-05 13:34:16 +020011325
11326 return val & DPLL_VCO_ENABLE;
11327}
11328
Daniel Vetter15bdd4c2013-06-05 13:34:23 +020011329static void ibx_pch_dpll_mode_set(struct drm_i915_private *dev_priv,
11330 struct intel_shared_dpll *pll)
11331{
11332 I915_WRITE(PCH_FP0(pll->id), pll->hw_state.fp0);
11333 I915_WRITE(PCH_FP1(pll->id), pll->hw_state.fp1);
11334}
11335
Daniel Vettere7b903d2013-06-05 13:34:14 +020011336static void ibx_pch_dpll_enable(struct drm_i915_private *dev_priv,
11337 struct intel_shared_dpll *pll)
11338{
Daniel Vettere7b903d2013-06-05 13:34:14 +020011339 /* PCH refclock must be enabled first */
Paulo Zanoni89eff4b2014-01-08 11:12:28 -020011340 ibx_assert_pch_refclk_enabled(dev_priv);
Daniel Vettere7b903d2013-06-05 13:34:14 +020011341
Daniel Vetter15bdd4c2013-06-05 13:34:23 +020011342 I915_WRITE(PCH_DPLL(pll->id), pll->hw_state.dpll);
11343
11344 /* Wait for the clocks to stabilize. */
11345 POSTING_READ(PCH_DPLL(pll->id));
11346 udelay(150);
11347
11348 /* The pixel multiplier can only be updated once the
11349 * DPLL is enabled and the clocks are stable.
11350 *
11351 * So write it again.
11352 */
11353 I915_WRITE(PCH_DPLL(pll->id), pll->hw_state.dpll);
11354 POSTING_READ(PCH_DPLL(pll->id));
Daniel Vettere7b903d2013-06-05 13:34:14 +020011355 udelay(200);
11356}
11357
11358static void ibx_pch_dpll_disable(struct drm_i915_private *dev_priv,
11359 struct intel_shared_dpll *pll)
11360{
11361 struct drm_device *dev = dev_priv->dev;
11362 struct intel_crtc *crtc;
Daniel Vettere7b903d2013-06-05 13:34:14 +020011363
11364 /* Make sure no transcoder isn't still depending on us. */
Damien Lespiaud3fcc802014-05-13 23:32:22 +010011365 for_each_intel_crtc(dev, crtc) {
Daniel Vettere7b903d2013-06-05 13:34:14 +020011366 if (intel_crtc_to_shared_dpll(crtc) == pll)
11367 assert_pch_transcoder_disabled(dev_priv, crtc->pipe);
11368 }
11369
Daniel Vetter15bdd4c2013-06-05 13:34:23 +020011370 I915_WRITE(PCH_DPLL(pll->id), 0);
11371 POSTING_READ(PCH_DPLL(pll->id));
Daniel Vettere7b903d2013-06-05 13:34:14 +020011372 udelay(200);
11373}
11374
Daniel Vetter46edb022013-06-05 13:34:12 +020011375static char *ibx_pch_dpll_names[] = {
11376 "PCH DPLL A",
11377 "PCH DPLL B",
11378};
11379
Daniel Vetter7c74ade2013-06-05 13:34:11 +020011380static void ibx_pch_dpll_init(struct drm_device *dev)
Jesse Barnesee7b9f92012-04-20 17:11:53 +010011381{
Daniel Vettere7b903d2013-06-05 13:34:14 +020011382 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnesee7b9f92012-04-20 17:11:53 +010011383 int i;
11384
Daniel Vetter7c74ade2013-06-05 13:34:11 +020011385 dev_priv->num_shared_dpll = 2;
Jesse Barnesee7b9f92012-04-20 17:11:53 +010011386
Daniel Vettere72f9fb2013-06-05 13:34:06 +020011387 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
Daniel Vetter46edb022013-06-05 13:34:12 +020011388 dev_priv->shared_dplls[i].id = i;
11389 dev_priv->shared_dplls[i].name = ibx_pch_dpll_names[i];
Daniel Vetter15bdd4c2013-06-05 13:34:23 +020011390 dev_priv->shared_dplls[i].mode_set = ibx_pch_dpll_mode_set;
Daniel Vettere7b903d2013-06-05 13:34:14 +020011391 dev_priv->shared_dplls[i].enable = ibx_pch_dpll_enable;
11392 dev_priv->shared_dplls[i].disable = ibx_pch_dpll_disable;
Daniel Vetter53589012013-06-05 13:34:16 +020011393 dev_priv->shared_dplls[i].get_hw_state =
11394 ibx_pch_dpll_get_hw_state;
Jesse Barnesee7b9f92012-04-20 17:11:53 +010011395 }
11396}
11397
Daniel Vetter7c74ade2013-06-05 13:34:11 +020011398static void intel_shared_dpll_init(struct drm_device *dev)
11399{
Daniel Vettere7b903d2013-06-05 13:34:14 +020011400 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter7c74ade2013-06-05 13:34:11 +020011401
Daniel Vetter9cd86932014-06-25 22:01:57 +030011402 if (HAS_DDI(dev))
11403 intel_ddi_pll_init(dev);
11404 else if (HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev))
Daniel Vetter7c74ade2013-06-05 13:34:11 +020011405 ibx_pch_dpll_init(dev);
11406 else
11407 dev_priv->num_shared_dpll = 0;
11408
11409 BUG_ON(dev_priv->num_shared_dpll > I915_NUM_PLLS);
Daniel Vetter7c74ade2013-06-05 13:34:11 +020011410}
11411
Matt Roper465c1202014-05-29 08:06:54 -070011412static int
11413intel_primary_plane_disable(struct drm_plane *plane)
11414{
11415 struct drm_device *dev = plane->dev;
11416 struct drm_i915_private *dev_priv = dev->dev_private;
11417 struct intel_plane *intel_plane = to_intel_plane(plane);
11418 struct intel_crtc *intel_crtc;
11419
11420 if (!plane->fb)
11421 return 0;
11422
11423 BUG_ON(!plane->crtc);
11424
11425 intel_crtc = to_intel_crtc(plane->crtc);
11426
11427 /*
11428 * Even though we checked plane->fb above, it's still possible that
11429 * the primary plane has been implicitly disabled because the crtc
11430 * coordinates given weren't visible, or because we detected
11431 * that it was 100% covered by a sprite plane. Or, the CRTC may be
11432 * off and we've set a fb, but haven't actually turned on the CRTC yet.
11433 * In either case, we need to unpin the FB and let the fb pointer get
11434 * updated, but otherwise we don't need to touch the hardware.
11435 */
11436 if (!intel_crtc->primary_enabled)
11437 goto disable_unpin;
11438
11439 intel_crtc_wait_for_pending_flips(plane->crtc);
11440 intel_disable_primary_hw_plane(dev_priv, intel_plane->plane,
11441 intel_plane->pipe);
Matt Roper465c1202014-05-29 08:06:54 -070011442disable_unpin:
Matt Roper4c345742014-07-09 16:22:10 -070011443 mutex_lock(&dev->struct_mutex);
Matt Roper2ff8fde2014-07-08 07:50:07 -070011444 i915_gem_track_fb(intel_fb_obj(plane->fb), NULL,
Daniel Vettera071fa02014-06-18 23:28:09 +020011445 INTEL_FRONTBUFFER_PRIMARY(intel_crtc->pipe));
Matt Roper2ff8fde2014-07-08 07:50:07 -070011446 intel_unpin_fb_obj(intel_fb_obj(plane->fb));
Matt Roper4c345742014-07-09 16:22:10 -070011447 mutex_unlock(&dev->struct_mutex);
Matt Roper465c1202014-05-29 08:06:54 -070011448 plane->fb = NULL;
11449
11450 return 0;
11451}
11452
11453static int
11454intel_primary_plane_setplane(struct drm_plane *plane, struct drm_crtc *crtc,
11455 struct drm_framebuffer *fb, int crtc_x, int crtc_y,
11456 unsigned int crtc_w, unsigned int crtc_h,
11457 uint32_t src_x, uint32_t src_y,
11458 uint32_t src_w, uint32_t src_h)
11459{
11460 struct drm_device *dev = crtc->dev;
11461 struct drm_i915_private *dev_priv = dev->dev_private;
11462 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
11463 struct intel_plane *intel_plane = to_intel_plane(plane);
Matt Roper2ff8fde2014-07-08 07:50:07 -070011464 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
11465 struct drm_i915_gem_object *old_obj = intel_fb_obj(plane->fb);
Matt Roper465c1202014-05-29 08:06:54 -070011466 struct drm_rect dest = {
11467 /* integer pixels */
11468 .x1 = crtc_x,
11469 .y1 = crtc_y,
11470 .x2 = crtc_x + crtc_w,
11471 .y2 = crtc_y + crtc_h,
11472 };
11473 struct drm_rect src = {
11474 /* 16.16 fixed point */
11475 .x1 = src_x,
11476 .y1 = src_y,
11477 .x2 = src_x + src_w,
11478 .y2 = src_y + src_h,
11479 };
11480 const struct drm_rect clip = {
11481 /* integer pixels */
11482 .x2 = intel_crtc->active ? intel_crtc->config.pipe_src_w : 0,
11483 .y2 = intel_crtc->active ? intel_crtc->config.pipe_src_h : 0,
11484 };
11485 bool visible;
11486 int ret;
11487
11488 ret = drm_plane_helper_check_update(plane, crtc, fb,
11489 &src, &dest, &clip,
11490 DRM_PLANE_HELPER_NO_SCALING,
11491 DRM_PLANE_HELPER_NO_SCALING,
11492 false, true, &visible);
11493
11494 if (ret)
11495 return ret;
11496
11497 /*
11498 * If the CRTC isn't enabled, we're just pinning the framebuffer,
11499 * updating the fb pointer, and returning without touching the
11500 * hardware. This allows us to later do a drmModeSetCrtc with fb=-1 to
11501 * turn on the display with all planes setup as desired.
11502 */
11503 if (!crtc->enabled) {
Matt Roper4c345742014-07-09 16:22:10 -070011504 mutex_lock(&dev->struct_mutex);
11505
Matt Roper465c1202014-05-29 08:06:54 -070011506 /*
11507 * If we already called setplane while the crtc was disabled,
11508 * we may have an fb pinned; unpin it.
11509 */
11510 if (plane->fb)
Daniel Vettera071fa02014-06-18 23:28:09 +020011511 intel_unpin_fb_obj(old_obj);
11512
11513 i915_gem_track_fb(old_obj, obj,
11514 INTEL_FRONTBUFFER_PRIMARY(intel_crtc->pipe));
Matt Roper465c1202014-05-29 08:06:54 -070011515
11516 /* Pin and return without programming hardware */
Matt Roper4c345742014-07-09 16:22:10 -070011517 ret = intel_pin_and_fence_fb_obj(dev, obj, NULL);
11518 mutex_unlock(&dev->struct_mutex);
11519
11520 return ret;
Matt Roper465c1202014-05-29 08:06:54 -070011521 }
11522
11523 intel_crtc_wait_for_pending_flips(crtc);
11524
11525 /*
11526 * If clipping results in a non-visible primary plane, we'll disable
11527 * the primary plane. Note that this is a bit different than what
11528 * happens if userspace explicitly disables the plane by passing fb=0
11529 * because plane->fb still gets set and pinned.
11530 */
11531 if (!visible) {
Matt Roper4c345742014-07-09 16:22:10 -070011532 mutex_lock(&dev->struct_mutex);
11533
Matt Roper465c1202014-05-29 08:06:54 -070011534 /*
11535 * Try to pin the new fb first so that we can bail out if we
11536 * fail.
11537 */
11538 if (plane->fb != fb) {
Daniel Vettera071fa02014-06-18 23:28:09 +020011539 ret = intel_pin_and_fence_fb_obj(dev, obj, NULL);
Matt Roper4c345742014-07-09 16:22:10 -070011540 if (ret) {
11541 mutex_unlock(&dev->struct_mutex);
Matt Roper465c1202014-05-29 08:06:54 -070011542 return ret;
Matt Roper4c345742014-07-09 16:22:10 -070011543 }
Matt Roper465c1202014-05-29 08:06:54 -070011544 }
11545
Daniel Vettera071fa02014-06-18 23:28:09 +020011546 i915_gem_track_fb(old_obj, obj,
11547 INTEL_FRONTBUFFER_PRIMARY(intel_crtc->pipe));
11548
Matt Roper465c1202014-05-29 08:06:54 -070011549 if (intel_crtc->primary_enabled)
11550 intel_disable_primary_hw_plane(dev_priv,
11551 intel_plane->plane,
11552 intel_plane->pipe);
11553
11554
11555 if (plane->fb != fb)
11556 if (plane->fb)
Daniel Vettera071fa02014-06-18 23:28:09 +020011557 intel_unpin_fb_obj(old_obj);
Matt Roper465c1202014-05-29 08:06:54 -070011558
Matt Roper4c345742014-07-09 16:22:10 -070011559 mutex_unlock(&dev->struct_mutex);
11560
Matt Roper465c1202014-05-29 08:06:54 -070011561 return 0;
11562 }
11563
11564 ret = intel_pipe_set_base(crtc, src.x1, src.y1, fb);
11565 if (ret)
11566 return ret;
11567
11568 if (!intel_crtc->primary_enabled)
11569 intel_enable_primary_hw_plane(dev_priv, intel_crtc->plane,
11570 intel_crtc->pipe);
11571
11572 return 0;
11573}
11574
Matt Roper3d7d6512014-06-10 08:28:13 -070011575/* Common destruction function for both primary and cursor planes */
11576static void intel_plane_destroy(struct drm_plane *plane)
Matt Roper465c1202014-05-29 08:06:54 -070011577{
11578 struct intel_plane *intel_plane = to_intel_plane(plane);
11579 drm_plane_cleanup(plane);
11580 kfree(intel_plane);
11581}
11582
11583static const struct drm_plane_funcs intel_primary_plane_funcs = {
11584 .update_plane = intel_primary_plane_setplane,
11585 .disable_plane = intel_primary_plane_disable,
Matt Roper3d7d6512014-06-10 08:28:13 -070011586 .destroy = intel_plane_destroy,
Matt Roper465c1202014-05-29 08:06:54 -070011587};
11588
11589static struct drm_plane *intel_primary_plane_create(struct drm_device *dev,
11590 int pipe)
11591{
11592 struct intel_plane *primary;
11593 const uint32_t *intel_primary_formats;
11594 int num_formats;
11595
11596 primary = kzalloc(sizeof(*primary), GFP_KERNEL);
11597 if (primary == NULL)
11598 return NULL;
11599
11600 primary->can_scale = false;
11601 primary->max_downscale = 1;
11602 primary->pipe = pipe;
11603 primary->plane = pipe;
11604 if (HAS_FBC(dev) && INTEL_INFO(dev)->gen < 4)
11605 primary->plane = !pipe;
11606
11607 if (INTEL_INFO(dev)->gen <= 3) {
11608 intel_primary_formats = intel_primary_formats_gen2;
11609 num_formats = ARRAY_SIZE(intel_primary_formats_gen2);
11610 } else {
11611 intel_primary_formats = intel_primary_formats_gen4;
11612 num_formats = ARRAY_SIZE(intel_primary_formats_gen4);
11613 }
11614
11615 drm_universal_plane_init(dev, &primary->base, 0,
11616 &intel_primary_plane_funcs,
11617 intel_primary_formats, num_formats,
11618 DRM_PLANE_TYPE_PRIMARY);
11619 return &primary->base;
11620}
11621
Matt Roper3d7d6512014-06-10 08:28:13 -070011622static int
11623intel_cursor_plane_disable(struct drm_plane *plane)
11624{
11625 if (!plane->fb)
11626 return 0;
11627
11628 BUG_ON(!plane->crtc);
11629
11630 return intel_crtc_cursor_set_obj(plane->crtc, NULL, 0, 0);
11631}
11632
11633static int
11634intel_cursor_plane_update(struct drm_plane *plane, struct drm_crtc *crtc,
11635 struct drm_framebuffer *fb, int crtc_x, int crtc_y,
11636 unsigned int crtc_w, unsigned int crtc_h,
11637 uint32_t src_x, uint32_t src_y,
11638 uint32_t src_w, uint32_t src_h)
11639{
11640 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
11641 struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
11642 struct drm_i915_gem_object *obj = intel_fb->obj;
11643 struct drm_rect dest = {
11644 /* integer pixels */
11645 .x1 = crtc_x,
11646 .y1 = crtc_y,
11647 .x2 = crtc_x + crtc_w,
11648 .y2 = crtc_y + crtc_h,
11649 };
11650 struct drm_rect src = {
11651 /* 16.16 fixed point */
11652 .x1 = src_x,
11653 .y1 = src_y,
11654 .x2 = src_x + src_w,
11655 .y2 = src_y + src_h,
11656 };
11657 const struct drm_rect clip = {
11658 /* integer pixels */
11659 .x2 = intel_crtc->config.pipe_src_w,
11660 .y2 = intel_crtc->config.pipe_src_h,
11661 };
11662 bool visible;
11663 int ret;
11664
11665 ret = drm_plane_helper_check_update(plane, crtc, fb,
11666 &src, &dest, &clip,
11667 DRM_PLANE_HELPER_NO_SCALING,
11668 DRM_PLANE_HELPER_NO_SCALING,
11669 true, true, &visible);
11670 if (ret)
11671 return ret;
11672
11673 crtc->cursor_x = crtc_x;
11674 crtc->cursor_y = crtc_y;
11675 if (fb != crtc->cursor->fb) {
11676 return intel_crtc_cursor_set_obj(crtc, obj, crtc_w, crtc_h);
11677 } else {
11678 intel_crtc_update_cursor(crtc, visible);
11679 return 0;
11680 }
11681}
11682static const struct drm_plane_funcs intel_cursor_plane_funcs = {
11683 .update_plane = intel_cursor_plane_update,
11684 .disable_plane = intel_cursor_plane_disable,
11685 .destroy = intel_plane_destroy,
11686};
11687
11688static struct drm_plane *intel_cursor_plane_create(struct drm_device *dev,
11689 int pipe)
11690{
11691 struct intel_plane *cursor;
11692
11693 cursor = kzalloc(sizeof(*cursor), GFP_KERNEL);
11694 if (cursor == NULL)
11695 return NULL;
11696
11697 cursor->can_scale = false;
11698 cursor->max_downscale = 1;
11699 cursor->pipe = pipe;
11700 cursor->plane = pipe;
11701
11702 drm_universal_plane_init(dev, &cursor->base, 0,
11703 &intel_cursor_plane_funcs,
11704 intel_cursor_formats,
11705 ARRAY_SIZE(intel_cursor_formats),
11706 DRM_PLANE_TYPE_CURSOR);
11707 return &cursor->base;
11708}
11709
Hannes Ederb358d0a2008-12-18 21:18:47 +010011710static void intel_crtc_init(struct drm_device *dev, int pipe)
Jesse Barnes79e53942008-11-07 14:24:08 -080011711{
Jani Nikulafbee40d2014-03-31 14:27:18 +030011712 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes79e53942008-11-07 14:24:08 -080011713 struct intel_crtc *intel_crtc;
Matt Roper3d7d6512014-06-10 08:28:13 -070011714 struct drm_plane *primary = NULL;
11715 struct drm_plane *cursor = NULL;
Matt Roper465c1202014-05-29 08:06:54 -070011716 int i, ret;
Jesse Barnes79e53942008-11-07 14:24:08 -080011717
Daniel Vetter955382f2013-09-19 14:05:45 +020011718 intel_crtc = kzalloc(sizeof(*intel_crtc), GFP_KERNEL);
Jesse Barnes79e53942008-11-07 14:24:08 -080011719 if (intel_crtc == NULL)
11720 return;
11721
Matt Roper465c1202014-05-29 08:06:54 -070011722 primary = intel_primary_plane_create(dev, pipe);
Matt Roper3d7d6512014-06-10 08:28:13 -070011723 if (!primary)
11724 goto fail;
11725
11726 cursor = intel_cursor_plane_create(dev, pipe);
11727 if (!cursor)
11728 goto fail;
11729
Matt Roper465c1202014-05-29 08:06:54 -070011730 ret = drm_crtc_init_with_planes(dev, &intel_crtc->base, primary,
Matt Roper3d7d6512014-06-10 08:28:13 -070011731 cursor, &intel_crtc_funcs);
11732 if (ret)
11733 goto fail;
Jesse Barnes79e53942008-11-07 14:24:08 -080011734
11735 drm_mode_crtc_set_gamma_size(&intel_crtc->base, 256);
Jesse Barnes79e53942008-11-07 14:24:08 -080011736 for (i = 0; i < 256; i++) {
11737 intel_crtc->lut_r[i] = i;
11738 intel_crtc->lut_g[i] = i;
11739 intel_crtc->lut_b[i] = i;
11740 }
11741
Ville Syrjälä1f1c2e22013-11-28 17:30:01 +020011742 /*
11743 * On gen2/3 only plane A can do fbc, but the panel fitter and lvds port
Daniel Vetter8c0f92e2014-06-16 02:08:26 +020011744 * is hooked to pipe B. Hence we want plane A feeding pipe B.
Ville Syrjälä1f1c2e22013-11-28 17:30:01 +020011745 */
Jesse Barnes80824002009-09-10 15:28:06 -070011746 intel_crtc->pipe = pipe;
11747 intel_crtc->plane = pipe;
Daniel Vetter3a77c4c2014-01-10 08:50:12 +010011748 if (HAS_FBC(dev) && INTEL_INFO(dev)->gen < 4) {
Zhao Yakui28c97732009-10-09 11:39:41 +080011749 DRM_DEBUG_KMS("swapping pipes & planes for FBC\n");
Chris Wilsone2e767a2010-09-13 16:53:12 +010011750 intel_crtc->plane = !pipe;
Jesse Barnes80824002009-09-10 15:28:06 -070011751 }
11752
Chris Wilson4b0e3332014-05-30 16:35:26 +030011753 intel_crtc->cursor_base = ~0;
11754 intel_crtc->cursor_cntl = ~0;
11755
Ville Syrjälä8d7849d2014-04-29 13:35:46 +030011756 init_waitqueue_head(&intel_crtc->vbl_wait);
11757
Jesse Barnes22fd0fa2009-12-02 13:42:53 -080011758 BUG_ON(pipe >= ARRAY_SIZE(dev_priv->plane_to_crtc_mapping) ||
11759 dev_priv->plane_to_crtc_mapping[intel_crtc->plane] != NULL);
11760 dev_priv->plane_to_crtc_mapping[intel_crtc->plane] = &intel_crtc->base;
11761 dev_priv->pipe_to_crtc_mapping[intel_crtc->pipe] = &intel_crtc->base;
11762
Jesse Barnes79e53942008-11-07 14:24:08 -080011763 drm_crtc_helper_add(&intel_crtc->base, &intel_helper_funcs);
Daniel Vetter87b6b102014-05-15 15:33:46 +020011764
11765 WARN_ON(drm_crtc_index(&intel_crtc->base) != intel_crtc->pipe);
Matt Roper3d7d6512014-06-10 08:28:13 -070011766 return;
11767
11768fail:
11769 if (primary)
11770 drm_plane_cleanup(primary);
11771 if (cursor)
11772 drm_plane_cleanup(cursor);
11773 kfree(intel_crtc);
Jesse Barnes79e53942008-11-07 14:24:08 -080011774}
11775
Jesse Barnes752aa882013-10-31 18:55:49 +020011776enum pipe intel_get_pipe_from_connector(struct intel_connector *connector)
11777{
11778 struct drm_encoder *encoder = connector->base.encoder;
Daniel Vetter6e9f7982014-05-29 23:54:47 +020011779 struct drm_device *dev = connector->base.dev;
Jesse Barnes752aa882013-10-31 18:55:49 +020011780
Rob Clark51fd3712013-11-19 12:10:12 -050011781 WARN_ON(!drm_modeset_is_locked(&dev->mode_config.connection_mutex));
Jesse Barnes752aa882013-10-31 18:55:49 +020011782
11783 if (!encoder)
11784 return INVALID_PIPE;
11785
11786 return to_intel_crtc(encoder->crtc)->pipe;
11787}
11788
Carl Worth08d7b3d2009-04-29 14:43:54 -070011789int intel_get_pipe_from_crtc_id(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +000011790 struct drm_file *file)
Carl Worth08d7b3d2009-04-29 14:43:54 -070011791{
Carl Worth08d7b3d2009-04-29 14:43:54 -070011792 struct drm_i915_get_pipe_from_crtc_id *pipe_from_crtc_id = data;
Daniel Vetterc05422d2009-08-11 16:05:30 +020011793 struct drm_mode_object *drmmode_obj;
11794 struct intel_crtc *crtc;
Carl Worth08d7b3d2009-04-29 14:43:54 -070011795
Daniel Vetter1cff8f62012-04-24 09:55:08 +020011796 if (!drm_core_check_feature(dev, DRIVER_MODESET))
11797 return -ENODEV;
Carl Worth08d7b3d2009-04-29 14:43:54 -070011798
Daniel Vetterc05422d2009-08-11 16:05:30 +020011799 drmmode_obj = drm_mode_object_find(dev, pipe_from_crtc_id->crtc_id,
11800 DRM_MODE_OBJECT_CRTC);
Carl Worth08d7b3d2009-04-29 14:43:54 -070011801
Daniel Vetterc05422d2009-08-11 16:05:30 +020011802 if (!drmmode_obj) {
Carl Worth08d7b3d2009-04-29 14:43:54 -070011803 DRM_ERROR("no such CRTC id\n");
Ville Syrjälä3f2c2052013-10-17 13:35:03 +030011804 return -ENOENT;
Carl Worth08d7b3d2009-04-29 14:43:54 -070011805 }
11806
Daniel Vetterc05422d2009-08-11 16:05:30 +020011807 crtc = to_intel_crtc(obj_to_crtc(drmmode_obj));
11808 pipe_from_crtc_id->pipe = crtc->pipe;
Carl Worth08d7b3d2009-04-29 14:43:54 -070011809
Daniel Vetterc05422d2009-08-11 16:05:30 +020011810 return 0;
Carl Worth08d7b3d2009-04-29 14:43:54 -070011811}
11812
Daniel Vetter66a92782012-07-12 20:08:18 +020011813static int intel_encoder_clones(struct intel_encoder *encoder)
Jesse Barnes79e53942008-11-07 14:24:08 -080011814{
Daniel Vetter66a92782012-07-12 20:08:18 +020011815 struct drm_device *dev = encoder->base.dev;
11816 struct intel_encoder *source_encoder;
Jesse Barnes79e53942008-11-07 14:24:08 -080011817 int index_mask = 0;
Jesse Barnes79e53942008-11-07 14:24:08 -080011818 int entry = 0;
11819
Daniel Vetter66a92782012-07-12 20:08:18 +020011820 list_for_each_entry(source_encoder,
11821 &dev->mode_config.encoder_list, base.head) {
Ville Syrjäläbc079e82014-03-03 16:15:28 +020011822 if (encoders_cloneable(encoder, source_encoder))
Daniel Vetter66a92782012-07-12 20:08:18 +020011823 index_mask |= (1 << entry);
11824
Jesse Barnes79e53942008-11-07 14:24:08 -080011825 entry++;
11826 }
Chris Wilson4ef69c72010-09-09 15:14:28 +010011827
Jesse Barnes79e53942008-11-07 14:24:08 -080011828 return index_mask;
11829}
11830
Chris Wilson4d302442010-12-14 19:21:29 +000011831static bool has_edp_a(struct drm_device *dev)
11832{
11833 struct drm_i915_private *dev_priv = dev->dev_private;
11834
11835 if (!IS_MOBILE(dev))
11836 return false;
11837
11838 if ((I915_READ(DP_A) & DP_DETECTED) == 0)
11839 return false;
11840
Damien Lespiaue3589902014-02-07 19:12:50 +000011841 if (IS_GEN5(dev) && (I915_READ(FUSE_STRAP) & ILK_eDP_A_DISABLE))
Chris Wilson4d302442010-12-14 19:21:29 +000011842 return false;
11843
11844 return true;
11845}
11846
Damien Lespiauba0fbca2014-01-08 14:18:23 +000011847const char *intel_output_name(int output)
11848{
11849 static const char *names[] = {
11850 [INTEL_OUTPUT_UNUSED] = "Unused",
11851 [INTEL_OUTPUT_ANALOG] = "Analog",
11852 [INTEL_OUTPUT_DVO] = "DVO",
11853 [INTEL_OUTPUT_SDVO] = "SDVO",
11854 [INTEL_OUTPUT_LVDS] = "LVDS",
11855 [INTEL_OUTPUT_TVOUT] = "TV",
11856 [INTEL_OUTPUT_HDMI] = "HDMI",
11857 [INTEL_OUTPUT_DISPLAYPORT] = "DisplayPort",
11858 [INTEL_OUTPUT_EDP] = "eDP",
11859 [INTEL_OUTPUT_DSI] = "DSI",
11860 [INTEL_OUTPUT_UNKNOWN] = "Unknown",
11861 };
11862
11863 if (output < 0 || output >= ARRAY_SIZE(names) || !names[output])
11864 return "Invalid";
11865
11866 return names[output];
11867}
11868
Jesse Barnes84b4e042014-06-25 08:24:29 -070011869static bool intel_crt_present(struct drm_device *dev)
11870{
11871 struct drm_i915_private *dev_priv = dev->dev_private;
11872
11873 if (IS_ULT(dev))
11874 return false;
11875
11876 if (IS_CHERRYVIEW(dev))
11877 return false;
11878
11879 if (IS_VALLEYVIEW(dev) && !dev_priv->vbt.int_crt_support)
11880 return false;
11881
11882 return true;
11883}
11884
Jesse Barnes79e53942008-11-07 14:24:08 -080011885static void intel_setup_outputs(struct drm_device *dev)
11886{
Eric Anholt725e30a2009-01-22 13:01:02 -080011887 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson4ef69c72010-09-09 15:14:28 +010011888 struct intel_encoder *encoder;
Adam Jacksoncb0953d2010-07-16 14:46:29 -040011889 bool dpd_is_edp = false;
Jesse Barnes79e53942008-11-07 14:24:08 -080011890
Daniel Vetterc9093352013-06-06 22:22:47 +020011891 intel_lvds_init(dev);
Jesse Barnes79e53942008-11-07 14:24:08 -080011892
Jesse Barnes84b4e042014-06-25 08:24:29 -070011893 if (intel_crt_present(dev))
Paulo Zanoni79935fc2012-11-20 13:27:40 -020011894 intel_crt_init(dev);
Adam Jacksoncb0953d2010-07-16 14:46:29 -040011895
Paulo Zanoniaffa9352012-11-23 15:30:39 -020011896 if (HAS_DDI(dev)) {
Eugeni Dodonov0e72a5b2012-05-09 15:37:27 -030011897 int found;
11898
11899 /* Haswell uses DDI functions to detect digital outputs */
11900 found = I915_READ(DDI_BUF_CTL_A) & DDI_INIT_DISPLAY_DETECTED;
11901 /* DDI A only supports eDP */
11902 if (found)
11903 intel_ddi_init(dev, PORT_A);
11904
11905 /* DDI B, C and D detection is indicated by the SFUSE_STRAP
11906 * register */
11907 found = I915_READ(SFUSE_STRAP);
11908
11909 if (found & SFUSE_STRAP_DDIB_DETECTED)
11910 intel_ddi_init(dev, PORT_B);
11911 if (found & SFUSE_STRAP_DDIC_DETECTED)
11912 intel_ddi_init(dev, PORT_C);
11913 if (found & SFUSE_STRAP_DDID_DETECTED)
11914 intel_ddi_init(dev, PORT_D);
11915 } else if (HAS_PCH_SPLIT(dev)) {
Adam Jacksoncb0953d2010-07-16 14:46:29 -040011916 int found;
Ville Syrjälä5d8a7752013-11-01 18:22:39 +020011917 dpd_is_edp = intel_dp_is_edp(dev, PORT_D);
Daniel Vetter270b3042012-10-27 15:52:05 +020011918
11919 if (has_edp_a(dev))
11920 intel_dp_init(dev, DP_A, PORT_A);
Adam Jacksoncb0953d2010-07-16 14:46:29 -040011921
Paulo Zanonidc0fa712013-02-19 16:21:46 -030011922 if (I915_READ(PCH_HDMIB) & SDVO_DETECTED) {
Zhao Yakui461ed3c2010-03-30 15:11:33 +080011923 /* PCH SDVOB multiplex with HDMIB */
Daniel Vettereef4eac2012-03-23 23:43:35 +010011924 found = intel_sdvo_init(dev, PCH_SDVOB, true);
Zhenyu Wang30ad48b2009-06-05 15:38:43 +080011925 if (!found)
Paulo Zanonie2debe92013-02-18 19:00:27 -030011926 intel_hdmi_init(dev, PCH_HDMIB, PORT_B);
Zhenyu Wang5eb08b62009-07-24 01:00:31 +080011927 if (!found && (I915_READ(PCH_DP_B) & DP_DETECTED))
Paulo Zanoniab9d7c32012-07-17 17:53:45 -030011928 intel_dp_init(dev, PCH_DP_B, PORT_B);
Zhenyu Wang30ad48b2009-06-05 15:38:43 +080011929 }
11930
Paulo Zanonidc0fa712013-02-19 16:21:46 -030011931 if (I915_READ(PCH_HDMIC) & SDVO_DETECTED)
Paulo Zanonie2debe92013-02-18 19:00:27 -030011932 intel_hdmi_init(dev, PCH_HDMIC, PORT_C);
Zhenyu Wang30ad48b2009-06-05 15:38:43 +080011933
Paulo Zanonidc0fa712013-02-19 16:21:46 -030011934 if (!dpd_is_edp && I915_READ(PCH_HDMID) & SDVO_DETECTED)
Paulo Zanonie2debe92013-02-18 19:00:27 -030011935 intel_hdmi_init(dev, PCH_HDMID, PORT_D);
Zhenyu Wang30ad48b2009-06-05 15:38:43 +080011936
Zhenyu Wang5eb08b62009-07-24 01:00:31 +080011937 if (I915_READ(PCH_DP_C) & DP_DETECTED)
Paulo Zanoniab9d7c32012-07-17 17:53:45 -030011938 intel_dp_init(dev, PCH_DP_C, PORT_C);
Zhenyu Wang5eb08b62009-07-24 01:00:31 +080011939
Daniel Vetter270b3042012-10-27 15:52:05 +020011940 if (I915_READ(PCH_DP_D) & DP_DETECTED)
Paulo Zanoniab9d7c32012-07-17 17:53:45 -030011941 intel_dp_init(dev, PCH_DP_D, PORT_D);
Jesse Barnes4a87d652012-06-15 11:55:16 -070011942 } else if (IS_VALLEYVIEW(dev)) {
Artem Bityutskiy585a94b2013-10-16 18:10:41 +030011943 if (I915_READ(VLV_DISPLAY_BASE + GEN4_HDMIB) & SDVO_DETECTED) {
11944 intel_hdmi_init(dev, VLV_DISPLAY_BASE + GEN4_HDMIB,
11945 PORT_B);
11946 if (I915_READ(VLV_DISPLAY_BASE + DP_B) & DP_DETECTED)
11947 intel_dp_init(dev, VLV_DISPLAY_BASE + DP_B, PORT_B);
11948 }
11949
Jesse Barnes6f6005a2013-08-09 09:34:35 -070011950 if (I915_READ(VLV_DISPLAY_BASE + GEN4_HDMIC) & SDVO_DETECTED) {
11951 intel_hdmi_init(dev, VLV_DISPLAY_BASE + GEN4_HDMIC,
11952 PORT_C);
11953 if (I915_READ(VLV_DISPLAY_BASE + DP_C) & DP_DETECTED)
Ville Syrjälä5d8a7752013-11-01 18:22:39 +020011954 intel_dp_init(dev, VLV_DISPLAY_BASE + DP_C, PORT_C);
Jesse Barnes6f6005a2013-08-09 09:34:35 -070011955 }
Gajanan Bhat19c03922012-09-27 19:13:07 +053011956
Ville Syrjälä9418c1f2014-04-09 13:28:56 +030011957 if (IS_CHERRYVIEW(dev)) {
11958 if (I915_READ(VLV_DISPLAY_BASE + CHV_HDMID) & SDVO_DETECTED) {
11959 intel_hdmi_init(dev, VLV_DISPLAY_BASE + CHV_HDMID,
11960 PORT_D);
11961 if (I915_READ(VLV_DISPLAY_BASE + DP_D) & DP_DETECTED)
11962 intel_dp_init(dev, VLV_DISPLAY_BASE + DP_D, PORT_D);
11963 }
11964 }
11965
Jani Nikula3cfca972013-08-27 15:12:26 +030011966 intel_dsi_init(dev);
Zhenyu Wang103a1962009-11-27 11:44:36 +080011967 } else if (SUPPORTS_DIGITAL_OUTPUTS(dev)) {
Ma Ling27185ae2009-08-24 13:50:23 +080011968 bool found = false;
Eric Anholt7d573822009-01-02 13:33:00 -080011969
Paulo Zanonie2debe92013-02-18 19:00:27 -030011970 if (I915_READ(GEN3_SDVOB) & SDVO_DETECTED) {
Jesse Barnesb01f2c32009-12-11 11:07:17 -080011971 DRM_DEBUG_KMS("probing SDVOB\n");
Paulo Zanonie2debe92013-02-18 19:00:27 -030011972 found = intel_sdvo_init(dev, GEN3_SDVOB, true);
Jesse Barnesb01f2c32009-12-11 11:07:17 -080011973 if (!found && SUPPORTS_INTEGRATED_HDMI(dev)) {
11974 DRM_DEBUG_KMS("probing HDMI on SDVOB\n");
Paulo Zanonie2debe92013-02-18 19:00:27 -030011975 intel_hdmi_init(dev, GEN4_HDMIB, PORT_B);
Jesse Barnesb01f2c32009-12-11 11:07:17 -080011976 }
Ma Ling27185ae2009-08-24 13:50:23 +080011977
Imre Deake7281ea2013-05-08 13:14:08 +030011978 if (!found && SUPPORTS_INTEGRATED_DP(dev))
Paulo Zanoniab9d7c32012-07-17 17:53:45 -030011979 intel_dp_init(dev, DP_B, PORT_B);
Eric Anholt725e30a2009-01-22 13:01:02 -080011980 }
Kristian Høgsberg13520b02009-03-13 15:42:14 -040011981
11982 /* Before G4X SDVOC doesn't have its own detect register */
Kristian Høgsberg13520b02009-03-13 15:42:14 -040011983
Paulo Zanonie2debe92013-02-18 19:00:27 -030011984 if (I915_READ(GEN3_SDVOB) & SDVO_DETECTED) {
Jesse Barnesb01f2c32009-12-11 11:07:17 -080011985 DRM_DEBUG_KMS("probing SDVOC\n");
Paulo Zanonie2debe92013-02-18 19:00:27 -030011986 found = intel_sdvo_init(dev, GEN3_SDVOC, false);
Jesse Barnesb01f2c32009-12-11 11:07:17 -080011987 }
Ma Ling27185ae2009-08-24 13:50:23 +080011988
Paulo Zanonie2debe92013-02-18 19:00:27 -030011989 if (!found && (I915_READ(GEN3_SDVOC) & SDVO_DETECTED)) {
Ma Ling27185ae2009-08-24 13:50:23 +080011990
Jesse Barnesb01f2c32009-12-11 11:07:17 -080011991 if (SUPPORTS_INTEGRATED_HDMI(dev)) {
11992 DRM_DEBUG_KMS("probing HDMI on SDVOC\n");
Paulo Zanonie2debe92013-02-18 19:00:27 -030011993 intel_hdmi_init(dev, GEN4_HDMIC, PORT_C);
Jesse Barnesb01f2c32009-12-11 11:07:17 -080011994 }
Imre Deake7281ea2013-05-08 13:14:08 +030011995 if (SUPPORTS_INTEGRATED_DP(dev))
Paulo Zanoniab9d7c32012-07-17 17:53:45 -030011996 intel_dp_init(dev, DP_C, PORT_C);
Eric Anholt725e30a2009-01-22 13:01:02 -080011997 }
Ma Ling27185ae2009-08-24 13:50:23 +080011998
Jesse Barnesb01f2c32009-12-11 11:07:17 -080011999 if (SUPPORTS_INTEGRATED_DP(dev) &&
Imre Deake7281ea2013-05-08 13:14:08 +030012000 (I915_READ(DP_D) & DP_DETECTED))
Paulo Zanoniab9d7c32012-07-17 17:53:45 -030012001 intel_dp_init(dev, DP_D, PORT_D);
Eric Anholtbad720f2009-10-22 16:11:14 -070012002 } else if (IS_GEN2(dev))
Jesse Barnes79e53942008-11-07 14:24:08 -080012003 intel_dvo_init(dev);
12004
Zhenyu Wang103a1962009-11-27 11:44:36 +080012005 if (SUPPORTS_TV(dev))
Jesse Barnes79e53942008-11-07 14:24:08 -080012006 intel_tv_init(dev);
12007
Rodrigo Vivi7c8f8a72014-06-13 05:10:03 -070012008 intel_edp_psr_init(dev);
12009
Chris Wilson4ef69c72010-09-09 15:14:28 +010012010 list_for_each_entry(encoder, &dev->mode_config.encoder_list, base.head) {
12011 encoder->base.possible_crtcs = encoder->crtc_mask;
12012 encoder->base.possible_clones =
Daniel Vetter66a92782012-07-12 20:08:18 +020012013 intel_encoder_clones(encoder);
Jesse Barnes79e53942008-11-07 14:24:08 -080012014 }
Chris Wilson47356eb2011-01-11 17:06:04 +000012015
Paulo Zanonidde86e22012-12-01 12:04:25 -020012016 intel_init_pch_refclk(dev);
Daniel Vetter270b3042012-10-27 15:52:05 +020012017
12018 drm_helper_move_panel_connectors_to_head(dev);
Jesse Barnes79e53942008-11-07 14:24:08 -080012019}
12020
12021static void intel_user_framebuffer_destroy(struct drm_framebuffer *fb)
12022{
Ville Syrjälä60a5ca02014-06-13 11:10:53 +030012023 struct drm_device *dev = fb->dev;
Jesse Barnes79e53942008-11-07 14:24:08 -080012024 struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
Jesse Barnes79e53942008-11-07 14:24:08 -080012025
Daniel Vetteref2d6332014-02-10 18:00:38 +010012026 drm_framebuffer_cleanup(fb);
Ville Syrjälä60a5ca02014-06-13 11:10:53 +030012027 mutex_lock(&dev->struct_mutex);
Daniel Vetteref2d6332014-02-10 18:00:38 +010012028 WARN_ON(!intel_fb->obj->framebuffer_references--);
Ville Syrjälä60a5ca02014-06-13 11:10:53 +030012029 drm_gem_object_unreference(&intel_fb->obj->base);
12030 mutex_unlock(&dev->struct_mutex);
Jesse Barnes79e53942008-11-07 14:24:08 -080012031 kfree(intel_fb);
12032}
12033
12034static int intel_user_framebuffer_create_handle(struct drm_framebuffer *fb,
Chris Wilson05394f32010-11-08 19:18:58 +000012035 struct drm_file *file,
Jesse Barnes79e53942008-11-07 14:24:08 -080012036 unsigned int *handle)
12037{
12038 struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
Chris Wilson05394f32010-11-08 19:18:58 +000012039 struct drm_i915_gem_object *obj = intel_fb->obj;
Jesse Barnes79e53942008-11-07 14:24:08 -080012040
Chris Wilson05394f32010-11-08 19:18:58 +000012041 return drm_gem_handle_create(file, &obj->base, handle);
Jesse Barnes79e53942008-11-07 14:24:08 -080012042}
12043
12044static const struct drm_framebuffer_funcs intel_fb_funcs = {
12045 .destroy = intel_user_framebuffer_destroy,
12046 .create_handle = intel_user_framebuffer_create_handle,
12047};
12048
Daniel Vetterb5ea6422014-03-02 21:18:00 +010012049static int intel_framebuffer_init(struct drm_device *dev,
12050 struct intel_framebuffer *intel_fb,
12051 struct drm_mode_fb_cmd2 *mode_cmd,
12052 struct drm_i915_gem_object *obj)
Jesse Barnes79e53942008-11-07 14:24:08 -080012053{
Jesse Barnesa57ce0b2014-02-07 12:10:35 -080012054 int aligned_height;
Chris Wilsona35cdaa2013-06-25 17:26:45 +010012055 int pitch_limit;
Jesse Barnes79e53942008-11-07 14:24:08 -080012056 int ret;
12057
Daniel Vetterdd4916c2013-10-09 21:23:51 +020012058 WARN_ON(!mutex_is_locked(&dev->struct_mutex));
12059
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000012060 if (obj->tiling_mode == I915_TILING_Y) {
12061 DRM_DEBUG("hardware does not support tiling Y\n");
Chris Wilson57cd6502010-08-08 12:34:44 +010012062 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000012063 }
Chris Wilson57cd6502010-08-08 12:34:44 +010012064
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000012065 if (mode_cmd->pitches[0] & 63) {
12066 DRM_DEBUG("pitch (%d) must be at least 64 byte aligned\n",
12067 mode_cmd->pitches[0]);
Chris Wilson57cd6502010-08-08 12:34:44 +010012068 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000012069 }
Chris Wilson57cd6502010-08-08 12:34:44 +010012070
Chris Wilsona35cdaa2013-06-25 17:26:45 +010012071 if (INTEL_INFO(dev)->gen >= 5 && !IS_VALLEYVIEW(dev)) {
12072 pitch_limit = 32*1024;
12073 } else if (INTEL_INFO(dev)->gen >= 4) {
12074 if (obj->tiling_mode)
12075 pitch_limit = 16*1024;
12076 else
12077 pitch_limit = 32*1024;
12078 } else if (INTEL_INFO(dev)->gen >= 3) {
12079 if (obj->tiling_mode)
12080 pitch_limit = 8*1024;
12081 else
12082 pitch_limit = 16*1024;
12083 } else
12084 /* XXX DSPC is limited to 4k tiled */
12085 pitch_limit = 8*1024;
12086
12087 if (mode_cmd->pitches[0] > pitch_limit) {
12088 DRM_DEBUG("%s pitch (%d) must be at less than %d\n",
12089 obj->tiling_mode ? "tiled" : "linear",
12090 mode_cmd->pitches[0], pitch_limit);
Ville Syrjälä5d7bd702012-10-31 17:50:18 +020012091 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000012092 }
Ville Syrjälä5d7bd702012-10-31 17:50:18 +020012093
12094 if (obj->tiling_mode != I915_TILING_NONE &&
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000012095 mode_cmd->pitches[0] != obj->stride) {
12096 DRM_DEBUG("pitch (%d) must match tiling stride (%d)\n",
12097 mode_cmd->pitches[0], obj->stride);
Ville Syrjälä5d7bd702012-10-31 17:50:18 +020012098 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000012099 }
Ville Syrjälä5d7bd702012-10-31 17:50:18 +020012100
Ville Syrjälä57779d02012-10-31 17:50:14 +020012101 /* Reject formats not supported by any plane early. */
Jesse Barnes308e5bc2011-11-14 14:51:28 -080012102 switch (mode_cmd->pixel_format) {
Ville Syrjälä57779d02012-10-31 17:50:14 +020012103 case DRM_FORMAT_C8:
Ville Syrjälä04b39242011-11-17 18:05:13 +020012104 case DRM_FORMAT_RGB565:
12105 case DRM_FORMAT_XRGB8888:
12106 case DRM_FORMAT_ARGB8888:
Ville Syrjälä57779d02012-10-31 17:50:14 +020012107 break;
12108 case DRM_FORMAT_XRGB1555:
12109 case DRM_FORMAT_ARGB1555:
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000012110 if (INTEL_INFO(dev)->gen > 3) {
Ville Syrjälä4ee62c72013-06-07 15:43:05 +000012111 DRM_DEBUG("unsupported pixel format: %s\n",
12112 drm_get_format_name(mode_cmd->pixel_format));
Ville Syrjälä57779d02012-10-31 17:50:14 +020012113 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000012114 }
Ville Syrjälä57779d02012-10-31 17:50:14 +020012115 break;
12116 case DRM_FORMAT_XBGR8888:
12117 case DRM_FORMAT_ABGR8888:
Ville Syrjälä04b39242011-11-17 18:05:13 +020012118 case DRM_FORMAT_XRGB2101010:
12119 case DRM_FORMAT_ARGB2101010:
Ville Syrjälä57779d02012-10-31 17:50:14 +020012120 case DRM_FORMAT_XBGR2101010:
12121 case DRM_FORMAT_ABGR2101010:
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000012122 if (INTEL_INFO(dev)->gen < 4) {
Ville Syrjälä4ee62c72013-06-07 15:43:05 +000012123 DRM_DEBUG("unsupported pixel format: %s\n",
12124 drm_get_format_name(mode_cmd->pixel_format));
Ville Syrjälä57779d02012-10-31 17:50:14 +020012125 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000012126 }
Jesse Barnesb5626742011-06-24 12:19:27 -070012127 break;
Ville Syrjälä04b39242011-11-17 18:05:13 +020012128 case DRM_FORMAT_YUYV:
12129 case DRM_FORMAT_UYVY:
12130 case DRM_FORMAT_YVYU:
12131 case DRM_FORMAT_VYUY:
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000012132 if (INTEL_INFO(dev)->gen < 5) {
Ville Syrjälä4ee62c72013-06-07 15:43:05 +000012133 DRM_DEBUG("unsupported pixel format: %s\n",
12134 drm_get_format_name(mode_cmd->pixel_format));
Ville Syrjälä57779d02012-10-31 17:50:14 +020012135 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000012136 }
Chris Wilson57cd6502010-08-08 12:34:44 +010012137 break;
12138 default:
Ville Syrjälä4ee62c72013-06-07 15:43:05 +000012139 DRM_DEBUG("unsupported pixel format: %s\n",
12140 drm_get_format_name(mode_cmd->pixel_format));
Chris Wilson57cd6502010-08-08 12:34:44 +010012141 return -EINVAL;
12142 }
12143
Ville Syrjälä90f9a332012-10-31 17:50:19 +020012144 /* FIXME need to adjust LINOFF/TILEOFF accordingly. */
12145 if (mode_cmd->offsets[0] != 0)
12146 return -EINVAL;
12147
Jesse Barnesa57ce0b2014-02-07 12:10:35 -080012148 aligned_height = intel_align_height(dev, mode_cmd->height,
12149 obj->tiling_mode);
Daniel Vetter53155c02013-10-09 21:55:33 +020012150 /* FIXME drm helper for size checks (especially planar formats)? */
12151 if (obj->base.size < aligned_height * mode_cmd->pitches[0])
12152 return -EINVAL;
12153
Daniel Vetterc7d73f62012-12-13 23:38:38 +010012154 drm_helper_mode_fill_fb_struct(&intel_fb->base, mode_cmd);
12155 intel_fb->obj = obj;
Daniel Vetter80075d42013-10-09 21:23:52 +020012156 intel_fb->obj->framebuffer_references++;
Daniel Vetterc7d73f62012-12-13 23:38:38 +010012157
Jesse Barnes79e53942008-11-07 14:24:08 -080012158 ret = drm_framebuffer_init(dev, &intel_fb->base, &intel_fb_funcs);
12159 if (ret) {
12160 DRM_ERROR("framebuffer init failed %d\n", ret);
12161 return ret;
12162 }
12163
Jesse Barnes79e53942008-11-07 14:24:08 -080012164 return 0;
12165}
12166
Jesse Barnes79e53942008-11-07 14:24:08 -080012167static struct drm_framebuffer *
12168intel_user_framebuffer_create(struct drm_device *dev,
12169 struct drm_file *filp,
Jesse Barnes308e5bc2011-11-14 14:51:28 -080012170 struct drm_mode_fb_cmd2 *mode_cmd)
Jesse Barnes79e53942008-11-07 14:24:08 -080012171{
Chris Wilson05394f32010-11-08 19:18:58 +000012172 struct drm_i915_gem_object *obj;
Jesse Barnes79e53942008-11-07 14:24:08 -080012173
Jesse Barnes308e5bc2011-11-14 14:51:28 -080012174 obj = to_intel_bo(drm_gem_object_lookup(dev, filp,
12175 mode_cmd->handles[0]));
Chris Wilsonc8725222011-02-19 11:31:06 +000012176 if (&obj->base == NULL)
Chris Wilsoncce13ff2010-08-08 13:36:38 +010012177 return ERR_PTR(-ENOENT);
Jesse Barnes79e53942008-11-07 14:24:08 -080012178
Chris Wilsond2dff872011-04-19 08:36:26 +010012179 return intel_framebuffer_create(dev, mode_cmd, obj);
Jesse Barnes79e53942008-11-07 14:24:08 -080012180}
12181
Daniel Vetter4520f532013-10-09 09:18:51 +020012182#ifndef CONFIG_DRM_I915_FBDEV
Daniel Vetter0632fef2013-10-08 17:44:49 +020012183static inline void intel_fbdev_output_poll_changed(struct drm_device *dev)
Daniel Vetter4520f532013-10-09 09:18:51 +020012184{
12185}
12186#endif
12187
Jesse Barnes79e53942008-11-07 14:24:08 -080012188static const struct drm_mode_config_funcs intel_mode_funcs = {
Jesse Barnes79e53942008-11-07 14:24:08 -080012189 .fb_create = intel_user_framebuffer_create,
Daniel Vetter0632fef2013-10-08 17:44:49 +020012190 .output_poll_changed = intel_fbdev_output_poll_changed,
Jesse Barnes79e53942008-11-07 14:24:08 -080012191};
12192
Jesse Barnese70236a2009-09-21 10:42:27 -070012193/* Set up chip specific display functions */
12194static void intel_init_display(struct drm_device *dev)
12195{
12196 struct drm_i915_private *dev_priv = dev->dev_private;
12197
Daniel Vetteree9300b2013-06-03 22:40:22 +020012198 if (HAS_PCH_SPLIT(dev) || IS_G4X(dev))
12199 dev_priv->display.find_dpll = g4x_find_best_dpll;
Chon Ming Leeef9348c2014-04-09 13:28:18 +030012200 else if (IS_CHERRYVIEW(dev))
12201 dev_priv->display.find_dpll = chv_find_best_dpll;
Daniel Vetteree9300b2013-06-03 22:40:22 +020012202 else if (IS_VALLEYVIEW(dev))
12203 dev_priv->display.find_dpll = vlv_find_best_dpll;
12204 else if (IS_PINEVIEW(dev))
12205 dev_priv->display.find_dpll = pnv_find_best_dpll;
12206 else
12207 dev_priv->display.find_dpll = i9xx_find_best_dpll;
12208
Paulo Zanoniaffa9352012-11-23 15:30:39 -020012209 if (HAS_DDI(dev)) {
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010012210 dev_priv->display.get_pipe_config = haswell_get_pipe_config;
Jesse Barnes4c6baa52014-03-07 08:57:50 -080012211 dev_priv->display.get_plane_config = ironlake_get_plane_config;
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -030012212 dev_priv->display.crtc_mode_set = haswell_crtc_mode_set;
Paulo Zanoni4f771f12012-10-23 18:29:51 -020012213 dev_priv->display.crtc_enable = haswell_crtc_enable;
12214 dev_priv->display.crtc_disable = haswell_crtc_disable;
Paulo Zanoni6441ab52012-10-05 12:05:58 -030012215 dev_priv->display.off = haswell_crtc_off;
Matt Roper262ca2b2014-03-18 17:22:55 -070012216 dev_priv->display.update_primary_plane =
12217 ironlake_update_primary_plane;
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -030012218 } else if (HAS_PCH_SPLIT(dev)) {
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010012219 dev_priv->display.get_pipe_config = ironlake_get_pipe_config;
Jesse Barnes4c6baa52014-03-07 08:57:50 -080012220 dev_priv->display.get_plane_config = ironlake_get_plane_config;
Eric Anholtf564048e2011-03-30 13:01:02 -070012221 dev_priv->display.crtc_mode_set = ironlake_crtc_mode_set;
Daniel Vetter76e5a892012-06-29 22:39:33 +020012222 dev_priv->display.crtc_enable = ironlake_crtc_enable;
12223 dev_priv->display.crtc_disable = ironlake_crtc_disable;
Jesse Barnesee7b9f92012-04-20 17:11:53 +010012224 dev_priv->display.off = ironlake_crtc_off;
Matt Roper262ca2b2014-03-18 17:22:55 -070012225 dev_priv->display.update_primary_plane =
12226 ironlake_update_primary_plane;
Jesse Barnes89b667f2013-04-18 14:51:36 -070012227 } else if (IS_VALLEYVIEW(dev)) {
12228 dev_priv->display.get_pipe_config = i9xx_get_pipe_config;
Jesse Barnes1ad292b2014-03-07 08:57:49 -080012229 dev_priv->display.get_plane_config = i9xx_get_plane_config;
Jesse Barnes89b667f2013-04-18 14:51:36 -070012230 dev_priv->display.crtc_mode_set = i9xx_crtc_mode_set;
12231 dev_priv->display.crtc_enable = valleyview_crtc_enable;
12232 dev_priv->display.crtc_disable = i9xx_crtc_disable;
12233 dev_priv->display.off = i9xx_crtc_off;
Matt Roper262ca2b2014-03-18 17:22:55 -070012234 dev_priv->display.update_primary_plane =
12235 i9xx_update_primary_plane;
Eric Anholtf564048e2011-03-30 13:01:02 -070012236 } else {
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010012237 dev_priv->display.get_pipe_config = i9xx_get_pipe_config;
Jesse Barnes1ad292b2014-03-07 08:57:49 -080012238 dev_priv->display.get_plane_config = i9xx_get_plane_config;
Eric Anholtf564048e2011-03-30 13:01:02 -070012239 dev_priv->display.crtc_mode_set = i9xx_crtc_mode_set;
Daniel Vetter76e5a892012-06-29 22:39:33 +020012240 dev_priv->display.crtc_enable = i9xx_crtc_enable;
12241 dev_priv->display.crtc_disable = i9xx_crtc_disable;
Jesse Barnesee7b9f92012-04-20 17:11:53 +010012242 dev_priv->display.off = i9xx_crtc_off;
Matt Roper262ca2b2014-03-18 17:22:55 -070012243 dev_priv->display.update_primary_plane =
12244 i9xx_update_primary_plane;
Eric Anholtf564048e2011-03-30 13:01:02 -070012245 }
Jesse Barnese70236a2009-09-21 10:42:27 -070012246
Jesse Barnese70236a2009-09-21 10:42:27 -070012247 /* Returns the core display clock speed */
Jesse Barnes25eb05fc2012-03-28 13:39:23 -070012248 if (IS_VALLEYVIEW(dev))
12249 dev_priv->display.get_display_clock_speed =
12250 valleyview_get_display_clock_speed;
12251 else if (IS_I945G(dev) || (IS_G33(dev) && !IS_PINEVIEW_M(dev)))
Jesse Barnese70236a2009-09-21 10:42:27 -070012252 dev_priv->display.get_display_clock_speed =
12253 i945_get_display_clock_speed;
12254 else if (IS_I915G(dev))
12255 dev_priv->display.get_display_clock_speed =
12256 i915_get_display_clock_speed;
Daniel Vetter257a7ff2013-07-26 08:35:42 +020012257 else if (IS_I945GM(dev) || IS_845G(dev))
Jesse Barnese70236a2009-09-21 10:42:27 -070012258 dev_priv->display.get_display_clock_speed =
12259 i9xx_misc_get_display_clock_speed;
Daniel Vetter257a7ff2013-07-26 08:35:42 +020012260 else if (IS_PINEVIEW(dev))
12261 dev_priv->display.get_display_clock_speed =
12262 pnv_get_display_clock_speed;
Jesse Barnese70236a2009-09-21 10:42:27 -070012263 else if (IS_I915GM(dev))
12264 dev_priv->display.get_display_clock_speed =
12265 i915gm_get_display_clock_speed;
12266 else if (IS_I865G(dev))
12267 dev_priv->display.get_display_clock_speed =
12268 i865_get_display_clock_speed;
Daniel Vetterf0f8a9c2009-09-15 22:57:33 +020012269 else if (IS_I85X(dev))
Jesse Barnese70236a2009-09-21 10:42:27 -070012270 dev_priv->display.get_display_clock_speed =
12271 i855_get_display_clock_speed;
12272 else /* 852, 830 */
12273 dev_priv->display.get_display_clock_speed =
12274 i830_get_display_clock_speed;
12275
Zhenyu Wang7f8a8562010-04-01 13:07:53 +080012276 if (HAS_PCH_SPLIT(dev)) {
Chris Wilsonf00a3dd2010-10-21 14:57:17 +010012277 if (IS_GEN5(dev)) {
Jesse Barnes674cf962011-04-28 14:27:04 -070012278 dev_priv->display.fdi_link_train = ironlake_fdi_link_train;
Wu Fengguange0dac652011-09-05 14:25:34 +080012279 dev_priv->display.write_eld = ironlake_write_eld;
Yuanhan Liu13982612010-12-15 15:42:31 +080012280 } else if (IS_GEN6(dev)) {
Jesse Barnes674cf962011-04-28 14:27:04 -070012281 dev_priv->display.fdi_link_train = gen6_fdi_link_train;
Wu Fengguange0dac652011-09-05 14:25:34 +080012282 dev_priv->display.write_eld = ironlake_write_eld;
Paulo Zanoni9a952a02014-03-07 20:12:34 -030012283 dev_priv->display.modeset_global_resources =
12284 snb_modeset_global_resources;
Jesse Barnes357555c2011-04-28 15:09:55 -070012285 } else if (IS_IVYBRIDGE(dev)) {
12286 /* FIXME: detect B0+ stepping and use auto training */
12287 dev_priv->display.fdi_link_train = ivb_manual_fdi_link_train;
Wu Fengguange0dac652011-09-05 14:25:34 +080012288 dev_priv->display.write_eld = ironlake_write_eld;
Daniel Vetter01a415f2012-10-27 15:58:40 +020012289 dev_priv->display.modeset_global_resources =
12290 ivb_modeset_global_resources;
Ben Widawsky4e0bbc32013-11-02 21:07:07 -070012291 } else if (IS_HASWELL(dev) || IS_GEN8(dev)) {
Eugeni Dodonovc82e4d22012-05-09 15:37:21 -030012292 dev_priv->display.fdi_link_train = hsw_fdi_link_train;
Wang Xingchao83358c852012-08-16 22:43:37 +080012293 dev_priv->display.write_eld = haswell_write_eld;
Daniel Vetterd6dd9eb2013-01-29 16:35:20 -020012294 dev_priv->display.modeset_global_resources =
12295 haswell_modeset_global_resources;
Paulo Zanonia0e63c22012-12-06 11:12:39 -020012296 }
Jesse Barnes6067aae2011-04-28 15:04:31 -070012297 } else if (IS_G4X(dev)) {
Wu Fengguange0dac652011-09-05 14:25:34 +080012298 dev_priv->display.write_eld = g4x_write_eld;
Jesse Barnes30a970c2013-11-04 13:48:12 -080012299 } else if (IS_VALLEYVIEW(dev)) {
12300 dev_priv->display.modeset_global_resources =
12301 valleyview_modeset_global_resources;
Mengdong Lin9ca2fe72013-11-01 00:17:03 -040012302 dev_priv->display.write_eld = ironlake_write_eld;
Jesse Barnese70236a2009-09-21 10:42:27 -070012303 }
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070012304
12305 /* Default just returns -ENODEV to indicate unsupported */
12306 dev_priv->display.queue_flip = intel_default_queue_flip;
12307
12308 switch (INTEL_INFO(dev)->gen) {
12309 case 2:
12310 dev_priv->display.queue_flip = intel_gen2_queue_flip;
12311 break;
12312
12313 case 3:
12314 dev_priv->display.queue_flip = intel_gen3_queue_flip;
12315 break;
12316
12317 case 4:
12318 case 5:
12319 dev_priv->display.queue_flip = intel_gen4_queue_flip;
12320 break;
12321
12322 case 6:
12323 dev_priv->display.queue_flip = intel_gen6_queue_flip;
12324 break;
Jesse Barnes7c9017e2011-06-16 12:18:54 -070012325 case 7:
Ben Widawsky4e0bbc32013-11-02 21:07:07 -070012326 case 8: /* FIXME(BDW): Check that the gen8 RCS flip works. */
Jesse Barnes7c9017e2011-06-16 12:18:54 -070012327 dev_priv->display.queue_flip = intel_gen7_queue_flip;
12328 break;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070012329 }
Jani Nikula7bd688c2013-11-08 16:48:56 +020012330
12331 intel_panel_init_backlight_funcs(dev);
Jesse Barnese70236a2009-09-21 10:42:27 -070012332}
12333
Jesse Barnesb690e962010-07-19 13:53:12 -070012334/*
12335 * Some BIOSes insist on assuming the GPU's pipe A is enabled at suspend,
12336 * resume, or other times. This quirk makes sure that's the case for
12337 * affected systems.
12338 */
Akshay Joshi0206e352011-08-16 15:34:10 -040012339static void quirk_pipea_force(struct drm_device *dev)
Jesse Barnesb690e962010-07-19 13:53:12 -070012340{
12341 struct drm_i915_private *dev_priv = dev->dev_private;
12342
12343 dev_priv->quirks |= QUIRK_PIPEA_FORCE;
Daniel Vetterbc0daf42012-04-01 13:16:49 +020012344 DRM_INFO("applying pipe a force quirk\n");
Jesse Barnesb690e962010-07-19 13:53:12 -070012345}
12346
Keith Packard435793d2011-07-12 14:56:22 -070012347/*
12348 * Some machines (Lenovo U160) do not work with SSC on LVDS for some reason
12349 */
12350static void quirk_ssc_force_disable(struct drm_device *dev)
12351{
12352 struct drm_i915_private *dev_priv = dev->dev_private;
12353 dev_priv->quirks |= QUIRK_LVDS_SSC_DISABLE;
Daniel Vetterbc0daf42012-04-01 13:16:49 +020012354 DRM_INFO("applying lvds SSC disable quirk\n");
Keith Packard435793d2011-07-12 14:56:22 -070012355}
12356
Carsten Emde4dca20e2012-03-15 15:56:26 +010012357/*
Carsten Emde5a15ab52012-03-15 15:56:27 +010012358 * A machine (e.g. Acer Aspire 5734Z) may need to invert the panel backlight
12359 * brightness value
Carsten Emde4dca20e2012-03-15 15:56:26 +010012360 */
12361static void quirk_invert_brightness(struct drm_device *dev)
12362{
12363 struct drm_i915_private *dev_priv = dev->dev_private;
12364 dev_priv->quirks |= QUIRK_INVERT_BRIGHTNESS;
Daniel Vetterbc0daf42012-04-01 13:16:49 +020012365 DRM_INFO("applying inverted panel brightness quirk\n");
Jesse Barnesb690e962010-07-19 13:53:12 -070012366}
12367
12368struct intel_quirk {
12369 int device;
12370 int subsystem_vendor;
12371 int subsystem_device;
12372 void (*hook)(struct drm_device *dev);
12373};
12374
Egbert Eich5f85f1762012-10-14 15:46:38 +020012375/* For systems that don't have a meaningful PCI subdevice/subvendor ID */
12376struct intel_dmi_quirk {
12377 void (*hook)(struct drm_device *dev);
12378 const struct dmi_system_id (*dmi_id_list)[];
12379};
12380
12381static int intel_dmi_reverse_brightness(const struct dmi_system_id *id)
12382{
12383 DRM_INFO("Backlight polarity reversed on %s\n", id->ident);
12384 return 1;
12385}
12386
12387static const struct intel_dmi_quirk intel_dmi_quirks[] = {
12388 {
12389 .dmi_id_list = &(const struct dmi_system_id[]) {
12390 {
12391 .callback = intel_dmi_reverse_brightness,
12392 .ident = "NCR Corporation",
12393 .matches = {DMI_MATCH(DMI_SYS_VENDOR, "NCR Corporation"),
12394 DMI_MATCH(DMI_PRODUCT_NAME, ""),
12395 },
12396 },
12397 { } /* terminating entry */
12398 },
12399 .hook = quirk_invert_brightness,
12400 },
12401};
12402
Ben Widawskyc43b5632012-04-16 14:07:40 -070012403static struct intel_quirk intel_quirks[] = {
Jesse Barnesb690e962010-07-19 13:53:12 -070012404 /* HP Mini needs pipe A force quirk (LP: #322104) */
Akshay Joshi0206e352011-08-16 15:34:10 -040012405 { 0x27ae, 0x103c, 0x361a, quirk_pipea_force },
Jesse Barnesb690e962010-07-19 13:53:12 -070012406
Jesse Barnesb690e962010-07-19 13:53:12 -070012407 /* Toshiba Protege R-205, S-209 needs pipe A force quirk */
12408 { 0x2592, 0x1179, 0x0001, quirk_pipea_force },
12409
Jesse Barnesb690e962010-07-19 13:53:12 -070012410 /* ThinkPad T60 needs pipe A force quirk (bug #16494) */
12411 { 0x2782, 0x17aa, 0x201a, quirk_pipea_force },
12412
Keith Packard435793d2011-07-12 14:56:22 -070012413 /* Lenovo U160 cannot use SSC on LVDS */
12414 { 0x0046, 0x17aa, 0x3920, quirk_ssc_force_disable },
Michel Alexandre Salim070d3292011-07-28 18:52:06 +020012415
12416 /* Sony Vaio Y cannot use SSC on LVDS */
12417 { 0x0046, 0x104d, 0x9076, quirk_ssc_force_disable },
Carsten Emde5a15ab52012-03-15 15:56:27 +010012418
Alexander van Heukelumbe505f62013-12-28 21:00:39 +010012419 /* Acer Aspire 5734Z must invert backlight brightness */
12420 { 0x2a42, 0x1025, 0x0459, quirk_invert_brightness },
12421
12422 /* Acer/eMachines G725 */
12423 { 0x2a42, 0x1025, 0x0210, quirk_invert_brightness },
12424
12425 /* Acer/eMachines e725 */
12426 { 0x2a42, 0x1025, 0x0212, quirk_invert_brightness },
12427
12428 /* Acer/Packard Bell NCL20 */
12429 { 0x2a42, 0x1025, 0x034b, quirk_invert_brightness },
12430
12431 /* Acer Aspire 4736Z */
12432 { 0x2a42, 0x1025, 0x0260, quirk_invert_brightness },
Jani Nikula0f540c32014-01-13 17:30:34 +020012433
12434 /* Acer Aspire 5336 */
12435 { 0x2a42, 0x1025, 0x048a, quirk_invert_brightness },
Jesse Barnesb690e962010-07-19 13:53:12 -070012436};
12437
12438static void intel_init_quirks(struct drm_device *dev)
12439{
12440 struct pci_dev *d = dev->pdev;
12441 int i;
12442
12443 for (i = 0; i < ARRAY_SIZE(intel_quirks); i++) {
12444 struct intel_quirk *q = &intel_quirks[i];
12445
12446 if (d->device == q->device &&
12447 (d->subsystem_vendor == q->subsystem_vendor ||
12448 q->subsystem_vendor == PCI_ANY_ID) &&
12449 (d->subsystem_device == q->subsystem_device ||
12450 q->subsystem_device == PCI_ANY_ID))
12451 q->hook(dev);
12452 }
Egbert Eich5f85f1762012-10-14 15:46:38 +020012453 for (i = 0; i < ARRAY_SIZE(intel_dmi_quirks); i++) {
12454 if (dmi_check_system(*intel_dmi_quirks[i].dmi_id_list) != 0)
12455 intel_dmi_quirks[i].hook(dev);
12456 }
Jesse Barnesb690e962010-07-19 13:53:12 -070012457}
12458
Jesse Barnes9cce37f2010-08-13 15:11:26 -070012459/* Disable the VGA plane that we never use */
12460static void i915_disable_vga(struct drm_device *dev)
12461{
12462 struct drm_i915_private *dev_priv = dev->dev_private;
12463 u8 sr1;
Ville Syrjälä766aa1c2013-01-25 21:44:46 +020012464 u32 vga_reg = i915_vgacntrl_reg(dev);
Jesse Barnes9cce37f2010-08-13 15:11:26 -070012465
Ville Syrjälä2b37c612014-01-22 21:32:38 +020012466 /* WaEnableVGAAccessThroughIOPort:ctg,elk,ilk,snb,ivb,vlv,hsw */
Jesse Barnes9cce37f2010-08-13 15:11:26 -070012467 vga_get_uninterruptible(dev->pdev, VGA_RSRC_LEGACY_IO);
Jesse Barnes3fdcf432012-04-06 11:46:27 -070012468 outb(SR01, VGA_SR_INDEX);
Jesse Barnes9cce37f2010-08-13 15:11:26 -070012469 sr1 = inb(VGA_SR_DATA);
12470 outb(sr1 | 1<<5, VGA_SR_DATA);
12471 vga_put(dev->pdev, VGA_RSRC_LEGACY_IO);
12472 udelay(300);
12473
12474 I915_WRITE(vga_reg, VGA_DISP_DISABLE);
12475 POSTING_READ(vga_reg);
12476}
12477
Daniel Vetterf8175862012-04-10 15:50:11 +020012478void intel_modeset_init_hw(struct drm_device *dev)
12479{
Eugeni Dodonova8f78b52012-06-28 15:55:35 -030012480 intel_prepare_ddi(dev);
12481
Ville Syrjäläf8bf63f2014-06-13 13:37:54 +030012482 if (IS_VALLEYVIEW(dev))
12483 vlv_update_cdclk(dev);
12484
Daniel Vetterf8175862012-04-10 15:50:11 +020012485 intel_init_clock_gating(dev);
12486
Jesse Barnes5382f5f352013-12-16 16:34:24 -080012487 intel_reset_dpio(dev);
Jesse Barnes40e9cf62013-10-03 11:35:46 -070012488
Daniel Vetter8090c6b2012-06-24 16:42:32 +020012489 intel_enable_gt_powersave(dev);
Daniel Vetterf8175862012-04-10 15:50:11 +020012490}
12491
Imre Deak7d708ee2013-04-17 14:04:50 +030012492void intel_modeset_suspend_hw(struct drm_device *dev)
12493{
12494 intel_suspend_hw(dev);
12495}
12496
Jesse Barnes79e53942008-11-07 14:24:08 -080012497void intel_modeset_init(struct drm_device *dev)
12498{
Jesse Barnes652c3932009-08-17 13:31:43 -070012499 struct drm_i915_private *dev_priv = dev->dev_private;
Damien Lespiau1fe47782014-03-03 17:31:47 +000012500 int sprite, ret;
Damien Lespiau8cc87b72014-03-03 17:31:44 +000012501 enum pipe pipe;
Jesse Barnes46f297f2014-03-07 08:57:48 -080012502 struct intel_crtc *crtc;
Jesse Barnes79e53942008-11-07 14:24:08 -080012503
12504 drm_mode_config_init(dev);
12505
12506 dev->mode_config.min_width = 0;
12507 dev->mode_config.min_height = 0;
12508
Dave Airlie019d96c2011-09-29 16:20:42 +010012509 dev->mode_config.preferred_depth = 24;
12510 dev->mode_config.prefer_shadow = 1;
12511
Laurent Pincharte6ecefa2012-05-17 13:27:23 +020012512 dev->mode_config.funcs = &intel_mode_funcs;
Jesse Barnes79e53942008-11-07 14:24:08 -080012513
Jesse Barnesb690e962010-07-19 13:53:12 -070012514 intel_init_quirks(dev);
12515
Eugeni Dodonov1fa61102012-04-18 15:29:26 -030012516 intel_init_pm(dev);
12517
Ben Widawskye3c74752013-04-05 13:12:39 -070012518 if (INTEL_INFO(dev)->num_pipes == 0)
12519 return;
12520
Jesse Barnese70236a2009-09-21 10:42:27 -070012521 intel_init_display(dev);
12522
Chris Wilsona6c45cf2010-09-17 00:32:17 +010012523 if (IS_GEN2(dev)) {
12524 dev->mode_config.max_width = 2048;
12525 dev->mode_config.max_height = 2048;
12526 } else if (IS_GEN3(dev)) {
Keith Packard5e4d6fa2009-07-12 23:53:17 -070012527 dev->mode_config.max_width = 4096;
12528 dev->mode_config.max_height = 4096;
Jesse Barnes79e53942008-11-07 14:24:08 -080012529 } else {
Chris Wilsona6c45cf2010-09-17 00:32:17 +010012530 dev->mode_config.max_width = 8192;
12531 dev->mode_config.max_height = 8192;
Jesse Barnes79e53942008-11-07 14:24:08 -080012532 }
Damien Lespiau068be562014-03-28 14:17:49 +000012533
12534 if (IS_GEN2(dev)) {
12535 dev->mode_config.cursor_width = GEN2_CURSOR_WIDTH;
12536 dev->mode_config.cursor_height = GEN2_CURSOR_HEIGHT;
12537 } else {
12538 dev->mode_config.cursor_width = MAX_CURSOR_WIDTH;
12539 dev->mode_config.cursor_height = MAX_CURSOR_HEIGHT;
12540 }
12541
Ben Widawsky5d4545a2013-01-17 12:45:15 -080012542 dev->mode_config.fb_base = dev_priv->gtt.mappable_base;
Jesse Barnes79e53942008-11-07 14:24:08 -080012543
Zhao Yakui28c97732009-10-09 11:39:41 +080012544 DRM_DEBUG_KMS("%d display pipe%s available.\n",
Ben Widawsky7eb552a2013-03-13 14:05:41 -070012545 INTEL_INFO(dev)->num_pipes,
12546 INTEL_INFO(dev)->num_pipes > 1 ? "s" : "");
Jesse Barnes79e53942008-11-07 14:24:08 -080012547
Damien Lespiau8cc87b72014-03-03 17:31:44 +000012548 for_each_pipe(pipe) {
12549 intel_crtc_init(dev, pipe);
Damien Lespiau1fe47782014-03-03 17:31:47 +000012550 for_each_sprite(pipe, sprite) {
12551 ret = intel_plane_init(dev, pipe, sprite);
Jesse Barnes7f1f3852013-04-02 11:22:20 -070012552 if (ret)
Ville Syrjälä06da8da2013-04-17 17:48:51 +030012553 DRM_DEBUG_KMS("pipe %c sprite %c init failed: %d\n",
Damien Lespiau1fe47782014-03-03 17:31:47 +000012554 pipe_name(pipe), sprite_name(pipe, sprite), ret);
Jesse Barnes7f1f3852013-04-02 11:22:20 -070012555 }
Jesse Barnes79e53942008-11-07 14:24:08 -080012556 }
12557
Jesse Barnesf42bb702013-12-16 16:34:23 -080012558 intel_init_dpio(dev);
Jesse Barnes5382f5f352013-12-16 16:34:24 -080012559 intel_reset_dpio(dev);
Jesse Barnesf42bb702013-12-16 16:34:23 -080012560
Daniel Vettere72f9fb2013-06-05 13:34:06 +020012561 intel_shared_dpll_init(dev);
Jesse Barnesee7b9f92012-04-20 17:11:53 +010012562
Jesse Barnes9cce37f2010-08-13 15:11:26 -070012563 /* Just disable it once at startup */
12564 i915_disable_vga(dev);
Jesse Barnes79e53942008-11-07 14:24:08 -080012565 intel_setup_outputs(dev);
Chris Wilson11be49e2012-11-15 11:32:20 +000012566
12567 /* Just in case the BIOS is doing something questionable. */
12568 intel_disable_fbc(dev);
Jesse Barnesfa9fa082014-02-11 15:28:56 -080012569
Daniel Vetter6e9f7982014-05-29 23:54:47 +020012570 drm_modeset_lock_all(dev);
Jesse Barnesfa9fa082014-02-11 15:28:56 -080012571 intel_modeset_setup_hw_state(dev, false);
Daniel Vetter6e9f7982014-05-29 23:54:47 +020012572 drm_modeset_unlock_all(dev);
Jesse Barnes46f297f2014-03-07 08:57:48 -080012573
Damien Lespiaud3fcc802014-05-13 23:32:22 +010012574 for_each_intel_crtc(dev, crtc) {
Jesse Barnes46f297f2014-03-07 08:57:48 -080012575 if (!crtc->active)
12576 continue;
12577
Jesse Barnes46f297f2014-03-07 08:57:48 -080012578 /*
Jesse Barnes46f297f2014-03-07 08:57:48 -080012579 * Note that reserving the BIOS fb up front prevents us
12580 * from stuffing other stolen allocations like the ring
12581 * on top. This prevents some ugliness at boot time, and
12582 * can even allow for smooth boot transitions if the BIOS
12583 * fb is large enough for the active pipe configuration.
12584 */
12585 if (dev_priv->display.get_plane_config) {
12586 dev_priv->display.get_plane_config(crtc,
12587 &crtc->plane_config);
12588 /*
12589 * If the fb is shared between multiple heads, we'll
12590 * just get the first one.
12591 */
Jesse Barnes484b41d2014-03-07 08:57:55 -080012592 intel_find_plane_obj(crtc, &crtc->plane_config);
Jesse Barnes46f297f2014-03-07 08:57:48 -080012593 }
Jesse Barnes46f297f2014-03-07 08:57:48 -080012594 }
Chris Wilson2c7111d2011-03-29 10:40:27 +010012595}
Jesse Barnesd5bb0812011-01-05 12:01:26 -080012596
Daniel Vetter7fad7982012-07-04 17:51:47 +020012597static void intel_enable_pipe_a(struct drm_device *dev)
12598{
12599 struct intel_connector *connector;
12600 struct drm_connector *crt = NULL;
12601 struct intel_load_detect_pipe load_detect_temp;
Rob Clark51fd3712013-11-19 12:10:12 -050012602 struct drm_modeset_acquire_ctx ctx;
Daniel Vetter7fad7982012-07-04 17:51:47 +020012603
12604 /* We can't just switch on the pipe A, we need to set things up with a
12605 * proper mode and output configuration. As a gross hack, enable pipe A
12606 * by enabling the load detect pipe once. */
12607 list_for_each_entry(connector,
12608 &dev->mode_config.connector_list,
12609 base.head) {
12610 if (connector->encoder->type == INTEL_OUTPUT_ANALOG) {
12611 crt = &connector->base;
12612 break;
12613 }
12614 }
12615
12616 if (!crt)
12617 return;
12618
Rob Clark51fd3712013-11-19 12:10:12 -050012619 if (intel_get_load_detect_pipe(crt, NULL, &load_detect_temp, &ctx))
12620 intel_release_load_detect_pipe(crt, &load_detect_temp, &ctx);
Daniel Vetter7fad7982012-07-04 17:51:47 +020012621
12622
12623}
12624
Daniel Vetterfa555832012-10-10 23:14:00 +020012625static bool
12626intel_check_plane_mapping(struct intel_crtc *crtc)
12627{
Ben Widawsky7eb552a2013-03-13 14:05:41 -070012628 struct drm_device *dev = crtc->base.dev;
12629 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetterfa555832012-10-10 23:14:00 +020012630 u32 reg, val;
12631
Ben Widawsky7eb552a2013-03-13 14:05:41 -070012632 if (INTEL_INFO(dev)->num_pipes == 1)
Daniel Vetterfa555832012-10-10 23:14:00 +020012633 return true;
12634
12635 reg = DSPCNTR(!crtc->plane);
12636 val = I915_READ(reg);
12637
12638 if ((val & DISPLAY_PLANE_ENABLE) &&
12639 (!!(val & DISPPLANE_SEL_PIPE_MASK) == crtc->pipe))
12640 return false;
12641
12642 return true;
12643}
12644
Daniel Vetter24929352012-07-02 20:28:59 +020012645static void intel_sanitize_crtc(struct intel_crtc *crtc)
12646{
12647 struct drm_device *dev = crtc->base.dev;
12648 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetterfa555832012-10-10 23:14:00 +020012649 u32 reg;
Daniel Vetter24929352012-07-02 20:28:59 +020012650
Daniel Vetter24929352012-07-02 20:28:59 +020012651 /* Clear any frame start delays used for debugging left by the BIOS */
Daniel Vetter3b117c82013-04-17 20:15:07 +020012652 reg = PIPECONF(crtc->config.cpu_transcoder);
Daniel Vetter24929352012-07-02 20:28:59 +020012653 I915_WRITE(reg, I915_READ(reg) & ~PIPECONF_FRAME_START_DELAY_MASK);
12654
Ville Syrjäläd3eaf882014-05-20 17:20:05 +030012655 /* restore vblank interrupts to correct state */
12656 if (crtc->active)
12657 drm_vblank_on(dev, crtc->pipe);
12658 else
12659 drm_vblank_off(dev, crtc->pipe);
12660
Daniel Vetter24929352012-07-02 20:28:59 +020012661 /* We need to sanitize the plane -> pipe mapping first because this will
Daniel Vetterfa555832012-10-10 23:14:00 +020012662 * disable the crtc (and hence change the state) if it is wrong. Note
12663 * that gen4+ has a fixed plane -> pipe mapping. */
12664 if (INTEL_INFO(dev)->gen < 4 && !intel_check_plane_mapping(crtc)) {
Daniel Vetter24929352012-07-02 20:28:59 +020012665 struct intel_connector *connector;
12666 bool plane;
12667
Daniel Vetter24929352012-07-02 20:28:59 +020012668 DRM_DEBUG_KMS("[CRTC:%d] wrong plane connection detected!\n",
12669 crtc->base.base.id);
12670
12671 /* Pipe has the wrong plane attached and the plane is active.
12672 * Temporarily change the plane mapping and disable everything
12673 * ... */
12674 plane = crtc->plane;
12675 crtc->plane = !plane;
12676 dev_priv->display.crtc_disable(&crtc->base);
12677 crtc->plane = plane;
12678
12679 /* ... and break all links. */
12680 list_for_each_entry(connector, &dev->mode_config.connector_list,
12681 base.head) {
12682 if (connector->encoder->base.crtc != &crtc->base)
12683 continue;
12684
Egbert Eich7f1950f2014-04-25 10:56:22 +020012685 connector->base.dpms = DRM_MODE_DPMS_OFF;
12686 connector->base.encoder = NULL;
Daniel Vetter24929352012-07-02 20:28:59 +020012687 }
Egbert Eich7f1950f2014-04-25 10:56:22 +020012688 /* multiple connectors may have the same encoder:
12689 * handle them and break crtc link separately */
12690 list_for_each_entry(connector, &dev->mode_config.connector_list,
12691 base.head)
12692 if (connector->encoder->base.crtc == &crtc->base) {
12693 connector->encoder->base.crtc = NULL;
12694 connector->encoder->connectors_active = false;
12695 }
Daniel Vetter24929352012-07-02 20:28:59 +020012696
12697 WARN_ON(crtc->active);
12698 crtc->base.enabled = false;
12699 }
Daniel Vetter24929352012-07-02 20:28:59 +020012700
Daniel Vetter7fad7982012-07-04 17:51:47 +020012701 if (dev_priv->quirks & QUIRK_PIPEA_FORCE &&
12702 crtc->pipe == PIPE_A && !crtc->active) {
12703 /* BIOS forgot to enable pipe A, this mostly happens after
12704 * resume. Force-enable the pipe to fix this, the update_dpms
12705 * call below we restore the pipe to the right state, but leave
12706 * the required bits on. */
12707 intel_enable_pipe_a(dev);
12708 }
12709
Daniel Vetter24929352012-07-02 20:28:59 +020012710 /* Adjust the state of the output pipe according to whether we
12711 * have active connectors/encoders. */
12712 intel_crtc_update_dpms(&crtc->base);
12713
12714 if (crtc->active != crtc->base.enabled) {
12715 struct intel_encoder *encoder;
12716
12717 /* This can happen either due to bugs in the get_hw_state
12718 * functions or because the pipe is force-enabled due to the
12719 * pipe A quirk. */
12720 DRM_DEBUG_KMS("[CRTC:%d] hw state adjusted, was %s, now %s\n",
12721 crtc->base.base.id,
12722 crtc->base.enabled ? "enabled" : "disabled",
12723 crtc->active ? "enabled" : "disabled");
12724
12725 crtc->base.enabled = crtc->active;
12726
12727 /* Because we only establish the connector -> encoder ->
12728 * crtc links if something is active, this means the
12729 * crtc is now deactivated. Break the links. connector
12730 * -> encoder links are only establish when things are
12731 * actually up, hence no need to break them. */
12732 WARN_ON(crtc->active);
12733
12734 for_each_encoder_on_crtc(dev, &crtc->base, encoder) {
12735 WARN_ON(encoder->connectors_active);
12736 encoder->base.crtc = NULL;
12737 }
12738 }
Daniel Vetterc5ab3bc2014-05-14 15:40:34 +020012739
12740 if (crtc->active || IS_VALLEYVIEW(dev) || INTEL_INFO(dev)->gen < 5) {
Daniel Vetter4cc31482014-03-24 00:01:41 +010012741 /*
12742 * We start out with underrun reporting disabled to avoid races.
12743 * For correct bookkeeping mark this on active crtcs.
12744 *
Daniel Vetterc5ab3bc2014-05-14 15:40:34 +020012745 * Also on gmch platforms we dont have any hardware bits to
12746 * disable the underrun reporting. Which means we need to start
12747 * out with underrun reporting disabled also on inactive pipes,
12748 * since otherwise we'll complain about the garbage we read when
12749 * e.g. coming up after runtime pm.
12750 *
Daniel Vetter4cc31482014-03-24 00:01:41 +010012751 * No protection against concurrent access is required - at
12752 * worst a fifo underrun happens which also sets this to false.
12753 */
12754 crtc->cpu_fifo_underrun_disabled = true;
12755 crtc->pch_fifo_underrun_disabled = true;
Ville Syrjälä80715b22014-05-15 20:23:23 +030012756
12757 update_scanline_offset(crtc);
Daniel Vetter4cc31482014-03-24 00:01:41 +010012758 }
Daniel Vetter24929352012-07-02 20:28:59 +020012759}
12760
12761static void intel_sanitize_encoder(struct intel_encoder *encoder)
12762{
12763 struct intel_connector *connector;
12764 struct drm_device *dev = encoder->base.dev;
12765
12766 /* We need to check both for a crtc link (meaning that the
12767 * encoder is active and trying to read from a pipe) and the
12768 * pipe itself being active. */
12769 bool has_active_crtc = encoder->base.crtc &&
12770 to_intel_crtc(encoder->base.crtc)->active;
12771
12772 if (encoder->connectors_active && !has_active_crtc) {
12773 DRM_DEBUG_KMS("[ENCODER:%d:%s] has active connectors but no active pipe!\n",
12774 encoder->base.base.id,
Jani Nikula8e329a02014-06-03 14:56:21 +030012775 encoder->base.name);
Daniel Vetter24929352012-07-02 20:28:59 +020012776
12777 /* Connector is active, but has no active pipe. This is
12778 * fallout from our resume register restoring. Disable
12779 * the encoder manually again. */
12780 if (encoder->base.crtc) {
12781 DRM_DEBUG_KMS("[ENCODER:%d:%s] manually disabled\n",
12782 encoder->base.base.id,
Jani Nikula8e329a02014-06-03 14:56:21 +030012783 encoder->base.name);
Daniel Vetter24929352012-07-02 20:28:59 +020012784 encoder->disable(encoder);
12785 }
Egbert Eich7f1950f2014-04-25 10:56:22 +020012786 encoder->base.crtc = NULL;
12787 encoder->connectors_active = false;
Daniel Vetter24929352012-07-02 20:28:59 +020012788
12789 /* Inconsistent output/port/pipe state happens presumably due to
12790 * a bug in one of the get_hw_state functions. Or someplace else
12791 * in our code, like the register restore mess on resume. Clamp
12792 * things to off as a safer default. */
12793 list_for_each_entry(connector,
12794 &dev->mode_config.connector_list,
12795 base.head) {
12796 if (connector->encoder != encoder)
12797 continue;
Egbert Eich7f1950f2014-04-25 10:56:22 +020012798 connector->base.dpms = DRM_MODE_DPMS_OFF;
12799 connector->base.encoder = NULL;
Daniel Vetter24929352012-07-02 20:28:59 +020012800 }
12801 }
12802 /* Enabled encoders without active connectors will be fixed in
12803 * the crtc fixup. */
12804}
12805
Imre Deak04098752014-02-18 00:02:16 +020012806void i915_redisable_vga_power_on(struct drm_device *dev)
Krzysztof Mazur0fde9012012-12-19 11:03:41 +010012807{
12808 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjälä766aa1c2013-01-25 21:44:46 +020012809 u32 vga_reg = i915_vgacntrl_reg(dev);
Krzysztof Mazur0fde9012012-12-19 11:03:41 +010012810
Imre Deak04098752014-02-18 00:02:16 +020012811 if (!(I915_READ(vga_reg) & VGA_DISP_DISABLE)) {
12812 DRM_DEBUG_KMS("Something enabled VGA plane, disabling it\n");
12813 i915_disable_vga(dev);
12814 }
12815}
12816
12817void i915_redisable_vga(struct drm_device *dev)
12818{
12819 struct drm_i915_private *dev_priv = dev->dev_private;
12820
Paulo Zanoni8dc8a272013-08-02 16:22:24 -030012821 /* This function can be called both from intel_modeset_setup_hw_state or
12822 * at a very early point in our resume sequence, where the power well
12823 * structures are not yet restored. Since this function is at a very
12824 * paranoid "someone might have enabled VGA while we were not looking"
12825 * level, just check if the power well is enabled instead of trying to
12826 * follow the "don't touch the power well if we don't need it" policy
12827 * the rest of the driver uses. */
Imre Deak04098752014-02-18 00:02:16 +020012828 if (!intel_display_power_enabled(dev_priv, POWER_DOMAIN_VGA))
Paulo Zanoni8dc8a272013-08-02 16:22:24 -030012829 return;
12830
Imre Deak04098752014-02-18 00:02:16 +020012831 i915_redisable_vga_power_on(dev);
Krzysztof Mazur0fde9012012-12-19 11:03:41 +010012832}
12833
Ville Syrjälä98ec7732014-04-30 17:43:01 +030012834static bool primary_get_hw_state(struct intel_crtc *crtc)
12835{
12836 struct drm_i915_private *dev_priv = crtc->base.dev->dev_private;
12837
12838 if (!crtc->active)
12839 return false;
12840
12841 return I915_READ(DSPCNTR(crtc->plane)) & DISPLAY_PLANE_ENABLE;
12842}
12843
Daniel Vetter30e984d2013-06-05 13:34:17 +020012844static void intel_modeset_readout_hw_state(struct drm_device *dev)
Daniel Vetter24929352012-07-02 20:28:59 +020012845{
12846 struct drm_i915_private *dev_priv = dev->dev_private;
12847 enum pipe pipe;
Daniel Vetter24929352012-07-02 20:28:59 +020012848 struct intel_crtc *crtc;
12849 struct intel_encoder *encoder;
12850 struct intel_connector *connector;
Daniel Vetter53589012013-06-05 13:34:16 +020012851 int i;
Daniel Vetter24929352012-07-02 20:28:59 +020012852
Damien Lespiaud3fcc802014-05-13 23:32:22 +010012853 for_each_intel_crtc(dev, crtc) {
Daniel Vetter88adfff2013-03-28 10:42:01 +010012854 memset(&crtc->config, 0, sizeof(crtc->config));
Daniel Vetter3b117c82013-04-17 20:15:07 +020012855
Daniel Vetter99535992014-04-13 12:00:33 +020012856 crtc->config.quirks |= PIPE_CONFIG_QUIRK_INHERITED_MODE;
12857
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010012858 crtc->active = dev_priv->display.get_pipe_config(crtc,
12859 &crtc->config);
Daniel Vetter24929352012-07-02 20:28:59 +020012860
12861 crtc->base.enabled = crtc->active;
Ville Syrjälä98ec7732014-04-30 17:43:01 +030012862 crtc->primary_enabled = primary_get_hw_state(crtc);
Daniel Vetter24929352012-07-02 20:28:59 +020012863
12864 DRM_DEBUG_KMS("[CRTC:%d] hw state readout: %s\n",
12865 crtc->base.base.id,
12866 crtc->active ? "enabled" : "disabled");
12867 }
12868
Daniel Vetter53589012013-06-05 13:34:16 +020012869 /* FIXME: Smash this into the new shared dpll infrastructure. */
Paulo Zanoniaffa9352012-11-23 15:30:39 -020012870 if (HAS_DDI(dev))
Paulo Zanoni6441ab52012-10-05 12:05:58 -030012871 intel_ddi_setup_hw_pll_state(dev);
12872
Daniel Vetter53589012013-06-05 13:34:16 +020012873 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
12874 struct intel_shared_dpll *pll = &dev_priv->shared_dplls[i];
12875
12876 pll->on = pll->get_hw_state(dev_priv, pll, &pll->hw_state);
12877 pll->active = 0;
Damien Lespiaud3fcc802014-05-13 23:32:22 +010012878 for_each_intel_crtc(dev, crtc) {
Daniel Vetter53589012013-06-05 13:34:16 +020012879 if (crtc->active && intel_crtc_to_shared_dpll(crtc) == pll)
12880 pll->active++;
12881 }
12882 pll->refcount = pll->active;
12883
Daniel Vetter35c95372013-07-17 06:55:04 +020012884 DRM_DEBUG_KMS("%s hw state readout: refcount %i, on %i\n",
12885 pll->name, pll->refcount, pll->on);
Paulo Zanonibd2bb1b2014-07-04 11:27:38 -030012886
12887 if (pll->refcount)
12888 intel_display_power_get(dev_priv, POWER_DOMAIN_PLLS);
Daniel Vetter53589012013-06-05 13:34:16 +020012889 }
12890
Daniel Vetter24929352012-07-02 20:28:59 +020012891 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
12892 base.head) {
12893 pipe = 0;
12894
12895 if (encoder->get_hw_state(encoder, &pipe)) {
Jesse Barnes045ac3b2013-05-14 17:08:26 -070012896 crtc = to_intel_crtc(dev_priv->pipe_to_crtc_mapping[pipe]);
12897 encoder->base.crtc = &crtc->base;
Daniel Vetter1d37b682013-11-18 09:00:59 +010012898 encoder->get_config(encoder, &crtc->config);
Daniel Vetter24929352012-07-02 20:28:59 +020012899 } else {
12900 encoder->base.crtc = NULL;
12901 }
12902
12903 encoder->connectors_active = false;
Damien Lespiau6f2bcce2013-10-16 12:29:54 +010012904 DRM_DEBUG_KMS("[ENCODER:%d:%s] hw state readout: %s, pipe %c\n",
Daniel Vetter24929352012-07-02 20:28:59 +020012905 encoder->base.base.id,
Jani Nikula8e329a02014-06-03 14:56:21 +030012906 encoder->base.name,
Daniel Vetter24929352012-07-02 20:28:59 +020012907 encoder->base.crtc ? "enabled" : "disabled",
Damien Lespiau6f2bcce2013-10-16 12:29:54 +010012908 pipe_name(pipe));
Daniel Vetter24929352012-07-02 20:28:59 +020012909 }
12910
12911 list_for_each_entry(connector, &dev->mode_config.connector_list,
12912 base.head) {
12913 if (connector->get_hw_state(connector)) {
12914 connector->base.dpms = DRM_MODE_DPMS_ON;
12915 connector->encoder->connectors_active = true;
12916 connector->base.encoder = &connector->encoder->base;
12917 } else {
12918 connector->base.dpms = DRM_MODE_DPMS_OFF;
12919 connector->base.encoder = NULL;
12920 }
12921 DRM_DEBUG_KMS("[CONNECTOR:%d:%s] hw state readout: %s\n",
12922 connector->base.base.id,
Jani Nikulac23cc412014-06-03 14:56:17 +030012923 connector->base.name,
Daniel Vetter24929352012-07-02 20:28:59 +020012924 connector->base.encoder ? "enabled" : "disabled");
12925 }
Daniel Vetter30e984d2013-06-05 13:34:17 +020012926}
12927
12928/* Scan out the current hw modeset state, sanitizes it and maps it into the drm
12929 * and i915 state tracking structures. */
12930void intel_modeset_setup_hw_state(struct drm_device *dev,
12931 bool force_restore)
12932{
12933 struct drm_i915_private *dev_priv = dev->dev_private;
12934 enum pipe pipe;
Daniel Vetter30e984d2013-06-05 13:34:17 +020012935 struct intel_crtc *crtc;
12936 struct intel_encoder *encoder;
Daniel Vetter35c95372013-07-17 06:55:04 +020012937 int i;
Daniel Vetter30e984d2013-06-05 13:34:17 +020012938
12939 intel_modeset_readout_hw_state(dev);
Daniel Vetter24929352012-07-02 20:28:59 +020012940
Jesse Barnesbabea612013-06-26 18:57:38 +030012941 /*
12942 * Now that we have the config, copy it to each CRTC struct
12943 * Note that this could go away if we move to using crtc_config
12944 * checking everywhere.
12945 */
Damien Lespiaud3fcc802014-05-13 23:32:22 +010012946 for_each_intel_crtc(dev, crtc) {
Jani Nikulad330a952014-01-21 11:24:25 +020012947 if (crtc->active && i915.fastboot) {
Daniel Vetterf6a83282014-02-11 15:28:57 -080012948 intel_mode_from_pipe_config(&crtc->base.mode, &crtc->config);
Jesse Barnesbabea612013-06-26 18:57:38 +030012949 DRM_DEBUG_KMS("[CRTC:%d] found active mode: ",
12950 crtc->base.base.id);
12951 drm_mode_debug_printmodeline(&crtc->base.mode);
12952 }
12953 }
12954
Daniel Vetter24929352012-07-02 20:28:59 +020012955 /* HW state is read out, now we need to sanitize this mess. */
12956 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
12957 base.head) {
12958 intel_sanitize_encoder(encoder);
12959 }
12960
12961 for_each_pipe(pipe) {
12962 crtc = to_intel_crtc(dev_priv->pipe_to_crtc_mapping[pipe]);
12963 intel_sanitize_crtc(crtc);
Daniel Vetterc0b03412013-05-28 12:05:54 +020012964 intel_dump_pipe_config(crtc, &crtc->config, "[setup_hw_state]");
Daniel Vetter24929352012-07-02 20:28:59 +020012965 }
Daniel Vetter9a935852012-07-05 22:34:27 +020012966
Daniel Vetter35c95372013-07-17 06:55:04 +020012967 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
12968 struct intel_shared_dpll *pll = &dev_priv->shared_dplls[i];
12969
12970 if (!pll->on || pll->active)
12971 continue;
12972
12973 DRM_DEBUG_KMS("%s enabled but not in use, disabling\n", pll->name);
12974
12975 pll->disable(dev_priv, pll);
12976 pll->on = false;
12977 }
12978
Ville Syrjälä96f90c52013-12-05 15:51:38 +020012979 if (HAS_PCH_SPLIT(dev))
Ville Syrjälä243e6a42013-10-14 14:55:24 +030012980 ilk_wm_get_hw_state(dev);
12981
Daniel Vetter45e2b5f2012-11-23 18:16:34 +010012982 if (force_restore) {
Ville Syrjälä7d0bc1e2013-09-16 17:38:33 +030012983 i915_redisable_vga(dev);
12984
Daniel Vetterf30da182013-04-11 20:22:50 +020012985 /*
12986 * We need to use raw interfaces for restoring state to avoid
12987 * checking (bogus) intermediate states.
12988 */
Daniel Vetter45e2b5f2012-11-23 18:16:34 +010012989 for_each_pipe(pipe) {
Jesse Barnesb5644d02013-03-26 13:25:27 -070012990 struct drm_crtc *crtc =
12991 dev_priv->pipe_to_crtc_mapping[pipe];
Daniel Vetterf30da182013-04-11 20:22:50 +020012992
12993 __intel_set_mode(crtc, &crtc->mode, crtc->x, crtc->y,
Matt Roperf4510a22014-04-01 15:22:40 -070012994 crtc->primary->fb);
Daniel Vetter45e2b5f2012-11-23 18:16:34 +010012995 }
12996 } else {
12997 intel_modeset_update_staged_output_state(dev);
12998 }
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012999
13000 intel_modeset_check_state(dev);
Chris Wilson2c7111d2011-03-29 10:40:27 +010013001}
13002
13003void intel_modeset_gem_init(struct drm_device *dev)
13004{
Jesse Barnes484b41d2014-03-07 08:57:55 -080013005 struct drm_crtc *c;
Matt Roper2ff8fde2014-07-08 07:50:07 -070013006 struct drm_i915_gem_object *obj;
Jesse Barnes484b41d2014-03-07 08:57:55 -080013007
Imre Deakae484342014-03-31 15:10:44 +030013008 mutex_lock(&dev->struct_mutex);
13009 intel_init_gt_powersave(dev);
13010 mutex_unlock(&dev->struct_mutex);
13011
Chris Wilson1833b132012-05-09 11:56:28 +010013012 intel_modeset_init_hw(dev);
Daniel Vetter02e792f2009-09-15 22:57:34 +020013013
13014 intel_setup_overlay(dev);
Jesse Barnes484b41d2014-03-07 08:57:55 -080013015
13016 /*
13017 * Make sure any fbs we allocated at startup are properly
13018 * pinned & fenced. When we do the allocation it's too early
13019 * for this.
13020 */
13021 mutex_lock(&dev->struct_mutex);
Damien Lespiau70e1e0e2014-05-13 23:32:24 +010013022 for_each_crtc(dev, c) {
Matt Roper2ff8fde2014-07-08 07:50:07 -070013023 obj = intel_fb_obj(c->primary->fb);
13024 if (obj == NULL)
Jesse Barnes484b41d2014-03-07 08:57:55 -080013025 continue;
13026
Matt Roper2ff8fde2014-07-08 07:50:07 -070013027 if (intel_pin_and_fence_fb_obj(dev, obj, NULL)) {
Jesse Barnes484b41d2014-03-07 08:57:55 -080013028 DRM_ERROR("failed to pin boot fb on pipe %d\n",
13029 to_intel_crtc(c)->pipe);
Dave Airlie66e514c2014-04-03 07:51:54 +100013030 drm_framebuffer_unreference(c->primary->fb);
13031 c->primary->fb = NULL;
Jesse Barnes484b41d2014-03-07 08:57:55 -080013032 }
13033 }
13034 mutex_unlock(&dev->struct_mutex);
Jesse Barnes79e53942008-11-07 14:24:08 -080013035}
13036
Imre Deak4932e2c2014-02-11 17:12:48 +020013037void intel_connector_unregister(struct intel_connector *intel_connector)
13038{
13039 struct drm_connector *connector = &intel_connector->base;
13040
13041 intel_panel_destroy_backlight(connector);
13042 drm_sysfs_connector_remove(connector);
13043}
13044
Jesse Barnes79e53942008-11-07 14:24:08 -080013045void intel_modeset_cleanup(struct drm_device *dev)
13046{
Jesse Barnes652c3932009-08-17 13:31:43 -070013047 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanonid9255d52013-09-26 20:05:59 -030013048 struct drm_connector *connector;
Jesse Barnes652c3932009-08-17 13:31:43 -070013049
Daniel Vetterfd0c0642013-04-24 11:13:35 +020013050 /*
13051 * Interrupts and polling as the first thing to avoid creating havoc.
13052 * Too much stuff here (turning of rps, connectors, ...) would
13053 * experience fancy races otherwise.
13054 */
13055 drm_irq_uninstall(dev);
13056 cancel_work_sync(&dev_priv->hotplug_work);
13057 /*
13058 * Due to the hpd irq storm handling the hotplug work can re-arm the
13059 * poll handlers. Hence disable polling after hpd handling is shut down.
13060 */
Keith Packardf87ea762010-10-03 19:36:26 -070013061 drm_kms_helper_poll_fini(dev);
Daniel Vetterfd0c0642013-04-24 11:13:35 +020013062
Jesse Barnes652c3932009-08-17 13:31:43 -070013063 mutex_lock(&dev->struct_mutex);
13064
Jesse Barnes723bfd72010-10-07 16:01:13 -070013065 intel_unregister_dsm_handler();
13066
Chris Wilson973d04f2011-07-08 12:22:37 +010013067 intel_disable_fbc(dev);
Jesse Barnese70236a2009-09-21 10:42:27 -070013068
Daniel Vetter8090c6b2012-06-24 16:42:32 +020013069 intel_disable_gt_powersave(dev);
Chris Wilson0cdab212010-12-05 17:27:06 +000013070
Daniel Vetter930ebb42012-06-29 23:32:16 +020013071 ironlake_teardown_rc6(dev);
13072
Kristian Høgsberg69341a52009-11-11 12:19:17 -050013073 mutex_unlock(&dev->struct_mutex);
13074
Chris Wilson1630fe72011-07-08 12:22:42 +010013075 /* flush any delayed tasks or pending work */
13076 flush_scheduled_work();
13077
Jani Nikuladb31af12013-11-08 16:48:53 +020013078 /* destroy the backlight and sysfs files before encoders/connectors */
13079 list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
Imre Deak4932e2c2014-02-11 17:12:48 +020013080 struct intel_connector *intel_connector;
13081
13082 intel_connector = to_intel_connector(connector);
13083 intel_connector->unregister(intel_connector);
Jani Nikuladb31af12013-11-08 16:48:53 +020013084 }
Paulo Zanonid9255d52013-09-26 20:05:59 -030013085
Jesse Barnes79e53942008-11-07 14:24:08 -080013086 drm_mode_config_cleanup(dev);
Daniel Vetter4d7bb012012-12-18 15:24:37 +010013087
13088 intel_cleanup_overlay(dev);
Imre Deakae484342014-03-31 15:10:44 +030013089
13090 mutex_lock(&dev->struct_mutex);
13091 intel_cleanup_gt_powersave(dev);
13092 mutex_unlock(&dev->struct_mutex);
Jesse Barnes79e53942008-11-07 14:24:08 -080013093}
13094
Dave Airlie28d52042009-09-21 14:33:58 +100013095/*
Zhenyu Wangf1c79df2010-03-30 14:39:29 +080013096 * Return which encoder is currently attached for connector.
13097 */
Chris Wilsondf0e9242010-09-09 16:20:55 +010013098struct drm_encoder *intel_best_encoder(struct drm_connector *connector)
Jesse Barnes79e53942008-11-07 14:24:08 -080013099{
Chris Wilsondf0e9242010-09-09 16:20:55 +010013100 return &intel_attached_encoder(connector)->base;
13101}
Jesse Barnes79e53942008-11-07 14:24:08 -080013102
Chris Wilsondf0e9242010-09-09 16:20:55 +010013103void intel_connector_attach_encoder(struct intel_connector *connector,
13104 struct intel_encoder *encoder)
13105{
13106 connector->encoder = encoder;
13107 drm_mode_connector_attach_encoder(&connector->base,
13108 &encoder->base);
Jesse Barnes79e53942008-11-07 14:24:08 -080013109}
Dave Airlie28d52042009-09-21 14:33:58 +100013110
13111/*
13112 * set vga decode state - true == enable VGA decode
13113 */
13114int intel_modeset_vga_set_state(struct drm_device *dev, bool state)
13115{
13116 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsona885b3c2013-12-17 14:34:50 +000013117 unsigned reg = INTEL_INFO(dev)->gen >= 6 ? SNB_GMCH_CTRL : INTEL_GMCH_CTRL;
Dave Airlie28d52042009-09-21 14:33:58 +100013118 u16 gmch_ctrl;
13119
Chris Wilson75fa0412014-02-07 18:37:02 -020013120 if (pci_read_config_word(dev_priv->bridge_dev, reg, &gmch_ctrl)) {
13121 DRM_ERROR("failed to read control word\n");
13122 return -EIO;
13123 }
13124
Chris Wilsonc0cc8a52014-02-07 18:37:03 -020013125 if (!!(gmch_ctrl & INTEL_GMCH_VGA_DISABLE) == !state)
13126 return 0;
13127
Dave Airlie28d52042009-09-21 14:33:58 +100013128 if (state)
13129 gmch_ctrl &= ~INTEL_GMCH_VGA_DISABLE;
13130 else
13131 gmch_ctrl |= INTEL_GMCH_VGA_DISABLE;
Chris Wilson75fa0412014-02-07 18:37:02 -020013132
13133 if (pci_write_config_word(dev_priv->bridge_dev, reg, gmch_ctrl)) {
13134 DRM_ERROR("failed to write control word\n");
13135 return -EIO;
13136 }
13137
Dave Airlie28d52042009-09-21 14:33:58 +100013138 return 0;
13139}
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000013140
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000013141struct intel_display_error_state {
Paulo Zanoniff57f1b2013-05-03 12:15:37 -030013142
13143 u32 power_well_driver;
13144
Chris Wilson63b66e52013-08-08 15:12:06 +020013145 int num_transcoders;
13146
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000013147 struct intel_cursor_error_state {
13148 u32 control;
13149 u32 position;
13150 u32 base;
13151 u32 size;
Damien Lespiau52331302012-08-15 19:23:25 +010013152 } cursor[I915_MAX_PIPES];
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000013153
13154 struct intel_pipe_error_state {
Imre Deakddf9c532013-11-27 22:02:02 +020013155 bool power_domain_on;
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000013156 u32 source;
Imre Deakf301b1e2014-04-18 15:55:04 +030013157 u32 stat;
Damien Lespiau52331302012-08-15 19:23:25 +010013158 } pipe[I915_MAX_PIPES];
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000013159
13160 struct intel_plane_error_state {
13161 u32 control;
13162 u32 stride;
13163 u32 size;
13164 u32 pos;
13165 u32 addr;
13166 u32 surface;
13167 u32 tile_offset;
Damien Lespiau52331302012-08-15 19:23:25 +010013168 } plane[I915_MAX_PIPES];
Chris Wilson63b66e52013-08-08 15:12:06 +020013169
13170 struct intel_transcoder_error_state {
Imre Deakddf9c532013-11-27 22:02:02 +020013171 bool power_domain_on;
Chris Wilson63b66e52013-08-08 15:12:06 +020013172 enum transcoder cpu_transcoder;
13173
13174 u32 conf;
13175
13176 u32 htotal;
13177 u32 hblank;
13178 u32 hsync;
13179 u32 vtotal;
13180 u32 vblank;
13181 u32 vsync;
13182 } transcoder[4];
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000013183};
13184
13185struct intel_display_error_state *
13186intel_display_capture_error_state(struct drm_device *dev)
13187{
Jani Nikulafbee40d2014-03-31 14:27:18 +030013188 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000013189 struct intel_display_error_state *error;
Chris Wilson63b66e52013-08-08 15:12:06 +020013190 int transcoders[] = {
13191 TRANSCODER_A,
13192 TRANSCODER_B,
13193 TRANSCODER_C,
13194 TRANSCODER_EDP,
13195 };
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000013196 int i;
13197
Chris Wilson63b66e52013-08-08 15:12:06 +020013198 if (INTEL_INFO(dev)->num_pipes == 0)
13199 return NULL;
13200
Paulo Zanoni9d1cb912013-11-01 13:32:08 -020013201 error = kzalloc(sizeof(*error), GFP_ATOMIC);
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000013202 if (error == NULL)
13203 return NULL;
13204
Imre Deak190be112013-11-25 17:15:31 +020013205 if (IS_HASWELL(dev) || IS_BROADWELL(dev))
Paulo Zanoniff57f1b2013-05-03 12:15:37 -030013206 error->power_well_driver = I915_READ(HSW_PWR_WELL_DRIVER);
13207
Damien Lespiau52331302012-08-15 19:23:25 +010013208 for_each_pipe(i) {
Imre Deakddf9c532013-11-27 22:02:02 +020013209 error->pipe[i].power_domain_on =
Imre Deakbfafe932014-06-05 20:31:47 +030013210 intel_display_power_enabled_unlocked(dev_priv,
13211 POWER_DOMAIN_PIPE(i));
Imre Deakddf9c532013-11-27 22:02:02 +020013212 if (!error->pipe[i].power_domain_on)
Paulo Zanoni9d1cb912013-11-01 13:32:08 -020013213 continue;
13214
Ville Syrjälä5efb3e22014-04-09 13:28:53 +030013215 error->cursor[i].control = I915_READ(CURCNTR(i));
13216 error->cursor[i].position = I915_READ(CURPOS(i));
13217 error->cursor[i].base = I915_READ(CURBASE(i));
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000013218
13219 error->plane[i].control = I915_READ(DSPCNTR(i));
13220 error->plane[i].stride = I915_READ(DSPSTRIDE(i));
Paulo Zanoni80ca3782013-03-22 14:20:57 -030013221 if (INTEL_INFO(dev)->gen <= 3) {
Paulo Zanoni51889b32013-03-06 20:03:13 -030013222 error->plane[i].size = I915_READ(DSPSIZE(i));
Paulo Zanoni80ca3782013-03-22 14:20:57 -030013223 error->plane[i].pos = I915_READ(DSPPOS(i));
13224 }
Paulo Zanonica291362013-03-06 20:03:14 -030013225 if (INTEL_INFO(dev)->gen <= 7 && !IS_HASWELL(dev))
13226 error->plane[i].addr = I915_READ(DSPADDR(i));
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000013227 if (INTEL_INFO(dev)->gen >= 4) {
13228 error->plane[i].surface = I915_READ(DSPSURF(i));
13229 error->plane[i].tile_offset = I915_READ(DSPTILEOFF(i));
13230 }
13231
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000013232 error->pipe[i].source = I915_READ(PIPESRC(i));
Imre Deakf301b1e2014-04-18 15:55:04 +030013233
13234 if (!HAS_PCH_SPLIT(dev))
13235 error->pipe[i].stat = I915_READ(PIPESTAT(i));
Chris Wilson63b66e52013-08-08 15:12:06 +020013236 }
13237
13238 error->num_transcoders = INTEL_INFO(dev)->num_pipes;
13239 if (HAS_DDI(dev_priv->dev))
13240 error->num_transcoders++; /* Account for eDP. */
13241
13242 for (i = 0; i < error->num_transcoders; i++) {
13243 enum transcoder cpu_transcoder = transcoders[i];
13244
Imre Deakddf9c532013-11-27 22:02:02 +020013245 error->transcoder[i].power_domain_on =
Imre Deakbfafe932014-06-05 20:31:47 +030013246 intel_display_power_enabled_unlocked(dev_priv,
Paulo Zanoni38cc1da2013-12-20 15:09:41 -020013247 POWER_DOMAIN_TRANSCODER(cpu_transcoder));
Imre Deakddf9c532013-11-27 22:02:02 +020013248 if (!error->transcoder[i].power_domain_on)
Paulo Zanoni9d1cb912013-11-01 13:32:08 -020013249 continue;
13250
Chris Wilson63b66e52013-08-08 15:12:06 +020013251 error->transcoder[i].cpu_transcoder = cpu_transcoder;
13252
13253 error->transcoder[i].conf = I915_READ(PIPECONF(cpu_transcoder));
13254 error->transcoder[i].htotal = I915_READ(HTOTAL(cpu_transcoder));
13255 error->transcoder[i].hblank = I915_READ(HBLANK(cpu_transcoder));
13256 error->transcoder[i].hsync = I915_READ(HSYNC(cpu_transcoder));
13257 error->transcoder[i].vtotal = I915_READ(VTOTAL(cpu_transcoder));
13258 error->transcoder[i].vblank = I915_READ(VBLANK(cpu_transcoder));
13259 error->transcoder[i].vsync = I915_READ(VSYNC(cpu_transcoder));
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000013260 }
13261
13262 return error;
13263}
13264
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030013265#define err_printf(e, ...) i915_error_printf(e, __VA_ARGS__)
13266
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000013267void
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030013268intel_display_print_error_state(struct drm_i915_error_state_buf *m,
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000013269 struct drm_device *dev,
13270 struct intel_display_error_state *error)
13271{
13272 int i;
13273
Chris Wilson63b66e52013-08-08 15:12:06 +020013274 if (!error)
13275 return;
13276
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030013277 err_printf(m, "Num Pipes: %d\n", INTEL_INFO(dev)->num_pipes);
Imre Deak190be112013-11-25 17:15:31 +020013278 if (IS_HASWELL(dev) || IS_BROADWELL(dev))
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030013279 err_printf(m, "PWR_WELL_CTL2: %08x\n",
Paulo Zanoniff57f1b2013-05-03 12:15:37 -030013280 error->power_well_driver);
Damien Lespiau52331302012-08-15 19:23:25 +010013281 for_each_pipe(i) {
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030013282 err_printf(m, "Pipe [%d]:\n", i);
Imre Deakddf9c532013-11-27 22:02:02 +020013283 err_printf(m, " Power: %s\n",
13284 error->pipe[i].power_domain_on ? "on" : "off");
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030013285 err_printf(m, " SRC: %08x\n", error->pipe[i].source);
Imre Deakf301b1e2014-04-18 15:55:04 +030013286 err_printf(m, " STAT: %08x\n", error->pipe[i].stat);
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000013287
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030013288 err_printf(m, "Plane [%d]:\n", i);
13289 err_printf(m, " CNTR: %08x\n", error->plane[i].control);
13290 err_printf(m, " STRIDE: %08x\n", error->plane[i].stride);
Paulo Zanoni80ca3782013-03-22 14:20:57 -030013291 if (INTEL_INFO(dev)->gen <= 3) {
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030013292 err_printf(m, " SIZE: %08x\n", error->plane[i].size);
13293 err_printf(m, " POS: %08x\n", error->plane[i].pos);
Paulo Zanoni80ca3782013-03-22 14:20:57 -030013294 }
Paulo Zanoni4b71a572013-03-22 14:19:21 -030013295 if (INTEL_INFO(dev)->gen <= 7 && !IS_HASWELL(dev))
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030013296 err_printf(m, " ADDR: %08x\n", error->plane[i].addr);
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000013297 if (INTEL_INFO(dev)->gen >= 4) {
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030013298 err_printf(m, " SURF: %08x\n", error->plane[i].surface);
13299 err_printf(m, " TILEOFF: %08x\n", error->plane[i].tile_offset);
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000013300 }
13301
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030013302 err_printf(m, "Cursor [%d]:\n", i);
13303 err_printf(m, " CNTR: %08x\n", error->cursor[i].control);
13304 err_printf(m, " POS: %08x\n", error->cursor[i].position);
13305 err_printf(m, " BASE: %08x\n", error->cursor[i].base);
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000013306 }
Chris Wilson63b66e52013-08-08 15:12:06 +020013307
13308 for (i = 0; i < error->num_transcoders; i++) {
Chris Wilson1cf84bb2013-10-21 09:10:33 +010013309 err_printf(m, "CPU transcoder: %c\n",
Chris Wilson63b66e52013-08-08 15:12:06 +020013310 transcoder_name(error->transcoder[i].cpu_transcoder));
Imre Deakddf9c532013-11-27 22:02:02 +020013311 err_printf(m, " Power: %s\n",
13312 error->transcoder[i].power_domain_on ? "on" : "off");
Chris Wilson63b66e52013-08-08 15:12:06 +020013313 err_printf(m, " CONF: %08x\n", error->transcoder[i].conf);
13314 err_printf(m, " HTOTAL: %08x\n", error->transcoder[i].htotal);
13315 err_printf(m, " HBLANK: %08x\n", error->transcoder[i].hblank);
13316 err_printf(m, " HSYNC: %08x\n", error->transcoder[i].hsync);
13317 err_printf(m, " VTOTAL: %08x\n", error->transcoder[i].vtotal);
13318 err_printf(m, " VBLANK: %08x\n", error->transcoder[i].vblank);
13319 err_printf(m, " VSYNC: %08x\n", error->transcoder[i].vsync);
13320 }
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000013321}