blob: b8a90c4f676f7b066278a4c2d0ca8fba74b7fff4 [file] [log] [blame]
Avi Kivity6aa8b732006-12-10 02:21:36 -08001/*
2 * Kernel-based Virtual Machine driver for Linux
3 *
4 * This module enables machines with Intel VT-x extensions to run virtual
5 * machines without emulation or binary translation.
6 *
7 * Copyright (C) 2006 Qumranet, Inc.
Nicolas Kaiser9611c182010-10-06 14:23:22 +02008 * Copyright 2010 Red Hat, Inc. and/or its affiliates.
Avi Kivity6aa8b732006-12-10 02:21:36 -08009 *
10 * Authors:
11 * Avi Kivity <avi@qumranet.com>
12 * Yaniv Kamay <yaniv@qumranet.com>
13 *
14 * This work is licensed under the terms of the GNU GPL, version 2. See
15 * the COPYING file in the top-level directory.
16 *
17 */
18
Eddie Dong85f455f2007-07-06 12:20:49 +030019#include "irq.h"
Zhang Xiantao1d737c82007-12-14 09:35:10 +080020#include "mmu.h"
Avi Kivity00b27a32011-11-23 16:30:32 +020021#include "cpuid.h"
Avi Kivitye4956062007-06-28 14:15:57 -040022
Avi Kivityedf88412007-12-16 11:02:48 +020023#include <linux/kvm_host.h>
Avi Kivity6aa8b732006-12-10 02:21:36 -080024#include <linux/module.h>
Ahmed S. Darwish9d8f5492007-02-19 14:37:46 +020025#include <linux/kernel.h>
Avi Kivity6aa8b732006-12-10 02:21:36 -080026#include <linux/mm.h>
27#include <linux/highmem.h>
Alexey Dobriyane8edc6e2007-05-21 01:22:52 +040028#include <linux/sched.h>
Avi Kivityc7addb92007-09-16 18:58:32 +020029#include <linux/moduleparam.h>
Josh Triplette9bda3b2012-03-20 23:33:51 -070030#include <linux/mod_devicetable.h>
Steven Rostedt (Red Hat)af658dc2015-04-29 14:36:05 -040031#include <linux/trace_events.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090032#include <linux/slab.h>
Shane Wangcafd6652010-04-29 12:09:01 -040033#include <linux/tboot.h>
Jan Kiszkaf4124502014-03-07 20:03:13 +010034#include <linux/hrtimer.h>
Marcelo Tosatti5fdbf972008-06-27 14:58:02 -030035#include "kvm_cache_regs.h"
Avi Kivity35920a32008-07-03 14:50:12 +030036#include "x86.h"
Avi Kivitye4956062007-06-28 14:15:57 -040037
Avi Kivity6aa8b732006-12-10 02:21:36 -080038#include <asm/io.h>
Anthony Liguori3b3be0d2006-12-13 00:33:43 -080039#include <asm/desc.h>
Eduardo Habkost13673a92008-11-17 19:03:13 -020040#include <asm/vmx.h>
Eduardo Habkost6210e372008-11-17 19:03:16 -020041#include <asm/virtext.h>
Andi Kleena0861c02009-06-08 17:37:09 +080042#include <asm/mce.h>
Ingo Molnar952f07e2015-04-26 16:56:05 +020043#include <asm/fpu/internal.h>
Gleb Natapovd7cd9792011-10-05 14:01:23 +020044#include <asm/perf_event.h>
Paolo Bonzini81908bf2014-02-21 10:32:27 +010045#include <asm/debugreg.h>
Zhang Yanfei8f536b72012-12-06 23:43:34 +080046#include <asm/kexec.h>
Radim Krčmářdab20872015-02-09 22:44:07 +010047#include <asm/apic.h>
Avi Kivity6aa8b732006-12-10 02:21:36 -080048
Marcelo Tosatti229456f2009-06-17 09:22:14 -030049#include "trace.h"
Wei Huang25462f72015-06-19 15:45:05 +020050#include "pmu.h"
Marcelo Tosatti229456f2009-06-17 09:22:14 -030051
Avi Kivity4ecac3f2008-05-13 13:23:38 +030052#define __ex(x) __kvm_handle_fault_on_reboot(x)
Avi Kivity5e520e62011-05-15 10:13:12 -040053#define __ex_clear(x, reg) \
54 ____kvm_handle_fault_on_reboot(x, "xor " reg " , " reg)
Avi Kivity4ecac3f2008-05-13 13:23:38 +030055
Avi Kivity6aa8b732006-12-10 02:21:36 -080056MODULE_AUTHOR("Qumranet");
57MODULE_LICENSE("GPL");
58
Josh Triplette9bda3b2012-03-20 23:33:51 -070059static const struct x86_cpu_id vmx_cpu_id[] = {
60 X86_FEATURE_MATCH(X86_FEATURE_VMX),
61 {}
62};
63MODULE_DEVICE_TABLE(x86cpu, vmx_cpu_id);
64
Rusty Russell476bc002012-01-13 09:32:18 +103065static bool __read_mostly enable_vpid = 1;
Avi Kivity736caef2009-03-23 17:39:48 +020066module_param_named(vpid, enable_vpid, bool, 0444);
Sheng Yang2384d2b2008-01-17 15:14:33 +080067
Rusty Russell476bc002012-01-13 09:32:18 +103068static bool __read_mostly flexpriority_enabled = 1;
Avi Kivity736caef2009-03-23 17:39:48 +020069module_param_named(flexpriority, flexpriority_enabled, bool, S_IRUGO);
Avi Kivity4c9fc8e2008-03-24 18:15:14 +020070
Rusty Russell476bc002012-01-13 09:32:18 +103071static bool __read_mostly enable_ept = 1;
Avi Kivity736caef2009-03-23 17:39:48 +020072module_param_named(ept, enable_ept, bool, S_IRUGO);
Sheng Yangd56f5462008-04-25 10:13:16 +080073
Rusty Russell476bc002012-01-13 09:32:18 +103074static bool __read_mostly enable_unrestricted_guest = 1;
Nitin A Kamble3a624e22009-06-08 11:34:16 -070075module_param_named(unrestricted_guest,
76 enable_unrestricted_guest, bool, S_IRUGO);
77
Xudong Hao83c3a332012-05-28 19:33:35 +080078static bool __read_mostly enable_ept_ad_bits = 1;
79module_param_named(eptad, enable_ept_ad_bits, bool, S_IRUGO);
80
Avi Kivitya27685c2012-06-12 20:30:18 +030081static bool __read_mostly emulate_invalid_guest_state = true;
Avi Kivityc1f8bc02009-03-23 15:41:17 +020082module_param(emulate_invalid_guest_state, bool, S_IRUGO);
Mohammed Gamal04fa4d32008-08-17 16:39:48 +030083
Rusty Russell476bc002012-01-13 09:32:18 +103084static bool __read_mostly vmm_exclusive = 1;
Dongxiao Xub923e622010-05-11 18:29:45 +080085module_param(vmm_exclusive, bool, S_IRUGO);
86
Rusty Russell476bc002012-01-13 09:32:18 +103087static bool __read_mostly fasteoi = 1;
Kevin Tian58fbbf22011-08-30 13:56:17 +030088module_param(fasteoi, bool, S_IRUGO);
89
Yang Zhang5a717852013-04-11 19:25:16 +080090static bool __read_mostly enable_apicv = 1;
Yang Zhang01e439b2013-04-11 19:25:12 +080091module_param(enable_apicv, bool, S_IRUGO);
Yang Zhang83d4c282013-01-25 10:18:49 +080092
Abel Gordonabc4fc52013-04-18 14:35:25 +030093static bool __read_mostly enable_shadow_vmcs = 1;
94module_param_named(enable_shadow_vmcs, enable_shadow_vmcs, bool, S_IRUGO);
Nadav Har'El801d3422011-05-25 23:02:23 +030095/*
96 * If nested=1, nested virtualization is supported, i.e., guests may use
97 * VMX and be a hypervisor for its own guests. If nested=0, guests may not
98 * use VMX instructions.
99 */
Rusty Russell476bc002012-01-13 09:32:18 +1030100static bool __read_mostly nested = 0;
Nadav Har'El801d3422011-05-25 23:02:23 +0300101module_param(nested, bool, S_IRUGO);
102
Wanpeng Li20300092014-12-02 19:14:59 +0800103static u64 __read_mostly host_xss;
104
Kai Huang843e4332015-01-28 10:54:28 +0800105static bool __read_mostly enable_pml = 1;
106module_param_named(pml, enable_pml, bool, S_IRUGO);
107
Gleb Natapov50378782013-02-04 16:00:28 +0200108#define KVM_GUEST_CR0_MASK (X86_CR0_NW | X86_CR0_CD)
109#define KVM_VM_CR0_ALWAYS_ON_UNRESTRICTED_GUEST (X86_CR0_WP | X86_CR0_NE)
Avi Kivitycdc0e242009-12-06 17:21:14 +0200110#define KVM_VM_CR0_ALWAYS_ON \
111 (KVM_VM_CR0_ALWAYS_ON_UNRESTRICTED_GUEST | X86_CR0_PG | X86_CR0_PE)
Avi Kivity4c386092009-12-07 12:26:18 +0200112#define KVM_CR4_GUEST_OWNED_BITS \
113 (X86_CR4_PVI | X86_CR4_DE | X86_CR4_PCE | X86_CR4_OSFXSR \
Andy Lutomirski52ce3c22014-10-07 17:16:21 -0700114 | X86_CR4_OSXMMEXCPT | X86_CR4_TSD)
Avi Kivity4c386092009-12-07 12:26:18 +0200115
Avi Kivitycdc0e242009-12-06 17:21:14 +0200116#define KVM_PMODE_VM_CR4_ALWAYS_ON (X86_CR4_PAE | X86_CR4_VMXE)
117#define KVM_RMODE_VM_CR4_ALWAYS_ON (X86_CR4_VME | X86_CR4_PAE | X86_CR4_VMXE)
118
Avi Kivity78ac8b42010-04-08 18:19:35 +0300119#define RMODE_GUEST_OWNED_EFLAGS_BITS (~(X86_EFLAGS_IOPL | X86_EFLAGS_VM))
120
Jan Kiszkaf4124502014-03-07 20:03:13 +0100121#define VMX_MISC_EMULATED_PREEMPTION_TIMER_RATE 5
122
Zhai, Edwin4b8d54f2009-10-09 18:03:20 +0800123/*
124 * These 2 parameters are used to config the controls for Pause-Loop Exiting:
125 * ple_gap: upper bound on the amount of time between two successive
126 * executions of PAUSE in a loop. Also indicate if ple enabled.
Rik van Riel00c25bc2011-01-04 09:51:33 -0500127 * According to test, this time is usually smaller than 128 cycles.
Zhai, Edwin4b8d54f2009-10-09 18:03:20 +0800128 * ple_window: upper bound on the amount of time a guest is allowed to execute
129 * in a PAUSE loop. Tests indicate that most spinlocks are held for
130 * less than 2^12 cycles
131 * Time is measured based on a counter that runs at the same rate as the TSC,
132 * refer SDM volume 3b section 21.6.13 & 22.1.3.
133 */
Radim Krčmářb4a2d312014-08-21 18:08:08 +0200134#define KVM_VMX_DEFAULT_PLE_GAP 128
135#define KVM_VMX_DEFAULT_PLE_WINDOW 4096
136#define KVM_VMX_DEFAULT_PLE_WINDOW_GROW 2
137#define KVM_VMX_DEFAULT_PLE_WINDOW_SHRINK 0
138#define KVM_VMX_DEFAULT_PLE_WINDOW_MAX \
139 INT_MAX / KVM_VMX_DEFAULT_PLE_WINDOW_GROW
140
Zhai, Edwin4b8d54f2009-10-09 18:03:20 +0800141static int ple_gap = KVM_VMX_DEFAULT_PLE_GAP;
142module_param(ple_gap, int, S_IRUGO);
143
144static int ple_window = KVM_VMX_DEFAULT_PLE_WINDOW;
145module_param(ple_window, int, S_IRUGO);
146
Radim Krčmářb4a2d312014-08-21 18:08:08 +0200147/* Default doubles per-vcpu window every exit. */
148static int ple_window_grow = KVM_VMX_DEFAULT_PLE_WINDOW_GROW;
149module_param(ple_window_grow, int, S_IRUGO);
150
151/* Default resets per-vcpu window every exit to ple_window. */
152static int ple_window_shrink = KVM_VMX_DEFAULT_PLE_WINDOW_SHRINK;
153module_param(ple_window_shrink, int, S_IRUGO);
154
155/* Default is to compute the maximum so we can never overflow. */
156static int ple_window_actual_max = KVM_VMX_DEFAULT_PLE_WINDOW_MAX;
157static int ple_window_max = KVM_VMX_DEFAULT_PLE_WINDOW_MAX;
158module_param(ple_window_max, int, S_IRUGO);
159
Avi Kivity83287ea422012-09-16 15:10:57 +0300160extern const ulong vmx_return;
161
Gleb Natapov8bf00a52011-10-05 14:01:22 +0200162#define NR_AUTOLOAD_MSRS 8
Nadav Har'Elff2f6fe2011-05-25 23:05:27 +0300163#define VMCS02_POOL_SIZE 1
Avi Kivity61d2ef22010-04-28 16:40:38 +0300164
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -0400165struct vmcs {
166 u32 revision_id;
167 u32 abort;
168 char data[0];
169};
170
Nadav Har'Eld462b812011-05-24 15:26:10 +0300171/*
172 * Track a VMCS that may be loaded on a certain CPU. If it is (cpu!=-1), also
173 * remember whether it was VMLAUNCHed, and maintain a linked list of all VMCSs
174 * loaded on this CPU (so we can clear them if the CPU goes down).
175 */
176struct loaded_vmcs {
177 struct vmcs *vmcs;
178 int cpu;
179 int launched;
180 struct list_head loaded_vmcss_on_cpu_link;
181};
182
Avi Kivity26bb0982009-09-07 11:14:12 +0300183struct shared_msr_entry {
184 unsigned index;
185 u64 data;
Avi Kivityd5696722009-12-02 12:28:47 +0200186 u64 mask;
Avi Kivity26bb0982009-09-07 11:14:12 +0300187};
188
Nadav Har'Elec378ae2011-05-25 23:02:54 +0300189/*
Nadav Har'Ela9d30f32011-05-25 23:03:55 +0300190 * struct vmcs12 describes the state that our guest hypervisor (L1) keeps for a
191 * single nested guest (L2), hence the name vmcs12. Any VMX implementation has
192 * a VMCS structure, and vmcs12 is our emulated VMX's VMCS. This structure is
193 * stored in guest memory specified by VMPTRLD, but is opaque to the guest,
194 * which must access it using VMREAD/VMWRITE/VMCLEAR instructions.
195 * More than one of these structures may exist, if L1 runs multiple L2 guests.
196 * nested_vmx_run() will use the data here to build a vmcs02: a VMCS for the
197 * underlying hardware which will be used to run L2.
198 * This structure is packed to ensure that its layout is identical across
199 * machines (necessary for live migration).
200 * If there are changes in this struct, VMCS12_REVISION must be changed.
201 */
Nadav Har'El22bd0352011-05-25 23:05:57 +0300202typedef u64 natural_width;
Nadav Har'Ela9d30f32011-05-25 23:03:55 +0300203struct __packed vmcs12 {
204 /* According to the Intel spec, a VMCS region must start with the
205 * following two fields. Then follow implementation-specific data.
206 */
207 u32 revision_id;
208 u32 abort;
Nadav Har'El22bd0352011-05-25 23:05:57 +0300209
Nadav Har'El27d6c862011-05-25 23:06:59 +0300210 u32 launch_state; /* set to 0 by VMCLEAR, to 1 by VMLAUNCH */
211 u32 padding[7]; /* room for future expansion */
212
Nadav Har'El22bd0352011-05-25 23:05:57 +0300213 u64 io_bitmap_a;
214 u64 io_bitmap_b;
215 u64 msr_bitmap;
216 u64 vm_exit_msr_store_addr;
217 u64 vm_exit_msr_load_addr;
218 u64 vm_entry_msr_load_addr;
219 u64 tsc_offset;
220 u64 virtual_apic_page_addr;
221 u64 apic_access_addr;
Wincy Van705699a2015-02-03 23:58:17 +0800222 u64 posted_intr_desc_addr;
Nadav Har'El22bd0352011-05-25 23:05:57 +0300223 u64 ept_pointer;
Wincy Van608406e2015-02-03 23:57:51 +0800224 u64 eoi_exit_bitmap0;
225 u64 eoi_exit_bitmap1;
226 u64 eoi_exit_bitmap2;
227 u64 eoi_exit_bitmap3;
Wanpeng Li81dc01f2014-12-04 19:11:07 +0800228 u64 xss_exit_bitmap;
Nadav Har'El22bd0352011-05-25 23:05:57 +0300229 u64 guest_physical_address;
230 u64 vmcs_link_pointer;
231 u64 guest_ia32_debugctl;
232 u64 guest_ia32_pat;
233 u64 guest_ia32_efer;
234 u64 guest_ia32_perf_global_ctrl;
235 u64 guest_pdptr0;
236 u64 guest_pdptr1;
237 u64 guest_pdptr2;
238 u64 guest_pdptr3;
Paolo Bonzini36be0b92014-02-24 12:30:04 +0100239 u64 guest_bndcfgs;
Nadav Har'El22bd0352011-05-25 23:05:57 +0300240 u64 host_ia32_pat;
241 u64 host_ia32_efer;
242 u64 host_ia32_perf_global_ctrl;
243 u64 padding64[8]; /* room for future expansion */
244 /*
245 * To allow migration of L1 (complete with its L2 guests) between
246 * machines of different natural widths (32 or 64 bit), we cannot have
247 * unsigned long fields with no explict size. We use u64 (aliased
248 * natural_width) instead. Luckily, x86 is little-endian.
249 */
250 natural_width cr0_guest_host_mask;
251 natural_width cr4_guest_host_mask;
252 natural_width cr0_read_shadow;
253 natural_width cr4_read_shadow;
254 natural_width cr3_target_value0;
255 natural_width cr3_target_value1;
256 natural_width cr3_target_value2;
257 natural_width cr3_target_value3;
258 natural_width exit_qualification;
259 natural_width guest_linear_address;
260 natural_width guest_cr0;
261 natural_width guest_cr3;
262 natural_width guest_cr4;
263 natural_width guest_es_base;
264 natural_width guest_cs_base;
265 natural_width guest_ss_base;
266 natural_width guest_ds_base;
267 natural_width guest_fs_base;
268 natural_width guest_gs_base;
269 natural_width guest_ldtr_base;
270 natural_width guest_tr_base;
271 natural_width guest_gdtr_base;
272 natural_width guest_idtr_base;
273 natural_width guest_dr7;
274 natural_width guest_rsp;
275 natural_width guest_rip;
276 natural_width guest_rflags;
277 natural_width guest_pending_dbg_exceptions;
278 natural_width guest_sysenter_esp;
279 natural_width guest_sysenter_eip;
280 natural_width host_cr0;
281 natural_width host_cr3;
282 natural_width host_cr4;
283 natural_width host_fs_base;
284 natural_width host_gs_base;
285 natural_width host_tr_base;
286 natural_width host_gdtr_base;
287 natural_width host_idtr_base;
288 natural_width host_ia32_sysenter_esp;
289 natural_width host_ia32_sysenter_eip;
290 natural_width host_rsp;
291 natural_width host_rip;
292 natural_width paddingl[8]; /* room for future expansion */
293 u32 pin_based_vm_exec_control;
294 u32 cpu_based_vm_exec_control;
295 u32 exception_bitmap;
296 u32 page_fault_error_code_mask;
297 u32 page_fault_error_code_match;
298 u32 cr3_target_count;
299 u32 vm_exit_controls;
300 u32 vm_exit_msr_store_count;
301 u32 vm_exit_msr_load_count;
302 u32 vm_entry_controls;
303 u32 vm_entry_msr_load_count;
304 u32 vm_entry_intr_info_field;
305 u32 vm_entry_exception_error_code;
306 u32 vm_entry_instruction_len;
307 u32 tpr_threshold;
308 u32 secondary_vm_exec_control;
309 u32 vm_instruction_error;
310 u32 vm_exit_reason;
311 u32 vm_exit_intr_info;
312 u32 vm_exit_intr_error_code;
313 u32 idt_vectoring_info_field;
314 u32 idt_vectoring_error_code;
315 u32 vm_exit_instruction_len;
316 u32 vmx_instruction_info;
317 u32 guest_es_limit;
318 u32 guest_cs_limit;
319 u32 guest_ss_limit;
320 u32 guest_ds_limit;
321 u32 guest_fs_limit;
322 u32 guest_gs_limit;
323 u32 guest_ldtr_limit;
324 u32 guest_tr_limit;
325 u32 guest_gdtr_limit;
326 u32 guest_idtr_limit;
327 u32 guest_es_ar_bytes;
328 u32 guest_cs_ar_bytes;
329 u32 guest_ss_ar_bytes;
330 u32 guest_ds_ar_bytes;
331 u32 guest_fs_ar_bytes;
332 u32 guest_gs_ar_bytes;
333 u32 guest_ldtr_ar_bytes;
334 u32 guest_tr_ar_bytes;
335 u32 guest_interruptibility_info;
336 u32 guest_activity_state;
337 u32 guest_sysenter_cs;
338 u32 host_ia32_sysenter_cs;
Jan Kiszka0238ea92013-03-13 11:31:24 +0100339 u32 vmx_preemption_timer_value;
340 u32 padding32[7]; /* room for future expansion */
Nadav Har'El22bd0352011-05-25 23:05:57 +0300341 u16 virtual_processor_id;
Wincy Van705699a2015-02-03 23:58:17 +0800342 u16 posted_intr_nv;
Nadav Har'El22bd0352011-05-25 23:05:57 +0300343 u16 guest_es_selector;
344 u16 guest_cs_selector;
345 u16 guest_ss_selector;
346 u16 guest_ds_selector;
347 u16 guest_fs_selector;
348 u16 guest_gs_selector;
349 u16 guest_ldtr_selector;
350 u16 guest_tr_selector;
Wincy Van608406e2015-02-03 23:57:51 +0800351 u16 guest_intr_status;
Nadav Har'El22bd0352011-05-25 23:05:57 +0300352 u16 host_es_selector;
353 u16 host_cs_selector;
354 u16 host_ss_selector;
355 u16 host_ds_selector;
356 u16 host_fs_selector;
357 u16 host_gs_selector;
358 u16 host_tr_selector;
Nadav Har'Ela9d30f32011-05-25 23:03:55 +0300359};
360
361/*
362 * VMCS12_REVISION is an arbitrary id that should be changed if the content or
363 * layout of struct vmcs12 is changed. MSR_IA32_VMX_BASIC returns this id, and
364 * VMPTRLD verifies that the VMCS region that L1 is loading contains this id.
365 */
366#define VMCS12_REVISION 0x11e57ed0
367
368/*
369 * VMCS12_SIZE is the number of bytes L1 should allocate for the VMXON region
370 * and any VMCS region. Although only sizeof(struct vmcs12) are used by the
371 * current implementation, 4K are reserved to avoid future complications.
372 */
373#define VMCS12_SIZE 0x1000
374
Nadav Har'Elff2f6fe2011-05-25 23:05:27 +0300375/* Used to remember the last vmcs02 used for some recently used vmcs12s */
376struct vmcs02_list {
377 struct list_head list;
378 gpa_t vmptr;
379 struct loaded_vmcs vmcs02;
380};
381
Nadav Har'Ela9d30f32011-05-25 23:03:55 +0300382/*
Nadav Har'Elec378ae2011-05-25 23:02:54 +0300383 * The nested_vmx structure is part of vcpu_vmx, and holds information we need
384 * for correct emulation of VMX (i.e., nested VMX) on this vcpu.
385 */
386struct nested_vmx {
387 /* Has the level1 guest done vmxon? */
388 bool vmxon;
Bandan Das3573e222014-05-06 02:19:16 -0400389 gpa_t vmxon_ptr;
Nadav Har'Ela9d30f32011-05-25 23:03:55 +0300390
391 /* The guest-physical address of the current VMCS L1 keeps for L2 */
392 gpa_t current_vmptr;
393 /* The host-usable pointer to the above */
394 struct page *current_vmcs12_page;
395 struct vmcs12 *current_vmcs12;
Abel Gordon8de48832013-04-18 14:37:25 +0300396 struct vmcs *current_shadow_vmcs;
Abel Gordon012f83c2013-04-18 14:39:25 +0300397 /*
398 * Indicates if the shadow vmcs must be updated with the
399 * data hold by vmcs12
400 */
401 bool sync_shadow_vmcs;
Nadav Har'Elff2f6fe2011-05-25 23:05:27 +0300402
403 /* vmcs02_list cache of VMCSs recently used to run L2 guests */
404 struct list_head vmcs02_pool;
405 int vmcs02_num;
Nadav Har'Elfe3ef052011-05-25 23:10:02 +0300406 u64 vmcs01_tsc_offset;
Nadav Har'El644d7112011-05-25 23:12:35 +0300407 /* L2 must run next, and mustn't decide to exit to L1. */
408 bool nested_run_pending;
Nadav Har'Elfe3ef052011-05-25 23:10:02 +0300409 /*
410 * Guest pages referred to in vmcs02 with host-physical pointers, so
411 * we must keep them pinned while L2 runs.
412 */
413 struct page *apic_access_page;
Wanpeng Lia7c0b072014-08-21 19:46:50 +0800414 struct page *virtual_apic_page;
Wincy Van705699a2015-02-03 23:58:17 +0800415 struct page *pi_desc_page;
416 struct pi_desc *pi_desc;
417 bool pi_pending;
418 u16 posted_intr_nv;
Nadav Har'Elb3897a42013-07-08 19:12:35 +0800419 u64 msr_ia32_feature_control;
Jan Kiszkaf4124502014-03-07 20:03:13 +0100420
421 struct hrtimer preemption_timer;
422 bool preemption_timer_expired;
Jan Kiszka2996fca2014-06-16 13:59:43 +0200423
424 /* to migrate it to L2 if VM_ENTRY_LOAD_DEBUG_CONTROLS is off */
425 u64 vmcs01_debugctl;
Wincy Vanb9c237b2015-02-03 23:56:30 +0800426
427 u32 nested_vmx_procbased_ctls_low;
428 u32 nested_vmx_procbased_ctls_high;
429 u32 nested_vmx_true_procbased_ctls_low;
430 u32 nested_vmx_secondary_ctls_low;
431 u32 nested_vmx_secondary_ctls_high;
432 u32 nested_vmx_pinbased_ctls_low;
433 u32 nested_vmx_pinbased_ctls_high;
434 u32 nested_vmx_exit_ctls_low;
435 u32 nested_vmx_exit_ctls_high;
436 u32 nested_vmx_true_exit_ctls_low;
437 u32 nested_vmx_entry_ctls_low;
438 u32 nested_vmx_entry_ctls_high;
439 u32 nested_vmx_true_entry_ctls_low;
440 u32 nested_vmx_misc_low;
441 u32 nested_vmx_misc_high;
442 u32 nested_vmx_ept_caps;
Nadav Har'Elec378ae2011-05-25 23:02:54 +0300443};
444
Yang Zhang01e439b2013-04-11 19:25:12 +0800445#define POSTED_INTR_ON 0
446/* Posted-Interrupt Descriptor */
447struct pi_desc {
448 u32 pir[8]; /* Posted interrupt requested */
449 u32 control; /* bit 0 of control is outstanding notification bit */
450 u32 rsvd[7];
451} __aligned(64);
452
Yang Zhanga20ed542013-04-11 19:25:15 +0800453static bool pi_test_and_set_on(struct pi_desc *pi_desc)
454{
455 return test_and_set_bit(POSTED_INTR_ON,
456 (unsigned long *)&pi_desc->control);
457}
458
459static bool pi_test_and_clear_on(struct pi_desc *pi_desc)
460{
461 return test_and_clear_bit(POSTED_INTR_ON,
462 (unsigned long *)&pi_desc->control);
463}
464
465static int pi_test_and_set_pir(int vector, struct pi_desc *pi_desc)
466{
467 return test_and_set_bit(vector, (unsigned long *)pi_desc->pir);
468}
469
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -0400470struct vcpu_vmx {
Rusty Russellfb3f0f52007-07-27 17:16:56 +1000471 struct kvm_vcpu vcpu;
Avi Kivity313dbd42008-07-17 18:04:30 +0300472 unsigned long host_rsp;
Avi Kivity29bd8a72007-09-10 17:27:03 +0300473 u8 fail;
Avi Kivity9d58b932011-03-07 16:52:07 +0200474 bool nmi_known_unmasked;
Avi Kivity51aa01d2010-07-20 14:31:20 +0300475 u32 exit_intr_info;
Avi Kivity1155f762007-11-22 11:30:47 +0200476 u32 idt_vectoring_info;
Avi Kivity6de12732011-03-07 12:51:22 +0200477 ulong rflags;
Avi Kivity26bb0982009-09-07 11:14:12 +0300478 struct shared_msr_entry *guest_msrs;
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -0400479 int nmsrs;
480 int save_nmsrs;
Yang Zhanga547c6d2013-04-11 19:25:10 +0800481 unsigned long host_idt_base;
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -0400482#ifdef CONFIG_X86_64
Avi Kivity44ea2b12009-09-06 15:55:37 +0300483 u64 msr_host_kernel_gs_base;
484 u64 msr_guest_kernel_gs_base;
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -0400485#endif
Gleb Natapov2961e8762013-11-25 15:37:13 +0200486 u32 vm_entry_controls_shadow;
487 u32 vm_exit_controls_shadow;
Nadav Har'Eld462b812011-05-24 15:26:10 +0300488 /*
489 * loaded_vmcs points to the VMCS currently used in this vcpu. For a
490 * non-nested (L1) guest, it always points to vmcs01. For a nested
491 * guest (L2), it points to a different VMCS.
492 */
493 struct loaded_vmcs vmcs01;
494 struct loaded_vmcs *loaded_vmcs;
495 bool __launched; /* temporary, used in vmx_vcpu_run */
Avi Kivity61d2ef22010-04-28 16:40:38 +0300496 struct msr_autoload {
497 unsigned nr;
498 struct vmx_msr_entry guest[NR_AUTOLOAD_MSRS];
499 struct vmx_msr_entry host[NR_AUTOLOAD_MSRS];
500 } msr_autoload;
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -0400501 struct {
502 int loaded;
503 u16 fs_sel, gs_sel, ldt_sel;
Avi Kivityb2da15a2012-05-13 19:53:24 +0300504#ifdef CONFIG_X86_64
505 u16 ds_sel, es_sel;
506#endif
Laurent Vivier152d3f22007-08-23 16:33:11 +0200507 int gs_ldt_reload_needed;
508 int fs_reload_needed;
Liu, Jinsongda8999d2014-02-24 10:55:46 +0000509 u64 msr_host_bndcfgs;
Andy Lutomirskid974baa2014-10-08 09:02:13 -0700510 unsigned long vmcs_host_cr4; /* May not match real cr4 */
Mike Dayd77c26f2007-10-08 09:02:08 -0400511 } host_state;
Avi Kivity9c8cba32007-11-22 11:42:59 +0200512 struct {
Avi Kivity7ffd92c2009-06-09 14:10:45 +0300513 int vm86_active;
Avi Kivity78ac8b42010-04-08 18:19:35 +0300514 ulong save_rflags;
Avi Kivityf5f7b2f2012-08-21 17:07:00 +0300515 struct kvm_segment segs[8];
516 } rmode;
517 struct {
518 u32 bitmask; /* 4 bits per segment (1 bit per field) */
Avi Kivity7ffd92c2009-06-09 14:10:45 +0300519 struct kvm_save_segment {
520 u16 selector;
521 unsigned long base;
522 u32 limit;
523 u32 ar;
Avi Kivityf5f7b2f2012-08-21 17:07:00 +0300524 } seg[8];
Avi Kivity2fb92db2011-04-27 19:42:18 +0300525 } segment_cache;
Sheng Yang2384d2b2008-01-17 15:14:33 +0800526 int vpid;
Mohammed Gamal04fa4d32008-08-17 16:39:48 +0300527 bool emulation_required;
Jan Kiszka3b86cd92008-09-26 09:30:57 +0200528
529 /* Support for vnmi-less CPUs */
530 int soft_vnmi_blocked;
531 ktime_t entry_time;
532 s64 vnmi_blocked_time;
Andi Kleena0861c02009-06-08 17:37:09 +0800533 u32 exit_reason;
Sheng Yang4e47c7a2009-12-18 16:48:47 +0800534
535 bool rdtscp_enabled;
Nadav Har'Elec378ae2011-05-25 23:02:54 +0300536
Yang Zhang01e439b2013-04-11 19:25:12 +0800537 /* Posted interrupt descriptor */
538 struct pi_desc pi_desc;
539
Nadav Har'Elec378ae2011-05-25 23:02:54 +0300540 /* Support for a guest hypervisor (nested VMX) */
541 struct nested_vmx nested;
Radim Krčmářa7653ec2014-08-21 18:08:07 +0200542
543 /* Dynamic PLE window. */
544 int ple_window;
545 bool ple_window_dirty;
Kai Huang843e4332015-01-28 10:54:28 +0800546
547 /* Support for PML */
548#define PML_ENTITY_NUM 512
549 struct page *pml_pg;
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -0400550};
551
Avi Kivity2fb92db2011-04-27 19:42:18 +0300552enum segment_cache_field {
553 SEG_FIELD_SEL = 0,
554 SEG_FIELD_BASE = 1,
555 SEG_FIELD_LIMIT = 2,
556 SEG_FIELD_AR = 3,
557
558 SEG_FIELD_NR = 4
559};
560
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -0400561static inline struct vcpu_vmx *to_vmx(struct kvm_vcpu *vcpu)
562{
Rusty Russellfb3f0f52007-07-27 17:16:56 +1000563 return container_of(vcpu, struct vcpu_vmx, vcpu);
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -0400564}
565
Nadav Har'El22bd0352011-05-25 23:05:57 +0300566#define VMCS12_OFFSET(x) offsetof(struct vmcs12, x)
567#define FIELD(number, name) [number] = VMCS12_OFFSET(name)
568#define FIELD64(number, name) [number] = VMCS12_OFFSET(name), \
569 [number##_HIGH] = VMCS12_OFFSET(name)+4
570
Abel Gordon4607c2d2013-04-18 14:35:55 +0300571
Bandan Dasfe2b2012014-04-21 15:20:14 -0400572static unsigned long shadow_read_only_fields[] = {
Abel Gordon4607c2d2013-04-18 14:35:55 +0300573 /*
574 * We do NOT shadow fields that are modified when L0
575 * traps and emulates any vmx instruction (e.g. VMPTRLD,
576 * VMXON...) executed by L1.
577 * For example, VM_INSTRUCTION_ERROR is read
578 * by L1 if a vmx instruction fails (part of the error path).
579 * Note the code assumes this logic. If for some reason
580 * we start shadowing these fields then we need to
581 * force a shadow sync when L0 emulates vmx instructions
582 * (e.g. force a sync if VM_INSTRUCTION_ERROR is modified
583 * by nested_vmx_failValid)
584 */
585 VM_EXIT_REASON,
586 VM_EXIT_INTR_INFO,
587 VM_EXIT_INSTRUCTION_LEN,
588 IDT_VECTORING_INFO_FIELD,
589 IDT_VECTORING_ERROR_CODE,
590 VM_EXIT_INTR_ERROR_CODE,
591 EXIT_QUALIFICATION,
592 GUEST_LINEAR_ADDRESS,
593 GUEST_PHYSICAL_ADDRESS
594};
Bandan Dasfe2b2012014-04-21 15:20:14 -0400595static int max_shadow_read_only_fields =
Abel Gordon4607c2d2013-04-18 14:35:55 +0300596 ARRAY_SIZE(shadow_read_only_fields);
597
Bandan Dasfe2b2012014-04-21 15:20:14 -0400598static unsigned long shadow_read_write_fields[] = {
Wanpeng Lia7c0b072014-08-21 19:46:50 +0800599 TPR_THRESHOLD,
Abel Gordon4607c2d2013-04-18 14:35:55 +0300600 GUEST_RIP,
601 GUEST_RSP,
602 GUEST_CR0,
603 GUEST_CR3,
604 GUEST_CR4,
605 GUEST_INTERRUPTIBILITY_INFO,
606 GUEST_RFLAGS,
607 GUEST_CS_SELECTOR,
608 GUEST_CS_AR_BYTES,
609 GUEST_CS_LIMIT,
610 GUEST_CS_BASE,
611 GUEST_ES_BASE,
Paolo Bonzini36be0b92014-02-24 12:30:04 +0100612 GUEST_BNDCFGS,
Abel Gordon4607c2d2013-04-18 14:35:55 +0300613 CR0_GUEST_HOST_MASK,
614 CR0_READ_SHADOW,
615 CR4_READ_SHADOW,
616 TSC_OFFSET,
617 EXCEPTION_BITMAP,
618 CPU_BASED_VM_EXEC_CONTROL,
619 VM_ENTRY_EXCEPTION_ERROR_CODE,
620 VM_ENTRY_INTR_INFO_FIELD,
621 VM_ENTRY_INSTRUCTION_LEN,
622 VM_ENTRY_EXCEPTION_ERROR_CODE,
623 HOST_FS_BASE,
624 HOST_GS_BASE,
625 HOST_FS_SELECTOR,
626 HOST_GS_SELECTOR
627};
Bandan Dasfe2b2012014-04-21 15:20:14 -0400628static int max_shadow_read_write_fields =
Abel Gordon4607c2d2013-04-18 14:35:55 +0300629 ARRAY_SIZE(shadow_read_write_fields);
630
Mathias Krause772e0312012-08-30 01:30:19 +0200631static const unsigned short vmcs_field_to_offset_table[] = {
Nadav Har'El22bd0352011-05-25 23:05:57 +0300632 FIELD(VIRTUAL_PROCESSOR_ID, virtual_processor_id),
Wincy Van705699a2015-02-03 23:58:17 +0800633 FIELD(POSTED_INTR_NV, posted_intr_nv),
Nadav Har'El22bd0352011-05-25 23:05:57 +0300634 FIELD(GUEST_ES_SELECTOR, guest_es_selector),
635 FIELD(GUEST_CS_SELECTOR, guest_cs_selector),
636 FIELD(GUEST_SS_SELECTOR, guest_ss_selector),
637 FIELD(GUEST_DS_SELECTOR, guest_ds_selector),
638 FIELD(GUEST_FS_SELECTOR, guest_fs_selector),
639 FIELD(GUEST_GS_SELECTOR, guest_gs_selector),
640 FIELD(GUEST_LDTR_SELECTOR, guest_ldtr_selector),
641 FIELD(GUEST_TR_SELECTOR, guest_tr_selector),
Wincy Van608406e2015-02-03 23:57:51 +0800642 FIELD(GUEST_INTR_STATUS, guest_intr_status),
Nadav Har'El22bd0352011-05-25 23:05:57 +0300643 FIELD(HOST_ES_SELECTOR, host_es_selector),
644 FIELD(HOST_CS_SELECTOR, host_cs_selector),
645 FIELD(HOST_SS_SELECTOR, host_ss_selector),
646 FIELD(HOST_DS_SELECTOR, host_ds_selector),
647 FIELD(HOST_FS_SELECTOR, host_fs_selector),
648 FIELD(HOST_GS_SELECTOR, host_gs_selector),
649 FIELD(HOST_TR_SELECTOR, host_tr_selector),
650 FIELD64(IO_BITMAP_A, io_bitmap_a),
651 FIELD64(IO_BITMAP_B, io_bitmap_b),
652 FIELD64(MSR_BITMAP, msr_bitmap),
653 FIELD64(VM_EXIT_MSR_STORE_ADDR, vm_exit_msr_store_addr),
654 FIELD64(VM_EXIT_MSR_LOAD_ADDR, vm_exit_msr_load_addr),
655 FIELD64(VM_ENTRY_MSR_LOAD_ADDR, vm_entry_msr_load_addr),
656 FIELD64(TSC_OFFSET, tsc_offset),
657 FIELD64(VIRTUAL_APIC_PAGE_ADDR, virtual_apic_page_addr),
658 FIELD64(APIC_ACCESS_ADDR, apic_access_addr),
Wincy Van705699a2015-02-03 23:58:17 +0800659 FIELD64(POSTED_INTR_DESC_ADDR, posted_intr_desc_addr),
Nadav Har'El22bd0352011-05-25 23:05:57 +0300660 FIELD64(EPT_POINTER, ept_pointer),
Wincy Van608406e2015-02-03 23:57:51 +0800661 FIELD64(EOI_EXIT_BITMAP0, eoi_exit_bitmap0),
662 FIELD64(EOI_EXIT_BITMAP1, eoi_exit_bitmap1),
663 FIELD64(EOI_EXIT_BITMAP2, eoi_exit_bitmap2),
664 FIELD64(EOI_EXIT_BITMAP3, eoi_exit_bitmap3),
Wanpeng Li81dc01f2014-12-04 19:11:07 +0800665 FIELD64(XSS_EXIT_BITMAP, xss_exit_bitmap),
Nadav Har'El22bd0352011-05-25 23:05:57 +0300666 FIELD64(GUEST_PHYSICAL_ADDRESS, guest_physical_address),
667 FIELD64(VMCS_LINK_POINTER, vmcs_link_pointer),
668 FIELD64(GUEST_IA32_DEBUGCTL, guest_ia32_debugctl),
669 FIELD64(GUEST_IA32_PAT, guest_ia32_pat),
670 FIELD64(GUEST_IA32_EFER, guest_ia32_efer),
671 FIELD64(GUEST_IA32_PERF_GLOBAL_CTRL, guest_ia32_perf_global_ctrl),
672 FIELD64(GUEST_PDPTR0, guest_pdptr0),
673 FIELD64(GUEST_PDPTR1, guest_pdptr1),
674 FIELD64(GUEST_PDPTR2, guest_pdptr2),
675 FIELD64(GUEST_PDPTR3, guest_pdptr3),
Paolo Bonzini36be0b92014-02-24 12:30:04 +0100676 FIELD64(GUEST_BNDCFGS, guest_bndcfgs),
Nadav Har'El22bd0352011-05-25 23:05:57 +0300677 FIELD64(HOST_IA32_PAT, host_ia32_pat),
678 FIELD64(HOST_IA32_EFER, host_ia32_efer),
679 FIELD64(HOST_IA32_PERF_GLOBAL_CTRL, host_ia32_perf_global_ctrl),
680 FIELD(PIN_BASED_VM_EXEC_CONTROL, pin_based_vm_exec_control),
681 FIELD(CPU_BASED_VM_EXEC_CONTROL, cpu_based_vm_exec_control),
682 FIELD(EXCEPTION_BITMAP, exception_bitmap),
683 FIELD(PAGE_FAULT_ERROR_CODE_MASK, page_fault_error_code_mask),
684 FIELD(PAGE_FAULT_ERROR_CODE_MATCH, page_fault_error_code_match),
685 FIELD(CR3_TARGET_COUNT, cr3_target_count),
686 FIELD(VM_EXIT_CONTROLS, vm_exit_controls),
687 FIELD(VM_EXIT_MSR_STORE_COUNT, vm_exit_msr_store_count),
688 FIELD(VM_EXIT_MSR_LOAD_COUNT, vm_exit_msr_load_count),
689 FIELD(VM_ENTRY_CONTROLS, vm_entry_controls),
690 FIELD(VM_ENTRY_MSR_LOAD_COUNT, vm_entry_msr_load_count),
691 FIELD(VM_ENTRY_INTR_INFO_FIELD, vm_entry_intr_info_field),
692 FIELD(VM_ENTRY_EXCEPTION_ERROR_CODE, vm_entry_exception_error_code),
693 FIELD(VM_ENTRY_INSTRUCTION_LEN, vm_entry_instruction_len),
694 FIELD(TPR_THRESHOLD, tpr_threshold),
695 FIELD(SECONDARY_VM_EXEC_CONTROL, secondary_vm_exec_control),
696 FIELD(VM_INSTRUCTION_ERROR, vm_instruction_error),
697 FIELD(VM_EXIT_REASON, vm_exit_reason),
698 FIELD(VM_EXIT_INTR_INFO, vm_exit_intr_info),
699 FIELD(VM_EXIT_INTR_ERROR_CODE, vm_exit_intr_error_code),
700 FIELD(IDT_VECTORING_INFO_FIELD, idt_vectoring_info_field),
701 FIELD(IDT_VECTORING_ERROR_CODE, idt_vectoring_error_code),
702 FIELD(VM_EXIT_INSTRUCTION_LEN, vm_exit_instruction_len),
703 FIELD(VMX_INSTRUCTION_INFO, vmx_instruction_info),
704 FIELD(GUEST_ES_LIMIT, guest_es_limit),
705 FIELD(GUEST_CS_LIMIT, guest_cs_limit),
706 FIELD(GUEST_SS_LIMIT, guest_ss_limit),
707 FIELD(GUEST_DS_LIMIT, guest_ds_limit),
708 FIELD(GUEST_FS_LIMIT, guest_fs_limit),
709 FIELD(GUEST_GS_LIMIT, guest_gs_limit),
710 FIELD(GUEST_LDTR_LIMIT, guest_ldtr_limit),
711 FIELD(GUEST_TR_LIMIT, guest_tr_limit),
712 FIELD(GUEST_GDTR_LIMIT, guest_gdtr_limit),
713 FIELD(GUEST_IDTR_LIMIT, guest_idtr_limit),
714 FIELD(GUEST_ES_AR_BYTES, guest_es_ar_bytes),
715 FIELD(GUEST_CS_AR_BYTES, guest_cs_ar_bytes),
716 FIELD(GUEST_SS_AR_BYTES, guest_ss_ar_bytes),
717 FIELD(GUEST_DS_AR_BYTES, guest_ds_ar_bytes),
718 FIELD(GUEST_FS_AR_BYTES, guest_fs_ar_bytes),
719 FIELD(GUEST_GS_AR_BYTES, guest_gs_ar_bytes),
720 FIELD(GUEST_LDTR_AR_BYTES, guest_ldtr_ar_bytes),
721 FIELD(GUEST_TR_AR_BYTES, guest_tr_ar_bytes),
722 FIELD(GUEST_INTERRUPTIBILITY_INFO, guest_interruptibility_info),
723 FIELD(GUEST_ACTIVITY_STATE, guest_activity_state),
724 FIELD(GUEST_SYSENTER_CS, guest_sysenter_cs),
725 FIELD(HOST_IA32_SYSENTER_CS, host_ia32_sysenter_cs),
Jan Kiszka0238ea92013-03-13 11:31:24 +0100726 FIELD(VMX_PREEMPTION_TIMER_VALUE, vmx_preemption_timer_value),
Nadav Har'El22bd0352011-05-25 23:05:57 +0300727 FIELD(CR0_GUEST_HOST_MASK, cr0_guest_host_mask),
728 FIELD(CR4_GUEST_HOST_MASK, cr4_guest_host_mask),
729 FIELD(CR0_READ_SHADOW, cr0_read_shadow),
730 FIELD(CR4_READ_SHADOW, cr4_read_shadow),
731 FIELD(CR3_TARGET_VALUE0, cr3_target_value0),
732 FIELD(CR3_TARGET_VALUE1, cr3_target_value1),
733 FIELD(CR3_TARGET_VALUE2, cr3_target_value2),
734 FIELD(CR3_TARGET_VALUE3, cr3_target_value3),
735 FIELD(EXIT_QUALIFICATION, exit_qualification),
736 FIELD(GUEST_LINEAR_ADDRESS, guest_linear_address),
737 FIELD(GUEST_CR0, guest_cr0),
738 FIELD(GUEST_CR3, guest_cr3),
739 FIELD(GUEST_CR4, guest_cr4),
740 FIELD(GUEST_ES_BASE, guest_es_base),
741 FIELD(GUEST_CS_BASE, guest_cs_base),
742 FIELD(GUEST_SS_BASE, guest_ss_base),
743 FIELD(GUEST_DS_BASE, guest_ds_base),
744 FIELD(GUEST_FS_BASE, guest_fs_base),
745 FIELD(GUEST_GS_BASE, guest_gs_base),
746 FIELD(GUEST_LDTR_BASE, guest_ldtr_base),
747 FIELD(GUEST_TR_BASE, guest_tr_base),
748 FIELD(GUEST_GDTR_BASE, guest_gdtr_base),
749 FIELD(GUEST_IDTR_BASE, guest_idtr_base),
750 FIELD(GUEST_DR7, guest_dr7),
751 FIELD(GUEST_RSP, guest_rsp),
752 FIELD(GUEST_RIP, guest_rip),
753 FIELD(GUEST_RFLAGS, guest_rflags),
754 FIELD(GUEST_PENDING_DBG_EXCEPTIONS, guest_pending_dbg_exceptions),
755 FIELD(GUEST_SYSENTER_ESP, guest_sysenter_esp),
756 FIELD(GUEST_SYSENTER_EIP, guest_sysenter_eip),
757 FIELD(HOST_CR0, host_cr0),
758 FIELD(HOST_CR3, host_cr3),
759 FIELD(HOST_CR4, host_cr4),
760 FIELD(HOST_FS_BASE, host_fs_base),
761 FIELD(HOST_GS_BASE, host_gs_base),
762 FIELD(HOST_TR_BASE, host_tr_base),
763 FIELD(HOST_GDTR_BASE, host_gdtr_base),
764 FIELD(HOST_IDTR_BASE, host_idtr_base),
765 FIELD(HOST_IA32_SYSENTER_ESP, host_ia32_sysenter_esp),
766 FIELD(HOST_IA32_SYSENTER_EIP, host_ia32_sysenter_eip),
767 FIELD(HOST_RSP, host_rsp),
768 FIELD(HOST_RIP, host_rip),
769};
Nadav Har'El22bd0352011-05-25 23:05:57 +0300770
771static inline short vmcs_field_to_offset(unsigned long field)
772{
Paolo Bonzinia2ae9df2014-11-04 18:31:19 +0100773 BUILD_BUG_ON(ARRAY_SIZE(vmcs_field_to_offset_table) > SHRT_MAX);
774
775 if (field >= ARRAY_SIZE(vmcs_field_to_offset_table) ||
776 vmcs_field_to_offset_table[field] == 0)
777 return -ENOENT;
778
Nadav Har'El22bd0352011-05-25 23:05:57 +0300779 return vmcs_field_to_offset_table[field];
780}
781
Nadav Har'Ela9d30f32011-05-25 23:03:55 +0300782static inline struct vmcs12 *get_vmcs12(struct kvm_vcpu *vcpu)
783{
784 return to_vmx(vcpu)->nested.current_vmcs12;
785}
786
787static struct page *nested_get_page(struct kvm_vcpu *vcpu, gpa_t addr)
788{
Paolo Bonzini54bf36a2015-04-08 15:39:23 +0200789 struct page *page = kvm_vcpu_gfn_to_page(vcpu, addr >> PAGE_SHIFT);
Xiao Guangrong32cad842012-08-03 15:42:52 +0800790 if (is_error_page(page))
Nadav Har'Ela9d30f32011-05-25 23:03:55 +0300791 return NULL;
Xiao Guangrong32cad842012-08-03 15:42:52 +0800792
Nadav Har'Ela9d30f32011-05-25 23:03:55 +0300793 return page;
794}
795
796static void nested_release_page(struct page *page)
797{
798 kvm_release_page_dirty(page);
799}
800
801static void nested_release_page_clean(struct page *page)
802{
803 kvm_release_page_clean(page);
804}
805
Nadav Har'Elbfd0a562013-08-05 11:07:17 +0300806static unsigned long nested_ept_get_cr3(struct kvm_vcpu *vcpu);
Sheng Yang4e1096d2008-07-06 19:16:51 +0800807static u64 construct_eptp(unsigned long root_hpa);
Dongxiao Xu4610c9c2010-05-11 18:29:48 +0800808static void kvm_cpu_vmxon(u64 addr);
809static void kvm_cpu_vmxoff(void);
Paolo Bonzini93c4adc2014-03-05 23:19:52 +0100810static bool vmx_mpx_supported(void);
Wanpeng Lif53cd632014-12-02 19:14:58 +0800811static bool vmx_xsaves_supported(void);
Wincy Van705699a2015-02-03 23:58:17 +0800812static int vmx_vm_has_apicv(struct kvm *kvm);
Paolo Bonzinid50ab6c2015-07-29 11:49:59 +0200813static int vmx_cpu_uses_apicv(struct kvm_vcpu *vcpu);
Gleb Natapov776e58e2011-03-13 12:34:27 +0200814static int vmx_set_tss_addr(struct kvm *kvm, unsigned int addr);
Orit Wassermanb246dd52012-05-31 14:49:22 +0300815static void vmx_set_segment(struct kvm_vcpu *vcpu,
816 struct kvm_segment *var, int seg);
817static void vmx_get_segment(struct kvm_vcpu *vcpu,
818 struct kvm_segment *var, int seg);
Gleb Natapovd99e4152012-12-20 16:57:45 +0200819static bool guest_state_valid(struct kvm_vcpu *vcpu);
820static u32 vmx_segment_access_rights(struct kvm_segment *var);
Yang Zhanga20ed542013-04-11 19:25:15 +0800821static void vmx_sync_pir_to_irr_dummy(struct kvm_vcpu *vcpu);
Abel Gordonc3114422013-04-18 14:38:55 +0300822static void copy_vmcs12_to_shadow(struct vcpu_vmx *vmx);
Abel Gordon16f5b902013-04-18 14:38:25 +0300823static void copy_shadow_to_vmcs12(struct vcpu_vmx *vmx);
Tang Chena255d472014-09-16 18:41:58 +0800824static int alloc_identity_pagetable(struct kvm *kvm);
Avi Kivity75880a02007-06-20 11:20:04 +0300825
Avi Kivity6aa8b732006-12-10 02:21:36 -0800826static DEFINE_PER_CPU(struct vmcs *, vmxarea);
827static DEFINE_PER_CPU(struct vmcs *, current_vmcs);
Nadav Har'Eld462b812011-05-24 15:26:10 +0300828/*
829 * We maintain a per-CPU linked-list of VMCS loaded on that CPU. This is needed
830 * when a CPU is brought down, and we need to VMCLEAR all VMCSs loaded on it.
831 */
832static DEFINE_PER_CPU(struct list_head, loaded_vmcss_on_cpu);
Avi Kivity3444d7d2010-07-26 18:32:38 +0300833static DEFINE_PER_CPU(struct desc_ptr, host_gdt);
Avi Kivity6aa8b732006-12-10 02:21:36 -0800834
Avi Kivity3e7c73e2009-02-24 21:46:19 +0200835static unsigned long *vmx_io_bitmap_a;
836static unsigned long *vmx_io_bitmap_b;
Avi Kivity58972972009-02-24 22:26:47 +0200837static unsigned long *vmx_msr_bitmap_legacy;
838static unsigned long *vmx_msr_bitmap_longmode;
Yang Zhang8d146952013-01-25 10:18:50 +0800839static unsigned long *vmx_msr_bitmap_legacy_x2apic;
840static unsigned long *vmx_msr_bitmap_longmode_x2apic;
Wincy Van3af18d92015-02-03 23:49:31 +0800841static unsigned long *vmx_msr_bitmap_nested;
Abel Gordon4607c2d2013-04-18 14:35:55 +0300842static unsigned long *vmx_vmread_bitmap;
843static unsigned long *vmx_vmwrite_bitmap;
He, Qingfdef3ad2007-04-30 09:45:24 +0300844
Avi Kivity110312c2010-12-21 12:54:20 +0200845static bool cpu_has_load_ia32_efer;
Gleb Natapov8bf00a52011-10-05 14:01:22 +0200846static bool cpu_has_load_perf_global_ctrl;
Avi Kivity110312c2010-12-21 12:54:20 +0200847
Sheng Yang2384d2b2008-01-17 15:14:33 +0800848static DECLARE_BITMAP(vmx_vpid_bitmap, VMX_NR_VPIDS);
849static DEFINE_SPINLOCK(vmx_vpid_lock);
850
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +0300851static struct vmcs_config {
Avi Kivity6aa8b732006-12-10 02:21:36 -0800852 int size;
853 int order;
854 u32 revision_id;
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +0300855 u32 pin_based_exec_ctrl;
856 u32 cpu_based_exec_ctrl;
Sheng Yangf78e0e22007-10-29 09:40:42 +0800857 u32 cpu_based_2nd_exec_ctrl;
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +0300858 u32 vmexit_ctrl;
859 u32 vmentry_ctrl;
860} vmcs_config;
Avi Kivity6aa8b732006-12-10 02:21:36 -0800861
Hannes Ederefff9e52008-11-28 17:02:06 +0100862static struct vmx_capability {
Sheng Yangd56f5462008-04-25 10:13:16 +0800863 u32 ept;
864 u32 vpid;
865} vmx_capability;
866
Avi Kivity6aa8b732006-12-10 02:21:36 -0800867#define VMX_SEGMENT_FIELD(seg) \
868 [VCPU_SREG_##seg] = { \
869 .selector = GUEST_##seg##_SELECTOR, \
870 .base = GUEST_##seg##_BASE, \
871 .limit = GUEST_##seg##_LIMIT, \
872 .ar_bytes = GUEST_##seg##_AR_BYTES, \
873 }
874
Mathias Krause772e0312012-08-30 01:30:19 +0200875static const struct kvm_vmx_segment_field {
Avi Kivity6aa8b732006-12-10 02:21:36 -0800876 unsigned selector;
877 unsigned base;
878 unsigned limit;
879 unsigned ar_bytes;
880} kvm_vmx_segment_fields[] = {
881 VMX_SEGMENT_FIELD(CS),
882 VMX_SEGMENT_FIELD(DS),
883 VMX_SEGMENT_FIELD(ES),
884 VMX_SEGMENT_FIELD(FS),
885 VMX_SEGMENT_FIELD(GS),
886 VMX_SEGMENT_FIELD(SS),
887 VMX_SEGMENT_FIELD(TR),
888 VMX_SEGMENT_FIELD(LDTR),
889};
890
Avi Kivity26bb0982009-09-07 11:14:12 +0300891static u64 host_efer;
892
Avi Kivity6de4f3a2009-05-31 22:58:47 +0300893static void ept_save_pdptrs(struct kvm_vcpu *vcpu);
894
Avi Kivity4d56c8a2007-04-19 14:28:44 +0300895/*
Brian Gerst8c065852010-07-17 09:03:26 -0400896 * Keep MSR_STAR at the end, as setup_msrs() will try to optimize it
Avi Kivity4d56c8a2007-04-19 14:28:44 +0300897 * away by decrementing the array size.
898 */
Avi Kivity6aa8b732006-12-10 02:21:36 -0800899static const u32 vmx_msr_index[] = {
Avi Kivity05b3e0c2006-12-13 00:33:45 -0800900#ifdef CONFIG_X86_64
Avi Kivity44ea2b12009-09-06 15:55:37 +0300901 MSR_SYSCALL_MASK, MSR_LSTAR, MSR_CSTAR,
Avi Kivity6aa8b732006-12-10 02:21:36 -0800902#endif
Brian Gerst8c065852010-07-17 09:03:26 -0400903 MSR_EFER, MSR_TSC_AUX, MSR_STAR,
Avi Kivity6aa8b732006-12-10 02:21:36 -0800904};
Avi Kivity6aa8b732006-12-10 02:21:36 -0800905
Gui Jianfeng31299942010-03-15 17:29:09 +0800906static inline bool is_page_fault(u32 intr_info)
Avi Kivity6aa8b732006-12-10 02:21:36 -0800907{
908 return (intr_info & (INTR_INFO_INTR_TYPE_MASK | INTR_INFO_VECTOR_MASK |
909 INTR_INFO_VALID_MASK)) ==
Jan Kiszka8ab2d2e2008-12-15 13:52:10 +0100910 (INTR_TYPE_HARD_EXCEPTION | PF_VECTOR | INTR_INFO_VALID_MASK);
Avi Kivity6aa8b732006-12-10 02:21:36 -0800911}
912
Gui Jianfeng31299942010-03-15 17:29:09 +0800913static inline bool is_no_device(u32 intr_info)
Anthony Liguori2ab455c2007-04-27 09:29:49 +0300914{
915 return (intr_info & (INTR_INFO_INTR_TYPE_MASK | INTR_INFO_VECTOR_MASK |
916 INTR_INFO_VALID_MASK)) ==
Jan Kiszka8ab2d2e2008-12-15 13:52:10 +0100917 (INTR_TYPE_HARD_EXCEPTION | NM_VECTOR | INTR_INFO_VALID_MASK);
Anthony Liguori2ab455c2007-04-27 09:29:49 +0300918}
919
Gui Jianfeng31299942010-03-15 17:29:09 +0800920static inline bool is_invalid_opcode(u32 intr_info)
Anthony Liguori7aa81cc2007-09-17 14:57:50 -0500921{
922 return (intr_info & (INTR_INFO_INTR_TYPE_MASK | INTR_INFO_VECTOR_MASK |
923 INTR_INFO_VALID_MASK)) ==
Jan Kiszka8ab2d2e2008-12-15 13:52:10 +0100924 (INTR_TYPE_HARD_EXCEPTION | UD_VECTOR | INTR_INFO_VALID_MASK);
Anthony Liguori7aa81cc2007-09-17 14:57:50 -0500925}
926
Gui Jianfeng31299942010-03-15 17:29:09 +0800927static inline bool is_external_interrupt(u32 intr_info)
Avi Kivity6aa8b732006-12-10 02:21:36 -0800928{
929 return (intr_info & (INTR_INFO_INTR_TYPE_MASK | INTR_INFO_VALID_MASK))
930 == (INTR_TYPE_EXT_INTR | INTR_INFO_VALID_MASK);
931}
932
Gui Jianfeng31299942010-03-15 17:29:09 +0800933static inline bool is_machine_check(u32 intr_info)
Andi Kleena0861c02009-06-08 17:37:09 +0800934{
935 return (intr_info & (INTR_INFO_INTR_TYPE_MASK | INTR_INFO_VECTOR_MASK |
936 INTR_INFO_VALID_MASK)) ==
937 (INTR_TYPE_HARD_EXCEPTION | MC_VECTOR | INTR_INFO_VALID_MASK);
938}
939
Gui Jianfeng31299942010-03-15 17:29:09 +0800940static inline bool cpu_has_vmx_msr_bitmap(void)
Sheng Yang25c5f222008-03-28 13:18:56 +0800941{
Sheng Yang04547152009-04-01 15:52:31 +0800942 return vmcs_config.cpu_based_exec_ctrl & CPU_BASED_USE_MSR_BITMAPS;
Sheng Yang25c5f222008-03-28 13:18:56 +0800943}
944
Gui Jianfeng31299942010-03-15 17:29:09 +0800945static inline bool cpu_has_vmx_tpr_shadow(void)
Yang, Sheng6e5d8652007-09-12 18:03:11 +0800946{
Sheng Yang04547152009-04-01 15:52:31 +0800947 return vmcs_config.cpu_based_exec_ctrl & CPU_BASED_TPR_SHADOW;
Yang, Sheng6e5d8652007-09-12 18:03:11 +0800948}
949
Gui Jianfeng31299942010-03-15 17:29:09 +0800950static inline bool vm_need_tpr_shadow(struct kvm *kvm)
Yang, Sheng6e5d8652007-09-12 18:03:11 +0800951{
Sheng Yang04547152009-04-01 15:52:31 +0800952 return (cpu_has_vmx_tpr_shadow()) && (irqchip_in_kernel(kvm));
Yang, Sheng6e5d8652007-09-12 18:03:11 +0800953}
954
Gui Jianfeng31299942010-03-15 17:29:09 +0800955static inline bool cpu_has_secondary_exec_ctrls(void)
Sheng Yangf78e0e22007-10-29 09:40:42 +0800956{
Sheng Yang04547152009-04-01 15:52:31 +0800957 return vmcs_config.cpu_based_exec_ctrl &
958 CPU_BASED_ACTIVATE_SECONDARY_CONTROLS;
Sheng Yangf78e0e22007-10-29 09:40:42 +0800959}
960
Avi Kivity774ead32007-12-26 13:57:04 +0200961static inline bool cpu_has_vmx_virtualize_apic_accesses(void)
Sheng Yangf78e0e22007-10-29 09:40:42 +0800962{
Sheng Yang04547152009-04-01 15:52:31 +0800963 return vmcs_config.cpu_based_2nd_exec_ctrl &
964 SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES;
965}
966
Yang Zhang8d146952013-01-25 10:18:50 +0800967static inline bool cpu_has_vmx_virtualize_x2apic_mode(void)
968{
969 return vmcs_config.cpu_based_2nd_exec_ctrl &
970 SECONDARY_EXEC_VIRTUALIZE_X2APIC_MODE;
971}
972
Yang Zhang83d4c282013-01-25 10:18:49 +0800973static inline bool cpu_has_vmx_apic_register_virt(void)
974{
975 return vmcs_config.cpu_based_2nd_exec_ctrl &
976 SECONDARY_EXEC_APIC_REGISTER_VIRT;
977}
978
Yang Zhangc7c9c562013-01-25 10:18:51 +0800979static inline bool cpu_has_vmx_virtual_intr_delivery(void)
980{
981 return vmcs_config.cpu_based_2nd_exec_ctrl &
982 SECONDARY_EXEC_VIRTUAL_INTR_DELIVERY;
983}
984
Yang Zhang01e439b2013-04-11 19:25:12 +0800985static inline bool cpu_has_vmx_posted_intr(void)
986{
987 return vmcs_config.pin_based_exec_ctrl & PIN_BASED_POSTED_INTR;
988}
989
990static inline bool cpu_has_vmx_apicv(void)
991{
992 return cpu_has_vmx_apic_register_virt() &&
993 cpu_has_vmx_virtual_intr_delivery() &&
994 cpu_has_vmx_posted_intr();
995}
996
Sheng Yang04547152009-04-01 15:52:31 +0800997static inline bool cpu_has_vmx_flexpriority(void)
998{
999 return cpu_has_vmx_tpr_shadow() &&
1000 cpu_has_vmx_virtualize_apic_accesses();
Sheng Yangf78e0e22007-10-29 09:40:42 +08001001}
1002
Marcelo Tosattie7997942009-06-11 12:07:40 -03001003static inline bool cpu_has_vmx_ept_execute_only(void)
1004{
Gui Jianfeng31299942010-03-15 17:29:09 +08001005 return vmx_capability.ept & VMX_EPT_EXECUTE_ONLY_BIT;
Marcelo Tosattie7997942009-06-11 12:07:40 -03001006}
1007
Marcelo Tosattie7997942009-06-11 12:07:40 -03001008static inline bool cpu_has_vmx_ept_2m_page(void)
1009{
Gui Jianfeng31299942010-03-15 17:29:09 +08001010 return vmx_capability.ept & VMX_EPT_2MB_PAGE_BIT;
Marcelo Tosattie7997942009-06-11 12:07:40 -03001011}
1012
Sheng Yang878403b2010-01-05 19:02:29 +08001013static inline bool cpu_has_vmx_ept_1g_page(void)
1014{
Gui Jianfeng31299942010-03-15 17:29:09 +08001015 return vmx_capability.ept & VMX_EPT_1GB_PAGE_BIT;
Sheng Yang878403b2010-01-05 19:02:29 +08001016}
1017
Sheng Yang4bc9b982010-06-02 14:05:24 +08001018static inline bool cpu_has_vmx_ept_4levels(void)
1019{
1020 return vmx_capability.ept & VMX_EPT_PAGE_WALK_4_BIT;
1021}
1022
Xudong Hao83c3a332012-05-28 19:33:35 +08001023static inline bool cpu_has_vmx_ept_ad_bits(void)
1024{
1025 return vmx_capability.ept & VMX_EPT_AD_BIT;
1026}
1027
Gui Jianfeng31299942010-03-15 17:29:09 +08001028static inline bool cpu_has_vmx_invept_context(void)
Sheng Yangd56f5462008-04-25 10:13:16 +08001029{
Gui Jianfeng31299942010-03-15 17:29:09 +08001030 return vmx_capability.ept & VMX_EPT_EXTENT_CONTEXT_BIT;
Sheng Yangd56f5462008-04-25 10:13:16 +08001031}
1032
Gui Jianfeng31299942010-03-15 17:29:09 +08001033static inline bool cpu_has_vmx_invept_global(void)
Sheng Yangd56f5462008-04-25 10:13:16 +08001034{
Gui Jianfeng31299942010-03-15 17:29:09 +08001035 return vmx_capability.ept & VMX_EPT_EXTENT_GLOBAL_BIT;
Sheng Yangd56f5462008-04-25 10:13:16 +08001036}
1037
Gui Jianfeng518c8ae2010-06-04 08:51:39 +08001038static inline bool cpu_has_vmx_invvpid_single(void)
1039{
1040 return vmx_capability.vpid & VMX_VPID_EXTENT_SINGLE_CONTEXT_BIT;
1041}
1042
Gui Jianfengb9d762f2010-06-07 10:32:29 +08001043static inline bool cpu_has_vmx_invvpid_global(void)
1044{
1045 return vmx_capability.vpid & VMX_VPID_EXTENT_GLOBAL_CONTEXT_BIT;
1046}
1047
Gui Jianfeng31299942010-03-15 17:29:09 +08001048static inline bool cpu_has_vmx_ept(void)
Sheng Yangd56f5462008-04-25 10:13:16 +08001049{
Sheng Yang04547152009-04-01 15:52:31 +08001050 return vmcs_config.cpu_based_2nd_exec_ctrl &
1051 SECONDARY_EXEC_ENABLE_EPT;
Sheng Yangd56f5462008-04-25 10:13:16 +08001052}
1053
Gui Jianfeng31299942010-03-15 17:29:09 +08001054static inline bool cpu_has_vmx_unrestricted_guest(void)
Nitin A Kamble3a624e22009-06-08 11:34:16 -07001055{
1056 return vmcs_config.cpu_based_2nd_exec_ctrl &
1057 SECONDARY_EXEC_UNRESTRICTED_GUEST;
1058}
1059
Gui Jianfeng31299942010-03-15 17:29:09 +08001060static inline bool cpu_has_vmx_ple(void)
Zhai, Edwin4b8d54f2009-10-09 18:03:20 +08001061{
1062 return vmcs_config.cpu_based_2nd_exec_ctrl &
1063 SECONDARY_EXEC_PAUSE_LOOP_EXITING;
1064}
1065
Gui Jianfeng31299942010-03-15 17:29:09 +08001066static inline bool vm_need_virtualize_apic_accesses(struct kvm *kvm)
Sheng Yangf78e0e22007-10-29 09:40:42 +08001067{
Gui Jianfeng6d3e4352010-01-29 15:36:59 +08001068 return flexpriority_enabled && irqchip_in_kernel(kvm);
Sheng Yangf78e0e22007-10-29 09:40:42 +08001069}
1070
Gui Jianfeng31299942010-03-15 17:29:09 +08001071static inline bool cpu_has_vmx_vpid(void)
Sheng Yang2384d2b2008-01-17 15:14:33 +08001072{
Sheng Yang04547152009-04-01 15:52:31 +08001073 return vmcs_config.cpu_based_2nd_exec_ctrl &
1074 SECONDARY_EXEC_ENABLE_VPID;
Sheng Yang2384d2b2008-01-17 15:14:33 +08001075}
1076
Gui Jianfeng31299942010-03-15 17:29:09 +08001077static inline bool cpu_has_vmx_rdtscp(void)
Sheng Yang4e47c7a2009-12-18 16:48:47 +08001078{
1079 return vmcs_config.cpu_based_2nd_exec_ctrl &
1080 SECONDARY_EXEC_RDTSCP;
1081}
1082
Mao, Junjiead756a12012-07-02 01:18:48 +00001083static inline bool cpu_has_vmx_invpcid(void)
1084{
1085 return vmcs_config.cpu_based_2nd_exec_ctrl &
1086 SECONDARY_EXEC_ENABLE_INVPCID;
1087}
1088
Gui Jianfeng31299942010-03-15 17:29:09 +08001089static inline bool cpu_has_virtual_nmis(void)
Sheng Yangf08864b2008-05-15 18:23:25 +08001090{
1091 return vmcs_config.pin_based_exec_ctrl & PIN_BASED_VIRTUAL_NMIS;
1092}
1093
Sheng Yangf5f48ee2010-06-30 12:25:15 +08001094static inline bool cpu_has_vmx_wbinvd_exit(void)
1095{
1096 return vmcs_config.cpu_based_2nd_exec_ctrl &
1097 SECONDARY_EXEC_WBINVD_EXITING;
1098}
1099
Abel Gordonabc4fc52013-04-18 14:35:25 +03001100static inline bool cpu_has_vmx_shadow_vmcs(void)
1101{
1102 u64 vmx_msr;
1103 rdmsrl(MSR_IA32_VMX_MISC, vmx_msr);
1104 /* check if the cpu supports writing r/o exit information fields */
1105 if (!(vmx_msr & MSR_IA32_VMX_MISC_VMWRITE_SHADOW_RO_FIELDS))
1106 return false;
1107
1108 return vmcs_config.cpu_based_2nd_exec_ctrl &
1109 SECONDARY_EXEC_SHADOW_VMCS;
1110}
1111
Kai Huang843e4332015-01-28 10:54:28 +08001112static inline bool cpu_has_vmx_pml(void)
1113{
1114 return vmcs_config.cpu_based_2nd_exec_ctrl & SECONDARY_EXEC_ENABLE_PML;
1115}
1116
Sheng Yang04547152009-04-01 15:52:31 +08001117static inline bool report_flexpriority(void)
1118{
1119 return flexpriority_enabled;
1120}
1121
Nadav Har'Elfe3ef052011-05-25 23:10:02 +03001122static inline bool nested_cpu_has(struct vmcs12 *vmcs12, u32 bit)
1123{
1124 return vmcs12->cpu_based_vm_exec_control & bit;
1125}
1126
1127static inline bool nested_cpu_has2(struct vmcs12 *vmcs12, u32 bit)
1128{
1129 return (vmcs12->cpu_based_vm_exec_control &
1130 CPU_BASED_ACTIVATE_SECONDARY_CONTROLS) &&
1131 (vmcs12->secondary_vm_exec_control & bit);
1132}
1133
Nadav Har'Elf5c43682013-08-05 11:07:20 +03001134static inline bool nested_cpu_has_virtual_nmis(struct vmcs12 *vmcs12)
Nadav Har'El644d7112011-05-25 23:12:35 +03001135{
1136 return vmcs12->pin_based_vm_exec_control & PIN_BASED_VIRTUAL_NMIS;
1137}
1138
Jan Kiszkaf4124502014-03-07 20:03:13 +01001139static inline bool nested_cpu_has_preemption_timer(struct vmcs12 *vmcs12)
1140{
1141 return vmcs12->pin_based_vm_exec_control &
1142 PIN_BASED_VMX_PREEMPTION_TIMER;
1143}
1144
Nadav Har'El155a97a2013-08-05 11:07:16 +03001145static inline int nested_cpu_has_ept(struct vmcs12 *vmcs12)
1146{
1147 return nested_cpu_has2(vmcs12, SECONDARY_EXEC_ENABLE_EPT);
1148}
1149
Wanpeng Li81dc01f2014-12-04 19:11:07 +08001150static inline bool nested_cpu_has_xsaves(struct vmcs12 *vmcs12)
1151{
1152 return nested_cpu_has2(vmcs12, SECONDARY_EXEC_XSAVES) &&
1153 vmx_xsaves_supported();
1154}
1155
Wincy Vanf2b93282015-02-03 23:56:03 +08001156static inline bool nested_cpu_has_virt_x2apic_mode(struct vmcs12 *vmcs12)
1157{
1158 return nested_cpu_has2(vmcs12, SECONDARY_EXEC_VIRTUALIZE_X2APIC_MODE);
1159}
1160
Wincy Van82f0dd42015-02-03 23:57:18 +08001161static inline bool nested_cpu_has_apic_reg_virt(struct vmcs12 *vmcs12)
1162{
1163 return nested_cpu_has2(vmcs12, SECONDARY_EXEC_APIC_REGISTER_VIRT);
1164}
1165
Wincy Van608406e2015-02-03 23:57:51 +08001166static inline bool nested_cpu_has_vid(struct vmcs12 *vmcs12)
1167{
1168 return nested_cpu_has2(vmcs12, SECONDARY_EXEC_VIRTUAL_INTR_DELIVERY);
1169}
1170
Wincy Van705699a2015-02-03 23:58:17 +08001171static inline bool nested_cpu_has_posted_intr(struct vmcs12 *vmcs12)
1172{
1173 return vmcs12->pin_based_vm_exec_control & PIN_BASED_POSTED_INTR;
1174}
1175
Nadav Har'El644d7112011-05-25 23:12:35 +03001176static inline bool is_exception(u32 intr_info)
1177{
1178 return (intr_info & (INTR_INFO_INTR_TYPE_MASK | INTR_INFO_VALID_MASK))
1179 == (INTR_TYPE_HARD_EXCEPTION | INTR_INFO_VALID_MASK);
1180}
1181
Jan Kiszka533558b2014-01-04 18:47:20 +01001182static void nested_vmx_vmexit(struct kvm_vcpu *vcpu, u32 exit_reason,
1183 u32 exit_intr_info,
1184 unsigned long exit_qualification);
Nadav Har'El7c177932011-05-25 23:12:04 +03001185static void nested_vmx_entry_failure(struct kvm_vcpu *vcpu,
1186 struct vmcs12 *vmcs12,
1187 u32 reason, unsigned long qualification);
1188
Rusty Russell8b9cf982007-07-30 16:31:43 +10001189static int __find_msr_index(struct vcpu_vmx *vmx, u32 msr)
Avi Kivity7725f0b2006-12-13 00:34:01 -08001190{
1191 int i;
1192
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -04001193 for (i = 0; i < vmx->nmsrs; ++i)
Avi Kivity26bb0982009-09-07 11:14:12 +03001194 if (vmx_msr_index[vmx->guest_msrs[i].index] == msr)
Eddie Donga75beee2007-05-17 18:55:15 +03001195 return i;
1196 return -1;
1197}
1198
Sheng Yang2384d2b2008-01-17 15:14:33 +08001199static inline void __invvpid(int ext, u16 vpid, gva_t gva)
1200{
1201 struct {
1202 u64 vpid : 16;
1203 u64 rsvd : 48;
1204 u64 gva;
1205 } operand = { vpid, 0, gva };
1206
Avi Kivity4ecac3f2008-05-13 13:23:38 +03001207 asm volatile (__ex(ASM_VMX_INVVPID)
Sheng Yang2384d2b2008-01-17 15:14:33 +08001208 /* CF==1 or ZF==1 --> rc = -1 */
1209 "; ja 1f ; ud2 ; 1:"
1210 : : "a"(&operand), "c"(ext) : "cc", "memory");
1211}
1212
Sheng Yang14394422008-04-28 12:24:45 +08001213static inline void __invept(int ext, u64 eptp, gpa_t gpa)
1214{
1215 struct {
1216 u64 eptp, gpa;
1217 } operand = {eptp, gpa};
1218
Avi Kivity4ecac3f2008-05-13 13:23:38 +03001219 asm volatile (__ex(ASM_VMX_INVEPT)
Sheng Yang14394422008-04-28 12:24:45 +08001220 /* CF==1 or ZF==1 --> rc = -1 */
1221 "; ja 1f ; ud2 ; 1:\n"
1222 : : "a" (&operand), "c" (ext) : "cc", "memory");
1223}
1224
Avi Kivity26bb0982009-09-07 11:14:12 +03001225static struct shared_msr_entry *find_msr_entry(struct vcpu_vmx *vmx, u32 msr)
Eddie Donga75beee2007-05-17 18:55:15 +03001226{
1227 int i;
1228
Rusty Russell8b9cf982007-07-30 16:31:43 +10001229 i = __find_msr_index(vmx, msr);
Eddie Donga75beee2007-05-17 18:55:15 +03001230 if (i >= 0)
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -04001231 return &vmx->guest_msrs[i];
Al Viro8b6d44c2007-02-09 16:38:40 +00001232 return NULL;
Avi Kivity7725f0b2006-12-13 00:34:01 -08001233}
1234
Avi Kivity6aa8b732006-12-10 02:21:36 -08001235static void vmcs_clear(struct vmcs *vmcs)
1236{
1237 u64 phys_addr = __pa(vmcs);
1238 u8 error;
1239
Avi Kivity4ecac3f2008-05-13 13:23:38 +03001240 asm volatile (__ex(ASM_VMX_VMCLEAR_RAX) "; setna %0"
Avi Kivity16d8f722010-12-21 16:51:50 +02001241 : "=qm"(error) : "a"(&phys_addr), "m"(phys_addr)
Avi Kivity6aa8b732006-12-10 02:21:36 -08001242 : "cc", "memory");
1243 if (error)
1244 printk(KERN_ERR "kvm: vmclear fail: %p/%llx\n",
1245 vmcs, phys_addr);
1246}
1247
Nadav Har'Eld462b812011-05-24 15:26:10 +03001248static inline void loaded_vmcs_init(struct loaded_vmcs *loaded_vmcs)
1249{
1250 vmcs_clear(loaded_vmcs->vmcs);
1251 loaded_vmcs->cpu = -1;
1252 loaded_vmcs->launched = 0;
1253}
1254
Dongxiao Xu7725b892010-05-11 18:29:38 +08001255static void vmcs_load(struct vmcs *vmcs)
1256{
1257 u64 phys_addr = __pa(vmcs);
1258 u8 error;
1259
1260 asm volatile (__ex(ASM_VMX_VMPTRLD_RAX) "; setna %0"
Avi Kivity16d8f722010-12-21 16:51:50 +02001261 : "=qm"(error) : "a"(&phys_addr), "m"(phys_addr)
Dongxiao Xu7725b892010-05-11 18:29:38 +08001262 : "cc", "memory");
1263 if (error)
Nadav Har'El2844d842011-05-25 23:16:40 +03001264 printk(KERN_ERR "kvm: vmptrld %p/%llx failed\n",
Dongxiao Xu7725b892010-05-11 18:29:38 +08001265 vmcs, phys_addr);
1266}
1267
Dave Young2965faa2015-09-09 15:38:55 -07001268#ifdef CONFIG_KEXEC_CORE
Zhang Yanfei8f536b72012-12-06 23:43:34 +08001269/*
1270 * This bitmap is used to indicate whether the vmclear
1271 * operation is enabled on all cpus. All disabled by
1272 * default.
1273 */
1274static cpumask_t crash_vmclear_enabled_bitmap = CPU_MASK_NONE;
1275
1276static inline void crash_enable_local_vmclear(int cpu)
1277{
1278 cpumask_set_cpu(cpu, &crash_vmclear_enabled_bitmap);
1279}
1280
1281static inline void crash_disable_local_vmclear(int cpu)
1282{
1283 cpumask_clear_cpu(cpu, &crash_vmclear_enabled_bitmap);
1284}
1285
1286static inline int crash_local_vmclear_enabled(int cpu)
1287{
1288 return cpumask_test_cpu(cpu, &crash_vmclear_enabled_bitmap);
1289}
1290
1291static void crash_vmclear_local_loaded_vmcss(void)
1292{
1293 int cpu = raw_smp_processor_id();
1294 struct loaded_vmcs *v;
1295
1296 if (!crash_local_vmclear_enabled(cpu))
1297 return;
1298
1299 list_for_each_entry(v, &per_cpu(loaded_vmcss_on_cpu, cpu),
1300 loaded_vmcss_on_cpu_link)
1301 vmcs_clear(v->vmcs);
1302}
1303#else
1304static inline void crash_enable_local_vmclear(int cpu) { }
1305static inline void crash_disable_local_vmclear(int cpu) { }
Dave Young2965faa2015-09-09 15:38:55 -07001306#endif /* CONFIG_KEXEC_CORE */
Zhang Yanfei8f536b72012-12-06 23:43:34 +08001307
Nadav Har'Eld462b812011-05-24 15:26:10 +03001308static void __loaded_vmcs_clear(void *arg)
Avi Kivity6aa8b732006-12-10 02:21:36 -08001309{
Nadav Har'Eld462b812011-05-24 15:26:10 +03001310 struct loaded_vmcs *loaded_vmcs = arg;
Ingo Molnard3b2c332007-01-05 16:36:23 -08001311 int cpu = raw_smp_processor_id();
Avi Kivity6aa8b732006-12-10 02:21:36 -08001312
Nadav Har'Eld462b812011-05-24 15:26:10 +03001313 if (loaded_vmcs->cpu != cpu)
1314 return; /* vcpu migration can race with cpu offline */
1315 if (per_cpu(current_vmcs, cpu) == loaded_vmcs->vmcs)
Avi Kivity6aa8b732006-12-10 02:21:36 -08001316 per_cpu(current_vmcs, cpu) = NULL;
Zhang Yanfei8f536b72012-12-06 23:43:34 +08001317 crash_disable_local_vmclear(cpu);
Nadav Har'Eld462b812011-05-24 15:26:10 +03001318 list_del(&loaded_vmcs->loaded_vmcss_on_cpu_link);
Xiao Guangrong5a560f82012-11-28 20:54:14 +08001319
1320 /*
1321 * we should ensure updating loaded_vmcs->loaded_vmcss_on_cpu_link
1322 * is before setting loaded_vmcs->vcpu to -1 which is done in
1323 * loaded_vmcs_init. Otherwise, other cpu can see vcpu = -1 fist
1324 * then adds the vmcs into percpu list before it is deleted.
1325 */
1326 smp_wmb();
1327
Nadav Har'Eld462b812011-05-24 15:26:10 +03001328 loaded_vmcs_init(loaded_vmcs);
Zhang Yanfei8f536b72012-12-06 23:43:34 +08001329 crash_enable_local_vmclear(cpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08001330}
1331
Nadav Har'Eld462b812011-05-24 15:26:10 +03001332static void loaded_vmcs_clear(struct loaded_vmcs *loaded_vmcs)
Avi Kivity8d0be2b2007-02-12 00:54:46 -08001333{
Xiao Guangronge6c7d322012-11-28 20:53:15 +08001334 int cpu = loaded_vmcs->cpu;
1335
1336 if (cpu != -1)
1337 smp_call_function_single(cpu,
1338 __loaded_vmcs_clear, loaded_vmcs, 1);
Avi Kivity8d0be2b2007-02-12 00:54:46 -08001339}
1340
Gui Jianfeng1760dd42010-06-07 10:33:27 +08001341static inline void vpid_sync_vcpu_single(struct vcpu_vmx *vmx)
Sheng Yang2384d2b2008-01-17 15:14:33 +08001342{
1343 if (vmx->vpid == 0)
1344 return;
1345
Gui Jianfeng518c8ae2010-06-04 08:51:39 +08001346 if (cpu_has_vmx_invvpid_single())
1347 __invvpid(VMX_VPID_EXTENT_SINGLE_CONTEXT, vmx->vpid, 0);
Sheng Yang2384d2b2008-01-17 15:14:33 +08001348}
1349
Gui Jianfengb9d762f2010-06-07 10:32:29 +08001350static inline void vpid_sync_vcpu_global(void)
1351{
1352 if (cpu_has_vmx_invvpid_global())
1353 __invvpid(VMX_VPID_EXTENT_ALL_CONTEXT, 0, 0);
1354}
1355
1356static inline void vpid_sync_context(struct vcpu_vmx *vmx)
1357{
1358 if (cpu_has_vmx_invvpid_single())
Gui Jianfeng1760dd42010-06-07 10:33:27 +08001359 vpid_sync_vcpu_single(vmx);
Gui Jianfengb9d762f2010-06-07 10:32:29 +08001360 else
1361 vpid_sync_vcpu_global();
1362}
1363
Sheng Yang14394422008-04-28 12:24:45 +08001364static inline void ept_sync_global(void)
1365{
1366 if (cpu_has_vmx_invept_global())
1367 __invept(VMX_EPT_EXTENT_GLOBAL, 0, 0);
1368}
1369
1370static inline void ept_sync_context(u64 eptp)
1371{
Avi Kivity089d0342009-03-23 18:26:32 +02001372 if (enable_ept) {
Sheng Yang14394422008-04-28 12:24:45 +08001373 if (cpu_has_vmx_invept_context())
1374 __invept(VMX_EPT_EXTENT_CONTEXT, eptp, 0);
1375 else
1376 ept_sync_global();
1377 }
1378}
1379
Avi Kivity96304212011-05-15 10:13:13 -04001380static __always_inline unsigned long vmcs_readl(unsigned long field)
Avi Kivity6aa8b732006-12-10 02:21:36 -08001381{
Avi Kivity5e520e62011-05-15 10:13:12 -04001382 unsigned long value;
Avi Kivity6aa8b732006-12-10 02:21:36 -08001383
Avi Kivity5e520e62011-05-15 10:13:12 -04001384 asm volatile (__ex_clear(ASM_VMX_VMREAD_RDX_RAX, "%0")
1385 : "=a"(value) : "d"(field) : "cc");
Avi Kivity6aa8b732006-12-10 02:21:36 -08001386 return value;
1387}
1388
Avi Kivity96304212011-05-15 10:13:13 -04001389static __always_inline u16 vmcs_read16(unsigned long field)
Avi Kivity6aa8b732006-12-10 02:21:36 -08001390{
1391 return vmcs_readl(field);
1392}
1393
Avi Kivity96304212011-05-15 10:13:13 -04001394static __always_inline u32 vmcs_read32(unsigned long field)
Avi Kivity6aa8b732006-12-10 02:21:36 -08001395{
1396 return vmcs_readl(field);
1397}
1398
Avi Kivity96304212011-05-15 10:13:13 -04001399static __always_inline u64 vmcs_read64(unsigned long field)
Avi Kivity6aa8b732006-12-10 02:21:36 -08001400{
Avi Kivity05b3e0c2006-12-13 00:33:45 -08001401#ifdef CONFIG_X86_64
Avi Kivity6aa8b732006-12-10 02:21:36 -08001402 return vmcs_readl(field);
1403#else
1404 return vmcs_readl(field) | ((u64)vmcs_readl(field+1) << 32);
1405#endif
1406}
1407
Avi Kivitye52de1b2007-01-05 16:36:56 -08001408static noinline void vmwrite_error(unsigned long field, unsigned long value)
1409{
1410 printk(KERN_ERR "vmwrite error: reg %lx value %lx (err %d)\n",
1411 field, value, vmcs_read32(VM_INSTRUCTION_ERROR));
1412 dump_stack();
1413}
1414
Avi Kivity6aa8b732006-12-10 02:21:36 -08001415static void vmcs_writel(unsigned long field, unsigned long value)
1416{
1417 u8 error;
1418
Avi Kivity4ecac3f2008-05-13 13:23:38 +03001419 asm volatile (__ex(ASM_VMX_VMWRITE_RAX_RDX) "; setna %0"
Mike Dayd77c26f2007-10-08 09:02:08 -04001420 : "=q"(error) : "a"(value), "d"(field) : "cc");
Avi Kivitye52de1b2007-01-05 16:36:56 -08001421 if (unlikely(error))
1422 vmwrite_error(field, value);
Avi Kivity6aa8b732006-12-10 02:21:36 -08001423}
1424
1425static void vmcs_write16(unsigned long field, u16 value)
1426{
1427 vmcs_writel(field, value);
1428}
1429
1430static void vmcs_write32(unsigned long field, u32 value)
1431{
1432 vmcs_writel(field, value);
1433}
1434
1435static void vmcs_write64(unsigned long field, u64 value)
1436{
Avi Kivity6aa8b732006-12-10 02:21:36 -08001437 vmcs_writel(field, value);
Avi Kivity7682f2d2008-05-12 19:25:43 +03001438#ifndef CONFIG_X86_64
Avi Kivity6aa8b732006-12-10 02:21:36 -08001439 asm volatile ("");
1440 vmcs_writel(field+1, value >> 32);
1441#endif
1442}
1443
Anthony Liguori2ab455c2007-04-27 09:29:49 +03001444static void vmcs_clear_bits(unsigned long field, u32 mask)
1445{
1446 vmcs_writel(field, vmcs_readl(field) & ~mask);
1447}
1448
1449static void vmcs_set_bits(unsigned long field, u32 mask)
1450{
1451 vmcs_writel(field, vmcs_readl(field) | mask);
1452}
1453
Gleb Natapov2961e8762013-11-25 15:37:13 +02001454static inline void vm_entry_controls_init(struct vcpu_vmx *vmx, u32 val)
1455{
1456 vmcs_write32(VM_ENTRY_CONTROLS, val);
1457 vmx->vm_entry_controls_shadow = val;
1458}
1459
1460static inline void vm_entry_controls_set(struct vcpu_vmx *vmx, u32 val)
1461{
1462 if (vmx->vm_entry_controls_shadow != val)
1463 vm_entry_controls_init(vmx, val);
1464}
1465
1466static inline u32 vm_entry_controls_get(struct vcpu_vmx *vmx)
1467{
1468 return vmx->vm_entry_controls_shadow;
1469}
1470
1471
1472static inline void vm_entry_controls_setbit(struct vcpu_vmx *vmx, u32 val)
1473{
1474 vm_entry_controls_set(vmx, vm_entry_controls_get(vmx) | val);
1475}
1476
1477static inline void vm_entry_controls_clearbit(struct vcpu_vmx *vmx, u32 val)
1478{
1479 vm_entry_controls_set(vmx, vm_entry_controls_get(vmx) & ~val);
1480}
1481
1482static inline void vm_exit_controls_init(struct vcpu_vmx *vmx, u32 val)
1483{
1484 vmcs_write32(VM_EXIT_CONTROLS, val);
1485 vmx->vm_exit_controls_shadow = val;
1486}
1487
1488static inline void vm_exit_controls_set(struct vcpu_vmx *vmx, u32 val)
1489{
1490 if (vmx->vm_exit_controls_shadow != val)
1491 vm_exit_controls_init(vmx, val);
1492}
1493
1494static inline u32 vm_exit_controls_get(struct vcpu_vmx *vmx)
1495{
1496 return vmx->vm_exit_controls_shadow;
1497}
1498
1499
1500static inline void vm_exit_controls_setbit(struct vcpu_vmx *vmx, u32 val)
1501{
1502 vm_exit_controls_set(vmx, vm_exit_controls_get(vmx) | val);
1503}
1504
1505static inline void vm_exit_controls_clearbit(struct vcpu_vmx *vmx, u32 val)
1506{
1507 vm_exit_controls_set(vmx, vm_exit_controls_get(vmx) & ~val);
1508}
1509
Avi Kivity2fb92db2011-04-27 19:42:18 +03001510static void vmx_segment_cache_clear(struct vcpu_vmx *vmx)
1511{
1512 vmx->segment_cache.bitmask = 0;
1513}
1514
1515static bool vmx_segment_cache_test_set(struct vcpu_vmx *vmx, unsigned seg,
1516 unsigned field)
1517{
1518 bool ret;
1519 u32 mask = 1 << (seg * SEG_FIELD_NR + field);
1520
1521 if (!(vmx->vcpu.arch.regs_avail & (1 << VCPU_EXREG_SEGMENTS))) {
1522 vmx->vcpu.arch.regs_avail |= (1 << VCPU_EXREG_SEGMENTS);
1523 vmx->segment_cache.bitmask = 0;
1524 }
1525 ret = vmx->segment_cache.bitmask & mask;
1526 vmx->segment_cache.bitmask |= mask;
1527 return ret;
1528}
1529
1530static u16 vmx_read_guest_seg_selector(struct vcpu_vmx *vmx, unsigned seg)
1531{
1532 u16 *p = &vmx->segment_cache.seg[seg].selector;
1533
1534 if (!vmx_segment_cache_test_set(vmx, seg, SEG_FIELD_SEL))
1535 *p = vmcs_read16(kvm_vmx_segment_fields[seg].selector);
1536 return *p;
1537}
1538
1539static ulong vmx_read_guest_seg_base(struct vcpu_vmx *vmx, unsigned seg)
1540{
1541 ulong *p = &vmx->segment_cache.seg[seg].base;
1542
1543 if (!vmx_segment_cache_test_set(vmx, seg, SEG_FIELD_BASE))
1544 *p = vmcs_readl(kvm_vmx_segment_fields[seg].base);
1545 return *p;
1546}
1547
1548static u32 vmx_read_guest_seg_limit(struct vcpu_vmx *vmx, unsigned seg)
1549{
1550 u32 *p = &vmx->segment_cache.seg[seg].limit;
1551
1552 if (!vmx_segment_cache_test_set(vmx, seg, SEG_FIELD_LIMIT))
1553 *p = vmcs_read32(kvm_vmx_segment_fields[seg].limit);
1554 return *p;
1555}
1556
1557static u32 vmx_read_guest_seg_ar(struct vcpu_vmx *vmx, unsigned seg)
1558{
1559 u32 *p = &vmx->segment_cache.seg[seg].ar;
1560
1561 if (!vmx_segment_cache_test_set(vmx, seg, SEG_FIELD_AR))
1562 *p = vmcs_read32(kvm_vmx_segment_fields[seg].ar_bytes);
1563 return *p;
1564}
1565
Avi Kivityabd3f2d2007-05-02 17:57:40 +03001566static void update_exception_bitmap(struct kvm_vcpu *vcpu)
1567{
1568 u32 eb;
1569
Jan Kiszkafd7373c2010-01-20 18:20:20 +01001570 eb = (1u << PF_VECTOR) | (1u << UD_VECTOR) | (1u << MC_VECTOR) |
1571 (1u << NM_VECTOR) | (1u << DB_VECTOR);
1572 if ((vcpu->guest_debug &
1573 (KVM_GUESTDBG_ENABLE | KVM_GUESTDBG_USE_SW_BP)) ==
1574 (KVM_GUESTDBG_ENABLE | KVM_GUESTDBG_USE_SW_BP))
1575 eb |= 1u << BP_VECTOR;
Avi Kivity7ffd92c2009-06-09 14:10:45 +03001576 if (to_vmx(vcpu)->rmode.vm86_active)
Avi Kivityabd3f2d2007-05-02 17:57:40 +03001577 eb = ~0;
Avi Kivity089d0342009-03-23 18:26:32 +02001578 if (enable_ept)
Sheng Yang14394422008-04-28 12:24:45 +08001579 eb &= ~(1u << PF_VECTOR); /* bypass_guest_pf = 0 */
Avi Kivity02daab22009-12-30 12:40:26 +02001580 if (vcpu->fpu_active)
1581 eb &= ~(1u << NM_VECTOR);
Nadav Har'El36cf24e2011-05-25 23:15:08 +03001582
1583 /* When we are running a nested L2 guest and L1 specified for it a
1584 * certain exception bitmap, we must trap the same exceptions and pass
1585 * them to L1. When running L2, we will only handle the exceptions
1586 * specified above if L1 did not want them.
1587 */
1588 if (is_guest_mode(vcpu))
1589 eb |= get_vmcs12(vcpu)->exception_bitmap;
1590
Avi Kivityabd3f2d2007-05-02 17:57:40 +03001591 vmcs_write32(EXCEPTION_BITMAP, eb);
1592}
1593
Gleb Natapov2961e8762013-11-25 15:37:13 +02001594static void clear_atomic_switch_msr_special(struct vcpu_vmx *vmx,
1595 unsigned long entry, unsigned long exit)
Gleb Natapov8bf00a52011-10-05 14:01:22 +02001596{
Gleb Natapov2961e8762013-11-25 15:37:13 +02001597 vm_entry_controls_clearbit(vmx, entry);
1598 vm_exit_controls_clearbit(vmx, exit);
Gleb Natapov8bf00a52011-10-05 14:01:22 +02001599}
1600
Avi Kivity61d2ef22010-04-28 16:40:38 +03001601static void clear_atomic_switch_msr(struct vcpu_vmx *vmx, unsigned msr)
1602{
1603 unsigned i;
1604 struct msr_autoload *m = &vmx->msr_autoload;
1605
Gleb Natapov8bf00a52011-10-05 14:01:22 +02001606 switch (msr) {
1607 case MSR_EFER:
1608 if (cpu_has_load_ia32_efer) {
Gleb Natapov2961e8762013-11-25 15:37:13 +02001609 clear_atomic_switch_msr_special(vmx,
1610 VM_ENTRY_LOAD_IA32_EFER,
Gleb Natapov8bf00a52011-10-05 14:01:22 +02001611 VM_EXIT_LOAD_IA32_EFER);
1612 return;
1613 }
1614 break;
1615 case MSR_CORE_PERF_GLOBAL_CTRL:
1616 if (cpu_has_load_perf_global_ctrl) {
Gleb Natapov2961e8762013-11-25 15:37:13 +02001617 clear_atomic_switch_msr_special(vmx,
Gleb Natapov8bf00a52011-10-05 14:01:22 +02001618 VM_ENTRY_LOAD_IA32_PERF_GLOBAL_CTRL,
1619 VM_EXIT_LOAD_IA32_PERF_GLOBAL_CTRL);
1620 return;
1621 }
1622 break;
Avi Kivity110312c2010-12-21 12:54:20 +02001623 }
1624
Avi Kivity61d2ef22010-04-28 16:40:38 +03001625 for (i = 0; i < m->nr; ++i)
1626 if (m->guest[i].index == msr)
1627 break;
1628
1629 if (i == m->nr)
1630 return;
1631 --m->nr;
1632 m->guest[i] = m->guest[m->nr];
1633 m->host[i] = m->host[m->nr];
1634 vmcs_write32(VM_ENTRY_MSR_LOAD_COUNT, m->nr);
1635 vmcs_write32(VM_EXIT_MSR_LOAD_COUNT, m->nr);
1636}
1637
Gleb Natapov2961e8762013-11-25 15:37:13 +02001638static void add_atomic_switch_msr_special(struct vcpu_vmx *vmx,
1639 unsigned long entry, unsigned long exit,
1640 unsigned long guest_val_vmcs, unsigned long host_val_vmcs,
1641 u64 guest_val, u64 host_val)
Gleb Natapov8bf00a52011-10-05 14:01:22 +02001642{
1643 vmcs_write64(guest_val_vmcs, guest_val);
1644 vmcs_write64(host_val_vmcs, host_val);
Gleb Natapov2961e8762013-11-25 15:37:13 +02001645 vm_entry_controls_setbit(vmx, entry);
1646 vm_exit_controls_setbit(vmx, exit);
Gleb Natapov8bf00a52011-10-05 14:01:22 +02001647}
1648
Avi Kivity61d2ef22010-04-28 16:40:38 +03001649static void add_atomic_switch_msr(struct vcpu_vmx *vmx, unsigned msr,
1650 u64 guest_val, u64 host_val)
1651{
1652 unsigned i;
1653 struct msr_autoload *m = &vmx->msr_autoload;
1654
Gleb Natapov8bf00a52011-10-05 14:01:22 +02001655 switch (msr) {
1656 case MSR_EFER:
1657 if (cpu_has_load_ia32_efer) {
Gleb Natapov2961e8762013-11-25 15:37:13 +02001658 add_atomic_switch_msr_special(vmx,
1659 VM_ENTRY_LOAD_IA32_EFER,
Gleb Natapov8bf00a52011-10-05 14:01:22 +02001660 VM_EXIT_LOAD_IA32_EFER,
1661 GUEST_IA32_EFER,
1662 HOST_IA32_EFER,
1663 guest_val, host_val);
1664 return;
1665 }
1666 break;
1667 case MSR_CORE_PERF_GLOBAL_CTRL:
1668 if (cpu_has_load_perf_global_ctrl) {
Gleb Natapov2961e8762013-11-25 15:37:13 +02001669 add_atomic_switch_msr_special(vmx,
Gleb Natapov8bf00a52011-10-05 14:01:22 +02001670 VM_ENTRY_LOAD_IA32_PERF_GLOBAL_CTRL,
1671 VM_EXIT_LOAD_IA32_PERF_GLOBAL_CTRL,
1672 GUEST_IA32_PERF_GLOBAL_CTRL,
1673 HOST_IA32_PERF_GLOBAL_CTRL,
1674 guest_val, host_val);
1675 return;
1676 }
1677 break;
Avi Kivity110312c2010-12-21 12:54:20 +02001678 }
1679
Avi Kivity61d2ef22010-04-28 16:40:38 +03001680 for (i = 0; i < m->nr; ++i)
1681 if (m->guest[i].index == msr)
1682 break;
1683
Gleb Natapove7fc6f93b2011-10-05 14:01:24 +02001684 if (i == NR_AUTOLOAD_MSRS) {
Michael S. Tsirkin60266202013-10-31 00:34:56 +02001685 printk_once(KERN_WARNING "Not enough msr switch entries. "
Gleb Natapove7fc6f93b2011-10-05 14:01:24 +02001686 "Can't add msr %x\n", msr);
1687 return;
1688 } else if (i == m->nr) {
Avi Kivity61d2ef22010-04-28 16:40:38 +03001689 ++m->nr;
1690 vmcs_write32(VM_ENTRY_MSR_LOAD_COUNT, m->nr);
1691 vmcs_write32(VM_EXIT_MSR_LOAD_COUNT, m->nr);
1692 }
1693
1694 m->guest[i].index = msr;
1695 m->guest[i].value = guest_val;
1696 m->host[i].index = msr;
1697 m->host[i].value = host_val;
1698}
1699
Avi Kivity33ed6322007-05-02 16:54:03 +03001700static void reload_tss(void)
1701{
Avi Kivity33ed6322007-05-02 16:54:03 +03001702 /*
1703 * VT restores TR but not its size. Useless.
1704 */
Christoph Lameter89cbc762014-08-17 12:30:40 -05001705 struct desc_ptr *gdt = this_cpu_ptr(&host_gdt);
Avi Kivitya5f61302008-02-20 17:57:21 +02001706 struct desc_struct *descs;
Avi Kivity33ed6322007-05-02 16:54:03 +03001707
Avi Kivityd3591922010-07-26 18:32:39 +03001708 descs = (void *)gdt->address;
Avi Kivity33ed6322007-05-02 16:54:03 +03001709 descs[GDT_ENTRY_TSS].type = 9; /* available TSS */
1710 load_TR_desc();
Avi Kivity33ed6322007-05-02 16:54:03 +03001711}
1712
Avi Kivity92c0d902009-10-29 11:00:16 +02001713static bool update_transition_efer(struct vcpu_vmx *vmx, int efer_offset)
Eddie Dong2cc51562007-05-21 07:28:09 +03001714{
Roel Kluin3a34a882009-08-04 02:08:45 -07001715 u64 guest_efer;
Avi Kivity51c6cf62007-08-29 03:48:05 +03001716 u64 ignore_bits;
Eddie Dong2cc51562007-05-21 07:28:09 +03001717
Avi Kivityf6801df2010-01-21 15:31:50 +02001718 guest_efer = vmx->vcpu.arch.efer;
Roel Kluin3a34a882009-08-04 02:08:45 -07001719
Avi Kivity51c6cf62007-08-29 03:48:05 +03001720 /*
Guo Chao0fa06072012-06-28 15:16:19 +08001721 * NX is emulated; LMA and LME handled by hardware; SCE meaningless
Avi Kivity51c6cf62007-08-29 03:48:05 +03001722 * outside long mode
1723 */
1724 ignore_bits = EFER_NX | EFER_SCE;
1725#ifdef CONFIG_X86_64
1726 ignore_bits |= EFER_LMA | EFER_LME;
1727 /* SCE is meaningful only in long mode on Intel */
1728 if (guest_efer & EFER_LMA)
1729 ignore_bits &= ~(u64)EFER_SCE;
1730#endif
Avi Kivity51c6cf62007-08-29 03:48:05 +03001731 guest_efer &= ~ignore_bits;
1732 guest_efer |= host_efer & ignore_bits;
Avi Kivity26bb0982009-09-07 11:14:12 +03001733 vmx->guest_msrs[efer_offset].data = guest_efer;
Avi Kivityd5696722009-12-02 12:28:47 +02001734 vmx->guest_msrs[efer_offset].mask = ~ignore_bits;
Avi Kivity84ad33e2010-04-28 16:42:29 +03001735
1736 clear_atomic_switch_msr(vmx, MSR_EFER);
Andy Lutomirskif6577a5f2014-11-07 18:25:18 -08001737
1738 /*
1739 * On EPT, we can't emulate NX, so we must switch EFER atomically.
1740 * On CPUs that support "load IA32_EFER", always switch EFER
1741 * atomically, since it's faster than switching it manually.
1742 */
1743 if (cpu_has_load_ia32_efer ||
1744 (enable_ept && ((vmx->vcpu.arch.efer ^ host_efer) & EFER_NX))) {
Avi Kivity84ad33e2010-04-28 16:42:29 +03001745 guest_efer = vmx->vcpu.arch.efer;
1746 if (!(guest_efer & EFER_LMA))
1747 guest_efer &= ~EFER_LME;
Andy Lutomirski54b98bf2014-11-10 11:19:15 -08001748 if (guest_efer != host_efer)
1749 add_atomic_switch_msr(vmx, MSR_EFER,
1750 guest_efer, host_efer);
Avi Kivity84ad33e2010-04-28 16:42:29 +03001751 return false;
1752 }
1753
Avi Kivity26bb0982009-09-07 11:14:12 +03001754 return true;
Avi Kivity51c6cf62007-08-29 03:48:05 +03001755}
1756
Gleb Natapov2d49ec72010-02-25 12:43:09 +02001757static unsigned long segment_base(u16 selector)
1758{
Christoph Lameter89cbc762014-08-17 12:30:40 -05001759 struct desc_ptr *gdt = this_cpu_ptr(&host_gdt);
Gleb Natapov2d49ec72010-02-25 12:43:09 +02001760 struct desc_struct *d;
1761 unsigned long table_base;
1762 unsigned long v;
1763
1764 if (!(selector & ~3))
1765 return 0;
1766
Avi Kivityd3591922010-07-26 18:32:39 +03001767 table_base = gdt->address;
Gleb Natapov2d49ec72010-02-25 12:43:09 +02001768
1769 if (selector & 4) { /* from ldt */
1770 u16 ldt_selector = kvm_read_ldt();
1771
1772 if (!(ldt_selector & ~3))
1773 return 0;
1774
1775 table_base = segment_base(ldt_selector);
1776 }
1777 d = (struct desc_struct *)(table_base + (selector & ~7));
1778 v = get_desc_base(d);
1779#ifdef CONFIG_X86_64
1780 if (d->s == 0 && (d->type == 2 || d->type == 9 || d->type == 11))
1781 v |= ((unsigned long)((struct ldttss_desc64 *)d)->base3) << 32;
1782#endif
1783 return v;
1784}
1785
1786static inline unsigned long kvm_read_tr_base(void)
1787{
1788 u16 tr;
1789 asm("str %0" : "=g"(tr));
1790 return segment_base(tr);
1791}
1792
Avi Kivity04d2cc72007-09-10 18:10:54 +03001793static void vmx_save_host_state(struct kvm_vcpu *vcpu)
Avi Kivity33ed6322007-05-02 16:54:03 +03001794{
Avi Kivity04d2cc72007-09-10 18:10:54 +03001795 struct vcpu_vmx *vmx = to_vmx(vcpu);
Avi Kivity26bb0982009-09-07 11:14:12 +03001796 int i;
Avi Kivity04d2cc72007-09-10 18:10:54 +03001797
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -04001798 if (vmx->host_state.loaded)
Avi Kivity33ed6322007-05-02 16:54:03 +03001799 return;
1800
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -04001801 vmx->host_state.loaded = 1;
Avi Kivity33ed6322007-05-02 16:54:03 +03001802 /*
1803 * Set host fs and gs selectors. Unfortunately, 22.2.3 does not
1804 * allow segment selectors with cpl > 0 or ti == 1.
1805 */
Avi Kivityd6e88ae2008-07-10 16:53:33 +03001806 vmx->host_state.ldt_sel = kvm_read_ldt();
Laurent Vivier152d3f22007-08-23 16:33:11 +02001807 vmx->host_state.gs_ldt_reload_needed = vmx->host_state.ldt_sel;
Avi Kivity9581d442010-10-19 16:46:55 +02001808 savesegment(fs, vmx->host_state.fs_sel);
Laurent Vivier152d3f22007-08-23 16:33:11 +02001809 if (!(vmx->host_state.fs_sel & 7)) {
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -04001810 vmcs_write16(HOST_FS_SELECTOR, vmx->host_state.fs_sel);
Laurent Vivier152d3f22007-08-23 16:33:11 +02001811 vmx->host_state.fs_reload_needed = 0;
1812 } else {
Avi Kivity33ed6322007-05-02 16:54:03 +03001813 vmcs_write16(HOST_FS_SELECTOR, 0);
Laurent Vivier152d3f22007-08-23 16:33:11 +02001814 vmx->host_state.fs_reload_needed = 1;
Avi Kivity33ed6322007-05-02 16:54:03 +03001815 }
Avi Kivity9581d442010-10-19 16:46:55 +02001816 savesegment(gs, vmx->host_state.gs_sel);
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -04001817 if (!(vmx->host_state.gs_sel & 7))
1818 vmcs_write16(HOST_GS_SELECTOR, vmx->host_state.gs_sel);
Avi Kivity33ed6322007-05-02 16:54:03 +03001819 else {
1820 vmcs_write16(HOST_GS_SELECTOR, 0);
Laurent Vivier152d3f22007-08-23 16:33:11 +02001821 vmx->host_state.gs_ldt_reload_needed = 1;
Avi Kivity33ed6322007-05-02 16:54:03 +03001822 }
1823
1824#ifdef CONFIG_X86_64
Avi Kivityb2da15a2012-05-13 19:53:24 +03001825 savesegment(ds, vmx->host_state.ds_sel);
1826 savesegment(es, vmx->host_state.es_sel);
1827#endif
1828
1829#ifdef CONFIG_X86_64
Avi Kivity33ed6322007-05-02 16:54:03 +03001830 vmcs_writel(HOST_FS_BASE, read_msr(MSR_FS_BASE));
1831 vmcs_writel(HOST_GS_BASE, read_msr(MSR_GS_BASE));
1832#else
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -04001833 vmcs_writel(HOST_FS_BASE, segment_base(vmx->host_state.fs_sel));
1834 vmcs_writel(HOST_GS_BASE, segment_base(vmx->host_state.gs_sel));
Avi Kivity33ed6322007-05-02 16:54:03 +03001835#endif
Avi Kivity707c0872007-05-02 17:33:43 +03001836
1837#ifdef CONFIG_X86_64
Avi Kivityc8770e72010-11-11 12:37:26 +02001838 rdmsrl(MSR_KERNEL_GS_BASE, vmx->msr_host_kernel_gs_base);
1839 if (is_long_mode(&vmx->vcpu))
Avi Kivity44ea2b12009-09-06 15:55:37 +03001840 wrmsrl(MSR_KERNEL_GS_BASE, vmx->msr_guest_kernel_gs_base);
Avi Kivity707c0872007-05-02 17:33:43 +03001841#endif
Liu, Jinsongda8999d2014-02-24 10:55:46 +00001842 if (boot_cpu_has(X86_FEATURE_MPX))
1843 rdmsrl(MSR_IA32_BNDCFGS, vmx->host_state.msr_host_bndcfgs);
Avi Kivity26bb0982009-09-07 11:14:12 +03001844 for (i = 0; i < vmx->save_nmsrs; ++i)
1845 kvm_set_shared_msr(vmx->guest_msrs[i].index,
Avi Kivityd5696722009-12-02 12:28:47 +02001846 vmx->guest_msrs[i].data,
1847 vmx->guest_msrs[i].mask);
Avi Kivity33ed6322007-05-02 16:54:03 +03001848}
1849
Avi Kivitya9b21b62008-06-24 11:48:49 +03001850static void __vmx_load_host_state(struct vcpu_vmx *vmx)
Avi Kivity33ed6322007-05-02 16:54:03 +03001851{
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -04001852 if (!vmx->host_state.loaded)
Avi Kivity33ed6322007-05-02 16:54:03 +03001853 return;
1854
Avi Kivitye1beb1d2007-11-18 13:50:24 +02001855 ++vmx->vcpu.stat.host_state_reload;
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -04001856 vmx->host_state.loaded = 0;
Avi Kivityc8770e72010-11-11 12:37:26 +02001857#ifdef CONFIG_X86_64
1858 if (is_long_mode(&vmx->vcpu))
1859 rdmsrl(MSR_KERNEL_GS_BASE, vmx->msr_guest_kernel_gs_base);
1860#endif
Laurent Vivier152d3f22007-08-23 16:33:11 +02001861 if (vmx->host_state.gs_ldt_reload_needed) {
Avi Kivityd6e88ae2008-07-10 16:53:33 +03001862 kvm_load_ldt(vmx->host_state.ldt_sel);
Avi Kivity33ed6322007-05-02 16:54:03 +03001863#ifdef CONFIG_X86_64
Avi Kivity9581d442010-10-19 16:46:55 +02001864 load_gs_index(vmx->host_state.gs_sel);
Avi Kivity9581d442010-10-19 16:46:55 +02001865#else
1866 loadsegment(gs, vmx->host_state.gs_sel);
Avi Kivity33ed6322007-05-02 16:54:03 +03001867#endif
Avi Kivity33ed6322007-05-02 16:54:03 +03001868 }
Avi Kivity0a77fe42010-10-19 18:48:35 +02001869 if (vmx->host_state.fs_reload_needed)
1870 loadsegment(fs, vmx->host_state.fs_sel);
Avi Kivityb2da15a2012-05-13 19:53:24 +03001871#ifdef CONFIG_X86_64
1872 if (unlikely(vmx->host_state.ds_sel | vmx->host_state.es_sel)) {
1873 loadsegment(ds, vmx->host_state.ds_sel);
1874 loadsegment(es, vmx->host_state.es_sel);
1875 }
Avi Kivityb2da15a2012-05-13 19:53:24 +03001876#endif
Laurent Vivier152d3f22007-08-23 16:33:11 +02001877 reload_tss();
Avi Kivity44ea2b12009-09-06 15:55:37 +03001878#ifdef CONFIG_X86_64
Avi Kivityc8770e72010-11-11 12:37:26 +02001879 wrmsrl(MSR_KERNEL_GS_BASE, vmx->msr_host_kernel_gs_base);
Avi Kivity44ea2b12009-09-06 15:55:37 +03001880#endif
Liu, Jinsongda8999d2014-02-24 10:55:46 +00001881 if (vmx->host_state.msr_host_bndcfgs)
1882 wrmsrl(MSR_IA32_BNDCFGS, vmx->host_state.msr_host_bndcfgs);
Suresh Siddhab1a74bf2012-09-20 11:01:49 -07001883 /*
1884 * If the FPU is not active (through the host task or
1885 * the guest vcpu), then restore the cr0.TS bit.
1886 */
Ingo Molnar3c6dffa2015-04-28 12:28:08 +02001887 if (!fpregs_active() && !vmx->vcpu.guest_fpu_loaded)
Suresh Siddhab1a74bf2012-09-20 11:01:49 -07001888 stts();
Christoph Lameter89cbc762014-08-17 12:30:40 -05001889 load_gdt(this_cpu_ptr(&host_gdt));
Avi Kivity33ed6322007-05-02 16:54:03 +03001890}
1891
Avi Kivitya9b21b62008-06-24 11:48:49 +03001892static void vmx_load_host_state(struct vcpu_vmx *vmx)
1893{
1894 preempt_disable();
1895 __vmx_load_host_state(vmx);
1896 preempt_enable();
1897}
1898
Avi Kivity6aa8b732006-12-10 02:21:36 -08001899/*
1900 * Switches to specified vcpu, until a matching vcpu_put(), but assumes
1901 * vcpu mutex is already taken.
1902 */
Avi Kivity15ad7142007-07-11 18:17:21 +03001903static void vmx_vcpu_load(struct kvm_vcpu *vcpu, int cpu)
Avi Kivity6aa8b732006-12-10 02:21:36 -08001904{
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -04001905 struct vcpu_vmx *vmx = to_vmx(vcpu);
Dongxiao Xu4610c9c2010-05-11 18:29:48 +08001906 u64 phys_addr = __pa(per_cpu(vmxarea, cpu));
Avi Kivity6aa8b732006-12-10 02:21:36 -08001907
Dongxiao Xu4610c9c2010-05-11 18:29:48 +08001908 if (!vmm_exclusive)
1909 kvm_cpu_vmxon(phys_addr);
Nadav Har'Eld462b812011-05-24 15:26:10 +03001910 else if (vmx->loaded_vmcs->cpu != cpu)
1911 loaded_vmcs_clear(vmx->loaded_vmcs);
Avi Kivity6aa8b732006-12-10 02:21:36 -08001912
Nadav Har'Eld462b812011-05-24 15:26:10 +03001913 if (per_cpu(current_vmcs, cpu) != vmx->loaded_vmcs->vmcs) {
1914 per_cpu(current_vmcs, cpu) = vmx->loaded_vmcs->vmcs;
1915 vmcs_load(vmx->loaded_vmcs->vmcs);
Avi Kivity6aa8b732006-12-10 02:21:36 -08001916 }
1917
Nadav Har'Eld462b812011-05-24 15:26:10 +03001918 if (vmx->loaded_vmcs->cpu != cpu) {
Christoph Lameter89cbc762014-08-17 12:30:40 -05001919 struct desc_ptr *gdt = this_cpu_ptr(&host_gdt);
Avi Kivity6aa8b732006-12-10 02:21:36 -08001920 unsigned long sysenter_esp;
1921
Avi Kivitya8eeb042010-05-10 12:34:53 +03001922 kvm_make_request(KVM_REQ_TLB_FLUSH, vcpu);
Dongxiao Xu92fe13b2010-05-11 18:29:42 +08001923 local_irq_disable();
Zhang Yanfei8f536b72012-12-06 23:43:34 +08001924 crash_disable_local_vmclear(cpu);
Xiao Guangrong5a560f82012-11-28 20:54:14 +08001925
1926 /*
1927 * Read loaded_vmcs->cpu should be before fetching
1928 * loaded_vmcs->loaded_vmcss_on_cpu_link.
1929 * See the comments in __loaded_vmcs_clear().
1930 */
1931 smp_rmb();
1932
Nadav Har'Eld462b812011-05-24 15:26:10 +03001933 list_add(&vmx->loaded_vmcs->loaded_vmcss_on_cpu_link,
1934 &per_cpu(loaded_vmcss_on_cpu, cpu));
Zhang Yanfei8f536b72012-12-06 23:43:34 +08001935 crash_enable_local_vmclear(cpu);
Dongxiao Xu92fe13b2010-05-11 18:29:42 +08001936 local_irq_enable();
1937
Avi Kivity6aa8b732006-12-10 02:21:36 -08001938 /*
1939 * Linux uses per-cpu TSS and GDT, so set these when switching
1940 * processors.
1941 */
Avi Kivityd6e88ae2008-07-10 16:53:33 +03001942 vmcs_writel(HOST_TR_BASE, kvm_read_tr_base()); /* 22.2.4 */
Avi Kivityd3591922010-07-26 18:32:39 +03001943 vmcs_writel(HOST_GDTR_BASE, gdt->address); /* 22.2.4 */
Avi Kivity6aa8b732006-12-10 02:21:36 -08001944
1945 rdmsrl(MSR_IA32_SYSENTER_ESP, sysenter_esp);
1946 vmcs_writel(HOST_IA32_SYSENTER_ESP, sysenter_esp); /* 22.2.3 */
Nadav Har'Eld462b812011-05-24 15:26:10 +03001947 vmx->loaded_vmcs->cpu = cpu;
Avi Kivity6aa8b732006-12-10 02:21:36 -08001948 }
Avi Kivity6aa8b732006-12-10 02:21:36 -08001949}
1950
1951static void vmx_vcpu_put(struct kvm_vcpu *vcpu)
1952{
Avi Kivitya9b21b62008-06-24 11:48:49 +03001953 __vmx_load_host_state(to_vmx(vcpu));
Dongxiao Xu4610c9c2010-05-11 18:29:48 +08001954 if (!vmm_exclusive) {
Nadav Har'Eld462b812011-05-24 15:26:10 +03001955 __loaded_vmcs_clear(to_vmx(vcpu)->loaded_vmcs);
1956 vcpu->cpu = -1;
Dongxiao Xu4610c9c2010-05-11 18:29:48 +08001957 kvm_cpu_vmxoff();
1958 }
Avi Kivity6aa8b732006-12-10 02:21:36 -08001959}
1960
Avi Kivity5fd86fc2007-05-02 20:40:00 +03001961static void vmx_fpu_activate(struct kvm_vcpu *vcpu)
1962{
Avi Kivity81231c62010-01-24 16:26:40 +02001963 ulong cr0;
1964
Avi Kivity5fd86fc2007-05-02 20:40:00 +03001965 if (vcpu->fpu_active)
1966 return;
1967 vcpu->fpu_active = 1;
Avi Kivity81231c62010-01-24 16:26:40 +02001968 cr0 = vmcs_readl(GUEST_CR0);
1969 cr0 &= ~(X86_CR0_TS | X86_CR0_MP);
1970 cr0 |= kvm_read_cr0_bits(vcpu, X86_CR0_TS | X86_CR0_MP);
1971 vmcs_writel(GUEST_CR0, cr0);
Avi Kivity5fd86fc2007-05-02 20:40:00 +03001972 update_exception_bitmap(vcpu);
Avi Kivityedcafe32009-12-30 18:07:40 +02001973 vcpu->arch.cr0_guest_owned_bits = X86_CR0_TS;
Nadav Har'El36cf24e2011-05-25 23:15:08 +03001974 if (is_guest_mode(vcpu))
1975 vcpu->arch.cr0_guest_owned_bits &=
1976 ~get_vmcs12(vcpu)->cr0_guest_host_mask;
Avi Kivityedcafe32009-12-30 18:07:40 +02001977 vmcs_writel(CR0_GUEST_HOST_MASK, ~vcpu->arch.cr0_guest_owned_bits);
Avi Kivity5fd86fc2007-05-02 20:40:00 +03001978}
1979
Avi Kivityedcafe32009-12-30 18:07:40 +02001980static void vmx_decache_cr0_guest_bits(struct kvm_vcpu *vcpu);
1981
Nadav Har'Elfe3ef052011-05-25 23:10:02 +03001982/*
1983 * Return the cr0 value that a nested guest would read. This is a combination
1984 * of the real cr0 used to run the guest (guest_cr0), and the bits shadowed by
1985 * its hypervisor (cr0_read_shadow).
1986 */
1987static inline unsigned long nested_read_cr0(struct vmcs12 *fields)
1988{
1989 return (fields->guest_cr0 & ~fields->cr0_guest_host_mask) |
1990 (fields->cr0_read_shadow & fields->cr0_guest_host_mask);
1991}
1992static inline unsigned long nested_read_cr4(struct vmcs12 *fields)
1993{
1994 return (fields->guest_cr4 & ~fields->cr4_guest_host_mask) |
1995 (fields->cr4_read_shadow & fields->cr4_guest_host_mask);
1996}
1997
Avi Kivity5fd86fc2007-05-02 20:40:00 +03001998static void vmx_fpu_deactivate(struct kvm_vcpu *vcpu)
1999{
Nadav Har'El36cf24e2011-05-25 23:15:08 +03002000 /* Note that there is no vcpu->fpu_active = 0 here. The caller must
2001 * set this *before* calling this function.
2002 */
Avi Kivityedcafe32009-12-30 18:07:40 +02002003 vmx_decache_cr0_guest_bits(vcpu);
Avi Kivity81231c62010-01-24 16:26:40 +02002004 vmcs_set_bits(GUEST_CR0, X86_CR0_TS | X86_CR0_MP);
Avi Kivity5fd86fc2007-05-02 20:40:00 +03002005 update_exception_bitmap(vcpu);
Avi Kivityedcafe32009-12-30 18:07:40 +02002006 vcpu->arch.cr0_guest_owned_bits = 0;
2007 vmcs_writel(CR0_GUEST_HOST_MASK, ~vcpu->arch.cr0_guest_owned_bits);
Nadav Har'El36cf24e2011-05-25 23:15:08 +03002008 if (is_guest_mode(vcpu)) {
2009 /*
2010 * L1's specified read shadow might not contain the TS bit,
2011 * so now that we turned on shadowing of this bit, we need to
2012 * set this bit of the shadow. Like in nested_vmx_run we need
2013 * nested_read_cr0(vmcs12), but vmcs12->guest_cr0 is not yet
2014 * up-to-date here because we just decached cr0.TS (and we'll
2015 * only update vmcs12->guest_cr0 on nested exit).
2016 */
2017 struct vmcs12 *vmcs12 = get_vmcs12(vcpu);
2018 vmcs12->guest_cr0 = (vmcs12->guest_cr0 & ~X86_CR0_TS) |
2019 (vcpu->arch.cr0 & X86_CR0_TS);
2020 vmcs_writel(CR0_READ_SHADOW, nested_read_cr0(vmcs12));
2021 } else
2022 vmcs_writel(CR0_READ_SHADOW, vcpu->arch.cr0);
Avi Kivity5fd86fc2007-05-02 20:40:00 +03002023}
2024
Avi Kivity6aa8b732006-12-10 02:21:36 -08002025static unsigned long vmx_get_rflags(struct kvm_vcpu *vcpu)
2026{
Avi Kivity78ac8b42010-04-08 18:19:35 +03002027 unsigned long rflags, save_rflags;
Avi Kivity345dcaa2009-08-12 15:29:37 +03002028
Avi Kivity6de12732011-03-07 12:51:22 +02002029 if (!test_bit(VCPU_EXREG_RFLAGS, (ulong *)&vcpu->arch.regs_avail)) {
2030 __set_bit(VCPU_EXREG_RFLAGS, (ulong *)&vcpu->arch.regs_avail);
2031 rflags = vmcs_readl(GUEST_RFLAGS);
2032 if (to_vmx(vcpu)->rmode.vm86_active) {
2033 rflags &= RMODE_GUEST_OWNED_EFLAGS_BITS;
2034 save_rflags = to_vmx(vcpu)->rmode.save_rflags;
2035 rflags |= save_rflags & ~RMODE_GUEST_OWNED_EFLAGS_BITS;
2036 }
2037 to_vmx(vcpu)->rflags = rflags;
Avi Kivity78ac8b42010-04-08 18:19:35 +03002038 }
Avi Kivity6de12732011-03-07 12:51:22 +02002039 return to_vmx(vcpu)->rflags;
Avi Kivity6aa8b732006-12-10 02:21:36 -08002040}
2041
2042static void vmx_set_rflags(struct kvm_vcpu *vcpu, unsigned long rflags)
2043{
Avi Kivity6de12732011-03-07 12:51:22 +02002044 __set_bit(VCPU_EXREG_RFLAGS, (ulong *)&vcpu->arch.regs_avail);
2045 to_vmx(vcpu)->rflags = rflags;
Avi Kivity78ac8b42010-04-08 18:19:35 +03002046 if (to_vmx(vcpu)->rmode.vm86_active) {
2047 to_vmx(vcpu)->rmode.save_rflags = rflags;
Glauber de Oliveira Costa053de042008-01-30 13:31:27 +01002048 rflags |= X86_EFLAGS_IOPL | X86_EFLAGS_VM;
Avi Kivity78ac8b42010-04-08 18:19:35 +03002049 }
Avi Kivity6aa8b732006-12-10 02:21:36 -08002050 vmcs_writel(GUEST_RFLAGS, rflags);
2051}
2052
Paolo Bonzini37ccdcb2014-05-20 14:29:47 +02002053static u32 vmx_get_interrupt_shadow(struct kvm_vcpu *vcpu)
Glauber Costa2809f5d2009-05-12 16:21:05 -04002054{
2055 u32 interruptibility = vmcs_read32(GUEST_INTERRUPTIBILITY_INFO);
2056 int ret = 0;
2057
2058 if (interruptibility & GUEST_INTR_STATE_STI)
Jan Kiszka48005f62010-02-19 19:38:07 +01002059 ret |= KVM_X86_SHADOW_INT_STI;
Glauber Costa2809f5d2009-05-12 16:21:05 -04002060 if (interruptibility & GUEST_INTR_STATE_MOV_SS)
Jan Kiszka48005f62010-02-19 19:38:07 +01002061 ret |= KVM_X86_SHADOW_INT_MOV_SS;
Glauber Costa2809f5d2009-05-12 16:21:05 -04002062
Paolo Bonzini37ccdcb2014-05-20 14:29:47 +02002063 return ret;
Glauber Costa2809f5d2009-05-12 16:21:05 -04002064}
2065
2066static void vmx_set_interrupt_shadow(struct kvm_vcpu *vcpu, int mask)
2067{
2068 u32 interruptibility_old = vmcs_read32(GUEST_INTERRUPTIBILITY_INFO);
2069 u32 interruptibility = interruptibility_old;
2070
2071 interruptibility &= ~(GUEST_INTR_STATE_STI | GUEST_INTR_STATE_MOV_SS);
2072
Jan Kiszka48005f62010-02-19 19:38:07 +01002073 if (mask & KVM_X86_SHADOW_INT_MOV_SS)
Glauber Costa2809f5d2009-05-12 16:21:05 -04002074 interruptibility |= GUEST_INTR_STATE_MOV_SS;
Jan Kiszka48005f62010-02-19 19:38:07 +01002075 else if (mask & KVM_X86_SHADOW_INT_STI)
Glauber Costa2809f5d2009-05-12 16:21:05 -04002076 interruptibility |= GUEST_INTR_STATE_STI;
2077
2078 if ((interruptibility != interruptibility_old))
2079 vmcs_write32(GUEST_INTERRUPTIBILITY_INFO, interruptibility);
2080}
2081
Avi Kivity6aa8b732006-12-10 02:21:36 -08002082static void skip_emulated_instruction(struct kvm_vcpu *vcpu)
2083{
2084 unsigned long rip;
Avi Kivity6aa8b732006-12-10 02:21:36 -08002085
Marcelo Tosatti5fdbf972008-06-27 14:58:02 -03002086 rip = kvm_rip_read(vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002087 rip += vmcs_read32(VM_EXIT_INSTRUCTION_LEN);
Marcelo Tosatti5fdbf972008-06-27 14:58:02 -03002088 kvm_rip_write(vcpu, rip);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002089
Glauber Costa2809f5d2009-05-12 16:21:05 -04002090 /* skipping an emulated instruction also counts */
2091 vmx_set_interrupt_shadow(vcpu, 0);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002092}
2093
Nadav Har'El0b6ac342011-05-25 23:13:36 +03002094/*
2095 * KVM wants to inject page-faults which it got to the guest. This function
2096 * checks whether in a nested guest, we need to inject them to L1 or L2.
Nadav Har'El0b6ac342011-05-25 23:13:36 +03002097 */
Gleb Natapove011c662013-09-25 12:51:35 +03002098static int nested_vmx_check_exception(struct kvm_vcpu *vcpu, unsigned nr)
Nadav Har'El0b6ac342011-05-25 23:13:36 +03002099{
2100 struct vmcs12 *vmcs12 = get_vmcs12(vcpu);
2101
Gleb Natapove011c662013-09-25 12:51:35 +03002102 if (!(vmcs12->exception_bitmap & (1u << nr)))
Nadav Har'El0b6ac342011-05-25 23:13:36 +03002103 return 0;
2104
Jan Kiszka533558b2014-01-04 18:47:20 +01002105 nested_vmx_vmexit(vcpu, to_vmx(vcpu)->exit_reason,
2106 vmcs_read32(VM_EXIT_INTR_INFO),
2107 vmcs_readl(EXIT_QUALIFICATION));
Nadav Har'El0b6ac342011-05-25 23:13:36 +03002108 return 1;
2109}
2110
Avi Kivity298101d2007-11-25 13:41:11 +02002111static void vmx_queue_exception(struct kvm_vcpu *vcpu, unsigned nr,
Joerg Roedelce7ddec2010-04-22 12:33:13 +02002112 bool has_error_code, u32 error_code,
2113 bool reinject)
Avi Kivity298101d2007-11-25 13:41:11 +02002114{
Jan Kiszka77ab6db2008-07-14 12:28:51 +02002115 struct vcpu_vmx *vmx = to_vmx(vcpu);
Jan Kiszka8ab2d2e2008-12-15 13:52:10 +01002116 u32 intr_info = nr | INTR_INFO_VALID_MASK;
Jan Kiszka77ab6db2008-07-14 12:28:51 +02002117
Gleb Natapove011c662013-09-25 12:51:35 +03002118 if (!reinject && is_guest_mode(vcpu) &&
2119 nested_vmx_check_exception(vcpu, nr))
Nadav Har'El0b6ac342011-05-25 23:13:36 +03002120 return;
2121
Jan Kiszka8ab2d2e2008-12-15 13:52:10 +01002122 if (has_error_code) {
Jan Kiszka77ab6db2008-07-14 12:28:51 +02002123 vmcs_write32(VM_ENTRY_EXCEPTION_ERROR_CODE, error_code);
Jan Kiszka8ab2d2e2008-12-15 13:52:10 +01002124 intr_info |= INTR_INFO_DELIVER_CODE_MASK;
2125 }
Jan Kiszka77ab6db2008-07-14 12:28:51 +02002126
Avi Kivity7ffd92c2009-06-09 14:10:45 +03002127 if (vmx->rmode.vm86_active) {
Serge E. Hallyn71f98332011-04-13 09:12:54 -05002128 int inc_eip = 0;
2129 if (kvm_exception_is_soft(nr))
2130 inc_eip = vcpu->arch.event_exit_inst_len;
2131 if (kvm_inject_realmode_interrupt(vcpu, nr, inc_eip) != EMULATE_DONE)
Mohammed Gamala92601b2010-09-19 14:34:07 +02002132 kvm_make_request(KVM_REQ_TRIPLE_FAULT, vcpu);
Jan Kiszka77ab6db2008-07-14 12:28:51 +02002133 return;
2134 }
2135
Gleb Natapov66fd3f72009-05-11 13:35:50 +03002136 if (kvm_exception_is_soft(nr)) {
2137 vmcs_write32(VM_ENTRY_INSTRUCTION_LEN,
2138 vmx->vcpu.arch.event_exit_inst_len);
Jan Kiszka8ab2d2e2008-12-15 13:52:10 +01002139 intr_info |= INTR_TYPE_SOFT_EXCEPTION;
2140 } else
2141 intr_info |= INTR_TYPE_HARD_EXCEPTION;
2142
2143 vmcs_write32(VM_ENTRY_INTR_INFO_FIELD, intr_info);
Avi Kivity298101d2007-11-25 13:41:11 +02002144}
2145
Sheng Yang4e47c7a2009-12-18 16:48:47 +08002146static bool vmx_rdtscp_supported(void)
2147{
2148 return cpu_has_vmx_rdtscp();
2149}
2150
Mao, Junjiead756a12012-07-02 01:18:48 +00002151static bool vmx_invpcid_supported(void)
2152{
2153 return cpu_has_vmx_invpcid() && enable_ept;
2154}
2155
Avi Kivity6aa8b732006-12-10 02:21:36 -08002156/*
Eddie Donga75beee2007-05-17 18:55:15 +03002157 * Swap MSR entry in host/guest MSR entry array.
2158 */
Rusty Russell8b9cf982007-07-30 16:31:43 +10002159static void move_msr_up(struct vcpu_vmx *vmx, int from, int to)
Eddie Donga75beee2007-05-17 18:55:15 +03002160{
Avi Kivity26bb0982009-09-07 11:14:12 +03002161 struct shared_msr_entry tmp;
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -04002162
2163 tmp = vmx->guest_msrs[to];
2164 vmx->guest_msrs[to] = vmx->guest_msrs[from];
2165 vmx->guest_msrs[from] = tmp;
Eddie Donga75beee2007-05-17 18:55:15 +03002166}
2167
Yang Zhang8d146952013-01-25 10:18:50 +08002168static void vmx_set_msr_bitmap(struct kvm_vcpu *vcpu)
2169{
2170 unsigned long *msr_bitmap;
2171
Wincy Van670125b2015-03-04 14:31:56 +08002172 if (is_guest_mode(vcpu))
2173 msr_bitmap = vmx_msr_bitmap_nested;
Jan Kiszka8a9781f2015-05-04 08:32:32 +02002174 else if (vcpu->arch.apic_base & X2APIC_ENABLE) {
Yang Zhang8d146952013-01-25 10:18:50 +08002175 if (is_long_mode(vcpu))
2176 msr_bitmap = vmx_msr_bitmap_longmode_x2apic;
2177 else
2178 msr_bitmap = vmx_msr_bitmap_legacy_x2apic;
2179 } else {
2180 if (is_long_mode(vcpu))
2181 msr_bitmap = vmx_msr_bitmap_longmode;
2182 else
2183 msr_bitmap = vmx_msr_bitmap_legacy;
2184 }
2185
2186 vmcs_write64(MSR_BITMAP, __pa(msr_bitmap));
2187}
2188
Eddie Donga75beee2007-05-17 18:55:15 +03002189/*
Avi Kivitye38aea32007-04-19 13:22:48 +03002190 * Set up the vmcs to automatically save and restore system
2191 * msrs. Don't touch the 64-bit msrs if the guest is in legacy
2192 * mode, as fiddling with msrs is very expensive.
2193 */
Rusty Russell8b9cf982007-07-30 16:31:43 +10002194static void setup_msrs(struct vcpu_vmx *vmx)
Avi Kivitye38aea32007-04-19 13:22:48 +03002195{
Avi Kivity26bb0982009-09-07 11:14:12 +03002196 int save_nmsrs, index;
Avi Kivitye38aea32007-04-19 13:22:48 +03002197
Eddie Donga75beee2007-05-17 18:55:15 +03002198 save_nmsrs = 0;
Avi Kivity4d56c8a2007-04-19 14:28:44 +03002199#ifdef CONFIG_X86_64
Rusty Russell8b9cf982007-07-30 16:31:43 +10002200 if (is_long_mode(&vmx->vcpu)) {
Rusty Russell8b9cf982007-07-30 16:31:43 +10002201 index = __find_msr_index(vmx, MSR_SYSCALL_MASK);
Eddie Donga75beee2007-05-17 18:55:15 +03002202 if (index >= 0)
Rusty Russell8b9cf982007-07-30 16:31:43 +10002203 move_msr_up(vmx, index, save_nmsrs++);
2204 index = __find_msr_index(vmx, MSR_LSTAR);
Eddie Donga75beee2007-05-17 18:55:15 +03002205 if (index >= 0)
Rusty Russell8b9cf982007-07-30 16:31:43 +10002206 move_msr_up(vmx, index, save_nmsrs++);
2207 index = __find_msr_index(vmx, MSR_CSTAR);
Eddie Donga75beee2007-05-17 18:55:15 +03002208 if (index >= 0)
Rusty Russell8b9cf982007-07-30 16:31:43 +10002209 move_msr_up(vmx, index, save_nmsrs++);
Sheng Yang4e47c7a2009-12-18 16:48:47 +08002210 index = __find_msr_index(vmx, MSR_TSC_AUX);
2211 if (index >= 0 && vmx->rdtscp_enabled)
2212 move_msr_up(vmx, index, save_nmsrs++);
Eddie Donga75beee2007-05-17 18:55:15 +03002213 /*
Brian Gerst8c065852010-07-17 09:03:26 -04002214 * MSR_STAR is only needed on long mode guests, and only
Eddie Donga75beee2007-05-17 18:55:15 +03002215 * if efer.sce is enabled.
2216 */
Brian Gerst8c065852010-07-17 09:03:26 -04002217 index = __find_msr_index(vmx, MSR_STAR);
Avi Kivityf6801df2010-01-21 15:31:50 +02002218 if ((index >= 0) && (vmx->vcpu.arch.efer & EFER_SCE))
Rusty Russell8b9cf982007-07-30 16:31:43 +10002219 move_msr_up(vmx, index, save_nmsrs++);
Avi Kivity4d56c8a2007-04-19 14:28:44 +03002220 }
Eddie Donga75beee2007-05-17 18:55:15 +03002221#endif
Avi Kivity92c0d902009-10-29 11:00:16 +02002222 index = __find_msr_index(vmx, MSR_EFER);
2223 if (index >= 0 && update_transition_efer(vmx, index))
Avi Kivity26bb0982009-09-07 11:14:12 +03002224 move_msr_up(vmx, index, save_nmsrs++);
Avi Kivity4d56c8a2007-04-19 14:28:44 +03002225
Avi Kivity26bb0982009-09-07 11:14:12 +03002226 vmx->save_nmsrs = save_nmsrs;
Avi Kivity58972972009-02-24 22:26:47 +02002227
Yang Zhang8d146952013-01-25 10:18:50 +08002228 if (cpu_has_vmx_msr_bitmap())
2229 vmx_set_msr_bitmap(&vmx->vcpu);
Avi Kivitye38aea32007-04-19 13:22:48 +03002230}
2231
2232/*
Avi Kivity6aa8b732006-12-10 02:21:36 -08002233 * reads and returns guest's timestamp counter "register"
2234 * guest_tsc = host_tsc + tsc_offset -- 21.3
2235 */
2236static u64 guest_read_tsc(void)
2237{
2238 u64 host_tsc, tsc_offset;
2239
Andy Lutomirski4ea16362015-06-25 18:44:07 +02002240 host_tsc = rdtsc();
Avi Kivity6aa8b732006-12-10 02:21:36 -08002241 tsc_offset = vmcs_read64(TSC_OFFSET);
2242 return host_tsc + tsc_offset;
2243}
2244
2245/*
Nadav Har'Eld5c17852011-08-02 15:54:20 +03002246 * Like guest_read_tsc, but always returns L1's notion of the timestamp
2247 * counter, even if a nested guest (L2) is currently running.
2248 */
Paolo Bonzini48d89b92014-08-26 13:27:46 +02002249static u64 vmx_read_l1_tsc(struct kvm_vcpu *vcpu, u64 host_tsc)
Nadav Har'Eld5c17852011-08-02 15:54:20 +03002250{
Marcelo Tosatti886b4702012-11-27 23:28:58 -02002251 u64 tsc_offset;
Nadav Har'Eld5c17852011-08-02 15:54:20 +03002252
Nadav Har'Eld5c17852011-08-02 15:54:20 +03002253 tsc_offset = is_guest_mode(vcpu) ?
2254 to_vmx(vcpu)->nested.vmcs01_tsc_offset :
2255 vmcs_read64(TSC_OFFSET);
2256 return host_tsc + tsc_offset;
2257}
2258
2259/*
Zachary Amsdencc578282012-02-03 15:43:50 -02002260 * Engage any workarounds for mis-matched TSC rates. Currently limited to
2261 * software catchup for faster rates on slower CPUs.
Joerg Roedel4051b182011-03-25 09:44:49 +01002262 */
Zachary Amsdencc578282012-02-03 15:43:50 -02002263static void vmx_set_tsc_khz(struct kvm_vcpu *vcpu, u32 user_tsc_khz, bool scale)
Joerg Roedel4051b182011-03-25 09:44:49 +01002264{
Zachary Amsdencc578282012-02-03 15:43:50 -02002265 if (!scale)
2266 return;
2267
2268 if (user_tsc_khz > tsc_khz) {
2269 vcpu->arch.tsc_catchup = 1;
2270 vcpu->arch.tsc_always_catchup = 1;
2271 } else
2272 WARN(1, "user requested TSC rate below hardware speed\n");
Joerg Roedel4051b182011-03-25 09:44:49 +01002273}
2274
Will Auldba904632012-11-29 12:42:50 -08002275static u64 vmx_read_tsc_offset(struct kvm_vcpu *vcpu)
2276{
2277 return vmcs_read64(TSC_OFFSET);
2278}
2279
Joerg Roedel4051b182011-03-25 09:44:49 +01002280/*
Zachary Amsden99e3e302010-08-19 22:07:17 -10002281 * writes 'offset' into guest's timestamp counter offset register
Avi Kivity6aa8b732006-12-10 02:21:36 -08002282 */
Zachary Amsden99e3e302010-08-19 22:07:17 -10002283static void vmx_write_tsc_offset(struct kvm_vcpu *vcpu, u64 offset)
Avi Kivity6aa8b732006-12-10 02:21:36 -08002284{
Nadav Har'El27fc51b2011-08-02 15:54:52 +03002285 if (is_guest_mode(vcpu)) {
Nadav Har'El79918252011-05-25 23:15:39 +03002286 /*
Nadav Har'El27fc51b2011-08-02 15:54:52 +03002287 * We're here if L1 chose not to trap WRMSR to TSC. According
2288 * to the spec, this should set L1's TSC; The offset that L1
2289 * set for L2 remains unchanged, and still needs to be added
2290 * to the newly set TSC to get L2's TSC.
Nadav Har'El79918252011-05-25 23:15:39 +03002291 */
Nadav Har'El27fc51b2011-08-02 15:54:52 +03002292 struct vmcs12 *vmcs12;
2293 to_vmx(vcpu)->nested.vmcs01_tsc_offset = offset;
2294 /* recalculate vmcs02.TSC_OFFSET: */
2295 vmcs12 = get_vmcs12(vcpu);
2296 vmcs_write64(TSC_OFFSET, offset +
2297 (nested_cpu_has(vmcs12, CPU_BASED_USE_TSC_OFFSETING) ?
2298 vmcs12->tsc_offset : 0));
2299 } else {
Yoshihiro YUNOMAE489223e2013-06-12 16:43:44 +09002300 trace_kvm_write_tsc_offset(vcpu->vcpu_id,
2301 vmcs_read64(TSC_OFFSET), offset);
Nadav Har'El27fc51b2011-08-02 15:54:52 +03002302 vmcs_write64(TSC_OFFSET, offset);
2303 }
Avi Kivity6aa8b732006-12-10 02:21:36 -08002304}
2305
Marcelo Tosattif1e2b262012-02-03 15:43:55 -02002306static void vmx_adjust_tsc_offset(struct kvm_vcpu *vcpu, s64 adjustment, bool host)
Zachary Amsdene48672f2010-08-19 22:07:23 -10002307{
2308 u64 offset = vmcs_read64(TSC_OFFSET);
Yoshihiro YUNOMAE489223e2013-06-12 16:43:44 +09002309
Zachary Amsdene48672f2010-08-19 22:07:23 -10002310 vmcs_write64(TSC_OFFSET, offset + adjustment);
Nadav Har'El79918252011-05-25 23:15:39 +03002311 if (is_guest_mode(vcpu)) {
2312 /* Even when running L2, the adjustment needs to apply to L1 */
2313 to_vmx(vcpu)->nested.vmcs01_tsc_offset += adjustment;
Yoshihiro YUNOMAE489223e2013-06-12 16:43:44 +09002314 } else
2315 trace_kvm_write_tsc_offset(vcpu->vcpu_id, offset,
2316 offset + adjustment);
Zachary Amsdene48672f2010-08-19 22:07:23 -10002317}
2318
Joerg Roedel857e4092011-03-25 09:44:50 +01002319static u64 vmx_compute_tsc_offset(struct kvm_vcpu *vcpu, u64 target_tsc)
2320{
Andy Lutomirski4ea16362015-06-25 18:44:07 +02002321 return target_tsc - rdtsc();
Joerg Roedel857e4092011-03-25 09:44:50 +01002322}
2323
Nadav Har'El801d3422011-05-25 23:02:23 +03002324static bool guest_cpuid_has_vmx(struct kvm_vcpu *vcpu)
2325{
2326 struct kvm_cpuid_entry2 *best = kvm_find_cpuid_entry(vcpu, 1, 0);
2327 return best && (best->ecx & (1 << (X86_FEATURE_VMX & 31)));
2328}
2329
2330/*
2331 * nested_vmx_allowed() checks whether a guest should be allowed to use VMX
2332 * instructions and MSRs (i.e., nested VMX). Nested VMX is disabled for
2333 * all guests if the "nested" module option is off, and can also be disabled
2334 * for a single guest by disabling its VMX cpuid bit.
2335 */
2336static inline bool nested_vmx_allowed(struct kvm_vcpu *vcpu)
2337{
2338 return nested && guest_cpuid_has_vmx(vcpu);
2339}
2340
Avi Kivity6aa8b732006-12-10 02:21:36 -08002341/*
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03002342 * nested_vmx_setup_ctls_msrs() sets up variables containing the values to be
2343 * returned for the various VMX controls MSRs when nested VMX is enabled.
2344 * The same values should also be used to verify that vmcs12 control fields are
2345 * valid during nested entry from L1 to L2.
2346 * Each of these control msrs has a low and high 32-bit half: A low bit is on
2347 * if the corresponding bit in the (32-bit) control field *must* be on, and a
2348 * bit in the high half is on if the corresponding bit in the control field
2349 * may be on. See also vmx_control_verify().
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03002350 */
Wincy Vanb9c237b2015-02-03 23:56:30 +08002351static void nested_vmx_setup_ctls_msrs(struct vcpu_vmx *vmx)
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03002352{
2353 /*
2354 * Note that as a general rule, the high half of the MSRs (bits in
2355 * the control fields which may be 1) should be initialized by the
2356 * intersection of the underlying hardware's MSR (i.e., features which
2357 * can be supported) and the list of features we want to expose -
2358 * because they are known to be properly supported in our code.
2359 * Also, usually, the low half of the MSRs (bits which must be 1) can
2360 * be set to 0, meaning that L1 may turn off any of these bits. The
2361 * reason is that if one of these bits is necessary, it will appear
2362 * in vmcs01 and prepare_vmcs02, when it bitwise-or's the control
2363 * fields of vmcs01 and vmcs02, will turn these bits off - and
2364 * nested_vmx_exit_handled() will not pass related exits to L1.
2365 * These rules have exceptions below.
2366 */
2367
2368 /* pin-based controls */
Jan Kiszkaeabeaac2013-03-13 11:30:50 +01002369 rdmsr(MSR_IA32_VMX_PINBASED_CTLS,
Wincy Vanb9c237b2015-02-03 23:56:30 +08002370 vmx->nested.nested_vmx_pinbased_ctls_low,
2371 vmx->nested.nested_vmx_pinbased_ctls_high);
2372 vmx->nested.nested_vmx_pinbased_ctls_low |=
2373 PIN_BASED_ALWAYSON_WITHOUT_TRUE_MSR;
2374 vmx->nested.nested_vmx_pinbased_ctls_high &=
2375 PIN_BASED_EXT_INTR_MASK |
2376 PIN_BASED_NMI_EXITING |
2377 PIN_BASED_VIRTUAL_NMIS;
2378 vmx->nested.nested_vmx_pinbased_ctls_high |=
2379 PIN_BASED_ALWAYSON_WITHOUT_TRUE_MSR |
Jan Kiszka0238ea92013-03-13 11:31:24 +01002380 PIN_BASED_VMX_PREEMPTION_TIMER;
Wincy Van705699a2015-02-03 23:58:17 +08002381 if (vmx_vm_has_apicv(vmx->vcpu.kvm))
2382 vmx->nested.nested_vmx_pinbased_ctls_high |=
2383 PIN_BASED_POSTED_INTR;
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03002384
Jan Kiszka3dbcd8d2014-06-16 13:59:40 +02002385 /* exit controls */
Arthur Chunqi Lic0dfee52013-08-06 18:41:45 +08002386 rdmsr(MSR_IA32_VMX_EXIT_CTLS,
Wincy Vanb9c237b2015-02-03 23:56:30 +08002387 vmx->nested.nested_vmx_exit_ctls_low,
2388 vmx->nested.nested_vmx_exit_ctls_high);
2389 vmx->nested.nested_vmx_exit_ctls_low =
2390 VM_EXIT_ALWAYSON_WITHOUT_TRUE_MSR;
Bandan Dase0ba1a62014-04-19 18:17:46 -04002391
Wincy Vanb9c237b2015-02-03 23:56:30 +08002392 vmx->nested.nested_vmx_exit_ctls_high &=
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03002393#ifdef CONFIG_X86_64
Arthur Chunqi Lic0dfee52013-08-06 18:41:45 +08002394 VM_EXIT_HOST_ADDR_SPACE_SIZE |
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03002395#endif
Jan Kiszkaf4124502014-03-07 20:03:13 +01002396 VM_EXIT_LOAD_IA32_PAT | VM_EXIT_SAVE_IA32_PAT;
Wincy Vanb9c237b2015-02-03 23:56:30 +08002397 vmx->nested.nested_vmx_exit_ctls_high |=
2398 VM_EXIT_ALWAYSON_WITHOUT_TRUE_MSR |
Jan Kiszkaf4124502014-03-07 20:03:13 +01002399 VM_EXIT_LOAD_IA32_EFER | VM_EXIT_SAVE_IA32_EFER |
Bandan Dase0ba1a62014-04-19 18:17:46 -04002400 VM_EXIT_SAVE_VMX_PREEMPTION_TIMER | VM_EXIT_ACK_INTR_ON_EXIT;
2401
Paolo Bonzini36be0b92014-02-24 12:30:04 +01002402 if (vmx_mpx_supported())
Wincy Vanb9c237b2015-02-03 23:56:30 +08002403 vmx->nested.nested_vmx_exit_ctls_high |= VM_EXIT_CLEAR_BNDCFGS;
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03002404
Jan Kiszka2996fca2014-06-16 13:59:43 +02002405 /* We support free control of debug control saving. */
Wincy Vanb9c237b2015-02-03 23:56:30 +08002406 vmx->nested.nested_vmx_true_exit_ctls_low =
2407 vmx->nested.nested_vmx_exit_ctls_low &
Jan Kiszka2996fca2014-06-16 13:59:43 +02002408 ~VM_EXIT_SAVE_DEBUG_CONTROLS;
2409
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03002410 /* entry controls */
2411 rdmsr(MSR_IA32_VMX_ENTRY_CTLS,
Wincy Vanb9c237b2015-02-03 23:56:30 +08002412 vmx->nested.nested_vmx_entry_ctls_low,
2413 vmx->nested.nested_vmx_entry_ctls_high);
2414 vmx->nested.nested_vmx_entry_ctls_low =
2415 VM_ENTRY_ALWAYSON_WITHOUT_TRUE_MSR;
2416 vmx->nested.nested_vmx_entry_ctls_high &=
Jan Kiszka57435342013-08-06 10:39:56 +02002417#ifdef CONFIG_X86_64
2418 VM_ENTRY_IA32E_MODE |
2419#endif
2420 VM_ENTRY_LOAD_IA32_PAT;
Wincy Vanb9c237b2015-02-03 23:56:30 +08002421 vmx->nested.nested_vmx_entry_ctls_high |=
2422 (VM_ENTRY_ALWAYSON_WITHOUT_TRUE_MSR | VM_ENTRY_LOAD_IA32_EFER);
Paolo Bonzini36be0b92014-02-24 12:30:04 +01002423 if (vmx_mpx_supported())
Wincy Vanb9c237b2015-02-03 23:56:30 +08002424 vmx->nested.nested_vmx_entry_ctls_high |= VM_ENTRY_LOAD_BNDCFGS;
Jan Kiszka57435342013-08-06 10:39:56 +02002425
Jan Kiszka2996fca2014-06-16 13:59:43 +02002426 /* We support free control of debug control loading. */
Wincy Vanb9c237b2015-02-03 23:56:30 +08002427 vmx->nested.nested_vmx_true_entry_ctls_low =
2428 vmx->nested.nested_vmx_entry_ctls_low &
Jan Kiszka2996fca2014-06-16 13:59:43 +02002429 ~VM_ENTRY_LOAD_DEBUG_CONTROLS;
2430
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03002431 /* cpu-based controls */
2432 rdmsr(MSR_IA32_VMX_PROCBASED_CTLS,
Wincy Vanb9c237b2015-02-03 23:56:30 +08002433 vmx->nested.nested_vmx_procbased_ctls_low,
2434 vmx->nested.nested_vmx_procbased_ctls_high);
2435 vmx->nested.nested_vmx_procbased_ctls_low =
2436 CPU_BASED_ALWAYSON_WITHOUT_TRUE_MSR;
2437 vmx->nested.nested_vmx_procbased_ctls_high &=
Jan Kiszkaa294c9b2013-10-23 17:43:09 +01002438 CPU_BASED_VIRTUAL_INTR_PENDING |
2439 CPU_BASED_VIRTUAL_NMI_PENDING | CPU_BASED_USE_TSC_OFFSETING |
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03002440 CPU_BASED_HLT_EXITING | CPU_BASED_INVLPG_EXITING |
2441 CPU_BASED_MWAIT_EXITING | CPU_BASED_CR3_LOAD_EXITING |
2442 CPU_BASED_CR3_STORE_EXITING |
2443#ifdef CONFIG_X86_64
2444 CPU_BASED_CR8_LOAD_EXITING | CPU_BASED_CR8_STORE_EXITING |
2445#endif
2446 CPU_BASED_MOV_DR_EXITING | CPU_BASED_UNCOND_IO_EXITING |
Mihai Donțu5f3d45e2015-07-05 20:08:57 +03002447 CPU_BASED_USE_IO_BITMAPS | CPU_BASED_MONITOR_TRAP_FLAG |
2448 CPU_BASED_MONITOR_EXITING | CPU_BASED_RDPMC_EXITING |
2449 CPU_BASED_RDTSC_EXITING | CPU_BASED_PAUSE_EXITING |
2450 CPU_BASED_TPR_SHADOW | CPU_BASED_ACTIVATE_SECONDARY_CONTROLS;
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03002451 /*
2452 * We can allow some features even when not supported by the
2453 * hardware. For example, L1 can specify an MSR bitmap - and we
2454 * can use it to avoid exits to L1 - even when L0 runs L2
2455 * without MSR bitmaps.
2456 */
Wincy Vanb9c237b2015-02-03 23:56:30 +08002457 vmx->nested.nested_vmx_procbased_ctls_high |=
2458 CPU_BASED_ALWAYSON_WITHOUT_TRUE_MSR |
Jan Kiszka560b7ee2014-06-16 13:59:42 +02002459 CPU_BASED_USE_MSR_BITMAPS;
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03002460
Jan Kiszka3dcdf3e2014-06-16 13:59:41 +02002461 /* We support free control of CR3 access interception. */
Wincy Vanb9c237b2015-02-03 23:56:30 +08002462 vmx->nested.nested_vmx_true_procbased_ctls_low =
2463 vmx->nested.nested_vmx_procbased_ctls_low &
Jan Kiszka3dcdf3e2014-06-16 13:59:41 +02002464 ~(CPU_BASED_CR3_LOAD_EXITING | CPU_BASED_CR3_STORE_EXITING);
2465
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03002466 /* secondary cpu-based controls */
2467 rdmsr(MSR_IA32_VMX_PROCBASED_CTLS2,
Wincy Vanb9c237b2015-02-03 23:56:30 +08002468 vmx->nested.nested_vmx_secondary_ctls_low,
2469 vmx->nested.nested_vmx_secondary_ctls_high);
2470 vmx->nested.nested_vmx_secondary_ctls_low = 0;
2471 vmx->nested.nested_vmx_secondary_ctls_high &=
Jan Kiszkad6851fb2013-02-23 22:34:39 +01002472 SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES |
Jan Kiszkab3a2a902015-03-23 19:27:19 +01002473 SECONDARY_EXEC_RDTSCP |
Wincy Vanf2b93282015-02-03 23:56:03 +08002474 SECONDARY_EXEC_VIRTUALIZE_X2APIC_MODE |
Wincy Van82f0dd42015-02-03 23:57:18 +08002475 SECONDARY_EXEC_APIC_REGISTER_VIRT |
Wincy Van608406e2015-02-03 23:57:51 +08002476 SECONDARY_EXEC_VIRTUAL_INTR_DELIVERY |
Wanpeng Li81dc01f2014-12-04 19:11:07 +08002477 SECONDARY_EXEC_WBINVD_EXITING |
2478 SECONDARY_EXEC_XSAVES;
Jan Kiszkac18911a2013-03-13 16:06:41 +01002479
Nadav Har'Elafa61f72013-08-07 14:59:22 +02002480 if (enable_ept) {
2481 /* nested EPT: emulate EPT also to L1 */
Wincy Vanb9c237b2015-02-03 23:56:30 +08002482 vmx->nested.nested_vmx_secondary_ctls_high |=
Radim Krčmář0790ec12015-03-17 14:02:32 +01002483 SECONDARY_EXEC_ENABLE_EPT;
Wincy Vanb9c237b2015-02-03 23:56:30 +08002484 vmx->nested.nested_vmx_ept_caps = VMX_EPT_PAGE_WALK_4_BIT |
Jan Kiszkad3134db2013-10-23 14:40:31 +01002485 VMX_EPTP_WB_BIT | VMX_EPT_2MB_PAGE_BIT |
2486 VMX_EPT_INVEPT_BIT;
Wincy Vanb9c237b2015-02-03 23:56:30 +08002487 vmx->nested.nested_vmx_ept_caps &= vmx_capability.ept;
Nadav Har'Elafa61f72013-08-07 14:59:22 +02002488 /*
Bandan Das4b855072014-04-19 18:17:44 -04002489 * For nested guests, we don't do anything specific
2490 * for single context invalidation. Hence, only advertise
2491 * support for global context invalidation.
Nadav Har'Elafa61f72013-08-07 14:59:22 +02002492 */
Wincy Vanb9c237b2015-02-03 23:56:30 +08002493 vmx->nested.nested_vmx_ept_caps |= VMX_EPT_EXTENT_GLOBAL_BIT;
Nadav Har'Elafa61f72013-08-07 14:59:22 +02002494 } else
Wincy Vanb9c237b2015-02-03 23:56:30 +08002495 vmx->nested.nested_vmx_ept_caps = 0;
Nadav Har'Elafa61f72013-08-07 14:59:22 +02002496
Radim Krčmář0790ec12015-03-17 14:02:32 +01002497 if (enable_unrestricted_guest)
2498 vmx->nested.nested_vmx_secondary_ctls_high |=
2499 SECONDARY_EXEC_UNRESTRICTED_GUEST;
2500
Jan Kiszkac18911a2013-03-13 16:06:41 +01002501 /* miscellaneous data */
Wincy Vanb9c237b2015-02-03 23:56:30 +08002502 rdmsr(MSR_IA32_VMX_MISC,
2503 vmx->nested.nested_vmx_misc_low,
2504 vmx->nested.nested_vmx_misc_high);
2505 vmx->nested.nested_vmx_misc_low &= VMX_MISC_SAVE_EFER_LMA;
2506 vmx->nested.nested_vmx_misc_low |=
2507 VMX_MISC_EMULATED_PREEMPTION_TIMER_RATE |
Jan Kiszkaf4124502014-03-07 20:03:13 +01002508 VMX_MISC_ACTIVITY_HLT;
Wincy Vanb9c237b2015-02-03 23:56:30 +08002509 vmx->nested.nested_vmx_misc_high = 0;
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03002510}
2511
2512static inline bool vmx_control_verify(u32 control, u32 low, u32 high)
2513{
2514 /*
2515 * Bits 0 in high must be 0, and bits 1 in low must be 1.
2516 */
2517 return ((control & high) | low) == control;
2518}
2519
2520static inline u64 vmx_control_msr(u32 low, u32 high)
2521{
2522 return low | ((u64)high << 32);
2523}
2524
Jan Kiszkacae50132014-01-04 18:47:22 +01002525/* Returns 0 on success, non-0 otherwise. */
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03002526static int vmx_get_vmx_msr(struct kvm_vcpu *vcpu, u32 msr_index, u64 *pdata)
2527{
Wincy Vanb9c237b2015-02-03 23:56:30 +08002528 struct vcpu_vmx *vmx = to_vmx(vcpu);
2529
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03002530 switch (msr_index) {
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03002531 case MSR_IA32_VMX_BASIC:
2532 /*
2533 * This MSR reports some information about VMX support. We
2534 * should return information about the VMX we emulate for the
2535 * guest, and the VMCS structure we give it - not about the
2536 * VMX support of the underlying hardware.
2537 */
Jan Kiszka3dbcd8d2014-06-16 13:59:40 +02002538 *pdata = VMCS12_REVISION | VMX_BASIC_TRUE_CTLS |
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03002539 ((u64)VMCS12_SIZE << VMX_BASIC_VMCS_SIZE_SHIFT) |
2540 (VMX_BASIC_MEM_TYPE_WB << VMX_BASIC_MEM_TYPE_SHIFT);
2541 break;
2542 case MSR_IA32_VMX_TRUE_PINBASED_CTLS:
2543 case MSR_IA32_VMX_PINBASED_CTLS:
Wincy Vanb9c237b2015-02-03 23:56:30 +08002544 *pdata = vmx_control_msr(
2545 vmx->nested.nested_vmx_pinbased_ctls_low,
2546 vmx->nested.nested_vmx_pinbased_ctls_high);
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03002547 break;
2548 case MSR_IA32_VMX_TRUE_PROCBASED_CTLS:
Wincy Vanb9c237b2015-02-03 23:56:30 +08002549 *pdata = vmx_control_msr(
2550 vmx->nested.nested_vmx_true_procbased_ctls_low,
2551 vmx->nested.nested_vmx_procbased_ctls_high);
Jan Kiszka3dcdf3e2014-06-16 13:59:41 +02002552 break;
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03002553 case MSR_IA32_VMX_PROCBASED_CTLS:
Wincy Vanb9c237b2015-02-03 23:56:30 +08002554 *pdata = vmx_control_msr(
2555 vmx->nested.nested_vmx_procbased_ctls_low,
2556 vmx->nested.nested_vmx_procbased_ctls_high);
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03002557 break;
2558 case MSR_IA32_VMX_TRUE_EXIT_CTLS:
Wincy Vanb9c237b2015-02-03 23:56:30 +08002559 *pdata = vmx_control_msr(
2560 vmx->nested.nested_vmx_true_exit_ctls_low,
2561 vmx->nested.nested_vmx_exit_ctls_high);
Jan Kiszka2996fca2014-06-16 13:59:43 +02002562 break;
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03002563 case MSR_IA32_VMX_EXIT_CTLS:
Wincy Vanb9c237b2015-02-03 23:56:30 +08002564 *pdata = vmx_control_msr(
2565 vmx->nested.nested_vmx_exit_ctls_low,
2566 vmx->nested.nested_vmx_exit_ctls_high);
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03002567 break;
2568 case MSR_IA32_VMX_TRUE_ENTRY_CTLS:
Wincy Vanb9c237b2015-02-03 23:56:30 +08002569 *pdata = vmx_control_msr(
2570 vmx->nested.nested_vmx_true_entry_ctls_low,
2571 vmx->nested.nested_vmx_entry_ctls_high);
Jan Kiszka2996fca2014-06-16 13:59:43 +02002572 break;
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03002573 case MSR_IA32_VMX_ENTRY_CTLS:
Wincy Vanb9c237b2015-02-03 23:56:30 +08002574 *pdata = vmx_control_msr(
2575 vmx->nested.nested_vmx_entry_ctls_low,
2576 vmx->nested.nested_vmx_entry_ctls_high);
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03002577 break;
2578 case MSR_IA32_VMX_MISC:
Wincy Vanb9c237b2015-02-03 23:56:30 +08002579 *pdata = vmx_control_msr(
2580 vmx->nested.nested_vmx_misc_low,
2581 vmx->nested.nested_vmx_misc_high);
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03002582 break;
2583 /*
2584 * These MSRs specify bits which the guest must keep fixed (on or off)
2585 * while L1 is in VMXON mode (in L1's root mode, or running an L2).
2586 * We picked the standard core2 setting.
2587 */
2588#define VMXON_CR0_ALWAYSON (X86_CR0_PE | X86_CR0_PG | X86_CR0_NE)
2589#define VMXON_CR4_ALWAYSON X86_CR4_VMXE
2590 case MSR_IA32_VMX_CR0_FIXED0:
2591 *pdata = VMXON_CR0_ALWAYSON;
2592 break;
2593 case MSR_IA32_VMX_CR0_FIXED1:
2594 *pdata = -1ULL;
2595 break;
2596 case MSR_IA32_VMX_CR4_FIXED0:
2597 *pdata = VMXON_CR4_ALWAYSON;
2598 break;
2599 case MSR_IA32_VMX_CR4_FIXED1:
2600 *pdata = -1ULL;
2601 break;
2602 case MSR_IA32_VMX_VMCS_ENUM:
Jan Kiszka53814172014-06-16 13:59:44 +02002603 *pdata = 0x2e; /* highest index: VMX_PREEMPTION_TIMER_VALUE */
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03002604 break;
2605 case MSR_IA32_VMX_PROCBASED_CTLS2:
Wincy Vanb9c237b2015-02-03 23:56:30 +08002606 *pdata = vmx_control_msr(
2607 vmx->nested.nested_vmx_secondary_ctls_low,
2608 vmx->nested.nested_vmx_secondary_ctls_high);
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03002609 break;
2610 case MSR_IA32_VMX_EPT_VPID_CAP:
Nadav Har'Elafa61f72013-08-07 14:59:22 +02002611 /* Currently, no nested vpid support */
Wincy Vanb9c237b2015-02-03 23:56:30 +08002612 *pdata = vmx->nested.nested_vmx_ept_caps;
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03002613 break;
2614 default:
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03002615 return 1;
Nadav Har'Elb3897a42013-07-08 19:12:35 +08002616 }
2617
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03002618 return 0;
2619}
2620
2621/*
Avi Kivity6aa8b732006-12-10 02:21:36 -08002622 * Reads an msr value (of 'msr_index') into 'pdata'.
2623 * Returns 0 on success, non-0 otherwise.
2624 * Assumes vcpu_load() was already called.
2625 */
Paolo Bonzini609e36d2015-04-08 15:30:38 +02002626static int vmx_get_msr(struct kvm_vcpu *vcpu, struct msr_data *msr_info)
Avi Kivity6aa8b732006-12-10 02:21:36 -08002627{
Avi Kivity26bb0982009-09-07 11:14:12 +03002628 struct shared_msr_entry *msr;
Avi Kivity6aa8b732006-12-10 02:21:36 -08002629
Paolo Bonzini609e36d2015-04-08 15:30:38 +02002630 switch (msr_info->index) {
Avi Kivity05b3e0c2006-12-13 00:33:45 -08002631#ifdef CONFIG_X86_64
Avi Kivity6aa8b732006-12-10 02:21:36 -08002632 case MSR_FS_BASE:
Paolo Bonzini609e36d2015-04-08 15:30:38 +02002633 msr_info->data = vmcs_readl(GUEST_FS_BASE);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002634 break;
2635 case MSR_GS_BASE:
Paolo Bonzini609e36d2015-04-08 15:30:38 +02002636 msr_info->data = vmcs_readl(GUEST_GS_BASE);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002637 break;
Avi Kivity44ea2b12009-09-06 15:55:37 +03002638 case MSR_KERNEL_GS_BASE:
2639 vmx_load_host_state(to_vmx(vcpu));
Paolo Bonzini609e36d2015-04-08 15:30:38 +02002640 msr_info->data = to_vmx(vcpu)->msr_guest_kernel_gs_base;
Avi Kivity44ea2b12009-09-06 15:55:37 +03002641 break;
Avi Kivity26bb0982009-09-07 11:14:12 +03002642#endif
Avi Kivity6aa8b732006-12-10 02:21:36 -08002643 case MSR_EFER:
Paolo Bonzini609e36d2015-04-08 15:30:38 +02002644 return kvm_get_msr_common(vcpu, msr_info);
Jaswinder Singh Rajputaf24a4e2009-05-15 18:42:05 +05302645 case MSR_IA32_TSC:
Paolo Bonzini609e36d2015-04-08 15:30:38 +02002646 msr_info->data = guest_read_tsc();
Avi Kivity6aa8b732006-12-10 02:21:36 -08002647 break;
2648 case MSR_IA32_SYSENTER_CS:
Paolo Bonzini609e36d2015-04-08 15:30:38 +02002649 msr_info->data = vmcs_read32(GUEST_SYSENTER_CS);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002650 break;
2651 case MSR_IA32_SYSENTER_EIP:
Paolo Bonzini609e36d2015-04-08 15:30:38 +02002652 msr_info->data = vmcs_readl(GUEST_SYSENTER_EIP);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002653 break;
2654 case MSR_IA32_SYSENTER_ESP:
Paolo Bonzini609e36d2015-04-08 15:30:38 +02002655 msr_info->data = vmcs_readl(GUEST_SYSENTER_ESP);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002656 break;
Liu, Jinsong0dd376e2014-02-24 10:56:53 +00002657 case MSR_IA32_BNDCFGS:
Paolo Bonzini93c4adc2014-03-05 23:19:52 +01002658 if (!vmx_mpx_supported())
2659 return 1;
Paolo Bonzini609e36d2015-04-08 15:30:38 +02002660 msr_info->data = vmcs_read64(GUEST_BNDCFGS);
Liu, Jinsong0dd376e2014-02-24 10:56:53 +00002661 break;
Jan Kiszkacae50132014-01-04 18:47:22 +01002662 case MSR_IA32_FEATURE_CONTROL:
2663 if (!nested_vmx_allowed(vcpu))
2664 return 1;
Paolo Bonzini609e36d2015-04-08 15:30:38 +02002665 msr_info->data = to_vmx(vcpu)->nested.msr_ia32_feature_control;
Jan Kiszkacae50132014-01-04 18:47:22 +01002666 break;
2667 case MSR_IA32_VMX_BASIC ... MSR_IA32_VMX_VMFUNC:
2668 if (!nested_vmx_allowed(vcpu))
2669 return 1;
Paolo Bonzini609e36d2015-04-08 15:30:38 +02002670 return vmx_get_vmx_msr(vcpu, msr_info->index, &msr_info->data);
Wanpeng Li20300092014-12-02 19:14:59 +08002671 case MSR_IA32_XSS:
2672 if (!vmx_xsaves_supported())
2673 return 1;
Paolo Bonzini609e36d2015-04-08 15:30:38 +02002674 msr_info->data = vcpu->arch.ia32_xss;
Wanpeng Li20300092014-12-02 19:14:59 +08002675 break;
Sheng Yang4e47c7a2009-12-18 16:48:47 +08002676 case MSR_TSC_AUX:
2677 if (!to_vmx(vcpu)->rdtscp_enabled)
2678 return 1;
2679 /* Otherwise falls through */
Avi Kivity6aa8b732006-12-10 02:21:36 -08002680 default:
Paolo Bonzini609e36d2015-04-08 15:30:38 +02002681 msr = find_msr_entry(to_vmx(vcpu), msr_info->index);
Avi Kivity3bab1f52006-12-29 16:49:48 -08002682 if (msr) {
Paolo Bonzini609e36d2015-04-08 15:30:38 +02002683 msr_info->data = msr->data;
Avi Kivity3bab1f52006-12-29 16:49:48 -08002684 break;
Avi Kivity6aa8b732006-12-10 02:21:36 -08002685 }
Paolo Bonzini609e36d2015-04-08 15:30:38 +02002686 return kvm_get_msr_common(vcpu, msr_info);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002687 }
2688
Avi Kivity6aa8b732006-12-10 02:21:36 -08002689 return 0;
2690}
2691
Jan Kiszkacae50132014-01-04 18:47:22 +01002692static void vmx_leave_nested(struct kvm_vcpu *vcpu);
2693
Avi Kivity6aa8b732006-12-10 02:21:36 -08002694/*
2695 * Writes msr value into into the appropriate "register".
2696 * Returns 0 on success, non-0 otherwise.
2697 * Assumes vcpu_load() was already called.
2698 */
Will Auld8fe8ab42012-11-29 12:42:12 -08002699static int vmx_set_msr(struct kvm_vcpu *vcpu, struct msr_data *msr_info)
Avi Kivity6aa8b732006-12-10 02:21:36 -08002700{
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -04002701 struct vcpu_vmx *vmx = to_vmx(vcpu);
Avi Kivity26bb0982009-09-07 11:14:12 +03002702 struct shared_msr_entry *msr;
Eddie Dong2cc51562007-05-21 07:28:09 +03002703 int ret = 0;
Will Auld8fe8ab42012-11-29 12:42:12 -08002704 u32 msr_index = msr_info->index;
2705 u64 data = msr_info->data;
Eddie Dong2cc51562007-05-21 07:28:09 +03002706
Avi Kivity6aa8b732006-12-10 02:21:36 -08002707 switch (msr_index) {
Avi Kivity3bab1f52006-12-29 16:49:48 -08002708 case MSR_EFER:
Will Auld8fe8ab42012-11-29 12:42:12 -08002709 ret = kvm_set_msr_common(vcpu, msr_info);
Eddie Dong2cc51562007-05-21 07:28:09 +03002710 break;
Avi Kivity16175a72009-03-23 22:13:44 +02002711#ifdef CONFIG_X86_64
Avi Kivity6aa8b732006-12-10 02:21:36 -08002712 case MSR_FS_BASE:
Avi Kivity2fb92db2011-04-27 19:42:18 +03002713 vmx_segment_cache_clear(vmx);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002714 vmcs_writel(GUEST_FS_BASE, data);
2715 break;
2716 case MSR_GS_BASE:
Avi Kivity2fb92db2011-04-27 19:42:18 +03002717 vmx_segment_cache_clear(vmx);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002718 vmcs_writel(GUEST_GS_BASE, data);
2719 break;
Avi Kivity44ea2b12009-09-06 15:55:37 +03002720 case MSR_KERNEL_GS_BASE:
2721 vmx_load_host_state(vmx);
2722 vmx->msr_guest_kernel_gs_base = data;
2723 break;
Avi Kivity6aa8b732006-12-10 02:21:36 -08002724#endif
2725 case MSR_IA32_SYSENTER_CS:
2726 vmcs_write32(GUEST_SYSENTER_CS, data);
2727 break;
2728 case MSR_IA32_SYSENTER_EIP:
Avi Kivityf5b42c32007-03-06 12:05:53 +02002729 vmcs_writel(GUEST_SYSENTER_EIP, data);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002730 break;
2731 case MSR_IA32_SYSENTER_ESP:
Avi Kivityf5b42c32007-03-06 12:05:53 +02002732 vmcs_writel(GUEST_SYSENTER_ESP, data);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002733 break;
Liu, Jinsong0dd376e2014-02-24 10:56:53 +00002734 case MSR_IA32_BNDCFGS:
Paolo Bonzini93c4adc2014-03-05 23:19:52 +01002735 if (!vmx_mpx_supported())
2736 return 1;
Liu, Jinsong0dd376e2014-02-24 10:56:53 +00002737 vmcs_write64(GUEST_BNDCFGS, data);
2738 break;
Jaswinder Singh Rajputaf24a4e2009-05-15 18:42:05 +05302739 case MSR_IA32_TSC:
Will Auld8fe8ab42012-11-29 12:42:12 -08002740 kvm_write_tsc(vcpu, msr_info);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002741 break;
Sheng Yang468d4722008-10-09 16:01:55 +08002742 case MSR_IA32_CR_PAT:
2743 if (vmcs_config.vmentry_ctrl & VM_ENTRY_LOAD_IA32_PAT) {
Nadav Amit45666542014-09-18 22:39:44 +03002744 if (!kvm_mtrr_valid(vcpu, MSR_IA32_CR_PAT, data))
2745 return 1;
Sheng Yang468d4722008-10-09 16:01:55 +08002746 vmcs_write64(GUEST_IA32_PAT, data);
2747 vcpu->arch.pat = data;
2748 break;
2749 }
Will Auld8fe8ab42012-11-29 12:42:12 -08002750 ret = kvm_set_msr_common(vcpu, msr_info);
Sheng Yang4e47c7a2009-12-18 16:48:47 +08002751 break;
Will Auldba904632012-11-29 12:42:50 -08002752 case MSR_IA32_TSC_ADJUST:
2753 ret = kvm_set_msr_common(vcpu, msr_info);
Sheng Yang4e47c7a2009-12-18 16:48:47 +08002754 break;
Jan Kiszkacae50132014-01-04 18:47:22 +01002755 case MSR_IA32_FEATURE_CONTROL:
2756 if (!nested_vmx_allowed(vcpu) ||
2757 (to_vmx(vcpu)->nested.msr_ia32_feature_control &
2758 FEATURE_CONTROL_LOCKED && !msr_info->host_initiated))
2759 return 1;
2760 vmx->nested.msr_ia32_feature_control = data;
2761 if (msr_info->host_initiated && data == 0)
2762 vmx_leave_nested(vcpu);
2763 break;
2764 case MSR_IA32_VMX_BASIC ... MSR_IA32_VMX_VMFUNC:
2765 return 1; /* they are read-only */
Wanpeng Li20300092014-12-02 19:14:59 +08002766 case MSR_IA32_XSS:
2767 if (!vmx_xsaves_supported())
2768 return 1;
2769 /*
2770 * The only supported bit as of Skylake is bit 8, but
2771 * it is not supported on KVM.
2772 */
2773 if (data != 0)
2774 return 1;
2775 vcpu->arch.ia32_xss = data;
2776 if (vcpu->arch.ia32_xss != host_xss)
2777 add_atomic_switch_msr(vmx, MSR_IA32_XSS,
2778 vcpu->arch.ia32_xss, host_xss);
2779 else
2780 clear_atomic_switch_msr(vmx, MSR_IA32_XSS);
2781 break;
Sheng Yang4e47c7a2009-12-18 16:48:47 +08002782 case MSR_TSC_AUX:
2783 if (!vmx->rdtscp_enabled)
2784 return 1;
2785 /* Check reserved bit, higher 32 bits should be zero */
2786 if ((data >> 32) != 0)
2787 return 1;
2788 /* Otherwise falls through */
Avi Kivity6aa8b732006-12-10 02:21:36 -08002789 default:
Rusty Russell8b9cf982007-07-30 16:31:43 +10002790 msr = find_msr_entry(vmx, msr_index);
Avi Kivity3bab1f52006-12-29 16:49:48 -08002791 if (msr) {
Andy Honig8b3c3102014-08-27 11:16:44 -07002792 u64 old_msr_data = msr->data;
Avi Kivity3bab1f52006-12-29 16:49:48 -08002793 msr->data = data;
Avi Kivity2225fd52012-04-18 15:03:04 +03002794 if (msr - vmx->guest_msrs < vmx->save_nmsrs) {
2795 preempt_disable();
Andy Honig8b3c3102014-08-27 11:16:44 -07002796 ret = kvm_set_shared_msr(msr->index, msr->data,
2797 msr->mask);
Avi Kivity2225fd52012-04-18 15:03:04 +03002798 preempt_enable();
Andy Honig8b3c3102014-08-27 11:16:44 -07002799 if (ret)
2800 msr->data = old_msr_data;
Avi Kivity2225fd52012-04-18 15:03:04 +03002801 }
Avi Kivity3bab1f52006-12-29 16:49:48 -08002802 break;
Avi Kivity6aa8b732006-12-10 02:21:36 -08002803 }
Will Auld8fe8ab42012-11-29 12:42:12 -08002804 ret = kvm_set_msr_common(vcpu, msr_info);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002805 }
2806
Eddie Dong2cc51562007-05-21 07:28:09 +03002807 return ret;
Avi Kivity6aa8b732006-12-10 02:21:36 -08002808}
2809
Marcelo Tosatti5fdbf972008-06-27 14:58:02 -03002810static void vmx_cache_reg(struct kvm_vcpu *vcpu, enum kvm_reg reg)
Avi Kivity6aa8b732006-12-10 02:21:36 -08002811{
Marcelo Tosatti5fdbf972008-06-27 14:58:02 -03002812 __set_bit(reg, (unsigned long *)&vcpu->arch.regs_avail);
2813 switch (reg) {
2814 case VCPU_REGS_RSP:
2815 vcpu->arch.regs[VCPU_REGS_RSP] = vmcs_readl(GUEST_RSP);
2816 break;
2817 case VCPU_REGS_RIP:
2818 vcpu->arch.regs[VCPU_REGS_RIP] = vmcs_readl(GUEST_RIP);
2819 break;
Avi Kivity6de4f3a2009-05-31 22:58:47 +03002820 case VCPU_EXREG_PDPTR:
2821 if (enable_ept)
2822 ept_save_pdptrs(vcpu);
2823 break;
Marcelo Tosatti5fdbf972008-06-27 14:58:02 -03002824 default:
2825 break;
2826 }
Avi Kivity6aa8b732006-12-10 02:21:36 -08002827}
2828
Avi Kivity6aa8b732006-12-10 02:21:36 -08002829static __init int cpu_has_kvm_support(void)
2830{
Eduardo Habkost6210e372008-11-17 19:03:16 -02002831 return cpu_has_vmx();
Avi Kivity6aa8b732006-12-10 02:21:36 -08002832}
2833
2834static __init int vmx_disabled_by_bios(void)
2835{
2836 u64 msr;
2837
2838 rdmsrl(MSR_IA32_FEATURE_CONTROL, msr);
Shane Wangcafd6652010-04-29 12:09:01 -04002839 if (msr & FEATURE_CONTROL_LOCKED) {
Joseph Cihula23f3e992011-02-08 11:45:56 -08002840 /* launched w/ TXT and VMX disabled */
Shane Wangcafd6652010-04-29 12:09:01 -04002841 if (!(msr & FEATURE_CONTROL_VMXON_ENABLED_INSIDE_SMX)
2842 && tboot_enabled())
2843 return 1;
Joseph Cihula23f3e992011-02-08 11:45:56 -08002844 /* launched w/o TXT and VMX only enabled w/ TXT */
Shane Wangcafd6652010-04-29 12:09:01 -04002845 if (!(msr & FEATURE_CONTROL_VMXON_ENABLED_OUTSIDE_SMX)
Joseph Cihula23f3e992011-02-08 11:45:56 -08002846 && (msr & FEATURE_CONTROL_VMXON_ENABLED_INSIDE_SMX)
Shane Wangf9335af2010-11-17 11:40:17 +08002847 && !tboot_enabled()) {
2848 printk(KERN_WARNING "kvm: disable TXT in the BIOS or "
Joseph Cihula23f3e992011-02-08 11:45:56 -08002849 "activate TXT before enabling KVM\n");
Shane Wangcafd6652010-04-29 12:09:01 -04002850 return 1;
Shane Wangf9335af2010-11-17 11:40:17 +08002851 }
Joseph Cihula23f3e992011-02-08 11:45:56 -08002852 /* launched w/o TXT and VMX disabled */
2853 if (!(msr & FEATURE_CONTROL_VMXON_ENABLED_OUTSIDE_SMX)
2854 && !tboot_enabled())
2855 return 1;
Shane Wangcafd6652010-04-29 12:09:01 -04002856 }
2857
2858 return 0;
Avi Kivity6aa8b732006-12-10 02:21:36 -08002859}
2860
Dongxiao Xu7725b892010-05-11 18:29:38 +08002861static void kvm_cpu_vmxon(u64 addr)
2862{
2863 asm volatile (ASM_VMX_VMXON_RAX
2864 : : "a"(&addr), "m"(addr)
2865 : "memory", "cc");
2866}
2867
Radim Krčmář13a34e02014-08-28 15:13:03 +02002868static int hardware_enable(void)
Avi Kivity6aa8b732006-12-10 02:21:36 -08002869{
2870 int cpu = raw_smp_processor_id();
2871 u64 phys_addr = __pa(per_cpu(vmxarea, cpu));
Shane Wangcafd6652010-04-29 12:09:01 -04002872 u64 old, test_bits;
Avi Kivity6aa8b732006-12-10 02:21:36 -08002873
Andy Lutomirski1e02ce42014-10-24 15:58:08 -07002874 if (cr4_read_shadow() & X86_CR4_VMXE)
Alexander Graf10474ae2009-09-15 11:37:46 +02002875 return -EBUSY;
2876
Nadav Har'Eld462b812011-05-24 15:26:10 +03002877 INIT_LIST_HEAD(&per_cpu(loaded_vmcss_on_cpu, cpu));
Zhang Yanfei8f536b72012-12-06 23:43:34 +08002878
2879 /*
2880 * Now we can enable the vmclear operation in kdump
2881 * since the loaded_vmcss_on_cpu list on this cpu
2882 * has been initialized.
2883 *
2884 * Though the cpu is not in VMX operation now, there
2885 * is no problem to enable the vmclear operation
2886 * for the loaded_vmcss_on_cpu list is empty!
2887 */
2888 crash_enable_local_vmclear(cpu);
2889
Avi Kivity6aa8b732006-12-10 02:21:36 -08002890 rdmsrl(MSR_IA32_FEATURE_CONTROL, old);
Shane Wangcafd6652010-04-29 12:09:01 -04002891
2892 test_bits = FEATURE_CONTROL_LOCKED;
2893 test_bits |= FEATURE_CONTROL_VMXON_ENABLED_OUTSIDE_SMX;
2894 if (tboot_enabled())
2895 test_bits |= FEATURE_CONTROL_VMXON_ENABLED_INSIDE_SMX;
2896
2897 if ((old & test_bits) != test_bits) {
Avi Kivity6aa8b732006-12-10 02:21:36 -08002898 /* enable and lock */
Shane Wangcafd6652010-04-29 12:09:01 -04002899 wrmsrl(MSR_IA32_FEATURE_CONTROL, old | test_bits);
2900 }
Andy Lutomirski375074c2014-10-24 15:58:07 -07002901 cr4_set_bits(X86_CR4_VMXE);
Alexander Graf10474ae2009-09-15 11:37:46 +02002902
Dongxiao Xu4610c9c2010-05-11 18:29:48 +08002903 if (vmm_exclusive) {
2904 kvm_cpu_vmxon(phys_addr);
2905 ept_sync_global();
2906 }
Alexander Graf10474ae2009-09-15 11:37:46 +02002907
Christoph Lameter89cbc762014-08-17 12:30:40 -05002908 native_store_gdt(this_cpu_ptr(&host_gdt));
Avi Kivity3444d7d2010-07-26 18:32:38 +03002909
Alexander Graf10474ae2009-09-15 11:37:46 +02002910 return 0;
Avi Kivity6aa8b732006-12-10 02:21:36 -08002911}
2912
Nadav Har'Eld462b812011-05-24 15:26:10 +03002913static void vmclear_local_loaded_vmcss(void)
Avi Kivity543e4242008-05-13 16:22:47 +03002914{
2915 int cpu = raw_smp_processor_id();
Nadav Har'Eld462b812011-05-24 15:26:10 +03002916 struct loaded_vmcs *v, *n;
Avi Kivity543e4242008-05-13 16:22:47 +03002917
Nadav Har'Eld462b812011-05-24 15:26:10 +03002918 list_for_each_entry_safe(v, n, &per_cpu(loaded_vmcss_on_cpu, cpu),
2919 loaded_vmcss_on_cpu_link)
2920 __loaded_vmcs_clear(v);
Avi Kivity543e4242008-05-13 16:22:47 +03002921}
2922
Eduardo Habkost710ff4a2008-11-17 19:03:18 -02002923
2924/* Just like cpu_vmxoff(), but with the __kvm_handle_fault_on_reboot()
2925 * tricks.
2926 */
2927static void kvm_cpu_vmxoff(void)
2928{
2929 asm volatile (__ex(ASM_VMX_VMXOFF) : : : "cc");
Eduardo Habkost710ff4a2008-11-17 19:03:18 -02002930}
2931
Radim Krčmář13a34e02014-08-28 15:13:03 +02002932static void hardware_disable(void)
Avi Kivity6aa8b732006-12-10 02:21:36 -08002933{
Dongxiao Xu4610c9c2010-05-11 18:29:48 +08002934 if (vmm_exclusive) {
Nadav Har'Eld462b812011-05-24 15:26:10 +03002935 vmclear_local_loaded_vmcss();
Dongxiao Xu4610c9c2010-05-11 18:29:48 +08002936 kvm_cpu_vmxoff();
2937 }
Andy Lutomirski375074c2014-10-24 15:58:07 -07002938 cr4_clear_bits(X86_CR4_VMXE);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002939}
2940
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03002941static __init int adjust_vmx_controls(u32 ctl_min, u32 ctl_opt,
Mike Dayd77c26f2007-10-08 09:02:08 -04002942 u32 msr, u32 *result)
Avi Kivity6aa8b732006-12-10 02:21:36 -08002943{
2944 u32 vmx_msr_low, vmx_msr_high;
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03002945 u32 ctl = ctl_min | ctl_opt;
2946
2947 rdmsr(msr, vmx_msr_low, vmx_msr_high);
2948
2949 ctl &= vmx_msr_high; /* bit == 0 in high word ==> must be zero */
2950 ctl |= vmx_msr_low; /* bit == 1 in low word ==> must be one */
2951
2952 /* Ensure minimum (required) set of control bits are supported. */
2953 if (ctl_min & ~ctl)
Yang, Sheng002c7f72007-07-31 14:23:01 +03002954 return -EIO;
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03002955
2956 *result = ctl;
2957 return 0;
2958}
2959
Avi Kivity110312c2010-12-21 12:54:20 +02002960static __init bool allow_1_setting(u32 msr, u32 ctl)
2961{
2962 u32 vmx_msr_low, vmx_msr_high;
2963
2964 rdmsr(msr, vmx_msr_low, vmx_msr_high);
2965 return vmx_msr_high & ctl;
2966}
2967
Yang, Sheng002c7f72007-07-31 14:23:01 +03002968static __init int setup_vmcs_config(struct vmcs_config *vmcs_conf)
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03002969{
2970 u32 vmx_msr_low, vmx_msr_high;
Sheng Yangd56f5462008-04-25 10:13:16 +08002971 u32 min, opt, min2, opt2;
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03002972 u32 _pin_based_exec_control = 0;
2973 u32 _cpu_based_exec_control = 0;
Sheng Yangf78e0e22007-10-29 09:40:42 +08002974 u32 _cpu_based_2nd_exec_control = 0;
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03002975 u32 _vmexit_control = 0;
2976 u32 _vmentry_control = 0;
2977
Raghavendra K T10166742012-02-07 23:19:20 +05302978 min = CPU_BASED_HLT_EXITING |
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03002979#ifdef CONFIG_X86_64
2980 CPU_BASED_CR8_LOAD_EXITING |
2981 CPU_BASED_CR8_STORE_EXITING |
2982#endif
Sheng Yangd56f5462008-04-25 10:13:16 +08002983 CPU_BASED_CR3_LOAD_EXITING |
2984 CPU_BASED_CR3_STORE_EXITING |
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03002985 CPU_BASED_USE_IO_BITMAPS |
2986 CPU_BASED_MOV_DR_EXITING |
Marcelo Tosattia7052892008-09-23 13:18:35 -03002987 CPU_BASED_USE_TSC_OFFSETING |
Sheng Yang59708672009-12-15 13:29:54 +08002988 CPU_BASED_MWAIT_EXITING |
2989 CPU_BASED_MONITOR_EXITING |
Avi Kivityfee84b02011-11-10 14:57:25 +02002990 CPU_BASED_INVLPG_EXITING |
2991 CPU_BASED_RDPMC_EXITING;
Anthony Liguori443381a2010-12-06 10:53:38 -06002992
Sheng Yangf78e0e22007-10-29 09:40:42 +08002993 opt = CPU_BASED_TPR_SHADOW |
Sheng Yang25c5f222008-03-28 13:18:56 +08002994 CPU_BASED_USE_MSR_BITMAPS |
Sheng Yangf78e0e22007-10-29 09:40:42 +08002995 CPU_BASED_ACTIVATE_SECONDARY_CONTROLS;
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03002996 if (adjust_vmx_controls(min, opt, MSR_IA32_VMX_PROCBASED_CTLS,
2997 &_cpu_based_exec_control) < 0)
Yang, Sheng002c7f72007-07-31 14:23:01 +03002998 return -EIO;
Yang, Sheng6e5d8652007-09-12 18:03:11 +08002999#ifdef CONFIG_X86_64
3000 if ((_cpu_based_exec_control & CPU_BASED_TPR_SHADOW))
3001 _cpu_based_exec_control &= ~CPU_BASED_CR8_LOAD_EXITING &
3002 ~CPU_BASED_CR8_STORE_EXITING;
3003#endif
Sheng Yangf78e0e22007-10-29 09:40:42 +08003004 if (_cpu_based_exec_control & CPU_BASED_ACTIVATE_SECONDARY_CONTROLS) {
Sheng Yangd56f5462008-04-25 10:13:16 +08003005 min2 = 0;
3006 opt2 = SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES |
Yang Zhang8d146952013-01-25 10:18:50 +08003007 SECONDARY_EXEC_VIRTUALIZE_X2APIC_MODE |
Sheng Yang2384d2b2008-01-17 15:14:33 +08003008 SECONDARY_EXEC_WBINVD_EXITING |
Sheng Yangd56f5462008-04-25 10:13:16 +08003009 SECONDARY_EXEC_ENABLE_VPID |
Nitin A Kamble3a624e22009-06-08 11:34:16 -07003010 SECONDARY_EXEC_ENABLE_EPT |
Zhai, Edwin4b8d54f2009-10-09 18:03:20 +08003011 SECONDARY_EXEC_UNRESTRICTED_GUEST |
Sheng Yang4e47c7a2009-12-18 16:48:47 +08003012 SECONDARY_EXEC_PAUSE_LOOP_EXITING |
Mao, Junjiead756a12012-07-02 01:18:48 +00003013 SECONDARY_EXEC_RDTSCP |
Yang Zhang83d4c282013-01-25 10:18:49 +08003014 SECONDARY_EXEC_ENABLE_INVPCID |
Yang Zhangc7c9c562013-01-25 10:18:51 +08003015 SECONDARY_EXEC_APIC_REGISTER_VIRT |
Abel Gordonabc4fc52013-04-18 14:35:25 +03003016 SECONDARY_EXEC_VIRTUAL_INTR_DELIVERY |
Wanpeng Li20300092014-12-02 19:14:59 +08003017 SECONDARY_EXEC_SHADOW_VMCS |
Kai Huang843e4332015-01-28 10:54:28 +08003018 SECONDARY_EXEC_XSAVES |
3019 SECONDARY_EXEC_ENABLE_PML;
Sheng Yangd56f5462008-04-25 10:13:16 +08003020 if (adjust_vmx_controls(min2, opt2,
3021 MSR_IA32_VMX_PROCBASED_CTLS2,
Sheng Yangf78e0e22007-10-29 09:40:42 +08003022 &_cpu_based_2nd_exec_control) < 0)
3023 return -EIO;
3024 }
3025#ifndef CONFIG_X86_64
3026 if (!(_cpu_based_2nd_exec_control &
3027 SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES))
3028 _cpu_based_exec_control &= ~CPU_BASED_TPR_SHADOW;
3029#endif
Yang Zhang83d4c282013-01-25 10:18:49 +08003030
3031 if (!(_cpu_based_exec_control & CPU_BASED_TPR_SHADOW))
3032 _cpu_based_2nd_exec_control &= ~(
Yang Zhang8d146952013-01-25 10:18:50 +08003033 SECONDARY_EXEC_APIC_REGISTER_VIRT |
Yang Zhangc7c9c562013-01-25 10:18:51 +08003034 SECONDARY_EXEC_VIRTUALIZE_X2APIC_MODE |
3035 SECONDARY_EXEC_VIRTUAL_INTR_DELIVERY);
Yang Zhang83d4c282013-01-25 10:18:49 +08003036
Sheng Yangd56f5462008-04-25 10:13:16 +08003037 if (_cpu_based_2nd_exec_control & SECONDARY_EXEC_ENABLE_EPT) {
Marcelo Tosattia7052892008-09-23 13:18:35 -03003038 /* CR3 accesses and invlpg don't need to cause VM Exits when EPT
3039 enabled */
Gleb Natapov5fff7d22009-08-27 18:41:30 +03003040 _cpu_based_exec_control &= ~(CPU_BASED_CR3_LOAD_EXITING |
3041 CPU_BASED_CR3_STORE_EXITING |
3042 CPU_BASED_INVLPG_EXITING);
Sheng Yangd56f5462008-04-25 10:13:16 +08003043 rdmsr(MSR_IA32_VMX_EPT_VPID_CAP,
3044 vmx_capability.ept, vmx_capability.vpid);
3045 }
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03003046
Paolo Bonzini81908bf2014-02-21 10:32:27 +01003047 min = VM_EXIT_SAVE_DEBUG_CONTROLS;
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03003048#ifdef CONFIG_X86_64
3049 min |= VM_EXIT_HOST_ADDR_SPACE_SIZE;
3050#endif
Yang Zhanga547c6d2013-04-11 19:25:10 +08003051 opt = VM_EXIT_SAVE_IA32_PAT | VM_EXIT_LOAD_IA32_PAT |
Liu, Jinsongda8999d2014-02-24 10:55:46 +00003052 VM_EXIT_ACK_INTR_ON_EXIT | VM_EXIT_CLEAR_BNDCFGS;
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03003053 if (adjust_vmx_controls(min, opt, MSR_IA32_VMX_EXIT_CTLS,
3054 &_vmexit_control) < 0)
Yang, Sheng002c7f72007-07-31 14:23:01 +03003055 return -EIO;
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03003056
Yang Zhang01e439b2013-04-11 19:25:12 +08003057 min = PIN_BASED_EXT_INTR_MASK | PIN_BASED_NMI_EXITING;
3058 opt = PIN_BASED_VIRTUAL_NMIS | PIN_BASED_POSTED_INTR;
3059 if (adjust_vmx_controls(min, opt, MSR_IA32_VMX_PINBASED_CTLS,
3060 &_pin_based_exec_control) < 0)
3061 return -EIO;
3062
3063 if (!(_cpu_based_2nd_exec_control &
3064 SECONDARY_EXEC_VIRTUAL_INTR_DELIVERY) ||
3065 !(_vmexit_control & VM_EXIT_ACK_INTR_ON_EXIT))
3066 _pin_based_exec_control &= ~PIN_BASED_POSTED_INTR;
3067
Paolo Bonzinic845f9c2014-02-21 10:55:44 +01003068 min = VM_ENTRY_LOAD_DEBUG_CONTROLS;
Liu, Jinsongda8999d2014-02-24 10:55:46 +00003069 opt = VM_ENTRY_LOAD_IA32_PAT | VM_ENTRY_LOAD_BNDCFGS;
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03003070 if (adjust_vmx_controls(min, opt, MSR_IA32_VMX_ENTRY_CTLS,
3071 &_vmentry_control) < 0)
Yang, Sheng002c7f72007-07-31 14:23:01 +03003072 return -EIO;
Avi Kivity6aa8b732006-12-10 02:21:36 -08003073
Nguyen Anh Quynhc68876f2006-12-29 16:49:54 -08003074 rdmsr(MSR_IA32_VMX_BASIC, vmx_msr_low, vmx_msr_high);
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03003075
3076 /* IA-32 SDM Vol 3B: VMCS size is never greater than 4kB. */
3077 if ((vmx_msr_high & 0x1fff) > PAGE_SIZE)
Yang, Sheng002c7f72007-07-31 14:23:01 +03003078 return -EIO;
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03003079
3080#ifdef CONFIG_X86_64
3081 /* IA-32 SDM Vol 3B: 64-bit CPUs always have VMX_BASIC_MSR[48]==0. */
3082 if (vmx_msr_high & (1u<<16))
Yang, Sheng002c7f72007-07-31 14:23:01 +03003083 return -EIO;
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03003084#endif
3085
3086 /* Require Write-Back (WB) memory type for VMCS accesses. */
3087 if (((vmx_msr_high >> 18) & 15) != 6)
Yang, Sheng002c7f72007-07-31 14:23:01 +03003088 return -EIO;
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03003089
Yang, Sheng002c7f72007-07-31 14:23:01 +03003090 vmcs_conf->size = vmx_msr_high & 0x1fff;
3091 vmcs_conf->order = get_order(vmcs_config.size);
3092 vmcs_conf->revision_id = vmx_msr_low;
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03003093
Yang, Sheng002c7f72007-07-31 14:23:01 +03003094 vmcs_conf->pin_based_exec_ctrl = _pin_based_exec_control;
3095 vmcs_conf->cpu_based_exec_ctrl = _cpu_based_exec_control;
Sheng Yangf78e0e22007-10-29 09:40:42 +08003096 vmcs_conf->cpu_based_2nd_exec_ctrl = _cpu_based_2nd_exec_control;
Yang, Sheng002c7f72007-07-31 14:23:01 +03003097 vmcs_conf->vmexit_ctrl = _vmexit_control;
3098 vmcs_conf->vmentry_ctrl = _vmentry_control;
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03003099
Avi Kivity110312c2010-12-21 12:54:20 +02003100 cpu_has_load_ia32_efer =
3101 allow_1_setting(MSR_IA32_VMX_ENTRY_CTLS,
3102 VM_ENTRY_LOAD_IA32_EFER)
3103 && allow_1_setting(MSR_IA32_VMX_EXIT_CTLS,
3104 VM_EXIT_LOAD_IA32_EFER);
3105
Gleb Natapov8bf00a52011-10-05 14:01:22 +02003106 cpu_has_load_perf_global_ctrl =
3107 allow_1_setting(MSR_IA32_VMX_ENTRY_CTLS,
3108 VM_ENTRY_LOAD_IA32_PERF_GLOBAL_CTRL)
3109 && allow_1_setting(MSR_IA32_VMX_EXIT_CTLS,
3110 VM_EXIT_LOAD_IA32_PERF_GLOBAL_CTRL);
3111
3112 /*
3113 * Some cpus support VM_ENTRY_(LOAD|SAVE)_IA32_PERF_GLOBAL_CTRL
3114 * but due to arrata below it can't be used. Workaround is to use
3115 * msr load mechanism to switch IA32_PERF_GLOBAL_CTRL.
3116 *
3117 * VM Exit May Incorrectly Clear IA32_PERF_GLOBAL_CTRL [34:32]
3118 *
3119 * AAK155 (model 26)
3120 * AAP115 (model 30)
3121 * AAT100 (model 37)
3122 * BC86,AAY89,BD102 (model 44)
3123 * BA97 (model 46)
3124 *
3125 */
3126 if (cpu_has_load_perf_global_ctrl && boot_cpu_data.x86 == 0x6) {
3127 switch (boot_cpu_data.x86_model) {
3128 case 26:
3129 case 30:
3130 case 37:
3131 case 44:
3132 case 46:
3133 cpu_has_load_perf_global_ctrl = false;
3134 printk_once(KERN_WARNING"kvm: VM_EXIT_LOAD_IA32_PERF_GLOBAL_CTRL "
3135 "does not work properly. Using workaround\n");
3136 break;
3137 default:
3138 break;
3139 }
3140 }
3141
Wanpeng Li20300092014-12-02 19:14:59 +08003142 if (cpu_has_xsaves)
3143 rdmsrl(MSR_IA32_XSS, host_xss);
3144
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03003145 return 0;
Nguyen Anh Quynhc68876f2006-12-29 16:49:54 -08003146}
Avi Kivity6aa8b732006-12-10 02:21:36 -08003147
3148static struct vmcs *alloc_vmcs_cpu(int cpu)
3149{
3150 int node = cpu_to_node(cpu);
3151 struct page *pages;
3152 struct vmcs *vmcs;
3153
Vlastimil Babka96db8002015-09-08 15:03:50 -07003154 pages = __alloc_pages_node(node, GFP_KERNEL, vmcs_config.order);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003155 if (!pages)
3156 return NULL;
3157 vmcs = page_address(pages);
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03003158 memset(vmcs, 0, vmcs_config.size);
3159 vmcs->revision_id = vmcs_config.revision_id; /* vmcs revision id */
Avi Kivity6aa8b732006-12-10 02:21:36 -08003160 return vmcs;
3161}
3162
3163static struct vmcs *alloc_vmcs(void)
3164{
Ingo Molnard3b2c332007-01-05 16:36:23 -08003165 return alloc_vmcs_cpu(raw_smp_processor_id());
Avi Kivity6aa8b732006-12-10 02:21:36 -08003166}
3167
3168static void free_vmcs(struct vmcs *vmcs)
3169{
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03003170 free_pages((unsigned long)vmcs, vmcs_config.order);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003171}
3172
Nadav Har'Eld462b812011-05-24 15:26:10 +03003173/*
3174 * Free a VMCS, but before that VMCLEAR it on the CPU where it was last loaded
3175 */
3176static void free_loaded_vmcs(struct loaded_vmcs *loaded_vmcs)
3177{
3178 if (!loaded_vmcs->vmcs)
3179 return;
3180 loaded_vmcs_clear(loaded_vmcs);
3181 free_vmcs(loaded_vmcs->vmcs);
3182 loaded_vmcs->vmcs = NULL;
3183}
3184
Sam Ravnborg39959582007-06-01 00:47:13 -07003185static void free_kvm_area(void)
Avi Kivity6aa8b732006-12-10 02:21:36 -08003186{
3187 int cpu;
3188
Zachary Amsden3230bb42009-09-29 11:38:37 -10003189 for_each_possible_cpu(cpu) {
Avi Kivity6aa8b732006-12-10 02:21:36 -08003190 free_vmcs(per_cpu(vmxarea, cpu));
Zachary Amsden3230bb42009-09-29 11:38:37 -10003191 per_cpu(vmxarea, cpu) = NULL;
3192 }
Avi Kivity6aa8b732006-12-10 02:21:36 -08003193}
3194
Bandan Dasfe2b2012014-04-21 15:20:14 -04003195static void init_vmcs_shadow_fields(void)
3196{
3197 int i, j;
3198
3199 /* No checks for read only fields yet */
3200
3201 for (i = j = 0; i < max_shadow_read_write_fields; i++) {
3202 switch (shadow_read_write_fields[i]) {
3203 case GUEST_BNDCFGS:
3204 if (!vmx_mpx_supported())
3205 continue;
3206 break;
3207 default:
3208 break;
3209 }
3210
3211 if (j < i)
3212 shadow_read_write_fields[j] =
3213 shadow_read_write_fields[i];
3214 j++;
3215 }
3216 max_shadow_read_write_fields = j;
3217
3218 /* shadowed fields guest access without vmexit */
3219 for (i = 0; i < max_shadow_read_write_fields; i++) {
3220 clear_bit(shadow_read_write_fields[i],
3221 vmx_vmwrite_bitmap);
3222 clear_bit(shadow_read_write_fields[i],
3223 vmx_vmread_bitmap);
3224 }
3225 for (i = 0; i < max_shadow_read_only_fields; i++)
3226 clear_bit(shadow_read_only_fields[i],
3227 vmx_vmread_bitmap);
3228}
3229
Avi Kivity6aa8b732006-12-10 02:21:36 -08003230static __init int alloc_kvm_area(void)
3231{
3232 int cpu;
3233
Zachary Amsden3230bb42009-09-29 11:38:37 -10003234 for_each_possible_cpu(cpu) {
Avi Kivity6aa8b732006-12-10 02:21:36 -08003235 struct vmcs *vmcs;
3236
3237 vmcs = alloc_vmcs_cpu(cpu);
3238 if (!vmcs) {
3239 free_kvm_area();
3240 return -ENOMEM;
3241 }
3242
3243 per_cpu(vmxarea, cpu) = vmcs;
3244 }
3245 return 0;
3246}
3247
Gleb Natapov14168782013-01-21 15:36:49 +02003248static bool emulation_required(struct kvm_vcpu *vcpu)
3249{
3250 return emulate_invalid_guest_state && !guest_state_valid(vcpu);
3251}
3252
Gleb Natapov91b0aa22013-01-21 15:36:47 +02003253static void fix_pmode_seg(struct kvm_vcpu *vcpu, int seg,
Gleb Natapovd99e4152012-12-20 16:57:45 +02003254 struct kvm_segment *save)
Avi Kivity6aa8b732006-12-10 02:21:36 -08003255{
Gleb Natapovd99e4152012-12-20 16:57:45 +02003256 if (!emulate_invalid_guest_state) {
3257 /*
3258 * CS and SS RPL should be equal during guest entry according
3259 * to VMX spec, but in reality it is not always so. Since vcpu
3260 * is in the middle of the transition from real mode to
3261 * protected mode it is safe to assume that RPL 0 is a good
3262 * default value.
3263 */
3264 if (seg == VCPU_SREG_CS || seg == VCPU_SREG_SS)
Nadav Amitb32a9912015-03-29 16:33:04 +03003265 save->selector &= ~SEGMENT_RPL_MASK;
3266 save->dpl = save->selector & SEGMENT_RPL_MASK;
Gleb Natapovd99e4152012-12-20 16:57:45 +02003267 save->s = 1;
Avi Kivity6aa8b732006-12-10 02:21:36 -08003268 }
Gleb Natapovd99e4152012-12-20 16:57:45 +02003269 vmx_set_segment(vcpu, save, seg);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003270}
3271
3272static void enter_pmode(struct kvm_vcpu *vcpu)
3273{
3274 unsigned long flags;
Mohammed Gamala89a8fb2008-08-17 16:42:16 +03003275 struct vcpu_vmx *vmx = to_vmx(vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003276
Gleb Natapovd99e4152012-12-20 16:57:45 +02003277 /*
3278 * Update real mode segment cache. It may be not up-to-date if sement
3279 * register was written while vcpu was in a guest mode.
3280 */
3281 vmx_get_segment(vcpu, &vmx->rmode.segs[VCPU_SREG_ES], VCPU_SREG_ES);
3282 vmx_get_segment(vcpu, &vmx->rmode.segs[VCPU_SREG_DS], VCPU_SREG_DS);
3283 vmx_get_segment(vcpu, &vmx->rmode.segs[VCPU_SREG_FS], VCPU_SREG_FS);
3284 vmx_get_segment(vcpu, &vmx->rmode.segs[VCPU_SREG_GS], VCPU_SREG_GS);
3285 vmx_get_segment(vcpu, &vmx->rmode.segs[VCPU_SREG_SS], VCPU_SREG_SS);
3286 vmx_get_segment(vcpu, &vmx->rmode.segs[VCPU_SREG_CS], VCPU_SREG_CS);
3287
Avi Kivity7ffd92c2009-06-09 14:10:45 +03003288 vmx->rmode.vm86_active = 0;
Avi Kivity6aa8b732006-12-10 02:21:36 -08003289
Avi Kivity2fb92db2011-04-27 19:42:18 +03003290 vmx_segment_cache_clear(vmx);
3291
Avi Kivityf5f7b2f2012-08-21 17:07:00 +03003292 vmx_set_segment(vcpu, &vmx->rmode.segs[VCPU_SREG_TR], VCPU_SREG_TR);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003293
3294 flags = vmcs_readl(GUEST_RFLAGS);
Avi Kivity78ac8b42010-04-08 18:19:35 +03003295 flags &= RMODE_GUEST_OWNED_EFLAGS_BITS;
3296 flags |= vmx->rmode.save_rflags & ~RMODE_GUEST_OWNED_EFLAGS_BITS;
Avi Kivity6aa8b732006-12-10 02:21:36 -08003297 vmcs_writel(GUEST_RFLAGS, flags);
3298
Rusty Russell66aee912007-07-17 23:34:16 +10003299 vmcs_writel(GUEST_CR4, (vmcs_readl(GUEST_CR4) & ~X86_CR4_VME) |
3300 (vmcs_readl(CR4_READ_SHADOW) & X86_CR4_VME));
Avi Kivity6aa8b732006-12-10 02:21:36 -08003301
3302 update_exception_bitmap(vcpu);
3303
Gleb Natapov91b0aa22013-01-21 15:36:47 +02003304 fix_pmode_seg(vcpu, VCPU_SREG_CS, &vmx->rmode.segs[VCPU_SREG_CS]);
3305 fix_pmode_seg(vcpu, VCPU_SREG_SS, &vmx->rmode.segs[VCPU_SREG_SS]);
3306 fix_pmode_seg(vcpu, VCPU_SREG_ES, &vmx->rmode.segs[VCPU_SREG_ES]);
3307 fix_pmode_seg(vcpu, VCPU_SREG_DS, &vmx->rmode.segs[VCPU_SREG_DS]);
3308 fix_pmode_seg(vcpu, VCPU_SREG_FS, &vmx->rmode.segs[VCPU_SREG_FS]);
3309 fix_pmode_seg(vcpu, VCPU_SREG_GS, &vmx->rmode.segs[VCPU_SREG_GS]);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003310}
3311
Avi Kivityf5f7b2f2012-08-21 17:07:00 +03003312static void fix_rmode_seg(int seg, struct kvm_segment *save)
Avi Kivity6aa8b732006-12-10 02:21:36 -08003313{
Mathias Krause772e0312012-08-30 01:30:19 +02003314 const struct kvm_vmx_segment_field *sf = &kvm_vmx_segment_fields[seg];
Gleb Natapovd99e4152012-12-20 16:57:45 +02003315 struct kvm_segment var = *save;
Avi Kivity6aa8b732006-12-10 02:21:36 -08003316
Gleb Natapovd99e4152012-12-20 16:57:45 +02003317 var.dpl = 0x3;
3318 if (seg == VCPU_SREG_CS)
3319 var.type = 0x3;
3320
3321 if (!emulate_invalid_guest_state) {
3322 var.selector = var.base >> 4;
3323 var.base = var.base & 0xffff0;
3324 var.limit = 0xffff;
3325 var.g = 0;
3326 var.db = 0;
3327 var.present = 1;
3328 var.s = 1;
3329 var.l = 0;
3330 var.unusable = 0;
3331 var.type = 0x3;
3332 var.avl = 0;
3333 if (save->base & 0xf)
3334 printk_once(KERN_WARNING "kvm: segment base is not "
3335 "paragraph aligned when entering "
3336 "protected mode (seg=%d)", seg);
3337 }
3338
3339 vmcs_write16(sf->selector, var.selector);
3340 vmcs_write32(sf->base, var.base);
3341 vmcs_write32(sf->limit, var.limit);
3342 vmcs_write32(sf->ar_bytes, vmx_segment_access_rights(&var));
Avi Kivity6aa8b732006-12-10 02:21:36 -08003343}
3344
3345static void enter_rmode(struct kvm_vcpu *vcpu)
3346{
3347 unsigned long flags;
Mohammed Gamala89a8fb2008-08-17 16:42:16 +03003348 struct vcpu_vmx *vmx = to_vmx(vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003349
Avi Kivityf5f7b2f2012-08-21 17:07:00 +03003350 vmx_get_segment(vcpu, &vmx->rmode.segs[VCPU_SREG_TR], VCPU_SREG_TR);
3351 vmx_get_segment(vcpu, &vmx->rmode.segs[VCPU_SREG_ES], VCPU_SREG_ES);
3352 vmx_get_segment(vcpu, &vmx->rmode.segs[VCPU_SREG_DS], VCPU_SREG_DS);
3353 vmx_get_segment(vcpu, &vmx->rmode.segs[VCPU_SREG_FS], VCPU_SREG_FS);
3354 vmx_get_segment(vcpu, &vmx->rmode.segs[VCPU_SREG_GS], VCPU_SREG_GS);
Gleb Natapovc6ad11532012-12-12 19:10:51 +02003355 vmx_get_segment(vcpu, &vmx->rmode.segs[VCPU_SREG_SS], VCPU_SREG_SS);
3356 vmx_get_segment(vcpu, &vmx->rmode.segs[VCPU_SREG_CS], VCPU_SREG_CS);
Avi Kivityf5f7b2f2012-08-21 17:07:00 +03003357
Avi Kivity7ffd92c2009-06-09 14:10:45 +03003358 vmx->rmode.vm86_active = 1;
Avi Kivity6aa8b732006-12-10 02:21:36 -08003359
Gleb Natapov776e58e2011-03-13 12:34:27 +02003360 /*
3361 * Very old userspace does not call KVM_SET_TSS_ADDR before entering
Jan Kiszka4918c6c2013-03-15 08:38:56 +01003362 * vcpu. Warn the user that an update is overdue.
Gleb Natapov776e58e2011-03-13 12:34:27 +02003363 */
Jan Kiszka4918c6c2013-03-15 08:38:56 +01003364 if (!vcpu->kvm->arch.tss_addr)
Gleb Natapov776e58e2011-03-13 12:34:27 +02003365 printk_once(KERN_WARNING "kvm: KVM_SET_TSS_ADDR need to be "
3366 "called before entering vcpu\n");
Gleb Natapov776e58e2011-03-13 12:34:27 +02003367
Avi Kivity2fb92db2011-04-27 19:42:18 +03003368 vmx_segment_cache_clear(vmx);
3369
Jan Kiszka4918c6c2013-03-15 08:38:56 +01003370 vmcs_writel(GUEST_TR_BASE, vcpu->kvm->arch.tss_addr);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003371 vmcs_write32(GUEST_TR_LIMIT, RMODE_TSS_SIZE - 1);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003372 vmcs_write32(GUEST_TR_AR_BYTES, 0x008b);
3373
3374 flags = vmcs_readl(GUEST_RFLAGS);
Avi Kivity78ac8b42010-04-08 18:19:35 +03003375 vmx->rmode.save_rflags = flags;
Avi Kivity6aa8b732006-12-10 02:21:36 -08003376
Glauber de Oliveira Costa053de042008-01-30 13:31:27 +01003377 flags |= X86_EFLAGS_IOPL | X86_EFLAGS_VM;
Avi Kivity6aa8b732006-12-10 02:21:36 -08003378
3379 vmcs_writel(GUEST_RFLAGS, flags);
Rusty Russell66aee912007-07-17 23:34:16 +10003380 vmcs_writel(GUEST_CR4, vmcs_readl(GUEST_CR4) | X86_CR4_VME);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003381 update_exception_bitmap(vcpu);
3382
Gleb Natapovd99e4152012-12-20 16:57:45 +02003383 fix_rmode_seg(VCPU_SREG_SS, &vmx->rmode.segs[VCPU_SREG_SS]);
3384 fix_rmode_seg(VCPU_SREG_CS, &vmx->rmode.segs[VCPU_SREG_CS]);
3385 fix_rmode_seg(VCPU_SREG_ES, &vmx->rmode.segs[VCPU_SREG_ES]);
3386 fix_rmode_seg(VCPU_SREG_DS, &vmx->rmode.segs[VCPU_SREG_DS]);
3387 fix_rmode_seg(VCPU_SREG_GS, &vmx->rmode.segs[VCPU_SREG_GS]);
3388 fix_rmode_seg(VCPU_SREG_FS, &vmx->rmode.segs[VCPU_SREG_FS]);
Mohammed Gamala89a8fb2008-08-17 16:42:16 +03003389
Eddie Dong8668a3c2007-10-10 14:26:45 +08003390 kvm_mmu_reset_context(vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003391}
3392
Amit Shah401d10d2009-02-20 22:53:37 +05303393static void vmx_set_efer(struct kvm_vcpu *vcpu, u64 efer)
3394{
3395 struct vcpu_vmx *vmx = to_vmx(vcpu);
Avi Kivity26bb0982009-09-07 11:14:12 +03003396 struct shared_msr_entry *msr = find_msr_entry(vmx, MSR_EFER);
3397
3398 if (!msr)
3399 return;
Amit Shah401d10d2009-02-20 22:53:37 +05303400
Avi Kivity44ea2b12009-09-06 15:55:37 +03003401 /*
3402 * Force kernel_gs_base reloading before EFER changes, as control
3403 * of this msr depends on is_long_mode().
3404 */
3405 vmx_load_host_state(to_vmx(vcpu));
Avi Kivityf6801df2010-01-21 15:31:50 +02003406 vcpu->arch.efer = efer;
Amit Shah401d10d2009-02-20 22:53:37 +05303407 if (efer & EFER_LMA) {
Gleb Natapov2961e8762013-11-25 15:37:13 +02003408 vm_entry_controls_setbit(to_vmx(vcpu), VM_ENTRY_IA32E_MODE);
Amit Shah401d10d2009-02-20 22:53:37 +05303409 msr->data = efer;
3410 } else {
Gleb Natapov2961e8762013-11-25 15:37:13 +02003411 vm_entry_controls_clearbit(to_vmx(vcpu), VM_ENTRY_IA32E_MODE);
Amit Shah401d10d2009-02-20 22:53:37 +05303412
3413 msr->data = efer & ~EFER_LME;
3414 }
3415 setup_msrs(vmx);
3416}
3417
Avi Kivity05b3e0c2006-12-13 00:33:45 -08003418#ifdef CONFIG_X86_64
Avi Kivity6aa8b732006-12-10 02:21:36 -08003419
3420static void enter_lmode(struct kvm_vcpu *vcpu)
3421{
3422 u32 guest_tr_ar;
3423
Avi Kivity2fb92db2011-04-27 19:42:18 +03003424 vmx_segment_cache_clear(to_vmx(vcpu));
3425
Avi Kivity6aa8b732006-12-10 02:21:36 -08003426 guest_tr_ar = vmcs_read32(GUEST_TR_AR_BYTES);
Andy Lutomirski4d283ec2015-08-13 13:18:48 -07003427 if ((guest_tr_ar & VMX_AR_TYPE_MASK) != VMX_AR_TYPE_BUSY_64_TSS) {
Jan Kiszkabd801582011-09-12 11:26:22 +02003428 pr_debug_ratelimited("%s: tss fixup for long mode. \n",
3429 __func__);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003430 vmcs_write32(GUEST_TR_AR_BYTES,
Andy Lutomirski4d283ec2015-08-13 13:18:48 -07003431 (guest_tr_ar & ~VMX_AR_TYPE_MASK)
3432 | VMX_AR_TYPE_BUSY_64_TSS);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003433 }
Avi Kivityda38f432010-07-06 11:30:49 +03003434 vmx_set_efer(vcpu, vcpu->arch.efer | EFER_LMA);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003435}
3436
3437static void exit_lmode(struct kvm_vcpu *vcpu)
3438{
Gleb Natapov2961e8762013-11-25 15:37:13 +02003439 vm_entry_controls_clearbit(to_vmx(vcpu), VM_ENTRY_IA32E_MODE);
Avi Kivityda38f432010-07-06 11:30:49 +03003440 vmx_set_efer(vcpu, vcpu->arch.efer & ~EFER_LMA);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003441}
3442
3443#endif
3444
Sheng Yang2384d2b2008-01-17 15:14:33 +08003445static void vmx_flush_tlb(struct kvm_vcpu *vcpu)
3446{
Gui Jianfengb9d762f2010-06-07 10:32:29 +08003447 vpid_sync_context(to_vmx(vcpu));
Xiao Guangrongdd180b32010-07-03 16:02:42 +08003448 if (enable_ept) {
3449 if (!VALID_PAGE(vcpu->arch.mmu.root_hpa))
3450 return;
Sheng Yang4e1096d2008-07-06 19:16:51 +08003451 ept_sync_context(construct_eptp(vcpu->arch.mmu.root_hpa));
Xiao Guangrongdd180b32010-07-03 16:02:42 +08003452 }
Sheng Yang2384d2b2008-01-17 15:14:33 +08003453}
3454
Avi Kivitye8467fd2009-12-29 18:43:06 +02003455static void vmx_decache_cr0_guest_bits(struct kvm_vcpu *vcpu)
3456{
3457 ulong cr0_guest_owned_bits = vcpu->arch.cr0_guest_owned_bits;
3458
3459 vcpu->arch.cr0 &= ~cr0_guest_owned_bits;
3460 vcpu->arch.cr0 |= vmcs_readl(GUEST_CR0) & cr0_guest_owned_bits;
3461}
3462
Avi Kivityaff48ba2010-12-05 18:56:11 +02003463static void vmx_decache_cr3(struct kvm_vcpu *vcpu)
3464{
3465 if (enable_ept && is_paging(vcpu))
3466 vcpu->arch.cr3 = vmcs_readl(GUEST_CR3);
3467 __set_bit(VCPU_EXREG_CR3, (ulong *)&vcpu->arch.regs_avail);
3468}
3469
Anthony Liguori25c4c272007-04-27 09:29:21 +03003470static void vmx_decache_cr4_guest_bits(struct kvm_vcpu *vcpu)
Avi Kivity399badf2007-01-05 16:36:38 -08003471{
Avi Kivityfc78f512009-12-07 12:16:48 +02003472 ulong cr4_guest_owned_bits = vcpu->arch.cr4_guest_owned_bits;
3473
3474 vcpu->arch.cr4 &= ~cr4_guest_owned_bits;
3475 vcpu->arch.cr4 |= vmcs_readl(GUEST_CR4) & cr4_guest_owned_bits;
Avi Kivity399badf2007-01-05 16:36:38 -08003476}
3477
Sheng Yang14394422008-04-28 12:24:45 +08003478static void ept_load_pdptrs(struct kvm_vcpu *vcpu)
3479{
Gleb Natapovd0d538b2013-10-09 19:13:19 +03003480 struct kvm_mmu *mmu = vcpu->arch.walk_mmu;
3481
Avi Kivity6de4f3a2009-05-31 22:58:47 +03003482 if (!test_bit(VCPU_EXREG_PDPTR,
3483 (unsigned long *)&vcpu->arch.regs_dirty))
3484 return;
3485
Sheng Yang14394422008-04-28 12:24:45 +08003486 if (is_paging(vcpu) && is_pae(vcpu) && !is_long_mode(vcpu)) {
Gleb Natapovd0d538b2013-10-09 19:13:19 +03003487 vmcs_write64(GUEST_PDPTR0, mmu->pdptrs[0]);
3488 vmcs_write64(GUEST_PDPTR1, mmu->pdptrs[1]);
3489 vmcs_write64(GUEST_PDPTR2, mmu->pdptrs[2]);
3490 vmcs_write64(GUEST_PDPTR3, mmu->pdptrs[3]);
Sheng Yang14394422008-04-28 12:24:45 +08003491 }
3492}
3493
Avi Kivity8f5d5492009-05-31 18:41:29 +03003494static void ept_save_pdptrs(struct kvm_vcpu *vcpu)
3495{
Gleb Natapovd0d538b2013-10-09 19:13:19 +03003496 struct kvm_mmu *mmu = vcpu->arch.walk_mmu;
3497
Avi Kivity8f5d5492009-05-31 18:41:29 +03003498 if (is_paging(vcpu) && is_pae(vcpu) && !is_long_mode(vcpu)) {
Gleb Natapovd0d538b2013-10-09 19:13:19 +03003499 mmu->pdptrs[0] = vmcs_read64(GUEST_PDPTR0);
3500 mmu->pdptrs[1] = vmcs_read64(GUEST_PDPTR1);
3501 mmu->pdptrs[2] = vmcs_read64(GUEST_PDPTR2);
3502 mmu->pdptrs[3] = vmcs_read64(GUEST_PDPTR3);
Avi Kivity8f5d5492009-05-31 18:41:29 +03003503 }
Avi Kivity6de4f3a2009-05-31 22:58:47 +03003504
3505 __set_bit(VCPU_EXREG_PDPTR,
3506 (unsigned long *)&vcpu->arch.regs_avail);
3507 __set_bit(VCPU_EXREG_PDPTR,
3508 (unsigned long *)&vcpu->arch.regs_dirty);
Avi Kivity8f5d5492009-05-31 18:41:29 +03003509}
3510
Nadav Har'El5e1746d2011-05-25 23:03:24 +03003511static int vmx_set_cr4(struct kvm_vcpu *vcpu, unsigned long cr4);
Sheng Yang14394422008-04-28 12:24:45 +08003512
3513static void ept_update_paging_mode_cr0(unsigned long *hw_cr0,
3514 unsigned long cr0,
3515 struct kvm_vcpu *vcpu)
3516{
Marcelo Tosatti5233dd52011-06-06 14:27:47 -03003517 if (!test_bit(VCPU_EXREG_CR3, (ulong *)&vcpu->arch.regs_avail))
3518 vmx_decache_cr3(vcpu);
Sheng Yang14394422008-04-28 12:24:45 +08003519 if (!(cr0 & X86_CR0_PG)) {
3520 /* From paging/starting to nonpaging */
3521 vmcs_write32(CPU_BASED_VM_EXEC_CONTROL,
Sheng Yang65267ea2008-06-18 14:43:38 +08003522 vmcs_read32(CPU_BASED_VM_EXEC_CONTROL) |
Sheng Yang14394422008-04-28 12:24:45 +08003523 (CPU_BASED_CR3_LOAD_EXITING |
3524 CPU_BASED_CR3_STORE_EXITING));
3525 vcpu->arch.cr0 = cr0;
Avi Kivityfc78f512009-12-07 12:16:48 +02003526 vmx_set_cr4(vcpu, kvm_read_cr4(vcpu));
Sheng Yang14394422008-04-28 12:24:45 +08003527 } else if (!is_paging(vcpu)) {
3528 /* From nonpaging to paging */
3529 vmcs_write32(CPU_BASED_VM_EXEC_CONTROL,
Sheng Yang65267ea2008-06-18 14:43:38 +08003530 vmcs_read32(CPU_BASED_VM_EXEC_CONTROL) &
Sheng Yang14394422008-04-28 12:24:45 +08003531 ~(CPU_BASED_CR3_LOAD_EXITING |
3532 CPU_BASED_CR3_STORE_EXITING));
3533 vcpu->arch.cr0 = cr0;
Avi Kivityfc78f512009-12-07 12:16:48 +02003534 vmx_set_cr4(vcpu, kvm_read_cr4(vcpu));
Sheng Yang14394422008-04-28 12:24:45 +08003535 }
Sheng Yang95eb84a2009-08-19 09:52:18 +08003536
3537 if (!(cr0 & X86_CR0_WP))
3538 *hw_cr0 &= ~X86_CR0_WP;
Sheng Yang14394422008-04-28 12:24:45 +08003539}
3540
Avi Kivity6aa8b732006-12-10 02:21:36 -08003541static void vmx_set_cr0(struct kvm_vcpu *vcpu, unsigned long cr0)
3542{
Avi Kivity7ffd92c2009-06-09 14:10:45 +03003543 struct vcpu_vmx *vmx = to_vmx(vcpu);
Nitin A Kamble3a624e22009-06-08 11:34:16 -07003544 unsigned long hw_cr0;
3545
Gleb Natapov50378782013-02-04 16:00:28 +02003546 hw_cr0 = (cr0 & ~KVM_GUEST_CR0_MASK);
Nitin A Kamble3a624e22009-06-08 11:34:16 -07003547 if (enable_unrestricted_guest)
Gleb Natapov50378782013-02-04 16:00:28 +02003548 hw_cr0 |= KVM_VM_CR0_ALWAYS_ON_UNRESTRICTED_GUEST;
Gleb Natapov218e7632013-01-21 15:36:45 +02003549 else {
Gleb Natapov50378782013-02-04 16:00:28 +02003550 hw_cr0 |= KVM_VM_CR0_ALWAYS_ON;
Sheng Yang14394422008-04-28 12:24:45 +08003551
Gleb Natapov218e7632013-01-21 15:36:45 +02003552 if (vmx->rmode.vm86_active && (cr0 & X86_CR0_PE))
3553 enter_pmode(vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003554
Gleb Natapov218e7632013-01-21 15:36:45 +02003555 if (!vmx->rmode.vm86_active && !(cr0 & X86_CR0_PE))
3556 enter_rmode(vcpu);
3557 }
Avi Kivity6aa8b732006-12-10 02:21:36 -08003558
Avi Kivity05b3e0c2006-12-13 00:33:45 -08003559#ifdef CONFIG_X86_64
Avi Kivityf6801df2010-01-21 15:31:50 +02003560 if (vcpu->arch.efer & EFER_LME) {
Rusty Russell707d92fa2007-07-17 23:19:08 +10003561 if (!is_paging(vcpu) && (cr0 & X86_CR0_PG))
Avi Kivity6aa8b732006-12-10 02:21:36 -08003562 enter_lmode(vcpu);
Rusty Russell707d92fa2007-07-17 23:19:08 +10003563 if (is_paging(vcpu) && !(cr0 & X86_CR0_PG))
Avi Kivity6aa8b732006-12-10 02:21:36 -08003564 exit_lmode(vcpu);
3565 }
3566#endif
3567
Avi Kivity089d0342009-03-23 18:26:32 +02003568 if (enable_ept)
Sheng Yang14394422008-04-28 12:24:45 +08003569 ept_update_paging_mode_cr0(&hw_cr0, cr0, vcpu);
3570
Avi Kivity02daab22009-12-30 12:40:26 +02003571 if (!vcpu->fpu_active)
Avi Kivity81231c62010-01-24 16:26:40 +02003572 hw_cr0 |= X86_CR0_TS | X86_CR0_MP;
Avi Kivity02daab22009-12-30 12:40:26 +02003573
Avi Kivity6aa8b732006-12-10 02:21:36 -08003574 vmcs_writel(CR0_READ_SHADOW, cr0);
Sheng Yang14394422008-04-28 12:24:45 +08003575 vmcs_writel(GUEST_CR0, hw_cr0);
Zhang Xiantaoad312c72007-12-13 23:50:52 +08003576 vcpu->arch.cr0 = cr0;
Gleb Natapov14168782013-01-21 15:36:49 +02003577
3578 /* depends on vcpu->arch.cr0 to be set to a new value */
3579 vmx->emulation_required = emulation_required(vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003580}
3581
Sheng Yang14394422008-04-28 12:24:45 +08003582static u64 construct_eptp(unsigned long root_hpa)
3583{
3584 u64 eptp;
3585
3586 /* TODO write the value reading from MSR */
3587 eptp = VMX_EPT_DEFAULT_MT |
3588 VMX_EPT_DEFAULT_GAW << VMX_EPT_GAW_EPTP_SHIFT;
Xudong Haob38f9932012-05-28 19:33:36 +08003589 if (enable_ept_ad_bits)
3590 eptp |= VMX_EPT_AD_ENABLE_BIT;
Sheng Yang14394422008-04-28 12:24:45 +08003591 eptp |= (root_hpa & PAGE_MASK);
3592
3593 return eptp;
3594}
3595
Avi Kivity6aa8b732006-12-10 02:21:36 -08003596static void vmx_set_cr3(struct kvm_vcpu *vcpu, unsigned long cr3)
3597{
Sheng Yang14394422008-04-28 12:24:45 +08003598 unsigned long guest_cr3;
3599 u64 eptp;
3600
3601 guest_cr3 = cr3;
Avi Kivity089d0342009-03-23 18:26:32 +02003602 if (enable_ept) {
Sheng Yang14394422008-04-28 12:24:45 +08003603 eptp = construct_eptp(cr3);
3604 vmcs_write64(EPT_POINTER, eptp);
Jan Kiszka59ab5a82013-08-08 16:26:29 +02003605 if (is_paging(vcpu) || is_guest_mode(vcpu))
3606 guest_cr3 = kvm_read_cr3(vcpu);
3607 else
3608 guest_cr3 = vcpu->kvm->arch.ept_identity_map_addr;
Marcelo Tosatti7c93be42009-10-26 16:48:33 -02003609 ept_load_pdptrs(vcpu);
Sheng Yang14394422008-04-28 12:24:45 +08003610 }
3611
Sheng Yang2384d2b2008-01-17 15:14:33 +08003612 vmx_flush_tlb(vcpu);
Sheng Yang14394422008-04-28 12:24:45 +08003613 vmcs_writel(GUEST_CR3, guest_cr3);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003614}
3615
Nadav Har'El5e1746d2011-05-25 23:03:24 +03003616static int vmx_set_cr4(struct kvm_vcpu *vcpu, unsigned long cr4)
Avi Kivity6aa8b732006-12-10 02:21:36 -08003617{
Ben Serebrin085e68e2015-04-16 11:58:05 -07003618 /*
3619 * Pass through host's Machine Check Enable value to hw_cr4, which
3620 * is in force while we are in guest mode. Do not let guests control
3621 * this bit, even if host CR4.MCE == 0.
3622 */
3623 unsigned long hw_cr4 =
3624 (cr4_read_shadow() & X86_CR4_MCE) |
3625 (cr4 & ~X86_CR4_MCE) |
3626 (to_vmx(vcpu)->rmode.vm86_active ?
3627 KVM_RMODE_VM_CR4_ALWAYS_ON : KVM_PMODE_VM_CR4_ALWAYS_ON);
Sheng Yang14394422008-04-28 12:24:45 +08003628
Nadav Har'El5e1746d2011-05-25 23:03:24 +03003629 if (cr4 & X86_CR4_VMXE) {
3630 /*
3631 * To use VMXON (and later other VMX instructions), a guest
3632 * must first be able to turn on cr4.VMXE (see handle_vmon()).
3633 * So basically the check on whether to allow nested VMX
3634 * is here.
3635 */
3636 if (!nested_vmx_allowed(vcpu))
3637 return 1;
Jan Kiszka1a0d74e2013-03-07 14:08:07 +01003638 }
3639 if (to_vmx(vcpu)->nested.vmxon &&
3640 ((cr4 & VMXON_CR4_ALWAYSON) != VMXON_CR4_ALWAYSON))
Nadav Har'El5e1746d2011-05-25 23:03:24 +03003641 return 1;
3642
Zhang Xiantaoad312c72007-12-13 23:50:52 +08003643 vcpu->arch.cr4 = cr4;
Avi Kivitybc230082009-12-08 12:14:42 +02003644 if (enable_ept) {
3645 if (!is_paging(vcpu)) {
3646 hw_cr4 &= ~X86_CR4_PAE;
3647 hw_cr4 |= X86_CR4_PSE;
Dongxiao Xuc08800a2013-02-04 11:50:43 +08003648 /*
Feng Wue1e746b2014-04-01 17:46:35 +08003649 * SMEP/SMAP is disabled if CPU is in non-paging mode
3650 * in hardware. However KVM always uses paging mode to
Dongxiao Xuc08800a2013-02-04 11:50:43 +08003651 * emulate guest non-paging mode with TDP.
Feng Wue1e746b2014-04-01 17:46:35 +08003652 * To emulate this behavior, SMEP/SMAP needs to be
3653 * manually disabled when guest switches to non-paging
3654 * mode.
Dongxiao Xuc08800a2013-02-04 11:50:43 +08003655 */
Feng Wue1e746b2014-04-01 17:46:35 +08003656 hw_cr4 &= ~(X86_CR4_SMEP | X86_CR4_SMAP);
Avi Kivitybc230082009-12-08 12:14:42 +02003657 } else if (!(cr4 & X86_CR4_PAE)) {
3658 hw_cr4 &= ~X86_CR4_PAE;
3659 }
3660 }
Sheng Yang14394422008-04-28 12:24:45 +08003661
3662 vmcs_writel(CR4_READ_SHADOW, cr4);
3663 vmcs_writel(GUEST_CR4, hw_cr4);
Nadav Har'El5e1746d2011-05-25 23:03:24 +03003664 return 0;
Avi Kivity6aa8b732006-12-10 02:21:36 -08003665}
3666
Avi Kivity6aa8b732006-12-10 02:21:36 -08003667static void vmx_get_segment(struct kvm_vcpu *vcpu,
3668 struct kvm_segment *var, int seg)
3669{
Avi Kivitya9179492011-01-03 14:28:52 +02003670 struct vcpu_vmx *vmx = to_vmx(vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003671 u32 ar;
3672
Gleb Natapovc6ad11532012-12-12 19:10:51 +02003673 if (vmx->rmode.vm86_active && seg != VCPU_SREG_LDTR) {
Avi Kivityf5f7b2f2012-08-21 17:07:00 +03003674 *var = vmx->rmode.segs[seg];
Avi Kivitya9179492011-01-03 14:28:52 +02003675 if (seg == VCPU_SREG_TR
Avi Kivity2fb92db2011-04-27 19:42:18 +03003676 || var->selector == vmx_read_guest_seg_selector(vmx, seg))
Avi Kivityf5f7b2f2012-08-21 17:07:00 +03003677 return;
Avi Kivity1390a282012-08-21 17:07:08 +03003678 var->base = vmx_read_guest_seg_base(vmx, seg);
3679 var->selector = vmx_read_guest_seg_selector(vmx, seg);
3680 return;
Avi Kivitya9179492011-01-03 14:28:52 +02003681 }
Avi Kivity2fb92db2011-04-27 19:42:18 +03003682 var->base = vmx_read_guest_seg_base(vmx, seg);
3683 var->limit = vmx_read_guest_seg_limit(vmx, seg);
3684 var->selector = vmx_read_guest_seg_selector(vmx, seg);
3685 ar = vmx_read_guest_seg_ar(vmx, seg);
Gleb Natapov03617c12013-06-28 13:17:18 +03003686 var->unusable = (ar >> 16) & 1;
Avi Kivity6aa8b732006-12-10 02:21:36 -08003687 var->type = ar & 15;
3688 var->s = (ar >> 4) & 1;
3689 var->dpl = (ar >> 5) & 3;
Gleb Natapov03617c12013-06-28 13:17:18 +03003690 /*
3691 * Some userspaces do not preserve unusable property. Since usable
3692 * segment has to be present according to VMX spec we can use present
3693 * property to amend userspace bug by making unusable segment always
3694 * nonpresent. vmx_segment_access_rights() already marks nonpresent
3695 * segment as unusable.
3696 */
3697 var->present = !var->unusable;
Avi Kivity6aa8b732006-12-10 02:21:36 -08003698 var->avl = (ar >> 12) & 1;
3699 var->l = (ar >> 13) & 1;
3700 var->db = (ar >> 14) & 1;
3701 var->g = (ar >> 15) & 1;
Avi Kivity6aa8b732006-12-10 02:21:36 -08003702}
3703
Avi Kivitya9179492011-01-03 14:28:52 +02003704static u64 vmx_get_segment_base(struct kvm_vcpu *vcpu, int seg)
3705{
Avi Kivitya9179492011-01-03 14:28:52 +02003706 struct kvm_segment s;
3707
3708 if (to_vmx(vcpu)->rmode.vm86_active) {
3709 vmx_get_segment(vcpu, &s, seg);
3710 return s.base;
3711 }
Avi Kivity2fb92db2011-04-27 19:42:18 +03003712 return vmx_read_guest_seg_base(to_vmx(vcpu), seg);
Avi Kivitya9179492011-01-03 14:28:52 +02003713}
3714
Marcelo Tosattib09408d2013-01-07 19:27:06 -02003715static int vmx_get_cpl(struct kvm_vcpu *vcpu)
Izik Eidus2e4d2652008-03-24 19:38:34 +02003716{
Marcelo Tosattib09408d2013-01-07 19:27:06 -02003717 struct vcpu_vmx *vmx = to_vmx(vcpu);
3718
Paolo Bonziniae9fedc2014-05-14 09:39:49 +02003719 if (unlikely(vmx->rmode.vm86_active))
Izik Eidus2e4d2652008-03-24 19:38:34 +02003720 return 0;
Paolo Bonziniae9fedc2014-05-14 09:39:49 +02003721 else {
3722 int ar = vmx_read_guest_seg_ar(vmx, VCPU_SREG_SS);
Andy Lutomirski4d283ec2015-08-13 13:18:48 -07003723 return VMX_AR_DPL(ar);
Avi Kivity69c73022011-03-07 15:26:44 +02003724 }
Avi Kivity69c73022011-03-07 15:26:44 +02003725}
3726
Avi Kivity653e3102007-05-07 10:55:37 +03003727static u32 vmx_segment_access_rights(struct kvm_segment *var)
Avi Kivity6aa8b732006-12-10 02:21:36 -08003728{
Avi Kivity6aa8b732006-12-10 02:21:36 -08003729 u32 ar;
3730
Avi Kivityf0495f92012-06-07 17:06:10 +03003731 if (var->unusable || !var->present)
Avi Kivity6aa8b732006-12-10 02:21:36 -08003732 ar = 1 << 16;
3733 else {
3734 ar = var->type & 15;
3735 ar |= (var->s & 1) << 4;
3736 ar |= (var->dpl & 3) << 5;
3737 ar |= (var->present & 1) << 7;
3738 ar |= (var->avl & 1) << 12;
3739 ar |= (var->l & 1) << 13;
3740 ar |= (var->db & 1) << 14;
3741 ar |= (var->g & 1) << 15;
3742 }
Avi Kivity653e3102007-05-07 10:55:37 +03003743
3744 return ar;
3745}
3746
3747static void vmx_set_segment(struct kvm_vcpu *vcpu,
3748 struct kvm_segment *var, int seg)
3749{
Avi Kivity7ffd92c2009-06-09 14:10:45 +03003750 struct vcpu_vmx *vmx = to_vmx(vcpu);
Mathias Krause772e0312012-08-30 01:30:19 +02003751 const struct kvm_vmx_segment_field *sf = &kvm_vmx_segment_fields[seg];
Avi Kivity653e3102007-05-07 10:55:37 +03003752
Avi Kivity2fb92db2011-04-27 19:42:18 +03003753 vmx_segment_cache_clear(vmx);
3754
Gleb Natapov1ecd50a2012-12-12 19:10:54 +02003755 if (vmx->rmode.vm86_active && seg != VCPU_SREG_LDTR) {
3756 vmx->rmode.segs[seg] = *var;
3757 if (seg == VCPU_SREG_TR)
3758 vmcs_write16(sf->selector, var->selector);
3759 else if (var->s)
3760 fix_rmode_seg(seg, &vmx->rmode.segs[seg]);
Gleb Natapovd99e4152012-12-20 16:57:45 +02003761 goto out;
Avi Kivity653e3102007-05-07 10:55:37 +03003762 }
Gleb Natapov1ecd50a2012-12-12 19:10:54 +02003763
Avi Kivity653e3102007-05-07 10:55:37 +03003764 vmcs_writel(sf->base, var->base);
3765 vmcs_write32(sf->limit, var->limit);
3766 vmcs_write16(sf->selector, var->selector);
Nitin A Kamble3a624e22009-06-08 11:34:16 -07003767
3768 /*
3769 * Fix the "Accessed" bit in AR field of segment registers for older
3770 * qemu binaries.
3771 * IA32 arch specifies that at the time of processor reset the
3772 * "Accessed" bit in the AR field of segment registers is 1. And qemu
Guo Chao0fa06072012-06-28 15:16:19 +08003773 * is setting it to 0 in the userland code. This causes invalid guest
Nitin A Kamble3a624e22009-06-08 11:34:16 -07003774 * state vmexit when "unrestricted guest" mode is turned on.
3775 * Fix for this setup issue in cpu_reset is being pushed in the qemu
3776 * tree. Newer qemu binaries with that qemu fix would not need this
3777 * kvm hack.
3778 */
3779 if (enable_unrestricted_guest && (seg != VCPU_SREG_LDTR))
Gleb Natapovf924d662012-12-12 19:10:55 +02003780 var->type |= 0x1; /* Accessed */
Nitin A Kamble3a624e22009-06-08 11:34:16 -07003781
Gleb Natapovf924d662012-12-12 19:10:55 +02003782 vmcs_write32(sf->ar_bytes, vmx_segment_access_rights(var));
Gleb Natapovd99e4152012-12-20 16:57:45 +02003783
3784out:
Paolo Bonzini98eb2f82014-03-27 09:51:52 +01003785 vmx->emulation_required = emulation_required(vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003786}
3787
Avi Kivity6aa8b732006-12-10 02:21:36 -08003788static void vmx_get_cs_db_l_bits(struct kvm_vcpu *vcpu, int *db, int *l)
3789{
Avi Kivity2fb92db2011-04-27 19:42:18 +03003790 u32 ar = vmx_read_guest_seg_ar(to_vmx(vcpu), VCPU_SREG_CS);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003791
3792 *db = (ar >> 14) & 1;
3793 *l = (ar >> 13) & 1;
3794}
3795
Gleb Natapov89a27f42010-02-16 10:51:48 +02003796static void vmx_get_idt(struct kvm_vcpu *vcpu, struct desc_ptr *dt)
Avi Kivity6aa8b732006-12-10 02:21:36 -08003797{
Gleb Natapov89a27f42010-02-16 10:51:48 +02003798 dt->size = vmcs_read32(GUEST_IDTR_LIMIT);
3799 dt->address = vmcs_readl(GUEST_IDTR_BASE);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003800}
3801
Gleb Natapov89a27f42010-02-16 10:51:48 +02003802static void vmx_set_idt(struct kvm_vcpu *vcpu, struct desc_ptr *dt)
Avi Kivity6aa8b732006-12-10 02:21:36 -08003803{
Gleb Natapov89a27f42010-02-16 10:51:48 +02003804 vmcs_write32(GUEST_IDTR_LIMIT, dt->size);
3805 vmcs_writel(GUEST_IDTR_BASE, dt->address);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003806}
3807
Gleb Natapov89a27f42010-02-16 10:51:48 +02003808static void vmx_get_gdt(struct kvm_vcpu *vcpu, struct desc_ptr *dt)
Avi Kivity6aa8b732006-12-10 02:21:36 -08003809{
Gleb Natapov89a27f42010-02-16 10:51:48 +02003810 dt->size = vmcs_read32(GUEST_GDTR_LIMIT);
3811 dt->address = vmcs_readl(GUEST_GDTR_BASE);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003812}
3813
Gleb Natapov89a27f42010-02-16 10:51:48 +02003814static void vmx_set_gdt(struct kvm_vcpu *vcpu, struct desc_ptr *dt)
Avi Kivity6aa8b732006-12-10 02:21:36 -08003815{
Gleb Natapov89a27f42010-02-16 10:51:48 +02003816 vmcs_write32(GUEST_GDTR_LIMIT, dt->size);
3817 vmcs_writel(GUEST_GDTR_BASE, dt->address);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003818}
3819
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03003820static bool rmode_segment_valid(struct kvm_vcpu *vcpu, int seg)
3821{
3822 struct kvm_segment var;
3823 u32 ar;
3824
3825 vmx_get_segment(vcpu, &var, seg);
Gleb Natapov07f42f52012-12-12 19:10:49 +02003826 var.dpl = 0x3;
Gleb Natapov0647f4a2012-12-12 19:10:50 +02003827 if (seg == VCPU_SREG_CS)
3828 var.type = 0x3;
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03003829 ar = vmx_segment_access_rights(&var);
3830
3831 if (var.base != (var.selector << 4))
3832 return false;
Gleb Natapov89efbed2012-12-20 16:57:44 +02003833 if (var.limit != 0xffff)
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03003834 return false;
Gleb Natapov07f42f52012-12-12 19:10:49 +02003835 if (ar != 0xf3)
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03003836 return false;
3837
3838 return true;
3839}
3840
3841static bool code_segment_valid(struct kvm_vcpu *vcpu)
3842{
3843 struct kvm_segment cs;
3844 unsigned int cs_rpl;
3845
3846 vmx_get_segment(vcpu, &cs, VCPU_SREG_CS);
Nadav Amitb32a9912015-03-29 16:33:04 +03003847 cs_rpl = cs.selector & SEGMENT_RPL_MASK;
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03003848
Avi Kivity1872a3f2009-01-04 23:26:52 +02003849 if (cs.unusable)
3850 return false;
Andy Lutomirski4d283ec2015-08-13 13:18:48 -07003851 if (~cs.type & (VMX_AR_TYPE_CODE_MASK|VMX_AR_TYPE_ACCESSES_MASK))
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03003852 return false;
3853 if (!cs.s)
3854 return false;
Andy Lutomirski4d283ec2015-08-13 13:18:48 -07003855 if (cs.type & VMX_AR_TYPE_WRITEABLE_MASK) {
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03003856 if (cs.dpl > cs_rpl)
3857 return false;
Avi Kivity1872a3f2009-01-04 23:26:52 +02003858 } else {
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03003859 if (cs.dpl != cs_rpl)
3860 return false;
3861 }
3862 if (!cs.present)
3863 return false;
3864
3865 /* TODO: Add Reserved field check, this'll require a new member in the kvm_segment_field structure */
3866 return true;
3867}
3868
3869static bool stack_segment_valid(struct kvm_vcpu *vcpu)
3870{
3871 struct kvm_segment ss;
3872 unsigned int ss_rpl;
3873
3874 vmx_get_segment(vcpu, &ss, VCPU_SREG_SS);
Nadav Amitb32a9912015-03-29 16:33:04 +03003875 ss_rpl = ss.selector & SEGMENT_RPL_MASK;
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03003876
Avi Kivity1872a3f2009-01-04 23:26:52 +02003877 if (ss.unusable)
3878 return true;
3879 if (ss.type != 3 && ss.type != 7)
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03003880 return false;
3881 if (!ss.s)
3882 return false;
3883 if (ss.dpl != ss_rpl) /* DPL != RPL */
3884 return false;
3885 if (!ss.present)
3886 return false;
3887
3888 return true;
3889}
3890
3891static bool data_segment_valid(struct kvm_vcpu *vcpu, int seg)
3892{
3893 struct kvm_segment var;
3894 unsigned int rpl;
3895
3896 vmx_get_segment(vcpu, &var, seg);
Nadav Amitb32a9912015-03-29 16:33:04 +03003897 rpl = var.selector & SEGMENT_RPL_MASK;
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03003898
Avi Kivity1872a3f2009-01-04 23:26:52 +02003899 if (var.unusable)
3900 return true;
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03003901 if (!var.s)
3902 return false;
3903 if (!var.present)
3904 return false;
Andy Lutomirski4d283ec2015-08-13 13:18:48 -07003905 if (~var.type & (VMX_AR_TYPE_CODE_MASK|VMX_AR_TYPE_WRITEABLE_MASK)) {
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03003906 if (var.dpl < rpl) /* DPL < RPL */
3907 return false;
3908 }
3909
3910 /* TODO: Add other members to kvm_segment_field to allow checking for other access
3911 * rights flags
3912 */
3913 return true;
3914}
3915
3916static bool tr_valid(struct kvm_vcpu *vcpu)
3917{
3918 struct kvm_segment tr;
3919
3920 vmx_get_segment(vcpu, &tr, VCPU_SREG_TR);
3921
Avi Kivity1872a3f2009-01-04 23:26:52 +02003922 if (tr.unusable)
3923 return false;
Nadav Amitb32a9912015-03-29 16:33:04 +03003924 if (tr.selector & SEGMENT_TI_MASK) /* TI = 1 */
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03003925 return false;
Avi Kivity1872a3f2009-01-04 23:26:52 +02003926 if (tr.type != 3 && tr.type != 11) /* TODO: Check if guest is in IA32e mode */
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03003927 return false;
3928 if (!tr.present)
3929 return false;
3930
3931 return true;
3932}
3933
3934static bool ldtr_valid(struct kvm_vcpu *vcpu)
3935{
3936 struct kvm_segment ldtr;
3937
3938 vmx_get_segment(vcpu, &ldtr, VCPU_SREG_LDTR);
3939
Avi Kivity1872a3f2009-01-04 23:26:52 +02003940 if (ldtr.unusable)
3941 return true;
Nadav Amitb32a9912015-03-29 16:33:04 +03003942 if (ldtr.selector & SEGMENT_TI_MASK) /* TI = 1 */
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03003943 return false;
3944 if (ldtr.type != 2)
3945 return false;
3946 if (!ldtr.present)
3947 return false;
3948
3949 return true;
3950}
3951
3952static bool cs_ss_rpl_check(struct kvm_vcpu *vcpu)
3953{
3954 struct kvm_segment cs, ss;
3955
3956 vmx_get_segment(vcpu, &cs, VCPU_SREG_CS);
3957 vmx_get_segment(vcpu, &ss, VCPU_SREG_SS);
3958
Nadav Amitb32a9912015-03-29 16:33:04 +03003959 return ((cs.selector & SEGMENT_RPL_MASK) ==
3960 (ss.selector & SEGMENT_RPL_MASK));
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03003961}
3962
3963/*
3964 * Check if guest state is valid. Returns true if valid, false if
3965 * not.
3966 * We assume that registers are always usable
3967 */
3968static bool guest_state_valid(struct kvm_vcpu *vcpu)
3969{
Gleb Natapovc5e97c82013-01-21 15:36:43 +02003970 if (enable_unrestricted_guest)
3971 return true;
3972
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03003973 /* real mode guest state checks */
Gleb Natapovf13882d2013-04-14 16:07:37 +03003974 if (!is_protmode(vcpu) || (vmx_get_rflags(vcpu) & X86_EFLAGS_VM)) {
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03003975 if (!rmode_segment_valid(vcpu, VCPU_SREG_CS))
3976 return false;
3977 if (!rmode_segment_valid(vcpu, VCPU_SREG_SS))
3978 return false;
3979 if (!rmode_segment_valid(vcpu, VCPU_SREG_DS))
3980 return false;
3981 if (!rmode_segment_valid(vcpu, VCPU_SREG_ES))
3982 return false;
3983 if (!rmode_segment_valid(vcpu, VCPU_SREG_FS))
3984 return false;
3985 if (!rmode_segment_valid(vcpu, VCPU_SREG_GS))
3986 return false;
3987 } else {
3988 /* protected mode guest state checks */
3989 if (!cs_ss_rpl_check(vcpu))
3990 return false;
3991 if (!code_segment_valid(vcpu))
3992 return false;
3993 if (!stack_segment_valid(vcpu))
3994 return false;
3995 if (!data_segment_valid(vcpu, VCPU_SREG_DS))
3996 return false;
3997 if (!data_segment_valid(vcpu, VCPU_SREG_ES))
3998 return false;
3999 if (!data_segment_valid(vcpu, VCPU_SREG_FS))
4000 return false;
4001 if (!data_segment_valid(vcpu, VCPU_SREG_GS))
4002 return false;
4003 if (!tr_valid(vcpu))
4004 return false;
4005 if (!ldtr_valid(vcpu))
4006 return false;
4007 }
4008 /* TODO:
4009 * - Add checks on RIP
4010 * - Add checks on RFLAGS
4011 */
4012
4013 return true;
4014}
4015
Mike Dayd77c26f2007-10-08 09:02:08 -04004016static int init_rmode_tss(struct kvm *kvm)
Avi Kivity6aa8b732006-12-10 02:21:36 -08004017{
Xiao Guangrong40dcaa92011-03-09 15:41:04 +08004018 gfn_t fn;
Izik Eidus195aefd2007-10-01 22:14:18 +02004019 u16 data = 0;
Paolo Bonzini1f755a82014-09-16 13:37:40 +02004020 int idx, r;
Avi Kivity6aa8b732006-12-10 02:21:36 -08004021
Xiao Guangrong40dcaa92011-03-09 15:41:04 +08004022 idx = srcu_read_lock(&kvm->srcu);
Jan Kiszka4918c6c2013-03-15 08:38:56 +01004023 fn = kvm->arch.tss_addr >> PAGE_SHIFT;
Izik Eidus195aefd2007-10-01 22:14:18 +02004024 r = kvm_clear_guest_page(kvm, fn, 0, PAGE_SIZE);
4025 if (r < 0)
Marcelo Tosatti10589a42007-12-20 19:18:22 -05004026 goto out;
Izik Eidus195aefd2007-10-01 22:14:18 +02004027 data = TSS_BASE_SIZE + TSS_REDIRECTION_SIZE;
Sheng Yang464d17c2008-08-13 14:10:33 +08004028 r = kvm_write_guest_page(kvm, fn++, &data,
4029 TSS_IOPB_BASE_OFFSET, sizeof(u16));
Izik Eidus195aefd2007-10-01 22:14:18 +02004030 if (r < 0)
Marcelo Tosatti10589a42007-12-20 19:18:22 -05004031 goto out;
Izik Eidus195aefd2007-10-01 22:14:18 +02004032 r = kvm_clear_guest_page(kvm, fn++, 0, PAGE_SIZE);
4033 if (r < 0)
Marcelo Tosatti10589a42007-12-20 19:18:22 -05004034 goto out;
Izik Eidus195aefd2007-10-01 22:14:18 +02004035 r = kvm_clear_guest_page(kvm, fn, 0, PAGE_SIZE);
4036 if (r < 0)
Marcelo Tosatti10589a42007-12-20 19:18:22 -05004037 goto out;
Izik Eidus195aefd2007-10-01 22:14:18 +02004038 data = ~0;
Marcelo Tosatti10589a42007-12-20 19:18:22 -05004039 r = kvm_write_guest_page(kvm, fn, &data,
4040 RMODE_TSS_SIZE - 2 * PAGE_SIZE - 1,
4041 sizeof(u8));
Marcelo Tosatti10589a42007-12-20 19:18:22 -05004042out:
Xiao Guangrong40dcaa92011-03-09 15:41:04 +08004043 srcu_read_unlock(&kvm->srcu, idx);
Paolo Bonzini1f755a82014-09-16 13:37:40 +02004044 return r;
Avi Kivity6aa8b732006-12-10 02:21:36 -08004045}
4046
Sheng Yangb7ebfb02008-04-25 21:44:52 +08004047static int init_rmode_identity_map(struct kvm *kvm)
4048{
Tang Chenf51770e2014-09-16 18:41:59 +08004049 int i, idx, r = 0;
Sheng Yangb7ebfb02008-04-25 21:44:52 +08004050 pfn_t identity_map_pfn;
4051 u32 tmp;
4052
Avi Kivity089d0342009-03-23 18:26:32 +02004053 if (!enable_ept)
Tang Chenf51770e2014-09-16 18:41:59 +08004054 return 0;
Tang Chena255d472014-09-16 18:41:58 +08004055
4056 /* Protect kvm->arch.ept_identity_pagetable_done. */
4057 mutex_lock(&kvm->slots_lock);
4058
Tang Chenf51770e2014-09-16 18:41:59 +08004059 if (likely(kvm->arch.ept_identity_pagetable_done))
Tang Chena255d472014-09-16 18:41:58 +08004060 goto out2;
Tang Chena255d472014-09-16 18:41:58 +08004061
Sheng Yangb927a3c2009-07-21 10:42:48 +08004062 identity_map_pfn = kvm->arch.ept_identity_map_addr >> PAGE_SHIFT;
Tang Chena255d472014-09-16 18:41:58 +08004063
4064 r = alloc_identity_pagetable(kvm);
Tang Chenf51770e2014-09-16 18:41:59 +08004065 if (r < 0)
Tang Chena255d472014-09-16 18:41:58 +08004066 goto out2;
4067
Xiao Guangrong40dcaa92011-03-09 15:41:04 +08004068 idx = srcu_read_lock(&kvm->srcu);
Sheng Yangb7ebfb02008-04-25 21:44:52 +08004069 r = kvm_clear_guest_page(kvm, identity_map_pfn, 0, PAGE_SIZE);
4070 if (r < 0)
4071 goto out;
4072 /* Set up identity-mapping pagetable for EPT in real mode */
4073 for (i = 0; i < PT32_ENT_PER_PAGE; i++) {
4074 tmp = (i << 22) + (_PAGE_PRESENT | _PAGE_RW | _PAGE_USER |
4075 _PAGE_ACCESSED | _PAGE_DIRTY | _PAGE_PSE);
4076 r = kvm_write_guest_page(kvm, identity_map_pfn,
4077 &tmp, i * sizeof(tmp), sizeof(tmp));
4078 if (r < 0)
4079 goto out;
4080 }
4081 kvm->arch.ept_identity_pagetable_done = true;
Tang Chenf51770e2014-09-16 18:41:59 +08004082
Sheng Yangb7ebfb02008-04-25 21:44:52 +08004083out:
Xiao Guangrong40dcaa92011-03-09 15:41:04 +08004084 srcu_read_unlock(&kvm->srcu, idx);
Tang Chena255d472014-09-16 18:41:58 +08004085
4086out2:
4087 mutex_unlock(&kvm->slots_lock);
Tang Chenf51770e2014-09-16 18:41:59 +08004088 return r;
Sheng Yangb7ebfb02008-04-25 21:44:52 +08004089}
4090
Avi Kivity6aa8b732006-12-10 02:21:36 -08004091static void seg_setup(int seg)
4092{
Mathias Krause772e0312012-08-30 01:30:19 +02004093 const struct kvm_vmx_segment_field *sf = &kvm_vmx_segment_fields[seg];
Nitin A Kamble3a624e22009-06-08 11:34:16 -07004094 unsigned int ar;
Avi Kivity6aa8b732006-12-10 02:21:36 -08004095
4096 vmcs_write16(sf->selector, 0);
4097 vmcs_writel(sf->base, 0);
4098 vmcs_write32(sf->limit, 0xffff);
Gleb Natapovd54d07b2012-12-20 16:57:46 +02004099 ar = 0x93;
4100 if (seg == VCPU_SREG_CS)
4101 ar |= 0x08; /* code segment */
Nitin A Kamble3a624e22009-06-08 11:34:16 -07004102
4103 vmcs_write32(sf->ar_bytes, ar);
Avi Kivity6aa8b732006-12-10 02:21:36 -08004104}
4105
Sheng Yangf78e0e22007-10-29 09:40:42 +08004106static int alloc_apic_access_page(struct kvm *kvm)
4107{
Xiao Guangrong44841412012-09-07 14:14:20 +08004108 struct page *page;
Sheng Yangf78e0e22007-10-29 09:40:42 +08004109 struct kvm_userspace_memory_region kvm_userspace_mem;
4110 int r = 0;
4111
Marcelo Tosatti79fac952009-12-23 14:35:26 -02004112 mutex_lock(&kvm->slots_lock);
Tang Chenc24ae0d2014-09-24 15:57:58 +08004113 if (kvm->arch.apic_access_page_done)
Sheng Yangf78e0e22007-10-29 09:40:42 +08004114 goto out;
4115 kvm_userspace_mem.slot = APIC_ACCESS_PAGE_PRIVATE_MEMSLOT;
4116 kvm_userspace_mem.flags = 0;
Tang Chen73a6d942014-09-11 13:38:00 +08004117 kvm_userspace_mem.guest_phys_addr = APIC_DEFAULT_PHYS_BASE;
Sheng Yangf78e0e22007-10-29 09:40:42 +08004118 kvm_userspace_mem.memory_size = PAGE_SIZE;
Paolo Bonzini9da0e4d2015-05-18 13:33:16 +02004119 r = __x86_set_memory_region(kvm, &kvm_userspace_mem);
Sheng Yangf78e0e22007-10-29 09:40:42 +08004120 if (r)
4121 goto out;
Izik Eidus72dc67a2008-02-10 18:04:15 +02004122
Tang Chen73a6d942014-09-11 13:38:00 +08004123 page = gfn_to_page(kvm, APIC_DEFAULT_PHYS_BASE >> PAGE_SHIFT);
Xiao Guangrong44841412012-09-07 14:14:20 +08004124 if (is_error_page(page)) {
4125 r = -EFAULT;
4126 goto out;
4127 }
4128
Tang Chenc24ae0d2014-09-24 15:57:58 +08004129 /*
4130 * Do not pin the page in memory, so that memory hot-unplug
4131 * is able to migrate it.
4132 */
4133 put_page(page);
4134 kvm->arch.apic_access_page_done = true;
Sheng Yangf78e0e22007-10-29 09:40:42 +08004135out:
Marcelo Tosatti79fac952009-12-23 14:35:26 -02004136 mutex_unlock(&kvm->slots_lock);
Sheng Yangf78e0e22007-10-29 09:40:42 +08004137 return r;
4138}
4139
Sheng Yangb7ebfb02008-04-25 21:44:52 +08004140static int alloc_identity_pagetable(struct kvm *kvm)
4141{
Tang Chena255d472014-09-16 18:41:58 +08004142 /* Called with kvm->slots_lock held. */
4143
Sheng Yangb7ebfb02008-04-25 21:44:52 +08004144 struct kvm_userspace_memory_region kvm_userspace_mem;
4145 int r = 0;
4146
Tang Chena255d472014-09-16 18:41:58 +08004147 BUG_ON(kvm->arch.ept_identity_pagetable_done);
4148
Sheng Yangb7ebfb02008-04-25 21:44:52 +08004149 kvm_userspace_mem.slot = IDENTITY_PAGETABLE_PRIVATE_MEMSLOT;
4150 kvm_userspace_mem.flags = 0;
Sheng Yangb927a3c2009-07-21 10:42:48 +08004151 kvm_userspace_mem.guest_phys_addr =
4152 kvm->arch.ept_identity_map_addr;
Sheng Yangb7ebfb02008-04-25 21:44:52 +08004153 kvm_userspace_mem.memory_size = PAGE_SIZE;
Paolo Bonzini9da0e4d2015-05-18 13:33:16 +02004154 r = __x86_set_memory_region(kvm, &kvm_userspace_mem);
Sheng Yangb7ebfb02008-04-25 21:44:52 +08004155
Sheng Yangb7ebfb02008-04-25 21:44:52 +08004156 return r;
4157}
4158
Sheng Yang2384d2b2008-01-17 15:14:33 +08004159static void allocate_vpid(struct vcpu_vmx *vmx)
4160{
4161 int vpid;
4162
4163 vmx->vpid = 0;
Avi Kivity919818a2009-03-23 18:01:29 +02004164 if (!enable_vpid)
Sheng Yang2384d2b2008-01-17 15:14:33 +08004165 return;
4166 spin_lock(&vmx_vpid_lock);
4167 vpid = find_first_zero_bit(vmx_vpid_bitmap, VMX_NR_VPIDS);
4168 if (vpid < VMX_NR_VPIDS) {
4169 vmx->vpid = vpid;
4170 __set_bit(vpid, vmx_vpid_bitmap);
4171 }
4172 spin_unlock(&vmx_vpid_lock);
4173}
4174
Lai Jiangshancdbecfc2010-04-17 16:41:47 +08004175static void free_vpid(struct vcpu_vmx *vmx)
4176{
4177 if (!enable_vpid)
4178 return;
4179 spin_lock(&vmx_vpid_lock);
4180 if (vmx->vpid != 0)
4181 __clear_bit(vmx->vpid, vmx_vpid_bitmap);
4182 spin_unlock(&vmx_vpid_lock);
4183}
4184
Yang Zhang8d146952013-01-25 10:18:50 +08004185#define MSR_TYPE_R 1
4186#define MSR_TYPE_W 2
4187static void __vmx_disable_intercept_for_msr(unsigned long *msr_bitmap,
4188 u32 msr, int type)
Sheng Yang25c5f222008-03-28 13:18:56 +08004189{
Avi Kivity3e7c73e2009-02-24 21:46:19 +02004190 int f = sizeof(unsigned long);
Sheng Yang25c5f222008-03-28 13:18:56 +08004191
4192 if (!cpu_has_vmx_msr_bitmap())
4193 return;
4194
4195 /*
4196 * See Intel PRM Vol. 3, 20.6.9 (MSR-Bitmap Address). Early manuals
4197 * have the write-low and read-high bitmap offsets the wrong way round.
4198 * We can control MSRs 0x00000000-0x00001fff and 0xc0000000-0xc0001fff.
4199 */
Sheng Yang25c5f222008-03-28 13:18:56 +08004200 if (msr <= 0x1fff) {
Yang Zhang8d146952013-01-25 10:18:50 +08004201 if (type & MSR_TYPE_R)
4202 /* read-low */
4203 __clear_bit(msr, msr_bitmap + 0x000 / f);
4204
4205 if (type & MSR_TYPE_W)
4206 /* write-low */
4207 __clear_bit(msr, msr_bitmap + 0x800 / f);
4208
Sheng Yang25c5f222008-03-28 13:18:56 +08004209 } else if ((msr >= 0xc0000000) && (msr <= 0xc0001fff)) {
4210 msr &= 0x1fff;
Yang Zhang8d146952013-01-25 10:18:50 +08004211 if (type & MSR_TYPE_R)
4212 /* read-high */
4213 __clear_bit(msr, msr_bitmap + 0x400 / f);
4214
4215 if (type & MSR_TYPE_W)
4216 /* write-high */
4217 __clear_bit(msr, msr_bitmap + 0xc00 / f);
4218
4219 }
4220}
4221
4222static void __vmx_enable_intercept_for_msr(unsigned long *msr_bitmap,
4223 u32 msr, int type)
4224{
4225 int f = sizeof(unsigned long);
4226
4227 if (!cpu_has_vmx_msr_bitmap())
4228 return;
4229
4230 /*
4231 * See Intel PRM Vol. 3, 20.6.9 (MSR-Bitmap Address). Early manuals
4232 * have the write-low and read-high bitmap offsets the wrong way round.
4233 * We can control MSRs 0x00000000-0x00001fff and 0xc0000000-0xc0001fff.
4234 */
4235 if (msr <= 0x1fff) {
4236 if (type & MSR_TYPE_R)
4237 /* read-low */
4238 __set_bit(msr, msr_bitmap + 0x000 / f);
4239
4240 if (type & MSR_TYPE_W)
4241 /* write-low */
4242 __set_bit(msr, msr_bitmap + 0x800 / f);
4243
4244 } else if ((msr >= 0xc0000000) && (msr <= 0xc0001fff)) {
4245 msr &= 0x1fff;
4246 if (type & MSR_TYPE_R)
4247 /* read-high */
4248 __set_bit(msr, msr_bitmap + 0x400 / f);
4249
4250 if (type & MSR_TYPE_W)
4251 /* write-high */
4252 __set_bit(msr, msr_bitmap + 0xc00 / f);
4253
Sheng Yang25c5f222008-03-28 13:18:56 +08004254 }
Sheng Yang25c5f222008-03-28 13:18:56 +08004255}
4256
Wincy Vanf2b93282015-02-03 23:56:03 +08004257/*
4258 * If a msr is allowed by L0, we should check whether it is allowed by L1.
4259 * The corresponding bit will be cleared unless both of L0 and L1 allow it.
4260 */
4261static void nested_vmx_disable_intercept_for_msr(unsigned long *msr_bitmap_l1,
4262 unsigned long *msr_bitmap_nested,
4263 u32 msr, int type)
4264{
4265 int f = sizeof(unsigned long);
4266
4267 if (!cpu_has_vmx_msr_bitmap()) {
4268 WARN_ON(1);
4269 return;
4270 }
4271
4272 /*
4273 * See Intel PRM Vol. 3, 20.6.9 (MSR-Bitmap Address). Early manuals
4274 * have the write-low and read-high bitmap offsets the wrong way round.
4275 * We can control MSRs 0x00000000-0x00001fff and 0xc0000000-0xc0001fff.
4276 */
4277 if (msr <= 0x1fff) {
4278 if (type & MSR_TYPE_R &&
4279 !test_bit(msr, msr_bitmap_l1 + 0x000 / f))
4280 /* read-low */
4281 __clear_bit(msr, msr_bitmap_nested + 0x000 / f);
4282
4283 if (type & MSR_TYPE_W &&
4284 !test_bit(msr, msr_bitmap_l1 + 0x800 / f))
4285 /* write-low */
4286 __clear_bit(msr, msr_bitmap_nested + 0x800 / f);
4287
4288 } else if ((msr >= 0xc0000000) && (msr <= 0xc0001fff)) {
4289 msr &= 0x1fff;
4290 if (type & MSR_TYPE_R &&
4291 !test_bit(msr, msr_bitmap_l1 + 0x400 / f))
4292 /* read-high */
4293 __clear_bit(msr, msr_bitmap_nested + 0x400 / f);
4294
4295 if (type & MSR_TYPE_W &&
4296 !test_bit(msr, msr_bitmap_l1 + 0xc00 / f))
4297 /* write-high */
4298 __clear_bit(msr, msr_bitmap_nested + 0xc00 / f);
4299
4300 }
4301}
4302
Avi Kivity58972972009-02-24 22:26:47 +02004303static void vmx_disable_intercept_for_msr(u32 msr, bool longmode_only)
4304{
4305 if (!longmode_only)
Yang Zhang8d146952013-01-25 10:18:50 +08004306 __vmx_disable_intercept_for_msr(vmx_msr_bitmap_legacy,
4307 msr, MSR_TYPE_R | MSR_TYPE_W);
4308 __vmx_disable_intercept_for_msr(vmx_msr_bitmap_longmode,
4309 msr, MSR_TYPE_R | MSR_TYPE_W);
4310}
4311
4312static void vmx_enable_intercept_msr_read_x2apic(u32 msr)
4313{
4314 __vmx_enable_intercept_for_msr(vmx_msr_bitmap_legacy_x2apic,
4315 msr, MSR_TYPE_R);
4316 __vmx_enable_intercept_for_msr(vmx_msr_bitmap_longmode_x2apic,
4317 msr, MSR_TYPE_R);
4318}
4319
4320static void vmx_disable_intercept_msr_read_x2apic(u32 msr)
4321{
4322 __vmx_disable_intercept_for_msr(vmx_msr_bitmap_legacy_x2apic,
4323 msr, MSR_TYPE_R);
4324 __vmx_disable_intercept_for_msr(vmx_msr_bitmap_longmode_x2apic,
4325 msr, MSR_TYPE_R);
4326}
4327
4328static void vmx_disable_intercept_msr_write_x2apic(u32 msr)
4329{
4330 __vmx_disable_intercept_for_msr(vmx_msr_bitmap_legacy_x2apic,
4331 msr, MSR_TYPE_W);
4332 __vmx_disable_intercept_for_msr(vmx_msr_bitmap_longmode_x2apic,
4333 msr, MSR_TYPE_W);
Avi Kivity58972972009-02-24 22:26:47 +02004334}
4335
Yang Zhang01e439b2013-04-11 19:25:12 +08004336static int vmx_vm_has_apicv(struct kvm *kvm)
4337{
4338 return enable_apicv && irqchip_in_kernel(kvm);
4339}
4340
Paolo Bonzinid50ab6c2015-07-29 11:49:59 +02004341static int vmx_cpu_uses_apicv(struct kvm_vcpu *vcpu)
4342{
4343 return vmx_vm_has_apicv(vcpu->kvm);
4344}
4345
Wincy Van705699a2015-02-03 23:58:17 +08004346static int vmx_complete_nested_posted_interrupt(struct kvm_vcpu *vcpu)
4347{
4348 struct vcpu_vmx *vmx = to_vmx(vcpu);
4349 int max_irr;
4350 void *vapic_page;
4351 u16 status;
4352
4353 if (vmx->nested.pi_desc &&
4354 vmx->nested.pi_pending) {
4355 vmx->nested.pi_pending = false;
4356 if (!pi_test_and_clear_on(vmx->nested.pi_desc))
4357 return 0;
4358
4359 max_irr = find_last_bit(
4360 (unsigned long *)vmx->nested.pi_desc->pir, 256);
4361
4362 if (max_irr == 256)
4363 return 0;
4364
4365 vapic_page = kmap(vmx->nested.virtual_apic_page);
4366 if (!vapic_page) {
4367 WARN_ON(1);
4368 return -ENOMEM;
4369 }
4370 __kvm_apic_update_irr(vmx->nested.pi_desc->pir, vapic_page);
4371 kunmap(vmx->nested.virtual_apic_page);
4372
4373 status = vmcs_read16(GUEST_INTR_STATUS);
4374 if ((u8)max_irr > ((u8)status & 0xff)) {
4375 status &= ~0xff;
4376 status |= (u8)max_irr;
4377 vmcs_write16(GUEST_INTR_STATUS, status);
4378 }
4379 }
4380 return 0;
4381}
4382
Radim Krčmář21bc8dc2015-02-16 15:36:33 +01004383static inline bool kvm_vcpu_trigger_posted_interrupt(struct kvm_vcpu *vcpu)
4384{
4385#ifdef CONFIG_SMP
4386 if (vcpu->mode == IN_GUEST_MODE) {
4387 apic->send_IPI_mask(get_cpu_mask(vcpu->cpu),
4388 POSTED_INTR_VECTOR);
4389 return true;
4390 }
4391#endif
4392 return false;
4393}
4394
Wincy Van705699a2015-02-03 23:58:17 +08004395static int vmx_deliver_nested_posted_interrupt(struct kvm_vcpu *vcpu,
4396 int vector)
4397{
4398 struct vcpu_vmx *vmx = to_vmx(vcpu);
4399
4400 if (is_guest_mode(vcpu) &&
4401 vector == vmx->nested.posted_intr_nv) {
4402 /* the PIR and ON have been set by L1. */
Radim Krčmář21bc8dc2015-02-16 15:36:33 +01004403 kvm_vcpu_trigger_posted_interrupt(vcpu);
Wincy Van705699a2015-02-03 23:58:17 +08004404 /*
4405 * If a posted intr is not recognized by hardware,
4406 * we will accomplish it in the next vmentry.
4407 */
4408 vmx->nested.pi_pending = true;
4409 kvm_make_request(KVM_REQ_EVENT, vcpu);
4410 return 0;
4411 }
4412 return -1;
4413}
Avi Kivity6aa8b732006-12-10 02:21:36 -08004414/*
Yang Zhanga20ed542013-04-11 19:25:15 +08004415 * Send interrupt to vcpu via posted interrupt way.
4416 * 1. If target vcpu is running(non-root mode), send posted interrupt
4417 * notification to vcpu and hardware will sync PIR to vIRR atomically.
4418 * 2. If target vcpu isn't running(root mode), kick it to pick up the
4419 * interrupt from PIR in next vmentry.
4420 */
4421static void vmx_deliver_posted_interrupt(struct kvm_vcpu *vcpu, int vector)
4422{
4423 struct vcpu_vmx *vmx = to_vmx(vcpu);
4424 int r;
4425
Wincy Van705699a2015-02-03 23:58:17 +08004426 r = vmx_deliver_nested_posted_interrupt(vcpu, vector);
4427 if (!r)
4428 return;
4429
Yang Zhanga20ed542013-04-11 19:25:15 +08004430 if (pi_test_and_set_pir(vector, &vmx->pi_desc))
4431 return;
4432
4433 r = pi_test_and_set_on(&vmx->pi_desc);
4434 kvm_make_request(KVM_REQ_EVENT, vcpu);
Radim Krčmář21bc8dc2015-02-16 15:36:33 +01004435 if (r || !kvm_vcpu_trigger_posted_interrupt(vcpu))
Yang Zhanga20ed542013-04-11 19:25:15 +08004436 kvm_vcpu_kick(vcpu);
4437}
4438
4439static void vmx_sync_pir_to_irr(struct kvm_vcpu *vcpu)
4440{
4441 struct vcpu_vmx *vmx = to_vmx(vcpu);
4442
4443 if (!pi_test_and_clear_on(&vmx->pi_desc))
4444 return;
4445
4446 kvm_apic_update_irr(vcpu, vmx->pi_desc.pir);
4447}
4448
4449static void vmx_sync_pir_to_irr_dummy(struct kvm_vcpu *vcpu)
4450{
4451 return;
4452}
4453
Avi Kivity6aa8b732006-12-10 02:21:36 -08004454/*
Nadav Har'Ela3a8ff82011-05-25 23:09:01 +03004455 * Set up the vmcs's constant host-state fields, i.e., host-state fields that
4456 * will not change in the lifetime of the guest.
4457 * Note that host-state that does change is set elsewhere. E.g., host-state
4458 * that is set differently for each CPU is set in vmx_vcpu_load(), not here.
4459 */
Yang Zhanga547c6d2013-04-11 19:25:10 +08004460static void vmx_set_constant_host_state(struct vcpu_vmx *vmx)
Nadav Har'Ela3a8ff82011-05-25 23:09:01 +03004461{
4462 u32 low32, high32;
4463 unsigned long tmpl;
4464 struct desc_ptr dt;
Andy Lutomirskid974baa2014-10-08 09:02:13 -07004465 unsigned long cr4;
Nadav Har'Ela3a8ff82011-05-25 23:09:01 +03004466
Suresh Siddhab1a74bf2012-09-20 11:01:49 -07004467 vmcs_writel(HOST_CR0, read_cr0() & ~X86_CR0_TS); /* 22.2.3 */
Nadav Har'Ela3a8ff82011-05-25 23:09:01 +03004468 vmcs_writel(HOST_CR3, read_cr3()); /* 22.2.3 FIXME: shadow tables */
4469
Andy Lutomirskid974baa2014-10-08 09:02:13 -07004470 /* Save the most likely value for this task's CR4 in the VMCS. */
Andy Lutomirski1e02ce42014-10-24 15:58:08 -07004471 cr4 = cr4_read_shadow();
Andy Lutomirskid974baa2014-10-08 09:02:13 -07004472 vmcs_writel(HOST_CR4, cr4); /* 22.2.3, 22.2.5 */
4473 vmx->host_state.vmcs_host_cr4 = cr4;
4474
Nadav Har'Ela3a8ff82011-05-25 23:09:01 +03004475 vmcs_write16(HOST_CS_SELECTOR, __KERNEL_CS); /* 22.2.4 */
Avi Kivityb2da15a2012-05-13 19:53:24 +03004476#ifdef CONFIG_X86_64
4477 /*
4478 * Load null selectors, so we can avoid reloading them in
4479 * __vmx_load_host_state(), in case userspace uses the null selectors
4480 * too (the expected case).
4481 */
4482 vmcs_write16(HOST_DS_SELECTOR, 0);
4483 vmcs_write16(HOST_ES_SELECTOR, 0);
4484#else
Nadav Har'Ela3a8ff82011-05-25 23:09:01 +03004485 vmcs_write16(HOST_DS_SELECTOR, __KERNEL_DS); /* 22.2.4 */
4486 vmcs_write16(HOST_ES_SELECTOR, __KERNEL_DS); /* 22.2.4 */
Avi Kivityb2da15a2012-05-13 19:53:24 +03004487#endif
Nadav Har'Ela3a8ff82011-05-25 23:09:01 +03004488 vmcs_write16(HOST_SS_SELECTOR, __KERNEL_DS); /* 22.2.4 */
4489 vmcs_write16(HOST_TR_SELECTOR, GDT_ENTRY_TSS*8); /* 22.2.4 */
4490
4491 native_store_idt(&dt);
4492 vmcs_writel(HOST_IDTR_BASE, dt.address); /* 22.2.4 */
Yang Zhanga547c6d2013-04-11 19:25:10 +08004493 vmx->host_idt_base = dt.address;
Nadav Har'Ela3a8ff82011-05-25 23:09:01 +03004494
Avi Kivity83287ea422012-09-16 15:10:57 +03004495 vmcs_writel(HOST_RIP, vmx_return); /* 22.2.5 */
Nadav Har'Ela3a8ff82011-05-25 23:09:01 +03004496
4497 rdmsr(MSR_IA32_SYSENTER_CS, low32, high32);
4498 vmcs_write32(HOST_IA32_SYSENTER_CS, low32);
4499 rdmsrl(MSR_IA32_SYSENTER_EIP, tmpl);
4500 vmcs_writel(HOST_IA32_SYSENTER_EIP, tmpl); /* 22.2.3 */
4501
4502 if (vmcs_config.vmexit_ctrl & VM_EXIT_LOAD_IA32_PAT) {
4503 rdmsr(MSR_IA32_CR_PAT, low32, high32);
4504 vmcs_write64(HOST_IA32_PAT, low32 | ((u64) high32 << 32));
4505 }
4506}
4507
Nadav Har'Elbf8179a2011-05-25 23:09:31 +03004508static void set_cr4_guest_host_mask(struct vcpu_vmx *vmx)
4509{
4510 vmx->vcpu.arch.cr4_guest_owned_bits = KVM_CR4_GUEST_OWNED_BITS;
4511 if (enable_ept)
4512 vmx->vcpu.arch.cr4_guest_owned_bits |= X86_CR4_PGE;
Nadav Har'Elfe3ef052011-05-25 23:10:02 +03004513 if (is_guest_mode(&vmx->vcpu))
4514 vmx->vcpu.arch.cr4_guest_owned_bits &=
4515 ~get_vmcs12(&vmx->vcpu)->cr4_guest_host_mask;
Nadav Har'Elbf8179a2011-05-25 23:09:31 +03004516 vmcs_writel(CR4_GUEST_HOST_MASK, ~vmx->vcpu.arch.cr4_guest_owned_bits);
4517}
4518
Yang Zhang01e439b2013-04-11 19:25:12 +08004519static u32 vmx_pin_based_exec_ctrl(struct vcpu_vmx *vmx)
4520{
4521 u32 pin_based_exec_ctrl = vmcs_config.pin_based_exec_ctrl;
4522
4523 if (!vmx_vm_has_apicv(vmx->vcpu.kvm))
4524 pin_based_exec_ctrl &= ~PIN_BASED_POSTED_INTR;
4525 return pin_based_exec_ctrl;
4526}
4527
Nadav Har'Elbf8179a2011-05-25 23:09:31 +03004528static u32 vmx_exec_control(struct vcpu_vmx *vmx)
4529{
4530 u32 exec_control = vmcs_config.cpu_based_exec_ctrl;
Paolo Bonzinid16c2932014-02-21 10:36:37 +01004531
4532 if (vmx->vcpu.arch.switch_db_regs & KVM_DEBUGREG_WONT_EXIT)
4533 exec_control &= ~CPU_BASED_MOV_DR_EXITING;
4534
Nadav Har'Elbf8179a2011-05-25 23:09:31 +03004535 if (!vm_need_tpr_shadow(vmx->vcpu.kvm)) {
4536 exec_control &= ~CPU_BASED_TPR_SHADOW;
4537#ifdef CONFIG_X86_64
4538 exec_control |= CPU_BASED_CR8_STORE_EXITING |
4539 CPU_BASED_CR8_LOAD_EXITING;
4540#endif
4541 }
4542 if (!enable_ept)
4543 exec_control |= CPU_BASED_CR3_STORE_EXITING |
4544 CPU_BASED_CR3_LOAD_EXITING |
4545 CPU_BASED_INVLPG_EXITING;
4546 return exec_control;
4547}
4548
4549static u32 vmx_secondary_exec_control(struct vcpu_vmx *vmx)
4550{
4551 u32 exec_control = vmcs_config.cpu_based_2nd_exec_ctrl;
4552 if (!vm_need_virtualize_apic_accesses(vmx->vcpu.kvm))
4553 exec_control &= ~SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES;
4554 if (vmx->vpid == 0)
4555 exec_control &= ~SECONDARY_EXEC_ENABLE_VPID;
4556 if (!enable_ept) {
4557 exec_control &= ~SECONDARY_EXEC_ENABLE_EPT;
4558 enable_unrestricted_guest = 0;
Mao, Junjiead756a12012-07-02 01:18:48 +00004559 /* Enable INVPCID for non-ept guests may cause performance regression. */
4560 exec_control &= ~SECONDARY_EXEC_ENABLE_INVPCID;
Nadav Har'Elbf8179a2011-05-25 23:09:31 +03004561 }
4562 if (!enable_unrestricted_guest)
4563 exec_control &= ~SECONDARY_EXEC_UNRESTRICTED_GUEST;
4564 if (!ple_gap)
4565 exec_control &= ~SECONDARY_EXEC_PAUSE_LOOP_EXITING;
Yang Zhangc7c9c562013-01-25 10:18:51 +08004566 if (!vmx_vm_has_apicv(vmx->vcpu.kvm))
4567 exec_control &= ~(SECONDARY_EXEC_APIC_REGISTER_VIRT |
4568 SECONDARY_EXEC_VIRTUAL_INTR_DELIVERY);
Yang Zhang8d146952013-01-25 10:18:50 +08004569 exec_control &= ~SECONDARY_EXEC_VIRTUALIZE_X2APIC_MODE;
Abel Gordonabc4fc52013-04-18 14:35:25 +03004570 /* SECONDARY_EXEC_SHADOW_VMCS is enabled when L1 executes VMPTRLD
4571 (handle_vmptrld).
4572 We can NOT enable shadow_vmcs here because we don't have yet
4573 a current VMCS12
4574 */
4575 exec_control &= ~SECONDARY_EXEC_SHADOW_VMCS;
Kai Huang843e4332015-01-28 10:54:28 +08004576 /* PML is enabled/disabled in creating/destorying vcpu */
4577 exec_control &= ~SECONDARY_EXEC_ENABLE_PML;
4578
Nadav Har'Elbf8179a2011-05-25 23:09:31 +03004579 return exec_control;
4580}
4581
Xiao Guangrongce88dec2011-07-12 03:33:44 +08004582static void ept_set_mmio_spte_mask(void)
4583{
4584 /*
4585 * EPT Misconfigurations can be generated if the value of bits 2:0
4586 * of an EPT paging-structure entry is 110b (write/execute).
Xiao Guangrong885032b2013-06-07 16:51:23 +08004587 * Also, magic bits (0x3ull << 62) is set to quickly identify mmio
Xiao Guangrongce88dec2011-07-12 03:33:44 +08004588 * spte.
4589 */
Xiao Guangrong885032b2013-06-07 16:51:23 +08004590 kvm_mmu_set_mmio_spte_mask((0x3ull << 62) | 0x6ull);
Xiao Guangrongce88dec2011-07-12 03:33:44 +08004591}
4592
Wanpeng Lif53cd632014-12-02 19:14:58 +08004593#define VMX_XSS_EXIT_BITMAP 0
Nadav Har'Ela3a8ff82011-05-25 23:09:01 +03004594/*
Avi Kivity6aa8b732006-12-10 02:21:36 -08004595 * Sets up the vmcs for emulated real mode.
4596 */
Rusty Russell8b9cf982007-07-30 16:31:43 +10004597static int vmx_vcpu_setup(struct vcpu_vmx *vmx)
Avi Kivity6aa8b732006-12-10 02:21:36 -08004598{
Jan Kiszka2e4ce7f2011-06-01 12:57:30 +02004599#ifdef CONFIG_X86_64
Avi Kivity6aa8b732006-12-10 02:21:36 -08004600 unsigned long a;
Jan Kiszka2e4ce7f2011-06-01 12:57:30 +02004601#endif
Avi Kivity6aa8b732006-12-10 02:21:36 -08004602 int i;
Avi Kivity6aa8b732006-12-10 02:21:36 -08004603
Avi Kivity6aa8b732006-12-10 02:21:36 -08004604 /* I/O */
Avi Kivity3e7c73e2009-02-24 21:46:19 +02004605 vmcs_write64(IO_BITMAP_A, __pa(vmx_io_bitmap_a));
4606 vmcs_write64(IO_BITMAP_B, __pa(vmx_io_bitmap_b));
Avi Kivity6aa8b732006-12-10 02:21:36 -08004607
Abel Gordon4607c2d2013-04-18 14:35:55 +03004608 if (enable_shadow_vmcs) {
4609 vmcs_write64(VMREAD_BITMAP, __pa(vmx_vmread_bitmap));
4610 vmcs_write64(VMWRITE_BITMAP, __pa(vmx_vmwrite_bitmap));
4611 }
Sheng Yang25c5f222008-03-28 13:18:56 +08004612 if (cpu_has_vmx_msr_bitmap())
Avi Kivity58972972009-02-24 22:26:47 +02004613 vmcs_write64(MSR_BITMAP, __pa(vmx_msr_bitmap_legacy));
Sheng Yang25c5f222008-03-28 13:18:56 +08004614
Avi Kivity6aa8b732006-12-10 02:21:36 -08004615 vmcs_write64(VMCS_LINK_POINTER, -1ull); /* 22.3.1.5 */
4616
Avi Kivity6aa8b732006-12-10 02:21:36 -08004617 /* Control */
Yang Zhang01e439b2013-04-11 19:25:12 +08004618 vmcs_write32(PIN_BASED_VM_EXEC_CONTROL, vmx_pin_based_exec_ctrl(vmx));
Yang, Sheng6e5d8652007-09-12 18:03:11 +08004619
Nadav Har'Elbf8179a2011-05-25 23:09:31 +03004620 vmcs_write32(CPU_BASED_VM_EXEC_CONTROL, vmx_exec_control(vmx));
Avi Kivity6aa8b732006-12-10 02:21:36 -08004621
Sheng Yang83ff3b92007-11-21 14:33:25 +08004622 if (cpu_has_secondary_exec_ctrls()) {
Nadav Har'Elbf8179a2011-05-25 23:09:31 +03004623 vmcs_write32(SECONDARY_VM_EXEC_CONTROL,
4624 vmx_secondary_exec_control(vmx));
Sheng Yang83ff3b92007-11-21 14:33:25 +08004625 }
Sheng Yangf78e0e22007-10-29 09:40:42 +08004626
Yang Zhang01e439b2013-04-11 19:25:12 +08004627 if (vmx_vm_has_apicv(vmx->vcpu.kvm)) {
Yang Zhangc7c9c562013-01-25 10:18:51 +08004628 vmcs_write64(EOI_EXIT_BITMAP0, 0);
4629 vmcs_write64(EOI_EXIT_BITMAP1, 0);
4630 vmcs_write64(EOI_EXIT_BITMAP2, 0);
4631 vmcs_write64(EOI_EXIT_BITMAP3, 0);
4632
4633 vmcs_write16(GUEST_INTR_STATUS, 0);
Yang Zhang01e439b2013-04-11 19:25:12 +08004634
4635 vmcs_write64(POSTED_INTR_NV, POSTED_INTR_VECTOR);
4636 vmcs_write64(POSTED_INTR_DESC_ADDR, __pa((&vmx->pi_desc)));
Yang Zhangc7c9c562013-01-25 10:18:51 +08004637 }
4638
Zhai, Edwin4b8d54f2009-10-09 18:03:20 +08004639 if (ple_gap) {
4640 vmcs_write32(PLE_GAP, ple_gap);
Radim Krčmářa7653ec2014-08-21 18:08:07 +02004641 vmx->ple_window = ple_window;
4642 vmx->ple_window_dirty = true;
Zhai, Edwin4b8d54f2009-10-09 18:03:20 +08004643 }
4644
Xiao Guangrongc3707952011-07-12 03:28:04 +08004645 vmcs_write32(PAGE_FAULT_ERROR_CODE_MASK, 0);
4646 vmcs_write32(PAGE_FAULT_ERROR_CODE_MATCH, 0);
Avi Kivity6aa8b732006-12-10 02:21:36 -08004647 vmcs_write32(CR3_TARGET_COUNT, 0); /* 22.2.1 */
4648
Avi Kivity9581d442010-10-19 16:46:55 +02004649 vmcs_write16(HOST_FS_SELECTOR, 0); /* 22.2.4 */
4650 vmcs_write16(HOST_GS_SELECTOR, 0); /* 22.2.4 */
Yang Zhanga547c6d2013-04-11 19:25:10 +08004651 vmx_set_constant_host_state(vmx);
Avi Kivity05b3e0c2006-12-13 00:33:45 -08004652#ifdef CONFIG_X86_64
Avi Kivity6aa8b732006-12-10 02:21:36 -08004653 rdmsrl(MSR_FS_BASE, a);
4654 vmcs_writel(HOST_FS_BASE, a); /* 22.2.4 */
4655 rdmsrl(MSR_GS_BASE, a);
4656 vmcs_writel(HOST_GS_BASE, a); /* 22.2.4 */
4657#else
4658 vmcs_writel(HOST_FS_BASE, 0); /* 22.2.4 */
4659 vmcs_writel(HOST_GS_BASE, 0); /* 22.2.4 */
4660#endif
4661
Eddie Dong2cc51562007-05-21 07:28:09 +03004662 vmcs_write32(VM_EXIT_MSR_STORE_COUNT, 0);
4663 vmcs_write32(VM_EXIT_MSR_LOAD_COUNT, 0);
Avi Kivity61d2ef22010-04-28 16:40:38 +03004664 vmcs_write64(VM_EXIT_MSR_LOAD_ADDR, __pa(vmx->msr_autoload.host));
Eddie Dong2cc51562007-05-21 07:28:09 +03004665 vmcs_write32(VM_ENTRY_MSR_LOAD_COUNT, 0);
Avi Kivity61d2ef22010-04-28 16:40:38 +03004666 vmcs_write64(VM_ENTRY_MSR_LOAD_ADDR, __pa(vmx->msr_autoload.guest));
Avi Kivity6aa8b732006-12-10 02:21:36 -08004667
Radim Krčmář74545702015-04-27 15:11:25 +02004668 if (vmcs_config.vmentry_ctrl & VM_ENTRY_LOAD_IA32_PAT)
4669 vmcs_write64(GUEST_IA32_PAT, vmx->vcpu.arch.pat);
Sheng Yang468d4722008-10-09 16:01:55 +08004670
Paolo Bonzini03916db2014-07-24 14:21:57 +02004671 for (i = 0; i < ARRAY_SIZE(vmx_msr_index); ++i) {
Avi Kivity6aa8b732006-12-10 02:21:36 -08004672 u32 index = vmx_msr_index[i];
4673 u32 data_low, data_high;
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -04004674 int j = vmx->nmsrs;
Avi Kivity6aa8b732006-12-10 02:21:36 -08004675
4676 if (rdmsr_safe(index, &data_low, &data_high) < 0)
4677 continue;
Avi Kivity432bd6c2007-01-31 23:48:13 -08004678 if (wrmsr_safe(index, data_low, data_high) < 0)
4679 continue;
Avi Kivity26bb0982009-09-07 11:14:12 +03004680 vmx->guest_msrs[j].index = i;
4681 vmx->guest_msrs[j].data = 0;
Avi Kivityd5696722009-12-02 12:28:47 +02004682 vmx->guest_msrs[j].mask = -1ull;
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -04004683 ++vmx->nmsrs;
Avi Kivity6aa8b732006-12-10 02:21:36 -08004684 }
Avi Kivity6aa8b732006-12-10 02:21:36 -08004685
Gleb Natapov2961e8762013-11-25 15:37:13 +02004686
4687 vm_exit_controls_init(vmx, vmcs_config.vmexit_ctrl);
Avi Kivity6aa8b732006-12-10 02:21:36 -08004688
4689 /* 22.2.1, 20.8.1 */
Gleb Natapov2961e8762013-11-25 15:37:13 +02004690 vm_entry_controls_init(vmx, vmcs_config.vmentry_ctrl);
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03004691
Avi Kivitye00c8cf2007-10-21 11:00:39 +02004692 vmcs_writel(CR0_GUEST_HOST_MASK, ~0UL);
Nadav Har'Elbf8179a2011-05-25 23:09:31 +03004693 set_cr4_guest_host_mask(vmx);
Avi Kivitye00c8cf2007-10-21 11:00:39 +02004694
Wanpeng Lif53cd632014-12-02 19:14:58 +08004695 if (vmx_xsaves_supported())
4696 vmcs_write64(XSS_EXIT_BITMAP, VMX_XSS_EXIT_BITMAP);
4697
Avi Kivitye00c8cf2007-10-21 11:00:39 +02004698 return 0;
4699}
4700
Nadav Amitd28bc9d2015-04-13 14:34:08 +03004701static void vmx_vcpu_reset(struct kvm_vcpu *vcpu, bool init_event)
Avi Kivitye00c8cf2007-10-21 11:00:39 +02004702{
4703 struct vcpu_vmx *vmx = to_vmx(vcpu);
Jan Kiszka58cb6282014-01-24 16:48:44 +01004704 struct msr_data apic_base_msr;
Nadav Amitd28bc9d2015-04-13 14:34:08 +03004705 u64 cr0;
Avi Kivitye00c8cf2007-10-21 11:00:39 +02004706
Avi Kivity7ffd92c2009-06-09 14:10:45 +03004707 vmx->rmode.vm86_active = 0;
Avi Kivitye00c8cf2007-10-21 11:00:39 +02004708
Jan Kiszka3b86cd92008-09-26 09:30:57 +02004709 vmx->soft_vnmi_blocked = 0;
4710
Zhang Xiantaoad312c72007-12-13 23:50:52 +08004711 vmx->vcpu.arch.regs[VCPU_REGS_RDX] = get_rdx_init_val();
Nadav Amitd28bc9d2015-04-13 14:34:08 +03004712 kvm_set_cr8(vcpu, 0);
4713
4714 if (!init_event) {
4715 apic_base_msr.data = APIC_DEFAULT_PHYS_BASE |
4716 MSR_IA32_APICBASE_ENABLE;
4717 if (kvm_vcpu_is_reset_bsp(vcpu))
4718 apic_base_msr.data |= MSR_IA32_APICBASE_BSP;
4719 apic_base_msr.host_initiated = true;
4720 kvm_set_apic_base(vcpu, &apic_base_msr);
4721 }
Avi Kivitye00c8cf2007-10-21 11:00:39 +02004722
Avi Kivity2fb92db2011-04-27 19:42:18 +03004723 vmx_segment_cache_clear(vmx);
4724
Avi Kivity5706be02008-08-20 15:07:31 +03004725 seg_setup(VCPU_SREG_CS);
Jan Kiszka66450a22013-03-13 12:42:34 +01004726 vmcs_write16(GUEST_CS_SELECTOR, 0xf000);
Paolo Bonzini04b66832013-03-19 16:30:26 +01004727 vmcs_write32(GUEST_CS_BASE, 0xffff0000);
Avi Kivitye00c8cf2007-10-21 11:00:39 +02004728
4729 seg_setup(VCPU_SREG_DS);
4730 seg_setup(VCPU_SREG_ES);
4731 seg_setup(VCPU_SREG_FS);
4732 seg_setup(VCPU_SREG_GS);
4733 seg_setup(VCPU_SREG_SS);
4734
4735 vmcs_write16(GUEST_TR_SELECTOR, 0);
4736 vmcs_writel(GUEST_TR_BASE, 0);
4737 vmcs_write32(GUEST_TR_LIMIT, 0xffff);
4738 vmcs_write32(GUEST_TR_AR_BYTES, 0x008b);
4739
4740 vmcs_write16(GUEST_LDTR_SELECTOR, 0);
4741 vmcs_writel(GUEST_LDTR_BASE, 0);
4742 vmcs_write32(GUEST_LDTR_LIMIT, 0xffff);
4743 vmcs_write32(GUEST_LDTR_AR_BYTES, 0x00082);
4744
Nadav Amitd28bc9d2015-04-13 14:34:08 +03004745 if (!init_event) {
4746 vmcs_write32(GUEST_SYSENTER_CS, 0);
4747 vmcs_writel(GUEST_SYSENTER_ESP, 0);
4748 vmcs_writel(GUEST_SYSENTER_EIP, 0);
4749 vmcs_write64(GUEST_IA32_DEBUGCTL, 0);
4750 }
Avi Kivitye00c8cf2007-10-21 11:00:39 +02004751
4752 vmcs_writel(GUEST_RFLAGS, 0x02);
Jan Kiszka66450a22013-03-13 12:42:34 +01004753 kvm_rip_write(vcpu, 0xfff0);
Avi Kivitye00c8cf2007-10-21 11:00:39 +02004754
Avi Kivitye00c8cf2007-10-21 11:00:39 +02004755 vmcs_writel(GUEST_GDTR_BASE, 0);
4756 vmcs_write32(GUEST_GDTR_LIMIT, 0xffff);
4757
4758 vmcs_writel(GUEST_IDTR_BASE, 0);
4759 vmcs_write32(GUEST_IDTR_LIMIT, 0xffff);
4760
Anthony Liguori443381a2010-12-06 10:53:38 -06004761 vmcs_write32(GUEST_ACTIVITY_STATE, GUEST_ACTIVITY_ACTIVE);
Avi Kivitye00c8cf2007-10-21 11:00:39 +02004762 vmcs_write32(GUEST_INTERRUPTIBILITY_INFO, 0);
4763 vmcs_write32(GUEST_PENDING_DBG_EXCEPTIONS, 0);
4764
Avi Kivitye00c8cf2007-10-21 11:00:39 +02004765 setup_msrs(vmx);
4766
Avi Kivity6aa8b732006-12-10 02:21:36 -08004767 vmcs_write32(VM_ENTRY_INTR_INFO_FIELD, 0); /* 22.2.1 */
4768
Nadav Amitd28bc9d2015-04-13 14:34:08 +03004769 if (cpu_has_vmx_tpr_shadow() && !init_event) {
Sheng Yangf78e0e22007-10-29 09:40:42 +08004770 vmcs_write64(VIRTUAL_APIC_PAGE_ADDR, 0);
Nadav Amitd28bc9d2015-04-13 14:34:08 +03004771 if (vm_need_tpr_shadow(vcpu->kvm))
Sheng Yangf78e0e22007-10-29 09:40:42 +08004772 vmcs_write64(VIRTUAL_APIC_PAGE_ADDR,
Nadav Amitd28bc9d2015-04-13 14:34:08 +03004773 __pa(vcpu->arch.apic->regs));
Sheng Yangf78e0e22007-10-29 09:40:42 +08004774 vmcs_write32(TPR_THRESHOLD, 0);
4775 }
4776
Paolo Bonzinia73896c2014-11-02 07:54:30 +01004777 kvm_make_request(KVM_REQ_APIC_PAGE_RELOAD, vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08004778
Yang Zhang01e439b2013-04-11 19:25:12 +08004779 if (vmx_vm_has_apicv(vcpu->kvm))
4780 memset(&vmx->pi_desc, 0, sizeof(struct pi_desc));
4781
Sheng Yang2384d2b2008-01-17 15:14:33 +08004782 if (vmx->vpid != 0)
4783 vmcs_write16(VIRTUAL_PROCESSOR_ID, vmx->vpid);
4784
Nadav Amitd28bc9d2015-04-13 14:34:08 +03004785 cr0 = X86_CR0_NW | X86_CR0_CD | X86_CR0_ET;
4786 vmx_set_cr0(vcpu, cr0); /* enter rmode */
4787 vmx->vcpu.arch.cr0 = cr0;
4788 vmx_set_cr4(vcpu, 0);
4789 if (!init_event)
4790 vmx_set_efer(vcpu, 0);
4791 vmx_fpu_activate(vcpu);
4792 update_exception_bitmap(vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08004793
Gui Jianfengb9d762f2010-06-07 10:32:29 +08004794 vpid_sync_context(vmx);
Avi Kivity6aa8b732006-12-10 02:21:36 -08004795}
4796
Nadav Har'Elb6f12502011-05-25 23:13:06 +03004797/*
4798 * In nested virtualization, check if L1 asked to exit on external interrupts.
4799 * For most existing hypervisors, this will always return true.
4800 */
4801static bool nested_exit_on_intr(struct kvm_vcpu *vcpu)
4802{
4803 return get_vmcs12(vcpu)->pin_based_vm_exec_control &
4804 PIN_BASED_EXT_INTR_MASK;
4805}
4806
Bandan Das77b0f5d2014-04-19 18:17:45 -04004807/*
4808 * In nested virtualization, check if L1 has set
4809 * VM_EXIT_ACK_INTR_ON_EXIT
4810 */
4811static bool nested_exit_intr_ack_set(struct kvm_vcpu *vcpu)
4812{
4813 return get_vmcs12(vcpu)->vm_exit_controls &
4814 VM_EXIT_ACK_INTR_ON_EXIT;
4815}
4816
Jan Kiszkaea8ceb82013-04-14 21:04:26 +02004817static bool nested_exit_on_nmi(struct kvm_vcpu *vcpu)
4818{
4819 return get_vmcs12(vcpu)->pin_based_vm_exec_control &
4820 PIN_BASED_NMI_EXITING;
4821}
4822
Jan Kiszkac9a79532014-03-07 20:03:15 +01004823static void enable_irq_window(struct kvm_vcpu *vcpu)
Jan Kiszka3b86cd92008-09-26 09:30:57 +02004824{
4825 u32 cpu_based_vm_exec_control;
Jan Kiszka730dca42013-04-28 10:50:52 +02004826
Jan Kiszka3b86cd92008-09-26 09:30:57 +02004827 cpu_based_vm_exec_control = vmcs_read32(CPU_BASED_VM_EXEC_CONTROL);
4828 cpu_based_vm_exec_control |= CPU_BASED_VIRTUAL_INTR_PENDING;
4829 vmcs_write32(CPU_BASED_VM_EXEC_CONTROL, cpu_based_vm_exec_control);
4830}
4831
Jan Kiszkac9a79532014-03-07 20:03:15 +01004832static void enable_nmi_window(struct kvm_vcpu *vcpu)
Jan Kiszka3b86cd92008-09-26 09:30:57 +02004833{
4834 u32 cpu_based_vm_exec_control;
4835
Jan Kiszkac9a79532014-03-07 20:03:15 +01004836 if (!cpu_has_virtual_nmis() ||
4837 vmcs_read32(GUEST_INTERRUPTIBILITY_INFO) & GUEST_INTR_STATE_STI) {
4838 enable_irq_window(vcpu);
4839 return;
4840 }
Jan Kiszka03b28f82013-04-29 16:46:42 +02004841
Jan Kiszka3b86cd92008-09-26 09:30:57 +02004842 cpu_based_vm_exec_control = vmcs_read32(CPU_BASED_VM_EXEC_CONTROL);
4843 cpu_based_vm_exec_control |= CPU_BASED_VIRTUAL_NMI_PENDING;
4844 vmcs_write32(CPU_BASED_VM_EXEC_CONTROL, cpu_based_vm_exec_control);
4845}
4846
Gleb Natapov66fd3f72009-05-11 13:35:50 +03004847static void vmx_inject_irq(struct kvm_vcpu *vcpu)
Eddie Dong85f455f2007-07-06 12:20:49 +03004848{
Avi Kivity9c8cba32007-11-22 11:42:59 +02004849 struct vcpu_vmx *vmx = to_vmx(vcpu);
Gleb Natapov66fd3f72009-05-11 13:35:50 +03004850 uint32_t intr;
4851 int irq = vcpu->arch.interrupt.nr;
Avi Kivity9c8cba32007-11-22 11:42:59 +02004852
Marcelo Tosatti229456f2009-06-17 09:22:14 -03004853 trace_kvm_inj_virq(irq);
Feng (Eric) Liu2714d1d2008-04-10 15:31:10 -04004854
Avi Kivityfa89a812008-09-01 15:57:51 +03004855 ++vcpu->stat.irq_injections;
Avi Kivity7ffd92c2009-06-09 14:10:45 +03004856 if (vmx->rmode.vm86_active) {
Serge E. Hallyn71f98332011-04-13 09:12:54 -05004857 int inc_eip = 0;
4858 if (vcpu->arch.interrupt.soft)
4859 inc_eip = vcpu->arch.event_exit_inst_len;
4860 if (kvm_inject_realmode_interrupt(vcpu, irq, inc_eip) != EMULATE_DONE)
Mohammed Gamala92601b2010-09-19 14:34:07 +02004861 kvm_make_request(KVM_REQ_TRIPLE_FAULT, vcpu);
Eddie Dong85f455f2007-07-06 12:20:49 +03004862 return;
4863 }
Gleb Natapov66fd3f72009-05-11 13:35:50 +03004864 intr = irq | INTR_INFO_VALID_MASK;
4865 if (vcpu->arch.interrupt.soft) {
4866 intr |= INTR_TYPE_SOFT_INTR;
4867 vmcs_write32(VM_ENTRY_INSTRUCTION_LEN,
4868 vmx->vcpu.arch.event_exit_inst_len);
4869 } else
4870 intr |= INTR_TYPE_EXT_INTR;
4871 vmcs_write32(VM_ENTRY_INTR_INFO_FIELD, intr);
Eddie Dong85f455f2007-07-06 12:20:49 +03004872}
4873
Sheng Yangf08864b2008-05-15 18:23:25 +08004874static void vmx_inject_nmi(struct kvm_vcpu *vcpu)
4875{
Jan Kiszka66a5a342008-09-26 09:30:51 +02004876 struct vcpu_vmx *vmx = to_vmx(vcpu);
4877
Nadav Har'El0b6ac342011-05-25 23:13:36 +03004878 if (is_guest_mode(vcpu))
4879 return;
4880
Jan Kiszka3b86cd92008-09-26 09:30:57 +02004881 if (!cpu_has_virtual_nmis()) {
4882 /*
4883 * Tracking the NMI-blocked state in software is built upon
4884 * finding the next open IRQ window. This, in turn, depends on
4885 * well-behaving guests: They have to keep IRQs disabled at
4886 * least as long as the NMI handler runs. Otherwise we may
4887 * cause NMI nesting, maybe breaking the guest. But as this is
4888 * highly unlikely, we can live with the residual risk.
4889 */
4890 vmx->soft_vnmi_blocked = 1;
4891 vmx->vnmi_blocked_time = 0;
4892 }
4893
Jan Kiszka487b3912008-09-26 09:30:56 +02004894 ++vcpu->stat.nmi_injections;
Avi Kivity9d58b932011-03-07 16:52:07 +02004895 vmx->nmi_known_unmasked = false;
Avi Kivity7ffd92c2009-06-09 14:10:45 +03004896 if (vmx->rmode.vm86_active) {
Serge E. Hallyn71f98332011-04-13 09:12:54 -05004897 if (kvm_inject_realmode_interrupt(vcpu, NMI_VECTOR, 0) != EMULATE_DONE)
Mohammed Gamala92601b2010-09-19 14:34:07 +02004898 kvm_make_request(KVM_REQ_TRIPLE_FAULT, vcpu);
Jan Kiszka66a5a342008-09-26 09:30:51 +02004899 return;
4900 }
Sheng Yangf08864b2008-05-15 18:23:25 +08004901 vmcs_write32(VM_ENTRY_INTR_INFO_FIELD,
4902 INTR_TYPE_NMI_INTR | INTR_INFO_VALID_MASK | NMI_VECTOR);
Sheng Yangf08864b2008-05-15 18:23:25 +08004903}
4904
Jan Kiszka3cfc3092009-11-12 01:04:25 +01004905static bool vmx_get_nmi_mask(struct kvm_vcpu *vcpu)
4906{
4907 if (!cpu_has_virtual_nmis())
4908 return to_vmx(vcpu)->soft_vnmi_blocked;
Avi Kivity9d58b932011-03-07 16:52:07 +02004909 if (to_vmx(vcpu)->nmi_known_unmasked)
4910 return false;
Avi Kivityc332c832010-05-04 12:24:12 +03004911 return vmcs_read32(GUEST_INTERRUPTIBILITY_INFO) & GUEST_INTR_STATE_NMI;
Jan Kiszka3cfc3092009-11-12 01:04:25 +01004912}
4913
4914static void vmx_set_nmi_mask(struct kvm_vcpu *vcpu, bool masked)
4915{
4916 struct vcpu_vmx *vmx = to_vmx(vcpu);
4917
4918 if (!cpu_has_virtual_nmis()) {
4919 if (vmx->soft_vnmi_blocked != masked) {
4920 vmx->soft_vnmi_blocked = masked;
4921 vmx->vnmi_blocked_time = 0;
4922 }
4923 } else {
Avi Kivity9d58b932011-03-07 16:52:07 +02004924 vmx->nmi_known_unmasked = !masked;
Jan Kiszka3cfc3092009-11-12 01:04:25 +01004925 if (masked)
4926 vmcs_set_bits(GUEST_INTERRUPTIBILITY_INFO,
4927 GUEST_INTR_STATE_NMI);
4928 else
4929 vmcs_clear_bits(GUEST_INTERRUPTIBILITY_INFO,
4930 GUEST_INTR_STATE_NMI);
4931 }
4932}
4933
Jan Kiszka2505dc92013-04-14 12:12:47 +02004934static int vmx_nmi_allowed(struct kvm_vcpu *vcpu)
4935{
Jan Kiszkab6b8a142014-03-07 20:03:12 +01004936 if (to_vmx(vcpu)->nested.nested_run_pending)
4937 return 0;
Jan Kiszkaea8ceb82013-04-14 21:04:26 +02004938
Jan Kiszka2505dc92013-04-14 12:12:47 +02004939 if (!cpu_has_virtual_nmis() && to_vmx(vcpu)->soft_vnmi_blocked)
4940 return 0;
4941
4942 return !(vmcs_read32(GUEST_INTERRUPTIBILITY_INFO) &
4943 (GUEST_INTR_STATE_MOV_SS | GUEST_INTR_STATE_STI
4944 | GUEST_INTR_STATE_NMI));
4945}
4946
Gleb Natapov78646122009-03-23 12:12:11 +02004947static int vmx_interrupt_allowed(struct kvm_vcpu *vcpu)
4948{
Jan Kiszkab6b8a142014-03-07 20:03:12 +01004949 return (!to_vmx(vcpu)->nested.nested_run_pending &&
4950 vmcs_readl(GUEST_RFLAGS) & X86_EFLAGS_IF) &&
Gleb Natapovc4282df2009-04-21 17:45:07 +03004951 !(vmcs_read32(GUEST_INTERRUPTIBILITY_INFO) &
4952 (GUEST_INTR_STATE_STI | GUEST_INTR_STATE_MOV_SS));
Gleb Natapov78646122009-03-23 12:12:11 +02004953}
4954
Izik Eiduscbc94022007-10-25 00:29:55 +02004955static int vmx_set_tss_addr(struct kvm *kvm, unsigned int addr)
4956{
4957 int ret;
4958 struct kvm_userspace_memory_region tss_mem = {
Sheng Yang6fe63972008-10-16 17:30:58 +08004959 .slot = TSS_PRIVATE_MEMSLOT,
Izik Eiduscbc94022007-10-25 00:29:55 +02004960 .guest_phys_addr = addr,
4961 .memory_size = PAGE_SIZE * 3,
4962 .flags = 0,
4963 };
4964
Paolo Bonzini9da0e4d2015-05-18 13:33:16 +02004965 ret = x86_set_memory_region(kvm, &tss_mem);
Izik Eiduscbc94022007-10-25 00:29:55 +02004966 if (ret)
4967 return ret;
Zhang Xiantaobfc6d222007-12-14 10:20:16 +08004968 kvm->arch.tss_addr = addr;
Paolo Bonzini1f755a82014-09-16 13:37:40 +02004969 return init_rmode_tss(kvm);
Izik Eiduscbc94022007-10-25 00:29:55 +02004970}
4971
Gleb Natapov0ca1b4f2012-12-20 16:57:47 +02004972static bool rmode_exception(struct kvm_vcpu *vcpu, int vec)
Avi Kivity6aa8b732006-12-10 02:21:36 -08004973{
Jan Kiszka77ab6db2008-07-14 12:28:51 +02004974 switch (vec) {
Jan Kiszka77ab6db2008-07-14 12:28:51 +02004975 case BP_VECTOR:
Jan Kiszkac573cd22010-02-23 17:47:53 +01004976 /*
4977 * Update instruction length as we may reinject the exception
4978 * from user space while in guest debugging mode.
4979 */
4980 to_vmx(vcpu)->vcpu.arch.event_exit_inst_len =
4981 vmcs_read32(VM_EXIT_INSTRUCTION_LEN);
Jan Kiszkad0bfb942008-12-15 13:52:10 +01004982 if (vcpu->guest_debug & KVM_GUESTDBG_USE_SW_BP)
Gleb Natapov0ca1b4f2012-12-20 16:57:47 +02004983 return false;
4984 /* fall through */
4985 case DB_VECTOR:
4986 if (vcpu->guest_debug &
4987 (KVM_GUESTDBG_SINGLESTEP | KVM_GUESTDBG_USE_HW_BP))
4988 return false;
Jan Kiszkad0bfb942008-12-15 13:52:10 +01004989 /* fall through */
4990 case DE_VECTOR:
Jan Kiszka77ab6db2008-07-14 12:28:51 +02004991 case OF_VECTOR:
4992 case BR_VECTOR:
4993 case UD_VECTOR:
4994 case DF_VECTOR:
4995 case SS_VECTOR:
4996 case GP_VECTOR:
4997 case MF_VECTOR:
Gleb Natapov0ca1b4f2012-12-20 16:57:47 +02004998 return true;
4999 break;
Jan Kiszka77ab6db2008-07-14 12:28:51 +02005000 }
Gleb Natapov0ca1b4f2012-12-20 16:57:47 +02005001 return false;
5002}
5003
5004static int handle_rmode_exception(struct kvm_vcpu *vcpu,
5005 int vec, u32 err_code)
5006{
5007 /*
5008 * Instruction with address size override prefix opcode 0x67
5009 * Cause the #SS fault with 0 error code in VM86 mode.
5010 */
5011 if (((vec == GP_VECTOR) || (vec == SS_VECTOR)) && err_code == 0) {
5012 if (emulate_instruction(vcpu, 0) == EMULATE_DONE) {
5013 if (vcpu->arch.halt_request) {
5014 vcpu->arch.halt_request = 0;
Joel Schopp5cb56052015-03-02 13:43:31 -06005015 return kvm_vcpu_halt(vcpu);
Gleb Natapov0ca1b4f2012-12-20 16:57:47 +02005016 }
5017 return 1;
5018 }
5019 return 0;
5020 }
5021
5022 /*
5023 * Forward all other exceptions that are valid in real mode.
5024 * FIXME: Breaks guest debugging in real mode, needs to be fixed with
5025 * the required debugging infrastructure rework.
5026 */
5027 kvm_queue_exception(vcpu, vec);
5028 return 1;
Avi Kivity6aa8b732006-12-10 02:21:36 -08005029}
5030
Andi Kleena0861c02009-06-08 17:37:09 +08005031/*
5032 * Trigger machine check on the host. We assume all the MSRs are already set up
5033 * by the CPU and that we still run on the same CPU as the MCE occurred on.
5034 * We pass a fake environment to the machine check handler because we want
5035 * the guest to be always treated like user space, no matter what context
5036 * it used internally.
5037 */
5038static void kvm_machine_check(void)
5039{
5040#if defined(CONFIG_X86_MCE) && defined(CONFIG_X86_64)
5041 struct pt_regs regs = {
5042 .cs = 3, /* Fake ring 3 no matter what the guest ran on */
5043 .flags = X86_EFLAGS_IF,
5044 };
5045
5046 do_machine_check(&regs, 0);
5047#endif
5048}
5049
Avi Kivity851ba692009-08-24 11:10:17 +03005050static int handle_machine_check(struct kvm_vcpu *vcpu)
Andi Kleena0861c02009-06-08 17:37:09 +08005051{
5052 /* already handled by vcpu_run */
5053 return 1;
5054}
5055
Avi Kivity851ba692009-08-24 11:10:17 +03005056static int handle_exception(struct kvm_vcpu *vcpu)
Avi Kivity6aa8b732006-12-10 02:21:36 -08005057{
Avi Kivity1155f762007-11-22 11:30:47 +02005058 struct vcpu_vmx *vmx = to_vmx(vcpu);
Avi Kivity851ba692009-08-24 11:10:17 +03005059 struct kvm_run *kvm_run = vcpu->run;
Jan Kiszkad0bfb942008-12-15 13:52:10 +01005060 u32 intr_info, ex_no, error_code;
Jan Kiszka42dbaa52008-12-15 13:52:10 +01005061 unsigned long cr2, rip, dr6;
Avi Kivity6aa8b732006-12-10 02:21:36 -08005062 u32 vect_info;
5063 enum emulation_result er;
5064
Avi Kivity1155f762007-11-22 11:30:47 +02005065 vect_info = vmx->idt_vectoring_info;
Avi Kivity88786472011-03-07 17:39:45 +02005066 intr_info = vmx->exit_intr_info;
Avi Kivity6aa8b732006-12-10 02:21:36 -08005067
Andi Kleena0861c02009-06-08 17:37:09 +08005068 if (is_machine_check(intr_info))
Avi Kivity851ba692009-08-24 11:10:17 +03005069 return handle_machine_check(vcpu);
Andi Kleena0861c02009-06-08 17:37:09 +08005070
Jan Kiszkae4a41882008-09-26 09:30:46 +02005071 if ((intr_info & INTR_INFO_INTR_TYPE_MASK) == INTR_TYPE_NMI_INTR)
Avi Kivity1b6269d2007-10-09 12:12:19 +02005072 return 1; /* already handled by vmx_vcpu_run() */
Anthony Liguori2ab455c2007-04-27 09:29:49 +03005073
5074 if (is_no_device(intr_info)) {
Avi Kivity5fd86fc2007-05-02 20:40:00 +03005075 vmx_fpu_activate(vcpu);
Anthony Liguori2ab455c2007-04-27 09:29:49 +03005076 return 1;
5077 }
5078
Anthony Liguori7aa81cc2007-09-17 14:57:50 -05005079 if (is_invalid_opcode(intr_info)) {
Jan Kiszkaae1f5762015-03-09 20:56:43 +01005080 if (is_guest_mode(vcpu)) {
5081 kvm_queue_exception(vcpu, UD_VECTOR);
5082 return 1;
5083 }
Andre Przywara51d8b662010-12-21 11:12:02 +01005084 er = emulate_instruction(vcpu, EMULTYPE_TRAP_UD);
Anthony Liguori7aa81cc2007-09-17 14:57:50 -05005085 if (er != EMULATE_DONE)
Avi Kivity7ee5d9402007-11-25 15:22:50 +02005086 kvm_queue_exception(vcpu, UD_VECTOR);
Anthony Liguori7aa81cc2007-09-17 14:57:50 -05005087 return 1;
5088 }
5089
Avi Kivity6aa8b732006-12-10 02:21:36 -08005090 error_code = 0;
Ryan Harper2e113842008-02-11 10:26:38 -06005091 if (intr_info & INTR_INFO_DELIVER_CODE_MASK)
Avi Kivity6aa8b732006-12-10 02:21:36 -08005092 error_code = vmcs_read32(VM_EXIT_INTR_ERROR_CODE);
Xiao Guangrongbf4ca232012-10-17 13:48:06 +08005093
5094 /*
5095 * The #PF with PFEC.RSVD = 1 indicates the guest is accessing
5096 * MMIO, it is better to report an internal error.
5097 * See the comments in vmx_handle_exit.
5098 */
5099 if ((vect_info & VECTORING_INFO_VALID_MASK) &&
5100 !(is_page_fault(intr_info) && !(error_code & PFERR_RSVD_MASK))) {
5101 vcpu->run->exit_reason = KVM_EXIT_INTERNAL_ERROR;
5102 vcpu->run->internal.suberror = KVM_INTERNAL_ERROR_SIMUL_EX;
Radim Krčmář80f0e952015-04-02 21:11:05 +02005103 vcpu->run->internal.ndata = 3;
Xiao Guangrongbf4ca232012-10-17 13:48:06 +08005104 vcpu->run->internal.data[0] = vect_info;
5105 vcpu->run->internal.data[1] = intr_info;
Radim Krčmář80f0e952015-04-02 21:11:05 +02005106 vcpu->run->internal.data[2] = error_code;
Xiao Guangrongbf4ca232012-10-17 13:48:06 +08005107 return 0;
5108 }
5109
Avi Kivity6aa8b732006-12-10 02:21:36 -08005110 if (is_page_fault(intr_info)) {
Sheng Yang14394422008-04-28 12:24:45 +08005111 /* EPT won't cause page fault directly */
Julia Lawallcf3ace72011-08-02 12:34:57 +02005112 BUG_ON(enable_ept);
Avi Kivity6aa8b732006-12-10 02:21:36 -08005113 cr2 = vmcs_readl(EXIT_QUALIFICATION);
Marcelo Tosatti229456f2009-06-17 09:22:14 -03005114 trace_kvm_page_fault(cr2, error_code);
5115
Gleb Natapov3298b752009-05-11 13:35:46 +03005116 if (kvm_event_needs_reinjection(vcpu))
Avi Kivity577bdc42008-07-19 08:57:05 +03005117 kvm_mmu_unprotect_page_virt(vcpu, cr2);
Andre Przywaradc25e892010-12-21 11:12:07 +01005118 return kvm_mmu_page_fault(vcpu, cr2, error_code, NULL, 0);
Avi Kivity6aa8b732006-12-10 02:21:36 -08005119 }
5120
Jan Kiszkad0bfb942008-12-15 13:52:10 +01005121 ex_no = intr_info & INTR_INFO_VECTOR_MASK;
Gleb Natapov0ca1b4f2012-12-20 16:57:47 +02005122
5123 if (vmx->rmode.vm86_active && rmode_exception(vcpu, ex_no))
5124 return handle_rmode_exception(vcpu, ex_no, error_code);
5125
Jan Kiszka42dbaa52008-12-15 13:52:10 +01005126 switch (ex_no) {
5127 case DB_VECTOR:
5128 dr6 = vmcs_readl(EXIT_QUALIFICATION);
5129 if (!(vcpu->guest_debug &
5130 (KVM_GUESTDBG_SINGLESTEP | KVM_GUESTDBG_USE_HW_BP))) {
Jan Kiszka8246bf52014-01-04 18:47:17 +01005131 vcpu->arch.dr6 &= ~15;
Nadav Amit6f43ed02014-07-15 17:37:46 +03005132 vcpu->arch.dr6 |= dr6 | DR6_RTM;
Huw Daviesfd2a4452014-04-16 10:02:51 +01005133 if (!(dr6 & ~DR6_RESERVED)) /* icebp */
5134 skip_emulated_instruction(vcpu);
5135
Jan Kiszka42dbaa52008-12-15 13:52:10 +01005136 kvm_queue_exception(vcpu, DB_VECTOR);
5137 return 1;
5138 }
5139 kvm_run->debug.arch.dr6 = dr6 | DR6_FIXED_1;
5140 kvm_run->debug.arch.dr7 = vmcs_readl(GUEST_DR7);
5141 /* fall through */
5142 case BP_VECTOR:
Jan Kiszkac573cd22010-02-23 17:47:53 +01005143 /*
5144 * Update instruction length as we may reinject #BP from
5145 * user space while in guest debugging mode. Reading it for
5146 * #DB as well causes no harm, it is not used in that case.
5147 */
5148 vmx->vcpu.arch.event_exit_inst_len =
5149 vmcs_read32(VM_EXIT_INSTRUCTION_LEN);
Avi Kivity6aa8b732006-12-10 02:21:36 -08005150 kvm_run->exit_reason = KVM_EXIT_DEBUG;
Avi Kivity0a434bb2011-04-28 15:59:33 +03005151 rip = kvm_rip_read(vcpu);
Jan Kiszkad0bfb942008-12-15 13:52:10 +01005152 kvm_run->debug.arch.pc = vmcs_readl(GUEST_CS_BASE) + rip;
5153 kvm_run->debug.arch.exception = ex_no;
Jan Kiszka42dbaa52008-12-15 13:52:10 +01005154 break;
5155 default:
Jan Kiszkad0bfb942008-12-15 13:52:10 +01005156 kvm_run->exit_reason = KVM_EXIT_EXCEPTION;
5157 kvm_run->ex.exception = ex_no;
5158 kvm_run->ex.error_code = error_code;
Jan Kiszka42dbaa52008-12-15 13:52:10 +01005159 break;
Avi Kivity6aa8b732006-12-10 02:21:36 -08005160 }
Avi Kivity6aa8b732006-12-10 02:21:36 -08005161 return 0;
5162}
5163
Avi Kivity851ba692009-08-24 11:10:17 +03005164static int handle_external_interrupt(struct kvm_vcpu *vcpu)
Avi Kivity6aa8b732006-12-10 02:21:36 -08005165{
Avi Kivity1165f5f2007-04-19 17:27:43 +03005166 ++vcpu->stat.irq_exits;
Avi Kivity6aa8b732006-12-10 02:21:36 -08005167 return 1;
5168}
5169
Avi Kivity851ba692009-08-24 11:10:17 +03005170static int handle_triple_fault(struct kvm_vcpu *vcpu)
Avi Kivity988ad742007-02-12 00:54:36 -08005171{
Avi Kivity851ba692009-08-24 11:10:17 +03005172 vcpu->run->exit_reason = KVM_EXIT_SHUTDOWN;
Avi Kivity988ad742007-02-12 00:54:36 -08005173 return 0;
5174}
Avi Kivity6aa8b732006-12-10 02:21:36 -08005175
Avi Kivity851ba692009-08-24 11:10:17 +03005176static int handle_io(struct kvm_vcpu *vcpu)
Avi Kivity6aa8b732006-12-10 02:21:36 -08005177{
He, Qingbfdaab02007-09-12 14:18:28 +08005178 unsigned long exit_qualification;
Jan Kiszka34c33d12009-02-08 13:28:15 +01005179 int size, in, string;
Avi Kivity039576c2007-03-20 12:46:50 +02005180 unsigned port;
Avi Kivity6aa8b732006-12-10 02:21:36 -08005181
He, Qingbfdaab02007-09-12 14:18:28 +08005182 exit_qualification = vmcs_readl(EXIT_QUALIFICATION);
Avi Kivity039576c2007-03-20 12:46:50 +02005183 string = (exit_qualification & 16) != 0;
Laurent Viviere70669a2007-08-05 10:36:40 +03005184 in = (exit_qualification & 8) != 0;
Laurent Viviere70669a2007-08-05 10:36:40 +03005185
Gleb Natapovcf8f70b2010-03-18 15:20:23 +02005186 ++vcpu->stat.io_exits;
5187
5188 if (string || in)
Andre Przywara51d8b662010-12-21 11:12:02 +01005189 return emulate_instruction(vcpu, 0) == EMULATE_DONE;
Gleb Natapovcf8f70b2010-03-18 15:20:23 +02005190
5191 port = exit_qualification >> 16;
5192 size = (exit_qualification & 7) + 1;
Guillaume Thouvenine93f36b2008-10-28 10:51:30 +01005193 skip_emulated_instruction(vcpu);
Gleb Natapovcf8f70b2010-03-18 15:20:23 +02005194
5195 return kvm_fast_pio_out(vcpu, size, port);
Avi Kivity6aa8b732006-12-10 02:21:36 -08005196}
5197
Ingo Molnar102d8322007-02-19 14:37:47 +02005198static void
5199vmx_patch_hypercall(struct kvm_vcpu *vcpu, unsigned char *hypercall)
5200{
5201 /*
5202 * Patch in the VMCALL instruction:
5203 */
5204 hypercall[0] = 0x0f;
5205 hypercall[1] = 0x01;
5206 hypercall[2] = 0xc1;
Ingo Molnar102d8322007-02-19 14:37:47 +02005207}
5208
Wincy Vanb9c237b2015-02-03 23:56:30 +08005209static bool nested_cr0_valid(struct kvm_vcpu *vcpu, unsigned long val)
Jan Kiszka92fbc7b2013-08-08 16:26:33 +02005210{
5211 unsigned long always_on = VMXON_CR0_ALWAYSON;
Wincy Vanb9c237b2015-02-03 23:56:30 +08005212 struct vmcs12 *vmcs12 = get_vmcs12(vcpu);
Jan Kiszka92fbc7b2013-08-08 16:26:33 +02005213
Wincy Vanb9c237b2015-02-03 23:56:30 +08005214 if (to_vmx(vcpu)->nested.nested_vmx_secondary_ctls_high &
Jan Kiszka92fbc7b2013-08-08 16:26:33 +02005215 SECONDARY_EXEC_UNRESTRICTED_GUEST &&
5216 nested_cpu_has2(vmcs12, SECONDARY_EXEC_UNRESTRICTED_GUEST))
5217 always_on &= ~(X86_CR0_PE | X86_CR0_PG);
5218 return (val & always_on) == always_on;
5219}
5220
Guo Chao0fa06072012-06-28 15:16:19 +08005221/* called to set cr0 as appropriate for a mov-to-cr0 exit. */
Nadav Har'Eleeadf9e2011-05-25 23:14:38 +03005222static int handle_set_cr0(struct kvm_vcpu *vcpu, unsigned long val)
5223{
Nadav Har'Eleeadf9e2011-05-25 23:14:38 +03005224 if (is_guest_mode(vcpu)) {
Jan Kiszka1a0d74e2013-03-07 14:08:07 +01005225 struct vmcs12 *vmcs12 = get_vmcs12(vcpu);
5226 unsigned long orig_val = val;
5227
Nadav Har'Eleeadf9e2011-05-25 23:14:38 +03005228 /*
5229 * We get here when L2 changed cr0 in a way that did not change
5230 * any of L1's shadowed bits (see nested_vmx_exit_handled_cr),
Jan Kiszka1a0d74e2013-03-07 14:08:07 +01005231 * but did change L0 shadowed bits. So we first calculate the
5232 * effective cr0 value that L1 would like to write into the
5233 * hardware. It consists of the L2-owned bits from the new
5234 * value combined with the L1-owned bits from L1's guest_cr0.
Nadav Har'Eleeadf9e2011-05-25 23:14:38 +03005235 */
Jan Kiszka1a0d74e2013-03-07 14:08:07 +01005236 val = (val & ~vmcs12->cr0_guest_host_mask) |
5237 (vmcs12->guest_cr0 & vmcs12->cr0_guest_host_mask);
5238
Wincy Vanb9c237b2015-02-03 23:56:30 +08005239 if (!nested_cr0_valid(vcpu, val))
Nadav Har'Eleeadf9e2011-05-25 23:14:38 +03005240 return 1;
Jan Kiszka1a0d74e2013-03-07 14:08:07 +01005241
5242 if (kvm_set_cr0(vcpu, val))
5243 return 1;
5244 vmcs_writel(CR0_READ_SHADOW, orig_val);
Nadav Har'Eleeadf9e2011-05-25 23:14:38 +03005245 return 0;
Jan Kiszka1a0d74e2013-03-07 14:08:07 +01005246 } else {
5247 if (to_vmx(vcpu)->nested.vmxon &&
5248 ((val & VMXON_CR0_ALWAYSON) != VMXON_CR0_ALWAYSON))
5249 return 1;
Nadav Har'Eleeadf9e2011-05-25 23:14:38 +03005250 return kvm_set_cr0(vcpu, val);
Jan Kiszka1a0d74e2013-03-07 14:08:07 +01005251 }
Nadav Har'Eleeadf9e2011-05-25 23:14:38 +03005252}
5253
5254static int handle_set_cr4(struct kvm_vcpu *vcpu, unsigned long val)
5255{
5256 if (is_guest_mode(vcpu)) {
Jan Kiszka1a0d74e2013-03-07 14:08:07 +01005257 struct vmcs12 *vmcs12 = get_vmcs12(vcpu);
5258 unsigned long orig_val = val;
5259
5260 /* analogously to handle_set_cr0 */
5261 val = (val & ~vmcs12->cr4_guest_host_mask) |
5262 (vmcs12->guest_cr4 & vmcs12->cr4_guest_host_mask);
5263 if (kvm_set_cr4(vcpu, val))
Nadav Har'Eleeadf9e2011-05-25 23:14:38 +03005264 return 1;
Jan Kiszka1a0d74e2013-03-07 14:08:07 +01005265 vmcs_writel(CR4_READ_SHADOW, orig_val);
Nadav Har'Eleeadf9e2011-05-25 23:14:38 +03005266 return 0;
5267 } else
5268 return kvm_set_cr4(vcpu, val);
5269}
5270
5271/* called to set cr0 as approriate for clts instruction exit. */
5272static void handle_clts(struct kvm_vcpu *vcpu)
5273{
5274 if (is_guest_mode(vcpu)) {
5275 /*
5276 * We get here when L2 did CLTS, and L1 didn't shadow CR0.TS
5277 * but we did (!fpu_active). We need to keep GUEST_CR0.TS on,
5278 * just pretend it's off (also in arch.cr0 for fpu_activate).
5279 */
5280 vmcs_writel(CR0_READ_SHADOW,
5281 vmcs_readl(CR0_READ_SHADOW) & ~X86_CR0_TS);
5282 vcpu->arch.cr0 &= ~X86_CR0_TS;
5283 } else
5284 vmx_set_cr0(vcpu, kvm_read_cr0_bits(vcpu, ~X86_CR0_TS));
5285}
5286
Avi Kivity851ba692009-08-24 11:10:17 +03005287static int handle_cr(struct kvm_vcpu *vcpu)
Avi Kivity6aa8b732006-12-10 02:21:36 -08005288{
Marcelo Tosatti229456f2009-06-17 09:22:14 -03005289 unsigned long exit_qualification, val;
Avi Kivity6aa8b732006-12-10 02:21:36 -08005290 int cr;
5291 int reg;
Avi Kivity49a9b072010-06-10 17:02:14 +03005292 int err;
Avi Kivity6aa8b732006-12-10 02:21:36 -08005293
He, Qingbfdaab02007-09-12 14:18:28 +08005294 exit_qualification = vmcs_readl(EXIT_QUALIFICATION);
Avi Kivity6aa8b732006-12-10 02:21:36 -08005295 cr = exit_qualification & 15;
5296 reg = (exit_qualification >> 8) & 15;
5297 switch ((exit_qualification >> 4) & 3) {
5298 case 0: /* mov to cr */
Nadav Amit1e32c072014-06-18 17:19:25 +03005299 val = kvm_register_readl(vcpu, reg);
Marcelo Tosatti229456f2009-06-17 09:22:14 -03005300 trace_kvm_cr_write(cr, val);
Avi Kivity6aa8b732006-12-10 02:21:36 -08005301 switch (cr) {
5302 case 0:
Nadav Har'Eleeadf9e2011-05-25 23:14:38 +03005303 err = handle_set_cr0(vcpu, val);
Andre Przywaradb8fcef2010-12-21 11:12:01 +01005304 kvm_complete_insn_gp(vcpu, err);
Avi Kivity6aa8b732006-12-10 02:21:36 -08005305 return 1;
5306 case 3:
Avi Kivity23902182010-06-10 17:02:16 +03005307 err = kvm_set_cr3(vcpu, val);
Andre Przywaradb8fcef2010-12-21 11:12:01 +01005308 kvm_complete_insn_gp(vcpu, err);
Avi Kivity6aa8b732006-12-10 02:21:36 -08005309 return 1;
5310 case 4:
Nadav Har'Eleeadf9e2011-05-25 23:14:38 +03005311 err = handle_set_cr4(vcpu, val);
Andre Przywaradb8fcef2010-12-21 11:12:01 +01005312 kvm_complete_insn_gp(vcpu, err);
Avi Kivity6aa8b732006-12-10 02:21:36 -08005313 return 1;
Gleb Natapov0a5fff192009-04-21 17:45:06 +03005314 case 8: {
5315 u8 cr8_prev = kvm_get_cr8(vcpu);
Nadav Amit1e32c072014-06-18 17:19:25 +03005316 u8 cr8 = (u8)val;
Andre Przywaraeea1cff2010-12-21 11:12:00 +01005317 err = kvm_set_cr8(vcpu, cr8);
Andre Przywaradb8fcef2010-12-21 11:12:01 +01005318 kvm_complete_insn_gp(vcpu, err);
Gleb Natapov0a5fff192009-04-21 17:45:06 +03005319 if (irqchip_in_kernel(vcpu->kvm))
5320 return 1;
5321 if (cr8_prev <= cr8)
5322 return 1;
Avi Kivity851ba692009-08-24 11:10:17 +03005323 vcpu->run->exit_reason = KVM_EXIT_SET_TPR;
Gleb Natapov0a5fff192009-04-21 17:45:06 +03005324 return 0;
5325 }
Peter Senna Tschudin4b8073e2012-09-18 18:36:14 +02005326 }
Avi Kivity6aa8b732006-12-10 02:21:36 -08005327 break;
Anthony Liguori25c4c272007-04-27 09:29:21 +03005328 case 2: /* clts */
Nadav Har'Eleeadf9e2011-05-25 23:14:38 +03005329 handle_clts(vcpu);
Avi Kivity4d4ec082009-12-29 18:07:30 +02005330 trace_kvm_cr_write(0, kvm_read_cr0(vcpu));
Anthony Liguori25c4c272007-04-27 09:29:21 +03005331 skip_emulated_instruction(vcpu);
Avi Kivity6b52d182010-01-21 15:31:47 +02005332 vmx_fpu_activate(vcpu);
Anthony Liguori25c4c272007-04-27 09:29:21 +03005333 return 1;
Avi Kivity6aa8b732006-12-10 02:21:36 -08005334 case 1: /*mov from cr*/
5335 switch (cr) {
5336 case 3:
Avi Kivity9f8fe502010-12-05 17:30:00 +02005337 val = kvm_read_cr3(vcpu);
5338 kvm_register_write(vcpu, reg, val);
5339 trace_kvm_cr_read(cr, val);
Avi Kivity6aa8b732006-12-10 02:21:36 -08005340 skip_emulated_instruction(vcpu);
5341 return 1;
5342 case 8:
Marcelo Tosatti229456f2009-06-17 09:22:14 -03005343 val = kvm_get_cr8(vcpu);
5344 kvm_register_write(vcpu, reg, val);
5345 trace_kvm_cr_read(cr, val);
Avi Kivity6aa8b732006-12-10 02:21:36 -08005346 skip_emulated_instruction(vcpu);
5347 return 1;
5348 }
5349 break;
5350 case 3: /* lmsw */
Avi Kivitya1f83a72009-12-29 17:33:58 +02005351 val = (exit_qualification >> LMSW_SOURCE_DATA_SHIFT) & 0x0f;
Avi Kivity4d4ec082009-12-29 18:07:30 +02005352 trace_kvm_cr_write(0, (kvm_read_cr0(vcpu) & ~0xful) | val);
Avi Kivitya1f83a72009-12-29 17:33:58 +02005353 kvm_lmsw(vcpu, val);
Avi Kivity6aa8b732006-12-10 02:21:36 -08005354
5355 skip_emulated_instruction(vcpu);
5356 return 1;
5357 default:
5358 break;
5359 }
Avi Kivity851ba692009-08-24 11:10:17 +03005360 vcpu->run->exit_reason = 0;
Christoffer Dalla737f252012-06-03 21:17:48 +03005361 vcpu_unimpl(vcpu, "unhandled control register: op %d cr %d\n",
Avi Kivity6aa8b732006-12-10 02:21:36 -08005362 (int)(exit_qualification >> 4) & 3, cr);
5363 return 0;
5364}
5365
Avi Kivity851ba692009-08-24 11:10:17 +03005366static int handle_dr(struct kvm_vcpu *vcpu)
Avi Kivity6aa8b732006-12-10 02:21:36 -08005367{
He, Qingbfdaab02007-09-12 14:18:28 +08005368 unsigned long exit_qualification;
Nadav Amit16f8a6f2014-10-03 01:10:05 +03005369 int dr, dr7, reg;
5370
5371 exit_qualification = vmcs_readl(EXIT_QUALIFICATION);
5372 dr = exit_qualification & DEBUG_REG_ACCESS_NUM;
5373
5374 /* First, if DR does not exist, trigger UD */
5375 if (!kvm_require_dr(vcpu, dr))
5376 return 1;
Avi Kivity6aa8b732006-12-10 02:21:36 -08005377
Jan Kiszkaf2483412010-01-20 18:20:20 +01005378 /* Do not handle if the CPL > 0, will trigger GP on re-entry */
Avi Kivity0a79b002009-09-01 12:03:25 +03005379 if (!kvm_require_cpl(vcpu, 0))
5380 return 1;
Nadav Amit16f8a6f2014-10-03 01:10:05 +03005381 dr7 = vmcs_readl(GUEST_DR7);
5382 if (dr7 & DR7_GD) {
Jan Kiszka42dbaa52008-12-15 13:52:10 +01005383 /*
5384 * As the vm-exit takes precedence over the debug trap, we
5385 * need to emulate the latter, either for the host or the
5386 * guest debugging itself.
5387 */
5388 if (vcpu->guest_debug & KVM_GUESTDBG_USE_HW_BP) {
Avi Kivity851ba692009-08-24 11:10:17 +03005389 vcpu->run->debug.arch.dr6 = vcpu->arch.dr6;
Nadav Amit16f8a6f2014-10-03 01:10:05 +03005390 vcpu->run->debug.arch.dr7 = dr7;
Nadav Amit82b32772014-11-02 11:54:45 +02005391 vcpu->run->debug.arch.pc = kvm_get_linear_rip(vcpu);
Avi Kivity851ba692009-08-24 11:10:17 +03005392 vcpu->run->debug.arch.exception = DB_VECTOR;
5393 vcpu->run->exit_reason = KVM_EXIT_DEBUG;
Jan Kiszka42dbaa52008-12-15 13:52:10 +01005394 return 0;
5395 } else {
Nadav Amit7305eb52014-11-02 11:54:44 +02005396 vcpu->arch.dr6 &= ~15;
Nadav Amit6f43ed02014-07-15 17:37:46 +03005397 vcpu->arch.dr6 |= DR6_BD | DR6_RTM;
Jan Kiszka42dbaa52008-12-15 13:52:10 +01005398 kvm_queue_exception(vcpu, DB_VECTOR);
5399 return 1;
5400 }
5401 }
5402
Paolo Bonzini81908bf2014-02-21 10:32:27 +01005403 if (vcpu->guest_debug == 0) {
5404 u32 cpu_based_vm_exec_control;
5405
5406 cpu_based_vm_exec_control = vmcs_read32(CPU_BASED_VM_EXEC_CONTROL);
5407 cpu_based_vm_exec_control &= ~CPU_BASED_MOV_DR_EXITING;
5408 vmcs_write32(CPU_BASED_VM_EXEC_CONTROL, cpu_based_vm_exec_control);
5409
5410 /*
5411 * No more DR vmexits; force a reload of the debug registers
5412 * and reenter on this instruction. The next vmexit will
5413 * retrieve the full state of the debug registers.
5414 */
5415 vcpu->arch.switch_db_regs |= KVM_DEBUGREG_WONT_EXIT;
5416 return 1;
5417 }
5418
Jan Kiszka42dbaa52008-12-15 13:52:10 +01005419 reg = DEBUG_REG_ACCESS_REG(exit_qualification);
5420 if (exit_qualification & TYPE_MOV_FROM_DR) {
Gleb Natapov020df072010-04-13 10:05:23 +03005421 unsigned long val;
Jan Kiszka4c4d5632013-12-18 19:16:24 +01005422
5423 if (kvm_get_dr(vcpu, dr, &val))
5424 return 1;
5425 kvm_register_write(vcpu, reg, val);
Gleb Natapov020df072010-04-13 10:05:23 +03005426 } else
Nadav Amit57773922014-06-18 17:19:23 +03005427 if (kvm_set_dr(vcpu, dr, kvm_register_readl(vcpu, reg)))
Jan Kiszka4c4d5632013-12-18 19:16:24 +01005428 return 1;
5429
Avi Kivity6aa8b732006-12-10 02:21:36 -08005430 skip_emulated_instruction(vcpu);
5431 return 1;
5432}
5433
Jan Kiszka73aaf249e2014-01-04 18:47:16 +01005434static u64 vmx_get_dr6(struct kvm_vcpu *vcpu)
5435{
5436 return vcpu->arch.dr6;
5437}
5438
5439static void vmx_set_dr6(struct kvm_vcpu *vcpu, unsigned long val)
5440{
5441}
5442
Paolo Bonzini81908bf2014-02-21 10:32:27 +01005443static void vmx_sync_dirty_debug_regs(struct kvm_vcpu *vcpu)
5444{
5445 u32 cpu_based_vm_exec_control;
5446
5447 get_debugreg(vcpu->arch.db[0], 0);
5448 get_debugreg(vcpu->arch.db[1], 1);
5449 get_debugreg(vcpu->arch.db[2], 2);
5450 get_debugreg(vcpu->arch.db[3], 3);
5451 get_debugreg(vcpu->arch.dr6, 6);
5452 vcpu->arch.dr7 = vmcs_readl(GUEST_DR7);
5453
5454 vcpu->arch.switch_db_regs &= ~KVM_DEBUGREG_WONT_EXIT;
5455
5456 cpu_based_vm_exec_control = vmcs_read32(CPU_BASED_VM_EXEC_CONTROL);
5457 cpu_based_vm_exec_control |= CPU_BASED_MOV_DR_EXITING;
5458 vmcs_write32(CPU_BASED_VM_EXEC_CONTROL, cpu_based_vm_exec_control);
5459}
5460
Gleb Natapov020df072010-04-13 10:05:23 +03005461static void vmx_set_dr7(struct kvm_vcpu *vcpu, unsigned long val)
5462{
5463 vmcs_writel(GUEST_DR7, val);
5464}
5465
Avi Kivity851ba692009-08-24 11:10:17 +03005466static int handle_cpuid(struct kvm_vcpu *vcpu)
Avi Kivity6aa8b732006-12-10 02:21:36 -08005467{
Avi Kivity06465c52007-02-28 20:46:53 +02005468 kvm_emulate_cpuid(vcpu);
5469 return 1;
Avi Kivity6aa8b732006-12-10 02:21:36 -08005470}
5471
Avi Kivity851ba692009-08-24 11:10:17 +03005472static int handle_rdmsr(struct kvm_vcpu *vcpu)
Avi Kivity6aa8b732006-12-10 02:21:36 -08005473{
Zhang Xiantaoad312c72007-12-13 23:50:52 +08005474 u32 ecx = vcpu->arch.regs[VCPU_REGS_RCX];
Paolo Bonzini609e36d2015-04-08 15:30:38 +02005475 struct msr_data msr_info;
Avi Kivity6aa8b732006-12-10 02:21:36 -08005476
Paolo Bonzini609e36d2015-04-08 15:30:38 +02005477 msr_info.index = ecx;
5478 msr_info.host_initiated = false;
5479 if (vmx_get_msr(vcpu, &msr_info)) {
Avi Kivity59200272010-01-25 19:47:02 +02005480 trace_kvm_msr_read_ex(ecx);
Avi Kivityc1a5d4f2007-11-25 14:12:03 +02005481 kvm_inject_gp(vcpu, 0);
Avi Kivity6aa8b732006-12-10 02:21:36 -08005482 return 1;
5483 }
5484
Paolo Bonzini609e36d2015-04-08 15:30:38 +02005485 trace_kvm_msr_read(ecx, msr_info.data);
Feng (Eric) Liu2714d1d2008-04-10 15:31:10 -04005486
Avi Kivity6aa8b732006-12-10 02:21:36 -08005487 /* FIXME: handling of bits 32:63 of rax, rdx */
Paolo Bonzini609e36d2015-04-08 15:30:38 +02005488 vcpu->arch.regs[VCPU_REGS_RAX] = msr_info.data & -1u;
5489 vcpu->arch.regs[VCPU_REGS_RDX] = (msr_info.data >> 32) & -1u;
Avi Kivity6aa8b732006-12-10 02:21:36 -08005490 skip_emulated_instruction(vcpu);
5491 return 1;
5492}
5493
Avi Kivity851ba692009-08-24 11:10:17 +03005494static int handle_wrmsr(struct kvm_vcpu *vcpu)
Avi Kivity6aa8b732006-12-10 02:21:36 -08005495{
Will Auld8fe8ab42012-11-29 12:42:12 -08005496 struct msr_data msr;
Zhang Xiantaoad312c72007-12-13 23:50:52 +08005497 u32 ecx = vcpu->arch.regs[VCPU_REGS_RCX];
5498 u64 data = (vcpu->arch.regs[VCPU_REGS_RAX] & -1u)
5499 | ((u64)(vcpu->arch.regs[VCPU_REGS_RDX] & -1u) << 32);
Avi Kivity6aa8b732006-12-10 02:21:36 -08005500
Will Auld8fe8ab42012-11-29 12:42:12 -08005501 msr.data = data;
5502 msr.index = ecx;
5503 msr.host_initiated = false;
Nadav Amit854e8bb2014-09-16 03:24:05 +03005504 if (kvm_set_msr(vcpu, &msr) != 0) {
Avi Kivity59200272010-01-25 19:47:02 +02005505 trace_kvm_msr_write_ex(ecx, data);
Avi Kivityc1a5d4f2007-11-25 14:12:03 +02005506 kvm_inject_gp(vcpu, 0);
Avi Kivity6aa8b732006-12-10 02:21:36 -08005507 return 1;
5508 }
5509
Avi Kivity59200272010-01-25 19:47:02 +02005510 trace_kvm_msr_write(ecx, data);
Avi Kivity6aa8b732006-12-10 02:21:36 -08005511 skip_emulated_instruction(vcpu);
5512 return 1;
5513}
5514
Avi Kivity851ba692009-08-24 11:10:17 +03005515static int handle_tpr_below_threshold(struct kvm_vcpu *vcpu)
Yang, Sheng6e5d8652007-09-12 18:03:11 +08005516{
Avi Kivity3842d132010-07-27 12:30:24 +03005517 kvm_make_request(KVM_REQ_EVENT, vcpu);
Yang, Sheng6e5d8652007-09-12 18:03:11 +08005518 return 1;
5519}
5520
Avi Kivity851ba692009-08-24 11:10:17 +03005521static int handle_interrupt_window(struct kvm_vcpu *vcpu)
Avi Kivity6aa8b732006-12-10 02:21:36 -08005522{
Eddie Dong85f455f2007-07-06 12:20:49 +03005523 u32 cpu_based_vm_exec_control;
5524
5525 /* clear pending irq */
5526 cpu_based_vm_exec_control = vmcs_read32(CPU_BASED_VM_EXEC_CONTROL);
5527 cpu_based_vm_exec_control &= ~CPU_BASED_VIRTUAL_INTR_PENDING;
5528 vmcs_write32(CPU_BASED_VM_EXEC_CONTROL, cpu_based_vm_exec_control);
Feng (Eric) Liu2714d1d2008-04-10 15:31:10 -04005529
Avi Kivity3842d132010-07-27 12:30:24 +03005530 kvm_make_request(KVM_REQ_EVENT, vcpu);
5531
Jan Kiszkaa26bf122008-09-26 09:30:45 +02005532 ++vcpu->stat.irq_window_exits;
Feng (Eric) Liu2714d1d2008-04-10 15:31:10 -04005533
Dor Laorc1150d82007-01-05 16:36:24 -08005534 /*
5535 * If the user space waits to inject interrupts, exit as soon as
5536 * possible
5537 */
Gleb Natapov80618232009-04-21 17:44:56 +03005538 if (!irqchip_in_kernel(vcpu->kvm) &&
Avi Kivity851ba692009-08-24 11:10:17 +03005539 vcpu->run->request_interrupt_window &&
Gleb Natapov80618232009-04-21 17:44:56 +03005540 !kvm_cpu_has_interrupt(vcpu)) {
Avi Kivity851ba692009-08-24 11:10:17 +03005541 vcpu->run->exit_reason = KVM_EXIT_IRQ_WINDOW_OPEN;
Dor Laorc1150d82007-01-05 16:36:24 -08005542 return 0;
5543 }
Avi Kivity6aa8b732006-12-10 02:21:36 -08005544 return 1;
5545}
5546
Avi Kivity851ba692009-08-24 11:10:17 +03005547static int handle_halt(struct kvm_vcpu *vcpu)
Avi Kivity6aa8b732006-12-10 02:21:36 -08005548{
Avi Kivityd3bef152007-06-05 15:53:05 +03005549 return kvm_emulate_halt(vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08005550}
5551
Avi Kivity851ba692009-08-24 11:10:17 +03005552static int handle_vmcall(struct kvm_vcpu *vcpu)
Ingo Molnarc21415e2007-02-19 14:37:47 +02005553{
Anthony Liguori7aa81cc2007-09-17 14:57:50 -05005554 kvm_emulate_hypercall(vcpu);
5555 return 1;
Ingo Molnarc21415e2007-02-19 14:37:47 +02005556}
5557
Gleb Natapovec25d5e2010-11-01 15:35:01 +02005558static int handle_invd(struct kvm_vcpu *vcpu)
5559{
Andre Przywara51d8b662010-12-21 11:12:02 +01005560 return emulate_instruction(vcpu, 0) == EMULATE_DONE;
Gleb Natapovec25d5e2010-11-01 15:35:01 +02005561}
5562
Avi Kivity851ba692009-08-24 11:10:17 +03005563static int handle_invlpg(struct kvm_vcpu *vcpu)
Marcelo Tosattia7052892008-09-23 13:18:35 -03005564{
Sheng Yangf9c617f2009-03-25 10:08:52 +08005565 unsigned long exit_qualification = vmcs_readl(EXIT_QUALIFICATION);
Marcelo Tosattia7052892008-09-23 13:18:35 -03005566
5567 kvm_mmu_invlpg(vcpu, exit_qualification);
5568 skip_emulated_instruction(vcpu);
5569 return 1;
5570}
5571
Avi Kivityfee84b02011-11-10 14:57:25 +02005572static int handle_rdpmc(struct kvm_vcpu *vcpu)
5573{
5574 int err;
5575
5576 err = kvm_rdpmc(vcpu);
5577 kvm_complete_insn_gp(vcpu, err);
5578
5579 return 1;
5580}
5581
Avi Kivity851ba692009-08-24 11:10:17 +03005582static int handle_wbinvd(struct kvm_vcpu *vcpu)
Eddie Donge5edaa02007-11-11 12:28:35 +02005583{
Sheng Yangf5f48ee2010-06-30 12:25:15 +08005584 kvm_emulate_wbinvd(vcpu);
Eddie Donge5edaa02007-11-11 12:28:35 +02005585 return 1;
5586}
5587
Dexuan Cui2acf9232010-06-10 11:27:12 +08005588static int handle_xsetbv(struct kvm_vcpu *vcpu)
5589{
5590 u64 new_bv = kvm_read_edx_eax(vcpu);
5591 u32 index = kvm_register_read(vcpu, VCPU_REGS_RCX);
5592
5593 if (kvm_set_xcr(vcpu, index, new_bv) == 0)
5594 skip_emulated_instruction(vcpu);
5595 return 1;
5596}
5597
Wanpeng Lif53cd632014-12-02 19:14:58 +08005598static int handle_xsaves(struct kvm_vcpu *vcpu)
5599{
5600 skip_emulated_instruction(vcpu);
5601 WARN(1, "this should never happen\n");
5602 return 1;
5603}
5604
5605static int handle_xrstors(struct kvm_vcpu *vcpu)
5606{
5607 skip_emulated_instruction(vcpu);
5608 WARN(1, "this should never happen\n");
5609 return 1;
5610}
5611
Avi Kivity851ba692009-08-24 11:10:17 +03005612static int handle_apic_access(struct kvm_vcpu *vcpu)
Sheng Yangf78e0e22007-10-29 09:40:42 +08005613{
Kevin Tian58fbbf22011-08-30 13:56:17 +03005614 if (likely(fasteoi)) {
5615 unsigned long exit_qualification = vmcs_readl(EXIT_QUALIFICATION);
5616 int access_type, offset;
5617
5618 access_type = exit_qualification & APIC_ACCESS_TYPE;
5619 offset = exit_qualification & APIC_ACCESS_OFFSET;
5620 /*
5621 * Sane guest uses MOV to write EOI, with written value
5622 * not cared. So make a short-circuit here by avoiding
5623 * heavy instruction emulation.
5624 */
5625 if ((access_type == TYPE_LINEAR_APIC_INST_WRITE) &&
5626 (offset == APIC_EOI)) {
5627 kvm_lapic_set_eoi(vcpu);
5628 skip_emulated_instruction(vcpu);
5629 return 1;
5630 }
5631 }
Andre Przywara51d8b662010-12-21 11:12:02 +01005632 return emulate_instruction(vcpu, 0) == EMULATE_DONE;
Sheng Yangf78e0e22007-10-29 09:40:42 +08005633}
5634
Yang Zhangc7c9c562013-01-25 10:18:51 +08005635static int handle_apic_eoi_induced(struct kvm_vcpu *vcpu)
5636{
5637 unsigned long exit_qualification = vmcs_readl(EXIT_QUALIFICATION);
5638 int vector = exit_qualification & 0xff;
5639
5640 /* EOI-induced VM exit is trap-like and thus no need to adjust IP */
5641 kvm_apic_set_eoi_accelerated(vcpu, vector);
5642 return 1;
5643}
5644
Yang Zhang83d4c282013-01-25 10:18:49 +08005645static int handle_apic_write(struct kvm_vcpu *vcpu)
5646{
5647 unsigned long exit_qualification = vmcs_readl(EXIT_QUALIFICATION);
5648 u32 offset = exit_qualification & 0xfff;
5649
5650 /* APIC-write VM exit is trap-like and thus no need to adjust IP */
5651 kvm_apic_write_nodecode(vcpu, offset);
5652 return 1;
5653}
5654
Avi Kivity851ba692009-08-24 11:10:17 +03005655static int handle_task_switch(struct kvm_vcpu *vcpu)
Izik Eidus37817f22008-03-24 23:14:53 +02005656{
Jan Kiszka60637aa2008-09-26 09:30:47 +02005657 struct vcpu_vmx *vmx = to_vmx(vcpu);
Izik Eidus37817f22008-03-24 23:14:53 +02005658 unsigned long exit_qualification;
Jan Kiszkae269fb22010-04-14 15:51:09 +02005659 bool has_error_code = false;
5660 u32 error_code = 0;
Izik Eidus37817f22008-03-24 23:14:53 +02005661 u16 tss_selector;
Kevin Wolf7f3d35f2012-02-08 14:34:38 +01005662 int reason, type, idt_v, idt_index;
Gleb Natapov64a7ec02009-03-30 16:03:29 +03005663
5664 idt_v = (vmx->idt_vectoring_info & VECTORING_INFO_VALID_MASK);
Kevin Wolf7f3d35f2012-02-08 14:34:38 +01005665 idt_index = (vmx->idt_vectoring_info & VECTORING_INFO_VECTOR_MASK);
Gleb Natapov64a7ec02009-03-30 16:03:29 +03005666 type = (vmx->idt_vectoring_info & VECTORING_INFO_TYPE_MASK);
Izik Eidus37817f22008-03-24 23:14:53 +02005667
5668 exit_qualification = vmcs_readl(EXIT_QUALIFICATION);
5669
5670 reason = (u32)exit_qualification >> 30;
Gleb Natapov64a7ec02009-03-30 16:03:29 +03005671 if (reason == TASK_SWITCH_GATE && idt_v) {
5672 switch (type) {
5673 case INTR_TYPE_NMI_INTR:
5674 vcpu->arch.nmi_injected = false;
Avi Kivity654f06f2011-03-23 15:02:47 +02005675 vmx_set_nmi_mask(vcpu, true);
Gleb Natapov64a7ec02009-03-30 16:03:29 +03005676 break;
5677 case INTR_TYPE_EXT_INTR:
Gleb Natapov66fd3f72009-05-11 13:35:50 +03005678 case INTR_TYPE_SOFT_INTR:
Gleb Natapov64a7ec02009-03-30 16:03:29 +03005679 kvm_clear_interrupt_queue(vcpu);
5680 break;
5681 case INTR_TYPE_HARD_EXCEPTION:
Jan Kiszkae269fb22010-04-14 15:51:09 +02005682 if (vmx->idt_vectoring_info &
5683 VECTORING_INFO_DELIVER_CODE_MASK) {
5684 has_error_code = true;
5685 error_code =
5686 vmcs_read32(IDT_VECTORING_ERROR_CODE);
5687 }
5688 /* fall through */
Gleb Natapov64a7ec02009-03-30 16:03:29 +03005689 case INTR_TYPE_SOFT_EXCEPTION:
5690 kvm_clear_exception_queue(vcpu);
5691 break;
5692 default:
5693 break;
5694 }
Jan Kiszka60637aa2008-09-26 09:30:47 +02005695 }
Izik Eidus37817f22008-03-24 23:14:53 +02005696 tss_selector = exit_qualification;
5697
Gleb Natapov64a7ec02009-03-30 16:03:29 +03005698 if (!idt_v || (type != INTR_TYPE_HARD_EXCEPTION &&
5699 type != INTR_TYPE_EXT_INTR &&
5700 type != INTR_TYPE_NMI_INTR))
5701 skip_emulated_instruction(vcpu);
5702
Kevin Wolf7f3d35f2012-02-08 14:34:38 +01005703 if (kvm_task_switch(vcpu, tss_selector,
5704 type == INTR_TYPE_SOFT_INTR ? idt_index : -1, reason,
5705 has_error_code, error_code) == EMULATE_FAIL) {
Gleb Natapovacb54512010-04-15 21:03:50 +03005706 vcpu->run->exit_reason = KVM_EXIT_INTERNAL_ERROR;
5707 vcpu->run->internal.suberror = KVM_INTERNAL_ERROR_EMULATION;
5708 vcpu->run->internal.ndata = 0;
Jan Kiszka42dbaa52008-12-15 13:52:10 +01005709 return 0;
Gleb Natapovacb54512010-04-15 21:03:50 +03005710 }
Jan Kiszka42dbaa52008-12-15 13:52:10 +01005711
Jan Kiszka42dbaa52008-12-15 13:52:10 +01005712 /*
5713 * TODO: What about debug traps on tss switch?
5714 * Are we supposed to inject them and update dr6?
5715 */
5716
5717 return 1;
Izik Eidus37817f22008-03-24 23:14:53 +02005718}
5719
Avi Kivity851ba692009-08-24 11:10:17 +03005720static int handle_ept_violation(struct kvm_vcpu *vcpu)
Sheng Yang14394422008-04-28 12:24:45 +08005721{
Sheng Yangf9c617f2009-03-25 10:08:52 +08005722 unsigned long exit_qualification;
Sheng Yang14394422008-04-28 12:24:45 +08005723 gpa_t gpa;
Xiao Guangrong4f5982a2012-06-20 15:58:04 +08005724 u32 error_code;
Sheng Yang14394422008-04-28 12:24:45 +08005725 int gla_validity;
Sheng Yang14394422008-04-28 12:24:45 +08005726
Sheng Yangf9c617f2009-03-25 10:08:52 +08005727 exit_qualification = vmcs_readl(EXIT_QUALIFICATION);
Sheng Yang14394422008-04-28 12:24:45 +08005728
Sheng Yang14394422008-04-28 12:24:45 +08005729 gla_validity = (exit_qualification >> 7) & 0x3;
5730 if (gla_validity != 0x3 && gla_validity != 0x1 && gla_validity != 0) {
5731 printk(KERN_ERR "EPT: Handling EPT violation failed!\n");
5732 printk(KERN_ERR "EPT: GPA: 0x%lx, GVA: 0x%lx\n",
5733 (long unsigned int)vmcs_read64(GUEST_PHYSICAL_ADDRESS),
Sheng Yangf9c617f2009-03-25 10:08:52 +08005734 vmcs_readl(GUEST_LINEAR_ADDRESS));
Sheng Yang14394422008-04-28 12:24:45 +08005735 printk(KERN_ERR "EPT: Exit qualification is 0x%lx\n",
5736 (long unsigned int)exit_qualification);
Avi Kivity851ba692009-08-24 11:10:17 +03005737 vcpu->run->exit_reason = KVM_EXIT_UNKNOWN;
5738 vcpu->run->hw.hardware_exit_reason = EXIT_REASON_EPT_VIOLATION;
Avi Kivity596ae892009-06-03 14:12:10 +03005739 return 0;
Sheng Yang14394422008-04-28 12:24:45 +08005740 }
5741
Gleb Natapov0be9c7a2013-09-15 11:07:23 +03005742 /*
5743 * EPT violation happened while executing iret from NMI,
5744 * "blocked by NMI" bit has to be set before next VM entry.
5745 * There are errata that may cause this bit to not be set:
5746 * AAK134, BY25.
5747 */
Gleb Natapovbcd1c292013-09-25 10:58:22 +03005748 if (!(to_vmx(vcpu)->idt_vectoring_info & VECTORING_INFO_VALID_MASK) &&
5749 cpu_has_virtual_nmis() &&
5750 (exit_qualification & INTR_INFO_UNBLOCK_NMI))
Gleb Natapov0be9c7a2013-09-15 11:07:23 +03005751 vmcs_set_bits(GUEST_INTERRUPTIBILITY_INFO, GUEST_INTR_STATE_NMI);
5752
Sheng Yang14394422008-04-28 12:24:45 +08005753 gpa = vmcs_read64(GUEST_PHYSICAL_ADDRESS);
Marcelo Tosatti229456f2009-06-17 09:22:14 -03005754 trace_kvm_page_fault(gpa, exit_qualification);
Xiao Guangrong4f5982a2012-06-20 15:58:04 +08005755
5756 /* It is a write fault? */
Tiejun Chen81ed33e2014-11-18 17:12:56 +08005757 error_code = exit_qualification & PFERR_WRITE_MASK;
Yang Zhang25d92082013-08-06 12:00:32 +03005758 /* It is a fetch fault? */
Tiejun Chen81ed33e2014-11-18 17:12:56 +08005759 error_code |= (exit_qualification << 2) & PFERR_FETCH_MASK;
Xiao Guangrong4f5982a2012-06-20 15:58:04 +08005760 /* ept page table is present? */
Tiejun Chen81ed33e2014-11-18 17:12:56 +08005761 error_code |= (exit_qualification >> 3) & PFERR_PRESENT_MASK;
Xiao Guangrong4f5982a2012-06-20 15:58:04 +08005762
Yang Zhang25d92082013-08-06 12:00:32 +03005763 vcpu->arch.exit_qualification = exit_qualification;
5764
Xiao Guangrong4f5982a2012-06-20 15:58:04 +08005765 return kvm_mmu_page_fault(vcpu, gpa, error_code, NULL, 0);
Sheng Yang14394422008-04-28 12:24:45 +08005766}
5767
Avi Kivity851ba692009-08-24 11:10:17 +03005768static int handle_ept_misconfig(struct kvm_vcpu *vcpu)
Marcelo Tosatti68f89402009-06-11 12:07:43 -03005769{
Xiao Guangrongf735d4a2015-08-05 12:04:27 +08005770 int ret;
Marcelo Tosatti68f89402009-06-11 12:07:43 -03005771 gpa_t gpa;
5772
5773 gpa = vmcs_read64(GUEST_PHYSICAL_ADDRESS);
Nikolay Nikolaeve32edf42015-03-26 14:39:28 +00005774 if (!kvm_io_bus_write(vcpu, KVM_FAST_MMIO_BUS, gpa, 0, NULL)) {
Michael S. Tsirkin68c3b4d2014-03-31 21:50:44 +03005775 skip_emulated_instruction(vcpu);
5776 return 1;
5777 }
Marcelo Tosatti68f89402009-06-11 12:07:43 -03005778
Xiao Guangrongce88dec2011-07-12 03:33:44 +08005779 ret = handle_mmio_page_fault_common(vcpu, gpa, true);
Xiao Guangrongb37fbea2013-06-07 16:51:25 +08005780 if (likely(ret == RET_MMIO_PF_EMULATE))
Xiao Guangrongce88dec2011-07-12 03:33:44 +08005781 return x86_emulate_instruction(vcpu, gpa, 0, NULL, 0) ==
5782 EMULATE_DONE;
Xiao Guangrongf8f55942013-06-07 16:51:26 +08005783
5784 if (unlikely(ret == RET_MMIO_PF_INVALID))
5785 return kvm_mmu_page_fault(vcpu, gpa, 0, NULL, 0);
5786
Xiao Guangrongb37fbea2013-06-07 16:51:25 +08005787 if (unlikely(ret == RET_MMIO_PF_RETRY))
Xiao Guangrongce88dec2011-07-12 03:33:44 +08005788 return 1;
5789
5790 /* It is the real ept misconfig */
Xiao Guangrongf735d4a2015-08-05 12:04:27 +08005791 WARN_ON(1);
Marcelo Tosatti68f89402009-06-11 12:07:43 -03005792
Avi Kivity851ba692009-08-24 11:10:17 +03005793 vcpu->run->exit_reason = KVM_EXIT_UNKNOWN;
5794 vcpu->run->hw.hardware_exit_reason = EXIT_REASON_EPT_MISCONFIG;
Marcelo Tosatti68f89402009-06-11 12:07:43 -03005795
5796 return 0;
5797}
5798
Avi Kivity851ba692009-08-24 11:10:17 +03005799static int handle_nmi_window(struct kvm_vcpu *vcpu)
Sheng Yangf08864b2008-05-15 18:23:25 +08005800{
5801 u32 cpu_based_vm_exec_control;
5802
5803 /* clear pending NMI */
5804 cpu_based_vm_exec_control = vmcs_read32(CPU_BASED_VM_EXEC_CONTROL);
5805 cpu_based_vm_exec_control &= ~CPU_BASED_VIRTUAL_NMI_PENDING;
5806 vmcs_write32(CPU_BASED_VM_EXEC_CONTROL, cpu_based_vm_exec_control);
5807 ++vcpu->stat.nmi_window_exits;
Avi Kivity3842d132010-07-27 12:30:24 +03005808 kvm_make_request(KVM_REQ_EVENT, vcpu);
Sheng Yangf08864b2008-05-15 18:23:25 +08005809
5810 return 1;
5811}
5812
Mohammed Gamal80ced182009-09-01 12:48:18 +02005813static int handle_invalid_guest_state(struct kvm_vcpu *vcpu)
Mohammed Gamalea953ef2008-08-17 16:47:05 +03005814{
Avi Kivity8b3079a2009-01-05 12:10:54 +02005815 struct vcpu_vmx *vmx = to_vmx(vcpu);
5816 enum emulation_result err = EMULATE_DONE;
Mohammed Gamal80ced182009-09-01 12:48:18 +02005817 int ret = 1;
Avi Kivity49e9d552010-09-19 14:34:08 +02005818 u32 cpu_exec_ctrl;
5819 bool intr_window_requested;
Avi Kivityb8405c12012-06-07 17:08:48 +03005820 unsigned count = 130;
Avi Kivity49e9d552010-09-19 14:34:08 +02005821
5822 cpu_exec_ctrl = vmcs_read32(CPU_BASED_VM_EXEC_CONTROL);
5823 intr_window_requested = cpu_exec_ctrl & CPU_BASED_VIRTUAL_INTR_PENDING;
Mohammed Gamalea953ef2008-08-17 16:47:05 +03005824
Paolo Bonzini98eb2f82014-03-27 09:51:52 +01005825 while (vmx->emulation_required && count-- != 0) {
Avi Kivitybdea48e2012-06-10 18:07:57 +03005826 if (intr_window_requested && vmx_interrupt_allowed(vcpu))
Avi Kivity49e9d552010-09-19 14:34:08 +02005827 return handle_interrupt_window(&vmx->vcpu);
5828
Avi Kivityde87dcd2012-06-12 20:21:38 +03005829 if (test_bit(KVM_REQ_EVENT, &vcpu->requests))
5830 return 1;
5831
Gleb Natapov991eebf2013-04-11 12:10:51 +03005832 err = emulate_instruction(vcpu, EMULTYPE_NO_REEXECUTE);
Mohammed Gamalea953ef2008-08-17 16:47:05 +03005833
Paolo Bonziniac0a48c2013-06-25 18:24:41 +02005834 if (err == EMULATE_USER_EXIT) {
Paolo Bonzini94452b92013-08-27 15:41:42 +02005835 ++vcpu->stat.mmio_exits;
Mohammed Gamal80ced182009-09-01 12:48:18 +02005836 ret = 0;
5837 goto out;
5838 }
Guillaume Thouvenin1d5a4d92008-10-29 09:39:42 +01005839
Avi Kivityde5f70e2012-06-12 20:22:28 +03005840 if (err != EMULATE_DONE) {
5841 vcpu->run->exit_reason = KVM_EXIT_INTERNAL_ERROR;
5842 vcpu->run->internal.suberror = KVM_INTERNAL_ERROR_EMULATION;
5843 vcpu->run->internal.ndata = 0;
Gleb Natapov6d77dbf2010-05-10 11:16:56 +03005844 return 0;
Avi Kivityde5f70e2012-06-12 20:22:28 +03005845 }
Mohammed Gamalea953ef2008-08-17 16:47:05 +03005846
Gleb Natapov8d76c492013-05-08 18:38:44 +03005847 if (vcpu->arch.halt_request) {
5848 vcpu->arch.halt_request = 0;
Joel Schopp5cb56052015-03-02 13:43:31 -06005849 ret = kvm_vcpu_halt(vcpu);
Gleb Natapov8d76c492013-05-08 18:38:44 +03005850 goto out;
5851 }
5852
Mohammed Gamalea953ef2008-08-17 16:47:05 +03005853 if (signal_pending(current))
Mohammed Gamal80ced182009-09-01 12:48:18 +02005854 goto out;
Mohammed Gamalea953ef2008-08-17 16:47:05 +03005855 if (need_resched())
5856 schedule();
5857 }
5858
Mohammed Gamal80ced182009-09-01 12:48:18 +02005859out:
5860 return ret;
Mohammed Gamalea953ef2008-08-17 16:47:05 +03005861}
5862
Radim Krčmářb4a2d312014-08-21 18:08:08 +02005863static int __grow_ple_window(int val)
5864{
5865 if (ple_window_grow < 1)
5866 return ple_window;
5867
5868 val = min(val, ple_window_actual_max);
5869
5870 if (ple_window_grow < ple_window)
5871 val *= ple_window_grow;
5872 else
5873 val += ple_window_grow;
5874
5875 return val;
5876}
5877
5878static int __shrink_ple_window(int val, int modifier, int minimum)
5879{
5880 if (modifier < 1)
5881 return ple_window;
5882
5883 if (modifier < ple_window)
5884 val /= modifier;
5885 else
5886 val -= modifier;
5887
5888 return max(val, minimum);
5889}
5890
5891static void grow_ple_window(struct kvm_vcpu *vcpu)
5892{
5893 struct vcpu_vmx *vmx = to_vmx(vcpu);
5894 int old = vmx->ple_window;
5895
5896 vmx->ple_window = __grow_ple_window(old);
5897
5898 if (vmx->ple_window != old)
5899 vmx->ple_window_dirty = true;
Radim Krčmář7b462682014-08-21 18:08:09 +02005900
5901 trace_kvm_ple_window_grow(vcpu->vcpu_id, vmx->ple_window, old);
Radim Krčmářb4a2d312014-08-21 18:08:08 +02005902}
5903
5904static void shrink_ple_window(struct kvm_vcpu *vcpu)
5905{
5906 struct vcpu_vmx *vmx = to_vmx(vcpu);
5907 int old = vmx->ple_window;
5908
5909 vmx->ple_window = __shrink_ple_window(old,
5910 ple_window_shrink, ple_window);
5911
5912 if (vmx->ple_window != old)
5913 vmx->ple_window_dirty = true;
Radim Krčmář7b462682014-08-21 18:08:09 +02005914
5915 trace_kvm_ple_window_shrink(vcpu->vcpu_id, vmx->ple_window, old);
Radim Krčmářb4a2d312014-08-21 18:08:08 +02005916}
5917
5918/*
5919 * ple_window_actual_max is computed to be one grow_ple_window() below
5920 * ple_window_max. (See __grow_ple_window for the reason.)
5921 * This prevents overflows, because ple_window_max is int.
5922 * ple_window_max effectively rounded down to a multiple of ple_window_grow in
5923 * this process.
5924 * ple_window_max is also prevented from setting vmx->ple_window < ple_window.
5925 */
5926static void update_ple_window_actual_max(void)
5927{
5928 ple_window_actual_max =
5929 __shrink_ple_window(max(ple_window_max, ple_window),
5930 ple_window_grow, INT_MIN);
5931}
5932
Tiejun Chenf2c76482014-10-28 10:14:47 +08005933static __init int hardware_setup(void)
5934{
Tiejun Chen34a1cd62014-10-28 10:14:48 +08005935 int r = -ENOMEM, i, msr;
5936
5937 rdmsrl_safe(MSR_EFER, &host_efer);
5938
5939 for (i = 0; i < ARRAY_SIZE(vmx_msr_index); ++i)
5940 kvm_define_shared_msr(i, vmx_msr_index[i]);
5941
5942 vmx_io_bitmap_a = (unsigned long *)__get_free_page(GFP_KERNEL);
5943 if (!vmx_io_bitmap_a)
5944 return r;
5945
5946 vmx_io_bitmap_b = (unsigned long *)__get_free_page(GFP_KERNEL);
5947 if (!vmx_io_bitmap_b)
5948 goto out;
5949
5950 vmx_msr_bitmap_legacy = (unsigned long *)__get_free_page(GFP_KERNEL);
5951 if (!vmx_msr_bitmap_legacy)
5952 goto out1;
5953
5954 vmx_msr_bitmap_legacy_x2apic =
5955 (unsigned long *)__get_free_page(GFP_KERNEL);
5956 if (!vmx_msr_bitmap_legacy_x2apic)
5957 goto out2;
5958
5959 vmx_msr_bitmap_longmode = (unsigned long *)__get_free_page(GFP_KERNEL);
5960 if (!vmx_msr_bitmap_longmode)
5961 goto out3;
5962
5963 vmx_msr_bitmap_longmode_x2apic =
5964 (unsigned long *)__get_free_page(GFP_KERNEL);
5965 if (!vmx_msr_bitmap_longmode_x2apic)
5966 goto out4;
Wincy Van3af18d92015-02-03 23:49:31 +08005967
5968 if (nested) {
5969 vmx_msr_bitmap_nested =
5970 (unsigned long *)__get_free_page(GFP_KERNEL);
5971 if (!vmx_msr_bitmap_nested)
5972 goto out5;
5973 }
5974
Tiejun Chen34a1cd62014-10-28 10:14:48 +08005975 vmx_vmread_bitmap = (unsigned long *)__get_free_page(GFP_KERNEL);
5976 if (!vmx_vmread_bitmap)
Wincy Van3af18d92015-02-03 23:49:31 +08005977 goto out6;
Tiejun Chen34a1cd62014-10-28 10:14:48 +08005978
5979 vmx_vmwrite_bitmap = (unsigned long *)__get_free_page(GFP_KERNEL);
5980 if (!vmx_vmwrite_bitmap)
Wincy Van3af18d92015-02-03 23:49:31 +08005981 goto out7;
Tiejun Chen34a1cd62014-10-28 10:14:48 +08005982
5983 memset(vmx_vmread_bitmap, 0xff, PAGE_SIZE);
5984 memset(vmx_vmwrite_bitmap, 0xff, PAGE_SIZE);
5985
5986 /*
5987 * Allow direct access to the PC debug port (it is often used for I/O
5988 * delays, but the vmexits simply slow things down).
5989 */
5990 memset(vmx_io_bitmap_a, 0xff, PAGE_SIZE);
5991 clear_bit(0x80, vmx_io_bitmap_a);
5992
5993 memset(vmx_io_bitmap_b, 0xff, PAGE_SIZE);
5994
5995 memset(vmx_msr_bitmap_legacy, 0xff, PAGE_SIZE);
5996 memset(vmx_msr_bitmap_longmode, 0xff, PAGE_SIZE);
Wincy Van3af18d92015-02-03 23:49:31 +08005997 if (nested)
5998 memset(vmx_msr_bitmap_nested, 0xff, PAGE_SIZE);
Tiejun Chen34a1cd62014-10-28 10:14:48 +08005999
Tiejun Chen34a1cd62014-10-28 10:14:48 +08006000 if (setup_vmcs_config(&vmcs_config) < 0) {
6001 r = -EIO;
Wincy Van3af18d92015-02-03 23:49:31 +08006002 goto out8;
Tiejun Chenbaa03522014-12-23 16:21:11 +08006003 }
Tiejun Chenf2c76482014-10-28 10:14:47 +08006004
6005 if (boot_cpu_has(X86_FEATURE_NX))
6006 kvm_enable_efer_bits(EFER_NX);
6007
6008 if (!cpu_has_vmx_vpid())
6009 enable_vpid = 0;
6010 if (!cpu_has_vmx_shadow_vmcs())
6011 enable_shadow_vmcs = 0;
6012 if (enable_shadow_vmcs)
6013 init_vmcs_shadow_fields();
6014
6015 if (!cpu_has_vmx_ept() ||
6016 !cpu_has_vmx_ept_4levels()) {
6017 enable_ept = 0;
6018 enable_unrestricted_guest = 0;
6019 enable_ept_ad_bits = 0;
6020 }
6021
6022 if (!cpu_has_vmx_ept_ad_bits())
6023 enable_ept_ad_bits = 0;
6024
6025 if (!cpu_has_vmx_unrestricted_guest())
6026 enable_unrestricted_guest = 0;
6027
Paolo Bonziniad15a292015-01-30 16:18:49 +01006028 if (!cpu_has_vmx_flexpriority())
Tiejun Chenf2c76482014-10-28 10:14:47 +08006029 flexpriority_enabled = 0;
6030
Paolo Bonziniad15a292015-01-30 16:18:49 +01006031 /*
6032 * set_apic_access_page_addr() is used to reload apic access
6033 * page upon invalidation. No need to do anything if not
6034 * using the APIC_ACCESS_ADDR VMCS field.
6035 */
6036 if (!flexpriority_enabled)
Tiejun Chenf2c76482014-10-28 10:14:47 +08006037 kvm_x86_ops->set_apic_access_page_addr = NULL;
Tiejun Chenf2c76482014-10-28 10:14:47 +08006038
6039 if (!cpu_has_vmx_tpr_shadow())
6040 kvm_x86_ops->update_cr8_intercept = NULL;
6041
6042 if (enable_ept && !cpu_has_vmx_ept_2m_page())
6043 kvm_disable_largepages();
6044
6045 if (!cpu_has_vmx_ple())
6046 ple_gap = 0;
6047
6048 if (!cpu_has_vmx_apicv())
6049 enable_apicv = 0;
6050
6051 if (enable_apicv)
6052 kvm_x86_ops->update_cr8_intercept = NULL;
6053 else {
6054 kvm_x86_ops->hwapic_irr_update = NULL;
Tiejun Chenb4eef9b2014-12-22 10:32:57 +01006055 kvm_x86_ops->hwapic_isr_update = NULL;
Tiejun Chenf2c76482014-10-28 10:14:47 +08006056 kvm_x86_ops->deliver_posted_interrupt = NULL;
6057 kvm_x86_ops->sync_pir_to_irr = vmx_sync_pir_to_irr_dummy;
6058 }
6059
Tiejun Chenbaa03522014-12-23 16:21:11 +08006060 vmx_disable_intercept_for_msr(MSR_FS_BASE, false);
6061 vmx_disable_intercept_for_msr(MSR_GS_BASE, false);
6062 vmx_disable_intercept_for_msr(MSR_KERNEL_GS_BASE, true);
6063 vmx_disable_intercept_for_msr(MSR_IA32_SYSENTER_CS, false);
6064 vmx_disable_intercept_for_msr(MSR_IA32_SYSENTER_ESP, false);
6065 vmx_disable_intercept_for_msr(MSR_IA32_SYSENTER_EIP, false);
6066 vmx_disable_intercept_for_msr(MSR_IA32_BNDCFGS, true);
6067
6068 memcpy(vmx_msr_bitmap_legacy_x2apic,
6069 vmx_msr_bitmap_legacy, PAGE_SIZE);
6070 memcpy(vmx_msr_bitmap_longmode_x2apic,
6071 vmx_msr_bitmap_longmode, PAGE_SIZE);
6072
Wanpeng Li04bb92e2015-09-16 19:31:11 +08006073 set_bit(0, vmx_vpid_bitmap); /* 0 is reserved for host */
6074
Tiejun Chenbaa03522014-12-23 16:21:11 +08006075 if (enable_apicv) {
6076 for (msr = 0x800; msr <= 0x8ff; msr++)
6077 vmx_disable_intercept_msr_read_x2apic(msr);
6078
6079 /* According SDM, in x2apic mode, the whole id reg is used.
6080 * But in KVM, it only use the highest eight bits. Need to
6081 * intercept it */
6082 vmx_enable_intercept_msr_read_x2apic(0x802);
6083 /* TMCCT */
6084 vmx_enable_intercept_msr_read_x2apic(0x839);
6085 /* TPR */
6086 vmx_disable_intercept_msr_write_x2apic(0x808);
6087 /* EOI */
6088 vmx_disable_intercept_msr_write_x2apic(0x80b);
6089 /* SELF-IPI */
6090 vmx_disable_intercept_msr_write_x2apic(0x83f);
6091 }
6092
6093 if (enable_ept) {
6094 kvm_mmu_set_mask_ptes(0ull,
6095 (enable_ept_ad_bits) ? VMX_EPT_ACCESS_BIT : 0ull,
6096 (enable_ept_ad_bits) ? VMX_EPT_DIRTY_BIT : 0ull,
6097 0ull, VMX_EPT_EXECUTABLE_MASK);
6098 ept_set_mmio_spte_mask();
6099 kvm_enable_tdp();
6100 } else
6101 kvm_disable_tdp();
6102
6103 update_ple_window_actual_max();
6104
Kai Huang843e4332015-01-28 10:54:28 +08006105 /*
6106 * Only enable PML when hardware supports PML feature, and both EPT
6107 * and EPT A/D bit features are enabled -- PML depends on them to work.
6108 */
6109 if (!enable_ept || !enable_ept_ad_bits || !cpu_has_vmx_pml())
6110 enable_pml = 0;
6111
6112 if (!enable_pml) {
6113 kvm_x86_ops->slot_enable_log_dirty = NULL;
6114 kvm_x86_ops->slot_disable_log_dirty = NULL;
6115 kvm_x86_ops->flush_log_dirty = NULL;
6116 kvm_x86_ops->enable_log_dirty_pt_masked = NULL;
6117 }
6118
Tiejun Chenf2c76482014-10-28 10:14:47 +08006119 return alloc_kvm_area();
Tiejun Chen34a1cd62014-10-28 10:14:48 +08006120
Wincy Van3af18d92015-02-03 23:49:31 +08006121out8:
Tiejun Chen34a1cd62014-10-28 10:14:48 +08006122 free_page((unsigned long)vmx_vmwrite_bitmap);
Wincy Van3af18d92015-02-03 23:49:31 +08006123out7:
Tiejun Chen34a1cd62014-10-28 10:14:48 +08006124 free_page((unsigned long)vmx_vmread_bitmap);
Wincy Van3af18d92015-02-03 23:49:31 +08006125out6:
6126 if (nested)
6127 free_page((unsigned long)vmx_msr_bitmap_nested);
Tiejun Chen34a1cd62014-10-28 10:14:48 +08006128out5:
6129 free_page((unsigned long)vmx_msr_bitmap_longmode_x2apic);
6130out4:
6131 free_page((unsigned long)vmx_msr_bitmap_longmode);
6132out3:
6133 free_page((unsigned long)vmx_msr_bitmap_legacy_x2apic);
6134out2:
6135 free_page((unsigned long)vmx_msr_bitmap_legacy);
6136out1:
6137 free_page((unsigned long)vmx_io_bitmap_b);
6138out:
6139 free_page((unsigned long)vmx_io_bitmap_a);
6140
6141 return r;
Tiejun Chenf2c76482014-10-28 10:14:47 +08006142}
6143
6144static __exit void hardware_unsetup(void)
6145{
Tiejun Chen34a1cd62014-10-28 10:14:48 +08006146 free_page((unsigned long)vmx_msr_bitmap_legacy_x2apic);
6147 free_page((unsigned long)vmx_msr_bitmap_longmode_x2apic);
6148 free_page((unsigned long)vmx_msr_bitmap_legacy);
6149 free_page((unsigned long)vmx_msr_bitmap_longmode);
6150 free_page((unsigned long)vmx_io_bitmap_b);
6151 free_page((unsigned long)vmx_io_bitmap_a);
6152 free_page((unsigned long)vmx_vmwrite_bitmap);
6153 free_page((unsigned long)vmx_vmread_bitmap);
Wincy Van3af18d92015-02-03 23:49:31 +08006154 if (nested)
6155 free_page((unsigned long)vmx_msr_bitmap_nested);
Tiejun Chen34a1cd62014-10-28 10:14:48 +08006156
Tiejun Chenf2c76482014-10-28 10:14:47 +08006157 free_kvm_area();
6158}
6159
Avi Kivity6aa8b732006-12-10 02:21:36 -08006160/*
Zhai, Edwin4b8d54f2009-10-09 18:03:20 +08006161 * Indicate a busy-waiting vcpu in spinlock. We do not enable the PAUSE
6162 * exiting, so only get here on cpu with PAUSE-Loop-Exiting.
6163 */
Marcelo Tosatti9fb41ba2009-10-12 19:37:31 -03006164static int handle_pause(struct kvm_vcpu *vcpu)
Zhai, Edwin4b8d54f2009-10-09 18:03:20 +08006165{
Radim Krčmářb4a2d312014-08-21 18:08:08 +02006166 if (ple_gap)
6167 grow_ple_window(vcpu);
6168
Zhai, Edwin4b8d54f2009-10-09 18:03:20 +08006169 skip_emulated_instruction(vcpu);
6170 kvm_vcpu_on_spin(vcpu);
6171
6172 return 1;
6173}
6174
Gabriel L. Somlo87c00572014-05-07 16:52:13 -04006175static int handle_nop(struct kvm_vcpu *vcpu)
Sheng Yang59708672009-12-15 13:29:54 +08006176{
Gabriel L. Somlo87c00572014-05-07 16:52:13 -04006177 skip_emulated_instruction(vcpu);
Sheng Yang59708672009-12-15 13:29:54 +08006178 return 1;
6179}
6180
Gabriel L. Somlo87c00572014-05-07 16:52:13 -04006181static int handle_mwait(struct kvm_vcpu *vcpu)
6182{
6183 printk_once(KERN_WARNING "kvm: MWAIT instruction emulated as NOP!\n");
6184 return handle_nop(vcpu);
6185}
6186
Mihai Donțu5f3d45e2015-07-05 20:08:57 +03006187static int handle_monitor_trap(struct kvm_vcpu *vcpu)
6188{
6189 return 1;
6190}
6191
Gabriel L. Somlo87c00572014-05-07 16:52:13 -04006192static int handle_monitor(struct kvm_vcpu *vcpu)
6193{
6194 printk_once(KERN_WARNING "kvm: MONITOR instruction emulated as NOP!\n");
6195 return handle_nop(vcpu);
6196}
6197
Zhai, Edwin4b8d54f2009-10-09 18:03:20 +08006198/*
Nadav Har'Elff2f6fe2011-05-25 23:05:27 +03006199 * To run an L2 guest, we need a vmcs02 based on the L1-specified vmcs12.
6200 * We could reuse a single VMCS for all the L2 guests, but we also want the
6201 * option to allocate a separate vmcs02 for each separate loaded vmcs12 - this
6202 * allows keeping them loaded on the processor, and in the future will allow
6203 * optimizations where prepare_vmcs02 doesn't need to set all the fields on
6204 * every entry if they never change.
6205 * So we keep, in vmx->nested.vmcs02_pool, a cache of size VMCS02_POOL_SIZE
6206 * (>=0) with a vmcs02 for each recently loaded vmcs12s, most recent first.
6207 *
6208 * The following functions allocate and free a vmcs02 in this pool.
6209 */
6210
6211/* Get a VMCS from the pool to use as vmcs02 for the current vmcs12. */
6212static struct loaded_vmcs *nested_get_current_vmcs02(struct vcpu_vmx *vmx)
6213{
6214 struct vmcs02_list *item;
6215 list_for_each_entry(item, &vmx->nested.vmcs02_pool, list)
6216 if (item->vmptr == vmx->nested.current_vmptr) {
6217 list_move(&item->list, &vmx->nested.vmcs02_pool);
6218 return &item->vmcs02;
6219 }
6220
6221 if (vmx->nested.vmcs02_num >= max(VMCS02_POOL_SIZE, 1)) {
6222 /* Recycle the least recently used VMCS. */
6223 item = list_entry(vmx->nested.vmcs02_pool.prev,
6224 struct vmcs02_list, list);
6225 item->vmptr = vmx->nested.current_vmptr;
6226 list_move(&item->list, &vmx->nested.vmcs02_pool);
6227 return &item->vmcs02;
6228 }
6229
6230 /* Create a new VMCS */
Ioan Orghici0fa24ce2013-03-10 15:46:00 +02006231 item = kmalloc(sizeof(struct vmcs02_list), GFP_KERNEL);
Nadav Har'Elff2f6fe2011-05-25 23:05:27 +03006232 if (!item)
6233 return NULL;
6234 item->vmcs02.vmcs = alloc_vmcs();
6235 if (!item->vmcs02.vmcs) {
6236 kfree(item);
6237 return NULL;
6238 }
6239 loaded_vmcs_init(&item->vmcs02);
6240 item->vmptr = vmx->nested.current_vmptr;
6241 list_add(&(item->list), &(vmx->nested.vmcs02_pool));
6242 vmx->nested.vmcs02_num++;
6243 return &item->vmcs02;
6244}
6245
6246/* Free and remove from pool a vmcs02 saved for a vmcs12 (if there is one) */
6247static void nested_free_vmcs02(struct vcpu_vmx *vmx, gpa_t vmptr)
6248{
6249 struct vmcs02_list *item;
6250 list_for_each_entry(item, &vmx->nested.vmcs02_pool, list)
6251 if (item->vmptr == vmptr) {
6252 free_loaded_vmcs(&item->vmcs02);
6253 list_del(&item->list);
6254 kfree(item);
6255 vmx->nested.vmcs02_num--;
6256 return;
6257 }
6258}
6259
6260/*
6261 * Free all VMCSs saved for this vcpu, except the one pointed by
Paolo Bonzini4fa77342014-07-17 12:25:16 +02006262 * vmx->loaded_vmcs. We must be running L1, so vmx->loaded_vmcs
6263 * must be &vmx->vmcs01.
Nadav Har'Elff2f6fe2011-05-25 23:05:27 +03006264 */
6265static void nested_free_all_saved_vmcss(struct vcpu_vmx *vmx)
6266{
6267 struct vmcs02_list *item, *n;
Paolo Bonzini4fa77342014-07-17 12:25:16 +02006268
6269 WARN_ON(vmx->loaded_vmcs != &vmx->vmcs01);
Nadav Har'Elff2f6fe2011-05-25 23:05:27 +03006270 list_for_each_entry_safe(item, n, &vmx->nested.vmcs02_pool, list) {
Paolo Bonzini4fa77342014-07-17 12:25:16 +02006271 /*
6272 * Something will leak if the above WARN triggers. Better than
6273 * a use-after-free.
6274 */
6275 if (vmx->loaded_vmcs == &item->vmcs02)
6276 continue;
6277
6278 free_loaded_vmcs(&item->vmcs02);
Nadav Har'Elff2f6fe2011-05-25 23:05:27 +03006279 list_del(&item->list);
6280 kfree(item);
Paolo Bonzini4fa77342014-07-17 12:25:16 +02006281 vmx->nested.vmcs02_num--;
Nadav Har'Elff2f6fe2011-05-25 23:05:27 +03006282 }
Nadav Har'Elff2f6fe2011-05-25 23:05:27 +03006283}
6284
Arthur Chunqi Li0658fba2013-07-04 15:03:32 +08006285/*
6286 * The following 3 functions, nested_vmx_succeed()/failValid()/failInvalid(),
6287 * set the success or error code of an emulated VMX instruction, as specified
6288 * by Vol 2B, VMX Instruction Reference, "Conventions".
6289 */
6290static void nested_vmx_succeed(struct kvm_vcpu *vcpu)
6291{
6292 vmx_set_rflags(vcpu, vmx_get_rflags(vcpu)
6293 & ~(X86_EFLAGS_CF | X86_EFLAGS_PF | X86_EFLAGS_AF |
6294 X86_EFLAGS_ZF | X86_EFLAGS_SF | X86_EFLAGS_OF));
6295}
6296
6297static void nested_vmx_failInvalid(struct kvm_vcpu *vcpu)
6298{
6299 vmx_set_rflags(vcpu, (vmx_get_rflags(vcpu)
6300 & ~(X86_EFLAGS_PF | X86_EFLAGS_AF | X86_EFLAGS_ZF |
6301 X86_EFLAGS_SF | X86_EFLAGS_OF))
6302 | X86_EFLAGS_CF);
6303}
6304
Abel Gordon145c28d2013-04-18 14:36:55 +03006305static void nested_vmx_failValid(struct kvm_vcpu *vcpu,
Arthur Chunqi Li0658fba2013-07-04 15:03:32 +08006306 u32 vm_instruction_error)
6307{
6308 if (to_vmx(vcpu)->nested.current_vmptr == -1ull) {
6309 /*
6310 * failValid writes the error number to the current VMCS, which
6311 * can't be done there isn't a current VMCS.
6312 */
6313 nested_vmx_failInvalid(vcpu);
6314 return;
6315 }
6316 vmx_set_rflags(vcpu, (vmx_get_rflags(vcpu)
6317 & ~(X86_EFLAGS_CF | X86_EFLAGS_PF | X86_EFLAGS_AF |
6318 X86_EFLAGS_SF | X86_EFLAGS_OF))
6319 | X86_EFLAGS_ZF);
6320 get_vmcs12(vcpu)->vm_instruction_error = vm_instruction_error;
6321 /*
6322 * We don't need to force a shadow sync because
6323 * VM_INSTRUCTION_ERROR is not shadowed
6324 */
6325}
Abel Gordon145c28d2013-04-18 14:36:55 +03006326
Wincy Vanff651cb2014-12-11 08:52:58 +03006327static void nested_vmx_abort(struct kvm_vcpu *vcpu, u32 indicator)
6328{
6329 /* TODO: not to reset guest simply here. */
6330 kvm_make_request(KVM_REQ_TRIPLE_FAULT, vcpu);
6331 pr_warn("kvm: nested vmx abort, indicator %d\n", indicator);
6332}
6333
Jan Kiszkaf4124502014-03-07 20:03:13 +01006334static enum hrtimer_restart vmx_preemption_timer_fn(struct hrtimer *timer)
6335{
6336 struct vcpu_vmx *vmx =
6337 container_of(timer, struct vcpu_vmx, nested.preemption_timer);
6338
6339 vmx->nested.preemption_timer_expired = true;
6340 kvm_make_request(KVM_REQ_EVENT, &vmx->vcpu);
6341 kvm_vcpu_kick(&vmx->vcpu);
6342
6343 return HRTIMER_NORESTART;
6344}
6345
Nadav Har'Elff2f6fe2011-05-25 23:05:27 +03006346/*
Bandan Das19677e32014-05-06 02:19:15 -04006347 * Decode the memory-address operand of a vmx instruction, as recorded on an
6348 * exit caused by such an instruction (run by a guest hypervisor).
6349 * On success, returns 0. When the operand is invalid, returns 1 and throws
6350 * #UD or #GP.
6351 */
6352static int get_vmx_mem_address(struct kvm_vcpu *vcpu,
6353 unsigned long exit_qualification,
Eugene Korenevskyf9eb4af2015-04-17 02:22:21 +00006354 u32 vmx_instruction_info, bool wr, gva_t *ret)
Bandan Das19677e32014-05-06 02:19:15 -04006355{
Eugene Korenevskyf9eb4af2015-04-17 02:22:21 +00006356 gva_t off;
6357 bool exn;
6358 struct kvm_segment s;
6359
Bandan Das19677e32014-05-06 02:19:15 -04006360 /*
6361 * According to Vol. 3B, "Information for VM Exits Due to Instruction
6362 * Execution", on an exit, vmx_instruction_info holds most of the
6363 * addressing components of the operand. Only the displacement part
6364 * is put in exit_qualification (see 3B, "Basic VM-Exit Information").
6365 * For how an actual address is calculated from all these components,
6366 * refer to Vol. 1, "Operand Addressing".
6367 */
6368 int scaling = vmx_instruction_info & 3;
6369 int addr_size = (vmx_instruction_info >> 7) & 7;
6370 bool is_reg = vmx_instruction_info & (1u << 10);
6371 int seg_reg = (vmx_instruction_info >> 15) & 7;
6372 int index_reg = (vmx_instruction_info >> 18) & 0xf;
6373 bool index_is_valid = !(vmx_instruction_info & (1u << 22));
6374 int base_reg = (vmx_instruction_info >> 23) & 0xf;
6375 bool base_is_valid = !(vmx_instruction_info & (1u << 27));
6376
6377 if (is_reg) {
6378 kvm_queue_exception(vcpu, UD_VECTOR);
6379 return 1;
6380 }
6381
6382 /* Addr = segment_base + offset */
6383 /* offset = base + [index * scale] + displacement */
Eugene Korenevskyf9eb4af2015-04-17 02:22:21 +00006384 off = exit_qualification; /* holds the displacement */
Bandan Das19677e32014-05-06 02:19:15 -04006385 if (base_is_valid)
Eugene Korenevskyf9eb4af2015-04-17 02:22:21 +00006386 off += kvm_register_read(vcpu, base_reg);
Bandan Das19677e32014-05-06 02:19:15 -04006387 if (index_is_valid)
Eugene Korenevskyf9eb4af2015-04-17 02:22:21 +00006388 off += kvm_register_read(vcpu, index_reg)<<scaling;
6389 vmx_get_segment(vcpu, &s, seg_reg);
6390 *ret = s.base + off;
Bandan Das19677e32014-05-06 02:19:15 -04006391
6392 if (addr_size == 1) /* 32 bit */
6393 *ret &= 0xffffffff;
6394
Eugene Korenevskyf9eb4af2015-04-17 02:22:21 +00006395 /* Checks for #GP/#SS exceptions. */
6396 exn = false;
6397 if (is_protmode(vcpu)) {
6398 /* Protected mode: apply checks for segment validity in the
6399 * following order:
6400 * - segment type check (#GP(0) may be thrown)
6401 * - usability check (#GP(0)/#SS(0))
6402 * - limit check (#GP(0)/#SS(0))
6403 */
6404 if (wr)
6405 /* #GP(0) if the destination operand is located in a
6406 * read-only data segment or any code segment.
6407 */
6408 exn = ((s.type & 0xa) == 0 || (s.type & 8));
6409 else
6410 /* #GP(0) if the source operand is located in an
6411 * execute-only code segment
6412 */
6413 exn = ((s.type & 0xa) == 8);
6414 }
6415 if (exn) {
6416 kvm_queue_exception_e(vcpu, GP_VECTOR, 0);
6417 return 1;
6418 }
6419 if (is_long_mode(vcpu)) {
6420 /* Long mode: #GP(0)/#SS(0) if the memory address is in a
6421 * non-canonical form. This is an only check for long mode.
6422 */
6423 exn = is_noncanonical_address(*ret);
6424 } else if (is_protmode(vcpu)) {
6425 /* Protected mode: #GP(0)/#SS(0) if the segment is unusable.
6426 */
6427 exn = (s.unusable != 0);
6428 /* Protected mode: #GP(0)/#SS(0) if the memory
6429 * operand is outside the segment limit.
6430 */
6431 exn = exn || (off + sizeof(u64) > s.limit);
6432 }
6433 if (exn) {
6434 kvm_queue_exception_e(vcpu,
6435 seg_reg == VCPU_SREG_SS ?
6436 SS_VECTOR : GP_VECTOR,
6437 0);
6438 return 1;
6439 }
6440
Bandan Das19677e32014-05-06 02:19:15 -04006441 return 0;
6442}
6443
6444/*
Bandan Das3573e222014-05-06 02:19:16 -04006445 * This function performs the various checks including
6446 * - if it's 4KB aligned
6447 * - No bits beyond the physical address width are set
6448 * - Returns 0 on success or else 1
Bandan Das4291b582014-05-06 02:19:18 -04006449 * (Intel SDM Section 30.3)
Bandan Das3573e222014-05-06 02:19:16 -04006450 */
Bandan Das4291b582014-05-06 02:19:18 -04006451static int nested_vmx_check_vmptr(struct kvm_vcpu *vcpu, int exit_reason,
6452 gpa_t *vmpointer)
Bandan Das3573e222014-05-06 02:19:16 -04006453{
6454 gva_t gva;
6455 gpa_t vmptr;
6456 struct x86_exception e;
6457 struct page *page;
6458 struct vcpu_vmx *vmx = to_vmx(vcpu);
6459 int maxphyaddr = cpuid_maxphyaddr(vcpu);
6460
6461 if (get_vmx_mem_address(vcpu, vmcs_readl(EXIT_QUALIFICATION),
Eugene Korenevskyf9eb4af2015-04-17 02:22:21 +00006462 vmcs_read32(VMX_INSTRUCTION_INFO), false, &gva))
Bandan Das3573e222014-05-06 02:19:16 -04006463 return 1;
6464
6465 if (kvm_read_guest_virt(&vcpu->arch.emulate_ctxt, gva, &vmptr,
6466 sizeof(vmptr), &e)) {
6467 kvm_inject_page_fault(vcpu, &e);
6468 return 1;
6469 }
6470
6471 switch (exit_reason) {
6472 case EXIT_REASON_VMON:
6473 /*
6474 * SDM 3: 24.11.5
6475 * The first 4 bytes of VMXON region contain the supported
6476 * VMCS revision identifier
6477 *
6478 * Note - IA32_VMX_BASIC[48] will never be 1
6479 * for the nested case;
6480 * which replaces physical address width with 32
6481 *
6482 */
Fabian Frederickbc39c4d2014-06-14 23:44:29 +02006483 if (!PAGE_ALIGNED(vmptr) || (vmptr >> maxphyaddr)) {
Bandan Das3573e222014-05-06 02:19:16 -04006484 nested_vmx_failInvalid(vcpu);
6485 skip_emulated_instruction(vcpu);
6486 return 1;
6487 }
6488
6489 page = nested_get_page(vcpu, vmptr);
6490 if (page == NULL ||
6491 *(u32 *)kmap(page) != VMCS12_REVISION) {
6492 nested_vmx_failInvalid(vcpu);
6493 kunmap(page);
6494 skip_emulated_instruction(vcpu);
6495 return 1;
6496 }
6497 kunmap(page);
6498 vmx->nested.vmxon_ptr = vmptr;
6499 break;
Bandan Das4291b582014-05-06 02:19:18 -04006500 case EXIT_REASON_VMCLEAR:
Fabian Frederickbc39c4d2014-06-14 23:44:29 +02006501 if (!PAGE_ALIGNED(vmptr) || (vmptr >> maxphyaddr)) {
Bandan Das4291b582014-05-06 02:19:18 -04006502 nested_vmx_failValid(vcpu,
6503 VMXERR_VMCLEAR_INVALID_ADDRESS);
6504 skip_emulated_instruction(vcpu);
6505 return 1;
6506 }
Bandan Das3573e222014-05-06 02:19:16 -04006507
Bandan Das4291b582014-05-06 02:19:18 -04006508 if (vmptr == vmx->nested.vmxon_ptr) {
6509 nested_vmx_failValid(vcpu,
6510 VMXERR_VMCLEAR_VMXON_POINTER);
6511 skip_emulated_instruction(vcpu);
6512 return 1;
6513 }
6514 break;
6515 case EXIT_REASON_VMPTRLD:
Fabian Frederickbc39c4d2014-06-14 23:44:29 +02006516 if (!PAGE_ALIGNED(vmptr) || (vmptr >> maxphyaddr)) {
Bandan Das4291b582014-05-06 02:19:18 -04006517 nested_vmx_failValid(vcpu,
6518 VMXERR_VMPTRLD_INVALID_ADDRESS);
6519 skip_emulated_instruction(vcpu);
6520 return 1;
6521 }
6522
6523 if (vmptr == vmx->nested.vmxon_ptr) {
6524 nested_vmx_failValid(vcpu,
6525 VMXERR_VMCLEAR_VMXON_POINTER);
6526 skip_emulated_instruction(vcpu);
6527 return 1;
6528 }
6529 break;
Bandan Das3573e222014-05-06 02:19:16 -04006530 default:
6531 return 1; /* shouldn't happen */
6532 }
6533
Bandan Das4291b582014-05-06 02:19:18 -04006534 if (vmpointer)
6535 *vmpointer = vmptr;
Bandan Das3573e222014-05-06 02:19:16 -04006536 return 0;
6537}
6538
6539/*
Nadav Har'Elec378ae2011-05-25 23:02:54 +03006540 * Emulate the VMXON instruction.
6541 * Currently, we just remember that VMX is active, and do not save or even
6542 * inspect the argument to VMXON (the so-called "VMXON pointer") because we
6543 * do not currently need to store anything in that guest-allocated memory
6544 * region. Consequently, VMCLEAR and VMPTRLD also do not verify that the their
6545 * argument is different from the VMXON pointer (which the spec says they do).
6546 */
6547static int handle_vmon(struct kvm_vcpu *vcpu)
6548{
6549 struct kvm_segment cs;
6550 struct vcpu_vmx *vmx = to_vmx(vcpu);
Abel Gordon8de48832013-04-18 14:37:25 +03006551 struct vmcs *shadow_vmcs;
Nadav Har'Elb3897a42013-07-08 19:12:35 +08006552 const u64 VMXON_NEEDED_FEATURES = FEATURE_CONTROL_LOCKED
6553 | FEATURE_CONTROL_VMXON_ENABLED_OUTSIDE_SMX;
Nadav Har'Elec378ae2011-05-25 23:02:54 +03006554
6555 /* The Intel VMX Instruction Reference lists a bunch of bits that
6556 * are prerequisite to running VMXON, most notably cr4.VMXE must be
6557 * set to 1 (see vmx_set_cr4() for when we allow the guest to set this).
6558 * Otherwise, we should fail with #UD. We test these now:
6559 */
6560 if (!kvm_read_cr4_bits(vcpu, X86_CR4_VMXE) ||
6561 !kvm_read_cr0_bits(vcpu, X86_CR0_PE) ||
6562 (vmx_get_rflags(vcpu) & X86_EFLAGS_VM)) {
6563 kvm_queue_exception(vcpu, UD_VECTOR);
6564 return 1;
6565 }
6566
6567 vmx_get_segment(vcpu, &cs, VCPU_SREG_CS);
6568 if (is_long_mode(vcpu) && !cs.l) {
6569 kvm_queue_exception(vcpu, UD_VECTOR);
6570 return 1;
6571 }
6572
6573 if (vmx_get_cpl(vcpu)) {
6574 kvm_inject_gp(vcpu, 0);
6575 return 1;
6576 }
Bandan Das3573e222014-05-06 02:19:16 -04006577
Bandan Das4291b582014-05-06 02:19:18 -04006578 if (nested_vmx_check_vmptr(vcpu, EXIT_REASON_VMON, NULL))
Bandan Das3573e222014-05-06 02:19:16 -04006579 return 1;
6580
Abel Gordon145c28d2013-04-18 14:36:55 +03006581 if (vmx->nested.vmxon) {
6582 nested_vmx_failValid(vcpu, VMXERR_VMXON_IN_VMX_ROOT_OPERATION);
6583 skip_emulated_instruction(vcpu);
6584 return 1;
6585 }
Nadav Har'Elb3897a42013-07-08 19:12:35 +08006586
6587 if ((vmx->nested.msr_ia32_feature_control & VMXON_NEEDED_FEATURES)
6588 != VMXON_NEEDED_FEATURES) {
6589 kvm_inject_gp(vcpu, 0);
6590 return 1;
6591 }
6592
Abel Gordon8de48832013-04-18 14:37:25 +03006593 if (enable_shadow_vmcs) {
6594 shadow_vmcs = alloc_vmcs();
6595 if (!shadow_vmcs)
6596 return -ENOMEM;
6597 /* mark vmcs as shadow */
6598 shadow_vmcs->revision_id |= (1u << 31);
6599 /* init shadow vmcs */
6600 vmcs_clear(shadow_vmcs);
6601 vmx->nested.current_shadow_vmcs = shadow_vmcs;
6602 }
Nadav Har'Elec378ae2011-05-25 23:02:54 +03006603
Nadav Har'Elff2f6fe2011-05-25 23:05:27 +03006604 INIT_LIST_HEAD(&(vmx->nested.vmcs02_pool));
6605 vmx->nested.vmcs02_num = 0;
6606
Jan Kiszkaf4124502014-03-07 20:03:13 +01006607 hrtimer_init(&vmx->nested.preemption_timer, CLOCK_MONOTONIC,
6608 HRTIMER_MODE_REL);
6609 vmx->nested.preemption_timer.function = vmx_preemption_timer_fn;
6610
Nadav Har'Elec378ae2011-05-25 23:02:54 +03006611 vmx->nested.vmxon = true;
6612
6613 skip_emulated_instruction(vcpu);
Arthur Chunqi Lia25eb112013-07-04 15:03:33 +08006614 nested_vmx_succeed(vcpu);
Nadav Har'Elec378ae2011-05-25 23:02:54 +03006615 return 1;
6616}
6617
6618/*
6619 * Intel's VMX Instruction Reference specifies a common set of prerequisites
6620 * for running VMX instructions (except VMXON, whose prerequisites are
6621 * slightly different). It also specifies what exception to inject otherwise.
6622 */
6623static int nested_vmx_check_permission(struct kvm_vcpu *vcpu)
6624{
6625 struct kvm_segment cs;
6626 struct vcpu_vmx *vmx = to_vmx(vcpu);
6627
6628 if (!vmx->nested.vmxon) {
6629 kvm_queue_exception(vcpu, UD_VECTOR);
6630 return 0;
6631 }
6632
6633 vmx_get_segment(vcpu, &cs, VCPU_SREG_CS);
6634 if ((vmx_get_rflags(vcpu) & X86_EFLAGS_VM) ||
6635 (is_long_mode(vcpu) && !cs.l)) {
6636 kvm_queue_exception(vcpu, UD_VECTOR);
6637 return 0;
6638 }
6639
6640 if (vmx_get_cpl(vcpu)) {
6641 kvm_inject_gp(vcpu, 0);
6642 return 0;
6643 }
6644
6645 return 1;
6646}
6647
Abel Gordone7953d72013-04-18 14:37:55 +03006648static inline void nested_release_vmcs12(struct vcpu_vmx *vmx)
6649{
Abel Gordon8a1b9dd2013-04-18 14:39:55 +03006650 u32 exec_control;
Paolo Bonzini9a2a05b2014-07-17 11:55:46 +02006651 if (vmx->nested.current_vmptr == -1ull)
6652 return;
6653
6654 /* current_vmptr and current_vmcs12 are always set/reset together */
6655 if (WARN_ON(vmx->nested.current_vmcs12 == NULL))
6656 return;
6657
Abel Gordon012f83c2013-04-18 14:39:25 +03006658 if (enable_shadow_vmcs) {
Paolo Bonzini9a2a05b2014-07-17 11:55:46 +02006659 /* copy to memory all shadowed fields in case
6660 they were modified */
6661 copy_shadow_to_vmcs12(vmx);
6662 vmx->nested.sync_shadow_vmcs = false;
6663 exec_control = vmcs_read32(SECONDARY_VM_EXEC_CONTROL);
6664 exec_control &= ~SECONDARY_EXEC_SHADOW_VMCS;
6665 vmcs_write32(SECONDARY_VM_EXEC_CONTROL, exec_control);
6666 vmcs_write64(VMCS_LINK_POINTER, -1ull);
Abel Gordon012f83c2013-04-18 14:39:25 +03006667 }
Wincy Van705699a2015-02-03 23:58:17 +08006668 vmx->nested.posted_intr_nv = -1;
Abel Gordone7953d72013-04-18 14:37:55 +03006669 kunmap(vmx->nested.current_vmcs12_page);
6670 nested_release_page(vmx->nested.current_vmcs12_page);
Paolo Bonzini9a2a05b2014-07-17 11:55:46 +02006671 vmx->nested.current_vmptr = -1ull;
6672 vmx->nested.current_vmcs12 = NULL;
Abel Gordone7953d72013-04-18 14:37:55 +03006673}
6674
Nadav Har'Elec378ae2011-05-25 23:02:54 +03006675/*
6676 * Free whatever needs to be freed from vmx->nested when L1 goes down, or
6677 * just stops using VMX.
6678 */
6679static void free_nested(struct vcpu_vmx *vmx)
6680{
6681 if (!vmx->nested.vmxon)
6682 return;
Paolo Bonzini9a2a05b2014-07-17 11:55:46 +02006683
Nadav Har'Elec378ae2011-05-25 23:02:54 +03006684 vmx->nested.vmxon = false;
Paolo Bonzini9a2a05b2014-07-17 11:55:46 +02006685 nested_release_vmcs12(vmx);
Abel Gordone7953d72013-04-18 14:37:55 +03006686 if (enable_shadow_vmcs)
6687 free_vmcs(vmx->nested.current_shadow_vmcs);
Nadav Har'Elfe3ef052011-05-25 23:10:02 +03006688 /* Unpin physical memory we referred to in current vmcs02 */
6689 if (vmx->nested.apic_access_page) {
6690 nested_release_page(vmx->nested.apic_access_page);
Paolo Bonzini48d89b92014-08-26 13:27:46 +02006691 vmx->nested.apic_access_page = NULL;
Nadav Har'Elfe3ef052011-05-25 23:10:02 +03006692 }
Wanpeng Lia7c0b072014-08-21 19:46:50 +08006693 if (vmx->nested.virtual_apic_page) {
6694 nested_release_page(vmx->nested.virtual_apic_page);
Paolo Bonzini48d89b92014-08-26 13:27:46 +02006695 vmx->nested.virtual_apic_page = NULL;
Wanpeng Lia7c0b072014-08-21 19:46:50 +08006696 }
Wincy Van705699a2015-02-03 23:58:17 +08006697 if (vmx->nested.pi_desc_page) {
6698 kunmap(vmx->nested.pi_desc_page);
6699 nested_release_page(vmx->nested.pi_desc_page);
6700 vmx->nested.pi_desc_page = NULL;
6701 vmx->nested.pi_desc = NULL;
6702 }
Nadav Har'Elff2f6fe2011-05-25 23:05:27 +03006703
6704 nested_free_all_saved_vmcss(vmx);
Nadav Har'Elec378ae2011-05-25 23:02:54 +03006705}
6706
6707/* Emulate the VMXOFF instruction */
6708static int handle_vmoff(struct kvm_vcpu *vcpu)
6709{
6710 if (!nested_vmx_check_permission(vcpu))
6711 return 1;
6712 free_nested(to_vmx(vcpu));
6713 skip_emulated_instruction(vcpu);
Arthur Chunqi Lia25eb112013-07-04 15:03:33 +08006714 nested_vmx_succeed(vcpu);
Nadav Har'Elec378ae2011-05-25 23:02:54 +03006715 return 1;
6716}
6717
Nadav Har'El27d6c862011-05-25 23:06:59 +03006718/* Emulate the VMCLEAR instruction */
6719static int handle_vmclear(struct kvm_vcpu *vcpu)
6720{
6721 struct vcpu_vmx *vmx = to_vmx(vcpu);
Nadav Har'El27d6c862011-05-25 23:06:59 +03006722 gpa_t vmptr;
6723 struct vmcs12 *vmcs12;
6724 struct page *page;
Nadav Har'El27d6c862011-05-25 23:06:59 +03006725
6726 if (!nested_vmx_check_permission(vcpu))
6727 return 1;
6728
Bandan Das4291b582014-05-06 02:19:18 -04006729 if (nested_vmx_check_vmptr(vcpu, EXIT_REASON_VMCLEAR, &vmptr))
Nadav Har'El27d6c862011-05-25 23:06:59 +03006730 return 1;
6731
Paolo Bonzini9a2a05b2014-07-17 11:55:46 +02006732 if (vmptr == vmx->nested.current_vmptr)
Abel Gordone7953d72013-04-18 14:37:55 +03006733 nested_release_vmcs12(vmx);
Nadav Har'El27d6c862011-05-25 23:06:59 +03006734
6735 page = nested_get_page(vcpu, vmptr);
6736 if (page == NULL) {
6737 /*
6738 * For accurate processor emulation, VMCLEAR beyond available
6739 * physical memory should do nothing at all. However, it is
6740 * possible that a nested vmx bug, not a guest hypervisor bug,
6741 * resulted in this case, so let's shut down before doing any
6742 * more damage:
6743 */
6744 kvm_make_request(KVM_REQ_TRIPLE_FAULT, vcpu);
6745 return 1;
6746 }
6747 vmcs12 = kmap(page);
6748 vmcs12->launch_state = 0;
6749 kunmap(page);
6750 nested_release_page(page);
6751
6752 nested_free_vmcs02(vmx, vmptr);
6753
6754 skip_emulated_instruction(vcpu);
6755 nested_vmx_succeed(vcpu);
6756 return 1;
6757}
6758
Nadav Har'Elcd232ad2011-05-25 23:10:33 +03006759static int nested_vmx_run(struct kvm_vcpu *vcpu, bool launch);
6760
6761/* Emulate the VMLAUNCH instruction */
6762static int handle_vmlaunch(struct kvm_vcpu *vcpu)
6763{
6764 return nested_vmx_run(vcpu, true);
6765}
6766
6767/* Emulate the VMRESUME instruction */
6768static int handle_vmresume(struct kvm_vcpu *vcpu)
6769{
6770
6771 return nested_vmx_run(vcpu, false);
6772}
6773
Nadav Har'El49f705c2011-05-25 23:08:30 +03006774enum vmcs_field_type {
6775 VMCS_FIELD_TYPE_U16 = 0,
6776 VMCS_FIELD_TYPE_U64 = 1,
6777 VMCS_FIELD_TYPE_U32 = 2,
6778 VMCS_FIELD_TYPE_NATURAL_WIDTH = 3
6779};
6780
6781static inline int vmcs_field_type(unsigned long field)
6782{
6783 if (0x1 & field) /* the *_HIGH fields are all 32 bit */
6784 return VMCS_FIELD_TYPE_U32;
6785 return (field >> 13) & 0x3 ;
6786}
6787
6788static inline int vmcs_field_readonly(unsigned long field)
6789{
6790 return (((field >> 10) & 0x3) == 1);
6791}
6792
6793/*
6794 * Read a vmcs12 field. Since these can have varying lengths and we return
6795 * one type, we chose the biggest type (u64) and zero-extend the return value
6796 * to that size. Note that the caller, handle_vmread, might need to use only
6797 * some of the bits we return here (e.g., on 32-bit guests, only 32 bits of
6798 * 64-bit fields are to be returned).
6799 */
Paolo Bonzinia2ae9df2014-11-04 18:31:19 +01006800static inline int vmcs12_read_any(struct kvm_vcpu *vcpu,
6801 unsigned long field, u64 *ret)
Nadav Har'El49f705c2011-05-25 23:08:30 +03006802{
6803 short offset = vmcs_field_to_offset(field);
6804 char *p;
6805
6806 if (offset < 0)
Paolo Bonzinia2ae9df2014-11-04 18:31:19 +01006807 return offset;
Nadav Har'El49f705c2011-05-25 23:08:30 +03006808
6809 p = ((char *)(get_vmcs12(vcpu))) + offset;
6810
6811 switch (vmcs_field_type(field)) {
6812 case VMCS_FIELD_TYPE_NATURAL_WIDTH:
6813 *ret = *((natural_width *)p);
Paolo Bonzinia2ae9df2014-11-04 18:31:19 +01006814 return 0;
Nadav Har'El49f705c2011-05-25 23:08:30 +03006815 case VMCS_FIELD_TYPE_U16:
6816 *ret = *((u16 *)p);
Paolo Bonzinia2ae9df2014-11-04 18:31:19 +01006817 return 0;
Nadav Har'El49f705c2011-05-25 23:08:30 +03006818 case VMCS_FIELD_TYPE_U32:
6819 *ret = *((u32 *)p);
Paolo Bonzinia2ae9df2014-11-04 18:31:19 +01006820 return 0;
Nadav Har'El49f705c2011-05-25 23:08:30 +03006821 case VMCS_FIELD_TYPE_U64:
6822 *ret = *((u64 *)p);
Paolo Bonzinia2ae9df2014-11-04 18:31:19 +01006823 return 0;
Nadav Har'El49f705c2011-05-25 23:08:30 +03006824 default:
Paolo Bonzinia2ae9df2014-11-04 18:31:19 +01006825 WARN_ON(1);
6826 return -ENOENT;
Nadav Har'El49f705c2011-05-25 23:08:30 +03006827 }
6828}
6829
Abel Gordon20b97fe2013-04-18 14:36:25 +03006830
Paolo Bonzinia2ae9df2014-11-04 18:31:19 +01006831static inline int vmcs12_write_any(struct kvm_vcpu *vcpu,
6832 unsigned long field, u64 field_value){
Abel Gordon20b97fe2013-04-18 14:36:25 +03006833 short offset = vmcs_field_to_offset(field);
6834 char *p = ((char *) get_vmcs12(vcpu)) + offset;
6835 if (offset < 0)
Paolo Bonzinia2ae9df2014-11-04 18:31:19 +01006836 return offset;
Abel Gordon20b97fe2013-04-18 14:36:25 +03006837
6838 switch (vmcs_field_type(field)) {
6839 case VMCS_FIELD_TYPE_U16:
6840 *(u16 *)p = field_value;
Paolo Bonzinia2ae9df2014-11-04 18:31:19 +01006841 return 0;
Abel Gordon20b97fe2013-04-18 14:36:25 +03006842 case VMCS_FIELD_TYPE_U32:
6843 *(u32 *)p = field_value;
Paolo Bonzinia2ae9df2014-11-04 18:31:19 +01006844 return 0;
Abel Gordon20b97fe2013-04-18 14:36:25 +03006845 case VMCS_FIELD_TYPE_U64:
6846 *(u64 *)p = field_value;
Paolo Bonzinia2ae9df2014-11-04 18:31:19 +01006847 return 0;
Abel Gordon20b97fe2013-04-18 14:36:25 +03006848 case VMCS_FIELD_TYPE_NATURAL_WIDTH:
6849 *(natural_width *)p = field_value;
Paolo Bonzinia2ae9df2014-11-04 18:31:19 +01006850 return 0;
Abel Gordon20b97fe2013-04-18 14:36:25 +03006851 default:
Paolo Bonzinia2ae9df2014-11-04 18:31:19 +01006852 WARN_ON(1);
6853 return -ENOENT;
Abel Gordon20b97fe2013-04-18 14:36:25 +03006854 }
6855
6856}
6857
Abel Gordon16f5b902013-04-18 14:38:25 +03006858static void copy_shadow_to_vmcs12(struct vcpu_vmx *vmx)
6859{
6860 int i;
6861 unsigned long field;
6862 u64 field_value;
6863 struct vmcs *shadow_vmcs = vmx->nested.current_shadow_vmcs;
Mathias Krausec2bae892013-06-26 20:36:21 +02006864 const unsigned long *fields = shadow_read_write_fields;
6865 const int num_fields = max_shadow_read_write_fields;
Abel Gordon16f5b902013-04-18 14:38:25 +03006866
Jan Kiszka282da872014-10-08 18:05:39 +02006867 preempt_disable();
6868
Abel Gordon16f5b902013-04-18 14:38:25 +03006869 vmcs_load(shadow_vmcs);
6870
6871 for (i = 0; i < num_fields; i++) {
6872 field = fields[i];
6873 switch (vmcs_field_type(field)) {
6874 case VMCS_FIELD_TYPE_U16:
6875 field_value = vmcs_read16(field);
6876 break;
6877 case VMCS_FIELD_TYPE_U32:
6878 field_value = vmcs_read32(field);
6879 break;
6880 case VMCS_FIELD_TYPE_U64:
6881 field_value = vmcs_read64(field);
6882 break;
6883 case VMCS_FIELD_TYPE_NATURAL_WIDTH:
6884 field_value = vmcs_readl(field);
6885 break;
Paolo Bonzinia2ae9df2014-11-04 18:31:19 +01006886 default:
6887 WARN_ON(1);
6888 continue;
Abel Gordon16f5b902013-04-18 14:38:25 +03006889 }
6890 vmcs12_write_any(&vmx->vcpu, field, field_value);
6891 }
6892
6893 vmcs_clear(shadow_vmcs);
6894 vmcs_load(vmx->loaded_vmcs->vmcs);
Jan Kiszka282da872014-10-08 18:05:39 +02006895
6896 preempt_enable();
Abel Gordon16f5b902013-04-18 14:38:25 +03006897}
6898
Abel Gordonc3114422013-04-18 14:38:55 +03006899static void copy_vmcs12_to_shadow(struct vcpu_vmx *vmx)
6900{
Mathias Krausec2bae892013-06-26 20:36:21 +02006901 const unsigned long *fields[] = {
6902 shadow_read_write_fields,
6903 shadow_read_only_fields
Abel Gordonc3114422013-04-18 14:38:55 +03006904 };
Mathias Krausec2bae892013-06-26 20:36:21 +02006905 const int max_fields[] = {
Abel Gordonc3114422013-04-18 14:38:55 +03006906 max_shadow_read_write_fields,
6907 max_shadow_read_only_fields
6908 };
6909 int i, q;
6910 unsigned long field;
6911 u64 field_value = 0;
6912 struct vmcs *shadow_vmcs = vmx->nested.current_shadow_vmcs;
6913
6914 vmcs_load(shadow_vmcs);
6915
Mathias Krausec2bae892013-06-26 20:36:21 +02006916 for (q = 0; q < ARRAY_SIZE(fields); q++) {
Abel Gordonc3114422013-04-18 14:38:55 +03006917 for (i = 0; i < max_fields[q]; i++) {
6918 field = fields[q][i];
6919 vmcs12_read_any(&vmx->vcpu, field, &field_value);
6920
6921 switch (vmcs_field_type(field)) {
6922 case VMCS_FIELD_TYPE_U16:
6923 vmcs_write16(field, (u16)field_value);
6924 break;
6925 case VMCS_FIELD_TYPE_U32:
6926 vmcs_write32(field, (u32)field_value);
6927 break;
6928 case VMCS_FIELD_TYPE_U64:
6929 vmcs_write64(field, (u64)field_value);
6930 break;
6931 case VMCS_FIELD_TYPE_NATURAL_WIDTH:
6932 vmcs_writel(field, (long)field_value);
6933 break;
Paolo Bonzinia2ae9df2014-11-04 18:31:19 +01006934 default:
6935 WARN_ON(1);
6936 break;
Abel Gordonc3114422013-04-18 14:38:55 +03006937 }
6938 }
6939 }
6940
6941 vmcs_clear(shadow_vmcs);
6942 vmcs_load(vmx->loaded_vmcs->vmcs);
6943}
6944
Nadav Har'El49f705c2011-05-25 23:08:30 +03006945/*
6946 * VMX instructions which assume a current vmcs12 (i.e., that VMPTRLD was
6947 * used before) all generate the same failure when it is missing.
6948 */
6949static int nested_vmx_check_vmcs12(struct kvm_vcpu *vcpu)
6950{
6951 struct vcpu_vmx *vmx = to_vmx(vcpu);
6952 if (vmx->nested.current_vmptr == -1ull) {
6953 nested_vmx_failInvalid(vcpu);
6954 skip_emulated_instruction(vcpu);
6955 return 0;
6956 }
6957 return 1;
6958}
6959
6960static int handle_vmread(struct kvm_vcpu *vcpu)
6961{
6962 unsigned long field;
6963 u64 field_value;
6964 unsigned long exit_qualification = vmcs_readl(EXIT_QUALIFICATION);
6965 u32 vmx_instruction_info = vmcs_read32(VMX_INSTRUCTION_INFO);
6966 gva_t gva = 0;
6967
6968 if (!nested_vmx_check_permission(vcpu) ||
6969 !nested_vmx_check_vmcs12(vcpu))
6970 return 1;
6971
6972 /* Decode instruction info and find the field to read */
Nadav Amit27e6fb52014-06-18 17:19:26 +03006973 field = kvm_register_readl(vcpu, (((vmx_instruction_info) >> 28) & 0xf));
Nadav Har'El49f705c2011-05-25 23:08:30 +03006974 /* Read the field, zero-extended to a u64 field_value */
Paolo Bonzinia2ae9df2014-11-04 18:31:19 +01006975 if (vmcs12_read_any(vcpu, field, &field_value) < 0) {
Nadav Har'El49f705c2011-05-25 23:08:30 +03006976 nested_vmx_failValid(vcpu, VMXERR_UNSUPPORTED_VMCS_COMPONENT);
6977 skip_emulated_instruction(vcpu);
6978 return 1;
6979 }
6980 /*
6981 * Now copy part of this value to register or memory, as requested.
6982 * Note that the number of bits actually copied is 32 or 64 depending
6983 * on the guest's mode (32 or 64 bit), not on the given field's length.
6984 */
6985 if (vmx_instruction_info & (1u << 10)) {
Nadav Amit27e6fb52014-06-18 17:19:26 +03006986 kvm_register_writel(vcpu, (((vmx_instruction_info) >> 3) & 0xf),
Nadav Har'El49f705c2011-05-25 23:08:30 +03006987 field_value);
6988 } else {
6989 if (get_vmx_mem_address(vcpu, exit_qualification,
Eugene Korenevskyf9eb4af2015-04-17 02:22:21 +00006990 vmx_instruction_info, true, &gva))
Nadav Har'El49f705c2011-05-25 23:08:30 +03006991 return 1;
6992 /* _system ok, as nested_vmx_check_permission verified cpl=0 */
6993 kvm_write_guest_virt_system(&vcpu->arch.emulate_ctxt, gva,
6994 &field_value, (is_long_mode(vcpu) ? 8 : 4), NULL);
6995 }
6996
6997 nested_vmx_succeed(vcpu);
6998 skip_emulated_instruction(vcpu);
6999 return 1;
7000}
7001
7002
7003static int handle_vmwrite(struct kvm_vcpu *vcpu)
7004{
7005 unsigned long field;
7006 gva_t gva;
7007 unsigned long exit_qualification = vmcs_readl(EXIT_QUALIFICATION);
7008 u32 vmx_instruction_info = vmcs_read32(VMX_INSTRUCTION_INFO);
Nadav Har'El49f705c2011-05-25 23:08:30 +03007009 /* The value to write might be 32 or 64 bits, depending on L1's long
7010 * mode, and eventually we need to write that into a field of several
7011 * possible lengths. The code below first zero-extends the value to 64
7012 * bit (field_value), and then copies only the approriate number of
7013 * bits into the vmcs12 field.
7014 */
7015 u64 field_value = 0;
7016 struct x86_exception e;
7017
7018 if (!nested_vmx_check_permission(vcpu) ||
7019 !nested_vmx_check_vmcs12(vcpu))
7020 return 1;
7021
7022 if (vmx_instruction_info & (1u << 10))
Nadav Amit27e6fb52014-06-18 17:19:26 +03007023 field_value = kvm_register_readl(vcpu,
Nadav Har'El49f705c2011-05-25 23:08:30 +03007024 (((vmx_instruction_info) >> 3) & 0xf));
7025 else {
7026 if (get_vmx_mem_address(vcpu, exit_qualification,
Eugene Korenevskyf9eb4af2015-04-17 02:22:21 +00007027 vmx_instruction_info, false, &gva))
Nadav Har'El49f705c2011-05-25 23:08:30 +03007028 return 1;
7029 if (kvm_read_guest_virt(&vcpu->arch.emulate_ctxt, gva,
Nadav Amit27e6fb52014-06-18 17:19:26 +03007030 &field_value, (is_64_bit_mode(vcpu) ? 8 : 4), &e)) {
Nadav Har'El49f705c2011-05-25 23:08:30 +03007031 kvm_inject_page_fault(vcpu, &e);
7032 return 1;
7033 }
7034 }
7035
7036
Nadav Amit27e6fb52014-06-18 17:19:26 +03007037 field = kvm_register_readl(vcpu, (((vmx_instruction_info) >> 28) & 0xf));
Nadav Har'El49f705c2011-05-25 23:08:30 +03007038 if (vmcs_field_readonly(field)) {
7039 nested_vmx_failValid(vcpu,
7040 VMXERR_VMWRITE_READ_ONLY_VMCS_COMPONENT);
7041 skip_emulated_instruction(vcpu);
7042 return 1;
7043 }
7044
Paolo Bonzinia2ae9df2014-11-04 18:31:19 +01007045 if (vmcs12_write_any(vcpu, field, field_value) < 0) {
Nadav Har'El49f705c2011-05-25 23:08:30 +03007046 nested_vmx_failValid(vcpu, VMXERR_UNSUPPORTED_VMCS_COMPONENT);
7047 skip_emulated_instruction(vcpu);
7048 return 1;
7049 }
7050
7051 nested_vmx_succeed(vcpu);
7052 skip_emulated_instruction(vcpu);
7053 return 1;
7054}
7055
Nadav Har'El63846662011-05-25 23:07:29 +03007056/* Emulate the VMPTRLD instruction */
7057static int handle_vmptrld(struct kvm_vcpu *vcpu)
7058{
7059 struct vcpu_vmx *vmx = to_vmx(vcpu);
Nadav Har'El63846662011-05-25 23:07:29 +03007060 gpa_t vmptr;
Abel Gordon8a1b9dd2013-04-18 14:39:55 +03007061 u32 exec_control;
Nadav Har'El63846662011-05-25 23:07:29 +03007062
7063 if (!nested_vmx_check_permission(vcpu))
7064 return 1;
7065
Bandan Das4291b582014-05-06 02:19:18 -04007066 if (nested_vmx_check_vmptr(vcpu, EXIT_REASON_VMPTRLD, &vmptr))
Nadav Har'El63846662011-05-25 23:07:29 +03007067 return 1;
7068
Nadav Har'El63846662011-05-25 23:07:29 +03007069 if (vmx->nested.current_vmptr != vmptr) {
7070 struct vmcs12 *new_vmcs12;
7071 struct page *page;
7072 page = nested_get_page(vcpu, vmptr);
7073 if (page == NULL) {
7074 nested_vmx_failInvalid(vcpu);
7075 skip_emulated_instruction(vcpu);
7076 return 1;
7077 }
7078 new_vmcs12 = kmap(page);
7079 if (new_vmcs12->revision_id != VMCS12_REVISION) {
7080 kunmap(page);
7081 nested_release_page_clean(page);
7082 nested_vmx_failValid(vcpu,
7083 VMXERR_VMPTRLD_INCORRECT_VMCS_REVISION_ID);
7084 skip_emulated_instruction(vcpu);
7085 return 1;
7086 }
Nadav Har'El63846662011-05-25 23:07:29 +03007087
Paolo Bonzini9a2a05b2014-07-17 11:55:46 +02007088 nested_release_vmcs12(vmx);
Nadav Har'El63846662011-05-25 23:07:29 +03007089 vmx->nested.current_vmptr = vmptr;
7090 vmx->nested.current_vmcs12 = new_vmcs12;
7091 vmx->nested.current_vmcs12_page = page;
Abel Gordon012f83c2013-04-18 14:39:25 +03007092 if (enable_shadow_vmcs) {
Abel Gordon8a1b9dd2013-04-18 14:39:55 +03007093 exec_control = vmcs_read32(SECONDARY_VM_EXEC_CONTROL);
7094 exec_control |= SECONDARY_EXEC_SHADOW_VMCS;
7095 vmcs_write32(SECONDARY_VM_EXEC_CONTROL, exec_control);
7096 vmcs_write64(VMCS_LINK_POINTER,
7097 __pa(vmx->nested.current_shadow_vmcs));
Abel Gordon012f83c2013-04-18 14:39:25 +03007098 vmx->nested.sync_shadow_vmcs = true;
7099 }
Nadav Har'El63846662011-05-25 23:07:29 +03007100 }
7101
7102 nested_vmx_succeed(vcpu);
7103 skip_emulated_instruction(vcpu);
7104 return 1;
7105}
7106
Nadav Har'El6a4d7552011-05-25 23:08:00 +03007107/* Emulate the VMPTRST instruction */
7108static int handle_vmptrst(struct kvm_vcpu *vcpu)
7109{
7110 unsigned long exit_qualification = vmcs_readl(EXIT_QUALIFICATION);
7111 u32 vmx_instruction_info = vmcs_read32(VMX_INSTRUCTION_INFO);
7112 gva_t vmcs_gva;
7113 struct x86_exception e;
7114
7115 if (!nested_vmx_check_permission(vcpu))
7116 return 1;
7117
7118 if (get_vmx_mem_address(vcpu, exit_qualification,
Eugene Korenevskyf9eb4af2015-04-17 02:22:21 +00007119 vmx_instruction_info, true, &vmcs_gva))
Nadav Har'El6a4d7552011-05-25 23:08:00 +03007120 return 1;
7121 /* ok to use *_system, as nested_vmx_check_permission verified cpl=0 */
7122 if (kvm_write_guest_virt_system(&vcpu->arch.emulate_ctxt, vmcs_gva,
7123 (void *)&to_vmx(vcpu)->nested.current_vmptr,
7124 sizeof(u64), &e)) {
7125 kvm_inject_page_fault(vcpu, &e);
7126 return 1;
7127 }
7128 nested_vmx_succeed(vcpu);
7129 skip_emulated_instruction(vcpu);
7130 return 1;
7131}
7132
Nadav Har'Elbfd0a562013-08-05 11:07:17 +03007133/* Emulate the INVEPT instruction */
7134static int handle_invept(struct kvm_vcpu *vcpu)
7135{
Wincy Vanb9c237b2015-02-03 23:56:30 +08007136 struct vcpu_vmx *vmx = to_vmx(vcpu);
Nadav Har'Elbfd0a562013-08-05 11:07:17 +03007137 u32 vmx_instruction_info, types;
7138 unsigned long type;
7139 gva_t gva;
7140 struct x86_exception e;
7141 struct {
7142 u64 eptp, gpa;
7143 } operand;
Nadav Har'Elbfd0a562013-08-05 11:07:17 +03007144
Wincy Vanb9c237b2015-02-03 23:56:30 +08007145 if (!(vmx->nested.nested_vmx_secondary_ctls_high &
7146 SECONDARY_EXEC_ENABLE_EPT) ||
7147 !(vmx->nested.nested_vmx_ept_caps & VMX_EPT_INVEPT_BIT)) {
Nadav Har'Elbfd0a562013-08-05 11:07:17 +03007148 kvm_queue_exception(vcpu, UD_VECTOR);
7149 return 1;
7150 }
7151
7152 if (!nested_vmx_check_permission(vcpu))
7153 return 1;
7154
7155 if (!kvm_read_cr0_bits(vcpu, X86_CR0_PE)) {
7156 kvm_queue_exception(vcpu, UD_VECTOR);
7157 return 1;
7158 }
7159
7160 vmx_instruction_info = vmcs_read32(VMX_INSTRUCTION_INFO);
Nadav Amit27e6fb52014-06-18 17:19:26 +03007161 type = kvm_register_readl(vcpu, (vmx_instruction_info >> 28) & 0xf);
Nadav Har'Elbfd0a562013-08-05 11:07:17 +03007162
Wincy Vanb9c237b2015-02-03 23:56:30 +08007163 types = (vmx->nested.nested_vmx_ept_caps >> VMX_EPT_EXTENT_SHIFT) & 6;
Nadav Har'Elbfd0a562013-08-05 11:07:17 +03007164
7165 if (!(types & (1UL << type))) {
7166 nested_vmx_failValid(vcpu,
7167 VMXERR_INVALID_OPERAND_TO_INVEPT_INVVPID);
7168 return 1;
7169 }
7170
7171 /* According to the Intel VMX instruction reference, the memory
7172 * operand is read even if it isn't needed (e.g., for type==global)
7173 */
7174 if (get_vmx_mem_address(vcpu, vmcs_readl(EXIT_QUALIFICATION),
Eugene Korenevskyf9eb4af2015-04-17 02:22:21 +00007175 vmx_instruction_info, false, &gva))
Nadav Har'Elbfd0a562013-08-05 11:07:17 +03007176 return 1;
7177 if (kvm_read_guest_virt(&vcpu->arch.emulate_ctxt, gva, &operand,
7178 sizeof(operand), &e)) {
7179 kvm_inject_page_fault(vcpu, &e);
7180 return 1;
7181 }
7182
7183 switch (type) {
Nadav Har'Elbfd0a562013-08-05 11:07:17 +03007184 case VMX_EPT_EXTENT_GLOBAL:
7185 kvm_mmu_sync_roots(vcpu);
Liang Chen77c39132014-09-18 12:38:37 -04007186 kvm_make_request(KVM_REQ_TLB_FLUSH, vcpu);
Nadav Har'Elbfd0a562013-08-05 11:07:17 +03007187 nested_vmx_succeed(vcpu);
7188 break;
7189 default:
Bandan Das4b855072014-04-19 18:17:44 -04007190 /* Trap single context invalidation invept calls */
Nadav Har'Elbfd0a562013-08-05 11:07:17 +03007191 BUG_ON(1);
7192 break;
7193 }
7194
7195 skip_emulated_instruction(vcpu);
7196 return 1;
7197}
7198
Petr Matouseka642fc32014-09-23 20:22:30 +02007199static int handle_invvpid(struct kvm_vcpu *vcpu)
7200{
7201 kvm_queue_exception(vcpu, UD_VECTOR);
7202 return 1;
7203}
7204
Kai Huang843e4332015-01-28 10:54:28 +08007205static int handle_pml_full(struct kvm_vcpu *vcpu)
7206{
7207 unsigned long exit_qualification;
7208
7209 trace_kvm_pml_full(vcpu->vcpu_id);
7210
7211 exit_qualification = vmcs_readl(EXIT_QUALIFICATION);
7212
7213 /*
7214 * PML buffer FULL happened while executing iret from NMI,
7215 * "blocked by NMI" bit has to be set before next VM entry.
7216 */
7217 if (!(to_vmx(vcpu)->idt_vectoring_info & VECTORING_INFO_VALID_MASK) &&
7218 cpu_has_virtual_nmis() &&
7219 (exit_qualification & INTR_INFO_UNBLOCK_NMI))
7220 vmcs_set_bits(GUEST_INTERRUPTIBILITY_INFO,
7221 GUEST_INTR_STATE_NMI);
7222
7223 /*
7224 * PML buffer already flushed at beginning of VMEXIT. Nothing to do
7225 * here.., and there's no userspace involvement needed for PML.
7226 */
7227 return 1;
7228}
7229
Nadav Har'El0140cae2011-05-25 23:06:28 +03007230/*
Avi Kivity6aa8b732006-12-10 02:21:36 -08007231 * The exit handlers return 1 if the exit was handled fully and guest execution
7232 * may resume. Otherwise they set the kvm_run parameter to indicate what needs
7233 * to be done to userspace and return 0.
7234 */
Mathias Krause772e0312012-08-30 01:30:19 +02007235static int (*const kvm_vmx_exit_handlers[])(struct kvm_vcpu *vcpu) = {
Avi Kivity6aa8b732006-12-10 02:21:36 -08007236 [EXIT_REASON_EXCEPTION_NMI] = handle_exception,
7237 [EXIT_REASON_EXTERNAL_INTERRUPT] = handle_external_interrupt,
Avi Kivity988ad742007-02-12 00:54:36 -08007238 [EXIT_REASON_TRIPLE_FAULT] = handle_triple_fault,
Sheng Yangf08864b2008-05-15 18:23:25 +08007239 [EXIT_REASON_NMI_WINDOW] = handle_nmi_window,
Avi Kivity6aa8b732006-12-10 02:21:36 -08007240 [EXIT_REASON_IO_INSTRUCTION] = handle_io,
Avi Kivity6aa8b732006-12-10 02:21:36 -08007241 [EXIT_REASON_CR_ACCESS] = handle_cr,
7242 [EXIT_REASON_DR_ACCESS] = handle_dr,
7243 [EXIT_REASON_CPUID] = handle_cpuid,
7244 [EXIT_REASON_MSR_READ] = handle_rdmsr,
7245 [EXIT_REASON_MSR_WRITE] = handle_wrmsr,
7246 [EXIT_REASON_PENDING_INTERRUPT] = handle_interrupt_window,
7247 [EXIT_REASON_HLT] = handle_halt,
Gleb Natapovec25d5e2010-11-01 15:35:01 +02007248 [EXIT_REASON_INVD] = handle_invd,
Marcelo Tosattia7052892008-09-23 13:18:35 -03007249 [EXIT_REASON_INVLPG] = handle_invlpg,
Avi Kivityfee84b02011-11-10 14:57:25 +02007250 [EXIT_REASON_RDPMC] = handle_rdpmc,
Ingo Molnarc21415e2007-02-19 14:37:47 +02007251 [EXIT_REASON_VMCALL] = handle_vmcall,
Nadav Har'El27d6c862011-05-25 23:06:59 +03007252 [EXIT_REASON_VMCLEAR] = handle_vmclear,
Nadav Har'Elcd232ad2011-05-25 23:10:33 +03007253 [EXIT_REASON_VMLAUNCH] = handle_vmlaunch,
Nadav Har'El63846662011-05-25 23:07:29 +03007254 [EXIT_REASON_VMPTRLD] = handle_vmptrld,
Nadav Har'El6a4d7552011-05-25 23:08:00 +03007255 [EXIT_REASON_VMPTRST] = handle_vmptrst,
Nadav Har'El49f705c2011-05-25 23:08:30 +03007256 [EXIT_REASON_VMREAD] = handle_vmread,
Nadav Har'Elcd232ad2011-05-25 23:10:33 +03007257 [EXIT_REASON_VMRESUME] = handle_vmresume,
Nadav Har'El49f705c2011-05-25 23:08:30 +03007258 [EXIT_REASON_VMWRITE] = handle_vmwrite,
Nadav Har'Elec378ae2011-05-25 23:02:54 +03007259 [EXIT_REASON_VMOFF] = handle_vmoff,
7260 [EXIT_REASON_VMON] = handle_vmon,
Sheng Yangf78e0e22007-10-29 09:40:42 +08007261 [EXIT_REASON_TPR_BELOW_THRESHOLD] = handle_tpr_below_threshold,
7262 [EXIT_REASON_APIC_ACCESS] = handle_apic_access,
Yang Zhang83d4c282013-01-25 10:18:49 +08007263 [EXIT_REASON_APIC_WRITE] = handle_apic_write,
Yang Zhangc7c9c562013-01-25 10:18:51 +08007264 [EXIT_REASON_EOI_INDUCED] = handle_apic_eoi_induced,
Eddie Donge5edaa02007-11-11 12:28:35 +02007265 [EXIT_REASON_WBINVD] = handle_wbinvd,
Dexuan Cui2acf9232010-06-10 11:27:12 +08007266 [EXIT_REASON_XSETBV] = handle_xsetbv,
Izik Eidus37817f22008-03-24 23:14:53 +02007267 [EXIT_REASON_TASK_SWITCH] = handle_task_switch,
Andi Kleena0861c02009-06-08 17:37:09 +08007268 [EXIT_REASON_MCE_DURING_VMENTRY] = handle_machine_check,
Marcelo Tosatti68f89402009-06-11 12:07:43 -03007269 [EXIT_REASON_EPT_VIOLATION] = handle_ept_violation,
7270 [EXIT_REASON_EPT_MISCONFIG] = handle_ept_misconfig,
Zhai, Edwin4b8d54f2009-10-09 18:03:20 +08007271 [EXIT_REASON_PAUSE_INSTRUCTION] = handle_pause,
Gabriel L. Somlo87c00572014-05-07 16:52:13 -04007272 [EXIT_REASON_MWAIT_INSTRUCTION] = handle_mwait,
Mihai Donțu5f3d45e2015-07-05 20:08:57 +03007273 [EXIT_REASON_MONITOR_TRAP_FLAG] = handle_monitor_trap,
Gabriel L. Somlo87c00572014-05-07 16:52:13 -04007274 [EXIT_REASON_MONITOR_INSTRUCTION] = handle_monitor,
Nadav Har'Elbfd0a562013-08-05 11:07:17 +03007275 [EXIT_REASON_INVEPT] = handle_invept,
Petr Matouseka642fc32014-09-23 20:22:30 +02007276 [EXIT_REASON_INVVPID] = handle_invvpid,
Wanpeng Lif53cd632014-12-02 19:14:58 +08007277 [EXIT_REASON_XSAVES] = handle_xsaves,
7278 [EXIT_REASON_XRSTORS] = handle_xrstors,
Kai Huang843e4332015-01-28 10:54:28 +08007279 [EXIT_REASON_PML_FULL] = handle_pml_full,
Avi Kivity6aa8b732006-12-10 02:21:36 -08007280};
7281
7282static const int kvm_vmx_max_exit_handlers =
Robert P. J. Day50a34852007-06-03 13:35:29 -04007283 ARRAY_SIZE(kvm_vmx_exit_handlers);
Avi Kivity6aa8b732006-12-10 02:21:36 -08007284
Jan Kiszka908a7bd2013-02-18 11:21:16 +01007285static bool nested_vmx_exit_handled_io(struct kvm_vcpu *vcpu,
7286 struct vmcs12 *vmcs12)
7287{
7288 unsigned long exit_qualification;
7289 gpa_t bitmap, last_bitmap;
7290 unsigned int port;
7291 int size;
7292 u8 b;
7293
Jan Kiszka908a7bd2013-02-18 11:21:16 +01007294 if (!nested_cpu_has(vmcs12, CPU_BASED_USE_IO_BITMAPS))
Zhihui Zhang2f0a6392013-12-30 15:56:29 -05007295 return nested_cpu_has(vmcs12, CPU_BASED_UNCOND_IO_EXITING);
Jan Kiszka908a7bd2013-02-18 11:21:16 +01007296
7297 exit_qualification = vmcs_readl(EXIT_QUALIFICATION);
7298
7299 port = exit_qualification >> 16;
7300 size = (exit_qualification & 7) + 1;
7301
7302 last_bitmap = (gpa_t)-1;
7303 b = -1;
7304
7305 while (size > 0) {
7306 if (port < 0x8000)
7307 bitmap = vmcs12->io_bitmap_a;
7308 else if (port < 0x10000)
7309 bitmap = vmcs12->io_bitmap_b;
7310 else
Joe Perches1d804d02015-03-30 16:46:09 -07007311 return true;
Jan Kiszka908a7bd2013-02-18 11:21:16 +01007312 bitmap += (port & 0x7fff) / 8;
7313
7314 if (last_bitmap != bitmap)
Paolo Bonzini54bf36a2015-04-08 15:39:23 +02007315 if (kvm_vcpu_read_guest(vcpu, bitmap, &b, 1))
Joe Perches1d804d02015-03-30 16:46:09 -07007316 return true;
Jan Kiszka908a7bd2013-02-18 11:21:16 +01007317 if (b & (1 << (port & 7)))
Joe Perches1d804d02015-03-30 16:46:09 -07007318 return true;
Jan Kiszka908a7bd2013-02-18 11:21:16 +01007319
7320 port++;
7321 size--;
7322 last_bitmap = bitmap;
7323 }
7324
Joe Perches1d804d02015-03-30 16:46:09 -07007325 return false;
Jan Kiszka908a7bd2013-02-18 11:21:16 +01007326}
7327
Nadav Har'El644d7112011-05-25 23:12:35 +03007328/*
7329 * Return 1 if we should exit from L2 to L1 to handle an MSR access access,
7330 * rather than handle it ourselves in L0. I.e., check whether L1 expressed
7331 * disinterest in the current event (read or write a specific MSR) by using an
7332 * MSR bitmap. This may be the case even when L0 doesn't use MSR bitmaps.
7333 */
7334static bool nested_vmx_exit_handled_msr(struct kvm_vcpu *vcpu,
7335 struct vmcs12 *vmcs12, u32 exit_reason)
7336{
7337 u32 msr_index = vcpu->arch.regs[VCPU_REGS_RCX];
7338 gpa_t bitmap;
7339
Jan Kiszkacbd29cb2013-02-11 12:19:28 +01007340 if (!nested_cpu_has(vmcs12, CPU_BASED_USE_MSR_BITMAPS))
Joe Perches1d804d02015-03-30 16:46:09 -07007341 return true;
Nadav Har'El644d7112011-05-25 23:12:35 +03007342
7343 /*
7344 * The MSR_BITMAP page is divided into four 1024-byte bitmaps,
7345 * for the four combinations of read/write and low/high MSR numbers.
7346 * First we need to figure out which of the four to use:
7347 */
7348 bitmap = vmcs12->msr_bitmap;
7349 if (exit_reason == EXIT_REASON_MSR_WRITE)
7350 bitmap += 2048;
7351 if (msr_index >= 0xc0000000) {
7352 msr_index -= 0xc0000000;
7353 bitmap += 1024;
7354 }
7355
7356 /* Then read the msr_index'th bit from this bitmap: */
7357 if (msr_index < 1024*8) {
7358 unsigned char b;
Paolo Bonzini54bf36a2015-04-08 15:39:23 +02007359 if (kvm_vcpu_read_guest(vcpu, bitmap + msr_index/8, &b, 1))
Joe Perches1d804d02015-03-30 16:46:09 -07007360 return true;
Nadav Har'El644d7112011-05-25 23:12:35 +03007361 return 1 & (b >> (msr_index & 7));
7362 } else
Joe Perches1d804d02015-03-30 16:46:09 -07007363 return true; /* let L1 handle the wrong parameter */
Nadav Har'El644d7112011-05-25 23:12:35 +03007364}
7365
7366/*
7367 * Return 1 if we should exit from L2 to L1 to handle a CR access exit,
7368 * rather than handle it ourselves in L0. I.e., check if L1 wanted to
7369 * intercept (via guest_host_mask etc.) the current event.
7370 */
7371static bool nested_vmx_exit_handled_cr(struct kvm_vcpu *vcpu,
7372 struct vmcs12 *vmcs12)
7373{
7374 unsigned long exit_qualification = vmcs_readl(EXIT_QUALIFICATION);
7375 int cr = exit_qualification & 15;
7376 int reg = (exit_qualification >> 8) & 15;
Nadav Amit1e32c072014-06-18 17:19:25 +03007377 unsigned long val = kvm_register_readl(vcpu, reg);
Nadav Har'El644d7112011-05-25 23:12:35 +03007378
7379 switch ((exit_qualification >> 4) & 3) {
7380 case 0: /* mov to cr */
7381 switch (cr) {
7382 case 0:
7383 if (vmcs12->cr0_guest_host_mask &
7384 (val ^ vmcs12->cr0_read_shadow))
Joe Perches1d804d02015-03-30 16:46:09 -07007385 return true;
Nadav Har'El644d7112011-05-25 23:12:35 +03007386 break;
7387 case 3:
7388 if ((vmcs12->cr3_target_count >= 1 &&
7389 vmcs12->cr3_target_value0 == val) ||
7390 (vmcs12->cr3_target_count >= 2 &&
7391 vmcs12->cr3_target_value1 == val) ||
7392 (vmcs12->cr3_target_count >= 3 &&
7393 vmcs12->cr3_target_value2 == val) ||
7394 (vmcs12->cr3_target_count >= 4 &&
7395 vmcs12->cr3_target_value3 == val))
Joe Perches1d804d02015-03-30 16:46:09 -07007396 return false;
Nadav Har'El644d7112011-05-25 23:12:35 +03007397 if (nested_cpu_has(vmcs12, CPU_BASED_CR3_LOAD_EXITING))
Joe Perches1d804d02015-03-30 16:46:09 -07007398 return true;
Nadav Har'El644d7112011-05-25 23:12:35 +03007399 break;
7400 case 4:
7401 if (vmcs12->cr4_guest_host_mask &
7402 (vmcs12->cr4_read_shadow ^ val))
Joe Perches1d804d02015-03-30 16:46:09 -07007403 return true;
Nadav Har'El644d7112011-05-25 23:12:35 +03007404 break;
7405 case 8:
7406 if (nested_cpu_has(vmcs12, CPU_BASED_CR8_LOAD_EXITING))
Joe Perches1d804d02015-03-30 16:46:09 -07007407 return true;
Nadav Har'El644d7112011-05-25 23:12:35 +03007408 break;
7409 }
7410 break;
7411 case 2: /* clts */
7412 if ((vmcs12->cr0_guest_host_mask & X86_CR0_TS) &&
7413 (vmcs12->cr0_read_shadow & X86_CR0_TS))
Joe Perches1d804d02015-03-30 16:46:09 -07007414 return true;
Nadav Har'El644d7112011-05-25 23:12:35 +03007415 break;
7416 case 1: /* mov from cr */
7417 switch (cr) {
7418 case 3:
7419 if (vmcs12->cpu_based_vm_exec_control &
7420 CPU_BASED_CR3_STORE_EXITING)
Joe Perches1d804d02015-03-30 16:46:09 -07007421 return true;
Nadav Har'El644d7112011-05-25 23:12:35 +03007422 break;
7423 case 8:
7424 if (vmcs12->cpu_based_vm_exec_control &
7425 CPU_BASED_CR8_STORE_EXITING)
Joe Perches1d804d02015-03-30 16:46:09 -07007426 return true;
Nadav Har'El644d7112011-05-25 23:12:35 +03007427 break;
7428 }
7429 break;
7430 case 3: /* lmsw */
7431 /*
7432 * lmsw can change bits 1..3 of cr0, and only set bit 0 of
7433 * cr0. Other attempted changes are ignored, with no exit.
7434 */
7435 if (vmcs12->cr0_guest_host_mask & 0xe &
7436 (val ^ vmcs12->cr0_read_shadow))
Joe Perches1d804d02015-03-30 16:46:09 -07007437 return true;
Nadav Har'El644d7112011-05-25 23:12:35 +03007438 if ((vmcs12->cr0_guest_host_mask & 0x1) &&
7439 !(vmcs12->cr0_read_shadow & 0x1) &&
7440 (val & 0x1))
Joe Perches1d804d02015-03-30 16:46:09 -07007441 return true;
Nadav Har'El644d7112011-05-25 23:12:35 +03007442 break;
7443 }
Joe Perches1d804d02015-03-30 16:46:09 -07007444 return false;
Nadav Har'El644d7112011-05-25 23:12:35 +03007445}
7446
7447/*
7448 * Return 1 if we should exit from L2 to L1 to handle an exit, or 0 if we
7449 * should handle it ourselves in L0 (and then continue L2). Only call this
7450 * when in is_guest_mode (L2).
7451 */
7452static bool nested_vmx_exit_handled(struct kvm_vcpu *vcpu)
7453{
Nadav Har'El644d7112011-05-25 23:12:35 +03007454 u32 intr_info = vmcs_read32(VM_EXIT_INTR_INFO);
7455 struct vcpu_vmx *vmx = to_vmx(vcpu);
7456 struct vmcs12 *vmcs12 = get_vmcs12(vcpu);
Jan Kiszka957c8972013-02-24 14:11:34 +01007457 u32 exit_reason = vmx->exit_reason;
Nadav Har'El644d7112011-05-25 23:12:35 +03007458
Jan Kiszka542060e2014-01-04 18:47:21 +01007459 trace_kvm_nested_vmexit(kvm_rip_read(vcpu), exit_reason,
7460 vmcs_readl(EXIT_QUALIFICATION),
7461 vmx->idt_vectoring_info,
7462 intr_info,
7463 vmcs_read32(VM_EXIT_INTR_ERROR_CODE),
7464 KVM_ISA_VMX);
7465
Nadav Har'El644d7112011-05-25 23:12:35 +03007466 if (vmx->nested.nested_run_pending)
Joe Perches1d804d02015-03-30 16:46:09 -07007467 return false;
Nadav Har'El644d7112011-05-25 23:12:35 +03007468
7469 if (unlikely(vmx->fail)) {
Jan Kiszkabd801582011-09-12 11:26:22 +02007470 pr_info_ratelimited("%s failed vm entry %x\n", __func__,
7471 vmcs_read32(VM_INSTRUCTION_ERROR));
Joe Perches1d804d02015-03-30 16:46:09 -07007472 return true;
Nadav Har'El644d7112011-05-25 23:12:35 +03007473 }
7474
7475 switch (exit_reason) {
7476 case EXIT_REASON_EXCEPTION_NMI:
7477 if (!is_exception(intr_info))
Joe Perches1d804d02015-03-30 16:46:09 -07007478 return false;
Nadav Har'El644d7112011-05-25 23:12:35 +03007479 else if (is_page_fault(intr_info))
7480 return enable_ept;
Anthoine Bourgeoise504c902013-11-13 11:45:37 +01007481 else if (is_no_device(intr_info) &&
Paolo Bonziniccf98442014-02-27 22:54:11 +01007482 !(vmcs12->guest_cr0 & X86_CR0_TS))
Joe Perches1d804d02015-03-30 16:46:09 -07007483 return false;
Nadav Har'El644d7112011-05-25 23:12:35 +03007484 return vmcs12->exception_bitmap &
7485 (1u << (intr_info & INTR_INFO_VECTOR_MASK));
7486 case EXIT_REASON_EXTERNAL_INTERRUPT:
Joe Perches1d804d02015-03-30 16:46:09 -07007487 return false;
Nadav Har'El644d7112011-05-25 23:12:35 +03007488 case EXIT_REASON_TRIPLE_FAULT:
Joe Perches1d804d02015-03-30 16:46:09 -07007489 return true;
Nadav Har'El644d7112011-05-25 23:12:35 +03007490 case EXIT_REASON_PENDING_INTERRUPT:
Jan Kiszka3b656cf2013-04-14 12:12:45 +02007491 return nested_cpu_has(vmcs12, CPU_BASED_VIRTUAL_INTR_PENDING);
Nadav Har'El644d7112011-05-25 23:12:35 +03007492 case EXIT_REASON_NMI_WINDOW:
Jan Kiszka3b656cf2013-04-14 12:12:45 +02007493 return nested_cpu_has(vmcs12, CPU_BASED_VIRTUAL_NMI_PENDING);
Nadav Har'El644d7112011-05-25 23:12:35 +03007494 case EXIT_REASON_TASK_SWITCH:
Joe Perches1d804d02015-03-30 16:46:09 -07007495 return true;
Nadav Har'El644d7112011-05-25 23:12:35 +03007496 case EXIT_REASON_CPUID:
Marcelo Tosattibc613492014-09-18 18:24:57 -03007497 if (kvm_register_read(vcpu, VCPU_REGS_RAX) == 0xa)
Joe Perches1d804d02015-03-30 16:46:09 -07007498 return false;
7499 return true;
Nadav Har'El644d7112011-05-25 23:12:35 +03007500 case EXIT_REASON_HLT:
7501 return nested_cpu_has(vmcs12, CPU_BASED_HLT_EXITING);
7502 case EXIT_REASON_INVD:
Joe Perches1d804d02015-03-30 16:46:09 -07007503 return true;
Nadav Har'El644d7112011-05-25 23:12:35 +03007504 case EXIT_REASON_INVLPG:
7505 return nested_cpu_has(vmcs12, CPU_BASED_INVLPG_EXITING);
7506 case EXIT_REASON_RDPMC:
7507 return nested_cpu_has(vmcs12, CPU_BASED_RDPMC_EXITING);
Jan Kiszkab3a2a902015-03-23 19:27:19 +01007508 case EXIT_REASON_RDTSC: case EXIT_REASON_RDTSCP:
Nadav Har'El644d7112011-05-25 23:12:35 +03007509 return nested_cpu_has(vmcs12, CPU_BASED_RDTSC_EXITING);
7510 case EXIT_REASON_VMCALL: case EXIT_REASON_VMCLEAR:
7511 case EXIT_REASON_VMLAUNCH: case EXIT_REASON_VMPTRLD:
7512 case EXIT_REASON_VMPTRST: case EXIT_REASON_VMREAD:
7513 case EXIT_REASON_VMRESUME: case EXIT_REASON_VMWRITE:
7514 case EXIT_REASON_VMOFF: case EXIT_REASON_VMON:
Petr Matouseka642fc32014-09-23 20:22:30 +02007515 case EXIT_REASON_INVEPT: case EXIT_REASON_INVVPID:
Nadav Har'El644d7112011-05-25 23:12:35 +03007516 /*
7517 * VMX instructions trap unconditionally. This allows L1 to
7518 * emulate them for its L2 guest, i.e., allows 3-level nesting!
7519 */
Joe Perches1d804d02015-03-30 16:46:09 -07007520 return true;
Nadav Har'El644d7112011-05-25 23:12:35 +03007521 case EXIT_REASON_CR_ACCESS:
7522 return nested_vmx_exit_handled_cr(vcpu, vmcs12);
7523 case EXIT_REASON_DR_ACCESS:
7524 return nested_cpu_has(vmcs12, CPU_BASED_MOV_DR_EXITING);
7525 case EXIT_REASON_IO_INSTRUCTION:
Jan Kiszka908a7bd2013-02-18 11:21:16 +01007526 return nested_vmx_exit_handled_io(vcpu, vmcs12);
Nadav Har'El644d7112011-05-25 23:12:35 +03007527 case EXIT_REASON_MSR_READ:
7528 case EXIT_REASON_MSR_WRITE:
7529 return nested_vmx_exit_handled_msr(vcpu, vmcs12, exit_reason);
7530 case EXIT_REASON_INVALID_STATE:
Joe Perches1d804d02015-03-30 16:46:09 -07007531 return true;
Nadav Har'El644d7112011-05-25 23:12:35 +03007532 case EXIT_REASON_MWAIT_INSTRUCTION:
7533 return nested_cpu_has(vmcs12, CPU_BASED_MWAIT_EXITING);
Mihai Donțu5f3d45e2015-07-05 20:08:57 +03007534 case EXIT_REASON_MONITOR_TRAP_FLAG:
7535 return nested_cpu_has(vmcs12, CPU_BASED_MONITOR_TRAP_FLAG);
Nadav Har'El644d7112011-05-25 23:12:35 +03007536 case EXIT_REASON_MONITOR_INSTRUCTION:
7537 return nested_cpu_has(vmcs12, CPU_BASED_MONITOR_EXITING);
7538 case EXIT_REASON_PAUSE_INSTRUCTION:
7539 return nested_cpu_has(vmcs12, CPU_BASED_PAUSE_EXITING) ||
7540 nested_cpu_has2(vmcs12,
7541 SECONDARY_EXEC_PAUSE_LOOP_EXITING);
7542 case EXIT_REASON_MCE_DURING_VMENTRY:
Joe Perches1d804d02015-03-30 16:46:09 -07007543 return false;
Nadav Har'El644d7112011-05-25 23:12:35 +03007544 case EXIT_REASON_TPR_BELOW_THRESHOLD:
Wanpeng Lia7c0b072014-08-21 19:46:50 +08007545 return nested_cpu_has(vmcs12, CPU_BASED_TPR_SHADOW);
Nadav Har'El644d7112011-05-25 23:12:35 +03007546 case EXIT_REASON_APIC_ACCESS:
7547 return nested_cpu_has2(vmcs12,
7548 SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES);
Wincy Van82f0dd42015-02-03 23:57:18 +08007549 case EXIT_REASON_APIC_WRITE:
Wincy Van608406e2015-02-03 23:57:51 +08007550 case EXIT_REASON_EOI_INDUCED:
7551 /* apic_write and eoi_induced should exit unconditionally. */
Joe Perches1d804d02015-03-30 16:46:09 -07007552 return true;
Nadav Har'El644d7112011-05-25 23:12:35 +03007553 case EXIT_REASON_EPT_VIOLATION:
Nadav Har'El2b1be672013-08-05 11:07:19 +03007554 /*
7555 * L0 always deals with the EPT violation. If nested EPT is
7556 * used, and the nested mmu code discovers that the address is
7557 * missing in the guest EPT table (EPT12), the EPT violation
7558 * will be injected with nested_ept_inject_page_fault()
7559 */
Joe Perches1d804d02015-03-30 16:46:09 -07007560 return false;
Nadav Har'El644d7112011-05-25 23:12:35 +03007561 case EXIT_REASON_EPT_MISCONFIG:
Nadav Har'El2b1be672013-08-05 11:07:19 +03007562 /*
7563 * L2 never uses directly L1's EPT, but rather L0's own EPT
7564 * table (shadow on EPT) or a merged EPT table that L0 built
7565 * (EPT on EPT). So any problems with the structure of the
7566 * table is L0's fault.
7567 */
Joe Perches1d804d02015-03-30 16:46:09 -07007568 return false;
Nadav Har'El644d7112011-05-25 23:12:35 +03007569 case EXIT_REASON_WBINVD:
7570 return nested_cpu_has2(vmcs12, SECONDARY_EXEC_WBINVD_EXITING);
7571 case EXIT_REASON_XSETBV:
Joe Perches1d804d02015-03-30 16:46:09 -07007572 return true;
Wanpeng Li81dc01f2014-12-04 19:11:07 +08007573 case EXIT_REASON_XSAVES: case EXIT_REASON_XRSTORS:
7574 /*
7575 * This should never happen, since it is not possible to
7576 * set XSS to a non-zero value---neither in L1 nor in L2.
7577 * If if it were, XSS would have to be checked against
7578 * the XSS exit bitmap in vmcs12.
7579 */
7580 return nested_cpu_has2(vmcs12, SECONDARY_EXEC_XSAVES);
Nadav Har'El644d7112011-05-25 23:12:35 +03007581 default:
Joe Perches1d804d02015-03-30 16:46:09 -07007582 return true;
Nadav Har'El644d7112011-05-25 23:12:35 +03007583 }
7584}
7585
Avi Kivity586f9602010-11-18 13:09:54 +02007586static void vmx_get_exit_info(struct kvm_vcpu *vcpu, u64 *info1, u64 *info2)
7587{
7588 *info1 = vmcs_readl(EXIT_QUALIFICATION);
7589 *info2 = vmcs_read32(VM_EXIT_INTR_INFO);
7590}
7591
Kai Huang843e4332015-01-28 10:54:28 +08007592static int vmx_enable_pml(struct vcpu_vmx *vmx)
7593{
7594 struct page *pml_pg;
7595 u32 exec_control;
7596
7597 pml_pg = alloc_page(GFP_KERNEL | __GFP_ZERO);
7598 if (!pml_pg)
7599 return -ENOMEM;
7600
7601 vmx->pml_pg = pml_pg;
7602
7603 vmcs_write64(PML_ADDRESS, page_to_phys(vmx->pml_pg));
7604 vmcs_write16(GUEST_PML_INDEX, PML_ENTITY_NUM - 1);
7605
7606 exec_control = vmcs_read32(SECONDARY_VM_EXEC_CONTROL);
7607 exec_control |= SECONDARY_EXEC_ENABLE_PML;
7608 vmcs_write32(SECONDARY_VM_EXEC_CONTROL, exec_control);
7609
7610 return 0;
7611}
7612
7613static void vmx_disable_pml(struct vcpu_vmx *vmx)
7614{
7615 u32 exec_control;
7616
7617 ASSERT(vmx->pml_pg);
7618 __free_page(vmx->pml_pg);
7619 vmx->pml_pg = NULL;
7620
7621 exec_control = vmcs_read32(SECONDARY_VM_EXEC_CONTROL);
7622 exec_control &= ~SECONDARY_EXEC_ENABLE_PML;
7623 vmcs_write32(SECONDARY_VM_EXEC_CONTROL, exec_control);
7624}
7625
Paolo Bonzini54bf36a2015-04-08 15:39:23 +02007626static void vmx_flush_pml_buffer(struct kvm_vcpu *vcpu)
Kai Huang843e4332015-01-28 10:54:28 +08007627{
Paolo Bonzini54bf36a2015-04-08 15:39:23 +02007628 struct vcpu_vmx *vmx = to_vmx(vcpu);
Kai Huang843e4332015-01-28 10:54:28 +08007629 u64 *pml_buf;
7630 u16 pml_idx;
7631
7632 pml_idx = vmcs_read16(GUEST_PML_INDEX);
7633
7634 /* Do nothing if PML buffer is empty */
7635 if (pml_idx == (PML_ENTITY_NUM - 1))
7636 return;
7637
7638 /* PML index always points to next available PML buffer entity */
7639 if (pml_idx >= PML_ENTITY_NUM)
7640 pml_idx = 0;
7641 else
7642 pml_idx++;
7643
7644 pml_buf = page_address(vmx->pml_pg);
7645 for (; pml_idx < PML_ENTITY_NUM; pml_idx++) {
7646 u64 gpa;
7647
7648 gpa = pml_buf[pml_idx];
7649 WARN_ON(gpa & (PAGE_SIZE - 1));
Paolo Bonzini54bf36a2015-04-08 15:39:23 +02007650 kvm_vcpu_mark_page_dirty(vcpu, gpa >> PAGE_SHIFT);
Kai Huang843e4332015-01-28 10:54:28 +08007651 }
7652
7653 /* reset PML index */
7654 vmcs_write16(GUEST_PML_INDEX, PML_ENTITY_NUM - 1);
7655}
7656
7657/*
7658 * Flush all vcpus' PML buffer and update logged GPAs to dirty_bitmap.
7659 * Called before reporting dirty_bitmap to userspace.
7660 */
7661static void kvm_flush_pml_buffers(struct kvm *kvm)
7662{
7663 int i;
7664 struct kvm_vcpu *vcpu;
7665 /*
7666 * We only need to kick vcpu out of guest mode here, as PML buffer
7667 * is flushed at beginning of all VMEXITs, and it's obvious that only
7668 * vcpus running in guest are possible to have unflushed GPAs in PML
7669 * buffer.
7670 */
7671 kvm_for_each_vcpu(i, vcpu, kvm)
7672 kvm_vcpu_kick(vcpu);
7673}
7674
Paolo Bonzini4eb64dc2015-04-30 12:57:28 +02007675static void vmx_dump_sel(char *name, uint32_t sel)
7676{
7677 pr_err("%s sel=0x%04x, attr=0x%05x, limit=0x%08x, base=0x%016lx\n",
7678 name, vmcs_read32(sel),
7679 vmcs_read32(sel + GUEST_ES_AR_BYTES - GUEST_ES_SELECTOR),
7680 vmcs_read32(sel + GUEST_ES_LIMIT - GUEST_ES_SELECTOR),
7681 vmcs_readl(sel + GUEST_ES_BASE - GUEST_ES_SELECTOR));
7682}
7683
7684static void vmx_dump_dtsel(char *name, uint32_t limit)
7685{
7686 pr_err("%s limit=0x%08x, base=0x%016lx\n",
7687 name, vmcs_read32(limit),
7688 vmcs_readl(limit + GUEST_GDTR_BASE - GUEST_GDTR_LIMIT));
7689}
7690
7691static void dump_vmcs(void)
7692{
7693 u32 vmentry_ctl = vmcs_read32(VM_ENTRY_CONTROLS);
7694 u32 vmexit_ctl = vmcs_read32(VM_EXIT_CONTROLS);
7695 u32 cpu_based_exec_ctrl = vmcs_read32(CPU_BASED_VM_EXEC_CONTROL);
7696 u32 pin_based_exec_ctrl = vmcs_read32(PIN_BASED_VM_EXEC_CONTROL);
7697 u32 secondary_exec_control = 0;
7698 unsigned long cr4 = vmcs_readl(GUEST_CR4);
7699 u64 efer = vmcs_readl(GUEST_IA32_EFER);
7700 int i, n;
7701
7702 if (cpu_has_secondary_exec_ctrls())
7703 secondary_exec_control = vmcs_read32(SECONDARY_VM_EXEC_CONTROL);
7704
7705 pr_err("*** Guest State ***\n");
7706 pr_err("CR0: actual=0x%016lx, shadow=0x%016lx, gh_mask=%016lx\n",
7707 vmcs_readl(GUEST_CR0), vmcs_readl(CR0_READ_SHADOW),
7708 vmcs_readl(CR0_GUEST_HOST_MASK));
7709 pr_err("CR4: actual=0x%016lx, shadow=0x%016lx, gh_mask=%016lx\n",
7710 cr4, vmcs_readl(CR4_READ_SHADOW), vmcs_readl(CR4_GUEST_HOST_MASK));
7711 pr_err("CR3 = 0x%016lx\n", vmcs_readl(GUEST_CR3));
7712 if ((secondary_exec_control & SECONDARY_EXEC_ENABLE_EPT) &&
7713 (cr4 & X86_CR4_PAE) && !(efer & EFER_LMA))
7714 {
7715 pr_err("PDPTR0 = 0x%016lx PDPTR1 = 0x%016lx\n",
7716 vmcs_readl(GUEST_PDPTR0), vmcs_readl(GUEST_PDPTR1));
7717 pr_err("PDPTR2 = 0x%016lx PDPTR3 = 0x%016lx\n",
7718 vmcs_readl(GUEST_PDPTR2), vmcs_readl(GUEST_PDPTR3));
7719 }
7720 pr_err("RSP = 0x%016lx RIP = 0x%016lx\n",
7721 vmcs_readl(GUEST_RSP), vmcs_readl(GUEST_RIP));
7722 pr_err("RFLAGS=0x%08lx DR7 = 0x%016lx\n",
7723 vmcs_readl(GUEST_RFLAGS), vmcs_readl(GUEST_DR7));
7724 pr_err("Sysenter RSP=%016lx CS:RIP=%04x:%016lx\n",
7725 vmcs_readl(GUEST_SYSENTER_ESP),
7726 vmcs_read32(GUEST_SYSENTER_CS), vmcs_readl(GUEST_SYSENTER_EIP));
7727 vmx_dump_sel("CS: ", GUEST_CS_SELECTOR);
7728 vmx_dump_sel("DS: ", GUEST_DS_SELECTOR);
7729 vmx_dump_sel("SS: ", GUEST_SS_SELECTOR);
7730 vmx_dump_sel("ES: ", GUEST_ES_SELECTOR);
7731 vmx_dump_sel("FS: ", GUEST_FS_SELECTOR);
7732 vmx_dump_sel("GS: ", GUEST_GS_SELECTOR);
7733 vmx_dump_dtsel("GDTR:", GUEST_GDTR_LIMIT);
7734 vmx_dump_sel("LDTR:", GUEST_LDTR_SELECTOR);
7735 vmx_dump_dtsel("IDTR:", GUEST_IDTR_LIMIT);
7736 vmx_dump_sel("TR: ", GUEST_TR_SELECTOR);
7737 if ((vmexit_ctl & (VM_EXIT_SAVE_IA32_PAT | VM_EXIT_SAVE_IA32_EFER)) ||
7738 (vmentry_ctl & (VM_ENTRY_LOAD_IA32_PAT | VM_ENTRY_LOAD_IA32_EFER)))
7739 pr_err("EFER = 0x%016llx PAT = 0x%016lx\n",
7740 efer, vmcs_readl(GUEST_IA32_PAT));
7741 pr_err("DebugCtl = 0x%016lx DebugExceptions = 0x%016lx\n",
7742 vmcs_readl(GUEST_IA32_DEBUGCTL),
7743 vmcs_readl(GUEST_PENDING_DBG_EXCEPTIONS));
7744 if (vmentry_ctl & VM_ENTRY_LOAD_IA32_PERF_GLOBAL_CTRL)
7745 pr_err("PerfGlobCtl = 0x%016lx\n",
7746 vmcs_readl(GUEST_IA32_PERF_GLOBAL_CTRL));
7747 if (vmentry_ctl & VM_ENTRY_LOAD_BNDCFGS)
7748 pr_err("BndCfgS = 0x%016lx\n", vmcs_readl(GUEST_BNDCFGS));
7749 pr_err("Interruptibility = %08x ActivityState = %08x\n",
7750 vmcs_read32(GUEST_INTERRUPTIBILITY_INFO),
7751 vmcs_read32(GUEST_ACTIVITY_STATE));
7752 if (secondary_exec_control & SECONDARY_EXEC_VIRTUAL_INTR_DELIVERY)
7753 pr_err("InterruptStatus = %04x\n",
7754 vmcs_read16(GUEST_INTR_STATUS));
7755
7756 pr_err("*** Host State ***\n");
7757 pr_err("RIP = 0x%016lx RSP = 0x%016lx\n",
7758 vmcs_readl(HOST_RIP), vmcs_readl(HOST_RSP));
7759 pr_err("CS=%04x SS=%04x DS=%04x ES=%04x FS=%04x GS=%04x TR=%04x\n",
7760 vmcs_read16(HOST_CS_SELECTOR), vmcs_read16(HOST_SS_SELECTOR),
7761 vmcs_read16(HOST_DS_SELECTOR), vmcs_read16(HOST_ES_SELECTOR),
7762 vmcs_read16(HOST_FS_SELECTOR), vmcs_read16(HOST_GS_SELECTOR),
7763 vmcs_read16(HOST_TR_SELECTOR));
7764 pr_err("FSBase=%016lx GSBase=%016lx TRBase=%016lx\n",
7765 vmcs_readl(HOST_FS_BASE), vmcs_readl(HOST_GS_BASE),
7766 vmcs_readl(HOST_TR_BASE));
7767 pr_err("GDTBase=%016lx IDTBase=%016lx\n",
7768 vmcs_readl(HOST_GDTR_BASE), vmcs_readl(HOST_IDTR_BASE));
7769 pr_err("CR0=%016lx CR3=%016lx CR4=%016lx\n",
7770 vmcs_readl(HOST_CR0), vmcs_readl(HOST_CR3),
7771 vmcs_readl(HOST_CR4));
7772 pr_err("Sysenter RSP=%016lx CS:RIP=%04x:%016lx\n",
7773 vmcs_readl(HOST_IA32_SYSENTER_ESP),
7774 vmcs_read32(HOST_IA32_SYSENTER_CS),
7775 vmcs_readl(HOST_IA32_SYSENTER_EIP));
7776 if (vmexit_ctl & (VM_EXIT_LOAD_IA32_PAT | VM_EXIT_LOAD_IA32_EFER))
7777 pr_err("EFER = 0x%016lx PAT = 0x%016lx\n",
7778 vmcs_readl(HOST_IA32_EFER), vmcs_readl(HOST_IA32_PAT));
7779 if (vmexit_ctl & VM_EXIT_LOAD_IA32_PERF_GLOBAL_CTRL)
7780 pr_err("PerfGlobCtl = 0x%016lx\n",
7781 vmcs_readl(HOST_IA32_PERF_GLOBAL_CTRL));
7782
7783 pr_err("*** Control State ***\n");
7784 pr_err("PinBased=%08x CPUBased=%08x SecondaryExec=%08x\n",
7785 pin_based_exec_ctrl, cpu_based_exec_ctrl, secondary_exec_control);
7786 pr_err("EntryControls=%08x ExitControls=%08x\n", vmentry_ctl, vmexit_ctl);
7787 pr_err("ExceptionBitmap=%08x PFECmask=%08x PFECmatch=%08x\n",
7788 vmcs_read32(EXCEPTION_BITMAP),
7789 vmcs_read32(PAGE_FAULT_ERROR_CODE_MASK),
7790 vmcs_read32(PAGE_FAULT_ERROR_CODE_MATCH));
7791 pr_err("VMEntry: intr_info=%08x errcode=%08x ilen=%08x\n",
7792 vmcs_read32(VM_ENTRY_INTR_INFO_FIELD),
7793 vmcs_read32(VM_ENTRY_EXCEPTION_ERROR_CODE),
7794 vmcs_read32(VM_ENTRY_INSTRUCTION_LEN));
7795 pr_err("VMExit: intr_info=%08x errcode=%08x ilen=%08x\n",
7796 vmcs_read32(VM_EXIT_INTR_INFO),
7797 vmcs_read32(VM_EXIT_INTR_ERROR_CODE),
7798 vmcs_read32(VM_EXIT_INSTRUCTION_LEN));
7799 pr_err(" reason=%08x qualification=%016lx\n",
7800 vmcs_read32(VM_EXIT_REASON), vmcs_readl(EXIT_QUALIFICATION));
7801 pr_err("IDTVectoring: info=%08x errcode=%08x\n",
7802 vmcs_read32(IDT_VECTORING_INFO_FIELD),
7803 vmcs_read32(IDT_VECTORING_ERROR_CODE));
7804 pr_err("TSC Offset = 0x%016lx\n", vmcs_readl(TSC_OFFSET));
7805 if (cpu_based_exec_ctrl & CPU_BASED_TPR_SHADOW)
7806 pr_err("TPR Threshold = 0x%02x\n", vmcs_read32(TPR_THRESHOLD));
7807 if (pin_based_exec_ctrl & PIN_BASED_POSTED_INTR)
7808 pr_err("PostedIntrVec = 0x%02x\n", vmcs_read16(POSTED_INTR_NV));
7809 if ((secondary_exec_control & SECONDARY_EXEC_ENABLE_EPT))
7810 pr_err("EPT pointer = 0x%016lx\n", vmcs_readl(EPT_POINTER));
7811 n = vmcs_read32(CR3_TARGET_COUNT);
7812 for (i = 0; i + 1 < n; i += 4)
7813 pr_err("CR3 target%u=%016lx target%u=%016lx\n",
7814 i, vmcs_readl(CR3_TARGET_VALUE0 + i * 2),
7815 i + 1, vmcs_readl(CR3_TARGET_VALUE0 + i * 2 + 2));
7816 if (i < n)
7817 pr_err("CR3 target%u=%016lx\n",
7818 i, vmcs_readl(CR3_TARGET_VALUE0 + i * 2));
7819 if (secondary_exec_control & SECONDARY_EXEC_PAUSE_LOOP_EXITING)
7820 pr_err("PLE Gap=%08x Window=%08x\n",
7821 vmcs_read32(PLE_GAP), vmcs_read32(PLE_WINDOW));
7822 if (secondary_exec_control & SECONDARY_EXEC_ENABLE_VPID)
7823 pr_err("Virtual processor ID = 0x%04x\n",
7824 vmcs_read16(VIRTUAL_PROCESSOR_ID));
7825}
7826
Avi Kivity6aa8b732006-12-10 02:21:36 -08007827/*
7828 * The guest has exited. See if we can fix it or if we need userspace
7829 * assistance.
7830 */
Avi Kivity851ba692009-08-24 11:10:17 +03007831static int vmx_handle_exit(struct kvm_vcpu *vcpu)
Avi Kivity6aa8b732006-12-10 02:21:36 -08007832{
Avi Kivity29bd8a72007-09-10 17:27:03 +03007833 struct vcpu_vmx *vmx = to_vmx(vcpu);
Andi Kleena0861c02009-06-08 17:37:09 +08007834 u32 exit_reason = vmx->exit_reason;
Avi Kivity1155f762007-11-22 11:30:47 +02007835 u32 vectoring_info = vmx->idt_vectoring_info;
Avi Kivity29bd8a72007-09-10 17:27:03 +03007836
Kai Huang843e4332015-01-28 10:54:28 +08007837 /*
7838 * Flush logged GPAs PML buffer, this will make dirty_bitmap more
7839 * updated. Another good is, in kvm_vm_ioctl_get_dirty_log, before
7840 * querying dirty_bitmap, we only need to kick all vcpus out of guest
7841 * mode as if vcpus is in root mode, the PML buffer must has been
7842 * flushed already.
7843 */
7844 if (enable_pml)
Paolo Bonzini54bf36a2015-04-08 15:39:23 +02007845 vmx_flush_pml_buffer(vcpu);
Kai Huang843e4332015-01-28 10:54:28 +08007846
Mohammed Gamal80ced182009-09-01 12:48:18 +02007847 /* If guest state is invalid, start emulating */
Gleb Natapov14168782013-01-21 15:36:49 +02007848 if (vmx->emulation_required)
Mohammed Gamal80ced182009-09-01 12:48:18 +02007849 return handle_invalid_guest_state(vcpu);
Guillaume Thouvenin1d5a4d92008-10-29 09:39:42 +01007850
Nadav Har'El644d7112011-05-25 23:12:35 +03007851 if (is_guest_mode(vcpu) && nested_vmx_exit_handled(vcpu)) {
Jan Kiszka533558b2014-01-04 18:47:20 +01007852 nested_vmx_vmexit(vcpu, exit_reason,
7853 vmcs_read32(VM_EXIT_INTR_INFO),
7854 vmcs_readl(EXIT_QUALIFICATION));
Nadav Har'El644d7112011-05-25 23:12:35 +03007855 return 1;
7856 }
7857
Mohammed Gamal51207022010-05-31 22:40:54 +03007858 if (exit_reason & VMX_EXIT_REASONS_FAILED_VMENTRY) {
Paolo Bonzini4eb64dc2015-04-30 12:57:28 +02007859 dump_vmcs();
Mohammed Gamal51207022010-05-31 22:40:54 +03007860 vcpu->run->exit_reason = KVM_EXIT_FAIL_ENTRY;
7861 vcpu->run->fail_entry.hardware_entry_failure_reason
7862 = exit_reason;
7863 return 0;
7864 }
7865
Avi Kivity29bd8a72007-09-10 17:27:03 +03007866 if (unlikely(vmx->fail)) {
Avi Kivity851ba692009-08-24 11:10:17 +03007867 vcpu->run->exit_reason = KVM_EXIT_FAIL_ENTRY;
7868 vcpu->run->fail_entry.hardware_entry_failure_reason
Avi Kivity29bd8a72007-09-10 17:27:03 +03007869 = vmcs_read32(VM_INSTRUCTION_ERROR);
7870 return 0;
7871 }
Avi Kivity6aa8b732006-12-10 02:21:36 -08007872
Xiao Guangrongb9bf6882012-10-17 13:46:52 +08007873 /*
7874 * Note:
7875 * Do not try to fix EXIT_REASON_EPT_MISCONFIG if it caused by
7876 * delivery event since it indicates guest is accessing MMIO.
7877 * The vm-exit can be triggered again after return to guest that
7878 * will cause infinite loop.
7879 */
Mike Dayd77c26f2007-10-08 09:02:08 -04007880 if ((vectoring_info & VECTORING_INFO_VALID_MASK) &&
Sheng Yang14394422008-04-28 12:24:45 +08007881 (exit_reason != EXIT_REASON_EXCEPTION_NMI &&
Jan Kiszka60637aa2008-09-26 09:30:47 +02007882 exit_reason != EXIT_REASON_EPT_VIOLATION &&
Xiao Guangrongb9bf6882012-10-17 13:46:52 +08007883 exit_reason != EXIT_REASON_TASK_SWITCH)) {
7884 vcpu->run->exit_reason = KVM_EXIT_INTERNAL_ERROR;
7885 vcpu->run->internal.suberror = KVM_INTERNAL_ERROR_DELIVERY_EV;
7886 vcpu->run->internal.ndata = 2;
7887 vcpu->run->internal.data[0] = vectoring_info;
7888 vcpu->run->internal.data[1] = exit_reason;
7889 return 0;
7890 }
Jan Kiszka3b86cd92008-09-26 09:30:57 +02007891
Nadav Har'El644d7112011-05-25 23:12:35 +03007892 if (unlikely(!cpu_has_virtual_nmis() && vmx->soft_vnmi_blocked &&
7893 !(is_guest_mode(vcpu) && nested_cpu_has_virtual_nmis(
Nadav Har'Elf5c43682013-08-05 11:07:20 +03007894 get_vmcs12(vcpu))))) {
Gleb Natapovc4282df2009-04-21 17:45:07 +03007895 if (vmx_interrupt_allowed(vcpu)) {
Jan Kiszka3b86cd92008-09-26 09:30:57 +02007896 vmx->soft_vnmi_blocked = 0;
Jan Kiszka3b86cd92008-09-26 09:30:57 +02007897 } else if (vmx->vnmi_blocked_time > 1000000000LL &&
Jan Kiszka45312202008-12-11 16:54:54 +01007898 vcpu->arch.nmi_pending) {
Jan Kiszka3b86cd92008-09-26 09:30:57 +02007899 /*
7900 * This CPU don't support us in finding the end of an
7901 * NMI-blocked window if the guest runs with IRQs
7902 * disabled. So we pull the trigger after 1 s of
7903 * futile waiting, but inform the user about this.
7904 */
7905 printk(KERN_WARNING "%s: Breaking out of NMI-blocked "
7906 "state on VCPU %d after 1 s timeout\n",
7907 __func__, vcpu->vcpu_id);
7908 vmx->soft_vnmi_blocked = 0;
Jan Kiszka3b86cd92008-09-26 09:30:57 +02007909 }
Jan Kiszka3b86cd92008-09-26 09:30:57 +02007910 }
7911
Avi Kivity6aa8b732006-12-10 02:21:36 -08007912 if (exit_reason < kvm_vmx_max_exit_handlers
7913 && kvm_vmx_exit_handlers[exit_reason])
Avi Kivity851ba692009-08-24 11:10:17 +03007914 return kvm_vmx_exit_handlers[exit_reason](vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08007915 else {
Michael S. Tsirkin2bc19dc2014-09-18 16:21:16 +03007916 WARN_ONCE(1, "vmx: unexpected exit reason 0x%x\n", exit_reason);
7917 kvm_queue_exception(vcpu, UD_VECTOR);
7918 return 1;
Avi Kivity6aa8b732006-12-10 02:21:36 -08007919 }
Avi Kivity6aa8b732006-12-10 02:21:36 -08007920}
7921
Gleb Natapov95ba8273132009-04-21 17:45:08 +03007922static void update_cr8_intercept(struct kvm_vcpu *vcpu, int tpr, int irr)
Yang, Sheng6e5d8652007-09-12 18:03:11 +08007923{
Wanpeng Lia7c0b072014-08-21 19:46:50 +08007924 struct vmcs12 *vmcs12 = get_vmcs12(vcpu);
7925
7926 if (is_guest_mode(vcpu) &&
7927 nested_cpu_has(vmcs12, CPU_BASED_TPR_SHADOW))
7928 return;
7929
Gleb Natapov95ba8273132009-04-21 17:45:08 +03007930 if (irr == -1 || tpr < irr) {
Yang, Sheng6e5d8652007-09-12 18:03:11 +08007931 vmcs_write32(TPR_THRESHOLD, 0);
7932 return;
7933 }
7934
Gleb Natapov95ba8273132009-04-21 17:45:08 +03007935 vmcs_write32(TPR_THRESHOLD, irr);
Yang, Sheng6e5d8652007-09-12 18:03:11 +08007936}
7937
Yang Zhang8d146952013-01-25 10:18:50 +08007938static void vmx_set_virtual_x2apic_mode(struct kvm_vcpu *vcpu, bool set)
7939{
7940 u32 sec_exec_control;
7941
7942 /*
7943 * There is not point to enable virtualize x2apic without enable
7944 * apicv
7945 */
Yang Zhangc7c9c562013-01-25 10:18:51 +08007946 if (!cpu_has_vmx_virtualize_x2apic_mode() ||
7947 !vmx_vm_has_apicv(vcpu->kvm))
Yang Zhang8d146952013-01-25 10:18:50 +08007948 return;
7949
7950 if (!vm_need_tpr_shadow(vcpu->kvm))
7951 return;
7952
7953 sec_exec_control = vmcs_read32(SECONDARY_VM_EXEC_CONTROL);
7954
7955 if (set) {
7956 sec_exec_control &= ~SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES;
7957 sec_exec_control |= SECONDARY_EXEC_VIRTUALIZE_X2APIC_MODE;
7958 } else {
7959 sec_exec_control &= ~SECONDARY_EXEC_VIRTUALIZE_X2APIC_MODE;
7960 sec_exec_control |= SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES;
7961 }
7962 vmcs_write32(SECONDARY_VM_EXEC_CONTROL, sec_exec_control);
7963
7964 vmx_set_msr_bitmap(vcpu);
7965}
7966
Tang Chen38b99172014-09-24 15:57:54 +08007967static void vmx_set_apic_access_page_addr(struct kvm_vcpu *vcpu, hpa_t hpa)
7968{
7969 struct vcpu_vmx *vmx = to_vmx(vcpu);
7970
7971 /*
7972 * Currently we do not handle the nested case where L2 has an
7973 * APIC access page of its own; that page is still pinned.
7974 * Hence, we skip the case where the VCPU is in guest mode _and_
7975 * L1 prepared an APIC access page for L2.
7976 *
7977 * For the case where L1 and L2 share the same APIC access page
7978 * (flexpriority=Y but SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES clear
7979 * in the vmcs12), this function will only update either the vmcs01
7980 * or the vmcs02. If the former, the vmcs02 will be updated by
7981 * prepare_vmcs02. If the latter, the vmcs01 will be updated in
7982 * the next L2->L1 exit.
7983 */
7984 if (!is_guest_mode(vcpu) ||
7985 !nested_cpu_has2(vmx->nested.current_vmcs12,
7986 SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES))
7987 vmcs_write64(APIC_ACCESS_ADDR, hpa);
7988}
7989
Yang Zhangc7c9c562013-01-25 10:18:51 +08007990static void vmx_hwapic_isr_update(struct kvm *kvm, int isr)
7991{
7992 u16 status;
7993 u8 old;
7994
Yang Zhangc7c9c562013-01-25 10:18:51 +08007995 if (isr == -1)
7996 isr = 0;
7997
7998 status = vmcs_read16(GUEST_INTR_STATUS);
7999 old = status >> 8;
8000 if (isr != old) {
8001 status &= 0xff;
8002 status |= isr << 8;
8003 vmcs_write16(GUEST_INTR_STATUS, status);
8004 }
8005}
8006
8007static void vmx_set_rvi(int vector)
8008{
8009 u16 status;
8010 u8 old;
8011
Wei Wang4114c272014-11-05 10:53:43 +08008012 if (vector == -1)
8013 vector = 0;
8014
Yang Zhangc7c9c562013-01-25 10:18:51 +08008015 status = vmcs_read16(GUEST_INTR_STATUS);
8016 old = (u8)status & 0xff;
8017 if ((u8)vector != old) {
8018 status &= ~0xff;
8019 status |= (u8)vector;
8020 vmcs_write16(GUEST_INTR_STATUS, status);
8021 }
8022}
8023
8024static void vmx_hwapic_irr_update(struct kvm_vcpu *vcpu, int max_irr)
8025{
Wanpeng Li963fee12014-07-17 19:03:00 +08008026 if (!is_guest_mode(vcpu)) {
8027 vmx_set_rvi(max_irr);
8028 return;
8029 }
8030
Wei Wang4114c272014-11-05 10:53:43 +08008031 if (max_irr == -1)
8032 return;
8033
Wanpeng Li963fee12014-07-17 19:03:00 +08008034 /*
Wei Wang4114c272014-11-05 10:53:43 +08008035 * In guest mode. If a vmexit is needed, vmx_check_nested_events
8036 * handles it.
8037 */
8038 if (nested_exit_on_intr(vcpu))
8039 return;
8040
8041 /*
8042 * Else, fall back to pre-APICv interrupt injection since L2
Wanpeng Li963fee12014-07-17 19:03:00 +08008043 * is run without virtual interrupt delivery.
8044 */
8045 if (!kvm_event_needs_reinjection(vcpu) &&
8046 vmx_interrupt_allowed(vcpu)) {
8047 kvm_queue_interrupt(vcpu, max_irr, false);
8048 vmx_inject_irq(vcpu);
8049 }
Yang Zhangc7c9c562013-01-25 10:18:51 +08008050}
8051
Paolo Bonzini3bb345f2015-07-29 10:43:18 +02008052static void vmx_load_eoi_exitmap(struct kvm_vcpu *vcpu)
Yang Zhangc7c9c562013-01-25 10:18:51 +08008053{
Paolo Bonzini3bb345f2015-07-29 10:43:18 +02008054 u64 *eoi_exit_bitmap = vcpu->arch.eoi_exit_bitmap;
Yang Zhang3d81bc72013-04-11 19:25:13 +08008055 if (!vmx_vm_has_apicv(vcpu->kvm))
8056 return;
8057
Yang Zhangc7c9c562013-01-25 10:18:51 +08008058 vmcs_write64(EOI_EXIT_BITMAP0, eoi_exit_bitmap[0]);
8059 vmcs_write64(EOI_EXIT_BITMAP1, eoi_exit_bitmap[1]);
8060 vmcs_write64(EOI_EXIT_BITMAP2, eoi_exit_bitmap[2]);
8061 vmcs_write64(EOI_EXIT_BITMAP3, eoi_exit_bitmap[3]);
8062}
8063
Avi Kivity51aa01d2010-07-20 14:31:20 +03008064static void vmx_complete_atomic_exit(struct vcpu_vmx *vmx)
Avi Kivitycf393f72008-07-01 16:20:21 +03008065{
Avi Kivity00eba012011-03-07 17:24:54 +02008066 u32 exit_intr_info;
8067
8068 if (!(vmx->exit_reason == EXIT_REASON_MCE_DURING_VMENTRY
8069 || vmx->exit_reason == EXIT_REASON_EXCEPTION_NMI))
8070 return;
8071
Avi Kivityc5ca8e52011-03-07 17:37:37 +02008072 vmx->exit_intr_info = vmcs_read32(VM_EXIT_INTR_INFO);
Avi Kivity00eba012011-03-07 17:24:54 +02008073 exit_intr_info = vmx->exit_intr_info;
Andi Kleena0861c02009-06-08 17:37:09 +08008074
8075 /* Handle machine checks before interrupts are enabled */
Avi Kivity00eba012011-03-07 17:24:54 +02008076 if (is_machine_check(exit_intr_info))
Andi Kleena0861c02009-06-08 17:37:09 +08008077 kvm_machine_check();
8078
Gleb Natapov20f65982009-05-11 13:35:55 +03008079 /* We need to handle NMIs before interrupts are enabled */
Avi Kivity00eba012011-03-07 17:24:54 +02008080 if ((exit_intr_info & INTR_INFO_INTR_TYPE_MASK) == INTR_TYPE_NMI_INTR &&
Zhang, Yanminff9d07a2010-04-19 13:32:45 +08008081 (exit_intr_info & INTR_INFO_VALID_MASK)) {
8082 kvm_before_handle_nmi(&vmx->vcpu);
Gleb Natapov20f65982009-05-11 13:35:55 +03008083 asm("int $2");
Zhang, Yanminff9d07a2010-04-19 13:32:45 +08008084 kvm_after_handle_nmi(&vmx->vcpu);
8085 }
Avi Kivity51aa01d2010-07-20 14:31:20 +03008086}
Gleb Natapov20f65982009-05-11 13:35:55 +03008087
Yang Zhanga547c6d2013-04-11 19:25:10 +08008088static void vmx_handle_external_intr(struct kvm_vcpu *vcpu)
8089{
8090 u32 exit_intr_info = vmcs_read32(VM_EXIT_INTR_INFO);
8091
8092 /*
8093 * If external interrupt exists, IF bit is set in rflags/eflags on the
8094 * interrupt stack frame, and interrupt will be enabled on a return
8095 * from interrupt handler.
8096 */
8097 if ((exit_intr_info & (INTR_INFO_VALID_MASK | INTR_INFO_INTR_TYPE_MASK))
8098 == (INTR_INFO_VALID_MASK | INTR_TYPE_EXT_INTR)) {
8099 unsigned int vector;
8100 unsigned long entry;
8101 gate_desc *desc;
8102 struct vcpu_vmx *vmx = to_vmx(vcpu);
8103#ifdef CONFIG_X86_64
8104 unsigned long tmp;
8105#endif
8106
8107 vector = exit_intr_info & INTR_INFO_VECTOR_MASK;
8108 desc = (gate_desc *)vmx->host_idt_base + vector;
8109 entry = gate_offset(*desc);
8110 asm volatile(
8111#ifdef CONFIG_X86_64
8112 "mov %%" _ASM_SP ", %[sp]\n\t"
8113 "and $0xfffffffffffffff0, %%" _ASM_SP "\n\t"
8114 "push $%c[ss]\n\t"
8115 "push %[sp]\n\t"
8116#endif
8117 "pushf\n\t"
8118 "orl $0x200, (%%" _ASM_SP ")\n\t"
8119 __ASM_SIZE(push) " $%c[cs]\n\t"
8120 "call *%[entry]\n\t"
8121 :
8122#ifdef CONFIG_X86_64
8123 [sp]"=&r"(tmp)
8124#endif
8125 :
8126 [entry]"r"(entry),
8127 [ss]"i"(__KERNEL_DS),
8128 [cs]"i"(__KERNEL_CS)
8129 );
8130 } else
8131 local_irq_enable();
8132}
8133
Paolo Bonzini6d396b52015-04-01 14:25:33 +02008134static bool vmx_has_high_real_mode_segbase(void)
8135{
8136 return enable_unrestricted_guest || emulate_invalid_guest_state;
8137}
8138
Liu, Jinsongda8999d2014-02-24 10:55:46 +00008139static bool vmx_mpx_supported(void)
8140{
8141 return (vmcs_config.vmexit_ctrl & VM_EXIT_CLEAR_BNDCFGS) &&
8142 (vmcs_config.vmentry_ctrl & VM_ENTRY_LOAD_BNDCFGS);
8143}
8144
Wanpeng Li55412b22014-12-02 19:21:30 +08008145static bool vmx_xsaves_supported(void)
8146{
8147 return vmcs_config.cpu_based_2nd_exec_ctrl &
8148 SECONDARY_EXEC_XSAVES;
8149}
8150
Avi Kivity51aa01d2010-07-20 14:31:20 +03008151static void vmx_recover_nmi_blocking(struct vcpu_vmx *vmx)
8152{
Avi Kivityc5ca8e52011-03-07 17:37:37 +02008153 u32 exit_intr_info;
Avi Kivity51aa01d2010-07-20 14:31:20 +03008154 bool unblock_nmi;
8155 u8 vector;
8156 bool idtv_info_valid;
8157
8158 idtv_info_valid = vmx->idt_vectoring_info & VECTORING_INFO_VALID_MASK;
Gleb Natapov20f65982009-05-11 13:35:55 +03008159
Avi Kivitycf393f72008-07-01 16:20:21 +03008160 if (cpu_has_virtual_nmis()) {
Avi Kivity9d58b932011-03-07 16:52:07 +02008161 if (vmx->nmi_known_unmasked)
8162 return;
Avi Kivityc5ca8e52011-03-07 17:37:37 +02008163 /*
8164 * Can't use vmx->exit_intr_info since we're not sure what
8165 * the exit reason is.
8166 */
8167 exit_intr_info = vmcs_read32(VM_EXIT_INTR_INFO);
Avi Kivitycf393f72008-07-01 16:20:21 +03008168 unblock_nmi = (exit_intr_info & INTR_INFO_UNBLOCK_NMI) != 0;
8169 vector = exit_intr_info & INTR_INFO_VECTOR_MASK;
8170 /*
Gleb Natapov7b4a25c2009-03-30 16:03:08 +03008171 * SDM 3: 27.7.1.2 (September 2008)
Avi Kivitycf393f72008-07-01 16:20:21 +03008172 * Re-set bit "block by NMI" before VM entry if vmexit caused by
8173 * a guest IRET fault.
Gleb Natapov7b4a25c2009-03-30 16:03:08 +03008174 * SDM 3: 23.2.2 (September 2008)
8175 * Bit 12 is undefined in any of the following cases:
8176 * If the VM exit sets the valid bit in the IDT-vectoring
8177 * information field.
8178 * If the VM exit is due to a double fault.
Avi Kivitycf393f72008-07-01 16:20:21 +03008179 */
Gleb Natapov7b4a25c2009-03-30 16:03:08 +03008180 if ((exit_intr_info & INTR_INFO_VALID_MASK) && unblock_nmi &&
8181 vector != DF_VECTOR && !idtv_info_valid)
Avi Kivitycf393f72008-07-01 16:20:21 +03008182 vmcs_set_bits(GUEST_INTERRUPTIBILITY_INFO,
8183 GUEST_INTR_STATE_NMI);
Avi Kivity9d58b932011-03-07 16:52:07 +02008184 else
8185 vmx->nmi_known_unmasked =
8186 !(vmcs_read32(GUEST_INTERRUPTIBILITY_INFO)
8187 & GUEST_INTR_STATE_NMI);
Jan Kiszka3b86cd92008-09-26 09:30:57 +02008188 } else if (unlikely(vmx->soft_vnmi_blocked))
8189 vmx->vnmi_blocked_time +=
8190 ktime_to_ns(ktime_sub(ktime_get(), vmx->entry_time));
Avi Kivity51aa01d2010-07-20 14:31:20 +03008191}
8192
Jan Kiszka3ab66e82013-02-20 14:03:24 +01008193static void __vmx_complete_interrupts(struct kvm_vcpu *vcpu,
Avi Kivity83422e12010-07-20 14:43:23 +03008194 u32 idt_vectoring_info,
8195 int instr_len_field,
8196 int error_code_field)
Avi Kivity51aa01d2010-07-20 14:31:20 +03008197{
Avi Kivity51aa01d2010-07-20 14:31:20 +03008198 u8 vector;
8199 int type;
8200 bool idtv_info_valid;
8201
8202 idtv_info_valid = idt_vectoring_info & VECTORING_INFO_VALID_MASK;
Avi Kivity668f6122008-07-02 09:28:55 +03008203
Jan Kiszka3ab66e82013-02-20 14:03:24 +01008204 vcpu->arch.nmi_injected = false;
8205 kvm_clear_exception_queue(vcpu);
8206 kvm_clear_interrupt_queue(vcpu);
Gleb Natapov37b96e92009-03-30 16:03:13 +03008207
8208 if (!idtv_info_valid)
8209 return;
8210
Jan Kiszka3ab66e82013-02-20 14:03:24 +01008211 kvm_make_request(KVM_REQ_EVENT, vcpu);
Avi Kivity3842d132010-07-27 12:30:24 +03008212
Avi Kivity668f6122008-07-02 09:28:55 +03008213 vector = idt_vectoring_info & VECTORING_INFO_VECTOR_MASK;
8214 type = idt_vectoring_info & VECTORING_INFO_TYPE_MASK;
Gleb Natapov37b96e92009-03-30 16:03:13 +03008215
Gleb Natapov64a7ec02009-03-30 16:03:29 +03008216 switch (type) {
Gleb Natapov37b96e92009-03-30 16:03:13 +03008217 case INTR_TYPE_NMI_INTR:
Jan Kiszka3ab66e82013-02-20 14:03:24 +01008218 vcpu->arch.nmi_injected = true;
Avi Kivity668f6122008-07-02 09:28:55 +03008219 /*
Gleb Natapov7b4a25c2009-03-30 16:03:08 +03008220 * SDM 3: 27.7.1.2 (September 2008)
Gleb Natapov37b96e92009-03-30 16:03:13 +03008221 * Clear bit "block by NMI" before VM entry if a NMI
8222 * delivery faulted.
Avi Kivity668f6122008-07-02 09:28:55 +03008223 */
Jan Kiszka3ab66e82013-02-20 14:03:24 +01008224 vmx_set_nmi_mask(vcpu, false);
Gleb Natapov37b96e92009-03-30 16:03:13 +03008225 break;
Gleb Natapov37b96e92009-03-30 16:03:13 +03008226 case INTR_TYPE_SOFT_EXCEPTION:
Jan Kiszka3ab66e82013-02-20 14:03:24 +01008227 vcpu->arch.event_exit_inst_len = vmcs_read32(instr_len_field);
Gleb Natapov66fd3f72009-05-11 13:35:50 +03008228 /* fall through */
8229 case INTR_TYPE_HARD_EXCEPTION:
Avi Kivity35920a32008-07-03 14:50:12 +03008230 if (idt_vectoring_info & VECTORING_INFO_DELIVER_CODE_MASK) {
Avi Kivity83422e12010-07-20 14:43:23 +03008231 u32 err = vmcs_read32(error_code_field);
Gleb Natapov851eb6672013-09-25 12:51:34 +03008232 kvm_requeue_exception_e(vcpu, vector, err);
Avi Kivity35920a32008-07-03 14:50:12 +03008233 } else
Gleb Natapov851eb6672013-09-25 12:51:34 +03008234 kvm_requeue_exception(vcpu, vector);
Gleb Natapov37b96e92009-03-30 16:03:13 +03008235 break;
Gleb Natapov66fd3f72009-05-11 13:35:50 +03008236 case INTR_TYPE_SOFT_INTR:
Jan Kiszka3ab66e82013-02-20 14:03:24 +01008237 vcpu->arch.event_exit_inst_len = vmcs_read32(instr_len_field);
Gleb Natapov66fd3f72009-05-11 13:35:50 +03008238 /* fall through */
Gleb Natapov37b96e92009-03-30 16:03:13 +03008239 case INTR_TYPE_EXT_INTR:
Jan Kiszka3ab66e82013-02-20 14:03:24 +01008240 kvm_queue_interrupt(vcpu, vector, type == INTR_TYPE_SOFT_INTR);
Gleb Natapov37b96e92009-03-30 16:03:13 +03008241 break;
8242 default:
8243 break;
Avi Kivityf7d92382008-07-03 16:14:28 +03008244 }
Avi Kivitycf393f72008-07-01 16:20:21 +03008245}
8246
Avi Kivity83422e12010-07-20 14:43:23 +03008247static void vmx_complete_interrupts(struct vcpu_vmx *vmx)
8248{
Jan Kiszka3ab66e82013-02-20 14:03:24 +01008249 __vmx_complete_interrupts(&vmx->vcpu, vmx->idt_vectoring_info,
Avi Kivity83422e12010-07-20 14:43:23 +03008250 VM_EXIT_INSTRUCTION_LEN,
8251 IDT_VECTORING_ERROR_CODE);
8252}
8253
Avi Kivityb463a6f2010-07-20 15:06:17 +03008254static void vmx_cancel_injection(struct kvm_vcpu *vcpu)
8255{
Jan Kiszka3ab66e82013-02-20 14:03:24 +01008256 __vmx_complete_interrupts(vcpu,
Avi Kivityb463a6f2010-07-20 15:06:17 +03008257 vmcs_read32(VM_ENTRY_INTR_INFO_FIELD),
8258 VM_ENTRY_INSTRUCTION_LEN,
8259 VM_ENTRY_EXCEPTION_ERROR_CODE);
8260
8261 vmcs_write32(VM_ENTRY_INTR_INFO_FIELD, 0);
8262}
8263
Gleb Natapovd7cd9792011-10-05 14:01:23 +02008264static void atomic_switch_perf_msrs(struct vcpu_vmx *vmx)
8265{
8266 int i, nr_msrs;
8267 struct perf_guest_switch_msr *msrs;
8268
8269 msrs = perf_guest_get_msrs(&nr_msrs);
8270
8271 if (!msrs)
8272 return;
8273
8274 for (i = 0; i < nr_msrs; i++)
8275 if (msrs[i].host == msrs[i].guest)
8276 clear_atomic_switch_msr(vmx, msrs[i].msr);
8277 else
8278 add_atomic_switch_msr(vmx, msrs[i].msr, msrs[i].guest,
8279 msrs[i].host);
8280}
8281
Lai Jiangshana3b5ba42011-02-11 14:29:40 +08008282static void __noclone vmx_vcpu_run(struct kvm_vcpu *vcpu)
Avi Kivity6aa8b732006-12-10 02:21:36 -08008283{
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -04008284 struct vcpu_vmx *vmx = to_vmx(vcpu);
Andy Lutomirskid974baa2014-10-08 09:02:13 -07008285 unsigned long debugctlmsr, cr4;
Avi Kivity104f2262010-11-18 13:12:52 +02008286
8287 /* Record the guest's net vcpu time for enforced NMI injections. */
8288 if (unlikely(!cpu_has_virtual_nmis() && vmx->soft_vnmi_blocked))
8289 vmx->entry_time = ktime_get();
8290
8291 /* Don't enter VMX if guest state is invalid, let the exit handler
8292 start emulation until we arrive back to a valid state */
Gleb Natapov14168782013-01-21 15:36:49 +02008293 if (vmx->emulation_required)
Avi Kivity104f2262010-11-18 13:12:52 +02008294 return;
8295
Radim Krčmářa7653ec2014-08-21 18:08:07 +02008296 if (vmx->ple_window_dirty) {
8297 vmx->ple_window_dirty = false;
8298 vmcs_write32(PLE_WINDOW, vmx->ple_window);
8299 }
8300
Abel Gordon012f83c2013-04-18 14:39:25 +03008301 if (vmx->nested.sync_shadow_vmcs) {
8302 copy_vmcs12_to_shadow(vmx);
8303 vmx->nested.sync_shadow_vmcs = false;
8304 }
8305
Avi Kivity104f2262010-11-18 13:12:52 +02008306 if (test_bit(VCPU_REGS_RSP, (unsigned long *)&vcpu->arch.regs_dirty))
8307 vmcs_writel(GUEST_RSP, vcpu->arch.regs[VCPU_REGS_RSP]);
8308 if (test_bit(VCPU_REGS_RIP, (unsigned long *)&vcpu->arch.regs_dirty))
8309 vmcs_writel(GUEST_RIP, vcpu->arch.regs[VCPU_REGS_RIP]);
8310
Andy Lutomirski1e02ce42014-10-24 15:58:08 -07008311 cr4 = cr4_read_shadow();
Andy Lutomirskid974baa2014-10-08 09:02:13 -07008312 if (unlikely(cr4 != vmx->host_state.vmcs_host_cr4)) {
8313 vmcs_writel(HOST_CR4, cr4);
8314 vmx->host_state.vmcs_host_cr4 = cr4;
8315 }
8316
Avi Kivity104f2262010-11-18 13:12:52 +02008317 /* When single-stepping over STI and MOV SS, we must clear the
8318 * corresponding interruptibility bits in the guest state. Otherwise
8319 * vmentry fails as it then expects bit 14 (BS) in pending debug
8320 * exceptions being set, but that's not correct for the guest debugging
8321 * case. */
8322 if (vcpu->guest_debug & KVM_GUESTDBG_SINGLESTEP)
8323 vmx_set_interrupt_shadow(vcpu, 0);
8324
Gleb Natapovd7cd9792011-10-05 14:01:23 +02008325 atomic_switch_perf_msrs(vmx);
Gleb Natapov2a7921b2012-08-12 16:12:29 +03008326 debugctlmsr = get_debugctlmsr();
Gleb Natapovd7cd9792011-10-05 14:01:23 +02008327
Nadav Har'Eld462b812011-05-24 15:26:10 +03008328 vmx->__launched = vmx->loaded_vmcs->launched;
Avi Kivity104f2262010-11-18 13:12:52 +02008329 asm(
Avi Kivity6aa8b732006-12-10 02:21:36 -08008330 /* Store host registers */
Avi Kivityb188c81f2012-09-16 15:10:58 +03008331 "push %%" _ASM_DX "; push %%" _ASM_BP ";"
8332 "push %%" _ASM_CX " \n\t" /* placeholder for guest rcx */
8333 "push %%" _ASM_CX " \n\t"
8334 "cmp %%" _ASM_SP ", %c[host_rsp](%0) \n\t"
Avi Kivity313dbd42008-07-17 18:04:30 +03008335 "je 1f \n\t"
Avi Kivityb188c81f2012-09-16 15:10:58 +03008336 "mov %%" _ASM_SP ", %c[host_rsp](%0) \n\t"
Avi Kivity4ecac3f2008-05-13 13:23:38 +03008337 __ex(ASM_VMX_VMWRITE_RSP_RDX) "\n\t"
Avi Kivity313dbd42008-07-17 18:04:30 +03008338 "1: \n\t"
Avi Kivityd3edefc2009-06-16 12:33:56 +03008339 /* Reload cr2 if changed */
Avi Kivityb188c81f2012-09-16 15:10:58 +03008340 "mov %c[cr2](%0), %%" _ASM_AX " \n\t"
8341 "mov %%cr2, %%" _ASM_DX " \n\t"
8342 "cmp %%" _ASM_AX ", %%" _ASM_DX " \n\t"
Avi Kivityd3edefc2009-06-16 12:33:56 +03008343 "je 2f \n\t"
Avi Kivityb188c81f2012-09-16 15:10:58 +03008344 "mov %%" _ASM_AX", %%cr2 \n\t"
Avi Kivityd3edefc2009-06-16 12:33:56 +03008345 "2: \n\t"
Avi Kivity6aa8b732006-12-10 02:21:36 -08008346 /* Check if vmlaunch of vmresume is needed */
Avi Kivitye08aa782007-11-15 18:06:18 +02008347 "cmpl $0, %c[launched](%0) \n\t"
Avi Kivity6aa8b732006-12-10 02:21:36 -08008348 /* Load guest registers. Don't clobber flags. */
Avi Kivityb188c81f2012-09-16 15:10:58 +03008349 "mov %c[rax](%0), %%" _ASM_AX " \n\t"
8350 "mov %c[rbx](%0), %%" _ASM_BX " \n\t"
8351 "mov %c[rdx](%0), %%" _ASM_DX " \n\t"
8352 "mov %c[rsi](%0), %%" _ASM_SI " \n\t"
8353 "mov %c[rdi](%0), %%" _ASM_DI " \n\t"
8354 "mov %c[rbp](%0), %%" _ASM_BP " \n\t"
Avi Kivity05b3e0c2006-12-13 00:33:45 -08008355#ifdef CONFIG_X86_64
Avi Kivitye08aa782007-11-15 18:06:18 +02008356 "mov %c[r8](%0), %%r8 \n\t"
8357 "mov %c[r9](%0), %%r9 \n\t"
8358 "mov %c[r10](%0), %%r10 \n\t"
8359 "mov %c[r11](%0), %%r11 \n\t"
8360 "mov %c[r12](%0), %%r12 \n\t"
8361 "mov %c[r13](%0), %%r13 \n\t"
8362 "mov %c[r14](%0), %%r14 \n\t"
8363 "mov %c[r15](%0), %%r15 \n\t"
Avi Kivity6aa8b732006-12-10 02:21:36 -08008364#endif
Avi Kivityb188c81f2012-09-16 15:10:58 +03008365 "mov %c[rcx](%0), %%" _ASM_CX " \n\t" /* kills %0 (ecx) */
Avi Kivityc8019492008-07-14 14:44:59 +03008366
Avi Kivity6aa8b732006-12-10 02:21:36 -08008367 /* Enter guest mode */
Avi Kivity83287ea422012-09-16 15:10:57 +03008368 "jne 1f \n\t"
Avi Kivity4ecac3f2008-05-13 13:23:38 +03008369 __ex(ASM_VMX_VMLAUNCH) "\n\t"
Avi Kivity83287ea422012-09-16 15:10:57 +03008370 "jmp 2f \n\t"
8371 "1: " __ex(ASM_VMX_VMRESUME) "\n\t"
8372 "2: "
Avi Kivity6aa8b732006-12-10 02:21:36 -08008373 /* Save guest registers, load host registers, keep flags */
Avi Kivityb188c81f2012-09-16 15:10:58 +03008374 "mov %0, %c[wordsize](%%" _ASM_SP ") \n\t"
Avi Kivity40712fa2011-01-06 18:09:12 +02008375 "pop %0 \n\t"
Avi Kivityb188c81f2012-09-16 15:10:58 +03008376 "mov %%" _ASM_AX ", %c[rax](%0) \n\t"
8377 "mov %%" _ASM_BX ", %c[rbx](%0) \n\t"
8378 __ASM_SIZE(pop) " %c[rcx](%0) \n\t"
8379 "mov %%" _ASM_DX ", %c[rdx](%0) \n\t"
8380 "mov %%" _ASM_SI ", %c[rsi](%0) \n\t"
8381 "mov %%" _ASM_DI ", %c[rdi](%0) \n\t"
8382 "mov %%" _ASM_BP ", %c[rbp](%0) \n\t"
Avi Kivity05b3e0c2006-12-13 00:33:45 -08008383#ifdef CONFIG_X86_64
Avi Kivitye08aa782007-11-15 18:06:18 +02008384 "mov %%r8, %c[r8](%0) \n\t"
8385 "mov %%r9, %c[r9](%0) \n\t"
8386 "mov %%r10, %c[r10](%0) \n\t"
8387 "mov %%r11, %c[r11](%0) \n\t"
8388 "mov %%r12, %c[r12](%0) \n\t"
8389 "mov %%r13, %c[r13](%0) \n\t"
8390 "mov %%r14, %c[r14](%0) \n\t"
8391 "mov %%r15, %c[r15](%0) \n\t"
Avi Kivity6aa8b732006-12-10 02:21:36 -08008392#endif
Avi Kivityb188c81f2012-09-16 15:10:58 +03008393 "mov %%cr2, %%" _ASM_AX " \n\t"
8394 "mov %%" _ASM_AX ", %c[cr2](%0) \n\t"
Avi Kivityc8019492008-07-14 14:44:59 +03008395
Avi Kivityb188c81f2012-09-16 15:10:58 +03008396 "pop %%" _ASM_BP "; pop %%" _ASM_DX " \n\t"
Avi Kivitye08aa782007-11-15 18:06:18 +02008397 "setbe %c[fail](%0) \n\t"
Avi Kivity83287ea422012-09-16 15:10:57 +03008398 ".pushsection .rodata \n\t"
8399 ".global vmx_return \n\t"
8400 "vmx_return: " _ASM_PTR " 2b \n\t"
8401 ".popsection"
Avi Kivitye08aa782007-11-15 18:06:18 +02008402 : : "c"(vmx), "d"((unsigned long)HOST_RSP),
Nadav Har'Eld462b812011-05-24 15:26:10 +03008403 [launched]"i"(offsetof(struct vcpu_vmx, __launched)),
Avi Kivitye08aa782007-11-15 18:06:18 +02008404 [fail]"i"(offsetof(struct vcpu_vmx, fail)),
Avi Kivity313dbd42008-07-17 18:04:30 +03008405 [host_rsp]"i"(offsetof(struct vcpu_vmx, host_rsp)),
Zhang Xiantaoad312c72007-12-13 23:50:52 +08008406 [rax]"i"(offsetof(struct vcpu_vmx, vcpu.arch.regs[VCPU_REGS_RAX])),
8407 [rbx]"i"(offsetof(struct vcpu_vmx, vcpu.arch.regs[VCPU_REGS_RBX])),
8408 [rcx]"i"(offsetof(struct vcpu_vmx, vcpu.arch.regs[VCPU_REGS_RCX])),
8409 [rdx]"i"(offsetof(struct vcpu_vmx, vcpu.arch.regs[VCPU_REGS_RDX])),
8410 [rsi]"i"(offsetof(struct vcpu_vmx, vcpu.arch.regs[VCPU_REGS_RSI])),
8411 [rdi]"i"(offsetof(struct vcpu_vmx, vcpu.arch.regs[VCPU_REGS_RDI])),
8412 [rbp]"i"(offsetof(struct vcpu_vmx, vcpu.arch.regs[VCPU_REGS_RBP])),
Avi Kivity05b3e0c2006-12-13 00:33:45 -08008413#ifdef CONFIG_X86_64
Zhang Xiantaoad312c72007-12-13 23:50:52 +08008414 [r8]"i"(offsetof(struct vcpu_vmx, vcpu.arch.regs[VCPU_REGS_R8])),
8415 [r9]"i"(offsetof(struct vcpu_vmx, vcpu.arch.regs[VCPU_REGS_R9])),
8416 [r10]"i"(offsetof(struct vcpu_vmx, vcpu.arch.regs[VCPU_REGS_R10])),
8417 [r11]"i"(offsetof(struct vcpu_vmx, vcpu.arch.regs[VCPU_REGS_R11])),
8418 [r12]"i"(offsetof(struct vcpu_vmx, vcpu.arch.regs[VCPU_REGS_R12])),
8419 [r13]"i"(offsetof(struct vcpu_vmx, vcpu.arch.regs[VCPU_REGS_R13])),
8420 [r14]"i"(offsetof(struct vcpu_vmx, vcpu.arch.regs[VCPU_REGS_R14])),
8421 [r15]"i"(offsetof(struct vcpu_vmx, vcpu.arch.regs[VCPU_REGS_R15])),
Avi Kivity6aa8b732006-12-10 02:21:36 -08008422#endif
Avi Kivity40712fa2011-01-06 18:09:12 +02008423 [cr2]"i"(offsetof(struct vcpu_vmx, vcpu.arch.cr2)),
8424 [wordsize]"i"(sizeof(ulong))
Laurent Vivierc2036302007-10-25 14:18:52 +02008425 : "cc", "memory"
8426#ifdef CONFIG_X86_64
Avi Kivityb188c81f2012-09-16 15:10:58 +03008427 , "rax", "rbx", "rdi", "rsi"
Laurent Vivierc2036302007-10-25 14:18:52 +02008428 , "r8", "r9", "r10", "r11", "r12", "r13", "r14", "r15"
Avi Kivityb188c81f2012-09-16 15:10:58 +03008429#else
8430 , "eax", "ebx", "edi", "esi"
Laurent Vivierc2036302007-10-25 14:18:52 +02008431#endif
8432 );
Avi Kivity6aa8b732006-12-10 02:21:36 -08008433
Gleb Natapov2a7921b2012-08-12 16:12:29 +03008434 /* MSR_IA32_DEBUGCTLMSR is zeroed on vmexit. Restore it if needed */
8435 if (debugctlmsr)
8436 update_debugctlmsr(debugctlmsr);
8437
Avi Kivityaa67f602012-08-01 16:48:03 +03008438#ifndef CONFIG_X86_64
8439 /*
8440 * The sysexit path does not restore ds/es, so we must set them to
8441 * a reasonable value ourselves.
8442 *
8443 * We can't defer this to vmx_load_host_state() since that function
8444 * may be executed in interrupt context, which saves and restore segments
8445 * around it, nullifying its effect.
8446 */
8447 loadsegment(ds, __USER_DS);
8448 loadsegment(es, __USER_DS);
8449#endif
8450
Avi Kivity6de4f3a2009-05-31 22:58:47 +03008451 vcpu->arch.regs_avail = ~((1 << VCPU_REGS_RIP) | (1 << VCPU_REGS_RSP)
Avi Kivity6de12732011-03-07 12:51:22 +02008452 | (1 << VCPU_EXREG_RFLAGS)
Avi Kivityaff48ba2010-12-05 18:56:11 +02008453 | (1 << VCPU_EXREG_PDPTR)
Avi Kivity2fb92db2011-04-27 19:42:18 +03008454 | (1 << VCPU_EXREG_SEGMENTS)
Avi Kivityaff48ba2010-12-05 18:56:11 +02008455 | (1 << VCPU_EXREG_CR3));
Marcelo Tosatti5fdbf972008-06-27 14:58:02 -03008456 vcpu->arch.regs_dirty = 0;
8457
Avi Kivity1155f762007-11-22 11:30:47 +02008458 vmx->idt_vectoring_info = vmcs_read32(IDT_VECTORING_INFO_FIELD);
8459
Nadav Har'Eld462b812011-05-24 15:26:10 +03008460 vmx->loaded_vmcs->launched = 1;
Avi Kivity1b6269d2007-10-09 12:12:19 +02008461
Avi Kivity51aa01d2010-07-20 14:31:20 +03008462 vmx->exit_reason = vmcs_read32(VM_EXIT_REASON);
Jan Kiszka1e2b1dd2011-09-12 10:52:24 +02008463 trace_kvm_exit(vmx->exit_reason, vcpu, KVM_ISA_VMX);
Avi Kivity51aa01d2010-07-20 14:31:20 +03008464
Gleb Natapove0b890d2013-09-25 12:51:33 +03008465 /*
8466 * the KVM_REQ_EVENT optimization bit is only on for one entry, and if
8467 * we did not inject a still-pending event to L1 now because of
8468 * nested_run_pending, we need to re-enable this bit.
8469 */
8470 if (vmx->nested.nested_run_pending)
8471 kvm_make_request(KVM_REQ_EVENT, vcpu);
8472
8473 vmx->nested.nested_run_pending = 0;
8474
Avi Kivity51aa01d2010-07-20 14:31:20 +03008475 vmx_complete_atomic_exit(vmx);
8476 vmx_recover_nmi_blocking(vmx);
Avi Kivitycf393f72008-07-01 16:20:21 +03008477 vmx_complete_interrupts(vmx);
Avi Kivity6aa8b732006-12-10 02:21:36 -08008478}
8479
Paolo Bonzini4fa77342014-07-17 12:25:16 +02008480static void vmx_load_vmcs01(struct kvm_vcpu *vcpu)
8481{
8482 struct vcpu_vmx *vmx = to_vmx(vcpu);
8483 int cpu;
8484
8485 if (vmx->loaded_vmcs == &vmx->vmcs01)
8486 return;
8487
8488 cpu = get_cpu();
8489 vmx->loaded_vmcs = &vmx->vmcs01;
8490 vmx_vcpu_put(vcpu);
8491 vmx_vcpu_load(vcpu, cpu);
8492 vcpu->cpu = cpu;
8493 put_cpu();
8494}
8495
Avi Kivity6aa8b732006-12-10 02:21:36 -08008496static void vmx_free_vcpu(struct kvm_vcpu *vcpu)
8497{
Rusty Russellfb3f0f52007-07-27 17:16:56 +10008498 struct vcpu_vmx *vmx = to_vmx(vcpu);
8499
Kai Huang843e4332015-01-28 10:54:28 +08008500 if (enable_pml)
8501 vmx_disable_pml(vmx);
Lai Jiangshancdbecfc2010-04-17 16:41:47 +08008502 free_vpid(vmx);
Paolo Bonzini4fa77342014-07-17 12:25:16 +02008503 leave_guest_mode(vcpu);
8504 vmx_load_vmcs01(vcpu);
Marcelo Tosatti26a865f2014-01-03 17:00:51 -02008505 free_nested(vmx);
Paolo Bonzini4fa77342014-07-17 12:25:16 +02008506 free_loaded_vmcs(vmx->loaded_vmcs);
Rusty Russellfb3f0f52007-07-27 17:16:56 +10008507 kfree(vmx->guest_msrs);
8508 kvm_vcpu_uninit(vcpu);
Rusty Russella4770342007-08-01 14:46:11 +10008509 kmem_cache_free(kvm_vcpu_cache, vmx);
Avi Kivity6aa8b732006-12-10 02:21:36 -08008510}
8511
Rusty Russellfb3f0f52007-07-27 17:16:56 +10008512static struct kvm_vcpu *vmx_create_vcpu(struct kvm *kvm, unsigned int id)
Avi Kivity6aa8b732006-12-10 02:21:36 -08008513{
Rusty Russellfb3f0f52007-07-27 17:16:56 +10008514 int err;
Rusty Russellc16f8622007-07-30 21:12:19 +10008515 struct vcpu_vmx *vmx = kmem_cache_zalloc(kvm_vcpu_cache, GFP_KERNEL);
Avi Kivity15ad7142007-07-11 18:17:21 +03008516 int cpu;
Avi Kivity6aa8b732006-12-10 02:21:36 -08008517
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -04008518 if (!vmx)
Rusty Russellfb3f0f52007-07-27 17:16:56 +10008519 return ERR_PTR(-ENOMEM);
8520
Sheng Yang2384d2b2008-01-17 15:14:33 +08008521 allocate_vpid(vmx);
8522
Rusty Russellfb3f0f52007-07-27 17:16:56 +10008523 err = kvm_vcpu_init(&vmx->vcpu, kvm, id);
8524 if (err)
8525 goto free_vcpu;
Ingo Molnar965b58a2007-01-05 16:36:23 -08008526
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -04008527 vmx->guest_msrs = kmalloc(PAGE_SIZE, GFP_KERNEL);
Paolo Bonzini03916db2014-07-24 14:21:57 +02008528 BUILD_BUG_ON(ARRAY_SIZE(vmx_msr_index) * sizeof(vmx->guest_msrs[0])
8529 > PAGE_SIZE);
Nadav Amit0123be42014-07-24 15:06:56 +03008530
Jan Kiszkabe6d05c2011-04-13 01:27:55 +02008531 err = -ENOMEM;
Rusty Russellfb3f0f52007-07-27 17:16:56 +10008532 if (!vmx->guest_msrs) {
Rusty Russellfb3f0f52007-07-27 17:16:56 +10008533 goto uninit_vcpu;
8534 }
Ingo Molnar965b58a2007-01-05 16:36:23 -08008535
Nadav Har'Eld462b812011-05-24 15:26:10 +03008536 vmx->loaded_vmcs = &vmx->vmcs01;
8537 vmx->loaded_vmcs->vmcs = alloc_vmcs();
8538 if (!vmx->loaded_vmcs->vmcs)
Rusty Russellfb3f0f52007-07-27 17:16:56 +10008539 goto free_msrs;
Nadav Har'Eld462b812011-05-24 15:26:10 +03008540 if (!vmm_exclusive)
8541 kvm_cpu_vmxon(__pa(per_cpu(vmxarea, raw_smp_processor_id())));
8542 loaded_vmcs_init(vmx->loaded_vmcs);
8543 if (!vmm_exclusive)
8544 kvm_cpu_vmxoff();
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -04008545
Avi Kivity15ad7142007-07-11 18:17:21 +03008546 cpu = get_cpu();
8547 vmx_vcpu_load(&vmx->vcpu, cpu);
Zachary Amsdene48672f2010-08-19 22:07:23 -10008548 vmx->vcpu.cpu = cpu;
Rusty Russell8b9cf982007-07-30 16:31:43 +10008549 err = vmx_vcpu_setup(vmx);
Rusty Russellfb3f0f52007-07-27 17:16:56 +10008550 vmx_vcpu_put(&vmx->vcpu);
Avi Kivity15ad7142007-07-11 18:17:21 +03008551 put_cpu();
Rusty Russellfb3f0f52007-07-27 17:16:56 +10008552 if (err)
8553 goto free_vmcs;
Jan Kiszkaa63cb562013-04-08 11:07:46 +02008554 if (vm_need_virtualize_apic_accesses(kvm)) {
Jan Kiszkabe6d05c2011-04-13 01:27:55 +02008555 err = alloc_apic_access_page(kvm);
8556 if (err)
Marcelo Tosatti5e4a0b32008-02-14 21:21:43 -02008557 goto free_vmcs;
Jan Kiszkaa63cb562013-04-08 11:07:46 +02008558 }
Ingo Molnar965b58a2007-01-05 16:36:23 -08008559
Sheng Yangb927a3c2009-07-21 10:42:48 +08008560 if (enable_ept) {
8561 if (!kvm->arch.ept_identity_map_addr)
8562 kvm->arch.ept_identity_map_addr =
8563 VMX_EPT_IDENTITY_PAGETABLE_ADDR;
Tang Chenf51770e2014-09-16 18:41:59 +08008564 err = init_rmode_identity_map(kvm);
8565 if (err)
Gleb Natapov93ea5382011-02-21 12:07:59 +02008566 goto free_vmcs;
Sheng Yangb927a3c2009-07-21 10:42:48 +08008567 }
Sheng Yangb7ebfb02008-04-25 21:44:52 +08008568
Wincy Vanb9c237b2015-02-03 23:56:30 +08008569 if (nested)
8570 nested_vmx_setup_ctls_msrs(vmx);
8571
Wincy Van705699a2015-02-03 23:58:17 +08008572 vmx->nested.posted_intr_nv = -1;
Nadav Har'Ela9d30f32011-05-25 23:03:55 +03008573 vmx->nested.current_vmptr = -1ull;
8574 vmx->nested.current_vmcs12 = NULL;
8575
Kai Huang843e4332015-01-28 10:54:28 +08008576 /*
8577 * If PML is turned on, failure on enabling PML just results in failure
8578 * of creating the vcpu, therefore we can simplify PML logic (by
8579 * avoiding dealing with cases, such as enabling PML partially on vcpus
8580 * for the guest, etc.
8581 */
8582 if (enable_pml) {
8583 err = vmx_enable_pml(vmx);
8584 if (err)
8585 goto free_vmcs;
8586 }
8587
Rusty Russellfb3f0f52007-07-27 17:16:56 +10008588 return &vmx->vcpu;
Ingo Molnar965b58a2007-01-05 16:36:23 -08008589
Rusty Russellfb3f0f52007-07-27 17:16:56 +10008590free_vmcs:
Xiao Guangrong5f3fbc32012-05-14 14:58:58 +08008591 free_loaded_vmcs(vmx->loaded_vmcs);
Rusty Russellfb3f0f52007-07-27 17:16:56 +10008592free_msrs:
Rusty Russellfb3f0f52007-07-27 17:16:56 +10008593 kfree(vmx->guest_msrs);
8594uninit_vcpu:
8595 kvm_vcpu_uninit(&vmx->vcpu);
8596free_vcpu:
Lai Jiangshancdbecfc2010-04-17 16:41:47 +08008597 free_vpid(vmx);
Rusty Russella4770342007-08-01 14:46:11 +10008598 kmem_cache_free(kvm_vcpu_cache, vmx);
Rusty Russellfb3f0f52007-07-27 17:16:56 +10008599 return ERR_PTR(err);
Avi Kivity6aa8b732006-12-10 02:21:36 -08008600}
8601
Yang, Sheng002c7f72007-07-31 14:23:01 +03008602static void __init vmx_check_processor_compat(void *rtn)
8603{
8604 struct vmcs_config vmcs_conf;
8605
8606 *(int *)rtn = 0;
8607 if (setup_vmcs_config(&vmcs_conf) < 0)
8608 *(int *)rtn = -EIO;
8609 if (memcmp(&vmcs_config, &vmcs_conf, sizeof(struct vmcs_config)) != 0) {
8610 printk(KERN_ERR "kvm: CPU %d feature inconsistency!\n",
8611 smp_processor_id());
8612 *(int *)rtn = -EIO;
8613 }
8614}
8615
Sheng Yang67253af2008-04-25 10:20:22 +08008616static int get_ept_level(void)
8617{
8618 return VMX_EPT_DEFAULT_GAW + 1;
8619}
8620
Sheng Yang4b12f0d2009-04-27 20:35:42 +08008621static u64 vmx_get_mt_mask(struct kvm_vcpu *vcpu, gfn_t gfn, bool is_mmio)
Sheng Yang64d4d522008-10-09 16:01:57 +08008622{
Xiao Guangrongb18d5432015-06-15 16:55:21 +08008623 u8 cache;
8624 u64 ipat = 0;
Sheng Yang4b12f0d2009-04-27 20:35:42 +08008625
Sheng Yang522c68c2009-04-27 20:35:43 +08008626 /* For VT-d and EPT combination
Paolo Bonzini606decd2015-10-01 13:12:47 +02008627 * 1. MMIO: always map as UC
Sheng Yang522c68c2009-04-27 20:35:43 +08008628 * 2. EPT with VT-d:
8629 * a. VT-d without snooping control feature: can't guarantee the
Paolo Bonzini606decd2015-10-01 13:12:47 +02008630 * result, try to trust guest.
Sheng Yang522c68c2009-04-27 20:35:43 +08008631 * b. VT-d with snooping control feature: snooping control feature of
8632 * VT-d engine can guarantee the cache correctness. Just set it
8633 * to WB to keep consistent with host. So the same as item 3.
Sheng Yanga19a6d12010-02-09 16:41:53 +08008634 * 3. EPT without VT-d: always map as WB and set IPAT=1 to keep
Sheng Yang522c68c2009-04-27 20:35:43 +08008635 * consistent with host MTRR
8636 */
Paolo Bonzini606decd2015-10-01 13:12:47 +02008637 if (is_mmio) {
8638 cache = MTRR_TYPE_UNCACHABLE;
8639 goto exit;
8640 }
8641
8642 if (!kvm_arch_has_noncoherent_dma(vcpu->kvm)) {
Xiao Guangrongb18d5432015-06-15 16:55:21 +08008643 ipat = VMX_EPT_IPAT_BIT;
8644 cache = MTRR_TYPE_WRBACK;
8645 goto exit;
8646 }
8647
8648 if (kvm_read_cr0(vcpu) & X86_CR0_CD) {
8649 ipat = VMX_EPT_IPAT_BIT;
Paolo Bonzini0da029e2015-07-23 08:24:42 +02008650 if (kvm_check_has_quirk(vcpu->kvm, KVM_X86_QUIRK_CD_NW_CLEARED))
Xiao Guangrongfb2799502015-07-16 03:25:56 +08008651 cache = MTRR_TYPE_WRBACK;
8652 else
8653 cache = MTRR_TYPE_UNCACHABLE;
Xiao Guangrongb18d5432015-06-15 16:55:21 +08008654 goto exit;
8655 }
8656
Xiao Guangrongff536042015-06-15 16:55:22 +08008657 cache = kvm_mtrr_get_guest_memory_type(vcpu, gfn);
Xiao Guangrongb18d5432015-06-15 16:55:21 +08008658
8659exit:
8660 return (cache << VMX_EPT_MT_EPTE_SHIFT) | ipat;
Sheng Yang64d4d522008-10-09 16:01:57 +08008661}
8662
Sheng Yang17cc3932010-01-05 19:02:27 +08008663static int vmx_get_lpage_level(void)
Joerg Roedel344f4142009-07-27 16:30:48 +02008664{
Sheng Yang878403b2010-01-05 19:02:29 +08008665 if (enable_ept && !cpu_has_vmx_ept_1g_page())
8666 return PT_DIRECTORY_LEVEL;
8667 else
8668 /* For shadow and EPT supported 1GB page */
8669 return PT_PDPE_LEVEL;
Joerg Roedel344f4142009-07-27 16:30:48 +02008670}
8671
Sheng Yang0e851882009-12-18 16:48:46 +08008672static void vmx_cpuid_update(struct kvm_vcpu *vcpu)
8673{
Sheng Yang4e47c7a2009-12-18 16:48:47 +08008674 struct kvm_cpuid_entry2 *best;
8675 struct vcpu_vmx *vmx = to_vmx(vcpu);
8676 u32 exec_control;
8677
8678 vmx->rdtscp_enabled = false;
8679 if (vmx_rdtscp_supported()) {
8680 exec_control = vmcs_read32(SECONDARY_VM_EXEC_CONTROL);
8681 if (exec_control & SECONDARY_EXEC_RDTSCP) {
8682 best = kvm_find_cpuid_entry(vcpu, 0x80000001, 0);
8683 if (best && (best->edx & bit(X86_FEATURE_RDTSCP)))
8684 vmx->rdtscp_enabled = true;
8685 else {
8686 exec_control &= ~SECONDARY_EXEC_RDTSCP;
8687 vmcs_write32(SECONDARY_VM_EXEC_CONTROL,
8688 exec_control);
8689 }
8690 }
Jan Kiszkab3a2a902015-03-23 19:27:19 +01008691 if (nested && !vmx->rdtscp_enabled)
8692 vmx->nested.nested_vmx_secondary_ctls_high &=
8693 ~SECONDARY_EXEC_RDTSCP;
Sheng Yang4e47c7a2009-12-18 16:48:47 +08008694 }
Mao, Junjiead756a12012-07-02 01:18:48 +00008695
Mao, Junjiead756a12012-07-02 01:18:48 +00008696 /* Exposing INVPCID only when PCID is exposed */
8697 best = kvm_find_cpuid_entry(vcpu, 0x7, 0);
8698 if (vmx_invpcid_supported() &&
Ren, Yongjie4f977042012-09-07 07:36:59 +00008699 best && (best->ebx & bit(X86_FEATURE_INVPCID)) &&
Mao, Junjiead756a12012-07-02 01:18:48 +00008700 guest_cpuid_has_pcid(vcpu)) {
Takashi Iwai29282fd2012-11-09 15:20:17 +01008701 exec_control = vmcs_read32(SECONDARY_VM_EXEC_CONTROL);
Mao, Junjiead756a12012-07-02 01:18:48 +00008702 exec_control |= SECONDARY_EXEC_ENABLE_INVPCID;
8703 vmcs_write32(SECONDARY_VM_EXEC_CONTROL,
8704 exec_control);
8705 } else {
Takashi Iwai29282fd2012-11-09 15:20:17 +01008706 if (cpu_has_secondary_exec_ctrls()) {
8707 exec_control = vmcs_read32(SECONDARY_VM_EXEC_CONTROL);
8708 exec_control &= ~SECONDARY_EXEC_ENABLE_INVPCID;
8709 vmcs_write32(SECONDARY_VM_EXEC_CONTROL,
8710 exec_control);
8711 }
Mao, Junjiead756a12012-07-02 01:18:48 +00008712 if (best)
Ren, Yongjie4f977042012-09-07 07:36:59 +00008713 best->ebx &= ~bit(X86_FEATURE_INVPCID);
Mao, Junjiead756a12012-07-02 01:18:48 +00008714 }
Sheng Yang0e851882009-12-18 16:48:46 +08008715}
8716
Joerg Roedeld4330ef2010-04-22 12:33:11 +02008717static void vmx_set_supported_cpuid(u32 func, struct kvm_cpuid_entry2 *entry)
8718{
Nadav Har'El7b8050f2011-05-25 23:16:10 +03008719 if (func == 1 && nested)
8720 entry->ecx |= bit(X86_FEATURE_VMX);
Joerg Roedeld4330ef2010-04-22 12:33:11 +02008721}
8722
Yang Zhang25d92082013-08-06 12:00:32 +03008723static void nested_ept_inject_page_fault(struct kvm_vcpu *vcpu,
8724 struct x86_exception *fault)
8725{
Jan Kiszka533558b2014-01-04 18:47:20 +01008726 struct vmcs12 *vmcs12 = get_vmcs12(vcpu);
8727 u32 exit_reason;
Yang Zhang25d92082013-08-06 12:00:32 +03008728
8729 if (fault->error_code & PFERR_RSVD_MASK)
Jan Kiszka533558b2014-01-04 18:47:20 +01008730 exit_reason = EXIT_REASON_EPT_MISCONFIG;
Yang Zhang25d92082013-08-06 12:00:32 +03008731 else
Jan Kiszka533558b2014-01-04 18:47:20 +01008732 exit_reason = EXIT_REASON_EPT_VIOLATION;
8733 nested_vmx_vmexit(vcpu, exit_reason, 0, vcpu->arch.exit_qualification);
Yang Zhang25d92082013-08-06 12:00:32 +03008734 vmcs12->guest_physical_address = fault->address;
8735}
8736
Nadav Har'El155a97a2013-08-05 11:07:16 +03008737/* Callbacks for nested_ept_init_mmu_context: */
8738
8739static unsigned long nested_ept_get_cr3(struct kvm_vcpu *vcpu)
8740{
8741 /* return the page table to be shadowed - in our case, EPT12 */
8742 return get_vmcs12(vcpu)->ept_pointer;
8743}
8744
Paolo Bonzini8a3c1a332013-10-02 16:56:13 +02008745static void nested_ept_init_mmu_context(struct kvm_vcpu *vcpu)
Nadav Har'El155a97a2013-08-05 11:07:16 +03008746{
Paolo Bonziniad896af2013-10-02 16:56:14 +02008747 WARN_ON(mmu_is_nested(vcpu));
8748 kvm_init_shadow_ept_mmu(vcpu,
Wincy Vanb9c237b2015-02-03 23:56:30 +08008749 to_vmx(vcpu)->nested.nested_vmx_ept_caps &
8750 VMX_EPT_EXECUTE_ONLY_BIT);
Nadav Har'El155a97a2013-08-05 11:07:16 +03008751 vcpu->arch.mmu.set_cr3 = vmx_set_cr3;
8752 vcpu->arch.mmu.get_cr3 = nested_ept_get_cr3;
8753 vcpu->arch.mmu.inject_page_fault = nested_ept_inject_page_fault;
8754
8755 vcpu->arch.walk_mmu = &vcpu->arch.nested_mmu;
Nadav Har'El155a97a2013-08-05 11:07:16 +03008756}
8757
8758static void nested_ept_uninit_mmu_context(struct kvm_vcpu *vcpu)
8759{
8760 vcpu->arch.walk_mmu = &vcpu->arch.mmu;
8761}
8762
Eugene Korenevsky19d5f102014-12-16 22:35:53 +03008763static bool nested_vmx_is_page_fault_vmexit(struct vmcs12 *vmcs12,
8764 u16 error_code)
8765{
8766 bool inequality, bit;
8767
8768 bit = (vmcs12->exception_bitmap & (1u << PF_VECTOR)) != 0;
8769 inequality =
8770 (error_code & vmcs12->page_fault_error_code_mask) !=
8771 vmcs12->page_fault_error_code_match;
8772 return inequality ^ bit;
8773}
8774
Gleb Natapovfeaf0c7d2013-09-25 12:51:36 +03008775static void vmx_inject_page_fault_nested(struct kvm_vcpu *vcpu,
8776 struct x86_exception *fault)
8777{
8778 struct vmcs12 *vmcs12 = get_vmcs12(vcpu);
8779
8780 WARN_ON(!is_guest_mode(vcpu));
8781
Eugene Korenevsky19d5f102014-12-16 22:35:53 +03008782 if (nested_vmx_is_page_fault_vmexit(vmcs12, fault->error_code))
Jan Kiszka533558b2014-01-04 18:47:20 +01008783 nested_vmx_vmexit(vcpu, to_vmx(vcpu)->exit_reason,
8784 vmcs_read32(VM_EXIT_INTR_INFO),
8785 vmcs_readl(EXIT_QUALIFICATION));
Gleb Natapovfeaf0c7d2013-09-25 12:51:36 +03008786 else
8787 kvm_inject_page_fault(vcpu, fault);
8788}
8789
Wanpeng Lia2bcba52014-08-21 19:46:49 +08008790static bool nested_get_vmcs12_pages(struct kvm_vcpu *vcpu,
8791 struct vmcs12 *vmcs12)
8792{
8793 struct vcpu_vmx *vmx = to_vmx(vcpu);
Eugene Korenevsky90904222015-03-29 23:56:27 +03008794 int maxphyaddr = cpuid_maxphyaddr(vcpu);
Wanpeng Lia2bcba52014-08-21 19:46:49 +08008795
8796 if (nested_cpu_has2(vmcs12, SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES)) {
Eugene Korenevsky90904222015-03-29 23:56:27 +03008797 if (!PAGE_ALIGNED(vmcs12->apic_access_addr) ||
8798 vmcs12->apic_access_addr >> maxphyaddr)
Wanpeng Lia2bcba52014-08-21 19:46:49 +08008799 return false;
8800
8801 /*
8802 * Translate L1 physical address to host physical
8803 * address for vmcs02. Keep the page pinned, so this
8804 * physical address remains valid. We keep a reference
8805 * to it so we can release it later.
8806 */
8807 if (vmx->nested.apic_access_page) /* shouldn't happen */
8808 nested_release_page(vmx->nested.apic_access_page);
8809 vmx->nested.apic_access_page =
8810 nested_get_page(vcpu, vmcs12->apic_access_addr);
8811 }
Wanpeng Lia7c0b072014-08-21 19:46:50 +08008812
8813 if (nested_cpu_has(vmcs12, CPU_BASED_TPR_SHADOW)) {
Eugene Korenevsky90904222015-03-29 23:56:27 +03008814 if (!PAGE_ALIGNED(vmcs12->virtual_apic_page_addr) ||
8815 vmcs12->virtual_apic_page_addr >> maxphyaddr)
Wanpeng Lia7c0b072014-08-21 19:46:50 +08008816 return false;
8817
8818 if (vmx->nested.virtual_apic_page) /* shouldn't happen */
8819 nested_release_page(vmx->nested.virtual_apic_page);
8820 vmx->nested.virtual_apic_page =
8821 nested_get_page(vcpu, vmcs12->virtual_apic_page_addr);
8822
8823 /*
8824 * Failing the vm entry is _not_ what the processor does
8825 * but it's basically the only possibility we have.
8826 * We could still enter the guest if CR8 load exits are
8827 * enabled, CR8 store exits are enabled, and virtualize APIC
8828 * access is disabled; in this case the processor would never
8829 * use the TPR shadow and we could simply clear the bit from
8830 * the execution control. But such a configuration is useless,
8831 * so let's keep the code simple.
8832 */
8833 if (!vmx->nested.virtual_apic_page)
8834 return false;
8835 }
8836
Wincy Van705699a2015-02-03 23:58:17 +08008837 if (nested_cpu_has_posted_intr(vmcs12)) {
Eugene Korenevsky90904222015-03-29 23:56:27 +03008838 if (!IS_ALIGNED(vmcs12->posted_intr_desc_addr, 64) ||
8839 vmcs12->posted_intr_desc_addr >> maxphyaddr)
Wincy Van705699a2015-02-03 23:58:17 +08008840 return false;
8841
8842 if (vmx->nested.pi_desc_page) { /* shouldn't happen */
8843 kunmap(vmx->nested.pi_desc_page);
8844 nested_release_page(vmx->nested.pi_desc_page);
8845 }
8846 vmx->nested.pi_desc_page =
8847 nested_get_page(vcpu, vmcs12->posted_intr_desc_addr);
8848 if (!vmx->nested.pi_desc_page)
8849 return false;
8850
8851 vmx->nested.pi_desc =
8852 (struct pi_desc *)kmap(vmx->nested.pi_desc_page);
8853 if (!vmx->nested.pi_desc) {
8854 nested_release_page_clean(vmx->nested.pi_desc_page);
8855 return false;
8856 }
8857 vmx->nested.pi_desc =
8858 (struct pi_desc *)((void *)vmx->nested.pi_desc +
8859 (unsigned long)(vmcs12->posted_intr_desc_addr &
8860 (PAGE_SIZE - 1)));
8861 }
8862
Wanpeng Lia2bcba52014-08-21 19:46:49 +08008863 return true;
8864}
8865
Jan Kiszkaf4124502014-03-07 20:03:13 +01008866static void vmx_start_preemption_timer(struct kvm_vcpu *vcpu)
8867{
8868 u64 preemption_timeout = get_vmcs12(vcpu)->vmx_preemption_timer_value;
8869 struct vcpu_vmx *vmx = to_vmx(vcpu);
8870
8871 if (vcpu->arch.virtual_tsc_khz == 0)
8872 return;
8873
8874 /* Make sure short timeouts reliably trigger an immediate vmexit.
8875 * hrtimer_start does not guarantee this. */
8876 if (preemption_timeout <= 1) {
8877 vmx_preemption_timer_fn(&vmx->nested.preemption_timer);
8878 return;
8879 }
8880
8881 preemption_timeout <<= VMX_MISC_EMULATED_PREEMPTION_TIMER_RATE;
8882 preemption_timeout *= 1000000;
8883 do_div(preemption_timeout, vcpu->arch.virtual_tsc_khz);
8884 hrtimer_start(&vmx->nested.preemption_timer,
8885 ns_to_ktime(preemption_timeout), HRTIMER_MODE_REL);
8886}
8887
Wincy Van3af18d92015-02-03 23:49:31 +08008888static int nested_vmx_check_msr_bitmap_controls(struct kvm_vcpu *vcpu,
8889 struct vmcs12 *vmcs12)
8890{
8891 int maxphyaddr;
8892 u64 addr;
8893
8894 if (!nested_cpu_has(vmcs12, CPU_BASED_USE_MSR_BITMAPS))
8895 return 0;
8896
8897 if (vmcs12_read_any(vcpu, MSR_BITMAP, &addr)) {
8898 WARN_ON(1);
8899 return -EINVAL;
8900 }
8901 maxphyaddr = cpuid_maxphyaddr(vcpu);
8902
8903 if (!PAGE_ALIGNED(vmcs12->msr_bitmap) ||
8904 ((addr + PAGE_SIZE) >> maxphyaddr))
8905 return -EINVAL;
8906
8907 return 0;
8908}
8909
8910/*
8911 * Merge L0's and L1's MSR bitmap, return false to indicate that
8912 * we do not use the hardware.
8913 */
8914static inline bool nested_vmx_merge_msr_bitmap(struct kvm_vcpu *vcpu,
8915 struct vmcs12 *vmcs12)
8916{
Wincy Van82f0dd42015-02-03 23:57:18 +08008917 int msr;
Wincy Vanf2b93282015-02-03 23:56:03 +08008918 struct page *page;
8919 unsigned long *msr_bitmap;
8920
8921 if (!nested_cpu_has_virt_x2apic_mode(vmcs12))
8922 return false;
8923
8924 page = nested_get_page(vcpu, vmcs12->msr_bitmap);
8925 if (!page) {
8926 WARN_ON(1);
8927 return false;
8928 }
8929 msr_bitmap = (unsigned long *)kmap(page);
8930 if (!msr_bitmap) {
8931 nested_release_page_clean(page);
8932 WARN_ON(1);
8933 return false;
8934 }
8935
8936 if (nested_cpu_has_virt_x2apic_mode(vmcs12)) {
Wincy Van82f0dd42015-02-03 23:57:18 +08008937 if (nested_cpu_has_apic_reg_virt(vmcs12))
8938 for (msr = 0x800; msr <= 0x8ff; msr++)
8939 nested_vmx_disable_intercept_for_msr(
8940 msr_bitmap,
8941 vmx_msr_bitmap_nested,
8942 msr, MSR_TYPE_R);
Wincy Vanf2b93282015-02-03 23:56:03 +08008943 /* TPR is allowed */
8944 nested_vmx_disable_intercept_for_msr(msr_bitmap,
8945 vmx_msr_bitmap_nested,
8946 APIC_BASE_MSR + (APIC_TASKPRI >> 4),
8947 MSR_TYPE_R | MSR_TYPE_W);
Wincy Van608406e2015-02-03 23:57:51 +08008948 if (nested_cpu_has_vid(vmcs12)) {
8949 /* EOI and self-IPI are allowed */
8950 nested_vmx_disable_intercept_for_msr(
8951 msr_bitmap,
8952 vmx_msr_bitmap_nested,
8953 APIC_BASE_MSR + (APIC_EOI >> 4),
8954 MSR_TYPE_W);
8955 nested_vmx_disable_intercept_for_msr(
8956 msr_bitmap,
8957 vmx_msr_bitmap_nested,
8958 APIC_BASE_MSR + (APIC_SELF_IPI >> 4),
8959 MSR_TYPE_W);
8960 }
Wincy Van82f0dd42015-02-03 23:57:18 +08008961 } else {
8962 /*
8963 * Enable reading intercept of all the x2apic
8964 * MSRs. We should not rely on vmcs12 to do any
8965 * optimizations here, it may have been modified
8966 * by L1.
8967 */
8968 for (msr = 0x800; msr <= 0x8ff; msr++)
8969 __vmx_enable_intercept_for_msr(
8970 vmx_msr_bitmap_nested,
8971 msr,
8972 MSR_TYPE_R);
8973
Wincy Vanf2b93282015-02-03 23:56:03 +08008974 __vmx_enable_intercept_for_msr(
8975 vmx_msr_bitmap_nested,
8976 APIC_BASE_MSR + (APIC_TASKPRI >> 4),
Wincy Van82f0dd42015-02-03 23:57:18 +08008977 MSR_TYPE_W);
Wincy Van608406e2015-02-03 23:57:51 +08008978 __vmx_enable_intercept_for_msr(
8979 vmx_msr_bitmap_nested,
8980 APIC_BASE_MSR + (APIC_EOI >> 4),
8981 MSR_TYPE_W);
8982 __vmx_enable_intercept_for_msr(
8983 vmx_msr_bitmap_nested,
8984 APIC_BASE_MSR + (APIC_SELF_IPI >> 4),
8985 MSR_TYPE_W);
Wincy Van82f0dd42015-02-03 23:57:18 +08008986 }
Wincy Vanf2b93282015-02-03 23:56:03 +08008987 kunmap(page);
8988 nested_release_page_clean(page);
8989
8990 return true;
8991}
8992
8993static int nested_vmx_check_apicv_controls(struct kvm_vcpu *vcpu,
8994 struct vmcs12 *vmcs12)
8995{
Wincy Van82f0dd42015-02-03 23:57:18 +08008996 if (!nested_cpu_has_virt_x2apic_mode(vmcs12) &&
Wincy Van608406e2015-02-03 23:57:51 +08008997 !nested_cpu_has_apic_reg_virt(vmcs12) &&
Wincy Van705699a2015-02-03 23:58:17 +08008998 !nested_cpu_has_vid(vmcs12) &&
8999 !nested_cpu_has_posted_intr(vmcs12))
Wincy Vanf2b93282015-02-03 23:56:03 +08009000 return 0;
9001
9002 /*
9003 * If virtualize x2apic mode is enabled,
9004 * virtualize apic access must be disabled.
9005 */
Wincy Van82f0dd42015-02-03 23:57:18 +08009006 if (nested_cpu_has_virt_x2apic_mode(vmcs12) &&
9007 nested_cpu_has2(vmcs12, SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES))
Wincy Vanf2b93282015-02-03 23:56:03 +08009008 return -EINVAL;
9009
Wincy Van608406e2015-02-03 23:57:51 +08009010 /*
9011 * If virtual interrupt delivery is enabled,
9012 * we must exit on external interrupts.
9013 */
9014 if (nested_cpu_has_vid(vmcs12) &&
9015 !nested_exit_on_intr(vcpu))
9016 return -EINVAL;
9017
Wincy Van705699a2015-02-03 23:58:17 +08009018 /*
9019 * bits 15:8 should be zero in posted_intr_nv,
9020 * the descriptor address has been already checked
9021 * in nested_get_vmcs12_pages.
9022 */
9023 if (nested_cpu_has_posted_intr(vmcs12) &&
9024 (!nested_cpu_has_vid(vmcs12) ||
9025 !nested_exit_intr_ack_set(vcpu) ||
9026 vmcs12->posted_intr_nv & 0xff00))
9027 return -EINVAL;
9028
Wincy Vanf2b93282015-02-03 23:56:03 +08009029 /* tpr shadow is needed by all apicv features. */
9030 if (!nested_cpu_has(vmcs12, CPU_BASED_TPR_SHADOW))
9031 return -EINVAL;
9032
9033 return 0;
Wincy Van3af18d92015-02-03 23:49:31 +08009034}
9035
Eugene Korenevskye9ac0332014-12-11 08:53:27 +03009036static int nested_vmx_check_msr_switch(struct kvm_vcpu *vcpu,
9037 unsigned long count_field,
Eugene Korenevsky92d71bc2015-03-29 23:56:44 +03009038 unsigned long addr_field)
Wincy Vanff651cb2014-12-11 08:52:58 +03009039{
Eugene Korenevsky92d71bc2015-03-29 23:56:44 +03009040 int maxphyaddr;
Eugene Korenevskye9ac0332014-12-11 08:53:27 +03009041 u64 count, addr;
9042
9043 if (vmcs12_read_any(vcpu, count_field, &count) ||
9044 vmcs12_read_any(vcpu, addr_field, &addr)) {
9045 WARN_ON(1);
9046 return -EINVAL;
9047 }
9048 if (count == 0)
9049 return 0;
Eugene Korenevsky92d71bc2015-03-29 23:56:44 +03009050 maxphyaddr = cpuid_maxphyaddr(vcpu);
Eugene Korenevskye9ac0332014-12-11 08:53:27 +03009051 if (!IS_ALIGNED(addr, 16) || addr >> maxphyaddr ||
9052 (addr + count * sizeof(struct vmx_msr_entry) - 1) >> maxphyaddr) {
9053 pr_warn_ratelimited(
9054 "nVMX: invalid MSR switch (0x%lx, %d, %llu, 0x%08llx)",
9055 addr_field, maxphyaddr, count, addr);
9056 return -EINVAL;
9057 }
9058 return 0;
9059}
9060
9061static int nested_vmx_check_msr_switch_controls(struct kvm_vcpu *vcpu,
9062 struct vmcs12 *vmcs12)
9063{
Eugene Korenevskye9ac0332014-12-11 08:53:27 +03009064 if (vmcs12->vm_exit_msr_load_count == 0 &&
9065 vmcs12->vm_exit_msr_store_count == 0 &&
9066 vmcs12->vm_entry_msr_load_count == 0)
9067 return 0; /* Fast path */
Eugene Korenevskye9ac0332014-12-11 08:53:27 +03009068 if (nested_vmx_check_msr_switch(vcpu, VM_EXIT_MSR_LOAD_COUNT,
Eugene Korenevsky92d71bc2015-03-29 23:56:44 +03009069 VM_EXIT_MSR_LOAD_ADDR) ||
Eugene Korenevskye9ac0332014-12-11 08:53:27 +03009070 nested_vmx_check_msr_switch(vcpu, VM_EXIT_MSR_STORE_COUNT,
Eugene Korenevsky92d71bc2015-03-29 23:56:44 +03009071 VM_EXIT_MSR_STORE_ADDR) ||
Eugene Korenevskye9ac0332014-12-11 08:53:27 +03009072 nested_vmx_check_msr_switch(vcpu, VM_ENTRY_MSR_LOAD_COUNT,
Eugene Korenevsky92d71bc2015-03-29 23:56:44 +03009073 VM_ENTRY_MSR_LOAD_ADDR))
Wincy Vanff651cb2014-12-11 08:52:58 +03009074 return -EINVAL;
9075 return 0;
9076}
9077
Eugene Korenevskye9ac0332014-12-11 08:53:27 +03009078static int nested_vmx_msr_check_common(struct kvm_vcpu *vcpu,
9079 struct vmx_msr_entry *e)
9080{
9081 /* x2APIC MSR accesses are not allowed */
Jan Kiszka8a9781f2015-05-04 08:32:32 +02009082 if (vcpu->arch.apic_base & X2APIC_ENABLE && e->index >> 8 == 0x8)
Eugene Korenevskye9ac0332014-12-11 08:53:27 +03009083 return -EINVAL;
9084 if (e->index == MSR_IA32_UCODE_WRITE || /* SDM Table 35-2 */
9085 e->index == MSR_IA32_UCODE_REV)
9086 return -EINVAL;
9087 if (e->reserved != 0)
9088 return -EINVAL;
9089 return 0;
9090}
9091
9092static int nested_vmx_load_msr_check(struct kvm_vcpu *vcpu,
9093 struct vmx_msr_entry *e)
Wincy Vanff651cb2014-12-11 08:52:58 +03009094{
9095 if (e->index == MSR_FS_BASE ||
9096 e->index == MSR_GS_BASE ||
Eugene Korenevskye9ac0332014-12-11 08:53:27 +03009097 e->index == MSR_IA32_SMM_MONITOR_CTL || /* SMM is not supported */
9098 nested_vmx_msr_check_common(vcpu, e))
9099 return -EINVAL;
9100 return 0;
9101}
9102
9103static int nested_vmx_store_msr_check(struct kvm_vcpu *vcpu,
9104 struct vmx_msr_entry *e)
9105{
9106 if (e->index == MSR_IA32_SMBASE || /* SMM is not supported */
9107 nested_vmx_msr_check_common(vcpu, e))
Wincy Vanff651cb2014-12-11 08:52:58 +03009108 return -EINVAL;
9109 return 0;
9110}
9111
9112/*
9113 * Load guest's/host's msr at nested entry/exit.
9114 * return 0 for success, entry index for failure.
9115 */
9116static u32 nested_vmx_load_msr(struct kvm_vcpu *vcpu, u64 gpa, u32 count)
9117{
9118 u32 i;
9119 struct vmx_msr_entry e;
9120 struct msr_data msr;
9121
9122 msr.host_initiated = false;
9123 for (i = 0; i < count; i++) {
Paolo Bonzini54bf36a2015-04-08 15:39:23 +02009124 if (kvm_vcpu_read_guest(vcpu, gpa + i * sizeof(e),
9125 &e, sizeof(e))) {
Eugene Korenevskye9ac0332014-12-11 08:53:27 +03009126 pr_warn_ratelimited(
9127 "%s cannot read MSR entry (%u, 0x%08llx)\n",
9128 __func__, i, gpa + i * sizeof(e));
Wincy Vanff651cb2014-12-11 08:52:58 +03009129 goto fail;
Eugene Korenevskye9ac0332014-12-11 08:53:27 +03009130 }
9131 if (nested_vmx_load_msr_check(vcpu, &e)) {
9132 pr_warn_ratelimited(
9133 "%s check failed (%u, 0x%x, 0x%x)\n",
9134 __func__, i, e.index, e.reserved);
9135 goto fail;
9136 }
Wincy Vanff651cb2014-12-11 08:52:58 +03009137 msr.index = e.index;
9138 msr.data = e.value;
Eugene Korenevskye9ac0332014-12-11 08:53:27 +03009139 if (kvm_set_msr(vcpu, &msr)) {
9140 pr_warn_ratelimited(
9141 "%s cannot write MSR (%u, 0x%x, 0x%llx)\n",
9142 __func__, i, e.index, e.value);
Wincy Vanff651cb2014-12-11 08:52:58 +03009143 goto fail;
Eugene Korenevskye9ac0332014-12-11 08:53:27 +03009144 }
Wincy Vanff651cb2014-12-11 08:52:58 +03009145 }
9146 return 0;
9147fail:
9148 return i + 1;
9149}
9150
9151static int nested_vmx_store_msr(struct kvm_vcpu *vcpu, u64 gpa, u32 count)
9152{
9153 u32 i;
9154 struct vmx_msr_entry e;
9155
9156 for (i = 0; i < count; i++) {
Paolo Bonzini609e36d2015-04-08 15:30:38 +02009157 struct msr_data msr_info;
Paolo Bonzini54bf36a2015-04-08 15:39:23 +02009158 if (kvm_vcpu_read_guest(vcpu,
9159 gpa + i * sizeof(e),
9160 &e, 2 * sizeof(u32))) {
Eugene Korenevskye9ac0332014-12-11 08:53:27 +03009161 pr_warn_ratelimited(
9162 "%s cannot read MSR entry (%u, 0x%08llx)\n",
9163 __func__, i, gpa + i * sizeof(e));
Wincy Vanff651cb2014-12-11 08:52:58 +03009164 return -EINVAL;
Eugene Korenevskye9ac0332014-12-11 08:53:27 +03009165 }
9166 if (nested_vmx_store_msr_check(vcpu, &e)) {
9167 pr_warn_ratelimited(
9168 "%s check failed (%u, 0x%x, 0x%x)\n",
9169 __func__, i, e.index, e.reserved);
Wincy Vanff651cb2014-12-11 08:52:58 +03009170 return -EINVAL;
Eugene Korenevskye9ac0332014-12-11 08:53:27 +03009171 }
Paolo Bonzini609e36d2015-04-08 15:30:38 +02009172 msr_info.host_initiated = false;
9173 msr_info.index = e.index;
9174 if (kvm_get_msr(vcpu, &msr_info)) {
Eugene Korenevskye9ac0332014-12-11 08:53:27 +03009175 pr_warn_ratelimited(
9176 "%s cannot read MSR (%u, 0x%x)\n",
9177 __func__, i, e.index);
9178 return -EINVAL;
9179 }
Paolo Bonzini54bf36a2015-04-08 15:39:23 +02009180 if (kvm_vcpu_write_guest(vcpu,
9181 gpa + i * sizeof(e) +
9182 offsetof(struct vmx_msr_entry, value),
9183 &msr_info.data, sizeof(msr_info.data))) {
Eugene Korenevskye9ac0332014-12-11 08:53:27 +03009184 pr_warn_ratelimited(
9185 "%s cannot write MSR (%u, 0x%x, 0x%llx)\n",
Paolo Bonzini609e36d2015-04-08 15:30:38 +02009186 __func__, i, e.index, msr_info.data);
Eugene Korenevskye9ac0332014-12-11 08:53:27 +03009187 return -EINVAL;
9188 }
Wincy Vanff651cb2014-12-11 08:52:58 +03009189 }
9190 return 0;
9191}
9192
Nadav Har'Elfe3ef052011-05-25 23:10:02 +03009193/*
9194 * prepare_vmcs02 is called when the L1 guest hypervisor runs its nested
9195 * L2 guest. L1 has a vmcs for L2 (vmcs12), and this function "merges" it
Tiejun Chenb4619662014-09-22 10:31:38 +08009196 * with L0's requirements for its guest (a.k.a. vmcs01), so we can run the L2
Nadav Har'Elfe3ef052011-05-25 23:10:02 +03009197 * guest in a way that will both be appropriate to L1's requests, and our
9198 * needs. In addition to modifying the active vmcs (which is vmcs02), this
9199 * function also has additional necessary side-effects, like setting various
9200 * vcpu->arch fields.
9201 */
9202static void prepare_vmcs02(struct kvm_vcpu *vcpu, struct vmcs12 *vmcs12)
9203{
9204 struct vcpu_vmx *vmx = to_vmx(vcpu);
9205 u32 exec_control;
9206
9207 vmcs_write16(GUEST_ES_SELECTOR, vmcs12->guest_es_selector);
9208 vmcs_write16(GUEST_CS_SELECTOR, vmcs12->guest_cs_selector);
9209 vmcs_write16(GUEST_SS_SELECTOR, vmcs12->guest_ss_selector);
9210 vmcs_write16(GUEST_DS_SELECTOR, vmcs12->guest_ds_selector);
9211 vmcs_write16(GUEST_FS_SELECTOR, vmcs12->guest_fs_selector);
9212 vmcs_write16(GUEST_GS_SELECTOR, vmcs12->guest_gs_selector);
9213 vmcs_write16(GUEST_LDTR_SELECTOR, vmcs12->guest_ldtr_selector);
9214 vmcs_write16(GUEST_TR_SELECTOR, vmcs12->guest_tr_selector);
9215 vmcs_write32(GUEST_ES_LIMIT, vmcs12->guest_es_limit);
9216 vmcs_write32(GUEST_CS_LIMIT, vmcs12->guest_cs_limit);
9217 vmcs_write32(GUEST_SS_LIMIT, vmcs12->guest_ss_limit);
9218 vmcs_write32(GUEST_DS_LIMIT, vmcs12->guest_ds_limit);
9219 vmcs_write32(GUEST_FS_LIMIT, vmcs12->guest_fs_limit);
9220 vmcs_write32(GUEST_GS_LIMIT, vmcs12->guest_gs_limit);
9221 vmcs_write32(GUEST_LDTR_LIMIT, vmcs12->guest_ldtr_limit);
9222 vmcs_write32(GUEST_TR_LIMIT, vmcs12->guest_tr_limit);
9223 vmcs_write32(GUEST_GDTR_LIMIT, vmcs12->guest_gdtr_limit);
9224 vmcs_write32(GUEST_IDTR_LIMIT, vmcs12->guest_idtr_limit);
9225 vmcs_write32(GUEST_ES_AR_BYTES, vmcs12->guest_es_ar_bytes);
9226 vmcs_write32(GUEST_CS_AR_BYTES, vmcs12->guest_cs_ar_bytes);
9227 vmcs_write32(GUEST_SS_AR_BYTES, vmcs12->guest_ss_ar_bytes);
9228 vmcs_write32(GUEST_DS_AR_BYTES, vmcs12->guest_ds_ar_bytes);
9229 vmcs_write32(GUEST_FS_AR_BYTES, vmcs12->guest_fs_ar_bytes);
9230 vmcs_write32(GUEST_GS_AR_BYTES, vmcs12->guest_gs_ar_bytes);
9231 vmcs_write32(GUEST_LDTR_AR_BYTES, vmcs12->guest_ldtr_ar_bytes);
9232 vmcs_write32(GUEST_TR_AR_BYTES, vmcs12->guest_tr_ar_bytes);
9233 vmcs_writel(GUEST_ES_BASE, vmcs12->guest_es_base);
9234 vmcs_writel(GUEST_CS_BASE, vmcs12->guest_cs_base);
9235 vmcs_writel(GUEST_SS_BASE, vmcs12->guest_ss_base);
9236 vmcs_writel(GUEST_DS_BASE, vmcs12->guest_ds_base);
9237 vmcs_writel(GUEST_FS_BASE, vmcs12->guest_fs_base);
9238 vmcs_writel(GUEST_GS_BASE, vmcs12->guest_gs_base);
9239 vmcs_writel(GUEST_LDTR_BASE, vmcs12->guest_ldtr_base);
9240 vmcs_writel(GUEST_TR_BASE, vmcs12->guest_tr_base);
9241 vmcs_writel(GUEST_GDTR_BASE, vmcs12->guest_gdtr_base);
9242 vmcs_writel(GUEST_IDTR_BASE, vmcs12->guest_idtr_base);
9243
Jan Kiszka2996fca2014-06-16 13:59:43 +02009244 if (vmcs12->vm_entry_controls & VM_ENTRY_LOAD_DEBUG_CONTROLS) {
9245 kvm_set_dr(vcpu, 7, vmcs12->guest_dr7);
9246 vmcs_write64(GUEST_IA32_DEBUGCTL, vmcs12->guest_ia32_debugctl);
9247 } else {
9248 kvm_set_dr(vcpu, 7, vcpu->arch.dr7);
9249 vmcs_write64(GUEST_IA32_DEBUGCTL, vmx->nested.vmcs01_debugctl);
9250 }
Nadav Har'Elfe3ef052011-05-25 23:10:02 +03009251 vmcs_write32(VM_ENTRY_INTR_INFO_FIELD,
9252 vmcs12->vm_entry_intr_info_field);
9253 vmcs_write32(VM_ENTRY_EXCEPTION_ERROR_CODE,
9254 vmcs12->vm_entry_exception_error_code);
9255 vmcs_write32(VM_ENTRY_INSTRUCTION_LEN,
9256 vmcs12->vm_entry_instruction_len);
9257 vmcs_write32(GUEST_INTERRUPTIBILITY_INFO,
9258 vmcs12->guest_interruptibility_info);
Nadav Har'Elfe3ef052011-05-25 23:10:02 +03009259 vmcs_write32(GUEST_SYSENTER_CS, vmcs12->guest_sysenter_cs);
Gleb Natapov63fbf592013-07-28 18:31:06 +03009260 vmx_set_rflags(vcpu, vmcs12->guest_rflags);
Nadav Har'Elfe3ef052011-05-25 23:10:02 +03009261 vmcs_writel(GUEST_PENDING_DBG_EXCEPTIONS,
9262 vmcs12->guest_pending_dbg_exceptions);
9263 vmcs_writel(GUEST_SYSENTER_ESP, vmcs12->guest_sysenter_esp);
9264 vmcs_writel(GUEST_SYSENTER_EIP, vmcs12->guest_sysenter_eip);
9265
Wanpeng Li81dc01f2014-12-04 19:11:07 +08009266 if (nested_cpu_has_xsaves(vmcs12))
9267 vmcs_write64(XSS_EXIT_BITMAP, vmcs12->xss_exit_bitmap);
Nadav Har'Elfe3ef052011-05-25 23:10:02 +03009268 vmcs_write64(VMCS_LINK_POINTER, -1ull);
9269
Jan Kiszkaf4124502014-03-07 20:03:13 +01009270 exec_control = vmcs12->pin_based_vm_exec_control;
9271 exec_control |= vmcs_config.pin_based_exec_ctrl;
Wincy Van705699a2015-02-03 23:58:17 +08009272 exec_control &= ~PIN_BASED_VMX_PREEMPTION_TIMER;
9273
9274 if (nested_cpu_has_posted_intr(vmcs12)) {
9275 /*
9276 * Note that we use L0's vector here and in
9277 * vmx_deliver_nested_posted_interrupt.
9278 */
9279 vmx->nested.posted_intr_nv = vmcs12->posted_intr_nv;
9280 vmx->nested.pi_pending = false;
9281 vmcs_write64(POSTED_INTR_NV, POSTED_INTR_VECTOR);
9282 vmcs_write64(POSTED_INTR_DESC_ADDR,
9283 page_to_phys(vmx->nested.pi_desc_page) +
9284 (unsigned long)(vmcs12->posted_intr_desc_addr &
9285 (PAGE_SIZE - 1)));
9286 } else
9287 exec_control &= ~PIN_BASED_POSTED_INTR;
9288
Jan Kiszkaf4124502014-03-07 20:03:13 +01009289 vmcs_write32(PIN_BASED_VM_EXEC_CONTROL, exec_control);
Nadav Har'Elfe3ef052011-05-25 23:10:02 +03009290
Jan Kiszkaf4124502014-03-07 20:03:13 +01009291 vmx->nested.preemption_timer_expired = false;
9292 if (nested_cpu_has_preemption_timer(vmcs12))
9293 vmx_start_preemption_timer(vcpu);
Jan Kiszka0238ea92013-03-13 11:31:24 +01009294
Nadav Har'Elfe3ef052011-05-25 23:10:02 +03009295 /*
9296 * Whether page-faults are trapped is determined by a combination of
9297 * 3 settings: PFEC_MASK, PFEC_MATCH and EXCEPTION_BITMAP.PF.
9298 * If enable_ept, L0 doesn't care about page faults and we should
9299 * set all of these to L1's desires. However, if !enable_ept, L0 does
9300 * care about (at least some) page faults, and because it is not easy
9301 * (if at all possible?) to merge L0 and L1's desires, we simply ask
9302 * to exit on each and every L2 page fault. This is done by setting
9303 * MASK=MATCH=0 and (see below) EB.PF=1.
9304 * Note that below we don't need special code to set EB.PF beyond the
9305 * "or"ing of the EB of vmcs01 and vmcs12, because when enable_ept,
9306 * vmcs01's EB.PF is 0 so the "or" will take vmcs12's value, and when
9307 * !enable_ept, EB.PF is 1, so the "or" will always be 1.
9308 *
9309 * A problem with this approach (when !enable_ept) is that L1 may be
9310 * injected with more page faults than it asked for. This could have
9311 * caused problems, but in practice existing hypervisors don't care.
9312 * To fix this, we will need to emulate the PFEC checking (on the L1
9313 * page tables), using walk_addr(), when injecting PFs to L1.
9314 */
9315 vmcs_write32(PAGE_FAULT_ERROR_CODE_MASK,
9316 enable_ept ? vmcs12->page_fault_error_code_mask : 0);
9317 vmcs_write32(PAGE_FAULT_ERROR_CODE_MATCH,
9318 enable_ept ? vmcs12->page_fault_error_code_match : 0);
9319
9320 if (cpu_has_secondary_exec_ctrls()) {
Jan Kiszkaf4124502014-03-07 20:03:13 +01009321 exec_control = vmx_secondary_exec_control(vmx);
Nadav Har'Elfe3ef052011-05-25 23:10:02 +03009322 if (!vmx->rdtscp_enabled)
9323 exec_control &= ~SECONDARY_EXEC_RDTSCP;
9324 /* Take the following fields only from vmcs12 */
Paolo Bonzini696dfd92014-05-07 11:20:54 +02009325 exec_control &= ~(SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES |
Jan Kiszkab3a2a902015-03-23 19:27:19 +01009326 SECONDARY_EXEC_RDTSCP |
Paolo Bonzini696dfd92014-05-07 11:20:54 +02009327 SECONDARY_EXEC_VIRTUAL_INTR_DELIVERY |
Jan Kiszkab3a2a902015-03-23 19:27:19 +01009328 SECONDARY_EXEC_APIC_REGISTER_VIRT);
Nadav Har'Elfe3ef052011-05-25 23:10:02 +03009329 if (nested_cpu_has(vmcs12,
9330 CPU_BASED_ACTIVATE_SECONDARY_CONTROLS))
9331 exec_control |= vmcs12->secondary_vm_exec_control;
9332
9333 if (exec_control & SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES) {
9334 /*
Nadav Har'Elfe3ef052011-05-25 23:10:02 +03009335 * If translation failed, no matter: This feature asks
9336 * to exit when accessing the given address, and if it
9337 * can never be accessed, this feature won't do
9338 * anything anyway.
9339 */
9340 if (!vmx->nested.apic_access_page)
9341 exec_control &=
9342 ~SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES;
9343 else
9344 vmcs_write64(APIC_ACCESS_ADDR,
9345 page_to_phys(vmx->nested.apic_access_page));
Wincy Vanf2b93282015-02-03 23:56:03 +08009346 } else if (!(nested_cpu_has_virt_x2apic_mode(vmcs12)) &&
9347 (vm_need_virtualize_apic_accesses(vmx->vcpu.kvm))) {
Jan Kiszkaca3f2572013-12-16 12:55:46 +01009348 exec_control |=
9349 SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES;
Tang Chen38b99172014-09-24 15:57:54 +08009350 kvm_vcpu_reload_apic_access_page(vcpu);
Nadav Har'Elfe3ef052011-05-25 23:10:02 +03009351 }
9352
Wincy Van608406e2015-02-03 23:57:51 +08009353 if (exec_control & SECONDARY_EXEC_VIRTUAL_INTR_DELIVERY) {
9354 vmcs_write64(EOI_EXIT_BITMAP0,
9355 vmcs12->eoi_exit_bitmap0);
9356 vmcs_write64(EOI_EXIT_BITMAP1,
9357 vmcs12->eoi_exit_bitmap1);
9358 vmcs_write64(EOI_EXIT_BITMAP2,
9359 vmcs12->eoi_exit_bitmap2);
9360 vmcs_write64(EOI_EXIT_BITMAP3,
9361 vmcs12->eoi_exit_bitmap3);
9362 vmcs_write16(GUEST_INTR_STATUS,
9363 vmcs12->guest_intr_status);
9364 }
9365
Nadav Har'Elfe3ef052011-05-25 23:10:02 +03009366 vmcs_write32(SECONDARY_VM_EXEC_CONTROL, exec_control);
9367 }
9368
9369
9370 /*
9371 * Set host-state according to L0's settings (vmcs12 is irrelevant here)
9372 * Some constant fields are set here by vmx_set_constant_host_state().
9373 * Other fields are different per CPU, and will be set later when
9374 * vmx_vcpu_load() is called, and when vmx_save_host_state() is called.
9375 */
Yang Zhanga547c6d2013-04-11 19:25:10 +08009376 vmx_set_constant_host_state(vmx);
Nadav Har'Elfe3ef052011-05-25 23:10:02 +03009377
9378 /*
9379 * HOST_RSP is normally set correctly in vmx_vcpu_run() just before
9380 * entry, but only if the current (host) sp changed from the value
9381 * we wrote last (vmx->host_rsp). This cache is no longer relevant
9382 * if we switch vmcs, and rather than hold a separate cache per vmcs,
9383 * here we just force the write to happen on entry.
9384 */
9385 vmx->host_rsp = 0;
9386
9387 exec_control = vmx_exec_control(vmx); /* L0's desires */
9388 exec_control &= ~CPU_BASED_VIRTUAL_INTR_PENDING;
9389 exec_control &= ~CPU_BASED_VIRTUAL_NMI_PENDING;
9390 exec_control &= ~CPU_BASED_TPR_SHADOW;
9391 exec_control |= vmcs12->cpu_based_vm_exec_control;
Wanpeng Lia7c0b072014-08-21 19:46:50 +08009392
9393 if (exec_control & CPU_BASED_TPR_SHADOW) {
9394 vmcs_write64(VIRTUAL_APIC_PAGE_ADDR,
9395 page_to_phys(vmx->nested.virtual_apic_page));
9396 vmcs_write32(TPR_THRESHOLD, vmcs12->tpr_threshold);
9397 }
9398
Wincy Van3af18d92015-02-03 23:49:31 +08009399 if (cpu_has_vmx_msr_bitmap() &&
Wincy Van670125b2015-03-04 14:31:56 +08009400 exec_control & CPU_BASED_USE_MSR_BITMAPS) {
9401 nested_vmx_merge_msr_bitmap(vcpu, vmcs12);
9402 /* MSR_BITMAP will be set by following vmx_set_efer. */
Wincy Van3af18d92015-02-03 23:49:31 +08009403 } else
9404 exec_control &= ~CPU_BASED_USE_MSR_BITMAPS;
9405
Nadav Har'Elfe3ef052011-05-25 23:10:02 +03009406 /*
Wincy Van3af18d92015-02-03 23:49:31 +08009407 * Merging of IO bitmap not currently supported.
Nadav Har'Elfe3ef052011-05-25 23:10:02 +03009408 * Rather, exit every time.
9409 */
Nadav Har'Elfe3ef052011-05-25 23:10:02 +03009410 exec_control &= ~CPU_BASED_USE_IO_BITMAPS;
9411 exec_control |= CPU_BASED_UNCOND_IO_EXITING;
9412
9413 vmcs_write32(CPU_BASED_VM_EXEC_CONTROL, exec_control);
9414
9415 /* EXCEPTION_BITMAP and CR0_GUEST_HOST_MASK should basically be the
9416 * bitwise-or of what L1 wants to trap for L2, and what we want to
9417 * trap. Note that CR0.TS also needs updating - we do this later.
9418 */
9419 update_exception_bitmap(vcpu);
9420 vcpu->arch.cr0_guest_owned_bits &= ~vmcs12->cr0_guest_host_mask;
9421 vmcs_writel(CR0_GUEST_HOST_MASK, ~vcpu->arch.cr0_guest_owned_bits);
9422
Nadav Har'El8049d652013-08-05 11:07:06 +03009423 /* L2->L1 exit controls are emulated - the hardware exit is to L0 so
9424 * we should use its exit controls. Note that VM_EXIT_LOAD_IA32_EFER
9425 * bits are further modified by vmx_set_efer() below.
9426 */
Jan Kiszkaf4124502014-03-07 20:03:13 +01009427 vmcs_write32(VM_EXIT_CONTROLS, vmcs_config.vmexit_ctrl);
Nadav Har'El8049d652013-08-05 11:07:06 +03009428
9429 /* vmcs12's VM_ENTRY_LOAD_IA32_EFER and VM_ENTRY_IA32E_MODE are
9430 * emulated by vmx_set_efer(), below.
9431 */
Gleb Natapov2961e8762013-11-25 15:37:13 +02009432 vm_entry_controls_init(vmx,
Nadav Har'El8049d652013-08-05 11:07:06 +03009433 (vmcs12->vm_entry_controls & ~VM_ENTRY_LOAD_IA32_EFER &
9434 ~VM_ENTRY_IA32E_MODE) |
Nadav Har'Elfe3ef052011-05-25 23:10:02 +03009435 (vmcs_config.vmentry_ctrl & ~VM_ENTRY_IA32E_MODE));
9436
Jan Kiszka44811c02013-08-04 17:17:27 +02009437 if (vmcs12->vm_entry_controls & VM_ENTRY_LOAD_IA32_PAT) {
Nadav Har'Elfe3ef052011-05-25 23:10:02 +03009438 vmcs_write64(GUEST_IA32_PAT, vmcs12->guest_ia32_pat);
Jan Kiszka44811c02013-08-04 17:17:27 +02009439 vcpu->arch.pat = vmcs12->guest_ia32_pat;
9440 } else if (vmcs_config.vmentry_ctrl & VM_ENTRY_LOAD_IA32_PAT)
Nadav Har'Elfe3ef052011-05-25 23:10:02 +03009441 vmcs_write64(GUEST_IA32_PAT, vmx->vcpu.arch.pat);
9442
9443
9444 set_cr4_guest_host_mask(vmx);
9445
Paolo Bonzini36be0b92014-02-24 12:30:04 +01009446 if (vmcs12->vm_entry_controls & VM_ENTRY_LOAD_BNDCFGS)
9447 vmcs_write64(GUEST_BNDCFGS, vmcs12->guest_bndcfgs);
9448
Nadav Har'El27fc51b2011-08-02 15:54:52 +03009449 if (vmcs12->cpu_based_vm_exec_control & CPU_BASED_USE_TSC_OFFSETING)
9450 vmcs_write64(TSC_OFFSET,
9451 vmx->nested.vmcs01_tsc_offset + vmcs12->tsc_offset);
9452 else
9453 vmcs_write64(TSC_OFFSET, vmx->nested.vmcs01_tsc_offset);
Nadav Har'Elfe3ef052011-05-25 23:10:02 +03009454
9455 if (enable_vpid) {
9456 /*
9457 * Trivially support vpid by letting L2s share their parent
9458 * L1's vpid. TODO: move to a more elaborate solution, giving
9459 * each L2 its own vpid and exposing the vpid feature to L1.
9460 */
9461 vmcs_write16(VIRTUAL_PROCESSOR_ID, vmx->vpid);
9462 vmx_flush_tlb(vcpu);
9463 }
9464
Nadav Har'El155a97a2013-08-05 11:07:16 +03009465 if (nested_cpu_has_ept(vmcs12)) {
9466 kvm_mmu_unload(vcpu);
9467 nested_ept_init_mmu_context(vcpu);
9468 }
9469
Nadav Har'Elfe3ef052011-05-25 23:10:02 +03009470 if (vmcs12->vm_entry_controls & VM_ENTRY_LOAD_IA32_EFER)
9471 vcpu->arch.efer = vmcs12->guest_ia32_efer;
Jan Kiszkad1fa0352013-04-14 12:44:54 +02009472 else if (vmcs12->vm_entry_controls & VM_ENTRY_IA32E_MODE)
Nadav Har'Elfe3ef052011-05-25 23:10:02 +03009473 vcpu->arch.efer |= (EFER_LMA | EFER_LME);
9474 else
9475 vcpu->arch.efer &= ~(EFER_LMA | EFER_LME);
9476 /* Note: modifies VM_ENTRY/EXIT_CONTROLS and GUEST/HOST_IA32_EFER */
9477 vmx_set_efer(vcpu, vcpu->arch.efer);
9478
9479 /*
9480 * This sets GUEST_CR0 to vmcs12->guest_cr0, with possibly a modified
9481 * TS bit (for lazy fpu) and bits which we consider mandatory enabled.
9482 * The CR0_READ_SHADOW is what L2 should have expected to read given
9483 * the specifications by L1; It's not enough to take
9484 * vmcs12->cr0_read_shadow because on our cr0_guest_host_mask we we
9485 * have more bits than L1 expected.
9486 */
9487 vmx_set_cr0(vcpu, vmcs12->guest_cr0);
9488 vmcs_writel(CR0_READ_SHADOW, nested_read_cr0(vmcs12));
9489
9490 vmx_set_cr4(vcpu, vmcs12->guest_cr4);
9491 vmcs_writel(CR4_READ_SHADOW, nested_read_cr4(vmcs12));
9492
9493 /* shadow page tables on either EPT or shadow page tables */
9494 kvm_set_cr3(vcpu, vmcs12->guest_cr3);
9495 kvm_mmu_reset_context(vcpu);
9496
Gleb Natapovfeaf0c7d2013-09-25 12:51:36 +03009497 if (!enable_ept)
9498 vcpu->arch.walk_mmu->inject_page_fault = vmx_inject_page_fault_nested;
9499
Nadav Har'El3633cfc2013-08-05 11:07:07 +03009500 /*
9501 * L1 may access the L2's PDPTR, so save them to construct vmcs12
9502 */
9503 if (enable_ept) {
9504 vmcs_write64(GUEST_PDPTR0, vmcs12->guest_pdptr0);
9505 vmcs_write64(GUEST_PDPTR1, vmcs12->guest_pdptr1);
9506 vmcs_write64(GUEST_PDPTR2, vmcs12->guest_pdptr2);
9507 vmcs_write64(GUEST_PDPTR3, vmcs12->guest_pdptr3);
9508 }
9509
Nadav Har'Elfe3ef052011-05-25 23:10:02 +03009510 kvm_register_write(vcpu, VCPU_REGS_RSP, vmcs12->guest_rsp);
9511 kvm_register_write(vcpu, VCPU_REGS_RIP, vmcs12->guest_rip);
9512}
9513
Nadav Har'Elcd232ad2011-05-25 23:10:33 +03009514/*
9515 * nested_vmx_run() handles a nested entry, i.e., a VMLAUNCH or VMRESUME on L1
9516 * for running an L2 nested guest.
9517 */
9518static int nested_vmx_run(struct kvm_vcpu *vcpu, bool launch)
9519{
9520 struct vmcs12 *vmcs12;
9521 struct vcpu_vmx *vmx = to_vmx(vcpu);
9522 int cpu;
9523 struct loaded_vmcs *vmcs02;
Jan Kiszka384bb782013-04-20 10:52:36 +02009524 bool ia32e;
Wincy Vanff651cb2014-12-11 08:52:58 +03009525 u32 msr_entry_idx;
Nadav Har'Elcd232ad2011-05-25 23:10:33 +03009526
9527 if (!nested_vmx_check_permission(vcpu) ||
9528 !nested_vmx_check_vmcs12(vcpu))
9529 return 1;
9530
9531 skip_emulated_instruction(vcpu);
9532 vmcs12 = get_vmcs12(vcpu);
9533
Abel Gordon012f83c2013-04-18 14:39:25 +03009534 if (enable_shadow_vmcs)
9535 copy_shadow_to_vmcs12(vmx);
9536
Nadav Har'El7c177932011-05-25 23:12:04 +03009537 /*
9538 * The nested entry process starts with enforcing various prerequisites
9539 * on vmcs12 as required by the Intel SDM, and act appropriately when
9540 * they fail: As the SDM explains, some conditions should cause the
9541 * instruction to fail, while others will cause the instruction to seem
9542 * to succeed, but return an EXIT_REASON_INVALID_STATE.
9543 * To speed up the normal (success) code path, we should avoid checking
9544 * for misconfigurations which will anyway be caught by the processor
9545 * when using the merged vmcs02.
9546 */
9547 if (vmcs12->launch_state == launch) {
9548 nested_vmx_failValid(vcpu,
9549 launch ? VMXERR_VMLAUNCH_NONCLEAR_VMCS
9550 : VMXERR_VMRESUME_NONLAUNCHED_VMCS);
9551 return 1;
9552 }
9553
Jan Kiszka6dfacad2013-12-04 08:58:54 +01009554 if (vmcs12->guest_activity_state != GUEST_ACTIVITY_ACTIVE &&
9555 vmcs12->guest_activity_state != GUEST_ACTIVITY_HLT) {
Paolo Bonzini26539bd2013-04-15 15:00:27 +02009556 nested_vmx_failValid(vcpu, VMXERR_ENTRY_INVALID_CONTROL_FIELD);
9557 return 1;
9558 }
9559
Wincy Van3af18d92015-02-03 23:49:31 +08009560 if (!nested_get_vmcs12_pages(vcpu, vmcs12)) {
Nadav Har'El7c177932011-05-25 23:12:04 +03009561 nested_vmx_failValid(vcpu, VMXERR_ENTRY_INVALID_CONTROL_FIELD);
9562 return 1;
9563 }
9564
Wincy Van3af18d92015-02-03 23:49:31 +08009565 if (nested_vmx_check_msr_bitmap_controls(vcpu, vmcs12)) {
Nadav Har'El7c177932011-05-25 23:12:04 +03009566 nested_vmx_failValid(vcpu, VMXERR_ENTRY_INVALID_CONTROL_FIELD);
9567 return 1;
9568 }
9569
Wincy Vanf2b93282015-02-03 23:56:03 +08009570 if (nested_vmx_check_apicv_controls(vcpu, vmcs12)) {
9571 nested_vmx_failValid(vcpu, VMXERR_ENTRY_INVALID_CONTROL_FIELD);
9572 return 1;
9573 }
9574
Eugene Korenevskye9ac0332014-12-11 08:53:27 +03009575 if (nested_vmx_check_msr_switch_controls(vcpu, vmcs12)) {
9576 nested_vmx_failValid(vcpu, VMXERR_ENTRY_INVALID_CONTROL_FIELD);
9577 return 1;
9578 }
9579
Nadav Har'El7c177932011-05-25 23:12:04 +03009580 if (!vmx_control_verify(vmcs12->cpu_based_vm_exec_control,
Wincy Vanb9c237b2015-02-03 23:56:30 +08009581 vmx->nested.nested_vmx_true_procbased_ctls_low,
9582 vmx->nested.nested_vmx_procbased_ctls_high) ||
Nadav Har'El7c177932011-05-25 23:12:04 +03009583 !vmx_control_verify(vmcs12->secondary_vm_exec_control,
Wincy Vanb9c237b2015-02-03 23:56:30 +08009584 vmx->nested.nested_vmx_secondary_ctls_low,
9585 vmx->nested.nested_vmx_secondary_ctls_high) ||
Nadav Har'El7c177932011-05-25 23:12:04 +03009586 !vmx_control_verify(vmcs12->pin_based_vm_exec_control,
Wincy Vanb9c237b2015-02-03 23:56:30 +08009587 vmx->nested.nested_vmx_pinbased_ctls_low,
9588 vmx->nested.nested_vmx_pinbased_ctls_high) ||
Nadav Har'El7c177932011-05-25 23:12:04 +03009589 !vmx_control_verify(vmcs12->vm_exit_controls,
Wincy Vanb9c237b2015-02-03 23:56:30 +08009590 vmx->nested.nested_vmx_true_exit_ctls_low,
9591 vmx->nested.nested_vmx_exit_ctls_high) ||
Nadav Har'El7c177932011-05-25 23:12:04 +03009592 !vmx_control_verify(vmcs12->vm_entry_controls,
Wincy Vanb9c237b2015-02-03 23:56:30 +08009593 vmx->nested.nested_vmx_true_entry_ctls_low,
9594 vmx->nested.nested_vmx_entry_ctls_high))
Nadav Har'El7c177932011-05-25 23:12:04 +03009595 {
9596 nested_vmx_failValid(vcpu, VMXERR_ENTRY_INVALID_CONTROL_FIELD);
9597 return 1;
9598 }
9599
9600 if (((vmcs12->host_cr0 & VMXON_CR0_ALWAYSON) != VMXON_CR0_ALWAYSON) ||
9601 ((vmcs12->host_cr4 & VMXON_CR4_ALWAYSON) != VMXON_CR4_ALWAYSON)) {
9602 nested_vmx_failValid(vcpu,
9603 VMXERR_ENTRY_INVALID_HOST_STATE_FIELD);
9604 return 1;
9605 }
9606
Wincy Vanb9c237b2015-02-03 23:56:30 +08009607 if (!nested_cr0_valid(vcpu, vmcs12->guest_cr0) ||
Nadav Har'El7c177932011-05-25 23:12:04 +03009608 ((vmcs12->guest_cr4 & VMXON_CR4_ALWAYSON) != VMXON_CR4_ALWAYSON)) {
9609 nested_vmx_entry_failure(vcpu, vmcs12,
9610 EXIT_REASON_INVALID_STATE, ENTRY_FAIL_DEFAULT);
9611 return 1;
9612 }
9613 if (vmcs12->vmcs_link_pointer != -1ull) {
9614 nested_vmx_entry_failure(vcpu, vmcs12,
9615 EXIT_REASON_INVALID_STATE, ENTRY_FAIL_VMCS_LINK_PTR);
9616 return 1;
9617 }
9618
9619 /*
Jan Kiszkacb0c8cda2013-04-27 12:58:00 +02009620 * If the load IA32_EFER VM-entry control is 1, the following checks
Jan Kiszka384bb782013-04-20 10:52:36 +02009621 * are performed on the field for the IA32_EFER MSR:
9622 * - Bits reserved in the IA32_EFER MSR must be 0.
9623 * - Bit 10 (corresponding to IA32_EFER.LMA) must equal the value of
9624 * the IA-32e mode guest VM-exit control. It must also be identical
9625 * to bit 8 (LME) if bit 31 in the CR0 field (corresponding to
9626 * CR0.PG) is 1.
9627 */
9628 if (vmcs12->vm_entry_controls & VM_ENTRY_LOAD_IA32_EFER) {
9629 ia32e = (vmcs12->vm_entry_controls & VM_ENTRY_IA32E_MODE) != 0;
9630 if (!kvm_valid_efer(vcpu, vmcs12->guest_ia32_efer) ||
9631 ia32e != !!(vmcs12->guest_ia32_efer & EFER_LMA) ||
9632 ((vmcs12->guest_cr0 & X86_CR0_PG) &&
9633 ia32e != !!(vmcs12->guest_ia32_efer & EFER_LME))) {
9634 nested_vmx_entry_failure(vcpu, vmcs12,
9635 EXIT_REASON_INVALID_STATE, ENTRY_FAIL_DEFAULT);
9636 return 1;
9637 }
9638 }
9639
9640 /*
9641 * If the load IA32_EFER VM-exit control is 1, bits reserved in the
9642 * IA32_EFER MSR must be 0 in the field for that register. In addition,
9643 * the values of the LMA and LME bits in the field must each be that of
9644 * the host address-space size VM-exit control.
9645 */
9646 if (vmcs12->vm_exit_controls & VM_EXIT_LOAD_IA32_EFER) {
9647 ia32e = (vmcs12->vm_exit_controls &
9648 VM_EXIT_HOST_ADDR_SPACE_SIZE) != 0;
9649 if (!kvm_valid_efer(vcpu, vmcs12->host_ia32_efer) ||
9650 ia32e != !!(vmcs12->host_ia32_efer & EFER_LMA) ||
9651 ia32e != !!(vmcs12->host_ia32_efer & EFER_LME)) {
9652 nested_vmx_entry_failure(vcpu, vmcs12,
9653 EXIT_REASON_INVALID_STATE, ENTRY_FAIL_DEFAULT);
9654 return 1;
9655 }
9656 }
9657
9658 /*
Nadav Har'El7c177932011-05-25 23:12:04 +03009659 * We're finally done with prerequisite checking, and can start with
9660 * the nested entry.
9661 */
9662
Nadav Har'Elcd232ad2011-05-25 23:10:33 +03009663 vmcs02 = nested_get_current_vmcs02(vmx);
9664 if (!vmcs02)
9665 return -ENOMEM;
9666
9667 enter_guest_mode(vcpu);
9668
9669 vmx->nested.vmcs01_tsc_offset = vmcs_read64(TSC_OFFSET);
9670
Jan Kiszka2996fca2014-06-16 13:59:43 +02009671 if (!(vmcs12->vm_entry_controls & VM_ENTRY_LOAD_DEBUG_CONTROLS))
9672 vmx->nested.vmcs01_debugctl = vmcs_read64(GUEST_IA32_DEBUGCTL);
9673
Nadav Har'Elcd232ad2011-05-25 23:10:33 +03009674 cpu = get_cpu();
9675 vmx->loaded_vmcs = vmcs02;
9676 vmx_vcpu_put(vcpu);
9677 vmx_vcpu_load(vcpu, cpu);
9678 vcpu->cpu = cpu;
9679 put_cpu();
9680
Jan Kiszka36c3cc42013-02-23 22:35:37 +01009681 vmx_segment_cache_clear(vmx);
9682
Nadav Har'Elcd232ad2011-05-25 23:10:33 +03009683 prepare_vmcs02(vcpu, vmcs12);
9684
Wincy Vanff651cb2014-12-11 08:52:58 +03009685 msr_entry_idx = nested_vmx_load_msr(vcpu,
9686 vmcs12->vm_entry_msr_load_addr,
9687 vmcs12->vm_entry_msr_load_count);
9688 if (msr_entry_idx) {
9689 leave_guest_mode(vcpu);
9690 vmx_load_vmcs01(vcpu);
9691 nested_vmx_entry_failure(vcpu, vmcs12,
9692 EXIT_REASON_MSR_LOAD_FAIL, msr_entry_idx);
9693 return 1;
9694 }
9695
9696 vmcs12->launch_state = 1;
9697
Jan Kiszka6dfacad2013-12-04 08:58:54 +01009698 if (vmcs12->guest_activity_state == GUEST_ACTIVITY_HLT)
Joel Schopp5cb56052015-03-02 13:43:31 -06009699 return kvm_vcpu_halt(vcpu);
Jan Kiszka6dfacad2013-12-04 08:58:54 +01009700
Jan Kiszka7af40ad32014-01-04 18:47:23 +01009701 vmx->nested.nested_run_pending = 1;
9702
Nadav Har'Elcd232ad2011-05-25 23:10:33 +03009703 /*
9704 * Note no nested_vmx_succeed or nested_vmx_fail here. At this point
9705 * we are no longer running L1, and VMLAUNCH/VMRESUME has not yet
9706 * returned as far as L1 is concerned. It will only return (and set
9707 * the success flag) when L2 exits (see nested_vmx_vmexit()).
9708 */
9709 return 1;
9710}
9711
Nadav Har'El4704d0b2011-05-25 23:11:34 +03009712/*
9713 * On a nested exit from L2 to L1, vmcs12.guest_cr0 might not be up-to-date
9714 * because L2 may have changed some cr0 bits directly (CRO_GUEST_HOST_MASK).
9715 * This function returns the new value we should put in vmcs12.guest_cr0.
9716 * It's not enough to just return the vmcs02 GUEST_CR0. Rather,
9717 * 1. Bits that neither L0 nor L1 trapped, were set directly by L2 and are now
9718 * available in vmcs02 GUEST_CR0. (Note: It's enough to check that L0
9719 * didn't trap the bit, because if L1 did, so would L0).
9720 * 2. Bits that L1 asked to trap (and therefore L0 also did) could not have
9721 * been modified by L2, and L1 knows it. So just leave the old value of
9722 * the bit from vmcs12.guest_cr0. Note that the bit from vmcs02 GUEST_CR0
9723 * isn't relevant, because if L0 traps this bit it can set it to anything.
9724 * 3. Bits that L1 didn't trap, but L0 did. L1 believes the guest could have
9725 * changed these bits, and therefore they need to be updated, but L0
9726 * didn't necessarily allow them to be changed in GUEST_CR0 - and rather
9727 * put them in vmcs02 CR0_READ_SHADOW. So take these bits from there.
9728 */
9729static inline unsigned long
9730vmcs12_guest_cr0(struct kvm_vcpu *vcpu, struct vmcs12 *vmcs12)
9731{
9732 return
9733 /*1*/ (vmcs_readl(GUEST_CR0) & vcpu->arch.cr0_guest_owned_bits) |
9734 /*2*/ (vmcs12->guest_cr0 & vmcs12->cr0_guest_host_mask) |
9735 /*3*/ (vmcs_readl(CR0_READ_SHADOW) & ~(vmcs12->cr0_guest_host_mask |
9736 vcpu->arch.cr0_guest_owned_bits));
9737}
9738
9739static inline unsigned long
9740vmcs12_guest_cr4(struct kvm_vcpu *vcpu, struct vmcs12 *vmcs12)
9741{
9742 return
9743 /*1*/ (vmcs_readl(GUEST_CR4) & vcpu->arch.cr4_guest_owned_bits) |
9744 /*2*/ (vmcs12->guest_cr4 & vmcs12->cr4_guest_host_mask) |
9745 /*3*/ (vmcs_readl(CR4_READ_SHADOW) & ~(vmcs12->cr4_guest_host_mask |
9746 vcpu->arch.cr4_guest_owned_bits));
9747}
9748
Jan Kiszka5f3d5792013-04-14 12:12:46 +02009749static void vmcs12_save_pending_event(struct kvm_vcpu *vcpu,
9750 struct vmcs12 *vmcs12)
9751{
9752 u32 idt_vectoring;
9753 unsigned int nr;
9754
Gleb Natapov851eb6672013-09-25 12:51:34 +03009755 if (vcpu->arch.exception.pending && vcpu->arch.exception.reinject) {
Jan Kiszka5f3d5792013-04-14 12:12:46 +02009756 nr = vcpu->arch.exception.nr;
9757 idt_vectoring = nr | VECTORING_INFO_VALID_MASK;
9758
9759 if (kvm_exception_is_soft(nr)) {
9760 vmcs12->vm_exit_instruction_len =
9761 vcpu->arch.event_exit_inst_len;
9762 idt_vectoring |= INTR_TYPE_SOFT_EXCEPTION;
9763 } else
9764 idt_vectoring |= INTR_TYPE_HARD_EXCEPTION;
9765
9766 if (vcpu->arch.exception.has_error_code) {
9767 idt_vectoring |= VECTORING_INFO_DELIVER_CODE_MASK;
9768 vmcs12->idt_vectoring_error_code =
9769 vcpu->arch.exception.error_code;
9770 }
9771
9772 vmcs12->idt_vectoring_info_field = idt_vectoring;
Jan Kiszkacd2633c2013-10-23 17:42:15 +01009773 } else if (vcpu->arch.nmi_injected) {
Jan Kiszka5f3d5792013-04-14 12:12:46 +02009774 vmcs12->idt_vectoring_info_field =
9775 INTR_TYPE_NMI_INTR | INTR_INFO_VALID_MASK | NMI_VECTOR;
9776 } else if (vcpu->arch.interrupt.pending) {
9777 nr = vcpu->arch.interrupt.nr;
9778 idt_vectoring = nr | VECTORING_INFO_VALID_MASK;
9779
9780 if (vcpu->arch.interrupt.soft) {
9781 idt_vectoring |= INTR_TYPE_SOFT_INTR;
9782 vmcs12->vm_entry_instruction_len =
9783 vcpu->arch.event_exit_inst_len;
9784 } else
9785 idt_vectoring |= INTR_TYPE_EXT_INTR;
9786
9787 vmcs12->idt_vectoring_info_field = idt_vectoring;
9788 }
9789}
9790
Jan Kiszkab6b8a142014-03-07 20:03:12 +01009791static int vmx_check_nested_events(struct kvm_vcpu *vcpu, bool external_intr)
9792{
9793 struct vcpu_vmx *vmx = to_vmx(vcpu);
9794
Jan Kiszkaf4124502014-03-07 20:03:13 +01009795 if (nested_cpu_has_preemption_timer(get_vmcs12(vcpu)) &&
9796 vmx->nested.preemption_timer_expired) {
9797 if (vmx->nested.nested_run_pending)
9798 return -EBUSY;
9799 nested_vmx_vmexit(vcpu, EXIT_REASON_PREEMPTION_TIMER, 0, 0);
9800 return 0;
9801 }
9802
Jan Kiszkab6b8a142014-03-07 20:03:12 +01009803 if (vcpu->arch.nmi_pending && nested_exit_on_nmi(vcpu)) {
Jan Kiszka220c5672014-03-07 20:03:14 +01009804 if (vmx->nested.nested_run_pending ||
9805 vcpu->arch.interrupt.pending)
Jan Kiszkab6b8a142014-03-07 20:03:12 +01009806 return -EBUSY;
9807 nested_vmx_vmexit(vcpu, EXIT_REASON_EXCEPTION_NMI,
9808 NMI_VECTOR | INTR_TYPE_NMI_INTR |
9809 INTR_INFO_VALID_MASK, 0);
9810 /*
9811 * The NMI-triggered VM exit counts as injection:
9812 * clear this one and block further NMIs.
9813 */
9814 vcpu->arch.nmi_pending = 0;
9815 vmx_set_nmi_mask(vcpu, true);
9816 return 0;
9817 }
9818
9819 if ((kvm_cpu_has_interrupt(vcpu) || external_intr) &&
9820 nested_exit_on_intr(vcpu)) {
9821 if (vmx->nested.nested_run_pending)
9822 return -EBUSY;
9823 nested_vmx_vmexit(vcpu, EXIT_REASON_EXTERNAL_INTERRUPT, 0, 0);
Wincy Van705699a2015-02-03 23:58:17 +08009824 return 0;
Jan Kiszkab6b8a142014-03-07 20:03:12 +01009825 }
9826
Wincy Van705699a2015-02-03 23:58:17 +08009827 return vmx_complete_nested_posted_interrupt(vcpu);
Jan Kiszkab6b8a142014-03-07 20:03:12 +01009828}
9829
Jan Kiszkaf4124502014-03-07 20:03:13 +01009830static u32 vmx_get_preemption_timer_value(struct kvm_vcpu *vcpu)
9831{
9832 ktime_t remaining =
9833 hrtimer_get_remaining(&to_vmx(vcpu)->nested.preemption_timer);
9834 u64 value;
9835
9836 if (ktime_to_ns(remaining) <= 0)
9837 return 0;
9838
9839 value = ktime_to_ns(remaining) * vcpu->arch.virtual_tsc_khz;
9840 do_div(value, 1000000);
9841 return value >> VMX_MISC_EMULATED_PREEMPTION_TIMER_RATE;
9842}
9843
Nadav Har'El4704d0b2011-05-25 23:11:34 +03009844/*
9845 * prepare_vmcs12 is part of what we need to do when the nested L2 guest exits
9846 * and we want to prepare to run its L1 parent. L1 keeps a vmcs for L2 (vmcs12),
9847 * and this function updates it to reflect the changes to the guest state while
9848 * L2 was running (and perhaps made some exits which were handled directly by L0
9849 * without going back to L1), and to reflect the exit reason.
9850 * Note that we do not have to copy here all VMCS fields, just those that
9851 * could have changed by the L2 guest or the exit - i.e., the guest-state and
9852 * exit-information fields only. Other fields are modified by L1 with VMWRITE,
9853 * which already writes to vmcs12 directly.
9854 */
Jan Kiszka533558b2014-01-04 18:47:20 +01009855static void prepare_vmcs12(struct kvm_vcpu *vcpu, struct vmcs12 *vmcs12,
9856 u32 exit_reason, u32 exit_intr_info,
9857 unsigned long exit_qualification)
Nadav Har'El4704d0b2011-05-25 23:11:34 +03009858{
9859 /* update guest state fields: */
9860 vmcs12->guest_cr0 = vmcs12_guest_cr0(vcpu, vmcs12);
9861 vmcs12->guest_cr4 = vmcs12_guest_cr4(vcpu, vmcs12);
9862
Nadav Har'El4704d0b2011-05-25 23:11:34 +03009863 vmcs12->guest_rsp = kvm_register_read(vcpu, VCPU_REGS_RSP);
9864 vmcs12->guest_rip = kvm_register_read(vcpu, VCPU_REGS_RIP);
9865 vmcs12->guest_rflags = vmcs_readl(GUEST_RFLAGS);
9866
9867 vmcs12->guest_es_selector = vmcs_read16(GUEST_ES_SELECTOR);
9868 vmcs12->guest_cs_selector = vmcs_read16(GUEST_CS_SELECTOR);
9869 vmcs12->guest_ss_selector = vmcs_read16(GUEST_SS_SELECTOR);
9870 vmcs12->guest_ds_selector = vmcs_read16(GUEST_DS_SELECTOR);
9871 vmcs12->guest_fs_selector = vmcs_read16(GUEST_FS_SELECTOR);
9872 vmcs12->guest_gs_selector = vmcs_read16(GUEST_GS_SELECTOR);
9873 vmcs12->guest_ldtr_selector = vmcs_read16(GUEST_LDTR_SELECTOR);
9874 vmcs12->guest_tr_selector = vmcs_read16(GUEST_TR_SELECTOR);
9875 vmcs12->guest_es_limit = vmcs_read32(GUEST_ES_LIMIT);
9876 vmcs12->guest_cs_limit = vmcs_read32(GUEST_CS_LIMIT);
9877 vmcs12->guest_ss_limit = vmcs_read32(GUEST_SS_LIMIT);
9878 vmcs12->guest_ds_limit = vmcs_read32(GUEST_DS_LIMIT);
9879 vmcs12->guest_fs_limit = vmcs_read32(GUEST_FS_LIMIT);
9880 vmcs12->guest_gs_limit = vmcs_read32(GUEST_GS_LIMIT);
9881 vmcs12->guest_ldtr_limit = vmcs_read32(GUEST_LDTR_LIMIT);
9882 vmcs12->guest_tr_limit = vmcs_read32(GUEST_TR_LIMIT);
9883 vmcs12->guest_gdtr_limit = vmcs_read32(GUEST_GDTR_LIMIT);
9884 vmcs12->guest_idtr_limit = vmcs_read32(GUEST_IDTR_LIMIT);
9885 vmcs12->guest_es_ar_bytes = vmcs_read32(GUEST_ES_AR_BYTES);
9886 vmcs12->guest_cs_ar_bytes = vmcs_read32(GUEST_CS_AR_BYTES);
9887 vmcs12->guest_ss_ar_bytes = vmcs_read32(GUEST_SS_AR_BYTES);
9888 vmcs12->guest_ds_ar_bytes = vmcs_read32(GUEST_DS_AR_BYTES);
9889 vmcs12->guest_fs_ar_bytes = vmcs_read32(GUEST_FS_AR_BYTES);
9890 vmcs12->guest_gs_ar_bytes = vmcs_read32(GUEST_GS_AR_BYTES);
9891 vmcs12->guest_ldtr_ar_bytes = vmcs_read32(GUEST_LDTR_AR_BYTES);
9892 vmcs12->guest_tr_ar_bytes = vmcs_read32(GUEST_TR_AR_BYTES);
9893 vmcs12->guest_es_base = vmcs_readl(GUEST_ES_BASE);
9894 vmcs12->guest_cs_base = vmcs_readl(GUEST_CS_BASE);
9895 vmcs12->guest_ss_base = vmcs_readl(GUEST_SS_BASE);
9896 vmcs12->guest_ds_base = vmcs_readl(GUEST_DS_BASE);
9897 vmcs12->guest_fs_base = vmcs_readl(GUEST_FS_BASE);
9898 vmcs12->guest_gs_base = vmcs_readl(GUEST_GS_BASE);
9899 vmcs12->guest_ldtr_base = vmcs_readl(GUEST_LDTR_BASE);
9900 vmcs12->guest_tr_base = vmcs_readl(GUEST_TR_BASE);
9901 vmcs12->guest_gdtr_base = vmcs_readl(GUEST_GDTR_BASE);
9902 vmcs12->guest_idtr_base = vmcs_readl(GUEST_IDTR_BASE);
9903
Nadav Har'El4704d0b2011-05-25 23:11:34 +03009904 vmcs12->guest_interruptibility_info =
9905 vmcs_read32(GUEST_INTERRUPTIBILITY_INFO);
9906 vmcs12->guest_pending_dbg_exceptions =
9907 vmcs_readl(GUEST_PENDING_DBG_EXCEPTIONS);
Jan Kiszka3edf1e62014-01-04 18:47:24 +01009908 if (vcpu->arch.mp_state == KVM_MP_STATE_HALTED)
9909 vmcs12->guest_activity_state = GUEST_ACTIVITY_HLT;
9910 else
9911 vmcs12->guest_activity_state = GUEST_ACTIVITY_ACTIVE;
Nadav Har'El4704d0b2011-05-25 23:11:34 +03009912
Jan Kiszkaf4124502014-03-07 20:03:13 +01009913 if (nested_cpu_has_preemption_timer(vmcs12)) {
9914 if (vmcs12->vm_exit_controls &
9915 VM_EXIT_SAVE_VMX_PREEMPTION_TIMER)
9916 vmcs12->vmx_preemption_timer_value =
9917 vmx_get_preemption_timer_value(vcpu);
9918 hrtimer_cancel(&to_vmx(vcpu)->nested.preemption_timer);
9919 }
Arthur Chunqi Li7854cbc2013-09-16 16:11:44 +08009920
Nadav Har'El3633cfc2013-08-05 11:07:07 +03009921 /*
9922 * In some cases (usually, nested EPT), L2 is allowed to change its
9923 * own CR3 without exiting. If it has changed it, we must keep it.
9924 * Of course, if L0 is using shadow page tables, GUEST_CR3 was defined
9925 * by L0, not L1 or L2, so we mustn't unconditionally copy it to vmcs12.
9926 *
9927 * Additionally, restore L2's PDPTR to vmcs12.
9928 */
9929 if (enable_ept) {
9930 vmcs12->guest_cr3 = vmcs_read64(GUEST_CR3);
9931 vmcs12->guest_pdptr0 = vmcs_read64(GUEST_PDPTR0);
9932 vmcs12->guest_pdptr1 = vmcs_read64(GUEST_PDPTR1);
9933 vmcs12->guest_pdptr2 = vmcs_read64(GUEST_PDPTR2);
9934 vmcs12->guest_pdptr3 = vmcs_read64(GUEST_PDPTR3);
9935 }
9936
Wincy Van608406e2015-02-03 23:57:51 +08009937 if (nested_cpu_has_vid(vmcs12))
9938 vmcs12->guest_intr_status = vmcs_read16(GUEST_INTR_STATUS);
9939
Jan Kiszkac18911a2013-03-13 16:06:41 +01009940 vmcs12->vm_entry_controls =
9941 (vmcs12->vm_entry_controls & ~VM_ENTRY_IA32E_MODE) |
Gleb Natapov2961e8762013-11-25 15:37:13 +02009942 (vm_entry_controls_get(to_vmx(vcpu)) & VM_ENTRY_IA32E_MODE);
Jan Kiszkac18911a2013-03-13 16:06:41 +01009943
Jan Kiszka2996fca2014-06-16 13:59:43 +02009944 if (vmcs12->vm_exit_controls & VM_EXIT_SAVE_DEBUG_CONTROLS) {
9945 kvm_get_dr(vcpu, 7, (unsigned long *)&vmcs12->guest_dr7);
9946 vmcs12->guest_ia32_debugctl = vmcs_read64(GUEST_IA32_DEBUGCTL);
9947 }
9948
Nadav Har'El4704d0b2011-05-25 23:11:34 +03009949 /* TODO: These cannot have changed unless we have MSR bitmaps and
9950 * the relevant bit asks not to trap the change */
Jan Kiszkab8c07d52013-04-06 13:51:21 +02009951 if (vmcs12->vm_exit_controls & VM_EXIT_SAVE_IA32_PAT)
Nadav Har'El4704d0b2011-05-25 23:11:34 +03009952 vmcs12->guest_ia32_pat = vmcs_read64(GUEST_IA32_PAT);
Jan Kiszka10ba54a2013-08-08 16:26:31 +02009953 if (vmcs12->vm_exit_controls & VM_EXIT_SAVE_IA32_EFER)
9954 vmcs12->guest_ia32_efer = vcpu->arch.efer;
Nadav Har'El4704d0b2011-05-25 23:11:34 +03009955 vmcs12->guest_sysenter_cs = vmcs_read32(GUEST_SYSENTER_CS);
9956 vmcs12->guest_sysenter_esp = vmcs_readl(GUEST_SYSENTER_ESP);
9957 vmcs12->guest_sysenter_eip = vmcs_readl(GUEST_SYSENTER_EIP);
Paolo Bonzini36be0b92014-02-24 12:30:04 +01009958 if (vmx_mpx_supported())
9959 vmcs12->guest_bndcfgs = vmcs_read64(GUEST_BNDCFGS);
Wanpeng Li81dc01f2014-12-04 19:11:07 +08009960 if (nested_cpu_has_xsaves(vmcs12))
9961 vmcs12->xss_exit_bitmap = vmcs_read64(XSS_EXIT_BITMAP);
Nadav Har'El4704d0b2011-05-25 23:11:34 +03009962
9963 /* update exit information fields: */
9964
Jan Kiszka533558b2014-01-04 18:47:20 +01009965 vmcs12->vm_exit_reason = exit_reason;
9966 vmcs12->exit_qualification = exit_qualification;
Nadav Har'El4704d0b2011-05-25 23:11:34 +03009967
Jan Kiszka533558b2014-01-04 18:47:20 +01009968 vmcs12->vm_exit_intr_info = exit_intr_info;
Jan Kiszkac0d1c772013-04-14 12:12:50 +02009969 if ((vmcs12->vm_exit_intr_info &
9970 (INTR_INFO_VALID_MASK | INTR_INFO_DELIVER_CODE_MASK)) ==
9971 (INTR_INFO_VALID_MASK | INTR_INFO_DELIVER_CODE_MASK))
9972 vmcs12->vm_exit_intr_error_code =
9973 vmcs_read32(VM_EXIT_INTR_ERROR_CODE);
Jan Kiszka5f3d5792013-04-14 12:12:46 +02009974 vmcs12->idt_vectoring_info_field = 0;
Nadav Har'El4704d0b2011-05-25 23:11:34 +03009975 vmcs12->vm_exit_instruction_len = vmcs_read32(VM_EXIT_INSTRUCTION_LEN);
9976 vmcs12->vmx_instruction_info = vmcs_read32(VMX_INSTRUCTION_INFO);
9977
Jan Kiszka5f3d5792013-04-14 12:12:46 +02009978 if (!(vmcs12->vm_exit_reason & VMX_EXIT_REASONS_FAILED_VMENTRY)) {
9979 /* vm_entry_intr_info_field is cleared on exit. Emulate this
9980 * instead of reading the real value. */
Nadav Har'El4704d0b2011-05-25 23:11:34 +03009981 vmcs12->vm_entry_intr_info_field &= ~INTR_INFO_VALID_MASK;
Jan Kiszka5f3d5792013-04-14 12:12:46 +02009982
9983 /*
9984 * Transfer the event that L0 or L1 may wanted to inject into
9985 * L2 to IDT_VECTORING_INFO_FIELD.
9986 */
9987 vmcs12_save_pending_event(vcpu, vmcs12);
9988 }
9989
9990 /*
9991 * Drop what we picked up for L2 via vmx_complete_interrupts. It is
9992 * preserved above and would only end up incorrectly in L1.
9993 */
9994 vcpu->arch.nmi_injected = false;
9995 kvm_clear_exception_queue(vcpu);
9996 kvm_clear_interrupt_queue(vcpu);
Nadav Har'El4704d0b2011-05-25 23:11:34 +03009997}
9998
9999/*
10000 * A part of what we need to when the nested L2 guest exits and we want to
10001 * run its L1 parent, is to reset L1's guest state to the host state specified
10002 * in vmcs12.
10003 * This function is to be called not only on normal nested exit, but also on
10004 * a nested entry failure, as explained in Intel's spec, 3B.23.7 ("VM-Entry
10005 * Failures During or After Loading Guest State").
10006 * This function should be called when the active VMCS is L1's (vmcs01).
10007 */
Jan Kiszka733568f2013-02-23 15:07:47 +010010008static void load_vmcs12_host_state(struct kvm_vcpu *vcpu,
10009 struct vmcs12 *vmcs12)
Nadav Har'El4704d0b2011-05-25 23:11:34 +030010010{
Arthur Chunqi Li21feb4e2013-07-15 16:04:08 +080010011 struct kvm_segment seg;
10012
Nadav Har'El4704d0b2011-05-25 23:11:34 +030010013 if (vmcs12->vm_exit_controls & VM_EXIT_LOAD_IA32_EFER)
10014 vcpu->arch.efer = vmcs12->host_ia32_efer;
Jan Kiszkad1fa0352013-04-14 12:44:54 +020010015 else if (vmcs12->vm_exit_controls & VM_EXIT_HOST_ADDR_SPACE_SIZE)
Nadav Har'El4704d0b2011-05-25 23:11:34 +030010016 vcpu->arch.efer |= (EFER_LMA | EFER_LME);
10017 else
10018 vcpu->arch.efer &= ~(EFER_LMA | EFER_LME);
10019 vmx_set_efer(vcpu, vcpu->arch.efer);
10020
10021 kvm_register_write(vcpu, VCPU_REGS_RSP, vmcs12->host_rsp);
10022 kvm_register_write(vcpu, VCPU_REGS_RIP, vmcs12->host_rip);
H. Peter Anvin1adfa762013-04-27 16:10:11 -070010023 vmx_set_rflags(vcpu, X86_EFLAGS_FIXED);
Nadav Har'El4704d0b2011-05-25 23:11:34 +030010024 /*
10025 * Note that calling vmx_set_cr0 is important, even if cr0 hasn't
10026 * actually changed, because it depends on the current state of
10027 * fpu_active (which may have changed).
10028 * Note that vmx_set_cr0 refers to efer set above.
10029 */
Jan Kiszka9e3e4db2013-09-03 21:11:45 +020010030 vmx_set_cr0(vcpu, vmcs12->host_cr0);
Nadav Har'El4704d0b2011-05-25 23:11:34 +030010031 /*
10032 * If we did fpu_activate()/fpu_deactivate() during L2's run, we need
10033 * to apply the same changes to L1's vmcs. We just set cr0 correctly,
10034 * but we also need to update cr0_guest_host_mask and exception_bitmap.
10035 */
10036 update_exception_bitmap(vcpu);
10037 vcpu->arch.cr0_guest_owned_bits = (vcpu->fpu_active ? X86_CR0_TS : 0);
10038 vmcs_writel(CR0_GUEST_HOST_MASK, ~vcpu->arch.cr0_guest_owned_bits);
10039
10040 /*
10041 * Note that CR4_GUEST_HOST_MASK is already set in the original vmcs01
10042 * (KVM doesn't change it)- no reason to call set_cr4_guest_host_mask();
10043 */
10044 vcpu->arch.cr4_guest_owned_bits = ~vmcs_readl(CR4_GUEST_HOST_MASK);
10045 kvm_set_cr4(vcpu, vmcs12->host_cr4);
10046
Jan Kiszka29bf08f2013-12-28 16:31:52 +010010047 nested_ept_uninit_mmu_context(vcpu);
Nadav Har'El155a97a2013-08-05 11:07:16 +030010048
Nadav Har'El4704d0b2011-05-25 23:11:34 +030010049 kvm_set_cr3(vcpu, vmcs12->host_cr3);
10050 kvm_mmu_reset_context(vcpu);
10051
Gleb Natapovfeaf0c7d2013-09-25 12:51:36 +030010052 if (!enable_ept)
10053 vcpu->arch.walk_mmu->inject_page_fault = kvm_inject_page_fault;
10054
Nadav Har'El4704d0b2011-05-25 23:11:34 +030010055 if (enable_vpid) {
10056 /*
10057 * Trivially support vpid by letting L2s share their parent
10058 * L1's vpid. TODO: move to a more elaborate solution, giving
10059 * each L2 its own vpid and exposing the vpid feature to L1.
10060 */
10061 vmx_flush_tlb(vcpu);
10062 }
10063
10064
10065 vmcs_write32(GUEST_SYSENTER_CS, vmcs12->host_ia32_sysenter_cs);
10066 vmcs_writel(GUEST_SYSENTER_ESP, vmcs12->host_ia32_sysenter_esp);
10067 vmcs_writel(GUEST_SYSENTER_EIP, vmcs12->host_ia32_sysenter_eip);
10068 vmcs_writel(GUEST_IDTR_BASE, vmcs12->host_idtr_base);
10069 vmcs_writel(GUEST_GDTR_BASE, vmcs12->host_gdtr_base);
Nadav Har'El4704d0b2011-05-25 23:11:34 +030010070
Paolo Bonzini36be0b92014-02-24 12:30:04 +010010071 /* If not VM_EXIT_CLEAR_BNDCFGS, the L2 value propagates to L1. */
10072 if (vmcs12->vm_exit_controls & VM_EXIT_CLEAR_BNDCFGS)
10073 vmcs_write64(GUEST_BNDCFGS, 0);
10074
Jan Kiszka44811c02013-08-04 17:17:27 +020010075 if (vmcs12->vm_exit_controls & VM_EXIT_LOAD_IA32_PAT) {
Nadav Har'El4704d0b2011-05-25 23:11:34 +030010076 vmcs_write64(GUEST_IA32_PAT, vmcs12->host_ia32_pat);
Jan Kiszka44811c02013-08-04 17:17:27 +020010077 vcpu->arch.pat = vmcs12->host_ia32_pat;
10078 }
Nadav Har'El4704d0b2011-05-25 23:11:34 +030010079 if (vmcs12->vm_exit_controls & VM_EXIT_LOAD_IA32_PERF_GLOBAL_CTRL)
10080 vmcs_write64(GUEST_IA32_PERF_GLOBAL_CTRL,
10081 vmcs12->host_ia32_perf_global_ctrl);
Jan Kiszka503cd0c2013-03-03 13:05:44 +010010082
Arthur Chunqi Li21feb4e2013-07-15 16:04:08 +080010083 /* Set L1 segment info according to Intel SDM
10084 27.5.2 Loading Host Segment and Descriptor-Table Registers */
10085 seg = (struct kvm_segment) {
10086 .base = 0,
10087 .limit = 0xFFFFFFFF,
10088 .selector = vmcs12->host_cs_selector,
10089 .type = 11,
10090 .present = 1,
10091 .s = 1,
10092 .g = 1
10093 };
10094 if (vmcs12->vm_exit_controls & VM_EXIT_HOST_ADDR_SPACE_SIZE)
10095 seg.l = 1;
10096 else
10097 seg.db = 1;
10098 vmx_set_segment(vcpu, &seg, VCPU_SREG_CS);
10099 seg = (struct kvm_segment) {
10100 .base = 0,
10101 .limit = 0xFFFFFFFF,
10102 .type = 3,
10103 .present = 1,
10104 .s = 1,
10105 .db = 1,
10106 .g = 1
10107 };
10108 seg.selector = vmcs12->host_ds_selector;
10109 vmx_set_segment(vcpu, &seg, VCPU_SREG_DS);
10110 seg.selector = vmcs12->host_es_selector;
10111 vmx_set_segment(vcpu, &seg, VCPU_SREG_ES);
10112 seg.selector = vmcs12->host_ss_selector;
10113 vmx_set_segment(vcpu, &seg, VCPU_SREG_SS);
10114 seg.selector = vmcs12->host_fs_selector;
10115 seg.base = vmcs12->host_fs_base;
10116 vmx_set_segment(vcpu, &seg, VCPU_SREG_FS);
10117 seg.selector = vmcs12->host_gs_selector;
10118 seg.base = vmcs12->host_gs_base;
10119 vmx_set_segment(vcpu, &seg, VCPU_SREG_GS);
10120 seg = (struct kvm_segment) {
Gleb Natapov205befd2013-08-04 15:08:06 +030010121 .base = vmcs12->host_tr_base,
Arthur Chunqi Li21feb4e2013-07-15 16:04:08 +080010122 .limit = 0x67,
10123 .selector = vmcs12->host_tr_selector,
10124 .type = 11,
10125 .present = 1
10126 };
10127 vmx_set_segment(vcpu, &seg, VCPU_SREG_TR);
10128
Jan Kiszka503cd0c2013-03-03 13:05:44 +010010129 kvm_set_dr(vcpu, 7, 0x400);
10130 vmcs_write64(GUEST_IA32_DEBUGCTL, 0);
Wincy Vanff651cb2014-12-11 08:52:58 +030010131
Wincy Van3af18d92015-02-03 23:49:31 +080010132 if (cpu_has_vmx_msr_bitmap())
10133 vmx_set_msr_bitmap(vcpu);
10134
Wincy Vanff651cb2014-12-11 08:52:58 +030010135 if (nested_vmx_load_msr(vcpu, vmcs12->vm_exit_msr_load_addr,
10136 vmcs12->vm_exit_msr_load_count))
10137 nested_vmx_abort(vcpu, VMX_ABORT_LOAD_HOST_MSR_FAIL);
Nadav Har'El4704d0b2011-05-25 23:11:34 +030010138}
10139
10140/*
10141 * Emulate an exit from nested guest (L2) to L1, i.e., prepare to run L1
10142 * and modify vmcs12 to make it see what it would expect to see there if
10143 * L2 was its real guest. Must only be called when in L2 (is_guest_mode())
10144 */
Jan Kiszka533558b2014-01-04 18:47:20 +010010145static void nested_vmx_vmexit(struct kvm_vcpu *vcpu, u32 exit_reason,
10146 u32 exit_intr_info,
10147 unsigned long exit_qualification)
Nadav Har'El4704d0b2011-05-25 23:11:34 +030010148{
10149 struct vcpu_vmx *vmx = to_vmx(vcpu);
Nadav Har'El4704d0b2011-05-25 23:11:34 +030010150 struct vmcs12 *vmcs12 = get_vmcs12(vcpu);
10151
Jan Kiszka5f3d5792013-04-14 12:12:46 +020010152 /* trying to cancel vmlaunch/vmresume is a bug */
10153 WARN_ON_ONCE(vmx->nested.nested_run_pending);
10154
Nadav Har'El4704d0b2011-05-25 23:11:34 +030010155 leave_guest_mode(vcpu);
Jan Kiszka533558b2014-01-04 18:47:20 +010010156 prepare_vmcs12(vcpu, vmcs12, exit_reason, exit_intr_info,
10157 exit_qualification);
Nadav Har'El4704d0b2011-05-25 23:11:34 +030010158
Wincy Vanff651cb2014-12-11 08:52:58 +030010159 if (nested_vmx_store_msr(vcpu, vmcs12->vm_exit_msr_store_addr,
10160 vmcs12->vm_exit_msr_store_count))
10161 nested_vmx_abort(vcpu, VMX_ABORT_SAVE_GUEST_MSR_FAIL);
10162
Wanpeng Lif3380ca2014-08-05 12:42:23 +080010163 vmx_load_vmcs01(vcpu);
10164
Bandan Das77b0f5d2014-04-19 18:17:45 -040010165 if ((exit_reason == EXIT_REASON_EXTERNAL_INTERRUPT)
10166 && nested_exit_intr_ack_set(vcpu)) {
10167 int irq = kvm_cpu_get_interrupt(vcpu);
10168 WARN_ON(irq < 0);
10169 vmcs12->vm_exit_intr_info = irq |
10170 INTR_INFO_VALID_MASK | INTR_TYPE_EXT_INTR;
10171 }
10172
Jan Kiszka542060e2014-01-04 18:47:21 +010010173 trace_kvm_nested_vmexit_inject(vmcs12->vm_exit_reason,
10174 vmcs12->exit_qualification,
10175 vmcs12->idt_vectoring_info_field,
10176 vmcs12->vm_exit_intr_info,
10177 vmcs12->vm_exit_intr_error_code,
10178 KVM_ISA_VMX);
Nadav Har'El4704d0b2011-05-25 23:11:34 +030010179
Gleb Natapov2961e8762013-11-25 15:37:13 +020010180 vm_entry_controls_init(vmx, vmcs_read32(VM_ENTRY_CONTROLS));
10181 vm_exit_controls_init(vmx, vmcs_read32(VM_EXIT_CONTROLS));
Jan Kiszka36c3cc42013-02-23 22:35:37 +010010182 vmx_segment_cache_clear(vmx);
10183
Nadav Har'El4704d0b2011-05-25 23:11:34 +030010184 /* if no vmcs02 cache requested, remove the one we used */
10185 if (VMCS02_POOL_SIZE == 0)
10186 nested_free_vmcs02(vmx, vmx->nested.current_vmptr);
10187
10188 load_vmcs12_host_state(vcpu, vmcs12);
10189
Nadav Har'El27fc51b2011-08-02 15:54:52 +030010190 /* Update TSC_OFFSET if TSC was changed while L2 ran */
Nadav Har'El4704d0b2011-05-25 23:11:34 +030010191 vmcs_write64(TSC_OFFSET, vmx->nested.vmcs01_tsc_offset);
10192
10193 /* This is needed for same reason as it was needed in prepare_vmcs02 */
10194 vmx->host_rsp = 0;
10195
10196 /* Unpin physical memory we referred to in vmcs02 */
10197 if (vmx->nested.apic_access_page) {
10198 nested_release_page(vmx->nested.apic_access_page);
Paolo Bonzini48d89b92014-08-26 13:27:46 +020010199 vmx->nested.apic_access_page = NULL;
Nadav Har'El4704d0b2011-05-25 23:11:34 +030010200 }
Wanpeng Lia7c0b072014-08-21 19:46:50 +080010201 if (vmx->nested.virtual_apic_page) {
10202 nested_release_page(vmx->nested.virtual_apic_page);
Paolo Bonzini48d89b92014-08-26 13:27:46 +020010203 vmx->nested.virtual_apic_page = NULL;
Wanpeng Lia7c0b072014-08-21 19:46:50 +080010204 }
Wincy Van705699a2015-02-03 23:58:17 +080010205 if (vmx->nested.pi_desc_page) {
10206 kunmap(vmx->nested.pi_desc_page);
10207 nested_release_page(vmx->nested.pi_desc_page);
10208 vmx->nested.pi_desc_page = NULL;
10209 vmx->nested.pi_desc = NULL;
10210 }
Nadav Har'El4704d0b2011-05-25 23:11:34 +030010211
10212 /*
Tang Chen38b99172014-09-24 15:57:54 +080010213 * We are now running in L2, mmu_notifier will force to reload the
10214 * page's hpa for L2 vmcs. Need to reload it for L1 before entering L1.
10215 */
10216 kvm_vcpu_reload_apic_access_page(vcpu);
10217
10218 /*
Nadav Har'El4704d0b2011-05-25 23:11:34 +030010219 * Exiting from L2 to L1, we're now back to L1 which thinks it just
10220 * finished a VMLAUNCH or VMRESUME instruction, so we need to set the
10221 * success or failure flag accordingly.
10222 */
10223 if (unlikely(vmx->fail)) {
10224 vmx->fail = 0;
10225 nested_vmx_failValid(vcpu, vmcs_read32(VM_INSTRUCTION_ERROR));
10226 } else
10227 nested_vmx_succeed(vcpu);
Abel Gordon012f83c2013-04-18 14:39:25 +030010228 if (enable_shadow_vmcs)
10229 vmx->nested.sync_shadow_vmcs = true;
Jan Kiszkab6b8a142014-03-07 20:03:12 +010010230
10231 /* in case we halted in L2 */
10232 vcpu->arch.mp_state = KVM_MP_STATE_RUNNABLE;
Nadav Har'El4704d0b2011-05-25 23:11:34 +030010233}
10234
Nadav Har'El7c177932011-05-25 23:12:04 +030010235/*
Jan Kiszka42124922014-01-04 18:47:19 +010010236 * Forcibly leave nested mode in order to be able to reset the VCPU later on.
10237 */
10238static void vmx_leave_nested(struct kvm_vcpu *vcpu)
10239{
10240 if (is_guest_mode(vcpu))
Jan Kiszka533558b2014-01-04 18:47:20 +010010241 nested_vmx_vmexit(vcpu, -1, 0, 0);
Jan Kiszka42124922014-01-04 18:47:19 +010010242 free_nested(to_vmx(vcpu));
10243}
10244
10245/*
Nadav Har'El7c177932011-05-25 23:12:04 +030010246 * L1's failure to enter L2 is a subset of a normal exit, as explained in
10247 * 23.7 "VM-entry failures during or after loading guest state" (this also
10248 * lists the acceptable exit-reason and exit-qualification parameters).
10249 * It should only be called before L2 actually succeeded to run, and when
10250 * vmcs01 is current (it doesn't leave_guest_mode() or switch vmcss).
10251 */
10252static void nested_vmx_entry_failure(struct kvm_vcpu *vcpu,
10253 struct vmcs12 *vmcs12,
10254 u32 reason, unsigned long qualification)
10255{
10256 load_vmcs12_host_state(vcpu, vmcs12);
10257 vmcs12->vm_exit_reason = reason | VMX_EXIT_REASONS_FAILED_VMENTRY;
10258 vmcs12->exit_qualification = qualification;
10259 nested_vmx_succeed(vcpu);
Abel Gordon012f83c2013-04-18 14:39:25 +030010260 if (enable_shadow_vmcs)
10261 to_vmx(vcpu)->nested.sync_shadow_vmcs = true;
Nadav Har'El7c177932011-05-25 23:12:04 +030010262}
10263
Joerg Roedel8a76d7f2011-04-04 12:39:27 +020010264static int vmx_check_intercept(struct kvm_vcpu *vcpu,
10265 struct x86_instruction_info *info,
10266 enum x86_intercept_stage stage)
10267{
10268 return X86EMUL_CONTINUE;
10269}
10270
Paolo Bonzini48d89b92014-08-26 13:27:46 +020010271static void vmx_sched_in(struct kvm_vcpu *vcpu, int cpu)
Radim Krčmářae97a3b2014-08-21 18:08:06 +020010272{
Radim Krčmářb4a2d312014-08-21 18:08:08 +020010273 if (ple_gap)
10274 shrink_ple_window(vcpu);
Radim Krčmářae97a3b2014-08-21 18:08:06 +020010275}
10276
Kai Huang843e4332015-01-28 10:54:28 +080010277static void vmx_slot_enable_log_dirty(struct kvm *kvm,
10278 struct kvm_memory_slot *slot)
10279{
10280 kvm_mmu_slot_leaf_clear_dirty(kvm, slot);
10281 kvm_mmu_slot_largepage_remove_write_access(kvm, slot);
10282}
10283
10284static void vmx_slot_disable_log_dirty(struct kvm *kvm,
10285 struct kvm_memory_slot *slot)
10286{
10287 kvm_mmu_slot_set_dirty(kvm, slot);
10288}
10289
10290static void vmx_flush_log_dirty(struct kvm *kvm)
10291{
10292 kvm_flush_pml_buffers(kvm);
10293}
10294
10295static void vmx_enable_log_dirty_pt_masked(struct kvm *kvm,
10296 struct kvm_memory_slot *memslot,
10297 gfn_t offset, unsigned long mask)
10298{
10299 kvm_mmu_clear_dirty_pt_masked(kvm, memslot, offset, mask);
10300}
10301
Christian Ehrhardtcbdd1be2007-09-09 15:41:59 +030010302static struct kvm_x86_ops vmx_x86_ops = {
Avi Kivity6aa8b732006-12-10 02:21:36 -080010303 .cpu_has_kvm_support = cpu_has_kvm_support,
10304 .disabled_by_bios = vmx_disabled_by_bios,
10305 .hardware_setup = hardware_setup,
10306 .hardware_unsetup = hardware_unsetup,
Yang, Sheng002c7f72007-07-31 14:23:01 +030010307 .check_processor_compatibility = vmx_check_processor_compat,
Avi Kivity6aa8b732006-12-10 02:21:36 -080010308 .hardware_enable = hardware_enable,
10309 .hardware_disable = hardware_disable,
Sheng Yang04547152009-04-01 15:52:31 +080010310 .cpu_has_accelerated_tpr = report_flexpriority,
Paolo Bonzini6d396b52015-04-01 14:25:33 +020010311 .cpu_has_high_real_mode_segbase = vmx_has_high_real_mode_segbase,
Avi Kivity6aa8b732006-12-10 02:21:36 -080010312
10313 .vcpu_create = vmx_create_vcpu,
10314 .vcpu_free = vmx_free_vcpu,
Avi Kivity04d2cc72007-09-10 18:10:54 +030010315 .vcpu_reset = vmx_vcpu_reset,
Avi Kivity6aa8b732006-12-10 02:21:36 -080010316
Avi Kivity04d2cc72007-09-10 18:10:54 +030010317 .prepare_guest_switch = vmx_save_host_state,
Avi Kivity6aa8b732006-12-10 02:21:36 -080010318 .vcpu_load = vmx_vcpu_load,
10319 .vcpu_put = vmx_vcpu_put,
10320
Jan Kiszkac8639012012-09-21 05:42:55 +020010321 .update_db_bp_intercept = update_exception_bitmap,
Avi Kivity6aa8b732006-12-10 02:21:36 -080010322 .get_msr = vmx_get_msr,
10323 .set_msr = vmx_set_msr,
10324 .get_segment_base = vmx_get_segment_base,
10325 .get_segment = vmx_get_segment,
10326 .set_segment = vmx_set_segment,
Izik Eidus2e4d2652008-03-24 19:38:34 +020010327 .get_cpl = vmx_get_cpl,
Avi Kivity6aa8b732006-12-10 02:21:36 -080010328 .get_cs_db_l_bits = vmx_get_cs_db_l_bits,
Avi Kivitye8467fd2009-12-29 18:43:06 +020010329 .decache_cr0_guest_bits = vmx_decache_cr0_guest_bits,
Avi Kivityaff48ba2010-12-05 18:56:11 +020010330 .decache_cr3 = vmx_decache_cr3,
Anthony Liguori25c4c272007-04-27 09:29:21 +030010331 .decache_cr4_guest_bits = vmx_decache_cr4_guest_bits,
Avi Kivity6aa8b732006-12-10 02:21:36 -080010332 .set_cr0 = vmx_set_cr0,
Avi Kivity6aa8b732006-12-10 02:21:36 -080010333 .set_cr3 = vmx_set_cr3,
10334 .set_cr4 = vmx_set_cr4,
Avi Kivity6aa8b732006-12-10 02:21:36 -080010335 .set_efer = vmx_set_efer,
Avi Kivity6aa8b732006-12-10 02:21:36 -080010336 .get_idt = vmx_get_idt,
10337 .set_idt = vmx_set_idt,
10338 .get_gdt = vmx_get_gdt,
10339 .set_gdt = vmx_set_gdt,
Jan Kiszka73aaf249e2014-01-04 18:47:16 +010010340 .get_dr6 = vmx_get_dr6,
10341 .set_dr6 = vmx_set_dr6,
Gleb Natapov020df072010-04-13 10:05:23 +030010342 .set_dr7 = vmx_set_dr7,
Paolo Bonzini81908bf2014-02-21 10:32:27 +010010343 .sync_dirty_debug_regs = vmx_sync_dirty_debug_regs,
Marcelo Tosatti5fdbf972008-06-27 14:58:02 -030010344 .cache_reg = vmx_cache_reg,
Avi Kivity6aa8b732006-12-10 02:21:36 -080010345 .get_rflags = vmx_get_rflags,
10346 .set_rflags = vmx_set_rflags,
Paolo Bonzini0fdd74f2015-05-20 11:33:43 +020010347 .fpu_activate = vmx_fpu_activate,
Avi Kivity02daab22009-12-30 12:40:26 +020010348 .fpu_deactivate = vmx_fpu_deactivate,
Avi Kivity6aa8b732006-12-10 02:21:36 -080010349
10350 .tlb_flush = vmx_flush_tlb,
Avi Kivity6aa8b732006-12-10 02:21:36 -080010351
Avi Kivity6aa8b732006-12-10 02:21:36 -080010352 .run = vmx_vcpu_run,
Avi Kivity6062d012009-03-23 17:35:17 +020010353 .handle_exit = vmx_handle_exit,
Avi Kivity6aa8b732006-12-10 02:21:36 -080010354 .skip_emulated_instruction = skip_emulated_instruction,
Glauber Costa2809f5d2009-05-12 16:21:05 -040010355 .set_interrupt_shadow = vmx_set_interrupt_shadow,
10356 .get_interrupt_shadow = vmx_get_interrupt_shadow,
Ingo Molnar102d8322007-02-19 14:37:47 +020010357 .patch_hypercall = vmx_patch_hypercall,
Eddie Dong2a8067f2007-08-06 16:29:07 +030010358 .set_irq = vmx_inject_irq,
Gleb Natapov95ba8273132009-04-21 17:45:08 +030010359 .set_nmi = vmx_inject_nmi,
Avi Kivity298101d2007-11-25 13:41:11 +020010360 .queue_exception = vmx_queue_exception,
Avi Kivityb463a6f2010-07-20 15:06:17 +030010361 .cancel_injection = vmx_cancel_injection,
Gleb Natapov78646122009-03-23 12:12:11 +020010362 .interrupt_allowed = vmx_interrupt_allowed,
Gleb Natapov95ba8273132009-04-21 17:45:08 +030010363 .nmi_allowed = vmx_nmi_allowed,
Jan Kiszka3cfc3092009-11-12 01:04:25 +010010364 .get_nmi_mask = vmx_get_nmi_mask,
10365 .set_nmi_mask = vmx_set_nmi_mask,
Gleb Natapov95ba8273132009-04-21 17:45:08 +030010366 .enable_nmi_window = enable_nmi_window,
10367 .enable_irq_window = enable_irq_window,
10368 .update_cr8_intercept = update_cr8_intercept,
Yang Zhang8d146952013-01-25 10:18:50 +080010369 .set_virtual_x2apic_mode = vmx_set_virtual_x2apic_mode,
Tang Chen38b99172014-09-24 15:57:54 +080010370 .set_apic_access_page_addr = vmx_set_apic_access_page_addr,
Paolo Bonzinid50ab6c2015-07-29 11:49:59 +020010371 .cpu_uses_apicv = vmx_cpu_uses_apicv,
Yang Zhangc7c9c562013-01-25 10:18:51 +080010372 .load_eoi_exitmap = vmx_load_eoi_exitmap,
10373 .hwapic_irr_update = vmx_hwapic_irr_update,
10374 .hwapic_isr_update = vmx_hwapic_isr_update,
Yang Zhanga20ed542013-04-11 19:25:15 +080010375 .sync_pir_to_irr = vmx_sync_pir_to_irr,
10376 .deliver_posted_interrupt = vmx_deliver_posted_interrupt,
Gleb Natapov95ba8273132009-04-21 17:45:08 +030010377
Izik Eiduscbc94022007-10-25 00:29:55 +020010378 .set_tss_addr = vmx_set_tss_addr,
Sheng Yang67253af2008-04-25 10:20:22 +080010379 .get_tdp_level = get_ept_level,
Sheng Yang4b12f0d2009-04-27 20:35:42 +080010380 .get_mt_mask = vmx_get_mt_mask,
Marcelo Tosatti229456f2009-06-17 09:22:14 -030010381
Avi Kivity586f9602010-11-18 13:09:54 +020010382 .get_exit_info = vmx_get_exit_info,
Avi Kivity586f9602010-11-18 13:09:54 +020010383
Sheng Yang17cc3932010-01-05 19:02:27 +080010384 .get_lpage_level = vmx_get_lpage_level,
Sheng Yang0e851882009-12-18 16:48:46 +080010385
10386 .cpuid_update = vmx_cpuid_update,
Sheng Yang4e47c7a2009-12-18 16:48:47 +080010387
10388 .rdtscp_supported = vmx_rdtscp_supported,
Mao, Junjiead756a12012-07-02 01:18:48 +000010389 .invpcid_supported = vmx_invpcid_supported,
Joerg Roedeld4330ef2010-04-22 12:33:11 +020010390
10391 .set_supported_cpuid = vmx_set_supported_cpuid,
Sheng Yangf5f48ee2010-06-30 12:25:15 +080010392
10393 .has_wbinvd_exit = cpu_has_vmx_wbinvd_exit,
Zachary Amsden99e3e302010-08-19 22:07:17 -100010394
Joerg Roedel4051b182011-03-25 09:44:49 +010010395 .set_tsc_khz = vmx_set_tsc_khz,
Will Auldba904632012-11-29 12:42:50 -080010396 .read_tsc_offset = vmx_read_tsc_offset,
Zachary Amsden99e3e302010-08-19 22:07:17 -100010397 .write_tsc_offset = vmx_write_tsc_offset,
Zachary Amsdene48672f2010-08-19 22:07:23 -100010398 .adjust_tsc_offset = vmx_adjust_tsc_offset,
Joerg Roedel857e4092011-03-25 09:44:50 +010010399 .compute_tsc_offset = vmx_compute_tsc_offset,
Nadav Har'Eld5c17852011-08-02 15:54:20 +030010400 .read_l1_tsc = vmx_read_l1_tsc,
Joerg Roedel1c97f0a2010-09-10 17:30:41 +020010401
10402 .set_tdp_cr3 = vmx_set_cr3,
Joerg Roedel8a76d7f2011-04-04 12:39:27 +020010403
10404 .check_intercept = vmx_check_intercept,
Yang Zhanga547c6d2013-04-11 19:25:10 +080010405 .handle_external_intr = vmx_handle_external_intr,
Liu, Jinsongda8999d2014-02-24 10:55:46 +000010406 .mpx_supported = vmx_mpx_supported,
Wanpeng Li55412b22014-12-02 19:21:30 +080010407 .xsaves_supported = vmx_xsaves_supported,
Jan Kiszkab6b8a142014-03-07 20:03:12 +010010408
10409 .check_nested_events = vmx_check_nested_events,
Radim Krčmářae97a3b2014-08-21 18:08:06 +020010410
10411 .sched_in = vmx_sched_in,
Kai Huang843e4332015-01-28 10:54:28 +080010412
10413 .slot_enable_log_dirty = vmx_slot_enable_log_dirty,
10414 .slot_disable_log_dirty = vmx_slot_disable_log_dirty,
10415 .flush_log_dirty = vmx_flush_log_dirty,
10416 .enable_log_dirty_pt_masked = vmx_enable_log_dirty_pt_masked,
Wei Huang25462f72015-06-19 15:45:05 +020010417
10418 .pmu_ops = &intel_pmu_ops,
Avi Kivity6aa8b732006-12-10 02:21:36 -080010419};
10420
10421static int __init vmx_init(void)
10422{
Tiejun Chen34a1cd62014-10-28 10:14:48 +080010423 int r = kvm_init(&vmx_x86_ops, sizeof(struct vcpu_vmx),
10424 __alignof__(struct vcpu_vmx), THIS_MODULE);
He, Qingfdef3ad2007-04-30 09:45:24 +030010425 if (r)
Tiejun Chen34a1cd62014-10-28 10:14:48 +080010426 return r;
Sheng Yang25c5f222008-03-28 13:18:56 +080010427
Dave Young2965faa2015-09-09 15:38:55 -070010428#ifdef CONFIG_KEXEC_CORE
Zhang Yanfei8f536b72012-12-06 23:43:34 +080010429 rcu_assign_pointer(crash_vmclear_loaded_vmcss,
10430 crash_vmclear_local_loaded_vmcss);
10431#endif
10432
He, Qingfdef3ad2007-04-30 09:45:24 +030010433 return 0;
Avi Kivity6aa8b732006-12-10 02:21:36 -080010434}
10435
10436static void __exit vmx_exit(void)
10437{
Dave Young2965faa2015-09-09 15:38:55 -070010438#ifdef CONFIG_KEXEC_CORE
Monam Agarwal3b63a432014-03-22 12:28:10 +053010439 RCU_INIT_POINTER(crash_vmclear_loaded_vmcss, NULL);
Zhang Yanfei8f536b72012-12-06 23:43:34 +080010440 synchronize_rcu();
10441#endif
10442
Zhang Xiantaocb498ea2007-11-14 20:39:31 +080010443 kvm_exit();
Avi Kivity6aa8b732006-12-10 02:21:36 -080010444}
10445
10446module_init(vmx_init)
10447module_exit(vmx_exit)