blob: 092ff9d872c3e6cf352236e82e32466c116defb6 [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001#ifndef __ASM_CPU_SH3_DMA_H
2#define __ASM_CPU_SH3_DMA_H
3
Markus Brunner3ea6bc32007-08-20 08:59:33 +09004
Yoshihiro Shimoda31a49c42007-12-26 11:45:06 +09005#if defined(CONFIG_CPU_SUBTYPE_SH7720) || \
6 defined(CONFIG_CPU_SUBTYPE_SH7721) || \
7 defined(CONFIG_CPU_SUBTYPE_SH7709)
Markus Brunner3ea6bc32007-08-20 08:59:33 +09008#define SH_DMAC_BASE 0xa4010020
9
10#define DMTE0_IRQ 48
11#define DMTE1_IRQ 49
12#define DMTE2_IRQ 50
13#define DMTE3_IRQ 51
14#define DMTE4_IRQ 76
15#define DMTE5_IRQ 77
16
17#else
Linus Torvalds1da177e2005-04-16 15:20:36 -070018#define SH_DMAC_BASE 0xa4000020
Markus Brunner3ea6bc32007-08-20 08:59:33 +090019#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -070020
Paul Mundt0d831772006-01-16 22:14:09 -080021/* Definitions for the SuperH DMAC */
22#define TM_BURST 0x00000020
23#define TS_8 0x00000000
24#define TS_16 0x00000008
25#define TS_32 0x00000010
26#define TS_128 0x00000018
Linus Torvalds1da177e2005-04-16 15:20:36 -070027
Paul Mundt0d831772006-01-16 22:14:09 -080028#define CHCR_TS_MASK 0x18
29#define CHCR_TS_SHIFT 3
30
31#define DMAOR_INIT DMAOR_DME
32
33/*
34 * The SuperH DMAC supports a number of transmit sizes, we list them here,
35 * with their respective values as they appear in the CHCR registers.
36 */
37enum {
38 XMIT_SZ_8BIT,
39 XMIT_SZ_16BIT,
40 XMIT_SZ_32BIT,
41 XMIT_SZ_128BIT,
42};
43
David Rientjesd16aaffa2007-05-09 02:35:28 -070044static unsigned int ts_shift[] __maybe_unused = {
Paul Mundt0d831772006-01-16 22:14:09 -080045 [XMIT_SZ_8BIT] = 0,
46 [XMIT_SZ_16BIT] = 1,
47 [XMIT_SZ_32BIT] = 2,
48 [XMIT_SZ_128BIT] = 4,
49};
50
51#endif /* __ASM_CPU_SH3_DMA_H */