blob: aac63ee7ac5bd8b73cce6e010959d14c126cc6e9 [file] [log] [blame]
Mayank Rana0caa5e72016-08-09 14:37:43 -07001/*
Jack Pham975df892017-02-01 14:13:09 -08002 * Copyright (c) 2016-2017, The Linux Foundation. All rights reserved.
Mayank Rana0caa5e72016-08-09 14:37:43 -07003 *
4 * This program is free software; you can redistribute it and/or modify
5 * it under the terms of the GNU General Public License version 2 and
6 * only version 2 as published by the Free Software Foundation.
7 *
8 * This program is distributed in the hope that it will be useful,
9 * but WITHOUT ANY WARRANTY; without even the implied warranty of
10 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
11 * GNU General Public License for more details.
12 */
13
Kyle Yan6a20fae2017-02-14 13:34:41 -080014#include <dt-bindings/clock/qcom,gcc-sdm845.h>
Mayank Ranaf4f71a32017-04-12 19:41:51 -070015#include <dt-bindings/msm/msm-bus-ids.h>
16
Mayank Rana0caa5e72016-08-09 14:37:43 -070017&soc {
Mayank Rana2f596692017-03-13 17:35:09 -070018 /* Primary USB port related DWC3 controller */
19 usb0: ssusb@a600000 {
Mayank Rana0caa5e72016-08-09 14:37:43 -070020 compatible = "qcom,dwc-usb3-msm";
21 reg = <0x0a600000 0xf8c00>,
Mayank Ranae9de1fd2017-02-16 09:38:15 -080022 <0x088ee000 0x400>;
Mayank Rana0caa5e72016-08-09 14:37:43 -070023 reg-names = "core_base", "ahb2phy_base";
24 #address-cells = <1>;
25 #size-cells = <1>;
26 ranges;
27
Mayank Rana2f596692017-03-13 17:35:09 -070028 interrupts = <0 489 0>, <0 130 0>, <0 486 0>;
29 interrupt-names = "hs_phy_irq", "pwr_event_irq", "ss_phy_irq";
Mayank Rana0caa5e72016-08-09 14:37:43 -070030
31 USB3_GDSC-supply = <&usb30_prim_gdsc>;
32 qcom,usb-dbm = <&dbm_1p5>;
33 qcom,dwc-usb3-msm-tx-fifo-size = <21288>;
Mayank Ranaab021172016-12-16 09:50:33 -080034 qcom,num-gsi-evt-buffs = <0x3>;
Jack Phamaf5edc82017-03-30 17:26:02 -070035 extcon = <&pmi8998_pdphy>, <&pmi8998_pdphy>, <&eud>;
Mayank Rana0caa5e72016-08-09 14:37:43 -070036
37 clocks = <&clock_gcc GCC_USB30_PRIM_MASTER_CLK>,
38 <&clock_gcc GCC_CFG_NOC_USB3_PRIM_AXI_CLK>,
39 <&clock_gcc GCC_AGGRE_USB3_PRIM_AXI_CLK>,
40 <&clock_gcc GCC_USB30_PRIM_MOCK_UTMI_CLK>,
41 <&clock_gcc GCC_USB30_PRIM_SLEEP_CLK>,
42 <&clock_gcc GCC_USB_PHY_CFG_AHB2PHY_CLK>,
43 <&clock_gcc GCC_USB3_PRIM_CLKREF_CLK>;
44
45 clock-names = "core_clk", "iface_clk", "bus_aggr_clk",
46 "utmi_clk", "sleep_clk", "cfg_ahb_clk", "xo";
47
Vamsi Krishna Samavedamca6a8142017-02-03 17:52:15 -080048 qcom,core-clk-rate = <133333333>;
49 qcom,core-clk-rate-hs = <66666667>;
50
Mayank Rana0caa5e72016-08-09 14:37:43 -070051 resets = <&clock_gcc GCC_USB30_PRIM_BCR>;
52 reset-names = "core_reset";
53
Mayank Ranaf4f71a32017-04-12 19:41:51 -070054 qcom,msm-bus,name = "usb0";
55 qcom,msm-bus,num-cases = <2>;
56 qcom,msm-bus,num-paths = <3>;
57 qcom,msm-bus,vectors-KBps =
58 <MSM_BUS_MASTER_USB3 MSM_BUS_SLAVE_EBI_CH0 0 0>,
59 <MSM_BUS_MASTER_USB3 MSM_BUS_SLAVE_IPA_CFG 0 0>,
60 <MSM_BUS_MASTER_AMPSS_M0 MSM_BUS_SLAVE_USB3 0 0>,
61 <MSM_BUS_MASTER_USB3
62 MSM_BUS_SLAVE_EBI_CH0 240000 800000>,
63 <MSM_BUS_MASTER_USB3
64 MSM_BUS_SLAVE_IPA_CFG 0 2400>,
65 <MSM_BUS_MASTER_AMPSS_M0 MSM_BUS_SLAVE_USB3 0 80000>;
66
Mayank Rana0caa5e72016-08-09 14:37:43 -070067 dwc3@a600000 {
68 compatible = "snps,dwc3";
69 reg = <0x0a600000 0xcd00>;
70 interrupt-parent = <&intc>;
71 interrupts = <0 133 0>;
Mayank Ranadbcfd282017-04-11 21:09:18 -070072 usb-phy = <&qusb_phy0>, <&usb_qmp_dp_phy>;
Mayank Rana0caa5e72016-08-09 14:37:43 -070073 tx-fifo-resize;
Jack Pham490792d2017-03-23 18:48:05 -070074 linux,sysdev_is_parent;
Jack Pham975df892017-02-01 14:13:09 -080075 snps,disable-clk-gating;
Mayank Ranadfd399c2017-03-08 18:19:03 -080076 snps,has-lpm-erratum;
77 snps,hird-threshold = /bits/ 8 <0x10>;
Mayank Rana0caa5e72016-08-09 14:37:43 -070078 };
Mayank Rana98a247c2017-04-06 15:06:22 -070079
80 qcom,usbbam@a704000 {
81 compatible = "qcom,usb-bam-msm";
82 reg = <0xa704000 0x17000>;
83 interrupt-parent = <&intc>;
84 interrupts = <0 132 0>;
85
86 qcom,bam-type = <0>;
87 qcom,usb-bam-fifo-baseaddr = <0x146bb000>;
88 qcom,usb-bam-num-pipes = <8>;
89 qcom,ignore-core-reset-ack;
90 qcom,disable-clk-gating;
91 qcom,usb-bam-override-threshold = <0x4001>;
92 qcom,usb-bam-max-mbps-highspeed = <400>;
93 qcom,usb-bam-max-mbps-superspeed = <3600>;
94 qcom,reset-bam-on-connect;
95
96 qcom,pipe0 {
97 label = "ssusb-qdss-in-0";
98 qcom,usb-bam-mem-type = <2>;
99 qcom,dir = <1>;
100 qcom,pipe-num = <0>;
101 qcom,peer-bam = <0>;
102 qcom,peer-bam-physical-address = <0x6064000>;
103 qcom,src-bam-pipe-index = <0>;
104 qcom,dst-bam-pipe-index = <0>;
105 qcom,data-fifo-offset = <0x0>;
106 qcom,data-fifo-size = <0x1800>;
107 qcom,descriptor-fifo-offset = <0x1800>;
108 qcom,descriptor-fifo-size = <0x800>;
109 };
110 };
Mayank Rana0caa5e72016-08-09 14:37:43 -0700111 };
112
Mayank Rana2f596692017-03-13 17:35:09 -0700113 /* Primary USB port related QUSB2 PHY */
Mayank Rana0caa5e72016-08-09 14:37:43 -0700114 qusb_phy0: qusb@88e2000 {
115 compatible = "qcom,qusb2phy-v2";
116 reg = <0x088e2000 0x400>;
117 reg-names = "qusb_phy_base";
118
David Collins3a457942016-12-09 16:59:51 -0800119 vdd-supply = <&pm8998_l1>;
120 vdda18-supply = <&pm8998_l12>;
121 vdda33-supply = <&pm8998_l24>;
Mayank Rana0caa5e72016-08-09 14:37:43 -0700122 qcom,vdd-voltage-level = <0 880000 880000>;
123 qcom,qusb-phy-init-seq =
Mayank Ranac8d69e22017-04-03 18:13:34 -0700124 /* <value reg_offset> */
125 <0x23 0x210 /* PWR_CTRL1 */
126 0x03 0x04 /* PLL_ANALOG_CONTROLS_TWO */
127 0x7c 0x18c /* PLL_CLOCK_INVERTERS */
128 0x80 0x2c /* PLL_CMODE */
129 0x0a 0x184 /* PLL_LOCK_DELAY */
130 0x19 0xb4 /* PLL_DIGITAL_TIMERS_TWO */
131 0x40 0x194 /* PLL_BIAS_CONTROL_1 */
132 0x20 0x198 /* PLL_BIAS_CONTROL_2 */
133 0x21 0x214 /* PWR_CTRL2 */
134 0x00 0x220 /* IMP_CTRL1 */
135 0x58 0x224 /* IMP_CTRL2 */
136 0x32 0x240 /* TUNE1 */
137 0x29 0x244 /* TUNE2 */
138 0xca 0x248 /* TUNE3 */
139 0x04 0x24c /* TUNE4 */
Mayank Rana471513c2017-04-20 11:02:07 -0700140 0x03 0x250 /* TUNE5 */
Mayank Ranac8d69e22017-04-03 18:13:34 -0700141 0x00 0x23c /* CHG_CTRL2 */
142 0x22 0x210>; /* PWR_CTRL1 */
143
Mayank Rana0caa5e72016-08-09 14:37:43 -0700144 phy_type= "utmi";
Mayank Rana2f596692017-03-13 17:35:09 -0700145 clocks = <&clock_rpmh RPMH_CXO_CLK>,
Mayank Rana0caa5e72016-08-09 14:37:43 -0700146 <&clock_gcc GCC_USB_PHY_CFG_AHB2PHY_CLK>;
Mayank Rana2f596692017-03-13 17:35:09 -0700147 clock-names = "ref_clk_src", "cfg_ahb_clk";
Mayank Rana0caa5e72016-08-09 14:37:43 -0700148
Mayank Rana2f596692017-03-13 17:35:09 -0700149 resets = <&clock_gcc GCC_QUSB2PHY_PRIM_BCR>;
Mayank Rana0caa5e72016-08-09 14:37:43 -0700150 reset-names = "phy_reset";
Mayank Rana0caa5e72016-08-09 14:37:43 -0700151 };
152
Mayank Rana8d12e402017-04-04 12:34:24 -0700153 /* Primary USB port related QMP USB DP Combo PHY */
154 usb_qmp_dp_phy: ssphy@88e8000 {
155 compatible = "qcom,usb-ssphy-qmp-dp-combo";
156 reg = <0x88e8000 0x3000>;
157 reg-names = "qmp_phy_base";
158
159 vdd-supply = <&pm8998_l1>;
160 core-supply = <&pm8998_l26>;
161 qcom,vdd-voltage-level = <0 880000 880000>;
162 qcom,vbus-valid-override;
163 qcom,qmp-phy-init-seq =
164 /* <reg_offset, value, delay> */
165 <0x1048 0x07 0x00 /* COM_PLL_IVCO */
166 0x1080 0x14 0x00 /* COM_SYSCLK_EN_SEL */
167 0x1034 0x08 0x00 /* COM_BIAS_EN_CLKBUFLR_EN */
Mayank Ranadbcfd282017-04-11 21:09:18 -0700168 0x1138 0x30 0x00 /* COM_CLK_SELECT */
Mayank Rana8d12e402017-04-04 12:34:24 -0700169 0x103c 0x02 0x00 /* COM_SYS_CLK_CTRL */
170 0x108c 0x08 0x00 /* COM_RESETSM_CNTRL2 */
171 0x115c 0x16 0x00 /* COM_CMN_CONFIG */
172 0x1164 0x01 0x00 /* COM_SVS_MODE_CLK_SEL */
173 0x113c 0x80 0x00 /* COM_HSCLK_SEL */
174 0x10b0 0x82 0x00 /* COM_DEC_START_MODE0 */
175 0x10b8 0xab 0x00 /* COM_DIV_FRAC_START1_MODE0 */
176 0x10bc 0xea 0x00 /* COM_DIV_FRAC_START2_MODE0 */
177 0x10c0 0x02 0x00 /* COM_DIV_FRAC_START3_MODE0 */
178 0x1060 0x06 0x00 /* COM_CP_CTRL_MODE0 */
179 0x1068 0x16 0x00 /* COM_PLL_RCTRL_MODE0 */
180 0x1070 0x36 0x00 /* COM_PLL_CCTRL_MODE0 */
181 0x10dc 0x00 0x00 /* COM_INTEGLOOP_GAIN1_MODE0 */
182 0x10d8 0x3f 0x00 /* COM_INTEGLOOP_GAIN0_MODE0 */
183 0x10f8 0x01 0x00 /* COM_VCO_TUNE2_MODE0 */
184 0x10f4 0xc9 0x00 /* COM_VCO_TUNE1_MODE0 */
185 0x1148 0x0a 0x00 /* COM_CORECLK_DIV_MODE0 */
186 0x10a0 0x00 0x00 /* COM_LOCK_CMP3_MODE0 */
187 0x109c 0x34 0x00 /* COM_LOCK_CMP2_MODE0 */
Mayank Ranadbcfd282017-04-11 21:09:18 -0700188 0x1098 0x15 0x00 /* COM_LOCK_CMP1_MODE0 */
Mayank Rana8d12e402017-04-04 12:34:24 -0700189 0x1090 0x04 0x00 /* COM_LOCK_CMP_EN */
190 0x1154 0x00 0x00 /* COM_CORE_CLK_EN */
191 0x1094 0x00 0x00 /* COM_LOCK_CMP_CFG */
192 0x10f0 0x00 0x00 /* COM_VCO_TUNE_MAP */
193 0x1040 0x0a 0x00 /* COM_SYSCLK_BUF_ENABLE */
194 0x1010 0x01 0x00 /* COM_SSC_EN_CENTER */
195 0x101c 0x31 0x00 /* COM_SSC_PER1 */
196 0x1020 0x01 0x00 /* COM_SSC_PER2 */
197 0x1014 0x00 0x00 /* COM_SSC_ADJ_PER1 */
198 0x1018 0x00 0x00 /* COM_SSC_ADJ_PER2 */
199 0x1024 0x85 0x00 /* COM_SSC_STEP_SIZE1 */
200 0x1028 0x07 0x00 /* COM_SSC_STEP_SIZE2 */
201 0x1430 0x0b 0x00 /* RXA_UCDR_FASTLOCK_FO_GAIN */
202 0x14d4 0x0f 0x00 /* RXA_RX_EQU_ADAPTOR_CNTRL2 */
203 0x14d8 0x4e 0x00 /* RXA_RX_EQU_ADAPTOR_CNTRL3 */
204 0x14dc 0x18 0x00 /* RXA_RX_EQU_ADAPTOR_CNTRL4 */
205 0x14f8 0x77 0x00 /* RXA_RX_EQ_OFFSET_ADAPTOR_CNTRL1 */
206 0x14fc 0x80 0x00 /* RXA_RX_OFFSET_ADAPTOR_CNTRL2 */
207 0x1504 0x03 0x00 /* RXA_SIGDET_CNTRL */
208 0x150c 0x16 0x00 /* RXA_SIGDET_DEGLITCH_CNTRL */
209 0x1830 0x0b 0x00 /* RXB_UCDR_FASTLOCK_FO_GAIN */
210 0x18d4 0x0f 0x00 /* RXB_RX_EQU_ADAPTOR_CNTRL2 */
211 0x18d8 0x4e 0x00 /* RXB_RX_EQU_ADAPTOR_CNTRL3 */
212 0x18dc 0x18 0x00 /* RXB_RX_EQU_ADAPTOR_CNTRL4 */
213 0x18f8 0x77 0x00 /* RXB_RX_EQ_OFFSET_ADAPTOR_CNTRL1 */
214 0x18fc 0x80 0x00 /* RXB_RX_OFFSET_ADAPTOR_CNTRL2 */
215 0x1904 0x03 0x00 /* RXB_SIGDET_CNTRL */
216 0x190c 0x16 0x00 /* RXB_SIGDET_DEGLITCH_CNTRL */
217 0x1260 0x10 0x00 /* TXA_HIGHZ_DRVR_EN */
218 0x12a4 0x12 0x00 /* TXA_RCV_DETECT_LVL_2 */
219 0x128c 0x16 0x00 /* TXA_LANE_MODE_1 */
Mayank Ranadbcfd282017-04-11 21:09:18 -0700220 0x1248 0x09 0x00 /* TXA_RES_CODE_LANE_OFFSET_RX */
221 0x1244 0x0d 0x00 /* TXA_RES_CODE_LANE_OFFSET_TX */
Mayank Rana8d12e402017-04-04 12:34:24 -0700222 0x1660 0x10 0x00 /* TXB_HIGHZ_DRVR_EN */
223 0x16a4 0x12 0x00 /* TXB_RCV_DETECT_LVL_2 */
224 0x168c 0x16 0x00 /* TXB_LANE_MODE_1 */
225 0x1648 0x09 0x00 /* TXB_RES_CODE_LANE_OFFSET_RX */
226 0x1644 0x0d 0x00 /* TXB_RES_CODE_LANE_OFFSET_TX */
227 0x1cc8 0x83 0x00 /* PCS_FLL_CNTRL2 */
228 0x1ccc 0x09 0x00 /* PCS_FLL_CNT_VAL_L */
229 0x1cd0 0xa2 0x00 /* PCS_FLL_CNT_VAL_H_TOL */
230 0x1cd4 0x40 0x00 /* PCS_FLL_MAN_CODE */
231 0x1cc4 0x02 0x00 /* PCS_FLL_CNTRL1 */
232 0x1c80 0xd1 0x00 /* PCS_LOCK_DETECT_CONFIG1 */
233 0x1c84 0x1f 0x00 /* PCS_LOCK_DETECT_CONFIG2 */
234 0x1c88 0x47 0x00 /* PCS_LOCK_DETECT_CONFIG3 */
235 0x1c64 0x1b 0x00 /* PCS_POWER_STATE_CONFIG2 */
236 0x1434 0x75 0x00 /* RXA_UCDR_SO_SATURATION */
237 0x1834 0x75 0x00 /* RXB_UCDR_SO_SATURATION */
238 0x1dd8 0xba 0x00 /* PCS_RX_SIGDET_LVL */
239 0x1c0c 0x9f 0x00 /* PCS_TXMGN_V0 */
240 0x1c10 0x9f 0x00 /* PCS_TXMGN_V1 */
241 0x1c14 0xb7 0x00 /* PCS_TXMGN_V2 */
242 0x1c18 0x4e 0x00 /* PCS_TXMGN_V3 */
243 0x1c1c 0x65 0x00 /* PCS_TXMGN_V4 */
244 0x1c20 0x6b 0x00 /* PCS_TXMGN_LS */
245 0x1c24 0x15 0x00 /* PCS_TXDEEMPH_M6DB_V0 */
246 0x1c28 0x0d 0x00 /* PCS_TXDEEMPH_M3P5DB_V0 */
247 0x1c2c 0x15 0x00 /* PCS_TXDEEMPH_M6DB_V1 */
248 0x1c30 0x0d 0x00 /* PCS_TXDEEMPH_M3P5DB_V1 */
249 0x1c34 0x15 0x00 /* PCS_TXDEEMPH_M6DB_V2 */
250 0x1c38 0x0d 0x00 /* PCS_TXDEEMPH_M3P5DB_V2 */
251 0x1c3c 0x15 0x00 /* PCS_TXDEEMPH_M6DB_V3 */
252 0x1c40 0x1d 0x00 /* PCS_TXDEEMPH_M3P5DB_V3 */
253 0x1c44 0x15 0x00 /* PCS_TXDEEMPH_M6DB_V4 */
254 0x1c48 0x0d 0x00 /* PCS_TXDEEMPH_M3P5DB_V4 */
255 0x1c4c 0x15 0x00 /* PCS_TXDEEMPH_M6DB_LS */
256 0x1c50 0x0d 0x00 /* PCS_TXDEEMPH_M3P5DB_LS */
257 0x1c5c 0x02 0x00 /* PCS_RATE_SLEW_CNTRL */
258 0x1ca0 0x04 0x00 /* PCS_PWRUP_RESET_DLY_TIME_AUXCLK */
259 0x1c8c 0x44 0x00 /* PCS_TSYNC_RSYNC_TIME */
260 0x1c70 0xe7 0x00 /* PCS_RCVR_DTCT_DLY_P1U2_L */
261 0x1c74 0x03 0x00 /* PCS_RCVR_DTCT_DLY_P1U2_H */
262 0x1c78 0x40 0x00 /* PCS_RCVR_DTCT_DLY_U3_L */
263 0x1c7c 0x00 0x00 /* PCS_RCVR_DTCT_DLY_U3_H */
264 0x1cb8 0x75 0x00 /* PCS_RXEQTRAINING_WAIT_TIME */
265 0x1cb0 0x86 0x00 /* PCS_LFPS_TX_ECSTART_EQTLOCK */
266 0x1cbc 0x13 0x00 /* PCS_RXEQTRAINING_RUN_TIME */
267 0xffffffff 0xffffffff 0x00>;
268
269 qcom,qmp-phy-reg-offset =
270 <0x1d74 /* USB3_DP_PCS_PCS_STATUS */
271 0x1cd8 /* USB3_DP_PCS_AUTONOMOUS_MODE_CTRL */
272 0x1cdc /* USB3_DP_PCS_LFPS_RXTERM_IRQ_CLEAR */
273 0x1c04 /* USB3_DP_PCS_POWER_DOWN_CONTROL */
274 0x1c00 /* USB3_DP_PCS_SW_RESET */
275 0x1c08 /* USB3_DP_PCS_START_CONTROL */
276 0x2a18 /* USB3_DP_DP_PHY_PD_CTL */
277 0x0008 /* USB3_DP_COM_POWER_DOWN_CTRL */
278 0x0004 /* USB3_DP_COM_SW_RESET */
279 0x001c /* USB3_DP_COM_RESET_OVRD_CTRL */
280 0x0000 /* USB3_DP_COM_PHY_MODE_CTRL */
281 0x0010 /* USB3_DP_COM_TYPEC_CTRL */
282 0x000c /* USB3_DP_COM_SWI_CTRL */
283 0x1a0c>; /* USB3_DP_PCS_MISC_CLAMP_ENABLE */
284
285 clocks = <&clock_gcc GCC_USB3_PRIM_PHY_AUX_CLK>,
286 <&clock_gcc GCC_USB3_PRIM_PHY_PIPE_CLK>,
287 <&clock_rpmh RPMH_CXO_CLK>,
288 <&clock_gcc GCC_USB3_PRIM_CLKREF_CLK>,
Mayank Rana43378fa2017-04-19 20:23:33 -0700289 <&clock_gcc GCC_USB3_PRIM_PHY_COM_AUX_CLK>,
290 <&clock_gcc GCC_USB_PHY_CFG_AHB2PHY_CLK>;
Mayank Rana8d12e402017-04-04 12:34:24 -0700291
292 clock-names = "aux_clk", "pipe_clk", "ref_clk_src",
Mayank Rana43378fa2017-04-19 20:23:33 -0700293 "ref_clk", "com_aux_clk", "cfg_ahb_clk";
Mayank Rana8d12e402017-04-04 12:34:24 -0700294
Mayank Ranadbcfd282017-04-11 21:09:18 -0700295 resets = <&clock_gcc GCC_USB3_DP_PHY_PRIM_BCR>,
296 <&clock_gcc GCC_USB3_PHY_PRIM_BCR>;
297 reset-names = "global_phy_reset", "phy_reset";
Mayank Rana8d12e402017-04-04 12:34:24 -0700298 };
299
Mayank Ranac8e9b3a2017-04-10 15:01:11 -0700300 dbm_1p5: dbm@a6f8000 {
Mayank Rana0caa5e72016-08-09 14:37:43 -0700301 compatible = "qcom,usb-dbm-1p5";
Mayank Ranac8e9b3a2017-04-10 15:01:11 -0700302 reg = <0xa6f8000 0x400>;
Mayank Rana0caa5e72016-08-09 14:37:43 -0700303 qcom,reset-ep-after-lpm-resume;
304 };
305
Mayank Ranaba7359c2017-04-26 13:29:38 -0700306 usb_audio_qmi_dev {
307 compatible = "qcom,usb-audio-qmi-dev";
308 iommus = <&apps_smmu 0x182c>;
309 qcom,usb-audio-stream-id = <0xc>;
310 qcom,usb-audio-intr-num = <2>;
311 };
312
Mayank Rana0caa5e72016-08-09 14:37:43 -0700313 usb_nop_phy: usb_nop_phy {
314 compatible = "usb-nop-xceiv";
315 };
Mayank Rana2f596692017-03-13 17:35:09 -0700316
317 /* Secondary USB port related DWC3 controller */
318 usb1: ssusb@a800000 {
319 compatible = "qcom,dwc-usb3-msm";
320 reg = <0x0a800000 0xf8c00>,
321 <0x088ee000 0x400>;
322 reg-names = "core_base", "ahb2phy_base";
323 #address-cells = <1>;
324 #size-cells = <1>;
325 ranges;
326
327 interrupts = <0 491 0>, <0 135 0>, <0 487 0>;
328 interrupt-names = "hs_phy_irq", "pwr_event_irq", "ss_phy_irq";
329
330 USB3_GDSC-supply = <&usb30_sec_gdsc>;
331 qcom,dwc-usb3-msm-tx-fifo-size = <21288>;
332
333 clocks = <&clock_gcc GCC_USB30_SEC_MASTER_CLK>,
334 <&clock_gcc GCC_CFG_NOC_USB3_SEC_AXI_CLK>,
335 <&clock_gcc GCC_AGGRE_USB3_SEC_AXI_CLK>,
336 <&clock_gcc GCC_USB30_SEC_MOCK_UTMI_CLK>,
337 <&clock_gcc GCC_USB30_SEC_SLEEP_CLK>,
338 <&clock_gcc GCC_USB_PHY_CFG_AHB2PHY_CLK>,
339 <&clock_gcc GCC_USB3_SEC_CLKREF_CLK>;
340
341 clock-names = "core_clk", "iface_clk", "bus_aggr_clk",
342 "utmi_clk", "sleep_clk", "cfg_ahb_clk", "xo";
343
344 qcom,core-clk-rate = <133333333>;
345 qcom,core-clk-rate-hs = <66666667>;
346
347 resets = <&clock_gcc GCC_USB30_SEC_BCR>;
348 reset-names = "core_reset";
349 status = "disabled";
350
Mayank Ranaf4f71a32017-04-12 19:41:51 -0700351 qcom,msm-bus,name = "usb1";
352 qcom,msm-bus,num-cases = <2>;
353 qcom,msm-bus,num-paths = <2>;
354 qcom,msm-bus,vectors-KBps =
355 <MSM_BUS_MASTER_USB3_1 MSM_BUS_SLAVE_EBI_CH0 0 0>,
356 <MSM_BUS_MASTER_AMPSS_M0 MSM_BUS_SLAVE_USB3_1 0 0>,
357 <MSM_BUS_MASTER_USB3_1
358 MSM_BUS_SLAVE_EBI_CH0 240000 800000>,
359 <MSM_BUS_MASTER_AMPSS_M0 MSM_BUS_SLAVE_USB3_1 0 80000>;
360
Mayank Rana2f596692017-03-13 17:35:09 -0700361 dwc3@a600000 {
362 compatible = "snps,dwc3";
363 reg = <0x0a800000 0xcd00>;
364 interrupt-parent = <&intc>;
365 interrupts = <0 138 0>;
366 usb-phy = <&qusb_phy1>, <&usb_qmp_phy>;
367 tx-fifo-resize;
Jack Pham490792d2017-03-23 18:48:05 -0700368 linux,sysdev_is_parent;
Mayank Rana2f596692017-03-13 17:35:09 -0700369 snps,disable-clk-gating;
370 snps,has-lpm-erratum;
371 snps,hird-threshold = /bits/ 8 <0x10>;
372 };
373 };
374
375 /* Secondary USB port related QUSB2 PHY */
376 qusb_phy1: qusb@88e3000 {
377 compatible = "qcom,qusb2phy-v2";
378 reg = <0x088e3000 0x400>;
379 reg-names = "qusb_phy_base";
380
381 vdd-supply = <&pm8998_l1>;
382 vdda18-supply = <&pm8998_l12>;
383 vdda33-supply = <&pm8998_l24>;
384 qcom,vdd-voltage-level = <0 880000 880000>;
385 qcom,qusb-phy-init-seq =
Mayank Ranac8d69e22017-04-03 18:13:34 -0700386 /* <value reg_offset> */
387 <0x23 0x210 /* PWR_CTRL1 */
388 0x03 0x04 /* PLL_ANALOG_CONTROLS_TWO */
389 0x7c 0x18c /* PLL_CLOCK_INVERTERS */
390 0x80 0x2c /* PLL_CMODE */
391 0x0a 0x184 /* PLL_LOCK_DELAY */
392 0x19 0xb4 /* PLL_DIGITAL_TIMERS_TWO */
393 0x40 0x194 /* PLL_BIAS_CONTROL_1 */
394 0x20 0x198 /* PLL_BIAS_CONTROL_2 */
395 0x21 0x214 /* PWR_CTRL2 */
396 0x00 0x220 /* IMP_CTRL1 */
397 0x58 0x224 /* IMP_CTRL2 */
398 0x32 0x240 /* TUNE1 */
399 0x29 0x244 /* TUNE2 */
400 0xca 0x248 /* TUNE3 */
401 0x04 0x24c /* TUNE4 */
Mayank Rana471513c2017-04-20 11:02:07 -0700402 0x03 0x250 /* TUNE5 */
Mayank Ranac8d69e22017-04-03 18:13:34 -0700403 0x00 0x23c /* CHG_CTRL2 */
404 0x22 0x210>; /* PWR_CTRL1 */
405
Mayank Rana2f596692017-03-13 17:35:09 -0700406 phy_type= "utmi";
407 clocks = <&clock_rpmh RPMH_CXO_CLK>,
408 <&clock_gcc GCC_USB_PHY_CFG_AHB2PHY_CLK>;
409 clock-names = "ref_clk_src", "cfg_ahb_clk";
410
411 resets = <&clock_gcc GCC_QUSB2PHY_SEC_BCR>;
412 reset-names = "phy_reset";
413 status = "disabled";
414 };
415
416 /* Secondary USB port related QMP PHY */
417 usb_qmp_phy: ssphy@88eb000 {
418 compatible = "qcom,usb-ssphy-qmp-v2";
419 reg = <0x88eb000 0x1000>,
420 <0x01fcbff0 0x4>;
421 reg-names = "qmp_phy_base",
422 "vls_clamp_reg";
423
424 vdd-supply = <&pm8998_l1>;
425 core-supply = <&pm8998_l26>;
426 qcom,vdd-voltage-level = <0 880000 880000>;
427 qcom,vbus-valid-override;
428 qcom,qmp-phy-init-seq =
429 /* <reg_offset, value, delay> */
430 <0x048 0x07 0x00 /* QSERDES_COM_PLL_IVCO */
431 0x080 0x14 0x00 /* QSERDES_COM_SYSCLK_EN_SEL */
432 0x034 0x04 0x00 /* QSERDES_COM_BIAS_EN_CLKBUFLR_EN */
433 0x138 0x30 0x00 /* QSERDES_COM_CLK_SELECT */
434 0x03c 0x02 0x00 /* QSERDES_COM_SYS_CLK_CTRL */
435 0x08c 0x08 0x00 /* QSERDES_COM_RESETSM_CNTRL2 */
436 0x15c 0x06 0x00 /* QSERDES_COM_CMN_CONFIG */
437 0x164 0x01 0x00 /* QSERDES_COM_SVS_MODE_CLK_SEL */
438 0x13c 0x80 0x00 /* QSERDES_COM_HSCLK_SEL */
439 0x0b0 0x82 0x00 /* QSERDES_COM_DEC_START_MODE0 */
440 0x0b8 0xab 0x00 /* QSERDES_COM_DIV_FRAC_START1_MODE0 */
441 0x0bc 0xea 0x00 /* QSERDES_COM_DIV_FRAC_START2_MODE0 */
442 0x0c0 0x02 0x00 /* QSERDES_COM_DIV_FRAC_START3_MODE0 */
443 0x060 0x06 0x00 /* QSERDES_COM_CP_CTRL_MODE0 */
444 0x068 0x16 0x00 /* QSERDES_COM_PLL_RCTRL_MODE0 */
445 0x070 0x36 0x00 /* QSERDES_COM_PLL_CCTRL_MODE0 */
446 0x0dc 0x00 0x00 /* QSERDES_COM_INTEGLOOP_GAIN1_MODE0 */
447 0x0d8 0x3f 0x00 /* QSERDES_COM_INTEGLOOP_GAIN0_MODE0 */
448 0x0f8 0x01 0x00 /* QSERDES_COM_VCO_TUNE2_MODE0 */
449 0x0f4 0xc9 0x00 /* QSERDES_COM_VCO_TUNE1_MODE0 */
450 0x148 0x0a 0x00 /* QSERDES_COM_CORECLK_DIV_MODE0 */
451 0x0a0 0x00 0x00 /* QSERDES_COM_LOCK_CMP3_MODE0 */
452 0x09c 0x34 0x00 /* QSERDES_COM_LOCK_CMP2_MODE0 */
453 0x098 0x15 0x00 /* QSERDES_COM_LOCK_CMP1_MODE0 */
454 0x090 0x04 0x00 /* QSERDES_COM_LOCK_CMP_EN */
455 0x154 0x00 0x00 /* QSERDES_COM_CORE_CLK_EN */
456 0x094 0x00 0x00 /* QSERDES_COM_LOCK_CMP_CFG */
457 0x0f0 0x00 0x00 /* QSERDES_COM_VCO_TUNE_MAP */
458 0x040 0x0a 0x00 /* QSERDES_COM_SYSCLK_BUF_ENABLE */
459 0x0d0 0x80 0x00 /* QSERDES_COM_INTEGLOOP_INITVAL */
460 0x010 0x01 0x00 /* QSERDES_COM_SSC_EN_CENTER */
461 0x01c 0x31 0x00 /* QSERDES_COM_SSC_PER1 */
462 0x020 0x01 0x00 /* QSERDES_COM_SSC_PER2 */
463 0x014 0x00 0x00 /* QSERDES_COM_SSC_ADJ_PER1 */
464 0x018 0x00 0x00 /* QSERDES_COM_SSC_ADJ_PER2 */
465 0x024 0x85 0x00 /* QSERDES_COM_SSC_STEP_SIZE1 */
466 0x028 0x07 0x00 /* QSERDES_COM_SSC_STEP_SIZE2 */
467 0x4c0 0x0c 0x00 /* QSERDES_RX_VGA_CAL_CNTRL2 */
468 0x564 0x50 0x00 /* QSERDES_RX_RX_MODE_00 */
469 0x430 0x0b 0x00 /* QSERDES_RX_UCDR_FASTLOCK_FO_GAIN */
470 0x4d4 0x0e 0x00 /* QSERDES_RX_RX_EQU_ADAPTOR_CNTRL2 */
471 0x4d8 0x4e 0x00 /* QSERDES_RX_RX_EQU_ADAPTOR_CNTRL3 */
472 0x4dc 0x18 0x00 /* QSERDES_RX_RX_EQU_ADAPTOR_CNTRL4 */
473 0x4f8 0x77 0x00 /* RX_RX_EQ_OFFSET_ADAPTOR_CNTRL1 */
474 0x4fc 0x80 0x00 /* RX_RX_OFFSET_ADAPTOR_CNTRL2 */
475 0x504 0x03 0x00 /* QSERDES_RX_SIGDET_CNTRL */
476 0x50c 0x1c 0x00 /* QSERDES_RX_SIGDET_DEGLITCH_CNTRL */
477 0x434 0x75 0x00 /* RX_UCDR_SO_SATURATION_AND_ENABLE */
478 0x444 0x80 0x00 /* QSERDES_RX_UCDR_PI_CONTROLS */
479 0x408 0x0a 0x00 /* QSERDES_RX_UCDR_FO_GAIN */
480 0x40c 0x06 0x00 /* QSERDES_RX_UCDR_SO_GAIN */
481 0x500 0x00 0x00 /* QSERDES_RX_SIGDET_ENABLES */
482 0x260 0x10 0x00 /* QSERDES_TX_HIGHZ_DRVR_EN */
483 0x2a4 0x12 0x00 /* QSERDES_TX_RCV_DETECT_LVL_2 */
484 0x28c 0xc6 0x00 /* QSERDES_TX_LANE_MODE_1 */
485 0x248 0x09 0x00 /* TX_RES_CODE_LANE_OFFSET_RX */
486 0x244 0x0d 0x00 /* TX_RES_CODE_LANE_OFFSET_TX */
487 0x8c8 0x83 0x00 /* USB3_UNI_PCS_FLL_CNTRL2 */
488 0x8cc 0x09 0x00 /* USB3_UNI_PCS_FLL_CNT_VAL_L */
489 0x8d0 0xa2 0x00 /* USB3_UNI_PCS_FLL_CNT_VAL_H_TOL */
490 0x8d4 0x40 0x00 /* USB3_UNI_PCS_FLL_MAN_CODE */
491 0x8c4 0x02 0x00 /* USB3_UNI_PCS_FLL_CNTRL1 */
492 0x864 0x1b 0x00 /* USB3_UNI_PCS_POWER_STATE_CONFIG2 */
493 0x80c 0x9f 0x00 /* USB3_UNI_PCS_TXMGN_V0 */
494 0x810 0x9f 0x00 /* USB3_UNI_PCS_TXMGN_V1 */
495 0x814 0xb5 0x00 /* USB3_UNI_PCS_TXMGN_V2 */
496 0x818 0x4c 0x00 /* USB3_UNI_PCS_TXMGN_V3 */
497 0x81c 0x64 0x00 /* USB3_UNI_PCS_TXMGN_V4 */
498 0x820 0x6a 0x00 /* USB3_UNI_PCS_TXMGN_LS */
499 0x824 0x15 0x00 /* USB3_UNI_PCS_TXDEEMPH_M6DB_V0 */
500 0x828 0x0d 0x00 /* USB3_UNI_PCS_TXDEEMPH_M3P5DB_V0 */
501 0x82c 0x15 0x00 /* USB3_UNI_PCS_TXDEEMPH_M6DB_V1 */
502 0x830 0x0d 0x00 /* USB3_UNI_PCS_TXDEEMPH_M3P5DB_V1 */
503 0x834 0x15 0x00 /* USB3_UNI_PCS_TXDEEMPH_M6DB_V2 */
504 0x838 0x0d 0x00 /* USB3_UNI_PCS_TXDEEMPH_M3P5DB_V2 */
505 0x83c 0x15 0x00 /* USB3_UNI_PCS_TXDEEMPH_M6DB_V3 */
506 0x840 0x0d 0x00 /* USB3_UNI_PCS_TXDEEMPH_M3P5DB_V3 */
507 0x844 0x15 0x00 /* USB3_UNI_PCS_TXDEEMPH_M6DB_V4 */
508 0x848 0x0d 0x00 /* USB3_UNI_PCS_TXDEEMPH_M3P5DB_V4 */
509 0x84c 0x15 0x00 /* USB3_UNI_PCS_TXDEEMPH_M6DB_LS */
510 0x850 0x0d 0x00 /* USB3_UNI_PCS_TXDEEMPH_M3P5DB_LS */
511 0x85c 0x02 0x00 /* USB3_UNI_PCS_RATE_SLEW_CNTRL */
512 0x8a0 0x04 0x00 /* PCS_PWRUP_RESET_DLY_TIME_AUXCLK */
513 0x88c 0x44 0x00 /* USB3_UNI_PCS_TSYNC_RSYNC_TIME */
514 0x880 0xd1 0x00 /* USB3_UNI_PCS_LOCK_DETECT_CONFIG1 */
515 0x884 0x1f 0x00 /* USB3_UNI_PCS_LOCK_DETECT_CONFIG2 */
516 0x888 0x47 0x00 /* USB3_UNI_PCS_LOCK_DETECT_CONFIG3 */
517 0x870 0xe7 0x00 /* USB3_UNI_PCS_RCVR_DTCT_DLY_P1U2_L */
518 0x874 0x03 0x00 /* USB3_UNI_PCS_RCVR_DTCT_DLY_P1U2_H */
519 0x878 0x40 0x00 /* USB3_UNI_PCS_RCVR_DTCT_DLY_U3_L */
520 0x87c 0x00 0x00 /* USB3_UNI_PCS_RCVR_DTCT_DLY_U3_H */
521 0x9d8 0xba 0x00 /* USB3_UNI_PCS_RX_SIGDET_LVL */
522 0x8b8 0x75 0x00 /* RXEQTRAINING_WAIT_TIME */
523 0x8b0 0x86 0x00 /* PCS_LFPS_TX_ECSTART_EQTLOCK */
524 0x8bc 0x13 0x00 /* PCS_RXEQTRAINING_RUN_TIME */
525 0xa0c 0x21 0x00 /* USB3_UNI_PCS_REFGEN_REQ_CONFIG1 */
526 0xa10 0x60 0x00 /* USB3_UNI_PCS_REFGEN_REQ_CONFIG2 */
527 0xffffffff 0xffffffff 0x00>;
528
529 qcom,qmp-phy-reg-offset =
530 <0x974 /* USB3_UNI_PCS_PCS_STATUS */
531 0x8d8 /* USB3_UNI_PCS_AUTONOMOUS_MODE_CTRL */
532 0x8dc /* USB3_UNI_PCS_LFPS_RXTERM_IRQ_CLEAR */
533 0x804 /* USB3_UNI_PCS_POWER_DOWN_CONTROL */
534 0x800 /* USB3_UNI_PCS_SW_RESET */
535 0x808>; /* USB3_UNI_PCS_START_CONTROL */
536
537 clocks = <&clock_gcc GCC_USB3_SEC_PHY_AUX_CLK>,
538 <&clock_gcc GCC_USB3_SEC_PHY_PIPE_CLK>,
539 <&clock_rpmh RPMH_CXO_CLK>,
Mayank Rana43378fa2017-04-19 20:23:33 -0700540 <&clock_gcc GCC_USB3_SEC_CLKREF_CLK>,
541 <&clock_gcc GCC_USB_PHY_CFG_AHB2PHY_CLK>;
Mayank Rana2f596692017-03-13 17:35:09 -0700542
543 clock-names = "aux_clk", "pipe_clk", "ref_clk_src",
Mayank Rana43378fa2017-04-19 20:23:33 -0700544 "ref_clk", "cfg_ahb_clk";
Mayank Rana2f596692017-03-13 17:35:09 -0700545
546 resets = <&clock_gcc GCC_USB3_PHY_SEC_BCR>,
547 <&clock_gcc GCC_USB3PHY_PHY_SEC_BCR>;
548 reset-names = "phy_reset", "phy_phy_reset";
549 status = "disabled";
550 };
Mayank Rana0caa5e72016-08-09 14:37:43 -0700551};