blob: 272dfef254531fb954b6dcb68d31cde15d31a263 [file] [log] [blame]
Luis R. Rodriguezd15dd3e2009-08-12 09:56:59 -07001/*
2 * Copyright (c) 2008-2009 Atheros Communications Inc.
3 *
4 * Permission to use, copy, modify, and/or distribute this software for any
5 * purpose with or without fee is hereby granted, provided that the above
6 * copyright notice and this permission notice appear in all copies.
7 *
8 * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL WARRANTIES
9 * WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED WARRANTIES OF
10 * MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR
11 * ANY SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL DAMAGES OR ANY DAMAGES
12 * WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR PROFITS, WHETHER IN AN
13 * ACTION OF CONTRACT, NEGLIGENCE OR OTHER TORTIOUS ACTION, ARISING OUT OF
14 * OR IN CONNECTION WITH THE USE OR PERFORMANCE OF THIS SOFTWARE.
15 */
16
17#ifndef ATH_H
18#define ATH_H
19
20#include <linux/skbuff.h>
Luis R. Rodriguezbcd8f542009-09-09 22:43:17 -070021#include <linux/if_ether.h>
Felix Fietkaub5bfc562010-10-08 22:13:53 +020022#include <linux/spinlock.h>
Luis R. Rodriguezb002a4a2009-09-13 00:03:27 -070023#include <net/mac80211.h>
Luis R. Rodriguezd15dd3e2009-08-12 09:56:59 -070024
Luis R. Rodriguez7e86c102009-11-04 17:21:01 -080025/*
26 * The key cache is used for h/w cipher state and also for
27 * tracking station state such as the current tx antenna.
28 * We also setup a mapping table between key cache slot indices
29 * and station state to short-circuit node lookups on rx.
30 * Different parts have different size key caches. We handle
31 * up to ATH_KEYMAX entries (could dynamically allocate state).
32 */
33#define ATH_KEYMAX 128 /* max key cache size we handle */
34
Luis R. Rodriguez17753742009-09-09 22:19:26 -070035static const u8 ath_bcast_mac[ETH_ALEN] = {0xff, 0xff, 0xff, 0xff, 0xff, 0xff};
36
Luis R. Rodriguez3d536ac2009-11-03 17:07:04 -080037struct ath_ani {
38 bool caldone;
Luis R. Rodriguez3d536ac2009-11-03 17:07:04 -080039 unsigned int longcal_timer;
40 unsigned int shortcal_timer;
41 unsigned int resetcal_timer;
42 unsigned int checkani_timer;
43 struct timer_list timer;
44};
45
Felix Fietkaub5bfc562010-10-08 22:13:53 +020046struct ath_cycle_counters {
47 u32 cycles;
48 u32 rx_busy;
49 u32 rx_frame;
50 u32 tx_frame;
51};
52
Luis R. Rodriguez211f5852009-10-06 21:19:07 -040053enum ath_device_state {
54 ATH_HW_UNAVAILABLE,
55 ATH_HW_INITIALIZED,
56};
57
Sujith497ad9a2010-04-01 10:28:20 +053058enum ath_bus_type {
59 ATH_PCI,
60 ATH_AHB,
61 ATH_USB,
62};
63
Luis R. Rodriguez608b88c2009-08-17 18:07:23 -070064struct reg_dmn_pair_mapping {
65 u16 regDmnEnum;
66 u16 reg_5ghz_ctl;
67 u16 reg_2ghz_ctl;
68};
69
70struct ath_regulatory {
71 char alpha2[2];
72 u16 country_code;
73 u16 max_power_level;
74 u32 tp_scale;
75 u16 current_rd;
76 u16 current_rd_ext;
77 int16_t power_limit;
78 struct reg_dmn_pair_mapping *regpair;
79};
80
Bruno Randolf34a13052010-09-08 16:04:33 +090081enum ath_crypt_caps {
Bruno Randolfce2220d2010-09-17 11:36:25 +090082 ATH_CRYPT_CAP_CIPHER_AESCCM = BIT(0),
83 ATH_CRYPT_CAP_MIC_COMBINED = BIT(1),
Bruno Randolf34a13052010-09-08 16:04:33 +090084};
85
Bruno Randolf1bba5b72010-09-08 16:04:38 +090086struct ath_keyval {
87 u8 kv_type;
88 u8 kv_pad;
89 u16 kv_len;
90 u8 kv_val[16]; /* TK */
91 u8 kv_mic[8]; /* Michael MIC key */
92 u8 kv_txmic[8]; /* Michael MIC TX key (used only if the hardware
93 * supports both MIC keys in the same key cache entry;
94 * in that case, kv_mic is the RX key) */
95};
96
97enum ath_cipher {
98 ATH_CIPHER_WEP = 0,
99 ATH_CIPHER_AES_OCB = 1,
100 ATH_CIPHER_AES_CCM = 2,
101 ATH_CIPHER_CKIP = 3,
102 ATH_CIPHER_TKIP = 4,
103 ATH_CIPHER_CLR = 5,
104 ATH_CIPHER_MIC = 127
105};
106
Rajkumar Manoharanbedbbb92010-11-19 16:53:19 +0530107enum ath_drv_info {
108 AR7010_DEVICE = BIT(0),
109 AR9287_DEVICE = BIT(1),
110};
111
Sujith50f56312010-04-16 11:53:50 +0530112/**
113 * struct ath_ops - Register read/write operations
114 *
115 * @read: Register read
116 * @write: Register write
117 * @enable_write_buffer: Enable multiple register writes
Felix Fietkau435c1612010-10-05 12:03:42 +0200118 * @write_flush: flush buffered register writes and disable buffering
Sujith50f56312010-04-16 11:53:50 +0530119 */
Luis R. Rodriguez9e4bffd2009-09-10 16:11:21 -0700120struct ath_ops {
121 unsigned int (*read)(void *, u32 reg_offset);
Sujith50f56312010-04-16 11:53:50 +0530122 void (*write)(void *, u32 val, u32 reg_offset);
123 void (*enable_write_buffer)(void *);
Sujith50f56312010-04-16 11:53:50 +0530124 void (*write_flush) (void *);
Luis R. Rodriguez9e4bffd2009-09-10 16:11:21 -0700125};
126
Luis R. Rodriguez5bb12792009-09-14 00:55:09 -0700127struct ath_common;
128
129struct ath_bus_ops {
Sujith497ad9a2010-04-01 10:28:20 +0530130 enum ath_bus_type ath_bus_type;
131 void (*read_cachesize)(struct ath_common *common, int *csz);
132 bool (*eeprom_read)(struct ath_common *common, u32 off, u16 *data);
133 void (*bt_coex_prep)(struct ath_common *common);
Vasanthakumar Thiagarajan8060e162010-12-06 04:27:42 -0800134 void (*extn_synch_en)(struct ath_common *common);
Luis R. Rodriguez5bb12792009-09-14 00:55:09 -0700135};
136
Luis R. Rodriguezd15dd3e2009-08-12 09:56:59 -0700137struct ath_common {
Luis R. Rodriguez13b81552009-09-10 17:52:45 -0700138 void *ah;
Luis R. Rodriguezbc974f42009-09-28 02:54:40 -0400139 void *priv;
Luis R. Rodriguezb002a4a2009-09-13 00:03:27 -0700140 struct ieee80211_hw *hw;
Luis R. Rodriguezc46917b2009-09-13 02:42:02 -0700141 int debug_mask;
Luis R. Rodriguez211f5852009-10-06 21:19:07 -0400142 enum ath_device_state state;
Luis R. Rodriguezc46917b2009-09-13 02:42:02 -0700143
Luis R. Rodriguez3d536ac2009-11-03 17:07:04 -0800144 struct ath_ani ani;
145
Luis R. Rodriguezd15dd3e2009-08-12 09:56:59 -0700146 u16 cachelsz;
Luis R. Rodriguez15107182009-09-10 09:22:37 -0700147 u16 curaid;
148 u8 macaddr[ETH_ALEN];
149 u8 curbssid[ETH_ALEN];
150 u8 bssidmask[ETH_ALEN];
Luis R. Rodriguezc46917b2009-09-13 02:42:02 -0700151
Luis R. Rodriguez43c27612009-09-13 21:07:07 -0700152 u8 tx_chainmask;
153 u8 rx_chainmask;
154
Luis R. Rodriguezcc861f72009-11-04 09:11:34 -0800155 u32 rx_bufsize;
Rajkumar Manoharanbedbbb92010-11-19 16:53:19 +0530156 u32 driver_info;
Luis R. Rodriguezcc861f72009-11-04 09:11:34 -0800157
Luis R. Rodriguez7e86c102009-11-04 17:21:01 -0800158 u32 keymax;
159 DECLARE_BITMAP(keymap, ATH_KEYMAX);
Felix Fietkau56363dd2010-08-28 18:21:21 +0200160 DECLARE_BITMAP(tkip_keymap, ATH_KEYMAX);
Bruno Randolf34a13052010-09-08 16:04:33 +0900161 enum ath_crypt_caps crypt_caps;
Luis R. Rodriguez7e86c102009-11-04 17:21:01 -0800162
Felix Fietkaudfdac8a2010-10-08 22:13:51 +0200163 unsigned int clockrate;
164
Felix Fietkaub5bfc562010-10-08 22:13:53 +0200165 spinlock_t cc_lock;
166 struct ath_cycle_counters cc_ani;
167 struct ath_cycle_counters cc_survey;
168
Luis R. Rodriguez608b88c2009-08-17 18:07:23 -0700169 struct ath_regulatory regulatory;
Luis R. Rodriguez9adca122009-09-10 18:04:47 -0700170 const struct ath_ops *ops;
Luis R. Rodriguez5bb12792009-09-14 00:55:09 -0700171 const struct ath_bus_ops *bus_ops;
Vasanthakumar Thiagarajan8f5dcb12010-11-26 06:10:06 -0800172
173 bool btcoex_enabled;
Luis R. Rodriguezd15dd3e2009-08-12 09:56:59 -0700174};
175
176struct sk_buff *ath_rxbuf_alloc(struct ath_common *common,
177 u32 len,
178 gfp_t gfp_mask);
179
Luis R. Rodriguez13b81552009-09-10 17:52:45 -0700180void ath_hw_setbssidmask(struct ath_common *common);
Bruno Randolf1bba5b72010-09-08 16:04:38 +0900181void ath_key_delete(struct ath_common *common, struct ieee80211_key_conf *key);
182int ath_key_config(struct ath_common *common,
183 struct ieee80211_vif *vif,
184 struct ieee80211_sta *sta,
185 struct ieee80211_key_conf *key);
186bool ath_hw_keyreset(struct ath_common *common, u16 entry);
Felix Fietkaub5bfc562010-10-08 22:13:53 +0200187void ath_hw_cycle_counters_update(struct ath_common *common);
188int32_t ath_hw_get_listen_time(struct ath_common *common);
Luis R. Rodriguez13b81552009-09-10 17:52:45 -0700189
Joe Perches21a99f92010-12-02 19:12:35 -0800190extern __attribute__ ((format (printf, 3, 4))) int
191ath_printk(const char *level, struct ath_common *common, const char *fmt, ...);
192
193#define ath_emerg(common, fmt, ...) \
194 ath_printk(KERN_EMERG, common, fmt, ##__VA_ARGS__)
195#define ath_alert(common, fmt, ...) \
196 ath_printk(KERN_ALERT, common, fmt, ##__VA_ARGS__)
197#define ath_crit(common, fmt, ...) \
198 ath_printk(KERN_CRIT, common, fmt, ##__VA_ARGS__)
199#define ath_err(common, fmt, ...) \
200 ath_printk(KERN_ERR, common, fmt, ##__VA_ARGS__)
201#define ath_warn(common, fmt, ...) \
202 ath_printk(KERN_WARNING, common, fmt, ##__VA_ARGS__)
203#define ath_notice(common, fmt, ...) \
204 ath_printk(KERN_NOTICE, common, fmt, ##__VA_ARGS__)
205#define ath_info(common, fmt, ...) \
206 ath_printk(KERN_INFO, common, fmt, ##__VA_ARGS__)
207
208/**
209 * enum ath_debug_level - atheros wireless debug level
210 *
211 * @ATH_DBG_RESET: reset processing
212 * @ATH_DBG_QUEUE: hardware queue management
213 * @ATH_DBG_EEPROM: eeprom processing
214 * @ATH_DBG_CALIBRATE: periodic calibration
215 * @ATH_DBG_INTERRUPT: interrupt processing
216 * @ATH_DBG_REGULATORY: regulatory processing
217 * @ATH_DBG_ANI: adaptive noise immunitive processing
218 * @ATH_DBG_XMIT: basic xmit operation
219 * @ATH_DBG_BEACON: beacon handling
220 * @ATH_DBG_CONFIG: configuration of the hardware
221 * @ATH_DBG_FATAL: fatal errors, this is the default, DBG_DEFAULT
222 * @ATH_DBG_PS: power save processing
223 * @ATH_DBG_HWTIMER: hardware timer handling
224 * @ATH_DBG_BTCOEX: bluetooth coexistance
225 * @ATH_DBG_BSTUCK: stuck beacons
226 * @ATH_DBG_ANY: enable all debugging
227 *
228 * The debug level is used to control the amount and type of debugging output
229 * we want to see. Each driver has its own method for enabling debugging and
230 * modifying debug level states -- but this is typically done through a
231 * module parameter 'debug' along with a respective 'debug' debugfs file
232 * entry.
233 */
234enum ATH_DEBUG {
235 ATH_DBG_RESET = 0x00000001,
236 ATH_DBG_QUEUE = 0x00000002,
237 ATH_DBG_EEPROM = 0x00000004,
238 ATH_DBG_CALIBRATE = 0x00000008,
239 ATH_DBG_INTERRUPT = 0x00000010,
240 ATH_DBG_REGULATORY = 0x00000020,
241 ATH_DBG_ANI = 0x00000040,
242 ATH_DBG_XMIT = 0x00000080,
243 ATH_DBG_BEACON = 0x00000100,
244 ATH_DBG_CONFIG = 0x00000200,
245 ATH_DBG_FATAL = 0x00000400,
246 ATH_DBG_PS = 0x00000800,
247 ATH_DBG_HWTIMER = 0x00001000,
248 ATH_DBG_BTCOEX = 0x00002000,
249 ATH_DBG_WMI = 0x00004000,
250 ATH_DBG_BSTUCK = 0x00008000,
251 ATH_DBG_ANY = 0xffffffff
252};
253
254#define ATH_DBG_DEFAULT (ATH_DBG_FATAL)
255
256#ifdef CONFIG_ATH_DEBUG
257
258#define ath_dbg(common, dbg_mask, fmt, ...) \
259({ \
260 int rtn; \
261 if ((common)->debug_mask & dbg_mask) \
262 rtn = ath_printk(KERN_DEBUG, common, fmt, \
263 ##__VA_ARGS__); \
264 else \
265 rtn = 0; \
266 \
267 rtn; \
268})
269#define ATH_DBG_WARN(foo, arg...) WARN(foo, arg)
Ben Greeard7fd1b502010-12-06 13:13:07 -0800270#define ATH_DBG_WARN_ON_ONCE(foo) WARN_ON_ONCE(foo)
Joe Perches21a99f92010-12-02 19:12:35 -0800271
272#else
273
274static inline __attribute__ ((format (printf, 3, 4))) int
275ath_dbg(struct ath_common *common, enum ATH_DEBUG dbg_mask,
276 const char *fmt, ...)
277{
278 return 0;
279}
280#define ATH_DBG_WARN(foo, arg...) do {} while (0)
Ben Greeard7fd1b502010-12-06 13:13:07 -0800281#define ATH_DBG_WARN_ON_ONCE(foo) do {} while (0)
Joe Perches21a99f92010-12-02 19:12:35 -0800282
283#endif /* CONFIG_ATH_DEBUG */
284
285/** Returns string describing opmode, or NULL if unknown mode. */
286#ifdef CONFIG_ATH_DEBUG
287const char *ath_opmode_to_string(enum nl80211_iftype opmode);
288#else
289static inline const char *ath_opmode_to_string(enum nl80211_iftype opmode)
290{
291 return "UNKNOWN";
292}
293#endif
294
Luis R. Rodriguezd15dd3e2009-08-12 09:56:59 -0700295#endif /* ATH_H */