blob: 0acac81f198b0b03c83b4f4f9ef86178fa84f821 [file] [log] [blame]
Avi Kivity6aa8b732006-12-10 02:21:36 -08001/*
2 * Kernel-based Virtual Machine driver for Linux
3 *
4 * This module enables machines with Intel VT-x extensions to run virtual
5 * machines without emulation or binary translation.
6 *
7 * Copyright (C) 2006 Qumranet, Inc.
Nicolas Kaiser9611c182010-10-06 14:23:22 +02008 * Copyright 2010 Red Hat, Inc. and/or its affiliates.
Avi Kivity6aa8b732006-12-10 02:21:36 -08009 *
10 * Authors:
11 * Avi Kivity <avi@qumranet.com>
12 * Yaniv Kamay <yaniv@qumranet.com>
13 *
14 * This work is licensed under the terms of the GNU GPL, version 2. See
15 * the COPYING file in the top-level directory.
16 *
17 */
18
Eddie Dong85f455f2007-07-06 12:20:49 +030019#include "irq.h"
Zhang Xiantao1d737c82007-12-14 09:35:10 +080020#include "mmu.h"
Avi Kivity00b27a32011-11-23 16:30:32 +020021#include "cpuid.h"
Avi Kivitye4956062007-06-28 14:15:57 -040022
Avi Kivityedf88412007-12-16 11:02:48 +020023#include <linux/kvm_host.h>
Avi Kivity6aa8b732006-12-10 02:21:36 -080024#include <linux/module.h>
Ahmed S. Darwish9d8f5492007-02-19 14:37:46 +020025#include <linux/kernel.h>
Avi Kivity6aa8b732006-12-10 02:21:36 -080026#include <linux/mm.h>
27#include <linux/highmem.h>
Alexey Dobriyane8edc6e2007-05-21 01:22:52 +040028#include <linux/sched.h>
Avi Kivityc7addb92007-09-16 18:58:32 +020029#include <linux/moduleparam.h>
Josh Triplette9bda3b2012-03-20 23:33:51 -070030#include <linux/mod_devicetable.h>
Marcelo Tosatti229456f2009-06-17 09:22:14 -030031#include <linux/ftrace_event.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090032#include <linux/slab.h>
Shane Wangcafd6652010-04-29 12:09:01 -040033#include <linux/tboot.h>
Jan Kiszkaf4124502014-03-07 20:03:13 +010034#include <linux/hrtimer.h>
Marcelo Tosatti5fdbf972008-06-27 14:58:02 -030035#include "kvm_cache_regs.h"
Avi Kivity35920a32008-07-03 14:50:12 +030036#include "x86.h"
Avi Kivitye4956062007-06-28 14:15:57 -040037
Avi Kivity6aa8b732006-12-10 02:21:36 -080038#include <asm/io.h>
Anthony Liguori3b3be0d2006-12-13 00:33:43 -080039#include <asm/desc.h>
Eduardo Habkost13673a92008-11-17 19:03:13 -020040#include <asm/vmx.h>
Eduardo Habkost6210e372008-11-17 19:03:16 -020041#include <asm/virtext.h>
Andi Kleena0861c02009-06-08 17:37:09 +080042#include <asm/mce.h>
Dexuan Cui2acf9232010-06-10 11:27:12 +080043#include <asm/i387.h>
44#include <asm/xcr.h>
Gleb Natapovd7cd9792011-10-05 14:01:23 +020045#include <asm/perf_event.h>
Paolo Bonzini81908bf2014-02-21 10:32:27 +010046#include <asm/debugreg.h>
Zhang Yanfei8f536b72012-12-06 23:43:34 +080047#include <asm/kexec.h>
Avi Kivity6aa8b732006-12-10 02:21:36 -080048
Marcelo Tosatti229456f2009-06-17 09:22:14 -030049#include "trace.h"
50
Avi Kivity4ecac3f2008-05-13 13:23:38 +030051#define __ex(x) __kvm_handle_fault_on_reboot(x)
Avi Kivity5e520e62011-05-15 10:13:12 -040052#define __ex_clear(x, reg) \
53 ____kvm_handle_fault_on_reboot(x, "xor " reg " , " reg)
Avi Kivity4ecac3f2008-05-13 13:23:38 +030054
Avi Kivity6aa8b732006-12-10 02:21:36 -080055MODULE_AUTHOR("Qumranet");
56MODULE_LICENSE("GPL");
57
Josh Triplette9bda3b2012-03-20 23:33:51 -070058static const struct x86_cpu_id vmx_cpu_id[] = {
59 X86_FEATURE_MATCH(X86_FEATURE_VMX),
60 {}
61};
62MODULE_DEVICE_TABLE(x86cpu, vmx_cpu_id);
63
Rusty Russell476bc002012-01-13 09:32:18 +103064static bool __read_mostly enable_vpid = 1;
Avi Kivity736caef2009-03-23 17:39:48 +020065module_param_named(vpid, enable_vpid, bool, 0444);
Sheng Yang2384d2b2008-01-17 15:14:33 +080066
Rusty Russell476bc002012-01-13 09:32:18 +103067static bool __read_mostly flexpriority_enabled = 1;
Avi Kivity736caef2009-03-23 17:39:48 +020068module_param_named(flexpriority, flexpriority_enabled, bool, S_IRUGO);
Avi Kivity4c9fc8e2008-03-24 18:15:14 +020069
Rusty Russell476bc002012-01-13 09:32:18 +103070static bool __read_mostly enable_ept = 1;
Avi Kivity736caef2009-03-23 17:39:48 +020071module_param_named(ept, enable_ept, bool, S_IRUGO);
Sheng Yangd56f5462008-04-25 10:13:16 +080072
Rusty Russell476bc002012-01-13 09:32:18 +103073static bool __read_mostly enable_unrestricted_guest = 1;
Nitin A Kamble3a624e22009-06-08 11:34:16 -070074module_param_named(unrestricted_guest,
75 enable_unrestricted_guest, bool, S_IRUGO);
76
Xudong Hao83c3a332012-05-28 19:33:35 +080077static bool __read_mostly enable_ept_ad_bits = 1;
78module_param_named(eptad, enable_ept_ad_bits, bool, S_IRUGO);
79
Avi Kivitya27685c2012-06-12 20:30:18 +030080static bool __read_mostly emulate_invalid_guest_state = true;
Avi Kivityc1f8bc02009-03-23 15:41:17 +020081module_param(emulate_invalid_guest_state, bool, S_IRUGO);
Mohammed Gamal04fa4d32008-08-17 16:39:48 +030082
Rusty Russell476bc002012-01-13 09:32:18 +103083static bool __read_mostly vmm_exclusive = 1;
Dongxiao Xub923e622010-05-11 18:29:45 +080084module_param(vmm_exclusive, bool, S_IRUGO);
85
Rusty Russell476bc002012-01-13 09:32:18 +103086static bool __read_mostly fasteoi = 1;
Kevin Tian58fbbf22011-08-30 13:56:17 +030087module_param(fasteoi, bool, S_IRUGO);
88
Yang Zhang5a717852013-04-11 19:25:16 +080089static bool __read_mostly enable_apicv = 1;
Yang Zhang01e439b2013-04-11 19:25:12 +080090module_param(enable_apicv, bool, S_IRUGO);
Yang Zhang83d4c282013-01-25 10:18:49 +080091
Abel Gordonabc4fc52013-04-18 14:35:25 +030092static bool __read_mostly enable_shadow_vmcs = 1;
93module_param_named(enable_shadow_vmcs, enable_shadow_vmcs, bool, S_IRUGO);
Nadav Har'El801d3422011-05-25 23:02:23 +030094/*
95 * If nested=1, nested virtualization is supported, i.e., guests may use
96 * VMX and be a hypervisor for its own guests. If nested=0, guests may not
97 * use VMX instructions.
98 */
Rusty Russell476bc002012-01-13 09:32:18 +103099static bool __read_mostly nested = 0;
Nadav Har'El801d3422011-05-25 23:02:23 +0300100module_param(nested, bool, S_IRUGO);
101
Gleb Natapov50378782013-02-04 16:00:28 +0200102#define KVM_GUEST_CR0_MASK (X86_CR0_NW | X86_CR0_CD)
103#define KVM_VM_CR0_ALWAYS_ON_UNRESTRICTED_GUEST (X86_CR0_WP | X86_CR0_NE)
Avi Kivitycdc0e242009-12-06 17:21:14 +0200104#define KVM_VM_CR0_ALWAYS_ON \
105 (KVM_VM_CR0_ALWAYS_ON_UNRESTRICTED_GUEST | X86_CR0_PG | X86_CR0_PE)
Avi Kivity4c386092009-12-07 12:26:18 +0200106#define KVM_CR4_GUEST_OWNED_BITS \
107 (X86_CR4_PVI | X86_CR4_DE | X86_CR4_PCE | X86_CR4_OSFXSR \
108 | X86_CR4_OSXMMEXCPT)
109
Avi Kivitycdc0e242009-12-06 17:21:14 +0200110#define KVM_PMODE_VM_CR4_ALWAYS_ON (X86_CR4_PAE | X86_CR4_VMXE)
111#define KVM_RMODE_VM_CR4_ALWAYS_ON (X86_CR4_VME | X86_CR4_PAE | X86_CR4_VMXE)
112
Avi Kivity78ac8b42010-04-08 18:19:35 +0300113#define RMODE_GUEST_OWNED_EFLAGS_BITS (~(X86_EFLAGS_IOPL | X86_EFLAGS_VM))
114
Jan Kiszkaf4124502014-03-07 20:03:13 +0100115#define VMX_MISC_EMULATED_PREEMPTION_TIMER_RATE 5
116
Zhai, Edwin4b8d54f2009-10-09 18:03:20 +0800117/*
118 * These 2 parameters are used to config the controls for Pause-Loop Exiting:
119 * ple_gap: upper bound on the amount of time between two successive
120 * executions of PAUSE in a loop. Also indicate if ple enabled.
Rik van Riel00c25bc2011-01-04 09:51:33 -0500121 * According to test, this time is usually smaller than 128 cycles.
Zhai, Edwin4b8d54f2009-10-09 18:03:20 +0800122 * ple_window: upper bound on the amount of time a guest is allowed to execute
123 * in a PAUSE loop. Tests indicate that most spinlocks are held for
124 * less than 2^12 cycles
125 * Time is measured based on a counter that runs at the same rate as the TSC,
126 * refer SDM volume 3b section 21.6.13 & 22.1.3.
127 */
Radim Krčmářb4a2d312014-08-21 18:08:08 +0200128#define KVM_VMX_DEFAULT_PLE_GAP 128
129#define KVM_VMX_DEFAULT_PLE_WINDOW 4096
130#define KVM_VMX_DEFAULT_PLE_WINDOW_GROW 2
131#define KVM_VMX_DEFAULT_PLE_WINDOW_SHRINK 0
132#define KVM_VMX_DEFAULT_PLE_WINDOW_MAX \
133 INT_MAX / KVM_VMX_DEFAULT_PLE_WINDOW_GROW
134
Zhai, Edwin4b8d54f2009-10-09 18:03:20 +0800135static int ple_gap = KVM_VMX_DEFAULT_PLE_GAP;
136module_param(ple_gap, int, S_IRUGO);
137
138static int ple_window = KVM_VMX_DEFAULT_PLE_WINDOW;
139module_param(ple_window, int, S_IRUGO);
140
Radim Krčmářb4a2d312014-08-21 18:08:08 +0200141/* Default doubles per-vcpu window every exit. */
142static int ple_window_grow = KVM_VMX_DEFAULT_PLE_WINDOW_GROW;
143module_param(ple_window_grow, int, S_IRUGO);
144
145/* Default resets per-vcpu window every exit to ple_window. */
146static int ple_window_shrink = KVM_VMX_DEFAULT_PLE_WINDOW_SHRINK;
147module_param(ple_window_shrink, int, S_IRUGO);
148
149/* Default is to compute the maximum so we can never overflow. */
150static int ple_window_actual_max = KVM_VMX_DEFAULT_PLE_WINDOW_MAX;
151static int ple_window_max = KVM_VMX_DEFAULT_PLE_WINDOW_MAX;
152module_param(ple_window_max, int, S_IRUGO);
153
Avi Kivity83287ea422012-09-16 15:10:57 +0300154extern const ulong vmx_return;
155
Gleb Natapov8bf00a52011-10-05 14:01:22 +0200156#define NR_AUTOLOAD_MSRS 8
Nadav Har'Elff2f6fe2011-05-25 23:05:27 +0300157#define VMCS02_POOL_SIZE 1
Avi Kivity61d2ef22010-04-28 16:40:38 +0300158
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -0400159struct vmcs {
160 u32 revision_id;
161 u32 abort;
162 char data[0];
163};
164
Nadav Har'Eld462b812011-05-24 15:26:10 +0300165/*
166 * Track a VMCS that may be loaded on a certain CPU. If it is (cpu!=-1), also
167 * remember whether it was VMLAUNCHed, and maintain a linked list of all VMCSs
168 * loaded on this CPU (so we can clear them if the CPU goes down).
169 */
170struct loaded_vmcs {
171 struct vmcs *vmcs;
172 int cpu;
173 int launched;
174 struct list_head loaded_vmcss_on_cpu_link;
175};
176
Avi Kivity26bb0982009-09-07 11:14:12 +0300177struct shared_msr_entry {
178 unsigned index;
179 u64 data;
Avi Kivityd5696722009-12-02 12:28:47 +0200180 u64 mask;
Avi Kivity26bb0982009-09-07 11:14:12 +0300181};
182
Nadav Har'Elec378ae2011-05-25 23:02:54 +0300183/*
Nadav Har'Ela9d30f32011-05-25 23:03:55 +0300184 * struct vmcs12 describes the state that our guest hypervisor (L1) keeps for a
185 * single nested guest (L2), hence the name vmcs12. Any VMX implementation has
186 * a VMCS structure, and vmcs12 is our emulated VMX's VMCS. This structure is
187 * stored in guest memory specified by VMPTRLD, but is opaque to the guest,
188 * which must access it using VMREAD/VMWRITE/VMCLEAR instructions.
189 * More than one of these structures may exist, if L1 runs multiple L2 guests.
190 * nested_vmx_run() will use the data here to build a vmcs02: a VMCS for the
191 * underlying hardware which will be used to run L2.
192 * This structure is packed to ensure that its layout is identical across
193 * machines (necessary for live migration).
194 * If there are changes in this struct, VMCS12_REVISION must be changed.
195 */
Nadav Har'El22bd0352011-05-25 23:05:57 +0300196typedef u64 natural_width;
Nadav Har'Ela9d30f32011-05-25 23:03:55 +0300197struct __packed vmcs12 {
198 /* According to the Intel spec, a VMCS region must start with the
199 * following two fields. Then follow implementation-specific data.
200 */
201 u32 revision_id;
202 u32 abort;
Nadav Har'El22bd0352011-05-25 23:05:57 +0300203
Nadav Har'El27d6c862011-05-25 23:06:59 +0300204 u32 launch_state; /* set to 0 by VMCLEAR, to 1 by VMLAUNCH */
205 u32 padding[7]; /* room for future expansion */
206
Nadav Har'El22bd0352011-05-25 23:05:57 +0300207 u64 io_bitmap_a;
208 u64 io_bitmap_b;
209 u64 msr_bitmap;
210 u64 vm_exit_msr_store_addr;
211 u64 vm_exit_msr_load_addr;
212 u64 vm_entry_msr_load_addr;
213 u64 tsc_offset;
214 u64 virtual_apic_page_addr;
215 u64 apic_access_addr;
216 u64 ept_pointer;
217 u64 guest_physical_address;
218 u64 vmcs_link_pointer;
219 u64 guest_ia32_debugctl;
220 u64 guest_ia32_pat;
221 u64 guest_ia32_efer;
222 u64 guest_ia32_perf_global_ctrl;
223 u64 guest_pdptr0;
224 u64 guest_pdptr1;
225 u64 guest_pdptr2;
226 u64 guest_pdptr3;
Paolo Bonzini36be0b92014-02-24 12:30:04 +0100227 u64 guest_bndcfgs;
Nadav Har'El22bd0352011-05-25 23:05:57 +0300228 u64 host_ia32_pat;
229 u64 host_ia32_efer;
230 u64 host_ia32_perf_global_ctrl;
231 u64 padding64[8]; /* room for future expansion */
232 /*
233 * To allow migration of L1 (complete with its L2 guests) between
234 * machines of different natural widths (32 or 64 bit), we cannot have
235 * unsigned long fields with no explict size. We use u64 (aliased
236 * natural_width) instead. Luckily, x86 is little-endian.
237 */
238 natural_width cr0_guest_host_mask;
239 natural_width cr4_guest_host_mask;
240 natural_width cr0_read_shadow;
241 natural_width cr4_read_shadow;
242 natural_width cr3_target_value0;
243 natural_width cr3_target_value1;
244 natural_width cr3_target_value2;
245 natural_width cr3_target_value3;
246 natural_width exit_qualification;
247 natural_width guest_linear_address;
248 natural_width guest_cr0;
249 natural_width guest_cr3;
250 natural_width guest_cr4;
251 natural_width guest_es_base;
252 natural_width guest_cs_base;
253 natural_width guest_ss_base;
254 natural_width guest_ds_base;
255 natural_width guest_fs_base;
256 natural_width guest_gs_base;
257 natural_width guest_ldtr_base;
258 natural_width guest_tr_base;
259 natural_width guest_gdtr_base;
260 natural_width guest_idtr_base;
261 natural_width guest_dr7;
262 natural_width guest_rsp;
263 natural_width guest_rip;
264 natural_width guest_rflags;
265 natural_width guest_pending_dbg_exceptions;
266 natural_width guest_sysenter_esp;
267 natural_width guest_sysenter_eip;
268 natural_width host_cr0;
269 natural_width host_cr3;
270 natural_width host_cr4;
271 natural_width host_fs_base;
272 natural_width host_gs_base;
273 natural_width host_tr_base;
274 natural_width host_gdtr_base;
275 natural_width host_idtr_base;
276 natural_width host_ia32_sysenter_esp;
277 natural_width host_ia32_sysenter_eip;
278 natural_width host_rsp;
279 natural_width host_rip;
280 natural_width paddingl[8]; /* room for future expansion */
281 u32 pin_based_vm_exec_control;
282 u32 cpu_based_vm_exec_control;
283 u32 exception_bitmap;
284 u32 page_fault_error_code_mask;
285 u32 page_fault_error_code_match;
286 u32 cr3_target_count;
287 u32 vm_exit_controls;
288 u32 vm_exit_msr_store_count;
289 u32 vm_exit_msr_load_count;
290 u32 vm_entry_controls;
291 u32 vm_entry_msr_load_count;
292 u32 vm_entry_intr_info_field;
293 u32 vm_entry_exception_error_code;
294 u32 vm_entry_instruction_len;
295 u32 tpr_threshold;
296 u32 secondary_vm_exec_control;
297 u32 vm_instruction_error;
298 u32 vm_exit_reason;
299 u32 vm_exit_intr_info;
300 u32 vm_exit_intr_error_code;
301 u32 idt_vectoring_info_field;
302 u32 idt_vectoring_error_code;
303 u32 vm_exit_instruction_len;
304 u32 vmx_instruction_info;
305 u32 guest_es_limit;
306 u32 guest_cs_limit;
307 u32 guest_ss_limit;
308 u32 guest_ds_limit;
309 u32 guest_fs_limit;
310 u32 guest_gs_limit;
311 u32 guest_ldtr_limit;
312 u32 guest_tr_limit;
313 u32 guest_gdtr_limit;
314 u32 guest_idtr_limit;
315 u32 guest_es_ar_bytes;
316 u32 guest_cs_ar_bytes;
317 u32 guest_ss_ar_bytes;
318 u32 guest_ds_ar_bytes;
319 u32 guest_fs_ar_bytes;
320 u32 guest_gs_ar_bytes;
321 u32 guest_ldtr_ar_bytes;
322 u32 guest_tr_ar_bytes;
323 u32 guest_interruptibility_info;
324 u32 guest_activity_state;
325 u32 guest_sysenter_cs;
326 u32 host_ia32_sysenter_cs;
Jan Kiszka0238ea92013-03-13 11:31:24 +0100327 u32 vmx_preemption_timer_value;
328 u32 padding32[7]; /* room for future expansion */
Nadav Har'El22bd0352011-05-25 23:05:57 +0300329 u16 virtual_processor_id;
330 u16 guest_es_selector;
331 u16 guest_cs_selector;
332 u16 guest_ss_selector;
333 u16 guest_ds_selector;
334 u16 guest_fs_selector;
335 u16 guest_gs_selector;
336 u16 guest_ldtr_selector;
337 u16 guest_tr_selector;
338 u16 host_es_selector;
339 u16 host_cs_selector;
340 u16 host_ss_selector;
341 u16 host_ds_selector;
342 u16 host_fs_selector;
343 u16 host_gs_selector;
344 u16 host_tr_selector;
Nadav Har'Ela9d30f32011-05-25 23:03:55 +0300345};
346
347/*
348 * VMCS12_REVISION is an arbitrary id that should be changed if the content or
349 * layout of struct vmcs12 is changed. MSR_IA32_VMX_BASIC returns this id, and
350 * VMPTRLD verifies that the VMCS region that L1 is loading contains this id.
351 */
352#define VMCS12_REVISION 0x11e57ed0
353
354/*
355 * VMCS12_SIZE is the number of bytes L1 should allocate for the VMXON region
356 * and any VMCS region. Although only sizeof(struct vmcs12) are used by the
357 * current implementation, 4K are reserved to avoid future complications.
358 */
359#define VMCS12_SIZE 0x1000
360
Nadav Har'Elff2f6fe2011-05-25 23:05:27 +0300361/* Used to remember the last vmcs02 used for some recently used vmcs12s */
362struct vmcs02_list {
363 struct list_head list;
364 gpa_t vmptr;
365 struct loaded_vmcs vmcs02;
366};
367
Nadav Har'Ela9d30f32011-05-25 23:03:55 +0300368/*
Nadav Har'Elec378ae2011-05-25 23:02:54 +0300369 * The nested_vmx structure is part of vcpu_vmx, and holds information we need
370 * for correct emulation of VMX (i.e., nested VMX) on this vcpu.
371 */
372struct nested_vmx {
373 /* Has the level1 guest done vmxon? */
374 bool vmxon;
Bandan Das3573e222014-05-06 02:19:16 -0400375 gpa_t vmxon_ptr;
Nadav Har'Ela9d30f32011-05-25 23:03:55 +0300376
377 /* The guest-physical address of the current VMCS L1 keeps for L2 */
378 gpa_t current_vmptr;
379 /* The host-usable pointer to the above */
380 struct page *current_vmcs12_page;
381 struct vmcs12 *current_vmcs12;
Abel Gordon8de48832013-04-18 14:37:25 +0300382 struct vmcs *current_shadow_vmcs;
Abel Gordon012f83c2013-04-18 14:39:25 +0300383 /*
384 * Indicates if the shadow vmcs must be updated with the
385 * data hold by vmcs12
386 */
387 bool sync_shadow_vmcs;
Nadav Har'Elff2f6fe2011-05-25 23:05:27 +0300388
389 /* vmcs02_list cache of VMCSs recently used to run L2 guests */
390 struct list_head vmcs02_pool;
391 int vmcs02_num;
Nadav Har'Elfe3ef052011-05-25 23:10:02 +0300392 u64 vmcs01_tsc_offset;
Nadav Har'El644d7112011-05-25 23:12:35 +0300393 /* L2 must run next, and mustn't decide to exit to L1. */
394 bool nested_run_pending;
Nadav Har'Elfe3ef052011-05-25 23:10:02 +0300395 /*
396 * Guest pages referred to in vmcs02 with host-physical pointers, so
397 * we must keep them pinned while L2 runs.
398 */
399 struct page *apic_access_page;
Wanpeng Lia7c0b072014-08-21 19:46:50 +0800400 struct page *virtual_apic_page;
Nadav Har'Elb3897a42013-07-08 19:12:35 +0800401 u64 msr_ia32_feature_control;
Jan Kiszkaf4124502014-03-07 20:03:13 +0100402
403 struct hrtimer preemption_timer;
404 bool preemption_timer_expired;
Jan Kiszka2996fca2014-06-16 13:59:43 +0200405
406 /* to migrate it to L2 if VM_ENTRY_LOAD_DEBUG_CONTROLS is off */
407 u64 vmcs01_debugctl;
Nadav Har'Elec378ae2011-05-25 23:02:54 +0300408};
409
Yang Zhang01e439b2013-04-11 19:25:12 +0800410#define POSTED_INTR_ON 0
411/* Posted-Interrupt Descriptor */
412struct pi_desc {
413 u32 pir[8]; /* Posted interrupt requested */
414 u32 control; /* bit 0 of control is outstanding notification bit */
415 u32 rsvd[7];
416} __aligned(64);
417
Yang Zhanga20ed542013-04-11 19:25:15 +0800418static bool pi_test_and_set_on(struct pi_desc *pi_desc)
419{
420 return test_and_set_bit(POSTED_INTR_ON,
421 (unsigned long *)&pi_desc->control);
422}
423
424static bool pi_test_and_clear_on(struct pi_desc *pi_desc)
425{
426 return test_and_clear_bit(POSTED_INTR_ON,
427 (unsigned long *)&pi_desc->control);
428}
429
430static int pi_test_and_set_pir(int vector, struct pi_desc *pi_desc)
431{
432 return test_and_set_bit(vector, (unsigned long *)pi_desc->pir);
433}
434
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -0400435struct vcpu_vmx {
Rusty Russellfb3f0f52007-07-27 17:16:56 +1000436 struct kvm_vcpu vcpu;
Avi Kivity313dbd42008-07-17 18:04:30 +0300437 unsigned long host_rsp;
Avi Kivity29bd8a72007-09-10 17:27:03 +0300438 u8 fail;
Avi Kivity9d58b932011-03-07 16:52:07 +0200439 bool nmi_known_unmasked;
Avi Kivity51aa01d2010-07-20 14:31:20 +0300440 u32 exit_intr_info;
Avi Kivity1155f762007-11-22 11:30:47 +0200441 u32 idt_vectoring_info;
Avi Kivity6de12732011-03-07 12:51:22 +0200442 ulong rflags;
Avi Kivity26bb0982009-09-07 11:14:12 +0300443 struct shared_msr_entry *guest_msrs;
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -0400444 int nmsrs;
445 int save_nmsrs;
Yang Zhanga547c6d2013-04-11 19:25:10 +0800446 unsigned long host_idt_base;
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -0400447#ifdef CONFIG_X86_64
Avi Kivity44ea2b12009-09-06 15:55:37 +0300448 u64 msr_host_kernel_gs_base;
449 u64 msr_guest_kernel_gs_base;
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -0400450#endif
Gleb Natapov2961e8762013-11-25 15:37:13 +0200451 u32 vm_entry_controls_shadow;
452 u32 vm_exit_controls_shadow;
Nadav Har'Eld462b812011-05-24 15:26:10 +0300453 /*
454 * loaded_vmcs points to the VMCS currently used in this vcpu. For a
455 * non-nested (L1) guest, it always points to vmcs01. For a nested
456 * guest (L2), it points to a different VMCS.
457 */
458 struct loaded_vmcs vmcs01;
459 struct loaded_vmcs *loaded_vmcs;
460 bool __launched; /* temporary, used in vmx_vcpu_run */
Avi Kivity61d2ef22010-04-28 16:40:38 +0300461 struct msr_autoload {
462 unsigned nr;
463 struct vmx_msr_entry guest[NR_AUTOLOAD_MSRS];
464 struct vmx_msr_entry host[NR_AUTOLOAD_MSRS];
465 } msr_autoload;
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -0400466 struct {
467 int loaded;
468 u16 fs_sel, gs_sel, ldt_sel;
Avi Kivityb2da15a2012-05-13 19:53:24 +0300469#ifdef CONFIG_X86_64
470 u16 ds_sel, es_sel;
471#endif
Laurent Vivier152d3f22007-08-23 16:33:11 +0200472 int gs_ldt_reload_needed;
473 int fs_reload_needed;
Liu, Jinsongda8999d2014-02-24 10:55:46 +0000474 u64 msr_host_bndcfgs;
Andy Lutomirskid974baa2014-10-08 09:02:13 -0700475 unsigned long vmcs_host_cr4; /* May not match real cr4 */
Mike Dayd77c26f2007-10-08 09:02:08 -0400476 } host_state;
Avi Kivity9c8cba32007-11-22 11:42:59 +0200477 struct {
Avi Kivity7ffd92c2009-06-09 14:10:45 +0300478 int vm86_active;
Avi Kivity78ac8b42010-04-08 18:19:35 +0300479 ulong save_rflags;
Avi Kivityf5f7b2f2012-08-21 17:07:00 +0300480 struct kvm_segment segs[8];
481 } rmode;
482 struct {
483 u32 bitmask; /* 4 bits per segment (1 bit per field) */
Avi Kivity7ffd92c2009-06-09 14:10:45 +0300484 struct kvm_save_segment {
485 u16 selector;
486 unsigned long base;
487 u32 limit;
488 u32 ar;
Avi Kivityf5f7b2f2012-08-21 17:07:00 +0300489 } seg[8];
Avi Kivity2fb92db2011-04-27 19:42:18 +0300490 } segment_cache;
Sheng Yang2384d2b2008-01-17 15:14:33 +0800491 int vpid;
Mohammed Gamal04fa4d32008-08-17 16:39:48 +0300492 bool emulation_required;
Jan Kiszka3b86cd92008-09-26 09:30:57 +0200493
494 /* Support for vnmi-less CPUs */
495 int soft_vnmi_blocked;
496 ktime_t entry_time;
497 s64 vnmi_blocked_time;
Andi Kleena0861c02009-06-08 17:37:09 +0800498 u32 exit_reason;
Sheng Yang4e47c7a2009-12-18 16:48:47 +0800499
500 bool rdtscp_enabled;
Nadav Har'Elec378ae2011-05-25 23:02:54 +0300501
Yang Zhang01e439b2013-04-11 19:25:12 +0800502 /* Posted interrupt descriptor */
503 struct pi_desc pi_desc;
504
Nadav Har'Elec378ae2011-05-25 23:02:54 +0300505 /* Support for a guest hypervisor (nested VMX) */
506 struct nested_vmx nested;
Radim Krčmářa7653ec2014-08-21 18:08:07 +0200507
508 /* Dynamic PLE window. */
509 int ple_window;
510 bool ple_window_dirty;
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -0400511};
512
Avi Kivity2fb92db2011-04-27 19:42:18 +0300513enum segment_cache_field {
514 SEG_FIELD_SEL = 0,
515 SEG_FIELD_BASE = 1,
516 SEG_FIELD_LIMIT = 2,
517 SEG_FIELD_AR = 3,
518
519 SEG_FIELD_NR = 4
520};
521
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -0400522static inline struct vcpu_vmx *to_vmx(struct kvm_vcpu *vcpu)
523{
Rusty Russellfb3f0f52007-07-27 17:16:56 +1000524 return container_of(vcpu, struct vcpu_vmx, vcpu);
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -0400525}
526
Nadav Har'El22bd0352011-05-25 23:05:57 +0300527#define VMCS12_OFFSET(x) offsetof(struct vmcs12, x)
528#define FIELD(number, name) [number] = VMCS12_OFFSET(name)
529#define FIELD64(number, name) [number] = VMCS12_OFFSET(name), \
530 [number##_HIGH] = VMCS12_OFFSET(name)+4
531
Abel Gordon4607c2d2013-04-18 14:35:55 +0300532
Bandan Dasfe2b2012014-04-21 15:20:14 -0400533static unsigned long shadow_read_only_fields[] = {
Abel Gordon4607c2d2013-04-18 14:35:55 +0300534 /*
535 * We do NOT shadow fields that are modified when L0
536 * traps and emulates any vmx instruction (e.g. VMPTRLD,
537 * VMXON...) executed by L1.
538 * For example, VM_INSTRUCTION_ERROR is read
539 * by L1 if a vmx instruction fails (part of the error path).
540 * Note the code assumes this logic. If for some reason
541 * we start shadowing these fields then we need to
542 * force a shadow sync when L0 emulates vmx instructions
543 * (e.g. force a sync if VM_INSTRUCTION_ERROR is modified
544 * by nested_vmx_failValid)
545 */
546 VM_EXIT_REASON,
547 VM_EXIT_INTR_INFO,
548 VM_EXIT_INSTRUCTION_LEN,
549 IDT_VECTORING_INFO_FIELD,
550 IDT_VECTORING_ERROR_CODE,
551 VM_EXIT_INTR_ERROR_CODE,
552 EXIT_QUALIFICATION,
553 GUEST_LINEAR_ADDRESS,
554 GUEST_PHYSICAL_ADDRESS
555};
Bandan Dasfe2b2012014-04-21 15:20:14 -0400556static int max_shadow_read_only_fields =
Abel Gordon4607c2d2013-04-18 14:35:55 +0300557 ARRAY_SIZE(shadow_read_only_fields);
558
Bandan Dasfe2b2012014-04-21 15:20:14 -0400559static unsigned long shadow_read_write_fields[] = {
Wanpeng Lia7c0b072014-08-21 19:46:50 +0800560 TPR_THRESHOLD,
Abel Gordon4607c2d2013-04-18 14:35:55 +0300561 GUEST_RIP,
562 GUEST_RSP,
563 GUEST_CR0,
564 GUEST_CR3,
565 GUEST_CR4,
566 GUEST_INTERRUPTIBILITY_INFO,
567 GUEST_RFLAGS,
568 GUEST_CS_SELECTOR,
569 GUEST_CS_AR_BYTES,
570 GUEST_CS_LIMIT,
571 GUEST_CS_BASE,
572 GUEST_ES_BASE,
Paolo Bonzini36be0b92014-02-24 12:30:04 +0100573 GUEST_BNDCFGS,
Abel Gordon4607c2d2013-04-18 14:35:55 +0300574 CR0_GUEST_HOST_MASK,
575 CR0_READ_SHADOW,
576 CR4_READ_SHADOW,
577 TSC_OFFSET,
578 EXCEPTION_BITMAP,
579 CPU_BASED_VM_EXEC_CONTROL,
580 VM_ENTRY_EXCEPTION_ERROR_CODE,
581 VM_ENTRY_INTR_INFO_FIELD,
582 VM_ENTRY_INSTRUCTION_LEN,
583 VM_ENTRY_EXCEPTION_ERROR_CODE,
584 HOST_FS_BASE,
585 HOST_GS_BASE,
586 HOST_FS_SELECTOR,
587 HOST_GS_SELECTOR
588};
Bandan Dasfe2b2012014-04-21 15:20:14 -0400589static int max_shadow_read_write_fields =
Abel Gordon4607c2d2013-04-18 14:35:55 +0300590 ARRAY_SIZE(shadow_read_write_fields);
591
Mathias Krause772e0312012-08-30 01:30:19 +0200592static const unsigned short vmcs_field_to_offset_table[] = {
Nadav Har'El22bd0352011-05-25 23:05:57 +0300593 FIELD(VIRTUAL_PROCESSOR_ID, virtual_processor_id),
594 FIELD(GUEST_ES_SELECTOR, guest_es_selector),
595 FIELD(GUEST_CS_SELECTOR, guest_cs_selector),
596 FIELD(GUEST_SS_SELECTOR, guest_ss_selector),
597 FIELD(GUEST_DS_SELECTOR, guest_ds_selector),
598 FIELD(GUEST_FS_SELECTOR, guest_fs_selector),
599 FIELD(GUEST_GS_SELECTOR, guest_gs_selector),
600 FIELD(GUEST_LDTR_SELECTOR, guest_ldtr_selector),
601 FIELD(GUEST_TR_SELECTOR, guest_tr_selector),
602 FIELD(HOST_ES_SELECTOR, host_es_selector),
603 FIELD(HOST_CS_SELECTOR, host_cs_selector),
604 FIELD(HOST_SS_SELECTOR, host_ss_selector),
605 FIELD(HOST_DS_SELECTOR, host_ds_selector),
606 FIELD(HOST_FS_SELECTOR, host_fs_selector),
607 FIELD(HOST_GS_SELECTOR, host_gs_selector),
608 FIELD(HOST_TR_SELECTOR, host_tr_selector),
609 FIELD64(IO_BITMAP_A, io_bitmap_a),
610 FIELD64(IO_BITMAP_B, io_bitmap_b),
611 FIELD64(MSR_BITMAP, msr_bitmap),
612 FIELD64(VM_EXIT_MSR_STORE_ADDR, vm_exit_msr_store_addr),
613 FIELD64(VM_EXIT_MSR_LOAD_ADDR, vm_exit_msr_load_addr),
614 FIELD64(VM_ENTRY_MSR_LOAD_ADDR, vm_entry_msr_load_addr),
615 FIELD64(TSC_OFFSET, tsc_offset),
616 FIELD64(VIRTUAL_APIC_PAGE_ADDR, virtual_apic_page_addr),
617 FIELD64(APIC_ACCESS_ADDR, apic_access_addr),
618 FIELD64(EPT_POINTER, ept_pointer),
619 FIELD64(GUEST_PHYSICAL_ADDRESS, guest_physical_address),
620 FIELD64(VMCS_LINK_POINTER, vmcs_link_pointer),
621 FIELD64(GUEST_IA32_DEBUGCTL, guest_ia32_debugctl),
622 FIELD64(GUEST_IA32_PAT, guest_ia32_pat),
623 FIELD64(GUEST_IA32_EFER, guest_ia32_efer),
624 FIELD64(GUEST_IA32_PERF_GLOBAL_CTRL, guest_ia32_perf_global_ctrl),
625 FIELD64(GUEST_PDPTR0, guest_pdptr0),
626 FIELD64(GUEST_PDPTR1, guest_pdptr1),
627 FIELD64(GUEST_PDPTR2, guest_pdptr2),
628 FIELD64(GUEST_PDPTR3, guest_pdptr3),
Paolo Bonzini36be0b92014-02-24 12:30:04 +0100629 FIELD64(GUEST_BNDCFGS, guest_bndcfgs),
Nadav Har'El22bd0352011-05-25 23:05:57 +0300630 FIELD64(HOST_IA32_PAT, host_ia32_pat),
631 FIELD64(HOST_IA32_EFER, host_ia32_efer),
632 FIELD64(HOST_IA32_PERF_GLOBAL_CTRL, host_ia32_perf_global_ctrl),
633 FIELD(PIN_BASED_VM_EXEC_CONTROL, pin_based_vm_exec_control),
634 FIELD(CPU_BASED_VM_EXEC_CONTROL, cpu_based_vm_exec_control),
635 FIELD(EXCEPTION_BITMAP, exception_bitmap),
636 FIELD(PAGE_FAULT_ERROR_CODE_MASK, page_fault_error_code_mask),
637 FIELD(PAGE_FAULT_ERROR_CODE_MATCH, page_fault_error_code_match),
638 FIELD(CR3_TARGET_COUNT, cr3_target_count),
639 FIELD(VM_EXIT_CONTROLS, vm_exit_controls),
640 FIELD(VM_EXIT_MSR_STORE_COUNT, vm_exit_msr_store_count),
641 FIELD(VM_EXIT_MSR_LOAD_COUNT, vm_exit_msr_load_count),
642 FIELD(VM_ENTRY_CONTROLS, vm_entry_controls),
643 FIELD(VM_ENTRY_MSR_LOAD_COUNT, vm_entry_msr_load_count),
644 FIELD(VM_ENTRY_INTR_INFO_FIELD, vm_entry_intr_info_field),
645 FIELD(VM_ENTRY_EXCEPTION_ERROR_CODE, vm_entry_exception_error_code),
646 FIELD(VM_ENTRY_INSTRUCTION_LEN, vm_entry_instruction_len),
647 FIELD(TPR_THRESHOLD, tpr_threshold),
648 FIELD(SECONDARY_VM_EXEC_CONTROL, secondary_vm_exec_control),
649 FIELD(VM_INSTRUCTION_ERROR, vm_instruction_error),
650 FIELD(VM_EXIT_REASON, vm_exit_reason),
651 FIELD(VM_EXIT_INTR_INFO, vm_exit_intr_info),
652 FIELD(VM_EXIT_INTR_ERROR_CODE, vm_exit_intr_error_code),
653 FIELD(IDT_VECTORING_INFO_FIELD, idt_vectoring_info_field),
654 FIELD(IDT_VECTORING_ERROR_CODE, idt_vectoring_error_code),
655 FIELD(VM_EXIT_INSTRUCTION_LEN, vm_exit_instruction_len),
656 FIELD(VMX_INSTRUCTION_INFO, vmx_instruction_info),
657 FIELD(GUEST_ES_LIMIT, guest_es_limit),
658 FIELD(GUEST_CS_LIMIT, guest_cs_limit),
659 FIELD(GUEST_SS_LIMIT, guest_ss_limit),
660 FIELD(GUEST_DS_LIMIT, guest_ds_limit),
661 FIELD(GUEST_FS_LIMIT, guest_fs_limit),
662 FIELD(GUEST_GS_LIMIT, guest_gs_limit),
663 FIELD(GUEST_LDTR_LIMIT, guest_ldtr_limit),
664 FIELD(GUEST_TR_LIMIT, guest_tr_limit),
665 FIELD(GUEST_GDTR_LIMIT, guest_gdtr_limit),
666 FIELD(GUEST_IDTR_LIMIT, guest_idtr_limit),
667 FIELD(GUEST_ES_AR_BYTES, guest_es_ar_bytes),
668 FIELD(GUEST_CS_AR_BYTES, guest_cs_ar_bytes),
669 FIELD(GUEST_SS_AR_BYTES, guest_ss_ar_bytes),
670 FIELD(GUEST_DS_AR_BYTES, guest_ds_ar_bytes),
671 FIELD(GUEST_FS_AR_BYTES, guest_fs_ar_bytes),
672 FIELD(GUEST_GS_AR_BYTES, guest_gs_ar_bytes),
673 FIELD(GUEST_LDTR_AR_BYTES, guest_ldtr_ar_bytes),
674 FIELD(GUEST_TR_AR_BYTES, guest_tr_ar_bytes),
675 FIELD(GUEST_INTERRUPTIBILITY_INFO, guest_interruptibility_info),
676 FIELD(GUEST_ACTIVITY_STATE, guest_activity_state),
677 FIELD(GUEST_SYSENTER_CS, guest_sysenter_cs),
678 FIELD(HOST_IA32_SYSENTER_CS, host_ia32_sysenter_cs),
Jan Kiszka0238ea92013-03-13 11:31:24 +0100679 FIELD(VMX_PREEMPTION_TIMER_VALUE, vmx_preemption_timer_value),
Nadav Har'El22bd0352011-05-25 23:05:57 +0300680 FIELD(CR0_GUEST_HOST_MASK, cr0_guest_host_mask),
681 FIELD(CR4_GUEST_HOST_MASK, cr4_guest_host_mask),
682 FIELD(CR0_READ_SHADOW, cr0_read_shadow),
683 FIELD(CR4_READ_SHADOW, cr4_read_shadow),
684 FIELD(CR3_TARGET_VALUE0, cr3_target_value0),
685 FIELD(CR3_TARGET_VALUE1, cr3_target_value1),
686 FIELD(CR3_TARGET_VALUE2, cr3_target_value2),
687 FIELD(CR3_TARGET_VALUE3, cr3_target_value3),
688 FIELD(EXIT_QUALIFICATION, exit_qualification),
689 FIELD(GUEST_LINEAR_ADDRESS, guest_linear_address),
690 FIELD(GUEST_CR0, guest_cr0),
691 FIELD(GUEST_CR3, guest_cr3),
692 FIELD(GUEST_CR4, guest_cr4),
693 FIELD(GUEST_ES_BASE, guest_es_base),
694 FIELD(GUEST_CS_BASE, guest_cs_base),
695 FIELD(GUEST_SS_BASE, guest_ss_base),
696 FIELD(GUEST_DS_BASE, guest_ds_base),
697 FIELD(GUEST_FS_BASE, guest_fs_base),
698 FIELD(GUEST_GS_BASE, guest_gs_base),
699 FIELD(GUEST_LDTR_BASE, guest_ldtr_base),
700 FIELD(GUEST_TR_BASE, guest_tr_base),
701 FIELD(GUEST_GDTR_BASE, guest_gdtr_base),
702 FIELD(GUEST_IDTR_BASE, guest_idtr_base),
703 FIELD(GUEST_DR7, guest_dr7),
704 FIELD(GUEST_RSP, guest_rsp),
705 FIELD(GUEST_RIP, guest_rip),
706 FIELD(GUEST_RFLAGS, guest_rflags),
707 FIELD(GUEST_PENDING_DBG_EXCEPTIONS, guest_pending_dbg_exceptions),
708 FIELD(GUEST_SYSENTER_ESP, guest_sysenter_esp),
709 FIELD(GUEST_SYSENTER_EIP, guest_sysenter_eip),
710 FIELD(HOST_CR0, host_cr0),
711 FIELD(HOST_CR3, host_cr3),
712 FIELD(HOST_CR4, host_cr4),
713 FIELD(HOST_FS_BASE, host_fs_base),
714 FIELD(HOST_GS_BASE, host_gs_base),
715 FIELD(HOST_TR_BASE, host_tr_base),
716 FIELD(HOST_GDTR_BASE, host_gdtr_base),
717 FIELD(HOST_IDTR_BASE, host_idtr_base),
718 FIELD(HOST_IA32_SYSENTER_ESP, host_ia32_sysenter_esp),
719 FIELD(HOST_IA32_SYSENTER_EIP, host_ia32_sysenter_eip),
720 FIELD(HOST_RSP, host_rsp),
721 FIELD(HOST_RIP, host_rip),
722};
723static const int max_vmcs_field = ARRAY_SIZE(vmcs_field_to_offset_table);
724
725static inline short vmcs_field_to_offset(unsigned long field)
726{
727 if (field >= max_vmcs_field || vmcs_field_to_offset_table[field] == 0)
728 return -1;
729 return vmcs_field_to_offset_table[field];
730}
731
Nadav Har'Ela9d30f32011-05-25 23:03:55 +0300732static inline struct vmcs12 *get_vmcs12(struct kvm_vcpu *vcpu)
733{
734 return to_vmx(vcpu)->nested.current_vmcs12;
735}
736
737static struct page *nested_get_page(struct kvm_vcpu *vcpu, gpa_t addr)
738{
739 struct page *page = gfn_to_page(vcpu->kvm, addr >> PAGE_SHIFT);
Xiao Guangrong32cad842012-08-03 15:42:52 +0800740 if (is_error_page(page))
Nadav Har'Ela9d30f32011-05-25 23:03:55 +0300741 return NULL;
Xiao Guangrong32cad842012-08-03 15:42:52 +0800742
Nadav Har'Ela9d30f32011-05-25 23:03:55 +0300743 return page;
744}
745
746static void nested_release_page(struct page *page)
747{
748 kvm_release_page_dirty(page);
749}
750
751static void nested_release_page_clean(struct page *page)
752{
753 kvm_release_page_clean(page);
754}
755
Nadav Har'Elbfd0a562013-08-05 11:07:17 +0300756static unsigned long nested_ept_get_cr3(struct kvm_vcpu *vcpu);
Sheng Yang4e1096d2008-07-06 19:16:51 +0800757static u64 construct_eptp(unsigned long root_hpa);
Dongxiao Xu4610c9c2010-05-11 18:29:48 +0800758static void kvm_cpu_vmxon(u64 addr);
759static void kvm_cpu_vmxoff(void);
Paolo Bonzini93c4adc2014-03-05 23:19:52 +0100760static bool vmx_mpx_supported(void);
Gleb Natapov776e58e2011-03-13 12:34:27 +0200761static int vmx_set_tss_addr(struct kvm *kvm, unsigned int addr);
Orit Wassermanb246dd52012-05-31 14:49:22 +0300762static void vmx_set_segment(struct kvm_vcpu *vcpu,
763 struct kvm_segment *var, int seg);
764static void vmx_get_segment(struct kvm_vcpu *vcpu,
765 struct kvm_segment *var, int seg);
Gleb Natapovd99e4152012-12-20 16:57:45 +0200766static bool guest_state_valid(struct kvm_vcpu *vcpu);
767static u32 vmx_segment_access_rights(struct kvm_segment *var);
Yang Zhanga20ed542013-04-11 19:25:15 +0800768static void vmx_sync_pir_to_irr_dummy(struct kvm_vcpu *vcpu);
Abel Gordonc3114422013-04-18 14:38:55 +0300769static void copy_vmcs12_to_shadow(struct vcpu_vmx *vmx);
Abel Gordon16f5b902013-04-18 14:38:25 +0300770static void copy_shadow_to_vmcs12(struct vcpu_vmx *vmx);
Tang Chena255d472014-09-16 18:41:58 +0800771static int alloc_identity_pagetable(struct kvm *kvm);
Avi Kivity75880a02007-06-20 11:20:04 +0300772
Avi Kivity6aa8b732006-12-10 02:21:36 -0800773static DEFINE_PER_CPU(struct vmcs *, vmxarea);
774static DEFINE_PER_CPU(struct vmcs *, current_vmcs);
Nadav Har'Eld462b812011-05-24 15:26:10 +0300775/*
776 * We maintain a per-CPU linked-list of VMCS loaded on that CPU. This is needed
777 * when a CPU is brought down, and we need to VMCLEAR all VMCSs loaded on it.
778 */
779static DEFINE_PER_CPU(struct list_head, loaded_vmcss_on_cpu);
Avi Kivity3444d7d2010-07-26 18:32:38 +0300780static DEFINE_PER_CPU(struct desc_ptr, host_gdt);
Avi Kivity6aa8b732006-12-10 02:21:36 -0800781
Avi Kivity3e7c73e2009-02-24 21:46:19 +0200782static unsigned long *vmx_io_bitmap_a;
783static unsigned long *vmx_io_bitmap_b;
Avi Kivity58972972009-02-24 22:26:47 +0200784static unsigned long *vmx_msr_bitmap_legacy;
785static unsigned long *vmx_msr_bitmap_longmode;
Yang Zhang8d146952013-01-25 10:18:50 +0800786static unsigned long *vmx_msr_bitmap_legacy_x2apic;
787static unsigned long *vmx_msr_bitmap_longmode_x2apic;
Abel Gordon4607c2d2013-04-18 14:35:55 +0300788static unsigned long *vmx_vmread_bitmap;
789static unsigned long *vmx_vmwrite_bitmap;
He, Qingfdef3ad2007-04-30 09:45:24 +0300790
Avi Kivity110312c2010-12-21 12:54:20 +0200791static bool cpu_has_load_ia32_efer;
Gleb Natapov8bf00a52011-10-05 14:01:22 +0200792static bool cpu_has_load_perf_global_ctrl;
Avi Kivity110312c2010-12-21 12:54:20 +0200793
Sheng Yang2384d2b2008-01-17 15:14:33 +0800794static DECLARE_BITMAP(vmx_vpid_bitmap, VMX_NR_VPIDS);
795static DEFINE_SPINLOCK(vmx_vpid_lock);
796
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +0300797static struct vmcs_config {
Avi Kivity6aa8b732006-12-10 02:21:36 -0800798 int size;
799 int order;
800 u32 revision_id;
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +0300801 u32 pin_based_exec_ctrl;
802 u32 cpu_based_exec_ctrl;
Sheng Yangf78e0e22007-10-29 09:40:42 +0800803 u32 cpu_based_2nd_exec_ctrl;
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +0300804 u32 vmexit_ctrl;
805 u32 vmentry_ctrl;
806} vmcs_config;
Avi Kivity6aa8b732006-12-10 02:21:36 -0800807
Hannes Ederefff9e52008-11-28 17:02:06 +0100808static struct vmx_capability {
Sheng Yangd56f5462008-04-25 10:13:16 +0800809 u32 ept;
810 u32 vpid;
811} vmx_capability;
812
Avi Kivity6aa8b732006-12-10 02:21:36 -0800813#define VMX_SEGMENT_FIELD(seg) \
814 [VCPU_SREG_##seg] = { \
815 .selector = GUEST_##seg##_SELECTOR, \
816 .base = GUEST_##seg##_BASE, \
817 .limit = GUEST_##seg##_LIMIT, \
818 .ar_bytes = GUEST_##seg##_AR_BYTES, \
819 }
820
Mathias Krause772e0312012-08-30 01:30:19 +0200821static const struct kvm_vmx_segment_field {
Avi Kivity6aa8b732006-12-10 02:21:36 -0800822 unsigned selector;
823 unsigned base;
824 unsigned limit;
825 unsigned ar_bytes;
826} kvm_vmx_segment_fields[] = {
827 VMX_SEGMENT_FIELD(CS),
828 VMX_SEGMENT_FIELD(DS),
829 VMX_SEGMENT_FIELD(ES),
830 VMX_SEGMENT_FIELD(FS),
831 VMX_SEGMENT_FIELD(GS),
832 VMX_SEGMENT_FIELD(SS),
833 VMX_SEGMENT_FIELD(TR),
834 VMX_SEGMENT_FIELD(LDTR),
835};
836
Avi Kivity26bb0982009-09-07 11:14:12 +0300837static u64 host_efer;
838
Avi Kivity6de4f3a2009-05-31 22:58:47 +0300839static void ept_save_pdptrs(struct kvm_vcpu *vcpu);
840
Avi Kivity4d56c8a2007-04-19 14:28:44 +0300841/*
Brian Gerst8c065852010-07-17 09:03:26 -0400842 * Keep MSR_STAR at the end, as setup_msrs() will try to optimize it
Avi Kivity4d56c8a2007-04-19 14:28:44 +0300843 * away by decrementing the array size.
844 */
Avi Kivity6aa8b732006-12-10 02:21:36 -0800845static const u32 vmx_msr_index[] = {
Avi Kivity05b3e0c2006-12-13 00:33:45 -0800846#ifdef CONFIG_X86_64
Avi Kivity44ea2b12009-09-06 15:55:37 +0300847 MSR_SYSCALL_MASK, MSR_LSTAR, MSR_CSTAR,
Avi Kivity6aa8b732006-12-10 02:21:36 -0800848#endif
Brian Gerst8c065852010-07-17 09:03:26 -0400849 MSR_EFER, MSR_TSC_AUX, MSR_STAR,
Avi Kivity6aa8b732006-12-10 02:21:36 -0800850};
Avi Kivity6aa8b732006-12-10 02:21:36 -0800851
Gui Jianfeng31299942010-03-15 17:29:09 +0800852static inline bool is_page_fault(u32 intr_info)
Avi Kivity6aa8b732006-12-10 02:21:36 -0800853{
854 return (intr_info & (INTR_INFO_INTR_TYPE_MASK | INTR_INFO_VECTOR_MASK |
855 INTR_INFO_VALID_MASK)) ==
Jan Kiszka8ab2d2e2008-12-15 13:52:10 +0100856 (INTR_TYPE_HARD_EXCEPTION | PF_VECTOR | INTR_INFO_VALID_MASK);
Avi Kivity6aa8b732006-12-10 02:21:36 -0800857}
858
Gui Jianfeng31299942010-03-15 17:29:09 +0800859static inline bool is_no_device(u32 intr_info)
Anthony Liguori2ab455c2007-04-27 09:29:49 +0300860{
861 return (intr_info & (INTR_INFO_INTR_TYPE_MASK | INTR_INFO_VECTOR_MASK |
862 INTR_INFO_VALID_MASK)) ==
Jan Kiszka8ab2d2e2008-12-15 13:52:10 +0100863 (INTR_TYPE_HARD_EXCEPTION | NM_VECTOR | INTR_INFO_VALID_MASK);
Anthony Liguori2ab455c2007-04-27 09:29:49 +0300864}
865
Gui Jianfeng31299942010-03-15 17:29:09 +0800866static inline bool is_invalid_opcode(u32 intr_info)
Anthony Liguori7aa81cc2007-09-17 14:57:50 -0500867{
868 return (intr_info & (INTR_INFO_INTR_TYPE_MASK | INTR_INFO_VECTOR_MASK |
869 INTR_INFO_VALID_MASK)) ==
Jan Kiszka8ab2d2e2008-12-15 13:52:10 +0100870 (INTR_TYPE_HARD_EXCEPTION | UD_VECTOR | INTR_INFO_VALID_MASK);
Anthony Liguori7aa81cc2007-09-17 14:57:50 -0500871}
872
Gui Jianfeng31299942010-03-15 17:29:09 +0800873static inline bool is_external_interrupt(u32 intr_info)
Avi Kivity6aa8b732006-12-10 02:21:36 -0800874{
875 return (intr_info & (INTR_INFO_INTR_TYPE_MASK | INTR_INFO_VALID_MASK))
876 == (INTR_TYPE_EXT_INTR | INTR_INFO_VALID_MASK);
877}
878
Gui Jianfeng31299942010-03-15 17:29:09 +0800879static inline bool is_machine_check(u32 intr_info)
Andi Kleena0861c02009-06-08 17:37:09 +0800880{
881 return (intr_info & (INTR_INFO_INTR_TYPE_MASK | INTR_INFO_VECTOR_MASK |
882 INTR_INFO_VALID_MASK)) ==
883 (INTR_TYPE_HARD_EXCEPTION | MC_VECTOR | INTR_INFO_VALID_MASK);
884}
885
Gui Jianfeng31299942010-03-15 17:29:09 +0800886static inline bool cpu_has_vmx_msr_bitmap(void)
Sheng Yang25c5f222008-03-28 13:18:56 +0800887{
Sheng Yang04547152009-04-01 15:52:31 +0800888 return vmcs_config.cpu_based_exec_ctrl & CPU_BASED_USE_MSR_BITMAPS;
Sheng Yang25c5f222008-03-28 13:18:56 +0800889}
890
Gui Jianfeng31299942010-03-15 17:29:09 +0800891static inline bool cpu_has_vmx_tpr_shadow(void)
Yang, Sheng6e5d8652007-09-12 18:03:11 +0800892{
Sheng Yang04547152009-04-01 15:52:31 +0800893 return vmcs_config.cpu_based_exec_ctrl & CPU_BASED_TPR_SHADOW;
Yang, Sheng6e5d8652007-09-12 18:03:11 +0800894}
895
Gui Jianfeng31299942010-03-15 17:29:09 +0800896static inline bool vm_need_tpr_shadow(struct kvm *kvm)
Yang, Sheng6e5d8652007-09-12 18:03:11 +0800897{
Sheng Yang04547152009-04-01 15:52:31 +0800898 return (cpu_has_vmx_tpr_shadow()) && (irqchip_in_kernel(kvm));
Yang, Sheng6e5d8652007-09-12 18:03:11 +0800899}
900
Gui Jianfeng31299942010-03-15 17:29:09 +0800901static inline bool cpu_has_secondary_exec_ctrls(void)
Sheng Yangf78e0e22007-10-29 09:40:42 +0800902{
Sheng Yang04547152009-04-01 15:52:31 +0800903 return vmcs_config.cpu_based_exec_ctrl &
904 CPU_BASED_ACTIVATE_SECONDARY_CONTROLS;
Sheng Yangf78e0e22007-10-29 09:40:42 +0800905}
906
Avi Kivity774ead32007-12-26 13:57:04 +0200907static inline bool cpu_has_vmx_virtualize_apic_accesses(void)
Sheng Yangf78e0e22007-10-29 09:40:42 +0800908{
Sheng Yang04547152009-04-01 15:52:31 +0800909 return vmcs_config.cpu_based_2nd_exec_ctrl &
910 SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES;
911}
912
Yang Zhang8d146952013-01-25 10:18:50 +0800913static inline bool cpu_has_vmx_virtualize_x2apic_mode(void)
914{
915 return vmcs_config.cpu_based_2nd_exec_ctrl &
916 SECONDARY_EXEC_VIRTUALIZE_X2APIC_MODE;
917}
918
Yang Zhang83d4c282013-01-25 10:18:49 +0800919static inline bool cpu_has_vmx_apic_register_virt(void)
920{
921 return vmcs_config.cpu_based_2nd_exec_ctrl &
922 SECONDARY_EXEC_APIC_REGISTER_VIRT;
923}
924
Yang Zhangc7c9c562013-01-25 10:18:51 +0800925static inline bool cpu_has_vmx_virtual_intr_delivery(void)
926{
927 return vmcs_config.cpu_based_2nd_exec_ctrl &
928 SECONDARY_EXEC_VIRTUAL_INTR_DELIVERY;
929}
930
Yang Zhang01e439b2013-04-11 19:25:12 +0800931static inline bool cpu_has_vmx_posted_intr(void)
932{
933 return vmcs_config.pin_based_exec_ctrl & PIN_BASED_POSTED_INTR;
934}
935
936static inline bool cpu_has_vmx_apicv(void)
937{
938 return cpu_has_vmx_apic_register_virt() &&
939 cpu_has_vmx_virtual_intr_delivery() &&
940 cpu_has_vmx_posted_intr();
941}
942
Sheng Yang04547152009-04-01 15:52:31 +0800943static inline bool cpu_has_vmx_flexpriority(void)
944{
945 return cpu_has_vmx_tpr_shadow() &&
946 cpu_has_vmx_virtualize_apic_accesses();
Sheng Yangf78e0e22007-10-29 09:40:42 +0800947}
948
Marcelo Tosattie7997942009-06-11 12:07:40 -0300949static inline bool cpu_has_vmx_ept_execute_only(void)
950{
Gui Jianfeng31299942010-03-15 17:29:09 +0800951 return vmx_capability.ept & VMX_EPT_EXECUTE_ONLY_BIT;
Marcelo Tosattie7997942009-06-11 12:07:40 -0300952}
953
954static inline bool cpu_has_vmx_eptp_uncacheable(void)
955{
Gui Jianfeng31299942010-03-15 17:29:09 +0800956 return vmx_capability.ept & VMX_EPTP_UC_BIT;
Marcelo Tosattie7997942009-06-11 12:07:40 -0300957}
958
959static inline bool cpu_has_vmx_eptp_writeback(void)
960{
Gui Jianfeng31299942010-03-15 17:29:09 +0800961 return vmx_capability.ept & VMX_EPTP_WB_BIT;
Marcelo Tosattie7997942009-06-11 12:07:40 -0300962}
963
964static inline bool cpu_has_vmx_ept_2m_page(void)
965{
Gui Jianfeng31299942010-03-15 17:29:09 +0800966 return vmx_capability.ept & VMX_EPT_2MB_PAGE_BIT;
Marcelo Tosattie7997942009-06-11 12:07:40 -0300967}
968
Sheng Yang878403b2010-01-05 19:02:29 +0800969static inline bool cpu_has_vmx_ept_1g_page(void)
970{
Gui Jianfeng31299942010-03-15 17:29:09 +0800971 return vmx_capability.ept & VMX_EPT_1GB_PAGE_BIT;
Sheng Yang878403b2010-01-05 19:02:29 +0800972}
973
Sheng Yang4bc9b982010-06-02 14:05:24 +0800974static inline bool cpu_has_vmx_ept_4levels(void)
975{
976 return vmx_capability.ept & VMX_EPT_PAGE_WALK_4_BIT;
977}
978
Xudong Hao83c3a332012-05-28 19:33:35 +0800979static inline bool cpu_has_vmx_ept_ad_bits(void)
980{
981 return vmx_capability.ept & VMX_EPT_AD_BIT;
982}
983
Gui Jianfeng31299942010-03-15 17:29:09 +0800984static inline bool cpu_has_vmx_invept_context(void)
Sheng Yangd56f5462008-04-25 10:13:16 +0800985{
Gui Jianfeng31299942010-03-15 17:29:09 +0800986 return vmx_capability.ept & VMX_EPT_EXTENT_CONTEXT_BIT;
Sheng Yangd56f5462008-04-25 10:13:16 +0800987}
988
Gui Jianfeng31299942010-03-15 17:29:09 +0800989static inline bool cpu_has_vmx_invept_global(void)
Sheng Yangd56f5462008-04-25 10:13:16 +0800990{
Gui Jianfeng31299942010-03-15 17:29:09 +0800991 return vmx_capability.ept & VMX_EPT_EXTENT_GLOBAL_BIT;
Sheng Yangd56f5462008-04-25 10:13:16 +0800992}
993
Gui Jianfeng518c8ae2010-06-04 08:51:39 +0800994static inline bool cpu_has_vmx_invvpid_single(void)
995{
996 return vmx_capability.vpid & VMX_VPID_EXTENT_SINGLE_CONTEXT_BIT;
997}
998
Gui Jianfengb9d762f2010-06-07 10:32:29 +0800999static inline bool cpu_has_vmx_invvpid_global(void)
1000{
1001 return vmx_capability.vpid & VMX_VPID_EXTENT_GLOBAL_CONTEXT_BIT;
1002}
1003
Gui Jianfeng31299942010-03-15 17:29:09 +08001004static inline bool cpu_has_vmx_ept(void)
Sheng Yangd56f5462008-04-25 10:13:16 +08001005{
Sheng Yang04547152009-04-01 15:52:31 +08001006 return vmcs_config.cpu_based_2nd_exec_ctrl &
1007 SECONDARY_EXEC_ENABLE_EPT;
Sheng Yangd56f5462008-04-25 10:13:16 +08001008}
1009
Gui Jianfeng31299942010-03-15 17:29:09 +08001010static inline bool cpu_has_vmx_unrestricted_guest(void)
Nitin A Kamble3a624e22009-06-08 11:34:16 -07001011{
1012 return vmcs_config.cpu_based_2nd_exec_ctrl &
1013 SECONDARY_EXEC_UNRESTRICTED_GUEST;
1014}
1015
Gui Jianfeng31299942010-03-15 17:29:09 +08001016static inline bool cpu_has_vmx_ple(void)
Zhai, Edwin4b8d54f2009-10-09 18:03:20 +08001017{
1018 return vmcs_config.cpu_based_2nd_exec_ctrl &
1019 SECONDARY_EXEC_PAUSE_LOOP_EXITING;
1020}
1021
Gui Jianfeng31299942010-03-15 17:29:09 +08001022static inline bool vm_need_virtualize_apic_accesses(struct kvm *kvm)
Sheng Yangf78e0e22007-10-29 09:40:42 +08001023{
Gui Jianfeng6d3e4352010-01-29 15:36:59 +08001024 return flexpriority_enabled && irqchip_in_kernel(kvm);
Sheng Yangf78e0e22007-10-29 09:40:42 +08001025}
1026
Gui Jianfeng31299942010-03-15 17:29:09 +08001027static inline bool cpu_has_vmx_vpid(void)
Sheng Yang2384d2b2008-01-17 15:14:33 +08001028{
Sheng Yang04547152009-04-01 15:52:31 +08001029 return vmcs_config.cpu_based_2nd_exec_ctrl &
1030 SECONDARY_EXEC_ENABLE_VPID;
Sheng Yang2384d2b2008-01-17 15:14:33 +08001031}
1032
Gui Jianfeng31299942010-03-15 17:29:09 +08001033static inline bool cpu_has_vmx_rdtscp(void)
Sheng Yang4e47c7a2009-12-18 16:48:47 +08001034{
1035 return vmcs_config.cpu_based_2nd_exec_ctrl &
1036 SECONDARY_EXEC_RDTSCP;
1037}
1038
Mao, Junjiead756a12012-07-02 01:18:48 +00001039static inline bool cpu_has_vmx_invpcid(void)
1040{
1041 return vmcs_config.cpu_based_2nd_exec_ctrl &
1042 SECONDARY_EXEC_ENABLE_INVPCID;
1043}
1044
Gui Jianfeng31299942010-03-15 17:29:09 +08001045static inline bool cpu_has_virtual_nmis(void)
Sheng Yangf08864b2008-05-15 18:23:25 +08001046{
1047 return vmcs_config.pin_based_exec_ctrl & PIN_BASED_VIRTUAL_NMIS;
1048}
1049
Sheng Yangf5f48ee2010-06-30 12:25:15 +08001050static inline bool cpu_has_vmx_wbinvd_exit(void)
1051{
1052 return vmcs_config.cpu_based_2nd_exec_ctrl &
1053 SECONDARY_EXEC_WBINVD_EXITING;
1054}
1055
Abel Gordonabc4fc52013-04-18 14:35:25 +03001056static inline bool cpu_has_vmx_shadow_vmcs(void)
1057{
1058 u64 vmx_msr;
1059 rdmsrl(MSR_IA32_VMX_MISC, vmx_msr);
1060 /* check if the cpu supports writing r/o exit information fields */
1061 if (!(vmx_msr & MSR_IA32_VMX_MISC_VMWRITE_SHADOW_RO_FIELDS))
1062 return false;
1063
1064 return vmcs_config.cpu_based_2nd_exec_ctrl &
1065 SECONDARY_EXEC_SHADOW_VMCS;
1066}
1067
Sheng Yang04547152009-04-01 15:52:31 +08001068static inline bool report_flexpriority(void)
1069{
1070 return flexpriority_enabled;
1071}
1072
Nadav Har'Elfe3ef052011-05-25 23:10:02 +03001073static inline bool nested_cpu_has(struct vmcs12 *vmcs12, u32 bit)
1074{
1075 return vmcs12->cpu_based_vm_exec_control & bit;
1076}
1077
1078static inline bool nested_cpu_has2(struct vmcs12 *vmcs12, u32 bit)
1079{
1080 return (vmcs12->cpu_based_vm_exec_control &
1081 CPU_BASED_ACTIVATE_SECONDARY_CONTROLS) &&
1082 (vmcs12->secondary_vm_exec_control & bit);
1083}
1084
Nadav Har'Elf5c43682013-08-05 11:07:20 +03001085static inline bool nested_cpu_has_virtual_nmis(struct vmcs12 *vmcs12)
Nadav Har'El644d7112011-05-25 23:12:35 +03001086{
1087 return vmcs12->pin_based_vm_exec_control & PIN_BASED_VIRTUAL_NMIS;
1088}
1089
Jan Kiszkaf4124502014-03-07 20:03:13 +01001090static inline bool nested_cpu_has_preemption_timer(struct vmcs12 *vmcs12)
1091{
1092 return vmcs12->pin_based_vm_exec_control &
1093 PIN_BASED_VMX_PREEMPTION_TIMER;
1094}
1095
Nadav Har'El155a97a2013-08-05 11:07:16 +03001096static inline int nested_cpu_has_ept(struct vmcs12 *vmcs12)
1097{
1098 return nested_cpu_has2(vmcs12, SECONDARY_EXEC_ENABLE_EPT);
1099}
1100
Nadav Har'El644d7112011-05-25 23:12:35 +03001101static inline bool is_exception(u32 intr_info)
1102{
1103 return (intr_info & (INTR_INFO_INTR_TYPE_MASK | INTR_INFO_VALID_MASK))
1104 == (INTR_TYPE_HARD_EXCEPTION | INTR_INFO_VALID_MASK);
1105}
1106
Jan Kiszka533558b2014-01-04 18:47:20 +01001107static void nested_vmx_vmexit(struct kvm_vcpu *vcpu, u32 exit_reason,
1108 u32 exit_intr_info,
1109 unsigned long exit_qualification);
Nadav Har'El7c177932011-05-25 23:12:04 +03001110static void nested_vmx_entry_failure(struct kvm_vcpu *vcpu,
1111 struct vmcs12 *vmcs12,
1112 u32 reason, unsigned long qualification);
1113
Rusty Russell8b9cf982007-07-30 16:31:43 +10001114static int __find_msr_index(struct vcpu_vmx *vmx, u32 msr)
Avi Kivity7725f0b2006-12-13 00:34:01 -08001115{
1116 int i;
1117
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -04001118 for (i = 0; i < vmx->nmsrs; ++i)
Avi Kivity26bb0982009-09-07 11:14:12 +03001119 if (vmx_msr_index[vmx->guest_msrs[i].index] == msr)
Eddie Donga75beee2007-05-17 18:55:15 +03001120 return i;
1121 return -1;
1122}
1123
Sheng Yang2384d2b2008-01-17 15:14:33 +08001124static inline void __invvpid(int ext, u16 vpid, gva_t gva)
1125{
1126 struct {
1127 u64 vpid : 16;
1128 u64 rsvd : 48;
1129 u64 gva;
1130 } operand = { vpid, 0, gva };
1131
Avi Kivity4ecac3f2008-05-13 13:23:38 +03001132 asm volatile (__ex(ASM_VMX_INVVPID)
Sheng Yang2384d2b2008-01-17 15:14:33 +08001133 /* CF==1 or ZF==1 --> rc = -1 */
1134 "; ja 1f ; ud2 ; 1:"
1135 : : "a"(&operand), "c"(ext) : "cc", "memory");
1136}
1137
Sheng Yang14394422008-04-28 12:24:45 +08001138static inline void __invept(int ext, u64 eptp, gpa_t gpa)
1139{
1140 struct {
1141 u64 eptp, gpa;
1142 } operand = {eptp, gpa};
1143
Avi Kivity4ecac3f2008-05-13 13:23:38 +03001144 asm volatile (__ex(ASM_VMX_INVEPT)
Sheng Yang14394422008-04-28 12:24:45 +08001145 /* CF==1 or ZF==1 --> rc = -1 */
1146 "; ja 1f ; ud2 ; 1:\n"
1147 : : "a" (&operand), "c" (ext) : "cc", "memory");
1148}
1149
Avi Kivity26bb0982009-09-07 11:14:12 +03001150static struct shared_msr_entry *find_msr_entry(struct vcpu_vmx *vmx, u32 msr)
Eddie Donga75beee2007-05-17 18:55:15 +03001151{
1152 int i;
1153
Rusty Russell8b9cf982007-07-30 16:31:43 +10001154 i = __find_msr_index(vmx, msr);
Eddie Donga75beee2007-05-17 18:55:15 +03001155 if (i >= 0)
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -04001156 return &vmx->guest_msrs[i];
Al Viro8b6d44c2007-02-09 16:38:40 +00001157 return NULL;
Avi Kivity7725f0b2006-12-13 00:34:01 -08001158}
1159
Avi Kivity6aa8b732006-12-10 02:21:36 -08001160static void vmcs_clear(struct vmcs *vmcs)
1161{
1162 u64 phys_addr = __pa(vmcs);
1163 u8 error;
1164
Avi Kivity4ecac3f2008-05-13 13:23:38 +03001165 asm volatile (__ex(ASM_VMX_VMCLEAR_RAX) "; setna %0"
Avi Kivity16d8f722010-12-21 16:51:50 +02001166 : "=qm"(error) : "a"(&phys_addr), "m"(phys_addr)
Avi Kivity6aa8b732006-12-10 02:21:36 -08001167 : "cc", "memory");
1168 if (error)
1169 printk(KERN_ERR "kvm: vmclear fail: %p/%llx\n",
1170 vmcs, phys_addr);
1171}
1172
Nadav Har'Eld462b812011-05-24 15:26:10 +03001173static inline void loaded_vmcs_init(struct loaded_vmcs *loaded_vmcs)
1174{
1175 vmcs_clear(loaded_vmcs->vmcs);
1176 loaded_vmcs->cpu = -1;
1177 loaded_vmcs->launched = 0;
1178}
1179
Dongxiao Xu7725b892010-05-11 18:29:38 +08001180static void vmcs_load(struct vmcs *vmcs)
1181{
1182 u64 phys_addr = __pa(vmcs);
1183 u8 error;
1184
1185 asm volatile (__ex(ASM_VMX_VMPTRLD_RAX) "; setna %0"
Avi Kivity16d8f722010-12-21 16:51:50 +02001186 : "=qm"(error) : "a"(&phys_addr), "m"(phys_addr)
Dongxiao Xu7725b892010-05-11 18:29:38 +08001187 : "cc", "memory");
1188 if (error)
Nadav Har'El2844d842011-05-25 23:16:40 +03001189 printk(KERN_ERR "kvm: vmptrld %p/%llx failed\n",
Dongxiao Xu7725b892010-05-11 18:29:38 +08001190 vmcs, phys_addr);
1191}
1192
Zhang Yanfei8f536b72012-12-06 23:43:34 +08001193#ifdef CONFIG_KEXEC
1194/*
1195 * This bitmap is used to indicate whether the vmclear
1196 * operation is enabled on all cpus. All disabled by
1197 * default.
1198 */
1199static cpumask_t crash_vmclear_enabled_bitmap = CPU_MASK_NONE;
1200
1201static inline void crash_enable_local_vmclear(int cpu)
1202{
1203 cpumask_set_cpu(cpu, &crash_vmclear_enabled_bitmap);
1204}
1205
1206static inline void crash_disable_local_vmclear(int cpu)
1207{
1208 cpumask_clear_cpu(cpu, &crash_vmclear_enabled_bitmap);
1209}
1210
1211static inline int crash_local_vmclear_enabled(int cpu)
1212{
1213 return cpumask_test_cpu(cpu, &crash_vmclear_enabled_bitmap);
1214}
1215
1216static void crash_vmclear_local_loaded_vmcss(void)
1217{
1218 int cpu = raw_smp_processor_id();
1219 struct loaded_vmcs *v;
1220
1221 if (!crash_local_vmclear_enabled(cpu))
1222 return;
1223
1224 list_for_each_entry(v, &per_cpu(loaded_vmcss_on_cpu, cpu),
1225 loaded_vmcss_on_cpu_link)
1226 vmcs_clear(v->vmcs);
1227}
1228#else
1229static inline void crash_enable_local_vmclear(int cpu) { }
1230static inline void crash_disable_local_vmclear(int cpu) { }
1231#endif /* CONFIG_KEXEC */
1232
Nadav Har'Eld462b812011-05-24 15:26:10 +03001233static void __loaded_vmcs_clear(void *arg)
Avi Kivity6aa8b732006-12-10 02:21:36 -08001234{
Nadav Har'Eld462b812011-05-24 15:26:10 +03001235 struct loaded_vmcs *loaded_vmcs = arg;
Ingo Molnard3b2c332007-01-05 16:36:23 -08001236 int cpu = raw_smp_processor_id();
Avi Kivity6aa8b732006-12-10 02:21:36 -08001237
Nadav Har'Eld462b812011-05-24 15:26:10 +03001238 if (loaded_vmcs->cpu != cpu)
1239 return; /* vcpu migration can race with cpu offline */
1240 if (per_cpu(current_vmcs, cpu) == loaded_vmcs->vmcs)
Avi Kivity6aa8b732006-12-10 02:21:36 -08001241 per_cpu(current_vmcs, cpu) = NULL;
Zhang Yanfei8f536b72012-12-06 23:43:34 +08001242 crash_disable_local_vmclear(cpu);
Nadav Har'Eld462b812011-05-24 15:26:10 +03001243 list_del(&loaded_vmcs->loaded_vmcss_on_cpu_link);
Xiao Guangrong5a560f82012-11-28 20:54:14 +08001244
1245 /*
1246 * we should ensure updating loaded_vmcs->loaded_vmcss_on_cpu_link
1247 * is before setting loaded_vmcs->vcpu to -1 which is done in
1248 * loaded_vmcs_init. Otherwise, other cpu can see vcpu = -1 fist
1249 * then adds the vmcs into percpu list before it is deleted.
1250 */
1251 smp_wmb();
1252
Nadav Har'Eld462b812011-05-24 15:26:10 +03001253 loaded_vmcs_init(loaded_vmcs);
Zhang Yanfei8f536b72012-12-06 23:43:34 +08001254 crash_enable_local_vmclear(cpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08001255}
1256
Nadav Har'Eld462b812011-05-24 15:26:10 +03001257static void loaded_vmcs_clear(struct loaded_vmcs *loaded_vmcs)
Avi Kivity8d0be2b2007-02-12 00:54:46 -08001258{
Xiao Guangronge6c7d322012-11-28 20:53:15 +08001259 int cpu = loaded_vmcs->cpu;
1260
1261 if (cpu != -1)
1262 smp_call_function_single(cpu,
1263 __loaded_vmcs_clear, loaded_vmcs, 1);
Avi Kivity8d0be2b2007-02-12 00:54:46 -08001264}
1265
Gui Jianfeng1760dd42010-06-07 10:33:27 +08001266static inline void vpid_sync_vcpu_single(struct vcpu_vmx *vmx)
Sheng Yang2384d2b2008-01-17 15:14:33 +08001267{
1268 if (vmx->vpid == 0)
1269 return;
1270
Gui Jianfeng518c8ae2010-06-04 08:51:39 +08001271 if (cpu_has_vmx_invvpid_single())
1272 __invvpid(VMX_VPID_EXTENT_SINGLE_CONTEXT, vmx->vpid, 0);
Sheng Yang2384d2b2008-01-17 15:14:33 +08001273}
1274
Gui Jianfengb9d762f2010-06-07 10:32:29 +08001275static inline void vpid_sync_vcpu_global(void)
1276{
1277 if (cpu_has_vmx_invvpid_global())
1278 __invvpid(VMX_VPID_EXTENT_ALL_CONTEXT, 0, 0);
1279}
1280
1281static inline void vpid_sync_context(struct vcpu_vmx *vmx)
1282{
1283 if (cpu_has_vmx_invvpid_single())
Gui Jianfeng1760dd42010-06-07 10:33:27 +08001284 vpid_sync_vcpu_single(vmx);
Gui Jianfengb9d762f2010-06-07 10:32:29 +08001285 else
1286 vpid_sync_vcpu_global();
1287}
1288
Sheng Yang14394422008-04-28 12:24:45 +08001289static inline void ept_sync_global(void)
1290{
1291 if (cpu_has_vmx_invept_global())
1292 __invept(VMX_EPT_EXTENT_GLOBAL, 0, 0);
1293}
1294
1295static inline void ept_sync_context(u64 eptp)
1296{
Avi Kivity089d0342009-03-23 18:26:32 +02001297 if (enable_ept) {
Sheng Yang14394422008-04-28 12:24:45 +08001298 if (cpu_has_vmx_invept_context())
1299 __invept(VMX_EPT_EXTENT_CONTEXT, eptp, 0);
1300 else
1301 ept_sync_global();
1302 }
1303}
1304
Avi Kivity96304212011-05-15 10:13:13 -04001305static __always_inline unsigned long vmcs_readl(unsigned long field)
Avi Kivity6aa8b732006-12-10 02:21:36 -08001306{
Avi Kivity5e520e62011-05-15 10:13:12 -04001307 unsigned long value;
Avi Kivity6aa8b732006-12-10 02:21:36 -08001308
Avi Kivity5e520e62011-05-15 10:13:12 -04001309 asm volatile (__ex_clear(ASM_VMX_VMREAD_RDX_RAX, "%0")
1310 : "=a"(value) : "d"(field) : "cc");
Avi Kivity6aa8b732006-12-10 02:21:36 -08001311 return value;
1312}
1313
Avi Kivity96304212011-05-15 10:13:13 -04001314static __always_inline u16 vmcs_read16(unsigned long field)
Avi Kivity6aa8b732006-12-10 02:21:36 -08001315{
1316 return vmcs_readl(field);
1317}
1318
Avi Kivity96304212011-05-15 10:13:13 -04001319static __always_inline u32 vmcs_read32(unsigned long field)
Avi Kivity6aa8b732006-12-10 02:21:36 -08001320{
1321 return vmcs_readl(field);
1322}
1323
Avi Kivity96304212011-05-15 10:13:13 -04001324static __always_inline u64 vmcs_read64(unsigned long field)
Avi Kivity6aa8b732006-12-10 02:21:36 -08001325{
Avi Kivity05b3e0c2006-12-13 00:33:45 -08001326#ifdef CONFIG_X86_64
Avi Kivity6aa8b732006-12-10 02:21:36 -08001327 return vmcs_readl(field);
1328#else
1329 return vmcs_readl(field) | ((u64)vmcs_readl(field+1) << 32);
1330#endif
1331}
1332
Avi Kivitye52de1b2007-01-05 16:36:56 -08001333static noinline void vmwrite_error(unsigned long field, unsigned long value)
1334{
1335 printk(KERN_ERR "vmwrite error: reg %lx value %lx (err %d)\n",
1336 field, value, vmcs_read32(VM_INSTRUCTION_ERROR));
1337 dump_stack();
1338}
1339
Avi Kivity6aa8b732006-12-10 02:21:36 -08001340static void vmcs_writel(unsigned long field, unsigned long value)
1341{
1342 u8 error;
1343
Avi Kivity4ecac3f2008-05-13 13:23:38 +03001344 asm volatile (__ex(ASM_VMX_VMWRITE_RAX_RDX) "; setna %0"
Mike Dayd77c26f2007-10-08 09:02:08 -04001345 : "=q"(error) : "a"(value), "d"(field) : "cc");
Avi Kivitye52de1b2007-01-05 16:36:56 -08001346 if (unlikely(error))
1347 vmwrite_error(field, value);
Avi Kivity6aa8b732006-12-10 02:21:36 -08001348}
1349
1350static void vmcs_write16(unsigned long field, u16 value)
1351{
1352 vmcs_writel(field, value);
1353}
1354
1355static void vmcs_write32(unsigned long field, u32 value)
1356{
1357 vmcs_writel(field, value);
1358}
1359
1360static void vmcs_write64(unsigned long field, u64 value)
1361{
Avi Kivity6aa8b732006-12-10 02:21:36 -08001362 vmcs_writel(field, value);
Avi Kivity7682f2d2008-05-12 19:25:43 +03001363#ifndef CONFIG_X86_64
Avi Kivity6aa8b732006-12-10 02:21:36 -08001364 asm volatile ("");
1365 vmcs_writel(field+1, value >> 32);
1366#endif
1367}
1368
Anthony Liguori2ab455c2007-04-27 09:29:49 +03001369static void vmcs_clear_bits(unsigned long field, u32 mask)
1370{
1371 vmcs_writel(field, vmcs_readl(field) & ~mask);
1372}
1373
1374static void vmcs_set_bits(unsigned long field, u32 mask)
1375{
1376 vmcs_writel(field, vmcs_readl(field) | mask);
1377}
1378
Gleb Natapov2961e8762013-11-25 15:37:13 +02001379static inline void vm_entry_controls_init(struct vcpu_vmx *vmx, u32 val)
1380{
1381 vmcs_write32(VM_ENTRY_CONTROLS, val);
1382 vmx->vm_entry_controls_shadow = val;
1383}
1384
1385static inline void vm_entry_controls_set(struct vcpu_vmx *vmx, u32 val)
1386{
1387 if (vmx->vm_entry_controls_shadow != val)
1388 vm_entry_controls_init(vmx, val);
1389}
1390
1391static inline u32 vm_entry_controls_get(struct vcpu_vmx *vmx)
1392{
1393 return vmx->vm_entry_controls_shadow;
1394}
1395
1396
1397static inline void vm_entry_controls_setbit(struct vcpu_vmx *vmx, u32 val)
1398{
1399 vm_entry_controls_set(vmx, vm_entry_controls_get(vmx) | val);
1400}
1401
1402static inline void vm_entry_controls_clearbit(struct vcpu_vmx *vmx, u32 val)
1403{
1404 vm_entry_controls_set(vmx, vm_entry_controls_get(vmx) & ~val);
1405}
1406
1407static inline void vm_exit_controls_init(struct vcpu_vmx *vmx, u32 val)
1408{
1409 vmcs_write32(VM_EXIT_CONTROLS, val);
1410 vmx->vm_exit_controls_shadow = val;
1411}
1412
1413static inline void vm_exit_controls_set(struct vcpu_vmx *vmx, u32 val)
1414{
1415 if (vmx->vm_exit_controls_shadow != val)
1416 vm_exit_controls_init(vmx, val);
1417}
1418
1419static inline u32 vm_exit_controls_get(struct vcpu_vmx *vmx)
1420{
1421 return vmx->vm_exit_controls_shadow;
1422}
1423
1424
1425static inline void vm_exit_controls_setbit(struct vcpu_vmx *vmx, u32 val)
1426{
1427 vm_exit_controls_set(vmx, vm_exit_controls_get(vmx) | val);
1428}
1429
1430static inline void vm_exit_controls_clearbit(struct vcpu_vmx *vmx, u32 val)
1431{
1432 vm_exit_controls_set(vmx, vm_exit_controls_get(vmx) & ~val);
1433}
1434
Avi Kivity2fb92db2011-04-27 19:42:18 +03001435static void vmx_segment_cache_clear(struct vcpu_vmx *vmx)
1436{
1437 vmx->segment_cache.bitmask = 0;
1438}
1439
1440static bool vmx_segment_cache_test_set(struct vcpu_vmx *vmx, unsigned seg,
1441 unsigned field)
1442{
1443 bool ret;
1444 u32 mask = 1 << (seg * SEG_FIELD_NR + field);
1445
1446 if (!(vmx->vcpu.arch.regs_avail & (1 << VCPU_EXREG_SEGMENTS))) {
1447 vmx->vcpu.arch.regs_avail |= (1 << VCPU_EXREG_SEGMENTS);
1448 vmx->segment_cache.bitmask = 0;
1449 }
1450 ret = vmx->segment_cache.bitmask & mask;
1451 vmx->segment_cache.bitmask |= mask;
1452 return ret;
1453}
1454
1455static u16 vmx_read_guest_seg_selector(struct vcpu_vmx *vmx, unsigned seg)
1456{
1457 u16 *p = &vmx->segment_cache.seg[seg].selector;
1458
1459 if (!vmx_segment_cache_test_set(vmx, seg, SEG_FIELD_SEL))
1460 *p = vmcs_read16(kvm_vmx_segment_fields[seg].selector);
1461 return *p;
1462}
1463
1464static ulong vmx_read_guest_seg_base(struct vcpu_vmx *vmx, unsigned seg)
1465{
1466 ulong *p = &vmx->segment_cache.seg[seg].base;
1467
1468 if (!vmx_segment_cache_test_set(vmx, seg, SEG_FIELD_BASE))
1469 *p = vmcs_readl(kvm_vmx_segment_fields[seg].base);
1470 return *p;
1471}
1472
1473static u32 vmx_read_guest_seg_limit(struct vcpu_vmx *vmx, unsigned seg)
1474{
1475 u32 *p = &vmx->segment_cache.seg[seg].limit;
1476
1477 if (!vmx_segment_cache_test_set(vmx, seg, SEG_FIELD_LIMIT))
1478 *p = vmcs_read32(kvm_vmx_segment_fields[seg].limit);
1479 return *p;
1480}
1481
1482static u32 vmx_read_guest_seg_ar(struct vcpu_vmx *vmx, unsigned seg)
1483{
1484 u32 *p = &vmx->segment_cache.seg[seg].ar;
1485
1486 if (!vmx_segment_cache_test_set(vmx, seg, SEG_FIELD_AR))
1487 *p = vmcs_read32(kvm_vmx_segment_fields[seg].ar_bytes);
1488 return *p;
1489}
1490
Avi Kivityabd3f2d2007-05-02 17:57:40 +03001491static void update_exception_bitmap(struct kvm_vcpu *vcpu)
1492{
1493 u32 eb;
1494
Jan Kiszkafd7373c2010-01-20 18:20:20 +01001495 eb = (1u << PF_VECTOR) | (1u << UD_VECTOR) | (1u << MC_VECTOR) |
1496 (1u << NM_VECTOR) | (1u << DB_VECTOR);
1497 if ((vcpu->guest_debug &
1498 (KVM_GUESTDBG_ENABLE | KVM_GUESTDBG_USE_SW_BP)) ==
1499 (KVM_GUESTDBG_ENABLE | KVM_GUESTDBG_USE_SW_BP))
1500 eb |= 1u << BP_VECTOR;
Avi Kivity7ffd92c2009-06-09 14:10:45 +03001501 if (to_vmx(vcpu)->rmode.vm86_active)
Avi Kivityabd3f2d2007-05-02 17:57:40 +03001502 eb = ~0;
Avi Kivity089d0342009-03-23 18:26:32 +02001503 if (enable_ept)
Sheng Yang14394422008-04-28 12:24:45 +08001504 eb &= ~(1u << PF_VECTOR); /* bypass_guest_pf = 0 */
Avi Kivity02daab22009-12-30 12:40:26 +02001505 if (vcpu->fpu_active)
1506 eb &= ~(1u << NM_VECTOR);
Nadav Har'El36cf24e2011-05-25 23:15:08 +03001507
1508 /* When we are running a nested L2 guest and L1 specified for it a
1509 * certain exception bitmap, we must trap the same exceptions and pass
1510 * them to L1. When running L2, we will only handle the exceptions
1511 * specified above if L1 did not want them.
1512 */
1513 if (is_guest_mode(vcpu))
1514 eb |= get_vmcs12(vcpu)->exception_bitmap;
1515
Avi Kivityabd3f2d2007-05-02 17:57:40 +03001516 vmcs_write32(EXCEPTION_BITMAP, eb);
1517}
1518
Gleb Natapov2961e8762013-11-25 15:37:13 +02001519static void clear_atomic_switch_msr_special(struct vcpu_vmx *vmx,
1520 unsigned long entry, unsigned long exit)
Gleb Natapov8bf00a52011-10-05 14:01:22 +02001521{
Gleb Natapov2961e8762013-11-25 15:37:13 +02001522 vm_entry_controls_clearbit(vmx, entry);
1523 vm_exit_controls_clearbit(vmx, exit);
Gleb Natapov8bf00a52011-10-05 14:01:22 +02001524}
1525
Avi Kivity61d2ef22010-04-28 16:40:38 +03001526static void clear_atomic_switch_msr(struct vcpu_vmx *vmx, unsigned msr)
1527{
1528 unsigned i;
1529 struct msr_autoload *m = &vmx->msr_autoload;
1530
Gleb Natapov8bf00a52011-10-05 14:01:22 +02001531 switch (msr) {
1532 case MSR_EFER:
1533 if (cpu_has_load_ia32_efer) {
Gleb Natapov2961e8762013-11-25 15:37:13 +02001534 clear_atomic_switch_msr_special(vmx,
1535 VM_ENTRY_LOAD_IA32_EFER,
Gleb Natapov8bf00a52011-10-05 14:01:22 +02001536 VM_EXIT_LOAD_IA32_EFER);
1537 return;
1538 }
1539 break;
1540 case MSR_CORE_PERF_GLOBAL_CTRL:
1541 if (cpu_has_load_perf_global_ctrl) {
Gleb Natapov2961e8762013-11-25 15:37:13 +02001542 clear_atomic_switch_msr_special(vmx,
Gleb Natapov8bf00a52011-10-05 14:01:22 +02001543 VM_ENTRY_LOAD_IA32_PERF_GLOBAL_CTRL,
1544 VM_EXIT_LOAD_IA32_PERF_GLOBAL_CTRL);
1545 return;
1546 }
1547 break;
Avi Kivity110312c2010-12-21 12:54:20 +02001548 }
1549
Avi Kivity61d2ef22010-04-28 16:40:38 +03001550 for (i = 0; i < m->nr; ++i)
1551 if (m->guest[i].index == msr)
1552 break;
1553
1554 if (i == m->nr)
1555 return;
1556 --m->nr;
1557 m->guest[i] = m->guest[m->nr];
1558 m->host[i] = m->host[m->nr];
1559 vmcs_write32(VM_ENTRY_MSR_LOAD_COUNT, m->nr);
1560 vmcs_write32(VM_EXIT_MSR_LOAD_COUNT, m->nr);
1561}
1562
Gleb Natapov2961e8762013-11-25 15:37:13 +02001563static void add_atomic_switch_msr_special(struct vcpu_vmx *vmx,
1564 unsigned long entry, unsigned long exit,
1565 unsigned long guest_val_vmcs, unsigned long host_val_vmcs,
1566 u64 guest_val, u64 host_val)
Gleb Natapov8bf00a52011-10-05 14:01:22 +02001567{
1568 vmcs_write64(guest_val_vmcs, guest_val);
1569 vmcs_write64(host_val_vmcs, host_val);
Gleb Natapov2961e8762013-11-25 15:37:13 +02001570 vm_entry_controls_setbit(vmx, entry);
1571 vm_exit_controls_setbit(vmx, exit);
Gleb Natapov8bf00a52011-10-05 14:01:22 +02001572}
1573
Avi Kivity61d2ef22010-04-28 16:40:38 +03001574static void add_atomic_switch_msr(struct vcpu_vmx *vmx, unsigned msr,
1575 u64 guest_val, u64 host_val)
1576{
1577 unsigned i;
1578 struct msr_autoload *m = &vmx->msr_autoload;
1579
Gleb Natapov8bf00a52011-10-05 14:01:22 +02001580 switch (msr) {
1581 case MSR_EFER:
1582 if (cpu_has_load_ia32_efer) {
Gleb Natapov2961e8762013-11-25 15:37:13 +02001583 add_atomic_switch_msr_special(vmx,
1584 VM_ENTRY_LOAD_IA32_EFER,
Gleb Natapov8bf00a52011-10-05 14:01:22 +02001585 VM_EXIT_LOAD_IA32_EFER,
1586 GUEST_IA32_EFER,
1587 HOST_IA32_EFER,
1588 guest_val, host_val);
1589 return;
1590 }
1591 break;
1592 case MSR_CORE_PERF_GLOBAL_CTRL:
1593 if (cpu_has_load_perf_global_ctrl) {
Gleb Natapov2961e8762013-11-25 15:37:13 +02001594 add_atomic_switch_msr_special(vmx,
Gleb Natapov8bf00a52011-10-05 14:01:22 +02001595 VM_ENTRY_LOAD_IA32_PERF_GLOBAL_CTRL,
1596 VM_EXIT_LOAD_IA32_PERF_GLOBAL_CTRL,
1597 GUEST_IA32_PERF_GLOBAL_CTRL,
1598 HOST_IA32_PERF_GLOBAL_CTRL,
1599 guest_val, host_val);
1600 return;
1601 }
1602 break;
Avi Kivity110312c2010-12-21 12:54:20 +02001603 }
1604
Avi Kivity61d2ef22010-04-28 16:40:38 +03001605 for (i = 0; i < m->nr; ++i)
1606 if (m->guest[i].index == msr)
1607 break;
1608
Gleb Natapove7fc6f93b2011-10-05 14:01:24 +02001609 if (i == NR_AUTOLOAD_MSRS) {
Michael S. Tsirkin60266202013-10-31 00:34:56 +02001610 printk_once(KERN_WARNING "Not enough msr switch entries. "
Gleb Natapove7fc6f93b2011-10-05 14:01:24 +02001611 "Can't add msr %x\n", msr);
1612 return;
1613 } else if (i == m->nr) {
Avi Kivity61d2ef22010-04-28 16:40:38 +03001614 ++m->nr;
1615 vmcs_write32(VM_ENTRY_MSR_LOAD_COUNT, m->nr);
1616 vmcs_write32(VM_EXIT_MSR_LOAD_COUNT, m->nr);
1617 }
1618
1619 m->guest[i].index = msr;
1620 m->guest[i].value = guest_val;
1621 m->host[i].index = msr;
1622 m->host[i].value = host_val;
1623}
1624
Avi Kivity33ed6322007-05-02 16:54:03 +03001625static void reload_tss(void)
1626{
Avi Kivity33ed6322007-05-02 16:54:03 +03001627 /*
1628 * VT restores TR but not its size. Useless.
1629 */
Christoph Lameter89cbc762014-08-17 12:30:40 -05001630 struct desc_ptr *gdt = this_cpu_ptr(&host_gdt);
Avi Kivitya5f61302008-02-20 17:57:21 +02001631 struct desc_struct *descs;
Avi Kivity33ed6322007-05-02 16:54:03 +03001632
Avi Kivityd3591922010-07-26 18:32:39 +03001633 descs = (void *)gdt->address;
Avi Kivity33ed6322007-05-02 16:54:03 +03001634 descs[GDT_ENTRY_TSS].type = 9; /* available TSS */
1635 load_TR_desc();
Avi Kivity33ed6322007-05-02 16:54:03 +03001636}
1637
Avi Kivity92c0d902009-10-29 11:00:16 +02001638static bool update_transition_efer(struct vcpu_vmx *vmx, int efer_offset)
Eddie Dong2cc51562007-05-21 07:28:09 +03001639{
Roel Kluin3a34a882009-08-04 02:08:45 -07001640 u64 guest_efer;
Avi Kivity51c6cf62007-08-29 03:48:05 +03001641 u64 ignore_bits;
Eddie Dong2cc51562007-05-21 07:28:09 +03001642
Avi Kivityf6801df2010-01-21 15:31:50 +02001643 guest_efer = vmx->vcpu.arch.efer;
Roel Kluin3a34a882009-08-04 02:08:45 -07001644
Avi Kivity51c6cf62007-08-29 03:48:05 +03001645 /*
Guo Chao0fa06072012-06-28 15:16:19 +08001646 * NX is emulated; LMA and LME handled by hardware; SCE meaningless
Avi Kivity51c6cf62007-08-29 03:48:05 +03001647 * outside long mode
1648 */
1649 ignore_bits = EFER_NX | EFER_SCE;
1650#ifdef CONFIG_X86_64
1651 ignore_bits |= EFER_LMA | EFER_LME;
1652 /* SCE is meaningful only in long mode on Intel */
1653 if (guest_efer & EFER_LMA)
1654 ignore_bits &= ~(u64)EFER_SCE;
1655#endif
Avi Kivity51c6cf62007-08-29 03:48:05 +03001656 guest_efer &= ~ignore_bits;
1657 guest_efer |= host_efer & ignore_bits;
Avi Kivity26bb0982009-09-07 11:14:12 +03001658 vmx->guest_msrs[efer_offset].data = guest_efer;
Avi Kivityd5696722009-12-02 12:28:47 +02001659 vmx->guest_msrs[efer_offset].mask = ~ignore_bits;
Avi Kivity84ad33e2010-04-28 16:42:29 +03001660
1661 clear_atomic_switch_msr(vmx, MSR_EFER);
1662 /* On ept, can't emulate nx, and must switch nx atomically */
1663 if (enable_ept && ((vmx->vcpu.arch.efer ^ host_efer) & EFER_NX)) {
1664 guest_efer = vmx->vcpu.arch.efer;
1665 if (!(guest_efer & EFER_LMA))
1666 guest_efer &= ~EFER_LME;
1667 add_atomic_switch_msr(vmx, MSR_EFER, guest_efer, host_efer);
1668 return false;
1669 }
1670
Avi Kivity26bb0982009-09-07 11:14:12 +03001671 return true;
Avi Kivity51c6cf62007-08-29 03:48:05 +03001672}
1673
Gleb Natapov2d49ec72010-02-25 12:43:09 +02001674static unsigned long segment_base(u16 selector)
1675{
Christoph Lameter89cbc762014-08-17 12:30:40 -05001676 struct desc_ptr *gdt = this_cpu_ptr(&host_gdt);
Gleb Natapov2d49ec72010-02-25 12:43:09 +02001677 struct desc_struct *d;
1678 unsigned long table_base;
1679 unsigned long v;
1680
1681 if (!(selector & ~3))
1682 return 0;
1683
Avi Kivityd3591922010-07-26 18:32:39 +03001684 table_base = gdt->address;
Gleb Natapov2d49ec72010-02-25 12:43:09 +02001685
1686 if (selector & 4) { /* from ldt */
1687 u16 ldt_selector = kvm_read_ldt();
1688
1689 if (!(ldt_selector & ~3))
1690 return 0;
1691
1692 table_base = segment_base(ldt_selector);
1693 }
1694 d = (struct desc_struct *)(table_base + (selector & ~7));
1695 v = get_desc_base(d);
1696#ifdef CONFIG_X86_64
1697 if (d->s == 0 && (d->type == 2 || d->type == 9 || d->type == 11))
1698 v |= ((unsigned long)((struct ldttss_desc64 *)d)->base3) << 32;
1699#endif
1700 return v;
1701}
1702
1703static inline unsigned long kvm_read_tr_base(void)
1704{
1705 u16 tr;
1706 asm("str %0" : "=g"(tr));
1707 return segment_base(tr);
1708}
1709
Avi Kivity04d2cc72007-09-10 18:10:54 +03001710static void vmx_save_host_state(struct kvm_vcpu *vcpu)
Avi Kivity33ed6322007-05-02 16:54:03 +03001711{
Avi Kivity04d2cc72007-09-10 18:10:54 +03001712 struct vcpu_vmx *vmx = to_vmx(vcpu);
Avi Kivity26bb0982009-09-07 11:14:12 +03001713 int i;
Avi Kivity04d2cc72007-09-10 18:10:54 +03001714
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -04001715 if (vmx->host_state.loaded)
Avi Kivity33ed6322007-05-02 16:54:03 +03001716 return;
1717
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -04001718 vmx->host_state.loaded = 1;
Avi Kivity33ed6322007-05-02 16:54:03 +03001719 /*
1720 * Set host fs and gs selectors. Unfortunately, 22.2.3 does not
1721 * allow segment selectors with cpl > 0 or ti == 1.
1722 */
Avi Kivityd6e88ae2008-07-10 16:53:33 +03001723 vmx->host_state.ldt_sel = kvm_read_ldt();
Laurent Vivier152d3f22007-08-23 16:33:11 +02001724 vmx->host_state.gs_ldt_reload_needed = vmx->host_state.ldt_sel;
Avi Kivity9581d442010-10-19 16:46:55 +02001725 savesegment(fs, vmx->host_state.fs_sel);
Laurent Vivier152d3f22007-08-23 16:33:11 +02001726 if (!(vmx->host_state.fs_sel & 7)) {
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -04001727 vmcs_write16(HOST_FS_SELECTOR, vmx->host_state.fs_sel);
Laurent Vivier152d3f22007-08-23 16:33:11 +02001728 vmx->host_state.fs_reload_needed = 0;
1729 } else {
Avi Kivity33ed6322007-05-02 16:54:03 +03001730 vmcs_write16(HOST_FS_SELECTOR, 0);
Laurent Vivier152d3f22007-08-23 16:33:11 +02001731 vmx->host_state.fs_reload_needed = 1;
Avi Kivity33ed6322007-05-02 16:54:03 +03001732 }
Avi Kivity9581d442010-10-19 16:46:55 +02001733 savesegment(gs, vmx->host_state.gs_sel);
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -04001734 if (!(vmx->host_state.gs_sel & 7))
1735 vmcs_write16(HOST_GS_SELECTOR, vmx->host_state.gs_sel);
Avi Kivity33ed6322007-05-02 16:54:03 +03001736 else {
1737 vmcs_write16(HOST_GS_SELECTOR, 0);
Laurent Vivier152d3f22007-08-23 16:33:11 +02001738 vmx->host_state.gs_ldt_reload_needed = 1;
Avi Kivity33ed6322007-05-02 16:54:03 +03001739 }
1740
1741#ifdef CONFIG_X86_64
Avi Kivityb2da15a2012-05-13 19:53:24 +03001742 savesegment(ds, vmx->host_state.ds_sel);
1743 savesegment(es, vmx->host_state.es_sel);
1744#endif
1745
1746#ifdef CONFIG_X86_64
Avi Kivity33ed6322007-05-02 16:54:03 +03001747 vmcs_writel(HOST_FS_BASE, read_msr(MSR_FS_BASE));
1748 vmcs_writel(HOST_GS_BASE, read_msr(MSR_GS_BASE));
1749#else
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -04001750 vmcs_writel(HOST_FS_BASE, segment_base(vmx->host_state.fs_sel));
1751 vmcs_writel(HOST_GS_BASE, segment_base(vmx->host_state.gs_sel));
Avi Kivity33ed6322007-05-02 16:54:03 +03001752#endif
Avi Kivity707c0872007-05-02 17:33:43 +03001753
1754#ifdef CONFIG_X86_64
Avi Kivityc8770e72010-11-11 12:37:26 +02001755 rdmsrl(MSR_KERNEL_GS_BASE, vmx->msr_host_kernel_gs_base);
1756 if (is_long_mode(&vmx->vcpu))
Avi Kivity44ea2b12009-09-06 15:55:37 +03001757 wrmsrl(MSR_KERNEL_GS_BASE, vmx->msr_guest_kernel_gs_base);
Avi Kivity707c0872007-05-02 17:33:43 +03001758#endif
Liu, Jinsongda8999d2014-02-24 10:55:46 +00001759 if (boot_cpu_has(X86_FEATURE_MPX))
1760 rdmsrl(MSR_IA32_BNDCFGS, vmx->host_state.msr_host_bndcfgs);
Avi Kivity26bb0982009-09-07 11:14:12 +03001761 for (i = 0; i < vmx->save_nmsrs; ++i)
1762 kvm_set_shared_msr(vmx->guest_msrs[i].index,
Avi Kivityd5696722009-12-02 12:28:47 +02001763 vmx->guest_msrs[i].data,
1764 vmx->guest_msrs[i].mask);
Avi Kivity33ed6322007-05-02 16:54:03 +03001765}
1766
Avi Kivitya9b21b62008-06-24 11:48:49 +03001767static void __vmx_load_host_state(struct vcpu_vmx *vmx)
Avi Kivity33ed6322007-05-02 16:54:03 +03001768{
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -04001769 if (!vmx->host_state.loaded)
Avi Kivity33ed6322007-05-02 16:54:03 +03001770 return;
1771
Avi Kivitye1beb1d2007-11-18 13:50:24 +02001772 ++vmx->vcpu.stat.host_state_reload;
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -04001773 vmx->host_state.loaded = 0;
Avi Kivityc8770e72010-11-11 12:37:26 +02001774#ifdef CONFIG_X86_64
1775 if (is_long_mode(&vmx->vcpu))
1776 rdmsrl(MSR_KERNEL_GS_BASE, vmx->msr_guest_kernel_gs_base);
1777#endif
Laurent Vivier152d3f22007-08-23 16:33:11 +02001778 if (vmx->host_state.gs_ldt_reload_needed) {
Avi Kivityd6e88ae2008-07-10 16:53:33 +03001779 kvm_load_ldt(vmx->host_state.ldt_sel);
Avi Kivity33ed6322007-05-02 16:54:03 +03001780#ifdef CONFIG_X86_64
Avi Kivity9581d442010-10-19 16:46:55 +02001781 load_gs_index(vmx->host_state.gs_sel);
Avi Kivity9581d442010-10-19 16:46:55 +02001782#else
1783 loadsegment(gs, vmx->host_state.gs_sel);
Avi Kivity33ed6322007-05-02 16:54:03 +03001784#endif
Avi Kivity33ed6322007-05-02 16:54:03 +03001785 }
Avi Kivity0a77fe42010-10-19 18:48:35 +02001786 if (vmx->host_state.fs_reload_needed)
1787 loadsegment(fs, vmx->host_state.fs_sel);
Avi Kivityb2da15a2012-05-13 19:53:24 +03001788#ifdef CONFIG_X86_64
1789 if (unlikely(vmx->host_state.ds_sel | vmx->host_state.es_sel)) {
1790 loadsegment(ds, vmx->host_state.ds_sel);
1791 loadsegment(es, vmx->host_state.es_sel);
1792 }
Avi Kivityb2da15a2012-05-13 19:53:24 +03001793#endif
Laurent Vivier152d3f22007-08-23 16:33:11 +02001794 reload_tss();
Avi Kivity44ea2b12009-09-06 15:55:37 +03001795#ifdef CONFIG_X86_64
Avi Kivityc8770e72010-11-11 12:37:26 +02001796 wrmsrl(MSR_KERNEL_GS_BASE, vmx->msr_host_kernel_gs_base);
Avi Kivity44ea2b12009-09-06 15:55:37 +03001797#endif
Liu, Jinsongda8999d2014-02-24 10:55:46 +00001798 if (vmx->host_state.msr_host_bndcfgs)
1799 wrmsrl(MSR_IA32_BNDCFGS, vmx->host_state.msr_host_bndcfgs);
Suresh Siddhab1a74bf2012-09-20 11:01:49 -07001800 /*
1801 * If the FPU is not active (through the host task or
1802 * the guest vcpu), then restore the cr0.TS bit.
1803 */
1804 if (!user_has_fpu() && !vmx->vcpu.guest_fpu_loaded)
1805 stts();
Christoph Lameter89cbc762014-08-17 12:30:40 -05001806 load_gdt(this_cpu_ptr(&host_gdt));
Avi Kivity33ed6322007-05-02 16:54:03 +03001807}
1808
Avi Kivitya9b21b62008-06-24 11:48:49 +03001809static void vmx_load_host_state(struct vcpu_vmx *vmx)
1810{
1811 preempt_disable();
1812 __vmx_load_host_state(vmx);
1813 preempt_enable();
1814}
1815
Avi Kivity6aa8b732006-12-10 02:21:36 -08001816/*
1817 * Switches to specified vcpu, until a matching vcpu_put(), but assumes
1818 * vcpu mutex is already taken.
1819 */
Avi Kivity15ad7142007-07-11 18:17:21 +03001820static void vmx_vcpu_load(struct kvm_vcpu *vcpu, int cpu)
Avi Kivity6aa8b732006-12-10 02:21:36 -08001821{
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -04001822 struct vcpu_vmx *vmx = to_vmx(vcpu);
Dongxiao Xu4610c9c2010-05-11 18:29:48 +08001823 u64 phys_addr = __pa(per_cpu(vmxarea, cpu));
Avi Kivity6aa8b732006-12-10 02:21:36 -08001824
Dongxiao Xu4610c9c2010-05-11 18:29:48 +08001825 if (!vmm_exclusive)
1826 kvm_cpu_vmxon(phys_addr);
Nadav Har'Eld462b812011-05-24 15:26:10 +03001827 else if (vmx->loaded_vmcs->cpu != cpu)
1828 loaded_vmcs_clear(vmx->loaded_vmcs);
Avi Kivity6aa8b732006-12-10 02:21:36 -08001829
Nadav Har'Eld462b812011-05-24 15:26:10 +03001830 if (per_cpu(current_vmcs, cpu) != vmx->loaded_vmcs->vmcs) {
1831 per_cpu(current_vmcs, cpu) = vmx->loaded_vmcs->vmcs;
1832 vmcs_load(vmx->loaded_vmcs->vmcs);
Avi Kivity6aa8b732006-12-10 02:21:36 -08001833 }
1834
Nadav Har'Eld462b812011-05-24 15:26:10 +03001835 if (vmx->loaded_vmcs->cpu != cpu) {
Christoph Lameter89cbc762014-08-17 12:30:40 -05001836 struct desc_ptr *gdt = this_cpu_ptr(&host_gdt);
Avi Kivity6aa8b732006-12-10 02:21:36 -08001837 unsigned long sysenter_esp;
1838
Avi Kivitya8eeb042010-05-10 12:34:53 +03001839 kvm_make_request(KVM_REQ_TLB_FLUSH, vcpu);
Dongxiao Xu92fe13b2010-05-11 18:29:42 +08001840 local_irq_disable();
Zhang Yanfei8f536b72012-12-06 23:43:34 +08001841 crash_disable_local_vmclear(cpu);
Xiao Guangrong5a560f82012-11-28 20:54:14 +08001842
1843 /*
1844 * Read loaded_vmcs->cpu should be before fetching
1845 * loaded_vmcs->loaded_vmcss_on_cpu_link.
1846 * See the comments in __loaded_vmcs_clear().
1847 */
1848 smp_rmb();
1849
Nadav Har'Eld462b812011-05-24 15:26:10 +03001850 list_add(&vmx->loaded_vmcs->loaded_vmcss_on_cpu_link,
1851 &per_cpu(loaded_vmcss_on_cpu, cpu));
Zhang Yanfei8f536b72012-12-06 23:43:34 +08001852 crash_enable_local_vmclear(cpu);
Dongxiao Xu92fe13b2010-05-11 18:29:42 +08001853 local_irq_enable();
1854
Avi Kivity6aa8b732006-12-10 02:21:36 -08001855 /*
1856 * Linux uses per-cpu TSS and GDT, so set these when switching
1857 * processors.
1858 */
Avi Kivityd6e88ae2008-07-10 16:53:33 +03001859 vmcs_writel(HOST_TR_BASE, kvm_read_tr_base()); /* 22.2.4 */
Avi Kivityd3591922010-07-26 18:32:39 +03001860 vmcs_writel(HOST_GDTR_BASE, gdt->address); /* 22.2.4 */
Avi Kivity6aa8b732006-12-10 02:21:36 -08001861
1862 rdmsrl(MSR_IA32_SYSENTER_ESP, sysenter_esp);
1863 vmcs_writel(HOST_IA32_SYSENTER_ESP, sysenter_esp); /* 22.2.3 */
Nadav Har'Eld462b812011-05-24 15:26:10 +03001864 vmx->loaded_vmcs->cpu = cpu;
Avi Kivity6aa8b732006-12-10 02:21:36 -08001865 }
Avi Kivity6aa8b732006-12-10 02:21:36 -08001866}
1867
1868static void vmx_vcpu_put(struct kvm_vcpu *vcpu)
1869{
Avi Kivitya9b21b62008-06-24 11:48:49 +03001870 __vmx_load_host_state(to_vmx(vcpu));
Dongxiao Xu4610c9c2010-05-11 18:29:48 +08001871 if (!vmm_exclusive) {
Nadav Har'Eld462b812011-05-24 15:26:10 +03001872 __loaded_vmcs_clear(to_vmx(vcpu)->loaded_vmcs);
1873 vcpu->cpu = -1;
Dongxiao Xu4610c9c2010-05-11 18:29:48 +08001874 kvm_cpu_vmxoff();
1875 }
Avi Kivity6aa8b732006-12-10 02:21:36 -08001876}
1877
Avi Kivity5fd86fc2007-05-02 20:40:00 +03001878static void vmx_fpu_activate(struct kvm_vcpu *vcpu)
1879{
Avi Kivity81231c62010-01-24 16:26:40 +02001880 ulong cr0;
1881
Avi Kivity5fd86fc2007-05-02 20:40:00 +03001882 if (vcpu->fpu_active)
1883 return;
1884 vcpu->fpu_active = 1;
Avi Kivity81231c62010-01-24 16:26:40 +02001885 cr0 = vmcs_readl(GUEST_CR0);
1886 cr0 &= ~(X86_CR0_TS | X86_CR0_MP);
1887 cr0 |= kvm_read_cr0_bits(vcpu, X86_CR0_TS | X86_CR0_MP);
1888 vmcs_writel(GUEST_CR0, cr0);
Avi Kivity5fd86fc2007-05-02 20:40:00 +03001889 update_exception_bitmap(vcpu);
Avi Kivityedcafe32009-12-30 18:07:40 +02001890 vcpu->arch.cr0_guest_owned_bits = X86_CR0_TS;
Nadav Har'El36cf24e2011-05-25 23:15:08 +03001891 if (is_guest_mode(vcpu))
1892 vcpu->arch.cr0_guest_owned_bits &=
1893 ~get_vmcs12(vcpu)->cr0_guest_host_mask;
Avi Kivityedcafe32009-12-30 18:07:40 +02001894 vmcs_writel(CR0_GUEST_HOST_MASK, ~vcpu->arch.cr0_guest_owned_bits);
Avi Kivity5fd86fc2007-05-02 20:40:00 +03001895}
1896
Avi Kivityedcafe32009-12-30 18:07:40 +02001897static void vmx_decache_cr0_guest_bits(struct kvm_vcpu *vcpu);
1898
Nadav Har'Elfe3ef052011-05-25 23:10:02 +03001899/*
1900 * Return the cr0 value that a nested guest would read. This is a combination
1901 * of the real cr0 used to run the guest (guest_cr0), and the bits shadowed by
1902 * its hypervisor (cr0_read_shadow).
1903 */
1904static inline unsigned long nested_read_cr0(struct vmcs12 *fields)
1905{
1906 return (fields->guest_cr0 & ~fields->cr0_guest_host_mask) |
1907 (fields->cr0_read_shadow & fields->cr0_guest_host_mask);
1908}
1909static inline unsigned long nested_read_cr4(struct vmcs12 *fields)
1910{
1911 return (fields->guest_cr4 & ~fields->cr4_guest_host_mask) |
1912 (fields->cr4_read_shadow & fields->cr4_guest_host_mask);
1913}
1914
Avi Kivity5fd86fc2007-05-02 20:40:00 +03001915static void vmx_fpu_deactivate(struct kvm_vcpu *vcpu)
1916{
Nadav Har'El36cf24e2011-05-25 23:15:08 +03001917 /* Note that there is no vcpu->fpu_active = 0 here. The caller must
1918 * set this *before* calling this function.
1919 */
Avi Kivityedcafe32009-12-30 18:07:40 +02001920 vmx_decache_cr0_guest_bits(vcpu);
Avi Kivity81231c62010-01-24 16:26:40 +02001921 vmcs_set_bits(GUEST_CR0, X86_CR0_TS | X86_CR0_MP);
Avi Kivity5fd86fc2007-05-02 20:40:00 +03001922 update_exception_bitmap(vcpu);
Avi Kivityedcafe32009-12-30 18:07:40 +02001923 vcpu->arch.cr0_guest_owned_bits = 0;
1924 vmcs_writel(CR0_GUEST_HOST_MASK, ~vcpu->arch.cr0_guest_owned_bits);
Nadav Har'El36cf24e2011-05-25 23:15:08 +03001925 if (is_guest_mode(vcpu)) {
1926 /*
1927 * L1's specified read shadow might not contain the TS bit,
1928 * so now that we turned on shadowing of this bit, we need to
1929 * set this bit of the shadow. Like in nested_vmx_run we need
1930 * nested_read_cr0(vmcs12), but vmcs12->guest_cr0 is not yet
1931 * up-to-date here because we just decached cr0.TS (and we'll
1932 * only update vmcs12->guest_cr0 on nested exit).
1933 */
1934 struct vmcs12 *vmcs12 = get_vmcs12(vcpu);
1935 vmcs12->guest_cr0 = (vmcs12->guest_cr0 & ~X86_CR0_TS) |
1936 (vcpu->arch.cr0 & X86_CR0_TS);
1937 vmcs_writel(CR0_READ_SHADOW, nested_read_cr0(vmcs12));
1938 } else
1939 vmcs_writel(CR0_READ_SHADOW, vcpu->arch.cr0);
Avi Kivity5fd86fc2007-05-02 20:40:00 +03001940}
1941
Avi Kivity6aa8b732006-12-10 02:21:36 -08001942static unsigned long vmx_get_rflags(struct kvm_vcpu *vcpu)
1943{
Avi Kivity78ac8b42010-04-08 18:19:35 +03001944 unsigned long rflags, save_rflags;
Avi Kivity345dcaa2009-08-12 15:29:37 +03001945
Avi Kivity6de12732011-03-07 12:51:22 +02001946 if (!test_bit(VCPU_EXREG_RFLAGS, (ulong *)&vcpu->arch.regs_avail)) {
1947 __set_bit(VCPU_EXREG_RFLAGS, (ulong *)&vcpu->arch.regs_avail);
1948 rflags = vmcs_readl(GUEST_RFLAGS);
1949 if (to_vmx(vcpu)->rmode.vm86_active) {
1950 rflags &= RMODE_GUEST_OWNED_EFLAGS_BITS;
1951 save_rflags = to_vmx(vcpu)->rmode.save_rflags;
1952 rflags |= save_rflags & ~RMODE_GUEST_OWNED_EFLAGS_BITS;
1953 }
1954 to_vmx(vcpu)->rflags = rflags;
Avi Kivity78ac8b42010-04-08 18:19:35 +03001955 }
Avi Kivity6de12732011-03-07 12:51:22 +02001956 return to_vmx(vcpu)->rflags;
Avi Kivity6aa8b732006-12-10 02:21:36 -08001957}
1958
1959static void vmx_set_rflags(struct kvm_vcpu *vcpu, unsigned long rflags)
1960{
Avi Kivity6de12732011-03-07 12:51:22 +02001961 __set_bit(VCPU_EXREG_RFLAGS, (ulong *)&vcpu->arch.regs_avail);
1962 to_vmx(vcpu)->rflags = rflags;
Avi Kivity78ac8b42010-04-08 18:19:35 +03001963 if (to_vmx(vcpu)->rmode.vm86_active) {
1964 to_vmx(vcpu)->rmode.save_rflags = rflags;
Glauber de Oliveira Costa053de042008-01-30 13:31:27 +01001965 rflags |= X86_EFLAGS_IOPL | X86_EFLAGS_VM;
Avi Kivity78ac8b42010-04-08 18:19:35 +03001966 }
Avi Kivity6aa8b732006-12-10 02:21:36 -08001967 vmcs_writel(GUEST_RFLAGS, rflags);
1968}
1969
Paolo Bonzini37ccdcb2014-05-20 14:29:47 +02001970static u32 vmx_get_interrupt_shadow(struct kvm_vcpu *vcpu)
Glauber Costa2809f5d2009-05-12 16:21:05 -04001971{
1972 u32 interruptibility = vmcs_read32(GUEST_INTERRUPTIBILITY_INFO);
1973 int ret = 0;
1974
1975 if (interruptibility & GUEST_INTR_STATE_STI)
Jan Kiszka48005f62010-02-19 19:38:07 +01001976 ret |= KVM_X86_SHADOW_INT_STI;
Glauber Costa2809f5d2009-05-12 16:21:05 -04001977 if (interruptibility & GUEST_INTR_STATE_MOV_SS)
Jan Kiszka48005f62010-02-19 19:38:07 +01001978 ret |= KVM_X86_SHADOW_INT_MOV_SS;
Glauber Costa2809f5d2009-05-12 16:21:05 -04001979
Paolo Bonzini37ccdcb2014-05-20 14:29:47 +02001980 return ret;
Glauber Costa2809f5d2009-05-12 16:21:05 -04001981}
1982
1983static void vmx_set_interrupt_shadow(struct kvm_vcpu *vcpu, int mask)
1984{
1985 u32 interruptibility_old = vmcs_read32(GUEST_INTERRUPTIBILITY_INFO);
1986 u32 interruptibility = interruptibility_old;
1987
1988 interruptibility &= ~(GUEST_INTR_STATE_STI | GUEST_INTR_STATE_MOV_SS);
1989
Jan Kiszka48005f62010-02-19 19:38:07 +01001990 if (mask & KVM_X86_SHADOW_INT_MOV_SS)
Glauber Costa2809f5d2009-05-12 16:21:05 -04001991 interruptibility |= GUEST_INTR_STATE_MOV_SS;
Jan Kiszka48005f62010-02-19 19:38:07 +01001992 else if (mask & KVM_X86_SHADOW_INT_STI)
Glauber Costa2809f5d2009-05-12 16:21:05 -04001993 interruptibility |= GUEST_INTR_STATE_STI;
1994
1995 if ((interruptibility != interruptibility_old))
1996 vmcs_write32(GUEST_INTERRUPTIBILITY_INFO, interruptibility);
1997}
1998
Avi Kivity6aa8b732006-12-10 02:21:36 -08001999static void skip_emulated_instruction(struct kvm_vcpu *vcpu)
2000{
2001 unsigned long rip;
Avi Kivity6aa8b732006-12-10 02:21:36 -08002002
Marcelo Tosatti5fdbf972008-06-27 14:58:02 -03002003 rip = kvm_rip_read(vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002004 rip += vmcs_read32(VM_EXIT_INSTRUCTION_LEN);
Marcelo Tosatti5fdbf972008-06-27 14:58:02 -03002005 kvm_rip_write(vcpu, rip);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002006
Glauber Costa2809f5d2009-05-12 16:21:05 -04002007 /* skipping an emulated instruction also counts */
2008 vmx_set_interrupt_shadow(vcpu, 0);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002009}
2010
Nadav Har'El0b6ac342011-05-25 23:13:36 +03002011/*
2012 * KVM wants to inject page-faults which it got to the guest. This function
2013 * checks whether in a nested guest, we need to inject them to L1 or L2.
Nadav Har'El0b6ac342011-05-25 23:13:36 +03002014 */
Gleb Natapove011c662013-09-25 12:51:35 +03002015static int nested_vmx_check_exception(struct kvm_vcpu *vcpu, unsigned nr)
Nadav Har'El0b6ac342011-05-25 23:13:36 +03002016{
2017 struct vmcs12 *vmcs12 = get_vmcs12(vcpu);
2018
Gleb Natapove011c662013-09-25 12:51:35 +03002019 if (!(vmcs12->exception_bitmap & (1u << nr)))
Nadav Har'El0b6ac342011-05-25 23:13:36 +03002020 return 0;
2021
Jan Kiszka533558b2014-01-04 18:47:20 +01002022 nested_vmx_vmexit(vcpu, to_vmx(vcpu)->exit_reason,
2023 vmcs_read32(VM_EXIT_INTR_INFO),
2024 vmcs_readl(EXIT_QUALIFICATION));
Nadav Har'El0b6ac342011-05-25 23:13:36 +03002025 return 1;
2026}
2027
Avi Kivity298101d2007-11-25 13:41:11 +02002028static void vmx_queue_exception(struct kvm_vcpu *vcpu, unsigned nr,
Joerg Roedelce7ddec2010-04-22 12:33:13 +02002029 bool has_error_code, u32 error_code,
2030 bool reinject)
Avi Kivity298101d2007-11-25 13:41:11 +02002031{
Jan Kiszka77ab6db2008-07-14 12:28:51 +02002032 struct vcpu_vmx *vmx = to_vmx(vcpu);
Jan Kiszka8ab2d2e2008-12-15 13:52:10 +01002033 u32 intr_info = nr | INTR_INFO_VALID_MASK;
Jan Kiszka77ab6db2008-07-14 12:28:51 +02002034
Gleb Natapove011c662013-09-25 12:51:35 +03002035 if (!reinject && is_guest_mode(vcpu) &&
2036 nested_vmx_check_exception(vcpu, nr))
Nadav Har'El0b6ac342011-05-25 23:13:36 +03002037 return;
2038
Jan Kiszka8ab2d2e2008-12-15 13:52:10 +01002039 if (has_error_code) {
Jan Kiszka77ab6db2008-07-14 12:28:51 +02002040 vmcs_write32(VM_ENTRY_EXCEPTION_ERROR_CODE, error_code);
Jan Kiszka8ab2d2e2008-12-15 13:52:10 +01002041 intr_info |= INTR_INFO_DELIVER_CODE_MASK;
2042 }
Jan Kiszka77ab6db2008-07-14 12:28:51 +02002043
Avi Kivity7ffd92c2009-06-09 14:10:45 +03002044 if (vmx->rmode.vm86_active) {
Serge E. Hallyn71f98332011-04-13 09:12:54 -05002045 int inc_eip = 0;
2046 if (kvm_exception_is_soft(nr))
2047 inc_eip = vcpu->arch.event_exit_inst_len;
2048 if (kvm_inject_realmode_interrupt(vcpu, nr, inc_eip) != EMULATE_DONE)
Mohammed Gamala92601b2010-09-19 14:34:07 +02002049 kvm_make_request(KVM_REQ_TRIPLE_FAULT, vcpu);
Jan Kiszka77ab6db2008-07-14 12:28:51 +02002050 return;
2051 }
2052
Gleb Natapov66fd3f72009-05-11 13:35:50 +03002053 if (kvm_exception_is_soft(nr)) {
2054 vmcs_write32(VM_ENTRY_INSTRUCTION_LEN,
2055 vmx->vcpu.arch.event_exit_inst_len);
Jan Kiszka8ab2d2e2008-12-15 13:52:10 +01002056 intr_info |= INTR_TYPE_SOFT_EXCEPTION;
2057 } else
2058 intr_info |= INTR_TYPE_HARD_EXCEPTION;
2059
2060 vmcs_write32(VM_ENTRY_INTR_INFO_FIELD, intr_info);
Avi Kivity298101d2007-11-25 13:41:11 +02002061}
2062
Sheng Yang4e47c7a2009-12-18 16:48:47 +08002063static bool vmx_rdtscp_supported(void)
2064{
2065 return cpu_has_vmx_rdtscp();
2066}
2067
Mao, Junjiead756a12012-07-02 01:18:48 +00002068static bool vmx_invpcid_supported(void)
2069{
2070 return cpu_has_vmx_invpcid() && enable_ept;
2071}
2072
Avi Kivity6aa8b732006-12-10 02:21:36 -08002073/*
Eddie Donga75beee2007-05-17 18:55:15 +03002074 * Swap MSR entry in host/guest MSR entry array.
2075 */
Rusty Russell8b9cf982007-07-30 16:31:43 +10002076static void move_msr_up(struct vcpu_vmx *vmx, int from, int to)
Eddie Donga75beee2007-05-17 18:55:15 +03002077{
Avi Kivity26bb0982009-09-07 11:14:12 +03002078 struct shared_msr_entry tmp;
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -04002079
2080 tmp = vmx->guest_msrs[to];
2081 vmx->guest_msrs[to] = vmx->guest_msrs[from];
2082 vmx->guest_msrs[from] = tmp;
Eddie Donga75beee2007-05-17 18:55:15 +03002083}
2084
Yang Zhang8d146952013-01-25 10:18:50 +08002085static void vmx_set_msr_bitmap(struct kvm_vcpu *vcpu)
2086{
2087 unsigned long *msr_bitmap;
2088
2089 if (irqchip_in_kernel(vcpu->kvm) && apic_x2apic_mode(vcpu->arch.apic)) {
2090 if (is_long_mode(vcpu))
2091 msr_bitmap = vmx_msr_bitmap_longmode_x2apic;
2092 else
2093 msr_bitmap = vmx_msr_bitmap_legacy_x2apic;
2094 } else {
2095 if (is_long_mode(vcpu))
2096 msr_bitmap = vmx_msr_bitmap_longmode;
2097 else
2098 msr_bitmap = vmx_msr_bitmap_legacy;
2099 }
2100
2101 vmcs_write64(MSR_BITMAP, __pa(msr_bitmap));
2102}
2103
Eddie Donga75beee2007-05-17 18:55:15 +03002104/*
Avi Kivitye38aea32007-04-19 13:22:48 +03002105 * Set up the vmcs to automatically save and restore system
2106 * msrs. Don't touch the 64-bit msrs if the guest is in legacy
2107 * mode, as fiddling with msrs is very expensive.
2108 */
Rusty Russell8b9cf982007-07-30 16:31:43 +10002109static void setup_msrs(struct vcpu_vmx *vmx)
Avi Kivitye38aea32007-04-19 13:22:48 +03002110{
Avi Kivity26bb0982009-09-07 11:14:12 +03002111 int save_nmsrs, index;
Avi Kivitye38aea32007-04-19 13:22:48 +03002112
Eddie Donga75beee2007-05-17 18:55:15 +03002113 save_nmsrs = 0;
Avi Kivity4d56c8a2007-04-19 14:28:44 +03002114#ifdef CONFIG_X86_64
Rusty Russell8b9cf982007-07-30 16:31:43 +10002115 if (is_long_mode(&vmx->vcpu)) {
Rusty Russell8b9cf982007-07-30 16:31:43 +10002116 index = __find_msr_index(vmx, MSR_SYSCALL_MASK);
Eddie Donga75beee2007-05-17 18:55:15 +03002117 if (index >= 0)
Rusty Russell8b9cf982007-07-30 16:31:43 +10002118 move_msr_up(vmx, index, save_nmsrs++);
2119 index = __find_msr_index(vmx, MSR_LSTAR);
Eddie Donga75beee2007-05-17 18:55:15 +03002120 if (index >= 0)
Rusty Russell8b9cf982007-07-30 16:31:43 +10002121 move_msr_up(vmx, index, save_nmsrs++);
2122 index = __find_msr_index(vmx, MSR_CSTAR);
Eddie Donga75beee2007-05-17 18:55:15 +03002123 if (index >= 0)
Rusty Russell8b9cf982007-07-30 16:31:43 +10002124 move_msr_up(vmx, index, save_nmsrs++);
Sheng Yang4e47c7a2009-12-18 16:48:47 +08002125 index = __find_msr_index(vmx, MSR_TSC_AUX);
2126 if (index >= 0 && vmx->rdtscp_enabled)
2127 move_msr_up(vmx, index, save_nmsrs++);
Eddie Donga75beee2007-05-17 18:55:15 +03002128 /*
Brian Gerst8c065852010-07-17 09:03:26 -04002129 * MSR_STAR is only needed on long mode guests, and only
Eddie Donga75beee2007-05-17 18:55:15 +03002130 * if efer.sce is enabled.
2131 */
Brian Gerst8c065852010-07-17 09:03:26 -04002132 index = __find_msr_index(vmx, MSR_STAR);
Avi Kivityf6801df2010-01-21 15:31:50 +02002133 if ((index >= 0) && (vmx->vcpu.arch.efer & EFER_SCE))
Rusty Russell8b9cf982007-07-30 16:31:43 +10002134 move_msr_up(vmx, index, save_nmsrs++);
Avi Kivity4d56c8a2007-04-19 14:28:44 +03002135 }
Eddie Donga75beee2007-05-17 18:55:15 +03002136#endif
Avi Kivity92c0d902009-10-29 11:00:16 +02002137 index = __find_msr_index(vmx, MSR_EFER);
2138 if (index >= 0 && update_transition_efer(vmx, index))
Avi Kivity26bb0982009-09-07 11:14:12 +03002139 move_msr_up(vmx, index, save_nmsrs++);
Avi Kivity4d56c8a2007-04-19 14:28:44 +03002140
Avi Kivity26bb0982009-09-07 11:14:12 +03002141 vmx->save_nmsrs = save_nmsrs;
Avi Kivity58972972009-02-24 22:26:47 +02002142
Yang Zhang8d146952013-01-25 10:18:50 +08002143 if (cpu_has_vmx_msr_bitmap())
2144 vmx_set_msr_bitmap(&vmx->vcpu);
Avi Kivitye38aea32007-04-19 13:22:48 +03002145}
2146
2147/*
Avi Kivity6aa8b732006-12-10 02:21:36 -08002148 * reads and returns guest's timestamp counter "register"
2149 * guest_tsc = host_tsc + tsc_offset -- 21.3
2150 */
2151static u64 guest_read_tsc(void)
2152{
2153 u64 host_tsc, tsc_offset;
2154
2155 rdtscll(host_tsc);
2156 tsc_offset = vmcs_read64(TSC_OFFSET);
2157 return host_tsc + tsc_offset;
2158}
2159
2160/*
Nadav Har'Eld5c17852011-08-02 15:54:20 +03002161 * Like guest_read_tsc, but always returns L1's notion of the timestamp
2162 * counter, even if a nested guest (L2) is currently running.
2163 */
Paolo Bonzini48d89b92014-08-26 13:27:46 +02002164static u64 vmx_read_l1_tsc(struct kvm_vcpu *vcpu, u64 host_tsc)
Nadav Har'Eld5c17852011-08-02 15:54:20 +03002165{
Marcelo Tosatti886b4702012-11-27 23:28:58 -02002166 u64 tsc_offset;
Nadav Har'Eld5c17852011-08-02 15:54:20 +03002167
Nadav Har'Eld5c17852011-08-02 15:54:20 +03002168 tsc_offset = is_guest_mode(vcpu) ?
2169 to_vmx(vcpu)->nested.vmcs01_tsc_offset :
2170 vmcs_read64(TSC_OFFSET);
2171 return host_tsc + tsc_offset;
2172}
2173
2174/*
Zachary Amsdencc578282012-02-03 15:43:50 -02002175 * Engage any workarounds for mis-matched TSC rates. Currently limited to
2176 * software catchup for faster rates on slower CPUs.
Joerg Roedel4051b182011-03-25 09:44:49 +01002177 */
Zachary Amsdencc578282012-02-03 15:43:50 -02002178static void vmx_set_tsc_khz(struct kvm_vcpu *vcpu, u32 user_tsc_khz, bool scale)
Joerg Roedel4051b182011-03-25 09:44:49 +01002179{
Zachary Amsdencc578282012-02-03 15:43:50 -02002180 if (!scale)
2181 return;
2182
2183 if (user_tsc_khz > tsc_khz) {
2184 vcpu->arch.tsc_catchup = 1;
2185 vcpu->arch.tsc_always_catchup = 1;
2186 } else
2187 WARN(1, "user requested TSC rate below hardware speed\n");
Joerg Roedel4051b182011-03-25 09:44:49 +01002188}
2189
Will Auldba904632012-11-29 12:42:50 -08002190static u64 vmx_read_tsc_offset(struct kvm_vcpu *vcpu)
2191{
2192 return vmcs_read64(TSC_OFFSET);
2193}
2194
Joerg Roedel4051b182011-03-25 09:44:49 +01002195/*
Zachary Amsden99e3e302010-08-19 22:07:17 -10002196 * writes 'offset' into guest's timestamp counter offset register
Avi Kivity6aa8b732006-12-10 02:21:36 -08002197 */
Zachary Amsden99e3e302010-08-19 22:07:17 -10002198static void vmx_write_tsc_offset(struct kvm_vcpu *vcpu, u64 offset)
Avi Kivity6aa8b732006-12-10 02:21:36 -08002199{
Nadav Har'El27fc51b2011-08-02 15:54:52 +03002200 if (is_guest_mode(vcpu)) {
Nadav Har'El79918252011-05-25 23:15:39 +03002201 /*
Nadav Har'El27fc51b2011-08-02 15:54:52 +03002202 * We're here if L1 chose not to trap WRMSR to TSC. According
2203 * to the spec, this should set L1's TSC; The offset that L1
2204 * set for L2 remains unchanged, and still needs to be added
2205 * to the newly set TSC to get L2's TSC.
Nadav Har'El79918252011-05-25 23:15:39 +03002206 */
Nadav Har'El27fc51b2011-08-02 15:54:52 +03002207 struct vmcs12 *vmcs12;
2208 to_vmx(vcpu)->nested.vmcs01_tsc_offset = offset;
2209 /* recalculate vmcs02.TSC_OFFSET: */
2210 vmcs12 = get_vmcs12(vcpu);
2211 vmcs_write64(TSC_OFFSET, offset +
2212 (nested_cpu_has(vmcs12, CPU_BASED_USE_TSC_OFFSETING) ?
2213 vmcs12->tsc_offset : 0));
2214 } else {
Yoshihiro YUNOMAE489223e2013-06-12 16:43:44 +09002215 trace_kvm_write_tsc_offset(vcpu->vcpu_id,
2216 vmcs_read64(TSC_OFFSET), offset);
Nadav Har'El27fc51b2011-08-02 15:54:52 +03002217 vmcs_write64(TSC_OFFSET, offset);
2218 }
Avi Kivity6aa8b732006-12-10 02:21:36 -08002219}
2220
Marcelo Tosattif1e2b262012-02-03 15:43:55 -02002221static void vmx_adjust_tsc_offset(struct kvm_vcpu *vcpu, s64 adjustment, bool host)
Zachary Amsdene48672f2010-08-19 22:07:23 -10002222{
2223 u64 offset = vmcs_read64(TSC_OFFSET);
Yoshihiro YUNOMAE489223e2013-06-12 16:43:44 +09002224
Zachary Amsdene48672f2010-08-19 22:07:23 -10002225 vmcs_write64(TSC_OFFSET, offset + adjustment);
Nadav Har'El79918252011-05-25 23:15:39 +03002226 if (is_guest_mode(vcpu)) {
2227 /* Even when running L2, the adjustment needs to apply to L1 */
2228 to_vmx(vcpu)->nested.vmcs01_tsc_offset += adjustment;
Yoshihiro YUNOMAE489223e2013-06-12 16:43:44 +09002229 } else
2230 trace_kvm_write_tsc_offset(vcpu->vcpu_id, offset,
2231 offset + adjustment);
Zachary Amsdene48672f2010-08-19 22:07:23 -10002232}
2233
Joerg Roedel857e4092011-03-25 09:44:50 +01002234static u64 vmx_compute_tsc_offset(struct kvm_vcpu *vcpu, u64 target_tsc)
2235{
2236 return target_tsc - native_read_tsc();
2237}
2238
Nadav Har'El801d3422011-05-25 23:02:23 +03002239static bool guest_cpuid_has_vmx(struct kvm_vcpu *vcpu)
2240{
2241 struct kvm_cpuid_entry2 *best = kvm_find_cpuid_entry(vcpu, 1, 0);
2242 return best && (best->ecx & (1 << (X86_FEATURE_VMX & 31)));
2243}
2244
2245/*
2246 * nested_vmx_allowed() checks whether a guest should be allowed to use VMX
2247 * instructions and MSRs (i.e., nested VMX). Nested VMX is disabled for
2248 * all guests if the "nested" module option is off, and can also be disabled
2249 * for a single guest by disabling its VMX cpuid bit.
2250 */
2251static inline bool nested_vmx_allowed(struct kvm_vcpu *vcpu)
2252{
2253 return nested && guest_cpuid_has_vmx(vcpu);
2254}
2255
Avi Kivity6aa8b732006-12-10 02:21:36 -08002256/*
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03002257 * nested_vmx_setup_ctls_msrs() sets up variables containing the values to be
2258 * returned for the various VMX controls MSRs when nested VMX is enabled.
2259 * The same values should also be used to verify that vmcs12 control fields are
2260 * valid during nested entry from L1 to L2.
2261 * Each of these control msrs has a low and high 32-bit half: A low bit is on
2262 * if the corresponding bit in the (32-bit) control field *must* be on, and a
2263 * bit in the high half is on if the corresponding bit in the control field
2264 * may be on. See also vmx_control_verify().
2265 * TODO: allow these variables to be modified (downgraded) by module options
2266 * or other means.
2267 */
2268static u32 nested_vmx_procbased_ctls_low, nested_vmx_procbased_ctls_high;
Jan Kiszka3dcdf3e2014-06-16 13:59:41 +02002269static u32 nested_vmx_true_procbased_ctls_low;
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03002270static u32 nested_vmx_secondary_ctls_low, nested_vmx_secondary_ctls_high;
2271static u32 nested_vmx_pinbased_ctls_low, nested_vmx_pinbased_ctls_high;
2272static u32 nested_vmx_exit_ctls_low, nested_vmx_exit_ctls_high;
Jan Kiszka2996fca2014-06-16 13:59:43 +02002273static u32 nested_vmx_true_exit_ctls_low;
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03002274static u32 nested_vmx_entry_ctls_low, nested_vmx_entry_ctls_high;
Jan Kiszka2996fca2014-06-16 13:59:43 +02002275static u32 nested_vmx_true_entry_ctls_low;
Jan Kiszkac18911a2013-03-13 16:06:41 +01002276static u32 nested_vmx_misc_low, nested_vmx_misc_high;
Nadav Har'Elbfd0a562013-08-05 11:07:17 +03002277static u32 nested_vmx_ept_caps;
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03002278static __init void nested_vmx_setup_ctls_msrs(void)
2279{
2280 /*
2281 * Note that as a general rule, the high half of the MSRs (bits in
2282 * the control fields which may be 1) should be initialized by the
2283 * intersection of the underlying hardware's MSR (i.e., features which
2284 * can be supported) and the list of features we want to expose -
2285 * because they are known to be properly supported in our code.
2286 * Also, usually, the low half of the MSRs (bits which must be 1) can
2287 * be set to 0, meaning that L1 may turn off any of these bits. The
2288 * reason is that if one of these bits is necessary, it will appear
2289 * in vmcs01 and prepare_vmcs02, when it bitwise-or's the control
2290 * fields of vmcs01 and vmcs02, will turn these bits off - and
2291 * nested_vmx_exit_handled() will not pass related exits to L1.
2292 * These rules have exceptions below.
2293 */
2294
2295 /* pin-based controls */
Jan Kiszkaeabeaac2013-03-13 11:30:50 +01002296 rdmsr(MSR_IA32_VMX_PINBASED_CTLS,
2297 nested_vmx_pinbased_ctls_low, nested_vmx_pinbased_ctls_high);
Jan Kiszkaeabeaac2013-03-13 11:30:50 +01002298 nested_vmx_pinbased_ctls_low |= PIN_BASED_ALWAYSON_WITHOUT_TRUE_MSR;
2299 nested_vmx_pinbased_ctls_high &= PIN_BASED_EXT_INTR_MASK |
Jan Kiszkaf4124502014-03-07 20:03:13 +01002300 PIN_BASED_NMI_EXITING | PIN_BASED_VIRTUAL_NMIS;
2301 nested_vmx_pinbased_ctls_high |= PIN_BASED_ALWAYSON_WITHOUT_TRUE_MSR |
Jan Kiszka0238ea92013-03-13 11:31:24 +01002302 PIN_BASED_VMX_PREEMPTION_TIMER;
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03002303
Jan Kiszka3dbcd8d2014-06-16 13:59:40 +02002304 /* exit controls */
Arthur Chunqi Lic0dfee52013-08-06 18:41:45 +08002305 rdmsr(MSR_IA32_VMX_EXIT_CTLS,
2306 nested_vmx_exit_ctls_low, nested_vmx_exit_ctls_high);
Jan Kiszka33fb20c2013-03-06 15:44:03 +01002307 nested_vmx_exit_ctls_low = VM_EXIT_ALWAYSON_WITHOUT_TRUE_MSR;
Bandan Dase0ba1a62014-04-19 18:17:46 -04002308
Arthur Chunqi Lic0dfee52013-08-06 18:41:45 +08002309 nested_vmx_exit_ctls_high &=
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03002310#ifdef CONFIG_X86_64
Arthur Chunqi Lic0dfee52013-08-06 18:41:45 +08002311 VM_EXIT_HOST_ADDR_SPACE_SIZE |
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03002312#endif
Jan Kiszkaf4124502014-03-07 20:03:13 +01002313 VM_EXIT_LOAD_IA32_PAT | VM_EXIT_SAVE_IA32_PAT;
2314 nested_vmx_exit_ctls_high |= VM_EXIT_ALWAYSON_WITHOUT_TRUE_MSR |
2315 VM_EXIT_LOAD_IA32_EFER | VM_EXIT_SAVE_IA32_EFER |
Bandan Dase0ba1a62014-04-19 18:17:46 -04002316 VM_EXIT_SAVE_VMX_PREEMPTION_TIMER | VM_EXIT_ACK_INTR_ON_EXIT;
2317
Paolo Bonzini36be0b92014-02-24 12:30:04 +01002318 if (vmx_mpx_supported())
2319 nested_vmx_exit_ctls_high |= VM_EXIT_CLEAR_BNDCFGS;
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03002320
Jan Kiszka2996fca2014-06-16 13:59:43 +02002321 /* We support free control of debug control saving. */
2322 nested_vmx_true_exit_ctls_low = nested_vmx_exit_ctls_low &
2323 ~VM_EXIT_SAVE_DEBUG_CONTROLS;
2324
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03002325 /* entry controls */
2326 rdmsr(MSR_IA32_VMX_ENTRY_CTLS,
2327 nested_vmx_entry_ctls_low, nested_vmx_entry_ctls_high);
Jan Kiszka33fb20c2013-03-06 15:44:03 +01002328 nested_vmx_entry_ctls_low = VM_ENTRY_ALWAYSON_WITHOUT_TRUE_MSR;
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03002329 nested_vmx_entry_ctls_high &=
Jan Kiszka57435342013-08-06 10:39:56 +02002330#ifdef CONFIG_X86_64
2331 VM_ENTRY_IA32E_MODE |
2332#endif
2333 VM_ENTRY_LOAD_IA32_PAT;
Nadav Har'El8049d652013-08-05 11:07:06 +03002334 nested_vmx_entry_ctls_high |= (VM_ENTRY_ALWAYSON_WITHOUT_TRUE_MSR |
2335 VM_ENTRY_LOAD_IA32_EFER);
Paolo Bonzini36be0b92014-02-24 12:30:04 +01002336 if (vmx_mpx_supported())
2337 nested_vmx_entry_ctls_high |= VM_ENTRY_LOAD_BNDCFGS;
Jan Kiszka57435342013-08-06 10:39:56 +02002338
Jan Kiszka2996fca2014-06-16 13:59:43 +02002339 /* We support free control of debug control loading. */
2340 nested_vmx_true_entry_ctls_low = nested_vmx_entry_ctls_low &
2341 ~VM_ENTRY_LOAD_DEBUG_CONTROLS;
2342
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03002343 /* cpu-based controls */
2344 rdmsr(MSR_IA32_VMX_PROCBASED_CTLS,
2345 nested_vmx_procbased_ctls_low, nested_vmx_procbased_ctls_high);
Jan Kiszka560b7ee2014-06-16 13:59:42 +02002346 nested_vmx_procbased_ctls_low = CPU_BASED_ALWAYSON_WITHOUT_TRUE_MSR;
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03002347 nested_vmx_procbased_ctls_high &=
Jan Kiszkaa294c9b2013-10-23 17:43:09 +01002348 CPU_BASED_VIRTUAL_INTR_PENDING |
2349 CPU_BASED_VIRTUAL_NMI_PENDING | CPU_BASED_USE_TSC_OFFSETING |
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03002350 CPU_BASED_HLT_EXITING | CPU_BASED_INVLPG_EXITING |
2351 CPU_BASED_MWAIT_EXITING | CPU_BASED_CR3_LOAD_EXITING |
2352 CPU_BASED_CR3_STORE_EXITING |
2353#ifdef CONFIG_X86_64
2354 CPU_BASED_CR8_LOAD_EXITING | CPU_BASED_CR8_STORE_EXITING |
2355#endif
2356 CPU_BASED_MOV_DR_EXITING | CPU_BASED_UNCOND_IO_EXITING |
2357 CPU_BASED_USE_IO_BITMAPS | CPU_BASED_MONITOR_EXITING |
Avi Kivitydbcb4e72012-08-13 15:38:22 +03002358 CPU_BASED_RDPMC_EXITING | CPU_BASED_RDTSC_EXITING |
Wanpeng Lia7c0b072014-08-21 19:46:50 +08002359 CPU_BASED_PAUSE_EXITING | CPU_BASED_TPR_SHADOW |
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03002360 CPU_BASED_ACTIVATE_SECONDARY_CONTROLS;
2361 /*
2362 * We can allow some features even when not supported by the
2363 * hardware. For example, L1 can specify an MSR bitmap - and we
2364 * can use it to avoid exits to L1 - even when L0 runs L2
2365 * without MSR bitmaps.
2366 */
Jan Kiszka560b7ee2014-06-16 13:59:42 +02002367 nested_vmx_procbased_ctls_high |= CPU_BASED_ALWAYSON_WITHOUT_TRUE_MSR |
2368 CPU_BASED_USE_MSR_BITMAPS;
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03002369
Jan Kiszka3dcdf3e2014-06-16 13:59:41 +02002370 /* We support free control of CR3 access interception. */
2371 nested_vmx_true_procbased_ctls_low = nested_vmx_procbased_ctls_low &
2372 ~(CPU_BASED_CR3_LOAD_EXITING | CPU_BASED_CR3_STORE_EXITING);
2373
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03002374 /* secondary cpu-based controls */
2375 rdmsr(MSR_IA32_VMX_PROCBASED_CTLS2,
2376 nested_vmx_secondary_ctls_low, nested_vmx_secondary_ctls_high);
2377 nested_vmx_secondary_ctls_low = 0;
2378 nested_vmx_secondary_ctls_high &=
Jan Kiszkad6851fb2013-02-23 22:34:39 +01002379 SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES |
Jan Kiszka92fbc7b2013-08-08 16:26:33 +02002380 SECONDARY_EXEC_UNRESTRICTED_GUEST |
Jan Kiszkad6851fb2013-02-23 22:34:39 +01002381 SECONDARY_EXEC_WBINVD_EXITING;
Jan Kiszkac18911a2013-03-13 16:06:41 +01002382
Nadav Har'Elafa61f72013-08-07 14:59:22 +02002383 if (enable_ept) {
2384 /* nested EPT: emulate EPT also to L1 */
2385 nested_vmx_secondary_ctls_high |= SECONDARY_EXEC_ENABLE_EPT;
Jan Kiszkaca72d972013-08-06 10:39:55 +02002386 nested_vmx_ept_caps = VMX_EPT_PAGE_WALK_4_BIT |
Jan Kiszkad3134db2013-10-23 14:40:31 +01002387 VMX_EPTP_WB_BIT | VMX_EPT_2MB_PAGE_BIT |
2388 VMX_EPT_INVEPT_BIT;
Nadav Har'Elafa61f72013-08-07 14:59:22 +02002389 nested_vmx_ept_caps &= vmx_capability.ept;
2390 /*
Bandan Das4b855072014-04-19 18:17:44 -04002391 * For nested guests, we don't do anything specific
2392 * for single context invalidation. Hence, only advertise
2393 * support for global context invalidation.
Nadav Har'Elafa61f72013-08-07 14:59:22 +02002394 */
Bandan Das4b855072014-04-19 18:17:44 -04002395 nested_vmx_ept_caps |= VMX_EPT_EXTENT_GLOBAL_BIT;
Nadav Har'Elafa61f72013-08-07 14:59:22 +02002396 } else
2397 nested_vmx_ept_caps = 0;
2398
Jan Kiszkac18911a2013-03-13 16:06:41 +01002399 /* miscellaneous data */
2400 rdmsr(MSR_IA32_VMX_MISC, nested_vmx_misc_low, nested_vmx_misc_high);
Jan Kiszkaf4124502014-03-07 20:03:13 +01002401 nested_vmx_misc_low &= VMX_MISC_SAVE_EFER_LMA;
2402 nested_vmx_misc_low |= VMX_MISC_EMULATED_PREEMPTION_TIMER_RATE |
2403 VMX_MISC_ACTIVITY_HLT;
Jan Kiszkac18911a2013-03-13 16:06:41 +01002404 nested_vmx_misc_high = 0;
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03002405}
2406
2407static inline bool vmx_control_verify(u32 control, u32 low, u32 high)
2408{
2409 /*
2410 * Bits 0 in high must be 0, and bits 1 in low must be 1.
2411 */
2412 return ((control & high) | low) == control;
2413}
2414
2415static inline u64 vmx_control_msr(u32 low, u32 high)
2416{
2417 return low | ((u64)high << 32);
2418}
2419
Jan Kiszkacae50132014-01-04 18:47:22 +01002420/* Returns 0 on success, non-0 otherwise. */
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03002421static int vmx_get_vmx_msr(struct kvm_vcpu *vcpu, u32 msr_index, u64 *pdata)
2422{
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03002423 switch (msr_index) {
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03002424 case MSR_IA32_VMX_BASIC:
2425 /*
2426 * This MSR reports some information about VMX support. We
2427 * should return information about the VMX we emulate for the
2428 * guest, and the VMCS structure we give it - not about the
2429 * VMX support of the underlying hardware.
2430 */
Jan Kiszka3dbcd8d2014-06-16 13:59:40 +02002431 *pdata = VMCS12_REVISION | VMX_BASIC_TRUE_CTLS |
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03002432 ((u64)VMCS12_SIZE << VMX_BASIC_VMCS_SIZE_SHIFT) |
2433 (VMX_BASIC_MEM_TYPE_WB << VMX_BASIC_MEM_TYPE_SHIFT);
2434 break;
2435 case MSR_IA32_VMX_TRUE_PINBASED_CTLS:
2436 case MSR_IA32_VMX_PINBASED_CTLS:
2437 *pdata = vmx_control_msr(nested_vmx_pinbased_ctls_low,
2438 nested_vmx_pinbased_ctls_high);
2439 break;
2440 case MSR_IA32_VMX_TRUE_PROCBASED_CTLS:
Jan Kiszka3dcdf3e2014-06-16 13:59:41 +02002441 *pdata = vmx_control_msr(nested_vmx_true_procbased_ctls_low,
2442 nested_vmx_procbased_ctls_high);
2443 break;
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03002444 case MSR_IA32_VMX_PROCBASED_CTLS:
2445 *pdata = vmx_control_msr(nested_vmx_procbased_ctls_low,
2446 nested_vmx_procbased_ctls_high);
2447 break;
2448 case MSR_IA32_VMX_TRUE_EXIT_CTLS:
Jan Kiszka2996fca2014-06-16 13:59:43 +02002449 *pdata = vmx_control_msr(nested_vmx_true_exit_ctls_low,
2450 nested_vmx_exit_ctls_high);
2451 break;
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03002452 case MSR_IA32_VMX_EXIT_CTLS:
2453 *pdata = vmx_control_msr(nested_vmx_exit_ctls_low,
2454 nested_vmx_exit_ctls_high);
2455 break;
2456 case MSR_IA32_VMX_TRUE_ENTRY_CTLS:
Jan Kiszka2996fca2014-06-16 13:59:43 +02002457 *pdata = vmx_control_msr(nested_vmx_true_entry_ctls_low,
2458 nested_vmx_entry_ctls_high);
2459 break;
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03002460 case MSR_IA32_VMX_ENTRY_CTLS:
2461 *pdata = vmx_control_msr(nested_vmx_entry_ctls_low,
2462 nested_vmx_entry_ctls_high);
2463 break;
2464 case MSR_IA32_VMX_MISC:
Jan Kiszkac18911a2013-03-13 16:06:41 +01002465 *pdata = vmx_control_msr(nested_vmx_misc_low,
2466 nested_vmx_misc_high);
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03002467 break;
2468 /*
2469 * These MSRs specify bits which the guest must keep fixed (on or off)
2470 * while L1 is in VMXON mode (in L1's root mode, or running an L2).
2471 * We picked the standard core2 setting.
2472 */
2473#define VMXON_CR0_ALWAYSON (X86_CR0_PE | X86_CR0_PG | X86_CR0_NE)
2474#define VMXON_CR4_ALWAYSON X86_CR4_VMXE
2475 case MSR_IA32_VMX_CR0_FIXED0:
2476 *pdata = VMXON_CR0_ALWAYSON;
2477 break;
2478 case MSR_IA32_VMX_CR0_FIXED1:
2479 *pdata = -1ULL;
2480 break;
2481 case MSR_IA32_VMX_CR4_FIXED0:
2482 *pdata = VMXON_CR4_ALWAYSON;
2483 break;
2484 case MSR_IA32_VMX_CR4_FIXED1:
2485 *pdata = -1ULL;
2486 break;
2487 case MSR_IA32_VMX_VMCS_ENUM:
Jan Kiszka53814172014-06-16 13:59:44 +02002488 *pdata = 0x2e; /* highest index: VMX_PREEMPTION_TIMER_VALUE */
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03002489 break;
2490 case MSR_IA32_VMX_PROCBASED_CTLS2:
2491 *pdata = vmx_control_msr(nested_vmx_secondary_ctls_low,
2492 nested_vmx_secondary_ctls_high);
2493 break;
2494 case MSR_IA32_VMX_EPT_VPID_CAP:
Nadav Har'Elafa61f72013-08-07 14:59:22 +02002495 /* Currently, no nested vpid support */
2496 *pdata = nested_vmx_ept_caps;
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03002497 break;
2498 default:
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03002499 return 1;
Nadav Har'Elb3897a42013-07-08 19:12:35 +08002500 }
2501
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03002502 return 0;
2503}
2504
2505/*
Avi Kivity6aa8b732006-12-10 02:21:36 -08002506 * Reads an msr value (of 'msr_index') into 'pdata'.
2507 * Returns 0 on success, non-0 otherwise.
2508 * Assumes vcpu_load() was already called.
2509 */
2510static int vmx_get_msr(struct kvm_vcpu *vcpu, u32 msr_index, u64 *pdata)
2511{
2512 u64 data;
Avi Kivity26bb0982009-09-07 11:14:12 +03002513 struct shared_msr_entry *msr;
Avi Kivity6aa8b732006-12-10 02:21:36 -08002514
2515 if (!pdata) {
2516 printk(KERN_ERR "BUG: get_msr called with NULL pdata\n");
2517 return -EINVAL;
2518 }
2519
2520 switch (msr_index) {
Avi Kivity05b3e0c2006-12-13 00:33:45 -08002521#ifdef CONFIG_X86_64
Avi Kivity6aa8b732006-12-10 02:21:36 -08002522 case MSR_FS_BASE:
2523 data = vmcs_readl(GUEST_FS_BASE);
2524 break;
2525 case MSR_GS_BASE:
2526 data = vmcs_readl(GUEST_GS_BASE);
2527 break;
Avi Kivity44ea2b12009-09-06 15:55:37 +03002528 case MSR_KERNEL_GS_BASE:
2529 vmx_load_host_state(to_vmx(vcpu));
2530 data = to_vmx(vcpu)->msr_guest_kernel_gs_base;
2531 break;
Avi Kivity26bb0982009-09-07 11:14:12 +03002532#endif
Avi Kivity6aa8b732006-12-10 02:21:36 -08002533 case MSR_EFER:
Avi Kivity3bab1f52006-12-29 16:49:48 -08002534 return kvm_get_msr_common(vcpu, msr_index, pdata);
Jaswinder Singh Rajputaf24a4e2009-05-15 18:42:05 +05302535 case MSR_IA32_TSC:
Avi Kivity6aa8b732006-12-10 02:21:36 -08002536 data = guest_read_tsc();
2537 break;
2538 case MSR_IA32_SYSENTER_CS:
2539 data = vmcs_read32(GUEST_SYSENTER_CS);
2540 break;
2541 case MSR_IA32_SYSENTER_EIP:
Avi Kivityf5b42c32007-03-06 12:05:53 +02002542 data = vmcs_readl(GUEST_SYSENTER_EIP);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002543 break;
2544 case MSR_IA32_SYSENTER_ESP:
Avi Kivityf5b42c32007-03-06 12:05:53 +02002545 data = vmcs_readl(GUEST_SYSENTER_ESP);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002546 break;
Liu, Jinsong0dd376e2014-02-24 10:56:53 +00002547 case MSR_IA32_BNDCFGS:
Paolo Bonzini93c4adc2014-03-05 23:19:52 +01002548 if (!vmx_mpx_supported())
2549 return 1;
Liu, Jinsong0dd376e2014-02-24 10:56:53 +00002550 data = vmcs_read64(GUEST_BNDCFGS);
2551 break;
Jan Kiszkacae50132014-01-04 18:47:22 +01002552 case MSR_IA32_FEATURE_CONTROL:
2553 if (!nested_vmx_allowed(vcpu))
2554 return 1;
2555 data = to_vmx(vcpu)->nested.msr_ia32_feature_control;
2556 break;
2557 case MSR_IA32_VMX_BASIC ... MSR_IA32_VMX_VMFUNC:
2558 if (!nested_vmx_allowed(vcpu))
2559 return 1;
2560 return vmx_get_vmx_msr(vcpu, msr_index, pdata);
Sheng Yang4e47c7a2009-12-18 16:48:47 +08002561 case MSR_TSC_AUX:
2562 if (!to_vmx(vcpu)->rdtscp_enabled)
2563 return 1;
2564 /* Otherwise falls through */
Avi Kivity6aa8b732006-12-10 02:21:36 -08002565 default:
Rusty Russell8b9cf982007-07-30 16:31:43 +10002566 msr = find_msr_entry(to_vmx(vcpu), msr_index);
Avi Kivity3bab1f52006-12-29 16:49:48 -08002567 if (msr) {
2568 data = msr->data;
2569 break;
Avi Kivity6aa8b732006-12-10 02:21:36 -08002570 }
Avi Kivity3bab1f52006-12-29 16:49:48 -08002571 return kvm_get_msr_common(vcpu, msr_index, pdata);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002572 }
2573
2574 *pdata = data;
2575 return 0;
2576}
2577
Jan Kiszkacae50132014-01-04 18:47:22 +01002578static void vmx_leave_nested(struct kvm_vcpu *vcpu);
2579
Avi Kivity6aa8b732006-12-10 02:21:36 -08002580/*
2581 * Writes msr value into into the appropriate "register".
2582 * Returns 0 on success, non-0 otherwise.
2583 * Assumes vcpu_load() was already called.
2584 */
Will Auld8fe8ab42012-11-29 12:42:12 -08002585static int vmx_set_msr(struct kvm_vcpu *vcpu, struct msr_data *msr_info)
Avi Kivity6aa8b732006-12-10 02:21:36 -08002586{
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -04002587 struct vcpu_vmx *vmx = to_vmx(vcpu);
Avi Kivity26bb0982009-09-07 11:14:12 +03002588 struct shared_msr_entry *msr;
Eddie Dong2cc51562007-05-21 07:28:09 +03002589 int ret = 0;
Will Auld8fe8ab42012-11-29 12:42:12 -08002590 u32 msr_index = msr_info->index;
2591 u64 data = msr_info->data;
Eddie Dong2cc51562007-05-21 07:28:09 +03002592
Avi Kivity6aa8b732006-12-10 02:21:36 -08002593 switch (msr_index) {
Avi Kivity3bab1f52006-12-29 16:49:48 -08002594 case MSR_EFER:
Will Auld8fe8ab42012-11-29 12:42:12 -08002595 ret = kvm_set_msr_common(vcpu, msr_info);
Eddie Dong2cc51562007-05-21 07:28:09 +03002596 break;
Avi Kivity16175a72009-03-23 22:13:44 +02002597#ifdef CONFIG_X86_64
Avi Kivity6aa8b732006-12-10 02:21:36 -08002598 case MSR_FS_BASE:
Avi Kivity2fb92db2011-04-27 19:42:18 +03002599 vmx_segment_cache_clear(vmx);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002600 vmcs_writel(GUEST_FS_BASE, data);
2601 break;
2602 case MSR_GS_BASE:
Avi Kivity2fb92db2011-04-27 19:42:18 +03002603 vmx_segment_cache_clear(vmx);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002604 vmcs_writel(GUEST_GS_BASE, data);
2605 break;
Avi Kivity44ea2b12009-09-06 15:55:37 +03002606 case MSR_KERNEL_GS_BASE:
2607 vmx_load_host_state(vmx);
2608 vmx->msr_guest_kernel_gs_base = data;
2609 break;
Avi Kivity6aa8b732006-12-10 02:21:36 -08002610#endif
2611 case MSR_IA32_SYSENTER_CS:
2612 vmcs_write32(GUEST_SYSENTER_CS, data);
2613 break;
2614 case MSR_IA32_SYSENTER_EIP:
Avi Kivityf5b42c32007-03-06 12:05:53 +02002615 vmcs_writel(GUEST_SYSENTER_EIP, data);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002616 break;
2617 case MSR_IA32_SYSENTER_ESP:
Avi Kivityf5b42c32007-03-06 12:05:53 +02002618 vmcs_writel(GUEST_SYSENTER_ESP, data);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002619 break;
Liu, Jinsong0dd376e2014-02-24 10:56:53 +00002620 case MSR_IA32_BNDCFGS:
Paolo Bonzini93c4adc2014-03-05 23:19:52 +01002621 if (!vmx_mpx_supported())
2622 return 1;
Liu, Jinsong0dd376e2014-02-24 10:56:53 +00002623 vmcs_write64(GUEST_BNDCFGS, data);
2624 break;
Jaswinder Singh Rajputaf24a4e2009-05-15 18:42:05 +05302625 case MSR_IA32_TSC:
Will Auld8fe8ab42012-11-29 12:42:12 -08002626 kvm_write_tsc(vcpu, msr_info);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002627 break;
Sheng Yang468d4722008-10-09 16:01:55 +08002628 case MSR_IA32_CR_PAT:
2629 if (vmcs_config.vmentry_ctrl & VM_ENTRY_LOAD_IA32_PAT) {
Nadav Amit45666542014-09-18 22:39:44 +03002630 if (!kvm_mtrr_valid(vcpu, MSR_IA32_CR_PAT, data))
2631 return 1;
Sheng Yang468d4722008-10-09 16:01:55 +08002632 vmcs_write64(GUEST_IA32_PAT, data);
2633 vcpu->arch.pat = data;
2634 break;
2635 }
Will Auld8fe8ab42012-11-29 12:42:12 -08002636 ret = kvm_set_msr_common(vcpu, msr_info);
Sheng Yang4e47c7a2009-12-18 16:48:47 +08002637 break;
Will Auldba904632012-11-29 12:42:50 -08002638 case MSR_IA32_TSC_ADJUST:
2639 ret = kvm_set_msr_common(vcpu, msr_info);
Sheng Yang4e47c7a2009-12-18 16:48:47 +08002640 break;
Jan Kiszkacae50132014-01-04 18:47:22 +01002641 case MSR_IA32_FEATURE_CONTROL:
2642 if (!nested_vmx_allowed(vcpu) ||
2643 (to_vmx(vcpu)->nested.msr_ia32_feature_control &
2644 FEATURE_CONTROL_LOCKED && !msr_info->host_initiated))
2645 return 1;
2646 vmx->nested.msr_ia32_feature_control = data;
2647 if (msr_info->host_initiated && data == 0)
2648 vmx_leave_nested(vcpu);
2649 break;
2650 case MSR_IA32_VMX_BASIC ... MSR_IA32_VMX_VMFUNC:
2651 return 1; /* they are read-only */
Sheng Yang4e47c7a2009-12-18 16:48:47 +08002652 case MSR_TSC_AUX:
2653 if (!vmx->rdtscp_enabled)
2654 return 1;
2655 /* Check reserved bit, higher 32 bits should be zero */
2656 if ((data >> 32) != 0)
2657 return 1;
2658 /* Otherwise falls through */
Avi Kivity6aa8b732006-12-10 02:21:36 -08002659 default:
Rusty Russell8b9cf982007-07-30 16:31:43 +10002660 msr = find_msr_entry(vmx, msr_index);
Avi Kivity3bab1f52006-12-29 16:49:48 -08002661 if (msr) {
2662 msr->data = data;
Avi Kivity2225fd52012-04-18 15:03:04 +03002663 if (msr - vmx->guest_msrs < vmx->save_nmsrs) {
2664 preempt_disable();
Avi Kivity9ee73972012-03-06 14:16:33 +02002665 kvm_set_shared_msr(msr->index, msr->data,
2666 msr->mask);
Avi Kivity2225fd52012-04-18 15:03:04 +03002667 preempt_enable();
2668 }
Avi Kivity3bab1f52006-12-29 16:49:48 -08002669 break;
Avi Kivity6aa8b732006-12-10 02:21:36 -08002670 }
Will Auld8fe8ab42012-11-29 12:42:12 -08002671 ret = kvm_set_msr_common(vcpu, msr_info);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002672 }
2673
Eddie Dong2cc51562007-05-21 07:28:09 +03002674 return ret;
Avi Kivity6aa8b732006-12-10 02:21:36 -08002675}
2676
Marcelo Tosatti5fdbf972008-06-27 14:58:02 -03002677static void vmx_cache_reg(struct kvm_vcpu *vcpu, enum kvm_reg reg)
Avi Kivity6aa8b732006-12-10 02:21:36 -08002678{
Marcelo Tosatti5fdbf972008-06-27 14:58:02 -03002679 __set_bit(reg, (unsigned long *)&vcpu->arch.regs_avail);
2680 switch (reg) {
2681 case VCPU_REGS_RSP:
2682 vcpu->arch.regs[VCPU_REGS_RSP] = vmcs_readl(GUEST_RSP);
2683 break;
2684 case VCPU_REGS_RIP:
2685 vcpu->arch.regs[VCPU_REGS_RIP] = vmcs_readl(GUEST_RIP);
2686 break;
Avi Kivity6de4f3a2009-05-31 22:58:47 +03002687 case VCPU_EXREG_PDPTR:
2688 if (enable_ept)
2689 ept_save_pdptrs(vcpu);
2690 break;
Marcelo Tosatti5fdbf972008-06-27 14:58:02 -03002691 default:
2692 break;
2693 }
Avi Kivity6aa8b732006-12-10 02:21:36 -08002694}
2695
Avi Kivity6aa8b732006-12-10 02:21:36 -08002696static __init int cpu_has_kvm_support(void)
2697{
Eduardo Habkost6210e372008-11-17 19:03:16 -02002698 return cpu_has_vmx();
Avi Kivity6aa8b732006-12-10 02:21:36 -08002699}
2700
2701static __init int vmx_disabled_by_bios(void)
2702{
2703 u64 msr;
2704
2705 rdmsrl(MSR_IA32_FEATURE_CONTROL, msr);
Shane Wangcafd6652010-04-29 12:09:01 -04002706 if (msr & FEATURE_CONTROL_LOCKED) {
Joseph Cihula23f3e992011-02-08 11:45:56 -08002707 /* launched w/ TXT and VMX disabled */
Shane Wangcafd6652010-04-29 12:09:01 -04002708 if (!(msr & FEATURE_CONTROL_VMXON_ENABLED_INSIDE_SMX)
2709 && tboot_enabled())
2710 return 1;
Joseph Cihula23f3e992011-02-08 11:45:56 -08002711 /* launched w/o TXT and VMX only enabled w/ TXT */
Shane Wangcafd6652010-04-29 12:09:01 -04002712 if (!(msr & FEATURE_CONTROL_VMXON_ENABLED_OUTSIDE_SMX)
Joseph Cihula23f3e992011-02-08 11:45:56 -08002713 && (msr & FEATURE_CONTROL_VMXON_ENABLED_INSIDE_SMX)
Shane Wangf9335af2010-11-17 11:40:17 +08002714 && !tboot_enabled()) {
2715 printk(KERN_WARNING "kvm: disable TXT in the BIOS or "
Joseph Cihula23f3e992011-02-08 11:45:56 -08002716 "activate TXT before enabling KVM\n");
Shane Wangcafd6652010-04-29 12:09:01 -04002717 return 1;
Shane Wangf9335af2010-11-17 11:40:17 +08002718 }
Joseph Cihula23f3e992011-02-08 11:45:56 -08002719 /* launched w/o TXT and VMX disabled */
2720 if (!(msr & FEATURE_CONTROL_VMXON_ENABLED_OUTSIDE_SMX)
2721 && !tboot_enabled())
2722 return 1;
Shane Wangcafd6652010-04-29 12:09:01 -04002723 }
2724
2725 return 0;
Avi Kivity6aa8b732006-12-10 02:21:36 -08002726}
2727
Dongxiao Xu7725b892010-05-11 18:29:38 +08002728static void kvm_cpu_vmxon(u64 addr)
2729{
2730 asm volatile (ASM_VMX_VMXON_RAX
2731 : : "a"(&addr), "m"(addr)
2732 : "memory", "cc");
2733}
2734
Radim Krčmář13a34e02014-08-28 15:13:03 +02002735static int hardware_enable(void)
Avi Kivity6aa8b732006-12-10 02:21:36 -08002736{
2737 int cpu = raw_smp_processor_id();
2738 u64 phys_addr = __pa(per_cpu(vmxarea, cpu));
Shane Wangcafd6652010-04-29 12:09:01 -04002739 u64 old, test_bits;
Avi Kivity6aa8b732006-12-10 02:21:36 -08002740
Alexander Graf10474ae2009-09-15 11:37:46 +02002741 if (read_cr4() & X86_CR4_VMXE)
2742 return -EBUSY;
2743
Nadav Har'Eld462b812011-05-24 15:26:10 +03002744 INIT_LIST_HEAD(&per_cpu(loaded_vmcss_on_cpu, cpu));
Zhang Yanfei8f536b72012-12-06 23:43:34 +08002745
2746 /*
2747 * Now we can enable the vmclear operation in kdump
2748 * since the loaded_vmcss_on_cpu list on this cpu
2749 * has been initialized.
2750 *
2751 * Though the cpu is not in VMX operation now, there
2752 * is no problem to enable the vmclear operation
2753 * for the loaded_vmcss_on_cpu list is empty!
2754 */
2755 crash_enable_local_vmclear(cpu);
2756
Avi Kivity6aa8b732006-12-10 02:21:36 -08002757 rdmsrl(MSR_IA32_FEATURE_CONTROL, old);
Shane Wangcafd6652010-04-29 12:09:01 -04002758
2759 test_bits = FEATURE_CONTROL_LOCKED;
2760 test_bits |= FEATURE_CONTROL_VMXON_ENABLED_OUTSIDE_SMX;
2761 if (tboot_enabled())
2762 test_bits |= FEATURE_CONTROL_VMXON_ENABLED_INSIDE_SMX;
2763
2764 if ((old & test_bits) != test_bits) {
Avi Kivity6aa8b732006-12-10 02:21:36 -08002765 /* enable and lock */
Shane Wangcafd6652010-04-29 12:09:01 -04002766 wrmsrl(MSR_IA32_FEATURE_CONTROL, old | test_bits);
2767 }
Rusty Russell66aee912007-07-17 23:34:16 +10002768 write_cr4(read_cr4() | X86_CR4_VMXE); /* FIXME: not cpu hotplug safe */
Alexander Graf10474ae2009-09-15 11:37:46 +02002769
Dongxiao Xu4610c9c2010-05-11 18:29:48 +08002770 if (vmm_exclusive) {
2771 kvm_cpu_vmxon(phys_addr);
2772 ept_sync_global();
2773 }
Alexander Graf10474ae2009-09-15 11:37:46 +02002774
Christoph Lameter89cbc762014-08-17 12:30:40 -05002775 native_store_gdt(this_cpu_ptr(&host_gdt));
Avi Kivity3444d7d2010-07-26 18:32:38 +03002776
Alexander Graf10474ae2009-09-15 11:37:46 +02002777 return 0;
Avi Kivity6aa8b732006-12-10 02:21:36 -08002778}
2779
Nadav Har'Eld462b812011-05-24 15:26:10 +03002780static void vmclear_local_loaded_vmcss(void)
Avi Kivity543e4242008-05-13 16:22:47 +03002781{
2782 int cpu = raw_smp_processor_id();
Nadav Har'Eld462b812011-05-24 15:26:10 +03002783 struct loaded_vmcs *v, *n;
Avi Kivity543e4242008-05-13 16:22:47 +03002784
Nadav Har'Eld462b812011-05-24 15:26:10 +03002785 list_for_each_entry_safe(v, n, &per_cpu(loaded_vmcss_on_cpu, cpu),
2786 loaded_vmcss_on_cpu_link)
2787 __loaded_vmcs_clear(v);
Avi Kivity543e4242008-05-13 16:22:47 +03002788}
2789
Eduardo Habkost710ff4a2008-11-17 19:03:18 -02002790
2791/* Just like cpu_vmxoff(), but with the __kvm_handle_fault_on_reboot()
2792 * tricks.
2793 */
2794static void kvm_cpu_vmxoff(void)
2795{
2796 asm volatile (__ex(ASM_VMX_VMXOFF) : : : "cc");
Eduardo Habkost710ff4a2008-11-17 19:03:18 -02002797}
2798
Radim Krčmář13a34e02014-08-28 15:13:03 +02002799static void hardware_disable(void)
Avi Kivity6aa8b732006-12-10 02:21:36 -08002800{
Dongxiao Xu4610c9c2010-05-11 18:29:48 +08002801 if (vmm_exclusive) {
Nadav Har'Eld462b812011-05-24 15:26:10 +03002802 vmclear_local_loaded_vmcss();
Dongxiao Xu4610c9c2010-05-11 18:29:48 +08002803 kvm_cpu_vmxoff();
2804 }
Dongxiao Xu7725b892010-05-11 18:29:38 +08002805 write_cr4(read_cr4() & ~X86_CR4_VMXE);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002806}
2807
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03002808static __init int adjust_vmx_controls(u32 ctl_min, u32 ctl_opt,
Mike Dayd77c26f2007-10-08 09:02:08 -04002809 u32 msr, u32 *result)
Avi Kivity6aa8b732006-12-10 02:21:36 -08002810{
2811 u32 vmx_msr_low, vmx_msr_high;
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03002812 u32 ctl = ctl_min | ctl_opt;
2813
2814 rdmsr(msr, vmx_msr_low, vmx_msr_high);
2815
2816 ctl &= vmx_msr_high; /* bit == 0 in high word ==> must be zero */
2817 ctl |= vmx_msr_low; /* bit == 1 in low word ==> must be one */
2818
2819 /* Ensure minimum (required) set of control bits are supported. */
2820 if (ctl_min & ~ctl)
Yang, Sheng002c7f72007-07-31 14:23:01 +03002821 return -EIO;
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03002822
2823 *result = ctl;
2824 return 0;
2825}
2826
Avi Kivity110312c2010-12-21 12:54:20 +02002827static __init bool allow_1_setting(u32 msr, u32 ctl)
2828{
2829 u32 vmx_msr_low, vmx_msr_high;
2830
2831 rdmsr(msr, vmx_msr_low, vmx_msr_high);
2832 return vmx_msr_high & ctl;
2833}
2834
Yang, Sheng002c7f72007-07-31 14:23:01 +03002835static __init int setup_vmcs_config(struct vmcs_config *vmcs_conf)
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03002836{
2837 u32 vmx_msr_low, vmx_msr_high;
Sheng Yangd56f5462008-04-25 10:13:16 +08002838 u32 min, opt, min2, opt2;
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03002839 u32 _pin_based_exec_control = 0;
2840 u32 _cpu_based_exec_control = 0;
Sheng Yangf78e0e22007-10-29 09:40:42 +08002841 u32 _cpu_based_2nd_exec_control = 0;
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03002842 u32 _vmexit_control = 0;
2843 u32 _vmentry_control = 0;
2844
Raghavendra K T10166742012-02-07 23:19:20 +05302845 min = CPU_BASED_HLT_EXITING |
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03002846#ifdef CONFIG_X86_64
2847 CPU_BASED_CR8_LOAD_EXITING |
2848 CPU_BASED_CR8_STORE_EXITING |
2849#endif
Sheng Yangd56f5462008-04-25 10:13:16 +08002850 CPU_BASED_CR3_LOAD_EXITING |
2851 CPU_BASED_CR3_STORE_EXITING |
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03002852 CPU_BASED_USE_IO_BITMAPS |
2853 CPU_BASED_MOV_DR_EXITING |
Marcelo Tosattia7052892008-09-23 13:18:35 -03002854 CPU_BASED_USE_TSC_OFFSETING |
Sheng Yang59708672009-12-15 13:29:54 +08002855 CPU_BASED_MWAIT_EXITING |
2856 CPU_BASED_MONITOR_EXITING |
Avi Kivityfee84b02011-11-10 14:57:25 +02002857 CPU_BASED_INVLPG_EXITING |
2858 CPU_BASED_RDPMC_EXITING;
Anthony Liguori443381a2010-12-06 10:53:38 -06002859
Sheng Yangf78e0e22007-10-29 09:40:42 +08002860 opt = CPU_BASED_TPR_SHADOW |
Sheng Yang25c5f222008-03-28 13:18:56 +08002861 CPU_BASED_USE_MSR_BITMAPS |
Sheng Yangf78e0e22007-10-29 09:40:42 +08002862 CPU_BASED_ACTIVATE_SECONDARY_CONTROLS;
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03002863 if (adjust_vmx_controls(min, opt, MSR_IA32_VMX_PROCBASED_CTLS,
2864 &_cpu_based_exec_control) < 0)
Yang, Sheng002c7f72007-07-31 14:23:01 +03002865 return -EIO;
Yang, Sheng6e5d8652007-09-12 18:03:11 +08002866#ifdef CONFIG_X86_64
2867 if ((_cpu_based_exec_control & CPU_BASED_TPR_SHADOW))
2868 _cpu_based_exec_control &= ~CPU_BASED_CR8_LOAD_EXITING &
2869 ~CPU_BASED_CR8_STORE_EXITING;
2870#endif
Sheng Yangf78e0e22007-10-29 09:40:42 +08002871 if (_cpu_based_exec_control & CPU_BASED_ACTIVATE_SECONDARY_CONTROLS) {
Sheng Yangd56f5462008-04-25 10:13:16 +08002872 min2 = 0;
2873 opt2 = SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES |
Yang Zhang8d146952013-01-25 10:18:50 +08002874 SECONDARY_EXEC_VIRTUALIZE_X2APIC_MODE |
Sheng Yang2384d2b2008-01-17 15:14:33 +08002875 SECONDARY_EXEC_WBINVD_EXITING |
Sheng Yangd56f5462008-04-25 10:13:16 +08002876 SECONDARY_EXEC_ENABLE_VPID |
Nitin A Kamble3a624e22009-06-08 11:34:16 -07002877 SECONDARY_EXEC_ENABLE_EPT |
Zhai, Edwin4b8d54f2009-10-09 18:03:20 +08002878 SECONDARY_EXEC_UNRESTRICTED_GUEST |
Sheng Yang4e47c7a2009-12-18 16:48:47 +08002879 SECONDARY_EXEC_PAUSE_LOOP_EXITING |
Mao, Junjiead756a12012-07-02 01:18:48 +00002880 SECONDARY_EXEC_RDTSCP |
Yang Zhang83d4c282013-01-25 10:18:49 +08002881 SECONDARY_EXEC_ENABLE_INVPCID |
Yang Zhangc7c9c562013-01-25 10:18:51 +08002882 SECONDARY_EXEC_APIC_REGISTER_VIRT |
Abel Gordonabc4fc52013-04-18 14:35:25 +03002883 SECONDARY_EXEC_VIRTUAL_INTR_DELIVERY |
2884 SECONDARY_EXEC_SHADOW_VMCS;
Sheng Yangd56f5462008-04-25 10:13:16 +08002885 if (adjust_vmx_controls(min2, opt2,
2886 MSR_IA32_VMX_PROCBASED_CTLS2,
Sheng Yangf78e0e22007-10-29 09:40:42 +08002887 &_cpu_based_2nd_exec_control) < 0)
2888 return -EIO;
2889 }
2890#ifndef CONFIG_X86_64
2891 if (!(_cpu_based_2nd_exec_control &
2892 SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES))
2893 _cpu_based_exec_control &= ~CPU_BASED_TPR_SHADOW;
2894#endif
Yang Zhang83d4c282013-01-25 10:18:49 +08002895
2896 if (!(_cpu_based_exec_control & CPU_BASED_TPR_SHADOW))
2897 _cpu_based_2nd_exec_control &= ~(
Yang Zhang8d146952013-01-25 10:18:50 +08002898 SECONDARY_EXEC_APIC_REGISTER_VIRT |
Yang Zhangc7c9c562013-01-25 10:18:51 +08002899 SECONDARY_EXEC_VIRTUALIZE_X2APIC_MODE |
2900 SECONDARY_EXEC_VIRTUAL_INTR_DELIVERY);
Yang Zhang83d4c282013-01-25 10:18:49 +08002901
Sheng Yangd56f5462008-04-25 10:13:16 +08002902 if (_cpu_based_2nd_exec_control & SECONDARY_EXEC_ENABLE_EPT) {
Marcelo Tosattia7052892008-09-23 13:18:35 -03002903 /* CR3 accesses and invlpg don't need to cause VM Exits when EPT
2904 enabled */
Gleb Natapov5fff7d22009-08-27 18:41:30 +03002905 _cpu_based_exec_control &= ~(CPU_BASED_CR3_LOAD_EXITING |
2906 CPU_BASED_CR3_STORE_EXITING |
2907 CPU_BASED_INVLPG_EXITING);
Sheng Yangd56f5462008-04-25 10:13:16 +08002908 rdmsr(MSR_IA32_VMX_EPT_VPID_CAP,
2909 vmx_capability.ept, vmx_capability.vpid);
2910 }
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03002911
Paolo Bonzini81908bf2014-02-21 10:32:27 +01002912 min = VM_EXIT_SAVE_DEBUG_CONTROLS;
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03002913#ifdef CONFIG_X86_64
2914 min |= VM_EXIT_HOST_ADDR_SPACE_SIZE;
2915#endif
Yang Zhanga547c6d2013-04-11 19:25:10 +08002916 opt = VM_EXIT_SAVE_IA32_PAT | VM_EXIT_LOAD_IA32_PAT |
Liu, Jinsongda8999d2014-02-24 10:55:46 +00002917 VM_EXIT_ACK_INTR_ON_EXIT | VM_EXIT_CLEAR_BNDCFGS;
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03002918 if (adjust_vmx_controls(min, opt, MSR_IA32_VMX_EXIT_CTLS,
2919 &_vmexit_control) < 0)
Yang, Sheng002c7f72007-07-31 14:23:01 +03002920 return -EIO;
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03002921
Yang Zhang01e439b2013-04-11 19:25:12 +08002922 min = PIN_BASED_EXT_INTR_MASK | PIN_BASED_NMI_EXITING;
2923 opt = PIN_BASED_VIRTUAL_NMIS | PIN_BASED_POSTED_INTR;
2924 if (adjust_vmx_controls(min, opt, MSR_IA32_VMX_PINBASED_CTLS,
2925 &_pin_based_exec_control) < 0)
2926 return -EIO;
2927
2928 if (!(_cpu_based_2nd_exec_control &
2929 SECONDARY_EXEC_VIRTUAL_INTR_DELIVERY) ||
2930 !(_vmexit_control & VM_EXIT_ACK_INTR_ON_EXIT))
2931 _pin_based_exec_control &= ~PIN_BASED_POSTED_INTR;
2932
Paolo Bonzinic845f9c2014-02-21 10:55:44 +01002933 min = VM_ENTRY_LOAD_DEBUG_CONTROLS;
Liu, Jinsongda8999d2014-02-24 10:55:46 +00002934 opt = VM_ENTRY_LOAD_IA32_PAT | VM_ENTRY_LOAD_BNDCFGS;
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03002935 if (adjust_vmx_controls(min, opt, MSR_IA32_VMX_ENTRY_CTLS,
2936 &_vmentry_control) < 0)
Yang, Sheng002c7f72007-07-31 14:23:01 +03002937 return -EIO;
Avi Kivity6aa8b732006-12-10 02:21:36 -08002938
Nguyen Anh Quynhc68876f2006-12-29 16:49:54 -08002939 rdmsr(MSR_IA32_VMX_BASIC, vmx_msr_low, vmx_msr_high);
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03002940
2941 /* IA-32 SDM Vol 3B: VMCS size is never greater than 4kB. */
2942 if ((vmx_msr_high & 0x1fff) > PAGE_SIZE)
Yang, Sheng002c7f72007-07-31 14:23:01 +03002943 return -EIO;
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03002944
2945#ifdef CONFIG_X86_64
2946 /* IA-32 SDM Vol 3B: 64-bit CPUs always have VMX_BASIC_MSR[48]==0. */
2947 if (vmx_msr_high & (1u<<16))
Yang, Sheng002c7f72007-07-31 14:23:01 +03002948 return -EIO;
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03002949#endif
2950
2951 /* Require Write-Back (WB) memory type for VMCS accesses. */
2952 if (((vmx_msr_high >> 18) & 15) != 6)
Yang, Sheng002c7f72007-07-31 14:23:01 +03002953 return -EIO;
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03002954
Yang, Sheng002c7f72007-07-31 14:23:01 +03002955 vmcs_conf->size = vmx_msr_high & 0x1fff;
2956 vmcs_conf->order = get_order(vmcs_config.size);
2957 vmcs_conf->revision_id = vmx_msr_low;
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03002958
Yang, Sheng002c7f72007-07-31 14:23:01 +03002959 vmcs_conf->pin_based_exec_ctrl = _pin_based_exec_control;
2960 vmcs_conf->cpu_based_exec_ctrl = _cpu_based_exec_control;
Sheng Yangf78e0e22007-10-29 09:40:42 +08002961 vmcs_conf->cpu_based_2nd_exec_ctrl = _cpu_based_2nd_exec_control;
Yang, Sheng002c7f72007-07-31 14:23:01 +03002962 vmcs_conf->vmexit_ctrl = _vmexit_control;
2963 vmcs_conf->vmentry_ctrl = _vmentry_control;
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03002964
Avi Kivity110312c2010-12-21 12:54:20 +02002965 cpu_has_load_ia32_efer =
2966 allow_1_setting(MSR_IA32_VMX_ENTRY_CTLS,
2967 VM_ENTRY_LOAD_IA32_EFER)
2968 && allow_1_setting(MSR_IA32_VMX_EXIT_CTLS,
2969 VM_EXIT_LOAD_IA32_EFER);
2970
Gleb Natapov8bf00a52011-10-05 14:01:22 +02002971 cpu_has_load_perf_global_ctrl =
2972 allow_1_setting(MSR_IA32_VMX_ENTRY_CTLS,
2973 VM_ENTRY_LOAD_IA32_PERF_GLOBAL_CTRL)
2974 && allow_1_setting(MSR_IA32_VMX_EXIT_CTLS,
2975 VM_EXIT_LOAD_IA32_PERF_GLOBAL_CTRL);
2976
2977 /*
2978 * Some cpus support VM_ENTRY_(LOAD|SAVE)_IA32_PERF_GLOBAL_CTRL
2979 * but due to arrata below it can't be used. Workaround is to use
2980 * msr load mechanism to switch IA32_PERF_GLOBAL_CTRL.
2981 *
2982 * VM Exit May Incorrectly Clear IA32_PERF_GLOBAL_CTRL [34:32]
2983 *
2984 * AAK155 (model 26)
2985 * AAP115 (model 30)
2986 * AAT100 (model 37)
2987 * BC86,AAY89,BD102 (model 44)
2988 * BA97 (model 46)
2989 *
2990 */
2991 if (cpu_has_load_perf_global_ctrl && boot_cpu_data.x86 == 0x6) {
2992 switch (boot_cpu_data.x86_model) {
2993 case 26:
2994 case 30:
2995 case 37:
2996 case 44:
2997 case 46:
2998 cpu_has_load_perf_global_ctrl = false;
2999 printk_once(KERN_WARNING"kvm: VM_EXIT_LOAD_IA32_PERF_GLOBAL_CTRL "
3000 "does not work properly. Using workaround\n");
3001 break;
3002 default:
3003 break;
3004 }
3005 }
3006
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03003007 return 0;
Nguyen Anh Quynhc68876f2006-12-29 16:49:54 -08003008}
Avi Kivity6aa8b732006-12-10 02:21:36 -08003009
3010static struct vmcs *alloc_vmcs_cpu(int cpu)
3011{
3012 int node = cpu_to_node(cpu);
3013 struct page *pages;
3014 struct vmcs *vmcs;
3015
Mel Gorman6484eb32009-06-16 15:31:54 -07003016 pages = alloc_pages_exact_node(node, GFP_KERNEL, vmcs_config.order);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003017 if (!pages)
3018 return NULL;
3019 vmcs = page_address(pages);
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03003020 memset(vmcs, 0, vmcs_config.size);
3021 vmcs->revision_id = vmcs_config.revision_id; /* vmcs revision id */
Avi Kivity6aa8b732006-12-10 02:21:36 -08003022 return vmcs;
3023}
3024
3025static struct vmcs *alloc_vmcs(void)
3026{
Ingo Molnard3b2c332007-01-05 16:36:23 -08003027 return alloc_vmcs_cpu(raw_smp_processor_id());
Avi Kivity6aa8b732006-12-10 02:21:36 -08003028}
3029
3030static void free_vmcs(struct vmcs *vmcs)
3031{
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03003032 free_pages((unsigned long)vmcs, vmcs_config.order);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003033}
3034
Nadav Har'Eld462b812011-05-24 15:26:10 +03003035/*
3036 * Free a VMCS, but before that VMCLEAR it on the CPU where it was last loaded
3037 */
3038static void free_loaded_vmcs(struct loaded_vmcs *loaded_vmcs)
3039{
3040 if (!loaded_vmcs->vmcs)
3041 return;
3042 loaded_vmcs_clear(loaded_vmcs);
3043 free_vmcs(loaded_vmcs->vmcs);
3044 loaded_vmcs->vmcs = NULL;
3045}
3046
Sam Ravnborg39959582007-06-01 00:47:13 -07003047static void free_kvm_area(void)
Avi Kivity6aa8b732006-12-10 02:21:36 -08003048{
3049 int cpu;
3050
Zachary Amsden3230bb42009-09-29 11:38:37 -10003051 for_each_possible_cpu(cpu) {
Avi Kivity6aa8b732006-12-10 02:21:36 -08003052 free_vmcs(per_cpu(vmxarea, cpu));
Zachary Amsden3230bb42009-09-29 11:38:37 -10003053 per_cpu(vmxarea, cpu) = NULL;
3054 }
Avi Kivity6aa8b732006-12-10 02:21:36 -08003055}
3056
Bandan Dasfe2b2012014-04-21 15:20:14 -04003057static void init_vmcs_shadow_fields(void)
3058{
3059 int i, j;
3060
3061 /* No checks for read only fields yet */
3062
3063 for (i = j = 0; i < max_shadow_read_write_fields; i++) {
3064 switch (shadow_read_write_fields[i]) {
3065 case GUEST_BNDCFGS:
3066 if (!vmx_mpx_supported())
3067 continue;
3068 break;
3069 default:
3070 break;
3071 }
3072
3073 if (j < i)
3074 shadow_read_write_fields[j] =
3075 shadow_read_write_fields[i];
3076 j++;
3077 }
3078 max_shadow_read_write_fields = j;
3079
3080 /* shadowed fields guest access without vmexit */
3081 for (i = 0; i < max_shadow_read_write_fields; i++) {
3082 clear_bit(shadow_read_write_fields[i],
3083 vmx_vmwrite_bitmap);
3084 clear_bit(shadow_read_write_fields[i],
3085 vmx_vmread_bitmap);
3086 }
3087 for (i = 0; i < max_shadow_read_only_fields; i++)
3088 clear_bit(shadow_read_only_fields[i],
3089 vmx_vmread_bitmap);
3090}
3091
Avi Kivity6aa8b732006-12-10 02:21:36 -08003092static __init int alloc_kvm_area(void)
3093{
3094 int cpu;
3095
Zachary Amsden3230bb42009-09-29 11:38:37 -10003096 for_each_possible_cpu(cpu) {
Avi Kivity6aa8b732006-12-10 02:21:36 -08003097 struct vmcs *vmcs;
3098
3099 vmcs = alloc_vmcs_cpu(cpu);
3100 if (!vmcs) {
3101 free_kvm_area();
3102 return -ENOMEM;
3103 }
3104
3105 per_cpu(vmxarea, cpu) = vmcs;
3106 }
3107 return 0;
3108}
3109
3110static __init int hardware_setup(void)
3111{
Yang, Sheng002c7f72007-07-31 14:23:01 +03003112 if (setup_vmcs_config(&vmcs_config) < 0)
3113 return -EIO;
Joerg Roedel50a37eb2008-01-31 14:57:38 +01003114
3115 if (boot_cpu_has(X86_FEATURE_NX))
3116 kvm_enable_efer_bits(EFER_NX);
3117
Sheng Yang93ba03c2009-04-01 15:52:32 +08003118 if (!cpu_has_vmx_vpid())
3119 enable_vpid = 0;
Abel Gordonabc4fc52013-04-18 14:35:25 +03003120 if (!cpu_has_vmx_shadow_vmcs())
3121 enable_shadow_vmcs = 0;
Bandan Dasfe2b2012014-04-21 15:20:14 -04003122 if (enable_shadow_vmcs)
3123 init_vmcs_shadow_fields();
Sheng Yang93ba03c2009-04-01 15:52:32 +08003124
Sheng Yang4bc9b982010-06-02 14:05:24 +08003125 if (!cpu_has_vmx_ept() ||
3126 !cpu_has_vmx_ept_4levels()) {
Sheng Yang93ba03c2009-04-01 15:52:32 +08003127 enable_ept = 0;
Nitin A Kamble3a624e22009-06-08 11:34:16 -07003128 enable_unrestricted_guest = 0;
Xudong Hao83c3a332012-05-28 19:33:35 +08003129 enable_ept_ad_bits = 0;
Nitin A Kamble3a624e22009-06-08 11:34:16 -07003130 }
3131
Xudong Hao83c3a332012-05-28 19:33:35 +08003132 if (!cpu_has_vmx_ept_ad_bits())
3133 enable_ept_ad_bits = 0;
3134
Nitin A Kamble3a624e22009-06-08 11:34:16 -07003135 if (!cpu_has_vmx_unrestricted_guest())
3136 enable_unrestricted_guest = 0;
Sheng Yang93ba03c2009-04-01 15:52:32 +08003137
Tang Chen38b99172014-09-24 15:57:54 +08003138 if (!cpu_has_vmx_flexpriority()) {
Sheng Yang93ba03c2009-04-01 15:52:32 +08003139 flexpriority_enabled = 0;
3140
Tang Chen38b99172014-09-24 15:57:54 +08003141 /*
3142 * set_apic_access_page_addr() is used to reload apic access
3143 * page upon invalidation. No need to do anything if the
3144 * processor does not have the APIC_ACCESS_ADDR VMCS field.
3145 */
3146 kvm_x86_ops->set_apic_access_page_addr = NULL;
3147 }
3148
Gleb Natapov95ba8273132009-04-21 17:45:08 +03003149 if (!cpu_has_vmx_tpr_shadow())
3150 kvm_x86_ops->update_cr8_intercept = NULL;
3151
Marcelo Tosatti54dee992009-06-11 12:07:44 -03003152 if (enable_ept && !cpu_has_vmx_ept_2m_page())
3153 kvm_disable_largepages();
3154
Zhai, Edwin4b8d54f2009-10-09 18:03:20 +08003155 if (!cpu_has_vmx_ple())
3156 ple_gap = 0;
3157
Yang Zhang01e439b2013-04-11 19:25:12 +08003158 if (!cpu_has_vmx_apicv())
3159 enable_apicv = 0;
Yang Zhangc7c9c562013-01-25 10:18:51 +08003160
Yang Zhang01e439b2013-04-11 19:25:12 +08003161 if (enable_apicv)
Yang Zhangc7c9c562013-01-25 10:18:51 +08003162 kvm_x86_ops->update_cr8_intercept = NULL;
Yang Zhanga20ed542013-04-11 19:25:15 +08003163 else {
Yang Zhangc7c9c562013-01-25 10:18:51 +08003164 kvm_x86_ops->hwapic_irr_update = NULL;
Yang Zhanga20ed542013-04-11 19:25:15 +08003165 kvm_x86_ops->deliver_posted_interrupt = NULL;
3166 kvm_x86_ops->sync_pir_to_irr = vmx_sync_pir_to_irr_dummy;
3167 }
Yang Zhang83d4c282013-01-25 10:18:49 +08003168
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03003169 if (nested)
3170 nested_vmx_setup_ctls_msrs();
3171
Avi Kivity6aa8b732006-12-10 02:21:36 -08003172 return alloc_kvm_area();
3173}
3174
3175static __exit void hardware_unsetup(void)
3176{
3177 free_kvm_area();
3178}
3179
Gleb Natapov14168782013-01-21 15:36:49 +02003180static bool emulation_required(struct kvm_vcpu *vcpu)
3181{
3182 return emulate_invalid_guest_state && !guest_state_valid(vcpu);
3183}
3184
Gleb Natapov91b0aa22013-01-21 15:36:47 +02003185static void fix_pmode_seg(struct kvm_vcpu *vcpu, int seg,
Gleb Natapovd99e4152012-12-20 16:57:45 +02003186 struct kvm_segment *save)
Avi Kivity6aa8b732006-12-10 02:21:36 -08003187{
Gleb Natapovd99e4152012-12-20 16:57:45 +02003188 if (!emulate_invalid_guest_state) {
3189 /*
3190 * CS and SS RPL should be equal during guest entry according
3191 * to VMX spec, but in reality it is not always so. Since vcpu
3192 * is in the middle of the transition from real mode to
3193 * protected mode it is safe to assume that RPL 0 is a good
3194 * default value.
3195 */
3196 if (seg == VCPU_SREG_CS || seg == VCPU_SREG_SS)
3197 save->selector &= ~SELECTOR_RPL_MASK;
3198 save->dpl = save->selector & SELECTOR_RPL_MASK;
3199 save->s = 1;
Avi Kivity6aa8b732006-12-10 02:21:36 -08003200 }
Gleb Natapovd99e4152012-12-20 16:57:45 +02003201 vmx_set_segment(vcpu, save, seg);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003202}
3203
3204static void enter_pmode(struct kvm_vcpu *vcpu)
3205{
3206 unsigned long flags;
Mohammed Gamala89a8fb2008-08-17 16:42:16 +03003207 struct vcpu_vmx *vmx = to_vmx(vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003208
Gleb Natapovd99e4152012-12-20 16:57:45 +02003209 /*
3210 * Update real mode segment cache. It may be not up-to-date if sement
3211 * register was written while vcpu was in a guest mode.
3212 */
3213 vmx_get_segment(vcpu, &vmx->rmode.segs[VCPU_SREG_ES], VCPU_SREG_ES);
3214 vmx_get_segment(vcpu, &vmx->rmode.segs[VCPU_SREG_DS], VCPU_SREG_DS);
3215 vmx_get_segment(vcpu, &vmx->rmode.segs[VCPU_SREG_FS], VCPU_SREG_FS);
3216 vmx_get_segment(vcpu, &vmx->rmode.segs[VCPU_SREG_GS], VCPU_SREG_GS);
3217 vmx_get_segment(vcpu, &vmx->rmode.segs[VCPU_SREG_SS], VCPU_SREG_SS);
3218 vmx_get_segment(vcpu, &vmx->rmode.segs[VCPU_SREG_CS], VCPU_SREG_CS);
3219
Avi Kivity7ffd92c2009-06-09 14:10:45 +03003220 vmx->rmode.vm86_active = 0;
Avi Kivity6aa8b732006-12-10 02:21:36 -08003221
Avi Kivity2fb92db2011-04-27 19:42:18 +03003222 vmx_segment_cache_clear(vmx);
3223
Avi Kivityf5f7b2f2012-08-21 17:07:00 +03003224 vmx_set_segment(vcpu, &vmx->rmode.segs[VCPU_SREG_TR], VCPU_SREG_TR);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003225
3226 flags = vmcs_readl(GUEST_RFLAGS);
Avi Kivity78ac8b42010-04-08 18:19:35 +03003227 flags &= RMODE_GUEST_OWNED_EFLAGS_BITS;
3228 flags |= vmx->rmode.save_rflags & ~RMODE_GUEST_OWNED_EFLAGS_BITS;
Avi Kivity6aa8b732006-12-10 02:21:36 -08003229 vmcs_writel(GUEST_RFLAGS, flags);
3230
Rusty Russell66aee912007-07-17 23:34:16 +10003231 vmcs_writel(GUEST_CR4, (vmcs_readl(GUEST_CR4) & ~X86_CR4_VME) |
3232 (vmcs_readl(CR4_READ_SHADOW) & X86_CR4_VME));
Avi Kivity6aa8b732006-12-10 02:21:36 -08003233
3234 update_exception_bitmap(vcpu);
3235
Gleb Natapov91b0aa22013-01-21 15:36:47 +02003236 fix_pmode_seg(vcpu, VCPU_SREG_CS, &vmx->rmode.segs[VCPU_SREG_CS]);
3237 fix_pmode_seg(vcpu, VCPU_SREG_SS, &vmx->rmode.segs[VCPU_SREG_SS]);
3238 fix_pmode_seg(vcpu, VCPU_SREG_ES, &vmx->rmode.segs[VCPU_SREG_ES]);
3239 fix_pmode_seg(vcpu, VCPU_SREG_DS, &vmx->rmode.segs[VCPU_SREG_DS]);
3240 fix_pmode_seg(vcpu, VCPU_SREG_FS, &vmx->rmode.segs[VCPU_SREG_FS]);
3241 fix_pmode_seg(vcpu, VCPU_SREG_GS, &vmx->rmode.segs[VCPU_SREG_GS]);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003242}
3243
Avi Kivityf5f7b2f2012-08-21 17:07:00 +03003244static void fix_rmode_seg(int seg, struct kvm_segment *save)
Avi Kivity6aa8b732006-12-10 02:21:36 -08003245{
Mathias Krause772e0312012-08-30 01:30:19 +02003246 const struct kvm_vmx_segment_field *sf = &kvm_vmx_segment_fields[seg];
Gleb Natapovd99e4152012-12-20 16:57:45 +02003247 struct kvm_segment var = *save;
Avi Kivity6aa8b732006-12-10 02:21:36 -08003248
Gleb Natapovd99e4152012-12-20 16:57:45 +02003249 var.dpl = 0x3;
3250 if (seg == VCPU_SREG_CS)
3251 var.type = 0x3;
3252
3253 if (!emulate_invalid_guest_state) {
3254 var.selector = var.base >> 4;
3255 var.base = var.base & 0xffff0;
3256 var.limit = 0xffff;
3257 var.g = 0;
3258 var.db = 0;
3259 var.present = 1;
3260 var.s = 1;
3261 var.l = 0;
3262 var.unusable = 0;
3263 var.type = 0x3;
3264 var.avl = 0;
3265 if (save->base & 0xf)
3266 printk_once(KERN_WARNING "kvm: segment base is not "
3267 "paragraph aligned when entering "
3268 "protected mode (seg=%d)", seg);
3269 }
3270
3271 vmcs_write16(sf->selector, var.selector);
3272 vmcs_write32(sf->base, var.base);
3273 vmcs_write32(sf->limit, var.limit);
3274 vmcs_write32(sf->ar_bytes, vmx_segment_access_rights(&var));
Avi Kivity6aa8b732006-12-10 02:21:36 -08003275}
3276
3277static void enter_rmode(struct kvm_vcpu *vcpu)
3278{
3279 unsigned long flags;
Mohammed Gamala89a8fb2008-08-17 16:42:16 +03003280 struct vcpu_vmx *vmx = to_vmx(vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003281
Avi Kivityf5f7b2f2012-08-21 17:07:00 +03003282 vmx_get_segment(vcpu, &vmx->rmode.segs[VCPU_SREG_TR], VCPU_SREG_TR);
3283 vmx_get_segment(vcpu, &vmx->rmode.segs[VCPU_SREG_ES], VCPU_SREG_ES);
3284 vmx_get_segment(vcpu, &vmx->rmode.segs[VCPU_SREG_DS], VCPU_SREG_DS);
3285 vmx_get_segment(vcpu, &vmx->rmode.segs[VCPU_SREG_FS], VCPU_SREG_FS);
3286 vmx_get_segment(vcpu, &vmx->rmode.segs[VCPU_SREG_GS], VCPU_SREG_GS);
Gleb Natapovc6ad11532012-12-12 19:10:51 +02003287 vmx_get_segment(vcpu, &vmx->rmode.segs[VCPU_SREG_SS], VCPU_SREG_SS);
3288 vmx_get_segment(vcpu, &vmx->rmode.segs[VCPU_SREG_CS], VCPU_SREG_CS);
Avi Kivityf5f7b2f2012-08-21 17:07:00 +03003289
Avi Kivity7ffd92c2009-06-09 14:10:45 +03003290 vmx->rmode.vm86_active = 1;
Avi Kivity6aa8b732006-12-10 02:21:36 -08003291
Gleb Natapov776e58e2011-03-13 12:34:27 +02003292 /*
3293 * Very old userspace does not call KVM_SET_TSS_ADDR before entering
Jan Kiszka4918c6c2013-03-15 08:38:56 +01003294 * vcpu. Warn the user that an update is overdue.
Gleb Natapov776e58e2011-03-13 12:34:27 +02003295 */
Jan Kiszka4918c6c2013-03-15 08:38:56 +01003296 if (!vcpu->kvm->arch.tss_addr)
Gleb Natapov776e58e2011-03-13 12:34:27 +02003297 printk_once(KERN_WARNING "kvm: KVM_SET_TSS_ADDR need to be "
3298 "called before entering vcpu\n");
Gleb Natapov776e58e2011-03-13 12:34:27 +02003299
Avi Kivity2fb92db2011-04-27 19:42:18 +03003300 vmx_segment_cache_clear(vmx);
3301
Jan Kiszka4918c6c2013-03-15 08:38:56 +01003302 vmcs_writel(GUEST_TR_BASE, vcpu->kvm->arch.tss_addr);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003303 vmcs_write32(GUEST_TR_LIMIT, RMODE_TSS_SIZE - 1);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003304 vmcs_write32(GUEST_TR_AR_BYTES, 0x008b);
3305
3306 flags = vmcs_readl(GUEST_RFLAGS);
Avi Kivity78ac8b42010-04-08 18:19:35 +03003307 vmx->rmode.save_rflags = flags;
Avi Kivity6aa8b732006-12-10 02:21:36 -08003308
Glauber de Oliveira Costa053de042008-01-30 13:31:27 +01003309 flags |= X86_EFLAGS_IOPL | X86_EFLAGS_VM;
Avi Kivity6aa8b732006-12-10 02:21:36 -08003310
3311 vmcs_writel(GUEST_RFLAGS, flags);
Rusty Russell66aee912007-07-17 23:34:16 +10003312 vmcs_writel(GUEST_CR4, vmcs_readl(GUEST_CR4) | X86_CR4_VME);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003313 update_exception_bitmap(vcpu);
3314
Gleb Natapovd99e4152012-12-20 16:57:45 +02003315 fix_rmode_seg(VCPU_SREG_SS, &vmx->rmode.segs[VCPU_SREG_SS]);
3316 fix_rmode_seg(VCPU_SREG_CS, &vmx->rmode.segs[VCPU_SREG_CS]);
3317 fix_rmode_seg(VCPU_SREG_ES, &vmx->rmode.segs[VCPU_SREG_ES]);
3318 fix_rmode_seg(VCPU_SREG_DS, &vmx->rmode.segs[VCPU_SREG_DS]);
3319 fix_rmode_seg(VCPU_SREG_GS, &vmx->rmode.segs[VCPU_SREG_GS]);
3320 fix_rmode_seg(VCPU_SREG_FS, &vmx->rmode.segs[VCPU_SREG_FS]);
Mohammed Gamala89a8fb2008-08-17 16:42:16 +03003321
Eddie Dong8668a3c2007-10-10 14:26:45 +08003322 kvm_mmu_reset_context(vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003323}
3324
Amit Shah401d10d2009-02-20 22:53:37 +05303325static void vmx_set_efer(struct kvm_vcpu *vcpu, u64 efer)
3326{
3327 struct vcpu_vmx *vmx = to_vmx(vcpu);
Avi Kivity26bb0982009-09-07 11:14:12 +03003328 struct shared_msr_entry *msr = find_msr_entry(vmx, MSR_EFER);
3329
3330 if (!msr)
3331 return;
Amit Shah401d10d2009-02-20 22:53:37 +05303332
Avi Kivity44ea2b12009-09-06 15:55:37 +03003333 /*
3334 * Force kernel_gs_base reloading before EFER changes, as control
3335 * of this msr depends on is_long_mode().
3336 */
3337 vmx_load_host_state(to_vmx(vcpu));
Avi Kivityf6801df2010-01-21 15:31:50 +02003338 vcpu->arch.efer = efer;
Amit Shah401d10d2009-02-20 22:53:37 +05303339 if (efer & EFER_LMA) {
Gleb Natapov2961e8762013-11-25 15:37:13 +02003340 vm_entry_controls_setbit(to_vmx(vcpu), VM_ENTRY_IA32E_MODE);
Amit Shah401d10d2009-02-20 22:53:37 +05303341 msr->data = efer;
3342 } else {
Gleb Natapov2961e8762013-11-25 15:37:13 +02003343 vm_entry_controls_clearbit(to_vmx(vcpu), VM_ENTRY_IA32E_MODE);
Amit Shah401d10d2009-02-20 22:53:37 +05303344
3345 msr->data = efer & ~EFER_LME;
3346 }
3347 setup_msrs(vmx);
3348}
3349
Avi Kivity05b3e0c2006-12-13 00:33:45 -08003350#ifdef CONFIG_X86_64
Avi Kivity6aa8b732006-12-10 02:21:36 -08003351
3352static void enter_lmode(struct kvm_vcpu *vcpu)
3353{
3354 u32 guest_tr_ar;
3355
Avi Kivity2fb92db2011-04-27 19:42:18 +03003356 vmx_segment_cache_clear(to_vmx(vcpu));
3357
Avi Kivity6aa8b732006-12-10 02:21:36 -08003358 guest_tr_ar = vmcs_read32(GUEST_TR_AR_BYTES);
3359 if ((guest_tr_ar & AR_TYPE_MASK) != AR_TYPE_BUSY_64_TSS) {
Jan Kiszkabd801582011-09-12 11:26:22 +02003360 pr_debug_ratelimited("%s: tss fixup for long mode. \n",
3361 __func__);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003362 vmcs_write32(GUEST_TR_AR_BYTES,
3363 (guest_tr_ar & ~AR_TYPE_MASK)
3364 | AR_TYPE_BUSY_64_TSS);
3365 }
Avi Kivityda38f432010-07-06 11:30:49 +03003366 vmx_set_efer(vcpu, vcpu->arch.efer | EFER_LMA);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003367}
3368
3369static void exit_lmode(struct kvm_vcpu *vcpu)
3370{
Gleb Natapov2961e8762013-11-25 15:37:13 +02003371 vm_entry_controls_clearbit(to_vmx(vcpu), VM_ENTRY_IA32E_MODE);
Avi Kivityda38f432010-07-06 11:30:49 +03003372 vmx_set_efer(vcpu, vcpu->arch.efer & ~EFER_LMA);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003373}
3374
3375#endif
3376
Sheng Yang2384d2b2008-01-17 15:14:33 +08003377static void vmx_flush_tlb(struct kvm_vcpu *vcpu)
3378{
Gui Jianfengb9d762f2010-06-07 10:32:29 +08003379 vpid_sync_context(to_vmx(vcpu));
Xiao Guangrongdd180b32010-07-03 16:02:42 +08003380 if (enable_ept) {
3381 if (!VALID_PAGE(vcpu->arch.mmu.root_hpa))
3382 return;
Sheng Yang4e1096d2008-07-06 19:16:51 +08003383 ept_sync_context(construct_eptp(vcpu->arch.mmu.root_hpa));
Xiao Guangrongdd180b32010-07-03 16:02:42 +08003384 }
Sheng Yang2384d2b2008-01-17 15:14:33 +08003385}
3386
Avi Kivitye8467fd2009-12-29 18:43:06 +02003387static void vmx_decache_cr0_guest_bits(struct kvm_vcpu *vcpu)
3388{
3389 ulong cr0_guest_owned_bits = vcpu->arch.cr0_guest_owned_bits;
3390
3391 vcpu->arch.cr0 &= ~cr0_guest_owned_bits;
3392 vcpu->arch.cr0 |= vmcs_readl(GUEST_CR0) & cr0_guest_owned_bits;
3393}
3394
Avi Kivityaff48ba2010-12-05 18:56:11 +02003395static void vmx_decache_cr3(struct kvm_vcpu *vcpu)
3396{
3397 if (enable_ept && is_paging(vcpu))
3398 vcpu->arch.cr3 = vmcs_readl(GUEST_CR3);
3399 __set_bit(VCPU_EXREG_CR3, (ulong *)&vcpu->arch.regs_avail);
3400}
3401
Anthony Liguori25c4c272007-04-27 09:29:21 +03003402static void vmx_decache_cr4_guest_bits(struct kvm_vcpu *vcpu)
Avi Kivity399badf2007-01-05 16:36:38 -08003403{
Avi Kivityfc78f512009-12-07 12:16:48 +02003404 ulong cr4_guest_owned_bits = vcpu->arch.cr4_guest_owned_bits;
3405
3406 vcpu->arch.cr4 &= ~cr4_guest_owned_bits;
3407 vcpu->arch.cr4 |= vmcs_readl(GUEST_CR4) & cr4_guest_owned_bits;
Avi Kivity399badf2007-01-05 16:36:38 -08003408}
3409
Sheng Yang14394422008-04-28 12:24:45 +08003410static void ept_load_pdptrs(struct kvm_vcpu *vcpu)
3411{
Gleb Natapovd0d538b2013-10-09 19:13:19 +03003412 struct kvm_mmu *mmu = vcpu->arch.walk_mmu;
3413
Avi Kivity6de4f3a2009-05-31 22:58:47 +03003414 if (!test_bit(VCPU_EXREG_PDPTR,
3415 (unsigned long *)&vcpu->arch.regs_dirty))
3416 return;
3417
Sheng Yang14394422008-04-28 12:24:45 +08003418 if (is_paging(vcpu) && is_pae(vcpu) && !is_long_mode(vcpu)) {
Gleb Natapovd0d538b2013-10-09 19:13:19 +03003419 vmcs_write64(GUEST_PDPTR0, mmu->pdptrs[0]);
3420 vmcs_write64(GUEST_PDPTR1, mmu->pdptrs[1]);
3421 vmcs_write64(GUEST_PDPTR2, mmu->pdptrs[2]);
3422 vmcs_write64(GUEST_PDPTR3, mmu->pdptrs[3]);
Sheng Yang14394422008-04-28 12:24:45 +08003423 }
3424}
3425
Avi Kivity8f5d5492009-05-31 18:41:29 +03003426static void ept_save_pdptrs(struct kvm_vcpu *vcpu)
3427{
Gleb Natapovd0d538b2013-10-09 19:13:19 +03003428 struct kvm_mmu *mmu = vcpu->arch.walk_mmu;
3429
Avi Kivity8f5d5492009-05-31 18:41:29 +03003430 if (is_paging(vcpu) && is_pae(vcpu) && !is_long_mode(vcpu)) {
Gleb Natapovd0d538b2013-10-09 19:13:19 +03003431 mmu->pdptrs[0] = vmcs_read64(GUEST_PDPTR0);
3432 mmu->pdptrs[1] = vmcs_read64(GUEST_PDPTR1);
3433 mmu->pdptrs[2] = vmcs_read64(GUEST_PDPTR2);
3434 mmu->pdptrs[3] = vmcs_read64(GUEST_PDPTR3);
Avi Kivity8f5d5492009-05-31 18:41:29 +03003435 }
Avi Kivity6de4f3a2009-05-31 22:58:47 +03003436
3437 __set_bit(VCPU_EXREG_PDPTR,
3438 (unsigned long *)&vcpu->arch.regs_avail);
3439 __set_bit(VCPU_EXREG_PDPTR,
3440 (unsigned long *)&vcpu->arch.regs_dirty);
Avi Kivity8f5d5492009-05-31 18:41:29 +03003441}
3442
Nadav Har'El5e1746d2011-05-25 23:03:24 +03003443static int vmx_set_cr4(struct kvm_vcpu *vcpu, unsigned long cr4);
Sheng Yang14394422008-04-28 12:24:45 +08003444
3445static void ept_update_paging_mode_cr0(unsigned long *hw_cr0,
3446 unsigned long cr0,
3447 struct kvm_vcpu *vcpu)
3448{
Marcelo Tosatti5233dd52011-06-06 14:27:47 -03003449 if (!test_bit(VCPU_EXREG_CR3, (ulong *)&vcpu->arch.regs_avail))
3450 vmx_decache_cr3(vcpu);
Sheng Yang14394422008-04-28 12:24:45 +08003451 if (!(cr0 & X86_CR0_PG)) {
3452 /* From paging/starting to nonpaging */
3453 vmcs_write32(CPU_BASED_VM_EXEC_CONTROL,
Sheng Yang65267ea2008-06-18 14:43:38 +08003454 vmcs_read32(CPU_BASED_VM_EXEC_CONTROL) |
Sheng Yang14394422008-04-28 12:24:45 +08003455 (CPU_BASED_CR3_LOAD_EXITING |
3456 CPU_BASED_CR3_STORE_EXITING));
3457 vcpu->arch.cr0 = cr0;
Avi Kivityfc78f512009-12-07 12:16:48 +02003458 vmx_set_cr4(vcpu, kvm_read_cr4(vcpu));
Sheng Yang14394422008-04-28 12:24:45 +08003459 } else if (!is_paging(vcpu)) {
3460 /* From nonpaging to paging */
3461 vmcs_write32(CPU_BASED_VM_EXEC_CONTROL,
Sheng Yang65267ea2008-06-18 14:43:38 +08003462 vmcs_read32(CPU_BASED_VM_EXEC_CONTROL) &
Sheng Yang14394422008-04-28 12:24:45 +08003463 ~(CPU_BASED_CR3_LOAD_EXITING |
3464 CPU_BASED_CR3_STORE_EXITING));
3465 vcpu->arch.cr0 = cr0;
Avi Kivityfc78f512009-12-07 12:16:48 +02003466 vmx_set_cr4(vcpu, kvm_read_cr4(vcpu));
Sheng Yang14394422008-04-28 12:24:45 +08003467 }
Sheng Yang95eb84a2009-08-19 09:52:18 +08003468
3469 if (!(cr0 & X86_CR0_WP))
3470 *hw_cr0 &= ~X86_CR0_WP;
Sheng Yang14394422008-04-28 12:24:45 +08003471}
3472
Avi Kivity6aa8b732006-12-10 02:21:36 -08003473static void vmx_set_cr0(struct kvm_vcpu *vcpu, unsigned long cr0)
3474{
Avi Kivity7ffd92c2009-06-09 14:10:45 +03003475 struct vcpu_vmx *vmx = to_vmx(vcpu);
Nitin A Kamble3a624e22009-06-08 11:34:16 -07003476 unsigned long hw_cr0;
3477
Gleb Natapov50378782013-02-04 16:00:28 +02003478 hw_cr0 = (cr0 & ~KVM_GUEST_CR0_MASK);
Nitin A Kamble3a624e22009-06-08 11:34:16 -07003479 if (enable_unrestricted_guest)
Gleb Natapov50378782013-02-04 16:00:28 +02003480 hw_cr0 |= KVM_VM_CR0_ALWAYS_ON_UNRESTRICTED_GUEST;
Gleb Natapov218e7632013-01-21 15:36:45 +02003481 else {
Gleb Natapov50378782013-02-04 16:00:28 +02003482 hw_cr0 |= KVM_VM_CR0_ALWAYS_ON;
Sheng Yang14394422008-04-28 12:24:45 +08003483
Gleb Natapov218e7632013-01-21 15:36:45 +02003484 if (vmx->rmode.vm86_active && (cr0 & X86_CR0_PE))
3485 enter_pmode(vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003486
Gleb Natapov218e7632013-01-21 15:36:45 +02003487 if (!vmx->rmode.vm86_active && !(cr0 & X86_CR0_PE))
3488 enter_rmode(vcpu);
3489 }
Avi Kivity6aa8b732006-12-10 02:21:36 -08003490
Avi Kivity05b3e0c2006-12-13 00:33:45 -08003491#ifdef CONFIG_X86_64
Avi Kivityf6801df2010-01-21 15:31:50 +02003492 if (vcpu->arch.efer & EFER_LME) {
Rusty Russell707d92fa2007-07-17 23:19:08 +10003493 if (!is_paging(vcpu) && (cr0 & X86_CR0_PG))
Avi Kivity6aa8b732006-12-10 02:21:36 -08003494 enter_lmode(vcpu);
Rusty Russell707d92fa2007-07-17 23:19:08 +10003495 if (is_paging(vcpu) && !(cr0 & X86_CR0_PG))
Avi Kivity6aa8b732006-12-10 02:21:36 -08003496 exit_lmode(vcpu);
3497 }
3498#endif
3499
Avi Kivity089d0342009-03-23 18:26:32 +02003500 if (enable_ept)
Sheng Yang14394422008-04-28 12:24:45 +08003501 ept_update_paging_mode_cr0(&hw_cr0, cr0, vcpu);
3502
Avi Kivity02daab22009-12-30 12:40:26 +02003503 if (!vcpu->fpu_active)
Avi Kivity81231c62010-01-24 16:26:40 +02003504 hw_cr0 |= X86_CR0_TS | X86_CR0_MP;
Avi Kivity02daab22009-12-30 12:40:26 +02003505
Avi Kivity6aa8b732006-12-10 02:21:36 -08003506 vmcs_writel(CR0_READ_SHADOW, cr0);
Sheng Yang14394422008-04-28 12:24:45 +08003507 vmcs_writel(GUEST_CR0, hw_cr0);
Zhang Xiantaoad312c72007-12-13 23:50:52 +08003508 vcpu->arch.cr0 = cr0;
Gleb Natapov14168782013-01-21 15:36:49 +02003509
3510 /* depends on vcpu->arch.cr0 to be set to a new value */
3511 vmx->emulation_required = emulation_required(vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003512}
3513
Sheng Yang14394422008-04-28 12:24:45 +08003514static u64 construct_eptp(unsigned long root_hpa)
3515{
3516 u64 eptp;
3517
3518 /* TODO write the value reading from MSR */
3519 eptp = VMX_EPT_DEFAULT_MT |
3520 VMX_EPT_DEFAULT_GAW << VMX_EPT_GAW_EPTP_SHIFT;
Xudong Haob38f9932012-05-28 19:33:36 +08003521 if (enable_ept_ad_bits)
3522 eptp |= VMX_EPT_AD_ENABLE_BIT;
Sheng Yang14394422008-04-28 12:24:45 +08003523 eptp |= (root_hpa & PAGE_MASK);
3524
3525 return eptp;
3526}
3527
Avi Kivity6aa8b732006-12-10 02:21:36 -08003528static void vmx_set_cr3(struct kvm_vcpu *vcpu, unsigned long cr3)
3529{
Sheng Yang14394422008-04-28 12:24:45 +08003530 unsigned long guest_cr3;
3531 u64 eptp;
3532
3533 guest_cr3 = cr3;
Avi Kivity089d0342009-03-23 18:26:32 +02003534 if (enable_ept) {
Sheng Yang14394422008-04-28 12:24:45 +08003535 eptp = construct_eptp(cr3);
3536 vmcs_write64(EPT_POINTER, eptp);
Jan Kiszka59ab5a82013-08-08 16:26:29 +02003537 if (is_paging(vcpu) || is_guest_mode(vcpu))
3538 guest_cr3 = kvm_read_cr3(vcpu);
3539 else
3540 guest_cr3 = vcpu->kvm->arch.ept_identity_map_addr;
Marcelo Tosatti7c93be42009-10-26 16:48:33 -02003541 ept_load_pdptrs(vcpu);
Sheng Yang14394422008-04-28 12:24:45 +08003542 }
3543
Sheng Yang2384d2b2008-01-17 15:14:33 +08003544 vmx_flush_tlb(vcpu);
Sheng Yang14394422008-04-28 12:24:45 +08003545 vmcs_writel(GUEST_CR3, guest_cr3);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003546}
3547
Nadav Har'El5e1746d2011-05-25 23:03:24 +03003548static int vmx_set_cr4(struct kvm_vcpu *vcpu, unsigned long cr4)
Avi Kivity6aa8b732006-12-10 02:21:36 -08003549{
Avi Kivity7ffd92c2009-06-09 14:10:45 +03003550 unsigned long hw_cr4 = cr4 | (to_vmx(vcpu)->rmode.vm86_active ?
Sheng Yang14394422008-04-28 12:24:45 +08003551 KVM_RMODE_VM_CR4_ALWAYS_ON : KVM_PMODE_VM_CR4_ALWAYS_ON);
3552
Nadav Har'El5e1746d2011-05-25 23:03:24 +03003553 if (cr4 & X86_CR4_VMXE) {
3554 /*
3555 * To use VMXON (and later other VMX instructions), a guest
3556 * must first be able to turn on cr4.VMXE (see handle_vmon()).
3557 * So basically the check on whether to allow nested VMX
3558 * is here.
3559 */
3560 if (!nested_vmx_allowed(vcpu))
3561 return 1;
Jan Kiszka1a0d74e2013-03-07 14:08:07 +01003562 }
3563 if (to_vmx(vcpu)->nested.vmxon &&
3564 ((cr4 & VMXON_CR4_ALWAYSON) != VMXON_CR4_ALWAYSON))
Nadav Har'El5e1746d2011-05-25 23:03:24 +03003565 return 1;
3566
Zhang Xiantaoad312c72007-12-13 23:50:52 +08003567 vcpu->arch.cr4 = cr4;
Avi Kivitybc230082009-12-08 12:14:42 +02003568 if (enable_ept) {
3569 if (!is_paging(vcpu)) {
3570 hw_cr4 &= ~X86_CR4_PAE;
3571 hw_cr4 |= X86_CR4_PSE;
Dongxiao Xuc08800a2013-02-04 11:50:43 +08003572 /*
Feng Wue1e746b2014-04-01 17:46:35 +08003573 * SMEP/SMAP is disabled if CPU is in non-paging mode
3574 * in hardware. However KVM always uses paging mode to
Dongxiao Xuc08800a2013-02-04 11:50:43 +08003575 * emulate guest non-paging mode with TDP.
Feng Wue1e746b2014-04-01 17:46:35 +08003576 * To emulate this behavior, SMEP/SMAP needs to be
3577 * manually disabled when guest switches to non-paging
3578 * mode.
Dongxiao Xuc08800a2013-02-04 11:50:43 +08003579 */
Feng Wue1e746b2014-04-01 17:46:35 +08003580 hw_cr4 &= ~(X86_CR4_SMEP | X86_CR4_SMAP);
Avi Kivitybc230082009-12-08 12:14:42 +02003581 } else if (!(cr4 & X86_CR4_PAE)) {
3582 hw_cr4 &= ~X86_CR4_PAE;
3583 }
3584 }
Sheng Yang14394422008-04-28 12:24:45 +08003585
3586 vmcs_writel(CR4_READ_SHADOW, cr4);
3587 vmcs_writel(GUEST_CR4, hw_cr4);
Nadav Har'El5e1746d2011-05-25 23:03:24 +03003588 return 0;
Avi Kivity6aa8b732006-12-10 02:21:36 -08003589}
3590
Avi Kivity6aa8b732006-12-10 02:21:36 -08003591static void vmx_get_segment(struct kvm_vcpu *vcpu,
3592 struct kvm_segment *var, int seg)
3593{
Avi Kivitya9179492011-01-03 14:28:52 +02003594 struct vcpu_vmx *vmx = to_vmx(vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003595 u32 ar;
3596
Gleb Natapovc6ad11532012-12-12 19:10:51 +02003597 if (vmx->rmode.vm86_active && seg != VCPU_SREG_LDTR) {
Avi Kivityf5f7b2f2012-08-21 17:07:00 +03003598 *var = vmx->rmode.segs[seg];
Avi Kivitya9179492011-01-03 14:28:52 +02003599 if (seg == VCPU_SREG_TR
Avi Kivity2fb92db2011-04-27 19:42:18 +03003600 || var->selector == vmx_read_guest_seg_selector(vmx, seg))
Avi Kivityf5f7b2f2012-08-21 17:07:00 +03003601 return;
Avi Kivity1390a282012-08-21 17:07:08 +03003602 var->base = vmx_read_guest_seg_base(vmx, seg);
3603 var->selector = vmx_read_guest_seg_selector(vmx, seg);
3604 return;
Avi Kivitya9179492011-01-03 14:28:52 +02003605 }
Avi Kivity2fb92db2011-04-27 19:42:18 +03003606 var->base = vmx_read_guest_seg_base(vmx, seg);
3607 var->limit = vmx_read_guest_seg_limit(vmx, seg);
3608 var->selector = vmx_read_guest_seg_selector(vmx, seg);
3609 ar = vmx_read_guest_seg_ar(vmx, seg);
Gleb Natapov03617c12013-06-28 13:17:18 +03003610 var->unusable = (ar >> 16) & 1;
Avi Kivity6aa8b732006-12-10 02:21:36 -08003611 var->type = ar & 15;
3612 var->s = (ar >> 4) & 1;
3613 var->dpl = (ar >> 5) & 3;
Gleb Natapov03617c12013-06-28 13:17:18 +03003614 /*
3615 * Some userspaces do not preserve unusable property. Since usable
3616 * segment has to be present according to VMX spec we can use present
3617 * property to amend userspace bug by making unusable segment always
3618 * nonpresent. vmx_segment_access_rights() already marks nonpresent
3619 * segment as unusable.
3620 */
3621 var->present = !var->unusable;
Avi Kivity6aa8b732006-12-10 02:21:36 -08003622 var->avl = (ar >> 12) & 1;
3623 var->l = (ar >> 13) & 1;
3624 var->db = (ar >> 14) & 1;
3625 var->g = (ar >> 15) & 1;
Avi Kivity6aa8b732006-12-10 02:21:36 -08003626}
3627
Avi Kivitya9179492011-01-03 14:28:52 +02003628static u64 vmx_get_segment_base(struct kvm_vcpu *vcpu, int seg)
3629{
Avi Kivitya9179492011-01-03 14:28:52 +02003630 struct kvm_segment s;
3631
3632 if (to_vmx(vcpu)->rmode.vm86_active) {
3633 vmx_get_segment(vcpu, &s, seg);
3634 return s.base;
3635 }
Avi Kivity2fb92db2011-04-27 19:42:18 +03003636 return vmx_read_guest_seg_base(to_vmx(vcpu), seg);
Avi Kivitya9179492011-01-03 14:28:52 +02003637}
3638
Marcelo Tosattib09408d2013-01-07 19:27:06 -02003639static int vmx_get_cpl(struct kvm_vcpu *vcpu)
Izik Eidus2e4d2652008-03-24 19:38:34 +02003640{
Marcelo Tosattib09408d2013-01-07 19:27:06 -02003641 struct vcpu_vmx *vmx = to_vmx(vcpu);
3642
Paolo Bonziniae9fedc2014-05-14 09:39:49 +02003643 if (unlikely(vmx->rmode.vm86_active))
Izik Eidus2e4d2652008-03-24 19:38:34 +02003644 return 0;
Paolo Bonziniae9fedc2014-05-14 09:39:49 +02003645 else {
3646 int ar = vmx_read_guest_seg_ar(vmx, VCPU_SREG_SS);
3647 return AR_DPL(ar);
Avi Kivity69c73022011-03-07 15:26:44 +02003648 }
Avi Kivity69c73022011-03-07 15:26:44 +02003649}
3650
Avi Kivity653e3102007-05-07 10:55:37 +03003651static u32 vmx_segment_access_rights(struct kvm_segment *var)
Avi Kivity6aa8b732006-12-10 02:21:36 -08003652{
Avi Kivity6aa8b732006-12-10 02:21:36 -08003653 u32 ar;
3654
Avi Kivityf0495f92012-06-07 17:06:10 +03003655 if (var->unusable || !var->present)
Avi Kivity6aa8b732006-12-10 02:21:36 -08003656 ar = 1 << 16;
3657 else {
3658 ar = var->type & 15;
3659 ar |= (var->s & 1) << 4;
3660 ar |= (var->dpl & 3) << 5;
3661 ar |= (var->present & 1) << 7;
3662 ar |= (var->avl & 1) << 12;
3663 ar |= (var->l & 1) << 13;
3664 ar |= (var->db & 1) << 14;
3665 ar |= (var->g & 1) << 15;
3666 }
Avi Kivity653e3102007-05-07 10:55:37 +03003667
3668 return ar;
3669}
3670
3671static void vmx_set_segment(struct kvm_vcpu *vcpu,
3672 struct kvm_segment *var, int seg)
3673{
Avi Kivity7ffd92c2009-06-09 14:10:45 +03003674 struct vcpu_vmx *vmx = to_vmx(vcpu);
Mathias Krause772e0312012-08-30 01:30:19 +02003675 const struct kvm_vmx_segment_field *sf = &kvm_vmx_segment_fields[seg];
Avi Kivity653e3102007-05-07 10:55:37 +03003676
Avi Kivity2fb92db2011-04-27 19:42:18 +03003677 vmx_segment_cache_clear(vmx);
3678
Gleb Natapov1ecd50a2012-12-12 19:10:54 +02003679 if (vmx->rmode.vm86_active && seg != VCPU_SREG_LDTR) {
3680 vmx->rmode.segs[seg] = *var;
3681 if (seg == VCPU_SREG_TR)
3682 vmcs_write16(sf->selector, var->selector);
3683 else if (var->s)
3684 fix_rmode_seg(seg, &vmx->rmode.segs[seg]);
Gleb Natapovd99e4152012-12-20 16:57:45 +02003685 goto out;
Avi Kivity653e3102007-05-07 10:55:37 +03003686 }
Gleb Natapov1ecd50a2012-12-12 19:10:54 +02003687
Avi Kivity653e3102007-05-07 10:55:37 +03003688 vmcs_writel(sf->base, var->base);
3689 vmcs_write32(sf->limit, var->limit);
3690 vmcs_write16(sf->selector, var->selector);
Nitin A Kamble3a624e22009-06-08 11:34:16 -07003691
3692 /*
3693 * Fix the "Accessed" bit in AR field of segment registers for older
3694 * qemu binaries.
3695 * IA32 arch specifies that at the time of processor reset the
3696 * "Accessed" bit in the AR field of segment registers is 1. And qemu
Guo Chao0fa06072012-06-28 15:16:19 +08003697 * is setting it to 0 in the userland code. This causes invalid guest
Nitin A Kamble3a624e22009-06-08 11:34:16 -07003698 * state vmexit when "unrestricted guest" mode is turned on.
3699 * Fix for this setup issue in cpu_reset is being pushed in the qemu
3700 * tree. Newer qemu binaries with that qemu fix would not need this
3701 * kvm hack.
3702 */
3703 if (enable_unrestricted_guest && (seg != VCPU_SREG_LDTR))
Gleb Natapovf924d662012-12-12 19:10:55 +02003704 var->type |= 0x1; /* Accessed */
Nitin A Kamble3a624e22009-06-08 11:34:16 -07003705
Gleb Natapovf924d662012-12-12 19:10:55 +02003706 vmcs_write32(sf->ar_bytes, vmx_segment_access_rights(var));
Gleb Natapovd99e4152012-12-20 16:57:45 +02003707
3708out:
Paolo Bonzini98eb2f82014-03-27 09:51:52 +01003709 vmx->emulation_required = emulation_required(vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003710}
3711
Avi Kivity6aa8b732006-12-10 02:21:36 -08003712static void vmx_get_cs_db_l_bits(struct kvm_vcpu *vcpu, int *db, int *l)
3713{
Avi Kivity2fb92db2011-04-27 19:42:18 +03003714 u32 ar = vmx_read_guest_seg_ar(to_vmx(vcpu), VCPU_SREG_CS);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003715
3716 *db = (ar >> 14) & 1;
3717 *l = (ar >> 13) & 1;
3718}
3719
Gleb Natapov89a27f42010-02-16 10:51:48 +02003720static void vmx_get_idt(struct kvm_vcpu *vcpu, struct desc_ptr *dt)
Avi Kivity6aa8b732006-12-10 02:21:36 -08003721{
Gleb Natapov89a27f42010-02-16 10:51:48 +02003722 dt->size = vmcs_read32(GUEST_IDTR_LIMIT);
3723 dt->address = vmcs_readl(GUEST_IDTR_BASE);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003724}
3725
Gleb Natapov89a27f42010-02-16 10:51:48 +02003726static void vmx_set_idt(struct kvm_vcpu *vcpu, struct desc_ptr *dt)
Avi Kivity6aa8b732006-12-10 02:21:36 -08003727{
Gleb Natapov89a27f42010-02-16 10:51:48 +02003728 vmcs_write32(GUEST_IDTR_LIMIT, dt->size);
3729 vmcs_writel(GUEST_IDTR_BASE, dt->address);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003730}
3731
Gleb Natapov89a27f42010-02-16 10:51:48 +02003732static void vmx_get_gdt(struct kvm_vcpu *vcpu, struct desc_ptr *dt)
Avi Kivity6aa8b732006-12-10 02:21:36 -08003733{
Gleb Natapov89a27f42010-02-16 10:51:48 +02003734 dt->size = vmcs_read32(GUEST_GDTR_LIMIT);
3735 dt->address = vmcs_readl(GUEST_GDTR_BASE);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003736}
3737
Gleb Natapov89a27f42010-02-16 10:51:48 +02003738static void vmx_set_gdt(struct kvm_vcpu *vcpu, struct desc_ptr *dt)
Avi Kivity6aa8b732006-12-10 02:21:36 -08003739{
Gleb Natapov89a27f42010-02-16 10:51:48 +02003740 vmcs_write32(GUEST_GDTR_LIMIT, dt->size);
3741 vmcs_writel(GUEST_GDTR_BASE, dt->address);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003742}
3743
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03003744static bool rmode_segment_valid(struct kvm_vcpu *vcpu, int seg)
3745{
3746 struct kvm_segment var;
3747 u32 ar;
3748
3749 vmx_get_segment(vcpu, &var, seg);
Gleb Natapov07f42f52012-12-12 19:10:49 +02003750 var.dpl = 0x3;
Gleb Natapov0647f4a2012-12-12 19:10:50 +02003751 if (seg == VCPU_SREG_CS)
3752 var.type = 0x3;
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03003753 ar = vmx_segment_access_rights(&var);
3754
3755 if (var.base != (var.selector << 4))
3756 return false;
Gleb Natapov89efbed2012-12-20 16:57:44 +02003757 if (var.limit != 0xffff)
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03003758 return false;
Gleb Natapov07f42f52012-12-12 19:10:49 +02003759 if (ar != 0xf3)
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03003760 return false;
3761
3762 return true;
3763}
3764
3765static bool code_segment_valid(struct kvm_vcpu *vcpu)
3766{
3767 struct kvm_segment cs;
3768 unsigned int cs_rpl;
3769
3770 vmx_get_segment(vcpu, &cs, VCPU_SREG_CS);
3771 cs_rpl = cs.selector & SELECTOR_RPL_MASK;
3772
Avi Kivity1872a3f2009-01-04 23:26:52 +02003773 if (cs.unusable)
3774 return false;
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03003775 if (~cs.type & (AR_TYPE_CODE_MASK|AR_TYPE_ACCESSES_MASK))
3776 return false;
3777 if (!cs.s)
3778 return false;
Avi Kivity1872a3f2009-01-04 23:26:52 +02003779 if (cs.type & AR_TYPE_WRITEABLE_MASK) {
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03003780 if (cs.dpl > cs_rpl)
3781 return false;
Avi Kivity1872a3f2009-01-04 23:26:52 +02003782 } else {
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03003783 if (cs.dpl != cs_rpl)
3784 return false;
3785 }
3786 if (!cs.present)
3787 return false;
3788
3789 /* TODO: Add Reserved field check, this'll require a new member in the kvm_segment_field structure */
3790 return true;
3791}
3792
3793static bool stack_segment_valid(struct kvm_vcpu *vcpu)
3794{
3795 struct kvm_segment ss;
3796 unsigned int ss_rpl;
3797
3798 vmx_get_segment(vcpu, &ss, VCPU_SREG_SS);
3799 ss_rpl = ss.selector & SELECTOR_RPL_MASK;
3800
Avi Kivity1872a3f2009-01-04 23:26:52 +02003801 if (ss.unusable)
3802 return true;
3803 if (ss.type != 3 && ss.type != 7)
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03003804 return false;
3805 if (!ss.s)
3806 return false;
3807 if (ss.dpl != ss_rpl) /* DPL != RPL */
3808 return false;
3809 if (!ss.present)
3810 return false;
3811
3812 return true;
3813}
3814
3815static bool data_segment_valid(struct kvm_vcpu *vcpu, int seg)
3816{
3817 struct kvm_segment var;
3818 unsigned int rpl;
3819
3820 vmx_get_segment(vcpu, &var, seg);
3821 rpl = var.selector & SELECTOR_RPL_MASK;
3822
Avi Kivity1872a3f2009-01-04 23:26:52 +02003823 if (var.unusable)
3824 return true;
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03003825 if (!var.s)
3826 return false;
3827 if (!var.present)
3828 return false;
3829 if (~var.type & (AR_TYPE_CODE_MASK|AR_TYPE_WRITEABLE_MASK)) {
3830 if (var.dpl < rpl) /* DPL < RPL */
3831 return false;
3832 }
3833
3834 /* TODO: Add other members to kvm_segment_field to allow checking for other access
3835 * rights flags
3836 */
3837 return true;
3838}
3839
3840static bool tr_valid(struct kvm_vcpu *vcpu)
3841{
3842 struct kvm_segment tr;
3843
3844 vmx_get_segment(vcpu, &tr, VCPU_SREG_TR);
3845
Avi Kivity1872a3f2009-01-04 23:26:52 +02003846 if (tr.unusable)
3847 return false;
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03003848 if (tr.selector & SELECTOR_TI_MASK) /* TI = 1 */
3849 return false;
Avi Kivity1872a3f2009-01-04 23:26:52 +02003850 if (tr.type != 3 && tr.type != 11) /* TODO: Check if guest is in IA32e mode */
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03003851 return false;
3852 if (!tr.present)
3853 return false;
3854
3855 return true;
3856}
3857
3858static bool ldtr_valid(struct kvm_vcpu *vcpu)
3859{
3860 struct kvm_segment ldtr;
3861
3862 vmx_get_segment(vcpu, &ldtr, VCPU_SREG_LDTR);
3863
Avi Kivity1872a3f2009-01-04 23:26:52 +02003864 if (ldtr.unusable)
3865 return true;
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03003866 if (ldtr.selector & SELECTOR_TI_MASK) /* TI = 1 */
3867 return false;
3868 if (ldtr.type != 2)
3869 return false;
3870 if (!ldtr.present)
3871 return false;
3872
3873 return true;
3874}
3875
3876static bool cs_ss_rpl_check(struct kvm_vcpu *vcpu)
3877{
3878 struct kvm_segment cs, ss;
3879
3880 vmx_get_segment(vcpu, &cs, VCPU_SREG_CS);
3881 vmx_get_segment(vcpu, &ss, VCPU_SREG_SS);
3882
3883 return ((cs.selector & SELECTOR_RPL_MASK) ==
3884 (ss.selector & SELECTOR_RPL_MASK));
3885}
3886
3887/*
3888 * Check if guest state is valid. Returns true if valid, false if
3889 * not.
3890 * We assume that registers are always usable
3891 */
3892static bool guest_state_valid(struct kvm_vcpu *vcpu)
3893{
Gleb Natapovc5e97c82013-01-21 15:36:43 +02003894 if (enable_unrestricted_guest)
3895 return true;
3896
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03003897 /* real mode guest state checks */
Gleb Natapovf13882d2013-04-14 16:07:37 +03003898 if (!is_protmode(vcpu) || (vmx_get_rflags(vcpu) & X86_EFLAGS_VM)) {
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03003899 if (!rmode_segment_valid(vcpu, VCPU_SREG_CS))
3900 return false;
3901 if (!rmode_segment_valid(vcpu, VCPU_SREG_SS))
3902 return false;
3903 if (!rmode_segment_valid(vcpu, VCPU_SREG_DS))
3904 return false;
3905 if (!rmode_segment_valid(vcpu, VCPU_SREG_ES))
3906 return false;
3907 if (!rmode_segment_valid(vcpu, VCPU_SREG_FS))
3908 return false;
3909 if (!rmode_segment_valid(vcpu, VCPU_SREG_GS))
3910 return false;
3911 } else {
3912 /* protected mode guest state checks */
3913 if (!cs_ss_rpl_check(vcpu))
3914 return false;
3915 if (!code_segment_valid(vcpu))
3916 return false;
3917 if (!stack_segment_valid(vcpu))
3918 return false;
3919 if (!data_segment_valid(vcpu, VCPU_SREG_DS))
3920 return false;
3921 if (!data_segment_valid(vcpu, VCPU_SREG_ES))
3922 return false;
3923 if (!data_segment_valid(vcpu, VCPU_SREG_FS))
3924 return false;
3925 if (!data_segment_valid(vcpu, VCPU_SREG_GS))
3926 return false;
3927 if (!tr_valid(vcpu))
3928 return false;
3929 if (!ldtr_valid(vcpu))
3930 return false;
3931 }
3932 /* TODO:
3933 * - Add checks on RIP
3934 * - Add checks on RFLAGS
3935 */
3936
3937 return true;
3938}
3939
Mike Dayd77c26f2007-10-08 09:02:08 -04003940static int init_rmode_tss(struct kvm *kvm)
Avi Kivity6aa8b732006-12-10 02:21:36 -08003941{
Xiao Guangrong40dcaa92011-03-09 15:41:04 +08003942 gfn_t fn;
Izik Eidus195aefd2007-10-01 22:14:18 +02003943 u16 data = 0;
Paolo Bonzini1f755a82014-09-16 13:37:40 +02003944 int idx, r;
Avi Kivity6aa8b732006-12-10 02:21:36 -08003945
Xiao Guangrong40dcaa92011-03-09 15:41:04 +08003946 idx = srcu_read_lock(&kvm->srcu);
Jan Kiszka4918c6c2013-03-15 08:38:56 +01003947 fn = kvm->arch.tss_addr >> PAGE_SHIFT;
Izik Eidus195aefd2007-10-01 22:14:18 +02003948 r = kvm_clear_guest_page(kvm, fn, 0, PAGE_SIZE);
3949 if (r < 0)
Marcelo Tosatti10589a42007-12-20 19:18:22 -05003950 goto out;
Izik Eidus195aefd2007-10-01 22:14:18 +02003951 data = TSS_BASE_SIZE + TSS_REDIRECTION_SIZE;
Sheng Yang464d17c2008-08-13 14:10:33 +08003952 r = kvm_write_guest_page(kvm, fn++, &data,
3953 TSS_IOPB_BASE_OFFSET, sizeof(u16));
Izik Eidus195aefd2007-10-01 22:14:18 +02003954 if (r < 0)
Marcelo Tosatti10589a42007-12-20 19:18:22 -05003955 goto out;
Izik Eidus195aefd2007-10-01 22:14:18 +02003956 r = kvm_clear_guest_page(kvm, fn++, 0, PAGE_SIZE);
3957 if (r < 0)
Marcelo Tosatti10589a42007-12-20 19:18:22 -05003958 goto out;
Izik Eidus195aefd2007-10-01 22:14:18 +02003959 r = kvm_clear_guest_page(kvm, fn, 0, PAGE_SIZE);
3960 if (r < 0)
Marcelo Tosatti10589a42007-12-20 19:18:22 -05003961 goto out;
Izik Eidus195aefd2007-10-01 22:14:18 +02003962 data = ~0;
Marcelo Tosatti10589a42007-12-20 19:18:22 -05003963 r = kvm_write_guest_page(kvm, fn, &data,
3964 RMODE_TSS_SIZE - 2 * PAGE_SIZE - 1,
3965 sizeof(u8));
Marcelo Tosatti10589a42007-12-20 19:18:22 -05003966out:
Xiao Guangrong40dcaa92011-03-09 15:41:04 +08003967 srcu_read_unlock(&kvm->srcu, idx);
Paolo Bonzini1f755a82014-09-16 13:37:40 +02003968 return r;
Avi Kivity6aa8b732006-12-10 02:21:36 -08003969}
3970
Sheng Yangb7ebfb02008-04-25 21:44:52 +08003971static int init_rmode_identity_map(struct kvm *kvm)
3972{
Tang Chenf51770e2014-09-16 18:41:59 +08003973 int i, idx, r = 0;
Sheng Yangb7ebfb02008-04-25 21:44:52 +08003974 pfn_t identity_map_pfn;
3975 u32 tmp;
3976
Avi Kivity089d0342009-03-23 18:26:32 +02003977 if (!enable_ept)
Tang Chenf51770e2014-09-16 18:41:59 +08003978 return 0;
Tang Chena255d472014-09-16 18:41:58 +08003979
3980 /* Protect kvm->arch.ept_identity_pagetable_done. */
3981 mutex_lock(&kvm->slots_lock);
3982
Tang Chenf51770e2014-09-16 18:41:59 +08003983 if (likely(kvm->arch.ept_identity_pagetable_done))
Tang Chena255d472014-09-16 18:41:58 +08003984 goto out2;
Tang Chena255d472014-09-16 18:41:58 +08003985
Sheng Yangb927a3c2009-07-21 10:42:48 +08003986 identity_map_pfn = kvm->arch.ept_identity_map_addr >> PAGE_SHIFT;
Tang Chena255d472014-09-16 18:41:58 +08003987
3988 r = alloc_identity_pagetable(kvm);
Tang Chenf51770e2014-09-16 18:41:59 +08003989 if (r < 0)
Tang Chena255d472014-09-16 18:41:58 +08003990 goto out2;
3991
Xiao Guangrong40dcaa92011-03-09 15:41:04 +08003992 idx = srcu_read_lock(&kvm->srcu);
Sheng Yangb7ebfb02008-04-25 21:44:52 +08003993 r = kvm_clear_guest_page(kvm, identity_map_pfn, 0, PAGE_SIZE);
3994 if (r < 0)
3995 goto out;
3996 /* Set up identity-mapping pagetable for EPT in real mode */
3997 for (i = 0; i < PT32_ENT_PER_PAGE; i++) {
3998 tmp = (i << 22) + (_PAGE_PRESENT | _PAGE_RW | _PAGE_USER |
3999 _PAGE_ACCESSED | _PAGE_DIRTY | _PAGE_PSE);
4000 r = kvm_write_guest_page(kvm, identity_map_pfn,
4001 &tmp, i * sizeof(tmp), sizeof(tmp));
4002 if (r < 0)
4003 goto out;
4004 }
4005 kvm->arch.ept_identity_pagetable_done = true;
Tang Chenf51770e2014-09-16 18:41:59 +08004006
Sheng Yangb7ebfb02008-04-25 21:44:52 +08004007out:
Xiao Guangrong40dcaa92011-03-09 15:41:04 +08004008 srcu_read_unlock(&kvm->srcu, idx);
Tang Chena255d472014-09-16 18:41:58 +08004009
4010out2:
4011 mutex_unlock(&kvm->slots_lock);
Tang Chenf51770e2014-09-16 18:41:59 +08004012 return r;
Sheng Yangb7ebfb02008-04-25 21:44:52 +08004013}
4014
Avi Kivity6aa8b732006-12-10 02:21:36 -08004015static void seg_setup(int seg)
4016{
Mathias Krause772e0312012-08-30 01:30:19 +02004017 const struct kvm_vmx_segment_field *sf = &kvm_vmx_segment_fields[seg];
Nitin A Kamble3a624e22009-06-08 11:34:16 -07004018 unsigned int ar;
Avi Kivity6aa8b732006-12-10 02:21:36 -08004019
4020 vmcs_write16(sf->selector, 0);
4021 vmcs_writel(sf->base, 0);
4022 vmcs_write32(sf->limit, 0xffff);
Gleb Natapovd54d07b2012-12-20 16:57:46 +02004023 ar = 0x93;
4024 if (seg == VCPU_SREG_CS)
4025 ar |= 0x08; /* code segment */
Nitin A Kamble3a624e22009-06-08 11:34:16 -07004026
4027 vmcs_write32(sf->ar_bytes, ar);
Avi Kivity6aa8b732006-12-10 02:21:36 -08004028}
4029
Sheng Yangf78e0e22007-10-29 09:40:42 +08004030static int alloc_apic_access_page(struct kvm *kvm)
4031{
Xiao Guangrong44841412012-09-07 14:14:20 +08004032 struct page *page;
Sheng Yangf78e0e22007-10-29 09:40:42 +08004033 struct kvm_userspace_memory_region kvm_userspace_mem;
4034 int r = 0;
4035
Marcelo Tosatti79fac952009-12-23 14:35:26 -02004036 mutex_lock(&kvm->slots_lock);
Tang Chenc24ae0d2014-09-24 15:57:58 +08004037 if (kvm->arch.apic_access_page_done)
Sheng Yangf78e0e22007-10-29 09:40:42 +08004038 goto out;
4039 kvm_userspace_mem.slot = APIC_ACCESS_PAGE_PRIVATE_MEMSLOT;
4040 kvm_userspace_mem.flags = 0;
Tang Chen73a6d942014-09-11 13:38:00 +08004041 kvm_userspace_mem.guest_phys_addr = APIC_DEFAULT_PHYS_BASE;
Sheng Yangf78e0e22007-10-29 09:40:42 +08004042 kvm_userspace_mem.memory_size = PAGE_SIZE;
Takuya Yoshikawa47ae31e2013-02-27 19:43:00 +09004043 r = __kvm_set_memory_region(kvm, &kvm_userspace_mem);
Sheng Yangf78e0e22007-10-29 09:40:42 +08004044 if (r)
4045 goto out;
Izik Eidus72dc67a2008-02-10 18:04:15 +02004046
Tang Chen73a6d942014-09-11 13:38:00 +08004047 page = gfn_to_page(kvm, APIC_DEFAULT_PHYS_BASE >> PAGE_SHIFT);
Xiao Guangrong44841412012-09-07 14:14:20 +08004048 if (is_error_page(page)) {
4049 r = -EFAULT;
4050 goto out;
4051 }
4052
Tang Chenc24ae0d2014-09-24 15:57:58 +08004053 /*
4054 * Do not pin the page in memory, so that memory hot-unplug
4055 * is able to migrate it.
4056 */
4057 put_page(page);
4058 kvm->arch.apic_access_page_done = true;
Sheng Yangf78e0e22007-10-29 09:40:42 +08004059out:
Marcelo Tosatti79fac952009-12-23 14:35:26 -02004060 mutex_unlock(&kvm->slots_lock);
Sheng Yangf78e0e22007-10-29 09:40:42 +08004061 return r;
4062}
4063
Sheng Yangb7ebfb02008-04-25 21:44:52 +08004064static int alloc_identity_pagetable(struct kvm *kvm)
4065{
Tang Chena255d472014-09-16 18:41:58 +08004066 /* Called with kvm->slots_lock held. */
4067
Sheng Yangb7ebfb02008-04-25 21:44:52 +08004068 struct kvm_userspace_memory_region kvm_userspace_mem;
4069 int r = 0;
4070
Tang Chena255d472014-09-16 18:41:58 +08004071 BUG_ON(kvm->arch.ept_identity_pagetable_done);
4072
Sheng Yangb7ebfb02008-04-25 21:44:52 +08004073 kvm_userspace_mem.slot = IDENTITY_PAGETABLE_PRIVATE_MEMSLOT;
4074 kvm_userspace_mem.flags = 0;
Sheng Yangb927a3c2009-07-21 10:42:48 +08004075 kvm_userspace_mem.guest_phys_addr =
4076 kvm->arch.ept_identity_map_addr;
Sheng Yangb7ebfb02008-04-25 21:44:52 +08004077 kvm_userspace_mem.memory_size = PAGE_SIZE;
Takuya Yoshikawa47ae31e2013-02-27 19:43:00 +09004078 r = __kvm_set_memory_region(kvm, &kvm_userspace_mem);
Sheng Yangb7ebfb02008-04-25 21:44:52 +08004079
Sheng Yangb7ebfb02008-04-25 21:44:52 +08004080 return r;
4081}
4082
Sheng Yang2384d2b2008-01-17 15:14:33 +08004083static void allocate_vpid(struct vcpu_vmx *vmx)
4084{
4085 int vpid;
4086
4087 vmx->vpid = 0;
Avi Kivity919818a2009-03-23 18:01:29 +02004088 if (!enable_vpid)
Sheng Yang2384d2b2008-01-17 15:14:33 +08004089 return;
4090 spin_lock(&vmx_vpid_lock);
4091 vpid = find_first_zero_bit(vmx_vpid_bitmap, VMX_NR_VPIDS);
4092 if (vpid < VMX_NR_VPIDS) {
4093 vmx->vpid = vpid;
4094 __set_bit(vpid, vmx_vpid_bitmap);
4095 }
4096 spin_unlock(&vmx_vpid_lock);
4097}
4098
Lai Jiangshancdbecfc2010-04-17 16:41:47 +08004099static void free_vpid(struct vcpu_vmx *vmx)
4100{
4101 if (!enable_vpid)
4102 return;
4103 spin_lock(&vmx_vpid_lock);
4104 if (vmx->vpid != 0)
4105 __clear_bit(vmx->vpid, vmx_vpid_bitmap);
4106 spin_unlock(&vmx_vpid_lock);
4107}
4108
Yang Zhang8d146952013-01-25 10:18:50 +08004109#define MSR_TYPE_R 1
4110#define MSR_TYPE_W 2
4111static void __vmx_disable_intercept_for_msr(unsigned long *msr_bitmap,
4112 u32 msr, int type)
Sheng Yang25c5f222008-03-28 13:18:56 +08004113{
Avi Kivity3e7c73e2009-02-24 21:46:19 +02004114 int f = sizeof(unsigned long);
Sheng Yang25c5f222008-03-28 13:18:56 +08004115
4116 if (!cpu_has_vmx_msr_bitmap())
4117 return;
4118
4119 /*
4120 * See Intel PRM Vol. 3, 20.6.9 (MSR-Bitmap Address). Early manuals
4121 * have the write-low and read-high bitmap offsets the wrong way round.
4122 * We can control MSRs 0x00000000-0x00001fff and 0xc0000000-0xc0001fff.
4123 */
Sheng Yang25c5f222008-03-28 13:18:56 +08004124 if (msr <= 0x1fff) {
Yang Zhang8d146952013-01-25 10:18:50 +08004125 if (type & MSR_TYPE_R)
4126 /* read-low */
4127 __clear_bit(msr, msr_bitmap + 0x000 / f);
4128
4129 if (type & MSR_TYPE_W)
4130 /* write-low */
4131 __clear_bit(msr, msr_bitmap + 0x800 / f);
4132
Sheng Yang25c5f222008-03-28 13:18:56 +08004133 } else if ((msr >= 0xc0000000) && (msr <= 0xc0001fff)) {
4134 msr &= 0x1fff;
Yang Zhang8d146952013-01-25 10:18:50 +08004135 if (type & MSR_TYPE_R)
4136 /* read-high */
4137 __clear_bit(msr, msr_bitmap + 0x400 / f);
4138
4139 if (type & MSR_TYPE_W)
4140 /* write-high */
4141 __clear_bit(msr, msr_bitmap + 0xc00 / f);
4142
4143 }
4144}
4145
4146static void __vmx_enable_intercept_for_msr(unsigned long *msr_bitmap,
4147 u32 msr, int type)
4148{
4149 int f = sizeof(unsigned long);
4150
4151 if (!cpu_has_vmx_msr_bitmap())
4152 return;
4153
4154 /*
4155 * See Intel PRM Vol. 3, 20.6.9 (MSR-Bitmap Address). Early manuals
4156 * have the write-low and read-high bitmap offsets the wrong way round.
4157 * We can control MSRs 0x00000000-0x00001fff and 0xc0000000-0xc0001fff.
4158 */
4159 if (msr <= 0x1fff) {
4160 if (type & MSR_TYPE_R)
4161 /* read-low */
4162 __set_bit(msr, msr_bitmap + 0x000 / f);
4163
4164 if (type & MSR_TYPE_W)
4165 /* write-low */
4166 __set_bit(msr, msr_bitmap + 0x800 / f);
4167
4168 } else if ((msr >= 0xc0000000) && (msr <= 0xc0001fff)) {
4169 msr &= 0x1fff;
4170 if (type & MSR_TYPE_R)
4171 /* read-high */
4172 __set_bit(msr, msr_bitmap + 0x400 / f);
4173
4174 if (type & MSR_TYPE_W)
4175 /* write-high */
4176 __set_bit(msr, msr_bitmap + 0xc00 / f);
4177
Sheng Yang25c5f222008-03-28 13:18:56 +08004178 }
Sheng Yang25c5f222008-03-28 13:18:56 +08004179}
4180
Avi Kivity58972972009-02-24 22:26:47 +02004181static void vmx_disable_intercept_for_msr(u32 msr, bool longmode_only)
4182{
4183 if (!longmode_only)
Yang Zhang8d146952013-01-25 10:18:50 +08004184 __vmx_disable_intercept_for_msr(vmx_msr_bitmap_legacy,
4185 msr, MSR_TYPE_R | MSR_TYPE_W);
4186 __vmx_disable_intercept_for_msr(vmx_msr_bitmap_longmode,
4187 msr, MSR_TYPE_R | MSR_TYPE_W);
4188}
4189
4190static void vmx_enable_intercept_msr_read_x2apic(u32 msr)
4191{
4192 __vmx_enable_intercept_for_msr(vmx_msr_bitmap_legacy_x2apic,
4193 msr, MSR_TYPE_R);
4194 __vmx_enable_intercept_for_msr(vmx_msr_bitmap_longmode_x2apic,
4195 msr, MSR_TYPE_R);
4196}
4197
4198static void vmx_disable_intercept_msr_read_x2apic(u32 msr)
4199{
4200 __vmx_disable_intercept_for_msr(vmx_msr_bitmap_legacy_x2apic,
4201 msr, MSR_TYPE_R);
4202 __vmx_disable_intercept_for_msr(vmx_msr_bitmap_longmode_x2apic,
4203 msr, MSR_TYPE_R);
4204}
4205
4206static void vmx_disable_intercept_msr_write_x2apic(u32 msr)
4207{
4208 __vmx_disable_intercept_for_msr(vmx_msr_bitmap_legacy_x2apic,
4209 msr, MSR_TYPE_W);
4210 __vmx_disable_intercept_for_msr(vmx_msr_bitmap_longmode_x2apic,
4211 msr, MSR_TYPE_W);
Avi Kivity58972972009-02-24 22:26:47 +02004212}
4213
Yang Zhang01e439b2013-04-11 19:25:12 +08004214static int vmx_vm_has_apicv(struct kvm *kvm)
4215{
4216 return enable_apicv && irqchip_in_kernel(kvm);
4217}
4218
Avi Kivity6aa8b732006-12-10 02:21:36 -08004219/*
Yang Zhanga20ed542013-04-11 19:25:15 +08004220 * Send interrupt to vcpu via posted interrupt way.
4221 * 1. If target vcpu is running(non-root mode), send posted interrupt
4222 * notification to vcpu and hardware will sync PIR to vIRR atomically.
4223 * 2. If target vcpu isn't running(root mode), kick it to pick up the
4224 * interrupt from PIR in next vmentry.
4225 */
4226static void vmx_deliver_posted_interrupt(struct kvm_vcpu *vcpu, int vector)
4227{
4228 struct vcpu_vmx *vmx = to_vmx(vcpu);
4229 int r;
4230
4231 if (pi_test_and_set_pir(vector, &vmx->pi_desc))
4232 return;
4233
4234 r = pi_test_and_set_on(&vmx->pi_desc);
4235 kvm_make_request(KVM_REQ_EVENT, vcpu);
Zhang, Yang Z6ffbbbb2013-04-17 23:11:54 -03004236#ifdef CONFIG_SMP
Yang Zhanga20ed542013-04-11 19:25:15 +08004237 if (!r && (vcpu->mode == IN_GUEST_MODE))
4238 apic->send_IPI_mask(get_cpu_mask(vcpu->cpu),
4239 POSTED_INTR_VECTOR);
4240 else
Zhang, Yang Z6ffbbbb2013-04-17 23:11:54 -03004241#endif
Yang Zhanga20ed542013-04-11 19:25:15 +08004242 kvm_vcpu_kick(vcpu);
4243}
4244
4245static void vmx_sync_pir_to_irr(struct kvm_vcpu *vcpu)
4246{
4247 struct vcpu_vmx *vmx = to_vmx(vcpu);
4248
4249 if (!pi_test_and_clear_on(&vmx->pi_desc))
4250 return;
4251
4252 kvm_apic_update_irr(vcpu, vmx->pi_desc.pir);
4253}
4254
4255static void vmx_sync_pir_to_irr_dummy(struct kvm_vcpu *vcpu)
4256{
4257 return;
4258}
4259
Avi Kivity6aa8b732006-12-10 02:21:36 -08004260/*
Nadav Har'Ela3a8ff82011-05-25 23:09:01 +03004261 * Set up the vmcs's constant host-state fields, i.e., host-state fields that
4262 * will not change in the lifetime of the guest.
4263 * Note that host-state that does change is set elsewhere. E.g., host-state
4264 * that is set differently for each CPU is set in vmx_vcpu_load(), not here.
4265 */
Yang Zhanga547c6d2013-04-11 19:25:10 +08004266static void vmx_set_constant_host_state(struct vcpu_vmx *vmx)
Nadav Har'Ela3a8ff82011-05-25 23:09:01 +03004267{
4268 u32 low32, high32;
4269 unsigned long tmpl;
4270 struct desc_ptr dt;
Andy Lutomirskid974baa2014-10-08 09:02:13 -07004271 unsigned long cr4;
Nadav Har'Ela3a8ff82011-05-25 23:09:01 +03004272
Suresh Siddhab1a74bf2012-09-20 11:01:49 -07004273 vmcs_writel(HOST_CR0, read_cr0() & ~X86_CR0_TS); /* 22.2.3 */
Nadav Har'Ela3a8ff82011-05-25 23:09:01 +03004274 vmcs_writel(HOST_CR3, read_cr3()); /* 22.2.3 FIXME: shadow tables */
4275
Andy Lutomirskid974baa2014-10-08 09:02:13 -07004276 /* Save the most likely value for this task's CR4 in the VMCS. */
4277 cr4 = read_cr4();
4278 vmcs_writel(HOST_CR4, cr4); /* 22.2.3, 22.2.5 */
4279 vmx->host_state.vmcs_host_cr4 = cr4;
4280
Nadav Har'Ela3a8ff82011-05-25 23:09:01 +03004281 vmcs_write16(HOST_CS_SELECTOR, __KERNEL_CS); /* 22.2.4 */
Avi Kivityb2da15a2012-05-13 19:53:24 +03004282#ifdef CONFIG_X86_64
4283 /*
4284 * Load null selectors, so we can avoid reloading them in
4285 * __vmx_load_host_state(), in case userspace uses the null selectors
4286 * too (the expected case).
4287 */
4288 vmcs_write16(HOST_DS_SELECTOR, 0);
4289 vmcs_write16(HOST_ES_SELECTOR, 0);
4290#else
Nadav Har'Ela3a8ff82011-05-25 23:09:01 +03004291 vmcs_write16(HOST_DS_SELECTOR, __KERNEL_DS); /* 22.2.4 */
4292 vmcs_write16(HOST_ES_SELECTOR, __KERNEL_DS); /* 22.2.4 */
Avi Kivityb2da15a2012-05-13 19:53:24 +03004293#endif
Nadav Har'Ela3a8ff82011-05-25 23:09:01 +03004294 vmcs_write16(HOST_SS_SELECTOR, __KERNEL_DS); /* 22.2.4 */
4295 vmcs_write16(HOST_TR_SELECTOR, GDT_ENTRY_TSS*8); /* 22.2.4 */
4296
4297 native_store_idt(&dt);
4298 vmcs_writel(HOST_IDTR_BASE, dt.address); /* 22.2.4 */
Yang Zhanga547c6d2013-04-11 19:25:10 +08004299 vmx->host_idt_base = dt.address;
Nadav Har'Ela3a8ff82011-05-25 23:09:01 +03004300
Avi Kivity83287ea422012-09-16 15:10:57 +03004301 vmcs_writel(HOST_RIP, vmx_return); /* 22.2.5 */
Nadav Har'Ela3a8ff82011-05-25 23:09:01 +03004302
4303 rdmsr(MSR_IA32_SYSENTER_CS, low32, high32);
4304 vmcs_write32(HOST_IA32_SYSENTER_CS, low32);
4305 rdmsrl(MSR_IA32_SYSENTER_EIP, tmpl);
4306 vmcs_writel(HOST_IA32_SYSENTER_EIP, tmpl); /* 22.2.3 */
4307
4308 if (vmcs_config.vmexit_ctrl & VM_EXIT_LOAD_IA32_PAT) {
4309 rdmsr(MSR_IA32_CR_PAT, low32, high32);
4310 vmcs_write64(HOST_IA32_PAT, low32 | ((u64) high32 << 32));
4311 }
4312}
4313
Nadav Har'Elbf8179a2011-05-25 23:09:31 +03004314static void set_cr4_guest_host_mask(struct vcpu_vmx *vmx)
4315{
4316 vmx->vcpu.arch.cr4_guest_owned_bits = KVM_CR4_GUEST_OWNED_BITS;
4317 if (enable_ept)
4318 vmx->vcpu.arch.cr4_guest_owned_bits |= X86_CR4_PGE;
Nadav Har'Elfe3ef052011-05-25 23:10:02 +03004319 if (is_guest_mode(&vmx->vcpu))
4320 vmx->vcpu.arch.cr4_guest_owned_bits &=
4321 ~get_vmcs12(&vmx->vcpu)->cr4_guest_host_mask;
Nadav Har'Elbf8179a2011-05-25 23:09:31 +03004322 vmcs_writel(CR4_GUEST_HOST_MASK, ~vmx->vcpu.arch.cr4_guest_owned_bits);
4323}
4324
Yang Zhang01e439b2013-04-11 19:25:12 +08004325static u32 vmx_pin_based_exec_ctrl(struct vcpu_vmx *vmx)
4326{
4327 u32 pin_based_exec_ctrl = vmcs_config.pin_based_exec_ctrl;
4328
4329 if (!vmx_vm_has_apicv(vmx->vcpu.kvm))
4330 pin_based_exec_ctrl &= ~PIN_BASED_POSTED_INTR;
4331 return pin_based_exec_ctrl;
4332}
4333
Nadav Har'Elbf8179a2011-05-25 23:09:31 +03004334static u32 vmx_exec_control(struct vcpu_vmx *vmx)
4335{
4336 u32 exec_control = vmcs_config.cpu_based_exec_ctrl;
Paolo Bonzinid16c2932014-02-21 10:36:37 +01004337
4338 if (vmx->vcpu.arch.switch_db_regs & KVM_DEBUGREG_WONT_EXIT)
4339 exec_control &= ~CPU_BASED_MOV_DR_EXITING;
4340
Nadav Har'Elbf8179a2011-05-25 23:09:31 +03004341 if (!vm_need_tpr_shadow(vmx->vcpu.kvm)) {
4342 exec_control &= ~CPU_BASED_TPR_SHADOW;
4343#ifdef CONFIG_X86_64
4344 exec_control |= CPU_BASED_CR8_STORE_EXITING |
4345 CPU_BASED_CR8_LOAD_EXITING;
4346#endif
4347 }
4348 if (!enable_ept)
4349 exec_control |= CPU_BASED_CR3_STORE_EXITING |
4350 CPU_BASED_CR3_LOAD_EXITING |
4351 CPU_BASED_INVLPG_EXITING;
4352 return exec_control;
4353}
4354
4355static u32 vmx_secondary_exec_control(struct vcpu_vmx *vmx)
4356{
4357 u32 exec_control = vmcs_config.cpu_based_2nd_exec_ctrl;
4358 if (!vm_need_virtualize_apic_accesses(vmx->vcpu.kvm))
4359 exec_control &= ~SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES;
4360 if (vmx->vpid == 0)
4361 exec_control &= ~SECONDARY_EXEC_ENABLE_VPID;
4362 if (!enable_ept) {
4363 exec_control &= ~SECONDARY_EXEC_ENABLE_EPT;
4364 enable_unrestricted_guest = 0;
Mao, Junjiead756a12012-07-02 01:18:48 +00004365 /* Enable INVPCID for non-ept guests may cause performance regression. */
4366 exec_control &= ~SECONDARY_EXEC_ENABLE_INVPCID;
Nadav Har'Elbf8179a2011-05-25 23:09:31 +03004367 }
4368 if (!enable_unrestricted_guest)
4369 exec_control &= ~SECONDARY_EXEC_UNRESTRICTED_GUEST;
4370 if (!ple_gap)
4371 exec_control &= ~SECONDARY_EXEC_PAUSE_LOOP_EXITING;
Yang Zhangc7c9c562013-01-25 10:18:51 +08004372 if (!vmx_vm_has_apicv(vmx->vcpu.kvm))
4373 exec_control &= ~(SECONDARY_EXEC_APIC_REGISTER_VIRT |
4374 SECONDARY_EXEC_VIRTUAL_INTR_DELIVERY);
Yang Zhang8d146952013-01-25 10:18:50 +08004375 exec_control &= ~SECONDARY_EXEC_VIRTUALIZE_X2APIC_MODE;
Abel Gordonabc4fc52013-04-18 14:35:25 +03004376 /* SECONDARY_EXEC_SHADOW_VMCS is enabled when L1 executes VMPTRLD
4377 (handle_vmptrld).
4378 We can NOT enable shadow_vmcs here because we don't have yet
4379 a current VMCS12
4380 */
4381 exec_control &= ~SECONDARY_EXEC_SHADOW_VMCS;
Nadav Har'Elbf8179a2011-05-25 23:09:31 +03004382 return exec_control;
4383}
4384
Xiao Guangrongce88dec2011-07-12 03:33:44 +08004385static void ept_set_mmio_spte_mask(void)
4386{
4387 /*
4388 * EPT Misconfigurations can be generated if the value of bits 2:0
4389 * of an EPT paging-structure entry is 110b (write/execute).
Xiao Guangrong885032b2013-06-07 16:51:23 +08004390 * Also, magic bits (0x3ull << 62) is set to quickly identify mmio
Xiao Guangrongce88dec2011-07-12 03:33:44 +08004391 * spte.
4392 */
Xiao Guangrong885032b2013-06-07 16:51:23 +08004393 kvm_mmu_set_mmio_spte_mask((0x3ull << 62) | 0x6ull);
Xiao Guangrongce88dec2011-07-12 03:33:44 +08004394}
4395
Nadav Har'Ela3a8ff82011-05-25 23:09:01 +03004396/*
Avi Kivity6aa8b732006-12-10 02:21:36 -08004397 * Sets up the vmcs for emulated real mode.
4398 */
Rusty Russell8b9cf982007-07-30 16:31:43 +10004399static int vmx_vcpu_setup(struct vcpu_vmx *vmx)
Avi Kivity6aa8b732006-12-10 02:21:36 -08004400{
Jan Kiszka2e4ce7f2011-06-01 12:57:30 +02004401#ifdef CONFIG_X86_64
Avi Kivity6aa8b732006-12-10 02:21:36 -08004402 unsigned long a;
Jan Kiszka2e4ce7f2011-06-01 12:57:30 +02004403#endif
Avi Kivity6aa8b732006-12-10 02:21:36 -08004404 int i;
Avi Kivity6aa8b732006-12-10 02:21:36 -08004405
Avi Kivity6aa8b732006-12-10 02:21:36 -08004406 /* I/O */
Avi Kivity3e7c73e2009-02-24 21:46:19 +02004407 vmcs_write64(IO_BITMAP_A, __pa(vmx_io_bitmap_a));
4408 vmcs_write64(IO_BITMAP_B, __pa(vmx_io_bitmap_b));
Avi Kivity6aa8b732006-12-10 02:21:36 -08004409
Abel Gordon4607c2d2013-04-18 14:35:55 +03004410 if (enable_shadow_vmcs) {
4411 vmcs_write64(VMREAD_BITMAP, __pa(vmx_vmread_bitmap));
4412 vmcs_write64(VMWRITE_BITMAP, __pa(vmx_vmwrite_bitmap));
4413 }
Sheng Yang25c5f222008-03-28 13:18:56 +08004414 if (cpu_has_vmx_msr_bitmap())
Avi Kivity58972972009-02-24 22:26:47 +02004415 vmcs_write64(MSR_BITMAP, __pa(vmx_msr_bitmap_legacy));
Sheng Yang25c5f222008-03-28 13:18:56 +08004416
Avi Kivity6aa8b732006-12-10 02:21:36 -08004417 vmcs_write64(VMCS_LINK_POINTER, -1ull); /* 22.3.1.5 */
4418
Avi Kivity6aa8b732006-12-10 02:21:36 -08004419 /* Control */
Yang Zhang01e439b2013-04-11 19:25:12 +08004420 vmcs_write32(PIN_BASED_VM_EXEC_CONTROL, vmx_pin_based_exec_ctrl(vmx));
Yang, Sheng6e5d8652007-09-12 18:03:11 +08004421
Nadav Har'Elbf8179a2011-05-25 23:09:31 +03004422 vmcs_write32(CPU_BASED_VM_EXEC_CONTROL, vmx_exec_control(vmx));
Avi Kivity6aa8b732006-12-10 02:21:36 -08004423
Sheng Yang83ff3b92007-11-21 14:33:25 +08004424 if (cpu_has_secondary_exec_ctrls()) {
Nadav Har'Elbf8179a2011-05-25 23:09:31 +03004425 vmcs_write32(SECONDARY_VM_EXEC_CONTROL,
4426 vmx_secondary_exec_control(vmx));
Sheng Yang83ff3b92007-11-21 14:33:25 +08004427 }
Sheng Yangf78e0e22007-10-29 09:40:42 +08004428
Yang Zhang01e439b2013-04-11 19:25:12 +08004429 if (vmx_vm_has_apicv(vmx->vcpu.kvm)) {
Yang Zhangc7c9c562013-01-25 10:18:51 +08004430 vmcs_write64(EOI_EXIT_BITMAP0, 0);
4431 vmcs_write64(EOI_EXIT_BITMAP1, 0);
4432 vmcs_write64(EOI_EXIT_BITMAP2, 0);
4433 vmcs_write64(EOI_EXIT_BITMAP3, 0);
4434
4435 vmcs_write16(GUEST_INTR_STATUS, 0);
Yang Zhang01e439b2013-04-11 19:25:12 +08004436
4437 vmcs_write64(POSTED_INTR_NV, POSTED_INTR_VECTOR);
4438 vmcs_write64(POSTED_INTR_DESC_ADDR, __pa((&vmx->pi_desc)));
Yang Zhangc7c9c562013-01-25 10:18:51 +08004439 }
4440
Zhai, Edwin4b8d54f2009-10-09 18:03:20 +08004441 if (ple_gap) {
4442 vmcs_write32(PLE_GAP, ple_gap);
Radim Krčmářa7653ec2014-08-21 18:08:07 +02004443 vmx->ple_window = ple_window;
4444 vmx->ple_window_dirty = true;
Zhai, Edwin4b8d54f2009-10-09 18:03:20 +08004445 }
4446
Xiao Guangrongc3707952011-07-12 03:28:04 +08004447 vmcs_write32(PAGE_FAULT_ERROR_CODE_MASK, 0);
4448 vmcs_write32(PAGE_FAULT_ERROR_CODE_MATCH, 0);
Avi Kivity6aa8b732006-12-10 02:21:36 -08004449 vmcs_write32(CR3_TARGET_COUNT, 0); /* 22.2.1 */
4450
Avi Kivity9581d442010-10-19 16:46:55 +02004451 vmcs_write16(HOST_FS_SELECTOR, 0); /* 22.2.4 */
4452 vmcs_write16(HOST_GS_SELECTOR, 0); /* 22.2.4 */
Yang Zhanga547c6d2013-04-11 19:25:10 +08004453 vmx_set_constant_host_state(vmx);
Avi Kivity05b3e0c2006-12-13 00:33:45 -08004454#ifdef CONFIG_X86_64
Avi Kivity6aa8b732006-12-10 02:21:36 -08004455 rdmsrl(MSR_FS_BASE, a);
4456 vmcs_writel(HOST_FS_BASE, a); /* 22.2.4 */
4457 rdmsrl(MSR_GS_BASE, a);
4458 vmcs_writel(HOST_GS_BASE, a); /* 22.2.4 */
4459#else
4460 vmcs_writel(HOST_FS_BASE, 0); /* 22.2.4 */
4461 vmcs_writel(HOST_GS_BASE, 0); /* 22.2.4 */
4462#endif
4463
Eddie Dong2cc51562007-05-21 07:28:09 +03004464 vmcs_write32(VM_EXIT_MSR_STORE_COUNT, 0);
4465 vmcs_write32(VM_EXIT_MSR_LOAD_COUNT, 0);
Avi Kivity61d2ef22010-04-28 16:40:38 +03004466 vmcs_write64(VM_EXIT_MSR_LOAD_ADDR, __pa(vmx->msr_autoload.host));
Eddie Dong2cc51562007-05-21 07:28:09 +03004467 vmcs_write32(VM_ENTRY_MSR_LOAD_COUNT, 0);
Avi Kivity61d2ef22010-04-28 16:40:38 +03004468 vmcs_write64(VM_ENTRY_MSR_LOAD_ADDR, __pa(vmx->msr_autoload.guest));
Avi Kivity6aa8b732006-12-10 02:21:36 -08004469
Sheng Yang468d4722008-10-09 16:01:55 +08004470 if (vmcs_config.vmentry_ctrl & VM_ENTRY_LOAD_IA32_PAT) {
Nadav Har'Ela3a8ff82011-05-25 23:09:01 +03004471 u32 msr_low, msr_high;
4472 u64 host_pat;
Sheng Yang468d4722008-10-09 16:01:55 +08004473 rdmsr(MSR_IA32_CR_PAT, msr_low, msr_high);
4474 host_pat = msr_low | ((u64) msr_high << 32);
4475 /* Write the default value follow host pat */
4476 vmcs_write64(GUEST_IA32_PAT, host_pat);
4477 /* Keep arch.pat sync with GUEST_IA32_PAT */
4478 vmx->vcpu.arch.pat = host_pat;
4479 }
4480
Paolo Bonzini03916db2014-07-24 14:21:57 +02004481 for (i = 0; i < ARRAY_SIZE(vmx_msr_index); ++i) {
Avi Kivity6aa8b732006-12-10 02:21:36 -08004482 u32 index = vmx_msr_index[i];
4483 u32 data_low, data_high;
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -04004484 int j = vmx->nmsrs;
Avi Kivity6aa8b732006-12-10 02:21:36 -08004485
4486 if (rdmsr_safe(index, &data_low, &data_high) < 0)
4487 continue;
Avi Kivity432bd6c2007-01-31 23:48:13 -08004488 if (wrmsr_safe(index, data_low, data_high) < 0)
4489 continue;
Avi Kivity26bb0982009-09-07 11:14:12 +03004490 vmx->guest_msrs[j].index = i;
4491 vmx->guest_msrs[j].data = 0;
Avi Kivityd5696722009-12-02 12:28:47 +02004492 vmx->guest_msrs[j].mask = -1ull;
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -04004493 ++vmx->nmsrs;
Avi Kivity6aa8b732006-12-10 02:21:36 -08004494 }
Avi Kivity6aa8b732006-12-10 02:21:36 -08004495
Gleb Natapov2961e8762013-11-25 15:37:13 +02004496
4497 vm_exit_controls_init(vmx, vmcs_config.vmexit_ctrl);
Avi Kivity6aa8b732006-12-10 02:21:36 -08004498
4499 /* 22.2.1, 20.8.1 */
Gleb Natapov2961e8762013-11-25 15:37:13 +02004500 vm_entry_controls_init(vmx, vmcs_config.vmentry_ctrl);
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03004501
Avi Kivitye00c8cf2007-10-21 11:00:39 +02004502 vmcs_writel(CR0_GUEST_HOST_MASK, ~0UL);
Nadav Har'Elbf8179a2011-05-25 23:09:31 +03004503 set_cr4_guest_host_mask(vmx);
Avi Kivitye00c8cf2007-10-21 11:00:39 +02004504
4505 return 0;
4506}
4507
Jan Kiszka57f252f2013-03-12 10:20:24 +01004508static void vmx_vcpu_reset(struct kvm_vcpu *vcpu)
Avi Kivitye00c8cf2007-10-21 11:00:39 +02004509{
4510 struct vcpu_vmx *vmx = to_vmx(vcpu);
Jan Kiszka58cb6282014-01-24 16:48:44 +01004511 struct msr_data apic_base_msr;
Avi Kivitye00c8cf2007-10-21 11:00:39 +02004512
Avi Kivity7ffd92c2009-06-09 14:10:45 +03004513 vmx->rmode.vm86_active = 0;
Avi Kivitye00c8cf2007-10-21 11:00:39 +02004514
Jan Kiszka3b86cd92008-09-26 09:30:57 +02004515 vmx->soft_vnmi_blocked = 0;
4516
Zhang Xiantaoad312c72007-12-13 23:50:52 +08004517 vmx->vcpu.arch.regs[VCPU_REGS_RDX] = get_rdx_init_val();
Avi Kivity2d3ad1f2008-02-24 11:20:43 +02004518 kvm_set_cr8(&vmx->vcpu, 0);
Tang Chen73a6d942014-09-11 13:38:00 +08004519 apic_base_msr.data = APIC_DEFAULT_PHYS_BASE | MSR_IA32_APICBASE_ENABLE;
Gleb Natapovc5af89b2009-06-09 15:56:26 +03004520 if (kvm_vcpu_is_bsp(&vmx->vcpu))
Jan Kiszka58cb6282014-01-24 16:48:44 +01004521 apic_base_msr.data |= MSR_IA32_APICBASE_BSP;
4522 apic_base_msr.host_initiated = true;
4523 kvm_set_apic_base(&vmx->vcpu, &apic_base_msr);
Avi Kivitye00c8cf2007-10-21 11:00:39 +02004524
Avi Kivity2fb92db2011-04-27 19:42:18 +03004525 vmx_segment_cache_clear(vmx);
4526
Avi Kivity5706be02008-08-20 15:07:31 +03004527 seg_setup(VCPU_SREG_CS);
Jan Kiszka66450a22013-03-13 12:42:34 +01004528 vmcs_write16(GUEST_CS_SELECTOR, 0xf000);
Paolo Bonzini04b66832013-03-19 16:30:26 +01004529 vmcs_write32(GUEST_CS_BASE, 0xffff0000);
Avi Kivitye00c8cf2007-10-21 11:00:39 +02004530
4531 seg_setup(VCPU_SREG_DS);
4532 seg_setup(VCPU_SREG_ES);
4533 seg_setup(VCPU_SREG_FS);
4534 seg_setup(VCPU_SREG_GS);
4535 seg_setup(VCPU_SREG_SS);
4536
4537 vmcs_write16(GUEST_TR_SELECTOR, 0);
4538 vmcs_writel(GUEST_TR_BASE, 0);
4539 vmcs_write32(GUEST_TR_LIMIT, 0xffff);
4540 vmcs_write32(GUEST_TR_AR_BYTES, 0x008b);
4541
4542 vmcs_write16(GUEST_LDTR_SELECTOR, 0);
4543 vmcs_writel(GUEST_LDTR_BASE, 0);
4544 vmcs_write32(GUEST_LDTR_LIMIT, 0xffff);
4545 vmcs_write32(GUEST_LDTR_AR_BYTES, 0x00082);
4546
4547 vmcs_write32(GUEST_SYSENTER_CS, 0);
4548 vmcs_writel(GUEST_SYSENTER_ESP, 0);
4549 vmcs_writel(GUEST_SYSENTER_EIP, 0);
4550
4551 vmcs_writel(GUEST_RFLAGS, 0x02);
Jan Kiszka66450a22013-03-13 12:42:34 +01004552 kvm_rip_write(vcpu, 0xfff0);
Avi Kivitye00c8cf2007-10-21 11:00:39 +02004553
Avi Kivitye00c8cf2007-10-21 11:00:39 +02004554 vmcs_writel(GUEST_GDTR_BASE, 0);
4555 vmcs_write32(GUEST_GDTR_LIMIT, 0xffff);
4556
4557 vmcs_writel(GUEST_IDTR_BASE, 0);
4558 vmcs_write32(GUEST_IDTR_LIMIT, 0xffff);
4559
Anthony Liguori443381a2010-12-06 10:53:38 -06004560 vmcs_write32(GUEST_ACTIVITY_STATE, GUEST_ACTIVITY_ACTIVE);
Avi Kivitye00c8cf2007-10-21 11:00:39 +02004561 vmcs_write32(GUEST_INTERRUPTIBILITY_INFO, 0);
4562 vmcs_write32(GUEST_PENDING_DBG_EXCEPTIONS, 0);
4563
Avi Kivitye00c8cf2007-10-21 11:00:39 +02004564 /* Special registers */
4565 vmcs_write64(GUEST_IA32_DEBUGCTL, 0);
4566
4567 setup_msrs(vmx);
4568
Avi Kivity6aa8b732006-12-10 02:21:36 -08004569 vmcs_write32(VM_ENTRY_INTR_INFO_FIELD, 0); /* 22.2.1 */
4570
Sheng Yangf78e0e22007-10-29 09:40:42 +08004571 if (cpu_has_vmx_tpr_shadow()) {
4572 vmcs_write64(VIRTUAL_APIC_PAGE_ADDR, 0);
4573 if (vm_need_tpr_shadow(vmx->vcpu.kvm))
4574 vmcs_write64(VIRTUAL_APIC_PAGE_ADDR,
Takuya Yoshikawaafc20182011-03-05 12:40:20 +09004575 __pa(vmx->vcpu.arch.apic->regs));
Sheng Yangf78e0e22007-10-29 09:40:42 +08004576 vmcs_write32(TPR_THRESHOLD, 0);
4577 }
4578
Tang Chen38b99172014-09-24 15:57:54 +08004579 kvm_vcpu_reload_apic_access_page(vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08004580
Yang Zhang01e439b2013-04-11 19:25:12 +08004581 if (vmx_vm_has_apicv(vcpu->kvm))
4582 memset(&vmx->pi_desc, 0, sizeof(struct pi_desc));
4583
Sheng Yang2384d2b2008-01-17 15:14:33 +08004584 if (vmx->vpid != 0)
4585 vmcs_write16(VIRTUAL_PROCESSOR_ID, vmx->vpid);
4586
Eduardo Habkostfa400522009-10-24 02:49:58 -02004587 vmx->vcpu.arch.cr0 = X86_CR0_NW | X86_CR0_CD | X86_CR0_ET;
Avi Kivity4d4ec082009-12-29 18:07:30 +02004588 vmx_set_cr0(&vmx->vcpu, kvm_read_cr0(vcpu)); /* enter rmode */
Rusty Russell8b9cf982007-07-30 16:31:43 +10004589 vmx_set_cr4(&vmx->vcpu, 0);
Rusty Russell8b9cf982007-07-30 16:31:43 +10004590 vmx_set_efer(&vmx->vcpu, 0);
Rusty Russell8b9cf982007-07-30 16:31:43 +10004591 vmx_fpu_activate(&vmx->vcpu);
4592 update_exception_bitmap(&vmx->vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08004593
Gui Jianfengb9d762f2010-06-07 10:32:29 +08004594 vpid_sync_context(vmx);
Avi Kivity6aa8b732006-12-10 02:21:36 -08004595}
4596
Nadav Har'Elb6f12502011-05-25 23:13:06 +03004597/*
4598 * In nested virtualization, check if L1 asked to exit on external interrupts.
4599 * For most existing hypervisors, this will always return true.
4600 */
4601static bool nested_exit_on_intr(struct kvm_vcpu *vcpu)
4602{
4603 return get_vmcs12(vcpu)->pin_based_vm_exec_control &
4604 PIN_BASED_EXT_INTR_MASK;
4605}
4606
Bandan Das77b0f5d2014-04-19 18:17:45 -04004607/*
4608 * In nested virtualization, check if L1 has set
4609 * VM_EXIT_ACK_INTR_ON_EXIT
4610 */
4611static bool nested_exit_intr_ack_set(struct kvm_vcpu *vcpu)
4612{
4613 return get_vmcs12(vcpu)->vm_exit_controls &
4614 VM_EXIT_ACK_INTR_ON_EXIT;
4615}
4616
Jan Kiszkaea8ceb82013-04-14 21:04:26 +02004617static bool nested_exit_on_nmi(struct kvm_vcpu *vcpu)
4618{
4619 return get_vmcs12(vcpu)->pin_based_vm_exec_control &
4620 PIN_BASED_NMI_EXITING;
4621}
4622
Jan Kiszkac9a79532014-03-07 20:03:15 +01004623static void enable_irq_window(struct kvm_vcpu *vcpu)
Jan Kiszka3b86cd92008-09-26 09:30:57 +02004624{
4625 u32 cpu_based_vm_exec_control;
Jan Kiszka730dca42013-04-28 10:50:52 +02004626
Jan Kiszka3b86cd92008-09-26 09:30:57 +02004627 cpu_based_vm_exec_control = vmcs_read32(CPU_BASED_VM_EXEC_CONTROL);
4628 cpu_based_vm_exec_control |= CPU_BASED_VIRTUAL_INTR_PENDING;
4629 vmcs_write32(CPU_BASED_VM_EXEC_CONTROL, cpu_based_vm_exec_control);
4630}
4631
Jan Kiszkac9a79532014-03-07 20:03:15 +01004632static void enable_nmi_window(struct kvm_vcpu *vcpu)
Jan Kiszka3b86cd92008-09-26 09:30:57 +02004633{
4634 u32 cpu_based_vm_exec_control;
4635
Jan Kiszkac9a79532014-03-07 20:03:15 +01004636 if (!cpu_has_virtual_nmis() ||
4637 vmcs_read32(GUEST_INTERRUPTIBILITY_INFO) & GUEST_INTR_STATE_STI) {
4638 enable_irq_window(vcpu);
4639 return;
4640 }
Jan Kiszka03b28f82013-04-29 16:46:42 +02004641
Jan Kiszka3b86cd92008-09-26 09:30:57 +02004642 cpu_based_vm_exec_control = vmcs_read32(CPU_BASED_VM_EXEC_CONTROL);
4643 cpu_based_vm_exec_control |= CPU_BASED_VIRTUAL_NMI_PENDING;
4644 vmcs_write32(CPU_BASED_VM_EXEC_CONTROL, cpu_based_vm_exec_control);
4645}
4646
Gleb Natapov66fd3f72009-05-11 13:35:50 +03004647static void vmx_inject_irq(struct kvm_vcpu *vcpu)
Eddie Dong85f455f2007-07-06 12:20:49 +03004648{
Avi Kivity9c8cba32007-11-22 11:42:59 +02004649 struct vcpu_vmx *vmx = to_vmx(vcpu);
Gleb Natapov66fd3f72009-05-11 13:35:50 +03004650 uint32_t intr;
4651 int irq = vcpu->arch.interrupt.nr;
Avi Kivity9c8cba32007-11-22 11:42:59 +02004652
Marcelo Tosatti229456f2009-06-17 09:22:14 -03004653 trace_kvm_inj_virq(irq);
Feng (Eric) Liu2714d1d2008-04-10 15:31:10 -04004654
Avi Kivityfa89a812008-09-01 15:57:51 +03004655 ++vcpu->stat.irq_injections;
Avi Kivity7ffd92c2009-06-09 14:10:45 +03004656 if (vmx->rmode.vm86_active) {
Serge E. Hallyn71f98332011-04-13 09:12:54 -05004657 int inc_eip = 0;
4658 if (vcpu->arch.interrupt.soft)
4659 inc_eip = vcpu->arch.event_exit_inst_len;
4660 if (kvm_inject_realmode_interrupt(vcpu, irq, inc_eip) != EMULATE_DONE)
Mohammed Gamala92601b2010-09-19 14:34:07 +02004661 kvm_make_request(KVM_REQ_TRIPLE_FAULT, vcpu);
Eddie Dong85f455f2007-07-06 12:20:49 +03004662 return;
4663 }
Gleb Natapov66fd3f72009-05-11 13:35:50 +03004664 intr = irq | INTR_INFO_VALID_MASK;
4665 if (vcpu->arch.interrupt.soft) {
4666 intr |= INTR_TYPE_SOFT_INTR;
4667 vmcs_write32(VM_ENTRY_INSTRUCTION_LEN,
4668 vmx->vcpu.arch.event_exit_inst_len);
4669 } else
4670 intr |= INTR_TYPE_EXT_INTR;
4671 vmcs_write32(VM_ENTRY_INTR_INFO_FIELD, intr);
Eddie Dong85f455f2007-07-06 12:20:49 +03004672}
4673
Sheng Yangf08864b2008-05-15 18:23:25 +08004674static void vmx_inject_nmi(struct kvm_vcpu *vcpu)
4675{
Jan Kiszka66a5a342008-09-26 09:30:51 +02004676 struct vcpu_vmx *vmx = to_vmx(vcpu);
4677
Nadav Har'El0b6ac342011-05-25 23:13:36 +03004678 if (is_guest_mode(vcpu))
4679 return;
4680
Jan Kiszka3b86cd92008-09-26 09:30:57 +02004681 if (!cpu_has_virtual_nmis()) {
4682 /*
4683 * Tracking the NMI-blocked state in software is built upon
4684 * finding the next open IRQ window. This, in turn, depends on
4685 * well-behaving guests: They have to keep IRQs disabled at
4686 * least as long as the NMI handler runs. Otherwise we may
4687 * cause NMI nesting, maybe breaking the guest. But as this is
4688 * highly unlikely, we can live with the residual risk.
4689 */
4690 vmx->soft_vnmi_blocked = 1;
4691 vmx->vnmi_blocked_time = 0;
4692 }
4693
Jan Kiszka487b3912008-09-26 09:30:56 +02004694 ++vcpu->stat.nmi_injections;
Avi Kivity9d58b932011-03-07 16:52:07 +02004695 vmx->nmi_known_unmasked = false;
Avi Kivity7ffd92c2009-06-09 14:10:45 +03004696 if (vmx->rmode.vm86_active) {
Serge E. Hallyn71f98332011-04-13 09:12:54 -05004697 if (kvm_inject_realmode_interrupt(vcpu, NMI_VECTOR, 0) != EMULATE_DONE)
Mohammed Gamala92601b2010-09-19 14:34:07 +02004698 kvm_make_request(KVM_REQ_TRIPLE_FAULT, vcpu);
Jan Kiszka66a5a342008-09-26 09:30:51 +02004699 return;
4700 }
Sheng Yangf08864b2008-05-15 18:23:25 +08004701 vmcs_write32(VM_ENTRY_INTR_INFO_FIELD,
4702 INTR_TYPE_NMI_INTR | INTR_INFO_VALID_MASK | NMI_VECTOR);
Sheng Yangf08864b2008-05-15 18:23:25 +08004703}
4704
Jan Kiszka3cfc3092009-11-12 01:04:25 +01004705static bool vmx_get_nmi_mask(struct kvm_vcpu *vcpu)
4706{
4707 if (!cpu_has_virtual_nmis())
4708 return to_vmx(vcpu)->soft_vnmi_blocked;
Avi Kivity9d58b932011-03-07 16:52:07 +02004709 if (to_vmx(vcpu)->nmi_known_unmasked)
4710 return false;
Avi Kivityc332c832010-05-04 12:24:12 +03004711 return vmcs_read32(GUEST_INTERRUPTIBILITY_INFO) & GUEST_INTR_STATE_NMI;
Jan Kiszka3cfc3092009-11-12 01:04:25 +01004712}
4713
4714static void vmx_set_nmi_mask(struct kvm_vcpu *vcpu, bool masked)
4715{
4716 struct vcpu_vmx *vmx = to_vmx(vcpu);
4717
4718 if (!cpu_has_virtual_nmis()) {
4719 if (vmx->soft_vnmi_blocked != masked) {
4720 vmx->soft_vnmi_blocked = masked;
4721 vmx->vnmi_blocked_time = 0;
4722 }
4723 } else {
Avi Kivity9d58b932011-03-07 16:52:07 +02004724 vmx->nmi_known_unmasked = !masked;
Jan Kiszka3cfc3092009-11-12 01:04:25 +01004725 if (masked)
4726 vmcs_set_bits(GUEST_INTERRUPTIBILITY_INFO,
4727 GUEST_INTR_STATE_NMI);
4728 else
4729 vmcs_clear_bits(GUEST_INTERRUPTIBILITY_INFO,
4730 GUEST_INTR_STATE_NMI);
4731 }
4732}
4733
Jan Kiszka2505dc92013-04-14 12:12:47 +02004734static int vmx_nmi_allowed(struct kvm_vcpu *vcpu)
4735{
Jan Kiszkab6b8a142014-03-07 20:03:12 +01004736 if (to_vmx(vcpu)->nested.nested_run_pending)
4737 return 0;
Jan Kiszkaea8ceb82013-04-14 21:04:26 +02004738
Jan Kiszka2505dc92013-04-14 12:12:47 +02004739 if (!cpu_has_virtual_nmis() && to_vmx(vcpu)->soft_vnmi_blocked)
4740 return 0;
4741
4742 return !(vmcs_read32(GUEST_INTERRUPTIBILITY_INFO) &
4743 (GUEST_INTR_STATE_MOV_SS | GUEST_INTR_STATE_STI
4744 | GUEST_INTR_STATE_NMI));
4745}
4746
Gleb Natapov78646122009-03-23 12:12:11 +02004747static int vmx_interrupt_allowed(struct kvm_vcpu *vcpu)
4748{
Jan Kiszkab6b8a142014-03-07 20:03:12 +01004749 return (!to_vmx(vcpu)->nested.nested_run_pending &&
4750 vmcs_readl(GUEST_RFLAGS) & X86_EFLAGS_IF) &&
Gleb Natapovc4282df2009-04-21 17:45:07 +03004751 !(vmcs_read32(GUEST_INTERRUPTIBILITY_INFO) &
4752 (GUEST_INTR_STATE_STI | GUEST_INTR_STATE_MOV_SS));
Gleb Natapov78646122009-03-23 12:12:11 +02004753}
4754
Izik Eiduscbc94022007-10-25 00:29:55 +02004755static int vmx_set_tss_addr(struct kvm *kvm, unsigned int addr)
4756{
4757 int ret;
4758 struct kvm_userspace_memory_region tss_mem = {
Sheng Yang6fe63972008-10-16 17:30:58 +08004759 .slot = TSS_PRIVATE_MEMSLOT,
Izik Eiduscbc94022007-10-25 00:29:55 +02004760 .guest_phys_addr = addr,
4761 .memory_size = PAGE_SIZE * 3,
4762 .flags = 0,
4763 };
4764
Takuya Yoshikawa47ae31e2013-02-27 19:43:00 +09004765 ret = kvm_set_memory_region(kvm, &tss_mem);
Izik Eiduscbc94022007-10-25 00:29:55 +02004766 if (ret)
4767 return ret;
Zhang Xiantaobfc6d222007-12-14 10:20:16 +08004768 kvm->arch.tss_addr = addr;
Paolo Bonzini1f755a82014-09-16 13:37:40 +02004769 return init_rmode_tss(kvm);
Izik Eiduscbc94022007-10-25 00:29:55 +02004770}
4771
Gleb Natapov0ca1b4f2012-12-20 16:57:47 +02004772static bool rmode_exception(struct kvm_vcpu *vcpu, int vec)
Avi Kivity6aa8b732006-12-10 02:21:36 -08004773{
Jan Kiszka77ab6db2008-07-14 12:28:51 +02004774 switch (vec) {
Jan Kiszka77ab6db2008-07-14 12:28:51 +02004775 case BP_VECTOR:
Jan Kiszkac573cd22010-02-23 17:47:53 +01004776 /*
4777 * Update instruction length as we may reinject the exception
4778 * from user space while in guest debugging mode.
4779 */
4780 to_vmx(vcpu)->vcpu.arch.event_exit_inst_len =
4781 vmcs_read32(VM_EXIT_INSTRUCTION_LEN);
Jan Kiszkad0bfb942008-12-15 13:52:10 +01004782 if (vcpu->guest_debug & KVM_GUESTDBG_USE_SW_BP)
Gleb Natapov0ca1b4f2012-12-20 16:57:47 +02004783 return false;
4784 /* fall through */
4785 case DB_VECTOR:
4786 if (vcpu->guest_debug &
4787 (KVM_GUESTDBG_SINGLESTEP | KVM_GUESTDBG_USE_HW_BP))
4788 return false;
Jan Kiszkad0bfb942008-12-15 13:52:10 +01004789 /* fall through */
4790 case DE_VECTOR:
Jan Kiszka77ab6db2008-07-14 12:28:51 +02004791 case OF_VECTOR:
4792 case BR_VECTOR:
4793 case UD_VECTOR:
4794 case DF_VECTOR:
4795 case SS_VECTOR:
4796 case GP_VECTOR:
4797 case MF_VECTOR:
Gleb Natapov0ca1b4f2012-12-20 16:57:47 +02004798 return true;
4799 break;
Jan Kiszka77ab6db2008-07-14 12:28:51 +02004800 }
Gleb Natapov0ca1b4f2012-12-20 16:57:47 +02004801 return false;
4802}
4803
4804static int handle_rmode_exception(struct kvm_vcpu *vcpu,
4805 int vec, u32 err_code)
4806{
4807 /*
4808 * Instruction with address size override prefix opcode 0x67
4809 * Cause the #SS fault with 0 error code in VM86 mode.
4810 */
4811 if (((vec == GP_VECTOR) || (vec == SS_VECTOR)) && err_code == 0) {
4812 if (emulate_instruction(vcpu, 0) == EMULATE_DONE) {
4813 if (vcpu->arch.halt_request) {
4814 vcpu->arch.halt_request = 0;
4815 return kvm_emulate_halt(vcpu);
4816 }
4817 return 1;
4818 }
4819 return 0;
4820 }
4821
4822 /*
4823 * Forward all other exceptions that are valid in real mode.
4824 * FIXME: Breaks guest debugging in real mode, needs to be fixed with
4825 * the required debugging infrastructure rework.
4826 */
4827 kvm_queue_exception(vcpu, vec);
4828 return 1;
Avi Kivity6aa8b732006-12-10 02:21:36 -08004829}
4830
Andi Kleena0861c02009-06-08 17:37:09 +08004831/*
4832 * Trigger machine check on the host. We assume all the MSRs are already set up
4833 * by the CPU and that we still run on the same CPU as the MCE occurred on.
4834 * We pass a fake environment to the machine check handler because we want
4835 * the guest to be always treated like user space, no matter what context
4836 * it used internally.
4837 */
4838static void kvm_machine_check(void)
4839{
4840#if defined(CONFIG_X86_MCE) && defined(CONFIG_X86_64)
4841 struct pt_regs regs = {
4842 .cs = 3, /* Fake ring 3 no matter what the guest ran on */
4843 .flags = X86_EFLAGS_IF,
4844 };
4845
4846 do_machine_check(&regs, 0);
4847#endif
4848}
4849
Avi Kivity851ba692009-08-24 11:10:17 +03004850static int handle_machine_check(struct kvm_vcpu *vcpu)
Andi Kleena0861c02009-06-08 17:37:09 +08004851{
4852 /* already handled by vcpu_run */
4853 return 1;
4854}
4855
Avi Kivity851ba692009-08-24 11:10:17 +03004856static int handle_exception(struct kvm_vcpu *vcpu)
Avi Kivity6aa8b732006-12-10 02:21:36 -08004857{
Avi Kivity1155f762007-11-22 11:30:47 +02004858 struct vcpu_vmx *vmx = to_vmx(vcpu);
Avi Kivity851ba692009-08-24 11:10:17 +03004859 struct kvm_run *kvm_run = vcpu->run;
Jan Kiszkad0bfb942008-12-15 13:52:10 +01004860 u32 intr_info, ex_no, error_code;
Jan Kiszka42dbaa52008-12-15 13:52:10 +01004861 unsigned long cr2, rip, dr6;
Avi Kivity6aa8b732006-12-10 02:21:36 -08004862 u32 vect_info;
4863 enum emulation_result er;
4864
Avi Kivity1155f762007-11-22 11:30:47 +02004865 vect_info = vmx->idt_vectoring_info;
Avi Kivity88786472011-03-07 17:39:45 +02004866 intr_info = vmx->exit_intr_info;
Avi Kivity6aa8b732006-12-10 02:21:36 -08004867
Andi Kleena0861c02009-06-08 17:37:09 +08004868 if (is_machine_check(intr_info))
Avi Kivity851ba692009-08-24 11:10:17 +03004869 return handle_machine_check(vcpu);
Andi Kleena0861c02009-06-08 17:37:09 +08004870
Jan Kiszkae4a41882008-09-26 09:30:46 +02004871 if ((intr_info & INTR_INFO_INTR_TYPE_MASK) == INTR_TYPE_NMI_INTR)
Avi Kivity1b6269d2007-10-09 12:12:19 +02004872 return 1; /* already handled by vmx_vcpu_run() */
Anthony Liguori2ab455c2007-04-27 09:29:49 +03004873
4874 if (is_no_device(intr_info)) {
Avi Kivity5fd86fc2007-05-02 20:40:00 +03004875 vmx_fpu_activate(vcpu);
Anthony Liguori2ab455c2007-04-27 09:29:49 +03004876 return 1;
4877 }
4878
Anthony Liguori7aa81cc2007-09-17 14:57:50 -05004879 if (is_invalid_opcode(intr_info)) {
Andre Przywara51d8b662010-12-21 11:12:02 +01004880 er = emulate_instruction(vcpu, EMULTYPE_TRAP_UD);
Anthony Liguori7aa81cc2007-09-17 14:57:50 -05004881 if (er != EMULATE_DONE)
Avi Kivity7ee5d9402007-11-25 15:22:50 +02004882 kvm_queue_exception(vcpu, UD_VECTOR);
Anthony Liguori7aa81cc2007-09-17 14:57:50 -05004883 return 1;
4884 }
4885
Avi Kivity6aa8b732006-12-10 02:21:36 -08004886 error_code = 0;
Ryan Harper2e113842008-02-11 10:26:38 -06004887 if (intr_info & INTR_INFO_DELIVER_CODE_MASK)
Avi Kivity6aa8b732006-12-10 02:21:36 -08004888 error_code = vmcs_read32(VM_EXIT_INTR_ERROR_CODE);
Xiao Guangrongbf4ca232012-10-17 13:48:06 +08004889
4890 /*
4891 * The #PF with PFEC.RSVD = 1 indicates the guest is accessing
4892 * MMIO, it is better to report an internal error.
4893 * See the comments in vmx_handle_exit.
4894 */
4895 if ((vect_info & VECTORING_INFO_VALID_MASK) &&
4896 !(is_page_fault(intr_info) && !(error_code & PFERR_RSVD_MASK))) {
4897 vcpu->run->exit_reason = KVM_EXIT_INTERNAL_ERROR;
4898 vcpu->run->internal.suberror = KVM_INTERNAL_ERROR_SIMUL_EX;
4899 vcpu->run->internal.ndata = 2;
4900 vcpu->run->internal.data[0] = vect_info;
4901 vcpu->run->internal.data[1] = intr_info;
4902 return 0;
4903 }
4904
Avi Kivity6aa8b732006-12-10 02:21:36 -08004905 if (is_page_fault(intr_info)) {
Sheng Yang14394422008-04-28 12:24:45 +08004906 /* EPT won't cause page fault directly */
Julia Lawallcf3ace72011-08-02 12:34:57 +02004907 BUG_ON(enable_ept);
Avi Kivity6aa8b732006-12-10 02:21:36 -08004908 cr2 = vmcs_readl(EXIT_QUALIFICATION);
Marcelo Tosatti229456f2009-06-17 09:22:14 -03004909 trace_kvm_page_fault(cr2, error_code);
4910
Gleb Natapov3298b752009-05-11 13:35:46 +03004911 if (kvm_event_needs_reinjection(vcpu))
Avi Kivity577bdc42008-07-19 08:57:05 +03004912 kvm_mmu_unprotect_page_virt(vcpu, cr2);
Andre Przywaradc25e892010-12-21 11:12:07 +01004913 return kvm_mmu_page_fault(vcpu, cr2, error_code, NULL, 0);
Avi Kivity6aa8b732006-12-10 02:21:36 -08004914 }
4915
Jan Kiszkad0bfb942008-12-15 13:52:10 +01004916 ex_no = intr_info & INTR_INFO_VECTOR_MASK;
Gleb Natapov0ca1b4f2012-12-20 16:57:47 +02004917
4918 if (vmx->rmode.vm86_active && rmode_exception(vcpu, ex_no))
4919 return handle_rmode_exception(vcpu, ex_no, error_code);
4920
Jan Kiszka42dbaa52008-12-15 13:52:10 +01004921 switch (ex_no) {
4922 case DB_VECTOR:
4923 dr6 = vmcs_readl(EXIT_QUALIFICATION);
4924 if (!(vcpu->guest_debug &
4925 (KVM_GUESTDBG_SINGLESTEP | KVM_GUESTDBG_USE_HW_BP))) {
Jan Kiszka8246bf52014-01-04 18:47:17 +01004926 vcpu->arch.dr6 &= ~15;
Nadav Amit6f43ed02014-07-15 17:37:46 +03004927 vcpu->arch.dr6 |= dr6 | DR6_RTM;
Huw Daviesfd2a4452014-04-16 10:02:51 +01004928 if (!(dr6 & ~DR6_RESERVED)) /* icebp */
4929 skip_emulated_instruction(vcpu);
4930
Jan Kiszka42dbaa52008-12-15 13:52:10 +01004931 kvm_queue_exception(vcpu, DB_VECTOR);
4932 return 1;
4933 }
4934 kvm_run->debug.arch.dr6 = dr6 | DR6_FIXED_1;
4935 kvm_run->debug.arch.dr7 = vmcs_readl(GUEST_DR7);
4936 /* fall through */
4937 case BP_VECTOR:
Jan Kiszkac573cd22010-02-23 17:47:53 +01004938 /*
4939 * Update instruction length as we may reinject #BP from
4940 * user space while in guest debugging mode. Reading it for
4941 * #DB as well causes no harm, it is not used in that case.
4942 */
4943 vmx->vcpu.arch.event_exit_inst_len =
4944 vmcs_read32(VM_EXIT_INSTRUCTION_LEN);
Avi Kivity6aa8b732006-12-10 02:21:36 -08004945 kvm_run->exit_reason = KVM_EXIT_DEBUG;
Avi Kivity0a434bb2011-04-28 15:59:33 +03004946 rip = kvm_rip_read(vcpu);
Jan Kiszkad0bfb942008-12-15 13:52:10 +01004947 kvm_run->debug.arch.pc = vmcs_readl(GUEST_CS_BASE) + rip;
4948 kvm_run->debug.arch.exception = ex_no;
Jan Kiszka42dbaa52008-12-15 13:52:10 +01004949 break;
4950 default:
Jan Kiszkad0bfb942008-12-15 13:52:10 +01004951 kvm_run->exit_reason = KVM_EXIT_EXCEPTION;
4952 kvm_run->ex.exception = ex_no;
4953 kvm_run->ex.error_code = error_code;
Jan Kiszka42dbaa52008-12-15 13:52:10 +01004954 break;
Avi Kivity6aa8b732006-12-10 02:21:36 -08004955 }
Avi Kivity6aa8b732006-12-10 02:21:36 -08004956 return 0;
4957}
4958
Avi Kivity851ba692009-08-24 11:10:17 +03004959static int handle_external_interrupt(struct kvm_vcpu *vcpu)
Avi Kivity6aa8b732006-12-10 02:21:36 -08004960{
Avi Kivity1165f5f2007-04-19 17:27:43 +03004961 ++vcpu->stat.irq_exits;
Avi Kivity6aa8b732006-12-10 02:21:36 -08004962 return 1;
4963}
4964
Avi Kivity851ba692009-08-24 11:10:17 +03004965static int handle_triple_fault(struct kvm_vcpu *vcpu)
Avi Kivity988ad742007-02-12 00:54:36 -08004966{
Avi Kivity851ba692009-08-24 11:10:17 +03004967 vcpu->run->exit_reason = KVM_EXIT_SHUTDOWN;
Avi Kivity988ad742007-02-12 00:54:36 -08004968 return 0;
4969}
Avi Kivity6aa8b732006-12-10 02:21:36 -08004970
Avi Kivity851ba692009-08-24 11:10:17 +03004971static int handle_io(struct kvm_vcpu *vcpu)
Avi Kivity6aa8b732006-12-10 02:21:36 -08004972{
He, Qingbfdaab02007-09-12 14:18:28 +08004973 unsigned long exit_qualification;
Jan Kiszka34c33d12009-02-08 13:28:15 +01004974 int size, in, string;
Avi Kivity039576c2007-03-20 12:46:50 +02004975 unsigned port;
Avi Kivity6aa8b732006-12-10 02:21:36 -08004976
He, Qingbfdaab02007-09-12 14:18:28 +08004977 exit_qualification = vmcs_readl(EXIT_QUALIFICATION);
Avi Kivity039576c2007-03-20 12:46:50 +02004978 string = (exit_qualification & 16) != 0;
Laurent Viviere70669a2007-08-05 10:36:40 +03004979 in = (exit_qualification & 8) != 0;
Laurent Viviere70669a2007-08-05 10:36:40 +03004980
Gleb Natapovcf8f70b2010-03-18 15:20:23 +02004981 ++vcpu->stat.io_exits;
4982
4983 if (string || in)
Andre Przywara51d8b662010-12-21 11:12:02 +01004984 return emulate_instruction(vcpu, 0) == EMULATE_DONE;
Gleb Natapovcf8f70b2010-03-18 15:20:23 +02004985
4986 port = exit_qualification >> 16;
4987 size = (exit_qualification & 7) + 1;
Guillaume Thouvenine93f36b2008-10-28 10:51:30 +01004988 skip_emulated_instruction(vcpu);
Gleb Natapovcf8f70b2010-03-18 15:20:23 +02004989
4990 return kvm_fast_pio_out(vcpu, size, port);
Avi Kivity6aa8b732006-12-10 02:21:36 -08004991}
4992
Ingo Molnar102d8322007-02-19 14:37:47 +02004993static void
4994vmx_patch_hypercall(struct kvm_vcpu *vcpu, unsigned char *hypercall)
4995{
4996 /*
4997 * Patch in the VMCALL instruction:
4998 */
4999 hypercall[0] = 0x0f;
5000 hypercall[1] = 0x01;
5001 hypercall[2] = 0xc1;
Ingo Molnar102d8322007-02-19 14:37:47 +02005002}
5003
Jan Kiszka92fbc7b2013-08-08 16:26:33 +02005004static bool nested_cr0_valid(struct vmcs12 *vmcs12, unsigned long val)
5005{
5006 unsigned long always_on = VMXON_CR0_ALWAYSON;
5007
5008 if (nested_vmx_secondary_ctls_high &
5009 SECONDARY_EXEC_UNRESTRICTED_GUEST &&
5010 nested_cpu_has2(vmcs12, SECONDARY_EXEC_UNRESTRICTED_GUEST))
5011 always_on &= ~(X86_CR0_PE | X86_CR0_PG);
5012 return (val & always_on) == always_on;
5013}
5014
Guo Chao0fa06072012-06-28 15:16:19 +08005015/* called to set cr0 as appropriate for a mov-to-cr0 exit. */
Nadav Har'Eleeadf9e2011-05-25 23:14:38 +03005016static int handle_set_cr0(struct kvm_vcpu *vcpu, unsigned long val)
5017{
Nadav Har'Eleeadf9e2011-05-25 23:14:38 +03005018 if (is_guest_mode(vcpu)) {
Jan Kiszka1a0d74e2013-03-07 14:08:07 +01005019 struct vmcs12 *vmcs12 = get_vmcs12(vcpu);
5020 unsigned long orig_val = val;
5021
Nadav Har'Eleeadf9e2011-05-25 23:14:38 +03005022 /*
5023 * We get here when L2 changed cr0 in a way that did not change
5024 * any of L1's shadowed bits (see nested_vmx_exit_handled_cr),
Jan Kiszka1a0d74e2013-03-07 14:08:07 +01005025 * but did change L0 shadowed bits. So we first calculate the
5026 * effective cr0 value that L1 would like to write into the
5027 * hardware. It consists of the L2-owned bits from the new
5028 * value combined with the L1-owned bits from L1's guest_cr0.
Nadav Har'Eleeadf9e2011-05-25 23:14:38 +03005029 */
Jan Kiszka1a0d74e2013-03-07 14:08:07 +01005030 val = (val & ~vmcs12->cr0_guest_host_mask) |
5031 (vmcs12->guest_cr0 & vmcs12->cr0_guest_host_mask);
5032
Jan Kiszka92fbc7b2013-08-08 16:26:33 +02005033 if (!nested_cr0_valid(vmcs12, val))
Nadav Har'Eleeadf9e2011-05-25 23:14:38 +03005034 return 1;
Jan Kiszka1a0d74e2013-03-07 14:08:07 +01005035
5036 if (kvm_set_cr0(vcpu, val))
5037 return 1;
5038 vmcs_writel(CR0_READ_SHADOW, orig_val);
Nadav Har'Eleeadf9e2011-05-25 23:14:38 +03005039 return 0;
Jan Kiszka1a0d74e2013-03-07 14:08:07 +01005040 } else {
5041 if (to_vmx(vcpu)->nested.vmxon &&
5042 ((val & VMXON_CR0_ALWAYSON) != VMXON_CR0_ALWAYSON))
5043 return 1;
Nadav Har'Eleeadf9e2011-05-25 23:14:38 +03005044 return kvm_set_cr0(vcpu, val);
Jan Kiszka1a0d74e2013-03-07 14:08:07 +01005045 }
Nadav Har'Eleeadf9e2011-05-25 23:14:38 +03005046}
5047
5048static int handle_set_cr4(struct kvm_vcpu *vcpu, unsigned long val)
5049{
5050 if (is_guest_mode(vcpu)) {
Jan Kiszka1a0d74e2013-03-07 14:08:07 +01005051 struct vmcs12 *vmcs12 = get_vmcs12(vcpu);
5052 unsigned long orig_val = val;
5053
5054 /* analogously to handle_set_cr0 */
5055 val = (val & ~vmcs12->cr4_guest_host_mask) |
5056 (vmcs12->guest_cr4 & vmcs12->cr4_guest_host_mask);
5057 if (kvm_set_cr4(vcpu, val))
Nadav Har'Eleeadf9e2011-05-25 23:14:38 +03005058 return 1;
Jan Kiszka1a0d74e2013-03-07 14:08:07 +01005059 vmcs_writel(CR4_READ_SHADOW, orig_val);
Nadav Har'Eleeadf9e2011-05-25 23:14:38 +03005060 return 0;
5061 } else
5062 return kvm_set_cr4(vcpu, val);
5063}
5064
5065/* called to set cr0 as approriate for clts instruction exit. */
5066static void handle_clts(struct kvm_vcpu *vcpu)
5067{
5068 if (is_guest_mode(vcpu)) {
5069 /*
5070 * We get here when L2 did CLTS, and L1 didn't shadow CR0.TS
5071 * but we did (!fpu_active). We need to keep GUEST_CR0.TS on,
5072 * just pretend it's off (also in arch.cr0 for fpu_activate).
5073 */
5074 vmcs_writel(CR0_READ_SHADOW,
5075 vmcs_readl(CR0_READ_SHADOW) & ~X86_CR0_TS);
5076 vcpu->arch.cr0 &= ~X86_CR0_TS;
5077 } else
5078 vmx_set_cr0(vcpu, kvm_read_cr0_bits(vcpu, ~X86_CR0_TS));
5079}
5080
Avi Kivity851ba692009-08-24 11:10:17 +03005081static int handle_cr(struct kvm_vcpu *vcpu)
Avi Kivity6aa8b732006-12-10 02:21:36 -08005082{
Marcelo Tosatti229456f2009-06-17 09:22:14 -03005083 unsigned long exit_qualification, val;
Avi Kivity6aa8b732006-12-10 02:21:36 -08005084 int cr;
5085 int reg;
Avi Kivity49a9b072010-06-10 17:02:14 +03005086 int err;
Avi Kivity6aa8b732006-12-10 02:21:36 -08005087
He, Qingbfdaab02007-09-12 14:18:28 +08005088 exit_qualification = vmcs_readl(EXIT_QUALIFICATION);
Avi Kivity6aa8b732006-12-10 02:21:36 -08005089 cr = exit_qualification & 15;
5090 reg = (exit_qualification >> 8) & 15;
5091 switch ((exit_qualification >> 4) & 3) {
5092 case 0: /* mov to cr */
Nadav Amit1e32c072014-06-18 17:19:25 +03005093 val = kvm_register_readl(vcpu, reg);
Marcelo Tosatti229456f2009-06-17 09:22:14 -03005094 trace_kvm_cr_write(cr, val);
Avi Kivity6aa8b732006-12-10 02:21:36 -08005095 switch (cr) {
5096 case 0:
Nadav Har'Eleeadf9e2011-05-25 23:14:38 +03005097 err = handle_set_cr0(vcpu, val);
Andre Przywaradb8fcef2010-12-21 11:12:01 +01005098 kvm_complete_insn_gp(vcpu, err);
Avi Kivity6aa8b732006-12-10 02:21:36 -08005099 return 1;
5100 case 3:
Avi Kivity23902182010-06-10 17:02:16 +03005101 err = kvm_set_cr3(vcpu, val);
Andre Przywaradb8fcef2010-12-21 11:12:01 +01005102 kvm_complete_insn_gp(vcpu, err);
Avi Kivity6aa8b732006-12-10 02:21:36 -08005103 return 1;
5104 case 4:
Nadav Har'Eleeadf9e2011-05-25 23:14:38 +03005105 err = handle_set_cr4(vcpu, val);
Andre Przywaradb8fcef2010-12-21 11:12:01 +01005106 kvm_complete_insn_gp(vcpu, err);
Avi Kivity6aa8b732006-12-10 02:21:36 -08005107 return 1;
Gleb Natapov0a5fff192009-04-21 17:45:06 +03005108 case 8: {
5109 u8 cr8_prev = kvm_get_cr8(vcpu);
Nadav Amit1e32c072014-06-18 17:19:25 +03005110 u8 cr8 = (u8)val;
Andre Przywaraeea1cff2010-12-21 11:12:00 +01005111 err = kvm_set_cr8(vcpu, cr8);
Andre Przywaradb8fcef2010-12-21 11:12:01 +01005112 kvm_complete_insn_gp(vcpu, err);
Gleb Natapov0a5fff192009-04-21 17:45:06 +03005113 if (irqchip_in_kernel(vcpu->kvm))
5114 return 1;
5115 if (cr8_prev <= cr8)
5116 return 1;
Avi Kivity851ba692009-08-24 11:10:17 +03005117 vcpu->run->exit_reason = KVM_EXIT_SET_TPR;
Gleb Natapov0a5fff192009-04-21 17:45:06 +03005118 return 0;
5119 }
Peter Senna Tschudin4b8073e2012-09-18 18:36:14 +02005120 }
Avi Kivity6aa8b732006-12-10 02:21:36 -08005121 break;
Anthony Liguori25c4c272007-04-27 09:29:21 +03005122 case 2: /* clts */
Nadav Har'Eleeadf9e2011-05-25 23:14:38 +03005123 handle_clts(vcpu);
Avi Kivity4d4ec082009-12-29 18:07:30 +02005124 trace_kvm_cr_write(0, kvm_read_cr0(vcpu));
Anthony Liguori25c4c272007-04-27 09:29:21 +03005125 skip_emulated_instruction(vcpu);
Avi Kivity6b52d182010-01-21 15:31:47 +02005126 vmx_fpu_activate(vcpu);
Anthony Liguori25c4c272007-04-27 09:29:21 +03005127 return 1;
Avi Kivity6aa8b732006-12-10 02:21:36 -08005128 case 1: /*mov from cr*/
5129 switch (cr) {
5130 case 3:
Avi Kivity9f8fe502010-12-05 17:30:00 +02005131 val = kvm_read_cr3(vcpu);
5132 kvm_register_write(vcpu, reg, val);
5133 trace_kvm_cr_read(cr, val);
Avi Kivity6aa8b732006-12-10 02:21:36 -08005134 skip_emulated_instruction(vcpu);
5135 return 1;
5136 case 8:
Marcelo Tosatti229456f2009-06-17 09:22:14 -03005137 val = kvm_get_cr8(vcpu);
5138 kvm_register_write(vcpu, reg, val);
5139 trace_kvm_cr_read(cr, val);
Avi Kivity6aa8b732006-12-10 02:21:36 -08005140 skip_emulated_instruction(vcpu);
5141 return 1;
5142 }
5143 break;
5144 case 3: /* lmsw */
Avi Kivitya1f83a72009-12-29 17:33:58 +02005145 val = (exit_qualification >> LMSW_SOURCE_DATA_SHIFT) & 0x0f;
Avi Kivity4d4ec082009-12-29 18:07:30 +02005146 trace_kvm_cr_write(0, (kvm_read_cr0(vcpu) & ~0xful) | val);
Avi Kivitya1f83a72009-12-29 17:33:58 +02005147 kvm_lmsw(vcpu, val);
Avi Kivity6aa8b732006-12-10 02:21:36 -08005148
5149 skip_emulated_instruction(vcpu);
5150 return 1;
5151 default:
5152 break;
5153 }
Avi Kivity851ba692009-08-24 11:10:17 +03005154 vcpu->run->exit_reason = 0;
Christoffer Dalla737f252012-06-03 21:17:48 +03005155 vcpu_unimpl(vcpu, "unhandled control register: op %d cr %d\n",
Avi Kivity6aa8b732006-12-10 02:21:36 -08005156 (int)(exit_qualification >> 4) & 3, cr);
5157 return 0;
5158}
5159
Avi Kivity851ba692009-08-24 11:10:17 +03005160static int handle_dr(struct kvm_vcpu *vcpu)
Avi Kivity6aa8b732006-12-10 02:21:36 -08005161{
He, Qingbfdaab02007-09-12 14:18:28 +08005162 unsigned long exit_qualification;
Avi Kivity6aa8b732006-12-10 02:21:36 -08005163 int dr, reg;
5164
Jan Kiszkaf2483412010-01-20 18:20:20 +01005165 /* Do not handle if the CPL > 0, will trigger GP on re-entry */
Avi Kivity0a79b002009-09-01 12:03:25 +03005166 if (!kvm_require_cpl(vcpu, 0))
5167 return 1;
Jan Kiszka42dbaa52008-12-15 13:52:10 +01005168 dr = vmcs_readl(GUEST_DR7);
5169 if (dr & DR7_GD) {
5170 /*
5171 * As the vm-exit takes precedence over the debug trap, we
5172 * need to emulate the latter, either for the host or the
5173 * guest debugging itself.
5174 */
5175 if (vcpu->guest_debug & KVM_GUESTDBG_USE_HW_BP) {
Avi Kivity851ba692009-08-24 11:10:17 +03005176 vcpu->run->debug.arch.dr6 = vcpu->arch.dr6;
5177 vcpu->run->debug.arch.dr7 = dr;
5178 vcpu->run->debug.arch.pc =
Jan Kiszka42dbaa52008-12-15 13:52:10 +01005179 vmcs_readl(GUEST_CS_BASE) +
5180 vmcs_readl(GUEST_RIP);
Avi Kivity851ba692009-08-24 11:10:17 +03005181 vcpu->run->debug.arch.exception = DB_VECTOR;
5182 vcpu->run->exit_reason = KVM_EXIT_DEBUG;
Jan Kiszka42dbaa52008-12-15 13:52:10 +01005183 return 0;
5184 } else {
5185 vcpu->arch.dr7 &= ~DR7_GD;
Nadav Amit6f43ed02014-07-15 17:37:46 +03005186 vcpu->arch.dr6 |= DR6_BD | DR6_RTM;
Jan Kiszka42dbaa52008-12-15 13:52:10 +01005187 vmcs_writel(GUEST_DR7, vcpu->arch.dr7);
5188 kvm_queue_exception(vcpu, DB_VECTOR);
5189 return 1;
5190 }
5191 }
5192
Paolo Bonzini81908bf2014-02-21 10:32:27 +01005193 if (vcpu->guest_debug == 0) {
5194 u32 cpu_based_vm_exec_control;
5195
5196 cpu_based_vm_exec_control = vmcs_read32(CPU_BASED_VM_EXEC_CONTROL);
5197 cpu_based_vm_exec_control &= ~CPU_BASED_MOV_DR_EXITING;
5198 vmcs_write32(CPU_BASED_VM_EXEC_CONTROL, cpu_based_vm_exec_control);
5199
5200 /*
5201 * No more DR vmexits; force a reload of the debug registers
5202 * and reenter on this instruction. The next vmexit will
5203 * retrieve the full state of the debug registers.
5204 */
5205 vcpu->arch.switch_db_regs |= KVM_DEBUGREG_WONT_EXIT;
5206 return 1;
5207 }
5208
He, Qingbfdaab02007-09-12 14:18:28 +08005209 exit_qualification = vmcs_readl(EXIT_QUALIFICATION);
Jan Kiszka42dbaa52008-12-15 13:52:10 +01005210 dr = exit_qualification & DEBUG_REG_ACCESS_NUM;
5211 reg = DEBUG_REG_ACCESS_REG(exit_qualification);
5212 if (exit_qualification & TYPE_MOV_FROM_DR) {
Gleb Natapov020df072010-04-13 10:05:23 +03005213 unsigned long val;
Jan Kiszka4c4d5632013-12-18 19:16:24 +01005214
5215 if (kvm_get_dr(vcpu, dr, &val))
5216 return 1;
5217 kvm_register_write(vcpu, reg, val);
Gleb Natapov020df072010-04-13 10:05:23 +03005218 } else
Nadav Amit57773922014-06-18 17:19:23 +03005219 if (kvm_set_dr(vcpu, dr, kvm_register_readl(vcpu, reg)))
Jan Kiszka4c4d5632013-12-18 19:16:24 +01005220 return 1;
5221
Avi Kivity6aa8b732006-12-10 02:21:36 -08005222 skip_emulated_instruction(vcpu);
5223 return 1;
5224}
5225
Jan Kiszka73aaf249e2014-01-04 18:47:16 +01005226static u64 vmx_get_dr6(struct kvm_vcpu *vcpu)
5227{
5228 return vcpu->arch.dr6;
5229}
5230
5231static void vmx_set_dr6(struct kvm_vcpu *vcpu, unsigned long val)
5232{
5233}
5234
Paolo Bonzini81908bf2014-02-21 10:32:27 +01005235static void vmx_sync_dirty_debug_regs(struct kvm_vcpu *vcpu)
5236{
5237 u32 cpu_based_vm_exec_control;
5238
5239 get_debugreg(vcpu->arch.db[0], 0);
5240 get_debugreg(vcpu->arch.db[1], 1);
5241 get_debugreg(vcpu->arch.db[2], 2);
5242 get_debugreg(vcpu->arch.db[3], 3);
5243 get_debugreg(vcpu->arch.dr6, 6);
5244 vcpu->arch.dr7 = vmcs_readl(GUEST_DR7);
5245
5246 vcpu->arch.switch_db_regs &= ~KVM_DEBUGREG_WONT_EXIT;
5247
5248 cpu_based_vm_exec_control = vmcs_read32(CPU_BASED_VM_EXEC_CONTROL);
5249 cpu_based_vm_exec_control |= CPU_BASED_MOV_DR_EXITING;
5250 vmcs_write32(CPU_BASED_VM_EXEC_CONTROL, cpu_based_vm_exec_control);
5251}
5252
Gleb Natapov020df072010-04-13 10:05:23 +03005253static void vmx_set_dr7(struct kvm_vcpu *vcpu, unsigned long val)
5254{
5255 vmcs_writel(GUEST_DR7, val);
5256}
5257
Avi Kivity851ba692009-08-24 11:10:17 +03005258static int handle_cpuid(struct kvm_vcpu *vcpu)
Avi Kivity6aa8b732006-12-10 02:21:36 -08005259{
Avi Kivity06465c52007-02-28 20:46:53 +02005260 kvm_emulate_cpuid(vcpu);
5261 return 1;
Avi Kivity6aa8b732006-12-10 02:21:36 -08005262}
5263
Avi Kivity851ba692009-08-24 11:10:17 +03005264static int handle_rdmsr(struct kvm_vcpu *vcpu)
Avi Kivity6aa8b732006-12-10 02:21:36 -08005265{
Zhang Xiantaoad312c72007-12-13 23:50:52 +08005266 u32 ecx = vcpu->arch.regs[VCPU_REGS_RCX];
Avi Kivity6aa8b732006-12-10 02:21:36 -08005267 u64 data;
5268
5269 if (vmx_get_msr(vcpu, ecx, &data)) {
Avi Kivity59200272010-01-25 19:47:02 +02005270 trace_kvm_msr_read_ex(ecx);
Avi Kivityc1a5d4f2007-11-25 14:12:03 +02005271 kvm_inject_gp(vcpu, 0);
Avi Kivity6aa8b732006-12-10 02:21:36 -08005272 return 1;
5273 }
5274
Marcelo Tosatti229456f2009-06-17 09:22:14 -03005275 trace_kvm_msr_read(ecx, data);
Feng (Eric) Liu2714d1d2008-04-10 15:31:10 -04005276
Avi Kivity6aa8b732006-12-10 02:21:36 -08005277 /* FIXME: handling of bits 32:63 of rax, rdx */
Zhang Xiantaoad312c72007-12-13 23:50:52 +08005278 vcpu->arch.regs[VCPU_REGS_RAX] = data & -1u;
5279 vcpu->arch.regs[VCPU_REGS_RDX] = (data >> 32) & -1u;
Avi Kivity6aa8b732006-12-10 02:21:36 -08005280 skip_emulated_instruction(vcpu);
5281 return 1;
5282}
5283
Avi Kivity851ba692009-08-24 11:10:17 +03005284static int handle_wrmsr(struct kvm_vcpu *vcpu)
Avi Kivity6aa8b732006-12-10 02:21:36 -08005285{
Will Auld8fe8ab42012-11-29 12:42:12 -08005286 struct msr_data msr;
Zhang Xiantaoad312c72007-12-13 23:50:52 +08005287 u32 ecx = vcpu->arch.regs[VCPU_REGS_RCX];
5288 u64 data = (vcpu->arch.regs[VCPU_REGS_RAX] & -1u)
5289 | ((u64)(vcpu->arch.regs[VCPU_REGS_RDX] & -1u) << 32);
Avi Kivity6aa8b732006-12-10 02:21:36 -08005290
Will Auld8fe8ab42012-11-29 12:42:12 -08005291 msr.data = data;
5292 msr.index = ecx;
5293 msr.host_initiated = false;
5294 if (vmx_set_msr(vcpu, &msr) != 0) {
Avi Kivity59200272010-01-25 19:47:02 +02005295 trace_kvm_msr_write_ex(ecx, data);
Avi Kivityc1a5d4f2007-11-25 14:12:03 +02005296 kvm_inject_gp(vcpu, 0);
Avi Kivity6aa8b732006-12-10 02:21:36 -08005297 return 1;
5298 }
5299
Avi Kivity59200272010-01-25 19:47:02 +02005300 trace_kvm_msr_write(ecx, data);
Avi Kivity6aa8b732006-12-10 02:21:36 -08005301 skip_emulated_instruction(vcpu);
5302 return 1;
5303}
5304
Avi Kivity851ba692009-08-24 11:10:17 +03005305static int handle_tpr_below_threshold(struct kvm_vcpu *vcpu)
Yang, Sheng6e5d8652007-09-12 18:03:11 +08005306{
Avi Kivity3842d132010-07-27 12:30:24 +03005307 kvm_make_request(KVM_REQ_EVENT, vcpu);
Yang, Sheng6e5d8652007-09-12 18:03:11 +08005308 return 1;
5309}
5310
Avi Kivity851ba692009-08-24 11:10:17 +03005311static int handle_interrupt_window(struct kvm_vcpu *vcpu)
Avi Kivity6aa8b732006-12-10 02:21:36 -08005312{
Eddie Dong85f455f2007-07-06 12:20:49 +03005313 u32 cpu_based_vm_exec_control;
5314
5315 /* clear pending irq */
5316 cpu_based_vm_exec_control = vmcs_read32(CPU_BASED_VM_EXEC_CONTROL);
5317 cpu_based_vm_exec_control &= ~CPU_BASED_VIRTUAL_INTR_PENDING;
5318 vmcs_write32(CPU_BASED_VM_EXEC_CONTROL, cpu_based_vm_exec_control);
Feng (Eric) Liu2714d1d2008-04-10 15:31:10 -04005319
Avi Kivity3842d132010-07-27 12:30:24 +03005320 kvm_make_request(KVM_REQ_EVENT, vcpu);
5321
Jan Kiszkaa26bf122008-09-26 09:30:45 +02005322 ++vcpu->stat.irq_window_exits;
Feng (Eric) Liu2714d1d2008-04-10 15:31:10 -04005323
Dor Laorc1150d82007-01-05 16:36:24 -08005324 /*
5325 * If the user space waits to inject interrupts, exit as soon as
5326 * possible
5327 */
Gleb Natapov80618232009-04-21 17:44:56 +03005328 if (!irqchip_in_kernel(vcpu->kvm) &&
Avi Kivity851ba692009-08-24 11:10:17 +03005329 vcpu->run->request_interrupt_window &&
Gleb Natapov80618232009-04-21 17:44:56 +03005330 !kvm_cpu_has_interrupt(vcpu)) {
Avi Kivity851ba692009-08-24 11:10:17 +03005331 vcpu->run->exit_reason = KVM_EXIT_IRQ_WINDOW_OPEN;
Dor Laorc1150d82007-01-05 16:36:24 -08005332 return 0;
5333 }
Avi Kivity6aa8b732006-12-10 02:21:36 -08005334 return 1;
5335}
5336
Avi Kivity851ba692009-08-24 11:10:17 +03005337static int handle_halt(struct kvm_vcpu *vcpu)
Avi Kivity6aa8b732006-12-10 02:21:36 -08005338{
5339 skip_emulated_instruction(vcpu);
Avi Kivityd3bef152007-06-05 15:53:05 +03005340 return kvm_emulate_halt(vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08005341}
5342
Avi Kivity851ba692009-08-24 11:10:17 +03005343static int handle_vmcall(struct kvm_vcpu *vcpu)
Ingo Molnarc21415e2007-02-19 14:37:47 +02005344{
Dor Laor510043d2007-02-19 18:25:43 +02005345 skip_emulated_instruction(vcpu);
Anthony Liguori7aa81cc2007-09-17 14:57:50 -05005346 kvm_emulate_hypercall(vcpu);
5347 return 1;
Ingo Molnarc21415e2007-02-19 14:37:47 +02005348}
5349
Gleb Natapovec25d5e2010-11-01 15:35:01 +02005350static int handle_invd(struct kvm_vcpu *vcpu)
5351{
Andre Przywara51d8b662010-12-21 11:12:02 +01005352 return emulate_instruction(vcpu, 0) == EMULATE_DONE;
Gleb Natapovec25d5e2010-11-01 15:35:01 +02005353}
5354
Avi Kivity851ba692009-08-24 11:10:17 +03005355static int handle_invlpg(struct kvm_vcpu *vcpu)
Marcelo Tosattia7052892008-09-23 13:18:35 -03005356{
Sheng Yangf9c617f2009-03-25 10:08:52 +08005357 unsigned long exit_qualification = vmcs_readl(EXIT_QUALIFICATION);
Marcelo Tosattia7052892008-09-23 13:18:35 -03005358
5359 kvm_mmu_invlpg(vcpu, exit_qualification);
5360 skip_emulated_instruction(vcpu);
5361 return 1;
5362}
5363
Avi Kivityfee84b02011-11-10 14:57:25 +02005364static int handle_rdpmc(struct kvm_vcpu *vcpu)
5365{
5366 int err;
5367
5368 err = kvm_rdpmc(vcpu);
5369 kvm_complete_insn_gp(vcpu, err);
5370
5371 return 1;
5372}
5373
Avi Kivity851ba692009-08-24 11:10:17 +03005374static int handle_wbinvd(struct kvm_vcpu *vcpu)
Eddie Donge5edaa02007-11-11 12:28:35 +02005375{
5376 skip_emulated_instruction(vcpu);
Sheng Yangf5f48ee2010-06-30 12:25:15 +08005377 kvm_emulate_wbinvd(vcpu);
Eddie Donge5edaa02007-11-11 12:28:35 +02005378 return 1;
5379}
5380
Dexuan Cui2acf9232010-06-10 11:27:12 +08005381static int handle_xsetbv(struct kvm_vcpu *vcpu)
5382{
5383 u64 new_bv = kvm_read_edx_eax(vcpu);
5384 u32 index = kvm_register_read(vcpu, VCPU_REGS_RCX);
5385
5386 if (kvm_set_xcr(vcpu, index, new_bv) == 0)
5387 skip_emulated_instruction(vcpu);
5388 return 1;
5389}
5390
Avi Kivity851ba692009-08-24 11:10:17 +03005391static int handle_apic_access(struct kvm_vcpu *vcpu)
Sheng Yangf78e0e22007-10-29 09:40:42 +08005392{
Kevin Tian58fbbf22011-08-30 13:56:17 +03005393 if (likely(fasteoi)) {
5394 unsigned long exit_qualification = vmcs_readl(EXIT_QUALIFICATION);
5395 int access_type, offset;
5396
5397 access_type = exit_qualification & APIC_ACCESS_TYPE;
5398 offset = exit_qualification & APIC_ACCESS_OFFSET;
5399 /*
5400 * Sane guest uses MOV to write EOI, with written value
5401 * not cared. So make a short-circuit here by avoiding
5402 * heavy instruction emulation.
5403 */
5404 if ((access_type == TYPE_LINEAR_APIC_INST_WRITE) &&
5405 (offset == APIC_EOI)) {
5406 kvm_lapic_set_eoi(vcpu);
5407 skip_emulated_instruction(vcpu);
5408 return 1;
5409 }
5410 }
Andre Przywara51d8b662010-12-21 11:12:02 +01005411 return emulate_instruction(vcpu, 0) == EMULATE_DONE;
Sheng Yangf78e0e22007-10-29 09:40:42 +08005412}
5413
Yang Zhangc7c9c562013-01-25 10:18:51 +08005414static int handle_apic_eoi_induced(struct kvm_vcpu *vcpu)
5415{
5416 unsigned long exit_qualification = vmcs_readl(EXIT_QUALIFICATION);
5417 int vector = exit_qualification & 0xff;
5418
5419 /* EOI-induced VM exit is trap-like and thus no need to adjust IP */
5420 kvm_apic_set_eoi_accelerated(vcpu, vector);
5421 return 1;
5422}
5423
Yang Zhang83d4c282013-01-25 10:18:49 +08005424static int handle_apic_write(struct kvm_vcpu *vcpu)
5425{
5426 unsigned long exit_qualification = vmcs_readl(EXIT_QUALIFICATION);
5427 u32 offset = exit_qualification & 0xfff;
5428
5429 /* APIC-write VM exit is trap-like and thus no need to adjust IP */
5430 kvm_apic_write_nodecode(vcpu, offset);
5431 return 1;
5432}
5433
Avi Kivity851ba692009-08-24 11:10:17 +03005434static int handle_task_switch(struct kvm_vcpu *vcpu)
Izik Eidus37817f22008-03-24 23:14:53 +02005435{
Jan Kiszka60637aa2008-09-26 09:30:47 +02005436 struct vcpu_vmx *vmx = to_vmx(vcpu);
Izik Eidus37817f22008-03-24 23:14:53 +02005437 unsigned long exit_qualification;
Jan Kiszkae269fb22010-04-14 15:51:09 +02005438 bool has_error_code = false;
5439 u32 error_code = 0;
Izik Eidus37817f22008-03-24 23:14:53 +02005440 u16 tss_selector;
Kevin Wolf7f3d35f2012-02-08 14:34:38 +01005441 int reason, type, idt_v, idt_index;
Gleb Natapov64a7ec02009-03-30 16:03:29 +03005442
5443 idt_v = (vmx->idt_vectoring_info & VECTORING_INFO_VALID_MASK);
Kevin Wolf7f3d35f2012-02-08 14:34:38 +01005444 idt_index = (vmx->idt_vectoring_info & VECTORING_INFO_VECTOR_MASK);
Gleb Natapov64a7ec02009-03-30 16:03:29 +03005445 type = (vmx->idt_vectoring_info & VECTORING_INFO_TYPE_MASK);
Izik Eidus37817f22008-03-24 23:14:53 +02005446
5447 exit_qualification = vmcs_readl(EXIT_QUALIFICATION);
5448
5449 reason = (u32)exit_qualification >> 30;
Gleb Natapov64a7ec02009-03-30 16:03:29 +03005450 if (reason == TASK_SWITCH_GATE && idt_v) {
5451 switch (type) {
5452 case INTR_TYPE_NMI_INTR:
5453 vcpu->arch.nmi_injected = false;
Avi Kivity654f06f2011-03-23 15:02:47 +02005454 vmx_set_nmi_mask(vcpu, true);
Gleb Natapov64a7ec02009-03-30 16:03:29 +03005455 break;
5456 case INTR_TYPE_EXT_INTR:
Gleb Natapov66fd3f72009-05-11 13:35:50 +03005457 case INTR_TYPE_SOFT_INTR:
Gleb Natapov64a7ec02009-03-30 16:03:29 +03005458 kvm_clear_interrupt_queue(vcpu);
5459 break;
5460 case INTR_TYPE_HARD_EXCEPTION:
Jan Kiszkae269fb22010-04-14 15:51:09 +02005461 if (vmx->idt_vectoring_info &
5462 VECTORING_INFO_DELIVER_CODE_MASK) {
5463 has_error_code = true;
5464 error_code =
5465 vmcs_read32(IDT_VECTORING_ERROR_CODE);
5466 }
5467 /* fall through */
Gleb Natapov64a7ec02009-03-30 16:03:29 +03005468 case INTR_TYPE_SOFT_EXCEPTION:
5469 kvm_clear_exception_queue(vcpu);
5470 break;
5471 default:
5472 break;
5473 }
Jan Kiszka60637aa2008-09-26 09:30:47 +02005474 }
Izik Eidus37817f22008-03-24 23:14:53 +02005475 tss_selector = exit_qualification;
5476
Gleb Natapov64a7ec02009-03-30 16:03:29 +03005477 if (!idt_v || (type != INTR_TYPE_HARD_EXCEPTION &&
5478 type != INTR_TYPE_EXT_INTR &&
5479 type != INTR_TYPE_NMI_INTR))
5480 skip_emulated_instruction(vcpu);
5481
Kevin Wolf7f3d35f2012-02-08 14:34:38 +01005482 if (kvm_task_switch(vcpu, tss_selector,
5483 type == INTR_TYPE_SOFT_INTR ? idt_index : -1, reason,
5484 has_error_code, error_code) == EMULATE_FAIL) {
Gleb Natapovacb54512010-04-15 21:03:50 +03005485 vcpu->run->exit_reason = KVM_EXIT_INTERNAL_ERROR;
5486 vcpu->run->internal.suberror = KVM_INTERNAL_ERROR_EMULATION;
5487 vcpu->run->internal.ndata = 0;
Jan Kiszka42dbaa52008-12-15 13:52:10 +01005488 return 0;
Gleb Natapovacb54512010-04-15 21:03:50 +03005489 }
Jan Kiszka42dbaa52008-12-15 13:52:10 +01005490
5491 /* clear all local breakpoint enable flags */
Nadav Amit1f854112014-05-19 09:50:50 +03005492 vmcs_writel(GUEST_DR7, vmcs_readl(GUEST_DR7) & ~0x55);
Jan Kiszka42dbaa52008-12-15 13:52:10 +01005493
5494 /*
5495 * TODO: What about debug traps on tss switch?
5496 * Are we supposed to inject them and update dr6?
5497 */
5498
5499 return 1;
Izik Eidus37817f22008-03-24 23:14:53 +02005500}
5501
Avi Kivity851ba692009-08-24 11:10:17 +03005502static int handle_ept_violation(struct kvm_vcpu *vcpu)
Sheng Yang14394422008-04-28 12:24:45 +08005503{
Sheng Yangf9c617f2009-03-25 10:08:52 +08005504 unsigned long exit_qualification;
Sheng Yang14394422008-04-28 12:24:45 +08005505 gpa_t gpa;
Xiao Guangrong4f5982a2012-06-20 15:58:04 +08005506 u32 error_code;
Sheng Yang14394422008-04-28 12:24:45 +08005507 int gla_validity;
Sheng Yang14394422008-04-28 12:24:45 +08005508
Sheng Yangf9c617f2009-03-25 10:08:52 +08005509 exit_qualification = vmcs_readl(EXIT_QUALIFICATION);
Sheng Yang14394422008-04-28 12:24:45 +08005510
Sheng Yang14394422008-04-28 12:24:45 +08005511 gla_validity = (exit_qualification >> 7) & 0x3;
5512 if (gla_validity != 0x3 && gla_validity != 0x1 && gla_validity != 0) {
5513 printk(KERN_ERR "EPT: Handling EPT violation failed!\n");
5514 printk(KERN_ERR "EPT: GPA: 0x%lx, GVA: 0x%lx\n",
5515 (long unsigned int)vmcs_read64(GUEST_PHYSICAL_ADDRESS),
Sheng Yangf9c617f2009-03-25 10:08:52 +08005516 vmcs_readl(GUEST_LINEAR_ADDRESS));
Sheng Yang14394422008-04-28 12:24:45 +08005517 printk(KERN_ERR "EPT: Exit qualification is 0x%lx\n",
5518 (long unsigned int)exit_qualification);
Avi Kivity851ba692009-08-24 11:10:17 +03005519 vcpu->run->exit_reason = KVM_EXIT_UNKNOWN;
5520 vcpu->run->hw.hardware_exit_reason = EXIT_REASON_EPT_VIOLATION;
Avi Kivity596ae892009-06-03 14:12:10 +03005521 return 0;
Sheng Yang14394422008-04-28 12:24:45 +08005522 }
5523
Gleb Natapov0be9c7a2013-09-15 11:07:23 +03005524 /*
5525 * EPT violation happened while executing iret from NMI,
5526 * "blocked by NMI" bit has to be set before next VM entry.
5527 * There are errata that may cause this bit to not be set:
5528 * AAK134, BY25.
5529 */
Gleb Natapovbcd1c292013-09-25 10:58:22 +03005530 if (!(to_vmx(vcpu)->idt_vectoring_info & VECTORING_INFO_VALID_MASK) &&
5531 cpu_has_virtual_nmis() &&
5532 (exit_qualification & INTR_INFO_UNBLOCK_NMI))
Gleb Natapov0be9c7a2013-09-15 11:07:23 +03005533 vmcs_set_bits(GUEST_INTERRUPTIBILITY_INFO, GUEST_INTR_STATE_NMI);
5534
Sheng Yang14394422008-04-28 12:24:45 +08005535 gpa = vmcs_read64(GUEST_PHYSICAL_ADDRESS);
Marcelo Tosatti229456f2009-06-17 09:22:14 -03005536 trace_kvm_page_fault(gpa, exit_qualification);
Xiao Guangrong4f5982a2012-06-20 15:58:04 +08005537
5538 /* It is a write fault? */
5539 error_code = exit_qualification & (1U << 1);
Yang Zhang25d92082013-08-06 12:00:32 +03005540 /* It is a fetch fault? */
5541 error_code |= (exit_qualification & (1U << 2)) << 2;
Xiao Guangrong4f5982a2012-06-20 15:58:04 +08005542 /* ept page table is present? */
5543 error_code |= (exit_qualification >> 3) & 0x1;
5544
Yang Zhang25d92082013-08-06 12:00:32 +03005545 vcpu->arch.exit_qualification = exit_qualification;
5546
Xiao Guangrong4f5982a2012-06-20 15:58:04 +08005547 return kvm_mmu_page_fault(vcpu, gpa, error_code, NULL, 0);
Sheng Yang14394422008-04-28 12:24:45 +08005548}
5549
Marcelo Tosatti68f89402009-06-11 12:07:43 -03005550static u64 ept_rsvd_mask(u64 spte, int level)
5551{
5552 int i;
5553 u64 mask = 0;
5554
5555 for (i = 51; i > boot_cpu_data.x86_phys_bits; i--)
5556 mask |= (1ULL << i);
5557
Wanpeng Lia32e8452014-08-20 15:31:53 +08005558 if (level == 4)
Marcelo Tosatti68f89402009-06-11 12:07:43 -03005559 /* bits 7:3 reserved */
5560 mask |= 0xf8;
Wanpeng Lia32e8452014-08-20 15:31:53 +08005561 else if (spte & (1ULL << 7))
5562 /*
5563 * 1GB/2MB page, bits 29:12 or 20:12 reserved respectively,
5564 * level == 1 if the hypervisor is using the ignored bit 7.
5565 */
5566 mask |= (PAGE_SIZE << ((level - 1) * 9)) - PAGE_SIZE;
5567 else if (level > 1)
5568 /* bits 6:3 reserved */
5569 mask |= 0x78;
Marcelo Tosatti68f89402009-06-11 12:07:43 -03005570
5571 return mask;
5572}
5573
5574static void ept_misconfig_inspect_spte(struct kvm_vcpu *vcpu, u64 spte,
5575 int level)
5576{
5577 printk(KERN_ERR "%s: spte 0x%llx level %d\n", __func__, spte, level);
5578
5579 /* 010b (write-only) */
5580 WARN_ON((spte & 0x7) == 0x2);
5581
5582 /* 110b (write/execute) */
5583 WARN_ON((spte & 0x7) == 0x6);
5584
5585 /* 100b (execute-only) and value not supported by logical processor */
5586 if (!cpu_has_vmx_ept_execute_only())
5587 WARN_ON((spte & 0x7) == 0x4);
5588
5589 /* not 000b */
5590 if ((spte & 0x7)) {
5591 u64 rsvd_bits = spte & ept_rsvd_mask(spte, level);
5592
5593 if (rsvd_bits != 0) {
5594 printk(KERN_ERR "%s: rsvd_bits = 0x%llx\n",
5595 __func__, rsvd_bits);
5596 WARN_ON(1);
5597 }
5598
Wanpeng Lia32e8452014-08-20 15:31:53 +08005599 /* bits 5:3 are _not_ reserved for large page or leaf page */
5600 if ((rsvd_bits & 0x38) == 0) {
Marcelo Tosatti68f89402009-06-11 12:07:43 -03005601 u64 ept_mem_type = (spte & 0x38) >> 3;
5602
5603 if (ept_mem_type == 2 || ept_mem_type == 3 ||
5604 ept_mem_type == 7) {
5605 printk(KERN_ERR "%s: ept_mem_type=0x%llx\n",
5606 __func__, ept_mem_type);
5607 WARN_ON(1);
5608 }
5609 }
5610 }
5611}
5612
Avi Kivity851ba692009-08-24 11:10:17 +03005613static int handle_ept_misconfig(struct kvm_vcpu *vcpu)
Marcelo Tosatti68f89402009-06-11 12:07:43 -03005614{
5615 u64 sptes[4];
Xiao Guangrongce88dec2011-07-12 03:33:44 +08005616 int nr_sptes, i, ret;
Marcelo Tosatti68f89402009-06-11 12:07:43 -03005617 gpa_t gpa;
5618
5619 gpa = vmcs_read64(GUEST_PHYSICAL_ADDRESS);
Michael S. Tsirkin68c3b4d2014-03-31 21:50:44 +03005620 if (!kvm_io_bus_write(vcpu->kvm, KVM_FAST_MMIO_BUS, gpa, 0, NULL)) {
5621 skip_emulated_instruction(vcpu);
5622 return 1;
5623 }
Marcelo Tosatti68f89402009-06-11 12:07:43 -03005624
Xiao Guangrongce88dec2011-07-12 03:33:44 +08005625 ret = handle_mmio_page_fault_common(vcpu, gpa, true);
Xiao Guangrongb37fbea2013-06-07 16:51:25 +08005626 if (likely(ret == RET_MMIO_PF_EMULATE))
Xiao Guangrongce88dec2011-07-12 03:33:44 +08005627 return x86_emulate_instruction(vcpu, gpa, 0, NULL, 0) ==
5628 EMULATE_DONE;
Xiao Guangrongf8f55942013-06-07 16:51:26 +08005629
5630 if (unlikely(ret == RET_MMIO_PF_INVALID))
5631 return kvm_mmu_page_fault(vcpu, gpa, 0, NULL, 0);
5632
Xiao Guangrongb37fbea2013-06-07 16:51:25 +08005633 if (unlikely(ret == RET_MMIO_PF_RETRY))
Xiao Guangrongce88dec2011-07-12 03:33:44 +08005634 return 1;
5635
5636 /* It is the real ept misconfig */
Marcelo Tosatti68f89402009-06-11 12:07:43 -03005637 printk(KERN_ERR "EPT: Misconfiguration.\n");
5638 printk(KERN_ERR "EPT: GPA: 0x%llx\n", gpa);
5639
5640 nr_sptes = kvm_mmu_get_spte_hierarchy(vcpu, gpa, sptes);
5641
5642 for (i = PT64_ROOT_LEVEL; i > PT64_ROOT_LEVEL - nr_sptes; --i)
5643 ept_misconfig_inspect_spte(vcpu, sptes[i-1], i);
5644
Avi Kivity851ba692009-08-24 11:10:17 +03005645 vcpu->run->exit_reason = KVM_EXIT_UNKNOWN;
5646 vcpu->run->hw.hardware_exit_reason = EXIT_REASON_EPT_MISCONFIG;
Marcelo Tosatti68f89402009-06-11 12:07:43 -03005647
5648 return 0;
5649}
5650
Avi Kivity851ba692009-08-24 11:10:17 +03005651static int handle_nmi_window(struct kvm_vcpu *vcpu)
Sheng Yangf08864b2008-05-15 18:23:25 +08005652{
5653 u32 cpu_based_vm_exec_control;
5654
5655 /* clear pending NMI */
5656 cpu_based_vm_exec_control = vmcs_read32(CPU_BASED_VM_EXEC_CONTROL);
5657 cpu_based_vm_exec_control &= ~CPU_BASED_VIRTUAL_NMI_PENDING;
5658 vmcs_write32(CPU_BASED_VM_EXEC_CONTROL, cpu_based_vm_exec_control);
5659 ++vcpu->stat.nmi_window_exits;
Avi Kivity3842d132010-07-27 12:30:24 +03005660 kvm_make_request(KVM_REQ_EVENT, vcpu);
Sheng Yangf08864b2008-05-15 18:23:25 +08005661
5662 return 1;
5663}
5664
Mohammed Gamal80ced182009-09-01 12:48:18 +02005665static int handle_invalid_guest_state(struct kvm_vcpu *vcpu)
Mohammed Gamalea953ef2008-08-17 16:47:05 +03005666{
Avi Kivity8b3079a2009-01-05 12:10:54 +02005667 struct vcpu_vmx *vmx = to_vmx(vcpu);
5668 enum emulation_result err = EMULATE_DONE;
Mohammed Gamal80ced182009-09-01 12:48:18 +02005669 int ret = 1;
Avi Kivity49e9d552010-09-19 14:34:08 +02005670 u32 cpu_exec_ctrl;
5671 bool intr_window_requested;
Avi Kivityb8405c12012-06-07 17:08:48 +03005672 unsigned count = 130;
Avi Kivity49e9d552010-09-19 14:34:08 +02005673
5674 cpu_exec_ctrl = vmcs_read32(CPU_BASED_VM_EXEC_CONTROL);
5675 intr_window_requested = cpu_exec_ctrl & CPU_BASED_VIRTUAL_INTR_PENDING;
Mohammed Gamalea953ef2008-08-17 16:47:05 +03005676
Paolo Bonzini98eb2f82014-03-27 09:51:52 +01005677 while (vmx->emulation_required && count-- != 0) {
Avi Kivitybdea48e2012-06-10 18:07:57 +03005678 if (intr_window_requested && vmx_interrupt_allowed(vcpu))
Avi Kivity49e9d552010-09-19 14:34:08 +02005679 return handle_interrupt_window(&vmx->vcpu);
5680
Avi Kivityde87dcd2012-06-12 20:21:38 +03005681 if (test_bit(KVM_REQ_EVENT, &vcpu->requests))
5682 return 1;
5683
Gleb Natapov991eebf2013-04-11 12:10:51 +03005684 err = emulate_instruction(vcpu, EMULTYPE_NO_REEXECUTE);
Mohammed Gamalea953ef2008-08-17 16:47:05 +03005685
Paolo Bonziniac0a48c2013-06-25 18:24:41 +02005686 if (err == EMULATE_USER_EXIT) {
Paolo Bonzini94452b92013-08-27 15:41:42 +02005687 ++vcpu->stat.mmio_exits;
Mohammed Gamal80ced182009-09-01 12:48:18 +02005688 ret = 0;
5689 goto out;
5690 }
Guillaume Thouvenin1d5a4d92008-10-29 09:39:42 +01005691
Avi Kivityde5f70e2012-06-12 20:22:28 +03005692 if (err != EMULATE_DONE) {
5693 vcpu->run->exit_reason = KVM_EXIT_INTERNAL_ERROR;
5694 vcpu->run->internal.suberror = KVM_INTERNAL_ERROR_EMULATION;
5695 vcpu->run->internal.ndata = 0;
Gleb Natapov6d77dbf2010-05-10 11:16:56 +03005696 return 0;
Avi Kivityde5f70e2012-06-12 20:22:28 +03005697 }
Mohammed Gamalea953ef2008-08-17 16:47:05 +03005698
Gleb Natapov8d76c492013-05-08 18:38:44 +03005699 if (vcpu->arch.halt_request) {
5700 vcpu->arch.halt_request = 0;
5701 ret = kvm_emulate_halt(vcpu);
5702 goto out;
5703 }
5704
Mohammed Gamalea953ef2008-08-17 16:47:05 +03005705 if (signal_pending(current))
Mohammed Gamal80ced182009-09-01 12:48:18 +02005706 goto out;
Mohammed Gamalea953ef2008-08-17 16:47:05 +03005707 if (need_resched())
5708 schedule();
5709 }
5710
Mohammed Gamal80ced182009-09-01 12:48:18 +02005711out:
5712 return ret;
Mohammed Gamalea953ef2008-08-17 16:47:05 +03005713}
5714
Radim Krčmářb4a2d312014-08-21 18:08:08 +02005715static int __grow_ple_window(int val)
5716{
5717 if (ple_window_grow < 1)
5718 return ple_window;
5719
5720 val = min(val, ple_window_actual_max);
5721
5722 if (ple_window_grow < ple_window)
5723 val *= ple_window_grow;
5724 else
5725 val += ple_window_grow;
5726
5727 return val;
5728}
5729
5730static int __shrink_ple_window(int val, int modifier, int minimum)
5731{
5732 if (modifier < 1)
5733 return ple_window;
5734
5735 if (modifier < ple_window)
5736 val /= modifier;
5737 else
5738 val -= modifier;
5739
5740 return max(val, minimum);
5741}
5742
5743static void grow_ple_window(struct kvm_vcpu *vcpu)
5744{
5745 struct vcpu_vmx *vmx = to_vmx(vcpu);
5746 int old = vmx->ple_window;
5747
5748 vmx->ple_window = __grow_ple_window(old);
5749
5750 if (vmx->ple_window != old)
5751 vmx->ple_window_dirty = true;
Radim Krčmář7b462682014-08-21 18:08:09 +02005752
5753 trace_kvm_ple_window_grow(vcpu->vcpu_id, vmx->ple_window, old);
Radim Krčmářb4a2d312014-08-21 18:08:08 +02005754}
5755
5756static void shrink_ple_window(struct kvm_vcpu *vcpu)
5757{
5758 struct vcpu_vmx *vmx = to_vmx(vcpu);
5759 int old = vmx->ple_window;
5760
5761 vmx->ple_window = __shrink_ple_window(old,
5762 ple_window_shrink, ple_window);
5763
5764 if (vmx->ple_window != old)
5765 vmx->ple_window_dirty = true;
Radim Krčmář7b462682014-08-21 18:08:09 +02005766
5767 trace_kvm_ple_window_shrink(vcpu->vcpu_id, vmx->ple_window, old);
Radim Krčmářb4a2d312014-08-21 18:08:08 +02005768}
5769
5770/*
5771 * ple_window_actual_max is computed to be one grow_ple_window() below
5772 * ple_window_max. (See __grow_ple_window for the reason.)
5773 * This prevents overflows, because ple_window_max is int.
5774 * ple_window_max effectively rounded down to a multiple of ple_window_grow in
5775 * this process.
5776 * ple_window_max is also prevented from setting vmx->ple_window < ple_window.
5777 */
5778static void update_ple_window_actual_max(void)
5779{
5780 ple_window_actual_max =
5781 __shrink_ple_window(max(ple_window_max, ple_window),
5782 ple_window_grow, INT_MIN);
5783}
5784
Avi Kivity6aa8b732006-12-10 02:21:36 -08005785/*
Zhai, Edwin4b8d54f2009-10-09 18:03:20 +08005786 * Indicate a busy-waiting vcpu in spinlock. We do not enable the PAUSE
5787 * exiting, so only get here on cpu with PAUSE-Loop-Exiting.
5788 */
Marcelo Tosatti9fb41ba2009-10-12 19:37:31 -03005789static int handle_pause(struct kvm_vcpu *vcpu)
Zhai, Edwin4b8d54f2009-10-09 18:03:20 +08005790{
Radim Krčmářb4a2d312014-08-21 18:08:08 +02005791 if (ple_gap)
5792 grow_ple_window(vcpu);
5793
Zhai, Edwin4b8d54f2009-10-09 18:03:20 +08005794 skip_emulated_instruction(vcpu);
5795 kvm_vcpu_on_spin(vcpu);
5796
5797 return 1;
5798}
5799
Gabriel L. Somlo87c00572014-05-07 16:52:13 -04005800static int handle_nop(struct kvm_vcpu *vcpu)
Sheng Yang59708672009-12-15 13:29:54 +08005801{
Gabriel L. Somlo87c00572014-05-07 16:52:13 -04005802 skip_emulated_instruction(vcpu);
Sheng Yang59708672009-12-15 13:29:54 +08005803 return 1;
5804}
5805
Gabriel L. Somlo87c00572014-05-07 16:52:13 -04005806static int handle_mwait(struct kvm_vcpu *vcpu)
5807{
5808 printk_once(KERN_WARNING "kvm: MWAIT instruction emulated as NOP!\n");
5809 return handle_nop(vcpu);
5810}
5811
5812static int handle_monitor(struct kvm_vcpu *vcpu)
5813{
5814 printk_once(KERN_WARNING "kvm: MONITOR instruction emulated as NOP!\n");
5815 return handle_nop(vcpu);
5816}
5817
Zhai, Edwin4b8d54f2009-10-09 18:03:20 +08005818/*
Nadav Har'Elff2f6fe2011-05-25 23:05:27 +03005819 * To run an L2 guest, we need a vmcs02 based on the L1-specified vmcs12.
5820 * We could reuse a single VMCS for all the L2 guests, but we also want the
5821 * option to allocate a separate vmcs02 for each separate loaded vmcs12 - this
5822 * allows keeping them loaded on the processor, and in the future will allow
5823 * optimizations where prepare_vmcs02 doesn't need to set all the fields on
5824 * every entry if they never change.
5825 * So we keep, in vmx->nested.vmcs02_pool, a cache of size VMCS02_POOL_SIZE
5826 * (>=0) with a vmcs02 for each recently loaded vmcs12s, most recent first.
5827 *
5828 * The following functions allocate and free a vmcs02 in this pool.
5829 */
5830
5831/* Get a VMCS from the pool to use as vmcs02 for the current vmcs12. */
5832static struct loaded_vmcs *nested_get_current_vmcs02(struct vcpu_vmx *vmx)
5833{
5834 struct vmcs02_list *item;
5835 list_for_each_entry(item, &vmx->nested.vmcs02_pool, list)
5836 if (item->vmptr == vmx->nested.current_vmptr) {
5837 list_move(&item->list, &vmx->nested.vmcs02_pool);
5838 return &item->vmcs02;
5839 }
5840
5841 if (vmx->nested.vmcs02_num >= max(VMCS02_POOL_SIZE, 1)) {
5842 /* Recycle the least recently used VMCS. */
5843 item = list_entry(vmx->nested.vmcs02_pool.prev,
5844 struct vmcs02_list, list);
5845 item->vmptr = vmx->nested.current_vmptr;
5846 list_move(&item->list, &vmx->nested.vmcs02_pool);
5847 return &item->vmcs02;
5848 }
5849
5850 /* Create a new VMCS */
Ioan Orghici0fa24ce2013-03-10 15:46:00 +02005851 item = kmalloc(sizeof(struct vmcs02_list), GFP_KERNEL);
Nadav Har'Elff2f6fe2011-05-25 23:05:27 +03005852 if (!item)
5853 return NULL;
5854 item->vmcs02.vmcs = alloc_vmcs();
5855 if (!item->vmcs02.vmcs) {
5856 kfree(item);
5857 return NULL;
5858 }
5859 loaded_vmcs_init(&item->vmcs02);
5860 item->vmptr = vmx->nested.current_vmptr;
5861 list_add(&(item->list), &(vmx->nested.vmcs02_pool));
5862 vmx->nested.vmcs02_num++;
5863 return &item->vmcs02;
5864}
5865
5866/* Free and remove from pool a vmcs02 saved for a vmcs12 (if there is one) */
5867static void nested_free_vmcs02(struct vcpu_vmx *vmx, gpa_t vmptr)
5868{
5869 struct vmcs02_list *item;
5870 list_for_each_entry(item, &vmx->nested.vmcs02_pool, list)
5871 if (item->vmptr == vmptr) {
5872 free_loaded_vmcs(&item->vmcs02);
5873 list_del(&item->list);
5874 kfree(item);
5875 vmx->nested.vmcs02_num--;
5876 return;
5877 }
5878}
5879
5880/*
5881 * Free all VMCSs saved for this vcpu, except the one pointed by
Paolo Bonzini4fa77342014-07-17 12:25:16 +02005882 * vmx->loaded_vmcs. We must be running L1, so vmx->loaded_vmcs
5883 * must be &vmx->vmcs01.
Nadav Har'Elff2f6fe2011-05-25 23:05:27 +03005884 */
5885static void nested_free_all_saved_vmcss(struct vcpu_vmx *vmx)
5886{
5887 struct vmcs02_list *item, *n;
Paolo Bonzini4fa77342014-07-17 12:25:16 +02005888
5889 WARN_ON(vmx->loaded_vmcs != &vmx->vmcs01);
Nadav Har'Elff2f6fe2011-05-25 23:05:27 +03005890 list_for_each_entry_safe(item, n, &vmx->nested.vmcs02_pool, list) {
Paolo Bonzini4fa77342014-07-17 12:25:16 +02005891 /*
5892 * Something will leak if the above WARN triggers. Better than
5893 * a use-after-free.
5894 */
5895 if (vmx->loaded_vmcs == &item->vmcs02)
5896 continue;
5897
5898 free_loaded_vmcs(&item->vmcs02);
Nadav Har'Elff2f6fe2011-05-25 23:05:27 +03005899 list_del(&item->list);
5900 kfree(item);
Paolo Bonzini4fa77342014-07-17 12:25:16 +02005901 vmx->nested.vmcs02_num--;
Nadav Har'Elff2f6fe2011-05-25 23:05:27 +03005902 }
Nadav Har'Elff2f6fe2011-05-25 23:05:27 +03005903}
5904
Arthur Chunqi Li0658fba2013-07-04 15:03:32 +08005905/*
5906 * The following 3 functions, nested_vmx_succeed()/failValid()/failInvalid(),
5907 * set the success or error code of an emulated VMX instruction, as specified
5908 * by Vol 2B, VMX Instruction Reference, "Conventions".
5909 */
5910static void nested_vmx_succeed(struct kvm_vcpu *vcpu)
5911{
5912 vmx_set_rflags(vcpu, vmx_get_rflags(vcpu)
5913 & ~(X86_EFLAGS_CF | X86_EFLAGS_PF | X86_EFLAGS_AF |
5914 X86_EFLAGS_ZF | X86_EFLAGS_SF | X86_EFLAGS_OF));
5915}
5916
5917static void nested_vmx_failInvalid(struct kvm_vcpu *vcpu)
5918{
5919 vmx_set_rflags(vcpu, (vmx_get_rflags(vcpu)
5920 & ~(X86_EFLAGS_PF | X86_EFLAGS_AF | X86_EFLAGS_ZF |
5921 X86_EFLAGS_SF | X86_EFLAGS_OF))
5922 | X86_EFLAGS_CF);
5923}
5924
Abel Gordon145c28d2013-04-18 14:36:55 +03005925static void nested_vmx_failValid(struct kvm_vcpu *vcpu,
Arthur Chunqi Li0658fba2013-07-04 15:03:32 +08005926 u32 vm_instruction_error)
5927{
5928 if (to_vmx(vcpu)->nested.current_vmptr == -1ull) {
5929 /*
5930 * failValid writes the error number to the current VMCS, which
5931 * can't be done there isn't a current VMCS.
5932 */
5933 nested_vmx_failInvalid(vcpu);
5934 return;
5935 }
5936 vmx_set_rflags(vcpu, (vmx_get_rflags(vcpu)
5937 & ~(X86_EFLAGS_CF | X86_EFLAGS_PF | X86_EFLAGS_AF |
5938 X86_EFLAGS_SF | X86_EFLAGS_OF))
5939 | X86_EFLAGS_ZF);
5940 get_vmcs12(vcpu)->vm_instruction_error = vm_instruction_error;
5941 /*
5942 * We don't need to force a shadow sync because
5943 * VM_INSTRUCTION_ERROR is not shadowed
5944 */
5945}
Abel Gordon145c28d2013-04-18 14:36:55 +03005946
Jan Kiszkaf4124502014-03-07 20:03:13 +01005947static enum hrtimer_restart vmx_preemption_timer_fn(struct hrtimer *timer)
5948{
5949 struct vcpu_vmx *vmx =
5950 container_of(timer, struct vcpu_vmx, nested.preemption_timer);
5951
5952 vmx->nested.preemption_timer_expired = true;
5953 kvm_make_request(KVM_REQ_EVENT, &vmx->vcpu);
5954 kvm_vcpu_kick(&vmx->vcpu);
5955
5956 return HRTIMER_NORESTART;
5957}
5958
Nadav Har'Elff2f6fe2011-05-25 23:05:27 +03005959/*
Bandan Das19677e32014-05-06 02:19:15 -04005960 * Decode the memory-address operand of a vmx instruction, as recorded on an
5961 * exit caused by such an instruction (run by a guest hypervisor).
5962 * On success, returns 0. When the operand is invalid, returns 1 and throws
5963 * #UD or #GP.
5964 */
5965static int get_vmx_mem_address(struct kvm_vcpu *vcpu,
5966 unsigned long exit_qualification,
5967 u32 vmx_instruction_info, gva_t *ret)
5968{
5969 /*
5970 * According to Vol. 3B, "Information for VM Exits Due to Instruction
5971 * Execution", on an exit, vmx_instruction_info holds most of the
5972 * addressing components of the operand. Only the displacement part
5973 * is put in exit_qualification (see 3B, "Basic VM-Exit Information").
5974 * For how an actual address is calculated from all these components,
5975 * refer to Vol. 1, "Operand Addressing".
5976 */
5977 int scaling = vmx_instruction_info & 3;
5978 int addr_size = (vmx_instruction_info >> 7) & 7;
5979 bool is_reg = vmx_instruction_info & (1u << 10);
5980 int seg_reg = (vmx_instruction_info >> 15) & 7;
5981 int index_reg = (vmx_instruction_info >> 18) & 0xf;
5982 bool index_is_valid = !(vmx_instruction_info & (1u << 22));
5983 int base_reg = (vmx_instruction_info >> 23) & 0xf;
5984 bool base_is_valid = !(vmx_instruction_info & (1u << 27));
5985
5986 if (is_reg) {
5987 kvm_queue_exception(vcpu, UD_VECTOR);
5988 return 1;
5989 }
5990
5991 /* Addr = segment_base + offset */
5992 /* offset = base + [index * scale] + displacement */
5993 *ret = vmx_get_segment_base(vcpu, seg_reg);
5994 if (base_is_valid)
5995 *ret += kvm_register_read(vcpu, base_reg);
5996 if (index_is_valid)
5997 *ret += kvm_register_read(vcpu, index_reg)<<scaling;
5998 *ret += exit_qualification; /* holds the displacement */
5999
6000 if (addr_size == 1) /* 32 bit */
6001 *ret &= 0xffffffff;
6002
6003 /*
6004 * TODO: throw #GP (and return 1) in various cases that the VM*
6005 * instructions require it - e.g., offset beyond segment limit,
6006 * unusable or unreadable/unwritable segment, non-canonical 64-bit
6007 * address, and so on. Currently these are not checked.
6008 */
6009 return 0;
6010}
6011
6012/*
Bandan Das3573e222014-05-06 02:19:16 -04006013 * This function performs the various checks including
6014 * - if it's 4KB aligned
6015 * - No bits beyond the physical address width are set
6016 * - Returns 0 on success or else 1
Bandan Das4291b582014-05-06 02:19:18 -04006017 * (Intel SDM Section 30.3)
Bandan Das3573e222014-05-06 02:19:16 -04006018 */
Bandan Das4291b582014-05-06 02:19:18 -04006019static int nested_vmx_check_vmptr(struct kvm_vcpu *vcpu, int exit_reason,
6020 gpa_t *vmpointer)
Bandan Das3573e222014-05-06 02:19:16 -04006021{
6022 gva_t gva;
6023 gpa_t vmptr;
6024 struct x86_exception e;
6025 struct page *page;
6026 struct vcpu_vmx *vmx = to_vmx(vcpu);
6027 int maxphyaddr = cpuid_maxphyaddr(vcpu);
6028
6029 if (get_vmx_mem_address(vcpu, vmcs_readl(EXIT_QUALIFICATION),
6030 vmcs_read32(VMX_INSTRUCTION_INFO), &gva))
6031 return 1;
6032
6033 if (kvm_read_guest_virt(&vcpu->arch.emulate_ctxt, gva, &vmptr,
6034 sizeof(vmptr), &e)) {
6035 kvm_inject_page_fault(vcpu, &e);
6036 return 1;
6037 }
6038
6039 switch (exit_reason) {
6040 case EXIT_REASON_VMON:
6041 /*
6042 * SDM 3: 24.11.5
6043 * The first 4 bytes of VMXON region contain the supported
6044 * VMCS revision identifier
6045 *
6046 * Note - IA32_VMX_BASIC[48] will never be 1
6047 * for the nested case;
6048 * which replaces physical address width with 32
6049 *
6050 */
Fabian Frederickbc39c4d2014-06-14 23:44:29 +02006051 if (!PAGE_ALIGNED(vmptr) || (vmptr >> maxphyaddr)) {
Bandan Das3573e222014-05-06 02:19:16 -04006052 nested_vmx_failInvalid(vcpu);
6053 skip_emulated_instruction(vcpu);
6054 return 1;
6055 }
6056
6057 page = nested_get_page(vcpu, vmptr);
6058 if (page == NULL ||
6059 *(u32 *)kmap(page) != VMCS12_REVISION) {
6060 nested_vmx_failInvalid(vcpu);
6061 kunmap(page);
6062 skip_emulated_instruction(vcpu);
6063 return 1;
6064 }
6065 kunmap(page);
6066 vmx->nested.vmxon_ptr = vmptr;
6067 break;
Bandan Das4291b582014-05-06 02:19:18 -04006068 case EXIT_REASON_VMCLEAR:
Fabian Frederickbc39c4d2014-06-14 23:44:29 +02006069 if (!PAGE_ALIGNED(vmptr) || (vmptr >> maxphyaddr)) {
Bandan Das4291b582014-05-06 02:19:18 -04006070 nested_vmx_failValid(vcpu,
6071 VMXERR_VMCLEAR_INVALID_ADDRESS);
6072 skip_emulated_instruction(vcpu);
6073 return 1;
6074 }
Bandan Das3573e222014-05-06 02:19:16 -04006075
Bandan Das4291b582014-05-06 02:19:18 -04006076 if (vmptr == vmx->nested.vmxon_ptr) {
6077 nested_vmx_failValid(vcpu,
6078 VMXERR_VMCLEAR_VMXON_POINTER);
6079 skip_emulated_instruction(vcpu);
6080 return 1;
6081 }
6082 break;
6083 case EXIT_REASON_VMPTRLD:
Fabian Frederickbc39c4d2014-06-14 23:44:29 +02006084 if (!PAGE_ALIGNED(vmptr) || (vmptr >> maxphyaddr)) {
Bandan Das4291b582014-05-06 02:19:18 -04006085 nested_vmx_failValid(vcpu,
6086 VMXERR_VMPTRLD_INVALID_ADDRESS);
6087 skip_emulated_instruction(vcpu);
6088 return 1;
6089 }
6090
6091 if (vmptr == vmx->nested.vmxon_ptr) {
6092 nested_vmx_failValid(vcpu,
6093 VMXERR_VMCLEAR_VMXON_POINTER);
6094 skip_emulated_instruction(vcpu);
6095 return 1;
6096 }
6097 break;
Bandan Das3573e222014-05-06 02:19:16 -04006098 default:
6099 return 1; /* shouldn't happen */
6100 }
6101
Bandan Das4291b582014-05-06 02:19:18 -04006102 if (vmpointer)
6103 *vmpointer = vmptr;
Bandan Das3573e222014-05-06 02:19:16 -04006104 return 0;
6105}
6106
6107/*
Nadav Har'Elec378ae2011-05-25 23:02:54 +03006108 * Emulate the VMXON instruction.
6109 * Currently, we just remember that VMX is active, and do not save or even
6110 * inspect the argument to VMXON (the so-called "VMXON pointer") because we
6111 * do not currently need to store anything in that guest-allocated memory
6112 * region. Consequently, VMCLEAR and VMPTRLD also do not verify that the their
6113 * argument is different from the VMXON pointer (which the spec says they do).
6114 */
6115static int handle_vmon(struct kvm_vcpu *vcpu)
6116{
6117 struct kvm_segment cs;
6118 struct vcpu_vmx *vmx = to_vmx(vcpu);
Abel Gordon8de48832013-04-18 14:37:25 +03006119 struct vmcs *shadow_vmcs;
Nadav Har'Elb3897a42013-07-08 19:12:35 +08006120 const u64 VMXON_NEEDED_FEATURES = FEATURE_CONTROL_LOCKED
6121 | FEATURE_CONTROL_VMXON_ENABLED_OUTSIDE_SMX;
Nadav Har'Elec378ae2011-05-25 23:02:54 +03006122
6123 /* The Intel VMX Instruction Reference lists a bunch of bits that
6124 * are prerequisite to running VMXON, most notably cr4.VMXE must be
6125 * set to 1 (see vmx_set_cr4() for when we allow the guest to set this).
6126 * Otherwise, we should fail with #UD. We test these now:
6127 */
6128 if (!kvm_read_cr4_bits(vcpu, X86_CR4_VMXE) ||
6129 !kvm_read_cr0_bits(vcpu, X86_CR0_PE) ||
6130 (vmx_get_rflags(vcpu) & X86_EFLAGS_VM)) {
6131 kvm_queue_exception(vcpu, UD_VECTOR);
6132 return 1;
6133 }
6134
6135 vmx_get_segment(vcpu, &cs, VCPU_SREG_CS);
6136 if (is_long_mode(vcpu) && !cs.l) {
6137 kvm_queue_exception(vcpu, UD_VECTOR);
6138 return 1;
6139 }
6140
6141 if (vmx_get_cpl(vcpu)) {
6142 kvm_inject_gp(vcpu, 0);
6143 return 1;
6144 }
Bandan Das3573e222014-05-06 02:19:16 -04006145
Bandan Das4291b582014-05-06 02:19:18 -04006146 if (nested_vmx_check_vmptr(vcpu, EXIT_REASON_VMON, NULL))
Bandan Das3573e222014-05-06 02:19:16 -04006147 return 1;
6148
Abel Gordon145c28d2013-04-18 14:36:55 +03006149 if (vmx->nested.vmxon) {
6150 nested_vmx_failValid(vcpu, VMXERR_VMXON_IN_VMX_ROOT_OPERATION);
6151 skip_emulated_instruction(vcpu);
6152 return 1;
6153 }
Nadav Har'Elb3897a42013-07-08 19:12:35 +08006154
6155 if ((vmx->nested.msr_ia32_feature_control & VMXON_NEEDED_FEATURES)
6156 != VMXON_NEEDED_FEATURES) {
6157 kvm_inject_gp(vcpu, 0);
6158 return 1;
6159 }
6160
Abel Gordon8de48832013-04-18 14:37:25 +03006161 if (enable_shadow_vmcs) {
6162 shadow_vmcs = alloc_vmcs();
6163 if (!shadow_vmcs)
6164 return -ENOMEM;
6165 /* mark vmcs as shadow */
6166 shadow_vmcs->revision_id |= (1u << 31);
6167 /* init shadow vmcs */
6168 vmcs_clear(shadow_vmcs);
6169 vmx->nested.current_shadow_vmcs = shadow_vmcs;
6170 }
Nadav Har'Elec378ae2011-05-25 23:02:54 +03006171
Nadav Har'Elff2f6fe2011-05-25 23:05:27 +03006172 INIT_LIST_HEAD(&(vmx->nested.vmcs02_pool));
6173 vmx->nested.vmcs02_num = 0;
6174
Jan Kiszkaf4124502014-03-07 20:03:13 +01006175 hrtimer_init(&vmx->nested.preemption_timer, CLOCK_MONOTONIC,
6176 HRTIMER_MODE_REL);
6177 vmx->nested.preemption_timer.function = vmx_preemption_timer_fn;
6178
Nadav Har'Elec378ae2011-05-25 23:02:54 +03006179 vmx->nested.vmxon = true;
6180
6181 skip_emulated_instruction(vcpu);
Arthur Chunqi Lia25eb112013-07-04 15:03:33 +08006182 nested_vmx_succeed(vcpu);
Nadav Har'Elec378ae2011-05-25 23:02:54 +03006183 return 1;
6184}
6185
6186/*
6187 * Intel's VMX Instruction Reference specifies a common set of prerequisites
6188 * for running VMX instructions (except VMXON, whose prerequisites are
6189 * slightly different). It also specifies what exception to inject otherwise.
6190 */
6191static int nested_vmx_check_permission(struct kvm_vcpu *vcpu)
6192{
6193 struct kvm_segment cs;
6194 struct vcpu_vmx *vmx = to_vmx(vcpu);
6195
6196 if (!vmx->nested.vmxon) {
6197 kvm_queue_exception(vcpu, UD_VECTOR);
6198 return 0;
6199 }
6200
6201 vmx_get_segment(vcpu, &cs, VCPU_SREG_CS);
6202 if ((vmx_get_rflags(vcpu) & X86_EFLAGS_VM) ||
6203 (is_long_mode(vcpu) && !cs.l)) {
6204 kvm_queue_exception(vcpu, UD_VECTOR);
6205 return 0;
6206 }
6207
6208 if (vmx_get_cpl(vcpu)) {
6209 kvm_inject_gp(vcpu, 0);
6210 return 0;
6211 }
6212
6213 return 1;
6214}
6215
Abel Gordone7953d72013-04-18 14:37:55 +03006216static inline void nested_release_vmcs12(struct vcpu_vmx *vmx)
6217{
Abel Gordon8a1b9dd2013-04-18 14:39:55 +03006218 u32 exec_control;
Paolo Bonzini9a2a05b2014-07-17 11:55:46 +02006219 if (vmx->nested.current_vmptr == -1ull)
6220 return;
6221
6222 /* current_vmptr and current_vmcs12 are always set/reset together */
6223 if (WARN_ON(vmx->nested.current_vmcs12 == NULL))
6224 return;
6225
Abel Gordon012f83c2013-04-18 14:39:25 +03006226 if (enable_shadow_vmcs) {
Paolo Bonzini9a2a05b2014-07-17 11:55:46 +02006227 /* copy to memory all shadowed fields in case
6228 they were modified */
6229 copy_shadow_to_vmcs12(vmx);
6230 vmx->nested.sync_shadow_vmcs = false;
6231 exec_control = vmcs_read32(SECONDARY_VM_EXEC_CONTROL);
6232 exec_control &= ~SECONDARY_EXEC_SHADOW_VMCS;
6233 vmcs_write32(SECONDARY_VM_EXEC_CONTROL, exec_control);
6234 vmcs_write64(VMCS_LINK_POINTER, -1ull);
Abel Gordon012f83c2013-04-18 14:39:25 +03006235 }
Abel Gordone7953d72013-04-18 14:37:55 +03006236 kunmap(vmx->nested.current_vmcs12_page);
6237 nested_release_page(vmx->nested.current_vmcs12_page);
Paolo Bonzini9a2a05b2014-07-17 11:55:46 +02006238 vmx->nested.current_vmptr = -1ull;
6239 vmx->nested.current_vmcs12 = NULL;
Abel Gordone7953d72013-04-18 14:37:55 +03006240}
6241
Nadav Har'Elec378ae2011-05-25 23:02:54 +03006242/*
6243 * Free whatever needs to be freed from vmx->nested when L1 goes down, or
6244 * just stops using VMX.
6245 */
6246static void free_nested(struct vcpu_vmx *vmx)
6247{
6248 if (!vmx->nested.vmxon)
6249 return;
Paolo Bonzini9a2a05b2014-07-17 11:55:46 +02006250
Nadav Har'Elec378ae2011-05-25 23:02:54 +03006251 vmx->nested.vmxon = false;
Paolo Bonzini9a2a05b2014-07-17 11:55:46 +02006252 nested_release_vmcs12(vmx);
Abel Gordone7953d72013-04-18 14:37:55 +03006253 if (enable_shadow_vmcs)
6254 free_vmcs(vmx->nested.current_shadow_vmcs);
Nadav Har'Elfe3ef052011-05-25 23:10:02 +03006255 /* Unpin physical memory we referred to in current vmcs02 */
6256 if (vmx->nested.apic_access_page) {
6257 nested_release_page(vmx->nested.apic_access_page);
Paolo Bonzini48d89b92014-08-26 13:27:46 +02006258 vmx->nested.apic_access_page = NULL;
Nadav Har'Elfe3ef052011-05-25 23:10:02 +03006259 }
Wanpeng Lia7c0b072014-08-21 19:46:50 +08006260 if (vmx->nested.virtual_apic_page) {
6261 nested_release_page(vmx->nested.virtual_apic_page);
Paolo Bonzini48d89b92014-08-26 13:27:46 +02006262 vmx->nested.virtual_apic_page = NULL;
Wanpeng Lia7c0b072014-08-21 19:46:50 +08006263 }
Nadav Har'Elff2f6fe2011-05-25 23:05:27 +03006264
6265 nested_free_all_saved_vmcss(vmx);
Nadav Har'Elec378ae2011-05-25 23:02:54 +03006266}
6267
6268/* Emulate the VMXOFF instruction */
6269static int handle_vmoff(struct kvm_vcpu *vcpu)
6270{
6271 if (!nested_vmx_check_permission(vcpu))
6272 return 1;
6273 free_nested(to_vmx(vcpu));
6274 skip_emulated_instruction(vcpu);
Arthur Chunqi Lia25eb112013-07-04 15:03:33 +08006275 nested_vmx_succeed(vcpu);
Nadav Har'Elec378ae2011-05-25 23:02:54 +03006276 return 1;
6277}
6278
Nadav Har'El27d6c862011-05-25 23:06:59 +03006279/* Emulate the VMCLEAR instruction */
6280static int handle_vmclear(struct kvm_vcpu *vcpu)
6281{
6282 struct vcpu_vmx *vmx = to_vmx(vcpu);
Nadav Har'El27d6c862011-05-25 23:06:59 +03006283 gpa_t vmptr;
6284 struct vmcs12 *vmcs12;
6285 struct page *page;
Nadav Har'El27d6c862011-05-25 23:06:59 +03006286
6287 if (!nested_vmx_check_permission(vcpu))
6288 return 1;
6289
Bandan Das4291b582014-05-06 02:19:18 -04006290 if (nested_vmx_check_vmptr(vcpu, EXIT_REASON_VMCLEAR, &vmptr))
Nadav Har'El27d6c862011-05-25 23:06:59 +03006291 return 1;
6292
Paolo Bonzini9a2a05b2014-07-17 11:55:46 +02006293 if (vmptr == vmx->nested.current_vmptr)
Abel Gordone7953d72013-04-18 14:37:55 +03006294 nested_release_vmcs12(vmx);
Nadav Har'El27d6c862011-05-25 23:06:59 +03006295
6296 page = nested_get_page(vcpu, vmptr);
6297 if (page == NULL) {
6298 /*
6299 * For accurate processor emulation, VMCLEAR beyond available
6300 * physical memory should do nothing at all. However, it is
6301 * possible that a nested vmx bug, not a guest hypervisor bug,
6302 * resulted in this case, so let's shut down before doing any
6303 * more damage:
6304 */
6305 kvm_make_request(KVM_REQ_TRIPLE_FAULT, vcpu);
6306 return 1;
6307 }
6308 vmcs12 = kmap(page);
6309 vmcs12->launch_state = 0;
6310 kunmap(page);
6311 nested_release_page(page);
6312
6313 nested_free_vmcs02(vmx, vmptr);
6314
6315 skip_emulated_instruction(vcpu);
6316 nested_vmx_succeed(vcpu);
6317 return 1;
6318}
6319
Nadav Har'Elcd232ad2011-05-25 23:10:33 +03006320static int nested_vmx_run(struct kvm_vcpu *vcpu, bool launch);
6321
6322/* Emulate the VMLAUNCH instruction */
6323static int handle_vmlaunch(struct kvm_vcpu *vcpu)
6324{
6325 return nested_vmx_run(vcpu, true);
6326}
6327
6328/* Emulate the VMRESUME instruction */
6329static int handle_vmresume(struct kvm_vcpu *vcpu)
6330{
6331
6332 return nested_vmx_run(vcpu, false);
6333}
6334
Nadav Har'El49f705c2011-05-25 23:08:30 +03006335enum vmcs_field_type {
6336 VMCS_FIELD_TYPE_U16 = 0,
6337 VMCS_FIELD_TYPE_U64 = 1,
6338 VMCS_FIELD_TYPE_U32 = 2,
6339 VMCS_FIELD_TYPE_NATURAL_WIDTH = 3
6340};
6341
6342static inline int vmcs_field_type(unsigned long field)
6343{
6344 if (0x1 & field) /* the *_HIGH fields are all 32 bit */
6345 return VMCS_FIELD_TYPE_U32;
6346 return (field >> 13) & 0x3 ;
6347}
6348
6349static inline int vmcs_field_readonly(unsigned long field)
6350{
6351 return (((field >> 10) & 0x3) == 1);
6352}
6353
6354/*
6355 * Read a vmcs12 field. Since these can have varying lengths and we return
6356 * one type, we chose the biggest type (u64) and zero-extend the return value
6357 * to that size. Note that the caller, handle_vmread, might need to use only
6358 * some of the bits we return here (e.g., on 32-bit guests, only 32 bits of
6359 * 64-bit fields are to be returned).
6360 */
6361static inline bool vmcs12_read_any(struct kvm_vcpu *vcpu,
6362 unsigned long field, u64 *ret)
6363{
6364 short offset = vmcs_field_to_offset(field);
6365 char *p;
6366
6367 if (offset < 0)
6368 return 0;
6369
6370 p = ((char *)(get_vmcs12(vcpu))) + offset;
6371
6372 switch (vmcs_field_type(field)) {
6373 case VMCS_FIELD_TYPE_NATURAL_WIDTH:
6374 *ret = *((natural_width *)p);
6375 return 1;
6376 case VMCS_FIELD_TYPE_U16:
6377 *ret = *((u16 *)p);
6378 return 1;
6379 case VMCS_FIELD_TYPE_U32:
6380 *ret = *((u32 *)p);
6381 return 1;
6382 case VMCS_FIELD_TYPE_U64:
6383 *ret = *((u64 *)p);
6384 return 1;
6385 default:
6386 return 0; /* can never happen. */
6387 }
6388}
6389
Abel Gordon20b97fe2013-04-18 14:36:25 +03006390
6391static inline bool vmcs12_write_any(struct kvm_vcpu *vcpu,
6392 unsigned long field, u64 field_value){
6393 short offset = vmcs_field_to_offset(field);
6394 char *p = ((char *) get_vmcs12(vcpu)) + offset;
6395 if (offset < 0)
6396 return false;
6397
6398 switch (vmcs_field_type(field)) {
6399 case VMCS_FIELD_TYPE_U16:
6400 *(u16 *)p = field_value;
6401 return true;
6402 case VMCS_FIELD_TYPE_U32:
6403 *(u32 *)p = field_value;
6404 return true;
6405 case VMCS_FIELD_TYPE_U64:
6406 *(u64 *)p = field_value;
6407 return true;
6408 case VMCS_FIELD_TYPE_NATURAL_WIDTH:
6409 *(natural_width *)p = field_value;
6410 return true;
6411 default:
6412 return false; /* can never happen. */
6413 }
6414
6415}
6416
Abel Gordon16f5b902013-04-18 14:38:25 +03006417static void copy_shadow_to_vmcs12(struct vcpu_vmx *vmx)
6418{
6419 int i;
6420 unsigned long field;
6421 u64 field_value;
6422 struct vmcs *shadow_vmcs = vmx->nested.current_shadow_vmcs;
Mathias Krausec2bae892013-06-26 20:36:21 +02006423 const unsigned long *fields = shadow_read_write_fields;
6424 const int num_fields = max_shadow_read_write_fields;
Abel Gordon16f5b902013-04-18 14:38:25 +03006425
6426 vmcs_load(shadow_vmcs);
6427
6428 for (i = 0; i < num_fields; i++) {
6429 field = fields[i];
6430 switch (vmcs_field_type(field)) {
6431 case VMCS_FIELD_TYPE_U16:
6432 field_value = vmcs_read16(field);
6433 break;
6434 case VMCS_FIELD_TYPE_U32:
6435 field_value = vmcs_read32(field);
6436 break;
6437 case VMCS_FIELD_TYPE_U64:
6438 field_value = vmcs_read64(field);
6439 break;
6440 case VMCS_FIELD_TYPE_NATURAL_WIDTH:
6441 field_value = vmcs_readl(field);
6442 break;
6443 }
6444 vmcs12_write_any(&vmx->vcpu, field, field_value);
6445 }
6446
6447 vmcs_clear(shadow_vmcs);
6448 vmcs_load(vmx->loaded_vmcs->vmcs);
6449}
6450
Abel Gordonc3114422013-04-18 14:38:55 +03006451static void copy_vmcs12_to_shadow(struct vcpu_vmx *vmx)
6452{
Mathias Krausec2bae892013-06-26 20:36:21 +02006453 const unsigned long *fields[] = {
6454 shadow_read_write_fields,
6455 shadow_read_only_fields
Abel Gordonc3114422013-04-18 14:38:55 +03006456 };
Mathias Krausec2bae892013-06-26 20:36:21 +02006457 const int max_fields[] = {
Abel Gordonc3114422013-04-18 14:38:55 +03006458 max_shadow_read_write_fields,
6459 max_shadow_read_only_fields
6460 };
6461 int i, q;
6462 unsigned long field;
6463 u64 field_value = 0;
6464 struct vmcs *shadow_vmcs = vmx->nested.current_shadow_vmcs;
6465
6466 vmcs_load(shadow_vmcs);
6467
Mathias Krausec2bae892013-06-26 20:36:21 +02006468 for (q = 0; q < ARRAY_SIZE(fields); q++) {
Abel Gordonc3114422013-04-18 14:38:55 +03006469 for (i = 0; i < max_fields[q]; i++) {
6470 field = fields[q][i];
6471 vmcs12_read_any(&vmx->vcpu, field, &field_value);
6472
6473 switch (vmcs_field_type(field)) {
6474 case VMCS_FIELD_TYPE_U16:
6475 vmcs_write16(field, (u16)field_value);
6476 break;
6477 case VMCS_FIELD_TYPE_U32:
6478 vmcs_write32(field, (u32)field_value);
6479 break;
6480 case VMCS_FIELD_TYPE_U64:
6481 vmcs_write64(field, (u64)field_value);
6482 break;
6483 case VMCS_FIELD_TYPE_NATURAL_WIDTH:
6484 vmcs_writel(field, (long)field_value);
6485 break;
6486 }
6487 }
6488 }
6489
6490 vmcs_clear(shadow_vmcs);
6491 vmcs_load(vmx->loaded_vmcs->vmcs);
6492}
6493
Nadav Har'El49f705c2011-05-25 23:08:30 +03006494/*
6495 * VMX instructions which assume a current vmcs12 (i.e., that VMPTRLD was
6496 * used before) all generate the same failure when it is missing.
6497 */
6498static int nested_vmx_check_vmcs12(struct kvm_vcpu *vcpu)
6499{
6500 struct vcpu_vmx *vmx = to_vmx(vcpu);
6501 if (vmx->nested.current_vmptr == -1ull) {
6502 nested_vmx_failInvalid(vcpu);
6503 skip_emulated_instruction(vcpu);
6504 return 0;
6505 }
6506 return 1;
6507}
6508
6509static int handle_vmread(struct kvm_vcpu *vcpu)
6510{
6511 unsigned long field;
6512 u64 field_value;
6513 unsigned long exit_qualification = vmcs_readl(EXIT_QUALIFICATION);
6514 u32 vmx_instruction_info = vmcs_read32(VMX_INSTRUCTION_INFO);
6515 gva_t gva = 0;
6516
6517 if (!nested_vmx_check_permission(vcpu) ||
6518 !nested_vmx_check_vmcs12(vcpu))
6519 return 1;
6520
6521 /* Decode instruction info and find the field to read */
Nadav Amit27e6fb52014-06-18 17:19:26 +03006522 field = kvm_register_readl(vcpu, (((vmx_instruction_info) >> 28) & 0xf));
Nadav Har'El49f705c2011-05-25 23:08:30 +03006523 /* Read the field, zero-extended to a u64 field_value */
6524 if (!vmcs12_read_any(vcpu, field, &field_value)) {
6525 nested_vmx_failValid(vcpu, VMXERR_UNSUPPORTED_VMCS_COMPONENT);
6526 skip_emulated_instruction(vcpu);
6527 return 1;
6528 }
6529 /*
6530 * Now copy part of this value to register or memory, as requested.
6531 * Note that the number of bits actually copied is 32 or 64 depending
6532 * on the guest's mode (32 or 64 bit), not on the given field's length.
6533 */
6534 if (vmx_instruction_info & (1u << 10)) {
Nadav Amit27e6fb52014-06-18 17:19:26 +03006535 kvm_register_writel(vcpu, (((vmx_instruction_info) >> 3) & 0xf),
Nadav Har'El49f705c2011-05-25 23:08:30 +03006536 field_value);
6537 } else {
6538 if (get_vmx_mem_address(vcpu, exit_qualification,
6539 vmx_instruction_info, &gva))
6540 return 1;
6541 /* _system ok, as nested_vmx_check_permission verified cpl=0 */
6542 kvm_write_guest_virt_system(&vcpu->arch.emulate_ctxt, gva,
6543 &field_value, (is_long_mode(vcpu) ? 8 : 4), NULL);
6544 }
6545
6546 nested_vmx_succeed(vcpu);
6547 skip_emulated_instruction(vcpu);
6548 return 1;
6549}
6550
6551
6552static int handle_vmwrite(struct kvm_vcpu *vcpu)
6553{
6554 unsigned long field;
6555 gva_t gva;
6556 unsigned long exit_qualification = vmcs_readl(EXIT_QUALIFICATION);
6557 u32 vmx_instruction_info = vmcs_read32(VMX_INSTRUCTION_INFO);
Nadav Har'El49f705c2011-05-25 23:08:30 +03006558 /* The value to write might be 32 or 64 bits, depending on L1's long
6559 * mode, and eventually we need to write that into a field of several
6560 * possible lengths. The code below first zero-extends the value to 64
6561 * bit (field_value), and then copies only the approriate number of
6562 * bits into the vmcs12 field.
6563 */
6564 u64 field_value = 0;
6565 struct x86_exception e;
6566
6567 if (!nested_vmx_check_permission(vcpu) ||
6568 !nested_vmx_check_vmcs12(vcpu))
6569 return 1;
6570
6571 if (vmx_instruction_info & (1u << 10))
Nadav Amit27e6fb52014-06-18 17:19:26 +03006572 field_value = kvm_register_readl(vcpu,
Nadav Har'El49f705c2011-05-25 23:08:30 +03006573 (((vmx_instruction_info) >> 3) & 0xf));
6574 else {
6575 if (get_vmx_mem_address(vcpu, exit_qualification,
6576 vmx_instruction_info, &gva))
6577 return 1;
6578 if (kvm_read_guest_virt(&vcpu->arch.emulate_ctxt, gva,
Nadav Amit27e6fb52014-06-18 17:19:26 +03006579 &field_value, (is_64_bit_mode(vcpu) ? 8 : 4), &e)) {
Nadav Har'El49f705c2011-05-25 23:08:30 +03006580 kvm_inject_page_fault(vcpu, &e);
6581 return 1;
6582 }
6583 }
6584
6585
Nadav Amit27e6fb52014-06-18 17:19:26 +03006586 field = kvm_register_readl(vcpu, (((vmx_instruction_info) >> 28) & 0xf));
Nadav Har'El49f705c2011-05-25 23:08:30 +03006587 if (vmcs_field_readonly(field)) {
6588 nested_vmx_failValid(vcpu,
6589 VMXERR_VMWRITE_READ_ONLY_VMCS_COMPONENT);
6590 skip_emulated_instruction(vcpu);
6591 return 1;
6592 }
6593
Abel Gordon20b97fe2013-04-18 14:36:25 +03006594 if (!vmcs12_write_any(vcpu, field, field_value)) {
Nadav Har'El49f705c2011-05-25 23:08:30 +03006595 nested_vmx_failValid(vcpu, VMXERR_UNSUPPORTED_VMCS_COMPONENT);
6596 skip_emulated_instruction(vcpu);
6597 return 1;
6598 }
6599
6600 nested_vmx_succeed(vcpu);
6601 skip_emulated_instruction(vcpu);
6602 return 1;
6603}
6604
Nadav Har'El63846662011-05-25 23:07:29 +03006605/* Emulate the VMPTRLD instruction */
6606static int handle_vmptrld(struct kvm_vcpu *vcpu)
6607{
6608 struct vcpu_vmx *vmx = to_vmx(vcpu);
Nadav Har'El63846662011-05-25 23:07:29 +03006609 gpa_t vmptr;
Abel Gordon8a1b9dd2013-04-18 14:39:55 +03006610 u32 exec_control;
Nadav Har'El63846662011-05-25 23:07:29 +03006611
6612 if (!nested_vmx_check_permission(vcpu))
6613 return 1;
6614
Bandan Das4291b582014-05-06 02:19:18 -04006615 if (nested_vmx_check_vmptr(vcpu, EXIT_REASON_VMPTRLD, &vmptr))
Nadav Har'El63846662011-05-25 23:07:29 +03006616 return 1;
6617
Nadav Har'El63846662011-05-25 23:07:29 +03006618 if (vmx->nested.current_vmptr != vmptr) {
6619 struct vmcs12 *new_vmcs12;
6620 struct page *page;
6621 page = nested_get_page(vcpu, vmptr);
6622 if (page == NULL) {
6623 nested_vmx_failInvalid(vcpu);
6624 skip_emulated_instruction(vcpu);
6625 return 1;
6626 }
6627 new_vmcs12 = kmap(page);
6628 if (new_vmcs12->revision_id != VMCS12_REVISION) {
6629 kunmap(page);
6630 nested_release_page_clean(page);
6631 nested_vmx_failValid(vcpu,
6632 VMXERR_VMPTRLD_INCORRECT_VMCS_REVISION_ID);
6633 skip_emulated_instruction(vcpu);
6634 return 1;
6635 }
Nadav Har'El63846662011-05-25 23:07:29 +03006636
Paolo Bonzini9a2a05b2014-07-17 11:55:46 +02006637 nested_release_vmcs12(vmx);
Nadav Har'El63846662011-05-25 23:07:29 +03006638 vmx->nested.current_vmptr = vmptr;
6639 vmx->nested.current_vmcs12 = new_vmcs12;
6640 vmx->nested.current_vmcs12_page = page;
Abel Gordon012f83c2013-04-18 14:39:25 +03006641 if (enable_shadow_vmcs) {
Abel Gordon8a1b9dd2013-04-18 14:39:55 +03006642 exec_control = vmcs_read32(SECONDARY_VM_EXEC_CONTROL);
6643 exec_control |= SECONDARY_EXEC_SHADOW_VMCS;
6644 vmcs_write32(SECONDARY_VM_EXEC_CONTROL, exec_control);
6645 vmcs_write64(VMCS_LINK_POINTER,
6646 __pa(vmx->nested.current_shadow_vmcs));
Abel Gordon012f83c2013-04-18 14:39:25 +03006647 vmx->nested.sync_shadow_vmcs = true;
6648 }
Nadav Har'El63846662011-05-25 23:07:29 +03006649 }
6650
6651 nested_vmx_succeed(vcpu);
6652 skip_emulated_instruction(vcpu);
6653 return 1;
6654}
6655
Nadav Har'El6a4d7552011-05-25 23:08:00 +03006656/* Emulate the VMPTRST instruction */
6657static int handle_vmptrst(struct kvm_vcpu *vcpu)
6658{
6659 unsigned long exit_qualification = vmcs_readl(EXIT_QUALIFICATION);
6660 u32 vmx_instruction_info = vmcs_read32(VMX_INSTRUCTION_INFO);
6661 gva_t vmcs_gva;
6662 struct x86_exception e;
6663
6664 if (!nested_vmx_check_permission(vcpu))
6665 return 1;
6666
6667 if (get_vmx_mem_address(vcpu, exit_qualification,
6668 vmx_instruction_info, &vmcs_gva))
6669 return 1;
6670 /* ok to use *_system, as nested_vmx_check_permission verified cpl=0 */
6671 if (kvm_write_guest_virt_system(&vcpu->arch.emulate_ctxt, vmcs_gva,
6672 (void *)&to_vmx(vcpu)->nested.current_vmptr,
6673 sizeof(u64), &e)) {
6674 kvm_inject_page_fault(vcpu, &e);
6675 return 1;
6676 }
6677 nested_vmx_succeed(vcpu);
6678 skip_emulated_instruction(vcpu);
6679 return 1;
6680}
6681
Nadav Har'Elbfd0a562013-08-05 11:07:17 +03006682/* Emulate the INVEPT instruction */
6683static int handle_invept(struct kvm_vcpu *vcpu)
6684{
6685 u32 vmx_instruction_info, types;
6686 unsigned long type;
6687 gva_t gva;
6688 struct x86_exception e;
6689 struct {
6690 u64 eptp, gpa;
6691 } operand;
Nadav Har'Elbfd0a562013-08-05 11:07:17 +03006692
6693 if (!(nested_vmx_secondary_ctls_high & SECONDARY_EXEC_ENABLE_EPT) ||
6694 !(nested_vmx_ept_caps & VMX_EPT_INVEPT_BIT)) {
6695 kvm_queue_exception(vcpu, UD_VECTOR);
6696 return 1;
6697 }
6698
6699 if (!nested_vmx_check_permission(vcpu))
6700 return 1;
6701
6702 if (!kvm_read_cr0_bits(vcpu, X86_CR0_PE)) {
6703 kvm_queue_exception(vcpu, UD_VECTOR);
6704 return 1;
6705 }
6706
6707 vmx_instruction_info = vmcs_read32(VMX_INSTRUCTION_INFO);
Nadav Amit27e6fb52014-06-18 17:19:26 +03006708 type = kvm_register_readl(vcpu, (vmx_instruction_info >> 28) & 0xf);
Nadav Har'Elbfd0a562013-08-05 11:07:17 +03006709
6710 types = (nested_vmx_ept_caps >> VMX_EPT_EXTENT_SHIFT) & 6;
6711
6712 if (!(types & (1UL << type))) {
6713 nested_vmx_failValid(vcpu,
6714 VMXERR_INVALID_OPERAND_TO_INVEPT_INVVPID);
6715 return 1;
6716 }
6717
6718 /* According to the Intel VMX instruction reference, the memory
6719 * operand is read even if it isn't needed (e.g., for type==global)
6720 */
6721 if (get_vmx_mem_address(vcpu, vmcs_readl(EXIT_QUALIFICATION),
6722 vmx_instruction_info, &gva))
6723 return 1;
6724 if (kvm_read_guest_virt(&vcpu->arch.emulate_ctxt, gva, &operand,
6725 sizeof(operand), &e)) {
6726 kvm_inject_page_fault(vcpu, &e);
6727 return 1;
6728 }
6729
6730 switch (type) {
Nadav Har'Elbfd0a562013-08-05 11:07:17 +03006731 case VMX_EPT_EXTENT_GLOBAL:
6732 kvm_mmu_sync_roots(vcpu);
Liang Chen77c39132014-09-18 12:38:37 -04006733 kvm_make_request(KVM_REQ_TLB_FLUSH, vcpu);
Nadav Har'Elbfd0a562013-08-05 11:07:17 +03006734 nested_vmx_succeed(vcpu);
6735 break;
6736 default:
Bandan Das4b855072014-04-19 18:17:44 -04006737 /* Trap single context invalidation invept calls */
Nadav Har'Elbfd0a562013-08-05 11:07:17 +03006738 BUG_ON(1);
6739 break;
6740 }
6741
6742 skip_emulated_instruction(vcpu);
6743 return 1;
6744}
6745
Nadav Har'El0140cae2011-05-25 23:06:28 +03006746/*
Avi Kivity6aa8b732006-12-10 02:21:36 -08006747 * The exit handlers return 1 if the exit was handled fully and guest execution
6748 * may resume. Otherwise they set the kvm_run parameter to indicate what needs
6749 * to be done to userspace and return 0.
6750 */
Mathias Krause772e0312012-08-30 01:30:19 +02006751static int (*const kvm_vmx_exit_handlers[])(struct kvm_vcpu *vcpu) = {
Avi Kivity6aa8b732006-12-10 02:21:36 -08006752 [EXIT_REASON_EXCEPTION_NMI] = handle_exception,
6753 [EXIT_REASON_EXTERNAL_INTERRUPT] = handle_external_interrupt,
Avi Kivity988ad742007-02-12 00:54:36 -08006754 [EXIT_REASON_TRIPLE_FAULT] = handle_triple_fault,
Sheng Yangf08864b2008-05-15 18:23:25 +08006755 [EXIT_REASON_NMI_WINDOW] = handle_nmi_window,
Avi Kivity6aa8b732006-12-10 02:21:36 -08006756 [EXIT_REASON_IO_INSTRUCTION] = handle_io,
Avi Kivity6aa8b732006-12-10 02:21:36 -08006757 [EXIT_REASON_CR_ACCESS] = handle_cr,
6758 [EXIT_REASON_DR_ACCESS] = handle_dr,
6759 [EXIT_REASON_CPUID] = handle_cpuid,
6760 [EXIT_REASON_MSR_READ] = handle_rdmsr,
6761 [EXIT_REASON_MSR_WRITE] = handle_wrmsr,
6762 [EXIT_REASON_PENDING_INTERRUPT] = handle_interrupt_window,
6763 [EXIT_REASON_HLT] = handle_halt,
Gleb Natapovec25d5e2010-11-01 15:35:01 +02006764 [EXIT_REASON_INVD] = handle_invd,
Marcelo Tosattia7052892008-09-23 13:18:35 -03006765 [EXIT_REASON_INVLPG] = handle_invlpg,
Avi Kivityfee84b02011-11-10 14:57:25 +02006766 [EXIT_REASON_RDPMC] = handle_rdpmc,
Ingo Molnarc21415e2007-02-19 14:37:47 +02006767 [EXIT_REASON_VMCALL] = handle_vmcall,
Nadav Har'El27d6c862011-05-25 23:06:59 +03006768 [EXIT_REASON_VMCLEAR] = handle_vmclear,
Nadav Har'Elcd232ad2011-05-25 23:10:33 +03006769 [EXIT_REASON_VMLAUNCH] = handle_vmlaunch,
Nadav Har'El63846662011-05-25 23:07:29 +03006770 [EXIT_REASON_VMPTRLD] = handle_vmptrld,
Nadav Har'El6a4d7552011-05-25 23:08:00 +03006771 [EXIT_REASON_VMPTRST] = handle_vmptrst,
Nadav Har'El49f705c2011-05-25 23:08:30 +03006772 [EXIT_REASON_VMREAD] = handle_vmread,
Nadav Har'Elcd232ad2011-05-25 23:10:33 +03006773 [EXIT_REASON_VMRESUME] = handle_vmresume,
Nadav Har'El49f705c2011-05-25 23:08:30 +03006774 [EXIT_REASON_VMWRITE] = handle_vmwrite,
Nadav Har'Elec378ae2011-05-25 23:02:54 +03006775 [EXIT_REASON_VMOFF] = handle_vmoff,
6776 [EXIT_REASON_VMON] = handle_vmon,
Sheng Yangf78e0e22007-10-29 09:40:42 +08006777 [EXIT_REASON_TPR_BELOW_THRESHOLD] = handle_tpr_below_threshold,
6778 [EXIT_REASON_APIC_ACCESS] = handle_apic_access,
Yang Zhang83d4c282013-01-25 10:18:49 +08006779 [EXIT_REASON_APIC_WRITE] = handle_apic_write,
Yang Zhangc7c9c562013-01-25 10:18:51 +08006780 [EXIT_REASON_EOI_INDUCED] = handle_apic_eoi_induced,
Eddie Donge5edaa02007-11-11 12:28:35 +02006781 [EXIT_REASON_WBINVD] = handle_wbinvd,
Dexuan Cui2acf9232010-06-10 11:27:12 +08006782 [EXIT_REASON_XSETBV] = handle_xsetbv,
Izik Eidus37817f22008-03-24 23:14:53 +02006783 [EXIT_REASON_TASK_SWITCH] = handle_task_switch,
Andi Kleena0861c02009-06-08 17:37:09 +08006784 [EXIT_REASON_MCE_DURING_VMENTRY] = handle_machine_check,
Marcelo Tosatti68f89402009-06-11 12:07:43 -03006785 [EXIT_REASON_EPT_VIOLATION] = handle_ept_violation,
6786 [EXIT_REASON_EPT_MISCONFIG] = handle_ept_misconfig,
Zhai, Edwin4b8d54f2009-10-09 18:03:20 +08006787 [EXIT_REASON_PAUSE_INSTRUCTION] = handle_pause,
Gabriel L. Somlo87c00572014-05-07 16:52:13 -04006788 [EXIT_REASON_MWAIT_INSTRUCTION] = handle_mwait,
6789 [EXIT_REASON_MONITOR_INSTRUCTION] = handle_monitor,
Nadav Har'Elbfd0a562013-08-05 11:07:17 +03006790 [EXIT_REASON_INVEPT] = handle_invept,
Avi Kivity6aa8b732006-12-10 02:21:36 -08006791};
6792
6793static const int kvm_vmx_max_exit_handlers =
Robert P. J. Day50a34852007-06-03 13:35:29 -04006794 ARRAY_SIZE(kvm_vmx_exit_handlers);
Avi Kivity6aa8b732006-12-10 02:21:36 -08006795
Jan Kiszka908a7bd2013-02-18 11:21:16 +01006796static bool nested_vmx_exit_handled_io(struct kvm_vcpu *vcpu,
6797 struct vmcs12 *vmcs12)
6798{
6799 unsigned long exit_qualification;
6800 gpa_t bitmap, last_bitmap;
6801 unsigned int port;
6802 int size;
6803 u8 b;
6804
Jan Kiszka908a7bd2013-02-18 11:21:16 +01006805 if (!nested_cpu_has(vmcs12, CPU_BASED_USE_IO_BITMAPS))
Zhihui Zhang2f0a6392013-12-30 15:56:29 -05006806 return nested_cpu_has(vmcs12, CPU_BASED_UNCOND_IO_EXITING);
Jan Kiszka908a7bd2013-02-18 11:21:16 +01006807
6808 exit_qualification = vmcs_readl(EXIT_QUALIFICATION);
6809
6810 port = exit_qualification >> 16;
6811 size = (exit_qualification & 7) + 1;
6812
6813 last_bitmap = (gpa_t)-1;
6814 b = -1;
6815
6816 while (size > 0) {
6817 if (port < 0x8000)
6818 bitmap = vmcs12->io_bitmap_a;
6819 else if (port < 0x10000)
6820 bitmap = vmcs12->io_bitmap_b;
6821 else
6822 return 1;
6823 bitmap += (port & 0x7fff) / 8;
6824
6825 if (last_bitmap != bitmap)
6826 if (kvm_read_guest(vcpu->kvm, bitmap, &b, 1))
6827 return 1;
6828 if (b & (1 << (port & 7)))
6829 return 1;
6830
6831 port++;
6832 size--;
6833 last_bitmap = bitmap;
6834 }
6835
6836 return 0;
6837}
6838
Nadav Har'El644d7112011-05-25 23:12:35 +03006839/*
6840 * Return 1 if we should exit from L2 to L1 to handle an MSR access access,
6841 * rather than handle it ourselves in L0. I.e., check whether L1 expressed
6842 * disinterest in the current event (read or write a specific MSR) by using an
6843 * MSR bitmap. This may be the case even when L0 doesn't use MSR bitmaps.
6844 */
6845static bool nested_vmx_exit_handled_msr(struct kvm_vcpu *vcpu,
6846 struct vmcs12 *vmcs12, u32 exit_reason)
6847{
6848 u32 msr_index = vcpu->arch.regs[VCPU_REGS_RCX];
6849 gpa_t bitmap;
6850
Jan Kiszkacbd29cb2013-02-11 12:19:28 +01006851 if (!nested_cpu_has(vmcs12, CPU_BASED_USE_MSR_BITMAPS))
Nadav Har'El644d7112011-05-25 23:12:35 +03006852 return 1;
6853
6854 /*
6855 * The MSR_BITMAP page is divided into four 1024-byte bitmaps,
6856 * for the four combinations of read/write and low/high MSR numbers.
6857 * First we need to figure out which of the four to use:
6858 */
6859 bitmap = vmcs12->msr_bitmap;
6860 if (exit_reason == EXIT_REASON_MSR_WRITE)
6861 bitmap += 2048;
6862 if (msr_index >= 0xc0000000) {
6863 msr_index -= 0xc0000000;
6864 bitmap += 1024;
6865 }
6866
6867 /* Then read the msr_index'th bit from this bitmap: */
6868 if (msr_index < 1024*8) {
6869 unsigned char b;
Jan Kiszkabd31a7f2013-02-14 19:46:27 +01006870 if (kvm_read_guest(vcpu->kvm, bitmap + msr_index/8, &b, 1))
6871 return 1;
Nadav Har'El644d7112011-05-25 23:12:35 +03006872 return 1 & (b >> (msr_index & 7));
6873 } else
6874 return 1; /* let L1 handle the wrong parameter */
6875}
6876
6877/*
6878 * Return 1 if we should exit from L2 to L1 to handle a CR access exit,
6879 * rather than handle it ourselves in L0. I.e., check if L1 wanted to
6880 * intercept (via guest_host_mask etc.) the current event.
6881 */
6882static bool nested_vmx_exit_handled_cr(struct kvm_vcpu *vcpu,
6883 struct vmcs12 *vmcs12)
6884{
6885 unsigned long exit_qualification = vmcs_readl(EXIT_QUALIFICATION);
6886 int cr = exit_qualification & 15;
6887 int reg = (exit_qualification >> 8) & 15;
Nadav Amit1e32c072014-06-18 17:19:25 +03006888 unsigned long val = kvm_register_readl(vcpu, reg);
Nadav Har'El644d7112011-05-25 23:12:35 +03006889
6890 switch ((exit_qualification >> 4) & 3) {
6891 case 0: /* mov to cr */
6892 switch (cr) {
6893 case 0:
6894 if (vmcs12->cr0_guest_host_mask &
6895 (val ^ vmcs12->cr0_read_shadow))
6896 return 1;
6897 break;
6898 case 3:
6899 if ((vmcs12->cr3_target_count >= 1 &&
6900 vmcs12->cr3_target_value0 == val) ||
6901 (vmcs12->cr3_target_count >= 2 &&
6902 vmcs12->cr3_target_value1 == val) ||
6903 (vmcs12->cr3_target_count >= 3 &&
6904 vmcs12->cr3_target_value2 == val) ||
6905 (vmcs12->cr3_target_count >= 4 &&
6906 vmcs12->cr3_target_value3 == val))
6907 return 0;
6908 if (nested_cpu_has(vmcs12, CPU_BASED_CR3_LOAD_EXITING))
6909 return 1;
6910 break;
6911 case 4:
6912 if (vmcs12->cr4_guest_host_mask &
6913 (vmcs12->cr4_read_shadow ^ val))
6914 return 1;
6915 break;
6916 case 8:
6917 if (nested_cpu_has(vmcs12, CPU_BASED_CR8_LOAD_EXITING))
6918 return 1;
6919 break;
6920 }
6921 break;
6922 case 2: /* clts */
6923 if ((vmcs12->cr0_guest_host_mask & X86_CR0_TS) &&
6924 (vmcs12->cr0_read_shadow & X86_CR0_TS))
6925 return 1;
6926 break;
6927 case 1: /* mov from cr */
6928 switch (cr) {
6929 case 3:
6930 if (vmcs12->cpu_based_vm_exec_control &
6931 CPU_BASED_CR3_STORE_EXITING)
6932 return 1;
6933 break;
6934 case 8:
6935 if (vmcs12->cpu_based_vm_exec_control &
6936 CPU_BASED_CR8_STORE_EXITING)
6937 return 1;
6938 break;
6939 }
6940 break;
6941 case 3: /* lmsw */
6942 /*
6943 * lmsw can change bits 1..3 of cr0, and only set bit 0 of
6944 * cr0. Other attempted changes are ignored, with no exit.
6945 */
6946 if (vmcs12->cr0_guest_host_mask & 0xe &
6947 (val ^ vmcs12->cr0_read_shadow))
6948 return 1;
6949 if ((vmcs12->cr0_guest_host_mask & 0x1) &&
6950 !(vmcs12->cr0_read_shadow & 0x1) &&
6951 (val & 0x1))
6952 return 1;
6953 break;
6954 }
6955 return 0;
6956}
6957
6958/*
6959 * Return 1 if we should exit from L2 to L1 to handle an exit, or 0 if we
6960 * should handle it ourselves in L0 (and then continue L2). Only call this
6961 * when in is_guest_mode (L2).
6962 */
6963static bool nested_vmx_exit_handled(struct kvm_vcpu *vcpu)
6964{
Nadav Har'El644d7112011-05-25 23:12:35 +03006965 u32 intr_info = vmcs_read32(VM_EXIT_INTR_INFO);
6966 struct vcpu_vmx *vmx = to_vmx(vcpu);
6967 struct vmcs12 *vmcs12 = get_vmcs12(vcpu);
Jan Kiszka957c8972013-02-24 14:11:34 +01006968 u32 exit_reason = vmx->exit_reason;
Nadav Har'El644d7112011-05-25 23:12:35 +03006969
Jan Kiszka542060e2014-01-04 18:47:21 +01006970 trace_kvm_nested_vmexit(kvm_rip_read(vcpu), exit_reason,
6971 vmcs_readl(EXIT_QUALIFICATION),
6972 vmx->idt_vectoring_info,
6973 intr_info,
6974 vmcs_read32(VM_EXIT_INTR_ERROR_CODE),
6975 KVM_ISA_VMX);
6976
Nadav Har'El644d7112011-05-25 23:12:35 +03006977 if (vmx->nested.nested_run_pending)
6978 return 0;
6979
6980 if (unlikely(vmx->fail)) {
Jan Kiszkabd801582011-09-12 11:26:22 +02006981 pr_info_ratelimited("%s failed vm entry %x\n", __func__,
6982 vmcs_read32(VM_INSTRUCTION_ERROR));
Nadav Har'El644d7112011-05-25 23:12:35 +03006983 return 1;
6984 }
6985
6986 switch (exit_reason) {
6987 case EXIT_REASON_EXCEPTION_NMI:
6988 if (!is_exception(intr_info))
6989 return 0;
6990 else if (is_page_fault(intr_info))
6991 return enable_ept;
Anthoine Bourgeoise504c902013-11-13 11:45:37 +01006992 else if (is_no_device(intr_info) &&
Paolo Bonziniccf98442014-02-27 22:54:11 +01006993 !(vmcs12->guest_cr0 & X86_CR0_TS))
Anthoine Bourgeoise504c902013-11-13 11:45:37 +01006994 return 0;
Nadav Har'El644d7112011-05-25 23:12:35 +03006995 return vmcs12->exception_bitmap &
6996 (1u << (intr_info & INTR_INFO_VECTOR_MASK));
6997 case EXIT_REASON_EXTERNAL_INTERRUPT:
6998 return 0;
6999 case EXIT_REASON_TRIPLE_FAULT:
7000 return 1;
7001 case EXIT_REASON_PENDING_INTERRUPT:
Jan Kiszka3b656cf2013-04-14 12:12:45 +02007002 return nested_cpu_has(vmcs12, CPU_BASED_VIRTUAL_INTR_PENDING);
Nadav Har'El644d7112011-05-25 23:12:35 +03007003 case EXIT_REASON_NMI_WINDOW:
Jan Kiszka3b656cf2013-04-14 12:12:45 +02007004 return nested_cpu_has(vmcs12, CPU_BASED_VIRTUAL_NMI_PENDING);
Nadav Har'El644d7112011-05-25 23:12:35 +03007005 case EXIT_REASON_TASK_SWITCH:
7006 return 1;
7007 case EXIT_REASON_CPUID:
Marcelo Tosattibc613492014-09-18 18:24:57 -03007008 if (kvm_register_read(vcpu, VCPU_REGS_RAX) == 0xa)
7009 return 0;
Nadav Har'El644d7112011-05-25 23:12:35 +03007010 return 1;
7011 case EXIT_REASON_HLT:
7012 return nested_cpu_has(vmcs12, CPU_BASED_HLT_EXITING);
7013 case EXIT_REASON_INVD:
7014 return 1;
7015 case EXIT_REASON_INVLPG:
7016 return nested_cpu_has(vmcs12, CPU_BASED_INVLPG_EXITING);
7017 case EXIT_REASON_RDPMC:
7018 return nested_cpu_has(vmcs12, CPU_BASED_RDPMC_EXITING);
7019 case EXIT_REASON_RDTSC:
7020 return nested_cpu_has(vmcs12, CPU_BASED_RDTSC_EXITING);
7021 case EXIT_REASON_VMCALL: case EXIT_REASON_VMCLEAR:
7022 case EXIT_REASON_VMLAUNCH: case EXIT_REASON_VMPTRLD:
7023 case EXIT_REASON_VMPTRST: case EXIT_REASON_VMREAD:
7024 case EXIT_REASON_VMRESUME: case EXIT_REASON_VMWRITE:
7025 case EXIT_REASON_VMOFF: case EXIT_REASON_VMON:
Nadav Har'Elbfd0a562013-08-05 11:07:17 +03007026 case EXIT_REASON_INVEPT:
Nadav Har'El644d7112011-05-25 23:12:35 +03007027 /*
7028 * VMX instructions trap unconditionally. This allows L1 to
7029 * emulate them for its L2 guest, i.e., allows 3-level nesting!
7030 */
7031 return 1;
7032 case EXIT_REASON_CR_ACCESS:
7033 return nested_vmx_exit_handled_cr(vcpu, vmcs12);
7034 case EXIT_REASON_DR_ACCESS:
7035 return nested_cpu_has(vmcs12, CPU_BASED_MOV_DR_EXITING);
7036 case EXIT_REASON_IO_INSTRUCTION:
Jan Kiszka908a7bd2013-02-18 11:21:16 +01007037 return nested_vmx_exit_handled_io(vcpu, vmcs12);
Nadav Har'El644d7112011-05-25 23:12:35 +03007038 case EXIT_REASON_MSR_READ:
7039 case EXIT_REASON_MSR_WRITE:
7040 return nested_vmx_exit_handled_msr(vcpu, vmcs12, exit_reason);
7041 case EXIT_REASON_INVALID_STATE:
7042 return 1;
7043 case EXIT_REASON_MWAIT_INSTRUCTION:
7044 return nested_cpu_has(vmcs12, CPU_BASED_MWAIT_EXITING);
7045 case EXIT_REASON_MONITOR_INSTRUCTION:
7046 return nested_cpu_has(vmcs12, CPU_BASED_MONITOR_EXITING);
7047 case EXIT_REASON_PAUSE_INSTRUCTION:
7048 return nested_cpu_has(vmcs12, CPU_BASED_PAUSE_EXITING) ||
7049 nested_cpu_has2(vmcs12,
7050 SECONDARY_EXEC_PAUSE_LOOP_EXITING);
7051 case EXIT_REASON_MCE_DURING_VMENTRY:
7052 return 0;
7053 case EXIT_REASON_TPR_BELOW_THRESHOLD:
Wanpeng Lia7c0b072014-08-21 19:46:50 +08007054 return nested_cpu_has(vmcs12, CPU_BASED_TPR_SHADOW);
Nadav Har'El644d7112011-05-25 23:12:35 +03007055 case EXIT_REASON_APIC_ACCESS:
7056 return nested_cpu_has2(vmcs12,
7057 SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES);
7058 case EXIT_REASON_EPT_VIOLATION:
Nadav Har'El2b1be672013-08-05 11:07:19 +03007059 /*
7060 * L0 always deals with the EPT violation. If nested EPT is
7061 * used, and the nested mmu code discovers that the address is
7062 * missing in the guest EPT table (EPT12), the EPT violation
7063 * will be injected with nested_ept_inject_page_fault()
7064 */
7065 return 0;
Nadav Har'El644d7112011-05-25 23:12:35 +03007066 case EXIT_REASON_EPT_MISCONFIG:
Nadav Har'El2b1be672013-08-05 11:07:19 +03007067 /*
7068 * L2 never uses directly L1's EPT, but rather L0's own EPT
7069 * table (shadow on EPT) or a merged EPT table that L0 built
7070 * (EPT on EPT). So any problems with the structure of the
7071 * table is L0's fault.
7072 */
Nadav Har'El644d7112011-05-25 23:12:35 +03007073 return 0;
7074 case EXIT_REASON_WBINVD:
7075 return nested_cpu_has2(vmcs12, SECONDARY_EXEC_WBINVD_EXITING);
7076 case EXIT_REASON_XSETBV:
7077 return 1;
7078 default:
7079 return 1;
7080 }
7081}
7082
Avi Kivity586f9602010-11-18 13:09:54 +02007083static void vmx_get_exit_info(struct kvm_vcpu *vcpu, u64 *info1, u64 *info2)
7084{
7085 *info1 = vmcs_readl(EXIT_QUALIFICATION);
7086 *info2 = vmcs_read32(VM_EXIT_INTR_INFO);
7087}
7088
Avi Kivity6aa8b732006-12-10 02:21:36 -08007089/*
7090 * The guest has exited. See if we can fix it or if we need userspace
7091 * assistance.
7092 */
Avi Kivity851ba692009-08-24 11:10:17 +03007093static int vmx_handle_exit(struct kvm_vcpu *vcpu)
Avi Kivity6aa8b732006-12-10 02:21:36 -08007094{
Avi Kivity29bd8a72007-09-10 17:27:03 +03007095 struct vcpu_vmx *vmx = to_vmx(vcpu);
Andi Kleena0861c02009-06-08 17:37:09 +08007096 u32 exit_reason = vmx->exit_reason;
Avi Kivity1155f762007-11-22 11:30:47 +02007097 u32 vectoring_info = vmx->idt_vectoring_info;
Avi Kivity29bd8a72007-09-10 17:27:03 +03007098
Mohammed Gamal80ced182009-09-01 12:48:18 +02007099 /* If guest state is invalid, start emulating */
Gleb Natapov14168782013-01-21 15:36:49 +02007100 if (vmx->emulation_required)
Mohammed Gamal80ced182009-09-01 12:48:18 +02007101 return handle_invalid_guest_state(vcpu);
Guillaume Thouvenin1d5a4d92008-10-29 09:39:42 +01007102
Nadav Har'El644d7112011-05-25 23:12:35 +03007103 if (is_guest_mode(vcpu) && nested_vmx_exit_handled(vcpu)) {
Jan Kiszka533558b2014-01-04 18:47:20 +01007104 nested_vmx_vmexit(vcpu, exit_reason,
7105 vmcs_read32(VM_EXIT_INTR_INFO),
7106 vmcs_readl(EXIT_QUALIFICATION));
Nadav Har'El644d7112011-05-25 23:12:35 +03007107 return 1;
7108 }
7109
Mohammed Gamal51207022010-05-31 22:40:54 +03007110 if (exit_reason & VMX_EXIT_REASONS_FAILED_VMENTRY) {
7111 vcpu->run->exit_reason = KVM_EXIT_FAIL_ENTRY;
7112 vcpu->run->fail_entry.hardware_entry_failure_reason
7113 = exit_reason;
7114 return 0;
7115 }
7116
Avi Kivity29bd8a72007-09-10 17:27:03 +03007117 if (unlikely(vmx->fail)) {
Avi Kivity851ba692009-08-24 11:10:17 +03007118 vcpu->run->exit_reason = KVM_EXIT_FAIL_ENTRY;
7119 vcpu->run->fail_entry.hardware_entry_failure_reason
Avi Kivity29bd8a72007-09-10 17:27:03 +03007120 = vmcs_read32(VM_INSTRUCTION_ERROR);
7121 return 0;
7122 }
Avi Kivity6aa8b732006-12-10 02:21:36 -08007123
Xiao Guangrongb9bf6882012-10-17 13:46:52 +08007124 /*
7125 * Note:
7126 * Do not try to fix EXIT_REASON_EPT_MISCONFIG if it caused by
7127 * delivery event since it indicates guest is accessing MMIO.
7128 * The vm-exit can be triggered again after return to guest that
7129 * will cause infinite loop.
7130 */
Mike Dayd77c26f2007-10-08 09:02:08 -04007131 if ((vectoring_info & VECTORING_INFO_VALID_MASK) &&
Sheng Yang14394422008-04-28 12:24:45 +08007132 (exit_reason != EXIT_REASON_EXCEPTION_NMI &&
Jan Kiszka60637aa2008-09-26 09:30:47 +02007133 exit_reason != EXIT_REASON_EPT_VIOLATION &&
Xiao Guangrongb9bf6882012-10-17 13:46:52 +08007134 exit_reason != EXIT_REASON_TASK_SWITCH)) {
7135 vcpu->run->exit_reason = KVM_EXIT_INTERNAL_ERROR;
7136 vcpu->run->internal.suberror = KVM_INTERNAL_ERROR_DELIVERY_EV;
7137 vcpu->run->internal.ndata = 2;
7138 vcpu->run->internal.data[0] = vectoring_info;
7139 vcpu->run->internal.data[1] = exit_reason;
7140 return 0;
7141 }
Jan Kiszka3b86cd92008-09-26 09:30:57 +02007142
Nadav Har'El644d7112011-05-25 23:12:35 +03007143 if (unlikely(!cpu_has_virtual_nmis() && vmx->soft_vnmi_blocked &&
7144 !(is_guest_mode(vcpu) && nested_cpu_has_virtual_nmis(
Nadav Har'Elf5c43682013-08-05 11:07:20 +03007145 get_vmcs12(vcpu))))) {
Gleb Natapovc4282df2009-04-21 17:45:07 +03007146 if (vmx_interrupt_allowed(vcpu)) {
Jan Kiszka3b86cd92008-09-26 09:30:57 +02007147 vmx->soft_vnmi_blocked = 0;
Jan Kiszka3b86cd92008-09-26 09:30:57 +02007148 } else if (vmx->vnmi_blocked_time > 1000000000LL &&
Jan Kiszka45312202008-12-11 16:54:54 +01007149 vcpu->arch.nmi_pending) {
Jan Kiszka3b86cd92008-09-26 09:30:57 +02007150 /*
7151 * This CPU don't support us in finding the end of an
7152 * NMI-blocked window if the guest runs with IRQs
7153 * disabled. So we pull the trigger after 1 s of
7154 * futile waiting, but inform the user about this.
7155 */
7156 printk(KERN_WARNING "%s: Breaking out of NMI-blocked "
7157 "state on VCPU %d after 1 s timeout\n",
7158 __func__, vcpu->vcpu_id);
7159 vmx->soft_vnmi_blocked = 0;
Jan Kiszka3b86cd92008-09-26 09:30:57 +02007160 }
Jan Kiszka3b86cd92008-09-26 09:30:57 +02007161 }
7162
Avi Kivity6aa8b732006-12-10 02:21:36 -08007163 if (exit_reason < kvm_vmx_max_exit_handlers
7164 && kvm_vmx_exit_handlers[exit_reason])
Avi Kivity851ba692009-08-24 11:10:17 +03007165 return kvm_vmx_exit_handlers[exit_reason](vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08007166 else {
Avi Kivity851ba692009-08-24 11:10:17 +03007167 vcpu->run->exit_reason = KVM_EXIT_UNKNOWN;
7168 vcpu->run->hw.hardware_exit_reason = exit_reason;
Avi Kivity6aa8b732006-12-10 02:21:36 -08007169 }
7170 return 0;
7171}
7172
Gleb Natapov95ba8273132009-04-21 17:45:08 +03007173static void update_cr8_intercept(struct kvm_vcpu *vcpu, int tpr, int irr)
Yang, Sheng6e5d8652007-09-12 18:03:11 +08007174{
Wanpeng Lia7c0b072014-08-21 19:46:50 +08007175 struct vmcs12 *vmcs12 = get_vmcs12(vcpu);
7176
7177 if (is_guest_mode(vcpu) &&
7178 nested_cpu_has(vmcs12, CPU_BASED_TPR_SHADOW))
7179 return;
7180
Gleb Natapov95ba8273132009-04-21 17:45:08 +03007181 if (irr == -1 || tpr < irr) {
Yang, Sheng6e5d8652007-09-12 18:03:11 +08007182 vmcs_write32(TPR_THRESHOLD, 0);
7183 return;
7184 }
7185
Gleb Natapov95ba8273132009-04-21 17:45:08 +03007186 vmcs_write32(TPR_THRESHOLD, irr);
Yang, Sheng6e5d8652007-09-12 18:03:11 +08007187}
7188
Yang Zhang8d146952013-01-25 10:18:50 +08007189static void vmx_set_virtual_x2apic_mode(struct kvm_vcpu *vcpu, bool set)
7190{
7191 u32 sec_exec_control;
7192
7193 /*
7194 * There is not point to enable virtualize x2apic without enable
7195 * apicv
7196 */
Yang Zhangc7c9c562013-01-25 10:18:51 +08007197 if (!cpu_has_vmx_virtualize_x2apic_mode() ||
7198 !vmx_vm_has_apicv(vcpu->kvm))
Yang Zhang8d146952013-01-25 10:18:50 +08007199 return;
7200
7201 if (!vm_need_tpr_shadow(vcpu->kvm))
7202 return;
7203
7204 sec_exec_control = vmcs_read32(SECONDARY_VM_EXEC_CONTROL);
7205
7206 if (set) {
7207 sec_exec_control &= ~SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES;
7208 sec_exec_control |= SECONDARY_EXEC_VIRTUALIZE_X2APIC_MODE;
7209 } else {
7210 sec_exec_control &= ~SECONDARY_EXEC_VIRTUALIZE_X2APIC_MODE;
7211 sec_exec_control |= SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES;
7212 }
7213 vmcs_write32(SECONDARY_VM_EXEC_CONTROL, sec_exec_control);
7214
7215 vmx_set_msr_bitmap(vcpu);
7216}
7217
Tang Chen38b99172014-09-24 15:57:54 +08007218static void vmx_set_apic_access_page_addr(struct kvm_vcpu *vcpu, hpa_t hpa)
7219{
7220 struct vcpu_vmx *vmx = to_vmx(vcpu);
7221
7222 /*
7223 * Currently we do not handle the nested case where L2 has an
7224 * APIC access page of its own; that page is still pinned.
7225 * Hence, we skip the case where the VCPU is in guest mode _and_
7226 * L1 prepared an APIC access page for L2.
7227 *
7228 * For the case where L1 and L2 share the same APIC access page
7229 * (flexpriority=Y but SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES clear
7230 * in the vmcs12), this function will only update either the vmcs01
7231 * or the vmcs02. If the former, the vmcs02 will be updated by
7232 * prepare_vmcs02. If the latter, the vmcs01 will be updated in
7233 * the next L2->L1 exit.
7234 */
7235 if (!is_guest_mode(vcpu) ||
7236 !nested_cpu_has2(vmx->nested.current_vmcs12,
7237 SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES))
7238 vmcs_write64(APIC_ACCESS_ADDR, hpa);
7239}
7240
Yang Zhangc7c9c562013-01-25 10:18:51 +08007241static void vmx_hwapic_isr_update(struct kvm *kvm, int isr)
7242{
7243 u16 status;
7244 u8 old;
7245
7246 if (!vmx_vm_has_apicv(kvm))
7247 return;
7248
7249 if (isr == -1)
7250 isr = 0;
7251
7252 status = vmcs_read16(GUEST_INTR_STATUS);
7253 old = status >> 8;
7254 if (isr != old) {
7255 status &= 0xff;
7256 status |= isr << 8;
7257 vmcs_write16(GUEST_INTR_STATUS, status);
7258 }
7259}
7260
7261static void vmx_set_rvi(int vector)
7262{
7263 u16 status;
7264 u8 old;
7265
7266 status = vmcs_read16(GUEST_INTR_STATUS);
7267 old = (u8)status & 0xff;
7268 if ((u8)vector != old) {
7269 status &= ~0xff;
7270 status |= (u8)vector;
7271 vmcs_write16(GUEST_INTR_STATUS, status);
7272 }
7273}
7274
7275static void vmx_hwapic_irr_update(struct kvm_vcpu *vcpu, int max_irr)
7276{
7277 if (max_irr == -1)
7278 return;
7279
Wanpeng Li963fee12014-07-17 19:03:00 +08007280 /*
7281 * If a vmexit is needed, vmx_check_nested_events handles it.
7282 */
7283 if (is_guest_mode(vcpu) && nested_exit_on_intr(vcpu))
7284 return;
7285
7286 if (!is_guest_mode(vcpu)) {
7287 vmx_set_rvi(max_irr);
7288 return;
7289 }
7290
7291 /*
7292 * Fall back to pre-APICv interrupt injection since L2
7293 * is run without virtual interrupt delivery.
7294 */
7295 if (!kvm_event_needs_reinjection(vcpu) &&
7296 vmx_interrupt_allowed(vcpu)) {
7297 kvm_queue_interrupt(vcpu, max_irr, false);
7298 vmx_inject_irq(vcpu);
7299 }
Yang Zhangc7c9c562013-01-25 10:18:51 +08007300}
7301
7302static void vmx_load_eoi_exitmap(struct kvm_vcpu *vcpu, u64 *eoi_exit_bitmap)
7303{
Yang Zhang3d81bc72013-04-11 19:25:13 +08007304 if (!vmx_vm_has_apicv(vcpu->kvm))
7305 return;
7306
Yang Zhangc7c9c562013-01-25 10:18:51 +08007307 vmcs_write64(EOI_EXIT_BITMAP0, eoi_exit_bitmap[0]);
7308 vmcs_write64(EOI_EXIT_BITMAP1, eoi_exit_bitmap[1]);
7309 vmcs_write64(EOI_EXIT_BITMAP2, eoi_exit_bitmap[2]);
7310 vmcs_write64(EOI_EXIT_BITMAP3, eoi_exit_bitmap[3]);
7311}
7312
Avi Kivity51aa01d2010-07-20 14:31:20 +03007313static void vmx_complete_atomic_exit(struct vcpu_vmx *vmx)
Avi Kivitycf393f72008-07-01 16:20:21 +03007314{
Avi Kivity00eba012011-03-07 17:24:54 +02007315 u32 exit_intr_info;
7316
7317 if (!(vmx->exit_reason == EXIT_REASON_MCE_DURING_VMENTRY
7318 || vmx->exit_reason == EXIT_REASON_EXCEPTION_NMI))
7319 return;
7320
Avi Kivityc5ca8e52011-03-07 17:37:37 +02007321 vmx->exit_intr_info = vmcs_read32(VM_EXIT_INTR_INFO);
Avi Kivity00eba012011-03-07 17:24:54 +02007322 exit_intr_info = vmx->exit_intr_info;
Andi Kleena0861c02009-06-08 17:37:09 +08007323
7324 /* Handle machine checks before interrupts are enabled */
Avi Kivity00eba012011-03-07 17:24:54 +02007325 if (is_machine_check(exit_intr_info))
Andi Kleena0861c02009-06-08 17:37:09 +08007326 kvm_machine_check();
7327
Gleb Natapov20f65982009-05-11 13:35:55 +03007328 /* We need to handle NMIs before interrupts are enabled */
Avi Kivity00eba012011-03-07 17:24:54 +02007329 if ((exit_intr_info & INTR_INFO_INTR_TYPE_MASK) == INTR_TYPE_NMI_INTR &&
Zhang, Yanminff9d07a2010-04-19 13:32:45 +08007330 (exit_intr_info & INTR_INFO_VALID_MASK)) {
7331 kvm_before_handle_nmi(&vmx->vcpu);
Gleb Natapov20f65982009-05-11 13:35:55 +03007332 asm("int $2");
Zhang, Yanminff9d07a2010-04-19 13:32:45 +08007333 kvm_after_handle_nmi(&vmx->vcpu);
7334 }
Avi Kivity51aa01d2010-07-20 14:31:20 +03007335}
Gleb Natapov20f65982009-05-11 13:35:55 +03007336
Yang Zhanga547c6d2013-04-11 19:25:10 +08007337static void vmx_handle_external_intr(struct kvm_vcpu *vcpu)
7338{
7339 u32 exit_intr_info = vmcs_read32(VM_EXIT_INTR_INFO);
7340
7341 /*
7342 * If external interrupt exists, IF bit is set in rflags/eflags on the
7343 * interrupt stack frame, and interrupt will be enabled on a return
7344 * from interrupt handler.
7345 */
7346 if ((exit_intr_info & (INTR_INFO_VALID_MASK | INTR_INFO_INTR_TYPE_MASK))
7347 == (INTR_INFO_VALID_MASK | INTR_TYPE_EXT_INTR)) {
7348 unsigned int vector;
7349 unsigned long entry;
7350 gate_desc *desc;
7351 struct vcpu_vmx *vmx = to_vmx(vcpu);
7352#ifdef CONFIG_X86_64
7353 unsigned long tmp;
7354#endif
7355
7356 vector = exit_intr_info & INTR_INFO_VECTOR_MASK;
7357 desc = (gate_desc *)vmx->host_idt_base + vector;
7358 entry = gate_offset(*desc);
7359 asm volatile(
7360#ifdef CONFIG_X86_64
7361 "mov %%" _ASM_SP ", %[sp]\n\t"
7362 "and $0xfffffffffffffff0, %%" _ASM_SP "\n\t"
7363 "push $%c[ss]\n\t"
7364 "push %[sp]\n\t"
7365#endif
7366 "pushf\n\t"
7367 "orl $0x200, (%%" _ASM_SP ")\n\t"
7368 __ASM_SIZE(push) " $%c[cs]\n\t"
7369 "call *%[entry]\n\t"
7370 :
7371#ifdef CONFIG_X86_64
7372 [sp]"=&r"(tmp)
7373#endif
7374 :
7375 [entry]"r"(entry),
7376 [ss]"i"(__KERNEL_DS),
7377 [cs]"i"(__KERNEL_CS)
7378 );
7379 } else
7380 local_irq_enable();
7381}
7382
Liu, Jinsongda8999d2014-02-24 10:55:46 +00007383static bool vmx_mpx_supported(void)
7384{
7385 return (vmcs_config.vmexit_ctrl & VM_EXIT_CLEAR_BNDCFGS) &&
7386 (vmcs_config.vmentry_ctrl & VM_ENTRY_LOAD_BNDCFGS);
7387}
7388
Avi Kivity51aa01d2010-07-20 14:31:20 +03007389static void vmx_recover_nmi_blocking(struct vcpu_vmx *vmx)
7390{
Avi Kivityc5ca8e52011-03-07 17:37:37 +02007391 u32 exit_intr_info;
Avi Kivity51aa01d2010-07-20 14:31:20 +03007392 bool unblock_nmi;
7393 u8 vector;
7394 bool idtv_info_valid;
7395
7396 idtv_info_valid = vmx->idt_vectoring_info & VECTORING_INFO_VALID_MASK;
Gleb Natapov20f65982009-05-11 13:35:55 +03007397
Avi Kivitycf393f72008-07-01 16:20:21 +03007398 if (cpu_has_virtual_nmis()) {
Avi Kivity9d58b932011-03-07 16:52:07 +02007399 if (vmx->nmi_known_unmasked)
7400 return;
Avi Kivityc5ca8e52011-03-07 17:37:37 +02007401 /*
7402 * Can't use vmx->exit_intr_info since we're not sure what
7403 * the exit reason is.
7404 */
7405 exit_intr_info = vmcs_read32(VM_EXIT_INTR_INFO);
Avi Kivitycf393f72008-07-01 16:20:21 +03007406 unblock_nmi = (exit_intr_info & INTR_INFO_UNBLOCK_NMI) != 0;
7407 vector = exit_intr_info & INTR_INFO_VECTOR_MASK;
7408 /*
Gleb Natapov7b4a25c2009-03-30 16:03:08 +03007409 * SDM 3: 27.7.1.2 (September 2008)
Avi Kivitycf393f72008-07-01 16:20:21 +03007410 * Re-set bit "block by NMI" before VM entry if vmexit caused by
7411 * a guest IRET fault.
Gleb Natapov7b4a25c2009-03-30 16:03:08 +03007412 * SDM 3: 23.2.2 (September 2008)
7413 * Bit 12 is undefined in any of the following cases:
7414 * If the VM exit sets the valid bit in the IDT-vectoring
7415 * information field.
7416 * If the VM exit is due to a double fault.
Avi Kivitycf393f72008-07-01 16:20:21 +03007417 */
Gleb Natapov7b4a25c2009-03-30 16:03:08 +03007418 if ((exit_intr_info & INTR_INFO_VALID_MASK) && unblock_nmi &&
7419 vector != DF_VECTOR && !idtv_info_valid)
Avi Kivitycf393f72008-07-01 16:20:21 +03007420 vmcs_set_bits(GUEST_INTERRUPTIBILITY_INFO,
7421 GUEST_INTR_STATE_NMI);
Avi Kivity9d58b932011-03-07 16:52:07 +02007422 else
7423 vmx->nmi_known_unmasked =
7424 !(vmcs_read32(GUEST_INTERRUPTIBILITY_INFO)
7425 & GUEST_INTR_STATE_NMI);
Jan Kiszka3b86cd92008-09-26 09:30:57 +02007426 } else if (unlikely(vmx->soft_vnmi_blocked))
7427 vmx->vnmi_blocked_time +=
7428 ktime_to_ns(ktime_sub(ktime_get(), vmx->entry_time));
Avi Kivity51aa01d2010-07-20 14:31:20 +03007429}
7430
Jan Kiszka3ab66e82013-02-20 14:03:24 +01007431static void __vmx_complete_interrupts(struct kvm_vcpu *vcpu,
Avi Kivity83422e12010-07-20 14:43:23 +03007432 u32 idt_vectoring_info,
7433 int instr_len_field,
7434 int error_code_field)
Avi Kivity51aa01d2010-07-20 14:31:20 +03007435{
Avi Kivity51aa01d2010-07-20 14:31:20 +03007436 u8 vector;
7437 int type;
7438 bool idtv_info_valid;
7439
7440 idtv_info_valid = idt_vectoring_info & VECTORING_INFO_VALID_MASK;
Avi Kivity668f6122008-07-02 09:28:55 +03007441
Jan Kiszka3ab66e82013-02-20 14:03:24 +01007442 vcpu->arch.nmi_injected = false;
7443 kvm_clear_exception_queue(vcpu);
7444 kvm_clear_interrupt_queue(vcpu);
Gleb Natapov37b96e92009-03-30 16:03:13 +03007445
7446 if (!idtv_info_valid)
7447 return;
7448
Jan Kiszka3ab66e82013-02-20 14:03:24 +01007449 kvm_make_request(KVM_REQ_EVENT, vcpu);
Avi Kivity3842d132010-07-27 12:30:24 +03007450
Avi Kivity668f6122008-07-02 09:28:55 +03007451 vector = idt_vectoring_info & VECTORING_INFO_VECTOR_MASK;
7452 type = idt_vectoring_info & VECTORING_INFO_TYPE_MASK;
Gleb Natapov37b96e92009-03-30 16:03:13 +03007453
Gleb Natapov64a7ec02009-03-30 16:03:29 +03007454 switch (type) {
Gleb Natapov37b96e92009-03-30 16:03:13 +03007455 case INTR_TYPE_NMI_INTR:
Jan Kiszka3ab66e82013-02-20 14:03:24 +01007456 vcpu->arch.nmi_injected = true;
Avi Kivity668f6122008-07-02 09:28:55 +03007457 /*
Gleb Natapov7b4a25c2009-03-30 16:03:08 +03007458 * SDM 3: 27.7.1.2 (September 2008)
Gleb Natapov37b96e92009-03-30 16:03:13 +03007459 * Clear bit "block by NMI" before VM entry if a NMI
7460 * delivery faulted.
Avi Kivity668f6122008-07-02 09:28:55 +03007461 */
Jan Kiszka3ab66e82013-02-20 14:03:24 +01007462 vmx_set_nmi_mask(vcpu, false);
Gleb Natapov37b96e92009-03-30 16:03:13 +03007463 break;
Gleb Natapov37b96e92009-03-30 16:03:13 +03007464 case INTR_TYPE_SOFT_EXCEPTION:
Jan Kiszka3ab66e82013-02-20 14:03:24 +01007465 vcpu->arch.event_exit_inst_len = vmcs_read32(instr_len_field);
Gleb Natapov66fd3f72009-05-11 13:35:50 +03007466 /* fall through */
7467 case INTR_TYPE_HARD_EXCEPTION:
Avi Kivity35920a32008-07-03 14:50:12 +03007468 if (idt_vectoring_info & VECTORING_INFO_DELIVER_CODE_MASK) {
Avi Kivity83422e12010-07-20 14:43:23 +03007469 u32 err = vmcs_read32(error_code_field);
Gleb Natapov851eb6672013-09-25 12:51:34 +03007470 kvm_requeue_exception_e(vcpu, vector, err);
Avi Kivity35920a32008-07-03 14:50:12 +03007471 } else
Gleb Natapov851eb6672013-09-25 12:51:34 +03007472 kvm_requeue_exception(vcpu, vector);
Gleb Natapov37b96e92009-03-30 16:03:13 +03007473 break;
Gleb Natapov66fd3f72009-05-11 13:35:50 +03007474 case INTR_TYPE_SOFT_INTR:
Jan Kiszka3ab66e82013-02-20 14:03:24 +01007475 vcpu->arch.event_exit_inst_len = vmcs_read32(instr_len_field);
Gleb Natapov66fd3f72009-05-11 13:35:50 +03007476 /* fall through */
Gleb Natapov37b96e92009-03-30 16:03:13 +03007477 case INTR_TYPE_EXT_INTR:
Jan Kiszka3ab66e82013-02-20 14:03:24 +01007478 kvm_queue_interrupt(vcpu, vector, type == INTR_TYPE_SOFT_INTR);
Gleb Natapov37b96e92009-03-30 16:03:13 +03007479 break;
7480 default:
7481 break;
Avi Kivityf7d92382008-07-03 16:14:28 +03007482 }
Avi Kivitycf393f72008-07-01 16:20:21 +03007483}
7484
Avi Kivity83422e12010-07-20 14:43:23 +03007485static void vmx_complete_interrupts(struct vcpu_vmx *vmx)
7486{
Jan Kiszka3ab66e82013-02-20 14:03:24 +01007487 __vmx_complete_interrupts(&vmx->vcpu, vmx->idt_vectoring_info,
Avi Kivity83422e12010-07-20 14:43:23 +03007488 VM_EXIT_INSTRUCTION_LEN,
7489 IDT_VECTORING_ERROR_CODE);
7490}
7491
Avi Kivityb463a6f2010-07-20 15:06:17 +03007492static void vmx_cancel_injection(struct kvm_vcpu *vcpu)
7493{
Jan Kiszka3ab66e82013-02-20 14:03:24 +01007494 __vmx_complete_interrupts(vcpu,
Avi Kivityb463a6f2010-07-20 15:06:17 +03007495 vmcs_read32(VM_ENTRY_INTR_INFO_FIELD),
7496 VM_ENTRY_INSTRUCTION_LEN,
7497 VM_ENTRY_EXCEPTION_ERROR_CODE);
7498
7499 vmcs_write32(VM_ENTRY_INTR_INFO_FIELD, 0);
7500}
7501
Gleb Natapovd7cd9792011-10-05 14:01:23 +02007502static void atomic_switch_perf_msrs(struct vcpu_vmx *vmx)
7503{
7504 int i, nr_msrs;
7505 struct perf_guest_switch_msr *msrs;
7506
7507 msrs = perf_guest_get_msrs(&nr_msrs);
7508
7509 if (!msrs)
7510 return;
7511
7512 for (i = 0; i < nr_msrs; i++)
7513 if (msrs[i].host == msrs[i].guest)
7514 clear_atomic_switch_msr(vmx, msrs[i].msr);
7515 else
7516 add_atomic_switch_msr(vmx, msrs[i].msr, msrs[i].guest,
7517 msrs[i].host);
7518}
7519
Lai Jiangshana3b5ba42011-02-11 14:29:40 +08007520static void __noclone vmx_vcpu_run(struct kvm_vcpu *vcpu)
Avi Kivity6aa8b732006-12-10 02:21:36 -08007521{
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -04007522 struct vcpu_vmx *vmx = to_vmx(vcpu);
Andy Lutomirskid974baa2014-10-08 09:02:13 -07007523 unsigned long debugctlmsr, cr4;
Avi Kivity104f2262010-11-18 13:12:52 +02007524
7525 /* Record the guest's net vcpu time for enforced NMI injections. */
7526 if (unlikely(!cpu_has_virtual_nmis() && vmx->soft_vnmi_blocked))
7527 vmx->entry_time = ktime_get();
7528
7529 /* Don't enter VMX if guest state is invalid, let the exit handler
7530 start emulation until we arrive back to a valid state */
Gleb Natapov14168782013-01-21 15:36:49 +02007531 if (vmx->emulation_required)
Avi Kivity104f2262010-11-18 13:12:52 +02007532 return;
7533
Radim Krčmářa7653ec2014-08-21 18:08:07 +02007534 if (vmx->ple_window_dirty) {
7535 vmx->ple_window_dirty = false;
7536 vmcs_write32(PLE_WINDOW, vmx->ple_window);
7537 }
7538
Abel Gordon012f83c2013-04-18 14:39:25 +03007539 if (vmx->nested.sync_shadow_vmcs) {
7540 copy_vmcs12_to_shadow(vmx);
7541 vmx->nested.sync_shadow_vmcs = false;
7542 }
7543
Avi Kivity104f2262010-11-18 13:12:52 +02007544 if (test_bit(VCPU_REGS_RSP, (unsigned long *)&vcpu->arch.regs_dirty))
7545 vmcs_writel(GUEST_RSP, vcpu->arch.regs[VCPU_REGS_RSP]);
7546 if (test_bit(VCPU_REGS_RIP, (unsigned long *)&vcpu->arch.regs_dirty))
7547 vmcs_writel(GUEST_RIP, vcpu->arch.regs[VCPU_REGS_RIP]);
7548
Andy Lutomirskid974baa2014-10-08 09:02:13 -07007549 cr4 = read_cr4();
7550 if (unlikely(cr4 != vmx->host_state.vmcs_host_cr4)) {
7551 vmcs_writel(HOST_CR4, cr4);
7552 vmx->host_state.vmcs_host_cr4 = cr4;
7553 }
7554
Avi Kivity104f2262010-11-18 13:12:52 +02007555 /* When single-stepping over STI and MOV SS, we must clear the
7556 * corresponding interruptibility bits in the guest state. Otherwise
7557 * vmentry fails as it then expects bit 14 (BS) in pending debug
7558 * exceptions being set, but that's not correct for the guest debugging
7559 * case. */
7560 if (vcpu->guest_debug & KVM_GUESTDBG_SINGLESTEP)
7561 vmx_set_interrupt_shadow(vcpu, 0);
7562
Gleb Natapovd7cd9792011-10-05 14:01:23 +02007563 atomic_switch_perf_msrs(vmx);
Gleb Natapov2a7921b2012-08-12 16:12:29 +03007564 debugctlmsr = get_debugctlmsr();
Gleb Natapovd7cd9792011-10-05 14:01:23 +02007565
Nadav Har'Eld462b812011-05-24 15:26:10 +03007566 vmx->__launched = vmx->loaded_vmcs->launched;
Avi Kivity104f2262010-11-18 13:12:52 +02007567 asm(
Avi Kivity6aa8b732006-12-10 02:21:36 -08007568 /* Store host registers */
Avi Kivityb188c81f2012-09-16 15:10:58 +03007569 "push %%" _ASM_DX "; push %%" _ASM_BP ";"
7570 "push %%" _ASM_CX " \n\t" /* placeholder for guest rcx */
7571 "push %%" _ASM_CX " \n\t"
7572 "cmp %%" _ASM_SP ", %c[host_rsp](%0) \n\t"
Avi Kivity313dbd42008-07-17 18:04:30 +03007573 "je 1f \n\t"
Avi Kivityb188c81f2012-09-16 15:10:58 +03007574 "mov %%" _ASM_SP ", %c[host_rsp](%0) \n\t"
Avi Kivity4ecac3f2008-05-13 13:23:38 +03007575 __ex(ASM_VMX_VMWRITE_RSP_RDX) "\n\t"
Avi Kivity313dbd42008-07-17 18:04:30 +03007576 "1: \n\t"
Avi Kivityd3edefc2009-06-16 12:33:56 +03007577 /* Reload cr2 if changed */
Avi Kivityb188c81f2012-09-16 15:10:58 +03007578 "mov %c[cr2](%0), %%" _ASM_AX " \n\t"
7579 "mov %%cr2, %%" _ASM_DX " \n\t"
7580 "cmp %%" _ASM_AX ", %%" _ASM_DX " \n\t"
Avi Kivityd3edefc2009-06-16 12:33:56 +03007581 "je 2f \n\t"
Avi Kivityb188c81f2012-09-16 15:10:58 +03007582 "mov %%" _ASM_AX", %%cr2 \n\t"
Avi Kivityd3edefc2009-06-16 12:33:56 +03007583 "2: \n\t"
Avi Kivity6aa8b732006-12-10 02:21:36 -08007584 /* Check if vmlaunch of vmresume is needed */
Avi Kivitye08aa782007-11-15 18:06:18 +02007585 "cmpl $0, %c[launched](%0) \n\t"
Avi Kivity6aa8b732006-12-10 02:21:36 -08007586 /* Load guest registers. Don't clobber flags. */
Avi Kivityb188c81f2012-09-16 15:10:58 +03007587 "mov %c[rax](%0), %%" _ASM_AX " \n\t"
7588 "mov %c[rbx](%0), %%" _ASM_BX " \n\t"
7589 "mov %c[rdx](%0), %%" _ASM_DX " \n\t"
7590 "mov %c[rsi](%0), %%" _ASM_SI " \n\t"
7591 "mov %c[rdi](%0), %%" _ASM_DI " \n\t"
7592 "mov %c[rbp](%0), %%" _ASM_BP " \n\t"
Avi Kivity05b3e0c2006-12-13 00:33:45 -08007593#ifdef CONFIG_X86_64
Avi Kivitye08aa782007-11-15 18:06:18 +02007594 "mov %c[r8](%0), %%r8 \n\t"
7595 "mov %c[r9](%0), %%r9 \n\t"
7596 "mov %c[r10](%0), %%r10 \n\t"
7597 "mov %c[r11](%0), %%r11 \n\t"
7598 "mov %c[r12](%0), %%r12 \n\t"
7599 "mov %c[r13](%0), %%r13 \n\t"
7600 "mov %c[r14](%0), %%r14 \n\t"
7601 "mov %c[r15](%0), %%r15 \n\t"
Avi Kivity6aa8b732006-12-10 02:21:36 -08007602#endif
Avi Kivityb188c81f2012-09-16 15:10:58 +03007603 "mov %c[rcx](%0), %%" _ASM_CX " \n\t" /* kills %0 (ecx) */
Avi Kivityc8019492008-07-14 14:44:59 +03007604
Avi Kivity6aa8b732006-12-10 02:21:36 -08007605 /* Enter guest mode */
Avi Kivity83287ea422012-09-16 15:10:57 +03007606 "jne 1f \n\t"
Avi Kivity4ecac3f2008-05-13 13:23:38 +03007607 __ex(ASM_VMX_VMLAUNCH) "\n\t"
Avi Kivity83287ea422012-09-16 15:10:57 +03007608 "jmp 2f \n\t"
7609 "1: " __ex(ASM_VMX_VMRESUME) "\n\t"
7610 "2: "
Avi Kivity6aa8b732006-12-10 02:21:36 -08007611 /* Save guest registers, load host registers, keep flags */
Avi Kivityb188c81f2012-09-16 15:10:58 +03007612 "mov %0, %c[wordsize](%%" _ASM_SP ") \n\t"
Avi Kivity40712fa2011-01-06 18:09:12 +02007613 "pop %0 \n\t"
Avi Kivityb188c81f2012-09-16 15:10:58 +03007614 "mov %%" _ASM_AX ", %c[rax](%0) \n\t"
7615 "mov %%" _ASM_BX ", %c[rbx](%0) \n\t"
7616 __ASM_SIZE(pop) " %c[rcx](%0) \n\t"
7617 "mov %%" _ASM_DX ", %c[rdx](%0) \n\t"
7618 "mov %%" _ASM_SI ", %c[rsi](%0) \n\t"
7619 "mov %%" _ASM_DI ", %c[rdi](%0) \n\t"
7620 "mov %%" _ASM_BP ", %c[rbp](%0) \n\t"
Avi Kivity05b3e0c2006-12-13 00:33:45 -08007621#ifdef CONFIG_X86_64
Avi Kivitye08aa782007-11-15 18:06:18 +02007622 "mov %%r8, %c[r8](%0) \n\t"
7623 "mov %%r9, %c[r9](%0) \n\t"
7624 "mov %%r10, %c[r10](%0) \n\t"
7625 "mov %%r11, %c[r11](%0) \n\t"
7626 "mov %%r12, %c[r12](%0) \n\t"
7627 "mov %%r13, %c[r13](%0) \n\t"
7628 "mov %%r14, %c[r14](%0) \n\t"
7629 "mov %%r15, %c[r15](%0) \n\t"
Avi Kivity6aa8b732006-12-10 02:21:36 -08007630#endif
Avi Kivityb188c81f2012-09-16 15:10:58 +03007631 "mov %%cr2, %%" _ASM_AX " \n\t"
7632 "mov %%" _ASM_AX ", %c[cr2](%0) \n\t"
Avi Kivityc8019492008-07-14 14:44:59 +03007633
Avi Kivityb188c81f2012-09-16 15:10:58 +03007634 "pop %%" _ASM_BP "; pop %%" _ASM_DX " \n\t"
Avi Kivitye08aa782007-11-15 18:06:18 +02007635 "setbe %c[fail](%0) \n\t"
Avi Kivity83287ea422012-09-16 15:10:57 +03007636 ".pushsection .rodata \n\t"
7637 ".global vmx_return \n\t"
7638 "vmx_return: " _ASM_PTR " 2b \n\t"
7639 ".popsection"
Avi Kivitye08aa782007-11-15 18:06:18 +02007640 : : "c"(vmx), "d"((unsigned long)HOST_RSP),
Nadav Har'Eld462b812011-05-24 15:26:10 +03007641 [launched]"i"(offsetof(struct vcpu_vmx, __launched)),
Avi Kivitye08aa782007-11-15 18:06:18 +02007642 [fail]"i"(offsetof(struct vcpu_vmx, fail)),
Avi Kivity313dbd42008-07-17 18:04:30 +03007643 [host_rsp]"i"(offsetof(struct vcpu_vmx, host_rsp)),
Zhang Xiantaoad312c72007-12-13 23:50:52 +08007644 [rax]"i"(offsetof(struct vcpu_vmx, vcpu.arch.regs[VCPU_REGS_RAX])),
7645 [rbx]"i"(offsetof(struct vcpu_vmx, vcpu.arch.regs[VCPU_REGS_RBX])),
7646 [rcx]"i"(offsetof(struct vcpu_vmx, vcpu.arch.regs[VCPU_REGS_RCX])),
7647 [rdx]"i"(offsetof(struct vcpu_vmx, vcpu.arch.regs[VCPU_REGS_RDX])),
7648 [rsi]"i"(offsetof(struct vcpu_vmx, vcpu.arch.regs[VCPU_REGS_RSI])),
7649 [rdi]"i"(offsetof(struct vcpu_vmx, vcpu.arch.regs[VCPU_REGS_RDI])),
7650 [rbp]"i"(offsetof(struct vcpu_vmx, vcpu.arch.regs[VCPU_REGS_RBP])),
Avi Kivity05b3e0c2006-12-13 00:33:45 -08007651#ifdef CONFIG_X86_64
Zhang Xiantaoad312c72007-12-13 23:50:52 +08007652 [r8]"i"(offsetof(struct vcpu_vmx, vcpu.arch.regs[VCPU_REGS_R8])),
7653 [r9]"i"(offsetof(struct vcpu_vmx, vcpu.arch.regs[VCPU_REGS_R9])),
7654 [r10]"i"(offsetof(struct vcpu_vmx, vcpu.arch.regs[VCPU_REGS_R10])),
7655 [r11]"i"(offsetof(struct vcpu_vmx, vcpu.arch.regs[VCPU_REGS_R11])),
7656 [r12]"i"(offsetof(struct vcpu_vmx, vcpu.arch.regs[VCPU_REGS_R12])),
7657 [r13]"i"(offsetof(struct vcpu_vmx, vcpu.arch.regs[VCPU_REGS_R13])),
7658 [r14]"i"(offsetof(struct vcpu_vmx, vcpu.arch.regs[VCPU_REGS_R14])),
7659 [r15]"i"(offsetof(struct vcpu_vmx, vcpu.arch.regs[VCPU_REGS_R15])),
Avi Kivity6aa8b732006-12-10 02:21:36 -08007660#endif
Avi Kivity40712fa2011-01-06 18:09:12 +02007661 [cr2]"i"(offsetof(struct vcpu_vmx, vcpu.arch.cr2)),
7662 [wordsize]"i"(sizeof(ulong))
Laurent Vivierc2036302007-10-25 14:18:52 +02007663 : "cc", "memory"
7664#ifdef CONFIG_X86_64
Avi Kivityb188c81f2012-09-16 15:10:58 +03007665 , "rax", "rbx", "rdi", "rsi"
Laurent Vivierc2036302007-10-25 14:18:52 +02007666 , "r8", "r9", "r10", "r11", "r12", "r13", "r14", "r15"
Avi Kivityb188c81f2012-09-16 15:10:58 +03007667#else
7668 , "eax", "ebx", "edi", "esi"
Laurent Vivierc2036302007-10-25 14:18:52 +02007669#endif
7670 );
Avi Kivity6aa8b732006-12-10 02:21:36 -08007671
Gleb Natapov2a7921b2012-08-12 16:12:29 +03007672 /* MSR_IA32_DEBUGCTLMSR is zeroed on vmexit. Restore it if needed */
7673 if (debugctlmsr)
7674 update_debugctlmsr(debugctlmsr);
7675
Avi Kivityaa67f602012-08-01 16:48:03 +03007676#ifndef CONFIG_X86_64
7677 /*
7678 * The sysexit path does not restore ds/es, so we must set them to
7679 * a reasonable value ourselves.
7680 *
7681 * We can't defer this to vmx_load_host_state() since that function
7682 * may be executed in interrupt context, which saves and restore segments
7683 * around it, nullifying its effect.
7684 */
7685 loadsegment(ds, __USER_DS);
7686 loadsegment(es, __USER_DS);
7687#endif
7688
Avi Kivity6de4f3a2009-05-31 22:58:47 +03007689 vcpu->arch.regs_avail = ~((1 << VCPU_REGS_RIP) | (1 << VCPU_REGS_RSP)
Avi Kivity6de12732011-03-07 12:51:22 +02007690 | (1 << VCPU_EXREG_RFLAGS)
Avi Kivityaff48ba2010-12-05 18:56:11 +02007691 | (1 << VCPU_EXREG_PDPTR)
Avi Kivity2fb92db2011-04-27 19:42:18 +03007692 | (1 << VCPU_EXREG_SEGMENTS)
Avi Kivityaff48ba2010-12-05 18:56:11 +02007693 | (1 << VCPU_EXREG_CR3));
Marcelo Tosatti5fdbf972008-06-27 14:58:02 -03007694 vcpu->arch.regs_dirty = 0;
7695
Avi Kivity1155f762007-11-22 11:30:47 +02007696 vmx->idt_vectoring_info = vmcs_read32(IDT_VECTORING_INFO_FIELD);
7697
Nadav Har'Eld462b812011-05-24 15:26:10 +03007698 vmx->loaded_vmcs->launched = 1;
Avi Kivity1b6269d2007-10-09 12:12:19 +02007699
Avi Kivity51aa01d2010-07-20 14:31:20 +03007700 vmx->exit_reason = vmcs_read32(VM_EXIT_REASON);
Jan Kiszka1e2b1dd2011-09-12 10:52:24 +02007701 trace_kvm_exit(vmx->exit_reason, vcpu, KVM_ISA_VMX);
Avi Kivity51aa01d2010-07-20 14:31:20 +03007702
Gleb Natapove0b890d2013-09-25 12:51:33 +03007703 /*
7704 * the KVM_REQ_EVENT optimization bit is only on for one entry, and if
7705 * we did not inject a still-pending event to L1 now because of
7706 * nested_run_pending, we need to re-enable this bit.
7707 */
7708 if (vmx->nested.nested_run_pending)
7709 kvm_make_request(KVM_REQ_EVENT, vcpu);
7710
7711 vmx->nested.nested_run_pending = 0;
7712
Avi Kivity51aa01d2010-07-20 14:31:20 +03007713 vmx_complete_atomic_exit(vmx);
7714 vmx_recover_nmi_blocking(vmx);
Avi Kivitycf393f72008-07-01 16:20:21 +03007715 vmx_complete_interrupts(vmx);
Avi Kivity6aa8b732006-12-10 02:21:36 -08007716}
7717
Paolo Bonzini4fa77342014-07-17 12:25:16 +02007718static void vmx_load_vmcs01(struct kvm_vcpu *vcpu)
7719{
7720 struct vcpu_vmx *vmx = to_vmx(vcpu);
7721 int cpu;
7722
7723 if (vmx->loaded_vmcs == &vmx->vmcs01)
7724 return;
7725
7726 cpu = get_cpu();
7727 vmx->loaded_vmcs = &vmx->vmcs01;
7728 vmx_vcpu_put(vcpu);
7729 vmx_vcpu_load(vcpu, cpu);
7730 vcpu->cpu = cpu;
7731 put_cpu();
7732}
7733
Avi Kivity6aa8b732006-12-10 02:21:36 -08007734static void vmx_free_vcpu(struct kvm_vcpu *vcpu)
7735{
Rusty Russellfb3f0f52007-07-27 17:16:56 +10007736 struct vcpu_vmx *vmx = to_vmx(vcpu);
7737
Lai Jiangshancdbecfc2010-04-17 16:41:47 +08007738 free_vpid(vmx);
Paolo Bonzini4fa77342014-07-17 12:25:16 +02007739 leave_guest_mode(vcpu);
7740 vmx_load_vmcs01(vcpu);
Marcelo Tosatti26a865f2014-01-03 17:00:51 -02007741 free_nested(vmx);
Paolo Bonzini4fa77342014-07-17 12:25:16 +02007742 free_loaded_vmcs(vmx->loaded_vmcs);
Rusty Russellfb3f0f52007-07-27 17:16:56 +10007743 kfree(vmx->guest_msrs);
7744 kvm_vcpu_uninit(vcpu);
Rusty Russella4770342007-08-01 14:46:11 +10007745 kmem_cache_free(kvm_vcpu_cache, vmx);
Avi Kivity6aa8b732006-12-10 02:21:36 -08007746}
7747
Rusty Russellfb3f0f52007-07-27 17:16:56 +10007748static struct kvm_vcpu *vmx_create_vcpu(struct kvm *kvm, unsigned int id)
Avi Kivity6aa8b732006-12-10 02:21:36 -08007749{
Rusty Russellfb3f0f52007-07-27 17:16:56 +10007750 int err;
Rusty Russellc16f8622007-07-30 21:12:19 +10007751 struct vcpu_vmx *vmx = kmem_cache_zalloc(kvm_vcpu_cache, GFP_KERNEL);
Avi Kivity15ad7142007-07-11 18:17:21 +03007752 int cpu;
Avi Kivity6aa8b732006-12-10 02:21:36 -08007753
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -04007754 if (!vmx)
Rusty Russellfb3f0f52007-07-27 17:16:56 +10007755 return ERR_PTR(-ENOMEM);
7756
Sheng Yang2384d2b2008-01-17 15:14:33 +08007757 allocate_vpid(vmx);
7758
Rusty Russellfb3f0f52007-07-27 17:16:56 +10007759 err = kvm_vcpu_init(&vmx->vcpu, kvm, id);
7760 if (err)
7761 goto free_vcpu;
Ingo Molnar965b58a2007-01-05 16:36:23 -08007762
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -04007763 vmx->guest_msrs = kmalloc(PAGE_SIZE, GFP_KERNEL);
Paolo Bonzini03916db2014-07-24 14:21:57 +02007764 BUILD_BUG_ON(ARRAY_SIZE(vmx_msr_index) * sizeof(vmx->guest_msrs[0])
7765 > PAGE_SIZE);
Nadav Amit0123be42014-07-24 15:06:56 +03007766
Jan Kiszkabe6d05c2011-04-13 01:27:55 +02007767 err = -ENOMEM;
Rusty Russellfb3f0f52007-07-27 17:16:56 +10007768 if (!vmx->guest_msrs) {
Rusty Russellfb3f0f52007-07-27 17:16:56 +10007769 goto uninit_vcpu;
7770 }
Ingo Molnar965b58a2007-01-05 16:36:23 -08007771
Nadav Har'Eld462b812011-05-24 15:26:10 +03007772 vmx->loaded_vmcs = &vmx->vmcs01;
7773 vmx->loaded_vmcs->vmcs = alloc_vmcs();
7774 if (!vmx->loaded_vmcs->vmcs)
Rusty Russellfb3f0f52007-07-27 17:16:56 +10007775 goto free_msrs;
Nadav Har'Eld462b812011-05-24 15:26:10 +03007776 if (!vmm_exclusive)
7777 kvm_cpu_vmxon(__pa(per_cpu(vmxarea, raw_smp_processor_id())));
7778 loaded_vmcs_init(vmx->loaded_vmcs);
7779 if (!vmm_exclusive)
7780 kvm_cpu_vmxoff();
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -04007781
Avi Kivity15ad7142007-07-11 18:17:21 +03007782 cpu = get_cpu();
7783 vmx_vcpu_load(&vmx->vcpu, cpu);
Zachary Amsdene48672f2010-08-19 22:07:23 -10007784 vmx->vcpu.cpu = cpu;
Rusty Russell8b9cf982007-07-30 16:31:43 +10007785 err = vmx_vcpu_setup(vmx);
Rusty Russellfb3f0f52007-07-27 17:16:56 +10007786 vmx_vcpu_put(&vmx->vcpu);
Avi Kivity15ad7142007-07-11 18:17:21 +03007787 put_cpu();
Rusty Russellfb3f0f52007-07-27 17:16:56 +10007788 if (err)
7789 goto free_vmcs;
Jan Kiszkaa63cb562013-04-08 11:07:46 +02007790 if (vm_need_virtualize_apic_accesses(kvm)) {
Jan Kiszkabe6d05c2011-04-13 01:27:55 +02007791 err = alloc_apic_access_page(kvm);
7792 if (err)
Marcelo Tosatti5e4a0b32008-02-14 21:21:43 -02007793 goto free_vmcs;
Jan Kiszkaa63cb562013-04-08 11:07:46 +02007794 }
Ingo Molnar965b58a2007-01-05 16:36:23 -08007795
Sheng Yangb927a3c2009-07-21 10:42:48 +08007796 if (enable_ept) {
7797 if (!kvm->arch.ept_identity_map_addr)
7798 kvm->arch.ept_identity_map_addr =
7799 VMX_EPT_IDENTITY_PAGETABLE_ADDR;
Tang Chenf51770e2014-09-16 18:41:59 +08007800 err = init_rmode_identity_map(kvm);
7801 if (err)
Gleb Natapov93ea5382011-02-21 12:07:59 +02007802 goto free_vmcs;
Sheng Yangb927a3c2009-07-21 10:42:48 +08007803 }
Sheng Yangb7ebfb02008-04-25 21:44:52 +08007804
Nadav Har'Ela9d30f32011-05-25 23:03:55 +03007805 vmx->nested.current_vmptr = -1ull;
7806 vmx->nested.current_vmcs12 = NULL;
7807
Rusty Russellfb3f0f52007-07-27 17:16:56 +10007808 return &vmx->vcpu;
Ingo Molnar965b58a2007-01-05 16:36:23 -08007809
Rusty Russellfb3f0f52007-07-27 17:16:56 +10007810free_vmcs:
Xiao Guangrong5f3fbc32012-05-14 14:58:58 +08007811 free_loaded_vmcs(vmx->loaded_vmcs);
Rusty Russellfb3f0f52007-07-27 17:16:56 +10007812free_msrs:
Rusty Russellfb3f0f52007-07-27 17:16:56 +10007813 kfree(vmx->guest_msrs);
7814uninit_vcpu:
7815 kvm_vcpu_uninit(&vmx->vcpu);
7816free_vcpu:
Lai Jiangshancdbecfc2010-04-17 16:41:47 +08007817 free_vpid(vmx);
Rusty Russella4770342007-08-01 14:46:11 +10007818 kmem_cache_free(kvm_vcpu_cache, vmx);
Rusty Russellfb3f0f52007-07-27 17:16:56 +10007819 return ERR_PTR(err);
Avi Kivity6aa8b732006-12-10 02:21:36 -08007820}
7821
Yang, Sheng002c7f72007-07-31 14:23:01 +03007822static void __init vmx_check_processor_compat(void *rtn)
7823{
7824 struct vmcs_config vmcs_conf;
7825
7826 *(int *)rtn = 0;
7827 if (setup_vmcs_config(&vmcs_conf) < 0)
7828 *(int *)rtn = -EIO;
7829 if (memcmp(&vmcs_config, &vmcs_conf, sizeof(struct vmcs_config)) != 0) {
7830 printk(KERN_ERR "kvm: CPU %d feature inconsistency!\n",
7831 smp_processor_id());
7832 *(int *)rtn = -EIO;
7833 }
7834}
7835
Sheng Yang67253af2008-04-25 10:20:22 +08007836static int get_ept_level(void)
7837{
7838 return VMX_EPT_DEFAULT_GAW + 1;
7839}
7840
Sheng Yang4b12f0d2009-04-27 20:35:42 +08007841static u64 vmx_get_mt_mask(struct kvm_vcpu *vcpu, gfn_t gfn, bool is_mmio)
Sheng Yang64d4d522008-10-09 16:01:57 +08007842{
Sheng Yang4b12f0d2009-04-27 20:35:42 +08007843 u64 ret;
7844
Sheng Yang522c68c2009-04-27 20:35:43 +08007845 /* For VT-d and EPT combination
7846 * 1. MMIO: always map as UC
7847 * 2. EPT with VT-d:
7848 * a. VT-d without snooping control feature: can't guarantee the
7849 * result, try to trust guest.
7850 * b. VT-d with snooping control feature: snooping control feature of
7851 * VT-d engine can guarantee the cache correctness. Just set it
7852 * to WB to keep consistent with host. So the same as item 3.
Sheng Yanga19a6d12010-02-09 16:41:53 +08007853 * 3. EPT without VT-d: always map as WB and set IPAT=1 to keep
Sheng Yang522c68c2009-04-27 20:35:43 +08007854 * consistent with host MTRR
7855 */
Sheng Yang4b12f0d2009-04-27 20:35:42 +08007856 if (is_mmio)
7857 ret = MTRR_TYPE_UNCACHABLE << VMX_EPT_MT_EPTE_SHIFT;
Alex Williamsone0f0bbc2013-10-30 11:02:30 -06007858 else if (kvm_arch_has_noncoherent_dma(vcpu->kvm))
Sheng Yang522c68c2009-04-27 20:35:43 +08007859 ret = kvm_get_guest_memory_type(vcpu, gfn) <<
7860 VMX_EPT_MT_EPTE_SHIFT;
Sheng Yang4b12f0d2009-04-27 20:35:42 +08007861 else
Sheng Yang522c68c2009-04-27 20:35:43 +08007862 ret = (MTRR_TYPE_WRBACK << VMX_EPT_MT_EPTE_SHIFT)
Sheng Yanga19a6d12010-02-09 16:41:53 +08007863 | VMX_EPT_IPAT_BIT;
Sheng Yang4b12f0d2009-04-27 20:35:42 +08007864
7865 return ret;
Sheng Yang64d4d522008-10-09 16:01:57 +08007866}
7867
Sheng Yang17cc3932010-01-05 19:02:27 +08007868static int vmx_get_lpage_level(void)
Joerg Roedel344f4142009-07-27 16:30:48 +02007869{
Sheng Yang878403b2010-01-05 19:02:29 +08007870 if (enable_ept && !cpu_has_vmx_ept_1g_page())
7871 return PT_DIRECTORY_LEVEL;
7872 else
7873 /* For shadow and EPT supported 1GB page */
7874 return PT_PDPE_LEVEL;
Joerg Roedel344f4142009-07-27 16:30:48 +02007875}
7876
Sheng Yang0e851882009-12-18 16:48:46 +08007877static void vmx_cpuid_update(struct kvm_vcpu *vcpu)
7878{
Sheng Yang4e47c7a2009-12-18 16:48:47 +08007879 struct kvm_cpuid_entry2 *best;
7880 struct vcpu_vmx *vmx = to_vmx(vcpu);
7881 u32 exec_control;
7882
7883 vmx->rdtscp_enabled = false;
7884 if (vmx_rdtscp_supported()) {
7885 exec_control = vmcs_read32(SECONDARY_VM_EXEC_CONTROL);
7886 if (exec_control & SECONDARY_EXEC_RDTSCP) {
7887 best = kvm_find_cpuid_entry(vcpu, 0x80000001, 0);
7888 if (best && (best->edx & bit(X86_FEATURE_RDTSCP)))
7889 vmx->rdtscp_enabled = true;
7890 else {
7891 exec_control &= ~SECONDARY_EXEC_RDTSCP;
7892 vmcs_write32(SECONDARY_VM_EXEC_CONTROL,
7893 exec_control);
7894 }
7895 }
7896 }
Mao, Junjiead756a12012-07-02 01:18:48 +00007897
Mao, Junjiead756a12012-07-02 01:18:48 +00007898 /* Exposing INVPCID only when PCID is exposed */
7899 best = kvm_find_cpuid_entry(vcpu, 0x7, 0);
7900 if (vmx_invpcid_supported() &&
Ren, Yongjie4f977042012-09-07 07:36:59 +00007901 best && (best->ebx & bit(X86_FEATURE_INVPCID)) &&
Mao, Junjiead756a12012-07-02 01:18:48 +00007902 guest_cpuid_has_pcid(vcpu)) {
Takashi Iwai29282fd2012-11-09 15:20:17 +01007903 exec_control = vmcs_read32(SECONDARY_VM_EXEC_CONTROL);
Mao, Junjiead756a12012-07-02 01:18:48 +00007904 exec_control |= SECONDARY_EXEC_ENABLE_INVPCID;
7905 vmcs_write32(SECONDARY_VM_EXEC_CONTROL,
7906 exec_control);
7907 } else {
Takashi Iwai29282fd2012-11-09 15:20:17 +01007908 if (cpu_has_secondary_exec_ctrls()) {
7909 exec_control = vmcs_read32(SECONDARY_VM_EXEC_CONTROL);
7910 exec_control &= ~SECONDARY_EXEC_ENABLE_INVPCID;
7911 vmcs_write32(SECONDARY_VM_EXEC_CONTROL,
7912 exec_control);
7913 }
Mao, Junjiead756a12012-07-02 01:18:48 +00007914 if (best)
Ren, Yongjie4f977042012-09-07 07:36:59 +00007915 best->ebx &= ~bit(X86_FEATURE_INVPCID);
Mao, Junjiead756a12012-07-02 01:18:48 +00007916 }
Sheng Yang0e851882009-12-18 16:48:46 +08007917}
7918
Joerg Roedeld4330ef2010-04-22 12:33:11 +02007919static void vmx_set_supported_cpuid(u32 func, struct kvm_cpuid_entry2 *entry)
7920{
Nadav Har'El7b8050f2011-05-25 23:16:10 +03007921 if (func == 1 && nested)
7922 entry->ecx |= bit(X86_FEATURE_VMX);
Joerg Roedeld4330ef2010-04-22 12:33:11 +02007923}
7924
Yang Zhang25d92082013-08-06 12:00:32 +03007925static void nested_ept_inject_page_fault(struct kvm_vcpu *vcpu,
7926 struct x86_exception *fault)
7927{
Jan Kiszka533558b2014-01-04 18:47:20 +01007928 struct vmcs12 *vmcs12 = get_vmcs12(vcpu);
7929 u32 exit_reason;
Yang Zhang25d92082013-08-06 12:00:32 +03007930
7931 if (fault->error_code & PFERR_RSVD_MASK)
Jan Kiszka533558b2014-01-04 18:47:20 +01007932 exit_reason = EXIT_REASON_EPT_MISCONFIG;
Yang Zhang25d92082013-08-06 12:00:32 +03007933 else
Jan Kiszka533558b2014-01-04 18:47:20 +01007934 exit_reason = EXIT_REASON_EPT_VIOLATION;
7935 nested_vmx_vmexit(vcpu, exit_reason, 0, vcpu->arch.exit_qualification);
Yang Zhang25d92082013-08-06 12:00:32 +03007936 vmcs12->guest_physical_address = fault->address;
7937}
7938
Nadav Har'El155a97a2013-08-05 11:07:16 +03007939/* Callbacks for nested_ept_init_mmu_context: */
7940
7941static unsigned long nested_ept_get_cr3(struct kvm_vcpu *vcpu)
7942{
7943 /* return the page table to be shadowed - in our case, EPT12 */
7944 return get_vmcs12(vcpu)->ept_pointer;
7945}
7946
Paolo Bonzini8a3c1a332013-10-02 16:56:13 +02007947static void nested_ept_init_mmu_context(struct kvm_vcpu *vcpu)
Nadav Har'El155a97a2013-08-05 11:07:16 +03007948{
Paolo Bonzini8a3c1a332013-10-02 16:56:13 +02007949 kvm_init_shadow_ept_mmu(vcpu, &vcpu->arch.mmu,
Nadav Har'El155a97a2013-08-05 11:07:16 +03007950 nested_vmx_ept_caps & VMX_EPT_EXECUTE_ONLY_BIT);
7951
7952 vcpu->arch.mmu.set_cr3 = vmx_set_cr3;
7953 vcpu->arch.mmu.get_cr3 = nested_ept_get_cr3;
7954 vcpu->arch.mmu.inject_page_fault = nested_ept_inject_page_fault;
7955
7956 vcpu->arch.walk_mmu = &vcpu->arch.nested_mmu;
Nadav Har'El155a97a2013-08-05 11:07:16 +03007957}
7958
7959static void nested_ept_uninit_mmu_context(struct kvm_vcpu *vcpu)
7960{
7961 vcpu->arch.walk_mmu = &vcpu->arch.mmu;
7962}
7963
Gleb Natapovfeaf0c7d2013-09-25 12:51:36 +03007964static void vmx_inject_page_fault_nested(struct kvm_vcpu *vcpu,
7965 struct x86_exception *fault)
7966{
7967 struct vmcs12 *vmcs12 = get_vmcs12(vcpu);
7968
7969 WARN_ON(!is_guest_mode(vcpu));
7970
7971 /* TODO: also check PFEC_MATCH/MASK, not just EB.PF. */
7972 if (vmcs12->exception_bitmap & (1u << PF_VECTOR))
Jan Kiszka533558b2014-01-04 18:47:20 +01007973 nested_vmx_vmexit(vcpu, to_vmx(vcpu)->exit_reason,
7974 vmcs_read32(VM_EXIT_INTR_INFO),
7975 vmcs_readl(EXIT_QUALIFICATION));
Gleb Natapovfeaf0c7d2013-09-25 12:51:36 +03007976 else
7977 kvm_inject_page_fault(vcpu, fault);
7978}
7979
Wanpeng Lia2bcba52014-08-21 19:46:49 +08007980static bool nested_get_vmcs12_pages(struct kvm_vcpu *vcpu,
7981 struct vmcs12 *vmcs12)
7982{
7983 struct vcpu_vmx *vmx = to_vmx(vcpu);
7984
7985 if (nested_cpu_has2(vmcs12, SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES)) {
Wanpeng Lia7c0b072014-08-21 19:46:50 +08007986 /* TODO: Also verify bits beyond physical address width are 0 */
Wanpeng Lia2bcba52014-08-21 19:46:49 +08007987 if (!PAGE_ALIGNED(vmcs12->apic_access_addr))
Wanpeng Lia2bcba52014-08-21 19:46:49 +08007988 return false;
7989
7990 /*
7991 * Translate L1 physical address to host physical
7992 * address for vmcs02. Keep the page pinned, so this
7993 * physical address remains valid. We keep a reference
7994 * to it so we can release it later.
7995 */
7996 if (vmx->nested.apic_access_page) /* shouldn't happen */
7997 nested_release_page(vmx->nested.apic_access_page);
7998 vmx->nested.apic_access_page =
7999 nested_get_page(vcpu, vmcs12->apic_access_addr);
8000 }
Wanpeng Lia7c0b072014-08-21 19:46:50 +08008001
8002 if (nested_cpu_has(vmcs12, CPU_BASED_TPR_SHADOW)) {
8003 /* TODO: Also verify bits beyond physical address width are 0 */
8004 if (!PAGE_ALIGNED(vmcs12->virtual_apic_page_addr))
8005 return false;
8006
8007 if (vmx->nested.virtual_apic_page) /* shouldn't happen */
8008 nested_release_page(vmx->nested.virtual_apic_page);
8009 vmx->nested.virtual_apic_page =
8010 nested_get_page(vcpu, vmcs12->virtual_apic_page_addr);
8011
8012 /*
8013 * Failing the vm entry is _not_ what the processor does
8014 * but it's basically the only possibility we have.
8015 * We could still enter the guest if CR8 load exits are
8016 * enabled, CR8 store exits are enabled, and virtualize APIC
8017 * access is disabled; in this case the processor would never
8018 * use the TPR shadow and we could simply clear the bit from
8019 * the execution control. But such a configuration is useless,
8020 * so let's keep the code simple.
8021 */
8022 if (!vmx->nested.virtual_apic_page)
8023 return false;
8024 }
8025
Wanpeng Lia2bcba52014-08-21 19:46:49 +08008026 return true;
8027}
8028
Jan Kiszkaf4124502014-03-07 20:03:13 +01008029static void vmx_start_preemption_timer(struct kvm_vcpu *vcpu)
8030{
8031 u64 preemption_timeout = get_vmcs12(vcpu)->vmx_preemption_timer_value;
8032 struct vcpu_vmx *vmx = to_vmx(vcpu);
8033
8034 if (vcpu->arch.virtual_tsc_khz == 0)
8035 return;
8036
8037 /* Make sure short timeouts reliably trigger an immediate vmexit.
8038 * hrtimer_start does not guarantee this. */
8039 if (preemption_timeout <= 1) {
8040 vmx_preemption_timer_fn(&vmx->nested.preemption_timer);
8041 return;
8042 }
8043
8044 preemption_timeout <<= VMX_MISC_EMULATED_PREEMPTION_TIMER_RATE;
8045 preemption_timeout *= 1000000;
8046 do_div(preemption_timeout, vcpu->arch.virtual_tsc_khz);
8047 hrtimer_start(&vmx->nested.preemption_timer,
8048 ns_to_ktime(preemption_timeout), HRTIMER_MODE_REL);
8049}
8050
Nadav Har'Elfe3ef052011-05-25 23:10:02 +03008051/*
8052 * prepare_vmcs02 is called when the L1 guest hypervisor runs its nested
8053 * L2 guest. L1 has a vmcs for L2 (vmcs12), and this function "merges" it
Tiejun Chenb4619662014-09-22 10:31:38 +08008054 * with L0's requirements for its guest (a.k.a. vmcs01), so we can run the L2
Nadav Har'Elfe3ef052011-05-25 23:10:02 +03008055 * guest in a way that will both be appropriate to L1's requests, and our
8056 * needs. In addition to modifying the active vmcs (which is vmcs02), this
8057 * function also has additional necessary side-effects, like setting various
8058 * vcpu->arch fields.
8059 */
8060static void prepare_vmcs02(struct kvm_vcpu *vcpu, struct vmcs12 *vmcs12)
8061{
8062 struct vcpu_vmx *vmx = to_vmx(vcpu);
8063 u32 exec_control;
8064
8065 vmcs_write16(GUEST_ES_SELECTOR, vmcs12->guest_es_selector);
8066 vmcs_write16(GUEST_CS_SELECTOR, vmcs12->guest_cs_selector);
8067 vmcs_write16(GUEST_SS_SELECTOR, vmcs12->guest_ss_selector);
8068 vmcs_write16(GUEST_DS_SELECTOR, vmcs12->guest_ds_selector);
8069 vmcs_write16(GUEST_FS_SELECTOR, vmcs12->guest_fs_selector);
8070 vmcs_write16(GUEST_GS_SELECTOR, vmcs12->guest_gs_selector);
8071 vmcs_write16(GUEST_LDTR_SELECTOR, vmcs12->guest_ldtr_selector);
8072 vmcs_write16(GUEST_TR_SELECTOR, vmcs12->guest_tr_selector);
8073 vmcs_write32(GUEST_ES_LIMIT, vmcs12->guest_es_limit);
8074 vmcs_write32(GUEST_CS_LIMIT, vmcs12->guest_cs_limit);
8075 vmcs_write32(GUEST_SS_LIMIT, vmcs12->guest_ss_limit);
8076 vmcs_write32(GUEST_DS_LIMIT, vmcs12->guest_ds_limit);
8077 vmcs_write32(GUEST_FS_LIMIT, vmcs12->guest_fs_limit);
8078 vmcs_write32(GUEST_GS_LIMIT, vmcs12->guest_gs_limit);
8079 vmcs_write32(GUEST_LDTR_LIMIT, vmcs12->guest_ldtr_limit);
8080 vmcs_write32(GUEST_TR_LIMIT, vmcs12->guest_tr_limit);
8081 vmcs_write32(GUEST_GDTR_LIMIT, vmcs12->guest_gdtr_limit);
8082 vmcs_write32(GUEST_IDTR_LIMIT, vmcs12->guest_idtr_limit);
8083 vmcs_write32(GUEST_ES_AR_BYTES, vmcs12->guest_es_ar_bytes);
8084 vmcs_write32(GUEST_CS_AR_BYTES, vmcs12->guest_cs_ar_bytes);
8085 vmcs_write32(GUEST_SS_AR_BYTES, vmcs12->guest_ss_ar_bytes);
8086 vmcs_write32(GUEST_DS_AR_BYTES, vmcs12->guest_ds_ar_bytes);
8087 vmcs_write32(GUEST_FS_AR_BYTES, vmcs12->guest_fs_ar_bytes);
8088 vmcs_write32(GUEST_GS_AR_BYTES, vmcs12->guest_gs_ar_bytes);
8089 vmcs_write32(GUEST_LDTR_AR_BYTES, vmcs12->guest_ldtr_ar_bytes);
8090 vmcs_write32(GUEST_TR_AR_BYTES, vmcs12->guest_tr_ar_bytes);
8091 vmcs_writel(GUEST_ES_BASE, vmcs12->guest_es_base);
8092 vmcs_writel(GUEST_CS_BASE, vmcs12->guest_cs_base);
8093 vmcs_writel(GUEST_SS_BASE, vmcs12->guest_ss_base);
8094 vmcs_writel(GUEST_DS_BASE, vmcs12->guest_ds_base);
8095 vmcs_writel(GUEST_FS_BASE, vmcs12->guest_fs_base);
8096 vmcs_writel(GUEST_GS_BASE, vmcs12->guest_gs_base);
8097 vmcs_writel(GUEST_LDTR_BASE, vmcs12->guest_ldtr_base);
8098 vmcs_writel(GUEST_TR_BASE, vmcs12->guest_tr_base);
8099 vmcs_writel(GUEST_GDTR_BASE, vmcs12->guest_gdtr_base);
8100 vmcs_writel(GUEST_IDTR_BASE, vmcs12->guest_idtr_base);
8101
Jan Kiszka2996fca2014-06-16 13:59:43 +02008102 if (vmcs12->vm_entry_controls & VM_ENTRY_LOAD_DEBUG_CONTROLS) {
8103 kvm_set_dr(vcpu, 7, vmcs12->guest_dr7);
8104 vmcs_write64(GUEST_IA32_DEBUGCTL, vmcs12->guest_ia32_debugctl);
8105 } else {
8106 kvm_set_dr(vcpu, 7, vcpu->arch.dr7);
8107 vmcs_write64(GUEST_IA32_DEBUGCTL, vmx->nested.vmcs01_debugctl);
8108 }
Nadav Har'Elfe3ef052011-05-25 23:10:02 +03008109 vmcs_write32(VM_ENTRY_INTR_INFO_FIELD,
8110 vmcs12->vm_entry_intr_info_field);
8111 vmcs_write32(VM_ENTRY_EXCEPTION_ERROR_CODE,
8112 vmcs12->vm_entry_exception_error_code);
8113 vmcs_write32(VM_ENTRY_INSTRUCTION_LEN,
8114 vmcs12->vm_entry_instruction_len);
8115 vmcs_write32(GUEST_INTERRUPTIBILITY_INFO,
8116 vmcs12->guest_interruptibility_info);
Nadav Har'Elfe3ef052011-05-25 23:10:02 +03008117 vmcs_write32(GUEST_SYSENTER_CS, vmcs12->guest_sysenter_cs);
Gleb Natapov63fbf592013-07-28 18:31:06 +03008118 vmx_set_rflags(vcpu, vmcs12->guest_rflags);
Nadav Har'Elfe3ef052011-05-25 23:10:02 +03008119 vmcs_writel(GUEST_PENDING_DBG_EXCEPTIONS,
8120 vmcs12->guest_pending_dbg_exceptions);
8121 vmcs_writel(GUEST_SYSENTER_ESP, vmcs12->guest_sysenter_esp);
8122 vmcs_writel(GUEST_SYSENTER_EIP, vmcs12->guest_sysenter_eip);
8123
8124 vmcs_write64(VMCS_LINK_POINTER, -1ull);
8125
Jan Kiszkaf4124502014-03-07 20:03:13 +01008126 exec_control = vmcs12->pin_based_vm_exec_control;
8127 exec_control |= vmcs_config.pin_based_exec_ctrl;
Paolo Bonzini696dfd92014-05-07 11:20:54 +02008128 exec_control &= ~(PIN_BASED_VMX_PREEMPTION_TIMER |
8129 PIN_BASED_POSTED_INTR);
Jan Kiszkaf4124502014-03-07 20:03:13 +01008130 vmcs_write32(PIN_BASED_VM_EXEC_CONTROL, exec_control);
Nadav Har'Elfe3ef052011-05-25 23:10:02 +03008131
Jan Kiszkaf4124502014-03-07 20:03:13 +01008132 vmx->nested.preemption_timer_expired = false;
8133 if (nested_cpu_has_preemption_timer(vmcs12))
8134 vmx_start_preemption_timer(vcpu);
Jan Kiszka0238ea92013-03-13 11:31:24 +01008135
Nadav Har'Elfe3ef052011-05-25 23:10:02 +03008136 /*
8137 * Whether page-faults are trapped is determined by a combination of
8138 * 3 settings: PFEC_MASK, PFEC_MATCH and EXCEPTION_BITMAP.PF.
8139 * If enable_ept, L0 doesn't care about page faults and we should
8140 * set all of these to L1's desires. However, if !enable_ept, L0 does
8141 * care about (at least some) page faults, and because it is not easy
8142 * (if at all possible?) to merge L0 and L1's desires, we simply ask
8143 * to exit on each and every L2 page fault. This is done by setting
8144 * MASK=MATCH=0 and (see below) EB.PF=1.
8145 * Note that below we don't need special code to set EB.PF beyond the
8146 * "or"ing of the EB of vmcs01 and vmcs12, because when enable_ept,
8147 * vmcs01's EB.PF is 0 so the "or" will take vmcs12's value, and when
8148 * !enable_ept, EB.PF is 1, so the "or" will always be 1.
8149 *
8150 * A problem with this approach (when !enable_ept) is that L1 may be
8151 * injected with more page faults than it asked for. This could have
8152 * caused problems, but in practice existing hypervisors don't care.
8153 * To fix this, we will need to emulate the PFEC checking (on the L1
8154 * page tables), using walk_addr(), when injecting PFs to L1.
8155 */
8156 vmcs_write32(PAGE_FAULT_ERROR_CODE_MASK,
8157 enable_ept ? vmcs12->page_fault_error_code_mask : 0);
8158 vmcs_write32(PAGE_FAULT_ERROR_CODE_MATCH,
8159 enable_ept ? vmcs12->page_fault_error_code_match : 0);
8160
8161 if (cpu_has_secondary_exec_ctrls()) {
Jan Kiszkaf4124502014-03-07 20:03:13 +01008162 exec_control = vmx_secondary_exec_control(vmx);
Nadav Har'Elfe3ef052011-05-25 23:10:02 +03008163 if (!vmx->rdtscp_enabled)
8164 exec_control &= ~SECONDARY_EXEC_RDTSCP;
8165 /* Take the following fields only from vmcs12 */
Paolo Bonzini696dfd92014-05-07 11:20:54 +02008166 exec_control &= ~(SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES |
8167 SECONDARY_EXEC_VIRTUAL_INTR_DELIVERY |
8168 SECONDARY_EXEC_APIC_REGISTER_VIRT);
Nadav Har'Elfe3ef052011-05-25 23:10:02 +03008169 if (nested_cpu_has(vmcs12,
8170 CPU_BASED_ACTIVATE_SECONDARY_CONTROLS))
8171 exec_control |= vmcs12->secondary_vm_exec_control;
8172
8173 if (exec_control & SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES) {
8174 /*
Nadav Har'Elfe3ef052011-05-25 23:10:02 +03008175 * If translation failed, no matter: This feature asks
8176 * to exit when accessing the given address, and if it
8177 * can never be accessed, this feature won't do
8178 * anything anyway.
8179 */
8180 if (!vmx->nested.apic_access_page)
8181 exec_control &=
8182 ~SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES;
8183 else
8184 vmcs_write64(APIC_ACCESS_ADDR,
8185 page_to_phys(vmx->nested.apic_access_page));
Jan Kiszkaca3f2572013-12-16 12:55:46 +01008186 } else if (vm_need_virtualize_apic_accesses(vmx->vcpu.kvm)) {
8187 exec_control |=
8188 SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES;
Tang Chen38b99172014-09-24 15:57:54 +08008189 kvm_vcpu_reload_apic_access_page(vcpu);
Nadav Har'Elfe3ef052011-05-25 23:10:02 +03008190 }
8191
8192 vmcs_write32(SECONDARY_VM_EXEC_CONTROL, exec_control);
8193 }
8194
8195
8196 /*
8197 * Set host-state according to L0's settings (vmcs12 is irrelevant here)
8198 * Some constant fields are set here by vmx_set_constant_host_state().
8199 * Other fields are different per CPU, and will be set later when
8200 * vmx_vcpu_load() is called, and when vmx_save_host_state() is called.
8201 */
Yang Zhanga547c6d2013-04-11 19:25:10 +08008202 vmx_set_constant_host_state(vmx);
Nadav Har'Elfe3ef052011-05-25 23:10:02 +03008203
8204 /*
8205 * HOST_RSP is normally set correctly in vmx_vcpu_run() just before
8206 * entry, but only if the current (host) sp changed from the value
8207 * we wrote last (vmx->host_rsp). This cache is no longer relevant
8208 * if we switch vmcs, and rather than hold a separate cache per vmcs,
8209 * here we just force the write to happen on entry.
8210 */
8211 vmx->host_rsp = 0;
8212
8213 exec_control = vmx_exec_control(vmx); /* L0's desires */
8214 exec_control &= ~CPU_BASED_VIRTUAL_INTR_PENDING;
8215 exec_control &= ~CPU_BASED_VIRTUAL_NMI_PENDING;
8216 exec_control &= ~CPU_BASED_TPR_SHADOW;
8217 exec_control |= vmcs12->cpu_based_vm_exec_control;
Wanpeng Lia7c0b072014-08-21 19:46:50 +08008218
8219 if (exec_control & CPU_BASED_TPR_SHADOW) {
8220 vmcs_write64(VIRTUAL_APIC_PAGE_ADDR,
8221 page_to_phys(vmx->nested.virtual_apic_page));
8222 vmcs_write32(TPR_THRESHOLD, vmcs12->tpr_threshold);
8223 }
8224
Nadav Har'Elfe3ef052011-05-25 23:10:02 +03008225 /*
8226 * Merging of IO and MSR bitmaps not currently supported.
8227 * Rather, exit every time.
8228 */
8229 exec_control &= ~CPU_BASED_USE_MSR_BITMAPS;
8230 exec_control &= ~CPU_BASED_USE_IO_BITMAPS;
8231 exec_control |= CPU_BASED_UNCOND_IO_EXITING;
8232
8233 vmcs_write32(CPU_BASED_VM_EXEC_CONTROL, exec_control);
8234
8235 /* EXCEPTION_BITMAP and CR0_GUEST_HOST_MASK should basically be the
8236 * bitwise-or of what L1 wants to trap for L2, and what we want to
8237 * trap. Note that CR0.TS also needs updating - we do this later.
8238 */
8239 update_exception_bitmap(vcpu);
8240 vcpu->arch.cr0_guest_owned_bits &= ~vmcs12->cr0_guest_host_mask;
8241 vmcs_writel(CR0_GUEST_HOST_MASK, ~vcpu->arch.cr0_guest_owned_bits);
8242
Nadav Har'El8049d652013-08-05 11:07:06 +03008243 /* L2->L1 exit controls are emulated - the hardware exit is to L0 so
8244 * we should use its exit controls. Note that VM_EXIT_LOAD_IA32_EFER
8245 * bits are further modified by vmx_set_efer() below.
8246 */
Jan Kiszkaf4124502014-03-07 20:03:13 +01008247 vmcs_write32(VM_EXIT_CONTROLS, vmcs_config.vmexit_ctrl);
Nadav Har'El8049d652013-08-05 11:07:06 +03008248
8249 /* vmcs12's VM_ENTRY_LOAD_IA32_EFER and VM_ENTRY_IA32E_MODE are
8250 * emulated by vmx_set_efer(), below.
8251 */
Gleb Natapov2961e8762013-11-25 15:37:13 +02008252 vm_entry_controls_init(vmx,
Nadav Har'El8049d652013-08-05 11:07:06 +03008253 (vmcs12->vm_entry_controls & ~VM_ENTRY_LOAD_IA32_EFER &
8254 ~VM_ENTRY_IA32E_MODE) |
Nadav Har'Elfe3ef052011-05-25 23:10:02 +03008255 (vmcs_config.vmentry_ctrl & ~VM_ENTRY_IA32E_MODE));
8256
Jan Kiszka44811c02013-08-04 17:17:27 +02008257 if (vmcs12->vm_entry_controls & VM_ENTRY_LOAD_IA32_PAT) {
Nadav Har'Elfe3ef052011-05-25 23:10:02 +03008258 vmcs_write64(GUEST_IA32_PAT, vmcs12->guest_ia32_pat);
Jan Kiszka44811c02013-08-04 17:17:27 +02008259 vcpu->arch.pat = vmcs12->guest_ia32_pat;
8260 } else if (vmcs_config.vmentry_ctrl & VM_ENTRY_LOAD_IA32_PAT)
Nadav Har'Elfe3ef052011-05-25 23:10:02 +03008261 vmcs_write64(GUEST_IA32_PAT, vmx->vcpu.arch.pat);
8262
8263
8264 set_cr4_guest_host_mask(vmx);
8265
Paolo Bonzini36be0b92014-02-24 12:30:04 +01008266 if (vmcs12->vm_entry_controls & VM_ENTRY_LOAD_BNDCFGS)
8267 vmcs_write64(GUEST_BNDCFGS, vmcs12->guest_bndcfgs);
8268
Nadav Har'El27fc51b2011-08-02 15:54:52 +03008269 if (vmcs12->cpu_based_vm_exec_control & CPU_BASED_USE_TSC_OFFSETING)
8270 vmcs_write64(TSC_OFFSET,
8271 vmx->nested.vmcs01_tsc_offset + vmcs12->tsc_offset);
8272 else
8273 vmcs_write64(TSC_OFFSET, vmx->nested.vmcs01_tsc_offset);
Nadav Har'Elfe3ef052011-05-25 23:10:02 +03008274
8275 if (enable_vpid) {
8276 /*
8277 * Trivially support vpid by letting L2s share their parent
8278 * L1's vpid. TODO: move to a more elaborate solution, giving
8279 * each L2 its own vpid and exposing the vpid feature to L1.
8280 */
8281 vmcs_write16(VIRTUAL_PROCESSOR_ID, vmx->vpid);
8282 vmx_flush_tlb(vcpu);
8283 }
8284
Nadav Har'El155a97a2013-08-05 11:07:16 +03008285 if (nested_cpu_has_ept(vmcs12)) {
8286 kvm_mmu_unload(vcpu);
8287 nested_ept_init_mmu_context(vcpu);
8288 }
8289
Nadav Har'Elfe3ef052011-05-25 23:10:02 +03008290 if (vmcs12->vm_entry_controls & VM_ENTRY_LOAD_IA32_EFER)
8291 vcpu->arch.efer = vmcs12->guest_ia32_efer;
Jan Kiszkad1fa0352013-04-14 12:44:54 +02008292 else if (vmcs12->vm_entry_controls & VM_ENTRY_IA32E_MODE)
Nadav Har'Elfe3ef052011-05-25 23:10:02 +03008293 vcpu->arch.efer |= (EFER_LMA | EFER_LME);
8294 else
8295 vcpu->arch.efer &= ~(EFER_LMA | EFER_LME);
8296 /* Note: modifies VM_ENTRY/EXIT_CONTROLS and GUEST/HOST_IA32_EFER */
8297 vmx_set_efer(vcpu, vcpu->arch.efer);
8298
8299 /*
8300 * This sets GUEST_CR0 to vmcs12->guest_cr0, with possibly a modified
8301 * TS bit (for lazy fpu) and bits which we consider mandatory enabled.
8302 * The CR0_READ_SHADOW is what L2 should have expected to read given
8303 * the specifications by L1; It's not enough to take
8304 * vmcs12->cr0_read_shadow because on our cr0_guest_host_mask we we
8305 * have more bits than L1 expected.
8306 */
8307 vmx_set_cr0(vcpu, vmcs12->guest_cr0);
8308 vmcs_writel(CR0_READ_SHADOW, nested_read_cr0(vmcs12));
8309
8310 vmx_set_cr4(vcpu, vmcs12->guest_cr4);
8311 vmcs_writel(CR4_READ_SHADOW, nested_read_cr4(vmcs12));
8312
8313 /* shadow page tables on either EPT or shadow page tables */
8314 kvm_set_cr3(vcpu, vmcs12->guest_cr3);
8315 kvm_mmu_reset_context(vcpu);
8316
Gleb Natapovfeaf0c7d2013-09-25 12:51:36 +03008317 if (!enable_ept)
8318 vcpu->arch.walk_mmu->inject_page_fault = vmx_inject_page_fault_nested;
8319
Nadav Har'El3633cfc2013-08-05 11:07:07 +03008320 /*
8321 * L1 may access the L2's PDPTR, so save them to construct vmcs12
8322 */
8323 if (enable_ept) {
8324 vmcs_write64(GUEST_PDPTR0, vmcs12->guest_pdptr0);
8325 vmcs_write64(GUEST_PDPTR1, vmcs12->guest_pdptr1);
8326 vmcs_write64(GUEST_PDPTR2, vmcs12->guest_pdptr2);
8327 vmcs_write64(GUEST_PDPTR3, vmcs12->guest_pdptr3);
8328 }
8329
Nadav Har'Elfe3ef052011-05-25 23:10:02 +03008330 kvm_register_write(vcpu, VCPU_REGS_RSP, vmcs12->guest_rsp);
8331 kvm_register_write(vcpu, VCPU_REGS_RIP, vmcs12->guest_rip);
8332}
8333
Nadav Har'Elcd232ad2011-05-25 23:10:33 +03008334/*
8335 * nested_vmx_run() handles a nested entry, i.e., a VMLAUNCH or VMRESUME on L1
8336 * for running an L2 nested guest.
8337 */
8338static int nested_vmx_run(struct kvm_vcpu *vcpu, bool launch)
8339{
8340 struct vmcs12 *vmcs12;
8341 struct vcpu_vmx *vmx = to_vmx(vcpu);
8342 int cpu;
8343 struct loaded_vmcs *vmcs02;
Jan Kiszka384bb782013-04-20 10:52:36 +02008344 bool ia32e;
Nadav Har'Elcd232ad2011-05-25 23:10:33 +03008345
8346 if (!nested_vmx_check_permission(vcpu) ||
8347 !nested_vmx_check_vmcs12(vcpu))
8348 return 1;
8349
8350 skip_emulated_instruction(vcpu);
8351 vmcs12 = get_vmcs12(vcpu);
8352
Abel Gordon012f83c2013-04-18 14:39:25 +03008353 if (enable_shadow_vmcs)
8354 copy_shadow_to_vmcs12(vmx);
8355
Nadav Har'El7c177932011-05-25 23:12:04 +03008356 /*
8357 * The nested entry process starts with enforcing various prerequisites
8358 * on vmcs12 as required by the Intel SDM, and act appropriately when
8359 * they fail: As the SDM explains, some conditions should cause the
8360 * instruction to fail, while others will cause the instruction to seem
8361 * to succeed, but return an EXIT_REASON_INVALID_STATE.
8362 * To speed up the normal (success) code path, we should avoid checking
8363 * for misconfigurations which will anyway be caught by the processor
8364 * when using the merged vmcs02.
8365 */
8366 if (vmcs12->launch_state == launch) {
8367 nested_vmx_failValid(vcpu,
8368 launch ? VMXERR_VMLAUNCH_NONCLEAR_VMCS
8369 : VMXERR_VMRESUME_NONLAUNCHED_VMCS);
8370 return 1;
8371 }
8372
Jan Kiszka6dfacad2013-12-04 08:58:54 +01008373 if (vmcs12->guest_activity_state != GUEST_ACTIVITY_ACTIVE &&
8374 vmcs12->guest_activity_state != GUEST_ACTIVITY_HLT) {
Paolo Bonzini26539bd2013-04-15 15:00:27 +02008375 nested_vmx_failValid(vcpu, VMXERR_ENTRY_INVALID_CONTROL_FIELD);
8376 return 1;
8377 }
8378
Nadav Har'El7c177932011-05-25 23:12:04 +03008379 if ((vmcs12->cpu_based_vm_exec_control & CPU_BASED_USE_MSR_BITMAPS) &&
Fabian Frederickbc39c4d2014-06-14 23:44:29 +02008380 !PAGE_ALIGNED(vmcs12->msr_bitmap)) {
Nadav Har'El7c177932011-05-25 23:12:04 +03008381 /*TODO: Also verify bits beyond physical address width are 0*/
8382 nested_vmx_failValid(vcpu, VMXERR_ENTRY_INVALID_CONTROL_FIELD);
8383 return 1;
8384 }
8385
Wanpeng Lia2bcba52014-08-21 19:46:49 +08008386 if (!nested_get_vmcs12_pages(vcpu, vmcs12)) {
Nadav Har'El7c177932011-05-25 23:12:04 +03008387 /*TODO: Also verify bits beyond physical address width are 0*/
8388 nested_vmx_failValid(vcpu, VMXERR_ENTRY_INVALID_CONTROL_FIELD);
8389 return 1;
8390 }
8391
8392 if (vmcs12->vm_entry_msr_load_count > 0 ||
8393 vmcs12->vm_exit_msr_load_count > 0 ||
8394 vmcs12->vm_exit_msr_store_count > 0) {
Jan Kiszkabd801582011-09-12 11:26:22 +02008395 pr_warn_ratelimited("%s: VMCS MSR_{LOAD,STORE} unsupported\n",
8396 __func__);
Nadav Har'El7c177932011-05-25 23:12:04 +03008397 nested_vmx_failValid(vcpu, VMXERR_ENTRY_INVALID_CONTROL_FIELD);
8398 return 1;
8399 }
8400
8401 if (!vmx_control_verify(vmcs12->cpu_based_vm_exec_control,
Jan Kiszka3dcdf3e2014-06-16 13:59:41 +02008402 nested_vmx_true_procbased_ctls_low,
8403 nested_vmx_procbased_ctls_high) ||
Nadav Har'El7c177932011-05-25 23:12:04 +03008404 !vmx_control_verify(vmcs12->secondary_vm_exec_control,
8405 nested_vmx_secondary_ctls_low, nested_vmx_secondary_ctls_high) ||
8406 !vmx_control_verify(vmcs12->pin_based_vm_exec_control,
8407 nested_vmx_pinbased_ctls_low, nested_vmx_pinbased_ctls_high) ||
8408 !vmx_control_verify(vmcs12->vm_exit_controls,
Jan Kiszka2996fca2014-06-16 13:59:43 +02008409 nested_vmx_true_exit_ctls_low,
8410 nested_vmx_exit_ctls_high) ||
Nadav Har'El7c177932011-05-25 23:12:04 +03008411 !vmx_control_verify(vmcs12->vm_entry_controls,
Jan Kiszka2996fca2014-06-16 13:59:43 +02008412 nested_vmx_true_entry_ctls_low,
8413 nested_vmx_entry_ctls_high))
Nadav Har'El7c177932011-05-25 23:12:04 +03008414 {
8415 nested_vmx_failValid(vcpu, VMXERR_ENTRY_INVALID_CONTROL_FIELD);
8416 return 1;
8417 }
8418
8419 if (((vmcs12->host_cr0 & VMXON_CR0_ALWAYSON) != VMXON_CR0_ALWAYSON) ||
8420 ((vmcs12->host_cr4 & VMXON_CR4_ALWAYSON) != VMXON_CR4_ALWAYSON)) {
8421 nested_vmx_failValid(vcpu,
8422 VMXERR_ENTRY_INVALID_HOST_STATE_FIELD);
8423 return 1;
8424 }
8425
Jan Kiszka92fbc7b2013-08-08 16:26:33 +02008426 if (!nested_cr0_valid(vmcs12, vmcs12->guest_cr0) ||
Nadav Har'El7c177932011-05-25 23:12:04 +03008427 ((vmcs12->guest_cr4 & VMXON_CR4_ALWAYSON) != VMXON_CR4_ALWAYSON)) {
8428 nested_vmx_entry_failure(vcpu, vmcs12,
8429 EXIT_REASON_INVALID_STATE, ENTRY_FAIL_DEFAULT);
8430 return 1;
8431 }
8432 if (vmcs12->vmcs_link_pointer != -1ull) {
8433 nested_vmx_entry_failure(vcpu, vmcs12,
8434 EXIT_REASON_INVALID_STATE, ENTRY_FAIL_VMCS_LINK_PTR);
8435 return 1;
8436 }
8437
8438 /*
Jan Kiszkacb0c8cda2013-04-27 12:58:00 +02008439 * If the load IA32_EFER VM-entry control is 1, the following checks
Jan Kiszka384bb782013-04-20 10:52:36 +02008440 * are performed on the field for the IA32_EFER MSR:
8441 * - Bits reserved in the IA32_EFER MSR must be 0.
8442 * - Bit 10 (corresponding to IA32_EFER.LMA) must equal the value of
8443 * the IA-32e mode guest VM-exit control. It must also be identical
8444 * to bit 8 (LME) if bit 31 in the CR0 field (corresponding to
8445 * CR0.PG) is 1.
8446 */
8447 if (vmcs12->vm_entry_controls & VM_ENTRY_LOAD_IA32_EFER) {
8448 ia32e = (vmcs12->vm_entry_controls & VM_ENTRY_IA32E_MODE) != 0;
8449 if (!kvm_valid_efer(vcpu, vmcs12->guest_ia32_efer) ||
8450 ia32e != !!(vmcs12->guest_ia32_efer & EFER_LMA) ||
8451 ((vmcs12->guest_cr0 & X86_CR0_PG) &&
8452 ia32e != !!(vmcs12->guest_ia32_efer & EFER_LME))) {
8453 nested_vmx_entry_failure(vcpu, vmcs12,
8454 EXIT_REASON_INVALID_STATE, ENTRY_FAIL_DEFAULT);
8455 return 1;
8456 }
8457 }
8458
8459 /*
8460 * If the load IA32_EFER VM-exit control is 1, bits reserved in the
8461 * IA32_EFER MSR must be 0 in the field for that register. In addition,
8462 * the values of the LMA and LME bits in the field must each be that of
8463 * the host address-space size VM-exit control.
8464 */
8465 if (vmcs12->vm_exit_controls & VM_EXIT_LOAD_IA32_EFER) {
8466 ia32e = (vmcs12->vm_exit_controls &
8467 VM_EXIT_HOST_ADDR_SPACE_SIZE) != 0;
8468 if (!kvm_valid_efer(vcpu, vmcs12->host_ia32_efer) ||
8469 ia32e != !!(vmcs12->host_ia32_efer & EFER_LMA) ||
8470 ia32e != !!(vmcs12->host_ia32_efer & EFER_LME)) {
8471 nested_vmx_entry_failure(vcpu, vmcs12,
8472 EXIT_REASON_INVALID_STATE, ENTRY_FAIL_DEFAULT);
8473 return 1;
8474 }
8475 }
8476
8477 /*
Nadav Har'El7c177932011-05-25 23:12:04 +03008478 * We're finally done with prerequisite checking, and can start with
8479 * the nested entry.
8480 */
8481
Nadav Har'Elcd232ad2011-05-25 23:10:33 +03008482 vmcs02 = nested_get_current_vmcs02(vmx);
8483 if (!vmcs02)
8484 return -ENOMEM;
8485
8486 enter_guest_mode(vcpu);
8487
8488 vmx->nested.vmcs01_tsc_offset = vmcs_read64(TSC_OFFSET);
8489
Jan Kiszka2996fca2014-06-16 13:59:43 +02008490 if (!(vmcs12->vm_entry_controls & VM_ENTRY_LOAD_DEBUG_CONTROLS))
8491 vmx->nested.vmcs01_debugctl = vmcs_read64(GUEST_IA32_DEBUGCTL);
8492
Nadav Har'Elcd232ad2011-05-25 23:10:33 +03008493 cpu = get_cpu();
8494 vmx->loaded_vmcs = vmcs02;
8495 vmx_vcpu_put(vcpu);
8496 vmx_vcpu_load(vcpu, cpu);
8497 vcpu->cpu = cpu;
8498 put_cpu();
8499
Jan Kiszka36c3cc42013-02-23 22:35:37 +01008500 vmx_segment_cache_clear(vmx);
8501
Nadav Har'Elcd232ad2011-05-25 23:10:33 +03008502 vmcs12->launch_state = 1;
8503
8504 prepare_vmcs02(vcpu, vmcs12);
8505
Jan Kiszka6dfacad2013-12-04 08:58:54 +01008506 if (vmcs12->guest_activity_state == GUEST_ACTIVITY_HLT)
8507 return kvm_emulate_halt(vcpu);
8508
Jan Kiszka7af40ad32014-01-04 18:47:23 +01008509 vmx->nested.nested_run_pending = 1;
8510
Nadav Har'Elcd232ad2011-05-25 23:10:33 +03008511 /*
8512 * Note no nested_vmx_succeed or nested_vmx_fail here. At this point
8513 * we are no longer running L1, and VMLAUNCH/VMRESUME has not yet
8514 * returned as far as L1 is concerned. It will only return (and set
8515 * the success flag) when L2 exits (see nested_vmx_vmexit()).
8516 */
8517 return 1;
8518}
8519
Nadav Har'El4704d0b2011-05-25 23:11:34 +03008520/*
8521 * On a nested exit from L2 to L1, vmcs12.guest_cr0 might not be up-to-date
8522 * because L2 may have changed some cr0 bits directly (CRO_GUEST_HOST_MASK).
8523 * This function returns the new value we should put in vmcs12.guest_cr0.
8524 * It's not enough to just return the vmcs02 GUEST_CR0. Rather,
8525 * 1. Bits that neither L0 nor L1 trapped, were set directly by L2 and are now
8526 * available in vmcs02 GUEST_CR0. (Note: It's enough to check that L0
8527 * didn't trap the bit, because if L1 did, so would L0).
8528 * 2. Bits that L1 asked to trap (and therefore L0 also did) could not have
8529 * been modified by L2, and L1 knows it. So just leave the old value of
8530 * the bit from vmcs12.guest_cr0. Note that the bit from vmcs02 GUEST_CR0
8531 * isn't relevant, because if L0 traps this bit it can set it to anything.
8532 * 3. Bits that L1 didn't trap, but L0 did. L1 believes the guest could have
8533 * changed these bits, and therefore they need to be updated, but L0
8534 * didn't necessarily allow them to be changed in GUEST_CR0 - and rather
8535 * put them in vmcs02 CR0_READ_SHADOW. So take these bits from there.
8536 */
8537static inline unsigned long
8538vmcs12_guest_cr0(struct kvm_vcpu *vcpu, struct vmcs12 *vmcs12)
8539{
8540 return
8541 /*1*/ (vmcs_readl(GUEST_CR0) & vcpu->arch.cr0_guest_owned_bits) |
8542 /*2*/ (vmcs12->guest_cr0 & vmcs12->cr0_guest_host_mask) |
8543 /*3*/ (vmcs_readl(CR0_READ_SHADOW) & ~(vmcs12->cr0_guest_host_mask |
8544 vcpu->arch.cr0_guest_owned_bits));
8545}
8546
8547static inline unsigned long
8548vmcs12_guest_cr4(struct kvm_vcpu *vcpu, struct vmcs12 *vmcs12)
8549{
8550 return
8551 /*1*/ (vmcs_readl(GUEST_CR4) & vcpu->arch.cr4_guest_owned_bits) |
8552 /*2*/ (vmcs12->guest_cr4 & vmcs12->cr4_guest_host_mask) |
8553 /*3*/ (vmcs_readl(CR4_READ_SHADOW) & ~(vmcs12->cr4_guest_host_mask |
8554 vcpu->arch.cr4_guest_owned_bits));
8555}
8556
Jan Kiszka5f3d5792013-04-14 12:12:46 +02008557static void vmcs12_save_pending_event(struct kvm_vcpu *vcpu,
8558 struct vmcs12 *vmcs12)
8559{
8560 u32 idt_vectoring;
8561 unsigned int nr;
8562
Gleb Natapov851eb6672013-09-25 12:51:34 +03008563 if (vcpu->arch.exception.pending && vcpu->arch.exception.reinject) {
Jan Kiszka5f3d5792013-04-14 12:12:46 +02008564 nr = vcpu->arch.exception.nr;
8565 idt_vectoring = nr | VECTORING_INFO_VALID_MASK;
8566
8567 if (kvm_exception_is_soft(nr)) {
8568 vmcs12->vm_exit_instruction_len =
8569 vcpu->arch.event_exit_inst_len;
8570 idt_vectoring |= INTR_TYPE_SOFT_EXCEPTION;
8571 } else
8572 idt_vectoring |= INTR_TYPE_HARD_EXCEPTION;
8573
8574 if (vcpu->arch.exception.has_error_code) {
8575 idt_vectoring |= VECTORING_INFO_DELIVER_CODE_MASK;
8576 vmcs12->idt_vectoring_error_code =
8577 vcpu->arch.exception.error_code;
8578 }
8579
8580 vmcs12->idt_vectoring_info_field = idt_vectoring;
Jan Kiszkacd2633c2013-10-23 17:42:15 +01008581 } else if (vcpu->arch.nmi_injected) {
Jan Kiszka5f3d5792013-04-14 12:12:46 +02008582 vmcs12->idt_vectoring_info_field =
8583 INTR_TYPE_NMI_INTR | INTR_INFO_VALID_MASK | NMI_VECTOR;
8584 } else if (vcpu->arch.interrupt.pending) {
8585 nr = vcpu->arch.interrupt.nr;
8586 idt_vectoring = nr | VECTORING_INFO_VALID_MASK;
8587
8588 if (vcpu->arch.interrupt.soft) {
8589 idt_vectoring |= INTR_TYPE_SOFT_INTR;
8590 vmcs12->vm_entry_instruction_len =
8591 vcpu->arch.event_exit_inst_len;
8592 } else
8593 idt_vectoring |= INTR_TYPE_EXT_INTR;
8594
8595 vmcs12->idt_vectoring_info_field = idt_vectoring;
8596 }
8597}
8598
Jan Kiszkab6b8a142014-03-07 20:03:12 +01008599static int vmx_check_nested_events(struct kvm_vcpu *vcpu, bool external_intr)
8600{
8601 struct vcpu_vmx *vmx = to_vmx(vcpu);
8602
Jan Kiszkaf4124502014-03-07 20:03:13 +01008603 if (nested_cpu_has_preemption_timer(get_vmcs12(vcpu)) &&
8604 vmx->nested.preemption_timer_expired) {
8605 if (vmx->nested.nested_run_pending)
8606 return -EBUSY;
8607 nested_vmx_vmexit(vcpu, EXIT_REASON_PREEMPTION_TIMER, 0, 0);
8608 return 0;
8609 }
8610
Jan Kiszkab6b8a142014-03-07 20:03:12 +01008611 if (vcpu->arch.nmi_pending && nested_exit_on_nmi(vcpu)) {
Jan Kiszka220c5672014-03-07 20:03:14 +01008612 if (vmx->nested.nested_run_pending ||
8613 vcpu->arch.interrupt.pending)
Jan Kiszkab6b8a142014-03-07 20:03:12 +01008614 return -EBUSY;
8615 nested_vmx_vmexit(vcpu, EXIT_REASON_EXCEPTION_NMI,
8616 NMI_VECTOR | INTR_TYPE_NMI_INTR |
8617 INTR_INFO_VALID_MASK, 0);
8618 /*
8619 * The NMI-triggered VM exit counts as injection:
8620 * clear this one and block further NMIs.
8621 */
8622 vcpu->arch.nmi_pending = 0;
8623 vmx_set_nmi_mask(vcpu, true);
8624 return 0;
8625 }
8626
8627 if ((kvm_cpu_has_interrupt(vcpu) || external_intr) &&
8628 nested_exit_on_intr(vcpu)) {
8629 if (vmx->nested.nested_run_pending)
8630 return -EBUSY;
8631 nested_vmx_vmexit(vcpu, EXIT_REASON_EXTERNAL_INTERRUPT, 0, 0);
8632 }
8633
8634 return 0;
8635}
8636
Jan Kiszkaf4124502014-03-07 20:03:13 +01008637static u32 vmx_get_preemption_timer_value(struct kvm_vcpu *vcpu)
8638{
8639 ktime_t remaining =
8640 hrtimer_get_remaining(&to_vmx(vcpu)->nested.preemption_timer);
8641 u64 value;
8642
8643 if (ktime_to_ns(remaining) <= 0)
8644 return 0;
8645
8646 value = ktime_to_ns(remaining) * vcpu->arch.virtual_tsc_khz;
8647 do_div(value, 1000000);
8648 return value >> VMX_MISC_EMULATED_PREEMPTION_TIMER_RATE;
8649}
8650
Nadav Har'El4704d0b2011-05-25 23:11:34 +03008651/*
8652 * prepare_vmcs12 is part of what we need to do when the nested L2 guest exits
8653 * and we want to prepare to run its L1 parent. L1 keeps a vmcs for L2 (vmcs12),
8654 * and this function updates it to reflect the changes to the guest state while
8655 * L2 was running (and perhaps made some exits which were handled directly by L0
8656 * without going back to L1), and to reflect the exit reason.
8657 * Note that we do not have to copy here all VMCS fields, just those that
8658 * could have changed by the L2 guest or the exit - i.e., the guest-state and
8659 * exit-information fields only. Other fields are modified by L1 with VMWRITE,
8660 * which already writes to vmcs12 directly.
8661 */
Jan Kiszka533558b2014-01-04 18:47:20 +01008662static void prepare_vmcs12(struct kvm_vcpu *vcpu, struct vmcs12 *vmcs12,
8663 u32 exit_reason, u32 exit_intr_info,
8664 unsigned long exit_qualification)
Nadav Har'El4704d0b2011-05-25 23:11:34 +03008665{
8666 /* update guest state fields: */
8667 vmcs12->guest_cr0 = vmcs12_guest_cr0(vcpu, vmcs12);
8668 vmcs12->guest_cr4 = vmcs12_guest_cr4(vcpu, vmcs12);
8669
Nadav Har'El4704d0b2011-05-25 23:11:34 +03008670 vmcs12->guest_rsp = kvm_register_read(vcpu, VCPU_REGS_RSP);
8671 vmcs12->guest_rip = kvm_register_read(vcpu, VCPU_REGS_RIP);
8672 vmcs12->guest_rflags = vmcs_readl(GUEST_RFLAGS);
8673
8674 vmcs12->guest_es_selector = vmcs_read16(GUEST_ES_SELECTOR);
8675 vmcs12->guest_cs_selector = vmcs_read16(GUEST_CS_SELECTOR);
8676 vmcs12->guest_ss_selector = vmcs_read16(GUEST_SS_SELECTOR);
8677 vmcs12->guest_ds_selector = vmcs_read16(GUEST_DS_SELECTOR);
8678 vmcs12->guest_fs_selector = vmcs_read16(GUEST_FS_SELECTOR);
8679 vmcs12->guest_gs_selector = vmcs_read16(GUEST_GS_SELECTOR);
8680 vmcs12->guest_ldtr_selector = vmcs_read16(GUEST_LDTR_SELECTOR);
8681 vmcs12->guest_tr_selector = vmcs_read16(GUEST_TR_SELECTOR);
8682 vmcs12->guest_es_limit = vmcs_read32(GUEST_ES_LIMIT);
8683 vmcs12->guest_cs_limit = vmcs_read32(GUEST_CS_LIMIT);
8684 vmcs12->guest_ss_limit = vmcs_read32(GUEST_SS_LIMIT);
8685 vmcs12->guest_ds_limit = vmcs_read32(GUEST_DS_LIMIT);
8686 vmcs12->guest_fs_limit = vmcs_read32(GUEST_FS_LIMIT);
8687 vmcs12->guest_gs_limit = vmcs_read32(GUEST_GS_LIMIT);
8688 vmcs12->guest_ldtr_limit = vmcs_read32(GUEST_LDTR_LIMIT);
8689 vmcs12->guest_tr_limit = vmcs_read32(GUEST_TR_LIMIT);
8690 vmcs12->guest_gdtr_limit = vmcs_read32(GUEST_GDTR_LIMIT);
8691 vmcs12->guest_idtr_limit = vmcs_read32(GUEST_IDTR_LIMIT);
8692 vmcs12->guest_es_ar_bytes = vmcs_read32(GUEST_ES_AR_BYTES);
8693 vmcs12->guest_cs_ar_bytes = vmcs_read32(GUEST_CS_AR_BYTES);
8694 vmcs12->guest_ss_ar_bytes = vmcs_read32(GUEST_SS_AR_BYTES);
8695 vmcs12->guest_ds_ar_bytes = vmcs_read32(GUEST_DS_AR_BYTES);
8696 vmcs12->guest_fs_ar_bytes = vmcs_read32(GUEST_FS_AR_BYTES);
8697 vmcs12->guest_gs_ar_bytes = vmcs_read32(GUEST_GS_AR_BYTES);
8698 vmcs12->guest_ldtr_ar_bytes = vmcs_read32(GUEST_LDTR_AR_BYTES);
8699 vmcs12->guest_tr_ar_bytes = vmcs_read32(GUEST_TR_AR_BYTES);
8700 vmcs12->guest_es_base = vmcs_readl(GUEST_ES_BASE);
8701 vmcs12->guest_cs_base = vmcs_readl(GUEST_CS_BASE);
8702 vmcs12->guest_ss_base = vmcs_readl(GUEST_SS_BASE);
8703 vmcs12->guest_ds_base = vmcs_readl(GUEST_DS_BASE);
8704 vmcs12->guest_fs_base = vmcs_readl(GUEST_FS_BASE);
8705 vmcs12->guest_gs_base = vmcs_readl(GUEST_GS_BASE);
8706 vmcs12->guest_ldtr_base = vmcs_readl(GUEST_LDTR_BASE);
8707 vmcs12->guest_tr_base = vmcs_readl(GUEST_TR_BASE);
8708 vmcs12->guest_gdtr_base = vmcs_readl(GUEST_GDTR_BASE);
8709 vmcs12->guest_idtr_base = vmcs_readl(GUEST_IDTR_BASE);
8710
Nadav Har'El4704d0b2011-05-25 23:11:34 +03008711 vmcs12->guest_interruptibility_info =
8712 vmcs_read32(GUEST_INTERRUPTIBILITY_INFO);
8713 vmcs12->guest_pending_dbg_exceptions =
8714 vmcs_readl(GUEST_PENDING_DBG_EXCEPTIONS);
Jan Kiszka3edf1e62014-01-04 18:47:24 +01008715 if (vcpu->arch.mp_state == KVM_MP_STATE_HALTED)
8716 vmcs12->guest_activity_state = GUEST_ACTIVITY_HLT;
8717 else
8718 vmcs12->guest_activity_state = GUEST_ACTIVITY_ACTIVE;
Nadav Har'El4704d0b2011-05-25 23:11:34 +03008719
Jan Kiszkaf4124502014-03-07 20:03:13 +01008720 if (nested_cpu_has_preemption_timer(vmcs12)) {
8721 if (vmcs12->vm_exit_controls &
8722 VM_EXIT_SAVE_VMX_PREEMPTION_TIMER)
8723 vmcs12->vmx_preemption_timer_value =
8724 vmx_get_preemption_timer_value(vcpu);
8725 hrtimer_cancel(&to_vmx(vcpu)->nested.preemption_timer);
8726 }
Arthur Chunqi Li7854cbc2013-09-16 16:11:44 +08008727
Nadav Har'El3633cfc2013-08-05 11:07:07 +03008728 /*
8729 * In some cases (usually, nested EPT), L2 is allowed to change its
8730 * own CR3 without exiting. If it has changed it, we must keep it.
8731 * Of course, if L0 is using shadow page tables, GUEST_CR3 was defined
8732 * by L0, not L1 or L2, so we mustn't unconditionally copy it to vmcs12.
8733 *
8734 * Additionally, restore L2's PDPTR to vmcs12.
8735 */
8736 if (enable_ept) {
8737 vmcs12->guest_cr3 = vmcs_read64(GUEST_CR3);
8738 vmcs12->guest_pdptr0 = vmcs_read64(GUEST_PDPTR0);
8739 vmcs12->guest_pdptr1 = vmcs_read64(GUEST_PDPTR1);
8740 vmcs12->guest_pdptr2 = vmcs_read64(GUEST_PDPTR2);
8741 vmcs12->guest_pdptr3 = vmcs_read64(GUEST_PDPTR3);
8742 }
8743
Jan Kiszkac18911a2013-03-13 16:06:41 +01008744 vmcs12->vm_entry_controls =
8745 (vmcs12->vm_entry_controls & ~VM_ENTRY_IA32E_MODE) |
Gleb Natapov2961e8762013-11-25 15:37:13 +02008746 (vm_entry_controls_get(to_vmx(vcpu)) & VM_ENTRY_IA32E_MODE);
Jan Kiszkac18911a2013-03-13 16:06:41 +01008747
Jan Kiszka2996fca2014-06-16 13:59:43 +02008748 if (vmcs12->vm_exit_controls & VM_EXIT_SAVE_DEBUG_CONTROLS) {
8749 kvm_get_dr(vcpu, 7, (unsigned long *)&vmcs12->guest_dr7);
8750 vmcs12->guest_ia32_debugctl = vmcs_read64(GUEST_IA32_DEBUGCTL);
8751 }
8752
Nadav Har'El4704d0b2011-05-25 23:11:34 +03008753 /* TODO: These cannot have changed unless we have MSR bitmaps and
8754 * the relevant bit asks not to trap the change */
Jan Kiszkab8c07d52013-04-06 13:51:21 +02008755 if (vmcs12->vm_exit_controls & VM_EXIT_SAVE_IA32_PAT)
Nadav Har'El4704d0b2011-05-25 23:11:34 +03008756 vmcs12->guest_ia32_pat = vmcs_read64(GUEST_IA32_PAT);
Jan Kiszka10ba54a2013-08-08 16:26:31 +02008757 if (vmcs12->vm_exit_controls & VM_EXIT_SAVE_IA32_EFER)
8758 vmcs12->guest_ia32_efer = vcpu->arch.efer;
Nadav Har'El4704d0b2011-05-25 23:11:34 +03008759 vmcs12->guest_sysenter_cs = vmcs_read32(GUEST_SYSENTER_CS);
8760 vmcs12->guest_sysenter_esp = vmcs_readl(GUEST_SYSENTER_ESP);
8761 vmcs12->guest_sysenter_eip = vmcs_readl(GUEST_SYSENTER_EIP);
Paolo Bonzini36be0b92014-02-24 12:30:04 +01008762 if (vmx_mpx_supported())
8763 vmcs12->guest_bndcfgs = vmcs_read64(GUEST_BNDCFGS);
Nadav Har'El4704d0b2011-05-25 23:11:34 +03008764
8765 /* update exit information fields: */
8766
Jan Kiszka533558b2014-01-04 18:47:20 +01008767 vmcs12->vm_exit_reason = exit_reason;
8768 vmcs12->exit_qualification = exit_qualification;
Nadav Har'El4704d0b2011-05-25 23:11:34 +03008769
Jan Kiszka533558b2014-01-04 18:47:20 +01008770 vmcs12->vm_exit_intr_info = exit_intr_info;
Jan Kiszkac0d1c772013-04-14 12:12:50 +02008771 if ((vmcs12->vm_exit_intr_info &
8772 (INTR_INFO_VALID_MASK | INTR_INFO_DELIVER_CODE_MASK)) ==
8773 (INTR_INFO_VALID_MASK | INTR_INFO_DELIVER_CODE_MASK))
8774 vmcs12->vm_exit_intr_error_code =
8775 vmcs_read32(VM_EXIT_INTR_ERROR_CODE);
Jan Kiszka5f3d5792013-04-14 12:12:46 +02008776 vmcs12->idt_vectoring_info_field = 0;
Nadav Har'El4704d0b2011-05-25 23:11:34 +03008777 vmcs12->vm_exit_instruction_len = vmcs_read32(VM_EXIT_INSTRUCTION_LEN);
8778 vmcs12->vmx_instruction_info = vmcs_read32(VMX_INSTRUCTION_INFO);
8779
Jan Kiszka5f3d5792013-04-14 12:12:46 +02008780 if (!(vmcs12->vm_exit_reason & VMX_EXIT_REASONS_FAILED_VMENTRY)) {
8781 /* vm_entry_intr_info_field is cleared on exit. Emulate this
8782 * instead of reading the real value. */
Nadav Har'El4704d0b2011-05-25 23:11:34 +03008783 vmcs12->vm_entry_intr_info_field &= ~INTR_INFO_VALID_MASK;
Jan Kiszka5f3d5792013-04-14 12:12:46 +02008784
8785 /*
8786 * Transfer the event that L0 or L1 may wanted to inject into
8787 * L2 to IDT_VECTORING_INFO_FIELD.
8788 */
8789 vmcs12_save_pending_event(vcpu, vmcs12);
8790 }
8791
8792 /*
8793 * Drop what we picked up for L2 via vmx_complete_interrupts. It is
8794 * preserved above and would only end up incorrectly in L1.
8795 */
8796 vcpu->arch.nmi_injected = false;
8797 kvm_clear_exception_queue(vcpu);
8798 kvm_clear_interrupt_queue(vcpu);
Nadav Har'El4704d0b2011-05-25 23:11:34 +03008799}
8800
8801/*
8802 * A part of what we need to when the nested L2 guest exits and we want to
8803 * run its L1 parent, is to reset L1's guest state to the host state specified
8804 * in vmcs12.
8805 * This function is to be called not only on normal nested exit, but also on
8806 * a nested entry failure, as explained in Intel's spec, 3B.23.7 ("VM-Entry
8807 * Failures During or After Loading Guest State").
8808 * This function should be called when the active VMCS is L1's (vmcs01).
8809 */
Jan Kiszka733568f2013-02-23 15:07:47 +01008810static void load_vmcs12_host_state(struct kvm_vcpu *vcpu,
8811 struct vmcs12 *vmcs12)
Nadav Har'El4704d0b2011-05-25 23:11:34 +03008812{
Arthur Chunqi Li21feb4e2013-07-15 16:04:08 +08008813 struct kvm_segment seg;
8814
Nadav Har'El4704d0b2011-05-25 23:11:34 +03008815 if (vmcs12->vm_exit_controls & VM_EXIT_LOAD_IA32_EFER)
8816 vcpu->arch.efer = vmcs12->host_ia32_efer;
Jan Kiszkad1fa0352013-04-14 12:44:54 +02008817 else if (vmcs12->vm_exit_controls & VM_EXIT_HOST_ADDR_SPACE_SIZE)
Nadav Har'El4704d0b2011-05-25 23:11:34 +03008818 vcpu->arch.efer |= (EFER_LMA | EFER_LME);
8819 else
8820 vcpu->arch.efer &= ~(EFER_LMA | EFER_LME);
8821 vmx_set_efer(vcpu, vcpu->arch.efer);
8822
8823 kvm_register_write(vcpu, VCPU_REGS_RSP, vmcs12->host_rsp);
8824 kvm_register_write(vcpu, VCPU_REGS_RIP, vmcs12->host_rip);
H. Peter Anvin1adfa762013-04-27 16:10:11 -07008825 vmx_set_rflags(vcpu, X86_EFLAGS_FIXED);
Nadav Har'El4704d0b2011-05-25 23:11:34 +03008826 /*
8827 * Note that calling vmx_set_cr0 is important, even if cr0 hasn't
8828 * actually changed, because it depends on the current state of
8829 * fpu_active (which may have changed).
8830 * Note that vmx_set_cr0 refers to efer set above.
8831 */
Jan Kiszka9e3e4db2013-09-03 21:11:45 +02008832 vmx_set_cr0(vcpu, vmcs12->host_cr0);
Nadav Har'El4704d0b2011-05-25 23:11:34 +03008833 /*
8834 * If we did fpu_activate()/fpu_deactivate() during L2's run, we need
8835 * to apply the same changes to L1's vmcs. We just set cr0 correctly,
8836 * but we also need to update cr0_guest_host_mask and exception_bitmap.
8837 */
8838 update_exception_bitmap(vcpu);
8839 vcpu->arch.cr0_guest_owned_bits = (vcpu->fpu_active ? X86_CR0_TS : 0);
8840 vmcs_writel(CR0_GUEST_HOST_MASK, ~vcpu->arch.cr0_guest_owned_bits);
8841
8842 /*
8843 * Note that CR4_GUEST_HOST_MASK is already set in the original vmcs01
8844 * (KVM doesn't change it)- no reason to call set_cr4_guest_host_mask();
8845 */
8846 vcpu->arch.cr4_guest_owned_bits = ~vmcs_readl(CR4_GUEST_HOST_MASK);
8847 kvm_set_cr4(vcpu, vmcs12->host_cr4);
8848
Jan Kiszka29bf08f2013-12-28 16:31:52 +01008849 nested_ept_uninit_mmu_context(vcpu);
Nadav Har'El155a97a2013-08-05 11:07:16 +03008850
Nadav Har'El4704d0b2011-05-25 23:11:34 +03008851 kvm_set_cr3(vcpu, vmcs12->host_cr3);
8852 kvm_mmu_reset_context(vcpu);
8853
Gleb Natapovfeaf0c7d2013-09-25 12:51:36 +03008854 if (!enable_ept)
8855 vcpu->arch.walk_mmu->inject_page_fault = kvm_inject_page_fault;
8856
Nadav Har'El4704d0b2011-05-25 23:11:34 +03008857 if (enable_vpid) {
8858 /*
8859 * Trivially support vpid by letting L2s share their parent
8860 * L1's vpid. TODO: move to a more elaborate solution, giving
8861 * each L2 its own vpid and exposing the vpid feature to L1.
8862 */
8863 vmx_flush_tlb(vcpu);
8864 }
8865
8866
8867 vmcs_write32(GUEST_SYSENTER_CS, vmcs12->host_ia32_sysenter_cs);
8868 vmcs_writel(GUEST_SYSENTER_ESP, vmcs12->host_ia32_sysenter_esp);
8869 vmcs_writel(GUEST_SYSENTER_EIP, vmcs12->host_ia32_sysenter_eip);
8870 vmcs_writel(GUEST_IDTR_BASE, vmcs12->host_idtr_base);
8871 vmcs_writel(GUEST_GDTR_BASE, vmcs12->host_gdtr_base);
Nadav Har'El4704d0b2011-05-25 23:11:34 +03008872
Paolo Bonzini36be0b92014-02-24 12:30:04 +01008873 /* If not VM_EXIT_CLEAR_BNDCFGS, the L2 value propagates to L1. */
8874 if (vmcs12->vm_exit_controls & VM_EXIT_CLEAR_BNDCFGS)
8875 vmcs_write64(GUEST_BNDCFGS, 0);
8876
Jan Kiszka44811c02013-08-04 17:17:27 +02008877 if (vmcs12->vm_exit_controls & VM_EXIT_LOAD_IA32_PAT) {
Nadav Har'El4704d0b2011-05-25 23:11:34 +03008878 vmcs_write64(GUEST_IA32_PAT, vmcs12->host_ia32_pat);
Jan Kiszka44811c02013-08-04 17:17:27 +02008879 vcpu->arch.pat = vmcs12->host_ia32_pat;
8880 }
Nadav Har'El4704d0b2011-05-25 23:11:34 +03008881 if (vmcs12->vm_exit_controls & VM_EXIT_LOAD_IA32_PERF_GLOBAL_CTRL)
8882 vmcs_write64(GUEST_IA32_PERF_GLOBAL_CTRL,
8883 vmcs12->host_ia32_perf_global_ctrl);
Jan Kiszka503cd0c2013-03-03 13:05:44 +01008884
Arthur Chunqi Li21feb4e2013-07-15 16:04:08 +08008885 /* Set L1 segment info according to Intel SDM
8886 27.5.2 Loading Host Segment and Descriptor-Table Registers */
8887 seg = (struct kvm_segment) {
8888 .base = 0,
8889 .limit = 0xFFFFFFFF,
8890 .selector = vmcs12->host_cs_selector,
8891 .type = 11,
8892 .present = 1,
8893 .s = 1,
8894 .g = 1
8895 };
8896 if (vmcs12->vm_exit_controls & VM_EXIT_HOST_ADDR_SPACE_SIZE)
8897 seg.l = 1;
8898 else
8899 seg.db = 1;
8900 vmx_set_segment(vcpu, &seg, VCPU_SREG_CS);
8901 seg = (struct kvm_segment) {
8902 .base = 0,
8903 .limit = 0xFFFFFFFF,
8904 .type = 3,
8905 .present = 1,
8906 .s = 1,
8907 .db = 1,
8908 .g = 1
8909 };
8910 seg.selector = vmcs12->host_ds_selector;
8911 vmx_set_segment(vcpu, &seg, VCPU_SREG_DS);
8912 seg.selector = vmcs12->host_es_selector;
8913 vmx_set_segment(vcpu, &seg, VCPU_SREG_ES);
8914 seg.selector = vmcs12->host_ss_selector;
8915 vmx_set_segment(vcpu, &seg, VCPU_SREG_SS);
8916 seg.selector = vmcs12->host_fs_selector;
8917 seg.base = vmcs12->host_fs_base;
8918 vmx_set_segment(vcpu, &seg, VCPU_SREG_FS);
8919 seg.selector = vmcs12->host_gs_selector;
8920 seg.base = vmcs12->host_gs_base;
8921 vmx_set_segment(vcpu, &seg, VCPU_SREG_GS);
8922 seg = (struct kvm_segment) {
Gleb Natapov205befd2013-08-04 15:08:06 +03008923 .base = vmcs12->host_tr_base,
Arthur Chunqi Li21feb4e2013-07-15 16:04:08 +08008924 .limit = 0x67,
8925 .selector = vmcs12->host_tr_selector,
8926 .type = 11,
8927 .present = 1
8928 };
8929 vmx_set_segment(vcpu, &seg, VCPU_SREG_TR);
8930
Jan Kiszka503cd0c2013-03-03 13:05:44 +01008931 kvm_set_dr(vcpu, 7, 0x400);
8932 vmcs_write64(GUEST_IA32_DEBUGCTL, 0);
Nadav Har'El4704d0b2011-05-25 23:11:34 +03008933}
8934
8935/*
8936 * Emulate an exit from nested guest (L2) to L1, i.e., prepare to run L1
8937 * and modify vmcs12 to make it see what it would expect to see there if
8938 * L2 was its real guest. Must only be called when in L2 (is_guest_mode())
8939 */
Jan Kiszka533558b2014-01-04 18:47:20 +01008940static void nested_vmx_vmexit(struct kvm_vcpu *vcpu, u32 exit_reason,
8941 u32 exit_intr_info,
8942 unsigned long exit_qualification)
Nadav Har'El4704d0b2011-05-25 23:11:34 +03008943{
8944 struct vcpu_vmx *vmx = to_vmx(vcpu);
Nadav Har'El4704d0b2011-05-25 23:11:34 +03008945 struct vmcs12 *vmcs12 = get_vmcs12(vcpu);
8946
Jan Kiszka5f3d5792013-04-14 12:12:46 +02008947 /* trying to cancel vmlaunch/vmresume is a bug */
8948 WARN_ON_ONCE(vmx->nested.nested_run_pending);
8949
Nadav Har'El4704d0b2011-05-25 23:11:34 +03008950 leave_guest_mode(vcpu);
Jan Kiszka533558b2014-01-04 18:47:20 +01008951 prepare_vmcs12(vcpu, vmcs12, exit_reason, exit_intr_info,
8952 exit_qualification);
Nadav Har'El4704d0b2011-05-25 23:11:34 +03008953
Wanpeng Lif3380ca2014-08-05 12:42:23 +08008954 vmx_load_vmcs01(vcpu);
8955
Bandan Das77b0f5d2014-04-19 18:17:45 -04008956 if ((exit_reason == EXIT_REASON_EXTERNAL_INTERRUPT)
8957 && nested_exit_intr_ack_set(vcpu)) {
8958 int irq = kvm_cpu_get_interrupt(vcpu);
8959 WARN_ON(irq < 0);
8960 vmcs12->vm_exit_intr_info = irq |
8961 INTR_INFO_VALID_MASK | INTR_TYPE_EXT_INTR;
8962 }
8963
Jan Kiszka542060e2014-01-04 18:47:21 +01008964 trace_kvm_nested_vmexit_inject(vmcs12->vm_exit_reason,
8965 vmcs12->exit_qualification,
8966 vmcs12->idt_vectoring_info_field,
8967 vmcs12->vm_exit_intr_info,
8968 vmcs12->vm_exit_intr_error_code,
8969 KVM_ISA_VMX);
Nadav Har'El4704d0b2011-05-25 23:11:34 +03008970
Gleb Natapov2961e8762013-11-25 15:37:13 +02008971 vm_entry_controls_init(vmx, vmcs_read32(VM_ENTRY_CONTROLS));
8972 vm_exit_controls_init(vmx, vmcs_read32(VM_EXIT_CONTROLS));
Jan Kiszka36c3cc42013-02-23 22:35:37 +01008973 vmx_segment_cache_clear(vmx);
8974
Nadav Har'El4704d0b2011-05-25 23:11:34 +03008975 /* if no vmcs02 cache requested, remove the one we used */
8976 if (VMCS02_POOL_SIZE == 0)
8977 nested_free_vmcs02(vmx, vmx->nested.current_vmptr);
8978
8979 load_vmcs12_host_state(vcpu, vmcs12);
8980
Nadav Har'El27fc51b2011-08-02 15:54:52 +03008981 /* Update TSC_OFFSET if TSC was changed while L2 ran */
Nadav Har'El4704d0b2011-05-25 23:11:34 +03008982 vmcs_write64(TSC_OFFSET, vmx->nested.vmcs01_tsc_offset);
8983
8984 /* This is needed for same reason as it was needed in prepare_vmcs02 */
8985 vmx->host_rsp = 0;
8986
8987 /* Unpin physical memory we referred to in vmcs02 */
8988 if (vmx->nested.apic_access_page) {
8989 nested_release_page(vmx->nested.apic_access_page);
Paolo Bonzini48d89b92014-08-26 13:27:46 +02008990 vmx->nested.apic_access_page = NULL;
Nadav Har'El4704d0b2011-05-25 23:11:34 +03008991 }
Wanpeng Lia7c0b072014-08-21 19:46:50 +08008992 if (vmx->nested.virtual_apic_page) {
8993 nested_release_page(vmx->nested.virtual_apic_page);
Paolo Bonzini48d89b92014-08-26 13:27:46 +02008994 vmx->nested.virtual_apic_page = NULL;
Wanpeng Lia7c0b072014-08-21 19:46:50 +08008995 }
Nadav Har'El4704d0b2011-05-25 23:11:34 +03008996
8997 /*
Tang Chen38b99172014-09-24 15:57:54 +08008998 * We are now running in L2, mmu_notifier will force to reload the
8999 * page's hpa for L2 vmcs. Need to reload it for L1 before entering L1.
9000 */
9001 kvm_vcpu_reload_apic_access_page(vcpu);
9002
9003 /*
Nadav Har'El4704d0b2011-05-25 23:11:34 +03009004 * Exiting from L2 to L1, we're now back to L1 which thinks it just
9005 * finished a VMLAUNCH or VMRESUME instruction, so we need to set the
9006 * success or failure flag accordingly.
9007 */
9008 if (unlikely(vmx->fail)) {
9009 vmx->fail = 0;
9010 nested_vmx_failValid(vcpu, vmcs_read32(VM_INSTRUCTION_ERROR));
9011 } else
9012 nested_vmx_succeed(vcpu);
Abel Gordon012f83c2013-04-18 14:39:25 +03009013 if (enable_shadow_vmcs)
9014 vmx->nested.sync_shadow_vmcs = true;
Jan Kiszkab6b8a142014-03-07 20:03:12 +01009015
9016 /* in case we halted in L2 */
9017 vcpu->arch.mp_state = KVM_MP_STATE_RUNNABLE;
Nadav Har'El4704d0b2011-05-25 23:11:34 +03009018}
9019
Nadav Har'El7c177932011-05-25 23:12:04 +03009020/*
Jan Kiszka42124922014-01-04 18:47:19 +01009021 * Forcibly leave nested mode in order to be able to reset the VCPU later on.
9022 */
9023static void vmx_leave_nested(struct kvm_vcpu *vcpu)
9024{
9025 if (is_guest_mode(vcpu))
Jan Kiszka533558b2014-01-04 18:47:20 +01009026 nested_vmx_vmexit(vcpu, -1, 0, 0);
Jan Kiszka42124922014-01-04 18:47:19 +01009027 free_nested(to_vmx(vcpu));
9028}
9029
9030/*
Nadav Har'El7c177932011-05-25 23:12:04 +03009031 * L1's failure to enter L2 is a subset of a normal exit, as explained in
9032 * 23.7 "VM-entry failures during or after loading guest state" (this also
9033 * lists the acceptable exit-reason and exit-qualification parameters).
9034 * It should only be called before L2 actually succeeded to run, and when
9035 * vmcs01 is current (it doesn't leave_guest_mode() or switch vmcss).
9036 */
9037static void nested_vmx_entry_failure(struct kvm_vcpu *vcpu,
9038 struct vmcs12 *vmcs12,
9039 u32 reason, unsigned long qualification)
9040{
9041 load_vmcs12_host_state(vcpu, vmcs12);
9042 vmcs12->vm_exit_reason = reason | VMX_EXIT_REASONS_FAILED_VMENTRY;
9043 vmcs12->exit_qualification = qualification;
9044 nested_vmx_succeed(vcpu);
Abel Gordon012f83c2013-04-18 14:39:25 +03009045 if (enable_shadow_vmcs)
9046 to_vmx(vcpu)->nested.sync_shadow_vmcs = true;
Nadav Har'El7c177932011-05-25 23:12:04 +03009047}
9048
Joerg Roedel8a76d7f2011-04-04 12:39:27 +02009049static int vmx_check_intercept(struct kvm_vcpu *vcpu,
9050 struct x86_instruction_info *info,
9051 enum x86_intercept_stage stage)
9052{
9053 return X86EMUL_CONTINUE;
9054}
9055
Paolo Bonzini48d89b92014-08-26 13:27:46 +02009056static void vmx_sched_in(struct kvm_vcpu *vcpu, int cpu)
Radim Krčmářae97a3b2014-08-21 18:08:06 +02009057{
Radim Krčmářb4a2d312014-08-21 18:08:08 +02009058 if (ple_gap)
9059 shrink_ple_window(vcpu);
Radim Krčmářae97a3b2014-08-21 18:08:06 +02009060}
9061
Christian Ehrhardtcbdd1be2007-09-09 15:41:59 +03009062static struct kvm_x86_ops vmx_x86_ops = {
Avi Kivity6aa8b732006-12-10 02:21:36 -08009063 .cpu_has_kvm_support = cpu_has_kvm_support,
9064 .disabled_by_bios = vmx_disabled_by_bios,
9065 .hardware_setup = hardware_setup,
9066 .hardware_unsetup = hardware_unsetup,
Yang, Sheng002c7f72007-07-31 14:23:01 +03009067 .check_processor_compatibility = vmx_check_processor_compat,
Avi Kivity6aa8b732006-12-10 02:21:36 -08009068 .hardware_enable = hardware_enable,
9069 .hardware_disable = hardware_disable,
Sheng Yang04547152009-04-01 15:52:31 +08009070 .cpu_has_accelerated_tpr = report_flexpriority,
Avi Kivity6aa8b732006-12-10 02:21:36 -08009071
9072 .vcpu_create = vmx_create_vcpu,
9073 .vcpu_free = vmx_free_vcpu,
Avi Kivity04d2cc72007-09-10 18:10:54 +03009074 .vcpu_reset = vmx_vcpu_reset,
Avi Kivity6aa8b732006-12-10 02:21:36 -08009075
Avi Kivity04d2cc72007-09-10 18:10:54 +03009076 .prepare_guest_switch = vmx_save_host_state,
Avi Kivity6aa8b732006-12-10 02:21:36 -08009077 .vcpu_load = vmx_vcpu_load,
9078 .vcpu_put = vmx_vcpu_put,
9079
Jan Kiszkac8639012012-09-21 05:42:55 +02009080 .update_db_bp_intercept = update_exception_bitmap,
Avi Kivity6aa8b732006-12-10 02:21:36 -08009081 .get_msr = vmx_get_msr,
9082 .set_msr = vmx_set_msr,
9083 .get_segment_base = vmx_get_segment_base,
9084 .get_segment = vmx_get_segment,
9085 .set_segment = vmx_set_segment,
Izik Eidus2e4d2652008-03-24 19:38:34 +02009086 .get_cpl = vmx_get_cpl,
Avi Kivity6aa8b732006-12-10 02:21:36 -08009087 .get_cs_db_l_bits = vmx_get_cs_db_l_bits,
Avi Kivitye8467fd2009-12-29 18:43:06 +02009088 .decache_cr0_guest_bits = vmx_decache_cr0_guest_bits,
Avi Kivityaff48ba2010-12-05 18:56:11 +02009089 .decache_cr3 = vmx_decache_cr3,
Anthony Liguori25c4c272007-04-27 09:29:21 +03009090 .decache_cr4_guest_bits = vmx_decache_cr4_guest_bits,
Avi Kivity6aa8b732006-12-10 02:21:36 -08009091 .set_cr0 = vmx_set_cr0,
Avi Kivity6aa8b732006-12-10 02:21:36 -08009092 .set_cr3 = vmx_set_cr3,
9093 .set_cr4 = vmx_set_cr4,
Avi Kivity6aa8b732006-12-10 02:21:36 -08009094 .set_efer = vmx_set_efer,
Avi Kivity6aa8b732006-12-10 02:21:36 -08009095 .get_idt = vmx_get_idt,
9096 .set_idt = vmx_set_idt,
9097 .get_gdt = vmx_get_gdt,
9098 .set_gdt = vmx_set_gdt,
Jan Kiszka73aaf249e2014-01-04 18:47:16 +01009099 .get_dr6 = vmx_get_dr6,
9100 .set_dr6 = vmx_set_dr6,
Gleb Natapov020df072010-04-13 10:05:23 +03009101 .set_dr7 = vmx_set_dr7,
Paolo Bonzini81908bf2014-02-21 10:32:27 +01009102 .sync_dirty_debug_regs = vmx_sync_dirty_debug_regs,
Marcelo Tosatti5fdbf972008-06-27 14:58:02 -03009103 .cache_reg = vmx_cache_reg,
Avi Kivity6aa8b732006-12-10 02:21:36 -08009104 .get_rflags = vmx_get_rflags,
9105 .set_rflags = vmx_set_rflags,
Avi Kivity02daab22009-12-30 12:40:26 +02009106 .fpu_deactivate = vmx_fpu_deactivate,
Avi Kivity6aa8b732006-12-10 02:21:36 -08009107
9108 .tlb_flush = vmx_flush_tlb,
Avi Kivity6aa8b732006-12-10 02:21:36 -08009109
Avi Kivity6aa8b732006-12-10 02:21:36 -08009110 .run = vmx_vcpu_run,
Avi Kivity6062d012009-03-23 17:35:17 +02009111 .handle_exit = vmx_handle_exit,
Avi Kivity6aa8b732006-12-10 02:21:36 -08009112 .skip_emulated_instruction = skip_emulated_instruction,
Glauber Costa2809f5d2009-05-12 16:21:05 -04009113 .set_interrupt_shadow = vmx_set_interrupt_shadow,
9114 .get_interrupt_shadow = vmx_get_interrupt_shadow,
Ingo Molnar102d8322007-02-19 14:37:47 +02009115 .patch_hypercall = vmx_patch_hypercall,
Eddie Dong2a8067f2007-08-06 16:29:07 +03009116 .set_irq = vmx_inject_irq,
Gleb Natapov95ba8273132009-04-21 17:45:08 +03009117 .set_nmi = vmx_inject_nmi,
Avi Kivity298101d2007-11-25 13:41:11 +02009118 .queue_exception = vmx_queue_exception,
Avi Kivityb463a6f2010-07-20 15:06:17 +03009119 .cancel_injection = vmx_cancel_injection,
Gleb Natapov78646122009-03-23 12:12:11 +02009120 .interrupt_allowed = vmx_interrupt_allowed,
Gleb Natapov95ba8273132009-04-21 17:45:08 +03009121 .nmi_allowed = vmx_nmi_allowed,
Jan Kiszka3cfc3092009-11-12 01:04:25 +01009122 .get_nmi_mask = vmx_get_nmi_mask,
9123 .set_nmi_mask = vmx_set_nmi_mask,
Gleb Natapov95ba8273132009-04-21 17:45:08 +03009124 .enable_nmi_window = enable_nmi_window,
9125 .enable_irq_window = enable_irq_window,
9126 .update_cr8_intercept = update_cr8_intercept,
Yang Zhang8d146952013-01-25 10:18:50 +08009127 .set_virtual_x2apic_mode = vmx_set_virtual_x2apic_mode,
Tang Chen38b99172014-09-24 15:57:54 +08009128 .set_apic_access_page_addr = vmx_set_apic_access_page_addr,
Yang Zhangc7c9c562013-01-25 10:18:51 +08009129 .vm_has_apicv = vmx_vm_has_apicv,
9130 .load_eoi_exitmap = vmx_load_eoi_exitmap,
9131 .hwapic_irr_update = vmx_hwapic_irr_update,
9132 .hwapic_isr_update = vmx_hwapic_isr_update,
Yang Zhanga20ed542013-04-11 19:25:15 +08009133 .sync_pir_to_irr = vmx_sync_pir_to_irr,
9134 .deliver_posted_interrupt = vmx_deliver_posted_interrupt,
Gleb Natapov95ba8273132009-04-21 17:45:08 +03009135
Izik Eiduscbc94022007-10-25 00:29:55 +02009136 .set_tss_addr = vmx_set_tss_addr,
Sheng Yang67253af2008-04-25 10:20:22 +08009137 .get_tdp_level = get_ept_level,
Sheng Yang4b12f0d2009-04-27 20:35:42 +08009138 .get_mt_mask = vmx_get_mt_mask,
Marcelo Tosatti229456f2009-06-17 09:22:14 -03009139
Avi Kivity586f9602010-11-18 13:09:54 +02009140 .get_exit_info = vmx_get_exit_info,
Avi Kivity586f9602010-11-18 13:09:54 +02009141
Sheng Yang17cc3932010-01-05 19:02:27 +08009142 .get_lpage_level = vmx_get_lpage_level,
Sheng Yang0e851882009-12-18 16:48:46 +08009143
9144 .cpuid_update = vmx_cpuid_update,
Sheng Yang4e47c7a2009-12-18 16:48:47 +08009145
9146 .rdtscp_supported = vmx_rdtscp_supported,
Mao, Junjiead756a12012-07-02 01:18:48 +00009147 .invpcid_supported = vmx_invpcid_supported,
Joerg Roedeld4330ef2010-04-22 12:33:11 +02009148
9149 .set_supported_cpuid = vmx_set_supported_cpuid,
Sheng Yangf5f48ee2010-06-30 12:25:15 +08009150
9151 .has_wbinvd_exit = cpu_has_vmx_wbinvd_exit,
Zachary Amsden99e3e302010-08-19 22:07:17 -10009152
Joerg Roedel4051b182011-03-25 09:44:49 +01009153 .set_tsc_khz = vmx_set_tsc_khz,
Will Auldba904632012-11-29 12:42:50 -08009154 .read_tsc_offset = vmx_read_tsc_offset,
Zachary Amsden99e3e302010-08-19 22:07:17 -10009155 .write_tsc_offset = vmx_write_tsc_offset,
Zachary Amsdene48672f2010-08-19 22:07:23 -10009156 .adjust_tsc_offset = vmx_adjust_tsc_offset,
Joerg Roedel857e4092011-03-25 09:44:50 +01009157 .compute_tsc_offset = vmx_compute_tsc_offset,
Nadav Har'Eld5c17852011-08-02 15:54:20 +03009158 .read_l1_tsc = vmx_read_l1_tsc,
Joerg Roedel1c97f0a2010-09-10 17:30:41 +02009159
9160 .set_tdp_cr3 = vmx_set_cr3,
Joerg Roedel8a76d7f2011-04-04 12:39:27 +02009161
9162 .check_intercept = vmx_check_intercept,
Yang Zhanga547c6d2013-04-11 19:25:10 +08009163 .handle_external_intr = vmx_handle_external_intr,
Liu, Jinsongda8999d2014-02-24 10:55:46 +00009164 .mpx_supported = vmx_mpx_supported,
Jan Kiszkab6b8a142014-03-07 20:03:12 +01009165
9166 .check_nested_events = vmx_check_nested_events,
Radim Krčmářae97a3b2014-08-21 18:08:06 +02009167
9168 .sched_in = vmx_sched_in,
Avi Kivity6aa8b732006-12-10 02:21:36 -08009169};
9170
9171static int __init vmx_init(void)
9172{
Yang Zhang8d146952013-01-25 10:18:50 +08009173 int r, i, msr;
Avi Kivity26bb0982009-09-07 11:14:12 +03009174
9175 rdmsrl_safe(MSR_EFER, &host_efer);
9176
Paolo Bonzini03916db2014-07-24 14:21:57 +02009177 for (i = 0; i < ARRAY_SIZE(vmx_msr_index); ++i)
Avi Kivity26bb0982009-09-07 11:14:12 +03009178 kvm_define_shared_msr(i, vmx_msr_index[i]);
He, Qingfdef3ad2007-04-30 09:45:24 +03009179
Avi Kivity3e7c73e2009-02-24 21:46:19 +02009180 vmx_io_bitmap_a = (unsigned long *)__get_free_page(GFP_KERNEL);
He, Qingfdef3ad2007-04-30 09:45:24 +03009181 if (!vmx_io_bitmap_a)
9182 return -ENOMEM;
9183
Guo Chao2106a542012-06-15 11:31:56 +08009184 r = -ENOMEM;
9185
Avi Kivity3e7c73e2009-02-24 21:46:19 +02009186 vmx_io_bitmap_b = (unsigned long *)__get_free_page(GFP_KERNEL);
Guo Chao2106a542012-06-15 11:31:56 +08009187 if (!vmx_io_bitmap_b)
He, Qingfdef3ad2007-04-30 09:45:24 +03009188 goto out;
He, Qingfdef3ad2007-04-30 09:45:24 +03009189
Avi Kivity58972972009-02-24 22:26:47 +02009190 vmx_msr_bitmap_legacy = (unsigned long *)__get_free_page(GFP_KERNEL);
Guo Chao2106a542012-06-15 11:31:56 +08009191 if (!vmx_msr_bitmap_legacy)
Sheng Yang25c5f222008-03-28 13:18:56 +08009192 goto out1;
Guo Chao2106a542012-06-15 11:31:56 +08009193
Yang Zhang8d146952013-01-25 10:18:50 +08009194 vmx_msr_bitmap_legacy_x2apic =
9195 (unsigned long *)__get_free_page(GFP_KERNEL);
9196 if (!vmx_msr_bitmap_legacy_x2apic)
9197 goto out2;
Sheng Yang25c5f222008-03-28 13:18:56 +08009198
Avi Kivity58972972009-02-24 22:26:47 +02009199 vmx_msr_bitmap_longmode = (unsigned long *)__get_free_page(GFP_KERNEL);
Guo Chao2106a542012-06-15 11:31:56 +08009200 if (!vmx_msr_bitmap_longmode)
Yang Zhang8d146952013-01-25 10:18:50 +08009201 goto out3;
Guo Chao2106a542012-06-15 11:31:56 +08009202
Yang Zhang8d146952013-01-25 10:18:50 +08009203 vmx_msr_bitmap_longmode_x2apic =
9204 (unsigned long *)__get_free_page(GFP_KERNEL);
9205 if (!vmx_msr_bitmap_longmode_x2apic)
9206 goto out4;
Abel Gordon4607c2d2013-04-18 14:35:55 +03009207 vmx_vmread_bitmap = (unsigned long *)__get_free_page(GFP_KERNEL);
9208 if (!vmx_vmread_bitmap)
9209 goto out5;
9210
9211 vmx_vmwrite_bitmap = (unsigned long *)__get_free_page(GFP_KERNEL);
9212 if (!vmx_vmwrite_bitmap)
9213 goto out6;
9214
9215 memset(vmx_vmread_bitmap, 0xff, PAGE_SIZE);
9216 memset(vmx_vmwrite_bitmap, 0xff, PAGE_SIZE);
Avi Kivity58972972009-02-24 22:26:47 +02009217
He, Qingfdef3ad2007-04-30 09:45:24 +03009218 /*
9219 * Allow direct access to the PC debug port (it is often used for I/O
9220 * delays, but the vmexits simply slow things down).
9221 */
Avi Kivity3e7c73e2009-02-24 21:46:19 +02009222 memset(vmx_io_bitmap_a, 0xff, PAGE_SIZE);
9223 clear_bit(0x80, vmx_io_bitmap_a);
He, Qingfdef3ad2007-04-30 09:45:24 +03009224
Avi Kivity3e7c73e2009-02-24 21:46:19 +02009225 memset(vmx_io_bitmap_b, 0xff, PAGE_SIZE);
He, Qingfdef3ad2007-04-30 09:45:24 +03009226
Avi Kivity58972972009-02-24 22:26:47 +02009227 memset(vmx_msr_bitmap_legacy, 0xff, PAGE_SIZE);
9228 memset(vmx_msr_bitmap_longmode, 0xff, PAGE_SIZE);
Sheng Yang25c5f222008-03-28 13:18:56 +08009229
Sheng Yang2384d2b2008-01-17 15:14:33 +08009230 set_bit(0, vmx_vpid_bitmap); /* 0 is reserved for host */
9231
Avi Kivity0ee75be2010-04-28 15:39:01 +03009232 r = kvm_init(&vmx_x86_ops, sizeof(struct vcpu_vmx),
9233 __alignof__(struct vcpu_vmx), THIS_MODULE);
He, Qingfdef3ad2007-04-30 09:45:24 +03009234 if (r)
Abel Gordon4607c2d2013-04-18 14:35:55 +03009235 goto out7;
Sheng Yang25c5f222008-03-28 13:18:56 +08009236
Zhang Yanfei8f536b72012-12-06 23:43:34 +08009237#ifdef CONFIG_KEXEC
9238 rcu_assign_pointer(crash_vmclear_loaded_vmcss,
9239 crash_vmclear_local_loaded_vmcss);
9240#endif
9241
Avi Kivity58972972009-02-24 22:26:47 +02009242 vmx_disable_intercept_for_msr(MSR_FS_BASE, false);
9243 vmx_disable_intercept_for_msr(MSR_GS_BASE, false);
9244 vmx_disable_intercept_for_msr(MSR_KERNEL_GS_BASE, true);
9245 vmx_disable_intercept_for_msr(MSR_IA32_SYSENTER_CS, false);
9246 vmx_disable_intercept_for_msr(MSR_IA32_SYSENTER_ESP, false);
9247 vmx_disable_intercept_for_msr(MSR_IA32_SYSENTER_EIP, false);
Liu, Jinsongda8999d2014-02-24 10:55:46 +00009248 vmx_disable_intercept_for_msr(MSR_IA32_BNDCFGS, true);
9249
Yang Zhang8d146952013-01-25 10:18:50 +08009250 memcpy(vmx_msr_bitmap_legacy_x2apic,
9251 vmx_msr_bitmap_legacy, PAGE_SIZE);
9252 memcpy(vmx_msr_bitmap_longmode_x2apic,
9253 vmx_msr_bitmap_longmode, PAGE_SIZE);
9254
Yang Zhang01e439b2013-04-11 19:25:12 +08009255 if (enable_apicv) {
Yang Zhang8d146952013-01-25 10:18:50 +08009256 for (msr = 0x800; msr <= 0x8ff; msr++)
9257 vmx_disable_intercept_msr_read_x2apic(msr);
9258
9259 /* According SDM, in x2apic mode, the whole id reg is used.
9260 * But in KVM, it only use the highest eight bits. Need to
9261 * intercept it */
9262 vmx_enable_intercept_msr_read_x2apic(0x802);
9263 /* TMCCT */
9264 vmx_enable_intercept_msr_read_x2apic(0x839);
9265 /* TPR */
9266 vmx_disable_intercept_msr_write_x2apic(0x808);
Yang Zhangc7c9c562013-01-25 10:18:51 +08009267 /* EOI */
9268 vmx_disable_intercept_msr_write_x2apic(0x80b);
9269 /* SELF-IPI */
9270 vmx_disable_intercept_msr_write_x2apic(0x83f);
Yang Zhang8d146952013-01-25 10:18:50 +08009271 }
He, Qingfdef3ad2007-04-30 09:45:24 +03009272
Avi Kivity089d0342009-03-23 18:26:32 +02009273 if (enable_ept) {
Xudong Hao3f6d8c82012-05-22 11:23:15 +08009274 kvm_mmu_set_mask_ptes(0ull,
9275 (enable_ept_ad_bits) ? VMX_EPT_ACCESS_BIT : 0ull,
9276 (enable_ept_ad_bits) ? VMX_EPT_DIRTY_BIT : 0ull,
9277 0ull, VMX_EPT_EXECUTABLE_MASK);
Xiao Guangrongce88dec2011-07-12 03:33:44 +08009278 ept_set_mmio_spte_mask();
Sheng Yang5fdbcb92008-07-16 09:25:40 +08009279 kvm_enable_tdp();
9280 } else
9281 kvm_disable_tdp();
Sheng Yang14394422008-04-28 12:24:45 +08009282
Radim Krčmářb4a2d312014-08-21 18:08:08 +02009283 update_ple_window_actual_max();
9284
He, Qingfdef3ad2007-04-30 09:45:24 +03009285 return 0;
9286
Abel Gordon4607c2d2013-04-18 14:35:55 +03009287out7:
9288 free_page((unsigned long)vmx_vmwrite_bitmap);
9289out6:
9290 free_page((unsigned long)vmx_vmread_bitmap);
Yang Zhang458f2122013-04-08 15:26:33 +08009291out5:
9292 free_page((unsigned long)vmx_msr_bitmap_longmode_x2apic);
Yang Zhang8d146952013-01-25 10:18:50 +08009293out4:
Avi Kivity58972972009-02-24 22:26:47 +02009294 free_page((unsigned long)vmx_msr_bitmap_longmode);
Yang Zhang8d146952013-01-25 10:18:50 +08009295out3:
9296 free_page((unsigned long)vmx_msr_bitmap_legacy_x2apic);
Sheng Yang25c5f222008-03-28 13:18:56 +08009297out2:
Avi Kivity58972972009-02-24 22:26:47 +02009298 free_page((unsigned long)vmx_msr_bitmap_legacy);
He, Qingfdef3ad2007-04-30 09:45:24 +03009299out1:
Avi Kivity3e7c73e2009-02-24 21:46:19 +02009300 free_page((unsigned long)vmx_io_bitmap_b);
He, Qingfdef3ad2007-04-30 09:45:24 +03009301out:
Avi Kivity3e7c73e2009-02-24 21:46:19 +02009302 free_page((unsigned long)vmx_io_bitmap_a);
He, Qingfdef3ad2007-04-30 09:45:24 +03009303 return r;
Avi Kivity6aa8b732006-12-10 02:21:36 -08009304}
9305
9306static void __exit vmx_exit(void)
9307{
Yang Zhang8d146952013-01-25 10:18:50 +08009308 free_page((unsigned long)vmx_msr_bitmap_legacy_x2apic);
9309 free_page((unsigned long)vmx_msr_bitmap_longmode_x2apic);
Avi Kivity58972972009-02-24 22:26:47 +02009310 free_page((unsigned long)vmx_msr_bitmap_legacy);
9311 free_page((unsigned long)vmx_msr_bitmap_longmode);
Avi Kivity3e7c73e2009-02-24 21:46:19 +02009312 free_page((unsigned long)vmx_io_bitmap_b);
9313 free_page((unsigned long)vmx_io_bitmap_a);
Abel Gordon4607c2d2013-04-18 14:35:55 +03009314 free_page((unsigned long)vmx_vmwrite_bitmap);
9315 free_page((unsigned long)vmx_vmread_bitmap);
He, Qingfdef3ad2007-04-30 09:45:24 +03009316
Zhang Yanfei8f536b72012-12-06 23:43:34 +08009317#ifdef CONFIG_KEXEC
Monam Agarwal3b63a432014-03-22 12:28:10 +05309318 RCU_INIT_POINTER(crash_vmclear_loaded_vmcss, NULL);
Zhang Yanfei8f536b72012-12-06 23:43:34 +08009319 synchronize_rcu();
9320#endif
9321
Zhang Xiantaocb498ea2007-11-14 20:39:31 +08009322 kvm_exit();
Avi Kivity6aa8b732006-12-10 02:21:36 -08009323}
9324
9325module_init(vmx_init)
9326module_exit(vmx_exit)