Michal Simek | eedbdab | 2009-03-27 14:25:49 +0100 | [diff] [blame] | 1 | /* |
Michal Simek | 1e52980 | 2013-08-27 12:02:54 +0200 | [diff] [blame] | 2 | * Copyright (C) 2007-2013 Michal Simek <monstr@monstr.eu> |
| 3 | * Copyright (C) 2012-2013 Xilinx, Inc. |
Michal Simek | eedbdab | 2009-03-27 14:25:49 +0100 | [diff] [blame] | 4 | * Copyright (C) 2007-2009 PetaLogix |
| 5 | * Copyright (C) 2006 Atmark Techno, Inc. |
| 6 | * |
| 7 | * This file is subject to the terms and conditions of the GNU General Public |
| 8 | * License. See the file "COPYING" in the main directory of this archive |
| 9 | * for more details. |
| 10 | */ |
| 11 | |
Michal Simek | eedbdab | 2009-03-27 14:25:49 +0100 | [diff] [blame] | 12 | #include <linux/interrupt.h> |
Michal Simek | eedbdab | 2009-03-27 14:25:49 +0100 | [diff] [blame] | 13 | #include <linux/delay.h> |
| 14 | #include <linux/sched.h> |
Michal Simek | 839396a | 2013-12-20 10:16:40 +0100 | [diff] [blame] | 15 | #include <linux/sched_clock.h> |
Michal Simek | eedbdab | 2009-03-27 14:25:49 +0100 | [diff] [blame] | 16 | #include <linux/clk.h> |
Michal Simek | eedbdab | 2009-03-27 14:25:49 +0100 | [diff] [blame] | 17 | #include <linux/clockchips.h> |
Michal Simek | cfd4eae | 2013-08-27 11:52:32 +0200 | [diff] [blame] | 18 | #include <linux/of_address.h> |
Rob Herring | 5c9f303 | 2013-09-07 14:05:10 -0500 | [diff] [blame] | 19 | #include <linux/of_irq.h> |
Richard Cochran | 5ce07a5 | 2015-01-02 20:22:09 +0100 | [diff] [blame] | 20 | #include <linux/timecounter.h> |
Michal Simek | eedbdab | 2009-03-27 14:25:49 +0100 | [diff] [blame] | 21 | #include <asm/cpuinfo.h> |
Michal Simek | eedbdab | 2009-03-27 14:25:49 +0100 | [diff] [blame] | 22 | |
Michal Simek | cfd4eae | 2013-08-27 11:52:32 +0200 | [diff] [blame] | 23 | static void __iomem *timer_baseaddr; |
Michal Simek | eedbdab | 2009-03-27 14:25:49 +0100 | [diff] [blame] | 24 | |
Michal Simek | 29e3dbb | 2011-02-07 11:33:47 +0100 | [diff] [blame] | 25 | static unsigned int freq_div_hz; |
| 26 | static unsigned int timer_clock_freq; |
Michal Simek | ccea0e6 | 2010-10-07 17:39:21 +1000 | [diff] [blame] | 27 | |
Michal Simek | eedbdab | 2009-03-27 14:25:49 +0100 | [diff] [blame] | 28 | #define TCSR0 (0x00) |
| 29 | #define TLR0 (0x04) |
| 30 | #define TCR0 (0x08) |
| 31 | #define TCSR1 (0x10) |
| 32 | #define TLR1 (0x14) |
| 33 | #define TCR1 (0x18) |
| 34 | |
| 35 | #define TCSR_MDT (1<<0) |
| 36 | #define TCSR_UDT (1<<1) |
| 37 | #define TCSR_GENT (1<<2) |
| 38 | #define TCSR_CAPT (1<<3) |
| 39 | #define TCSR_ARHT (1<<4) |
| 40 | #define TCSR_LOAD (1<<5) |
| 41 | #define TCSR_ENIT (1<<6) |
| 42 | #define TCSR_ENT (1<<7) |
| 43 | #define TCSR_TINT (1<<8) |
| 44 | #define TCSR_PWMA (1<<9) |
| 45 | #define TCSR_ENALL (1<<10) |
| 46 | |
Michal Simek | a1715bb | 2014-02-24 15:04:03 +0100 | [diff] [blame] | 47 | static unsigned int (*read_fn)(void __iomem *); |
| 48 | static void (*write_fn)(u32, void __iomem *); |
| 49 | |
| 50 | static void timer_write32(u32 val, void __iomem *addr) |
| 51 | { |
| 52 | iowrite32(val, addr); |
| 53 | } |
| 54 | |
| 55 | static unsigned int timer_read32(void __iomem *addr) |
| 56 | { |
| 57 | return ioread32(addr); |
| 58 | } |
| 59 | |
| 60 | static void timer_write32_be(u32 val, void __iomem *addr) |
| 61 | { |
| 62 | iowrite32be(val, addr); |
| 63 | } |
| 64 | |
| 65 | static unsigned int timer_read32_be(void __iomem *addr) |
| 66 | { |
| 67 | return ioread32be(addr); |
| 68 | } |
| 69 | |
Michal Simek | 5955563a | 2013-08-27 12:04:39 +0200 | [diff] [blame] | 70 | static inline void xilinx_timer0_stop(void) |
Michal Simek | eedbdab | 2009-03-27 14:25:49 +0100 | [diff] [blame] | 71 | { |
Michal Simek | a1715bb | 2014-02-24 15:04:03 +0100 | [diff] [blame] | 72 | write_fn(read_fn(timer_baseaddr + TCSR0) & ~TCSR_ENT, |
| 73 | timer_baseaddr + TCSR0); |
Michal Simek | eedbdab | 2009-03-27 14:25:49 +0100 | [diff] [blame] | 74 | } |
| 75 | |
Michal Simek | 5955563a | 2013-08-27 12:04:39 +0200 | [diff] [blame] | 76 | static inline void xilinx_timer0_start_periodic(unsigned long load_val) |
Michal Simek | eedbdab | 2009-03-27 14:25:49 +0100 | [diff] [blame] | 77 | { |
| 78 | if (!load_val) |
| 79 | load_val = 1; |
Michal Simek | 9e77dab | 2013-08-27 09:57:52 +0200 | [diff] [blame] | 80 | /* loading value to timer reg */ |
Michal Simek | a1715bb | 2014-02-24 15:04:03 +0100 | [diff] [blame] | 81 | write_fn(load_val, timer_baseaddr + TLR0); |
Michal Simek | eedbdab | 2009-03-27 14:25:49 +0100 | [diff] [blame] | 82 | |
| 83 | /* load the initial value */ |
Michal Simek | a1715bb | 2014-02-24 15:04:03 +0100 | [diff] [blame] | 84 | write_fn(TCSR_LOAD, timer_baseaddr + TCSR0); |
Michal Simek | eedbdab | 2009-03-27 14:25:49 +0100 | [diff] [blame] | 85 | |
| 86 | /* see timer data sheet for detail |
| 87 | * !ENALL - don't enable 'em all |
| 88 | * !PWMA - disable pwm |
| 89 | * TINT - clear interrupt status |
| 90 | * ENT- enable timer itself |
Michal Simek | f7f4786 | 2011-04-05 15:49:22 +0200 | [diff] [blame] | 91 | * ENIT - enable interrupt |
Michal Simek | eedbdab | 2009-03-27 14:25:49 +0100 | [diff] [blame] | 92 | * !LOAD - clear the bit to let go |
| 93 | * ARHT - auto reload |
| 94 | * !CAPT - no external trigger |
| 95 | * !GENT - no external signal |
| 96 | * UDT - set the timer as down counter |
| 97 | * !MDT0 - generate mode |
| 98 | */ |
Michal Simek | a1715bb | 2014-02-24 15:04:03 +0100 | [diff] [blame] | 99 | write_fn(TCSR_TINT|TCSR_ENIT|TCSR_ENT|TCSR_ARHT|TCSR_UDT, |
| 100 | timer_baseaddr + TCSR0); |
Michal Simek | eedbdab | 2009-03-27 14:25:49 +0100 | [diff] [blame] | 101 | } |
| 102 | |
Michal Simek | 5955563a | 2013-08-27 12:04:39 +0200 | [diff] [blame] | 103 | static inline void xilinx_timer0_start_oneshot(unsigned long load_val) |
Michal Simek | eedbdab | 2009-03-27 14:25:49 +0100 | [diff] [blame] | 104 | { |
| 105 | if (!load_val) |
| 106 | load_val = 1; |
Michal Simek | 9e77dab | 2013-08-27 09:57:52 +0200 | [diff] [blame] | 107 | /* loading value to timer reg */ |
Michal Simek | a1715bb | 2014-02-24 15:04:03 +0100 | [diff] [blame] | 108 | write_fn(load_val, timer_baseaddr + TLR0); |
Michal Simek | eedbdab | 2009-03-27 14:25:49 +0100 | [diff] [blame] | 109 | |
| 110 | /* load the initial value */ |
Michal Simek | a1715bb | 2014-02-24 15:04:03 +0100 | [diff] [blame] | 111 | write_fn(TCSR_LOAD, timer_baseaddr + TCSR0); |
Michal Simek | eedbdab | 2009-03-27 14:25:49 +0100 | [diff] [blame] | 112 | |
Michal Simek | a1715bb | 2014-02-24 15:04:03 +0100 | [diff] [blame] | 113 | write_fn(TCSR_TINT|TCSR_ENIT|TCSR_ENT|TCSR_ARHT|TCSR_UDT, |
| 114 | timer_baseaddr + TCSR0); |
Michal Simek | eedbdab | 2009-03-27 14:25:49 +0100 | [diff] [blame] | 115 | } |
| 116 | |
Michal Simek | 5955563a | 2013-08-27 12:04:39 +0200 | [diff] [blame] | 117 | static int xilinx_timer_set_next_event(unsigned long delta, |
Michal Simek | eedbdab | 2009-03-27 14:25:49 +0100 | [diff] [blame] | 118 | struct clock_event_device *dev) |
| 119 | { |
| 120 | pr_debug("%s: next event, delta %x\n", __func__, (u32)delta); |
Michal Simek | 5955563a | 2013-08-27 12:04:39 +0200 | [diff] [blame] | 121 | xilinx_timer0_start_oneshot(delta); |
Michal Simek | eedbdab | 2009-03-27 14:25:49 +0100 | [diff] [blame] | 122 | return 0; |
| 123 | } |
| 124 | |
Viresh Kumar | 9797529 | 2015-07-16 16:56:21 +0530 | [diff] [blame] | 125 | static int xilinx_timer_shutdown(struct clock_event_device *evt) |
Michal Simek | eedbdab | 2009-03-27 14:25:49 +0100 | [diff] [blame] | 126 | { |
Viresh Kumar | 9797529 | 2015-07-16 16:56:21 +0530 | [diff] [blame] | 127 | pr_info("%s\n", __func__); |
| 128 | xilinx_timer0_stop(); |
| 129 | return 0; |
| 130 | } |
| 131 | |
| 132 | static int xilinx_timer_set_periodic(struct clock_event_device *evt) |
| 133 | { |
| 134 | pr_info("%s\n", __func__); |
| 135 | xilinx_timer0_start_periodic(freq_div_hz); |
| 136 | return 0; |
Michal Simek | eedbdab | 2009-03-27 14:25:49 +0100 | [diff] [blame] | 137 | } |
| 138 | |
Michal Simek | 5955563a | 2013-08-27 12:04:39 +0200 | [diff] [blame] | 139 | static struct clock_event_device clockevent_xilinx_timer = { |
Viresh Kumar | 9797529 | 2015-07-16 16:56:21 +0530 | [diff] [blame] | 140 | .name = "xilinx_clockevent", |
| 141 | .features = CLOCK_EVT_FEAT_ONESHOT | |
| 142 | CLOCK_EVT_FEAT_PERIODIC, |
| 143 | .shift = 8, |
| 144 | .rating = 300, |
| 145 | .set_next_event = xilinx_timer_set_next_event, |
| 146 | .set_state_shutdown = xilinx_timer_shutdown, |
| 147 | .set_state_periodic = xilinx_timer_set_periodic, |
Michal Simek | eedbdab | 2009-03-27 14:25:49 +0100 | [diff] [blame] | 148 | }; |
| 149 | |
| 150 | static inline void timer_ack(void) |
| 151 | { |
Michal Simek | a1715bb | 2014-02-24 15:04:03 +0100 | [diff] [blame] | 152 | write_fn(read_fn(timer_baseaddr + TCSR0), timer_baseaddr + TCSR0); |
Michal Simek | eedbdab | 2009-03-27 14:25:49 +0100 | [diff] [blame] | 153 | } |
| 154 | |
| 155 | static irqreturn_t timer_interrupt(int irq, void *dev_id) |
| 156 | { |
Michal Simek | 5955563a | 2013-08-27 12:04:39 +0200 | [diff] [blame] | 157 | struct clock_event_device *evt = &clockevent_xilinx_timer; |
Michal Simek | eedbdab | 2009-03-27 14:25:49 +0100 | [diff] [blame] | 158 | #ifdef CONFIG_HEART_BEAT |
Guenter Roeck | 79c157a | 2014-02-17 22:46:54 -0800 | [diff] [blame] | 159 | microblaze_heartbeat(); |
Michal Simek | eedbdab | 2009-03-27 14:25:49 +0100 | [diff] [blame] | 160 | #endif |
| 161 | timer_ack(); |
| 162 | evt->event_handler(evt); |
| 163 | return IRQ_HANDLED; |
| 164 | } |
| 165 | |
| 166 | static struct irqaction timer_irqaction = { |
| 167 | .handler = timer_interrupt, |
Michal Simek | db2a7df | 2013-08-20 16:45:36 +0200 | [diff] [blame] | 168 | .flags = IRQF_TIMER, |
Michal Simek | eedbdab | 2009-03-27 14:25:49 +0100 | [diff] [blame] | 169 | .name = "timer", |
Michal Simek | 5955563a | 2013-08-27 12:04:39 +0200 | [diff] [blame] | 170 | .dev_id = &clockevent_xilinx_timer, |
Michal Simek | eedbdab | 2009-03-27 14:25:49 +0100 | [diff] [blame] | 171 | }; |
| 172 | |
Michal Simek | 5955563a | 2013-08-27 12:04:39 +0200 | [diff] [blame] | 173 | static __init void xilinx_clockevent_init(void) |
Michal Simek | eedbdab | 2009-03-27 14:25:49 +0100 | [diff] [blame] | 174 | { |
Michal Simek | 5955563a | 2013-08-27 12:04:39 +0200 | [diff] [blame] | 175 | clockevent_xilinx_timer.mult = |
Michal Simek | ccea0e6 | 2010-10-07 17:39:21 +1000 | [diff] [blame] | 176 | div_sc(timer_clock_freq, NSEC_PER_SEC, |
Michal Simek | 5955563a | 2013-08-27 12:04:39 +0200 | [diff] [blame] | 177 | clockevent_xilinx_timer.shift); |
| 178 | clockevent_xilinx_timer.max_delta_ns = |
| 179 | clockevent_delta2ns((u32)~0, &clockevent_xilinx_timer); |
| 180 | clockevent_xilinx_timer.min_delta_ns = |
| 181 | clockevent_delta2ns(1, &clockevent_xilinx_timer); |
| 182 | clockevent_xilinx_timer.cpumask = cpumask_of(0); |
| 183 | clockevents_register_device(&clockevent_xilinx_timer); |
Michal Simek | eedbdab | 2009-03-27 14:25:49 +0100 | [diff] [blame] | 184 | } |
| 185 | |
Michal Simek | 839396a | 2013-12-20 10:16:40 +0100 | [diff] [blame] | 186 | static u64 xilinx_clock_read(void) |
| 187 | { |
Michal Simek | a1715bb | 2014-02-24 15:04:03 +0100 | [diff] [blame] | 188 | return read_fn(timer_baseaddr + TCR1); |
Michal Simek | 839396a | 2013-12-20 10:16:40 +0100 | [diff] [blame] | 189 | } |
| 190 | |
Michal Simek | 5955563a | 2013-08-27 12:04:39 +0200 | [diff] [blame] | 191 | static cycle_t xilinx_read(struct clocksource *cs) |
Michal Simek | eedbdab | 2009-03-27 14:25:49 +0100 | [diff] [blame] | 192 | { |
| 193 | /* reading actual value of timer 1 */ |
Michal Simek | 839396a | 2013-12-20 10:16:40 +0100 | [diff] [blame] | 194 | return (cycle_t)xilinx_clock_read(); |
Michal Simek | eedbdab | 2009-03-27 14:25:49 +0100 | [diff] [blame] | 195 | } |
| 196 | |
Michal Simek | 5955563a | 2013-08-27 12:04:39 +0200 | [diff] [blame] | 197 | static struct timecounter xilinx_tc = { |
Michal Simek | 519e9f4 | 2009-11-06 12:31:00 +0100 | [diff] [blame] | 198 | .cc = NULL, |
| 199 | }; |
| 200 | |
Michal Simek | 5955563a | 2013-08-27 12:04:39 +0200 | [diff] [blame] | 201 | static cycle_t xilinx_cc_read(const struct cyclecounter *cc) |
Michal Simek | 519e9f4 | 2009-11-06 12:31:00 +0100 | [diff] [blame] | 202 | { |
Michal Simek | 5955563a | 2013-08-27 12:04:39 +0200 | [diff] [blame] | 203 | return xilinx_read(NULL); |
Michal Simek | 519e9f4 | 2009-11-06 12:31:00 +0100 | [diff] [blame] | 204 | } |
| 205 | |
Michal Simek | 5955563a | 2013-08-27 12:04:39 +0200 | [diff] [blame] | 206 | static struct cyclecounter xilinx_cc = { |
| 207 | .read = xilinx_cc_read, |
Michal Simek | 519e9f4 | 2009-11-06 12:31:00 +0100 | [diff] [blame] | 208 | .mask = CLOCKSOURCE_MASK(32), |
Michal Simek | c8f7743 | 2010-06-10 16:04:05 +0200 | [diff] [blame] | 209 | .shift = 8, |
Michal Simek | 519e9f4 | 2009-11-06 12:31:00 +0100 | [diff] [blame] | 210 | }; |
| 211 | |
Michal Simek | 5955563a | 2013-08-27 12:04:39 +0200 | [diff] [blame] | 212 | static int __init init_xilinx_timecounter(void) |
Michal Simek | 519e9f4 | 2009-11-06 12:31:00 +0100 | [diff] [blame] | 213 | { |
Michal Simek | 5955563a | 2013-08-27 12:04:39 +0200 | [diff] [blame] | 214 | xilinx_cc.mult = div_sc(timer_clock_freq, NSEC_PER_SEC, |
| 215 | xilinx_cc.shift); |
Michal Simek | 519e9f4 | 2009-11-06 12:31:00 +0100 | [diff] [blame] | 216 | |
Michal Simek | 5955563a | 2013-08-27 12:04:39 +0200 | [diff] [blame] | 217 | timecounter_init(&xilinx_tc, &xilinx_cc, sched_clock()); |
Michal Simek | 519e9f4 | 2009-11-06 12:31:00 +0100 | [diff] [blame] | 218 | |
| 219 | return 0; |
| 220 | } |
| 221 | |
Michal Simek | eedbdab | 2009-03-27 14:25:49 +0100 | [diff] [blame] | 222 | static struct clocksource clocksource_microblaze = { |
Michal Simek | 5955563a | 2013-08-27 12:04:39 +0200 | [diff] [blame] | 223 | .name = "xilinx_clocksource", |
Michal Simek | eedbdab | 2009-03-27 14:25:49 +0100 | [diff] [blame] | 224 | .rating = 300, |
Michal Simek | 5955563a | 2013-08-27 12:04:39 +0200 | [diff] [blame] | 225 | .read = xilinx_read, |
Michal Simek | eedbdab | 2009-03-27 14:25:49 +0100 | [diff] [blame] | 226 | .mask = CLOCKSOURCE_MASK(32), |
Michal Simek | eedbdab | 2009-03-27 14:25:49 +0100 | [diff] [blame] | 227 | .flags = CLOCK_SOURCE_IS_CONTINUOUS, |
| 228 | }; |
| 229 | |
Michal Simek | 5955563a | 2013-08-27 12:04:39 +0200 | [diff] [blame] | 230 | static int __init xilinx_clocksource_init(void) |
Michal Simek | eedbdab | 2009-03-27 14:25:49 +0100 | [diff] [blame] | 231 | { |
John Stultz | b8f39f7 | 2010-04-26 20:22:23 -0700 | [diff] [blame] | 232 | if (clocksource_register_hz(&clocksource_microblaze, timer_clock_freq)) |
Michal Simek | eedbdab | 2009-03-27 14:25:49 +0100 | [diff] [blame] | 233 | panic("failed to register clocksource"); |
| 234 | |
| 235 | /* stop timer1 */ |
Michal Simek | a1715bb | 2014-02-24 15:04:03 +0100 | [diff] [blame] | 236 | write_fn(read_fn(timer_baseaddr + TCSR1) & ~TCSR_ENT, |
| 237 | timer_baseaddr + TCSR1); |
Michal Simek | eedbdab | 2009-03-27 14:25:49 +0100 | [diff] [blame] | 238 | /* start timer1 - up counting without interrupt */ |
Michal Simek | a1715bb | 2014-02-24 15:04:03 +0100 | [diff] [blame] | 239 | write_fn(TCSR_TINT|TCSR_ENT|TCSR_ARHT, timer_baseaddr + TCSR1); |
Michal Simek | 519e9f4 | 2009-11-06 12:31:00 +0100 | [diff] [blame] | 240 | |
| 241 | /* register timecounter - for ftrace support */ |
Michal Simek | 5955563a | 2013-08-27 12:04:39 +0200 | [diff] [blame] | 242 | init_xilinx_timecounter(); |
Michal Simek | eedbdab | 2009-03-27 14:25:49 +0100 | [diff] [blame] | 243 | return 0; |
| 244 | } |
| 245 | |
Michal Simek | 4bcd943 | 2013-08-27 11:13:29 +0200 | [diff] [blame] | 246 | static void __init xilinx_timer_init(struct device_node *timer) |
Michal Simek | eedbdab | 2009-03-27 14:25:49 +0100 | [diff] [blame] | 247 | { |
Michal Simek | c112054 | 2013-12-18 17:18:48 +0100 | [diff] [blame] | 248 | struct clk *clk; |
Michal Simek | 03fe0d3 | 2014-01-27 10:41:59 +0100 | [diff] [blame] | 249 | static int initialized; |
Michal Simek | 5a26cd6 | 2011-12-09 12:26:16 +0100 | [diff] [blame] | 250 | u32 irq; |
Michal Simek | eedbdab | 2009-03-27 14:25:49 +0100 | [diff] [blame] | 251 | u32 timer_num = 1; |
Michal Simek | 9e77dab | 2013-08-27 09:57:52 +0200 | [diff] [blame] | 252 | |
Michal Simek | 03fe0d3 | 2014-01-27 10:41:59 +0100 | [diff] [blame] | 253 | if (initialized) |
| 254 | return; |
| 255 | |
| 256 | initialized = 1; |
| 257 | |
Michal Simek | cfd4eae | 2013-08-27 11:52:32 +0200 | [diff] [blame] | 258 | timer_baseaddr = of_iomap(timer, 0); |
| 259 | if (!timer_baseaddr) { |
| 260 | pr_err("ERROR: invalid timer base address\n"); |
Michal Simek | eedbdab | 2009-03-27 14:25:49 +0100 | [diff] [blame] | 261 | BUG(); |
| 262 | } |
| 263 | |
Michal Simek | a1715bb | 2014-02-24 15:04:03 +0100 | [diff] [blame] | 264 | write_fn = timer_write32; |
| 265 | read_fn = timer_read32; |
| 266 | |
| 267 | write_fn(TCSR_MDT, timer_baseaddr + TCSR0); |
| 268 | if (!(read_fn(timer_baseaddr + TCSR0) & TCSR_MDT)) { |
| 269 | write_fn = timer_write32_be; |
| 270 | read_fn = timer_read32_be; |
| 271 | } |
| 272 | |
Michal Simek | cfd4eae | 2013-08-27 11:52:32 +0200 | [diff] [blame] | 273 | irq = irq_of_parse_and_map(timer, 0); |
| 274 | |
| 275 | of_property_read_u32(timer, "xlnx,one-timer-only", &timer_num); |
| 276 | if (timer_num) { |
| 277 | pr_emerg("Please enable two timers in HW\n"); |
| 278 | BUG(); |
| 279 | } |
| 280 | |
| 281 | pr_info("%s: irq=%d\n", timer->full_name, irq); |
Michal Simek | eedbdab | 2009-03-27 14:25:49 +0100 | [diff] [blame] | 282 | |
Michal Simek | c112054 | 2013-12-18 17:18:48 +0100 | [diff] [blame] | 283 | clk = of_clk_get(timer, 0); |
| 284 | if (IS_ERR(clk)) { |
| 285 | pr_err("ERROR: timer CCF input clock not found\n"); |
| 286 | /* If there is clock-frequency property than use it */ |
| 287 | of_property_read_u32(timer, "clock-frequency", |
| 288 | &timer_clock_freq); |
| 289 | } else { |
| 290 | timer_clock_freq = clk_get_rate(clk); |
| 291 | } |
| 292 | |
| 293 | if (!timer_clock_freq) { |
| 294 | pr_err("ERROR: Using CPU clock frequency\n"); |
Michal Simek | ccea0e6 | 2010-10-07 17:39:21 +1000 | [diff] [blame] | 295 | timer_clock_freq = cpuinfo.cpu_clock_freq; |
Michal Simek | c112054 | 2013-12-18 17:18:48 +0100 | [diff] [blame] | 296 | } |
Michal Simek | ccea0e6 | 2010-10-07 17:39:21 +1000 | [diff] [blame] | 297 | |
| 298 | freq_div_hz = timer_clock_freq / HZ; |
Michal Simek | eedbdab | 2009-03-27 14:25:49 +0100 | [diff] [blame] | 299 | |
| 300 | setup_irq(irq, &timer_irqaction); |
| 301 | #ifdef CONFIG_HEART_BEAT |
Guenter Roeck | 79c157a | 2014-02-17 22:46:54 -0800 | [diff] [blame] | 302 | microblaze_setup_heartbeat(); |
Michal Simek | eedbdab | 2009-03-27 14:25:49 +0100 | [diff] [blame] | 303 | #endif |
Michal Simek | 5955563a | 2013-08-27 12:04:39 +0200 | [diff] [blame] | 304 | xilinx_clocksource_init(); |
| 305 | xilinx_clockevent_init(); |
Michal Simek | 6f34b08 | 2010-04-16 09:50:13 +0200 | [diff] [blame] | 306 | |
Michal Simek | 839396a | 2013-12-20 10:16:40 +0100 | [diff] [blame] | 307 | sched_clock_register(xilinx_clock_read, 32, timer_clock_freq); |
Michal Simek | eedbdab | 2009-03-27 14:25:49 +0100 | [diff] [blame] | 308 | } |
Michal Simek | 4bcd943 | 2013-08-27 11:13:29 +0200 | [diff] [blame] | 309 | |
| 310 | CLOCKSOURCE_OF_DECLARE(xilinx_timer, "xlnx,xps-timer-1.00.a", |
| 311 | xilinx_timer_init); |