blob: f8fd503dfbd69b09cc192c655127cf9aeb950e77 [file] [log] [blame]
Oren Weil3ce72722011-05-15 13:43:43 +03001/*
2 *
3 * Intel Management Engine Interface (Intel MEI) Linux driver
Tomas Winkler733ba912012-02-09 19:25:53 +02004 * Copyright (c) 2003-2012, Intel Corporation.
Oren Weil3ce72722011-05-15 13:43:43 +03005 *
6 * This program is free software; you can redistribute it and/or modify it
7 * under the terms and conditions of the GNU General Public License,
8 * version 2, as published by the Free Software Foundation.
9 *
10 * This program is distributed in the hope it will be useful, but WITHOUT
11 * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
12 * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
13 * more details.
14 *
15 */
16
17#include <linux/pci.h>
Tomas Winkler06ecd642013-02-06 14:06:42 +020018
19#include <linux/kthread.h>
20#include <linux/interrupt.h>
Tomas Winkler47a73802012-12-25 19:06:03 +020021
22#include "mei_dev.h"
Tomas Winkler06ecd642013-02-06 14:06:42 +020023#include "hbm.h"
24
Tomas Winkler6e4cd272014-03-11 14:49:23 +020025#include "hw-me.h"
26#include "hw-me-regs.h"
Tomas Winkler06ecd642013-02-06 14:06:42 +020027
Tomas Winkler3a65dd42012-12-25 19:06:06 +020028/**
Tomas Winklerb68301e2013-03-27 16:58:29 +020029 * mei_me_reg_read - Reads 32bit data from the mei device
Tomas Winkler3a65dd42012-12-25 19:06:06 +020030 *
Alexander Usyskina8605ea2014-09-29 16:31:49 +030031 * @hw: the me hardware structure
Tomas Winkler3a65dd42012-12-25 19:06:06 +020032 * @offset: offset from which to read the data
33 *
Alexander Usyskina8605ea2014-09-29 16:31:49 +030034 * Return: register value (u32)
Tomas Winkler3a65dd42012-12-25 19:06:06 +020035 */
Tomas Winklerb68301e2013-03-27 16:58:29 +020036static inline u32 mei_me_reg_read(const struct mei_me_hw *hw,
Tomas Winkler3a65dd42012-12-25 19:06:06 +020037 unsigned long offset)
38{
Tomas Winkler52c34562013-02-06 14:06:40 +020039 return ioread32(hw->mem_addr + offset);
Tomas Winkler3a65dd42012-12-25 19:06:06 +020040}
Oren Weil3ce72722011-05-15 13:43:43 +030041
42
43/**
Tomas Winklerb68301e2013-03-27 16:58:29 +020044 * mei_me_reg_write - Writes 32bit data to the mei device
Tomas Winkler3a65dd42012-12-25 19:06:06 +020045 *
Alexander Usyskina8605ea2014-09-29 16:31:49 +030046 * @hw: the me hardware structure
Tomas Winkler3a65dd42012-12-25 19:06:06 +020047 * @offset: offset from which to write the data
48 * @value: register value to write (u32)
49 */
Tomas Winklerb68301e2013-03-27 16:58:29 +020050static inline void mei_me_reg_write(const struct mei_me_hw *hw,
Tomas Winkler3a65dd42012-12-25 19:06:06 +020051 unsigned long offset, u32 value)
52{
Tomas Winkler52c34562013-02-06 14:06:40 +020053 iowrite32(value, hw->mem_addr + offset);
Tomas Winkler3a65dd42012-12-25 19:06:06 +020054}
55
56/**
Tomas Winklerb68301e2013-03-27 16:58:29 +020057 * mei_me_mecbrw_read - Reads 32bit data from ME circular buffer
Tomas Winklerd0252842013-01-08 23:07:24 +020058 * read window register
Tomas Winkler3a65dd42012-12-25 19:06:06 +020059 *
60 * @dev: the device structure
61 *
Alexander Usyskina8605ea2014-09-29 16:31:49 +030062 * Return: ME_CB_RW register value (u32)
Tomas Winkler3a65dd42012-12-25 19:06:06 +020063 */
Tomas Winkler827eef52013-02-06 14:06:41 +020064static u32 mei_me_mecbrw_read(const struct mei_device *dev)
Tomas Winkler3a65dd42012-12-25 19:06:06 +020065{
Tomas Winklerb68301e2013-03-27 16:58:29 +020066 return mei_me_reg_read(to_me_hw(dev), ME_CB_RW);
Tomas Winkler3a65dd42012-12-25 19:06:06 +020067}
68/**
Tomas Winklerb68301e2013-03-27 16:58:29 +020069 * mei_me_mecsr_read - Reads 32bit data from the ME CSR
Tomas Winkler3a65dd42012-12-25 19:06:06 +020070 *
Alexander Usyskina8605ea2014-09-29 16:31:49 +030071 * @hw: the me hardware structure
Tomas Winkler3a65dd42012-12-25 19:06:06 +020072 *
Alexander Usyskina8605ea2014-09-29 16:31:49 +030073 * Return: ME_CSR_HA register value (u32)
Tomas Winkler3a65dd42012-12-25 19:06:06 +020074 */
Tomas Winklerb68301e2013-03-27 16:58:29 +020075static inline u32 mei_me_mecsr_read(const struct mei_me_hw *hw)
Tomas Winkler3a65dd42012-12-25 19:06:06 +020076{
Tomas Winklerb68301e2013-03-27 16:58:29 +020077 return mei_me_reg_read(hw, ME_CSR_HA);
Tomas Winkler3a65dd42012-12-25 19:06:06 +020078}
79
80/**
Tomas Winklerd0252842013-01-08 23:07:24 +020081 * mei_hcsr_read - Reads 32bit data from the host CSR
82 *
Alexander Usyskina8605ea2014-09-29 16:31:49 +030083 * @hw: the me hardware structure
Tomas Winklerd0252842013-01-08 23:07:24 +020084 *
Alexander Usyskina8605ea2014-09-29 16:31:49 +030085 * Return: H_CSR register value (u32)
Tomas Winklerd0252842013-01-08 23:07:24 +020086 */
Tomas Winkler52c34562013-02-06 14:06:40 +020087static inline u32 mei_hcsr_read(const struct mei_me_hw *hw)
Tomas Winklerd0252842013-01-08 23:07:24 +020088{
Tomas Winklerb68301e2013-03-27 16:58:29 +020089 return mei_me_reg_read(hw, H_CSR);
Tomas Winklerd0252842013-01-08 23:07:24 +020090}
91
92/**
93 * mei_hcsr_set - writes H_CSR register to the mei device,
Oren Weil3ce72722011-05-15 13:43:43 +030094 * and ignores the H_IS bit for it is write-one-to-zero.
95 *
Alexander Usyskina8605ea2014-09-29 16:31:49 +030096 * @hw: the me hardware structure
Alexander Usyskince231392014-09-29 16:31:50 +030097 * @hcsr: new register value
Oren Weil3ce72722011-05-15 13:43:43 +030098 */
Tomas Winkler52c34562013-02-06 14:06:40 +020099static inline void mei_hcsr_set(struct mei_me_hw *hw, u32 hcsr)
Oren Weil3ce72722011-05-15 13:43:43 +0300100{
Tomas Winkler88eb99f2013-01-08 23:07:30 +0200101 hcsr &= ~H_IS;
Tomas Winklerb68301e2013-03-27 16:58:29 +0200102 mei_me_reg_write(hw, H_CSR, hcsr);
Oren Weil3ce72722011-05-15 13:43:43 +0300103}
104
Tomas Winkler1bd30b62014-09-29 16:31:43 +0300105/**
106 * mei_me_fw_status - read fw status register from pci config space
107 *
108 * @dev: mei device
109 * @fw_status: fw status register values
Alexander Usyskince231392014-09-29 16:31:50 +0300110 *
111 * Return: 0 on success, error otherwise
Tomas Winkler1bd30b62014-09-29 16:31:43 +0300112 */
113static int mei_me_fw_status(struct mei_device *dev,
114 struct mei_fw_status *fw_status)
115{
Tomas Winkler1bd30b62014-09-29 16:31:43 +0300116 struct pci_dev *pdev = to_pci_dev(dev->dev);
Tomas Winkler4ad96db2014-09-29 16:31:45 +0300117 struct mei_me_hw *hw = to_me_hw(dev);
118 const struct mei_fw_status *fw_src = &hw->cfg->fw_status;
Tomas Winkler1bd30b62014-09-29 16:31:43 +0300119 int ret;
120 int i;
121
122 if (!fw_status)
123 return -EINVAL;
124
125 fw_status->count = fw_src->count;
126 for (i = 0; i < fw_src->count && i < MEI_FW_STATUS_MAX; i++) {
127 ret = pci_read_config_dword(pdev,
128 fw_src->status[i], &fw_status->status[i]);
129 if (ret)
130 return ret;
131 }
132
133 return 0;
134}
Tomas Winklere7e0c232013-01-08 23:07:31 +0200135
136/**
Masanari Iida393b1482013-04-05 01:05:05 +0900137 * mei_me_hw_config - configure hw dependent settings
Tomas Winklere7e0c232013-01-08 23:07:31 +0200138 *
139 * @dev: mei device
140 */
Tomas Winkler827eef52013-02-06 14:06:41 +0200141static void mei_me_hw_config(struct mei_device *dev)
Tomas Winklere7e0c232013-01-08 23:07:31 +0200142{
Tomas Winklerba9cdd02014-03-18 22:52:00 +0200143 struct mei_me_hw *hw = to_me_hw(dev);
Tomas Winkler52c34562013-02-06 14:06:40 +0200144 u32 hcsr = mei_hcsr_read(to_me_hw(dev));
Tomas Winklere7e0c232013-01-08 23:07:31 +0200145 /* Doesn't change in runtime */
146 dev->hbuf_depth = (hcsr & H_CBD) >> 24;
Tomas Winklerba9cdd02014-03-18 22:52:00 +0200147
148 hw->pg_state = MEI_PG_OFF;
Tomas Winklere7e0c232013-01-08 23:07:31 +0200149}
Tomas Winkler964a2332014-03-18 22:51:59 +0200150
151/**
152 * mei_me_pg_state - translate internal pg state
153 * to the mei power gating state
154 *
Alexander Usyskince231392014-09-29 16:31:50 +0300155 * @dev: mei device
156 *
157 * Return: MEI_PG_OFF if aliveness is on and MEI_PG_ON otherwise
Tomas Winkler964a2332014-03-18 22:51:59 +0200158 */
159static inline enum mei_pg_state mei_me_pg_state(struct mei_device *dev)
160{
Tomas Winklerba9cdd02014-03-18 22:52:00 +0200161 struct mei_me_hw *hw = to_me_hw(dev);
Tomas Winkler92db1552014-09-29 16:31:37 +0300162
Tomas Winklerba9cdd02014-03-18 22:52:00 +0200163 return hw->pg_state;
Tomas Winkler964a2332014-03-18 22:51:59 +0200164}
165
Oren Weil3ce72722011-05-15 13:43:43 +0300166/**
Alexander Usyskince231392014-09-29 16:31:50 +0300167 * mei_me_intr_clear - clear and stop interrupts
Tomas Winkler3a65dd42012-12-25 19:06:06 +0200168 *
169 * @dev: the device structure
170 */
Tomas Winkler827eef52013-02-06 14:06:41 +0200171static void mei_me_intr_clear(struct mei_device *dev)
Tomas Winkler3a65dd42012-12-25 19:06:06 +0200172{
Tomas Winkler52c34562013-02-06 14:06:40 +0200173 struct mei_me_hw *hw = to_me_hw(dev);
174 u32 hcsr = mei_hcsr_read(hw);
Tomas Winkler92db1552014-09-29 16:31:37 +0300175
Tomas Winkler9ea73dd2013-01-08 23:07:28 +0200176 if ((hcsr & H_IS) == H_IS)
Tomas Winklerb68301e2013-03-27 16:58:29 +0200177 mei_me_reg_write(hw, H_CSR, hcsr);
Tomas Winkler3a65dd42012-12-25 19:06:06 +0200178}
Tomas Winkler3a65dd42012-12-25 19:06:06 +0200179/**
Tomas Winkler827eef52013-02-06 14:06:41 +0200180 * mei_me_intr_enable - enables mei device interrupts
Oren Weil3ce72722011-05-15 13:43:43 +0300181 *
182 * @dev: the device structure
183 */
Tomas Winkler827eef52013-02-06 14:06:41 +0200184static void mei_me_intr_enable(struct mei_device *dev)
Oren Weil3ce72722011-05-15 13:43:43 +0300185{
Tomas Winkler52c34562013-02-06 14:06:40 +0200186 struct mei_me_hw *hw = to_me_hw(dev);
187 u32 hcsr = mei_hcsr_read(hw);
Tomas Winkler92db1552014-09-29 16:31:37 +0300188
Tomas Winkler9ea73dd2013-01-08 23:07:28 +0200189 hcsr |= H_IE;
Tomas Winkler52c34562013-02-06 14:06:40 +0200190 mei_hcsr_set(hw, hcsr);
Oren Weil3ce72722011-05-15 13:43:43 +0300191}
192
193/**
Alexander Usyskince231392014-09-29 16:31:50 +0300194 * mei_me_intr_disable - disables mei device interrupts
Oren Weil3ce72722011-05-15 13:43:43 +0300195 *
196 * @dev: the device structure
197 */
Tomas Winkler827eef52013-02-06 14:06:41 +0200198static void mei_me_intr_disable(struct mei_device *dev)
Oren Weil3ce72722011-05-15 13:43:43 +0300199{
Tomas Winkler52c34562013-02-06 14:06:40 +0200200 struct mei_me_hw *hw = to_me_hw(dev);
201 u32 hcsr = mei_hcsr_read(hw);
Tomas Winkler92db1552014-09-29 16:31:37 +0300202
Tomas Winkler9ea73dd2013-01-08 23:07:28 +0200203 hcsr &= ~H_IE;
Tomas Winkler52c34562013-02-06 14:06:40 +0200204 mei_hcsr_set(hw, hcsr);
Oren Weil3ce72722011-05-15 13:43:43 +0300205}
206
Tomas Winkleradfba322013-01-08 23:07:27 +0200207/**
Tomas Winkler68f8ea12013-03-10 13:56:07 +0200208 * mei_me_hw_reset_release - release device from the reset
209 *
210 * @dev: the device structure
211 */
212static void mei_me_hw_reset_release(struct mei_device *dev)
213{
214 struct mei_me_hw *hw = to_me_hw(dev);
215 u32 hcsr = mei_hcsr_read(hw);
216
217 hcsr |= H_IG;
218 hcsr &= ~H_RST;
219 mei_hcsr_set(hw, hcsr);
Tomas Winklerb04ada92014-05-12 12:19:39 +0300220
221 /* complete this write before we set host ready on another CPU */
222 mmiowb();
Tomas Winkler68f8ea12013-03-10 13:56:07 +0200223}
224/**
Tomas Winkler827eef52013-02-06 14:06:41 +0200225 * mei_me_hw_reset - resets fw via mei csr register.
Tomas Winkleradfba322013-01-08 23:07:27 +0200226 *
227 * @dev: the device structure
Masanari Iida393b1482013-04-05 01:05:05 +0900228 * @intr_enable: if interrupt should be enabled after reset.
Alexander Usyskince231392014-09-29 16:31:50 +0300229 *
230 * Return: always 0
Tomas Winkleradfba322013-01-08 23:07:27 +0200231 */
Tomas Winklerc20c68d2013-06-23 10:42:49 +0300232static int mei_me_hw_reset(struct mei_device *dev, bool intr_enable)
Tomas Winkleradfba322013-01-08 23:07:27 +0200233{
Tomas Winkler52c34562013-02-06 14:06:40 +0200234 struct mei_me_hw *hw = to_me_hw(dev);
235 u32 hcsr = mei_hcsr_read(hw);
Tomas Winkleradfba322013-01-08 23:07:27 +0200236
Alexander Usyskinb13a65e2014-12-25 00:37:46 +0200237 /* H_RST may be found lit before reset is started,
238 * for example if preceding reset flow hasn't completed.
239 * In that case asserting H_RST will be ignored, therefore
240 * we need to clean H_RST bit to start a successful reset sequence.
241 */
242 if ((hcsr & H_RST) == H_RST) {
243 dev_warn(dev->dev, "H_RST is set = 0x%08X", hcsr);
244 hcsr &= ~H_RST;
Alexander Usyskin1ab1e792015-01-25 23:45:27 +0200245 mei_hcsr_set(hw, hcsr);
Alexander Usyskinb13a65e2014-12-25 00:37:46 +0200246 hcsr = mei_hcsr_read(hw);
247 }
248
Tomas Winklerff960662013-07-30 14:11:51 +0300249 hcsr |= H_RST | H_IG | H_IS;
Tomas Winkleradfba322013-01-08 23:07:27 +0200250
251 if (intr_enable)
252 hcsr |= H_IE;
253 else
Tomas Winklerff960662013-07-30 14:11:51 +0300254 hcsr &= ~H_IE;
Tomas Winkleradfba322013-01-08 23:07:27 +0200255
Tomas Winkler07cd7be2014-05-12 12:19:40 +0300256 dev->recvd_hw_ready = false;
Tomas Winklerff960662013-07-30 14:11:51 +0300257 mei_me_reg_write(hw, H_CSR, hcsr);
Tomas Winkleradfba322013-01-08 23:07:27 +0200258
Tomas Winklerc40765d2014-05-12 12:19:41 +0300259 /*
260 * Host reads the H_CSR once to ensure that the
261 * posted write to H_CSR completes.
262 */
263 hcsr = mei_hcsr_read(hw);
264
265 if ((hcsr & H_RST) == 0)
Tomas Winkler2bf94cab2014-09-29 16:31:42 +0300266 dev_warn(dev->dev, "H_RST is not set = 0x%08X", hcsr);
Tomas Winklerc40765d2014-05-12 12:19:41 +0300267
268 if ((hcsr & H_RDY) == H_RDY)
Tomas Winkler2bf94cab2014-09-29 16:31:42 +0300269 dev_warn(dev->dev, "H_RDY is not cleared 0x%08X", hcsr);
Tomas Winklerc40765d2014-05-12 12:19:41 +0300270
Tomas Winkler33ec0822014-01-12 00:36:09 +0200271 if (intr_enable == false)
Tomas Winkler68f8ea12013-03-10 13:56:07 +0200272 mei_me_hw_reset_release(dev);
Tomas Winkleradfba322013-01-08 23:07:27 +0200273
Tomas Winklerc20c68d2013-06-23 10:42:49 +0300274 return 0;
Tomas Winkleradfba322013-01-08 23:07:27 +0200275}
276
Tomas Winkler115ba282013-01-08 23:07:29 +0200277/**
Tomas Winkler827eef52013-02-06 14:06:41 +0200278 * mei_me_host_set_ready - enable device
Tomas Winkler115ba282013-01-08 23:07:29 +0200279 *
Alexander Usyskince231392014-09-29 16:31:50 +0300280 * @dev: mei device
Tomas Winkler115ba282013-01-08 23:07:29 +0200281 */
Tomas Winkler827eef52013-02-06 14:06:41 +0200282static void mei_me_host_set_ready(struct mei_device *dev)
Tomas Winkler115ba282013-01-08 23:07:29 +0200283{
Tomas Winkler52c34562013-02-06 14:06:40 +0200284 struct mei_me_hw *hw = to_me_hw(dev);
Tomas Winkler18caeb72014-11-12 23:42:14 +0200285 u32 hcsr = mei_hcsr_read(hw);
Tomas Winkler92db1552014-09-29 16:31:37 +0300286
Tomas Winkler18caeb72014-11-12 23:42:14 +0200287 hcsr |= H_IE | H_IG | H_RDY;
288 mei_hcsr_set(hw, hcsr);
Tomas Winkler115ba282013-01-08 23:07:29 +0200289}
Alexander Usyskince231392014-09-29 16:31:50 +0300290
Tomas Winkler115ba282013-01-08 23:07:29 +0200291/**
Tomas Winkler827eef52013-02-06 14:06:41 +0200292 * mei_me_host_is_ready - check whether the host has turned ready
Tomas Winkler115ba282013-01-08 23:07:29 +0200293 *
Alexander Usyskina8605ea2014-09-29 16:31:49 +0300294 * @dev: mei device
295 * Return: bool
Tomas Winkler115ba282013-01-08 23:07:29 +0200296 */
Tomas Winkler827eef52013-02-06 14:06:41 +0200297static bool mei_me_host_is_ready(struct mei_device *dev)
Tomas Winkler115ba282013-01-08 23:07:29 +0200298{
Tomas Winkler52c34562013-02-06 14:06:40 +0200299 struct mei_me_hw *hw = to_me_hw(dev);
Tomas Winkler18caeb72014-11-12 23:42:14 +0200300 u32 hcsr = mei_hcsr_read(hw);
Tomas Winkler92db1552014-09-29 16:31:37 +0300301
Tomas Winkler18caeb72014-11-12 23:42:14 +0200302 return (hcsr & H_RDY) == H_RDY;
Tomas Winkler115ba282013-01-08 23:07:29 +0200303}
304
305/**
Tomas Winkler827eef52013-02-06 14:06:41 +0200306 * mei_me_hw_is_ready - check whether the me(hw) has turned ready
Tomas Winkler115ba282013-01-08 23:07:29 +0200307 *
Alexander Usyskina8605ea2014-09-29 16:31:49 +0300308 * @dev: mei device
309 * Return: bool
Tomas Winkler115ba282013-01-08 23:07:29 +0200310 */
Tomas Winkler827eef52013-02-06 14:06:41 +0200311static bool mei_me_hw_is_ready(struct mei_device *dev)
Tomas Winkler115ba282013-01-08 23:07:29 +0200312{
Tomas Winkler52c34562013-02-06 14:06:40 +0200313 struct mei_me_hw *hw = to_me_hw(dev);
Tomas Winkler18caeb72014-11-12 23:42:14 +0200314 u32 mecsr = mei_me_mecsr_read(hw);
Tomas Winkler92db1552014-09-29 16:31:37 +0300315
Tomas Winkler18caeb72014-11-12 23:42:14 +0200316 return (mecsr & ME_RDY_HRA) == ME_RDY_HRA;
Tomas Winkler115ba282013-01-08 23:07:29 +0200317}
Tomas Winkler3a65dd42012-12-25 19:06:06 +0200318
Alexander Usyskince231392014-09-29 16:31:50 +0300319/**
320 * mei_me_hw_ready_wait - wait until the me(hw) has turned ready
321 * or timeout is reached
322 *
323 * @dev: mei device
324 * Return: 0 on success, error otherwise
325 */
Tomas Winkleraafae7e2013-03-11 18:27:03 +0200326static int mei_me_hw_ready_wait(struct mei_device *dev)
327{
Tomas Winkleraafae7e2013-03-11 18:27:03 +0200328 mutex_unlock(&dev->device_lock);
Alexander Usyskin2c2b93e2014-08-12 20:16:03 +0300329 wait_event_timeout(dev->wait_hw_ready,
Tomas Winklerdab9bf42013-07-17 15:13:17 +0300330 dev->recvd_hw_ready,
Tomas Winkler7d93e582014-01-14 23:10:10 +0200331 mei_secs_to_jiffies(MEI_HW_READY_TIMEOUT));
Tomas Winkleraafae7e2013-03-11 18:27:03 +0200332 mutex_lock(&dev->device_lock);
Alexander Usyskin2c2b93e2014-08-12 20:16:03 +0300333 if (!dev->recvd_hw_ready) {
Tomas Winkler2bf94cab2014-09-29 16:31:42 +0300334 dev_err(dev->dev, "wait hw ready failed\n");
Alexander Usyskin2c2b93e2014-08-12 20:16:03 +0300335 return -ETIME;
Tomas Winkleraafae7e2013-03-11 18:27:03 +0200336 }
337
Alexander Usyskin663b7ee2015-01-25 23:45:28 +0200338 mei_me_hw_reset_release(dev);
Tomas Winkleraafae7e2013-03-11 18:27:03 +0200339 dev->recvd_hw_ready = false;
340 return 0;
341}
342
Alexander Usyskince231392014-09-29 16:31:50 +0300343/**
344 * mei_me_hw_start - hw start routine
345 *
346 * @dev: mei device
347 * Return: 0 on success, error otherwise
348 */
Tomas Winkleraafae7e2013-03-11 18:27:03 +0200349static int mei_me_hw_start(struct mei_device *dev)
350{
351 int ret = mei_me_hw_ready_wait(dev);
Tomas Winkler92db1552014-09-29 16:31:37 +0300352
Tomas Winkleraafae7e2013-03-11 18:27:03 +0200353 if (ret)
354 return ret;
Tomas Winkler2bf94cab2014-09-29 16:31:42 +0300355 dev_dbg(dev->dev, "hw is ready\n");
Tomas Winkleraafae7e2013-03-11 18:27:03 +0200356
357 mei_me_host_set_ready(dev);
358 return ret;
359}
360
361
Tomas Winkler3a65dd42012-12-25 19:06:06 +0200362/**
Tomas Winkler726917f2012-06-25 23:46:28 +0300363 * mei_hbuf_filled_slots - gets number of device filled buffer slots
Oren Weil3ce72722011-05-15 13:43:43 +0300364 *
Sedat Dilek7353f852013-01-17 19:54:15 +0100365 * @dev: the device structure
Oren Weil3ce72722011-05-15 13:43:43 +0300366 *
Alexander Usyskina8605ea2014-09-29 16:31:49 +0300367 * Return: number of filled slots
Oren Weil3ce72722011-05-15 13:43:43 +0300368 */
Tomas Winkler726917f2012-06-25 23:46:28 +0300369static unsigned char mei_hbuf_filled_slots(struct mei_device *dev)
Oren Weil3ce72722011-05-15 13:43:43 +0300370{
Tomas Winkler52c34562013-02-06 14:06:40 +0200371 struct mei_me_hw *hw = to_me_hw(dev);
Tomas Winkler18caeb72014-11-12 23:42:14 +0200372 u32 hcsr;
Oren Weil3ce72722011-05-15 13:43:43 +0300373 char read_ptr, write_ptr;
374
Tomas Winkler18caeb72014-11-12 23:42:14 +0200375 hcsr = mei_hcsr_read(hw);
Tomas Winkler726917f2012-06-25 23:46:28 +0300376
Tomas Winkler18caeb72014-11-12 23:42:14 +0200377 read_ptr = (char) ((hcsr & H_CBRP) >> 8);
378 write_ptr = (char) ((hcsr & H_CBWP) >> 16);
Oren Weil3ce72722011-05-15 13:43:43 +0300379
380 return (unsigned char) (write_ptr - read_ptr);
381}
382
383/**
Masanari Iida393b1482013-04-05 01:05:05 +0900384 * mei_me_hbuf_is_empty - checks if host buffer is empty.
Oren Weil3ce72722011-05-15 13:43:43 +0300385 *
386 * @dev: the device structure
387 *
Alexander Usyskina8605ea2014-09-29 16:31:49 +0300388 * Return: true if empty, false - otherwise.
Oren Weil3ce72722011-05-15 13:43:43 +0300389 */
Tomas Winkler827eef52013-02-06 14:06:41 +0200390static bool mei_me_hbuf_is_empty(struct mei_device *dev)
Oren Weil3ce72722011-05-15 13:43:43 +0300391{
Tomas Winkler726917f2012-06-25 23:46:28 +0300392 return mei_hbuf_filled_slots(dev) == 0;
Oren Weil3ce72722011-05-15 13:43:43 +0300393}
394
395/**
Tomas Winkler827eef52013-02-06 14:06:41 +0200396 * mei_me_hbuf_empty_slots - counts write empty slots.
Oren Weil3ce72722011-05-15 13:43:43 +0300397 *
398 * @dev: the device structure
399 *
Alexander Usyskina8605ea2014-09-29 16:31:49 +0300400 * Return: -EOVERFLOW if overflow, otherwise empty slots count
Oren Weil3ce72722011-05-15 13:43:43 +0300401 */
Tomas Winkler827eef52013-02-06 14:06:41 +0200402static int mei_me_hbuf_empty_slots(struct mei_device *dev)
Oren Weil3ce72722011-05-15 13:43:43 +0300403{
Tomas Winkler24aadc82012-06-25 23:46:27 +0300404 unsigned char filled_slots, empty_slots;
Oren Weil3ce72722011-05-15 13:43:43 +0300405
Tomas Winkler726917f2012-06-25 23:46:28 +0300406 filled_slots = mei_hbuf_filled_slots(dev);
Tomas Winkler24aadc82012-06-25 23:46:27 +0300407 empty_slots = dev->hbuf_depth - filled_slots;
Oren Weil3ce72722011-05-15 13:43:43 +0300408
409 /* check for overflow */
Tomas Winkler24aadc82012-06-25 23:46:27 +0300410 if (filled_slots > dev->hbuf_depth)
Oren Weil3ce72722011-05-15 13:43:43 +0300411 return -EOVERFLOW;
412
413 return empty_slots;
414}
415
Alexander Usyskince231392014-09-29 16:31:50 +0300416/**
417 * mei_me_hbuf_max_len - returns size of hw buffer.
418 *
419 * @dev: the device structure
420 *
421 * Return: size of hw buffer in bytes
422 */
Tomas Winkler827eef52013-02-06 14:06:41 +0200423static size_t mei_me_hbuf_max_len(const struct mei_device *dev)
424{
425 return dev->hbuf_depth * sizeof(u32) - sizeof(struct mei_msg_hdr);
426}
427
428
Oren Weil3ce72722011-05-15 13:43:43 +0300429/**
Alexander Usyskin7ca96aa2014-02-19 17:35:49 +0200430 * mei_me_write_message - writes a message to mei device.
Oren Weil3ce72722011-05-15 13:43:43 +0300431 *
432 * @dev: the device structure
Sedat Dilek7353f852013-01-17 19:54:15 +0100433 * @header: mei HECI header of message
Tomas Winkler438763f2012-12-25 19:05:59 +0200434 * @buf: message payload will be written
Oren Weil3ce72722011-05-15 13:43:43 +0300435 *
Alexander Usyskina8605ea2014-09-29 16:31:49 +0300436 * Return: -EIO if write has failed
Oren Weil3ce72722011-05-15 13:43:43 +0300437 */
Tomas Winkler827eef52013-02-06 14:06:41 +0200438static int mei_me_write_message(struct mei_device *dev,
439 struct mei_msg_hdr *header,
440 unsigned char *buf)
Oren Weil3ce72722011-05-15 13:43:43 +0300441{
Tomas Winkler52c34562013-02-06 14:06:40 +0200442 struct mei_me_hw *hw = to_me_hw(dev);
Tomas Winklerc8c8d082013-03-11 18:27:02 +0200443 unsigned long rem;
Tomas Winkler438763f2012-12-25 19:05:59 +0200444 unsigned long length = header->length;
Tomas Winkler169d1332012-06-19 09:13:35 +0300445 u32 *reg_buf = (u32 *)buf;
Tomas Winkler88eb99f2013-01-08 23:07:30 +0200446 u32 hcsr;
Tomas Winklerc8c8d082013-03-11 18:27:02 +0200447 u32 dw_cnt;
Tomas Winkler169d1332012-06-19 09:13:35 +0300448 int i;
449 int empty_slots;
Oren Weil3ce72722011-05-15 13:43:43 +0300450
Tomas Winkler2bf94cab2014-09-29 16:31:42 +0300451 dev_dbg(dev->dev, MEI_HDR_FMT, MEI_HDR_PRM(header));
Oren Weil3ce72722011-05-15 13:43:43 +0300452
Tomas Winkler726917f2012-06-25 23:46:28 +0300453 empty_slots = mei_hbuf_empty_slots(dev);
Tomas Winkler2bf94cab2014-09-29 16:31:42 +0300454 dev_dbg(dev->dev, "empty slots = %hu.\n", empty_slots);
Oren Weil3ce72722011-05-15 13:43:43 +0300455
Tomas Winkler7bdf72d2012-07-04 19:24:52 +0300456 dw_cnt = mei_data2slots(length);
Tomas Winkler169d1332012-06-19 09:13:35 +0300457 if (empty_slots < 0 || dw_cnt > empty_slots)
Tomas Winkler9d098192014-02-19 17:35:48 +0200458 return -EMSGSIZE;
Oren Weil3ce72722011-05-15 13:43:43 +0300459
Tomas Winklerb68301e2013-03-27 16:58:29 +0200460 mei_me_reg_write(hw, H_CB_WW, *((u32 *) header));
Oren Weil3ce72722011-05-15 13:43:43 +0300461
Tomas Winkler169d1332012-06-19 09:13:35 +0300462 for (i = 0; i < length / 4; i++)
Tomas Winklerb68301e2013-03-27 16:58:29 +0200463 mei_me_reg_write(hw, H_CB_WW, reg_buf[i]);
Tomas Winkler169d1332012-06-19 09:13:35 +0300464
465 rem = length & 0x3;
466 if (rem > 0) {
467 u32 reg = 0;
Tomas Winkler92db1552014-09-29 16:31:37 +0300468
Tomas Winkler169d1332012-06-19 09:13:35 +0300469 memcpy(&reg, &buf[length - rem], rem);
Tomas Winklerb68301e2013-03-27 16:58:29 +0200470 mei_me_reg_write(hw, H_CB_WW, reg);
Oren Weil3ce72722011-05-15 13:43:43 +0300471 }
472
Tomas Winkler52c34562013-02-06 14:06:40 +0200473 hcsr = mei_hcsr_read(hw) | H_IG;
474 mei_hcsr_set(hw, hcsr);
Tomas Winkler827eef52013-02-06 14:06:41 +0200475 if (!mei_me_hw_is_ready(dev))
Tomas Winkler1ccb7b62012-03-14 14:39:42 +0200476 return -EIO;
Oren Weil3ce72722011-05-15 13:43:43 +0300477
Tomas Winkler1ccb7b62012-03-14 14:39:42 +0200478 return 0;
Oren Weil3ce72722011-05-15 13:43:43 +0300479}
480
481/**
Tomas Winkler827eef52013-02-06 14:06:41 +0200482 * mei_me_count_full_read_slots - counts read full slots.
Oren Weil3ce72722011-05-15 13:43:43 +0300483 *
484 * @dev: the device structure
485 *
Alexander Usyskina8605ea2014-09-29 16:31:49 +0300486 * Return: -EOVERFLOW if overflow, otherwise filled slots count
Oren Weil3ce72722011-05-15 13:43:43 +0300487 */
Tomas Winkler827eef52013-02-06 14:06:41 +0200488static int mei_me_count_full_read_slots(struct mei_device *dev)
Oren Weil3ce72722011-05-15 13:43:43 +0300489{
Tomas Winkler52c34562013-02-06 14:06:40 +0200490 struct mei_me_hw *hw = to_me_hw(dev);
Tomas Winkler18caeb72014-11-12 23:42:14 +0200491 u32 me_csr;
Oren Weil3ce72722011-05-15 13:43:43 +0300492 char read_ptr, write_ptr;
493 unsigned char buffer_depth, filled_slots;
494
Tomas Winkler18caeb72014-11-12 23:42:14 +0200495 me_csr = mei_me_mecsr_read(hw);
496 buffer_depth = (unsigned char)((me_csr & ME_CBD_HRA) >> 24);
497 read_ptr = (char) ((me_csr & ME_CBRP_HRA) >> 8);
498 write_ptr = (char) ((me_csr & ME_CBWP_HRA) >> 16);
Oren Weil3ce72722011-05-15 13:43:43 +0300499 filled_slots = (unsigned char) (write_ptr - read_ptr);
500
501 /* check for overflow */
502 if (filled_slots > buffer_depth)
503 return -EOVERFLOW;
504
Tomas Winkler2bf94cab2014-09-29 16:31:42 +0300505 dev_dbg(dev->dev, "filled_slots =%08x\n", filled_slots);
Oren Weil3ce72722011-05-15 13:43:43 +0300506 return (int)filled_slots;
507}
508
509/**
Tomas Winkler827eef52013-02-06 14:06:41 +0200510 * mei_me_read_slots - reads a message from mei device.
Oren Weil3ce72722011-05-15 13:43:43 +0300511 *
512 * @dev: the device structure
513 * @buffer: message buffer will be written
514 * @buffer_length: message size will be read
Alexander Usyskince231392014-09-29 16:31:50 +0300515 *
516 * Return: always 0
Oren Weil3ce72722011-05-15 13:43:43 +0300517 */
Tomas Winkler827eef52013-02-06 14:06:41 +0200518static int mei_me_read_slots(struct mei_device *dev, unsigned char *buffer,
Tomas Winkleredf1eed2012-02-09 19:25:54 +0200519 unsigned long buffer_length)
Oren Weil3ce72722011-05-15 13:43:43 +0300520{
Tomas Winkler52c34562013-02-06 14:06:40 +0200521 struct mei_me_hw *hw = to_me_hw(dev);
Tomas Winkleredf1eed2012-02-09 19:25:54 +0200522 u32 *reg_buf = (u32 *)buffer;
Tomas Winkler88eb99f2013-01-08 23:07:30 +0200523 u32 hcsr;
Oren Weil3ce72722011-05-15 13:43:43 +0300524
Tomas Winkleredf1eed2012-02-09 19:25:54 +0200525 for (; buffer_length >= sizeof(u32); buffer_length -= sizeof(u32))
Tomas Winkler827eef52013-02-06 14:06:41 +0200526 *reg_buf++ = mei_me_mecbrw_read(dev);
Oren Weil3ce72722011-05-15 13:43:43 +0300527
528 if (buffer_length > 0) {
Tomas Winkler827eef52013-02-06 14:06:41 +0200529 u32 reg = mei_me_mecbrw_read(dev);
Tomas Winkler92db1552014-09-29 16:31:37 +0300530
Tomas Winkleredf1eed2012-02-09 19:25:54 +0200531 memcpy(reg_buf, &reg, buffer_length);
Oren Weil3ce72722011-05-15 13:43:43 +0300532 }
533
Tomas Winkler52c34562013-02-06 14:06:40 +0200534 hcsr = mei_hcsr_read(hw) | H_IG;
535 mei_hcsr_set(hw, hcsr);
Tomas Winkler827eef52013-02-06 14:06:41 +0200536 return 0;
Oren Weil3ce72722011-05-15 13:43:43 +0300537}
538
Tomas Winkler06ecd642013-02-06 14:06:42 +0200539/**
Tomas Winkler152de902014-09-29 16:31:36 +0300540 * mei_me_pg_enter - write pg enter register
Tomas Winklerb16c3572014-03-18 22:51:57 +0200541 *
542 * @dev: the device structure
543 */
544static void mei_me_pg_enter(struct mei_device *dev)
545{
546 struct mei_me_hw *hw = to_me_hw(dev);
547 u32 reg = mei_me_reg_read(hw, H_HPG_CSR);
Tomas Winkler92db1552014-09-29 16:31:37 +0300548
Tomas Winklerb16c3572014-03-18 22:51:57 +0200549 reg |= H_HPG_CSR_PGI;
550 mei_me_reg_write(hw, H_HPG_CSR, reg);
551}
552
553/**
Tomas Winkler152de902014-09-29 16:31:36 +0300554 * mei_me_pg_exit - write pg exit register
Tomas Winklerb16c3572014-03-18 22:51:57 +0200555 *
556 * @dev: the device structure
557 */
558static void mei_me_pg_exit(struct mei_device *dev)
559{
560 struct mei_me_hw *hw = to_me_hw(dev);
561 u32 reg = mei_me_reg_read(hw, H_HPG_CSR);
562
563 WARN(!(reg & H_HPG_CSR_PGI), "PGI is not set\n");
564
565 reg |= H_HPG_CSR_PGIHEXR;
566 mei_me_reg_write(hw, H_HPG_CSR, reg);
567}
568
569/**
Tomas Winklerba9cdd02014-03-18 22:52:00 +0200570 * mei_me_pg_set_sync - perform pg entry procedure
571 *
572 * @dev: the device structure
573 *
Alexander Usyskina8605ea2014-09-29 16:31:49 +0300574 * Return: 0 on success an error code otherwise
Tomas Winklerba9cdd02014-03-18 22:52:00 +0200575 */
576int mei_me_pg_set_sync(struct mei_device *dev)
577{
578 struct mei_me_hw *hw = to_me_hw(dev);
579 unsigned long timeout = mei_secs_to_jiffies(MEI_PGI_TIMEOUT);
580 int ret;
581
582 dev->pg_event = MEI_PG_EVENT_WAIT;
583
584 ret = mei_hbm_pg(dev, MEI_PG_ISOLATION_ENTRY_REQ_CMD);
585 if (ret)
586 return ret;
587
588 mutex_unlock(&dev->device_lock);
589 wait_event_timeout(dev->wait_pg,
590 dev->pg_event == MEI_PG_EVENT_RECEIVED, timeout);
591 mutex_lock(&dev->device_lock);
592
593 if (dev->pg_event == MEI_PG_EVENT_RECEIVED) {
594 mei_me_pg_enter(dev);
595 ret = 0;
596 } else {
597 ret = -ETIME;
598 }
599
600 dev->pg_event = MEI_PG_EVENT_IDLE;
601 hw->pg_state = MEI_PG_ON;
602
603 return ret;
604}
605
606/**
607 * mei_me_pg_unset_sync - perform pg exit procedure
608 *
609 * @dev: the device structure
610 *
Alexander Usyskina8605ea2014-09-29 16:31:49 +0300611 * Return: 0 on success an error code otherwise
Tomas Winklerba9cdd02014-03-18 22:52:00 +0200612 */
613int mei_me_pg_unset_sync(struct mei_device *dev)
614{
615 struct mei_me_hw *hw = to_me_hw(dev);
616 unsigned long timeout = mei_secs_to_jiffies(MEI_PGI_TIMEOUT);
617 int ret;
618
619 if (dev->pg_event == MEI_PG_EVENT_RECEIVED)
620 goto reply;
621
622 dev->pg_event = MEI_PG_EVENT_WAIT;
623
624 mei_me_pg_exit(dev);
625
626 mutex_unlock(&dev->device_lock);
627 wait_event_timeout(dev->wait_pg,
628 dev->pg_event == MEI_PG_EVENT_RECEIVED, timeout);
629 mutex_lock(&dev->device_lock);
630
631reply:
632 if (dev->pg_event == MEI_PG_EVENT_RECEIVED)
633 ret = mei_hbm_pg(dev, MEI_PG_ISOLATION_EXIT_RES_CMD);
634 else
635 ret = -ETIME;
636
637 dev->pg_event = MEI_PG_EVENT_IDLE;
638 hw->pg_state = MEI_PG_OFF;
639
640 return ret;
641}
642
643/**
Tomas Winkleree7e5af2014-03-18 22:51:58 +0200644 * mei_me_pg_is_enabled - detect if PG is supported by HW
645 *
646 * @dev: the device structure
647 *
Alexander Usyskina8605ea2014-09-29 16:31:49 +0300648 * Return: true is pg supported, false otherwise
Tomas Winkleree7e5af2014-03-18 22:51:58 +0200649 */
650static bool mei_me_pg_is_enabled(struct mei_device *dev)
651{
652 struct mei_me_hw *hw = to_me_hw(dev);
653 u32 reg = mei_me_reg_read(hw, ME_CSR_HA);
654
655 if ((reg & ME_PGIC_HRA) == 0)
656 goto notsupported;
657
Tomas Winklerbae1cc72014-08-21 14:29:21 +0300658 if (!dev->hbm_f_pg_supported)
Tomas Winkleree7e5af2014-03-18 22:51:58 +0200659 goto notsupported;
660
661 return true;
662
663notsupported:
Tomas Winkler2bf94cab2014-09-29 16:31:42 +0300664 dev_dbg(dev->dev, "pg: not supported: HGP = %d hbm version %d.%d ?= %d.%d\n",
Tomas Winkleree7e5af2014-03-18 22:51:58 +0200665 !!(reg & ME_PGIC_HRA),
666 dev->version.major_version,
667 dev->version.minor_version,
668 HBM_MAJOR_VERSION_PGI,
669 HBM_MINOR_VERSION_PGI);
670
671 return false;
672}
673
674/**
Tomas Winkler06ecd642013-02-06 14:06:42 +0200675 * mei_me_irq_quick_handler - The ISR of the MEI device
676 *
677 * @irq: The irq number
678 * @dev_id: pointer to the device structure
679 *
Alexander Usyskina8605ea2014-09-29 16:31:49 +0300680 * Return: irqreturn_t
Tomas Winkler06ecd642013-02-06 14:06:42 +0200681 */
682
683irqreturn_t mei_me_irq_quick_handler(int irq, void *dev_id)
684{
685 struct mei_device *dev = (struct mei_device *) dev_id;
686 struct mei_me_hw *hw = to_me_hw(dev);
687 u32 csr_reg = mei_hcsr_read(hw);
688
689 if ((csr_reg & H_IS) != H_IS)
690 return IRQ_NONE;
691
692 /* clear H_IS bit in H_CSR */
Tomas Winklerb68301e2013-03-27 16:58:29 +0200693 mei_me_reg_write(hw, H_CSR, csr_reg);
Tomas Winkler06ecd642013-02-06 14:06:42 +0200694
695 return IRQ_WAKE_THREAD;
696}
697
698/**
699 * mei_me_irq_thread_handler - function called after ISR to handle the interrupt
700 * processing.
701 *
702 * @irq: The irq number
703 * @dev_id: pointer to the device structure
704 *
Alexander Usyskina8605ea2014-09-29 16:31:49 +0300705 * Return: irqreturn_t
Tomas Winkler06ecd642013-02-06 14:06:42 +0200706 *
707 */
708irqreturn_t mei_me_irq_thread_handler(int irq, void *dev_id)
709{
710 struct mei_device *dev = (struct mei_device *) dev_id;
711 struct mei_cl_cb complete_list;
Tomas Winkler06ecd642013-02-06 14:06:42 +0200712 s32 slots;
Tomas Winkler544f9462014-01-08 20:19:21 +0200713 int rets = 0;
Tomas Winkler06ecd642013-02-06 14:06:42 +0200714
Tomas Winkler2bf94cab2014-09-29 16:31:42 +0300715 dev_dbg(dev->dev, "function called after ISR to handle the interrupt processing.\n");
Tomas Winkler06ecd642013-02-06 14:06:42 +0200716 /* initialize our complete list */
717 mutex_lock(&dev->device_lock);
718 mei_io_list_init(&complete_list);
719
720 /* Ack the interrupt here
721 * In case of MSI we don't go through the quick handler */
Tomas Winklerd08b8fc2014-09-29 16:31:44 +0300722 if (pci_dev_msi_enabled(to_pci_dev(dev->dev)))
Tomas Winkler06ecd642013-02-06 14:06:42 +0200723 mei_clear_interrupts(dev);
724
725 /* check if ME wants a reset */
Tomas Winkler33ec0822014-01-12 00:36:09 +0200726 if (!mei_hw_is_ready(dev) && dev->dev_state != MEI_DEV_RESETTING) {
Tomas Winkler2bf94cab2014-09-29 16:31:42 +0300727 dev_warn(dev->dev, "FW not ready: resetting.\n");
Tomas Winkler544f9462014-01-08 20:19:21 +0200728 schedule_work(&dev->reset_work);
729 goto end;
Tomas Winkler06ecd642013-02-06 14:06:42 +0200730 }
731
732 /* check if we need to start the dev */
733 if (!mei_host_is_ready(dev)) {
734 if (mei_hw_is_ready(dev)) {
Tomas Winkler2bf94cab2014-09-29 16:31:42 +0300735 dev_dbg(dev->dev, "we need to start the dev.\n");
Tomas Winkleraafae7e2013-03-11 18:27:03 +0200736 dev->recvd_hw_ready = true;
Alexander Usyskin2c2b93e2014-08-12 20:16:03 +0300737 wake_up(&dev->wait_hw_ready);
Tomas Winkler06ecd642013-02-06 14:06:42 +0200738 } else {
Tomas Winkler2bf94cab2014-09-29 16:31:42 +0300739 dev_dbg(dev->dev, "Spurious Interrupt\n");
Tomas Winkler06ecd642013-02-06 14:06:42 +0200740 }
Tomas Winkler544f9462014-01-08 20:19:21 +0200741 goto end;
Tomas Winkler06ecd642013-02-06 14:06:42 +0200742 }
743 /* check slots available for reading */
744 slots = mei_count_full_read_slots(dev);
745 while (slots > 0) {
Tomas Winkler2bf94cab2014-09-29 16:31:42 +0300746 dev_dbg(dev->dev, "slots to read = %08x\n", slots);
Tomas Winkler06ecd642013-02-06 14:06:42 +0200747 rets = mei_irq_read_handler(dev, &complete_list, &slots);
Tomas Winklerb1b94b52014-03-03 00:21:28 +0200748 /* There is a race between ME write and interrupt delivery:
749 * Not all data is always available immediately after the
750 * interrupt, so try to read again on the next interrupt.
751 */
752 if (rets == -ENODATA)
753 break;
754
Tomas Winkler33ec0822014-01-12 00:36:09 +0200755 if (rets && dev->dev_state != MEI_DEV_RESETTING) {
Tomas Winkler2bf94cab2014-09-29 16:31:42 +0300756 dev_err(dev->dev, "mei_irq_read_handler ret = %d.\n",
Tomas Winklerb1b94b52014-03-03 00:21:28 +0200757 rets);
Tomas Winkler544f9462014-01-08 20:19:21 +0200758 schedule_work(&dev->reset_work);
Tomas Winkler06ecd642013-02-06 14:06:42 +0200759 goto end;
Tomas Winkler544f9462014-01-08 20:19:21 +0200760 }
Tomas Winkler06ecd642013-02-06 14:06:42 +0200761 }
Tomas Winkler06ecd642013-02-06 14:06:42 +0200762
Tomas Winkler6aae48f2014-02-19 17:35:47 +0200763 dev->hbuf_is_ready = mei_hbuf_is_ready(dev);
764
Tomas Winklerba9cdd02014-03-18 22:52:00 +0200765 /*
766 * During PG handshake only allowed write is the replay to the
767 * PG exit message, so block calling write function
768 * if the pg state is not idle
769 */
770 if (dev->pg_event == MEI_PG_EVENT_IDLE) {
771 rets = mei_irq_write_handler(dev, &complete_list);
772 dev->hbuf_is_ready = mei_hbuf_is_ready(dev);
773 }
Tomas Winkler06ecd642013-02-06 14:06:42 +0200774
Tomas Winkler4c6e22b2013-03-17 11:41:20 +0200775 mei_irq_compl_handler(dev, &complete_list);
Tomas Winkler06ecd642013-02-06 14:06:42 +0200776
Tomas Winkler544f9462014-01-08 20:19:21 +0200777end:
Tomas Winkler2bf94cab2014-09-29 16:31:42 +0300778 dev_dbg(dev->dev, "interrupt thread end ret = %d\n", rets);
Tomas Winkler544f9462014-01-08 20:19:21 +0200779 mutex_unlock(&dev->device_lock);
Tomas Winkler06ecd642013-02-06 14:06:42 +0200780 return IRQ_HANDLED;
781}
Alexander Usyskin04dd3662014-03-31 17:59:23 +0300782
Tomas Winkler827eef52013-02-06 14:06:41 +0200783static const struct mei_hw_ops mei_me_hw_ops = {
784
Tomas Winkler1bd30b62014-09-29 16:31:43 +0300785 .fw_status = mei_me_fw_status,
Tomas Winkler964a2332014-03-18 22:51:59 +0200786 .pg_state = mei_me_pg_state,
787
Tomas Winkler827eef52013-02-06 14:06:41 +0200788 .host_is_ready = mei_me_host_is_ready,
789
790 .hw_is_ready = mei_me_hw_is_ready,
791 .hw_reset = mei_me_hw_reset,
Tomas Winkleraafae7e2013-03-11 18:27:03 +0200792 .hw_config = mei_me_hw_config,
793 .hw_start = mei_me_hw_start,
Tomas Winkler827eef52013-02-06 14:06:41 +0200794
Tomas Winkleree7e5af2014-03-18 22:51:58 +0200795 .pg_is_enabled = mei_me_pg_is_enabled,
796
Tomas Winkler827eef52013-02-06 14:06:41 +0200797 .intr_clear = mei_me_intr_clear,
798 .intr_enable = mei_me_intr_enable,
799 .intr_disable = mei_me_intr_disable,
800
801 .hbuf_free_slots = mei_me_hbuf_empty_slots,
802 .hbuf_is_ready = mei_me_hbuf_is_empty,
803 .hbuf_max_len = mei_me_hbuf_max_len,
804
805 .write = mei_me_write_message,
806
807 .rdbuf_full_slots = mei_me_count_full_read_slots,
808 .read_hdr = mei_me_mecbrw_read,
809 .read = mei_me_read_slots
810};
811
Tomas Winklerc9199512014-05-13 01:30:54 +0300812static bool mei_me_fw_type_nm(struct pci_dev *pdev)
813{
814 u32 reg;
Tomas Winkler92db1552014-09-29 16:31:37 +0300815
Tomas Winklerc9199512014-05-13 01:30:54 +0300816 pci_read_config_dword(pdev, PCI_CFG_HFS_2, &reg);
817 /* make sure that bit 9 (NM) is up and bit 10 (DM) is down */
818 return (reg & 0x600) == 0x200;
819}
820
821#define MEI_CFG_FW_NM \
822 .quirk_probe = mei_me_fw_type_nm
823
824static bool mei_me_fw_type_sps(struct pci_dev *pdev)
825{
826 u32 reg;
827 /* Read ME FW Status check for SPS Firmware */
828 pci_read_config_dword(pdev, PCI_CFG_HFS_1, &reg);
829 /* if bits [19:16] = 15, running SPS Firmware */
830 return (reg & 0xf0000) == 0xf0000;
831}
832
833#define MEI_CFG_FW_SPS \
834 .quirk_probe = mei_me_fw_type_sps
835
836
Alexander Usyskin8d929d42014-05-13 01:30:53 +0300837#define MEI_CFG_LEGACY_HFS \
838 .fw_status.count = 0
839
840#define MEI_CFG_ICH_HFS \
841 .fw_status.count = 1, \
842 .fw_status.status[0] = PCI_CFG_HFS_1
843
844#define MEI_CFG_PCH_HFS \
845 .fw_status.count = 2, \
846 .fw_status.status[0] = PCI_CFG_HFS_1, \
847 .fw_status.status[1] = PCI_CFG_HFS_2
848
Alexander Usyskinedca5ea2014-11-19 17:01:38 +0200849#define MEI_CFG_PCH8_HFS \
850 .fw_status.count = 6, \
851 .fw_status.status[0] = PCI_CFG_HFS_1, \
852 .fw_status.status[1] = PCI_CFG_HFS_2, \
853 .fw_status.status[2] = PCI_CFG_HFS_3, \
854 .fw_status.status[3] = PCI_CFG_HFS_4, \
855 .fw_status.status[4] = PCI_CFG_HFS_5, \
856 .fw_status.status[5] = PCI_CFG_HFS_6
Alexander Usyskin8d929d42014-05-13 01:30:53 +0300857
858/* ICH Legacy devices */
859const struct mei_cfg mei_me_legacy_cfg = {
860 MEI_CFG_LEGACY_HFS,
861};
862
863/* ICH devices */
864const struct mei_cfg mei_me_ich_cfg = {
865 MEI_CFG_ICH_HFS,
866};
867
868/* PCH devices */
869const struct mei_cfg mei_me_pch_cfg = {
870 MEI_CFG_PCH_HFS,
871};
872
Tomas Winklerc9199512014-05-13 01:30:54 +0300873
874/* PCH Cougar Point and Patsburg with quirk for Node Manager exclusion */
875const struct mei_cfg mei_me_pch_cpt_pbg_cfg = {
876 MEI_CFG_PCH_HFS,
877 MEI_CFG_FW_NM,
878};
879
Alexander Usyskinedca5ea2014-11-19 17:01:38 +0200880/* PCH8 Lynx Point and newer devices */
881const struct mei_cfg mei_me_pch8_cfg = {
882 MEI_CFG_PCH8_HFS,
883};
884
885/* PCH8 Lynx Point with quirk for SPS Firmware exclusion */
886const struct mei_cfg mei_me_pch8_sps_cfg = {
887 MEI_CFG_PCH8_HFS,
Tomas Winklerc9199512014-05-13 01:30:54 +0300888 MEI_CFG_FW_SPS,
889};
890
Tomas Winkler52c34562013-02-06 14:06:40 +0200891/**
Masanari Iida393b1482013-04-05 01:05:05 +0900892 * mei_me_dev_init - allocates and initializes the mei device structure
Tomas Winkler52c34562013-02-06 14:06:40 +0200893 *
894 * @pdev: The pci device structure
Alexander Usyskin8d929d42014-05-13 01:30:53 +0300895 * @cfg: per device generation config
Tomas Winkler52c34562013-02-06 14:06:40 +0200896 *
Alexander Usyskina8605ea2014-09-29 16:31:49 +0300897 * Return: The mei_device_device pointer on success, NULL on failure.
Tomas Winkler52c34562013-02-06 14:06:40 +0200898 */
Alexander Usyskin8d929d42014-05-13 01:30:53 +0300899struct mei_device *mei_me_dev_init(struct pci_dev *pdev,
900 const struct mei_cfg *cfg)
Tomas Winkler52c34562013-02-06 14:06:40 +0200901{
902 struct mei_device *dev;
Tomas Winkler4ad96db2014-09-29 16:31:45 +0300903 struct mei_me_hw *hw;
Tomas Winkler52c34562013-02-06 14:06:40 +0200904
905 dev = kzalloc(sizeof(struct mei_device) +
906 sizeof(struct mei_me_hw), GFP_KERNEL);
907 if (!dev)
908 return NULL;
Tomas Winkler4ad96db2014-09-29 16:31:45 +0300909 hw = to_me_hw(dev);
Tomas Winkler52c34562013-02-06 14:06:40 +0200910
Tomas Winkler3a7e9b62014-09-29 16:31:41 +0300911 mei_device_init(dev, &pdev->dev, &mei_me_hw_ops);
Tomas Winkler4ad96db2014-09-29 16:31:45 +0300912 hw->cfg = cfg;
Tomas Winkler52c34562013-02-06 14:06:40 +0200913 return dev;
914}
Tomas Winkler06ecd642013-02-06 14:06:42 +0200915