blob: 7e1e6707984d159f4fa0b644c4d64581c0e24d54 [file] [log] [blame]
Jesse Barnes79e53942008-11-07 14:24:08 -08001/*
2 * Copyright (c) 2006 Dave Airlie <airlied@linux.ie>
3 * Copyright (c) 2007-2008 Intel Corporation
4 * Jesse Barnes <jesse.barnes@intel.com>
5 *
6 * Permission is hereby granted, free of charge, to any person obtaining a
7 * copy of this software and associated documentation files (the "Software"),
8 * to deal in the Software without restriction, including without limitation
9 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
10 * and/or sell copies of the Software, and to permit persons to whom the
11 * Software is furnished to do so, subject to the following conditions:
12 *
13 * The above copyright notice and this permission notice (including the next
14 * paragraph) shall be included in all copies or substantial portions of the
15 * Software.
16 *
17 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
18 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
19 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
20 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
21 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
22 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
23 * IN THE SOFTWARE.
24 */
25#ifndef __INTEL_DRV_H__
26#define __INTEL_DRV_H__
27
28#include <linux/i2c.h>
Jesse Barnes8ea30862012-01-03 08:05:39 -080029#include "i915_drm.h"
Jesse Barnes80824002009-09-10 15:28:06 -070030#include "i915_drv.h"
Jesse Barnes79e53942008-11-07 14:24:08 -080031#include "drm_crtc.h"
Jesse Barnes79e53942008-11-07 14:24:08 -080032#include "drm_crtc_helper.h"
Chris Wilson37811fc2010-08-25 22:45:57 +010033#include "drm_fb_helper.h"
Shobhit Kumar54d63ca2012-06-29 16:03:35 -030034#include "drm_dp_helper.h"
Chris Wilson913d8d12010-08-07 11:01:35 +010035
Chris Wilson481b6af2010-08-23 17:43:35 +010036#define _wait_for(COND, MS, W) ({ \
Chris Wilson913d8d12010-08-07 11:01:35 +010037 unsigned long timeout__ = jiffies + msecs_to_jiffies(MS); \
38 int ret__ = 0; \
Akshay Joshi0206e352011-08-16 15:34:10 -040039 while (!(COND)) { \
Chris Wilson913d8d12010-08-07 11:01:35 +010040 if (time_after(jiffies, timeout__)) { \
41 ret__ = -ETIMEDOUT; \
42 break; \
43 } \
Ben Widawsky0cc27642012-09-01 22:59:48 -070044 if (W && drm_can_sleep()) { \
45 msleep(W); \
46 } else { \
47 cpu_relax(); \
48 } \
Chris Wilson913d8d12010-08-07 11:01:35 +010049 } \
50 ret__; \
51})
52
Jesse Barnes57f350b2012-03-28 13:39:25 -070053#define wait_for_atomic_us(COND, US) ({ \
Chris Wilsonbcf9dcc2012-07-15 09:42:38 +010054 unsigned long timeout__ = jiffies + usecs_to_jiffies(US); \
55 int ret__ = 0; \
56 while (!(COND)) { \
57 if (time_after(jiffies, timeout__)) { \
58 ret__ = -ETIMEDOUT; \
59 break; \
60 } \
61 cpu_relax(); \
62 } \
63 ret__; \
Jesse Barnes57f350b2012-03-28 13:39:25 -070064})
65
Chris Wilson481b6af2010-08-23 17:43:35 +010066#define wait_for(COND, MS) _wait_for(COND, MS, 1)
67#define wait_for_atomic(COND, MS) _wait_for(COND, MS, 0)
68
Chris Wilson021357a2010-09-07 20:54:59 +010069#define KHz(x) (1000*x)
70#define MHz(x) KHz(1000*x)
71
Jesse Barnes79e53942008-11-07 14:24:08 -080072/*
73 * Display related stuff
74 */
75
76/* store information about an Ixxx DVO */
77/* The i830->i865 use multiple DVOs with multiple i2cs */
78/* the i915, i945 have a single sDVO i2c bus - which is different */
79#define MAX_OUTPUTS 6
80/* maximum connectors per crtcs in the mode set */
81#define INTELFB_CONN_LIMIT 4
82
83#define INTEL_I2C_BUS_DVO 1
84#define INTEL_I2C_BUS_SDVO 2
85
86/* these are outputs from the chip - integrated only
87 external chips are via DVO or SDVO output */
88#define INTEL_OUTPUT_UNUSED 0
89#define INTEL_OUTPUT_ANALOG 1
90#define INTEL_OUTPUT_DVO 2
91#define INTEL_OUTPUT_SDVO 3
92#define INTEL_OUTPUT_LVDS 4
93#define INTEL_OUTPUT_TVOUT 5
Eric Anholt7d573822009-01-02 13:33:00 -080094#define INTEL_OUTPUT_HDMI 6
Keith Packarda4fc5ed2009-04-07 16:16:42 -070095#define INTEL_OUTPUT_DISPLAYPORT 7
Zhenyu Wang32f9d652009-07-24 01:00:32 +080096#define INTEL_OUTPUT_EDP 8
Jesse Barnes79e53942008-11-07 14:24:08 -080097
98#define INTEL_DVO_CHIP_NONE 0
99#define INTEL_DVO_CHIP_LVDS 1
100#define INTEL_DVO_CHIP_TMDS 2
101#define INTEL_DVO_CHIP_TVOUT 4
102
Chris Wilson6c9547f2010-08-25 10:05:17 +0100103/* drm_display_mode->private_flags */
104#define INTEL_MODE_PIXEL_MULTIPLIER_SHIFT (0x0)
105#define INTEL_MODE_PIXEL_MULTIPLIER_MASK (0xf << INTEL_MODE_PIXEL_MULTIPLIER_SHIFT)
Adam Jackson3b5c78a2011-12-13 15:41:00 -0800106#define INTEL_MODE_DP_FORCE_6BPC (0x10)
Daniel Vetterf9bef082012-04-15 19:53:19 +0200107/* This flag must be set by the encoder's mode_fixup if it changes the crtc
108 * timings in the mode to prevent the crtc fixup from overwriting them.
109 * Currently only lvds needs that. */
110#define INTEL_MODE_CRTC_TIMINGS_SET (0x20)
Chris Wilson6c9547f2010-08-25 10:05:17 +0100111
112static inline void
113intel_mode_set_pixel_multiplier(struct drm_display_mode *mode,
114 int multiplier)
115{
116 mode->clock *= multiplier;
117 mode->private_flags |= multiplier;
118}
119
120static inline int
121intel_mode_get_pixel_multiplier(const struct drm_display_mode *mode)
122{
123 return (mode->private_flags & INTEL_MODE_PIXEL_MULTIPLIER_MASK) >> INTEL_MODE_PIXEL_MULTIPLIER_SHIFT;
124}
125
Jesse Barnes79e53942008-11-07 14:24:08 -0800126struct intel_framebuffer {
127 struct drm_framebuffer base;
Chris Wilson05394f32010-11-08 19:18:58 +0000128 struct drm_i915_gem_object *obj;
Jesse Barnes79e53942008-11-07 14:24:08 -0800129};
130
Chris Wilson37811fc2010-08-25 22:45:57 +0100131struct intel_fbdev {
132 struct drm_fb_helper helper;
133 struct intel_framebuffer ifb;
134 struct list_head fbdev_list;
135 struct drm_display_mode *our_mode;
136};
Jesse Barnes79e53942008-11-07 14:24:08 -0800137
Eric Anholt21d40d32010-03-25 11:11:14 -0700138struct intel_encoder {
Chris Wilson4ef69c72010-09-09 15:14:28 +0100139 struct drm_encoder base;
Daniel Vetter9a935852012-07-05 22:34:27 +0200140 /*
141 * The new crtc this encoder will be driven from. Only differs from
142 * base->crtc while a modeset is in progress.
143 */
144 struct intel_crtc *new_crtc;
145
Jesse Barnes79e53942008-11-07 14:24:08 -0800146 int type;
Jesse Barnese2f0ba92009-02-02 15:11:52 -0800147 bool needs_tv_clock;
Daniel Vetter66a92782012-07-12 20:08:18 +0200148 /*
149 * Intel hw has only one MUX where encoders could be clone, hence a
150 * simple flag is enough to compute the possible_clones mask.
151 */
152 bool cloneable;
Daniel Vetter5ab432e2012-06-30 08:59:56 +0200153 bool connectors_active;
Eric Anholt21d40d32010-03-25 11:11:14 -0700154 void (*hot_plug)(struct intel_encoder *);
Daniel Vetterbf49ec82012-09-06 22:15:40 +0200155 void (*pre_enable)(struct intel_encoder *);
Daniel Vetteref9c3ae2012-06-29 22:40:09 +0200156 void (*enable)(struct intel_encoder *);
157 void (*disable)(struct intel_encoder *);
Daniel Vetterbf49ec82012-09-06 22:15:40 +0200158 void (*post_disable)(struct intel_encoder *);
Daniel Vetterf0947c32012-07-02 13:10:34 +0200159 /* Read out the current hw state of this connector, returning true if
160 * the encoder is active. If the encoder is enabled it also set the pipe
161 * it is connected to in the pipe parameter. */
162 bool (*get_hw_state)(struct intel_encoder *, enum pipe *pipe);
Ma Lingf8aed702009-08-24 13:50:24 +0800163 int crtc_mask;
Jesse Barnes79e53942008-11-07 14:24:08 -0800164};
165
Zhenyu Wang5daa55e2010-03-30 14:39:28 +0800166struct intel_connector {
167 struct drm_connector base;
Daniel Vetter9a935852012-07-05 22:34:27 +0200168 /*
169 * The fixed encoder this connector is connected to.
170 */
Chris Wilsondf0e9242010-09-09 16:20:55 +0100171 struct intel_encoder *encoder;
Daniel Vetter9a935852012-07-05 22:34:27 +0200172
173 /*
174 * The new encoder this connector will be driven. Only differs from
175 * encoder while a modeset is in progress.
176 */
177 struct intel_encoder *new_encoder;
178
Daniel Vetterf0947c32012-07-02 13:10:34 +0200179 /* Reads out the current hw, returning true if the connector is enabled
180 * and active (i.e. dpms ON state). */
181 bool (*get_hw_state)(struct intel_connector *);
Zhenyu Wang5daa55e2010-03-30 14:39:28 +0800182};
183
Jesse Barnes79e53942008-11-07 14:24:08 -0800184struct intel_crtc {
185 struct drm_crtc base;
Jesse Barnes80824002009-09-10 15:28:06 -0700186 enum pipe pipe;
187 enum plane plane;
Jesse Barnes79e53942008-11-07 14:24:08 -0800188 u8 lut_r[256], lut_g[256], lut_b[256];
Daniel Vetter08a48462012-07-02 11:43:47 +0200189 /*
190 * Whether the crtc and the connected output pipeline is active. Implies
191 * that crtc->enabled is set, i.e. the current mode configuration has
192 * some outputs connected to this crtc.
Daniel Vetter08a48462012-07-02 11:43:47 +0200193 */
194 bool active;
Chris Wilson93314b52012-06-13 17:36:55 +0100195 bool primary_disabled; /* is the crtc obscured by a plane? */
Jesse Barnes652c3932009-08-17 13:31:43 -0700196 bool lowfreq_avail;
Daniel Vetter02e792f2009-09-15 22:57:34 +0200197 struct intel_overlay *overlay;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -0500198 struct intel_unpin_work *unpin_work;
Adam Jackson77ffb592010-04-12 11:38:44 -0400199 int fdi_lanes;
Chris Wilsoncda4b7d2010-07-09 08:45:04 +0100200
Daniel Vettere506a0c2012-07-05 12:17:29 +0200201 /* Display surface base address adjustement for pageflips. Note that on
202 * gen4+ this only adjusts up to a tile, offsets within a tile are
203 * handled in the hw itself (with the TILEOFF register). */
204 unsigned long dspaddr_offset;
205
Chris Wilson05394f32010-11-08 19:18:58 +0000206 struct drm_i915_gem_object *cursor_bo;
Chris Wilsoncda4b7d2010-07-09 08:45:04 +0100207 uint32_t cursor_addr;
208 int16_t cursor_x, cursor_y;
209 int16_t cursor_width, cursor_height;
Chris Wilson6b383a72010-09-13 13:54:26 +0100210 bool cursor_visible;
Jesse Barnes5a354202011-06-24 12:19:22 -0700211 unsigned int bpp;
Jesse Barnes4b645f12011-10-12 09:51:31 -0700212
Jesse Barnesee7b9f92012-04-20 17:11:53 +0100213 /* We can share PLLs across outputs if the timings match */
214 struct intel_pch_pll *pch_pll;
Paulo Zanoni6441ab52012-10-05 12:05:58 -0300215 uint32_t ddi_pll_sel;
Jesse Barnes79e53942008-11-07 14:24:08 -0800216};
217
Jesse Barnesb840d907f2011-12-13 13:19:38 -0800218struct intel_plane {
219 struct drm_plane base;
220 enum pipe pipe;
221 struct drm_i915_gem_object *obj;
222 int max_downscale;
223 u32 lut_r[1024], lut_g[1024], lut_b[1024];
224 void (*update_plane)(struct drm_plane *plane,
225 struct drm_framebuffer *fb,
226 struct drm_i915_gem_object *obj,
227 int crtc_x, int crtc_y,
228 unsigned int crtc_w, unsigned int crtc_h,
229 uint32_t x, uint32_t y,
230 uint32_t src_w, uint32_t src_h);
231 void (*disable_plane)(struct drm_plane *plane);
Jesse Barnes8ea30862012-01-03 08:05:39 -0800232 int (*update_colorkey)(struct drm_plane *plane,
233 struct drm_intel_sprite_colorkey *key);
234 void (*get_colorkey)(struct drm_plane *plane,
235 struct drm_intel_sprite_colorkey *key);
Jesse Barnesb840d907f2011-12-13 13:19:38 -0800236};
237
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300238struct intel_watermark_params {
239 unsigned long fifo_size;
240 unsigned long max_wm;
241 unsigned long default_wm;
242 unsigned long guard_size;
243 unsigned long cacheline_size;
244};
245
246struct cxsr_latency {
247 int is_desktop;
248 int is_ddr3;
249 unsigned long fsb_freq;
250 unsigned long mem_freq;
251 unsigned long display_sr;
252 unsigned long display_hpll_disable;
253 unsigned long cursor_sr;
254 unsigned long cursor_hpll_disable;
255};
256
Jesse Barnes79e53942008-11-07 14:24:08 -0800257#define to_intel_crtc(x) container_of(x, struct intel_crtc, base)
Zhenyu Wang5daa55e2010-03-30 14:39:28 +0800258#define to_intel_connector(x) container_of(x, struct intel_connector, base)
Chris Wilson4ef69c72010-09-09 15:14:28 +0100259#define to_intel_encoder(x) container_of(x, struct intel_encoder, base)
Jesse Barnes79e53942008-11-07 14:24:08 -0800260#define to_intel_framebuffer(x) container_of(x, struct intel_framebuffer, base)
Jesse Barnesb840d907f2011-12-13 13:19:38 -0800261#define to_intel_plane(x) container_of(x, struct intel_plane, base)
Jesse Barnes79e53942008-11-07 14:24:08 -0800262
Jesse Barnes45187ac2011-08-03 09:22:55 -0700263#define DIP_HEADER_SIZE 5
264
David Härdeman3c17fe42010-09-24 21:44:32 +0200265#define DIP_TYPE_AVI 0x82
266#define DIP_VERSION_AVI 0x2
267#define DIP_LEN_AVI 13
Paulo Zanonic846b612012-04-13 16:31:41 -0300268#define DIP_AVI_PR_1 0
269#define DIP_AVI_PR_2 1
David Härdeman3c17fe42010-09-24 21:44:32 +0200270
Jesse Barnes26005212011-09-22 11:16:01 +0530271#define DIP_TYPE_SPD 0x83
Jesse Barnesc0864cb2011-08-03 09:22:56 -0700272#define DIP_VERSION_SPD 0x1
273#define DIP_LEN_SPD 25
274#define DIP_SPD_UNKNOWN 0
275#define DIP_SPD_DSTB 0x1
276#define DIP_SPD_DVDP 0x2
277#define DIP_SPD_DVHS 0x3
278#define DIP_SPD_HDDVR 0x4
279#define DIP_SPD_DVC 0x5
280#define DIP_SPD_DSC 0x6
281#define DIP_SPD_VCD 0x7
282#define DIP_SPD_GAME 0x8
283#define DIP_SPD_PC 0x9
284#define DIP_SPD_BD 0xa
285#define DIP_SPD_SCD 0xb
286
David Härdeman3c17fe42010-09-24 21:44:32 +0200287struct dip_infoframe {
288 uint8_t type; /* HB0 */
289 uint8_t ver; /* HB1 */
290 uint8_t len; /* HB2 - body len, not including checksum */
291 uint8_t ecc; /* Header ECC */
292 uint8_t checksum; /* PB0 */
293 union {
294 struct {
295 /* PB1 - Y 6:5, A 4:4, B 3:2, S 1:0 */
296 uint8_t Y_A_B_S;
297 /* PB2 - C 7:6, M 5:4, R 3:0 */
298 uint8_t C_M_R;
299 /* PB3 - ITC 7:7, EC 6:4, Q 3:2, SC 1:0 */
300 uint8_t ITC_EC_Q_SC;
301 /* PB4 - VIC 6:0 */
302 uint8_t VIC;
Paulo Zanoni0aa534d2012-04-13 16:31:40 -0300303 /* PB5 - YQ 7:6, CN 5:4, PR 3:0 */
304 uint8_t YQ_CN_PR;
David Härdeman3c17fe42010-09-24 21:44:32 +0200305 /* PB6 to PB13 */
306 uint16_t top_bar_end;
307 uint16_t bottom_bar_start;
308 uint16_t left_bar_end;
309 uint16_t right_bar_start;
Daniel Vetter81014b92012-05-12 20:22:00 +0200310 } __attribute__ ((packed)) avi;
Jesse Barnesc0864cb2011-08-03 09:22:56 -0700311 struct {
312 uint8_t vn[8];
313 uint8_t pd[16];
314 uint8_t sdi;
Daniel Vetter81014b92012-05-12 20:22:00 +0200315 } __attribute__ ((packed)) spd;
David Härdeman3c17fe42010-09-24 21:44:32 +0200316 uint8_t payload[27];
317 } __attribute__ ((packed)) body;
318} __attribute__((packed));
319
Eugeni Dodonovf5bbfca2012-05-09 15:37:30 -0300320struct intel_hdmi {
321 struct intel_encoder base;
322 u32 sdvox_reg;
323 int ddc_bus;
324 int ddi_port;
325 uint32_t color_range;
326 bool has_hdmi_sink;
327 bool has_audio;
328 enum hdmi_force_audio force_audio;
329 void (*write_infoframe)(struct drm_encoder *encoder,
330 struct dip_infoframe *frame);
Paulo Zanoni687f4d02012-05-28 16:42:48 -0300331 void (*set_infoframes)(struct drm_encoder *encoder,
332 struct drm_display_mode *adjusted_mode);
Eugeni Dodonovf5bbfca2012-05-09 15:37:30 -0300333};
334
Shobhit Kumar54d63ca2012-06-29 16:03:35 -0300335#define DP_RECEIVER_CAP_SIZE 0xf
Adam Jacksonb091cd92012-09-18 10:58:49 -0400336#define DP_MAX_DOWNSTREAM_PORTS 0x10
Shobhit Kumar54d63ca2012-06-29 16:03:35 -0300337#define DP_LINK_CONFIGURATION_SIZE 9
338
339struct intel_dp {
340 struct intel_encoder base;
341 uint32_t output_reg;
342 uint32_t DP;
343 uint8_t link_configuration[DP_LINK_CONFIGURATION_SIZE];
344 bool has_audio;
345 enum hdmi_force_audio force_audio;
Paulo Zanoniab9d7c32012-07-17 17:53:45 -0300346 enum port port;
Shobhit Kumar54d63ca2012-06-29 16:03:35 -0300347 uint32_t color_range;
Shobhit Kumar54d63ca2012-06-29 16:03:35 -0300348 uint8_t link_bw;
349 uint8_t lane_count;
350 uint8_t dpcd[DP_RECEIVER_CAP_SIZE];
Adam Jacksonb091cd92012-09-18 10:58:49 -0400351 uint8_t downstream_ports[DP_MAX_DOWNSTREAM_PORTS];
Shobhit Kumar54d63ca2012-06-29 16:03:35 -0300352 struct i2c_adapter adapter;
353 struct i2c_algo_dp_aux_data algo;
354 bool is_pch_edp;
355 uint8_t train_set[4];
356 int panel_power_up_delay;
357 int panel_power_down_delay;
358 int panel_power_cycle_delay;
359 int backlight_on_delay;
360 int backlight_off_delay;
361 struct drm_display_mode *panel_fixed_mode; /* for eDP */
362 struct delayed_work panel_vdd_work;
363 bool want_panel_vdd;
364 struct edid *edid; /* cached EDID for eDP */
365 int edid_mode_count;
366};
367
Chris Wilsonf875c152010-09-09 15:44:14 +0100368static inline struct drm_crtc *
369intel_get_crtc_for_pipe(struct drm_device *dev, int pipe)
370{
371 struct drm_i915_private *dev_priv = dev->dev_private;
372 return dev_priv->pipe_to_crtc_mapping[pipe];
373}
374
Chris Wilson417ae142011-01-19 15:04:42 +0000375static inline struct drm_crtc *
376intel_get_crtc_for_plane(struct drm_device *dev, int plane)
377{
378 struct drm_i915_private *dev_priv = dev->dev_private;
379 return dev_priv->plane_to_crtc_mapping[plane];
380}
381
Simon Farnsworth4e5359c2010-09-01 17:47:52 +0100382struct intel_unpin_work {
383 struct work_struct work;
384 struct drm_device *dev;
Chris Wilson05394f32010-11-08 19:18:58 +0000385 struct drm_i915_gem_object *old_fb_obj;
386 struct drm_i915_gem_object *pending_flip_obj;
Simon Farnsworth4e5359c2010-09-01 17:47:52 +0100387 struct drm_pending_vblank_event *event;
388 int pending;
389 bool enable_stall_check;
390};
391
Chris Wilson1630fe72011-07-08 12:22:42 +0100392struct intel_fbc_work {
393 struct delayed_work work;
394 struct drm_crtc *crtc;
395 struct drm_framebuffer *fb;
396 int interval;
397};
398
Jani Nikula4eab8132012-08-13 13:22:34 +0300399int intel_connector_update_modes(struct drm_connector *connector,
400 struct edid *edid);
Zhenyu Wang335af9a2010-03-30 14:39:31 +0800401int intel_ddc_get_modes(struct drm_connector *c, struct i2c_adapter *adapter);
Eric Anholtf0217c42009-12-01 11:56:30 -0800402
Chris Wilson3f43c482011-05-12 22:17:24 +0100403extern void intel_attach_force_audio_property(struct drm_connector *connector);
Chris Wilsone953fd72011-02-21 22:23:52 +0000404extern void intel_attach_broadcast_rgb_property(struct drm_connector *connector);
405
Jesse Barnes79e53942008-11-07 14:24:08 -0800406extern void intel_crt_init(struct drm_device *dev);
Daniel Vetter08d644a2012-07-12 20:19:59 +0200407extern void intel_hdmi_init(struct drm_device *dev,
408 int sdvox_reg, enum port port);
Eugeni Dodonovf5bbfca2012-05-09 15:37:30 -0300409extern struct intel_hdmi *enc_to_intel_hdmi(struct drm_encoder *encoder);
Eugeni Dodonovf5bbfca2012-05-09 15:37:30 -0300410extern void intel_dip_infoframe_csum(struct dip_infoframe *avi_if);
Daniel Vettereef4eac2012-03-23 23:43:35 +0100411extern bool intel_sdvo_init(struct drm_device *dev, uint32_t sdvo_reg,
412 bool is_sdvob);
Jesse Barnes79e53942008-11-07 14:24:08 -0800413extern void intel_dvo_init(struct drm_device *dev);
414extern void intel_tv_init(struct drm_device *dev);
Chris Wilsonf047e392012-07-21 12:31:41 +0100415extern void intel_mark_busy(struct drm_device *dev);
416extern void intel_mark_idle(struct drm_device *dev);
417extern void intel_mark_fb_busy(struct drm_i915_gem_object *obj);
418extern void intel_mark_fb_idle(struct drm_i915_gem_object *obj);
Chris Wilsonc5d1b512010-11-29 18:00:23 +0000419extern bool intel_lvds_init(struct drm_device *dev);
Paulo Zanoniab9d7c32012-07-17 17:53:45 -0300420extern void intel_dp_init(struct drm_device *dev, int output_reg,
421 enum port port);
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700422void
423intel_dp_set_m_n(struct drm_crtc *crtc, struct drm_display_mode *mode,
424 struct drm_display_mode *adjusted_mode);
Adam Jacksoncb0953d2010-07-16 14:46:29 -0400425extern bool intel_dpd_is_edp(struct drm_device *dev);
Akshay Joshi0206e352011-08-16 15:34:10 -0400426extern void intel_edp_link_config(struct intel_encoder *, int *, int *);
Daniel Vetter94bf2ce2012-06-04 18:39:19 +0200427extern int intel_edp_target_clock(struct intel_encoder *,
428 struct drm_display_mode *mode);
Jesse Barnes814948a2010-10-07 16:01:09 -0700429extern bool intel_encoder_is_pch_edp(struct drm_encoder *encoder);
Jesse Barnesb840d907f2011-12-13 13:19:38 -0800430extern int intel_plane_init(struct drm_device *dev, enum pipe pipe);
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -0300431extern void intel_flush_display_plane(struct drm_i915_private *dev_priv,
432 enum plane plane);
Zhenyu Wang32f9d652009-07-24 01:00:32 +0800433
Chris Wilsona9573552010-08-22 13:18:16 +0100434/* intel_panel.c */
Chris Wilson1d8e1c72010-08-07 11:01:28 +0100435extern void intel_fixed_panel_mode(struct drm_display_mode *fixed_mode,
436 struct drm_display_mode *adjusted_mode);
437extern void intel_pch_panel_fitting(struct drm_device *dev,
438 int fitting_mode,
Daniel Vettercb1793c2012-06-04 18:39:21 +0200439 const struct drm_display_mode *mode,
Chris Wilson1d8e1c72010-08-07 11:01:28 +0100440 struct drm_display_mode *adjusted_mode);
Chris Wilsona9573552010-08-22 13:18:16 +0100441extern u32 intel_panel_get_max_backlight(struct drm_device *dev);
Chris Wilsona9573552010-08-22 13:18:16 +0100442extern void intel_panel_set_backlight(struct drm_device *dev, u32 level);
Matthew Garrettaaa6fd22011-08-12 12:11:33 +0200443extern int intel_panel_setup_backlight(struct drm_device *dev);
Daniel Vetter24ded202012-06-05 12:14:54 +0200444extern void intel_panel_enable_backlight(struct drm_device *dev,
445 enum pipe pipe);
Chris Wilson47356eb2011-01-11 17:06:04 +0000446extern void intel_panel_disable_backlight(struct drm_device *dev);
Matthew Garrettaaa6fd22011-08-12 12:11:33 +0200447extern void intel_panel_destroy_backlight(struct drm_device *dev);
Chris Wilsonfe16d942011-02-12 10:29:38 +0000448extern enum drm_connector_status intel_panel_detect(struct drm_device *dev);
Chris Wilson1d8e1c72010-08-07 11:01:28 +0100449
Daniel Vetterd9e55602012-07-04 22:16:09 +0200450struct intel_set_config {
Daniel Vetter1aa4b622012-07-05 16:20:48 +0200451 struct drm_encoder **save_connector_encoders;
452 struct drm_crtc **save_encoder_crtcs;
Daniel Vetter5e2b5842012-07-04 22:41:29 +0200453
454 bool fb_changed;
455 bool mode_changed;
Daniel Vetterd9e55602012-07-04 22:16:09 +0200456};
457
Daniel Vettera6778b32012-07-02 09:56:42 +0200458extern bool intel_set_mode(struct drm_crtc *crtc, struct drm_display_mode *mode,
459 int x, int y, struct drm_framebuffer *old_fb);
Daniel Vettera261b242012-07-26 19:21:47 +0200460extern void intel_modeset_disable(struct drm_device *dev);
Jesse Barnes79e53942008-11-07 14:24:08 -0800461extern void intel_crtc_load_lut(struct drm_crtc *crtc);
Daniel Vetterb2cabb02012-07-01 22:42:24 +0200462extern void intel_crtc_update_dpms(struct drm_crtc *crtc);
Daniel Vetter1f703852012-07-11 16:51:39 +0200463extern void intel_encoder_noop(struct drm_encoder *encoder);
Chris Wilsonea5b2132010-08-04 13:50:23 +0100464extern void intel_encoder_destroy(struct drm_encoder *encoder);
Daniel Vetter5ab432e2012-06-30 08:59:56 +0200465extern void intel_encoder_dpms(struct intel_encoder *encoder, int mode);
Daniel Vetter6ed0f792012-07-08 19:41:43 +0200466extern bool intel_encoder_check_is_cloned(struct intel_encoder *encoder);
Daniel Vetter5ab432e2012-06-30 08:59:56 +0200467extern void intel_connector_dpms(struct drm_connector *, int mode);
Daniel Vetterf0947c32012-07-02 13:10:34 +0200468extern bool intel_connector_get_hw_state(struct intel_connector *connector);
Daniel Vetterb9805142012-08-31 17:37:33 +0200469extern void intel_modeset_check_state(struct drm_device *dev);
470
Jesse Barnes79e53942008-11-07 14:24:08 -0800471
Chris Wilsondf0e9242010-09-09 16:20:55 +0100472static inline struct intel_encoder *intel_attached_encoder(struct drm_connector *connector)
473{
474 return to_intel_connector(connector)->encoder;
475}
476
Paulo Zanoni7739c332012-10-15 15:51:29 -0300477static inline struct intel_dp *enc_to_intel_dp(struct drm_encoder *encoder)
478{
479 return container_of(encoder, struct intel_dp, base.base);
480}
481
Chris Wilsondf0e9242010-09-09 16:20:55 +0100482extern void intel_connector_attach_encoder(struct intel_connector *connector,
483 struct intel_encoder *encoder);
484extern struct drm_encoder *intel_best_encoder(struct drm_connector *connector);
Jesse Barnes79e53942008-11-07 14:24:08 -0800485
486extern struct drm_display_mode *intel_crtc_mode_get(struct drm_device *dev,
487 struct drm_crtc *crtc);
Carl Worth08d7b3d2009-04-29 14:43:54 -0700488int intel_get_pipe_from_crtc_id(struct drm_device *dev, void *data,
489 struct drm_file *file_priv);
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700490extern void intel_wait_for_vblank(struct drm_device *dev, int pipe);
Chris Wilson58e10eb2010-10-03 10:56:11 +0100491extern void intel_wait_for_pipe_off(struct drm_device *dev, int pipe);
Chris Wilson8261b192011-04-19 23:18:09 +0100492
493struct intel_load_detect_pipe {
Chris Wilsond2dff872011-04-19 08:36:26 +0100494 struct drm_framebuffer *release_fb;
Chris Wilson8261b192011-04-19 23:18:09 +0100495 bool load_detect_temp;
496 int dpms_mode;
497};
Daniel Vetterd2434ab2012-08-12 21:20:10 +0200498extern bool intel_get_load_detect_pipe(struct drm_connector *connector,
Chris Wilson71731882011-04-19 23:10:58 +0100499 struct drm_display_mode *mode,
Chris Wilson8261b192011-04-19 23:18:09 +0100500 struct intel_load_detect_pipe *old);
Daniel Vetterd2434ab2012-08-12 21:20:10 +0200501extern void intel_release_load_detect_pipe(struct drm_connector *connector,
Chris Wilson8261b192011-04-19 23:18:09 +0100502 struct intel_load_detect_pipe *old);
Jesse Barnes79e53942008-11-07 14:24:08 -0800503
Jesse Barnes79e53942008-11-07 14:24:08 -0800504extern void intelfb_restore(void);
505extern void intel_crtc_fb_gamma_set(struct drm_crtc *crtc, u16 red, u16 green,
506 u16 blue, int regno);
Dave Airlieb8c00ac2009-10-06 13:54:01 +1000507extern void intel_crtc_fb_gamma_get(struct drm_crtc *crtc, u16 *red, u16 *green,
508 u16 *blue, int regno);
Chris Wilson0cdab212010-12-05 17:27:06 +0000509extern void intel_enable_clock_gating(struct drm_device *dev);
Jesse Barnes79e53942008-11-07 14:24:08 -0800510
Chris Wilson127bd2a2010-07-23 23:32:05 +0100511extern int intel_pin_and_fence_fb_obj(struct drm_device *dev,
Chris Wilson05394f32010-11-08 19:18:58 +0000512 struct drm_i915_gem_object *obj,
Chris Wilson919926a2010-11-12 13:42:53 +0000513 struct intel_ring_buffer *pipelined);
Chris Wilson1690e1e2011-12-14 13:57:08 +0100514extern void intel_unpin_fb_obj(struct drm_i915_gem_object *obj);
Chris Wilson127bd2a2010-07-23 23:32:05 +0100515
Dave Airlie38651672010-03-30 05:34:13 +0000516extern int intel_framebuffer_init(struct drm_device *dev,
517 struct intel_framebuffer *ifb,
Jesse Barnes308e5bc2011-11-14 14:51:28 -0800518 struct drm_mode_fb_cmd2 *mode_cmd,
Chris Wilson05394f32010-11-08 19:18:58 +0000519 struct drm_i915_gem_object *obj);
Dave Airlie38651672010-03-30 05:34:13 +0000520extern int intel_fbdev_init(struct drm_device *dev);
521extern void intel_fbdev_fini(struct drm_device *dev);
Dave Airlie3fa016a2012-03-28 10:48:49 +0100522extern void intel_fbdev_set_suspend(struct drm_device *dev, int state);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -0500523extern void intel_prepare_page_flip(struct drm_device *dev, int plane);
524extern void intel_finish_page_flip(struct drm_device *dev, int pipe);
Jesse Barnes1afe3e92010-03-26 10:35:20 -0700525extern void intel_finish_page_flip_plane(struct drm_device *dev, int plane);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -0500526
Daniel Vetter02e792f2009-09-15 22:57:34 +0200527extern void intel_setup_overlay(struct drm_device *dev);
528extern void intel_cleanup_overlay(struct drm_device *dev);
Chris Wilsonce453d82011-02-21 14:43:56 +0000529extern int intel_overlay_switch_off(struct intel_overlay *overlay);
Daniel Vetter02e792f2009-09-15 22:57:34 +0200530extern int intel_overlay_put_image(struct drm_device *dev, void *data,
531 struct drm_file *file_priv);
532extern int intel_overlay_attrs(struct drm_device *dev, void *data,
533 struct drm_file *file_priv);
Dave Airlie4abe3522010-03-30 05:34:18 +0000534
Dave Airlieeb1f8e42010-05-07 06:42:51 +0000535extern void intel_fb_output_poll_changed(struct drm_device *dev);
Dave Airliee8e7a2b2011-04-21 22:18:32 +0100536extern void intel_fb_restore_mode(struct drm_device *dev);
Jesse Barnes645c62a2011-05-11 09:49:31 -0700537
Jesse Barnesb840d907f2011-12-13 13:19:38 -0800538extern void assert_pipe(struct drm_i915_private *dev_priv, enum pipe pipe,
539 bool state);
540#define assert_pipe_enabled(d, p) assert_pipe(d, p, true)
541#define assert_pipe_disabled(d, p) assert_pipe(d, p, false)
542
Jesse Barnes645c62a2011-05-11 09:49:31 -0700543extern void intel_init_clock_gating(struct drm_device *dev);
Wu Fengguange0dac652011-09-05 14:25:34 +0800544extern void intel_write_eld(struct drm_encoder *encoder,
545 struct drm_display_mode *mode);
Jesse Barnesd4270e52011-10-11 10:43:02 -0700546extern void intel_cpt_verify_modeset(struct drm_device *dev, int pipe);
Eugeni Dodonov45244b82012-05-09 15:37:20 -0300547extern void intel_prepare_ddi(struct drm_device *dev);
Eugeni Dodonovc82e4d22012-05-09 15:37:21 -0300548extern void hsw_fdi_link_train(struct drm_crtc *crtc);
Eugeni Dodonov0e72a5b2012-05-09 15:37:27 -0300549extern void intel_ddi_init(struct drm_device *dev, enum port port);
Jesse Barnesd4270e52011-10-11 10:43:02 -0700550
Jesse Barnesb840d907f2011-12-13 13:19:38 -0800551/* For use by IVB LP watermark workaround in intel_sprite.c */
Chris Wilsonf681fa22012-04-14 21:56:08 +0100552extern void intel_update_watermarks(struct drm_device *dev);
Jesse Barnesb840d907f2011-12-13 13:19:38 -0800553extern void intel_update_sprite_watermarks(struct drm_device *dev, int pipe,
554 uint32_t sprite_width,
555 int pixel_size);
Eugeni Dodonov1f8eeab2012-05-09 15:37:24 -0300556extern void intel_update_linetime_watermarks(struct drm_device *dev, int pipe,
557 struct drm_display_mode *mode);
Jesse Barnes8ea30862012-01-03 08:05:39 -0800558
559extern int intel_sprite_set_colorkey(struct drm_device *dev, void *data,
560 struct drm_file *file_priv);
561extern int intel_sprite_get_colorkey(struct drm_device *dev, void *data,
562 struct drm_file *file_priv);
563
Jesse Barnes57f350b2012-03-28 13:39:25 -0700564extern u32 intel_dpio_read(struct drm_i915_private *dev_priv, int reg);
565
Eugeni Dodonov85208be2012-04-16 22:20:34 -0300566/* Power-related functions, located in intel_pm.c */
Eugeni Dodonov1fa61102012-04-18 15:29:26 -0300567extern void intel_init_pm(struct drm_device *dev);
Eugeni Dodonov85208be2012-04-16 22:20:34 -0300568/* FBC */
Eugeni Dodonov85208be2012-04-16 22:20:34 -0300569extern bool intel_fbc_enabled(struct drm_device *dev);
570extern void intel_enable_fbc(struct drm_crtc *crtc, unsigned long interval);
571extern void intel_update_fbc(struct drm_device *dev);
Daniel Vettereb48eb02012-04-26 23:28:12 +0200572/* IPS */
573extern void intel_gpu_ips_init(struct drm_i915_private *dev_priv);
574extern void intel_gpu_ips_teardown(void);
Eugeni Dodonov85208be2012-04-16 22:20:34 -0300575
Eugeni Dodonov0232e922012-07-06 15:42:36 -0300576extern void intel_init_power_wells(struct drm_device *dev);
Daniel Vetter8090c6b2012-06-24 16:42:32 +0200577extern void intel_enable_gt_powersave(struct drm_device *dev);
578extern void intel_disable_gt_powersave(struct drm_device *dev);
Eugeni Dodonov65901902012-07-02 11:51:11 -0300579extern void gen6_gt_check_fifodbg(struct drm_i915_private *dev_priv);
Daniel Vetter930ebb42012-06-29 23:32:16 +0200580extern void ironlake_teardown_rc6(struct drm_device *dev);
Daniel Vetterb3daeae2012-04-26 23:28:13 +0200581
Daniel Vetter5ab432e2012-06-30 08:59:56 +0200582extern void intel_enable_ddi(struct intel_encoder *encoder);
583extern void intel_disable_ddi(struct intel_encoder *encoder);
Daniel Vetter85234cd2012-07-02 13:27:29 +0200584extern bool intel_ddi_get_hw_state(struct intel_encoder *encoder,
585 enum pipe *pipe);
Eugeni Dodonov72662e12012-05-09 15:37:31 -0300586extern void intel_ddi_mode_set(struct drm_encoder *encoder,
587 struct drm_display_mode *mode,
588 struct drm_display_mode *adjusted_mode);
Paulo Zanoni79f689a2012-10-05 12:05:52 -0300589extern void intel_ddi_pll_init(struct drm_device *dev);
Paulo Zanoni8d9ddbc2012-10-05 12:05:53 -0300590extern void intel_ddi_enable_pipe_func(struct drm_crtc *crtc);
591extern void intel_ddi_disable_pipe_func(struct drm_i915_private *dev_priv,
592 enum pipe pipe);
Paulo Zanonifc914632012-10-05 12:05:54 -0300593extern void intel_ddi_enable_pipe_clock(struct intel_crtc *intel_crtc);
594extern void intel_ddi_disable_pipe_clock(struct intel_crtc *intel_crtc);
Paulo Zanoni6441ab52012-10-05 12:05:58 -0300595extern void intel_ddi_setup_hw_pll_state(struct drm_device *dev);
596extern bool intel_ddi_pll_mode_set(struct drm_crtc *crtc, int clock);
597extern void intel_ddi_pre_enable(struct intel_encoder *intel_encoder);
598extern void intel_ddi_post_disable(struct intel_encoder *intel_encoder);
599extern void intel_ddi_put_crtc_pll(struct drm_crtc *crtc);
Eugeni Dodonov72662e12012-05-09 15:37:31 -0300600
Jesse Barnes79e53942008-11-07 14:24:08 -0800601#endif /* __INTEL_DRV_H__ */