blob: acae2705e7f677a42a6b72070537d18dfd5926b7 [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001/*
Linus Torvalds1da177e2005-04-16 15:20:36 -07002 * PCI Bus Services, see include/linux/pci.h for further explanation.
3 *
4 * Copyright 1993 -- 1997 Drew Eckhardt, Frederic Potter,
5 * David Mosberger-Tang
6 *
7 * Copyright 1997 -- 2000 Martin Mares <mj@ucw.cz>
8 */
9
10#include <linux/kernel.h>
11#include <linux/delay.h>
12#include <linux/init.h>
13#include <linux/pci.h>
David Brownell075c1772007-04-26 00:12:06 -070014#include <linux/pm.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090015#include <linux/slab.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070016#include <linux/module.h>
17#include <linux/spinlock.h>
Tim Schmielau4e57b682005-10-30 15:03:48 -080018#include <linux/string.h>
vignesh babu229f5af2007-08-13 18:23:14 +053019#include <linux/log2.h>
Shaohua Li7d715a62008-02-25 09:46:41 +080020#include <linux/pci-aspm.h>
Stephen Rothwellc300bd2fb2008-07-10 02:16:44 +020021#include <linux/pm_wakeup.h>
Sheng Yang8dd7f802008-10-21 17:38:25 +080022#include <linux/interrupt.h>
Yuji Shimada32a9a6822009-03-16 17:13:39 +090023#include <linux/device.h>
Rafael J. Wysockib67ea762010-02-17 23:44:09 +010024#include <linux/pm_runtime.h>
Bjorn Helgaas284f5f92012-04-30 15:21:02 -060025#include <asm-generic/pci-bridge.h>
Yuji Shimada32a9a6822009-03-16 17:13:39 +090026#include <asm/setup.h>
Greg KHbc56b9e2005-04-08 14:53:31 +090027#include "pci.h"
Linus Torvalds1da177e2005-04-16 15:20:36 -070028
Alan Stern00240c32009-04-27 13:33:16 -040029const char *pci_power_names[] = {
30 "error", "D0", "D1", "D2", "D3hot", "D3cold", "unknown",
31};
32EXPORT_SYMBOL_GPL(pci_power_names);
33
Rafael J. Wysocki93177a72010-01-02 22:57:24 +010034int isa_dma_bridge_buggy;
35EXPORT_SYMBOL(isa_dma_bridge_buggy);
36
37int pci_pci_problems;
38EXPORT_SYMBOL(pci_pci_problems);
39
Rafael J. Wysocki1ae861e2009-12-31 12:15:54 +010040unsigned int pci_pm_d3_delay;
41
Matthew Garrettdf17e622010-10-04 14:22:29 -040042static void pci_pme_list_scan(struct work_struct *work);
43
44static LIST_HEAD(pci_pme_list);
45static DEFINE_MUTEX(pci_pme_list_mutex);
46static DECLARE_DELAYED_WORK(pci_pme_work, pci_pme_list_scan);
47
48struct pci_pme_device {
49 struct list_head list;
50 struct pci_dev *dev;
51};
52
53#define PME_TIMEOUT 1000 /* How long between PME checks */
54
Rafael J. Wysocki1ae861e2009-12-31 12:15:54 +010055static void pci_dev_d3_sleep(struct pci_dev *dev)
56{
57 unsigned int delay = dev->d3_delay;
58
59 if (delay < pci_pm_d3_delay)
60 delay = pci_pm_d3_delay;
61
62 msleep(delay);
63}
Linus Torvalds1da177e2005-04-16 15:20:36 -070064
Jeff Garzik32a2eea2007-10-11 16:57:27 -040065#ifdef CONFIG_PCI_DOMAINS
66int pci_domains_supported = 1;
67#endif
68
Atsushi Nemoto4516a612007-02-05 16:36:06 -080069#define DEFAULT_CARDBUS_IO_SIZE (256)
70#define DEFAULT_CARDBUS_MEM_SIZE (64*1024*1024)
71/* pci=cbmemsize=nnM,cbiosize=nn can override this */
72unsigned long pci_cardbus_io_size = DEFAULT_CARDBUS_IO_SIZE;
73unsigned long pci_cardbus_mem_size = DEFAULT_CARDBUS_MEM_SIZE;
74
Eric W. Biederman28760482009-09-09 14:09:24 -070075#define DEFAULT_HOTPLUG_IO_SIZE (256)
76#define DEFAULT_HOTPLUG_MEM_SIZE (2*1024*1024)
77/* pci=hpmemsize=nnM,hpiosize=nn can override this */
78unsigned long pci_hotplug_io_size = DEFAULT_HOTPLUG_IO_SIZE;
79unsigned long pci_hotplug_mem_size = DEFAULT_HOTPLUG_MEM_SIZE;
80
Jon Mason5f39e672011-10-03 09:50:20 -050081enum pcie_bus_config_types pcie_bus_config = PCIE_BUS_TUNE_OFF;
Jon Masonb03e7492011-07-20 15:20:54 -050082
Jesse Barnesac1aa472009-10-26 13:20:44 -070083/*
84 * The default CLS is used if arch didn't set CLS explicitly and not
85 * all pci devices agree on the same value. Arch can override either
86 * the dfl or actual value as it sees fit. Don't forget this is
87 * measured in 32-bit words, not bytes.
88 */
Tejun Heo98e724c2009-10-08 18:59:53 +090089u8 pci_dfl_cache_line_size __devinitdata = L1_CACHE_BYTES >> 2;
Jesse Barnesac1aa472009-10-26 13:20:44 -070090u8 pci_cache_line_size;
91
Myron Stowe96c55902011-10-28 15:48:38 -060092/*
93 * If we set up a device for bus mastering, we need to check the latency
94 * timer as certain BIOSes forget to set it properly.
95 */
96unsigned int pcibios_max_latency = 255;
97
Rafael J. Wysocki6748dcc2012-03-01 00:06:33 +010098/* If set, the PCIe ARI capability will not be used. */
99static bool pcie_ari_disabled;
100
Linus Torvalds1da177e2005-04-16 15:20:36 -0700101/**
102 * pci_bus_max_busnr - returns maximum PCI bus number of given bus' children
103 * @bus: pointer to PCI bus structure to search
104 *
105 * Given a PCI bus, returns the highest PCI bus number present in the set
106 * including the given PCI bus and its list of child PCI buses.
107 */
Sam Ravnborg96bde062007-03-26 21:53:30 -0800108unsigned char pci_bus_max_busnr(struct pci_bus* bus)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700109{
110 struct list_head *tmp;
111 unsigned char max, n;
112
Kristen Accardib82db5c2006-01-17 16:56:56 -0800113 max = bus->subordinate;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700114 list_for_each(tmp, &bus->children) {
115 n = pci_bus_max_busnr(pci_bus_b(tmp));
116 if(n > max)
117 max = n;
118 }
119 return max;
120}
Kristen Accardib82db5c2006-01-17 16:56:56 -0800121EXPORT_SYMBOL_GPL(pci_bus_max_busnr);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700122
Andrew Morton1684f5d2008-12-01 14:30:30 -0800123#ifdef CONFIG_HAS_IOMEM
124void __iomem *pci_ioremap_bar(struct pci_dev *pdev, int bar)
125{
126 /*
127 * Make sure the BAR is actually a memory resource, not an IO resource
128 */
129 if (!(pci_resource_flags(pdev, bar) & IORESOURCE_MEM)) {
130 WARN_ON(1);
131 return NULL;
132 }
133 return ioremap_nocache(pci_resource_start(pdev, bar),
134 pci_resource_len(pdev, bar));
135}
136EXPORT_SYMBOL_GPL(pci_ioremap_bar);
137#endif
138
Kristen Accardib82db5c2006-01-17 16:56:56 -0800139#if 0
Linus Torvalds1da177e2005-04-16 15:20:36 -0700140/**
141 * pci_max_busnr - returns maximum PCI bus number
142 *
143 * Returns the highest PCI bus number present in the system global list of
144 * PCI buses.
145 */
146unsigned char __devinit
147pci_max_busnr(void)
148{
149 struct pci_bus *bus = NULL;
150 unsigned char max, n;
151
152 max = 0;
153 while ((bus = pci_find_next_bus(bus)) != NULL) {
154 n = pci_bus_max_busnr(bus);
155 if(n > max)
156 max = n;
157 }
158 return max;
159}
160
Adrian Bunk54c762f2005-12-22 01:08:52 +0100161#endif /* 0 */
162
Michael Ellerman687d5fe2006-11-22 18:26:18 +1100163#define PCI_FIND_CAP_TTL 48
164
165static int __pci_find_next_cap_ttl(struct pci_bus *bus, unsigned int devfn,
166 u8 pos, int cap, int *ttl)
Roland Dreier24a4e372005-10-28 17:35:34 -0700167{
168 u8 id;
Roland Dreier24a4e372005-10-28 17:35:34 -0700169
Michael Ellerman687d5fe2006-11-22 18:26:18 +1100170 while ((*ttl)--) {
Roland Dreier24a4e372005-10-28 17:35:34 -0700171 pci_bus_read_config_byte(bus, devfn, pos, &pos);
172 if (pos < 0x40)
173 break;
174 pos &= ~3;
175 pci_bus_read_config_byte(bus, devfn, pos + PCI_CAP_LIST_ID,
176 &id);
177 if (id == 0xff)
178 break;
179 if (id == cap)
180 return pos;
181 pos += PCI_CAP_LIST_NEXT;
182 }
183 return 0;
184}
185
Michael Ellerman687d5fe2006-11-22 18:26:18 +1100186static int __pci_find_next_cap(struct pci_bus *bus, unsigned int devfn,
187 u8 pos, int cap)
188{
189 int ttl = PCI_FIND_CAP_TTL;
190
191 return __pci_find_next_cap_ttl(bus, devfn, pos, cap, &ttl);
192}
193
Roland Dreier24a4e372005-10-28 17:35:34 -0700194int pci_find_next_capability(struct pci_dev *dev, u8 pos, int cap)
195{
196 return __pci_find_next_cap(dev->bus, dev->devfn,
197 pos + PCI_CAP_LIST_NEXT, cap);
198}
199EXPORT_SYMBOL_GPL(pci_find_next_capability);
200
Michael Ellermand3bac112006-11-22 18:26:16 +1100201static int __pci_bus_find_cap_start(struct pci_bus *bus,
202 unsigned int devfn, u8 hdr_type)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700203{
204 u16 status;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700205
206 pci_bus_read_config_word(bus, devfn, PCI_STATUS, &status);
207 if (!(status & PCI_STATUS_CAP_LIST))
208 return 0;
209
210 switch (hdr_type) {
211 case PCI_HEADER_TYPE_NORMAL:
212 case PCI_HEADER_TYPE_BRIDGE:
Michael Ellermand3bac112006-11-22 18:26:16 +1100213 return PCI_CAPABILITY_LIST;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700214 case PCI_HEADER_TYPE_CARDBUS:
Michael Ellermand3bac112006-11-22 18:26:16 +1100215 return PCI_CB_CAPABILITY_LIST;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700216 default:
217 return 0;
218 }
Michael Ellermand3bac112006-11-22 18:26:16 +1100219
220 return 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700221}
222
223/**
224 * pci_find_capability - query for devices' capabilities
225 * @dev: PCI device to query
226 * @cap: capability code
227 *
228 * Tell if a device supports a given PCI capability.
229 * Returns the address of the requested capability structure within the
230 * device's PCI configuration space or 0 in case the device does not
231 * support it. Possible values for @cap:
232 *
233 * %PCI_CAP_ID_PM Power Management
234 * %PCI_CAP_ID_AGP Accelerated Graphics Port
235 * %PCI_CAP_ID_VPD Vital Product Data
236 * %PCI_CAP_ID_SLOTID Slot Identification
237 * %PCI_CAP_ID_MSI Message Signalled Interrupts
238 * %PCI_CAP_ID_CHSWP CompactPCI HotSwap
239 * %PCI_CAP_ID_PCIX PCI-X
240 * %PCI_CAP_ID_EXP PCI Express
241 */
242int pci_find_capability(struct pci_dev *dev, int cap)
243{
Michael Ellermand3bac112006-11-22 18:26:16 +1100244 int pos;
245
246 pos = __pci_bus_find_cap_start(dev->bus, dev->devfn, dev->hdr_type);
247 if (pos)
248 pos = __pci_find_next_cap(dev->bus, dev->devfn, pos, cap);
249
250 return pos;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700251}
252
253/**
254 * pci_bus_find_capability - query for devices' capabilities
255 * @bus: the PCI bus to query
256 * @devfn: PCI device to query
257 * @cap: capability code
258 *
259 * Like pci_find_capability() but works for pci devices that do not have a
260 * pci_dev structure set up yet.
261 *
262 * Returns the address of the requested capability structure within the
263 * device's PCI configuration space or 0 in case the device does not
264 * support it.
265 */
266int pci_bus_find_capability(struct pci_bus *bus, unsigned int devfn, int cap)
267{
Michael Ellermand3bac112006-11-22 18:26:16 +1100268 int pos;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700269 u8 hdr_type;
270
271 pci_bus_read_config_byte(bus, devfn, PCI_HEADER_TYPE, &hdr_type);
272
Michael Ellermand3bac112006-11-22 18:26:16 +1100273 pos = __pci_bus_find_cap_start(bus, devfn, hdr_type & 0x7f);
274 if (pos)
275 pos = __pci_find_next_cap(bus, devfn, pos, cap);
276
277 return pos;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700278}
279
280/**
281 * pci_find_ext_capability - Find an extended capability
282 * @dev: PCI device to query
283 * @cap: capability code
284 *
285 * Returns the address of the requested extended capability structure
286 * within the device's PCI configuration space or 0 if the device does
287 * not support it. Possible values for @cap:
288 *
289 * %PCI_EXT_CAP_ID_ERR Advanced Error Reporting
290 * %PCI_EXT_CAP_ID_VC Virtual Channel
291 * %PCI_EXT_CAP_ID_DSN Device Serial Number
292 * %PCI_EXT_CAP_ID_PWR Power Budgeting
293 */
294int pci_find_ext_capability(struct pci_dev *dev, int cap)
295{
296 u32 header;
Zhao, Yu557848c2008-10-13 19:18:07 +0800297 int ttl;
298 int pos = PCI_CFG_SPACE_SIZE;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700299
Zhao, Yu557848c2008-10-13 19:18:07 +0800300 /* minimum 8 bytes per capability */
301 ttl = (PCI_CFG_SPACE_EXP_SIZE - PCI_CFG_SPACE_SIZE) / 8;
302
303 if (dev->cfg_size <= PCI_CFG_SPACE_SIZE)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700304 return 0;
305
306 if (pci_read_config_dword(dev, pos, &header) != PCIBIOS_SUCCESSFUL)
307 return 0;
308
309 /*
310 * If we have no capabilities, this is indicated by cap ID,
311 * cap version and next pointer all being 0.
312 */
313 if (header == 0)
314 return 0;
315
316 while (ttl-- > 0) {
317 if (PCI_EXT_CAP_ID(header) == cap)
318 return pos;
319
320 pos = PCI_EXT_CAP_NEXT(header);
Zhao, Yu557848c2008-10-13 19:18:07 +0800321 if (pos < PCI_CFG_SPACE_SIZE)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700322 break;
323
324 if (pci_read_config_dword(dev, pos, &header) != PCIBIOS_SUCCESSFUL)
325 break;
326 }
327
328 return 0;
329}
Brice Goglin3a720d72006-05-23 06:10:01 -0400330EXPORT_SYMBOL_GPL(pci_find_ext_capability);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700331
Jesse Barnescf4c43d2009-07-15 13:13:00 -0700332/**
333 * pci_bus_find_ext_capability - find an extended capability
334 * @bus: the PCI bus to query
335 * @devfn: PCI device to query
336 * @cap: capability code
337 *
338 * Like pci_find_ext_capability() but works for pci devices that do not have a
339 * pci_dev structure set up yet.
340 *
341 * Returns the address of the requested capability structure within the
342 * device's PCI configuration space or 0 in case the device does not
343 * support it.
344 */
345int pci_bus_find_ext_capability(struct pci_bus *bus, unsigned int devfn,
346 int cap)
347{
348 u32 header;
349 int ttl;
350 int pos = PCI_CFG_SPACE_SIZE;
351
352 /* minimum 8 bytes per capability */
353 ttl = (PCI_CFG_SPACE_EXP_SIZE - PCI_CFG_SPACE_SIZE) / 8;
354
355 if (!pci_bus_read_config_dword(bus, devfn, pos, &header))
356 return 0;
357 if (header == 0xffffffff || header == 0)
358 return 0;
359
360 while (ttl-- > 0) {
361 if (PCI_EXT_CAP_ID(header) == cap)
362 return pos;
363
364 pos = PCI_EXT_CAP_NEXT(header);
365 if (pos < PCI_CFG_SPACE_SIZE)
366 break;
367
368 if (!pci_bus_read_config_dword(bus, devfn, pos, &header))
369 break;
370 }
371
372 return 0;
373}
374
Michael Ellerman687d5fe2006-11-22 18:26:18 +1100375static int __pci_find_next_ht_cap(struct pci_dev *dev, int pos, int ht_cap)
376{
377 int rc, ttl = PCI_FIND_CAP_TTL;
378 u8 cap, mask;
379
380 if (ht_cap == HT_CAPTYPE_SLAVE || ht_cap == HT_CAPTYPE_HOST)
381 mask = HT_3BIT_CAP_MASK;
382 else
383 mask = HT_5BIT_CAP_MASK;
384
385 pos = __pci_find_next_cap_ttl(dev->bus, dev->devfn, pos,
386 PCI_CAP_ID_HT, &ttl);
387 while (pos) {
388 rc = pci_read_config_byte(dev, pos + 3, &cap);
389 if (rc != PCIBIOS_SUCCESSFUL)
390 return 0;
391
392 if ((cap & mask) == ht_cap)
393 return pos;
394
Brice Goglin47a4d5b2007-01-10 23:15:29 -0800395 pos = __pci_find_next_cap_ttl(dev->bus, dev->devfn,
396 pos + PCI_CAP_LIST_NEXT,
Michael Ellerman687d5fe2006-11-22 18:26:18 +1100397 PCI_CAP_ID_HT, &ttl);
398 }
399
400 return 0;
401}
402/**
403 * pci_find_next_ht_capability - query a device's Hypertransport capabilities
404 * @dev: PCI device to query
405 * @pos: Position from which to continue searching
406 * @ht_cap: Hypertransport capability code
407 *
408 * To be used in conjunction with pci_find_ht_capability() to search for
409 * all capabilities matching @ht_cap. @pos should always be a value returned
410 * from pci_find_ht_capability().
411 *
412 * NB. To be 100% safe against broken PCI devices, the caller should take
413 * steps to avoid an infinite loop.
414 */
415int pci_find_next_ht_capability(struct pci_dev *dev, int pos, int ht_cap)
416{
417 return __pci_find_next_ht_cap(dev, pos + PCI_CAP_LIST_NEXT, ht_cap);
418}
419EXPORT_SYMBOL_GPL(pci_find_next_ht_capability);
420
421/**
422 * pci_find_ht_capability - query a device's Hypertransport capabilities
423 * @dev: PCI device to query
424 * @ht_cap: Hypertransport capability code
425 *
426 * Tell if a device supports a given Hypertransport capability.
427 * Returns an address within the device's PCI configuration space
428 * or 0 in case the device does not support the request capability.
429 * The address points to the PCI capability, of type PCI_CAP_ID_HT,
430 * which has a Hypertransport capability matching @ht_cap.
431 */
432int pci_find_ht_capability(struct pci_dev *dev, int ht_cap)
433{
434 int pos;
435
436 pos = __pci_bus_find_cap_start(dev->bus, dev->devfn, dev->hdr_type);
437 if (pos)
438 pos = __pci_find_next_ht_cap(dev, pos, ht_cap);
439
440 return pos;
441}
442EXPORT_SYMBOL_GPL(pci_find_ht_capability);
443
Linus Torvalds1da177e2005-04-16 15:20:36 -0700444/**
445 * pci_find_parent_resource - return resource region of parent bus of given region
446 * @dev: PCI device structure contains resources to be searched
447 * @res: child resource record for which parent is sought
448 *
449 * For given resource region of given device, return the resource
450 * region of parent bus the given region is contained in or where
451 * it should be allocated from.
452 */
453struct resource *
454pci_find_parent_resource(const struct pci_dev *dev, struct resource *res)
455{
456 const struct pci_bus *bus = dev->bus;
457 int i;
Bjorn Helgaas89a74ec2010-02-23 10:24:31 -0700458 struct resource *best = NULL, *r;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700459
Bjorn Helgaas89a74ec2010-02-23 10:24:31 -0700460 pci_bus_for_each_resource(bus, r, i) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700461 if (!r)
462 continue;
463 if (res->start && !(res->start >= r->start && res->end <= r->end))
464 continue; /* Not contained */
465 if ((res->flags ^ r->flags) & (IORESOURCE_IO | IORESOURCE_MEM))
466 continue; /* Wrong type */
467 if (!((res->flags ^ r->flags) & IORESOURCE_PREFETCH))
468 return r; /* Exact match */
Linus Torvalds8c8def22009-11-09 12:04:32 -0800469 /* We can't insert a non-prefetch resource inside a prefetchable parent .. */
470 if (r->flags & IORESOURCE_PREFETCH)
471 continue;
472 /* .. but we can put a prefetchable resource inside a non-prefetchable one */
473 if (!best)
474 best = r;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700475 }
476 return best;
477}
478
479/**
John W. Linville064b53db2005-07-27 10:19:44 -0400480 * pci_restore_bars - restore a devices BAR values (e.g. after wake-up)
481 * @dev: PCI device to have its BARs restored
482 *
483 * Restore the BAR values for a given device, so as to make it
484 * accessible by its driver.
485 */
Adrian Bunkad6685992007-10-27 03:06:22 +0200486static void
John W. Linville064b53db2005-07-27 10:19:44 -0400487pci_restore_bars(struct pci_dev *dev)
488{
Yu Zhaobc5f5a82008-11-22 02:40:00 +0800489 int i;
John W. Linville064b53db2005-07-27 10:19:44 -0400490
Yu Zhaobc5f5a82008-11-22 02:40:00 +0800491 for (i = 0; i < PCI_BRIDGE_RESOURCES; i++)
Yu Zhao14add802008-11-22 02:38:52 +0800492 pci_update_resource(dev, i);
John W. Linville064b53db2005-07-27 10:19:44 -0400493}
494
Rafael J. Wysocki961d9122008-07-07 03:32:02 +0200495static struct pci_platform_pm_ops *pci_platform_pm;
496
497int pci_set_platform_pm(struct pci_platform_pm_ops *ops)
498{
Rafael J. Wysockieb9d0fe2008-07-07 03:34:48 +0200499 if (!ops->is_manageable || !ops->set_state || !ops->choose_state
500 || !ops->sleep_wake || !ops->can_wakeup)
Rafael J. Wysocki961d9122008-07-07 03:32:02 +0200501 return -EINVAL;
502 pci_platform_pm = ops;
503 return 0;
504}
505
506static inline bool platform_pci_power_manageable(struct pci_dev *dev)
507{
508 return pci_platform_pm ? pci_platform_pm->is_manageable(dev) : false;
509}
510
511static inline int platform_pci_set_power_state(struct pci_dev *dev,
512 pci_power_t t)
513{
514 return pci_platform_pm ? pci_platform_pm->set_state(dev, t) : -ENOSYS;
515}
516
517static inline pci_power_t platform_pci_choose_state(struct pci_dev *dev)
518{
519 return pci_platform_pm ?
520 pci_platform_pm->choose_state(dev) : PCI_POWER_ERROR;
521}
Randy Dunlap8f7020d2005-10-23 11:57:38 -0700522
Rafael J. Wysockieb9d0fe2008-07-07 03:34:48 +0200523static inline bool platform_pci_can_wakeup(struct pci_dev *dev)
524{
525 return pci_platform_pm ? pci_platform_pm->can_wakeup(dev) : false;
526}
527
528static inline int platform_pci_sleep_wake(struct pci_dev *dev, bool enable)
529{
530 return pci_platform_pm ?
531 pci_platform_pm->sleep_wake(dev, enable) : -ENODEV;
532}
533
Rafael J. Wysockib67ea762010-02-17 23:44:09 +0100534static inline int platform_pci_run_wake(struct pci_dev *dev, bool enable)
535{
536 return pci_platform_pm ?
537 pci_platform_pm->run_wake(dev, enable) : -ENODEV;
538}
539
John W. Linville064b53db2005-07-27 10:19:44 -0400540/**
Rafael J. Wysocki44e4e662008-07-07 03:32:52 +0200541 * pci_raw_set_power_state - Use PCI PM registers to set the power state of
542 * given PCI device
543 * @dev: PCI device to handle.
Rafael J. Wysocki44e4e662008-07-07 03:32:52 +0200544 * @state: PCI power state (D0, D1, D2, D3hot) to put the device into.
Linus Torvalds1da177e2005-04-16 15:20:36 -0700545 *
Rafael J. Wysocki44e4e662008-07-07 03:32:52 +0200546 * RETURN VALUE:
547 * -EINVAL if the requested state is invalid.
548 * -EIO if device does not support PCI PM or its PM capabilities register has a
549 * wrong version, or device doesn't support the requested state.
550 * 0 if device already is in the requested state.
551 * 0 if device's power state has been successfully changed.
Linus Torvalds1da177e2005-04-16 15:20:36 -0700552 */
Rafael J. Wysockif00a20e2009-03-16 22:40:08 +0100553static int pci_raw_set_power_state(struct pci_dev *dev, pci_power_t state)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700554{
Rafael J. Wysocki337001b2008-07-07 03:36:24 +0200555 u16 pmcsr;
Rafael J. Wysocki44e4e662008-07-07 03:32:52 +0200556 bool need_restore = false;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700557
Rafael J. Wysocki4a865902009-03-16 22:40:36 +0100558 /* Check if we're already there */
559 if (dev->current_state == state)
560 return 0;
561
Rafael J. Wysocki337001b2008-07-07 03:36:24 +0200562 if (!dev->pm_cap)
Andrew Lunncca03de2007-07-09 11:55:58 -0700563 return -EIO;
564
Rafael J. Wysocki44e4e662008-07-07 03:32:52 +0200565 if (state < PCI_D0 || state > PCI_D3hot)
566 return -EINVAL;
567
Linus Torvalds1da177e2005-04-16 15:20:36 -0700568 /* Validate current state:
569 * Can enter D0 from any state, but if we can only go deeper
570 * to sleep if we're already in a low power state
571 */
Rafael J. Wysocki4a865902009-03-16 22:40:36 +0100572 if (state != PCI_D0 && dev->current_state <= PCI_D3cold
Rafael J. Wysocki44e4e662008-07-07 03:32:52 +0200573 && dev->current_state > state) {
Bjorn Helgaas80ccba12008-06-13 10:52:11 -0600574 dev_err(&dev->dev, "invalid power transition "
575 "(from state %d to %d)\n", dev->current_state, state);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700576 return -EINVAL;
Rafael J. Wysocki44e4e662008-07-07 03:32:52 +0200577 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700578
Linus Torvalds1da177e2005-04-16 15:20:36 -0700579 /* check if this device supports the desired state */
Rafael J. Wysocki337001b2008-07-07 03:36:24 +0200580 if ((state == PCI_D1 && !dev->d1_support)
581 || (state == PCI_D2 && !dev->d2_support))
Daniel Ritz3fe9d192005-08-17 15:32:19 -0700582 return -EIO;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700583
Rafael J. Wysocki337001b2008-07-07 03:36:24 +0200584 pci_read_config_word(dev, dev->pm_cap + PCI_PM_CTRL, &pmcsr);
John W. Linville064b53db2005-07-27 10:19:44 -0400585
John W. Linville32a36582005-09-14 09:52:42 -0400586 /* If we're (effectively) in D3, force entire word to 0.
Linus Torvalds1da177e2005-04-16 15:20:36 -0700587 * This doesn't affect PME_Status, disables PME_En, and
588 * sets PowerState to 0.
589 */
John W. Linville32a36582005-09-14 09:52:42 -0400590 switch (dev->current_state) {
John W. Linvilled3535fb2005-09-28 17:50:51 -0400591 case PCI_D0:
592 case PCI_D1:
593 case PCI_D2:
594 pmcsr &= ~PCI_PM_CTRL_STATE_MASK;
595 pmcsr |= state;
596 break;
Rafael J. Wysockif62795f2009-05-18 22:51:12 +0200597 case PCI_D3hot:
598 case PCI_D3cold:
John W. Linville32a36582005-09-14 09:52:42 -0400599 case PCI_UNKNOWN: /* Boot-up */
600 if ((pmcsr & PCI_PM_CTRL_STATE_MASK) == PCI_D3hot
Rafael J. Wysockif00a20e2009-03-16 22:40:08 +0100601 && !(pmcsr & PCI_PM_CTRL_NO_SOFT_RESET))
Rafael J. Wysocki44e4e662008-07-07 03:32:52 +0200602 need_restore = true;
John W. Linville32a36582005-09-14 09:52:42 -0400603 /* Fall-through: force to D0 */
John W. Linville32a36582005-09-14 09:52:42 -0400604 default:
John W. Linvilled3535fb2005-09-28 17:50:51 -0400605 pmcsr = 0;
John W. Linville32a36582005-09-14 09:52:42 -0400606 break;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700607 }
608
609 /* enter specified state */
Rafael J. Wysocki337001b2008-07-07 03:36:24 +0200610 pci_write_config_word(dev, dev->pm_cap + PCI_PM_CTRL, pmcsr);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700611
612 /* Mandatory power management transition delays */
613 /* see PCI PM 1.1 5.6.1 table 18 */
614 if (state == PCI_D3hot || dev->current_state == PCI_D3hot)
Rafael J. Wysocki1ae861e2009-12-31 12:15:54 +0100615 pci_dev_d3_sleep(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700616 else if (state == PCI_D2 || dev->current_state == PCI_D2)
Rafael J. Wysockiaa8c6c92009-01-16 21:54:43 +0100617 udelay(PCI_PM_D2_DELAY);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700618
Rafael J. Wysockie13cdbd2009-10-05 00:48:40 +0200619 pci_read_config_word(dev, dev->pm_cap + PCI_PM_CTRL, &pmcsr);
620 dev->current_state = (pmcsr & PCI_PM_CTRL_STATE_MASK);
621 if (dev->current_state != state && printk_ratelimit())
622 dev_info(&dev->dev, "Refused to change power state, "
623 "currently in D%d\n", dev->current_state);
John W. Linville064b53db2005-07-27 10:19:44 -0400624
Huang Ying448bd852012-06-23 10:23:51 +0800625 /*
626 * According to section 5.4.1 of the "PCI BUS POWER MANAGEMENT
John W. Linville064b53db2005-07-27 10:19:44 -0400627 * INTERFACE SPECIFICATION, REV. 1.2", a device transitioning
628 * from D3hot to D0 _may_ perform an internal reset, thereby
629 * going to "D0 Uninitialized" rather than "D0 Initialized".
630 * For example, at least some versions of the 3c905B and the
631 * 3c556B exhibit this behaviour.
632 *
633 * At least some laptop BIOSen (e.g. the Thinkpad T21) leave
634 * devices in a D3hot state at boot. Consequently, we need to
635 * restore at least the BARs so that the device will be
636 * accessible to its driver.
637 */
638 if (need_restore)
639 pci_restore_bars(dev);
640
Rafael J. Wysockif00a20e2009-03-16 22:40:08 +0100641 if (dev->bus->self)
Shaohua Li7d715a62008-02-25 09:46:41 +0800642 pcie_aspm_pm_state_change(dev->bus->self);
643
Linus Torvalds1da177e2005-04-16 15:20:36 -0700644 return 0;
645}
646
647/**
Rafael J. Wysocki44e4e662008-07-07 03:32:52 +0200648 * pci_update_current_state - Read PCI power state of given device from its
649 * PCI PM registers and cache it
650 * @dev: PCI device to handle.
Rafael J. Wysockif06fc0b2008-12-27 16:30:52 +0100651 * @state: State to cache in case the device doesn't have the PM capability
Rafael J. Wysocki44e4e662008-07-07 03:32:52 +0200652 */
Rafael J. Wysocki734104292009-01-07 13:07:15 +0100653void pci_update_current_state(struct pci_dev *dev, pci_power_t state)
Rafael J. Wysocki44e4e662008-07-07 03:32:52 +0200654{
Rafael J. Wysocki337001b2008-07-07 03:36:24 +0200655 if (dev->pm_cap) {
Rafael J. Wysocki44e4e662008-07-07 03:32:52 +0200656 u16 pmcsr;
657
Huang Ying448bd852012-06-23 10:23:51 +0800658 /*
659 * Configuration space is not accessible for device in
660 * D3cold, so just keep or set D3cold for safety
661 */
662 if (dev->current_state == PCI_D3cold)
663 return;
664 if (state == PCI_D3cold) {
665 dev->current_state = PCI_D3cold;
666 return;
667 }
Rafael J. Wysocki337001b2008-07-07 03:36:24 +0200668 pci_read_config_word(dev, dev->pm_cap + PCI_PM_CTRL, &pmcsr);
Rafael J. Wysocki44e4e662008-07-07 03:32:52 +0200669 dev->current_state = (pmcsr & PCI_PM_CTRL_STATE_MASK);
Rafael J. Wysockif06fc0b2008-12-27 16:30:52 +0100670 } else {
671 dev->current_state = state;
Rafael J. Wysocki44e4e662008-07-07 03:32:52 +0200672 }
673}
674
675/**
Rafael J. Wysockidb288c92012-07-05 15:20:00 -0600676 * pci_power_up - Put the given device into D0 forcibly
677 * @dev: PCI device to power up
678 */
679void pci_power_up(struct pci_dev *dev)
680{
681 if (platform_pci_power_manageable(dev))
682 platform_pci_set_power_state(dev, PCI_D0);
683
684 pci_raw_set_power_state(dev, PCI_D0);
685 pci_update_current_state(dev, PCI_D0);
686}
687
688/**
Rafael J. Wysocki0e5dd462009-03-26 22:51:40 +0100689 * pci_platform_power_transition - Use platform to change device power state
690 * @dev: PCI device to handle.
691 * @state: State to put the device into.
692 */
693static int pci_platform_power_transition(struct pci_dev *dev, pci_power_t state)
694{
695 int error;
696
697 if (platform_pci_power_manageable(dev)) {
698 error = platform_pci_set_power_state(dev, state);
699 if (!error)
700 pci_update_current_state(dev, state);
Ajaykumar Hotchandanib51306c2011-12-12 13:57:36 +0530701 /* Fall back to PCI_D0 if native PM is not supported */
702 if (!dev->pm_cap)
703 dev->current_state = PCI_D0;
Rafael J. Wysocki0e5dd462009-03-26 22:51:40 +0100704 } else {
705 error = -ENODEV;
706 /* Fall back to PCI_D0 if native PM is not supported */
Rafael J. Wysockib3bad722009-05-17 20:17:06 +0200707 if (!dev->pm_cap)
708 dev->current_state = PCI_D0;
Rafael J. Wysocki0e5dd462009-03-26 22:51:40 +0100709 }
710
711 return error;
712}
713
714/**
715 * __pci_start_power_transition - Start power transition of a PCI device
716 * @dev: PCI device to handle.
717 * @state: State to put the device into.
718 */
719static void __pci_start_power_transition(struct pci_dev *dev, pci_power_t state)
720{
Huang Ying448bd852012-06-23 10:23:51 +0800721 if (state == PCI_D0) {
Rafael J. Wysocki0e5dd462009-03-26 22:51:40 +0100722 pci_platform_power_transition(dev, PCI_D0);
Huang Ying448bd852012-06-23 10:23:51 +0800723 /*
724 * Mandatory power management transition delays, see
725 * PCI Express Base Specification Revision 2.0 Section
726 * 6.6.1: Conventional Reset. Do not delay for
727 * devices powered on/off by corresponding bridge,
728 * because have already delayed for the bridge.
729 */
730 if (dev->runtime_d3cold) {
731 msleep(dev->d3cold_delay);
732 /*
733 * When powering on a bridge from D3cold, the
734 * whole hierarchy may be powered on into
735 * D0uninitialized state, resume them to give
736 * them a chance to suspend again
737 */
738 pci_wakeup_bus(dev->subordinate);
739 }
740 }
741}
742
743/**
744 * __pci_dev_set_current_state - Set current state of a PCI device
745 * @dev: Device to handle
746 * @data: pointer to state to be set
747 */
748static int __pci_dev_set_current_state(struct pci_dev *dev, void *data)
749{
750 pci_power_t state = *(pci_power_t *)data;
751
752 dev->current_state = state;
753 return 0;
754}
755
756/**
757 * __pci_bus_set_current_state - Walk given bus and set current state of devices
758 * @bus: Top bus of the subtree to walk.
759 * @state: state to be set
760 */
761static void __pci_bus_set_current_state(struct pci_bus *bus, pci_power_t state)
762{
763 if (bus)
764 pci_walk_bus(bus, __pci_dev_set_current_state, &state);
Rafael J. Wysocki0e5dd462009-03-26 22:51:40 +0100765}
766
767/**
768 * __pci_complete_power_transition - Complete power transition of a PCI device
769 * @dev: PCI device to handle.
770 * @state: State to put the device into.
771 *
772 * This function should not be called directly by device drivers.
773 */
774int __pci_complete_power_transition(struct pci_dev *dev, pci_power_t state)
775{
Huang Ying448bd852012-06-23 10:23:51 +0800776 int ret;
777
Rafael J. Wysockidb288c92012-07-05 15:20:00 -0600778 if (state <= PCI_D0)
Huang Ying448bd852012-06-23 10:23:51 +0800779 return -EINVAL;
780 ret = pci_platform_power_transition(dev, state);
781 /* Power off the bridge may power off the whole hierarchy */
782 if (!ret && state == PCI_D3cold)
783 __pci_bus_set_current_state(dev->subordinate, PCI_D3cold);
784 return ret;
Rafael J. Wysocki0e5dd462009-03-26 22:51:40 +0100785}
786EXPORT_SYMBOL_GPL(__pci_complete_power_transition);
787
788/**
Rafael J. Wysocki44e4e662008-07-07 03:32:52 +0200789 * pci_set_power_state - Set the power state of a PCI device
790 * @dev: PCI device to handle.
791 * @state: PCI power state (D0, D1, D2, D3hot) to put the device into.
792 *
Nick Andrew877d0312009-01-26 11:06:57 +0100793 * Transition a device to a new power state, using the platform firmware and/or
Rafael J. Wysocki44e4e662008-07-07 03:32:52 +0200794 * the device's PCI PM registers.
795 *
796 * RETURN VALUE:
797 * -EINVAL if the requested state is invalid.
798 * -EIO if device does not support PCI PM or its PM capabilities register has a
799 * wrong version, or device doesn't support the requested state.
800 * 0 if device already is in the requested state.
801 * 0 if device's power state has been successfully changed.
802 */
803int pci_set_power_state(struct pci_dev *dev, pci_power_t state)
804{
Rafael J. Wysocki337001b2008-07-07 03:36:24 +0200805 int error;
Rafael J. Wysocki44e4e662008-07-07 03:32:52 +0200806
807 /* bound the state we're entering */
Huang Ying448bd852012-06-23 10:23:51 +0800808 if (state > PCI_D3cold)
809 state = PCI_D3cold;
Rafael J. Wysocki44e4e662008-07-07 03:32:52 +0200810 else if (state < PCI_D0)
811 state = PCI_D0;
812 else if ((state == PCI_D1 || state == PCI_D2) && pci_no_d1d2(dev))
813 /*
814 * If the device or the parent bridge do not support PCI PM,
815 * ignore the request if we're doing anything other than putting
816 * it into D0 (which would only happen on boot).
817 */
818 return 0;
819
Rafael J. Wysockidb288c92012-07-05 15:20:00 -0600820 /* Check if we're already there */
821 if (dev->current_state == state)
822 return 0;
823
Rafael J. Wysocki0e5dd462009-03-26 22:51:40 +0100824 __pci_start_power_transition(dev, state);
825
Alan Cox979b1792008-07-24 17:18:38 +0100826 /* This device is quirked not to be put into D3, so
827 don't put it in D3 */
Huang Ying448bd852012-06-23 10:23:51 +0800828 if (state >= PCI_D3hot && (dev->dev_flags & PCI_DEV_FLAGS_NO_D3))
Alan Cox979b1792008-07-24 17:18:38 +0100829 return 0;
Rafael J. Wysocki44e4e662008-07-07 03:32:52 +0200830
Huang Ying448bd852012-06-23 10:23:51 +0800831 /*
832 * To put device in D3cold, we put device into D3hot in native
833 * way, then put device into D3cold with platform ops
834 */
835 error = pci_raw_set_power_state(dev, state > PCI_D3hot ?
836 PCI_D3hot : state);
Rafael J. Wysocki44e4e662008-07-07 03:32:52 +0200837
Rafael J. Wysocki0e5dd462009-03-26 22:51:40 +0100838 if (!__pci_complete_power_transition(dev, state))
839 error = 0;
Naga Chumbalkar1a680b72011-03-21 03:29:08 +0000840 /*
841 * When aspm_policy is "powersave" this call ensures
842 * that ASPM is configured.
843 */
844 if (!error && dev->bus->self)
845 pcie_aspm_powersave_config_link(dev->bus->self);
Rafael J. Wysocki44e4e662008-07-07 03:32:52 +0200846
847 return error;
848}
849
850/**
Linus Torvalds1da177e2005-04-16 15:20:36 -0700851 * pci_choose_state - Choose the power state of a PCI device
852 * @dev: PCI device to be suspended
853 * @state: target sleep state for the whole system. This is the value
854 * that is passed to suspend() function.
855 *
856 * Returns PCI power state suitable for given device and given system
857 * message.
858 */
859
860pci_power_t pci_choose_state(struct pci_dev *dev, pm_message_t state)
861{
Shaohua Liab826ca2007-07-20 10:03:22 +0800862 pci_power_t ret;
David Shaohua Li0f644742005-03-19 00:15:48 -0500863
Linus Torvalds1da177e2005-04-16 15:20:36 -0700864 if (!pci_find_capability(dev, PCI_CAP_ID_PM))
865 return PCI_D0;
866
Rafael J. Wysocki961d9122008-07-07 03:32:02 +0200867 ret = platform_pci_choose_state(dev);
868 if (ret != PCI_POWER_ERROR)
869 return ret;
Pavel Machekca078ba2005-09-03 15:56:57 -0700870
871 switch (state.event) {
872 case PM_EVENT_ON:
873 return PCI_D0;
874 case PM_EVENT_FREEZE:
David Brownellb887d2e2006-08-14 23:11:05 -0700875 case PM_EVENT_PRETHAW:
876 /* REVISIT both freeze and pre-thaw "should" use D0 */
Pavel Machekca078ba2005-09-03 15:56:57 -0700877 case PM_EVENT_SUSPEND:
Rafael J. Wysocki3a2d5b72008-02-23 19:13:25 +0100878 case PM_EVENT_HIBERNATE:
Pavel Machekca078ba2005-09-03 15:56:57 -0700879 return PCI_D3hot;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700880 default:
Bjorn Helgaas80ccba12008-06-13 10:52:11 -0600881 dev_info(&dev->dev, "unrecognized suspend event %d\n",
882 state.event);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700883 BUG();
884 }
885 return PCI_D0;
886}
887
888EXPORT_SYMBOL(pci_choose_state);
889
Yu Zhao89858512009-02-16 02:55:47 +0800890#define PCI_EXP_SAVE_REGS 7
891
Yu Zhao1b6b8ce2009-04-09 14:57:39 +0800892#define pcie_cap_has_devctl(type, flags) 1
893#define pcie_cap_has_lnkctl(type, flags) \
894 ((flags & PCI_EXP_FLAGS_VERS) > 1 || \
895 (type == PCI_EXP_TYPE_ROOT_PORT || \
896 type == PCI_EXP_TYPE_ENDPOINT || \
897 type == PCI_EXP_TYPE_LEG_END))
898#define pcie_cap_has_sltctl(type, flags) \
899 ((flags & PCI_EXP_FLAGS_VERS) > 1 || \
900 ((type == PCI_EXP_TYPE_ROOT_PORT) || \
901 (type == PCI_EXP_TYPE_DOWNSTREAM && \
902 (flags & PCI_EXP_FLAGS_SLOT))))
903#define pcie_cap_has_rtctl(type, flags) \
904 ((flags & PCI_EXP_FLAGS_VERS) > 1 || \
905 (type == PCI_EXP_TYPE_ROOT_PORT || \
906 type == PCI_EXP_TYPE_RC_EC))
907#define pcie_cap_has_devctl2(type, flags) \
908 ((flags & PCI_EXP_FLAGS_VERS) > 1)
909#define pcie_cap_has_lnkctl2(type, flags) \
910 ((flags & PCI_EXP_FLAGS_VERS) > 1)
911#define pcie_cap_has_sltctl2(type, flags) \
912 ((flags & PCI_EXP_FLAGS_VERS) > 1)
913
Yinghai Lu34a48762012-02-11 00:18:41 -0800914static struct pci_cap_saved_state *pci_find_saved_cap(
915 struct pci_dev *pci_dev, char cap)
916{
917 struct pci_cap_saved_state *tmp;
918 struct hlist_node *pos;
919
920 hlist_for_each_entry(tmp, pos, &pci_dev->saved_cap_space, next) {
921 if (tmp->cap.cap_nr == cap)
922 return tmp;
923 }
924 return NULL;
925}
926
Michael S. Tsirkinb56a5a22006-08-21 16:22:22 +0300927static int pci_save_pcie_state(struct pci_dev *dev)
928{
929 int pos, i = 0;
930 struct pci_cap_saved_state *save_state;
931 u16 *cap;
Yu Zhao1b6b8ce2009-04-09 14:57:39 +0800932 u16 flags;
Michael S. Tsirkinb56a5a22006-08-21 16:22:22 +0300933
Kenji Kaneshige06a1cba2009-11-11 14:30:56 +0900934 pos = pci_pcie_cap(dev);
935 if (!pos)
Michael S. Tsirkinb56a5a22006-08-21 16:22:22 +0300936 return 0;
937
Eric W. Biederman9f355752007-03-08 13:06:13 -0700938 save_state = pci_find_saved_cap(dev, PCI_CAP_ID_EXP);
Michael S. Tsirkinb56a5a22006-08-21 16:22:22 +0300939 if (!save_state) {
Harvey Harrisone496b612009-01-07 16:22:37 -0800940 dev_err(&dev->dev, "buffer not found in %s\n", __func__);
Michael S. Tsirkinb56a5a22006-08-21 16:22:22 +0300941 return -ENOMEM;
942 }
Alex Williamson24a4742f2011-05-10 10:02:11 -0600943 cap = (u16 *)&save_state->cap.data[0];
Michael S. Tsirkinb56a5a22006-08-21 16:22:22 +0300944
Yu Zhao1b6b8ce2009-04-09 14:57:39 +0800945 pci_read_config_word(dev, pos + PCI_EXP_FLAGS, &flags);
946
947 if (pcie_cap_has_devctl(dev->pcie_type, flags))
948 pci_read_config_word(dev, pos + PCI_EXP_DEVCTL, &cap[i++]);
949 if (pcie_cap_has_lnkctl(dev->pcie_type, flags))
950 pci_read_config_word(dev, pos + PCI_EXP_LNKCTL, &cap[i++]);
951 if (pcie_cap_has_sltctl(dev->pcie_type, flags))
952 pci_read_config_word(dev, pos + PCI_EXP_SLTCTL, &cap[i++]);
953 if (pcie_cap_has_rtctl(dev->pcie_type, flags))
954 pci_read_config_word(dev, pos + PCI_EXP_RTCTL, &cap[i++]);
955 if (pcie_cap_has_devctl2(dev->pcie_type, flags))
956 pci_read_config_word(dev, pos + PCI_EXP_DEVCTL2, &cap[i++]);
957 if (pcie_cap_has_lnkctl2(dev->pcie_type, flags))
958 pci_read_config_word(dev, pos + PCI_EXP_LNKCTL2, &cap[i++]);
959 if (pcie_cap_has_sltctl2(dev->pcie_type, flags))
960 pci_read_config_word(dev, pos + PCI_EXP_SLTCTL2, &cap[i++]);
Rafael J. Wysocki63f48982008-12-07 22:02:58 +0100961
Michael S. Tsirkinb56a5a22006-08-21 16:22:22 +0300962 return 0;
963}
964
965static void pci_restore_pcie_state(struct pci_dev *dev)
966{
967 int i = 0, pos;
968 struct pci_cap_saved_state *save_state;
969 u16 *cap;
Yu Zhao1b6b8ce2009-04-09 14:57:39 +0800970 u16 flags;
Michael S. Tsirkinb56a5a22006-08-21 16:22:22 +0300971
972 save_state = pci_find_saved_cap(dev, PCI_CAP_ID_EXP);
973 pos = pci_find_capability(dev, PCI_CAP_ID_EXP);
974 if (!save_state || pos <= 0)
975 return;
Alex Williamson24a4742f2011-05-10 10:02:11 -0600976 cap = (u16 *)&save_state->cap.data[0];
Michael S. Tsirkinb56a5a22006-08-21 16:22:22 +0300977
Yu Zhao1b6b8ce2009-04-09 14:57:39 +0800978 pci_read_config_word(dev, pos + PCI_EXP_FLAGS, &flags);
979
980 if (pcie_cap_has_devctl(dev->pcie_type, flags))
981 pci_write_config_word(dev, pos + PCI_EXP_DEVCTL, cap[i++]);
982 if (pcie_cap_has_lnkctl(dev->pcie_type, flags))
983 pci_write_config_word(dev, pos + PCI_EXP_LNKCTL, cap[i++]);
984 if (pcie_cap_has_sltctl(dev->pcie_type, flags))
985 pci_write_config_word(dev, pos + PCI_EXP_SLTCTL, cap[i++]);
986 if (pcie_cap_has_rtctl(dev->pcie_type, flags))
987 pci_write_config_word(dev, pos + PCI_EXP_RTCTL, cap[i++]);
988 if (pcie_cap_has_devctl2(dev->pcie_type, flags))
989 pci_write_config_word(dev, pos + PCI_EXP_DEVCTL2, cap[i++]);
990 if (pcie_cap_has_lnkctl2(dev->pcie_type, flags))
991 pci_write_config_word(dev, pos + PCI_EXP_LNKCTL2, cap[i++]);
992 if (pcie_cap_has_sltctl2(dev->pcie_type, flags))
993 pci_write_config_word(dev, pos + PCI_EXP_SLTCTL2, cap[i++]);
Michael S. Tsirkinb56a5a22006-08-21 16:22:22 +0300994}
995
Stephen Hemmingercc692a52006-11-08 16:17:15 -0800996
997static int pci_save_pcix_state(struct pci_dev *dev)
998{
Rafael J. Wysocki63f48982008-12-07 22:02:58 +0100999 int pos;
Stephen Hemmingercc692a52006-11-08 16:17:15 -08001000 struct pci_cap_saved_state *save_state;
Stephen Hemmingercc692a52006-11-08 16:17:15 -08001001
1002 pos = pci_find_capability(dev, PCI_CAP_ID_PCIX);
1003 if (pos <= 0)
1004 return 0;
1005
Shaohua Lif34303d2007-12-18 09:56:47 +08001006 save_state = pci_find_saved_cap(dev, PCI_CAP_ID_PCIX);
Stephen Hemmingercc692a52006-11-08 16:17:15 -08001007 if (!save_state) {
Harvey Harrisone496b612009-01-07 16:22:37 -08001008 dev_err(&dev->dev, "buffer not found in %s\n", __func__);
Stephen Hemmingercc692a52006-11-08 16:17:15 -08001009 return -ENOMEM;
1010 }
Stephen Hemmingercc692a52006-11-08 16:17:15 -08001011
Alex Williamson24a4742f2011-05-10 10:02:11 -06001012 pci_read_config_word(dev, pos + PCI_X_CMD,
1013 (u16 *)save_state->cap.data);
Rafael J. Wysocki63f48982008-12-07 22:02:58 +01001014
Stephen Hemmingercc692a52006-11-08 16:17:15 -08001015 return 0;
1016}
1017
1018static void pci_restore_pcix_state(struct pci_dev *dev)
1019{
1020 int i = 0, pos;
1021 struct pci_cap_saved_state *save_state;
1022 u16 *cap;
1023
1024 save_state = pci_find_saved_cap(dev, PCI_CAP_ID_PCIX);
1025 pos = pci_find_capability(dev, PCI_CAP_ID_PCIX);
1026 if (!save_state || pos <= 0)
1027 return;
Alex Williamson24a4742f2011-05-10 10:02:11 -06001028 cap = (u16 *)&save_state->cap.data[0];
Stephen Hemmingercc692a52006-11-08 16:17:15 -08001029
1030 pci_write_config_word(dev, pos + PCI_X_CMD, cap[i++]);
Stephen Hemmingercc692a52006-11-08 16:17:15 -08001031}
1032
1033
Linus Torvalds1da177e2005-04-16 15:20:36 -07001034/**
1035 * pci_save_state - save the PCI configuration space of a device before suspending
1036 * @dev: - PCI device that we're dealing with
Linus Torvalds1da177e2005-04-16 15:20:36 -07001037 */
1038int
1039pci_save_state(struct pci_dev *dev)
1040{
1041 int i;
1042 /* XXX: 100% dword access ok here? */
1043 for (i = 0; i < 16; i++)
Kleber Sacilotto de Souza9e0b5b22009-11-25 00:55:51 -02001044 pci_read_config_dword(dev, i * 4, &dev->saved_config_space[i]);
Rafael J. Wysockiaa8c6c92009-01-16 21:54:43 +01001045 dev->state_saved = true;
Michael S. Tsirkinb56a5a22006-08-21 16:22:22 +03001046 if ((i = pci_save_pcie_state(dev)) != 0)
1047 return i;
Stephen Hemmingercc692a52006-11-08 16:17:15 -08001048 if ((i = pci_save_pcix_state(dev)) != 0)
1049 return i;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001050 return 0;
1051}
1052
Rafael J. Wysockiebfc5b82012-04-15 21:40:40 +02001053static void pci_restore_config_dword(struct pci_dev *pdev, int offset,
1054 u32 saved_val, int retry)
1055{
1056 u32 val;
1057
1058 pci_read_config_dword(pdev, offset, &val);
1059 if (val == saved_val)
1060 return;
1061
1062 for (;;) {
1063 dev_dbg(&pdev->dev, "restoring config space at offset "
1064 "%#x (was %#x, writing %#x)\n", offset, val, saved_val);
1065 pci_write_config_dword(pdev, offset, saved_val);
1066 if (retry-- <= 0)
1067 return;
1068
1069 pci_read_config_dword(pdev, offset, &val);
1070 if (val == saved_val)
1071 return;
1072
1073 mdelay(1);
1074 }
1075}
1076
Rafael J. Wysockia6cb9ee2012-04-16 23:07:50 +02001077static void pci_restore_config_space_range(struct pci_dev *pdev,
1078 int start, int end, int retry)
Rafael J. Wysockiebfc5b82012-04-15 21:40:40 +02001079{
1080 int index;
1081
1082 for (index = end; index >= start; index--)
1083 pci_restore_config_dword(pdev, 4 * index,
1084 pdev->saved_config_space[index],
1085 retry);
1086}
1087
Rafael J. Wysockia6cb9ee2012-04-16 23:07:50 +02001088static void pci_restore_config_space(struct pci_dev *pdev)
1089{
1090 if (pdev->hdr_type == PCI_HEADER_TYPE_NORMAL) {
1091 pci_restore_config_space_range(pdev, 10, 15, 0);
1092 /* Restore BARs before the command register. */
1093 pci_restore_config_space_range(pdev, 4, 9, 10);
1094 pci_restore_config_space_range(pdev, 0, 3, 0);
1095 } else {
1096 pci_restore_config_space_range(pdev, 0, 15, 0);
1097 }
1098}
1099
Linus Torvalds1da177e2005-04-16 15:20:36 -07001100/**
1101 * pci_restore_state - Restore the saved state of a PCI device
1102 * @dev: - PCI device that we're dealing with
Linus Torvalds1da177e2005-04-16 15:20:36 -07001103 */
Jon Mason1d3c16a2010-11-30 17:43:26 -06001104void pci_restore_state(struct pci_dev *dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001105{
Alek Duc82f63e2009-08-08 08:46:19 +08001106 if (!dev->state_saved)
Jon Mason1d3c16a2010-11-30 17:43:26 -06001107 return;
Rafael J. Wysocki4b77b0a2009-09-09 23:49:59 +02001108
Michael S. Tsirkinb56a5a22006-08-21 16:22:22 +03001109 /* PCI Express register must be restored first */
1110 pci_restore_pcie_state(dev);
Hao, Xudong1900ca12011-12-17 21:24:40 +08001111 pci_restore_ats_state(dev);
Michael S. Tsirkinb56a5a22006-08-21 16:22:22 +03001112
Rafael J. Wysockia6cb9ee2012-04-16 23:07:50 +02001113 pci_restore_config_space(dev);
Rafael J. Wysockiebfc5b82012-04-15 21:40:40 +02001114
Stephen Hemmingercc692a52006-11-08 16:17:15 -08001115 pci_restore_pcix_state(dev);
Shaohua Li41017f02006-02-08 17:11:38 +08001116 pci_restore_msi_state(dev);
Yu Zhao8c5cdb62009-03-20 11:25:12 +08001117 pci_restore_iov_state(dev);
Michael Ellerman8fed4b62007-01-25 19:34:08 +11001118
Rafael J. Wysocki4b77b0a2009-09-09 23:49:59 +02001119 dev->state_saved = false;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001120}
1121
Alex Williamsonffbdd3f2011-05-10 10:02:27 -06001122struct pci_saved_state {
1123 u32 config_space[16];
1124 struct pci_cap_saved_data cap[0];
1125};
1126
1127/**
1128 * pci_store_saved_state - Allocate and return an opaque struct containing
1129 * the device saved state.
1130 * @dev: PCI device that we're dealing with
1131 *
1132 * Rerturn NULL if no state or error.
1133 */
1134struct pci_saved_state *pci_store_saved_state(struct pci_dev *dev)
1135{
1136 struct pci_saved_state *state;
1137 struct pci_cap_saved_state *tmp;
1138 struct pci_cap_saved_data *cap;
1139 struct hlist_node *pos;
1140 size_t size;
1141
1142 if (!dev->state_saved)
1143 return NULL;
1144
1145 size = sizeof(*state) + sizeof(struct pci_cap_saved_data);
1146
1147 hlist_for_each_entry(tmp, pos, &dev->saved_cap_space, next)
1148 size += sizeof(struct pci_cap_saved_data) + tmp->cap.size;
1149
1150 state = kzalloc(size, GFP_KERNEL);
1151 if (!state)
1152 return NULL;
1153
1154 memcpy(state->config_space, dev->saved_config_space,
1155 sizeof(state->config_space));
1156
1157 cap = state->cap;
1158 hlist_for_each_entry(tmp, pos, &dev->saved_cap_space, next) {
1159 size_t len = sizeof(struct pci_cap_saved_data) + tmp->cap.size;
1160 memcpy(cap, &tmp->cap, len);
1161 cap = (struct pci_cap_saved_data *)((u8 *)cap + len);
1162 }
1163 /* Empty cap_save terminates list */
1164
1165 return state;
1166}
1167EXPORT_SYMBOL_GPL(pci_store_saved_state);
1168
1169/**
1170 * pci_load_saved_state - Reload the provided save state into struct pci_dev.
1171 * @dev: PCI device that we're dealing with
1172 * @state: Saved state returned from pci_store_saved_state()
1173 */
1174int pci_load_saved_state(struct pci_dev *dev, struct pci_saved_state *state)
1175{
1176 struct pci_cap_saved_data *cap;
1177
1178 dev->state_saved = false;
1179
1180 if (!state)
1181 return 0;
1182
1183 memcpy(dev->saved_config_space, state->config_space,
1184 sizeof(state->config_space));
1185
1186 cap = state->cap;
1187 while (cap->size) {
1188 struct pci_cap_saved_state *tmp;
1189
1190 tmp = pci_find_saved_cap(dev, cap->cap_nr);
1191 if (!tmp || tmp->cap.size != cap->size)
1192 return -EINVAL;
1193
1194 memcpy(tmp->cap.data, cap->data, tmp->cap.size);
1195 cap = (struct pci_cap_saved_data *)((u8 *)cap +
1196 sizeof(struct pci_cap_saved_data) + cap->size);
1197 }
1198
1199 dev->state_saved = true;
1200 return 0;
1201}
1202EXPORT_SYMBOL_GPL(pci_load_saved_state);
1203
1204/**
1205 * pci_load_and_free_saved_state - Reload the save state pointed to by state,
1206 * and free the memory allocated for it.
1207 * @dev: PCI device that we're dealing with
1208 * @state: Pointer to saved state returned from pci_store_saved_state()
1209 */
1210int pci_load_and_free_saved_state(struct pci_dev *dev,
1211 struct pci_saved_state **state)
1212{
1213 int ret = pci_load_saved_state(dev, *state);
1214 kfree(*state);
1215 *state = NULL;
1216 return ret;
1217}
1218EXPORT_SYMBOL_GPL(pci_load_and_free_saved_state);
1219
Hidetoshi Seto38cc1302006-12-18 10:30:00 +09001220static int do_pci_enable_device(struct pci_dev *dev, int bars)
1221{
1222 int err;
1223
1224 err = pci_set_power_state(dev, PCI_D0);
1225 if (err < 0 && err != -EIO)
1226 return err;
1227 err = pcibios_enable_device(dev, bars);
1228 if (err < 0)
1229 return err;
1230 pci_fixup_device(pci_fixup_enable, dev);
1231
1232 return 0;
1233}
1234
1235/**
Tejun Heo0b62e132007-07-27 14:43:35 +09001236 * pci_reenable_device - Resume abandoned device
Hidetoshi Seto38cc1302006-12-18 10:30:00 +09001237 * @dev: PCI device to be resumed
1238 *
1239 * Note this function is a backend of pci_default_resume and is not supposed
1240 * to be called by normal code, write proper resume handler and use it instead.
1241 */
Tejun Heo0b62e132007-07-27 14:43:35 +09001242int pci_reenable_device(struct pci_dev *dev)
Hidetoshi Seto38cc1302006-12-18 10:30:00 +09001243{
Yuji Shimada296ccb02009-04-03 16:41:46 +09001244 if (pci_is_enabled(dev))
Hidetoshi Seto38cc1302006-12-18 10:30:00 +09001245 return do_pci_enable_device(dev, (1 << PCI_NUM_RESOURCES) - 1);
1246 return 0;
1247}
1248
Benjamin Herrenschmidtb7189892007-12-20 15:28:08 +11001249static int __pci_enable_device_flags(struct pci_dev *dev,
1250 resource_size_t flags)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001251{
1252 int err;
Benjamin Herrenschmidtb7189892007-12-20 15:28:08 +11001253 int i, bars = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001254
Jesse Barnes97c145f2010-11-05 15:16:36 -04001255 /*
1256 * Power state could be unknown at this point, either due to a fresh
1257 * boot or a device removal call. So get the current power state
1258 * so that things like MSI message writing will behave as expected
1259 * (e.g. if the device really is in D0 at enable time).
1260 */
1261 if (dev->pm_cap) {
1262 u16 pmcsr;
1263 pci_read_config_word(dev, dev->pm_cap + PCI_PM_CTRL, &pmcsr);
1264 dev->current_state = (pmcsr & PCI_PM_CTRL_STATE_MASK);
1265 }
1266
Hidetoshi Seto9fb625c2006-12-18 10:28:43 +09001267 if (atomic_add_return(1, &dev->enable_cnt) > 1)
1268 return 0; /* already enabled */
1269
Yinghai Lu497f16f2011-12-17 18:33:37 -08001270 /* only skip sriov related */
1271 for (i = 0; i <= PCI_ROM_RESOURCE; i++)
1272 if (dev->resource[i].flags & flags)
1273 bars |= (1 << i);
1274 for (i = PCI_BRIDGE_RESOURCES; i < DEVICE_COUNT_RESOURCE; i++)
Benjamin Herrenschmidtb7189892007-12-20 15:28:08 +11001275 if (dev->resource[i].flags & flags)
1276 bars |= (1 << i);
1277
Hidetoshi Seto38cc1302006-12-18 10:30:00 +09001278 err = do_pci_enable_device(dev, bars);
Greg Kroah-Hartman95a62962005-07-28 11:37:33 -07001279 if (err < 0)
Hidetoshi Seto38cc1302006-12-18 10:30:00 +09001280 atomic_dec(&dev->enable_cnt);
Hidetoshi Seto9fb625c2006-12-18 10:28:43 +09001281 return err;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001282}
1283
1284/**
Benjamin Herrenschmidtb7189892007-12-20 15:28:08 +11001285 * pci_enable_device_io - Initialize a device for use with IO space
1286 * @dev: PCI device to be initialized
1287 *
1288 * Initialize device before it's used by a driver. Ask low-level code
1289 * to enable I/O resources. Wake up the device if it was suspended.
1290 * Beware, this function can fail.
1291 */
1292int pci_enable_device_io(struct pci_dev *dev)
1293{
1294 return __pci_enable_device_flags(dev, IORESOURCE_IO);
1295}
1296
1297/**
1298 * pci_enable_device_mem - Initialize a device for use with Memory space
1299 * @dev: PCI device to be initialized
1300 *
1301 * Initialize device before it's used by a driver. Ask low-level code
1302 * to enable Memory resources. Wake up the device if it was suspended.
1303 * Beware, this function can fail.
1304 */
1305int pci_enable_device_mem(struct pci_dev *dev)
1306{
1307 return __pci_enable_device_flags(dev, IORESOURCE_MEM);
1308}
1309
Linus Torvalds1da177e2005-04-16 15:20:36 -07001310/**
1311 * pci_enable_device - Initialize device before it's used by a driver.
1312 * @dev: PCI device to be initialized
1313 *
1314 * Initialize device before it's used by a driver. Ask low-level code
1315 * to enable I/O and memory. Wake up the device if it was suspended.
1316 * Beware, this function can fail.
Inaky Perez-Gonzalezbae94d02006-11-22 12:40:31 -08001317 *
1318 * Note we don't actually enable the device many times if we call
1319 * this function repeatedly (we just increment the count).
Linus Torvalds1da177e2005-04-16 15:20:36 -07001320 */
Inaky Perez-Gonzalezbae94d02006-11-22 12:40:31 -08001321int pci_enable_device(struct pci_dev *dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001322{
Benjamin Herrenschmidtb7189892007-12-20 15:28:08 +11001323 return __pci_enable_device_flags(dev, IORESOURCE_MEM | IORESOURCE_IO);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001324}
1325
Tejun Heo9ac78492007-01-20 16:00:26 +09001326/*
1327 * Managed PCI resources. This manages device on/off, intx/msi/msix
1328 * on/off and BAR regions. pci_dev itself records msi/msix status, so
1329 * there's no need to track it separately. pci_devres is initialized
1330 * when a device is enabled using managed PCI device enable interface.
1331 */
1332struct pci_devres {
Tejun Heo7f375f32007-02-25 04:36:01 -08001333 unsigned int enabled:1;
1334 unsigned int pinned:1;
Tejun Heo9ac78492007-01-20 16:00:26 +09001335 unsigned int orig_intx:1;
1336 unsigned int restore_intx:1;
1337 u32 region_mask;
1338};
1339
1340static void pcim_release(struct device *gendev, void *res)
1341{
1342 struct pci_dev *dev = container_of(gendev, struct pci_dev, dev);
1343 struct pci_devres *this = res;
1344 int i;
1345
1346 if (dev->msi_enabled)
1347 pci_disable_msi(dev);
1348 if (dev->msix_enabled)
1349 pci_disable_msix(dev);
1350
1351 for (i = 0; i < DEVICE_COUNT_RESOURCE; i++)
1352 if (this->region_mask & (1 << i))
1353 pci_release_region(dev, i);
1354
1355 if (this->restore_intx)
1356 pci_intx(dev, this->orig_intx);
1357
Tejun Heo7f375f32007-02-25 04:36:01 -08001358 if (this->enabled && !this->pinned)
Tejun Heo9ac78492007-01-20 16:00:26 +09001359 pci_disable_device(dev);
1360}
1361
1362static struct pci_devres * get_pci_dr(struct pci_dev *pdev)
1363{
1364 struct pci_devres *dr, *new_dr;
1365
1366 dr = devres_find(&pdev->dev, pcim_release, NULL, NULL);
1367 if (dr)
1368 return dr;
1369
1370 new_dr = devres_alloc(pcim_release, sizeof(*new_dr), GFP_KERNEL);
1371 if (!new_dr)
1372 return NULL;
1373 return devres_get(&pdev->dev, new_dr, NULL, NULL);
1374}
1375
1376static struct pci_devres * find_pci_dr(struct pci_dev *pdev)
1377{
1378 if (pci_is_managed(pdev))
1379 return devres_find(&pdev->dev, pcim_release, NULL, NULL);
1380 return NULL;
1381}
1382
1383/**
1384 * pcim_enable_device - Managed pci_enable_device()
1385 * @pdev: PCI device to be initialized
1386 *
1387 * Managed pci_enable_device().
1388 */
1389int pcim_enable_device(struct pci_dev *pdev)
1390{
1391 struct pci_devres *dr;
1392 int rc;
1393
1394 dr = get_pci_dr(pdev);
1395 if (unlikely(!dr))
1396 return -ENOMEM;
Tejun Heob95d58e2008-01-30 18:20:04 +09001397 if (dr->enabled)
1398 return 0;
Tejun Heo9ac78492007-01-20 16:00:26 +09001399
1400 rc = pci_enable_device(pdev);
1401 if (!rc) {
1402 pdev->is_managed = 1;
Tejun Heo7f375f32007-02-25 04:36:01 -08001403 dr->enabled = 1;
Tejun Heo9ac78492007-01-20 16:00:26 +09001404 }
1405 return rc;
1406}
1407
1408/**
1409 * pcim_pin_device - Pin managed PCI device
1410 * @pdev: PCI device to pin
1411 *
1412 * Pin managed PCI device @pdev. Pinned device won't be disabled on
1413 * driver detach. @pdev must have been enabled with
1414 * pcim_enable_device().
1415 */
1416void pcim_pin_device(struct pci_dev *pdev)
1417{
1418 struct pci_devres *dr;
1419
1420 dr = find_pci_dr(pdev);
Tejun Heo7f375f32007-02-25 04:36:01 -08001421 WARN_ON(!dr || !dr->enabled);
Tejun Heo9ac78492007-01-20 16:00:26 +09001422 if (dr)
Tejun Heo7f375f32007-02-25 04:36:01 -08001423 dr->pinned = 1;
Tejun Heo9ac78492007-01-20 16:00:26 +09001424}
1425
Linus Torvalds1da177e2005-04-16 15:20:36 -07001426/**
1427 * pcibios_disable_device - disable arch specific PCI resources for device dev
1428 * @dev: the PCI device to disable
1429 *
1430 * Disables architecture specific PCI resources for the device. This
1431 * is the default implementation. Architecture implementations can
1432 * override this.
1433 */
1434void __attribute__ ((weak)) pcibios_disable_device (struct pci_dev *dev) {}
1435
Rafael J. Wysockifa58d302009-01-07 13:03:42 +01001436static void do_pci_disable_device(struct pci_dev *dev)
1437{
1438 u16 pci_command;
1439
1440 pci_read_config_word(dev, PCI_COMMAND, &pci_command);
1441 if (pci_command & PCI_COMMAND_MASTER) {
1442 pci_command &= ~PCI_COMMAND_MASTER;
1443 pci_write_config_word(dev, PCI_COMMAND, pci_command);
1444 }
1445
1446 pcibios_disable_device(dev);
1447}
1448
1449/**
1450 * pci_disable_enabled_device - Disable device without updating enable_cnt
1451 * @dev: PCI device to disable
1452 *
1453 * NOTE: This function is a backend of PCI power management routines and is
1454 * not supposed to be called drivers.
1455 */
1456void pci_disable_enabled_device(struct pci_dev *dev)
1457{
Yuji Shimada296ccb02009-04-03 16:41:46 +09001458 if (pci_is_enabled(dev))
Rafael J. Wysockifa58d302009-01-07 13:03:42 +01001459 do_pci_disable_device(dev);
1460}
1461
Linus Torvalds1da177e2005-04-16 15:20:36 -07001462/**
1463 * pci_disable_device - Disable PCI device after use
1464 * @dev: PCI device to be disabled
1465 *
1466 * Signal to the system that the PCI device is not in use by the system
1467 * anymore. This only involves disabling PCI bus-mastering, if active.
Inaky Perez-Gonzalezbae94d02006-11-22 12:40:31 -08001468 *
1469 * Note we don't actually disable the device until all callers of
Roman Fietzeee6583f2010-05-18 14:45:47 +02001470 * pci_enable_device() have called pci_disable_device().
Linus Torvalds1da177e2005-04-16 15:20:36 -07001471 */
1472void
1473pci_disable_device(struct pci_dev *dev)
1474{
Tejun Heo9ac78492007-01-20 16:00:26 +09001475 struct pci_devres *dr;
Shaohua Li99dc8042006-05-26 10:58:27 +08001476
Tejun Heo9ac78492007-01-20 16:00:26 +09001477 dr = find_pci_dr(dev);
1478 if (dr)
Tejun Heo7f375f32007-02-25 04:36:01 -08001479 dr->enabled = 0;
Tejun Heo9ac78492007-01-20 16:00:26 +09001480
Inaky Perez-Gonzalezbae94d02006-11-22 12:40:31 -08001481 if (atomic_sub_return(1, &dev->enable_cnt) != 0)
1482 return;
1483
Rafael J. Wysockifa58d302009-01-07 13:03:42 +01001484 do_pci_disable_device(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001485
Rafael J. Wysockifa58d302009-01-07 13:03:42 +01001486 dev->is_busmaster = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001487}
1488
1489/**
Brian Kingf7bdd122007-04-06 16:39:36 -05001490 * pcibios_set_pcie_reset_state - set reset state for device dev
Stefan Assmann45e829e2009-12-03 06:49:24 -05001491 * @dev: the PCIe device reset
Brian Kingf7bdd122007-04-06 16:39:36 -05001492 * @state: Reset state to enter into
1493 *
1494 *
Stefan Assmann45e829e2009-12-03 06:49:24 -05001495 * Sets the PCIe reset state for the device. This is the default
Brian Kingf7bdd122007-04-06 16:39:36 -05001496 * implementation. Architecture implementations can override this.
1497 */
1498int __attribute__ ((weak)) pcibios_set_pcie_reset_state(struct pci_dev *dev,
1499 enum pcie_reset_state state)
1500{
1501 return -EINVAL;
1502}
1503
1504/**
1505 * pci_set_pcie_reset_state - set reset state for device dev
Stefan Assmann45e829e2009-12-03 06:49:24 -05001506 * @dev: the PCIe device reset
Brian Kingf7bdd122007-04-06 16:39:36 -05001507 * @state: Reset state to enter into
1508 *
1509 *
1510 * Sets the PCI reset state for the device.
1511 */
1512int pci_set_pcie_reset_state(struct pci_dev *dev, enum pcie_reset_state state)
1513{
1514 return pcibios_set_pcie_reset_state(dev, state);
1515}
1516
1517/**
Rafael J. Wysocki58ff4632010-02-17 23:36:58 +01001518 * pci_check_pme_status - Check if given device has generated PME.
1519 * @dev: Device to check.
1520 *
1521 * Check the PME status of the device and if set, clear it and clear PME enable
1522 * (if set). Return 'true' if PME status and PME enable were both set or
1523 * 'false' otherwise.
1524 */
1525bool pci_check_pme_status(struct pci_dev *dev)
1526{
1527 int pmcsr_pos;
1528 u16 pmcsr;
1529 bool ret = false;
1530
1531 if (!dev->pm_cap)
1532 return false;
1533
1534 pmcsr_pos = dev->pm_cap + PCI_PM_CTRL;
1535 pci_read_config_word(dev, pmcsr_pos, &pmcsr);
1536 if (!(pmcsr & PCI_PM_CTRL_PME_STATUS))
1537 return false;
1538
1539 /* Clear PME status. */
1540 pmcsr |= PCI_PM_CTRL_PME_STATUS;
1541 if (pmcsr & PCI_PM_CTRL_PME_ENABLE) {
1542 /* Disable PME to avoid interrupt flood. */
1543 pmcsr &= ~PCI_PM_CTRL_PME_ENABLE;
1544 ret = true;
1545 }
1546
1547 pci_write_config_word(dev, pmcsr_pos, pmcsr);
1548
1549 return ret;
1550}
1551
1552/**
Rafael J. Wysockib67ea762010-02-17 23:44:09 +01001553 * pci_pme_wakeup - Wake up a PCI device if its PME Status bit is set.
1554 * @dev: Device to handle.
Rafael J. Wysocki379021d2011-10-03 23:16:33 +02001555 * @pme_poll_reset: Whether or not to reset the device's pme_poll flag.
Rafael J. Wysockib67ea762010-02-17 23:44:09 +01001556 *
1557 * Check if @dev has generated PME and queue a resume request for it in that
1558 * case.
1559 */
Rafael J. Wysocki379021d2011-10-03 23:16:33 +02001560static int pci_pme_wakeup(struct pci_dev *dev, void *pme_poll_reset)
Rafael J. Wysockib67ea762010-02-17 23:44:09 +01001561{
Rafael J. Wysocki379021d2011-10-03 23:16:33 +02001562 if (pme_poll_reset && dev->pme_poll)
1563 dev->pme_poll = false;
1564
Rafael J. Wysockic125e962010-07-05 22:43:53 +02001565 if (pci_check_pme_status(dev)) {
Rafael J. Wysockic125e962010-07-05 22:43:53 +02001566 pci_wakeup_event(dev);
Rafael J. Wysocki0f953bf2010-12-29 13:22:08 +01001567 pm_request_resume(&dev->dev);
Rafael J. Wysockic125e962010-07-05 22:43:53 +02001568 }
Rafael J. Wysockib67ea762010-02-17 23:44:09 +01001569 return 0;
1570}
1571
1572/**
1573 * pci_pme_wakeup_bus - Walk given bus and wake up devices on it, if necessary.
1574 * @bus: Top bus of the subtree to walk.
1575 */
1576void pci_pme_wakeup_bus(struct pci_bus *bus)
1577{
1578 if (bus)
Rafael J. Wysocki379021d2011-10-03 23:16:33 +02001579 pci_walk_bus(bus, pci_pme_wakeup, (void *)true);
Rafael J. Wysockib67ea762010-02-17 23:44:09 +01001580}
1581
1582/**
Huang Ying448bd852012-06-23 10:23:51 +08001583 * pci_wakeup - Wake up a PCI device
1584 * @dev: Device to handle.
1585 * @ign: ignored parameter
1586 */
1587static int pci_wakeup(struct pci_dev *pci_dev, void *ign)
1588{
1589 pci_wakeup_event(pci_dev);
1590 pm_request_resume(&pci_dev->dev);
1591 return 0;
1592}
1593
1594/**
1595 * pci_wakeup_bus - Walk given bus and wake up devices on it
1596 * @bus: Top bus of the subtree to walk.
1597 */
1598void pci_wakeup_bus(struct pci_bus *bus)
1599{
1600 if (bus)
1601 pci_walk_bus(bus, pci_wakeup, NULL);
1602}
1603
1604/**
Rafael J. Wysockieb9d0fe2008-07-07 03:34:48 +02001605 * pci_pme_capable - check the capability of PCI device to generate PME#
1606 * @dev: PCI device to handle.
Rafael J. Wysockieb9d0fe2008-07-07 03:34:48 +02001607 * @state: PCI state from which device will issue PME#.
1608 */
Rafael J. Wysockie5899e12008-07-19 14:39:24 +02001609bool pci_pme_capable(struct pci_dev *dev, pci_power_t state)
Rafael J. Wysockieb9d0fe2008-07-07 03:34:48 +02001610{
Rafael J. Wysocki337001b2008-07-07 03:36:24 +02001611 if (!dev->pm_cap)
Rafael J. Wysockieb9d0fe2008-07-07 03:34:48 +02001612 return false;
1613
Rafael J. Wysocki337001b2008-07-07 03:36:24 +02001614 return !!(dev->pme_support & (1 << state));
Rafael J. Wysockieb9d0fe2008-07-07 03:34:48 +02001615}
1616
Matthew Garrettdf17e622010-10-04 14:22:29 -04001617static void pci_pme_list_scan(struct work_struct *work)
1618{
Rafael J. Wysocki379021d2011-10-03 23:16:33 +02001619 struct pci_pme_device *pme_dev, *n;
Matthew Garrettdf17e622010-10-04 14:22:29 -04001620
1621 mutex_lock(&pci_pme_list_mutex);
1622 if (!list_empty(&pci_pme_list)) {
Rafael J. Wysocki379021d2011-10-03 23:16:33 +02001623 list_for_each_entry_safe(pme_dev, n, &pci_pme_list, list) {
1624 if (pme_dev->dev->pme_poll) {
Zheng Yan71a83bd2012-06-23 10:23:49 +08001625 struct pci_dev *bridge;
1626
1627 bridge = pme_dev->dev->bus->self;
1628 /*
1629 * If bridge is in low power state, the
1630 * configuration space of subordinate devices
1631 * may be not accessible
1632 */
1633 if (bridge && bridge->current_state != PCI_D0)
1634 continue;
Rafael J. Wysocki379021d2011-10-03 23:16:33 +02001635 pci_pme_wakeup(pme_dev->dev, NULL);
1636 } else {
1637 list_del(&pme_dev->list);
1638 kfree(pme_dev);
1639 }
1640 }
1641 if (!list_empty(&pci_pme_list))
1642 schedule_delayed_work(&pci_pme_work,
1643 msecs_to_jiffies(PME_TIMEOUT));
Matthew Garrettdf17e622010-10-04 14:22:29 -04001644 }
1645 mutex_unlock(&pci_pme_list_mutex);
1646}
1647
1648/**
Rafael J. Wysockieb9d0fe2008-07-07 03:34:48 +02001649 * pci_pme_active - enable or disable PCI device's PME# function
1650 * @dev: PCI device to handle.
Rafael J. Wysockieb9d0fe2008-07-07 03:34:48 +02001651 * @enable: 'true' to enable PME# generation; 'false' to disable it.
1652 *
1653 * The caller must verify that the device is capable of generating PME# before
1654 * calling this function with @enable equal to 'true'.
1655 */
Rafael J. Wysocki5a6c9b62008-08-08 00:14:24 +02001656void pci_pme_active(struct pci_dev *dev, bool enable)
Rafael J. Wysockieb9d0fe2008-07-07 03:34:48 +02001657{
1658 u16 pmcsr;
1659
Rafael J. Wysocki337001b2008-07-07 03:36:24 +02001660 if (!dev->pm_cap)
Rafael J. Wysockieb9d0fe2008-07-07 03:34:48 +02001661 return;
1662
Rafael J. Wysocki337001b2008-07-07 03:36:24 +02001663 pci_read_config_word(dev, dev->pm_cap + PCI_PM_CTRL, &pmcsr);
Rafael J. Wysockieb9d0fe2008-07-07 03:34:48 +02001664 /* Clear PME_Status by writing 1 to it and enable PME# */
1665 pmcsr |= PCI_PM_CTRL_PME_STATUS | PCI_PM_CTRL_PME_ENABLE;
1666 if (!enable)
1667 pmcsr &= ~PCI_PM_CTRL_PME_ENABLE;
1668
Rafael J. Wysocki337001b2008-07-07 03:36:24 +02001669 pci_write_config_word(dev, dev->pm_cap + PCI_PM_CTRL, pmcsr);
Rafael J. Wysockieb9d0fe2008-07-07 03:34:48 +02001670
Matthew Garrettdf17e622010-10-04 14:22:29 -04001671 /* PCI (as opposed to PCIe) PME requires that the device have
1672 its PME# line hooked up correctly. Not all hardware vendors
1673 do this, so the PME never gets delivered and the device
1674 remains asleep. The easiest way around this is to
1675 periodically walk the list of suspended devices and check
1676 whether any have their PME flag set. The assumption is that
1677 we'll wake up often enough anyway that this won't be a huge
1678 hit, and the power savings from the devices will still be a
1679 win. */
1680
Rafael J. Wysocki379021d2011-10-03 23:16:33 +02001681 if (dev->pme_poll) {
Matthew Garrettdf17e622010-10-04 14:22:29 -04001682 struct pci_pme_device *pme_dev;
1683 if (enable) {
1684 pme_dev = kmalloc(sizeof(struct pci_pme_device),
1685 GFP_KERNEL);
1686 if (!pme_dev)
1687 goto out;
1688 pme_dev->dev = dev;
1689 mutex_lock(&pci_pme_list_mutex);
1690 list_add(&pme_dev->list, &pci_pme_list);
1691 if (list_is_singular(&pci_pme_list))
1692 schedule_delayed_work(&pci_pme_work,
1693 msecs_to_jiffies(PME_TIMEOUT));
1694 mutex_unlock(&pci_pme_list_mutex);
1695 } else {
1696 mutex_lock(&pci_pme_list_mutex);
1697 list_for_each_entry(pme_dev, &pci_pme_list, list) {
1698 if (pme_dev->dev == dev) {
1699 list_del(&pme_dev->list);
1700 kfree(pme_dev);
1701 break;
1702 }
1703 }
1704 mutex_unlock(&pci_pme_list_mutex);
1705 }
1706 }
1707
1708out:
Vincent Palatin85b85822011-12-05 11:51:18 -08001709 dev_dbg(&dev->dev, "PME# %s\n", enable ? "enabled" : "disabled");
Rafael J. Wysockieb9d0fe2008-07-07 03:34:48 +02001710}
1711
1712/**
Rafael J. Wysocki6cbf8212010-02-17 23:44:58 +01001713 * __pci_enable_wake - enable PCI device as wakeup event source
David Brownell075c1772007-04-26 00:12:06 -07001714 * @dev: PCI device affected
1715 * @state: PCI state from which device will issue wakeup events
Rafael J. Wysocki6cbf8212010-02-17 23:44:58 +01001716 * @runtime: True if the events are to be generated at run time
David Brownell075c1772007-04-26 00:12:06 -07001717 * @enable: True to enable event generation; false to disable
Linus Torvalds1da177e2005-04-16 15:20:36 -07001718 *
David Brownell075c1772007-04-26 00:12:06 -07001719 * This enables the device as a wakeup event source, or disables it.
1720 * When such events involves platform-specific hooks, those hooks are
1721 * called automatically by this routine.
1722 *
1723 * Devices with legacy power management (no standard PCI PM capabilities)
Rafael J. Wysockieb9d0fe2008-07-07 03:34:48 +02001724 * always require such platform hooks.
David Brownell075c1772007-04-26 00:12:06 -07001725 *
Rafael J. Wysockieb9d0fe2008-07-07 03:34:48 +02001726 * RETURN VALUE:
1727 * 0 is returned on success
1728 * -EINVAL is returned if device is not supposed to wake up the system
1729 * Error code depending on the platform is returned if both the platform and
1730 * the native mechanism fail to enable the generation of wake-up events
Linus Torvalds1da177e2005-04-16 15:20:36 -07001731 */
Rafael J. Wysocki6cbf8212010-02-17 23:44:58 +01001732int __pci_enable_wake(struct pci_dev *dev, pci_power_t state,
1733 bool runtime, bool enable)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001734{
Rafael J. Wysocki5bcc2fb2009-09-08 23:12:59 +02001735 int ret = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001736
Rafael J. Wysocki6cbf8212010-02-17 23:44:58 +01001737 if (enable && !runtime && !device_may_wakeup(&dev->dev))
Rafael J. Wysockieb9d0fe2008-07-07 03:34:48 +02001738 return -EINVAL;
1739
Rafael J. Wysockie80bb092009-09-08 23:14:49 +02001740 /* Don't do the same thing twice in a row for one device. */
1741 if (!!enable == !!dev->wakeup_prepared)
1742 return 0;
1743
Rafael J. Wysockieb9d0fe2008-07-07 03:34:48 +02001744 /*
1745 * According to "PCI System Architecture" 4th ed. by Tom Shanley & Don
1746 * Anderson we should be doing PME# wake enable followed by ACPI wake
1747 * enable. To disable wake-up we call the platform first, for symmetry.
David Brownell075c1772007-04-26 00:12:06 -07001748 */
1749
Rafael J. Wysocki5bcc2fb2009-09-08 23:12:59 +02001750 if (enable) {
1751 int error;
Rafael J. Wysockieb9d0fe2008-07-07 03:34:48 +02001752
Rafael J. Wysocki5bcc2fb2009-09-08 23:12:59 +02001753 if (pci_pme_capable(dev, state))
1754 pci_pme_active(dev, true);
1755 else
1756 ret = 1;
Rafael J. Wysocki6cbf8212010-02-17 23:44:58 +01001757 error = runtime ? platform_pci_run_wake(dev, true) :
1758 platform_pci_sleep_wake(dev, true);
Rafael J. Wysocki5bcc2fb2009-09-08 23:12:59 +02001759 if (ret)
1760 ret = error;
Rafael J. Wysockie80bb092009-09-08 23:14:49 +02001761 if (!ret)
1762 dev->wakeup_prepared = true;
Rafael J. Wysocki5bcc2fb2009-09-08 23:12:59 +02001763 } else {
Rafael J. Wysocki6cbf8212010-02-17 23:44:58 +01001764 if (runtime)
1765 platform_pci_run_wake(dev, false);
1766 else
1767 platform_pci_sleep_wake(dev, false);
Rafael J. Wysocki5bcc2fb2009-09-08 23:12:59 +02001768 pci_pme_active(dev, false);
Rafael J. Wysockie80bb092009-09-08 23:14:49 +02001769 dev->wakeup_prepared = false;
Rafael J. Wysockieb9d0fe2008-07-07 03:34:48 +02001770 }
1771
Rafael J. Wysocki5bcc2fb2009-09-08 23:12:59 +02001772 return ret;
Rafael J. Wysockieb9d0fe2008-07-07 03:34:48 +02001773}
Rafael J. Wysocki6cbf8212010-02-17 23:44:58 +01001774EXPORT_SYMBOL(__pci_enable_wake);
Rafael J. Wysockieb9d0fe2008-07-07 03:34:48 +02001775
1776/**
Rafael J. Wysocki0235c4f2008-08-18 21:38:00 +02001777 * pci_wake_from_d3 - enable/disable device to wake up from D3_hot or D3_cold
1778 * @dev: PCI device to prepare
1779 * @enable: True to enable wake-up event generation; false to disable
1780 *
1781 * Many drivers want the device to wake up the system from D3_hot or D3_cold
1782 * and this function allows them to set that up cleanly - pci_enable_wake()
1783 * should not be called twice in a row to enable wake-up due to PCI PM vs ACPI
1784 * ordering constraints.
1785 *
1786 * This function only returns error code if the device is not capable of
1787 * generating PME# from both D3_hot and D3_cold, and the platform is unable to
1788 * enable wake-up power for it.
1789 */
1790int pci_wake_from_d3(struct pci_dev *dev, bool enable)
1791{
1792 return pci_pme_capable(dev, PCI_D3cold) ?
1793 pci_enable_wake(dev, PCI_D3cold, enable) :
1794 pci_enable_wake(dev, PCI_D3hot, enable);
1795}
1796
1797/**
Jesse Barnes37139072008-07-28 11:49:26 -07001798 * pci_target_state - find an appropriate low power state for a given PCI dev
1799 * @dev: PCI device
1800 *
1801 * Use underlying platform code to find a supported low power state for @dev.
1802 * If the platform can't manage @dev, return the deepest state from which it
1803 * can generate wake events, based on any available PME info.
Rafael J. Wysocki404cc2d2008-07-07 03:35:26 +02001804 */
Rafael J. Wysockie5899e12008-07-19 14:39:24 +02001805pci_power_t pci_target_state(struct pci_dev *dev)
Rafael J. Wysocki404cc2d2008-07-07 03:35:26 +02001806{
1807 pci_power_t target_state = PCI_D3hot;
Rafael J. Wysocki404cc2d2008-07-07 03:35:26 +02001808
1809 if (platform_pci_power_manageable(dev)) {
1810 /*
1811 * Call the platform to choose the target state of the device
1812 * and enable wake-up from this state if supported.
1813 */
1814 pci_power_t state = platform_pci_choose_state(dev);
1815
1816 switch (state) {
1817 case PCI_POWER_ERROR:
1818 case PCI_UNKNOWN:
1819 break;
1820 case PCI_D1:
1821 case PCI_D2:
1822 if (pci_no_d1d2(dev))
1823 break;
1824 default:
1825 target_state = state;
Rafael J. Wysocki404cc2d2008-07-07 03:35:26 +02001826 }
Rafael J. Wysockid2abdf62009-06-14 21:25:02 +02001827 } else if (!dev->pm_cap) {
1828 target_state = PCI_D0;
Rafael J. Wysocki404cc2d2008-07-07 03:35:26 +02001829 } else if (device_may_wakeup(&dev->dev)) {
1830 /*
1831 * Find the deepest state from which the device can generate
1832 * wake-up events, make it the target state and enable device
1833 * to generate PME#.
1834 */
Rafael J. Wysocki337001b2008-07-07 03:36:24 +02001835 if (dev->pme_support) {
1836 while (target_state
1837 && !(dev->pme_support & (1 << target_state)))
1838 target_state--;
Rafael J. Wysocki404cc2d2008-07-07 03:35:26 +02001839 }
1840 }
1841
Rafael J. Wysockie5899e12008-07-19 14:39:24 +02001842 return target_state;
1843}
1844
1845/**
1846 * pci_prepare_to_sleep - prepare PCI device for system-wide transition into a sleep state
1847 * @dev: Device to handle.
1848 *
1849 * Choose the power state appropriate for the device depending on whether
1850 * it can wake up the system and/or is power manageable by the platform
1851 * (PCI_D3hot is the default) and put the device into that state.
1852 */
1853int pci_prepare_to_sleep(struct pci_dev *dev)
1854{
1855 pci_power_t target_state = pci_target_state(dev);
1856 int error;
1857
1858 if (target_state == PCI_POWER_ERROR)
1859 return -EIO;
1860
Huang Ying448bd852012-06-23 10:23:51 +08001861 /* D3cold during system suspend/hibernate is not supported */
1862 if (target_state > PCI_D3hot)
1863 target_state = PCI_D3hot;
1864
Rafael J. Wysocki8efb8c72009-03-30 21:46:27 +02001865 pci_enable_wake(dev, target_state, device_may_wakeup(&dev->dev));
Rafael J. Wysockic157dfa2008-07-13 22:45:06 +02001866
Rafael J. Wysocki404cc2d2008-07-07 03:35:26 +02001867 error = pci_set_power_state(dev, target_state);
1868
1869 if (error)
1870 pci_enable_wake(dev, target_state, false);
1871
1872 return error;
1873}
1874
1875/**
Randy Dunlap443bd1c2008-07-21 09:27:18 -07001876 * pci_back_from_sleep - turn PCI device on during system-wide transition into working state
Rafael J. Wysocki404cc2d2008-07-07 03:35:26 +02001877 * @dev: Device to handle.
1878 *
Thomas Weber88393162010-03-16 11:47:56 +01001879 * Disable device's system wake-up capability and put it into D0.
Rafael J. Wysocki404cc2d2008-07-07 03:35:26 +02001880 */
1881int pci_back_from_sleep(struct pci_dev *dev)
1882{
1883 pci_enable_wake(dev, PCI_D0, false);
1884 return pci_set_power_state(dev, PCI_D0);
1885}
1886
1887/**
Rafael J. Wysocki6cbf8212010-02-17 23:44:58 +01001888 * pci_finish_runtime_suspend - Carry out PCI-specific part of runtime suspend.
1889 * @dev: PCI device being suspended.
1890 *
1891 * Prepare @dev to generate wake-up events at run time and put it into a low
1892 * power state.
1893 */
1894int pci_finish_runtime_suspend(struct pci_dev *dev)
1895{
1896 pci_power_t target_state = pci_target_state(dev);
1897 int error;
1898
1899 if (target_state == PCI_POWER_ERROR)
1900 return -EIO;
1901
Huang Ying448bd852012-06-23 10:23:51 +08001902 dev->runtime_d3cold = target_state == PCI_D3cold;
1903
Rafael J. Wysocki6cbf8212010-02-17 23:44:58 +01001904 __pci_enable_wake(dev, target_state, true, pci_dev_run_wake(dev));
1905
1906 error = pci_set_power_state(dev, target_state);
1907
Huang Ying448bd852012-06-23 10:23:51 +08001908 if (error) {
Rafael J. Wysocki6cbf8212010-02-17 23:44:58 +01001909 __pci_enable_wake(dev, target_state, true, false);
Huang Ying448bd852012-06-23 10:23:51 +08001910 dev->runtime_d3cold = false;
1911 }
Rafael J. Wysocki6cbf8212010-02-17 23:44:58 +01001912
1913 return error;
1914}
1915
1916/**
Rafael J. Wysockib67ea762010-02-17 23:44:09 +01001917 * pci_dev_run_wake - Check if device can generate run-time wake-up events.
1918 * @dev: Device to check.
1919 *
1920 * Return true if the device itself is cabable of generating wake-up events
1921 * (through the platform or using the native PCIe PME) or if the device supports
1922 * PME and one of its upstream bridges can generate wake-up events.
1923 */
1924bool pci_dev_run_wake(struct pci_dev *dev)
1925{
1926 struct pci_bus *bus = dev->bus;
1927
1928 if (device_run_wake(&dev->dev))
1929 return true;
1930
1931 if (!dev->pme_support)
1932 return false;
1933
1934 while (bus->parent) {
1935 struct pci_dev *bridge = bus->self;
1936
1937 if (device_run_wake(&bridge->dev))
1938 return true;
1939
1940 bus = bus->parent;
1941 }
1942
1943 /* We have reached the root bus. */
1944 if (bus->bridge)
1945 return device_run_wake(bus->bridge);
1946
1947 return false;
1948}
1949EXPORT_SYMBOL_GPL(pci_dev_run_wake);
1950
1951/**
Rafael J. Wysockieb9d0fe2008-07-07 03:34:48 +02001952 * pci_pm_init - Initialize PM functions of given PCI device
1953 * @dev: PCI device to handle.
1954 */
1955void pci_pm_init(struct pci_dev *dev)
1956{
1957 int pm;
1958 u16 pmc;
David Brownell075c1772007-04-26 00:12:06 -07001959
Rafael J. Wysockibb910a72010-02-27 21:37:37 +01001960 pm_runtime_forbid(&dev->dev);
Rafael J. Wysockia1e4d722010-02-08 19:16:33 +01001961 device_enable_async_suspend(&dev->dev);
Rafael J. Wysockie80bb092009-09-08 23:14:49 +02001962 dev->wakeup_prepared = false;
Rafael J. Wysockibb910a72010-02-27 21:37:37 +01001963
Rafael J. Wysocki337001b2008-07-07 03:36:24 +02001964 dev->pm_cap = 0;
1965
Linus Torvalds1da177e2005-04-16 15:20:36 -07001966 /* find PCI PM capability in list */
1967 pm = pci_find_capability(dev, PCI_CAP_ID_PM);
David Brownell075c1772007-04-26 00:12:06 -07001968 if (!pm)
Linus Torvalds50246dd2009-01-16 08:14:51 -08001969 return;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001970 /* Check device's ability to generate PME# */
Rafael J. Wysockieb9d0fe2008-07-07 03:34:48 +02001971 pci_read_config_word(dev, pm + PCI_PM_PMC, &pmc);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001972
Rafael J. Wysockieb9d0fe2008-07-07 03:34:48 +02001973 if ((pmc & PCI_PM_CAP_VER_MASK) > 3) {
1974 dev_err(&dev->dev, "unsupported PM cap regs version (%u)\n",
1975 pmc & PCI_PM_CAP_VER_MASK);
Linus Torvalds50246dd2009-01-16 08:14:51 -08001976 return;
David Brownell075c1772007-04-26 00:12:06 -07001977 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001978
Rafael J. Wysocki337001b2008-07-07 03:36:24 +02001979 dev->pm_cap = pm;
Rafael J. Wysocki1ae861e2009-12-31 12:15:54 +01001980 dev->d3_delay = PCI_PM_D3_WAIT;
Huang Ying448bd852012-06-23 10:23:51 +08001981 dev->d3cold_delay = PCI_PM_D3COLD_WAIT;
Rafael J. Wysocki337001b2008-07-07 03:36:24 +02001982
1983 dev->d1_support = false;
1984 dev->d2_support = false;
1985 if (!pci_no_d1d2(dev)) {
Bjorn Helgaasc9ed77e2008-08-22 09:37:02 -06001986 if (pmc & PCI_PM_CAP_D1)
Rafael J. Wysocki337001b2008-07-07 03:36:24 +02001987 dev->d1_support = true;
Bjorn Helgaasc9ed77e2008-08-22 09:37:02 -06001988 if (pmc & PCI_PM_CAP_D2)
Rafael J. Wysocki337001b2008-07-07 03:36:24 +02001989 dev->d2_support = true;
Bjorn Helgaasc9ed77e2008-08-22 09:37:02 -06001990
1991 if (dev->d1_support || dev->d2_support)
1992 dev_printk(KERN_DEBUG, &dev->dev, "supports%s%s\n",
Jesse Barnesec84f122008-09-23 11:43:34 -07001993 dev->d1_support ? " D1" : "",
1994 dev->d2_support ? " D2" : "");
Rafael J. Wysocki337001b2008-07-07 03:36:24 +02001995 }
1996
1997 pmc &= PCI_PM_CAP_PME_MASK;
1998 if (pmc) {
Bjorn Helgaas10c3d712009-11-04 10:32:42 -07001999 dev_printk(KERN_DEBUG, &dev->dev,
2000 "PME# supported from%s%s%s%s%s\n",
Bjorn Helgaasc9ed77e2008-08-22 09:37:02 -06002001 (pmc & PCI_PM_CAP_PME_D0) ? " D0" : "",
2002 (pmc & PCI_PM_CAP_PME_D1) ? " D1" : "",
2003 (pmc & PCI_PM_CAP_PME_D2) ? " D2" : "",
2004 (pmc & PCI_PM_CAP_PME_D3) ? " D3hot" : "",
2005 (pmc & PCI_PM_CAP_PME_D3cold) ? " D3cold" : "");
Rafael J. Wysocki337001b2008-07-07 03:36:24 +02002006 dev->pme_support = pmc >> PCI_PM_CAP_PME_SHIFT;
Rafael J. Wysocki379021d2011-10-03 23:16:33 +02002007 dev->pme_poll = true;
Rafael J. Wysockieb9d0fe2008-07-07 03:34:48 +02002008 /*
2009 * Make device's PM flags reflect the wake-up capability, but
2010 * let the user space enable it to wake up the system as needed.
2011 */
2012 device_set_wakeup_capable(&dev->dev, true);
Rafael J. Wysockieb9d0fe2008-07-07 03:34:48 +02002013 /* Disable the PME# generation functionality */
Rafael J. Wysocki337001b2008-07-07 03:36:24 +02002014 pci_pme_active(dev, false);
2015 } else {
2016 dev->pme_support = 0;
Rafael J. Wysockieb9d0fe2008-07-07 03:34:48 +02002017 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07002018}
2019
Yu Zhao58c3a722008-10-14 14:02:53 +08002020/**
Jesse Barneseb9c39d2008-12-17 12:10:05 -08002021 * platform_pci_wakeup_init - init platform wakeup if present
2022 * @dev: PCI device
2023 *
2024 * Some devices don't have PCI PM caps but can still generate wakeup
2025 * events through platform methods (like ACPI events). If @dev supports
2026 * platform wakeup events, set the device flag to indicate as much. This
2027 * may be redundant if the device also supports PCI PM caps, but double
2028 * initialization should be safe in that case.
2029 */
2030void platform_pci_wakeup_init(struct pci_dev *dev)
2031{
2032 if (!platform_pci_can_wakeup(dev))
2033 return;
2034
2035 device_set_wakeup_capable(&dev->dev, true);
Jesse Barneseb9c39d2008-12-17 12:10:05 -08002036 platform_pci_sleep_wake(dev, false);
2037}
2038
Yinghai Lu34a48762012-02-11 00:18:41 -08002039static void pci_add_saved_cap(struct pci_dev *pci_dev,
2040 struct pci_cap_saved_state *new_cap)
2041{
2042 hlist_add_head(&new_cap->next, &pci_dev->saved_cap_space);
2043}
2044
Jesse Barneseb9c39d2008-12-17 12:10:05 -08002045/**
Rafael J. Wysocki63f48982008-12-07 22:02:58 +01002046 * pci_add_save_buffer - allocate buffer for saving given capability registers
2047 * @dev: the PCI device
2048 * @cap: the capability to allocate the buffer for
2049 * @size: requested size of the buffer
2050 */
2051static int pci_add_cap_save_buffer(
2052 struct pci_dev *dev, char cap, unsigned int size)
2053{
2054 int pos;
2055 struct pci_cap_saved_state *save_state;
2056
2057 pos = pci_find_capability(dev, cap);
2058 if (pos <= 0)
2059 return 0;
2060
2061 save_state = kzalloc(sizeof(*save_state) + size, GFP_KERNEL);
2062 if (!save_state)
2063 return -ENOMEM;
2064
Alex Williamson24a4742f2011-05-10 10:02:11 -06002065 save_state->cap.cap_nr = cap;
2066 save_state->cap.size = size;
Rafael J. Wysocki63f48982008-12-07 22:02:58 +01002067 pci_add_saved_cap(dev, save_state);
2068
2069 return 0;
2070}
2071
2072/**
2073 * pci_allocate_cap_save_buffers - allocate buffers for saving capabilities
2074 * @dev: the PCI device
2075 */
2076void pci_allocate_cap_save_buffers(struct pci_dev *dev)
2077{
2078 int error;
2079
Yu Zhao89858512009-02-16 02:55:47 +08002080 error = pci_add_cap_save_buffer(dev, PCI_CAP_ID_EXP,
2081 PCI_EXP_SAVE_REGS * sizeof(u16));
Rafael J. Wysocki63f48982008-12-07 22:02:58 +01002082 if (error)
2083 dev_err(&dev->dev,
2084 "unable to preallocate PCI Express save buffer\n");
2085
2086 error = pci_add_cap_save_buffer(dev, PCI_CAP_ID_PCIX, sizeof(u16));
2087 if (error)
2088 dev_err(&dev->dev,
2089 "unable to preallocate PCI-X save buffer\n");
2090}
2091
Yinghai Luf7968412012-02-11 00:18:30 -08002092void pci_free_cap_save_buffers(struct pci_dev *dev)
2093{
2094 struct pci_cap_saved_state *tmp;
2095 struct hlist_node *pos, *n;
2096
2097 hlist_for_each_entry_safe(tmp, pos, n, &dev->saved_cap_space, next)
2098 kfree(tmp);
2099}
2100
Rafael J. Wysocki63f48982008-12-07 22:02:58 +01002101/**
Yu Zhao58c3a722008-10-14 14:02:53 +08002102 * pci_enable_ari - enable ARI forwarding if hardware support it
2103 * @dev: the PCI device
2104 */
2105void pci_enable_ari(struct pci_dev *dev)
2106{
2107 int pos;
2108 u32 cap;
Chris Wright864d2962011-07-13 10:14:33 -07002109 u16 flags, ctrl;
Zhao, Yu81135872008-10-23 13:15:39 +08002110 struct pci_dev *bridge;
Yu Zhao58c3a722008-10-14 14:02:53 +08002111
Rafael J. Wysocki6748dcc2012-03-01 00:06:33 +01002112 if (pcie_ari_disabled || !pci_is_pcie(dev) || dev->devfn)
Yu Zhao58c3a722008-10-14 14:02:53 +08002113 return;
2114
Zhao, Yu81135872008-10-23 13:15:39 +08002115 pos = pci_find_ext_capability(dev, PCI_EXT_CAP_ID_ARI);
Yu Zhao58c3a722008-10-14 14:02:53 +08002116 if (!pos)
2117 return;
2118
Zhao, Yu81135872008-10-23 13:15:39 +08002119 bridge = dev->bus->self;
Kenji Kaneshige5f4d91a2009-11-11 14:36:17 +09002120 if (!bridge || !pci_is_pcie(bridge))
Zhao, Yu81135872008-10-23 13:15:39 +08002121 return;
2122
Kenji Kaneshige06a1cba2009-11-11 14:30:56 +09002123 pos = pci_pcie_cap(bridge);
Zhao, Yu81135872008-10-23 13:15:39 +08002124 if (!pos)
2125 return;
2126
Chris Wright864d2962011-07-13 10:14:33 -07002127 /* ARI is a PCIe v2 feature */
2128 pci_read_config_word(bridge, pos + PCI_EXP_FLAGS, &flags);
2129 if ((flags & PCI_EXP_FLAGS_VERS) < 2)
2130 return;
2131
Zhao, Yu81135872008-10-23 13:15:39 +08002132 pci_read_config_dword(bridge, pos + PCI_EXP_DEVCAP2, &cap);
Yu Zhao58c3a722008-10-14 14:02:53 +08002133 if (!(cap & PCI_EXP_DEVCAP2_ARI))
2134 return;
2135
Zhao, Yu81135872008-10-23 13:15:39 +08002136 pci_read_config_word(bridge, pos + PCI_EXP_DEVCTL2, &ctrl);
Yu Zhao58c3a722008-10-14 14:02:53 +08002137 ctrl |= PCI_EXP_DEVCTL2_ARI;
Zhao, Yu81135872008-10-23 13:15:39 +08002138 pci_write_config_word(bridge, pos + PCI_EXP_DEVCTL2, ctrl);
Yu Zhao58c3a722008-10-14 14:02:53 +08002139
Zhao, Yu81135872008-10-23 13:15:39 +08002140 bridge->ari_enabled = 1;
Yu Zhao58c3a722008-10-14 14:02:53 +08002141}
2142
Jesse Barnesb48d4422010-10-19 13:07:57 -07002143/**
2144 * pci_enable_ido - enable ID-based ordering on a device
2145 * @dev: the PCI device
2146 * @type: which types of IDO to enable
2147 *
2148 * Enable ID-based ordering on @dev. @type can contain the bits
2149 * %PCI_EXP_IDO_REQUEST and/or %PCI_EXP_IDO_COMPLETION to indicate
2150 * which types of transactions are allowed to be re-ordered.
2151 */
2152void pci_enable_ido(struct pci_dev *dev, unsigned long type)
2153{
2154 int pos;
2155 u16 ctrl;
2156
2157 pos = pci_pcie_cap(dev);
2158 if (!pos)
2159 return;
2160
2161 pci_read_config_word(dev, pos + PCI_EXP_DEVCTL2, &ctrl);
2162 if (type & PCI_EXP_IDO_REQUEST)
2163 ctrl |= PCI_EXP_IDO_REQ_EN;
2164 if (type & PCI_EXP_IDO_COMPLETION)
2165 ctrl |= PCI_EXP_IDO_CMP_EN;
2166 pci_write_config_word(dev, pos + PCI_EXP_DEVCTL2, ctrl);
2167}
2168EXPORT_SYMBOL(pci_enable_ido);
2169
2170/**
2171 * pci_disable_ido - disable ID-based ordering on a device
2172 * @dev: the PCI device
2173 * @type: which types of IDO to disable
2174 */
2175void pci_disable_ido(struct pci_dev *dev, unsigned long type)
2176{
2177 int pos;
2178 u16 ctrl;
2179
2180 if (!pci_is_pcie(dev))
2181 return;
2182
2183 pos = pci_pcie_cap(dev);
2184 if (!pos)
2185 return;
2186
2187 pci_read_config_word(dev, pos + PCI_EXP_DEVCTL2, &ctrl);
2188 if (type & PCI_EXP_IDO_REQUEST)
2189 ctrl &= ~PCI_EXP_IDO_REQ_EN;
2190 if (type & PCI_EXP_IDO_COMPLETION)
2191 ctrl &= ~PCI_EXP_IDO_CMP_EN;
2192 pci_write_config_word(dev, pos + PCI_EXP_DEVCTL2, ctrl);
2193}
2194EXPORT_SYMBOL(pci_disable_ido);
2195
Jesse Barnes48a92a82011-01-10 12:46:36 -08002196/**
2197 * pci_enable_obff - enable optimized buffer flush/fill
2198 * @dev: PCI device
2199 * @type: type of signaling to use
2200 *
2201 * Try to enable @type OBFF signaling on @dev. It will try using WAKE#
2202 * signaling if possible, falling back to message signaling only if
2203 * WAKE# isn't supported. @type should indicate whether the PCIe link
2204 * be brought out of L0s or L1 to send the message. It should be either
2205 * %PCI_EXP_OBFF_SIGNAL_ALWAYS or %PCI_OBFF_SIGNAL_L0.
2206 *
2207 * If your device can benefit from receiving all messages, even at the
2208 * power cost of bringing the link back up from a low power state, use
2209 * %PCI_EXP_OBFF_SIGNAL_ALWAYS. Otherwise, use %PCI_OBFF_SIGNAL_L0 (the
2210 * preferred type).
2211 *
2212 * RETURNS:
2213 * Zero on success, appropriate error number on failure.
2214 */
2215int pci_enable_obff(struct pci_dev *dev, enum pci_obff_signal_type type)
2216{
2217 int pos;
2218 u32 cap;
2219 u16 ctrl;
2220 int ret;
2221
2222 if (!pci_is_pcie(dev))
2223 return -ENOTSUPP;
2224
2225 pos = pci_pcie_cap(dev);
2226 if (!pos)
2227 return -ENOTSUPP;
2228
2229 pci_read_config_dword(dev, pos + PCI_EXP_DEVCAP2, &cap);
2230 if (!(cap & PCI_EXP_OBFF_MASK))
2231 return -ENOTSUPP; /* no OBFF support at all */
2232
2233 /* Make sure the topology supports OBFF as well */
2234 if (dev->bus) {
2235 ret = pci_enable_obff(dev->bus->self, type);
2236 if (ret)
2237 return ret;
2238 }
2239
2240 pci_read_config_word(dev, pos + PCI_EXP_DEVCTL2, &ctrl);
2241 if (cap & PCI_EXP_OBFF_WAKE)
2242 ctrl |= PCI_EXP_OBFF_WAKE_EN;
2243 else {
2244 switch (type) {
2245 case PCI_EXP_OBFF_SIGNAL_L0:
2246 if (!(ctrl & PCI_EXP_OBFF_WAKE_EN))
2247 ctrl |= PCI_EXP_OBFF_MSGA_EN;
2248 break;
2249 case PCI_EXP_OBFF_SIGNAL_ALWAYS:
2250 ctrl &= ~PCI_EXP_OBFF_WAKE_EN;
2251 ctrl |= PCI_EXP_OBFF_MSGB_EN;
2252 break;
2253 default:
2254 WARN(1, "bad OBFF signal type\n");
2255 return -ENOTSUPP;
2256 }
2257 }
2258 pci_write_config_word(dev, pos + PCI_EXP_DEVCTL2, ctrl);
2259
2260 return 0;
2261}
2262EXPORT_SYMBOL(pci_enable_obff);
2263
2264/**
2265 * pci_disable_obff - disable optimized buffer flush/fill
2266 * @dev: PCI device
2267 *
2268 * Disable OBFF on @dev.
2269 */
2270void pci_disable_obff(struct pci_dev *dev)
2271{
2272 int pos;
2273 u16 ctrl;
2274
2275 if (!pci_is_pcie(dev))
2276 return;
2277
2278 pos = pci_pcie_cap(dev);
2279 if (!pos)
2280 return;
2281
2282 pci_read_config_word(dev, pos + PCI_EXP_DEVCTL2, &ctrl);
2283 ctrl &= ~PCI_EXP_OBFF_WAKE_EN;
2284 pci_write_config_word(dev, pos + PCI_EXP_DEVCTL2, ctrl);
2285}
2286EXPORT_SYMBOL(pci_disable_obff);
2287
Jesse Barnes51c2e0a2011-01-14 08:53:04 -08002288/**
2289 * pci_ltr_supported - check whether a device supports LTR
2290 * @dev: PCI device
2291 *
2292 * RETURNS:
2293 * True if @dev supports latency tolerance reporting, false otherwise.
2294 */
2295bool pci_ltr_supported(struct pci_dev *dev)
2296{
2297 int pos;
2298 u32 cap;
2299
2300 if (!pci_is_pcie(dev))
2301 return false;
2302
2303 pos = pci_pcie_cap(dev);
2304 if (!pos)
2305 return false;
2306
2307 pci_read_config_dword(dev, pos + PCI_EXP_DEVCAP2, &cap);
2308
2309 return cap & PCI_EXP_DEVCAP2_LTR;
2310}
2311EXPORT_SYMBOL(pci_ltr_supported);
2312
2313/**
2314 * pci_enable_ltr - enable latency tolerance reporting
2315 * @dev: PCI device
2316 *
2317 * Enable LTR on @dev if possible, which means enabling it first on
2318 * upstream ports.
2319 *
2320 * RETURNS:
2321 * Zero on success, errno on failure.
2322 */
2323int pci_enable_ltr(struct pci_dev *dev)
2324{
2325 int pos;
2326 u16 ctrl;
2327 int ret;
2328
2329 if (!pci_ltr_supported(dev))
2330 return -ENOTSUPP;
2331
2332 pos = pci_pcie_cap(dev);
2333 if (!pos)
2334 return -ENOTSUPP;
2335
2336 /* Only primary function can enable/disable LTR */
2337 if (PCI_FUNC(dev->devfn) != 0)
2338 return -EINVAL;
2339
2340 /* Enable upstream ports first */
2341 if (dev->bus) {
2342 ret = pci_enable_ltr(dev->bus->self);
2343 if (ret)
2344 return ret;
2345 }
2346
2347 pci_read_config_word(dev, pos + PCI_EXP_DEVCTL2, &ctrl);
2348 ctrl |= PCI_EXP_LTR_EN;
2349 pci_write_config_word(dev, pos + PCI_EXP_DEVCTL2, ctrl);
2350
2351 return 0;
2352}
2353EXPORT_SYMBOL(pci_enable_ltr);
2354
2355/**
2356 * pci_disable_ltr - disable latency tolerance reporting
2357 * @dev: PCI device
2358 */
2359void pci_disable_ltr(struct pci_dev *dev)
2360{
2361 int pos;
2362 u16 ctrl;
2363
2364 if (!pci_ltr_supported(dev))
2365 return;
2366
2367 pos = pci_pcie_cap(dev);
2368 if (!pos)
2369 return;
2370
2371 /* Only primary function can enable/disable LTR */
2372 if (PCI_FUNC(dev->devfn) != 0)
2373 return;
2374
2375 pci_read_config_word(dev, pos + PCI_EXP_DEVCTL2, &ctrl);
2376 ctrl &= ~PCI_EXP_LTR_EN;
2377 pci_write_config_word(dev, pos + PCI_EXP_DEVCTL2, ctrl);
2378}
2379EXPORT_SYMBOL(pci_disable_ltr);
2380
2381static int __pci_ltr_scale(int *val)
2382{
2383 int scale = 0;
2384
2385 while (*val > 1023) {
2386 *val = (*val + 31) / 32;
2387 scale++;
2388 }
2389 return scale;
2390}
2391
2392/**
2393 * pci_set_ltr - set LTR latency values
2394 * @dev: PCI device
2395 * @snoop_lat_ns: snoop latency in nanoseconds
2396 * @nosnoop_lat_ns: nosnoop latency in nanoseconds
2397 *
2398 * Figure out the scale and set the LTR values accordingly.
2399 */
2400int pci_set_ltr(struct pci_dev *dev, int snoop_lat_ns, int nosnoop_lat_ns)
2401{
2402 int pos, ret, snoop_scale, nosnoop_scale;
2403 u16 val;
2404
2405 if (!pci_ltr_supported(dev))
2406 return -ENOTSUPP;
2407
2408 snoop_scale = __pci_ltr_scale(&snoop_lat_ns);
2409 nosnoop_scale = __pci_ltr_scale(&nosnoop_lat_ns);
2410
2411 if (snoop_lat_ns > PCI_LTR_VALUE_MASK ||
2412 nosnoop_lat_ns > PCI_LTR_VALUE_MASK)
2413 return -EINVAL;
2414
2415 if ((snoop_scale > (PCI_LTR_SCALE_MASK >> PCI_LTR_SCALE_SHIFT)) ||
2416 (nosnoop_scale > (PCI_LTR_SCALE_MASK >> PCI_LTR_SCALE_SHIFT)))
2417 return -EINVAL;
2418
2419 pos = pci_find_ext_capability(dev, PCI_EXT_CAP_ID_LTR);
2420 if (!pos)
2421 return -ENOTSUPP;
2422
2423 val = (snoop_scale << PCI_LTR_SCALE_SHIFT) | snoop_lat_ns;
2424 ret = pci_write_config_word(dev, pos + PCI_LTR_MAX_SNOOP_LAT, val);
2425 if (ret != 4)
2426 return -EIO;
2427
2428 val = (nosnoop_scale << PCI_LTR_SCALE_SHIFT) | nosnoop_lat_ns;
2429 ret = pci_write_config_word(dev, pos + PCI_LTR_MAX_NOSNOOP_LAT, val);
2430 if (ret != 4)
2431 return -EIO;
2432
2433 return 0;
2434}
2435EXPORT_SYMBOL(pci_set_ltr);
2436
Chris Wright5d990b62009-12-04 12:15:21 -08002437static int pci_acs_enable;
2438
2439/**
2440 * pci_request_acs - ask for ACS to be enabled if supported
2441 */
2442void pci_request_acs(void)
2443{
2444 pci_acs_enable = 1;
2445}
2446
Bjorn Helgaas57c2cf72008-12-11 11:24:23 -07002447/**
Allen Kayae21ee62009-10-07 10:27:17 -07002448 * pci_enable_acs - enable ACS if hardware support it
2449 * @dev: the PCI device
2450 */
2451void pci_enable_acs(struct pci_dev *dev)
2452{
2453 int pos;
2454 u16 cap;
2455 u16 ctrl;
2456
Chris Wright5d990b62009-12-04 12:15:21 -08002457 if (!pci_acs_enable)
2458 return;
2459
Kenji Kaneshige5f4d91a2009-11-11 14:36:17 +09002460 if (!pci_is_pcie(dev))
Allen Kayae21ee62009-10-07 10:27:17 -07002461 return;
2462
2463 pos = pci_find_ext_capability(dev, PCI_EXT_CAP_ID_ACS);
2464 if (!pos)
2465 return;
2466
2467 pci_read_config_word(dev, pos + PCI_ACS_CAP, &cap);
2468 pci_read_config_word(dev, pos + PCI_ACS_CTRL, &ctrl);
2469
2470 /* Source Validation */
2471 ctrl |= (cap & PCI_ACS_SV);
2472
2473 /* P2P Request Redirect */
2474 ctrl |= (cap & PCI_ACS_RR);
2475
2476 /* P2P Completion Redirect */
2477 ctrl |= (cap & PCI_ACS_CR);
2478
2479 /* Upstream Forwarding */
2480 ctrl |= (cap & PCI_ACS_UF);
2481
2482 pci_write_config_word(dev, pos + PCI_ACS_CTRL, ctrl);
2483}
2484
2485/**
Bjorn Helgaas57c2cf72008-12-11 11:24:23 -07002486 * pci_swizzle_interrupt_pin - swizzle INTx for device behind bridge
2487 * @dev: the PCI device
2488 * @pin: the INTx pin (1=INTA, 2=INTB, 3=INTD, 4=INTD)
2489 *
2490 * Perform INTx swizzling for a device behind one level of bridge. This is
2491 * required by section 9.1 of the PCI-to-PCI bridge specification for devices
Matthew Wilcox46b952a2009-07-01 14:24:30 -07002492 * behind bridges on add-in cards. For devices with ARI enabled, the slot
2493 * number is always 0 (see the Implementation Note in section 2.2.8.1 of
2494 * the PCI Express Base Specification, Revision 2.1)
Bjorn Helgaas57c2cf72008-12-11 11:24:23 -07002495 */
John Crispin3df425f2012-04-12 17:33:07 +02002496u8 pci_swizzle_interrupt_pin(const struct pci_dev *dev, u8 pin)
Bjorn Helgaas57c2cf72008-12-11 11:24:23 -07002497{
Matthew Wilcox46b952a2009-07-01 14:24:30 -07002498 int slot;
2499
2500 if (pci_ari_enabled(dev->bus))
2501 slot = 0;
2502 else
2503 slot = PCI_SLOT(dev->devfn);
2504
2505 return (((pin - 1) + slot) % 4) + 1;
Bjorn Helgaas57c2cf72008-12-11 11:24:23 -07002506}
2507
Linus Torvalds1da177e2005-04-16 15:20:36 -07002508int
2509pci_get_interrupt_pin(struct pci_dev *dev, struct pci_dev **bridge)
2510{
2511 u8 pin;
2512
Kristen Accardi514d2072005-11-02 16:24:39 -08002513 pin = dev->pin;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002514 if (!pin)
2515 return -1;
Bjorn Helgaas878f2e52008-12-09 16:11:46 -07002516
Kenji Kaneshige8784fd42009-05-26 16:07:33 +09002517 while (!pci_is_root_bus(dev->bus)) {
Bjorn Helgaas57c2cf72008-12-11 11:24:23 -07002518 pin = pci_swizzle_interrupt_pin(dev, pin);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002519 dev = dev->bus->self;
2520 }
2521 *bridge = dev;
2522 return pin;
2523}
2524
2525/**
Bjorn Helgaas68feac82008-12-16 21:36:55 -07002526 * pci_common_swizzle - swizzle INTx all the way to root bridge
2527 * @dev: the PCI device
2528 * @pinp: pointer to the INTx pin value (1=INTA, 2=INTB, 3=INTD, 4=INTD)
2529 *
2530 * Perform INTx swizzling for a device. This traverses through all PCI-to-PCI
2531 * bridges all the way up to a PCI root bus.
2532 */
2533u8 pci_common_swizzle(struct pci_dev *dev, u8 *pinp)
2534{
2535 u8 pin = *pinp;
2536
Kenji Kaneshige1eb39482009-05-26 16:08:36 +09002537 while (!pci_is_root_bus(dev->bus)) {
Bjorn Helgaas68feac82008-12-16 21:36:55 -07002538 pin = pci_swizzle_interrupt_pin(dev, pin);
2539 dev = dev->bus->self;
2540 }
2541 *pinp = pin;
2542 return PCI_SLOT(dev->devfn);
2543}
2544
2545/**
Linus Torvalds1da177e2005-04-16 15:20:36 -07002546 * pci_release_region - Release a PCI bar
2547 * @pdev: PCI device whose resources were previously reserved by pci_request_region
2548 * @bar: BAR to release
2549 *
2550 * Releases the PCI I/O and memory resources previously reserved by a
2551 * successful call to pci_request_region. Call this function only
2552 * after all use of the PCI regions has ceased.
2553 */
2554void pci_release_region(struct pci_dev *pdev, int bar)
2555{
Tejun Heo9ac78492007-01-20 16:00:26 +09002556 struct pci_devres *dr;
2557
Linus Torvalds1da177e2005-04-16 15:20:36 -07002558 if (pci_resource_len(pdev, bar) == 0)
2559 return;
2560 if (pci_resource_flags(pdev, bar) & IORESOURCE_IO)
2561 release_region(pci_resource_start(pdev, bar),
2562 pci_resource_len(pdev, bar));
2563 else if (pci_resource_flags(pdev, bar) & IORESOURCE_MEM)
2564 release_mem_region(pci_resource_start(pdev, bar),
2565 pci_resource_len(pdev, bar));
Tejun Heo9ac78492007-01-20 16:00:26 +09002566
2567 dr = find_pci_dr(pdev);
2568 if (dr)
2569 dr->region_mask &= ~(1 << bar);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002570}
2571
2572/**
Randy Dunlapf5ddcac2009-01-09 17:03:20 -08002573 * __pci_request_region - Reserved PCI I/O and memory resource
Linus Torvalds1da177e2005-04-16 15:20:36 -07002574 * @pdev: PCI device whose resources are to be reserved
2575 * @bar: BAR to be reserved
2576 * @res_name: Name to be associated with resource.
Randy Dunlapf5ddcac2009-01-09 17:03:20 -08002577 * @exclusive: whether the region access is exclusive or not
Linus Torvalds1da177e2005-04-16 15:20:36 -07002578 *
2579 * Mark the PCI region associated with PCI device @pdev BR @bar as
2580 * being reserved by owner @res_name. Do not access any
2581 * address inside the PCI regions unless this call returns
2582 * successfully.
2583 *
Randy Dunlapf5ddcac2009-01-09 17:03:20 -08002584 * If @exclusive is set, then the region is marked so that userspace
2585 * is explicitly not allowed to map the resource via /dev/mem or
2586 * sysfs MMIO access.
2587 *
Linus Torvalds1da177e2005-04-16 15:20:36 -07002588 * Returns 0 on success, or %EBUSY on error. A warning
2589 * message is also printed on failure.
2590 */
Arjan van de Vene8de1482008-10-22 19:55:31 -07002591static int __pci_request_region(struct pci_dev *pdev, int bar, const char *res_name,
2592 int exclusive)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002593{
Tejun Heo9ac78492007-01-20 16:00:26 +09002594 struct pci_devres *dr;
2595
Linus Torvalds1da177e2005-04-16 15:20:36 -07002596 if (pci_resource_len(pdev, bar) == 0)
2597 return 0;
2598
2599 if (pci_resource_flags(pdev, bar) & IORESOURCE_IO) {
2600 if (!request_region(pci_resource_start(pdev, bar),
2601 pci_resource_len(pdev, bar), res_name))
2602 goto err_out;
2603 }
2604 else if (pci_resource_flags(pdev, bar) & IORESOURCE_MEM) {
Arjan van de Vene8de1482008-10-22 19:55:31 -07002605 if (!__request_mem_region(pci_resource_start(pdev, bar),
2606 pci_resource_len(pdev, bar), res_name,
2607 exclusive))
Linus Torvalds1da177e2005-04-16 15:20:36 -07002608 goto err_out;
2609 }
Tejun Heo9ac78492007-01-20 16:00:26 +09002610
2611 dr = find_pci_dr(pdev);
2612 if (dr)
2613 dr->region_mask |= 1 << bar;
2614
Linus Torvalds1da177e2005-04-16 15:20:36 -07002615 return 0;
2616
2617err_out:
Bjorn Helgaasc7dabef2009-10-27 13:26:47 -06002618 dev_warn(&pdev->dev, "BAR %d: can't reserve %pR\n", bar,
Benjamin Herrenschmidt096e6f62008-10-20 15:07:37 +11002619 &pdev->resource[bar]);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002620 return -EBUSY;
2621}
2622
Hidetoshi Setoc87deff2006-12-18 10:31:06 +09002623/**
Randy Dunlapf5ddcac2009-01-09 17:03:20 -08002624 * pci_request_region - Reserve PCI I/O and memory resource
Arjan van de Vene8de1482008-10-22 19:55:31 -07002625 * @pdev: PCI device whose resources are to be reserved
2626 * @bar: BAR to be reserved
Randy Dunlapf5ddcac2009-01-09 17:03:20 -08002627 * @res_name: Name to be associated with resource
Arjan van de Vene8de1482008-10-22 19:55:31 -07002628 *
Randy Dunlapf5ddcac2009-01-09 17:03:20 -08002629 * Mark the PCI region associated with PCI device @pdev BAR @bar as
Arjan van de Vene8de1482008-10-22 19:55:31 -07002630 * being reserved by owner @res_name. Do not access any
2631 * address inside the PCI regions unless this call returns
2632 * successfully.
2633 *
2634 * Returns 0 on success, or %EBUSY on error. A warning
2635 * message is also printed on failure.
2636 */
2637int pci_request_region(struct pci_dev *pdev, int bar, const char *res_name)
2638{
2639 return __pci_request_region(pdev, bar, res_name, 0);
2640}
2641
2642/**
2643 * pci_request_region_exclusive - Reserved PCI I/O and memory resource
2644 * @pdev: PCI device whose resources are to be reserved
2645 * @bar: BAR to be reserved
2646 * @res_name: Name to be associated with resource.
2647 *
2648 * Mark the PCI region associated with PCI device @pdev BR @bar as
2649 * being reserved by owner @res_name. Do not access any
2650 * address inside the PCI regions unless this call returns
2651 * successfully.
2652 *
2653 * Returns 0 on success, or %EBUSY on error. A warning
2654 * message is also printed on failure.
2655 *
2656 * The key difference that _exclusive makes it that userspace is
2657 * explicitly not allowed to map the resource via /dev/mem or
2658 * sysfs.
2659 */
2660int pci_request_region_exclusive(struct pci_dev *pdev, int bar, const char *res_name)
2661{
2662 return __pci_request_region(pdev, bar, res_name, IORESOURCE_EXCLUSIVE);
2663}
2664/**
Hidetoshi Setoc87deff2006-12-18 10:31:06 +09002665 * pci_release_selected_regions - Release selected PCI I/O and memory resources
2666 * @pdev: PCI device whose resources were previously reserved
2667 * @bars: Bitmask of BARs to be released
2668 *
2669 * Release selected PCI I/O and memory resources previously reserved.
2670 * Call this function only after all use of the PCI regions has ceased.
2671 */
2672void pci_release_selected_regions(struct pci_dev *pdev, int bars)
2673{
2674 int i;
2675
2676 for (i = 0; i < 6; i++)
2677 if (bars & (1 << i))
2678 pci_release_region(pdev, i);
2679}
2680
Arjan van de Vene8de1482008-10-22 19:55:31 -07002681int __pci_request_selected_regions(struct pci_dev *pdev, int bars,
2682 const char *res_name, int excl)
Hidetoshi Setoc87deff2006-12-18 10:31:06 +09002683{
2684 int i;
2685
2686 for (i = 0; i < 6; i++)
2687 if (bars & (1 << i))
Arjan van de Vene8de1482008-10-22 19:55:31 -07002688 if (__pci_request_region(pdev, i, res_name, excl))
Hidetoshi Setoc87deff2006-12-18 10:31:06 +09002689 goto err_out;
2690 return 0;
2691
2692err_out:
2693 while(--i >= 0)
2694 if (bars & (1 << i))
2695 pci_release_region(pdev, i);
2696
2697 return -EBUSY;
2698}
Linus Torvalds1da177e2005-04-16 15:20:36 -07002699
Arjan van de Vene8de1482008-10-22 19:55:31 -07002700
2701/**
2702 * pci_request_selected_regions - Reserve selected PCI I/O and memory resources
2703 * @pdev: PCI device whose resources are to be reserved
2704 * @bars: Bitmask of BARs to be requested
2705 * @res_name: Name to be associated with resource
2706 */
2707int pci_request_selected_regions(struct pci_dev *pdev, int bars,
2708 const char *res_name)
2709{
2710 return __pci_request_selected_regions(pdev, bars, res_name, 0);
2711}
2712
2713int pci_request_selected_regions_exclusive(struct pci_dev *pdev,
2714 int bars, const char *res_name)
2715{
2716 return __pci_request_selected_regions(pdev, bars, res_name,
2717 IORESOURCE_EXCLUSIVE);
2718}
2719
Linus Torvalds1da177e2005-04-16 15:20:36 -07002720/**
2721 * pci_release_regions - Release reserved PCI I/O and memory resources
2722 * @pdev: PCI device whose resources were previously reserved by pci_request_regions
2723 *
2724 * Releases all PCI I/O and memory resources previously reserved by a
2725 * successful call to pci_request_regions. Call this function only
2726 * after all use of the PCI regions has ceased.
2727 */
2728
2729void pci_release_regions(struct pci_dev *pdev)
2730{
Hidetoshi Setoc87deff2006-12-18 10:31:06 +09002731 pci_release_selected_regions(pdev, (1 << 6) - 1);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002732}
2733
2734/**
2735 * pci_request_regions - Reserved PCI I/O and memory resources
2736 * @pdev: PCI device whose resources are to be reserved
2737 * @res_name: Name to be associated with resource.
2738 *
2739 * Mark all PCI regions associated with PCI device @pdev as
2740 * being reserved by owner @res_name. Do not access any
2741 * address inside the PCI regions unless this call returns
2742 * successfully.
2743 *
2744 * Returns 0 on success, or %EBUSY on error. A warning
2745 * message is also printed on failure.
2746 */
Jeff Garzik3c990e92006-03-04 21:52:42 -05002747int pci_request_regions(struct pci_dev *pdev, const char *res_name)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002748{
Hidetoshi Setoc87deff2006-12-18 10:31:06 +09002749 return pci_request_selected_regions(pdev, ((1 << 6) - 1), res_name);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002750}
2751
2752/**
Arjan van de Vene8de1482008-10-22 19:55:31 -07002753 * pci_request_regions_exclusive - Reserved PCI I/O and memory resources
2754 * @pdev: PCI device whose resources are to be reserved
2755 * @res_name: Name to be associated with resource.
2756 *
2757 * Mark all PCI regions associated with PCI device @pdev as
2758 * being reserved by owner @res_name. Do not access any
2759 * address inside the PCI regions unless this call returns
2760 * successfully.
2761 *
2762 * pci_request_regions_exclusive() will mark the region so that
2763 * /dev/mem and the sysfs MMIO access will not be allowed.
2764 *
2765 * Returns 0 on success, or %EBUSY on error. A warning
2766 * message is also printed on failure.
2767 */
2768int pci_request_regions_exclusive(struct pci_dev *pdev, const char *res_name)
2769{
2770 return pci_request_selected_regions_exclusive(pdev,
2771 ((1 << 6) - 1), res_name);
2772}
2773
Ben Hutchings6a479072008-12-23 03:08:29 +00002774static void __pci_set_master(struct pci_dev *dev, bool enable)
2775{
2776 u16 old_cmd, cmd;
2777
2778 pci_read_config_word(dev, PCI_COMMAND, &old_cmd);
2779 if (enable)
2780 cmd = old_cmd | PCI_COMMAND_MASTER;
2781 else
2782 cmd = old_cmd & ~PCI_COMMAND_MASTER;
2783 if (cmd != old_cmd) {
2784 dev_dbg(&dev->dev, "%s bus mastering\n",
2785 enable ? "enabling" : "disabling");
2786 pci_write_config_word(dev, PCI_COMMAND, cmd);
2787 }
2788 dev->is_busmaster = enable;
2789}
Arjan van de Vene8de1482008-10-22 19:55:31 -07002790
2791/**
Myron Stowe96c55902011-10-28 15:48:38 -06002792 * pcibios_set_master - enable PCI bus-mastering for device dev
2793 * @dev: the PCI device to enable
2794 *
2795 * Enables PCI bus-mastering for the device. This is the default
2796 * implementation. Architecture specific implementations can override
2797 * this if necessary.
2798 */
2799void __weak pcibios_set_master(struct pci_dev *dev)
2800{
2801 u8 lat;
2802
Myron Stowef6766782011-10-28 15:49:20 -06002803 /* The latency timer doesn't apply to PCIe (either Type 0 or Type 1) */
2804 if (pci_is_pcie(dev))
2805 return;
2806
Myron Stowe96c55902011-10-28 15:48:38 -06002807 pci_read_config_byte(dev, PCI_LATENCY_TIMER, &lat);
2808 if (lat < 16)
2809 lat = (64 <= pcibios_max_latency) ? 64 : pcibios_max_latency;
2810 else if (lat > pcibios_max_latency)
2811 lat = pcibios_max_latency;
2812 else
2813 return;
2814 dev_printk(KERN_DEBUG, &dev->dev, "setting latency timer to %d\n", lat);
2815 pci_write_config_byte(dev, PCI_LATENCY_TIMER, lat);
2816}
2817
2818/**
Linus Torvalds1da177e2005-04-16 15:20:36 -07002819 * pci_set_master - enables bus-mastering for device dev
2820 * @dev: the PCI device to enable
2821 *
2822 * Enables bus-mastering on the device and calls pcibios_set_master()
2823 * to do the needed arch specific settings.
2824 */
Ben Hutchings6a479072008-12-23 03:08:29 +00002825void pci_set_master(struct pci_dev *dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002826{
Ben Hutchings6a479072008-12-23 03:08:29 +00002827 __pci_set_master(dev, true);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002828 pcibios_set_master(dev);
2829}
2830
Ben Hutchings6a479072008-12-23 03:08:29 +00002831/**
2832 * pci_clear_master - disables bus-mastering for device dev
2833 * @dev: the PCI device to disable
2834 */
2835void pci_clear_master(struct pci_dev *dev)
2836{
2837 __pci_set_master(dev, false);
2838}
2839
Linus Torvalds1da177e2005-04-16 15:20:36 -07002840/**
Matthew Wilcoxedb2d972006-10-10 08:01:21 -06002841 * pci_set_cacheline_size - ensure the CACHE_LINE_SIZE register is programmed
2842 * @dev: the PCI device for which MWI is to be enabled
Linus Torvalds1da177e2005-04-16 15:20:36 -07002843 *
Matthew Wilcoxedb2d972006-10-10 08:01:21 -06002844 * Helper function for pci_set_mwi.
2845 * Originally copied from drivers/net/acenic.c.
Linus Torvalds1da177e2005-04-16 15:20:36 -07002846 * Copyright 1998-2001 by Jes Sorensen, <jes@trained-monkey.org>.
2847 *
2848 * RETURNS: An appropriate -ERRNO error value on error, or zero for success.
2849 */
Tejun Heo15ea76d2009-09-22 17:34:48 +09002850int pci_set_cacheline_size(struct pci_dev *dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002851{
2852 u8 cacheline_size;
2853
2854 if (!pci_cache_line_size)
Tejun Heo15ea76d2009-09-22 17:34:48 +09002855 return -EINVAL;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002856
2857 /* Validate current setting: the PCI_CACHE_LINE_SIZE must be
2858 equal to or multiple of the right value. */
2859 pci_read_config_byte(dev, PCI_CACHE_LINE_SIZE, &cacheline_size);
2860 if (cacheline_size >= pci_cache_line_size &&
2861 (cacheline_size % pci_cache_line_size) == 0)
2862 return 0;
2863
2864 /* Write the correct value. */
2865 pci_write_config_byte(dev, PCI_CACHE_LINE_SIZE, pci_cache_line_size);
2866 /* Read it back. */
2867 pci_read_config_byte(dev, PCI_CACHE_LINE_SIZE, &cacheline_size);
2868 if (cacheline_size == pci_cache_line_size)
2869 return 0;
2870
Bjorn Helgaas80ccba12008-06-13 10:52:11 -06002871 dev_printk(KERN_DEBUG, &dev->dev, "cache line size of %d is not "
2872 "supported\n", pci_cache_line_size << 2);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002873
2874 return -EINVAL;
2875}
Tejun Heo15ea76d2009-09-22 17:34:48 +09002876EXPORT_SYMBOL_GPL(pci_set_cacheline_size);
2877
2878#ifdef PCI_DISABLE_MWI
2879int pci_set_mwi(struct pci_dev *dev)
2880{
2881 return 0;
2882}
2883
2884int pci_try_set_mwi(struct pci_dev *dev)
2885{
2886 return 0;
2887}
2888
2889void pci_clear_mwi(struct pci_dev *dev)
2890{
2891}
2892
2893#else
Linus Torvalds1da177e2005-04-16 15:20:36 -07002894
2895/**
2896 * pci_set_mwi - enables memory-write-invalidate PCI transaction
2897 * @dev: the PCI device for which MWI is enabled
2898 *
Randy Dunlap694625c2007-07-09 11:55:54 -07002899 * Enables the Memory-Write-Invalidate transaction in %PCI_COMMAND.
Linus Torvalds1da177e2005-04-16 15:20:36 -07002900 *
2901 * RETURNS: An appropriate -ERRNO error value on error, or zero for success.
2902 */
2903int
2904pci_set_mwi(struct pci_dev *dev)
2905{
2906 int rc;
2907 u16 cmd;
2908
Matthew Wilcoxedb2d972006-10-10 08:01:21 -06002909 rc = pci_set_cacheline_size(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002910 if (rc)
2911 return rc;
2912
2913 pci_read_config_word(dev, PCI_COMMAND, &cmd);
2914 if (! (cmd & PCI_COMMAND_INVALIDATE)) {
Bjorn Helgaas80ccba12008-06-13 10:52:11 -06002915 dev_dbg(&dev->dev, "enabling Mem-Wr-Inval\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -07002916 cmd |= PCI_COMMAND_INVALIDATE;
2917 pci_write_config_word(dev, PCI_COMMAND, cmd);
2918 }
2919
2920 return 0;
2921}
2922
2923/**
Randy Dunlap694625c2007-07-09 11:55:54 -07002924 * pci_try_set_mwi - enables memory-write-invalidate PCI transaction
2925 * @dev: the PCI device for which MWI is enabled
2926 *
2927 * Enables the Memory-Write-Invalidate transaction in %PCI_COMMAND.
2928 * Callers are not required to check the return value.
2929 *
2930 * RETURNS: An appropriate -ERRNO error value on error, or zero for success.
2931 */
2932int pci_try_set_mwi(struct pci_dev *dev)
2933{
2934 int rc = pci_set_mwi(dev);
2935 return rc;
2936}
2937
2938/**
Linus Torvalds1da177e2005-04-16 15:20:36 -07002939 * pci_clear_mwi - disables Memory-Write-Invalidate for device dev
2940 * @dev: the PCI device to disable
2941 *
2942 * Disables PCI Memory-Write-Invalidate transaction on the device
2943 */
2944void
2945pci_clear_mwi(struct pci_dev *dev)
2946{
2947 u16 cmd;
2948
2949 pci_read_config_word(dev, PCI_COMMAND, &cmd);
2950 if (cmd & PCI_COMMAND_INVALIDATE) {
2951 cmd &= ~PCI_COMMAND_INVALIDATE;
2952 pci_write_config_word(dev, PCI_COMMAND, cmd);
2953 }
2954}
Matthew Wilcoxedb2d972006-10-10 08:01:21 -06002955#endif /* ! PCI_DISABLE_MWI */
Linus Torvalds1da177e2005-04-16 15:20:36 -07002956
Brett M Russa04ce0f2005-08-15 15:23:41 -04002957/**
2958 * pci_intx - enables/disables PCI INTx for device dev
Randy Dunlap8f7020d2005-10-23 11:57:38 -07002959 * @pdev: the PCI device to operate on
2960 * @enable: boolean: whether to enable or disable PCI INTx
Brett M Russa04ce0f2005-08-15 15:23:41 -04002961 *
2962 * Enables/disables PCI INTx for device dev
2963 */
2964void
2965pci_intx(struct pci_dev *pdev, int enable)
2966{
2967 u16 pci_command, new;
2968
2969 pci_read_config_word(pdev, PCI_COMMAND, &pci_command);
2970
2971 if (enable) {
2972 new = pci_command & ~PCI_COMMAND_INTX_DISABLE;
2973 } else {
2974 new = pci_command | PCI_COMMAND_INTX_DISABLE;
2975 }
2976
2977 if (new != pci_command) {
Tejun Heo9ac78492007-01-20 16:00:26 +09002978 struct pci_devres *dr;
2979
Brett M Russ2fd9d742005-09-09 10:02:22 -07002980 pci_write_config_word(pdev, PCI_COMMAND, new);
Tejun Heo9ac78492007-01-20 16:00:26 +09002981
2982 dr = find_pci_dr(pdev);
2983 if (dr && !dr->restore_intx) {
2984 dr->restore_intx = 1;
2985 dr->orig_intx = !enable;
2986 }
Brett M Russa04ce0f2005-08-15 15:23:41 -04002987 }
2988}
2989
Eric W. Biedermanf5f2b132007-03-05 00:30:07 -08002990/**
Jan Kiszkaa2e27782011-11-04 09:46:00 +01002991 * pci_intx_mask_supported - probe for INTx masking support
Randy Dunlap6e9292c2012-01-21 11:02:35 -08002992 * @dev: the PCI device to operate on
Jan Kiszkaa2e27782011-11-04 09:46:00 +01002993 *
2994 * Check if the device dev support INTx masking via the config space
2995 * command word.
2996 */
2997bool pci_intx_mask_supported(struct pci_dev *dev)
2998{
2999 bool mask_supported = false;
3000 u16 orig, new;
3001
3002 pci_cfg_access_lock(dev);
3003
3004 pci_read_config_word(dev, PCI_COMMAND, &orig);
3005 pci_write_config_word(dev, PCI_COMMAND,
3006 orig ^ PCI_COMMAND_INTX_DISABLE);
3007 pci_read_config_word(dev, PCI_COMMAND, &new);
3008
3009 /*
3010 * There's no way to protect against hardware bugs or detect them
3011 * reliably, but as long as we know what the value should be, let's
3012 * go ahead and check it.
3013 */
3014 if ((new ^ orig) & ~PCI_COMMAND_INTX_DISABLE) {
3015 dev_err(&dev->dev, "Command register changed from "
3016 "0x%x to 0x%x: driver or hardware bug?\n", orig, new);
3017 } else if ((new ^ orig) & PCI_COMMAND_INTX_DISABLE) {
3018 mask_supported = true;
3019 pci_write_config_word(dev, PCI_COMMAND, orig);
3020 }
3021
3022 pci_cfg_access_unlock(dev);
3023 return mask_supported;
3024}
3025EXPORT_SYMBOL_GPL(pci_intx_mask_supported);
3026
3027static bool pci_check_and_set_intx_mask(struct pci_dev *dev, bool mask)
3028{
3029 struct pci_bus *bus = dev->bus;
3030 bool mask_updated = true;
3031 u32 cmd_status_dword;
3032 u16 origcmd, newcmd;
3033 unsigned long flags;
3034 bool irq_pending;
3035
3036 /*
3037 * We do a single dword read to retrieve both command and status.
3038 * Document assumptions that make this possible.
3039 */
3040 BUILD_BUG_ON(PCI_COMMAND % 4);
3041 BUILD_BUG_ON(PCI_COMMAND + 2 != PCI_STATUS);
3042
3043 raw_spin_lock_irqsave(&pci_lock, flags);
3044
3045 bus->ops->read(bus, dev->devfn, PCI_COMMAND, 4, &cmd_status_dword);
3046
3047 irq_pending = (cmd_status_dword >> 16) & PCI_STATUS_INTERRUPT;
3048
3049 /*
3050 * Check interrupt status register to see whether our device
3051 * triggered the interrupt (when masking) or the next IRQ is
3052 * already pending (when unmasking).
3053 */
3054 if (mask != irq_pending) {
3055 mask_updated = false;
3056 goto done;
3057 }
3058
3059 origcmd = cmd_status_dword;
3060 newcmd = origcmd & ~PCI_COMMAND_INTX_DISABLE;
3061 if (mask)
3062 newcmd |= PCI_COMMAND_INTX_DISABLE;
3063 if (newcmd != origcmd)
3064 bus->ops->write(bus, dev->devfn, PCI_COMMAND, 2, newcmd);
3065
3066done:
3067 raw_spin_unlock_irqrestore(&pci_lock, flags);
3068
3069 return mask_updated;
3070}
3071
3072/**
3073 * pci_check_and_mask_intx - mask INTx on pending interrupt
Randy Dunlap6e9292c2012-01-21 11:02:35 -08003074 * @dev: the PCI device to operate on
Jan Kiszkaa2e27782011-11-04 09:46:00 +01003075 *
3076 * Check if the device dev has its INTx line asserted, mask it and
3077 * return true in that case. False is returned if not interrupt was
3078 * pending.
3079 */
3080bool pci_check_and_mask_intx(struct pci_dev *dev)
3081{
3082 return pci_check_and_set_intx_mask(dev, true);
3083}
3084EXPORT_SYMBOL_GPL(pci_check_and_mask_intx);
3085
3086/**
3087 * pci_check_and_mask_intx - unmask INTx of no interrupt is pending
Randy Dunlap6e9292c2012-01-21 11:02:35 -08003088 * @dev: the PCI device to operate on
Jan Kiszkaa2e27782011-11-04 09:46:00 +01003089 *
3090 * Check if the device dev has its INTx line asserted, unmask it if not
3091 * and return true. False is returned and the mask remains active if
3092 * there was still an interrupt pending.
3093 */
3094bool pci_check_and_unmask_intx(struct pci_dev *dev)
3095{
3096 return pci_check_and_set_intx_mask(dev, false);
3097}
3098EXPORT_SYMBOL_GPL(pci_check_and_unmask_intx);
3099
3100/**
Eric W. Biedermanf5f2b132007-03-05 00:30:07 -08003101 * pci_msi_off - disables any msi or msix capabilities
Randy Dunlap8d7d86e2007-03-16 19:55:52 -07003102 * @dev: the PCI device to operate on
Eric W. Biedermanf5f2b132007-03-05 00:30:07 -08003103 *
3104 * If you want to use msi see pci_enable_msi and friends.
3105 * This is a lower level primitive that allows us to disable
3106 * msi operation at the device level.
3107 */
3108void pci_msi_off(struct pci_dev *dev)
3109{
3110 int pos;
3111 u16 control;
3112
3113 pos = pci_find_capability(dev, PCI_CAP_ID_MSI);
3114 if (pos) {
3115 pci_read_config_word(dev, pos + PCI_MSI_FLAGS, &control);
3116 control &= ~PCI_MSI_FLAGS_ENABLE;
3117 pci_write_config_word(dev, pos + PCI_MSI_FLAGS, control);
3118 }
3119 pos = pci_find_capability(dev, PCI_CAP_ID_MSIX);
3120 if (pos) {
3121 pci_read_config_word(dev, pos + PCI_MSIX_FLAGS, &control);
3122 control &= ~PCI_MSIX_FLAGS_ENABLE;
3123 pci_write_config_word(dev, pos + PCI_MSIX_FLAGS, control);
3124 }
3125}
Michael S. Tsirkinb03214d2010-06-23 22:49:06 -06003126EXPORT_SYMBOL_GPL(pci_msi_off);
Eric W. Biedermanf5f2b132007-03-05 00:30:07 -08003127
FUJITA Tomonori4d57cdf2008-02-04 22:27:55 -08003128int pci_set_dma_max_seg_size(struct pci_dev *dev, unsigned int size)
3129{
3130 return dma_set_max_seg_size(&dev->dev, size);
3131}
3132EXPORT_SYMBOL(pci_set_dma_max_seg_size);
FUJITA Tomonori4d57cdf2008-02-04 22:27:55 -08003133
FUJITA Tomonori59fc67d2008-02-04 22:28:14 -08003134int pci_set_dma_seg_boundary(struct pci_dev *dev, unsigned long mask)
3135{
3136 return dma_set_seg_boundary(&dev->dev, mask);
3137}
3138EXPORT_SYMBOL(pci_set_dma_seg_boundary);
FUJITA Tomonori59fc67d2008-02-04 22:28:14 -08003139
Yu Zhao8c1c6992009-06-13 15:52:13 +08003140static int pcie_flr(struct pci_dev *dev, int probe)
Sheng Yang8dd7f802008-10-21 17:38:25 +08003141{
Yu Zhao8c1c6992009-06-13 15:52:13 +08003142 int i;
3143 int pos;
Sheng Yang8dd7f802008-10-21 17:38:25 +08003144 u32 cap;
Shmulik Ravid04b55c42009-12-03 22:27:51 +02003145 u16 status, control;
Sheng Yang8dd7f802008-10-21 17:38:25 +08003146
Kenji Kaneshige06a1cba2009-11-11 14:30:56 +09003147 pos = pci_pcie_cap(dev);
Yu Zhao8c1c6992009-06-13 15:52:13 +08003148 if (!pos)
Sheng Yang8dd7f802008-10-21 17:38:25 +08003149 return -ENOTTY;
Yu Zhao8c1c6992009-06-13 15:52:13 +08003150
3151 pci_read_config_dword(dev, pos + PCI_EXP_DEVCAP, &cap);
Sheng Yang8dd7f802008-10-21 17:38:25 +08003152 if (!(cap & PCI_EXP_DEVCAP_FLR))
3153 return -ENOTTY;
3154
Sheng Yangd91cdc72008-11-11 17:17:47 +08003155 if (probe)
3156 return 0;
3157
Sheng Yang8dd7f802008-10-21 17:38:25 +08003158 /* Wait for Transaction Pending bit clean */
Yu Zhao8c1c6992009-06-13 15:52:13 +08003159 for (i = 0; i < 4; i++) {
3160 if (i)
3161 msleep((1 << (i - 1)) * 100);
Sheng Yang5fe5db02009-02-09 14:53:47 +08003162
Yu Zhao8c1c6992009-06-13 15:52:13 +08003163 pci_read_config_word(dev, pos + PCI_EXP_DEVSTA, &status);
3164 if (!(status & PCI_EXP_DEVSTA_TRPND))
3165 goto clear;
3166 }
Sheng Yang8dd7f802008-10-21 17:38:25 +08003167
Yu Zhao8c1c6992009-06-13 15:52:13 +08003168 dev_err(&dev->dev, "transaction is not cleared; "
3169 "proceeding with reset anyway\n");
Sheng Yang5fe5db02009-02-09 14:53:47 +08003170
Yu Zhao8c1c6992009-06-13 15:52:13 +08003171clear:
Shmulik Ravid04b55c42009-12-03 22:27:51 +02003172 pci_read_config_word(dev, pos + PCI_EXP_DEVCTL, &control);
3173 control |= PCI_EXP_DEVCTL_BCR_FLR;
3174 pci_write_config_word(dev, pos + PCI_EXP_DEVCTL, control);
3175
Yu Zhao8c1c6992009-06-13 15:52:13 +08003176 msleep(100);
Sheng Yang8dd7f802008-10-21 17:38:25 +08003177
Sheng Yang8dd7f802008-10-21 17:38:25 +08003178 return 0;
3179}
Sheng Yangd91cdc72008-11-11 17:17:47 +08003180
Yu Zhao8c1c6992009-06-13 15:52:13 +08003181static int pci_af_flr(struct pci_dev *dev, int probe)
Sheng Yang1ca88792008-11-11 17:17:48 +08003182{
Yu Zhao8c1c6992009-06-13 15:52:13 +08003183 int i;
3184 int pos;
Sheng Yang1ca88792008-11-11 17:17:48 +08003185 u8 cap;
Yu Zhao8c1c6992009-06-13 15:52:13 +08003186 u8 status;
Sheng Yang1ca88792008-11-11 17:17:48 +08003187
Yu Zhao8c1c6992009-06-13 15:52:13 +08003188 pos = pci_find_capability(dev, PCI_CAP_ID_AF);
3189 if (!pos)
Sheng Yang1ca88792008-11-11 17:17:48 +08003190 return -ENOTTY;
Yu Zhao8c1c6992009-06-13 15:52:13 +08003191
3192 pci_read_config_byte(dev, pos + PCI_AF_CAP, &cap);
Sheng Yang1ca88792008-11-11 17:17:48 +08003193 if (!(cap & PCI_AF_CAP_TP) || !(cap & PCI_AF_CAP_FLR))
3194 return -ENOTTY;
3195
3196 if (probe)
3197 return 0;
3198
Sheng Yang1ca88792008-11-11 17:17:48 +08003199 /* Wait for Transaction Pending bit clean */
Yu Zhao8c1c6992009-06-13 15:52:13 +08003200 for (i = 0; i < 4; i++) {
3201 if (i)
3202 msleep((1 << (i - 1)) * 100);
Sheng Yang5fe5db02009-02-09 14:53:47 +08003203
Yu Zhao8c1c6992009-06-13 15:52:13 +08003204 pci_read_config_byte(dev, pos + PCI_AF_STATUS, &status);
3205 if (!(status & PCI_AF_STATUS_TP))
3206 goto clear;
3207 }
3208
3209 dev_err(&dev->dev, "transaction is not cleared; "
3210 "proceeding with reset anyway\n");
3211
3212clear:
3213 pci_write_config_byte(dev, pos + PCI_AF_CTRL, PCI_AF_CTRL_FLR);
Sheng Yang1ca88792008-11-11 17:17:48 +08003214 msleep(100);
Sheng Yang5fe5db02009-02-09 14:53:47 +08003215
Sheng Yang1ca88792008-11-11 17:17:48 +08003216 return 0;
3217}
3218
Rafael J. Wysocki83d74e02011-03-05 21:48:44 +01003219/**
3220 * pci_pm_reset - Put device into PCI_D3 and back into PCI_D0.
3221 * @dev: Device to reset.
3222 * @probe: If set, only check if the device can be reset this way.
3223 *
3224 * If @dev supports native PCI PM and its PCI_PM_CTRL_NO_SOFT_RESET flag is
3225 * unset, it will be reinitialized internally when going from PCI_D3hot to
3226 * PCI_D0. If that's the case and the device is not in a low-power state
3227 * already, force it into PCI_D3hot and back to PCI_D0, causing it to be reset.
3228 *
3229 * NOTE: This causes the caller to sleep for twice the device power transition
3230 * cooldown period, which for the D0->D3hot and D3hot->D0 transitions is 10 ms
3231 * by devault (i.e. unless the @dev's d3_delay field has a different value).
3232 * Moreover, only devices in D0 can be reset by this function.
3233 */
Yu Zhaof85876b2009-06-13 15:52:14 +08003234static int pci_pm_reset(struct pci_dev *dev, int probe)
Sheng Yangd91cdc72008-11-11 17:17:47 +08003235{
Yu Zhaof85876b2009-06-13 15:52:14 +08003236 u16 csr;
Sheng Yangd91cdc72008-11-11 17:17:47 +08003237
Yu Zhaof85876b2009-06-13 15:52:14 +08003238 if (!dev->pm_cap)
3239 return -ENOTTY;
Sheng Yangd91cdc72008-11-11 17:17:47 +08003240
Yu Zhaof85876b2009-06-13 15:52:14 +08003241 pci_read_config_word(dev, dev->pm_cap + PCI_PM_CTRL, &csr);
3242 if (csr & PCI_PM_CTRL_NO_SOFT_RESET)
3243 return -ENOTTY;
Sheng Yang1ca88792008-11-11 17:17:48 +08003244
Yu Zhaof85876b2009-06-13 15:52:14 +08003245 if (probe)
3246 return 0;
3247
3248 if (dev->current_state != PCI_D0)
3249 return -EINVAL;
3250
3251 csr &= ~PCI_PM_CTRL_STATE_MASK;
3252 csr |= PCI_D3hot;
3253 pci_write_config_word(dev, dev->pm_cap + PCI_PM_CTRL, csr);
Rafael J. Wysocki1ae861e2009-12-31 12:15:54 +01003254 pci_dev_d3_sleep(dev);
Yu Zhaof85876b2009-06-13 15:52:14 +08003255
3256 csr &= ~PCI_PM_CTRL_STATE_MASK;
3257 csr |= PCI_D0;
3258 pci_write_config_word(dev, dev->pm_cap + PCI_PM_CTRL, csr);
Rafael J. Wysocki1ae861e2009-12-31 12:15:54 +01003259 pci_dev_d3_sleep(dev);
Yu Zhaof85876b2009-06-13 15:52:14 +08003260
3261 return 0;
3262}
3263
Yu Zhaoc12ff1d2009-06-13 15:52:15 +08003264static int pci_parent_bus_reset(struct pci_dev *dev, int probe)
3265{
3266 u16 ctrl;
3267 struct pci_dev *pdev;
3268
Yu Zhao654b75e2009-06-26 14:04:46 +08003269 if (pci_is_root_bus(dev->bus) || dev->subordinate || !dev->bus->self)
Yu Zhaoc12ff1d2009-06-13 15:52:15 +08003270 return -ENOTTY;
3271
3272 list_for_each_entry(pdev, &dev->bus->devices, bus_list)
3273 if (pdev != dev)
3274 return -ENOTTY;
3275
3276 if (probe)
3277 return 0;
3278
3279 pci_read_config_word(dev->bus->self, PCI_BRIDGE_CONTROL, &ctrl);
3280 ctrl |= PCI_BRIDGE_CTL_BUS_RESET;
3281 pci_write_config_word(dev->bus->self, PCI_BRIDGE_CONTROL, ctrl);
3282 msleep(100);
3283
3284 ctrl &= ~PCI_BRIDGE_CTL_BUS_RESET;
3285 pci_write_config_word(dev->bus->self, PCI_BRIDGE_CONTROL, ctrl);
3286 msleep(100);
3287
3288 return 0;
3289}
3290
Konrad Rzeszutek Wilk977f8572012-04-24 13:15:18 -06003291static int __pci_dev_reset(struct pci_dev *dev, int probe)
Sheng Yang8dd7f802008-10-21 17:38:25 +08003292{
Yu Zhao8c1c6992009-06-13 15:52:13 +08003293 int rc;
Sheng Yang8dd7f802008-10-21 17:38:25 +08003294
Yu Zhao8c1c6992009-06-13 15:52:13 +08003295 might_sleep();
Sheng Yang8dd7f802008-10-21 17:38:25 +08003296
Dexuan Cuib9c3b262009-12-07 13:03:21 +08003297 rc = pci_dev_specific_reset(dev, probe);
3298 if (rc != -ENOTTY)
3299 goto done;
3300
Yu Zhao8c1c6992009-06-13 15:52:13 +08003301 rc = pcie_flr(dev, probe);
3302 if (rc != -ENOTTY)
3303 goto done;
3304
3305 rc = pci_af_flr(dev, probe);
Yu Zhaof85876b2009-06-13 15:52:14 +08003306 if (rc != -ENOTTY)
3307 goto done;
3308
3309 rc = pci_pm_reset(dev, probe);
Yu Zhaoc12ff1d2009-06-13 15:52:15 +08003310 if (rc != -ENOTTY)
3311 goto done;
3312
3313 rc = pci_parent_bus_reset(dev, probe);
Yu Zhao8c1c6992009-06-13 15:52:13 +08003314done:
Konrad Rzeszutek Wilk977f8572012-04-24 13:15:18 -06003315 return rc;
3316}
3317
3318static int pci_dev_reset(struct pci_dev *dev, int probe)
3319{
3320 int rc;
3321
3322 if (!probe) {
3323 pci_cfg_access_lock(dev);
3324 /* block PM suspend, driver probe, etc. */
3325 device_lock(&dev->dev);
3326 }
3327
3328 rc = __pci_dev_reset(dev, probe);
3329
Yu Zhao8c1c6992009-06-13 15:52:13 +08003330 if (!probe) {
Greg Kroah-Hartman8e9394c2010-02-17 10:57:05 -08003331 device_unlock(&dev->dev);
Jan Kiszkafb51ccb2011-11-04 09:45:59 +01003332 pci_cfg_access_unlock(dev);
Yu Zhao8c1c6992009-06-13 15:52:13 +08003333 }
Yu Zhao8c1c6992009-06-13 15:52:13 +08003334 return rc;
Sheng Yang8dd7f802008-10-21 17:38:25 +08003335}
Sheng Yang8dd7f802008-10-21 17:38:25 +08003336/**
Yu Zhao8c1c6992009-06-13 15:52:13 +08003337 * __pci_reset_function - reset a PCI device function
3338 * @dev: PCI device to reset
Sheng Yang8dd7f802008-10-21 17:38:25 +08003339 *
3340 * Some devices allow an individual function to be reset without affecting
3341 * other functions in the same device. The PCI device must be responsive
3342 * to PCI config space in order to use this function.
3343 *
3344 * The device function is presumed to be unused when this function is called.
3345 * Resetting the device will make the contents of PCI configuration space
3346 * random, so any caller of this must be prepared to reinitialise the
3347 * device including MSI, bus mastering, BARs, decoding IO and memory spaces,
3348 * etc.
3349 *
Yu Zhao8c1c6992009-06-13 15:52:13 +08003350 * Returns 0 if the device function was successfully reset or negative if the
Sheng Yang8dd7f802008-10-21 17:38:25 +08003351 * device doesn't support resetting a single function.
3352 */
Yu Zhao8c1c6992009-06-13 15:52:13 +08003353int __pci_reset_function(struct pci_dev *dev)
Sheng Yang8dd7f802008-10-21 17:38:25 +08003354{
Yu Zhao8c1c6992009-06-13 15:52:13 +08003355 return pci_dev_reset(dev, 0);
Sheng Yang8dd7f802008-10-21 17:38:25 +08003356}
Yu Zhao8c1c6992009-06-13 15:52:13 +08003357EXPORT_SYMBOL_GPL(__pci_reset_function);
Sheng Yang8dd7f802008-10-21 17:38:25 +08003358
3359/**
Konrad Rzeszutek Wilk6fbf9e72012-01-12 12:06:46 -05003360 * __pci_reset_function_locked - reset a PCI device function while holding
3361 * the @dev mutex lock.
3362 * @dev: PCI device to reset
3363 *
3364 * Some devices allow an individual function to be reset without affecting
3365 * other functions in the same device. The PCI device must be responsive
3366 * to PCI config space in order to use this function.
3367 *
3368 * The device function is presumed to be unused and the caller is holding
3369 * the device mutex lock when this function is called.
3370 * Resetting the device will make the contents of PCI configuration space
3371 * random, so any caller of this must be prepared to reinitialise the
3372 * device including MSI, bus mastering, BARs, decoding IO and memory spaces,
3373 * etc.
3374 *
3375 * Returns 0 if the device function was successfully reset or negative if the
3376 * device doesn't support resetting a single function.
3377 */
3378int __pci_reset_function_locked(struct pci_dev *dev)
3379{
Konrad Rzeszutek Wilk977f8572012-04-24 13:15:18 -06003380 return __pci_dev_reset(dev, 0);
Konrad Rzeszutek Wilk6fbf9e72012-01-12 12:06:46 -05003381}
3382EXPORT_SYMBOL_GPL(__pci_reset_function_locked);
3383
3384/**
Michael S. Tsirkin711d5772009-07-27 23:37:48 +03003385 * pci_probe_reset_function - check whether the device can be safely reset
3386 * @dev: PCI device to reset
3387 *
3388 * Some devices allow an individual function to be reset without affecting
3389 * other functions in the same device. The PCI device must be responsive
3390 * to PCI config space in order to use this function.
3391 *
3392 * Returns 0 if the device function can be reset or negative if the
3393 * device doesn't support resetting a single function.
3394 */
3395int pci_probe_reset_function(struct pci_dev *dev)
3396{
3397 return pci_dev_reset(dev, 1);
3398}
3399
3400/**
Yu Zhao8c1c6992009-06-13 15:52:13 +08003401 * pci_reset_function - quiesce and reset a PCI device function
3402 * @dev: PCI device to reset
Sheng Yang8dd7f802008-10-21 17:38:25 +08003403 *
3404 * Some devices allow an individual function to be reset without affecting
3405 * other functions in the same device. The PCI device must be responsive
3406 * to PCI config space in order to use this function.
3407 *
3408 * This function does not just reset the PCI portion of a device, but
3409 * clears all the state associated with the device. This function differs
Yu Zhao8c1c6992009-06-13 15:52:13 +08003410 * from __pci_reset_function in that it saves and restores device state
Sheng Yang8dd7f802008-10-21 17:38:25 +08003411 * over the reset.
3412 *
Yu Zhao8c1c6992009-06-13 15:52:13 +08003413 * Returns 0 if the device function was successfully reset or negative if the
Sheng Yang8dd7f802008-10-21 17:38:25 +08003414 * device doesn't support resetting a single function.
3415 */
3416int pci_reset_function(struct pci_dev *dev)
3417{
Yu Zhao8c1c6992009-06-13 15:52:13 +08003418 int rc;
Sheng Yang8dd7f802008-10-21 17:38:25 +08003419
Yu Zhao8c1c6992009-06-13 15:52:13 +08003420 rc = pci_dev_reset(dev, 1);
3421 if (rc)
3422 return rc;
Sheng Yang8dd7f802008-10-21 17:38:25 +08003423
Sheng Yang8dd7f802008-10-21 17:38:25 +08003424 pci_save_state(dev);
3425
Yu Zhao8c1c6992009-06-13 15:52:13 +08003426 /*
3427 * both INTx and MSI are disabled after the Interrupt Disable bit
3428 * is set and the Bus Master bit is cleared.
3429 */
Sheng Yang8dd7f802008-10-21 17:38:25 +08003430 pci_write_config_word(dev, PCI_COMMAND, PCI_COMMAND_INTX_DISABLE);
3431
Yu Zhao8c1c6992009-06-13 15:52:13 +08003432 rc = pci_dev_reset(dev, 0);
Sheng Yang8dd7f802008-10-21 17:38:25 +08003433
3434 pci_restore_state(dev);
Sheng Yang8dd7f802008-10-21 17:38:25 +08003435
Yu Zhao8c1c6992009-06-13 15:52:13 +08003436 return rc;
Sheng Yang8dd7f802008-10-21 17:38:25 +08003437}
3438EXPORT_SYMBOL_GPL(pci_reset_function);
3439
3440/**
Peter Orubad556ad42007-05-15 13:59:13 +02003441 * pcix_get_max_mmrbc - get PCI-X maximum designed memory read byte count
3442 * @dev: PCI device to query
3443 *
3444 * Returns mmrbc: maximum designed memory read count in bytes
3445 * or appropriate error value.
3446 */
3447int pcix_get_max_mmrbc(struct pci_dev *dev)
3448{
Dean Nelson7c9e2b12010-03-09 22:26:55 -05003449 int cap;
Peter Orubad556ad42007-05-15 13:59:13 +02003450 u32 stat;
3451
3452 cap = pci_find_capability(dev, PCI_CAP_ID_PCIX);
3453 if (!cap)
3454 return -EINVAL;
3455
Dean Nelson7c9e2b12010-03-09 22:26:55 -05003456 if (pci_read_config_dword(dev, cap + PCI_X_STATUS, &stat))
Peter Orubad556ad42007-05-15 13:59:13 +02003457 return -EINVAL;
3458
Dean Nelson25daeb52010-03-09 22:26:40 -05003459 return 512 << ((stat & PCI_X_STATUS_MAX_READ) >> 21);
Peter Orubad556ad42007-05-15 13:59:13 +02003460}
3461EXPORT_SYMBOL(pcix_get_max_mmrbc);
3462
3463/**
3464 * pcix_get_mmrbc - get PCI-X maximum memory read byte count
3465 * @dev: PCI device to query
3466 *
3467 * Returns mmrbc: maximum memory read count in bytes
3468 * or appropriate error value.
3469 */
3470int pcix_get_mmrbc(struct pci_dev *dev)
3471{
Dean Nelson7c9e2b12010-03-09 22:26:55 -05003472 int cap;
Dean Nelsonbdc2bda2010-03-09 22:26:48 -05003473 u16 cmd;
Peter Orubad556ad42007-05-15 13:59:13 +02003474
3475 cap = pci_find_capability(dev, PCI_CAP_ID_PCIX);
3476 if (!cap)
3477 return -EINVAL;
3478
Dean Nelson7c9e2b12010-03-09 22:26:55 -05003479 if (pci_read_config_word(dev, cap + PCI_X_CMD, &cmd))
3480 return -EINVAL;
Peter Orubad556ad42007-05-15 13:59:13 +02003481
Dean Nelson7c9e2b12010-03-09 22:26:55 -05003482 return 512 << ((cmd & PCI_X_CMD_MAX_READ) >> 2);
Peter Orubad556ad42007-05-15 13:59:13 +02003483}
3484EXPORT_SYMBOL(pcix_get_mmrbc);
3485
3486/**
3487 * pcix_set_mmrbc - set PCI-X maximum memory read byte count
3488 * @dev: PCI device to query
3489 * @mmrbc: maximum memory read count in bytes
3490 * valid values are 512, 1024, 2048, 4096
3491 *
3492 * If possible sets maximum memory read byte count, some bridges have erratas
3493 * that prevent this.
3494 */
3495int pcix_set_mmrbc(struct pci_dev *dev, int mmrbc)
3496{
Dean Nelson7c9e2b12010-03-09 22:26:55 -05003497 int cap;
Dean Nelsonbdc2bda2010-03-09 22:26:48 -05003498 u32 stat, v, o;
3499 u16 cmd;
Peter Orubad556ad42007-05-15 13:59:13 +02003500
vignesh babu229f5af2007-08-13 18:23:14 +05303501 if (mmrbc < 512 || mmrbc > 4096 || !is_power_of_2(mmrbc))
Dean Nelson7c9e2b12010-03-09 22:26:55 -05003502 return -EINVAL;
Peter Orubad556ad42007-05-15 13:59:13 +02003503
3504 v = ffs(mmrbc) - 10;
3505
3506 cap = pci_find_capability(dev, PCI_CAP_ID_PCIX);
3507 if (!cap)
Dean Nelson7c9e2b12010-03-09 22:26:55 -05003508 return -EINVAL;
Peter Orubad556ad42007-05-15 13:59:13 +02003509
Dean Nelson7c9e2b12010-03-09 22:26:55 -05003510 if (pci_read_config_dword(dev, cap + PCI_X_STATUS, &stat))
3511 return -EINVAL;
Peter Orubad556ad42007-05-15 13:59:13 +02003512
3513 if (v > (stat & PCI_X_STATUS_MAX_READ) >> 21)
3514 return -E2BIG;
3515
Dean Nelson7c9e2b12010-03-09 22:26:55 -05003516 if (pci_read_config_word(dev, cap + PCI_X_CMD, &cmd))
3517 return -EINVAL;
Peter Orubad556ad42007-05-15 13:59:13 +02003518
3519 o = (cmd & PCI_X_CMD_MAX_READ) >> 2;
3520 if (o != v) {
3521 if (v > o && dev->bus &&
3522 (dev->bus->bus_flags & PCI_BUS_FLAGS_NO_MMRBC))
3523 return -EIO;
3524
3525 cmd &= ~PCI_X_CMD_MAX_READ;
3526 cmd |= v << 2;
Dean Nelson7c9e2b12010-03-09 22:26:55 -05003527 if (pci_write_config_word(dev, cap + PCI_X_CMD, cmd))
3528 return -EIO;
Peter Orubad556ad42007-05-15 13:59:13 +02003529 }
Dean Nelson7c9e2b12010-03-09 22:26:55 -05003530 return 0;
Peter Orubad556ad42007-05-15 13:59:13 +02003531}
3532EXPORT_SYMBOL(pcix_set_mmrbc);
3533
3534/**
3535 * pcie_get_readrq - get PCI Express read request size
3536 * @dev: PCI device to query
3537 *
3538 * Returns maximum memory read request in bytes
3539 * or appropriate error value.
3540 */
3541int pcie_get_readrq(struct pci_dev *dev)
3542{
3543 int ret, cap;
3544 u16 ctl;
3545
Kenji Kaneshige06a1cba2009-11-11 14:30:56 +09003546 cap = pci_pcie_cap(dev);
Peter Orubad556ad42007-05-15 13:59:13 +02003547 if (!cap)
3548 return -EINVAL;
3549
3550 ret = pci_read_config_word(dev, cap + PCI_EXP_DEVCTL, &ctl);
3551 if (!ret)
Julia Lawall93e75fa2010-08-05 22:23:16 +02003552 ret = 128 << ((ctl & PCI_EXP_DEVCTL_READRQ) >> 12);
Peter Orubad556ad42007-05-15 13:59:13 +02003553
3554 return ret;
3555}
3556EXPORT_SYMBOL(pcie_get_readrq);
3557
3558/**
3559 * pcie_set_readrq - set PCI Express maximum memory read request
3560 * @dev: PCI device to query
Randy Dunlap42e61f42007-07-23 21:42:11 -07003561 * @rq: maximum memory read count in bytes
Peter Orubad556ad42007-05-15 13:59:13 +02003562 * valid values are 128, 256, 512, 1024, 2048, 4096
3563 *
Jon Masonc9b378c2011-06-28 18:26:25 -05003564 * If possible sets maximum memory read request in bytes
Peter Orubad556ad42007-05-15 13:59:13 +02003565 */
3566int pcie_set_readrq(struct pci_dev *dev, int rq)
3567{
3568 int cap, err = -EINVAL;
3569 u16 ctl, v;
3570
vignesh babu229f5af2007-08-13 18:23:14 +05303571 if (rq < 128 || rq > 4096 || !is_power_of_2(rq))
Peter Orubad556ad42007-05-15 13:59:13 +02003572 goto out;
3573
Kenji Kaneshige06a1cba2009-11-11 14:30:56 +09003574 cap = pci_pcie_cap(dev);
Peter Orubad556ad42007-05-15 13:59:13 +02003575 if (!cap)
3576 goto out;
3577
3578 err = pci_read_config_word(dev, cap + PCI_EXP_DEVCTL, &ctl);
3579 if (err)
3580 goto out;
Benjamin Herrenschmidta1c473a2011-10-14 14:56:15 -05003581 /*
3582 * If using the "performance" PCIe config, we clamp the
3583 * read rq size to the max packet size to prevent the
3584 * host bridge generating requests larger than we can
3585 * cope with
3586 */
3587 if (pcie_bus_config == PCIE_BUS_PERFORMANCE) {
3588 int mps = pcie_get_mps(dev);
3589
3590 if (mps < 0)
3591 return mps;
3592 if (mps < rq)
3593 rq = mps;
3594 }
3595
3596 v = (ffs(rq) - 8) << 12;
Peter Orubad556ad42007-05-15 13:59:13 +02003597
3598 if ((ctl & PCI_EXP_DEVCTL_READRQ) != v) {
3599 ctl &= ~PCI_EXP_DEVCTL_READRQ;
3600 ctl |= v;
Jon Masonc9b378c2011-06-28 18:26:25 -05003601 err = pci_write_config_word(dev, cap + PCI_EXP_DEVCTL, ctl);
Peter Orubad556ad42007-05-15 13:59:13 +02003602 }
3603
3604out:
3605 return err;
3606}
3607EXPORT_SYMBOL(pcie_set_readrq);
3608
3609/**
Jon Masonb03e7492011-07-20 15:20:54 -05003610 * pcie_get_mps - get PCI Express maximum payload size
3611 * @dev: PCI device to query
3612 *
3613 * Returns maximum payload size in bytes
3614 * or appropriate error value.
3615 */
3616int pcie_get_mps(struct pci_dev *dev)
3617{
3618 int ret, cap;
3619 u16 ctl;
3620
3621 cap = pci_pcie_cap(dev);
3622 if (!cap)
3623 return -EINVAL;
3624
3625 ret = pci_read_config_word(dev, cap + PCI_EXP_DEVCTL, &ctl);
3626 if (!ret)
3627 ret = 128 << ((ctl & PCI_EXP_DEVCTL_PAYLOAD) >> 5);
3628
3629 return ret;
3630}
3631
3632/**
3633 * pcie_set_mps - set PCI Express maximum payload size
3634 * @dev: PCI device to query
Randy Dunlap47c08f32011-08-20 11:49:43 -07003635 * @mps: maximum payload size in bytes
Jon Masonb03e7492011-07-20 15:20:54 -05003636 * valid values are 128, 256, 512, 1024, 2048, 4096
3637 *
3638 * If possible sets maximum payload size
3639 */
3640int pcie_set_mps(struct pci_dev *dev, int mps)
3641{
3642 int cap, err = -EINVAL;
3643 u16 ctl, v;
3644
3645 if (mps < 128 || mps > 4096 || !is_power_of_2(mps))
3646 goto out;
3647
3648 v = ffs(mps) - 8;
3649 if (v > dev->pcie_mpss)
3650 goto out;
3651 v <<= 5;
3652
3653 cap = pci_pcie_cap(dev);
3654 if (!cap)
3655 goto out;
3656
3657 err = pci_read_config_word(dev, cap + PCI_EXP_DEVCTL, &ctl);
3658 if (err)
3659 goto out;
3660
3661 if ((ctl & PCI_EXP_DEVCTL_PAYLOAD) != v) {
3662 ctl &= ~PCI_EXP_DEVCTL_PAYLOAD;
3663 ctl |= v;
3664 err = pci_write_config_word(dev, cap + PCI_EXP_DEVCTL, ctl);
3665 }
3666out:
3667 return err;
3668}
3669
3670/**
Hidetoshi Setoc87deff2006-12-18 10:31:06 +09003671 * pci_select_bars - Make BAR mask from the type of resource
Randy Dunlapf95d8822007-02-10 14:41:56 -08003672 * @dev: the PCI device for which BAR mask is made
Hidetoshi Setoc87deff2006-12-18 10:31:06 +09003673 * @flags: resource type mask to be selected
3674 *
3675 * This helper routine makes bar mask from the type of resource.
3676 */
3677int pci_select_bars(struct pci_dev *dev, unsigned long flags)
3678{
3679 int i, bars = 0;
3680 for (i = 0; i < PCI_NUM_RESOURCES; i++)
3681 if (pci_resource_flags(dev, i) & flags)
3682 bars |= (1 << i);
3683 return bars;
3684}
3685
Yu Zhao613e7ed2008-11-22 02:41:27 +08003686/**
3687 * pci_resource_bar - get position of the BAR associated with a resource
3688 * @dev: the PCI device
3689 * @resno: the resource number
3690 * @type: the BAR type to be filled in
3691 *
3692 * Returns BAR position in config space, or 0 if the BAR is invalid.
3693 */
3694int pci_resource_bar(struct pci_dev *dev, int resno, enum pci_bar_type *type)
3695{
Yu Zhaod1b054d2009-03-20 11:25:11 +08003696 int reg;
3697
Yu Zhao613e7ed2008-11-22 02:41:27 +08003698 if (resno < PCI_ROM_RESOURCE) {
3699 *type = pci_bar_unknown;
3700 return PCI_BASE_ADDRESS_0 + 4 * resno;
3701 } else if (resno == PCI_ROM_RESOURCE) {
3702 *type = pci_bar_mem32;
3703 return dev->rom_base_reg;
Yu Zhaod1b054d2009-03-20 11:25:11 +08003704 } else if (resno < PCI_BRIDGE_RESOURCES) {
3705 /* device specific resource */
3706 reg = pci_iov_resource_bar(dev, resno, type);
3707 if (reg)
3708 return reg;
Yu Zhao613e7ed2008-11-22 02:41:27 +08003709 }
3710
Bjorn Helgaas865df572009-11-04 10:32:57 -07003711 dev_err(&dev->dev, "BAR %d: invalid resource\n", resno);
Yu Zhao613e7ed2008-11-22 02:41:27 +08003712 return 0;
3713}
3714
Mike Travis95a8b6e2010-02-02 14:38:13 -08003715/* Some architectures require additional programming to enable VGA */
3716static arch_set_vga_state_t arch_set_vga_state;
3717
3718void __init pci_register_set_vga_state(arch_set_vga_state_t func)
3719{
3720 arch_set_vga_state = func; /* NULL disables */
3721}
3722
3723static int pci_set_vga_state_arch(struct pci_dev *dev, bool decode,
Dave Airlie7ad35cf2011-05-25 14:00:49 +10003724 unsigned int command_bits, u32 flags)
Mike Travis95a8b6e2010-02-02 14:38:13 -08003725{
3726 if (arch_set_vga_state)
3727 return arch_set_vga_state(dev, decode, command_bits,
Dave Airlie7ad35cf2011-05-25 14:00:49 +10003728 flags);
Mike Travis95a8b6e2010-02-02 14:38:13 -08003729 return 0;
3730}
3731
Benjamin Herrenschmidtdeb2d2e2009-08-11 15:52:06 +10003732/**
3733 * pci_set_vga_state - set VGA decode state on device and parents if requested
Randy Dunlap19eea632009-09-17 15:28:22 -07003734 * @dev: the PCI device
3735 * @decode: true = enable decoding, false = disable decoding
3736 * @command_bits: PCI_COMMAND_IO and/or PCI_COMMAND_MEMORY
Randy Dunlap3f37d622011-05-25 19:21:25 -07003737 * @flags: traverse ancestors and change bridges
Dave Airlie3448a192010-06-01 15:32:24 +10003738 * CHANGE_BRIDGE_ONLY / CHANGE_BRIDGE
Benjamin Herrenschmidtdeb2d2e2009-08-11 15:52:06 +10003739 */
3740int pci_set_vga_state(struct pci_dev *dev, bool decode,
Dave Airlie3448a192010-06-01 15:32:24 +10003741 unsigned int command_bits, u32 flags)
Benjamin Herrenschmidtdeb2d2e2009-08-11 15:52:06 +10003742{
3743 struct pci_bus *bus;
3744 struct pci_dev *bridge;
3745 u16 cmd;
Mike Travis95a8b6e2010-02-02 14:38:13 -08003746 int rc;
Benjamin Herrenschmidtdeb2d2e2009-08-11 15:52:06 +10003747
Dave Airlie3448a192010-06-01 15:32:24 +10003748 WARN_ON((flags & PCI_VGA_STATE_CHANGE_DECODES) & (command_bits & ~(PCI_COMMAND_IO|PCI_COMMAND_MEMORY)));
Benjamin Herrenschmidtdeb2d2e2009-08-11 15:52:06 +10003749
Mike Travis95a8b6e2010-02-02 14:38:13 -08003750 /* ARCH specific VGA enables */
Dave Airlie3448a192010-06-01 15:32:24 +10003751 rc = pci_set_vga_state_arch(dev, decode, command_bits, flags);
Mike Travis95a8b6e2010-02-02 14:38:13 -08003752 if (rc)
3753 return rc;
3754
Dave Airlie3448a192010-06-01 15:32:24 +10003755 if (flags & PCI_VGA_STATE_CHANGE_DECODES) {
3756 pci_read_config_word(dev, PCI_COMMAND, &cmd);
3757 if (decode == true)
3758 cmd |= command_bits;
3759 else
3760 cmd &= ~command_bits;
3761 pci_write_config_word(dev, PCI_COMMAND, cmd);
3762 }
Benjamin Herrenschmidtdeb2d2e2009-08-11 15:52:06 +10003763
Dave Airlie3448a192010-06-01 15:32:24 +10003764 if (!(flags & PCI_VGA_STATE_CHANGE_BRIDGE))
Benjamin Herrenschmidtdeb2d2e2009-08-11 15:52:06 +10003765 return 0;
3766
3767 bus = dev->bus;
3768 while (bus) {
3769 bridge = bus->self;
3770 if (bridge) {
3771 pci_read_config_word(bridge, PCI_BRIDGE_CONTROL,
3772 &cmd);
3773 if (decode == true)
3774 cmd |= PCI_BRIDGE_CTL_VGA;
3775 else
3776 cmd &= ~PCI_BRIDGE_CTL_VGA;
3777 pci_write_config_word(bridge, PCI_BRIDGE_CONTROL,
3778 cmd);
3779 }
3780 bus = bus->parent;
3781 }
3782 return 0;
3783}
3784
Yuji Shimada32a9a6822009-03-16 17:13:39 +09003785#define RESOURCE_ALIGNMENT_PARAM_SIZE COMMAND_LINE_SIZE
3786static char resource_alignment_param[RESOURCE_ALIGNMENT_PARAM_SIZE] = {0};
Thomas Gleixnere9d1e492009-11-06 22:41:23 +00003787static DEFINE_SPINLOCK(resource_alignment_lock);
Yuji Shimada32a9a6822009-03-16 17:13:39 +09003788
3789/**
3790 * pci_specified_resource_alignment - get resource alignment specified by user.
3791 * @dev: the PCI device to get
3792 *
3793 * RETURNS: Resource alignment if it is specified.
3794 * Zero if it is not specified.
3795 */
3796resource_size_t pci_specified_resource_alignment(struct pci_dev *dev)
3797{
3798 int seg, bus, slot, func, align_order, count;
3799 resource_size_t align = 0;
3800 char *p;
3801
3802 spin_lock(&resource_alignment_lock);
3803 p = resource_alignment_param;
3804 while (*p) {
3805 count = 0;
3806 if (sscanf(p, "%d%n", &align_order, &count) == 1 &&
3807 p[count] == '@') {
3808 p += count + 1;
3809 } else {
3810 align_order = -1;
3811 }
3812 if (sscanf(p, "%x:%x:%x.%x%n",
3813 &seg, &bus, &slot, &func, &count) != 4) {
3814 seg = 0;
3815 if (sscanf(p, "%x:%x.%x%n",
3816 &bus, &slot, &func, &count) != 3) {
3817 /* Invalid format */
3818 printk(KERN_ERR "PCI: Can't parse resource_alignment parameter: %s\n",
3819 p);
3820 break;
3821 }
3822 }
3823 p += count;
3824 if (seg == pci_domain_nr(dev->bus) &&
3825 bus == dev->bus->number &&
3826 slot == PCI_SLOT(dev->devfn) &&
3827 func == PCI_FUNC(dev->devfn)) {
3828 if (align_order == -1) {
3829 align = PAGE_SIZE;
3830 } else {
3831 align = 1 << align_order;
3832 }
3833 /* Found */
3834 break;
3835 }
3836 if (*p != ';' && *p != ',') {
3837 /* End of param or invalid format */
3838 break;
3839 }
3840 p++;
3841 }
3842 spin_unlock(&resource_alignment_lock);
3843 return align;
3844}
3845
3846/**
3847 * pci_is_reassigndev - check if specified PCI is target device to reassign
3848 * @dev: the PCI device to check
3849 *
3850 * RETURNS: non-zero for PCI device is a target device to reassign,
3851 * or zero is not.
3852 */
3853int pci_is_reassigndev(struct pci_dev *dev)
3854{
3855 return (pci_specified_resource_alignment(dev) != 0);
3856}
3857
Yinghai Lu2069ecf2012-02-15 21:40:31 -08003858/*
3859 * This function disables memory decoding and releases memory resources
3860 * of the device specified by kernel's boot parameter 'pci=resource_alignment='.
3861 * It also rounds up size to specified alignment.
3862 * Later on, the kernel will assign page-aligned memory resource back
3863 * to the device.
3864 */
3865void pci_reassigndev_resource_alignment(struct pci_dev *dev)
3866{
3867 int i;
3868 struct resource *r;
3869 resource_size_t align, size;
3870 u16 command;
3871
3872 if (!pci_is_reassigndev(dev))
3873 return;
3874
3875 if (dev->hdr_type == PCI_HEADER_TYPE_NORMAL &&
3876 (dev->class >> 8) == PCI_CLASS_BRIDGE_HOST) {
3877 dev_warn(&dev->dev,
3878 "Can't reassign resources to host bridge.\n");
3879 return;
3880 }
3881
3882 dev_info(&dev->dev,
3883 "Disabling memory decoding and releasing memory resources.\n");
3884 pci_read_config_word(dev, PCI_COMMAND, &command);
3885 command &= ~PCI_COMMAND_MEMORY;
3886 pci_write_config_word(dev, PCI_COMMAND, command);
3887
3888 align = pci_specified_resource_alignment(dev);
3889 for (i = 0; i < PCI_BRIDGE_RESOURCES; i++) {
3890 r = &dev->resource[i];
3891 if (!(r->flags & IORESOURCE_MEM))
3892 continue;
3893 size = resource_size(r);
3894 if (size < align) {
3895 size = align;
3896 dev_info(&dev->dev,
3897 "Rounding up size of resource #%d to %#llx.\n",
3898 i, (unsigned long long)size);
3899 }
3900 r->end = size - 1;
3901 r->start = 0;
3902 }
3903 /* Need to disable bridge's resource window,
3904 * to enable the kernel to reassign new resource
3905 * window later on.
3906 */
3907 if (dev->hdr_type == PCI_HEADER_TYPE_BRIDGE &&
3908 (dev->class >> 8) == PCI_CLASS_BRIDGE_PCI) {
3909 for (i = PCI_BRIDGE_RESOURCES; i < PCI_NUM_RESOURCES; i++) {
3910 r = &dev->resource[i];
3911 if (!(r->flags & IORESOURCE_MEM))
3912 continue;
3913 r->end = resource_size(r) - 1;
3914 r->start = 0;
3915 }
3916 pci_disable_bridge_window(dev);
3917 }
3918}
3919
Yuji Shimada32a9a6822009-03-16 17:13:39 +09003920ssize_t pci_set_resource_alignment_param(const char *buf, size_t count)
3921{
3922 if (count > RESOURCE_ALIGNMENT_PARAM_SIZE - 1)
3923 count = RESOURCE_ALIGNMENT_PARAM_SIZE - 1;
3924 spin_lock(&resource_alignment_lock);
3925 strncpy(resource_alignment_param, buf, count);
3926 resource_alignment_param[count] = '\0';
3927 spin_unlock(&resource_alignment_lock);
3928 return count;
3929}
3930
3931ssize_t pci_get_resource_alignment_param(char *buf, size_t size)
3932{
3933 size_t count;
3934 spin_lock(&resource_alignment_lock);
3935 count = snprintf(buf, size, "%s", resource_alignment_param);
3936 spin_unlock(&resource_alignment_lock);
3937 return count;
3938}
3939
3940static ssize_t pci_resource_alignment_show(struct bus_type *bus, char *buf)
3941{
3942 return pci_get_resource_alignment_param(buf, PAGE_SIZE);
3943}
3944
3945static ssize_t pci_resource_alignment_store(struct bus_type *bus,
3946 const char *buf, size_t count)
3947{
3948 return pci_set_resource_alignment_param(buf, count);
3949}
3950
3951BUS_ATTR(resource_alignment, 0644, pci_resource_alignment_show,
3952 pci_resource_alignment_store);
3953
3954static int __init pci_resource_alignment_sysfs_init(void)
3955{
3956 return bus_create_file(&pci_bus_type,
3957 &bus_attr_resource_alignment);
3958}
3959
3960late_initcall(pci_resource_alignment_sysfs_init);
3961
Jeff Garzik32a2eea2007-10-11 16:57:27 -04003962static void __devinit pci_no_domains(void)
3963{
3964#ifdef CONFIG_PCI_DOMAINS
3965 pci_domains_supported = 0;
3966#endif
3967}
3968
Andrew Patterson0ef5f8f2008-11-10 15:30:50 -07003969/**
3970 * pci_ext_cfg_enabled - can we access extended PCI config space?
3971 * @dev: The PCI device of the root bridge.
3972 *
3973 * Returns 1 if we can access PCI extended config space (offsets
3974 * greater than 0xff). This is the default implementation. Architecture
3975 * implementations can override this.
3976 */
3977int __attribute__ ((weak)) pci_ext_cfg_avail(struct pci_dev *dev)
3978{
3979 return 1;
3980}
3981
Benjamin Herrenschmidt2d1c8612009-12-09 17:52:13 +11003982void __weak pci_fixup_cardbus(struct pci_bus *bus)
3983{
3984}
3985EXPORT_SYMBOL(pci_fixup_cardbus);
3986
Al Viroad04d312008-11-22 17:37:14 +00003987static int __init pci_setup(char *str)
Linus Torvalds1da177e2005-04-16 15:20:36 -07003988{
3989 while (str) {
3990 char *k = strchr(str, ',');
3991 if (k)
3992 *k++ = 0;
3993 if (*str && (str = pcibios_setup(str)) && *str) {
Matthew Wilcox309e57d2006-03-05 22:33:34 -07003994 if (!strcmp(str, "nomsi")) {
3995 pci_no_msi();
Randy Dunlap7f785762007-10-05 13:17:58 -07003996 } else if (!strcmp(str, "noaer")) {
3997 pci_no_aer();
Yinghai Lub55438f2012-02-23 19:23:30 -08003998 } else if (!strncmp(str, "realloc=", 8)) {
3999 pci_realloc_get_opt(str + 8);
Ram Paif483d392011-07-07 11:19:10 -07004000 } else if (!strncmp(str, "realloc", 7)) {
Yinghai Lub55438f2012-02-23 19:23:30 -08004001 pci_realloc_get_opt("on");
Jeff Garzik32a2eea2007-10-11 16:57:27 -04004002 } else if (!strcmp(str, "nodomains")) {
4003 pci_no_domains();
Rafael J. Wysocki6748dcc2012-03-01 00:06:33 +01004004 } else if (!strncmp(str, "noari", 5)) {
4005 pcie_ari_disabled = true;
Atsushi Nemoto4516a612007-02-05 16:36:06 -08004006 } else if (!strncmp(str, "cbiosize=", 9)) {
4007 pci_cardbus_io_size = memparse(str + 9, &str);
4008 } else if (!strncmp(str, "cbmemsize=", 10)) {
4009 pci_cardbus_mem_size = memparse(str + 10, &str);
Yuji Shimada32a9a6822009-03-16 17:13:39 +09004010 } else if (!strncmp(str, "resource_alignment=", 19)) {
4011 pci_set_resource_alignment_param(str + 19,
4012 strlen(str + 19));
Andrew Patterson43c16402009-04-22 16:52:09 -06004013 } else if (!strncmp(str, "ecrc=", 5)) {
4014 pcie_ecrc_get_policy(str + 5);
Eric W. Biederman28760482009-09-09 14:09:24 -07004015 } else if (!strncmp(str, "hpiosize=", 9)) {
4016 pci_hotplug_io_size = memparse(str + 9, &str);
4017 } else if (!strncmp(str, "hpmemsize=", 10)) {
4018 pci_hotplug_mem_size = memparse(str + 10, &str);
Jon Mason5f39e672011-10-03 09:50:20 -05004019 } else if (!strncmp(str, "pcie_bus_tune_off", 17)) {
4020 pcie_bus_config = PCIE_BUS_TUNE_OFF;
Jon Masonb03e7492011-07-20 15:20:54 -05004021 } else if (!strncmp(str, "pcie_bus_safe", 13)) {
4022 pcie_bus_config = PCIE_BUS_SAFE;
4023 } else if (!strncmp(str, "pcie_bus_perf", 13)) {
4024 pcie_bus_config = PCIE_BUS_PERFORMANCE;
Jon Mason5f39e672011-10-03 09:50:20 -05004025 } else if (!strncmp(str, "pcie_bus_peer2peer", 18)) {
4026 pcie_bus_config = PCIE_BUS_PEER2PEER;
Bjorn Helgaas284f5f92012-04-30 15:21:02 -06004027 } else if (!strncmp(str, "pcie_scan_all", 13)) {
4028 pci_add_flags(PCI_SCAN_ALL_PCIE_DEVS);
Matthew Wilcox309e57d2006-03-05 22:33:34 -07004029 } else {
4030 printk(KERN_ERR "PCI: Unknown option `%s'\n",
4031 str);
4032 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07004033 }
4034 str = k;
4035 }
Andi Kleen0637a702006-09-26 10:52:41 +02004036 return 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07004037}
Andi Kleen0637a702006-09-26 10:52:41 +02004038early_param("pci", pci_setup);
Linus Torvalds1da177e2005-04-16 15:20:36 -07004039
Tejun Heo0b62e132007-07-27 14:43:35 +09004040EXPORT_SYMBOL(pci_reenable_device);
Benjamin Herrenschmidtb7189892007-12-20 15:28:08 +11004041EXPORT_SYMBOL(pci_enable_device_io);
4042EXPORT_SYMBOL(pci_enable_device_mem);
Linus Torvalds1da177e2005-04-16 15:20:36 -07004043EXPORT_SYMBOL(pci_enable_device);
Tejun Heo9ac78492007-01-20 16:00:26 +09004044EXPORT_SYMBOL(pcim_enable_device);
4045EXPORT_SYMBOL(pcim_pin_device);
Linus Torvalds1da177e2005-04-16 15:20:36 -07004046EXPORT_SYMBOL(pci_disable_device);
Linus Torvalds1da177e2005-04-16 15:20:36 -07004047EXPORT_SYMBOL(pci_find_capability);
4048EXPORT_SYMBOL(pci_bus_find_capability);
4049EXPORT_SYMBOL(pci_release_regions);
4050EXPORT_SYMBOL(pci_request_regions);
Arjan van de Vene8de1482008-10-22 19:55:31 -07004051EXPORT_SYMBOL(pci_request_regions_exclusive);
Linus Torvalds1da177e2005-04-16 15:20:36 -07004052EXPORT_SYMBOL(pci_release_region);
4053EXPORT_SYMBOL(pci_request_region);
Arjan van de Vene8de1482008-10-22 19:55:31 -07004054EXPORT_SYMBOL(pci_request_region_exclusive);
Hidetoshi Setoc87deff2006-12-18 10:31:06 +09004055EXPORT_SYMBOL(pci_release_selected_regions);
4056EXPORT_SYMBOL(pci_request_selected_regions);
Arjan van de Vene8de1482008-10-22 19:55:31 -07004057EXPORT_SYMBOL(pci_request_selected_regions_exclusive);
Linus Torvalds1da177e2005-04-16 15:20:36 -07004058EXPORT_SYMBOL(pci_set_master);
Ben Hutchings6a479072008-12-23 03:08:29 +00004059EXPORT_SYMBOL(pci_clear_master);
Linus Torvalds1da177e2005-04-16 15:20:36 -07004060EXPORT_SYMBOL(pci_set_mwi);
Randy Dunlap694625c2007-07-09 11:55:54 -07004061EXPORT_SYMBOL(pci_try_set_mwi);
Linus Torvalds1da177e2005-04-16 15:20:36 -07004062EXPORT_SYMBOL(pci_clear_mwi);
Brett M Russa04ce0f2005-08-15 15:23:41 -04004063EXPORT_SYMBOL_GPL(pci_intx);
Linus Torvalds1da177e2005-04-16 15:20:36 -07004064EXPORT_SYMBOL(pci_assign_resource);
4065EXPORT_SYMBOL(pci_find_parent_resource);
Hidetoshi Setoc87deff2006-12-18 10:31:06 +09004066EXPORT_SYMBOL(pci_select_bars);
Linus Torvalds1da177e2005-04-16 15:20:36 -07004067
4068EXPORT_SYMBOL(pci_set_power_state);
4069EXPORT_SYMBOL(pci_save_state);
4070EXPORT_SYMBOL(pci_restore_state);
Rafael J. Wysockie5899e12008-07-19 14:39:24 +02004071EXPORT_SYMBOL(pci_pme_capable);
Rafael J. Wysocki5a6c9b62008-08-08 00:14:24 +02004072EXPORT_SYMBOL(pci_pme_active);
Rafael J. Wysocki0235c4f2008-08-18 21:38:00 +02004073EXPORT_SYMBOL(pci_wake_from_d3);
Rafael J. Wysockie5899e12008-07-19 14:39:24 +02004074EXPORT_SYMBOL(pci_target_state);
Rafael J. Wysocki404cc2d2008-07-07 03:35:26 +02004075EXPORT_SYMBOL(pci_prepare_to_sleep);
4076EXPORT_SYMBOL(pci_back_from_sleep);
Brian Kingf7bdd122007-04-06 16:39:36 -05004077EXPORT_SYMBOL_GPL(pci_set_pcie_reset_state);