blob: f99cca80867c28e4f93262ba4554a98fab9e0b85 [file] [log] [blame]
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001/*
2 * Copyright © 2008 Intel Corporation
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
21 * IN THE SOFTWARE.
22 *
23 * Authors:
24 * Keith Packard <keithp@keithp.com>
25 *
26 */
27
28#include <linux/i2c.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090029#include <linux/slab.h>
Paul Gortmaker2d1a8a42011-08-30 18:16:33 -040030#include <linux/export.h>
Clint Taylor01527b32014-07-07 13:01:46 -070031#include <linux/notifier.h>
32#include <linux/reboot.h>
David Howells760285e2012-10-02 18:01:07 +010033#include <drm/drmP.h>
Matt Roperc6f95f22015-01-22 16:50:32 -080034#include <drm/drm_atomic_helper.h>
David Howells760285e2012-10-02 18:01:07 +010035#include <drm/drm_crtc.h>
36#include <drm/drm_crtc_helper.h>
37#include <drm/drm_edid.h>
Keith Packarda4fc5ed2009-04-07 16:16:42 -070038#include "intel_drv.h"
David Howells760285e2012-10-02 18:01:07 +010039#include <drm/i915_drm.h>
Keith Packarda4fc5ed2009-04-07 16:16:42 -070040#include "i915_drv.h"
Keith Packarda4fc5ed2009-04-07 16:16:42 -070041
Keith Packarda4fc5ed2009-04-07 16:16:42 -070042#define DP_LINK_CHECK_TIMEOUT (10 * 1000)
43
Todd Previte559be302015-05-04 07:48:20 -070044/* Compliance test status bits */
45#define INTEL_DP_RESOLUTION_SHIFT_MASK 0
46#define INTEL_DP_RESOLUTION_PREFERRED (1 << INTEL_DP_RESOLUTION_SHIFT_MASK)
47#define INTEL_DP_RESOLUTION_STANDARD (2 << INTEL_DP_RESOLUTION_SHIFT_MASK)
48#define INTEL_DP_RESOLUTION_FAILSAFE (3 << INTEL_DP_RESOLUTION_SHIFT_MASK)
49
Chon Ming Lee9dd4ffd2013-09-04 01:30:37 +080050struct dp_link_dpll {
51 int link_bw;
52 struct dpll dpll;
53};
54
55static const struct dp_link_dpll gen4_dpll[] = {
56 { DP_LINK_BW_1_62,
57 { .p1 = 2, .p2 = 10, .n = 2, .m1 = 23, .m2 = 8 } },
58 { DP_LINK_BW_2_7,
59 { .p1 = 1, .p2 = 10, .n = 1, .m1 = 14, .m2 = 2 } }
60};
61
62static const struct dp_link_dpll pch_dpll[] = {
63 { DP_LINK_BW_1_62,
64 { .p1 = 2, .p2 = 10, .n = 1, .m1 = 12, .m2 = 9 } },
65 { DP_LINK_BW_2_7,
66 { .p1 = 1, .p2 = 10, .n = 2, .m1 = 14, .m2 = 8 } }
67};
68
Chon Ming Lee65ce4bf2013-09-04 01:30:38 +080069static const struct dp_link_dpll vlv_dpll[] = {
70 { DP_LINK_BW_1_62,
Chon Ming Lee58f6e632013-09-25 15:47:51 +080071 { .p1 = 3, .p2 = 2, .n = 5, .m1 = 3, .m2 = 81 } },
Chon Ming Lee65ce4bf2013-09-04 01:30:38 +080072 { DP_LINK_BW_2_7,
73 { .p1 = 2, .p2 = 2, .n = 1, .m1 = 2, .m2 = 27 } }
74};
75
Chon Ming Leeef9348c2014-04-09 13:28:18 +030076/*
77 * CHV supports eDP 1.4 that have more link rates.
78 * Below only provides the fixed rate but exclude variable rate.
79 */
80static const struct dp_link_dpll chv_dpll[] = {
81 /*
82 * CHV requires to program fractional division for m2.
83 * m2 is stored in fixed point format using formula below
84 * (m2_int << 22) | m2_fraction
85 */
86 { DP_LINK_BW_1_62, /* m2_int = 32, m2_fraction = 1677722 */
87 { .p1 = 4, .p2 = 2, .n = 1, .m1 = 2, .m2 = 0x819999a } },
88 { DP_LINK_BW_2_7, /* m2_int = 27, m2_fraction = 0 */
89 { .p1 = 4, .p2 = 1, .n = 1, .m1 = 2, .m2 = 0x6c00000 } },
90 { DP_LINK_BW_5_4, /* m2_int = 27, m2_fraction = 0 */
91 { .p1 = 2, .p2 = 1, .n = 1, .m1 = 2, .m2 = 0x6c00000 } }
92};
Sonika Jindal637a9c62015-05-07 09:52:08 +053093
94static const int skl_rates[] = { 162000, 216000, 270000,
Ville Syrjäläf4896f12015-03-12 17:10:27 +020095 324000, 432000, 540000 };
Ville Syrjäläfe51bfb2015-03-12 17:10:38 +020096static const int chv_rates[] = { 162000, 202500, 210000, 216000,
97 243000, 270000, 324000, 405000,
98 420000, 432000, 540000 };
Ville Syrjäläf4896f12015-03-12 17:10:27 +020099static const int default_rates[] = { 162000, 270000, 540000 };
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300100
Jesse Barnescfcb0fc2010-10-07 16:01:06 -0700101/**
102 * is_edp - is the given port attached to an eDP panel (either CPU or PCH)
103 * @intel_dp: DP struct
104 *
105 * If a CPU or PCH DP output is attached to an eDP panel, this function
106 * will return true, and false otherwise.
107 */
108static bool is_edp(struct intel_dp *intel_dp)
109{
Paulo Zanonida63a9f2012-10-26 19:05:46 -0200110 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
111
112 return intel_dig_port->base.type == INTEL_OUTPUT_EDP;
Jesse Barnescfcb0fc2010-10-07 16:01:06 -0700113}
114
Imre Deak68b4d822013-05-08 13:14:06 +0300115static struct drm_device *intel_dp_to_dev(struct intel_dp *intel_dp)
Jesse Barnescfcb0fc2010-10-07 16:01:06 -0700116{
Imre Deak68b4d822013-05-08 13:14:06 +0300117 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
118
119 return intel_dig_port->base.base.dev;
Jesse Barnescfcb0fc2010-10-07 16:01:06 -0700120}
121
Chris Wilsondf0e9242010-09-09 16:20:55 +0100122static struct intel_dp *intel_attached_dp(struct drm_connector *connector)
123{
Paulo Zanonifa90ece2012-10-26 19:05:44 -0200124 return enc_to_intel_dp(&intel_attached_encoder(connector)->base);
Chris Wilsondf0e9242010-09-09 16:20:55 +0100125}
126
Chris Wilsonea5b2132010-08-04 13:50:23 +0100127static void intel_dp_link_down(struct intel_dp *intel_dp);
Ville Syrjälä1e0560e2014-08-19 13:24:25 +0300128static bool edp_panel_vdd_on(struct intel_dp *intel_dp);
Daniel Vetter4be73782014-01-17 14:39:48 +0100129static void edp_panel_vdd_off(struct intel_dp *intel_dp, bool sync);
Ville Syrjälä093e3f12014-10-16 21:27:33 +0300130static void vlv_init_panel_power_sequencer(struct intel_dp *intel_dp);
Ville Syrjäläa8c33442014-10-16 21:29:59 +0300131static void vlv_steal_power_sequencer(struct drm_device *dev,
132 enum pipe pipe);
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700133
Ville Syrjäläed4e9c12015-03-12 17:10:36 +0200134static int
135intel_dp_max_link_bw(struct intel_dp *intel_dp)
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700136{
Jesse Barnes7183dc22011-07-07 11:10:58 -0700137 int max_link_bw = intel_dp->dpcd[DP_MAX_LINK_RATE];
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700138
139 switch (max_link_bw) {
140 case DP_LINK_BW_1_62:
141 case DP_LINK_BW_2_7:
Ville Syrjälä1db10e22015-03-12 17:10:32 +0200142 case DP_LINK_BW_5_4:
Imre Deakd4eead52013-07-09 17:05:26 +0300143 break;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700144 default:
Imre Deakd4eead52013-07-09 17:05:26 +0300145 WARN(1, "invalid max DP link bw val %x, using 1.62Gbps\n",
146 max_link_bw);
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700147 max_link_bw = DP_LINK_BW_1_62;
148 break;
149 }
150 return max_link_bw;
151}
152
Paulo Zanonieeb63242014-05-06 14:56:50 +0300153static u8 intel_dp_max_lane_count(struct intel_dp *intel_dp)
154{
155 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
156 struct drm_device *dev = intel_dig_port->base.base.dev;
157 u8 source_max, sink_max;
158
159 source_max = 4;
160 if (HAS_DDI(dev) && intel_dig_port->port == PORT_A &&
161 (intel_dig_port->saved_port_bits & DDI_A_4_LANES) == 0)
162 source_max = 2;
163
164 sink_max = drm_dp_max_lane_count(intel_dp->dpcd);
165
166 return min(source_max, sink_max);
167}
168
Adam Jacksoncd9dde42011-10-14 12:43:49 -0400169/*
170 * The units on the numbers in the next two are... bizarre. Examples will
171 * make it clearer; this one parallels an example in the eDP spec.
172 *
173 * intel_dp_max_data_rate for one lane of 2.7GHz evaluates as:
174 *
175 * 270000 * 1 * 8 / 10 == 216000
176 *
177 * The actual data capacity of that configuration is 2.16Gbit/s, so the
178 * units are decakilobits. ->clock in a drm_display_mode is in kilohertz -
179 * or equivalently, kilopixels per second - so for 1680x1050R it'd be
180 * 119000. At 18bpp that's 2142000 kilobits per second.
181 *
182 * Thus the strange-looking division by 10 in intel_dp_link_required, to
183 * get the result in decakilobits instead of kilobits.
184 */
185
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700186static int
Keith Packardc8982612012-01-25 08:16:25 -0800187intel_dp_link_required(int pixel_clock, int bpp)
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700188{
Adam Jacksoncd9dde42011-10-14 12:43:49 -0400189 return (pixel_clock * bpp + 9) / 10;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700190}
191
192static int
Dave Airliefe27d532010-06-30 11:46:17 +1000193intel_dp_max_data_rate(int max_link_clock, int max_lanes)
194{
195 return (max_link_clock * max_lanes * 8) / 10;
196}
197
Damien Lespiauc19de8e2013-11-28 15:29:18 +0000198static enum drm_mode_status
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700199intel_dp_mode_valid(struct drm_connector *connector,
200 struct drm_display_mode *mode)
201{
Chris Wilsondf0e9242010-09-09 16:20:55 +0100202 struct intel_dp *intel_dp = intel_attached_dp(connector);
Jani Nikuladd06f902012-10-19 14:51:50 +0300203 struct intel_connector *intel_connector = to_intel_connector(connector);
204 struct drm_display_mode *fixed_mode = intel_connector->panel.fixed_mode;
Daniel Vetter36008362013-03-27 00:44:59 +0100205 int target_clock = mode->clock;
206 int max_rate, mode_rate, max_lanes, max_link_clock;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700207
Jani Nikuladd06f902012-10-19 14:51:50 +0300208 if (is_edp(intel_dp) && fixed_mode) {
209 if (mode->hdisplay > fixed_mode->hdisplay)
Zhao Yakui7de56f42010-07-19 09:43:14 +0100210 return MODE_PANEL;
211
Jani Nikuladd06f902012-10-19 14:51:50 +0300212 if (mode->vdisplay > fixed_mode->vdisplay)
Zhao Yakui7de56f42010-07-19 09:43:14 +0100213 return MODE_PANEL;
Daniel Vetter03afc4a2013-04-02 23:42:31 +0200214
215 target_clock = fixed_mode->clock;
Zhao Yakui7de56f42010-07-19 09:43:14 +0100216 }
217
Ville Syrjälä50fec212015-03-12 17:10:34 +0200218 max_link_clock = intel_dp_max_link_rate(intel_dp);
Paulo Zanonieeb63242014-05-06 14:56:50 +0300219 max_lanes = intel_dp_max_lane_count(intel_dp);
Daniel Vetter36008362013-03-27 00:44:59 +0100220
221 max_rate = intel_dp_max_data_rate(max_link_clock, max_lanes);
222 mode_rate = intel_dp_link_required(target_clock, 18);
223
224 if (mode_rate > max_rate)
Daniel Vetterc4867932012-04-10 10:42:36 +0200225 return MODE_CLOCK_HIGH;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700226
227 if (mode->clock < 10000)
228 return MODE_CLOCK_LOW;
229
Daniel Vetter0af78a22012-05-23 11:30:55 +0200230 if (mode->flags & DRM_MODE_FLAG_DBLCLK)
231 return MODE_H_ILLEGAL;
232
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700233 return MODE_OK;
234}
235
Rodrigo Vivia4f12892014-11-14 08:52:27 -0800236uint32_t intel_dp_pack_aux(const uint8_t *src, int src_bytes)
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700237{
238 int i;
239 uint32_t v = 0;
240
241 if (src_bytes > 4)
242 src_bytes = 4;
243 for (i = 0; i < src_bytes; i++)
244 v |= ((uint32_t) src[i]) << ((3-i) * 8);
245 return v;
246}
247
Damien Lespiauc2af70e2015-02-10 19:32:23 +0000248static void intel_dp_unpack_aux(uint32_t src, uint8_t *dst, int dst_bytes)
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700249{
250 int i;
251 if (dst_bytes > 4)
252 dst_bytes = 4;
253 for (i = 0; i < dst_bytes; i++)
254 dst[i] = src >> ((3-i) * 8);
255}
256
Keith Packardfb0f8fb2009-06-11 22:31:31 -0700257/* hrawclock is 1/4 the FSB frequency */
258static int
259intel_hrawclk(struct drm_device *dev)
260{
261 struct drm_i915_private *dev_priv = dev->dev_private;
262 uint32_t clkcfg;
263
Vijay Purushothaman9473c8f2012-09-27 19:13:01 +0530264 /* There is no CLKCFG reg in Valleyview. VLV hrawclk is 200 MHz */
265 if (IS_VALLEYVIEW(dev))
266 return 200;
267
Keith Packardfb0f8fb2009-06-11 22:31:31 -0700268 clkcfg = I915_READ(CLKCFG);
269 switch (clkcfg & CLKCFG_FSB_MASK) {
270 case CLKCFG_FSB_400:
271 return 100;
272 case CLKCFG_FSB_533:
273 return 133;
274 case CLKCFG_FSB_667:
275 return 166;
276 case CLKCFG_FSB_800:
277 return 200;
278 case CLKCFG_FSB_1067:
279 return 266;
280 case CLKCFG_FSB_1333:
281 return 333;
282 /* these two are just a guess; one of them might be right */
283 case CLKCFG_FSB_1600:
284 case CLKCFG_FSB_1600_ALT:
285 return 400;
286 default:
287 return 133;
288 }
289}
290
Jani Nikulabf13e812013-09-06 07:40:05 +0300291static void
292intel_dp_init_panel_power_sequencer(struct drm_device *dev,
Ville Syrjälä36b5f422014-10-16 21:27:30 +0300293 struct intel_dp *intel_dp);
Jani Nikulabf13e812013-09-06 07:40:05 +0300294static void
295intel_dp_init_panel_power_sequencer_registers(struct drm_device *dev,
Ville Syrjälä36b5f422014-10-16 21:27:30 +0300296 struct intel_dp *intel_dp);
Jani Nikulabf13e812013-09-06 07:40:05 +0300297
Ville Syrjälä773538e82014-09-04 14:54:56 +0300298static void pps_lock(struct intel_dp *intel_dp)
299{
300 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
301 struct intel_encoder *encoder = &intel_dig_port->base;
302 struct drm_device *dev = encoder->base.dev;
303 struct drm_i915_private *dev_priv = dev->dev_private;
304 enum intel_display_power_domain power_domain;
305
306 /*
307 * See vlv_power_sequencer_reset() why we need
308 * a power domain reference here.
309 */
310 power_domain = intel_display_port_power_domain(encoder);
311 intel_display_power_get(dev_priv, power_domain);
312
313 mutex_lock(&dev_priv->pps_mutex);
314}
315
316static void pps_unlock(struct intel_dp *intel_dp)
317{
318 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
319 struct intel_encoder *encoder = &intel_dig_port->base;
320 struct drm_device *dev = encoder->base.dev;
321 struct drm_i915_private *dev_priv = dev->dev_private;
322 enum intel_display_power_domain power_domain;
323
324 mutex_unlock(&dev_priv->pps_mutex);
325
326 power_domain = intel_display_port_power_domain(encoder);
327 intel_display_power_put(dev_priv, power_domain);
328}
329
Ville Syrjälä961a0db2014-10-16 21:29:42 +0300330static void
331vlv_power_sequencer_kick(struct intel_dp *intel_dp)
332{
333 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
334 struct drm_device *dev = intel_dig_port->base.base.dev;
335 struct drm_i915_private *dev_priv = dev->dev_private;
336 enum pipe pipe = intel_dp->pps_pipe;
Ville Syrjäläd288f652014-10-28 13:20:22 +0200337 bool pll_enabled;
Ville Syrjälä961a0db2014-10-16 21:29:42 +0300338 uint32_t DP;
339
340 if (WARN(I915_READ(intel_dp->output_reg) & DP_PORT_EN,
341 "skipping pipe %c power seqeuncer kick due to port %c being active\n",
342 pipe_name(pipe), port_name(intel_dig_port->port)))
343 return;
344
345 DRM_DEBUG_KMS("kicking pipe %c power sequencer for port %c\n",
346 pipe_name(pipe), port_name(intel_dig_port->port));
347
348 /* Preserve the BIOS-computed detected bit. This is
349 * supposed to be read-only.
350 */
351 DP = I915_READ(intel_dp->output_reg) & DP_DETECTED;
352 DP |= DP_VOLTAGE_0_4 | DP_PRE_EMPHASIS_0;
353 DP |= DP_PORT_WIDTH(1);
354 DP |= DP_LINK_TRAIN_PAT_1;
355
356 if (IS_CHERRYVIEW(dev))
357 DP |= DP_PIPE_SELECT_CHV(pipe);
358 else if (pipe == PIPE_B)
359 DP |= DP_PIPEB_SELECT;
360
Ville Syrjäläd288f652014-10-28 13:20:22 +0200361 pll_enabled = I915_READ(DPLL(pipe)) & DPLL_VCO_ENABLE;
362
363 /*
364 * The DPLL for the pipe must be enabled for this to work.
365 * So enable temporarily it if it's not already enabled.
366 */
367 if (!pll_enabled)
368 vlv_force_pll_on(dev, pipe, IS_CHERRYVIEW(dev) ?
369 &chv_dpll[0].dpll : &vlv_dpll[0].dpll);
370
Ville Syrjälä961a0db2014-10-16 21:29:42 +0300371 /*
372 * Similar magic as in intel_dp_enable_port().
373 * We _must_ do this port enable + disable trick
374 * to make this power seqeuencer lock onto the port.
375 * Otherwise even VDD force bit won't work.
376 */
377 I915_WRITE(intel_dp->output_reg, DP);
378 POSTING_READ(intel_dp->output_reg);
379
380 I915_WRITE(intel_dp->output_reg, DP | DP_PORT_EN);
381 POSTING_READ(intel_dp->output_reg);
382
383 I915_WRITE(intel_dp->output_reg, DP & ~DP_PORT_EN);
384 POSTING_READ(intel_dp->output_reg);
Ville Syrjäläd288f652014-10-28 13:20:22 +0200385
386 if (!pll_enabled)
387 vlv_force_pll_off(dev, pipe);
Ville Syrjälä961a0db2014-10-16 21:29:42 +0300388}
389
Jani Nikulabf13e812013-09-06 07:40:05 +0300390static enum pipe
391vlv_power_sequencer_pipe(struct intel_dp *intel_dp)
392{
393 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
Jani Nikulabf13e812013-09-06 07:40:05 +0300394 struct drm_device *dev = intel_dig_port->base.base.dev;
395 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +0300396 struct intel_encoder *encoder;
397 unsigned int pipes = (1 << PIPE_A) | (1 << PIPE_B);
Ville Syrjäläa8c33442014-10-16 21:29:59 +0300398 enum pipe pipe;
Jani Nikulabf13e812013-09-06 07:40:05 +0300399
Ville Syrjäläe39b9992014-09-04 14:53:14 +0300400 lockdep_assert_held(&dev_priv->pps_mutex);
401
Ville Syrjäläa8c33442014-10-16 21:29:59 +0300402 /* We should never land here with regular DP ports */
403 WARN_ON(!is_edp(intel_dp));
404
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +0300405 if (intel_dp->pps_pipe != INVALID_PIPE)
406 return intel_dp->pps_pipe;
Jani Nikulabf13e812013-09-06 07:40:05 +0300407
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +0300408 /*
409 * We don't have power sequencer currently.
410 * Pick one that's not used by other ports.
411 */
412 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
413 base.head) {
414 struct intel_dp *tmp;
415
416 if (encoder->type != INTEL_OUTPUT_EDP)
417 continue;
418
419 tmp = enc_to_intel_dp(&encoder->base);
420
421 if (tmp->pps_pipe != INVALID_PIPE)
422 pipes &= ~(1 << tmp->pps_pipe);
423 }
424
425 /*
426 * Didn't find one. This should not happen since there
427 * are two power sequencers and up to two eDP ports.
428 */
429 if (WARN_ON(pipes == 0))
Ville Syrjäläa8c33442014-10-16 21:29:59 +0300430 pipe = PIPE_A;
431 else
432 pipe = ffs(pipes) - 1;
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +0300433
Ville Syrjäläa8c33442014-10-16 21:29:59 +0300434 vlv_steal_power_sequencer(dev, pipe);
435 intel_dp->pps_pipe = pipe;
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +0300436
437 DRM_DEBUG_KMS("picked pipe %c power sequencer for port %c\n",
438 pipe_name(intel_dp->pps_pipe),
439 port_name(intel_dig_port->port));
440
441 /* init power sequencer on this pipe and port */
Ville Syrjälä36b5f422014-10-16 21:27:30 +0300442 intel_dp_init_panel_power_sequencer(dev, intel_dp);
443 intel_dp_init_panel_power_sequencer_registers(dev, intel_dp);
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +0300444
Ville Syrjälä961a0db2014-10-16 21:29:42 +0300445 /*
446 * Even vdd force doesn't work until we've made
447 * the power sequencer lock in on the port.
448 */
449 vlv_power_sequencer_kick(intel_dp);
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +0300450
451 return intel_dp->pps_pipe;
452}
453
Ville Syrjälä6491ab22014-08-18 22:16:06 +0300454typedef bool (*vlv_pipe_check)(struct drm_i915_private *dev_priv,
455 enum pipe pipe);
456
457static bool vlv_pipe_has_pp_on(struct drm_i915_private *dev_priv,
458 enum pipe pipe)
459{
460 return I915_READ(VLV_PIPE_PP_STATUS(pipe)) & PP_ON;
461}
462
463static bool vlv_pipe_has_vdd_on(struct drm_i915_private *dev_priv,
464 enum pipe pipe)
465{
466 return I915_READ(VLV_PIPE_PP_CONTROL(pipe)) & EDP_FORCE_VDD;
467}
468
469static bool vlv_pipe_any(struct drm_i915_private *dev_priv,
470 enum pipe pipe)
471{
472 return true;
473}
474
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +0300475static enum pipe
Ville Syrjälä6491ab22014-08-18 22:16:06 +0300476vlv_initial_pps_pipe(struct drm_i915_private *dev_priv,
477 enum port port,
478 vlv_pipe_check pipe_check)
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +0300479{
Jani Nikulabf13e812013-09-06 07:40:05 +0300480 enum pipe pipe;
481
Jani Nikulabf13e812013-09-06 07:40:05 +0300482 for (pipe = PIPE_A; pipe <= PIPE_B; pipe++) {
483 u32 port_sel = I915_READ(VLV_PIPE_PP_ON_DELAYS(pipe)) &
484 PANEL_PORT_SELECT_MASK;
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +0300485
486 if (port_sel != PANEL_PORT_SELECT_VLV(port))
487 continue;
488
Ville Syrjälä6491ab22014-08-18 22:16:06 +0300489 if (!pipe_check(dev_priv, pipe))
490 continue;
491
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +0300492 return pipe;
Jani Nikulabf13e812013-09-06 07:40:05 +0300493 }
494
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +0300495 return INVALID_PIPE;
496}
497
498static void
499vlv_initial_power_sequencer_setup(struct intel_dp *intel_dp)
500{
501 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
502 struct drm_device *dev = intel_dig_port->base.base.dev;
503 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +0300504 enum port port = intel_dig_port->port;
505
506 lockdep_assert_held(&dev_priv->pps_mutex);
507
508 /* try to find a pipe with this port selected */
Ville Syrjälä6491ab22014-08-18 22:16:06 +0300509 /* first pick one where the panel is on */
510 intel_dp->pps_pipe = vlv_initial_pps_pipe(dev_priv, port,
511 vlv_pipe_has_pp_on);
512 /* didn't find one? pick one where vdd is on */
513 if (intel_dp->pps_pipe == INVALID_PIPE)
514 intel_dp->pps_pipe = vlv_initial_pps_pipe(dev_priv, port,
515 vlv_pipe_has_vdd_on);
516 /* didn't find one? pick one with just the correct port */
517 if (intel_dp->pps_pipe == INVALID_PIPE)
518 intel_dp->pps_pipe = vlv_initial_pps_pipe(dev_priv, port,
519 vlv_pipe_any);
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +0300520
521 /* didn't find one? just let vlv_power_sequencer_pipe() pick one when needed */
522 if (intel_dp->pps_pipe == INVALID_PIPE) {
523 DRM_DEBUG_KMS("no initial power sequencer for port %c\n",
524 port_name(port));
525 return;
526 }
527
528 DRM_DEBUG_KMS("initial power sequencer for port %c: pipe %c\n",
529 port_name(port), pipe_name(intel_dp->pps_pipe));
530
Ville Syrjälä36b5f422014-10-16 21:27:30 +0300531 intel_dp_init_panel_power_sequencer(dev, intel_dp);
532 intel_dp_init_panel_power_sequencer_registers(dev, intel_dp);
Jani Nikulabf13e812013-09-06 07:40:05 +0300533}
534
Ville Syrjälä773538e82014-09-04 14:54:56 +0300535void vlv_power_sequencer_reset(struct drm_i915_private *dev_priv)
536{
537 struct drm_device *dev = dev_priv->dev;
538 struct intel_encoder *encoder;
539
540 if (WARN_ON(!IS_VALLEYVIEW(dev)))
541 return;
542
543 /*
544 * We can't grab pps_mutex here due to deadlock with power_domain
545 * mutex when power_domain functions are called while holding pps_mutex.
546 * That also means that in order to use pps_pipe the code needs to
547 * hold both a power domain reference and pps_mutex, and the power domain
548 * reference get/put must be done while _not_ holding pps_mutex.
549 * pps_{lock,unlock}() do these steps in the correct order, so one
550 * should use them always.
551 */
552
553 list_for_each_entry(encoder, &dev->mode_config.encoder_list, base.head) {
554 struct intel_dp *intel_dp;
555
556 if (encoder->type != INTEL_OUTPUT_EDP)
557 continue;
558
559 intel_dp = enc_to_intel_dp(&encoder->base);
560 intel_dp->pps_pipe = INVALID_PIPE;
561 }
Jani Nikulabf13e812013-09-06 07:40:05 +0300562}
563
564static u32 _pp_ctrl_reg(struct intel_dp *intel_dp)
565{
566 struct drm_device *dev = intel_dp_to_dev(intel_dp);
567
568 if (HAS_PCH_SPLIT(dev))
569 return PCH_PP_CONTROL;
570 else
571 return VLV_PIPE_PP_CONTROL(vlv_power_sequencer_pipe(intel_dp));
572}
573
574static u32 _pp_stat_reg(struct intel_dp *intel_dp)
575{
576 struct drm_device *dev = intel_dp_to_dev(intel_dp);
577
578 if (HAS_PCH_SPLIT(dev))
579 return PCH_PP_STATUS;
580 else
581 return VLV_PIPE_PP_STATUS(vlv_power_sequencer_pipe(intel_dp));
582}
583
Clint Taylor01527b32014-07-07 13:01:46 -0700584/* Reboot notifier handler to shutdown panel power to guarantee T12 timing
585 This function only applicable when panel PM state is not to be tracked */
586static int edp_notify_handler(struct notifier_block *this, unsigned long code,
587 void *unused)
588{
589 struct intel_dp *intel_dp = container_of(this, typeof(* intel_dp),
590 edp_notifier);
591 struct drm_device *dev = intel_dp_to_dev(intel_dp);
592 struct drm_i915_private *dev_priv = dev->dev_private;
593 u32 pp_div;
594 u32 pp_ctrl_reg, pp_div_reg;
Clint Taylor01527b32014-07-07 13:01:46 -0700595
596 if (!is_edp(intel_dp) || code != SYS_RESTART)
597 return 0;
598
Ville Syrjälä773538e82014-09-04 14:54:56 +0300599 pps_lock(intel_dp);
Ville Syrjäläe39b9992014-09-04 14:53:14 +0300600
Clint Taylor01527b32014-07-07 13:01:46 -0700601 if (IS_VALLEYVIEW(dev)) {
Ville Syrjäläe39b9992014-09-04 14:53:14 +0300602 enum pipe pipe = vlv_power_sequencer_pipe(intel_dp);
603
Clint Taylor01527b32014-07-07 13:01:46 -0700604 pp_ctrl_reg = VLV_PIPE_PP_CONTROL(pipe);
605 pp_div_reg = VLV_PIPE_PP_DIVISOR(pipe);
606 pp_div = I915_READ(pp_div_reg);
607 pp_div &= PP_REFERENCE_DIVIDER_MASK;
608
609 /* 0x1F write to PP_DIV_REG sets max cycle delay */
610 I915_WRITE(pp_div_reg, pp_div | 0x1F);
611 I915_WRITE(pp_ctrl_reg, PANEL_UNLOCK_REGS | PANEL_POWER_OFF);
612 msleep(intel_dp->panel_power_cycle_delay);
613 }
614
Ville Syrjälä773538e82014-09-04 14:54:56 +0300615 pps_unlock(intel_dp);
Ville Syrjäläe39b9992014-09-04 14:53:14 +0300616
Clint Taylor01527b32014-07-07 13:01:46 -0700617 return 0;
618}
619
Daniel Vetter4be73782014-01-17 14:39:48 +0100620static bool edp_have_panel_power(struct intel_dp *intel_dp)
Keith Packardebf33b12011-09-29 15:53:27 -0700621{
Paulo Zanoni30add222012-10-26 19:05:45 -0200622 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Keith Packardebf33b12011-09-29 15:53:27 -0700623 struct drm_i915_private *dev_priv = dev->dev_private;
624
Ville Syrjäläe39b9992014-09-04 14:53:14 +0300625 lockdep_assert_held(&dev_priv->pps_mutex);
626
Ville Syrjälä9a423562014-10-16 21:29:48 +0300627 if (IS_VALLEYVIEW(dev) &&
628 intel_dp->pps_pipe == INVALID_PIPE)
629 return false;
630
Jani Nikulabf13e812013-09-06 07:40:05 +0300631 return (I915_READ(_pp_stat_reg(intel_dp)) & PP_ON) != 0;
Keith Packardebf33b12011-09-29 15:53:27 -0700632}
633
Daniel Vetter4be73782014-01-17 14:39:48 +0100634static bool edp_have_panel_vdd(struct intel_dp *intel_dp)
Keith Packardebf33b12011-09-29 15:53:27 -0700635{
Paulo Zanoni30add222012-10-26 19:05:45 -0200636 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Keith Packardebf33b12011-09-29 15:53:27 -0700637 struct drm_i915_private *dev_priv = dev->dev_private;
638
Ville Syrjäläe39b9992014-09-04 14:53:14 +0300639 lockdep_assert_held(&dev_priv->pps_mutex);
640
Ville Syrjälä9a423562014-10-16 21:29:48 +0300641 if (IS_VALLEYVIEW(dev) &&
642 intel_dp->pps_pipe == INVALID_PIPE)
643 return false;
644
Ville Syrjälä773538e82014-09-04 14:54:56 +0300645 return I915_READ(_pp_ctrl_reg(intel_dp)) & EDP_FORCE_VDD;
Keith Packardebf33b12011-09-29 15:53:27 -0700646}
647
Keith Packard9b984da2011-09-19 13:54:47 -0700648static void
649intel_dp_check_edp(struct intel_dp *intel_dp)
650{
Paulo Zanoni30add222012-10-26 19:05:45 -0200651 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Keith Packard9b984da2011-09-19 13:54:47 -0700652 struct drm_i915_private *dev_priv = dev->dev_private;
Keith Packardebf33b12011-09-29 15:53:27 -0700653
Keith Packard9b984da2011-09-19 13:54:47 -0700654 if (!is_edp(intel_dp))
655 return;
Jesse Barnes453c5422013-03-28 09:55:41 -0700656
Daniel Vetter4be73782014-01-17 14:39:48 +0100657 if (!edp_have_panel_power(intel_dp) && !edp_have_panel_vdd(intel_dp)) {
Keith Packard9b984da2011-09-19 13:54:47 -0700658 WARN(1, "eDP powered off while attempting aux channel communication.\n");
659 DRM_DEBUG_KMS("Status 0x%08x Control 0x%08x\n",
Jani Nikulabf13e812013-09-06 07:40:05 +0300660 I915_READ(_pp_stat_reg(intel_dp)),
661 I915_READ(_pp_ctrl_reg(intel_dp)));
Keith Packard9b984da2011-09-19 13:54:47 -0700662 }
663}
664
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100665static uint32_t
666intel_dp_aux_wait_done(struct intel_dp *intel_dp, bool has_aux_irq)
667{
668 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
669 struct drm_device *dev = intel_dig_port->base.base.dev;
670 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanoni9ed35ab2013-02-18 19:00:25 -0300671 uint32_t ch_ctl = intel_dp->aux_ch_ctl_reg;
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100672 uint32_t status;
673 bool done;
674
Daniel Vetteref04f002012-12-01 21:03:59 +0100675#define C (((status = I915_READ_NOTRACE(ch_ctl)) & DP_AUX_CH_CTL_SEND_BUSY) == 0)
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100676 if (has_aux_irq)
Paulo Zanonib18ac462013-02-18 19:00:24 -0300677 done = wait_event_timeout(dev_priv->gmbus_wait_queue, C,
Imre Deak35987062013-05-21 20:03:20 +0300678 msecs_to_jiffies_timeout(10));
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100679 else
680 done = wait_for_atomic(C, 10) == 0;
681 if (!done)
682 DRM_ERROR("dp aux hw did not signal timeout (has irq: %i)!\n",
683 has_aux_irq);
684#undef C
685
686 return status;
687}
688
Damien Lespiauec5b01d2014-01-21 13:35:39 +0000689static uint32_t i9xx_get_aux_clock_divider(struct intel_dp *intel_dp, int index)
690{
691 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
692 struct drm_device *dev = intel_dig_port->base.base.dev;
693
694 /*
695 * The clock divider is based off the hrawclk, and would like to run at
696 * 2MHz. So, take the hrawclk value and divide by 2 and use that
697 */
698 return index ? 0 : intel_hrawclk(dev) / 2;
699}
700
701static uint32_t ilk_get_aux_clock_divider(struct intel_dp *intel_dp, int index)
702{
703 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
704 struct drm_device *dev = intel_dig_port->base.base.dev;
Ville Syrjälä469d4b22015-03-31 14:11:59 +0300705 struct drm_i915_private *dev_priv = dev->dev_private;
Damien Lespiauec5b01d2014-01-21 13:35:39 +0000706
707 if (index)
708 return 0;
709
710 if (intel_dig_port->port == PORT_A) {
Ville Syrjälä469d4b22015-03-31 14:11:59 +0300711 return DIV_ROUND_UP(dev_priv->display.get_display_clock_speed(dev), 2000);
Damien Lespiauec5b01d2014-01-21 13:35:39 +0000712 } else {
713 return DIV_ROUND_UP(intel_pch_rawclk(dev), 2);
714 }
715}
716
717static uint32_t hsw_get_aux_clock_divider(struct intel_dp *intel_dp, int index)
Rodrigo Vivib84a1cf2013-07-11 18:44:57 -0300718{
719 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
720 struct drm_device *dev = intel_dig_port->base.base.dev;
721 struct drm_i915_private *dev_priv = dev->dev_private;
722
Damien Lespiauec5b01d2014-01-21 13:35:39 +0000723 if (intel_dig_port->port == PORT_A) {
Chris Wilsonbc866252013-07-21 16:00:03 +0100724 if (index)
725 return 0;
Ville Syrjälä1652d192015-03-31 14:12:01 +0300726 return DIV_ROUND_CLOSEST(dev_priv->display.get_display_clock_speed(dev), 2000);
Rodrigo Vivib84a1cf2013-07-11 18:44:57 -0300727 } else if (dev_priv->pch_id == INTEL_PCH_LPT_DEVICE_ID_TYPE) {
728 /* Workaround for non-ULT HSW */
Chris Wilsonbc866252013-07-21 16:00:03 +0100729 switch (index) {
730 case 0: return 63;
731 case 1: return 72;
732 default: return 0;
733 }
Damien Lespiauec5b01d2014-01-21 13:35:39 +0000734 } else {
Chris Wilsonbc866252013-07-21 16:00:03 +0100735 return index ? 0 : DIV_ROUND_UP(intel_pch_rawclk(dev), 2);
Rodrigo Vivib84a1cf2013-07-11 18:44:57 -0300736 }
737}
738
Damien Lespiauec5b01d2014-01-21 13:35:39 +0000739static uint32_t vlv_get_aux_clock_divider(struct intel_dp *intel_dp, int index)
740{
741 return index ? 0 : 100;
742}
743
Damien Lespiaub6b5e382014-01-20 16:00:59 +0000744static uint32_t skl_get_aux_clock_divider(struct intel_dp *intel_dp, int index)
745{
746 /*
747 * SKL doesn't need us to program the AUX clock divider (Hardware will
748 * derive the clock from CDCLK automatically). We still implement the
749 * get_aux_clock_divider vfunc to plug-in into the existing code.
750 */
751 return index ? 0 : 1;
752}
753
Damien Lespiau5ed12a12014-01-20 15:52:30 +0000754static uint32_t i9xx_get_aux_send_ctl(struct intel_dp *intel_dp,
755 bool has_aux_irq,
756 int send_bytes,
757 uint32_t aux_clock_divider)
758{
759 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
760 struct drm_device *dev = intel_dig_port->base.base.dev;
761 uint32_t precharge, timeout;
762
763 if (IS_GEN6(dev))
764 precharge = 3;
765 else
766 precharge = 5;
767
768 if (IS_BROADWELL(dev) && intel_dp->aux_ch_ctl_reg == DPA_AUX_CH_CTL)
769 timeout = DP_AUX_CH_CTL_TIME_OUT_600us;
770 else
771 timeout = DP_AUX_CH_CTL_TIME_OUT_400us;
772
773 return DP_AUX_CH_CTL_SEND_BUSY |
Damien Lespiau788d4432014-01-20 15:52:31 +0000774 DP_AUX_CH_CTL_DONE |
Damien Lespiau5ed12a12014-01-20 15:52:30 +0000775 (has_aux_irq ? DP_AUX_CH_CTL_INTERRUPT : 0) |
Damien Lespiau788d4432014-01-20 15:52:31 +0000776 DP_AUX_CH_CTL_TIME_OUT_ERROR |
Damien Lespiau5ed12a12014-01-20 15:52:30 +0000777 timeout |
Damien Lespiau788d4432014-01-20 15:52:31 +0000778 DP_AUX_CH_CTL_RECEIVE_ERROR |
Damien Lespiau5ed12a12014-01-20 15:52:30 +0000779 (send_bytes << DP_AUX_CH_CTL_MESSAGE_SIZE_SHIFT) |
780 (precharge << DP_AUX_CH_CTL_PRECHARGE_2US_SHIFT) |
Damien Lespiau788d4432014-01-20 15:52:31 +0000781 (aux_clock_divider << DP_AUX_CH_CTL_BIT_CLOCK_2X_SHIFT);
Damien Lespiau5ed12a12014-01-20 15:52:30 +0000782}
783
Damien Lespiaub9ca5fa2014-01-20 16:01:00 +0000784static uint32_t skl_get_aux_send_ctl(struct intel_dp *intel_dp,
785 bool has_aux_irq,
786 int send_bytes,
787 uint32_t unused)
788{
789 return DP_AUX_CH_CTL_SEND_BUSY |
790 DP_AUX_CH_CTL_DONE |
791 (has_aux_irq ? DP_AUX_CH_CTL_INTERRUPT : 0) |
792 DP_AUX_CH_CTL_TIME_OUT_ERROR |
793 DP_AUX_CH_CTL_TIME_OUT_1600us |
794 DP_AUX_CH_CTL_RECEIVE_ERROR |
795 (send_bytes << DP_AUX_CH_CTL_MESSAGE_SIZE_SHIFT) |
796 DP_AUX_CH_CTL_SYNC_PULSE_SKL(32);
797}
798
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700799static int
Chris Wilsonea5b2132010-08-04 13:50:23 +0100800intel_dp_aux_ch(struct intel_dp *intel_dp,
Daniel Vetterbd9f74a2014-10-02 09:45:35 +0200801 const uint8_t *send, int send_bytes,
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700802 uint8_t *recv, int recv_size)
803{
Paulo Zanoni174edf12012-10-26 19:05:50 -0200804 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
805 struct drm_device *dev = intel_dig_port->base.base.dev;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700806 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanoni9ed35ab2013-02-18 19:00:25 -0300807 uint32_t ch_ctl = intel_dp->aux_ch_ctl_reg;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700808 uint32_t ch_data = ch_ctl + 4;
Chris Wilsonbc866252013-07-21 16:00:03 +0100809 uint32_t aux_clock_divider;
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100810 int i, ret, recv_bytes;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700811 uint32_t status;
Damien Lespiau5ed12a12014-01-20 15:52:30 +0000812 int try, clock = 0;
Daniel Vetter4e6b7882014-02-07 16:33:20 +0100813 bool has_aux_irq = HAS_AUX_IRQ(dev);
Jani Nikula884f19e2014-03-14 16:51:14 +0200814 bool vdd;
815
Ville Syrjälä773538e82014-09-04 14:54:56 +0300816 pps_lock(intel_dp);
Ville Syrjäläe39b9992014-09-04 14:53:14 +0300817
Ville Syrjälä72c35002014-08-18 22:16:00 +0300818 /*
819 * We will be called with VDD already enabled for dpcd/edid/oui reads.
820 * In such cases we want to leave VDD enabled and it's up to upper layers
821 * to turn it off. But for eg. i2c-dev access we need to turn it on/off
822 * ourselves.
823 */
Ville Syrjälä1e0560e2014-08-19 13:24:25 +0300824 vdd = edp_panel_vdd_on(intel_dp);
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100825
826 /* dp aux is extremely sensitive to irq latency, hence request the
827 * lowest possible wakeup latency and so prevent the cpu from going into
828 * deep sleep states.
829 */
830 pm_qos_update_request(&dev_priv->pm_qos, 0);
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700831
Keith Packard9b984da2011-09-19 13:54:47 -0700832 intel_dp_check_edp(intel_dp);
Zhenyu Wang5eb08b62009-07-24 01:00:31 +0800833
Paulo Zanonic67a4702013-08-19 13:18:09 -0300834 intel_aux_display_runtime_get(dev_priv);
835
Jesse Barnes11bee432011-08-01 15:02:20 -0700836 /* Try to wait for any previous AUX channel activity */
837 for (try = 0; try < 3; try++) {
Daniel Vetteref04f002012-12-01 21:03:59 +0100838 status = I915_READ_NOTRACE(ch_ctl);
Jesse Barnes11bee432011-08-01 15:02:20 -0700839 if ((status & DP_AUX_CH_CTL_SEND_BUSY) == 0)
840 break;
841 msleep(1);
842 }
843
844 if (try == 3) {
845 WARN(1, "dp_aux_ch not started status 0x%08x\n",
846 I915_READ(ch_ctl));
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100847 ret = -EBUSY;
848 goto out;
Chris Wilson4f7f7b72010-08-18 18:12:56 +0100849 }
850
Paulo Zanoni46a5ae92013-09-17 11:14:10 -0300851 /* Only 5 data registers! */
852 if (WARN_ON(send_bytes > 20 || recv_size > 20)) {
853 ret = -E2BIG;
854 goto out;
855 }
856
Damien Lespiauec5b01d2014-01-21 13:35:39 +0000857 while ((aux_clock_divider = intel_dp->get_aux_clock_divider(intel_dp, clock++))) {
Damien Lespiau153b1102014-01-21 13:37:15 +0000858 u32 send_ctl = intel_dp->get_aux_send_ctl(intel_dp,
859 has_aux_irq,
860 send_bytes,
861 aux_clock_divider);
Damien Lespiau5ed12a12014-01-20 15:52:30 +0000862
Chris Wilsonbc866252013-07-21 16:00:03 +0100863 /* Must try at least 3 times according to DP spec */
864 for (try = 0; try < 5; try++) {
865 /* Load the send data into the aux channel data registers */
866 for (i = 0; i < send_bytes; i += 4)
867 I915_WRITE(ch_data + i,
Rodrigo Vivia4f12892014-11-14 08:52:27 -0800868 intel_dp_pack_aux(send + i,
869 send_bytes - i));
Akshay Joshi0206e352011-08-16 15:34:10 -0400870
Chris Wilsonbc866252013-07-21 16:00:03 +0100871 /* Send the command and wait for it to complete */
Damien Lespiau5ed12a12014-01-20 15:52:30 +0000872 I915_WRITE(ch_ctl, send_ctl);
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100873
Chris Wilsonbc866252013-07-21 16:00:03 +0100874 status = intel_dp_aux_wait_done(intel_dp, has_aux_irq);
Akshay Joshi0206e352011-08-16 15:34:10 -0400875
Chris Wilsonbc866252013-07-21 16:00:03 +0100876 /* Clear done status and any errors */
877 I915_WRITE(ch_ctl,
878 status |
879 DP_AUX_CH_CTL_DONE |
880 DP_AUX_CH_CTL_TIME_OUT_ERROR |
881 DP_AUX_CH_CTL_RECEIVE_ERROR);
Adam Jacksond7e96fe2011-07-26 15:39:46 -0400882
Todd Previte74ebf292015-04-15 08:38:41 -0700883 if (status & DP_AUX_CH_CTL_TIME_OUT_ERROR)
Chris Wilsonbc866252013-07-21 16:00:03 +0100884 continue;
Todd Previte74ebf292015-04-15 08:38:41 -0700885
886 /* DP CTS 1.2 Core Rev 1.1, 4.2.1.1 & 4.2.1.2
887 * 400us delay required for errors and timeouts
888 * Timeout errors from the HW already meet this
889 * requirement so skip to next iteration
890 */
891 if (status & DP_AUX_CH_CTL_RECEIVE_ERROR) {
892 usleep_range(400, 500);
893 continue;
894 }
Chris Wilsonbc866252013-07-21 16:00:03 +0100895 if (status & DP_AUX_CH_CTL_DONE)
896 break;
897 }
Chris Wilson4f7f7b72010-08-18 18:12:56 +0100898 if (status & DP_AUX_CH_CTL_DONE)
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700899 break;
900 }
901
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700902 if ((status & DP_AUX_CH_CTL_DONE) == 0) {
Keith Packard1ae8c0a2009-06-28 15:42:17 -0700903 DRM_ERROR("dp_aux_ch not done status 0x%08x\n", status);
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100904 ret = -EBUSY;
905 goto out;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700906 }
907
908 /* Check for timeout or receive error.
909 * Timeouts occur when the sink is not connected
910 */
Keith Packarda5b3da52009-06-11 22:30:32 -0700911 if (status & DP_AUX_CH_CTL_RECEIVE_ERROR) {
Keith Packard1ae8c0a2009-06-28 15:42:17 -0700912 DRM_ERROR("dp_aux_ch receive error status 0x%08x\n", status);
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100913 ret = -EIO;
914 goto out;
Keith Packarda5b3da52009-06-11 22:30:32 -0700915 }
Keith Packard1ae8c0a2009-06-28 15:42:17 -0700916
917 /* Timeouts occur when the device isn't connected, so they're
918 * "normal" -- don't fill the kernel log with these */
Keith Packarda5b3da52009-06-11 22:30:32 -0700919 if (status & DP_AUX_CH_CTL_TIME_OUT_ERROR) {
Zhao Yakui28c97732009-10-09 11:39:41 +0800920 DRM_DEBUG_KMS("dp_aux_ch timeout status 0x%08x\n", status);
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100921 ret = -ETIMEDOUT;
922 goto out;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700923 }
924
925 /* Unload any bytes sent back from the other side */
926 recv_bytes = ((status & DP_AUX_CH_CTL_MESSAGE_SIZE_MASK) >>
927 DP_AUX_CH_CTL_MESSAGE_SIZE_SHIFT);
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700928 if (recv_bytes > recv_size)
929 recv_bytes = recv_size;
Akshay Joshi0206e352011-08-16 15:34:10 -0400930
Chris Wilson4f7f7b72010-08-18 18:12:56 +0100931 for (i = 0; i < recv_bytes; i += 4)
Rodrigo Vivia4f12892014-11-14 08:52:27 -0800932 intel_dp_unpack_aux(I915_READ(ch_data + i),
933 recv + i, recv_bytes - i);
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700934
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100935 ret = recv_bytes;
936out:
937 pm_qos_update_request(&dev_priv->pm_qos, PM_QOS_DEFAULT_VALUE);
Paulo Zanonic67a4702013-08-19 13:18:09 -0300938 intel_aux_display_runtime_put(dev_priv);
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100939
Jani Nikula884f19e2014-03-14 16:51:14 +0200940 if (vdd)
941 edp_panel_vdd_off(intel_dp, false);
942
Ville Syrjälä773538e82014-09-04 14:54:56 +0300943 pps_unlock(intel_dp);
Ville Syrjäläe39b9992014-09-04 14:53:14 +0300944
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100945 return ret;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700946}
947
Jani Nikulaa6c8aff02014-04-07 12:37:25 +0300948#define BARE_ADDRESS_SIZE 3
949#define HEADER_SIZE (BARE_ADDRESS_SIZE + 1)
Jani Nikula9d1a1032014-03-14 16:51:15 +0200950static ssize_t
951intel_dp_aux_transfer(struct drm_dp_aux *aux, struct drm_dp_aux_msg *msg)
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700952{
Jani Nikula9d1a1032014-03-14 16:51:15 +0200953 struct intel_dp *intel_dp = container_of(aux, struct intel_dp, aux);
954 uint8_t txbuf[20], rxbuf[20];
955 size_t txsize, rxsize;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700956 int ret;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700957
Ville Syrjäläd2d9cbb2015-03-19 11:44:06 +0200958 txbuf[0] = (msg->request << 4) |
959 ((msg->address >> 16) & 0xf);
960 txbuf[1] = (msg->address >> 8) & 0xff;
Jani Nikula9d1a1032014-03-14 16:51:15 +0200961 txbuf[2] = msg->address & 0xff;
962 txbuf[3] = msg->size - 1;
Paulo Zanoni46a5ae92013-09-17 11:14:10 -0300963
Jani Nikula9d1a1032014-03-14 16:51:15 +0200964 switch (msg->request & ~DP_AUX_I2C_MOT) {
965 case DP_AUX_NATIVE_WRITE:
966 case DP_AUX_I2C_WRITE:
Jani Nikulaa6c8aff02014-04-07 12:37:25 +0300967 txsize = msg->size ? HEADER_SIZE + msg->size : BARE_ADDRESS_SIZE;
Jani Nikulaa1ddefd2015-03-17 17:18:54 +0200968 rxsize = 2; /* 0 or 1 data bytes */
Jani Nikulaf51a44b2014-02-11 11:52:05 +0200969
Jani Nikula9d1a1032014-03-14 16:51:15 +0200970 if (WARN_ON(txsize > 20))
971 return -E2BIG;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700972
Jani Nikula9d1a1032014-03-14 16:51:15 +0200973 memcpy(txbuf + HEADER_SIZE, msg->buffer, msg->size);
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700974
Jani Nikula9d1a1032014-03-14 16:51:15 +0200975 ret = intel_dp_aux_ch(intel_dp, txbuf, txsize, rxbuf, rxsize);
976 if (ret > 0) {
977 msg->reply = rxbuf[0] >> 4;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700978
Jani Nikulaa1ddefd2015-03-17 17:18:54 +0200979 if (ret > 1) {
980 /* Number of bytes written in a short write. */
981 ret = clamp_t(int, rxbuf[1], 0, msg->size);
982 } else {
983 /* Return payload size. */
984 ret = msg->size;
985 }
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700986 }
Jani Nikula9d1a1032014-03-14 16:51:15 +0200987 break;
988
989 case DP_AUX_NATIVE_READ:
990 case DP_AUX_I2C_READ:
Jani Nikulaa6c8aff02014-04-07 12:37:25 +0300991 txsize = msg->size ? HEADER_SIZE : BARE_ADDRESS_SIZE;
Jani Nikula9d1a1032014-03-14 16:51:15 +0200992 rxsize = msg->size + 1;
993
994 if (WARN_ON(rxsize > 20))
995 return -E2BIG;
996
997 ret = intel_dp_aux_ch(intel_dp, txbuf, txsize, rxbuf, rxsize);
998 if (ret > 0) {
999 msg->reply = rxbuf[0] >> 4;
1000 /*
1001 * Assume happy day, and copy the data. The caller is
1002 * expected to check msg->reply before touching it.
1003 *
1004 * Return payload size.
1005 */
1006 ret--;
1007 memcpy(msg->buffer, rxbuf + 1, ret);
1008 }
1009 break;
1010
1011 default:
1012 ret = -EINVAL;
1013 break;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001014 }
Jani Nikulaf51a44b2014-02-11 11:52:05 +02001015
Jani Nikula9d1a1032014-03-14 16:51:15 +02001016 return ret;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001017}
1018
Jani Nikula9d1a1032014-03-14 16:51:15 +02001019static void
1020intel_dp_aux_init(struct intel_dp *intel_dp, struct intel_connector *connector)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001021{
Jani Nikula9d1a1032014-03-14 16:51:15 +02001022 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Jani Nikula33ad6622014-03-14 16:51:16 +02001023 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
1024 enum port port = intel_dig_port->port;
Jani Nikula0b998362014-03-14 16:51:17 +02001025 const char *name = NULL;
Dave Airlieab2c0672009-12-04 10:55:24 +10001026 int ret;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001027
Jani Nikula33ad6622014-03-14 16:51:16 +02001028 switch (port) {
1029 case PORT_A:
1030 intel_dp->aux_ch_ctl_reg = DPA_AUX_CH_CTL;
Jani Nikula0b998362014-03-14 16:51:17 +02001031 name = "DPDDC-A";
Dave Airlieab2c0672009-12-04 10:55:24 +10001032 break;
Jani Nikula33ad6622014-03-14 16:51:16 +02001033 case PORT_B:
1034 intel_dp->aux_ch_ctl_reg = PCH_DPB_AUX_CH_CTL;
Jani Nikula0b998362014-03-14 16:51:17 +02001035 name = "DPDDC-B";
Jani Nikula33ad6622014-03-14 16:51:16 +02001036 break;
1037 case PORT_C:
1038 intel_dp->aux_ch_ctl_reg = PCH_DPC_AUX_CH_CTL;
Jani Nikula0b998362014-03-14 16:51:17 +02001039 name = "DPDDC-C";
Jani Nikula33ad6622014-03-14 16:51:16 +02001040 break;
1041 case PORT_D:
1042 intel_dp->aux_ch_ctl_reg = PCH_DPD_AUX_CH_CTL;
Jani Nikula0b998362014-03-14 16:51:17 +02001043 name = "DPDDC-D";
Dave Airlieab2c0672009-12-04 10:55:24 +10001044 break;
1045 default:
Jani Nikula33ad6622014-03-14 16:51:16 +02001046 BUG();
Dave Airlieab2c0672009-12-04 10:55:24 +10001047 }
1048
Damien Lespiau1b1aad72013-12-03 13:56:29 +00001049 /*
1050 * The AUX_CTL register is usually DP_CTL + 0x10.
1051 *
1052 * On Haswell and Broadwell though:
1053 * - Both port A DDI_BUF_CTL and DDI_AUX_CTL are on the CPU
1054 * - Port B/C/D AUX channels are on the PCH, DDI_BUF_CTL on the CPU
1055 *
1056 * Skylake moves AUX_CTL back next to DDI_BUF_CTL, on the CPU.
1057 */
1058 if (!IS_HASWELL(dev) && !IS_BROADWELL(dev))
Jani Nikula33ad6622014-03-14 16:51:16 +02001059 intel_dp->aux_ch_ctl_reg = intel_dp->output_reg + 0x10;
David Flynn8316f332010-12-08 16:10:21 +00001060
Jani Nikula0b998362014-03-14 16:51:17 +02001061 intel_dp->aux.name = name;
Jani Nikula9d1a1032014-03-14 16:51:15 +02001062 intel_dp->aux.dev = dev->dev;
1063 intel_dp->aux.transfer = intel_dp_aux_transfer;
David Flynn8316f332010-12-08 16:10:21 +00001064
Jani Nikula0b998362014-03-14 16:51:17 +02001065 DRM_DEBUG_KMS("registering %s bus for %s\n", name,
1066 connector->base.kdev->kobj.name);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001067
Dave Airlie4f71d0c2014-06-04 16:02:28 +10001068 ret = drm_dp_aux_register(&intel_dp->aux);
Jani Nikula0b998362014-03-14 16:51:17 +02001069 if (ret < 0) {
Dave Airlie4f71d0c2014-06-04 16:02:28 +10001070 DRM_ERROR("drm_dp_aux_register() for %s failed (%d)\n",
Jani Nikula0b998362014-03-14 16:51:17 +02001071 name, ret);
1072 return;
Dave Airlieab2c0672009-12-04 10:55:24 +10001073 }
David Flynn8316f332010-12-08 16:10:21 +00001074
Jani Nikula0b998362014-03-14 16:51:17 +02001075 ret = sysfs_create_link(&connector->base.kdev->kobj,
1076 &intel_dp->aux.ddc.dev.kobj,
1077 intel_dp->aux.ddc.dev.kobj.name);
1078 if (ret < 0) {
1079 DRM_ERROR("sysfs_create_link() for %s failed (%d)\n", name, ret);
Dave Airlie4f71d0c2014-06-04 16:02:28 +10001080 drm_dp_aux_unregister(&intel_dp->aux);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001081 }
1082}
1083
Imre Deak80f65de2014-02-11 17:12:49 +02001084static void
1085intel_dp_connector_unregister(struct intel_connector *intel_connector)
1086{
1087 struct intel_dp *intel_dp = intel_attached_dp(&intel_connector->base);
1088
Dave Airlie0e32b392014-05-02 14:02:48 +10001089 if (!intel_connector->mst_port)
1090 sysfs_remove_link(&intel_connector->base.kdev->kobj,
1091 intel_dp->aux.ddc.dev.kobj.name);
Imre Deak80f65de2014-02-11 17:12:49 +02001092 intel_connector_unregister(intel_connector);
1093}
1094
Daniel Vetterc6bb3532013-04-19 11:14:33 +02001095static void
Sonika Jindalc3346ef2015-02-21 11:12:13 +05301096skl_edp_set_pll_config(struct intel_crtc_state *pipe_config, int link_clock)
Damien Lespiau5416d872014-11-14 17:24:33 +00001097{
1098 u32 ctrl1;
1099
Ander Conselvan de Oliveiradd3cd742015-05-15 13:34:29 +03001100 memset(&pipe_config->dpll_hw_state, 0,
1101 sizeof(pipe_config->dpll_hw_state));
1102
Damien Lespiau5416d872014-11-14 17:24:33 +00001103 pipe_config->ddi_pll_sel = SKL_DPLL0;
1104 pipe_config->dpll_hw_state.cfgcr1 = 0;
1105 pipe_config->dpll_hw_state.cfgcr2 = 0;
1106
1107 ctrl1 = DPLL_CTRL1_OVERRIDE(SKL_DPLL0);
Sonika Jindalc3346ef2015-02-21 11:12:13 +05301108 switch (link_clock / 2) {
1109 case 81000:
Damien Lespiau71cd8422015-04-30 16:39:17 +01001110 ctrl1 |= DPLL_CTRL1_LINK_RATE(DPLL_CTRL1_LINK_RATE_810,
Damien Lespiau5416d872014-11-14 17:24:33 +00001111 SKL_DPLL0);
1112 break;
Sonika Jindalc3346ef2015-02-21 11:12:13 +05301113 case 135000:
Damien Lespiau71cd8422015-04-30 16:39:17 +01001114 ctrl1 |= DPLL_CTRL1_LINK_RATE(DPLL_CTRL1_LINK_RATE_1350,
Damien Lespiau5416d872014-11-14 17:24:33 +00001115 SKL_DPLL0);
1116 break;
Sonika Jindalc3346ef2015-02-21 11:12:13 +05301117 case 270000:
Damien Lespiau71cd8422015-04-30 16:39:17 +01001118 ctrl1 |= DPLL_CTRL1_LINK_RATE(DPLL_CTRL1_LINK_RATE_2700,
Damien Lespiau5416d872014-11-14 17:24:33 +00001119 SKL_DPLL0);
1120 break;
Sonika Jindalc3346ef2015-02-21 11:12:13 +05301121 case 162000:
Damien Lespiau71cd8422015-04-30 16:39:17 +01001122 ctrl1 |= DPLL_CTRL1_LINK_RATE(DPLL_CTRL1_LINK_RATE_1620,
Sonika Jindalc3346ef2015-02-21 11:12:13 +05301123 SKL_DPLL0);
1124 break;
1125 /* TBD: For DP link rates 2.16 GHz and 4.32 GHz, VCO is 8640 which
1126 results in CDCLK change. Need to handle the change of CDCLK by
1127 disabling pipes and re-enabling them */
1128 case 108000:
Damien Lespiau71cd8422015-04-30 16:39:17 +01001129 ctrl1 |= DPLL_CTRL1_LINK_RATE(DPLL_CTRL1_LINK_RATE_1080,
Sonika Jindalc3346ef2015-02-21 11:12:13 +05301130 SKL_DPLL0);
1131 break;
1132 case 216000:
Damien Lespiau71cd8422015-04-30 16:39:17 +01001133 ctrl1 |= DPLL_CTRL1_LINK_RATE(DPLL_CTRL1_LINK_RATE_2160,
Sonika Jindalc3346ef2015-02-21 11:12:13 +05301134 SKL_DPLL0);
1135 break;
1136
Damien Lespiau5416d872014-11-14 17:24:33 +00001137 }
1138 pipe_config->dpll_hw_state.ctrl1 = ctrl1;
1139}
1140
1141static void
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02001142hsw_dp_set_ddi_pll_sel(struct intel_crtc_state *pipe_config, int link_bw)
Daniel Vetter0e503382014-07-04 11:26:04 -03001143{
1144 switch (link_bw) {
1145 case DP_LINK_BW_1_62:
1146 pipe_config->ddi_pll_sel = PORT_CLK_SEL_LCPLL_810;
1147 break;
1148 case DP_LINK_BW_2_7:
1149 pipe_config->ddi_pll_sel = PORT_CLK_SEL_LCPLL_1350;
1150 break;
1151 case DP_LINK_BW_5_4:
1152 pipe_config->ddi_pll_sel = PORT_CLK_SEL_LCPLL_2700;
1153 break;
1154 }
1155}
1156
Sonika Jindalfc0f8e22015-03-05 10:03:58 +05301157static int
Ville Syrjälä12f6a2e2015-03-12 17:10:30 +02001158intel_dp_sink_rates(struct intel_dp *intel_dp, const int **sink_rates)
Sonika Jindalfc0f8e22015-03-05 10:03:58 +05301159{
Ville Syrjälä94ca7192015-03-13 19:40:31 +02001160 if (intel_dp->num_sink_rates) {
1161 *sink_rates = intel_dp->sink_rates;
1162 return intel_dp->num_sink_rates;
Sonika Jindalfc0f8e22015-03-05 10:03:58 +05301163 }
Ville Syrjälä12f6a2e2015-03-12 17:10:30 +02001164
1165 *sink_rates = default_rates;
1166
1167 return (intel_dp_max_link_bw(intel_dp) >> 3) + 1;
Sonika Jindalfc0f8e22015-03-05 10:03:58 +05301168}
1169
Sonika Jindala8f3ef62015-03-05 10:02:30 +05301170static int
Ville Syrjälä1db10e22015-03-12 17:10:32 +02001171intel_dp_source_rates(struct drm_device *dev, const int **source_rates)
Sonika Jindala8f3ef62015-03-05 10:02:30 +05301172{
Sonika Jindal637a9c62015-05-07 09:52:08 +05301173 if (IS_SKYLAKE(dev)) {
1174 *source_rates = skl_rates;
1175 return ARRAY_SIZE(skl_rates);
Ville Syrjäläfe51bfb2015-03-12 17:10:38 +02001176 } else if (IS_CHERRYVIEW(dev)) {
1177 *source_rates = chv_rates;
1178 return ARRAY_SIZE(chv_rates);
Sonika Jindala8f3ef62015-03-05 10:02:30 +05301179 }
Ville Syrjälä636280b2015-03-12 17:10:29 +02001180
1181 *source_rates = default_rates;
1182
Ville Syrjälä1db10e22015-03-12 17:10:32 +02001183 if (IS_SKYLAKE(dev) && INTEL_REVID(dev) <= SKL_REVID_B0)
1184 /* WaDisableHBR2:skl */
1185 return (DP_LINK_BW_2_7 >> 3) + 1;
1186 else if (INTEL_INFO(dev)->gen >= 8 ||
1187 (IS_HASWELL(dev) && !IS_HSW_ULX(dev)))
1188 return (DP_LINK_BW_5_4 >> 3) + 1;
1189 else
1190 return (DP_LINK_BW_2_7 >> 3) + 1;
Sonika Jindala8f3ef62015-03-05 10:02:30 +05301191}
1192
Daniel Vetter0e503382014-07-04 11:26:04 -03001193static void
Daniel Vetterc6bb3532013-04-19 11:14:33 +02001194intel_dp_set_clock(struct intel_encoder *encoder,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02001195 struct intel_crtc_state *pipe_config, int link_bw)
Daniel Vetterc6bb3532013-04-19 11:14:33 +02001196{
1197 struct drm_device *dev = encoder->base.dev;
Chon Ming Lee9dd4ffd2013-09-04 01:30:37 +08001198 const struct dp_link_dpll *divisor = NULL;
1199 int i, count = 0;
Daniel Vetterc6bb3532013-04-19 11:14:33 +02001200
1201 if (IS_G4X(dev)) {
Chon Ming Lee9dd4ffd2013-09-04 01:30:37 +08001202 divisor = gen4_dpll;
1203 count = ARRAY_SIZE(gen4_dpll);
Daniel Vetterc6bb3532013-04-19 11:14:33 +02001204 } else if (HAS_PCH_SPLIT(dev)) {
Chon Ming Lee9dd4ffd2013-09-04 01:30:37 +08001205 divisor = pch_dpll;
1206 count = ARRAY_SIZE(pch_dpll);
Chon Ming Leeef9348c2014-04-09 13:28:18 +03001207 } else if (IS_CHERRYVIEW(dev)) {
1208 divisor = chv_dpll;
1209 count = ARRAY_SIZE(chv_dpll);
Daniel Vetterc6bb3532013-04-19 11:14:33 +02001210 } else if (IS_VALLEYVIEW(dev)) {
Chon Ming Lee65ce4bf2013-09-04 01:30:38 +08001211 divisor = vlv_dpll;
1212 count = ARRAY_SIZE(vlv_dpll);
Daniel Vetterc6bb3532013-04-19 11:14:33 +02001213 }
Chon Ming Lee9dd4ffd2013-09-04 01:30:37 +08001214
1215 if (divisor && count) {
1216 for (i = 0; i < count; i++) {
1217 if (link_bw == divisor[i].link_bw) {
1218 pipe_config->dpll = divisor[i].dpll;
1219 pipe_config->clock_set = true;
1220 break;
1221 }
1222 }
Daniel Vetterc6bb3532013-04-19 11:14:33 +02001223 }
1224}
1225
Ville Syrjälä2ecae762015-03-12 17:10:33 +02001226static int intersect_rates(const int *source_rates, int source_len,
1227 const int *sink_rates, int sink_len,
Ville Syrjälä94ca7192015-03-13 19:40:31 +02001228 int *common_rates)
Sonika Jindala8f3ef62015-03-05 10:02:30 +05301229{
1230 int i = 0, j = 0, k = 0;
1231
Sonika Jindala8f3ef62015-03-05 10:02:30 +05301232 while (i < source_len && j < sink_len) {
1233 if (source_rates[i] == sink_rates[j]) {
Ville Syrjäläe6bda3e2015-03-12 17:10:37 +02001234 if (WARN_ON(k >= DP_MAX_SUPPORTED_RATES))
1235 return k;
Ville Syrjälä94ca7192015-03-13 19:40:31 +02001236 common_rates[k] = source_rates[i];
Sonika Jindala8f3ef62015-03-05 10:02:30 +05301237 ++k;
1238 ++i;
1239 ++j;
1240 } else if (source_rates[i] < sink_rates[j]) {
1241 ++i;
1242 } else {
1243 ++j;
1244 }
1245 }
1246 return k;
1247}
1248
Ville Syrjälä94ca7192015-03-13 19:40:31 +02001249static int intel_dp_common_rates(struct intel_dp *intel_dp,
1250 int *common_rates)
Ville Syrjälä2ecae762015-03-12 17:10:33 +02001251{
1252 struct drm_device *dev = intel_dp_to_dev(intel_dp);
1253 const int *source_rates, *sink_rates;
1254 int source_len, sink_len;
1255
1256 sink_len = intel_dp_sink_rates(intel_dp, &sink_rates);
1257 source_len = intel_dp_source_rates(dev, &source_rates);
1258
1259 return intersect_rates(source_rates, source_len,
1260 sink_rates, sink_len,
Ville Syrjälä94ca7192015-03-13 19:40:31 +02001261 common_rates);
Ville Syrjälä2ecae762015-03-12 17:10:33 +02001262}
1263
Ville Syrjälä0336400e2015-03-12 17:10:39 +02001264static void snprintf_int_array(char *str, size_t len,
1265 const int *array, int nelem)
1266{
1267 int i;
1268
1269 str[0] = '\0';
1270
1271 for (i = 0; i < nelem; i++) {
1272 int r = snprintf(str, len, "%d,", array[i]);
1273 if (r >= len)
1274 return;
1275 str += r;
1276 len -= r;
1277 }
1278}
1279
1280static void intel_dp_print_rates(struct intel_dp *intel_dp)
1281{
1282 struct drm_device *dev = intel_dp_to_dev(intel_dp);
1283 const int *source_rates, *sink_rates;
Ville Syrjälä94ca7192015-03-13 19:40:31 +02001284 int source_len, sink_len, common_len;
1285 int common_rates[DP_MAX_SUPPORTED_RATES];
Ville Syrjälä0336400e2015-03-12 17:10:39 +02001286 char str[128]; /* FIXME: too big for stack? */
1287
1288 if ((drm_debug & DRM_UT_KMS) == 0)
1289 return;
1290
1291 source_len = intel_dp_source_rates(dev, &source_rates);
1292 snprintf_int_array(str, sizeof(str), source_rates, source_len);
1293 DRM_DEBUG_KMS("source rates: %s\n", str);
1294
1295 sink_len = intel_dp_sink_rates(intel_dp, &sink_rates);
1296 snprintf_int_array(str, sizeof(str), sink_rates, sink_len);
1297 DRM_DEBUG_KMS("sink rates: %s\n", str);
1298
Ville Syrjälä94ca7192015-03-13 19:40:31 +02001299 common_len = intel_dp_common_rates(intel_dp, common_rates);
1300 snprintf_int_array(str, sizeof(str), common_rates, common_len);
1301 DRM_DEBUG_KMS("common rates: %s\n", str);
Ville Syrjälä0336400e2015-03-12 17:10:39 +02001302}
1303
Ville Syrjäläf4896f12015-03-12 17:10:27 +02001304static int rate_to_index(int find, const int *rates)
Sonika Jindala8f3ef62015-03-05 10:02:30 +05301305{
1306 int i = 0;
1307
1308 for (i = 0; i < DP_MAX_SUPPORTED_RATES; ++i)
1309 if (find == rates[i])
1310 break;
1311
1312 return i;
1313}
1314
Ville Syrjälä50fec212015-03-12 17:10:34 +02001315int
1316intel_dp_max_link_rate(struct intel_dp *intel_dp)
1317{
1318 int rates[DP_MAX_SUPPORTED_RATES] = {};
1319 int len;
1320
Ville Syrjälä94ca7192015-03-13 19:40:31 +02001321 len = intel_dp_common_rates(intel_dp, rates);
Ville Syrjälä50fec212015-03-12 17:10:34 +02001322 if (WARN_ON(len <= 0))
1323 return 162000;
1324
1325 return rates[rate_to_index(0, rates) - 1];
1326}
1327
Ville Syrjäläed4e9c12015-03-12 17:10:36 +02001328int intel_dp_rate_select(struct intel_dp *intel_dp, int rate)
1329{
Ville Syrjälä94ca7192015-03-13 19:40:31 +02001330 return rate_to_index(rate, intel_dp->sink_rates);
Ville Syrjäläed4e9c12015-03-12 17:10:36 +02001331}
1332
Paulo Zanoni00c09d72012-10-26 19:05:52 -02001333bool
Daniel Vetter5bfe2ac2013-03-27 00:44:55 +01001334intel_dp_compute_config(struct intel_encoder *encoder,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02001335 struct intel_crtc_state *pipe_config)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001336{
Daniel Vetter5bfe2ac2013-03-27 00:44:55 +01001337 struct drm_device *dev = encoder->base.dev;
Daniel Vetter36008362013-03-27 00:44:59 +01001338 struct drm_i915_private *dev_priv = dev->dev_private;
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02001339 struct drm_display_mode *adjusted_mode = &pipe_config->base.adjusted_mode;
Daniel Vetter5bfe2ac2013-03-27 00:44:55 +01001340 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
Imre Deakbc7d38a2013-05-16 14:40:36 +03001341 enum port port = dp_to_dig_port(intel_dp)->port;
Ander Conselvan de Oliveira84556d52015-03-20 16:18:10 +02001342 struct intel_crtc *intel_crtc = to_intel_crtc(pipe_config->base.crtc);
Jani Nikuladd06f902012-10-19 14:51:50 +03001343 struct intel_connector *intel_connector = intel_dp->attached_connector;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001344 int lane_count, clock;
Jani Nikula56071a22014-05-06 14:56:52 +03001345 int min_lane_count = 1;
Paulo Zanonieeb63242014-05-06 14:56:50 +03001346 int max_lane_count = intel_dp_max_lane_count(intel_dp);
Todd Previte06ea66b2014-01-20 10:19:39 -07001347 /* Conveniently, the link BW constants become indices with a shift...*/
Jani Nikula56071a22014-05-06 14:56:52 +03001348 int min_clock = 0;
Sonika Jindala8f3ef62015-03-05 10:02:30 +05301349 int max_clock;
Daniel Vetter083f9562012-04-20 20:23:49 +02001350 int bpp, mode_rate;
Daniel Vetterff9a6752013-06-01 17:16:21 +02001351 int link_avail, link_clock;
Ville Syrjälä94ca7192015-03-13 19:40:31 +02001352 int common_rates[DP_MAX_SUPPORTED_RATES] = {};
1353 int common_len;
Sonika Jindala8f3ef62015-03-05 10:02:30 +05301354
Ville Syrjälä94ca7192015-03-13 19:40:31 +02001355 common_len = intel_dp_common_rates(intel_dp, common_rates);
Sonika Jindala8f3ef62015-03-05 10:02:30 +05301356
1357 /* No common link rates between source and sink */
Ville Syrjälä94ca7192015-03-13 19:40:31 +02001358 WARN_ON(common_len <= 0);
Sonika Jindala8f3ef62015-03-05 10:02:30 +05301359
Ville Syrjälä94ca7192015-03-13 19:40:31 +02001360 max_clock = common_len - 1;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001361
Imre Deakbc7d38a2013-05-16 14:40:36 +03001362 if (HAS_PCH_SPLIT(dev) && !HAS_DDI(dev) && port != PORT_A)
Daniel Vetter5bfe2ac2013-03-27 00:44:55 +01001363 pipe_config->has_pch_encoder = true;
1364
Daniel Vetter03afc4a2013-04-02 23:42:31 +02001365 pipe_config->has_dp_encoder = true;
Vandana Kannanf769cd22014-08-05 07:51:22 -07001366 pipe_config->has_drrs = false;
Jani Nikula9fcb1702015-05-05 16:32:12 +03001367 pipe_config->has_audio = intel_dp->has_audio && port != PORT_A;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001368
Jani Nikuladd06f902012-10-19 14:51:50 +03001369 if (is_edp(intel_dp) && intel_connector->panel.fixed_mode) {
1370 intel_fixed_panel_mode(intel_connector->panel.fixed_mode,
1371 adjusted_mode);
Chandra Kondurua1b22782015-04-07 15:28:45 -07001372
1373 if (INTEL_INFO(dev)->gen >= 9) {
1374 int ret;
1375 ret = skl_update_scaler_users(intel_crtc, pipe_config, NULL, NULL, 0);
1376 if (ret)
1377 return ret;
1378 }
1379
Jesse Barnes2dd24552013-04-25 12:55:01 -07001380 if (!HAS_PCH_SPLIT(dev))
1381 intel_gmch_panel_fitting(intel_crtc, pipe_config,
1382 intel_connector->panel.fitting_mode);
1383 else
Jesse Barnesb074cec2013-04-25 12:55:02 -07001384 intel_pch_panel_fitting(intel_crtc, pipe_config,
1385 intel_connector->panel.fitting_mode);
Zhao Yakui0d3a1be2010-07-19 09:43:13 +01001386 }
1387
Daniel Vettercb1793c2012-06-04 18:39:21 +02001388 if (adjusted_mode->flags & DRM_MODE_FLAG_DBLCLK)
Daniel Vetter0af78a22012-05-23 11:30:55 +02001389 return false;
1390
Daniel Vetter083f9562012-04-20 20:23:49 +02001391 DRM_DEBUG_KMS("DP link computation with max lane count %i "
Sonika Jindala8f3ef62015-03-05 10:02:30 +05301392 "max bw %d pixel clock %iKHz\n",
Ville Syrjälä94ca7192015-03-13 19:40:31 +02001393 max_lane_count, common_rates[max_clock],
Damien Lespiau241bfc32013-09-25 16:45:37 +01001394 adjusted_mode->crtc_clock);
Daniel Vetter083f9562012-04-20 20:23:49 +02001395
Daniel Vetter36008362013-03-27 00:44:59 +01001396 /* Walk through all bpp values. Luckily they're all nicely spaced with 2
1397 * bpc in between. */
Daniel Vetter3e7ca982013-06-01 19:45:56 +02001398 bpp = pipe_config->pipe_bpp;
Jani Nikula56071a22014-05-06 14:56:52 +03001399 if (is_edp(intel_dp)) {
1400 if (dev_priv->vbt.edp_bpp && dev_priv->vbt.edp_bpp < bpp) {
1401 DRM_DEBUG_KMS("clamping bpp for eDP panel to BIOS-provided %i\n",
1402 dev_priv->vbt.edp_bpp);
1403 bpp = dev_priv->vbt.edp_bpp;
1404 }
1405
Jani Nikula344c5bb2014-09-09 11:25:13 +03001406 /*
1407 * Use the maximum clock and number of lanes the eDP panel
1408 * advertizes being capable of. The panels are generally
1409 * designed to support only a single clock and lane
1410 * configuration, and typically these values correspond to the
1411 * native resolution of the panel.
1412 */
1413 min_lane_count = max_lane_count;
1414 min_clock = max_clock;
Imre Deak79842112013-07-18 17:44:13 +03001415 }
Daniel Vetter657445f2013-05-04 10:09:18 +02001416
Daniel Vetter36008362013-03-27 00:44:59 +01001417 for (; bpp >= 6*3; bpp -= 2*3) {
Damien Lespiau241bfc32013-09-25 16:45:37 +01001418 mode_rate = intel_dp_link_required(adjusted_mode->crtc_clock,
1419 bpp);
Daniel Vetterc4867932012-04-10 10:42:36 +02001420
Dave Airliec6930992014-07-14 11:04:39 +10001421 for (clock = min_clock; clock <= max_clock; clock++) {
Sonika Jindala8f3ef62015-03-05 10:02:30 +05301422 for (lane_count = min_lane_count;
1423 lane_count <= max_lane_count;
1424 lane_count <<= 1) {
1425
Ville Syrjälä94ca7192015-03-13 19:40:31 +02001426 link_clock = common_rates[clock];
Daniel Vetter36008362013-03-27 00:44:59 +01001427 link_avail = intel_dp_max_data_rate(link_clock,
1428 lane_count);
Ville Syrjälä3685a8f2013-01-17 16:31:28 +02001429
Daniel Vetter36008362013-03-27 00:44:59 +01001430 if (mode_rate <= link_avail) {
1431 goto found;
1432 }
1433 }
1434 }
1435 }
1436
1437 return false;
1438
1439found:
Ville Syrjälä55bc60d2013-01-17 16:31:29 +02001440 if (intel_dp->color_range_auto) {
1441 /*
1442 * See:
1443 * CEA-861-E - 5.1 Default Encoding Parameters
1444 * VESA DisplayPort Ver.1.2a - 5.1.1.1 Video Colorimetry
1445 */
Thierry Reding18316c82012-12-20 15:41:44 +01001446 if (bpp != 18 && drm_match_cea_mode(adjusted_mode) > 1)
Ville Syrjälä55bc60d2013-01-17 16:31:29 +02001447 intel_dp->color_range = DP_COLOR_RANGE_16_235;
1448 else
1449 intel_dp->color_range = 0;
1450 }
1451
Ville Syrjälä3685a8f2013-01-17 16:31:28 +02001452 if (intel_dp->color_range)
Daniel Vetter50f3b012013-03-27 00:44:56 +01001453 pipe_config->limited_color_range = true;
Ville Syrjälä3685a8f2013-01-17 16:31:28 +02001454
Daniel Vetter36008362013-03-27 00:44:59 +01001455 intel_dp->lane_count = lane_count;
Sonika Jindala8f3ef62015-03-05 10:02:30 +05301456
Ville Syrjälä94ca7192015-03-13 19:40:31 +02001457 if (intel_dp->num_sink_rates) {
Ville Syrjäläbc27b7d2015-03-12 17:10:35 +02001458 intel_dp->link_bw = 0;
Sonika Jindala8f3ef62015-03-05 10:02:30 +05301459 intel_dp->rate_select =
Ville Syrjälä94ca7192015-03-13 19:40:31 +02001460 intel_dp_rate_select(intel_dp, common_rates[clock]);
Ville Syrjäläbc27b7d2015-03-12 17:10:35 +02001461 } else {
1462 intel_dp->link_bw =
Ville Syrjälä94ca7192015-03-13 19:40:31 +02001463 drm_dp_link_rate_to_bw_code(common_rates[clock]);
Ville Syrjäläbc27b7d2015-03-12 17:10:35 +02001464 intel_dp->rate_select = 0;
Sonika Jindala8f3ef62015-03-05 10:02:30 +05301465 }
1466
Daniel Vetter657445f2013-05-04 10:09:18 +02001467 pipe_config->pipe_bpp = bpp;
Ville Syrjälä94ca7192015-03-13 19:40:31 +02001468 pipe_config->port_clock = common_rates[clock];
Daniel Vetterc4867932012-04-10 10:42:36 +02001469
Daniel Vetter36008362013-03-27 00:44:59 +01001470 DRM_DEBUG_KMS("DP link bw %02x lane count %d clock %d bpp %d\n",
1471 intel_dp->link_bw, intel_dp->lane_count,
Daniel Vetterff9a6752013-06-01 17:16:21 +02001472 pipe_config->port_clock, bpp);
Daniel Vetter36008362013-03-27 00:44:59 +01001473 DRM_DEBUG_KMS("DP link bw required %i available %i\n",
1474 mode_rate, link_avail);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001475
Daniel Vetter03afc4a2013-04-02 23:42:31 +02001476 intel_link_compute_m_n(bpp, lane_count,
Damien Lespiau241bfc32013-09-25 16:45:37 +01001477 adjusted_mode->crtc_clock,
1478 pipe_config->port_clock,
Daniel Vetter03afc4a2013-04-02 23:42:31 +02001479 &pipe_config->dp_m_n);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001480
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05301481 if (intel_connector->panel.downclock_mode != NULL &&
Vandana Kannan96178ee2015-01-10 02:25:56 +05301482 dev_priv->drrs.type == SEAMLESS_DRRS_SUPPORT) {
Vandana Kannanf769cd22014-08-05 07:51:22 -07001483 pipe_config->has_drrs = true;
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05301484 intel_link_compute_m_n(bpp, lane_count,
1485 intel_connector->panel.downclock_mode->clock,
1486 pipe_config->port_clock,
1487 &pipe_config->dp_m2_n2);
1488 }
1489
Damien Lespiau5416d872014-11-14 17:24:33 +00001490 if (IS_SKYLAKE(dev) && is_edp(intel_dp))
Ville Syrjälä94ca7192015-03-13 19:40:31 +02001491 skl_edp_set_pll_config(pipe_config, common_rates[clock]);
Satheeshakrishna M977bb382014-08-22 09:49:12 +05301492 else if (IS_BROXTON(dev))
1493 /* handled in ddi */;
Damien Lespiau5416d872014-11-14 17:24:33 +00001494 else if (IS_HASWELL(dev) || IS_BROADWELL(dev))
Daniel Vetter0e503382014-07-04 11:26:04 -03001495 hsw_dp_set_ddi_pll_sel(pipe_config, intel_dp->link_bw);
1496 else
1497 intel_dp_set_clock(encoder, pipe_config, intel_dp->link_bw);
Daniel Vetterc6bb3532013-04-19 11:14:33 +02001498
Daniel Vetter36008362013-03-27 00:44:59 +01001499 return true;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001500}
1501
Daniel Vetter7c62a162013-06-01 17:16:20 +02001502static void ironlake_set_pll_cpu_edp(struct intel_dp *intel_dp)
Daniel Vetterea9b6002012-11-29 15:59:31 +01001503{
Daniel Vetter7c62a162013-06-01 17:16:20 +02001504 struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
1505 struct intel_crtc *crtc = to_intel_crtc(dig_port->base.base.crtc);
1506 struct drm_device *dev = crtc->base.dev;
Daniel Vetterea9b6002012-11-29 15:59:31 +01001507 struct drm_i915_private *dev_priv = dev->dev_private;
1508 u32 dpa_ctl;
1509
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02001510 DRM_DEBUG_KMS("eDP PLL enable for clock %d\n",
1511 crtc->config->port_clock);
Daniel Vetterea9b6002012-11-29 15:59:31 +01001512 dpa_ctl = I915_READ(DP_A);
1513 dpa_ctl &= ~DP_PLL_FREQ_MASK;
1514
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02001515 if (crtc->config->port_clock == 162000) {
Daniel Vetter1ce17032012-11-29 15:59:32 +01001516 /* For a long time we've carried around a ILK-DevA w/a for the
1517 * 160MHz clock. If we're really unlucky, it's still required.
1518 */
1519 DRM_DEBUG_KMS("160MHz cpu eDP clock, might need ilk devA w/a\n");
Daniel Vetterea9b6002012-11-29 15:59:31 +01001520 dpa_ctl |= DP_PLL_FREQ_160MHZ;
Daniel Vetter7c62a162013-06-01 17:16:20 +02001521 intel_dp->DP |= DP_PLL_FREQ_160MHZ;
Daniel Vetterea9b6002012-11-29 15:59:31 +01001522 } else {
1523 dpa_ctl |= DP_PLL_FREQ_270MHZ;
Daniel Vetter7c62a162013-06-01 17:16:20 +02001524 intel_dp->DP |= DP_PLL_FREQ_270MHZ;
Daniel Vetterea9b6002012-11-29 15:59:31 +01001525 }
Daniel Vetter1ce17032012-11-29 15:59:32 +01001526
Daniel Vetterea9b6002012-11-29 15:59:31 +01001527 I915_WRITE(DP_A, dpa_ctl);
1528
1529 POSTING_READ(DP_A);
1530 udelay(500);
1531}
1532
Daniel Vetter8ac33ed2014-04-24 23:54:54 +02001533static void intel_dp_prepare(struct intel_encoder *encoder)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001534{
Daniel Vetterb934223d2013-07-21 21:37:05 +02001535 struct drm_device *dev = encoder->base.dev;
Keith Packard417e8222011-11-01 19:54:11 -07001536 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetterb934223d2013-07-21 21:37:05 +02001537 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
Imre Deakbc7d38a2013-05-16 14:40:36 +03001538 enum port port = dp_to_dig_port(intel_dp)->port;
Daniel Vetterb934223d2013-07-21 21:37:05 +02001539 struct intel_crtc *crtc = to_intel_crtc(encoder->base.crtc);
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02001540 struct drm_display_mode *adjusted_mode = &crtc->config->base.adjusted_mode;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001541
Keith Packard417e8222011-11-01 19:54:11 -07001542 /*
Keith Packard1a2eb462011-11-16 16:26:07 -08001543 * There are four kinds of DP registers:
Keith Packard417e8222011-11-01 19:54:11 -07001544 *
1545 * IBX PCH
Keith Packard1a2eb462011-11-16 16:26:07 -08001546 * SNB CPU
1547 * IVB CPU
Keith Packard417e8222011-11-01 19:54:11 -07001548 * CPT PCH
1549 *
1550 * IBX PCH and CPU are the same for almost everything,
1551 * except that the CPU DP PLL is configured in this
1552 * register
1553 *
1554 * CPT PCH is quite different, having many bits moved
1555 * to the TRANS_DP_CTL register instead. That
1556 * configuration happens (oddly) in ironlake_pch_enable
1557 */
Adam Jackson9c9e7922010-04-05 17:57:59 -04001558
Keith Packard417e8222011-11-01 19:54:11 -07001559 /* Preserve the BIOS-computed detected bit. This is
1560 * supposed to be read-only.
1561 */
1562 intel_dp->DP = I915_READ(intel_dp->output_reg) & DP_DETECTED;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001563
Keith Packard417e8222011-11-01 19:54:11 -07001564 /* Handle DP bits in common between all three register formats */
Keith Packard417e8222011-11-01 19:54:11 -07001565 intel_dp->DP |= DP_VOLTAGE_0_4 | DP_PRE_EMPHASIS_0;
Daniel Vetter17aa6be2013-04-30 14:01:40 +02001566 intel_dp->DP |= DP_PORT_WIDTH(intel_dp->lane_count);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001567
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02001568 if (crtc->config->has_audio)
Chris Wilsonea5b2132010-08-04 13:50:23 +01001569 intel_dp->DP |= DP_AUDIO_OUTPUT_ENABLE;
Paulo Zanoni247d89f2012-10-15 15:51:33 -03001570
Keith Packard417e8222011-11-01 19:54:11 -07001571 /* Split out the IBX/CPU vs CPT settings */
Zhenyu Wang32f9d652009-07-24 01:00:32 +08001572
Imre Deakbc7d38a2013-05-16 14:40:36 +03001573 if (port == PORT_A && IS_GEN7(dev) && !IS_VALLEYVIEW(dev)) {
Keith Packard1a2eb462011-11-16 16:26:07 -08001574 if (adjusted_mode->flags & DRM_MODE_FLAG_PHSYNC)
1575 intel_dp->DP |= DP_SYNC_HS_HIGH;
1576 if (adjusted_mode->flags & DRM_MODE_FLAG_PVSYNC)
1577 intel_dp->DP |= DP_SYNC_VS_HIGH;
1578 intel_dp->DP |= DP_LINK_TRAIN_OFF_CPT;
1579
Jani Nikula6aba5b62013-10-04 15:08:10 +03001580 if (drm_dp_enhanced_frame_cap(intel_dp->dpcd))
Keith Packard1a2eb462011-11-16 16:26:07 -08001581 intel_dp->DP |= DP_ENHANCED_FRAMING;
1582
Daniel Vetter7c62a162013-06-01 17:16:20 +02001583 intel_dp->DP |= crtc->pipe << 29;
Imre Deakbc7d38a2013-05-16 14:40:36 +03001584 } else if (!HAS_PCH_CPT(dev) || port == PORT_A) {
Jesse Barnesb2634012013-03-28 09:55:40 -07001585 if (!HAS_PCH_SPLIT(dev) && !IS_VALLEYVIEW(dev))
Ville Syrjälä3685a8f2013-01-17 16:31:28 +02001586 intel_dp->DP |= intel_dp->color_range;
Keith Packard417e8222011-11-01 19:54:11 -07001587
1588 if (adjusted_mode->flags & DRM_MODE_FLAG_PHSYNC)
1589 intel_dp->DP |= DP_SYNC_HS_HIGH;
1590 if (adjusted_mode->flags & DRM_MODE_FLAG_PVSYNC)
1591 intel_dp->DP |= DP_SYNC_VS_HIGH;
1592 intel_dp->DP |= DP_LINK_TRAIN_OFF;
1593
Jani Nikula6aba5b62013-10-04 15:08:10 +03001594 if (drm_dp_enhanced_frame_cap(intel_dp->dpcd))
Keith Packard417e8222011-11-01 19:54:11 -07001595 intel_dp->DP |= DP_ENHANCED_FRAMING;
1596
Chon Ming Lee44f37d12014-04-09 13:28:21 +03001597 if (!IS_CHERRYVIEW(dev)) {
1598 if (crtc->pipe == 1)
1599 intel_dp->DP |= DP_PIPEB_SELECT;
1600 } else {
1601 intel_dp->DP |= DP_PIPE_SELECT_CHV(crtc->pipe);
1602 }
Keith Packard417e8222011-11-01 19:54:11 -07001603 } else {
1604 intel_dp->DP |= DP_LINK_TRAIN_OFF_CPT;
Zhenyu Wang32f9d652009-07-24 01:00:32 +08001605 }
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001606}
1607
Paulo Zanoniffd6749d2013-12-19 14:29:42 -02001608#define IDLE_ON_MASK (PP_ON | PP_SEQUENCE_MASK | 0 | PP_SEQUENCE_STATE_MASK)
1609#define IDLE_ON_VALUE (PP_ON | PP_SEQUENCE_NONE | 0 | PP_SEQUENCE_STATE_ON_IDLE)
Keith Packard99ea7122011-11-01 19:57:50 -07001610
Paulo Zanoni1a5ef5b2013-12-19 14:29:43 -02001611#define IDLE_OFF_MASK (PP_ON | PP_SEQUENCE_MASK | 0 | 0)
1612#define IDLE_OFF_VALUE (0 | PP_SEQUENCE_NONE | 0 | 0)
Keith Packard99ea7122011-11-01 19:57:50 -07001613
Paulo Zanoniffd6749d2013-12-19 14:29:42 -02001614#define IDLE_CYCLE_MASK (PP_ON | PP_SEQUENCE_MASK | PP_CYCLE_DELAY_ACTIVE | PP_SEQUENCE_STATE_MASK)
1615#define IDLE_CYCLE_VALUE (0 | PP_SEQUENCE_NONE | 0 | PP_SEQUENCE_STATE_OFF_IDLE)
Keith Packard99ea7122011-11-01 19:57:50 -07001616
Daniel Vetter4be73782014-01-17 14:39:48 +01001617static void wait_panel_status(struct intel_dp *intel_dp,
Keith Packard99ea7122011-11-01 19:57:50 -07001618 u32 mask,
1619 u32 value)
1620{
Paulo Zanoni30add222012-10-26 19:05:45 -02001621 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Keith Packard99ea7122011-11-01 19:57:50 -07001622 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes453c5422013-03-28 09:55:41 -07001623 u32 pp_stat_reg, pp_ctrl_reg;
1624
Ville Syrjäläe39b9992014-09-04 14:53:14 +03001625 lockdep_assert_held(&dev_priv->pps_mutex);
1626
Jani Nikulabf13e812013-09-06 07:40:05 +03001627 pp_stat_reg = _pp_stat_reg(intel_dp);
1628 pp_ctrl_reg = _pp_ctrl_reg(intel_dp);
Keith Packard99ea7122011-11-01 19:57:50 -07001629
1630 DRM_DEBUG_KMS("mask %08x value %08x status %08x control %08x\n",
Jesse Barnes453c5422013-03-28 09:55:41 -07001631 mask, value,
1632 I915_READ(pp_stat_reg),
1633 I915_READ(pp_ctrl_reg));
Keith Packard99ea7122011-11-01 19:57:50 -07001634
Jesse Barnes453c5422013-03-28 09:55:41 -07001635 if (_wait_for((I915_READ(pp_stat_reg) & mask) == value, 5000, 10)) {
Keith Packard99ea7122011-11-01 19:57:50 -07001636 DRM_ERROR("Panel status timeout: status %08x control %08x\n",
Jesse Barnes453c5422013-03-28 09:55:41 -07001637 I915_READ(pp_stat_reg),
1638 I915_READ(pp_ctrl_reg));
Keith Packard99ea7122011-11-01 19:57:50 -07001639 }
Chris Wilson54c136d2013-12-02 09:57:16 +00001640
1641 DRM_DEBUG_KMS("Wait complete\n");
Keith Packard99ea7122011-11-01 19:57:50 -07001642}
1643
Daniel Vetter4be73782014-01-17 14:39:48 +01001644static void wait_panel_on(struct intel_dp *intel_dp)
Keith Packard99ea7122011-11-01 19:57:50 -07001645{
1646 DRM_DEBUG_KMS("Wait for panel power on\n");
Daniel Vetter4be73782014-01-17 14:39:48 +01001647 wait_panel_status(intel_dp, IDLE_ON_MASK, IDLE_ON_VALUE);
Keith Packard99ea7122011-11-01 19:57:50 -07001648}
1649
Daniel Vetter4be73782014-01-17 14:39:48 +01001650static void wait_panel_off(struct intel_dp *intel_dp)
Keith Packardbd943152011-09-18 23:09:52 -07001651{
Keith Packardbd943152011-09-18 23:09:52 -07001652 DRM_DEBUG_KMS("Wait for panel power off time\n");
Daniel Vetter4be73782014-01-17 14:39:48 +01001653 wait_panel_status(intel_dp, IDLE_OFF_MASK, IDLE_OFF_VALUE);
Keith Packardbd943152011-09-18 23:09:52 -07001654}
Keith Packardbd943152011-09-18 23:09:52 -07001655
Daniel Vetter4be73782014-01-17 14:39:48 +01001656static void wait_panel_power_cycle(struct intel_dp *intel_dp)
Keith Packard99ea7122011-11-01 19:57:50 -07001657{
1658 DRM_DEBUG_KMS("Wait for panel power cycle\n");
Paulo Zanonidce56b32013-12-19 14:29:40 -02001659
1660 /* When we disable the VDD override bit last we have to do the manual
1661 * wait. */
1662 wait_remaining_ms_from_jiffies(intel_dp->last_power_cycle,
1663 intel_dp->panel_power_cycle_delay);
1664
Daniel Vetter4be73782014-01-17 14:39:48 +01001665 wait_panel_status(intel_dp, IDLE_CYCLE_MASK, IDLE_CYCLE_VALUE);
Keith Packard99ea7122011-11-01 19:57:50 -07001666}
Keith Packardbd943152011-09-18 23:09:52 -07001667
Daniel Vetter4be73782014-01-17 14:39:48 +01001668static void wait_backlight_on(struct intel_dp *intel_dp)
Paulo Zanonidce56b32013-12-19 14:29:40 -02001669{
1670 wait_remaining_ms_from_jiffies(intel_dp->last_power_on,
1671 intel_dp->backlight_on_delay);
1672}
1673
Daniel Vetter4be73782014-01-17 14:39:48 +01001674static void edp_wait_backlight_off(struct intel_dp *intel_dp)
Paulo Zanonidce56b32013-12-19 14:29:40 -02001675{
1676 wait_remaining_ms_from_jiffies(intel_dp->last_backlight_off,
1677 intel_dp->backlight_off_delay);
1678}
Keith Packard99ea7122011-11-01 19:57:50 -07001679
Keith Packard832dd3c2011-11-01 19:34:06 -07001680/* Read the current pp_control value, unlocking the register if it
1681 * is locked
1682 */
1683
Jesse Barnes453c5422013-03-28 09:55:41 -07001684static u32 ironlake_get_pp_control(struct intel_dp *intel_dp)
Keith Packard832dd3c2011-11-01 19:34:06 -07001685{
Jesse Barnes453c5422013-03-28 09:55:41 -07001686 struct drm_device *dev = intel_dp_to_dev(intel_dp);
1687 struct drm_i915_private *dev_priv = dev->dev_private;
1688 u32 control;
Jesse Barnes453c5422013-03-28 09:55:41 -07001689
Ville Syrjäläe39b9992014-09-04 14:53:14 +03001690 lockdep_assert_held(&dev_priv->pps_mutex);
1691
Jani Nikulabf13e812013-09-06 07:40:05 +03001692 control = I915_READ(_pp_ctrl_reg(intel_dp));
Keith Packard832dd3c2011-11-01 19:34:06 -07001693 control &= ~PANEL_UNLOCK_MASK;
1694 control |= PANEL_UNLOCK_REGS;
1695 return control;
Keith Packardbd943152011-09-18 23:09:52 -07001696}
1697
Ville Syrjälä951468f2014-09-04 14:55:31 +03001698/*
1699 * Must be paired with edp_panel_vdd_off().
1700 * Must hold pps_mutex around the whole on/off sequence.
1701 * Can be nested with intel_edp_panel_vdd_{on,off}() calls.
1702 */
Ville Syrjälä1e0560e2014-08-19 13:24:25 +03001703static bool edp_panel_vdd_on(struct intel_dp *intel_dp)
Jesse Barnes5d613502011-01-24 17:10:54 -08001704{
Paulo Zanoni30add222012-10-26 19:05:45 -02001705 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Imre Deak4e6e1a52014-03-27 17:45:11 +02001706 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
1707 struct intel_encoder *intel_encoder = &intel_dig_port->base;
Jesse Barnes5d613502011-01-24 17:10:54 -08001708 struct drm_i915_private *dev_priv = dev->dev_private;
Imre Deak4e6e1a52014-03-27 17:45:11 +02001709 enum intel_display_power_domain power_domain;
Jesse Barnes5d613502011-01-24 17:10:54 -08001710 u32 pp;
Jesse Barnes453c5422013-03-28 09:55:41 -07001711 u32 pp_stat_reg, pp_ctrl_reg;
Jani Nikulaadddaaf2014-03-14 16:51:13 +02001712 bool need_to_disable = !intel_dp->want_panel_vdd;
Jesse Barnes5d613502011-01-24 17:10:54 -08001713
Ville Syrjäläe39b9992014-09-04 14:53:14 +03001714 lockdep_assert_held(&dev_priv->pps_mutex);
1715
Keith Packard97af61f572011-09-28 16:23:51 -07001716 if (!is_edp(intel_dp))
Jani Nikulaadddaaf2014-03-14 16:51:13 +02001717 return false;
Keith Packardbd943152011-09-18 23:09:52 -07001718
Egbert Eich2c623c12014-11-25 12:54:57 +01001719 cancel_delayed_work(&intel_dp->panel_vdd_work);
Keith Packardbd943152011-09-18 23:09:52 -07001720 intel_dp->want_panel_vdd = true;
Keith Packard99ea7122011-11-01 19:57:50 -07001721
Daniel Vetter4be73782014-01-17 14:39:48 +01001722 if (edp_have_panel_vdd(intel_dp))
Jani Nikulaadddaaf2014-03-14 16:51:13 +02001723 return need_to_disable;
Paulo Zanonib0665d52013-10-30 19:50:27 -02001724
Imre Deak4e6e1a52014-03-27 17:45:11 +02001725 power_domain = intel_display_port_power_domain(intel_encoder);
1726 intel_display_power_get(dev_priv, power_domain);
Paulo Zanonie9cb81a2013-11-21 13:47:23 -02001727
Ville Syrjälä3936fcf2014-10-16 21:30:02 +03001728 DRM_DEBUG_KMS("Turning eDP port %c VDD on\n",
1729 port_name(intel_dig_port->port));
Keith Packardbd943152011-09-18 23:09:52 -07001730
Daniel Vetter4be73782014-01-17 14:39:48 +01001731 if (!edp_have_panel_power(intel_dp))
1732 wait_panel_power_cycle(intel_dp);
Keith Packard99ea7122011-11-01 19:57:50 -07001733
Jesse Barnes453c5422013-03-28 09:55:41 -07001734 pp = ironlake_get_pp_control(intel_dp);
Jesse Barnes5d613502011-01-24 17:10:54 -08001735 pp |= EDP_FORCE_VDD;
Keith Packardebf33b12011-09-29 15:53:27 -07001736
Jani Nikulabf13e812013-09-06 07:40:05 +03001737 pp_stat_reg = _pp_stat_reg(intel_dp);
1738 pp_ctrl_reg = _pp_ctrl_reg(intel_dp);
Jesse Barnes453c5422013-03-28 09:55:41 -07001739
1740 I915_WRITE(pp_ctrl_reg, pp);
1741 POSTING_READ(pp_ctrl_reg);
1742 DRM_DEBUG_KMS("PP_STATUS: 0x%08x PP_CONTROL: 0x%08x\n",
1743 I915_READ(pp_stat_reg), I915_READ(pp_ctrl_reg));
Keith Packardebf33b12011-09-29 15:53:27 -07001744 /*
1745 * If the panel wasn't on, delay before accessing aux channel
1746 */
Daniel Vetter4be73782014-01-17 14:39:48 +01001747 if (!edp_have_panel_power(intel_dp)) {
Ville Syrjälä3936fcf2014-10-16 21:30:02 +03001748 DRM_DEBUG_KMS("eDP port %c panel power wasn't enabled\n",
1749 port_name(intel_dig_port->port));
Keith Packardf01eca22011-09-28 16:48:10 -07001750 msleep(intel_dp->panel_power_up_delay);
Keith Packardf01eca22011-09-28 16:48:10 -07001751 }
Jani Nikulaadddaaf2014-03-14 16:51:13 +02001752
1753 return need_to_disable;
1754}
1755
Ville Syrjälä951468f2014-09-04 14:55:31 +03001756/*
1757 * Must be paired with intel_edp_panel_vdd_off() or
1758 * intel_edp_panel_off().
1759 * Nested calls to these functions are not allowed since
1760 * we drop the lock. Caller must use some higher level
1761 * locking to prevent nested calls from other threads.
1762 */
Daniel Vetterb80d6c72014-03-19 15:54:37 +01001763void intel_edp_panel_vdd_on(struct intel_dp *intel_dp)
Jani Nikulaadddaaf2014-03-14 16:51:13 +02001764{
Ville Syrjäläc695b6b2014-08-18 22:16:03 +03001765 bool vdd;
Jani Nikulaadddaaf2014-03-14 16:51:13 +02001766
Ville Syrjäläc695b6b2014-08-18 22:16:03 +03001767 if (!is_edp(intel_dp))
1768 return;
1769
Ville Syrjälä773538e82014-09-04 14:54:56 +03001770 pps_lock(intel_dp);
Ville Syrjäläc695b6b2014-08-18 22:16:03 +03001771 vdd = edp_panel_vdd_on(intel_dp);
Ville Syrjälä773538e82014-09-04 14:54:56 +03001772 pps_unlock(intel_dp);
Ville Syrjäläc695b6b2014-08-18 22:16:03 +03001773
Rob Clarke2c719b2014-12-15 13:56:32 -05001774 I915_STATE_WARN(!vdd, "eDP port %c VDD already requested on\n",
Ville Syrjälä3936fcf2014-10-16 21:30:02 +03001775 port_name(dp_to_dig_port(intel_dp)->port));
Jesse Barnes5d613502011-01-24 17:10:54 -08001776}
1777
Daniel Vetter4be73782014-01-17 14:39:48 +01001778static void edp_panel_vdd_off_sync(struct intel_dp *intel_dp)
Jesse Barnes5d613502011-01-24 17:10:54 -08001779{
Paulo Zanoni30add222012-10-26 19:05:45 -02001780 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Jesse Barnes5d613502011-01-24 17:10:54 -08001781 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjäläbe2c9192014-08-18 22:16:01 +03001782 struct intel_digital_port *intel_dig_port =
1783 dp_to_dig_port(intel_dp);
1784 struct intel_encoder *intel_encoder = &intel_dig_port->base;
1785 enum intel_display_power_domain power_domain;
Jesse Barnes5d613502011-01-24 17:10:54 -08001786 u32 pp;
Jesse Barnes453c5422013-03-28 09:55:41 -07001787 u32 pp_stat_reg, pp_ctrl_reg;
Jesse Barnes5d613502011-01-24 17:10:54 -08001788
Ville Syrjäläe39b9992014-09-04 14:53:14 +03001789 lockdep_assert_held(&dev_priv->pps_mutex);
Daniel Vettera0e99e62012-12-02 01:05:46 +01001790
Ville Syrjälä15e899a2014-08-18 22:16:02 +03001791 WARN_ON(intel_dp->want_panel_vdd);
Imre Deak4e6e1a52014-03-27 17:45:11 +02001792
Ville Syrjälä15e899a2014-08-18 22:16:02 +03001793 if (!edp_have_panel_vdd(intel_dp))
Ville Syrjäläbe2c9192014-08-18 22:16:01 +03001794 return;
Paulo Zanonib0665d52013-10-30 19:50:27 -02001795
Ville Syrjälä3936fcf2014-10-16 21:30:02 +03001796 DRM_DEBUG_KMS("Turning eDP port %c VDD off\n",
1797 port_name(intel_dig_port->port));
Jesse Barnes453c5422013-03-28 09:55:41 -07001798
Ville Syrjäläbe2c9192014-08-18 22:16:01 +03001799 pp = ironlake_get_pp_control(intel_dp);
1800 pp &= ~EDP_FORCE_VDD;
Jesse Barnes453c5422013-03-28 09:55:41 -07001801
Ville Syrjäläbe2c9192014-08-18 22:16:01 +03001802 pp_ctrl_reg = _pp_ctrl_reg(intel_dp);
1803 pp_stat_reg = _pp_stat_reg(intel_dp);
Jesse Barnes5d613502011-01-24 17:10:54 -08001804
Ville Syrjäläbe2c9192014-08-18 22:16:01 +03001805 I915_WRITE(pp_ctrl_reg, pp);
1806 POSTING_READ(pp_ctrl_reg);
Paulo Zanoni90791a52013-12-06 17:32:42 -02001807
Ville Syrjäläbe2c9192014-08-18 22:16:01 +03001808 /* Make sure sequencer is idle before allowing subsequent activity */
1809 DRM_DEBUG_KMS("PP_STATUS: 0x%08x PP_CONTROL: 0x%08x\n",
1810 I915_READ(pp_stat_reg), I915_READ(pp_ctrl_reg));
Paulo Zanonie9cb81a2013-11-21 13:47:23 -02001811
Ville Syrjäläbe2c9192014-08-18 22:16:01 +03001812 if ((pp & POWER_TARGET_ON) == 0)
1813 intel_dp->last_power_cycle = jiffies;
Paulo Zanonie9cb81a2013-11-21 13:47:23 -02001814
Ville Syrjäläbe2c9192014-08-18 22:16:01 +03001815 power_domain = intel_display_port_power_domain(intel_encoder);
1816 intel_display_power_put(dev_priv, power_domain);
Keith Packardbd943152011-09-18 23:09:52 -07001817}
1818
Daniel Vetter4be73782014-01-17 14:39:48 +01001819static void edp_panel_vdd_work(struct work_struct *__work)
Keith Packardbd943152011-09-18 23:09:52 -07001820{
1821 struct intel_dp *intel_dp = container_of(to_delayed_work(__work),
1822 struct intel_dp, panel_vdd_work);
Keith Packardbd943152011-09-18 23:09:52 -07001823
Ville Syrjälä773538e82014-09-04 14:54:56 +03001824 pps_lock(intel_dp);
Ville Syrjälä15e899a2014-08-18 22:16:02 +03001825 if (!intel_dp->want_panel_vdd)
1826 edp_panel_vdd_off_sync(intel_dp);
Ville Syrjälä773538e82014-09-04 14:54:56 +03001827 pps_unlock(intel_dp);
Keith Packardbd943152011-09-18 23:09:52 -07001828}
1829
Imre Deakaba86892014-07-30 15:57:31 +03001830static void edp_panel_vdd_schedule_off(struct intel_dp *intel_dp)
1831{
1832 unsigned long delay;
1833
1834 /*
1835 * Queue the timer to fire a long time from now (relative to the power
1836 * down delay) to keep the panel power up across a sequence of
1837 * operations.
1838 */
1839 delay = msecs_to_jiffies(intel_dp->panel_power_cycle_delay * 5);
1840 schedule_delayed_work(&intel_dp->panel_vdd_work, delay);
1841}
1842
Ville Syrjälä951468f2014-09-04 14:55:31 +03001843/*
1844 * Must be paired with edp_panel_vdd_on().
1845 * Must hold pps_mutex around the whole on/off sequence.
1846 * Can be nested with intel_edp_panel_vdd_{on,off}() calls.
1847 */
Daniel Vetter4be73782014-01-17 14:39:48 +01001848static void edp_panel_vdd_off(struct intel_dp *intel_dp, bool sync)
Keith Packardbd943152011-09-18 23:09:52 -07001849{
Ville Syrjäläe39b9992014-09-04 14:53:14 +03001850 struct drm_i915_private *dev_priv =
1851 intel_dp_to_dev(intel_dp)->dev_private;
1852
1853 lockdep_assert_held(&dev_priv->pps_mutex);
1854
Keith Packard97af61f572011-09-28 16:23:51 -07001855 if (!is_edp(intel_dp))
1856 return;
Jesse Barnes5d613502011-01-24 17:10:54 -08001857
Rob Clarke2c719b2014-12-15 13:56:32 -05001858 I915_STATE_WARN(!intel_dp->want_panel_vdd, "eDP port %c VDD not forced on",
Ville Syrjälä3936fcf2014-10-16 21:30:02 +03001859 port_name(dp_to_dig_port(intel_dp)->port));
Keith Packardf2e8b182011-11-01 20:01:35 -07001860
Keith Packardbd943152011-09-18 23:09:52 -07001861 intel_dp->want_panel_vdd = false;
1862
Imre Deakaba86892014-07-30 15:57:31 +03001863 if (sync)
Daniel Vetter4be73782014-01-17 14:39:48 +01001864 edp_panel_vdd_off_sync(intel_dp);
Imre Deakaba86892014-07-30 15:57:31 +03001865 else
1866 edp_panel_vdd_schedule_off(intel_dp);
Jesse Barnes5d613502011-01-24 17:10:54 -08001867}
1868
Ville Syrjälä9f0fb5b2014-10-16 21:27:32 +03001869static void edp_panel_on(struct intel_dp *intel_dp)
Jesse Barnes9934c132010-07-22 13:18:19 -07001870{
Paulo Zanoni30add222012-10-26 19:05:45 -02001871 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Jesse Barnes9934c132010-07-22 13:18:19 -07001872 struct drm_i915_private *dev_priv = dev->dev_private;
Keith Packard99ea7122011-11-01 19:57:50 -07001873 u32 pp;
Jesse Barnes453c5422013-03-28 09:55:41 -07001874 u32 pp_ctrl_reg;
Jesse Barnes9934c132010-07-22 13:18:19 -07001875
Ville Syrjälä9f0fb5b2014-10-16 21:27:32 +03001876 lockdep_assert_held(&dev_priv->pps_mutex);
1877
Keith Packard97af61f572011-09-28 16:23:51 -07001878 if (!is_edp(intel_dp))
Keith Packardbd943152011-09-18 23:09:52 -07001879 return;
Keith Packard99ea7122011-11-01 19:57:50 -07001880
Ville Syrjälä3936fcf2014-10-16 21:30:02 +03001881 DRM_DEBUG_KMS("Turn eDP port %c panel power on\n",
1882 port_name(dp_to_dig_port(intel_dp)->port));
Keith Packard99ea7122011-11-01 19:57:50 -07001883
Ville Syrjäläe7a89ac2014-10-16 21:30:07 +03001884 if (WARN(edp_have_panel_power(intel_dp),
1885 "eDP port %c panel power already on\n",
1886 port_name(dp_to_dig_port(intel_dp)->port)))
Ville Syrjälä9f0fb5b2014-10-16 21:27:32 +03001887 return;
Jesse Barnes9934c132010-07-22 13:18:19 -07001888
Daniel Vetter4be73782014-01-17 14:39:48 +01001889 wait_panel_power_cycle(intel_dp);
Jesse Barnes37c6c9b2010-08-11 10:04:43 -07001890
Jani Nikulabf13e812013-09-06 07:40:05 +03001891 pp_ctrl_reg = _pp_ctrl_reg(intel_dp);
Jesse Barnes453c5422013-03-28 09:55:41 -07001892 pp = ironlake_get_pp_control(intel_dp);
Keith Packard05ce1a42011-09-29 16:33:01 -07001893 if (IS_GEN5(dev)) {
1894 /* ILK workaround: disable reset around power sequence */
1895 pp &= ~PANEL_POWER_RESET;
Jani Nikulabf13e812013-09-06 07:40:05 +03001896 I915_WRITE(pp_ctrl_reg, pp);
1897 POSTING_READ(pp_ctrl_reg);
Keith Packard05ce1a42011-09-29 16:33:01 -07001898 }
Jesse Barnes37c6c9b2010-08-11 10:04:43 -07001899
Keith Packard1c0ae802011-09-19 13:59:29 -07001900 pp |= POWER_TARGET_ON;
Keith Packard99ea7122011-11-01 19:57:50 -07001901 if (!IS_GEN5(dev))
1902 pp |= PANEL_POWER_RESET;
1903
Jesse Barnes453c5422013-03-28 09:55:41 -07001904 I915_WRITE(pp_ctrl_reg, pp);
1905 POSTING_READ(pp_ctrl_reg);
Jesse Barnes9934c132010-07-22 13:18:19 -07001906
Daniel Vetter4be73782014-01-17 14:39:48 +01001907 wait_panel_on(intel_dp);
Paulo Zanonidce56b32013-12-19 14:29:40 -02001908 intel_dp->last_power_on = jiffies;
Jesse Barnes9934c132010-07-22 13:18:19 -07001909
Keith Packard05ce1a42011-09-29 16:33:01 -07001910 if (IS_GEN5(dev)) {
1911 pp |= PANEL_POWER_RESET; /* restore panel reset bit */
Jani Nikulabf13e812013-09-06 07:40:05 +03001912 I915_WRITE(pp_ctrl_reg, pp);
1913 POSTING_READ(pp_ctrl_reg);
Keith Packard05ce1a42011-09-29 16:33:01 -07001914 }
Ville Syrjälä9f0fb5b2014-10-16 21:27:32 +03001915}
Ville Syrjäläe39b9992014-09-04 14:53:14 +03001916
Ville Syrjälä9f0fb5b2014-10-16 21:27:32 +03001917void intel_edp_panel_on(struct intel_dp *intel_dp)
1918{
1919 if (!is_edp(intel_dp))
1920 return;
1921
1922 pps_lock(intel_dp);
1923 edp_panel_on(intel_dp);
Ville Syrjälä773538e82014-09-04 14:54:56 +03001924 pps_unlock(intel_dp);
Jesse Barnes9934c132010-07-22 13:18:19 -07001925}
1926
Ville Syrjälä9f0fb5b2014-10-16 21:27:32 +03001927
1928static void edp_panel_off(struct intel_dp *intel_dp)
Jesse Barnes9934c132010-07-22 13:18:19 -07001929{
Imre Deak4e6e1a52014-03-27 17:45:11 +02001930 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
1931 struct intel_encoder *intel_encoder = &intel_dig_port->base;
Paulo Zanoni30add222012-10-26 19:05:45 -02001932 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Jesse Barnes9934c132010-07-22 13:18:19 -07001933 struct drm_i915_private *dev_priv = dev->dev_private;
Imre Deak4e6e1a52014-03-27 17:45:11 +02001934 enum intel_display_power_domain power_domain;
Keith Packard99ea7122011-11-01 19:57:50 -07001935 u32 pp;
Jesse Barnes453c5422013-03-28 09:55:41 -07001936 u32 pp_ctrl_reg;
Jesse Barnes9934c132010-07-22 13:18:19 -07001937
Ville Syrjälä9f0fb5b2014-10-16 21:27:32 +03001938 lockdep_assert_held(&dev_priv->pps_mutex);
1939
Keith Packard97af61f572011-09-28 16:23:51 -07001940 if (!is_edp(intel_dp))
1941 return;
Jesse Barnes37c6c9b2010-08-11 10:04:43 -07001942
Ville Syrjälä3936fcf2014-10-16 21:30:02 +03001943 DRM_DEBUG_KMS("Turn eDP port %c panel power off\n",
1944 port_name(dp_to_dig_port(intel_dp)->port));
Jesse Barnes37c6c9b2010-08-11 10:04:43 -07001945
Ville Syrjälä3936fcf2014-10-16 21:30:02 +03001946 WARN(!intel_dp->want_panel_vdd, "Need eDP port %c VDD to turn off panel\n",
1947 port_name(dp_to_dig_port(intel_dp)->port));
Jani Nikula24f3e092014-03-17 16:43:36 +02001948
Jesse Barnes453c5422013-03-28 09:55:41 -07001949 pp = ironlake_get_pp_control(intel_dp);
Daniel Vetter35a38552012-08-12 22:17:14 +02001950 /* We need to switch off panel power _and_ force vdd, for otherwise some
1951 * panels get very unhappy and cease to work. */
Patrik Jakobssonb3064152014-03-04 00:42:44 +01001952 pp &= ~(POWER_TARGET_ON | PANEL_POWER_RESET | EDP_FORCE_VDD |
1953 EDP_BLC_ENABLE);
Jesse Barnes453c5422013-03-28 09:55:41 -07001954
Jani Nikulabf13e812013-09-06 07:40:05 +03001955 pp_ctrl_reg = _pp_ctrl_reg(intel_dp);
Jesse Barnes453c5422013-03-28 09:55:41 -07001956
Paulo Zanoni849e39f2014-03-07 20:05:20 -03001957 intel_dp->want_panel_vdd = false;
1958
Jesse Barnes453c5422013-03-28 09:55:41 -07001959 I915_WRITE(pp_ctrl_reg, pp);
1960 POSTING_READ(pp_ctrl_reg);
Jesse Barnes9934c132010-07-22 13:18:19 -07001961
Paulo Zanonidce56b32013-12-19 14:29:40 -02001962 intel_dp->last_power_cycle = jiffies;
Daniel Vetter4be73782014-01-17 14:39:48 +01001963 wait_panel_off(intel_dp);
Paulo Zanoni849e39f2014-03-07 20:05:20 -03001964
1965 /* We got a reference when we enabled the VDD. */
Imre Deak4e6e1a52014-03-27 17:45:11 +02001966 power_domain = intel_display_port_power_domain(intel_encoder);
1967 intel_display_power_put(dev_priv, power_domain);
Ville Syrjälä9f0fb5b2014-10-16 21:27:32 +03001968}
Ville Syrjäläe39b9992014-09-04 14:53:14 +03001969
Ville Syrjälä9f0fb5b2014-10-16 21:27:32 +03001970void intel_edp_panel_off(struct intel_dp *intel_dp)
1971{
1972 if (!is_edp(intel_dp))
1973 return;
1974
1975 pps_lock(intel_dp);
1976 edp_panel_off(intel_dp);
Ville Syrjälä773538e82014-09-04 14:54:56 +03001977 pps_unlock(intel_dp);
Jesse Barnes9934c132010-07-22 13:18:19 -07001978}
1979
Jani Nikula1250d102014-08-12 17:11:39 +03001980/* Enable backlight in the panel power control. */
1981static void _intel_edp_backlight_on(struct intel_dp *intel_dp)
Zhenyu Wang32f9d652009-07-24 01:00:32 +08001982{
Paulo Zanonida63a9f2012-10-26 19:05:46 -02001983 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
1984 struct drm_device *dev = intel_dig_port->base.base.dev;
Zhenyu Wang32f9d652009-07-24 01:00:32 +08001985 struct drm_i915_private *dev_priv = dev->dev_private;
1986 u32 pp;
Jesse Barnes453c5422013-03-28 09:55:41 -07001987 u32 pp_ctrl_reg;
Zhenyu Wang32f9d652009-07-24 01:00:32 +08001988
Jesse Barnes01cb9ea2010-10-07 16:01:12 -07001989 /*
1990 * If we enable the backlight right away following a panel power
1991 * on, we may see slight flicker as the panel syncs with the eDP
1992 * link. So delay a bit to make sure the image is solid before
1993 * allowing it to appear.
1994 */
Daniel Vetter4be73782014-01-17 14:39:48 +01001995 wait_backlight_on(intel_dp);
Ville Syrjäläe39b9992014-09-04 14:53:14 +03001996
Ville Syrjälä773538e82014-09-04 14:54:56 +03001997 pps_lock(intel_dp);
Ville Syrjäläe39b9992014-09-04 14:53:14 +03001998
Jesse Barnes453c5422013-03-28 09:55:41 -07001999 pp = ironlake_get_pp_control(intel_dp);
Zhenyu Wang32f9d652009-07-24 01:00:32 +08002000 pp |= EDP_BLC_ENABLE;
Jesse Barnes453c5422013-03-28 09:55:41 -07002001
Jani Nikulabf13e812013-09-06 07:40:05 +03002002 pp_ctrl_reg = _pp_ctrl_reg(intel_dp);
Jesse Barnes453c5422013-03-28 09:55:41 -07002003
2004 I915_WRITE(pp_ctrl_reg, pp);
2005 POSTING_READ(pp_ctrl_reg);
Ville Syrjäläe39b9992014-09-04 14:53:14 +03002006
Ville Syrjälä773538e82014-09-04 14:54:56 +03002007 pps_unlock(intel_dp);
Zhenyu Wang32f9d652009-07-24 01:00:32 +08002008}
2009
Jani Nikula1250d102014-08-12 17:11:39 +03002010/* Enable backlight PWM and backlight PP control. */
2011void intel_edp_backlight_on(struct intel_dp *intel_dp)
2012{
2013 if (!is_edp(intel_dp))
2014 return;
2015
2016 DRM_DEBUG_KMS("\n");
2017
2018 intel_panel_enable_backlight(intel_dp->attached_connector);
2019 _intel_edp_backlight_on(intel_dp);
2020}
2021
2022/* Disable backlight in the panel power control. */
2023static void _intel_edp_backlight_off(struct intel_dp *intel_dp)
Zhenyu Wang32f9d652009-07-24 01:00:32 +08002024{
Paulo Zanoni30add222012-10-26 19:05:45 -02002025 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Zhenyu Wang32f9d652009-07-24 01:00:32 +08002026 struct drm_i915_private *dev_priv = dev->dev_private;
2027 u32 pp;
Jesse Barnes453c5422013-03-28 09:55:41 -07002028 u32 pp_ctrl_reg;
Zhenyu Wang32f9d652009-07-24 01:00:32 +08002029
Keith Packardf01eca22011-09-28 16:48:10 -07002030 if (!is_edp(intel_dp))
2031 return;
2032
Ville Syrjälä773538e82014-09-04 14:54:56 +03002033 pps_lock(intel_dp);
Ville Syrjäläe39b9992014-09-04 14:53:14 +03002034
Jesse Barnes453c5422013-03-28 09:55:41 -07002035 pp = ironlake_get_pp_control(intel_dp);
Zhenyu Wang32f9d652009-07-24 01:00:32 +08002036 pp &= ~EDP_BLC_ENABLE;
Jesse Barnes453c5422013-03-28 09:55:41 -07002037
Jani Nikulabf13e812013-09-06 07:40:05 +03002038 pp_ctrl_reg = _pp_ctrl_reg(intel_dp);
Jesse Barnes453c5422013-03-28 09:55:41 -07002039
2040 I915_WRITE(pp_ctrl_reg, pp);
2041 POSTING_READ(pp_ctrl_reg);
Jesse Barnesf7d23232014-03-31 11:13:56 -07002042
Ville Syrjälä773538e82014-09-04 14:54:56 +03002043 pps_unlock(intel_dp);
Ville Syrjäläe39b9992014-09-04 14:53:14 +03002044
Paulo Zanonidce56b32013-12-19 14:29:40 -02002045 intel_dp->last_backlight_off = jiffies;
Jesse Barnesf7d23232014-03-31 11:13:56 -07002046 edp_wait_backlight_off(intel_dp);
Jani Nikula1250d102014-08-12 17:11:39 +03002047}
Jesse Barnesf7d23232014-03-31 11:13:56 -07002048
Jani Nikula1250d102014-08-12 17:11:39 +03002049/* Disable backlight PP control and backlight PWM. */
2050void intel_edp_backlight_off(struct intel_dp *intel_dp)
2051{
2052 if (!is_edp(intel_dp))
2053 return;
2054
2055 DRM_DEBUG_KMS("\n");
2056
2057 _intel_edp_backlight_off(intel_dp);
Jesse Barnesf7d23232014-03-31 11:13:56 -07002058 intel_panel_disable_backlight(intel_dp->attached_connector);
Zhenyu Wang32f9d652009-07-24 01:00:32 +08002059}
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002060
Jani Nikula73580fb72014-08-12 17:11:41 +03002061/*
2062 * Hook for controlling the panel power control backlight through the bl_power
2063 * sysfs attribute. Take care to handle multiple calls.
2064 */
2065static void intel_edp_backlight_power(struct intel_connector *connector,
2066 bool enable)
2067{
2068 struct intel_dp *intel_dp = intel_attached_dp(&connector->base);
Ville Syrjäläe39b9992014-09-04 14:53:14 +03002069 bool is_enabled;
2070
Ville Syrjälä773538e82014-09-04 14:54:56 +03002071 pps_lock(intel_dp);
Ville Syrjäläe39b9992014-09-04 14:53:14 +03002072 is_enabled = ironlake_get_pp_control(intel_dp) & EDP_BLC_ENABLE;
Ville Syrjälä773538e82014-09-04 14:54:56 +03002073 pps_unlock(intel_dp);
Jani Nikula73580fb72014-08-12 17:11:41 +03002074
2075 if (is_enabled == enable)
2076 return;
2077
Jani Nikula23ba9372014-08-27 14:08:43 +03002078 DRM_DEBUG_KMS("panel power control backlight %s\n",
2079 enable ? "enable" : "disable");
Jani Nikula73580fb72014-08-12 17:11:41 +03002080
2081 if (enable)
2082 _intel_edp_backlight_on(intel_dp);
2083 else
2084 _intel_edp_backlight_off(intel_dp);
2085}
2086
Daniel Vetter2bd2ad62012-09-06 22:15:41 +02002087static void ironlake_edp_pll_on(struct intel_dp *intel_dp)
Jesse Barnesd240f202010-08-13 15:43:26 -07002088{
Paulo Zanonida63a9f2012-10-26 19:05:46 -02002089 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
2090 struct drm_crtc *crtc = intel_dig_port->base.base.crtc;
2091 struct drm_device *dev = crtc->dev;
Jesse Barnesd240f202010-08-13 15:43:26 -07002092 struct drm_i915_private *dev_priv = dev->dev_private;
2093 u32 dpa_ctl;
2094
Daniel Vetter2bd2ad62012-09-06 22:15:41 +02002095 assert_pipe_disabled(dev_priv,
2096 to_intel_crtc(crtc)->pipe);
2097
Jesse Barnesd240f202010-08-13 15:43:26 -07002098 DRM_DEBUG_KMS("\n");
2099 dpa_ctl = I915_READ(DP_A);
Daniel Vetter07679352012-09-06 22:15:42 +02002100 WARN(dpa_ctl & DP_PLL_ENABLE, "dp pll on, should be off\n");
2101 WARN(dpa_ctl & DP_PORT_EN, "dp port still on, should be off\n");
2102
2103 /* We don't adjust intel_dp->DP while tearing down the link, to
2104 * facilitate link retraining (e.g. after hotplug). Hence clear all
2105 * enable bits here to ensure that we don't enable too much. */
2106 intel_dp->DP &= ~(DP_PORT_EN | DP_AUDIO_OUTPUT_ENABLE);
2107 intel_dp->DP |= DP_PLL_ENABLE;
2108 I915_WRITE(DP_A, intel_dp->DP);
Jesse Barnes298b0b32010-10-07 16:01:24 -07002109 POSTING_READ(DP_A);
2110 udelay(200);
Jesse Barnesd240f202010-08-13 15:43:26 -07002111}
2112
Daniel Vetter2bd2ad62012-09-06 22:15:41 +02002113static void ironlake_edp_pll_off(struct intel_dp *intel_dp)
Jesse Barnesd240f202010-08-13 15:43:26 -07002114{
Paulo Zanonida63a9f2012-10-26 19:05:46 -02002115 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
2116 struct drm_crtc *crtc = intel_dig_port->base.base.crtc;
2117 struct drm_device *dev = crtc->dev;
Jesse Barnesd240f202010-08-13 15:43:26 -07002118 struct drm_i915_private *dev_priv = dev->dev_private;
2119 u32 dpa_ctl;
2120
Daniel Vetter2bd2ad62012-09-06 22:15:41 +02002121 assert_pipe_disabled(dev_priv,
2122 to_intel_crtc(crtc)->pipe);
2123
Jesse Barnesd240f202010-08-13 15:43:26 -07002124 dpa_ctl = I915_READ(DP_A);
Daniel Vetter07679352012-09-06 22:15:42 +02002125 WARN((dpa_ctl & DP_PLL_ENABLE) == 0,
2126 "dp pll off, should be on\n");
2127 WARN(dpa_ctl & DP_PORT_EN, "dp port still on, should be off\n");
2128
2129 /* We can't rely on the value tracked for the DP register in
2130 * intel_dp->DP because link_down must not change that (otherwise link
2131 * re-training will fail. */
Jesse Barnes298b0b32010-10-07 16:01:24 -07002132 dpa_ctl &= ~DP_PLL_ENABLE;
Jesse Barnesd240f202010-08-13 15:43:26 -07002133 I915_WRITE(DP_A, dpa_ctl);
Chris Wilson1af5fa12010-09-08 21:07:28 +01002134 POSTING_READ(DP_A);
Jesse Barnesd240f202010-08-13 15:43:26 -07002135 udelay(200);
2136}
2137
Jesse Barnesc7ad3812011-07-07 11:11:03 -07002138/* If the sink supports it, try to set the power state appropriately */
Paulo Zanonic19b0662012-10-15 15:51:41 -03002139void intel_dp_sink_dpms(struct intel_dp *intel_dp, int mode)
Jesse Barnesc7ad3812011-07-07 11:11:03 -07002140{
2141 int ret, i;
2142
2143 /* Should have a valid DPCD by this point */
2144 if (intel_dp->dpcd[DP_DPCD_REV] < 0x11)
2145 return;
2146
2147 if (mode != DRM_MODE_DPMS_ON) {
Jani Nikula9d1a1032014-03-14 16:51:15 +02002148 ret = drm_dp_dpcd_writeb(&intel_dp->aux, DP_SET_POWER,
2149 DP_SET_POWER_D3);
Jesse Barnesc7ad3812011-07-07 11:11:03 -07002150 } else {
2151 /*
2152 * When turning on, we need to retry for 1ms to give the sink
2153 * time to wake up.
2154 */
2155 for (i = 0; i < 3; i++) {
Jani Nikula9d1a1032014-03-14 16:51:15 +02002156 ret = drm_dp_dpcd_writeb(&intel_dp->aux, DP_SET_POWER,
2157 DP_SET_POWER_D0);
Jesse Barnesc7ad3812011-07-07 11:11:03 -07002158 if (ret == 1)
2159 break;
2160 msleep(1);
2161 }
2162 }
Jani Nikulaf9cac722014-09-02 16:33:52 +03002163
2164 if (ret != 1)
2165 DRM_DEBUG_KMS("failed to %s sink power state\n",
2166 mode == DRM_MODE_DPMS_ON ? "enable" : "disable");
Jesse Barnesc7ad3812011-07-07 11:11:03 -07002167}
2168
Daniel Vetter19d8fe12012-07-02 13:26:27 +02002169static bool intel_dp_get_hw_state(struct intel_encoder *encoder,
2170 enum pipe *pipe)
Jesse Barnesd240f202010-08-13 15:43:26 -07002171{
Daniel Vetter19d8fe12012-07-02 13:26:27 +02002172 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
Imre Deakbc7d38a2013-05-16 14:40:36 +03002173 enum port port = dp_to_dig_port(intel_dp)->port;
Daniel Vetter19d8fe12012-07-02 13:26:27 +02002174 struct drm_device *dev = encoder->base.dev;
2175 struct drm_i915_private *dev_priv = dev->dev_private;
Imre Deak6d129be2014-03-05 16:20:54 +02002176 enum intel_display_power_domain power_domain;
2177 u32 tmp;
2178
2179 power_domain = intel_display_port_power_domain(encoder);
Daniel Vetterf458ebb2014-09-30 10:56:39 +02002180 if (!intel_display_power_is_enabled(dev_priv, power_domain))
Imre Deak6d129be2014-03-05 16:20:54 +02002181 return false;
2182
2183 tmp = I915_READ(intel_dp->output_reg);
Jesse Barnesd240f202010-08-13 15:43:26 -07002184
Daniel Vetter19d8fe12012-07-02 13:26:27 +02002185 if (!(tmp & DP_PORT_EN))
2186 return false;
2187
Imre Deakbc7d38a2013-05-16 14:40:36 +03002188 if (port == PORT_A && IS_GEN7(dev) && !IS_VALLEYVIEW(dev)) {
Daniel Vetter19d8fe12012-07-02 13:26:27 +02002189 *pipe = PORT_TO_PIPE_CPT(tmp);
Ville Syrjälä71485e02014-04-09 13:28:55 +03002190 } else if (IS_CHERRYVIEW(dev)) {
2191 *pipe = DP_PORT_TO_PIPE_CHV(tmp);
Imre Deakbc7d38a2013-05-16 14:40:36 +03002192 } else if (!HAS_PCH_CPT(dev) || port == PORT_A) {
Daniel Vetter19d8fe12012-07-02 13:26:27 +02002193 *pipe = PORT_TO_PIPE(tmp);
2194 } else {
2195 u32 trans_sel;
2196 u32 trans_dp;
2197 int i;
2198
2199 switch (intel_dp->output_reg) {
2200 case PCH_DP_B:
2201 trans_sel = TRANS_DP_PORT_SEL_B;
2202 break;
2203 case PCH_DP_C:
2204 trans_sel = TRANS_DP_PORT_SEL_C;
2205 break;
2206 case PCH_DP_D:
2207 trans_sel = TRANS_DP_PORT_SEL_D;
2208 break;
2209 default:
2210 return true;
2211 }
2212
Damien Lespiau055e3932014-08-18 13:49:10 +01002213 for_each_pipe(dev_priv, i) {
Daniel Vetter19d8fe12012-07-02 13:26:27 +02002214 trans_dp = I915_READ(TRANS_DP_CTL(i));
2215 if ((trans_dp & TRANS_DP_PORT_SEL_MASK) == trans_sel) {
2216 *pipe = i;
2217 return true;
2218 }
2219 }
Daniel Vetter19d8fe12012-07-02 13:26:27 +02002220
Daniel Vetter4a0833e2012-10-26 10:58:11 +02002221 DRM_DEBUG_KMS("No pipe for dp port 0x%x found\n",
2222 intel_dp->output_reg);
2223 }
Daniel Vetter19d8fe12012-07-02 13:26:27 +02002224
2225 return true;
2226}
2227
Jesse Barnes045ac3b2013-05-14 17:08:26 -07002228static void intel_dp_get_config(struct intel_encoder *encoder,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02002229 struct intel_crtc_state *pipe_config)
Jesse Barnes045ac3b2013-05-14 17:08:26 -07002230{
2231 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
Jesse Barnes045ac3b2013-05-14 17:08:26 -07002232 u32 tmp, flags = 0;
Xiong Zhang63000ef2013-06-28 12:59:06 +08002233 struct drm_device *dev = encoder->base.dev;
2234 struct drm_i915_private *dev_priv = dev->dev_private;
2235 enum port port = dp_to_dig_port(intel_dp)->port;
2236 struct intel_crtc *crtc = to_intel_crtc(encoder->base.crtc);
Ville Syrjälä18442d02013-09-13 16:00:08 +03002237 int dotclock;
Jesse Barnes045ac3b2013-05-14 17:08:26 -07002238
Daniel Vetter9ed109a2014-04-24 23:54:52 +02002239 tmp = I915_READ(intel_dp->output_reg);
Jani Nikula9fcb1702015-05-05 16:32:12 +03002240
2241 pipe_config->has_audio = tmp & DP_AUDIO_OUTPUT_ENABLE && port != PORT_A;
Daniel Vetter9ed109a2014-04-24 23:54:52 +02002242
Xiong Zhang63000ef2013-06-28 12:59:06 +08002243 if ((port == PORT_A) || !HAS_PCH_CPT(dev)) {
Xiong Zhang63000ef2013-06-28 12:59:06 +08002244 if (tmp & DP_SYNC_HS_HIGH)
2245 flags |= DRM_MODE_FLAG_PHSYNC;
2246 else
2247 flags |= DRM_MODE_FLAG_NHSYNC;
Jesse Barnes045ac3b2013-05-14 17:08:26 -07002248
Xiong Zhang63000ef2013-06-28 12:59:06 +08002249 if (tmp & DP_SYNC_VS_HIGH)
2250 flags |= DRM_MODE_FLAG_PVSYNC;
2251 else
2252 flags |= DRM_MODE_FLAG_NVSYNC;
2253 } else {
2254 tmp = I915_READ(TRANS_DP_CTL(crtc->pipe));
2255 if (tmp & TRANS_DP_HSYNC_ACTIVE_HIGH)
2256 flags |= DRM_MODE_FLAG_PHSYNC;
2257 else
2258 flags |= DRM_MODE_FLAG_NHSYNC;
Jesse Barnes045ac3b2013-05-14 17:08:26 -07002259
Xiong Zhang63000ef2013-06-28 12:59:06 +08002260 if (tmp & TRANS_DP_VSYNC_ACTIVE_HIGH)
2261 flags |= DRM_MODE_FLAG_PVSYNC;
2262 else
2263 flags |= DRM_MODE_FLAG_NVSYNC;
2264 }
Jesse Barnes045ac3b2013-05-14 17:08:26 -07002265
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02002266 pipe_config->base.adjusted_mode.flags |= flags;
Jesse Barnesf1f644d2013-06-27 00:39:25 +03002267
Ville Syrjälä8c875fc2014-09-12 15:46:29 +03002268 if (!HAS_PCH_SPLIT(dev) && !IS_VALLEYVIEW(dev) &&
2269 tmp & DP_COLOR_RANGE_16_235)
2270 pipe_config->limited_color_range = true;
2271
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03002272 pipe_config->has_dp_encoder = true;
2273
2274 intel_dp_get_m_n(crtc, pipe_config);
2275
Ville Syrjälä18442d02013-09-13 16:00:08 +03002276 if (port == PORT_A) {
Jesse Barnesf1f644d2013-06-27 00:39:25 +03002277 if ((I915_READ(DP_A) & DP_PLL_FREQ_MASK) == DP_PLL_FREQ_160MHZ)
2278 pipe_config->port_clock = 162000;
2279 else
2280 pipe_config->port_clock = 270000;
2281 }
Ville Syrjälä18442d02013-09-13 16:00:08 +03002282
2283 dotclock = intel_dotclock_calculate(pipe_config->port_clock,
2284 &pipe_config->dp_m_n);
2285
2286 if (HAS_PCH_SPLIT(dev_priv->dev) && port != PORT_A)
2287 ironlake_check_encoder_dotclock(pipe_config, dotclock);
2288
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02002289 pipe_config->base.adjusted_mode.crtc_clock = dotclock;
Daniel Vetter7f16e5c2013-11-04 16:28:47 +01002290
Jani Nikulac6cd2ee2013-10-21 10:52:07 +03002291 if (is_edp(intel_dp) && dev_priv->vbt.edp_bpp &&
2292 pipe_config->pipe_bpp > dev_priv->vbt.edp_bpp) {
2293 /*
2294 * This is a big fat ugly hack.
2295 *
2296 * Some machines in UEFI boot mode provide us a VBT that has 18
2297 * bpp and 1.62 GHz link bandwidth for eDP, which for reasons
2298 * unknown we fail to light up. Yet the same BIOS boots up with
2299 * 24 bpp and 2.7 GHz link. Use the same bpp as the BIOS uses as
2300 * max, not what it tells us to use.
2301 *
2302 * Note: This will still be broken if the eDP panel is not lit
2303 * up by the BIOS, and thus we can't get the mode at module
2304 * load.
2305 */
2306 DRM_DEBUG_KMS("pipe has %d bpp for eDP panel, overriding BIOS-provided max %d bpp\n",
2307 pipe_config->pipe_bpp, dev_priv->vbt.edp_bpp);
2308 dev_priv->vbt.edp_bpp = pipe_config->pipe_bpp;
2309 }
Jesse Barnes045ac3b2013-05-14 17:08:26 -07002310}
2311
Daniel Vettere8cb4552012-07-01 13:05:48 +02002312static void intel_disable_dp(struct intel_encoder *encoder)
Jesse Barnesd240f202010-08-13 15:43:26 -07002313{
Daniel Vettere8cb4552012-07-01 13:05:48 +02002314 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
Imre Deak982a3862013-05-23 19:39:40 +03002315 struct drm_device *dev = encoder->base.dev;
Jani Nikula495a5bb2014-10-27 16:26:55 +02002316 struct intel_crtc *crtc = to_intel_crtc(encoder->base.crtc);
2317
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02002318 if (crtc->config->has_audio)
Jani Nikula495a5bb2014-10-27 16:26:55 +02002319 intel_audio_codec_disable(encoder);
Daniel Vetter6cb49832012-05-20 17:14:50 +02002320
Rodrigo Vivib32c6f42014-11-20 03:44:37 -08002321 if (HAS_PSR(dev) && !HAS_DDI(dev))
2322 intel_psr_disable(intel_dp);
2323
Daniel Vetter6cb49832012-05-20 17:14:50 +02002324 /* Make sure the panel is off before trying to change the mode. But also
2325 * ensure that we have vdd while we switch off the panel. */
Jani Nikula24f3e092014-03-17 16:43:36 +02002326 intel_edp_panel_vdd_on(intel_dp);
Daniel Vetter4be73782014-01-17 14:39:48 +01002327 intel_edp_backlight_off(intel_dp);
Jani Nikulafdbc3b12013-11-12 17:10:13 +02002328 intel_dp_sink_dpms(intel_dp, DRM_MODE_DPMS_OFF);
Daniel Vetter4be73782014-01-17 14:39:48 +01002329 intel_edp_panel_off(intel_dp);
Daniel Vetter37398502012-09-06 22:15:44 +02002330
Ville Syrjälä08aff3f2014-08-18 22:16:09 +03002331 /* disable the port before the pipe on g4x */
2332 if (INTEL_INFO(dev)->gen < 5)
Daniel Vetter37398502012-09-06 22:15:44 +02002333 intel_dp_link_down(intel_dp);
Jesse Barnesd240f202010-08-13 15:43:26 -07002334}
2335
Ville Syrjälä08aff3f2014-08-18 22:16:09 +03002336static void ilk_post_disable_dp(struct intel_encoder *encoder)
Jesse Barnesd240f202010-08-13 15:43:26 -07002337{
Daniel Vetter2bd2ad62012-09-06 22:15:41 +02002338 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
Imre Deak982a3862013-05-23 19:39:40 +03002339 enum port port = dp_to_dig_port(intel_dp)->port;
Daniel Vetter2bd2ad62012-09-06 22:15:41 +02002340
Ville Syrjälä49277c32014-03-31 18:21:26 +03002341 intel_dp_link_down(intel_dp);
Ville Syrjälä08aff3f2014-08-18 22:16:09 +03002342 if (port == PORT_A)
2343 ironlake_edp_pll_off(intel_dp);
Ville Syrjälä49277c32014-03-31 18:21:26 +03002344}
2345
2346static void vlv_post_disable_dp(struct intel_encoder *encoder)
2347{
2348 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
2349
2350 intel_dp_link_down(intel_dp);
Daniel Vetter2bd2ad62012-09-06 22:15:41 +02002351}
2352
Ville Syrjälä580d3812014-04-09 13:29:00 +03002353static void chv_post_disable_dp(struct intel_encoder *encoder)
2354{
2355 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
2356 struct intel_digital_port *dport = dp_to_dig_port(intel_dp);
2357 struct drm_device *dev = encoder->base.dev;
2358 struct drm_i915_private *dev_priv = dev->dev_private;
2359 struct intel_crtc *intel_crtc =
2360 to_intel_crtc(encoder->base.crtc);
2361 enum dpio_channel ch = vlv_dport_to_channel(dport);
2362 enum pipe pipe = intel_crtc->pipe;
2363 u32 val;
2364
2365 intel_dp_link_down(intel_dp);
2366
2367 mutex_lock(&dev_priv->dpio_lock);
2368
2369 /* Propagate soft reset to data lane reset */
Ville Syrjälä97fd4d52014-04-09 13:29:02 +03002370 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS01_DW1(ch));
Ville Syrjäläd2152b22014-04-28 14:15:24 +03002371 val |= CHV_PCS_REQ_SOFTRESET_EN;
Ville Syrjälä97fd4d52014-04-09 13:29:02 +03002372 vlv_dpio_write(dev_priv, pipe, VLV_PCS01_DW1(ch), val);
Ville Syrjäläd2152b22014-04-28 14:15:24 +03002373
Ville Syrjälä97fd4d52014-04-09 13:29:02 +03002374 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS23_DW1(ch));
2375 val |= CHV_PCS_REQ_SOFTRESET_EN;
2376 vlv_dpio_write(dev_priv, pipe, VLV_PCS23_DW1(ch), val);
2377
2378 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS01_DW0(ch));
Ville Syrjälä580d3812014-04-09 13:29:00 +03002379 val &= ~(DPIO_PCS_TX_LANE2_RESET | DPIO_PCS_TX_LANE1_RESET);
Ville Syrjälä97fd4d52014-04-09 13:29:02 +03002380 vlv_dpio_write(dev_priv, pipe, VLV_PCS01_DW0(ch), val);
2381
2382 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS23_DW0(ch));
2383 val &= ~(DPIO_PCS_TX_LANE2_RESET | DPIO_PCS_TX_LANE1_RESET);
2384 vlv_dpio_write(dev_priv, pipe, VLV_PCS23_DW0(ch), val);
Ville Syrjälä580d3812014-04-09 13:29:00 +03002385
2386 mutex_unlock(&dev_priv->dpio_lock);
2387}
2388
Ville Syrjälä7b13b582014-08-18 22:16:08 +03002389static void
2390_intel_dp_set_link_train(struct intel_dp *intel_dp,
2391 uint32_t *DP,
2392 uint8_t dp_train_pat)
2393{
2394 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
2395 struct drm_device *dev = intel_dig_port->base.base.dev;
2396 struct drm_i915_private *dev_priv = dev->dev_private;
2397 enum port port = intel_dig_port->port;
2398
2399 if (HAS_DDI(dev)) {
2400 uint32_t temp = I915_READ(DP_TP_CTL(port));
2401
2402 if (dp_train_pat & DP_LINK_SCRAMBLING_DISABLE)
2403 temp |= DP_TP_CTL_SCRAMBLE_DISABLE;
2404 else
2405 temp &= ~DP_TP_CTL_SCRAMBLE_DISABLE;
2406
2407 temp &= ~DP_TP_CTL_LINK_TRAIN_MASK;
2408 switch (dp_train_pat & DP_TRAINING_PATTERN_MASK) {
2409 case DP_TRAINING_PATTERN_DISABLE:
2410 temp |= DP_TP_CTL_LINK_TRAIN_NORMAL;
2411
2412 break;
2413 case DP_TRAINING_PATTERN_1:
2414 temp |= DP_TP_CTL_LINK_TRAIN_PAT1;
2415 break;
2416 case DP_TRAINING_PATTERN_2:
2417 temp |= DP_TP_CTL_LINK_TRAIN_PAT2;
2418 break;
2419 case DP_TRAINING_PATTERN_3:
2420 temp |= DP_TP_CTL_LINK_TRAIN_PAT3;
2421 break;
2422 }
2423 I915_WRITE(DP_TP_CTL(port), temp);
2424
2425 } else if (HAS_PCH_CPT(dev) && (IS_GEN7(dev) || port != PORT_A)) {
2426 *DP &= ~DP_LINK_TRAIN_MASK_CPT;
2427
2428 switch (dp_train_pat & DP_TRAINING_PATTERN_MASK) {
2429 case DP_TRAINING_PATTERN_DISABLE:
2430 *DP |= DP_LINK_TRAIN_OFF_CPT;
2431 break;
2432 case DP_TRAINING_PATTERN_1:
2433 *DP |= DP_LINK_TRAIN_PAT_1_CPT;
2434 break;
2435 case DP_TRAINING_PATTERN_2:
2436 *DP |= DP_LINK_TRAIN_PAT_2_CPT;
2437 break;
2438 case DP_TRAINING_PATTERN_3:
2439 DRM_ERROR("DP training pattern 3 not supported\n");
2440 *DP |= DP_LINK_TRAIN_PAT_2_CPT;
2441 break;
2442 }
2443
2444 } else {
2445 if (IS_CHERRYVIEW(dev))
2446 *DP &= ~DP_LINK_TRAIN_MASK_CHV;
2447 else
2448 *DP &= ~DP_LINK_TRAIN_MASK;
2449
2450 switch (dp_train_pat & DP_TRAINING_PATTERN_MASK) {
2451 case DP_TRAINING_PATTERN_DISABLE:
2452 *DP |= DP_LINK_TRAIN_OFF;
2453 break;
2454 case DP_TRAINING_PATTERN_1:
2455 *DP |= DP_LINK_TRAIN_PAT_1;
2456 break;
2457 case DP_TRAINING_PATTERN_2:
2458 *DP |= DP_LINK_TRAIN_PAT_2;
2459 break;
2460 case DP_TRAINING_PATTERN_3:
2461 if (IS_CHERRYVIEW(dev)) {
2462 *DP |= DP_LINK_TRAIN_PAT_3_CHV;
2463 } else {
2464 DRM_ERROR("DP training pattern 3 not supported\n");
2465 *DP |= DP_LINK_TRAIN_PAT_2;
2466 }
2467 break;
2468 }
2469 }
2470}
2471
2472static void intel_dp_enable_port(struct intel_dp *intel_dp)
2473{
2474 struct drm_device *dev = intel_dp_to_dev(intel_dp);
2475 struct drm_i915_private *dev_priv = dev->dev_private;
2476
Ville Syrjälä7b13b582014-08-18 22:16:08 +03002477 /* enable with pattern 1 (as per spec) */
2478 _intel_dp_set_link_train(intel_dp, &intel_dp->DP,
2479 DP_TRAINING_PATTERN_1);
2480
2481 I915_WRITE(intel_dp->output_reg, intel_dp->DP);
2482 POSTING_READ(intel_dp->output_reg);
Ville Syrjälä7b713f52014-10-16 21:27:35 +03002483
2484 /*
2485 * Magic for VLV/CHV. We _must_ first set up the register
2486 * without actually enabling the port, and then do another
2487 * write to enable the port. Otherwise link training will
2488 * fail when the power sequencer is freshly used for this port.
2489 */
2490 intel_dp->DP |= DP_PORT_EN;
2491
2492 I915_WRITE(intel_dp->output_reg, intel_dp->DP);
2493 POSTING_READ(intel_dp->output_reg);
Ville Syrjälä7b13b582014-08-18 22:16:08 +03002494}
2495
Daniel Vettere8cb4552012-07-01 13:05:48 +02002496static void intel_enable_dp(struct intel_encoder *encoder)
Jesse Barnesd240f202010-08-13 15:43:26 -07002497{
Daniel Vettere8cb4552012-07-01 13:05:48 +02002498 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
2499 struct drm_device *dev = encoder->base.dev;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002500 struct drm_i915_private *dev_priv = dev->dev_private;
Jani Nikulac1dec792014-10-27 16:26:56 +02002501 struct intel_crtc *crtc = to_intel_crtc(encoder->base.crtc);
Chris Wilsonea5b2132010-08-04 13:50:23 +01002502 uint32_t dp_reg = I915_READ(intel_dp->output_reg);
Ville Syrjälä9b6de0a2015-04-10 18:21:31 +03002503 unsigned int lane_mask = 0x0;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002504
Daniel Vetter0c33d8d2012-09-06 22:15:43 +02002505 if (WARN_ON(dp_reg & DP_PORT_EN))
2506 return;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002507
Ville Syrjälä093e3f12014-10-16 21:27:33 +03002508 pps_lock(intel_dp);
2509
2510 if (IS_VALLEYVIEW(dev))
2511 vlv_init_panel_power_sequencer(intel_dp);
2512
Ville Syrjälä7b13b582014-08-18 22:16:08 +03002513 intel_dp_enable_port(intel_dp);
Ville Syrjälä093e3f12014-10-16 21:27:33 +03002514
2515 edp_panel_vdd_on(intel_dp);
2516 edp_panel_on(intel_dp);
2517 edp_panel_vdd_off(intel_dp, true);
2518
2519 pps_unlock(intel_dp);
2520
Ville Syrjälä61234fa2014-10-16 21:27:34 +03002521 if (IS_VALLEYVIEW(dev))
Ville Syrjälä9b6de0a2015-04-10 18:21:31 +03002522 vlv_wait_port_ready(dev_priv, dp_to_dig_port(intel_dp),
2523 lane_mask);
Ville Syrjälä61234fa2014-10-16 21:27:34 +03002524
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002525 intel_dp_sink_dpms(intel_dp, DRM_MODE_DPMS_ON);
2526 intel_dp_start_link_train(intel_dp);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002527 intel_dp_complete_link_train(intel_dp);
Imre Deak3ab9c632013-05-03 12:57:41 +03002528 intel_dp_stop_link_train(intel_dp);
Jani Nikulac1dec792014-10-27 16:26:56 +02002529
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02002530 if (crtc->config->has_audio) {
Jani Nikulac1dec792014-10-27 16:26:56 +02002531 DRM_DEBUG_DRIVER("Enabling DP audio on pipe %c\n",
2532 pipe_name(crtc->pipe));
2533 intel_audio_codec_enable(encoder);
2534 }
Jani Nikulaab1f90f2013-07-30 12:20:30 +03002535}
Jesse Barnes89b667f2013-04-18 14:51:36 -07002536
Jani Nikulaecff4f32013-09-06 07:38:29 +03002537static void g4x_enable_dp(struct intel_encoder *encoder)
2538{
Jani Nikula828f5c62013-09-05 16:44:45 +03002539 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
2540
Jani Nikulaecff4f32013-09-06 07:38:29 +03002541 intel_enable_dp(encoder);
Daniel Vetter4be73782014-01-17 14:39:48 +01002542 intel_edp_backlight_on(intel_dp);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002543}
Jesse Barnes89b667f2013-04-18 14:51:36 -07002544
Jani Nikulaab1f90f2013-07-30 12:20:30 +03002545static void vlv_enable_dp(struct intel_encoder *encoder)
2546{
Jani Nikula828f5c62013-09-05 16:44:45 +03002547 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
2548
Daniel Vetter4be73782014-01-17 14:39:48 +01002549 intel_edp_backlight_on(intel_dp);
Rodrigo Vivib32c6f42014-11-20 03:44:37 -08002550 intel_psr_enable(intel_dp);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002551}
2552
Jani Nikulaecff4f32013-09-06 07:38:29 +03002553static void g4x_pre_enable_dp(struct intel_encoder *encoder)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002554{
Daniel Vetter2bd2ad62012-09-06 22:15:41 +02002555 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
Imre Deakbc7d38a2013-05-16 14:40:36 +03002556 struct intel_digital_port *dport = dp_to_dig_port(intel_dp);
Jani Nikulaab1f90f2013-07-30 12:20:30 +03002557
Daniel Vetter8ac33ed2014-04-24 23:54:54 +02002558 intel_dp_prepare(encoder);
2559
Daniel Vetterd41f1ef2014-04-24 23:54:53 +02002560 /* Only ilk+ has port A */
2561 if (dport->port == PORT_A) {
2562 ironlake_set_pll_cpu_edp(intel_dp);
Jani Nikulaab1f90f2013-07-30 12:20:30 +03002563 ironlake_edp_pll_on(intel_dp);
Daniel Vetterd41f1ef2014-04-24 23:54:53 +02002564 }
Jani Nikulaab1f90f2013-07-30 12:20:30 +03002565}
2566
Ville Syrjälä83b84592014-10-16 21:29:51 +03002567static void vlv_detach_power_sequencer(struct intel_dp *intel_dp)
2568{
2569 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
2570 struct drm_i915_private *dev_priv = intel_dig_port->base.base.dev->dev_private;
2571 enum pipe pipe = intel_dp->pps_pipe;
2572 int pp_on_reg = VLV_PIPE_PP_ON_DELAYS(pipe);
2573
2574 edp_panel_vdd_off_sync(intel_dp);
2575
2576 /*
2577 * VLV seems to get confused when multiple power seqeuencers
2578 * have the same port selected (even if only one has power/vdd
2579 * enabled). The failure manifests as vlv_wait_port_ready() failing
2580 * CHV on the other hand doesn't seem to mind having the same port
2581 * selected in multiple power seqeuencers, but let's clear the
2582 * port select always when logically disconnecting a power sequencer
2583 * from a port.
2584 */
2585 DRM_DEBUG_KMS("detaching pipe %c power sequencer from port %c\n",
2586 pipe_name(pipe), port_name(intel_dig_port->port));
2587 I915_WRITE(pp_on_reg, 0);
2588 POSTING_READ(pp_on_reg);
2589
2590 intel_dp->pps_pipe = INVALID_PIPE;
2591}
2592
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +03002593static void vlv_steal_power_sequencer(struct drm_device *dev,
2594 enum pipe pipe)
2595{
2596 struct drm_i915_private *dev_priv = dev->dev_private;
2597 struct intel_encoder *encoder;
2598
2599 lockdep_assert_held(&dev_priv->pps_mutex);
2600
Ville Syrjäläac3c12e2014-10-16 21:29:56 +03002601 if (WARN_ON(pipe != PIPE_A && pipe != PIPE_B))
2602 return;
2603
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +03002604 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
2605 base.head) {
2606 struct intel_dp *intel_dp;
Ville Syrjälä773538e82014-09-04 14:54:56 +03002607 enum port port;
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +03002608
2609 if (encoder->type != INTEL_OUTPUT_EDP)
2610 continue;
2611
2612 intel_dp = enc_to_intel_dp(&encoder->base);
Ville Syrjälä773538e82014-09-04 14:54:56 +03002613 port = dp_to_dig_port(intel_dp)->port;
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +03002614
2615 if (intel_dp->pps_pipe != pipe)
2616 continue;
2617
2618 DRM_DEBUG_KMS("stealing pipe %c power sequencer from port %c\n",
Ville Syrjälä773538e82014-09-04 14:54:56 +03002619 pipe_name(pipe), port_name(port));
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +03002620
Ville Syrjälä034e43c2014-10-16 21:27:28 +03002621 WARN(encoder->connectors_active,
2622 "stealing pipe %c power sequencer from active eDP port %c\n",
2623 pipe_name(pipe), port_name(port));
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +03002624
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +03002625 /* make sure vdd is off before we steal it */
Ville Syrjälä83b84592014-10-16 21:29:51 +03002626 vlv_detach_power_sequencer(intel_dp);
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +03002627 }
2628}
2629
2630static void vlv_init_panel_power_sequencer(struct intel_dp *intel_dp)
2631{
2632 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
2633 struct intel_encoder *encoder = &intel_dig_port->base;
2634 struct drm_device *dev = encoder->base.dev;
2635 struct drm_i915_private *dev_priv = dev->dev_private;
2636 struct intel_crtc *crtc = to_intel_crtc(encoder->base.crtc);
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +03002637
2638 lockdep_assert_held(&dev_priv->pps_mutex);
2639
Ville Syrjälä093e3f12014-10-16 21:27:33 +03002640 if (!is_edp(intel_dp))
2641 return;
2642
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +03002643 if (intel_dp->pps_pipe == crtc->pipe)
2644 return;
2645
2646 /*
2647 * If another power sequencer was being used on this
2648 * port previously make sure to turn off vdd there while
2649 * we still have control of it.
2650 */
2651 if (intel_dp->pps_pipe != INVALID_PIPE)
Ville Syrjälä83b84592014-10-16 21:29:51 +03002652 vlv_detach_power_sequencer(intel_dp);
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +03002653
2654 /*
2655 * We may be stealing the power
2656 * sequencer from another port.
2657 */
2658 vlv_steal_power_sequencer(dev, crtc->pipe);
2659
2660 /* now it's all ours */
2661 intel_dp->pps_pipe = crtc->pipe;
2662
2663 DRM_DEBUG_KMS("initializing pipe %c power sequencer for port %c\n",
2664 pipe_name(intel_dp->pps_pipe), port_name(intel_dig_port->port));
2665
2666 /* init power sequencer on this pipe and port */
Ville Syrjälä36b5f422014-10-16 21:27:30 +03002667 intel_dp_init_panel_power_sequencer(dev, intel_dp);
2668 intel_dp_init_panel_power_sequencer_registers(dev, intel_dp);
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +03002669}
2670
Jani Nikulaab1f90f2013-07-30 12:20:30 +03002671static void vlv_pre_enable_dp(struct intel_encoder *encoder)
2672{
2673 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
2674 struct intel_digital_port *dport = dp_to_dig_port(intel_dp);
Jesse Barnesb2634012013-03-28 09:55:40 -07002675 struct drm_device *dev = encoder->base.dev;
Jesse Barnes89b667f2013-04-18 14:51:36 -07002676 struct drm_i915_private *dev_priv = dev->dev_private;
Jani Nikulaab1f90f2013-07-30 12:20:30 +03002677 struct intel_crtc *intel_crtc = to_intel_crtc(encoder->base.crtc);
Chon Ming Leee4607fc2013-11-06 14:36:35 +08002678 enum dpio_channel port = vlv_dport_to_channel(dport);
Jani Nikulaab1f90f2013-07-30 12:20:30 +03002679 int pipe = intel_crtc->pipe;
2680 u32 val;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002681
Jani Nikulaab1f90f2013-07-30 12:20:30 +03002682 mutex_lock(&dev_priv->dpio_lock);
Jesse Barnes89b667f2013-04-18 14:51:36 -07002683
Chon Ming Leeab3c7592013-11-07 10:43:30 +08002684 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS01_DW8(port));
Jani Nikulaab1f90f2013-07-30 12:20:30 +03002685 val = 0;
2686 if (pipe)
2687 val |= (1<<21);
2688 else
2689 val &= ~(1<<21);
2690 val |= 0x001000c4;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08002691 vlv_dpio_write(dev_priv, pipe, VLV_PCS_DW8(port), val);
2692 vlv_dpio_write(dev_priv, pipe, VLV_PCS_DW14(port), 0x00760018);
2693 vlv_dpio_write(dev_priv, pipe, VLV_PCS_DW23(port), 0x00400888);
Jesse Barnes89b667f2013-04-18 14:51:36 -07002694
Jani Nikulaab1f90f2013-07-30 12:20:30 +03002695 mutex_unlock(&dev_priv->dpio_lock);
Jesse Barnes89b667f2013-04-18 14:51:36 -07002696
Jani Nikulaab1f90f2013-07-30 12:20:30 +03002697 intel_enable_dp(encoder);
Jesse Barnes89b667f2013-04-18 14:51:36 -07002698}
2699
Jani Nikulaecff4f32013-09-06 07:38:29 +03002700static void vlv_dp_pre_pll_enable(struct intel_encoder *encoder)
Jesse Barnes89b667f2013-04-18 14:51:36 -07002701{
2702 struct intel_digital_port *dport = enc_to_dig_port(&encoder->base);
2703 struct drm_device *dev = encoder->base.dev;
2704 struct drm_i915_private *dev_priv = dev->dev_private;
Chon Ming Lee5e69f972013-09-05 20:41:49 +08002705 struct intel_crtc *intel_crtc =
2706 to_intel_crtc(encoder->base.crtc);
Chon Ming Leee4607fc2013-11-06 14:36:35 +08002707 enum dpio_channel port = vlv_dport_to_channel(dport);
Chon Ming Lee5e69f972013-09-05 20:41:49 +08002708 int pipe = intel_crtc->pipe;
Jesse Barnes89b667f2013-04-18 14:51:36 -07002709
Daniel Vetter8ac33ed2014-04-24 23:54:54 +02002710 intel_dp_prepare(encoder);
2711
Jesse Barnes89b667f2013-04-18 14:51:36 -07002712 /* Program Tx lane resets to default */
Chris Wilson0980a602013-07-26 19:57:35 +01002713 mutex_lock(&dev_priv->dpio_lock);
Chon Ming Leeab3c7592013-11-07 10:43:30 +08002714 vlv_dpio_write(dev_priv, pipe, VLV_PCS_DW0(port),
Jesse Barnes89b667f2013-04-18 14:51:36 -07002715 DPIO_PCS_TX_LANE2_RESET |
2716 DPIO_PCS_TX_LANE1_RESET);
Chon Ming Leeab3c7592013-11-07 10:43:30 +08002717 vlv_dpio_write(dev_priv, pipe, VLV_PCS_DW1(port),
Jesse Barnes89b667f2013-04-18 14:51:36 -07002718 DPIO_PCS_CLK_CRI_RXEB_EIOS_EN |
2719 DPIO_PCS_CLK_CRI_RXDIGFILTSG_EN |
2720 (1<<DPIO_PCS_CLK_DATAWIDTH_SHIFT) |
2721 DPIO_PCS_CLK_SOFT_RESET);
2722
2723 /* Fix up inter-pair skew failure */
Chon Ming Leeab3c7592013-11-07 10:43:30 +08002724 vlv_dpio_write(dev_priv, pipe, VLV_PCS_DW12(port), 0x00750f00);
2725 vlv_dpio_write(dev_priv, pipe, VLV_TX_DW11(port), 0x00001500);
2726 vlv_dpio_write(dev_priv, pipe, VLV_TX_DW14(port), 0x40400000);
Chris Wilson0980a602013-07-26 19:57:35 +01002727 mutex_unlock(&dev_priv->dpio_lock);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002728}
2729
Chon Ming Leee4a1d842014-04-09 13:28:20 +03002730static void chv_pre_enable_dp(struct intel_encoder *encoder)
2731{
2732 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
2733 struct intel_digital_port *dport = dp_to_dig_port(intel_dp);
2734 struct drm_device *dev = encoder->base.dev;
2735 struct drm_i915_private *dev_priv = dev->dev_private;
Chon Ming Leee4a1d842014-04-09 13:28:20 +03002736 struct intel_crtc *intel_crtc =
2737 to_intel_crtc(encoder->base.crtc);
2738 enum dpio_channel ch = vlv_dport_to_channel(dport);
2739 int pipe = intel_crtc->pipe;
Ville Syrjälä2e523e92015-04-10 18:21:27 +03002740 int data, i, stagger;
Ville Syrjälä949c1d42014-04-09 13:28:58 +03002741 u32 val;
2742
2743 mutex_lock(&dev_priv->dpio_lock);
2744
Ville Syrjälä570e2a72014-08-18 14:42:46 +03002745 /* allow hardware to manage TX FIFO reset source */
2746 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS01_DW11(ch));
2747 val &= ~DPIO_LANEDESKEW_STRAP_OVRD;
2748 vlv_dpio_write(dev_priv, pipe, VLV_PCS01_DW11(ch), val);
2749
2750 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS23_DW11(ch));
2751 val &= ~DPIO_LANEDESKEW_STRAP_OVRD;
2752 vlv_dpio_write(dev_priv, pipe, VLV_PCS23_DW11(ch), val);
2753
Ville Syrjälä949c1d42014-04-09 13:28:58 +03002754 /* Deassert soft data lane reset*/
Ville Syrjälä97fd4d52014-04-09 13:29:02 +03002755 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS01_DW1(ch));
Ville Syrjäläd2152b22014-04-28 14:15:24 +03002756 val |= CHV_PCS_REQ_SOFTRESET_EN;
Ville Syrjälä97fd4d52014-04-09 13:29:02 +03002757 vlv_dpio_write(dev_priv, pipe, VLV_PCS01_DW1(ch), val);
Ville Syrjäläd2152b22014-04-28 14:15:24 +03002758
Ville Syrjälä97fd4d52014-04-09 13:29:02 +03002759 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS23_DW1(ch));
2760 val |= CHV_PCS_REQ_SOFTRESET_EN;
2761 vlv_dpio_write(dev_priv, pipe, VLV_PCS23_DW1(ch), val);
2762
2763 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS01_DW0(ch));
Ville Syrjälä949c1d42014-04-09 13:28:58 +03002764 val |= (DPIO_PCS_TX_LANE2_RESET | DPIO_PCS_TX_LANE1_RESET);
Ville Syrjälä97fd4d52014-04-09 13:29:02 +03002765 vlv_dpio_write(dev_priv, pipe, VLV_PCS01_DW0(ch), val);
2766
2767 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS23_DW0(ch));
2768 val |= (DPIO_PCS_TX_LANE2_RESET | DPIO_PCS_TX_LANE1_RESET);
2769 vlv_dpio_write(dev_priv, pipe, VLV_PCS23_DW0(ch), val);
Chon Ming Leee4a1d842014-04-09 13:28:20 +03002770
2771 /* Program Tx lane latency optimal setting*/
Chon Ming Leee4a1d842014-04-09 13:28:20 +03002772 for (i = 0; i < 4; i++) {
Chon Ming Leee4a1d842014-04-09 13:28:20 +03002773 /* Set the upar bit */
2774 data = (i == 1) ? 0x0 : 0x1;
2775 vlv_dpio_write(dev_priv, pipe, CHV_TX_DW14(ch, i),
2776 data << DPIO_UPAR_SHIFT);
2777 }
2778
2779 /* Data lane stagger programming */
Ville Syrjälä2e523e92015-04-10 18:21:27 +03002780 if (intel_crtc->config->port_clock > 270000)
2781 stagger = 0x18;
2782 else if (intel_crtc->config->port_clock > 135000)
2783 stagger = 0xd;
2784 else if (intel_crtc->config->port_clock > 67500)
2785 stagger = 0x7;
2786 else if (intel_crtc->config->port_clock > 33750)
2787 stagger = 0x4;
2788 else
2789 stagger = 0x2;
2790
2791 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS01_DW11(ch));
2792 val |= DPIO_TX2_STAGGER_MASK(0x1f);
2793 vlv_dpio_write(dev_priv, pipe, VLV_PCS01_DW11(ch), val);
2794
2795 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS23_DW11(ch));
2796 val |= DPIO_TX2_STAGGER_MASK(0x1f);
2797 vlv_dpio_write(dev_priv, pipe, VLV_PCS23_DW11(ch), val);
2798
2799 vlv_dpio_write(dev_priv, pipe, VLV_PCS01_DW12(ch),
2800 DPIO_LANESTAGGER_STRAP(stagger) |
2801 DPIO_LANESTAGGER_STRAP_OVRD |
2802 DPIO_TX1_STAGGER_MASK(0x1f) |
2803 DPIO_TX1_STAGGER_MULT(6) |
2804 DPIO_TX2_STAGGER_MULT(0));
2805
2806 vlv_dpio_write(dev_priv, pipe, VLV_PCS23_DW12(ch),
2807 DPIO_LANESTAGGER_STRAP(stagger) |
2808 DPIO_LANESTAGGER_STRAP_OVRD |
2809 DPIO_TX1_STAGGER_MASK(0x1f) |
2810 DPIO_TX1_STAGGER_MULT(7) |
2811 DPIO_TX2_STAGGER_MULT(5));
Chon Ming Leee4a1d842014-04-09 13:28:20 +03002812
2813 mutex_unlock(&dev_priv->dpio_lock);
2814
Chon Ming Leee4a1d842014-04-09 13:28:20 +03002815 intel_enable_dp(encoder);
Chon Ming Leee4a1d842014-04-09 13:28:20 +03002816}
2817
Ville Syrjälä9197c882014-04-09 13:29:05 +03002818static void chv_dp_pre_pll_enable(struct intel_encoder *encoder)
2819{
2820 struct intel_digital_port *dport = enc_to_dig_port(&encoder->base);
2821 struct drm_device *dev = encoder->base.dev;
2822 struct drm_i915_private *dev_priv = dev->dev_private;
2823 struct intel_crtc *intel_crtc =
2824 to_intel_crtc(encoder->base.crtc);
2825 enum dpio_channel ch = vlv_dport_to_channel(dport);
2826 enum pipe pipe = intel_crtc->pipe;
2827 u32 val;
2828
Ville Syrjälä625695f2014-06-28 02:04:02 +03002829 intel_dp_prepare(encoder);
2830
Ville Syrjälä9197c882014-04-09 13:29:05 +03002831 mutex_lock(&dev_priv->dpio_lock);
2832
Ville Syrjäläb9e5ac32014-05-27 16:30:18 +03002833 /* program left/right clock distribution */
2834 if (pipe != PIPE_B) {
2835 val = vlv_dpio_read(dev_priv, pipe, _CHV_CMN_DW5_CH0);
2836 val &= ~(CHV_BUFLEFTENA1_MASK | CHV_BUFRIGHTENA1_MASK);
2837 if (ch == DPIO_CH0)
2838 val |= CHV_BUFLEFTENA1_FORCE;
2839 if (ch == DPIO_CH1)
2840 val |= CHV_BUFRIGHTENA1_FORCE;
2841 vlv_dpio_write(dev_priv, pipe, _CHV_CMN_DW5_CH0, val);
2842 } else {
2843 val = vlv_dpio_read(dev_priv, pipe, _CHV_CMN_DW1_CH1);
2844 val &= ~(CHV_BUFLEFTENA2_MASK | CHV_BUFRIGHTENA2_MASK);
2845 if (ch == DPIO_CH0)
2846 val |= CHV_BUFLEFTENA2_FORCE;
2847 if (ch == DPIO_CH1)
2848 val |= CHV_BUFRIGHTENA2_FORCE;
2849 vlv_dpio_write(dev_priv, pipe, _CHV_CMN_DW1_CH1, val);
2850 }
2851
Ville Syrjälä9197c882014-04-09 13:29:05 +03002852 /* program clock channel usage */
2853 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS01_DW8(ch));
2854 val |= CHV_PCS_USEDCLKCHANNEL_OVRRIDE;
2855 if (pipe != PIPE_B)
2856 val &= ~CHV_PCS_USEDCLKCHANNEL;
2857 else
2858 val |= CHV_PCS_USEDCLKCHANNEL;
2859 vlv_dpio_write(dev_priv, pipe, VLV_PCS01_DW8(ch), val);
2860
2861 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS23_DW8(ch));
2862 val |= CHV_PCS_USEDCLKCHANNEL_OVRRIDE;
2863 if (pipe != PIPE_B)
2864 val &= ~CHV_PCS_USEDCLKCHANNEL;
2865 else
2866 val |= CHV_PCS_USEDCLKCHANNEL;
2867 vlv_dpio_write(dev_priv, pipe, VLV_PCS23_DW8(ch), val);
2868
2869 /*
2870 * This a a bit weird since generally CL
2871 * matches the pipe, but here we need to
2872 * pick the CL based on the port.
2873 */
2874 val = vlv_dpio_read(dev_priv, pipe, CHV_CMN_DW19(ch));
2875 if (pipe != PIPE_B)
2876 val &= ~CHV_CMN_USEDCLKCHANNEL;
2877 else
2878 val |= CHV_CMN_USEDCLKCHANNEL;
2879 vlv_dpio_write(dev_priv, pipe, CHV_CMN_DW19(ch), val);
2880
2881 mutex_unlock(&dev_priv->dpio_lock);
2882}
2883
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002884/*
Jesse Barnesdf0c2372011-07-07 11:11:02 -07002885 * Native read with retry for link status and receiver capability reads for
2886 * cases where the sink may still be asleep.
Jani Nikula9d1a1032014-03-14 16:51:15 +02002887 *
2888 * Sinks are *supposed* to come up within 1ms from an off state, but we're also
2889 * supposed to retry 3 times per the spec.
Jesse Barnesdf0c2372011-07-07 11:11:02 -07002890 */
Jani Nikula9d1a1032014-03-14 16:51:15 +02002891static ssize_t
2892intel_dp_dpcd_read_wake(struct drm_dp_aux *aux, unsigned int offset,
2893 void *buffer, size_t size)
Jesse Barnesdf0c2372011-07-07 11:11:02 -07002894{
Jani Nikula9d1a1032014-03-14 16:51:15 +02002895 ssize_t ret;
2896 int i;
Jesse Barnesdf0c2372011-07-07 11:11:02 -07002897
Ville Syrjäläf6a19062014-10-16 20:46:09 +03002898 /*
2899 * Sometime we just get the same incorrect byte repeated
2900 * over the entire buffer. Doing just one throw away read
2901 * initially seems to "solve" it.
2902 */
2903 drm_dp_dpcd_read(aux, DP_DPCD_REV, buffer, 1);
2904
Jesse Barnesdf0c2372011-07-07 11:11:02 -07002905 for (i = 0; i < 3; i++) {
Jani Nikula9d1a1032014-03-14 16:51:15 +02002906 ret = drm_dp_dpcd_read(aux, offset, buffer, size);
2907 if (ret == size)
2908 return ret;
Jesse Barnesdf0c2372011-07-07 11:11:02 -07002909 msleep(1);
2910 }
2911
Jani Nikula9d1a1032014-03-14 16:51:15 +02002912 return ret;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002913}
2914
2915/*
2916 * Fetch AUX CH registers 0x202 - 0x207 which contain
2917 * link status information
2918 */
2919static bool
Keith Packard93f62da2011-11-01 19:45:03 -07002920intel_dp_get_link_status(struct intel_dp *intel_dp, uint8_t link_status[DP_LINK_STATUS_SIZE])
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002921{
Jani Nikula9d1a1032014-03-14 16:51:15 +02002922 return intel_dp_dpcd_read_wake(&intel_dp->aux,
2923 DP_LANE0_1_STATUS,
2924 link_status,
2925 DP_LINK_STATUS_SIZE) == DP_LINK_STATUS_SIZE;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002926}
2927
Paulo Zanoni11002442014-06-13 18:45:41 -03002928/* These are source-specific values. */
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002929static uint8_t
Keith Packard1a2eb462011-11-16 16:26:07 -08002930intel_dp_voltage_max(struct intel_dp *intel_dp)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002931{
Paulo Zanoni30add222012-10-26 19:05:45 -02002932 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Sonika Jindal7ad14a22015-02-25 10:29:12 +05302933 struct drm_i915_private *dev_priv = dev->dev_private;
Imre Deakbc7d38a2013-05-16 14:40:36 +03002934 enum port port = dp_to_dig_port(intel_dp)->port;
Keith Packard1a2eb462011-11-16 16:26:07 -08002935
Vandana Kannan93147262014-11-18 15:45:29 +05302936 if (IS_BROXTON(dev))
2937 return DP_TRAIN_VOLTAGE_SWING_LEVEL_3;
2938 else if (INTEL_INFO(dev)->gen >= 9) {
Sonika Jindal9e458032015-05-06 17:35:48 +05302939 if (dev_priv->edp_low_vswing && port == PORT_A)
Sonika Jindal7ad14a22015-02-25 10:29:12 +05302940 return DP_TRAIN_VOLTAGE_SWING_LEVEL_3;
Damien Lespiau5a9d1f12013-12-03 13:56:26 +00002941 return DP_TRAIN_VOLTAGE_SWING_LEVEL_2;
Sonika Jindal7ad14a22015-02-25 10:29:12 +05302942 } else if (IS_VALLEYVIEW(dev))
Sonika Jindalbd600182014-08-08 16:23:41 +05302943 return DP_TRAIN_VOLTAGE_SWING_LEVEL_3;
Imre Deakbc7d38a2013-05-16 14:40:36 +03002944 else if (IS_GEN7(dev) && port == PORT_A)
Sonika Jindalbd600182014-08-08 16:23:41 +05302945 return DP_TRAIN_VOLTAGE_SWING_LEVEL_2;
Imre Deakbc7d38a2013-05-16 14:40:36 +03002946 else if (HAS_PCH_CPT(dev) && port != PORT_A)
Sonika Jindalbd600182014-08-08 16:23:41 +05302947 return DP_TRAIN_VOLTAGE_SWING_LEVEL_3;
Keith Packard1a2eb462011-11-16 16:26:07 -08002948 else
Sonika Jindalbd600182014-08-08 16:23:41 +05302949 return DP_TRAIN_VOLTAGE_SWING_LEVEL_2;
Keith Packard1a2eb462011-11-16 16:26:07 -08002950}
2951
2952static uint8_t
2953intel_dp_pre_emphasis_max(struct intel_dp *intel_dp, uint8_t voltage_swing)
2954{
Paulo Zanoni30add222012-10-26 19:05:45 -02002955 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Imre Deakbc7d38a2013-05-16 14:40:36 +03002956 enum port port = dp_to_dig_port(intel_dp)->port;
Keith Packard1a2eb462011-11-16 16:26:07 -08002957
Damien Lespiau5a9d1f12013-12-03 13:56:26 +00002958 if (INTEL_INFO(dev)->gen >= 9) {
2959 switch (voltage_swing & DP_TRAIN_VOLTAGE_SWING_MASK) {
2960 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
2961 return DP_TRAIN_PRE_EMPH_LEVEL_3;
2962 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
2963 return DP_TRAIN_PRE_EMPH_LEVEL_2;
2964 case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
2965 return DP_TRAIN_PRE_EMPH_LEVEL_1;
Sonika Jindal7ad14a22015-02-25 10:29:12 +05302966 case DP_TRAIN_VOLTAGE_SWING_LEVEL_3:
2967 return DP_TRAIN_PRE_EMPH_LEVEL_0;
Damien Lespiau5a9d1f12013-12-03 13:56:26 +00002968 default:
2969 return DP_TRAIN_PRE_EMPH_LEVEL_0;
2970 }
2971 } else if (IS_HASWELL(dev) || IS_BROADWELL(dev)) {
Paulo Zanonid6c0d722012-10-15 15:51:34 -03002972 switch (voltage_swing & DP_TRAIN_VOLTAGE_SWING_MASK) {
Sonika Jindalbd600182014-08-08 16:23:41 +05302973 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
2974 return DP_TRAIN_PRE_EMPH_LEVEL_3;
2975 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
2976 return DP_TRAIN_PRE_EMPH_LEVEL_2;
2977 case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
2978 return DP_TRAIN_PRE_EMPH_LEVEL_1;
2979 case DP_TRAIN_VOLTAGE_SWING_LEVEL_3:
Paulo Zanonid6c0d722012-10-15 15:51:34 -03002980 default:
Sonika Jindalbd600182014-08-08 16:23:41 +05302981 return DP_TRAIN_PRE_EMPH_LEVEL_0;
Paulo Zanonid6c0d722012-10-15 15:51:34 -03002982 }
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07002983 } else if (IS_VALLEYVIEW(dev)) {
2984 switch (voltage_swing & DP_TRAIN_VOLTAGE_SWING_MASK) {
Sonika Jindalbd600182014-08-08 16:23:41 +05302985 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
2986 return DP_TRAIN_PRE_EMPH_LEVEL_3;
2987 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
2988 return DP_TRAIN_PRE_EMPH_LEVEL_2;
2989 case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
2990 return DP_TRAIN_PRE_EMPH_LEVEL_1;
2991 case DP_TRAIN_VOLTAGE_SWING_LEVEL_3:
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07002992 default:
Sonika Jindalbd600182014-08-08 16:23:41 +05302993 return DP_TRAIN_PRE_EMPH_LEVEL_0;
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07002994 }
Imre Deakbc7d38a2013-05-16 14:40:36 +03002995 } else if (IS_GEN7(dev) && port == PORT_A) {
Keith Packard1a2eb462011-11-16 16:26:07 -08002996 switch (voltage_swing & DP_TRAIN_VOLTAGE_SWING_MASK) {
Sonika Jindalbd600182014-08-08 16:23:41 +05302997 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
2998 return DP_TRAIN_PRE_EMPH_LEVEL_2;
2999 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
3000 case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
3001 return DP_TRAIN_PRE_EMPH_LEVEL_1;
Keith Packard1a2eb462011-11-16 16:26:07 -08003002 default:
Sonika Jindalbd600182014-08-08 16:23:41 +05303003 return DP_TRAIN_PRE_EMPH_LEVEL_0;
Keith Packard1a2eb462011-11-16 16:26:07 -08003004 }
3005 } else {
3006 switch (voltage_swing & DP_TRAIN_VOLTAGE_SWING_MASK) {
Sonika Jindalbd600182014-08-08 16:23:41 +05303007 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
3008 return DP_TRAIN_PRE_EMPH_LEVEL_2;
3009 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
3010 return DP_TRAIN_PRE_EMPH_LEVEL_2;
3011 case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
3012 return DP_TRAIN_PRE_EMPH_LEVEL_1;
3013 case DP_TRAIN_VOLTAGE_SWING_LEVEL_3:
Keith Packard1a2eb462011-11-16 16:26:07 -08003014 default:
Sonika Jindalbd600182014-08-08 16:23:41 +05303015 return DP_TRAIN_PRE_EMPH_LEVEL_0;
Keith Packard1a2eb462011-11-16 16:26:07 -08003016 }
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003017 }
3018}
3019
Daniel Vetter5829975c2015-04-16 11:36:52 +02003020static uint32_t vlv_signal_levels(struct intel_dp *intel_dp)
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07003021{
3022 struct drm_device *dev = intel_dp_to_dev(intel_dp);
3023 struct drm_i915_private *dev_priv = dev->dev_private;
3024 struct intel_digital_port *dport = dp_to_dig_port(intel_dp);
Chon Ming Lee5e69f972013-09-05 20:41:49 +08003025 struct intel_crtc *intel_crtc =
3026 to_intel_crtc(dport->base.base.crtc);
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07003027 unsigned long demph_reg_value, preemph_reg_value,
3028 uniqtranscale_reg_value;
3029 uint8_t train_set = intel_dp->train_set[0];
Chon Ming Leee4607fc2013-11-06 14:36:35 +08003030 enum dpio_channel port = vlv_dport_to_channel(dport);
Chon Ming Lee5e69f972013-09-05 20:41:49 +08003031 int pipe = intel_crtc->pipe;
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07003032
3033 switch (train_set & DP_TRAIN_PRE_EMPHASIS_MASK) {
Sonika Jindalbd600182014-08-08 16:23:41 +05303034 case DP_TRAIN_PRE_EMPH_LEVEL_0:
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07003035 preemph_reg_value = 0x0004000;
3036 switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
Sonika Jindalbd600182014-08-08 16:23:41 +05303037 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07003038 demph_reg_value = 0x2B405555;
3039 uniqtranscale_reg_value = 0x552AB83A;
3040 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303041 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07003042 demph_reg_value = 0x2B404040;
3043 uniqtranscale_reg_value = 0x5548B83A;
3044 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303045 case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07003046 demph_reg_value = 0x2B245555;
3047 uniqtranscale_reg_value = 0x5560B83A;
3048 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303049 case DP_TRAIN_VOLTAGE_SWING_LEVEL_3:
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07003050 demph_reg_value = 0x2B405555;
3051 uniqtranscale_reg_value = 0x5598DA3A;
3052 break;
3053 default:
3054 return 0;
3055 }
3056 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303057 case DP_TRAIN_PRE_EMPH_LEVEL_1:
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07003058 preemph_reg_value = 0x0002000;
3059 switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
Sonika Jindalbd600182014-08-08 16:23:41 +05303060 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07003061 demph_reg_value = 0x2B404040;
3062 uniqtranscale_reg_value = 0x5552B83A;
3063 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303064 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07003065 demph_reg_value = 0x2B404848;
3066 uniqtranscale_reg_value = 0x5580B83A;
3067 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303068 case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07003069 demph_reg_value = 0x2B404040;
3070 uniqtranscale_reg_value = 0x55ADDA3A;
3071 break;
3072 default:
3073 return 0;
3074 }
3075 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303076 case DP_TRAIN_PRE_EMPH_LEVEL_2:
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07003077 preemph_reg_value = 0x0000000;
3078 switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
Sonika Jindalbd600182014-08-08 16:23:41 +05303079 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07003080 demph_reg_value = 0x2B305555;
3081 uniqtranscale_reg_value = 0x5570B83A;
3082 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303083 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07003084 demph_reg_value = 0x2B2B4040;
3085 uniqtranscale_reg_value = 0x55ADDA3A;
3086 break;
3087 default:
3088 return 0;
3089 }
3090 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303091 case DP_TRAIN_PRE_EMPH_LEVEL_3:
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07003092 preemph_reg_value = 0x0006000;
3093 switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
Sonika Jindalbd600182014-08-08 16:23:41 +05303094 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07003095 demph_reg_value = 0x1B405555;
3096 uniqtranscale_reg_value = 0x55ADDA3A;
3097 break;
3098 default:
3099 return 0;
3100 }
3101 break;
3102 default:
3103 return 0;
3104 }
3105
Chris Wilson0980a602013-07-26 19:57:35 +01003106 mutex_lock(&dev_priv->dpio_lock);
Chon Ming Leeab3c7592013-11-07 10:43:30 +08003107 vlv_dpio_write(dev_priv, pipe, VLV_TX_DW5(port), 0x00000000);
3108 vlv_dpio_write(dev_priv, pipe, VLV_TX_DW4(port), demph_reg_value);
3109 vlv_dpio_write(dev_priv, pipe, VLV_TX_DW2(port),
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07003110 uniqtranscale_reg_value);
Chon Ming Leeab3c7592013-11-07 10:43:30 +08003111 vlv_dpio_write(dev_priv, pipe, VLV_TX_DW3(port), 0x0C782040);
3112 vlv_dpio_write(dev_priv, pipe, VLV_PCS_DW11(port), 0x00030000);
3113 vlv_dpio_write(dev_priv, pipe, VLV_PCS_DW9(port), preemph_reg_value);
3114 vlv_dpio_write(dev_priv, pipe, VLV_TX_DW5(port), 0x80000000);
Chris Wilson0980a602013-07-26 19:57:35 +01003115 mutex_unlock(&dev_priv->dpio_lock);
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07003116
3117 return 0;
3118}
3119
Daniel Vetter5829975c2015-04-16 11:36:52 +02003120static uint32_t chv_signal_levels(struct intel_dp *intel_dp)
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003121{
3122 struct drm_device *dev = intel_dp_to_dev(intel_dp);
3123 struct drm_i915_private *dev_priv = dev->dev_private;
3124 struct intel_digital_port *dport = dp_to_dig_port(intel_dp);
3125 struct intel_crtc *intel_crtc = to_intel_crtc(dport->base.base.crtc);
Ville Syrjäläf72df8d2014-04-09 13:29:03 +03003126 u32 deemph_reg_value, margin_reg_value, val;
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003127 uint8_t train_set = intel_dp->train_set[0];
3128 enum dpio_channel ch = vlv_dport_to_channel(dport);
Ville Syrjäläf72df8d2014-04-09 13:29:03 +03003129 enum pipe pipe = intel_crtc->pipe;
3130 int i;
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003131
3132 switch (train_set & DP_TRAIN_PRE_EMPHASIS_MASK) {
Sonika Jindalbd600182014-08-08 16:23:41 +05303133 case DP_TRAIN_PRE_EMPH_LEVEL_0:
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003134 switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
Sonika Jindalbd600182014-08-08 16:23:41 +05303135 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003136 deemph_reg_value = 128;
3137 margin_reg_value = 52;
3138 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303139 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003140 deemph_reg_value = 128;
3141 margin_reg_value = 77;
3142 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303143 case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003144 deemph_reg_value = 128;
3145 margin_reg_value = 102;
3146 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303147 case DP_TRAIN_VOLTAGE_SWING_LEVEL_3:
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003148 deemph_reg_value = 128;
3149 margin_reg_value = 154;
3150 /* FIXME extra to set for 1200 */
3151 break;
3152 default:
3153 return 0;
3154 }
3155 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303156 case DP_TRAIN_PRE_EMPH_LEVEL_1:
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003157 switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
Sonika Jindalbd600182014-08-08 16:23:41 +05303158 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003159 deemph_reg_value = 85;
3160 margin_reg_value = 78;
3161 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303162 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003163 deemph_reg_value = 85;
3164 margin_reg_value = 116;
3165 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303166 case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003167 deemph_reg_value = 85;
3168 margin_reg_value = 154;
3169 break;
3170 default:
3171 return 0;
3172 }
3173 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303174 case DP_TRAIN_PRE_EMPH_LEVEL_2:
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003175 switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
Sonika Jindalbd600182014-08-08 16:23:41 +05303176 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003177 deemph_reg_value = 64;
3178 margin_reg_value = 104;
3179 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303180 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003181 deemph_reg_value = 64;
3182 margin_reg_value = 154;
3183 break;
3184 default:
3185 return 0;
3186 }
3187 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303188 case DP_TRAIN_PRE_EMPH_LEVEL_3:
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003189 switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
Sonika Jindalbd600182014-08-08 16:23:41 +05303190 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003191 deemph_reg_value = 43;
3192 margin_reg_value = 154;
3193 break;
3194 default:
3195 return 0;
3196 }
3197 break;
3198 default:
3199 return 0;
3200 }
3201
3202 mutex_lock(&dev_priv->dpio_lock);
3203
3204 /* Clear calc init */
Ville Syrjälä1966e592014-04-09 13:29:04 +03003205 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS01_DW10(ch));
3206 val &= ~(DPIO_PCS_SWING_CALC_TX0_TX2 | DPIO_PCS_SWING_CALC_TX1_TX3);
Ville Syrjäläa02ef3c2014-08-18 14:42:45 +03003207 val &= ~(DPIO_PCS_TX1DEEMP_MASK | DPIO_PCS_TX2DEEMP_MASK);
3208 val |= DPIO_PCS_TX1DEEMP_9P5 | DPIO_PCS_TX2DEEMP_9P5;
Ville Syrjälä1966e592014-04-09 13:29:04 +03003209 vlv_dpio_write(dev_priv, pipe, VLV_PCS01_DW10(ch), val);
3210
3211 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS23_DW10(ch));
3212 val &= ~(DPIO_PCS_SWING_CALC_TX0_TX2 | DPIO_PCS_SWING_CALC_TX1_TX3);
Ville Syrjäläa02ef3c2014-08-18 14:42:45 +03003213 val &= ~(DPIO_PCS_TX1DEEMP_MASK | DPIO_PCS_TX2DEEMP_MASK);
3214 val |= DPIO_PCS_TX1DEEMP_9P5 | DPIO_PCS_TX2DEEMP_9P5;
Ville Syrjälä1966e592014-04-09 13:29:04 +03003215 vlv_dpio_write(dev_priv, pipe, VLV_PCS23_DW10(ch), val);
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003216
Ville Syrjäläa02ef3c2014-08-18 14:42:45 +03003217 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS01_DW9(ch));
3218 val &= ~(DPIO_PCS_TX1MARGIN_MASK | DPIO_PCS_TX2MARGIN_MASK);
3219 val |= DPIO_PCS_TX1MARGIN_000 | DPIO_PCS_TX2MARGIN_000;
3220 vlv_dpio_write(dev_priv, pipe, VLV_PCS01_DW9(ch), val);
3221
3222 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS23_DW9(ch));
3223 val &= ~(DPIO_PCS_TX1MARGIN_MASK | DPIO_PCS_TX2MARGIN_MASK);
3224 val |= DPIO_PCS_TX1MARGIN_000 | DPIO_PCS_TX2MARGIN_000;
3225 vlv_dpio_write(dev_priv, pipe, VLV_PCS23_DW9(ch), val);
3226
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003227 /* Program swing deemph */
Ville Syrjäläf72df8d2014-04-09 13:29:03 +03003228 for (i = 0; i < 4; i++) {
3229 val = vlv_dpio_read(dev_priv, pipe, CHV_TX_DW4(ch, i));
3230 val &= ~DPIO_SWING_DEEMPH9P5_MASK;
3231 val |= deemph_reg_value << DPIO_SWING_DEEMPH9P5_SHIFT;
3232 vlv_dpio_write(dev_priv, pipe, CHV_TX_DW4(ch, i), val);
3233 }
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003234
3235 /* Program swing margin */
Ville Syrjäläf72df8d2014-04-09 13:29:03 +03003236 for (i = 0; i < 4; i++) {
3237 val = vlv_dpio_read(dev_priv, pipe, CHV_TX_DW2(ch, i));
Ville Syrjälä1fb44502014-06-28 02:04:03 +03003238 val &= ~DPIO_SWING_MARGIN000_MASK;
3239 val |= margin_reg_value << DPIO_SWING_MARGIN000_SHIFT;
Ville Syrjäläf72df8d2014-04-09 13:29:03 +03003240 vlv_dpio_write(dev_priv, pipe, CHV_TX_DW2(ch, i), val);
3241 }
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003242
3243 /* Disable unique transition scale */
Ville Syrjäläf72df8d2014-04-09 13:29:03 +03003244 for (i = 0; i < 4; i++) {
3245 val = vlv_dpio_read(dev_priv, pipe, CHV_TX_DW3(ch, i));
3246 val &= ~DPIO_TX_UNIQ_TRANS_SCALE_EN;
3247 vlv_dpio_write(dev_priv, pipe, CHV_TX_DW3(ch, i), val);
3248 }
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003249
3250 if (((train_set & DP_TRAIN_PRE_EMPHASIS_MASK)
Sonika Jindalbd600182014-08-08 16:23:41 +05303251 == DP_TRAIN_PRE_EMPH_LEVEL_0) &&
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003252 ((train_set & DP_TRAIN_VOLTAGE_SWING_MASK)
Sonika Jindalbd600182014-08-08 16:23:41 +05303253 == DP_TRAIN_VOLTAGE_SWING_LEVEL_3)) {
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003254
3255 /*
3256 * The document said it needs to set bit 27 for ch0 and bit 26
3257 * for ch1. Might be a typo in the doc.
3258 * For now, for this unique transition scale selection, set bit
3259 * 27 for ch0 and ch1.
3260 */
Ville Syrjäläf72df8d2014-04-09 13:29:03 +03003261 for (i = 0; i < 4; i++) {
3262 val = vlv_dpio_read(dev_priv, pipe, CHV_TX_DW3(ch, i));
3263 val |= DPIO_TX_UNIQ_TRANS_SCALE_EN;
3264 vlv_dpio_write(dev_priv, pipe, CHV_TX_DW3(ch, i), val);
3265 }
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003266
Ville Syrjäläf72df8d2014-04-09 13:29:03 +03003267 for (i = 0; i < 4; i++) {
3268 val = vlv_dpio_read(dev_priv, pipe, CHV_TX_DW2(ch, i));
3269 val &= ~(0xff << DPIO_UNIQ_TRANS_SCALE_SHIFT);
3270 val |= (0x9a << DPIO_UNIQ_TRANS_SCALE_SHIFT);
3271 vlv_dpio_write(dev_priv, pipe, CHV_TX_DW2(ch, i), val);
3272 }
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003273 }
3274
3275 /* Start swing calculation */
Ville Syrjälä1966e592014-04-09 13:29:04 +03003276 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS01_DW10(ch));
3277 val |= DPIO_PCS_SWING_CALC_TX0_TX2 | DPIO_PCS_SWING_CALC_TX1_TX3;
3278 vlv_dpio_write(dev_priv, pipe, VLV_PCS01_DW10(ch), val);
3279
3280 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS23_DW10(ch));
3281 val |= DPIO_PCS_SWING_CALC_TX0_TX2 | DPIO_PCS_SWING_CALC_TX1_TX3;
3282 vlv_dpio_write(dev_priv, pipe, VLV_PCS23_DW10(ch), val);
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003283
3284 /* LRC Bypass */
3285 val = vlv_dpio_read(dev_priv, pipe, CHV_CMN_DW30);
3286 val |= DPIO_LRC_BYPASS;
3287 vlv_dpio_write(dev_priv, pipe, CHV_CMN_DW30, val);
3288
3289 mutex_unlock(&dev_priv->dpio_lock);
3290
3291 return 0;
3292}
3293
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003294static void
Jani Nikula0301b3a2013-10-15 09:36:08 +03003295intel_get_adjust_train(struct intel_dp *intel_dp,
3296 const uint8_t link_status[DP_LINK_STATUS_SIZE])
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003297{
3298 uint8_t v = 0;
3299 uint8_t p = 0;
3300 int lane;
Keith Packard1a2eb462011-11-16 16:26:07 -08003301 uint8_t voltage_max;
3302 uint8_t preemph_max;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003303
Jesse Barnes33a34e42010-09-08 12:42:02 -07003304 for (lane = 0; lane < intel_dp->lane_count; lane++) {
Daniel Vetter0f037bd2012-10-18 10:15:27 +02003305 uint8_t this_v = drm_dp_get_adjust_request_voltage(link_status, lane);
3306 uint8_t this_p = drm_dp_get_adjust_request_pre_emphasis(link_status, lane);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003307
3308 if (this_v > v)
3309 v = this_v;
3310 if (this_p > p)
3311 p = this_p;
3312 }
3313
Keith Packard1a2eb462011-11-16 16:26:07 -08003314 voltage_max = intel_dp_voltage_max(intel_dp);
Keith Packard417e8222011-11-01 19:54:11 -07003315 if (v >= voltage_max)
3316 v = voltage_max | DP_TRAIN_MAX_SWING_REACHED;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003317
Keith Packard1a2eb462011-11-16 16:26:07 -08003318 preemph_max = intel_dp_pre_emphasis_max(intel_dp, v);
3319 if (p >= preemph_max)
3320 p = preemph_max | DP_TRAIN_MAX_PRE_EMPHASIS_REACHED;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003321
3322 for (lane = 0; lane < 4; lane++)
Jesse Barnes33a34e42010-09-08 12:42:02 -07003323 intel_dp->train_set[lane] = v | p;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003324}
3325
3326static uint32_t
Daniel Vetter5829975c2015-04-16 11:36:52 +02003327gen4_signal_levels(uint8_t train_set)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003328{
Chris Wilson3cf2efb2010-11-29 10:09:55 +00003329 uint32_t signal_levels = 0;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003330
Chris Wilson3cf2efb2010-11-29 10:09:55 +00003331 switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
Sonika Jindalbd600182014-08-08 16:23:41 +05303332 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003333 default:
3334 signal_levels |= DP_VOLTAGE_0_4;
3335 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303336 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003337 signal_levels |= DP_VOLTAGE_0_6;
3338 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303339 case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003340 signal_levels |= DP_VOLTAGE_0_8;
3341 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303342 case DP_TRAIN_VOLTAGE_SWING_LEVEL_3:
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003343 signal_levels |= DP_VOLTAGE_1_2;
3344 break;
3345 }
Chris Wilson3cf2efb2010-11-29 10:09:55 +00003346 switch (train_set & DP_TRAIN_PRE_EMPHASIS_MASK) {
Sonika Jindalbd600182014-08-08 16:23:41 +05303347 case DP_TRAIN_PRE_EMPH_LEVEL_0:
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003348 default:
3349 signal_levels |= DP_PRE_EMPHASIS_0;
3350 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303351 case DP_TRAIN_PRE_EMPH_LEVEL_1:
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003352 signal_levels |= DP_PRE_EMPHASIS_3_5;
3353 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303354 case DP_TRAIN_PRE_EMPH_LEVEL_2:
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003355 signal_levels |= DP_PRE_EMPHASIS_6;
3356 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303357 case DP_TRAIN_PRE_EMPH_LEVEL_3:
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003358 signal_levels |= DP_PRE_EMPHASIS_9_5;
3359 break;
3360 }
3361 return signal_levels;
3362}
3363
Zhenyu Wange3421a12010-04-08 09:43:27 +08003364/* Gen6's DP voltage swing and pre-emphasis control */
3365static uint32_t
Daniel Vetter5829975c2015-04-16 11:36:52 +02003366gen6_edp_signal_levels(uint8_t train_set)
Zhenyu Wange3421a12010-04-08 09:43:27 +08003367{
Yuanhan Liu3c5a62b2011-01-06 18:26:08 +08003368 int signal_levels = train_set & (DP_TRAIN_VOLTAGE_SWING_MASK |
3369 DP_TRAIN_PRE_EMPHASIS_MASK);
3370 switch (signal_levels) {
Sonika Jindalbd600182014-08-08 16:23:41 +05303371 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0 | DP_TRAIN_PRE_EMPH_LEVEL_0:
3372 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1 | DP_TRAIN_PRE_EMPH_LEVEL_0:
Yuanhan Liu3c5a62b2011-01-06 18:26:08 +08003373 return EDP_LINK_TRAIN_400_600MV_0DB_SNB_B;
Sonika Jindalbd600182014-08-08 16:23:41 +05303374 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0 | DP_TRAIN_PRE_EMPH_LEVEL_1:
Yuanhan Liu3c5a62b2011-01-06 18:26:08 +08003375 return EDP_LINK_TRAIN_400MV_3_5DB_SNB_B;
Sonika Jindalbd600182014-08-08 16:23:41 +05303376 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0 | DP_TRAIN_PRE_EMPH_LEVEL_2:
3377 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1 | DP_TRAIN_PRE_EMPH_LEVEL_2:
Yuanhan Liu3c5a62b2011-01-06 18:26:08 +08003378 return EDP_LINK_TRAIN_400_600MV_6DB_SNB_B;
Sonika Jindalbd600182014-08-08 16:23:41 +05303379 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1 | DP_TRAIN_PRE_EMPH_LEVEL_1:
3380 case DP_TRAIN_VOLTAGE_SWING_LEVEL_2 | DP_TRAIN_PRE_EMPH_LEVEL_1:
Yuanhan Liu3c5a62b2011-01-06 18:26:08 +08003381 return EDP_LINK_TRAIN_600_800MV_3_5DB_SNB_B;
Sonika Jindalbd600182014-08-08 16:23:41 +05303382 case DP_TRAIN_VOLTAGE_SWING_LEVEL_2 | DP_TRAIN_PRE_EMPH_LEVEL_0:
3383 case DP_TRAIN_VOLTAGE_SWING_LEVEL_3 | DP_TRAIN_PRE_EMPH_LEVEL_0:
Yuanhan Liu3c5a62b2011-01-06 18:26:08 +08003384 return EDP_LINK_TRAIN_800_1200MV_0DB_SNB_B;
Zhenyu Wange3421a12010-04-08 09:43:27 +08003385 default:
Yuanhan Liu3c5a62b2011-01-06 18:26:08 +08003386 DRM_DEBUG_KMS("Unsupported voltage swing/pre-emphasis level:"
3387 "0x%x\n", signal_levels);
3388 return EDP_LINK_TRAIN_400_600MV_0DB_SNB_B;
Zhenyu Wange3421a12010-04-08 09:43:27 +08003389 }
3390}
3391
Keith Packard1a2eb462011-11-16 16:26:07 -08003392/* Gen7's DP voltage swing and pre-emphasis control */
3393static uint32_t
Daniel Vetter5829975c2015-04-16 11:36:52 +02003394gen7_edp_signal_levels(uint8_t train_set)
Keith Packard1a2eb462011-11-16 16:26:07 -08003395{
3396 int signal_levels = train_set & (DP_TRAIN_VOLTAGE_SWING_MASK |
3397 DP_TRAIN_PRE_EMPHASIS_MASK);
3398 switch (signal_levels) {
Sonika Jindalbd600182014-08-08 16:23:41 +05303399 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0 | DP_TRAIN_PRE_EMPH_LEVEL_0:
Keith Packard1a2eb462011-11-16 16:26:07 -08003400 return EDP_LINK_TRAIN_400MV_0DB_IVB;
Sonika Jindalbd600182014-08-08 16:23:41 +05303401 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0 | DP_TRAIN_PRE_EMPH_LEVEL_1:
Keith Packard1a2eb462011-11-16 16:26:07 -08003402 return EDP_LINK_TRAIN_400MV_3_5DB_IVB;
Sonika Jindalbd600182014-08-08 16:23:41 +05303403 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0 | DP_TRAIN_PRE_EMPH_LEVEL_2:
Keith Packard1a2eb462011-11-16 16:26:07 -08003404 return EDP_LINK_TRAIN_400MV_6DB_IVB;
3405
Sonika Jindalbd600182014-08-08 16:23:41 +05303406 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1 | DP_TRAIN_PRE_EMPH_LEVEL_0:
Keith Packard1a2eb462011-11-16 16:26:07 -08003407 return EDP_LINK_TRAIN_600MV_0DB_IVB;
Sonika Jindalbd600182014-08-08 16:23:41 +05303408 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1 | DP_TRAIN_PRE_EMPH_LEVEL_1:
Keith Packard1a2eb462011-11-16 16:26:07 -08003409 return EDP_LINK_TRAIN_600MV_3_5DB_IVB;
3410
Sonika Jindalbd600182014-08-08 16:23:41 +05303411 case DP_TRAIN_VOLTAGE_SWING_LEVEL_2 | DP_TRAIN_PRE_EMPH_LEVEL_0:
Keith Packard1a2eb462011-11-16 16:26:07 -08003412 return EDP_LINK_TRAIN_800MV_0DB_IVB;
Sonika Jindalbd600182014-08-08 16:23:41 +05303413 case DP_TRAIN_VOLTAGE_SWING_LEVEL_2 | DP_TRAIN_PRE_EMPH_LEVEL_1:
Keith Packard1a2eb462011-11-16 16:26:07 -08003414 return EDP_LINK_TRAIN_800MV_3_5DB_IVB;
3415
3416 default:
3417 DRM_DEBUG_KMS("Unsupported voltage swing/pre-emphasis level:"
3418 "0x%x\n", signal_levels);
3419 return EDP_LINK_TRAIN_500MV_0DB_IVB;
3420 }
3421}
3422
Paulo Zanonid6c0d722012-10-15 15:51:34 -03003423/* Gen7.5's (HSW) DP voltage swing and pre-emphasis control */
3424static uint32_t
Daniel Vetter5829975c2015-04-16 11:36:52 +02003425hsw_signal_levels(uint8_t train_set)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003426{
Paulo Zanonid6c0d722012-10-15 15:51:34 -03003427 int signal_levels = train_set & (DP_TRAIN_VOLTAGE_SWING_MASK |
3428 DP_TRAIN_PRE_EMPHASIS_MASK);
3429 switch (signal_levels) {
Sonika Jindalbd600182014-08-08 16:23:41 +05303430 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0 | DP_TRAIN_PRE_EMPH_LEVEL_0:
Sonika Jindalc5fe6a02014-08-11 08:57:36 +05303431 return DDI_BUF_TRANS_SELECT(0);
Sonika Jindalbd600182014-08-08 16:23:41 +05303432 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0 | DP_TRAIN_PRE_EMPH_LEVEL_1:
Sonika Jindalc5fe6a02014-08-11 08:57:36 +05303433 return DDI_BUF_TRANS_SELECT(1);
Sonika Jindalbd600182014-08-08 16:23:41 +05303434 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0 | DP_TRAIN_PRE_EMPH_LEVEL_2:
Sonika Jindalc5fe6a02014-08-11 08:57:36 +05303435 return DDI_BUF_TRANS_SELECT(2);
Sonika Jindalbd600182014-08-08 16:23:41 +05303436 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0 | DP_TRAIN_PRE_EMPH_LEVEL_3:
Sonika Jindalc5fe6a02014-08-11 08:57:36 +05303437 return DDI_BUF_TRANS_SELECT(3);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003438
Sonika Jindalbd600182014-08-08 16:23:41 +05303439 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1 | DP_TRAIN_PRE_EMPH_LEVEL_0:
Sonika Jindalc5fe6a02014-08-11 08:57:36 +05303440 return DDI_BUF_TRANS_SELECT(4);
Sonika Jindalbd600182014-08-08 16:23:41 +05303441 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1 | DP_TRAIN_PRE_EMPH_LEVEL_1:
Sonika Jindalc5fe6a02014-08-11 08:57:36 +05303442 return DDI_BUF_TRANS_SELECT(5);
Sonika Jindalbd600182014-08-08 16:23:41 +05303443 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1 | DP_TRAIN_PRE_EMPH_LEVEL_2:
Sonika Jindalc5fe6a02014-08-11 08:57:36 +05303444 return DDI_BUF_TRANS_SELECT(6);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003445
Sonika Jindalbd600182014-08-08 16:23:41 +05303446 case DP_TRAIN_VOLTAGE_SWING_LEVEL_2 | DP_TRAIN_PRE_EMPH_LEVEL_0:
Sonika Jindalc5fe6a02014-08-11 08:57:36 +05303447 return DDI_BUF_TRANS_SELECT(7);
Sonika Jindalbd600182014-08-08 16:23:41 +05303448 case DP_TRAIN_VOLTAGE_SWING_LEVEL_2 | DP_TRAIN_PRE_EMPH_LEVEL_1:
Sonika Jindalc5fe6a02014-08-11 08:57:36 +05303449 return DDI_BUF_TRANS_SELECT(8);
Sonika Jindal7ad14a22015-02-25 10:29:12 +05303450
3451 case DP_TRAIN_VOLTAGE_SWING_LEVEL_3 | DP_TRAIN_PRE_EMPH_LEVEL_0:
3452 return DDI_BUF_TRANS_SELECT(9);
Paulo Zanonid6c0d722012-10-15 15:51:34 -03003453 default:
3454 DRM_DEBUG_KMS("Unsupported voltage swing/pre-emphasis level:"
3455 "0x%x\n", signal_levels);
Sonika Jindalc5fe6a02014-08-11 08:57:36 +05303456 return DDI_BUF_TRANS_SELECT(0);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003457 }
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003458}
3459
Daniel Vetter5829975c2015-04-16 11:36:52 +02003460static void bxt_signal_levels(struct intel_dp *intel_dp)
Vandana Kannan96fb9f92014-11-18 15:45:27 +05303461{
3462 struct intel_digital_port *dport = dp_to_dig_port(intel_dp);
3463 enum port port = dport->port;
3464 struct drm_device *dev = dport->base.base.dev;
3465 struct intel_encoder *encoder = &dport->base;
3466 uint8_t train_set = intel_dp->train_set[0];
3467 uint32_t level = 0;
3468
3469 int signal_levels = train_set & (DP_TRAIN_VOLTAGE_SWING_MASK |
3470 DP_TRAIN_PRE_EMPHASIS_MASK);
3471 switch (signal_levels) {
3472 default:
3473 DRM_DEBUG_KMS("Unsupported voltage swing/pre-emph level\n");
3474 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0 | DP_TRAIN_PRE_EMPH_LEVEL_0:
3475 level = 0;
3476 break;
3477 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0 | DP_TRAIN_PRE_EMPH_LEVEL_1:
3478 level = 1;
3479 break;
3480 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0 | DP_TRAIN_PRE_EMPH_LEVEL_2:
3481 level = 2;
3482 break;
3483 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0 | DP_TRAIN_PRE_EMPH_LEVEL_3:
3484 level = 3;
3485 break;
3486 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1 | DP_TRAIN_PRE_EMPH_LEVEL_0:
3487 level = 4;
3488 break;
3489 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1 | DP_TRAIN_PRE_EMPH_LEVEL_1:
3490 level = 5;
3491 break;
3492 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1 | DP_TRAIN_PRE_EMPH_LEVEL_2:
3493 level = 6;
3494 break;
3495 case DP_TRAIN_VOLTAGE_SWING_LEVEL_2 | DP_TRAIN_PRE_EMPH_LEVEL_0:
3496 level = 7;
3497 break;
3498 case DP_TRAIN_VOLTAGE_SWING_LEVEL_2 | DP_TRAIN_PRE_EMPH_LEVEL_1:
3499 level = 8;
3500 break;
3501 case DP_TRAIN_VOLTAGE_SWING_LEVEL_3 | DP_TRAIN_PRE_EMPH_LEVEL_0:
3502 level = 9;
3503 break;
3504 }
3505
3506 bxt_ddi_vswing_sequence(dev, level, port, encoder->type);
3507}
3508
Paulo Zanonif0a34242012-12-06 16:51:50 -02003509/* Properly updates "DP" with the correct signal levels. */
3510static void
3511intel_dp_set_signal_levels(struct intel_dp *intel_dp, uint32_t *DP)
3512{
3513 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
Imre Deakbc7d38a2013-05-16 14:40:36 +03003514 enum port port = intel_dig_port->port;
Paulo Zanonif0a34242012-12-06 16:51:50 -02003515 struct drm_device *dev = intel_dig_port->base.base.dev;
3516 uint32_t signal_levels, mask;
3517 uint8_t train_set = intel_dp->train_set[0];
3518
Vandana Kannan96fb9f92014-11-18 15:45:27 +05303519 if (IS_BROXTON(dev)) {
3520 signal_levels = 0;
Daniel Vetter5829975c2015-04-16 11:36:52 +02003521 bxt_signal_levels(intel_dp);
Vandana Kannan96fb9f92014-11-18 15:45:27 +05303522 mask = 0;
3523 } else if (HAS_DDI(dev)) {
Daniel Vetter5829975c2015-04-16 11:36:52 +02003524 signal_levels = hsw_signal_levels(train_set);
Paulo Zanonif0a34242012-12-06 16:51:50 -02003525 mask = DDI_BUF_EMP_MASK;
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003526 } else if (IS_CHERRYVIEW(dev)) {
Daniel Vetter5829975c2015-04-16 11:36:52 +02003527 signal_levels = chv_signal_levels(intel_dp);
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003528 mask = 0;
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07003529 } else if (IS_VALLEYVIEW(dev)) {
Daniel Vetter5829975c2015-04-16 11:36:52 +02003530 signal_levels = vlv_signal_levels(intel_dp);
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07003531 mask = 0;
Imre Deakbc7d38a2013-05-16 14:40:36 +03003532 } else if (IS_GEN7(dev) && port == PORT_A) {
Daniel Vetter5829975c2015-04-16 11:36:52 +02003533 signal_levels = gen7_edp_signal_levels(train_set);
Paulo Zanonif0a34242012-12-06 16:51:50 -02003534 mask = EDP_LINK_TRAIN_VOL_EMP_MASK_IVB;
Imre Deakbc7d38a2013-05-16 14:40:36 +03003535 } else if (IS_GEN6(dev) && port == PORT_A) {
Daniel Vetter5829975c2015-04-16 11:36:52 +02003536 signal_levels = gen6_edp_signal_levels(train_set);
Paulo Zanonif0a34242012-12-06 16:51:50 -02003537 mask = EDP_LINK_TRAIN_VOL_EMP_MASK_SNB;
3538 } else {
Daniel Vetter5829975c2015-04-16 11:36:52 +02003539 signal_levels = gen4_signal_levels(train_set);
Paulo Zanonif0a34242012-12-06 16:51:50 -02003540 mask = DP_VOLTAGE_MASK | DP_PRE_EMPHASIS_MASK;
3541 }
3542
Vandana Kannan96fb9f92014-11-18 15:45:27 +05303543 if (mask)
3544 DRM_DEBUG_KMS("Using signal levels %08x\n", signal_levels);
3545
3546 DRM_DEBUG_KMS("Using vswing level %d\n",
3547 train_set & DP_TRAIN_VOLTAGE_SWING_MASK);
3548 DRM_DEBUG_KMS("Using pre-emphasis level %d\n",
3549 (train_set & DP_TRAIN_PRE_EMPHASIS_MASK) >>
3550 DP_TRAIN_PRE_EMPHASIS_SHIFT);
Paulo Zanonif0a34242012-12-06 16:51:50 -02003551
3552 *DP = (*DP & ~mask) | signal_levels;
3553}
3554
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003555static bool
Chris Wilsonea5b2132010-08-04 13:50:23 +01003556intel_dp_set_link_train(struct intel_dp *intel_dp,
Jani Nikula70aff662013-09-27 15:10:44 +03003557 uint32_t *DP,
Chris Wilson58e10eb2010-10-03 10:56:11 +01003558 uint8_t dp_train_pat)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003559{
Paulo Zanoni174edf12012-10-26 19:05:50 -02003560 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
3561 struct drm_device *dev = intel_dig_port->base.base.dev;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003562 struct drm_i915_private *dev_priv = dev->dev_private;
Jani Nikula2cdfe6c2013-10-04 15:08:48 +03003563 uint8_t buf[sizeof(intel_dp->train_set) + 1];
3564 int ret, len;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003565
Ville Syrjälä7b13b582014-08-18 22:16:08 +03003566 _intel_dp_set_link_train(intel_dp, DP, dp_train_pat);
Paulo Zanoni47ea7542012-07-17 16:55:16 -03003567
Jani Nikula70aff662013-09-27 15:10:44 +03003568 I915_WRITE(intel_dp->output_reg, *DP);
Chris Wilsonea5b2132010-08-04 13:50:23 +01003569 POSTING_READ(intel_dp->output_reg);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003570
Jani Nikula2cdfe6c2013-10-04 15:08:48 +03003571 buf[0] = dp_train_pat;
3572 if ((dp_train_pat & DP_TRAINING_PATTERN_MASK) ==
Paulo Zanoni47ea7542012-07-17 16:55:16 -03003573 DP_TRAINING_PATTERN_DISABLE) {
Jani Nikula2cdfe6c2013-10-04 15:08:48 +03003574 /* don't write DP_TRAINING_LANEx_SET on disable */
3575 len = 1;
3576 } else {
3577 /* DP_TRAINING_LANEx_SET follow DP_TRAINING_PATTERN_SET */
3578 memcpy(buf + 1, intel_dp->train_set, intel_dp->lane_count);
3579 len = intel_dp->lane_count + 1;
Paulo Zanoni47ea7542012-07-17 16:55:16 -03003580 }
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003581
Jani Nikula9d1a1032014-03-14 16:51:15 +02003582 ret = drm_dp_dpcd_write(&intel_dp->aux, DP_TRAINING_PATTERN_SET,
3583 buf, len);
Jani Nikula2cdfe6c2013-10-04 15:08:48 +03003584
3585 return ret == len;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003586}
3587
Jani Nikula70aff662013-09-27 15:10:44 +03003588static bool
3589intel_dp_reset_link_train(struct intel_dp *intel_dp, uint32_t *DP,
3590 uint8_t dp_train_pat)
3591{
Mika Kahola4e96c972015-04-29 09:17:39 +03003592 if (!intel_dp->train_set_valid)
3593 memset(intel_dp->train_set, 0, sizeof(intel_dp->train_set));
Jani Nikula70aff662013-09-27 15:10:44 +03003594 intel_dp_set_signal_levels(intel_dp, DP);
3595 return intel_dp_set_link_train(intel_dp, DP, dp_train_pat);
3596}
3597
3598static bool
3599intel_dp_update_link_train(struct intel_dp *intel_dp, uint32_t *DP,
Jani Nikula0301b3a2013-10-15 09:36:08 +03003600 const uint8_t link_status[DP_LINK_STATUS_SIZE])
Jani Nikula70aff662013-09-27 15:10:44 +03003601{
3602 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
3603 struct drm_device *dev = intel_dig_port->base.base.dev;
3604 struct drm_i915_private *dev_priv = dev->dev_private;
3605 int ret;
3606
3607 intel_get_adjust_train(intel_dp, link_status);
3608 intel_dp_set_signal_levels(intel_dp, DP);
3609
3610 I915_WRITE(intel_dp->output_reg, *DP);
3611 POSTING_READ(intel_dp->output_reg);
3612
Jani Nikula9d1a1032014-03-14 16:51:15 +02003613 ret = drm_dp_dpcd_write(&intel_dp->aux, DP_TRAINING_LANE0_SET,
3614 intel_dp->train_set, intel_dp->lane_count);
Jani Nikula70aff662013-09-27 15:10:44 +03003615
3616 return ret == intel_dp->lane_count;
3617}
3618
Imre Deak3ab9c632013-05-03 12:57:41 +03003619static void intel_dp_set_idle_link_train(struct intel_dp *intel_dp)
3620{
3621 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
3622 struct drm_device *dev = intel_dig_port->base.base.dev;
3623 struct drm_i915_private *dev_priv = dev->dev_private;
3624 enum port port = intel_dig_port->port;
3625 uint32_t val;
3626
3627 if (!HAS_DDI(dev))
3628 return;
3629
3630 val = I915_READ(DP_TP_CTL(port));
3631 val &= ~DP_TP_CTL_LINK_TRAIN_MASK;
3632 val |= DP_TP_CTL_LINK_TRAIN_IDLE;
3633 I915_WRITE(DP_TP_CTL(port), val);
3634
3635 /*
3636 * On PORT_A we can have only eDP in SST mode. There the only reason
3637 * we need to set idle transmission mode is to work around a HW issue
3638 * where we enable the pipe while not in idle link-training mode.
3639 * In this case there is requirement to wait for a minimum number of
3640 * idle patterns to be sent.
3641 */
3642 if (port == PORT_A)
3643 return;
3644
3645 if (wait_for((I915_READ(DP_TP_STATUS(port)) & DP_TP_STATUS_IDLE_DONE),
3646 1))
3647 DRM_ERROR("Timed out waiting for DP idle patterns\n");
3648}
3649
Jesse Barnes33a34e42010-09-08 12:42:02 -07003650/* Enable corresponding port and start training pattern 1 */
Paulo Zanonic19b0662012-10-15 15:51:41 -03003651void
Jesse Barnes33a34e42010-09-08 12:42:02 -07003652intel_dp_start_link_train(struct intel_dp *intel_dp)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003653{
Paulo Zanonida63a9f2012-10-26 19:05:46 -02003654 struct drm_encoder *encoder = &dp_to_dig_port(intel_dp)->base.base;
Paulo Zanonic19b0662012-10-15 15:51:41 -03003655 struct drm_device *dev = encoder->dev;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003656 int i;
3657 uint8_t voltage;
Keith Packardcdb0e952011-11-01 20:00:06 -07003658 int voltage_tries, loop_tries;
Chris Wilsonea5b2132010-08-04 13:50:23 +01003659 uint32_t DP = intel_dp->DP;
Jani Nikula6aba5b62013-10-04 15:08:10 +03003660 uint8_t link_config[2];
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003661
Paulo Zanoniaffa9352012-11-23 15:30:39 -02003662 if (HAS_DDI(dev))
Paulo Zanonic19b0662012-10-15 15:51:41 -03003663 intel_ddi_prepare_link_retrain(encoder);
3664
Chris Wilson3cf2efb2010-11-29 10:09:55 +00003665 /* Write the link configuration data */
Jani Nikula6aba5b62013-10-04 15:08:10 +03003666 link_config[0] = intel_dp->link_bw;
3667 link_config[1] = intel_dp->lane_count;
3668 if (drm_dp_enhanced_frame_cap(intel_dp->dpcd))
3669 link_config[1] |= DP_LANE_COUNT_ENHANCED_FRAME_EN;
Jani Nikula9d1a1032014-03-14 16:51:15 +02003670 drm_dp_dpcd_write(&intel_dp->aux, DP_LINK_BW_SET, link_config, 2);
Ville Syrjälä94ca7192015-03-13 19:40:31 +02003671 if (intel_dp->num_sink_rates)
Sonika Jindala8f3ef62015-03-05 10:02:30 +05303672 drm_dp_dpcd_write(&intel_dp->aux, DP_LINK_RATE_SET,
3673 &intel_dp->rate_select, 1);
Jani Nikula6aba5b62013-10-04 15:08:10 +03003674
3675 link_config[0] = 0;
3676 link_config[1] = DP_SET_ANSI_8B10B;
Jani Nikula9d1a1032014-03-14 16:51:15 +02003677 drm_dp_dpcd_write(&intel_dp->aux, DP_DOWNSPREAD_CTRL, link_config, 2);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003678
3679 DP |= DP_PORT_EN;
Keith Packard1a2eb462011-11-16 16:26:07 -08003680
Jani Nikula70aff662013-09-27 15:10:44 +03003681 /* clock recovery */
3682 if (!intel_dp_reset_link_train(intel_dp, &DP,
3683 DP_TRAINING_PATTERN_1 |
3684 DP_LINK_SCRAMBLING_DISABLE)) {
3685 DRM_ERROR("failed to enable link training\n");
3686 return;
3687 }
3688
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003689 voltage = 0xff;
Keith Packardcdb0e952011-11-01 20:00:06 -07003690 voltage_tries = 0;
3691 loop_tries = 0;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003692 for (;;) {
Jani Nikula70aff662013-09-27 15:10:44 +03003693 uint8_t link_status[DP_LINK_STATUS_SIZE];
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003694
Daniel Vettera7c96552012-10-18 10:15:30 +02003695 drm_dp_link_train_clock_recovery_delay(intel_dp->dpcd);
Keith Packard93f62da2011-11-01 19:45:03 -07003696 if (!intel_dp_get_link_status(intel_dp, link_status)) {
3697 DRM_ERROR("failed to get link status\n");
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003698 break;
Keith Packard93f62da2011-11-01 19:45:03 -07003699 }
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003700
Daniel Vetter01916272012-10-18 10:15:25 +02003701 if (drm_dp_clock_recovery_ok(link_status, intel_dp->lane_count)) {
Keith Packard93f62da2011-11-01 19:45:03 -07003702 DRM_DEBUG_KMS("clock recovery OK\n");
Chris Wilson3cf2efb2010-11-29 10:09:55 +00003703 break;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003704 }
Chris Wilson3cf2efb2010-11-29 10:09:55 +00003705
Mika Kahola4e96c972015-04-29 09:17:39 +03003706 /*
3707 * if we used previously trained voltage and pre-emphasis values
3708 * and we don't get clock recovery, reset link training values
3709 */
3710 if (intel_dp->train_set_valid) {
3711 DRM_DEBUG_KMS("clock recovery not ok, reset");
3712 /* clear the flag as we are not reusing train set */
3713 intel_dp->train_set_valid = false;
3714 if (!intel_dp_reset_link_train(intel_dp, &DP,
3715 DP_TRAINING_PATTERN_1 |
3716 DP_LINK_SCRAMBLING_DISABLE)) {
3717 DRM_ERROR("failed to enable link training\n");
3718 return;
3719 }
3720 continue;
3721 }
3722
Chris Wilson3cf2efb2010-11-29 10:09:55 +00003723 /* Check to see if we've tried the max voltage */
3724 for (i = 0; i < intel_dp->lane_count; i++)
3725 if ((intel_dp->train_set[i] & DP_TRAIN_MAX_SWING_REACHED) == 0)
3726 break;
Takashi Iwai3b4f8192013-03-11 18:40:16 +01003727 if (i == intel_dp->lane_count) {
Daniel Vetterb06fbda2012-10-16 09:50:25 +02003728 ++loop_tries;
3729 if (loop_tries == 5) {
Jani Nikula3def84b2013-10-05 16:13:56 +03003730 DRM_ERROR("too many full retries, give up\n");
Keith Packardcdb0e952011-11-01 20:00:06 -07003731 break;
3732 }
Jani Nikula70aff662013-09-27 15:10:44 +03003733 intel_dp_reset_link_train(intel_dp, &DP,
3734 DP_TRAINING_PATTERN_1 |
3735 DP_LINK_SCRAMBLING_DISABLE);
Keith Packardcdb0e952011-11-01 20:00:06 -07003736 voltage_tries = 0;
3737 continue;
3738 }
Chris Wilson3cf2efb2010-11-29 10:09:55 +00003739
3740 /* Check to see if we've tried the same voltage 5 times */
Daniel Vetterb06fbda2012-10-16 09:50:25 +02003741 if ((intel_dp->train_set[0] & DP_TRAIN_VOLTAGE_SWING_MASK) == voltage) {
Chris Wilson24773672012-09-26 16:48:30 +01003742 ++voltage_tries;
Daniel Vetterb06fbda2012-10-16 09:50:25 +02003743 if (voltage_tries == 5) {
Jani Nikula3def84b2013-10-05 16:13:56 +03003744 DRM_ERROR("too many voltage retries, give up\n");
Daniel Vetterb06fbda2012-10-16 09:50:25 +02003745 break;
3746 }
3747 } else
3748 voltage_tries = 0;
3749 voltage = intel_dp->train_set[0] & DP_TRAIN_VOLTAGE_SWING_MASK;
Chris Wilson3cf2efb2010-11-29 10:09:55 +00003750
Jani Nikula70aff662013-09-27 15:10:44 +03003751 /* Update training set as requested by target */
3752 if (!intel_dp_update_link_train(intel_dp, &DP, link_status)) {
3753 DRM_ERROR("failed to update link training\n");
3754 break;
3755 }
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003756 }
3757
Jesse Barnes33a34e42010-09-08 12:42:02 -07003758 intel_dp->DP = DP;
3759}
3760
Paulo Zanonic19b0662012-10-15 15:51:41 -03003761void
Jesse Barnes33a34e42010-09-08 12:42:02 -07003762intel_dp_complete_link_train(struct intel_dp *intel_dp)
3763{
Jesse Barnes33a34e42010-09-08 12:42:02 -07003764 bool channel_eq = false;
Jesse Barnes37f80972011-01-05 14:45:24 -08003765 int tries, cr_tries;
Jesse Barnes33a34e42010-09-08 12:42:02 -07003766 uint32_t DP = intel_dp->DP;
Todd Previte06ea66b2014-01-20 10:19:39 -07003767 uint32_t training_pattern = DP_TRAINING_PATTERN_2;
3768
3769 /* Training Pattern 3 for HBR2 ot 1.2 devices that support it*/
3770 if (intel_dp->link_bw == DP_LINK_BW_5_4 || intel_dp->use_tps3)
3771 training_pattern = DP_TRAINING_PATTERN_3;
Jesse Barnes33a34e42010-09-08 12:42:02 -07003772
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003773 /* channel equalization */
Jani Nikula70aff662013-09-27 15:10:44 +03003774 if (!intel_dp_set_link_train(intel_dp, &DP,
Todd Previte06ea66b2014-01-20 10:19:39 -07003775 training_pattern |
Jani Nikula70aff662013-09-27 15:10:44 +03003776 DP_LINK_SCRAMBLING_DISABLE)) {
3777 DRM_ERROR("failed to start channel equalization\n");
3778 return;
3779 }
3780
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003781 tries = 0;
Jesse Barnes37f80972011-01-05 14:45:24 -08003782 cr_tries = 0;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003783 channel_eq = false;
3784 for (;;) {
Jani Nikula70aff662013-09-27 15:10:44 +03003785 uint8_t link_status[DP_LINK_STATUS_SIZE];
Zhenyu Wange3421a12010-04-08 09:43:27 +08003786
Jesse Barnes37f80972011-01-05 14:45:24 -08003787 if (cr_tries > 5) {
3788 DRM_ERROR("failed to train DP, aborting\n");
Jesse Barnes37f80972011-01-05 14:45:24 -08003789 break;
3790 }
3791
Daniel Vettera7c96552012-10-18 10:15:30 +02003792 drm_dp_link_train_channel_eq_delay(intel_dp->dpcd);
Jani Nikula70aff662013-09-27 15:10:44 +03003793 if (!intel_dp_get_link_status(intel_dp, link_status)) {
3794 DRM_ERROR("failed to get link status\n");
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003795 break;
Jani Nikula70aff662013-09-27 15:10:44 +03003796 }
Jesse Barnes869184a2010-10-07 16:01:22 -07003797
Jesse Barnes37f80972011-01-05 14:45:24 -08003798 /* Make sure clock is still ok */
Daniel Vetter01916272012-10-18 10:15:25 +02003799 if (!drm_dp_clock_recovery_ok(link_status, intel_dp->lane_count)) {
Mika Kahola4e96c972015-04-29 09:17:39 +03003800 intel_dp->train_set_valid = false;
Jesse Barnes37f80972011-01-05 14:45:24 -08003801 intel_dp_start_link_train(intel_dp);
Jani Nikula70aff662013-09-27 15:10:44 +03003802 intel_dp_set_link_train(intel_dp, &DP,
Todd Previte06ea66b2014-01-20 10:19:39 -07003803 training_pattern |
Jani Nikula70aff662013-09-27 15:10:44 +03003804 DP_LINK_SCRAMBLING_DISABLE);
Jesse Barnes37f80972011-01-05 14:45:24 -08003805 cr_tries++;
3806 continue;
3807 }
3808
Daniel Vetter1ffdff12012-10-18 10:15:24 +02003809 if (drm_dp_channel_eq_ok(link_status, intel_dp->lane_count)) {
Chris Wilson3cf2efb2010-11-29 10:09:55 +00003810 channel_eq = true;
3811 break;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003812 }
Chris Wilson3cf2efb2010-11-29 10:09:55 +00003813
Jesse Barnes37f80972011-01-05 14:45:24 -08003814 /* Try 5 times, then try clock recovery if that fails */
3815 if (tries > 5) {
Mika Kahola4e96c972015-04-29 09:17:39 +03003816 intel_dp->train_set_valid = false;
Jesse Barnes37f80972011-01-05 14:45:24 -08003817 intel_dp_start_link_train(intel_dp);
Jani Nikula70aff662013-09-27 15:10:44 +03003818 intel_dp_set_link_train(intel_dp, &DP,
Todd Previte06ea66b2014-01-20 10:19:39 -07003819 training_pattern |
Jani Nikula70aff662013-09-27 15:10:44 +03003820 DP_LINK_SCRAMBLING_DISABLE);
Jesse Barnes37f80972011-01-05 14:45:24 -08003821 tries = 0;
3822 cr_tries++;
3823 continue;
3824 }
Chris Wilson3cf2efb2010-11-29 10:09:55 +00003825
Jani Nikula70aff662013-09-27 15:10:44 +03003826 /* Update training set as requested by target */
3827 if (!intel_dp_update_link_train(intel_dp, &DP, link_status)) {
3828 DRM_ERROR("failed to update link training\n");
3829 break;
3830 }
Chris Wilson3cf2efb2010-11-29 10:09:55 +00003831 ++tries;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003832 }
Chris Wilson3cf2efb2010-11-29 10:09:55 +00003833
Imre Deak3ab9c632013-05-03 12:57:41 +03003834 intel_dp_set_idle_link_train(intel_dp);
3835
3836 intel_dp->DP = DP;
3837
Mika Kahola4e96c972015-04-29 09:17:39 +03003838 if (channel_eq) {
Mika Kahola5fa836a2015-04-29 09:17:40 +03003839 intel_dp->train_set_valid = true;
Masanari Iida07f42252013-03-20 11:00:34 +09003840 DRM_DEBUG_KMS("Channel EQ done. DP Training successful\n");
Mika Kahola4e96c972015-04-29 09:17:39 +03003841 }
Imre Deak3ab9c632013-05-03 12:57:41 +03003842}
3843
3844void intel_dp_stop_link_train(struct intel_dp *intel_dp)
3845{
Jani Nikula70aff662013-09-27 15:10:44 +03003846 intel_dp_set_link_train(intel_dp, &intel_dp->DP,
Imre Deak3ab9c632013-05-03 12:57:41 +03003847 DP_TRAINING_PATTERN_DISABLE);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003848}
3849
3850static void
Chris Wilsonea5b2132010-08-04 13:50:23 +01003851intel_dp_link_down(struct intel_dp *intel_dp)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003852{
Paulo Zanonida63a9f2012-10-26 19:05:46 -02003853 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
Imre Deakbc7d38a2013-05-16 14:40:36 +03003854 enum port port = intel_dig_port->port;
Paulo Zanonida63a9f2012-10-26 19:05:46 -02003855 struct drm_device *dev = intel_dig_port->base.base.dev;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003856 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsonea5b2132010-08-04 13:50:23 +01003857 uint32_t DP = intel_dp->DP;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003858
Daniel Vetterbc76e3202014-05-20 22:46:50 +02003859 if (WARN_ON(HAS_DDI(dev)))
Paulo Zanonic19b0662012-10-15 15:51:41 -03003860 return;
3861
Daniel Vetter0c33d8d2012-09-06 22:15:43 +02003862 if (WARN_ON((I915_READ(intel_dp->output_reg) & DP_PORT_EN) == 0))
Chris Wilson1b39d6f2010-12-06 11:20:45 +00003863 return;
3864
Zhao Yakui28c97732009-10-09 11:39:41 +08003865 DRM_DEBUG_KMS("\n");
Zhenyu Wang32f9d652009-07-24 01:00:32 +08003866
Imre Deakbc7d38a2013-05-16 14:40:36 +03003867 if (HAS_PCH_CPT(dev) && (IS_GEN7(dev) || port != PORT_A)) {
Zhenyu Wange3421a12010-04-08 09:43:27 +08003868 DP &= ~DP_LINK_TRAIN_MASK_CPT;
Chris Wilsonea5b2132010-08-04 13:50:23 +01003869 I915_WRITE(intel_dp->output_reg, DP | DP_LINK_TRAIN_PAT_IDLE_CPT);
Zhenyu Wange3421a12010-04-08 09:43:27 +08003870 } else {
Ville Syrjäläaad3d142014-06-28 02:04:25 +03003871 if (IS_CHERRYVIEW(dev))
3872 DP &= ~DP_LINK_TRAIN_MASK_CHV;
3873 else
3874 DP &= ~DP_LINK_TRAIN_MASK;
Chris Wilsonea5b2132010-08-04 13:50:23 +01003875 I915_WRITE(intel_dp->output_reg, DP | DP_LINK_TRAIN_PAT_IDLE);
Zhenyu Wange3421a12010-04-08 09:43:27 +08003876 }
Chris Wilsonfe255d02010-09-11 21:37:48 +01003877 POSTING_READ(intel_dp->output_reg);
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08003878
Daniel Vetter493a7082012-05-30 12:31:56 +02003879 if (HAS_PCH_IBX(dev) &&
Chris Wilson1b39d6f2010-12-06 11:20:45 +00003880 I915_READ(intel_dp->output_reg) & DP_PIPEB_SELECT) {
Eric Anholt5bddd172010-11-18 09:32:59 +08003881 /* Hardware workaround: leaving our transcoder select
3882 * set to transcoder B while it's off will prevent the
3883 * corresponding HDMI output on transcoder A.
3884 *
3885 * Combine this with another hardware workaround:
3886 * transcoder select bit can only be cleared while the
3887 * port is enabled.
3888 */
3889 DP &= ~DP_PIPEB_SELECT;
3890 I915_WRITE(intel_dp->output_reg, DP);
Daniel Vetter0ca09682014-11-24 16:54:11 +01003891 POSTING_READ(intel_dp->output_reg);
Eric Anholt5bddd172010-11-18 09:32:59 +08003892 }
3893
Wu Fengguang832afda2011-12-09 20:42:21 +08003894 DP &= ~DP_AUDIO_OUTPUT_ENABLE;
Chris Wilsonea5b2132010-08-04 13:50:23 +01003895 I915_WRITE(intel_dp->output_reg, DP & ~DP_PORT_EN);
3896 POSTING_READ(intel_dp->output_reg);
Keith Packardf01eca22011-09-28 16:48:10 -07003897 msleep(intel_dp->panel_power_down_delay);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003898}
3899
Keith Packard26d61aa2011-07-25 20:01:09 -07003900static bool
3901intel_dp_get_dpcd(struct intel_dp *intel_dp)
Keith Packard92fd8fd2011-07-25 19:50:10 -07003902{
Rodrigo Vivia031d702013-10-03 16:15:06 -03003903 struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
3904 struct drm_device *dev = dig_port->base.base.dev;
3905 struct drm_i915_private *dev_priv = dev->dev_private;
Sonika Jindalfc0f8e22015-03-05 10:03:58 +05303906 uint8_t rev;
Rodrigo Vivia031d702013-10-03 16:15:06 -03003907
Jani Nikula9d1a1032014-03-14 16:51:15 +02003908 if (intel_dp_dpcd_read_wake(&intel_dp->aux, 0x000, intel_dp->dpcd,
3909 sizeof(intel_dp->dpcd)) < 0)
Adam Jacksonedb39242012-09-18 10:58:49 -04003910 return false; /* aux transfer failed */
Keith Packard92fd8fd2011-07-25 19:50:10 -07003911
Andy Shevchenkoa8e98152014-09-01 14:12:01 +03003912 DRM_DEBUG_KMS("DPCD: %*ph\n", (int) sizeof(intel_dp->dpcd), intel_dp->dpcd);
Damien Lespiau577c7a52012-12-13 16:09:02 +00003913
Adam Jacksonedb39242012-09-18 10:58:49 -04003914 if (intel_dp->dpcd[DP_DPCD_REV] == 0)
3915 return false; /* DPCD not present */
3916
Shobhit Kumar2293bb52013-07-11 18:44:56 -03003917 /* Check if the panel supports PSR */
3918 memset(intel_dp->psr_dpcd, 0, sizeof(intel_dp->psr_dpcd));
Jani Nikula50003932013-09-20 16:42:17 +03003919 if (is_edp(intel_dp)) {
Jani Nikula9d1a1032014-03-14 16:51:15 +02003920 intel_dp_dpcd_read_wake(&intel_dp->aux, DP_PSR_SUPPORT,
3921 intel_dp->psr_dpcd,
3922 sizeof(intel_dp->psr_dpcd));
Rodrigo Vivia031d702013-10-03 16:15:06 -03003923 if (intel_dp->psr_dpcd[0] & DP_PSR_IS_SUPPORTED) {
3924 dev_priv->psr.sink_support = true;
Jani Nikula50003932013-09-20 16:42:17 +03003925 DRM_DEBUG_KMS("Detected EDP PSR Panel.\n");
Rodrigo Vivia031d702013-10-03 16:15:06 -03003926 }
Sonika Jindal474d1ec2015-04-02 11:02:44 +05303927
3928 if (INTEL_INFO(dev)->gen >= 9 &&
3929 (intel_dp->psr_dpcd[0] & DP_PSR2_IS_SUPPORTED)) {
3930 uint8_t frame_sync_cap;
3931
3932 dev_priv->psr.sink_support = true;
3933 intel_dp_dpcd_read_wake(&intel_dp->aux,
3934 DP_SINK_DEVICE_AUX_FRAME_SYNC_CAP,
3935 &frame_sync_cap, 1);
3936 dev_priv->psr.aux_frame_sync = frame_sync_cap ? true : false;
3937 /* PSR2 needs frame sync as well */
3938 dev_priv->psr.psr2_support = dev_priv->psr.aux_frame_sync;
3939 DRM_DEBUG_KMS("PSR2 %s on sink",
3940 dev_priv->psr.psr2_support ? "supported" : "not supported");
3941 }
Jani Nikula50003932013-09-20 16:42:17 +03003942 }
3943
Jani Nikula7809a612014-10-29 11:03:26 +02003944 /* Training Pattern 3 support, both source and sink */
Todd Previte06ea66b2014-01-20 10:19:39 -07003945 if (intel_dp->dpcd[DP_DPCD_REV] >= 0x12 &&
Jani Nikula7809a612014-10-29 11:03:26 +02003946 intel_dp->dpcd[DP_MAX_LANE_COUNT] & DP_TPS3_SUPPORTED &&
3947 (IS_HASWELL(dev_priv) || INTEL_INFO(dev_priv)->gen >= 8)) {
Todd Previte06ea66b2014-01-20 10:19:39 -07003948 intel_dp->use_tps3 = true;
Jani Nikulaf8d8a672014-09-05 16:19:18 +03003949 DRM_DEBUG_KMS("Displayport TPS3 supported\n");
Todd Previte06ea66b2014-01-20 10:19:39 -07003950 } else
3951 intel_dp->use_tps3 = false;
3952
Sonika Jindalfc0f8e22015-03-05 10:03:58 +05303953 /* Intermediate frequency support */
3954 if (is_edp(intel_dp) &&
3955 (intel_dp->dpcd[DP_EDP_CONFIGURATION_CAP] & DP_DPCD_DISPLAY_CONTROL_CAPABLE) &&
3956 (intel_dp_dpcd_read_wake(&intel_dp->aux, DP_EDP_DPCD_REV, &rev, 1) == 1) &&
3957 (rev >= 0x03)) { /* eDp v1.4 or higher */
Ville Syrjälä94ca7192015-03-13 19:40:31 +02003958 __le16 sink_rates[DP_MAX_SUPPORTED_RATES];
Ville Syrjäläea2d8a42015-03-12 17:10:28 +02003959 int i;
3960
Sonika Jindalfc0f8e22015-03-05 10:03:58 +05303961 intel_dp_dpcd_read_wake(&intel_dp->aux,
3962 DP_SUPPORTED_LINK_RATES,
Ville Syrjälä94ca7192015-03-13 19:40:31 +02003963 sink_rates,
3964 sizeof(sink_rates));
Ville Syrjäläea2d8a42015-03-12 17:10:28 +02003965
Ville Syrjälä94ca7192015-03-13 19:40:31 +02003966 for (i = 0; i < ARRAY_SIZE(sink_rates); i++) {
3967 int val = le16_to_cpu(sink_rates[i]);
Ville Syrjäläea2d8a42015-03-12 17:10:28 +02003968
3969 if (val == 0)
3970 break;
3971
Sonika Jindalaf77b972015-05-07 13:59:28 +05303972 /* Value read is in kHz while drm clock is saved in deca-kHz */
3973 intel_dp->sink_rates[i] = (val * 200) / 10;
Ville Syrjäläea2d8a42015-03-12 17:10:28 +02003974 }
Ville Syrjälä94ca7192015-03-13 19:40:31 +02003975 intel_dp->num_sink_rates = i;
Sonika Jindalfc0f8e22015-03-05 10:03:58 +05303976 }
Ville Syrjälä0336400e2015-03-12 17:10:39 +02003977
3978 intel_dp_print_rates(intel_dp);
3979
Adam Jacksonedb39242012-09-18 10:58:49 -04003980 if (!(intel_dp->dpcd[DP_DOWNSTREAMPORT_PRESENT] &
3981 DP_DWN_STRM_PORT_PRESENT))
3982 return true; /* native DP sink */
3983
3984 if (intel_dp->dpcd[DP_DPCD_REV] == 0x10)
3985 return true; /* no per-port downstream info */
3986
Jani Nikula9d1a1032014-03-14 16:51:15 +02003987 if (intel_dp_dpcd_read_wake(&intel_dp->aux, DP_DOWNSTREAM_PORT_0,
3988 intel_dp->downstream_ports,
3989 DP_MAX_DOWNSTREAM_PORTS) < 0)
Adam Jacksonedb39242012-09-18 10:58:49 -04003990 return false; /* downstream port status fetch failed */
3991
3992 return true;
Keith Packard92fd8fd2011-07-25 19:50:10 -07003993}
3994
Adam Jackson0d198322012-05-14 16:05:47 -04003995static void
3996intel_dp_probe_oui(struct intel_dp *intel_dp)
3997{
3998 u8 buf[3];
3999
4000 if (!(intel_dp->dpcd[DP_DOWN_STREAM_PORT_COUNT] & DP_OUI_SUPPORT))
4001 return;
4002
Jani Nikula9d1a1032014-03-14 16:51:15 +02004003 if (intel_dp_dpcd_read_wake(&intel_dp->aux, DP_SINK_OUI, buf, 3) == 3)
Adam Jackson0d198322012-05-14 16:05:47 -04004004 DRM_DEBUG_KMS("Sink OUI: %02hx%02hx%02hx\n",
4005 buf[0], buf[1], buf[2]);
4006
Jani Nikula9d1a1032014-03-14 16:51:15 +02004007 if (intel_dp_dpcd_read_wake(&intel_dp->aux, DP_BRANCH_OUI, buf, 3) == 3)
Adam Jackson0d198322012-05-14 16:05:47 -04004008 DRM_DEBUG_KMS("Branch OUI: %02hx%02hx%02hx\n",
4009 buf[0], buf[1], buf[2]);
4010}
4011
Dave Airlie0e32b392014-05-02 14:02:48 +10004012static bool
4013intel_dp_probe_mst(struct intel_dp *intel_dp)
4014{
4015 u8 buf[1];
4016
4017 if (!intel_dp->can_mst)
4018 return false;
4019
4020 if (intel_dp->dpcd[DP_DPCD_REV] < 0x12)
4021 return false;
4022
Dave Airlie0e32b392014-05-02 14:02:48 +10004023 if (intel_dp_dpcd_read_wake(&intel_dp->aux, DP_MSTM_CAP, buf, 1)) {
4024 if (buf[0] & DP_MST_CAP) {
4025 DRM_DEBUG_KMS("Sink is MST capable\n");
4026 intel_dp->is_mst = true;
4027 } else {
4028 DRM_DEBUG_KMS("Sink is not MST capable\n");
4029 intel_dp->is_mst = false;
4030 }
4031 }
Dave Airlie0e32b392014-05-02 14:02:48 +10004032
4033 drm_dp_mst_topology_mgr_set_mst(&intel_dp->mst_mgr, intel_dp->is_mst);
4034 return intel_dp->is_mst;
4035}
4036
Rodrigo Vivid2e216d2014-01-24 13:36:17 -02004037int intel_dp_sink_crc(struct intel_dp *intel_dp, u8 *crc)
4038{
4039 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
4040 struct drm_device *dev = intel_dig_port->base.base.dev;
4041 struct intel_crtc *intel_crtc =
4042 to_intel_crtc(intel_dig_port->base.base.crtc);
Rodrigo Viviad9dc912014-09-16 19:18:12 -04004043 u8 buf;
4044 int test_crc_count;
4045 int attempts = 6;
Rodrigo Vivid2e216d2014-01-24 13:36:17 -02004046
Rodrigo Viviad9dc912014-09-16 19:18:12 -04004047 if (drm_dp_dpcd_readb(&intel_dp->aux, DP_TEST_SINK_MISC, &buf) < 0)
Rodrigo Vivibda03812014-09-15 19:24:03 -04004048 return -EIO;
Rodrigo Vivid2e216d2014-01-24 13:36:17 -02004049
Rodrigo Viviad9dc912014-09-16 19:18:12 -04004050 if (!(buf & DP_TEST_CRC_SUPPORTED))
Rodrigo Vivid2e216d2014-01-24 13:36:17 -02004051 return -ENOTTY;
4052
Rodrigo Vivi1dda5f92014-10-01 07:32:37 -07004053 if (drm_dp_dpcd_readb(&intel_dp->aux, DP_TEST_SINK, &buf) < 0)
Rodrigo Vivibda03812014-09-15 19:24:03 -04004054 return -EIO;
Rodrigo Vivid2e216d2014-01-24 13:36:17 -02004055
Rodrigo Vivid2e216d2014-01-24 13:36:17 -02004056 if (drm_dp_dpcd_writeb(&intel_dp->aux, DP_TEST_SINK,
Rodrigo Vivice31d9f2014-09-29 18:29:52 -04004057 buf | DP_TEST_SINK_START) < 0)
Rodrigo Vivid2e216d2014-01-24 13:36:17 -02004058 return -EIO;
4059
Rodrigo Vivi1dda5f92014-10-01 07:32:37 -07004060 if (drm_dp_dpcd_readb(&intel_dp->aux, DP_TEST_SINK_MISC, &buf) < 0)
4061 return -EIO;
Rodrigo Viviad9dc912014-09-16 19:18:12 -04004062 test_crc_count = buf & DP_TEST_COUNT_MASK;
4063
4064 do {
Rodrigo Vivi1dda5f92014-10-01 07:32:37 -07004065 if (drm_dp_dpcd_readb(&intel_dp->aux,
4066 DP_TEST_SINK_MISC, &buf) < 0)
4067 return -EIO;
Rodrigo Viviad9dc912014-09-16 19:18:12 -04004068 intel_wait_for_vblank(dev, intel_crtc->pipe);
4069 } while (--attempts && (buf & DP_TEST_COUNT_MASK) == test_crc_count);
4070
4071 if (attempts == 0) {
Daniel Vetter90bd1f42014-11-19 11:18:47 +01004072 DRM_DEBUG_KMS("Panel is unable to calculate CRC after 6 vblanks\n");
4073 return -ETIMEDOUT;
Rodrigo Viviad9dc912014-09-16 19:18:12 -04004074 }
Rodrigo Vivid2e216d2014-01-24 13:36:17 -02004075
Jani Nikula9d1a1032014-03-14 16:51:15 +02004076 if (drm_dp_dpcd_read(&intel_dp->aux, DP_TEST_CRC_R_CR, crc, 6) < 0)
Rodrigo Vivibda03812014-09-15 19:24:03 -04004077 return -EIO;
Rodrigo Vivid2e216d2014-01-24 13:36:17 -02004078
Rodrigo Vivi1dda5f92014-10-01 07:32:37 -07004079 if (drm_dp_dpcd_readb(&intel_dp->aux, DP_TEST_SINK, &buf) < 0)
4080 return -EIO;
4081 if (drm_dp_dpcd_writeb(&intel_dp->aux, DP_TEST_SINK,
4082 buf & ~DP_TEST_SINK_START) < 0)
4083 return -EIO;
Rodrigo Vivice31d9f2014-09-29 18:29:52 -04004084
Rodrigo Vivid2e216d2014-01-24 13:36:17 -02004085 return 0;
4086}
4087
Jesse Barnesa60f0e32011-10-20 15:09:17 -07004088static bool
4089intel_dp_get_sink_irq(struct intel_dp *intel_dp, u8 *sink_irq_vector)
4090{
Jani Nikula9d1a1032014-03-14 16:51:15 +02004091 return intel_dp_dpcd_read_wake(&intel_dp->aux,
4092 DP_DEVICE_SERVICE_IRQ_VECTOR,
4093 sink_irq_vector, 1) == 1;
Jesse Barnesa60f0e32011-10-20 15:09:17 -07004094}
4095
Dave Airlie0e32b392014-05-02 14:02:48 +10004096static bool
4097intel_dp_get_sink_irq_esi(struct intel_dp *intel_dp, u8 *sink_irq_vector)
4098{
4099 int ret;
4100
4101 ret = intel_dp_dpcd_read_wake(&intel_dp->aux,
4102 DP_SINK_COUNT_ESI,
4103 sink_irq_vector, 14);
4104 if (ret != 14)
4105 return false;
4106
4107 return true;
4108}
4109
Todd Previtec5d5ab72015-04-15 08:38:38 -07004110static uint8_t intel_dp_autotest_link_training(struct intel_dp *intel_dp)
Jesse Barnesa60f0e32011-10-20 15:09:17 -07004111{
Todd Previtec5d5ab72015-04-15 08:38:38 -07004112 uint8_t test_result = DP_TEST_ACK;
4113 return test_result;
4114}
4115
4116static uint8_t intel_dp_autotest_video_pattern(struct intel_dp *intel_dp)
4117{
4118 uint8_t test_result = DP_TEST_NAK;
4119 return test_result;
4120}
4121
4122static uint8_t intel_dp_autotest_edid(struct intel_dp *intel_dp)
4123{
4124 uint8_t test_result = DP_TEST_NAK;
Todd Previte559be302015-05-04 07:48:20 -07004125 struct intel_connector *intel_connector = intel_dp->attached_connector;
4126 struct drm_connector *connector = &intel_connector->base;
4127
4128 if (intel_connector->detect_edid == NULL ||
Daniel Vetterac6f2e22015-05-08 16:15:41 +02004129 connector->edid_corrupt ||
Todd Previte559be302015-05-04 07:48:20 -07004130 intel_dp->aux.i2c_defer_count > 6) {
4131 /* Check EDID read for NACKs, DEFERs and corruption
4132 * (DP CTS 1.2 Core r1.1)
4133 * 4.2.2.4 : Failed EDID read, I2C_NAK
4134 * 4.2.2.5 : Failed EDID read, I2C_DEFER
4135 * 4.2.2.6 : EDID corruption detected
4136 * Use failsafe mode for all cases
4137 */
4138 if (intel_dp->aux.i2c_nack_count > 0 ||
4139 intel_dp->aux.i2c_defer_count > 0)
4140 DRM_DEBUG_KMS("EDID read had %d NACKs, %d DEFERs\n",
4141 intel_dp->aux.i2c_nack_count,
4142 intel_dp->aux.i2c_defer_count);
4143 intel_dp->compliance_test_data = INTEL_DP_RESOLUTION_FAILSAFE;
4144 } else {
4145 if (!drm_dp_dpcd_write(&intel_dp->aux,
4146 DP_TEST_EDID_CHECKSUM,
4147 &intel_connector->detect_edid->checksum,
Dan Carpenter5a1cc652015-05-12 21:07:37 +03004148 1))
Todd Previte559be302015-05-04 07:48:20 -07004149 DRM_DEBUG_KMS("Failed to write EDID checksum\n");
4150
4151 test_result = DP_TEST_ACK | DP_TEST_EDID_CHECKSUM_WRITE;
4152 intel_dp->compliance_test_data = INTEL_DP_RESOLUTION_STANDARD;
4153 }
4154
4155 /* Set test active flag here so userspace doesn't interrupt things */
4156 intel_dp->compliance_test_active = 1;
4157
Todd Previtec5d5ab72015-04-15 08:38:38 -07004158 return test_result;
4159}
4160
4161static uint8_t intel_dp_autotest_phy_pattern(struct intel_dp *intel_dp)
4162{
4163 uint8_t test_result = DP_TEST_NAK;
4164 return test_result;
4165}
4166
4167static void intel_dp_handle_test_request(struct intel_dp *intel_dp)
4168{
4169 uint8_t response = DP_TEST_NAK;
4170 uint8_t rxdata = 0;
4171 int status = 0;
4172
Todd Previte559be302015-05-04 07:48:20 -07004173 intel_dp->compliance_test_active = 0;
Todd Previtec5d5ab72015-04-15 08:38:38 -07004174 intel_dp->compliance_test_type = 0;
Todd Previte559be302015-05-04 07:48:20 -07004175 intel_dp->compliance_test_data = 0;
4176
Todd Previtec5d5ab72015-04-15 08:38:38 -07004177 intel_dp->aux.i2c_nack_count = 0;
4178 intel_dp->aux.i2c_defer_count = 0;
4179
4180 status = drm_dp_dpcd_read(&intel_dp->aux, DP_TEST_REQUEST, &rxdata, 1);
4181 if (status <= 0) {
4182 DRM_DEBUG_KMS("Could not read test request from sink\n");
4183 goto update_status;
4184 }
4185
4186 switch (rxdata) {
4187 case DP_TEST_LINK_TRAINING:
4188 DRM_DEBUG_KMS("LINK_TRAINING test requested\n");
4189 intel_dp->compliance_test_type = DP_TEST_LINK_TRAINING;
4190 response = intel_dp_autotest_link_training(intel_dp);
4191 break;
4192 case DP_TEST_LINK_VIDEO_PATTERN:
4193 DRM_DEBUG_KMS("TEST_PATTERN test requested\n");
4194 intel_dp->compliance_test_type = DP_TEST_LINK_VIDEO_PATTERN;
4195 response = intel_dp_autotest_video_pattern(intel_dp);
4196 break;
4197 case DP_TEST_LINK_EDID_READ:
4198 DRM_DEBUG_KMS("EDID test requested\n");
4199 intel_dp->compliance_test_type = DP_TEST_LINK_EDID_READ;
4200 response = intel_dp_autotest_edid(intel_dp);
4201 break;
4202 case DP_TEST_LINK_PHY_TEST_PATTERN:
4203 DRM_DEBUG_KMS("PHY_PATTERN test requested\n");
4204 intel_dp->compliance_test_type = DP_TEST_LINK_PHY_TEST_PATTERN;
4205 response = intel_dp_autotest_phy_pattern(intel_dp);
4206 break;
4207 default:
4208 DRM_DEBUG_KMS("Invalid test request '%02x'\n", rxdata);
4209 break;
4210 }
4211
4212update_status:
4213 status = drm_dp_dpcd_write(&intel_dp->aux,
4214 DP_TEST_RESPONSE,
4215 &response, 1);
4216 if (status <= 0)
4217 DRM_DEBUG_KMS("Could not write test response to sink\n");
Jesse Barnesa60f0e32011-10-20 15:09:17 -07004218}
4219
Dave Airlie0e32b392014-05-02 14:02:48 +10004220static int
4221intel_dp_check_mst_status(struct intel_dp *intel_dp)
4222{
4223 bool bret;
4224
4225 if (intel_dp->is_mst) {
4226 u8 esi[16] = { 0 };
4227 int ret = 0;
4228 int retry;
4229 bool handled;
4230 bret = intel_dp_get_sink_irq_esi(intel_dp, esi);
4231go_again:
4232 if (bret == true) {
4233
4234 /* check link status - esi[10] = 0x200c */
4235 if (intel_dp->active_mst_links && !drm_dp_channel_eq_ok(&esi[10], intel_dp->lane_count)) {
4236 DRM_DEBUG_KMS("channel EQ not ok, retraining\n");
4237 intel_dp_start_link_train(intel_dp);
4238 intel_dp_complete_link_train(intel_dp);
4239 intel_dp_stop_link_train(intel_dp);
4240 }
4241
Andy Shevchenko6f34cc32015-01-15 13:45:09 +02004242 DRM_DEBUG_KMS("got esi %3ph\n", esi);
Dave Airlie0e32b392014-05-02 14:02:48 +10004243 ret = drm_dp_mst_hpd_irq(&intel_dp->mst_mgr, esi, &handled);
4244
4245 if (handled) {
4246 for (retry = 0; retry < 3; retry++) {
4247 int wret;
4248 wret = drm_dp_dpcd_write(&intel_dp->aux,
4249 DP_SINK_COUNT_ESI+1,
4250 &esi[1], 3);
4251 if (wret == 3) {
4252 break;
4253 }
4254 }
4255
4256 bret = intel_dp_get_sink_irq_esi(intel_dp, esi);
4257 if (bret == true) {
Andy Shevchenko6f34cc32015-01-15 13:45:09 +02004258 DRM_DEBUG_KMS("got esi2 %3ph\n", esi);
Dave Airlie0e32b392014-05-02 14:02:48 +10004259 goto go_again;
4260 }
4261 } else
4262 ret = 0;
4263
4264 return ret;
4265 } else {
4266 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
4267 DRM_DEBUG_KMS("failed to get ESI - device may have failed\n");
4268 intel_dp->is_mst = false;
4269 drm_dp_mst_topology_mgr_set_mst(&intel_dp->mst_mgr, intel_dp->is_mst);
4270 /* send a hotplug event */
4271 drm_kms_helper_hotplug_event(intel_dig_port->base.base.dev);
4272 }
4273 }
4274 return -EINVAL;
4275}
4276
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004277/*
4278 * According to DP spec
4279 * 5.1.2:
4280 * 1. Read DPCD
4281 * 2. Configure link according to Receiver Capabilities
4282 * 3. Use Link Training from 2.5.3.3 and 3.5.1.3
4283 * 4. Check link status on receipt of hot-plug interrupt
4284 */
Damien Lespiaua5146202015-02-10 19:32:22 +00004285static void
Chris Wilsonea5b2132010-08-04 13:50:23 +01004286intel_dp_check_link_status(struct intel_dp *intel_dp)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004287{
Dave Airlie5b215bc2014-08-05 10:40:20 +10004288 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Paulo Zanonida63a9f2012-10-26 19:05:46 -02004289 struct intel_encoder *intel_encoder = &dp_to_dig_port(intel_dp)->base;
Jesse Barnesa60f0e32011-10-20 15:09:17 -07004290 u8 sink_irq_vector;
Keith Packard93f62da2011-11-01 19:45:03 -07004291 u8 link_status[DP_LINK_STATUS_SIZE];
Jesse Barnesa60f0e32011-10-20 15:09:17 -07004292
Dave Airlie5b215bc2014-08-05 10:40:20 +10004293 WARN_ON(!drm_modeset_is_locked(&dev->mode_config.connection_mutex));
4294
Paulo Zanonida63a9f2012-10-26 19:05:46 -02004295 if (!intel_encoder->connectors_active)
Keith Packardd2b996a2011-07-25 22:37:51 -07004296 return;
Jesse Barnes59cd09e2011-07-07 11:10:59 -07004297
Paulo Zanonida63a9f2012-10-26 19:05:46 -02004298 if (WARN_ON(!intel_encoder->base.crtc))
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004299 return;
4300
Imre Deak1a125d82014-08-18 14:42:46 +03004301 if (!to_intel_crtc(intel_encoder->base.crtc)->active)
4302 return;
4303
Keith Packard92fd8fd2011-07-25 19:50:10 -07004304 /* Try to read receiver status if the link appears to be up */
Keith Packard93f62da2011-11-01 19:45:03 -07004305 if (!intel_dp_get_link_status(intel_dp, link_status)) {
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004306 return;
4307 }
4308
Keith Packard92fd8fd2011-07-25 19:50:10 -07004309 /* Now read the DPCD to see if it's actually running */
Keith Packard26d61aa2011-07-25 20:01:09 -07004310 if (!intel_dp_get_dpcd(intel_dp)) {
Jesse Barnes59cd09e2011-07-07 11:10:59 -07004311 return;
4312 }
4313
Jesse Barnesa60f0e32011-10-20 15:09:17 -07004314 /* Try to read the source of the interrupt */
4315 if (intel_dp->dpcd[DP_DPCD_REV] >= 0x11 &&
4316 intel_dp_get_sink_irq(intel_dp, &sink_irq_vector)) {
4317 /* Clear interrupt source */
Jani Nikula9d1a1032014-03-14 16:51:15 +02004318 drm_dp_dpcd_writeb(&intel_dp->aux,
4319 DP_DEVICE_SERVICE_IRQ_VECTOR,
4320 sink_irq_vector);
Jesse Barnesa60f0e32011-10-20 15:09:17 -07004321
4322 if (sink_irq_vector & DP_AUTOMATED_TEST_REQUEST)
Todd Previte09b1eb12015-04-20 15:27:34 -07004323 DRM_DEBUG_DRIVER("Test request in short pulse not handled\n");
Jesse Barnesa60f0e32011-10-20 15:09:17 -07004324 if (sink_irq_vector & (DP_CP_IRQ | DP_SINK_SPECIFIC_IRQ))
4325 DRM_DEBUG_DRIVER("CP or sink specific irq unhandled\n");
4326 }
4327
Daniel Vetter1ffdff12012-10-18 10:15:24 +02004328 if (!drm_dp_channel_eq_ok(link_status, intel_dp->lane_count)) {
Keith Packard92fd8fd2011-07-25 19:50:10 -07004329 DRM_DEBUG_KMS("%s: channel EQ not ok, retraining\n",
Jani Nikula8e329a02014-06-03 14:56:21 +03004330 intel_encoder->base.name);
Jesse Barnes33a34e42010-09-08 12:42:02 -07004331 intel_dp_start_link_train(intel_dp);
4332 intel_dp_complete_link_train(intel_dp);
Imre Deak3ab9c632013-05-03 12:57:41 +03004333 intel_dp_stop_link_train(intel_dp);
Jesse Barnes33a34e42010-09-08 12:42:02 -07004334 }
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004335}
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004336
Adam Jacksoncaf9ab22012-09-18 10:58:50 -04004337/* XXX this is probably wrong for multiple downstream ports */
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08004338static enum drm_connector_status
Keith Packard26d61aa2011-07-25 20:01:09 -07004339intel_dp_detect_dpcd(struct intel_dp *intel_dp)
Adam Jackson71ba90002011-07-12 17:38:04 -04004340{
Adam Jacksoncaf9ab22012-09-18 10:58:50 -04004341 uint8_t *dpcd = intel_dp->dpcd;
Adam Jacksoncaf9ab22012-09-18 10:58:50 -04004342 uint8_t type;
4343
4344 if (!intel_dp_get_dpcd(intel_dp))
4345 return connector_status_disconnected;
4346
4347 /* if there's no downstream port, we're done */
4348 if (!(dpcd[DP_DOWNSTREAMPORT_PRESENT] & DP_DWN_STRM_PORT_PRESENT))
Keith Packard26d61aa2011-07-25 20:01:09 -07004349 return connector_status_connected;
Adam Jacksoncaf9ab22012-09-18 10:58:50 -04004350
4351 /* If we're HPD-aware, SINK_COUNT changes dynamically */
Jani Nikulac9ff1602013-09-27 14:48:42 +03004352 if (intel_dp->dpcd[DP_DPCD_REV] >= 0x11 &&
4353 intel_dp->downstream_ports[0] & DP_DS_PORT_HPD) {
Adam Jackson23235172012-09-20 16:42:45 -04004354 uint8_t reg;
Jani Nikula9d1a1032014-03-14 16:51:15 +02004355
4356 if (intel_dp_dpcd_read_wake(&intel_dp->aux, DP_SINK_COUNT,
4357 &reg, 1) < 0)
Adam Jacksoncaf9ab22012-09-18 10:58:50 -04004358 return connector_status_unknown;
Jani Nikula9d1a1032014-03-14 16:51:15 +02004359
Adam Jackson23235172012-09-20 16:42:45 -04004360 return DP_GET_SINK_COUNT(reg) ? connector_status_connected
4361 : connector_status_disconnected;
Adam Jacksoncaf9ab22012-09-18 10:58:50 -04004362 }
4363
4364 /* If no HPD, poke DDC gently */
Jani Nikula0b998362014-03-14 16:51:17 +02004365 if (drm_probe_ddc(&intel_dp->aux.ddc))
Adam Jacksoncaf9ab22012-09-18 10:58:50 -04004366 return connector_status_connected;
4367
4368 /* Well we tried, say unknown for unreliable port types */
Jani Nikulac9ff1602013-09-27 14:48:42 +03004369 if (intel_dp->dpcd[DP_DPCD_REV] >= 0x11) {
4370 type = intel_dp->downstream_ports[0] & DP_DS_PORT_TYPE_MASK;
4371 if (type == DP_DS_PORT_TYPE_VGA ||
4372 type == DP_DS_PORT_TYPE_NON_EDID)
4373 return connector_status_unknown;
4374 } else {
4375 type = intel_dp->dpcd[DP_DOWNSTREAMPORT_PRESENT] &
4376 DP_DWN_STRM_PORT_TYPE_MASK;
4377 if (type == DP_DWN_STRM_PORT_TYPE_ANALOG ||
4378 type == DP_DWN_STRM_PORT_TYPE_OTHER)
4379 return connector_status_unknown;
4380 }
Adam Jacksoncaf9ab22012-09-18 10:58:50 -04004381
4382 /* Anything else is out of spec, warn and ignore */
4383 DRM_DEBUG_KMS("Broken DP branch device, ignoring\n");
Keith Packard26d61aa2011-07-25 20:01:09 -07004384 return connector_status_disconnected;
Adam Jackson71ba90002011-07-12 17:38:04 -04004385}
4386
4387static enum drm_connector_status
Chris Wilsond410b562014-09-02 20:03:59 +01004388edp_detect(struct intel_dp *intel_dp)
4389{
4390 struct drm_device *dev = intel_dp_to_dev(intel_dp);
4391 enum drm_connector_status status;
4392
4393 status = intel_panel_detect(dev);
4394 if (status == connector_status_unknown)
4395 status = connector_status_connected;
4396
4397 return status;
4398}
4399
4400static enum drm_connector_status
Zhenyu Wanga9756bb2010-09-19 13:09:06 +08004401ironlake_dp_detect(struct intel_dp *intel_dp)
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08004402{
Paulo Zanoni30add222012-10-26 19:05:45 -02004403 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Damien Lespiau1b469632012-12-13 16:09:01 +00004404 struct drm_i915_private *dev_priv = dev->dev_private;
4405 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
Jesse Barnes01cb9ea2010-10-07 16:01:12 -07004406
Damien Lespiau1b469632012-12-13 16:09:01 +00004407 if (!ibx_digital_port_connected(dev_priv, intel_dig_port))
4408 return connector_status_disconnected;
4409
Keith Packard26d61aa2011-07-25 20:01:09 -07004410 return intel_dp_detect_dpcd(intel_dp);
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08004411}
4412
Dave Airlie2a592be2014-09-01 16:58:12 +10004413static int g4x_digital_port_connected(struct drm_device *dev,
4414 struct intel_digital_port *intel_dig_port)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004415{
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004416 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson10f76a32012-05-11 18:01:32 +01004417 uint32_t bit;
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08004418
Todd Previte232a6ee2014-01-23 00:13:41 -07004419 if (IS_VALLEYVIEW(dev)) {
4420 switch (intel_dig_port->port) {
4421 case PORT_B:
4422 bit = PORTB_HOTPLUG_LIVE_STATUS_VLV;
4423 break;
4424 case PORT_C:
4425 bit = PORTC_HOTPLUG_LIVE_STATUS_VLV;
4426 break;
4427 case PORT_D:
4428 bit = PORTD_HOTPLUG_LIVE_STATUS_VLV;
4429 break;
4430 default:
Dave Airlie2a592be2014-09-01 16:58:12 +10004431 return -EINVAL;
Todd Previte232a6ee2014-01-23 00:13:41 -07004432 }
4433 } else {
4434 switch (intel_dig_port->port) {
4435 case PORT_B:
4436 bit = PORTB_HOTPLUG_LIVE_STATUS_G4X;
4437 break;
4438 case PORT_C:
4439 bit = PORTC_HOTPLUG_LIVE_STATUS_G4X;
4440 break;
4441 case PORT_D:
4442 bit = PORTD_HOTPLUG_LIVE_STATUS_G4X;
4443 break;
4444 default:
Dave Airlie2a592be2014-09-01 16:58:12 +10004445 return -EINVAL;
Todd Previte232a6ee2014-01-23 00:13:41 -07004446 }
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004447 }
4448
Chris Wilson10f76a32012-05-11 18:01:32 +01004449 if ((I915_READ(PORT_HOTPLUG_STAT) & bit) == 0)
Dave Airlie2a592be2014-09-01 16:58:12 +10004450 return 0;
4451 return 1;
4452}
4453
4454static enum drm_connector_status
4455g4x_dp_detect(struct intel_dp *intel_dp)
4456{
4457 struct drm_device *dev = intel_dp_to_dev(intel_dp);
4458 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
4459 int ret;
4460
4461 /* Can't disconnect eDP, but you can close the lid... */
4462 if (is_edp(intel_dp)) {
4463 enum drm_connector_status status;
4464
4465 status = intel_panel_detect(dev);
4466 if (status == connector_status_unknown)
4467 status = connector_status_connected;
4468 return status;
4469 }
4470
4471 ret = g4x_digital_port_connected(dev, intel_dig_port);
4472 if (ret == -EINVAL)
4473 return connector_status_unknown;
4474 else if (ret == 0)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004475 return connector_status_disconnected;
4476
Keith Packard26d61aa2011-07-25 20:01:09 -07004477 return intel_dp_detect_dpcd(intel_dp);
Zhenyu Wanga9756bb2010-09-19 13:09:06 +08004478}
4479
Keith Packard8c241fe2011-09-28 16:38:44 -07004480static struct edid *
Chris Wilsonbeb60602014-09-02 20:04:00 +01004481intel_dp_get_edid(struct intel_dp *intel_dp)
Keith Packard8c241fe2011-09-28 16:38:44 -07004482{
Chris Wilsonbeb60602014-09-02 20:04:00 +01004483 struct intel_connector *intel_connector = intel_dp->attached_connector;
Keith Packard8c241fe2011-09-28 16:38:44 -07004484
Jani Nikula9cd300e2012-10-19 14:51:52 +03004485 /* use cached edid if we have one */
4486 if (intel_connector->edid) {
Jani Nikula9cd300e2012-10-19 14:51:52 +03004487 /* invalid edid */
4488 if (IS_ERR(intel_connector->edid))
Jesse Barnesd6f24d02012-06-14 15:28:33 -04004489 return NULL;
4490
Jani Nikula55e9ede2013-10-01 10:38:54 +03004491 return drm_edid_duplicate(intel_connector->edid);
Chris Wilsonbeb60602014-09-02 20:04:00 +01004492 } else
4493 return drm_get_edid(&intel_connector->base,
4494 &intel_dp->aux.ddc);
Keith Packard8c241fe2011-09-28 16:38:44 -07004495}
4496
Chris Wilsonbeb60602014-09-02 20:04:00 +01004497static void
4498intel_dp_set_edid(struct intel_dp *intel_dp)
Keith Packard8c241fe2011-09-28 16:38:44 -07004499{
Chris Wilsonbeb60602014-09-02 20:04:00 +01004500 struct intel_connector *intel_connector = intel_dp->attached_connector;
4501 struct edid *edid;
Keith Packard8c241fe2011-09-28 16:38:44 -07004502
Chris Wilsonbeb60602014-09-02 20:04:00 +01004503 edid = intel_dp_get_edid(intel_dp);
4504 intel_connector->detect_edid = edid;
Jani Nikula9cd300e2012-10-19 14:51:52 +03004505
Chris Wilsonbeb60602014-09-02 20:04:00 +01004506 if (intel_dp->force_audio != HDMI_AUDIO_AUTO)
4507 intel_dp->has_audio = intel_dp->force_audio == HDMI_AUDIO_ON;
4508 else
4509 intel_dp->has_audio = drm_detect_monitor_audio(edid);
4510}
Jesse Barnesd6f24d02012-06-14 15:28:33 -04004511
Chris Wilsonbeb60602014-09-02 20:04:00 +01004512static void
4513intel_dp_unset_edid(struct intel_dp *intel_dp)
4514{
4515 struct intel_connector *intel_connector = intel_dp->attached_connector;
4516
4517 kfree(intel_connector->detect_edid);
4518 intel_connector->detect_edid = NULL;
4519
4520 intel_dp->has_audio = false;
4521}
4522
4523static enum intel_display_power_domain
4524intel_dp_power_get(struct intel_dp *dp)
4525{
4526 struct intel_encoder *encoder = &dp_to_dig_port(dp)->base;
4527 enum intel_display_power_domain power_domain;
4528
4529 power_domain = intel_display_port_power_domain(encoder);
4530 intel_display_power_get(to_i915(encoder->base.dev), power_domain);
4531
4532 return power_domain;
4533}
4534
4535static void
4536intel_dp_power_put(struct intel_dp *dp,
4537 enum intel_display_power_domain power_domain)
4538{
4539 struct intel_encoder *encoder = &dp_to_dig_port(dp)->base;
4540 intel_display_power_put(to_i915(encoder->base.dev), power_domain);
Keith Packard8c241fe2011-09-28 16:38:44 -07004541}
4542
Zhenyu Wanga9756bb2010-09-19 13:09:06 +08004543static enum drm_connector_status
4544intel_dp_detect(struct drm_connector *connector, bool force)
4545{
4546 struct intel_dp *intel_dp = intel_attached_dp(connector);
Paulo Zanonid63885d2012-10-26 19:05:49 -02004547 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
4548 struct intel_encoder *intel_encoder = &intel_dig_port->base;
Paulo Zanonifa90ece2012-10-26 19:05:44 -02004549 struct drm_device *dev = connector->dev;
Zhenyu Wanga9756bb2010-09-19 13:09:06 +08004550 enum drm_connector_status status;
Imre Deak671dedd2014-03-05 16:20:53 +02004551 enum intel_display_power_domain power_domain;
Dave Airlie0e32b392014-05-02 14:02:48 +10004552 bool ret;
Todd Previte09b1eb12015-04-20 15:27:34 -07004553 u8 sink_irq_vector;
Zhenyu Wanga9756bb2010-09-19 13:09:06 +08004554
Chris Wilson164c8592013-07-20 20:27:08 +01004555 DRM_DEBUG_KMS("[CONNECTOR:%d:%s]\n",
Jani Nikulac23cc412014-06-03 14:56:17 +03004556 connector->base.id, connector->name);
Chris Wilsonbeb60602014-09-02 20:04:00 +01004557 intel_dp_unset_edid(intel_dp);
Chris Wilson164c8592013-07-20 20:27:08 +01004558
Dave Airlie0e32b392014-05-02 14:02:48 +10004559 if (intel_dp->is_mst) {
4560 /* MST devices are disconnected from a monitor POV */
4561 if (intel_encoder->type != INTEL_OUTPUT_EDP)
4562 intel_encoder->type = INTEL_OUTPUT_DISPLAYPORT;
Chris Wilsonbeb60602014-09-02 20:04:00 +01004563 return connector_status_disconnected;
Dave Airlie0e32b392014-05-02 14:02:48 +10004564 }
4565
Chris Wilsonbeb60602014-09-02 20:04:00 +01004566 power_domain = intel_dp_power_get(intel_dp);
Zhenyu Wanga9756bb2010-09-19 13:09:06 +08004567
Chris Wilsond410b562014-09-02 20:03:59 +01004568 /* Can't disconnect eDP, but you can close the lid... */
4569 if (is_edp(intel_dp))
4570 status = edp_detect(intel_dp);
4571 else if (HAS_PCH_SPLIT(dev))
Zhenyu Wanga9756bb2010-09-19 13:09:06 +08004572 status = ironlake_dp_detect(intel_dp);
4573 else
4574 status = g4x_dp_detect(intel_dp);
4575 if (status != connector_status_connected)
Paulo Zanonic8c8fb32013-11-27 18:21:54 -02004576 goto out;
Zhenyu Wanga9756bb2010-09-19 13:09:06 +08004577
Adam Jackson0d198322012-05-14 16:05:47 -04004578 intel_dp_probe_oui(intel_dp);
4579
Dave Airlie0e32b392014-05-02 14:02:48 +10004580 ret = intel_dp_probe_mst(intel_dp);
4581 if (ret) {
4582 /* if we are in MST mode then this connector
4583 won't appear connected or have anything with EDID on it */
4584 if (intel_encoder->type != INTEL_OUTPUT_EDP)
4585 intel_encoder->type = INTEL_OUTPUT_DISPLAYPORT;
4586 status = connector_status_disconnected;
4587 goto out;
4588 }
4589
Chris Wilsonbeb60602014-09-02 20:04:00 +01004590 intel_dp_set_edid(intel_dp);
Zhenyu Wanga9756bb2010-09-19 13:09:06 +08004591
Paulo Zanonid63885d2012-10-26 19:05:49 -02004592 if (intel_encoder->type != INTEL_OUTPUT_EDP)
4593 intel_encoder->type = INTEL_OUTPUT_DISPLAYPORT;
Paulo Zanonic8c8fb32013-11-27 18:21:54 -02004594 status = connector_status_connected;
4595
Todd Previte09b1eb12015-04-20 15:27:34 -07004596 /* Try to read the source of the interrupt */
4597 if (intel_dp->dpcd[DP_DPCD_REV] >= 0x11 &&
4598 intel_dp_get_sink_irq(intel_dp, &sink_irq_vector)) {
4599 /* Clear interrupt source */
4600 drm_dp_dpcd_writeb(&intel_dp->aux,
4601 DP_DEVICE_SERVICE_IRQ_VECTOR,
4602 sink_irq_vector);
4603
4604 if (sink_irq_vector & DP_AUTOMATED_TEST_REQUEST)
4605 intel_dp_handle_test_request(intel_dp);
4606 if (sink_irq_vector & (DP_CP_IRQ | DP_SINK_SPECIFIC_IRQ))
4607 DRM_DEBUG_DRIVER("CP or sink specific irq unhandled\n");
4608 }
4609
Paulo Zanonic8c8fb32013-11-27 18:21:54 -02004610out:
Chris Wilsonbeb60602014-09-02 20:04:00 +01004611 intel_dp_power_put(intel_dp, power_domain);
Paulo Zanonic8c8fb32013-11-27 18:21:54 -02004612 return status;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004613}
4614
Chris Wilsonbeb60602014-09-02 20:04:00 +01004615static void
4616intel_dp_force(struct drm_connector *connector)
4617{
4618 struct intel_dp *intel_dp = intel_attached_dp(connector);
4619 struct intel_encoder *intel_encoder = &dp_to_dig_port(intel_dp)->base;
4620 enum intel_display_power_domain power_domain;
4621
4622 DRM_DEBUG_KMS("[CONNECTOR:%d:%s]\n",
4623 connector->base.id, connector->name);
4624 intel_dp_unset_edid(intel_dp);
4625
4626 if (connector->status != connector_status_connected)
4627 return;
4628
4629 power_domain = intel_dp_power_get(intel_dp);
4630
4631 intel_dp_set_edid(intel_dp);
4632
4633 intel_dp_power_put(intel_dp, power_domain);
4634
4635 if (intel_encoder->type != INTEL_OUTPUT_EDP)
4636 intel_encoder->type = INTEL_OUTPUT_DISPLAYPORT;
4637}
4638
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004639static int intel_dp_get_modes(struct drm_connector *connector)
4640{
Jani Nikuladd06f902012-10-19 14:51:50 +03004641 struct intel_connector *intel_connector = to_intel_connector(connector);
Chris Wilsonbeb60602014-09-02 20:04:00 +01004642 struct edid *edid;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004643
Chris Wilsonbeb60602014-09-02 20:04:00 +01004644 edid = intel_connector->detect_edid;
4645 if (edid) {
4646 int ret = intel_connector_update_modes(connector, edid);
4647 if (ret)
4648 return ret;
4649 }
Zhenyu Wang32f9d652009-07-24 01:00:32 +08004650
Jani Nikulaf8779fd2012-10-19 14:51:48 +03004651 /* if eDP has no EDID, fall back to fixed mode */
Chris Wilsonbeb60602014-09-02 20:04:00 +01004652 if (is_edp(intel_attached_dp(connector)) &&
4653 intel_connector->panel.fixed_mode) {
Jani Nikulaf8779fd2012-10-19 14:51:48 +03004654 struct drm_display_mode *mode;
Chris Wilsonbeb60602014-09-02 20:04:00 +01004655
4656 mode = drm_mode_duplicate(connector->dev,
Jani Nikuladd06f902012-10-19 14:51:50 +03004657 intel_connector->panel.fixed_mode);
Jani Nikulaf8779fd2012-10-19 14:51:48 +03004658 if (mode) {
Zhenyu Wang32f9d652009-07-24 01:00:32 +08004659 drm_mode_probed_add(connector, mode);
4660 return 1;
4661 }
4662 }
Chris Wilsonbeb60602014-09-02 20:04:00 +01004663
Zhenyu Wang32f9d652009-07-24 01:00:32 +08004664 return 0;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004665}
4666
Chris Wilson1aad7ac2011-02-09 18:46:58 +00004667static bool
4668intel_dp_detect_audio(struct drm_connector *connector)
4669{
Chris Wilson1aad7ac2011-02-09 18:46:58 +00004670 bool has_audio = false;
Chris Wilsonbeb60602014-09-02 20:04:00 +01004671 struct edid *edid;
Chris Wilson1aad7ac2011-02-09 18:46:58 +00004672
Chris Wilsonbeb60602014-09-02 20:04:00 +01004673 edid = to_intel_connector(connector)->detect_edid;
4674 if (edid)
Chris Wilson1aad7ac2011-02-09 18:46:58 +00004675 has_audio = drm_detect_monitor_audio(edid);
Imre Deak671dedd2014-03-05 16:20:53 +02004676
Chris Wilson1aad7ac2011-02-09 18:46:58 +00004677 return has_audio;
4678}
4679
Chris Wilsonf6849602010-09-19 09:29:33 +01004680static int
4681intel_dp_set_property(struct drm_connector *connector,
4682 struct drm_property *property,
4683 uint64_t val)
4684{
Chris Wilsone953fd72011-02-21 22:23:52 +00004685 struct drm_i915_private *dev_priv = connector->dev->dev_private;
Yuly Novikov53b41832012-10-26 12:04:00 +03004686 struct intel_connector *intel_connector = to_intel_connector(connector);
Paulo Zanonida63a9f2012-10-26 19:05:46 -02004687 struct intel_encoder *intel_encoder = intel_attached_encoder(connector);
4688 struct intel_dp *intel_dp = enc_to_intel_dp(&intel_encoder->base);
Chris Wilsonf6849602010-09-19 09:29:33 +01004689 int ret;
4690
Rob Clark662595d2012-10-11 20:36:04 -05004691 ret = drm_object_property_set_value(&connector->base, property, val);
Chris Wilsonf6849602010-09-19 09:29:33 +01004692 if (ret)
4693 return ret;
4694
Chris Wilson3f43c482011-05-12 22:17:24 +01004695 if (property == dev_priv->force_audio_property) {
Chris Wilson1aad7ac2011-02-09 18:46:58 +00004696 int i = val;
4697 bool has_audio;
4698
4699 if (i == intel_dp->force_audio)
Chris Wilsonf6849602010-09-19 09:29:33 +01004700 return 0;
4701
Chris Wilson1aad7ac2011-02-09 18:46:58 +00004702 intel_dp->force_audio = i;
Chris Wilsonf6849602010-09-19 09:29:33 +01004703
Daniel Vetterc3e5f672012-02-23 17:14:47 +01004704 if (i == HDMI_AUDIO_AUTO)
Chris Wilson1aad7ac2011-02-09 18:46:58 +00004705 has_audio = intel_dp_detect_audio(connector);
4706 else
Daniel Vetterc3e5f672012-02-23 17:14:47 +01004707 has_audio = (i == HDMI_AUDIO_ON);
Chris Wilson1aad7ac2011-02-09 18:46:58 +00004708
4709 if (has_audio == intel_dp->has_audio)
Chris Wilsonf6849602010-09-19 09:29:33 +01004710 return 0;
4711
Chris Wilson1aad7ac2011-02-09 18:46:58 +00004712 intel_dp->has_audio = has_audio;
Chris Wilsonf6849602010-09-19 09:29:33 +01004713 goto done;
4714 }
4715
Chris Wilsone953fd72011-02-21 22:23:52 +00004716 if (property == dev_priv->broadcast_rgb_property) {
Daniel Vetterae4edb82013-04-22 17:07:23 +02004717 bool old_auto = intel_dp->color_range_auto;
4718 uint32_t old_range = intel_dp->color_range;
4719
Ville Syrjälä55bc60d2013-01-17 16:31:29 +02004720 switch (val) {
4721 case INTEL_BROADCAST_RGB_AUTO:
4722 intel_dp->color_range_auto = true;
4723 break;
4724 case INTEL_BROADCAST_RGB_FULL:
4725 intel_dp->color_range_auto = false;
4726 intel_dp->color_range = 0;
4727 break;
4728 case INTEL_BROADCAST_RGB_LIMITED:
4729 intel_dp->color_range_auto = false;
4730 intel_dp->color_range = DP_COLOR_RANGE_16_235;
4731 break;
4732 default:
4733 return -EINVAL;
4734 }
Daniel Vetterae4edb82013-04-22 17:07:23 +02004735
4736 if (old_auto == intel_dp->color_range_auto &&
4737 old_range == intel_dp->color_range)
4738 return 0;
4739
Chris Wilsone953fd72011-02-21 22:23:52 +00004740 goto done;
4741 }
4742
Yuly Novikov53b41832012-10-26 12:04:00 +03004743 if (is_edp(intel_dp) &&
4744 property == connector->dev->mode_config.scaling_mode_property) {
4745 if (val == DRM_MODE_SCALE_NONE) {
4746 DRM_DEBUG_KMS("no scaling not supported\n");
4747 return -EINVAL;
4748 }
4749
4750 if (intel_connector->panel.fitting_mode == val) {
4751 /* the eDP scaling property is not changed */
4752 return 0;
4753 }
4754 intel_connector->panel.fitting_mode = val;
4755
4756 goto done;
4757 }
4758
Chris Wilsonf6849602010-09-19 09:29:33 +01004759 return -EINVAL;
4760
4761done:
Chris Wilsonc0c36b942012-12-19 16:08:43 +00004762 if (intel_encoder->base.crtc)
4763 intel_crtc_restore_mode(intel_encoder->base.crtc);
Chris Wilsonf6849602010-09-19 09:29:33 +01004764
4765 return 0;
4766}
4767
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004768static void
Paulo Zanoni73845ad2013-06-12 17:27:30 -03004769intel_dp_connector_destroy(struct drm_connector *connector)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004770{
Jani Nikula1d508702012-10-19 14:51:49 +03004771 struct intel_connector *intel_connector = to_intel_connector(connector);
Matthew Garrettaaa6fd22011-08-12 12:11:33 +02004772
Chris Wilson10e972d2014-09-04 21:43:45 +01004773 kfree(intel_connector->detect_edid);
Chris Wilsonbeb60602014-09-02 20:04:00 +01004774
Jani Nikula9cd300e2012-10-19 14:51:52 +03004775 if (!IS_ERR_OR_NULL(intel_connector->edid))
4776 kfree(intel_connector->edid);
4777
Paulo Zanoniacd8db102013-06-12 17:27:23 -03004778 /* Can't call is_edp() since the encoder may have been destroyed
4779 * already. */
4780 if (connector->connector_type == DRM_MODE_CONNECTOR_eDP)
Jani Nikula1d508702012-10-19 14:51:49 +03004781 intel_panel_fini(&intel_connector->panel);
Matthew Garrettaaa6fd22011-08-12 12:11:33 +02004782
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004783 drm_connector_cleanup(connector);
Zhenyu Wang55f78c42010-03-29 16:13:57 +08004784 kfree(connector);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004785}
4786
Paulo Zanoni00c09d72012-10-26 19:05:52 -02004787void intel_dp_encoder_destroy(struct drm_encoder *encoder)
Daniel Vetter24d05922010-08-20 18:08:28 +02004788{
Paulo Zanonida63a9f2012-10-26 19:05:46 -02004789 struct intel_digital_port *intel_dig_port = enc_to_dig_port(encoder);
4790 struct intel_dp *intel_dp = &intel_dig_port->dp;
Daniel Vetter24d05922010-08-20 18:08:28 +02004791
Dave Airlie4f71d0c2014-06-04 16:02:28 +10004792 drm_dp_aux_unregister(&intel_dp->aux);
Dave Airlie0e32b392014-05-02 14:02:48 +10004793 intel_dp_mst_encoder_cleanup(intel_dig_port);
Keith Packardbd943152011-09-18 23:09:52 -07004794 if (is_edp(intel_dp)) {
4795 cancel_delayed_work_sync(&intel_dp->panel_vdd_work);
Ville Syrjälä951468f2014-09-04 14:55:31 +03004796 /*
4797 * vdd might still be enabled do to the delayed vdd off.
4798 * Make sure vdd is actually turned off here.
4799 */
Ville Syrjälä773538e82014-09-04 14:54:56 +03004800 pps_lock(intel_dp);
Daniel Vetter4be73782014-01-17 14:39:48 +01004801 edp_panel_vdd_off_sync(intel_dp);
Ville Syrjälä773538e82014-09-04 14:54:56 +03004802 pps_unlock(intel_dp);
4803
Clint Taylor01527b32014-07-07 13:01:46 -07004804 if (intel_dp->edp_notifier.notifier_call) {
4805 unregister_reboot_notifier(&intel_dp->edp_notifier);
4806 intel_dp->edp_notifier.notifier_call = NULL;
4807 }
Keith Packardbd943152011-09-18 23:09:52 -07004808 }
Imre Deakc8bd0e42014-12-12 17:57:38 +02004809 drm_encoder_cleanup(encoder);
Paulo Zanonida63a9f2012-10-26 19:05:46 -02004810 kfree(intel_dig_port);
Daniel Vetter24d05922010-08-20 18:08:28 +02004811}
4812
Imre Deak07f9cd02014-08-18 14:42:45 +03004813static void intel_dp_encoder_suspend(struct intel_encoder *intel_encoder)
4814{
4815 struct intel_dp *intel_dp = enc_to_intel_dp(&intel_encoder->base);
4816
4817 if (!is_edp(intel_dp))
4818 return;
4819
Ville Syrjälä951468f2014-09-04 14:55:31 +03004820 /*
4821 * vdd might still be enabled do to the delayed vdd off.
4822 * Make sure vdd is actually turned off here.
4823 */
Ville Syrjäläafa4e532014-11-25 15:43:48 +02004824 cancel_delayed_work_sync(&intel_dp->panel_vdd_work);
Ville Syrjälä773538e82014-09-04 14:54:56 +03004825 pps_lock(intel_dp);
Imre Deak07f9cd02014-08-18 14:42:45 +03004826 edp_panel_vdd_off_sync(intel_dp);
Ville Syrjälä773538e82014-09-04 14:54:56 +03004827 pps_unlock(intel_dp);
Imre Deak07f9cd02014-08-18 14:42:45 +03004828}
4829
Ville Syrjälä49e6bc52014-10-28 16:15:52 +02004830static void intel_edp_panel_vdd_sanitize(struct intel_dp *intel_dp)
4831{
4832 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
4833 struct drm_device *dev = intel_dig_port->base.base.dev;
4834 struct drm_i915_private *dev_priv = dev->dev_private;
4835 enum intel_display_power_domain power_domain;
4836
4837 lockdep_assert_held(&dev_priv->pps_mutex);
4838
4839 if (!edp_have_panel_vdd(intel_dp))
4840 return;
4841
4842 /*
4843 * The VDD bit needs a power domain reference, so if the bit is
4844 * already enabled when we boot or resume, grab this reference and
4845 * schedule a vdd off, so we don't hold on to the reference
4846 * indefinitely.
4847 */
4848 DRM_DEBUG_KMS("VDD left on by BIOS, adjusting state tracking\n");
4849 power_domain = intel_display_port_power_domain(&intel_dig_port->base);
4850 intel_display_power_get(dev_priv, power_domain);
4851
4852 edp_panel_vdd_schedule_off(intel_dp);
4853}
4854
Imre Deak6d93c0c2014-07-31 14:03:36 +03004855static void intel_dp_encoder_reset(struct drm_encoder *encoder)
4856{
Ville Syrjälä49e6bc52014-10-28 16:15:52 +02004857 struct intel_dp *intel_dp;
4858
4859 if (to_intel_encoder(encoder)->type != INTEL_OUTPUT_EDP)
4860 return;
4861
4862 intel_dp = enc_to_intel_dp(encoder);
4863
4864 pps_lock(intel_dp);
4865
4866 /*
4867 * Read out the current power sequencer assignment,
4868 * in case the BIOS did something with it.
4869 */
4870 if (IS_VALLEYVIEW(encoder->dev))
4871 vlv_initial_power_sequencer_setup(intel_dp);
4872
4873 intel_edp_panel_vdd_sanitize(intel_dp);
4874
4875 pps_unlock(intel_dp);
Imre Deak6d93c0c2014-07-31 14:03:36 +03004876}
4877
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004878static const struct drm_connector_funcs intel_dp_connector_funcs = {
Daniel Vetter2bd2ad62012-09-06 22:15:41 +02004879 .dpms = intel_connector_dpms,
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004880 .detect = intel_dp_detect,
Chris Wilsonbeb60602014-09-02 20:04:00 +01004881 .force = intel_dp_force,
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004882 .fill_modes = drm_helper_probe_single_connector_modes,
Chris Wilsonf6849602010-09-19 09:29:33 +01004883 .set_property = intel_dp_set_property,
Matt Roper2545e4a2015-01-22 16:51:27 -08004884 .atomic_get_property = intel_connector_atomic_get_property,
Paulo Zanoni73845ad2013-06-12 17:27:30 -03004885 .destroy = intel_dp_connector_destroy,
Matt Roperc6f95f22015-01-22 16:50:32 -08004886 .atomic_destroy_state = drm_atomic_helper_connector_destroy_state,
Ander Conselvan de Oliveira98969722015-03-20 16:18:06 +02004887 .atomic_duplicate_state = drm_atomic_helper_connector_duplicate_state,
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004888};
4889
4890static const struct drm_connector_helper_funcs intel_dp_connector_helper_funcs = {
4891 .get_modes = intel_dp_get_modes,
4892 .mode_valid = intel_dp_mode_valid,
Chris Wilsondf0e9242010-09-09 16:20:55 +01004893 .best_encoder = intel_best_encoder,
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004894};
4895
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004896static const struct drm_encoder_funcs intel_dp_enc_funcs = {
Imre Deak6d93c0c2014-07-31 14:03:36 +03004897 .reset = intel_dp_encoder_reset,
Daniel Vetter24d05922010-08-20 18:08:28 +02004898 .destroy = intel_dp_encoder_destroy,
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004899};
4900
Dave Airlie0e32b392014-05-02 14:02:48 +10004901void
Eric Anholt21d40d32010-03-25 11:11:14 -07004902intel_dp_hot_plug(struct intel_encoder *intel_encoder)
Keith Packardc8110e52009-05-06 11:51:10 -07004903{
Dave Airlie0e32b392014-05-02 14:02:48 +10004904 return;
Keith Packardc8110e52009-05-06 11:51:10 -07004905}
4906
Daniel Vetterb2c5c182015-01-23 06:00:31 +01004907enum irqreturn
Dave Airlie13cf5502014-06-18 11:29:35 +10004908intel_dp_hpd_pulse(struct intel_digital_port *intel_dig_port, bool long_hpd)
4909{
4910 struct intel_dp *intel_dp = &intel_dig_port->dp;
Imre Deak1c767b32014-08-18 14:42:42 +03004911 struct intel_encoder *intel_encoder = &intel_dig_port->base;
Dave Airlie0e32b392014-05-02 14:02:48 +10004912 struct drm_device *dev = intel_dig_port->base.base.dev;
4913 struct drm_i915_private *dev_priv = dev->dev_private;
Imre Deak1c767b32014-08-18 14:42:42 +03004914 enum intel_display_power_domain power_domain;
Daniel Vetterb2c5c182015-01-23 06:00:31 +01004915 enum irqreturn ret = IRQ_NONE;
Imre Deak1c767b32014-08-18 14:42:42 +03004916
Dave Airlie0e32b392014-05-02 14:02:48 +10004917 if (intel_dig_port->base.type != INTEL_OUTPUT_EDP)
4918 intel_dig_port->base.type = INTEL_OUTPUT_DISPLAYPORT;
Dave Airlie13cf5502014-06-18 11:29:35 +10004919
Ville Syrjälä7a7f84c2014-10-16 20:46:10 +03004920 if (long_hpd && intel_dig_port->base.type == INTEL_OUTPUT_EDP) {
4921 /*
4922 * vdd off can generate a long pulse on eDP which
4923 * would require vdd on to handle it, and thus we
4924 * would end up in an endless cycle of
4925 * "vdd off -> long hpd -> vdd on -> detect -> vdd off -> ..."
4926 */
4927 DRM_DEBUG_KMS("ignoring long hpd on eDP port %c\n",
4928 port_name(intel_dig_port->port));
Ville Syrjäläa8b3d522015-02-10 14:11:46 +02004929 return IRQ_HANDLED;
Ville Syrjälä7a7f84c2014-10-16 20:46:10 +03004930 }
4931
Ville Syrjälä26fbb772014-08-11 18:37:37 +03004932 DRM_DEBUG_KMS("got hpd irq on port %c - %s\n",
4933 port_name(intel_dig_port->port),
Dave Airlie0e32b392014-05-02 14:02:48 +10004934 long_hpd ? "long" : "short");
Dave Airlie13cf5502014-06-18 11:29:35 +10004935
Imre Deak1c767b32014-08-18 14:42:42 +03004936 power_domain = intel_display_port_power_domain(intel_encoder);
4937 intel_display_power_get(dev_priv, power_domain);
4938
Dave Airlie0e32b392014-05-02 14:02:48 +10004939 if (long_hpd) {
Mika Kahola5fa836a2015-04-29 09:17:40 +03004940 /* indicate that we need to restart link training */
4941 intel_dp->train_set_valid = false;
Dave Airlie2a592be2014-09-01 16:58:12 +10004942
4943 if (HAS_PCH_SPLIT(dev)) {
4944 if (!ibx_digital_port_connected(dev_priv, intel_dig_port))
4945 goto mst_fail;
4946 } else {
4947 if (g4x_digital_port_connected(dev, intel_dig_port) != 1)
4948 goto mst_fail;
4949 }
Dave Airlie0e32b392014-05-02 14:02:48 +10004950
4951 if (!intel_dp_get_dpcd(intel_dp)) {
4952 goto mst_fail;
4953 }
4954
4955 intel_dp_probe_oui(intel_dp);
4956
4957 if (!intel_dp_probe_mst(intel_dp))
4958 goto mst_fail;
4959
4960 } else {
4961 if (intel_dp->is_mst) {
Imre Deak1c767b32014-08-18 14:42:42 +03004962 if (intel_dp_check_mst_status(intel_dp) == -EINVAL)
Dave Airlie0e32b392014-05-02 14:02:48 +10004963 goto mst_fail;
4964 }
4965
4966 if (!intel_dp->is_mst) {
4967 /*
4968 * we'll check the link status via the normal hot plug path later -
4969 * but for short hpds we should check it now
4970 */
Dave Airlie5b215bc2014-08-05 10:40:20 +10004971 drm_modeset_lock(&dev->mode_config.connection_mutex, NULL);
Dave Airlie0e32b392014-05-02 14:02:48 +10004972 intel_dp_check_link_status(intel_dp);
Dave Airlie5b215bc2014-08-05 10:40:20 +10004973 drm_modeset_unlock(&dev->mode_config.connection_mutex);
Dave Airlie0e32b392014-05-02 14:02:48 +10004974 }
4975 }
Daniel Vetterb2c5c182015-01-23 06:00:31 +01004976
4977 ret = IRQ_HANDLED;
4978
Imre Deak1c767b32014-08-18 14:42:42 +03004979 goto put_power;
Dave Airlie0e32b392014-05-02 14:02:48 +10004980mst_fail:
4981 /* if we were in MST mode, and device is not there get out of MST mode */
4982 if (intel_dp->is_mst) {
4983 DRM_DEBUG_KMS("MST device may have disappeared %d vs %d\n", intel_dp->is_mst, intel_dp->mst_mgr.mst_state);
4984 intel_dp->is_mst = false;
4985 drm_dp_mst_topology_mgr_set_mst(&intel_dp->mst_mgr, intel_dp->is_mst);
4986 }
Imre Deak1c767b32014-08-18 14:42:42 +03004987put_power:
4988 intel_display_power_put(dev_priv, power_domain);
4989
4990 return ret;
Dave Airlie13cf5502014-06-18 11:29:35 +10004991}
4992
Zhenyu Wange3421a12010-04-08 09:43:27 +08004993/* Return which DP Port should be selected for Transcoder DP control */
4994int
Akshay Joshi0206e352011-08-16 15:34:10 -04004995intel_trans_dp_port_sel(struct drm_crtc *crtc)
Zhenyu Wange3421a12010-04-08 09:43:27 +08004996{
4997 struct drm_device *dev = crtc->dev;
Paulo Zanonifa90ece2012-10-26 19:05:44 -02004998 struct intel_encoder *intel_encoder;
4999 struct intel_dp *intel_dp;
Zhenyu Wange3421a12010-04-08 09:43:27 +08005000
Paulo Zanonifa90ece2012-10-26 19:05:44 -02005001 for_each_encoder_on_crtc(dev, crtc, intel_encoder) {
5002 intel_dp = enc_to_intel_dp(&intel_encoder->base);
Chris Wilsonea5b2132010-08-04 13:50:23 +01005003
Paulo Zanonifa90ece2012-10-26 19:05:44 -02005004 if (intel_encoder->type == INTEL_OUTPUT_DISPLAYPORT ||
5005 intel_encoder->type == INTEL_OUTPUT_EDP)
Chris Wilsonea5b2132010-08-04 13:50:23 +01005006 return intel_dp->output_reg;
Zhenyu Wange3421a12010-04-08 09:43:27 +08005007 }
Chris Wilsonea5b2132010-08-04 13:50:23 +01005008
Zhenyu Wange3421a12010-04-08 09:43:27 +08005009 return -1;
5010}
5011
Zhao Yakui36e83a12010-06-12 14:32:21 +08005012/* check the VBT to see whether the eDP is on DP-D port */
Ville Syrjälä5d8a7752013-11-01 18:22:39 +02005013bool intel_dp_is_edp(struct drm_device *dev, enum port port)
Zhao Yakui36e83a12010-06-12 14:32:21 +08005014{
5015 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanoni768f69c2013-09-11 18:02:47 -03005016 union child_device_config *p_child;
Zhao Yakui36e83a12010-06-12 14:32:21 +08005017 int i;
Ville Syrjälä5d8a7752013-11-01 18:22:39 +02005018 static const short port_mapping[] = {
5019 [PORT_B] = PORT_IDPB,
5020 [PORT_C] = PORT_IDPC,
5021 [PORT_D] = PORT_IDPD,
5022 };
Zhao Yakui36e83a12010-06-12 14:32:21 +08005023
Ville Syrjälä3b32a352013-11-01 18:22:41 +02005024 if (port == PORT_A)
5025 return true;
5026
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03005027 if (!dev_priv->vbt.child_dev_num)
Zhao Yakui36e83a12010-06-12 14:32:21 +08005028 return false;
5029
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03005030 for (i = 0; i < dev_priv->vbt.child_dev_num; i++) {
5031 p_child = dev_priv->vbt.child_dev + i;
Zhao Yakui36e83a12010-06-12 14:32:21 +08005032
Ville Syrjälä5d8a7752013-11-01 18:22:39 +02005033 if (p_child->common.dvo_port == port_mapping[port] &&
Ville Syrjäläf02586d2013-11-01 20:32:08 +02005034 (p_child->common.device_type & DEVICE_TYPE_eDP_BITS) ==
5035 (DEVICE_TYPE_eDP & DEVICE_TYPE_eDP_BITS))
Zhao Yakui36e83a12010-06-12 14:32:21 +08005036 return true;
5037 }
5038 return false;
5039}
5040
Dave Airlie0e32b392014-05-02 14:02:48 +10005041void
Chris Wilsonf6849602010-09-19 09:29:33 +01005042intel_dp_add_properties(struct intel_dp *intel_dp, struct drm_connector *connector)
5043{
Yuly Novikov53b41832012-10-26 12:04:00 +03005044 struct intel_connector *intel_connector = to_intel_connector(connector);
5045
Chris Wilson3f43c482011-05-12 22:17:24 +01005046 intel_attach_force_audio_property(connector);
Chris Wilsone953fd72011-02-21 22:23:52 +00005047 intel_attach_broadcast_rgb_property(connector);
Ville Syrjälä55bc60d2013-01-17 16:31:29 +02005048 intel_dp->color_range_auto = true;
Yuly Novikov53b41832012-10-26 12:04:00 +03005049
5050 if (is_edp(intel_dp)) {
5051 drm_mode_create_scaling_mode_property(connector->dev);
Rob Clark6de6d842012-10-11 20:36:04 -05005052 drm_object_attach_property(
5053 &connector->base,
Yuly Novikov53b41832012-10-26 12:04:00 +03005054 connector->dev->mode_config.scaling_mode_property,
Yuly Novikov8e740cd2012-10-26 12:04:01 +03005055 DRM_MODE_SCALE_ASPECT);
5056 intel_connector->panel.fitting_mode = DRM_MODE_SCALE_ASPECT;
Yuly Novikov53b41832012-10-26 12:04:00 +03005057 }
Chris Wilsonf6849602010-09-19 09:29:33 +01005058}
5059
Imre Deakdada1a92014-01-29 13:25:41 +02005060static void intel_dp_init_panel_power_timestamps(struct intel_dp *intel_dp)
5061{
5062 intel_dp->last_power_cycle = jiffies;
5063 intel_dp->last_power_on = jiffies;
5064 intel_dp->last_backlight_off = jiffies;
5065}
5066
Daniel Vetter67a54562012-10-20 20:57:45 +02005067static void
5068intel_dp_init_panel_power_sequencer(struct drm_device *dev,
Ville Syrjälä36b5f422014-10-16 21:27:30 +03005069 struct intel_dp *intel_dp)
Daniel Vetter67a54562012-10-20 20:57:45 +02005070{
5071 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjälä36b5f422014-10-16 21:27:30 +03005072 struct edp_power_seq cur, vbt, spec,
5073 *final = &intel_dp->pps_delays;
Daniel Vetter67a54562012-10-20 20:57:45 +02005074 u32 pp_on, pp_off, pp_div, pp;
Jani Nikulabf13e812013-09-06 07:40:05 +03005075 int pp_ctrl_reg, pp_on_reg, pp_off_reg, pp_div_reg;
Jesse Barnes453c5422013-03-28 09:55:41 -07005076
Ville Syrjäläe39b9992014-09-04 14:53:14 +03005077 lockdep_assert_held(&dev_priv->pps_mutex);
5078
Ville Syrjälä81ddbc62014-10-16 21:27:31 +03005079 /* already initialized? */
5080 if (final->t11_t12 != 0)
5081 return;
5082
Jesse Barnes453c5422013-03-28 09:55:41 -07005083 if (HAS_PCH_SPLIT(dev)) {
Jani Nikulabf13e812013-09-06 07:40:05 +03005084 pp_ctrl_reg = PCH_PP_CONTROL;
Jesse Barnes453c5422013-03-28 09:55:41 -07005085 pp_on_reg = PCH_PP_ON_DELAYS;
5086 pp_off_reg = PCH_PP_OFF_DELAYS;
5087 pp_div_reg = PCH_PP_DIVISOR;
5088 } else {
Jani Nikulabf13e812013-09-06 07:40:05 +03005089 enum pipe pipe = vlv_power_sequencer_pipe(intel_dp);
5090
5091 pp_ctrl_reg = VLV_PIPE_PP_CONTROL(pipe);
5092 pp_on_reg = VLV_PIPE_PP_ON_DELAYS(pipe);
5093 pp_off_reg = VLV_PIPE_PP_OFF_DELAYS(pipe);
5094 pp_div_reg = VLV_PIPE_PP_DIVISOR(pipe);
Jesse Barnes453c5422013-03-28 09:55:41 -07005095 }
Daniel Vetter67a54562012-10-20 20:57:45 +02005096
5097 /* Workaround: Need to write PP_CONTROL with the unlock key as
5098 * the very first thing. */
Jesse Barnes453c5422013-03-28 09:55:41 -07005099 pp = ironlake_get_pp_control(intel_dp);
Jani Nikulabf13e812013-09-06 07:40:05 +03005100 I915_WRITE(pp_ctrl_reg, pp);
Daniel Vetter67a54562012-10-20 20:57:45 +02005101
Jesse Barnes453c5422013-03-28 09:55:41 -07005102 pp_on = I915_READ(pp_on_reg);
5103 pp_off = I915_READ(pp_off_reg);
5104 pp_div = I915_READ(pp_div_reg);
Daniel Vetter67a54562012-10-20 20:57:45 +02005105
5106 /* Pull timing values out of registers */
5107 cur.t1_t3 = (pp_on & PANEL_POWER_UP_DELAY_MASK) >>
5108 PANEL_POWER_UP_DELAY_SHIFT;
5109
5110 cur.t8 = (pp_on & PANEL_LIGHT_ON_DELAY_MASK) >>
5111 PANEL_LIGHT_ON_DELAY_SHIFT;
5112
5113 cur.t9 = (pp_off & PANEL_LIGHT_OFF_DELAY_MASK) >>
5114 PANEL_LIGHT_OFF_DELAY_SHIFT;
5115
5116 cur.t10 = (pp_off & PANEL_POWER_DOWN_DELAY_MASK) >>
5117 PANEL_POWER_DOWN_DELAY_SHIFT;
5118
5119 cur.t11_t12 = ((pp_div & PANEL_POWER_CYCLE_DELAY_MASK) >>
5120 PANEL_POWER_CYCLE_DELAY_SHIFT) * 1000;
5121
5122 DRM_DEBUG_KMS("cur t1_t3 %d t8 %d t9 %d t10 %d t11_t12 %d\n",
5123 cur.t1_t3, cur.t8, cur.t9, cur.t10, cur.t11_t12);
5124
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03005125 vbt = dev_priv->vbt.edp_pps;
Daniel Vetter67a54562012-10-20 20:57:45 +02005126
5127 /* Upper limits from eDP 1.3 spec. Note that we use the clunky units of
5128 * our hw here, which are all in 100usec. */
5129 spec.t1_t3 = 210 * 10;
5130 spec.t8 = 50 * 10; /* no limit for t8, use t7 instead */
5131 spec.t9 = 50 * 10; /* no limit for t9, make it symmetric with t8 */
5132 spec.t10 = 500 * 10;
5133 /* This one is special and actually in units of 100ms, but zero
5134 * based in the hw (so we need to add 100 ms). But the sw vbt
5135 * table multiplies it with 1000 to make it in units of 100usec,
5136 * too. */
5137 spec.t11_t12 = (510 + 100) * 10;
5138
5139 DRM_DEBUG_KMS("vbt t1_t3 %d t8 %d t9 %d t10 %d t11_t12 %d\n",
5140 vbt.t1_t3, vbt.t8, vbt.t9, vbt.t10, vbt.t11_t12);
5141
5142 /* Use the max of the register settings and vbt. If both are
5143 * unset, fall back to the spec limits. */
Ville Syrjälä36b5f422014-10-16 21:27:30 +03005144#define assign_final(field) final->field = (max(cur.field, vbt.field) == 0 ? \
Daniel Vetter67a54562012-10-20 20:57:45 +02005145 spec.field : \
5146 max(cur.field, vbt.field))
5147 assign_final(t1_t3);
5148 assign_final(t8);
5149 assign_final(t9);
5150 assign_final(t10);
5151 assign_final(t11_t12);
5152#undef assign_final
5153
Ville Syrjälä36b5f422014-10-16 21:27:30 +03005154#define get_delay(field) (DIV_ROUND_UP(final->field, 10))
Daniel Vetter67a54562012-10-20 20:57:45 +02005155 intel_dp->panel_power_up_delay = get_delay(t1_t3);
5156 intel_dp->backlight_on_delay = get_delay(t8);
5157 intel_dp->backlight_off_delay = get_delay(t9);
5158 intel_dp->panel_power_down_delay = get_delay(t10);
5159 intel_dp->panel_power_cycle_delay = get_delay(t11_t12);
5160#undef get_delay
5161
Jani Nikulaf30d26e2013-01-16 10:53:40 +02005162 DRM_DEBUG_KMS("panel power up delay %d, power down delay %d, power cycle delay %d\n",
5163 intel_dp->panel_power_up_delay, intel_dp->panel_power_down_delay,
5164 intel_dp->panel_power_cycle_delay);
5165
5166 DRM_DEBUG_KMS("backlight on delay %d, off delay %d\n",
5167 intel_dp->backlight_on_delay, intel_dp->backlight_off_delay);
Jani Nikulaf30d26e2013-01-16 10:53:40 +02005168}
5169
5170static void
5171intel_dp_init_panel_power_sequencer_registers(struct drm_device *dev,
Ville Syrjälä36b5f422014-10-16 21:27:30 +03005172 struct intel_dp *intel_dp)
Jani Nikulaf30d26e2013-01-16 10:53:40 +02005173{
5174 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes453c5422013-03-28 09:55:41 -07005175 u32 pp_on, pp_off, pp_div, port_sel = 0;
5176 int div = HAS_PCH_SPLIT(dev) ? intel_pch_rawclk(dev) : intel_hrawclk(dev);
5177 int pp_on_reg, pp_off_reg, pp_div_reg;
Ville Syrjäläad933b52014-08-18 22:15:56 +03005178 enum port port = dp_to_dig_port(intel_dp)->port;
Ville Syrjälä36b5f422014-10-16 21:27:30 +03005179 const struct edp_power_seq *seq = &intel_dp->pps_delays;
Jesse Barnes453c5422013-03-28 09:55:41 -07005180
Ville Syrjäläe39b9992014-09-04 14:53:14 +03005181 lockdep_assert_held(&dev_priv->pps_mutex);
Jesse Barnes453c5422013-03-28 09:55:41 -07005182
5183 if (HAS_PCH_SPLIT(dev)) {
5184 pp_on_reg = PCH_PP_ON_DELAYS;
5185 pp_off_reg = PCH_PP_OFF_DELAYS;
5186 pp_div_reg = PCH_PP_DIVISOR;
5187 } else {
Jani Nikulabf13e812013-09-06 07:40:05 +03005188 enum pipe pipe = vlv_power_sequencer_pipe(intel_dp);
5189
5190 pp_on_reg = VLV_PIPE_PP_ON_DELAYS(pipe);
5191 pp_off_reg = VLV_PIPE_PP_OFF_DELAYS(pipe);
5192 pp_div_reg = VLV_PIPE_PP_DIVISOR(pipe);
Jesse Barnes453c5422013-03-28 09:55:41 -07005193 }
5194
Paulo Zanonib2f19d12013-12-19 14:29:44 -02005195 /*
5196 * And finally store the new values in the power sequencer. The
5197 * backlight delays are set to 1 because we do manual waits on them. For
5198 * T8, even BSpec recommends doing it. For T9, if we don't do this,
5199 * we'll end up waiting for the backlight off delay twice: once when we
5200 * do the manual sleep, and once when we disable the panel and wait for
5201 * the PP_STATUS bit to become zero.
5202 */
Jani Nikulaf30d26e2013-01-16 10:53:40 +02005203 pp_on = (seq->t1_t3 << PANEL_POWER_UP_DELAY_SHIFT) |
Paulo Zanonib2f19d12013-12-19 14:29:44 -02005204 (1 << PANEL_LIGHT_ON_DELAY_SHIFT);
5205 pp_off = (1 << PANEL_LIGHT_OFF_DELAY_SHIFT) |
Jani Nikulaf30d26e2013-01-16 10:53:40 +02005206 (seq->t10 << PANEL_POWER_DOWN_DELAY_SHIFT);
Daniel Vetter67a54562012-10-20 20:57:45 +02005207 /* Compute the divisor for the pp clock, simply match the Bspec
5208 * formula. */
Jesse Barnes453c5422013-03-28 09:55:41 -07005209 pp_div = ((100 * div)/2 - 1) << PP_REFERENCE_DIVIDER_SHIFT;
Jani Nikulaf30d26e2013-01-16 10:53:40 +02005210 pp_div |= (DIV_ROUND_UP(seq->t11_t12, 1000)
Daniel Vetter67a54562012-10-20 20:57:45 +02005211 << PANEL_POWER_CYCLE_DELAY_SHIFT);
5212
5213 /* Haswell doesn't have any port selection bits for the panel
5214 * power sequencer any more. */
Imre Deakbc7d38a2013-05-16 14:40:36 +03005215 if (IS_VALLEYVIEW(dev)) {
Ville Syrjäläad933b52014-08-18 22:15:56 +03005216 port_sel = PANEL_PORT_SELECT_VLV(port);
Imre Deakbc7d38a2013-05-16 14:40:36 +03005217 } else if (HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev)) {
Ville Syrjäläad933b52014-08-18 22:15:56 +03005218 if (port == PORT_A)
Jani Nikulaa24c1442013-09-05 16:44:46 +03005219 port_sel = PANEL_PORT_SELECT_DPA;
Daniel Vetter67a54562012-10-20 20:57:45 +02005220 else
Jani Nikulaa24c1442013-09-05 16:44:46 +03005221 port_sel = PANEL_PORT_SELECT_DPD;
Daniel Vetter67a54562012-10-20 20:57:45 +02005222 }
5223
Jesse Barnes453c5422013-03-28 09:55:41 -07005224 pp_on |= port_sel;
5225
5226 I915_WRITE(pp_on_reg, pp_on);
5227 I915_WRITE(pp_off_reg, pp_off);
5228 I915_WRITE(pp_div_reg, pp_div);
Daniel Vetter67a54562012-10-20 20:57:45 +02005229
Daniel Vetter67a54562012-10-20 20:57:45 +02005230 DRM_DEBUG_KMS("panel power sequencer register settings: PP_ON %#x, PP_OFF %#x, PP_DIV %#x\n",
Jesse Barnes453c5422013-03-28 09:55:41 -07005231 I915_READ(pp_on_reg),
5232 I915_READ(pp_off_reg),
5233 I915_READ(pp_div_reg));
Keith Packardc8110e52009-05-06 11:51:10 -07005234}
5235
Vandana Kannanb33a2812015-02-13 15:33:03 +05305236/**
5237 * intel_dp_set_drrs_state - program registers for RR switch to take effect
5238 * @dev: DRM device
5239 * @refresh_rate: RR to be programmed
5240 *
5241 * This function gets called when refresh rate (RR) has to be changed from
5242 * one frequency to another. Switches can be between high and low RR
5243 * supported by the panel or to any other RR based on media playback (in
5244 * this case, RR value needs to be passed from user space).
5245 *
5246 * The caller of this function needs to take a lock on dev_priv->drrs.
5247 */
Vandana Kannan96178ee2015-01-10 02:25:56 +05305248static void intel_dp_set_drrs_state(struct drm_device *dev, int refresh_rate)
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05305249{
5250 struct drm_i915_private *dev_priv = dev->dev_private;
5251 struct intel_encoder *encoder;
Vandana Kannan96178ee2015-01-10 02:25:56 +05305252 struct intel_digital_port *dig_port = NULL;
5253 struct intel_dp *intel_dp = dev_priv->drrs.dp;
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02005254 struct intel_crtc_state *config = NULL;
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05305255 struct intel_crtc *intel_crtc = NULL;
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05305256 u32 reg, val;
Vandana Kannan96178ee2015-01-10 02:25:56 +05305257 enum drrs_refresh_rate_type index = DRRS_HIGH_RR;
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05305258
5259 if (refresh_rate <= 0) {
5260 DRM_DEBUG_KMS("Refresh rate should be positive non-zero.\n");
5261 return;
5262 }
5263
Vandana Kannan96178ee2015-01-10 02:25:56 +05305264 if (intel_dp == NULL) {
5265 DRM_DEBUG_KMS("DRRS not supported.\n");
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05305266 return;
5267 }
5268
Daniel Vetter1fcc9d12014-07-11 10:30:10 -07005269 /*
Rodrigo Vivie4d59f62014-11-20 02:22:08 -08005270 * FIXME: This needs proper synchronization with psr state for some
5271 * platforms that cannot have PSR and DRRS enabled at the same time.
Daniel Vetter1fcc9d12014-07-11 10:30:10 -07005272 */
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05305273
Vandana Kannan96178ee2015-01-10 02:25:56 +05305274 dig_port = dp_to_dig_port(intel_dp);
5275 encoder = &dig_port->base;
Ander Conselvan de Oliveira723f9aa2015-03-20 16:18:18 +02005276 intel_crtc = to_intel_crtc(encoder->base.crtc);
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05305277
5278 if (!intel_crtc) {
5279 DRM_DEBUG_KMS("DRRS: intel_crtc not initialized\n");
5280 return;
5281 }
5282
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005283 config = intel_crtc->config;
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05305284
Vandana Kannan96178ee2015-01-10 02:25:56 +05305285 if (dev_priv->drrs.type < SEAMLESS_DRRS_SUPPORT) {
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05305286 DRM_DEBUG_KMS("Only Seamless DRRS supported.\n");
5287 return;
5288 }
5289
Vandana Kannan96178ee2015-01-10 02:25:56 +05305290 if (intel_dp->attached_connector->panel.downclock_mode->vrefresh ==
5291 refresh_rate)
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05305292 index = DRRS_LOW_RR;
5293
Vandana Kannan96178ee2015-01-10 02:25:56 +05305294 if (index == dev_priv->drrs.refresh_rate_type) {
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05305295 DRM_DEBUG_KMS(
5296 "DRRS requested for previously set RR...ignoring\n");
5297 return;
5298 }
5299
5300 if (!intel_crtc->active) {
5301 DRM_DEBUG_KMS("eDP encoder disabled. CRTC not Active\n");
5302 return;
5303 }
5304
Durgadoss R44395bf2015-02-13 15:33:02 +05305305 if (INTEL_INFO(dev)->gen >= 8 && !IS_CHERRYVIEW(dev)) {
Vandana Kannana4c30b12015-02-13 15:33:00 +05305306 switch (index) {
5307 case DRRS_HIGH_RR:
5308 intel_dp_set_m_n(intel_crtc, M1_N1);
5309 break;
5310 case DRRS_LOW_RR:
5311 intel_dp_set_m_n(intel_crtc, M2_N2);
5312 break;
5313 case DRRS_MAX_RR:
5314 default:
5315 DRM_ERROR("Unsupported refreshrate type\n");
5316 }
5317 } else if (INTEL_INFO(dev)->gen > 6) {
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005318 reg = PIPECONF(intel_crtc->config->cpu_transcoder);
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05305319 val = I915_READ(reg);
Vandana Kannana4c30b12015-02-13 15:33:00 +05305320
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05305321 if (index > DRRS_HIGH_RR) {
Vandana Kannan6fa7aec2015-02-13 15:33:01 +05305322 if (IS_VALLEYVIEW(dev))
5323 val |= PIPECONF_EDP_RR_MODE_SWITCH_VLV;
5324 else
5325 val |= PIPECONF_EDP_RR_MODE_SWITCH;
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05305326 } else {
Vandana Kannan6fa7aec2015-02-13 15:33:01 +05305327 if (IS_VALLEYVIEW(dev))
5328 val &= ~PIPECONF_EDP_RR_MODE_SWITCH_VLV;
5329 else
5330 val &= ~PIPECONF_EDP_RR_MODE_SWITCH;
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05305331 }
5332 I915_WRITE(reg, val);
5333 }
5334
Vandana Kannan4e9ac942015-01-22 15:14:45 +05305335 dev_priv->drrs.refresh_rate_type = index;
5336
5337 DRM_DEBUG_KMS("eDP Refresh Rate set to : %dHz\n", refresh_rate);
5338}
5339
Vandana Kannanb33a2812015-02-13 15:33:03 +05305340/**
5341 * intel_edp_drrs_enable - init drrs struct if supported
5342 * @intel_dp: DP struct
5343 *
5344 * Initializes frontbuffer_bits and drrs.dp
5345 */
Vandana Kannanc3955782015-01-22 15:17:40 +05305346void intel_edp_drrs_enable(struct intel_dp *intel_dp)
5347{
5348 struct drm_device *dev = intel_dp_to_dev(intel_dp);
5349 struct drm_i915_private *dev_priv = dev->dev_private;
5350 struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
5351 struct drm_crtc *crtc = dig_port->base.base.crtc;
5352 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5353
5354 if (!intel_crtc->config->has_drrs) {
5355 DRM_DEBUG_KMS("Panel doesn't support DRRS\n");
5356 return;
5357 }
5358
5359 mutex_lock(&dev_priv->drrs.mutex);
5360 if (WARN_ON(dev_priv->drrs.dp)) {
5361 DRM_ERROR("DRRS already enabled\n");
5362 goto unlock;
5363 }
5364
5365 dev_priv->drrs.busy_frontbuffer_bits = 0;
5366
5367 dev_priv->drrs.dp = intel_dp;
5368
5369unlock:
5370 mutex_unlock(&dev_priv->drrs.mutex);
5371}
5372
Vandana Kannanb33a2812015-02-13 15:33:03 +05305373/**
5374 * intel_edp_drrs_disable - Disable DRRS
5375 * @intel_dp: DP struct
5376 *
5377 */
Vandana Kannanc3955782015-01-22 15:17:40 +05305378void intel_edp_drrs_disable(struct intel_dp *intel_dp)
5379{
5380 struct drm_device *dev = intel_dp_to_dev(intel_dp);
5381 struct drm_i915_private *dev_priv = dev->dev_private;
5382 struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
5383 struct drm_crtc *crtc = dig_port->base.base.crtc;
5384 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5385
5386 if (!intel_crtc->config->has_drrs)
5387 return;
5388
5389 mutex_lock(&dev_priv->drrs.mutex);
5390 if (!dev_priv->drrs.dp) {
5391 mutex_unlock(&dev_priv->drrs.mutex);
5392 return;
5393 }
5394
5395 if (dev_priv->drrs.refresh_rate_type == DRRS_LOW_RR)
5396 intel_dp_set_drrs_state(dev_priv->dev,
5397 intel_dp->attached_connector->panel.
5398 fixed_mode->vrefresh);
5399
5400 dev_priv->drrs.dp = NULL;
5401 mutex_unlock(&dev_priv->drrs.mutex);
5402
5403 cancel_delayed_work_sync(&dev_priv->drrs.work);
5404}
5405
Vandana Kannan4e9ac942015-01-22 15:14:45 +05305406static void intel_edp_drrs_downclock_work(struct work_struct *work)
5407{
5408 struct drm_i915_private *dev_priv =
5409 container_of(work, typeof(*dev_priv), drrs.work.work);
5410 struct intel_dp *intel_dp;
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05305411
Vandana Kannan96178ee2015-01-10 02:25:56 +05305412 mutex_lock(&dev_priv->drrs.mutex);
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05305413
Vandana Kannan4e9ac942015-01-22 15:14:45 +05305414 intel_dp = dev_priv->drrs.dp;
5415
5416 if (!intel_dp)
5417 goto unlock;
5418
5419 /*
5420 * The delayed work can race with an invalidate hence we need to
5421 * recheck.
5422 */
5423
5424 if (dev_priv->drrs.busy_frontbuffer_bits)
5425 goto unlock;
5426
5427 if (dev_priv->drrs.refresh_rate_type != DRRS_LOW_RR)
5428 intel_dp_set_drrs_state(dev_priv->dev,
5429 intel_dp->attached_connector->panel.
5430 downclock_mode->vrefresh);
5431
5432unlock:
Vandana Kannan96178ee2015-01-10 02:25:56 +05305433 mutex_unlock(&dev_priv->drrs.mutex);
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05305434}
5435
Vandana Kannanb33a2812015-02-13 15:33:03 +05305436/**
5437 * intel_edp_drrs_invalidate - Invalidate DRRS
5438 * @dev: DRM device
5439 * @frontbuffer_bits: frontbuffer plane tracking bits
5440 *
5441 * When there is a disturbance on screen (due to cursor movement/time
5442 * update etc), DRRS needs to be invalidated, i.e. need to switch to
5443 * high RR.
5444 *
5445 * Dirty frontbuffers relevant to DRRS are tracked in busy_frontbuffer_bits.
5446 */
Vandana Kannana93fad02015-01-10 02:25:59 +05305447void intel_edp_drrs_invalidate(struct drm_device *dev,
5448 unsigned frontbuffer_bits)
5449{
5450 struct drm_i915_private *dev_priv = dev->dev_private;
5451 struct drm_crtc *crtc;
5452 enum pipe pipe;
5453
Daniel Vetter9da7d692015-04-09 16:44:15 +02005454 if (dev_priv->drrs.type == DRRS_NOT_SUPPORTED)
Vandana Kannana93fad02015-01-10 02:25:59 +05305455 return;
5456
Daniel Vetter88f933a2015-04-09 16:44:16 +02005457 cancel_delayed_work(&dev_priv->drrs.work);
Ramalingam C3954e732015-03-03 12:11:46 +05305458
Vandana Kannana93fad02015-01-10 02:25:59 +05305459 mutex_lock(&dev_priv->drrs.mutex);
Daniel Vetter9da7d692015-04-09 16:44:15 +02005460 if (!dev_priv->drrs.dp) {
5461 mutex_unlock(&dev_priv->drrs.mutex);
5462 return;
5463 }
5464
Vandana Kannana93fad02015-01-10 02:25:59 +05305465 crtc = dp_to_dig_port(dev_priv->drrs.dp)->base.base.crtc;
5466 pipe = to_intel_crtc(crtc)->pipe;
5467
5468 if (dev_priv->drrs.refresh_rate_type == DRRS_LOW_RR) {
Vandana Kannana93fad02015-01-10 02:25:59 +05305469 intel_dp_set_drrs_state(dev_priv->dev,
5470 dev_priv->drrs.dp->attached_connector->panel.
5471 fixed_mode->vrefresh);
5472 }
5473
5474 frontbuffer_bits &= INTEL_FRONTBUFFER_ALL_MASK(pipe);
5475
5476 dev_priv->drrs.busy_frontbuffer_bits |= frontbuffer_bits;
5477 mutex_unlock(&dev_priv->drrs.mutex);
5478}
5479
Vandana Kannanb33a2812015-02-13 15:33:03 +05305480/**
5481 * intel_edp_drrs_flush - Flush DRRS
5482 * @dev: DRM device
5483 * @frontbuffer_bits: frontbuffer plane tracking bits
5484 *
5485 * When there is no movement on screen, DRRS work can be scheduled.
5486 * This DRRS work is responsible for setting relevant registers after a
5487 * timeout of 1 second.
5488 *
5489 * Dirty frontbuffers relevant to DRRS are tracked in busy_frontbuffer_bits.
5490 */
Vandana Kannana93fad02015-01-10 02:25:59 +05305491void intel_edp_drrs_flush(struct drm_device *dev,
5492 unsigned frontbuffer_bits)
5493{
5494 struct drm_i915_private *dev_priv = dev->dev_private;
5495 struct drm_crtc *crtc;
5496 enum pipe pipe;
5497
Daniel Vetter9da7d692015-04-09 16:44:15 +02005498 if (dev_priv->drrs.type == DRRS_NOT_SUPPORTED)
Vandana Kannana93fad02015-01-10 02:25:59 +05305499 return;
5500
Daniel Vetter88f933a2015-04-09 16:44:16 +02005501 cancel_delayed_work(&dev_priv->drrs.work);
Ramalingam C3954e732015-03-03 12:11:46 +05305502
Vandana Kannana93fad02015-01-10 02:25:59 +05305503 mutex_lock(&dev_priv->drrs.mutex);
Daniel Vetter9da7d692015-04-09 16:44:15 +02005504 if (!dev_priv->drrs.dp) {
5505 mutex_unlock(&dev_priv->drrs.mutex);
5506 return;
5507 }
5508
Vandana Kannana93fad02015-01-10 02:25:59 +05305509 crtc = dp_to_dig_port(dev_priv->drrs.dp)->base.base.crtc;
5510 pipe = to_intel_crtc(crtc)->pipe;
5511 dev_priv->drrs.busy_frontbuffer_bits &= ~frontbuffer_bits;
5512
Vandana Kannana93fad02015-01-10 02:25:59 +05305513 if (dev_priv->drrs.refresh_rate_type != DRRS_LOW_RR &&
5514 !dev_priv->drrs.busy_frontbuffer_bits)
5515 schedule_delayed_work(&dev_priv->drrs.work,
5516 msecs_to_jiffies(1000));
5517 mutex_unlock(&dev_priv->drrs.mutex);
5518}
5519
Vandana Kannanb33a2812015-02-13 15:33:03 +05305520/**
5521 * DOC: Display Refresh Rate Switching (DRRS)
5522 *
5523 * Display Refresh Rate Switching (DRRS) is a power conservation feature
5524 * which enables swtching between low and high refresh rates,
5525 * dynamically, based on the usage scenario. This feature is applicable
5526 * for internal panels.
5527 *
5528 * Indication that the panel supports DRRS is given by the panel EDID, which
5529 * would list multiple refresh rates for one resolution.
5530 *
5531 * DRRS is of 2 types - static and seamless.
5532 * Static DRRS involves changing refresh rate (RR) by doing a full modeset
5533 * (may appear as a blink on screen) and is used in dock-undock scenario.
5534 * Seamless DRRS involves changing RR without any visual effect to the user
5535 * and can be used during normal system usage. This is done by programming
5536 * certain registers.
5537 *
5538 * Support for static/seamless DRRS may be indicated in the VBT based on
5539 * inputs from the panel spec.
5540 *
5541 * DRRS saves power by switching to low RR based on usage scenarios.
5542 *
5543 * eDP DRRS:-
5544 * The implementation is based on frontbuffer tracking implementation.
5545 * When there is a disturbance on the screen triggered by user activity or a
5546 * periodic system activity, DRRS is disabled (RR is changed to high RR).
5547 * When there is no movement on screen, after a timeout of 1 second, a switch
5548 * to low RR is made.
5549 * For integration with frontbuffer tracking code,
5550 * intel_edp_drrs_invalidate() and intel_edp_drrs_flush() are called.
5551 *
5552 * DRRS can be further extended to support other internal panels and also
5553 * the scenario of video playback wherein RR is set based on the rate
5554 * requested by userspace.
5555 */
5556
5557/**
5558 * intel_dp_drrs_init - Init basic DRRS work and mutex.
5559 * @intel_connector: eDP connector
5560 * @fixed_mode: preferred mode of panel
5561 *
5562 * This function is called only once at driver load to initialize basic
5563 * DRRS stuff.
5564 *
5565 * Returns:
5566 * Downclock mode if panel supports it, else return NULL.
5567 * DRRS support is determined by the presence of downclock mode (apart
5568 * from VBT setting).
5569 */
Pradeep Bhat4f9db5b2014-04-05 12:12:31 +05305570static struct drm_display_mode *
Vandana Kannan96178ee2015-01-10 02:25:56 +05305571intel_dp_drrs_init(struct intel_connector *intel_connector,
5572 struct drm_display_mode *fixed_mode)
Pradeep Bhat4f9db5b2014-04-05 12:12:31 +05305573{
5574 struct drm_connector *connector = &intel_connector->base;
Vandana Kannan96178ee2015-01-10 02:25:56 +05305575 struct drm_device *dev = connector->dev;
Pradeep Bhat4f9db5b2014-04-05 12:12:31 +05305576 struct drm_i915_private *dev_priv = dev->dev_private;
5577 struct drm_display_mode *downclock_mode = NULL;
5578
Daniel Vetter9da7d692015-04-09 16:44:15 +02005579 INIT_DELAYED_WORK(&dev_priv->drrs.work, intel_edp_drrs_downclock_work);
5580 mutex_init(&dev_priv->drrs.mutex);
5581
Pradeep Bhat4f9db5b2014-04-05 12:12:31 +05305582 if (INTEL_INFO(dev)->gen <= 6) {
5583 DRM_DEBUG_KMS("DRRS supported for Gen7 and above\n");
5584 return NULL;
5585 }
5586
5587 if (dev_priv->vbt.drrs_type != SEAMLESS_DRRS_SUPPORT) {
Damien Lespiau4079b8d2014-08-05 10:39:42 +01005588 DRM_DEBUG_KMS("VBT doesn't support DRRS\n");
Pradeep Bhat4f9db5b2014-04-05 12:12:31 +05305589 return NULL;
5590 }
5591
5592 downclock_mode = intel_find_panel_downclock
5593 (dev, fixed_mode, connector);
5594
5595 if (!downclock_mode) {
Ramalingam Ca1d26342015-02-23 17:38:33 +05305596 DRM_DEBUG_KMS("Downclock mode is not found. DRRS not supported\n");
Pradeep Bhat4f9db5b2014-04-05 12:12:31 +05305597 return NULL;
5598 }
5599
Vandana Kannan96178ee2015-01-10 02:25:56 +05305600 dev_priv->drrs.type = dev_priv->vbt.drrs_type;
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05305601
Vandana Kannan96178ee2015-01-10 02:25:56 +05305602 dev_priv->drrs.refresh_rate_type = DRRS_HIGH_RR;
Damien Lespiau4079b8d2014-08-05 10:39:42 +01005603 DRM_DEBUG_KMS("seamless DRRS supported for eDP panel.\n");
Pradeep Bhat4f9db5b2014-04-05 12:12:31 +05305604 return downclock_mode;
5605}
5606
Paulo Zanonied92f0b2013-06-12 17:27:24 -03005607static bool intel_edp_init_connector(struct intel_dp *intel_dp,
Ville Syrjälä36b5f422014-10-16 21:27:30 +03005608 struct intel_connector *intel_connector)
Paulo Zanonied92f0b2013-06-12 17:27:24 -03005609{
5610 struct drm_connector *connector = &intel_connector->base;
5611 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
Paulo Zanoni63635212014-04-22 19:55:42 -03005612 struct intel_encoder *intel_encoder = &intel_dig_port->base;
5613 struct drm_device *dev = intel_encoder->base.dev;
Paulo Zanonied92f0b2013-06-12 17:27:24 -03005614 struct drm_i915_private *dev_priv = dev->dev_private;
5615 struct drm_display_mode *fixed_mode = NULL;
Pradeep Bhat4f9db5b2014-04-05 12:12:31 +05305616 struct drm_display_mode *downclock_mode = NULL;
Paulo Zanonied92f0b2013-06-12 17:27:24 -03005617 bool has_dpcd;
5618 struct drm_display_mode *scan;
5619 struct edid *edid;
Ville Syrjälä6517d272014-11-07 11:16:02 +02005620 enum pipe pipe = INVALID_PIPE;
Paulo Zanonied92f0b2013-06-12 17:27:24 -03005621
5622 if (!is_edp(intel_dp))
5623 return true;
5624
Ville Syrjälä49e6bc52014-10-28 16:15:52 +02005625 pps_lock(intel_dp);
5626 intel_edp_panel_vdd_sanitize(intel_dp);
5627 pps_unlock(intel_dp);
Paulo Zanoni63635212014-04-22 19:55:42 -03005628
Paulo Zanonied92f0b2013-06-12 17:27:24 -03005629 /* Cache DPCD and EDID for edp. */
Paulo Zanonied92f0b2013-06-12 17:27:24 -03005630 has_dpcd = intel_dp_get_dpcd(intel_dp);
Paulo Zanonied92f0b2013-06-12 17:27:24 -03005631
5632 if (has_dpcd) {
5633 if (intel_dp->dpcd[DP_DPCD_REV] >= 0x11)
5634 dev_priv->no_aux_handshake =
5635 intel_dp->dpcd[DP_MAX_DOWNSPREAD] &
5636 DP_NO_AUX_HANDSHAKE_LINK_TRAINING;
5637 } else {
5638 /* if this fails, presume the device is a ghost */
5639 DRM_INFO("failed to retrieve link info, disabling eDP\n");
Paulo Zanonied92f0b2013-06-12 17:27:24 -03005640 return false;
5641 }
5642
5643 /* We now know it's not a ghost, init power sequence regs. */
Ville Syrjälä773538e82014-09-04 14:54:56 +03005644 pps_lock(intel_dp);
Ville Syrjälä36b5f422014-10-16 21:27:30 +03005645 intel_dp_init_panel_power_sequencer_registers(dev, intel_dp);
Ville Syrjälä773538e82014-09-04 14:54:56 +03005646 pps_unlock(intel_dp);
Paulo Zanonied92f0b2013-06-12 17:27:24 -03005647
Daniel Vetter060c8772014-03-21 23:22:35 +01005648 mutex_lock(&dev->mode_config.mutex);
Jani Nikula0b998362014-03-14 16:51:17 +02005649 edid = drm_get_edid(connector, &intel_dp->aux.ddc);
Paulo Zanonied92f0b2013-06-12 17:27:24 -03005650 if (edid) {
5651 if (drm_add_edid_modes(connector, edid)) {
5652 drm_mode_connector_update_edid_property(connector,
5653 edid);
5654 drm_edid_to_eld(connector, edid);
5655 } else {
5656 kfree(edid);
5657 edid = ERR_PTR(-EINVAL);
5658 }
5659 } else {
5660 edid = ERR_PTR(-ENOENT);
5661 }
5662 intel_connector->edid = edid;
5663
5664 /* prefer fixed mode from EDID if available */
5665 list_for_each_entry(scan, &connector->probed_modes, head) {
5666 if ((scan->type & DRM_MODE_TYPE_PREFERRED)) {
5667 fixed_mode = drm_mode_duplicate(dev, scan);
Pradeep Bhat4f9db5b2014-04-05 12:12:31 +05305668 downclock_mode = intel_dp_drrs_init(
Pradeep Bhat4f9db5b2014-04-05 12:12:31 +05305669 intel_connector, fixed_mode);
Paulo Zanonied92f0b2013-06-12 17:27:24 -03005670 break;
5671 }
5672 }
5673
5674 /* fallback to VBT if available for eDP */
5675 if (!fixed_mode && dev_priv->vbt.lfp_lvds_vbt_mode) {
5676 fixed_mode = drm_mode_duplicate(dev,
5677 dev_priv->vbt.lfp_lvds_vbt_mode);
5678 if (fixed_mode)
5679 fixed_mode->type |= DRM_MODE_TYPE_PREFERRED;
5680 }
Daniel Vetter060c8772014-03-21 23:22:35 +01005681 mutex_unlock(&dev->mode_config.mutex);
Paulo Zanonied92f0b2013-06-12 17:27:24 -03005682
Clint Taylor01527b32014-07-07 13:01:46 -07005683 if (IS_VALLEYVIEW(dev)) {
5684 intel_dp->edp_notifier.notifier_call = edp_notify_handler;
5685 register_reboot_notifier(&intel_dp->edp_notifier);
Ville Syrjälä6517d272014-11-07 11:16:02 +02005686
5687 /*
5688 * Figure out the current pipe for the initial backlight setup.
5689 * If the current pipe isn't valid, try the PPS pipe, and if that
5690 * fails just assume pipe A.
5691 */
5692 if (IS_CHERRYVIEW(dev))
5693 pipe = DP_PORT_TO_PIPE_CHV(intel_dp->DP);
5694 else
5695 pipe = PORT_TO_PIPE(intel_dp->DP);
5696
5697 if (pipe != PIPE_A && pipe != PIPE_B)
5698 pipe = intel_dp->pps_pipe;
5699
5700 if (pipe != PIPE_A && pipe != PIPE_B)
5701 pipe = PIPE_A;
5702
5703 DRM_DEBUG_KMS("using pipe %c for initial backlight setup\n",
5704 pipe_name(pipe));
Clint Taylor01527b32014-07-07 13:01:46 -07005705 }
5706
Pradeep Bhat4f9db5b2014-04-05 12:12:31 +05305707 intel_panel_init(&intel_connector->panel, fixed_mode, downclock_mode);
Jani Nikula73580fb72014-08-12 17:11:41 +03005708 intel_connector->panel.backlight_power = intel_edp_backlight_power;
Ville Syrjälä6517d272014-11-07 11:16:02 +02005709 intel_panel_setup_backlight(connector, pipe);
Paulo Zanonied92f0b2013-06-12 17:27:24 -03005710
5711 return true;
5712}
5713
Paulo Zanoni16c25532013-06-12 17:27:25 -03005714bool
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02005715intel_dp_init_connector(struct intel_digital_port *intel_dig_port,
5716 struct intel_connector *intel_connector)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07005717{
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02005718 struct drm_connector *connector = &intel_connector->base;
5719 struct intel_dp *intel_dp = &intel_dig_port->dp;
5720 struct intel_encoder *intel_encoder = &intel_dig_port->base;
5721 struct drm_device *dev = intel_encoder->base.dev;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07005722 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanoni174edf12012-10-26 19:05:50 -02005723 enum port port = intel_dig_port->port;
Jani Nikula0b998362014-03-14 16:51:17 +02005724 int type;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07005725
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +03005726 intel_dp->pps_pipe = INVALID_PIPE;
5727
Damien Lespiauec5b01d2014-01-21 13:35:39 +00005728 /* intel_dp vfuncs */
Damien Lespiaub6b5e382014-01-20 16:00:59 +00005729 if (INTEL_INFO(dev)->gen >= 9)
5730 intel_dp->get_aux_clock_divider = skl_get_aux_clock_divider;
5731 else if (IS_VALLEYVIEW(dev))
Damien Lespiauec5b01d2014-01-21 13:35:39 +00005732 intel_dp->get_aux_clock_divider = vlv_get_aux_clock_divider;
5733 else if (IS_HASWELL(dev) || IS_BROADWELL(dev))
5734 intel_dp->get_aux_clock_divider = hsw_get_aux_clock_divider;
5735 else if (HAS_PCH_SPLIT(dev))
5736 intel_dp->get_aux_clock_divider = ilk_get_aux_clock_divider;
5737 else
5738 intel_dp->get_aux_clock_divider = i9xx_get_aux_clock_divider;
5739
Damien Lespiaub9ca5fa2014-01-20 16:01:00 +00005740 if (INTEL_INFO(dev)->gen >= 9)
5741 intel_dp->get_aux_send_ctl = skl_get_aux_send_ctl;
5742 else
5743 intel_dp->get_aux_send_ctl = i9xx_get_aux_send_ctl;
Damien Lespiau153b1102014-01-21 13:37:15 +00005744
Daniel Vetter07679352012-09-06 22:15:42 +02005745 /* Preserve the current hw state. */
5746 intel_dp->DP = I915_READ(intel_dp->output_reg);
Jani Nikuladd06f902012-10-19 14:51:50 +03005747 intel_dp->attached_connector = intel_connector;
Chris Wilson3d3dc142011-02-12 10:33:12 +00005748
Ville Syrjälä3b32a352013-11-01 18:22:41 +02005749 if (intel_dp_is_edp(dev, port))
Gajanan Bhat19c03922012-09-27 19:13:07 +05305750 type = DRM_MODE_CONNECTOR_eDP;
Ville Syrjälä3b32a352013-11-01 18:22:41 +02005751 else
5752 type = DRM_MODE_CONNECTOR_DisplayPort;
Adam Jacksonb3295302010-07-16 14:46:28 -04005753
Imre Deakf7d24902013-05-08 13:14:05 +03005754 /*
5755 * For eDP we always set the encoder type to INTEL_OUTPUT_EDP, but
5756 * for DP the encoder type can be set by the caller to
5757 * INTEL_OUTPUT_UNKNOWN for DDI, so don't rewrite it.
5758 */
5759 if (type == DRM_MODE_CONNECTOR_eDP)
5760 intel_encoder->type = INTEL_OUTPUT_EDP;
5761
Ville Syrjäläc17ed5b2014-10-16 21:27:27 +03005762 /* eDP only on port B and/or C on vlv/chv */
5763 if (WARN_ON(IS_VALLEYVIEW(dev) && is_edp(intel_dp) &&
5764 port != PORT_B && port != PORT_C))
5765 return false;
5766
Imre Deake7281ea2013-05-08 13:14:08 +03005767 DRM_DEBUG_KMS("Adding %s connector on port %c\n",
5768 type == DRM_MODE_CONNECTOR_eDP ? "eDP" : "DP",
5769 port_name(port));
5770
Adam Jacksonb3295302010-07-16 14:46:28 -04005771 drm_connector_init(dev, connector, &intel_dp_connector_funcs, type);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07005772 drm_connector_helper_add(connector, &intel_dp_connector_helper_funcs);
5773
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02005774 connector->interlace_allowed = true;
5775 connector->doublescan_allowed = 0;
Ma Lingf8aed702009-08-24 13:50:24 +08005776
Daniel Vetter66a92782012-07-12 20:08:18 +02005777 INIT_DELAYED_WORK(&intel_dp->panel_vdd_work,
Daniel Vetter4be73782014-01-17 14:39:48 +01005778 edp_panel_vdd_work);
Zhenyu Wang6251ec02010-01-12 05:38:32 +08005779
Chris Wilsondf0e9242010-09-09 16:20:55 +01005780 intel_connector_attach_encoder(intel_connector, intel_encoder);
Thomas Wood34ea3d32014-05-29 16:57:41 +01005781 drm_connector_register(connector);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07005782
Paulo Zanoniaffa9352012-11-23 15:30:39 -02005783 if (HAS_DDI(dev))
Paulo Zanonibcbc8892012-10-26 19:05:51 -02005784 intel_connector->get_hw_state = intel_ddi_connector_get_hw_state;
5785 else
5786 intel_connector->get_hw_state = intel_connector_get_hw_state;
Imre Deak80f65de2014-02-11 17:12:49 +02005787 intel_connector->unregister = intel_dp_connector_unregister;
Paulo Zanonibcbc8892012-10-26 19:05:51 -02005788
Jani Nikula0b998362014-03-14 16:51:17 +02005789 /* Set up the hotplug pin. */
Paulo Zanoniab9d7c32012-07-17 17:53:45 -03005790 switch (port) {
5791 case PORT_A:
Egbert Eich1d843f92013-02-25 12:06:49 -05005792 intel_encoder->hpd_pin = HPD_PORT_A;
Paulo Zanoniab9d7c32012-07-17 17:53:45 -03005793 break;
5794 case PORT_B:
Egbert Eich1d843f92013-02-25 12:06:49 -05005795 intel_encoder->hpd_pin = HPD_PORT_B;
Paulo Zanoniab9d7c32012-07-17 17:53:45 -03005796 break;
5797 case PORT_C:
Egbert Eich1d843f92013-02-25 12:06:49 -05005798 intel_encoder->hpd_pin = HPD_PORT_C;
Paulo Zanoniab9d7c32012-07-17 17:53:45 -03005799 break;
5800 case PORT_D:
Egbert Eich1d843f92013-02-25 12:06:49 -05005801 intel_encoder->hpd_pin = HPD_PORT_D;
Paulo Zanoniab9d7c32012-07-17 17:53:45 -03005802 break;
5803 default:
Damien Lespiauad1c0b12013-03-07 15:30:28 +00005804 BUG();
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08005805 }
5806
Imre Deakdada1a92014-01-29 13:25:41 +02005807 if (is_edp(intel_dp)) {
Ville Syrjälä773538e82014-09-04 14:54:56 +03005808 pps_lock(intel_dp);
Ville Syrjälä1e74a322014-10-28 16:15:51 +02005809 intel_dp_init_panel_power_timestamps(intel_dp);
5810 if (IS_VALLEYVIEW(dev))
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +03005811 vlv_initial_power_sequencer_setup(intel_dp);
Ville Syrjälä1e74a322014-10-28 16:15:51 +02005812 else
Ville Syrjälä36b5f422014-10-16 21:27:30 +03005813 intel_dp_init_panel_power_sequencer(dev, intel_dp);
Ville Syrjälä773538e82014-09-04 14:54:56 +03005814 pps_unlock(intel_dp);
Imre Deakdada1a92014-01-29 13:25:41 +02005815 }
Paulo Zanoni0095e6d2013-12-19 14:29:39 -02005816
Jani Nikula9d1a1032014-03-14 16:51:15 +02005817 intel_dp_aux_init(intel_dp, intel_connector);
Dave Airliec1f05262012-08-30 11:06:18 +10005818
Dave Airlie0e32b392014-05-02 14:02:48 +10005819 /* init MST on ports that can support it */
Damien Lespiauc86ea3d2014-12-12 14:26:58 +00005820 if (IS_HASWELL(dev) || IS_BROADWELL(dev) || INTEL_INFO(dev)->gen >= 9) {
Dave Airlie0e32b392014-05-02 14:02:48 +10005821 if (port == PORT_B || port == PORT_C || port == PORT_D) {
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +03005822 intel_dp_mst_encoder_init(intel_dig_port,
5823 intel_connector->base.base.id);
Dave Airlie0e32b392014-05-02 14:02:48 +10005824 }
5825 }
5826
Ville Syrjälä36b5f422014-10-16 21:27:30 +03005827 if (!intel_edp_init_connector(intel_dp, intel_connector)) {
Dave Airlie4f71d0c2014-06-04 16:02:28 +10005828 drm_dp_aux_unregister(&intel_dp->aux);
Paulo Zanoni15b1d172013-06-12 17:27:27 -03005829 if (is_edp(intel_dp)) {
5830 cancel_delayed_work_sync(&intel_dp->panel_vdd_work);
Ville Syrjälä951468f2014-09-04 14:55:31 +03005831 /*
5832 * vdd might still be enabled do to the delayed vdd off.
5833 * Make sure vdd is actually turned off here.
5834 */
Ville Syrjälä773538e82014-09-04 14:54:56 +03005835 pps_lock(intel_dp);
Daniel Vetter4be73782014-01-17 14:39:48 +01005836 edp_panel_vdd_off_sync(intel_dp);
Ville Syrjälä773538e82014-09-04 14:54:56 +03005837 pps_unlock(intel_dp);
Paulo Zanoni15b1d172013-06-12 17:27:27 -03005838 }
Thomas Wood34ea3d32014-05-29 16:57:41 +01005839 drm_connector_unregister(connector);
Paulo Zanonib2f246a2013-06-12 17:27:26 -03005840 drm_connector_cleanup(connector);
Paulo Zanoni16c25532013-06-12 17:27:25 -03005841 return false;
Paulo Zanonib2f246a2013-06-12 17:27:26 -03005842 }
Zhenyu Wang32f9d652009-07-24 01:00:32 +08005843
Chris Wilsonf6849602010-09-19 09:29:33 +01005844 intel_dp_add_properties(intel_dp, connector);
5845
Keith Packarda4fc5ed2009-04-07 16:16:42 -07005846 /* For G4X desktop chip, PEG_BAND_GAP_DATA 3:0 must first be written
5847 * 0xd. Failure to do so will result in spurious interrupts being
5848 * generated on the port when a cable is not attached.
5849 */
5850 if (IS_G4X(dev) && !IS_GM45(dev)) {
5851 u32 temp = I915_READ(PEG_BAND_GAP_DATA);
5852 I915_WRITE(PEG_BAND_GAP_DATA, (temp & ~0xf) | 0xd);
5853 }
Paulo Zanoni16c25532013-06-12 17:27:25 -03005854
Jani Nikulaaa7471d2015-04-01 11:15:21 +03005855 i915_debugfs_connector_add(connector);
5856
Paulo Zanoni16c25532013-06-12 17:27:25 -03005857 return true;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07005858}
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02005859
5860void
5861intel_dp_init(struct drm_device *dev, int output_reg, enum port port)
5862{
Dave Airlie13cf5502014-06-18 11:29:35 +10005863 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02005864 struct intel_digital_port *intel_dig_port;
5865 struct intel_encoder *intel_encoder;
5866 struct drm_encoder *encoder;
5867 struct intel_connector *intel_connector;
5868
Daniel Vetterb14c5672013-09-19 12:18:32 +02005869 intel_dig_port = kzalloc(sizeof(*intel_dig_port), GFP_KERNEL);
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02005870 if (!intel_dig_port)
5871 return;
5872
Ander Conselvan de Oliveira08d9bc92015-04-10 10:59:10 +03005873 intel_connector = intel_connector_alloc();
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02005874 if (!intel_connector) {
5875 kfree(intel_dig_port);
5876 return;
5877 }
5878
5879 intel_encoder = &intel_dig_port->base;
5880 encoder = &intel_encoder->base;
5881
5882 drm_encoder_init(dev, &intel_encoder->base, &intel_dp_enc_funcs,
5883 DRM_MODE_ENCODER_TMDS);
5884
Daniel Vetter5bfe2ac2013-03-27 00:44:55 +01005885 intel_encoder->compute_config = intel_dp_compute_config;
Paulo Zanoni00c09d72012-10-26 19:05:52 -02005886 intel_encoder->disable = intel_disable_dp;
Paulo Zanoni00c09d72012-10-26 19:05:52 -02005887 intel_encoder->get_hw_state = intel_dp_get_hw_state;
Jesse Barnes045ac3b2013-05-14 17:08:26 -07005888 intel_encoder->get_config = intel_dp_get_config;
Imre Deak07f9cd02014-08-18 14:42:45 +03005889 intel_encoder->suspend = intel_dp_encoder_suspend;
Chon Ming Leee4a1d842014-04-09 13:28:20 +03005890 if (IS_CHERRYVIEW(dev)) {
Ville Syrjälä9197c882014-04-09 13:29:05 +03005891 intel_encoder->pre_pll_enable = chv_dp_pre_pll_enable;
Chon Ming Leee4a1d842014-04-09 13:28:20 +03005892 intel_encoder->pre_enable = chv_pre_enable_dp;
5893 intel_encoder->enable = vlv_enable_dp;
Ville Syrjälä580d3812014-04-09 13:29:00 +03005894 intel_encoder->post_disable = chv_post_disable_dp;
Chon Ming Leee4a1d842014-04-09 13:28:20 +03005895 } else if (IS_VALLEYVIEW(dev)) {
Jani Nikulaecff4f32013-09-06 07:38:29 +03005896 intel_encoder->pre_pll_enable = vlv_dp_pre_pll_enable;
Jani Nikulaab1f90f2013-07-30 12:20:30 +03005897 intel_encoder->pre_enable = vlv_pre_enable_dp;
5898 intel_encoder->enable = vlv_enable_dp;
Ville Syrjälä49277c32014-03-31 18:21:26 +03005899 intel_encoder->post_disable = vlv_post_disable_dp;
Jani Nikulaab1f90f2013-07-30 12:20:30 +03005900 } else {
Jani Nikulaecff4f32013-09-06 07:38:29 +03005901 intel_encoder->pre_enable = g4x_pre_enable_dp;
5902 intel_encoder->enable = g4x_enable_dp;
Ville Syrjälä08aff3f2014-08-18 22:16:09 +03005903 if (INTEL_INFO(dev)->gen >= 5)
5904 intel_encoder->post_disable = ilk_post_disable_dp;
Jani Nikulaab1f90f2013-07-30 12:20:30 +03005905 }
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02005906
Paulo Zanoni174edf12012-10-26 19:05:50 -02005907 intel_dig_port->port = port;
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02005908 intel_dig_port->dp.output_reg = output_reg;
5909
Paulo Zanoni00c09d72012-10-26 19:05:52 -02005910 intel_encoder->type = INTEL_OUTPUT_DISPLAYPORT;
Ville Syrjälä882ec382014-04-28 14:07:43 +03005911 if (IS_CHERRYVIEW(dev)) {
5912 if (port == PORT_D)
5913 intel_encoder->crtc_mask = 1 << 2;
5914 else
5915 intel_encoder->crtc_mask = (1 << 0) | (1 << 1);
5916 } else {
5917 intel_encoder->crtc_mask = (1 << 0) | (1 << 1) | (1 << 2);
5918 }
Ville Syrjäläbc079e82014-03-03 16:15:28 +02005919 intel_encoder->cloneable = 0;
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02005920 intel_encoder->hot_plug = intel_dp_hot_plug;
5921
Dave Airlie13cf5502014-06-18 11:29:35 +10005922 intel_dig_port->hpd_pulse = intel_dp_hpd_pulse;
5923 dev_priv->hpd_irq_port[port] = intel_dig_port;
5924
Paulo Zanoni15b1d172013-06-12 17:27:27 -03005925 if (!intel_dp_init_connector(intel_dig_port, intel_connector)) {
5926 drm_encoder_cleanup(encoder);
5927 kfree(intel_dig_port);
Paulo Zanonib2f246a2013-06-12 17:27:26 -03005928 kfree(intel_connector);
Paulo Zanoni15b1d172013-06-12 17:27:27 -03005929 }
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02005930}
Dave Airlie0e32b392014-05-02 14:02:48 +10005931
5932void intel_dp_mst_suspend(struct drm_device *dev)
5933{
5934 struct drm_i915_private *dev_priv = dev->dev_private;
5935 int i;
5936
5937 /* disable MST */
5938 for (i = 0; i < I915_MAX_PORTS; i++) {
5939 struct intel_digital_port *intel_dig_port = dev_priv->hpd_irq_port[i];
5940 if (!intel_dig_port)
5941 continue;
5942
5943 if (intel_dig_port->base.type == INTEL_OUTPUT_DISPLAYPORT) {
5944 if (!intel_dig_port->dp.can_mst)
5945 continue;
5946 if (intel_dig_port->dp.is_mst)
5947 drm_dp_mst_topology_mgr_suspend(&intel_dig_port->dp.mst_mgr);
5948 }
5949 }
5950}
5951
5952void intel_dp_mst_resume(struct drm_device *dev)
5953{
5954 struct drm_i915_private *dev_priv = dev->dev_private;
5955 int i;
5956
5957 for (i = 0; i < I915_MAX_PORTS; i++) {
5958 struct intel_digital_port *intel_dig_port = dev_priv->hpd_irq_port[i];
5959 if (!intel_dig_port)
5960 continue;
5961 if (intel_dig_port->base.type == INTEL_OUTPUT_DISPLAYPORT) {
5962 int ret;
5963
5964 if (!intel_dig_port->dp.can_mst)
5965 continue;
5966
5967 ret = drm_dp_mst_topology_mgr_resume(&intel_dig_port->dp.mst_mgr);
5968 if (ret != 0) {
5969 intel_dp_check_mst_status(&intel_dig_port->dp);
5970 }
5971 }
5972 }
5973}