blob: e74ae628bbb98ef40779629a66f8fbc6d9706848 [file] [log] [blame]
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001/*
2 * Broadcom GENET (Gigabit Ethernet) controller driver
3 *
4 * Copyright (c) 2014 Broadcom Corporation
5 *
6 * This program is free software; you can redistribute it and/or modify
7 * it under the terms of the GNU General Public License version 2 as
8 * published by the Free Software Foundation.
Florian Fainelli1c1008c2014-02-13 16:08:47 -08009 */
10
11#define pr_fmt(fmt) "bcmgenet: " fmt
12
13#include <linux/kernel.h>
14#include <linux/module.h>
15#include <linux/sched.h>
16#include <linux/types.h>
17#include <linux/fcntl.h>
18#include <linux/interrupt.h>
19#include <linux/string.h>
20#include <linux/if_ether.h>
21#include <linux/init.h>
22#include <linux/errno.h>
23#include <linux/delay.h>
24#include <linux/platform_device.h>
25#include <linux/dma-mapping.h>
26#include <linux/pm.h>
27#include <linux/clk.h>
Florian Fainelli1c1008c2014-02-13 16:08:47 -080028#include <linux/of.h>
29#include <linux/of_address.h>
30#include <linux/of_irq.h>
31#include <linux/of_net.h>
32#include <linux/of_platform.h>
33#include <net/arp.h>
34
35#include <linux/mii.h>
36#include <linux/ethtool.h>
37#include <linux/netdevice.h>
38#include <linux/inetdevice.h>
39#include <linux/etherdevice.h>
40#include <linux/skbuff.h>
41#include <linux/in.h>
42#include <linux/ip.h>
43#include <linux/ipv6.h>
44#include <linux/phy.h>
Petri Gyntherb0ba5122014-12-01 16:18:08 -080045#include <linux/platform_data/bcmgenet.h>
Florian Fainelli1c1008c2014-02-13 16:08:47 -080046
47#include <asm/unaligned.h>
48
49#include "bcmgenet.h"
50
51/* Maximum number of hardware queues, downsized if needed */
52#define GENET_MAX_MQ_CNT 4
53
54/* Default highest priority queue for multi queue support */
55#define GENET_Q0_PRIORITY 0
56
Petri Gynther3feafa02015-03-05 17:40:14 -080057#define GENET_Q16_RX_BD_CNT \
58 (TOTAL_DESC - priv->hw_params->rx_queues * priv->hw_params->rx_bds_per_q)
Petri Gynther51a966a2015-02-23 11:00:46 -080059#define GENET_Q16_TX_BD_CNT \
60 (TOTAL_DESC - priv->hw_params->tx_queues * priv->hw_params->tx_bds_per_q)
Florian Fainelli1c1008c2014-02-13 16:08:47 -080061
62#define RX_BUF_LENGTH 2048
63#define SKB_ALIGNMENT 32
64
65/* Tx/Rx DMA register offset, skip 256 descriptors */
66#define WORDS_PER_BD(p) (p->hw_params->words_per_bd)
67#define DMA_DESC_SIZE (WORDS_PER_BD(priv) * sizeof(u32))
68
69#define GENET_TDMA_REG_OFF (priv->hw_params->tdma_offset + \
70 TOTAL_DESC * DMA_DESC_SIZE)
71
72#define GENET_RDMA_REG_OFF (priv->hw_params->rdma_offset + \
73 TOTAL_DESC * DMA_DESC_SIZE)
74
75static inline void dmadesc_set_length_status(struct bcmgenet_priv *priv,
Florian Fainellic91b7f62014-07-23 10:42:12 -070076 void __iomem *d, u32 value)
Florian Fainelli1c1008c2014-02-13 16:08:47 -080077{
78 __raw_writel(value, d + DMA_DESC_LENGTH_STATUS);
79}
80
81static inline u32 dmadesc_get_length_status(struct bcmgenet_priv *priv,
Florian Fainellic91b7f62014-07-23 10:42:12 -070082 void __iomem *d)
Florian Fainelli1c1008c2014-02-13 16:08:47 -080083{
84 return __raw_readl(d + DMA_DESC_LENGTH_STATUS);
85}
86
87static inline void dmadesc_set_addr(struct bcmgenet_priv *priv,
88 void __iomem *d,
89 dma_addr_t addr)
90{
91 __raw_writel(lower_32_bits(addr), d + DMA_DESC_ADDRESS_LO);
92
93 /* Register writes to GISB bus can take couple hundred nanoseconds
94 * and are done for each packet, save these expensive writes unless
Brian Norris7fc527f2014-07-29 14:34:14 -070095 * the platform is explicitly configured for 64-bits/LPAE.
Florian Fainelli1c1008c2014-02-13 16:08:47 -080096 */
97#ifdef CONFIG_PHYS_ADDR_T_64BIT
98 if (priv->hw_params->flags & GENET_HAS_40BITS)
99 __raw_writel(upper_32_bits(addr), d + DMA_DESC_ADDRESS_HI);
100#endif
101}
102
103/* Combined address + length/status setter */
104static inline void dmadesc_set(struct bcmgenet_priv *priv,
Florian Fainellic91b7f62014-07-23 10:42:12 -0700105 void __iomem *d, dma_addr_t addr, u32 val)
Florian Fainelli1c1008c2014-02-13 16:08:47 -0800106{
107 dmadesc_set_length_status(priv, d, val);
108 dmadesc_set_addr(priv, d, addr);
109}
110
111static inline dma_addr_t dmadesc_get_addr(struct bcmgenet_priv *priv,
112 void __iomem *d)
113{
114 dma_addr_t addr;
115
116 addr = __raw_readl(d + DMA_DESC_ADDRESS_LO);
117
118 /* Register writes to GISB bus can take couple hundred nanoseconds
119 * and are done for each packet, save these expensive writes unless
Brian Norris7fc527f2014-07-29 14:34:14 -0700120 * the platform is explicitly configured for 64-bits/LPAE.
Florian Fainelli1c1008c2014-02-13 16:08:47 -0800121 */
122#ifdef CONFIG_PHYS_ADDR_T_64BIT
123 if (priv->hw_params->flags & GENET_HAS_40BITS)
124 addr |= (u64)__raw_readl(d + DMA_DESC_ADDRESS_HI) << 32;
125#endif
126 return addr;
127}
128
129#define GENET_VER_FMT "%1d.%1d EPHY: 0x%04x"
130
131#define GENET_MSG_DEFAULT (NETIF_MSG_DRV | NETIF_MSG_PROBE | \
132 NETIF_MSG_LINK)
133
134static inline u32 bcmgenet_rbuf_ctrl_get(struct bcmgenet_priv *priv)
135{
136 if (GENET_IS_V1(priv))
137 return bcmgenet_rbuf_readl(priv, RBUF_FLUSH_CTRL_V1);
138 else
139 return bcmgenet_sys_readl(priv, SYS_RBUF_FLUSH_CTRL);
140}
141
142static inline void bcmgenet_rbuf_ctrl_set(struct bcmgenet_priv *priv, u32 val)
143{
144 if (GENET_IS_V1(priv))
145 bcmgenet_rbuf_writel(priv, val, RBUF_FLUSH_CTRL_V1);
146 else
147 bcmgenet_sys_writel(priv, val, SYS_RBUF_FLUSH_CTRL);
148}
149
150/* These macros are defined to deal with register map change
151 * between GENET1.1 and GENET2. Only those currently being used
152 * by driver are defined.
153 */
154static inline u32 bcmgenet_tbuf_ctrl_get(struct bcmgenet_priv *priv)
155{
156 if (GENET_IS_V1(priv))
157 return bcmgenet_rbuf_readl(priv, TBUF_CTRL_V1);
158 else
159 return __raw_readl(priv->base +
160 priv->hw_params->tbuf_offset + TBUF_CTRL);
161}
162
163static inline void bcmgenet_tbuf_ctrl_set(struct bcmgenet_priv *priv, u32 val)
164{
165 if (GENET_IS_V1(priv))
166 bcmgenet_rbuf_writel(priv, val, TBUF_CTRL_V1);
167 else
168 __raw_writel(val, priv->base +
169 priv->hw_params->tbuf_offset + TBUF_CTRL);
170}
171
172static inline u32 bcmgenet_bp_mc_get(struct bcmgenet_priv *priv)
173{
174 if (GENET_IS_V1(priv))
175 return bcmgenet_rbuf_readl(priv, TBUF_BP_MC_V1);
176 else
177 return __raw_readl(priv->base +
178 priv->hw_params->tbuf_offset + TBUF_BP_MC);
179}
180
181static inline void bcmgenet_bp_mc_set(struct bcmgenet_priv *priv, u32 val)
182{
183 if (GENET_IS_V1(priv))
184 bcmgenet_rbuf_writel(priv, val, TBUF_BP_MC_V1);
185 else
186 __raw_writel(val, priv->base +
187 priv->hw_params->tbuf_offset + TBUF_BP_MC);
188}
189
190/* RX/TX DMA register accessors */
191enum dma_reg {
192 DMA_RING_CFG = 0,
193 DMA_CTRL,
194 DMA_STATUS,
195 DMA_SCB_BURST_SIZE,
196 DMA_ARB_CTRL,
Petri Gynther37742162014-10-07 09:30:01 -0700197 DMA_PRIORITY_0,
198 DMA_PRIORITY_1,
199 DMA_PRIORITY_2,
Florian Fainelli1c1008c2014-02-13 16:08:47 -0800200};
201
202static const u8 bcmgenet_dma_regs_v3plus[] = {
203 [DMA_RING_CFG] = 0x00,
204 [DMA_CTRL] = 0x04,
205 [DMA_STATUS] = 0x08,
206 [DMA_SCB_BURST_SIZE] = 0x0C,
207 [DMA_ARB_CTRL] = 0x2C,
Petri Gynther37742162014-10-07 09:30:01 -0700208 [DMA_PRIORITY_0] = 0x30,
209 [DMA_PRIORITY_1] = 0x34,
210 [DMA_PRIORITY_2] = 0x38,
Florian Fainelli1c1008c2014-02-13 16:08:47 -0800211};
212
213static const u8 bcmgenet_dma_regs_v2[] = {
214 [DMA_RING_CFG] = 0x00,
215 [DMA_CTRL] = 0x04,
216 [DMA_STATUS] = 0x08,
217 [DMA_SCB_BURST_SIZE] = 0x0C,
218 [DMA_ARB_CTRL] = 0x30,
Petri Gynther37742162014-10-07 09:30:01 -0700219 [DMA_PRIORITY_0] = 0x34,
220 [DMA_PRIORITY_1] = 0x38,
221 [DMA_PRIORITY_2] = 0x3C,
Florian Fainelli1c1008c2014-02-13 16:08:47 -0800222};
223
224static const u8 bcmgenet_dma_regs_v1[] = {
225 [DMA_CTRL] = 0x00,
226 [DMA_STATUS] = 0x04,
227 [DMA_SCB_BURST_SIZE] = 0x0C,
228 [DMA_ARB_CTRL] = 0x30,
Petri Gynther37742162014-10-07 09:30:01 -0700229 [DMA_PRIORITY_0] = 0x34,
230 [DMA_PRIORITY_1] = 0x38,
231 [DMA_PRIORITY_2] = 0x3C,
Florian Fainelli1c1008c2014-02-13 16:08:47 -0800232};
233
234/* Set at runtime once bcmgenet version is known */
235static const u8 *bcmgenet_dma_regs;
236
237static inline struct bcmgenet_priv *dev_to_priv(struct device *dev)
238{
239 return netdev_priv(dev_get_drvdata(dev));
240}
241
242static inline u32 bcmgenet_tdma_readl(struct bcmgenet_priv *priv,
Florian Fainellic91b7f62014-07-23 10:42:12 -0700243 enum dma_reg r)
Florian Fainelli1c1008c2014-02-13 16:08:47 -0800244{
245 return __raw_readl(priv->base + GENET_TDMA_REG_OFF +
246 DMA_RINGS_SIZE + bcmgenet_dma_regs[r]);
247}
248
249static inline void bcmgenet_tdma_writel(struct bcmgenet_priv *priv,
250 u32 val, enum dma_reg r)
251{
252 __raw_writel(val, priv->base + GENET_TDMA_REG_OFF +
253 DMA_RINGS_SIZE + bcmgenet_dma_regs[r]);
254}
255
256static inline u32 bcmgenet_rdma_readl(struct bcmgenet_priv *priv,
Florian Fainellic91b7f62014-07-23 10:42:12 -0700257 enum dma_reg r)
Florian Fainelli1c1008c2014-02-13 16:08:47 -0800258{
259 return __raw_readl(priv->base + GENET_RDMA_REG_OFF +
260 DMA_RINGS_SIZE + bcmgenet_dma_regs[r]);
261}
262
263static inline void bcmgenet_rdma_writel(struct bcmgenet_priv *priv,
264 u32 val, enum dma_reg r)
265{
266 __raw_writel(val, priv->base + GENET_RDMA_REG_OFF +
267 DMA_RINGS_SIZE + bcmgenet_dma_regs[r]);
268}
269
270/* RDMA/TDMA ring registers and accessors
271 * we merge the common fields and just prefix with T/D the registers
272 * having different meaning depending on the direction
273 */
274enum dma_ring_reg {
275 TDMA_READ_PTR = 0,
276 RDMA_WRITE_PTR = TDMA_READ_PTR,
277 TDMA_READ_PTR_HI,
278 RDMA_WRITE_PTR_HI = TDMA_READ_PTR_HI,
279 TDMA_CONS_INDEX,
280 RDMA_PROD_INDEX = TDMA_CONS_INDEX,
281 TDMA_PROD_INDEX,
282 RDMA_CONS_INDEX = TDMA_PROD_INDEX,
283 DMA_RING_BUF_SIZE,
284 DMA_START_ADDR,
285 DMA_START_ADDR_HI,
286 DMA_END_ADDR,
287 DMA_END_ADDR_HI,
288 DMA_MBUF_DONE_THRESH,
289 TDMA_FLOW_PERIOD,
290 RDMA_XON_XOFF_THRESH = TDMA_FLOW_PERIOD,
291 TDMA_WRITE_PTR,
292 RDMA_READ_PTR = TDMA_WRITE_PTR,
293 TDMA_WRITE_PTR_HI,
294 RDMA_READ_PTR_HI = TDMA_WRITE_PTR_HI
295};
296
297/* GENET v4 supports 40-bits pointer addressing
298 * for obvious reasons the LO and HI word parts
299 * are contiguous, but this offsets the other
300 * registers.
301 */
302static const u8 genet_dma_ring_regs_v4[] = {
303 [TDMA_READ_PTR] = 0x00,
304 [TDMA_READ_PTR_HI] = 0x04,
305 [TDMA_CONS_INDEX] = 0x08,
306 [TDMA_PROD_INDEX] = 0x0C,
307 [DMA_RING_BUF_SIZE] = 0x10,
308 [DMA_START_ADDR] = 0x14,
309 [DMA_START_ADDR_HI] = 0x18,
310 [DMA_END_ADDR] = 0x1C,
311 [DMA_END_ADDR_HI] = 0x20,
312 [DMA_MBUF_DONE_THRESH] = 0x24,
313 [TDMA_FLOW_PERIOD] = 0x28,
314 [TDMA_WRITE_PTR] = 0x2C,
315 [TDMA_WRITE_PTR_HI] = 0x30,
316};
317
318static const u8 genet_dma_ring_regs_v123[] = {
319 [TDMA_READ_PTR] = 0x00,
320 [TDMA_CONS_INDEX] = 0x04,
321 [TDMA_PROD_INDEX] = 0x08,
322 [DMA_RING_BUF_SIZE] = 0x0C,
323 [DMA_START_ADDR] = 0x10,
324 [DMA_END_ADDR] = 0x14,
325 [DMA_MBUF_DONE_THRESH] = 0x18,
326 [TDMA_FLOW_PERIOD] = 0x1C,
327 [TDMA_WRITE_PTR] = 0x20,
328};
329
330/* Set at runtime once GENET version is known */
331static const u8 *genet_dma_ring_regs;
332
333static inline u32 bcmgenet_tdma_ring_readl(struct bcmgenet_priv *priv,
Florian Fainellic91b7f62014-07-23 10:42:12 -0700334 unsigned int ring,
335 enum dma_ring_reg r)
Florian Fainelli1c1008c2014-02-13 16:08:47 -0800336{
337 return __raw_readl(priv->base + GENET_TDMA_REG_OFF +
338 (DMA_RING_SIZE * ring) +
339 genet_dma_ring_regs[r]);
340}
341
342static inline void bcmgenet_tdma_ring_writel(struct bcmgenet_priv *priv,
Florian Fainellic91b7f62014-07-23 10:42:12 -0700343 unsigned int ring, u32 val,
344 enum dma_ring_reg r)
Florian Fainelli1c1008c2014-02-13 16:08:47 -0800345{
346 __raw_writel(val, priv->base + GENET_TDMA_REG_OFF +
347 (DMA_RING_SIZE * ring) +
348 genet_dma_ring_regs[r]);
349}
350
351static inline u32 bcmgenet_rdma_ring_readl(struct bcmgenet_priv *priv,
Florian Fainellic91b7f62014-07-23 10:42:12 -0700352 unsigned int ring,
353 enum dma_ring_reg r)
Florian Fainelli1c1008c2014-02-13 16:08:47 -0800354{
355 return __raw_readl(priv->base + GENET_RDMA_REG_OFF +
356 (DMA_RING_SIZE * ring) +
357 genet_dma_ring_regs[r]);
358}
359
360static inline void bcmgenet_rdma_ring_writel(struct bcmgenet_priv *priv,
Florian Fainellic91b7f62014-07-23 10:42:12 -0700361 unsigned int ring, u32 val,
362 enum dma_ring_reg r)
Florian Fainelli1c1008c2014-02-13 16:08:47 -0800363{
364 __raw_writel(val, priv->base + GENET_RDMA_REG_OFF +
365 (DMA_RING_SIZE * ring) +
366 genet_dma_ring_regs[r]);
367}
368
369static int bcmgenet_get_settings(struct net_device *dev,
Florian Fainellic91b7f62014-07-23 10:42:12 -0700370 struct ethtool_cmd *cmd)
Florian Fainelli1c1008c2014-02-13 16:08:47 -0800371{
372 struct bcmgenet_priv *priv = netdev_priv(dev);
373
374 if (!netif_running(dev))
375 return -EINVAL;
376
377 if (!priv->phydev)
378 return -ENODEV;
379
380 return phy_ethtool_gset(priv->phydev, cmd);
381}
382
383static int bcmgenet_set_settings(struct net_device *dev,
Florian Fainellic91b7f62014-07-23 10:42:12 -0700384 struct ethtool_cmd *cmd)
Florian Fainelli1c1008c2014-02-13 16:08:47 -0800385{
386 struct bcmgenet_priv *priv = netdev_priv(dev);
387
388 if (!netif_running(dev))
389 return -EINVAL;
390
391 if (!priv->phydev)
392 return -ENODEV;
393
394 return phy_ethtool_sset(priv->phydev, cmd);
395}
396
397static int bcmgenet_set_rx_csum(struct net_device *dev,
398 netdev_features_t wanted)
399{
400 struct bcmgenet_priv *priv = netdev_priv(dev);
401 u32 rbuf_chk_ctrl;
402 bool rx_csum_en;
403
404 rx_csum_en = !!(wanted & NETIF_F_RXCSUM);
405
406 rbuf_chk_ctrl = bcmgenet_rbuf_readl(priv, RBUF_CHK_CTRL);
407
408 /* enable rx checksumming */
409 if (rx_csum_en)
410 rbuf_chk_ctrl |= RBUF_RXCHK_EN;
411 else
412 rbuf_chk_ctrl &= ~RBUF_RXCHK_EN;
413 priv->desc_rxchk_en = rx_csum_en;
Florian Fainelliebe5e3c2014-03-26 21:18:39 -0700414
415 /* If UniMAC forwards CRC, we need to skip over it to get
416 * a valid CHK bit to be set in the per-packet status word
417 */
418 if (rx_csum_en && priv->crc_fwd_en)
419 rbuf_chk_ctrl |= RBUF_SKIP_FCS;
420 else
421 rbuf_chk_ctrl &= ~RBUF_SKIP_FCS;
422
Florian Fainelli1c1008c2014-02-13 16:08:47 -0800423 bcmgenet_rbuf_writel(priv, rbuf_chk_ctrl, RBUF_CHK_CTRL);
424
425 return 0;
426}
427
428static int bcmgenet_set_tx_csum(struct net_device *dev,
429 netdev_features_t wanted)
430{
431 struct bcmgenet_priv *priv = netdev_priv(dev);
432 bool desc_64b_en;
433 u32 tbuf_ctrl, rbuf_ctrl;
434
435 tbuf_ctrl = bcmgenet_tbuf_ctrl_get(priv);
436 rbuf_ctrl = bcmgenet_rbuf_readl(priv, RBUF_CTRL);
437
438 desc_64b_en = !!(wanted & (NETIF_F_IP_CSUM | NETIF_F_IPV6_CSUM));
439
440 /* enable 64 bytes descriptor in both directions (RBUF and TBUF) */
441 if (desc_64b_en) {
442 tbuf_ctrl |= RBUF_64B_EN;
443 rbuf_ctrl |= RBUF_64B_EN;
444 } else {
445 tbuf_ctrl &= ~RBUF_64B_EN;
446 rbuf_ctrl &= ~RBUF_64B_EN;
447 }
448 priv->desc_64b_en = desc_64b_en;
449
450 bcmgenet_tbuf_ctrl_set(priv, tbuf_ctrl);
451 bcmgenet_rbuf_writel(priv, rbuf_ctrl, RBUF_CTRL);
452
453 return 0;
454}
455
456static int bcmgenet_set_features(struct net_device *dev,
Florian Fainellic91b7f62014-07-23 10:42:12 -0700457 netdev_features_t features)
Florian Fainelli1c1008c2014-02-13 16:08:47 -0800458{
459 netdev_features_t changed = features ^ dev->features;
460 netdev_features_t wanted = dev->wanted_features;
461 int ret = 0;
462
463 if (changed & (NETIF_F_IP_CSUM | NETIF_F_IPV6_CSUM))
464 ret = bcmgenet_set_tx_csum(dev, wanted);
465 if (changed & (NETIF_F_RXCSUM))
466 ret = bcmgenet_set_rx_csum(dev, wanted);
467
468 return ret;
469}
470
471static u32 bcmgenet_get_msglevel(struct net_device *dev)
472{
473 struct bcmgenet_priv *priv = netdev_priv(dev);
474
475 return priv->msg_enable;
476}
477
478static void bcmgenet_set_msglevel(struct net_device *dev, u32 level)
479{
480 struct bcmgenet_priv *priv = netdev_priv(dev);
481
482 priv->msg_enable = level;
483}
484
485/* standard ethtool support functions. */
486enum bcmgenet_stat_type {
487 BCMGENET_STAT_NETDEV = -1,
488 BCMGENET_STAT_MIB_RX,
489 BCMGENET_STAT_MIB_TX,
490 BCMGENET_STAT_RUNT,
491 BCMGENET_STAT_MISC,
Florian Fainellif62ba9c2015-02-28 18:09:16 -0800492 BCMGENET_STAT_SOFT,
Florian Fainelli1c1008c2014-02-13 16:08:47 -0800493};
494
495struct bcmgenet_stats {
496 char stat_string[ETH_GSTRING_LEN];
497 int stat_sizeof;
498 int stat_offset;
499 enum bcmgenet_stat_type type;
500 /* reg offset from UMAC base for misc counters */
501 u16 reg_offset;
502};
503
504#define STAT_NETDEV(m) { \
505 .stat_string = __stringify(m), \
506 .stat_sizeof = sizeof(((struct net_device_stats *)0)->m), \
507 .stat_offset = offsetof(struct net_device_stats, m), \
508 .type = BCMGENET_STAT_NETDEV, \
509}
510
511#define STAT_GENET_MIB(str, m, _type) { \
512 .stat_string = str, \
513 .stat_sizeof = sizeof(((struct bcmgenet_priv *)0)->m), \
514 .stat_offset = offsetof(struct bcmgenet_priv, m), \
515 .type = _type, \
516}
517
518#define STAT_GENET_MIB_RX(str, m) STAT_GENET_MIB(str, m, BCMGENET_STAT_MIB_RX)
519#define STAT_GENET_MIB_TX(str, m) STAT_GENET_MIB(str, m, BCMGENET_STAT_MIB_TX)
520#define STAT_GENET_RUNT(str, m) STAT_GENET_MIB(str, m, BCMGENET_STAT_RUNT)
Florian Fainellif62ba9c2015-02-28 18:09:16 -0800521#define STAT_GENET_SOFT_MIB(str, m) STAT_GENET_MIB(str, m, BCMGENET_STAT_SOFT)
Florian Fainelli1c1008c2014-02-13 16:08:47 -0800522
523#define STAT_GENET_MISC(str, m, offset) { \
524 .stat_string = str, \
525 .stat_sizeof = sizeof(((struct bcmgenet_priv *)0)->m), \
526 .stat_offset = offsetof(struct bcmgenet_priv, m), \
527 .type = BCMGENET_STAT_MISC, \
528 .reg_offset = offset, \
529}
530
531
532/* There is a 0xC gap between the end of RX and beginning of TX stats and then
533 * between the end of TX stats and the beginning of the RX RUNT
534 */
535#define BCMGENET_STAT_OFFSET 0xc
536
537/* Hardware counters must be kept in sync because the order/offset
538 * is important here (order in structure declaration = order in hardware)
539 */
540static const struct bcmgenet_stats bcmgenet_gstrings_stats[] = {
541 /* general stats */
542 STAT_NETDEV(rx_packets),
543 STAT_NETDEV(tx_packets),
544 STAT_NETDEV(rx_bytes),
545 STAT_NETDEV(tx_bytes),
546 STAT_NETDEV(rx_errors),
547 STAT_NETDEV(tx_errors),
548 STAT_NETDEV(rx_dropped),
549 STAT_NETDEV(tx_dropped),
550 STAT_NETDEV(multicast),
551 /* UniMAC RSV counters */
552 STAT_GENET_MIB_RX("rx_64_octets", mib.rx.pkt_cnt.cnt_64),
553 STAT_GENET_MIB_RX("rx_65_127_oct", mib.rx.pkt_cnt.cnt_127),
554 STAT_GENET_MIB_RX("rx_128_255_oct", mib.rx.pkt_cnt.cnt_255),
555 STAT_GENET_MIB_RX("rx_256_511_oct", mib.rx.pkt_cnt.cnt_511),
556 STAT_GENET_MIB_RX("rx_512_1023_oct", mib.rx.pkt_cnt.cnt_1023),
557 STAT_GENET_MIB_RX("rx_1024_1518_oct", mib.rx.pkt_cnt.cnt_1518),
558 STAT_GENET_MIB_RX("rx_vlan_1519_1522_oct", mib.rx.pkt_cnt.cnt_mgv),
559 STAT_GENET_MIB_RX("rx_1522_2047_oct", mib.rx.pkt_cnt.cnt_2047),
560 STAT_GENET_MIB_RX("rx_2048_4095_oct", mib.rx.pkt_cnt.cnt_4095),
561 STAT_GENET_MIB_RX("rx_4096_9216_oct", mib.rx.pkt_cnt.cnt_9216),
562 STAT_GENET_MIB_RX("rx_pkts", mib.rx.pkt),
563 STAT_GENET_MIB_RX("rx_bytes", mib.rx.bytes),
564 STAT_GENET_MIB_RX("rx_multicast", mib.rx.mca),
565 STAT_GENET_MIB_RX("rx_broadcast", mib.rx.bca),
566 STAT_GENET_MIB_RX("rx_fcs", mib.rx.fcs),
567 STAT_GENET_MIB_RX("rx_control", mib.rx.cf),
568 STAT_GENET_MIB_RX("rx_pause", mib.rx.pf),
569 STAT_GENET_MIB_RX("rx_unknown", mib.rx.uo),
570 STAT_GENET_MIB_RX("rx_align", mib.rx.aln),
571 STAT_GENET_MIB_RX("rx_outrange", mib.rx.flr),
572 STAT_GENET_MIB_RX("rx_code", mib.rx.cde),
573 STAT_GENET_MIB_RX("rx_carrier", mib.rx.fcr),
574 STAT_GENET_MIB_RX("rx_oversize", mib.rx.ovr),
575 STAT_GENET_MIB_RX("rx_jabber", mib.rx.jbr),
576 STAT_GENET_MIB_RX("rx_mtu_err", mib.rx.mtue),
577 STAT_GENET_MIB_RX("rx_good_pkts", mib.rx.pok),
578 STAT_GENET_MIB_RX("rx_unicast", mib.rx.uc),
579 STAT_GENET_MIB_RX("rx_ppp", mib.rx.ppp),
580 STAT_GENET_MIB_RX("rx_crc", mib.rx.rcrc),
581 /* UniMAC TSV counters */
582 STAT_GENET_MIB_TX("tx_64_octets", mib.tx.pkt_cnt.cnt_64),
583 STAT_GENET_MIB_TX("tx_65_127_oct", mib.tx.pkt_cnt.cnt_127),
584 STAT_GENET_MIB_TX("tx_128_255_oct", mib.tx.pkt_cnt.cnt_255),
585 STAT_GENET_MIB_TX("tx_256_511_oct", mib.tx.pkt_cnt.cnt_511),
586 STAT_GENET_MIB_TX("tx_512_1023_oct", mib.tx.pkt_cnt.cnt_1023),
587 STAT_GENET_MIB_TX("tx_1024_1518_oct", mib.tx.pkt_cnt.cnt_1518),
588 STAT_GENET_MIB_TX("tx_vlan_1519_1522_oct", mib.tx.pkt_cnt.cnt_mgv),
589 STAT_GENET_MIB_TX("tx_1522_2047_oct", mib.tx.pkt_cnt.cnt_2047),
590 STAT_GENET_MIB_TX("tx_2048_4095_oct", mib.tx.pkt_cnt.cnt_4095),
591 STAT_GENET_MIB_TX("tx_4096_9216_oct", mib.tx.pkt_cnt.cnt_9216),
592 STAT_GENET_MIB_TX("tx_pkts", mib.tx.pkts),
593 STAT_GENET_MIB_TX("tx_multicast", mib.tx.mca),
594 STAT_GENET_MIB_TX("tx_broadcast", mib.tx.bca),
595 STAT_GENET_MIB_TX("tx_pause", mib.tx.pf),
596 STAT_GENET_MIB_TX("tx_control", mib.tx.cf),
597 STAT_GENET_MIB_TX("tx_fcs_err", mib.tx.fcs),
598 STAT_GENET_MIB_TX("tx_oversize", mib.tx.ovr),
599 STAT_GENET_MIB_TX("tx_defer", mib.tx.drf),
600 STAT_GENET_MIB_TX("tx_excess_defer", mib.tx.edf),
601 STAT_GENET_MIB_TX("tx_single_col", mib.tx.scl),
602 STAT_GENET_MIB_TX("tx_multi_col", mib.tx.mcl),
603 STAT_GENET_MIB_TX("tx_late_col", mib.tx.lcl),
604 STAT_GENET_MIB_TX("tx_excess_col", mib.tx.ecl),
605 STAT_GENET_MIB_TX("tx_frags", mib.tx.frg),
606 STAT_GENET_MIB_TX("tx_total_col", mib.tx.ncl),
607 STAT_GENET_MIB_TX("tx_jabber", mib.tx.jbr),
608 STAT_GENET_MIB_TX("tx_bytes", mib.tx.bytes),
609 STAT_GENET_MIB_TX("tx_good_pkts", mib.tx.pok),
610 STAT_GENET_MIB_TX("tx_unicast", mib.tx.uc),
611 /* UniMAC RUNT counters */
612 STAT_GENET_RUNT("rx_runt_pkts", mib.rx_runt_cnt),
613 STAT_GENET_RUNT("rx_runt_valid_fcs", mib.rx_runt_fcs),
614 STAT_GENET_RUNT("rx_runt_inval_fcs_align", mib.rx_runt_fcs_align),
615 STAT_GENET_RUNT("rx_runt_bytes", mib.rx_runt_bytes),
616 /* Misc UniMAC counters */
617 STAT_GENET_MISC("rbuf_ovflow_cnt", mib.rbuf_ovflow_cnt,
618 UMAC_RBUF_OVFL_CNT),
619 STAT_GENET_MISC("rbuf_err_cnt", mib.rbuf_err_cnt, UMAC_RBUF_ERR_CNT),
620 STAT_GENET_MISC("mdf_err_cnt", mib.mdf_err_cnt, UMAC_MDF_ERR_CNT),
Florian Fainellif62ba9c2015-02-28 18:09:16 -0800621 STAT_GENET_SOFT_MIB("alloc_rx_buff_failed", mib.alloc_rx_buff_failed),
622 STAT_GENET_SOFT_MIB("rx_dma_failed", mib.rx_dma_failed),
623 STAT_GENET_SOFT_MIB("tx_dma_failed", mib.tx_dma_failed),
Florian Fainelli1c1008c2014-02-13 16:08:47 -0800624};
625
626#define BCMGENET_STATS_LEN ARRAY_SIZE(bcmgenet_gstrings_stats)
627
628static void bcmgenet_get_drvinfo(struct net_device *dev,
Florian Fainellic91b7f62014-07-23 10:42:12 -0700629 struct ethtool_drvinfo *info)
Florian Fainelli1c1008c2014-02-13 16:08:47 -0800630{
631 strlcpy(info->driver, "bcmgenet", sizeof(info->driver));
632 strlcpy(info->version, "v2.0", sizeof(info->version));
633 info->n_stats = BCMGENET_STATS_LEN;
Florian Fainelli1c1008c2014-02-13 16:08:47 -0800634}
635
636static int bcmgenet_get_sset_count(struct net_device *dev, int string_set)
637{
638 switch (string_set) {
639 case ETH_SS_STATS:
640 return BCMGENET_STATS_LEN;
641 default:
642 return -EOPNOTSUPP;
643 }
644}
645
Florian Fainellic91b7f62014-07-23 10:42:12 -0700646static void bcmgenet_get_strings(struct net_device *dev, u32 stringset,
647 u8 *data)
Florian Fainelli1c1008c2014-02-13 16:08:47 -0800648{
649 int i;
650
651 switch (stringset) {
652 case ETH_SS_STATS:
653 for (i = 0; i < BCMGENET_STATS_LEN; i++) {
654 memcpy(data + i * ETH_GSTRING_LEN,
Florian Fainellic91b7f62014-07-23 10:42:12 -0700655 bcmgenet_gstrings_stats[i].stat_string,
656 ETH_GSTRING_LEN);
Florian Fainelli1c1008c2014-02-13 16:08:47 -0800657 }
658 break;
659 }
660}
661
662static void bcmgenet_update_mib_counters(struct bcmgenet_priv *priv)
663{
664 int i, j = 0;
665
666 for (i = 0; i < BCMGENET_STATS_LEN; i++) {
667 const struct bcmgenet_stats *s;
668 u8 offset = 0;
669 u32 val = 0;
670 char *p;
671
672 s = &bcmgenet_gstrings_stats[i];
673 switch (s->type) {
674 case BCMGENET_STAT_NETDEV:
Florian Fainellif62ba9c2015-02-28 18:09:16 -0800675 case BCMGENET_STAT_SOFT:
Florian Fainelli1c1008c2014-02-13 16:08:47 -0800676 continue;
677 case BCMGENET_STAT_MIB_RX:
678 case BCMGENET_STAT_MIB_TX:
679 case BCMGENET_STAT_RUNT:
680 if (s->type != BCMGENET_STAT_MIB_RX)
681 offset = BCMGENET_STAT_OFFSET;
Florian Fainellic91b7f62014-07-23 10:42:12 -0700682 val = bcmgenet_umac_readl(priv,
683 UMAC_MIB_START + j + offset);
Florian Fainelli1c1008c2014-02-13 16:08:47 -0800684 break;
685 case BCMGENET_STAT_MISC:
686 val = bcmgenet_umac_readl(priv, s->reg_offset);
687 /* clear if overflowed */
688 if (val == ~0)
689 bcmgenet_umac_writel(priv, 0, s->reg_offset);
690 break;
691 }
692
693 j += s->stat_sizeof;
694 p = (char *)priv + s->stat_offset;
695 *(u32 *)p = val;
696 }
697}
698
699static void bcmgenet_get_ethtool_stats(struct net_device *dev,
Florian Fainellic91b7f62014-07-23 10:42:12 -0700700 struct ethtool_stats *stats,
701 u64 *data)
Florian Fainelli1c1008c2014-02-13 16:08:47 -0800702{
703 struct bcmgenet_priv *priv = netdev_priv(dev);
704 int i;
705
706 if (netif_running(dev))
707 bcmgenet_update_mib_counters(priv);
708
709 for (i = 0; i < BCMGENET_STATS_LEN; i++) {
710 const struct bcmgenet_stats *s;
711 char *p;
712
713 s = &bcmgenet_gstrings_stats[i];
714 if (s->type == BCMGENET_STAT_NETDEV)
715 p = (char *)&dev->stats;
716 else
717 p = (char *)priv;
718 p += s->stat_offset;
719 data[i] = *(u32 *)p;
720 }
721}
722
Florian Fainelli6ef398e2014-11-25 21:16:35 -0800723static void bcmgenet_eee_enable_set(struct net_device *dev, bool enable)
724{
725 struct bcmgenet_priv *priv = netdev_priv(dev);
726 u32 off = priv->hw_params->tbuf_offset + TBUF_ENERGY_CTRL;
727 u32 reg;
728
729 if (enable && !priv->clk_eee_enabled) {
730 clk_prepare_enable(priv->clk_eee);
731 priv->clk_eee_enabled = true;
732 }
733
734 reg = bcmgenet_umac_readl(priv, UMAC_EEE_CTRL);
735 if (enable)
736 reg |= EEE_EN;
737 else
738 reg &= ~EEE_EN;
739 bcmgenet_umac_writel(priv, reg, UMAC_EEE_CTRL);
740
741 /* Enable EEE and switch to a 27Mhz clock automatically */
742 reg = __raw_readl(priv->base + off);
743 if (enable)
744 reg |= TBUF_EEE_EN | TBUF_PM_EN;
745 else
746 reg &= ~(TBUF_EEE_EN | TBUF_PM_EN);
747 __raw_writel(reg, priv->base + off);
748
749 /* Do the same for thing for RBUF */
750 reg = bcmgenet_rbuf_readl(priv, RBUF_ENERGY_CTRL);
751 if (enable)
752 reg |= RBUF_EEE_EN | RBUF_PM_EN;
753 else
754 reg &= ~(RBUF_EEE_EN | RBUF_PM_EN);
755 bcmgenet_rbuf_writel(priv, reg, RBUF_ENERGY_CTRL);
756
757 if (!enable && priv->clk_eee_enabled) {
758 clk_disable_unprepare(priv->clk_eee);
759 priv->clk_eee_enabled = false;
760 }
761
762 priv->eee.eee_enabled = enable;
763 priv->eee.eee_active = enable;
764}
765
766static int bcmgenet_get_eee(struct net_device *dev, struct ethtool_eee *e)
767{
768 struct bcmgenet_priv *priv = netdev_priv(dev);
769 struct ethtool_eee *p = &priv->eee;
770
771 if (GENET_IS_V1(priv))
772 return -EOPNOTSUPP;
773
774 e->eee_enabled = p->eee_enabled;
775 e->eee_active = p->eee_active;
776 e->tx_lpi_timer = bcmgenet_umac_readl(priv, UMAC_EEE_LPI_TIMER);
777
778 return phy_ethtool_get_eee(priv->phydev, e);
779}
780
781static int bcmgenet_set_eee(struct net_device *dev, struct ethtool_eee *e)
782{
783 struct bcmgenet_priv *priv = netdev_priv(dev);
784 struct ethtool_eee *p = &priv->eee;
785 int ret = 0;
786
787 if (GENET_IS_V1(priv))
788 return -EOPNOTSUPP;
789
790 p->eee_enabled = e->eee_enabled;
791
792 if (!p->eee_enabled) {
793 bcmgenet_eee_enable_set(dev, false);
794 } else {
795 ret = phy_init_eee(priv->phydev, 0);
796 if (ret) {
797 netif_err(priv, hw, dev, "EEE initialization failed\n");
798 return ret;
799 }
800
801 bcmgenet_umac_writel(priv, e->tx_lpi_timer, UMAC_EEE_LPI_TIMER);
802 bcmgenet_eee_enable_set(dev, true);
803 }
804
805 return phy_ethtool_set_eee(priv->phydev, e);
806}
807
Florian Fainelli6b0c5402014-11-25 21:16:36 -0800808static int bcmgenet_nway_reset(struct net_device *dev)
809{
810 struct bcmgenet_priv *priv = netdev_priv(dev);
811
812 return genphy_restart_aneg(priv->phydev);
813}
814
Florian Fainelli1c1008c2014-02-13 16:08:47 -0800815/* standard ethtool support functions. */
816static struct ethtool_ops bcmgenet_ethtool_ops = {
817 .get_strings = bcmgenet_get_strings,
818 .get_sset_count = bcmgenet_get_sset_count,
819 .get_ethtool_stats = bcmgenet_get_ethtool_stats,
820 .get_settings = bcmgenet_get_settings,
821 .set_settings = bcmgenet_set_settings,
822 .get_drvinfo = bcmgenet_get_drvinfo,
823 .get_link = ethtool_op_get_link,
824 .get_msglevel = bcmgenet_get_msglevel,
825 .set_msglevel = bcmgenet_set_msglevel,
Florian Fainelli06ba8372014-07-21 15:29:29 -0700826 .get_wol = bcmgenet_get_wol,
827 .set_wol = bcmgenet_set_wol,
Florian Fainelli6ef398e2014-11-25 21:16:35 -0800828 .get_eee = bcmgenet_get_eee,
829 .set_eee = bcmgenet_set_eee,
Florian Fainelli6b0c5402014-11-25 21:16:36 -0800830 .nway_reset = bcmgenet_nway_reset,
Florian Fainelli1c1008c2014-02-13 16:08:47 -0800831};
832
833/* Power down the unimac, based on mode. */
834static void bcmgenet_power_down(struct bcmgenet_priv *priv,
835 enum bcmgenet_power_mode mode)
836{
837 u32 reg;
838
839 switch (mode) {
840 case GENET_POWER_CABLE_SENSE:
Florian Fainelli80d8e962014-02-24 16:56:11 -0800841 phy_detach(priv->phydev);
Florian Fainelli1c1008c2014-02-13 16:08:47 -0800842 break;
843
Florian Fainellic3ae64a2014-07-21 15:29:25 -0700844 case GENET_POWER_WOL_MAGIC:
845 bcmgenet_wol_power_down_cfg(priv, mode);
846 break;
847
Florian Fainelli1c1008c2014-02-13 16:08:47 -0800848 case GENET_POWER_PASSIVE:
849 /* Power down LED */
Florian Fainelli1c1008c2014-02-13 16:08:47 -0800850 if (priv->hw_params->flags & GENET_HAS_EXT) {
851 reg = bcmgenet_ext_readl(priv, EXT_EXT_PWR_MGMT);
852 reg |= (EXT_PWR_DOWN_PHY |
853 EXT_PWR_DOWN_DLL | EXT_PWR_DOWN_BIAS);
854 bcmgenet_ext_writel(priv, reg, EXT_EXT_PWR_MGMT);
855 }
856 break;
857 default:
858 break;
859 }
860}
861
862static void bcmgenet_power_up(struct bcmgenet_priv *priv,
Florian Fainellic91b7f62014-07-23 10:42:12 -0700863 enum bcmgenet_power_mode mode)
Florian Fainelli1c1008c2014-02-13 16:08:47 -0800864{
865 u32 reg;
866
867 if (!(priv->hw_params->flags & GENET_HAS_EXT))
868 return;
869
870 reg = bcmgenet_ext_readl(priv, EXT_EXT_PWR_MGMT);
871
872 switch (mode) {
873 case GENET_POWER_PASSIVE:
874 reg &= ~(EXT_PWR_DOWN_DLL | EXT_PWR_DOWN_PHY |
875 EXT_PWR_DOWN_BIAS);
876 /* fallthrough */
877 case GENET_POWER_CABLE_SENSE:
878 /* enable APD */
879 reg |= EXT_PWR_DN_EN_LD;
880 break;
Florian Fainellic3ae64a2014-07-21 15:29:25 -0700881 case GENET_POWER_WOL_MAGIC:
882 bcmgenet_wol_power_up_cfg(priv, mode);
883 return;
Florian Fainelli1c1008c2014-02-13 16:08:47 -0800884 default:
885 break;
886 }
887
888 bcmgenet_ext_writel(priv, reg, EXT_EXT_PWR_MGMT);
Florian Fainellicc013fb2014-08-11 14:50:43 -0700889
890 if (mode == GENET_POWER_PASSIVE)
891 bcmgenet_mii_reset(priv->dev);
Florian Fainelli1c1008c2014-02-13 16:08:47 -0800892}
893
894/* ioctl handle special commands that are not present in ethtool. */
895static int bcmgenet_ioctl(struct net_device *dev, struct ifreq *rq, int cmd)
896{
897 struct bcmgenet_priv *priv = netdev_priv(dev);
898 int val = 0;
899
900 if (!netif_running(dev))
901 return -EINVAL;
902
903 switch (cmd) {
904 case SIOCGMIIPHY:
905 case SIOCGMIIREG:
906 case SIOCSMIIREG:
907 if (!priv->phydev)
908 val = -ENODEV;
909 else
910 val = phy_mii_ioctl(priv->phydev, rq, cmd);
911 break;
912
913 default:
914 val = -EINVAL;
915 break;
916 }
917
918 return val;
919}
920
921static struct enet_cb *bcmgenet_get_txcb(struct bcmgenet_priv *priv,
922 struct bcmgenet_tx_ring *ring)
923{
924 struct enet_cb *tx_cb_ptr;
925
926 tx_cb_ptr = ring->cbs;
927 tx_cb_ptr += ring->write_ptr - ring->cb_ptr;
Petri Gynther014012a2015-02-23 11:00:45 -0800928
Florian Fainelli1c1008c2014-02-13 16:08:47 -0800929 /* Advancing local write pointer */
930 if (ring->write_ptr == ring->end_ptr)
931 ring->write_ptr = ring->cb_ptr;
932 else
933 ring->write_ptr++;
934
935 return tx_cb_ptr;
936}
937
938/* Simple helper to free a control block's resources */
939static void bcmgenet_free_cb(struct enet_cb *cb)
940{
941 dev_kfree_skb_any(cb->skb);
942 cb->skb = NULL;
943 dma_unmap_addr_set(cb, dma_addr, 0);
944}
945
946static inline void bcmgenet_tx_ring16_int_disable(struct bcmgenet_priv *priv,
947 struct bcmgenet_tx_ring *ring)
948{
949 bcmgenet_intrl2_0_writel(priv,
Florian Fainellic91b7f62014-07-23 10:42:12 -0700950 UMAC_IRQ_TXDMA_BDONE | UMAC_IRQ_TXDMA_PDONE,
951 INTRL2_CPU_MASK_SET);
Florian Fainelli1c1008c2014-02-13 16:08:47 -0800952}
953
954static inline void bcmgenet_tx_ring16_int_enable(struct bcmgenet_priv *priv,
955 struct bcmgenet_tx_ring *ring)
956{
957 bcmgenet_intrl2_0_writel(priv,
Florian Fainellic91b7f62014-07-23 10:42:12 -0700958 UMAC_IRQ_TXDMA_BDONE | UMAC_IRQ_TXDMA_PDONE,
959 INTRL2_CPU_MASK_CLEAR);
Florian Fainelli1c1008c2014-02-13 16:08:47 -0800960}
961
962static inline void bcmgenet_tx_ring_int_enable(struct bcmgenet_priv *priv,
Florian Fainellic91b7f62014-07-23 10:42:12 -0700963 struct bcmgenet_tx_ring *ring)
Florian Fainelli1c1008c2014-02-13 16:08:47 -0800964{
Florian Fainellic91b7f62014-07-23 10:42:12 -0700965 bcmgenet_intrl2_1_writel(priv, (1 << ring->index),
966 INTRL2_CPU_MASK_CLEAR);
Florian Fainelli1c1008c2014-02-13 16:08:47 -0800967 priv->int1_mask &= ~(1 << ring->index);
968}
969
970static inline void bcmgenet_tx_ring_int_disable(struct bcmgenet_priv *priv,
971 struct bcmgenet_tx_ring *ring)
972{
Florian Fainellic91b7f62014-07-23 10:42:12 -0700973 bcmgenet_intrl2_1_writel(priv, (1 << ring->index),
974 INTRL2_CPU_MASK_SET);
Florian Fainelli1c1008c2014-02-13 16:08:47 -0800975 priv->int1_mask |= (1 << ring->index);
976}
977
978/* Unlocked version of the reclaim routine */
Jaedon Shin4092e6a2015-02-28 11:48:26 +0900979static unsigned int __bcmgenet_tx_reclaim(struct net_device *dev,
980 struct bcmgenet_tx_ring *ring)
Florian Fainelli1c1008c2014-02-13 16:08:47 -0800981{
982 struct bcmgenet_priv *priv = netdev_priv(dev);
Florian Fainelli1c1008c2014-02-13 16:08:47 -0800983 struct enet_cb *tx_cb_ptr;
Florian Fainellib2cde2c2014-03-20 10:53:23 -0700984 struct netdev_queue *txq;
Jaedon Shin4092e6a2015-02-28 11:48:26 +0900985 unsigned int pkts_compl = 0;
Florian Fainelli1c1008c2014-02-13 16:08:47 -0800986 unsigned int c_index;
Petri Gynther66d06752015-03-04 14:30:01 -0800987 unsigned int txbds_ready;
988 unsigned int txbds_processed = 0;
Florian Fainelli1c1008c2014-02-13 16:08:47 -0800989
Brian Norris7fc527f2014-07-29 14:34:14 -0700990 /* Compute how many buffers are transmitted since last xmit call */
Florian Fainelli1c1008c2014-02-13 16:08:47 -0800991 c_index = bcmgenet_tdma_ring_readl(priv, ring->index, TDMA_CONS_INDEX);
Petri Gynther66d06752015-03-04 14:30:01 -0800992 c_index &= DMA_C_INDEX_MASK;
Florian Fainelli1c1008c2014-02-13 16:08:47 -0800993
Petri Gynther66d06752015-03-04 14:30:01 -0800994 if (likely(c_index >= ring->c_index))
995 txbds_ready = c_index - ring->c_index;
Florian Fainelli1c1008c2014-02-13 16:08:47 -0800996 else
Petri Gynther66d06752015-03-04 14:30:01 -0800997 txbds_ready = (DMA_C_INDEX_MASK + 1) - ring->c_index + c_index;
Florian Fainelli1c1008c2014-02-13 16:08:47 -0800998
999 netif_dbg(priv, tx_done, dev,
Petri Gynther66d06752015-03-04 14:30:01 -08001000 "%s ring=%d old_c_index=%u c_index=%u txbds_ready=%u\n",
1001 __func__, ring->index, ring->c_index, c_index, txbds_ready);
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001002
1003 /* Reclaim transmitted buffers */
Petri Gynther66d06752015-03-04 14:30:01 -08001004 while (txbds_processed < txbds_ready) {
1005 tx_cb_ptr = &priv->tx_cbs[ring->clean_ptr];
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001006 if (tx_cb_ptr->skb) {
Jaedon Shin4092e6a2015-02-28 11:48:26 +09001007 pkts_compl++;
Petri Gynther66d06752015-03-04 14:30:01 -08001008 dev->stats.tx_packets++;
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001009 dev->stats.tx_bytes += tx_cb_ptr->skb->len;
1010 dma_unmap_single(&dev->dev,
Florian Fainellic91b7f62014-07-23 10:42:12 -07001011 dma_unmap_addr(tx_cb_ptr, dma_addr),
1012 tx_cb_ptr->skb->len,
1013 DMA_TO_DEVICE);
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001014 bcmgenet_free_cb(tx_cb_ptr);
1015 } else if (dma_unmap_addr(tx_cb_ptr, dma_addr)) {
1016 dev->stats.tx_bytes +=
1017 dma_unmap_len(tx_cb_ptr, dma_len);
1018 dma_unmap_page(&dev->dev,
Florian Fainellic91b7f62014-07-23 10:42:12 -07001019 dma_unmap_addr(tx_cb_ptr, dma_addr),
1020 dma_unmap_len(tx_cb_ptr, dma_len),
1021 DMA_TO_DEVICE);
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001022 dma_unmap_addr_set(tx_cb_ptr, dma_addr, 0);
1023 }
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001024
Petri Gynther66d06752015-03-04 14:30:01 -08001025 txbds_processed++;
1026 if (likely(ring->clean_ptr < ring->end_ptr))
1027 ring->clean_ptr++;
1028 else
1029 ring->clean_ptr = ring->cb_ptr;
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001030 }
1031
Petri Gynther66d06752015-03-04 14:30:01 -08001032 ring->free_bds += txbds_processed;
1033 ring->c_index = (ring->c_index + txbds_processed) & DMA_C_INDEX_MASK;
1034
Jaedon Shin4092e6a2015-02-28 11:48:26 +09001035 if (ring->free_bds > (MAX_SKB_FRAGS + 1)) {
Petri Gynther66d06752015-03-04 14:30:01 -08001036 txq = netdev_get_tx_queue(dev, ring->queue);
Jaedon Shin4092e6a2015-02-28 11:48:26 +09001037 if (netif_tx_queue_stopped(txq))
1038 netif_tx_wake_queue(txq);
1039 }
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001040
Jaedon Shin4092e6a2015-02-28 11:48:26 +09001041 return pkts_compl;
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001042}
1043
Jaedon Shin4092e6a2015-02-28 11:48:26 +09001044static unsigned int bcmgenet_tx_reclaim(struct net_device *dev,
Florian Fainellic91b7f62014-07-23 10:42:12 -07001045 struct bcmgenet_tx_ring *ring)
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001046{
Jaedon Shin4092e6a2015-02-28 11:48:26 +09001047 unsigned int released;
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001048 unsigned long flags;
1049
1050 spin_lock_irqsave(&ring->lock, flags);
Jaedon Shin4092e6a2015-02-28 11:48:26 +09001051 released = __bcmgenet_tx_reclaim(dev, ring);
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001052 spin_unlock_irqrestore(&ring->lock, flags);
Jaedon Shin4092e6a2015-02-28 11:48:26 +09001053
1054 return released;
1055}
1056
1057static int bcmgenet_tx_poll(struct napi_struct *napi, int budget)
1058{
1059 struct bcmgenet_tx_ring *ring =
1060 container_of(napi, struct bcmgenet_tx_ring, napi);
1061 unsigned int work_done = 0;
1062
1063 work_done = bcmgenet_tx_reclaim(ring->priv->dev, ring);
1064
1065 if (work_done == 0) {
1066 napi_complete(napi);
1067 ring->int_enable(ring->priv, ring);
1068
1069 return 0;
1070 }
1071
1072 return budget;
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001073}
1074
1075static void bcmgenet_tx_reclaim_all(struct net_device *dev)
1076{
1077 struct bcmgenet_priv *priv = netdev_priv(dev);
1078 int i;
1079
1080 if (netif_is_multiqueue(dev)) {
1081 for (i = 0; i < priv->hw_params->tx_queues; i++)
1082 bcmgenet_tx_reclaim(dev, &priv->tx_rings[i]);
1083 }
1084
1085 bcmgenet_tx_reclaim(dev, &priv->tx_rings[DESC_INDEX]);
1086}
1087
1088/* Transmits a single SKB (either head of a fragment or a single SKB)
1089 * caller must hold priv->lock
1090 */
1091static int bcmgenet_xmit_single(struct net_device *dev,
1092 struct sk_buff *skb,
1093 u16 dma_desc_flags,
1094 struct bcmgenet_tx_ring *ring)
1095{
1096 struct bcmgenet_priv *priv = netdev_priv(dev);
1097 struct device *kdev = &priv->pdev->dev;
1098 struct enet_cb *tx_cb_ptr;
1099 unsigned int skb_len;
1100 dma_addr_t mapping;
1101 u32 length_status;
1102 int ret;
1103
1104 tx_cb_ptr = bcmgenet_get_txcb(priv, ring);
1105
1106 if (unlikely(!tx_cb_ptr))
1107 BUG();
1108
1109 tx_cb_ptr->skb = skb;
1110
1111 skb_len = skb_headlen(skb) < ETH_ZLEN ? ETH_ZLEN : skb_headlen(skb);
1112
1113 mapping = dma_map_single(kdev, skb->data, skb_len, DMA_TO_DEVICE);
1114 ret = dma_mapping_error(kdev, mapping);
1115 if (ret) {
Florian Fainelli44c8bc32014-11-19 10:29:56 -08001116 priv->mib.tx_dma_failed++;
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001117 netif_err(priv, tx_err, dev, "Tx DMA map failed\n");
1118 dev_kfree_skb(skb);
1119 return ret;
1120 }
1121
1122 dma_unmap_addr_set(tx_cb_ptr, dma_addr, mapping);
1123 dma_unmap_len_set(tx_cb_ptr, dma_len, skb->len);
1124 length_status = (skb_len << DMA_BUFLENGTH_SHIFT) | dma_desc_flags |
1125 (priv->hw_params->qtag_mask << DMA_TX_QTAG_SHIFT) |
1126 DMA_TX_APPEND_CRC;
1127
1128 if (skb->ip_summed == CHECKSUM_PARTIAL)
1129 length_status |= DMA_TX_DO_CSUM;
1130
1131 dmadesc_set(priv, tx_cb_ptr->bd_addr, mapping, length_status);
1132
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001133 return 0;
1134}
1135
Brian Norris7fc527f2014-07-29 14:34:14 -07001136/* Transmit a SKB fragment */
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001137static int bcmgenet_xmit_frag(struct net_device *dev,
Florian Fainellic91b7f62014-07-23 10:42:12 -07001138 skb_frag_t *frag,
1139 u16 dma_desc_flags,
1140 struct bcmgenet_tx_ring *ring)
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001141{
1142 struct bcmgenet_priv *priv = netdev_priv(dev);
1143 struct device *kdev = &priv->pdev->dev;
1144 struct enet_cb *tx_cb_ptr;
1145 dma_addr_t mapping;
1146 int ret;
1147
1148 tx_cb_ptr = bcmgenet_get_txcb(priv, ring);
1149
1150 if (unlikely(!tx_cb_ptr))
1151 BUG();
1152 tx_cb_ptr->skb = NULL;
1153
1154 mapping = skb_frag_dma_map(kdev, frag, 0,
Florian Fainellic91b7f62014-07-23 10:42:12 -07001155 skb_frag_size(frag), DMA_TO_DEVICE);
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001156 ret = dma_mapping_error(kdev, mapping);
1157 if (ret) {
Florian Fainelli44c8bc32014-11-19 10:29:56 -08001158 priv->mib.tx_dma_failed++;
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001159 netif_err(priv, tx_err, dev, "%s: Tx DMA map failed\n",
Florian Fainellic91b7f62014-07-23 10:42:12 -07001160 __func__);
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001161 return ret;
1162 }
1163
1164 dma_unmap_addr_set(tx_cb_ptr, dma_addr, mapping);
1165 dma_unmap_len_set(tx_cb_ptr, dma_len, frag->size);
1166
1167 dmadesc_set(priv, tx_cb_ptr->bd_addr, mapping,
Florian Fainellic91b7f62014-07-23 10:42:12 -07001168 (frag->size << DMA_BUFLENGTH_SHIFT) | dma_desc_flags |
1169 (priv->hw_params->qtag_mask << DMA_TX_QTAG_SHIFT));
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001170
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001171 return 0;
1172}
1173
1174/* Reallocate the SKB to put enough headroom in front of it and insert
1175 * the transmit checksum offsets in the descriptors
1176 */
Petri Gyntherbc233332014-10-01 11:30:01 -07001177static struct sk_buff *bcmgenet_put_tx_csum(struct net_device *dev,
1178 struct sk_buff *skb)
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001179{
1180 struct status_64 *status = NULL;
1181 struct sk_buff *new_skb;
1182 u16 offset;
1183 u8 ip_proto;
1184 u16 ip_ver;
1185 u32 tx_csum_info;
1186
1187 if (unlikely(skb_headroom(skb) < sizeof(*status))) {
1188 /* If 64 byte status block enabled, must make sure skb has
1189 * enough headroom for us to insert 64B status block.
1190 */
1191 new_skb = skb_realloc_headroom(skb, sizeof(*status));
1192 dev_kfree_skb(skb);
1193 if (!new_skb) {
1194 dev->stats.tx_errors++;
1195 dev->stats.tx_dropped++;
Petri Gyntherbc233332014-10-01 11:30:01 -07001196 return NULL;
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001197 }
1198 skb = new_skb;
1199 }
1200
1201 skb_push(skb, sizeof(*status));
1202 status = (struct status_64 *)skb->data;
1203
1204 if (skb->ip_summed == CHECKSUM_PARTIAL) {
1205 ip_ver = htons(skb->protocol);
1206 switch (ip_ver) {
1207 case ETH_P_IP:
1208 ip_proto = ip_hdr(skb)->protocol;
1209 break;
1210 case ETH_P_IPV6:
1211 ip_proto = ipv6_hdr(skb)->nexthdr;
1212 break;
1213 default:
Petri Gyntherbc233332014-10-01 11:30:01 -07001214 return skb;
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001215 }
1216
1217 offset = skb_checksum_start_offset(skb) - sizeof(*status);
1218 tx_csum_info = (offset << STATUS_TX_CSUM_START_SHIFT) |
1219 (offset + skb->csum_offset);
1220
1221 /* Set the length valid bit for TCP and UDP and just set
1222 * the special UDP flag for IPv4, else just set to 0.
1223 */
1224 if (ip_proto == IPPROTO_TCP || ip_proto == IPPROTO_UDP) {
1225 tx_csum_info |= STATUS_TX_CSUM_LV;
1226 if (ip_proto == IPPROTO_UDP && ip_ver == ETH_P_IP)
1227 tx_csum_info |= STATUS_TX_CSUM_PROTO_UDP;
Florian Fainelli8900ea52014-07-23 10:42:14 -07001228 } else {
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001229 tx_csum_info = 0;
Florian Fainelli8900ea52014-07-23 10:42:14 -07001230 }
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001231
1232 status->tx_csum_info = tx_csum_info;
1233 }
1234
Petri Gyntherbc233332014-10-01 11:30:01 -07001235 return skb;
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001236}
1237
1238static netdev_tx_t bcmgenet_xmit(struct sk_buff *skb, struct net_device *dev)
1239{
1240 struct bcmgenet_priv *priv = netdev_priv(dev);
1241 struct bcmgenet_tx_ring *ring = NULL;
Florian Fainellib2cde2c2014-03-20 10:53:23 -07001242 struct netdev_queue *txq;
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001243 unsigned long flags = 0;
1244 int nr_frags, index;
1245 u16 dma_desc_flags;
1246 int ret;
1247 int i;
1248
1249 index = skb_get_queue_mapping(skb);
1250 /* Mapping strategy:
1251 * queue_mapping = 0, unclassified, packet xmited through ring16
1252 * queue_mapping = 1, goes to ring 0. (highest priority queue
1253 * queue_mapping = 2, goes to ring 1.
1254 * queue_mapping = 3, goes to ring 2.
1255 * queue_mapping = 4, goes to ring 3.
1256 */
1257 if (index == 0)
1258 index = DESC_INDEX;
1259 else
1260 index -= 1;
1261
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001262 nr_frags = skb_shinfo(skb)->nr_frags;
1263 ring = &priv->tx_rings[index];
Florian Fainellib2cde2c2014-03-20 10:53:23 -07001264 txq = netdev_get_tx_queue(dev, ring->queue);
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001265
1266 spin_lock_irqsave(&ring->lock, flags);
1267 if (ring->free_bds <= nr_frags + 1) {
Florian Fainellib2cde2c2014-03-20 10:53:23 -07001268 netif_tx_stop_queue(txq);
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001269 netdev_err(dev, "%s: tx ring %d full when queue %d awake\n",
Florian Fainellic91b7f62014-07-23 10:42:12 -07001270 __func__, index, ring->queue);
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001271 ret = NETDEV_TX_BUSY;
1272 goto out;
1273 }
1274
Florian Fainelli474ea9c2014-07-22 11:01:52 -07001275 if (skb_padto(skb, ETH_ZLEN)) {
1276 ret = NETDEV_TX_OK;
1277 goto out;
1278 }
1279
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001280 /* set the SKB transmit checksum */
1281 if (priv->desc_64b_en) {
Petri Gyntherbc233332014-10-01 11:30:01 -07001282 skb = bcmgenet_put_tx_csum(dev, skb);
1283 if (!skb) {
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001284 ret = NETDEV_TX_OK;
1285 goto out;
1286 }
1287 }
1288
1289 dma_desc_flags = DMA_SOP;
1290 if (nr_frags == 0)
1291 dma_desc_flags |= DMA_EOP;
1292
1293 /* Transmit single SKB or head of fragment list */
1294 ret = bcmgenet_xmit_single(dev, skb, dma_desc_flags, ring);
1295 if (ret) {
1296 ret = NETDEV_TX_OK;
1297 goto out;
1298 }
1299
1300 /* xmit fragment */
1301 for (i = 0; i < nr_frags; i++) {
1302 ret = bcmgenet_xmit_frag(dev,
Florian Fainellic91b7f62014-07-23 10:42:12 -07001303 &skb_shinfo(skb)->frags[i],
1304 (i == nr_frags - 1) ? DMA_EOP : 0,
1305 ring);
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001306 if (ret) {
1307 ret = NETDEV_TX_OK;
1308 goto out;
1309 }
1310 }
1311
Florian Fainellid03825f2014-03-20 10:53:21 -07001312 skb_tx_timestamp(skb);
1313
Florian Fainelliae67bf02015-03-13 12:11:06 -07001314 /* Decrement total BD count and advance our write pointer */
1315 ring->free_bds -= nr_frags + 1;
1316 ring->prod_index += nr_frags + 1;
1317 ring->prod_index &= DMA_P_INDEX_MASK;
1318
Jaedon Shin4092e6a2015-02-28 11:48:26 +09001319 if (ring->free_bds <= (MAX_SKB_FRAGS + 1))
Florian Fainellib2cde2c2014-03-20 10:53:23 -07001320 netif_tx_stop_queue(txq);
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001321
Florian Fainelliddd0ca52015-03-13 12:11:07 -07001322 if (!skb->xmit_more || netif_xmit_stopped(txq))
1323 /* Packets are ready, update producer index */
1324 bcmgenet_tdma_ring_writel(priv, ring->index,
1325 ring->prod_index, TDMA_PROD_INDEX);
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001326out:
1327 spin_unlock_irqrestore(&ring->lock, flags);
1328
1329 return ret;
1330}
1331
Petri Gyntherd6707be2015-03-12 15:48:00 -07001332static struct sk_buff *bcmgenet_rx_refill(struct bcmgenet_priv *priv,
1333 struct enet_cb *cb)
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001334{
1335 struct device *kdev = &priv->pdev->dev;
1336 struct sk_buff *skb;
Petri Gyntherd6707be2015-03-12 15:48:00 -07001337 struct sk_buff *rx_skb;
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001338 dma_addr_t mapping;
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001339
Petri Gyntherd6707be2015-03-12 15:48:00 -07001340 /* Allocate a new Rx skb */
Florian Fainellic91b7f62014-07-23 10:42:12 -07001341 skb = netdev_alloc_skb(priv->dev, priv->rx_buf_len + SKB_ALIGNMENT);
Petri Gyntherd6707be2015-03-12 15:48:00 -07001342 if (!skb) {
1343 priv->mib.alloc_rx_buff_failed++;
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001344 netif_err(priv, rx_err, priv->dev,
Petri Gyntherd6707be2015-03-12 15:48:00 -07001345 "%s: Rx skb allocation failed\n", __func__);
1346 return NULL;
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001347 }
1348
Petri Gyntherd6707be2015-03-12 15:48:00 -07001349 /* DMA-map the new Rx skb */
1350 mapping = dma_map_single(kdev, skb->data, priv->rx_buf_len,
1351 DMA_FROM_DEVICE);
1352 if (dma_mapping_error(kdev, mapping)) {
1353 priv->mib.rx_dma_failed++;
1354 dev_kfree_skb_any(skb);
1355 netif_err(priv, rx_err, priv->dev,
1356 "%s: Rx skb DMA mapping failed\n", __func__);
1357 return NULL;
1358 }
1359
1360 /* Grab the current Rx skb from the ring and DMA-unmap it */
1361 rx_skb = cb->skb;
1362 if (likely(rx_skb))
1363 dma_unmap_single(kdev, dma_unmap_addr(cb, dma_addr),
1364 priv->rx_buf_len, DMA_FROM_DEVICE);
1365
1366 /* Put the new Rx skb on the ring */
1367 cb->skb = skb;
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001368 dma_unmap_addr_set(cb, dma_addr, mapping);
Petri Gynther8ac467e2015-03-09 13:40:00 -07001369 dmadesc_set_addr(priv, cb->bd_addr, mapping);
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001370
Petri Gyntherd6707be2015-03-12 15:48:00 -07001371 /* Return the current Rx skb to caller */
1372 return rx_skb;
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001373}
1374
1375/* bcmgenet_desc_rx - descriptor based rx process.
1376 * this could be called from bottom half, or from NAPI polling method.
1377 */
1378static unsigned int bcmgenet_desc_rx(struct bcmgenet_priv *priv,
Petri Gynther8ac467e2015-03-09 13:40:00 -07001379 unsigned int index,
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001380 unsigned int budget)
1381{
Petri Gynther8ac467e2015-03-09 13:40:00 -07001382 struct bcmgenet_rx_ring *ring = &priv->rx_rings[index];
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001383 struct net_device *dev = priv->dev;
1384 struct enet_cb *cb;
1385 struct sk_buff *skb;
1386 u32 dma_length_status;
1387 unsigned long dma_flag;
Petri Gyntherd6707be2015-03-12 15:48:00 -07001388 int len;
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001389 unsigned int rxpktprocessed = 0, rxpkttoprocess;
1390 unsigned int p_index;
Petri Gyntherd26ea6c2015-03-10 15:55:00 -07001391 unsigned int discards;
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001392 unsigned int chksum_ok = 0;
1393
Petri Gynther8ac467e2015-03-09 13:40:00 -07001394 p_index = bcmgenet_rdma_ring_readl(priv, index, RDMA_PROD_INDEX);
Petri Gyntherd26ea6c2015-03-10 15:55:00 -07001395
1396 discards = (p_index >> DMA_P_INDEX_DISCARD_CNT_SHIFT) &
1397 DMA_P_INDEX_DISCARD_CNT_MASK;
1398 if (discards > ring->old_discards) {
1399 discards = discards - ring->old_discards;
1400 dev->stats.rx_missed_errors += discards;
1401 dev->stats.rx_errors += discards;
1402 ring->old_discards += discards;
1403
1404 /* Clear HW register when we reach 75% of maximum 0xFFFF */
1405 if (ring->old_discards >= 0xC000) {
1406 ring->old_discards = 0;
1407 bcmgenet_rdma_ring_writel(priv, index, 0,
1408 RDMA_PROD_INDEX);
1409 }
1410 }
1411
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001412 p_index &= DMA_P_INDEX_MASK;
1413
Petri Gynther8ac467e2015-03-09 13:40:00 -07001414 if (likely(p_index >= ring->c_index))
1415 rxpkttoprocess = p_index - ring->c_index;
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001416 else
Petri Gynther8ac467e2015-03-09 13:40:00 -07001417 rxpkttoprocess = (DMA_C_INDEX_MASK + 1) - ring->c_index +
1418 p_index;
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001419
1420 netif_dbg(priv, rx_status, dev,
Florian Fainellic91b7f62014-07-23 10:42:12 -07001421 "RDMA: rxpkttoprocess=%d\n", rxpkttoprocess);
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001422
1423 while ((rxpktprocessed < rxpkttoprocess) &&
Florian Fainellic91b7f62014-07-23 10:42:12 -07001424 (rxpktprocessed < budget)) {
Petri Gynther8ac467e2015-03-09 13:40:00 -07001425 cb = &priv->rx_cbs[ring->read_ptr];
Petri Gyntherd6707be2015-03-12 15:48:00 -07001426 skb = bcmgenet_rx_refill(priv, cb);
Florian Fainellib629be52014-09-08 11:37:52 -07001427
Florian Fainellib629be52014-09-08 11:37:52 -07001428 if (unlikely(!skb)) {
1429 dev->stats.rx_dropped++;
1430 dev->stats.rx_errors++;
Petri Gyntherd6707be2015-03-12 15:48:00 -07001431 goto next;
Florian Fainellib629be52014-09-08 11:37:52 -07001432 }
1433
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001434 if (!priv->desc_64b_en) {
Florian Fainellic91b7f62014-07-23 10:42:12 -07001435 dma_length_status =
Petri Gynther8ac467e2015-03-09 13:40:00 -07001436 dmadesc_get_length_status(priv, cb->bd_addr);
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001437 } else {
1438 struct status_64 *status;
Florian Fainelli164d4f22014-07-23 10:42:13 -07001439
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001440 status = (struct status_64 *)skb->data;
1441 dma_length_status = status->length_status;
1442 }
1443
1444 /* DMA flags and length are still valid no matter how
1445 * we got the Receive Status Vector (64B RSB or register)
1446 */
1447 dma_flag = dma_length_status & 0xffff;
1448 len = dma_length_status >> DMA_BUFLENGTH_SHIFT;
1449
1450 netif_dbg(priv, rx_status, dev,
Florian Fainellic91b7f62014-07-23 10:42:12 -07001451 "%s:p_ind=%d c_ind=%d read_ptr=%d len_stat=0x%08x\n",
Petri Gynther8ac467e2015-03-09 13:40:00 -07001452 __func__, p_index, ring->c_index,
1453 ring->read_ptr, dma_length_status);
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001454
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001455 if (unlikely(!(dma_flag & DMA_EOP) || !(dma_flag & DMA_SOP))) {
1456 netif_err(priv, rx_status, dev,
Florian Fainellic91b7f62014-07-23 10:42:12 -07001457 "dropping fragmented packet!\n");
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001458 dev->stats.rx_dropped++;
1459 dev->stats.rx_errors++;
Petri Gyntherd6707be2015-03-12 15:48:00 -07001460 dev_kfree_skb_any(skb);
1461 goto next;
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001462 }
Petri Gyntherd6707be2015-03-12 15:48:00 -07001463
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001464 /* report errors */
1465 if (unlikely(dma_flag & (DMA_RX_CRC_ERROR |
1466 DMA_RX_OV |
1467 DMA_RX_NO |
1468 DMA_RX_LG |
1469 DMA_RX_RXER))) {
1470 netif_err(priv, rx_status, dev, "dma_flag=0x%x\n",
Florian Fainellic91b7f62014-07-23 10:42:12 -07001471 (unsigned int)dma_flag);
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001472 if (dma_flag & DMA_RX_CRC_ERROR)
1473 dev->stats.rx_crc_errors++;
1474 if (dma_flag & DMA_RX_OV)
1475 dev->stats.rx_over_errors++;
1476 if (dma_flag & DMA_RX_NO)
1477 dev->stats.rx_frame_errors++;
1478 if (dma_flag & DMA_RX_LG)
1479 dev->stats.rx_length_errors++;
1480 dev->stats.rx_dropped++;
1481 dev->stats.rx_errors++;
Petri Gyntherd6707be2015-03-12 15:48:00 -07001482 dev_kfree_skb_any(skb);
1483 goto next;
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001484 } /* error packet */
1485
1486 chksum_ok = (dma_flag & priv->dma_rx_chk_bit) &&
Florian Fainellic91b7f62014-07-23 10:42:12 -07001487 priv->desc_rxchk_en;
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001488
1489 skb_put(skb, len);
1490 if (priv->desc_64b_en) {
1491 skb_pull(skb, 64);
1492 len -= 64;
1493 }
1494
1495 if (likely(chksum_ok))
1496 skb->ip_summed = CHECKSUM_UNNECESSARY;
1497
1498 /* remove hardware 2bytes added for IP alignment */
1499 skb_pull(skb, 2);
1500 len -= 2;
1501
1502 if (priv->crc_fwd_en) {
1503 skb_trim(skb, len - ETH_FCS_LEN);
1504 len -= ETH_FCS_LEN;
1505 }
1506
1507 /*Finish setting up the received SKB and send it to the kernel*/
1508 skb->protocol = eth_type_trans(skb, priv->dev);
1509 dev->stats.rx_packets++;
1510 dev->stats.rx_bytes += len;
1511 if (dma_flag & DMA_RX_MULT)
1512 dev->stats.multicast++;
1513
1514 /* Notify kernel */
1515 napi_gro_receive(&priv->napi, skb);
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001516 netif_dbg(priv, rx_status, dev, "pushed up to kernel\n");
1517
Petri Gyntherd6707be2015-03-12 15:48:00 -07001518next:
Florian Fainellicf377d82014-10-10 10:51:52 -07001519 rxpktprocessed++;
Petri Gynther8ac467e2015-03-09 13:40:00 -07001520 if (likely(ring->read_ptr < ring->end_ptr))
1521 ring->read_ptr++;
1522 else
1523 ring->read_ptr = ring->cb_ptr;
1524
1525 ring->c_index = (ring->c_index + 1) & DMA_C_INDEX_MASK;
1526 bcmgenet_rdma_ring_writel(priv, index, ring->c_index, RDMA_CONS_INDEX);
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001527 }
1528
1529 return rxpktprocessed;
1530}
1531
1532/* Assign skb to RX DMA descriptor. */
Petri Gynther8ac467e2015-03-09 13:40:00 -07001533static int bcmgenet_alloc_rx_buffers(struct bcmgenet_priv *priv,
1534 struct bcmgenet_rx_ring *ring)
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001535{
1536 struct enet_cb *cb;
Petri Gyntherd6707be2015-03-12 15:48:00 -07001537 struct sk_buff *skb;
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001538 int i;
1539
Petri Gynther8ac467e2015-03-09 13:40:00 -07001540 netif_dbg(priv, hw, priv->dev, "%s\n", __func__);
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001541
1542 /* loop here for each buffer needing assign */
Petri Gynther8ac467e2015-03-09 13:40:00 -07001543 for (i = 0; i < ring->size; i++) {
1544 cb = ring->cbs + i;
Petri Gyntherd6707be2015-03-12 15:48:00 -07001545 skb = bcmgenet_rx_refill(priv, cb);
1546 if (skb)
1547 dev_kfree_skb_any(skb);
1548 if (!cb->skb)
1549 return -ENOMEM;
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001550 }
1551
Petri Gyntherd6707be2015-03-12 15:48:00 -07001552 return 0;
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001553}
1554
1555static void bcmgenet_free_rx_buffers(struct bcmgenet_priv *priv)
1556{
1557 struct enet_cb *cb;
1558 int i;
1559
1560 for (i = 0; i < priv->num_rx_bds; i++) {
1561 cb = &priv->rx_cbs[i];
1562
1563 if (dma_unmap_addr(cb, dma_addr)) {
1564 dma_unmap_single(&priv->dev->dev,
Florian Fainellic91b7f62014-07-23 10:42:12 -07001565 dma_unmap_addr(cb, dma_addr),
1566 priv->rx_buf_len, DMA_FROM_DEVICE);
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001567 dma_unmap_addr_set(cb, dma_addr, 0);
1568 }
1569
1570 if (cb->skb)
1571 bcmgenet_free_cb(cb);
1572 }
1573}
1574
Florian Fainellic91b7f62014-07-23 10:42:12 -07001575static void umac_enable_set(struct bcmgenet_priv *priv, u32 mask, bool enable)
Florian Fainellie29585b2014-07-21 15:29:20 -07001576{
1577 u32 reg;
1578
1579 reg = bcmgenet_umac_readl(priv, UMAC_CMD);
1580 if (enable)
1581 reg |= mask;
1582 else
1583 reg &= ~mask;
1584 bcmgenet_umac_writel(priv, reg, UMAC_CMD);
1585
1586 /* UniMAC stops on a packet boundary, wait for a full-size packet
1587 * to be processed
1588 */
1589 if (enable == 0)
1590 usleep_range(1000, 2000);
1591}
1592
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001593static int reset_umac(struct bcmgenet_priv *priv)
1594{
1595 struct device *kdev = &priv->pdev->dev;
1596 unsigned int timeout = 0;
1597 u32 reg;
1598
1599 /* 7358a0/7552a0: bad default in RBUF_FLUSH_CTRL.umac_sw_rst */
1600 bcmgenet_rbuf_ctrl_set(priv, 0);
1601 udelay(10);
1602
1603 /* disable MAC while updating its registers */
1604 bcmgenet_umac_writel(priv, 0, UMAC_CMD);
1605
1606 /* issue soft reset, wait for it to complete */
1607 bcmgenet_umac_writel(priv, CMD_SW_RESET, UMAC_CMD);
1608 while (timeout++ < 1000) {
1609 reg = bcmgenet_umac_readl(priv, UMAC_CMD);
1610 if (!(reg & CMD_SW_RESET))
1611 return 0;
1612
1613 udelay(1);
1614 }
1615
1616 if (timeout == 1000) {
1617 dev_err(kdev,
Brian Norris7fc527f2014-07-29 14:34:14 -07001618 "timeout waiting for MAC to come out of reset\n");
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001619 return -ETIMEDOUT;
1620 }
1621
1622 return 0;
1623}
1624
Florian Fainelli909ff5e2014-07-21 15:29:21 -07001625static void bcmgenet_intr_disable(struct bcmgenet_priv *priv)
1626{
1627 /* Mask all interrupts.*/
1628 bcmgenet_intrl2_0_writel(priv, 0xFFFFFFFF, INTRL2_CPU_MASK_SET);
1629 bcmgenet_intrl2_0_writel(priv, 0xFFFFFFFF, INTRL2_CPU_CLEAR);
1630 bcmgenet_intrl2_0_writel(priv, 0, INTRL2_CPU_MASK_CLEAR);
1631 bcmgenet_intrl2_1_writel(priv, 0xFFFFFFFF, INTRL2_CPU_MASK_SET);
1632 bcmgenet_intrl2_1_writel(priv, 0xFFFFFFFF, INTRL2_CPU_CLEAR);
1633 bcmgenet_intrl2_1_writel(priv, 0, INTRL2_CPU_MASK_CLEAR);
1634}
1635
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001636static int init_umac(struct bcmgenet_priv *priv)
1637{
1638 struct device *kdev = &priv->pdev->dev;
1639 int ret;
1640 u32 reg, cpu_mask_clear;
Jaedon Shin4092e6a2015-02-28 11:48:26 +09001641 int index;
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001642
1643 dev_dbg(&priv->pdev->dev, "bcmgenet: init_umac\n");
1644
1645 ret = reset_umac(priv);
1646 if (ret)
1647 return ret;
1648
1649 bcmgenet_umac_writel(priv, 0, UMAC_CMD);
1650 /* clear tx/rx counter */
1651 bcmgenet_umac_writel(priv,
Florian Fainellic91b7f62014-07-23 10:42:12 -07001652 MIB_RESET_RX | MIB_RESET_TX | MIB_RESET_RUNT,
1653 UMAC_MIB_CTRL);
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001654 bcmgenet_umac_writel(priv, 0, UMAC_MIB_CTRL);
1655
1656 bcmgenet_umac_writel(priv, ENET_MAX_MTU_SIZE, UMAC_MAX_FRAME_LEN);
1657
1658 /* init rx registers, enable ip header optimization */
1659 reg = bcmgenet_rbuf_readl(priv, RBUF_CTRL);
1660 reg |= RBUF_ALIGN_2B;
1661 bcmgenet_rbuf_writel(priv, reg, RBUF_CTRL);
1662
1663 if (!GENET_IS_V1(priv) && !GENET_IS_V2(priv))
1664 bcmgenet_rbuf_writel(priv, 1, RBUF_TBUF_SIZE_CTRL);
1665
Florian Fainelli909ff5e2014-07-21 15:29:21 -07001666 bcmgenet_intr_disable(priv);
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001667
Jaedon Shin4092e6a2015-02-28 11:48:26 +09001668 cpu_mask_clear = UMAC_IRQ_RXDMA_BDONE | UMAC_IRQ_TXDMA_BDONE;
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001669
1670 dev_dbg(kdev, "%s:Enabling RXDMA_BDONE interrupt\n", __func__);
1671
Brian Norris7fc527f2014-07-29 14:34:14 -07001672 /* Monitor cable plug/unplugged event for internal PHY */
Florian Fainelli8900ea52014-07-23 10:42:14 -07001673 if (phy_is_internal(priv->phydev)) {
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001674 cpu_mask_clear |= (UMAC_IRQ_LINK_DOWN | UMAC_IRQ_LINK_UP);
Florian Fainelli8900ea52014-07-23 10:42:14 -07001675 } else if (priv->ext_phy) {
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001676 cpu_mask_clear |= (UMAC_IRQ_LINK_DOWN | UMAC_IRQ_LINK_UP);
Florian Fainelli8900ea52014-07-23 10:42:14 -07001677 } else if (priv->phy_interface == PHY_INTERFACE_MODE_MOCA) {
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001678 reg = bcmgenet_bp_mc_get(priv);
1679 reg |= BIT(priv->hw_params->bp_in_en_shift);
1680
1681 /* bp_mask: back pressure mask */
1682 if (netif_is_multiqueue(priv->dev))
1683 reg |= priv->hw_params->bp_in_mask;
1684 else
1685 reg &= ~priv->hw_params->bp_in_mask;
1686 bcmgenet_bp_mc_set(priv, reg);
1687 }
1688
1689 /* Enable MDIO interrupts on GENET v3+ */
1690 if (priv->hw_params->flags & GENET_HAS_MDIO_INTR)
1691 cpu_mask_clear |= UMAC_IRQ_MDIO_DONE | UMAC_IRQ_MDIO_ERROR;
1692
Florian Fainellic91b7f62014-07-23 10:42:12 -07001693 bcmgenet_intrl2_0_writel(priv, cpu_mask_clear, INTRL2_CPU_MASK_CLEAR);
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001694
Jaedon Shin4092e6a2015-02-28 11:48:26 +09001695 for (index = 0; index < priv->hw_params->tx_queues; index++)
1696 bcmgenet_intrl2_1_writel(priv, (1 << index),
1697 INTRL2_CPU_MASK_CLEAR);
1698
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001699 /* Enable rx/tx engine.*/
1700 dev_dbg(kdev, "done init umac\n");
1701
1702 return 0;
1703}
1704
Petri Gynther4f8b2d72015-02-23 11:00:45 -08001705/* Initialize a Tx ring along with corresponding hardware registers */
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001706static void bcmgenet_init_tx_ring(struct bcmgenet_priv *priv,
1707 unsigned int index, unsigned int size,
Petri Gynther4f8b2d72015-02-23 11:00:45 -08001708 unsigned int start_ptr, unsigned int end_ptr)
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001709{
1710 struct bcmgenet_tx_ring *ring = &priv->tx_rings[index];
1711 u32 words_per_bd = WORDS_PER_BD(priv);
1712 u32 flow_period_val = 0;
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001713
1714 spin_lock_init(&ring->lock);
Jaedon Shin4092e6a2015-02-28 11:48:26 +09001715 ring->priv = priv;
1716 netif_napi_add(priv->dev, &ring->napi, bcmgenet_tx_poll, 64);
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001717 ring->index = index;
1718 if (index == DESC_INDEX) {
1719 ring->queue = 0;
1720 ring->int_enable = bcmgenet_tx_ring16_int_enable;
1721 ring->int_disable = bcmgenet_tx_ring16_int_disable;
1722 } else {
1723 ring->queue = index + 1;
1724 ring->int_enable = bcmgenet_tx_ring_int_enable;
1725 ring->int_disable = bcmgenet_tx_ring_int_disable;
1726 }
Petri Gynther4f8b2d72015-02-23 11:00:45 -08001727 ring->cbs = priv->tx_cbs + start_ptr;
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001728 ring->size = size;
Petri Gynther66d06752015-03-04 14:30:01 -08001729 ring->clean_ptr = start_ptr;
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001730 ring->c_index = 0;
1731 ring->free_bds = size;
Petri Gynther4f8b2d72015-02-23 11:00:45 -08001732 ring->write_ptr = start_ptr;
1733 ring->cb_ptr = start_ptr;
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001734 ring->end_ptr = end_ptr - 1;
1735 ring->prod_index = 0;
1736
1737 /* Set flow period for ring != 16 */
1738 if (index != DESC_INDEX)
1739 flow_period_val = ENET_MAX_MTU_SIZE << 16;
1740
1741 bcmgenet_tdma_ring_writel(priv, index, 0, TDMA_PROD_INDEX);
1742 bcmgenet_tdma_ring_writel(priv, index, 0, TDMA_CONS_INDEX);
1743 bcmgenet_tdma_ring_writel(priv, index, 1, DMA_MBUF_DONE_THRESH);
1744 /* Disable rate control for now */
1745 bcmgenet_tdma_ring_writel(priv, index, flow_period_val,
Florian Fainellic91b7f62014-07-23 10:42:12 -07001746 TDMA_FLOW_PERIOD);
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001747 bcmgenet_tdma_ring_writel(priv, index,
Florian Fainellic91b7f62014-07-23 10:42:12 -07001748 ((size << DMA_RING_SIZE_SHIFT) |
1749 RX_BUF_LENGTH), DMA_RING_BUF_SIZE);
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001750
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001751 /* Set start and end address, read and write pointers */
Petri Gynther4f8b2d72015-02-23 11:00:45 -08001752 bcmgenet_tdma_ring_writel(priv, index, start_ptr * words_per_bd,
Florian Fainellic91b7f62014-07-23 10:42:12 -07001753 DMA_START_ADDR);
Petri Gynther4f8b2d72015-02-23 11:00:45 -08001754 bcmgenet_tdma_ring_writel(priv, index, start_ptr * words_per_bd,
Florian Fainellic91b7f62014-07-23 10:42:12 -07001755 TDMA_READ_PTR);
Petri Gynther4f8b2d72015-02-23 11:00:45 -08001756 bcmgenet_tdma_ring_writel(priv, index, start_ptr * words_per_bd,
Florian Fainellic91b7f62014-07-23 10:42:12 -07001757 TDMA_WRITE_PTR);
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001758 bcmgenet_tdma_ring_writel(priv, index, end_ptr * words_per_bd - 1,
Florian Fainellic91b7f62014-07-23 10:42:12 -07001759 DMA_END_ADDR);
Jaedon Shin4092e6a2015-02-28 11:48:26 +09001760
1761 napi_enable(&ring->napi);
1762}
1763
1764static void bcmgenet_fini_tx_ring(struct bcmgenet_priv *priv,
1765 unsigned int index)
1766{
1767 struct bcmgenet_tx_ring *ring = &priv->tx_rings[index];
1768
1769 napi_disable(&ring->napi);
1770 netif_napi_del(&ring->napi);
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001771}
1772
1773/* Initialize a RDMA ring */
1774static int bcmgenet_init_rx_ring(struct bcmgenet_priv *priv,
Petri Gynther8ac467e2015-03-09 13:40:00 -07001775 unsigned int index, unsigned int size,
1776 unsigned int start_ptr, unsigned int end_ptr)
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001777{
Petri Gynther8ac467e2015-03-09 13:40:00 -07001778 struct bcmgenet_rx_ring *ring = &priv->rx_rings[index];
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001779 u32 words_per_bd = WORDS_PER_BD(priv);
1780 int ret;
1781
Petri Gynther8ac467e2015-03-09 13:40:00 -07001782 ring->index = index;
1783 ring->cbs = priv->rx_cbs + start_ptr;
1784 ring->size = size;
1785 ring->c_index = 0;
1786 ring->read_ptr = start_ptr;
1787 ring->cb_ptr = start_ptr;
1788 ring->end_ptr = end_ptr - 1;
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001789
Petri Gynther8ac467e2015-03-09 13:40:00 -07001790 ret = bcmgenet_alloc_rx_buffers(priv, ring);
1791 if (ret)
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001792 return ret;
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001793
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001794 bcmgenet_rdma_ring_writel(priv, index, 0, RDMA_PROD_INDEX);
1795 bcmgenet_rdma_ring_writel(priv, index, 0, RDMA_CONS_INDEX);
Petri Gynther6f5a2722015-03-06 13:45:00 -08001796 bcmgenet_rdma_ring_writel(priv, index, 1, DMA_MBUF_DONE_THRESH);
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001797 bcmgenet_rdma_ring_writel(priv, index,
Florian Fainellic91b7f62014-07-23 10:42:12 -07001798 ((size << DMA_RING_SIZE_SHIFT) |
1799 RX_BUF_LENGTH), DMA_RING_BUF_SIZE);
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001800 bcmgenet_rdma_ring_writel(priv, index,
Florian Fainellic91b7f62014-07-23 10:42:12 -07001801 (DMA_FC_THRESH_LO <<
1802 DMA_XOFF_THRESHOLD_SHIFT) |
1803 DMA_FC_THRESH_HI, RDMA_XON_XOFF_THRESH);
Petri Gynther6f5a2722015-03-06 13:45:00 -08001804
1805 /* Set start and end address, read and write pointers */
Petri Gynther8ac467e2015-03-09 13:40:00 -07001806 bcmgenet_rdma_ring_writel(priv, index, start_ptr * words_per_bd,
1807 DMA_START_ADDR);
1808 bcmgenet_rdma_ring_writel(priv, index, start_ptr * words_per_bd,
1809 RDMA_READ_PTR);
1810 bcmgenet_rdma_ring_writel(priv, index, start_ptr * words_per_bd,
1811 RDMA_WRITE_PTR);
1812 bcmgenet_rdma_ring_writel(priv, index, end_ptr * words_per_bd - 1,
Petri Gynther6f5a2722015-03-06 13:45:00 -08001813 DMA_END_ADDR);
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001814
1815 return ret;
1816}
1817
Petri Gynther16c6d662015-02-23 11:00:45 -08001818/* Initialize Tx queues
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001819 *
Petri Gynther16c6d662015-02-23 11:00:45 -08001820 * Queues 0-3 are priority-based, each one has 32 descriptors,
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001821 * with queue 0 being the highest priority queue.
1822 *
Petri Gynther16c6d662015-02-23 11:00:45 -08001823 * Queue 16 is the default Tx queue with
Petri Gynther51a966a2015-02-23 11:00:46 -08001824 * GENET_Q16_TX_BD_CNT = 256 - 4 * 32 = 128 descriptors.
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001825 *
Petri Gynther16c6d662015-02-23 11:00:45 -08001826 * The transmit control block pool is then partitioned as follows:
1827 * - Tx queue 0 uses tx_cbs[0..31]
1828 * - Tx queue 1 uses tx_cbs[32..63]
1829 * - Tx queue 2 uses tx_cbs[64..95]
1830 * - Tx queue 3 uses tx_cbs[96..127]
1831 * - Tx queue 16 uses tx_cbs[128..255]
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001832 */
Petri Gynther16c6d662015-02-23 11:00:45 -08001833static void bcmgenet_init_tx_queues(struct net_device *dev)
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001834{
1835 struct bcmgenet_priv *priv = netdev_priv(dev);
Petri Gynther16c6d662015-02-23 11:00:45 -08001836 u32 i, dma_enable;
1837 u32 dma_ctrl, ring_cfg;
Petri Gynther37742162014-10-07 09:30:01 -07001838 u32 dma_priority[3] = {0, 0, 0};
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001839
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001840 dma_ctrl = bcmgenet_tdma_readl(priv, DMA_CTRL);
1841 dma_enable = dma_ctrl & DMA_EN;
1842 dma_ctrl &= ~DMA_EN;
1843 bcmgenet_tdma_writel(priv, dma_ctrl, DMA_CTRL);
1844
Petri Gynther16c6d662015-02-23 11:00:45 -08001845 dma_ctrl = 0;
1846 ring_cfg = 0;
1847
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001848 /* Enable strict priority arbiter mode */
1849 bcmgenet_tdma_writel(priv, DMA_ARBITER_SP, DMA_ARB_CTRL);
1850
Petri Gynther16c6d662015-02-23 11:00:45 -08001851 /* Initialize Tx priority queues */
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001852 for (i = 0; i < priv->hw_params->tx_queues; i++) {
Petri Gynther51a966a2015-02-23 11:00:46 -08001853 bcmgenet_init_tx_ring(priv, i, priv->hw_params->tx_bds_per_q,
1854 i * priv->hw_params->tx_bds_per_q,
1855 (i + 1) * priv->hw_params->tx_bds_per_q);
Petri Gynther16c6d662015-02-23 11:00:45 -08001856 ring_cfg |= (1 << i);
1857 dma_ctrl |= (1 << (i + DMA_RING_BUF_EN_SHIFT));
Petri Gynther37742162014-10-07 09:30:01 -07001858 dma_priority[DMA_PRIO_REG_INDEX(i)] |=
1859 ((GENET_Q0_PRIORITY + i) << DMA_PRIO_REG_SHIFT(i));
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001860 }
1861
Petri Gynther16c6d662015-02-23 11:00:45 -08001862 /* Initialize Tx default queue 16 */
Petri Gynther51a966a2015-02-23 11:00:46 -08001863 bcmgenet_init_tx_ring(priv, DESC_INDEX, GENET_Q16_TX_BD_CNT,
Petri Gynther16c6d662015-02-23 11:00:45 -08001864 priv->hw_params->tx_queues *
Petri Gynther51a966a2015-02-23 11:00:46 -08001865 priv->hw_params->tx_bds_per_q,
Petri Gynther16c6d662015-02-23 11:00:45 -08001866 TOTAL_DESC);
1867 ring_cfg |= (1 << DESC_INDEX);
1868 dma_ctrl |= (1 << (DESC_INDEX + DMA_RING_BUF_EN_SHIFT));
Petri Gynther37742162014-10-07 09:30:01 -07001869 dma_priority[DMA_PRIO_REG_INDEX(DESC_INDEX)] |=
1870 ((GENET_Q0_PRIORITY + priv->hw_params->tx_queues) <<
1871 DMA_PRIO_REG_SHIFT(DESC_INDEX));
Petri Gynther16c6d662015-02-23 11:00:45 -08001872
1873 /* Set Tx queue priorities */
Petri Gynther37742162014-10-07 09:30:01 -07001874 bcmgenet_tdma_writel(priv, dma_priority[0], DMA_PRIORITY_0);
1875 bcmgenet_tdma_writel(priv, dma_priority[1], DMA_PRIORITY_1);
1876 bcmgenet_tdma_writel(priv, dma_priority[2], DMA_PRIORITY_2);
1877
Petri Gynther16c6d662015-02-23 11:00:45 -08001878 /* Enable Tx queues */
1879 bcmgenet_tdma_writel(priv, ring_cfg, DMA_RING_CFG);
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001880
Petri Gynther16c6d662015-02-23 11:00:45 -08001881 /* Enable Tx DMA */
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001882 if (dma_enable)
Petri Gynther16c6d662015-02-23 11:00:45 -08001883 dma_ctrl |= DMA_EN;
1884 bcmgenet_tdma_writel(priv, dma_ctrl, DMA_CTRL);
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001885}
1886
Petri Gynther8ac467e2015-03-09 13:40:00 -07001887/* Initialize Rx queues
1888 *
1889 * Queues 0-15 are priority queues. Hardware Filtering Block (HFB) can be
1890 * used to direct traffic to these queues.
1891 *
1892 * Queue 16 is the default Rx queue with GENET_Q16_RX_BD_CNT descriptors.
1893 */
1894static int bcmgenet_init_rx_queues(struct net_device *dev)
1895{
1896 struct bcmgenet_priv *priv = netdev_priv(dev);
1897 u32 i;
1898 u32 dma_enable;
1899 u32 dma_ctrl;
1900 u32 ring_cfg;
1901 int ret;
1902
1903 dma_ctrl = bcmgenet_rdma_readl(priv, DMA_CTRL);
1904 dma_enable = dma_ctrl & DMA_EN;
1905 dma_ctrl &= ~DMA_EN;
1906 bcmgenet_rdma_writel(priv, dma_ctrl, DMA_CTRL);
1907
1908 dma_ctrl = 0;
1909 ring_cfg = 0;
1910
1911 /* Initialize Rx priority queues */
1912 for (i = 0; i < priv->hw_params->rx_queues; i++) {
1913 ret = bcmgenet_init_rx_ring(priv, i,
1914 priv->hw_params->rx_bds_per_q,
1915 i * priv->hw_params->rx_bds_per_q,
1916 (i + 1) *
1917 priv->hw_params->rx_bds_per_q);
1918 if (ret)
1919 return ret;
1920
1921 ring_cfg |= (1 << i);
1922 dma_ctrl |= (1 << (i + DMA_RING_BUF_EN_SHIFT));
1923 }
1924
1925 /* Initialize Rx default queue 16 */
1926 ret = bcmgenet_init_rx_ring(priv, DESC_INDEX, GENET_Q16_RX_BD_CNT,
1927 priv->hw_params->rx_queues *
1928 priv->hw_params->rx_bds_per_q,
1929 TOTAL_DESC);
1930 if (ret)
1931 return ret;
1932
1933 ring_cfg |= (1 << DESC_INDEX);
1934 dma_ctrl |= (1 << (DESC_INDEX + DMA_RING_BUF_EN_SHIFT));
1935
1936 /* Enable rings */
1937 bcmgenet_rdma_writel(priv, ring_cfg, DMA_RING_CFG);
1938
1939 /* Configure ring as descriptor ring and re-enable DMA if enabled */
1940 if (dma_enable)
1941 dma_ctrl |= DMA_EN;
1942 bcmgenet_rdma_writel(priv, dma_ctrl, DMA_CTRL);
1943
1944 return 0;
1945}
1946
Florian Fainelli4a0c081e2014-09-22 11:54:43 -07001947static int bcmgenet_dma_teardown(struct bcmgenet_priv *priv)
1948{
1949 int ret = 0;
1950 int timeout = 0;
1951 u32 reg;
1952
1953 /* Disable TDMA to stop add more frames in TX DMA */
1954 reg = bcmgenet_tdma_readl(priv, DMA_CTRL);
1955 reg &= ~DMA_EN;
1956 bcmgenet_tdma_writel(priv, reg, DMA_CTRL);
1957
1958 /* Check TDMA status register to confirm TDMA is disabled */
1959 while (timeout++ < DMA_TIMEOUT_VAL) {
1960 reg = bcmgenet_tdma_readl(priv, DMA_STATUS);
1961 if (reg & DMA_DISABLED)
1962 break;
1963
1964 udelay(1);
1965 }
1966
1967 if (timeout == DMA_TIMEOUT_VAL) {
1968 netdev_warn(priv->dev, "Timed out while disabling TX DMA\n");
1969 ret = -ETIMEDOUT;
1970 }
1971
1972 /* Wait 10ms for packet drain in both tx and rx dma */
1973 usleep_range(10000, 20000);
1974
1975 /* Disable RDMA */
1976 reg = bcmgenet_rdma_readl(priv, DMA_CTRL);
1977 reg &= ~DMA_EN;
1978 bcmgenet_rdma_writel(priv, reg, DMA_CTRL);
1979
1980 timeout = 0;
1981 /* Check RDMA status register to confirm RDMA is disabled */
1982 while (timeout++ < DMA_TIMEOUT_VAL) {
1983 reg = bcmgenet_rdma_readl(priv, DMA_STATUS);
1984 if (reg & DMA_DISABLED)
1985 break;
1986
1987 udelay(1);
1988 }
1989
1990 if (timeout == DMA_TIMEOUT_VAL) {
1991 netdev_warn(priv->dev, "Timed out while disabling RX DMA\n");
1992 ret = -ETIMEDOUT;
1993 }
1994
1995 return ret;
1996}
1997
Jaedon Shin4092e6a2015-02-28 11:48:26 +09001998static void __bcmgenet_fini_dma(struct bcmgenet_priv *priv)
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001999{
2000 int i;
2001
2002 /* disable DMA */
Florian Fainelli4a0c081e2014-09-22 11:54:43 -07002003 bcmgenet_dma_teardown(priv);
Florian Fainelli1c1008c2014-02-13 16:08:47 -08002004
2005 for (i = 0; i < priv->num_tx_bds; i++) {
2006 if (priv->tx_cbs[i].skb != NULL) {
2007 dev_kfree_skb(priv->tx_cbs[i].skb);
2008 priv->tx_cbs[i].skb = NULL;
2009 }
2010 }
2011
2012 bcmgenet_free_rx_buffers(priv);
2013 kfree(priv->rx_cbs);
2014 kfree(priv->tx_cbs);
2015}
2016
Jaedon Shin4092e6a2015-02-28 11:48:26 +09002017static void bcmgenet_fini_dma(struct bcmgenet_priv *priv)
2018{
2019 int i;
2020
2021 bcmgenet_fini_tx_ring(priv, DESC_INDEX);
2022
2023 for (i = 0; i < priv->hw_params->tx_queues; i++)
2024 bcmgenet_fini_tx_ring(priv, i);
2025
2026 __bcmgenet_fini_dma(priv);
2027}
2028
Florian Fainelli1c1008c2014-02-13 16:08:47 -08002029/* init_edma: Initialize DMA control register */
2030static int bcmgenet_init_dma(struct bcmgenet_priv *priv)
2031{
2032 int ret;
Petri Gynther014012a2015-02-23 11:00:45 -08002033 unsigned int i;
2034 struct enet_cb *cb;
Florian Fainelli1c1008c2014-02-13 16:08:47 -08002035
Petri Gynther6f5a2722015-03-06 13:45:00 -08002036 netif_dbg(priv, hw, priv->dev, "%s\n", __func__);
Florian Fainelli1c1008c2014-02-13 16:08:47 -08002037
Petri Gynther6f5a2722015-03-06 13:45:00 -08002038 /* Init rDma */
2039 bcmgenet_rdma_writel(priv, DMA_MAX_BURST_LENGTH, DMA_SCB_BURST_SIZE);
2040
2041 /* Initialize common Rx ring structures */
2042 priv->rx_bds = priv->base + priv->hw_params->rdma_offset;
2043 priv->num_rx_bds = TOTAL_DESC;
2044 priv->rx_cbs = kcalloc(priv->num_rx_bds, sizeof(struct enet_cb),
2045 GFP_KERNEL);
2046 if (!priv->rx_cbs)
2047 return -ENOMEM;
2048
2049 for (i = 0; i < priv->num_rx_bds; i++) {
2050 cb = priv->rx_cbs + i;
2051 cb->bd_addr = priv->rx_bds + i * DMA_DESC_SIZE;
2052 }
2053
Petri Gynther8ac467e2015-03-09 13:40:00 -07002054 /* Initialize Rx queues */
2055 ret = bcmgenet_init_rx_queues(priv->dev);
Florian Fainelli1c1008c2014-02-13 16:08:47 -08002056 if (ret) {
Petri Gynther8ac467e2015-03-09 13:40:00 -07002057 netdev_err(priv->dev, "failed to initialize Rx queues\n");
Petri Gynther6f5a2722015-03-06 13:45:00 -08002058 bcmgenet_free_rx_buffers(priv);
2059 kfree(priv->rx_cbs);
Florian Fainelli1c1008c2014-02-13 16:08:47 -08002060 return ret;
2061 }
2062
Florian Fainelli1c1008c2014-02-13 16:08:47 -08002063 /* Init tDma */
2064 bcmgenet_tdma_writel(priv, DMA_MAX_BURST_LENGTH, DMA_SCB_BURST_SIZE);
2065
Brian Norris7fc527f2014-07-29 14:34:14 -07002066 /* Initialize common TX ring structures */
Florian Fainelli1c1008c2014-02-13 16:08:47 -08002067 priv->tx_bds = priv->base + priv->hw_params->tdma_offset;
2068 priv->num_tx_bds = TOTAL_DESC;
Florian Fainellic489be02014-07-23 10:42:15 -07002069 priv->tx_cbs = kcalloc(priv->num_tx_bds, sizeof(struct enet_cb),
Florian Fainellic91b7f62014-07-23 10:42:12 -07002070 GFP_KERNEL);
Florian Fainelli1c1008c2014-02-13 16:08:47 -08002071 if (!priv->tx_cbs) {
Jaedon Shin4092e6a2015-02-28 11:48:26 +09002072 __bcmgenet_fini_dma(priv);
Florian Fainelli1c1008c2014-02-13 16:08:47 -08002073 return -ENOMEM;
2074 }
2075
Petri Gynther014012a2015-02-23 11:00:45 -08002076 for (i = 0; i < priv->num_tx_bds; i++) {
2077 cb = priv->tx_cbs + i;
2078 cb->bd_addr = priv->tx_bds + i * DMA_DESC_SIZE;
2079 }
2080
Petri Gynther16c6d662015-02-23 11:00:45 -08002081 /* Initialize Tx queues */
2082 bcmgenet_init_tx_queues(priv->dev);
Florian Fainelli1c1008c2014-02-13 16:08:47 -08002083
2084 return 0;
2085}
2086
2087/* NAPI polling method*/
2088static int bcmgenet_poll(struct napi_struct *napi, int budget)
2089{
2090 struct bcmgenet_priv *priv = container_of(napi,
2091 struct bcmgenet_priv, napi);
2092 unsigned int work_done;
2093
Petri Gynther8ac467e2015-03-09 13:40:00 -07002094 work_done = bcmgenet_desc_rx(priv, DESC_INDEX, budget);
Florian Fainelli1c1008c2014-02-13 16:08:47 -08002095
Florian Fainelli1c1008c2014-02-13 16:08:47 -08002096 if (work_done < budget) {
2097 napi_complete(napi);
Florian Fainellic91b7f62014-07-23 10:42:12 -07002098 bcmgenet_intrl2_0_writel(priv, UMAC_IRQ_RXDMA_BDONE,
2099 INTRL2_CPU_MASK_CLEAR);
Florian Fainelli1c1008c2014-02-13 16:08:47 -08002100 }
2101
2102 return work_done;
2103}
2104
2105/* Interrupt bottom half */
2106static void bcmgenet_irq_task(struct work_struct *work)
2107{
2108 struct bcmgenet_priv *priv = container_of(
2109 work, struct bcmgenet_priv, bcmgenet_irq_work);
2110
2111 netif_dbg(priv, intr, priv->dev, "%s\n", __func__);
2112
Florian Fainelli8fdb0e02014-07-21 15:29:26 -07002113 if (priv->irq0_stat & UMAC_IRQ_MPD_R) {
2114 priv->irq0_stat &= ~UMAC_IRQ_MPD_R;
2115 netif_dbg(priv, wol, priv->dev,
2116 "magic packet detected, waking up\n");
2117 bcmgenet_power_up(priv, GENET_POWER_WOL_MAGIC);
2118 }
2119
Florian Fainelli1c1008c2014-02-13 16:08:47 -08002120 /* Link UP/DOWN event */
2121 if ((priv->hw_params->flags & GENET_HAS_MDIO_INTR) &&
Florian Fainellic91b7f62014-07-23 10:42:12 -07002122 (priv->irq0_stat & (UMAC_IRQ_LINK_UP|UMAC_IRQ_LINK_DOWN))) {
Florian Fainelli80d8e962014-02-24 16:56:11 -08002123 phy_mac_interrupt(priv->phydev,
Florian Fainellic91b7f62014-07-23 10:42:12 -07002124 priv->irq0_stat & UMAC_IRQ_LINK_UP);
Florian Fainelli1c1008c2014-02-13 16:08:47 -08002125 priv->irq0_stat &= ~(UMAC_IRQ_LINK_UP|UMAC_IRQ_LINK_DOWN);
2126 }
2127}
2128
2129/* bcmgenet_isr1: interrupt handler for ring buffer. */
2130static irqreturn_t bcmgenet_isr1(int irq, void *dev_id)
2131{
2132 struct bcmgenet_priv *priv = dev_id;
Jaedon Shin4092e6a2015-02-28 11:48:26 +09002133 struct bcmgenet_tx_ring *ring;
Florian Fainelli1c1008c2014-02-13 16:08:47 -08002134 unsigned int index;
2135
2136 /* Save irq status for bottom-half processing. */
2137 priv->irq1_stat =
2138 bcmgenet_intrl2_1_readl(priv, INTRL2_CPU_STAT) &
Jaedon Shin4092e6a2015-02-28 11:48:26 +09002139 ~bcmgenet_intrl2_1_readl(priv, INTRL2_CPU_MASK_STATUS);
Brian Norris7fc527f2014-07-29 14:34:14 -07002140 /* clear interrupts */
Florian Fainelli1c1008c2014-02-13 16:08:47 -08002141 bcmgenet_intrl2_1_writel(priv, priv->irq1_stat, INTRL2_CPU_CLEAR);
2142
2143 netif_dbg(priv, intr, priv->dev,
Florian Fainellic91b7f62014-07-23 10:42:12 -07002144 "%s: IRQ=0x%x\n", __func__, priv->irq1_stat);
Jaedon Shin4092e6a2015-02-28 11:48:26 +09002145
Florian Fainelli1c1008c2014-02-13 16:08:47 -08002146 /* Check the MBDONE interrupts.
2147 * packet is done, reclaim descriptors
2148 */
Jaedon Shin4092e6a2015-02-28 11:48:26 +09002149 for (index = 0; index < priv->hw_params->tx_queues; index++) {
2150 if (!(priv->irq1_stat & BIT(index)))
2151 continue;
2152
2153 ring = &priv->tx_rings[index];
2154
2155 if (likely(napi_schedule_prep(&ring->napi))) {
2156 ring->int_disable(priv, ring);
2157 __napi_schedule(&ring->napi);
Florian Fainelli1c1008c2014-02-13 16:08:47 -08002158 }
2159 }
Jaedon Shin4092e6a2015-02-28 11:48:26 +09002160
Florian Fainelli1c1008c2014-02-13 16:08:47 -08002161 return IRQ_HANDLED;
2162}
2163
2164/* bcmgenet_isr0: Handle various interrupts. */
2165static irqreturn_t bcmgenet_isr0(int irq, void *dev_id)
2166{
2167 struct bcmgenet_priv *priv = dev_id;
2168
2169 /* Save irq status for bottom-half processing. */
2170 priv->irq0_stat =
2171 bcmgenet_intrl2_0_readl(priv, INTRL2_CPU_STAT) &
2172 ~bcmgenet_intrl2_0_readl(priv, INTRL2_CPU_MASK_STATUS);
Brian Norris7fc527f2014-07-29 14:34:14 -07002173 /* clear interrupts */
Florian Fainelli1c1008c2014-02-13 16:08:47 -08002174 bcmgenet_intrl2_0_writel(priv, priv->irq0_stat, INTRL2_CPU_CLEAR);
2175
2176 netif_dbg(priv, intr, priv->dev,
Florian Fainellic91b7f62014-07-23 10:42:12 -07002177 "IRQ=0x%x\n", priv->irq0_stat);
Florian Fainelli1c1008c2014-02-13 16:08:47 -08002178
2179 if (priv->irq0_stat & (UMAC_IRQ_RXDMA_BDONE | UMAC_IRQ_RXDMA_PDONE)) {
2180 /* We use NAPI(software interrupt throttling, if
2181 * Rx Descriptor throttling is not used.
2182 * Disable interrupt, will be enabled in the poll method.
2183 */
2184 if (likely(napi_schedule_prep(&priv->napi))) {
Florian Fainellic91b7f62014-07-23 10:42:12 -07002185 bcmgenet_intrl2_0_writel(priv, UMAC_IRQ_RXDMA_BDONE,
2186 INTRL2_CPU_MASK_SET);
Florian Fainelli1c1008c2014-02-13 16:08:47 -08002187 __napi_schedule(&priv->napi);
2188 }
2189 }
2190 if (priv->irq0_stat &
2191 (UMAC_IRQ_TXDMA_BDONE | UMAC_IRQ_TXDMA_PDONE)) {
Jaedon Shin4092e6a2015-02-28 11:48:26 +09002192 struct bcmgenet_tx_ring *ring = &priv->tx_rings[DESC_INDEX];
2193
2194 if (likely(napi_schedule_prep(&ring->napi))) {
2195 ring->int_disable(priv, ring);
2196 __napi_schedule(&ring->napi);
2197 }
Florian Fainelli1c1008c2014-02-13 16:08:47 -08002198 }
2199 if (priv->irq0_stat & (UMAC_IRQ_PHY_DET_R |
2200 UMAC_IRQ_PHY_DET_F |
2201 UMAC_IRQ_LINK_UP |
2202 UMAC_IRQ_LINK_DOWN |
2203 UMAC_IRQ_HFB_SM |
2204 UMAC_IRQ_HFB_MM |
2205 UMAC_IRQ_MPD_R)) {
2206 /* all other interested interrupts handled in bottom half */
2207 schedule_work(&priv->bcmgenet_irq_work);
2208 }
2209
2210 if ((priv->hw_params->flags & GENET_HAS_MDIO_INTR) &&
Florian Fainellic91b7f62014-07-23 10:42:12 -07002211 priv->irq0_stat & (UMAC_IRQ_MDIO_DONE | UMAC_IRQ_MDIO_ERROR)) {
Florian Fainelli1c1008c2014-02-13 16:08:47 -08002212 priv->irq0_stat &= ~(UMAC_IRQ_MDIO_DONE | UMAC_IRQ_MDIO_ERROR);
2213 wake_up(&priv->wq);
2214 }
2215
2216 return IRQ_HANDLED;
2217}
2218
Florian Fainelli85620562014-07-21 15:29:23 -07002219static irqreturn_t bcmgenet_wol_isr(int irq, void *dev_id)
2220{
2221 struct bcmgenet_priv *priv = dev_id;
2222
2223 pm_wakeup_event(&priv->pdev->dev, 0);
2224
2225 return IRQ_HANDLED;
2226}
2227
Florian Fainelli1c1008c2014-02-13 16:08:47 -08002228static void bcmgenet_umac_reset(struct bcmgenet_priv *priv)
2229{
2230 u32 reg;
2231
2232 reg = bcmgenet_rbuf_ctrl_get(priv);
2233 reg |= BIT(1);
2234 bcmgenet_rbuf_ctrl_set(priv, reg);
2235 udelay(10);
2236
2237 reg &= ~BIT(1);
2238 bcmgenet_rbuf_ctrl_set(priv, reg);
2239 udelay(10);
2240}
2241
2242static void bcmgenet_set_hw_addr(struct bcmgenet_priv *priv,
Florian Fainellic91b7f62014-07-23 10:42:12 -07002243 unsigned char *addr)
Florian Fainelli1c1008c2014-02-13 16:08:47 -08002244{
2245 bcmgenet_umac_writel(priv, (addr[0] << 24) | (addr[1] << 16) |
2246 (addr[2] << 8) | addr[3], UMAC_MAC0);
2247 bcmgenet_umac_writel(priv, (addr[4] << 8) | addr[5], UMAC_MAC1);
2248}
2249
Florian Fainelli1c1008c2014-02-13 16:08:47 -08002250/* Returns a reusable dma control register value */
2251static u32 bcmgenet_dma_disable(struct bcmgenet_priv *priv)
2252{
2253 u32 reg;
2254 u32 dma_ctrl;
2255
2256 /* disable DMA */
2257 dma_ctrl = 1 << (DESC_INDEX + DMA_RING_BUF_EN_SHIFT) | DMA_EN;
2258 reg = bcmgenet_tdma_readl(priv, DMA_CTRL);
2259 reg &= ~dma_ctrl;
2260 bcmgenet_tdma_writel(priv, reg, DMA_CTRL);
2261
2262 reg = bcmgenet_rdma_readl(priv, DMA_CTRL);
2263 reg &= ~dma_ctrl;
2264 bcmgenet_rdma_writel(priv, reg, DMA_CTRL);
2265
2266 bcmgenet_umac_writel(priv, 1, UMAC_TX_FLUSH);
2267 udelay(10);
2268 bcmgenet_umac_writel(priv, 0, UMAC_TX_FLUSH);
2269
2270 return dma_ctrl;
2271}
2272
2273static void bcmgenet_enable_dma(struct bcmgenet_priv *priv, u32 dma_ctrl)
2274{
2275 u32 reg;
2276
2277 reg = bcmgenet_rdma_readl(priv, DMA_CTRL);
2278 reg |= dma_ctrl;
2279 bcmgenet_rdma_writel(priv, reg, DMA_CTRL);
2280
2281 reg = bcmgenet_tdma_readl(priv, DMA_CTRL);
2282 reg |= dma_ctrl;
2283 bcmgenet_tdma_writel(priv, reg, DMA_CTRL);
2284}
2285
Florian Fainelli909ff5e2014-07-21 15:29:21 -07002286static void bcmgenet_netif_start(struct net_device *dev)
2287{
2288 struct bcmgenet_priv *priv = netdev_priv(dev);
2289
2290 /* Start the network engine */
2291 napi_enable(&priv->napi);
2292
2293 umac_enable_set(priv, CMD_TX_EN | CMD_RX_EN, true);
2294
2295 if (phy_is_internal(priv->phydev))
2296 bcmgenet_power_up(priv, GENET_POWER_PASSIVE);
2297
2298 netif_tx_start_all_queues(dev);
2299
2300 phy_start(priv->phydev);
2301}
2302
Florian Fainelli1c1008c2014-02-13 16:08:47 -08002303static int bcmgenet_open(struct net_device *dev)
2304{
2305 struct bcmgenet_priv *priv = netdev_priv(dev);
2306 unsigned long dma_ctrl;
2307 u32 reg;
2308 int ret;
2309
2310 netif_dbg(priv, ifup, dev, "bcmgenet_open\n");
2311
2312 /* Turn on the clock */
2313 if (!IS_ERR(priv->clk))
2314 clk_prepare_enable(priv->clk);
2315
2316 /* take MAC out of reset */
2317 bcmgenet_umac_reset(priv);
2318
2319 ret = init_umac(priv);
2320 if (ret)
2321 goto err_clk_disable;
2322
2323 /* disable ethernet MAC while updating its registers */
Florian Fainellie29585b2014-07-21 15:29:20 -07002324 umac_enable_set(priv, CMD_TX_EN | CMD_RX_EN, false);
Florian Fainelli1c1008c2014-02-13 16:08:47 -08002325
Florian Fainelli909ff5e2014-07-21 15:29:21 -07002326 /* Make sure we reflect the value of CRC_CMD_FWD */
2327 reg = bcmgenet_umac_readl(priv, UMAC_CMD);
2328 priv->crc_fwd_en = !!(reg & CMD_CRC_FWD);
2329
Florian Fainelli1c1008c2014-02-13 16:08:47 -08002330 bcmgenet_set_hw_addr(priv, dev->dev_addr);
2331
Florian Fainelli1c1008c2014-02-13 16:08:47 -08002332 if (phy_is_internal(priv->phydev)) {
2333 reg = bcmgenet_ext_readl(priv, EXT_EXT_PWR_MGMT);
2334 reg |= EXT_ENERGY_DET_MASK;
2335 bcmgenet_ext_writel(priv, reg, EXT_EXT_PWR_MGMT);
2336 }
2337
2338 /* Disable RX/TX DMA and flush TX queues */
2339 dma_ctrl = bcmgenet_dma_disable(priv);
2340
2341 /* Reinitialize TDMA and RDMA and SW housekeeping */
2342 ret = bcmgenet_init_dma(priv);
2343 if (ret) {
2344 netdev_err(dev, "failed to initialize DMA\n");
2345 goto err_fini_dma;
2346 }
2347
2348 /* Always enable ring 16 - descriptor ring */
2349 bcmgenet_enable_dma(priv, dma_ctrl);
2350
2351 ret = request_irq(priv->irq0, bcmgenet_isr0, IRQF_SHARED,
Florian Fainellic91b7f62014-07-23 10:42:12 -07002352 dev->name, priv);
Florian Fainelli1c1008c2014-02-13 16:08:47 -08002353 if (ret < 0) {
2354 netdev_err(dev, "can't request IRQ %d\n", priv->irq0);
2355 goto err_fini_dma;
2356 }
2357
2358 ret = request_irq(priv->irq1, bcmgenet_isr1, IRQF_SHARED,
Florian Fainellic91b7f62014-07-23 10:42:12 -07002359 dev->name, priv);
Florian Fainelli1c1008c2014-02-13 16:08:47 -08002360 if (ret < 0) {
2361 netdev_err(dev, "can't request IRQ %d\n", priv->irq1);
2362 goto err_irq0;
2363 }
2364
Florian Fainellidbd479d2014-11-10 18:06:21 -08002365 /* Re-configure the port multiplexer towards the PHY device */
2366 bcmgenet_mii_config(priv->dev, false);
2367
Florian Fainellic96e7312014-11-10 18:06:20 -08002368 phy_connect_direct(dev, priv->phydev, bcmgenet_mii_setup,
2369 priv->phy_interface);
2370
Florian Fainelli909ff5e2014-07-21 15:29:21 -07002371 bcmgenet_netif_start(dev);
Florian Fainelli1c1008c2014-02-13 16:08:47 -08002372
2373 return 0;
2374
2375err_irq0:
2376 free_irq(priv->irq0, dev);
2377err_fini_dma:
2378 bcmgenet_fini_dma(priv);
2379err_clk_disable:
2380 if (!IS_ERR(priv->clk))
2381 clk_disable_unprepare(priv->clk);
2382 return ret;
2383}
2384
Florian Fainelli909ff5e2014-07-21 15:29:21 -07002385static void bcmgenet_netif_stop(struct net_device *dev)
2386{
2387 struct bcmgenet_priv *priv = netdev_priv(dev);
2388
2389 netif_tx_stop_all_queues(dev);
2390 napi_disable(&priv->napi);
2391 phy_stop(priv->phydev);
2392
2393 bcmgenet_intr_disable(priv);
2394
2395 /* Wait for pending work items to complete. Since interrupts are
2396 * disabled no new work will be scheduled.
2397 */
2398 cancel_work_sync(&priv->bcmgenet_irq_work);
Florian Fainellicc013fb2014-08-11 14:50:43 -07002399
Florian Fainellicc013fb2014-08-11 14:50:43 -07002400 priv->old_link = -1;
Petri Gynther5ad6e6c2014-10-03 12:25:01 -07002401 priv->old_speed = -1;
Florian Fainellicc013fb2014-08-11 14:50:43 -07002402 priv->old_duplex = -1;
Petri Gynther5ad6e6c2014-10-03 12:25:01 -07002403 priv->old_pause = -1;
Florian Fainelli909ff5e2014-07-21 15:29:21 -07002404}
2405
Florian Fainelli1c1008c2014-02-13 16:08:47 -08002406static int bcmgenet_close(struct net_device *dev)
2407{
2408 struct bcmgenet_priv *priv = netdev_priv(dev);
2409 int ret;
Florian Fainelli1c1008c2014-02-13 16:08:47 -08002410
2411 netif_dbg(priv, ifdown, dev, "bcmgenet_close\n");
2412
Florian Fainelli909ff5e2014-07-21 15:29:21 -07002413 bcmgenet_netif_stop(dev);
Florian Fainelli1c1008c2014-02-13 16:08:47 -08002414
Florian Fainellic96e7312014-11-10 18:06:20 -08002415 /* Really kill the PHY state machine and disconnect from it */
2416 phy_disconnect(priv->phydev);
2417
Florian Fainelli1c1008c2014-02-13 16:08:47 -08002418 /* Disable MAC receive */
Florian Fainellie29585b2014-07-21 15:29:20 -07002419 umac_enable_set(priv, CMD_RX_EN, false);
Florian Fainelli1c1008c2014-02-13 16:08:47 -08002420
Florian Fainelli1c1008c2014-02-13 16:08:47 -08002421 ret = bcmgenet_dma_teardown(priv);
2422 if (ret)
2423 return ret;
2424
2425 /* Disable MAC transmit. TX DMA disabled have to done before this */
Florian Fainellie29585b2014-07-21 15:29:20 -07002426 umac_enable_set(priv, CMD_TX_EN, false);
Florian Fainelli1c1008c2014-02-13 16:08:47 -08002427
Florian Fainelli1c1008c2014-02-13 16:08:47 -08002428 /* tx reclaim */
2429 bcmgenet_tx_reclaim_all(dev);
2430 bcmgenet_fini_dma(priv);
2431
2432 free_irq(priv->irq0, priv);
2433 free_irq(priv->irq1, priv);
2434
Florian Fainelli1c1008c2014-02-13 16:08:47 -08002435 if (phy_is_internal(priv->phydev))
2436 bcmgenet_power_down(priv, GENET_POWER_PASSIVE);
2437
Florian Fainelli1c1008c2014-02-13 16:08:47 -08002438 if (!IS_ERR(priv->clk))
2439 clk_disable_unprepare(priv->clk);
2440
2441 return 0;
2442}
2443
2444static void bcmgenet_timeout(struct net_device *dev)
2445{
2446 struct bcmgenet_priv *priv = netdev_priv(dev);
2447
2448 netif_dbg(priv, tx_err, dev, "bcmgenet_timeout\n");
2449
2450 dev->trans_start = jiffies;
2451
2452 dev->stats.tx_errors++;
2453
2454 netif_tx_wake_all_queues(dev);
2455}
2456
2457#define MAX_MC_COUNT 16
2458
2459static inline void bcmgenet_set_mdf_addr(struct bcmgenet_priv *priv,
2460 unsigned char *addr,
2461 int *i,
2462 int *mc)
2463{
2464 u32 reg;
2465
Florian Fainellic91b7f62014-07-23 10:42:12 -07002466 bcmgenet_umac_writel(priv, addr[0] << 8 | addr[1],
2467 UMAC_MDF_ADDR + (*i * 4));
2468 bcmgenet_umac_writel(priv, addr[2] << 24 | addr[3] << 16 |
2469 addr[4] << 8 | addr[5],
2470 UMAC_MDF_ADDR + ((*i + 1) * 4));
Florian Fainelli1c1008c2014-02-13 16:08:47 -08002471 reg = bcmgenet_umac_readl(priv, UMAC_MDF_CTRL);
2472 reg |= (1 << (MAX_MC_COUNT - *mc));
2473 bcmgenet_umac_writel(priv, reg, UMAC_MDF_CTRL);
2474 *i += 2;
2475 (*mc)++;
2476}
2477
2478static void bcmgenet_set_rx_mode(struct net_device *dev)
2479{
2480 struct bcmgenet_priv *priv = netdev_priv(dev);
2481 struct netdev_hw_addr *ha;
2482 int i, mc;
2483 u32 reg;
2484
2485 netif_dbg(priv, hw, dev, "%s: %08X\n", __func__, dev->flags);
2486
Brian Norris7fc527f2014-07-29 14:34:14 -07002487 /* Promiscuous mode */
Florian Fainelli1c1008c2014-02-13 16:08:47 -08002488 reg = bcmgenet_umac_readl(priv, UMAC_CMD);
2489 if (dev->flags & IFF_PROMISC) {
2490 reg |= CMD_PROMISC;
2491 bcmgenet_umac_writel(priv, reg, UMAC_CMD);
2492 bcmgenet_umac_writel(priv, 0, UMAC_MDF_CTRL);
2493 return;
2494 } else {
2495 reg &= ~CMD_PROMISC;
2496 bcmgenet_umac_writel(priv, reg, UMAC_CMD);
2497 }
2498
2499 /* UniMac doesn't support ALLMULTI */
2500 if (dev->flags & IFF_ALLMULTI) {
2501 netdev_warn(dev, "ALLMULTI is not supported\n");
2502 return;
2503 }
2504
2505 /* update MDF filter */
2506 i = 0;
2507 mc = 0;
2508 /* Broadcast */
2509 bcmgenet_set_mdf_addr(priv, dev->broadcast, &i, &mc);
2510 /* my own address.*/
2511 bcmgenet_set_mdf_addr(priv, dev->dev_addr, &i, &mc);
2512 /* Unicast list*/
2513 if (netdev_uc_count(dev) > (MAX_MC_COUNT - mc))
2514 return;
2515
2516 if (!netdev_uc_empty(dev))
2517 netdev_for_each_uc_addr(ha, dev)
2518 bcmgenet_set_mdf_addr(priv, ha->addr, &i, &mc);
2519 /* Multicast */
2520 if (netdev_mc_empty(dev) || netdev_mc_count(dev) >= (MAX_MC_COUNT - mc))
2521 return;
2522
2523 netdev_for_each_mc_addr(ha, dev)
2524 bcmgenet_set_mdf_addr(priv, ha->addr, &i, &mc);
2525}
2526
2527/* Set the hardware MAC address. */
2528static int bcmgenet_set_mac_addr(struct net_device *dev, void *p)
2529{
2530 struct sockaddr *addr = p;
2531
2532 /* Setting the MAC address at the hardware level is not possible
2533 * without disabling the UniMAC RX/TX enable bits.
2534 */
2535 if (netif_running(dev))
2536 return -EBUSY;
2537
2538 ether_addr_copy(dev->dev_addr, addr->sa_data);
2539
2540 return 0;
2541}
2542
Florian Fainelli1c1008c2014-02-13 16:08:47 -08002543static const struct net_device_ops bcmgenet_netdev_ops = {
2544 .ndo_open = bcmgenet_open,
2545 .ndo_stop = bcmgenet_close,
2546 .ndo_start_xmit = bcmgenet_xmit,
Florian Fainelli1c1008c2014-02-13 16:08:47 -08002547 .ndo_tx_timeout = bcmgenet_timeout,
2548 .ndo_set_rx_mode = bcmgenet_set_rx_mode,
2549 .ndo_set_mac_address = bcmgenet_set_mac_addr,
2550 .ndo_do_ioctl = bcmgenet_ioctl,
2551 .ndo_set_features = bcmgenet_set_features,
2552};
2553
2554/* Array of GENET hardware parameters/characteristics */
2555static struct bcmgenet_hw_params bcmgenet_hw_params[] = {
2556 [GENET_V1] = {
2557 .tx_queues = 0,
Petri Gynther51a966a2015-02-23 11:00:46 -08002558 .tx_bds_per_q = 0,
Florian Fainelli1c1008c2014-02-13 16:08:47 -08002559 .rx_queues = 0,
Petri Gynther3feafa02015-03-05 17:40:14 -08002560 .rx_bds_per_q = 0,
Florian Fainelli1c1008c2014-02-13 16:08:47 -08002561 .bp_in_en_shift = 16,
2562 .bp_in_mask = 0xffff,
2563 .hfb_filter_cnt = 16,
2564 .qtag_mask = 0x1F,
2565 .hfb_offset = 0x1000,
2566 .rdma_offset = 0x2000,
2567 .tdma_offset = 0x3000,
2568 .words_per_bd = 2,
2569 },
2570 [GENET_V2] = {
2571 .tx_queues = 4,
Petri Gynther51a966a2015-02-23 11:00:46 -08002572 .tx_bds_per_q = 32,
Petri Gynther7e906e02015-03-05 17:40:10 -08002573 .rx_queues = 0,
Petri Gynther3feafa02015-03-05 17:40:14 -08002574 .rx_bds_per_q = 0,
Florian Fainelli1c1008c2014-02-13 16:08:47 -08002575 .bp_in_en_shift = 16,
2576 .bp_in_mask = 0xffff,
2577 .hfb_filter_cnt = 16,
2578 .qtag_mask = 0x1F,
2579 .tbuf_offset = 0x0600,
2580 .hfb_offset = 0x1000,
2581 .hfb_reg_offset = 0x2000,
2582 .rdma_offset = 0x3000,
2583 .tdma_offset = 0x4000,
2584 .words_per_bd = 2,
2585 .flags = GENET_HAS_EXT,
2586 },
2587 [GENET_V3] = {
2588 .tx_queues = 4,
Petri Gynther51a966a2015-02-23 11:00:46 -08002589 .tx_bds_per_q = 32,
Petri Gynther7e906e02015-03-05 17:40:10 -08002590 .rx_queues = 0,
Petri Gynther3feafa02015-03-05 17:40:14 -08002591 .rx_bds_per_q = 0,
Florian Fainelli1c1008c2014-02-13 16:08:47 -08002592 .bp_in_en_shift = 17,
2593 .bp_in_mask = 0x1ffff,
2594 .hfb_filter_cnt = 48,
2595 .qtag_mask = 0x3F,
2596 .tbuf_offset = 0x0600,
2597 .hfb_offset = 0x8000,
2598 .hfb_reg_offset = 0xfc00,
2599 .rdma_offset = 0x10000,
2600 .tdma_offset = 0x11000,
2601 .words_per_bd = 2,
2602 .flags = GENET_HAS_EXT | GENET_HAS_MDIO_INTR,
2603 },
2604 [GENET_V4] = {
2605 .tx_queues = 4,
Petri Gynther51a966a2015-02-23 11:00:46 -08002606 .tx_bds_per_q = 32,
Petri Gynther7e906e02015-03-05 17:40:10 -08002607 .rx_queues = 0,
Petri Gynther3feafa02015-03-05 17:40:14 -08002608 .rx_bds_per_q = 0,
Florian Fainelli1c1008c2014-02-13 16:08:47 -08002609 .bp_in_en_shift = 17,
2610 .bp_in_mask = 0x1ffff,
2611 .hfb_filter_cnt = 48,
2612 .qtag_mask = 0x3F,
2613 .tbuf_offset = 0x0600,
2614 .hfb_offset = 0x8000,
2615 .hfb_reg_offset = 0xfc00,
2616 .rdma_offset = 0x2000,
2617 .tdma_offset = 0x4000,
2618 .words_per_bd = 3,
2619 .flags = GENET_HAS_40BITS | GENET_HAS_EXT | GENET_HAS_MDIO_INTR,
2620 },
2621};
2622
2623/* Infer hardware parameters from the detected GENET version */
2624static void bcmgenet_set_hw_params(struct bcmgenet_priv *priv)
2625{
2626 struct bcmgenet_hw_params *params;
2627 u32 reg;
2628 u8 major;
Florian Fainellib04a2f52014-12-03 09:56:59 -08002629 u16 gphy_rev;
Florian Fainelli1c1008c2014-02-13 16:08:47 -08002630
2631 if (GENET_IS_V4(priv)) {
2632 bcmgenet_dma_regs = bcmgenet_dma_regs_v3plus;
2633 genet_dma_ring_regs = genet_dma_ring_regs_v4;
2634 priv->dma_rx_chk_bit = DMA_RX_CHK_V3PLUS;
2635 priv->version = GENET_V4;
2636 } else if (GENET_IS_V3(priv)) {
2637 bcmgenet_dma_regs = bcmgenet_dma_regs_v3plus;
2638 genet_dma_ring_regs = genet_dma_ring_regs_v123;
2639 priv->dma_rx_chk_bit = DMA_RX_CHK_V3PLUS;
2640 priv->version = GENET_V3;
2641 } else if (GENET_IS_V2(priv)) {
2642 bcmgenet_dma_regs = bcmgenet_dma_regs_v2;
2643 genet_dma_ring_regs = genet_dma_ring_regs_v123;
2644 priv->dma_rx_chk_bit = DMA_RX_CHK_V12;
2645 priv->version = GENET_V2;
2646 } else if (GENET_IS_V1(priv)) {
2647 bcmgenet_dma_regs = bcmgenet_dma_regs_v1;
2648 genet_dma_ring_regs = genet_dma_ring_regs_v123;
2649 priv->dma_rx_chk_bit = DMA_RX_CHK_V12;
2650 priv->version = GENET_V1;
2651 }
2652
2653 /* enum genet_version starts at 1 */
2654 priv->hw_params = &bcmgenet_hw_params[priv->version];
2655 params = priv->hw_params;
2656
2657 /* Read GENET HW version */
2658 reg = bcmgenet_sys_readl(priv, SYS_REV_CTRL);
2659 major = (reg >> 24 & 0x0f);
2660 if (major == 5)
2661 major = 4;
2662 else if (major == 0)
2663 major = 1;
2664 if (major != priv->version) {
2665 dev_err(&priv->pdev->dev,
2666 "GENET version mismatch, got: %d, configured for: %d\n",
2667 major, priv->version);
2668 }
2669
2670 /* Print the GENET core version */
2671 dev_info(&priv->pdev->dev, "GENET " GENET_VER_FMT,
Florian Fainellic91b7f62014-07-23 10:42:12 -07002672 major, (reg >> 16) & 0x0f, reg & 0xffff);
Florian Fainelli1c1008c2014-02-13 16:08:47 -08002673
Florian Fainelli487320c2014-09-19 13:07:53 -07002674 /* Store the integrated PHY revision for the MDIO probing function
2675 * to pass this information to the PHY driver. The PHY driver expects
2676 * to find the PHY major revision in bits 15:8 while the GENET register
2677 * stores that information in bits 7:0, account for that.
Florian Fainellib04a2f52014-12-03 09:56:59 -08002678 *
2679 * On newer chips, starting with PHY revision G0, a new scheme is
2680 * deployed similar to the Starfighter 2 switch with GPHY major
2681 * revision in bits 15:8 and patch level in bits 7:0. Major revision 0
2682 * is reserved as well as special value 0x01ff, we have a small
2683 * heuristic to check for the new GPHY revision and re-arrange things
2684 * so the GPHY driver is happy.
Florian Fainelli487320c2014-09-19 13:07:53 -07002685 */
Florian Fainellib04a2f52014-12-03 09:56:59 -08002686 gphy_rev = reg & 0xffff;
2687
2688 /* This is the good old scheme, just GPHY major, no minor nor patch */
2689 if ((gphy_rev & 0xf0) != 0)
2690 priv->gphy_rev = gphy_rev << 8;
2691
2692 /* This is the new scheme, GPHY major rolls over with 0x10 = rev G0 */
2693 else if ((gphy_rev & 0xff00) != 0)
2694 priv->gphy_rev = gphy_rev;
2695
2696 /* This is reserved so should require special treatment */
2697 else if (gphy_rev == 0 || gphy_rev == 0x01ff) {
2698 pr_warn("Invalid GPHY revision detected: 0x%04x\n", gphy_rev);
2699 return;
2700 }
Florian Fainelli487320c2014-09-19 13:07:53 -07002701
Florian Fainelli1c1008c2014-02-13 16:08:47 -08002702#ifdef CONFIG_PHYS_ADDR_T_64BIT
2703 if (!(params->flags & GENET_HAS_40BITS))
2704 pr_warn("GENET does not support 40-bits PA\n");
2705#endif
2706
2707 pr_debug("Configuration for version: %d\n"
Petri Gynther3feafa02015-03-05 17:40:14 -08002708 "TXq: %1d, TXqBDs: %1d, RXq: %1d, RXqBDs: %1d\n"
Florian Fainelli1c1008c2014-02-13 16:08:47 -08002709 "BP << en: %2d, BP msk: 0x%05x\n"
2710 "HFB count: %2d, QTAQ msk: 0x%05x\n"
2711 "TBUF: 0x%04x, HFB: 0x%04x, HFBreg: 0x%04x\n"
2712 "RDMA: 0x%05x, TDMA: 0x%05x\n"
2713 "Words/BD: %d\n",
2714 priv->version,
Petri Gynther51a966a2015-02-23 11:00:46 -08002715 params->tx_queues, params->tx_bds_per_q,
Petri Gynther3feafa02015-03-05 17:40:14 -08002716 params->rx_queues, params->rx_bds_per_q,
Florian Fainelli1c1008c2014-02-13 16:08:47 -08002717 params->bp_in_en_shift, params->bp_in_mask,
2718 params->hfb_filter_cnt, params->qtag_mask,
2719 params->tbuf_offset, params->hfb_offset,
2720 params->hfb_reg_offset,
2721 params->rdma_offset, params->tdma_offset,
2722 params->words_per_bd);
2723}
2724
2725static const struct of_device_id bcmgenet_match[] = {
2726 { .compatible = "brcm,genet-v1", .data = (void *)GENET_V1 },
2727 { .compatible = "brcm,genet-v2", .data = (void *)GENET_V2 },
2728 { .compatible = "brcm,genet-v3", .data = (void *)GENET_V3 },
2729 { .compatible = "brcm,genet-v4", .data = (void *)GENET_V4 },
2730 { },
2731};
2732
2733static int bcmgenet_probe(struct platform_device *pdev)
2734{
Petri Gyntherb0ba5122014-12-01 16:18:08 -08002735 struct bcmgenet_platform_data *pd = pdev->dev.platform_data;
Florian Fainelli1c1008c2014-02-13 16:08:47 -08002736 struct device_node *dn = pdev->dev.of_node;
Petri Gyntherb0ba5122014-12-01 16:18:08 -08002737 const struct of_device_id *of_id = NULL;
Florian Fainelli1c1008c2014-02-13 16:08:47 -08002738 struct bcmgenet_priv *priv;
2739 struct net_device *dev;
2740 const void *macaddr;
2741 struct resource *r;
2742 int err = -EIO;
2743
Petri Gynther3feafee2015-03-05 17:40:12 -08002744 /* Up to GENET_MAX_MQ_CNT + 1 TX queues and RX queues */
2745 dev = alloc_etherdev_mqs(sizeof(*priv), GENET_MAX_MQ_CNT + 1,
2746 GENET_MAX_MQ_CNT + 1);
Florian Fainelli1c1008c2014-02-13 16:08:47 -08002747 if (!dev) {
2748 dev_err(&pdev->dev, "can't allocate net device\n");
2749 return -ENOMEM;
2750 }
2751
Petri Gyntherb0ba5122014-12-01 16:18:08 -08002752 if (dn) {
2753 of_id = of_match_node(bcmgenet_match, dn);
2754 if (!of_id)
2755 return -EINVAL;
2756 }
Florian Fainelli1c1008c2014-02-13 16:08:47 -08002757
2758 priv = netdev_priv(dev);
2759 priv->irq0 = platform_get_irq(pdev, 0);
2760 priv->irq1 = platform_get_irq(pdev, 1);
Florian Fainelli85620562014-07-21 15:29:23 -07002761 priv->wol_irq = platform_get_irq(pdev, 2);
Florian Fainelli1c1008c2014-02-13 16:08:47 -08002762 if (!priv->irq0 || !priv->irq1) {
2763 dev_err(&pdev->dev, "can't find IRQs\n");
2764 err = -EINVAL;
2765 goto err;
2766 }
2767
Petri Gyntherb0ba5122014-12-01 16:18:08 -08002768 if (dn) {
2769 macaddr = of_get_mac_address(dn);
2770 if (!macaddr) {
2771 dev_err(&pdev->dev, "can't find MAC address\n");
2772 err = -EINVAL;
2773 goto err;
2774 }
2775 } else {
2776 macaddr = pd->mac_address;
Florian Fainelli1c1008c2014-02-13 16:08:47 -08002777 }
2778
2779 r = platform_get_resource(pdev, IORESOURCE_MEM, 0);
Fabio Estevam5343a102014-02-24 00:47:24 -03002780 priv->base = devm_ioremap_resource(&pdev->dev, r);
2781 if (IS_ERR(priv->base)) {
2782 err = PTR_ERR(priv->base);
Florian Fainelli1c1008c2014-02-13 16:08:47 -08002783 goto err;
2784 }
2785
2786 SET_NETDEV_DEV(dev, &pdev->dev);
2787 dev_set_drvdata(&pdev->dev, dev);
2788 ether_addr_copy(dev->dev_addr, macaddr);
2789 dev->watchdog_timeo = 2 * HZ;
Wilfried Klaebe7ad24ea2014-05-11 00:12:32 +00002790 dev->ethtool_ops = &bcmgenet_ethtool_ops;
Florian Fainelli1c1008c2014-02-13 16:08:47 -08002791 dev->netdev_ops = &bcmgenet_netdev_ops;
2792 netif_napi_add(dev, &priv->napi, bcmgenet_poll, 64);
2793
2794 priv->msg_enable = netif_msg_init(-1, GENET_MSG_DEFAULT);
2795
2796 /* Set hardware features */
2797 dev->hw_features |= NETIF_F_SG | NETIF_F_IP_CSUM |
2798 NETIF_F_IPV6_CSUM | NETIF_F_RXCSUM;
2799
Florian Fainelli85620562014-07-21 15:29:23 -07002800 /* Request the WOL interrupt and advertise suspend if available */
2801 priv->wol_irq_disabled = true;
2802 err = devm_request_irq(&pdev->dev, priv->wol_irq, bcmgenet_wol_isr, 0,
2803 dev->name, priv);
2804 if (!err)
2805 device_set_wakeup_capable(&pdev->dev, 1);
2806
Florian Fainelli1c1008c2014-02-13 16:08:47 -08002807 /* Set the needed headroom to account for any possible
2808 * features enabling/disabling at runtime
2809 */
2810 dev->needed_headroom += 64;
2811
2812 netdev_boot_setup_check(dev);
2813
2814 priv->dev = dev;
2815 priv->pdev = pdev;
Petri Gyntherb0ba5122014-12-01 16:18:08 -08002816 if (of_id)
2817 priv->version = (enum bcmgenet_version)of_id->data;
2818 else
2819 priv->version = pd->genet_version;
Florian Fainelli1c1008c2014-02-13 16:08:47 -08002820
Florian Fainellie4a60a92014-08-11 14:50:42 -07002821 priv->clk = devm_clk_get(&priv->pdev->dev, "enet");
2822 if (IS_ERR(priv->clk))
2823 dev_warn(&priv->pdev->dev, "failed to get enet clock\n");
2824
2825 if (!IS_ERR(priv->clk))
2826 clk_prepare_enable(priv->clk);
2827
Florian Fainelli1c1008c2014-02-13 16:08:47 -08002828 bcmgenet_set_hw_params(priv);
2829
Florian Fainelli1c1008c2014-02-13 16:08:47 -08002830 /* Mii wait queue */
2831 init_waitqueue_head(&priv->wq);
2832 /* Always use RX_BUF_LENGTH (2KB) buffer for all chips */
2833 priv->rx_buf_len = RX_BUF_LENGTH;
2834 INIT_WORK(&priv->bcmgenet_irq_work, bcmgenet_irq_task);
2835
Florian Fainelli1c1008c2014-02-13 16:08:47 -08002836 priv->clk_wol = devm_clk_get(&priv->pdev->dev, "enet-wol");
2837 if (IS_ERR(priv->clk_wol))
2838 dev_warn(&priv->pdev->dev, "failed to get enet-wol clock\n");
2839
Florian Fainelli6ef398e2014-11-25 21:16:35 -08002840 priv->clk_eee = devm_clk_get(&priv->pdev->dev, "enet-eee");
2841 if (IS_ERR(priv->clk_eee)) {
2842 dev_warn(&priv->pdev->dev, "failed to get enet-eee clock\n");
2843 priv->clk_eee = NULL;
2844 }
2845
Florian Fainelli1c1008c2014-02-13 16:08:47 -08002846 err = reset_umac(priv);
2847 if (err)
2848 goto err_clk_disable;
2849
2850 err = bcmgenet_mii_init(dev);
2851 if (err)
2852 goto err_clk_disable;
2853
2854 /* setup number of real queues + 1 (GENET_V1 has 0 hardware queues
2855 * just the ring 16 descriptor based TX
2856 */
2857 netif_set_real_num_tx_queues(priv->dev, priv->hw_params->tx_queues + 1);
2858 netif_set_real_num_rx_queues(priv->dev, priv->hw_params->rx_queues + 1);
2859
Florian Fainelli219575e2014-06-26 10:26:21 -07002860 /* libphy will determine the link state */
2861 netif_carrier_off(dev);
2862
Florian Fainelli1c1008c2014-02-13 16:08:47 -08002863 /* Turn off the main clock, WOL clock is handled separately */
2864 if (!IS_ERR(priv->clk))
2865 clk_disable_unprepare(priv->clk);
2866
Florian Fainelli0f50ce92014-06-26 10:26:20 -07002867 err = register_netdev(dev);
2868 if (err)
2869 goto err;
2870
Florian Fainelli1c1008c2014-02-13 16:08:47 -08002871 return err;
2872
2873err_clk_disable:
2874 if (!IS_ERR(priv->clk))
2875 clk_disable_unprepare(priv->clk);
2876err:
2877 free_netdev(dev);
2878 return err;
2879}
2880
2881static int bcmgenet_remove(struct platform_device *pdev)
2882{
2883 struct bcmgenet_priv *priv = dev_to_priv(&pdev->dev);
2884
2885 dev_set_drvdata(&pdev->dev, NULL);
2886 unregister_netdev(priv->dev);
2887 bcmgenet_mii_exit(priv->dev);
2888 free_netdev(priv->dev);
2889
2890 return 0;
2891}
2892
Florian Fainellib6e978e2014-07-21 15:29:22 -07002893#ifdef CONFIG_PM_SLEEP
2894static int bcmgenet_suspend(struct device *d)
2895{
2896 struct net_device *dev = dev_get_drvdata(d);
2897 struct bcmgenet_priv *priv = netdev_priv(dev);
2898 int ret;
2899
2900 if (!netif_running(dev))
2901 return 0;
2902
2903 bcmgenet_netif_stop(dev);
2904
Florian Fainellicc013fb2014-08-11 14:50:43 -07002905 phy_suspend(priv->phydev);
2906
Florian Fainellib6e978e2014-07-21 15:29:22 -07002907 netif_device_detach(dev);
2908
2909 /* Disable MAC receive */
2910 umac_enable_set(priv, CMD_RX_EN, false);
2911
2912 ret = bcmgenet_dma_teardown(priv);
2913 if (ret)
2914 return ret;
2915
2916 /* Disable MAC transmit. TX DMA disabled have to done before this */
2917 umac_enable_set(priv, CMD_TX_EN, false);
2918
2919 /* tx reclaim */
2920 bcmgenet_tx_reclaim_all(dev);
2921 bcmgenet_fini_dma(priv);
2922
Florian Fainelli8c90db72014-07-21 15:29:28 -07002923 /* Prepare the device for Wake-on-LAN and switch to the slow clock */
2924 if (device_may_wakeup(d) && priv->wolopts) {
2925 bcmgenet_power_down(priv, GENET_POWER_WOL_MAGIC);
2926 clk_prepare_enable(priv->clk_wol);
2927 }
2928
Florian Fainellib6e978e2014-07-21 15:29:22 -07002929 /* Turn off the clocks */
2930 clk_disable_unprepare(priv->clk);
2931
2932 return 0;
2933}
2934
2935static int bcmgenet_resume(struct device *d)
2936{
2937 struct net_device *dev = dev_get_drvdata(d);
2938 struct bcmgenet_priv *priv = netdev_priv(dev);
2939 unsigned long dma_ctrl;
2940 int ret;
2941 u32 reg;
2942
2943 if (!netif_running(dev))
2944 return 0;
2945
2946 /* Turn on the clock */
2947 ret = clk_prepare_enable(priv->clk);
2948 if (ret)
2949 return ret;
2950
2951 bcmgenet_umac_reset(priv);
2952
2953 ret = init_umac(priv);
2954 if (ret)
2955 goto out_clk_disable;
2956
Tobias Klauser0a29b3d2014-09-23 15:19:41 +02002957 /* From WOL-enabled suspend, switch to regular clock */
2958 if (priv->wolopts)
2959 clk_disable_unprepare(priv->clk_wol);
2960
2961 phy_init_hw(priv->phydev);
2962 /* Speed settings must be restored */
Florian Fainellidbd479d2014-11-10 18:06:21 -08002963 bcmgenet_mii_config(priv->dev, false);
Florian Fainelli8c90db72014-07-21 15:29:28 -07002964
Florian Fainellib6e978e2014-07-21 15:29:22 -07002965 /* disable ethernet MAC while updating its registers */
2966 umac_enable_set(priv, CMD_TX_EN | CMD_RX_EN, false);
2967
2968 bcmgenet_set_hw_addr(priv, dev->dev_addr);
2969
2970 if (phy_is_internal(priv->phydev)) {
2971 reg = bcmgenet_ext_readl(priv, EXT_EXT_PWR_MGMT);
2972 reg |= EXT_ENERGY_DET_MASK;
2973 bcmgenet_ext_writel(priv, reg, EXT_EXT_PWR_MGMT);
2974 }
2975
Florian Fainelli98bb7392014-08-11 14:50:45 -07002976 if (priv->wolopts)
2977 bcmgenet_power_up(priv, GENET_POWER_WOL_MAGIC);
2978
Florian Fainellib6e978e2014-07-21 15:29:22 -07002979 /* Disable RX/TX DMA and flush TX queues */
2980 dma_ctrl = bcmgenet_dma_disable(priv);
2981
2982 /* Reinitialize TDMA and RDMA and SW housekeeping */
2983 ret = bcmgenet_init_dma(priv);
2984 if (ret) {
2985 netdev_err(dev, "failed to initialize DMA\n");
2986 goto out_clk_disable;
2987 }
2988
2989 /* Always enable ring 16 - descriptor ring */
2990 bcmgenet_enable_dma(priv, dma_ctrl);
2991
2992 netif_device_attach(dev);
2993
Florian Fainellicc013fb2014-08-11 14:50:43 -07002994 phy_resume(priv->phydev);
2995
Florian Fainelli6ef398e2014-11-25 21:16:35 -08002996 if (priv->eee.eee_enabled)
2997 bcmgenet_eee_enable_set(dev, true);
2998
Florian Fainellib6e978e2014-07-21 15:29:22 -07002999 bcmgenet_netif_start(dev);
3000
3001 return 0;
3002
3003out_clk_disable:
3004 clk_disable_unprepare(priv->clk);
3005 return ret;
3006}
3007#endif /* CONFIG_PM_SLEEP */
3008
3009static SIMPLE_DEV_PM_OPS(bcmgenet_pm_ops, bcmgenet_suspend, bcmgenet_resume);
3010
Florian Fainelli1c1008c2014-02-13 16:08:47 -08003011static struct platform_driver bcmgenet_driver = {
3012 .probe = bcmgenet_probe,
3013 .remove = bcmgenet_remove,
3014 .driver = {
3015 .name = "bcmgenet",
Florian Fainelli1c1008c2014-02-13 16:08:47 -08003016 .of_match_table = bcmgenet_match,
Florian Fainellib6e978e2014-07-21 15:29:22 -07003017 .pm = &bcmgenet_pm_ops,
Florian Fainelli1c1008c2014-02-13 16:08:47 -08003018 },
3019};
3020module_platform_driver(bcmgenet_driver);
3021
3022MODULE_AUTHOR("Broadcom Corporation");
3023MODULE_DESCRIPTION("Broadcom GENET Ethernet controller driver");
3024MODULE_ALIAS("platform:bcmgenet");
3025MODULE_LICENSE("GPL");