blob: 3f025ee299dd0ffc2327978737221cf581cf84aa [file] [log] [blame]
Jesse Barnes79e53942008-11-07 14:24:08 -08001/*
2 * Copyright © 2006-2007 Intel Corporation
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER
21 * DEALINGS IN THE SOFTWARE.
22 *
23 * Authors:
24 * Eric Anholt <eric@anholt.net>
25 */
26
Daniel Vetter618563e2012-04-01 13:38:50 +020027#include <linux/dmi.h>
Jesse Barnesc1c7af62009-09-10 15:28:03 -070028#include <linux/module.h>
29#include <linux/input.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080030#include <linux/i2c.h>
Shaohua Li7662c8b2009-06-26 11:23:55 +080031#include <linux/kernel.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090032#include <linux/slab.h>
Jesse Barnes9cce37f2010-08-13 15:11:26 -070033#include <linux/vgaarb.h>
Wu Fengguange0dac652011-09-05 14:25:34 +080034#include <drm/drm_edid.h>
David Howells760285e2012-10-02 18:01:07 +010035#include <drm/drmP.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080036#include "intel_drv.h"
David Howells760285e2012-10-02 18:01:07 +010037#include <drm/i915_drm.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080038#include "i915_drv.h"
Jesse Barnese5510fa2010-07-01 16:48:37 -070039#include "i915_trace.h"
David Howells760285e2012-10-02 18:01:07 +010040#include <drm/drm_dp_helper.h>
41#include <drm/drm_crtc_helper.h>
Keith Packardc0f372b32011-11-16 22:24:52 -080042#include <linux/dma_remapping.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080043
Akshay Joshi0206e352011-08-16 15:34:10 -040044bool intel_pipe_has_type(struct drm_crtc *crtc, int type);
Daniel Vetter3dec0092010-08-20 21:40:52 +020045static void intel_increase_pllclock(struct drm_crtc *crtc);
Chris Wilson6b383a72010-09-13 13:54:26 +010046static void intel_crtc_update_cursor(struct drm_crtc *crtc, bool on);
Jesse Barnes79e53942008-11-07 14:24:08 -080047
48typedef struct {
Akshay Joshi0206e352011-08-16 15:34:10 -040049 int min, max;
Jesse Barnes79e53942008-11-07 14:24:08 -080050} intel_range_t;
51
52typedef struct {
Akshay Joshi0206e352011-08-16 15:34:10 -040053 int dot_limit;
54 int p2_slow, p2_fast;
Jesse Barnes79e53942008-11-07 14:24:08 -080055} intel_p2_t;
56
57#define INTEL_P2_NUM 2
Ma Lingd4906092009-03-18 20:13:27 +080058typedef struct intel_limit intel_limit_t;
59struct intel_limit {
Akshay Joshi0206e352011-08-16 15:34:10 -040060 intel_range_t dot, vco, n, m, m1, m2, p, p1;
61 intel_p2_t p2;
Ma Lingd4906092009-03-18 20:13:27 +080062};
Jesse Barnes79e53942008-11-07 14:24:08 -080063
Jesse Barnes2377b742010-07-07 14:06:43 -070064/* FDI */
65#define IRONLAKE_FDI_FREQ 2700000 /* in kHz for mode->clock */
66
Daniel Vetterd2acd212012-10-20 20:57:43 +020067int
68intel_pch_rawclk(struct drm_device *dev)
69{
70 struct drm_i915_private *dev_priv = dev->dev_private;
71
72 WARN_ON(!HAS_PCH_SPLIT(dev));
73
74 return I915_READ(PCH_RAWCLK_FREQ) & RAWCLK_FREQ_MASK;
75}
76
Chris Wilson021357a2010-09-07 20:54:59 +010077static inline u32 /* units of 100MHz */
78intel_fdi_link_freq(struct drm_device *dev)
79{
Chris Wilson8b99e682010-10-13 09:59:17 +010080 if (IS_GEN5(dev)) {
81 struct drm_i915_private *dev_priv = dev->dev_private;
82 return (I915_READ(FDI_PLL_BIOS_0) & FDI_PLL_FB_CLOCK_MASK) + 2;
83 } else
84 return 27;
Chris Wilson021357a2010-09-07 20:54:59 +010085}
86
Keith Packarde4b36692009-06-05 19:22:17 -070087static const intel_limit_t intel_limits_i8xx_dvo = {
Akshay Joshi0206e352011-08-16 15:34:10 -040088 .dot = { .min = 25000, .max = 350000 },
89 .vco = { .min = 930000, .max = 1400000 },
90 .n = { .min = 3, .max = 16 },
91 .m = { .min = 96, .max = 140 },
92 .m1 = { .min = 18, .max = 26 },
93 .m2 = { .min = 6, .max = 16 },
94 .p = { .min = 4, .max = 128 },
95 .p1 = { .min = 2, .max = 33 },
Eric Anholt273e27c2011-03-30 13:01:10 -070096 .p2 = { .dot_limit = 165000,
97 .p2_slow = 4, .p2_fast = 2 },
Keith Packarde4b36692009-06-05 19:22:17 -070098};
99
100static const intel_limit_t intel_limits_i8xx_lvds = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400101 .dot = { .min = 25000, .max = 350000 },
102 .vco = { .min = 930000, .max = 1400000 },
103 .n = { .min = 3, .max = 16 },
104 .m = { .min = 96, .max = 140 },
105 .m1 = { .min = 18, .max = 26 },
106 .m2 = { .min = 6, .max = 16 },
107 .p = { .min = 4, .max = 128 },
108 .p1 = { .min = 1, .max = 6 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700109 .p2 = { .dot_limit = 165000,
110 .p2_slow = 14, .p2_fast = 7 },
Keith Packarde4b36692009-06-05 19:22:17 -0700111};
Eric Anholt273e27c2011-03-30 13:01:10 -0700112
Keith Packarde4b36692009-06-05 19:22:17 -0700113static const intel_limit_t intel_limits_i9xx_sdvo = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400114 .dot = { .min = 20000, .max = 400000 },
115 .vco = { .min = 1400000, .max = 2800000 },
116 .n = { .min = 1, .max = 6 },
117 .m = { .min = 70, .max = 120 },
Patrik Jakobsson4f7dfb62013-02-13 22:20:22 +0100118 .m1 = { .min = 8, .max = 18 },
119 .m2 = { .min = 3, .max = 7 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400120 .p = { .min = 5, .max = 80 },
121 .p1 = { .min = 1, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700122 .p2 = { .dot_limit = 200000,
123 .p2_slow = 10, .p2_fast = 5 },
Keith Packarde4b36692009-06-05 19:22:17 -0700124};
125
126static const intel_limit_t intel_limits_i9xx_lvds = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400127 .dot = { .min = 20000, .max = 400000 },
128 .vco = { .min = 1400000, .max = 2800000 },
129 .n = { .min = 1, .max = 6 },
130 .m = { .min = 70, .max = 120 },
Patrik Jakobsson53a7d2d2013-02-13 22:20:21 +0100131 .m1 = { .min = 8, .max = 18 },
132 .m2 = { .min = 3, .max = 7 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400133 .p = { .min = 7, .max = 98 },
134 .p1 = { .min = 1, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700135 .p2 = { .dot_limit = 112000,
136 .p2_slow = 14, .p2_fast = 7 },
Keith Packarde4b36692009-06-05 19:22:17 -0700137};
138
Eric Anholt273e27c2011-03-30 13:01:10 -0700139
Keith Packarde4b36692009-06-05 19:22:17 -0700140static const intel_limit_t intel_limits_g4x_sdvo = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700141 .dot = { .min = 25000, .max = 270000 },
142 .vco = { .min = 1750000, .max = 3500000},
143 .n = { .min = 1, .max = 4 },
144 .m = { .min = 104, .max = 138 },
145 .m1 = { .min = 17, .max = 23 },
146 .m2 = { .min = 5, .max = 11 },
147 .p = { .min = 10, .max = 30 },
148 .p1 = { .min = 1, .max = 3},
149 .p2 = { .dot_limit = 270000,
150 .p2_slow = 10,
151 .p2_fast = 10
Ma Ling044c7c42009-03-18 20:13:23 +0800152 },
Keith Packarde4b36692009-06-05 19:22:17 -0700153};
154
155static const intel_limit_t intel_limits_g4x_hdmi = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700156 .dot = { .min = 22000, .max = 400000 },
157 .vco = { .min = 1750000, .max = 3500000},
158 .n = { .min = 1, .max = 4 },
159 .m = { .min = 104, .max = 138 },
160 .m1 = { .min = 16, .max = 23 },
161 .m2 = { .min = 5, .max = 11 },
162 .p = { .min = 5, .max = 80 },
163 .p1 = { .min = 1, .max = 8},
164 .p2 = { .dot_limit = 165000,
165 .p2_slow = 10, .p2_fast = 5 },
Keith Packarde4b36692009-06-05 19:22:17 -0700166};
167
168static const intel_limit_t intel_limits_g4x_single_channel_lvds = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700169 .dot = { .min = 20000, .max = 115000 },
170 .vco = { .min = 1750000, .max = 3500000 },
171 .n = { .min = 1, .max = 3 },
172 .m = { .min = 104, .max = 138 },
173 .m1 = { .min = 17, .max = 23 },
174 .m2 = { .min = 5, .max = 11 },
175 .p = { .min = 28, .max = 112 },
176 .p1 = { .min = 2, .max = 8 },
177 .p2 = { .dot_limit = 0,
178 .p2_slow = 14, .p2_fast = 14
Ma Ling044c7c42009-03-18 20:13:23 +0800179 },
Keith Packarde4b36692009-06-05 19:22:17 -0700180};
181
182static const intel_limit_t intel_limits_g4x_dual_channel_lvds = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700183 .dot = { .min = 80000, .max = 224000 },
184 .vco = { .min = 1750000, .max = 3500000 },
185 .n = { .min = 1, .max = 3 },
186 .m = { .min = 104, .max = 138 },
187 .m1 = { .min = 17, .max = 23 },
188 .m2 = { .min = 5, .max = 11 },
189 .p = { .min = 14, .max = 42 },
190 .p1 = { .min = 2, .max = 6 },
191 .p2 = { .dot_limit = 0,
192 .p2_slow = 7, .p2_fast = 7
Ma Ling044c7c42009-03-18 20:13:23 +0800193 },
Keith Packarde4b36692009-06-05 19:22:17 -0700194};
195
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500196static const intel_limit_t intel_limits_pineview_sdvo = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400197 .dot = { .min = 20000, .max = 400000},
198 .vco = { .min = 1700000, .max = 3500000 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700199 /* Pineview's Ncounter is a ring counter */
Akshay Joshi0206e352011-08-16 15:34:10 -0400200 .n = { .min = 3, .max = 6 },
201 .m = { .min = 2, .max = 256 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700202 /* Pineview only has one combined m divider, which we treat as m2. */
Akshay Joshi0206e352011-08-16 15:34:10 -0400203 .m1 = { .min = 0, .max = 0 },
204 .m2 = { .min = 0, .max = 254 },
205 .p = { .min = 5, .max = 80 },
206 .p1 = { .min = 1, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700207 .p2 = { .dot_limit = 200000,
208 .p2_slow = 10, .p2_fast = 5 },
Keith Packarde4b36692009-06-05 19:22:17 -0700209};
210
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500211static const intel_limit_t intel_limits_pineview_lvds = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400212 .dot = { .min = 20000, .max = 400000 },
213 .vco = { .min = 1700000, .max = 3500000 },
214 .n = { .min = 3, .max = 6 },
215 .m = { .min = 2, .max = 256 },
216 .m1 = { .min = 0, .max = 0 },
217 .m2 = { .min = 0, .max = 254 },
218 .p = { .min = 7, .max = 112 },
219 .p1 = { .min = 1, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700220 .p2 = { .dot_limit = 112000,
221 .p2_slow = 14, .p2_fast = 14 },
Keith Packarde4b36692009-06-05 19:22:17 -0700222};
223
Eric Anholt273e27c2011-03-30 13:01:10 -0700224/* Ironlake / Sandybridge
225 *
226 * We calculate clock using (register_value + 2) for N/M1/M2, so here
227 * the range value for them is (actual_value - 2).
228 */
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800229static const intel_limit_t intel_limits_ironlake_dac = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700230 .dot = { .min = 25000, .max = 350000 },
231 .vco = { .min = 1760000, .max = 3510000 },
232 .n = { .min = 1, .max = 5 },
233 .m = { .min = 79, .max = 127 },
234 .m1 = { .min = 12, .max = 22 },
235 .m2 = { .min = 5, .max = 9 },
236 .p = { .min = 5, .max = 80 },
237 .p1 = { .min = 1, .max = 8 },
238 .p2 = { .dot_limit = 225000,
239 .p2_slow = 10, .p2_fast = 5 },
Keith Packarde4b36692009-06-05 19:22:17 -0700240};
241
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800242static const intel_limit_t intel_limits_ironlake_single_lvds = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700243 .dot = { .min = 25000, .max = 350000 },
244 .vco = { .min = 1760000, .max = 3510000 },
245 .n = { .min = 1, .max = 3 },
246 .m = { .min = 79, .max = 118 },
247 .m1 = { .min = 12, .max = 22 },
248 .m2 = { .min = 5, .max = 9 },
249 .p = { .min = 28, .max = 112 },
250 .p1 = { .min = 2, .max = 8 },
251 .p2 = { .dot_limit = 225000,
252 .p2_slow = 14, .p2_fast = 14 },
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800253};
254
255static const intel_limit_t intel_limits_ironlake_dual_lvds = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700256 .dot = { .min = 25000, .max = 350000 },
257 .vco = { .min = 1760000, .max = 3510000 },
258 .n = { .min = 1, .max = 3 },
259 .m = { .min = 79, .max = 127 },
260 .m1 = { .min = 12, .max = 22 },
261 .m2 = { .min = 5, .max = 9 },
262 .p = { .min = 14, .max = 56 },
263 .p1 = { .min = 2, .max = 8 },
264 .p2 = { .dot_limit = 225000,
265 .p2_slow = 7, .p2_fast = 7 },
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800266};
267
Eric Anholt273e27c2011-03-30 13:01:10 -0700268/* LVDS 100mhz refclk limits. */
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800269static const intel_limit_t intel_limits_ironlake_single_lvds_100m = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700270 .dot = { .min = 25000, .max = 350000 },
271 .vco = { .min = 1760000, .max = 3510000 },
272 .n = { .min = 1, .max = 2 },
273 .m = { .min = 79, .max = 126 },
274 .m1 = { .min = 12, .max = 22 },
275 .m2 = { .min = 5, .max = 9 },
276 .p = { .min = 28, .max = 112 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400277 .p1 = { .min = 2, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700278 .p2 = { .dot_limit = 225000,
279 .p2_slow = 14, .p2_fast = 14 },
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800280};
281
282static const intel_limit_t intel_limits_ironlake_dual_lvds_100m = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700283 .dot = { .min = 25000, .max = 350000 },
284 .vco = { .min = 1760000, .max = 3510000 },
285 .n = { .min = 1, .max = 3 },
286 .m = { .min = 79, .max = 126 },
287 .m1 = { .min = 12, .max = 22 },
288 .m2 = { .min = 5, .max = 9 },
289 .p = { .min = 14, .max = 42 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400290 .p1 = { .min = 2, .max = 6 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700291 .p2 = { .dot_limit = 225000,
292 .p2_slow = 7, .p2_fast = 7 },
Zhao Yakui45476682009-12-31 16:06:04 +0800293};
294
Jesse Barnesa0c4da22012-06-15 11:55:13 -0700295static const intel_limit_t intel_limits_vlv_dac = {
296 .dot = { .min = 25000, .max = 270000 },
297 .vco = { .min = 4000000, .max = 6000000 },
298 .n = { .min = 1, .max = 7 },
299 .m = { .min = 22, .max = 450 }, /* guess */
300 .m1 = { .min = 2, .max = 3 },
301 .m2 = { .min = 11, .max = 156 },
302 .p = { .min = 10, .max = 30 },
Daniel Vetter75e53982013-04-18 21:10:43 +0200303 .p1 = { .min = 1, .max = 3 },
Jesse Barnesa0c4da22012-06-15 11:55:13 -0700304 .p2 = { .dot_limit = 270000,
305 .p2_slow = 2, .p2_fast = 20 },
Jesse Barnesa0c4da22012-06-15 11:55:13 -0700306};
307
308static const intel_limit_t intel_limits_vlv_hdmi = {
Daniel Vetter75e53982013-04-18 21:10:43 +0200309 .dot = { .min = 25000, .max = 270000 },
310 .vco = { .min = 4000000, .max = 6000000 },
Jesse Barnesa0c4da22012-06-15 11:55:13 -0700311 .n = { .min = 1, .max = 7 },
312 .m = { .min = 60, .max = 300 }, /* guess */
313 .m1 = { .min = 2, .max = 3 },
314 .m2 = { .min = 11, .max = 156 },
315 .p = { .min = 10, .max = 30 },
316 .p1 = { .min = 2, .max = 3 },
317 .p2 = { .dot_limit = 270000,
318 .p2_slow = 2, .p2_fast = 20 },
Jesse Barnesa0c4da22012-06-15 11:55:13 -0700319};
320
321static const intel_limit_t intel_limits_vlv_dp = {
Vijay Purushothaman74a4dd22012-09-27 19:13:04 +0530322 .dot = { .min = 25000, .max = 270000 },
323 .vco = { .min = 4000000, .max = 6000000 },
Jesse Barnesa0c4da22012-06-15 11:55:13 -0700324 .n = { .min = 1, .max = 7 },
Vijay Purushothaman74a4dd22012-09-27 19:13:04 +0530325 .m = { .min = 22, .max = 450 },
Jesse Barnesa0c4da22012-06-15 11:55:13 -0700326 .m1 = { .min = 2, .max = 3 },
327 .m2 = { .min = 11, .max = 156 },
328 .p = { .min = 10, .max = 30 },
Daniel Vetter75e53982013-04-18 21:10:43 +0200329 .p1 = { .min = 1, .max = 3 },
Jesse Barnesa0c4da22012-06-15 11:55:13 -0700330 .p2 = { .dot_limit = 270000,
331 .p2_slow = 2, .p2_fast = 20 },
Jesse Barnesa0c4da22012-06-15 11:55:13 -0700332};
333
Chris Wilson1b894b52010-12-14 20:04:54 +0000334static const intel_limit_t *intel_ironlake_limit(struct drm_crtc *crtc,
335 int refclk)
Zhenyu Wang2c072452009-06-05 15:38:42 +0800336{
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800337 struct drm_device *dev = crtc->dev;
Zhenyu Wang2c072452009-06-05 15:38:42 +0800338 const intel_limit_t *limit;
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800339
340 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS)) {
Daniel Vetter1974cad2012-11-26 17:22:09 +0100341 if (intel_is_dual_link_lvds(dev)) {
Chris Wilson1b894b52010-12-14 20:04:54 +0000342 if (refclk == 100000)
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800343 limit = &intel_limits_ironlake_dual_lvds_100m;
344 else
345 limit = &intel_limits_ironlake_dual_lvds;
346 } else {
Chris Wilson1b894b52010-12-14 20:04:54 +0000347 if (refclk == 100000)
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800348 limit = &intel_limits_ironlake_single_lvds_100m;
349 else
350 limit = &intel_limits_ironlake_single_lvds;
351 }
Daniel Vetterc6bb3532013-04-19 11:14:33 +0200352 } else
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800353 limit = &intel_limits_ironlake_dac;
Zhenyu Wang2c072452009-06-05 15:38:42 +0800354
355 return limit;
356}
357
Ma Ling044c7c42009-03-18 20:13:23 +0800358static const intel_limit_t *intel_g4x_limit(struct drm_crtc *crtc)
359{
360 struct drm_device *dev = crtc->dev;
Ma Ling044c7c42009-03-18 20:13:23 +0800361 const intel_limit_t *limit;
362
363 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS)) {
Daniel Vetter1974cad2012-11-26 17:22:09 +0100364 if (intel_is_dual_link_lvds(dev))
Keith Packarde4b36692009-06-05 19:22:17 -0700365 limit = &intel_limits_g4x_dual_channel_lvds;
Ma Ling044c7c42009-03-18 20:13:23 +0800366 else
Keith Packarde4b36692009-06-05 19:22:17 -0700367 limit = &intel_limits_g4x_single_channel_lvds;
Ma Ling044c7c42009-03-18 20:13:23 +0800368 } else if (intel_pipe_has_type(crtc, INTEL_OUTPUT_HDMI) ||
369 intel_pipe_has_type(crtc, INTEL_OUTPUT_ANALOG)) {
Keith Packarde4b36692009-06-05 19:22:17 -0700370 limit = &intel_limits_g4x_hdmi;
Ma Ling044c7c42009-03-18 20:13:23 +0800371 } else if (intel_pipe_has_type(crtc, INTEL_OUTPUT_SDVO)) {
Keith Packarde4b36692009-06-05 19:22:17 -0700372 limit = &intel_limits_g4x_sdvo;
Ma Ling044c7c42009-03-18 20:13:23 +0800373 } else /* The option is for other outputs */
Keith Packarde4b36692009-06-05 19:22:17 -0700374 limit = &intel_limits_i9xx_sdvo;
Ma Ling044c7c42009-03-18 20:13:23 +0800375
376 return limit;
377}
378
Chris Wilson1b894b52010-12-14 20:04:54 +0000379static const intel_limit_t *intel_limit(struct drm_crtc *crtc, int refclk)
Jesse Barnes79e53942008-11-07 14:24:08 -0800380{
381 struct drm_device *dev = crtc->dev;
382 const intel_limit_t *limit;
383
Eric Anholtbad720f2009-10-22 16:11:14 -0700384 if (HAS_PCH_SPLIT(dev))
Chris Wilson1b894b52010-12-14 20:04:54 +0000385 limit = intel_ironlake_limit(crtc, refclk);
Zhenyu Wang2c072452009-06-05 15:38:42 +0800386 else if (IS_G4X(dev)) {
Ma Ling044c7c42009-03-18 20:13:23 +0800387 limit = intel_g4x_limit(crtc);
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500388 } else if (IS_PINEVIEW(dev)) {
Shaohua Li21778322009-02-23 15:19:16 +0800389 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS))
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500390 limit = &intel_limits_pineview_lvds;
Shaohua Li21778322009-02-23 15:19:16 +0800391 else
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500392 limit = &intel_limits_pineview_sdvo;
Jesse Barnesa0c4da22012-06-15 11:55:13 -0700393 } else if (IS_VALLEYVIEW(dev)) {
394 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_ANALOG))
395 limit = &intel_limits_vlv_dac;
396 else if (intel_pipe_has_type(crtc, INTEL_OUTPUT_HDMI))
397 limit = &intel_limits_vlv_hdmi;
398 else
399 limit = &intel_limits_vlv_dp;
Chris Wilsona6c45cf2010-09-17 00:32:17 +0100400 } else if (!IS_GEN2(dev)) {
401 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS))
402 limit = &intel_limits_i9xx_lvds;
403 else
404 limit = &intel_limits_i9xx_sdvo;
Jesse Barnes79e53942008-11-07 14:24:08 -0800405 } else {
406 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS))
Keith Packarde4b36692009-06-05 19:22:17 -0700407 limit = &intel_limits_i8xx_lvds;
Jesse Barnes79e53942008-11-07 14:24:08 -0800408 else
Keith Packarde4b36692009-06-05 19:22:17 -0700409 limit = &intel_limits_i8xx_dvo;
Jesse Barnes79e53942008-11-07 14:24:08 -0800410 }
411 return limit;
412}
413
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500414/* m1 is reserved as 0 in Pineview, n is a ring counter */
415static void pineview_clock(int refclk, intel_clock_t *clock)
Jesse Barnes79e53942008-11-07 14:24:08 -0800416{
Shaohua Li21778322009-02-23 15:19:16 +0800417 clock->m = clock->m2 + 2;
418 clock->p = clock->p1 * clock->p2;
419 clock->vco = refclk * clock->m / clock->n;
420 clock->dot = clock->vco / clock->p;
421}
422
Daniel Vetter7429e9d2013-04-20 17:19:46 +0200423static uint32_t i9xx_dpll_compute_m(struct dpll *dpll)
424{
425 return 5 * (dpll->m1 + 2) + (dpll->m2 + 2);
426}
427
Daniel Vetterac58c3f2013-06-01 17:16:17 +0200428static void i9xx_clock(int refclk, intel_clock_t *clock)
Shaohua Li21778322009-02-23 15:19:16 +0800429{
Daniel Vetter7429e9d2013-04-20 17:19:46 +0200430 clock->m = i9xx_dpll_compute_m(clock);
Jesse Barnes79e53942008-11-07 14:24:08 -0800431 clock->p = clock->p1 * clock->p2;
432 clock->vco = refclk * clock->m / (clock->n + 2);
433 clock->dot = clock->vco / clock->p;
434}
435
Jesse Barnes79e53942008-11-07 14:24:08 -0800436/**
437 * Returns whether any output on the specified pipe is of the specified type
438 */
Chris Wilson4ef69c72010-09-09 15:14:28 +0100439bool intel_pipe_has_type(struct drm_crtc *crtc, int type)
Jesse Barnes79e53942008-11-07 14:24:08 -0800440{
Chris Wilson4ef69c72010-09-09 15:14:28 +0100441 struct drm_device *dev = crtc->dev;
Chris Wilson4ef69c72010-09-09 15:14:28 +0100442 struct intel_encoder *encoder;
Jesse Barnes79e53942008-11-07 14:24:08 -0800443
Daniel Vetter6c2b7c122012-07-05 09:50:24 +0200444 for_each_encoder_on_crtc(dev, crtc, encoder)
445 if (encoder->type == type)
Chris Wilson4ef69c72010-09-09 15:14:28 +0100446 return true;
447
448 return false;
Jesse Barnes79e53942008-11-07 14:24:08 -0800449}
450
Jesse Barnes7c04d1d2009-02-23 15:36:40 -0800451#define INTELPllInvalid(s) do { /* DRM_DEBUG(s); */ return false; } while (0)
Jesse Barnes79e53942008-11-07 14:24:08 -0800452/**
453 * Returns whether the given set of divisors are valid for a given refclk with
454 * the given connectors.
455 */
456
Chris Wilson1b894b52010-12-14 20:04:54 +0000457static bool intel_PLL_is_valid(struct drm_device *dev,
458 const intel_limit_t *limit,
459 const intel_clock_t *clock)
Jesse Barnes79e53942008-11-07 14:24:08 -0800460{
Jesse Barnes79e53942008-11-07 14:24:08 -0800461 if (clock->p1 < limit->p1.min || limit->p1.max < clock->p1)
Akshay Joshi0206e352011-08-16 15:34:10 -0400462 INTELPllInvalid("p1 out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800463 if (clock->p < limit->p.min || limit->p.max < clock->p)
Akshay Joshi0206e352011-08-16 15:34:10 -0400464 INTELPllInvalid("p out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800465 if (clock->m2 < limit->m2.min || limit->m2.max < clock->m2)
Akshay Joshi0206e352011-08-16 15:34:10 -0400466 INTELPllInvalid("m2 out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800467 if (clock->m1 < limit->m1.min || limit->m1.max < clock->m1)
Akshay Joshi0206e352011-08-16 15:34:10 -0400468 INTELPllInvalid("m1 out of range\n");
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500469 if (clock->m1 <= clock->m2 && !IS_PINEVIEW(dev))
Akshay Joshi0206e352011-08-16 15:34:10 -0400470 INTELPllInvalid("m1 <= m2\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800471 if (clock->m < limit->m.min || limit->m.max < clock->m)
Akshay Joshi0206e352011-08-16 15:34:10 -0400472 INTELPllInvalid("m out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800473 if (clock->n < limit->n.min || limit->n.max < clock->n)
Akshay Joshi0206e352011-08-16 15:34:10 -0400474 INTELPllInvalid("n out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800475 if (clock->vco < limit->vco.min || limit->vco.max < clock->vco)
Akshay Joshi0206e352011-08-16 15:34:10 -0400476 INTELPllInvalid("vco out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800477 /* XXX: We may need to be checking "Dot clock" depending on the multiplier,
478 * connector, etc., rather than just a single range.
479 */
480 if (clock->dot < limit->dot.min || limit->dot.max < clock->dot)
Akshay Joshi0206e352011-08-16 15:34:10 -0400481 INTELPllInvalid("dot out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800482
483 return true;
484}
485
Ma Lingd4906092009-03-18 20:13:27 +0800486static bool
Daniel Vetteree9300b2013-06-03 22:40:22 +0200487i9xx_find_best_dpll(const intel_limit_t *limit, struct drm_crtc *crtc,
Sean Paulcec2f352012-01-10 15:09:36 -0800488 int target, int refclk, intel_clock_t *match_clock,
489 intel_clock_t *best_clock)
Jesse Barnes79e53942008-11-07 14:24:08 -0800490{
491 struct drm_device *dev = crtc->dev;
Jesse Barnes79e53942008-11-07 14:24:08 -0800492 intel_clock_t clock;
Jesse Barnes79e53942008-11-07 14:24:08 -0800493 int err = target;
494
Daniel Vettera210b022012-11-26 17:22:08 +0100495 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS)) {
Jesse Barnes79e53942008-11-07 14:24:08 -0800496 /*
Daniel Vettera210b022012-11-26 17:22:08 +0100497 * For LVDS just rely on its current settings for dual-channel.
498 * We haven't figured out how to reliably set up different
499 * single/dual channel state, if we even can.
Jesse Barnes79e53942008-11-07 14:24:08 -0800500 */
Daniel Vetter1974cad2012-11-26 17:22:09 +0100501 if (intel_is_dual_link_lvds(dev))
Jesse Barnes79e53942008-11-07 14:24:08 -0800502 clock.p2 = limit->p2.p2_fast;
503 else
504 clock.p2 = limit->p2.p2_slow;
505 } else {
506 if (target < limit->p2.dot_limit)
507 clock.p2 = limit->p2.p2_slow;
508 else
509 clock.p2 = limit->p2.p2_fast;
510 }
511
Akshay Joshi0206e352011-08-16 15:34:10 -0400512 memset(best_clock, 0, sizeof(*best_clock));
Jesse Barnes79e53942008-11-07 14:24:08 -0800513
Zhao Yakui42158662009-11-20 11:24:18 +0800514 for (clock.m1 = limit->m1.min; clock.m1 <= limit->m1.max;
515 clock.m1++) {
516 for (clock.m2 = limit->m2.min;
517 clock.m2 <= limit->m2.max; clock.m2++) {
Daniel Vetterc0efc382013-06-03 20:56:24 +0200518 if (clock.m2 >= clock.m1)
Zhao Yakui42158662009-11-20 11:24:18 +0800519 break;
520 for (clock.n = limit->n.min;
521 clock.n <= limit->n.max; clock.n++) {
522 for (clock.p1 = limit->p1.min;
523 clock.p1 <= limit->p1.max; clock.p1++) {
Jesse Barnes79e53942008-11-07 14:24:08 -0800524 int this_err;
525
Daniel Vetterac58c3f2013-06-01 17:16:17 +0200526 i9xx_clock(refclk, &clock);
527 if (!intel_PLL_is_valid(dev, limit,
528 &clock))
529 continue;
530 if (match_clock &&
531 clock.p != match_clock->p)
532 continue;
533
534 this_err = abs(clock.dot - target);
535 if (this_err < err) {
536 *best_clock = clock;
537 err = this_err;
538 }
539 }
540 }
541 }
542 }
543
544 return (err != target);
545}
546
547static bool
Daniel Vetteree9300b2013-06-03 22:40:22 +0200548pnv_find_best_dpll(const intel_limit_t *limit, struct drm_crtc *crtc,
549 int target, int refclk, intel_clock_t *match_clock,
550 intel_clock_t *best_clock)
Daniel Vetterac58c3f2013-06-01 17:16:17 +0200551{
552 struct drm_device *dev = crtc->dev;
553 intel_clock_t clock;
554 int err = target;
555
556 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS)) {
557 /*
558 * For LVDS just rely on its current settings for dual-channel.
559 * We haven't figured out how to reliably set up different
560 * single/dual channel state, if we even can.
561 */
562 if (intel_is_dual_link_lvds(dev))
563 clock.p2 = limit->p2.p2_fast;
564 else
565 clock.p2 = limit->p2.p2_slow;
566 } else {
567 if (target < limit->p2.dot_limit)
568 clock.p2 = limit->p2.p2_slow;
569 else
570 clock.p2 = limit->p2.p2_fast;
571 }
572
573 memset(best_clock, 0, sizeof(*best_clock));
574
575 for (clock.m1 = limit->m1.min; clock.m1 <= limit->m1.max;
576 clock.m1++) {
577 for (clock.m2 = limit->m2.min;
578 clock.m2 <= limit->m2.max; clock.m2++) {
Daniel Vetterac58c3f2013-06-01 17:16:17 +0200579 for (clock.n = limit->n.min;
580 clock.n <= limit->n.max; clock.n++) {
581 for (clock.p1 = limit->p1.min;
582 clock.p1 <= limit->p1.max; clock.p1++) {
583 int this_err;
584
585 pineview_clock(refclk, &clock);
Chris Wilson1b894b52010-12-14 20:04:54 +0000586 if (!intel_PLL_is_valid(dev, limit,
587 &clock))
Jesse Barnes79e53942008-11-07 14:24:08 -0800588 continue;
Sean Paulcec2f352012-01-10 15:09:36 -0800589 if (match_clock &&
590 clock.p != match_clock->p)
591 continue;
Jesse Barnes79e53942008-11-07 14:24:08 -0800592
593 this_err = abs(clock.dot - target);
594 if (this_err < err) {
595 *best_clock = clock;
596 err = this_err;
597 }
598 }
599 }
600 }
601 }
602
603 return (err != target);
604}
605
Ma Lingd4906092009-03-18 20:13:27 +0800606static bool
Daniel Vetteree9300b2013-06-03 22:40:22 +0200607g4x_find_best_dpll(const intel_limit_t *limit, struct drm_crtc *crtc,
608 int target, int refclk, intel_clock_t *match_clock,
609 intel_clock_t *best_clock)
Ma Lingd4906092009-03-18 20:13:27 +0800610{
611 struct drm_device *dev = crtc->dev;
Ma Lingd4906092009-03-18 20:13:27 +0800612 intel_clock_t clock;
613 int max_n;
614 bool found;
Adam Jackson6ba770d2010-07-02 16:43:30 -0400615 /* approximately equals target * 0.00585 */
616 int err_most = (target >> 8) + (target >> 9);
Ma Lingd4906092009-03-18 20:13:27 +0800617 found = false;
618
619 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS)) {
Daniel Vetter1974cad2012-11-26 17:22:09 +0100620 if (intel_is_dual_link_lvds(dev))
Ma Lingd4906092009-03-18 20:13:27 +0800621 clock.p2 = limit->p2.p2_fast;
622 else
623 clock.p2 = limit->p2.p2_slow;
624 } else {
625 if (target < limit->p2.dot_limit)
626 clock.p2 = limit->p2.p2_slow;
627 else
628 clock.p2 = limit->p2.p2_fast;
629 }
630
631 memset(best_clock, 0, sizeof(*best_clock));
632 max_n = limit->n.max;
Gilles Espinassef77f13e2010-03-29 15:41:47 +0200633 /* based on hardware requirement, prefer smaller n to precision */
Ma Lingd4906092009-03-18 20:13:27 +0800634 for (clock.n = limit->n.min; clock.n <= max_n; clock.n++) {
Gilles Espinassef77f13e2010-03-29 15:41:47 +0200635 /* based on hardware requirement, prefere larger m1,m2 */
Ma Lingd4906092009-03-18 20:13:27 +0800636 for (clock.m1 = limit->m1.max;
637 clock.m1 >= limit->m1.min; clock.m1--) {
638 for (clock.m2 = limit->m2.max;
639 clock.m2 >= limit->m2.min; clock.m2--) {
640 for (clock.p1 = limit->p1.max;
641 clock.p1 >= limit->p1.min; clock.p1--) {
642 int this_err;
643
Daniel Vetterac58c3f2013-06-01 17:16:17 +0200644 i9xx_clock(refclk, &clock);
Chris Wilson1b894b52010-12-14 20:04:54 +0000645 if (!intel_PLL_is_valid(dev, limit,
646 &clock))
Ma Lingd4906092009-03-18 20:13:27 +0800647 continue;
Chris Wilson1b894b52010-12-14 20:04:54 +0000648
649 this_err = abs(clock.dot - target);
Ma Lingd4906092009-03-18 20:13:27 +0800650 if (this_err < err_most) {
651 *best_clock = clock;
652 err_most = this_err;
653 max_n = clock.n;
654 found = true;
655 }
656 }
657 }
658 }
659 }
Zhenyu Wang2c072452009-06-05 15:38:42 +0800660 return found;
661}
Ma Lingd4906092009-03-18 20:13:27 +0800662
Zhenyu Wang2c072452009-06-05 15:38:42 +0800663static bool
Daniel Vetteree9300b2013-06-03 22:40:22 +0200664vlv_find_best_dpll(const intel_limit_t *limit, struct drm_crtc *crtc,
665 int target, int refclk, intel_clock_t *match_clock,
666 intel_clock_t *best_clock)
Jesse Barnesa0c4da22012-06-15 11:55:13 -0700667{
668 u32 p1, p2, m1, m2, vco, bestn, bestm1, bestm2, bestp1, bestp2;
669 u32 m, n, fastclk;
670 u32 updrate, minupdate, fracbits, p;
671 unsigned long bestppm, ppm, absppm;
672 int dotclk, flag;
673
Alan Coxaf447bd2012-07-25 13:49:18 +0100674 flag = 0;
Jesse Barnesa0c4da22012-06-15 11:55:13 -0700675 dotclk = target * 1000;
676 bestppm = 1000000;
677 ppm = absppm = 0;
678 fastclk = dotclk / (2*100);
679 updrate = 0;
680 minupdate = 19200;
681 fracbits = 1;
682 n = p = p1 = p2 = m = m1 = m2 = vco = bestn = 0;
683 bestm1 = bestm2 = bestp1 = bestp2 = 0;
684
685 /* based on hardware requirement, prefer smaller n to precision */
686 for (n = limit->n.min; n <= ((refclk) / minupdate); n++) {
687 updrate = refclk / n;
688 for (p1 = limit->p1.max; p1 > limit->p1.min; p1--) {
689 for (p2 = limit->p2.p2_fast+1; p2 > 0; p2--) {
690 if (p2 > 10)
691 p2 = p2 - 1;
692 p = p1 * p2;
693 /* based on hardware requirement, prefer bigger m1,m2 values */
694 for (m1 = limit->m1.min; m1 <= limit->m1.max; m1++) {
695 m2 = (((2*(fastclk * p * n / m1 )) +
696 refclk) / (2*refclk));
697 m = m1 * m2;
698 vco = updrate * m;
699 if (vco >= limit->vco.min && vco < limit->vco.max) {
700 ppm = 1000000 * ((vco / p) - fastclk) / fastclk;
701 absppm = (ppm > 0) ? ppm : (-ppm);
702 if (absppm < 100 && ((p1 * p2) > (bestp1 * bestp2))) {
703 bestppm = 0;
704 flag = 1;
705 }
706 if (absppm < bestppm - 10) {
707 bestppm = absppm;
708 flag = 1;
709 }
710 if (flag) {
711 bestn = n;
712 bestm1 = m1;
713 bestm2 = m2;
714 bestp1 = p1;
715 bestp2 = p2;
716 flag = 0;
717 }
718 }
719 }
720 }
721 }
722 }
723 best_clock->n = bestn;
724 best_clock->m1 = bestm1;
725 best_clock->m2 = bestm2;
726 best_clock->p1 = bestp1;
727 best_clock->p2 = bestp2;
728
729 return true;
730}
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700731
Paulo Zanonia5c961d2012-10-24 15:59:34 -0200732enum transcoder intel_pipe_to_cpu_transcoder(struct drm_i915_private *dev_priv,
733 enum pipe pipe)
734{
735 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
736 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
737
Daniel Vetter3b117c82013-04-17 20:15:07 +0200738 return intel_crtc->config.cpu_transcoder;
Paulo Zanonia5c961d2012-10-24 15:59:34 -0200739}
740
Paulo Zanonia928d532012-05-04 17:18:15 -0300741static void ironlake_wait_for_vblank(struct drm_device *dev, int pipe)
742{
743 struct drm_i915_private *dev_priv = dev->dev_private;
744 u32 frame, frame_reg = PIPEFRAME(pipe);
745
746 frame = I915_READ(frame_reg);
747
748 if (wait_for(I915_READ_NOTRACE(frame_reg) != frame, 50))
749 DRM_DEBUG_KMS("vblank wait timed out\n");
750}
751
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700752/**
753 * intel_wait_for_vblank - wait for vblank on a given pipe
754 * @dev: drm device
755 * @pipe: pipe to wait for
756 *
757 * Wait for vblank to occur on a given pipe. Needed for various bits of
758 * mode setting code.
759 */
760void intel_wait_for_vblank(struct drm_device *dev, int pipe)
Jesse Barnes79e53942008-11-07 14:24:08 -0800761{
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700762 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800763 int pipestat_reg = PIPESTAT(pipe);
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700764
Paulo Zanonia928d532012-05-04 17:18:15 -0300765 if (INTEL_INFO(dev)->gen >= 5) {
766 ironlake_wait_for_vblank(dev, pipe);
767 return;
768 }
769
Chris Wilson300387c2010-09-05 20:25:43 +0100770 /* Clear existing vblank status. Note this will clear any other
771 * sticky status fields as well.
772 *
773 * This races with i915_driver_irq_handler() with the result
774 * that either function could miss a vblank event. Here it is not
775 * fatal, as we will either wait upon the next vblank interrupt or
776 * timeout. Generally speaking intel_wait_for_vblank() is only
777 * called during modeset at which time the GPU should be idle and
778 * should *not* be performing page flips and thus not waiting on
779 * vblanks...
780 * Currently, the result of us stealing a vblank from the irq
781 * handler is that a single frame will be skipped during swapbuffers.
782 */
783 I915_WRITE(pipestat_reg,
784 I915_READ(pipestat_reg) | PIPE_VBLANK_INTERRUPT_STATUS);
785
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700786 /* Wait for vblank interrupt bit to set */
Chris Wilson481b6af2010-08-23 17:43:35 +0100787 if (wait_for(I915_READ(pipestat_reg) &
788 PIPE_VBLANK_INTERRUPT_STATUS,
789 50))
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700790 DRM_DEBUG_KMS("vblank wait timed out\n");
791}
792
Keith Packardab7ad7f2010-10-03 00:33:06 -0700793/*
794 * intel_wait_for_pipe_off - wait for pipe to turn off
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700795 * @dev: drm device
796 * @pipe: pipe to wait for
797 *
798 * After disabling a pipe, we can't wait for vblank in the usual way,
799 * spinning on the vblank interrupt status bit, since we won't actually
800 * see an interrupt when the pipe is disabled.
801 *
Keith Packardab7ad7f2010-10-03 00:33:06 -0700802 * On Gen4 and above:
803 * wait for the pipe register state bit to turn off
804 *
805 * Otherwise:
806 * wait for the display line value to settle (it usually
807 * ends up stopping at the start of the next frame).
Chris Wilson58e10eb2010-10-03 10:56:11 +0100808 *
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700809 */
Chris Wilson58e10eb2010-10-03 10:56:11 +0100810void intel_wait_for_pipe_off(struct drm_device *dev, int pipe)
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700811{
812 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanoni702e7a52012-10-23 18:29:59 -0200813 enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
814 pipe);
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700815
Keith Packardab7ad7f2010-10-03 00:33:06 -0700816 if (INTEL_INFO(dev)->gen >= 4) {
Paulo Zanoni702e7a52012-10-23 18:29:59 -0200817 int reg = PIPECONF(cpu_transcoder);
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700818
Keith Packardab7ad7f2010-10-03 00:33:06 -0700819 /* Wait for the Pipe State to go off */
Chris Wilson58e10eb2010-10-03 10:56:11 +0100820 if (wait_for((I915_READ(reg) & I965_PIPECONF_ACTIVE) == 0,
821 100))
Daniel Vetter284637d2012-07-09 09:51:57 +0200822 WARN(1, "pipe_off wait timed out\n");
Keith Packardab7ad7f2010-10-03 00:33:06 -0700823 } else {
Paulo Zanoni837ba002012-05-04 17:18:14 -0300824 u32 last_line, line_mask;
Chris Wilson58e10eb2010-10-03 10:56:11 +0100825 int reg = PIPEDSL(pipe);
Keith Packardab7ad7f2010-10-03 00:33:06 -0700826 unsigned long timeout = jiffies + msecs_to_jiffies(100);
827
Paulo Zanoni837ba002012-05-04 17:18:14 -0300828 if (IS_GEN2(dev))
829 line_mask = DSL_LINEMASK_GEN2;
830 else
831 line_mask = DSL_LINEMASK_GEN3;
832
Keith Packardab7ad7f2010-10-03 00:33:06 -0700833 /* Wait for the display line to settle */
834 do {
Paulo Zanoni837ba002012-05-04 17:18:14 -0300835 last_line = I915_READ(reg) & line_mask;
Keith Packardab7ad7f2010-10-03 00:33:06 -0700836 mdelay(5);
Paulo Zanoni837ba002012-05-04 17:18:14 -0300837 } while (((I915_READ(reg) & line_mask) != last_line) &&
Keith Packardab7ad7f2010-10-03 00:33:06 -0700838 time_after(timeout, jiffies));
839 if (time_after(jiffies, timeout))
Daniel Vetter284637d2012-07-09 09:51:57 +0200840 WARN(1, "pipe_off wait timed out\n");
Keith Packardab7ad7f2010-10-03 00:33:06 -0700841 }
Jesse Barnes79e53942008-11-07 14:24:08 -0800842}
843
Damien Lespiaub0ea7d32012-12-13 16:09:00 +0000844/*
845 * ibx_digital_port_connected - is the specified port connected?
846 * @dev_priv: i915 private structure
847 * @port: the port to test
848 *
849 * Returns true if @port is connected, false otherwise.
850 */
851bool ibx_digital_port_connected(struct drm_i915_private *dev_priv,
852 struct intel_digital_port *port)
853{
854 u32 bit;
855
Damien Lespiauc36346e2012-12-13 16:09:03 +0000856 if (HAS_PCH_IBX(dev_priv->dev)) {
857 switch(port->port) {
858 case PORT_B:
859 bit = SDE_PORTB_HOTPLUG;
860 break;
861 case PORT_C:
862 bit = SDE_PORTC_HOTPLUG;
863 break;
864 case PORT_D:
865 bit = SDE_PORTD_HOTPLUG;
866 break;
867 default:
868 return true;
869 }
870 } else {
871 switch(port->port) {
872 case PORT_B:
873 bit = SDE_PORTB_HOTPLUG_CPT;
874 break;
875 case PORT_C:
876 bit = SDE_PORTC_HOTPLUG_CPT;
877 break;
878 case PORT_D:
879 bit = SDE_PORTD_HOTPLUG_CPT;
880 break;
881 default:
882 return true;
883 }
Damien Lespiaub0ea7d32012-12-13 16:09:00 +0000884 }
885
886 return I915_READ(SDEISR) & bit;
887}
888
Jesse Barnesb24e7172011-01-04 15:09:30 -0800889static const char *state_string(bool enabled)
890{
891 return enabled ? "on" : "off";
892}
893
894/* Only for pre-ILK configs */
895static void assert_pll(struct drm_i915_private *dev_priv,
896 enum pipe pipe, bool state)
897{
898 int reg;
899 u32 val;
900 bool cur_state;
901
902 reg = DPLL(pipe);
903 val = I915_READ(reg);
904 cur_state = !!(val & DPLL_VCO_ENABLE);
905 WARN(cur_state != state,
906 "PLL state assertion failure (expected %s, current %s)\n",
907 state_string(state), state_string(cur_state));
908}
909#define assert_pll_enabled(d, p) assert_pll(d, p, true)
910#define assert_pll_disabled(d, p) assert_pll(d, p, false)
911
Jesse Barnes040484a2011-01-03 12:14:26 -0800912/* For ILK+ */
913static void assert_pch_pll(struct drm_i915_private *dev_priv,
Chris Wilson92b27b02012-05-20 18:10:50 +0100914 struct intel_pch_pll *pll,
915 struct intel_crtc *crtc,
916 bool state)
Jesse Barnes040484a2011-01-03 12:14:26 -0800917{
Jesse Barnes040484a2011-01-03 12:14:26 -0800918 u32 val;
919 bool cur_state;
920
Eugeni Dodonov9d82aa12012-05-09 15:37:17 -0300921 if (HAS_PCH_LPT(dev_priv->dev)) {
922 DRM_DEBUG_DRIVER("LPT detected: skipping PCH PLL test\n");
923 return;
924 }
925
Chris Wilson92b27b02012-05-20 18:10:50 +0100926 if (WARN (!pll,
927 "asserting PCH PLL %s with no PLL\n", state_string(state)))
Jesse Barnesee7b9f92012-04-20 17:11:53 +0100928 return;
Jesse Barnesee7b9f92012-04-20 17:11:53 +0100929
Chris Wilson92b27b02012-05-20 18:10:50 +0100930 val = I915_READ(pll->pll_reg);
931 cur_state = !!(val & DPLL_VCO_ENABLE);
932 WARN(cur_state != state,
933 "PCH PLL state for reg %x assertion failure (expected %s, current %s), val=%08x\n",
934 pll->pll_reg, state_string(state), state_string(cur_state), val);
935
936 /* Make sure the selected PLL is correctly attached to the transcoder */
937 if (crtc && HAS_PCH_CPT(dev_priv->dev)) {
Jesse Barnesd3ccbe82011-10-12 09:27:42 -0700938 u32 pch_dpll;
939
940 pch_dpll = I915_READ(PCH_DPLL_SEL);
Chris Wilson92b27b02012-05-20 18:10:50 +0100941 cur_state = pll->pll_reg == _PCH_DPLL_B;
942 if (!WARN(((pch_dpll >> (4 * crtc->pipe)) & 1) != cur_state,
Ville Syrjälä4bb6f1f2013-04-17 17:48:50 +0300943 "PLL[%d] not attached to this transcoder %c: %08x\n",
944 cur_state, pipe_name(crtc->pipe), pch_dpll)) {
Chris Wilson92b27b02012-05-20 18:10:50 +0100945 cur_state = !!(val >> (4*crtc->pipe + 3));
946 WARN(cur_state != state,
Ville Syrjälä4bb6f1f2013-04-17 17:48:50 +0300947 "PLL[%d] not %s on this transcoder %c: %08x\n",
Chris Wilson92b27b02012-05-20 18:10:50 +0100948 pll->pll_reg == _PCH_DPLL_B,
949 state_string(state),
Ville Syrjälä4bb6f1f2013-04-17 17:48:50 +0300950 pipe_name(crtc->pipe),
Chris Wilson92b27b02012-05-20 18:10:50 +0100951 val);
952 }
Jesse Barnesd3ccbe82011-10-12 09:27:42 -0700953 }
Jesse Barnes040484a2011-01-03 12:14:26 -0800954}
Chris Wilson92b27b02012-05-20 18:10:50 +0100955#define assert_pch_pll_enabled(d, p, c) assert_pch_pll(d, p, c, true)
956#define assert_pch_pll_disabled(d, p, c) assert_pch_pll(d, p, c, false)
Jesse Barnes040484a2011-01-03 12:14:26 -0800957
958static void assert_fdi_tx(struct drm_i915_private *dev_priv,
959 enum pipe pipe, bool state)
960{
961 int reg;
962 u32 val;
963 bool cur_state;
Paulo Zanoniad80a812012-10-24 16:06:19 -0200964 enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
965 pipe);
Jesse Barnes040484a2011-01-03 12:14:26 -0800966
Paulo Zanoniaffa9352012-11-23 15:30:39 -0200967 if (HAS_DDI(dev_priv->dev)) {
968 /* DDI does not have a specific FDI_TX register */
Paulo Zanoniad80a812012-10-24 16:06:19 -0200969 reg = TRANS_DDI_FUNC_CTL(cpu_transcoder);
Eugeni Dodonovbf507ef2012-05-09 15:37:18 -0300970 val = I915_READ(reg);
Paulo Zanoniad80a812012-10-24 16:06:19 -0200971 cur_state = !!(val & TRANS_DDI_FUNC_ENABLE);
Eugeni Dodonovbf507ef2012-05-09 15:37:18 -0300972 } else {
973 reg = FDI_TX_CTL(pipe);
974 val = I915_READ(reg);
975 cur_state = !!(val & FDI_TX_ENABLE);
976 }
Jesse Barnes040484a2011-01-03 12:14:26 -0800977 WARN(cur_state != state,
978 "FDI TX state assertion failure (expected %s, current %s)\n",
979 state_string(state), state_string(cur_state));
980}
981#define assert_fdi_tx_enabled(d, p) assert_fdi_tx(d, p, true)
982#define assert_fdi_tx_disabled(d, p) assert_fdi_tx(d, p, false)
983
984static void assert_fdi_rx(struct drm_i915_private *dev_priv,
985 enum pipe pipe, bool state)
986{
987 int reg;
988 u32 val;
989 bool cur_state;
990
Paulo Zanonid63fa0d2012-11-20 13:27:35 -0200991 reg = FDI_RX_CTL(pipe);
992 val = I915_READ(reg);
993 cur_state = !!(val & FDI_RX_ENABLE);
Jesse Barnes040484a2011-01-03 12:14:26 -0800994 WARN(cur_state != state,
995 "FDI RX state assertion failure (expected %s, current %s)\n",
996 state_string(state), state_string(cur_state));
997}
998#define assert_fdi_rx_enabled(d, p) assert_fdi_rx(d, p, true)
999#define assert_fdi_rx_disabled(d, p) assert_fdi_rx(d, p, false)
1000
1001static void assert_fdi_tx_pll_enabled(struct drm_i915_private *dev_priv,
1002 enum pipe pipe)
1003{
1004 int reg;
1005 u32 val;
1006
1007 /* ILK FDI PLL is always enabled */
1008 if (dev_priv->info->gen == 5)
1009 return;
1010
Eugeni Dodonovbf507ef2012-05-09 15:37:18 -03001011 /* On Haswell, DDI ports are responsible for the FDI PLL setup */
Paulo Zanoniaffa9352012-11-23 15:30:39 -02001012 if (HAS_DDI(dev_priv->dev))
Eugeni Dodonovbf507ef2012-05-09 15:37:18 -03001013 return;
1014
Jesse Barnes040484a2011-01-03 12:14:26 -08001015 reg = FDI_TX_CTL(pipe);
1016 val = I915_READ(reg);
1017 WARN(!(val & FDI_TX_PLL_ENABLE), "FDI TX PLL assertion failure, should be active but is disabled\n");
1018}
1019
1020static void assert_fdi_rx_pll_enabled(struct drm_i915_private *dev_priv,
1021 enum pipe pipe)
1022{
1023 int reg;
1024 u32 val;
1025
1026 reg = FDI_RX_CTL(pipe);
1027 val = I915_READ(reg);
1028 WARN(!(val & FDI_RX_PLL_ENABLE), "FDI RX PLL assertion failure, should be active but is disabled\n");
1029}
1030
Jesse Barnesea0760c2011-01-04 15:09:32 -08001031static void assert_panel_unlocked(struct drm_i915_private *dev_priv,
1032 enum pipe pipe)
1033{
1034 int pp_reg, lvds_reg;
1035 u32 val;
1036 enum pipe panel_pipe = PIPE_A;
Thomas Jarosch0de3b482011-08-25 15:37:45 +02001037 bool locked = true;
Jesse Barnesea0760c2011-01-04 15:09:32 -08001038
1039 if (HAS_PCH_SPLIT(dev_priv->dev)) {
1040 pp_reg = PCH_PP_CONTROL;
1041 lvds_reg = PCH_LVDS;
1042 } else {
1043 pp_reg = PP_CONTROL;
1044 lvds_reg = LVDS;
1045 }
1046
1047 val = I915_READ(pp_reg);
1048 if (!(val & PANEL_POWER_ON) ||
1049 ((val & PANEL_UNLOCK_REGS) == PANEL_UNLOCK_REGS))
1050 locked = false;
1051
1052 if (I915_READ(lvds_reg) & LVDS_PIPEB_SELECT)
1053 panel_pipe = PIPE_B;
1054
1055 WARN(panel_pipe == pipe && locked,
1056 "panel assertion failure, pipe %c regs locked\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001057 pipe_name(pipe));
Jesse Barnesea0760c2011-01-04 15:09:32 -08001058}
1059
Jesse Barnesb840d907f2011-12-13 13:19:38 -08001060void assert_pipe(struct drm_i915_private *dev_priv,
1061 enum pipe pipe, bool state)
Jesse Barnesb24e7172011-01-04 15:09:30 -08001062{
1063 int reg;
1064 u32 val;
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001065 bool cur_state;
Paulo Zanoni702e7a52012-10-23 18:29:59 -02001066 enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
1067 pipe);
Jesse Barnesb24e7172011-01-04 15:09:30 -08001068
Daniel Vetter8e636782012-01-22 01:36:48 +01001069 /* if we need the pipe A quirk it must be always on */
1070 if (pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE)
1071 state = true;
1072
Paulo Zanonib97186f2013-05-03 12:15:36 -03001073 if (!intel_display_power_enabled(dev_priv->dev,
1074 POWER_DOMAIN_TRANSCODER(cpu_transcoder))) {
Paulo Zanoni69310162013-01-29 16:35:19 -02001075 cur_state = false;
1076 } else {
1077 reg = PIPECONF(cpu_transcoder);
1078 val = I915_READ(reg);
1079 cur_state = !!(val & PIPECONF_ENABLE);
1080 }
1081
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001082 WARN(cur_state != state,
1083 "pipe %c assertion failure (expected %s, current %s)\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001084 pipe_name(pipe), state_string(state), state_string(cur_state));
Jesse Barnesb24e7172011-01-04 15:09:30 -08001085}
1086
Chris Wilson931872f2012-01-16 23:01:13 +00001087static void assert_plane(struct drm_i915_private *dev_priv,
1088 enum plane plane, bool state)
Jesse Barnesb24e7172011-01-04 15:09:30 -08001089{
1090 int reg;
1091 u32 val;
Chris Wilson931872f2012-01-16 23:01:13 +00001092 bool cur_state;
Jesse Barnesb24e7172011-01-04 15:09:30 -08001093
1094 reg = DSPCNTR(plane);
1095 val = I915_READ(reg);
Chris Wilson931872f2012-01-16 23:01:13 +00001096 cur_state = !!(val & DISPLAY_PLANE_ENABLE);
1097 WARN(cur_state != state,
1098 "plane %c assertion failure (expected %s, current %s)\n",
1099 plane_name(plane), state_string(state), state_string(cur_state));
Jesse Barnesb24e7172011-01-04 15:09:30 -08001100}
1101
Chris Wilson931872f2012-01-16 23:01:13 +00001102#define assert_plane_enabled(d, p) assert_plane(d, p, true)
1103#define assert_plane_disabled(d, p) assert_plane(d, p, false)
1104
Jesse Barnesb24e7172011-01-04 15:09:30 -08001105static void assert_planes_disabled(struct drm_i915_private *dev_priv,
1106 enum pipe pipe)
1107{
Ville Syrjälä653e1022013-06-04 13:49:05 +03001108 struct drm_device *dev = dev_priv->dev;
Jesse Barnesb24e7172011-01-04 15:09:30 -08001109 int reg, i;
1110 u32 val;
1111 int cur_pipe;
1112
Ville Syrjälä653e1022013-06-04 13:49:05 +03001113 /* Primary planes are fixed to pipes on gen4+ */
1114 if (INTEL_INFO(dev)->gen >= 4) {
Adam Jackson28c057942011-10-07 14:38:42 -04001115 reg = DSPCNTR(pipe);
1116 val = I915_READ(reg);
1117 WARN((val & DISPLAY_PLANE_ENABLE),
1118 "plane %c assertion failure, should be disabled but not\n",
1119 plane_name(pipe));
Jesse Barnes19ec1352011-02-02 12:28:02 -08001120 return;
Adam Jackson28c057942011-10-07 14:38:42 -04001121 }
Jesse Barnes19ec1352011-02-02 12:28:02 -08001122
Jesse Barnesb24e7172011-01-04 15:09:30 -08001123 /* Need to check both planes against the pipe */
Ville Syrjälä653e1022013-06-04 13:49:05 +03001124 for (i = 0; i < INTEL_INFO(dev)->num_pipes; i++) {
Jesse Barnesb24e7172011-01-04 15:09:30 -08001125 reg = DSPCNTR(i);
1126 val = I915_READ(reg);
1127 cur_pipe = (val & DISPPLANE_SEL_PIPE_MASK) >>
1128 DISPPLANE_SEL_PIPE_SHIFT;
1129 WARN((val & DISPLAY_PLANE_ENABLE) && pipe == cur_pipe,
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001130 "plane %c assertion failure, should be off on pipe %c but is still active\n",
1131 plane_name(i), pipe_name(pipe));
Jesse Barnesb24e7172011-01-04 15:09:30 -08001132 }
1133}
1134
Jesse Barnes19332d72013-03-28 09:55:38 -07001135static void assert_sprites_disabled(struct drm_i915_private *dev_priv,
1136 enum pipe pipe)
1137{
Ville Syrjälä20674ee2013-06-04 13:49:06 +03001138 struct drm_device *dev = dev_priv->dev;
Jesse Barnes19332d72013-03-28 09:55:38 -07001139 int reg, i;
1140 u32 val;
1141
Ville Syrjälä20674ee2013-06-04 13:49:06 +03001142 if (IS_VALLEYVIEW(dev)) {
1143 for (i = 0; i < dev_priv->num_plane; i++) {
1144 reg = SPCNTR(pipe, i);
1145 val = I915_READ(reg);
1146 WARN((val & SP_ENABLE),
1147 "sprite %c assertion failure, should be off on pipe %c but is still active\n",
1148 sprite_name(pipe, i), pipe_name(pipe));
1149 }
1150 } else if (INTEL_INFO(dev)->gen >= 7) {
1151 reg = SPRCTL(pipe);
Jesse Barnes19332d72013-03-28 09:55:38 -07001152 val = I915_READ(reg);
Ville Syrjälä20674ee2013-06-04 13:49:06 +03001153 WARN((val & SPRITE_ENABLE),
Ville Syrjälä06da8da2013-04-17 17:48:51 +03001154 "sprite %c assertion failure, should be off on pipe %c but is still active\n",
Ville Syrjälä20674ee2013-06-04 13:49:06 +03001155 plane_name(pipe), pipe_name(pipe));
1156 } else if (INTEL_INFO(dev)->gen >= 5) {
1157 reg = DVSCNTR(pipe);
1158 val = I915_READ(reg);
1159 WARN((val & DVS_ENABLE),
1160 "sprite %c assertion failure, should be off on pipe %c but is still active\n",
1161 plane_name(pipe), pipe_name(pipe));
Jesse Barnes19332d72013-03-28 09:55:38 -07001162 }
1163}
1164
Jesse Barnes92f25842011-01-04 15:09:34 -08001165static void assert_pch_refclk_enabled(struct drm_i915_private *dev_priv)
1166{
1167 u32 val;
1168 bool enabled;
1169
Eugeni Dodonov9d82aa12012-05-09 15:37:17 -03001170 if (HAS_PCH_LPT(dev_priv->dev)) {
1171 DRM_DEBUG_DRIVER("LPT does not has PCH refclk, skipping check\n");
1172 return;
1173 }
1174
Jesse Barnes92f25842011-01-04 15:09:34 -08001175 val = I915_READ(PCH_DREF_CONTROL);
1176 enabled = !!(val & (DREF_SSC_SOURCE_MASK | DREF_NONSPREAD_SOURCE_MASK |
1177 DREF_SUPERSPREAD_SOURCE_MASK));
1178 WARN(!enabled, "PCH refclk assertion failure, should be active but is disabled\n");
1179}
1180
Daniel Vetterab9412b2013-05-03 11:49:46 +02001181static void assert_pch_transcoder_disabled(struct drm_i915_private *dev_priv,
1182 enum pipe pipe)
Jesse Barnes92f25842011-01-04 15:09:34 -08001183{
1184 int reg;
1185 u32 val;
1186 bool enabled;
1187
Daniel Vetterab9412b2013-05-03 11:49:46 +02001188 reg = PCH_TRANSCONF(pipe);
Jesse Barnes92f25842011-01-04 15:09:34 -08001189 val = I915_READ(reg);
1190 enabled = !!(val & TRANS_ENABLE);
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001191 WARN(enabled,
1192 "transcoder assertion failed, should be off on pipe %c but is still active\n",
1193 pipe_name(pipe));
Jesse Barnes92f25842011-01-04 15:09:34 -08001194}
1195
Keith Packard4e634382011-08-06 10:39:45 -07001196static bool dp_pipe_enabled(struct drm_i915_private *dev_priv,
1197 enum pipe pipe, u32 port_sel, u32 val)
Keith Packardf0575e92011-07-25 22:12:43 -07001198{
1199 if ((val & DP_PORT_EN) == 0)
1200 return false;
1201
1202 if (HAS_PCH_CPT(dev_priv->dev)) {
1203 u32 trans_dp_ctl_reg = TRANS_DP_CTL(pipe);
1204 u32 trans_dp_ctl = I915_READ(trans_dp_ctl_reg);
1205 if ((trans_dp_ctl & TRANS_DP_PORT_SEL_MASK) != port_sel)
1206 return false;
1207 } else {
1208 if ((val & DP_PIPE_MASK) != (pipe << 30))
1209 return false;
1210 }
1211 return true;
1212}
1213
Keith Packard1519b992011-08-06 10:35:34 -07001214static bool hdmi_pipe_enabled(struct drm_i915_private *dev_priv,
1215 enum pipe pipe, u32 val)
1216{
Paulo Zanonidc0fa712013-02-19 16:21:46 -03001217 if ((val & SDVO_ENABLE) == 0)
Keith Packard1519b992011-08-06 10:35:34 -07001218 return false;
1219
1220 if (HAS_PCH_CPT(dev_priv->dev)) {
Paulo Zanonidc0fa712013-02-19 16:21:46 -03001221 if ((val & SDVO_PIPE_SEL_MASK_CPT) != SDVO_PIPE_SEL_CPT(pipe))
Keith Packard1519b992011-08-06 10:35:34 -07001222 return false;
1223 } else {
Paulo Zanonidc0fa712013-02-19 16:21:46 -03001224 if ((val & SDVO_PIPE_SEL_MASK) != SDVO_PIPE_SEL(pipe))
Keith Packard1519b992011-08-06 10:35:34 -07001225 return false;
1226 }
1227 return true;
1228}
1229
1230static bool lvds_pipe_enabled(struct drm_i915_private *dev_priv,
1231 enum pipe pipe, u32 val)
1232{
1233 if ((val & LVDS_PORT_EN) == 0)
1234 return false;
1235
1236 if (HAS_PCH_CPT(dev_priv->dev)) {
1237 if ((val & PORT_TRANS_SEL_MASK) != PORT_TRANS_SEL_CPT(pipe))
1238 return false;
1239 } else {
1240 if ((val & LVDS_PIPE_MASK) != LVDS_PIPE(pipe))
1241 return false;
1242 }
1243 return true;
1244}
1245
1246static bool adpa_pipe_enabled(struct drm_i915_private *dev_priv,
1247 enum pipe pipe, u32 val)
1248{
1249 if ((val & ADPA_DAC_ENABLE) == 0)
1250 return false;
1251 if (HAS_PCH_CPT(dev_priv->dev)) {
1252 if ((val & PORT_TRANS_SEL_MASK) != PORT_TRANS_SEL_CPT(pipe))
1253 return false;
1254 } else {
1255 if ((val & ADPA_PIPE_SELECT_MASK) != ADPA_PIPE_SELECT(pipe))
1256 return false;
1257 }
1258 return true;
1259}
1260
Jesse Barnes291906f2011-02-02 12:28:03 -08001261static void assert_pch_dp_disabled(struct drm_i915_private *dev_priv,
Keith Packardf0575e92011-07-25 22:12:43 -07001262 enum pipe pipe, int reg, u32 port_sel)
Jesse Barnes291906f2011-02-02 12:28:03 -08001263{
Jesse Barnes47a05ec2011-02-07 13:46:40 -08001264 u32 val = I915_READ(reg);
Keith Packard4e634382011-08-06 10:39:45 -07001265 WARN(dp_pipe_enabled(dev_priv, pipe, port_sel, val),
Jesse Barnes291906f2011-02-02 12:28:03 -08001266 "PCH DP (0x%08x) enabled on transcoder %c, should be disabled\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001267 reg, pipe_name(pipe));
Daniel Vetterde9a35a2012-06-05 11:03:40 +02001268
Daniel Vetter75c5da22012-09-10 21:58:29 +02001269 WARN(HAS_PCH_IBX(dev_priv->dev) && (val & DP_PORT_EN) == 0
1270 && (val & DP_PIPEB_SELECT),
Daniel Vetterde9a35a2012-06-05 11:03:40 +02001271 "IBX PCH dp port still using transcoder B\n");
Jesse Barnes291906f2011-02-02 12:28:03 -08001272}
1273
1274static void assert_pch_hdmi_disabled(struct drm_i915_private *dev_priv,
1275 enum pipe pipe, int reg)
1276{
Jesse Barnes47a05ec2011-02-07 13:46:40 -08001277 u32 val = I915_READ(reg);
Xu, Anhuab70ad582012-08-13 03:08:33 +00001278 WARN(hdmi_pipe_enabled(dev_priv, pipe, val),
Adam Jackson23c99e72011-10-07 14:38:43 -04001279 "PCH HDMI (0x%08x) enabled on transcoder %c, should be disabled\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001280 reg, pipe_name(pipe));
Daniel Vetterde9a35a2012-06-05 11:03:40 +02001281
Paulo Zanonidc0fa712013-02-19 16:21:46 -03001282 WARN(HAS_PCH_IBX(dev_priv->dev) && (val & SDVO_ENABLE) == 0
Daniel Vetter75c5da22012-09-10 21:58:29 +02001283 && (val & SDVO_PIPE_B_SELECT),
Daniel Vetterde9a35a2012-06-05 11:03:40 +02001284 "IBX PCH hdmi port still using transcoder B\n");
Jesse Barnes291906f2011-02-02 12:28:03 -08001285}
1286
1287static void assert_pch_ports_disabled(struct drm_i915_private *dev_priv,
1288 enum pipe pipe)
1289{
1290 int reg;
1291 u32 val;
Jesse Barnes291906f2011-02-02 12:28:03 -08001292
Keith Packardf0575e92011-07-25 22:12:43 -07001293 assert_pch_dp_disabled(dev_priv, pipe, PCH_DP_B, TRANS_DP_PORT_SEL_B);
1294 assert_pch_dp_disabled(dev_priv, pipe, PCH_DP_C, TRANS_DP_PORT_SEL_C);
1295 assert_pch_dp_disabled(dev_priv, pipe, PCH_DP_D, TRANS_DP_PORT_SEL_D);
Jesse Barnes291906f2011-02-02 12:28:03 -08001296
1297 reg = PCH_ADPA;
1298 val = I915_READ(reg);
Xu, Anhuab70ad582012-08-13 03:08:33 +00001299 WARN(adpa_pipe_enabled(dev_priv, pipe, val),
Jesse Barnes291906f2011-02-02 12:28:03 -08001300 "PCH VGA enabled on transcoder %c, should be disabled\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001301 pipe_name(pipe));
Jesse Barnes291906f2011-02-02 12:28:03 -08001302
1303 reg = PCH_LVDS;
1304 val = I915_READ(reg);
Xu, Anhuab70ad582012-08-13 03:08:33 +00001305 WARN(lvds_pipe_enabled(dev_priv, pipe, val),
Jesse Barnes291906f2011-02-02 12:28:03 -08001306 "PCH LVDS enabled on transcoder %c, should be disabled\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001307 pipe_name(pipe));
Jesse Barnes291906f2011-02-02 12:28:03 -08001308
Paulo Zanonie2debe92013-02-18 19:00:27 -03001309 assert_pch_hdmi_disabled(dev_priv, pipe, PCH_HDMIB);
1310 assert_pch_hdmi_disabled(dev_priv, pipe, PCH_HDMIC);
1311 assert_pch_hdmi_disabled(dev_priv, pipe, PCH_HDMID);
Jesse Barnes291906f2011-02-02 12:28:03 -08001312}
1313
Jesse Barnesb24e7172011-01-04 15:09:30 -08001314/**
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001315 * intel_enable_pll - enable a PLL
1316 * @dev_priv: i915 private structure
1317 * @pipe: pipe PLL to enable
1318 *
1319 * Enable @pipe's PLL so we can start pumping pixels from a plane. Check to
1320 * make sure the PLL reg is writable first though, since the panel write
1321 * protect mechanism may be enabled.
1322 *
1323 * Note! This is for pre-ILK only.
Thomas Richter7434a252012-07-18 19:22:30 +02001324 *
1325 * Unfortunately needed by dvo_ns2501 since the dvo depends on it running.
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001326 */
1327static void intel_enable_pll(struct drm_i915_private *dev_priv, enum pipe pipe)
1328{
1329 int reg;
1330 u32 val;
1331
Daniel Vetter58c6eaa2013-04-11 16:29:09 +02001332 assert_pipe_disabled(dev_priv, pipe);
1333
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001334 /* No really, not for ILK+ */
Jesse Barnesa0c4da22012-06-15 11:55:13 -07001335 BUG_ON(!IS_VALLEYVIEW(dev_priv->dev) && dev_priv->info->gen >= 5);
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001336
1337 /* PLL is protected by panel, make sure we can write it */
1338 if (IS_MOBILE(dev_priv->dev) && !IS_I830(dev_priv->dev))
1339 assert_panel_unlocked(dev_priv, pipe);
1340
1341 reg = DPLL(pipe);
1342 val = I915_READ(reg);
1343 val |= DPLL_VCO_ENABLE;
1344
1345 /* We do this three times for luck */
1346 I915_WRITE(reg, val);
1347 POSTING_READ(reg);
1348 udelay(150); /* wait for warmup */
1349 I915_WRITE(reg, val);
1350 POSTING_READ(reg);
1351 udelay(150); /* wait for warmup */
1352 I915_WRITE(reg, val);
1353 POSTING_READ(reg);
1354 udelay(150); /* wait for warmup */
1355}
1356
1357/**
1358 * intel_disable_pll - disable a PLL
1359 * @dev_priv: i915 private structure
1360 * @pipe: pipe PLL to disable
1361 *
1362 * Disable the PLL for @pipe, making sure the pipe is off first.
1363 *
1364 * Note! This is for pre-ILK only.
1365 */
1366static void intel_disable_pll(struct drm_i915_private *dev_priv, enum pipe pipe)
1367{
1368 int reg;
1369 u32 val;
1370
1371 /* Don't disable pipe A or pipe A PLLs if needed */
1372 if (pipe == PIPE_A && (dev_priv->quirks & QUIRK_PIPEA_FORCE))
1373 return;
1374
1375 /* Make sure the pipe isn't still relying on us */
1376 assert_pipe_disabled(dev_priv, pipe);
1377
1378 reg = DPLL(pipe);
1379 val = I915_READ(reg);
1380 val &= ~DPLL_VCO_ENABLE;
1381 I915_WRITE(reg, val);
1382 POSTING_READ(reg);
1383}
1384
Jesse Barnes89b667f2013-04-18 14:51:36 -07001385void vlv_wait_port_ready(struct drm_i915_private *dev_priv, int port)
1386{
1387 u32 port_mask;
1388
1389 if (!port)
1390 port_mask = DPLL_PORTB_READY_MASK;
1391 else
1392 port_mask = DPLL_PORTC_READY_MASK;
1393
1394 if (wait_for((I915_READ(DPLL(0)) & port_mask) == 0, 1000))
1395 WARN(1, "timed out waiting for port %c ready: 0x%08x\n",
1396 'B' + port, I915_READ(DPLL(0)));
1397}
1398
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001399/**
Paulo Zanonib6b4e182012-10-31 18:12:38 -02001400 * ironlake_enable_pch_pll - enable PCH PLL
Jesse Barnes92f25842011-01-04 15:09:34 -08001401 * @dev_priv: i915 private structure
1402 * @pipe: pipe PLL to enable
1403 *
1404 * The PCH PLL needs to be enabled before the PCH transcoder, since it
1405 * drives the transcoder clock.
1406 */
Paulo Zanonib6b4e182012-10-31 18:12:38 -02001407static void ironlake_enable_pch_pll(struct intel_crtc *intel_crtc)
Jesse Barnes92f25842011-01-04 15:09:34 -08001408{
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001409 struct drm_i915_private *dev_priv = intel_crtc->base.dev->dev_private;
Chris Wilson48da64a2012-05-13 20:16:12 +01001410 struct intel_pch_pll *pll;
Jesse Barnes92f25842011-01-04 15:09:34 -08001411 int reg;
1412 u32 val;
1413
Chris Wilson48da64a2012-05-13 20:16:12 +01001414 /* PCH PLLs only available on ILK, SNB and IVB */
Jesse Barnes92f25842011-01-04 15:09:34 -08001415 BUG_ON(dev_priv->info->gen < 5);
Chris Wilson48da64a2012-05-13 20:16:12 +01001416 pll = intel_crtc->pch_pll;
1417 if (pll == NULL)
1418 return;
1419
1420 if (WARN_ON(pll->refcount == 0))
1421 return;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001422
1423 DRM_DEBUG_KMS("enable PCH PLL %x (active %d, on? %d)for crtc %d\n",
1424 pll->pll_reg, pll->active, pll->on,
1425 intel_crtc->base.base.id);
Jesse Barnes92f25842011-01-04 15:09:34 -08001426
1427 /* PCH refclock must be enabled first */
1428 assert_pch_refclk_enabled(dev_priv);
1429
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001430 if (pll->active++ && pll->on) {
Chris Wilson92b27b02012-05-20 18:10:50 +01001431 assert_pch_pll_enabled(dev_priv, pll, NULL);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001432 return;
1433 }
1434
1435 DRM_DEBUG_KMS("enabling PCH PLL %x\n", pll->pll_reg);
1436
1437 reg = pll->pll_reg;
Jesse Barnes92f25842011-01-04 15:09:34 -08001438 val = I915_READ(reg);
1439 val |= DPLL_VCO_ENABLE;
1440 I915_WRITE(reg, val);
1441 POSTING_READ(reg);
1442 udelay(200);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001443
1444 pll->on = true;
Jesse Barnes92f25842011-01-04 15:09:34 -08001445}
1446
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001447static void intel_disable_pch_pll(struct intel_crtc *intel_crtc)
Jesse Barnes92f25842011-01-04 15:09:34 -08001448{
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001449 struct drm_i915_private *dev_priv = intel_crtc->base.dev->dev_private;
1450 struct intel_pch_pll *pll = intel_crtc->pch_pll;
Jesse Barnes92f25842011-01-04 15:09:34 -08001451 int reg;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001452 u32 val;
Jesse Barnes4c609cb2011-09-02 12:52:11 -07001453
Jesse Barnes92f25842011-01-04 15:09:34 -08001454 /* PCH only available on ILK+ */
1455 BUG_ON(dev_priv->info->gen < 5);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001456 if (pll == NULL)
1457 return;
1458
Chris Wilson48da64a2012-05-13 20:16:12 +01001459 if (WARN_ON(pll->refcount == 0))
1460 return;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001461
1462 DRM_DEBUG_KMS("disable PCH PLL %x (active %d, on? %d) for crtc %d\n",
1463 pll->pll_reg, pll->active, pll->on,
1464 intel_crtc->base.base.id);
1465
Chris Wilson48da64a2012-05-13 20:16:12 +01001466 if (WARN_ON(pll->active == 0)) {
Chris Wilson92b27b02012-05-20 18:10:50 +01001467 assert_pch_pll_disabled(dev_priv, pll, NULL);
Chris Wilson48da64a2012-05-13 20:16:12 +01001468 return;
1469 }
1470
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001471 if (--pll->active) {
Chris Wilson92b27b02012-05-20 18:10:50 +01001472 assert_pch_pll_enabled(dev_priv, pll, NULL);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001473 return;
1474 }
1475
1476 DRM_DEBUG_KMS("disabling PCH PLL %x\n", pll->pll_reg);
Jesse Barnes92f25842011-01-04 15:09:34 -08001477
1478 /* Make sure transcoder isn't still depending on us */
Daniel Vetterab9412b2013-05-03 11:49:46 +02001479 assert_pch_transcoder_disabled(dev_priv, intel_crtc->pipe);
Jesse Barnes92f25842011-01-04 15:09:34 -08001480
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001481 reg = pll->pll_reg;
Jesse Barnes92f25842011-01-04 15:09:34 -08001482 val = I915_READ(reg);
1483 val &= ~DPLL_VCO_ENABLE;
1484 I915_WRITE(reg, val);
1485 POSTING_READ(reg);
1486 udelay(200);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001487
1488 pll->on = false;
Jesse Barnes92f25842011-01-04 15:09:34 -08001489}
1490
Paulo Zanonib8a4f402012-10-31 18:12:42 -02001491static void ironlake_enable_pch_transcoder(struct drm_i915_private *dev_priv,
1492 enum pipe pipe)
Jesse Barnes040484a2011-01-03 12:14:26 -08001493{
Daniel Vetter23670b322012-11-01 09:15:30 +01001494 struct drm_device *dev = dev_priv->dev;
Paulo Zanoni7c26e5c2012-02-14 17:07:09 -02001495 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
Daniel Vetter23670b322012-11-01 09:15:30 +01001496 uint32_t reg, val, pipeconf_val;
Jesse Barnes040484a2011-01-03 12:14:26 -08001497
1498 /* PCH only available on ILK+ */
1499 BUG_ON(dev_priv->info->gen < 5);
1500
1501 /* Make sure PCH DPLL is enabled */
Chris Wilson92b27b02012-05-20 18:10:50 +01001502 assert_pch_pll_enabled(dev_priv,
1503 to_intel_crtc(crtc)->pch_pll,
1504 to_intel_crtc(crtc));
Jesse Barnes040484a2011-01-03 12:14:26 -08001505
1506 /* FDI must be feeding us bits for PCH ports */
1507 assert_fdi_tx_enabled(dev_priv, pipe);
1508 assert_fdi_rx_enabled(dev_priv, pipe);
1509
Daniel Vetter23670b322012-11-01 09:15:30 +01001510 if (HAS_PCH_CPT(dev)) {
1511 /* Workaround: Set the timing override bit before enabling the
1512 * pch transcoder. */
1513 reg = TRANS_CHICKEN2(pipe);
1514 val = I915_READ(reg);
1515 val |= TRANS_CHICKEN2_TIMING_OVERRIDE;
1516 I915_WRITE(reg, val);
Eugeni Dodonov59c859d2012-05-09 15:37:19 -03001517 }
Daniel Vetter23670b322012-11-01 09:15:30 +01001518
Daniel Vetterab9412b2013-05-03 11:49:46 +02001519 reg = PCH_TRANSCONF(pipe);
Jesse Barnes040484a2011-01-03 12:14:26 -08001520 val = I915_READ(reg);
Paulo Zanoni5f7f7262012-02-03 17:47:15 -02001521 pipeconf_val = I915_READ(PIPECONF(pipe));
Jesse Barnese9bcff52011-06-24 12:19:20 -07001522
1523 if (HAS_PCH_IBX(dev_priv->dev)) {
1524 /*
1525 * make the BPC in transcoder be consistent with
1526 * that in pipeconf reg.
1527 */
Daniel Vetterdfd07d72012-12-17 11:21:38 +01001528 val &= ~PIPECONF_BPC_MASK;
1529 val |= pipeconf_val & PIPECONF_BPC_MASK;
Jesse Barnese9bcff52011-06-24 12:19:20 -07001530 }
Paulo Zanoni5f7f7262012-02-03 17:47:15 -02001531
1532 val &= ~TRANS_INTERLACE_MASK;
1533 if ((pipeconf_val & PIPECONF_INTERLACE_MASK) == PIPECONF_INTERLACED_ILK)
Paulo Zanoni7c26e5c2012-02-14 17:07:09 -02001534 if (HAS_PCH_IBX(dev_priv->dev) &&
1535 intel_pipe_has_type(crtc, INTEL_OUTPUT_SDVO))
1536 val |= TRANS_LEGACY_INTERLACED_ILK;
1537 else
1538 val |= TRANS_INTERLACED;
Paulo Zanoni5f7f7262012-02-03 17:47:15 -02001539 else
1540 val |= TRANS_PROGRESSIVE;
1541
Jesse Barnes040484a2011-01-03 12:14:26 -08001542 I915_WRITE(reg, val | TRANS_ENABLE);
1543 if (wait_for(I915_READ(reg) & TRANS_STATE_ENABLE, 100))
Ville Syrjälä4bb6f1f2013-04-17 17:48:50 +03001544 DRM_ERROR("failed to enable transcoder %c\n", pipe_name(pipe));
Jesse Barnes040484a2011-01-03 12:14:26 -08001545}
1546
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001547static void lpt_enable_pch_transcoder(struct drm_i915_private *dev_priv,
Paulo Zanoni937bb612012-10-31 18:12:47 -02001548 enum transcoder cpu_transcoder)
Jesse Barnes040484a2011-01-03 12:14:26 -08001549{
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001550 u32 val, pipeconf_val;
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001551
1552 /* PCH only available on ILK+ */
1553 BUG_ON(dev_priv->info->gen < 5);
1554
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001555 /* FDI must be feeding us bits for PCH ports */
Daniel Vetter1a240d42012-11-29 22:18:51 +01001556 assert_fdi_tx_enabled(dev_priv, (enum pipe) cpu_transcoder);
Paulo Zanoni937bb612012-10-31 18:12:47 -02001557 assert_fdi_rx_enabled(dev_priv, TRANSCODER_A);
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001558
Paulo Zanoni223a6fd2012-10-31 18:12:52 -02001559 /* Workaround: set timing override bit. */
1560 val = I915_READ(_TRANSA_CHICKEN2);
Daniel Vetter23670b322012-11-01 09:15:30 +01001561 val |= TRANS_CHICKEN2_TIMING_OVERRIDE;
Paulo Zanoni223a6fd2012-10-31 18:12:52 -02001562 I915_WRITE(_TRANSA_CHICKEN2, val);
1563
Paulo Zanoni25f3ef12012-10-31 18:12:49 -02001564 val = TRANS_ENABLE;
Paulo Zanoni937bb612012-10-31 18:12:47 -02001565 pipeconf_val = I915_READ(PIPECONF(cpu_transcoder));
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001566
Paulo Zanoni9a76b1c2012-10-31 18:12:48 -02001567 if ((pipeconf_val & PIPECONF_INTERLACE_MASK_HSW) ==
1568 PIPECONF_INTERLACED_ILK)
Paulo Zanonia35f2672012-10-31 18:12:45 -02001569 val |= TRANS_INTERLACED;
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001570 else
1571 val |= TRANS_PROGRESSIVE;
1572
Daniel Vetterab9412b2013-05-03 11:49:46 +02001573 I915_WRITE(LPT_TRANSCONF, val);
1574 if (wait_for(I915_READ(LPT_TRANSCONF) & TRANS_STATE_ENABLE, 100))
Paulo Zanoni937bb612012-10-31 18:12:47 -02001575 DRM_ERROR("Failed to enable PCH transcoder\n");
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001576}
1577
Paulo Zanonib8a4f402012-10-31 18:12:42 -02001578static void ironlake_disable_pch_transcoder(struct drm_i915_private *dev_priv,
1579 enum pipe pipe)
Jesse Barnes040484a2011-01-03 12:14:26 -08001580{
Daniel Vetter23670b322012-11-01 09:15:30 +01001581 struct drm_device *dev = dev_priv->dev;
1582 uint32_t reg, val;
Jesse Barnes040484a2011-01-03 12:14:26 -08001583
1584 /* FDI relies on the transcoder */
1585 assert_fdi_tx_disabled(dev_priv, pipe);
1586 assert_fdi_rx_disabled(dev_priv, pipe);
1587
Jesse Barnes291906f2011-02-02 12:28:03 -08001588 /* Ports must be off as well */
1589 assert_pch_ports_disabled(dev_priv, pipe);
1590
Daniel Vetterab9412b2013-05-03 11:49:46 +02001591 reg = PCH_TRANSCONF(pipe);
Jesse Barnes040484a2011-01-03 12:14:26 -08001592 val = I915_READ(reg);
1593 val &= ~TRANS_ENABLE;
1594 I915_WRITE(reg, val);
1595 /* wait for PCH transcoder off, transcoder state */
1596 if (wait_for((I915_READ(reg) & TRANS_STATE_ENABLE) == 0, 50))
Ville Syrjälä4bb6f1f2013-04-17 17:48:50 +03001597 DRM_ERROR("failed to disable transcoder %c\n", pipe_name(pipe));
Daniel Vetter23670b322012-11-01 09:15:30 +01001598
1599 if (!HAS_PCH_IBX(dev)) {
1600 /* Workaround: Clear the timing override chicken bit again. */
1601 reg = TRANS_CHICKEN2(pipe);
1602 val = I915_READ(reg);
1603 val &= ~TRANS_CHICKEN2_TIMING_OVERRIDE;
1604 I915_WRITE(reg, val);
1605 }
Jesse Barnes040484a2011-01-03 12:14:26 -08001606}
1607
Paulo Zanoniab4d9662012-10-31 18:12:55 -02001608static void lpt_disable_pch_transcoder(struct drm_i915_private *dev_priv)
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001609{
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001610 u32 val;
1611
Daniel Vetterab9412b2013-05-03 11:49:46 +02001612 val = I915_READ(LPT_TRANSCONF);
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001613 val &= ~TRANS_ENABLE;
Daniel Vetterab9412b2013-05-03 11:49:46 +02001614 I915_WRITE(LPT_TRANSCONF, val);
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001615 /* wait for PCH transcoder off, transcoder state */
Daniel Vetterab9412b2013-05-03 11:49:46 +02001616 if (wait_for((I915_READ(LPT_TRANSCONF) & TRANS_STATE_ENABLE) == 0, 50))
Paulo Zanoni8a52fd92012-10-31 18:12:51 -02001617 DRM_ERROR("Failed to disable PCH transcoder\n");
Paulo Zanoni223a6fd2012-10-31 18:12:52 -02001618
1619 /* Workaround: clear timing override bit. */
1620 val = I915_READ(_TRANSA_CHICKEN2);
Daniel Vetter23670b322012-11-01 09:15:30 +01001621 val &= ~TRANS_CHICKEN2_TIMING_OVERRIDE;
Paulo Zanoni223a6fd2012-10-31 18:12:52 -02001622 I915_WRITE(_TRANSA_CHICKEN2, val);
Jesse Barnes92f25842011-01-04 15:09:34 -08001623}
1624
1625/**
Chris Wilson309cfea2011-01-28 13:54:53 +00001626 * intel_enable_pipe - enable a pipe, asserting requirements
Jesse Barnesb24e7172011-01-04 15:09:30 -08001627 * @dev_priv: i915 private structure
1628 * @pipe: pipe to enable
Jesse Barnes040484a2011-01-03 12:14:26 -08001629 * @pch_port: on ILK+, is this pipe driving a PCH port or not
Jesse Barnesb24e7172011-01-04 15:09:30 -08001630 *
1631 * Enable @pipe, making sure that various hardware specific requirements
1632 * are met, if applicable, e.g. PLL enabled, LVDS pairs enabled, etc.
1633 *
1634 * @pipe should be %PIPE_A or %PIPE_B.
1635 *
1636 * Will wait until the pipe is actually running (i.e. first vblank) before
1637 * returning.
1638 */
Jesse Barnes040484a2011-01-03 12:14:26 -08001639static void intel_enable_pipe(struct drm_i915_private *dev_priv, enum pipe pipe,
1640 bool pch_port)
Jesse Barnesb24e7172011-01-04 15:09:30 -08001641{
Paulo Zanoni702e7a52012-10-23 18:29:59 -02001642 enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
1643 pipe);
Daniel Vetter1a240d42012-11-29 22:18:51 +01001644 enum pipe pch_transcoder;
Jesse Barnesb24e7172011-01-04 15:09:30 -08001645 int reg;
1646 u32 val;
1647
Daniel Vetter58c6eaa2013-04-11 16:29:09 +02001648 assert_planes_disabled(dev_priv, pipe);
1649 assert_sprites_disabled(dev_priv, pipe);
1650
Paulo Zanoni681e5812012-12-06 11:12:38 -02001651 if (HAS_PCH_LPT(dev_priv->dev))
Paulo Zanonicc391bb2012-11-20 13:27:37 -02001652 pch_transcoder = TRANSCODER_A;
1653 else
1654 pch_transcoder = pipe;
1655
Jesse Barnesb24e7172011-01-04 15:09:30 -08001656 /*
1657 * A pipe without a PLL won't actually be able to drive bits from
1658 * a plane. On ILK+ the pipe PLLs are integrated, so we don't
1659 * need the check.
1660 */
1661 if (!HAS_PCH_SPLIT(dev_priv->dev))
1662 assert_pll_enabled(dev_priv, pipe);
Jesse Barnes040484a2011-01-03 12:14:26 -08001663 else {
1664 if (pch_port) {
1665 /* if driving the PCH, we need FDI enabled */
Paulo Zanonicc391bb2012-11-20 13:27:37 -02001666 assert_fdi_rx_pll_enabled(dev_priv, pch_transcoder);
Daniel Vetter1a240d42012-11-29 22:18:51 +01001667 assert_fdi_tx_pll_enabled(dev_priv,
1668 (enum pipe) cpu_transcoder);
Jesse Barnes040484a2011-01-03 12:14:26 -08001669 }
1670 /* FIXME: assert CPU port conditions for SNB+ */
1671 }
Jesse Barnesb24e7172011-01-04 15:09:30 -08001672
Paulo Zanoni702e7a52012-10-23 18:29:59 -02001673 reg = PIPECONF(cpu_transcoder);
Jesse Barnesb24e7172011-01-04 15:09:30 -08001674 val = I915_READ(reg);
Chris Wilson00d70b12011-03-17 07:18:29 +00001675 if (val & PIPECONF_ENABLE)
1676 return;
1677
1678 I915_WRITE(reg, val | PIPECONF_ENABLE);
Jesse Barnesb24e7172011-01-04 15:09:30 -08001679 intel_wait_for_vblank(dev_priv->dev, pipe);
1680}
1681
1682/**
Chris Wilson309cfea2011-01-28 13:54:53 +00001683 * intel_disable_pipe - disable a pipe, asserting requirements
Jesse Barnesb24e7172011-01-04 15:09:30 -08001684 * @dev_priv: i915 private structure
1685 * @pipe: pipe to disable
1686 *
1687 * Disable @pipe, making sure that various hardware specific requirements
1688 * are met, if applicable, e.g. plane disabled, panel fitter off, etc.
1689 *
1690 * @pipe should be %PIPE_A or %PIPE_B.
1691 *
1692 * Will wait until the pipe has shut down before returning.
1693 */
1694static void intel_disable_pipe(struct drm_i915_private *dev_priv,
1695 enum pipe pipe)
1696{
Paulo Zanoni702e7a52012-10-23 18:29:59 -02001697 enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
1698 pipe);
Jesse Barnesb24e7172011-01-04 15:09:30 -08001699 int reg;
1700 u32 val;
1701
1702 /*
1703 * Make sure planes won't keep trying to pump pixels to us,
1704 * or we might hang the display.
1705 */
1706 assert_planes_disabled(dev_priv, pipe);
Jesse Barnes19332d72013-03-28 09:55:38 -07001707 assert_sprites_disabled(dev_priv, pipe);
Jesse Barnesb24e7172011-01-04 15:09:30 -08001708
1709 /* Don't disable pipe A or pipe A PLLs if needed */
1710 if (pipe == PIPE_A && (dev_priv->quirks & QUIRK_PIPEA_FORCE))
1711 return;
1712
Paulo Zanoni702e7a52012-10-23 18:29:59 -02001713 reg = PIPECONF(cpu_transcoder);
Jesse Barnesb24e7172011-01-04 15:09:30 -08001714 val = I915_READ(reg);
Chris Wilson00d70b12011-03-17 07:18:29 +00001715 if ((val & PIPECONF_ENABLE) == 0)
1716 return;
1717
1718 I915_WRITE(reg, val & ~PIPECONF_ENABLE);
Jesse Barnesb24e7172011-01-04 15:09:30 -08001719 intel_wait_for_pipe_off(dev_priv->dev, pipe);
1720}
1721
Keith Packardd74362c2011-07-28 14:47:14 -07001722/*
1723 * Plane regs are double buffered, going from enabled->disabled needs a
1724 * trigger in order to latch. The display address reg provides this.
1725 */
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03001726void intel_flush_display_plane(struct drm_i915_private *dev_priv,
Keith Packardd74362c2011-07-28 14:47:14 -07001727 enum plane plane)
1728{
Damien Lespiau14f86142012-10-29 15:24:49 +00001729 if (dev_priv->info->gen >= 4)
1730 I915_WRITE(DSPSURF(plane), I915_READ(DSPSURF(plane)));
1731 else
1732 I915_WRITE(DSPADDR(plane), I915_READ(DSPADDR(plane)));
Keith Packardd74362c2011-07-28 14:47:14 -07001733}
1734
Jesse Barnesb24e7172011-01-04 15:09:30 -08001735/**
1736 * intel_enable_plane - enable a display plane on a given pipe
1737 * @dev_priv: i915 private structure
1738 * @plane: plane to enable
1739 * @pipe: pipe being fed
1740 *
1741 * Enable @plane on @pipe, making sure that @pipe is running first.
1742 */
1743static void intel_enable_plane(struct drm_i915_private *dev_priv,
1744 enum plane plane, enum pipe pipe)
1745{
1746 int reg;
1747 u32 val;
1748
1749 /* If the pipe isn't enabled, we can't pump pixels and may hang */
1750 assert_pipe_enabled(dev_priv, pipe);
1751
1752 reg = DSPCNTR(plane);
1753 val = I915_READ(reg);
Chris Wilson00d70b12011-03-17 07:18:29 +00001754 if (val & DISPLAY_PLANE_ENABLE)
1755 return;
1756
1757 I915_WRITE(reg, val | DISPLAY_PLANE_ENABLE);
Keith Packardd74362c2011-07-28 14:47:14 -07001758 intel_flush_display_plane(dev_priv, plane);
Jesse Barnesb24e7172011-01-04 15:09:30 -08001759 intel_wait_for_vblank(dev_priv->dev, pipe);
1760}
1761
Jesse Barnesb24e7172011-01-04 15:09:30 -08001762/**
1763 * intel_disable_plane - disable a display plane
1764 * @dev_priv: i915 private structure
1765 * @plane: plane to disable
1766 * @pipe: pipe consuming the data
1767 *
1768 * Disable @plane; should be an independent operation.
1769 */
1770static void intel_disable_plane(struct drm_i915_private *dev_priv,
1771 enum plane plane, enum pipe pipe)
1772{
1773 int reg;
1774 u32 val;
1775
1776 reg = DSPCNTR(plane);
1777 val = I915_READ(reg);
Chris Wilson00d70b12011-03-17 07:18:29 +00001778 if ((val & DISPLAY_PLANE_ENABLE) == 0)
1779 return;
1780
1781 I915_WRITE(reg, val & ~DISPLAY_PLANE_ENABLE);
Jesse Barnesb24e7172011-01-04 15:09:30 -08001782 intel_flush_display_plane(dev_priv, plane);
1783 intel_wait_for_vblank(dev_priv->dev, pipe);
1784}
1785
Chris Wilson693db182013-03-05 14:52:39 +00001786static bool need_vtd_wa(struct drm_device *dev)
1787{
1788#ifdef CONFIG_INTEL_IOMMU
1789 if (INTEL_INFO(dev)->gen >= 6 && intel_iommu_gfx_mapped)
1790 return true;
1791#endif
1792 return false;
1793}
1794
Chris Wilson127bd2a2010-07-23 23:32:05 +01001795int
Chris Wilson48b956c2010-09-14 12:50:34 +01001796intel_pin_and_fence_fb_obj(struct drm_device *dev,
Chris Wilson05394f32010-11-08 19:18:58 +00001797 struct drm_i915_gem_object *obj,
Chris Wilson919926a2010-11-12 13:42:53 +00001798 struct intel_ring_buffer *pipelined)
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05001799{
Chris Wilsonce453d82011-02-21 14:43:56 +00001800 struct drm_i915_private *dev_priv = dev->dev_private;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05001801 u32 alignment;
1802 int ret;
1803
Chris Wilson05394f32010-11-08 19:18:58 +00001804 switch (obj->tiling_mode) {
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05001805 case I915_TILING_NONE:
Chris Wilson534843d2010-07-05 18:01:46 +01001806 if (IS_BROADWATER(dev) || IS_CRESTLINE(dev))
1807 alignment = 128 * 1024;
Chris Wilsona6c45cf2010-09-17 00:32:17 +01001808 else if (INTEL_INFO(dev)->gen >= 4)
Chris Wilson534843d2010-07-05 18:01:46 +01001809 alignment = 4 * 1024;
1810 else
1811 alignment = 64 * 1024;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05001812 break;
1813 case I915_TILING_X:
1814 /* pin() will align the object as required by fence */
1815 alignment = 0;
1816 break;
1817 case I915_TILING_Y:
Daniel Vetter8bb6e952013-04-06 23:54:56 +02001818 /* Despite that we check this in framebuffer_init userspace can
1819 * screw us over and change the tiling after the fact. Only
1820 * pinned buffers can't change their tiling. */
1821 DRM_DEBUG_DRIVER("Y tiled not allowed for scan out buffers\n");
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05001822 return -EINVAL;
1823 default:
1824 BUG();
1825 }
1826
Chris Wilson693db182013-03-05 14:52:39 +00001827 /* Note that the w/a also requires 64 PTE of padding following the
1828 * bo. We currently fill all unused PTE with the shadow page and so
1829 * we should always have valid PTE following the scanout preventing
1830 * the VT-d warning.
1831 */
1832 if (need_vtd_wa(dev) && alignment < 256 * 1024)
1833 alignment = 256 * 1024;
1834
Chris Wilsonce453d82011-02-21 14:43:56 +00001835 dev_priv->mm.interruptible = false;
Chris Wilson2da3b9b2011-04-14 09:41:17 +01001836 ret = i915_gem_object_pin_to_display_plane(obj, alignment, pipelined);
Chris Wilson48b956c2010-09-14 12:50:34 +01001837 if (ret)
Chris Wilsonce453d82011-02-21 14:43:56 +00001838 goto err_interruptible;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05001839
1840 /* Install a fence for tiled scan-out. Pre-i965 always needs a
1841 * fence, whereas 965+ only requires a fence if using
1842 * framebuffer compression. For simplicity, we always install
1843 * a fence as the cost is not that onerous.
1844 */
Chris Wilson06d98132012-04-17 15:31:24 +01001845 ret = i915_gem_object_get_fence(obj);
Chris Wilson9a5a53b2012-03-22 15:10:00 +00001846 if (ret)
1847 goto err_unpin;
Chris Wilson1690e1e2011-12-14 13:57:08 +01001848
Chris Wilson9a5a53b2012-03-22 15:10:00 +00001849 i915_gem_object_pin_fence(obj);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05001850
Chris Wilsonce453d82011-02-21 14:43:56 +00001851 dev_priv->mm.interruptible = true;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05001852 return 0;
Chris Wilson48b956c2010-09-14 12:50:34 +01001853
1854err_unpin:
1855 i915_gem_object_unpin(obj);
Chris Wilsonce453d82011-02-21 14:43:56 +00001856err_interruptible:
1857 dev_priv->mm.interruptible = true;
Chris Wilson48b956c2010-09-14 12:50:34 +01001858 return ret;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05001859}
1860
Chris Wilson1690e1e2011-12-14 13:57:08 +01001861void intel_unpin_fb_obj(struct drm_i915_gem_object *obj)
1862{
1863 i915_gem_object_unpin_fence(obj);
1864 i915_gem_object_unpin(obj);
1865}
1866
Daniel Vetterc2c75132012-07-05 12:17:30 +02001867/* Computes the linear offset to the base tile and adjusts x, y. bytes per pixel
1868 * is assumed to be a power-of-two. */
Chris Wilsonbc752862013-02-21 20:04:31 +00001869unsigned long intel_gen4_compute_page_offset(int *x, int *y,
1870 unsigned int tiling_mode,
1871 unsigned int cpp,
1872 unsigned int pitch)
Daniel Vetterc2c75132012-07-05 12:17:30 +02001873{
Chris Wilsonbc752862013-02-21 20:04:31 +00001874 if (tiling_mode != I915_TILING_NONE) {
1875 unsigned int tile_rows, tiles;
Daniel Vetterc2c75132012-07-05 12:17:30 +02001876
Chris Wilsonbc752862013-02-21 20:04:31 +00001877 tile_rows = *y / 8;
1878 *y %= 8;
Daniel Vetterc2c75132012-07-05 12:17:30 +02001879
Chris Wilsonbc752862013-02-21 20:04:31 +00001880 tiles = *x / (512/cpp);
1881 *x %= 512/cpp;
1882
1883 return tile_rows * pitch * 8 + tiles * 4096;
1884 } else {
1885 unsigned int offset;
1886
1887 offset = *y * pitch + *x * cpp;
1888 *y = 0;
1889 *x = (offset & 4095) / cpp;
1890 return offset & -4096;
1891 }
Daniel Vetterc2c75132012-07-05 12:17:30 +02001892}
1893
Jesse Barnes17638cd2011-06-24 12:19:23 -07001894static int i9xx_update_plane(struct drm_crtc *crtc, struct drm_framebuffer *fb,
1895 int x, int y)
Jesse Barnes81255562010-08-02 12:07:50 -07001896{
1897 struct drm_device *dev = crtc->dev;
1898 struct drm_i915_private *dev_priv = dev->dev_private;
1899 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
1900 struct intel_framebuffer *intel_fb;
Chris Wilson05394f32010-11-08 19:18:58 +00001901 struct drm_i915_gem_object *obj;
Jesse Barnes81255562010-08-02 12:07:50 -07001902 int plane = intel_crtc->plane;
Daniel Vettere506a0c2012-07-05 12:17:29 +02001903 unsigned long linear_offset;
Jesse Barnes81255562010-08-02 12:07:50 -07001904 u32 dspcntr;
Chris Wilson5eddb702010-09-11 13:48:45 +01001905 u32 reg;
Jesse Barnes81255562010-08-02 12:07:50 -07001906
1907 switch (plane) {
1908 case 0:
1909 case 1:
1910 break;
1911 default:
Ville Syrjälä84f44ce2013-04-17 17:48:49 +03001912 DRM_ERROR("Can't update plane %c in SAREA\n", plane_name(plane));
Jesse Barnes81255562010-08-02 12:07:50 -07001913 return -EINVAL;
1914 }
1915
1916 intel_fb = to_intel_framebuffer(fb);
1917 obj = intel_fb->obj;
Jesse Barnes81255562010-08-02 12:07:50 -07001918
Chris Wilson5eddb702010-09-11 13:48:45 +01001919 reg = DSPCNTR(plane);
1920 dspcntr = I915_READ(reg);
Jesse Barnes81255562010-08-02 12:07:50 -07001921 /* Mask out pixel format bits in case we change it */
1922 dspcntr &= ~DISPPLANE_PIXFORMAT_MASK;
Ville Syrjälä57779d02012-10-31 17:50:14 +02001923 switch (fb->pixel_format) {
1924 case DRM_FORMAT_C8:
Jesse Barnes81255562010-08-02 12:07:50 -07001925 dspcntr |= DISPPLANE_8BPP;
1926 break;
Ville Syrjälä57779d02012-10-31 17:50:14 +02001927 case DRM_FORMAT_XRGB1555:
1928 case DRM_FORMAT_ARGB1555:
1929 dspcntr |= DISPPLANE_BGRX555;
Jesse Barnes81255562010-08-02 12:07:50 -07001930 break;
Ville Syrjälä57779d02012-10-31 17:50:14 +02001931 case DRM_FORMAT_RGB565:
1932 dspcntr |= DISPPLANE_BGRX565;
1933 break;
1934 case DRM_FORMAT_XRGB8888:
1935 case DRM_FORMAT_ARGB8888:
1936 dspcntr |= DISPPLANE_BGRX888;
1937 break;
1938 case DRM_FORMAT_XBGR8888:
1939 case DRM_FORMAT_ABGR8888:
1940 dspcntr |= DISPPLANE_RGBX888;
1941 break;
1942 case DRM_FORMAT_XRGB2101010:
1943 case DRM_FORMAT_ARGB2101010:
1944 dspcntr |= DISPPLANE_BGRX101010;
1945 break;
1946 case DRM_FORMAT_XBGR2101010:
1947 case DRM_FORMAT_ABGR2101010:
1948 dspcntr |= DISPPLANE_RGBX101010;
Jesse Barnes81255562010-08-02 12:07:50 -07001949 break;
1950 default:
Daniel Vetterbaba1332013-03-27 00:45:00 +01001951 BUG();
Jesse Barnes81255562010-08-02 12:07:50 -07001952 }
Ville Syrjälä57779d02012-10-31 17:50:14 +02001953
Chris Wilsona6c45cf2010-09-17 00:32:17 +01001954 if (INTEL_INFO(dev)->gen >= 4) {
Chris Wilson05394f32010-11-08 19:18:58 +00001955 if (obj->tiling_mode != I915_TILING_NONE)
Jesse Barnes81255562010-08-02 12:07:50 -07001956 dspcntr |= DISPPLANE_TILED;
1957 else
1958 dspcntr &= ~DISPPLANE_TILED;
1959 }
1960
Ville Syrjäläde1aa622013-06-07 10:47:01 +03001961 if (IS_G4X(dev))
1962 dspcntr |= DISPPLANE_TRICKLE_FEED_DISABLE;
1963
Chris Wilson5eddb702010-09-11 13:48:45 +01001964 I915_WRITE(reg, dspcntr);
Jesse Barnes81255562010-08-02 12:07:50 -07001965
Daniel Vettere506a0c2012-07-05 12:17:29 +02001966 linear_offset = y * fb->pitches[0] + x * (fb->bits_per_pixel / 8);
Jesse Barnes81255562010-08-02 12:07:50 -07001967
Daniel Vetterc2c75132012-07-05 12:17:30 +02001968 if (INTEL_INFO(dev)->gen >= 4) {
1969 intel_crtc->dspaddr_offset =
Chris Wilsonbc752862013-02-21 20:04:31 +00001970 intel_gen4_compute_page_offset(&x, &y, obj->tiling_mode,
1971 fb->bits_per_pixel / 8,
1972 fb->pitches[0]);
Daniel Vetterc2c75132012-07-05 12:17:30 +02001973 linear_offset -= intel_crtc->dspaddr_offset;
1974 } else {
Daniel Vettere506a0c2012-07-05 12:17:29 +02001975 intel_crtc->dspaddr_offset = linear_offset;
Daniel Vetterc2c75132012-07-05 12:17:30 +02001976 }
Daniel Vettere506a0c2012-07-05 12:17:29 +02001977
1978 DRM_DEBUG_KMS("Writing base %08X %08lX %d %d %d\n",
1979 obj->gtt_offset, linear_offset, x, y, fb->pitches[0]);
Ville Syrjälä01f2c772011-12-20 00:06:49 +02001980 I915_WRITE(DSPSTRIDE(plane), fb->pitches[0]);
Chris Wilsona6c45cf2010-09-17 00:32:17 +01001981 if (INTEL_INFO(dev)->gen >= 4) {
Daniel Vetterc2c75132012-07-05 12:17:30 +02001982 I915_MODIFY_DISPBASE(DSPSURF(plane),
1983 obj->gtt_offset + intel_crtc->dspaddr_offset);
Chris Wilson5eddb702010-09-11 13:48:45 +01001984 I915_WRITE(DSPTILEOFF(plane), (y << 16) | x);
Daniel Vettere506a0c2012-07-05 12:17:29 +02001985 I915_WRITE(DSPLINOFF(plane), linear_offset);
Chris Wilson5eddb702010-09-11 13:48:45 +01001986 } else
Daniel Vettere506a0c2012-07-05 12:17:29 +02001987 I915_WRITE(DSPADDR(plane), obj->gtt_offset + linear_offset);
Chris Wilson5eddb702010-09-11 13:48:45 +01001988 POSTING_READ(reg);
Jesse Barnes81255562010-08-02 12:07:50 -07001989
Jesse Barnes17638cd2011-06-24 12:19:23 -07001990 return 0;
1991}
1992
1993static int ironlake_update_plane(struct drm_crtc *crtc,
1994 struct drm_framebuffer *fb, int x, int y)
1995{
1996 struct drm_device *dev = crtc->dev;
1997 struct drm_i915_private *dev_priv = dev->dev_private;
1998 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
1999 struct intel_framebuffer *intel_fb;
2000 struct drm_i915_gem_object *obj;
2001 int plane = intel_crtc->plane;
Daniel Vettere506a0c2012-07-05 12:17:29 +02002002 unsigned long linear_offset;
Jesse Barnes17638cd2011-06-24 12:19:23 -07002003 u32 dspcntr;
2004 u32 reg;
2005
2006 switch (plane) {
2007 case 0:
2008 case 1:
Jesse Barnes27f82272011-09-02 12:54:37 -07002009 case 2:
Jesse Barnes17638cd2011-06-24 12:19:23 -07002010 break;
2011 default:
Ville Syrjälä84f44ce2013-04-17 17:48:49 +03002012 DRM_ERROR("Can't update plane %c in SAREA\n", plane_name(plane));
Jesse Barnes17638cd2011-06-24 12:19:23 -07002013 return -EINVAL;
2014 }
2015
2016 intel_fb = to_intel_framebuffer(fb);
2017 obj = intel_fb->obj;
2018
2019 reg = DSPCNTR(plane);
2020 dspcntr = I915_READ(reg);
2021 /* Mask out pixel format bits in case we change it */
2022 dspcntr &= ~DISPPLANE_PIXFORMAT_MASK;
Ville Syrjälä57779d02012-10-31 17:50:14 +02002023 switch (fb->pixel_format) {
2024 case DRM_FORMAT_C8:
Jesse Barnes17638cd2011-06-24 12:19:23 -07002025 dspcntr |= DISPPLANE_8BPP;
2026 break;
Ville Syrjälä57779d02012-10-31 17:50:14 +02002027 case DRM_FORMAT_RGB565:
2028 dspcntr |= DISPPLANE_BGRX565;
Jesse Barnes17638cd2011-06-24 12:19:23 -07002029 break;
Ville Syrjälä57779d02012-10-31 17:50:14 +02002030 case DRM_FORMAT_XRGB8888:
2031 case DRM_FORMAT_ARGB8888:
2032 dspcntr |= DISPPLANE_BGRX888;
2033 break;
2034 case DRM_FORMAT_XBGR8888:
2035 case DRM_FORMAT_ABGR8888:
2036 dspcntr |= DISPPLANE_RGBX888;
2037 break;
2038 case DRM_FORMAT_XRGB2101010:
2039 case DRM_FORMAT_ARGB2101010:
2040 dspcntr |= DISPPLANE_BGRX101010;
2041 break;
2042 case DRM_FORMAT_XBGR2101010:
2043 case DRM_FORMAT_ABGR2101010:
2044 dspcntr |= DISPPLANE_RGBX101010;
Jesse Barnes17638cd2011-06-24 12:19:23 -07002045 break;
2046 default:
Daniel Vetterbaba1332013-03-27 00:45:00 +01002047 BUG();
Jesse Barnes17638cd2011-06-24 12:19:23 -07002048 }
2049
2050 if (obj->tiling_mode != I915_TILING_NONE)
2051 dspcntr |= DISPPLANE_TILED;
2052 else
2053 dspcntr &= ~DISPPLANE_TILED;
2054
2055 /* must disable */
2056 dspcntr |= DISPPLANE_TRICKLE_FEED_DISABLE;
2057
2058 I915_WRITE(reg, dspcntr);
2059
Daniel Vettere506a0c2012-07-05 12:17:29 +02002060 linear_offset = y * fb->pitches[0] + x * (fb->bits_per_pixel / 8);
Daniel Vetterc2c75132012-07-05 12:17:30 +02002061 intel_crtc->dspaddr_offset =
Chris Wilsonbc752862013-02-21 20:04:31 +00002062 intel_gen4_compute_page_offset(&x, &y, obj->tiling_mode,
2063 fb->bits_per_pixel / 8,
2064 fb->pitches[0]);
Daniel Vetterc2c75132012-07-05 12:17:30 +02002065 linear_offset -= intel_crtc->dspaddr_offset;
Jesse Barnes17638cd2011-06-24 12:19:23 -07002066
Daniel Vettere506a0c2012-07-05 12:17:29 +02002067 DRM_DEBUG_KMS("Writing base %08X %08lX %d %d %d\n",
2068 obj->gtt_offset, linear_offset, x, y, fb->pitches[0]);
Ville Syrjälä01f2c772011-12-20 00:06:49 +02002069 I915_WRITE(DSPSTRIDE(plane), fb->pitches[0]);
Daniel Vetterc2c75132012-07-05 12:17:30 +02002070 I915_MODIFY_DISPBASE(DSPSURF(plane),
2071 obj->gtt_offset + intel_crtc->dspaddr_offset);
Damien Lespiaubc1c91e2012-10-29 12:14:21 +00002072 if (IS_HASWELL(dev)) {
2073 I915_WRITE(DSPOFFSET(plane), (y << 16) | x);
2074 } else {
2075 I915_WRITE(DSPTILEOFF(plane), (y << 16) | x);
2076 I915_WRITE(DSPLINOFF(plane), linear_offset);
2077 }
Jesse Barnes17638cd2011-06-24 12:19:23 -07002078 POSTING_READ(reg);
2079
2080 return 0;
2081}
2082
2083/* Assume fb object is pinned & idle & fenced and just update base pointers */
2084static int
2085intel_pipe_set_base_atomic(struct drm_crtc *crtc, struct drm_framebuffer *fb,
2086 int x, int y, enum mode_set_atomic state)
2087{
2088 struct drm_device *dev = crtc->dev;
2089 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes17638cd2011-06-24 12:19:23 -07002090
Chris Wilson6b8e6ed2012-04-17 15:08:19 +01002091 if (dev_priv->display.disable_fbc)
2092 dev_priv->display.disable_fbc(dev);
Daniel Vetter3dec0092010-08-20 21:40:52 +02002093 intel_increase_pllclock(crtc);
Jesse Barnes81255562010-08-02 12:07:50 -07002094
Chris Wilson6b8e6ed2012-04-17 15:08:19 +01002095 return dev_priv->display.update_plane(crtc, fb, x, y);
Jesse Barnes81255562010-08-02 12:07:50 -07002096}
2097
Ville Syrjälä96a02912013-02-18 19:08:49 +02002098void intel_display_handle_reset(struct drm_device *dev)
2099{
2100 struct drm_i915_private *dev_priv = dev->dev_private;
2101 struct drm_crtc *crtc;
2102
2103 /*
2104 * Flips in the rings have been nuked by the reset,
2105 * so complete all pending flips so that user space
2106 * will get its events and not get stuck.
2107 *
2108 * Also update the base address of all primary
2109 * planes to the the last fb to make sure we're
2110 * showing the correct fb after a reset.
2111 *
2112 * Need to make two loops over the crtcs so that we
2113 * don't try to grab a crtc mutex before the
2114 * pending_flip_queue really got woken up.
2115 */
2116
2117 list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
2118 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2119 enum plane plane = intel_crtc->plane;
2120
2121 intel_prepare_page_flip(dev, plane);
2122 intel_finish_page_flip_plane(dev, plane);
2123 }
2124
2125 list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
2126 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2127
2128 mutex_lock(&crtc->mutex);
2129 if (intel_crtc->active)
2130 dev_priv->display.update_plane(crtc, crtc->fb,
2131 crtc->x, crtc->y);
2132 mutex_unlock(&crtc->mutex);
2133 }
2134}
2135
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002136static int
Chris Wilson14667a42012-04-03 17:58:35 +01002137intel_finish_fb(struct drm_framebuffer *old_fb)
2138{
2139 struct drm_i915_gem_object *obj = to_intel_framebuffer(old_fb)->obj;
2140 struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
2141 bool was_interruptible = dev_priv->mm.interruptible;
2142 int ret;
2143
Chris Wilson14667a42012-04-03 17:58:35 +01002144 /* Big Hammer, we also need to ensure that any pending
2145 * MI_WAIT_FOR_EVENT inside a user batch buffer on the
2146 * current scanout is retired before unpinning the old
2147 * framebuffer.
2148 *
2149 * This should only fail upon a hung GPU, in which case we
2150 * can safely continue.
2151 */
2152 dev_priv->mm.interruptible = false;
2153 ret = i915_gem_object_finish_gpu(obj);
2154 dev_priv->mm.interruptible = was_interruptible;
2155
2156 return ret;
2157}
2158
Ville Syrjälä198598d2012-10-31 17:50:24 +02002159static void intel_crtc_update_sarea_pos(struct drm_crtc *crtc, int x, int y)
2160{
2161 struct drm_device *dev = crtc->dev;
2162 struct drm_i915_master_private *master_priv;
2163 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2164
2165 if (!dev->primary->master)
2166 return;
2167
2168 master_priv = dev->primary->master->driver_priv;
2169 if (!master_priv->sarea_priv)
2170 return;
2171
2172 switch (intel_crtc->pipe) {
2173 case 0:
2174 master_priv->sarea_priv->pipeA_x = x;
2175 master_priv->sarea_priv->pipeA_y = y;
2176 break;
2177 case 1:
2178 master_priv->sarea_priv->pipeB_x = x;
2179 master_priv->sarea_priv->pipeB_y = y;
2180 break;
2181 default:
2182 break;
2183 }
2184}
2185
Chris Wilson14667a42012-04-03 17:58:35 +01002186static int
Kristian Høgsberg3c4fdcf2008-12-17 22:14:46 -05002187intel_pipe_set_base(struct drm_crtc *crtc, int x, int y,
Daniel Vetter94352cf2012-07-05 22:51:56 +02002188 struct drm_framebuffer *fb)
Jesse Barnes79e53942008-11-07 14:24:08 -08002189{
2190 struct drm_device *dev = crtc->dev;
Chris Wilson6b8e6ed2012-04-17 15:08:19 +01002191 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes79e53942008-11-07 14:24:08 -08002192 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetter94352cf2012-07-05 22:51:56 +02002193 struct drm_framebuffer *old_fb;
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002194 int ret;
Jesse Barnes79e53942008-11-07 14:24:08 -08002195
2196 /* no fb bound */
Daniel Vetter94352cf2012-07-05 22:51:56 +02002197 if (!fb) {
Jesse Barnesa5071c22011-07-19 15:38:56 -07002198 DRM_ERROR("No FB bound\n");
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002199 return 0;
2200 }
2201
Ben Widawsky7eb552a2013-03-13 14:05:41 -07002202 if (intel_crtc->plane > INTEL_INFO(dev)->num_pipes) {
Ville Syrjälä84f44ce2013-04-17 17:48:49 +03002203 DRM_ERROR("no plane for crtc: plane %c, num_pipes %d\n",
2204 plane_name(intel_crtc->plane),
2205 INTEL_INFO(dev)->num_pipes);
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002206 return -EINVAL;
Jesse Barnes79e53942008-11-07 14:24:08 -08002207 }
2208
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002209 mutex_lock(&dev->struct_mutex);
Chris Wilson265db952010-09-20 15:41:01 +01002210 ret = intel_pin_and_fence_fb_obj(dev,
Daniel Vetter94352cf2012-07-05 22:51:56 +02002211 to_intel_framebuffer(fb)->obj,
Chris Wilson919926a2010-11-12 13:42:53 +00002212 NULL);
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002213 if (ret != 0) {
2214 mutex_unlock(&dev->struct_mutex);
Jesse Barnesa5071c22011-07-19 15:38:56 -07002215 DRM_ERROR("pin & fence failed\n");
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002216 return ret;
2217 }
Kristian Høgsberg3c4fdcf2008-12-17 22:14:46 -05002218
Daniel Vetter94352cf2012-07-05 22:51:56 +02002219 ret = dev_priv->display.update_plane(crtc, fb, x, y);
Chris Wilson4e6cfef2010-08-08 13:20:19 +01002220 if (ret) {
Daniel Vetter94352cf2012-07-05 22:51:56 +02002221 intel_unpin_fb_obj(to_intel_framebuffer(fb)->obj);
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002222 mutex_unlock(&dev->struct_mutex);
Jesse Barnesa5071c22011-07-19 15:38:56 -07002223 DRM_ERROR("failed to update base address\n");
Chris Wilson4e6cfef2010-08-08 13:20:19 +01002224 return ret;
Jesse Barnes79e53942008-11-07 14:24:08 -08002225 }
Kristian Høgsberg3c4fdcf2008-12-17 22:14:46 -05002226
Daniel Vetter94352cf2012-07-05 22:51:56 +02002227 old_fb = crtc->fb;
2228 crtc->fb = fb;
Daniel Vetter6c4c86f2012-09-10 21:58:30 +02002229 crtc->x = x;
2230 crtc->y = y;
Daniel Vetter94352cf2012-07-05 22:51:56 +02002231
Chris Wilsonb7f1de22010-12-14 16:09:31 +00002232 if (old_fb) {
Daniel Vetterd7697ee2013-06-02 17:23:01 +02002233 if (intel_crtc->active && old_fb != fb)
2234 intel_wait_for_vblank(dev, intel_crtc->pipe);
Chris Wilson1690e1e2011-12-14 13:57:08 +01002235 intel_unpin_fb_obj(to_intel_framebuffer(old_fb)->obj);
Chris Wilsonb7f1de22010-12-14 16:09:31 +00002236 }
Jesse Barnes652c3932009-08-17 13:31:43 -07002237
Chris Wilson6b8e6ed2012-04-17 15:08:19 +01002238 intel_update_fbc(dev);
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002239 mutex_unlock(&dev->struct_mutex);
Jesse Barnes79e53942008-11-07 14:24:08 -08002240
Ville Syrjälä198598d2012-10-31 17:50:24 +02002241 intel_crtc_update_sarea_pos(crtc, x, y);
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002242
2243 return 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08002244}
2245
Zhenyu Wang5e84e1a2010-10-28 16:38:08 +08002246static void intel_fdi_normal_train(struct drm_crtc *crtc)
2247{
2248 struct drm_device *dev = crtc->dev;
2249 struct drm_i915_private *dev_priv = dev->dev_private;
2250 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2251 int pipe = intel_crtc->pipe;
2252 u32 reg, temp;
2253
2254 /* enable normal train */
2255 reg = FDI_TX_CTL(pipe);
2256 temp = I915_READ(reg);
Keith Packard61e499b2011-05-17 16:13:52 -07002257 if (IS_IVYBRIDGE(dev)) {
Jesse Barnes357555c2011-04-28 15:09:55 -07002258 temp &= ~FDI_LINK_TRAIN_NONE_IVB;
2259 temp |= FDI_LINK_TRAIN_NONE_IVB | FDI_TX_ENHANCE_FRAME_ENABLE;
Keith Packard61e499b2011-05-17 16:13:52 -07002260 } else {
2261 temp &= ~FDI_LINK_TRAIN_NONE;
2262 temp |= FDI_LINK_TRAIN_NONE | FDI_TX_ENHANCE_FRAME_ENABLE;
Jesse Barnes357555c2011-04-28 15:09:55 -07002263 }
Zhenyu Wang5e84e1a2010-10-28 16:38:08 +08002264 I915_WRITE(reg, temp);
2265
2266 reg = FDI_RX_CTL(pipe);
2267 temp = I915_READ(reg);
2268 if (HAS_PCH_CPT(dev)) {
2269 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
2270 temp |= FDI_LINK_TRAIN_NORMAL_CPT;
2271 } else {
2272 temp &= ~FDI_LINK_TRAIN_NONE;
2273 temp |= FDI_LINK_TRAIN_NONE;
2274 }
2275 I915_WRITE(reg, temp | FDI_RX_ENHANCE_FRAME_ENABLE);
2276
2277 /* wait one idle pattern time */
2278 POSTING_READ(reg);
2279 udelay(1000);
Jesse Barnes357555c2011-04-28 15:09:55 -07002280
2281 /* IVB wants error correction enabled */
2282 if (IS_IVYBRIDGE(dev))
2283 I915_WRITE(reg, I915_READ(reg) | FDI_FS_ERRC_ENABLE |
2284 FDI_FE_ERRC_ENABLE);
Zhenyu Wang5e84e1a2010-10-28 16:38:08 +08002285}
2286
Daniel Vetter1e833f42013-02-19 22:31:57 +01002287static bool pipe_has_enabled_pch(struct intel_crtc *intel_crtc)
2288{
2289 return intel_crtc->base.enabled && intel_crtc->config.has_pch_encoder;
2290}
2291
Daniel Vetter01a415f2012-10-27 15:58:40 +02002292static void ivb_modeset_global_resources(struct drm_device *dev)
2293{
2294 struct drm_i915_private *dev_priv = dev->dev_private;
2295 struct intel_crtc *pipe_B_crtc =
2296 to_intel_crtc(dev_priv->pipe_to_crtc_mapping[PIPE_B]);
2297 struct intel_crtc *pipe_C_crtc =
2298 to_intel_crtc(dev_priv->pipe_to_crtc_mapping[PIPE_C]);
2299 uint32_t temp;
2300
Daniel Vetter1e833f42013-02-19 22:31:57 +01002301 /*
2302 * When everything is off disable fdi C so that we could enable fdi B
2303 * with all lanes. Note that we don't care about enabled pipes without
2304 * an enabled pch encoder.
2305 */
2306 if (!pipe_has_enabled_pch(pipe_B_crtc) &&
2307 !pipe_has_enabled_pch(pipe_C_crtc)) {
Daniel Vetter01a415f2012-10-27 15:58:40 +02002308 WARN_ON(I915_READ(FDI_RX_CTL(PIPE_B)) & FDI_RX_ENABLE);
2309 WARN_ON(I915_READ(FDI_RX_CTL(PIPE_C)) & FDI_RX_ENABLE);
2310
2311 temp = I915_READ(SOUTH_CHICKEN1);
2312 temp &= ~FDI_BC_BIFURCATION_SELECT;
2313 DRM_DEBUG_KMS("disabling fdi C rx\n");
2314 I915_WRITE(SOUTH_CHICKEN1, temp);
2315 }
2316}
2317
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002318/* The FDI link training functions for ILK/Ibexpeak. */
2319static void ironlake_fdi_link_train(struct drm_crtc *crtc)
2320{
2321 struct drm_device *dev = crtc->dev;
2322 struct drm_i915_private *dev_priv = dev->dev_private;
2323 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2324 int pipe = intel_crtc->pipe;
Jesse Barnes0fc932b2011-01-04 15:09:37 -08002325 int plane = intel_crtc->plane;
Chris Wilson5eddb702010-09-11 13:48:45 +01002326 u32 reg, temp, tries;
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002327
Jesse Barnes0fc932b2011-01-04 15:09:37 -08002328 /* FDI needs bits from pipe & plane first */
2329 assert_pipe_enabled(dev_priv, pipe);
2330 assert_plane_enabled(dev_priv, plane);
2331
Adam Jacksone1a44742010-06-25 15:32:14 -04002332 /* Train 1: umask FDI RX Interrupt symbol_lock and bit_lock bit
2333 for train result */
Chris Wilson5eddb702010-09-11 13:48:45 +01002334 reg = FDI_RX_IMR(pipe);
2335 temp = I915_READ(reg);
Adam Jacksone1a44742010-06-25 15:32:14 -04002336 temp &= ~FDI_RX_SYMBOL_LOCK;
2337 temp &= ~FDI_RX_BIT_LOCK;
Chris Wilson5eddb702010-09-11 13:48:45 +01002338 I915_WRITE(reg, temp);
2339 I915_READ(reg);
Adam Jacksone1a44742010-06-25 15:32:14 -04002340 udelay(150);
2341
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002342 /* enable CPU FDI TX and PCH FDI RX */
Chris Wilson5eddb702010-09-11 13:48:45 +01002343 reg = FDI_TX_CTL(pipe);
2344 temp = I915_READ(reg);
Daniel Vetter627eb5a2013-04-29 19:33:42 +02002345 temp &= ~FDI_DP_PORT_WIDTH_MASK;
2346 temp |= FDI_DP_PORT_WIDTH(intel_crtc->config.fdi_lanes);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002347 temp &= ~FDI_LINK_TRAIN_NONE;
2348 temp |= FDI_LINK_TRAIN_PATTERN_1;
Chris Wilson5eddb702010-09-11 13:48:45 +01002349 I915_WRITE(reg, temp | FDI_TX_ENABLE);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002350
Chris Wilson5eddb702010-09-11 13:48:45 +01002351 reg = FDI_RX_CTL(pipe);
2352 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002353 temp &= ~FDI_LINK_TRAIN_NONE;
2354 temp |= FDI_LINK_TRAIN_PATTERN_1;
Chris Wilson5eddb702010-09-11 13:48:45 +01002355 I915_WRITE(reg, temp | FDI_RX_ENABLE);
2356
2357 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002358 udelay(150);
2359
Jesse Barnes5b2adf82010-10-07 16:01:15 -07002360 /* Ironlake workaround, enable clock pointer after FDI enable*/
Daniel Vetter8f5718a2012-10-31 22:52:28 +01002361 I915_WRITE(FDI_RX_CHICKEN(pipe), FDI_RX_PHASE_SYNC_POINTER_OVR);
2362 I915_WRITE(FDI_RX_CHICKEN(pipe), FDI_RX_PHASE_SYNC_POINTER_OVR |
2363 FDI_RX_PHASE_SYNC_POINTER_EN);
Jesse Barnes5b2adf82010-10-07 16:01:15 -07002364
Chris Wilson5eddb702010-09-11 13:48:45 +01002365 reg = FDI_RX_IIR(pipe);
Adam Jacksone1a44742010-06-25 15:32:14 -04002366 for (tries = 0; tries < 5; tries++) {
Chris Wilson5eddb702010-09-11 13:48:45 +01002367 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002368 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
2369
2370 if ((temp & FDI_RX_BIT_LOCK)) {
2371 DRM_DEBUG_KMS("FDI train 1 done.\n");
Chris Wilson5eddb702010-09-11 13:48:45 +01002372 I915_WRITE(reg, temp | FDI_RX_BIT_LOCK);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002373 break;
2374 }
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002375 }
Adam Jacksone1a44742010-06-25 15:32:14 -04002376 if (tries == 5)
Chris Wilson5eddb702010-09-11 13:48:45 +01002377 DRM_ERROR("FDI train 1 fail!\n");
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002378
2379 /* Train 2 */
Chris Wilson5eddb702010-09-11 13:48:45 +01002380 reg = FDI_TX_CTL(pipe);
2381 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002382 temp &= ~FDI_LINK_TRAIN_NONE;
2383 temp |= FDI_LINK_TRAIN_PATTERN_2;
Chris Wilson5eddb702010-09-11 13:48:45 +01002384 I915_WRITE(reg, temp);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002385
Chris Wilson5eddb702010-09-11 13:48:45 +01002386 reg = FDI_RX_CTL(pipe);
2387 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002388 temp &= ~FDI_LINK_TRAIN_NONE;
2389 temp |= FDI_LINK_TRAIN_PATTERN_2;
Chris Wilson5eddb702010-09-11 13:48:45 +01002390 I915_WRITE(reg, temp);
2391
2392 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002393 udelay(150);
2394
Chris Wilson5eddb702010-09-11 13:48:45 +01002395 reg = FDI_RX_IIR(pipe);
Adam Jacksone1a44742010-06-25 15:32:14 -04002396 for (tries = 0; tries < 5; tries++) {
Chris Wilson5eddb702010-09-11 13:48:45 +01002397 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002398 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
2399
2400 if (temp & FDI_RX_SYMBOL_LOCK) {
Chris Wilson5eddb702010-09-11 13:48:45 +01002401 I915_WRITE(reg, temp | FDI_RX_SYMBOL_LOCK);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002402 DRM_DEBUG_KMS("FDI train 2 done.\n");
2403 break;
2404 }
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002405 }
Adam Jacksone1a44742010-06-25 15:32:14 -04002406 if (tries == 5)
Chris Wilson5eddb702010-09-11 13:48:45 +01002407 DRM_ERROR("FDI train 2 fail!\n");
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002408
2409 DRM_DEBUG_KMS("FDI train done\n");
Jesse Barnes5c5313c2010-10-07 16:01:11 -07002410
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002411}
2412
Akshay Joshi0206e352011-08-16 15:34:10 -04002413static const int snb_b_fdi_train_param[] = {
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002414 FDI_LINK_TRAIN_400MV_0DB_SNB_B,
2415 FDI_LINK_TRAIN_400MV_6DB_SNB_B,
2416 FDI_LINK_TRAIN_600MV_3_5DB_SNB_B,
2417 FDI_LINK_TRAIN_800MV_0DB_SNB_B,
2418};
2419
2420/* The FDI link training functions for SNB/Cougarpoint. */
2421static void gen6_fdi_link_train(struct drm_crtc *crtc)
2422{
2423 struct drm_device *dev = crtc->dev;
2424 struct drm_i915_private *dev_priv = dev->dev_private;
2425 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2426 int pipe = intel_crtc->pipe;
Sean Paulfa37d392012-03-02 12:53:39 -05002427 u32 reg, temp, i, retry;
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002428
Adam Jacksone1a44742010-06-25 15:32:14 -04002429 /* Train 1: umask FDI RX Interrupt symbol_lock and bit_lock bit
2430 for train result */
Chris Wilson5eddb702010-09-11 13:48:45 +01002431 reg = FDI_RX_IMR(pipe);
2432 temp = I915_READ(reg);
Adam Jacksone1a44742010-06-25 15:32:14 -04002433 temp &= ~FDI_RX_SYMBOL_LOCK;
2434 temp &= ~FDI_RX_BIT_LOCK;
Chris Wilson5eddb702010-09-11 13:48:45 +01002435 I915_WRITE(reg, temp);
2436
2437 POSTING_READ(reg);
Adam Jacksone1a44742010-06-25 15:32:14 -04002438 udelay(150);
2439
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002440 /* enable CPU FDI TX and PCH FDI RX */
Chris Wilson5eddb702010-09-11 13:48:45 +01002441 reg = FDI_TX_CTL(pipe);
2442 temp = I915_READ(reg);
Daniel Vetter627eb5a2013-04-29 19:33:42 +02002443 temp &= ~FDI_DP_PORT_WIDTH_MASK;
2444 temp |= FDI_DP_PORT_WIDTH(intel_crtc->config.fdi_lanes);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002445 temp &= ~FDI_LINK_TRAIN_NONE;
2446 temp |= FDI_LINK_TRAIN_PATTERN_1;
2447 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
2448 /* SNB-B */
2449 temp |= FDI_LINK_TRAIN_400MV_0DB_SNB_B;
Chris Wilson5eddb702010-09-11 13:48:45 +01002450 I915_WRITE(reg, temp | FDI_TX_ENABLE);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002451
Daniel Vetterd74cf322012-10-26 10:58:13 +02002452 I915_WRITE(FDI_RX_MISC(pipe),
2453 FDI_RX_TP1_TO_TP2_48 | FDI_RX_FDI_DELAY_90);
2454
Chris Wilson5eddb702010-09-11 13:48:45 +01002455 reg = FDI_RX_CTL(pipe);
2456 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002457 if (HAS_PCH_CPT(dev)) {
2458 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
2459 temp |= FDI_LINK_TRAIN_PATTERN_1_CPT;
2460 } else {
2461 temp &= ~FDI_LINK_TRAIN_NONE;
2462 temp |= FDI_LINK_TRAIN_PATTERN_1;
2463 }
Chris Wilson5eddb702010-09-11 13:48:45 +01002464 I915_WRITE(reg, temp | FDI_RX_ENABLE);
2465
2466 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002467 udelay(150);
2468
Akshay Joshi0206e352011-08-16 15:34:10 -04002469 for (i = 0; i < 4; i++) {
Chris Wilson5eddb702010-09-11 13:48:45 +01002470 reg = FDI_TX_CTL(pipe);
2471 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002472 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
2473 temp |= snb_b_fdi_train_param[i];
Chris Wilson5eddb702010-09-11 13:48:45 +01002474 I915_WRITE(reg, temp);
2475
2476 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002477 udelay(500);
2478
Sean Paulfa37d392012-03-02 12:53:39 -05002479 for (retry = 0; retry < 5; retry++) {
2480 reg = FDI_RX_IIR(pipe);
2481 temp = I915_READ(reg);
2482 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
2483 if (temp & FDI_RX_BIT_LOCK) {
2484 I915_WRITE(reg, temp | FDI_RX_BIT_LOCK);
2485 DRM_DEBUG_KMS("FDI train 1 done.\n");
2486 break;
2487 }
2488 udelay(50);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002489 }
Sean Paulfa37d392012-03-02 12:53:39 -05002490 if (retry < 5)
2491 break;
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002492 }
2493 if (i == 4)
Chris Wilson5eddb702010-09-11 13:48:45 +01002494 DRM_ERROR("FDI train 1 fail!\n");
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002495
2496 /* Train 2 */
Chris Wilson5eddb702010-09-11 13:48:45 +01002497 reg = FDI_TX_CTL(pipe);
2498 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002499 temp &= ~FDI_LINK_TRAIN_NONE;
2500 temp |= FDI_LINK_TRAIN_PATTERN_2;
2501 if (IS_GEN6(dev)) {
2502 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
2503 /* SNB-B */
2504 temp |= FDI_LINK_TRAIN_400MV_0DB_SNB_B;
2505 }
Chris Wilson5eddb702010-09-11 13:48:45 +01002506 I915_WRITE(reg, temp);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002507
Chris Wilson5eddb702010-09-11 13:48:45 +01002508 reg = FDI_RX_CTL(pipe);
2509 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002510 if (HAS_PCH_CPT(dev)) {
2511 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
2512 temp |= FDI_LINK_TRAIN_PATTERN_2_CPT;
2513 } else {
2514 temp &= ~FDI_LINK_TRAIN_NONE;
2515 temp |= FDI_LINK_TRAIN_PATTERN_2;
2516 }
Chris Wilson5eddb702010-09-11 13:48:45 +01002517 I915_WRITE(reg, temp);
2518
2519 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002520 udelay(150);
2521
Akshay Joshi0206e352011-08-16 15:34:10 -04002522 for (i = 0; i < 4; i++) {
Chris Wilson5eddb702010-09-11 13:48:45 +01002523 reg = FDI_TX_CTL(pipe);
2524 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002525 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
2526 temp |= snb_b_fdi_train_param[i];
Chris Wilson5eddb702010-09-11 13:48:45 +01002527 I915_WRITE(reg, temp);
2528
2529 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002530 udelay(500);
2531
Sean Paulfa37d392012-03-02 12:53:39 -05002532 for (retry = 0; retry < 5; retry++) {
2533 reg = FDI_RX_IIR(pipe);
2534 temp = I915_READ(reg);
2535 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
2536 if (temp & FDI_RX_SYMBOL_LOCK) {
2537 I915_WRITE(reg, temp | FDI_RX_SYMBOL_LOCK);
2538 DRM_DEBUG_KMS("FDI train 2 done.\n");
2539 break;
2540 }
2541 udelay(50);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002542 }
Sean Paulfa37d392012-03-02 12:53:39 -05002543 if (retry < 5)
2544 break;
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002545 }
2546 if (i == 4)
Chris Wilson5eddb702010-09-11 13:48:45 +01002547 DRM_ERROR("FDI train 2 fail!\n");
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002548
2549 DRM_DEBUG_KMS("FDI train done.\n");
2550}
2551
Jesse Barnes357555c2011-04-28 15:09:55 -07002552/* Manual link training for Ivy Bridge A0 parts */
2553static void ivb_manual_fdi_link_train(struct drm_crtc *crtc)
2554{
2555 struct drm_device *dev = crtc->dev;
2556 struct drm_i915_private *dev_priv = dev->dev_private;
2557 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2558 int pipe = intel_crtc->pipe;
2559 u32 reg, temp, i;
2560
2561 /* Train 1: umask FDI RX Interrupt symbol_lock and bit_lock bit
2562 for train result */
2563 reg = FDI_RX_IMR(pipe);
2564 temp = I915_READ(reg);
2565 temp &= ~FDI_RX_SYMBOL_LOCK;
2566 temp &= ~FDI_RX_BIT_LOCK;
2567 I915_WRITE(reg, temp);
2568
2569 POSTING_READ(reg);
2570 udelay(150);
2571
Daniel Vetter01a415f2012-10-27 15:58:40 +02002572 DRM_DEBUG_KMS("FDI_RX_IIR before link train 0x%x\n",
2573 I915_READ(FDI_RX_IIR(pipe)));
2574
Jesse Barnes357555c2011-04-28 15:09:55 -07002575 /* enable CPU FDI TX and PCH FDI RX */
2576 reg = FDI_TX_CTL(pipe);
2577 temp = I915_READ(reg);
Daniel Vetter627eb5a2013-04-29 19:33:42 +02002578 temp &= ~FDI_DP_PORT_WIDTH_MASK;
2579 temp |= FDI_DP_PORT_WIDTH(intel_crtc->config.fdi_lanes);
Jesse Barnes357555c2011-04-28 15:09:55 -07002580 temp &= ~(FDI_LINK_TRAIN_AUTO | FDI_LINK_TRAIN_NONE_IVB);
2581 temp |= FDI_LINK_TRAIN_PATTERN_1_IVB;
2582 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
2583 temp |= FDI_LINK_TRAIN_400MV_0DB_SNB_B;
Jesse Barnesc4f9c4c2011-10-10 14:28:52 -07002584 temp |= FDI_COMPOSITE_SYNC;
Jesse Barnes357555c2011-04-28 15:09:55 -07002585 I915_WRITE(reg, temp | FDI_TX_ENABLE);
2586
Daniel Vetterd74cf322012-10-26 10:58:13 +02002587 I915_WRITE(FDI_RX_MISC(pipe),
2588 FDI_RX_TP1_TO_TP2_48 | FDI_RX_FDI_DELAY_90);
2589
Jesse Barnes357555c2011-04-28 15:09:55 -07002590 reg = FDI_RX_CTL(pipe);
2591 temp = I915_READ(reg);
2592 temp &= ~FDI_LINK_TRAIN_AUTO;
2593 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
2594 temp |= FDI_LINK_TRAIN_PATTERN_1_CPT;
Jesse Barnesc4f9c4c2011-10-10 14:28:52 -07002595 temp |= FDI_COMPOSITE_SYNC;
Jesse Barnes357555c2011-04-28 15:09:55 -07002596 I915_WRITE(reg, temp | FDI_RX_ENABLE);
2597
2598 POSTING_READ(reg);
2599 udelay(150);
2600
Akshay Joshi0206e352011-08-16 15:34:10 -04002601 for (i = 0; i < 4; i++) {
Jesse Barnes357555c2011-04-28 15:09:55 -07002602 reg = FDI_TX_CTL(pipe);
2603 temp = I915_READ(reg);
2604 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
2605 temp |= snb_b_fdi_train_param[i];
2606 I915_WRITE(reg, temp);
2607
2608 POSTING_READ(reg);
2609 udelay(500);
2610
2611 reg = FDI_RX_IIR(pipe);
2612 temp = I915_READ(reg);
2613 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
2614
2615 if (temp & FDI_RX_BIT_LOCK ||
2616 (I915_READ(reg) & FDI_RX_BIT_LOCK)) {
2617 I915_WRITE(reg, temp | FDI_RX_BIT_LOCK);
Daniel Vetter01a415f2012-10-27 15:58:40 +02002618 DRM_DEBUG_KMS("FDI train 1 done, level %i.\n", i);
Jesse Barnes357555c2011-04-28 15:09:55 -07002619 break;
2620 }
2621 }
2622 if (i == 4)
2623 DRM_ERROR("FDI train 1 fail!\n");
2624
2625 /* Train 2 */
2626 reg = FDI_TX_CTL(pipe);
2627 temp = I915_READ(reg);
2628 temp &= ~FDI_LINK_TRAIN_NONE_IVB;
2629 temp |= FDI_LINK_TRAIN_PATTERN_2_IVB;
2630 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
2631 temp |= FDI_LINK_TRAIN_400MV_0DB_SNB_B;
2632 I915_WRITE(reg, temp);
2633
2634 reg = FDI_RX_CTL(pipe);
2635 temp = I915_READ(reg);
2636 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
2637 temp |= FDI_LINK_TRAIN_PATTERN_2_CPT;
2638 I915_WRITE(reg, temp);
2639
2640 POSTING_READ(reg);
2641 udelay(150);
2642
Akshay Joshi0206e352011-08-16 15:34:10 -04002643 for (i = 0; i < 4; i++) {
Jesse Barnes357555c2011-04-28 15:09:55 -07002644 reg = FDI_TX_CTL(pipe);
2645 temp = I915_READ(reg);
2646 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
2647 temp |= snb_b_fdi_train_param[i];
2648 I915_WRITE(reg, temp);
2649
2650 POSTING_READ(reg);
2651 udelay(500);
2652
2653 reg = FDI_RX_IIR(pipe);
2654 temp = I915_READ(reg);
2655 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
2656
2657 if (temp & FDI_RX_SYMBOL_LOCK) {
2658 I915_WRITE(reg, temp | FDI_RX_SYMBOL_LOCK);
Daniel Vetter01a415f2012-10-27 15:58:40 +02002659 DRM_DEBUG_KMS("FDI train 2 done, level %i.\n", i);
Jesse Barnes357555c2011-04-28 15:09:55 -07002660 break;
2661 }
2662 }
2663 if (i == 4)
2664 DRM_ERROR("FDI train 2 fail!\n");
2665
2666 DRM_DEBUG_KMS("FDI train done.\n");
2667}
2668
Daniel Vetter88cefb62012-08-12 19:27:14 +02002669static void ironlake_fdi_pll_enable(struct intel_crtc *intel_crtc)
Jesse Barnes0e23b992010-09-10 11:10:00 -07002670{
Daniel Vetter88cefb62012-08-12 19:27:14 +02002671 struct drm_device *dev = intel_crtc->base.dev;
Jesse Barnes0e23b992010-09-10 11:10:00 -07002672 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes0e23b992010-09-10 11:10:00 -07002673 int pipe = intel_crtc->pipe;
Chris Wilson5eddb702010-09-11 13:48:45 +01002674 u32 reg, temp;
Jesse Barnes0e23b992010-09-10 11:10:00 -07002675
Jesse Barnesc64e3112010-09-10 11:27:03 -07002676
Jesse Barnes0e23b992010-09-10 11:10:00 -07002677 /* enable PCH FDI RX PLL, wait warmup plus DMI latency */
Chris Wilson5eddb702010-09-11 13:48:45 +01002678 reg = FDI_RX_CTL(pipe);
2679 temp = I915_READ(reg);
Daniel Vetter627eb5a2013-04-29 19:33:42 +02002680 temp &= ~(FDI_DP_PORT_WIDTH_MASK | (0x7 << 16));
2681 temp |= FDI_DP_PORT_WIDTH(intel_crtc->config.fdi_lanes);
Daniel Vetterdfd07d72012-12-17 11:21:38 +01002682 temp |= (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) << 11;
Chris Wilson5eddb702010-09-11 13:48:45 +01002683 I915_WRITE(reg, temp | FDI_RX_PLL_ENABLE);
2684
2685 POSTING_READ(reg);
Jesse Barnes0e23b992010-09-10 11:10:00 -07002686 udelay(200);
2687
2688 /* Switch from Rawclk to PCDclk */
Chris Wilson5eddb702010-09-11 13:48:45 +01002689 temp = I915_READ(reg);
2690 I915_WRITE(reg, temp | FDI_PCDCLK);
2691
2692 POSTING_READ(reg);
Jesse Barnes0e23b992010-09-10 11:10:00 -07002693 udelay(200);
2694
Paulo Zanoni20749732012-11-23 15:30:38 -02002695 /* Enable CPU FDI TX PLL, always on for Ironlake */
2696 reg = FDI_TX_CTL(pipe);
2697 temp = I915_READ(reg);
2698 if ((temp & FDI_TX_PLL_ENABLE) == 0) {
2699 I915_WRITE(reg, temp | FDI_TX_PLL_ENABLE);
Chris Wilson5eddb702010-09-11 13:48:45 +01002700
Paulo Zanoni20749732012-11-23 15:30:38 -02002701 POSTING_READ(reg);
2702 udelay(100);
Jesse Barnes0e23b992010-09-10 11:10:00 -07002703 }
2704}
2705
Daniel Vetter88cefb62012-08-12 19:27:14 +02002706static void ironlake_fdi_pll_disable(struct intel_crtc *intel_crtc)
2707{
2708 struct drm_device *dev = intel_crtc->base.dev;
2709 struct drm_i915_private *dev_priv = dev->dev_private;
2710 int pipe = intel_crtc->pipe;
2711 u32 reg, temp;
2712
2713 /* Switch from PCDclk to Rawclk */
2714 reg = FDI_RX_CTL(pipe);
2715 temp = I915_READ(reg);
2716 I915_WRITE(reg, temp & ~FDI_PCDCLK);
2717
2718 /* Disable CPU FDI TX PLL */
2719 reg = FDI_TX_CTL(pipe);
2720 temp = I915_READ(reg);
2721 I915_WRITE(reg, temp & ~FDI_TX_PLL_ENABLE);
2722
2723 POSTING_READ(reg);
2724 udelay(100);
2725
2726 reg = FDI_RX_CTL(pipe);
2727 temp = I915_READ(reg);
2728 I915_WRITE(reg, temp & ~FDI_RX_PLL_ENABLE);
2729
2730 /* Wait for the clocks to turn off. */
2731 POSTING_READ(reg);
2732 udelay(100);
2733}
2734
Jesse Barnes0fc932b2011-01-04 15:09:37 -08002735static void ironlake_fdi_disable(struct drm_crtc *crtc)
2736{
2737 struct drm_device *dev = crtc->dev;
2738 struct drm_i915_private *dev_priv = dev->dev_private;
2739 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2740 int pipe = intel_crtc->pipe;
2741 u32 reg, temp;
2742
2743 /* disable CPU FDI tx and PCH FDI rx */
2744 reg = FDI_TX_CTL(pipe);
2745 temp = I915_READ(reg);
2746 I915_WRITE(reg, temp & ~FDI_TX_ENABLE);
2747 POSTING_READ(reg);
2748
2749 reg = FDI_RX_CTL(pipe);
2750 temp = I915_READ(reg);
2751 temp &= ~(0x7 << 16);
Daniel Vetterdfd07d72012-12-17 11:21:38 +01002752 temp |= (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) << 11;
Jesse Barnes0fc932b2011-01-04 15:09:37 -08002753 I915_WRITE(reg, temp & ~FDI_RX_ENABLE);
2754
2755 POSTING_READ(reg);
2756 udelay(100);
2757
2758 /* Ironlake workaround, disable clock pointer after downing FDI */
Jesse Barnes6f06ce12011-01-04 15:09:38 -08002759 if (HAS_PCH_IBX(dev)) {
2760 I915_WRITE(FDI_RX_CHICKEN(pipe), FDI_RX_PHASE_SYNC_POINTER_OVR);
Jesse Barnes6f06ce12011-01-04 15:09:38 -08002761 }
Jesse Barnes0fc932b2011-01-04 15:09:37 -08002762
2763 /* still set train pattern 1 */
2764 reg = FDI_TX_CTL(pipe);
2765 temp = I915_READ(reg);
2766 temp &= ~FDI_LINK_TRAIN_NONE;
2767 temp |= FDI_LINK_TRAIN_PATTERN_1;
2768 I915_WRITE(reg, temp);
2769
2770 reg = FDI_RX_CTL(pipe);
2771 temp = I915_READ(reg);
2772 if (HAS_PCH_CPT(dev)) {
2773 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
2774 temp |= FDI_LINK_TRAIN_PATTERN_1_CPT;
2775 } else {
2776 temp &= ~FDI_LINK_TRAIN_NONE;
2777 temp |= FDI_LINK_TRAIN_PATTERN_1;
2778 }
2779 /* BPC in FDI rx is consistent with that in PIPECONF */
2780 temp &= ~(0x07 << 16);
Daniel Vetterdfd07d72012-12-17 11:21:38 +01002781 temp |= (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) << 11;
Jesse Barnes0fc932b2011-01-04 15:09:37 -08002782 I915_WRITE(reg, temp);
2783
2784 POSTING_READ(reg);
2785 udelay(100);
2786}
2787
Chris Wilson5bb61642012-09-27 21:25:58 +01002788static bool intel_crtc_has_pending_flip(struct drm_crtc *crtc)
2789{
2790 struct drm_device *dev = crtc->dev;
2791 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjälä10d83732013-01-29 18:13:34 +02002792 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Chris Wilson5bb61642012-09-27 21:25:58 +01002793 unsigned long flags;
2794 bool pending;
2795
Ville Syrjälä10d83732013-01-29 18:13:34 +02002796 if (i915_reset_in_progress(&dev_priv->gpu_error) ||
2797 intel_crtc->reset_counter != atomic_read(&dev_priv->gpu_error.reset_counter))
Chris Wilson5bb61642012-09-27 21:25:58 +01002798 return false;
2799
2800 spin_lock_irqsave(&dev->event_lock, flags);
2801 pending = to_intel_crtc(crtc)->unpin_work != NULL;
2802 spin_unlock_irqrestore(&dev->event_lock, flags);
2803
2804 return pending;
2805}
2806
Chris Wilsone6c3a2a2010-09-23 23:04:43 +01002807static void intel_crtc_wait_for_pending_flips(struct drm_crtc *crtc)
2808{
Chris Wilson0f911282012-04-17 10:05:38 +01002809 struct drm_device *dev = crtc->dev;
Chris Wilson5bb61642012-09-27 21:25:58 +01002810 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsone6c3a2a2010-09-23 23:04:43 +01002811
2812 if (crtc->fb == NULL)
2813 return;
2814
Daniel Vetter2c10d572012-12-20 21:24:07 +01002815 WARN_ON(waitqueue_active(&dev_priv->pending_flip_queue));
2816
Chris Wilson5bb61642012-09-27 21:25:58 +01002817 wait_event(dev_priv->pending_flip_queue,
2818 !intel_crtc_has_pending_flip(crtc));
2819
Chris Wilson0f911282012-04-17 10:05:38 +01002820 mutex_lock(&dev->struct_mutex);
2821 intel_finish_fb(crtc->fb);
2822 mutex_unlock(&dev->struct_mutex);
Chris Wilsone6c3a2a2010-09-23 23:04:43 +01002823}
2824
Eugeni Dodonove615efe2012-05-09 15:37:26 -03002825/* Program iCLKIP clock to the desired frequency */
2826static void lpt_program_iclkip(struct drm_crtc *crtc)
2827{
2828 struct drm_device *dev = crtc->dev;
2829 struct drm_i915_private *dev_priv = dev->dev_private;
2830 u32 divsel, phaseinc, auxdiv, phasedir = 0;
2831 u32 temp;
2832
Daniel Vetter09153002012-12-12 14:06:44 +01002833 mutex_lock(&dev_priv->dpio_lock);
2834
Eugeni Dodonove615efe2012-05-09 15:37:26 -03002835 /* It is necessary to ungate the pixclk gate prior to programming
2836 * the divisors, and gate it back when it is done.
2837 */
2838 I915_WRITE(PIXCLK_GATE, PIXCLK_GATE_GATE);
2839
2840 /* Disable SSCCTL */
2841 intel_sbi_write(dev_priv, SBI_SSCCTL6,
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02002842 intel_sbi_read(dev_priv, SBI_SSCCTL6, SBI_ICLK) |
2843 SBI_SSCCTL_DISABLE,
2844 SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03002845
2846 /* 20MHz is a corner case which is out of range for the 7-bit divisor */
2847 if (crtc->mode.clock == 20000) {
2848 auxdiv = 1;
2849 divsel = 0x41;
2850 phaseinc = 0x20;
2851 } else {
2852 /* The iCLK virtual clock root frequency is in MHz,
2853 * but the crtc->mode.clock in in KHz. To get the divisors,
2854 * it is necessary to divide one by another, so we
2855 * convert the virtual clock precision to KHz here for higher
2856 * precision.
2857 */
2858 u32 iclk_virtual_root_freq = 172800 * 1000;
2859 u32 iclk_pi_range = 64;
2860 u32 desired_divisor, msb_divisor_value, pi_value;
2861
2862 desired_divisor = (iclk_virtual_root_freq / crtc->mode.clock);
2863 msb_divisor_value = desired_divisor / iclk_pi_range;
2864 pi_value = desired_divisor % iclk_pi_range;
2865
2866 auxdiv = 0;
2867 divsel = msb_divisor_value - 2;
2868 phaseinc = pi_value;
2869 }
2870
2871 /* This should not happen with any sane values */
2872 WARN_ON(SBI_SSCDIVINTPHASE_DIVSEL(divsel) &
2873 ~SBI_SSCDIVINTPHASE_DIVSEL_MASK);
2874 WARN_ON(SBI_SSCDIVINTPHASE_DIR(phasedir) &
2875 ~SBI_SSCDIVINTPHASE_INCVAL_MASK);
2876
2877 DRM_DEBUG_KMS("iCLKIP clock: found settings for %dKHz refresh rate: auxdiv=%x, divsel=%x, phasedir=%x, phaseinc=%x\n",
2878 crtc->mode.clock,
2879 auxdiv,
2880 divsel,
2881 phasedir,
2882 phaseinc);
2883
2884 /* Program SSCDIVINTPHASE6 */
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02002885 temp = intel_sbi_read(dev_priv, SBI_SSCDIVINTPHASE6, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03002886 temp &= ~SBI_SSCDIVINTPHASE_DIVSEL_MASK;
2887 temp |= SBI_SSCDIVINTPHASE_DIVSEL(divsel);
2888 temp &= ~SBI_SSCDIVINTPHASE_INCVAL_MASK;
2889 temp |= SBI_SSCDIVINTPHASE_INCVAL(phaseinc);
2890 temp |= SBI_SSCDIVINTPHASE_DIR(phasedir);
2891 temp |= SBI_SSCDIVINTPHASE_PROPAGATE;
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02002892 intel_sbi_write(dev_priv, SBI_SSCDIVINTPHASE6, temp, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03002893
2894 /* Program SSCAUXDIV */
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02002895 temp = intel_sbi_read(dev_priv, SBI_SSCAUXDIV6, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03002896 temp &= ~SBI_SSCAUXDIV_FINALDIV2SEL(1);
2897 temp |= SBI_SSCAUXDIV_FINALDIV2SEL(auxdiv);
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02002898 intel_sbi_write(dev_priv, SBI_SSCAUXDIV6, temp, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03002899
2900 /* Enable modulator and associated divider */
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02002901 temp = intel_sbi_read(dev_priv, SBI_SSCCTL6, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03002902 temp &= ~SBI_SSCCTL_DISABLE;
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02002903 intel_sbi_write(dev_priv, SBI_SSCCTL6, temp, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03002904
2905 /* Wait for initialization time */
2906 udelay(24);
2907
2908 I915_WRITE(PIXCLK_GATE, PIXCLK_GATE_UNGATE);
Daniel Vetter09153002012-12-12 14:06:44 +01002909
2910 mutex_unlock(&dev_priv->dpio_lock);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03002911}
2912
Daniel Vetter275f01b22013-05-03 11:49:47 +02002913static void ironlake_pch_transcoder_set_timings(struct intel_crtc *crtc,
2914 enum pipe pch_transcoder)
2915{
2916 struct drm_device *dev = crtc->base.dev;
2917 struct drm_i915_private *dev_priv = dev->dev_private;
2918 enum transcoder cpu_transcoder = crtc->config.cpu_transcoder;
2919
2920 I915_WRITE(PCH_TRANS_HTOTAL(pch_transcoder),
2921 I915_READ(HTOTAL(cpu_transcoder)));
2922 I915_WRITE(PCH_TRANS_HBLANK(pch_transcoder),
2923 I915_READ(HBLANK(cpu_transcoder)));
2924 I915_WRITE(PCH_TRANS_HSYNC(pch_transcoder),
2925 I915_READ(HSYNC(cpu_transcoder)));
2926
2927 I915_WRITE(PCH_TRANS_VTOTAL(pch_transcoder),
2928 I915_READ(VTOTAL(cpu_transcoder)));
2929 I915_WRITE(PCH_TRANS_VBLANK(pch_transcoder),
2930 I915_READ(VBLANK(cpu_transcoder)));
2931 I915_WRITE(PCH_TRANS_VSYNC(pch_transcoder),
2932 I915_READ(VSYNC(cpu_transcoder)));
2933 I915_WRITE(PCH_TRANS_VSYNCSHIFT(pch_transcoder),
2934 I915_READ(VSYNCSHIFT(cpu_transcoder)));
2935}
2936
Jesse Barnesf67a5592011-01-05 10:31:48 -08002937/*
2938 * Enable PCH resources required for PCH ports:
2939 * - PCH PLLs
2940 * - FDI training & RX/TX
2941 * - update transcoder timings
2942 * - DP transcoding bits
2943 * - transcoder
2944 */
2945static void ironlake_pch_enable(struct drm_crtc *crtc)
Jesse Barnes79e53942008-11-07 14:24:08 -08002946{
2947 struct drm_device *dev = crtc->dev;
Zhenyu Wang2c072452009-06-05 15:38:42 +08002948 struct drm_i915_private *dev_priv = dev->dev_private;
2949 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2950 int pipe = intel_crtc->pipe;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01002951 u32 reg, temp;
Jesse Barnes6be4a602010-09-10 10:26:01 -07002952
Daniel Vetterab9412b2013-05-03 11:49:46 +02002953 assert_pch_transcoder_disabled(dev_priv, pipe);
Chris Wilsone7e164d2012-05-11 09:21:25 +01002954
Daniel Vettercd986ab2012-10-26 10:58:12 +02002955 /* Write the TU size bits before fdi link training, so that error
2956 * detection works. */
2957 I915_WRITE(FDI_RX_TUSIZE1(pipe),
2958 I915_READ(PIPE_DATA_M1(pipe)) & TU_SIZE_MASK);
2959
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07002960 /* For PCH output, training FDI link */
Jesse Barnes674cf962011-04-28 14:27:04 -07002961 dev_priv->display.fdi_link_train(crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07002962
Daniel Vetter572deb32012-10-27 18:46:14 +02002963 /* XXX: pch pll's can be enabled any time before we enable the PCH
2964 * transcoder, and we actually should do this to not upset any PCH
2965 * transcoder that already use the clock when we share it.
2966 *
2967 * Note that enable_pch_pll tries to do the right thing, but get_pch_pll
2968 * unconditionally resets the pll - we need that to have the right LVDS
2969 * enable sequence. */
Paulo Zanonib6b4e182012-10-31 18:12:38 -02002970 ironlake_enable_pch_pll(intel_crtc);
Chris Wilson6f13b7b2012-05-13 09:54:09 +01002971
Paulo Zanoni303b81e2012-10-31 18:12:23 -02002972 if (HAS_PCH_CPT(dev)) {
Jesse Barnesee7b9f92012-04-20 17:11:53 +01002973 u32 sel;
Jesse Barnes4b645f12011-10-12 09:51:31 -07002974
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07002975 temp = I915_READ(PCH_DPLL_SEL);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01002976 switch (pipe) {
2977 default:
2978 case 0:
2979 temp |= TRANSA_DPLL_ENABLE;
2980 sel = TRANSA_DPLLB_SEL;
2981 break;
2982 case 1:
2983 temp |= TRANSB_DPLL_ENABLE;
2984 sel = TRANSB_DPLLB_SEL;
2985 break;
2986 case 2:
2987 temp |= TRANSC_DPLL_ENABLE;
2988 sel = TRANSC_DPLLB_SEL;
2989 break;
Jesse Barnesd64311a2011-10-12 15:01:33 -07002990 }
Jesse Barnesee7b9f92012-04-20 17:11:53 +01002991 if (intel_crtc->pch_pll->pll_reg == _PCH_DPLL_B)
2992 temp |= sel;
2993 else
2994 temp &= ~sel;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07002995 I915_WRITE(PCH_DPLL_SEL, temp);
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07002996 }
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07002997
Jesse Barnesd9b6cb52011-01-04 15:09:35 -08002998 /* set transcoder timing, panel must allow it */
2999 assert_panel_unlocked(dev_priv, pipe);
Daniel Vetter275f01b22013-05-03 11:49:47 +02003000 ironlake_pch_transcoder_set_timings(intel_crtc, pipe);
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003001
Paulo Zanoni303b81e2012-10-31 18:12:23 -02003002 intel_fdi_normal_train(crtc);
Zhenyu Wang5e84e1a2010-10-28 16:38:08 +08003003
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003004 /* For PCH DP, enable TRANS_DP_CTL */
3005 if (HAS_PCH_CPT(dev) &&
Keith Packard417e8222011-11-01 19:54:11 -07003006 (intel_pipe_has_type(crtc, INTEL_OUTPUT_DISPLAYPORT) ||
3007 intel_pipe_has_type(crtc, INTEL_OUTPUT_EDP))) {
Daniel Vetterdfd07d72012-12-17 11:21:38 +01003008 u32 bpc = (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) >> 5;
Chris Wilson5eddb702010-09-11 13:48:45 +01003009 reg = TRANS_DP_CTL(pipe);
3010 temp = I915_READ(reg);
3011 temp &= ~(TRANS_DP_PORT_SEL_MASK |
Eric Anholt220cad32010-11-18 09:32:58 +08003012 TRANS_DP_SYNC_MASK |
3013 TRANS_DP_BPC_MASK);
Chris Wilson5eddb702010-09-11 13:48:45 +01003014 temp |= (TRANS_DP_OUTPUT_ENABLE |
3015 TRANS_DP_ENH_FRAMING);
Jesse Barnes9325c9f2011-06-24 12:19:21 -07003016 temp |= bpc << 9; /* same format but at 11:9 */
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003017
3018 if (crtc->mode.flags & DRM_MODE_FLAG_PHSYNC)
Chris Wilson5eddb702010-09-11 13:48:45 +01003019 temp |= TRANS_DP_HSYNC_ACTIVE_HIGH;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003020 if (crtc->mode.flags & DRM_MODE_FLAG_PVSYNC)
Chris Wilson5eddb702010-09-11 13:48:45 +01003021 temp |= TRANS_DP_VSYNC_ACTIVE_HIGH;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003022
3023 switch (intel_trans_dp_port_sel(crtc)) {
3024 case PCH_DP_B:
Chris Wilson5eddb702010-09-11 13:48:45 +01003025 temp |= TRANS_DP_PORT_SEL_B;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003026 break;
3027 case PCH_DP_C:
Chris Wilson5eddb702010-09-11 13:48:45 +01003028 temp |= TRANS_DP_PORT_SEL_C;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003029 break;
3030 case PCH_DP_D:
Chris Wilson5eddb702010-09-11 13:48:45 +01003031 temp |= TRANS_DP_PORT_SEL_D;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003032 break;
3033 default:
Daniel Vettere95d41e2012-10-26 10:58:16 +02003034 BUG();
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003035 }
3036
Chris Wilson5eddb702010-09-11 13:48:45 +01003037 I915_WRITE(reg, temp);
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003038 }
3039
Paulo Zanonib8a4f402012-10-31 18:12:42 -02003040 ironlake_enable_pch_transcoder(dev_priv, pipe);
Jesse Barnesf67a5592011-01-05 10:31:48 -08003041}
3042
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02003043static void lpt_pch_enable(struct drm_crtc *crtc)
3044{
3045 struct drm_device *dev = crtc->dev;
3046 struct drm_i915_private *dev_priv = dev->dev_private;
3047 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetter3b117c82013-04-17 20:15:07 +02003048 enum transcoder cpu_transcoder = intel_crtc->config.cpu_transcoder;
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02003049
Daniel Vetterab9412b2013-05-03 11:49:46 +02003050 assert_pch_transcoder_disabled(dev_priv, TRANSCODER_A);
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02003051
Paulo Zanoni8c52b5e2012-10-31 18:12:24 -02003052 lpt_program_iclkip(crtc);
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02003053
Paulo Zanoni0540e482012-10-31 18:12:40 -02003054 /* Set transcoder timing. */
Daniel Vetter275f01b22013-05-03 11:49:47 +02003055 ironlake_pch_transcoder_set_timings(intel_crtc, PIPE_A);
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02003056
Paulo Zanoni937bb612012-10-31 18:12:47 -02003057 lpt_enable_pch_transcoder(dev_priv, cpu_transcoder);
Jesse Barnesf67a5592011-01-05 10:31:48 -08003058}
3059
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003060static void intel_put_pch_pll(struct intel_crtc *intel_crtc)
3061{
3062 struct intel_pch_pll *pll = intel_crtc->pch_pll;
3063
3064 if (pll == NULL)
3065 return;
3066
3067 if (pll->refcount == 0) {
3068 WARN(1, "bad PCH PLL refcount\n");
3069 return;
3070 }
3071
3072 --pll->refcount;
3073 intel_crtc->pch_pll = NULL;
3074}
3075
3076static struct intel_pch_pll *intel_get_pch_pll(struct intel_crtc *intel_crtc, u32 dpll, u32 fp)
3077{
3078 struct drm_i915_private *dev_priv = intel_crtc->base.dev->dev_private;
3079 struct intel_pch_pll *pll;
3080 int i;
3081
3082 pll = intel_crtc->pch_pll;
3083 if (pll) {
3084 DRM_DEBUG_KMS("CRTC:%d reusing existing PCH PLL %x\n",
3085 intel_crtc->base.base.id, pll->pll_reg);
3086 goto prepare;
3087 }
3088
Daniel Vetter98b6bd92012-05-20 20:00:25 +02003089 if (HAS_PCH_IBX(dev_priv->dev)) {
3090 /* Ironlake PCH has a fixed PLL->PCH pipe mapping. */
3091 i = intel_crtc->pipe;
3092 pll = &dev_priv->pch_plls[i];
3093
3094 DRM_DEBUG_KMS("CRTC:%d using pre-allocated PCH PLL %x\n",
3095 intel_crtc->base.base.id, pll->pll_reg);
3096
3097 goto found;
3098 }
3099
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003100 for (i = 0; i < dev_priv->num_pch_pll; i++) {
3101 pll = &dev_priv->pch_plls[i];
3102
3103 /* Only want to check enabled timings first */
3104 if (pll->refcount == 0)
3105 continue;
3106
3107 if (dpll == (I915_READ(pll->pll_reg) & 0x7fffffff) &&
3108 fp == I915_READ(pll->fp0_reg)) {
3109 DRM_DEBUG_KMS("CRTC:%d sharing existing PCH PLL %x (refcount %d, ative %d)\n",
3110 intel_crtc->base.base.id,
3111 pll->pll_reg, pll->refcount, pll->active);
3112
3113 goto found;
3114 }
3115 }
3116
3117 /* Ok no matching timings, maybe there's a free one? */
3118 for (i = 0; i < dev_priv->num_pch_pll; i++) {
3119 pll = &dev_priv->pch_plls[i];
3120 if (pll->refcount == 0) {
3121 DRM_DEBUG_KMS("CRTC:%d allocated PCH PLL %x\n",
3122 intel_crtc->base.base.id, pll->pll_reg);
3123 goto found;
3124 }
3125 }
3126
3127 return NULL;
3128
3129found:
3130 intel_crtc->pch_pll = pll;
3131 pll->refcount++;
Ville Syrjälä84f44ce2013-04-17 17:48:49 +03003132 DRM_DEBUG_DRIVER("using pll %d for pipe %c\n", i, pipe_name(intel_crtc->pipe));
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003133prepare: /* separate function? */
3134 DRM_DEBUG_DRIVER("switching PLL %x off\n", pll->pll_reg);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003135
Chris Wilsone04c7352012-05-02 20:43:56 +01003136 /* Wait for the clocks to stabilize before rewriting the regs */
3137 I915_WRITE(pll->pll_reg, dpll & ~DPLL_VCO_ENABLE);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003138 POSTING_READ(pll->pll_reg);
3139 udelay(150);
Chris Wilsone04c7352012-05-02 20:43:56 +01003140
3141 I915_WRITE(pll->fp0_reg, fp);
3142 I915_WRITE(pll->pll_reg, dpll & ~DPLL_VCO_ENABLE);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003143 pll->on = false;
3144 return pll;
3145}
3146
Daniel Vettera1520312013-05-03 11:49:50 +02003147static void cpt_verify_modeset(struct drm_device *dev, int pipe)
Jesse Barnesd4270e52011-10-11 10:43:02 -07003148{
3149 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter23670b322012-11-01 09:15:30 +01003150 int dslreg = PIPEDSL(pipe);
Jesse Barnesd4270e52011-10-11 10:43:02 -07003151 u32 temp;
3152
3153 temp = I915_READ(dslreg);
3154 udelay(500);
3155 if (wait_for(I915_READ(dslreg) != temp, 5)) {
Jesse Barnesd4270e52011-10-11 10:43:02 -07003156 if (wait_for(I915_READ(dslreg) != temp, 5))
Ville Syrjälä84f44ce2013-04-17 17:48:49 +03003157 DRM_ERROR("mode set failed: pipe %c stuck\n", pipe_name(pipe));
Jesse Barnesd4270e52011-10-11 10:43:02 -07003158 }
3159}
3160
Jesse Barnesb074cec2013-04-25 12:55:02 -07003161static void ironlake_pfit_enable(struct intel_crtc *crtc)
3162{
3163 struct drm_device *dev = crtc->base.dev;
3164 struct drm_i915_private *dev_priv = dev->dev_private;
3165 int pipe = crtc->pipe;
3166
Jesse Barnes0ef37f32013-05-03 13:26:37 -07003167 if (crtc->config.pch_pfit.size) {
Jesse Barnesb074cec2013-04-25 12:55:02 -07003168 /* Force use of hard-coded filter coefficients
3169 * as some pre-programmed values are broken,
3170 * e.g. x201.
3171 */
3172 if (IS_IVYBRIDGE(dev) || IS_HASWELL(dev))
3173 I915_WRITE(PF_CTL(pipe), PF_ENABLE | PF_FILTER_MED_3x3 |
3174 PF_PIPE_SEL_IVB(pipe));
3175 else
3176 I915_WRITE(PF_CTL(pipe), PF_ENABLE | PF_FILTER_MED_3x3);
3177 I915_WRITE(PF_WIN_POS(pipe), crtc->config.pch_pfit.pos);
3178 I915_WRITE(PF_WIN_SZ(pipe), crtc->config.pch_pfit.size);
3179 }
3180}
3181
Ville Syrjäläbb53d4a2013-06-04 13:49:04 +03003182static void intel_enable_planes(struct drm_crtc *crtc)
3183{
3184 struct drm_device *dev = crtc->dev;
3185 enum pipe pipe = to_intel_crtc(crtc)->pipe;
3186 struct intel_plane *intel_plane;
3187
3188 list_for_each_entry(intel_plane, &dev->mode_config.plane_list, base.head)
3189 if (intel_plane->pipe == pipe)
3190 intel_plane_restore(&intel_plane->base);
3191}
3192
3193static void intel_disable_planes(struct drm_crtc *crtc)
3194{
3195 struct drm_device *dev = crtc->dev;
3196 enum pipe pipe = to_intel_crtc(crtc)->pipe;
3197 struct intel_plane *intel_plane;
3198
3199 list_for_each_entry(intel_plane, &dev->mode_config.plane_list, base.head)
3200 if (intel_plane->pipe == pipe)
3201 intel_plane_disable(&intel_plane->base);
3202}
3203
Jesse Barnesf67a5592011-01-05 10:31:48 -08003204static void ironlake_crtc_enable(struct drm_crtc *crtc)
3205{
3206 struct drm_device *dev = crtc->dev;
3207 struct drm_i915_private *dev_priv = dev->dev_private;
3208 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02003209 struct intel_encoder *encoder;
Jesse Barnesf67a5592011-01-05 10:31:48 -08003210 int pipe = intel_crtc->pipe;
3211 int plane = intel_crtc->plane;
3212 u32 temp;
Jesse Barnesf67a5592011-01-05 10:31:48 -08003213
Daniel Vetter08a48462012-07-02 11:43:47 +02003214 WARN_ON(!crtc->enabled);
3215
Jesse Barnesf67a5592011-01-05 10:31:48 -08003216 if (intel_crtc->active)
3217 return;
3218
3219 intel_crtc->active = true;
Paulo Zanoni86642812013-04-12 17:57:57 -03003220
3221 intel_set_cpu_fifo_underrun_reporting(dev, pipe, true);
3222 intel_set_pch_fifo_underrun_reporting(dev, pipe, true);
3223
Jesse Barnesf67a5592011-01-05 10:31:48 -08003224 intel_update_watermarks(dev);
3225
3226 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS)) {
3227 temp = I915_READ(PCH_LVDS);
3228 if ((temp & LVDS_PORT_EN) == 0)
3229 I915_WRITE(PCH_LVDS, temp | LVDS_PORT_EN);
3230 }
3231
Jesse Barnesf67a5592011-01-05 10:31:48 -08003232
Daniel Vetter5bfe2ac2013-03-27 00:44:55 +01003233 if (intel_crtc->config.has_pch_encoder) {
Daniel Vetterfff367c2012-10-27 15:50:28 +02003234 /* Note: FDI PLL enabling _must_ be done before we enable the
3235 * cpu pipes, hence this is separate from all the other fdi/pch
3236 * enabling. */
Daniel Vetter88cefb62012-08-12 19:27:14 +02003237 ironlake_fdi_pll_enable(intel_crtc);
Daniel Vetter46b6f812012-09-06 22:08:33 +02003238 } else {
3239 assert_fdi_tx_disabled(dev_priv, pipe);
3240 assert_fdi_rx_disabled(dev_priv, pipe);
3241 }
Jesse Barnesf67a5592011-01-05 10:31:48 -08003242
Daniel Vetterbf49ec82012-09-06 22:15:40 +02003243 for_each_encoder_on_crtc(dev, crtc, encoder)
3244 if (encoder->pre_enable)
3245 encoder->pre_enable(encoder);
Jesse Barnesf67a5592011-01-05 10:31:48 -08003246
3247 /* Enable panel fitting for LVDS */
Jesse Barnesb074cec2013-04-25 12:55:02 -07003248 ironlake_pfit_enable(intel_crtc);
Jesse Barnesf67a5592011-01-05 10:31:48 -08003249
Jesse Barnes9c54c0d2011-06-15 23:32:33 +02003250 /*
3251 * On ILK+ LUT must be loaded before the pipe is running but with
3252 * clocks enabled
3253 */
3254 intel_crtc_load_lut(crtc);
3255
Daniel Vetter5bfe2ac2013-03-27 00:44:55 +01003256 intel_enable_pipe(dev_priv, pipe,
3257 intel_crtc->config.has_pch_encoder);
Jesse Barnesf67a5592011-01-05 10:31:48 -08003258 intel_enable_plane(dev_priv, plane, pipe);
Ville Syrjäläbb53d4a2013-06-04 13:49:04 +03003259 intel_enable_planes(crtc);
Ville Syrjälä5c38d482013-06-04 13:49:00 +03003260 intel_crtc_update_cursor(crtc, true);
Jesse Barnesf67a5592011-01-05 10:31:48 -08003261
Daniel Vetter5bfe2ac2013-03-27 00:44:55 +01003262 if (intel_crtc->config.has_pch_encoder)
Jesse Barnesf67a5592011-01-05 10:31:48 -08003263 ironlake_pch_enable(crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003264
Ben Widawskyd1ebd8162011-04-25 20:11:50 +01003265 mutex_lock(&dev->struct_mutex);
Chris Wilsonbed4a672010-09-11 10:47:47 +01003266 intel_update_fbc(dev);
Ben Widawskyd1ebd8162011-04-25 20:11:50 +01003267 mutex_unlock(&dev->struct_mutex);
3268
Daniel Vetterfa5c73b2012-07-01 23:24:36 +02003269 for_each_encoder_on_crtc(dev, crtc, encoder)
3270 encoder->enable(encoder);
Daniel Vetter61b77dd2012-07-02 00:16:19 +02003271
3272 if (HAS_PCH_CPT(dev))
Daniel Vettera1520312013-05-03 11:49:50 +02003273 cpt_verify_modeset(dev, intel_crtc->pipe);
Daniel Vetter6ce94102012-10-04 19:20:03 +02003274
3275 /*
3276 * There seems to be a race in PCH platform hw (at least on some
3277 * outputs) where an enabled pipe still completes any pageflip right
3278 * away (as if the pipe is off) instead of waiting for vblank. As soon
3279 * as the first vblank happend, everything works as expected. Hence just
3280 * wait for one vblank before returning to avoid strange things
3281 * happening.
3282 */
3283 intel_wait_for_vblank(dev, intel_crtc->pipe);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003284}
3285
Paulo Zanoni42db64e2013-05-31 16:33:22 -03003286/* IPS only exists on ULT machines and is tied to pipe A. */
3287static bool hsw_crtc_supports_ips(struct intel_crtc *crtc)
3288{
3289 return IS_ULT(crtc->base.dev) && crtc->pipe == PIPE_A;
3290}
3291
3292static void hsw_enable_ips(struct intel_crtc *crtc)
3293{
3294 struct drm_i915_private *dev_priv = crtc->base.dev->dev_private;
3295
3296 if (!crtc->config.ips_enabled)
3297 return;
3298
3299 /* We can only enable IPS after we enable a plane and wait for a vblank.
3300 * We guarantee that the plane is enabled by calling intel_enable_ips
3301 * only after intel_enable_plane. And intel_enable_plane already waits
3302 * for a vblank, so all we need to do here is to enable the IPS bit. */
3303 assert_plane_enabled(dev_priv, crtc->plane);
3304 I915_WRITE(IPS_CTL, IPS_ENABLE);
3305}
3306
3307static void hsw_disable_ips(struct intel_crtc *crtc)
3308{
3309 struct drm_device *dev = crtc->base.dev;
3310 struct drm_i915_private *dev_priv = dev->dev_private;
3311
3312 if (!crtc->config.ips_enabled)
3313 return;
3314
3315 assert_plane_enabled(dev_priv, crtc->plane);
3316 I915_WRITE(IPS_CTL, 0);
3317
3318 /* We need to wait for a vblank before we can disable the plane. */
3319 intel_wait_for_vblank(dev, crtc->pipe);
3320}
3321
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003322static void haswell_crtc_enable(struct drm_crtc *crtc)
3323{
3324 struct drm_device *dev = crtc->dev;
3325 struct drm_i915_private *dev_priv = dev->dev_private;
3326 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3327 struct intel_encoder *encoder;
3328 int pipe = intel_crtc->pipe;
3329 int plane = intel_crtc->plane;
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003330
3331 WARN_ON(!crtc->enabled);
3332
3333 if (intel_crtc->active)
3334 return;
3335
3336 intel_crtc->active = true;
Paulo Zanoni86642812013-04-12 17:57:57 -03003337
3338 intel_set_cpu_fifo_underrun_reporting(dev, pipe, true);
3339 if (intel_crtc->config.has_pch_encoder)
3340 intel_set_pch_fifo_underrun_reporting(dev, TRANSCODER_A, true);
3341
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003342 intel_update_watermarks(dev);
3343
Daniel Vetter5bfe2ac2013-03-27 00:44:55 +01003344 if (intel_crtc->config.has_pch_encoder)
Paulo Zanoni04945642012-11-01 21:00:59 -02003345 dev_priv->display.fdi_link_train(crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003346
3347 for_each_encoder_on_crtc(dev, crtc, encoder)
3348 if (encoder->pre_enable)
3349 encoder->pre_enable(encoder);
3350
Paulo Zanoni1f544382012-10-24 11:32:00 -02003351 intel_ddi_enable_pipe_clock(intel_crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003352
Paulo Zanoni1f544382012-10-24 11:32:00 -02003353 /* Enable panel fitting for eDP */
Jesse Barnesb074cec2013-04-25 12:55:02 -07003354 ironlake_pfit_enable(intel_crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003355
3356 /*
3357 * On ILK+ LUT must be loaded before the pipe is running but with
3358 * clocks enabled
3359 */
3360 intel_crtc_load_lut(crtc);
3361
Paulo Zanoni1f544382012-10-24 11:32:00 -02003362 intel_ddi_set_pipe_settings(crtc);
Damien Lespiau8228c252013-03-07 15:30:27 +00003363 intel_ddi_enable_transcoder_func(crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003364
Daniel Vetter5bfe2ac2013-03-27 00:44:55 +01003365 intel_enable_pipe(dev_priv, pipe,
3366 intel_crtc->config.has_pch_encoder);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003367 intel_enable_plane(dev_priv, plane, pipe);
Ville Syrjäläbb53d4a2013-06-04 13:49:04 +03003368 intel_enable_planes(crtc);
Ville Syrjälä5c38d482013-06-04 13:49:00 +03003369 intel_crtc_update_cursor(crtc, true);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003370
Paulo Zanoni42db64e2013-05-31 16:33:22 -03003371 hsw_enable_ips(intel_crtc);
3372
Daniel Vetter5bfe2ac2013-03-27 00:44:55 +01003373 if (intel_crtc->config.has_pch_encoder)
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02003374 lpt_pch_enable(crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003375
3376 mutex_lock(&dev->struct_mutex);
3377 intel_update_fbc(dev);
3378 mutex_unlock(&dev->struct_mutex);
3379
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003380 for_each_encoder_on_crtc(dev, crtc, encoder)
3381 encoder->enable(encoder);
3382
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003383 /*
3384 * There seems to be a race in PCH platform hw (at least on some
3385 * outputs) where an enabled pipe still completes any pageflip right
3386 * away (as if the pipe is off) instead of waiting for vblank. As soon
3387 * as the first vblank happend, everything works as expected. Hence just
3388 * wait for one vblank before returning to avoid strange things
3389 * happening.
3390 */
3391 intel_wait_for_vblank(dev, intel_crtc->pipe);
3392}
3393
Daniel Vetter3f8dce32013-05-08 10:36:30 +02003394static void ironlake_pfit_disable(struct intel_crtc *crtc)
3395{
3396 struct drm_device *dev = crtc->base.dev;
3397 struct drm_i915_private *dev_priv = dev->dev_private;
3398 int pipe = crtc->pipe;
3399
3400 /* To avoid upsetting the power well on haswell only disable the pfit if
3401 * it's in use. The hw state code will make sure we get this right. */
3402 if (crtc->config.pch_pfit.size) {
3403 I915_WRITE(PF_CTL(pipe), 0);
3404 I915_WRITE(PF_WIN_POS(pipe), 0);
3405 I915_WRITE(PF_WIN_SZ(pipe), 0);
3406 }
3407}
3408
Jesse Barnes6be4a602010-09-10 10:26:01 -07003409static void ironlake_crtc_disable(struct drm_crtc *crtc)
3410{
3411 struct drm_device *dev = crtc->dev;
3412 struct drm_i915_private *dev_priv = dev->dev_private;
3413 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02003414 struct intel_encoder *encoder;
Jesse Barnes6be4a602010-09-10 10:26:01 -07003415 int pipe = intel_crtc->pipe;
3416 int plane = intel_crtc->plane;
Chris Wilson5eddb702010-09-11 13:48:45 +01003417 u32 reg, temp;
Jesse Barnes6be4a602010-09-10 10:26:01 -07003418
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02003419
Chris Wilsonf7abfe82010-09-13 14:19:16 +01003420 if (!intel_crtc->active)
3421 return;
3422
Daniel Vetterea9d7582012-07-10 10:42:52 +02003423 for_each_encoder_on_crtc(dev, crtc, encoder)
3424 encoder->disable(encoder);
3425
Chris Wilsone6c3a2a2010-09-23 23:04:43 +01003426 intel_crtc_wait_for_pending_flips(crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003427 drm_vblank_off(dev, pipe);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003428
Chris Wilson973d04f2011-07-08 12:22:37 +01003429 if (dev_priv->cfb_plane == plane)
3430 intel_disable_fbc(dev);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003431
Ville Syrjälä0d5b8c62013-06-04 13:49:02 +03003432 intel_crtc_update_cursor(crtc, false);
Ville Syrjäläbb53d4a2013-06-04 13:49:04 +03003433 intel_disable_planes(crtc);
Ville Syrjälä0d5b8c62013-06-04 13:49:02 +03003434 intel_disable_plane(dev_priv, plane, pipe);
3435
Paulo Zanoni86642812013-04-12 17:57:57 -03003436 intel_set_pch_fifo_underrun_reporting(dev, pipe, false);
Jesse Barnesb24e7172011-01-04 15:09:30 -08003437 intel_disable_pipe(dev_priv, pipe);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003438
Daniel Vetter3f8dce32013-05-08 10:36:30 +02003439 ironlake_pfit_disable(intel_crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003440
Daniel Vetterbf49ec82012-09-06 22:15:40 +02003441 for_each_encoder_on_crtc(dev, crtc, encoder)
3442 if (encoder->post_disable)
3443 encoder->post_disable(encoder);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003444
Chris Wilson5eddb702010-09-11 13:48:45 +01003445 ironlake_fdi_disable(crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003446
Paulo Zanonib8a4f402012-10-31 18:12:42 -02003447 ironlake_disable_pch_transcoder(dev_priv, pipe);
Paulo Zanoni86642812013-04-12 17:57:57 -03003448 intel_set_pch_fifo_underrun_reporting(dev, pipe, true);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003449
3450 if (HAS_PCH_CPT(dev)) {
3451 /* disable TRANS_DP_CTL */
Chris Wilson5eddb702010-09-11 13:48:45 +01003452 reg = TRANS_DP_CTL(pipe);
3453 temp = I915_READ(reg);
3454 temp &= ~(TRANS_DP_OUTPUT_ENABLE | TRANS_DP_PORT_SEL_MASK);
Eric Anholtcb3543c2011-02-02 12:08:07 -08003455 temp |= TRANS_DP_PORT_SEL_NONE;
Chris Wilson5eddb702010-09-11 13:48:45 +01003456 I915_WRITE(reg, temp);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003457
3458 /* disable DPLL_SEL */
3459 temp = I915_READ(PCH_DPLL_SEL);
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08003460 switch (pipe) {
3461 case 0:
Jesse Barnesd64311a2011-10-12 15:01:33 -07003462 temp &= ~(TRANSA_DPLL_ENABLE | TRANSA_DPLLB_SEL);
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08003463 break;
3464 case 1:
Jesse Barnes6be4a602010-09-10 10:26:01 -07003465 temp &= ~(TRANSB_DPLL_ENABLE | TRANSB_DPLLB_SEL);
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08003466 break;
3467 case 2:
Jesse Barnes4b645f12011-10-12 09:51:31 -07003468 /* C shares PLL A or B */
Jesse Barnesd64311a2011-10-12 15:01:33 -07003469 temp &= ~(TRANSC_DPLL_ENABLE | TRANSC_DPLLB_SEL);
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08003470 break;
3471 default:
3472 BUG(); /* wtf */
3473 }
Jesse Barnes6be4a602010-09-10 10:26:01 -07003474 I915_WRITE(PCH_DPLL_SEL, temp);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003475 }
3476
3477 /* disable PCH DPLL */
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003478 intel_disable_pch_pll(intel_crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003479
Daniel Vetter88cefb62012-08-12 19:27:14 +02003480 ironlake_fdi_pll_disable(intel_crtc);
Chris Wilson6b383a72010-09-13 13:54:26 +01003481
Chris Wilsonf7abfe82010-09-13 14:19:16 +01003482 intel_crtc->active = false;
Chris Wilson6b383a72010-09-13 13:54:26 +01003483 intel_update_watermarks(dev);
Ben Widawskyd1ebd8162011-04-25 20:11:50 +01003484
3485 mutex_lock(&dev->struct_mutex);
Chris Wilson6b383a72010-09-13 13:54:26 +01003486 intel_update_fbc(dev);
Ben Widawskyd1ebd8162011-04-25 20:11:50 +01003487 mutex_unlock(&dev->struct_mutex);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003488}
3489
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003490static void haswell_crtc_disable(struct drm_crtc *crtc)
3491{
3492 struct drm_device *dev = crtc->dev;
3493 struct drm_i915_private *dev_priv = dev->dev_private;
3494 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3495 struct intel_encoder *encoder;
3496 int pipe = intel_crtc->pipe;
3497 int plane = intel_crtc->plane;
Daniel Vetter3b117c82013-04-17 20:15:07 +02003498 enum transcoder cpu_transcoder = intel_crtc->config.cpu_transcoder;
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003499
3500 if (!intel_crtc->active)
3501 return;
3502
3503 for_each_encoder_on_crtc(dev, crtc, encoder)
3504 encoder->disable(encoder);
3505
3506 intel_crtc_wait_for_pending_flips(crtc);
3507 drm_vblank_off(dev, pipe);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003508
Rodrigo Vivi891348b2013-05-06 19:37:36 -03003509 /* FBC must be disabled before disabling the plane on HSW. */
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003510 if (dev_priv->cfb_plane == plane)
3511 intel_disable_fbc(dev);
3512
Paulo Zanoni42db64e2013-05-31 16:33:22 -03003513 hsw_disable_ips(intel_crtc);
3514
Ville Syrjälä0d5b8c62013-06-04 13:49:02 +03003515 intel_crtc_update_cursor(crtc, false);
Ville Syrjäläbb53d4a2013-06-04 13:49:04 +03003516 intel_disable_planes(crtc);
Rodrigo Vivi891348b2013-05-06 19:37:36 -03003517 intel_disable_plane(dev_priv, plane, pipe);
3518
Paulo Zanoni86642812013-04-12 17:57:57 -03003519 if (intel_crtc->config.has_pch_encoder)
3520 intel_set_pch_fifo_underrun_reporting(dev, TRANSCODER_A, false);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003521 intel_disable_pipe(dev_priv, pipe);
3522
Paulo Zanoniad80a812012-10-24 16:06:19 -02003523 intel_ddi_disable_transcoder_func(dev_priv, cpu_transcoder);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003524
Daniel Vetter3f8dce32013-05-08 10:36:30 +02003525 ironlake_pfit_disable(intel_crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003526
Paulo Zanoni1f544382012-10-24 11:32:00 -02003527 intel_ddi_disable_pipe_clock(intel_crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003528
3529 for_each_encoder_on_crtc(dev, crtc, encoder)
3530 if (encoder->post_disable)
3531 encoder->post_disable(encoder);
3532
Daniel Vetter88adfff2013-03-28 10:42:01 +01003533 if (intel_crtc->config.has_pch_encoder) {
Paulo Zanoniab4d9662012-10-31 18:12:55 -02003534 lpt_disable_pch_transcoder(dev_priv);
Paulo Zanoni86642812013-04-12 17:57:57 -03003535 intel_set_pch_fifo_underrun_reporting(dev, TRANSCODER_A, true);
Paulo Zanoni1ad960f2012-11-01 21:05:05 -02003536 intel_ddi_fdi_disable(crtc);
Paulo Zanoni83616632012-10-23 18:29:54 -02003537 }
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003538
3539 intel_crtc->active = false;
3540 intel_update_watermarks(dev);
3541
3542 mutex_lock(&dev->struct_mutex);
3543 intel_update_fbc(dev);
3544 mutex_unlock(&dev->struct_mutex);
3545}
3546
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003547static void ironlake_crtc_off(struct drm_crtc *crtc)
3548{
3549 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3550 intel_put_pch_pll(intel_crtc);
3551}
3552
Paulo Zanoni6441ab52012-10-05 12:05:58 -03003553static void haswell_crtc_off(struct drm_crtc *crtc)
3554{
3555 intel_ddi_put_crtc_pll(crtc);
3556}
3557
Daniel Vetter02e792f2009-09-15 22:57:34 +02003558static void intel_crtc_dpms_overlay(struct intel_crtc *intel_crtc, bool enable)
3559{
Daniel Vetter02e792f2009-09-15 22:57:34 +02003560 if (!enable && intel_crtc->overlay) {
Chris Wilson23f09ce2010-08-12 13:53:37 +01003561 struct drm_device *dev = intel_crtc->base.dev;
Chris Wilsonce453d82011-02-21 14:43:56 +00003562 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter03f77ea2009-09-15 22:57:37 +02003563
Chris Wilson23f09ce2010-08-12 13:53:37 +01003564 mutex_lock(&dev->struct_mutex);
Chris Wilsonce453d82011-02-21 14:43:56 +00003565 dev_priv->mm.interruptible = false;
3566 (void) intel_overlay_switch_off(intel_crtc->overlay);
3567 dev_priv->mm.interruptible = true;
Chris Wilson23f09ce2010-08-12 13:53:37 +01003568 mutex_unlock(&dev->struct_mutex);
Daniel Vetter02e792f2009-09-15 22:57:34 +02003569 }
Daniel Vetter02e792f2009-09-15 22:57:34 +02003570
Chris Wilson5dcdbcb2010-08-12 13:50:28 +01003571 /* Let userspace switch the overlay on again. In most cases userspace
3572 * has to recompute where to put it anyway.
3573 */
Daniel Vetter02e792f2009-09-15 22:57:34 +02003574}
3575
Egbert Eich61bc95c2013-03-04 09:24:38 -05003576/**
3577 * i9xx_fixup_plane - ugly workaround for G45 to fire up the hardware
3578 * cursor plane briefly if not already running after enabling the display
3579 * plane.
3580 * This workaround avoids occasional blank screens when self refresh is
3581 * enabled.
3582 */
3583static void
3584g4x_fixup_plane(struct drm_i915_private *dev_priv, enum pipe pipe)
3585{
3586 u32 cntl = I915_READ(CURCNTR(pipe));
3587
3588 if ((cntl & CURSOR_MODE) == 0) {
3589 u32 fw_bcl_self = I915_READ(FW_BLC_SELF);
3590
3591 I915_WRITE(FW_BLC_SELF, fw_bcl_self & ~FW_BLC_SELF_EN);
3592 I915_WRITE(CURCNTR(pipe), CURSOR_MODE_64_ARGB_AX);
3593 intel_wait_for_vblank(dev_priv->dev, pipe);
3594 I915_WRITE(CURCNTR(pipe), cntl);
3595 I915_WRITE(CURBASE(pipe), I915_READ(CURBASE(pipe)));
3596 I915_WRITE(FW_BLC_SELF, fw_bcl_self);
3597 }
3598}
3599
Jesse Barnes2dd24552013-04-25 12:55:01 -07003600static void i9xx_pfit_enable(struct intel_crtc *crtc)
3601{
3602 struct drm_device *dev = crtc->base.dev;
3603 struct drm_i915_private *dev_priv = dev->dev_private;
3604 struct intel_crtc_config *pipe_config = &crtc->config;
3605
Daniel Vetter328d8e82013-05-08 10:36:31 +02003606 if (!crtc->config.gmch_pfit.control)
Jesse Barnes2dd24552013-04-25 12:55:01 -07003607 return;
3608
Daniel Vetterc0b03412013-05-28 12:05:54 +02003609 /*
3610 * The panel fitter should only be adjusted whilst the pipe is disabled,
3611 * according to register description and PRM.
3612 */
Jesse Barnes2dd24552013-04-25 12:55:01 -07003613 WARN_ON(I915_READ(PFIT_CONTROL) & PFIT_ENABLE);
3614 assert_pipe_disabled(dev_priv, crtc->pipe);
3615
Jesse Barnesb074cec2013-04-25 12:55:02 -07003616 I915_WRITE(PFIT_PGM_RATIOS, pipe_config->gmch_pfit.pgm_ratios);
3617 I915_WRITE(PFIT_CONTROL, pipe_config->gmch_pfit.control);
Daniel Vetter5a80c452013-04-25 22:52:18 +02003618
3619 /* Border color in case we don't scale up to the full screen. Black by
3620 * default, change to something else for debugging. */
3621 I915_WRITE(BCLRPAT(crtc->pipe), 0);
Jesse Barnes2dd24552013-04-25 12:55:01 -07003622}
3623
Jesse Barnes89b667f2013-04-18 14:51:36 -07003624static void valleyview_crtc_enable(struct drm_crtc *crtc)
3625{
3626 struct drm_device *dev = crtc->dev;
3627 struct drm_i915_private *dev_priv = dev->dev_private;
3628 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3629 struct intel_encoder *encoder;
3630 int pipe = intel_crtc->pipe;
3631 int plane = intel_crtc->plane;
3632
3633 WARN_ON(!crtc->enabled);
3634
3635 if (intel_crtc->active)
3636 return;
3637
3638 intel_crtc->active = true;
3639 intel_update_watermarks(dev);
3640
3641 mutex_lock(&dev_priv->dpio_lock);
3642
3643 for_each_encoder_on_crtc(dev, crtc, encoder)
3644 if (encoder->pre_pll_enable)
3645 encoder->pre_pll_enable(encoder);
3646
3647 intel_enable_pll(dev_priv, pipe);
3648
3649 for_each_encoder_on_crtc(dev, crtc, encoder)
3650 if (encoder->pre_enable)
3651 encoder->pre_enable(encoder);
3652
3653 /* VLV wants encoder enabling _before_ the pipe is up. */
3654 for_each_encoder_on_crtc(dev, crtc, encoder)
3655 encoder->enable(encoder);
3656
Jesse Barnes2dd24552013-04-25 12:55:01 -07003657 /* Enable panel fitting for eDP */
3658 i9xx_pfit_enable(intel_crtc);
3659
Ville Syrjälä63cbb072013-06-04 13:48:59 +03003660 intel_crtc_load_lut(crtc);
3661
Jesse Barnes89b667f2013-04-18 14:51:36 -07003662 intel_enable_pipe(dev_priv, pipe, false);
3663 intel_enable_plane(dev_priv, plane, pipe);
Ville Syrjäläbb53d4a2013-06-04 13:49:04 +03003664 intel_enable_planes(crtc);
Ville Syrjälä5c38d482013-06-04 13:49:00 +03003665 intel_crtc_update_cursor(crtc, true);
Jesse Barnes89b667f2013-04-18 14:51:36 -07003666
Ville Syrjäläf440eb12013-06-04 13:49:01 +03003667 intel_update_fbc(dev);
3668
Jesse Barnes89b667f2013-04-18 14:51:36 -07003669 mutex_unlock(&dev_priv->dpio_lock);
3670}
3671
Jesse Barnes0b8765c62010-09-10 10:31:34 -07003672static void i9xx_crtc_enable(struct drm_crtc *crtc)
Zhenyu Wang2c072452009-06-05 15:38:42 +08003673{
3674 struct drm_device *dev = crtc->dev;
Jesse Barnes79e53942008-11-07 14:24:08 -08003675 struct drm_i915_private *dev_priv = dev->dev_private;
3676 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02003677 struct intel_encoder *encoder;
Jesse Barnes79e53942008-11-07 14:24:08 -08003678 int pipe = intel_crtc->pipe;
Jesse Barnes80824002009-09-10 15:28:06 -07003679 int plane = intel_crtc->plane;
Jesse Barnes79e53942008-11-07 14:24:08 -08003680
Daniel Vetter08a48462012-07-02 11:43:47 +02003681 WARN_ON(!crtc->enabled);
3682
Chris Wilsonf7abfe82010-09-13 14:19:16 +01003683 if (intel_crtc->active)
3684 return;
3685
3686 intel_crtc->active = true;
Chris Wilson6b383a72010-09-13 13:54:26 +01003687 intel_update_watermarks(dev);
3688
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08003689 intel_enable_pll(dev_priv, pipe);
Mika Kuoppala9d6d9f12013-02-08 16:35:38 +02003690
3691 for_each_encoder_on_crtc(dev, crtc, encoder)
3692 if (encoder->pre_enable)
3693 encoder->pre_enable(encoder);
3694
Jesse Barnes2dd24552013-04-25 12:55:01 -07003695 /* Enable panel fitting for LVDS */
3696 i9xx_pfit_enable(intel_crtc);
3697
Ville Syrjälä63cbb072013-06-04 13:48:59 +03003698 intel_crtc_load_lut(crtc);
3699
Jesse Barnes040484a2011-01-03 12:14:26 -08003700 intel_enable_pipe(dev_priv, pipe, false);
Jesse Barnesb24e7172011-01-04 15:09:30 -08003701 intel_enable_plane(dev_priv, plane, pipe);
Ville Syrjäläbb53d4a2013-06-04 13:49:04 +03003702 intel_enable_planes(crtc);
Ville Syrjälä5c38d482013-06-04 13:49:00 +03003703 intel_crtc_update_cursor(crtc, true);
Egbert Eich61bc95c2013-03-04 09:24:38 -05003704 if (IS_G4X(dev))
3705 g4x_fixup_plane(dev_priv, pipe);
Jesse Barnes0b8765c62010-09-10 10:31:34 -07003706
Jesse Barnes0b8765c62010-09-10 10:31:34 -07003707 /* Give the overlay scaler a chance to enable if it's on this pipe */
3708 intel_crtc_dpms_overlay(intel_crtc, true);
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02003709
Ville Syrjäläf440eb12013-06-04 13:49:01 +03003710 intel_update_fbc(dev);
3711
Daniel Vetterfa5c73b2012-07-01 23:24:36 +02003712 for_each_encoder_on_crtc(dev, crtc, encoder)
3713 encoder->enable(encoder);
Jesse Barnes0b8765c62010-09-10 10:31:34 -07003714}
3715
Daniel Vetter87476d62013-04-11 16:29:06 +02003716static void i9xx_pfit_disable(struct intel_crtc *crtc)
3717{
3718 struct drm_device *dev = crtc->base.dev;
3719 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter328d8e82013-05-08 10:36:31 +02003720
3721 if (!crtc->config.gmch_pfit.control)
3722 return;
Daniel Vetter87476d62013-04-11 16:29:06 +02003723
3724 assert_pipe_disabled(dev_priv, crtc->pipe);
3725
Daniel Vetter328d8e82013-05-08 10:36:31 +02003726 DRM_DEBUG_DRIVER("disabling pfit, current: 0x%08x\n",
3727 I915_READ(PFIT_CONTROL));
3728 I915_WRITE(PFIT_CONTROL, 0);
Daniel Vetter87476d62013-04-11 16:29:06 +02003729}
3730
Jesse Barnes0b8765c62010-09-10 10:31:34 -07003731static void i9xx_crtc_disable(struct drm_crtc *crtc)
3732{
3733 struct drm_device *dev = crtc->dev;
3734 struct drm_i915_private *dev_priv = dev->dev_private;
3735 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02003736 struct intel_encoder *encoder;
Jesse Barnes0b8765c62010-09-10 10:31:34 -07003737 int pipe = intel_crtc->pipe;
3738 int plane = intel_crtc->plane;
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02003739
Chris Wilsonf7abfe82010-09-13 14:19:16 +01003740 if (!intel_crtc->active)
3741 return;
3742
Daniel Vetterea9d7582012-07-10 10:42:52 +02003743 for_each_encoder_on_crtc(dev, crtc, encoder)
3744 encoder->disable(encoder);
3745
Jesse Barnes0b8765c62010-09-10 10:31:34 -07003746 /* Give the overlay scaler a chance to disable if it's on this pipe */
Chris Wilsone6c3a2a2010-09-23 23:04:43 +01003747 intel_crtc_wait_for_pending_flips(crtc);
3748 drm_vblank_off(dev, pipe);
Jesse Barnes0b8765c62010-09-10 10:31:34 -07003749
Chris Wilson973d04f2011-07-08 12:22:37 +01003750 if (dev_priv->cfb_plane == plane)
3751 intel_disable_fbc(dev);
Jesse Barnes0b8765c62010-09-10 10:31:34 -07003752
Ville Syrjälä0d5b8c62013-06-04 13:49:02 +03003753 intel_crtc_dpms_overlay(intel_crtc, false);
3754 intel_crtc_update_cursor(crtc, false);
Ville Syrjäläbb53d4a2013-06-04 13:49:04 +03003755 intel_disable_planes(crtc);
Jesse Barnesb24e7172011-01-04 15:09:30 -08003756 intel_disable_plane(dev_priv, plane, pipe);
Ville Syrjälä0d5b8c62013-06-04 13:49:02 +03003757
Jesse Barnesb24e7172011-01-04 15:09:30 -08003758 intel_disable_pipe(dev_priv, pipe);
Mika Kuoppala24a1f162013-02-08 16:35:37 +02003759
Daniel Vetter87476d62013-04-11 16:29:06 +02003760 i9xx_pfit_disable(intel_crtc);
Mika Kuoppala24a1f162013-02-08 16:35:37 +02003761
Jesse Barnes89b667f2013-04-18 14:51:36 -07003762 for_each_encoder_on_crtc(dev, crtc, encoder)
3763 if (encoder->post_disable)
3764 encoder->post_disable(encoder);
3765
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08003766 intel_disable_pll(dev_priv, pipe);
Jesse Barnes0b8765c62010-09-10 10:31:34 -07003767
Chris Wilsonf7abfe82010-09-13 14:19:16 +01003768 intel_crtc->active = false;
Chris Wilson6b383a72010-09-13 13:54:26 +01003769 intel_update_fbc(dev);
3770 intel_update_watermarks(dev);
Jesse Barnes0b8765c62010-09-10 10:31:34 -07003771}
3772
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003773static void i9xx_crtc_off(struct drm_crtc *crtc)
3774{
3775}
3776
Daniel Vetter976f8a22012-07-08 22:34:21 +02003777static void intel_crtc_update_sarea(struct drm_crtc *crtc,
3778 bool enabled)
Zhenyu Wang2c072452009-06-05 15:38:42 +08003779{
3780 struct drm_device *dev = crtc->dev;
3781 struct drm_i915_master_private *master_priv;
3782 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3783 int pipe = intel_crtc->pipe;
Jesse Barnes79e53942008-11-07 14:24:08 -08003784
3785 if (!dev->primary->master)
3786 return;
3787
3788 master_priv = dev->primary->master->driver_priv;
3789 if (!master_priv->sarea_priv)
3790 return;
3791
Jesse Barnes79e53942008-11-07 14:24:08 -08003792 switch (pipe) {
3793 case 0:
3794 master_priv->sarea_priv->pipeA_w = enabled ? crtc->mode.hdisplay : 0;
3795 master_priv->sarea_priv->pipeA_h = enabled ? crtc->mode.vdisplay : 0;
3796 break;
3797 case 1:
3798 master_priv->sarea_priv->pipeB_w = enabled ? crtc->mode.hdisplay : 0;
3799 master_priv->sarea_priv->pipeB_h = enabled ? crtc->mode.vdisplay : 0;
3800 break;
3801 default:
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08003802 DRM_ERROR("Can't update pipe %c in SAREA\n", pipe_name(pipe));
Jesse Barnes79e53942008-11-07 14:24:08 -08003803 break;
3804 }
Jesse Barnes79e53942008-11-07 14:24:08 -08003805}
3806
Daniel Vetter976f8a22012-07-08 22:34:21 +02003807/**
3808 * Sets the power management mode of the pipe and plane.
3809 */
3810void intel_crtc_update_dpms(struct drm_crtc *crtc)
Chris Wilsoncdd59982010-09-08 16:30:16 +01003811{
Chris Wilsoncdd59982010-09-08 16:30:16 +01003812 struct drm_device *dev = crtc->dev;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003813 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter976f8a22012-07-08 22:34:21 +02003814 struct intel_encoder *intel_encoder;
3815 bool enable = false;
Chris Wilsoncdd59982010-09-08 16:30:16 +01003816
Daniel Vetter976f8a22012-07-08 22:34:21 +02003817 for_each_encoder_on_crtc(dev, crtc, intel_encoder)
3818 enable |= intel_encoder->connectors_active;
3819
3820 if (enable)
3821 dev_priv->display.crtc_enable(crtc);
3822 else
3823 dev_priv->display.crtc_disable(crtc);
3824
3825 intel_crtc_update_sarea(crtc, enable);
3826}
3827
Daniel Vetter976f8a22012-07-08 22:34:21 +02003828static void intel_crtc_disable(struct drm_crtc *crtc)
3829{
3830 struct drm_device *dev = crtc->dev;
3831 struct drm_connector *connector;
3832 struct drm_i915_private *dev_priv = dev->dev_private;
Wang Xingchao7b9f35a2013-01-22 23:25:25 +08003833 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetter976f8a22012-07-08 22:34:21 +02003834
3835 /* crtc should still be enabled when we disable it. */
3836 WARN_ON(!crtc->enabled);
3837
3838 dev_priv->display.crtc_disable(crtc);
Paulo Zanonic77bf562013-05-03 12:15:40 -03003839 intel_crtc->eld_vld = false;
Daniel Vetter976f8a22012-07-08 22:34:21 +02003840 intel_crtc_update_sarea(crtc, false);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003841 dev_priv->display.off(crtc);
3842
Chris Wilson931872f2012-01-16 23:01:13 +00003843 assert_plane_disabled(dev->dev_private, to_intel_crtc(crtc)->plane);
3844 assert_pipe_disabled(dev->dev_private, to_intel_crtc(crtc)->pipe);
Chris Wilsoncdd59982010-09-08 16:30:16 +01003845
3846 if (crtc->fb) {
3847 mutex_lock(&dev->struct_mutex);
Chris Wilson1690e1e2011-12-14 13:57:08 +01003848 intel_unpin_fb_obj(to_intel_framebuffer(crtc->fb)->obj);
Chris Wilsoncdd59982010-09-08 16:30:16 +01003849 mutex_unlock(&dev->struct_mutex);
Daniel Vetter976f8a22012-07-08 22:34:21 +02003850 crtc->fb = NULL;
3851 }
3852
3853 /* Update computed state. */
3854 list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
3855 if (!connector->encoder || !connector->encoder->crtc)
3856 continue;
3857
3858 if (connector->encoder->crtc != crtc)
3859 continue;
3860
3861 connector->dpms = DRM_MODE_DPMS_OFF;
3862 to_intel_encoder(connector->encoder)->connectors_active = false;
Chris Wilsoncdd59982010-09-08 16:30:16 +01003863 }
3864}
3865
Daniel Vettera261b242012-07-26 19:21:47 +02003866void intel_modeset_disable(struct drm_device *dev)
Jesse Barnes79e53942008-11-07 14:24:08 -08003867{
Daniel Vettera261b242012-07-26 19:21:47 +02003868 struct drm_crtc *crtc;
3869
3870 list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
3871 if (crtc->enabled)
3872 intel_crtc_disable(crtc);
3873 }
Jesse Barnes79e53942008-11-07 14:24:08 -08003874}
3875
Chris Wilsonea5b2132010-08-04 13:50:23 +01003876void intel_encoder_destroy(struct drm_encoder *encoder)
3877{
Chris Wilson4ef69c72010-09-09 15:14:28 +01003878 struct intel_encoder *intel_encoder = to_intel_encoder(encoder);
Chris Wilsonea5b2132010-08-04 13:50:23 +01003879
Chris Wilsonea5b2132010-08-04 13:50:23 +01003880 drm_encoder_cleanup(encoder);
3881 kfree(intel_encoder);
3882}
3883
Daniel Vetter5ab432e2012-06-30 08:59:56 +02003884/* Simple dpms helper for encodres with just one connector, no cloning and only
3885 * one kind of off state. It clamps all !ON modes to fully OFF and changes the
3886 * state of the entire output pipe. */
3887void intel_encoder_dpms(struct intel_encoder *encoder, int mode)
3888{
3889 if (mode == DRM_MODE_DPMS_ON) {
3890 encoder->connectors_active = true;
3891
Daniel Vetterb2cabb02012-07-01 22:42:24 +02003892 intel_crtc_update_dpms(encoder->base.crtc);
Daniel Vetter5ab432e2012-06-30 08:59:56 +02003893 } else {
3894 encoder->connectors_active = false;
3895
Daniel Vetterb2cabb02012-07-01 22:42:24 +02003896 intel_crtc_update_dpms(encoder->base.crtc);
Daniel Vetter5ab432e2012-06-30 08:59:56 +02003897 }
3898}
3899
Daniel Vetter0a91ca22012-07-02 21:54:27 +02003900/* Cross check the actual hw state with our own modeset state tracking (and it's
3901 * internal consistency). */
Daniel Vetterb9805142012-08-31 17:37:33 +02003902static void intel_connector_check_state(struct intel_connector *connector)
Daniel Vetter0a91ca22012-07-02 21:54:27 +02003903{
3904 if (connector->get_hw_state(connector)) {
3905 struct intel_encoder *encoder = connector->encoder;
3906 struct drm_crtc *crtc;
3907 bool encoder_enabled;
3908 enum pipe pipe;
3909
3910 DRM_DEBUG_KMS("[CONNECTOR:%d:%s]\n",
3911 connector->base.base.id,
3912 drm_get_connector_name(&connector->base));
3913
3914 WARN(connector->base.dpms == DRM_MODE_DPMS_OFF,
3915 "wrong connector dpms state\n");
3916 WARN(connector->base.encoder != &encoder->base,
3917 "active connector not linked to encoder\n");
3918 WARN(!encoder->connectors_active,
3919 "encoder->connectors_active not set\n");
3920
3921 encoder_enabled = encoder->get_hw_state(encoder, &pipe);
3922 WARN(!encoder_enabled, "encoder not enabled\n");
3923 if (WARN_ON(!encoder->base.crtc))
3924 return;
3925
3926 crtc = encoder->base.crtc;
3927
3928 WARN(!crtc->enabled, "crtc not enabled\n");
3929 WARN(!to_intel_crtc(crtc)->active, "crtc not active\n");
3930 WARN(pipe != to_intel_crtc(crtc)->pipe,
3931 "encoder active on the wrong pipe\n");
3932 }
3933}
3934
Daniel Vetter5ab432e2012-06-30 08:59:56 +02003935/* Even simpler default implementation, if there's really no special case to
3936 * consider. */
3937void intel_connector_dpms(struct drm_connector *connector, int mode)
3938{
3939 struct intel_encoder *encoder = intel_attached_encoder(connector);
3940
3941 /* All the simple cases only support two dpms states. */
3942 if (mode != DRM_MODE_DPMS_ON)
3943 mode = DRM_MODE_DPMS_OFF;
3944
3945 if (mode == connector->dpms)
3946 return;
3947
3948 connector->dpms = mode;
3949
3950 /* Only need to change hw state when actually enabled */
3951 if (encoder->base.crtc)
3952 intel_encoder_dpms(encoder, mode);
3953 else
Daniel Vetter8af6cf82012-07-10 09:50:11 +02003954 WARN_ON(encoder->connectors_active != false);
Daniel Vetter0a91ca22012-07-02 21:54:27 +02003955
Daniel Vetterb9805142012-08-31 17:37:33 +02003956 intel_modeset_check_state(connector->dev);
Daniel Vetter5ab432e2012-06-30 08:59:56 +02003957}
3958
Daniel Vetterf0947c32012-07-02 13:10:34 +02003959/* Simple connector->get_hw_state implementation for encoders that support only
3960 * one connector and no cloning and hence the encoder state determines the state
3961 * of the connector. */
3962bool intel_connector_get_hw_state(struct intel_connector *connector)
3963{
Daniel Vetter24929352012-07-02 20:28:59 +02003964 enum pipe pipe = 0;
Daniel Vetterf0947c32012-07-02 13:10:34 +02003965 struct intel_encoder *encoder = connector->encoder;
3966
3967 return encoder->get_hw_state(encoder, &pipe);
3968}
3969
Daniel Vetter1857e1d2013-04-29 19:34:16 +02003970static bool ironlake_check_fdi_lanes(struct drm_device *dev, enum pipe pipe,
3971 struct intel_crtc_config *pipe_config)
3972{
3973 struct drm_i915_private *dev_priv = dev->dev_private;
3974 struct intel_crtc *pipe_B_crtc =
3975 to_intel_crtc(dev_priv->pipe_to_crtc_mapping[PIPE_B]);
3976
3977 DRM_DEBUG_KMS("checking fdi config on pipe %c, lanes %i\n",
3978 pipe_name(pipe), pipe_config->fdi_lanes);
3979 if (pipe_config->fdi_lanes > 4) {
3980 DRM_DEBUG_KMS("invalid fdi lane config on pipe %c: %i lanes\n",
3981 pipe_name(pipe), pipe_config->fdi_lanes);
3982 return false;
3983 }
3984
3985 if (IS_HASWELL(dev)) {
3986 if (pipe_config->fdi_lanes > 2) {
3987 DRM_DEBUG_KMS("only 2 lanes on haswell, required: %i lanes\n",
3988 pipe_config->fdi_lanes);
3989 return false;
3990 } else {
3991 return true;
3992 }
3993 }
3994
3995 if (INTEL_INFO(dev)->num_pipes == 2)
3996 return true;
3997
3998 /* Ivybridge 3 pipe is really complicated */
3999 switch (pipe) {
4000 case PIPE_A:
4001 return true;
4002 case PIPE_B:
4003 if (dev_priv->pipe_to_crtc_mapping[PIPE_C]->enabled &&
4004 pipe_config->fdi_lanes > 2) {
4005 DRM_DEBUG_KMS("invalid shared fdi lane config on pipe %c: %i lanes\n",
4006 pipe_name(pipe), pipe_config->fdi_lanes);
4007 return false;
4008 }
4009 return true;
4010 case PIPE_C:
Daniel Vetter1e833f42013-02-19 22:31:57 +01004011 if (!pipe_has_enabled_pch(pipe_B_crtc) ||
Daniel Vetter1857e1d2013-04-29 19:34:16 +02004012 pipe_B_crtc->config.fdi_lanes <= 2) {
4013 if (pipe_config->fdi_lanes > 2) {
4014 DRM_DEBUG_KMS("invalid shared fdi lane config on pipe %c: %i lanes\n",
4015 pipe_name(pipe), pipe_config->fdi_lanes);
4016 return false;
4017 }
4018 } else {
4019 DRM_DEBUG_KMS("fdi link B uses too many lanes to enable link C\n");
4020 return false;
4021 }
4022 return true;
4023 default:
4024 BUG();
4025 }
4026}
4027
Daniel Vettere29c22c2013-02-21 00:00:16 +01004028#define RETRY 1
4029static int ironlake_fdi_compute_config(struct intel_crtc *intel_crtc,
4030 struct intel_crtc_config *pipe_config)
Daniel Vetter877d48d2013-04-19 11:24:43 +02004031{
Daniel Vetter1857e1d2013-04-29 19:34:16 +02004032 struct drm_device *dev = intel_crtc->base.dev;
Daniel Vetter877d48d2013-04-19 11:24:43 +02004033 struct drm_display_mode *adjusted_mode = &pipe_config->adjusted_mode;
Daniel Vetterff9a6752013-06-01 17:16:21 +02004034 int lane, link_bw, fdi_dotclock;
Daniel Vettere29c22c2013-02-21 00:00:16 +01004035 bool setup_ok, needs_recompute = false;
Daniel Vetter877d48d2013-04-19 11:24:43 +02004036
Daniel Vettere29c22c2013-02-21 00:00:16 +01004037retry:
Daniel Vetter877d48d2013-04-19 11:24:43 +02004038 /* FDI is a binary signal running at ~2.7GHz, encoding
4039 * each output octet as 10 bits. The actual frequency
4040 * is stored as a divider into a 100MHz clock, and the
4041 * mode pixel clock is stored in units of 1KHz.
4042 * Hence the bw of each lane in terms of the mode signal
4043 * is:
4044 */
4045 link_bw = intel_fdi_link_freq(dev) * MHz(100)/KHz(1)/10;
4046
Daniel Vetterff9a6752013-06-01 17:16:21 +02004047 fdi_dotclock = adjusted_mode->clock;
Daniel Vetteref1b4602013-06-01 17:17:04 +02004048 fdi_dotclock /= pipe_config->pixel_multiplier;
Daniel Vetter2bd89a02013-06-01 17:16:19 +02004049
4050 lane = ironlake_get_lanes_required(fdi_dotclock, link_bw,
Daniel Vetter877d48d2013-04-19 11:24:43 +02004051 pipe_config->pipe_bpp);
4052
4053 pipe_config->fdi_lanes = lane;
4054
Daniel Vetter2bd89a02013-06-01 17:16:19 +02004055 intel_link_compute_m_n(pipe_config->pipe_bpp, lane, fdi_dotclock,
Daniel Vetter877d48d2013-04-19 11:24:43 +02004056 link_bw, &pipe_config->fdi_m_n);
Daniel Vetter1857e1d2013-04-29 19:34:16 +02004057
Daniel Vettere29c22c2013-02-21 00:00:16 +01004058 setup_ok = ironlake_check_fdi_lanes(intel_crtc->base.dev,
4059 intel_crtc->pipe, pipe_config);
4060 if (!setup_ok && pipe_config->pipe_bpp > 6*3) {
4061 pipe_config->pipe_bpp -= 2*3;
4062 DRM_DEBUG_KMS("fdi link bw constraint, reducing pipe bpp to %i\n",
4063 pipe_config->pipe_bpp);
4064 needs_recompute = true;
4065 pipe_config->bw_constrained = true;
4066
4067 goto retry;
4068 }
4069
4070 if (needs_recompute)
4071 return RETRY;
4072
4073 return setup_ok ? 0 : -EINVAL;
Daniel Vetter877d48d2013-04-19 11:24:43 +02004074}
4075
Paulo Zanoni42db64e2013-05-31 16:33:22 -03004076static void hsw_compute_ips_config(struct intel_crtc *crtc,
4077 struct intel_crtc_config *pipe_config)
4078{
Paulo Zanoni3c4ca582013-05-31 16:33:23 -03004079 pipe_config->ips_enabled = i915_enable_ips &&
4080 hsw_crtc_supports_ips(crtc) &&
Paulo Zanoni42db64e2013-05-31 16:33:22 -03004081 pipe_config->pipe_bpp == 24;
4082}
4083
Daniel Vettere29c22c2013-02-21 00:00:16 +01004084static int intel_crtc_compute_config(struct drm_crtc *crtc,
4085 struct intel_crtc_config *pipe_config)
Jesse Barnes79e53942008-11-07 14:24:08 -08004086{
Zhenyu Wang2c072452009-06-05 15:38:42 +08004087 struct drm_device *dev = crtc->dev;
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01004088 struct drm_display_mode *adjusted_mode = &pipe_config->adjusted_mode;
Paulo Zanoni42db64e2013-05-31 16:33:22 -03004089 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Chris Wilson89749352010-09-12 18:25:19 +01004090
Eric Anholtbad720f2009-10-22 16:11:14 -07004091 if (HAS_PCH_SPLIT(dev)) {
Zhenyu Wang2c072452009-06-05 15:38:42 +08004092 /* FDI link clock is fixed at 2.7G */
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01004093 if (pipe_config->requested_mode.clock * 3
4094 > IRONLAKE_FDI_FREQ * 4)
Daniel Vettere29c22c2013-02-21 00:00:16 +01004095 return -EINVAL;
Zhenyu Wang2c072452009-06-05 15:38:42 +08004096 }
Chris Wilson89749352010-09-12 18:25:19 +01004097
Daniel Vetterf9bef082012-04-15 19:53:19 +02004098 /* All interlaced capable intel hw wants timings in frames. Note though
4099 * that intel_lvds_mode_fixup does some funny tricks with the crtc
4100 * timings, so we need to be careful not to clobber these.*/
Daniel Vetter7ae89232013-03-27 00:44:52 +01004101 if (!pipe_config->timings_set)
Daniel Vetterf9bef082012-04-15 19:53:19 +02004102 drm_mode_set_crtcinfo(adjusted_mode, 0);
Chris Wilson89749352010-09-12 18:25:19 +01004103
Damien Lespiau8693a822013-05-03 18:48:11 +01004104 /* Cantiga+ cannot handle modes with a hsync front porch of 0.
4105 * WaPruneModeWithIncorrectHsyncOffset:ctg,elk,ilk,snb,ivb,vlv,hsw.
Chris Wilson44f46b422012-06-21 13:19:59 +03004106 */
4107 if ((INTEL_INFO(dev)->gen > 4 || IS_G4X(dev)) &&
4108 adjusted_mode->hsync_start == adjusted_mode->hdisplay)
Daniel Vettere29c22c2013-02-21 00:00:16 +01004109 return -EINVAL;
Chris Wilson44f46b422012-06-21 13:19:59 +03004110
Daniel Vetterbd080ee2013-04-17 20:01:39 +02004111 if ((IS_G4X(dev) || IS_VALLEYVIEW(dev)) && pipe_config->pipe_bpp > 10*3) {
Daniel Vetter5d2d38d2013-03-27 00:45:01 +01004112 pipe_config->pipe_bpp = 10*3; /* 12bpc is gen5+ */
Daniel Vetterbd080ee2013-04-17 20:01:39 +02004113 } else if (INTEL_INFO(dev)->gen <= 4 && pipe_config->pipe_bpp > 8*3) {
Daniel Vetter5d2d38d2013-03-27 00:45:01 +01004114 /* only a 8bpc pipe, with 6bpc dither through the panel fitter
4115 * for lvds. */
4116 pipe_config->pipe_bpp = 8*3;
4117 }
4118
Paulo Zanoni42db64e2013-05-31 16:33:22 -03004119 if (IS_HASWELL(dev))
4120 hsw_compute_ips_config(intel_crtc, pipe_config);
4121
Daniel Vetter877d48d2013-04-19 11:24:43 +02004122 if (pipe_config->has_pch_encoder)
Paulo Zanoni42db64e2013-05-31 16:33:22 -03004123 return ironlake_fdi_compute_config(intel_crtc, pipe_config);
Daniel Vetter877d48d2013-04-19 11:24:43 +02004124
Daniel Vettere29c22c2013-02-21 00:00:16 +01004125 return 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08004126}
4127
Jesse Barnes25eb05fc2012-03-28 13:39:23 -07004128static int valleyview_get_display_clock_speed(struct drm_device *dev)
4129{
4130 return 400000; /* FIXME */
4131}
4132
Jesse Barnese70236a2009-09-21 10:42:27 -07004133static int i945_get_display_clock_speed(struct drm_device *dev)
Jesse Barnes79e53942008-11-07 14:24:08 -08004134{
Jesse Barnese70236a2009-09-21 10:42:27 -07004135 return 400000;
4136}
Jesse Barnes79e53942008-11-07 14:24:08 -08004137
Jesse Barnese70236a2009-09-21 10:42:27 -07004138static int i915_get_display_clock_speed(struct drm_device *dev)
4139{
4140 return 333000;
4141}
Jesse Barnes79e53942008-11-07 14:24:08 -08004142
Jesse Barnese70236a2009-09-21 10:42:27 -07004143static int i9xx_misc_get_display_clock_speed(struct drm_device *dev)
4144{
4145 return 200000;
4146}
Jesse Barnes79e53942008-11-07 14:24:08 -08004147
Jesse Barnese70236a2009-09-21 10:42:27 -07004148static int i915gm_get_display_clock_speed(struct drm_device *dev)
4149{
4150 u16 gcfgc = 0;
4151
4152 pci_read_config_word(dev->pdev, GCFGC, &gcfgc);
4153
4154 if (gcfgc & GC_LOW_FREQUENCY_ENABLE)
Jesse Barnes79e53942008-11-07 14:24:08 -08004155 return 133000;
Jesse Barnese70236a2009-09-21 10:42:27 -07004156 else {
4157 switch (gcfgc & GC_DISPLAY_CLOCK_MASK) {
4158 case GC_DISPLAY_CLOCK_333_MHZ:
4159 return 333000;
4160 default:
4161 case GC_DISPLAY_CLOCK_190_200_MHZ:
4162 return 190000;
4163 }
4164 }
4165}
Jesse Barnes79e53942008-11-07 14:24:08 -08004166
Jesse Barnese70236a2009-09-21 10:42:27 -07004167static int i865_get_display_clock_speed(struct drm_device *dev)
4168{
4169 return 266000;
4170}
4171
4172static int i855_get_display_clock_speed(struct drm_device *dev)
4173{
4174 u16 hpllcc = 0;
4175 /* Assume that the hardware is in the high speed state. This
4176 * should be the default.
4177 */
4178 switch (hpllcc & GC_CLOCK_CONTROL_MASK) {
4179 case GC_CLOCK_133_200:
4180 case GC_CLOCK_100_200:
4181 return 200000;
4182 case GC_CLOCK_166_250:
4183 return 250000;
4184 case GC_CLOCK_100_133:
4185 return 133000;
4186 }
4187
4188 /* Shouldn't happen */
4189 return 0;
4190}
4191
4192static int i830_get_display_clock_speed(struct drm_device *dev)
4193{
4194 return 133000;
Jesse Barnes79e53942008-11-07 14:24:08 -08004195}
4196
Zhenyu Wang2c072452009-06-05 15:38:42 +08004197static void
Ville Syrjäläa65851a2013-04-23 15:03:34 +03004198intel_reduce_m_n_ratio(uint32_t *num, uint32_t *den)
Zhenyu Wang2c072452009-06-05 15:38:42 +08004199{
Ville Syrjäläa65851a2013-04-23 15:03:34 +03004200 while (*num > DATA_LINK_M_N_MASK ||
4201 *den > DATA_LINK_M_N_MASK) {
Zhenyu Wang2c072452009-06-05 15:38:42 +08004202 *num >>= 1;
4203 *den >>= 1;
4204 }
4205}
4206
Ville Syrjäläa65851a2013-04-23 15:03:34 +03004207static void compute_m_n(unsigned int m, unsigned int n,
4208 uint32_t *ret_m, uint32_t *ret_n)
4209{
4210 *ret_n = min_t(unsigned int, roundup_pow_of_two(n), DATA_LINK_N_MAX);
4211 *ret_m = div_u64((uint64_t) m * *ret_n, n);
4212 intel_reduce_m_n_ratio(ret_m, ret_n);
4213}
4214
Daniel Vettere69d0bc2012-11-29 15:59:36 +01004215void
4216intel_link_compute_m_n(int bits_per_pixel, int nlanes,
4217 int pixel_clock, int link_clock,
4218 struct intel_link_m_n *m_n)
Zhenyu Wang2c072452009-06-05 15:38:42 +08004219{
Daniel Vettere69d0bc2012-11-29 15:59:36 +01004220 m_n->tu = 64;
Ville Syrjäläa65851a2013-04-23 15:03:34 +03004221
4222 compute_m_n(bits_per_pixel * pixel_clock,
4223 link_clock * nlanes * 8,
4224 &m_n->gmch_m, &m_n->gmch_n);
4225
4226 compute_m_n(pixel_clock, link_clock,
4227 &m_n->link_m, &m_n->link_n);
Zhenyu Wang2c072452009-06-05 15:38:42 +08004228}
4229
Chris Wilsona7615032011-01-12 17:04:08 +00004230static inline bool intel_panel_use_ssc(struct drm_i915_private *dev_priv)
4231{
Keith Packard72bbe582011-09-26 16:09:45 -07004232 if (i915_panel_use_ssc >= 0)
4233 return i915_panel_use_ssc != 0;
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03004234 return dev_priv->vbt.lvds_use_ssc
Keith Packard435793d2011-07-12 14:56:22 -07004235 && !(dev_priv->quirks & QUIRK_LVDS_SSC_DISABLE);
Chris Wilsona7615032011-01-12 17:04:08 +00004236}
4237
Jesse Barnesa0c4da22012-06-15 11:55:13 -07004238static int vlv_get_refclk(struct drm_crtc *crtc)
4239{
4240 struct drm_device *dev = crtc->dev;
4241 struct drm_i915_private *dev_priv = dev->dev_private;
4242 int refclk = 27000; /* for DP & HDMI */
4243
4244 return 100000; /* only one validated so far */
4245
4246 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_ANALOG)) {
4247 refclk = 96000;
4248 } else if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS)) {
4249 if (intel_panel_use_ssc(dev_priv))
4250 refclk = 100000;
4251 else
4252 refclk = 96000;
4253 } else if (intel_pipe_has_type(crtc, INTEL_OUTPUT_EDP)) {
4254 refclk = 100000;
4255 }
4256
4257 return refclk;
4258}
4259
Jesse Barnesc65d77d2011-12-15 12:30:36 -08004260static int i9xx_get_refclk(struct drm_crtc *crtc, int num_connectors)
4261{
4262 struct drm_device *dev = crtc->dev;
4263 struct drm_i915_private *dev_priv = dev->dev_private;
4264 int refclk;
4265
Jesse Barnesa0c4da22012-06-15 11:55:13 -07004266 if (IS_VALLEYVIEW(dev)) {
4267 refclk = vlv_get_refclk(crtc);
4268 } else if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS) &&
Jesse Barnesc65d77d2011-12-15 12:30:36 -08004269 intel_panel_use_ssc(dev_priv) && num_connectors < 2) {
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03004270 refclk = dev_priv->vbt.lvds_ssc_freq * 1000;
Jesse Barnesc65d77d2011-12-15 12:30:36 -08004271 DRM_DEBUG_KMS("using SSC reference clock of %d MHz\n",
4272 refclk / 1000);
4273 } else if (!IS_GEN2(dev)) {
4274 refclk = 96000;
4275 } else {
4276 refclk = 48000;
4277 }
4278
4279 return refclk;
4280}
4281
Daniel Vetter7429e9d2013-04-20 17:19:46 +02004282static uint32_t pnv_dpll_compute_fp(struct dpll *dpll)
4283{
4284 return (1 << dpll->n) << 16 | dpll->m1 << 8 | dpll->m2;
4285}
4286
4287static uint32_t i9xx_dpll_compute_fp(struct dpll *dpll)
4288{
4289 return dpll->n << 16 | dpll->m1 << 8 | dpll->m2;
4290}
4291
Daniel Vetterf47709a2013-03-28 10:42:02 +01004292static void i9xx_update_pll_dividers(struct intel_crtc *crtc,
Jesse Barnesa7516a02011-12-15 12:30:37 -08004293 intel_clock_t *reduced_clock)
4294{
Daniel Vetterf47709a2013-03-28 10:42:02 +01004295 struct drm_device *dev = crtc->base.dev;
Jesse Barnesa7516a02011-12-15 12:30:37 -08004296 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetterf47709a2013-03-28 10:42:02 +01004297 int pipe = crtc->pipe;
Jesse Barnesa7516a02011-12-15 12:30:37 -08004298 u32 fp, fp2 = 0;
4299
4300 if (IS_PINEVIEW(dev)) {
Daniel Vetter7429e9d2013-04-20 17:19:46 +02004301 fp = pnv_dpll_compute_fp(&crtc->config.dpll);
Jesse Barnesa7516a02011-12-15 12:30:37 -08004302 if (reduced_clock)
Daniel Vetter7429e9d2013-04-20 17:19:46 +02004303 fp2 = pnv_dpll_compute_fp(reduced_clock);
Jesse Barnesa7516a02011-12-15 12:30:37 -08004304 } else {
Daniel Vetter7429e9d2013-04-20 17:19:46 +02004305 fp = i9xx_dpll_compute_fp(&crtc->config.dpll);
Jesse Barnesa7516a02011-12-15 12:30:37 -08004306 if (reduced_clock)
Daniel Vetter7429e9d2013-04-20 17:19:46 +02004307 fp2 = i9xx_dpll_compute_fp(reduced_clock);
Jesse Barnesa7516a02011-12-15 12:30:37 -08004308 }
4309
4310 I915_WRITE(FP0(pipe), fp);
4311
Daniel Vetterf47709a2013-03-28 10:42:02 +01004312 crtc->lowfreq_avail = false;
4313 if (intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_LVDS) &&
Jesse Barnesa7516a02011-12-15 12:30:37 -08004314 reduced_clock && i915_powersave) {
4315 I915_WRITE(FP1(pipe), fp2);
Daniel Vetterf47709a2013-03-28 10:42:02 +01004316 crtc->lowfreq_avail = true;
Jesse Barnesa7516a02011-12-15 12:30:37 -08004317 } else {
4318 I915_WRITE(FP1(pipe), fp);
4319 }
4320}
4321
Jesse Barnes89b667f2013-04-18 14:51:36 -07004322static void vlv_pllb_recal_opamp(struct drm_i915_private *dev_priv)
4323{
4324 u32 reg_val;
4325
4326 /*
4327 * PLLB opamp always calibrates to max value of 0x3f, force enable it
4328 * and set it to a reasonable value instead.
4329 */
Jani Nikulaae992582013-05-22 15:36:19 +03004330 reg_val = vlv_dpio_read(dev_priv, DPIO_IREF(1));
Jesse Barnes89b667f2013-04-18 14:51:36 -07004331 reg_val &= 0xffffff00;
4332 reg_val |= 0x00000030;
Jani Nikulaae992582013-05-22 15:36:19 +03004333 vlv_dpio_write(dev_priv, DPIO_IREF(1), reg_val);
Jesse Barnes89b667f2013-04-18 14:51:36 -07004334
Jani Nikulaae992582013-05-22 15:36:19 +03004335 reg_val = vlv_dpio_read(dev_priv, DPIO_CALIBRATION);
Jesse Barnes89b667f2013-04-18 14:51:36 -07004336 reg_val &= 0x8cffffff;
4337 reg_val = 0x8c000000;
Jani Nikulaae992582013-05-22 15:36:19 +03004338 vlv_dpio_write(dev_priv, DPIO_CALIBRATION, reg_val);
Jesse Barnes89b667f2013-04-18 14:51:36 -07004339
Jani Nikulaae992582013-05-22 15:36:19 +03004340 reg_val = vlv_dpio_read(dev_priv, DPIO_IREF(1));
Jesse Barnes89b667f2013-04-18 14:51:36 -07004341 reg_val &= 0xffffff00;
Jani Nikulaae992582013-05-22 15:36:19 +03004342 vlv_dpio_write(dev_priv, DPIO_IREF(1), reg_val);
Jesse Barnes89b667f2013-04-18 14:51:36 -07004343
Jani Nikulaae992582013-05-22 15:36:19 +03004344 reg_val = vlv_dpio_read(dev_priv, DPIO_CALIBRATION);
Jesse Barnes89b667f2013-04-18 14:51:36 -07004345 reg_val &= 0x00ffffff;
4346 reg_val |= 0xb0000000;
Jani Nikulaae992582013-05-22 15:36:19 +03004347 vlv_dpio_write(dev_priv, DPIO_CALIBRATION, reg_val);
Jesse Barnes89b667f2013-04-18 14:51:36 -07004348}
4349
Daniel Vetterb5518422013-05-03 11:49:48 +02004350static void intel_pch_transcoder_set_m_n(struct intel_crtc *crtc,
4351 struct intel_link_m_n *m_n)
4352{
4353 struct drm_device *dev = crtc->base.dev;
4354 struct drm_i915_private *dev_priv = dev->dev_private;
4355 int pipe = crtc->pipe;
4356
Daniel Vettere3b95f12013-05-03 11:49:49 +02004357 I915_WRITE(PCH_TRANS_DATA_M1(pipe), TU_SIZE(m_n->tu) | m_n->gmch_m);
4358 I915_WRITE(PCH_TRANS_DATA_N1(pipe), m_n->gmch_n);
4359 I915_WRITE(PCH_TRANS_LINK_M1(pipe), m_n->link_m);
4360 I915_WRITE(PCH_TRANS_LINK_N1(pipe), m_n->link_n);
Daniel Vetterb5518422013-05-03 11:49:48 +02004361}
4362
4363static void intel_cpu_transcoder_set_m_n(struct intel_crtc *crtc,
4364 struct intel_link_m_n *m_n)
4365{
4366 struct drm_device *dev = crtc->base.dev;
4367 struct drm_i915_private *dev_priv = dev->dev_private;
4368 int pipe = crtc->pipe;
4369 enum transcoder transcoder = crtc->config.cpu_transcoder;
4370
4371 if (INTEL_INFO(dev)->gen >= 5) {
4372 I915_WRITE(PIPE_DATA_M1(transcoder), TU_SIZE(m_n->tu) | m_n->gmch_m);
4373 I915_WRITE(PIPE_DATA_N1(transcoder), m_n->gmch_n);
4374 I915_WRITE(PIPE_LINK_M1(transcoder), m_n->link_m);
4375 I915_WRITE(PIPE_LINK_N1(transcoder), m_n->link_n);
4376 } else {
Daniel Vettere3b95f12013-05-03 11:49:49 +02004377 I915_WRITE(PIPE_DATA_M_G4X(pipe), TU_SIZE(m_n->tu) | m_n->gmch_m);
4378 I915_WRITE(PIPE_DATA_N_G4X(pipe), m_n->gmch_n);
4379 I915_WRITE(PIPE_LINK_M_G4X(pipe), m_n->link_m);
4380 I915_WRITE(PIPE_LINK_N_G4X(pipe), m_n->link_n);
Daniel Vetterb5518422013-05-03 11:49:48 +02004381 }
4382}
4383
Daniel Vetter03afc4a2013-04-02 23:42:31 +02004384static void intel_dp_set_m_n(struct intel_crtc *crtc)
4385{
4386 if (crtc->config.has_pch_encoder)
4387 intel_pch_transcoder_set_m_n(crtc, &crtc->config.dp_m_n);
4388 else
4389 intel_cpu_transcoder_set_m_n(crtc, &crtc->config.dp_m_n);
4390}
4391
Daniel Vetterf47709a2013-03-28 10:42:02 +01004392static void vlv_update_pll(struct intel_crtc *crtc)
Jesse Barnesa0c4da22012-06-15 11:55:13 -07004393{
Daniel Vetterf47709a2013-03-28 10:42:02 +01004394 struct drm_device *dev = crtc->base.dev;
Jesse Barnesa0c4da22012-06-15 11:55:13 -07004395 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes89b667f2013-04-18 14:51:36 -07004396 struct intel_encoder *encoder;
Daniel Vetterf47709a2013-03-28 10:42:02 +01004397 int pipe = crtc->pipe;
Jesse Barnes89b667f2013-04-18 14:51:36 -07004398 u32 dpll, mdiv;
Jesse Barnesa0c4da22012-06-15 11:55:13 -07004399 u32 bestn, bestm1, bestm2, bestp1, bestp2;
Jesse Barnes89b667f2013-04-18 14:51:36 -07004400 bool is_hdmi;
Daniel Vetter198a037f2013-04-19 11:14:37 +02004401 u32 coreclk, reg_val, dpll_md;
Jesse Barnesa0c4da22012-06-15 11:55:13 -07004402
Daniel Vetter09153002012-12-12 14:06:44 +01004403 mutex_lock(&dev_priv->dpio_lock);
4404
Jesse Barnes89b667f2013-04-18 14:51:36 -07004405 is_hdmi = intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_HDMI);
Jesse Barnesa0c4da22012-06-15 11:55:13 -07004406
Daniel Vetterf47709a2013-03-28 10:42:02 +01004407 bestn = crtc->config.dpll.n;
4408 bestm1 = crtc->config.dpll.m1;
4409 bestm2 = crtc->config.dpll.m2;
4410 bestp1 = crtc->config.dpll.p1;
4411 bestp2 = crtc->config.dpll.p2;
Jesse Barnesa0c4da22012-06-15 11:55:13 -07004412
Jesse Barnes89b667f2013-04-18 14:51:36 -07004413 /* See eDP HDMI DPIO driver vbios notes doc */
4414
4415 /* PLL B needs special handling */
4416 if (pipe)
4417 vlv_pllb_recal_opamp(dev_priv);
4418
4419 /* Set up Tx target for periodic Rcomp update */
Jani Nikulaae992582013-05-22 15:36:19 +03004420 vlv_dpio_write(dev_priv, DPIO_IREF_BCAST, 0x0100000f);
Jesse Barnes89b667f2013-04-18 14:51:36 -07004421
4422 /* Disable target IRef on PLL */
Jani Nikulaae992582013-05-22 15:36:19 +03004423 reg_val = vlv_dpio_read(dev_priv, DPIO_IREF_CTL(pipe));
Jesse Barnes89b667f2013-04-18 14:51:36 -07004424 reg_val &= 0x00ffffff;
Jani Nikulaae992582013-05-22 15:36:19 +03004425 vlv_dpio_write(dev_priv, DPIO_IREF_CTL(pipe), reg_val);
Jesse Barnes89b667f2013-04-18 14:51:36 -07004426
4427 /* Disable fast lock */
Jani Nikulaae992582013-05-22 15:36:19 +03004428 vlv_dpio_write(dev_priv, DPIO_FASTCLK_DISABLE, 0x610);
Jesse Barnes89b667f2013-04-18 14:51:36 -07004429
4430 /* Set idtafcrecal before PLL is enabled */
Jesse Barnesa0c4da22012-06-15 11:55:13 -07004431 mdiv = ((bestm1 << DPIO_M1DIV_SHIFT) | (bestm2 & DPIO_M2DIV_MASK));
4432 mdiv |= ((bestp1 << DPIO_P1_SHIFT) | (bestp2 << DPIO_P2_SHIFT));
4433 mdiv |= ((bestn << DPIO_N_SHIFT));
Jesse Barnesa0c4da22012-06-15 11:55:13 -07004434 mdiv |= (1 << DPIO_K_SHIFT);
Jesse Barnes7df50802013-05-02 10:48:09 -07004435
4436 /*
4437 * Post divider depends on pixel clock rate, DAC vs digital (and LVDS,
4438 * but we don't support that).
4439 * Note: don't use the DAC post divider as it seems unstable.
4440 */
4441 mdiv |= (DPIO_POST_DIV_HDMIDP << DPIO_POST_DIV_SHIFT);
Jani Nikulaae992582013-05-22 15:36:19 +03004442 vlv_dpio_write(dev_priv, DPIO_DIV(pipe), mdiv);
Jesse Barnes89b667f2013-04-18 14:51:36 -07004443
Jesse Barnesa0c4da22012-06-15 11:55:13 -07004444 mdiv |= DPIO_ENABLE_CALIBRATION;
Jani Nikulaae992582013-05-22 15:36:19 +03004445 vlv_dpio_write(dev_priv, DPIO_DIV(pipe), mdiv);
Jesse Barnesa0c4da22012-06-15 11:55:13 -07004446
Jesse Barnes89b667f2013-04-18 14:51:36 -07004447 /* Set HBR and RBR LPF coefficients */
Daniel Vetterff9a6752013-06-01 17:16:21 +02004448 if (crtc->config.port_clock == 162000 ||
Jesse Barnes89b667f2013-04-18 14:51:36 -07004449 intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_HDMI))
Jani Nikulaae992582013-05-22 15:36:19 +03004450 vlv_dpio_write(dev_priv, DPIO_LFP_COEFF(pipe),
Jesse Barnes89b667f2013-04-18 14:51:36 -07004451 0x005f0021);
4452 else
Jani Nikulaae992582013-05-22 15:36:19 +03004453 vlv_dpio_write(dev_priv, DPIO_LFP_COEFF(pipe),
Jesse Barnes89b667f2013-04-18 14:51:36 -07004454 0x00d0000f);
Jesse Barnesa0c4da22012-06-15 11:55:13 -07004455
Jesse Barnes89b667f2013-04-18 14:51:36 -07004456 if (intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_EDP) ||
4457 intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_DISPLAYPORT)) {
4458 /* Use SSC source */
4459 if (!pipe)
Jani Nikulaae992582013-05-22 15:36:19 +03004460 vlv_dpio_write(dev_priv, DPIO_REFSFR(pipe),
Jesse Barnes89b667f2013-04-18 14:51:36 -07004461 0x0df40000);
4462 else
Jani Nikulaae992582013-05-22 15:36:19 +03004463 vlv_dpio_write(dev_priv, DPIO_REFSFR(pipe),
Jesse Barnes89b667f2013-04-18 14:51:36 -07004464 0x0df70000);
4465 } else { /* HDMI or VGA */
4466 /* Use bend source */
4467 if (!pipe)
Jani Nikulaae992582013-05-22 15:36:19 +03004468 vlv_dpio_write(dev_priv, DPIO_REFSFR(pipe),
Jesse Barnes89b667f2013-04-18 14:51:36 -07004469 0x0df70000);
4470 else
Jani Nikulaae992582013-05-22 15:36:19 +03004471 vlv_dpio_write(dev_priv, DPIO_REFSFR(pipe),
Jesse Barnes89b667f2013-04-18 14:51:36 -07004472 0x0df40000);
4473 }
Jesse Barnesa0c4da22012-06-15 11:55:13 -07004474
Jani Nikulaae992582013-05-22 15:36:19 +03004475 coreclk = vlv_dpio_read(dev_priv, DPIO_CORE_CLK(pipe));
Jesse Barnes89b667f2013-04-18 14:51:36 -07004476 coreclk = (coreclk & 0x0000ff00) | 0x01c00000;
4477 if (intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_DISPLAYPORT) ||
4478 intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_EDP))
4479 coreclk |= 0x01000000;
Jani Nikulaae992582013-05-22 15:36:19 +03004480 vlv_dpio_write(dev_priv, DPIO_CORE_CLK(pipe), coreclk);
Jesse Barnes89b667f2013-04-18 14:51:36 -07004481
Jani Nikulaae992582013-05-22 15:36:19 +03004482 vlv_dpio_write(dev_priv, DPIO_PLL_CML(pipe), 0x87871000);
Jesse Barnes89b667f2013-04-18 14:51:36 -07004483
4484 for_each_encoder_on_crtc(dev, &crtc->base, encoder)
4485 if (encoder->pre_pll_enable)
4486 encoder->pre_pll_enable(encoder);
4487
4488 /* Enable DPIO clock input */
4489 dpll = DPLL_EXT_BUFFER_ENABLE_VLV | DPLL_REFA_CLK_ENABLE_VLV |
4490 DPLL_VGA_MODE_DIS | DPLL_INTEGRATED_CLOCK_VLV;
4491 if (pipe)
4492 dpll |= DPLL_INTEGRATED_CRI_CLK_VLV;
Jesse Barnesa0c4da22012-06-15 11:55:13 -07004493
4494 dpll |= DPLL_VCO_ENABLE;
4495 I915_WRITE(DPLL(pipe), dpll);
4496 POSTING_READ(DPLL(pipe));
Jesse Barnes89b667f2013-04-18 14:51:36 -07004497 udelay(150);
4498
Jesse Barnesa0c4da22012-06-15 11:55:13 -07004499 if (wait_for(((I915_READ(DPLL(pipe)) & DPLL_LOCK_VLV) == DPLL_LOCK_VLV), 1))
4500 DRM_ERROR("DPLL %d failed to lock\n", pipe);
4501
Daniel Vetteref1b4602013-06-01 17:17:04 +02004502 dpll_md = (crtc->config.pixel_multiplier - 1)
4503 << DPLL_MD_UDI_MULTIPLIER_SHIFT;
Daniel Vetter198a037f2013-04-19 11:14:37 +02004504 I915_WRITE(DPLL_MD(pipe), dpll_md);
4505 POSTING_READ(DPLL_MD(pipe));
Daniel Vetterf47709a2013-03-28 10:42:02 +01004506
Jesse Barnes89b667f2013-04-18 14:51:36 -07004507 if (crtc->config.has_dp_encoder)
4508 intel_dp_set_m_n(crtc);
Daniel Vetter09153002012-12-12 14:06:44 +01004509
4510 mutex_unlock(&dev_priv->dpio_lock);
Jesse Barnesa0c4da22012-06-15 11:55:13 -07004511}
4512
Daniel Vetterf47709a2013-03-28 10:42:02 +01004513static void i9xx_update_pll(struct intel_crtc *crtc,
4514 intel_clock_t *reduced_clock,
Daniel Vettereb1cbe42012-03-28 23:12:16 +02004515 int num_connectors)
4516{
Daniel Vetterf47709a2013-03-28 10:42:02 +01004517 struct drm_device *dev = crtc->base.dev;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02004518 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetterdafd2262012-11-26 17:22:07 +01004519 struct intel_encoder *encoder;
Daniel Vetterf47709a2013-03-28 10:42:02 +01004520 int pipe = crtc->pipe;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02004521 u32 dpll;
4522 bool is_sdvo;
Daniel Vetterf47709a2013-03-28 10:42:02 +01004523 struct dpll *clock = &crtc->config.dpll;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02004524
Daniel Vetterf47709a2013-03-28 10:42:02 +01004525 i9xx_update_pll_dividers(crtc, reduced_clock);
Vijay Purushothaman2a8f64c2012-09-27 19:13:06 +05304526
Daniel Vetterf47709a2013-03-28 10:42:02 +01004527 is_sdvo = intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_SDVO) ||
4528 intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_HDMI);
Daniel Vettereb1cbe42012-03-28 23:12:16 +02004529
4530 dpll = DPLL_VGA_MODE_DIS;
4531
Daniel Vetterf47709a2013-03-28 10:42:02 +01004532 if (intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_LVDS))
Daniel Vettereb1cbe42012-03-28 23:12:16 +02004533 dpll |= DPLLB_MODE_LVDS;
4534 else
4535 dpll |= DPLLB_MODE_DAC_SERIAL;
Daniel Vetter6cc5f342013-03-27 00:44:53 +01004536
Daniel Vetteref1b4602013-06-01 17:17:04 +02004537 if (IS_I945G(dev) || IS_I945GM(dev) || IS_G33(dev)) {
Daniel Vetter198a037f2013-04-19 11:14:37 +02004538 dpll |= (crtc->config.pixel_multiplier - 1)
4539 << SDVO_MULTIPLIER_SHIFT_HIRES;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02004540 }
Daniel Vetter198a037f2013-04-19 11:14:37 +02004541
4542 if (is_sdvo)
4543 dpll |= DPLL_DVO_HIGH_SPEED;
4544
Daniel Vetterf47709a2013-03-28 10:42:02 +01004545 if (intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_DISPLAYPORT))
Daniel Vettereb1cbe42012-03-28 23:12:16 +02004546 dpll |= DPLL_DVO_HIGH_SPEED;
4547
4548 /* compute bitmask from p1 value */
4549 if (IS_PINEVIEW(dev))
4550 dpll |= (1 << (clock->p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT_PINEVIEW;
4551 else {
4552 dpll |= (1 << (clock->p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT;
4553 if (IS_G4X(dev) && reduced_clock)
4554 dpll |= (1 << (reduced_clock->p1 - 1)) << DPLL_FPA1_P1_POST_DIV_SHIFT;
4555 }
4556 switch (clock->p2) {
4557 case 5:
4558 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_5;
4559 break;
4560 case 7:
4561 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_7;
4562 break;
4563 case 10:
4564 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_10;
4565 break;
4566 case 14:
4567 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_14;
4568 break;
4569 }
4570 if (INTEL_INFO(dev)->gen >= 4)
4571 dpll |= (6 << PLL_LOAD_PULSE_PHASE_SHIFT);
4572
Daniel Vetter09ede542013-04-30 14:01:45 +02004573 if (crtc->config.sdvo_tv_clock)
Daniel Vettereb1cbe42012-03-28 23:12:16 +02004574 dpll |= PLL_REF_INPUT_TVCLKINBC;
Daniel Vetterf47709a2013-03-28 10:42:02 +01004575 else if (intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_LVDS) &&
Daniel Vettereb1cbe42012-03-28 23:12:16 +02004576 intel_panel_use_ssc(dev_priv) && num_connectors < 2)
4577 dpll |= PLLB_REF_INPUT_SPREADSPECTRUMIN;
4578 else
4579 dpll |= PLL_REF_INPUT_DREFCLK;
4580
4581 dpll |= DPLL_VCO_ENABLE;
4582 I915_WRITE(DPLL(pipe), dpll & ~DPLL_VCO_ENABLE);
4583 POSTING_READ(DPLL(pipe));
4584 udelay(150);
4585
Daniel Vetterf47709a2013-03-28 10:42:02 +01004586 for_each_encoder_on_crtc(dev, &crtc->base, encoder)
Daniel Vetterdafd2262012-11-26 17:22:07 +01004587 if (encoder->pre_pll_enable)
4588 encoder->pre_pll_enable(encoder);
Daniel Vettereb1cbe42012-03-28 23:12:16 +02004589
Daniel Vetterf47709a2013-03-28 10:42:02 +01004590 if (crtc->config.has_dp_encoder)
4591 intel_dp_set_m_n(crtc);
Daniel Vettereb1cbe42012-03-28 23:12:16 +02004592
4593 I915_WRITE(DPLL(pipe), dpll);
4594
4595 /* Wait for the clocks to stabilize. */
4596 POSTING_READ(DPLL(pipe));
4597 udelay(150);
4598
4599 if (INTEL_INFO(dev)->gen >= 4) {
Daniel Vetteref1b4602013-06-01 17:17:04 +02004600 u32 dpll_md = (crtc->config.pixel_multiplier - 1)
4601 << DPLL_MD_UDI_MULTIPLIER_SHIFT;
Daniel Vetter198a037f2013-04-19 11:14:37 +02004602 I915_WRITE(DPLL_MD(pipe), dpll_md);
Daniel Vettereb1cbe42012-03-28 23:12:16 +02004603 } else {
4604 /* The pixel multiplier can only be updated once the
4605 * DPLL is enabled and the clocks are stable.
4606 *
4607 * So write it again.
4608 */
4609 I915_WRITE(DPLL(pipe), dpll);
4610 }
4611}
4612
Daniel Vetterf47709a2013-03-28 10:42:02 +01004613static void i8xx_update_pll(struct intel_crtc *crtc,
Daniel Vetterf47709a2013-03-28 10:42:02 +01004614 intel_clock_t *reduced_clock,
Daniel Vettereb1cbe42012-03-28 23:12:16 +02004615 int num_connectors)
4616{
Daniel Vetterf47709a2013-03-28 10:42:02 +01004617 struct drm_device *dev = crtc->base.dev;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02004618 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetterdafd2262012-11-26 17:22:07 +01004619 struct intel_encoder *encoder;
Daniel Vetterf47709a2013-03-28 10:42:02 +01004620 int pipe = crtc->pipe;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02004621 u32 dpll;
Daniel Vetterf47709a2013-03-28 10:42:02 +01004622 struct dpll *clock = &crtc->config.dpll;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02004623
Daniel Vetterf47709a2013-03-28 10:42:02 +01004624 i9xx_update_pll_dividers(crtc, reduced_clock);
Vijay Purushothaman2a8f64c2012-09-27 19:13:06 +05304625
Daniel Vettereb1cbe42012-03-28 23:12:16 +02004626 dpll = DPLL_VGA_MODE_DIS;
4627
Daniel Vetterf47709a2013-03-28 10:42:02 +01004628 if (intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_LVDS)) {
Daniel Vettereb1cbe42012-03-28 23:12:16 +02004629 dpll |= (1 << (clock->p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT;
4630 } else {
4631 if (clock->p1 == 2)
4632 dpll |= PLL_P1_DIVIDE_BY_TWO;
4633 else
4634 dpll |= (clock->p1 - 2) << DPLL_FPA01_P1_POST_DIV_SHIFT;
4635 if (clock->p2 == 4)
4636 dpll |= PLL_P2_DIVIDE_BY_4;
4637 }
4638
Daniel Vetterf47709a2013-03-28 10:42:02 +01004639 if (intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_LVDS) &&
Daniel Vettereb1cbe42012-03-28 23:12:16 +02004640 intel_panel_use_ssc(dev_priv) && num_connectors < 2)
4641 dpll |= PLLB_REF_INPUT_SPREADSPECTRUMIN;
4642 else
4643 dpll |= PLL_REF_INPUT_DREFCLK;
4644
4645 dpll |= DPLL_VCO_ENABLE;
4646 I915_WRITE(DPLL(pipe), dpll & ~DPLL_VCO_ENABLE);
4647 POSTING_READ(DPLL(pipe));
4648 udelay(150);
4649
Daniel Vetterf47709a2013-03-28 10:42:02 +01004650 for_each_encoder_on_crtc(dev, &crtc->base, encoder)
Daniel Vetterdafd2262012-11-26 17:22:07 +01004651 if (encoder->pre_pll_enable)
4652 encoder->pre_pll_enable(encoder);
Daniel Vettereb1cbe42012-03-28 23:12:16 +02004653
Daniel Vetter5b5896e2012-09-11 12:37:55 +02004654 I915_WRITE(DPLL(pipe), dpll);
4655
4656 /* Wait for the clocks to stabilize. */
4657 POSTING_READ(DPLL(pipe));
4658 udelay(150);
4659
Daniel Vettereb1cbe42012-03-28 23:12:16 +02004660 /* The pixel multiplier can only be updated once the
4661 * DPLL is enabled and the clocks are stable.
4662 *
4663 * So write it again.
4664 */
4665 I915_WRITE(DPLL(pipe), dpll);
4666}
4667
Daniel Vetter8a654f32013-06-01 17:16:22 +02004668static void intel_set_pipe_timings(struct intel_crtc *intel_crtc)
Paulo Zanonib0e77b92012-10-01 18:10:53 -03004669{
4670 struct drm_device *dev = intel_crtc->base.dev;
4671 struct drm_i915_private *dev_priv = dev->dev_private;
4672 enum pipe pipe = intel_crtc->pipe;
Daniel Vetter3b117c82013-04-17 20:15:07 +02004673 enum transcoder cpu_transcoder = intel_crtc->config.cpu_transcoder;
Daniel Vetter8a654f32013-06-01 17:16:22 +02004674 struct drm_display_mode *adjusted_mode =
4675 &intel_crtc->config.adjusted_mode;
4676 struct drm_display_mode *mode = &intel_crtc->config.requested_mode;
Daniel Vetter4d8a62e2013-05-03 11:49:51 +02004677 uint32_t vsyncshift, crtc_vtotal, crtc_vblank_end;
4678
4679 /* We need to be careful not to changed the adjusted mode, for otherwise
4680 * the hw state checker will get angry at the mismatch. */
4681 crtc_vtotal = adjusted_mode->crtc_vtotal;
4682 crtc_vblank_end = adjusted_mode->crtc_vblank_end;
Paulo Zanonib0e77b92012-10-01 18:10:53 -03004683
4684 if (!IS_GEN2(dev) && adjusted_mode->flags & DRM_MODE_FLAG_INTERLACE) {
4685 /* the chip adds 2 halflines automatically */
Daniel Vetter4d8a62e2013-05-03 11:49:51 +02004686 crtc_vtotal -= 1;
4687 crtc_vblank_end -= 1;
Paulo Zanonib0e77b92012-10-01 18:10:53 -03004688 vsyncshift = adjusted_mode->crtc_hsync_start
4689 - adjusted_mode->crtc_htotal / 2;
4690 } else {
4691 vsyncshift = 0;
4692 }
4693
4694 if (INTEL_INFO(dev)->gen > 3)
Paulo Zanonife2b8f92012-10-23 18:30:02 -02004695 I915_WRITE(VSYNCSHIFT(cpu_transcoder), vsyncshift);
Paulo Zanonib0e77b92012-10-01 18:10:53 -03004696
Paulo Zanonife2b8f92012-10-23 18:30:02 -02004697 I915_WRITE(HTOTAL(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03004698 (adjusted_mode->crtc_hdisplay - 1) |
4699 ((adjusted_mode->crtc_htotal - 1) << 16));
Paulo Zanonife2b8f92012-10-23 18:30:02 -02004700 I915_WRITE(HBLANK(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03004701 (adjusted_mode->crtc_hblank_start - 1) |
4702 ((adjusted_mode->crtc_hblank_end - 1) << 16));
Paulo Zanonife2b8f92012-10-23 18:30:02 -02004703 I915_WRITE(HSYNC(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03004704 (adjusted_mode->crtc_hsync_start - 1) |
4705 ((adjusted_mode->crtc_hsync_end - 1) << 16));
4706
Paulo Zanonife2b8f92012-10-23 18:30:02 -02004707 I915_WRITE(VTOTAL(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03004708 (adjusted_mode->crtc_vdisplay - 1) |
Daniel Vetter4d8a62e2013-05-03 11:49:51 +02004709 ((crtc_vtotal - 1) << 16));
Paulo Zanonife2b8f92012-10-23 18:30:02 -02004710 I915_WRITE(VBLANK(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03004711 (adjusted_mode->crtc_vblank_start - 1) |
Daniel Vetter4d8a62e2013-05-03 11:49:51 +02004712 ((crtc_vblank_end - 1) << 16));
Paulo Zanonife2b8f92012-10-23 18:30:02 -02004713 I915_WRITE(VSYNC(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03004714 (adjusted_mode->crtc_vsync_start - 1) |
4715 ((adjusted_mode->crtc_vsync_end - 1) << 16));
4716
Paulo Zanonib5e508d2012-10-24 11:34:43 -02004717 /* Workaround: when the EDP input selection is B, the VTOTAL_B must be
4718 * programmed with the VTOTAL_EDP value. Same for VTOTAL_C. This is
4719 * documented on the DDI_FUNC_CTL register description, EDP Input Select
4720 * bits. */
4721 if (IS_HASWELL(dev) && cpu_transcoder == TRANSCODER_EDP &&
4722 (pipe == PIPE_B || pipe == PIPE_C))
4723 I915_WRITE(VTOTAL(pipe), I915_READ(VTOTAL(cpu_transcoder)));
4724
Paulo Zanonib0e77b92012-10-01 18:10:53 -03004725 /* pipesrc controls the size that is scaled from, which should
4726 * always be the user's requested size.
4727 */
4728 I915_WRITE(PIPESRC(pipe),
4729 ((mode->hdisplay - 1) << 16) | (mode->vdisplay - 1));
4730}
4731
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02004732static void intel_get_pipe_timings(struct intel_crtc *crtc,
4733 struct intel_crtc_config *pipe_config)
4734{
4735 struct drm_device *dev = crtc->base.dev;
4736 struct drm_i915_private *dev_priv = dev->dev_private;
4737 enum transcoder cpu_transcoder = pipe_config->cpu_transcoder;
4738 uint32_t tmp;
4739
4740 tmp = I915_READ(HTOTAL(cpu_transcoder));
4741 pipe_config->adjusted_mode.crtc_hdisplay = (tmp & 0xffff) + 1;
4742 pipe_config->adjusted_mode.crtc_htotal = ((tmp >> 16) & 0xffff) + 1;
4743 tmp = I915_READ(HBLANK(cpu_transcoder));
4744 pipe_config->adjusted_mode.crtc_hblank_start = (tmp & 0xffff) + 1;
4745 pipe_config->adjusted_mode.crtc_hblank_end = ((tmp >> 16) & 0xffff) + 1;
4746 tmp = I915_READ(HSYNC(cpu_transcoder));
4747 pipe_config->adjusted_mode.crtc_hsync_start = (tmp & 0xffff) + 1;
4748 pipe_config->adjusted_mode.crtc_hsync_end = ((tmp >> 16) & 0xffff) + 1;
4749
4750 tmp = I915_READ(VTOTAL(cpu_transcoder));
4751 pipe_config->adjusted_mode.crtc_vdisplay = (tmp & 0xffff) + 1;
4752 pipe_config->adjusted_mode.crtc_vtotal = ((tmp >> 16) & 0xffff) + 1;
4753 tmp = I915_READ(VBLANK(cpu_transcoder));
4754 pipe_config->adjusted_mode.crtc_vblank_start = (tmp & 0xffff) + 1;
4755 pipe_config->adjusted_mode.crtc_vblank_end = ((tmp >> 16) & 0xffff) + 1;
4756 tmp = I915_READ(VSYNC(cpu_transcoder));
4757 pipe_config->adjusted_mode.crtc_vsync_start = (tmp & 0xffff) + 1;
4758 pipe_config->adjusted_mode.crtc_vsync_end = ((tmp >> 16) & 0xffff) + 1;
4759
4760 if (I915_READ(PIPECONF(cpu_transcoder)) & PIPECONF_INTERLACE_MASK) {
4761 pipe_config->adjusted_mode.flags |= DRM_MODE_FLAG_INTERLACE;
4762 pipe_config->adjusted_mode.crtc_vtotal += 1;
4763 pipe_config->adjusted_mode.crtc_vblank_end += 1;
4764 }
4765
4766 tmp = I915_READ(PIPESRC(crtc->pipe));
4767 pipe_config->requested_mode.vdisplay = (tmp & 0xffff) + 1;
4768 pipe_config->requested_mode.hdisplay = ((tmp >> 16) & 0xffff) + 1;
4769}
4770
Daniel Vetter84b046f2013-02-19 18:48:54 +01004771static void i9xx_set_pipeconf(struct intel_crtc *intel_crtc)
4772{
4773 struct drm_device *dev = intel_crtc->base.dev;
4774 struct drm_i915_private *dev_priv = dev->dev_private;
4775 uint32_t pipeconf;
4776
4777 pipeconf = I915_READ(PIPECONF(intel_crtc->pipe));
4778
4779 if (intel_crtc->pipe == 0 && INTEL_INFO(dev)->gen < 4) {
4780 /* Enable pixel doubling when the dot clock is > 90% of the (display)
4781 * core speed.
4782 *
4783 * XXX: No double-wide on 915GM pipe B. Is that the only reason for the
4784 * pipe == 0 check?
4785 */
4786 if (intel_crtc->config.requested_mode.clock >
4787 dev_priv->display.get_display_clock_speed(dev) * 9 / 10)
4788 pipeconf |= PIPECONF_DOUBLE_WIDE;
4789 else
4790 pipeconf &= ~PIPECONF_DOUBLE_WIDE;
4791 }
4792
Daniel Vetterff9ce462013-04-24 14:57:17 +02004793 /* only g4x and later have fancy bpc/dither controls */
4794 if (IS_G4X(dev) || IS_VALLEYVIEW(dev)) {
4795 pipeconf &= ~(PIPECONF_BPC_MASK |
4796 PIPECONF_DITHER_EN | PIPECONF_DITHER_TYPE_MASK);
Daniel Vetter84b046f2013-02-19 18:48:54 +01004797
Daniel Vetterff9ce462013-04-24 14:57:17 +02004798 /* Bspec claims that we can't use dithering for 30bpp pipes. */
4799 if (intel_crtc->config.dither && intel_crtc->config.pipe_bpp != 30)
4800 pipeconf |= PIPECONF_DITHER_EN |
4801 PIPECONF_DITHER_TYPE_SP;
4802
4803 switch (intel_crtc->config.pipe_bpp) {
4804 case 18:
4805 pipeconf |= PIPECONF_6BPC;
4806 break;
4807 case 24:
4808 pipeconf |= PIPECONF_8BPC;
4809 break;
4810 case 30:
4811 pipeconf |= PIPECONF_10BPC;
4812 break;
4813 default:
4814 /* Case prevented by intel_choose_pipe_bpp_dither. */
4815 BUG();
Daniel Vetter84b046f2013-02-19 18:48:54 +01004816 }
4817 }
4818
4819 if (HAS_PIPE_CXSR(dev)) {
4820 if (intel_crtc->lowfreq_avail) {
4821 DRM_DEBUG_KMS("enabling CxSR downclocking\n");
4822 pipeconf |= PIPECONF_CXSR_DOWNCLOCK;
4823 } else {
4824 DRM_DEBUG_KMS("disabling CxSR downclocking\n");
4825 pipeconf &= ~PIPECONF_CXSR_DOWNCLOCK;
4826 }
4827 }
4828
4829 pipeconf &= ~PIPECONF_INTERLACE_MASK;
4830 if (!IS_GEN2(dev) &&
4831 intel_crtc->config.adjusted_mode.flags & DRM_MODE_FLAG_INTERLACE)
4832 pipeconf |= PIPECONF_INTERLACE_W_FIELD_INDICATION;
4833 else
4834 pipeconf |= PIPECONF_PROGRESSIVE;
4835
Ville Syrjälä9c8e09b2013-04-02 16:10:09 +03004836 if (IS_VALLEYVIEW(dev)) {
4837 if (intel_crtc->config.limited_color_range)
4838 pipeconf |= PIPECONF_COLOR_RANGE_SELECT;
4839 else
4840 pipeconf &= ~PIPECONF_COLOR_RANGE_SELECT;
4841 }
4842
Daniel Vetter84b046f2013-02-19 18:48:54 +01004843 I915_WRITE(PIPECONF(intel_crtc->pipe), pipeconf);
4844 POSTING_READ(PIPECONF(intel_crtc->pipe));
4845}
4846
Eric Anholtf564048e2011-03-30 13:01:02 -07004847static int i9xx_crtc_mode_set(struct drm_crtc *crtc,
Eric Anholtf564048e2011-03-30 13:01:02 -07004848 int x, int y,
Daniel Vetter94352cf2012-07-05 22:51:56 +02004849 struct drm_framebuffer *fb)
Jesse Barnes79e53942008-11-07 14:24:08 -08004850{
4851 struct drm_device *dev = crtc->dev;
4852 struct drm_i915_private *dev_priv = dev->dev_private;
4853 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01004854 struct drm_display_mode *mode = &intel_crtc->config.requested_mode;
Jesse Barnes79e53942008-11-07 14:24:08 -08004855 int pipe = intel_crtc->pipe;
Jesse Barnes80824002009-09-10 15:28:06 -07004856 int plane = intel_crtc->plane;
Eric Anholtc751ce42010-03-25 11:48:48 -07004857 int refclk, num_connectors = 0;
Jesse Barnes652c3932009-08-17 13:31:43 -07004858 intel_clock_t clock, reduced_clock;
Daniel Vetter84b046f2013-02-19 18:48:54 +01004859 u32 dspcntr;
Daniel Vettera16af7212013-04-30 14:01:44 +02004860 bool ok, has_reduced_clock = false;
4861 bool is_lvds = false;
Chris Wilson5eddb702010-09-11 13:48:45 +01004862 struct intel_encoder *encoder;
Ma Lingd4906092009-03-18 20:13:27 +08004863 const intel_limit_t *limit;
Chris Wilson5c3b82e2009-02-11 13:25:09 +00004864 int ret;
Jesse Barnes79e53942008-11-07 14:24:08 -08004865
Daniel Vetter6c2b7c122012-07-05 09:50:24 +02004866 for_each_encoder_on_crtc(dev, crtc, encoder) {
Chris Wilson5eddb702010-09-11 13:48:45 +01004867 switch (encoder->type) {
Jesse Barnes79e53942008-11-07 14:24:08 -08004868 case INTEL_OUTPUT_LVDS:
4869 is_lvds = true;
4870 break;
Jesse Barnes79e53942008-11-07 14:24:08 -08004871 }
Kristian Høgsberg43565a02009-02-13 20:56:52 -05004872
Eric Anholtc751ce42010-03-25 11:48:48 -07004873 num_connectors++;
Jesse Barnes79e53942008-11-07 14:24:08 -08004874 }
4875
Jesse Barnesc65d77d2011-12-15 12:30:36 -08004876 refclk = i9xx_get_refclk(crtc, num_connectors);
Jesse Barnes79e53942008-11-07 14:24:08 -08004877
Ma Lingd4906092009-03-18 20:13:27 +08004878 /*
4879 * Returns a set of divisors for the desired target clock with the given
4880 * refclk, or FALSE. The returned values represent the clock equation:
4881 * reflck * (5 * (m1 + 2) + (m2 + 2)) / (n + 2) / p1 / p2.
4882 */
Chris Wilson1b894b52010-12-14 20:04:54 +00004883 limit = intel_limit(crtc, refclk);
Daniel Vetterff9a6752013-06-01 17:16:21 +02004884 ok = dev_priv->display.find_dpll(limit, crtc,
4885 intel_crtc->config.port_clock,
Daniel Vetteree9300b2013-06-03 22:40:22 +02004886 refclk, NULL, &clock);
4887 if (!ok && !intel_crtc->config.clock_set) {
Jesse Barnes79e53942008-11-07 14:24:08 -08004888 DRM_ERROR("Couldn't find PLL settings for mode!\n");
Eric Anholtf564048e2011-03-30 13:01:02 -07004889 return -EINVAL;
4890 }
4891
4892 /* Ensure that the cursor is valid for the new mode before changing... */
4893 intel_crtc_update_cursor(crtc, true);
4894
4895 if (is_lvds && dev_priv->lvds_downclock_avail) {
Sean Paulcec2f352012-01-10 15:09:36 -08004896 /*
4897 * Ensure we match the reduced clock's P to the target clock.
4898 * If the clocks don't match, we can't switch the display clock
4899 * by using the FP0/FP1. In such case we will disable the LVDS
4900 * downclock feature.
4901 */
Daniel Vetteree9300b2013-06-03 22:40:22 +02004902 has_reduced_clock =
4903 dev_priv->display.find_dpll(limit, crtc,
Eric Anholtf564048e2011-03-30 13:01:02 -07004904 dev_priv->lvds_downclock,
Daniel Vetteree9300b2013-06-03 22:40:22 +02004905 refclk, &clock,
Eric Anholtf564048e2011-03-30 13:01:02 -07004906 &reduced_clock);
Eric Anholtf564048e2011-03-30 13:01:02 -07004907 }
Daniel Vetterf47709a2013-03-28 10:42:02 +01004908 /* Compat-code for transition, will disappear. */
4909 if (!intel_crtc->config.clock_set) {
4910 intel_crtc->config.dpll.n = clock.n;
4911 intel_crtc->config.dpll.m1 = clock.m1;
4912 intel_crtc->config.dpll.m2 = clock.m2;
4913 intel_crtc->config.dpll.p1 = clock.p1;
4914 intel_crtc->config.dpll.p2 = clock.p2;
4915 }
Eric Anholtf564048e2011-03-30 13:01:02 -07004916
Daniel Vettereb1cbe42012-03-28 23:12:16 +02004917 if (IS_GEN2(dev))
Daniel Vetter8a654f32013-06-01 17:16:22 +02004918 i8xx_update_pll(intel_crtc,
Vijay Purushothaman2a8f64c2012-09-27 19:13:06 +05304919 has_reduced_clock ? &reduced_clock : NULL,
4920 num_connectors);
Jesse Barnesa0c4da22012-06-15 11:55:13 -07004921 else if (IS_VALLEYVIEW(dev))
Daniel Vetterf47709a2013-03-28 10:42:02 +01004922 vlv_update_pll(intel_crtc);
Eric Anholtf564048e2011-03-30 13:01:02 -07004923 else
Daniel Vetterf47709a2013-03-28 10:42:02 +01004924 i9xx_update_pll(intel_crtc,
Daniel Vettereb1cbe42012-03-28 23:12:16 +02004925 has_reduced_clock ? &reduced_clock : NULL,
Jesse Barnes89b667f2013-04-18 14:51:36 -07004926 num_connectors);
Eric Anholtf564048e2011-03-30 13:01:02 -07004927
Eric Anholtf564048e2011-03-30 13:01:02 -07004928 /* Set up the display plane register */
4929 dspcntr = DISPPLANE_GAMMA_ENABLE;
4930
Jesse Barnesda6ecc52013-03-08 10:46:00 -08004931 if (!IS_VALLEYVIEW(dev)) {
4932 if (pipe == 0)
4933 dspcntr &= ~DISPPLANE_SEL_PIPE_MASK;
4934 else
4935 dspcntr |= DISPPLANE_SEL_PIPE_B;
4936 }
Eric Anholtf564048e2011-03-30 13:01:02 -07004937
Daniel Vetter8a654f32013-06-01 17:16:22 +02004938 intel_set_pipe_timings(intel_crtc);
Eric Anholtf564048e2011-03-30 13:01:02 -07004939
4940 /* pipesrc and dspsize control the size that is scaled from,
4941 * which should always be the user's requested size.
4942 */
Eric Anholt929c77f2011-03-30 13:01:04 -07004943 I915_WRITE(DSPSIZE(plane),
4944 ((mode->vdisplay - 1) << 16) |
4945 (mode->hdisplay - 1));
4946 I915_WRITE(DSPPOS(plane), 0);
Eric Anholtf564048e2011-03-30 13:01:02 -07004947
Daniel Vetter84b046f2013-02-19 18:48:54 +01004948 i9xx_set_pipeconf(intel_crtc);
4949
Eric Anholtf564048e2011-03-30 13:01:02 -07004950 I915_WRITE(DSPCNTR(plane), dspcntr);
4951 POSTING_READ(DSPCNTR(plane));
4952
Daniel Vetter94352cf2012-07-05 22:51:56 +02004953 ret = intel_pipe_set_base(crtc, x, y, fb);
Eric Anholtf564048e2011-03-30 13:01:02 -07004954
4955 intel_update_watermarks(dev);
4956
Eric Anholtf564048e2011-03-30 13:01:02 -07004957 return ret;
4958}
4959
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02004960static void i9xx_get_pfit_config(struct intel_crtc *crtc,
4961 struct intel_crtc_config *pipe_config)
4962{
4963 struct drm_device *dev = crtc->base.dev;
4964 struct drm_i915_private *dev_priv = dev->dev_private;
4965 uint32_t tmp;
4966
4967 tmp = I915_READ(PFIT_CONTROL);
4968
4969 if (INTEL_INFO(dev)->gen < 4) {
4970 if (crtc->pipe != PIPE_B)
4971 return;
4972
4973 /* gen2/3 store dither state in pfit control, needs to match */
4974 pipe_config->gmch_pfit.control = tmp & PANEL_8TO6_DITHER_ENABLE;
4975 } else {
4976 if ((tmp & PFIT_PIPE_MASK) != (crtc->pipe << PFIT_PIPE_SHIFT))
4977 return;
4978 }
4979
4980 if (!(tmp & PFIT_ENABLE))
4981 return;
4982
4983 pipe_config->gmch_pfit.control = I915_READ(PFIT_CONTROL);
4984 pipe_config->gmch_pfit.pgm_ratios = I915_READ(PFIT_PGM_RATIOS);
4985 if (INTEL_INFO(dev)->gen < 5)
4986 pipe_config->gmch_pfit.lvds_border_bits =
4987 I915_READ(LVDS) & LVDS_BORDER_ENABLE;
4988}
4989
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01004990static bool i9xx_get_pipe_config(struct intel_crtc *crtc,
4991 struct intel_crtc_config *pipe_config)
4992{
4993 struct drm_device *dev = crtc->base.dev;
4994 struct drm_i915_private *dev_priv = dev->dev_private;
4995 uint32_t tmp;
4996
Daniel Vettereccb1402013-05-22 00:50:22 +02004997 pipe_config->cpu_transcoder = crtc->pipe;
4998
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01004999 tmp = I915_READ(PIPECONF(crtc->pipe));
5000 if (!(tmp & PIPECONF_ENABLE))
5001 return false;
5002
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02005003 intel_get_pipe_timings(crtc, pipe_config);
5004
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02005005 i9xx_get_pfit_config(crtc, pipe_config);
5006
Daniel Vetter6c49f242013-06-06 12:45:25 +02005007 if (INTEL_INFO(dev)->gen >= 4) {
5008 tmp = I915_READ(DPLL_MD(crtc->pipe));
5009 pipe_config->pixel_multiplier =
5010 ((tmp & DPLL_MD_UDI_MULTIPLIER_MASK)
5011 >> DPLL_MD_UDI_MULTIPLIER_SHIFT) + 1;
5012 } else if (IS_I945G(dev) || IS_I945GM(dev) || IS_G33(dev)) {
5013 tmp = I915_READ(DPLL(crtc->pipe));
5014 pipe_config->pixel_multiplier =
5015 ((tmp & SDVO_MULTIPLIER_MASK)
5016 >> SDVO_MULTIPLIER_SHIFT_HIRES) + 1;
5017 } else {
5018 /* Note that on i915G/GM the pixel multiplier is in the sdvo
5019 * port and will be fixed up in the encoder->get_config
5020 * function. */
5021 pipe_config->pixel_multiplier = 1;
5022 }
5023
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01005024 return true;
5025}
5026
Paulo Zanonidde86e22012-12-01 12:04:25 -02005027static void ironlake_init_pch_refclk(struct drm_device *dev)
Jesse Barnes13d83a62011-08-03 12:59:20 -07005028{
5029 struct drm_i915_private *dev_priv = dev->dev_private;
5030 struct drm_mode_config *mode_config = &dev->mode_config;
Jesse Barnes13d83a62011-08-03 12:59:20 -07005031 struct intel_encoder *encoder;
Chris Wilson74cfd7a2013-03-26 16:33:04 -07005032 u32 val, final;
Jesse Barnes13d83a62011-08-03 12:59:20 -07005033 bool has_lvds = false;
Keith Packard199e5d72011-09-22 12:01:57 -07005034 bool has_cpu_edp = false;
Keith Packard199e5d72011-09-22 12:01:57 -07005035 bool has_panel = false;
Keith Packard99eb6a02011-09-26 14:29:12 -07005036 bool has_ck505 = false;
5037 bool can_ssc = false;
Jesse Barnes13d83a62011-08-03 12:59:20 -07005038
5039 /* We need to take the global config into account */
Keith Packard199e5d72011-09-22 12:01:57 -07005040 list_for_each_entry(encoder, &mode_config->encoder_list,
5041 base.head) {
5042 switch (encoder->type) {
5043 case INTEL_OUTPUT_LVDS:
5044 has_panel = true;
5045 has_lvds = true;
5046 break;
5047 case INTEL_OUTPUT_EDP:
5048 has_panel = true;
Imre Deak2de69052013-05-08 13:14:04 +03005049 if (enc_to_dig_port(&encoder->base)->port == PORT_A)
Keith Packard199e5d72011-09-22 12:01:57 -07005050 has_cpu_edp = true;
5051 break;
Jesse Barnes13d83a62011-08-03 12:59:20 -07005052 }
5053 }
5054
Keith Packard99eb6a02011-09-26 14:29:12 -07005055 if (HAS_PCH_IBX(dev)) {
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03005056 has_ck505 = dev_priv->vbt.display_clock_mode;
Keith Packard99eb6a02011-09-26 14:29:12 -07005057 can_ssc = has_ck505;
5058 } else {
5059 has_ck505 = false;
5060 can_ssc = true;
5061 }
5062
Imre Deak2de69052013-05-08 13:14:04 +03005063 DRM_DEBUG_KMS("has_panel %d has_lvds %d has_ck505 %d\n",
5064 has_panel, has_lvds, has_ck505);
Jesse Barnes13d83a62011-08-03 12:59:20 -07005065
5066 /* Ironlake: try to setup display ref clock before DPLL
5067 * enabling. This is only under driver's control after
5068 * PCH B stepping, previous chipset stepping should be
5069 * ignoring this setting.
5070 */
Chris Wilson74cfd7a2013-03-26 16:33:04 -07005071 val = I915_READ(PCH_DREF_CONTROL);
Jesse Barnes13d83a62011-08-03 12:59:20 -07005072
Chris Wilson74cfd7a2013-03-26 16:33:04 -07005073 /* As we must carefully and slowly disable/enable each source in turn,
5074 * compute the final state we want first and check if we need to
5075 * make any changes at all.
5076 */
5077 final = val;
5078 final &= ~DREF_NONSPREAD_SOURCE_MASK;
Keith Packard99eb6a02011-09-26 14:29:12 -07005079 if (has_ck505)
Chris Wilson74cfd7a2013-03-26 16:33:04 -07005080 final |= DREF_NONSPREAD_CK505_ENABLE;
Keith Packard99eb6a02011-09-26 14:29:12 -07005081 else
Chris Wilson74cfd7a2013-03-26 16:33:04 -07005082 final |= DREF_NONSPREAD_SOURCE_ENABLE;
5083
5084 final &= ~DREF_SSC_SOURCE_MASK;
5085 final &= ~DREF_CPU_SOURCE_OUTPUT_MASK;
5086 final &= ~DREF_SSC1_ENABLE;
Jesse Barnes13d83a62011-08-03 12:59:20 -07005087
Keith Packard199e5d72011-09-22 12:01:57 -07005088 if (has_panel) {
Chris Wilson74cfd7a2013-03-26 16:33:04 -07005089 final |= DREF_SSC_SOURCE_ENABLE;
5090
5091 if (intel_panel_use_ssc(dev_priv) && can_ssc)
5092 final |= DREF_SSC1_ENABLE;
5093
5094 if (has_cpu_edp) {
5095 if (intel_panel_use_ssc(dev_priv) && can_ssc)
5096 final |= DREF_CPU_SOURCE_OUTPUT_DOWNSPREAD;
5097 else
5098 final |= DREF_CPU_SOURCE_OUTPUT_NONSPREAD;
5099 } else
5100 final |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
5101 } else {
5102 final |= DREF_SSC_SOURCE_DISABLE;
5103 final |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
5104 }
5105
5106 if (final == val)
5107 return;
5108
5109 /* Always enable nonspread source */
5110 val &= ~DREF_NONSPREAD_SOURCE_MASK;
5111
5112 if (has_ck505)
5113 val |= DREF_NONSPREAD_CK505_ENABLE;
5114 else
5115 val |= DREF_NONSPREAD_SOURCE_ENABLE;
5116
5117 if (has_panel) {
5118 val &= ~DREF_SSC_SOURCE_MASK;
5119 val |= DREF_SSC_SOURCE_ENABLE;
Jesse Barnes13d83a62011-08-03 12:59:20 -07005120
Keith Packard199e5d72011-09-22 12:01:57 -07005121 /* SSC must be turned on before enabling the CPU output */
Keith Packard99eb6a02011-09-26 14:29:12 -07005122 if (intel_panel_use_ssc(dev_priv) && can_ssc) {
Keith Packard199e5d72011-09-22 12:01:57 -07005123 DRM_DEBUG_KMS("Using SSC on panel\n");
Chris Wilson74cfd7a2013-03-26 16:33:04 -07005124 val |= DREF_SSC1_ENABLE;
Daniel Vettere77166b2012-03-30 22:14:05 +02005125 } else
Chris Wilson74cfd7a2013-03-26 16:33:04 -07005126 val &= ~DREF_SSC1_ENABLE;
Keith Packard199e5d72011-09-22 12:01:57 -07005127
5128 /* Get SSC going before enabling the outputs */
Chris Wilson74cfd7a2013-03-26 16:33:04 -07005129 I915_WRITE(PCH_DREF_CONTROL, val);
Keith Packard199e5d72011-09-22 12:01:57 -07005130 POSTING_READ(PCH_DREF_CONTROL);
5131 udelay(200);
5132
Chris Wilson74cfd7a2013-03-26 16:33:04 -07005133 val &= ~DREF_CPU_SOURCE_OUTPUT_MASK;
Jesse Barnes13d83a62011-08-03 12:59:20 -07005134
5135 /* Enable CPU source on CPU attached eDP */
Keith Packard199e5d72011-09-22 12:01:57 -07005136 if (has_cpu_edp) {
Keith Packard99eb6a02011-09-26 14:29:12 -07005137 if (intel_panel_use_ssc(dev_priv) && can_ssc) {
Keith Packard199e5d72011-09-22 12:01:57 -07005138 DRM_DEBUG_KMS("Using SSC on eDP\n");
Chris Wilson74cfd7a2013-03-26 16:33:04 -07005139 val |= DREF_CPU_SOURCE_OUTPUT_DOWNSPREAD;
Keith Packard199e5d72011-09-22 12:01:57 -07005140 }
Jesse Barnes13d83a62011-08-03 12:59:20 -07005141 else
Chris Wilson74cfd7a2013-03-26 16:33:04 -07005142 val |= DREF_CPU_SOURCE_OUTPUT_NONSPREAD;
Keith Packard199e5d72011-09-22 12:01:57 -07005143 } else
Chris Wilson74cfd7a2013-03-26 16:33:04 -07005144 val |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
Keith Packard199e5d72011-09-22 12:01:57 -07005145
Chris Wilson74cfd7a2013-03-26 16:33:04 -07005146 I915_WRITE(PCH_DREF_CONTROL, val);
Keith Packard199e5d72011-09-22 12:01:57 -07005147 POSTING_READ(PCH_DREF_CONTROL);
5148 udelay(200);
5149 } else {
5150 DRM_DEBUG_KMS("Disabling SSC entirely\n");
5151
Chris Wilson74cfd7a2013-03-26 16:33:04 -07005152 val &= ~DREF_CPU_SOURCE_OUTPUT_MASK;
Keith Packard199e5d72011-09-22 12:01:57 -07005153
5154 /* Turn off CPU output */
Chris Wilson74cfd7a2013-03-26 16:33:04 -07005155 val |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
Keith Packard199e5d72011-09-22 12:01:57 -07005156
Chris Wilson74cfd7a2013-03-26 16:33:04 -07005157 I915_WRITE(PCH_DREF_CONTROL, val);
Keith Packard199e5d72011-09-22 12:01:57 -07005158 POSTING_READ(PCH_DREF_CONTROL);
5159 udelay(200);
5160
5161 /* Turn off the SSC source */
Chris Wilson74cfd7a2013-03-26 16:33:04 -07005162 val &= ~DREF_SSC_SOURCE_MASK;
5163 val |= DREF_SSC_SOURCE_DISABLE;
Keith Packard199e5d72011-09-22 12:01:57 -07005164
5165 /* Turn off SSC1 */
Chris Wilson74cfd7a2013-03-26 16:33:04 -07005166 val &= ~DREF_SSC1_ENABLE;
Keith Packard199e5d72011-09-22 12:01:57 -07005167
Chris Wilson74cfd7a2013-03-26 16:33:04 -07005168 I915_WRITE(PCH_DREF_CONTROL, val);
Jesse Barnes13d83a62011-08-03 12:59:20 -07005169 POSTING_READ(PCH_DREF_CONTROL);
5170 udelay(200);
5171 }
Chris Wilson74cfd7a2013-03-26 16:33:04 -07005172
5173 BUG_ON(val != final);
Jesse Barnes13d83a62011-08-03 12:59:20 -07005174}
5175
Paulo Zanonidde86e22012-12-01 12:04:25 -02005176/* Sequence to enable CLKOUT_DP for FDI usage and configure PCH FDI I/O. */
5177static void lpt_init_pch_refclk(struct drm_device *dev)
5178{
5179 struct drm_i915_private *dev_priv = dev->dev_private;
5180 struct drm_mode_config *mode_config = &dev->mode_config;
5181 struct intel_encoder *encoder;
5182 bool has_vga = false;
5183 bool is_sdv = false;
5184 u32 tmp;
5185
5186 list_for_each_entry(encoder, &mode_config->encoder_list, base.head) {
5187 switch (encoder->type) {
5188 case INTEL_OUTPUT_ANALOG:
5189 has_vga = true;
5190 break;
5191 }
5192 }
5193
5194 if (!has_vga)
5195 return;
5196
Daniel Vetterc00db242013-01-22 15:33:27 +01005197 mutex_lock(&dev_priv->dpio_lock);
5198
Paulo Zanonidde86e22012-12-01 12:04:25 -02005199 /* XXX: Rip out SDV support once Haswell ships for real. */
5200 if (IS_HASWELL(dev) && (dev->pci_device & 0xFF00) == 0x0C00)
5201 is_sdv = true;
5202
5203 tmp = intel_sbi_read(dev_priv, SBI_SSCCTL, SBI_ICLK);
5204 tmp &= ~SBI_SSCCTL_DISABLE;
5205 tmp |= SBI_SSCCTL_PATHALT;
5206 intel_sbi_write(dev_priv, SBI_SSCCTL, tmp, SBI_ICLK);
5207
5208 udelay(24);
5209
5210 tmp = intel_sbi_read(dev_priv, SBI_SSCCTL, SBI_ICLK);
5211 tmp &= ~SBI_SSCCTL_PATHALT;
5212 intel_sbi_write(dev_priv, SBI_SSCCTL, tmp, SBI_ICLK);
5213
5214 if (!is_sdv) {
5215 tmp = I915_READ(SOUTH_CHICKEN2);
5216 tmp |= FDI_MPHY_IOSFSB_RESET_CTL;
5217 I915_WRITE(SOUTH_CHICKEN2, tmp);
5218
5219 if (wait_for_atomic_us(I915_READ(SOUTH_CHICKEN2) &
5220 FDI_MPHY_IOSFSB_RESET_STATUS, 100))
5221 DRM_ERROR("FDI mPHY reset assert timeout\n");
5222
5223 tmp = I915_READ(SOUTH_CHICKEN2);
5224 tmp &= ~FDI_MPHY_IOSFSB_RESET_CTL;
5225 I915_WRITE(SOUTH_CHICKEN2, tmp);
5226
5227 if (wait_for_atomic_us((I915_READ(SOUTH_CHICKEN2) &
5228 FDI_MPHY_IOSFSB_RESET_STATUS) == 0,
5229 100))
5230 DRM_ERROR("FDI mPHY reset de-assert timeout\n");
5231 }
5232
5233 tmp = intel_sbi_read(dev_priv, 0x8008, SBI_MPHY);
5234 tmp &= ~(0xFF << 24);
5235 tmp |= (0x12 << 24);
5236 intel_sbi_write(dev_priv, 0x8008, tmp, SBI_MPHY);
5237
Paulo Zanonidde86e22012-12-01 12:04:25 -02005238 if (is_sdv) {
5239 tmp = intel_sbi_read(dev_priv, 0x800C, SBI_MPHY);
5240 tmp |= 0x7FFF;
5241 intel_sbi_write(dev_priv, 0x800C, tmp, SBI_MPHY);
5242 }
5243
5244 tmp = intel_sbi_read(dev_priv, 0x2008, SBI_MPHY);
5245 tmp |= (1 << 11);
5246 intel_sbi_write(dev_priv, 0x2008, tmp, SBI_MPHY);
5247
5248 tmp = intel_sbi_read(dev_priv, 0x2108, SBI_MPHY);
5249 tmp |= (1 << 11);
5250 intel_sbi_write(dev_priv, 0x2108, tmp, SBI_MPHY);
5251
5252 if (is_sdv) {
5253 tmp = intel_sbi_read(dev_priv, 0x2038, SBI_MPHY);
5254 tmp |= (0x3F << 24) | (0xF << 20) | (0xF << 16);
5255 intel_sbi_write(dev_priv, 0x2038, tmp, SBI_MPHY);
5256
5257 tmp = intel_sbi_read(dev_priv, 0x2138, SBI_MPHY);
5258 tmp |= (0x3F << 24) | (0xF << 20) | (0xF << 16);
5259 intel_sbi_write(dev_priv, 0x2138, tmp, SBI_MPHY);
5260
5261 tmp = intel_sbi_read(dev_priv, 0x203C, SBI_MPHY);
5262 tmp |= (0x3F << 8);
5263 intel_sbi_write(dev_priv, 0x203C, tmp, SBI_MPHY);
5264
5265 tmp = intel_sbi_read(dev_priv, 0x213C, SBI_MPHY);
5266 tmp |= (0x3F << 8);
5267 intel_sbi_write(dev_priv, 0x213C, tmp, SBI_MPHY);
5268 }
5269
5270 tmp = intel_sbi_read(dev_priv, 0x206C, SBI_MPHY);
5271 tmp |= (1 << 24) | (1 << 21) | (1 << 18);
5272 intel_sbi_write(dev_priv, 0x206C, tmp, SBI_MPHY);
5273
5274 tmp = intel_sbi_read(dev_priv, 0x216C, SBI_MPHY);
5275 tmp |= (1 << 24) | (1 << 21) | (1 << 18);
5276 intel_sbi_write(dev_priv, 0x216C, tmp, SBI_MPHY);
5277
5278 if (!is_sdv) {
5279 tmp = intel_sbi_read(dev_priv, 0x2080, SBI_MPHY);
5280 tmp &= ~(7 << 13);
5281 tmp |= (5 << 13);
5282 intel_sbi_write(dev_priv, 0x2080, tmp, SBI_MPHY);
5283
5284 tmp = intel_sbi_read(dev_priv, 0x2180, SBI_MPHY);
5285 tmp &= ~(7 << 13);
5286 tmp |= (5 << 13);
5287 intel_sbi_write(dev_priv, 0x2180, tmp, SBI_MPHY);
5288 }
5289
5290 tmp = intel_sbi_read(dev_priv, 0x208C, SBI_MPHY);
5291 tmp &= ~0xFF;
5292 tmp |= 0x1C;
5293 intel_sbi_write(dev_priv, 0x208C, tmp, SBI_MPHY);
5294
5295 tmp = intel_sbi_read(dev_priv, 0x218C, SBI_MPHY);
5296 tmp &= ~0xFF;
5297 tmp |= 0x1C;
5298 intel_sbi_write(dev_priv, 0x218C, tmp, SBI_MPHY);
5299
5300 tmp = intel_sbi_read(dev_priv, 0x2098, SBI_MPHY);
5301 tmp &= ~(0xFF << 16);
5302 tmp |= (0x1C << 16);
5303 intel_sbi_write(dev_priv, 0x2098, tmp, SBI_MPHY);
5304
5305 tmp = intel_sbi_read(dev_priv, 0x2198, SBI_MPHY);
5306 tmp &= ~(0xFF << 16);
5307 tmp |= (0x1C << 16);
5308 intel_sbi_write(dev_priv, 0x2198, tmp, SBI_MPHY);
5309
5310 if (!is_sdv) {
5311 tmp = intel_sbi_read(dev_priv, 0x20C4, SBI_MPHY);
5312 tmp |= (1 << 27);
5313 intel_sbi_write(dev_priv, 0x20C4, tmp, SBI_MPHY);
5314
5315 tmp = intel_sbi_read(dev_priv, 0x21C4, SBI_MPHY);
5316 tmp |= (1 << 27);
5317 intel_sbi_write(dev_priv, 0x21C4, tmp, SBI_MPHY);
5318
5319 tmp = intel_sbi_read(dev_priv, 0x20EC, SBI_MPHY);
5320 tmp &= ~(0xF << 28);
5321 tmp |= (4 << 28);
5322 intel_sbi_write(dev_priv, 0x20EC, tmp, SBI_MPHY);
5323
5324 tmp = intel_sbi_read(dev_priv, 0x21EC, SBI_MPHY);
5325 tmp &= ~(0xF << 28);
5326 tmp |= (4 << 28);
5327 intel_sbi_write(dev_priv, 0x21EC, tmp, SBI_MPHY);
5328 }
5329
5330 /* ULT uses SBI_GEN0, but ULT doesn't have VGA, so we don't care. */
5331 tmp = intel_sbi_read(dev_priv, SBI_DBUFF0, SBI_ICLK);
5332 tmp |= SBI_DBUFF0_ENABLE;
5333 intel_sbi_write(dev_priv, SBI_DBUFF0, tmp, SBI_ICLK);
Daniel Vetterc00db242013-01-22 15:33:27 +01005334
5335 mutex_unlock(&dev_priv->dpio_lock);
Paulo Zanonidde86e22012-12-01 12:04:25 -02005336}
5337
5338/*
5339 * Initialize reference clocks when the driver loads
5340 */
5341void intel_init_pch_refclk(struct drm_device *dev)
5342{
5343 if (HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev))
5344 ironlake_init_pch_refclk(dev);
5345 else if (HAS_PCH_LPT(dev))
5346 lpt_init_pch_refclk(dev);
5347}
5348
Jesse Barnesd9d444c2011-09-02 13:03:05 -07005349static int ironlake_get_refclk(struct drm_crtc *crtc)
5350{
5351 struct drm_device *dev = crtc->dev;
5352 struct drm_i915_private *dev_priv = dev->dev_private;
5353 struct intel_encoder *encoder;
Jesse Barnesd9d444c2011-09-02 13:03:05 -07005354 int num_connectors = 0;
5355 bool is_lvds = false;
5356
Daniel Vetter6c2b7c122012-07-05 09:50:24 +02005357 for_each_encoder_on_crtc(dev, crtc, encoder) {
Jesse Barnesd9d444c2011-09-02 13:03:05 -07005358 switch (encoder->type) {
5359 case INTEL_OUTPUT_LVDS:
5360 is_lvds = true;
5361 break;
Jesse Barnesd9d444c2011-09-02 13:03:05 -07005362 }
5363 num_connectors++;
5364 }
5365
5366 if (is_lvds && intel_panel_use_ssc(dev_priv) && num_connectors < 2) {
5367 DRM_DEBUG_KMS("using SSC reference clock of %d MHz\n",
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03005368 dev_priv->vbt.lvds_ssc_freq);
5369 return dev_priv->vbt.lvds_ssc_freq * 1000;
Jesse Barnesd9d444c2011-09-02 13:03:05 -07005370 }
5371
5372 return 120000;
5373}
5374
Daniel Vetter6ff93602013-04-19 11:24:36 +02005375static void ironlake_set_pipeconf(struct drm_crtc *crtc)
Paulo Zanonic8203562012-09-12 10:06:29 -03005376{
5377 struct drm_i915_private *dev_priv = crtc->dev->dev_private;
5378 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5379 int pipe = intel_crtc->pipe;
5380 uint32_t val;
5381
5382 val = I915_READ(PIPECONF(pipe));
5383
Daniel Vetterdfd07d72012-12-17 11:21:38 +01005384 val &= ~PIPECONF_BPC_MASK;
Daniel Vetter965e0c42013-03-27 00:44:57 +01005385 switch (intel_crtc->config.pipe_bpp) {
Paulo Zanonic8203562012-09-12 10:06:29 -03005386 case 18:
Daniel Vetterdfd07d72012-12-17 11:21:38 +01005387 val |= PIPECONF_6BPC;
Paulo Zanonic8203562012-09-12 10:06:29 -03005388 break;
5389 case 24:
Daniel Vetterdfd07d72012-12-17 11:21:38 +01005390 val |= PIPECONF_8BPC;
Paulo Zanonic8203562012-09-12 10:06:29 -03005391 break;
5392 case 30:
Daniel Vetterdfd07d72012-12-17 11:21:38 +01005393 val |= PIPECONF_10BPC;
Paulo Zanonic8203562012-09-12 10:06:29 -03005394 break;
5395 case 36:
Daniel Vetterdfd07d72012-12-17 11:21:38 +01005396 val |= PIPECONF_12BPC;
Paulo Zanonic8203562012-09-12 10:06:29 -03005397 break;
5398 default:
Paulo Zanonicc769b62012-09-20 18:36:03 -03005399 /* Case prevented by intel_choose_pipe_bpp_dither. */
5400 BUG();
Paulo Zanonic8203562012-09-12 10:06:29 -03005401 }
5402
5403 val &= ~(PIPECONF_DITHER_EN | PIPECONF_DITHER_TYPE_MASK);
Daniel Vetterd8b32242013-04-25 17:54:44 +02005404 if (intel_crtc->config.dither)
Paulo Zanonic8203562012-09-12 10:06:29 -03005405 val |= (PIPECONF_DITHER_EN | PIPECONF_DITHER_TYPE_SP);
5406
5407 val &= ~PIPECONF_INTERLACE_MASK;
Daniel Vetter6ff93602013-04-19 11:24:36 +02005408 if (intel_crtc->config.adjusted_mode.flags & DRM_MODE_FLAG_INTERLACE)
Paulo Zanonic8203562012-09-12 10:06:29 -03005409 val |= PIPECONF_INTERLACED_ILK;
5410 else
5411 val |= PIPECONF_PROGRESSIVE;
5412
Daniel Vetter50f3b012013-03-27 00:44:56 +01005413 if (intel_crtc->config.limited_color_range)
Ville Syrjälä3685a8f2013-01-17 16:31:28 +02005414 val |= PIPECONF_COLOR_RANGE_SELECT;
5415 else
5416 val &= ~PIPECONF_COLOR_RANGE_SELECT;
5417
Paulo Zanonic8203562012-09-12 10:06:29 -03005418 I915_WRITE(PIPECONF(pipe), val);
5419 POSTING_READ(PIPECONF(pipe));
5420}
5421
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02005422/*
5423 * Set up the pipe CSC unit.
5424 *
5425 * Currently only full range RGB to limited range RGB conversion
5426 * is supported, but eventually this should handle various
5427 * RGB<->YCbCr scenarios as well.
5428 */
Daniel Vetter50f3b012013-03-27 00:44:56 +01005429static void intel_set_pipe_csc(struct drm_crtc *crtc)
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02005430{
5431 struct drm_device *dev = crtc->dev;
5432 struct drm_i915_private *dev_priv = dev->dev_private;
5433 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5434 int pipe = intel_crtc->pipe;
5435 uint16_t coeff = 0x7800; /* 1.0 */
5436
5437 /*
5438 * TODO: Check what kind of values actually come out of the pipe
5439 * with these coeff/postoff values and adjust to get the best
5440 * accuracy. Perhaps we even need to take the bpc value into
5441 * consideration.
5442 */
5443
Daniel Vetter50f3b012013-03-27 00:44:56 +01005444 if (intel_crtc->config.limited_color_range)
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02005445 coeff = ((235 - 16) * (1 << 12) / 255) & 0xff8; /* 0.xxx... */
5446
5447 /*
5448 * GY/GU and RY/RU should be the other way around according
5449 * to BSpec, but reality doesn't agree. Just set them up in
5450 * a way that results in the correct picture.
5451 */
5452 I915_WRITE(PIPE_CSC_COEFF_RY_GY(pipe), coeff << 16);
5453 I915_WRITE(PIPE_CSC_COEFF_BY(pipe), 0);
5454
5455 I915_WRITE(PIPE_CSC_COEFF_RU_GU(pipe), coeff);
5456 I915_WRITE(PIPE_CSC_COEFF_BU(pipe), 0);
5457
5458 I915_WRITE(PIPE_CSC_COEFF_RV_GV(pipe), 0);
5459 I915_WRITE(PIPE_CSC_COEFF_BV(pipe), coeff << 16);
5460
5461 I915_WRITE(PIPE_CSC_PREOFF_HI(pipe), 0);
5462 I915_WRITE(PIPE_CSC_PREOFF_ME(pipe), 0);
5463 I915_WRITE(PIPE_CSC_PREOFF_LO(pipe), 0);
5464
5465 if (INTEL_INFO(dev)->gen > 6) {
5466 uint16_t postoff = 0;
5467
Daniel Vetter50f3b012013-03-27 00:44:56 +01005468 if (intel_crtc->config.limited_color_range)
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02005469 postoff = (16 * (1 << 13) / 255) & 0x1fff;
5470
5471 I915_WRITE(PIPE_CSC_POSTOFF_HI(pipe), postoff);
5472 I915_WRITE(PIPE_CSC_POSTOFF_ME(pipe), postoff);
5473 I915_WRITE(PIPE_CSC_POSTOFF_LO(pipe), postoff);
5474
5475 I915_WRITE(PIPE_CSC_MODE(pipe), 0);
5476 } else {
5477 uint32_t mode = CSC_MODE_YUV_TO_RGB;
5478
Daniel Vetter50f3b012013-03-27 00:44:56 +01005479 if (intel_crtc->config.limited_color_range)
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02005480 mode |= CSC_BLACK_SCREEN_OFFSET;
5481
5482 I915_WRITE(PIPE_CSC_MODE(pipe), mode);
5483 }
5484}
5485
Daniel Vetter6ff93602013-04-19 11:24:36 +02005486static void haswell_set_pipeconf(struct drm_crtc *crtc)
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03005487{
5488 struct drm_i915_private *dev_priv = crtc->dev->dev_private;
5489 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetter3b117c82013-04-17 20:15:07 +02005490 enum transcoder cpu_transcoder = intel_crtc->config.cpu_transcoder;
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03005491 uint32_t val;
5492
Paulo Zanoni702e7a52012-10-23 18:29:59 -02005493 val = I915_READ(PIPECONF(cpu_transcoder));
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03005494
5495 val &= ~(PIPECONF_DITHER_EN | PIPECONF_DITHER_TYPE_MASK);
Daniel Vetterd8b32242013-04-25 17:54:44 +02005496 if (intel_crtc->config.dither)
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03005497 val |= (PIPECONF_DITHER_EN | PIPECONF_DITHER_TYPE_SP);
5498
5499 val &= ~PIPECONF_INTERLACE_MASK_HSW;
Daniel Vetter6ff93602013-04-19 11:24:36 +02005500 if (intel_crtc->config.adjusted_mode.flags & DRM_MODE_FLAG_INTERLACE)
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03005501 val |= PIPECONF_INTERLACED_ILK;
5502 else
5503 val |= PIPECONF_PROGRESSIVE;
5504
Paulo Zanoni702e7a52012-10-23 18:29:59 -02005505 I915_WRITE(PIPECONF(cpu_transcoder), val);
5506 POSTING_READ(PIPECONF(cpu_transcoder));
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03005507}
5508
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03005509static bool ironlake_compute_clocks(struct drm_crtc *crtc,
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03005510 intel_clock_t *clock,
5511 bool *has_reduced_clock,
5512 intel_clock_t *reduced_clock)
5513{
5514 struct drm_device *dev = crtc->dev;
5515 struct drm_i915_private *dev_priv = dev->dev_private;
5516 struct intel_encoder *intel_encoder;
5517 int refclk;
5518 const intel_limit_t *limit;
Daniel Vettera16af7212013-04-30 14:01:44 +02005519 bool ret, is_lvds = false;
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03005520
5521 for_each_encoder_on_crtc(dev, crtc, intel_encoder) {
5522 switch (intel_encoder->type) {
5523 case INTEL_OUTPUT_LVDS:
5524 is_lvds = true;
5525 break;
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03005526 }
5527 }
5528
5529 refclk = ironlake_get_refclk(crtc);
5530
5531 /*
5532 * Returns a set of divisors for the desired target clock with the given
5533 * refclk, or FALSE. The returned values represent the clock equation:
5534 * reflck * (5 * (m1 + 2) + (m2 + 2)) / (n + 2) / p1 / p2.
5535 */
5536 limit = intel_limit(crtc, refclk);
Daniel Vetterff9a6752013-06-01 17:16:21 +02005537 ret = dev_priv->display.find_dpll(limit, crtc,
5538 to_intel_crtc(crtc)->config.port_clock,
Daniel Vetteree9300b2013-06-03 22:40:22 +02005539 refclk, NULL, clock);
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03005540 if (!ret)
5541 return false;
5542
5543 if (is_lvds && dev_priv->lvds_downclock_avail) {
5544 /*
5545 * Ensure we match the reduced clock's P to the target clock.
5546 * If the clocks don't match, we can't switch the display clock
5547 * by using the FP0/FP1. In such case we will disable the LVDS
5548 * downclock feature.
5549 */
Daniel Vetteree9300b2013-06-03 22:40:22 +02005550 *has_reduced_clock =
5551 dev_priv->display.find_dpll(limit, crtc,
5552 dev_priv->lvds_downclock,
5553 refclk, clock,
5554 reduced_clock);
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03005555 }
5556
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03005557 return true;
5558}
5559
Daniel Vetter01a415f2012-10-27 15:58:40 +02005560static void cpt_enable_fdi_bc_bifurcation(struct drm_device *dev)
5561{
5562 struct drm_i915_private *dev_priv = dev->dev_private;
5563 uint32_t temp;
5564
5565 temp = I915_READ(SOUTH_CHICKEN1);
5566 if (temp & FDI_BC_BIFURCATION_SELECT)
5567 return;
5568
5569 WARN_ON(I915_READ(FDI_RX_CTL(PIPE_B)) & FDI_RX_ENABLE);
5570 WARN_ON(I915_READ(FDI_RX_CTL(PIPE_C)) & FDI_RX_ENABLE);
5571
5572 temp |= FDI_BC_BIFURCATION_SELECT;
5573 DRM_DEBUG_KMS("enabling fdi C rx\n");
5574 I915_WRITE(SOUTH_CHICKEN1, temp);
5575 POSTING_READ(SOUTH_CHICKEN1);
5576}
5577
Daniel Vetterebfd86f2013-04-19 11:24:44 +02005578static void ivybridge_update_fdi_bc_bifurcation(struct intel_crtc *intel_crtc)
5579{
5580 struct drm_device *dev = intel_crtc->base.dev;
5581 struct drm_i915_private *dev_priv = dev->dev_private;
5582
5583 switch (intel_crtc->pipe) {
5584 case PIPE_A:
5585 break;
5586 case PIPE_B:
5587 if (intel_crtc->config.fdi_lanes > 2)
5588 WARN_ON(I915_READ(SOUTH_CHICKEN1) & FDI_BC_BIFURCATION_SELECT);
5589 else
5590 cpt_enable_fdi_bc_bifurcation(dev);
5591
5592 break;
5593 case PIPE_C:
Daniel Vetter01a415f2012-10-27 15:58:40 +02005594 cpt_enable_fdi_bc_bifurcation(dev);
5595
Daniel Vetterebfd86f2013-04-19 11:24:44 +02005596 break;
Daniel Vetter01a415f2012-10-27 15:58:40 +02005597 default:
5598 BUG();
5599 }
5600}
5601
Paulo Zanonid4b19312012-11-29 11:29:32 -02005602int ironlake_get_lanes_required(int target_clock, int link_bw, int bpp)
5603{
5604 /*
5605 * Account for spread spectrum to avoid
5606 * oversubscribing the link. Max center spread
5607 * is 2.5%; use 5% for safety's sake.
5608 */
5609 u32 bps = target_clock * bpp * 21 / 20;
5610 return bps / (link_bw * 8) + 1;
5611}
5612
Daniel Vetter7429e9d2013-04-20 17:19:46 +02005613static bool ironlake_needs_fb_cb_tune(struct dpll *dpll, int factor)
5614{
5615 return i9xx_dpll_compute_m(dpll) < factor * dpll->n;
5616}
5617
Paulo Zanonide13a2e2012-09-20 18:36:05 -03005618static uint32_t ironlake_compute_dpll(struct intel_crtc *intel_crtc,
Daniel Vetter7429e9d2013-04-20 17:19:46 +02005619 u32 *fp,
Daniel Vetter9a7c7892013-04-04 22:20:34 +02005620 intel_clock_t *reduced_clock, u32 *fp2)
Paulo Zanonide13a2e2012-09-20 18:36:05 -03005621{
5622 struct drm_crtc *crtc = &intel_crtc->base;
5623 struct drm_device *dev = crtc->dev;
5624 struct drm_i915_private *dev_priv = dev->dev_private;
5625 struct intel_encoder *intel_encoder;
5626 uint32_t dpll;
Daniel Vetter6cc5f342013-03-27 00:44:53 +01005627 int factor, num_connectors = 0;
Daniel Vetter09ede542013-04-30 14:01:45 +02005628 bool is_lvds = false, is_sdvo = false;
Paulo Zanonide13a2e2012-09-20 18:36:05 -03005629
5630 for_each_encoder_on_crtc(dev, crtc, intel_encoder) {
5631 switch (intel_encoder->type) {
5632 case INTEL_OUTPUT_LVDS:
5633 is_lvds = true;
5634 break;
5635 case INTEL_OUTPUT_SDVO:
5636 case INTEL_OUTPUT_HDMI:
5637 is_sdvo = true;
Paulo Zanonide13a2e2012-09-20 18:36:05 -03005638 break;
Paulo Zanonide13a2e2012-09-20 18:36:05 -03005639 }
5640
5641 num_connectors++;
5642 }
Jesse Barnes79e53942008-11-07 14:24:08 -08005643
Chris Wilsonc1858122010-12-03 21:35:48 +00005644 /* Enable autotuning of the PLL clock (if permissible) */
Eric Anholt8febb292011-03-30 13:01:07 -07005645 factor = 21;
5646 if (is_lvds) {
5647 if ((intel_panel_use_ssc(dev_priv) &&
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03005648 dev_priv->vbt.lvds_ssc_freq == 100) ||
Daniel Vetterf0b44052013-04-04 22:20:33 +02005649 (HAS_PCH_IBX(dev) && intel_is_dual_link_lvds(dev)))
Eric Anholt8febb292011-03-30 13:01:07 -07005650 factor = 25;
Daniel Vetter09ede542013-04-30 14:01:45 +02005651 } else if (intel_crtc->config.sdvo_tv_clock)
Eric Anholt8febb292011-03-30 13:01:07 -07005652 factor = 20;
Chris Wilsonc1858122010-12-03 21:35:48 +00005653
Daniel Vetter7429e9d2013-04-20 17:19:46 +02005654 if (ironlake_needs_fb_cb_tune(&intel_crtc->config.dpll, factor))
Daniel Vetter7d0ac5b2013-04-04 22:20:32 +02005655 *fp |= FP_CB_TUNE;
Chris Wilsonc1858122010-12-03 21:35:48 +00005656
Daniel Vetter9a7c7892013-04-04 22:20:34 +02005657 if (fp2 && (reduced_clock->m < factor * reduced_clock->n))
5658 *fp2 |= FP_CB_TUNE;
5659
Chris Wilson5eddb702010-09-11 13:48:45 +01005660 dpll = 0;
Zhenyu Wang2c072452009-06-05 15:38:42 +08005661
Eric Anholta07d6782011-03-30 13:01:08 -07005662 if (is_lvds)
5663 dpll |= DPLLB_MODE_LVDS;
5664 else
5665 dpll |= DPLLB_MODE_DAC_SERIAL;
Daniel Vetter198a037f2013-04-19 11:14:37 +02005666
Daniel Vetteref1b4602013-06-01 17:17:04 +02005667 dpll |= (intel_crtc->config.pixel_multiplier - 1)
5668 << PLL_REF_SDVO_HDMI_MULTIPLIER_SHIFT;
Daniel Vetter198a037f2013-04-19 11:14:37 +02005669
5670 if (is_sdvo)
5671 dpll |= DPLL_DVO_HIGH_SPEED;
Daniel Vetter9566e9a2013-04-19 11:14:36 +02005672 if (intel_crtc->config.has_dp_encoder)
Eric Anholta07d6782011-03-30 13:01:08 -07005673 dpll |= DPLL_DVO_HIGH_SPEED;
Jesse Barnes79e53942008-11-07 14:24:08 -08005674
Eric Anholta07d6782011-03-30 13:01:08 -07005675 /* compute bitmask from p1 value */
Daniel Vetter7429e9d2013-04-20 17:19:46 +02005676 dpll |= (1 << (intel_crtc->config.dpll.p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT;
Eric Anholta07d6782011-03-30 13:01:08 -07005677 /* also FPA1 */
Daniel Vetter7429e9d2013-04-20 17:19:46 +02005678 dpll |= (1 << (intel_crtc->config.dpll.p1 - 1)) << DPLL_FPA1_P1_POST_DIV_SHIFT;
Eric Anholta07d6782011-03-30 13:01:08 -07005679
Daniel Vetter7429e9d2013-04-20 17:19:46 +02005680 switch (intel_crtc->config.dpll.p2) {
Eric Anholta07d6782011-03-30 13:01:08 -07005681 case 5:
5682 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_5;
5683 break;
5684 case 7:
5685 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_7;
5686 break;
5687 case 10:
5688 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_10;
5689 break;
5690 case 14:
5691 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_14;
5692 break;
Jesse Barnes79e53942008-11-07 14:24:08 -08005693 }
5694
Daniel Vetterb4c09f32013-04-30 14:01:42 +02005695 if (is_lvds && intel_panel_use_ssc(dev_priv) && num_connectors < 2)
Kristian Høgsberg43565a02009-02-13 20:56:52 -05005696 dpll |= PLLB_REF_INPUT_SPREADSPECTRUMIN;
Jesse Barnes79e53942008-11-07 14:24:08 -08005697 else
5698 dpll |= PLL_REF_INPUT_DREFCLK;
5699
Paulo Zanonide13a2e2012-09-20 18:36:05 -03005700 return dpll;
5701}
5702
Jesse Barnes79e53942008-11-07 14:24:08 -08005703static int ironlake_crtc_mode_set(struct drm_crtc *crtc,
Jesse Barnes79e53942008-11-07 14:24:08 -08005704 int x, int y,
Daniel Vetter94352cf2012-07-05 22:51:56 +02005705 struct drm_framebuffer *fb)
Jesse Barnes79e53942008-11-07 14:24:08 -08005706{
5707 struct drm_device *dev = crtc->dev;
5708 struct drm_i915_private *dev_priv = dev->dev_private;
5709 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5710 int pipe = intel_crtc->pipe;
5711 int plane = intel_crtc->plane;
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03005712 int num_connectors = 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08005713 intel_clock_t clock, reduced_clock;
Daniel Vettercbbab5b2013-04-19 11:14:31 +02005714 u32 dpll = 0, fp = 0, fp2 = 0;
Paulo Zanonie2f12b02012-09-20 18:36:06 -03005715 bool ok, has_reduced_clock = false;
Daniel Vetter8b470472013-03-28 10:41:59 +01005716 bool is_lvds = false;
Paulo Zanonif48d8f22012-09-20 18:36:04 -03005717 struct intel_encoder *encoder;
Paulo Zanonide13a2e2012-09-20 18:36:05 -03005718 int ret;
Jesse Barnes79e53942008-11-07 14:24:08 -08005719
5720 for_each_encoder_on_crtc(dev, crtc, encoder) {
5721 switch (encoder->type) {
5722 case INTEL_OUTPUT_LVDS:
5723 is_lvds = true;
5724 break;
Jesse Barnes79e53942008-11-07 14:24:08 -08005725 }
5726
5727 num_connectors++;
5728 }
5729
Paulo Zanoni5dc52982012-10-05 12:05:56 -03005730 WARN(!(HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev)),
5731 "Unexpected PCH type %d\n", INTEL_PCH_TYPE(dev));
5732
Daniel Vetterff9a6752013-06-01 17:16:21 +02005733 ok = ironlake_compute_clocks(crtc, &clock,
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03005734 &has_reduced_clock, &reduced_clock);
Daniel Vetteree9300b2013-06-03 22:40:22 +02005735 if (!ok && !intel_crtc->config.clock_set) {
Jesse Barnes79e53942008-11-07 14:24:08 -08005736 DRM_ERROR("Couldn't find PLL settings for mode!\n");
5737 return -EINVAL;
5738 }
Daniel Vetterf47709a2013-03-28 10:42:02 +01005739 /* Compat-code for transition, will disappear. */
5740 if (!intel_crtc->config.clock_set) {
5741 intel_crtc->config.dpll.n = clock.n;
5742 intel_crtc->config.dpll.m1 = clock.m1;
5743 intel_crtc->config.dpll.m2 = clock.m2;
5744 intel_crtc->config.dpll.p1 = clock.p1;
5745 intel_crtc->config.dpll.p2 = clock.p2;
5746 }
Jesse Barnes79e53942008-11-07 14:24:08 -08005747
5748 /* Ensure that the cursor is valid for the new mode before changing... */
5749 intel_crtc_update_cursor(crtc, true);
5750
Paulo Zanoni5dc52982012-10-05 12:05:56 -03005751 /* CPU eDP is the only output that doesn't need a PCH PLL of its own. */
Daniel Vetter8b470472013-03-28 10:41:59 +01005752 if (intel_crtc->config.has_pch_encoder) {
Jesse Barnesee7b9f92012-04-20 17:11:53 +01005753 struct intel_pch_pll *pll;
Chris Wilson5eddb702010-09-11 13:48:45 +01005754
Daniel Vetter7429e9d2013-04-20 17:19:46 +02005755 fp = i9xx_dpll_compute_fp(&intel_crtc->config.dpll);
Daniel Vettercbbab5b2013-04-19 11:14:31 +02005756 if (has_reduced_clock)
Daniel Vetter7429e9d2013-04-20 17:19:46 +02005757 fp2 = i9xx_dpll_compute_fp(&reduced_clock);
Daniel Vettercbbab5b2013-04-19 11:14:31 +02005758
Daniel Vetter7429e9d2013-04-20 17:19:46 +02005759 dpll = ironlake_compute_dpll(intel_crtc,
Daniel Vettercbbab5b2013-04-19 11:14:31 +02005760 &fp, &reduced_clock,
5761 has_reduced_clock ? &fp2 : NULL);
5762
Jesse Barnesee7b9f92012-04-20 17:11:53 +01005763 pll = intel_get_pch_pll(intel_crtc, dpll, fp);
5764 if (pll == NULL) {
Ville Syrjälä84f44ce2013-04-17 17:48:49 +03005765 DRM_DEBUG_DRIVER("failed to find PLL for pipe %c\n",
5766 pipe_name(pipe));
Jesse Barnes4b645f12011-10-12 09:51:31 -07005767 return -EINVAL;
5768 }
Jesse Barnesee7b9f92012-04-20 17:11:53 +01005769 } else
5770 intel_put_pch_pll(intel_crtc);
Jesse Barnes79e53942008-11-07 14:24:08 -08005771
Daniel Vetter03afc4a2013-04-02 23:42:31 +02005772 if (intel_crtc->config.has_dp_encoder)
5773 intel_dp_set_m_n(intel_crtc);
Jesse Barnes79e53942008-11-07 14:24:08 -08005774
Daniel Vetterdafd2262012-11-26 17:22:07 +01005775 for_each_encoder_on_crtc(dev, crtc, encoder)
5776 if (encoder->pre_pll_enable)
5777 encoder->pre_pll_enable(encoder);
Jesse Barnes79e53942008-11-07 14:24:08 -08005778
Jesse Barnesee7b9f92012-04-20 17:11:53 +01005779 if (intel_crtc->pch_pll) {
5780 I915_WRITE(intel_crtc->pch_pll->pll_reg, dpll);
Chris Wilson5eddb702010-09-11 13:48:45 +01005781
Zhenyu Wang32f9d652009-07-24 01:00:32 +08005782 /* Wait for the clocks to stabilize. */
Jesse Barnesee7b9f92012-04-20 17:11:53 +01005783 POSTING_READ(intel_crtc->pch_pll->pll_reg);
Zhenyu Wang32f9d652009-07-24 01:00:32 +08005784 udelay(150);
5785
Eric Anholt8febb292011-03-30 13:01:07 -07005786 /* The pixel multiplier can only be updated once the
5787 * DPLL is enabled and the clocks are stable.
5788 *
5789 * So write it again.
5790 */
Jesse Barnesee7b9f92012-04-20 17:11:53 +01005791 I915_WRITE(intel_crtc->pch_pll->pll_reg, dpll);
Jesse Barnes79e53942008-11-07 14:24:08 -08005792 }
Jesse Barnes79e53942008-11-07 14:24:08 -08005793
Chris Wilson5eddb702010-09-11 13:48:45 +01005794 intel_crtc->lowfreq_avail = false;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01005795 if (intel_crtc->pch_pll) {
Jesse Barnes4b645f12011-10-12 09:51:31 -07005796 if (is_lvds && has_reduced_clock && i915_powersave) {
Jesse Barnesee7b9f92012-04-20 17:11:53 +01005797 I915_WRITE(intel_crtc->pch_pll->fp1_reg, fp2);
Jesse Barnes4b645f12011-10-12 09:51:31 -07005798 intel_crtc->lowfreq_avail = true;
Jesse Barnes4b645f12011-10-12 09:51:31 -07005799 } else {
Jesse Barnesee7b9f92012-04-20 17:11:53 +01005800 I915_WRITE(intel_crtc->pch_pll->fp1_reg, fp);
Jesse Barnes652c3932009-08-17 13:31:43 -07005801 }
5802 }
5803
Daniel Vetter8a654f32013-06-01 17:16:22 +02005804 intel_set_pipe_timings(intel_crtc);
Krzysztof Halasa734b4152010-05-25 18:41:46 +02005805
Daniel Vetterca3a0ff2013-02-14 16:54:22 +01005806 if (intel_crtc->config.has_pch_encoder) {
Daniel Vetterca3a0ff2013-02-14 16:54:22 +01005807 intel_cpu_transcoder_set_m_n(intel_crtc,
5808 &intel_crtc->config.fdi_m_n);
5809 }
Chris Wilson5eddb702010-09-11 13:48:45 +01005810
Daniel Vetterebfd86f2013-04-19 11:24:44 +02005811 if (IS_IVYBRIDGE(dev))
5812 ivybridge_update_fdi_bc_bifurcation(intel_crtc);
Zhenyu Wang2c072452009-06-05 15:38:42 +08005813
Daniel Vetter6ff93602013-04-19 11:24:36 +02005814 ironlake_set_pipeconf(crtc);
Jesse Barnes79e53942008-11-07 14:24:08 -08005815
Paulo Zanonia1f9e772012-09-12 10:06:32 -03005816 /* Set up the display plane register */
5817 I915_WRITE(DSPCNTR(plane), DISPPLANE_GAMMA_ENABLE);
Jesse Barnesb24e7172011-01-04 15:09:30 -08005818 POSTING_READ(DSPCNTR(plane));
Jesse Barnes79e53942008-11-07 14:24:08 -08005819
Daniel Vetter94352cf2012-07-05 22:51:56 +02005820 ret = intel_pipe_set_base(crtc, x, y, fb);
Shaohua Li7662c8b2009-06-26 11:23:55 +08005821
5822 intel_update_watermarks(dev);
5823
Daniel Vetter1857e1d2013-04-29 19:34:16 +02005824 return ret;
Jesse Barnes79e53942008-11-07 14:24:08 -08005825}
5826
Daniel Vetter72419202013-04-04 13:28:53 +02005827static void ironlake_get_fdi_m_n_config(struct intel_crtc *crtc,
5828 struct intel_crtc_config *pipe_config)
5829{
5830 struct drm_device *dev = crtc->base.dev;
5831 struct drm_i915_private *dev_priv = dev->dev_private;
5832 enum transcoder transcoder = pipe_config->cpu_transcoder;
5833
5834 pipe_config->fdi_m_n.link_m = I915_READ(PIPE_LINK_M1(transcoder));
5835 pipe_config->fdi_m_n.link_n = I915_READ(PIPE_LINK_N1(transcoder));
5836 pipe_config->fdi_m_n.gmch_m = I915_READ(PIPE_DATA_M1(transcoder))
5837 & ~TU_SIZE_MASK;
5838 pipe_config->fdi_m_n.gmch_n = I915_READ(PIPE_DATA_N1(transcoder));
5839 pipe_config->fdi_m_n.tu = ((I915_READ(PIPE_DATA_M1(transcoder))
5840 & TU_SIZE_MASK) >> TU_SIZE_SHIFT) + 1;
5841}
5842
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02005843static void ironlake_get_pfit_config(struct intel_crtc *crtc,
5844 struct intel_crtc_config *pipe_config)
5845{
5846 struct drm_device *dev = crtc->base.dev;
5847 struct drm_i915_private *dev_priv = dev->dev_private;
5848 uint32_t tmp;
5849
5850 tmp = I915_READ(PF_CTL(crtc->pipe));
5851
5852 if (tmp & PF_ENABLE) {
5853 pipe_config->pch_pfit.pos = I915_READ(PF_WIN_POS(crtc->pipe));
5854 pipe_config->pch_pfit.size = I915_READ(PF_WIN_SZ(crtc->pipe));
Daniel Vettercb8b2a32013-06-01 17:16:23 +02005855
5856 /* We currently do not free assignements of panel fitters on
5857 * ivb/hsw (since we don't use the higher upscaling modes which
5858 * differentiates them) so just WARN about this case for now. */
5859 if (IS_GEN7(dev)) {
5860 WARN_ON((tmp & PF_PIPE_SEL_MASK_IVB) !=
5861 PF_PIPE_SEL_IVB(crtc->pipe));
5862 }
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02005863 }
5864}
5865
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01005866static bool ironlake_get_pipe_config(struct intel_crtc *crtc,
5867 struct intel_crtc_config *pipe_config)
5868{
5869 struct drm_device *dev = crtc->base.dev;
5870 struct drm_i915_private *dev_priv = dev->dev_private;
5871 uint32_t tmp;
5872
Daniel Vettereccb1402013-05-22 00:50:22 +02005873 pipe_config->cpu_transcoder = crtc->pipe;
5874
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01005875 tmp = I915_READ(PIPECONF(crtc->pipe));
5876 if (!(tmp & PIPECONF_ENABLE))
5877 return false;
5878
Daniel Vetterab9412b2013-05-03 11:49:46 +02005879 if (I915_READ(PCH_TRANSCONF(crtc->pipe)) & TRANS_ENABLE) {
Daniel Vetter88adfff2013-03-28 10:42:01 +01005880 pipe_config->has_pch_encoder = true;
5881
Daniel Vetter627eb5a2013-04-29 19:33:42 +02005882 tmp = I915_READ(FDI_RX_CTL(crtc->pipe));
5883 pipe_config->fdi_lanes = ((FDI_DP_PORT_WIDTH_MASK & tmp) >>
5884 FDI_DP_PORT_WIDTH_SHIFT) + 1;
Daniel Vetter72419202013-04-04 13:28:53 +02005885
5886 ironlake_get_fdi_m_n_config(crtc, pipe_config);
Daniel Vetter6c49f242013-06-06 12:45:25 +02005887
5888 /* XXX: Can't properly read out the pch dpll pixel multiplier
5889 * since we don't have state tracking for pch clocks yet. */
5890 pipe_config->pixel_multiplier = 1;
5891 } else {
5892 pipe_config->pixel_multiplier = 1;
Daniel Vetter627eb5a2013-04-29 19:33:42 +02005893 }
5894
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02005895 intel_get_pipe_timings(crtc, pipe_config);
5896
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02005897 ironlake_get_pfit_config(crtc, pipe_config);
5898
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01005899 return true;
5900}
5901
Daniel Vetterd6dd9eb2013-01-29 16:35:20 -02005902static void haswell_modeset_global_resources(struct drm_device *dev)
5903{
Daniel Vetterd6dd9eb2013-01-29 16:35:20 -02005904 bool enable = false;
5905 struct intel_crtc *crtc;
Daniel Vetterd6dd9eb2013-01-29 16:35:20 -02005906
5907 list_for_each_entry(crtc, &dev->mode_config.crtc_list, base.head) {
Daniel Vettere7a639c2013-05-31 17:49:17 +02005908 if (!crtc->base.enabled)
5909 continue;
Daniel Vetterd6dd9eb2013-01-29 16:35:20 -02005910
Daniel Vettere7a639c2013-05-31 17:49:17 +02005911 if (crtc->pipe != PIPE_A || crtc->config.pch_pfit.size ||
5912 crtc->config.cpu_transcoder != TRANSCODER_EDP)
Daniel Vetterd6dd9eb2013-01-29 16:35:20 -02005913 enable = true;
5914 }
5915
Daniel Vetterd6dd9eb2013-01-29 16:35:20 -02005916 intel_set_power_well(dev, enable);
5917}
5918
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -03005919static int haswell_crtc_mode_set(struct drm_crtc *crtc,
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -03005920 int x, int y,
5921 struct drm_framebuffer *fb)
5922{
5923 struct drm_device *dev = crtc->dev;
5924 struct drm_i915_private *dev_priv = dev->dev_private;
5925 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -03005926 int plane = intel_crtc->plane;
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -03005927 int ret;
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -03005928
Daniel Vetterff9a6752013-06-01 17:16:21 +02005929 if (!intel_ddi_pll_mode_set(crtc))
Paulo Zanoni6441ab52012-10-05 12:05:58 -03005930 return -EINVAL;
5931
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -03005932 /* Ensure that the cursor is valid for the new mode before changing... */
5933 intel_crtc_update_cursor(crtc, true);
5934
Daniel Vetter03afc4a2013-04-02 23:42:31 +02005935 if (intel_crtc->config.has_dp_encoder)
5936 intel_dp_set_m_n(intel_crtc);
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -03005937
5938 intel_crtc->lowfreq_avail = false;
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -03005939
Daniel Vetter8a654f32013-06-01 17:16:22 +02005940 intel_set_pipe_timings(intel_crtc);
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -03005941
Daniel Vetterca3a0ff2013-02-14 16:54:22 +01005942 if (intel_crtc->config.has_pch_encoder) {
Daniel Vetterca3a0ff2013-02-14 16:54:22 +01005943 intel_cpu_transcoder_set_m_n(intel_crtc,
5944 &intel_crtc->config.fdi_m_n);
5945 }
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -03005946
Daniel Vetter6ff93602013-04-19 11:24:36 +02005947 haswell_set_pipeconf(crtc);
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -03005948
Daniel Vetter50f3b012013-03-27 00:44:56 +01005949 intel_set_pipe_csc(crtc);
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02005950
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -03005951 /* Set up the display plane register */
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02005952 I915_WRITE(DSPCNTR(plane), DISPPLANE_GAMMA_ENABLE | DISPPLANE_PIPE_CSC_ENABLE);
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -03005953 POSTING_READ(DSPCNTR(plane));
5954
5955 ret = intel_pipe_set_base(crtc, x, y, fb);
5956
5957 intel_update_watermarks(dev);
5958
Jesse Barnes79e53942008-11-07 14:24:08 -08005959 return ret;
5960}
5961
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01005962static bool haswell_get_pipe_config(struct intel_crtc *crtc,
5963 struct intel_crtc_config *pipe_config)
5964{
5965 struct drm_device *dev = crtc->base.dev;
5966 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02005967 enum intel_display_power_domain pfit_domain;
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01005968 uint32_t tmp;
5969
Daniel Vettereccb1402013-05-22 00:50:22 +02005970 pipe_config->cpu_transcoder = crtc->pipe;
5971 tmp = I915_READ(TRANS_DDI_FUNC_CTL(TRANSCODER_EDP));
5972 if (tmp & TRANS_DDI_FUNC_ENABLE) {
5973 enum pipe trans_edp_pipe;
5974 switch (tmp & TRANS_DDI_EDP_INPUT_MASK) {
5975 default:
5976 WARN(1, "unknown pipe linked to edp transcoder\n");
5977 case TRANS_DDI_EDP_INPUT_A_ONOFF:
5978 case TRANS_DDI_EDP_INPUT_A_ON:
5979 trans_edp_pipe = PIPE_A;
5980 break;
5981 case TRANS_DDI_EDP_INPUT_B_ONOFF:
5982 trans_edp_pipe = PIPE_B;
5983 break;
5984 case TRANS_DDI_EDP_INPUT_C_ONOFF:
5985 trans_edp_pipe = PIPE_C;
5986 break;
5987 }
5988
5989 if (trans_edp_pipe == crtc->pipe)
5990 pipe_config->cpu_transcoder = TRANSCODER_EDP;
5991 }
5992
Paulo Zanonib97186f2013-05-03 12:15:36 -03005993 if (!intel_display_power_enabled(dev,
Daniel Vettereccb1402013-05-22 00:50:22 +02005994 POWER_DOMAIN_TRANSCODER(pipe_config->cpu_transcoder)))
Paulo Zanoni2bfce952013-04-18 16:35:40 -03005995 return false;
5996
Daniel Vettereccb1402013-05-22 00:50:22 +02005997 tmp = I915_READ(PIPECONF(pipe_config->cpu_transcoder));
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01005998 if (!(tmp & PIPECONF_ENABLE))
5999 return false;
6000
Daniel Vetter88adfff2013-03-28 10:42:01 +01006001 /*
Paulo Zanonif196e6b2013-04-18 16:35:41 -03006002 * Haswell has only FDI/PCH transcoder A. It is which is connected to
Daniel Vetter88adfff2013-03-28 10:42:01 +01006003 * DDI E. So just check whether this pipe is wired to DDI E and whether
6004 * the PCH transcoder is on.
6005 */
Daniel Vettereccb1402013-05-22 00:50:22 +02006006 tmp = I915_READ(TRANS_DDI_FUNC_CTL(pipe_config->cpu_transcoder));
Daniel Vetter88adfff2013-03-28 10:42:01 +01006007 if ((tmp & TRANS_DDI_PORT_MASK) == TRANS_DDI_SELECT_PORT(PORT_E) &&
Daniel Vetterab9412b2013-05-03 11:49:46 +02006008 I915_READ(LPT_TRANSCONF) & TRANS_ENABLE) {
Daniel Vetter88adfff2013-03-28 10:42:01 +01006009 pipe_config->has_pch_encoder = true;
6010
Daniel Vetter627eb5a2013-04-29 19:33:42 +02006011 tmp = I915_READ(FDI_RX_CTL(PIPE_A));
6012 pipe_config->fdi_lanes = ((FDI_DP_PORT_WIDTH_MASK & tmp) >>
6013 FDI_DP_PORT_WIDTH_SHIFT) + 1;
Daniel Vetter72419202013-04-04 13:28:53 +02006014
6015 ironlake_get_fdi_m_n_config(crtc, pipe_config);
Daniel Vetter627eb5a2013-04-29 19:33:42 +02006016 }
6017
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02006018 intel_get_pipe_timings(crtc, pipe_config);
6019
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02006020 pfit_domain = POWER_DOMAIN_PIPE_PANEL_FITTER(crtc->pipe);
6021 if (intel_display_power_enabled(dev, pfit_domain))
6022 ironlake_get_pfit_config(crtc, pipe_config);
6023
Paulo Zanoni42db64e2013-05-31 16:33:22 -03006024 pipe_config->ips_enabled = hsw_crtc_supports_ips(crtc) &&
6025 (I915_READ(IPS_CTL) & IPS_ENABLE);
6026
Daniel Vetter6c49f242013-06-06 12:45:25 +02006027 pipe_config->pixel_multiplier = 1;
6028
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01006029 return true;
6030}
6031
Eric Anholtf564048e2011-03-30 13:01:02 -07006032static int intel_crtc_mode_set(struct drm_crtc *crtc,
Eric Anholtf564048e2011-03-30 13:01:02 -07006033 int x, int y,
Daniel Vetter94352cf2012-07-05 22:51:56 +02006034 struct drm_framebuffer *fb)
Eric Anholtf564048e2011-03-30 13:01:02 -07006035{
6036 struct drm_device *dev = crtc->dev;
6037 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter9256aa12012-10-31 19:26:13 +01006038 struct drm_encoder_helper_funcs *encoder_funcs;
6039 struct intel_encoder *encoder;
Eric Anholt0b701d22011-03-30 13:01:03 -07006040 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01006041 struct drm_display_mode *adjusted_mode =
6042 &intel_crtc->config.adjusted_mode;
6043 struct drm_display_mode *mode = &intel_crtc->config.requested_mode;
Eric Anholt0b701d22011-03-30 13:01:03 -07006044 int pipe = intel_crtc->pipe;
Eric Anholtf564048e2011-03-30 13:01:02 -07006045 int ret;
6046
Eric Anholt0b701d22011-03-30 13:01:03 -07006047 drm_vblank_pre_modeset(dev, pipe);
6048
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01006049 ret = dev_priv->display.crtc_mode_set(crtc, x, y, fb);
6050
Jesse Barnes79e53942008-11-07 14:24:08 -08006051 drm_vblank_post_modeset(dev, pipe);
6052
Daniel Vetter9256aa12012-10-31 19:26:13 +01006053 if (ret != 0)
6054 return ret;
6055
6056 for_each_encoder_on_crtc(dev, crtc, encoder) {
6057 DRM_DEBUG_KMS("[ENCODER:%d:%s] set [MODE:%d:%s]\n",
6058 encoder->base.base.id,
6059 drm_get_encoder_name(&encoder->base),
6060 mode->base.id, mode->name);
Daniel Vetter6cc5f342013-03-27 00:44:53 +01006061 if (encoder->mode_set) {
6062 encoder->mode_set(encoder);
6063 } else {
6064 encoder_funcs = encoder->base.helper_private;
6065 encoder_funcs->mode_set(&encoder->base, mode, adjusted_mode);
6066 }
Daniel Vetter9256aa12012-10-31 19:26:13 +01006067 }
6068
6069 return 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08006070}
6071
Wu Fengguang3a9627f2011-12-09 20:42:19 +08006072static bool intel_eld_uptodate(struct drm_connector *connector,
6073 int reg_eldv, uint32_t bits_eldv,
6074 int reg_elda, uint32_t bits_elda,
6075 int reg_edid)
6076{
6077 struct drm_i915_private *dev_priv = connector->dev->dev_private;
6078 uint8_t *eld = connector->eld;
6079 uint32_t i;
6080
6081 i = I915_READ(reg_eldv);
6082 i &= bits_eldv;
6083
6084 if (!eld[0])
6085 return !i;
6086
6087 if (!i)
6088 return false;
6089
6090 i = I915_READ(reg_elda);
6091 i &= ~bits_elda;
6092 I915_WRITE(reg_elda, i);
6093
6094 for (i = 0; i < eld[2]; i++)
6095 if (I915_READ(reg_edid) != *((uint32_t *)eld + i))
6096 return false;
6097
6098 return true;
6099}
6100
Wu Fengguange0dac652011-09-05 14:25:34 +08006101static void g4x_write_eld(struct drm_connector *connector,
6102 struct drm_crtc *crtc)
6103{
6104 struct drm_i915_private *dev_priv = connector->dev->dev_private;
6105 uint8_t *eld = connector->eld;
6106 uint32_t eldv;
6107 uint32_t len;
6108 uint32_t i;
6109
6110 i = I915_READ(G4X_AUD_VID_DID);
6111
6112 if (i == INTEL_AUDIO_DEVBLC || i == INTEL_AUDIO_DEVCL)
6113 eldv = G4X_ELDV_DEVCL_DEVBLC;
6114 else
6115 eldv = G4X_ELDV_DEVCTG;
6116
Wu Fengguang3a9627f2011-12-09 20:42:19 +08006117 if (intel_eld_uptodate(connector,
6118 G4X_AUD_CNTL_ST, eldv,
6119 G4X_AUD_CNTL_ST, G4X_ELD_ADDR,
6120 G4X_HDMIW_HDMIEDID))
6121 return;
6122
Wu Fengguange0dac652011-09-05 14:25:34 +08006123 i = I915_READ(G4X_AUD_CNTL_ST);
6124 i &= ~(eldv | G4X_ELD_ADDR);
6125 len = (i >> 9) & 0x1f; /* ELD buffer size */
6126 I915_WRITE(G4X_AUD_CNTL_ST, i);
6127
6128 if (!eld[0])
6129 return;
6130
6131 len = min_t(uint8_t, eld[2], len);
6132 DRM_DEBUG_DRIVER("ELD size %d\n", len);
6133 for (i = 0; i < len; i++)
6134 I915_WRITE(G4X_HDMIW_HDMIEDID, *((uint32_t *)eld + i));
6135
6136 i = I915_READ(G4X_AUD_CNTL_ST);
6137 i |= eldv;
6138 I915_WRITE(G4X_AUD_CNTL_ST, i);
6139}
6140
Wang Xingchao83358c852012-08-16 22:43:37 +08006141static void haswell_write_eld(struct drm_connector *connector,
6142 struct drm_crtc *crtc)
6143{
6144 struct drm_i915_private *dev_priv = connector->dev->dev_private;
6145 uint8_t *eld = connector->eld;
6146 struct drm_device *dev = crtc->dev;
Wang Xingchao7b9f35a2013-01-22 23:25:25 +08006147 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Wang Xingchao83358c852012-08-16 22:43:37 +08006148 uint32_t eldv;
6149 uint32_t i;
6150 int len;
6151 int pipe = to_intel_crtc(crtc)->pipe;
6152 int tmp;
6153
6154 int hdmiw_hdmiedid = HSW_AUD_EDID_DATA(pipe);
6155 int aud_cntl_st = HSW_AUD_DIP_ELD_CTRL(pipe);
6156 int aud_config = HSW_AUD_CFG(pipe);
6157 int aud_cntrl_st2 = HSW_AUD_PIN_ELD_CP_VLD;
6158
6159
6160 DRM_DEBUG_DRIVER("HDMI: Haswell Audio initialize....\n");
6161
6162 /* Audio output enable */
6163 DRM_DEBUG_DRIVER("HDMI audio: enable codec\n");
6164 tmp = I915_READ(aud_cntrl_st2);
6165 tmp |= (AUDIO_OUTPUT_ENABLE_A << (pipe * 4));
6166 I915_WRITE(aud_cntrl_st2, tmp);
6167
6168 /* Wait for 1 vertical blank */
6169 intel_wait_for_vblank(dev, pipe);
6170
6171 /* Set ELD valid state */
6172 tmp = I915_READ(aud_cntrl_st2);
6173 DRM_DEBUG_DRIVER("HDMI audio: pin eld vld status=0x%8x\n", tmp);
6174 tmp |= (AUDIO_ELD_VALID_A << (pipe * 4));
6175 I915_WRITE(aud_cntrl_st2, tmp);
6176 tmp = I915_READ(aud_cntrl_st2);
6177 DRM_DEBUG_DRIVER("HDMI audio: eld vld status=0x%8x\n", tmp);
6178
6179 /* Enable HDMI mode */
6180 tmp = I915_READ(aud_config);
6181 DRM_DEBUG_DRIVER("HDMI audio: audio conf: 0x%8x\n", tmp);
6182 /* clear N_programing_enable and N_value_index */
6183 tmp &= ~(AUD_CONFIG_N_VALUE_INDEX | AUD_CONFIG_N_PROG_ENABLE);
6184 I915_WRITE(aud_config, tmp);
6185
6186 DRM_DEBUG_DRIVER("ELD on pipe %c\n", pipe_name(pipe));
6187
6188 eldv = AUDIO_ELD_VALID_A << (pipe * 4);
Wang Xingchao7b9f35a2013-01-22 23:25:25 +08006189 intel_crtc->eld_vld = true;
Wang Xingchao83358c852012-08-16 22:43:37 +08006190
6191 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_DISPLAYPORT)) {
6192 DRM_DEBUG_DRIVER("ELD: DisplayPort detected\n");
6193 eld[5] |= (1 << 2); /* Conn_Type, 0x1 = DisplayPort */
6194 I915_WRITE(aud_config, AUD_CONFIG_N_VALUE_INDEX); /* 0x1 = DP */
6195 } else
6196 I915_WRITE(aud_config, 0);
6197
6198 if (intel_eld_uptodate(connector,
6199 aud_cntrl_st2, eldv,
6200 aud_cntl_st, IBX_ELD_ADDRESS,
6201 hdmiw_hdmiedid))
6202 return;
6203
6204 i = I915_READ(aud_cntrl_st2);
6205 i &= ~eldv;
6206 I915_WRITE(aud_cntrl_st2, i);
6207
6208 if (!eld[0])
6209 return;
6210
6211 i = I915_READ(aud_cntl_st);
6212 i &= ~IBX_ELD_ADDRESS;
6213 I915_WRITE(aud_cntl_st, i);
6214 i = (i >> 29) & DIP_PORT_SEL_MASK; /* DIP_Port_Select, 0x1 = PortB */
6215 DRM_DEBUG_DRIVER("port num:%d\n", i);
6216
6217 len = min_t(uint8_t, eld[2], 21); /* 84 bytes of hw ELD buffer */
6218 DRM_DEBUG_DRIVER("ELD size %d\n", len);
6219 for (i = 0; i < len; i++)
6220 I915_WRITE(hdmiw_hdmiedid, *((uint32_t *)eld + i));
6221
6222 i = I915_READ(aud_cntrl_st2);
6223 i |= eldv;
6224 I915_WRITE(aud_cntrl_st2, i);
6225
6226}
6227
Wu Fengguange0dac652011-09-05 14:25:34 +08006228static void ironlake_write_eld(struct drm_connector *connector,
6229 struct drm_crtc *crtc)
6230{
6231 struct drm_i915_private *dev_priv = connector->dev->dev_private;
6232 uint8_t *eld = connector->eld;
6233 uint32_t eldv;
6234 uint32_t i;
6235 int len;
6236 int hdmiw_hdmiedid;
Wu Fengguangb6daa022012-01-06 14:41:31 -06006237 int aud_config;
Wu Fengguange0dac652011-09-05 14:25:34 +08006238 int aud_cntl_st;
6239 int aud_cntrl_st2;
Wang Xingchao9b138a82012-08-09 16:52:18 +08006240 int pipe = to_intel_crtc(crtc)->pipe;
Wu Fengguange0dac652011-09-05 14:25:34 +08006241
Wu Fengguangb3f33cb2011-12-09 20:42:17 +08006242 if (HAS_PCH_IBX(connector->dev)) {
Wang Xingchao9b138a82012-08-09 16:52:18 +08006243 hdmiw_hdmiedid = IBX_HDMIW_HDMIEDID(pipe);
6244 aud_config = IBX_AUD_CFG(pipe);
6245 aud_cntl_st = IBX_AUD_CNTL_ST(pipe);
Wu Fengguang1202b4c62011-12-09 20:42:18 +08006246 aud_cntrl_st2 = IBX_AUD_CNTL_ST2;
Wu Fengguange0dac652011-09-05 14:25:34 +08006247 } else {
Wang Xingchao9b138a82012-08-09 16:52:18 +08006248 hdmiw_hdmiedid = CPT_HDMIW_HDMIEDID(pipe);
6249 aud_config = CPT_AUD_CFG(pipe);
6250 aud_cntl_st = CPT_AUD_CNTL_ST(pipe);
Wu Fengguang1202b4c62011-12-09 20:42:18 +08006251 aud_cntrl_st2 = CPT_AUD_CNTRL_ST2;
Wu Fengguange0dac652011-09-05 14:25:34 +08006252 }
6253
Wang Xingchao9b138a82012-08-09 16:52:18 +08006254 DRM_DEBUG_DRIVER("ELD on pipe %c\n", pipe_name(pipe));
Wu Fengguange0dac652011-09-05 14:25:34 +08006255
6256 i = I915_READ(aud_cntl_st);
Wang Xingchao9b138a82012-08-09 16:52:18 +08006257 i = (i >> 29) & DIP_PORT_SEL_MASK; /* DIP_Port_Select, 0x1 = PortB */
Wu Fengguange0dac652011-09-05 14:25:34 +08006258 if (!i) {
6259 DRM_DEBUG_DRIVER("Audio directed to unknown port\n");
6260 /* operate blindly on all ports */
Wu Fengguang1202b4c62011-12-09 20:42:18 +08006261 eldv = IBX_ELD_VALIDB;
6262 eldv |= IBX_ELD_VALIDB << 4;
6263 eldv |= IBX_ELD_VALIDB << 8;
Wu Fengguange0dac652011-09-05 14:25:34 +08006264 } else {
Ville Syrjälä2582a852013-04-17 17:48:47 +03006265 DRM_DEBUG_DRIVER("ELD on port %c\n", port_name(i));
Wu Fengguang1202b4c62011-12-09 20:42:18 +08006266 eldv = IBX_ELD_VALIDB << ((i - 1) * 4);
Wu Fengguange0dac652011-09-05 14:25:34 +08006267 }
6268
Wu Fengguang3a9627f2011-12-09 20:42:19 +08006269 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_DISPLAYPORT)) {
6270 DRM_DEBUG_DRIVER("ELD: DisplayPort detected\n");
6271 eld[5] |= (1 << 2); /* Conn_Type, 0x1 = DisplayPort */
Wu Fengguangb6daa022012-01-06 14:41:31 -06006272 I915_WRITE(aud_config, AUD_CONFIG_N_VALUE_INDEX); /* 0x1 = DP */
6273 } else
6274 I915_WRITE(aud_config, 0);
Wu Fengguang3a9627f2011-12-09 20:42:19 +08006275
6276 if (intel_eld_uptodate(connector,
6277 aud_cntrl_st2, eldv,
6278 aud_cntl_st, IBX_ELD_ADDRESS,
6279 hdmiw_hdmiedid))
6280 return;
6281
Wu Fengguange0dac652011-09-05 14:25:34 +08006282 i = I915_READ(aud_cntrl_st2);
6283 i &= ~eldv;
6284 I915_WRITE(aud_cntrl_st2, i);
6285
6286 if (!eld[0])
6287 return;
6288
Wu Fengguange0dac652011-09-05 14:25:34 +08006289 i = I915_READ(aud_cntl_st);
Wu Fengguang1202b4c62011-12-09 20:42:18 +08006290 i &= ~IBX_ELD_ADDRESS;
Wu Fengguange0dac652011-09-05 14:25:34 +08006291 I915_WRITE(aud_cntl_st, i);
6292
6293 len = min_t(uint8_t, eld[2], 21); /* 84 bytes of hw ELD buffer */
6294 DRM_DEBUG_DRIVER("ELD size %d\n", len);
6295 for (i = 0; i < len; i++)
6296 I915_WRITE(hdmiw_hdmiedid, *((uint32_t *)eld + i));
6297
6298 i = I915_READ(aud_cntrl_st2);
6299 i |= eldv;
6300 I915_WRITE(aud_cntrl_st2, i);
6301}
6302
6303void intel_write_eld(struct drm_encoder *encoder,
6304 struct drm_display_mode *mode)
6305{
6306 struct drm_crtc *crtc = encoder->crtc;
6307 struct drm_connector *connector;
6308 struct drm_device *dev = encoder->dev;
6309 struct drm_i915_private *dev_priv = dev->dev_private;
6310
6311 connector = drm_select_eld(encoder, mode);
6312 if (!connector)
6313 return;
6314
6315 DRM_DEBUG_DRIVER("ELD on [CONNECTOR:%d:%s], [ENCODER:%d:%s]\n",
6316 connector->base.id,
6317 drm_get_connector_name(connector),
6318 connector->encoder->base.id,
6319 drm_get_encoder_name(connector->encoder));
6320
6321 connector->eld[6] = drm_av_sync_delay(connector, mode) / 2;
6322
6323 if (dev_priv->display.write_eld)
6324 dev_priv->display.write_eld(connector, crtc);
6325}
6326
Jesse Barnes79e53942008-11-07 14:24:08 -08006327/** Loads the palette/gamma unit for the CRTC with the prepared values */
6328void intel_crtc_load_lut(struct drm_crtc *crtc)
6329{
6330 struct drm_device *dev = crtc->dev;
6331 struct drm_i915_private *dev_priv = dev->dev_private;
6332 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Paulo Zanoni42db64e2013-05-31 16:33:22 -03006333 enum pipe pipe = intel_crtc->pipe;
6334 int palreg = PALETTE(pipe);
Jesse Barnes79e53942008-11-07 14:24:08 -08006335 int i;
Paulo Zanoni42db64e2013-05-31 16:33:22 -03006336 bool reenable_ips = false;
Jesse Barnes79e53942008-11-07 14:24:08 -08006337
6338 /* The clocks have to be on to load the palette. */
Alban Browaeysaed3f092012-02-24 17:12:45 +00006339 if (!crtc->enabled || !intel_crtc->active)
Jesse Barnes79e53942008-11-07 14:24:08 -08006340 return;
6341
Ville Syrjälä14420bd2013-06-04 13:49:07 +03006342 if (!HAS_PCH_SPLIT(dev_priv->dev))
6343 assert_pll_enabled(dev_priv, pipe);
6344
Adam Jacksonf2b115e2009-12-03 17:14:42 -05006345 /* use legacy palette for Ironlake */
Eric Anholtbad720f2009-10-22 16:11:14 -07006346 if (HAS_PCH_SPLIT(dev))
Paulo Zanoni42db64e2013-05-31 16:33:22 -03006347 palreg = LGC_PALETTE(pipe);
6348
6349 /* Workaround : Do not read or write the pipe palette/gamma data while
6350 * GAMMA_MODE is configured for split gamma and IPS_CTL has IPS enabled.
6351 */
6352 if (intel_crtc->config.ips_enabled &&
6353 ((I915_READ(GAMMA_MODE(pipe)) & GAMMA_MODE_MODE_MASK) ==
6354 GAMMA_MODE_MODE_SPLIT)) {
6355 hsw_disable_ips(intel_crtc);
6356 reenable_ips = true;
6357 }
Zhenyu Wang2c072452009-06-05 15:38:42 +08006358
Jesse Barnes79e53942008-11-07 14:24:08 -08006359 for (i = 0; i < 256; i++) {
6360 I915_WRITE(palreg + 4 * i,
6361 (intel_crtc->lut_r[i] << 16) |
6362 (intel_crtc->lut_g[i] << 8) |
6363 intel_crtc->lut_b[i]);
6364 }
Paulo Zanoni42db64e2013-05-31 16:33:22 -03006365
6366 if (reenable_ips)
6367 hsw_enable_ips(intel_crtc);
Jesse Barnes79e53942008-11-07 14:24:08 -08006368}
6369
Chris Wilson560b85b2010-08-07 11:01:38 +01006370static void i845_update_cursor(struct drm_crtc *crtc, u32 base)
6371{
6372 struct drm_device *dev = crtc->dev;
6373 struct drm_i915_private *dev_priv = dev->dev_private;
6374 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
6375 bool visible = base != 0;
6376 u32 cntl;
6377
6378 if (intel_crtc->cursor_visible == visible)
6379 return;
6380
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08006381 cntl = I915_READ(_CURACNTR);
Chris Wilson560b85b2010-08-07 11:01:38 +01006382 if (visible) {
6383 /* On these chipsets we can only modify the base whilst
6384 * the cursor is disabled.
6385 */
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08006386 I915_WRITE(_CURABASE, base);
Chris Wilson560b85b2010-08-07 11:01:38 +01006387
6388 cntl &= ~(CURSOR_FORMAT_MASK);
6389 /* XXX width must be 64, stride 256 => 0x00 << 28 */
6390 cntl |= CURSOR_ENABLE |
6391 CURSOR_GAMMA_ENABLE |
6392 CURSOR_FORMAT_ARGB;
6393 } else
6394 cntl &= ~(CURSOR_ENABLE | CURSOR_GAMMA_ENABLE);
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08006395 I915_WRITE(_CURACNTR, cntl);
Chris Wilson560b85b2010-08-07 11:01:38 +01006396
6397 intel_crtc->cursor_visible = visible;
6398}
6399
6400static void i9xx_update_cursor(struct drm_crtc *crtc, u32 base)
6401{
6402 struct drm_device *dev = crtc->dev;
6403 struct drm_i915_private *dev_priv = dev->dev_private;
6404 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
6405 int pipe = intel_crtc->pipe;
6406 bool visible = base != 0;
6407
6408 if (intel_crtc->cursor_visible != visible) {
Jesse Barnes548f2452011-02-17 10:40:53 -08006409 uint32_t cntl = I915_READ(CURCNTR(pipe));
Chris Wilson560b85b2010-08-07 11:01:38 +01006410 if (base) {
6411 cntl &= ~(CURSOR_MODE | MCURSOR_PIPE_SELECT);
6412 cntl |= CURSOR_MODE_64_ARGB_AX | MCURSOR_GAMMA_ENABLE;
6413 cntl |= pipe << 28; /* Connect to correct pipe */
6414 } else {
6415 cntl &= ~(CURSOR_MODE | MCURSOR_GAMMA_ENABLE);
6416 cntl |= CURSOR_MODE_DISABLE;
6417 }
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08006418 I915_WRITE(CURCNTR(pipe), cntl);
Chris Wilson560b85b2010-08-07 11:01:38 +01006419
6420 intel_crtc->cursor_visible = visible;
6421 }
6422 /* and commit changes on next vblank */
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08006423 I915_WRITE(CURBASE(pipe), base);
Chris Wilson560b85b2010-08-07 11:01:38 +01006424}
6425
Jesse Barnes65a21cd2011-10-12 11:10:21 -07006426static void ivb_update_cursor(struct drm_crtc *crtc, u32 base)
6427{
6428 struct drm_device *dev = crtc->dev;
6429 struct drm_i915_private *dev_priv = dev->dev_private;
6430 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
6431 int pipe = intel_crtc->pipe;
6432 bool visible = base != 0;
6433
6434 if (intel_crtc->cursor_visible != visible) {
6435 uint32_t cntl = I915_READ(CURCNTR_IVB(pipe));
6436 if (base) {
6437 cntl &= ~CURSOR_MODE;
6438 cntl |= CURSOR_MODE_64_ARGB_AX | MCURSOR_GAMMA_ENABLE;
6439 } else {
6440 cntl &= ~(CURSOR_MODE | MCURSOR_GAMMA_ENABLE);
6441 cntl |= CURSOR_MODE_DISABLE;
6442 }
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02006443 if (IS_HASWELL(dev))
6444 cntl |= CURSOR_PIPE_CSC_ENABLE;
Jesse Barnes65a21cd2011-10-12 11:10:21 -07006445 I915_WRITE(CURCNTR_IVB(pipe), cntl);
6446
6447 intel_crtc->cursor_visible = visible;
6448 }
6449 /* and commit changes on next vblank */
6450 I915_WRITE(CURBASE_IVB(pipe), base);
6451}
6452
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01006453/* If no-part of the cursor is visible on the framebuffer, then the GPU may hang... */
Chris Wilson6b383a72010-09-13 13:54:26 +01006454static void intel_crtc_update_cursor(struct drm_crtc *crtc,
6455 bool on)
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01006456{
6457 struct drm_device *dev = crtc->dev;
6458 struct drm_i915_private *dev_priv = dev->dev_private;
6459 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
6460 int pipe = intel_crtc->pipe;
6461 int x = intel_crtc->cursor_x;
6462 int y = intel_crtc->cursor_y;
Chris Wilson560b85b2010-08-07 11:01:38 +01006463 u32 base, pos;
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01006464 bool visible;
6465
6466 pos = 0;
6467
Chris Wilson6b383a72010-09-13 13:54:26 +01006468 if (on && crtc->enabled && crtc->fb) {
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01006469 base = intel_crtc->cursor_addr;
6470 if (x > (int) crtc->fb->width)
6471 base = 0;
6472
6473 if (y > (int) crtc->fb->height)
6474 base = 0;
6475 } else
6476 base = 0;
6477
6478 if (x < 0) {
6479 if (x + intel_crtc->cursor_width < 0)
6480 base = 0;
6481
6482 pos |= CURSOR_POS_SIGN << CURSOR_X_SHIFT;
6483 x = -x;
6484 }
6485 pos |= x << CURSOR_X_SHIFT;
6486
6487 if (y < 0) {
6488 if (y + intel_crtc->cursor_height < 0)
6489 base = 0;
6490
6491 pos |= CURSOR_POS_SIGN << CURSOR_Y_SHIFT;
6492 y = -y;
6493 }
6494 pos |= y << CURSOR_Y_SHIFT;
6495
6496 visible = base != 0;
Chris Wilson560b85b2010-08-07 11:01:38 +01006497 if (!visible && !intel_crtc->cursor_visible)
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01006498 return;
6499
Eugeni Dodonov0cd83aa2012-04-13 17:08:48 -03006500 if (IS_IVYBRIDGE(dev) || IS_HASWELL(dev)) {
Jesse Barnes65a21cd2011-10-12 11:10:21 -07006501 I915_WRITE(CURPOS_IVB(pipe), pos);
6502 ivb_update_cursor(crtc, base);
6503 } else {
6504 I915_WRITE(CURPOS(pipe), pos);
6505 if (IS_845G(dev) || IS_I865G(dev))
6506 i845_update_cursor(crtc, base);
6507 else
6508 i9xx_update_cursor(crtc, base);
6509 }
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01006510}
6511
Jesse Barnes79e53942008-11-07 14:24:08 -08006512static int intel_crtc_cursor_set(struct drm_crtc *crtc,
Chris Wilson05394f32010-11-08 19:18:58 +00006513 struct drm_file *file,
Jesse Barnes79e53942008-11-07 14:24:08 -08006514 uint32_t handle,
6515 uint32_t width, uint32_t height)
6516{
6517 struct drm_device *dev = crtc->dev;
6518 struct drm_i915_private *dev_priv = dev->dev_private;
6519 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Chris Wilson05394f32010-11-08 19:18:58 +00006520 struct drm_i915_gem_object *obj;
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01006521 uint32_t addr;
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05006522 int ret;
Jesse Barnes79e53942008-11-07 14:24:08 -08006523
Jesse Barnes79e53942008-11-07 14:24:08 -08006524 /* if we want to turn off the cursor ignore width and height */
6525 if (!handle) {
Zhao Yakui28c97732009-10-09 11:39:41 +08006526 DRM_DEBUG_KMS("cursor off\n");
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05006527 addr = 0;
Chris Wilson05394f32010-11-08 19:18:58 +00006528 obj = NULL;
Pierre Willenbrock50044172009-02-23 10:12:15 +10006529 mutex_lock(&dev->struct_mutex);
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05006530 goto finish;
Jesse Barnes79e53942008-11-07 14:24:08 -08006531 }
6532
6533 /* Currently we only support 64x64 cursors */
6534 if (width != 64 || height != 64) {
6535 DRM_ERROR("we currently only support 64x64 cursors\n");
6536 return -EINVAL;
6537 }
6538
Chris Wilson05394f32010-11-08 19:18:58 +00006539 obj = to_intel_bo(drm_gem_object_lookup(dev, file, handle));
Chris Wilsonc8725222011-02-19 11:31:06 +00006540 if (&obj->base == NULL)
Jesse Barnes79e53942008-11-07 14:24:08 -08006541 return -ENOENT;
6542
Chris Wilson05394f32010-11-08 19:18:58 +00006543 if (obj->base.size < width * height * 4) {
Jesse Barnes79e53942008-11-07 14:24:08 -08006544 DRM_ERROR("buffer is to small\n");
Dave Airlie34b8686e2009-01-15 14:03:07 +10006545 ret = -ENOMEM;
6546 goto fail;
Jesse Barnes79e53942008-11-07 14:24:08 -08006547 }
6548
Dave Airlie71acb5e2008-12-30 20:31:46 +10006549 /* we only need to pin inside GTT if cursor is non-phy */
Kristian Høgsberg7f9872e2009-02-13 20:56:49 -05006550 mutex_lock(&dev->struct_mutex);
Kristian Høgsbergb295d1b2009-12-16 15:16:17 -05006551 if (!dev_priv->info->cursor_needs_physical) {
Chris Wilson693db182013-03-05 14:52:39 +00006552 unsigned alignment;
6553
Chris Wilsond9e86c02010-11-10 16:40:20 +00006554 if (obj->tiling_mode) {
6555 DRM_ERROR("cursor cannot be tiled\n");
6556 ret = -EINVAL;
6557 goto fail_locked;
6558 }
6559
Chris Wilson693db182013-03-05 14:52:39 +00006560 /* Note that the w/a also requires 2 PTE of padding following
6561 * the bo. We currently fill all unused PTE with the shadow
6562 * page and so we should always have valid PTE following the
6563 * cursor preventing the VT-d warning.
6564 */
6565 alignment = 0;
6566 if (need_vtd_wa(dev))
6567 alignment = 64*1024;
6568
6569 ret = i915_gem_object_pin_to_display_plane(obj, alignment, NULL);
Chris Wilsone7b526b2010-06-02 08:30:48 +01006570 if (ret) {
6571 DRM_ERROR("failed to move cursor bo into the GTT\n");
Chris Wilson2da3b9b2011-04-14 09:41:17 +01006572 goto fail_locked;
Chris Wilsone7b526b2010-06-02 08:30:48 +01006573 }
6574
Chris Wilsond9e86c02010-11-10 16:40:20 +00006575 ret = i915_gem_object_put_fence(obj);
6576 if (ret) {
Chris Wilson2da3b9b2011-04-14 09:41:17 +01006577 DRM_ERROR("failed to release fence for cursor");
Chris Wilsond9e86c02010-11-10 16:40:20 +00006578 goto fail_unpin;
6579 }
6580
Chris Wilson05394f32010-11-08 19:18:58 +00006581 addr = obj->gtt_offset;
Dave Airlie71acb5e2008-12-30 20:31:46 +10006582 } else {
Chris Wilson6eeefaf2010-08-07 11:01:39 +01006583 int align = IS_I830(dev) ? 16 * 1024 : 256;
Chris Wilson05394f32010-11-08 19:18:58 +00006584 ret = i915_gem_attach_phys_object(dev, obj,
Chris Wilson6eeefaf2010-08-07 11:01:39 +01006585 (intel_crtc->pipe == 0) ? I915_GEM_PHYS_CURSOR_0 : I915_GEM_PHYS_CURSOR_1,
6586 align);
Dave Airlie71acb5e2008-12-30 20:31:46 +10006587 if (ret) {
6588 DRM_ERROR("failed to attach phys object\n");
Kristian Høgsberg7f9872e2009-02-13 20:56:49 -05006589 goto fail_locked;
Dave Airlie71acb5e2008-12-30 20:31:46 +10006590 }
Chris Wilson05394f32010-11-08 19:18:58 +00006591 addr = obj->phys_obj->handle->busaddr;
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05006592 }
6593
Chris Wilsona6c45cf2010-09-17 00:32:17 +01006594 if (IS_GEN2(dev))
Jesse Barnes14b60392009-05-20 16:47:08 -04006595 I915_WRITE(CURSIZE, (height << 12) | width);
6596
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05006597 finish:
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05006598 if (intel_crtc->cursor_bo) {
Kristian Høgsbergb295d1b2009-12-16 15:16:17 -05006599 if (dev_priv->info->cursor_needs_physical) {
Chris Wilson05394f32010-11-08 19:18:58 +00006600 if (intel_crtc->cursor_bo != obj)
Dave Airlie71acb5e2008-12-30 20:31:46 +10006601 i915_gem_detach_phys_object(dev, intel_crtc->cursor_bo);
6602 } else
6603 i915_gem_object_unpin(intel_crtc->cursor_bo);
Chris Wilson05394f32010-11-08 19:18:58 +00006604 drm_gem_object_unreference(&intel_crtc->cursor_bo->base);
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05006605 }
Jesse Barnes80824002009-09-10 15:28:06 -07006606
Kristian Høgsberg7f9872e2009-02-13 20:56:49 -05006607 mutex_unlock(&dev->struct_mutex);
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05006608
6609 intel_crtc->cursor_addr = addr;
Chris Wilson05394f32010-11-08 19:18:58 +00006610 intel_crtc->cursor_bo = obj;
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01006611 intel_crtc->cursor_width = width;
6612 intel_crtc->cursor_height = height;
6613
Mika Kuoppala40ccc722013-04-23 17:27:08 +03006614 intel_crtc_update_cursor(crtc, intel_crtc->cursor_bo != NULL);
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05006615
Jesse Barnes79e53942008-11-07 14:24:08 -08006616 return 0;
Chris Wilsone7b526b2010-06-02 08:30:48 +01006617fail_unpin:
Chris Wilson05394f32010-11-08 19:18:58 +00006618 i915_gem_object_unpin(obj);
Kristian Høgsberg7f9872e2009-02-13 20:56:49 -05006619fail_locked:
Dave Airlie34b8686e2009-01-15 14:03:07 +10006620 mutex_unlock(&dev->struct_mutex);
Luca Barbieribc9025b2010-02-09 05:49:12 +00006621fail:
Chris Wilson05394f32010-11-08 19:18:58 +00006622 drm_gem_object_unreference_unlocked(&obj->base);
Dave Airlie34b8686e2009-01-15 14:03:07 +10006623 return ret;
Jesse Barnes79e53942008-11-07 14:24:08 -08006624}
6625
6626static int intel_crtc_cursor_move(struct drm_crtc *crtc, int x, int y)
6627{
Jesse Barnes79e53942008-11-07 14:24:08 -08006628 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Jesse Barnes79e53942008-11-07 14:24:08 -08006629
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01006630 intel_crtc->cursor_x = x;
6631 intel_crtc->cursor_y = y;
Jesse Barnes652c3932009-08-17 13:31:43 -07006632
Mika Kuoppala40ccc722013-04-23 17:27:08 +03006633 intel_crtc_update_cursor(crtc, intel_crtc->cursor_bo != NULL);
Jesse Barnes79e53942008-11-07 14:24:08 -08006634
6635 return 0;
6636}
6637
6638/** Sets the color ramps on behalf of RandR */
6639void intel_crtc_fb_gamma_set(struct drm_crtc *crtc, u16 red, u16 green,
6640 u16 blue, int regno)
6641{
6642 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
6643
6644 intel_crtc->lut_r[regno] = red >> 8;
6645 intel_crtc->lut_g[regno] = green >> 8;
6646 intel_crtc->lut_b[regno] = blue >> 8;
6647}
6648
Dave Airlieb8c00ac2009-10-06 13:54:01 +10006649void intel_crtc_fb_gamma_get(struct drm_crtc *crtc, u16 *red, u16 *green,
6650 u16 *blue, int regno)
6651{
6652 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
6653
6654 *red = intel_crtc->lut_r[regno] << 8;
6655 *green = intel_crtc->lut_g[regno] << 8;
6656 *blue = intel_crtc->lut_b[regno] << 8;
6657}
6658
Jesse Barnes79e53942008-11-07 14:24:08 -08006659static void intel_crtc_gamma_set(struct drm_crtc *crtc, u16 *red, u16 *green,
James Simmons72034252010-08-03 01:33:19 +01006660 u16 *blue, uint32_t start, uint32_t size)
Jesse Barnes79e53942008-11-07 14:24:08 -08006661{
James Simmons72034252010-08-03 01:33:19 +01006662 int end = (start + size > 256) ? 256 : start + size, i;
Jesse Barnes79e53942008-11-07 14:24:08 -08006663 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Jesse Barnes79e53942008-11-07 14:24:08 -08006664
James Simmons72034252010-08-03 01:33:19 +01006665 for (i = start; i < end; i++) {
Jesse Barnes79e53942008-11-07 14:24:08 -08006666 intel_crtc->lut_r[i] = red[i] >> 8;
6667 intel_crtc->lut_g[i] = green[i] >> 8;
6668 intel_crtc->lut_b[i] = blue[i] >> 8;
6669 }
6670
6671 intel_crtc_load_lut(crtc);
6672}
6673
Jesse Barnes79e53942008-11-07 14:24:08 -08006674/* VESA 640x480x72Hz mode to set on the pipe */
6675static struct drm_display_mode load_detect_mode = {
6676 DRM_MODE("640x480", DRM_MODE_TYPE_DEFAULT, 31500, 640, 664,
6677 704, 832, 0, 480, 489, 491, 520, 0, DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC),
6678};
6679
Chris Wilsond2dff872011-04-19 08:36:26 +01006680static struct drm_framebuffer *
6681intel_framebuffer_create(struct drm_device *dev,
Jesse Barnes308e5bc2011-11-14 14:51:28 -08006682 struct drm_mode_fb_cmd2 *mode_cmd,
Chris Wilsond2dff872011-04-19 08:36:26 +01006683 struct drm_i915_gem_object *obj)
6684{
6685 struct intel_framebuffer *intel_fb;
6686 int ret;
6687
6688 intel_fb = kzalloc(sizeof(*intel_fb), GFP_KERNEL);
6689 if (!intel_fb) {
6690 drm_gem_object_unreference_unlocked(&obj->base);
6691 return ERR_PTR(-ENOMEM);
6692 }
6693
6694 ret = intel_framebuffer_init(dev, intel_fb, mode_cmd, obj);
6695 if (ret) {
6696 drm_gem_object_unreference_unlocked(&obj->base);
6697 kfree(intel_fb);
6698 return ERR_PTR(ret);
6699 }
6700
6701 return &intel_fb->base;
6702}
6703
6704static u32
6705intel_framebuffer_pitch_for_width(int width, int bpp)
6706{
6707 u32 pitch = DIV_ROUND_UP(width * bpp, 8);
6708 return ALIGN(pitch, 64);
6709}
6710
6711static u32
6712intel_framebuffer_size_for_mode(struct drm_display_mode *mode, int bpp)
6713{
6714 u32 pitch = intel_framebuffer_pitch_for_width(mode->hdisplay, bpp);
6715 return ALIGN(pitch * mode->vdisplay, PAGE_SIZE);
6716}
6717
6718static struct drm_framebuffer *
6719intel_framebuffer_create_for_mode(struct drm_device *dev,
6720 struct drm_display_mode *mode,
6721 int depth, int bpp)
6722{
6723 struct drm_i915_gem_object *obj;
Chris Wilson0fed39b2012-11-05 22:25:07 +00006724 struct drm_mode_fb_cmd2 mode_cmd = { 0 };
Chris Wilsond2dff872011-04-19 08:36:26 +01006725
6726 obj = i915_gem_alloc_object(dev,
6727 intel_framebuffer_size_for_mode(mode, bpp));
6728 if (obj == NULL)
6729 return ERR_PTR(-ENOMEM);
6730
6731 mode_cmd.width = mode->hdisplay;
6732 mode_cmd.height = mode->vdisplay;
Jesse Barnes308e5bc2011-11-14 14:51:28 -08006733 mode_cmd.pitches[0] = intel_framebuffer_pitch_for_width(mode_cmd.width,
6734 bpp);
Dave Airlie5ca0c342012-02-23 15:33:40 +00006735 mode_cmd.pixel_format = drm_mode_legacy_fb_format(bpp, depth);
Chris Wilsond2dff872011-04-19 08:36:26 +01006736
6737 return intel_framebuffer_create(dev, &mode_cmd, obj);
6738}
6739
6740static struct drm_framebuffer *
6741mode_fits_in_fbdev(struct drm_device *dev,
6742 struct drm_display_mode *mode)
6743{
6744 struct drm_i915_private *dev_priv = dev->dev_private;
6745 struct drm_i915_gem_object *obj;
6746 struct drm_framebuffer *fb;
6747
6748 if (dev_priv->fbdev == NULL)
6749 return NULL;
6750
6751 obj = dev_priv->fbdev->ifb.obj;
6752 if (obj == NULL)
6753 return NULL;
6754
6755 fb = &dev_priv->fbdev->ifb.base;
Ville Syrjälä01f2c772011-12-20 00:06:49 +02006756 if (fb->pitches[0] < intel_framebuffer_pitch_for_width(mode->hdisplay,
6757 fb->bits_per_pixel))
Chris Wilsond2dff872011-04-19 08:36:26 +01006758 return NULL;
6759
Ville Syrjälä01f2c772011-12-20 00:06:49 +02006760 if (obj->base.size < mode->vdisplay * fb->pitches[0])
Chris Wilsond2dff872011-04-19 08:36:26 +01006761 return NULL;
6762
6763 return fb;
6764}
6765
Daniel Vetterd2434ab2012-08-12 21:20:10 +02006766bool intel_get_load_detect_pipe(struct drm_connector *connector,
Chris Wilson71731882011-04-19 23:10:58 +01006767 struct drm_display_mode *mode,
Chris Wilson8261b192011-04-19 23:18:09 +01006768 struct intel_load_detect_pipe *old)
Jesse Barnes79e53942008-11-07 14:24:08 -08006769{
6770 struct intel_crtc *intel_crtc;
Daniel Vetterd2434ab2012-08-12 21:20:10 +02006771 struct intel_encoder *intel_encoder =
6772 intel_attached_encoder(connector);
Jesse Barnes79e53942008-11-07 14:24:08 -08006773 struct drm_crtc *possible_crtc;
Chris Wilson4ef69c72010-09-09 15:14:28 +01006774 struct drm_encoder *encoder = &intel_encoder->base;
Jesse Barnes79e53942008-11-07 14:24:08 -08006775 struct drm_crtc *crtc = NULL;
6776 struct drm_device *dev = encoder->dev;
Daniel Vetter94352cf2012-07-05 22:51:56 +02006777 struct drm_framebuffer *fb;
Jesse Barnes79e53942008-11-07 14:24:08 -08006778 int i = -1;
6779
Chris Wilsond2dff872011-04-19 08:36:26 +01006780 DRM_DEBUG_KMS("[CONNECTOR:%d:%s], [ENCODER:%d:%s]\n",
6781 connector->base.id, drm_get_connector_name(connector),
6782 encoder->base.id, drm_get_encoder_name(encoder));
6783
Jesse Barnes79e53942008-11-07 14:24:08 -08006784 /*
6785 * Algorithm gets a little messy:
Chris Wilson7a5e4802011-04-19 23:21:12 +01006786 *
Jesse Barnes79e53942008-11-07 14:24:08 -08006787 * - if the connector already has an assigned crtc, use it (but make
6788 * sure it's on first)
Chris Wilson7a5e4802011-04-19 23:21:12 +01006789 *
Jesse Barnes79e53942008-11-07 14:24:08 -08006790 * - try to find the first unused crtc that can drive this connector,
6791 * and use that if we find one
Jesse Barnes79e53942008-11-07 14:24:08 -08006792 */
6793
6794 /* See if we already have a CRTC for this connector */
6795 if (encoder->crtc) {
6796 crtc = encoder->crtc;
Chris Wilson8261b192011-04-19 23:18:09 +01006797
Daniel Vetter7b240562012-12-12 00:35:33 +01006798 mutex_lock(&crtc->mutex);
6799
Daniel Vetter24218aa2012-08-12 19:27:11 +02006800 old->dpms_mode = connector->dpms;
Chris Wilson8261b192011-04-19 23:18:09 +01006801 old->load_detect_temp = false;
6802
6803 /* Make sure the crtc and connector are running */
Daniel Vetter24218aa2012-08-12 19:27:11 +02006804 if (connector->dpms != DRM_MODE_DPMS_ON)
6805 connector->funcs->dpms(connector, DRM_MODE_DPMS_ON);
Chris Wilson8261b192011-04-19 23:18:09 +01006806
Chris Wilson71731882011-04-19 23:10:58 +01006807 return true;
Jesse Barnes79e53942008-11-07 14:24:08 -08006808 }
6809
6810 /* Find an unused one (if possible) */
6811 list_for_each_entry(possible_crtc, &dev->mode_config.crtc_list, head) {
6812 i++;
6813 if (!(encoder->possible_crtcs & (1 << i)))
6814 continue;
6815 if (!possible_crtc->enabled) {
6816 crtc = possible_crtc;
6817 break;
6818 }
Jesse Barnes79e53942008-11-07 14:24:08 -08006819 }
6820
6821 /*
6822 * If we didn't find an unused CRTC, don't use any.
6823 */
6824 if (!crtc) {
Chris Wilson71731882011-04-19 23:10:58 +01006825 DRM_DEBUG_KMS("no pipe available for load-detect\n");
6826 return false;
Jesse Barnes79e53942008-11-07 14:24:08 -08006827 }
6828
Daniel Vetter7b240562012-12-12 00:35:33 +01006829 mutex_lock(&crtc->mutex);
Daniel Vetterfc303102012-07-09 10:40:58 +02006830 intel_encoder->new_crtc = to_intel_crtc(crtc);
6831 to_intel_connector(connector)->new_encoder = intel_encoder;
Jesse Barnes79e53942008-11-07 14:24:08 -08006832
6833 intel_crtc = to_intel_crtc(crtc);
Daniel Vetter24218aa2012-08-12 19:27:11 +02006834 old->dpms_mode = connector->dpms;
Chris Wilson8261b192011-04-19 23:18:09 +01006835 old->load_detect_temp = true;
Chris Wilsond2dff872011-04-19 08:36:26 +01006836 old->release_fb = NULL;
Jesse Barnes79e53942008-11-07 14:24:08 -08006837
Chris Wilson64927112011-04-20 07:25:26 +01006838 if (!mode)
6839 mode = &load_detect_mode;
Jesse Barnes79e53942008-11-07 14:24:08 -08006840
Chris Wilsond2dff872011-04-19 08:36:26 +01006841 /* We need a framebuffer large enough to accommodate all accesses
6842 * that the plane may generate whilst we perform load detection.
6843 * We can not rely on the fbcon either being present (we get called
6844 * during its initialisation to detect all boot displays, or it may
6845 * not even exist) or that it is large enough to satisfy the
6846 * requested mode.
6847 */
Daniel Vetter94352cf2012-07-05 22:51:56 +02006848 fb = mode_fits_in_fbdev(dev, mode);
6849 if (fb == NULL) {
Chris Wilsond2dff872011-04-19 08:36:26 +01006850 DRM_DEBUG_KMS("creating tmp fb for load-detection\n");
Daniel Vetter94352cf2012-07-05 22:51:56 +02006851 fb = intel_framebuffer_create_for_mode(dev, mode, 24, 32);
6852 old->release_fb = fb;
Chris Wilsond2dff872011-04-19 08:36:26 +01006853 } else
6854 DRM_DEBUG_KMS("reusing fbdev for load-detection framebuffer\n");
Daniel Vetter94352cf2012-07-05 22:51:56 +02006855 if (IS_ERR(fb)) {
Chris Wilsond2dff872011-04-19 08:36:26 +01006856 DRM_DEBUG_KMS("failed to allocate framebuffer for load-detection\n");
Daniel Vetter7b240562012-12-12 00:35:33 +01006857 mutex_unlock(&crtc->mutex);
Chris Wilson0e8b3d32012-11-05 22:25:08 +00006858 return false;
Jesse Barnes79e53942008-11-07 14:24:08 -08006859 }
Chris Wilsond2dff872011-04-19 08:36:26 +01006860
Chris Wilsonc0c36b942012-12-19 16:08:43 +00006861 if (intel_set_mode(crtc, mode, 0, 0, fb)) {
Chris Wilson64927112011-04-20 07:25:26 +01006862 DRM_DEBUG_KMS("failed to set mode on load-detect pipe\n");
Chris Wilsond2dff872011-04-19 08:36:26 +01006863 if (old->release_fb)
6864 old->release_fb->funcs->destroy(old->release_fb);
Daniel Vetter7b240562012-12-12 00:35:33 +01006865 mutex_unlock(&crtc->mutex);
Chris Wilson0e8b3d32012-11-05 22:25:08 +00006866 return false;
Jesse Barnes79e53942008-11-07 14:24:08 -08006867 }
Chris Wilson71731882011-04-19 23:10:58 +01006868
Jesse Barnes79e53942008-11-07 14:24:08 -08006869 /* let the connector get through one full cycle before testing */
Jesse Barnes9d0498a2010-08-18 13:20:54 -07006870 intel_wait_for_vblank(dev, intel_crtc->pipe);
Chris Wilson71731882011-04-19 23:10:58 +01006871 return true;
Jesse Barnes79e53942008-11-07 14:24:08 -08006872}
6873
Daniel Vetterd2434ab2012-08-12 21:20:10 +02006874void intel_release_load_detect_pipe(struct drm_connector *connector,
Chris Wilson8261b192011-04-19 23:18:09 +01006875 struct intel_load_detect_pipe *old)
Jesse Barnes79e53942008-11-07 14:24:08 -08006876{
Daniel Vetterd2434ab2012-08-12 21:20:10 +02006877 struct intel_encoder *intel_encoder =
6878 intel_attached_encoder(connector);
Chris Wilson4ef69c72010-09-09 15:14:28 +01006879 struct drm_encoder *encoder = &intel_encoder->base;
Daniel Vetter7b240562012-12-12 00:35:33 +01006880 struct drm_crtc *crtc = encoder->crtc;
Jesse Barnes79e53942008-11-07 14:24:08 -08006881
Chris Wilsond2dff872011-04-19 08:36:26 +01006882 DRM_DEBUG_KMS("[CONNECTOR:%d:%s], [ENCODER:%d:%s]\n",
6883 connector->base.id, drm_get_connector_name(connector),
6884 encoder->base.id, drm_get_encoder_name(encoder));
6885
Chris Wilson8261b192011-04-19 23:18:09 +01006886 if (old->load_detect_temp) {
Daniel Vetterfc303102012-07-09 10:40:58 +02006887 to_intel_connector(connector)->new_encoder = NULL;
6888 intel_encoder->new_crtc = NULL;
6889 intel_set_mode(crtc, NULL, 0, 0, NULL);
Chris Wilsond2dff872011-04-19 08:36:26 +01006890
Daniel Vetter36206362012-12-10 20:42:17 +01006891 if (old->release_fb) {
6892 drm_framebuffer_unregister_private(old->release_fb);
6893 drm_framebuffer_unreference(old->release_fb);
6894 }
Chris Wilsond2dff872011-04-19 08:36:26 +01006895
Daniel Vetter67c96402013-01-23 16:25:09 +00006896 mutex_unlock(&crtc->mutex);
Chris Wilson0622a532011-04-21 09:32:11 +01006897 return;
Jesse Barnes79e53942008-11-07 14:24:08 -08006898 }
6899
Eric Anholtc751ce42010-03-25 11:48:48 -07006900 /* Switch crtc and encoder back off if necessary */
Daniel Vetter24218aa2012-08-12 19:27:11 +02006901 if (old->dpms_mode != DRM_MODE_DPMS_ON)
6902 connector->funcs->dpms(connector, old->dpms_mode);
Daniel Vetter7b240562012-12-12 00:35:33 +01006903
6904 mutex_unlock(&crtc->mutex);
Jesse Barnes79e53942008-11-07 14:24:08 -08006905}
6906
6907/* Returns the clock of the currently programmed mode of the given pipe. */
6908static int intel_crtc_clock_get(struct drm_device *dev, struct drm_crtc *crtc)
6909{
6910 struct drm_i915_private *dev_priv = dev->dev_private;
6911 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
6912 int pipe = intel_crtc->pipe;
Jesse Barnes548f2452011-02-17 10:40:53 -08006913 u32 dpll = I915_READ(DPLL(pipe));
Jesse Barnes79e53942008-11-07 14:24:08 -08006914 u32 fp;
6915 intel_clock_t clock;
6916
6917 if ((dpll & DISPLAY_RATE_SELECT_FPA1) == 0)
Chris Wilson39adb7a2011-04-22 22:17:21 +01006918 fp = I915_READ(FP0(pipe));
Jesse Barnes79e53942008-11-07 14:24:08 -08006919 else
Chris Wilson39adb7a2011-04-22 22:17:21 +01006920 fp = I915_READ(FP1(pipe));
Jesse Barnes79e53942008-11-07 14:24:08 -08006921
6922 clock.m1 = (fp & FP_M1_DIV_MASK) >> FP_M1_DIV_SHIFT;
Adam Jacksonf2b115e2009-12-03 17:14:42 -05006923 if (IS_PINEVIEW(dev)) {
6924 clock.n = ffs((fp & FP_N_PINEVIEW_DIV_MASK) >> FP_N_DIV_SHIFT) - 1;
6925 clock.m2 = (fp & FP_M2_PINEVIEW_DIV_MASK) >> FP_M2_DIV_SHIFT;
Shaohua Li21778322009-02-23 15:19:16 +08006926 } else {
6927 clock.n = (fp & FP_N_DIV_MASK) >> FP_N_DIV_SHIFT;
6928 clock.m2 = (fp & FP_M2_DIV_MASK) >> FP_M2_DIV_SHIFT;
6929 }
6930
Chris Wilsona6c45cf2010-09-17 00:32:17 +01006931 if (!IS_GEN2(dev)) {
Adam Jacksonf2b115e2009-12-03 17:14:42 -05006932 if (IS_PINEVIEW(dev))
6933 clock.p1 = ffs((dpll & DPLL_FPA01_P1_POST_DIV_MASK_PINEVIEW) >>
6934 DPLL_FPA01_P1_POST_DIV_SHIFT_PINEVIEW);
Shaohua Li21778322009-02-23 15:19:16 +08006935 else
6936 clock.p1 = ffs((dpll & DPLL_FPA01_P1_POST_DIV_MASK) >>
Jesse Barnes79e53942008-11-07 14:24:08 -08006937 DPLL_FPA01_P1_POST_DIV_SHIFT);
6938
6939 switch (dpll & DPLL_MODE_MASK) {
6940 case DPLLB_MODE_DAC_SERIAL:
6941 clock.p2 = dpll & DPLL_DAC_SERIAL_P2_CLOCK_DIV_5 ?
6942 5 : 10;
6943 break;
6944 case DPLLB_MODE_LVDS:
6945 clock.p2 = dpll & DPLLB_LVDS_P2_CLOCK_DIV_7 ?
6946 7 : 14;
6947 break;
6948 default:
Zhao Yakui28c97732009-10-09 11:39:41 +08006949 DRM_DEBUG_KMS("Unknown DPLL mode %08x in programmed "
Jesse Barnes79e53942008-11-07 14:24:08 -08006950 "mode\n", (int)(dpll & DPLL_MODE_MASK));
6951 return 0;
6952 }
6953
Daniel Vetterac58c3f2013-06-01 17:16:17 +02006954 if (IS_PINEVIEW(dev))
6955 pineview_clock(96000, &clock);
6956 else
6957 i9xx_clock(96000, &clock);
Jesse Barnes79e53942008-11-07 14:24:08 -08006958 } else {
6959 bool is_lvds = (pipe == 1) && (I915_READ(LVDS) & LVDS_PORT_EN);
6960
6961 if (is_lvds) {
6962 clock.p1 = ffs((dpll & DPLL_FPA01_P1_POST_DIV_MASK_I830_LVDS) >>
6963 DPLL_FPA01_P1_POST_DIV_SHIFT);
6964 clock.p2 = 14;
6965
6966 if ((dpll & PLL_REF_INPUT_MASK) ==
6967 PLLB_REF_INPUT_SPREADSPECTRUMIN) {
6968 /* XXX: might not be 66MHz */
Daniel Vetterac58c3f2013-06-01 17:16:17 +02006969 i9xx_clock(66000, &clock);
Jesse Barnes79e53942008-11-07 14:24:08 -08006970 } else
Daniel Vetterac58c3f2013-06-01 17:16:17 +02006971 i9xx_clock(48000, &clock);
Jesse Barnes79e53942008-11-07 14:24:08 -08006972 } else {
6973 if (dpll & PLL_P1_DIVIDE_BY_TWO)
6974 clock.p1 = 2;
6975 else {
6976 clock.p1 = ((dpll & DPLL_FPA01_P1_POST_DIV_MASK_I830) >>
6977 DPLL_FPA01_P1_POST_DIV_SHIFT) + 2;
6978 }
6979 if (dpll & PLL_P2_DIVIDE_BY_4)
6980 clock.p2 = 4;
6981 else
6982 clock.p2 = 2;
6983
Daniel Vetterac58c3f2013-06-01 17:16:17 +02006984 i9xx_clock(48000, &clock);
Jesse Barnes79e53942008-11-07 14:24:08 -08006985 }
6986 }
6987
6988 /* XXX: It would be nice to validate the clocks, but we can't reuse
6989 * i830PllIsValid() because it relies on the xf86_config connector
6990 * configuration being accurate, which it isn't necessarily.
6991 */
6992
6993 return clock.dot;
6994}
6995
6996/** Returns the currently programmed mode of the given pipe. */
6997struct drm_display_mode *intel_crtc_mode_get(struct drm_device *dev,
6998 struct drm_crtc *crtc)
6999{
Jesse Barnes548f2452011-02-17 10:40:53 -08007000 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes79e53942008-11-07 14:24:08 -08007001 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetter3b117c82013-04-17 20:15:07 +02007002 enum transcoder cpu_transcoder = intel_crtc->config.cpu_transcoder;
Jesse Barnes79e53942008-11-07 14:24:08 -08007003 struct drm_display_mode *mode;
Paulo Zanonife2b8f92012-10-23 18:30:02 -02007004 int htot = I915_READ(HTOTAL(cpu_transcoder));
7005 int hsync = I915_READ(HSYNC(cpu_transcoder));
7006 int vtot = I915_READ(VTOTAL(cpu_transcoder));
7007 int vsync = I915_READ(VSYNC(cpu_transcoder));
Jesse Barnes79e53942008-11-07 14:24:08 -08007008
7009 mode = kzalloc(sizeof(*mode), GFP_KERNEL);
7010 if (!mode)
7011 return NULL;
7012
7013 mode->clock = intel_crtc_clock_get(dev, crtc);
7014 mode->hdisplay = (htot & 0xffff) + 1;
7015 mode->htotal = ((htot & 0xffff0000) >> 16) + 1;
7016 mode->hsync_start = (hsync & 0xffff) + 1;
7017 mode->hsync_end = ((hsync & 0xffff0000) >> 16) + 1;
7018 mode->vdisplay = (vtot & 0xffff) + 1;
7019 mode->vtotal = ((vtot & 0xffff0000) >> 16) + 1;
7020 mode->vsync_start = (vsync & 0xffff) + 1;
7021 mode->vsync_end = ((vsync & 0xffff0000) >> 16) + 1;
7022
7023 drm_mode_set_name(mode);
Jesse Barnes79e53942008-11-07 14:24:08 -08007024
7025 return mode;
7026}
7027
Daniel Vetter3dec0092010-08-20 21:40:52 +02007028static void intel_increase_pllclock(struct drm_crtc *crtc)
Jesse Barnes652c3932009-08-17 13:31:43 -07007029{
7030 struct drm_device *dev = crtc->dev;
7031 drm_i915_private_t *dev_priv = dev->dev_private;
7032 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
7033 int pipe = intel_crtc->pipe;
Jesse Barnesdbdc6472010-12-30 09:36:39 -08007034 int dpll_reg = DPLL(pipe);
7035 int dpll;
Jesse Barnes652c3932009-08-17 13:31:43 -07007036
Eric Anholtbad720f2009-10-22 16:11:14 -07007037 if (HAS_PCH_SPLIT(dev))
Jesse Barnes652c3932009-08-17 13:31:43 -07007038 return;
7039
7040 if (!dev_priv->lvds_downclock_avail)
7041 return;
7042
Jesse Barnesdbdc6472010-12-30 09:36:39 -08007043 dpll = I915_READ(dpll_reg);
Jesse Barnes652c3932009-08-17 13:31:43 -07007044 if (!HAS_PIPE_CXSR(dev) && (dpll & DISPLAY_RATE_SELECT_FPA1)) {
Zhao Yakui44d98a62009-10-09 11:39:40 +08007045 DRM_DEBUG_DRIVER("upclocking LVDS\n");
Jesse Barnes652c3932009-08-17 13:31:43 -07007046
Sean Paul8ac5a6d2012-02-13 13:14:51 -05007047 assert_panel_unlocked(dev_priv, pipe);
Jesse Barnes652c3932009-08-17 13:31:43 -07007048
7049 dpll &= ~DISPLAY_RATE_SELECT_FPA1;
7050 I915_WRITE(dpll_reg, dpll);
Jesse Barnes9d0498a2010-08-18 13:20:54 -07007051 intel_wait_for_vblank(dev, pipe);
Jesse Barnesdbdc6472010-12-30 09:36:39 -08007052
Jesse Barnes652c3932009-08-17 13:31:43 -07007053 dpll = I915_READ(dpll_reg);
7054 if (dpll & DISPLAY_RATE_SELECT_FPA1)
Zhao Yakui44d98a62009-10-09 11:39:40 +08007055 DRM_DEBUG_DRIVER("failed to upclock LVDS!\n");
Jesse Barnes652c3932009-08-17 13:31:43 -07007056 }
Jesse Barnes652c3932009-08-17 13:31:43 -07007057}
7058
7059static void intel_decrease_pllclock(struct drm_crtc *crtc)
7060{
7061 struct drm_device *dev = crtc->dev;
7062 drm_i915_private_t *dev_priv = dev->dev_private;
7063 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Jesse Barnes652c3932009-08-17 13:31:43 -07007064
Eric Anholtbad720f2009-10-22 16:11:14 -07007065 if (HAS_PCH_SPLIT(dev))
Jesse Barnes652c3932009-08-17 13:31:43 -07007066 return;
7067
7068 if (!dev_priv->lvds_downclock_avail)
7069 return;
7070
7071 /*
7072 * Since this is called by a timer, we should never get here in
7073 * the manual case.
7074 */
7075 if (!HAS_PIPE_CXSR(dev) && intel_crtc->lowfreq_avail) {
Chris Wilson074b5e12012-05-02 12:07:06 +01007076 int pipe = intel_crtc->pipe;
7077 int dpll_reg = DPLL(pipe);
Daniel Vetterdc257cf2012-05-07 11:30:46 +02007078 int dpll;
Chris Wilson074b5e12012-05-02 12:07:06 +01007079
Zhao Yakui44d98a62009-10-09 11:39:40 +08007080 DRM_DEBUG_DRIVER("downclocking LVDS\n");
Jesse Barnes652c3932009-08-17 13:31:43 -07007081
Sean Paul8ac5a6d2012-02-13 13:14:51 -05007082 assert_panel_unlocked(dev_priv, pipe);
Jesse Barnes652c3932009-08-17 13:31:43 -07007083
Chris Wilson074b5e12012-05-02 12:07:06 +01007084 dpll = I915_READ(dpll_reg);
Jesse Barnes652c3932009-08-17 13:31:43 -07007085 dpll |= DISPLAY_RATE_SELECT_FPA1;
7086 I915_WRITE(dpll_reg, dpll);
Jesse Barnes9d0498a2010-08-18 13:20:54 -07007087 intel_wait_for_vblank(dev, pipe);
Jesse Barnes652c3932009-08-17 13:31:43 -07007088 dpll = I915_READ(dpll_reg);
7089 if (!(dpll & DISPLAY_RATE_SELECT_FPA1))
Zhao Yakui44d98a62009-10-09 11:39:40 +08007090 DRM_DEBUG_DRIVER("failed to downclock LVDS!\n");
Jesse Barnes652c3932009-08-17 13:31:43 -07007091 }
7092
7093}
7094
Chris Wilsonf047e392012-07-21 12:31:41 +01007095void intel_mark_busy(struct drm_device *dev)
Jesse Barnes652c3932009-08-17 13:31:43 -07007096{
Chris Wilsonf047e392012-07-21 12:31:41 +01007097 i915_update_gfx_val(dev->dev_private);
7098}
7099
7100void intel_mark_idle(struct drm_device *dev)
7101{
Chris Wilson725a5b52013-01-08 11:02:57 +00007102 struct drm_crtc *crtc;
7103
7104 if (!i915_powersave)
7105 return;
7106
7107 list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
7108 if (!crtc->fb)
7109 continue;
7110
7111 intel_decrease_pllclock(crtc);
7112 }
Chris Wilsonf047e392012-07-21 12:31:41 +01007113}
7114
7115void intel_mark_fb_busy(struct drm_i915_gem_object *obj)
7116{
7117 struct drm_device *dev = obj->base.dev;
Jesse Barnes652c3932009-08-17 13:31:43 -07007118 struct drm_crtc *crtc;
Jesse Barnes652c3932009-08-17 13:31:43 -07007119
7120 if (!i915_powersave)
7121 return;
7122
Jesse Barnes652c3932009-08-17 13:31:43 -07007123 list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
Jesse Barnes652c3932009-08-17 13:31:43 -07007124 if (!crtc->fb)
7125 continue;
7126
Chris Wilsonf047e392012-07-21 12:31:41 +01007127 if (to_intel_framebuffer(crtc->fb)->obj == obj)
7128 intel_increase_pllclock(crtc);
Jesse Barnes652c3932009-08-17 13:31:43 -07007129 }
Jesse Barnes652c3932009-08-17 13:31:43 -07007130}
7131
Jesse Barnes79e53942008-11-07 14:24:08 -08007132static void intel_crtc_destroy(struct drm_crtc *crtc)
7133{
7134 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetter67e77c52010-08-20 22:26:30 +02007135 struct drm_device *dev = crtc->dev;
7136 struct intel_unpin_work *work;
7137 unsigned long flags;
7138
7139 spin_lock_irqsave(&dev->event_lock, flags);
7140 work = intel_crtc->unpin_work;
7141 intel_crtc->unpin_work = NULL;
7142 spin_unlock_irqrestore(&dev->event_lock, flags);
7143
7144 if (work) {
7145 cancel_work_sync(&work->work);
7146 kfree(work);
7147 }
Jesse Barnes79e53942008-11-07 14:24:08 -08007148
Mika Kuoppala40ccc722013-04-23 17:27:08 +03007149 intel_crtc_cursor_set(crtc, NULL, 0, 0, 0);
7150
Jesse Barnes79e53942008-11-07 14:24:08 -08007151 drm_crtc_cleanup(crtc);
Daniel Vetter67e77c52010-08-20 22:26:30 +02007152
Jesse Barnes79e53942008-11-07 14:24:08 -08007153 kfree(intel_crtc);
7154}
7155
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007156static void intel_unpin_work_fn(struct work_struct *__work)
7157{
7158 struct intel_unpin_work *work =
7159 container_of(__work, struct intel_unpin_work, work);
Chris Wilsonb4a98e52012-11-01 09:26:26 +00007160 struct drm_device *dev = work->crtc->dev;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007161
Chris Wilsonb4a98e52012-11-01 09:26:26 +00007162 mutex_lock(&dev->struct_mutex);
Chris Wilson1690e1e2011-12-14 13:57:08 +01007163 intel_unpin_fb_obj(work->old_fb_obj);
Chris Wilson05394f32010-11-08 19:18:58 +00007164 drm_gem_object_unreference(&work->pending_flip_obj->base);
7165 drm_gem_object_unreference(&work->old_fb_obj->base);
Chris Wilsond9e86c02010-11-10 16:40:20 +00007166
Chris Wilsonb4a98e52012-11-01 09:26:26 +00007167 intel_update_fbc(dev);
7168 mutex_unlock(&dev->struct_mutex);
7169
7170 BUG_ON(atomic_read(&to_intel_crtc(work->crtc)->unpin_work_count) == 0);
7171 atomic_dec(&to_intel_crtc(work->crtc)->unpin_work_count);
7172
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007173 kfree(work);
7174}
7175
Jesse Barnes1afe3e92010-03-26 10:35:20 -07007176static void do_intel_finish_page_flip(struct drm_device *dev,
Mario Kleiner49b14a52010-12-09 07:00:07 +01007177 struct drm_crtc *crtc)
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007178{
7179 drm_i915_private_t *dev_priv = dev->dev_private;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007180 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
7181 struct intel_unpin_work *work;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007182 unsigned long flags;
7183
7184 /* Ignore early vblank irqs */
7185 if (intel_crtc == NULL)
7186 return;
7187
7188 spin_lock_irqsave(&dev->event_lock, flags);
7189 work = intel_crtc->unpin_work;
Chris Wilsone7d841c2012-12-03 11:36:30 +00007190
7191 /* Ensure we don't miss a work->pending update ... */
7192 smp_rmb();
7193
7194 if (work == NULL || atomic_read(&work->pending) < INTEL_FLIP_COMPLETE) {
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007195 spin_unlock_irqrestore(&dev->event_lock, flags);
7196 return;
7197 }
7198
Chris Wilsone7d841c2012-12-03 11:36:30 +00007199 /* and that the unpin work is consistent wrt ->pending. */
7200 smp_rmb();
7201
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007202 intel_crtc->unpin_work = NULL;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007203
Rob Clark45a066e2012-10-08 14:50:40 -05007204 if (work->event)
7205 drm_send_vblank_event(dev, intel_crtc->pipe, work->event);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007206
Mario Kleiner0af7e4d2010-12-08 04:07:19 +01007207 drm_vblank_put(dev, intel_crtc->pipe);
7208
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007209 spin_unlock_irqrestore(&dev->event_lock, flags);
7210
Daniel Vetter2c10d572012-12-20 21:24:07 +01007211 wake_up_all(&dev_priv->pending_flip_queue);
Chris Wilsonb4a98e52012-11-01 09:26:26 +00007212
7213 queue_work(dev_priv->wq, &work->work);
Jesse Barnese5510fa2010-07-01 16:48:37 -07007214
7215 trace_i915_flip_complete(intel_crtc->plane, work->pending_flip_obj);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007216}
7217
Jesse Barnes1afe3e92010-03-26 10:35:20 -07007218void intel_finish_page_flip(struct drm_device *dev, int pipe)
7219{
7220 drm_i915_private_t *dev_priv = dev->dev_private;
7221 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
7222
Mario Kleiner49b14a52010-12-09 07:00:07 +01007223 do_intel_finish_page_flip(dev, crtc);
Jesse Barnes1afe3e92010-03-26 10:35:20 -07007224}
7225
7226void intel_finish_page_flip_plane(struct drm_device *dev, int plane)
7227{
7228 drm_i915_private_t *dev_priv = dev->dev_private;
7229 struct drm_crtc *crtc = dev_priv->plane_to_crtc_mapping[plane];
7230
Mario Kleiner49b14a52010-12-09 07:00:07 +01007231 do_intel_finish_page_flip(dev, crtc);
Jesse Barnes1afe3e92010-03-26 10:35:20 -07007232}
7233
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007234void intel_prepare_page_flip(struct drm_device *dev, int plane)
7235{
7236 drm_i915_private_t *dev_priv = dev->dev_private;
7237 struct intel_crtc *intel_crtc =
7238 to_intel_crtc(dev_priv->plane_to_crtc_mapping[plane]);
7239 unsigned long flags;
7240
Chris Wilsone7d841c2012-12-03 11:36:30 +00007241 /* NB: An MMIO update of the plane base pointer will also
7242 * generate a page-flip completion irq, i.e. every modeset
7243 * is also accompanied by a spurious intel_prepare_page_flip().
7244 */
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007245 spin_lock_irqsave(&dev->event_lock, flags);
Chris Wilsone7d841c2012-12-03 11:36:30 +00007246 if (intel_crtc->unpin_work)
7247 atomic_inc_not_zero(&intel_crtc->unpin_work->pending);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007248 spin_unlock_irqrestore(&dev->event_lock, flags);
7249}
7250
Chris Wilsone7d841c2012-12-03 11:36:30 +00007251inline static void intel_mark_page_flip_active(struct intel_crtc *intel_crtc)
7252{
7253 /* Ensure that the work item is consistent when activating it ... */
7254 smp_wmb();
7255 atomic_set(&intel_crtc->unpin_work->pending, INTEL_FLIP_PENDING);
7256 /* and that it is marked active as soon as the irq could fire. */
7257 smp_wmb();
7258}
7259
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007260static int intel_gen2_queue_flip(struct drm_device *dev,
7261 struct drm_crtc *crtc,
7262 struct drm_framebuffer *fb,
7263 struct drm_i915_gem_object *obj)
7264{
7265 struct drm_i915_private *dev_priv = dev->dev_private;
7266 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007267 u32 flip_mask;
Daniel Vetter6d90c952012-04-26 23:28:05 +02007268 struct intel_ring_buffer *ring = &dev_priv->ring[RCS];
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007269 int ret;
7270
Daniel Vetter6d90c952012-04-26 23:28:05 +02007271 ret = intel_pin_and_fence_fb_obj(dev, obj, ring);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007272 if (ret)
Chris Wilson83d40922012-04-17 19:35:53 +01007273 goto err;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007274
Daniel Vetter6d90c952012-04-26 23:28:05 +02007275 ret = intel_ring_begin(ring, 6);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007276 if (ret)
Chris Wilson83d40922012-04-17 19:35:53 +01007277 goto err_unpin;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007278
7279 /* Can't queue multiple flips, so wait for the previous
7280 * one to finish before executing the next.
7281 */
7282 if (intel_crtc->plane)
7283 flip_mask = MI_WAIT_FOR_PLANE_B_FLIP;
7284 else
7285 flip_mask = MI_WAIT_FOR_PLANE_A_FLIP;
Daniel Vetter6d90c952012-04-26 23:28:05 +02007286 intel_ring_emit(ring, MI_WAIT_FOR_EVENT | flip_mask);
7287 intel_ring_emit(ring, MI_NOOP);
7288 intel_ring_emit(ring, MI_DISPLAY_FLIP |
7289 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
7290 intel_ring_emit(ring, fb->pitches[0]);
Daniel Vettere506a0c2012-07-05 12:17:29 +02007291 intel_ring_emit(ring, obj->gtt_offset + intel_crtc->dspaddr_offset);
Daniel Vetter6d90c952012-04-26 23:28:05 +02007292 intel_ring_emit(ring, 0); /* aux display base address, unused */
Chris Wilsone7d841c2012-12-03 11:36:30 +00007293
7294 intel_mark_page_flip_active(intel_crtc);
Daniel Vetter6d90c952012-04-26 23:28:05 +02007295 intel_ring_advance(ring);
Chris Wilson83d40922012-04-17 19:35:53 +01007296 return 0;
7297
7298err_unpin:
7299 intel_unpin_fb_obj(obj);
7300err:
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007301 return ret;
7302}
7303
7304static int intel_gen3_queue_flip(struct drm_device *dev,
7305 struct drm_crtc *crtc,
7306 struct drm_framebuffer *fb,
7307 struct drm_i915_gem_object *obj)
7308{
7309 struct drm_i915_private *dev_priv = dev->dev_private;
7310 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007311 u32 flip_mask;
Daniel Vetter6d90c952012-04-26 23:28:05 +02007312 struct intel_ring_buffer *ring = &dev_priv->ring[RCS];
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007313 int ret;
7314
Daniel Vetter6d90c952012-04-26 23:28:05 +02007315 ret = intel_pin_and_fence_fb_obj(dev, obj, ring);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007316 if (ret)
Chris Wilson83d40922012-04-17 19:35:53 +01007317 goto err;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007318
Daniel Vetter6d90c952012-04-26 23:28:05 +02007319 ret = intel_ring_begin(ring, 6);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007320 if (ret)
Chris Wilson83d40922012-04-17 19:35:53 +01007321 goto err_unpin;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007322
7323 if (intel_crtc->plane)
7324 flip_mask = MI_WAIT_FOR_PLANE_B_FLIP;
7325 else
7326 flip_mask = MI_WAIT_FOR_PLANE_A_FLIP;
Daniel Vetter6d90c952012-04-26 23:28:05 +02007327 intel_ring_emit(ring, MI_WAIT_FOR_EVENT | flip_mask);
7328 intel_ring_emit(ring, MI_NOOP);
7329 intel_ring_emit(ring, MI_DISPLAY_FLIP_I915 |
7330 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
7331 intel_ring_emit(ring, fb->pitches[0]);
Daniel Vettere506a0c2012-07-05 12:17:29 +02007332 intel_ring_emit(ring, obj->gtt_offset + intel_crtc->dspaddr_offset);
Daniel Vetter6d90c952012-04-26 23:28:05 +02007333 intel_ring_emit(ring, MI_NOOP);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007334
Chris Wilsone7d841c2012-12-03 11:36:30 +00007335 intel_mark_page_flip_active(intel_crtc);
Daniel Vetter6d90c952012-04-26 23:28:05 +02007336 intel_ring_advance(ring);
Chris Wilson83d40922012-04-17 19:35:53 +01007337 return 0;
7338
7339err_unpin:
7340 intel_unpin_fb_obj(obj);
7341err:
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007342 return ret;
7343}
7344
7345static int intel_gen4_queue_flip(struct drm_device *dev,
7346 struct drm_crtc *crtc,
7347 struct drm_framebuffer *fb,
7348 struct drm_i915_gem_object *obj)
7349{
7350 struct drm_i915_private *dev_priv = dev->dev_private;
7351 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
7352 uint32_t pf, pipesrc;
Daniel Vetter6d90c952012-04-26 23:28:05 +02007353 struct intel_ring_buffer *ring = &dev_priv->ring[RCS];
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007354 int ret;
7355
Daniel Vetter6d90c952012-04-26 23:28:05 +02007356 ret = intel_pin_and_fence_fb_obj(dev, obj, ring);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007357 if (ret)
Chris Wilson83d40922012-04-17 19:35:53 +01007358 goto err;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007359
Daniel Vetter6d90c952012-04-26 23:28:05 +02007360 ret = intel_ring_begin(ring, 4);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007361 if (ret)
Chris Wilson83d40922012-04-17 19:35:53 +01007362 goto err_unpin;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007363
7364 /* i965+ uses the linear or tiled offsets from the
7365 * Display Registers (which do not change across a page-flip)
7366 * so we need only reprogram the base address.
7367 */
Daniel Vetter6d90c952012-04-26 23:28:05 +02007368 intel_ring_emit(ring, MI_DISPLAY_FLIP |
7369 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
7370 intel_ring_emit(ring, fb->pitches[0]);
Daniel Vetterc2c75132012-07-05 12:17:30 +02007371 intel_ring_emit(ring,
7372 (obj->gtt_offset + intel_crtc->dspaddr_offset) |
7373 obj->tiling_mode);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007374
7375 /* XXX Enabling the panel-fitter across page-flip is so far
7376 * untested on non-native modes, so ignore it for now.
7377 * pf = I915_READ(pipe == 0 ? PFA_CTL_1 : PFB_CTL_1) & PF_ENABLE;
7378 */
7379 pf = 0;
7380 pipesrc = I915_READ(PIPESRC(intel_crtc->pipe)) & 0x0fff0fff;
Daniel Vetter6d90c952012-04-26 23:28:05 +02007381 intel_ring_emit(ring, pf | pipesrc);
Chris Wilsone7d841c2012-12-03 11:36:30 +00007382
7383 intel_mark_page_flip_active(intel_crtc);
Daniel Vetter6d90c952012-04-26 23:28:05 +02007384 intel_ring_advance(ring);
Chris Wilson83d40922012-04-17 19:35:53 +01007385 return 0;
7386
7387err_unpin:
7388 intel_unpin_fb_obj(obj);
7389err:
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007390 return ret;
7391}
7392
7393static int intel_gen6_queue_flip(struct drm_device *dev,
7394 struct drm_crtc *crtc,
7395 struct drm_framebuffer *fb,
7396 struct drm_i915_gem_object *obj)
7397{
7398 struct drm_i915_private *dev_priv = dev->dev_private;
7399 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetter6d90c952012-04-26 23:28:05 +02007400 struct intel_ring_buffer *ring = &dev_priv->ring[RCS];
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007401 uint32_t pf, pipesrc;
7402 int ret;
7403
Daniel Vetter6d90c952012-04-26 23:28:05 +02007404 ret = intel_pin_and_fence_fb_obj(dev, obj, ring);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007405 if (ret)
Chris Wilson83d40922012-04-17 19:35:53 +01007406 goto err;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007407
Daniel Vetter6d90c952012-04-26 23:28:05 +02007408 ret = intel_ring_begin(ring, 4);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007409 if (ret)
Chris Wilson83d40922012-04-17 19:35:53 +01007410 goto err_unpin;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007411
Daniel Vetter6d90c952012-04-26 23:28:05 +02007412 intel_ring_emit(ring, MI_DISPLAY_FLIP |
7413 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
7414 intel_ring_emit(ring, fb->pitches[0] | obj->tiling_mode);
Daniel Vetterc2c75132012-07-05 12:17:30 +02007415 intel_ring_emit(ring, obj->gtt_offset + intel_crtc->dspaddr_offset);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007416
Chris Wilson99d9acd2012-04-17 20:37:00 +01007417 /* Contrary to the suggestions in the documentation,
7418 * "Enable Panel Fitter" does not seem to be required when page
7419 * flipping with a non-native mode, and worse causes a normal
7420 * modeset to fail.
7421 * pf = I915_READ(PF_CTL(intel_crtc->pipe)) & PF_ENABLE;
7422 */
7423 pf = 0;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007424 pipesrc = I915_READ(PIPESRC(intel_crtc->pipe)) & 0x0fff0fff;
Daniel Vetter6d90c952012-04-26 23:28:05 +02007425 intel_ring_emit(ring, pf | pipesrc);
Chris Wilsone7d841c2012-12-03 11:36:30 +00007426
7427 intel_mark_page_flip_active(intel_crtc);
Daniel Vetter6d90c952012-04-26 23:28:05 +02007428 intel_ring_advance(ring);
Chris Wilson83d40922012-04-17 19:35:53 +01007429 return 0;
7430
7431err_unpin:
7432 intel_unpin_fb_obj(obj);
7433err:
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007434 return ret;
7435}
7436
Jesse Barnes7c9017e2011-06-16 12:18:54 -07007437/*
7438 * On gen7 we currently use the blit ring because (in early silicon at least)
7439 * the render ring doesn't give us interrpts for page flip completion, which
7440 * means clients will hang after the first flip is queued. Fortunately the
7441 * blit ring generates interrupts properly, so use it instead.
7442 */
7443static int intel_gen7_queue_flip(struct drm_device *dev,
7444 struct drm_crtc *crtc,
7445 struct drm_framebuffer *fb,
7446 struct drm_i915_gem_object *obj)
7447{
7448 struct drm_i915_private *dev_priv = dev->dev_private;
7449 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
7450 struct intel_ring_buffer *ring = &dev_priv->ring[BCS];
Daniel Vettercb05d8d2012-05-23 14:02:00 +02007451 uint32_t plane_bit = 0;
Jesse Barnes7c9017e2011-06-16 12:18:54 -07007452 int ret;
7453
7454 ret = intel_pin_and_fence_fb_obj(dev, obj, ring);
7455 if (ret)
Chris Wilson83d40922012-04-17 19:35:53 +01007456 goto err;
Jesse Barnes7c9017e2011-06-16 12:18:54 -07007457
Daniel Vettercb05d8d2012-05-23 14:02:00 +02007458 switch(intel_crtc->plane) {
7459 case PLANE_A:
7460 plane_bit = MI_DISPLAY_FLIP_IVB_PLANE_A;
7461 break;
7462 case PLANE_B:
7463 plane_bit = MI_DISPLAY_FLIP_IVB_PLANE_B;
7464 break;
7465 case PLANE_C:
7466 plane_bit = MI_DISPLAY_FLIP_IVB_PLANE_C;
7467 break;
7468 default:
7469 WARN_ONCE(1, "unknown plane in flip command\n");
7470 ret = -ENODEV;
Eugeni Dodonovab3951e2012-06-18 19:03:38 -03007471 goto err_unpin;
Daniel Vettercb05d8d2012-05-23 14:02:00 +02007472 }
7473
Jesse Barnes7c9017e2011-06-16 12:18:54 -07007474 ret = intel_ring_begin(ring, 4);
7475 if (ret)
Chris Wilson83d40922012-04-17 19:35:53 +01007476 goto err_unpin;
Jesse Barnes7c9017e2011-06-16 12:18:54 -07007477
Daniel Vettercb05d8d2012-05-23 14:02:00 +02007478 intel_ring_emit(ring, MI_DISPLAY_FLIP_I915 | plane_bit);
Ville Syrjälä01f2c772011-12-20 00:06:49 +02007479 intel_ring_emit(ring, (fb->pitches[0] | obj->tiling_mode));
Daniel Vetterc2c75132012-07-05 12:17:30 +02007480 intel_ring_emit(ring, obj->gtt_offset + intel_crtc->dspaddr_offset);
Jesse Barnes7c9017e2011-06-16 12:18:54 -07007481 intel_ring_emit(ring, (MI_NOOP));
Chris Wilsone7d841c2012-12-03 11:36:30 +00007482
7483 intel_mark_page_flip_active(intel_crtc);
Jesse Barnes7c9017e2011-06-16 12:18:54 -07007484 intel_ring_advance(ring);
Chris Wilson83d40922012-04-17 19:35:53 +01007485 return 0;
7486
7487err_unpin:
7488 intel_unpin_fb_obj(obj);
7489err:
Jesse Barnes7c9017e2011-06-16 12:18:54 -07007490 return ret;
7491}
7492
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007493static int intel_default_queue_flip(struct drm_device *dev,
7494 struct drm_crtc *crtc,
7495 struct drm_framebuffer *fb,
7496 struct drm_i915_gem_object *obj)
7497{
7498 return -ENODEV;
7499}
7500
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007501static int intel_crtc_page_flip(struct drm_crtc *crtc,
7502 struct drm_framebuffer *fb,
7503 struct drm_pending_vblank_event *event)
7504{
7505 struct drm_device *dev = crtc->dev;
7506 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjälä4a35f832013-02-22 16:53:38 +02007507 struct drm_framebuffer *old_fb = crtc->fb;
7508 struct drm_i915_gem_object *obj = to_intel_framebuffer(fb)->obj;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007509 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
7510 struct intel_unpin_work *work;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007511 unsigned long flags;
Chris Wilson52e68632010-08-08 10:15:59 +01007512 int ret;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007513
Ville Syrjäläe6a595d2012-05-24 21:08:59 +03007514 /* Can't change pixel format via MI display flips. */
7515 if (fb->pixel_format != crtc->fb->pixel_format)
7516 return -EINVAL;
7517
7518 /*
7519 * TILEOFF/LINOFF registers can't be changed via MI display flips.
7520 * Note that pitch changes could also affect these register.
7521 */
7522 if (INTEL_INFO(dev)->gen > 3 &&
7523 (fb->offsets[0] != crtc->fb->offsets[0] ||
7524 fb->pitches[0] != crtc->fb->pitches[0]))
7525 return -EINVAL;
7526
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007527 work = kzalloc(sizeof *work, GFP_KERNEL);
7528 if (work == NULL)
7529 return -ENOMEM;
7530
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007531 work->event = event;
Chris Wilsonb4a98e52012-11-01 09:26:26 +00007532 work->crtc = crtc;
Ville Syrjälä4a35f832013-02-22 16:53:38 +02007533 work->old_fb_obj = to_intel_framebuffer(old_fb)->obj;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007534 INIT_WORK(&work->work, intel_unpin_work_fn);
7535
Jesse Barnes7317c75e62011-08-29 09:45:28 -07007536 ret = drm_vblank_get(dev, intel_crtc->pipe);
7537 if (ret)
7538 goto free_work;
7539
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007540 /* We borrow the event spin lock for protecting unpin_work */
7541 spin_lock_irqsave(&dev->event_lock, flags);
7542 if (intel_crtc->unpin_work) {
7543 spin_unlock_irqrestore(&dev->event_lock, flags);
7544 kfree(work);
Jesse Barnes7317c75e62011-08-29 09:45:28 -07007545 drm_vblank_put(dev, intel_crtc->pipe);
Chris Wilson468f0b42010-05-27 13:18:13 +01007546
7547 DRM_DEBUG_DRIVER("flip queue: crtc already busy\n");
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007548 return -EBUSY;
7549 }
7550 intel_crtc->unpin_work = work;
7551 spin_unlock_irqrestore(&dev->event_lock, flags);
7552
Chris Wilsonb4a98e52012-11-01 09:26:26 +00007553 if (atomic_read(&intel_crtc->unpin_work_count) >= 2)
7554 flush_workqueue(dev_priv->wq);
7555
Chris Wilson79158102012-05-23 11:13:58 +01007556 ret = i915_mutex_lock_interruptible(dev);
7557 if (ret)
7558 goto cleanup;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007559
Jesse Barnes75dfca82010-02-10 15:09:44 -08007560 /* Reference the objects for the scheduled work. */
Chris Wilson05394f32010-11-08 19:18:58 +00007561 drm_gem_object_reference(&work->old_fb_obj->base);
7562 drm_gem_object_reference(&obj->base);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007563
7564 crtc->fb = fb;
Chris Wilson96b099f2010-06-07 14:03:04 +01007565
Chris Wilsone1f99ce2010-10-27 12:45:26 +01007566 work->pending_flip_obj = obj;
Chris Wilsone1f99ce2010-10-27 12:45:26 +01007567
Simon Farnsworth4e5359c2010-09-01 17:47:52 +01007568 work->enable_stall_check = true;
7569
Chris Wilsonb4a98e52012-11-01 09:26:26 +00007570 atomic_inc(&intel_crtc->unpin_work_count);
Ville Syrjälä10d83732013-01-29 18:13:34 +02007571 intel_crtc->reset_counter = atomic_read(&dev_priv->gpu_error.reset_counter);
Chris Wilsone1f99ce2010-10-27 12:45:26 +01007572
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007573 ret = dev_priv->display.queue_flip(dev, crtc, fb, obj);
7574 if (ret)
7575 goto cleanup_pending;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007576
Chris Wilson7782de32011-07-08 12:22:41 +01007577 intel_disable_fbc(dev);
Chris Wilsonf047e392012-07-21 12:31:41 +01007578 intel_mark_fb_busy(obj);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007579 mutex_unlock(&dev->struct_mutex);
7580
Jesse Barnese5510fa2010-07-01 16:48:37 -07007581 trace_i915_flip_request(intel_crtc->plane, obj);
7582
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007583 return 0;
Chris Wilson96b099f2010-06-07 14:03:04 +01007584
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007585cleanup_pending:
Chris Wilsonb4a98e52012-11-01 09:26:26 +00007586 atomic_dec(&intel_crtc->unpin_work_count);
Ville Syrjälä4a35f832013-02-22 16:53:38 +02007587 crtc->fb = old_fb;
Chris Wilson05394f32010-11-08 19:18:58 +00007588 drm_gem_object_unreference(&work->old_fb_obj->base);
7589 drm_gem_object_unreference(&obj->base);
Chris Wilson96b099f2010-06-07 14:03:04 +01007590 mutex_unlock(&dev->struct_mutex);
7591
Chris Wilson79158102012-05-23 11:13:58 +01007592cleanup:
Chris Wilson96b099f2010-06-07 14:03:04 +01007593 spin_lock_irqsave(&dev->event_lock, flags);
7594 intel_crtc->unpin_work = NULL;
7595 spin_unlock_irqrestore(&dev->event_lock, flags);
7596
Jesse Barnes7317c75e62011-08-29 09:45:28 -07007597 drm_vblank_put(dev, intel_crtc->pipe);
7598free_work:
Chris Wilson96b099f2010-06-07 14:03:04 +01007599 kfree(work);
7600
7601 return ret;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007602}
7603
Chris Wilsonf6e5b162011-04-12 18:06:51 +01007604static struct drm_crtc_helper_funcs intel_helper_funcs = {
Chris Wilsonf6e5b162011-04-12 18:06:51 +01007605 .mode_set_base_atomic = intel_pipe_set_base_atomic,
7606 .load_lut = intel_crtc_load_lut,
Chris Wilsonf6e5b162011-04-12 18:06:51 +01007607};
7608
Daniel Vetter50f56112012-07-02 09:35:43 +02007609static bool intel_encoder_crtc_ok(struct drm_encoder *encoder,
7610 struct drm_crtc *crtc)
7611{
7612 struct drm_device *dev;
7613 struct drm_crtc *tmp;
7614 int crtc_mask = 1;
7615
7616 WARN(!crtc, "checking null crtc?\n");
7617
7618 dev = crtc->dev;
7619
7620 list_for_each_entry(tmp, &dev->mode_config.crtc_list, head) {
7621 if (tmp == crtc)
7622 break;
7623 crtc_mask <<= 1;
7624 }
7625
7626 if (encoder->possible_crtcs & crtc_mask)
7627 return true;
7628 return false;
7629}
7630
Daniel Vetter9a935852012-07-05 22:34:27 +02007631/**
7632 * intel_modeset_update_staged_output_state
7633 *
7634 * Updates the staged output configuration state, e.g. after we've read out the
7635 * current hw state.
7636 */
7637static void intel_modeset_update_staged_output_state(struct drm_device *dev)
7638{
7639 struct intel_encoder *encoder;
7640 struct intel_connector *connector;
7641
7642 list_for_each_entry(connector, &dev->mode_config.connector_list,
7643 base.head) {
7644 connector->new_encoder =
7645 to_intel_encoder(connector->base.encoder);
7646 }
7647
7648 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
7649 base.head) {
7650 encoder->new_crtc =
7651 to_intel_crtc(encoder->base.crtc);
7652 }
7653}
7654
7655/**
7656 * intel_modeset_commit_output_state
7657 *
7658 * This function copies the stage display pipe configuration to the real one.
7659 */
7660static void intel_modeset_commit_output_state(struct drm_device *dev)
7661{
7662 struct intel_encoder *encoder;
7663 struct intel_connector *connector;
7664
7665 list_for_each_entry(connector, &dev->mode_config.connector_list,
7666 base.head) {
7667 connector->base.encoder = &connector->new_encoder->base;
7668 }
7669
7670 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
7671 base.head) {
7672 encoder->base.crtc = &encoder->new_crtc->base;
7673 }
7674}
7675
Daniel Vetter050f7ae2013-06-02 13:26:23 +02007676static void
7677connected_sink_compute_bpp(struct intel_connector * connector,
7678 struct intel_crtc_config *pipe_config)
Daniel Vetter4e53c2e2013-03-27 00:44:58 +01007679{
Daniel Vetter050f7ae2013-06-02 13:26:23 +02007680 int bpp = pipe_config->pipe_bpp;
7681
7682 DRM_DEBUG_KMS("[CONNECTOR:%d:%s] checking for sink bpp constrains\n",
7683 connector->base.base.id,
7684 drm_get_connector_name(&connector->base));
7685
7686 /* Don't use an invalid EDID bpc value */
7687 if (connector->base.display_info.bpc &&
7688 connector->base.display_info.bpc * 3 < bpp) {
7689 DRM_DEBUG_KMS("clamping display bpp (was %d) to EDID reported max of %d\n",
7690 bpp, connector->base.display_info.bpc*3);
7691 pipe_config->pipe_bpp = connector->base.display_info.bpc*3;
7692 }
7693
7694 /* Clamp bpp to 8 on screens without EDID 1.4 */
7695 if (connector->base.display_info.bpc == 0 && bpp > 24) {
7696 DRM_DEBUG_KMS("clamping display bpp (was %d) to default limit of 24\n",
7697 bpp);
7698 pipe_config->pipe_bpp = 24;
7699 }
7700}
7701
7702static int
7703compute_baseline_pipe_bpp(struct intel_crtc *crtc,
7704 struct drm_framebuffer *fb,
7705 struct intel_crtc_config *pipe_config)
7706{
7707 struct drm_device *dev = crtc->base.dev;
7708 struct intel_connector *connector;
Daniel Vetter4e53c2e2013-03-27 00:44:58 +01007709 int bpp;
7710
Daniel Vetterd42264b2013-03-28 16:38:08 +01007711 switch (fb->pixel_format) {
7712 case DRM_FORMAT_C8:
Daniel Vetter4e53c2e2013-03-27 00:44:58 +01007713 bpp = 8*3; /* since we go through a colormap */
7714 break;
Daniel Vetterd42264b2013-03-28 16:38:08 +01007715 case DRM_FORMAT_XRGB1555:
7716 case DRM_FORMAT_ARGB1555:
7717 /* checked in intel_framebuffer_init already */
7718 if (WARN_ON(INTEL_INFO(dev)->gen > 3))
7719 return -EINVAL;
7720 case DRM_FORMAT_RGB565:
Daniel Vetter4e53c2e2013-03-27 00:44:58 +01007721 bpp = 6*3; /* min is 18bpp */
7722 break;
Daniel Vetterd42264b2013-03-28 16:38:08 +01007723 case DRM_FORMAT_XBGR8888:
7724 case DRM_FORMAT_ABGR8888:
7725 /* checked in intel_framebuffer_init already */
7726 if (WARN_ON(INTEL_INFO(dev)->gen < 4))
7727 return -EINVAL;
7728 case DRM_FORMAT_XRGB8888:
7729 case DRM_FORMAT_ARGB8888:
Daniel Vetter4e53c2e2013-03-27 00:44:58 +01007730 bpp = 8*3;
7731 break;
Daniel Vetterd42264b2013-03-28 16:38:08 +01007732 case DRM_FORMAT_XRGB2101010:
7733 case DRM_FORMAT_ARGB2101010:
7734 case DRM_FORMAT_XBGR2101010:
7735 case DRM_FORMAT_ABGR2101010:
7736 /* checked in intel_framebuffer_init already */
7737 if (WARN_ON(INTEL_INFO(dev)->gen < 4))
Daniel Vetterbaba1332013-03-27 00:45:00 +01007738 return -EINVAL;
Daniel Vetter4e53c2e2013-03-27 00:44:58 +01007739 bpp = 10*3;
7740 break;
Daniel Vetterbaba1332013-03-27 00:45:00 +01007741 /* TODO: gen4+ supports 16 bpc floating point, too. */
Daniel Vetter4e53c2e2013-03-27 00:44:58 +01007742 default:
7743 DRM_DEBUG_KMS("unsupported depth\n");
7744 return -EINVAL;
7745 }
7746
Daniel Vetter4e53c2e2013-03-27 00:44:58 +01007747 pipe_config->pipe_bpp = bpp;
7748
7749 /* Clamp display bpp to EDID value */
7750 list_for_each_entry(connector, &dev->mode_config.connector_list,
Daniel Vetter050f7ae2013-06-02 13:26:23 +02007751 base.head) {
Daniel Vetter1b829e02013-06-02 13:26:24 +02007752 if (!connector->new_encoder ||
7753 connector->new_encoder->new_crtc != crtc)
Daniel Vetter4e53c2e2013-03-27 00:44:58 +01007754 continue;
7755
Daniel Vetter050f7ae2013-06-02 13:26:23 +02007756 connected_sink_compute_bpp(connector, pipe_config);
Daniel Vetter4e53c2e2013-03-27 00:44:58 +01007757 }
7758
7759 return bpp;
7760}
7761
Daniel Vetterc0b03412013-05-28 12:05:54 +02007762static void intel_dump_pipe_config(struct intel_crtc *crtc,
7763 struct intel_crtc_config *pipe_config,
7764 const char *context)
7765{
7766 DRM_DEBUG_KMS("[CRTC:%d]%s config for pipe %c\n", crtc->base.base.id,
7767 context, pipe_name(crtc->pipe));
7768
7769 DRM_DEBUG_KMS("cpu_transcoder: %c\n", transcoder_name(pipe_config->cpu_transcoder));
7770 DRM_DEBUG_KMS("pipe bpp: %i, dithering: %i\n",
7771 pipe_config->pipe_bpp, pipe_config->dither);
7772 DRM_DEBUG_KMS("fdi/pch: %i, lanes: %i, gmch_m: %u, gmch_n: %u, link_m: %u, link_n: %u, tu: %u\n",
7773 pipe_config->has_pch_encoder,
7774 pipe_config->fdi_lanes,
7775 pipe_config->fdi_m_n.gmch_m, pipe_config->fdi_m_n.gmch_n,
7776 pipe_config->fdi_m_n.link_m, pipe_config->fdi_m_n.link_n,
7777 pipe_config->fdi_m_n.tu);
7778 DRM_DEBUG_KMS("requested mode:\n");
7779 drm_mode_debug_printmodeline(&pipe_config->requested_mode);
7780 DRM_DEBUG_KMS("adjusted mode:\n");
7781 drm_mode_debug_printmodeline(&pipe_config->adjusted_mode);
7782 DRM_DEBUG_KMS("gmch pfit: control: 0x%08x, ratios: 0x%08x, lvds border: 0x%08x\n",
7783 pipe_config->gmch_pfit.control,
7784 pipe_config->gmch_pfit.pgm_ratios,
7785 pipe_config->gmch_pfit.lvds_border_bits);
7786 DRM_DEBUG_KMS("pch pfit: pos: 0x%08x, size: 0x%08x\n",
7787 pipe_config->pch_pfit.pos,
7788 pipe_config->pch_pfit.size);
Paulo Zanoni42db64e2013-05-31 16:33:22 -03007789 DRM_DEBUG_KMS("ips: %i\n", pipe_config->ips_enabled);
Daniel Vetterc0b03412013-05-28 12:05:54 +02007790}
7791
Daniel Vetteraccfc0c2013-05-30 15:04:25 +02007792static bool check_encoder_cloning(struct drm_crtc *crtc)
7793{
7794 int num_encoders = 0;
7795 bool uncloneable_encoders = false;
7796 struct intel_encoder *encoder;
7797
7798 list_for_each_entry(encoder, &crtc->dev->mode_config.encoder_list,
7799 base.head) {
7800 if (&encoder->new_crtc->base != crtc)
7801 continue;
7802
7803 num_encoders++;
7804 if (!encoder->cloneable)
7805 uncloneable_encoders = true;
7806 }
7807
7808 return !(num_encoders > 1 && uncloneable_encoders);
7809}
7810
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01007811static struct intel_crtc_config *
7812intel_modeset_pipe_config(struct drm_crtc *crtc,
Daniel Vetter4e53c2e2013-03-27 00:44:58 +01007813 struct drm_framebuffer *fb,
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01007814 struct drm_display_mode *mode)
Daniel Vetter7758a112012-07-08 19:40:39 +02007815{
7816 struct drm_device *dev = crtc->dev;
Daniel Vetter7758a112012-07-08 19:40:39 +02007817 struct drm_encoder_helper_funcs *encoder_funcs;
7818 struct intel_encoder *encoder;
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01007819 struct intel_crtc_config *pipe_config;
Daniel Vettere29c22c2013-02-21 00:00:16 +01007820 int plane_bpp, ret = -EINVAL;
7821 bool retry = true;
Daniel Vetter7758a112012-07-08 19:40:39 +02007822
Daniel Vetteraccfc0c2013-05-30 15:04:25 +02007823 if (!check_encoder_cloning(crtc)) {
7824 DRM_DEBUG_KMS("rejecting invalid cloning configuration\n");
7825 return ERR_PTR(-EINVAL);
7826 }
7827
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01007828 pipe_config = kzalloc(sizeof(*pipe_config), GFP_KERNEL);
7829 if (!pipe_config)
Daniel Vetter7758a112012-07-08 19:40:39 +02007830 return ERR_PTR(-ENOMEM);
7831
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01007832 drm_mode_copy(&pipe_config->adjusted_mode, mode);
7833 drm_mode_copy(&pipe_config->requested_mode, mode);
Daniel Vettereccb1402013-05-22 00:50:22 +02007834 pipe_config->cpu_transcoder = to_intel_crtc(crtc)->pipe;
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01007835
Daniel Vetter050f7ae2013-06-02 13:26:23 +02007836 /* Compute a starting value for pipe_config->pipe_bpp taking the source
7837 * plane pixel format and any sink constraints into account. Returns the
7838 * source plane bpp so that dithering can be selected on mismatches
7839 * after encoders and crtc also have had their say. */
7840 plane_bpp = compute_baseline_pipe_bpp(to_intel_crtc(crtc),
7841 fb, pipe_config);
Daniel Vetter4e53c2e2013-03-27 00:44:58 +01007842 if (plane_bpp < 0)
7843 goto fail;
7844
Daniel Vettere29c22c2013-02-21 00:00:16 +01007845encoder_retry:
Daniel Vetteref1b4602013-06-01 17:17:04 +02007846 /* Ensure the port clock defaults are reset when retrying. */
Daniel Vetterff9a6752013-06-01 17:16:21 +02007847 pipe_config->port_clock = 0;
Daniel Vetteref1b4602013-06-01 17:17:04 +02007848 pipe_config->pixel_multiplier = 1;
Daniel Vetterff9a6752013-06-01 17:16:21 +02007849
Daniel Vetter7758a112012-07-08 19:40:39 +02007850 /* Pass our mode to the connectors and the CRTC to give them a chance to
7851 * adjust it according to limitations or connector properties, and also
7852 * a chance to reject the mode entirely.
7853 */
7854 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
7855 base.head) {
7856
7857 if (&encoder->new_crtc->base != crtc)
7858 continue;
Daniel Vetter7ae89232013-03-27 00:44:52 +01007859
7860 if (encoder->compute_config) {
7861 if (!(encoder->compute_config(encoder, pipe_config))) {
7862 DRM_DEBUG_KMS("Encoder config failure\n");
7863 goto fail;
7864 }
7865
7866 continue;
7867 }
7868
Daniel Vetter7758a112012-07-08 19:40:39 +02007869 encoder_funcs = encoder->base.helper_private;
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01007870 if (!(encoder_funcs->mode_fixup(&encoder->base,
7871 &pipe_config->requested_mode,
7872 &pipe_config->adjusted_mode))) {
Daniel Vetter7758a112012-07-08 19:40:39 +02007873 DRM_DEBUG_KMS("Encoder fixup failed\n");
7874 goto fail;
7875 }
7876 }
7877
Daniel Vetterff9a6752013-06-01 17:16:21 +02007878 /* Set default port clock if not overwritten by the encoder. Needs to be
7879 * done afterwards in case the encoder adjusts the mode. */
7880 if (!pipe_config->port_clock)
7881 pipe_config->port_clock = pipe_config->adjusted_mode.clock;
7882
Daniel Vettere29c22c2013-02-21 00:00:16 +01007883 ret = intel_crtc_compute_config(crtc, pipe_config);
7884 if (ret < 0) {
Daniel Vetter7758a112012-07-08 19:40:39 +02007885 DRM_DEBUG_KMS("CRTC fixup failed\n");
7886 goto fail;
7887 }
Daniel Vettere29c22c2013-02-21 00:00:16 +01007888
7889 if (ret == RETRY) {
7890 if (WARN(!retry, "loop in pipe configuration computation\n")) {
7891 ret = -EINVAL;
7892 goto fail;
7893 }
7894
7895 DRM_DEBUG_KMS("CRTC bw constrained, retrying\n");
7896 retry = false;
7897 goto encoder_retry;
7898 }
7899
Daniel Vetter4e53c2e2013-03-27 00:44:58 +01007900 pipe_config->dither = pipe_config->pipe_bpp != plane_bpp;
7901 DRM_DEBUG_KMS("plane bpp: %i, pipe bpp: %i, dithering: %i\n",
7902 plane_bpp, pipe_config->pipe_bpp, pipe_config->dither);
7903
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01007904 return pipe_config;
Daniel Vetter7758a112012-07-08 19:40:39 +02007905fail:
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01007906 kfree(pipe_config);
Daniel Vettere29c22c2013-02-21 00:00:16 +01007907 return ERR_PTR(ret);
Daniel Vetter7758a112012-07-08 19:40:39 +02007908}
7909
Daniel Vettere2e1ed42012-07-08 21:14:38 +02007910/* Computes which crtcs are affected and sets the relevant bits in the mask. For
7911 * simplicity we use the crtc's pipe number (because it's easier to obtain). */
7912static void
7913intel_modeset_affected_pipes(struct drm_crtc *crtc, unsigned *modeset_pipes,
7914 unsigned *prepare_pipes, unsigned *disable_pipes)
7915{
7916 struct intel_crtc *intel_crtc;
7917 struct drm_device *dev = crtc->dev;
7918 struct intel_encoder *encoder;
7919 struct intel_connector *connector;
7920 struct drm_crtc *tmp_crtc;
7921
7922 *disable_pipes = *modeset_pipes = *prepare_pipes = 0;
7923
7924 /* Check which crtcs have changed outputs connected to them, these need
7925 * to be part of the prepare_pipes mask. We don't (yet) support global
7926 * modeset across multiple crtcs, so modeset_pipes will only have one
7927 * bit set at most. */
7928 list_for_each_entry(connector, &dev->mode_config.connector_list,
7929 base.head) {
7930 if (connector->base.encoder == &connector->new_encoder->base)
7931 continue;
7932
7933 if (connector->base.encoder) {
7934 tmp_crtc = connector->base.encoder->crtc;
7935
7936 *prepare_pipes |= 1 << to_intel_crtc(tmp_crtc)->pipe;
7937 }
7938
7939 if (connector->new_encoder)
7940 *prepare_pipes |=
7941 1 << connector->new_encoder->new_crtc->pipe;
7942 }
7943
7944 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
7945 base.head) {
7946 if (encoder->base.crtc == &encoder->new_crtc->base)
7947 continue;
7948
7949 if (encoder->base.crtc) {
7950 tmp_crtc = encoder->base.crtc;
7951
7952 *prepare_pipes |= 1 << to_intel_crtc(tmp_crtc)->pipe;
7953 }
7954
7955 if (encoder->new_crtc)
7956 *prepare_pipes |= 1 << encoder->new_crtc->pipe;
7957 }
7958
7959 /* Check for any pipes that will be fully disabled ... */
7960 list_for_each_entry(intel_crtc, &dev->mode_config.crtc_list,
7961 base.head) {
7962 bool used = false;
7963
7964 /* Don't try to disable disabled crtcs. */
7965 if (!intel_crtc->base.enabled)
7966 continue;
7967
7968 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
7969 base.head) {
7970 if (encoder->new_crtc == intel_crtc)
7971 used = true;
7972 }
7973
7974 if (!used)
7975 *disable_pipes |= 1 << intel_crtc->pipe;
7976 }
7977
7978
7979 /* set_mode is also used to update properties on life display pipes. */
7980 intel_crtc = to_intel_crtc(crtc);
7981 if (crtc->enabled)
7982 *prepare_pipes |= 1 << intel_crtc->pipe;
7983
Daniel Vetterb6c51642013-04-12 18:48:43 +02007984 /*
7985 * For simplicity do a full modeset on any pipe where the output routing
7986 * changed. We could be more clever, but that would require us to be
7987 * more careful with calling the relevant encoder->mode_set functions.
7988 */
Daniel Vettere2e1ed42012-07-08 21:14:38 +02007989 if (*prepare_pipes)
7990 *modeset_pipes = *prepare_pipes;
7991
7992 /* ... and mask these out. */
7993 *modeset_pipes &= ~(*disable_pipes);
7994 *prepare_pipes &= ~(*disable_pipes);
Daniel Vetterb6c51642013-04-12 18:48:43 +02007995
7996 /*
7997 * HACK: We don't (yet) fully support global modesets. intel_set_config
7998 * obies this rule, but the modeset restore mode of
7999 * intel_modeset_setup_hw_state does not.
8000 */
8001 *modeset_pipes &= 1 << intel_crtc->pipe;
8002 *prepare_pipes &= 1 << intel_crtc->pipe;
Daniel Vettere3641d32013-04-11 19:49:07 +02008003
8004 DRM_DEBUG_KMS("set mode pipe masks: modeset: %x, prepare: %x, disable: %x\n",
8005 *modeset_pipes, *prepare_pipes, *disable_pipes);
Daniel Vettere2e1ed42012-07-08 21:14:38 +02008006}
8007
Daniel Vetterea9d7582012-07-10 10:42:52 +02008008static bool intel_crtc_in_use(struct drm_crtc *crtc)
8009{
8010 struct drm_encoder *encoder;
8011 struct drm_device *dev = crtc->dev;
8012
8013 list_for_each_entry(encoder, &dev->mode_config.encoder_list, head)
8014 if (encoder->crtc == crtc)
8015 return true;
8016
8017 return false;
8018}
8019
8020static void
8021intel_modeset_update_state(struct drm_device *dev, unsigned prepare_pipes)
8022{
8023 struct intel_encoder *intel_encoder;
8024 struct intel_crtc *intel_crtc;
8025 struct drm_connector *connector;
8026
8027 list_for_each_entry(intel_encoder, &dev->mode_config.encoder_list,
8028 base.head) {
8029 if (!intel_encoder->base.crtc)
8030 continue;
8031
8032 intel_crtc = to_intel_crtc(intel_encoder->base.crtc);
8033
8034 if (prepare_pipes & (1 << intel_crtc->pipe))
8035 intel_encoder->connectors_active = false;
8036 }
8037
8038 intel_modeset_commit_output_state(dev);
8039
8040 /* Update computed state. */
8041 list_for_each_entry(intel_crtc, &dev->mode_config.crtc_list,
8042 base.head) {
8043 intel_crtc->base.enabled = intel_crtc_in_use(&intel_crtc->base);
8044 }
8045
8046 list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
8047 if (!connector->encoder || !connector->encoder->crtc)
8048 continue;
8049
8050 intel_crtc = to_intel_crtc(connector->encoder->crtc);
8051
8052 if (prepare_pipes & (1 << intel_crtc->pipe)) {
Daniel Vetter68d34722012-09-06 22:08:35 +02008053 struct drm_property *dpms_property =
8054 dev->mode_config.dpms_property;
8055
Daniel Vetterea9d7582012-07-10 10:42:52 +02008056 connector->dpms = DRM_MODE_DPMS_ON;
Rob Clark662595d2012-10-11 20:36:04 -05008057 drm_object_property_set_value(&connector->base,
Daniel Vetter68d34722012-09-06 22:08:35 +02008058 dpms_property,
8059 DRM_MODE_DPMS_ON);
Daniel Vetterea9d7582012-07-10 10:42:52 +02008060
8061 intel_encoder = to_intel_encoder(connector->encoder);
8062 intel_encoder->connectors_active = true;
8063 }
8064 }
8065
8066}
8067
Daniel Vetter25c5b262012-07-08 22:08:04 +02008068#define for_each_intel_crtc_masked(dev, mask, intel_crtc) \
8069 list_for_each_entry((intel_crtc), \
8070 &(dev)->mode_config.crtc_list, \
8071 base.head) \
Daniel Vetter0973f182013-04-19 11:25:33 +02008072 if (mask & (1 <<(intel_crtc)->pipe))
Daniel Vetter25c5b262012-07-08 22:08:04 +02008073
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01008074static bool
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02008075intel_pipe_config_compare(struct drm_device *dev,
8076 struct intel_crtc_config *current_config,
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01008077 struct intel_crtc_config *pipe_config)
8078{
Daniel Vetter08a24032013-04-19 11:25:34 +02008079#define PIPE_CONF_CHECK_I(name) \
8080 if (current_config->name != pipe_config->name) { \
8081 DRM_ERROR("mismatch in " #name " " \
8082 "(expected %i, found %i)\n", \
8083 current_config->name, \
8084 pipe_config->name); \
8085 return false; \
Daniel Vetter88adfff2013-03-28 10:42:01 +01008086 }
8087
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02008088#define PIPE_CONF_CHECK_FLAGS(name, mask) \
8089 if ((current_config->name ^ pipe_config->name) & (mask)) { \
8090 DRM_ERROR("mismatch in " #name " " \
8091 "(expected %i, found %i)\n", \
8092 current_config->name & (mask), \
8093 pipe_config->name & (mask)); \
8094 return false; \
8095 }
8096
Daniel Vetterbb760062013-06-06 14:55:52 +02008097#define PIPE_CONF_QUIRK(quirk) \
8098 ((current_config->quirks | pipe_config->quirks) & (quirk))
8099
Daniel Vettereccb1402013-05-22 00:50:22 +02008100 PIPE_CONF_CHECK_I(cpu_transcoder);
8101
Daniel Vetter08a24032013-04-19 11:25:34 +02008102 PIPE_CONF_CHECK_I(has_pch_encoder);
8103 PIPE_CONF_CHECK_I(fdi_lanes);
Daniel Vetter72419202013-04-04 13:28:53 +02008104 PIPE_CONF_CHECK_I(fdi_m_n.gmch_m);
8105 PIPE_CONF_CHECK_I(fdi_m_n.gmch_n);
8106 PIPE_CONF_CHECK_I(fdi_m_n.link_m);
8107 PIPE_CONF_CHECK_I(fdi_m_n.link_n);
8108 PIPE_CONF_CHECK_I(fdi_m_n.tu);
Daniel Vetter08a24032013-04-19 11:25:34 +02008109
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02008110 PIPE_CONF_CHECK_I(adjusted_mode.crtc_hdisplay);
8111 PIPE_CONF_CHECK_I(adjusted_mode.crtc_htotal);
8112 PIPE_CONF_CHECK_I(adjusted_mode.crtc_hblank_start);
8113 PIPE_CONF_CHECK_I(adjusted_mode.crtc_hblank_end);
8114 PIPE_CONF_CHECK_I(adjusted_mode.crtc_hsync_start);
8115 PIPE_CONF_CHECK_I(adjusted_mode.crtc_hsync_end);
8116
8117 PIPE_CONF_CHECK_I(adjusted_mode.crtc_vdisplay);
8118 PIPE_CONF_CHECK_I(adjusted_mode.crtc_vtotal);
8119 PIPE_CONF_CHECK_I(adjusted_mode.crtc_vblank_start);
8120 PIPE_CONF_CHECK_I(adjusted_mode.crtc_vblank_end);
8121 PIPE_CONF_CHECK_I(adjusted_mode.crtc_vsync_start);
8122 PIPE_CONF_CHECK_I(adjusted_mode.crtc_vsync_end);
8123
Daniel Vetter6c49f242013-06-06 12:45:25 +02008124 if (!HAS_PCH_SPLIT(dev))
8125 PIPE_CONF_CHECK_I(pixel_multiplier);
8126
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02008127 PIPE_CONF_CHECK_FLAGS(adjusted_mode.flags,
8128 DRM_MODE_FLAG_INTERLACE);
8129
Daniel Vetterbb760062013-06-06 14:55:52 +02008130 if (!PIPE_CONF_QUIRK(PIPE_CONFIG_QUIRK_MODE_SYNC_FLAGS)) {
8131 PIPE_CONF_CHECK_FLAGS(adjusted_mode.flags,
8132 DRM_MODE_FLAG_PHSYNC);
8133 PIPE_CONF_CHECK_FLAGS(adjusted_mode.flags,
8134 DRM_MODE_FLAG_NHSYNC);
8135 PIPE_CONF_CHECK_FLAGS(adjusted_mode.flags,
8136 DRM_MODE_FLAG_PVSYNC);
8137 PIPE_CONF_CHECK_FLAGS(adjusted_mode.flags,
8138 DRM_MODE_FLAG_NVSYNC);
8139 }
Jesse Barnes045ac3b2013-05-14 17:08:26 -07008140
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02008141 PIPE_CONF_CHECK_I(requested_mode.hdisplay);
8142 PIPE_CONF_CHECK_I(requested_mode.vdisplay);
8143
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02008144 PIPE_CONF_CHECK_I(gmch_pfit.control);
8145 /* pfit ratios are autocomputed by the hw on gen4+ */
8146 if (INTEL_INFO(dev)->gen < 4)
8147 PIPE_CONF_CHECK_I(gmch_pfit.pgm_ratios);
8148 PIPE_CONF_CHECK_I(gmch_pfit.lvds_border_bits);
8149 PIPE_CONF_CHECK_I(pch_pfit.pos);
8150 PIPE_CONF_CHECK_I(pch_pfit.size);
8151
Paulo Zanoni42db64e2013-05-31 16:33:22 -03008152 PIPE_CONF_CHECK_I(ips_enabled);
8153
Daniel Vetter08a24032013-04-19 11:25:34 +02008154#undef PIPE_CONF_CHECK_I
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02008155#undef PIPE_CONF_CHECK_FLAGS
Daniel Vetterbb760062013-06-06 14:55:52 +02008156#undef PIPE_CONF_QUIRK
Daniel Vetter627eb5a2013-04-29 19:33:42 +02008157
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01008158 return true;
8159}
8160
Daniel Vetterb9805142012-08-31 17:37:33 +02008161void
Daniel Vetter8af6cf82012-07-10 09:50:11 +02008162intel_modeset_check_state(struct drm_device *dev)
8163{
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01008164 drm_i915_private_t *dev_priv = dev->dev_private;
Daniel Vetter8af6cf82012-07-10 09:50:11 +02008165 struct intel_crtc *crtc;
8166 struct intel_encoder *encoder;
8167 struct intel_connector *connector;
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01008168 struct intel_crtc_config pipe_config;
Daniel Vetter8af6cf82012-07-10 09:50:11 +02008169
8170 list_for_each_entry(connector, &dev->mode_config.connector_list,
8171 base.head) {
8172 /* This also checks the encoder/connector hw state with the
8173 * ->get_hw_state callbacks. */
8174 intel_connector_check_state(connector);
8175
8176 WARN(&connector->new_encoder->base != connector->base.encoder,
8177 "connector's staged encoder doesn't match current encoder\n");
8178 }
8179
8180 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
8181 base.head) {
8182 bool enabled = false;
8183 bool active = false;
8184 enum pipe pipe, tracked_pipe;
8185
8186 DRM_DEBUG_KMS("[ENCODER:%d:%s]\n",
8187 encoder->base.base.id,
8188 drm_get_encoder_name(&encoder->base));
8189
8190 WARN(&encoder->new_crtc->base != encoder->base.crtc,
8191 "encoder's stage crtc doesn't match current crtc\n");
8192 WARN(encoder->connectors_active && !encoder->base.crtc,
8193 "encoder's active_connectors set, but no crtc\n");
8194
8195 list_for_each_entry(connector, &dev->mode_config.connector_list,
8196 base.head) {
8197 if (connector->base.encoder != &encoder->base)
8198 continue;
8199 enabled = true;
8200 if (connector->base.dpms != DRM_MODE_DPMS_OFF)
8201 active = true;
8202 }
8203 WARN(!!encoder->base.crtc != enabled,
8204 "encoder's enabled state mismatch "
8205 "(expected %i, found %i)\n",
8206 !!encoder->base.crtc, enabled);
8207 WARN(active && !encoder->base.crtc,
8208 "active encoder with no crtc\n");
8209
8210 WARN(encoder->connectors_active != active,
8211 "encoder's computed active state doesn't match tracked active state "
8212 "(expected %i, found %i)\n", active, encoder->connectors_active);
8213
8214 active = encoder->get_hw_state(encoder, &pipe);
8215 WARN(active != encoder->connectors_active,
8216 "encoder's hw state doesn't match sw tracking "
8217 "(expected %i, found %i)\n",
8218 encoder->connectors_active, active);
8219
8220 if (!encoder->base.crtc)
8221 continue;
8222
8223 tracked_pipe = to_intel_crtc(encoder->base.crtc)->pipe;
8224 WARN(active && pipe != tracked_pipe,
8225 "active encoder's pipe doesn't match"
8226 "(expected %i, found %i)\n",
8227 tracked_pipe, pipe);
8228
8229 }
8230
8231 list_for_each_entry(crtc, &dev->mode_config.crtc_list,
8232 base.head) {
8233 bool enabled = false;
8234 bool active = false;
8235
Jesse Barnes045ac3b2013-05-14 17:08:26 -07008236 memset(&pipe_config, 0, sizeof(pipe_config));
8237
Daniel Vetter8af6cf82012-07-10 09:50:11 +02008238 DRM_DEBUG_KMS("[CRTC:%d]\n",
8239 crtc->base.base.id);
8240
8241 WARN(crtc->active && !crtc->base.enabled,
8242 "active crtc, but not enabled in sw tracking\n");
8243
8244 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
8245 base.head) {
8246 if (encoder->base.crtc != &crtc->base)
8247 continue;
8248 enabled = true;
8249 if (encoder->connectors_active)
8250 active = true;
8251 }
Daniel Vetter6c49f242013-06-06 12:45:25 +02008252
Daniel Vetter8af6cf82012-07-10 09:50:11 +02008253 WARN(active != crtc->active,
8254 "crtc's computed active state doesn't match tracked active state "
8255 "(expected %i, found %i)\n", active, crtc->active);
8256 WARN(enabled != crtc->base.enabled,
8257 "crtc's computed enabled state doesn't match tracked enabled state "
8258 "(expected %i, found %i)\n", enabled, crtc->base.enabled);
8259
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01008260 active = dev_priv->display.get_pipe_config(crtc,
8261 &pipe_config);
Daniel Vetter6c49f242013-06-06 12:45:25 +02008262 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
8263 base.head) {
8264 if (encoder->base.crtc != &crtc->base)
8265 continue;
8266 if (encoder->get_config)
8267 encoder->get_config(encoder, &pipe_config);
8268 }
8269
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01008270 WARN(crtc->active != active,
8271 "crtc active state doesn't match with hw state "
8272 "(expected %i, found %i)\n", crtc->active, active);
8273
Daniel Vetterc0b03412013-05-28 12:05:54 +02008274 if (active &&
8275 !intel_pipe_config_compare(dev, &crtc->config, &pipe_config)) {
8276 WARN(1, "pipe state doesn't match!\n");
8277 intel_dump_pipe_config(crtc, &pipe_config,
8278 "[hw state]");
8279 intel_dump_pipe_config(crtc, &crtc->config,
8280 "[sw state]");
8281 }
Daniel Vetter8af6cf82012-07-10 09:50:11 +02008282 }
8283}
8284
Daniel Vetterf30da182013-04-11 20:22:50 +02008285static int __intel_set_mode(struct drm_crtc *crtc,
8286 struct drm_display_mode *mode,
8287 int x, int y, struct drm_framebuffer *fb)
Daniel Vettera6778b32012-07-02 09:56:42 +02008288{
8289 struct drm_device *dev = crtc->dev;
Daniel Vetterdbf2b54e2012-07-02 11:18:29 +02008290 drm_i915_private_t *dev_priv = dev->dev_private;
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01008291 struct drm_display_mode *saved_mode, *saved_hwmode;
8292 struct intel_crtc_config *pipe_config = NULL;
Daniel Vetter25c5b262012-07-08 22:08:04 +02008293 struct intel_crtc *intel_crtc;
8294 unsigned disable_pipes, prepare_pipes, modeset_pipes;
Chris Wilsonc0c36b942012-12-19 16:08:43 +00008295 int ret = 0;
Daniel Vettera6778b32012-07-02 09:56:42 +02008296
Tim Gardner3ac18232012-12-07 07:54:26 -07008297 saved_mode = kmalloc(2 * sizeof(*saved_mode), GFP_KERNEL);
Chris Wilsonc0c36b942012-12-19 16:08:43 +00008298 if (!saved_mode)
8299 return -ENOMEM;
Tim Gardner3ac18232012-12-07 07:54:26 -07008300 saved_hwmode = saved_mode + 1;
Daniel Vettera6778b32012-07-02 09:56:42 +02008301
Daniel Vettere2e1ed42012-07-08 21:14:38 +02008302 intel_modeset_affected_pipes(crtc, &modeset_pipes,
Daniel Vetter25c5b262012-07-08 22:08:04 +02008303 &prepare_pipes, &disable_pipes);
8304
Tim Gardner3ac18232012-12-07 07:54:26 -07008305 *saved_hwmode = crtc->hwmode;
8306 *saved_mode = crtc->mode;
Daniel Vettera6778b32012-07-02 09:56:42 +02008307
Daniel Vetter25c5b262012-07-08 22:08:04 +02008308 /* Hack: Because we don't (yet) support global modeset on multiple
8309 * crtcs, we don't keep track of the new mode for more than one crtc.
8310 * Hence simply check whether any bit is set in modeset_pipes in all the
8311 * pieces of code that are not yet converted to deal with mutliple crtcs
8312 * changing their mode at the same time. */
Daniel Vetter25c5b262012-07-08 22:08:04 +02008313 if (modeset_pipes) {
Daniel Vetter4e53c2e2013-03-27 00:44:58 +01008314 pipe_config = intel_modeset_pipe_config(crtc, fb, mode);
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01008315 if (IS_ERR(pipe_config)) {
8316 ret = PTR_ERR(pipe_config);
8317 pipe_config = NULL;
8318
Tim Gardner3ac18232012-12-07 07:54:26 -07008319 goto out;
Daniel Vetter25c5b262012-07-08 22:08:04 +02008320 }
Daniel Vetterc0b03412013-05-28 12:05:54 +02008321 intel_dump_pipe_config(to_intel_crtc(crtc), pipe_config,
8322 "[modeset]");
Daniel Vettera6778b32012-07-02 09:56:42 +02008323 }
8324
Daniel Vetter460da9162013-03-27 00:44:51 +01008325 for_each_intel_crtc_masked(dev, disable_pipes, intel_crtc)
8326 intel_crtc_disable(&intel_crtc->base);
8327
Daniel Vetterea9d7582012-07-10 10:42:52 +02008328 for_each_intel_crtc_masked(dev, prepare_pipes, intel_crtc) {
8329 if (intel_crtc->base.enabled)
8330 dev_priv->display.crtc_disable(&intel_crtc->base);
8331 }
Daniel Vettera6778b32012-07-02 09:56:42 +02008332
Daniel Vetter6c4c86f2012-09-10 21:58:30 +02008333 /* crtc->mode is already used by the ->mode_set callbacks, hence we need
8334 * to set it here already despite that we pass it down the callchain.
8335 */
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01008336 if (modeset_pipes) {
Daniel Vetter25c5b262012-07-08 22:08:04 +02008337 crtc->mode = *mode;
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01008338 /* mode_set/enable/disable functions rely on a correct pipe
8339 * config. */
8340 to_intel_crtc(crtc)->config = *pipe_config;
8341 }
Daniel Vetter7758a112012-07-08 19:40:39 +02008342
Daniel Vetterea9d7582012-07-10 10:42:52 +02008343 /* Only after disabling all output pipelines that will be changed can we
8344 * update the the output configuration. */
8345 intel_modeset_update_state(dev, prepare_pipes);
8346
Daniel Vetter47fab732012-10-26 10:58:18 +02008347 if (dev_priv->display.modeset_global_resources)
8348 dev_priv->display.modeset_global_resources(dev);
8349
Daniel Vettera6778b32012-07-02 09:56:42 +02008350 /* Set up the DPLL and any encoders state that needs to adjust or depend
8351 * on the DPLL.
8352 */
Daniel Vetter25c5b262012-07-08 22:08:04 +02008353 for_each_intel_crtc_masked(dev, modeset_pipes, intel_crtc) {
Chris Wilsonc0c36b942012-12-19 16:08:43 +00008354 ret = intel_crtc_mode_set(&intel_crtc->base,
Chris Wilsonc0c36b942012-12-19 16:08:43 +00008355 x, y, fb);
8356 if (ret)
8357 goto done;
Daniel Vettera6778b32012-07-02 09:56:42 +02008358 }
8359
8360 /* Now enable the clocks, plane, pipe, and connectors that we set up. */
Daniel Vetter25c5b262012-07-08 22:08:04 +02008361 for_each_intel_crtc_masked(dev, prepare_pipes, intel_crtc)
8362 dev_priv->display.crtc_enable(&intel_crtc->base);
Daniel Vettera6778b32012-07-02 09:56:42 +02008363
Daniel Vetter25c5b262012-07-08 22:08:04 +02008364 if (modeset_pipes) {
8365 /* Store real post-adjustment hardware mode. */
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01008366 crtc->hwmode = pipe_config->adjusted_mode;
Daniel Vettera6778b32012-07-02 09:56:42 +02008367
Daniel Vetter25c5b262012-07-08 22:08:04 +02008368 /* Calculate and store various constants which
8369 * are later needed by vblank and swap-completion
8370 * timestamping. They are derived from true hwmode.
8371 */
8372 drm_calc_timestamping_constants(crtc);
8373 }
Daniel Vettera6778b32012-07-02 09:56:42 +02008374
8375 /* FIXME: add subpixel order */
8376done:
Chris Wilsonc0c36b942012-12-19 16:08:43 +00008377 if (ret && crtc->enabled) {
Tim Gardner3ac18232012-12-07 07:54:26 -07008378 crtc->hwmode = *saved_hwmode;
8379 crtc->mode = *saved_mode;
Daniel Vettera6778b32012-07-02 09:56:42 +02008380 }
8381
Tim Gardner3ac18232012-12-07 07:54:26 -07008382out:
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01008383 kfree(pipe_config);
Tim Gardner3ac18232012-12-07 07:54:26 -07008384 kfree(saved_mode);
Daniel Vettera6778b32012-07-02 09:56:42 +02008385 return ret;
8386}
8387
Daniel Vetterf30da182013-04-11 20:22:50 +02008388int intel_set_mode(struct drm_crtc *crtc,
8389 struct drm_display_mode *mode,
8390 int x, int y, struct drm_framebuffer *fb)
8391{
8392 int ret;
8393
8394 ret = __intel_set_mode(crtc, mode, x, y, fb);
8395
8396 if (ret == 0)
8397 intel_modeset_check_state(crtc->dev);
8398
8399 return ret;
8400}
8401
Chris Wilsonc0c36b942012-12-19 16:08:43 +00008402void intel_crtc_restore_mode(struct drm_crtc *crtc)
8403{
8404 intel_set_mode(crtc, &crtc->mode, crtc->x, crtc->y, crtc->fb);
8405}
8406
Daniel Vetter25c5b262012-07-08 22:08:04 +02008407#undef for_each_intel_crtc_masked
8408
Daniel Vetterd9e55602012-07-04 22:16:09 +02008409static void intel_set_config_free(struct intel_set_config *config)
8410{
8411 if (!config)
8412 return;
8413
Daniel Vetter1aa4b622012-07-05 16:20:48 +02008414 kfree(config->save_connector_encoders);
8415 kfree(config->save_encoder_crtcs);
Daniel Vetterd9e55602012-07-04 22:16:09 +02008416 kfree(config);
8417}
8418
Daniel Vetter85f9eb72012-07-04 22:24:08 +02008419static int intel_set_config_save_state(struct drm_device *dev,
8420 struct intel_set_config *config)
8421{
Daniel Vetter85f9eb72012-07-04 22:24:08 +02008422 struct drm_encoder *encoder;
8423 struct drm_connector *connector;
8424 int count;
8425
Daniel Vetter1aa4b622012-07-05 16:20:48 +02008426 config->save_encoder_crtcs =
8427 kcalloc(dev->mode_config.num_encoder,
8428 sizeof(struct drm_crtc *), GFP_KERNEL);
8429 if (!config->save_encoder_crtcs)
Daniel Vetter85f9eb72012-07-04 22:24:08 +02008430 return -ENOMEM;
8431
Daniel Vetter1aa4b622012-07-05 16:20:48 +02008432 config->save_connector_encoders =
8433 kcalloc(dev->mode_config.num_connector,
8434 sizeof(struct drm_encoder *), GFP_KERNEL);
8435 if (!config->save_connector_encoders)
Daniel Vetter85f9eb72012-07-04 22:24:08 +02008436 return -ENOMEM;
8437
8438 /* Copy data. Note that driver private data is not affected.
8439 * Should anything bad happen only the expected state is
8440 * restored, not the drivers personal bookkeeping.
8441 */
8442 count = 0;
Daniel Vetter85f9eb72012-07-04 22:24:08 +02008443 list_for_each_entry(encoder, &dev->mode_config.encoder_list, head) {
Daniel Vetter1aa4b622012-07-05 16:20:48 +02008444 config->save_encoder_crtcs[count++] = encoder->crtc;
Daniel Vetter85f9eb72012-07-04 22:24:08 +02008445 }
8446
8447 count = 0;
8448 list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
Daniel Vetter1aa4b622012-07-05 16:20:48 +02008449 config->save_connector_encoders[count++] = connector->encoder;
Daniel Vetter85f9eb72012-07-04 22:24:08 +02008450 }
8451
8452 return 0;
8453}
8454
8455static void intel_set_config_restore_state(struct drm_device *dev,
8456 struct intel_set_config *config)
8457{
Daniel Vetter9a935852012-07-05 22:34:27 +02008458 struct intel_encoder *encoder;
8459 struct intel_connector *connector;
Daniel Vetter85f9eb72012-07-04 22:24:08 +02008460 int count;
8461
8462 count = 0;
Daniel Vetter9a935852012-07-05 22:34:27 +02008463 list_for_each_entry(encoder, &dev->mode_config.encoder_list, base.head) {
8464 encoder->new_crtc =
8465 to_intel_crtc(config->save_encoder_crtcs[count++]);
Daniel Vetter85f9eb72012-07-04 22:24:08 +02008466 }
8467
8468 count = 0;
Daniel Vetter9a935852012-07-05 22:34:27 +02008469 list_for_each_entry(connector, &dev->mode_config.connector_list, base.head) {
8470 connector->new_encoder =
8471 to_intel_encoder(config->save_connector_encoders[count++]);
Daniel Vetter85f9eb72012-07-04 22:24:08 +02008472 }
8473}
8474
Daniel Vetter5e2b5842012-07-04 22:41:29 +02008475static void
8476intel_set_config_compute_mode_changes(struct drm_mode_set *set,
8477 struct intel_set_config *config)
8478{
8479
8480 /* We should be able to check here if the fb has the same properties
8481 * and then just flip_or_move it */
8482 if (set->crtc->fb != set->fb) {
8483 /* If we have no fb then treat it as a full mode set */
8484 if (set->crtc->fb == NULL) {
8485 DRM_DEBUG_KMS("crtc has no fb, full mode set\n");
8486 config->mode_changed = true;
8487 } else if (set->fb == NULL) {
8488 config->mode_changed = true;
Daniel Vetter72f49012013-03-28 16:01:35 +01008489 } else if (set->fb->pixel_format !=
8490 set->crtc->fb->pixel_format) {
Daniel Vetter5e2b5842012-07-04 22:41:29 +02008491 config->mode_changed = true;
8492 } else
8493 config->fb_changed = true;
8494 }
8495
Daniel Vetter835c5872012-07-10 18:11:08 +02008496 if (set->fb && (set->x != set->crtc->x || set->y != set->crtc->y))
Daniel Vetter5e2b5842012-07-04 22:41:29 +02008497 config->fb_changed = true;
8498
8499 if (set->mode && !drm_mode_equal(set->mode, &set->crtc->mode)) {
8500 DRM_DEBUG_KMS("modes are different, full mode set\n");
8501 drm_mode_debug_printmodeline(&set->crtc->mode);
8502 drm_mode_debug_printmodeline(set->mode);
8503 config->mode_changed = true;
8504 }
8505}
8506
Daniel Vetter2e431052012-07-04 22:42:15 +02008507static int
Daniel Vetter9a935852012-07-05 22:34:27 +02008508intel_modeset_stage_output_state(struct drm_device *dev,
8509 struct drm_mode_set *set,
8510 struct intel_set_config *config)
Daniel Vetter50f56112012-07-02 09:35:43 +02008511{
Daniel Vetter85f9eb72012-07-04 22:24:08 +02008512 struct drm_crtc *new_crtc;
Daniel Vetter9a935852012-07-05 22:34:27 +02008513 struct intel_connector *connector;
8514 struct intel_encoder *encoder;
Daniel Vetter2e431052012-07-04 22:42:15 +02008515 int count, ro;
Daniel Vetter50f56112012-07-02 09:35:43 +02008516
Damien Lespiau9abdda72013-02-13 13:29:23 +00008517 /* The upper layers ensure that we either disable a crtc or have a list
Daniel Vetter9a935852012-07-05 22:34:27 +02008518 * of connectors. For paranoia, double-check this. */
8519 WARN_ON(!set->fb && (set->num_connectors != 0));
8520 WARN_ON(set->fb && (set->num_connectors == 0));
8521
Daniel Vetter50f56112012-07-02 09:35:43 +02008522 count = 0;
Daniel Vetter9a935852012-07-05 22:34:27 +02008523 list_for_each_entry(connector, &dev->mode_config.connector_list,
8524 base.head) {
8525 /* Otherwise traverse passed in connector list and get encoders
8526 * for them. */
Daniel Vetter50f56112012-07-02 09:35:43 +02008527 for (ro = 0; ro < set->num_connectors; ro++) {
Daniel Vetter9a935852012-07-05 22:34:27 +02008528 if (set->connectors[ro] == &connector->base) {
8529 connector->new_encoder = connector->encoder;
Daniel Vetter50f56112012-07-02 09:35:43 +02008530 break;
8531 }
8532 }
8533
Daniel Vetter9a935852012-07-05 22:34:27 +02008534 /* If we disable the crtc, disable all its connectors. Also, if
8535 * the connector is on the changing crtc but not on the new
8536 * connector list, disable it. */
8537 if ((!set->fb || ro == set->num_connectors) &&
8538 connector->base.encoder &&
8539 connector->base.encoder->crtc == set->crtc) {
8540 connector->new_encoder = NULL;
8541
8542 DRM_DEBUG_KMS("[CONNECTOR:%d:%s] to [NOCRTC]\n",
8543 connector->base.base.id,
8544 drm_get_connector_name(&connector->base));
8545 }
8546
8547
8548 if (&connector->new_encoder->base != connector->base.encoder) {
Daniel Vetter50f56112012-07-02 09:35:43 +02008549 DRM_DEBUG_KMS("encoder changed, full mode switch\n");
Daniel Vetter5e2b5842012-07-04 22:41:29 +02008550 config->mode_changed = true;
Daniel Vetter50f56112012-07-02 09:35:43 +02008551 }
Daniel Vetter9a935852012-07-05 22:34:27 +02008552 }
8553 /* connector->new_encoder is now updated for all connectors. */
8554
8555 /* Update crtc of enabled connectors. */
Daniel Vetter50f56112012-07-02 09:35:43 +02008556 count = 0;
Daniel Vetter9a935852012-07-05 22:34:27 +02008557 list_for_each_entry(connector, &dev->mode_config.connector_list,
8558 base.head) {
8559 if (!connector->new_encoder)
Daniel Vetter50f56112012-07-02 09:35:43 +02008560 continue;
8561
Daniel Vetter9a935852012-07-05 22:34:27 +02008562 new_crtc = connector->new_encoder->base.crtc;
Daniel Vetter50f56112012-07-02 09:35:43 +02008563
8564 for (ro = 0; ro < set->num_connectors; ro++) {
Daniel Vetter9a935852012-07-05 22:34:27 +02008565 if (set->connectors[ro] == &connector->base)
Daniel Vetter50f56112012-07-02 09:35:43 +02008566 new_crtc = set->crtc;
8567 }
8568
8569 /* Make sure the new CRTC will work with the encoder */
Daniel Vetter9a935852012-07-05 22:34:27 +02008570 if (!intel_encoder_crtc_ok(&connector->new_encoder->base,
8571 new_crtc)) {
Daniel Vetter5e2b5842012-07-04 22:41:29 +02008572 return -EINVAL;
Daniel Vetter50f56112012-07-02 09:35:43 +02008573 }
Daniel Vetter9a935852012-07-05 22:34:27 +02008574 connector->encoder->new_crtc = to_intel_crtc(new_crtc);
8575
8576 DRM_DEBUG_KMS("[CONNECTOR:%d:%s] to [CRTC:%d]\n",
8577 connector->base.base.id,
8578 drm_get_connector_name(&connector->base),
8579 new_crtc->base.id);
8580 }
8581
8582 /* Check for any encoders that needs to be disabled. */
8583 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
8584 base.head) {
8585 list_for_each_entry(connector,
8586 &dev->mode_config.connector_list,
8587 base.head) {
8588 if (connector->new_encoder == encoder) {
8589 WARN_ON(!connector->new_encoder->new_crtc);
8590
8591 goto next_encoder;
8592 }
8593 }
8594 encoder->new_crtc = NULL;
8595next_encoder:
8596 /* Only now check for crtc changes so we don't miss encoders
8597 * that will be disabled. */
8598 if (&encoder->new_crtc->base != encoder->base.crtc) {
Daniel Vetter50f56112012-07-02 09:35:43 +02008599 DRM_DEBUG_KMS("crtc changed, full mode switch\n");
Daniel Vetter5e2b5842012-07-04 22:41:29 +02008600 config->mode_changed = true;
Daniel Vetter50f56112012-07-02 09:35:43 +02008601 }
8602 }
Daniel Vetter9a935852012-07-05 22:34:27 +02008603 /* Now we've also updated encoder->new_crtc for all encoders. */
Daniel Vetter50f56112012-07-02 09:35:43 +02008604
Daniel Vetter2e431052012-07-04 22:42:15 +02008605 return 0;
8606}
8607
8608static int intel_crtc_set_config(struct drm_mode_set *set)
8609{
8610 struct drm_device *dev;
Daniel Vetter2e431052012-07-04 22:42:15 +02008611 struct drm_mode_set save_set;
8612 struct intel_set_config *config;
8613 int ret;
Daniel Vetter2e431052012-07-04 22:42:15 +02008614
Daniel Vetter8d3e3752012-07-05 16:09:09 +02008615 BUG_ON(!set);
8616 BUG_ON(!set->crtc);
8617 BUG_ON(!set->crtc->helper_private);
Daniel Vetter2e431052012-07-04 22:42:15 +02008618
Daniel Vetter7e53f3a2013-01-21 10:52:17 +01008619 /* Enforce sane interface api - has been abused by the fb helper. */
8620 BUG_ON(!set->mode && set->fb);
8621 BUG_ON(set->fb && set->num_connectors == 0);
Daniel Vetter431e50f2012-07-10 17:53:42 +02008622
Daniel Vetter2e431052012-07-04 22:42:15 +02008623 if (set->fb) {
8624 DRM_DEBUG_KMS("[CRTC:%d] [FB:%d] #connectors=%d (x y) (%i %i)\n",
8625 set->crtc->base.id, set->fb->base.id,
8626 (int)set->num_connectors, set->x, set->y);
8627 } else {
8628 DRM_DEBUG_KMS("[CRTC:%d] [NOFB]\n", set->crtc->base.id);
Daniel Vetter2e431052012-07-04 22:42:15 +02008629 }
8630
8631 dev = set->crtc->dev;
8632
8633 ret = -ENOMEM;
8634 config = kzalloc(sizeof(*config), GFP_KERNEL);
8635 if (!config)
8636 goto out_config;
8637
8638 ret = intel_set_config_save_state(dev, config);
8639 if (ret)
8640 goto out_config;
8641
8642 save_set.crtc = set->crtc;
8643 save_set.mode = &set->crtc->mode;
8644 save_set.x = set->crtc->x;
8645 save_set.y = set->crtc->y;
8646 save_set.fb = set->crtc->fb;
8647
8648 /* Compute whether we need a full modeset, only an fb base update or no
8649 * change at all. In the future we might also check whether only the
8650 * mode changed, e.g. for LVDS where we only change the panel fitter in
8651 * such cases. */
8652 intel_set_config_compute_mode_changes(set, config);
8653
Daniel Vetter9a935852012-07-05 22:34:27 +02008654 ret = intel_modeset_stage_output_state(dev, set, config);
Daniel Vetter2e431052012-07-04 22:42:15 +02008655 if (ret)
8656 goto fail;
8657
Daniel Vetter5e2b5842012-07-04 22:41:29 +02008658 if (config->mode_changed) {
Chris Wilsonc0c36b942012-12-19 16:08:43 +00008659 ret = intel_set_mode(set->crtc, set->mode,
8660 set->x, set->y, set->fb);
8661 if (ret) {
8662 DRM_ERROR("failed to set mode on [CRTC:%d], err = %d\n",
8663 set->crtc->base.id, ret);
Daniel Vetter87f1faa2012-07-05 23:36:17 +02008664 goto fail;
8665 }
Daniel Vetter5e2b5842012-07-04 22:41:29 +02008666 } else if (config->fb_changed) {
Ville Syrjälä4878cae2013-02-18 19:08:48 +02008667 intel_crtc_wait_for_pending_flips(set->crtc);
8668
Daniel Vetter4f660f42012-07-02 09:47:37 +02008669 ret = intel_pipe_set_base(set->crtc,
Daniel Vetter94352cf2012-07-05 22:51:56 +02008670 set->x, set->y, set->fb);
Daniel Vetter50f56112012-07-02 09:35:43 +02008671 }
8672
Daniel Vetterd9e55602012-07-04 22:16:09 +02008673 intel_set_config_free(config);
8674
Daniel Vetter50f56112012-07-02 09:35:43 +02008675 return 0;
8676
8677fail:
Daniel Vetter85f9eb72012-07-04 22:24:08 +02008678 intel_set_config_restore_state(dev, config);
Daniel Vetter50f56112012-07-02 09:35:43 +02008679
8680 /* Try to restore the config */
Daniel Vetter5e2b5842012-07-04 22:41:29 +02008681 if (config->mode_changed &&
Chris Wilsonc0c36b942012-12-19 16:08:43 +00008682 intel_set_mode(save_set.crtc, save_set.mode,
8683 save_set.x, save_set.y, save_set.fb))
Daniel Vetter50f56112012-07-02 09:35:43 +02008684 DRM_ERROR("failed to restore config after modeset failure\n");
8685
Daniel Vetterd9e55602012-07-04 22:16:09 +02008686out_config:
8687 intel_set_config_free(config);
Daniel Vetter50f56112012-07-02 09:35:43 +02008688 return ret;
8689}
8690
Chris Wilsonf6e5b162011-04-12 18:06:51 +01008691static const struct drm_crtc_funcs intel_crtc_funcs = {
Chris Wilsonf6e5b162011-04-12 18:06:51 +01008692 .cursor_set = intel_crtc_cursor_set,
8693 .cursor_move = intel_crtc_cursor_move,
8694 .gamma_set = intel_crtc_gamma_set,
Daniel Vetter50f56112012-07-02 09:35:43 +02008695 .set_config = intel_crtc_set_config,
Chris Wilsonf6e5b162011-04-12 18:06:51 +01008696 .destroy = intel_crtc_destroy,
8697 .page_flip = intel_crtc_page_flip,
8698};
8699
Paulo Zanoni79f689a2012-10-05 12:05:52 -03008700static void intel_cpu_pll_init(struct drm_device *dev)
8701{
Paulo Zanoniaffa9352012-11-23 15:30:39 -02008702 if (HAS_DDI(dev))
Paulo Zanoni79f689a2012-10-05 12:05:52 -03008703 intel_ddi_pll_init(dev);
8704}
8705
Jesse Barnesee7b9f92012-04-20 17:11:53 +01008706static void intel_pch_pll_init(struct drm_device *dev)
8707{
8708 drm_i915_private_t *dev_priv = dev->dev_private;
8709 int i;
8710
8711 if (dev_priv->num_pch_pll == 0) {
8712 DRM_DEBUG_KMS("No PCH PLLs on this hardware, skipping initialisation\n");
8713 return;
8714 }
8715
8716 for (i = 0; i < dev_priv->num_pch_pll; i++) {
8717 dev_priv->pch_plls[i].pll_reg = _PCH_DPLL(i);
8718 dev_priv->pch_plls[i].fp0_reg = _PCH_FP0(i);
8719 dev_priv->pch_plls[i].fp1_reg = _PCH_FP1(i);
8720 }
8721}
8722
Hannes Ederb358d0a2008-12-18 21:18:47 +01008723static void intel_crtc_init(struct drm_device *dev, int pipe)
Jesse Barnes79e53942008-11-07 14:24:08 -08008724{
Jesse Barnes22fd0fa2009-12-02 13:42:53 -08008725 drm_i915_private_t *dev_priv = dev->dev_private;
Jesse Barnes79e53942008-11-07 14:24:08 -08008726 struct intel_crtc *intel_crtc;
8727 int i;
8728
8729 intel_crtc = kzalloc(sizeof(struct intel_crtc) + (INTELFB_CONN_LIMIT * sizeof(struct drm_connector *)), GFP_KERNEL);
8730 if (intel_crtc == NULL)
8731 return;
8732
8733 drm_crtc_init(dev, &intel_crtc->base, &intel_crtc_funcs);
8734
8735 drm_mode_crtc_set_gamma_size(&intel_crtc->base, 256);
Jesse Barnes79e53942008-11-07 14:24:08 -08008736 for (i = 0; i < 256; i++) {
8737 intel_crtc->lut_r[i] = i;
8738 intel_crtc->lut_g[i] = i;
8739 intel_crtc->lut_b[i] = i;
8740 }
8741
Jesse Barnes80824002009-09-10 15:28:06 -07008742 /* Swap pipes & planes for FBC on pre-965 */
8743 intel_crtc->pipe = pipe;
8744 intel_crtc->plane = pipe;
Chris Wilsone2e767a2010-09-13 16:53:12 +01008745 if (IS_MOBILE(dev) && IS_GEN3(dev)) {
Zhao Yakui28c97732009-10-09 11:39:41 +08008746 DRM_DEBUG_KMS("swapping pipes & planes for FBC\n");
Chris Wilsone2e767a2010-09-13 16:53:12 +01008747 intel_crtc->plane = !pipe;
Jesse Barnes80824002009-09-10 15:28:06 -07008748 }
8749
Jesse Barnes22fd0fa2009-12-02 13:42:53 -08008750 BUG_ON(pipe >= ARRAY_SIZE(dev_priv->plane_to_crtc_mapping) ||
8751 dev_priv->plane_to_crtc_mapping[intel_crtc->plane] != NULL);
8752 dev_priv->plane_to_crtc_mapping[intel_crtc->plane] = &intel_crtc->base;
8753 dev_priv->pipe_to_crtc_mapping[intel_crtc->pipe] = &intel_crtc->base;
8754
Jesse Barnes79e53942008-11-07 14:24:08 -08008755 drm_crtc_helper_add(&intel_crtc->base, &intel_helper_funcs);
Jesse Barnes79e53942008-11-07 14:24:08 -08008756}
8757
Carl Worth08d7b3d2009-04-29 14:43:54 -07008758int intel_get_pipe_from_crtc_id(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +00008759 struct drm_file *file)
Carl Worth08d7b3d2009-04-29 14:43:54 -07008760{
Carl Worth08d7b3d2009-04-29 14:43:54 -07008761 struct drm_i915_get_pipe_from_crtc_id *pipe_from_crtc_id = data;
Daniel Vetterc05422d2009-08-11 16:05:30 +02008762 struct drm_mode_object *drmmode_obj;
8763 struct intel_crtc *crtc;
Carl Worth08d7b3d2009-04-29 14:43:54 -07008764
Daniel Vetter1cff8f62012-04-24 09:55:08 +02008765 if (!drm_core_check_feature(dev, DRIVER_MODESET))
8766 return -ENODEV;
Carl Worth08d7b3d2009-04-29 14:43:54 -07008767
Daniel Vetterc05422d2009-08-11 16:05:30 +02008768 drmmode_obj = drm_mode_object_find(dev, pipe_from_crtc_id->crtc_id,
8769 DRM_MODE_OBJECT_CRTC);
Carl Worth08d7b3d2009-04-29 14:43:54 -07008770
Daniel Vetterc05422d2009-08-11 16:05:30 +02008771 if (!drmmode_obj) {
Carl Worth08d7b3d2009-04-29 14:43:54 -07008772 DRM_ERROR("no such CRTC id\n");
8773 return -EINVAL;
8774 }
8775
Daniel Vetterc05422d2009-08-11 16:05:30 +02008776 crtc = to_intel_crtc(obj_to_crtc(drmmode_obj));
8777 pipe_from_crtc_id->pipe = crtc->pipe;
Carl Worth08d7b3d2009-04-29 14:43:54 -07008778
Daniel Vetterc05422d2009-08-11 16:05:30 +02008779 return 0;
Carl Worth08d7b3d2009-04-29 14:43:54 -07008780}
8781
Daniel Vetter66a92782012-07-12 20:08:18 +02008782static int intel_encoder_clones(struct intel_encoder *encoder)
Jesse Barnes79e53942008-11-07 14:24:08 -08008783{
Daniel Vetter66a92782012-07-12 20:08:18 +02008784 struct drm_device *dev = encoder->base.dev;
8785 struct intel_encoder *source_encoder;
Jesse Barnes79e53942008-11-07 14:24:08 -08008786 int index_mask = 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08008787 int entry = 0;
8788
Daniel Vetter66a92782012-07-12 20:08:18 +02008789 list_for_each_entry(source_encoder,
8790 &dev->mode_config.encoder_list, base.head) {
8791
8792 if (encoder == source_encoder)
Jesse Barnes79e53942008-11-07 14:24:08 -08008793 index_mask |= (1 << entry);
Daniel Vetter66a92782012-07-12 20:08:18 +02008794
8795 /* Intel hw has only one MUX where enocoders could be cloned. */
8796 if (encoder->cloneable && source_encoder->cloneable)
8797 index_mask |= (1 << entry);
8798
Jesse Barnes79e53942008-11-07 14:24:08 -08008799 entry++;
8800 }
Chris Wilson4ef69c72010-09-09 15:14:28 +01008801
Jesse Barnes79e53942008-11-07 14:24:08 -08008802 return index_mask;
8803}
8804
Chris Wilson4d302442010-12-14 19:21:29 +00008805static bool has_edp_a(struct drm_device *dev)
8806{
8807 struct drm_i915_private *dev_priv = dev->dev_private;
8808
8809 if (!IS_MOBILE(dev))
8810 return false;
8811
8812 if ((I915_READ(DP_A) & DP_DETECTED) == 0)
8813 return false;
8814
8815 if (IS_GEN5(dev) &&
8816 (I915_READ(ILK_DISPLAY_CHICKEN_FUSES) & ILK_eDP_A_DISABLE))
8817 return false;
8818
8819 return true;
8820}
8821
Jesse Barnes79e53942008-11-07 14:24:08 -08008822static void intel_setup_outputs(struct drm_device *dev)
8823{
Eric Anholt725e30a2009-01-22 13:01:02 -08008824 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson4ef69c72010-09-09 15:14:28 +01008825 struct intel_encoder *encoder;
Adam Jacksoncb0953d2010-07-16 14:46:29 -04008826 bool dpd_is_edp = false;
Chris Wilsonf3cfcba2012-02-09 09:35:53 +00008827 bool has_lvds;
Jesse Barnes79e53942008-11-07 14:24:08 -08008828
Chris Wilsonf3cfcba2012-02-09 09:35:53 +00008829 has_lvds = intel_lvds_init(dev);
Chris Wilsonc5d1b512010-11-29 18:00:23 +00008830 if (!has_lvds && !HAS_PCH_SPLIT(dev)) {
8831 /* disable the panel fitter on everything but LVDS */
8832 I915_WRITE(PFIT_CONTROL, 0);
8833 }
Jesse Barnes79e53942008-11-07 14:24:08 -08008834
Paulo Zanonic40c0f52013-04-12 18:16:53 -03008835 if (!IS_ULT(dev))
Paulo Zanoni79935fc2012-11-20 13:27:40 -02008836 intel_crt_init(dev);
Adam Jacksoncb0953d2010-07-16 14:46:29 -04008837
Paulo Zanoniaffa9352012-11-23 15:30:39 -02008838 if (HAS_DDI(dev)) {
Eugeni Dodonov0e72a5b2012-05-09 15:37:27 -03008839 int found;
8840
8841 /* Haswell uses DDI functions to detect digital outputs */
8842 found = I915_READ(DDI_BUF_CTL_A) & DDI_INIT_DISPLAY_DETECTED;
8843 /* DDI A only supports eDP */
8844 if (found)
8845 intel_ddi_init(dev, PORT_A);
8846
8847 /* DDI B, C and D detection is indicated by the SFUSE_STRAP
8848 * register */
8849 found = I915_READ(SFUSE_STRAP);
8850
8851 if (found & SFUSE_STRAP_DDIB_DETECTED)
8852 intel_ddi_init(dev, PORT_B);
8853 if (found & SFUSE_STRAP_DDIC_DETECTED)
8854 intel_ddi_init(dev, PORT_C);
8855 if (found & SFUSE_STRAP_DDID_DETECTED)
8856 intel_ddi_init(dev, PORT_D);
8857 } else if (HAS_PCH_SPLIT(dev)) {
Adam Jacksoncb0953d2010-07-16 14:46:29 -04008858 int found;
Daniel Vetter270b3042012-10-27 15:52:05 +02008859 dpd_is_edp = intel_dpd_is_edp(dev);
8860
8861 if (has_edp_a(dev))
8862 intel_dp_init(dev, DP_A, PORT_A);
Adam Jacksoncb0953d2010-07-16 14:46:29 -04008863
Paulo Zanonidc0fa712013-02-19 16:21:46 -03008864 if (I915_READ(PCH_HDMIB) & SDVO_DETECTED) {
Zhao Yakui461ed3c2010-03-30 15:11:33 +08008865 /* PCH SDVOB multiplex with HDMIB */
Daniel Vettereef4eac2012-03-23 23:43:35 +01008866 found = intel_sdvo_init(dev, PCH_SDVOB, true);
Zhenyu Wang30ad48b2009-06-05 15:38:43 +08008867 if (!found)
Paulo Zanonie2debe92013-02-18 19:00:27 -03008868 intel_hdmi_init(dev, PCH_HDMIB, PORT_B);
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08008869 if (!found && (I915_READ(PCH_DP_B) & DP_DETECTED))
Paulo Zanoniab9d7c32012-07-17 17:53:45 -03008870 intel_dp_init(dev, PCH_DP_B, PORT_B);
Zhenyu Wang30ad48b2009-06-05 15:38:43 +08008871 }
8872
Paulo Zanonidc0fa712013-02-19 16:21:46 -03008873 if (I915_READ(PCH_HDMIC) & SDVO_DETECTED)
Paulo Zanonie2debe92013-02-18 19:00:27 -03008874 intel_hdmi_init(dev, PCH_HDMIC, PORT_C);
Zhenyu Wang30ad48b2009-06-05 15:38:43 +08008875
Paulo Zanonidc0fa712013-02-19 16:21:46 -03008876 if (!dpd_is_edp && I915_READ(PCH_HDMID) & SDVO_DETECTED)
Paulo Zanonie2debe92013-02-18 19:00:27 -03008877 intel_hdmi_init(dev, PCH_HDMID, PORT_D);
Zhenyu Wang30ad48b2009-06-05 15:38:43 +08008878
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08008879 if (I915_READ(PCH_DP_C) & DP_DETECTED)
Paulo Zanoniab9d7c32012-07-17 17:53:45 -03008880 intel_dp_init(dev, PCH_DP_C, PORT_C);
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08008881
Daniel Vetter270b3042012-10-27 15:52:05 +02008882 if (I915_READ(PCH_DP_D) & DP_DETECTED)
Paulo Zanoniab9d7c32012-07-17 17:53:45 -03008883 intel_dp_init(dev, PCH_DP_D, PORT_D);
Jesse Barnes4a87d652012-06-15 11:55:16 -07008884 } else if (IS_VALLEYVIEW(dev)) {
Gajanan Bhat19c03922012-09-27 19:13:07 +05308885 /* Check for built-in panel first. Shares lanes with HDMI on SDVOC */
Ville Syrjälä67cfc202013-01-25 21:44:44 +02008886 if (I915_READ(VLV_DISPLAY_BASE + DP_C) & DP_DETECTED)
8887 intel_dp_init(dev, VLV_DISPLAY_BASE + DP_C, PORT_C);
Gajanan Bhat19c03922012-09-27 19:13:07 +05308888
Paulo Zanonidc0fa712013-02-19 16:21:46 -03008889 if (I915_READ(VLV_DISPLAY_BASE + GEN4_HDMIB) & SDVO_DETECTED) {
Paulo Zanonie2debe92013-02-18 19:00:27 -03008890 intel_hdmi_init(dev, VLV_DISPLAY_BASE + GEN4_HDMIB,
8891 PORT_B);
Ville Syrjälä67cfc202013-01-25 21:44:44 +02008892 if (I915_READ(VLV_DISPLAY_BASE + DP_B) & DP_DETECTED)
8893 intel_dp_init(dev, VLV_DISPLAY_BASE + DP_B, PORT_B);
Jesse Barnes4a87d652012-06-15 11:55:16 -07008894 }
Zhenyu Wang103a1962009-11-27 11:44:36 +08008895 } else if (SUPPORTS_DIGITAL_OUTPUTS(dev)) {
Ma Ling27185ae2009-08-24 13:50:23 +08008896 bool found = false;
Eric Anholt7d573822009-01-02 13:33:00 -08008897
Paulo Zanonie2debe92013-02-18 19:00:27 -03008898 if (I915_READ(GEN3_SDVOB) & SDVO_DETECTED) {
Jesse Barnesb01f2c32009-12-11 11:07:17 -08008899 DRM_DEBUG_KMS("probing SDVOB\n");
Paulo Zanonie2debe92013-02-18 19:00:27 -03008900 found = intel_sdvo_init(dev, GEN3_SDVOB, true);
Jesse Barnesb01f2c32009-12-11 11:07:17 -08008901 if (!found && SUPPORTS_INTEGRATED_HDMI(dev)) {
8902 DRM_DEBUG_KMS("probing HDMI on SDVOB\n");
Paulo Zanonie2debe92013-02-18 19:00:27 -03008903 intel_hdmi_init(dev, GEN4_HDMIB, PORT_B);
Jesse Barnesb01f2c32009-12-11 11:07:17 -08008904 }
Ma Ling27185ae2009-08-24 13:50:23 +08008905
Imre Deake7281ea2013-05-08 13:14:08 +03008906 if (!found && SUPPORTS_INTEGRATED_DP(dev))
Paulo Zanoniab9d7c32012-07-17 17:53:45 -03008907 intel_dp_init(dev, DP_B, PORT_B);
Eric Anholt725e30a2009-01-22 13:01:02 -08008908 }
Kristian Høgsberg13520b02009-03-13 15:42:14 -04008909
8910 /* Before G4X SDVOC doesn't have its own detect register */
Kristian Høgsberg13520b02009-03-13 15:42:14 -04008911
Paulo Zanonie2debe92013-02-18 19:00:27 -03008912 if (I915_READ(GEN3_SDVOB) & SDVO_DETECTED) {
Jesse Barnesb01f2c32009-12-11 11:07:17 -08008913 DRM_DEBUG_KMS("probing SDVOC\n");
Paulo Zanonie2debe92013-02-18 19:00:27 -03008914 found = intel_sdvo_init(dev, GEN3_SDVOC, false);
Jesse Barnesb01f2c32009-12-11 11:07:17 -08008915 }
Ma Ling27185ae2009-08-24 13:50:23 +08008916
Paulo Zanonie2debe92013-02-18 19:00:27 -03008917 if (!found && (I915_READ(GEN3_SDVOC) & SDVO_DETECTED)) {
Ma Ling27185ae2009-08-24 13:50:23 +08008918
Jesse Barnesb01f2c32009-12-11 11:07:17 -08008919 if (SUPPORTS_INTEGRATED_HDMI(dev)) {
8920 DRM_DEBUG_KMS("probing HDMI on SDVOC\n");
Paulo Zanonie2debe92013-02-18 19:00:27 -03008921 intel_hdmi_init(dev, GEN4_HDMIC, PORT_C);
Jesse Barnesb01f2c32009-12-11 11:07:17 -08008922 }
Imre Deake7281ea2013-05-08 13:14:08 +03008923 if (SUPPORTS_INTEGRATED_DP(dev))
Paulo Zanoniab9d7c32012-07-17 17:53:45 -03008924 intel_dp_init(dev, DP_C, PORT_C);
Eric Anholt725e30a2009-01-22 13:01:02 -08008925 }
Ma Ling27185ae2009-08-24 13:50:23 +08008926
Jesse Barnesb01f2c32009-12-11 11:07:17 -08008927 if (SUPPORTS_INTEGRATED_DP(dev) &&
Imre Deake7281ea2013-05-08 13:14:08 +03008928 (I915_READ(DP_D) & DP_DETECTED))
Paulo Zanoniab9d7c32012-07-17 17:53:45 -03008929 intel_dp_init(dev, DP_D, PORT_D);
Eric Anholtbad720f2009-10-22 16:11:14 -07008930 } else if (IS_GEN2(dev))
Jesse Barnes79e53942008-11-07 14:24:08 -08008931 intel_dvo_init(dev);
8932
Zhenyu Wang103a1962009-11-27 11:44:36 +08008933 if (SUPPORTS_TV(dev))
Jesse Barnes79e53942008-11-07 14:24:08 -08008934 intel_tv_init(dev);
8935
Chris Wilson4ef69c72010-09-09 15:14:28 +01008936 list_for_each_entry(encoder, &dev->mode_config.encoder_list, base.head) {
8937 encoder->base.possible_crtcs = encoder->crtc_mask;
8938 encoder->base.possible_clones =
Daniel Vetter66a92782012-07-12 20:08:18 +02008939 intel_encoder_clones(encoder);
Jesse Barnes79e53942008-11-07 14:24:08 -08008940 }
Chris Wilson47356eb2011-01-11 17:06:04 +00008941
Paulo Zanonidde86e22012-12-01 12:04:25 -02008942 intel_init_pch_refclk(dev);
Daniel Vetter270b3042012-10-27 15:52:05 +02008943
8944 drm_helper_move_panel_connectors_to_head(dev);
Jesse Barnes79e53942008-11-07 14:24:08 -08008945}
8946
8947static void intel_user_framebuffer_destroy(struct drm_framebuffer *fb)
8948{
8949 struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
Jesse Barnes79e53942008-11-07 14:24:08 -08008950
8951 drm_framebuffer_cleanup(fb);
Chris Wilson05394f32010-11-08 19:18:58 +00008952 drm_gem_object_unreference_unlocked(&intel_fb->obj->base);
Jesse Barnes79e53942008-11-07 14:24:08 -08008953
8954 kfree(intel_fb);
8955}
8956
8957static int intel_user_framebuffer_create_handle(struct drm_framebuffer *fb,
Chris Wilson05394f32010-11-08 19:18:58 +00008958 struct drm_file *file,
Jesse Barnes79e53942008-11-07 14:24:08 -08008959 unsigned int *handle)
8960{
8961 struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
Chris Wilson05394f32010-11-08 19:18:58 +00008962 struct drm_i915_gem_object *obj = intel_fb->obj;
Jesse Barnes79e53942008-11-07 14:24:08 -08008963
Chris Wilson05394f32010-11-08 19:18:58 +00008964 return drm_gem_handle_create(file, &obj->base, handle);
Jesse Barnes79e53942008-11-07 14:24:08 -08008965}
8966
8967static const struct drm_framebuffer_funcs intel_fb_funcs = {
8968 .destroy = intel_user_framebuffer_destroy,
8969 .create_handle = intel_user_framebuffer_create_handle,
8970};
8971
Dave Airlie38651672010-03-30 05:34:13 +00008972int intel_framebuffer_init(struct drm_device *dev,
8973 struct intel_framebuffer *intel_fb,
Jesse Barnes308e5bc2011-11-14 14:51:28 -08008974 struct drm_mode_fb_cmd2 *mode_cmd,
Chris Wilson05394f32010-11-08 19:18:58 +00008975 struct drm_i915_gem_object *obj)
Jesse Barnes79e53942008-11-07 14:24:08 -08008976{
Jesse Barnes79e53942008-11-07 14:24:08 -08008977 int ret;
8978
Chris Wilsonc16ed4b2012-12-18 22:13:14 +00008979 if (obj->tiling_mode == I915_TILING_Y) {
8980 DRM_DEBUG("hardware does not support tiling Y\n");
Chris Wilson57cd6502010-08-08 12:34:44 +01008981 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +00008982 }
Chris Wilson57cd6502010-08-08 12:34:44 +01008983
Chris Wilsonc16ed4b2012-12-18 22:13:14 +00008984 if (mode_cmd->pitches[0] & 63) {
8985 DRM_DEBUG("pitch (%d) must be at least 64 byte aligned\n",
8986 mode_cmd->pitches[0]);
Chris Wilson57cd6502010-08-08 12:34:44 +01008987 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +00008988 }
Chris Wilson57cd6502010-08-08 12:34:44 +01008989
Ville Syrjälä5d7bd702012-10-31 17:50:18 +02008990 /* FIXME <= Gen4 stride limits are bit unclear */
Chris Wilsonc16ed4b2012-12-18 22:13:14 +00008991 if (mode_cmd->pitches[0] > 32768) {
8992 DRM_DEBUG("pitch (%d) must be at less than 32768\n",
8993 mode_cmd->pitches[0]);
Ville Syrjälä5d7bd702012-10-31 17:50:18 +02008994 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +00008995 }
Ville Syrjälä5d7bd702012-10-31 17:50:18 +02008996
8997 if (obj->tiling_mode != I915_TILING_NONE &&
Chris Wilsonc16ed4b2012-12-18 22:13:14 +00008998 mode_cmd->pitches[0] != obj->stride) {
8999 DRM_DEBUG("pitch (%d) must match tiling stride (%d)\n",
9000 mode_cmd->pitches[0], obj->stride);
Ville Syrjälä5d7bd702012-10-31 17:50:18 +02009001 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +00009002 }
Ville Syrjälä5d7bd702012-10-31 17:50:18 +02009003
Ville Syrjälä57779d02012-10-31 17:50:14 +02009004 /* Reject formats not supported by any plane early. */
Jesse Barnes308e5bc2011-11-14 14:51:28 -08009005 switch (mode_cmd->pixel_format) {
Ville Syrjälä57779d02012-10-31 17:50:14 +02009006 case DRM_FORMAT_C8:
Ville Syrjälä04b39242011-11-17 18:05:13 +02009007 case DRM_FORMAT_RGB565:
9008 case DRM_FORMAT_XRGB8888:
9009 case DRM_FORMAT_ARGB8888:
Ville Syrjälä57779d02012-10-31 17:50:14 +02009010 break;
9011 case DRM_FORMAT_XRGB1555:
9012 case DRM_FORMAT_ARGB1555:
Chris Wilsonc16ed4b2012-12-18 22:13:14 +00009013 if (INTEL_INFO(dev)->gen > 3) {
9014 DRM_DEBUG("invalid format: 0x%08x\n", mode_cmd->pixel_format);
Ville Syrjälä57779d02012-10-31 17:50:14 +02009015 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +00009016 }
Ville Syrjälä57779d02012-10-31 17:50:14 +02009017 break;
9018 case DRM_FORMAT_XBGR8888:
9019 case DRM_FORMAT_ABGR8888:
Ville Syrjälä04b39242011-11-17 18:05:13 +02009020 case DRM_FORMAT_XRGB2101010:
9021 case DRM_FORMAT_ARGB2101010:
Ville Syrjälä57779d02012-10-31 17:50:14 +02009022 case DRM_FORMAT_XBGR2101010:
9023 case DRM_FORMAT_ABGR2101010:
Chris Wilsonc16ed4b2012-12-18 22:13:14 +00009024 if (INTEL_INFO(dev)->gen < 4) {
9025 DRM_DEBUG("invalid format: 0x%08x\n", mode_cmd->pixel_format);
Ville Syrjälä57779d02012-10-31 17:50:14 +02009026 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +00009027 }
Jesse Barnesb5626742011-06-24 12:19:27 -07009028 break;
Ville Syrjälä04b39242011-11-17 18:05:13 +02009029 case DRM_FORMAT_YUYV:
9030 case DRM_FORMAT_UYVY:
9031 case DRM_FORMAT_YVYU:
9032 case DRM_FORMAT_VYUY:
Chris Wilsonc16ed4b2012-12-18 22:13:14 +00009033 if (INTEL_INFO(dev)->gen < 5) {
9034 DRM_DEBUG("invalid format: 0x%08x\n", mode_cmd->pixel_format);
Ville Syrjälä57779d02012-10-31 17:50:14 +02009035 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +00009036 }
Chris Wilson57cd6502010-08-08 12:34:44 +01009037 break;
9038 default:
Chris Wilsonc16ed4b2012-12-18 22:13:14 +00009039 DRM_DEBUG("unsupported pixel format 0x%08x\n", mode_cmd->pixel_format);
Chris Wilson57cd6502010-08-08 12:34:44 +01009040 return -EINVAL;
9041 }
9042
Ville Syrjälä90f9a332012-10-31 17:50:19 +02009043 /* FIXME need to adjust LINOFF/TILEOFF accordingly. */
9044 if (mode_cmd->offsets[0] != 0)
9045 return -EINVAL;
9046
Daniel Vetterc7d73f62012-12-13 23:38:38 +01009047 drm_helper_mode_fill_fb_struct(&intel_fb->base, mode_cmd);
9048 intel_fb->obj = obj;
9049
Jesse Barnes79e53942008-11-07 14:24:08 -08009050 ret = drm_framebuffer_init(dev, &intel_fb->base, &intel_fb_funcs);
9051 if (ret) {
9052 DRM_ERROR("framebuffer init failed %d\n", ret);
9053 return ret;
9054 }
9055
Jesse Barnes79e53942008-11-07 14:24:08 -08009056 return 0;
9057}
9058
Jesse Barnes79e53942008-11-07 14:24:08 -08009059static struct drm_framebuffer *
9060intel_user_framebuffer_create(struct drm_device *dev,
9061 struct drm_file *filp,
Jesse Barnes308e5bc2011-11-14 14:51:28 -08009062 struct drm_mode_fb_cmd2 *mode_cmd)
Jesse Barnes79e53942008-11-07 14:24:08 -08009063{
Chris Wilson05394f32010-11-08 19:18:58 +00009064 struct drm_i915_gem_object *obj;
Jesse Barnes79e53942008-11-07 14:24:08 -08009065
Jesse Barnes308e5bc2011-11-14 14:51:28 -08009066 obj = to_intel_bo(drm_gem_object_lookup(dev, filp,
9067 mode_cmd->handles[0]));
Chris Wilsonc8725222011-02-19 11:31:06 +00009068 if (&obj->base == NULL)
Chris Wilsoncce13ff2010-08-08 13:36:38 +01009069 return ERR_PTR(-ENOENT);
Jesse Barnes79e53942008-11-07 14:24:08 -08009070
Chris Wilsond2dff872011-04-19 08:36:26 +01009071 return intel_framebuffer_create(dev, mode_cmd, obj);
Jesse Barnes79e53942008-11-07 14:24:08 -08009072}
9073
Jesse Barnes79e53942008-11-07 14:24:08 -08009074static const struct drm_mode_config_funcs intel_mode_funcs = {
Jesse Barnes79e53942008-11-07 14:24:08 -08009075 .fb_create = intel_user_framebuffer_create,
Dave Airlieeb1f8e42010-05-07 06:42:51 +00009076 .output_poll_changed = intel_fb_output_poll_changed,
Jesse Barnes79e53942008-11-07 14:24:08 -08009077};
9078
Jesse Barnese70236a2009-09-21 10:42:27 -07009079/* Set up chip specific display functions */
9080static void intel_init_display(struct drm_device *dev)
9081{
9082 struct drm_i915_private *dev_priv = dev->dev_private;
9083
Daniel Vetteree9300b2013-06-03 22:40:22 +02009084 if (HAS_PCH_SPLIT(dev) || IS_G4X(dev))
9085 dev_priv->display.find_dpll = g4x_find_best_dpll;
9086 else if (IS_VALLEYVIEW(dev))
9087 dev_priv->display.find_dpll = vlv_find_best_dpll;
9088 else if (IS_PINEVIEW(dev))
9089 dev_priv->display.find_dpll = pnv_find_best_dpll;
9090 else
9091 dev_priv->display.find_dpll = i9xx_find_best_dpll;
9092
Paulo Zanoniaffa9352012-11-23 15:30:39 -02009093 if (HAS_DDI(dev)) {
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01009094 dev_priv->display.get_pipe_config = haswell_get_pipe_config;
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -03009095 dev_priv->display.crtc_mode_set = haswell_crtc_mode_set;
Paulo Zanoni4f771f12012-10-23 18:29:51 -02009096 dev_priv->display.crtc_enable = haswell_crtc_enable;
9097 dev_priv->display.crtc_disable = haswell_crtc_disable;
Paulo Zanoni6441ab52012-10-05 12:05:58 -03009098 dev_priv->display.off = haswell_crtc_off;
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -03009099 dev_priv->display.update_plane = ironlake_update_plane;
9100 } else if (HAS_PCH_SPLIT(dev)) {
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01009101 dev_priv->display.get_pipe_config = ironlake_get_pipe_config;
Eric Anholtf564048e2011-03-30 13:01:02 -07009102 dev_priv->display.crtc_mode_set = ironlake_crtc_mode_set;
Daniel Vetter76e5a892012-06-29 22:39:33 +02009103 dev_priv->display.crtc_enable = ironlake_crtc_enable;
9104 dev_priv->display.crtc_disable = ironlake_crtc_disable;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01009105 dev_priv->display.off = ironlake_crtc_off;
Jesse Barnes17638cd2011-06-24 12:19:23 -07009106 dev_priv->display.update_plane = ironlake_update_plane;
Jesse Barnes89b667f2013-04-18 14:51:36 -07009107 } else if (IS_VALLEYVIEW(dev)) {
9108 dev_priv->display.get_pipe_config = i9xx_get_pipe_config;
9109 dev_priv->display.crtc_mode_set = i9xx_crtc_mode_set;
9110 dev_priv->display.crtc_enable = valleyview_crtc_enable;
9111 dev_priv->display.crtc_disable = i9xx_crtc_disable;
9112 dev_priv->display.off = i9xx_crtc_off;
9113 dev_priv->display.update_plane = i9xx_update_plane;
Eric Anholtf564048e2011-03-30 13:01:02 -07009114 } else {
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01009115 dev_priv->display.get_pipe_config = i9xx_get_pipe_config;
Eric Anholtf564048e2011-03-30 13:01:02 -07009116 dev_priv->display.crtc_mode_set = i9xx_crtc_mode_set;
Daniel Vetter76e5a892012-06-29 22:39:33 +02009117 dev_priv->display.crtc_enable = i9xx_crtc_enable;
9118 dev_priv->display.crtc_disable = i9xx_crtc_disable;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01009119 dev_priv->display.off = i9xx_crtc_off;
Jesse Barnes17638cd2011-06-24 12:19:23 -07009120 dev_priv->display.update_plane = i9xx_update_plane;
Eric Anholtf564048e2011-03-30 13:01:02 -07009121 }
Jesse Barnese70236a2009-09-21 10:42:27 -07009122
Jesse Barnese70236a2009-09-21 10:42:27 -07009123 /* Returns the core display clock speed */
Jesse Barnes25eb05fc2012-03-28 13:39:23 -07009124 if (IS_VALLEYVIEW(dev))
9125 dev_priv->display.get_display_clock_speed =
9126 valleyview_get_display_clock_speed;
9127 else if (IS_I945G(dev) || (IS_G33(dev) && !IS_PINEVIEW_M(dev)))
Jesse Barnese70236a2009-09-21 10:42:27 -07009128 dev_priv->display.get_display_clock_speed =
9129 i945_get_display_clock_speed;
9130 else if (IS_I915G(dev))
9131 dev_priv->display.get_display_clock_speed =
9132 i915_get_display_clock_speed;
Adam Jacksonf2b115e2009-12-03 17:14:42 -05009133 else if (IS_I945GM(dev) || IS_845G(dev) || IS_PINEVIEW_M(dev))
Jesse Barnese70236a2009-09-21 10:42:27 -07009134 dev_priv->display.get_display_clock_speed =
9135 i9xx_misc_get_display_clock_speed;
9136 else if (IS_I915GM(dev))
9137 dev_priv->display.get_display_clock_speed =
9138 i915gm_get_display_clock_speed;
9139 else if (IS_I865G(dev))
9140 dev_priv->display.get_display_clock_speed =
9141 i865_get_display_clock_speed;
Daniel Vetterf0f8a9c2009-09-15 22:57:33 +02009142 else if (IS_I85X(dev))
Jesse Barnese70236a2009-09-21 10:42:27 -07009143 dev_priv->display.get_display_clock_speed =
9144 i855_get_display_clock_speed;
9145 else /* 852, 830 */
9146 dev_priv->display.get_display_clock_speed =
9147 i830_get_display_clock_speed;
9148
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08009149 if (HAS_PCH_SPLIT(dev)) {
Chris Wilsonf00a3dd2010-10-21 14:57:17 +01009150 if (IS_GEN5(dev)) {
Jesse Barnes674cf962011-04-28 14:27:04 -07009151 dev_priv->display.fdi_link_train = ironlake_fdi_link_train;
Wu Fengguange0dac652011-09-05 14:25:34 +08009152 dev_priv->display.write_eld = ironlake_write_eld;
Yuanhan Liu13982612010-12-15 15:42:31 +08009153 } else if (IS_GEN6(dev)) {
Jesse Barnes674cf962011-04-28 14:27:04 -07009154 dev_priv->display.fdi_link_train = gen6_fdi_link_train;
Wu Fengguange0dac652011-09-05 14:25:34 +08009155 dev_priv->display.write_eld = ironlake_write_eld;
Jesse Barnes357555c2011-04-28 15:09:55 -07009156 } else if (IS_IVYBRIDGE(dev)) {
9157 /* FIXME: detect B0+ stepping and use auto training */
9158 dev_priv->display.fdi_link_train = ivb_manual_fdi_link_train;
Wu Fengguange0dac652011-09-05 14:25:34 +08009159 dev_priv->display.write_eld = ironlake_write_eld;
Daniel Vetter01a415f2012-10-27 15:58:40 +02009160 dev_priv->display.modeset_global_resources =
9161 ivb_modeset_global_resources;
Eugeni Dodonovc82e4d22012-05-09 15:37:21 -03009162 } else if (IS_HASWELL(dev)) {
9163 dev_priv->display.fdi_link_train = hsw_fdi_link_train;
Wang Xingchao83358c852012-08-16 22:43:37 +08009164 dev_priv->display.write_eld = haswell_write_eld;
Daniel Vetterd6dd9eb2013-01-29 16:35:20 -02009165 dev_priv->display.modeset_global_resources =
9166 haswell_modeset_global_resources;
Paulo Zanonia0e63c22012-12-06 11:12:39 -02009167 }
Jesse Barnes6067aae2011-04-28 15:04:31 -07009168 } else if (IS_G4X(dev)) {
Wu Fengguange0dac652011-09-05 14:25:34 +08009169 dev_priv->display.write_eld = g4x_write_eld;
Jesse Barnese70236a2009-09-21 10:42:27 -07009170 }
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009171
9172 /* Default just returns -ENODEV to indicate unsupported */
9173 dev_priv->display.queue_flip = intel_default_queue_flip;
9174
9175 switch (INTEL_INFO(dev)->gen) {
9176 case 2:
9177 dev_priv->display.queue_flip = intel_gen2_queue_flip;
9178 break;
9179
9180 case 3:
9181 dev_priv->display.queue_flip = intel_gen3_queue_flip;
9182 break;
9183
9184 case 4:
9185 case 5:
9186 dev_priv->display.queue_flip = intel_gen4_queue_flip;
9187 break;
9188
9189 case 6:
9190 dev_priv->display.queue_flip = intel_gen6_queue_flip;
9191 break;
Jesse Barnes7c9017e2011-06-16 12:18:54 -07009192 case 7:
9193 dev_priv->display.queue_flip = intel_gen7_queue_flip;
9194 break;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009195 }
Jesse Barnese70236a2009-09-21 10:42:27 -07009196}
9197
Jesse Barnesb690e962010-07-19 13:53:12 -07009198/*
9199 * Some BIOSes insist on assuming the GPU's pipe A is enabled at suspend,
9200 * resume, or other times. This quirk makes sure that's the case for
9201 * affected systems.
9202 */
Akshay Joshi0206e352011-08-16 15:34:10 -04009203static void quirk_pipea_force(struct drm_device *dev)
Jesse Barnesb690e962010-07-19 13:53:12 -07009204{
9205 struct drm_i915_private *dev_priv = dev->dev_private;
9206
9207 dev_priv->quirks |= QUIRK_PIPEA_FORCE;
Daniel Vetterbc0daf42012-04-01 13:16:49 +02009208 DRM_INFO("applying pipe a force quirk\n");
Jesse Barnesb690e962010-07-19 13:53:12 -07009209}
9210
Keith Packard435793d2011-07-12 14:56:22 -07009211/*
9212 * Some machines (Lenovo U160) do not work with SSC on LVDS for some reason
9213 */
9214static void quirk_ssc_force_disable(struct drm_device *dev)
9215{
9216 struct drm_i915_private *dev_priv = dev->dev_private;
9217 dev_priv->quirks |= QUIRK_LVDS_SSC_DISABLE;
Daniel Vetterbc0daf42012-04-01 13:16:49 +02009218 DRM_INFO("applying lvds SSC disable quirk\n");
Keith Packard435793d2011-07-12 14:56:22 -07009219}
9220
Carsten Emde4dca20e2012-03-15 15:56:26 +01009221/*
Carsten Emde5a15ab52012-03-15 15:56:27 +01009222 * A machine (e.g. Acer Aspire 5734Z) may need to invert the panel backlight
9223 * brightness value
Carsten Emde4dca20e2012-03-15 15:56:26 +01009224 */
9225static void quirk_invert_brightness(struct drm_device *dev)
9226{
9227 struct drm_i915_private *dev_priv = dev->dev_private;
9228 dev_priv->quirks |= QUIRK_INVERT_BRIGHTNESS;
Daniel Vetterbc0daf42012-04-01 13:16:49 +02009229 DRM_INFO("applying inverted panel brightness quirk\n");
Jesse Barnesb690e962010-07-19 13:53:12 -07009230}
9231
9232struct intel_quirk {
9233 int device;
9234 int subsystem_vendor;
9235 int subsystem_device;
9236 void (*hook)(struct drm_device *dev);
9237};
9238
Egbert Eich5f85f1762012-10-14 15:46:38 +02009239/* For systems that don't have a meaningful PCI subdevice/subvendor ID */
9240struct intel_dmi_quirk {
9241 void (*hook)(struct drm_device *dev);
9242 const struct dmi_system_id (*dmi_id_list)[];
9243};
9244
9245static int intel_dmi_reverse_brightness(const struct dmi_system_id *id)
9246{
9247 DRM_INFO("Backlight polarity reversed on %s\n", id->ident);
9248 return 1;
9249}
9250
9251static const struct intel_dmi_quirk intel_dmi_quirks[] = {
9252 {
9253 .dmi_id_list = &(const struct dmi_system_id[]) {
9254 {
9255 .callback = intel_dmi_reverse_brightness,
9256 .ident = "NCR Corporation",
9257 .matches = {DMI_MATCH(DMI_SYS_VENDOR, "NCR Corporation"),
9258 DMI_MATCH(DMI_PRODUCT_NAME, ""),
9259 },
9260 },
9261 { } /* terminating entry */
9262 },
9263 .hook = quirk_invert_brightness,
9264 },
9265};
9266
Ben Widawskyc43b5632012-04-16 14:07:40 -07009267static struct intel_quirk intel_quirks[] = {
Jesse Barnesb690e962010-07-19 13:53:12 -07009268 /* HP Mini needs pipe A force quirk (LP: #322104) */
Akshay Joshi0206e352011-08-16 15:34:10 -04009269 { 0x27ae, 0x103c, 0x361a, quirk_pipea_force },
Jesse Barnesb690e962010-07-19 13:53:12 -07009270
Jesse Barnesb690e962010-07-19 13:53:12 -07009271 /* Toshiba Protege R-205, S-209 needs pipe A force quirk */
9272 { 0x2592, 0x1179, 0x0001, quirk_pipea_force },
9273
Jesse Barnesb690e962010-07-19 13:53:12 -07009274 /* ThinkPad T60 needs pipe A force quirk (bug #16494) */
9275 { 0x2782, 0x17aa, 0x201a, quirk_pipea_force },
9276
Daniel Vetterccd0d362012-10-10 23:13:59 +02009277 /* 830/845 need to leave pipe A & dpll A up */
Jesse Barnesb690e962010-07-19 13:53:12 -07009278 { 0x2562, PCI_ANY_ID, PCI_ANY_ID, quirk_pipea_force },
Daniel Vetterdcdaed62012-08-12 21:19:34 +02009279 { 0x3577, PCI_ANY_ID, PCI_ANY_ID, quirk_pipea_force },
Keith Packard435793d2011-07-12 14:56:22 -07009280
9281 /* Lenovo U160 cannot use SSC on LVDS */
9282 { 0x0046, 0x17aa, 0x3920, quirk_ssc_force_disable },
Michel Alexandre Salim070d3292011-07-28 18:52:06 +02009283
9284 /* Sony Vaio Y cannot use SSC on LVDS */
9285 { 0x0046, 0x104d, 0x9076, quirk_ssc_force_disable },
Carsten Emde5a15ab52012-03-15 15:56:27 +01009286
9287 /* Acer Aspire 5734Z must invert backlight brightness */
9288 { 0x2a42, 0x1025, 0x0459, quirk_invert_brightness },
Jani Nikula1ffff602013-01-22 12:50:34 +02009289
9290 /* Acer/eMachines G725 */
9291 { 0x2a42, 0x1025, 0x0210, quirk_invert_brightness },
Jani Nikula01e3a8f2013-01-22 12:50:35 +02009292
9293 /* Acer/eMachines e725 */
9294 { 0x2a42, 0x1025, 0x0212, quirk_invert_brightness },
Jani Nikula5559eca2013-01-22 12:50:36 +02009295
9296 /* Acer/Packard Bell NCL20 */
9297 { 0x2a42, 0x1025, 0x034b, quirk_invert_brightness },
Daniel Vetterac4199e2013-02-15 18:35:30 +01009298
9299 /* Acer Aspire 4736Z */
9300 { 0x2a42, 0x1025, 0x0260, quirk_invert_brightness },
Jesse Barnesb690e962010-07-19 13:53:12 -07009301};
9302
9303static void intel_init_quirks(struct drm_device *dev)
9304{
9305 struct pci_dev *d = dev->pdev;
9306 int i;
9307
9308 for (i = 0; i < ARRAY_SIZE(intel_quirks); i++) {
9309 struct intel_quirk *q = &intel_quirks[i];
9310
9311 if (d->device == q->device &&
9312 (d->subsystem_vendor == q->subsystem_vendor ||
9313 q->subsystem_vendor == PCI_ANY_ID) &&
9314 (d->subsystem_device == q->subsystem_device ||
9315 q->subsystem_device == PCI_ANY_ID))
9316 q->hook(dev);
9317 }
Egbert Eich5f85f1762012-10-14 15:46:38 +02009318 for (i = 0; i < ARRAY_SIZE(intel_dmi_quirks); i++) {
9319 if (dmi_check_system(*intel_dmi_quirks[i].dmi_id_list) != 0)
9320 intel_dmi_quirks[i].hook(dev);
9321 }
Jesse Barnesb690e962010-07-19 13:53:12 -07009322}
9323
Jesse Barnes9cce37f2010-08-13 15:11:26 -07009324/* Disable the VGA plane that we never use */
9325static void i915_disable_vga(struct drm_device *dev)
9326{
9327 struct drm_i915_private *dev_priv = dev->dev_private;
9328 u8 sr1;
Ville Syrjälä766aa1c2013-01-25 21:44:46 +02009329 u32 vga_reg = i915_vgacntrl_reg(dev);
Jesse Barnes9cce37f2010-08-13 15:11:26 -07009330
9331 vga_get_uninterruptible(dev->pdev, VGA_RSRC_LEGACY_IO);
Jesse Barnes3fdcf432012-04-06 11:46:27 -07009332 outb(SR01, VGA_SR_INDEX);
Jesse Barnes9cce37f2010-08-13 15:11:26 -07009333 sr1 = inb(VGA_SR_DATA);
9334 outb(sr1 | 1<<5, VGA_SR_DATA);
9335 vga_put(dev->pdev, VGA_RSRC_LEGACY_IO);
9336 udelay(300);
9337
9338 I915_WRITE(vga_reg, VGA_DISP_DISABLE);
9339 POSTING_READ(vga_reg);
9340}
9341
Daniel Vetterf8175862012-04-10 15:50:11 +02009342void intel_modeset_init_hw(struct drm_device *dev)
9343{
Paulo Zanonifa42e232013-01-25 16:59:11 -02009344 intel_init_power_well(dev);
Eugeni Dodonov0232e922012-07-06 15:42:36 -03009345
Eugeni Dodonova8f78b52012-06-28 15:55:35 -03009346 intel_prepare_ddi(dev);
9347
Daniel Vetterf8175862012-04-10 15:50:11 +02009348 intel_init_clock_gating(dev);
9349
Daniel Vetter79f5b2c2012-06-24 16:42:33 +02009350 mutex_lock(&dev->struct_mutex);
Daniel Vetter8090c6b2012-06-24 16:42:32 +02009351 intel_enable_gt_powersave(dev);
Daniel Vetter79f5b2c2012-06-24 16:42:33 +02009352 mutex_unlock(&dev->struct_mutex);
Daniel Vetterf8175862012-04-10 15:50:11 +02009353}
9354
Imre Deak7d708ee2013-04-17 14:04:50 +03009355void intel_modeset_suspend_hw(struct drm_device *dev)
9356{
9357 intel_suspend_hw(dev);
9358}
9359
Jesse Barnes79e53942008-11-07 14:24:08 -08009360void intel_modeset_init(struct drm_device *dev)
9361{
Jesse Barnes652c3932009-08-17 13:31:43 -07009362 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes7f1f3852013-04-02 11:22:20 -07009363 int i, j, ret;
Jesse Barnes79e53942008-11-07 14:24:08 -08009364
9365 drm_mode_config_init(dev);
9366
9367 dev->mode_config.min_width = 0;
9368 dev->mode_config.min_height = 0;
9369
Dave Airlie019d96c2011-09-29 16:20:42 +01009370 dev->mode_config.preferred_depth = 24;
9371 dev->mode_config.prefer_shadow = 1;
9372
Laurent Pincharte6ecefa2012-05-17 13:27:23 +02009373 dev->mode_config.funcs = &intel_mode_funcs;
Jesse Barnes79e53942008-11-07 14:24:08 -08009374
Jesse Barnesb690e962010-07-19 13:53:12 -07009375 intel_init_quirks(dev);
9376
Eugeni Dodonov1fa61102012-04-18 15:29:26 -03009377 intel_init_pm(dev);
9378
Ben Widawskye3c74752013-04-05 13:12:39 -07009379 if (INTEL_INFO(dev)->num_pipes == 0)
9380 return;
9381
Jesse Barnese70236a2009-09-21 10:42:27 -07009382 intel_init_display(dev);
9383
Chris Wilsona6c45cf2010-09-17 00:32:17 +01009384 if (IS_GEN2(dev)) {
9385 dev->mode_config.max_width = 2048;
9386 dev->mode_config.max_height = 2048;
9387 } else if (IS_GEN3(dev)) {
Keith Packard5e4d6fa2009-07-12 23:53:17 -07009388 dev->mode_config.max_width = 4096;
9389 dev->mode_config.max_height = 4096;
Jesse Barnes79e53942008-11-07 14:24:08 -08009390 } else {
Chris Wilsona6c45cf2010-09-17 00:32:17 +01009391 dev->mode_config.max_width = 8192;
9392 dev->mode_config.max_height = 8192;
Jesse Barnes79e53942008-11-07 14:24:08 -08009393 }
Ben Widawsky5d4545a2013-01-17 12:45:15 -08009394 dev->mode_config.fb_base = dev_priv->gtt.mappable_base;
Jesse Barnes79e53942008-11-07 14:24:08 -08009395
Zhao Yakui28c97732009-10-09 11:39:41 +08009396 DRM_DEBUG_KMS("%d display pipe%s available.\n",
Ben Widawsky7eb552a2013-03-13 14:05:41 -07009397 INTEL_INFO(dev)->num_pipes,
9398 INTEL_INFO(dev)->num_pipes > 1 ? "s" : "");
Jesse Barnes79e53942008-11-07 14:24:08 -08009399
Ben Widawsky7eb552a2013-03-13 14:05:41 -07009400 for (i = 0; i < INTEL_INFO(dev)->num_pipes; i++) {
Jesse Barnes79e53942008-11-07 14:24:08 -08009401 intel_crtc_init(dev, i);
Jesse Barnes7f1f3852013-04-02 11:22:20 -07009402 for (j = 0; j < dev_priv->num_plane; j++) {
9403 ret = intel_plane_init(dev, i, j);
9404 if (ret)
Ville Syrjälä06da8da2013-04-17 17:48:51 +03009405 DRM_DEBUG_KMS("pipe %c sprite %c init failed: %d\n",
9406 pipe_name(i), sprite_name(i, j), ret);
Jesse Barnes7f1f3852013-04-02 11:22:20 -07009407 }
Jesse Barnes79e53942008-11-07 14:24:08 -08009408 }
9409
Paulo Zanoni79f689a2012-10-05 12:05:52 -03009410 intel_cpu_pll_init(dev);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01009411 intel_pch_pll_init(dev);
9412
Jesse Barnes9cce37f2010-08-13 15:11:26 -07009413 /* Just disable it once at startup */
9414 i915_disable_vga(dev);
Jesse Barnes79e53942008-11-07 14:24:08 -08009415 intel_setup_outputs(dev);
Chris Wilson11be49e2012-11-15 11:32:20 +00009416
9417 /* Just in case the BIOS is doing something questionable. */
9418 intel_disable_fbc(dev);
Chris Wilson2c7111d2011-03-29 10:40:27 +01009419}
Jesse Barnesd5bb0812011-01-05 12:01:26 -08009420
Daniel Vetter24929352012-07-02 20:28:59 +02009421static void
9422intel_connector_break_all_links(struct intel_connector *connector)
9423{
9424 connector->base.dpms = DRM_MODE_DPMS_OFF;
9425 connector->base.encoder = NULL;
9426 connector->encoder->connectors_active = false;
9427 connector->encoder->base.crtc = NULL;
9428}
9429
Daniel Vetter7fad7982012-07-04 17:51:47 +02009430static void intel_enable_pipe_a(struct drm_device *dev)
9431{
9432 struct intel_connector *connector;
9433 struct drm_connector *crt = NULL;
9434 struct intel_load_detect_pipe load_detect_temp;
9435
9436 /* We can't just switch on the pipe A, we need to set things up with a
9437 * proper mode and output configuration. As a gross hack, enable pipe A
9438 * by enabling the load detect pipe once. */
9439 list_for_each_entry(connector,
9440 &dev->mode_config.connector_list,
9441 base.head) {
9442 if (connector->encoder->type == INTEL_OUTPUT_ANALOG) {
9443 crt = &connector->base;
9444 break;
9445 }
9446 }
9447
9448 if (!crt)
9449 return;
9450
9451 if (intel_get_load_detect_pipe(crt, NULL, &load_detect_temp))
9452 intel_release_load_detect_pipe(crt, &load_detect_temp);
9453
9454
9455}
9456
Daniel Vetterfa555832012-10-10 23:14:00 +02009457static bool
9458intel_check_plane_mapping(struct intel_crtc *crtc)
9459{
Ben Widawsky7eb552a2013-03-13 14:05:41 -07009460 struct drm_device *dev = crtc->base.dev;
9461 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetterfa555832012-10-10 23:14:00 +02009462 u32 reg, val;
9463
Ben Widawsky7eb552a2013-03-13 14:05:41 -07009464 if (INTEL_INFO(dev)->num_pipes == 1)
Daniel Vetterfa555832012-10-10 23:14:00 +02009465 return true;
9466
9467 reg = DSPCNTR(!crtc->plane);
9468 val = I915_READ(reg);
9469
9470 if ((val & DISPLAY_PLANE_ENABLE) &&
9471 (!!(val & DISPPLANE_SEL_PIPE_MASK) == crtc->pipe))
9472 return false;
9473
9474 return true;
9475}
9476
Daniel Vetter24929352012-07-02 20:28:59 +02009477static void intel_sanitize_crtc(struct intel_crtc *crtc)
9478{
9479 struct drm_device *dev = crtc->base.dev;
9480 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetterfa555832012-10-10 23:14:00 +02009481 u32 reg;
Daniel Vetter24929352012-07-02 20:28:59 +02009482
Daniel Vetter24929352012-07-02 20:28:59 +02009483 /* Clear any frame start delays used for debugging left by the BIOS */
Daniel Vetter3b117c82013-04-17 20:15:07 +02009484 reg = PIPECONF(crtc->config.cpu_transcoder);
Daniel Vetter24929352012-07-02 20:28:59 +02009485 I915_WRITE(reg, I915_READ(reg) & ~PIPECONF_FRAME_START_DELAY_MASK);
9486
9487 /* We need to sanitize the plane -> pipe mapping first because this will
Daniel Vetterfa555832012-10-10 23:14:00 +02009488 * disable the crtc (and hence change the state) if it is wrong. Note
9489 * that gen4+ has a fixed plane -> pipe mapping. */
9490 if (INTEL_INFO(dev)->gen < 4 && !intel_check_plane_mapping(crtc)) {
Daniel Vetter24929352012-07-02 20:28:59 +02009491 struct intel_connector *connector;
9492 bool plane;
9493
Daniel Vetter24929352012-07-02 20:28:59 +02009494 DRM_DEBUG_KMS("[CRTC:%d] wrong plane connection detected!\n",
9495 crtc->base.base.id);
9496
9497 /* Pipe has the wrong plane attached and the plane is active.
9498 * Temporarily change the plane mapping and disable everything
9499 * ... */
9500 plane = crtc->plane;
9501 crtc->plane = !plane;
9502 dev_priv->display.crtc_disable(&crtc->base);
9503 crtc->plane = plane;
9504
9505 /* ... and break all links. */
9506 list_for_each_entry(connector, &dev->mode_config.connector_list,
9507 base.head) {
9508 if (connector->encoder->base.crtc != &crtc->base)
9509 continue;
9510
9511 intel_connector_break_all_links(connector);
9512 }
9513
9514 WARN_ON(crtc->active);
9515 crtc->base.enabled = false;
9516 }
Daniel Vetter24929352012-07-02 20:28:59 +02009517
Daniel Vetter7fad7982012-07-04 17:51:47 +02009518 if (dev_priv->quirks & QUIRK_PIPEA_FORCE &&
9519 crtc->pipe == PIPE_A && !crtc->active) {
9520 /* BIOS forgot to enable pipe A, this mostly happens after
9521 * resume. Force-enable the pipe to fix this, the update_dpms
9522 * call below we restore the pipe to the right state, but leave
9523 * the required bits on. */
9524 intel_enable_pipe_a(dev);
9525 }
9526
Daniel Vetter24929352012-07-02 20:28:59 +02009527 /* Adjust the state of the output pipe according to whether we
9528 * have active connectors/encoders. */
9529 intel_crtc_update_dpms(&crtc->base);
9530
9531 if (crtc->active != crtc->base.enabled) {
9532 struct intel_encoder *encoder;
9533
9534 /* This can happen either due to bugs in the get_hw_state
9535 * functions or because the pipe is force-enabled due to the
9536 * pipe A quirk. */
9537 DRM_DEBUG_KMS("[CRTC:%d] hw state adjusted, was %s, now %s\n",
9538 crtc->base.base.id,
9539 crtc->base.enabled ? "enabled" : "disabled",
9540 crtc->active ? "enabled" : "disabled");
9541
9542 crtc->base.enabled = crtc->active;
9543
9544 /* Because we only establish the connector -> encoder ->
9545 * crtc links if something is active, this means the
9546 * crtc is now deactivated. Break the links. connector
9547 * -> encoder links are only establish when things are
9548 * actually up, hence no need to break them. */
9549 WARN_ON(crtc->active);
9550
9551 for_each_encoder_on_crtc(dev, &crtc->base, encoder) {
9552 WARN_ON(encoder->connectors_active);
9553 encoder->base.crtc = NULL;
9554 }
9555 }
9556}
9557
9558static void intel_sanitize_encoder(struct intel_encoder *encoder)
9559{
9560 struct intel_connector *connector;
9561 struct drm_device *dev = encoder->base.dev;
9562
9563 /* We need to check both for a crtc link (meaning that the
9564 * encoder is active and trying to read from a pipe) and the
9565 * pipe itself being active. */
9566 bool has_active_crtc = encoder->base.crtc &&
9567 to_intel_crtc(encoder->base.crtc)->active;
9568
9569 if (encoder->connectors_active && !has_active_crtc) {
9570 DRM_DEBUG_KMS("[ENCODER:%d:%s] has active connectors but no active pipe!\n",
9571 encoder->base.base.id,
9572 drm_get_encoder_name(&encoder->base));
9573
9574 /* Connector is active, but has no active pipe. This is
9575 * fallout from our resume register restoring. Disable
9576 * the encoder manually again. */
9577 if (encoder->base.crtc) {
9578 DRM_DEBUG_KMS("[ENCODER:%d:%s] manually disabled\n",
9579 encoder->base.base.id,
9580 drm_get_encoder_name(&encoder->base));
9581 encoder->disable(encoder);
9582 }
9583
9584 /* Inconsistent output/port/pipe state happens presumably due to
9585 * a bug in one of the get_hw_state functions. Or someplace else
9586 * in our code, like the register restore mess on resume. Clamp
9587 * things to off as a safer default. */
9588 list_for_each_entry(connector,
9589 &dev->mode_config.connector_list,
9590 base.head) {
9591 if (connector->encoder != encoder)
9592 continue;
9593
9594 intel_connector_break_all_links(connector);
9595 }
9596 }
9597 /* Enabled encoders without active connectors will be fixed in
9598 * the crtc fixup. */
9599}
9600
Daniel Vetter44cec742013-01-25 17:53:21 +01009601void i915_redisable_vga(struct drm_device *dev)
Krzysztof Mazur0fde9012012-12-19 11:03:41 +01009602{
9603 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjälä766aa1c2013-01-25 21:44:46 +02009604 u32 vga_reg = i915_vgacntrl_reg(dev);
Krzysztof Mazur0fde9012012-12-19 11:03:41 +01009605
9606 if (I915_READ(vga_reg) != VGA_DISP_DISABLE) {
9607 DRM_DEBUG_KMS("Something enabled VGA plane, disabling it\n");
Ville Syrjälä209d5212013-01-25 21:44:48 +02009608 i915_disable_vga(dev);
Krzysztof Mazur0fde9012012-12-19 11:03:41 +01009609 }
9610}
9611
Daniel Vetter24929352012-07-02 20:28:59 +02009612/* Scan out the current hw modeset state, sanitizes it and maps it into the drm
9613 * and i915 state tracking structures. */
Daniel Vetter45e2b5f2012-11-23 18:16:34 +01009614void intel_modeset_setup_hw_state(struct drm_device *dev,
9615 bool force_restore)
Daniel Vetter24929352012-07-02 20:28:59 +02009616{
9617 struct drm_i915_private *dev_priv = dev->dev_private;
9618 enum pipe pipe;
Jesse Barnesb5644d02013-03-26 13:25:27 -07009619 struct drm_plane *plane;
Daniel Vetter24929352012-07-02 20:28:59 +02009620 struct intel_crtc *crtc;
9621 struct intel_encoder *encoder;
9622 struct intel_connector *connector;
9623
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01009624 list_for_each_entry(crtc, &dev->mode_config.crtc_list,
9625 base.head) {
Daniel Vetter88adfff2013-03-28 10:42:01 +01009626 memset(&crtc->config, 0, sizeof(crtc->config));
Daniel Vetter3b117c82013-04-17 20:15:07 +02009627
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01009628 crtc->active = dev_priv->display.get_pipe_config(crtc,
9629 &crtc->config);
Daniel Vetter24929352012-07-02 20:28:59 +02009630
9631 crtc->base.enabled = crtc->active;
9632
9633 DRM_DEBUG_KMS("[CRTC:%d] hw state readout: %s\n",
9634 crtc->base.base.id,
9635 crtc->active ? "enabled" : "disabled");
9636 }
9637
Paulo Zanoniaffa9352012-11-23 15:30:39 -02009638 if (HAS_DDI(dev))
Paulo Zanoni6441ab52012-10-05 12:05:58 -03009639 intel_ddi_setup_hw_pll_state(dev);
9640
Daniel Vetter24929352012-07-02 20:28:59 +02009641 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
9642 base.head) {
9643 pipe = 0;
9644
9645 if (encoder->get_hw_state(encoder, &pipe)) {
Jesse Barnes045ac3b2013-05-14 17:08:26 -07009646 crtc = to_intel_crtc(dev_priv->pipe_to_crtc_mapping[pipe]);
9647 encoder->base.crtc = &crtc->base;
9648 if (encoder->get_config)
9649 encoder->get_config(encoder, &crtc->config);
Daniel Vetter24929352012-07-02 20:28:59 +02009650 } else {
9651 encoder->base.crtc = NULL;
9652 }
9653
9654 encoder->connectors_active = false;
9655 DRM_DEBUG_KMS("[ENCODER:%d:%s] hw state readout: %s, pipe=%i\n",
9656 encoder->base.base.id,
9657 drm_get_encoder_name(&encoder->base),
9658 encoder->base.crtc ? "enabled" : "disabled",
9659 pipe);
9660 }
9661
9662 list_for_each_entry(connector, &dev->mode_config.connector_list,
9663 base.head) {
9664 if (connector->get_hw_state(connector)) {
9665 connector->base.dpms = DRM_MODE_DPMS_ON;
9666 connector->encoder->connectors_active = true;
9667 connector->base.encoder = &connector->encoder->base;
9668 } else {
9669 connector->base.dpms = DRM_MODE_DPMS_OFF;
9670 connector->base.encoder = NULL;
9671 }
9672 DRM_DEBUG_KMS("[CONNECTOR:%d:%s] hw state readout: %s\n",
9673 connector->base.base.id,
9674 drm_get_connector_name(&connector->base),
9675 connector->base.encoder ? "enabled" : "disabled");
9676 }
9677
9678 /* HW state is read out, now we need to sanitize this mess. */
9679 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
9680 base.head) {
9681 intel_sanitize_encoder(encoder);
9682 }
9683
9684 for_each_pipe(pipe) {
9685 crtc = to_intel_crtc(dev_priv->pipe_to_crtc_mapping[pipe]);
9686 intel_sanitize_crtc(crtc);
Daniel Vetterc0b03412013-05-28 12:05:54 +02009687 intel_dump_pipe_config(crtc, &crtc->config, "[setup_hw_state]");
Daniel Vetter24929352012-07-02 20:28:59 +02009688 }
Daniel Vetter9a935852012-07-05 22:34:27 +02009689
Daniel Vetter45e2b5f2012-11-23 18:16:34 +01009690 if (force_restore) {
Daniel Vetterf30da182013-04-11 20:22:50 +02009691 /*
9692 * We need to use raw interfaces for restoring state to avoid
9693 * checking (bogus) intermediate states.
9694 */
Daniel Vetter45e2b5f2012-11-23 18:16:34 +01009695 for_each_pipe(pipe) {
Jesse Barnesb5644d02013-03-26 13:25:27 -07009696 struct drm_crtc *crtc =
9697 dev_priv->pipe_to_crtc_mapping[pipe];
Daniel Vetterf30da182013-04-11 20:22:50 +02009698
9699 __intel_set_mode(crtc, &crtc->mode, crtc->x, crtc->y,
9700 crtc->fb);
Daniel Vetter45e2b5f2012-11-23 18:16:34 +01009701 }
Jesse Barnesb5644d02013-03-26 13:25:27 -07009702 list_for_each_entry(plane, &dev->mode_config.plane_list, head)
9703 intel_plane_restore(plane);
Krzysztof Mazur0fde9012012-12-19 11:03:41 +01009704
9705 i915_redisable_vga(dev);
Daniel Vetter45e2b5f2012-11-23 18:16:34 +01009706 } else {
9707 intel_modeset_update_staged_output_state(dev);
9708 }
Daniel Vetter8af6cf82012-07-10 09:50:11 +02009709
9710 intel_modeset_check_state(dev);
Daniel Vetter2e938892012-10-11 20:08:24 +02009711
9712 drm_mode_config_reset(dev);
Chris Wilson2c7111d2011-03-29 10:40:27 +01009713}
9714
9715void intel_modeset_gem_init(struct drm_device *dev)
9716{
Chris Wilson1833b132012-05-09 11:56:28 +01009717 intel_modeset_init_hw(dev);
Daniel Vetter02e792f2009-09-15 22:57:34 +02009718
9719 intel_setup_overlay(dev);
Daniel Vetter24929352012-07-02 20:28:59 +02009720
Daniel Vetter45e2b5f2012-11-23 18:16:34 +01009721 intel_modeset_setup_hw_state(dev, false);
Jesse Barnes79e53942008-11-07 14:24:08 -08009722}
9723
9724void intel_modeset_cleanup(struct drm_device *dev)
9725{
Jesse Barnes652c3932009-08-17 13:31:43 -07009726 struct drm_i915_private *dev_priv = dev->dev_private;
9727 struct drm_crtc *crtc;
9728 struct intel_crtc *intel_crtc;
9729
Daniel Vetterfd0c0642013-04-24 11:13:35 +02009730 /*
9731 * Interrupts and polling as the first thing to avoid creating havoc.
9732 * Too much stuff here (turning of rps, connectors, ...) would
9733 * experience fancy races otherwise.
9734 */
9735 drm_irq_uninstall(dev);
9736 cancel_work_sync(&dev_priv->hotplug_work);
9737 /*
9738 * Due to the hpd irq storm handling the hotplug work can re-arm the
9739 * poll handlers. Hence disable polling after hpd handling is shut down.
9740 */
Keith Packardf87ea762010-10-03 19:36:26 -07009741 drm_kms_helper_poll_fini(dev);
Daniel Vetterfd0c0642013-04-24 11:13:35 +02009742
Jesse Barnes652c3932009-08-17 13:31:43 -07009743 mutex_lock(&dev->struct_mutex);
9744
Jesse Barnes723bfd72010-10-07 16:01:13 -07009745 intel_unregister_dsm_handler();
9746
Jesse Barnes652c3932009-08-17 13:31:43 -07009747 list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
9748 /* Skip inactive CRTCs */
9749 if (!crtc->fb)
9750 continue;
9751
9752 intel_crtc = to_intel_crtc(crtc);
Daniel Vetter3dec0092010-08-20 21:40:52 +02009753 intel_increase_pllclock(crtc);
Jesse Barnes652c3932009-08-17 13:31:43 -07009754 }
9755
Chris Wilson973d04f2011-07-08 12:22:37 +01009756 intel_disable_fbc(dev);
Jesse Barnese70236a2009-09-21 10:42:27 -07009757
Daniel Vetter8090c6b2012-06-24 16:42:32 +02009758 intel_disable_gt_powersave(dev);
Chris Wilson0cdab212010-12-05 17:27:06 +00009759
Daniel Vetter930ebb42012-06-29 23:32:16 +02009760 ironlake_teardown_rc6(dev);
9761
Kristian Høgsberg69341a52009-11-11 12:19:17 -05009762 mutex_unlock(&dev->struct_mutex);
9763
Chris Wilson1630fe72011-07-08 12:22:42 +01009764 /* flush any delayed tasks or pending work */
9765 flush_scheduled_work();
9766
Jani Nikuladc652f92013-04-12 15:18:38 +03009767 /* destroy backlight, if any, before the connectors */
9768 intel_panel_destroy_backlight(dev);
9769
Jesse Barnes79e53942008-11-07 14:24:08 -08009770 drm_mode_config_cleanup(dev);
Daniel Vetter4d7bb012012-12-18 15:24:37 +01009771
9772 intel_cleanup_overlay(dev);
Jesse Barnes79e53942008-11-07 14:24:08 -08009773}
9774
Dave Airlie28d52042009-09-21 14:33:58 +10009775/*
Zhenyu Wangf1c79df2010-03-30 14:39:29 +08009776 * Return which encoder is currently attached for connector.
9777 */
Chris Wilsondf0e9242010-09-09 16:20:55 +01009778struct drm_encoder *intel_best_encoder(struct drm_connector *connector)
Jesse Barnes79e53942008-11-07 14:24:08 -08009779{
Chris Wilsondf0e9242010-09-09 16:20:55 +01009780 return &intel_attached_encoder(connector)->base;
9781}
Jesse Barnes79e53942008-11-07 14:24:08 -08009782
Chris Wilsondf0e9242010-09-09 16:20:55 +01009783void intel_connector_attach_encoder(struct intel_connector *connector,
9784 struct intel_encoder *encoder)
9785{
9786 connector->encoder = encoder;
9787 drm_mode_connector_attach_encoder(&connector->base,
9788 &encoder->base);
Jesse Barnes79e53942008-11-07 14:24:08 -08009789}
Dave Airlie28d52042009-09-21 14:33:58 +10009790
9791/*
9792 * set vga decode state - true == enable VGA decode
9793 */
9794int intel_modeset_vga_set_state(struct drm_device *dev, bool state)
9795{
9796 struct drm_i915_private *dev_priv = dev->dev_private;
9797 u16 gmch_ctrl;
9798
9799 pci_read_config_word(dev_priv->bridge_dev, INTEL_GMCH_CTRL, &gmch_ctrl);
9800 if (state)
9801 gmch_ctrl &= ~INTEL_GMCH_VGA_DISABLE;
9802 else
9803 gmch_ctrl |= INTEL_GMCH_VGA_DISABLE;
9804 pci_write_config_word(dev_priv->bridge_dev, INTEL_GMCH_CTRL, gmch_ctrl);
9805 return 0;
9806}
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +00009807
9808#ifdef CONFIG_DEBUG_FS
9809#include <linux/seq_file.h>
9810
9811struct intel_display_error_state {
Paulo Zanoniff57f1b2013-05-03 12:15:37 -03009812
9813 u32 power_well_driver;
9814
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +00009815 struct intel_cursor_error_state {
9816 u32 control;
9817 u32 position;
9818 u32 base;
9819 u32 size;
Damien Lespiau52331302012-08-15 19:23:25 +01009820 } cursor[I915_MAX_PIPES];
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +00009821
9822 struct intel_pipe_error_state {
Paulo Zanoniff57f1b2013-05-03 12:15:37 -03009823 enum transcoder cpu_transcoder;
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +00009824 u32 conf;
9825 u32 source;
9826
9827 u32 htotal;
9828 u32 hblank;
9829 u32 hsync;
9830 u32 vtotal;
9831 u32 vblank;
9832 u32 vsync;
Damien Lespiau52331302012-08-15 19:23:25 +01009833 } pipe[I915_MAX_PIPES];
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +00009834
9835 struct intel_plane_error_state {
9836 u32 control;
9837 u32 stride;
9838 u32 size;
9839 u32 pos;
9840 u32 addr;
9841 u32 surface;
9842 u32 tile_offset;
Damien Lespiau52331302012-08-15 19:23:25 +01009843 } plane[I915_MAX_PIPES];
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +00009844};
9845
9846struct intel_display_error_state *
9847intel_display_capture_error_state(struct drm_device *dev)
9848{
Akshay Joshi0206e352011-08-16 15:34:10 -04009849 drm_i915_private_t *dev_priv = dev->dev_private;
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +00009850 struct intel_display_error_state *error;
Paulo Zanoni702e7a52012-10-23 18:29:59 -02009851 enum transcoder cpu_transcoder;
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +00009852 int i;
9853
9854 error = kmalloc(sizeof(*error), GFP_ATOMIC);
9855 if (error == NULL)
9856 return NULL;
9857
Paulo Zanoniff57f1b2013-05-03 12:15:37 -03009858 if (HAS_POWER_WELL(dev))
9859 error->power_well_driver = I915_READ(HSW_PWR_WELL_DRIVER);
9860
Damien Lespiau52331302012-08-15 19:23:25 +01009861 for_each_pipe(i) {
Paulo Zanoni702e7a52012-10-23 18:29:59 -02009862 cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv, i);
Paulo Zanoniff57f1b2013-05-03 12:15:37 -03009863 error->pipe[i].cpu_transcoder = cpu_transcoder;
Paulo Zanoni702e7a52012-10-23 18:29:59 -02009864
Paulo Zanonia18c4c32013-03-06 20:03:12 -03009865 if (INTEL_INFO(dev)->gen <= 6 || IS_VALLEYVIEW(dev)) {
9866 error->cursor[i].control = I915_READ(CURCNTR(i));
9867 error->cursor[i].position = I915_READ(CURPOS(i));
9868 error->cursor[i].base = I915_READ(CURBASE(i));
9869 } else {
9870 error->cursor[i].control = I915_READ(CURCNTR_IVB(i));
9871 error->cursor[i].position = I915_READ(CURPOS_IVB(i));
9872 error->cursor[i].base = I915_READ(CURBASE_IVB(i));
9873 }
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +00009874
9875 error->plane[i].control = I915_READ(DSPCNTR(i));
9876 error->plane[i].stride = I915_READ(DSPSTRIDE(i));
Paulo Zanoni80ca3782013-03-22 14:20:57 -03009877 if (INTEL_INFO(dev)->gen <= 3) {
Paulo Zanoni51889b32013-03-06 20:03:13 -03009878 error->plane[i].size = I915_READ(DSPSIZE(i));
Paulo Zanoni80ca3782013-03-22 14:20:57 -03009879 error->plane[i].pos = I915_READ(DSPPOS(i));
9880 }
Paulo Zanonica291362013-03-06 20:03:14 -03009881 if (INTEL_INFO(dev)->gen <= 7 && !IS_HASWELL(dev))
9882 error->plane[i].addr = I915_READ(DSPADDR(i));
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +00009883 if (INTEL_INFO(dev)->gen >= 4) {
9884 error->plane[i].surface = I915_READ(DSPSURF(i));
9885 error->plane[i].tile_offset = I915_READ(DSPTILEOFF(i));
9886 }
9887
Paulo Zanoni702e7a52012-10-23 18:29:59 -02009888 error->pipe[i].conf = I915_READ(PIPECONF(cpu_transcoder));
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +00009889 error->pipe[i].source = I915_READ(PIPESRC(i));
Paulo Zanonife2b8f92012-10-23 18:30:02 -02009890 error->pipe[i].htotal = I915_READ(HTOTAL(cpu_transcoder));
9891 error->pipe[i].hblank = I915_READ(HBLANK(cpu_transcoder));
9892 error->pipe[i].hsync = I915_READ(HSYNC(cpu_transcoder));
9893 error->pipe[i].vtotal = I915_READ(VTOTAL(cpu_transcoder));
9894 error->pipe[i].vblank = I915_READ(VBLANK(cpu_transcoder));
9895 error->pipe[i].vsync = I915_READ(VSYNC(cpu_transcoder));
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +00009896 }
9897
Paulo Zanoni12d217c2013-05-03 12:15:38 -03009898 /* In the code above we read the registers without checking if the power
9899 * well was on, so here we have to clear the FPGA_DBG_RM_NOCLAIM bit to
9900 * prevent the next I915_WRITE from detecting it and printing an error
9901 * message. */
9902 if (HAS_POWER_WELL(dev))
9903 I915_WRITE_NOTRACE(FPGA_DBG, FPGA_DBG_RM_NOCLAIM);
9904
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +00009905 return error;
9906}
9907
Mika Kuoppalaedc3d882013-05-23 13:55:35 +03009908#define err_printf(e, ...) i915_error_printf(e, __VA_ARGS__)
9909
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +00009910void
Mika Kuoppalaedc3d882013-05-23 13:55:35 +03009911intel_display_print_error_state(struct drm_i915_error_state_buf *m,
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +00009912 struct drm_device *dev,
9913 struct intel_display_error_state *error)
9914{
9915 int i;
9916
Mika Kuoppalaedc3d882013-05-23 13:55:35 +03009917 err_printf(m, "Num Pipes: %d\n", INTEL_INFO(dev)->num_pipes);
Paulo Zanoniff57f1b2013-05-03 12:15:37 -03009918 if (HAS_POWER_WELL(dev))
Mika Kuoppalaedc3d882013-05-23 13:55:35 +03009919 err_printf(m, "PWR_WELL_CTL2: %08x\n",
Paulo Zanoniff57f1b2013-05-03 12:15:37 -03009920 error->power_well_driver);
Damien Lespiau52331302012-08-15 19:23:25 +01009921 for_each_pipe(i) {
Mika Kuoppalaedc3d882013-05-23 13:55:35 +03009922 err_printf(m, "Pipe [%d]:\n", i);
9923 err_printf(m, " CPU transcoder: %c\n",
Paulo Zanoniff57f1b2013-05-03 12:15:37 -03009924 transcoder_name(error->pipe[i].cpu_transcoder));
Mika Kuoppalaedc3d882013-05-23 13:55:35 +03009925 err_printf(m, " CONF: %08x\n", error->pipe[i].conf);
9926 err_printf(m, " SRC: %08x\n", error->pipe[i].source);
9927 err_printf(m, " HTOTAL: %08x\n", error->pipe[i].htotal);
9928 err_printf(m, " HBLANK: %08x\n", error->pipe[i].hblank);
9929 err_printf(m, " HSYNC: %08x\n", error->pipe[i].hsync);
9930 err_printf(m, " VTOTAL: %08x\n", error->pipe[i].vtotal);
9931 err_printf(m, " VBLANK: %08x\n", error->pipe[i].vblank);
9932 err_printf(m, " VSYNC: %08x\n", error->pipe[i].vsync);
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +00009933
Mika Kuoppalaedc3d882013-05-23 13:55:35 +03009934 err_printf(m, "Plane [%d]:\n", i);
9935 err_printf(m, " CNTR: %08x\n", error->plane[i].control);
9936 err_printf(m, " STRIDE: %08x\n", error->plane[i].stride);
Paulo Zanoni80ca3782013-03-22 14:20:57 -03009937 if (INTEL_INFO(dev)->gen <= 3) {
Mika Kuoppalaedc3d882013-05-23 13:55:35 +03009938 err_printf(m, " SIZE: %08x\n", error->plane[i].size);
9939 err_printf(m, " POS: %08x\n", error->plane[i].pos);
Paulo Zanoni80ca3782013-03-22 14:20:57 -03009940 }
Paulo Zanoni4b71a572013-03-22 14:19:21 -03009941 if (INTEL_INFO(dev)->gen <= 7 && !IS_HASWELL(dev))
Mika Kuoppalaedc3d882013-05-23 13:55:35 +03009942 err_printf(m, " ADDR: %08x\n", error->plane[i].addr);
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +00009943 if (INTEL_INFO(dev)->gen >= 4) {
Mika Kuoppalaedc3d882013-05-23 13:55:35 +03009944 err_printf(m, " SURF: %08x\n", error->plane[i].surface);
9945 err_printf(m, " TILEOFF: %08x\n", error->plane[i].tile_offset);
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +00009946 }
9947
Mika Kuoppalaedc3d882013-05-23 13:55:35 +03009948 err_printf(m, "Cursor [%d]:\n", i);
9949 err_printf(m, " CNTR: %08x\n", error->cursor[i].control);
9950 err_printf(m, " POS: %08x\n", error->cursor[i].position);
9951 err_printf(m, " BASE: %08x\n", error->cursor[i].base);
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +00009952 }
9953}
9954#endif