blob: d52dcf0776ea930df81ded94ed22af0b9d11e48b [file] [log] [blame]
Eddie Dong97222cc2007-09-12 10:58:04 +03001
2/*
3 * Local APIC virtualization
4 *
5 * Copyright (C) 2006 Qumranet, Inc.
6 * Copyright (C) 2007 Novell
7 * Copyright (C) 2007 Intel
Nicolas Kaiser9611c182010-10-06 14:23:22 +02008 * Copyright 2009 Red Hat, Inc. and/or its affiliates.
Eddie Dong97222cc2007-09-12 10:58:04 +03009 *
10 * Authors:
11 * Dor Laor <dor.laor@qumranet.com>
12 * Gregory Haskins <ghaskins@novell.com>
13 * Yaozu (Eddie) Dong <eddie.dong@intel.com>
14 *
15 * Based on Xen 3.1 code, Copyright (c) 2004, Intel Corporation.
16 *
17 * This work is licensed under the terms of the GNU GPL, version 2. See
18 * the COPYING file in the top-level directory.
19 */
20
Avi Kivityedf88412007-12-16 11:02:48 +020021#include <linux/kvm_host.h>
Eddie Dong97222cc2007-09-12 10:58:04 +030022#include <linux/kvm.h>
23#include <linux/mm.h>
24#include <linux/highmem.h>
25#include <linux/smp.h>
26#include <linux/hrtimer.h>
27#include <linux/io.h>
28#include <linux/module.h>
Roman Zippel6f6d6a12008-05-01 04:34:28 -070029#include <linux/math64.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090030#include <linux/slab.h>
Eddie Dong97222cc2007-09-12 10:58:04 +030031#include <asm/processor.h>
32#include <asm/msr.h>
33#include <asm/page.h>
34#include <asm/current.h>
35#include <asm/apicdef.h>
Arun Sharma600634972011-07-26 16:09:06 -070036#include <linux/atomic.h>
Gleb Natapovc5cc4212012-08-05 15:58:30 +030037#include <linux/jump_label.h>
Marcelo Tosatti5fdbf972008-06-27 14:58:02 -030038#include "kvm_cache_regs.h"
Eddie Dong97222cc2007-09-12 10:58:04 +030039#include "irq.h"
Marcelo Tosatti229456f2009-06-17 09:22:14 -030040#include "trace.h"
Gleb Natapovfc61b802009-07-05 17:39:35 +030041#include "x86.h"
Avi Kivity00b27a32011-11-23 16:30:32 +020042#include "cpuid.h"
Eddie Dong97222cc2007-09-12 10:58:04 +030043
Marcelo Tosattib682b812009-02-10 20:41:41 -020044#ifndef CONFIG_X86_64
45#define mod_64(x, y) ((x) - (y) * div64_u64(x, y))
46#else
47#define mod_64(x, y) ((x) % (y))
48#endif
49
Eddie Dong97222cc2007-09-12 10:58:04 +030050#define PRId64 "d"
51#define PRIx64 "llx"
52#define PRIu64 "u"
53#define PRIo64 "o"
54
55#define APIC_BUS_CYCLE_NS 1
56
57/* #define apic_debug(fmt,arg...) printk(KERN_WARNING fmt,##arg) */
58#define apic_debug(fmt, arg...)
59
60#define APIC_LVT_NUM 6
61/* 14 is the version for Xeon and Pentium 8.4.8*/
62#define APIC_VERSION (0x14UL | ((APIC_LVT_NUM - 1) << 16))
63#define LAPIC_MMIO_LENGTH (1 << 12)
64/* followed define is not in apicdef.h */
65#define APIC_SHORT_MASK 0xc0000
66#define APIC_DEST_NOSHORT 0x0
67#define APIC_DEST_MASK 0x800
68#define MAX_APIC_VECTOR 256
Takuya Yoshikawaecba9a52012-09-05 19:30:01 +090069#define APIC_VECTORS_PER_REG 32
Eddie Dong97222cc2007-09-12 10:58:04 +030070
Nadav Amit394457a2014-10-03 00:30:52 +030071#define APIC_BROADCAST 0xFF
72#define X2APIC_BROADCAST 0xFFFFFFFFul
73
Eddie Dong97222cc2007-09-12 10:58:04 +030074#define VEC_POS(v) ((v) & (32 - 1))
75#define REG_POS(v) (((v) >> 5) << 4)
Zhang Xiantaoad312c72007-12-13 23:50:52 +080076
Eddie Dong97222cc2007-09-12 10:58:04 +030077static inline void apic_set_reg(struct kvm_lapic *apic, int reg_off, u32 val)
78{
79 *((u32 *) (apic->regs + reg_off)) = val;
80}
81
Michael S. Tsirkina0c9a8222012-04-11 18:49:55 +030082static inline int apic_test_vector(int vec, void *bitmap)
83{
84 return test_bit(VEC_POS(vec), (bitmap) + REG_POS(vec));
85}
86
Yang Zhang10606912013-04-11 19:21:38 +080087bool kvm_apic_pending_eoi(struct kvm_vcpu *vcpu, int vector)
88{
89 struct kvm_lapic *apic = vcpu->arch.apic;
90
91 return apic_test_vector(vector, apic->regs + APIC_ISR) ||
92 apic_test_vector(vector, apic->regs + APIC_IRR);
93}
94
Eddie Dong97222cc2007-09-12 10:58:04 +030095static inline void apic_set_vector(int vec, void *bitmap)
96{
97 set_bit(VEC_POS(vec), (bitmap) + REG_POS(vec));
98}
99
100static inline void apic_clear_vector(int vec, void *bitmap)
101{
102 clear_bit(VEC_POS(vec), (bitmap) + REG_POS(vec));
103}
104
Michael S. Tsirkin8680b942012-06-24 19:24:26 +0300105static inline int __apic_test_and_set_vector(int vec, void *bitmap)
106{
107 return __test_and_set_bit(VEC_POS(vec), (bitmap) + REG_POS(vec));
108}
109
110static inline int __apic_test_and_clear_vector(int vec, void *bitmap)
111{
112 return __test_and_clear_bit(VEC_POS(vec), (bitmap) + REG_POS(vec));
113}
114
Gleb Natapovc5cc4212012-08-05 15:58:30 +0300115struct static_key_deferred apic_hw_disabled __read_mostly;
Gleb Natapovf8c1ea12012-08-05 15:58:31 +0300116struct static_key_deferred apic_sw_disabled __read_mostly;
117
Eddie Dong97222cc2007-09-12 10:58:04 +0300118static inline int apic_enabled(struct kvm_lapic *apic)
119{
Gleb Natapovc48f1492012-08-05 15:58:33 +0300120 return kvm_apic_sw_enabled(apic) && kvm_apic_hw_enabled(apic);
Gleb Natapov54e98182012-08-05 15:58:32 +0300121}
122
Eddie Dong97222cc2007-09-12 10:58:04 +0300123#define LVT_MASK \
124 (APIC_LVT_MASKED | APIC_SEND_PENDING | APIC_VECTOR_MASK)
125
126#define LINT_MASK \
127 (LVT_MASK | APIC_MODE_MASK | APIC_INPUT_POLARITY | \
128 APIC_LVT_REMOTE_IRR | APIC_LVT_LEVEL_TRIGGER)
129
130static inline int kvm_apic_id(struct kvm_lapic *apic)
131{
Gleb Natapovc48f1492012-08-05 15:58:33 +0300132 return (kvm_apic_get_reg(apic, APIC_ID) >> 24) & 0xff;
Eddie Dong97222cc2007-09-12 10:58:04 +0300133}
134
Gleb Natapov1e08ec42012-09-13 17:19:24 +0300135static void recalculate_apic_map(struct kvm *kvm)
136{
137 struct kvm_apic_map *new, *old = NULL;
138 struct kvm_vcpu *vcpu;
139 int i;
140
141 new = kzalloc(sizeof(struct kvm_apic_map), GFP_KERNEL);
142
143 mutex_lock(&kvm->arch.apic_map_lock);
144
145 if (!new)
146 goto out;
147
148 new->ldr_bits = 8;
149 /* flat mode is default */
150 new->cid_shift = 8;
151 new->cid_mask = 0;
152 new->lid_mask = 0xff;
Nadav Amit394457a2014-10-03 00:30:52 +0300153 new->broadcast = APIC_BROADCAST;
Gleb Natapov1e08ec42012-09-13 17:19:24 +0300154
155 kvm_for_each_vcpu(i, vcpu, kvm) {
156 struct kvm_lapic *apic = vcpu->arch.apic;
Gleb Natapov1e08ec42012-09-13 17:19:24 +0300157
158 if (!kvm_apic_present(vcpu))
159 continue;
160
Gleb Natapov1e08ec42012-09-13 17:19:24 +0300161 if (apic_x2apic_mode(apic)) {
162 new->ldr_bits = 32;
163 new->cid_shift = 16;
Radim Krčmář45c30942014-11-27 20:03:13 +0100164 new->cid_mask = new->lid_mask = 0xffff;
Nadav Amit394457a2014-10-03 00:30:52 +0300165 new->broadcast = X2APIC_BROADCAST;
Paolo Bonzinia3e339e2014-11-06 10:51:45 +0100166 } else if (kvm_apic_get_reg(apic, APIC_LDR)) {
Nadav Amit173beed2014-11-02 11:54:54 +0200167 if (kvm_apic_get_reg(apic, APIC_DFR) ==
168 APIC_DFR_CLUSTER) {
169 new->cid_shift = 4;
170 new->cid_mask = 0xf;
171 new->lid_mask = 0xf;
Paolo Bonzinia3e339e2014-11-06 10:51:45 +0100172 } else {
173 new->cid_shift = 8;
174 new->cid_mask = 0;
175 new->lid_mask = 0xff;
Nadav Amit173beed2014-11-02 11:54:54 +0200176 }
Gleb Natapov1e08ec42012-09-13 17:19:24 +0300177 }
Paolo Bonzinia3e339e2014-11-06 10:51:45 +0100178
179 /*
180 * All APICs have to be configured in the same mode by an OS.
181 * We take advatage of this while building logical id loockup
182 * table. After reset APICs are in software disabled mode, so if
183 * we find apic with different setting we assume this is the mode
184 * OS wants all apics to be in; build lookup table accordingly.
185 */
186 if (kvm_apic_sw_enabled(apic))
187 break;
Nadav Amit173beed2014-11-02 11:54:54 +0200188 }
189
190 kvm_for_each_vcpu(i, vcpu, kvm) {
191 struct kvm_lapic *apic = vcpu->arch.apic;
192 u16 cid, lid;
Radim Krčmář25995e52014-11-27 23:30:19 +0100193 u32 ldr, aid;
Gleb Natapov1e08ec42012-09-13 17:19:24 +0300194
Radim Krčmářdf04d1d2015-01-29 22:33:35 +0100195 if (!kvm_apic_present(vcpu))
196 continue;
197
Radim Krčmář25995e52014-11-27 23:30:19 +0100198 aid = kvm_apic_id(apic);
Gleb Natapov1e08ec42012-09-13 17:19:24 +0300199 ldr = kvm_apic_get_reg(apic, APIC_LDR);
200 cid = apic_cluster_id(new, ldr);
201 lid = apic_logical_id(new, ldr);
202
Radim Krčmář25995e52014-11-27 23:30:19 +0100203 if (aid < ARRAY_SIZE(new->phys_map))
204 new->phys_map[aid] = apic;
205 if (lid && cid < ARRAY_SIZE(new->logical_map))
Gleb Natapov1e08ec42012-09-13 17:19:24 +0300206 new->logical_map[cid][ffs(lid) - 1] = apic;
207 }
208out:
209 old = rcu_dereference_protected(kvm->arch.apic_map,
210 lockdep_is_held(&kvm->arch.apic_map_lock));
211 rcu_assign_pointer(kvm->arch.apic_map, new);
212 mutex_unlock(&kvm->arch.apic_map_lock);
213
214 if (old)
215 kfree_rcu(old, rcu);
Yang Zhangc7c9c562013-01-25 10:18:51 +0800216
Yang Zhang3d81bc72013-04-11 19:25:13 +0800217 kvm_vcpu_request_scan_ioapic(kvm);
Gleb Natapov1e08ec42012-09-13 17:19:24 +0300218}
219
Nadav Amit1e1b6c22014-08-19 00:03:00 +0300220static inline void apic_set_spiv(struct kvm_lapic *apic, u32 val)
221{
Radim Krčmáře4627552014-10-30 15:06:45 +0100222 bool enabled = val & APIC_SPIV_APIC_ENABLED;
Nadav Amit1e1b6c22014-08-19 00:03:00 +0300223
224 apic_set_reg(apic, APIC_SPIV, val);
Radim Krčmáře4627552014-10-30 15:06:45 +0100225
226 if (enabled != apic->sw_enabled) {
227 apic->sw_enabled = enabled;
228 if (enabled) {
Nadav Amit1e1b6c22014-08-19 00:03:00 +0300229 static_key_slow_dec_deferred(&apic_sw_disabled);
230 recalculate_apic_map(apic->vcpu->kvm);
231 } else
232 static_key_slow_inc(&apic_sw_disabled.key);
233 }
234}
235
Gleb Natapov1e08ec42012-09-13 17:19:24 +0300236static inline void kvm_apic_set_id(struct kvm_lapic *apic, u8 id)
237{
238 apic_set_reg(apic, APIC_ID, id << 24);
239 recalculate_apic_map(apic->vcpu->kvm);
240}
241
242static inline void kvm_apic_set_ldr(struct kvm_lapic *apic, u32 id)
243{
244 apic_set_reg(apic, APIC_LDR, id);
245 recalculate_apic_map(apic->vcpu->kvm);
246}
247
Eddie Dong97222cc2007-09-12 10:58:04 +0300248static inline int apic_lvt_enabled(struct kvm_lapic *apic, int lvt_type)
249{
Gleb Natapovc48f1492012-08-05 15:58:33 +0300250 return !(kvm_apic_get_reg(apic, lvt_type) & APIC_LVT_MASKED);
Eddie Dong97222cc2007-09-12 10:58:04 +0300251}
252
253static inline int apic_lvt_vector(struct kvm_lapic *apic, int lvt_type)
254{
Gleb Natapovc48f1492012-08-05 15:58:33 +0300255 return kvm_apic_get_reg(apic, lvt_type) & APIC_VECTOR_MASK;
Eddie Dong97222cc2007-09-12 10:58:04 +0300256}
257
Liu, Jinsonga3e06bb2011-09-22 16:55:52 +0800258static inline int apic_lvtt_oneshot(struct kvm_lapic *apic)
259{
Radim Krčmářf30ebc32014-10-30 15:06:47 +0100260 return apic->lapic_timer.timer_mode == APIC_LVT_TIMER_ONESHOT;
Liu, Jinsonga3e06bb2011-09-22 16:55:52 +0800261}
262
Eddie Dong97222cc2007-09-12 10:58:04 +0300263static inline int apic_lvtt_period(struct kvm_lapic *apic)
264{
Radim Krčmářf30ebc32014-10-30 15:06:47 +0100265 return apic->lapic_timer.timer_mode == APIC_LVT_TIMER_PERIODIC;
Liu, Jinsonga3e06bb2011-09-22 16:55:52 +0800266}
267
268static inline int apic_lvtt_tscdeadline(struct kvm_lapic *apic)
269{
Radim Krčmářf30ebc32014-10-30 15:06:47 +0100270 return apic->lapic_timer.timer_mode == APIC_LVT_TIMER_TSCDEADLINE;
Eddie Dong97222cc2007-09-12 10:58:04 +0300271}
272
Jan Kiszkacc6e4622008-10-20 10:20:03 +0200273static inline int apic_lvt_nmi_mode(u32 lvt_val)
274{
275 return (lvt_val & (APIC_MODE_MASK | APIC_LVT_MASKED)) == APIC_DM_NMI;
276}
277
Gleb Natapovfc61b802009-07-05 17:39:35 +0300278void kvm_apic_set_version(struct kvm_vcpu *vcpu)
279{
280 struct kvm_lapic *apic = vcpu->arch.apic;
281 struct kvm_cpuid_entry2 *feat;
282 u32 v = APIC_VERSION;
283
Gleb Natapovc48f1492012-08-05 15:58:33 +0300284 if (!kvm_vcpu_has_lapic(vcpu))
Gleb Natapovfc61b802009-07-05 17:39:35 +0300285 return;
286
287 feat = kvm_find_cpuid_entry(apic->vcpu, 0x1, 0);
288 if (feat && (feat->ecx & (1 << (X86_FEATURE_X2APIC & 31))))
289 v |= APIC_LVR_DIRECTED_EOI;
290 apic_set_reg(apic, APIC_LVR, v);
291}
292
Mathias Krausef1d24832012-08-30 01:30:18 +0200293static const unsigned int apic_lvt_mask[APIC_LVT_NUM] = {
Liu, Jinsonga3e06bb2011-09-22 16:55:52 +0800294 LVT_MASK , /* part LVTT mask, timer mode mask added at runtime */
Eddie Dong97222cc2007-09-12 10:58:04 +0300295 LVT_MASK | APIC_MODE_MASK, /* LVTTHMR */
296 LVT_MASK | APIC_MODE_MASK, /* LVTPC */
297 LINT_MASK, LINT_MASK, /* LVT0-1 */
298 LVT_MASK /* LVTERR */
299};
300
301static int find_highest_vector(void *bitmap)
302{
Takuya Yoshikawaecba9a52012-09-05 19:30:01 +0900303 int vec;
304 u32 *reg;
Eddie Dong97222cc2007-09-12 10:58:04 +0300305
Takuya Yoshikawaecba9a52012-09-05 19:30:01 +0900306 for (vec = MAX_APIC_VECTOR - APIC_VECTORS_PER_REG;
307 vec >= 0; vec -= APIC_VECTORS_PER_REG) {
308 reg = bitmap + REG_POS(vec);
309 if (*reg)
310 return fls(*reg) - 1 + vec;
311 }
Eddie Dong97222cc2007-09-12 10:58:04 +0300312
Takuya Yoshikawaecba9a52012-09-05 19:30:01 +0900313 return -1;
Eddie Dong97222cc2007-09-12 10:58:04 +0300314}
315
Michael S. Tsirkin8680b942012-06-24 19:24:26 +0300316static u8 count_vectors(void *bitmap)
317{
Takuya Yoshikawaecba9a52012-09-05 19:30:01 +0900318 int vec;
319 u32 *reg;
Michael S. Tsirkin8680b942012-06-24 19:24:26 +0300320 u8 count = 0;
Takuya Yoshikawaecba9a52012-09-05 19:30:01 +0900321
322 for (vec = 0; vec < MAX_APIC_VECTOR; vec += APIC_VECTORS_PER_REG) {
323 reg = bitmap + REG_POS(vec);
324 count += hweight32(*reg);
325 }
326
Michael S. Tsirkin8680b942012-06-24 19:24:26 +0300327 return count;
328}
329
Yang Zhanga20ed542013-04-11 19:25:15 +0800330void kvm_apic_update_irr(struct kvm_vcpu *vcpu, u32 *pir)
331{
332 u32 i, pir_val;
333 struct kvm_lapic *apic = vcpu->arch.apic;
334
335 for (i = 0; i <= 7; i++) {
336 pir_val = xchg(&pir[i], 0);
337 if (pir_val)
338 *((u32 *)(apic->regs + APIC_IRR + i * 0x10)) |= pir_val;
339 }
340}
341EXPORT_SYMBOL_GPL(kvm_apic_update_irr);
342
Jan Kiszka11f5cc02013-07-25 09:58:45 +0200343static inline void apic_set_irr(int vec, struct kvm_lapic *apic)
Eddie Dong97222cc2007-09-12 10:58:04 +0300344{
Jan Kiszka11f5cc02013-07-25 09:58:45 +0200345 apic_set_vector(vec, apic->regs + APIC_IRR);
Nadav Amitf210f752014-11-16 23:49:07 +0200346 /*
347 * irr_pending must be true if any interrupt is pending; set it after
348 * APIC_IRR to avoid race with apic_clear_irr
349 */
350 apic->irr_pending = true;
Eddie Dong97222cc2007-09-12 10:58:04 +0300351}
352
Gleb Natapov33e4c682009-06-11 11:06:51 +0300353static inline int apic_search_irr(struct kvm_lapic *apic)
Eddie Dong97222cc2007-09-12 10:58:04 +0300354{
Gleb Natapov33e4c682009-06-11 11:06:51 +0300355 return find_highest_vector(apic->regs + APIC_IRR);
Eddie Dong97222cc2007-09-12 10:58:04 +0300356}
357
358static inline int apic_find_highest_irr(struct kvm_lapic *apic)
359{
360 int result;
361
Yang Zhangc7c9c562013-01-25 10:18:51 +0800362 /*
363 * Note that irr_pending is just a hint. It will be always
364 * true with virtual interrupt delivery enabled.
365 */
Gleb Natapov33e4c682009-06-11 11:06:51 +0300366 if (!apic->irr_pending)
367 return -1;
368
Yang Zhang5a717852013-04-11 19:25:16 +0800369 kvm_x86_ops->sync_pir_to_irr(apic->vcpu);
Gleb Natapov33e4c682009-06-11 11:06:51 +0300370 result = apic_search_irr(apic);
Eddie Dong97222cc2007-09-12 10:58:04 +0300371 ASSERT(result == -1 || result >= 16);
372
373 return result;
374}
375
Gleb Natapov33e4c682009-06-11 11:06:51 +0300376static inline void apic_clear_irr(int vec, struct kvm_lapic *apic)
377{
Wanpeng Li56cc2402014-08-05 12:42:24 +0800378 struct kvm_vcpu *vcpu;
379
380 vcpu = apic->vcpu;
381
Nadav Amitf210f752014-11-16 23:49:07 +0200382 if (unlikely(kvm_apic_vid_enabled(vcpu->kvm))) {
Wanpeng Li56cc2402014-08-05 12:42:24 +0800383 /* try to update RVI */
Nadav Amitf210f752014-11-16 23:49:07 +0200384 apic_clear_vector(vec, apic->regs + APIC_IRR);
Wanpeng Li56cc2402014-08-05 12:42:24 +0800385 kvm_make_request(KVM_REQ_EVENT, vcpu);
Nadav Amitf210f752014-11-16 23:49:07 +0200386 } else {
387 apic->irr_pending = false;
388 apic_clear_vector(vec, apic->regs + APIC_IRR);
389 if (apic_search_irr(apic) != -1)
390 apic->irr_pending = true;
Wanpeng Li56cc2402014-08-05 12:42:24 +0800391 }
Gleb Natapov33e4c682009-06-11 11:06:51 +0300392}
393
Michael S. Tsirkin8680b942012-06-24 19:24:26 +0300394static inline void apic_set_isr(int vec, struct kvm_lapic *apic)
395{
Wanpeng Li56cc2402014-08-05 12:42:24 +0800396 struct kvm_vcpu *vcpu;
Paolo Bonzinifc57ac22014-05-14 17:40:58 +0200397
Wanpeng Li56cc2402014-08-05 12:42:24 +0800398 if (__apic_test_and_set_vector(vec, apic->regs + APIC_ISR))
399 return;
400
401 vcpu = apic->vcpu;
402
Michael S. Tsirkin8680b942012-06-24 19:24:26 +0300403 /*
Wanpeng Li56cc2402014-08-05 12:42:24 +0800404 * With APIC virtualization enabled, all caching is disabled
405 * because the processor can modify ISR under the hood. Instead
406 * just set SVI.
Michael S. Tsirkin8680b942012-06-24 19:24:26 +0300407 */
Wanpeng Li56cc2402014-08-05 12:42:24 +0800408 if (unlikely(kvm_apic_vid_enabled(vcpu->kvm)))
409 kvm_x86_ops->hwapic_isr_update(vcpu->kvm, vec);
410 else {
411 ++apic->isr_count;
412 BUG_ON(apic->isr_count > MAX_APIC_VECTOR);
413 /*
414 * ISR (in service register) bit is set when injecting an interrupt.
415 * The highest vector is injected. Thus the latest bit set matches
416 * the highest bit in ISR.
417 */
418 apic->highest_isr_cache = vec;
419 }
Michael S. Tsirkin8680b942012-06-24 19:24:26 +0300420}
421
Paolo Bonzinifc57ac22014-05-14 17:40:58 +0200422static inline int apic_find_highest_isr(struct kvm_lapic *apic)
423{
424 int result;
425
426 /*
427 * Note that isr_count is always 1, and highest_isr_cache
428 * is always -1, with APIC virtualization enabled.
429 */
430 if (!apic->isr_count)
431 return -1;
432 if (likely(apic->highest_isr_cache != -1))
433 return apic->highest_isr_cache;
434
435 result = find_highest_vector(apic->regs + APIC_ISR);
436 ASSERT(result == -1 || result >= 16);
437
438 return result;
439}
440
Michael S. Tsirkin8680b942012-06-24 19:24:26 +0300441static inline void apic_clear_isr(int vec, struct kvm_lapic *apic)
442{
Paolo Bonzinifc57ac22014-05-14 17:40:58 +0200443 struct kvm_vcpu *vcpu;
444 if (!__apic_test_and_clear_vector(vec, apic->regs + APIC_ISR))
445 return;
446
447 vcpu = apic->vcpu;
448
449 /*
450 * We do get here for APIC virtualization enabled if the guest
451 * uses the Hyper-V APIC enlightenment. In this case we may need
452 * to trigger a new interrupt delivery by writing the SVI field;
453 * on the other hand isr_count and highest_isr_cache are unused
454 * and must be left alone.
455 */
456 if (unlikely(kvm_apic_vid_enabled(vcpu->kvm)))
457 kvm_x86_ops->hwapic_isr_update(vcpu->kvm,
458 apic_find_highest_isr(apic));
459 else {
Michael S. Tsirkin8680b942012-06-24 19:24:26 +0300460 --apic->isr_count;
Paolo Bonzinifc57ac22014-05-14 17:40:58 +0200461 BUG_ON(apic->isr_count < 0);
462 apic->highest_isr_cache = -1;
463 }
Michael S. Tsirkin8680b942012-06-24 19:24:26 +0300464}
465
Yang, Sheng6e5d8652007-09-12 18:03:11 +0800466int kvm_lapic_find_highest_irr(struct kvm_vcpu *vcpu)
467{
Yang, Sheng6e5d8652007-09-12 18:03:11 +0800468 int highest_irr;
469
Gleb Natapov33e4c682009-06-11 11:06:51 +0300470 /* This may race with setting of irr in __apic_accept_irq() and
471 * value returned may be wrong, but kvm_vcpu_kick() in __apic_accept_irq
472 * will cause vmexit immediately and the value will be recalculated
473 * on the next vmentry.
474 */
Gleb Natapovc48f1492012-08-05 15:58:33 +0300475 if (!kvm_vcpu_has_lapic(vcpu))
Yang, Sheng6e5d8652007-09-12 18:03:11 +0800476 return 0;
Gleb Natapov54e98182012-08-05 15:58:32 +0300477 highest_irr = apic_find_highest_irr(vcpu->arch.apic);
Yang, Sheng6e5d8652007-09-12 18:03:11 +0800478
479 return highest_irr;
480}
Yang, Sheng6e5d8652007-09-12 18:03:11 +0800481
Gleb Natapov6da7e3f2009-03-05 16:34:44 +0200482static int __apic_accept_irq(struct kvm_lapic *apic, int delivery_mode,
Yang Zhangb4f22252013-04-11 19:21:37 +0800483 int vector, int level, int trig_mode,
484 unsigned long *dest_map);
Gleb Natapov6da7e3f2009-03-05 16:34:44 +0200485
Yang Zhangb4f22252013-04-11 19:21:37 +0800486int kvm_apic_set_irq(struct kvm_vcpu *vcpu, struct kvm_lapic_irq *irq,
487 unsigned long *dest_map)
Eddie Dong97222cc2007-09-12 10:58:04 +0300488{
Zhang Xiantaoad312c72007-12-13 23:50:52 +0800489 struct kvm_lapic *apic = vcpu->arch.apic;
Zhang Xiantao8be54532007-12-02 22:35:57 +0800490
Gleb Natapov58c2dde2009-03-05 16:35:04 +0200491 return __apic_accept_irq(apic, irq->delivery_mode, irq->vector,
Yang Zhangb4f22252013-04-11 19:21:37 +0800492 irq->level, irq->trig_mode, dest_map);
Eddie Dong97222cc2007-09-12 10:58:04 +0300493}
494
Michael S. Tsirkinae7a2a32012-06-24 19:25:07 +0300495static int pv_eoi_put_user(struct kvm_vcpu *vcpu, u8 val)
496{
497
498 return kvm_write_guest_cached(vcpu->kvm, &vcpu->arch.pv_eoi.data, &val,
499 sizeof(val));
500}
501
502static int pv_eoi_get_user(struct kvm_vcpu *vcpu, u8 *val)
503{
504
505 return kvm_read_guest_cached(vcpu->kvm, &vcpu->arch.pv_eoi.data, val,
506 sizeof(*val));
507}
508
509static inline bool pv_eoi_enabled(struct kvm_vcpu *vcpu)
510{
511 return vcpu->arch.pv_eoi.msr_val & KVM_MSR_ENABLED;
512}
513
514static bool pv_eoi_get_pending(struct kvm_vcpu *vcpu)
515{
516 u8 val;
517 if (pv_eoi_get_user(vcpu, &val) < 0)
518 apic_debug("Can't read EOI MSR value: 0x%llx\n",
Chen Fan96893972014-01-02 17:14:11 +0800519 (unsigned long long)vcpu->arch.pv_eoi.msr_val);
Michael S. Tsirkinae7a2a32012-06-24 19:25:07 +0300520 return val & 0x1;
521}
522
523static void pv_eoi_set_pending(struct kvm_vcpu *vcpu)
524{
525 if (pv_eoi_put_user(vcpu, KVM_PV_EOI_ENABLED) < 0) {
526 apic_debug("Can't set EOI MSR value: 0x%llx\n",
Chen Fan96893972014-01-02 17:14:11 +0800527 (unsigned long long)vcpu->arch.pv_eoi.msr_val);
Michael S. Tsirkinae7a2a32012-06-24 19:25:07 +0300528 return;
529 }
530 __set_bit(KVM_APIC_PV_EOI_PENDING, &vcpu->arch.apic_attention);
531}
532
533static void pv_eoi_clr_pending(struct kvm_vcpu *vcpu)
534{
535 if (pv_eoi_put_user(vcpu, KVM_PV_EOI_DISABLED) < 0) {
536 apic_debug("Can't clear EOI MSR value: 0x%llx\n",
Chen Fan96893972014-01-02 17:14:11 +0800537 (unsigned long long)vcpu->arch.pv_eoi.msr_val);
Michael S. Tsirkinae7a2a32012-06-24 19:25:07 +0300538 return;
539 }
540 __clear_bit(KVM_APIC_PV_EOI_PENDING, &vcpu->arch.apic_attention);
541}
542
Yang Zhangcf9e65b2013-04-11 19:25:14 +0800543void kvm_apic_update_tmr(struct kvm_vcpu *vcpu, u32 *tmr)
544{
545 struct kvm_lapic *apic = vcpu->arch.apic;
546 int i;
547
548 for (i = 0; i < 8; i++)
549 apic_set_reg(apic, APIC_TMR + 0x10 * i, tmr[i]);
550}
551
Eddie Dong97222cc2007-09-12 10:58:04 +0300552static void apic_update_ppr(struct kvm_lapic *apic)
553{
Avi Kivity3842d132010-07-27 12:30:24 +0300554 u32 tpr, isrv, ppr, old_ppr;
Eddie Dong97222cc2007-09-12 10:58:04 +0300555 int isr;
556
Gleb Natapovc48f1492012-08-05 15:58:33 +0300557 old_ppr = kvm_apic_get_reg(apic, APIC_PROCPRI);
558 tpr = kvm_apic_get_reg(apic, APIC_TASKPRI);
Eddie Dong97222cc2007-09-12 10:58:04 +0300559 isr = apic_find_highest_isr(apic);
560 isrv = (isr != -1) ? isr : 0;
561
562 if ((tpr & 0xf0) >= (isrv & 0xf0))
563 ppr = tpr & 0xff;
564 else
565 ppr = isrv & 0xf0;
566
567 apic_debug("vlapic %p, ppr 0x%x, isr 0x%x, isrv 0x%x",
568 apic, ppr, isr, isrv);
569
Avi Kivity3842d132010-07-27 12:30:24 +0300570 if (old_ppr != ppr) {
571 apic_set_reg(apic, APIC_PROCPRI, ppr);
Avi Kivity83bcacb2010-10-25 15:23:55 +0200572 if (ppr < old_ppr)
573 kvm_make_request(KVM_REQ_EVENT, apic->vcpu);
Avi Kivity3842d132010-07-27 12:30:24 +0300574 }
Eddie Dong97222cc2007-09-12 10:58:04 +0300575}
576
577static void apic_set_tpr(struct kvm_lapic *apic, u32 tpr)
578{
579 apic_set_reg(apic, APIC_TASKPRI, tpr);
580 apic_update_ppr(apic);
581}
582
Nadav Amit394457a2014-10-03 00:30:52 +0300583static int kvm_apic_broadcast(struct kvm_lapic *apic, u32 dest)
Eddie Dong97222cc2007-09-12 10:58:04 +0300584{
Nadav Amit394457a2014-10-03 00:30:52 +0300585 return dest == (apic_x2apic_mode(apic) ?
586 X2APIC_BROADCAST : APIC_BROADCAST);
Eddie Dong97222cc2007-09-12 10:58:04 +0300587}
588
Nadav Amit394457a2014-10-03 00:30:52 +0300589int kvm_apic_match_physical_addr(struct kvm_lapic *apic, u32 dest)
590{
591 return kvm_apic_id(apic) == dest || kvm_apic_broadcast(apic, dest);
592}
593
594int kvm_apic_match_logical_addr(struct kvm_lapic *apic, u32 mda)
Eddie Dong97222cc2007-09-12 10:58:04 +0300595{
596 int result = 0;
Gleb Natapov0105d1a2009-07-05 17:39:36 +0300597 u32 logical_id;
598
Nadav Amit394457a2014-10-03 00:30:52 +0300599 if (kvm_apic_broadcast(apic, mda))
600 return 1;
601
Gleb Natapov0105d1a2009-07-05 17:39:36 +0300602 if (apic_x2apic_mode(apic)) {
Gleb Natapovc48f1492012-08-05 15:58:33 +0300603 logical_id = kvm_apic_get_reg(apic, APIC_LDR);
Gleb Natapov0105d1a2009-07-05 17:39:36 +0300604 return logical_id & mda;
605 }
Eddie Dong97222cc2007-09-12 10:58:04 +0300606
Gleb Natapovc48f1492012-08-05 15:58:33 +0300607 logical_id = GET_APIC_LOGICAL_ID(kvm_apic_get_reg(apic, APIC_LDR));
Eddie Dong97222cc2007-09-12 10:58:04 +0300608
Gleb Natapovc48f1492012-08-05 15:58:33 +0300609 switch (kvm_apic_get_reg(apic, APIC_DFR)) {
Eddie Dong97222cc2007-09-12 10:58:04 +0300610 case APIC_DFR_FLAT:
611 if (logical_id & mda)
612 result = 1;
613 break;
614 case APIC_DFR_CLUSTER:
615 if (((logical_id >> 4) == (mda >> 0x4))
616 && (logical_id & mda & 0xf))
617 result = 1;
618 break;
619 default:
Jan Kiszka7712de82011-09-12 11:25:51 +0200620 apic_debug("Bad DFR vcpu %d: %08x\n",
Gleb Natapovc48f1492012-08-05 15:58:33 +0300621 apic->vcpu->vcpu_id, kvm_apic_get_reg(apic, APIC_DFR));
Eddie Dong97222cc2007-09-12 10:58:04 +0300622 break;
623 }
624
625 return result;
626}
627
Gleb Natapov343f94f2009-03-05 16:34:54 +0200628int kvm_apic_match_dest(struct kvm_vcpu *vcpu, struct kvm_lapic *source,
Nadav Amit394457a2014-10-03 00:30:52 +0300629 int short_hand, unsigned int dest, int dest_mode)
Eddie Dong97222cc2007-09-12 10:58:04 +0300630{
631 int result = 0;
Zhang Xiantaoad312c72007-12-13 23:50:52 +0800632 struct kvm_lapic *target = vcpu->arch.apic;
Eddie Dong97222cc2007-09-12 10:58:04 +0300633
634 apic_debug("target %p, source %p, dest 0x%x, "
Gleb Natapov343f94f2009-03-05 16:34:54 +0200635 "dest_mode 0x%x, short_hand 0x%x\n",
Eddie Dong97222cc2007-09-12 10:58:04 +0300636 target, source, dest, dest_mode, short_hand);
637
Zachary Amsdenbd371392010-06-14 11:42:15 -1000638 ASSERT(target);
Eddie Dong97222cc2007-09-12 10:58:04 +0300639 switch (short_hand) {
640 case APIC_DEST_NOSHORT:
Gleb Natapov343f94f2009-03-05 16:34:54 +0200641 if (dest_mode == 0)
Eddie Dong97222cc2007-09-12 10:58:04 +0300642 /* Physical mode. */
Gleb Natapov343f94f2009-03-05 16:34:54 +0200643 result = kvm_apic_match_physical_addr(target, dest);
644 else
Eddie Dong97222cc2007-09-12 10:58:04 +0300645 /* Logical mode. */
646 result = kvm_apic_match_logical_addr(target, dest);
647 break;
648 case APIC_DEST_SELF:
Gleb Natapov343f94f2009-03-05 16:34:54 +0200649 result = (target == source);
Eddie Dong97222cc2007-09-12 10:58:04 +0300650 break;
651 case APIC_DEST_ALLINC:
652 result = 1;
653 break;
654 case APIC_DEST_ALLBUT:
Gleb Natapov343f94f2009-03-05 16:34:54 +0200655 result = (target != source);
Eddie Dong97222cc2007-09-12 10:58:04 +0300656 break;
657 default:
Jan Kiszka7712de82011-09-12 11:25:51 +0200658 apic_debug("kvm: apic: Bad dest shorthand value %x\n",
659 short_hand);
Eddie Dong97222cc2007-09-12 10:58:04 +0300660 break;
661 }
662
663 return result;
664}
665
Gleb Natapov1e08ec42012-09-13 17:19:24 +0300666bool kvm_irq_delivery_to_apic_fast(struct kvm *kvm, struct kvm_lapic *src,
Yang Zhangb4f22252013-04-11 19:21:37 +0800667 struct kvm_lapic_irq *irq, int *r, unsigned long *dest_map)
Gleb Natapov1e08ec42012-09-13 17:19:24 +0300668{
669 struct kvm_apic_map *map;
670 unsigned long bitmap = 1;
671 struct kvm_lapic **dst;
672 int i;
673 bool ret = false;
674
675 *r = -1;
676
677 if (irq->shorthand == APIC_DEST_SELF) {
Yang Zhangb4f22252013-04-11 19:21:37 +0800678 *r = kvm_apic_set_irq(src->vcpu, irq, dest_map);
Gleb Natapov1e08ec42012-09-13 17:19:24 +0300679 return true;
680 }
681
682 if (irq->shorthand)
683 return false;
684
685 rcu_read_lock();
686 map = rcu_dereference(kvm->arch.apic_map);
687
688 if (!map)
689 goto out;
690
Nadav Amit394457a2014-10-03 00:30:52 +0300691 if (irq->dest_id == map->broadcast)
692 goto out;
693
Radim Krčmář698f9752014-11-27 20:03:14 +0100694 ret = true;
695
Gleb Natapov1e08ec42012-09-13 17:19:24 +0300696 if (irq->dest_mode == 0) { /* physical mode */
Radim Krčmářfa834e92014-11-27 20:03:12 +0100697 if (irq->dest_id >= ARRAY_SIZE(map->phys_map))
698 goto out;
699
700 dst = &map->phys_map[irq->dest_id];
Gleb Natapov1e08ec42012-09-13 17:19:24 +0300701 } else {
702 u32 mda = irq->dest_id << (32 - map->ldr_bits);
Radim Krčmář45c30942014-11-27 20:03:13 +0100703 u16 cid = apic_cluster_id(map, mda);
Gleb Natapov1e08ec42012-09-13 17:19:24 +0300704
Radim Krčmář45c30942014-11-27 20:03:13 +0100705 if (cid >= ARRAY_SIZE(map->logical_map))
706 goto out;
707
708 dst = map->logical_map[cid];
Gleb Natapov1e08ec42012-09-13 17:19:24 +0300709
710 bitmap = apic_logical_id(map, mda);
711
712 if (irq->delivery_mode == APIC_DM_LOWEST) {
713 int l = -1;
714 for_each_set_bit(i, &bitmap, 16) {
715 if (!dst[i])
716 continue;
717 if (l < 0)
718 l = i;
719 else if (kvm_apic_compare_prio(dst[i]->vcpu, dst[l]->vcpu) < 0)
720 l = i;
721 }
722
723 bitmap = (l >= 0) ? 1 << l : 0;
724 }
725 }
726
727 for_each_set_bit(i, &bitmap, 16) {
728 if (!dst[i])
729 continue;
730 if (*r < 0)
731 *r = 0;
Yang Zhangb4f22252013-04-11 19:21:37 +0800732 *r += kvm_apic_set_irq(dst[i]->vcpu, irq, dest_map);
Gleb Natapov1e08ec42012-09-13 17:19:24 +0300733 }
Gleb Natapov1e08ec42012-09-13 17:19:24 +0300734out:
735 rcu_read_unlock();
736 return ret;
737}
738
Eddie Dong97222cc2007-09-12 10:58:04 +0300739/*
740 * Add a pending IRQ into lapic.
741 * Return 1 if successfully added and 0 if discarded.
742 */
743static int __apic_accept_irq(struct kvm_lapic *apic, int delivery_mode,
Yang Zhangb4f22252013-04-11 19:21:37 +0800744 int vector, int level, int trig_mode,
745 unsigned long *dest_map)
Eddie Dong97222cc2007-09-12 10:58:04 +0300746{
Gleb Natapov6da7e3f2009-03-05 16:34:44 +0200747 int result = 0;
He, Qingc5ec1532007-09-03 17:07:41 +0300748 struct kvm_vcpu *vcpu = apic->vcpu;
Eddie Dong97222cc2007-09-12 10:58:04 +0300749
Paolo Bonzinia183b632014-09-11 11:51:02 +0200750 trace_kvm_apic_accept_irq(vcpu->vcpu_id, delivery_mode,
751 trig_mode, vector);
Eddie Dong97222cc2007-09-12 10:58:04 +0300752 switch (delivery_mode) {
Eddie Dong97222cc2007-09-12 10:58:04 +0300753 case APIC_DM_LOWEST:
Gleb Natapove1035712009-03-05 16:34:59 +0200754 vcpu->arch.apic_arb_prio++;
755 case APIC_DM_FIXED:
Eddie Dong97222cc2007-09-12 10:58:04 +0300756 /* FIXME add logic for vcpu on reset */
757 if (unlikely(!apic_enabled(apic)))
758 break;
759
Jan Kiszka11f5cc02013-07-25 09:58:45 +0200760 result = 1;
761
Yang Zhangb4f22252013-04-11 19:21:37 +0800762 if (dest_map)
763 __set_bit(vcpu->vcpu_id, dest_map);
Avi Kivitya5d36f82009-12-29 12:42:16 +0200764
Jan Kiszka11f5cc02013-07-25 09:58:45 +0200765 if (kvm_x86_ops->deliver_posted_interrupt)
Yang Zhang5a717852013-04-11 19:25:16 +0800766 kvm_x86_ops->deliver_posted_interrupt(vcpu, vector);
Jan Kiszka11f5cc02013-07-25 09:58:45 +0200767 else {
768 apic_set_irr(vector, apic);
Yang Zhang5a717852013-04-11 19:25:16 +0800769
770 kvm_make_request(KVM_REQ_EVENT, vcpu);
771 kvm_vcpu_kick(vcpu);
Eddie Dong97222cc2007-09-12 10:58:04 +0300772 }
Eddie Dong97222cc2007-09-12 10:58:04 +0300773 break;
774
775 case APIC_DM_REMRD:
Raghavendra K T24d21662013-08-26 14:18:35 +0530776 result = 1;
777 vcpu->arch.pv.pv_unhalted = 1;
778 kvm_make_request(KVM_REQ_EVENT, vcpu);
779 kvm_vcpu_kick(vcpu);
Eddie Dong97222cc2007-09-12 10:58:04 +0300780 break;
781
782 case APIC_DM_SMI:
Jan Kiszka7712de82011-09-12 11:25:51 +0200783 apic_debug("Ignoring guest SMI\n");
Eddie Dong97222cc2007-09-12 10:58:04 +0300784 break;
Sheng Yang3419ffc2008-05-15 09:52:48 +0800785
Eddie Dong97222cc2007-09-12 10:58:04 +0300786 case APIC_DM_NMI:
Gleb Natapov6da7e3f2009-03-05 16:34:44 +0200787 result = 1;
Sheng Yang3419ffc2008-05-15 09:52:48 +0800788 kvm_inject_nmi(vcpu);
Jan Kiszka26df99c2008-09-26 09:30:54 +0200789 kvm_vcpu_kick(vcpu);
Eddie Dong97222cc2007-09-12 10:58:04 +0300790 break;
791
792 case APIC_DM_INIT:
Julian Stecklinaa52315e2012-01-16 14:02:20 +0100793 if (!trig_mode || level) {
Gleb Natapov6da7e3f2009-03-05 16:34:44 +0200794 result = 1;
Jan Kiszka66450a22013-03-13 12:42:34 +0100795 /* assumes that there are only KVM_APIC_INIT/SIPI */
796 apic->pending_events = (1UL << KVM_APIC_INIT);
797 /* make sure pending_events is visible before sending
798 * the request */
799 smp_wmb();
Avi Kivity3842d132010-07-27 12:30:24 +0300800 kvm_make_request(KVM_REQ_EVENT, vcpu);
He, Qingc5ec1532007-09-03 17:07:41 +0300801 kvm_vcpu_kick(vcpu);
802 } else {
Jan Kiszka1b10bf32008-09-30 10:41:06 +0200803 apic_debug("Ignoring de-assert INIT to vcpu %d\n",
804 vcpu->vcpu_id);
He, Qingc5ec1532007-09-03 17:07:41 +0300805 }
Eddie Dong97222cc2007-09-12 10:58:04 +0300806 break;
807
808 case APIC_DM_STARTUP:
Jan Kiszka1b10bf32008-09-30 10:41:06 +0200809 apic_debug("SIPI to vcpu %d vector 0x%02x\n",
810 vcpu->vcpu_id, vector);
Jan Kiszka66450a22013-03-13 12:42:34 +0100811 result = 1;
812 apic->sipi_vector = vector;
813 /* make sure sipi_vector is visible for the receiver */
814 smp_wmb();
815 set_bit(KVM_APIC_SIPI, &apic->pending_events);
816 kvm_make_request(KVM_REQ_EVENT, vcpu);
817 kvm_vcpu_kick(vcpu);
Eddie Dong97222cc2007-09-12 10:58:04 +0300818 break;
819
Jan Kiszka23930f92008-09-26 09:30:52 +0200820 case APIC_DM_EXTINT:
821 /*
822 * Should only be called by kvm_apic_local_deliver() with LVT0,
823 * before NMI watchdog was enabled. Already handled by
824 * kvm_apic_accept_pic_intr().
825 */
826 break;
827
Eddie Dong97222cc2007-09-12 10:58:04 +0300828 default:
829 printk(KERN_ERR "TODO: unsupported delivery mode %x\n",
830 delivery_mode);
831 break;
832 }
833 return result;
834}
835
Gleb Natapove1035712009-03-05 16:34:59 +0200836int kvm_apic_compare_prio(struct kvm_vcpu *vcpu1, struct kvm_vcpu *vcpu2)
Eddie Dong97222cc2007-09-12 10:58:04 +0300837{
Gleb Natapove1035712009-03-05 16:34:59 +0200838 return vcpu1->arch.apic_arb_prio - vcpu2->arch.apic_arb_prio;
Zhang Xiantao8be54532007-12-02 22:35:57 +0800839}
840
Yang Zhangc7c9c562013-01-25 10:18:51 +0800841static void kvm_ioapic_send_eoi(struct kvm_lapic *apic, int vector)
842{
843 if (!(kvm_apic_get_reg(apic, APIC_SPIV) & APIC_SPIV_DIRECTED_EOI) &&
844 kvm_ioapic_handles_vector(apic->vcpu->kvm, vector)) {
845 int trigger_mode;
846 if (apic_test_vector(vector, apic->regs + APIC_TMR))
847 trigger_mode = IOAPIC_LEVEL_TRIG;
848 else
849 trigger_mode = IOAPIC_EDGE_TRIG;
Yang Zhang1fcc7892013-04-11 19:21:35 +0800850 kvm_ioapic_update_eoi(apic->vcpu, vector, trigger_mode);
Yang Zhangc7c9c562013-01-25 10:18:51 +0800851 }
852}
853
Michael S. Tsirkinae7a2a32012-06-24 19:25:07 +0300854static int apic_set_eoi(struct kvm_lapic *apic)
Eddie Dong97222cc2007-09-12 10:58:04 +0300855{
856 int vector = apic_find_highest_isr(apic);
Michael S. Tsirkinae7a2a32012-06-24 19:25:07 +0300857
858 trace_kvm_eoi(apic, vector);
859
Eddie Dong97222cc2007-09-12 10:58:04 +0300860 /*
861 * Not every write EOI will has corresponding ISR,
862 * one example is when Kernel check timer on setup_IO_APIC
863 */
864 if (vector == -1)
Michael S. Tsirkinae7a2a32012-06-24 19:25:07 +0300865 return vector;
Eddie Dong97222cc2007-09-12 10:58:04 +0300866
Michael S. Tsirkin8680b942012-06-24 19:24:26 +0300867 apic_clear_isr(vector, apic);
Eddie Dong97222cc2007-09-12 10:58:04 +0300868 apic_update_ppr(apic);
869
Yang Zhangc7c9c562013-01-25 10:18:51 +0800870 kvm_ioapic_send_eoi(apic, vector);
Avi Kivity3842d132010-07-27 12:30:24 +0300871 kvm_make_request(KVM_REQ_EVENT, apic->vcpu);
Michael S. Tsirkinae7a2a32012-06-24 19:25:07 +0300872 return vector;
Eddie Dong97222cc2007-09-12 10:58:04 +0300873}
874
Yang Zhangc7c9c562013-01-25 10:18:51 +0800875/*
876 * this interface assumes a trap-like exit, which has already finished
877 * desired side effect including vISR and vPPR update.
878 */
879void kvm_apic_set_eoi_accelerated(struct kvm_vcpu *vcpu, int vector)
880{
881 struct kvm_lapic *apic = vcpu->arch.apic;
882
883 trace_kvm_eoi(apic, vector);
884
885 kvm_ioapic_send_eoi(apic, vector);
886 kvm_make_request(KVM_REQ_EVENT, apic->vcpu);
887}
888EXPORT_SYMBOL_GPL(kvm_apic_set_eoi_accelerated);
889
Eddie Dong97222cc2007-09-12 10:58:04 +0300890static void apic_send_ipi(struct kvm_lapic *apic)
891{
Gleb Natapovc48f1492012-08-05 15:58:33 +0300892 u32 icr_low = kvm_apic_get_reg(apic, APIC_ICR);
893 u32 icr_high = kvm_apic_get_reg(apic, APIC_ICR2);
Gleb Natapov58c2dde2009-03-05 16:35:04 +0200894 struct kvm_lapic_irq irq;
Eddie Dong97222cc2007-09-12 10:58:04 +0300895
Gleb Natapov58c2dde2009-03-05 16:35:04 +0200896 irq.vector = icr_low & APIC_VECTOR_MASK;
897 irq.delivery_mode = icr_low & APIC_MODE_MASK;
898 irq.dest_mode = icr_low & APIC_DEST_MASK;
899 irq.level = icr_low & APIC_INT_ASSERT;
900 irq.trig_mode = icr_low & APIC_INT_LEVELTRIG;
901 irq.shorthand = icr_low & APIC_SHORT_MASK;
Gleb Natapov0105d1a2009-07-05 17:39:36 +0300902 if (apic_x2apic_mode(apic))
903 irq.dest_id = icr_high;
904 else
905 irq.dest_id = GET_APIC_DEST_FIELD(icr_high);
Eddie Dong97222cc2007-09-12 10:58:04 +0300906
Gleb Natapov1000ff82009-07-07 16:00:57 +0300907 trace_kvm_apic_ipi(icr_low, irq.dest_id);
908
Eddie Dong97222cc2007-09-12 10:58:04 +0300909 apic_debug("icr_high 0x%x, icr_low 0x%x, "
910 "short_hand 0x%x, dest 0x%x, trig_mode 0x%x, level 0x%x, "
911 "dest_mode 0x%x, delivery_mode 0x%x, vector 0x%x\n",
Glauber Costa9b5843d2009-04-29 17:29:09 -0400912 icr_high, icr_low, irq.shorthand, irq.dest_id,
Gleb Natapov58c2dde2009-03-05 16:35:04 +0200913 irq.trig_mode, irq.level, irq.dest_mode, irq.delivery_mode,
914 irq.vector);
Eddie Dong97222cc2007-09-12 10:58:04 +0300915
Yang Zhangb4f22252013-04-11 19:21:37 +0800916 kvm_irq_delivery_to_apic(apic->vcpu->kvm, apic, &irq, NULL);
Eddie Dong97222cc2007-09-12 10:58:04 +0300917}
918
919static u32 apic_get_tmcct(struct kvm_lapic *apic)
920{
Marcelo Tosattib682b812009-02-10 20:41:41 -0200921 ktime_t remaining;
922 s64 ns;
Kevin Pedretti9da8f4e2007-10-21 08:55:50 +0200923 u32 tmcct;
Eddie Dong97222cc2007-09-12 10:58:04 +0300924
925 ASSERT(apic != NULL);
926
Kevin Pedretti9da8f4e2007-10-21 08:55:50 +0200927 /* if initial count is 0, current count should also be 0 */
Andy Honigb963a222013-11-19 14:12:18 -0800928 if (kvm_apic_get_reg(apic, APIC_TMICT) == 0 ||
929 apic->lapic_timer.period == 0)
Kevin Pedretti9da8f4e2007-10-21 08:55:50 +0200930 return 0;
931
Marcelo Tosattiace15462009-10-08 10:55:03 -0300932 remaining = hrtimer_get_remaining(&apic->lapic_timer.timer);
Marcelo Tosattib682b812009-02-10 20:41:41 -0200933 if (ktime_to_ns(remaining) < 0)
934 remaining = ktime_set(0, 0);
Eddie Dong97222cc2007-09-12 10:58:04 +0300935
Marcelo Tosattid3c7b772009-02-23 10:57:41 -0300936 ns = mod_64(ktime_to_ns(remaining), apic->lapic_timer.period);
937 tmcct = div64_u64(ns,
938 (APIC_BUS_CYCLE_NS * apic->divide_count));
Eddie Dong97222cc2007-09-12 10:58:04 +0300939
940 return tmcct;
941}
942
Avi Kivityb209749f2007-10-22 16:50:39 +0200943static void __report_tpr_access(struct kvm_lapic *apic, bool write)
944{
945 struct kvm_vcpu *vcpu = apic->vcpu;
946 struct kvm_run *run = vcpu->run;
947
Avi Kivitya8eeb042010-05-10 12:34:53 +0300948 kvm_make_request(KVM_REQ_REPORT_TPR_ACCESS, vcpu);
Marcelo Tosatti5fdbf972008-06-27 14:58:02 -0300949 run->tpr_access.rip = kvm_rip_read(vcpu);
Avi Kivityb209749f2007-10-22 16:50:39 +0200950 run->tpr_access.is_write = write;
951}
952
953static inline void report_tpr_access(struct kvm_lapic *apic, bool write)
954{
955 if (apic->vcpu->arch.tpr_access_reporting)
956 __report_tpr_access(apic, write);
957}
958
Eddie Dong97222cc2007-09-12 10:58:04 +0300959static u32 __apic_read(struct kvm_lapic *apic, unsigned int offset)
960{
961 u32 val = 0;
962
963 if (offset >= LAPIC_MMIO_LENGTH)
964 return 0;
965
966 switch (offset) {
Gleb Natapov0105d1a2009-07-05 17:39:36 +0300967 case APIC_ID:
968 if (apic_x2apic_mode(apic))
969 val = kvm_apic_id(apic);
970 else
971 val = kvm_apic_id(apic) << 24;
972 break;
Eddie Dong97222cc2007-09-12 10:58:04 +0300973 case APIC_ARBPRI:
Jan Kiszka7712de82011-09-12 11:25:51 +0200974 apic_debug("Access APIC ARBPRI register which is for P6\n");
Eddie Dong97222cc2007-09-12 10:58:04 +0300975 break;
976
977 case APIC_TMCCT: /* Timer CCR */
Liu, Jinsonga3e06bb2011-09-22 16:55:52 +0800978 if (apic_lvtt_tscdeadline(apic))
979 return 0;
980
Eddie Dong97222cc2007-09-12 10:58:04 +0300981 val = apic_get_tmcct(apic);
982 break;
Avi Kivity4a4541a2012-07-22 17:41:00 +0300983 case APIC_PROCPRI:
984 apic_update_ppr(apic);
Gleb Natapovc48f1492012-08-05 15:58:33 +0300985 val = kvm_apic_get_reg(apic, offset);
Avi Kivity4a4541a2012-07-22 17:41:00 +0300986 break;
Avi Kivityb209749f2007-10-22 16:50:39 +0200987 case APIC_TASKPRI:
988 report_tpr_access(apic, false);
989 /* fall thru */
Eddie Dong97222cc2007-09-12 10:58:04 +0300990 default:
Gleb Natapovc48f1492012-08-05 15:58:33 +0300991 val = kvm_apic_get_reg(apic, offset);
Eddie Dong97222cc2007-09-12 10:58:04 +0300992 break;
993 }
994
995 return val;
996}
997
Gregory Haskinsd76685c2009-06-01 12:54:50 -0400998static inline struct kvm_lapic *to_lapic(struct kvm_io_device *dev)
999{
1000 return container_of(dev, struct kvm_lapic, dev);
1001}
1002
Gleb Natapov0105d1a2009-07-05 17:39:36 +03001003static int apic_reg_read(struct kvm_lapic *apic, u32 offset, int len,
1004 void *data)
Michael S. Tsirkinbda90202009-06-29 22:24:32 +03001005{
Eddie Dong97222cc2007-09-12 10:58:04 +03001006 unsigned char alignment = offset & 0xf;
1007 u32 result;
Guo Chaod5b0b5b2012-06-28 15:22:57 +08001008 /* this bitmask has a bit cleared for each reserved register */
Gleb Natapov0105d1a2009-07-05 17:39:36 +03001009 static const u64 rmask = 0x43ff01ffffffe70cULL;
Eddie Dong97222cc2007-09-12 10:58:04 +03001010
1011 if ((alignment + len) > 4) {
Gleb Natapov4088bb32009-07-08 11:26:54 +03001012 apic_debug("KVM_APIC_READ: alignment error %x %d\n",
1013 offset, len);
Gleb Natapov0105d1a2009-07-05 17:39:36 +03001014 return 1;
Eddie Dong97222cc2007-09-12 10:58:04 +03001015 }
Gleb Natapov0105d1a2009-07-05 17:39:36 +03001016
1017 if (offset > 0x3f0 || !(rmask & (1ULL << (offset >> 4)))) {
Gleb Natapov4088bb32009-07-08 11:26:54 +03001018 apic_debug("KVM_APIC_READ: read reserved register %x\n",
1019 offset);
Gleb Natapov0105d1a2009-07-05 17:39:36 +03001020 return 1;
1021 }
1022
Eddie Dong97222cc2007-09-12 10:58:04 +03001023 result = __apic_read(apic, offset & ~0xf);
1024
Marcelo Tosatti229456f2009-06-17 09:22:14 -03001025 trace_kvm_apic_read(offset, result);
1026
Eddie Dong97222cc2007-09-12 10:58:04 +03001027 switch (len) {
1028 case 1:
1029 case 2:
1030 case 4:
1031 memcpy(data, (char *)&result + alignment, len);
1032 break;
1033 default:
1034 printk(KERN_ERR "Local APIC read with len = %x, "
1035 "should be 1,2, or 4 instead\n", len);
1036 break;
1037 }
Michael S. Tsirkinbda90202009-06-29 22:24:32 +03001038 return 0;
Eddie Dong97222cc2007-09-12 10:58:04 +03001039}
1040
Gleb Natapov0105d1a2009-07-05 17:39:36 +03001041static int apic_mmio_in_range(struct kvm_lapic *apic, gpa_t addr)
1042{
Gleb Natapovc48f1492012-08-05 15:58:33 +03001043 return kvm_apic_hw_enabled(apic) &&
Gleb Natapov0105d1a2009-07-05 17:39:36 +03001044 addr >= apic->base_address &&
1045 addr < apic->base_address + LAPIC_MMIO_LENGTH;
1046}
1047
1048static int apic_mmio_read(struct kvm_io_device *this,
1049 gpa_t address, int len, void *data)
1050{
1051 struct kvm_lapic *apic = to_lapic(this);
1052 u32 offset = address - apic->base_address;
1053
1054 if (!apic_mmio_in_range(apic, address))
1055 return -EOPNOTSUPP;
1056
1057 apic_reg_read(apic, offset, len, data);
1058
1059 return 0;
1060}
1061
Eddie Dong97222cc2007-09-12 10:58:04 +03001062static void update_divide_count(struct kvm_lapic *apic)
1063{
1064 u32 tmp1, tmp2, tdcr;
1065
Gleb Natapovc48f1492012-08-05 15:58:33 +03001066 tdcr = kvm_apic_get_reg(apic, APIC_TDCR);
Eddie Dong97222cc2007-09-12 10:58:04 +03001067 tmp1 = tdcr & 0xf;
1068 tmp2 = ((tmp1 & 0x3) | ((tmp1 & 0x8) >> 1)) + 1;
Marcelo Tosattid3c7b772009-02-23 10:57:41 -03001069 apic->divide_count = 0x1 << (tmp2 & 0x7);
Eddie Dong97222cc2007-09-12 10:58:04 +03001070
1071 apic_debug("timer divide count is 0x%x\n",
Glauber Costa9b5843d2009-04-29 17:29:09 -04001072 apic->divide_count);
Eddie Dong97222cc2007-09-12 10:58:04 +03001073}
1074
Radim Krčmář5d87db72014-10-10 19:15:08 +02001075static void apic_timer_expired(struct kvm_lapic *apic)
1076{
1077 struct kvm_vcpu *vcpu = apic->vcpu;
1078 wait_queue_head_t *q = &vcpu->wq;
1079
1080 /*
1081 * Note: KVM_REQ_PENDING_TIMER is implicitly checked in
1082 * vcpu_enter_guest.
1083 */
1084 if (atomic_read(&apic->lapic_timer.pending))
1085 return;
1086
1087 atomic_inc(&apic->lapic_timer.pending);
1088 /* FIXME: this code should not know anything about vcpus */
1089 kvm_make_request(KVM_REQ_PENDING_TIMER, vcpu);
1090
1091 if (waitqueue_active(q))
1092 wake_up_interruptible(q);
1093}
1094
Eddie Dong97222cc2007-09-12 10:58:04 +03001095static void start_apic_timer(struct kvm_lapic *apic)
1096{
Liu, Jinsonga3e06bb2011-09-22 16:55:52 +08001097 ktime_t now;
Marcelo Tosattid3c7b772009-02-23 10:57:41 -03001098 atomic_set(&apic->lapic_timer.pending, 0);
Avi Kivity0b975a32008-02-24 14:37:50 +02001099
Liu, Jinsonga3e06bb2011-09-22 16:55:52 +08001100 if (apic_lvtt_period(apic) || apic_lvtt_oneshot(apic)) {
Guo Chaod5b0b5b2012-06-28 15:22:57 +08001101 /* lapic timer in oneshot or periodic mode */
Liu, Jinsonga3e06bb2011-09-22 16:55:52 +08001102 now = apic->lapic_timer.timer.base->get_time();
Gleb Natapovc48f1492012-08-05 15:58:33 +03001103 apic->lapic_timer.period = (u64)kvm_apic_get_reg(apic, APIC_TMICT)
Liu, Jinsonga3e06bb2011-09-22 16:55:52 +08001104 * APIC_BUS_CYCLE_NS * apic->divide_count;
Jan Kiszka9bc57912011-09-12 14:10:22 +02001105
Liu, Jinsonga3e06bb2011-09-22 16:55:52 +08001106 if (!apic->lapic_timer.period)
1107 return;
1108 /*
1109 * Do not allow the guest to program periodic timers with small
1110 * interval, since the hrtimers are not throttled by the host
1111 * scheduler.
1112 */
1113 if (apic_lvtt_period(apic)) {
1114 s64 min_period = min_timer_period_us * 1000LL;
1115
1116 if (apic->lapic_timer.period < min_period) {
1117 pr_info_ratelimited(
1118 "kvm: vcpu %i: requested %lld ns "
1119 "lapic timer period limited to %lld ns\n",
1120 apic->vcpu->vcpu_id,
1121 apic->lapic_timer.period, min_period);
1122 apic->lapic_timer.period = min_period;
1123 }
Jan Kiszka9bc57912011-09-12 14:10:22 +02001124 }
Avi Kivity0b975a32008-02-24 14:37:50 +02001125
Liu, Jinsonga3e06bb2011-09-22 16:55:52 +08001126 hrtimer_start(&apic->lapic_timer.timer,
1127 ktime_add_ns(now, apic->lapic_timer.period),
1128 HRTIMER_MODE_ABS);
Eddie Dong97222cc2007-09-12 10:58:04 +03001129
Liu, Jinsonga3e06bb2011-09-22 16:55:52 +08001130 apic_debug("%s: bus cycle is %" PRId64 "ns, now 0x%016"
Eddie Dong97222cc2007-09-12 10:58:04 +03001131 PRIx64 ", "
1132 "timer initial count 0x%x, period %lldns, "
Harvey Harrisonb8688d52008-03-03 12:59:56 -08001133 "expire @ 0x%016" PRIx64 ".\n", __func__,
Eddie Dong97222cc2007-09-12 10:58:04 +03001134 APIC_BUS_CYCLE_NS, ktime_to_ns(now),
Gleb Natapovc48f1492012-08-05 15:58:33 +03001135 kvm_apic_get_reg(apic, APIC_TMICT),
Marcelo Tosattid3c7b772009-02-23 10:57:41 -03001136 apic->lapic_timer.period,
Eddie Dong97222cc2007-09-12 10:58:04 +03001137 ktime_to_ns(ktime_add_ns(now,
Marcelo Tosattid3c7b772009-02-23 10:57:41 -03001138 apic->lapic_timer.period)));
Liu, Jinsonga3e06bb2011-09-22 16:55:52 +08001139 } else if (apic_lvtt_tscdeadline(apic)) {
1140 /* lapic timer in tsc deadline mode */
1141 u64 guest_tsc, tscdeadline = apic->lapic_timer.tscdeadline;
1142 u64 ns = 0;
1143 struct kvm_vcpu *vcpu = apic->vcpu;
Zachary Amsdencc578282012-02-03 15:43:50 -02001144 unsigned long this_tsc_khz = vcpu->arch.virtual_tsc_khz;
Liu, Jinsonga3e06bb2011-09-22 16:55:52 +08001145 unsigned long flags;
1146
1147 if (unlikely(!tscdeadline || !this_tsc_khz))
1148 return;
1149
1150 local_irq_save(flags);
1151
1152 now = apic->lapic_timer.timer.base->get_time();
Marcelo Tosatti886b4702012-11-27 23:28:58 -02001153 guest_tsc = kvm_x86_ops->read_l1_tsc(vcpu, native_read_tsc());
Liu, Jinsonga3e06bb2011-09-22 16:55:52 +08001154 if (likely(tscdeadline > guest_tsc)) {
1155 ns = (tscdeadline - guest_tsc) * 1000000ULL;
1156 do_div(ns, this_tsc_khz);
Radim Krčmář1e0ad702014-10-10 19:15:09 +02001157 hrtimer_start(&apic->lapic_timer.timer,
1158 ktime_add_ns(now, ns), HRTIMER_MODE_ABS);
1159 } else
1160 apic_timer_expired(apic);
Liu, Jinsonga3e06bb2011-09-22 16:55:52 +08001161
1162 local_irq_restore(flags);
1163 }
Eddie Dong97222cc2007-09-12 10:58:04 +03001164}
1165
Jan Kiszkacc6e4622008-10-20 10:20:03 +02001166static void apic_manage_nmi_watchdog(struct kvm_lapic *apic, u32 lvt0_val)
1167{
Gleb Natapovc48f1492012-08-05 15:58:33 +03001168 int nmi_wd_enabled = apic_lvt_nmi_mode(kvm_apic_get_reg(apic, APIC_LVT0));
Jan Kiszkacc6e4622008-10-20 10:20:03 +02001169
1170 if (apic_lvt_nmi_mode(lvt0_val)) {
1171 if (!nmi_wd_enabled) {
1172 apic_debug("Receive NMI setting on APIC_LVT0 "
1173 "for cpu %d\n", apic->vcpu->vcpu_id);
1174 apic->vcpu->kvm->arch.vapics_in_nmi_mode++;
1175 }
1176 } else if (nmi_wd_enabled)
1177 apic->vcpu->kvm->arch.vapics_in_nmi_mode--;
1178}
1179
Gleb Natapov0105d1a2009-07-05 17:39:36 +03001180static int apic_reg_write(struct kvm_lapic *apic, u32 reg, u32 val)
Eddie Dong97222cc2007-09-12 10:58:04 +03001181{
Gleb Natapov0105d1a2009-07-05 17:39:36 +03001182 int ret = 0;
Eddie Dong97222cc2007-09-12 10:58:04 +03001183
Gleb Natapov0105d1a2009-07-05 17:39:36 +03001184 trace_kvm_apic_write(reg, val);
Eddie Dong97222cc2007-09-12 10:58:04 +03001185
Gleb Natapov0105d1a2009-07-05 17:39:36 +03001186 switch (reg) {
Eddie Dong97222cc2007-09-12 10:58:04 +03001187 case APIC_ID: /* Local APIC ID */
Gleb Natapov0105d1a2009-07-05 17:39:36 +03001188 if (!apic_x2apic_mode(apic))
Gleb Natapov1e08ec42012-09-13 17:19:24 +03001189 kvm_apic_set_id(apic, val >> 24);
Gleb Natapov0105d1a2009-07-05 17:39:36 +03001190 else
1191 ret = 1;
Eddie Dong97222cc2007-09-12 10:58:04 +03001192 break;
1193
1194 case APIC_TASKPRI:
Avi Kivityb209749f2007-10-22 16:50:39 +02001195 report_tpr_access(apic, true);
Eddie Dong97222cc2007-09-12 10:58:04 +03001196 apic_set_tpr(apic, val & 0xff);
1197 break;
1198
1199 case APIC_EOI:
1200 apic_set_eoi(apic);
1201 break;
1202
1203 case APIC_LDR:
Gleb Natapov0105d1a2009-07-05 17:39:36 +03001204 if (!apic_x2apic_mode(apic))
Gleb Natapov1e08ec42012-09-13 17:19:24 +03001205 kvm_apic_set_ldr(apic, val & APIC_LDR_MASK);
Gleb Natapov0105d1a2009-07-05 17:39:36 +03001206 else
1207 ret = 1;
Eddie Dong97222cc2007-09-12 10:58:04 +03001208 break;
1209
1210 case APIC_DFR:
Gleb Natapov1e08ec42012-09-13 17:19:24 +03001211 if (!apic_x2apic_mode(apic)) {
Gleb Natapov0105d1a2009-07-05 17:39:36 +03001212 apic_set_reg(apic, APIC_DFR, val | 0x0FFFFFFF);
Gleb Natapov1e08ec42012-09-13 17:19:24 +03001213 recalculate_apic_map(apic->vcpu->kvm);
1214 } else
Gleb Natapov0105d1a2009-07-05 17:39:36 +03001215 ret = 1;
Eddie Dong97222cc2007-09-12 10:58:04 +03001216 break;
1217
Gleb Natapovfc61b802009-07-05 17:39:35 +03001218 case APIC_SPIV: {
1219 u32 mask = 0x3ff;
Gleb Natapovc48f1492012-08-05 15:58:33 +03001220 if (kvm_apic_get_reg(apic, APIC_LVR) & APIC_LVR_DIRECTED_EOI)
Gleb Natapovfc61b802009-07-05 17:39:35 +03001221 mask |= APIC_SPIV_DIRECTED_EOI;
Gleb Natapovf8c1ea12012-08-05 15:58:31 +03001222 apic_set_spiv(apic, val & mask);
Eddie Dong97222cc2007-09-12 10:58:04 +03001223 if (!(val & APIC_SPIV_APIC_ENABLED)) {
1224 int i;
1225 u32 lvt_val;
1226
1227 for (i = 0; i < APIC_LVT_NUM; i++) {
Gleb Natapovc48f1492012-08-05 15:58:33 +03001228 lvt_val = kvm_apic_get_reg(apic,
Eddie Dong97222cc2007-09-12 10:58:04 +03001229 APIC_LVTT + 0x10 * i);
1230 apic_set_reg(apic, APIC_LVTT + 0x10 * i,
1231 lvt_val | APIC_LVT_MASKED);
1232 }
Marcelo Tosattid3c7b772009-02-23 10:57:41 -03001233 atomic_set(&apic->lapic_timer.pending, 0);
Eddie Dong97222cc2007-09-12 10:58:04 +03001234
1235 }
1236 break;
Gleb Natapovfc61b802009-07-05 17:39:35 +03001237 }
Eddie Dong97222cc2007-09-12 10:58:04 +03001238 case APIC_ICR:
1239 /* No delay here, so we always clear the pending bit */
1240 apic_set_reg(apic, APIC_ICR, val & ~(1 << 12));
1241 apic_send_ipi(apic);
1242 break;
1243
1244 case APIC_ICR2:
Gleb Natapov0105d1a2009-07-05 17:39:36 +03001245 if (!apic_x2apic_mode(apic))
1246 val &= 0xff000000;
1247 apic_set_reg(apic, APIC_ICR2, val);
Eddie Dong97222cc2007-09-12 10:58:04 +03001248 break;
1249
Jan Kiszka23930f92008-09-26 09:30:52 +02001250 case APIC_LVT0:
Jan Kiszkacc6e4622008-10-20 10:20:03 +02001251 apic_manage_nmi_watchdog(apic, val);
Eddie Dong97222cc2007-09-12 10:58:04 +03001252 case APIC_LVTTHMR:
1253 case APIC_LVTPC:
Eddie Dong97222cc2007-09-12 10:58:04 +03001254 case APIC_LVT1:
1255 case APIC_LVTERR:
1256 /* TODO: Check vector */
Gleb Natapovc48f1492012-08-05 15:58:33 +03001257 if (!kvm_apic_sw_enabled(apic))
Eddie Dong97222cc2007-09-12 10:58:04 +03001258 val |= APIC_LVT_MASKED;
1259
Gleb Natapov0105d1a2009-07-05 17:39:36 +03001260 val &= apic_lvt_mask[(reg - APIC_LVTT) >> 4];
1261 apic_set_reg(apic, reg, val);
Eddie Dong97222cc2007-09-12 10:58:04 +03001262
1263 break;
1264
Radim Krčmářa323b402014-10-30 15:06:46 +01001265 case APIC_LVTT: {
1266 u32 timer_mode = val & apic->lapic_timer.timer_mode_mask;
1267
1268 if (apic->lapic_timer.timer_mode != timer_mode) {
1269 apic->lapic_timer.timer_mode = timer_mode;
Liu, Jinsonga3e06bb2011-09-22 16:55:52 +08001270 hrtimer_cancel(&apic->lapic_timer.timer);
Radim Krčmářa323b402014-10-30 15:06:46 +01001271 }
Liu, Jinsonga3e06bb2011-09-22 16:55:52 +08001272
Gleb Natapovc48f1492012-08-05 15:58:33 +03001273 if (!kvm_apic_sw_enabled(apic))
Liu, Jinsonga3e06bb2011-09-22 16:55:52 +08001274 val |= APIC_LVT_MASKED;
1275 val &= (apic_lvt_mask[0] | apic->lapic_timer.timer_mode_mask);
1276 apic_set_reg(apic, APIC_LVTT, val);
1277 break;
Radim Krčmářa323b402014-10-30 15:06:46 +01001278 }
Liu, Jinsonga3e06bb2011-09-22 16:55:52 +08001279
Eddie Dong97222cc2007-09-12 10:58:04 +03001280 case APIC_TMICT:
Liu, Jinsonga3e06bb2011-09-22 16:55:52 +08001281 if (apic_lvtt_tscdeadline(apic))
1282 break;
1283
Marcelo Tosattid3c7b772009-02-23 10:57:41 -03001284 hrtimer_cancel(&apic->lapic_timer.timer);
Eddie Dong97222cc2007-09-12 10:58:04 +03001285 apic_set_reg(apic, APIC_TMICT, val);
1286 start_apic_timer(apic);
Gleb Natapov0105d1a2009-07-05 17:39:36 +03001287 break;
Eddie Dong97222cc2007-09-12 10:58:04 +03001288
1289 case APIC_TDCR:
1290 if (val & 4)
Jan Kiszka7712de82011-09-12 11:25:51 +02001291 apic_debug("KVM_WRITE:TDCR %x\n", val);
Eddie Dong97222cc2007-09-12 10:58:04 +03001292 apic_set_reg(apic, APIC_TDCR, val);
1293 update_divide_count(apic);
1294 break;
1295
Gleb Natapov0105d1a2009-07-05 17:39:36 +03001296 case APIC_ESR:
1297 if (apic_x2apic_mode(apic) && val != 0) {
Jan Kiszka7712de82011-09-12 11:25:51 +02001298 apic_debug("KVM_WRITE:ESR not zero %x\n", val);
Gleb Natapov0105d1a2009-07-05 17:39:36 +03001299 ret = 1;
1300 }
1301 break;
1302
1303 case APIC_SELF_IPI:
1304 if (apic_x2apic_mode(apic)) {
1305 apic_reg_write(apic, APIC_ICR, 0x40000 | (val & 0xff));
1306 } else
1307 ret = 1;
1308 break;
Eddie Dong97222cc2007-09-12 10:58:04 +03001309 default:
Gleb Natapov0105d1a2009-07-05 17:39:36 +03001310 ret = 1;
Eddie Dong97222cc2007-09-12 10:58:04 +03001311 break;
1312 }
Gleb Natapov0105d1a2009-07-05 17:39:36 +03001313 if (ret)
1314 apic_debug("Local APIC Write to read-only register %x\n", reg);
1315 return ret;
1316}
1317
1318static int apic_mmio_write(struct kvm_io_device *this,
1319 gpa_t address, int len, const void *data)
1320{
1321 struct kvm_lapic *apic = to_lapic(this);
1322 unsigned int offset = address - apic->base_address;
1323 u32 val;
1324
1325 if (!apic_mmio_in_range(apic, address))
1326 return -EOPNOTSUPP;
1327
1328 /*
1329 * APIC register must be aligned on 128-bits boundary.
1330 * 32/64/128 bits registers must be accessed thru 32 bits.
1331 * Refer SDM 8.4.1
1332 */
1333 if (len != 4 || (offset & 0xf)) {
1334 /* Don't shout loud, $infamous_os would cause only noise. */
1335 apic_debug("apic write: bad size=%d %lx\n", len, (long)address);
Sheng Yang756975b2009-07-06 11:05:39 +08001336 return 0;
Gleb Natapov0105d1a2009-07-05 17:39:36 +03001337 }
1338
1339 val = *(u32*)data;
1340
1341 /* too common printing */
1342 if (offset != APIC_EOI)
1343 apic_debug("%s: offset 0x%x with length 0x%x, and value is "
1344 "0x%x\n", __func__, offset, len, val);
1345
1346 apic_reg_write(apic, offset & 0xff0, val);
1347
Michael S. Tsirkinbda90202009-06-29 22:24:32 +03001348 return 0;
Eddie Dong97222cc2007-09-12 10:58:04 +03001349}
1350
Kevin Tian58fbbf22011-08-30 13:56:17 +03001351void kvm_lapic_set_eoi(struct kvm_vcpu *vcpu)
1352{
Gleb Natapovc48f1492012-08-05 15:58:33 +03001353 if (kvm_vcpu_has_lapic(vcpu))
Kevin Tian58fbbf22011-08-30 13:56:17 +03001354 apic_reg_write(vcpu->arch.apic, APIC_EOI, 0);
1355}
1356EXPORT_SYMBOL_GPL(kvm_lapic_set_eoi);
1357
Yang Zhang83d4c282013-01-25 10:18:49 +08001358/* emulate APIC access in a trap manner */
1359void kvm_apic_write_nodecode(struct kvm_vcpu *vcpu, u32 offset)
1360{
1361 u32 val = 0;
1362
1363 /* hw has done the conditional check and inst decode */
1364 offset &= 0xff0;
1365
1366 apic_reg_read(vcpu->arch.apic, offset, 4, &val);
1367
1368 /* TODO: optimize to just emulate side effect w/o one more write */
1369 apic_reg_write(vcpu->arch.apic, offset, val);
1370}
1371EXPORT_SYMBOL_GPL(kvm_apic_write_nodecode);
1372
Rusty Russelld5894442007-10-08 10:48:30 +10001373void kvm_free_lapic(struct kvm_vcpu *vcpu)
Eddie Dong97222cc2007-09-12 10:58:04 +03001374{
Gleb Natapovf8c1ea12012-08-05 15:58:31 +03001375 struct kvm_lapic *apic = vcpu->arch.apic;
1376
Zhang Xiantaoad312c72007-12-13 23:50:52 +08001377 if (!vcpu->arch.apic)
Eddie Dong97222cc2007-09-12 10:58:04 +03001378 return;
1379
Gleb Natapovf8c1ea12012-08-05 15:58:31 +03001380 hrtimer_cancel(&apic->lapic_timer.timer);
Eddie Dong97222cc2007-09-12 10:58:04 +03001381
Gleb Natapovc5cc4212012-08-05 15:58:30 +03001382 if (!(vcpu->arch.apic_base & MSR_IA32_APICBASE_ENABLE))
1383 static_key_slow_dec_deferred(&apic_hw_disabled);
1384
Radim Krčmáře4627552014-10-30 15:06:45 +01001385 if (!apic->sw_enabled)
Gleb Natapovf8c1ea12012-08-05 15:58:31 +03001386 static_key_slow_dec_deferred(&apic_sw_disabled);
Eddie Dong97222cc2007-09-12 10:58:04 +03001387
Gleb Natapovf8c1ea12012-08-05 15:58:31 +03001388 if (apic->regs)
1389 free_page((unsigned long)apic->regs);
1390
1391 kfree(apic);
Eddie Dong97222cc2007-09-12 10:58:04 +03001392}
1393
1394/*
1395 *----------------------------------------------------------------------
1396 * LAPIC interface
1397 *----------------------------------------------------------------------
1398 */
1399
Liu, Jinsonga3e06bb2011-09-22 16:55:52 +08001400u64 kvm_get_lapic_tscdeadline_msr(struct kvm_vcpu *vcpu)
1401{
1402 struct kvm_lapic *apic = vcpu->arch.apic;
Liu, Jinsonga3e06bb2011-09-22 16:55:52 +08001403
Gleb Natapovc48f1492012-08-05 15:58:33 +03001404 if (!kvm_vcpu_has_lapic(vcpu) || apic_lvtt_oneshot(apic) ||
Gleb Natapov54e98182012-08-05 15:58:32 +03001405 apic_lvtt_period(apic))
Liu, Jinsonga3e06bb2011-09-22 16:55:52 +08001406 return 0;
1407
1408 return apic->lapic_timer.tscdeadline;
1409}
1410
1411void kvm_set_lapic_tscdeadline_msr(struct kvm_vcpu *vcpu, u64 data)
1412{
1413 struct kvm_lapic *apic = vcpu->arch.apic;
Liu, Jinsonga3e06bb2011-09-22 16:55:52 +08001414
Gleb Natapovc48f1492012-08-05 15:58:33 +03001415 if (!kvm_vcpu_has_lapic(vcpu) || apic_lvtt_oneshot(apic) ||
Gleb Natapov54e98182012-08-05 15:58:32 +03001416 apic_lvtt_period(apic))
Liu, Jinsonga3e06bb2011-09-22 16:55:52 +08001417 return;
1418
1419 hrtimer_cancel(&apic->lapic_timer.timer);
1420 apic->lapic_timer.tscdeadline = data;
1421 start_apic_timer(apic);
1422}
1423
Eddie Dong97222cc2007-09-12 10:58:04 +03001424void kvm_lapic_set_tpr(struct kvm_vcpu *vcpu, unsigned long cr8)
1425{
Zhang Xiantaoad312c72007-12-13 23:50:52 +08001426 struct kvm_lapic *apic = vcpu->arch.apic;
Eddie Dong97222cc2007-09-12 10:58:04 +03001427
Gleb Natapovc48f1492012-08-05 15:58:33 +03001428 if (!kvm_vcpu_has_lapic(vcpu))
Eddie Dong97222cc2007-09-12 10:58:04 +03001429 return;
Gleb Natapov54e98182012-08-05 15:58:32 +03001430
Avi Kivityb93463a2007-10-25 16:52:32 +02001431 apic_set_tpr(apic, ((cr8 & 0x0f) << 4)
Gleb Natapovc48f1492012-08-05 15:58:33 +03001432 | (kvm_apic_get_reg(apic, APIC_TASKPRI) & 4));
Eddie Dong97222cc2007-09-12 10:58:04 +03001433}
1434
1435u64 kvm_lapic_get_cr8(struct kvm_vcpu *vcpu)
1436{
Eddie Dong97222cc2007-09-12 10:58:04 +03001437 u64 tpr;
1438
Gleb Natapovc48f1492012-08-05 15:58:33 +03001439 if (!kvm_vcpu_has_lapic(vcpu))
Eddie Dong97222cc2007-09-12 10:58:04 +03001440 return 0;
Gleb Natapov54e98182012-08-05 15:58:32 +03001441
Gleb Natapovc48f1492012-08-05 15:58:33 +03001442 tpr = (u64) kvm_apic_get_reg(vcpu->arch.apic, APIC_TASKPRI);
Eddie Dong97222cc2007-09-12 10:58:04 +03001443
1444 return (tpr & 0xf0) >> 4;
1445}
1446
1447void kvm_lapic_set_base(struct kvm_vcpu *vcpu, u64 value)
1448{
Yang Zhang8d146952013-01-25 10:18:50 +08001449 u64 old_value = vcpu->arch.apic_base;
Zhang Xiantaoad312c72007-12-13 23:50:52 +08001450 struct kvm_lapic *apic = vcpu->arch.apic;
Eddie Dong97222cc2007-09-12 10:58:04 +03001451
1452 if (!apic) {
1453 value |= MSR_IA32_APICBASE_BSP;
Zhang Xiantaoad312c72007-12-13 23:50:52 +08001454 vcpu->arch.apic_base = value;
Eddie Dong97222cc2007-09-12 10:58:04 +03001455 return;
1456 }
Gleb Natapovc5af89b2009-06-09 15:56:26 +03001457
Jan Kiszkae66d2ae2013-12-29 02:29:30 +01001458 if (!kvm_vcpu_is_bsp(apic->vcpu))
1459 value &= ~MSR_IA32_APICBASE_BSP;
1460 vcpu->arch.apic_base = value;
1461
Gleb Natapovc5cc4212012-08-05 15:58:30 +03001462 /* update jump label if enable bit changes */
Andrew Jones0dce7cd2014-01-15 13:39:59 +01001463 if ((old_value ^ value) & MSR_IA32_APICBASE_ENABLE) {
Gleb Natapovc5cc4212012-08-05 15:58:30 +03001464 if (value & MSR_IA32_APICBASE_ENABLE)
1465 static_key_slow_dec_deferred(&apic_hw_disabled);
1466 else
1467 static_key_slow_inc(&apic_hw_disabled.key);
Gleb Natapov1e08ec42012-09-13 17:19:24 +03001468 recalculate_apic_map(vcpu->kvm);
Gleb Natapovc5cc4212012-08-05 15:58:30 +03001469 }
1470
Yang Zhang8d146952013-01-25 10:18:50 +08001471 if ((old_value ^ value) & X2APIC_ENABLE) {
1472 if (value & X2APIC_ENABLE) {
1473 u32 id = kvm_apic_id(apic);
1474 u32 ldr = ((id >> 4) << 16) | (1 << (id & 0xf));
1475 kvm_apic_set_ldr(apic, ldr);
1476 kvm_x86_ops->set_virtual_x2apic_mode(vcpu, true);
1477 } else
1478 kvm_x86_ops->set_virtual_x2apic_mode(vcpu, false);
Gleb Natapov0105d1a2009-07-05 17:39:36 +03001479 }
Yang Zhang8d146952013-01-25 10:18:50 +08001480
Zhang Xiantaoad312c72007-12-13 23:50:52 +08001481 apic->base_address = apic->vcpu->arch.apic_base &
Eddie Dong97222cc2007-09-12 10:58:04 +03001482 MSR_IA32_APICBASE_BASE;
1483
Nadav Amitdb324fe2014-11-02 11:54:59 +02001484 if ((value & MSR_IA32_APICBASE_ENABLE) &&
1485 apic->base_address != APIC_DEFAULT_PHYS_BASE)
1486 pr_warn_once("APIC base relocation is unsupported by KVM");
1487
Eddie Dong97222cc2007-09-12 10:58:04 +03001488 /* with FSB delivery interrupt, we can restart APIC functionality */
1489 apic_debug("apic base msr is 0x%016" PRIx64 ", and base address is "
Zhang Xiantaoad312c72007-12-13 23:50:52 +08001490 "0x%lx.\n", apic->vcpu->arch.apic_base, apic->base_address);
Eddie Dong97222cc2007-09-12 10:58:04 +03001491
1492}
1493
He, Qingc5ec1532007-09-03 17:07:41 +03001494void kvm_lapic_reset(struct kvm_vcpu *vcpu)
Eddie Dong97222cc2007-09-12 10:58:04 +03001495{
1496 struct kvm_lapic *apic;
1497 int i;
1498
Harvey Harrisonb8688d52008-03-03 12:59:56 -08001499 apic_debug("%s\n", __func__);
Eddie Dong97222cc2007-09-12 10:58:04 +03001500
1501 ASSERT(vcpu);
Zhang Xiantaoad312c72007-12-13 23:50:52 +08001502 apic = vcpu->arch.apic;
Eddie Dong97222cc2007-09-12 10:58:04 +03001503 ASSERT(apic != NULL);
1504
1505 /* Stop the timer in case it's a reset to an active apic */
Marcelo Tosattid3c7b772009-02-23 10:57:41 -03001506 hrtimer_cancel(&apic->lapic_timer.timer);
Eddie Dong97222cc2007-09-12 10:58:04 +03001507
Gleb Natapov1e08ec42012-09-13 17:19:24 +03001508 kvm_apic_set_id(apic, vcpu->vcpu_id);
Gleb Natapovfc61b802009-07-05 17:39:35 +03001509 kvm_apic_set_version(apic->vcpu);
Eddie Dong97222cc2007-09-12 10:58:04 +03001510
1511 for (i = 0; i < APIC_LVT_NUM; i++)
1512 apic_set_reg(apic, APIC_LVTT + 0x10 * i, APIC_LVT_MASKED);
Radim Krčmářa323b402014-10-30 15:06:46 +01001513 apic->lapic_timer.timer_mode = 0;
Qing He40487c62007-09-17 14:47:13 +08001514 apic_set_reg(apic, APIC_LVT0,
1515 SET_APIC_DELIVERY_MODE(0, APIC_MODE_EXTINT));
Eddie Dong97222cc2007-09-12 10:58:04 +03001516
1517 apic_set_reg(apic, APIC_DFR, 0xffffffffU);
Gleb Natapovf8c1ea12012-08-05 15:58:31 +03001518 apic_set_spiv(apic, 0xff);
Eddie Dong97222cc2007-09-12 10:58:04 +03001519 apic_set_reg(apic, APIC_TASKPRI, 0);
Gleb Natapov1e08ec42012-09-13 17:19:24 +03001520 kvm_apic_set_ldr(apic, 0);
Eddie Dong97222cc2007-09-12 10:58:04 +03001521 apic_set_reg(apic, APIC_ESR, 0);
1522 apic_set_reg(apic, APIC_ICR, 0);
1523 apic_set_reg(apic, APIC_ICR2, 0);
1524 apic_set_reg(apic, APIC_TDCR, 0);
1525 apic_set_reg(apic, APIC_TMICT, 0);
1526 for (i = 0; i < 8; i++) {
1527 apic_set_reg(apic, APIC_IRR + 0x10 * i, 0);
1528 apic_set_reg(apic, APIC_ISR + 0x10 * i, 0);
1529 apic_set_reg(apic, APIC_TMR + 0x10 * i, 0);
1530 }
Yang Zhangc7c9c562013-01-25 10:18:51 +08001531 apic->irr_pending = kvm_apic_vid_enabled(vcpu->kvm);
1532 apic->isr_count = kvm_apic_vid_enabled(vcpu->kvm);
Michael S. Tsirkin8680b942012-06-24 19:24:26 +03001533 apic->highest_isr_cache = -1;
Kevin Pedrettib33ac882007-10-21 08:54:53 +02001534 update_divide_count(apic);
Marcelo Tosattid3c7b772009-02-23 10:57:41 -03001535 atomic_set(&apic->lapic_timer.pending, 0);
Gleb Natapovc5af89b2009-06-09 15:56:26 +03001536 if (kvm_vcpu_is_bsp(vcpu))
Gleb Natapov5dbc8f32012-08-05 15:58:27 +03001537 kvm_lapic_set_base(vcpu,
1538 vcpu->arch.apic_base | MSR_IA32_APICBASE_BSP);
Michael S. Tsirkinae7a2a32012-06-24 19:25:07 +03001539 vcpu->arch.pv_eoi.msr_val = 0;
Eddie Dong97222cc2007-09-12 10:58:04 +03001540 apic_update_ppr(apic);
1541
Gleb Natapove1035712009-03-05 16:34:59 +02001542 vcpu->arch.apic_arb_prio = 0;
Gleb Natapov41383772012-04-19 14:06:29 +03001543 vcpu->arch.apic_attention = 0;
Gleb Natapove1035712009-03-05 16:34:59 +02001544
Nadav Amit98eff522014-06-29 12:28:51 +03001545 apic_debug("%s: vcpu=%p, id=%d, base_msr="
Harvey Harrisonb8688d52008-03-03 12:59:56 -08001546 "0x%016" PRIx64 ", base_address=0x%0lx.\n", __func__,
Eddie Dong97222cc2007-09-12 10:58:04 +03001547 vcpu, kvm_apic_id(apic),
Zhang Xiantaoad312c72007-12-13 23:50:52 +08001548 vcpu->arch.apic_base, apic->base_address);
Eddie Dong97222cc2007-09-12 10:58:04 +03001549}
1550
Eddie Dong97222cc2007-09-12 10:58:04 +03001551/*
1552 *----------------------------------------------------------------------
1553 * timer interface
1554 *----------------------------------------------------------------------
1555 */
Eddie Dong1b9778d2007-09-03 16:56:58 +03001556
Avi Kivity2a6eac92012-07-26 18:01:51 +03001557static bool lapic_is_periodic(struct kvm_lapic *apic)
Eddie Dong97222cc2007-09-12 10:58:04 +03001558{
Marcelo Tosattid3c7b772009-02-23 10:57:41 -03001559 return apic_lvtt_period(apic);
Eddie Dong97222cc2007-09-12 10:58:04 +03001560}
1561
Marcelo Tosatti3d808402008-04-11 14:53:26 -03001562int apic_has_pending_timer(struct kvm_vcpu *vcpu)
1563{
Gleb Natapov54e98182012-08-05 15:58:32 +03001564 struct kvm_lapic *apic = vcpu->arch.apic;
Marcelo Tosatti3d808402008-04-11 14:53:26 -03001565
Gleb Natapovc48f1492012-08-05 15:58:33 +03001566 if (kvm_vcpu_has_lapic(vcpu) && apic_enabled(apic) &&
Gleb Natapov54e98182012-08-05 15:58:32 +03001567 apic_lvt_enabled(apic, APIC_LVTT))
1568 return atomic_read(&apic->lapic_timer.pending);
Marcelo Tosatti3d808402008-04-11 14:53:26 -03001569
1570 return 0;
1571}
1572
Avi Kivity89342082011-11-10 14:57:21 +02001573int kvm_apic_local_deliver(struct kvm_lapic *apic, int lvt_type)
Eddie Dong1b9778d2007-09-03 16:56:58 +03001574{
Gleb Natapovc48f1492012-08-05 15:58:33 +03001575 u32 reg = kvm_apic_get_reg(apic, lvt_type);
Jan Kiszka23930f92008-09-26 09:30:52 +02001576 int vector, mode, trig_mode;
Eddie Dong1b9778d2007-09-03 16:56:58 +03001577
Gleb Natapovc48f1492012-08-05 15:58:33 +03001578 if (kvm_apic_hw_enabled(apic) && !(reg & APIC_LVT_MASKED)) {
Jan Kiszka23930f92008-09-26 09:30:52 +02001579 vector = reg & APIC_VECTOR_MASK;
1580 mode = reg & APIC_MODE_MASK;
1581 trig_mode = reg & APIC_LVT_LEVEL_TRIGGER;
Yang Zhangb4f22252013-04-11 19:21:37 +08001582 return __apic_accept_irq(apic, mode, vector, 1, trig_mode,
1583 NULL);
Jan Kiszka23930f92008-09-26 09:30:52 +02001584 }
1585 return 0;
1586}
1587
Jan Kiszka8fdb2352008-10-20 10:20:02 +02001588void kvm_apic_nmi_wd_deliver(struct kvm_vcpu *vcpu)
Jan Kiszka23930f92008-09-26 09:30:52 +02001589{
Jan Kiszka8fdb2352008-10-20 10:20:02 +02001590 struct kvm_lapic *apic = vcpu->arch.apic;
1591
1592 if (apic)
1593 kvm_apic_local_deliver(apic, APIC_LVT0);
Eddie Dong1b9778d2007-09-03 16:56:58 +03001594}
1595
Gregory Haskinsd76685c2009-06-01 12:54:50 -04001596static const struct kvm_io_device_ops apic_mmio_ops = {
1597 .read = apic_mmio_read,
1598 .write = apic_mmio_write,
Gregory Haskinsd76685c2009-06-01 12:54:50 -04001599};
1600
Avi Kivitye9d90d42012-07-26 18:01:50 +03001601static enum hrtimer_restart apic_timer_fn(struct hrtimer *data)
1602{
1603 struct kvm_timer *ktimer = container_of(data, struct kvm_timer, timer);
Avi Kivity2a6eac92012-07-26 18:01:51 +03001604 struct kvm_lapic *apic = container_of(ktimer, struct kvm_lapic, lapic_timer);
Avi Kivitye9d90d42012-07-26 18:01:50 +03001605
Radim Krčmář5d87db72014-10-10 19:15:08 +02001606 apic_timer_expired(apic);
Avi Kivitye9d90d42012-07-26 18:01:50 +03001607
Avi Kivity2a6eac92012-07-26 18:01:51 +03001608 if (lapic_is_periodic(apic)) {
Avi Kivitye9d90d42012-07-26 18:01:50 +03001609 hrtimer_add_expires_ns(&ktimer->timer, ktimer->period);
1610 return HRTIMER_RESTART;
1611 } else
1612 return HRTIMER_NORESTART;
1613}
1614
Eddie Dong97222cc2007-09-12 10:58:04 +03001615int kvm_create_lapic(struct kvm_vcpu *vcpu)
1616{
1617 struct kvm_lapic *apic;
1618
1619 ASSERT(vcpu != NULL);
1620 apic_debug("apic_init %d\n", vcpu->vcpu_id);
1621
1622 apic = kzalloc(sizeof(*apic), GFP_KERNEL);
1623 if (!apic)
1624 goto nomem;
1625
Zhang Xiantaoad312c72007-12-13 23:50:52 +08001626 vcpu->arch.apic = apic;
Eddie Dong97222cc2007-09-12 10:58:04 +03001627
Takuya Yoshikawaafc20182011-03-05 12:40:20 +09001628 apic->regs = (void *)get_zeroed_page(GFP_KERNEL);
1629 if (!apic->regs) {
Eddie Dong97222cc2007-09-12 10:58:04 +03001630 printk(KERN_ERR "malloc apic regs error for vcpu %x\n",
1631 vcpu->vcpu_id);
Rusty Russelld5894442007-10-08 10:48:30 +10001632 goto nomem_free_apic;
Eddie Dong97222cc2007-09-12 10:58:04 +03001633 }
Eddie Dong97222cc2007-09-12 10:58:04 +03001634 apic->vcpu = vcpu;
1635
Marcelo Tosattid3c7b772009-02-23 10:57:41 -03001636 hrtimer_init(&apic->lapic_timer.timer, CLOCK_MONOTONIC,
1637 HRTIMER_MODE_ABS);
Avi Kivitye9d90d42012-07-26 18:01:50 +03001638 apic->lapic_timer.timer.function = apic_timer_fn;
Marcelo Tosattid3c7b772009-02-23 10:57:41 -03001639
Gleb Natapovc5cc4212012-08-05 15:58:30 +03001640 /*
1641 * APIC is created enabled. This will prevent kvm_lapic_set_base from
1642 * thinking that APIC satet has changed.
1643 */
1644 vcpu->arch.apic_base = MSR_IA32_APICBASE_ENABLE;
Gleb Natapov6aed64a2012-08-05 15:58:28 +03001645 kvm_lapic_set_base(vcpu,
1646 APIC_DEFAULT_PHYS_BASE | MSR_IA32_APICBASE_ENABLE);
Eddie Dong97222cc2007-09-12 10:58:04 +03001647
Gleb Natapovf8c1ea12012-08-05 15:58:31 +03001648 static_key_slow_inc(&apic_sw_disabled.key); /* sw disabled at reset */
He, Qingc5ec1532007-09-03 17:07:41 +03001649 kvm_lapic_reset(vcpu);
Gregory Haskinsd76685c2009-06-01 12:54:50 -04001650 kvm_iodevice_init(&apic->dev, &apic_mmio_ops);
Eddie Dong97222cc2007-09-12 10:58:04 +03001651
1652 return 0;
Rusty Russelld5894442007-10-08 10:48:30 +10001653nomem_free_apic:
1654 kfree(apic);
Eddie Dong97222cc2007-09-12 10:58:04 +03001655nomem:
Eddie Dong97222cc2007-09-12 10:58:04 +03001656 return -ENOMEM;
1657}
Eddie Dong97222cc2007-09-12 10:58:04 +03001658
1659int kvm_apic_has_interrupt(struct kvm_vcpu *vcpu)
1660{
Zhang Xiantaoad312c72007-12-13 23:50:52 +08001661 struct kvm_lapic *apic = vcpu->arch.apic;
Eddie Dong97222cc2007-09-12 10:58:04 +03001662 int highest_irr;
1663
Gleb Natapovc48f1492012-08-05 15:58:33 +03001664 if (!kvm_vcpu_has_lapic(vcpu) || !apic_enabled(apic))
Eddie Dong97222cc2007-09-12 10:58:04 +03001665 return -1;
1666
Yang, Sheng6e5d8652007-09-12 18:03:11 +08001667 apic_update_ppr(apic);
Eddie Dong97222cc2007-09-12 10:58:04 +03001668 highest_irr = apic_find_highest_irr(apic);
1669 if ((highest_irr == -1) ||
Gleb Natapovc48f1492012-08-05 15:58:33 +03001670 ((highest_irr & 0xF0) <= kvm_apic_get_reg(apic, APIC_PROCPRI)))
Eddie Dong97222cc2007-09-12 10:58:04 +03001671 return -1;
1672 return highest_irr;
1673}
1674
Qing He40487c62007-09-17 14:47:13 +08001675int kvm_apic_accept_pic_intr(struct kvm_vcpu *vcpu)
1676{
Gleb Natapovc48f1492012-08-05 15:58:33 +03001677 u32 lvt0 = kvm_apic_get_reg(vcpu->arch.apic, APIC_LVT0);
Qing He40487c62007-09-17 14:47:13 +08001678 int r = 0;
1679
Gleb Natapovc48f1492012-08-05 15:58:33 +03001680 if (!kvm_apic_hw_enabled(vcpu->arch.apic))
Chris Lalancettee7dca5c2010-06-16 17:11:12 -04001681 r = 1;
1682 if ((lvt0 & APIC_LVT_MASKED) == 0 &&
1683 GET_APIC_DELIVERY_MODE(lvt0) == APIC_MODE_EXTINT)
1684 r = 1;
Qing He40487c62007-09-17 14:47:13 +08001685 return r;
1686}
1687
Eddie Dong1b9778d2007-09-03 16:56:58 +03001688void kvm_inject_apic_timer_irqs(struct kvm_vcpu *vcpu)
1689{
Zhang Xiantaoad312c72007-12-13 23:50:52 +08001690 struct kvm_lapic *apic = vcpu->arch.apic;
Eddie Dong1b9778d2007-09-03 16:56:58 +03001691
Gleb Natapovc48f1492012-08-05 15:58:33 +03001692 if (!kvm_vcpu_has_lapic(vcpu))
Gleb Natapov54e98182012-08-05 15:58:32 +03001693 return;
1694
1695 if (atomic_read(&apic->lapic_timer.pending) > 0) {
Jan Kiszkaf1ed0452013-04-28 14:00:41 +02001696 kvm_apic_local_deliver(apic, APIC_LVTT);
Nadav Amitfae0ba22014-08-18 22:42:13 +03001697 if (apic_lvtt_tscdeadline(apic))
1698 apic->lapic_timer.tscdeadline = 0;
Jan Kiszkaf1ed0452013-04-28 14:00:41 +02001699 atomic_set(&apic->lapic_timer.pending, 0);
Eddie Dong1b9778d2007-09-03 16:56:58 +03001700 }
1701}
1702
Eddie Dong97222cc2007-09-12 10:58:04 +03001703int kvm_get_apic_interrupt(struct kvm_vcpu *vcpu)
1704{
1705 int vector = kvm_apic_has_interrupt(vcpu);
Zhang Xiantaoad312c72007-12-13 23:50:52 +08001706 struct kvm_lapic *apic = vcpu->arch.apic;
Eddie Dong97222cc2007-09-12 10:58:04 +03001707
1708 if (vector == -1)
1709 return -1;
1710
Wanpeng Li56cc2402014-08-05 12:42:24 +08001711 /*
1712 * We get here even with APIC virtualization enabled, if doing
1713 * nested virtualization and L1 runs with the "acknowledge interrupt
1714 * on exit" mode. Then we cannot inject the interrupt via RVI,
1715 * because the process would deliver it through the IDT.
1716 */
1717
Michael S. Tsirkin8680b942012-06-24 19:24:26 +03001718 apic_set_isr(vector, apic);
Eddie Dong97222cc2007-09-12 10:58:04 +03001719 apic_update_ppr(apic);
1720 apic_clear_irr(vector, apic);
1721 return vector;
1722}
Eddie Dong96ad2cc2007-09-06 12:22:56 +03001723
Gleb Natapov64eb0622012-08-08 15:24:36 +03001724void kvm_apic_post_state_restore(struct kvm_vcpu *vcpu,
1725 struct kvm_lapic_state *s)
Eddie Dong96ad2cc2007-09-06 12:22:56 +03001726{
Zhang Xiantaoad312c72007-12-13 23:50:52 +08001727 struct kvm_lapic *apic = vcpu->arch.apic;
Eddie Dong96ad2cc2007-09-06 12:22:56 +03001728
Gleb Natapov5dbc8f32012-08-05 15:58:27 +03001729 kvm_lapic_set_base(vcpu, vcpu->arch.apic_base);
Gleb Natapov64eb0622012-08-08 15:24:36 +03001730 /* set SPIV separately to get count of SW disabled APICs right */
1731 apic_set_spiv(apic, *((u32 *)(s->regs + APIC_SPIV)));
1732 memcpy(vcpu->arch.apic->regs, s->regs, sizeof *s);
Gleb Natapov1e08ec42012-09-13 17:19:24 +03001733 /* call kvm_apic_set_id() to put apic into apic_map */
1734 kvm_apic_set_id(apic, kvm_apic_id(apic));
Gleb Natapovfc61b802009-07-05 17:39:35 +03001735 kvm_apic_set_version(vcpu);
1736
Eddie Dong96ad2cc2007-09-06 12:22:56 +03001737 apic_update_ppr(apic);
Marcelo Tosattid3c7b772009-02-23 10:57:41 -03001738 hrtimer_cancel(&apic->lapic_timer.timer);
Eddie Dong96ad2cc2007-09-06 12:22:56 +03001739 update_divide_count(apic);
1740 start_apic_timer(apic);
Marcelo Tosatti6e24a6e2009-12-14 17:37:35 -02001741 apic->irr_pending = true;
Yang Zhangc7c9c562013-01-25 10:18:51 +08001742 apic->isr_count = kvm_apic_vid_enabled(vcpu->kvm) ?
1743 1 : count_vectors(apic->regs + APIC_ISR);
Michael S. Tsirkin8680b942012-06-24 19:24:26 +03001744 apic->highest_isr_cache = -1;
Wei Wang4114c272014-11-05 10:53:43 +08001745 if (kvm_x86_ops->hwapic_irr_update)
1746 kvm_x86_ops->hwapic_irr_update(vcpu,
1747 apic_find_highest_irr(apic));
Yang Zhangc7c9c562013-01-25 10:18:51 +08001748 kvm_x86_ops->hwapic_isr_update(vcpu->kvm, apic_find_highest_isr(apic));
Avi Kivity3842d132010-07-27 12:30:24 +03001749 kvm_make_request(KVM_REQ_EVENT, vcpu);
Yang Zhang10606912013-04-11 19:21:38 +08001750 kvm_rtc_eoi_tracking_restore_one(vcpu);
Eddie Dong96ad2cc2007-09-06 12:22:56 +03001751}
Eddie Donga3d7f852007-09-03 16:15:12 +03001752
Avi Kivity2f52d582008-01-16 12:49:30 +02001753void __kvm_migrate_apic_timer(struct kvm_vcpu *vcpu)
Eddie Donga3d7f852007-09-03 16:15:12 +03001754{
Eddie Donga3d7f852007-09-03 16:15:12 +03001755 struct hrtimer *timer;
1756
Gleb Natapovc48f1492012-08-05 15:58:33 +03001757 if (!kvm_vcpu_has_lapic(vcpu))
Eddie Donga3d7f852007-09-03 16:15:12 +03001758 return;
1759
Gleb Natapov54e98182012-08-05 15:58:32 +03001760 timer = &vcpu->arch.apic->lapic_timer.timer;
Eddie Donga3d7f852007-09-03 16:15:12 +03001761 if (hrtimer_cancel(timer))
Arjan van de Venbeb20d522008-09-01 14:55:57 -07001762 hrtimer_start_expires(timer, HRTIMER_MODE_ABS);
Eddie Donga3d7f852007-09-03 16:15:12 +03001763}
Avi Kivityb93463a2007-10-25 16:52:32 +02001764
Michael S. Tsirkinae7a2a32012-06-24 19:25:07 +03001765/*
1766 * apic_sync_pv_eoi_from_guest - called on vmexit or cancel interrupt
1767 *
1768 * Detect whether guest triggered PV EOI since the
1769 * last entry. If yes, set EOI on guests's behalf.
1770 * Clear PV EOI in guest memory in any case.
1771 */
1772static void apic_sync_pv_eoi_from_guest(struct kvm_vcpu *vcpu,
1773 struct kvm_lapic *apic)
1774{
1775 bool pending;
1776 int vector;
1777 /*
1778 * PV EOI state is derived from KVM_APIC_PV_EOI_PENDING in host
1779 * and KVM_PV_EOI_ENABLED in guest memory as follows:
1780 *
1781 * KVM_APIC_PV_EOI_PENDING is unset:
1782 * -> host disabled PV EOI.
1783 * KVM_APIC_PV_EOI_PENDING is set, KVM_PV_EOI_ENABLED is set:
1784 * -> host enabled PV EOI, guest did not execute EOI yet.
1785 * KVM_APIC_PV_EOI_PENDING is set, KVM_PV_EOI_ENABLED is unset:
1786 * -> host enabled PV EOI, guest executed EOI.
1787 */
1788 BUG_ON(!pv_eoi_enabled(vcpu));
1789 pending = pv_eoi_get_pending(vcpu);
1790 /*
1791 * Clear pending bit in any case: it will be set again on vmentry.
1792 * While this might not be ideal from performance point of view,
1793 * this makes sure pv eoi is only enabled when we know it's safe.
1794 */
1795 pv_eoi_clr_pending(vcpu);
1796 if (pending)
1797 return;
1798 vector = apic_set_eoi(apic);
1799 trace_kvm_pv_eoi(apic, vector);
1800}
1801
Avi Kivityb93463a2007-10-25 16:52:32 +02001802void kvm_lapic_sync_from_vapic(struct kvm_vcpu *vcpu)
1803{
1804 u32 data;
Avi Kivityb93463a2007-10-25 16:52:32 +02001805
Michael S. Tsirkinae7a2a32012-06-24 19:25:07 +03001806 if (test_bit(KVM_APIC_PV_EOI_PENDING, &vcpu->arch.apic_attention))
1807 apic_sync_pv_eoi_from_guest(vcpu, vcpu->arch.apic);
1808
Gleb Natapov41383772012-04-19 14:06:29 +03001809 if (!test_bit(KVM_APIC_CHECK_VAPIC, &vcpu->arch.apic_attention))
Avi Kivityb93463a2007-10-25 16:52:32 +02001810 return;
1811
Andy Honigfda4e2e82013-11-20 10:23:22 -08001812 kvm_read_guest_cached(vcpu->kvm, &vcpu->arch.apic->vapic_cache, &data,
1813 sizeof(u32));
Avi Kivityb93463a2007-10-25 16:52:32 +02001814
1815 apic_set_tpr(vcpu->arch.apic, data & 0xff);
1816}
1817
Michael S. Tsirkinae7a2a32012-06-24 19:25:07 +03001818/*
1819 * apic_sync_pv_eoi_to_guest - called before vmentry
1820 *
1821 * Detect whether it's safe to enable PV EOI and
1822 * if yes do so.
1823 */
1824static void apic_sync_pv_eoi_to_guest(struct kvm_vcpu *vcpu,
1825 struct kvm_lapic *apic)
1826{
1827 if (!pv_eoi_enabled(vcpu) ||
1828 /* IRR set or many bits in ISR: could be nested. */
1829 apic->irr_pending ||
1830 /* Cache not set: could be safe but we don't bother. */
1831 apic->highest_isr_cache == -1 ||
1832 /* Need EOI to update ioapic. */
1833 kvm_ioapic_handles_vector(vcpu->kvm, apic->highest_isr_cache)) {
1834 /*
1835 * PV EOI was disabled by apic_sync_pv_eoi_from_guest
1836 * so we need not do anything here.
1837 */
1838 return;
1839 }
1840
1841 pv_eoi_set_pending(apic->vcpu);
1842}
1843
Avi Kivityb93463a2007-10-25 16:52:32 +02001844void kvm_lapic_sync_to_vapic(struct kvm_vcpu *vcpu)
1845{
1846 u32 data, tpr;
1847 int max_irr, max_isr;
Michael S. Tsirkinae7a2a32012-06-24 19:25:07 +03001848 struct kvm_lapic *apic = vcpu->arch.apic;
Avi Kivityb93463a2007-10-25 16:52:32 +02001849
Michael S. Tsirkinae7a2a32012-06-24 19:25:07 +03001850 apic_sync_pv_eoi_to_guest(vcpu, apic);
1851
Gleb Natapov41383772012-04-19 14:06:29 +03001852 if (!test_bit(KVM_APIC_CHECK_VAPIC, &vcpu->arch.apic_attention))
Avi Kivityb93463a2007-10-25 16:52:32 +02001853 return;
1854
Gleb Natapovc48f1492012-08-05 15:58:33 +03001855 tpr = kvm_apic_get_reg(apic, APIC_TASKPRI) & 0xff;
Avi Kivityb93463a2007-10-25 16:52:32 +02001856 max_irr = apic_find_highest_irr(apic);
1857 if (max_irr < 0)
1858 max_irr = 0;
1859 max_isr = apic_find_highest_isr(apic);
1860 if (max_isr < 0)
1861 max_isr = 0;
1862 data = (tpr & 0xff) | ((max_isr & 0xf0) << 8) | (max_irr << 24);
1863
Andy Honigfda4e2e82013-11-20 10:23:22 -08001864 kvm_write_guest_cached(vcpu->kvm, &vcpu->arch.apic->vapic_cache, &data,
1865 sizeof(u32));
Avi Kivityb93463a2007-10-25 16:52:32 +02001866}
1867
Andy Honigfda4e2e82013-11-20 10:23:22 -08001868int kvm_lapic_set_vapic_addr(struct kvm_vcpu *vcpu, gpa_t vapic_addr)
Avi Kivityb93463a2007-10-25 16:52:32 +02001869{
Andy Honigfda4e2e82013-11-20 10:23:22 -08001870 if (vapic_addr) {
1871 if (kvm_gfn_to_hva_cache_init(vcpu->kvm,
1872 &vcpu->arch.apic->vapic_cache,
1873 vapic_addr, sizeof(u32)))
1874 return -EINVAL;
Gleb Natapov41383772012-04-19 14:06:29 +03001875 __set_bit(KVM_APIC_CHECK_VAPIC, &vcpu->arch.apic_attention);
Andy Honigfda4e2e82013-11-20 10:23:22 -08001876 } else {
Gleb Natapov41383772012-04-19 14:06:29 +03001877 __clear_bit(KVM_APIC_CHECK_VAPIC, &vcpu->arch.apic_attention);
Andy Honigfda4e2e82013-11-20 10:23:22 -08001878 }
1879
1880 vcpu->arch.apic->vapic_addr = vapic_addr;
1881 return 0;
Avi Kivityb93463a2007-10-25 16:52:32 +02001882}
Gleb Natapov0105d1a2009-07-05 17:39:36 +03001883
1884int kvm_x2apic_msr_write(struct kvm_vcpu *vcpu, u32 msr, u64 data)
1885{
1886 struct kvm_lapic *apic = vcpu->arch.apic;
1887 u32 reg = (msr - APIC_BASE_MSR) << 4;
1888
1889 if (!irqchip_in_kernel(vcpu->kvm) || !apic_x2apic_mode(apic))
1890 return 1;
1891
Nadav Amitc69d3d92014-11-26 17:56:25 +02001892 if (reg == APIC_ICR2)
1893 return 1;
1894
Gleb Natapov0105d1a2009-07-05 17:39:36 +03001895 /* if this is ICR write vector before command */
Radim Krčmářdecdc282014-11-26 17:07:05 +01001896 if (reg == APIC_ICR)
Gleb Natapov0105d1a2009-07-05 17:39:36 +03001897 apic_reg_write(apic, APIC_ICR2, (u32)(data >> 32));
1898 return apic_reg_write(apic, reg, (u32)data);
1899}
1900
1901int kvm_x2apic_msr_read(struct kvm_vcpu *vcpu, u32 msr, u64 *data)
1902{
1903 struct kvm_lapic *apic = vcpu->arch.apic;
1904 u32 reg = (msr - APIC_BASE_MSR) << 4, low, high = 0;
1905
1906 if (!irqchip_in_kernel(vcpu->kvm) || !apic_x2apic_mode(apic))
1907 return 1;
1908
Nadav Amitc69d3d92014-11-26 17:56:25 +02001909 if (reg == APIC_DFR || reg == APIC_ICR2) {
1910 apic_debug("KVM_APIC_READ: read x2apic reserved register %x\n",
1911 reg);
1912 return 1;
1913 }
1914
Gleb Natapov0105d1a2009-07-05 17:39:36 +03001915 if (apic_reg_read(apic, reg, 4, &low))
1916 return 1;
Radim Krčmářdecdc282014-11-26 17:07:05 +01001917 if (reg == APIC_ICR)
Gleb Natapov0105d1a2009-07-05 17:39:36 +03001918 apic_reg_read(apic, APIC_ICR2, 4, &high);
1919
1920 *data = (((u64)high) << 32) | low;
1921
1922 return 0;
1923}
Gleb Natapov10388a02010-01-17 15:51:23 +02001924
1925int kvm_hv_vapic_msr_write(struct kvm_vcpu *vcpu, u32 reg, u64 data)
1926{
1927 struct kvm_lapic *apic = vcpu->arch.apic;
1928
Gleb Natapovc48f1492012-08-05 15:58:33 +03001929 if (!kvm_vcpu_has_lapic(vcpu))
Gleb Natapov10388a02010-01-17 15:51:23 +02001930 return 1;
1931
1932 /* if this is ICR write vector before command */
1933 if (reg == APIC_ICR)
1934 apic_reg_write(apic, APIC_ICR2, (u32)(data >> 32));
1935 return apic_reg_write(apic, reg, (u32)data);
1936}
1937
1938int kvm_hv_vapic_msr_read(struct kvm_vcpu *vcpu, u32 reg, u64 *data)
1939{
1940 struct kvm_lapic *apic = vcpu->arch.apic;
1941 u32 low, high = 0;
1942
Gleb Natapovc48f1492012-08-05 15:58:33 +03001943 if (!kvm_vcpu_has_lapic(vcpu))
Gleb Natapov10388a02010-01-17 15:51:23 +02001944 return 1;
1945
1946 if (apic_reg_read(apic, reg, 4, &low))
1947 return 1;
1948 if (reg == APIC_ICR)
1949 apic_reg_read(apic, APIC_ICR2, 4, &high);
1950
1951 *data = (((u64)high) << 32) | low;
1952
1953 return 0;
1954}
Michael S. Tsirkinae7a2a32012-06-24 19:25:07 +03001955
1956int kvm_lapic_enable_pv_eoi(struct kvm_vcpu *vcpu, u64 data)
1957{
1958 u64 addr = data & ~KVM_MSR_ENABLED;
1959 if (!IS_ALIGNED(addr, 4))
1960 return 1;
1961
1962 vcpu->arch.pv_eoi.msr_val = data;
1963 if (!pv_eoi_enabled(vcpu))
1964 return 0;
1965 return kvm_gfn_to_hva_cache_init(vcpu->kvm, &vcpu->arch.pv_eoi.data,
Andrew Honig8f964522013-03-29 09:35:21 -07001966 addr, sizeof(u8));
Michael S. Tsirkinae7a2a32012-06-24 19:25:07 +03001967}
Gleb Natapovc5cc4212012-08-05 15:58:30 +03001968
Jan Kiszka66450a22013-03-13 12:42:34 +01001969void kvm_apic_accept_events(struct kvm_vcpu *vcpu)
1970{
1971 struct kvm_lapic *apic = vcpu->arch.apic;
Paolo Bonzini2b4a2732014-11-24 14:35:24 +01001972 u8 sipi_vector;
Gleb Natapov299018f2013-06-03 11:30:02 +03001973 unsigned long pe;
Jan Kiszka66450a22013-03-13 12:42:34 +01001974
Gleb Natapov299018f2013-06-03 11:30:02 +03001975 if (!kvm_vcpu_has_lapic(vcpu) || !apic->pending_events)
Jan Kiszka66450a22013-03-13 12:42:34 +01001976 return;
1977
Gleb Natapov299018f2013-06-03 11:30:02 +03001978 pe = xchg(&apic->pending_events, 0);
1979
1980 if (test_bit(KVM_APIC_INIT, &pe)) {
Jan Kiszka66450a22013-03-13 12:42:34 +01001981 kvm_lapic_reset(vcpu);
1982 kvm_vcpu_reset(vcpu);
1983 if (kvm_vcpu_is_bsp(apic->vcpu))
1984 vcpu->arch.mp_state = KVM_MP_STATE_RUNNABLE;
1985 else
1986 vcpu->arch.mp_state = KVM_MP_STATE_INIT_RECEIVED;
1987 }
Gleb Natapov299018f2013-06-03 11:30:02 +03001988 if (test_bit(KVM_APIC_SIPI, &pe) &&
Jan Kiszka66450a22013-03-13 12:42:34 +01001989 vcpu->arch.mp_state == KVM_MP_STATE_INIT_RECEIVED) {
1990 /* evaluate pending_events before reading the vector */
1991 smp_rmb();
1992 sipi_vector = apic->sipi_vector;
Nadav Amit98eff522014-06-29 12:28:51 +03001993 apic_debug("vcpu %d received sipi with vector # %x\n",
Jan Kiszka66450a22013-03-13 12:42:34 +01001994 vcpu->vcpu_id, sipi_vector);
1995 kvm_vcpu_deliver_sipi_vector(vcpu, sipi_vector);
1996 vcpu->arch.mp_state = KVM_MP_STATE_RUNNABLE;
1997 }
1998}
1999
Gleb Natapovc5cc4212012-08-05 15:58:30 +03002000void kvm_lapic_init(void)
2001{
2002 /* do not patch jump label more than once per second */
2003 jump_label_rate_limit(&apic_hw_disabled, HZ);
Gleb Natapovf8c1ea12012-08-05 15:58:31 +03002004 jump_label_rate_limit(&apic_sw_disabled, HZ);
Gleb Natapovc5cc4212012-08-05 15:58:30 +03002005}