blob: 108aaff0b2113721d19341617cfbb07975275c5e [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001/*
Francois Romieu07d3f512007-02-21 22:40:46 +01002 * r8169.c: RealTek 8169/8168/8101 ethernet driver.
3 *
4 * Copyright (c) 2002 ShuChen <shuchen@realtek.com.tw>
5 * Copyright (c) 2003 - 2007 Francois Romieu <romieu@fr.zoreil.com>
6 * Copyright (c) a lot of people too. Please respect their work.
7 *
8 * See MAINTAINERS file for support contact information.
Linus Torvalds1da177e2005-04-16 15:20:36 -07009 */
10
11#include <linux/module.h>
12#include <linux/moduleparam.h>
13#include <linux/pci.h>
14#include <linux/netdevice.h>
15#include <linux/etherdevice.h>
16#include <linux/delay.h>
17#include <linux/ethtool.h>
18#include <linux/mii.h>
19#include <linux/if_vlan.h>
20#include <linux/crc32.h>
21#include <linux/in.h>
22#include <linux/ip.h>
23#include <linux/tcp.h>
24#include <linux/init.h>
25#include <linux/dma-mapping.h>
26
Francois Romieu99f252b2007-04-02 22:59:59 +020027#include <asm/system.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070028#include <asm/io.h>
29#include <asm/irq.h>
30
Francois Romieu865c6522008-05-11 14:51:00 +020031#define RTL8169_VERSION "2.3LK-NAPI"
Linus Torvalds1da177e2005-04-16 15:20:36 -070032#define MODULENAME "r8169"
33#define PFX MODULENAME ": "
34
35#ifdef RTL8169_DEBUG
36#define assert(expr) \
Francois Romieu5b0384f2006-08-16 16:00:01 +020037 if (!(expr)) { \
38 printk( "Assertion failed! %s,%s,%s,line=%d\n", \
Harvey Harrisonb39d66a2008-08-20 16:52:04 -070039 #expr,__FILE__,__func__,__LINE__); \
Francois Romieu5b0384f2006-08-16 16:00:01 +020040 }
Joe Perches06fa7352007-10-18 21:15:00 +020041#define dprintk(fmt, args...) \
42 do { printk(KERN_DEBUG PFX fmt, ## args); } while (0)
Linus Torvalds1da177e2005-04-16 15:20:36 -070043#else
44#define assert(expr) do {} while (0)
45#define dprintk(fmt, args...) do {} while (0)
46#endif /* RTL8169_DEBUG */
47
Stephen Hemmingerb57b7e52005-05-27 21:11:52 +020048#define R8169_MSG_DEFAULT \
Francois Romieuf0e837d2005-09-30 16:54:02 -070049 (NETIF_MSG_DRV | NETIF_MSG_PROBE | NETIF_MSG_IFUP | NETIF_MSG_IFDOWN)
Stephen Hemmingerb57b7e52005-05-27 21:11:52 +020050
Linus Torvalds1da177e2005-04-16 15:20:36 -070051#define TX_BUFFS_AVAIL(tp) \
52 (tp->dirty_tx + NUM_TX_DESC - tp->cur_tx - 1)
53
Linus Torvalds1da177e2005-04-16 15:20:36 -070054/* Maximum events (Rx packets, etc.) to handle at each interrupt. */
Arjan van de Venf71e1302006-03-03 21:33:57 -050055static const int max_interrupt_work = 20;
Linus Torvalds1da177e2005-04-16 15:20:36 -070056
57/* Maximum number of multicast addresses to filter (vs. Rx-all-multicast).
58 The RTL chips use a 64 element hash table based on the Ethernet CRC. */
Arjan van de Venf71e1302006-03-03 21:33:57 -050059static const int multicast_filter_limit = 32;
Linus Torvalds1da177e2005-04-16 15:20:36 -070060
61/* MAC address length */
62#define MAC_ADDR_LEN 6
63
Francois Romieu9c14cea2008-07-05 00:21:15 +020064#define MAX_READ_REQUEST_SHIFT 12
Linus Torvalds1da177e2005-04-16 15:20:36 -070065#define RX_FIFO_THRESH 7 /* 7 means NO threshold, Rx buffer level before first PCI xfer. */
66#define RX_DMA_BURST 6 /* Maximum PCI burst, '6' is 1024 */
67#define TX_DMA_BURST 6 /* Maximum PCI burst, '6' is 1024 */
Francois Romieu07d3f512007-02-21 22:40:46 +010068#define EarlyTxThld 0x3F /* 0x3F means NO early transmit */
Linus Torvalds1da177e2005-04-16 15:20:36 -070069#define RxPacketMaxSize 0x3FE8 /* 16K - 1 - ETH_HLEN - VLAN - CRC... */
70#define SafeMtu 0x1c20 /* ... actually life sucks beyond ~7k */
71#define InterFrameGap 0x03 /* 3 means InterFrameGap = the shortest one */
72
73#define R8169_REGS_SIZE 256
74#define R8169_NAPI_WEIGHT 64
75#define NUM_TX_DESC 64 /* Number of Tx descriptor registers */
76#define NUM_RX_DESC 256 /* Number of Rx descriptor registers */
77#define RX_BUF_SIZE 1536 /* Rx Buffer size */
78#define R8169_TX_RING_BYTES (NUM_TX_DESC * sizeof(struct TxDesc))
79#define R8169_RX_RING_BYTES (NUM_RX_DESC * sizeof(struct RxDesc))
80
81#define RTL8169_TX_TIMEOUT (6*HZ)
82#define RTL8169_PHY_TIMEOUT (10*HZ)
83
84/* write/read MMIO register */
85#define RTL_W8(reg, val8) writeb ((val8), ioaddr + (reg))
86#define RTL_W16(reg, val16) writew ((val16), ioaddr + (reg))
87#define RTL_W32(reg, val32) writel ((val32), ioaddr + (reg))
88#define RTL_R8(reg) readb (ioaddr + (reg))
89#define RTL_R16(reg) readw (ioaddr + (reg))
90#define RTL_R32(reg) ((unsigned long) readl (ioaddr + (reg)))
91
92enum mac_version {
Francois Romieuba6eb6e2007-06-11 23:35:18 +020093 RTL_GIGA_MAC_VER_01 = 0x01, // 8169
94 RTL_GIGA_MAC_VER_02 = 0x02, // 8169S
95 RTL_GIGA_MAC_VER_03 = 0x03, // 8110S
96 RTL_GIGA_MAC_VER_04 = 0x04, // 8169SB
97 RTL_GIGA_MAC_VER_05 = 0x05, // 8110SCd
Francois Romieu6dccd162007-02-13 23:38:05 +010098 RTL_GIGA_MAC_VER_06 = 0x06, // 8110SCe
Francois Romieu2857ffb2008-08-02 21:08:49 +020099 RTL_GIGA_MAC_VER_07 = 0x07, // 8102e
100 RTL_GIGA_MAC_VER_08 = 0x08, // 8102e
101 RTL_GIGA_MAC_VER_09 = 0x09, // 8102e
102 RTL_GIGA_MAC_VER_10 = 0x0a, // 8101e
Francois Romieu2dd99532007-06-11 23:22:52 +0200103 RTL_GIGA_MAC_VER_11 = 0x0b, // 8168Bb
Francois Romieue3cf0cc2007-08-17 14:55:46 +0200104 RTL_GIGA_MAC_VER_12 = 0x0c, // 8168Be
105 RTL_GIGA_MAC_VER_13 = 0x0d, // 8101Eb
106 RTL_GIGA_MAC_VER_14 = 0x0e, // 8101 ?
107 RTL_GIGA_MAC_VER_15 = 0x0f, // 8101 ?
108 RTL_GIGA_MAC_VER_16 = 0x11, // 8101Ec
109 RTL_GIGA_MAC_VER_17 = 0x10, // 8168Bf
110 RTL_GIGA_MAC_VER_18 = 0x12, // 8168CP
111 RTL_GIGA_MAC_VER_19 = 0x13, // 8168C
112 RTL_GIGA_MAC_VER_20 = 0x14 // 8168C
Linus Torvalds1da177e2005-04-16 15:20:36 -0700113};
114
Linus Torvalds1da177e2005-04-16 15:20:36 -0700115#define _R(NAME,MAC,MASK) \
116 { .name = NAME, .mac_version = MAC, .RxConfigMask = MASK }
117
Jesper Juhl3c6bee12006-01-09 20:54:01 -0800118static const struct {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700119 const char *name;
120 u8 mac_version;
121 u32 RxConfigMask; /* Clears the bits supported by this chip */
122} rtl_chip_info[] = {
Francois Romieuba6eb6e2007-06-11 23:35:18 +0200123 _R("RTL8169", RTL_GIGA_MAC_VER_01, 0xff7e1880), // 8169
124 _R("RTL8169s", RTL_GIGA_MAC_VER_02, 0xff7e1880), // 8169S
125 _R("RTL8110s", RTL_GIGA_MAC_VER_03, 0xff7e1880), // 8110S
126 _R("RTL8169sb/8110sb", RTL_GIGA_MAC_VER_04, 0xff7e1880), // 8169SB
127 _R("RTL8169sc/8110sc", RTL_GIGA_MAC_VER_05, 0xff7e1880), // 8110SCd
Francois Romieu6dccd162007-02-13 23:38:05 +0100128 _R("RTL8169sc/8110sc", RTL_GIGA_MAC_VER_06, 0xff7e1880), // 8110SCe
Francois Romieu2857ffb2008-08-02 21:08:49 +0200129 _R("RTL8102e", RTL_GIGA_MAC_VER_07, 0xff7e1880), // PCI-E
130 _R("RTL8102e", RTL_GIGA_MAC_VER_08, 0xff7e1880), // PCI-E
131 _R("RTL8102e", RTL_GIGA_MAC_VER_09, 0xff7e1880), // PCI-E
132 _R("RTL8101e", RTL_GIGA_MAC_VER_10, 0xff7e1880), // PCI-E
Francois Romieubcf0bf92006-07-26 23:14:13 +0200133 _R("RTL8168b/8111b", RTL_GIGA_MAC_VER_11, 0xff7e1880), // PCI-E
134 _R("RTL8168b/8111b", RTL_GIGA_MAC_VER_12, 0xff7e1880), // PCI-E
135 _R("RTL8101e", RTL_GIGA_MAC_VER_13, 0xff7e1880), // PCI-E 8139
136 _R("RTL8100e", RTL_GIGA_MAC_VER_14, 0xff7e1880), // PCI-E 8139
Francois Romieue3cf0cc2007-08-17 14:55:46 +0200137 _R("RTL8100e", RTL_GIGA_MAC_VER_15, 0xff7e1880), // PCI-E 8139
138 _R("RTL8168b/8111b", RTL_GIGA_MAC_VER_17, 0xff7e1880), // PCI-E
139 _R("RTL8101e", RTL_GIGA_MAC_VER_16, 0xff7e1880), // PCI-E
140 _R("RTL8168cp/8111cp", RTL_GIGA_MAC_VER_18, 0xff7e1880), // PCI-E
141 _R("RTL8168c/8111c", RTL_GIGA_MAC_VER_19, 0xff7e1880), // PCI-E
142 _R("RTL8168c/8111c", RTL_GIGA_MAC_VER_20, 0xff7e1880) // PCI-E
Linus Torvalds1da177e2005-04-16 15:20:36 -0700143};
144#undef _R
145
Francois Romieubcf0bf92006-07-26 23:14:13 +0200146enum cfg_version {
147 RTL_CFG_0 = 0x00,
148 RTL_CFG_1,
149 RTL_CFG_2
150};
151
Francois Romieu07ce4062007-02-23 23:36:39 +0100152static void rtl_hw_start_8169(struct net_device *);
153static void rtl_hw_start_8168(struct net_device *);
154static void rtl_hw_start_8101(struct net_device *);
155
Linus Torvalds1da177e2005-04-16 15:20:36 -0700156static struct pci_device_id rtl8169_pci_tbl[] = {
Francois Romieubcf0bf92006-07-26 23:14:13 +0200157 { PCI_DEVICE(PCI_VENDOR_ID_REALTEK, 0x8129), 0, 0, RTL_CFG_0 },
Francois Romieud2eed8c2006-08-31 22:01:07 +0200158 { PCI_DEVICE(PCI_VENDOR_ID_REALTEK, 0x8136), 0, 0, RTL_CFG_2 },
Francois Romieud81bf552006-09-20 21:31:20 +0200159 { PCI_DEVICE(PCI_VENDOR_ID_REALTEK, 0x8167), 0, 0, RTL_CFG_0 },
Francois Romieu07ce4062007-02-23 23:36:39 +0100160 { PCI_DEVICE(PCI_VENDOR_ID_REALTEK, 0x8168), 0, 0, RTL_CFG_1 },
Francois Romieubcf0bf92006-07-26 23:14:13 +0200161 { PCI_DEVICE(PCI_VENDOR_ID_REALTEK, 0x8169), 0, 0, RTL_CFG_0 },
162 { PCI_DEVICE(PCI_VENDOR_ID_DLINK, 0x4300), 0, 0, RTL_CFG_0 },
Francois Romieubc1660b2007-10-12 23:58:09 +0200163 { PCI_DEVICE(PCI_VENDOR_ID_AT, 0xc107), 0, 0, RTL_CFG_0 },
Francois Romieubcf0bf92006-07-26 23:14:13 +0200164 { PCI_DEVICE(0x16ec, 0x0116), 0, 0, RTL_CFG_0 },
165 { PCI_VENDOR_ID_LINKSYS, 0x1032,
166 PCI_ANY_ID, 0x0024, 0, 0, RTL_CFG_0 },
Ciaran McCreesh11d2e282007-11-01 22:48:15 +0100167 { 0x0001, 0x8168,
168 PCI_ANY_ID, 0x2410, 0, 0, RTL_CFG_2 },
Linus Torvalds1da177e2005-04-16 15:20:36 -0700169 {0,},
170};
171
172MODULE_DEVICE_TABLE(pci, rtl8169_pci_tbl);
173
174static int rx_copybreak = 200;
175static int use_dac;
Stephen Hemmingerb57b7e52005-05-27 21:11:52 +0200176static struct {
177 u32 msg_enable;
178} debug = { -1 };
Linus Torvalds1da177e2005-04-16 15:20:36 -0700179
Francois Romieu07d3f512007-02-21 22:40:46 +0100180enum rtl_registers {
181 MAC0 = 0, /* Ethernet hardware address. */
Francois Romieu773d2022007-01-31 23:47:43 +0100182 MAC4 = 4,
Francois Romieu07d3f512007-02-21 22:40:46 +0100183 MAR0 = 8, /* Multicast filter. */
184 CounterAddrLow = 0x10,
185 CounterAddrHigh = 0x14,
186 TxDescStartAddrLow = 0x20,
187 TxDescStartAddrHigh = 0x24,
188 TxHDescStartAddrLow = 0x28,
189 TxHDescStartAddrHigh = 0x2c,
190 FLASH = 0x30,
191 ERSR = 0x36,
192 ChipCmd = 0x37,
193 TxPoll = 0x38,
194 IntrMask = 0x3c,
195 IntrStatus = 0x3e,
196 TxConfig = 0x40,
197 RxConfig = 0x44,
198 RxMissed = 0x4c,
199 Cfg9346 = 0x50,
200 Config0 = 0x51,
201 Config1 = 0x52,
202 Config2 = 0x53,
203 Config3 = 0x54,
204 Config4 = 0x55,
205 Config5 = 0x56,
206 MultiIntr = 0x5c,
207 PHYAR = 0x60,
Francois Romieu07d3f512007-02-21 22:40:46 +0100208 PHYstatus = 0x6c,
209 RxMaxSize = 0xda,
210 CPlusCmd = 0xe0,
211 IntrMitigate = 0xe2,
212 RxDescAddrLow = 0xe4,
213 RxDescAddrHigh = 0xe8,
214 EarlyTxThres = 0xec,
215 FuncEvent = 0xf0,
216 FuncEventMask = 0xf4,
217 FuncPresetState = 0xf8,
218 FuncForceEvent = 0xfc,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700219};
220
Francois Romieuf162a5d2008-06-01 22:37:49 +0200221enum rtl8110_registers {
222 TBICSR = 0x64,
223 TBI_ANAR = 0x68,
224 TBI_LPAR = 0x6a,
225};
226
227enum rtl8168_8101_registers {
228 CSIDR = 0x64,
229 CSIAR = 0x68,
230#define CSIAR_FLAG 0x80000000
231#define CSIAR_WRITE_CMD 0x80000000
232#define CSIAR_BYTE_ENABLE 0x0f
233#define CSIAR_BYTE_ENABLE_SHIFT 12
234#define CSIAR_ADDR_MASK 0x0fff
235
236 EPHYAR = 0x80,
237#define EPHYAR_FLAG 0x80000000
238#define EPHYAR_WRITE_CMD 0x80000000
239#define EPHYAR_REG_MASK 0x1f
240#define EPHYAR_REG_SHIFT 16
241#define EPHYAR_DATA_MASK 0xffff
242 DBG_REG = 0xd1,
243#define FIX_NAK_1 (1 << 4)
244#define FIX_NAK_2 (1 << 3)
245};
246
Francois Romieu07d3f512007-02-21 22:40:46 +0100247enum rtl_register_content {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700248 /* InterruptStatusBits */
Francois Romieu07d3f512007-02-21 22:40:46 +0100249 SYSErr = 0x8000,
250 PCSTimeout = 0x4000,
251 SWInt = 0x0100,
252 TxDescUnavail = 0x0080,
253 RxFIFOOver = 0x0040,
254 LinkChg = 0x0020,
255 RxOverflow = 0x0010,
256 TxErr = 0x0008,
257 TxOK = 0x0004,
258 RxErr = 0x0002,
259 RxOK = 0x0001,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700260
261 /* RxStatusDesc */
Francois Romieu9dccf612006-05-14 12:31:17 +0200262 RxFOVF = (1 << 23),
263 RxRWT = (1 << 22),
264 RxRES = (1 << 21),
265 RxRUNT = (1 << 20),
266 RxCRC = (1 << 19),
Linus Torvalds1da177e2005-04-16 15:20:36 -0700267
268 /* ChipCmdBits */
Francois Romieu07d3f512007-02-21 22:40:46 +0100269 CmdReset = 0x10,
270 CmdRxEnb = 0x08,
271 CmdTxEnb = 0x04,
272 RxBufEmpty = 0x01,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700273
Francois Romieu275391a2007-02-23 23:50:28 +0100274 /* TXPoll register p.5 */
275 HPQ = 0x80, /* Poll cmd on the high prio queue */
276 NPQ = 0x40, /* Poll cmd on the low prio queue */
277 FSWInt = 0x01, /* Forced software interrupt */
278
Linus Torvalds1da177e2005-04-16 15:20:36 -0700279 /* Cfg9346Bits */
Francois Romieu07d3f512007-02-21 22:40:46 +0100280 Cfg9346_Lock = 0x00,
281 Cfg9346_Unlock = 0xc0,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700282
283 /* rx_mode_bits */
Francois Romieu07d3f512007-02-21 22:40:46 +0100284 AcceptErr = 0x20,
285 AcceptRunt = 0x10,
286 AcceptBroadcast = 0x08,
287 AcceptMulticast = 0x04,
288 AcceptMyPhys = 0x02,
289 AcceptAllPhys = 0x01,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700290
291 /* RxConfigBits */
Francois Romieu07d3f512007-02-21 22:40:46 +0100292 RxCfgFIFOShift = 13,
293 RxCfgDMAShift = 8,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700294
295 /* TxConfigBits */
296 TxInterFrameGapShift = 24,
297 TxDMAShift = 8, /* DMA burst value (0-7) is shift this many bits */
298
Francois Romieu5d06a992006-02-23 00:47:58 +0100299 /* Config1 register p.24 */
Francois Romieuf162a5d2008-06-01 22:37:49 +0200300 LEDS1 = (1 << 7),
301 LEDS0 = (1 << 6),
Francois Romieufbac58f2007-10-04 22:51:38 +0200302 MSIEnable = (1 << 5), /* Enable Message Signaled Interrupt */
Francois Romieuf162a5d2008-06-01 22:37:49 +0200303 Speed_down = (1 << 4),
304 MEMMAP = (1 << 3),
305 IOMAP = (1 << 2),
306 VPD = (1 << 1),
Francois Romieu5d06a992006-02-23 00:47:58 +0100307 PMEnable = (1 << 0), /* Power Management Enable */
308
Francois Romieu6dccd162007-02-13 23:38:05 +0100309 /* Config2 register p. 25 */
310 PCI_Clock_66MHz = 0x01,
311 PCI_Clock_33MHz = 0x00,
312
Francois Romieu61a4dcc2006-02-23 00:55:25 +0100313 /* Config3 register p.25 */
314 MagicPacket = (1 << 5), /* Wake up when receives a Magic Packet */
315 LinkUp = (1 << 4), /* Wake up when the cable connection is re-established */
Francois Romieuf162a5d2008-06-01 22:37:49 +0200316 Beacon_en = (1 << 0), /* 8168 only. Reserved in the 8168b */
Francois Romieu61a4dcc2006-02-23 00:55:25 +0100317
Francois Romieu5d06a992006-02-23 00:47:58 +0100318 /* Config5 register p.27 */
Francois Romieu61a4dcc2006-02-23 00:55:25 +0100319 BWF = (1 << 6), /* Accept Broadcast wakeup frame */
320 MWF = (1 << 5), /* Accept Multicast wakeup frame */
321 UWF = (1 << 4), /* Accept Unicast wakeup frame */
322 LanWake = (1 << 1), /* LanWake enable/disable */
Francois Romieu5d06a992006-02-23 00:47:58 +0100323 PMEStatus = (1 << 0), /* PME status can be reset by PCI RST# */
324
Linus Torvalds1da177e2005-04-16 15:20:36 -0700325 /* TBICSR p.28 */
326 TBIReset = 0x80000000,
327 TBILoopback = 0x40000000,
328 TBINwEnable = 0x20000000,
329 TBINwRestart = 0x10000000,
330 TBILinkOk = 0x02000000,
331 TBINwComplete = 0x01000000,
332
333 /* CPlusCmd p.31 */
Francois Romieuf162a5d2008-06-01 22:37:49 +0200334 EnableBist = (1 << 15), // 8168 8101
335 Mac_dbgo_oe = (1 << 14), // 8168 8101
336 Normal_mode = (1 << 13), // unused
337 Force_half_dup = (1 << 12), // 8168 8101
338 Force_rxflow_en = (1 << 11), // 8168 8101
339 Force_txflow_en = (1 << 10), // 8168 8101
340 Cxpl_dbg_sel = (1 << 9), // 8168 8101
341 ASF = (1 << 8), // 8168 8101
342 PktCntrDisable = (1 << 7), // 8168 8101
343 Mac_dbgo_sel = 0x001c, // 8168
Linus Torvalds1da177e2005-04-16 15:20:36 -0700344 RxVlan = (1 << 6),
345 RxChkSum = (1 << 5),
346 PCIDAC = (1 << 4),
347 PCIMulRW = (1 << 3),
Francois Romieu0e485152007-02-20 00:00:26 +0100348 INTT_0 = 0x0000, // 8168
349 INTT_1 = 0x0001, // 8168
350 INTT_2 = 0x0002, // 8168
351 INTT_3 = 0x0003, // 8168
Linus Torvalds1da177e2005-04-16 15:20:36 -0700352
353 /* rtl8169_PHYstatus */
Francois Romieu07d3f512007-02-21 22:40:46 +0100354 TBI_Enable = 0x80,
355 TxFlowCtrl = 0x40,
356 RxFlowCtrl = 0x20,
357 _1000bpsF = 0x10,
358 _100bps = 0x08,
359 _10bps = 0x04,
360 LinkStatus = 0x02,
361 FullDup = 0x01,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700362
Linus Torvalds1da177e2005-04-16 15:20:36 -0700363 /* _TBICSRBit */
Francois Romieu07d3f512007-02-21 22:40:46 +0100364 TBILinkOK = 0x02000000,
Stephen Hemmingerd4a3a0f2005-05-27 21:11:56 +0200365
366 /* DumpCounterCommand */
Francois Romieu07d3f512007-02-21 22:40:46 +0100367 CounterDump = 0x8,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700368};
369
Francois Romieu07d3f512007-02-21 22:40:46 +0100370enum desc_status_bit {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700371 DescOwn = (1 << 31), /* Descriptor is owned by NIC */
372 RingEnd = (1 << 30), /* End of descriptor ring */
373 FirstFrag = (1 << 29), /* First segment of a packet */
374 LastFrag = (1 << 28), /* Final segment of a packet */
375
376 /* Tx private */
377 LargeSend = (1 << 27), /* TCP Large Send Offload (TSO) */
378 MSSShift = 16, /* MSS value position */
379 MSSMask = 0xfff, /* MSS value + LargeSend bit: 12 bits */
380 IPCS = (1 << 18), /* Calculate IP checksum */
381 UDPCS = (1 << 17), /* Calculate UDP/IP checksum */
382 TCPCS = (1 << 16), /* Calculate TCP/IP checksum */
383 TxVlanTag = (1 << 17), /* Add VLAN tag */
384
385 /* Rx private */
386 PID1 = (1 << 18), /* Protocol ID bit 1/2 */
387 PID0 = (1 << 17), /* Protocol ID bit 2/2 */
388
389#define RxProtoUDP (PID1)
390#define RxProtoTCP (PID0)
391#define RxProtoIP (PID1 | PID0)
392#define RxProtoMask RxProtoIP
393
394 IPFail = (1 << 16), /* IP checksum failed */
395 UDPFail = (1 << 15), /* UDP/IP checksum failed */
396 TCPFail = (1 << 14), /* TCP/IP checksum failed */
397 RxVlanTag = (1 << 16), /* VLAN tag available */
398};
399
400#define RsvdMask 0x3fffc000
401
402struct TxDesc {
Rolf Eike Beer6cccd6e2007-05-21 22:11:04 +0200403 __le32 opts1;
404 __le32 opts2;
405 __le64 addr;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700406};
407
408struct RxDesc {
Rolf Eike Beer6cccd6e2007-05-21 22:11:04 +0200409 __le32 opts1;
410 __le32 opts2;
411 __le64 addr;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700412};
413
414struct ring_info {
415 struct sk_buff *skb;
416 u32 len;
417 u8 __pad[sizeof(void *) - sizeof(u32)];
418};
419
Francois Romieuf23e7fd2007-10-04 22:36:14 +0200420enum features {
Francois Romieuccdffb92008-07-26 14:26:06 +0200421 RTL_FEATURE_WOL = (1 << 0),
422 RTL_FEATURE_MSI = (1 << 1),
423 RTL_FEATURE_GMII = (1 << 2),
Francois Romieuf23e7fd2007-10-04 22:36:14 +0200424};
425
Linus Torvalds1da177e2005-04-16 15:20:36 -0700426struct rtl8169_private {
427 void __iomem *mmio_addr; /* memory map physical address */
428 struct pci_dev *pci_dev; /* Index of PCI device */
David Howellsc4028952006-11-22 14:57:56 +0000429 struct net_device *dev;
Stephen Hemmingerbea33482007-10-03 16:41:36 -0700430 struct napi_struct napi;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700431 spinlock_t lock; /* spin lock flag */
Stephen Hemmingerb57b7e52005-05-27 21:11:52 +0200432 u32 msg_enable;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700433 int chipset;
434 int mac_version;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700435 u32 cur_rx; /* Index into the Rx descriptor buffer of next Rx pkt. */
436 u32 cur_tx; /* Index into the Tx descriptor buffer of next Rx pkt. */
437 u32 dirty_rx;
438 u32 dirty_tx;
439 struct TxDesc *TxDescArray; /* 256-aligned Tx descriptor ring */
440 struct RxDesc *RxDescArray; /* 256-aligned Rx descriptor ring */
441 dma_addr_t TxPhyAddr;
442 dma_addr_t RxPhyAddr;
443 struct sk_buff *Rx_skbuff[NUM_RX_DESC]; /* Rx data buffers */
444 struct ring_info tx_skb[NUM_TX_DESC]; /* Tx data buffers */
Francois Romieubcf0bf92006-07-26 23:14:13 +0200445 unsigned align;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700446 unsigned rx_buf_sz;
447 struct timer_list timer;
448 u16 cp_cmd;
Francois Romieu0e485152007-02-20 00:00:26 +0100449 u16 intr_event;
450 u16 napi_event;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700451 u16 intr_mask;
452 int phy_auto_nego_reg;
453 int phy_1000_ctrl_reg;
454#ifdef CONFIG_R8169_VLAN
455 struct vlan_group *vlgrp;
456#endif
457 int (*set_speed)(struct net_device *, u8 autoneg, u16 speed, u8 duplex);
Francois Romieuccdffb92008-07-26 14:26:06 +0200458 int (*get_settings)(struct net_device *, struct ethtool_cmd *);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700459 void (*phy_reset_enable)(void __iomem *);
Francois Romieu07ce4062007-02-23 23:36:39 +0100460 void (*hw_start)(struct net_device *);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700461 unsigned int (*phy_reset_pending)(void __iomem *);
462 unsigned int (*link_ok)(void __iomem *);
Francois Romieu9c14cea2008-07-05 00:21:15 +0200463 int pcie_cap;
David Howellsc4028952006-11-22 14:57:56 +0000464 struct delayed_work task;
Francois Romieuf23e7fd2007-10-04 22:36:14 +0200465 unsigned features;
Francois Romieuccdffb92008-07-26 14:26:06 +0200466
467 struct mii_if_info mii;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700468};
469
Ralf Baechle979b6c12005-06-13 14:30:40 -0700470MODULE_AUTHOR("Realtek and the Linux r8169 crew <netdev@vger.kernel.org>");
Linus Torvalds1da177e2005-04-16 15:20:36 -0700471MODULE_DESCRIPTION("RealTek RTL-8169 Gigabit Ethernet driver");
Linus Torvalds1da177e2005-04-16 15:20:36 -0700472module_param(rx_copybreak, int, 0);
Stephen Hemminger1b7efd52005-05-27 21:11:45 +0200473MODULE_PARM_DESC(rx_copybreak, "Copy breakpoint for copy-only-tiny-frames");
Linus Torvalds1da177e2005-04-16 15:20:36 -0700474module_param(use_dac, int, 0);
475MODULE_PARM_DESC(use_dac, "Enable PCI DAC. Unsafe on 32 bit PCI slot.");
Stephen Hemmingerb57b7e52005-05-27 21:11:52 +0200476module_param_named(debug, debug.msg_enable, int, 0);
477MODULE_PARM_DESC(debug, "Debug verbosity level (0=none, ..., 16=all)");
Linus Torvalds1da177e2005-04-16 15:20:36 -0700478MODULE_LICENSE("GPL");
479MODULE_VERSION(RTL8169_VERSION);
480
481static int rtl8169_open(struct net_device *dev);
482static int rtl8169_start_xmit(struct sk_buff *skb, struct net_device *dev);
David Howells7d12e782006-10-05 14:55:46 +0100483static irqreturn_t rtl8169_interrupt(int irq, void *dev_instance);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700484static int rtl8169_init_ring(struct net_device *dev);
Francois Romieu07ce4062007-02-23 23:36:39 +0100485static void rtl_hw_start(struct net_device *dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700486static int rtl8169_close(struct net_device *dev);
Francois Romieu07ce4062007-02-23 23:36:39 +0100487static void rtl_set_rx_mode(struct net_device *dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700488static void rtl8169_tx_timeout(struct net_device *dev);
Richard Dawe4dcb7d32005-05-27 21:12:00 +0200489static struct net_device_stats *rtl8169_get_stats(struct net_device *dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700490static int rtl8169_rx_interrupt(struct net_device *, struct rtl8169_private *,
Stephen Hemmingerbea33482007-10-03 16:41:36 -0700491 void __iomem *, u32 budget);
Richard Dawe4dcb7d32005-05-27 21:12:00 +0200492static int rtl8169_change_mtu(struct net_device *dev, int new_mtu);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700493static void rtl8169_down(struct net_device *dev);
Francois Romieu99f252b2007-04-02 22:59:59 +0200494static void rtl8169_rx_clear(struct rtl8169_private *tp);
Stephen Hemmingerbea33482007-10-03 16:41:36 -0700495static int rtl8169_poll(struct napi_struct *napi, int budget);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700496
Linus Torvalds1da177e2005-04-16 15:20:36 -0700497static const unsigned int rtl8169_rx_config =
Francois Romieu5b0384f2006-08-16 16:00:01 +0200498 (RX_FIFO_THRESH << RxCfgFIFOShift) | (RX_DMA_BURST << RxCfgDMAShift);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700499
Francois Romieu07d3f512007-02-21 22:40:46 +0100500static void mdio_write(void __iomem *ioaddr, int reg_addr, int value)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700501{
502 int i;
503
Francois Romieua6baf3a2007-11-08 23:23:21 +0100504 RTL_W32(PHYAR, 0x80000000 | (reg_addr & 0x1f) << 16 | (value & 0xffff));
Linus Torvalds1da177e2005-04-16 15:20:36 -0700505
Francois Romieu23714082006-01-29 00:49:09 +0100506 for (i = 20; i > 0; i--) {
Francois Romieu07d3f512007-02-21 22:40:46 +0100507 /*
508 * Check if the RTL8169 has completed writing to the specified
509 * MII register.
510 */
Francois Romieu5b0384f2006-08-16 16:00:01 +0200511 if (!(RTL_R32(PHYAR) & 0x80000000))
Linus Torvalds1da177e2005-04-16 15:20:36 -0700512 break;
Francois Romieu23714082006-01-29 00:49:09 +0100513 udelay(25);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700514 }
515}
516
Francois Romieu07d3f512007-02-21 22:40:46 +0100517static int mdio_read(void __iomem *ioaddr, int reg_addr)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700518{
519 int i, value = -1;
520
Francois Romieua6baf3a2007-11-08 23:23:21 +0100521 RTL_W32(PHYAR, 0x0 | (reg_addr & 0x1f) << 16);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700522
Francois Romieu23714082006-01-29 00:49:09 +0100523 for (i = 20; i > 0; i--) {
Francois Romieu07d3f512007-02-21 22:40:46 +0100524 /*
525 * Check if the RTL8169 has completed retrieving data from
526 * the specified MII register.
527 */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700528 if (RTL_R32(PHYAR) & 0x80000000) {
Francois Romieua6baf3a2007-11-08 23:23:21 +0100529 value = RTL_R32(PHYAR) & 0xffff;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700530 break;
531 }
Francois Romieu23714082006-01-29 00:49:09 +0100532 udelay(25);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700533 }
534 return value;
535}
536
Francois Romieudacf8152008-08-02 20:44:13 +0200537static void mdio_patch(void __iomem *ioaddr, int reg_addr, int value)
538{
539 mdio_write(ioaddr, reg_addr, mdio_read(ioaddr, reg_addr) | value);
540}
541
Francois Romieuccdffb92008-07-26 14:26:06 +0200542static void rtl_mdio_write(struct net_device *dev, int phy_id, int location,
543 int val)
544{
545 struct rtl8169_private *tp = netdev_priv(dev);
546 void __iomem *ioaddr = tp->mmio_addr;
547
548 mdio_write(ioaddr, location, val);
549}
550
551static int rtl_mdio_read(struct net_device *dev, int phy_id, int location)
552{
553 struct rtl8169_private *tp = netdev_priv(dev);
554 void __iomem *ioaddr = tp->mmio_addr;
555
556 return mdio_read(ioaddr, location);
557}
558
Francois Romieudacf8152008-08-02 20:44:13 +0200559static void rtl_ephy_write(void __iomem *ioaddr, int reg_addr, int value)
560{
561 unsigned int i;
562
563 RTL_W32(EPHYAR, EPHYAR_WRITE_CMD | (value & EPHYAR_DATA_MASK) |
564 (reg_addr & EPHYAR_REG_MASK) << EPHYAR_REG_SHIFT);
565
566 for (i = 0; i < 100; i++) {
567 if (!(RTL_R32(EPHYAR) & EPHYAR_FLAG))
568 break;
569 udelay(10);
570 }
571}
572
573static u16 rtl_ephy_read(void __iomem *ioaddr, int reg_addr)
574{
575 u16 value = 0xffff;
576 unsigned int i;
577
578 RTL_W32(EPHYAR, (reg_addr & EPHYAR_REG_MASK) << EPHYAR_REG_SHIFT);
579
580 for (i = 0; i < 100; i++) {
581 if (RTL_R32(EPHYAR) & EPHYAR_FLAG) {
582 value = RTL_R32(EPHYAR) & EPHYAR_DATA_MASK;
583 break;
584 }
585 udelay(10);
586 }
587
588 return value;
589}
590
591static void rtl_csi_write(void __iomem *ioaddr, int addr, int value)
592{
593 unsigned int i;
594
595 RTL_W32(CSIDR, value);
596 RTL_W32(CSIAR, CSIAR_WRITE_CMD | (addr & CSIAR_ADDR_MASK) |
597 CSIAR_BYTE_ENABLE << CSIAR_BYTE_ENABLE_SHIFT);
598
599 for (i = 0; i < 100; i++) {
600 if (!(RTL_R32(CSIAR) & CSIAR_FLAG))
601 break;
602 udelay(10);
603 }
604}
605
606static u32 rtl_csi_read(void __iomem *ioaddr, int addr)
607{
608 u32 value = ~0x00;
609 unsigned int i;
610
611 RTL_W32(CSIAR, (addr & CSIAR_ADDR_MASK) |
612 CSIAR_BYTE_ENABLE << CSIAR_BYTE_ENABLE_SHIFT);
613
614 for (i = 0; i < 100; i++) {
615 if (RTL_R32(CSIAR) & CSIAR_FLAG) {
616 value = RTL_R32(CSIDR);
617 break;
618 }
619 udelay(10);
620 }
621
622 return value;
623}
624
Linus Torvalds1da177e2005-04-16 15:20:36 -0700625static void rtl8169_irq_mask_and_ack(void __iomem *ioaddr)
626{
627 RTL_W16(IntrMask, 0x0000);
628
629 RTL_W16(IntrStatus, 0xffff);
630}
631
632static void rtl8169_asic_down(void __iomem *ioaddr)
633{
634 RTL_W8(ChipCmd, 0x00);
635 rtl8169_irq_mask_and_ack(ioaddr);
636 RTL_R16(CPlusCmd);
637}
638
639static unsigned int rtl8169_tbi_reset_pending(void __iomem *ioaddr)
640{
641 return RTL_R32(TBICSR) & TBIReset;
642}
643
644static unsigned int rtl8169_xmii_reset_pending(void __iomem *ioaddr)
645{
Francois Romieu64e4bfb2006-08-17 12:43:06 +0200646 return mdio_read(ioaddr, MII_BMCR) & BMCR_RESET;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700647}
648
649static unsigned int rtl8169_tbi_link_ok(void __iomem *ioaddr)
650{
651 return RTL_R32(TBICSR) & TBILinkOk;
652}
653
654static unsigned int rtl8169_xmii_link_ok(void __iomem *ioaddr)
655{
656 return RTL_R8(PHYstatus) & LinkStatus;
657}
658
659static void rtl8169_tbi_reset_enable(void __iomem *ioaddr)
660{
661 RTL_W32(TBICSR, RTL_R32(TBICSR) | TBIReset);
662}
663
664static void rtl8169_xmii_reset_enable(void __iomem *ioaddr)
665{
666 unsigned int val;
667
Francois Romieu9e0db8e2007-03-08 23:59:54 +0100668 val = mdio_read(ioaddr, MII_BMCR) | BMCR_RESET;
669 mdio_write(ioaddr, MII_BMCR, val & 0xffff);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700670}
671
672static void rtl8169_check_link_status(struct net_device *dev,
Francois Romieu07d3f512007-02-21 22:40:46 +0100673 struct rtl8169_private *tp,
674 void __iomem *ioaddr)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700675{
676 unsigned long flags;
677
678 spin_lock_irqsave(&tp->lock, flags);
679 if (tp->link_ok(ioaddr)) {
680 netif_carrier_on(dev);
Stephen Hemmingerb57b7e52005-05-27 21:11:52 +0200681 if (netif_msg_ifup(tp))
682 printk(KERN_INFO PFX "%s: link up\n", dev->name);
683 } else {
684 if (netif_msg_ifdown(tp))
685 printk(KERN_INFO PFX "%s: link down\n", dev->name);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700686 netif_carrier_off(dev);
Stephen Hemmingerb57b7e52005-05-27 21:11:52 +0200687 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700688 spin_unlock_irqrestore(&tp->lock, flags);
689}
690
Francois Romieu61a4dcc2006-02-23 00:55:25 +0100691static void rtl8169_get_wol(struct net_device *dev, struct ethtool_wolinfo *wol)
692{
693 struct rtl8169_private *tp = netdev_priv(dev);
694 void __iomem *ioaddr = tp->mmio_addr;
695 u8 options;
696
697 wol->wolopts = 0;
698
699#define WAKE_ANY (WAKE_PHY | WAKE_MAGIC | WAKE_UCAST | WAKE_BCAST | WAKE_MCAST)
700 wol->supported = WAKE_ANY;
701
702 spin_lock_irq(&tp->lock);
703
704 options = RTL_R8(Config1);
705 if (!(options & PMEnable))
706 goto out_unlock;
707
708 options = RTL_R8(Config3);
709 if (options & LinkUp)
710 wol->wolopts |= WAKE_PHY;
711 if (options & MagicPacket)
712 wol->wolopts |= WAKE_MAGIC;
713
714 options = RTL_R8(Config5);
715 if (options & UWF)
716 wol->wolopts |= WAKE_UCAST;
717 if (options & BWF)
Francois Romieu5b0384f2006-08-16 16:00:01 +0200718 wol->wolopts |= WAKE_BCAST;
Francois Romieu61a4dcc2006-02-23 00:55:25 +0100719 if (options & MWF)
Francois Romieu5b0384f2006-08-16 16:00:01 +0200720 wol->wolopts |= WAKE_MCAST;
Francois Romieu61a4dcc2006-02-23 00:55:25 +0100721
722out_unlock:
723 spin_unlock_irq(&tp->lock);
724}
725
726static int rtl8169_set_wol(struct net_device *dev, struct ethtool_wolinfo *wol)
727{
728 struct rtl8169_private *tp = netdev_priv(dev);
729 void __iomem *ioaddr = tp->mmio_addr;
Francois Romieu07d3f512007-02-21 22:40:46 +0100730 unsigned int i;
Francois Romieu61a4dcc2006-02-23 00:55:25 +0100731 static struct {
732 u32 opt;
733 u16 reg;
734 u8 mask;
735 } cfg[] = {
736 { WAKE_ANY, Config1, PMEnable },
737 { WAKE_PHY, Config3, LinkUp },
738 { WAKE_MAGIC, Config3, MagicPacket },
739 { WAKE_UCAST, Config5, UWF },
740 { WAKE_BCAST, Config5, BWF },
741 { WAKE_MCAST, Config5, MWF },
742 { WAKE_ANY, Config5, LanWake }
743 };
744
745 spin_lock_irq(&tp->lock);
746
747 RTL_W8(Cfg9346, Cfg9346_Unlock);
748
749 for (i = 0; i < ARRAY_SIZE(cfg); i++) {
750 u8 options = RTL_R8(cfg[i].reg) & ~cfg[i].mask;
751 if (wol->wolopts & cfg[i].opt)
752 options |= cfg[i].mask;
753 RTL_W8(cfg[i].reg, options);
754 }
755
756 RTL_W8(Cfg9346, Cfg9346_Lock);
757
Francois Romieuf23e7fd2007-10-04 22:36:14 +0200758 if (wol->wolopts)
759 tp->features |= RTL_FEATURE_WOL;
760 else
761 tp->features &= ~RTL_FEATURE_WOL;
Bruno Prémont8b76ab32008-10-08 17:06:25 -0700762 device_set_wakeup_enable(&tp->pci_dev->dev, wol->wolopts);
Francois Romieu61a4dcc2006-02-23 00:55:25 +0100763
764 spin_unlock_irq(&tp->lock);
765
766 return 0;
767}
768
Linus Torvalds1da177e2005-04-16 15:20:36 -0700769static void rtl8169_get_drvinfo(struct net_device *dev,
770 struct ethtool_drvinfo *info)
771{
772 struct rtl8169_private *tp = netdev_priv(dev);
773
774 strcpy(info->driver, MODULENAME);
775 strcpy(info->version, RTL8169_VERSION);
776 strcpy(info->bus_info, pci_name(tp->pci_dev));
777}
778
779static int rtl8169_get_regs_len(struct net_device *dev)
780{
781 return R8169_REGS_SIZE;
782}
783
784static int rtl8169_set_speed_tbi(struct net_device *dev,
785 u8 autoneg, u16 speed, u8 duplex)
786{
787 struct rtl8169_private *tp = netdev_priv(dev);
788 void __iomem *ioaddr = tp->mmio_addr;
789 int ret = 0;
790 u32 reg;
791
792 reg = RTL_R32(TBICSR);
793 if ((autoneg == AUTONEG_DISABLE) && (speed == SPEED_1000) &&
794 (duplex == DUPLEX_FULL)) {
795 RTL_W32(TBICSR, reg & ~(TBINwEnable | TBINwRestart));
796 } else if (autoneg == AUTONEG_ENABLE)
797 RTL_W32(TBICSR, reg | TBINwEnable | TBINwRestart);
798 else {
Stephen Hemmingerb57b7e52005-05-27 21:11:52 +0200799 if (netif_msg_link(tp)) {
800 printk(KERN_WARNING "%s: "
801 "incorrect speed setting refused in TBI mode\n",
802 dev->name);
803 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700804 ret = -EOPNOTSUPP;
805 }
806
807 return ret;
808}
809
810static int rtl8169_set_speed_xmii(struct net_device *dev,
811 u8 autoneg, u16 speed, u8 duplex)
812{
813 struct rtl8169_private *tp = netdev_priv(dev);
814 void __iomem *ioaddr = tp->mmio_addr;
815 int auto_nego, giga_ctrl;
816
Francois Romieu64e4bfb2006-08-17 12:43:06 +0200817 auto_nego = mdio_read(ioaddr, MII_ADVERTISE);
818 auto_nego &= ~(ADVERTISE_10HALF | ADVERTISE_10FULL |
819 ADVERTISE_100HALF | ADVERTISE_100FULL);
820 giga_ctrl = mdio_read(ioaddr, MII_CTRL1000);
821 giga_ctrl &= ~(ADVERTISE_1000FULL | ADVERTISE_1000HALF);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700822
823 if (autoneg == AUTONEG_ENABLE) {
Francois Romieu64e4bfb2006-08-17 12:43:06 +0200824 auto_nego |= (ADVERTISE_10HALF | ADVERTISE_10FULL |
825 ADVERTISE_100HALF | ADVERTISE_100FULL);
826 giga_ctrl |= ADVERTISE_1000FULL | ADVERTISE_1000HALF;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700827 } else {
828 if (speed == SPEED_10)
Francois Romieu64e4bfb2006-08-17 12:43:06 +0200829 auto_nego |= ADVERTISE_10HALF | ADVERTISE_10FULL;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700830 else if (speed == SPEED_100)
Francois Romieu64e4bfb2006-08-17 12:43:06 +0200831 auto_nego |= ADVERTISE_100HALF | ADVERTISE_100FULL;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700832 else if (speed == SPEED_1000)
Francois Romieu64e4bfb2006-08-17 12:43:06 +0200833 giga_ctrl |= ADVERTISE_1000FULL | ADVERTISE_1000HALF;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700834
835 if (duplex == DUPLEX_HALF)
Francois Romieu64e4bfb2006-08-17 12:43:06 +0200836 auto_nego &= ~(ADVERTISE_10FULL | ADVERTISE_100FULL);
Andy Gospodarek726ecdc2006-01-31 19:16:52 +0100837
838 if (duplex == DUPLEX_FULL)
Francois Romieu64e4bfb2006-08-17 12:43:06 +0200839 auto_nego &= ~(ADVERTISE_10HALF | ADVERTISE_100HALF);
Francois Romieubcf0bf92006-07-26 23:14:13 +0200840
841 /* This tweak comes straight from Realtek's driver. */
842 if ((speed == SPEED_100) && (duplex == DUPLEX_HALF) &&
Francois Romieue3cf0cc2007-08-17 14:55:46 +0200843 ((tp->mac_version == RTL_GIGA_MAC_VER_13) ||
844 (tp->mac_version == RTL_GIGA_MAC_VER_16))) {
Francois Romieu64e4bfb2006-08-17 12:43:06 +0200845 auto_nego = ADVERTISE_100HALF | ADVERTISE_CSMA;
Francois Romieubcf0bf92006-07-26 23:14:13 +0200846 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700847 }
848
Francois Romieu2857ffb2008-08-02 21:08:49 +0200849 /* The 8100e/8101e/8102e do Fast Ethernet only. */
850 if ((tp->mac_version == RTL_GIGA_MAC_VER_07) ||
851 (tp->mac_version == RTL_GIGA_MAC_VER_08) ||
852 (tp->mac_version == RTL_GIGA_MAC_VER_09) ||
853 (tp->mac_version == RTL_GIGA_MAC_VER_10) ||
854 (tp->mac_version == RTL_GIGA_MAC_VER_13) ||
Francois Romieubcf0bf92006-07-26 23:14:13 +0200855 (tp->mac_version == RTL_GIGA_MAC_VER_14) ||
Francois Romieue3cf0cc2007-08-17 14:55:46 +0200856 (tp->mac_version == RTL_GIGA_MAC_VER_15) ||
857 (tp->mac_version == RTL_GIGA_MAC_VER_16)) {
Francois Romieu64e4bfb2006-08-17 12:43:06 +0200858 if ((giga_ctrl & (ADVERTISE_1000FULL | ADVERTISE_1000HALF)) &&
Francois Romieubcf0bf92006-07-26 23:14:13 +0200859 netif_msg_link(tp)) {
860 printk(KERN_INFO "%s: PHY does not support 1000Mbps.\n",
861 dev->name);
862 }
Francois Romieu64e4bfb2006-08-17 12:43:06 +0200863 giga_ctrl &= ~(ADVERTISE_1000FULL | ADVERTISE_1000HALF);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700864 }
865
Francois Romieu623a1592006-05-14 12:42:14 +0200866 auto_nego |= ADVERTISE_PAUSE_CAP | ADVERTISE_PAUSE_ASYM;
867
Francois Romieue3cf0cc2007-08-17 14:55:46 +0200868 if ((tp->mac_version == RTL_GIGA_MAC_VER_12) ||
869 (tp->mac_version == RTL_GIGA_MAC_VER_17)) {
Roger So2584fbc2007-07-31 23:52:42 +0200870 /* Vendor specific (0x1f) and reserved (0x0e) MII registers. */
871 mdio_write(ioaddr, 0x1f, 0x0000);
872 mdio_write(ioaddr, 0x0e, 0x0000);
873 }
874
Linus Torvalds1da177e2005-04-16 15:20:36 -0700875 tp->phy_auto_nego_reg = auto_nego;
876 tp->phy_1000_ctrl_reg = giga_ctrl;
877
Francois Romieu64e4bfb2006-08-17 12:43:06 +0200878 mdio_write(ioaddr, MII_ADVERTISE, auto_nego);
879 mdio_write(ioaddr, MII_CTRL1000, giga_ctrl);
880 mdio_write(ioaddr, MII_BMCR, BMCR_ANENABLE | BMCR_ANRESTART);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700881 return 0;
882}
883
884static int rtl8169_set_speed(struct net_device *dev,
885 u8 autoneg, u16 speed, u8 duplex)
886{
887 struct rtl8169_private *tp = netdev_priv(dev);
888 int ret;
889
890 ret = tp->set_speed(dev, autoneg, speed, duplex);
891
Francois Romieu64e4bfb2006-08-17 12:43:06 +0200892 if (netif_running(dev) && (tp->phy_1000_ctrl_reg & ADVERTISE_1000FULL))
Linus Torvalds1da177e2005-04-16 15:20:36 -0700893 mod_timer(&tp->timer, jiffies + RTL8169_PHY_TIMEOUT);
894
895 return ret;
896}
897
898static int rtl8169_set_settings(struct net_device *dev, struct ethtool_cmd *cmd)
899{
900 struct rtl8169_private *tp = netdev_priv(dev);
901 unsigned long flags;
902 int ret;
903
904 spin_lock_irqsave(&tp->lock, flags);
905 ret = rtl8169_set_speed(dev, cmd->autoneg, cmd->speed, cmd->duplex);
906 spin_unlock_irqrestore(&tp->lock, flags);
Francois Romieu5b0384f2006-08-16 16:00:01 +0200907
Linus Torvalds1da177e2005-04-16 15:20:36 -0700908 return ret;
909}
910
911static u32 rtl8169_get_rx_csum(struct net_device *dev)
912{
913 struct rtl8169_private *tp = netdev_priv(dev);
914
915 return tp->cp_cmd & RxChkSum;
916}
917
918static int rtl8169_set_rx_csum(struct net_device *dev, u32 data)
919{
920 struct rtl8169_private *tp = netdev_priv(dev);
921 void __iomem *ioaddr = tp->mmio_addr;
922 unsigned long flags;
923
924 spin_lock_irqsave(&tp->lock, flags);
925
926 if (data)
927 tp->cp_cmd |= RxChkSum;
928 else
929 tp->cp_cmd &= ~RxChkSum;
930
931 RTL_W16(CPlusCmd, tp->cp_cmd);
932 RTL_R16(CPlusCmd);
933
934 spin_unlock_irqrestore(&tp->lock, flags);
935
936 return 0;
937}
938
939#ifdef CONFIG_R8169_VLAN
940
941static inline u32 rtl8169_tx_vlan_tag(struct rtl8169_private *tp,
942 struct sk_buff *skb)
943{
944 return (tp->vlgrp && vlan_tx_tag_present(skb)) ?
945 TxVlanTag | swab16(vlan_tx_tag_get(skb)) : 0x00;
946}
947
948static void rtl8169_vlan_rx_register(struct net_device *dev,
949 struct vlan_group *grp)
950{
951 struct rtl8169_private *tp = netdev_priv(dev);
952 void __iomem *ioaddr = tp->mmio_addr;
953 unsigned long flags;
954
955 spin_lock_irqsave(&tp->lock, flags);
956 tp->vlgrp = grp;
957 if (tp->vlgrp)
958 tp->cp_cmd |= RxVlan;
959 else
960 tp->cp_cmd &= ~RxVlan;
961 RTL_W16(CPlusCmd, tp->cp_cmd);
962 RTL_R16(CPlusCmd);
963 spin_unlock_irqrestore(&tp->lock, flags);
964}
965
Linus Torvalds1da177e2005-04-16 15:20:36 -0700966static int rtl8169_rx_vlan_skb(struct rtl8169_private *tp, struct RxDesc *desc,
967 struct sk_buff *skb)
968{
969 u32 opts2 = le32_to_cpu(desc->opts2);
Francois Romieu865c6522008-05-11 14:51:00 +0200970 struct vlan_group *vlgrp = tp->vlgrp;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700971 int ret;
972
Francois Romieu865c6522008-05-11 14:51:00 +0200973 if (vlgrp && (opts2 & RxVlanTag)) {
974 vlan_hwaccel_receive_skb(skb, vlgrp, swab16(opts2 & 0xffff));
Linus Torvalds1da177e2005-04-16 15:20:36 -0700975 ret = 0;
976 } else
977 ret = -1;
978 desc->opts2 = 0;
979 return ret;
980}
981
982#else /* !CONFIG_R8169_VLAN */
983
984static inline u32 rtl8169_tx_vlan_tag(struct rtl8169_private *tp,
985 struct sk_buff *skb)
986{
987 return 0;
988}
989
990static int rtl8169_rx_vlan_skb(struct rtl8169_private *tp, struct RxDesc *desc,
991 struct sk_buff *skb)
992{
993 return -1;
994}
995
996#endif
997
Francois Romieuccdffb92008-07-26 14:26:06 +0200998static int rtl8169_gset_tbi(struct net_device *dev, struct ethtool_cmd *cmd)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700999{
1000 struct rtl8169_private *tp = netdev_priv(dev);
1001 void __iomem *ioaddr = tp->mmio_addr;
1002 u32 status;
1003
1004 cmd->supported =
1005 SUPPORTED_1000baseT_Full | SUPPORTED_Autoneg | SUPPORTED_FIBRE;
1006 cmd->port = PORT_FIBRE;
1007 cmd->transceiver = XCVR_INTERNAL;
1008
1009 status = RTL_R32(TBICSR);
1010 cmd->advertising = (status & TBINwEnable) ? ADVERTISED_Autoneg : 0;
1011 cmd->autoneg = !!(status & TBINwEnable);
1012
1013 cmd->speed = SPEED_1000;
1014 cmd->duplex = DUPLEX_FULL; /* Always set */
Francois Romieuccdffb92008-07-26 14:26:06 +02001015
1016 return 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001017}
1018
Francois Romieuccdffb92008-07-26 14:26:06 +02001019static int rtl8169_gset_xmii(struct net_device *dev, struct ethtool_cmd *cmd)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001020{
1021 struct rtl8169_private *tp = netdev_priv(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001022
Francois Romieuccdffb92008-07-26 14:26:06 +02001023 return mii_ethtool_gset(&tp->mii, cmd);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001024}
1025
1026static int rtl8169_get_settings(struct net_device *dev, struct ethtool_cmd *cmd)
1027{
1028 struct rtl8169_private *tp = netdev_priv(dev);
1029 unsigned long flags;
Francois Romieuccdffb92008-07-26 14:26:06 +02001030 int rc;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001031
1032 spin_lock_irqsave(&tp->lock, flags);
1033
Francois Romieuccdffb92008-07-26 14:26:06 +02001034 rc = tp->get_settings(dev, cmd);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001035
1036 spin_unlock_irqrestore(&tp->lock, flags);
Francois Romieuccdffb92008-07-26 14:26:06 +02001037 return rc;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001038}
1039
1040static void rtl8169_get_regs(struct net_device *dev, struct ethtool_regs *regs,
1041 void *p)
1042{
Francois Romieu5b0384f2006-08-16 16:00:01 +02001043 struct rtl8169_private *tp = netdev_priv(dev);
1044 unsigned long flags;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001045
Francois Romieu5b0384f2006-08-16 16:00:01 +02001046 if (regs->len > R8169_REGS_SIZE)
1047 regs->len = R8169_REGS_SIZE;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001048
Francois Romieu5b0384f2006-08-16 16:00:01 +02001049 spin_lock_irqsave(&tp->lock, flags);
1050 memcpy_fromio(p, tp->mmio_addr, regs->len);
1051 spin_unlock_irqrestore(&tp->lock, flags);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001052}
1053
Stephen Hemmingerb57b7e52005-05-27 21:11:52 +02001054static u32 rtl8169_get_msglevel(struct net_device *dev)
1055{
1056 struct rtl8169_private *tp = netdev_priv(dev);
1057
1058 return tp->msg_enable;
1059}
1060
1061static void rtl8169_set_msglevel(struct net_device *dev, u32 value)
1062{
1063 struct rtl8169_private *tp = netdev_priv(dev);
1064
1065 tp->msg_enable = value;
1066}
1067
Stephen Hemmingerd4a3a0f2005-05-27 21:11:56 +02001068static const char rtl8169_gstrings[][ETH_GSTRING_LEN] = {
1069 "tx_packets",
1070 "rx_packets",
1071 "tx_errors",
1072 "rx_errors",
1073 "rx_missed",
1074 "align_errors",
1075 "tx_single_collisions",
1076 "tx_multi_collisions",
1077 "unicast",
1078 "broadcast",
1079 "multicast",
1080 "tx_aborted",
1081 "tx_underrun",
1082};
1083
1084struct rtl8169_counters {
Al Virob1eab702007-08-23 02:30:16 -04001085 __le64 tx_packets;
1086 __le64 rx_packets;
1087 __le64 tx_errors;
1088 __le32 rx_errors;
1089 __le16 rx_missed;
1090 __le16 align_errors;
1091 __le32 tx_one_collision;
1092 __le32 tx_multi_collision;
1093 __le64 rx_unicast;
1094 __le64 rx_broadcast;
1095 __le32 rx_multicast;
1096 __le16 tx_aborted;
1097 __le16 tx_underun;
Stephen Hemmingerd4a3a0f2005-05-27 21:11:56 +02001098};
1099
Jeff Garzikb9f2c042007-10-03 18:07:32 -07001100static int rtl8169_get_sset_count(struct net_device *dev, int sset)
Stephen Hemmingerd4a3a0f2005-05-27 21:11:56 +02001101{
Jeff Garzikb9f2c042007-10-03 18:07:32 -07001102 switch (sset) {
1103 case ETH_SS_STATS:
1104 return ARRAY_SIZE(rtl8169_gstrings);
1105 default:
1106 return -EOPNOTSUPP;
1107 }
Stephen Hemmingerd4a3a0f2005-05-27 21:11:56 +02001108}
1109
1110static void rtl8169_get_ethtool_stats(struct net_device *dev,
1111 struct ethtool_stats *stats, u64 *data)
1112{
1113 struct rtl8169_private *tp = netdev_priv(dev);
1114 void __iomem *ioaddr = tp->mmio_addr;
1115 struct rtl8169_counters *counters;
1116 dma_addr_t paddr;
1117 u32 cmd;
1118
1119 ASSERT_RTNL();
1120
1121 counters = pci_alloc_consistent(tp->pci_dev, sizeof(*counters), &paddr);
1122 if (!counters)
1123 return;
1124
1125 RTL_W32(CounterAddrHigh, (u64)paddr >> 32);
1126 cmd = (u64)paddr & DMA_32BIT_MASK;
1127 RTL_W32(CounterAddrLow, cmd);
1128 RTL_W32(CounterAddrLow, cmd | CounterDump);
1129
1130 while (RTL_R32(CounterAddrLow) & CounterDump) {
1131 if (msleep_interruptible(1))
1132 break;
1133 }
1134
1135 RTL_W32(CounterAddrLow, 0);
1136 RTL_W32(CounterAddrHigh, 0);
1137
Francois Romieu5b0384f2006-08-16 16:00:01 +02001138 data[0] = le64_to_cpu(counters->tx_packets);
Stephen Hemmingerd4a3a0f2005-05-27 21:11:56 +02001139 data[1] = le64_to_cpu(counters->rx_packets);
1140 data[2] = le64_to_cpu(counters->tx_errors);
1141 data[3] = le32_to_cpu(counters->rx_errors);
1142 data[4] = le16_to_cpu(counters->rx_missed);
1143 data[5] = le16_to_cpu(counters->align_errors);
1144 data[6] = le32_to_cpu(counters->tx_one_collision);
1145 data[7] = le32_to_cpu(counters->tx_multi_collision);
1146 data[8] = le64_to_cpu(counters->rx_unicast);
1147 data[9] = le64_to_cpu(counters->rx_broadcast);
1148 data[10] = le32_to_cpu(counters->rx_multicast);
1149 data[11] = le16_to_cpu(counters->tx_aborted);
1150 data[12] = le16_to_cpu(counters->tx_underun);
1151
1152 pci_free_consistent(tp->pci_dev, sizeof(*counters), counters, paddr);
1153}
1154
1155static void rtl8169_get_strings(struct net_device *dev, u32 stringset, u8 *data)
1156{
1157 switch(stringset) {
1158 case ETH_SS_STATS:
1159 memcpy(data, *rtl8169_gstrings, sizeof(rtl8169_gstrings));
1160 break;
1161 }
1162}
1163
Jeff Garzik7282d492006-09-13 14:30:00 -04001164static const struct ethtool_ops rtl8169_ethtool_ops = {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001165 .get_drvinfo = rtl8169_get_drvinfo,
1166 .get_regs_len = rtl8169_get_regs_len,
1167 .get_link = ethtool_op_get_link,
1168 .get_settings = rtl8169_get_settings,
1169 .set_settings = rtl8169_set_settings,
Stephen Hemmingerb57b7e52005-05-27 21:11:52 +02001170 .get_msglevel = rtl8169_get_msglevel,
1171 .set_msglevel = rtl8169_set_msglevel,
Linus Torvalds1da177e2005-04-16 15:20:36 -07001172 .get_rx_csum = rtl8169_get_rx_csum,
1173 .set_rx_csum = rtl8169_set_rx_csum,
Linus Torvalds1da177e2005-04-16 15:20:36 -07001174 .set_tx_csum = ethtool_op_set_tx_csum,
Linus Torvalds1da177e2005-04-16 15:20:36 -07001175 .set_sg = ethtool_op_set_sg,
Linus Torvalds1da177e2005-04-16 15:20:36 -07001176 .set_tso = ethtool_op_set_tso,
1177 .get_regs = rtl8169_get_regs,
Francois Romieu61a4dcc2006-02-23 00:55:25 +01001178 .get_wol = rtl8169_get_wol,
1179 .set_wol = rtl8169_set_wol,
Stephen Hemmingerd4a3a0f2005-05-27 21:11:56 +02001180 .get_strings = rtl8169_get_strings,
Jeff Garzikb9f2c042007-10-03 18:07:32 -07001181 .get_sset_count = rtl8169_get_sset_count,
Stephen Hemmingerd4a3a0f2005-05-27 21:11:56 +02001182 .get_ethtool_stats = rtl8169_get_ethtool_stats,
Linus Torvalds1da177e2005-04-16 15:20:36 -07001183};
1184
Francois Romieu07d3f512007-02-21 22:40:46 +01001185static void rtl8169_write_gmii_reg_bit(void __iomem *ioaddr, int reg,
1186 int bitnum, int bitval)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001187{
1188 int val;
1189
1190 val = mdio_read(ioaddr, reg);
1191 val = (bitval == 1) ?
1192 val | (bitval << bitnum) : val & ~(0x0001 << bitnum);
Francois Romieu5b0384f2006-08-16 16:00:01 +02001193 mdio_write(ioaddr, reg, val & 0xffff);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001194}
1195
Francois Romieu07d3f512007-02-21 22:40:46 +01001196static void rtl8169_get_mac_version(struct rtl8169_private *tp,
1197 void __iomem *ioaddr)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001198{
Francois Romieu0e485152007-02-20 00:00:26 +01001199 /*
1200 * The driver currently handles the 8168Bf and the 8168Be identically
1201 * but they can be identified more specifically through the test below
1202 * if needed:
1203 *
1204 * (RTL_R32(TxConfig) & 0x700000) == 0x500000 ? 8168Bf : 8168Be
Francois Romieu01272152007-02-20 22:58:51 +01001205 *
1206 * Same thing for the 8101Eb and the 8101Ec:
1207 *
1208 * (RTL_R32(TxConfig) & 0x700000) == 0x200000 ? 8101Eb : 8101Ec
Francois Romieu0e485152007-02-20 00:00:26 +01001209 */
Linus Torvalds1da177e2005-04-16 15:20:36 -07001210 const struct {
1211 u32 mask;
Francois Romieue3cf0cc2007-08-17 14:55:46 +02001212 u32 val;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001213 int mac_version;
1214 } mac_info[] = {
Francois Romieue3cf0cc2007-08-17 14:55:46 +02001215 /* 8168B family. */
1216 { 0x7c800000, 0x3c800000, RTL_GIGA_MAC_VER_18 },
1217 { 0x7cf00000, 0x3c000000, RTL_GIGA_MAC_VER_19 },
1218 { 0x7cf00000, 0x3c200000, RTL_GIGA_MAC_VER_20 },
1219 { 0x7c800000, 0x3c000000, RTL_GIGA_MAC_VER_20 },
1220
1221 /* 8168B family. */
1222 { 0x7cf00000, 0x38000000, RTL_GIGA_MAC_VER_12 },
1223 { 0x7cf00000, 0x38500000, RTL_GIGA_MAC_VER_17 },
1224 { 0x7c800000, 0x38000000, RTL_GIGA_MAC_VER_17 },
1225 { 0x7c800000, 0x30000000, RTL_GIGA_MAC_VER_11 },
1226
1227 /* 8101 family. */
Francois Romieu2857ffb2008-08-02 21:08:49 +02001228 { 0x7cf00000, 0x34a00000, RTL_GIGA_MAC_VER_09 },
1229 { 0x7cf00000, 0x24a00000, RTL_GIGA_MAC_VER_09 },
1230 { 0x7cf00000, 0x34900000, RTL_GIGA_MAC_VER_08 },
1231 { 0x7cf00000, 0x24900000, RTL_GIGA_MAC_VER_08 },
1232 { 0x7cf00000, 0x34800000, RTL_GIGA_MAC_VER_07 },
1233 { 0x7cf00000, 0x24800000, RTL_GIGA_MAC_VER_07 },
Francois Romieue3cf0cc2007-08-17 14:55:46 +02001234 { 0x7cf00000, 0x34000000, RTL_GIGA_MAC_VER_13 },
Francois Romieu2857ffb2008-08-02 21:08:49 +02001235 { 0x7cf00000, 0x34300000, RTL_GIGA_MAC_VER_10 },
Francois Romieue3cf0cc2007-08-17 14:55:46 +02001236 { 0x7cf00000, 0x34200000, RTL_GIGA_MAC_VER_16 },
Francois Romieu2857ffb2008-08-02 21:08:49 +02001237 { 0x7c800000, 0x34800000, RTL_GIGA_MAC_VER_09 },
1238 { 0x7c800000, 0x24800000, RTL_GIGA_MAC_VER_09 },
Francois Romieue3cf0cc2007-08-17 14:55:46 +02001239 { 0x7c800000, 0x34000000, RTL_GIGA_MAC_VER_16 },
1240 /* FIXME: where did these entries come from ? -- FR */
1241 { 0xfc800000, 0x38800000, RTL_GIGA_MAC_VER_15 },
1242 { 0xfc800000, 0x30800000, RTL_GIGA_MAC_VER_14 },
1243
1244 /* 8110 family. */
1245 { 0xfc800000, 0x98000000, RTL_GIGA_MAC_VER_06 },
1246 { 0xfc800000, 0x18000000, RTL_GIGA_MAC_VER_05 },
1247 { 0xfc800000, 0x10000000, RTL_GIGA_MAC_VER_04 },
1248 { 0xfc800000, 0x04000000, RTL_GIGA_MAC_VER_03 },
1249 { 0xfc800000, 0x00800000, RTL_GIGA_MAC_VER_02 },
1250 { 0xfc800000, 0x00000000, RTL_GIGA_MAC_VER_01 },
1251
1252 { 0x00000000, 0x00000000, RTL_GIGA_MAC_VER_01 } /* Catch-all */
Linus Torvalds1da177e2005-04-16 15:20:36 -07001253 }, *p = mac_info;
1254 u32 reg;
1255
Francois Romieue3cf0cc2007-08-17 14:55:46 +02001256 reg = RTL_R32(TxConfig);
1257 while ((reg & p->mask) != p->val)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001258 p++;
1259 tp->mac_version = p->mac_version;
Francois Romieue3cf0cc2007-08-17 14:55:46 +02001260
1261 if (p->mask == 0x00000000) {
1262 struct pci_dev *pdev = tp->pci_dev;
1263
1264 dev_info(&pdev->dev, "unknown MAC (%08x)\n", reg);
1265 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001266}
1267
1268static void rtl8169_print_mac_version(struct rtl8169_private *tp)
1269{
Francois Romieubcf0bf92006-07-26 23:14:13 +02001270 dprintk("mac_version = 0x%02x\n", tp->mac_version);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001271}
1272
Francois Romieu867763c2007-08-17 18:21:58 +02001273struct phy_reg {
1274 u16 reg;
1275 u16 val;
1276};
1277
1278static void rtl_phy_write(void __iomem *ioaddr, struct phy_reg *regs, int len)
1279{
1280 while (len-- > 0) {
1281 mdio_write(ioaddr, regs->reg, regs->val);
1282 regs++;
1283 }
1284}
1285
Francois Romieu5615d9f2007-08-17 17:50:46 +02001286static void rtl8169s_hw_phy_config(void __iomem *ioaddr)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001287{
Linus Torvalds1da177e2005-04-16 15:20:36 -07001288 struct {
1289 u16 regs[5]; /* Beware of bit-sign propagation */
1290 } phy_magic[5] = { {
1291 { 0x0000, //w 4 15 12 0
1292 0x00a1, //w 3 15 0 00a1
1293 0x0008, //w 2 15 0 0008
1294 0x1020, //w 1 15 0 1020
1295 0x1000 } },{ //w 0 15 0 1000
1296 { 0x7000, //w 4 15 12 7
1297 0xff41, //w 3 15 0 ff41
1298 0xde60, //w 2 15 0 de60
1299 0x0140, //w 1 15 0 0140
1300 0x0077 } },{ //w 0 15 0 0077
1301 { 0xa000, //w 4 15 12 a
1302 0xdf01, //w 3 15 0 df01
1303 0xdf20, //w 2 15 0 df20
1304 0xff95, //w 1 15 0 ff95
1305 0xfa00 } },{ //w 0 15 0 fa00
1306 { 0xb000, //w 4 15 12 b
1307 0xff41, //w 3 15 0 ff41
1308 0xde20, //w 2 15 0 de20
1309 0x0140, //w 1 15 0 0140
1310 0x00bb } },{ //w 0 15 0 00bb
1311 { 0xf000, //w 4 15 12 f
1312 0xdf01, //w 3 15 0 df01
1313 0xdf20, //w 2 15 0 df20
1314 0xff95, //w 1 15 0 ff95
1315 0xbf00 } //w 0 15 0 bf00
1316 }
1317 }, *p = phy_magic;
Francois Romieu07d3f512007-02-21 22:40:46 +01001318 unsigned int i;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001319
Francois Romieua441d7b2007-08-17 18:26:35 +02001320 mdio_write(ioaddr, 0x1f, 0x0001); //w 31 2 0 1
1321 mdio_write(ioaddr, 0x15, 0x1000); //w 21 15 0 1000
1322 mdio_write(ioaddr, 0x18, 0x65c7); //w 24 15 0 65c7
Linus Torvalds1da177e2005-04-16 15:20:36 -07001323 rtl8169_write_gmii_reg_bit(ioaddr, 4, 11, 0); //w 4 11 11 0
1324
1325 for (i = 0; i < ARRAY_SIZE(phy_magic); i++, p++) {
1326 int val, pos = 4;
1327
1328 val = (mdio_read(ioaddr, pos) & 0x0fff) | (p->regs[0] & 0xffff);
1329 mdio_write(ioaddr, pos, val);
1330 while (--pos >= 0)
1331 mdio_write(ioaddr, pos, p->regs[4 - pos] & 0xffff);
1332 rtl8169_write_gmii_reg_bit(ioaddr, 4, 11, 1); //w 4 11 11 1
1333 rtl8169_write_gmii_reg_bit(ioaddr, 4, 11, 0); //w 4 11 11 0
1334 }
Francois Romieua441d7b2007-08-17 18:26:35 +02001335 mdio_write(ioaddr, 0x1f, 0x0000); //w 31 2 0 0
Linus Torvalds1da177e2005-04-16 15:20:36 -07001336}
1337
Francois Romieu5615d9f2007-08-17 17:50:46 +02001338static void rtl8169sb_hw_phy_config(void __iomem *ioaddr)
1339{
Francois Romieua441d7b2007-08-17 18:26:35 +02001340 struct phy_reg phy_reg_init[] = {
1341 { 0x1f, 0x0002 },
1342 { 0x01, 0x90d0 },
1343 { 0x1f, 0x0000 }
1344 };
1345
1346 rtl_phy_write(ioaddr, phy_reg_init, ARRAY_SIZE(phy_reg_init));
Francois Romieu5615d9f2007-08-17 17:50:46 +02001347}
1348
Francois Romieu867763c2007-08-17 18:21:58 +02001349static void rtl8168cp_hw_phy_config(void __iomem *ioaddr)
1350{
1351 struct phy_reg phy_reg_init[] = {
1352 { 0x1f, 0x0000 },
1353 { 0x1d, 0x0f00 },
1354 { 0x1f, 0x0002 },
1355 { 0x0c, 0x1ec8 },
1356 { 0x1f, 0x0000 }
1357 };
1358
1359 rtl_phy_write(ioaddr, phy_reg_init, ARRAY_SIZE(phy_reg_init));
1360}
1361
1362static void rtl8168c_hw_phy_config(void __iomem *ioaddr)
1363{
1364 struct phy_reg phy_reg_init[] = {
Francois Romieua3f80672007-10-18 14:35:11 +02001365 { 0x1f, 0x0001 },
1366 { 0x12, 0x2300 },
Francois Romieu867763c2007-08-17 18:21:58 +02001367 { 0x1f, 0x0002 },
1368 { 0x00, 0x88d4 },
1369 { 0x01, 0x82b1 },
1370 { 0x03, 0x7002 },
1371 { 0x08, 0x9e30 },
1372 { 0x09, 0x01f0 },
1373 { 0x0a, 0x5500 },
1374 { 0x0c, 0x00c8 },
1375 { 0x1f, 0x0003 },
1376 { 0x12, 0xc096 },
1377 { 0x16, 0x000a },
1378 { 0x1f, 0x0000 }
1379 };
1380
1381 rtl_phy_write(ioaddr, phy_reg_init, ARRAY_SIZE(phy_reg_init));
1382}
1383
Francois Romieu7da97ec2007-10-18 15:20:43 +02001384static void rtl8168cx_hw_phy_config(void __iomem *ioaddr)
1385{
1386 struct phy_reg phy_reg_init[] = {
1387 { 0x1f, 0x0000 },
1388 { 0x12, 0x2300 },
1389 { 0x1f, 0x0003 },
1390 { 0x16, 0x0f0a },
1391 { 0x1f, 0x0000 },
1392 { 0x1f, 0x0002 },
1393 { 0x0c, 0x7eb8 },
1394 { 0x1f, 0x0000 }
1395 };
1396
1397 rtl_phy_write(ioaddr, phy_reg_init, ARRAY_SIZE(phy_reg_init));
1398}
1399
Francois Romieu2857ffb2008-08-02 21:08:49 +02001400static void rtl8102e_hw_phy_config(void __iomem *ioaddr)
1401{
1402 struct phy_reg phy_reg_init[] = {
1403 { 0x1f, 0x0003 },
1404 { 0x08, 0x441d },
1405 { 0x01, 0x9100 },
1406 { 0x1f, 0x0000 }
1407 };
1408
1409 mdio_write(ioaddr, 0x1f, 0x0000);
1410 mdio_patch(ioaddr, 0x11, 1 << 12);
1411 mdio_patch(ioaddr, 0x19, 1 << 13);
1412
1413 rtl_phy_write(ioaddr, phy_reg_init, ARRAY_SIZE(phy_reg_init));
1414}
1415
Francois Romieu5615d9f2007-08-17 17:50:46 +02001416static void rtl_hw_phy_config(struct net_device *dev)
1417{
1418 struct rtl8169_private *tp = netdev_priv(dev);
1419 void __iomem *ioaddr = tp->mmio_addr;
1420
1421 rtl8169_print_mac_version(tp);
1422
1423 switch (tp->mac_version) {
1424 case RTL_GIGA_MAC_VER_01:
1425 break;
1426 case RTL_GIGA_MAC_VER_02:
1427 case RTL_GIGA_MAC_VER_03:
1428 rtl8169s_hw_phy_config(ioaddr);
1429 break;
1430 case RTL_GIGA_MAC_VER_04:
1431 rtl8169sb_hw_phy_config(ioaddr);
1432 break;
Francois Romieu2857ffb2008-08-02 21:08:49 +02001433 case RTL_GIGA_MAC_VER_07:
1434 case RTL_GIGA_MAC_VER_08:
1435 case RTL_GIGA_MAC_VER_09:
1436 rtl8102e_hw_phy_config(ioaddr);
1437 break;
Francois Romieu867763c2007-08-17 18:21:58 +02001438 case RTL_GIGA_MAC_VER_18:
1439 rtl8168cp_hw_phy_config(ioaddr);
1440 break;
1441 case RTL_GIGA_MAC_VER_19:
1442 rtl8168c_hw_phy_config(ioaddr);
1443 break;
Francois Romieu7da97ec2007-10-18 15:20:43 +02001444 case RTL_GIGA_MAC_VER_20:
1445 rtl8168cx_hw_phy_config(ioaddr);
1446 break;
Francois Romieu5615d9f2007-08-17 17:50:46 +02001447 default:
1448 break;
1449 }
1450}
1451
Linus Torvalds1da177e2005-04-16 15:20:36 -07001452static void rtl8169_phy_timer(unsigned long __opaque)
1453{
1454 struct net_device *dev = (struct net_device *)__opaque;
1455 struct rtl8169_private *tp = netdev_priv(dev);
1456 struct timer_list *timer = &tp->timer;
1457 void __iomem *ioaddr = tp->mmio_addr;
1458 unsigned long timeout = RTL8169_PHY_TIMEOUT;
1459
Francois Romieubcf0bf92006-07-26 23:14:13 +02001460 assert(tp->mac_version > RTL_GIGA_MAC_VER_01);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001461
Francois Romieu64e4bfb2006-08-17 12:43:06 +02001462 if (!(tp->phy_1000_ctrl_reg & ADVERTISE_1000FULL))
Linus Torvalds1da177e2005-04-16 15:20:36 -07001463 return;
1464
1465 spin_lock_irq(&tp->lock);
1466
1467 if (tp->phy_reset_pending(ioaddr)) {
Francois Romieu5b0384f2006-08-16 16:00:01 +02001468 /*
Linus Torvalds1da177e2005-04-16 15:20:36 -07001469 * A busy loop could burn quite a few cycles on nowadays CPU.
1470 * Let's delay the execution of the timer for a few ticks.
1471 */
1472 timeout = HZ/10;
1473 goto out_mod_timer;
1474 }
1475
1476 if (tp->link_ok(ioaddr))
1477 goto out_unlock;
1478
Stephen Hemmingerb57b7e52005-05-27 21:11:52 +02001479 if (netif_msg_link(tp))
1480 printk(KERN_WARNING "%s: PHY reset until link up\n", dev->name);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001481
1482 tp->phy_reset_enable(ioaddr);
1483
1484out_mod_timer:
1485 mod_timer(timer, jiffies + timeout);
1486out_unlock:
1487 spin_unlock_irq(&tp->lock);
1488}
1489
1490static inline void rtl8169_delete_timer(struct net_device *dev)
1491{
1492 struct rtl8169_private *tp = netdev_priv(dev);
1493 struct timer_list *timer = &tp->timer;
1494
Francois Romieue179bb72007-08-17 15:05:21 +02001495 if (tp->mac_version <= RTL_GIGA_MAC_VER_01)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001496 return;
1497
1498 del_timer_sync(timer);
1499}
1500
1501static inline void rtl8169_request_timer(struct net_device *dev)
1502{
1503 struct rtl8169_private *tp = netdev_priv(dev);
1504 struct timer_list *timer = &tp->timer;
1505
Francois Romieue179bb72007-08-17 15:05:21 +02001506 if (tp->mac_version <= RTL_GIGA_MAC_VER_01)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001507 return;
1508
Francois Romieu2efa53f2007-03-09 00:00:05 +01001509 mod_timer(timer, jiffies + RTL8169_PHY_TIMEOUT);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001510}
1511
1512#ifdef CONFIG_NET_POLL_CONTROLLER
1513/*
1514 * Polling 'interrupt' - used by things like netconsole to send skbs
1515 * without having to re-enable interrupts. It's not called while
1516 * the interrupt routine is executing.
1517 */
1518static void rtl8169_netpoll(struct net_device *dev)
1519{
1520 struct rtl8169_private *tp = netdev_priv(dev);
1521 struct pci_dev *pdev = tp->pci_dev;
1522
1523 disable_irq(pdev->irq);
David Howells7d12e782006-10-05 14:55:46 +01001524 rtl8169_interrupt(pdev->irq, dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001525 enable_irq(pdev->irq);
1526}
1527#endif
1528
1529static void rtl8169_release_board(struct pci_dev *pdev, struct net_device *dev,
1530 void __iomem *ioaddr)
1531{
1532 iounmap(ioaddr);
1533 pci_release_regions(pdev);
1534 pci_disable_device(pdev);
1535 free_netdev(dev);
1536}
1537
Francois Romieubf793292006-11-01 00:53:05 +01001538static void rtl8169_phy_reset(struct net_device *dev,
1539 struct rtl8169_private *tp)
1540{
1541 void __iomem *ioaddr = tp->mmio_addr;
Francois Romieu07d3f512007-02-21 22:40:46 +01001542 unsigned int i;
Francois Romieubf793292006-11-01 00:53:05 +01001543
1544 tp->phy_reset_enable(ioaddr);
1545 for (i = 0; i < 100; i++) {
1546 if (!tp->phy_reset_pending(ioaddr))
1547 return;
1548 msleep(1);
1549 }
1550 if (netif_msg_link(tp))
1551 printk(KERN_ERR "%s: PHY reset failed.\n", dev->name);
1552}
1553
Francois Romieu4ff96fa2006-07-26 22:05:06 +02001554static void rtl8169_init_phy(struct net_device *dev, struct rtl8169_private *tp)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001555{
Francois Romieu4ff96fa2006-07-26 22:05:06 +02001556 void __iomem *ioaddr = tp->mmio_addr;
Francois Romieu4ff96fa2006-07-26 22:05:06 +02001557
Francois Romieu5615d9f2007-08-17 17:50:46 +02001558 rtl_hw_phy_config(dev);
Francois Romieu4ff96fa2006-07-26 22:05:06 +02001559
Marcus Sundberg773328942008-07-10 21:28:08 +02001560 if (tp->mac_version <= RTL_GIGA_MAC_VER_06) {
1561 dprintk("Set MAC Reg C+CR Offset 0x82h = 0x01h\n");
1562 RTL_W8(0x82, 0x01);
1563 }
Francois Romieu4ff96fa2006-07-26 22:05:06 +02001564
Francois Romieu6dccd162007-02-13 23:38:05 +01001565 pci_write_config_byte(tp->pci_dev, PCI_LATENCY_TIMER, 0x40);
1566
1567 if (tp->mac_version <= RTL_GIGA_MAC_VER_06)
1568 pci_write_config_byte(tp->pci_dev, PCI_CACHE_LINE_SIZE, 0x08);
Francois Romieu4ff96fa2006-07-26 22:05:06 +02001569
Francois Romieubcf0bf92006-07-26 23:14:13 +02001570 if (tp->mac_version == RTL_GIGA_MAC_VER_02) {
Francois Romieu4ff96fa2006-07-26 22:05:06 +02001571 dprintk("Set MAC Reg C+CR Offset 0x82h = 0x01h\n");
1572 RTL_W8(0x82, 0x01);
1573 dprintk("Set PHY Reg 0x0bh = 0x00h\n");
1574 mdio_write(ioaddr, 0x0b, 0x0000); //w 0x0b 15 0 0
1575 }
1576
Francois Romieubf793292006-11-01 00:53:05 +01001577 rtl8169_phy_reset(dev, tp);
1578
Francois Romieu901dda22007-02-21 00:10:20 +01001579 /*
1580 * rtl8169_set_speed_xmii takes good care of the Fast Ethernet
1581 * only 8101. Don't panic.
1582 */
1583 rtl8169_set_speed(dev, AUTONEG_ENABLE, SPEED_1000, DUPLEX_FULL);
Francois Romieu4ff96fa2006-07-26 22:05:06 +02001584
1585 if ((RTL_R8(PHYstatus) & TBI_Enable) && netif_msg_link(tp))
1586 printk(KERN_INFO PFX "%s: TBI auto-negotiating\n", dev->name);
1587}
1588
Francois Romieu773d2022007-01-31 23:47:43 +01001589static void rtl_rar_set(struct rtl8169_private *tp, u8 *addr)
1590{
1591 void __iomem *ioaddr = tp->mmio_addr;
1592 u32 high;
1593 u32 low;
1594
1595 low = addr[0] | (addr[1] << 8) | (addr[2] << 16) | (addr[3] << 24);
1596 high = addr[4] | (addr[5] << 8);
1597
1598 spin_lock_irq(&tp->lock);
1599
1600 RTL_W8(Cfg9346, Cfg9346_Unlock);
1601 RTL_W32(MAC0, low);
1602 RTL_W32(MAC4, high);
1603 RTL_W8(Cfg9346, Cfg9346_Lock);
1604
1605 spin_unlock_irq(&tp->lock);
1606}
1607
1608static int rtl_set_mac_address(struct net_device *dev, void *p)
1609{
1610 struct rtl8169_private *tp = netdev_priv(dev);
1611 struct sockaddr *addr = p;
1612
1613 if (!is_valid_ether_addr(addr->sa_data))
1614 return -EADDRNOTAVAIL;
1615
1616 memcpy(dev->dev_addr, addr->sa_data, dev->addr_len);
1617
1618 rtl_rar_set(tp, dev->dev_addr);
1619
1620 return 0;
1621}
1622
Francois Romieu5f787a12006-08-17 13:02:36 +02001623static int rtl8169_ioctl(struct net_device *dev, struct ifreq *ifr, int cmd)
1624{
1625 struct rtl8169_private *tp = netdev_priv(dev);
1626 struct mii_ioctl_data *data = if_mii(ifr);
1627
1628 if (!netif_running(dev))
1629 return -ENODEV;
1630
1631 switch (cmd) {
1632 case SIOCGMIIPHY:
1633 data->phy_id = 32; /* Internal PHY */
1634 return 0;
1635
1636 case SIOCGMIIREG:
1637 data->val_out = mdio_read(tp->mmio_addr, data->reg_num & 0x1f);
1638 return 0;
1639
1640 case SIOCSMIIREG:
1641 if (!capable(CAP_NET_ADMIN))
1642 return -EPERM;
1643 mdio_write(tp->mmio_addr, data->reg_num & 0x1f, data->val_in);
1644 return 0;
1645 }
1646 return -EOPNOTSUPP;
1647}
1648
Francois Romieu0e485152007-02-20 00:00:26 +01001649static const struct rtl_cfg_info {
1650 void (*hw_start)(struct net_device *);
1651 unsigned int region;
1652 unsigned int align;
1653 u16 intr_event;
1654 u16 napi_event;
Francois Romieuccdffb92008-07-26 14:26:06 +02001655 unsigned features;
Francois Romieu0e485152007-02-20 00:00:26 +01001656} rtl_cfg_infos [] = {
1657 [RTL_CFG_0] = {
1658 .hw_start = rtl_hw_start_8169,
1659 .region = 1,
Francois Romieue9f63f32007-02-28 23:16:57 +01001660 .align = 0,
Francois Romieu0e485152007-02-20 00:00:26 +01001661 .intr_event = SYSErr | LinkChg | RxOverflow |
1662 RxFIFOOver | TxErr | TxOK | RxOK | RxErr,
Francois Romieufbac58f2007-10-04 22:51:38 +02001663 .napi_event = RxFIFOOver | TxErr | TxOK | RxOK | RxOverflow,
Francois Romieuccdffb92008-07-26 14:26:06 +02001664 .features = RTL_FEATURE_GMII
Francois Romieu0e485152007-02-20 00:00:26 +01001665 },
1666 [RTL_CFG_1] = {
1667 .hw_start = rtl_hw_start_8168,
1668 .region = 2,
1669 .align = 8,
1670 .intr_event = SYSErr | LinkChg | RxOverflow |
1671 TxErr | TxOK | RxOK | RxErr,
Francois Romieufbac58f2007-10-04 22:51:38 +02001672 .napi_event = TxErr | TxOK | RxOK | RxOverflow,
Francois Romieuccdffb92008-07-26 14:26:06 +02001673 .features = RTL_FEATURE_GMII | RTL_FEATURE_MSI
Francois Romieu0e485152007-02-20 00:00:26 +01001674 },
1675 [RTL_CFG_2] = {
1676 .hw_start = rtl_hw_start_8101,
1677 .region = 2,
1678 .align = 8,
1679 .intr_event = SYSErr | LinkChg | RxOverflow | PCSTimeout |
1680 RxFIFOOver | TxErr | TxOK | RxOK | RxErr,
Francois Romieufbac58f2007-10-04 22:51:38 +02001681 .napi_event = RxFIFOOver | TxErr | TxOK | RxOK | RxOverflow,
Francois Romieuccdffb92008-07-26 14:26:06 +02001682 .features = RTL_FEATURE_MSI
Francois Romieu0e485152007-02-20 00:00:26 +01001683 }
1684};
1685
Francois Romieufbac58f2007-10-04 22:51:38 +02001686/* Cfg9346_Unlock assumed. */
1687static unsigned rtl_try_msi(struct pci_dev *pdev, void __iomem *ioaddr,
1688 const struct rtl_cfg_info *cfg)
1689{
1690 unsigned msi = 0;
1691 u8 cfg2;
1692
1693 cfg2 = RTL_R8(Config2) & ~MSIEnable;
Francois Romieuccdffb92008-07-26 14:26:06 +02001694 if (cfg->features & RTL_FEATURE_MSI) {
Francois Romieufbac58f2007-10-04 22:51:38 +02001695 if (pci_enable_msi(pdev)) {
1696 dev_info(&pdev->dev, "no MSI. Back to INTx.\n");
1697 } else {
1698 cfg2 |= MSIEnable;
1699 msi = RTL_FEATURE_MSI;
1700 }
1701 }
1702 RTL_W8(Config2, cfg2);
1703 return msi;
1704}
1705
1706static void rtl_disable_msi(struct pci_dev *pdev, struct rtl8169_private *tp)
1707{
1708 if (tp->features & RTL_FEATURE_MSI) {
1709 pci_disable_msi(pdev);
1710 tp->features &= ~RTL_FEATURE_MSI;
1711 }
1712}
1713
Ivan Vecera7bf6bf42008-09-23 22:46:29 +00001714static int rtl_eeprom_read(struct pci_dev *pdev, int cap, int addr, __le32 *val)
1715{
1716 int ret, count = 100;
1717 u16 status = 0;
1718 u32 value;
1719
1720 ret = pci_write_config_word(pdev, cap + PCI_VPD_ADDR, addr);
1721 if (ret < 0)
1722 return ret;
1723
1724 do {
1725 udelay(10);
1726 ret = pci_read_config_word(pdev, cap + PCI_VPD_ADDR, &status);
1727 if (ret < 0)
1728 return ret;
1729 } while (!(status & PCI_VPD_ADDR_F) && --count);
1730
1731 if (!(status & PCI_VPD_ADDR_F))
1732 return -ETIMEDOUT;
1733
1734 ret = pci_read_config_dword(pdev, cap + PCI_VPD_DATA, &value);
1735 if (ret < 0)
1736 return ret;
1737
1738 *val = cpu_to_le32(value);
1739
1740 return 0;
1741}
1742
1743static void rtl_init_mac_address(struct rtl8169_private *tp,
1744 void __iomem *ioaddr)
1745{
1746 struct pci_dev *pdev = tp->pci_dev;
1747 u8 cfg1;
1748 int vpd_cap;
1749 u8 mac[8];
1750 DECLARE_MAC_BUF(buf);
1751
1752 cfg1 = RTL_R8(Config1);
1753 if (!(cfg1 & VPD)) {
1754 dprintk("VPD access not enabled, enabling\n");
1755 RTL_W8(Cfg9346, Cfg9346_Unlock);
1756 RTL_W8(Config1, cfg1 | VPD);
1757 RTL_W8(Cfg9346, Cfg9346_Lock);
1758 }
1759
1760 vpd_cap = pci_find_capability(pdev, PCI_CAP_ID_VPD);
1761 if (!vpd_cap)
1762 return;
1763
1764 /* MAC address is stored in EEPROM at offset 0x0e
1765 * Realtek says: "The VPD address does not have to be a DWORD-aligned
1766 * address as defined in the PCI 2.2 Specifications, but the VPD data
1767 * is always consecutive 4-byte data starting from the VPD address
1768 * specified."
1769 */
1770 if (rtl_eeprom_read(pdev, vpd_cap, 0x000e, (__le32*)&mac[0]) < 0 ||
1771 rtl_eeprom_read(pdev, vpd_cap, 0x0012, (__le32*)&mac[4]) < 0) {
1772 dprintk("Reading MAC address from EEPROM failed\n");
1773 return;
1774 }
1775
1776 dprintk("MAC address found in EEPROM: %s\n", print_mac(buf, mac));
1777
1778 /* Write MAC address */
1779 rtl_rar_set(tp, mac);
1780}
1781
Francois Romieu4ff96fa2006-07-26 22:05:06 +02001782static int __devinit
1783rtl8169_init_one(struct pci_dev *pdev, const struct pci_device_id *ent)
1784{
Francois Romieu0e485152007-02-20 00:00:26 +01001785 const struct rtl_cfg_info *cfg = rtl_cfg_infos + ent->driver_data;
1786 const unsigned int region = cfg->region;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001787 struct rtl8169_private *tp;
Francois Romieuccdffb92008-07-26 14:26:06 +02001788 struct mii_if_info *mii;
Francois Romieu4ff96fa2006-07-26 22:05:06 +02001789 struct net_device *dev;
1790 void __iomem *ioaddr;
Francois Romieu07d3f512007-02-21 22:40:46 +01001791 unsigned int i;
1792 int rc;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001793
Francois Romieu4ff96fa2006-07-26 22:05:06 +02001794 if (netif_msg_drv(&debug)) {
1795 printk(KERN_INFO "%s Gigabit Ethernet driver %s loaded\n",
1796 MODULENAME, RTL8169_VERSION);
1797 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001798
Linus Torvalds1da177e2005-04-16 15:20:36 -07001799 dev = alloc_etherdev(sizeof (*tp));
Francois Romieu4ff96fa2006-07-26 22:05:06 +02001800 if (!dev) {
Stephen Hemmingerb57b7e52005-05-27 21:11:52 +02001801 if (netif_msg_drv(&debug))
Jeff Garzik9b91cf92006-06-27 11:39:50 -04001802 dev_err(&pdev->dev, "unable to alloc new ethernet\n");
Francois Romieu4ff96fa2006-07-26 22:05:06 +02001803 rc = -ENOMEM;
1804 goto out;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001805 }
1806
Linus Torvalds1da177e2005-04-16 15:20:36 -07001807 SET_NETDEV_DEV(dev, &pdev->dev);
1808 tp = netdev_priv(dev);
David Howellsc4028952006-11-22 14:57:56 +00001809 tp->dev = dev;
Ivan Vecera21e197f2008-04-17 22:48:41 +02001810 tp->pci_dev = pdev;
Stephen Hemmingerb57b7e52005-05-27 21:11:52 +02001811 tp->msg_enable = netif_msg_init(debug.msg_enable, R8169_MSG_DEFAULT);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001812
Francois Romieuccdffb92008-07-26 14:26:06 +02001813 mii = &tp->mii;
1814 mii->dev = dev;
1815 mii->mdio_read = rtl_mdio_read;
1816 mii->mdio_write = rtl_mdio_write;
1817 mii->phy_id_mask = 0x1f;
1818 mii->reg_num_mask = 0x1f;
1819 mii->supports_gmii = !!(cfg->features & RTL_FEATURE_GMII);
1820
Linus Torvalds1da177e2005-04-16 15:20:36 -07001821 /* enable device (incl. PCI PM wakeup and hotplug setup) */
1822 rc = pci_enable_device(pdev);
Stephen Hemmingerb57b7e52005-05-27 21:11:52 +02001823 if (rc < 0) {
Jeff Garzik2e8a5382006-06-27 10:47:51 -04001824 if (netif_msg_probe(tp))
Jeff Garzik9b91cf92006-06-27 11:39:50 -04001825 dev_err(&pdev->dev, "enable failure\n");
Francois Romieu4ff96fa2006-07-26 22:05:06 +02001826 goto err_out_free_dev_1;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001827 }
1828
1829 rc = pci_set_mwi(pdev);
1830 if (rc < 0)
Francois Romieu4ff96fa2006-07-26 22:05:06 +02001831 goto err_out_disable_2;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001832
Linus Torvalds1da177e2005-04-16 15:20:36 -07001833 /* make sure PCI base addr 1 is MMIO */
Francois Romieubcf0bf92006-07-26 23:14:13 +02001834 if (!(pci_resource_flags(pdev, region) & IORESOURCE_MEM)) {
Francois Romieu4ff96fa2006-07-26 22:05:06 +02001835 if (netif_msg_probe(tp)) {
Jeff Garzik9b91cf92006-06-27 11:39:50 -04001836 dev_err(&pdev->dev,
Francois Romieubcf0bf92006-07-26 23:14:13 +02001837 "region #%d not an MMIO resource, aborting\n",
1838 region);
Francois Romieu4ff96fa2006-07-26 22:05:06 +02001839 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001840 rc = -ENODEV;
Francois Romieu4ff96fa2006-07-26 22:05:06 +02001841 goto err_out_mwi_3;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001842 }
Francois Romieu4ff96fa2006-07-26 22:05:06 +02001843
Linus Torvalds1da177e2005-04-16 15:20:36 -07001844 /* check for weird/broken PCI region reporting */
Francois Romieubcf0bf92006-07-26 23:14:13 +02001845 if (pci_resource_len(pdev, region) < R8169_REGS_SIZE) {
Francois Romieu4ff96fa2006-07-26 22:05:06 +02001846 if (netif_msg_probe(tp)) {
Jeff Garzik9b91cf92006-06-27 11:39:50 -04001847 dev_err(&pdev->dev,
Francois Romieu4ff96fa2006-07-26 22:05:06 +02001848 "Invalid PCI region size(s), aborting\n");
1849 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001850 rc = -ENODEV;
Francois Romieu4ff96fa2006-07-26 22:05:06 +02001851 goto err_out_mwi_3;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001852 }
1853
1854 rc = pci_request_regions(pdev, MODULENAME);
Stephen Hemmingerb57b7e52005-05-27 21:11:52 +02001855 if (rc < 0) {
Jeff Garzik2e8a5382006-06-27 10:47:51 -04001856 if (netif_msg_probe(tp))
Jeff Garzik9b91cf92006-06-27 11:39:50 -04001857 dev_err(&pdev->dev, "could not request regions.\n");
Francois Romieu4ff96fa2006-07-26 22:05:06 +02001858 goto err_out_mwi_3;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001859 }
1860
1861 tp->cp_cmd = PCIMulRW | RxChkSum;
1862
1863 if ((sizeof(dma_addr_t) > 4) &&
1864 !pci_set_dma_mask(pdev, DMA_64BIT_MASK) && use_dac) {
1865 tp->cp_cmd |= PCIDAC;
1866 dev->features |= NETIF_F_HIGHDMA;
1867 } else {
1868 rc = pci_set_dma_mask(pdev, DMA_32BIT_MASK);
1869 if (rc < 0) {
Francois Romieu4ff96fa2006-07-26 22:05:06 +02001870 if (netif_msg_probe(tp)) {
Jeff Garzik9b91cf92006-06-27 11:39:50 -04001871 dev_err(&pdev->dev,
Francois Romieu4ff96fa2006-07-26 22:05:06 +02001872 "DMA configuration failed.\n");
1873 }
1874 goto err_out_free_res_4;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001875 }
1876 }
1877
1878 pci_set_master(pdev);
1879
1880 /* ioremap MMIO region */
Francois Romieubcf0bf92006-07-26 23:14:13 +02001881 ioaddr = ioremap(pci_resource_start(pdev, region), R8169_REGS_SIZE);
Francois Romieu4ff96fa2006-07-26 22:05:06 +02001882 if (!ioaddr) {
Stephen Hemmingerb57b7e52005-05-27 21:11:52 +02001883 if (netif_msg_probe(tp))
Jeff Garzik9b91cf92006-06-27 11:39:50 -04001884 dev_err(&pdev->dev, "cannot remap MMIO, aborting\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -07001885 rc = -EIO;
Francois Romieu4ff96fa2006-07-26 22:05:06 +02001886 goto err_out_free_res_4;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001887 }
1888
Francois Romieu9c14cea2008-07-05 00:21:15 +02001889 tp->pcie_cap = pci_find_capability(pdev, PCI_CAP_ID_EXP);
1890 if (!tp->pcie_cap && netif_msg_probe(tp))
1891 dev_info(&pdev->dev, "no PCI Express capability\n");
1892
Linus Torvalds1da177e2005-04-16 15:20:36 -07001893 /* Unneeded ? Don't mess with Mrs. Murphy. */
1894 rtl8169_irq_mask_and_ack(ioaddr);
1895
1896 /* Soft reset the chip. */
1897 RTL_W8(ChipCmd, CmdReset);
1898
1899 /* Check that the chip has finished the reset. */
Francois Romieu07d3f512007-02-21 22:40:46 +01001900 for (i = 0; i < 100; i++) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001901 if ((RTL_R8(ChipCmd) & CmdReset) == 0)
1902 break;
Francois Romieub518fa82006-08-16 15:23:13 +02001903 msleep_interruptible(1);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001904 }
1905
1906 /* Identify chip attached to board */
1907 rtl8169_get_mac_version(tp, ioaddr);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001908
1909 rtl8169_print_mac_version(tp);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001910
Roel Kluincee60c32008-04-17 22:35:54 +02001911 for (i = 0; i < ARRAY_SIZE(rtl_chip_info); i++) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001912 if (tp->mac_version == rtl_chip_info[i].mac_version)
1913 break;
1914 }
Roel Kluincee60c32008-04-17 22:35:54 +02001915 if (i == ARRAY_SIZE(rtl_chip_info)) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001916 /* Unknown chip: assume array element #0, original RTL-8169 */
Stephen Hemmingerb57b7e52005-05-27 21:11:52 +02001917 if (netif_msg_probe(tp)) {
Jeff Garzik2e8a5382006-06-27 10:47:51 -04001918 dev_printk(KERN_DEBUG, &pdev->dev,
Francois Romieu4ff96fa2006-07-26 22:05:06 +02001919 "unknown chip version, assuming %s\n",
1920 rtl_chip_info[0].name);
Stephen Hemmingerb57b7e52005-05-27 21:11:52 +02001921 }
Roel Kluincee60c32008-04-17 22:35:54 +02001922 i = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001923 }
1924 tp->chipset = i;
1925
Francois Romieu5d06a992006-02-23 00:47:58 +01001926 RTL_W8(Cfg9346, Cfg9346_Unlock);
1927 RTL_W8(Config1, RTL_R8(Config1) | PMEnable);
1928 RTL_W8(Config5, RTL_R8(Config5) & PMEStatus);
Bruno Prémont20037fa2008-10-08 17:05:03 -07001929 if ((RTL_R8(Config3) & (LinkUp | MagicPacket)) != 0)
1930 tp->features |= RTL_FEATURE_WOL;
1931 if ((RTL_R8(Config5) & (UWF | BWF | MWF)) != 0)
1932 tp->features |= RTL_FEATURE_WOL;
Francois Romieufbac58f2007-10-04 22:51:38 +02001933 tp->features |= rtl_try_msi(pdev, ioaddr, cfg);
Francois Romieu5d06a992006-02-23 00:47:58 +01001934 RTL_W8(Cfg9346, Cfg9346_Lock);
1935
Francois Romieu66ec5d42007-11-06 22:56:10 +01001936 if ((tp->mac_version <= RTL_GIGA_MAC_VER_06) &&
1937 (RTL_R8(PHYstatus) & TBI_Enable)) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001938 tp->set_speed = rtl8169_set_speed_tbi;
1939 tp->get_settings = rtl8169_gset_tbi;
1940 tp->phy_reset_enable = rtl8169_tbi_reset_enable;
1941 tp->phy_reset_pending = rtl8169_tbi_reset_pending;
1942 tp->link_ok = rtl8169_tbi_link_ok;
1943
Francois Romieu64e4bfb2006-08-17 12:43:06 +02001944 tp->phy_1000_ctrl_reg = ADVERTISE_1000FULL; /* Implied by TBI */
Linus Torvalds1da177e2005-04-16 15:20:36 -07001945 } else {
1946 tp->set_speed = rtl8169_set_speed_xmii;
1947 tp->get_settings = rtl8169_gset_xmii;
1948 tp->phy_reset_enable = rtl8169_xmii_reset_enable;
1949 tp->phy_reset_pending = rtl8169_xmii_reset_pending;
1950 tp->link_ok = rtl8169_xmii_link_ok;
Francois Romieu5f787a12006-08-17 13:02:36 +02001951
1952 dev->do_ioctl = rtl8169_ioctl;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001953 }
1954
Ivan Vecera7bf6bf42008-09-23 22:46:29 +00001955 /* Read MAC address from EEPROM */
1956 rtl_init_mac_address(tp, ioaddr);
1957
1958 /* Get MAC address */
Linus Torvalds1da177e2005-04-16 15:20:36 -07001959 for (i = 0; i < MAC_ADDR_LEN; i++)
1960 dev->dev_addr[i] = RTL_R8(MAC0 + i);
John W. Linville6d6525b2005-09-12 10:48:57 -04001961 memcpy(dev->perm_addr, dev->dev_addr, dev->addr_len);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001962
1963 dev->open = rtl8169_open;
1964 dev->hard_start_xmit = rtl8169_start_xmit;
1965 dev->get_stats = rtl8169_get_stats;
1966 SET_ETHTOOL_OPS(dev, &rtl8169_ethtool_ops);
1967 dev->stop = rtl8169_close;
1968 dev->tx_timeout = rtl8169_tx_timeout;
Francois Romieu07ce4062007-02-23 23:36:39 +01001969 dev->set_multicast_list = rtl_set_rx_mode;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001970 dev->watchdog_timeo = RTL8169_TX_TIMEOUT;
1971 dev->irq = pdev->irq;
1972 dev->base_addr = (unsigned long) ioaddr;
1973 dev->change_mtu = rtl8169_change_mtu;
Francois Romieu773d2022007-01-31 23:47:43 +01001974 dev->set_mac_address = rtl_set_mac_address;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001975
Stephen Hemmingerbea33482007-10-03 16:41:36 -07001976 netif_napi_add(dev, &tp->napi, rtl8169_poll, R8169_NAPI_WEIGHT);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001977
1978#ifdef CONFIG_R8169_VLAN
1979 dev->features |= NETIF_F_HW_VLAN_TX | NETIF_F_HW_VLAN_RX;
1980 dev->vlan_rx_register = rtl8169_vlan_rx_register;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001981#endif
1982
1983#ifdef CONFIG_NET_POLL_CONTROLLER
1984 dev->poll_controller = rtl8169_netpoll;
1985#endif
1986
1987 tp->intr_mask = 0xffff;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001988 tp->mmio_addr = ioaddr;
Francois Romieu0e485152007-02-20 00:00:26 +01001989 tp->align = cfg->align;
1990 tp->hw_start = cfg->hw_start;
1991 tp->intr_event = cfg->intr_event;
1992 tp->napi_event = cfg->napi_event;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001993
Francois Romieu2efa53f2007-03-09 00:00:05 +01001994 init_timer(&tp->timer);
1995 tp->timer.data = (unsigned long) dev;
1996 tp->timer.function = rtl8169_phy_timer;
1997
Linus Torvalds1da177e2005-04-16 15:20:36 -07001998 spin_lock_init(&tp->lock);
1999
2000 rc = register_netdev(dev);
Francois Romieu4ff96fa2006-07-26 22:05:06 +02002001 if (rc < 0)
Francois Romieufbac58f2007-10-04 22:51:38 +02002002 goto err_out_msi_5;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002003
2004 pci_set_drvdata(pdev, dev);
2005
Stephen Hemmingerb57b7e52005-05-27 21:11:52 +02002006 if (netif_msg_probe(tp)) {
Francois Romieu96b97092007-05-30 00:32:05 +02002007 u32 xid = RTL_R32(TxConfig) & 0x7cf0f8ff;
2008
Stephen Hemmingerb57b7e52005-05-27 21:11:52 +02002009 printk(KERN_INFO "%s: %s at 0x%lx, "
2010 "%2.2x:%2.2x:%2.2x:%2.2x:%2.2x:%2.2x, "
Francois Romieu96b97092007-05-30 00:32:05 +02002011 "XID %08x IRQ %d\n",
Stephen Hemmingerb57b7e52005-05-27 21:11:52 +02002012 dev->name,
Francois Romieubcf0bf92006-07-26 23:14:13 +02002013 rtl_chip_info[tp->chipset].name,
Stephen Hemmingerb57b7e52005-05-27 21:11:52 +02002014 dev->base_addr,
2015 dev->dev_addr[0], dev->dev_addr[1],
2016 dev->dev_addr[2], dev->dev_addr[3],
Francois Romieu96b97092007-05-30 00:32:05 +02002017 dev->dev_addr[4], dev->dev_addr[5], xid, dev->irq);
Stephen Hemmingerb57b7e52005-05-27 21:11:52 +02002018 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07002019
Francois Romieu4ff96fa2006-07-26 22:05:06 +02002020 rtl8169_init_phy(dev, tp);
Bruno Prémont8b76ab32008-10-08 17:06:25 -07002021 device_set_wakeup_enable(&pdev->dev, tp->features & RTL_FEATURE_WOL);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002022
Francois Romieu4ff96fa2006-07-26 22:05:06 +02002023out:
2024 return rc;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002025
Francois Romieufbac58f2007-10-04 22:51:38 +02002026err_out_msi_5:
2027 rtl_disable_msi(pdev, tp);
Francois Romieu4ff96fa2006-07-26 22:05:06 +02002028 iounmap(ioaddr);
2029err_out_free_res_4:
2030 pci_release_regions(pdev);
2031err_out_mwi_3:
2032 pci_clear_mwi(pdev);
2033err_out_disable_2:
2034 pci_disable_device(pdev);
2035err_out_free_dev_1:
2036 free_netdev(dev);
2037 goto out;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002038}
2039
Francois Romieu07d3f512007-02-21 22:40:46 +01002040static void __devexit rtl8169_remove_one(struct pci_dev *pdev)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002041{
2042 struct net_device *dev = pci_get_drvdata(pdev);
2043 struct rtl8169_private *tp = netdev_priv(dev);
2044
Francois Romieueb2a0212007-02-15 23:37:21 +01002045 flush_scheduled_work();
2046
Linus Torvalds1da177e2005-04-16 15:20:36 -07002047 unregister_netdev(dev);
Francois Romieufbac58f2007-10-04 22:51:38 +02002048 rtl_disable_msi(pdev, tp);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002049 rtl8169_release_board(pdev, dev, tp->mmio_addr);
2050 pci_set_drvdata(pdev, NULL);
2051}
2052
Linus Torvalds1da177e2005-04-16 15:20:36 -07002053static void rtl8169_set_rxbufsize(struct rtl8169_private *tp,
2054 struct net_device *dev)
2055{
2056 unsigned int mtu = dev->mtu;
2057
2058 tp->rx_buf_sz = (mtu > RX_BUF_SIZE) ? mtu + ETH_HLEN + 8 : RX_BUF_SIZE;
2059}
2060
2061static int rtl8169_open(struct net_device *dev)
2062{
2063 struct rtl8169_private *tp = netdev_priv(dev);
2064 struct pci_dev *pdev = tp->pci_dev;
Francois Romieu99f252b2007-04-02 22:59:59 +02002065 int retval = -ENOMEM;
2066
Linus Torvalds1da177e2005-04-16 15:20:36 -07002067
2068 rtl8169_set_rxbufsize(tp, dev);
2069
Linus Torvalds1da177e2005-04-16 15:20:36 -07002070 /*
2071 * Rx and Tx desscriptors needs 256 bytes alignment.
2072 * pci_alloc_consistent provides more.
2073 */
2074 tp->TxDescArray = pci_alloc_consistent(pdev, R8169_TX_RING_BYTES,
2075 &tp->TxPhyAddr);
2076 if (!tp->TxDescArray)
Francois Romieu99f252b2007-04-02 22:59:59 +02002077 goto out;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002078
2079 tp->RxDescArray = pci_alloc_consistent(pdev, R8169_RX_RING_BYTES,
2080 &tp->RxPhyAddr);
2081 if (!tp->RxDescArray)
Francois Romieu99f252b2007-04-02 22:59:59 +02002082 goto err_free_tx_0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002083
2084 retval = rtl8169_init_ring(dev);
2085 if (retval < 0)
Francois Romieu99f252b2007-04-02 22:59:59 +02002086 goto err_free_rx_1;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002087
David Howellsc4028952006-11-22 14:57:56 +00002088 INIT_DELAYED_WORK(&tp->task, NULL);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002089
Francois Romieu99f252b2007-04-02 22:59:59 +02002090 smp_mb();
2091
Francois Romieufbac58f2007-10-04 22:51:38 +02002092 retval = request_irq(dev->irq, rtl8169_interrupt,
2093 (tp->features & RTL_FEATURE_MSI) ? 0 : IRQF_SHARED,
Francois Romieu99f252b2007-04-02 22:59:59 +02002094 dev->name, dev);
2095 if (retval < 0)
2096 goto err_release_ring_2;
2097
Stephen Hemmingerbea33482007-10-03 16:41:36 -07002098 napi_enable(&tp->napi);
Stephen Hemmingerbea33482007-10-03 16:41:36 -07002099
Francois Romieu07ce4062007-02-23 23:36:39 +01002100 rtl_hw_start(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002101
2102 rtl8169_request_timer(dev);
2103
2104 rtl8169_check_link_status(dev, tp, tp->mmio_addr);
2105out:
2106 return retval;
2107
Francois Romieu99f252b2007-04-02 22:59:59 +02002108err_release_ring_2:
2109 rtl8169_rx_clear(tp);
2110err_free_rx_1:
Linus Torvalds1da177e2005-04-16 15:20:36 -07002111 pci_free_consistent(pdev, R8169_RX_RING_BYTES, tp->RxDescArray,
2112 tp->RxPhyAddr);
Francois Romieu99f252b2007-04-02 22:59:59 +02002113err_free_tx_0:
Linus Torvalds1da177e2005-04-16 15:20:36 -07002114 pci_free_consistent(pdev, R8169_TX_RING_BYTES, tp->TxDescArray,
2115 tp->TxPhyAddr);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002116 goto out;
2117}
2118
2119static void rtl8169_hw_reset(void __iomem *ioaddr)
2120{
2121 /* Disable interrupts */
2122 rtl8169_irq_mask_and_ack(ioaddr);
2123
2124 /* Reset the chipset */
2125 RTL_W8(ChipCmd, CmdReset);
2126
2127 /* PCI commit */
2128 RTL_R8(ChipCmd);
2129}
2130
Francois Romieu7f796d832007-06-11 23:04:41 +02002131static void rtl_set_rx_tx_config_registers(struct rtl8169_private *tp)
Francois Romieu9cb427b2006-11-02 00:10:16 +01002132{
2133 void __iomem *ioaddr = tp->mmio_addr;
2134 u32 cfg = rtl8169_rx_config;
2135
2136 cfg |= (RTL_R32(RxConfig) & rtl_chip_info[tp->chipset].RxConfigMask);
2137 RTL_W32(RxConfig, cfg);
2138
2139 /* Set DMA burst size and Interframe Gap Time */
2140 RTL_W32(TxConfig, (TX_DMA_BURST << TxDMAShift) |
2141 (InterFrameGap << TxInterFrameGapShift));
2142}
2143
Francois Romieu07ce4062007-02-23 23:36:39 +01002144static void rtl_hw_start(struct net_device *dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002145{
2146 struct rtl8169_private *tp = netdev_priv(dev);
2147 void __iomem *ioaddr = tp->mmio_addr;
Francois Romieu07d3f512007-02-21 22:40:46 +01002148 unsigned int i;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002149
2150 /* Soft reset the chip. */
2151 RTL_W8(ChipCmd, CmdReset);
2152
2153 /* Check that the chip has finished the reset. */
Francois Romieu07d3f512007-02-21 22:40:46 +01002154 for (i = 0; i < 100; i++) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07002155 if ((RTL_R8(ChipCmd) & CmdReset) == 0)
2156 break;
Francois Romieub518fa82006-08-16 15:23:13 +02002157 msleep_interruptible(1);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002158 }
2159
Francois Romieu07ce4062007-02-23 23:36:39 +01002160 tp->hw_start(dev);
2161
Francois Romieu07ce4062007-02-23 23:36:39 +01002162 netif_start_queue(dev);
2163}
2164
2165
Francois Romieu7f796d832007-06-11 23:04:41 +02002166static void rtl_set_rx_tx_desc_registers(struct rtl8169_private *tp,
2167 void __iomem *ioaddr)
2168{
2169 /*
2170 * Magic spell: some iop3xx ARM board needs the TxDescAddrHigh
2171 * register to be written before TxDescAddrLow to work.
2172 * Switching from MMIO to I/O access fixes the issue as well.
2173 */
2174 RTL_W32(TxDescStartAddrHigh, ((u64) tp->TxPhyAddr) >> 32);
2175 RTL_W32(TxDescStartAddrLow, ((u64) tp->TxPhyAddr) & DMA_32BIT_MASK);
2176 RTL_W32(RxDescAddrHigh, ((u64) tp->RxPhyAddr) >> 32);
2177 RTL_W32(RxDescAddrLow, ((u64) tp->RxPhyAddr) & DMA_32BIT_MASK);
2178}
2179
2180static u16 rtl_rw_cpluscmd(void __iomem *ioaddr)
2181{
2182 u16 cmd;
2183
2184 cmd = RTL_R16(CPlusCmd);
2185 RTL_W16(CPlusCmd, cmd);
2186 return cmd;
2187}
2188
2189static void rtl_set_rx_max_size(void __iomem *ioaddr)
2190{
2191 /* Low hurts. Let's disable the filtering. */
2192 RTL_W16(RxMaxSize, 16383);
2193}
2194
Francois Romieu6dccd162007-02-13 23:38:05 +01002195static void rtl8169_set_magic_reg(void __iomem *ioaddr, unsigned mac_version)
2196{
2197 struct {
2198 u32 mac_version;
2199 u32 clk;
2200 u32 val;
2201 } cfg2_info [] = {
2202 { RTL_GIGA_MAC_VER_05, PCI_Clock_33MHz, 0x000fff00 }, // 8110SCd
2203 { RTL_GIGA_MAC_VER_05, PCI_Clock_66MHz, 0x000fffff },
2204 { RTL_GIGA_MAC_VER_06, PCI_Clock_33MHz, 0x00ffff00 }, // 8110SCe
2205 { RTL_GIGA_MAC_VER_06, PCI_Clock_66MHz, 0x00ffffff }
2206 }, *p = cfg2_info;
2207 unsigned int i;
2208 u32 clk;
2209
2210 clk = RTL_R8(Config2) & PCI_Clock_66MHz;
Francois Romieucadf1852008-01-03 23:38:38 +01002211 for (i = 0; i < ARRAY_SIZE(cfg2_info); i++, p++) {
Francois Romieu6dccd162007-02-13 23:38:05 +01002212 if ((p->mac_version == mac_version) && (p->clk == clk)) {
2213 RTL_W32(0x7c, p->val);
2214 break;
2215 }
2216 }
2217}
2218
Francois Romieu07ce4062007-02-23 23:36:39 +01002219static void rtl_hw_start_8169(struct net_device *dev)
2220{
2221 struct rtl8169_private *tp = netdev_priv(dev);
2222 void __iomem *ioaddr = tp->mmio_addr;
2223 struct pci_dev *pdev = tp->pci_dev;
Francois Romieu07ce4062007-02-23 23:36:39 +01002224
Francois Romieu9cb427b2006-11-02 00:10:16 +01002225 if (tp->mac_version == RTL_GIGA_MAC_VER_05) {
2226 RTL_W16(CPlusCmd, RTL_R16(CPlusCmd) | PCIMulRW);
2227 pci_write_config_byte(pdev, PCI_CACHE_LINE_SIZE, 0x08);
2228 }
2229
Linus Torvalds1da177e2005-04-16 15:20:36 -07002230 RTL_W8(Cfg9346, Cfg9346_Unlock);
Francois Romieu9cb427b2006-11-02 00:10:16 +01002231 if ((tp->mac_version == RTL_GIGA_MAC_VER_01) ||
2232 (tp->mac_version == RTL_GIGA_MAC_VER_02) ||
2233 (tp->mac_version == RTL_GIGA_MAC_VER_03) ||
2234 (tp->mac_version == RTL_GIGA_MAC_VER_04))
2235 RTL_W8(ChipCmd, CmdTxEnb | CmdRxEnb);
2236
Linus Torvalds1da177e2005-04-16 15:20:36 -07002237 RTL_W8(EarlyTxThres, EarlyTxThld);
2238
Francois Romieu7f796d832007-06-11 23:04:41 +02002239 rtl_set_rx_max_size(ioaddr);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002240
Francois Romieuc946b302007-10-04 00:42:50 +02002241 if ((tp->mac_version == RTL_GIGA_MAC_VER_01) ||
2242 (tp->mac_version == RTL_GIGA_MAC_VER_02) ||
2243 (tp->mac_version == RTL_GIGA_MAC_VER_03) ||
2244 (tp->mac_version == RTL_GIGA_MAC_VER_04))
2245 rtl_set_rx_tx_config_registers(tp);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002246
Francois Romieu7f796d832007-06-11 23:04:41 +02002247 tp->cp_cmd |= rtl_rw_cpluscmd(ioaddr) | PCIMulRW;
Francois Romieubcf0bf92006-07-26 23:14:13 +02002248
2249 if ((tp->mac_version == RTL_GIGA_MAC_VER_02) ||
2250 (tp->mac_version == RTL_GIGA_MAC_VER_03)) {
Joe Perches06fa7352007-10-18 21:15:00 +02002251 dprintk("Set MAC Reg C+CR Offset 0xE0. "
Linus Torvalds1da177e2005-04-16 15:20:36 -07002252 "Bit-3 and bit-14 MUST be 1\n");
Francois Romieubcf0bf92006-07-26 23:14:13 +02002253 tp->cp_cmd |= (1 << 14);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002254 }
2255
Francois Romieubcf0bf92006-07-26 23:14:13 +02002256 RTL_W16(CPlusCmd, tp->cp_cmd);
2257
Francois Romieu6dccd162007-02-13 23:38:05 +01002258 rtl8169_set_magic_reg(ioaddr, tp->mac_version);
2259
Linus Torvalds1da177e2005-04-16 15:20:36 -07002260 /*
2261 * Undocumented corner. Supposedly:
2262 * (TxTimer << 12) | (TxPackets << 8) | (RxTimer << 4) | RxPackets
2263 */
2264 RTL_W16(IntrMitigate, 0x0000);
2265
Francois Romieu7f796d832007-06-11 23:04:41 +02002266 rtl_set_rx_tx_desc_registers(tp, ioaddr);
Francois Romieu9cb427b2006-11-02 00:10:16 +01002267
Francois Romieuc946b302007-10-04 00:42:50 +02002268 if ((tp->mac_version != RTL_GIGA_MAC_VER_01) &&
2269 (tp->mac_version != RTL_GIGA_MAC_VER_02) &&
2270 (tp->mac_version != RTL_GIGA_MAC_VER_03) &&
2271 (tp->mac_version != RTL_GIGA_MAC_VER_04)) {
2272 RTL_W8(ChipCmd, CmdTxEnb | CmdRxEnb);
2273 rtl_set_rx_tx_config_registers(tp);
2274 }
2275
Linus Torvalds1da177e2005-04-16 15:20:36 -07002276 RTL_W8(Cfg9346, Cfg9346_Lock);
Francois Romieub518fa82006-08-16 15:23:13 +02002277
2278 /* Initially a 10 us delay. Turned it into a PCI commit. - FR */
2279 RTL_R8(IntrMask);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002280
2281 RTL_W32(RxMissed, 0);
2282
Francois Romieu07ce4062007-02-23 23:36:39 +01002283 rtl_set_rx_mode(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002284
2285 /* no early-rx interrupts */
2286 RTL_W16(MultiIntr, RTL_R16(MultiIntr) & 0xF000);
Francois Romieu6dccd162007-02-13 23:38:05 +01002287
2288 /* Enable all known interrupts by setting the interrupt mask. */
Francois Romieu0e485152007-02-20 00:00:26 +01002289 RTL_W16(IntrMask, tp->intr_event);
Francois Romieu07ce4062007-02-23 23:36:39 +01002290}
Linus Torvalds1da177e2005-04-16 15:20:36 -07002291
Francois Romieu9c14cea2008-07-05 00:21:15 +02002292static void rtl_tx_performance_tweak(struct pci_dev *pdev, u16 force)
Francois Romieu458a9f62008-08-02 15:50:02 +02002293{
Francois Romieu9c14cea2008-07-05 00:21:15 +02002294 struct net_device *dev = pci_get_drvdata(pdev);
2295 struct rtl8169_private *tp = netdev_priv(dev);
2296 int cap = tp->pcie_cap;
Francois Romieu458a9f62008-08-02 15:50:02 +02002297
Francois Romieu9c14cea2008-07-05 00:21:15 +02002298 if (cap) {
2299 u16 ctl;
2300
2301 pci_read_config_word(pdev, cap + PCI_EXP_DEVCTL, &ctl);
2302 ctl = (ctl & ~PCI_EXP_DEVCTL_READRQ) | force;
2303 pci_write_config_word(pdev, cap + PCI_EXP_DEVCTL, ctl);
2304 }
Francois Romieu458a9f62008-08-02 15:50:02 +02002305}
2306
Francois Romieudacf8152008-08-02 20:44:13 +02002307static void rtl_csi_access_enable(void __iomem *ioaddr)
2308{
2309 u32 csi;
2310
2311 csi = rtl_csi_read(ioaddr, 0x070c) & 0x00ffffff;
2312 rtl_csi_write(ioaddr, 0x070c, csi | 0x27000000);
2313}
2314
2315struct ephy_info {
2316 unsigned int offset;
2317 u16 mask;
2318 u16 bits;
2319};
2320
2321static void rtl_ephy_init(void __iomem *ioaddr, struct ephy_info *e, int len)
2322{
2323 u16 w;
2324
2325 while (len-- > 0) {
2326 w = (rtl_ephy_read(ioaddr, e->offset) & ~e->mask) | e->bits;
2327 rtl_ephy_write(ioaddr, e->offset, w);
2328 e++;
2329 }
2330}
2331
Francois Romieu07ce4062007-02-23 23:36:39 +01002332static void rtl_hw_start_8168(struct net_device *dev)
2333{
Francois Romieu2dd99532007-06-11 23:22:52 +02002334 struct rtl8169_private *tp = netdev_priv(dev);
2335 void __iomem *ioaddr = tp->mmio_addr;
Francois Romieu0e485152007-02-20 00:00:26 +01002336 struct pci_dev *pdev = tp->pci_dev;
Francois Romieu2dd99532007-06-11 23:22:52 +02002337
2338 RTL_W8(Cfg9346, Cfg9346_Unlock);
2339
2340 RTL_W8(EarlyTxThres, EarlyTxThld);
2341
2342 rtl_set_rx_max_size(ioaddr);
2343
Francois Romieu0e485152007-02-20 00:00:26 +01002344 rtl_set_rx_tx_config_registers(tp);
2345
2346 tp->cp_cmd |= RTL_R16(CPlusCmd) | PktCntrDisable | INTT_1;
Francois Romieu2dd99532007-06-11 23:22:52 +02002347
2348 RTL_W16(CPlusCmd, tp->cp_cmd);
2349
Francois Romieu9c14cea2008-07-05 00:21:15 +02002350 rtl_tx_performance_tweak(pdev, 0x5 << MAX_READ_REQUEST_SHIFT);
Francois Romieu0e485152007-02-20 00:00:26 +01002351
2352 RTL_W16(IntrMitigate, 0x5151);
2353
2354 /* Work around for RxFIFO overflow. */
2355 if (tp->mac_version == RTL_GIGA_MAC_VER_11) {
2356 tp->intr_event |= RxFIFOOver | PCSTimeout;
2357 tp->intr_event &= ~RxOverflow;
2358 }
Francois Romieu2dd99532007-06-11 23:22:52 +02002359
2360 rtl_set_rx_tx_desc_registers(tp, ioaddr);
2361
Francois Romieu2dd99532007-06-11 23:22:52 +02002362 RTL_W8(Cfg9346, Cfg9346_Lock);
2363
2364 RTL_R8(IntrMask);
2365
Francois Romieu2dd99532007-06-11 23:22:52 +02002366 rtl_set_rx_mode(dev);
2367
Francois Romieu0e485152007-02-20 00:00:26 +01002368 RTL_W8(ChipCmd, CmdTxEnb | CmdRxEnb);
2369
Francois Romieu2dd99532007-06-11 23:22:52 +02002370 RTL_W16(MultiIntr, RTL_R16(MultiIntr) & 0xF000);
Francois Romieu6dccd162007-02-13 23:38:05 +01002371
Francois Romieu0e485152007-02-20 00:00:26 +01002372 RTL_W16(IntrMask, tp->intr_event);
Francois Romieu07ce4062007-02-23 23:36:39 +01002373}
Linus Torvalds1da177e2005-04-16 15:20:36 -07002374
Francois Romieu2857ffb2008-08-02 21:08:49 +02002375#define R810X_CPCMD_QUIRK_MASK (\
2376 EnableBist | \
2377 Mac_dbgo_oe | \
2378 Force_half_dup | \
2379 Force_half_dup | \
2380 Force_txflow_en | \
2381 Cxpl_dbg_sel | \
2382 ASF | \
2383 PktCntrDisable | \
2384 PCIDAC | \
2385 PCIMulRW)
2386
2387static void rtl_hw_start_8102e_1(void __iomem *ioaddr, struct pci_dev *pdev)
2388{
2389 static struct ephy_info e_info_8102e_1[] = {
2390 { 0x01, 0, 0x6e65 },
2391 { 0x02, 0, 0x091f },
2392 { 0x03, 0, 0xc2f9 },
2393 { 0x06, 0, 0xafb5 },
2394 { 0x07, 0, 0x0e00 },
2395 { 0x19, 0, 0xec80 },
2396 { 0x01, 0, 0x2e65 },
2397 { 0x01, 0, 0x6e65 }
2398 };
2399 u8 cfg1;
2400
2401 rtl_csi_access_enable(ioaddr);
2402
2403 RTL_W8(DBG_REG, FIX_NAK_1);
2404
2405 rtl_tx_performance_tweak(pdev, 0x5 << MAX_READ_REQUEST_SHIFT);
2406
2407 RTL_W8(Config1,
2408 LEDS1 | LEDS0 | Speed_down | MEMMAP | IOMAP | VPD | PMEnable);
2409 RTL_W8(Config3, RTL_R8(Config3) & ~Beacon_en);
2410
2411 cfg1 = RTL_R8(Config1);
2412 if ((cfg1 & LEDS0) && (cfg1 & LEDS1))
2413 RTL_W8(Config1, cfg1 & ~LEDS0);
2414
2415 RTL_W16(CPlusCmd, RTL_R16(CPlusCmd) & ~R810X_CPCMD_QUIRK_MASK);
2416
2417 rtl_ephy_init(ioaddr, e_info_8102e_1, ARRAY_SIZE(e_info_8102e_1));
2418}
2419
2420static void rtl_hw_start_8102e_2(void __iomem *ioaddr, struct pci_dev *pdev)
2421{
2422 rtl_csi_access_enable(ioaddr);
2423
2424 rtl_tx_performance_tweak(pdev, 0x5 << MAX_READ_REQUEST_SHIFT);
2425
2426 RTL_W8(Config1, MEMMAP | IOMAP | VPD | PMEnable);
2427 RTL_W8(Config3, RTL_R8(Config3) & ~Beacon_en);
2428
2429 RTL_W16(CPlusCmd, RTL_R16(CPlusCmd) & ~R810X_CPCMD_QUIRK_MASK);
2430}
2431
2432static void rtl_hw_start_8102e_3(void __iomem *ioaddr, struct pci_dev *pdev)
2433{
2434 rtl_hw_start_8102e_2(ioaddr, pdev);
2435
2436 rtl_ephy_write(ioaddr, 0x03, 0xc2f9);
2437}
2438
Francois Romieu07ce4062007-02-23 23:36:39 +01002439static void rtl_hw_start_8101(struct net_device *dev)
2440{
Francois Romieucdf1a602007-06-11 23:29:50 +02002441 struct rtl8169_private *tp = netdev_priv(dev);
2442 void __iomem *ioaddr = tp->mmio_addr;
2443 struct pci_dev *pdev = tp->pci_dev;
2444
Francois Romieue3cf0cc2007-08-17 14:55:46 +02002445 if ((tp->mac_version == RTL_GIGA_MAC_VER_13) ||
2446 (tp->mac_version == RTL_GIGA_MAC_VER_16)) {
Francois Romieu9c14cea2008-07-05 00:21:15 +02002447 int cap = tp->pcie_cap;
2448
2449 if (cap) {
2450 pci_write_config_word(pdev, cap + PCI_EXP_DEVCTL,
2451 PCI_EXP_DEVCTL_NOSNOOP_EN);
2452 }
Francois Romieucdf1a602007-06-11 23:29:50 +02002453 }
2454
Francois Romieu2857ffb2008-08-02 21:08:49 +02002455 switch (tp->mac_version) {
2456 case RTL_GIGA_MAC_VER_07:
2457 rtl_hw_start_8102e_1(ioaddr, pdev);
2458 break;
2459
2460 case RTL_GIGA_MAC_VER_08:
2461 rtl_hw_start_8102e_3(ioaddr, pdev);
2462 break;
2463
2464 case RTL_GIGA_MAC_VER_09:
2465 rtl_hw_start_8102e_2(ioaddr, pdev);
2466 break;
Francois Romieucdf1a602007-06-11 23:29:50 +02002467 }
2468
2469 RTL_W8(Cfg9346, Cfg9346_Unlock);
2470
2471 RTL_W8(EarlyTxThres, EarlyTxThld);
2472
2473 rtl_set_rx_max_size(ioaddr);
2474
2475 tp->cp_cmd |= rtl_rw_cpluscmd(ioaddr) | PCIMulRW;
2476
2477 RTL_W16(CPlusCmd, tp->cp_cmd);
2478
2479 RTL_W16(IntrMitigate, 0x0000);
2480
2481 rtl_set_rx_tx_desc_registers(tp, ioaddr);
2482
2483 RTL_W8(ChipCmd, CmdTxEnb | CmdRxEnb);
2484 rtl_set_rx_tx_config_registers(tp);
2485
2486 RTL_W8(Cfg9346, Cfg9346_Lock);
2487
2488 RTL_R8(IntrMask);
2489
Francois Romieucdf1a602007-06-11 23:29:50 +02002490 rtl_set_rx_mode(dev);
2491
Francois Romieu0e485152007-02-20 00:00:26 +01002492 RTL_W8(ChipCmd, CmdTxEnb | CmdRxEnb);
2493
Francois Romieucdf1a602007-06-11 23:29:50 +02002494 RTL_W16(MultiIntr, RTL_R16(MultiIntr) & 0xf000);
Francois Romieu6dccd162007-02-13 23:38:05 +01002495
Francois Romieu0e485152007-02-20 00:00:26 +01002496 RTL_W16(IntrMask, tp->intr_event);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002497}
2498
2499static int rtl8169_change_mtu(struct net_device *dev, int new_mtu)
2500{
2501 struct rtl8169_private *tp = netdev_priv(dev);
2502 int ret = 0;
2503
2504 if (new_mtu < ETH_ZLEN || new_mtu > SafeMtu)
2505 return -EINVAL;
2506
2507 dev->mtu = new_mtu;
2508
2509 if (!netif_running(dev))
2510 goto out;
2511
2512 rtl8169_down(dev);
2513
2514 rtl8169_set_rxbufsize(tp, dev);
2515
2516 ret = rtl8169_init_ring(dev);
2517 if (ret < 0)
2518 goto out;
2519
Stephen Hemmingerbea33482007-10-03 16:41:36 -07002520 napi_enable(&tp->napi);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002521
Francois Romieu07ce4062007-02-23 23:36:39 +01002522 rtl_hw_start(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002523
2524 rtl8169_request_timer(dev);
2525
2526out:
2527 return ret;
2528}
2529
2530static inline void rtl8169_make_unusable_by_asic(struct RxDesc *desc)
2531{
Al Viro95e09182007-12-22 18:55:39 +00002532 desc->addr = cpu_to_le64(0x0badbadbadbadbadull);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002533 desc->opts1 &= ~cpu_to_le32(DescOwn | RsvdMask);
2534}
2535
2536static void rtl8169_free_rx_skb(struct rtl8169_private *tp,
2537 struct sk_buff **sk_buff, struct RxDesc *desc)
2538{
2539 struct pci_dev *pdev = tp->pci_dev;
2540
2541 pci_unmap_single(pdev, le64_to_cpu(desc->addr), tp->rx_buf_sz,
2542 PCI_DMA_FROMDEVICE);
2543 dev_kfree_skb(*sk_buff);
2544 *sk_buff = NULL;
2545 rtl8169_make_unusable_by_asic(desc);
2546}
2547
2548static inline void rtl8169_mark_to_asic(struct RxDesc *desc, u32 rx_buf_sz)
2549{
2550 u32 eor = le32_to_cpu(desc->opts1) & RingEnd;
2551
2552 desc->opts1 = cpu_to_le32(DescOwn | eor | rx_buf_sz);
2553}
2554
2555static inline void rtl8169_map_to_asic(struct RxDesc *desc, dma_addr_t mapping,
2556 u32 rx_buf_sz)
2557{
2558 desc->addr = cpu_to_le64(mapping);
2559 wmb();
2560 rtl8169_mark_to_asic(desc, rx_buf_sz);
2561}
2562
Stephen Hemminger15d31752007-06-16 22:36:41 +02002563static struct sk_buff *rtl8169_alloc_rx_skb(struct pci_dev *pdev,
2564 struct net_device *dev,
2565 struct RxDesc *desc, int rx_buf_sz,
2566 unsigned int align)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002567{
2568 struct sk_buff *skb;
2569 dma_addr_t mapping;
Francois Romieue9f63f32007-02-28 23:16:57 +01002570 unsigned int pad;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002571
Francois Romieue9f63f32007-02-28 23:16:57 +01002572 pad = align ? align : NET_IP_ALIGN;
2573
2574 skb = netdev_alloc_skb(dev, rx_buf_sz + pad);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002575 if (!skb)
2576 goto err_out;
2577
Francois Romieue9f63f32007-02-28 23:16:57 +01002578 skb_reserve(skb, align ? ((pad - 1) & (unsigned long)skb->data) : pad);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002579
David S. Miller689be432005-06-28 15:25:31 -07002580 mapping = pci_map_single(pdev, skb->data, rx_buf_sz,
Linus Torvalds1da177e2005-04-16 15:20:36 -07002581 PCI_DMA_FROMDEVICE);
2582
2583 rtl8169_map_to_asic(desc, mapping, rx_buf_sz);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002584out:
Stephen Hemminger15d31752007-06-16 22:36:41 +02002585 return skb;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002586
2587err_out:
Linus Torvalds1da177e2005-04-16 15:20:36 -07002588 rtl8169_make_unusable_by_asic(desc);
2589 goto out;
2590}
2591
2592static void rtl8169_rx_clear(struct rtl8169_private *tp)
2593{
Francois Romieu07d3f512007-02-21 22:40:46 +01002594 unsigned int i;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002595
2596 for (i = 0; i < NUM_RX_DESC; i++) {
2597 if (tp->Rx_skbuff[i]) {
2598 rtl8169_free_rx_skb(tp, tp->Rx_skbuff + i,
2599 tp->RxDescArray + i);
2600 }
2601 }
2602}
2603
2604static u32 rtl8169_rx_fill(struct rtl8169_private *tp, struct net_device *dev,
2605 u32 start, u32 end)
2606{
2607 u32 cur;
Francois Romieu5b0384f2006-08-16 16:00:01 +02002608
Francois Romieu4ae47c22007-06-16 23:28:45 +02002609 for (cur = start; end - cur != 0; cur++) {
Stephen Hemminger15d31752007-06-16 22:36:41 +02002610 struct sk_buff *skb;
2611 unsigned int i = cur % NUM_RX_DESC;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002612
Francois Romieu4ae47c22007-06-16 23:28:45 +02002613 WARN_ON((s32)(end - cur) < 0);
2614
Linus Torvalds1da177e2005-04-16 15:20:36 -07002615 if (tp->Rx_skbuff[i])
2616 continue;
Francois Romieubcf0bf92006-07-26 23:14:13 +02002617
Stephen Hemminger15d31752007-06-16 22:36:41 +02002618 skb = rtl8169_alloc_rx_skb(tp->pci_dev, dev,
2619 tp->RxDescArray + i,
2620 tp->rx_buf_sz, tp->align);
2621 if (!skb)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002622 break;
Stephen Hemminger15d31752007-06-16 22:36:41 +02002623
2624 tp->Rx_skbuff[i] = skb;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002625 }
2626 return cur - start;
2627}
2628
2629static inline void rtl8169_mark_as_last_descriptor(struct RxDesc *desc)
2630{
2631 desc->opts1 |= cpu_to_le32(RingEnd);
2632}
2633
2634static void rtl8169_init_ring_indexes(struct rtl8169_private *tp)
2635{
2636 tp->dirty_tx = tp->dirty_rx = tp->cur_tx = tp->cur_rx = 0;
2637}
2638
2639static int rtl8169_init_ring(struct net_device *dev)
2640{
2641 struct rtl8169_private *tp = netdev_priv(dev);
2642
2643 rtl8169_init_ring_indexes(tp);
2644
2645 memset(tp->tx_skb, 0x0, NUM_TX_DESC * sizeof(struct ring_info));
2646 memset(tp->Rx_skbuff, 0x0, NUM_RX_DESC * sizeof(struct sk_buff *));
2647
2648 if (rtl8169_rx_fill(tp, dev, 0, NUM_RX_DESC) != NUM_RX_DESC)
2649 goto err_out;
2650
2651 rtl8169_mark_as_last_descriptor(tp->RxDescArray + NUM_RX_DESC - 1);
2652
2653 return 0;
2654
2655err_out:
2656 rtl8169_rx_clear(tp);
2657 return -ENOMEM;
2658}
2659
2660static void rtl8169_unmap_tx_skb(struct pci_dev *pdev, struct ring_info *tx_skb,
2661 struct TxDesc *desc)
2662{
2663 unsigned int len = tx_skb->len;
2664
2665 pci_unmap_single(pdev, le64_to_cpu(desc->addr), len, PCI_DMA_TODEVICE);
2666 desc->opts1 = 0x00;
2667 desc->opts2 = 0x00;
2668 desc->addr = 0x00;
2669 tx_skb->len = 0;
2670}
2671
2672static void rtl8169_tx_clear(struct rtl8169_private *tp)
2673{
2674 unsigned int i;
2675
2676 for (i = tp->dirty_tx; i < tp->dirty_tx + NUM_TX_DESC; i++) {
2677 unsigned int entry = i % NUM_TX_DESC;
2678 struct ring_info *tx_skb = tp->tx_skb + entry;
2679 unsigned int len = tx_skb->len;
2680
2681 if (len) {
2682 struct sk_buff *skb = tx_skb->skb;
2683
2684 rtl8169_unmap_tx_skb(tp->pci_dev, tx_skb,
2685 tp->TxDescArray + entry);
2686 if (skb) {
2687 dev_kfree_skb(skb);
2688 tx_skb->skb = NULL;
2689 }
Francois Romieucebf8cc2007-10-18 12:06:54 +02002690 tp->dev->stats.tx_dropped++;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002691 }
2692 }
2693 tp->cur_tx = tp->dirty_tx = 0;
2694}
2695
David Howellsc4028952006-11-22 14:57:56 +00002696static void rtl8169_schedule_work(struct net_device *dev, work_func_t task)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002697{
2698 struct rtl8169_private *tp = netdev_priv(dev);
2699
David Howellsc4028952006-11-22 14:57:56 +00002700 PREPARE_DELAYED_WORK(&tp->task, task);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002701 schedule_delayed_work(&tp->task, 4);
2702}
2703
2704static void rtl8169_wait_for_quiescence(struct net_device *dev)
2705{
2706 struct rtl8169_private *tp = netdev_priv(dev);
2707 void __iomem *ioaddr = tp->mmio_addr;
2708
2709 synchronize_irq(dev->irq);
2710
2711 /* Wait for any pending NAPI task to complete */
Stephen Hemmingerbea33482007-10-03 16:41:36 -07002712 napi_disable(&tp->napi);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002713
2714 rtl8169_irq_mask_and_ack(ioaddr);
2715
David S. Millerd1d08d12008-01-07 20:53:33 -08002716 tp->intr_mask = 0xffff;
2717 RTL_W16(IntrMask, tp->intr_event);
Stephen Hemmingerbea33482007-10-03 16:41:36 -07002718 napi_enable(&tp->napi);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002719}
2720
David Howellsc4028952006-11-22 14:57:56 +00002721static void rtl8169_reinit_task(struct work_struct *work)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002722{
David Howellsc4028952006-11-22 14:57:56 +00002723 struct rtl8169_private *tp =
2724 container_of(work, struct rtl8169_private, task.work);
2725 struct net_device *dev = tp->dev;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002726 int ret;
2727
Francois Romieueb2a0212007-02-15 23:37:21 +01002728 rtnl_lock();
2729
2730 if (!netif_running(dev))
2731 goto out_unlock;
2732
2733 rtl8169_wait_for_quiescence(dev);
2734 rtl8169_close(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002735
2736 ret = rtl8169_open(dev);
2737 if (unlikely(ret < 0)) {
Francois Romieu07d3f512007-02-21 22:40:46 +01002738 if (net_ratelimit() && netif_msg_drv(tp)) {
Joe Perches53edbec2007-10-18 21:15:01 +02002739 printk(KERN_ERR PFX "%s: reinit failure (status = %d)."
Francois Romieu07d3f512007-02-21 22:40:46 +01002740 " Rescheduling.\n", dev->name, ret);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002741 }
2742 rtl8169_schedule_work(dev, rtl8169_reinit_task);
2743 }
Francois Romieueb2a0212007-02-15 23:37:21 +01002744
2745out_unlock:
2746 rtnl_unlock();
Linus Torvalds1da177e2005-04-16 15:20:36 -07002747}
2748
David Howellsc4028952006-11-22 14:57:56 +00002749static void rtl8169_reset_task(struct work_struct *work)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002750{
David Howellsc4028952006-11-22 14:57:56 +00002751 struct rtl8169_private *tp =
2752 container_of(work, struct rtl8169_private, task.work);
2753 struct net_device *dev = tp->dev;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002754
Francois Romieueb2a0212007-02-15 23:37:21 +01002755 rtnl_lock();
2756
Linus Torvalds1da177e2005-04-16 15:20:36 -07002757 if (!netif_running(dev))
Francois Romieueb2a0212007-02-15 23:37:21 +01002758 goto out_unlock;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002759
2760 rtl8169_wait_for_quiescence(dev);
2761
Stephen Hemmingerbea33482007-10-03 16:41:36 -07002762 rtl8169_rx_interrupt(dev, tp, tp->mmio_addr, ~(u32)0);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002763 rtl8169_tx_clear(tp);
2764
2765 if (tp->dirty_rx == tp->cur_rx) {
2766 rtl8169_init_ring_indexes(tp);
Francois Romieu07ce4062007-02-23 23:36:39 +01002767 rtl_hw_start(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002768 netif_wake_queue(dev);
Francois Romieucebf8cc2007-10-18 12:06:54 +02002769 rtl8169_check_link_status(dev, tp, tp->mmio_addr);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002770 } else {
Francois Romieu07d3f512007-02-21 22:40:46 +01002771 if (net_ratelimit() && netif_msg_intr(tp)) {
Joe Perches53edbec2007-10-18 21:15:01 +02002772 printk(KERN_EMERG PFX "%s: Rx buffers shortage\n",
Francois Romieu07d3f512007-02-21 22:40:46 +01002773 dev->name);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002774 }
2775 rtl8169_schedule_work(dev, rtl8169_reset_task);
2776 }
Francois Romieueb2a0212007-02-15 23:37:21 +01002777
2778out_unlock:
2779 rtnl_unlock();
Linus Torvalds1da177e2005-04-16 15:20:36 -07002780}
2781
2782static void rtl8169_tx_timeout(struct net_device *dev)
2783{
2784 struct rtl8169_private *tp = netdev_priv(dev);
2785
2786 rtl8169_hw_reset(tp->mmio_addr);
2787
2788 /* Let's wait a bit while any (async) irq lands on */
2789 rtl8169_schedule_work(dev, rtl8169_reset_task);
2790}
2791
2792static int rtl8169_xmit_frags(struct rtl8169_private *tp, struct sk_buff *skb,
2793 u32 opts1)
2794{
2795 struct skb_shared_info *info = skb_shinfo(skb);
2796 unsigned int cur_frag, entry;
Jeff Garzika6343af2007-07-17 05:39:58 -04002797 struct TxDesc * uninitialized_var(txd);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002798
2799 entry = tp->cur_tx;
2800 for (cur_frag = 0; cur_frag < info->nr_frags; cur_frag++) {
2801 skb_frag_t *frag = info->frags + cur_frag;
2802 dma_addr_t mapping;
2803 u32 status, len;
2804 void *addr;
2805
2806 entry = (entry + 1) % NUM_TX_DESC;
2807
2808 txd = tp->TxDescArray + entry;
2809 len = frag->size;
2810 addr = ((void *) page_address(frag->page)) + frag->page_offset;
2811 mapping = pci_map_single(tp->pci_dev, addr, len, PCI_DMA_TODEVICE);
2812
2813 /* anti gcc 2.95.3 bugware (sic) */
2814 status = opts1 | len | (RingEnd * !((entry + 1) % NUM_TX_DESC));
2815
2816 txd->opts1 = cpu_to_le32(status);
2817 txd->addr = cpu_to_le64(mapping);
2818
2819 tp->tx_skb[entry].len = len;
2820 }
2821
2822 if (cur_frag) {
2823 tp->tx_skb[entry].skb = skb;
2824 txd->opts1 |= cpu_to_le32(LastFrag);
2825 }
2826
2827 return cur_frag;
2828}
2829
2830static inline u32 rtl8169_tso_csum(struct sk_buff *skb, struct net_device *dev)
2831{
2832 if (dev->features & NETIF_F_TSO) {
Herbert Xu79671682006-06-22 02:40:14 -07002833 u32 mss = skb_shinfo(skb)->gso_size;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002834
2835 if (mss)
2836 return LargeSend | ((mss & MSSMask) << MSSShift);
2837 }
Patrick McHardy84fa7932006-08-29 16:44:56 -07002838 if (skb->ip_summed == CHECKSUM_PARTIAL) {
Arnaldo Carvalho de Meloeddc9ec2007-04-20 22:47:35 -07002839 const struct iphdr *ip = ip_hdr(skb);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002840
2841 if (ip->protocol == IPPROTO_TCP)
2842 return IPCS | TCPCS;
2843 else if (ip->protocol == IPPROTO_UDP)
2844 return IPCS | UDPCS;
2845 WARN_ON(1); /* we need a WARN() */
2846 }
2847 return 0;
2848}
2849
2850static int rtl8169_start_xmit(struct sk_buff *skb, struct net_device *dev)
2851{
2852 struct rtl8169_private *tp = netdev_priv(dev);
2853 unsigned int frags, entry = tp->cur_tx % NUM_TX_DESC;
2854 struct TxDesc *txd = tp->TxDescArray + entry;
2855 void __iomem *ioaddr = tp->mmio_addr;
2856 dma_addr_t mapping;
2857 u32 status, len;
2858 u32 opts1;
Francois Romieu188f4af2006-08-16 14:51:52 +02002859 int ret = NETDEV_TX_OK;
Francois Romieu5b0384f2006-08-16 16:00:01 +02002860
Linus Torvalds1da177e2005-04-16 15:20:36 -07002861 if (unlikely(TX_BUFFS_AVAIL(tp) < skb_shinfo(skb)->nr_frags)) {
Stephen Hemmingerb57b7e52005-05-27 21:11:52 +02002862 if (netif_msg_drv(tp)) {
2863 printk(KERN_ERR
2864 "%s: BUG! Tx Ring full when queue awake!\n",
2865 dev->name);
2866 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07002867 goto err_stop;
2868 }
2869
2870 if (unlikely(le32_to_cpu(txd->opts1) & DescOwn))
2871 goto err_stop;
2872
2873 opts1 = DescOwn | rtl8169_tso_csum(skb, dev);
2874
2875 frags = rtl8169_xmit_frags(tp, skb, opts1);
2876 if (frags) {
2877 len = skb_headlen(skb);
2878 opts1 |= FirstFrag;
2879 } else {
2880 len = skb->len;
2881
2882 if (unlikely(len < ETH_ZLEN)) {
Herbert Xu5b057c62006-06-23 02:06:41 -07002883 if (skb_padto(skb, ETH_ZLEN))
Linus Torvalds1da177e2005-04-16 15:20:36 -07002884 goto err_update_stats;
2885 len = ETH_ZLEN;
2886 }
2887
2888 opts1 |= FirstFrag | LastFrag;
2889 tp->tx_skb[entry].skb = skb;
2890 }
2891
2892 mapping = pci_map_single(tp->pci_dev, skb->data, len, PCI_DMA_TODEVICE);
2893
2894 tp->tx_skb[entry].len = len;
2895 txd->addr = cpu_to_le64(mapping);
2896 txd->opts2 = cpu_to_le32(rtl8169_tx_vlan_tag(tp, skb));
2897
2898 wmb();
2899
2900 /* anti gcc 2.95.3 bugware (sic) */
2901 status = opts1 | len | (RingEnd * !((entry + 1) % NUM_TX_DESC));
2902 txd->opts1 = cpu_to_le32(status);
2903
2904 dev->trans_start = jiffies;
2905
2906 tp->cur_tx += frags + 1;
2907
2908 smp_wmb();
2909
Francois Romieu275391a2007-02-23 23:50:28 +01002910 RTL_W8(TxPoll, NPQ); /* set polling bit */
Linus Torvalds1da177e2005-04-16 15:20:36 -07002911
2912 if (TX_BUFFS_AVAIL(tp) < MAX_SKB_FRAGS) {
2913 netif_stop_queue(dev);
2914 smp_rmb();
2915 if (TX_BUFFS_AVAIL(tp) >= MAX_SKB_FRAGS)
2916 netif_wake_queue(dev);
2917 }
2918
2919out:
2920 return ret;
2921
2922err_stop:
2923 netif_stop_queue(dev);
Francois Romieu188f4af2006-08-16 14:51:52 +02002924 ret = NETDEV_TX_BUSY;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002925err_update_stats:
Francois Romieucebf8cc2007-10-18 12:06:54 +02002926 dev->stats.tx_dropped++;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002927 goto out;
2928}
2929
2930static void rtl8169_pcierr_interrupt(struct net_device *dev)
2931{
2932 struct rtl8169_private *tp = netdev_priv(dev);
2933 struct pci_dev *pdev = tp->pci_dev;
2934 void __iomem *ioaddr = tp->mmio_addr;
2935 u16 pci_status, pci_cmd;
2936
2937 pci_read_config_word(pdev, PCI_COMMAND, &pci_cmd);
2938 pci_read_config_word(pdev, PCI_STATUS, &pci_status);
2939
Stephen Hemmingerb57b7e52005-05-27 21:11:52 +02002940 if (netif_msg_intr(tp)) {
2941 printk(KERN_ERR
2942 "%s: PCI error (cmd = 0x%04x, status = 0x%04x).\n",
2943 dev->name, pci_cmd, pci_status);
2944 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07002945
2946 /*
2947 * The recovery sequence below admits a very elaborated explanation:
2948 * - it seems to work;
Francois Romieud03902b2006-11-23 00:00:42 +01002949 * - I did not see what else could be done;
2950 * - it makes iop3xx happy.
Linus Torvalds1da177e2005-04-16 15:20:36 -07002951 *
2952 * Feel free to adjust to your needs.
2953 */
Francois Romieua27993f2006-12-18 00:04:19 +01002954 if (pdev->broken_parity_status)
Francois Romieud03902b2006-11-23 00:00:42 +01002955 pci_cmd &= ~PCI_COMMAND_PARITY;
2956 else
2957 pci_cmd |= PCI_COMMAND_SERR | PCI_COMMAND_PARITY;
2958
2959 pci_write_config_word(pdev, PCI_COMMAND, pci_cmd);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002960
2961 pci_write_config_word(pdev, PCI_STATUS,
2962 pci_status & (PCI_STATUS_DETECTED_PARITY |
2963 PCI_STATUS_SIG_SYSTEM_ERROR | PCI_STATUS_REC_MASTER_ABORT |
2964 PCI_STATUS_REC_TARGET_ABORT | PCI_STATUS_SIG_TARGET_ABORT));
2965
2966 /* The infamous DAC f*ckup only happens at boot time */
2967 if ((tp->cp_cmd & PCIDAC) && !tp->dirty_rx && !tp->cur_rx) {
Stephen Hemmingerb57b7e52005-05-27 21:11:52 +02002968 if (netif_msg_intr(tp))
2969 printk(KERN_INFO "%s: disabling PCI DAC.\n", dev->name);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002970 tp->cp_cmd &= ~PCIDAC;
2971 RTL_W16(CPlusCmd, tp->cp_cmd);
2972 dev->features &= ~NETIF_F_HIGHDMA;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002973 }
2974
2975 rtl8169_hw_reset(ioaddr);
Francois Romieud03902b2006-11-23 00:00:42 +01002976
2977 rtl8169_schedule_work(dev, rtl8169_reinit_task);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002978}
2979
Francois Romieu07d3f512007-02-21 22:40:46 +01002980static void rtl8169_tx_interrupt(struct net_device *dev,
2981 struct rtl8169_private *tp,
2982 void __iomem *ioaddr)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002983{
2984 unsigned int dirty_tx, tx_left;
2985
Linus Torvalds1da177e2005-04-16 15:20:36 -07002986 dirty_tx = tp->dirty_tx;
2987 smp_rmb();
2988 tx_left = tp->cur_tx - dirty_tx;
2989
2990 while (tx_left > 0) {
2991 unsigned int entry = dirty_tx % NUM_TX_DESC;
2992 struct ring_info *tx_skb = tp->tx_skb + entry;
2993 u32 len = tx_skb->len;
2994 u32 status;
2995
2996 rmb();
2997 status = le32_to_cpu(tp->TxDescArray[entry].opts1);
2998 if (status & DescOwn)
2999 break;
3000
Francois Romieucebf8cc2007-10-18 12:06:54 +02003001 dev->stats.tx_bytes += len;
3002 dev->stats.tx_packets++;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003003
3004 rtl8169_unmap_tx_skb(tp->pci_dev, tx_skb, tp->TxDescArray + entry);
3005
3006 if (status & LastFrag) {
3007 dev_kfree_skb_irq(tx_skb->skb);
3008 tx_skb->skb = NULL;
3009 }
3010 dirty_tx++;
3011 tx_left--;
3012 }
3013
3014 if (tp->dirty_tx != dirty_tx) {
3015 tp->dirty_tx = dirty_tx;
3016 smp_wmb();
3017 if (netif_queue_stopped(dev) &&
3018 (TX_BUFFS_AVAIL(tp) >= MAX_SKB_FRAGS)) {
3019 netif_wake_queue(dev);
3020 }
Francois Romieud78ae2d2007-08-26 20:08:19 +02003021 /*
3022 * 8168 hack: TxPoll requests are lost when the Tx packets are
3023 * too close. Let's kick an extra TxPoll request when a burst
3024 * of start_xmit activity is detected (if it is not detected,
3025 * it is slow enough). -- FR
3026 */
3027 smp_rmb();
3028 if (tp->cur_tx != dirty_tx)
3029 RTL_W8(TxPoll, NPQ);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003030 }
3031}
3032
Francois Romieu126fa4b2005-05-12 20:09:17 -04003033static inline int rtl8169_fragmented_frame(u32 status)
3034{
3035 return (status & (FirstFrag | LastFrag)) != (FirstFrag | LastFrag);
3036}
3037
Linus Torvalds1da177e2005-04-16 15:20:36 -07003038static inline void rtl8169_rx_csum(struct sk_buff *skb, struct RxDesc *desc)
3039{
3040 u32 opts1 = le32_to_cpu(desc->opts1);
3041 u32 status = opts1 & RxProtoMask;
3042
3043 if (((status == RxProtoTCP) && !(opts1 & TCPFail)) ||
3044 ((status == RxProtoUDP) && !(opts1 & UDPFail)) ||
3045 ((status == RxProtoIP) && !(opts1 & IPFail)))
3046 skb->ip_summed = CHECKSUM_UNNECESSARY;
3047 else
3048 skb->ip_summed = CHECKSUM_NONE;
3049}
3050
Francois Romieu07d3f512007-02-21 22:40:46 +01003051static inline bool rtl8169_try_rx_copy(struct sk_buff **sk_buff,
3052 struct rtl8169_private *tp, int pkt_size,
3053 dma_addr_t addr)
Linus Torvalds1da177e2005-04-16 15:20:36 -07003054{
Stephen Hemmingerb4496552007-06-17 01:06:49 +02003055 struct sk_buff *skb;
3056 bool done = false;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003057
Stephen Hemmingerb4496552007-06-17 01:06:49 +02003058 if (pkt_size >= rx_copybreak)
3059 goto out;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003060
Francois Romieu07d3f512007-02-21 22:40:46 +01003061 skb = netdev_alloc_skb(tp->dev, pkt_size + NET_IP_ALIGN);
Stephen Hemmingerb4496552007-06-17 01:06:49 +02003062 if (!skb)
3063 goto out;
3064
Francois Romieu07d3f512007-02-21 22:40:46 +01003065 pci_dma_sync_single_for_cpu(tp->pci_dev, addr, pkt_size,
3066 PCI_DMA_FROMDEVICE);
Francois Romieu86402232007-02-20 22:20:51 +01003067 skb_reserve(skb, NET_IP_ALIGN);
Stephen Hemmingerb4496552007-06-17 01:06:49 +02003068 skb_copy_from_linear_data(*sk_buff, skb->data, pkt_size);
3069 *sk_buff = skb;
3070 done = true;
3071out:
3072 return done;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003073}
3074
Francois Romieu07d3f512007-02-21 22:40:46 +01003075static int rtl8169_rx_interrupt(struct net_device *dev,
3076 struct rtl8169_private *tp,
Stephen Hemmingerbea33482007-10-03 16:41:36 -07003077 void __iomem *ioaddr, u32 budget)
Linus Torvalds1da177e2005-04-16 15:20:36 -07003078{
3079 unsigned int cur_rx, rx_left;
3080 unsigned int delta, count;
3081
Linus Torvalds1da177e2005-04-16 15:20:36 -07003082 cur_rx = tp->cur_rx;
3083 rx_left = NUM_RX_DESC + tp->dirty_rx - cur_rx;
Francois Romieu865c6522008-05-11 14:51:00 +02003084 rx_left = min(rx_left, budget);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003085
Richard Dawe4dcb7d32005-05-27 21:12:00 +02003086 for (; rx_left > 0; rx_left--, cur_rx++) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07003087 unsigned int entry = cur_rx % NUM_RX_DESC;
Francois Romieu126fa4b2005-05-12 20:09:17 -04003088 struct RxDesc *desc = tp->RxDescArray + entry;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003089 u32 status;
3090
3091 rmb();
Francois Romieu126fa4b2005-05-12 20:09:17 -04003092 status = le32_to_cpu(desc->opts1);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003093
3094 if (status & DescOwn)
3095 break;
Richard Dawe4dcb7d32005-05-27 21:12:00 +02003096 if (unlikely(status & RxRES)) {
Stephen Hemmingerb57b7e52005-05-27 21:11:52 +02003097 if (netif_msg_rx_err(tp)) {
3098 printk(KERN_INFO
3099 "%s: Rx ERROR. status = %08x\n",
3100 dev->name, status);
3101 }
Francois Romieucebf8cc2007-10-18 12:06:54 +02003102 dev->stats.rx_errors++;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003103 if (status & (RxRWT | RxRUNT))
Francois Romieucebf8cc2007-10-18 12:06:54 +02003104 dev->stats.rx_length_errors++;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003105 if (status & RxCRC)
Francois Romieucebf8cc2007-10-18 12:06:54 +02003106 dev->stats.rx_crc_errors++;
Francois Romieu9dccf612006-05-14 12:31:17 +02003107 if (status & RxFOVF) {
3108 rtl8169_schedule_work(dev, rtl8169_reset_task);
Francois Romieucebf8cc2007-10-18 12:06:54 +02003109 dev->stats.rx_fifo_errors++;
Francois Romieu9dccf612006-05-14 12:31:17 +02003110 }
Francois Romieu126fa4b2005-05-12 20:09:17 -04003111 rtl8169_mark_to_asic(desc, tp->rx_buf_sz);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003112 } else {
Linus Torvalds1da177e2005-04-16 15:20:36 -07003113 struct sk_buff *skb = tp->Rx_skbuff[entry];
Stephen Hemmingerb4496552007-06-17 01:06:49 +02003114 dma_addr_t addr = le64_to_cpu(desc->addr);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003115 int pkt_size = (status & 0x00001FFF) - 4;
Stephen Hemmingerb4496552007-06-17 01:06:49 +02003116 struct pci_dev *pdev = tp->pci_dev;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003117
Francois Romieu126fa4b2005-05-12 20:09:17 -04003118 /*
3119 * The driver does not support incoming fragmented
3120 * frames. They are seen as a symptom of over-mtu
3121 * sized frames.
3122 */
3123 if (unlikely(rtl8169_fragmented_frame(status))) {
Francois Romieucebf8cc2007-10-18 12:06:54 +02003124 dev->stats.rx_dropped++;
3125 dev->stats.rx_length_errors++;
Francois Romieu126fa4b2005-05-12 20:09:17 -04003126 rtl8169_mark_to_asic(desc, tp->rx_buf_sz);
Richard Dawe4dcb7d32005-05-27 21:12:00 +02003127 continue;
Francois Romieu126fa4b2005-05-12 20:09:17 -04003128 }
3129
Linus Torvalds1da177e2005-04-16 15:20:36 -07003130 rtl8169_rx_csum(skb, desc);
Francois Romieubcf0bf92006-07-26 23:14:13 +02003131
Francois Romieu07d3f512007-02-21 22:40:46 +01003132 if (rtl8169_try_rx_copy(&skb, tp, pkt_size, addr)) {
Stephen Hemmingerb4496552007-06-17 01:06:49 +02003133 pci_dma_sync_single_for_device(pdev, addr,
3134 pkt_size, PCI_DMA_FROMDEVICE);
3135 rtl8169_mark_to_asic(desc, tp->rx_buf_sz);
3136 } else {
Francois Romieua866bbf2008-08-26 21:56:06 +02003137 pci_unmap_single(pdev, addr, tp->rx_buf_sz,
Stephen Hemmingerb4496552007-06-17 01:06:49 +02003138 PCI_DMA_FROMDEVICE);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003139 tp->Rx_skbuff[entry] = NULL;
3140 }
3141
Linus Torvalds1da177e2005-04-16 15:20:36 -07003142 skb_put(skb, pkt_size);
3143 skb->protocol = eth_type_trans(skb, dev);
3144
3145 if (rtl8169_rx_vlan_skb(tp, desc, skb) < 0)
Francois Romieu865c6522008-05-11 14:51:00 +02003146 netif_receive_skb(skb);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003147
3148 dev->last_rx = jiffies;
Francois Romieucebf8cc2007-10-18 12:06:54 +02003149 dev->stats.rx_bytes += pkt_size;
3150 dev->stats.rx_packets++;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003151 }
Francois Romieu6dccd162007-02-13 23:38:05 +01003152
3153 /* Work around for AMD plateform. */
Al Viro95e09182007-12-22 18:55:39 +00003154 if ((desc->opts2 & cpu_to_le32(0xfffe000)) &&
Francois Romieu6dccd162007-02-13 23:38:05 +01003155 (tp->mac_version == RTL_GIGA_MAC_VER_05)) {
3156 desc->opts2 = 0;
3157 cur_rx++;
3158 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07003159 }
3160
3161 count = cur_rx - tp->cur_rx;
3162 tp->cur_rx = cur_rx;
3163
3164 delta = rtl8169_rx_fill(tp, dev, tp->dirty_rx, tp->cur_rx);
Stephen Hemmingerb57b7e52005-05-27 21:11:52 +02003165 if (!delta && count && netif_msg_intr(tp))
Linus Torvalds1da177e2005-04-16 15:20:36 -07003166 printk(KERN_INFO "%s: no Rx buffer allocated\n", dev->name);
3167 tp->dirty_rx += delta;
3168
3169 /*
3170 * FIXME: until there is periodic timer to try and refill the ring,
3171 * a temporary shortage may definitely kill the Rx process.
3172 * - disable the asic to try and avoid an overflow and kick it again
3173 * after refill ?
3174 * - how do others driver handle this condition (Uh oh...).
3175 */
Stephen Hemmingerb57b7e52005-05-27 21:11:52 +02003176 if ((tp->dirty_rx + NUM_RX_DESC == tp->cur_rx) && netif_msg_intr(tp))
Linus Torvalds1da177e2005-04-16 15:20:36 -07003177 printk(KERN_EMERG "%s: Rx buffers exhausted\n", dev->name);
3178
3179 return count;
3180}
3181
Francois Romieu07d3f512007-02-21 22:40:46 +01003182static irqreturn_t rtl8169_interrupt(int irq, void *dev_instance)
Linus Torvalds1da177e2005-04-16 15:20:36 -07003183{
Francois Romieu07d3f512007-02-21 22:40:46 +01003184 struct net_device *dev = dev_instance;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003185 struct rtl8169_private *tp = netdev_priv(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003186 void __iomem *ioaddr = tp->mmio_addr;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003187 int handled = 0;
Francois Romieu865c6522008-05-11 14:51:00 +02003188 int status;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003189
Francois Romieu865c6522008-05-11 14:51:00 +02003190 status = RTL_R16(IntrStatus);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003191
Francois Romieu865c6522008-05-11 14:51:00 +02003192 /* hotplug/major error/no more work/shared irq */
3193 if ((status == 0xffff) || !status)
3194 goto out;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003195
Francois Romieu865c6522008-05-11 14:51:00 +02003196 handled = 1;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003197
Francois Romieu865c6522008-05-11 14:51:00 +02003198 if (unlikely(!netif_running(dev))) {
3199 rtl8169_asic_down(ioaddr);
3200 goto out;
3201 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07003202
Francois Romieu865c6522008-05-11 14:51:00 +02003203 status &= tp->intr_mask;
3204 RTL_W16(IntrStatus,
3205 (status & RxFIFOOver) ? (status | RxOverflow) : status);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003206
Francois Romieu865c6522008-05-11 14:51:00 +02003207 if (!(status & tp->intr_event))
3208 goto out;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003209
Francois Romieu865c6522008-05-11 14:51:00 +02003210 /* Work around for rx fifo overflow */
3211 if (unlikely(status & RxFIFOOver) &&
3212 (tp->mac_version == RTL_GIGA_MAC_VER_11)) {
3213 netif_stop_queue(dev);
3214 rtl8169_tx_timeout(dev);
3215 goto out;
3216 }
Francois Romieu0e485152007-02-20 00:00:26 +01003217
Francois Romieu865c6522008-05-11 14:51:00 +02003218 if (unlikely(status & SYSErr)) {
3219 rtl8169_pcierr_interrupt(dev);
3220 goto out;
3221 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07003222
Francois Romieu865c6522008-05-11 14:51:00 +02003223 if (status & LinkChg)
3224 rtl8169_check_link_status(dev, tp, ioaddr);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003225
Francois Romieu865c6522008-05-11 14:51:00 +02003226 if (status & tp->napi_event) {
3227 RTL_W16(IntrMask, tp->intr_event & ~tp->napi_event);
3228 tp->intr_mask = ~tp->napi_event;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003229
Stephen Hemmingerbea33482007-10-03 16:41:36 -07003230 if (likely(netif_rx_schedule_prep(dev, &tp->napi)))
3231 __netif_rx_schedule(dev, &tp->napi);
Francois Romieu865c6522008-05-11 14:51:00 +02003232 else if (netif_msg_intr(tp)) {
3233 printk(KERN_INFO "%s: interrupt %04x in poll\n",
3234 dev->name, status);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003235 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07003236 }
3237out:
3238 return IRQ_RETVAL(handled);
3239}
3240
Stephen Hemmingerbea33482007-10-03 16:41:36 -07003241static int rtl8169_poll(struct napi_struct *napi, int budget)
Linus Torvalds1da177e2005-04-16 15:20:36 -07003242{
Stephen Hemmingerbea33482007-10-03 16:41:36 -07003243 struct rtl8169_private *tp = container_of(napi, struct rtl8169_private, napi);
3244 struct net_device *dev = tp->dev;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003245 void __iomem *ioaddr = tp->mmio_addr;
Stephen Hemmingerbea33482007-10-03 16:41:36 -07003246 int work_done;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003247
Stephen Hemmingerbea33482007-10-03 16:41:36 -07003248 work_done = rtl8169_rx_interrupt(dev, tp, ioaddr, (u32) budget);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003249 rtl8169_tx_interrupt(dev, tp, ioaddr);
3250
Stephen Hemmingerbea33482007-10-03 16:41:36 -07003251 if (work_done < budget) {
3252 netif_rx_complete(dev, napi);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003253 tp->intr_mask = 0xffff;
3254 /*
3255 * 20040426: the barrier is not strictly required but the
3256 * behavior of the irq handler could be less predictable
3257 * without it. Btw, the lack of flush for the posted pci
3258 * write is safe - FR
3259 */
3260 smp_wmb();
Francois Romieu0e485152007-02-20 00:00:26 +01003261 RTL_W16(IntrMask, tp->intr_event);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003262 }
3263
Stephen Hemmingerbea33482007-10-03 16:41:36 -07003264 return work_done;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003265}
Linus Torvalds1da177e2005-04-16 15:20:36 -07003266
Francois Romieu523a6092008-09-10 22:28:56 +02003267static void rtl8169_rx_missed(struct net_device *dev, void __iomem *ioaddr)
3268{
3269 struct rtl8169_private *tp = netdev_priv(dev);
3270
3271 if (tp->mac_version > RTL_GIGA_MAC_VER_06)
3272 return;
3273
3274 dev->stats.rx_missed_errors += (RTL_R32(RxMissed) & 0xffffff);
3275 RTL_W32(RxMissed, 0);
3276}
3277
Linus Torvalds1da177e2005-04-16 15:20:36 -07003278static void rtl8169_down(struct net_device *dev)
3279{
3280 struct rtl8169_private *tp = netdev_priv(dev);
3281 void __iomem *ioaddr = tp->mmio_addr;
Arnaud Patard733b7362006-10-12 22:33:31 +02003282 unsigned int intrmask;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003283
3284 rtl8169_delete_timer(dev);
3285
3286 netif_stop_queue(dev);
3287
Stephen Hemminger93dd79e2007-10-28 17:14:06 +01003288 napi_disable(&tp->napi);
Stephen Hemminger93dd79e2007-10-28 17:14:06 +01003289
Linus Torvalds1da177e2005-04-16 15:20:36 -07003290core_down:
3291 spin_lock_irq(&tp->lock);
3292
3293 rtl8169_asic_down(ioaddr);
3294
Francois Romieu523a6092008-09-10 22:28:56 +02003295 rtl8169_rx_missed(dev, ioaddr);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003296
3297 spin_unlock_irq(&tp->lock);
3298
3299 synchronize_irq(dev->irq);
3300
Linus Torvalds1da177e2005-04-16 15:20:36 -07003301 /* Give a racing hard_start_xmit a few cycles to complete. */
Paul E. McKenneyfbd568a3e2005-05-01 08:59:04 -07003302 synchronize_sched(); /* FIXME: should this be synchronize_irq()? */
Linus Torvalds1da177e2005-04-16 15:20:36 -07003303
3304 /*
3305 * And now for the 50k$ question: are IRQ disabled or not ?
3306 *
3307 * Two paths lead here:
3308 * 1) dev->close
3309 * -> netif_running() is available to sync the current code and the
3310 * IRQ handler. See rtl8169_interrupt for details.
3311 * 2) dev->change_mtu
3312 * -> rtl8169_poll can not be issued again and re-enable the
3313 * interruptions. Let's simply issue the IRQ down sequence again.
Arnaud Patard733b7362006-10-12 22:33:31 +02003314 *
3315 * No loop if hotpluged or major error (0xffff).
Linus Torvalds1da177e2005-04-16 15:20:36 -07003316 */
Arnaud Patard733b7362006-10-12 22:33:31 +02003317 intrmask = RTL_R16(IntrMask);
3318 if (intrmask && (intrmask != 0xffff))
Linus Torvalds1da177e2005-04-16 15:20:36 -07003319 goto core_down;
3320
3321 rtl8169_tx_clear(tp);
3322
3323 rtl8169_rx_clear(tp);
3324}
3325
3326static int rtl8169_close(struct net_device *dev)
3327{
3328 struct rtl8169_private *tp = netdev_priv(dev);
3329 struct pci_dev *pdev = tp->pci_dev;
3330
3331 rtl8169_down(dev);
3332
3333 free_irq(dev->irq, dev);
3334
Linus Torvalds1da177e2005-04-16 15:20:36 -07003335 pci_free_consistent(pdev, R8169_RX_RING_BYTES, tp->RxDescArray,
3336 tp->RxPhyAddr);
3337 pci_free_consistent(pdev, R8169_TX_RING_BYTES, tp->TxDescArray,
3338 tp->TxPhyAddr);
3339 tp->TxDescArray = NULL;
3340 tp->RxDescArray = NULL;
3341
3342 return 0;
3343}
3344
Francois Romieu07ce4062007-02-23 23:36:39 +01003345static void rtl_set_rx_mode(struct net_device *dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -07003346{
3347 struct rtl8169_private *tp = netdev_priv(dev);
3348 void __iomem *ioaddr = tp->mmio_addr;
3349 unsigned long flags;
3350 u32 mc_filter[2]; /* Multicast hash filter */
Francois Romieu07d3f512007-02-21 22:40:46 +01003351 int rx_mode;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003352 u32 tmp = 0;
3353
3354 if (dev->flags & IFF_PROMISC) {
3355 /* Unconditionally log net taps. */
Stephen Hemmingerb57b7e52005-05-27 21:11:52 +02003356 if (netif_msg_link(tp)) {
3357 printk(KERN_NOTICE "%s: Promiscuous mode enabled.\n",
3358 dev->name);
3359 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07003360 rx_mode =
3361 AcceptBroadcast | AcceptMulticast | AcceptMyPhys |
3362 AcceptAllPhys;
3363 mc_filter[1] = mc_filter[0] = 0xffffffff;
3364 } else if ((dev->mc_count > multicast_filter_limit)
3365 || (dev->flags & IFF_ALLMULTI)) {
3366 /* Too many to filter perfectly -- accept all multicasts. */
3367 rx_mode = AcceptBroadcast | AcceptMulticast | AcceptMyPhys;
3368 mc_filter[1] = mc_filter[0] = 0xffffffff;
3369 } else {
3370 struct dev_mc_list *mclist;
Francois Romieu07d3f512007-02-21 22:40:46 +01003371 unsigned int i;
3372
Linus Torvalds1da177e2005-04-16 15:20:36 -07003373 rx_mode = AcceptBroadcast | AcceptMyPhys;
3374 mc_filter[1] = mc_filter[0] = 0;
3375 for (i = 0, mclist = dev->mc_list; mclist && i < dev->mc_count;
3376 i++, mclist = mclist->next) {
3377 int bit_nr = ether_crc(ETH_ALEN, mclist->dmi_addr) >> 26;
3378 mc_filter[bit_nr >> 5] |= 1 << (bit_nr & 31);
3379 rx_mode |= AcceptMulticast;
3380 }
3381 }
3382
3383 spin_lock_irqsave(&tp->lock, flags);
3384
3385 tmp = rtl8169_rx_config | rx_mode |
3386 (RTL_R32(RxConfig) & rtl_chip_info[tp->chipset].RxConfigMask);
3387
Francois Romieuf887cce2008-07-17 22:24:18 +02003388 if (tp->mac_version > RTL_GIGA_MAC_VER_06) {
Francois Romieu1087f4f2007-12-26 22:46:05 +01003389 u32 data = mc_filter[0];
3390
3391 mc_filter[0] = swab32(mc_filter[1]);
3392 mc_filter[1] = swab32(data);
Francois Romieubcf0bf92006-07-26 23:14:13 +02003393 }
3394
Linus Torvalds1da177e2005-04-16 15:20:36 -07003395 RTL_W32(MAR0 + 0, mc_filter[0]);
3396 RTL_W32(MAR0 + 4, mc_filter[1]);
3397
Francois Romieu57a9f232007-06-04 22:10:15 +02003398 RTL_W32(RxConfig, tmp);
3399
Linus Torvalds1da177e2005-04-16 15:20:36 -07003400 spin_unlock_irqrestore(&tp->lock, flags);
3401}
3402
3403/**
3404 * rtl8169_get_stats - Get rtl8169 read/write statistics
3405 * @dev: The Ethernet Device to get statistics for
3406 *
3407 * Get TX/RX statistics for rtl8169
3408 */
3409static struct net_device_stats *rtl8169_get_stats(struct net_device *dev)
3410{
3411 struct rtl8169_private *tp = netdev_priv(dev);
3412 void __iomem *ioaddr = tp->mmio_addr;
3413 unsigned long flags;
3414
3415 if (netif_running(dev)) {
3416 spin_lock_irqsave(&tp->lock, flags);
Francois Romieu523a6092008-09-10 22:28:56 +02003417 rtl8169_rx_missed(dev, ioaddr);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003418 spin_unlock_irqrestore(&tp->lock, flags);
3419 }
Francois Romieu5b0384f2006-08-16 16:00:01 +02003420
Francois Romieucebf8cc2007-10-18 12:06:54 +02003421 return &dev->stats;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003422}
3423
Francois Romieu5d06a992006-02-23 00:47:58 +01003424#ifdef CONFIG_PM
3425
3426static int rtl8169_suspend(struct pci_dev *pdev, pm_message_t state)
3427{
3428 struct net_device *dev = pci_get_drvdata(pdev);
3429 struct rtl8169_private *tp = netdev_priv(dev);
3430 void __iomem *ioaddr = tp->mmio_addr;
3431
3432 if (!netif_running(dev))
Francois Romieu1371fa62007-04-02 23:01:11 +02003433 goto out_pci_suspend;
Francois Romieu5d06a992006-02-23 00:47:58 +01003434
3435 netif_device_detach(dev);
3436 netif_stop_queue(dev);
3437
3438 spin_lock_irq(&tp->lock);
3439
3440 rtl8169_asic_down(ioaddr);
3441
Francois Romieu523a6092008-09-10 22:28:56 +02003442 rtl8169_rx_missed(dev, ioaddr);
Francois Romieu5d06a992006-02-23 00:47:58 +01003443
3444 spin_unlock_irq(&tp->lock);
3445
Francois Romieu1371fa62007-04-02 23:01:11 +02003446out_pci_suspend:
Francois Romieu5d06a992006-02-23 00:47:58 +01003447 pci_save_state(pdev);
Francois Romieuf23e7fd2007-10-04 22:36:14 +02003448 pci_enable_wake(pdev, pci_choose_state(pdev, state),
3449 (tp->features & RTL_FEATURE_WOL) ? 1 : 0);
Francois Romieu5d06a992006-02-23 00:47:58 +01003450 pci_set_power_state(pdev, pci_choose_state(pdev, state));
Francois Romieu1371fa62007-04-02 23:01:11 +02003451
Francois Romieu5d06a992006-02-23 00:47:58 +01003452 return 0;
3453}
3454
3455static int rtl8169_resume(struct pci_dev *pdev)
3456{
3457 struct net_device *dev = pci_get_drvdata(pdev);
3458
Francois Romieu1371fa62007-04-02 23:01:11 +02003459 pci_set_power_state(pdev, PCI_D0);
3460 pci_restore_state(pdev);
3461 pci_enable_wake(pdev, PCI_D0, 0);
3462
Francois Romieu5d06a992006-02-23 00:47:58 +01003463 if (!netif_running(dev))
3464 goto out;
3465
3466 netif_device_attach(dev);
3467
Francois Romieu5d06a992006-02-23 00:47:58 +01003468 rtl8169_schedule_work(dev, rtl8169_reset_task);
3469out:
3470 return 0;
3471}
3472
3473#endif /* CONFIG_PM */
3474
Linus Torvalds1da177e2005-04-16 15:20:36 -07003475static struct pci_driver rtl8169_pci_driver = {
3476 .name = MODULENAME,
3477 .id_table = rtl8169_pci_tbl,
3478 .probe = rtl8169_init_one,
3479 .remove = __devexit_p(rtl8169_remove_one),
3480#ifdef CONFIG_PM
3481 .suspend = rtl8169_suspend,
3482 .resume = rtl8169_resume,
3483#endif
3484};
3485
Francois Romieu07d3f512007-02-21 22:40:46 +01003486static int __init rtl8169_init_module(void)
Linus Torvalds1da177e2005-04-16 15:20:36 -07003487{
Jeff Garzik29917622006-08-19 17:48:59 -04003488 return pci_register_driver(&rtl8169_pci_driver);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003489}
3490
Francois Romieu07d3f512007-02-21 22:40:46 +01003491static void __exit rtl8169_cleanup_module(void)
Linus Torvalds1da177e2005-04-16 15:20:36 -07003492{
3493 pci_unregister_driver(&rtl8169_pci_driver);
3494}
3495
3496module_init(rtl8169_init_module);
3497module_exit(rtl8169_cleanup_module);