blob: 1c3a23318f53fa57a8dc17d815f66794e410507a [file] [log] [blame]
Catalin Marinas382266a2007-02-05 14:48:19 +01001/*
2 * arch/arm/mm/cache-l2x0.c - L210/L220 cache controller support
3 *
4 * Copyright (C) 2007 ARM Limited
5 *
6 * This program is free software; you can redistribute it and/or modify
7 * it under the terms of the GNU General Public License version 2 as
8 * published by the Free Software Foundation.
9 *
10 * This program is distributed in the hope that it will be useful,
11 * but WITHOUT ANY WARRANTY; without even the implied warranty of
12 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
13 * GNU General Public License for more details.
14 *
15 * You should have received a copy of the GNU General Public License
16 * along with this program; if not, write to the Free Software
17 * Foundation, Inc., 59 Temple Place, Suite 330, Boston, MA 02111-1307 USA
18 */
Rob Herring8c369262011-08-03 18:12:05 +010019#include <linux/err.h>
Catalin Marinas382266a2007-02-05 14:48:19 +010020#include <linux/init.h>
Catalin Marinas07620972007-07-20 11:42:40 +010021#include <linux/spinlock.h>
Russell Kingfced80c2008-09-06 12:10:45 +010022#include <linux/io.h>
Rob Herring8c369262011-08-03 18:12:05 +010023#include <linux/of.h>
24#include <linux/of_address.h>
Catalin Marinas382266a2007-02-05 14:48:19 +010025
26#include <asm/cacheflush.h>
Catalin Marinas382266a2007-02-05 14:48:19 +010027#include <asm/hardware/cache-l2x0.h>
Sebastian Hesselbarthe68f31f2013-12-13 16:42:19 +010028#include "cache-tauros3.h"
Gregory CLEMENTb8db6b82012-11-06 01:58:07 +010029#include "cache-aurora-l2.h"
Catalin Marinas382266a2007-02-05 14:48:19 +010030
Russell Kingc02642b2014-03-15 16:47:54 +000031struct l2c_init_data {
32 void (*of_parse)(const struct device_node *, u32 *, u32 *);
33 void (*save)(void);
34 struct outer_cache_fns outer_cache;
35};
36
Catalin Marinas382266a2007-02-05 14:48:19 +010037#define CACHE_LINE_SIZE 32
38
39static void __iomem *l2x0_base;
Thomas Gleixnerbd31b852009-07-03 08:44:46 -050040static DEFINE_RAW_SPINLOCK(l2x0_lock);
Russell King3e175ca2011-09-18 11:27:30 +010041static u32 l2x0_way_mask; /* Bitmask of active ways */
42static u32 l2x0_size;
Will Deaconf154fe92012-04-20 17:21:08 +010043static unsigned long sync_reg_offset = L2X0_CACHE_SYNC;
Catalin Marinas382266a2007-02-05 14:48:19 +010044
Gregory CLEMENTb8db6b82012-11-06 01:58:07 +010045/* Aurora don't have the cache ID register available, so we have to
46 * pass it though the device tree */
47static u32 cache_id_part_number_from_dt;
48
Barry Song91c2ebb2011-09-30 14:43:12 +010049struct l2x0_regs l2x0_saved_regs;
50
Gregory CLEMENT6248d062012-10-01 10:56:42 +010051static bool of_init = false;
52
Russell King37abcdb2014-03-15 16:47:50 +000053/*
54 * Common code for all cache controllers.
55 */
Catalin Marinas9a6655e2010-08-31 13:05:22 +010056static inline void cache_wait_way(void __iomem *reg, unsigned long mask)
Catalin Marinas382266a2007-02-05 14:48:19 +010057{
Catalin Marinas9a6655e2010-08-31 13:05:22 +010058 /* wait for cache operation by line or way to complete */
Catalin Marinas6775a552010-07-28 22:01:25 +010059 while (readl_relaxed(reg) & mask)
Barry Song1caf3092011-09-09 10:30:34 +010060 cpu_relax();
Catalin Marinas382266a2007-02-05 14:48:19 +010061}
62
Russell King2b2a87a2014-03-16 17:19:21 +000063/*
64 * This should only be called when we have a requirement that the
65 * register be written due to a work-around, as platforms running
66 * in non-secure mode may not be able to access this register.
67 */
68static inline void l2c_set_debug(void __iomem *base, unsigned long val)
69{
70 outer_cache.set_debug(val);
71}
72
Russell Kingdf5dd4c2014-03-15 16:47:56 +000073static void __l2c_op_way(void __iomem *reg)
74{
75 writel_relaxed(l2x0_way_mask, reg);
76 cache_wait_way(reg, l2x0_way_mask);
77}
78
Russell King37abcdb2014-03-15 16:47:50 +000079static inline void l2c_unlock(void __iomem *base, unsigned num)
80{
81 unsigned i;
82
83 for (i = 0; i < num; i++) {
84 writel_relaxed(0, base + L2X0_LOCKDOWN_WAY_D_BASE +
85 i * L2X0_LOCKDOWN_STRIDE);
86 writel_relaxed(0, base + L2X0_LOCKDOWN_WAY_I_BASE +
87 i * L2X0_LOCKDOWN_STRIDE);
88 }
89}
90
Catalin Marinas9a6655e2010-08-31 13:05:22 +010091#ifdef CONFIG_CACHE_PL310
92static inline void cache_wait(void __iomem *reg, unsigned long mask)
93{
94 /* cache operations by line are atomic on PL310 */
95}
96#else
97#define cache_wait cache_wait_way
98#endif
99
Catalin Marinas382266a2007-02-05 14:48:19 +0100100static inline void cache_sync(void)
101{
Russell King3d107432009-11-19 11:41:09 +0000102 void __iomem *base = l2x0_base;
Srinidhi Kasagar885028e2011-02-17 07:03:51 +0100103
Will Deaconf154fe92012-04-20 17:21:08 +0100104 writel_relaxed(0, base + sync_reg_offset);
Russell King3d107432009-11-19 11:41:09 +0000105 cache_wait(base + L2X0_CACHE_SYNC, 1);
Catalin Marinas382266a2007-02-05 14:48:19 +0100106}
107
Santosh Shilimkar424d6b12010-02-04 19:35:06 +0100108static inline void l2x0_clean_line(unsigned long addr)
109{
110 void __iomem *base = l2x0_base;
111 cache_wait(base + L2X0_CLEAN_LINE_PA, 1);
Catalin Marinas6775a552010-07-28 22:01:25 +0100112 writel_relaxed(addr, base + L2X0_CLEAN_LINE_PA);
Santosh Shilimkar424d6b12010-02-04 19:35:06 +0100113}
114
115static inline void l2x0_inv_line(unsigned long addr)
116{
117 void __iomem *base = l2x0_base;
118 cache_wait(base + L2X0_INV_LINE_PA, 1);
Catalin Marinas6775a552010-07-28 22:01:25 +0100119 writel_relaxed(addr, base + L2X0_INV_LINE_PA);
Santosh Shilimkar424d6b12010-02-04 19:35:06 +0100120}
121
Santosh Shilimkar2839e062011-03-08 06:59:54 +0100122#if defined(CONFIG_PL310_ERRATA_588369) || defined(CONFIG_PL310_ERRATA_727915)
Will Deaconab4d5362012-04-20 17:22:11 +0100123static inline void debug_writel(unsigned long val)
124{
125 if (outer_cache.set_debug)
Russell King2b2a87a2014-03-16 17:19:21 +0000126 l2c_set_debug(l2x0_base, val);
Will Deaconab4d5362012-04-20 17:22:11 +0100127}
Santosh Shilimkar9e655822010-02-04 19:42:42 +0100128
Will Deaconab4d5362012-04-20 17:22:11 +0100129static void pl310_set_debug(unsigned long val)
Santosh Shilimkar2839e062011-03-08 06:59:54 +0100130{
131 writel_relaxed(val, l2x0_base + L2X0_DEBUG_CTRL);
132}
133#else
134/* Optimised out for non-errata case */
135static inline void debug_writel(unsigned long val)
136{
Santosh Shilimkar9e655822010-02-04 19:42:42 +0100137}
138
Will Deaconab4d5362012-04-20 17:22:11 +0100139#define pl310_set_debug NULL
Santosh Shilimkar2839e062011-03-08 06:59:54 +0100140#endif
141
142#ifdef CONFIG_PL310_ERRATA_588369
Santosh Shilimkar9e655822010-02-04 19:42:42 +0100143static inline void l2x0_flush_line(unsigned long addr)
144{
145 void __iomem *base = l2x0_base;
146
147 /* Clean by PA followed by Invalidate by PA */
148 cache_wait(base + L2X0_CLEAN_LINE_PA, 1);
Catalin Marinas6775a552010-07-28 22:01:25 +0100149 writel_relaxed(addr, base + L2X0_CLEAN_LINE_PA);
Santosh Shilimkar9e655822010-02-04 19:42:42 +0100150 cache_wait(base + L2X0_INV_LINE_PA, 1);
Catalin Marinas6775a552010-07-28 22:01:25 +0100151 writel_relaxed(addr, base + L2X0_INV_LINE_PA);
Santosh Shilimkar9e655822010-02-04 19:42:42 +0100152}
153#else
154
Santosh Shilimkar424d6b12010-02-04 19:35:06 +0100155static inline void l2x0_flush_line(unsigned long addr)
156{
157 void __iomem *base = l2x0_base;
158 cache_wait(base + L2X0_CLEAN_INV_LINE_PA, 1);
Catalin Marinas6775a552010-07-28 22:01:25 +0100159 writel_relaxed(addr, base + L2X0_CLEAN_INV_LINE_PA);
Santosh Shilimkar424d6b12010-02-04 19:35:06 +0100160}
Santosh Shilimkar9e655822010-02-04 19:42:42 +0100161#endif
Santosh Shilimkar424d6b12010-02-04 19:35:06 +0100162
Catalin Marinas23107c52010-03-24 16:48:53 +0100163static void l2x0_cache_sync(void)
164{
165 unsigned long flags;
166
Thomas Gleixnerbd31b852009-07-03 08:44:46 -0500167 raw_spin_lock_irqsave(&l2x0_lock, flags);
Catalin Marinas23107c52010-03-24 16:48:53 +0100168 cache_sync();
Thomas Gleixnerbd31b852009-07-03 08:44:46 -0500169 raw_spin_unlock_irqrestore(&l2x0_lock, flags);
Catalin Marinas23107c52010-03-24 16:48:53 +0100170}
171
Will Deacon38a89142011-07-01 14:36:19 +0100172static void __l2x0_flush_all(void)
173{
174 debug_writel(0x03);
Russell Kingdf5dd4c2014-03-15 16:47:56 +0000175 __l2c_op_way(l2x0_base + L2X0_CLEAN_INV_WAY);
Will Deacon38a89142011-07-01 14:36:19 +0100176 cache_sync();
177 debug_writel(0x00);
178}
179
Thomas Gleixner2fd86582010-07-31 21:05:24 +0530180static void l2x0_flush_all(void)
181{
182 unsigned long flags;
183
184 /* clean all ways */
Thomas Gleixnerbd31b852009-07-03 08:44:46 -0500185 raw_spin_lock_irqsave(&l2x0_lock, flags);
Will Deacon38a89142011-07-01 14:36:19 +0100186 __l2x0_flush_all();
Thomas Gleixnerbd31b852009-07-03 08:44:46 -0500187 raw_spin_unlock_irqrestore(&l2x0_lock, flags);
Thomas Gleixner2fd86582010-07-31 21:05:24 +0530188}
189
Santosh Shilimkar444457c2010-07-11 14:58:41 +0530190static void l2x0_clean_all(void)
191{
192 unsigned long flags;
193
194 /* clean all ways */
Thomas Gleixnerbd31b852009-07-03 08:44:46 -0500195 raw_spin_lock_irqsave(&l2x0_lock, flags);
Russell Kingdf5dd4c2014-03-15 16:47:56 +0000196 __l2c_op_way(l2x0_base + L2X0_CLEAN_WAY);
Santosh Shilimkar444457c2010-07-11 14:58:41 +0530197 cache_sync();
Thomas Gleixnerbd31b852009-07-03 08:44:46 -0500198 raw_spin_unlock_irqrestore(&l2x0_lock, flags);
Santosh Shilimkar444457c2010-07-11 14:58:41 +0530199}
200
Thomas Gleixner2fd86582010-07-31 21:05:24 +0530201static void l2x0_inv_all(void)
Catalin Marinas382266a2007-02-05 14:48:19 +0100202{
Russell King0eb948d2009-11-19 11:12:15 +0000203 unsigned long flags;
204
Catalin Marinas382266a2007-02-05 14:48:19 +0100205 /* invalidate all ways */
Thomas Gleixnerbd31b852009-07-03 08:44:46 -0500206 raw_spin_lock_irqsave(&l2x0_lock, flags);
Thomas Gleixner2fd86582010-07-31 21:05:24 +0530207 /* Invalidating when L2 is enabled is a nono */
Gregory CLEMENTb8db6b82012-11-06 01:58:07 +0100208 BUG_ON(readl(l2x0_base + L2X0_CTRL) & L2X0_CTRL_EN);
Russell Kingdf5dd4c2014-03-15 16:47:56 +0000209 __l2c_op_way(l2x0_base + L2X0_INV_WAY);
Catalin Marinas382266a2007-02-05 14:48:19 +0100210 cache_sync();
Thomas Gleixnerbd31b852009-07-03 08:44:46 -0500211 raw_spin_unlock_irqrestore(&l2x0_lock, flags);
Catalin Marinas382266a2007-02-05 14:48:19 +0100212}
213
214static void l2x0_inv_range(unsigned long start, unsigned long end)
215{
Russell King3d107432009-11-19 11:41:09 +0000216 void __iomem *base = l2x0_base;
Russell King0eb948d2009-11-19 11:12:15 +0000217 unsigned long flags;
Catalin Marinas382266a2007-02-05 14:48:19 +0100218
Thomas Gleixnerbd31b852009-07-03 08:44:46 -0500219 raw_spin_lock_irqsave(&l2x0_lock, flags);
Rui Sousa4f6627a2007-09-15 00:56:19 +0100220 if (start & (CACHE_LINE_SIZE - 1)) {
221 start &= ~(CACHE_LINE_SIZE - 1);
Santosh Shilimkar9e655822010-02-04 19:42:42 +0100222 debug_writel(0x03);
Santosh Shilimkar424d6b12010-02-04 19:35:06 +0100223 l2x0_flush_line(start);
Santosh Shilimkar9e655822010-02-04 19:42:42 +0100224 debug_writel(0x00);
Rui Sousa4f6627a2007-09-15 00:56:19 +0100225 start += CACHE_LINE_SIZE;
226 }
227
228 if (end & (CACHE_LINE_SIZE - 1)) {
229 end &= ~(CACHE_LINE_SIZE - 1);
Santosh Shilimkar9e655822010-02-04 19:42:42 +0100230 debug_writel(0x03);
Santosh Shilimkar424d6b12010-02-04 19:35:06 +0100231 l2x0_flush_line(end);
Santosh Shilimkar9e655822010-02-04 19:42:42 +0100232 debug_writel(0x00);
Rui Sousa4f6627a2007-09-15 00:56:19 +0100233 }
234
Russell King0eb948d2009-11-19 11:12:15 +0000235 while (start < end) {
236 unsigned long blk_end = start + min(end - start, 4096UL);
237
238 while (start < blk_end) {
Santosh Shilimkar424d6b12010-02-04 19:35:06 +0100239 l2x0_inv_line(start);
Russell King0eb948d2009-11-19 11:12:15 +0000240 start += CACHE_LINE_SIZE;
241 }
242
243 if (blk_end < end) {
Thomas Gleixnerbd31b852009-07-03 08:44:46 -0500244 raw_spin_unlock_irqrestore(&l2x0_lock, flags);
245 raw_spin_lock_irqsave(&l2x0_lock, flags);
Russell King0eb948d2009-11-19 11:12:15 +0000246 }
247 }
Russell King3d107432009-11-19 11:41:09 +0000248 cache_wait(base + L2X0_INV_LINE_PA, 1);
Catalin Marinas382266a2007-02-05 14:48:19 +0100249 cache_sync();
Thomas Gleixnerbd31b852009-07-03 08:44:46 -0500250 raw_spin_unlock_irqrestore(&l2x0_lock, flags);
Catalin Marinas382266a2007-02-05 14:48:19 +0100251}
252
253static void l2x0_clean_range(unsigned long start, unsigned long end)
254{
Russell King3d107432009-11-19 11:41:09 +0000255 void __iomem *base = l2x0_base;
Russell King0eb948d2009-11-19 11:12:15 +0000256 unsigned long flags;
Catalin Marinas382266a2007-02-05 14:48:19 +0100257
Santosh Shilimkar444457c2010-07-11 14:58:41 +0530258 if ((end - start) >= l2x0_size) {
259 l2x0_clean_all();
260 return;
261 }
262
Thomas Gleixnerbd31b852009-07-03 08:44:46 -0500263 raw_spin_lock_irqsave(&l2x0_lock, flags);
Catalin Marinas382266a2007-02-05 14:48:19 +0100264 start &= ~(CACHE_LINE_SIZE - 1);
Russell King0eb948d2009-11-19 11:12:15 +0000265 while (start < end) {
266 unsigned long blk_end = start + min(end - start, 4096UL);
267
268 while (start < blk_end) {
Santosh Shilimkar424d6b12010-02-04 19:35:06 +0100269 l2x0_clean_line(start);
Russell King0eb948d2009-11-19 11:12:15 +0000270 start += CACHE_LINE_SIZE;
271 }
272
273 if (blk_end < end) {
Thomas Gleixnerbd31b852009-07-03 08:44:46 -0500274 raw_spin_unlock_irqrestore(&l2x0_lock, flags);
275 raw_spin_lock_irqsave(&l2x0_lock, flags);
Russell King0eb948d2009-11-19 11:12:15 +0000276 }
277 }
Russell King3d107432009-11-19 11:41:09 +0000278 cache_wait(base + L2X0_CLEAN_LINE_PA, 1);
Catalin Marinas382266a2007-02-05 14:48:19 +0100279 cache_sync();
Thomas Gleixnerbd31b852009-07-03 08:44:46 -0500280 raw_spin_unlock_irqrestore(&l2x0_lock, flags);
Catalin Marinas382266a2007-02-05 14:48:19 +0100281}
282
283static void l2x0_flush_range(unsigned long start, unsigned long end)
284{
Russell King3d107432009-11-19 11:41:09 +0000285 void __iomem *base = l2x0_base;
Russell King0eb948d2009-11-19 11:12:15 +0000286 unsigned long flags;
Catalin Marinas382266a2007-02-05 14:48:19 +0100287
Santosh Shilimkar444457c2010-07-11 14:58:41 +0530288 if ((end - start) >= l2x0_size) {
289 l2x0_flush_all();
290 return;
291 }
292
Thomas Gleixnerbd31b852009-07-03 08:44:46 -0500293 raw_spin_lock_irqsave(&l2x0_lock, flags);
Catalin Marinas382266a2007-02-05 14:48:19 +0100294 start &= ~(CACHE_LINE_SIZE - 1);
Russell King0eb948d2009-11-19 11:12:15 +0000295 while (start < end) {
296 unsigned long blk_end = start + min(end - start, 4096UL);
297
Santosh Shilimkar9e655822010-02-04 19:42:42 +0100298 debug_writel(0x03);
Russell King0eb948d2009-11-19 11:12:15 +0000299 while (start < blk_end) {
Santosh Shilimkar424d6b12010-02-04 19:35:06 +0100300 l2x0_flush_line(start);
Russell King0eb948d2009-11-19 11:12:15 +0000301 start += CACHE_LINE_SIZE;
302 }
Santosh Shilimkar9e655822010-02-04 19:42:42 +0100303 debug_writel(0x00);
Russell King0eb948d2009-11-19 11:12:15 +0000304
305 if (blk_end < end) {
Thomas Gleixnerbd31b852009-07-03 08:44:46 -0500306 raw_spin_unlock_irqrestore(&l2x0_lock, flags);
307 raw_spin_lock_irqsave(&l2x0_lock, flags);
Russell King0eb948d2009-11-19 11:12:15 +0000308 }
309 }
Russell King3d107432009-11-19 11:41:09 +0000310 cache_wait(base + L2X0_CLEAN_INV_LINE_PA, 1);
Catalin Marinas382266a2007-02-05 14:48:19 +0100311 cache_sync();
Thomas Gleixnerbd31b852009-07-03 08:44:46 -0500312 raw_spin_unlock_irqrestore(&l2x0_lock, flags);
Catalin Marinas382266a2007-02-05 14:48:19 +0100313}
314
Thomas Gleixner2fd86582010-07-31 21:05:24 +0530315static void l2x0_disable(void)
316{
317 unsigned long flags;
318
Thomas Gleixnerbd31b852009-07-03 08:44:46 -0500319 raw_spin_lock_irqsave(&l2x0_lock, flags);
Will Deacon38a89142011-07-01 14:36:19 +0100320 __l2x0_flush_all();
321 writel_relaxed(0, l2x0_base + L2X0_CTRL);
Will Deacon9781aa82013-06-12 09:59:59 +0100322 dsb(st);
Thomas Gleixnerbd31b852009-07-03 08:44:46 -0500323 raw_spin_unlock_irqrestore(&l2x0_lock, flags);
Thomas Gleixner2fd86582010-07-31 21:05:24 +0530324}
325
Russell King3e175ca2011-09-18 11:27:30 +0100326static void l2x0_unlock(u32 cache_id)
Linus Walleijbac7e6e2011-09-06 07:45:46 +0100327{
328 int lockregs;
Linus Walleijbac7e6e2011-09-06 07:45:46 +0100329
Rob Herring6e7acee2013-03-25 17:02:48 +0100330 switch (cache_id & L2X0_CACHE_ID_PART_MASK) {
Gregory CLEMENTb8db6b82012-11-06 01:58:07 +0100331 case L2X0_CACHE_ID_PART_L310:
Linus Walleijbac7e6e2011-09-06 07:45:46 +0100332 lockregs = 8;
Gregory CLEMENTb8db6b82012-11-06 01:58:07 +0100333 break;
334 case AURORA_CACHE_ID:
335 lockregs = 4;
336 break;
337 default:
Linus Walleijbac7e6e2011-09-06 07:45:46 +0100338 /* L210 and unknown types */
339 lockregs = 1;
Gregory CLEMENTb8db6b82012-11-06 01:58:07 +0100340 break;
341 }
Linus Walleijbac7e6e2011-09-06 07:45:46 +0100342
Russell King37abcdb2014-03-15 16:47:50 +0000343 l2c_unlock(l2x0_base, lockregs);
Linus Walleijbac7e6e2011-09-06 07:45:46 +0100344}
345
Russell King3e175ca2011-09-18 11:27:30 +0100346void __init l2x0_init(void __iomem *base, u32 aux_val, u32 aux_mask)
Catalin Marinas382266a2007-02-05 14:48:19 +0100347{
Russell King3e175ca2011-09-18 11:27:30 +0100348 u32 aux;
349 u32 cache_id;
350 u32 way_size = 0;
Jason McMullan64039be2010-05-05 18:59:37 +0100351 int ways;
Gregory CLEMENTb8db6b82012-11-06 01:58:07 +0100352 int way_size_shift = L2X0_WAY_SIZE_SHIFT;
Jason McMullan64039be2010-05-05 18:59:37 +0100353 const char *type;
Catalin Marinas382266a2007-02-05 14:48:19 +0100354
355 l2x0_base = base;
Gregory CLEMENTb8db6b82012-11-06 01:58:07 +0100356 if (cache_id_part_number_from_dt)
357 cache_id = cache_id_part_number_from_dt;
358 else
Rob Herring6e7acee2013-03-25 17:02:48 +0100359 cache_id = readl_relaxed(l2x0_base + L2X0_CACHE_ID);
Catalin Marinas6775a552010-07-28 22:01:25 +0100360 aux = readl_relaxed(l2x0_base + L2X0_AUX_CTRL);
Jason McMullan64039be2010-05-05 18:59:37 +0100361
Sascha Hauer4082cfa2010-07-08 08:36:21 +0100362 aux &= aux_mask;
363 aux |= aux_val;
364
Jason McMullan64039be2010-05-05 18:59:37 +0100365 /* Determine the number of ways */
Rob Herring6e7acee2013-03-25 17:02:48 +0100366 switch (cache_id & L2X0_CACHE_ID_PART_MASK) {
Jason McMullan64039be2010-05-05 18:59:37 +0100367 case L2X0_CACHE_ID_PART_L310:
368 if (aux & (1 << 16))
369 ways = 16;
370 else
371 ways = 8;
372 type = "L310";
Will Deaconf154fe92012-04-20 17:21:08 +0100373#ifdef CONFIG_PL310_ERRATA_753970
374 /* Unmapped register. */
375 sync_reg_offset = L2X0_DUMMY_REG;
376#endif
Rob Herring74ddcdb2012-12-21 22:42:39 +0100377 if ((cache_id & L2X0_CACHE_ID_RTL_MASK) <= L2X0_CACHE_ID_RTL_R3P0)
378 outer_cache.set_debug = pl310_set_debug;
Jason McMullan64039be2010-05-05 18:59:37 +0100379 break;
380 case L2X0_CACHE_ID_PART_L210:
381 ways = (aux >> 13) & 0xf;
382 type = "L210";
383 break;
Gregory CLEMENTb8db6b82012-11-06 01:58:07 +0100384
385 case AURORA_CACHE_ID:
386 sync_reg_offset = AURORA_SYNC_REG;
387 ways = (aux >> 13) & 0xf;
388 ways = 2 << ((ways + 1) >> 2);
389 way_size_shift = AURORA_WAY_SIZE_SHIFT;
390 type = "Aurora";
391 break;
Jason McMullan64039be2010-05-05 18:59:37 +0100392 default:
393 /* Assume unknown chips have 8 ways */
394 ways = 8;
395 type = "L2x0 series";
396 break;
397 }
398
399 l2x0_way_mask = (1 << ways) - 1;
400
Srinidhi Kasagar48371cd2009-12-02 06:18:03 +0100401 /*
Santosh Shilimkar5ba70372010-07-11 14:35:37 +0530402 * L2 cache Size = Way size * Number of ways
403 */
404 way_size = (aux & L2X0_AUX_CTRL_WAY_SIZE_MASK) >> 17;
Gregory CLEMENTb8db6b82012-11-06 01:58:07 +0100405 way_size = 1 << (way_size + way_size_shift);
406
Santosh Shilimkar5ba70372010-07-11 14:35:37 +0530407 l2x0_size = ways * way_size * SZ_1K;
408
409 /*
Srinidhi Kasagar48371cd2009-12-02 06:18:03 +0100410 * Check if l2x0 controller is already enabled.
411 * If you are booting from non-secure mode
412 * accessing the below registers will fault.
413 */
Gregory CLEMENTb8db6b82012-11-06 01:58:07 +0100414 if (!(readl_relaxed(l2x0_base + L2X0_CTRL) & L2X0_CTRL_EN)) {
Linus Walleijbac7e6e2011-09-06 07:45:46 +0100415 /* Make sure that I&D is not locked down when starting */
416 l2x0_unlock(cache_id);
Catalin Marinas382266a2007-02-05 14:48:19 +0100417
Srinidhi Kasagar48371cd2009-12-02 06:18:03 +0100418 /* l2x0 controller is disabled */
Catalin Marinas6775a552010-07-28 22:01:25 +0100419 writel_relaxed(aux, l2x0_base + L2X0_AUX_CTRL);
Catalin Marinas382266a2007-02-05 14:48:19 +0100420
Srinidhi Kasagar48371cd2009-12-02 06:18:03 +0100421 l2x0_inv_all();
422
423 /* enable L2X0 */
Gregory CLEMENTb8db6b82012-11-06 01:58:07 +0100424 writel_relaxed(L2X0_CTRL_EN, l2x0_base + L2X0_CTRL);
Srinidhi Kasagar48371cd2009-12-02 06:18:03 +0100425 }
Catalin Marinas382266a2007-02-05 14:48:19 +0100426
Yilu Mao9d4876f2012-09-03 09:14:56 +0100427 /* Re-read it in case some bits are reserved. */
428 aux = readl_relaxed(l2x0_base + L2X0_AUX_CTRL);
429
430 /* Save the value for resuming. */
431 l2x0_saved_regs.aux_ctrl = aux;
432
Gregory CLEMENT6248d062012-10-01 10:56:42 +0100433 if (!of_init) {
434 outer_cache.inv_range = l2x0_inv_range;
435 outer_cache.clean_range = l2x0_clean_range;
436 outer_cache.flush_range = l2x0_flush_range;
437 outer_cache.sync = l2x0_cache_sync;
438 outer_cache.flush_all = l2x0_flush_all;
Gregory CLEMENT6248d062012-10-01 10:56:42 +0100439 outer_cache.disable = l2x0_disable;
440 }
Catalin Marinas382266a2007-02-05 14:48:19 +0100441
Fabio Estevamc477b8d2013-08-16 13:04:32 +0100442 pr_info("%s cache controller enabled\n", type);
443 pr_info("l2x0: %d ways, CACHE_ID 0x%08x, AUX_CTRL 0x%08x, Cache size: %d kB\n",
444 ways, cache_id, aux, l2x0_size >> 10);
Catalin Marinas382266a2007-02-05 14:48:19 +0100445}
Rob Herring8c369262011-08-03 18:12:05 +0100446
447#ifdef CONFIG_OF
Gregory CLEMENTb8db6b82012-11-06 01:58:07 +0100448static int l2_wt_override;
449
450/*
451 * Note that the end addresses passed to Linux primitives are
452 * noninclusive, while the hardware cache range operations use
453 * inclusive start and end addresses.
454 */
455static unsigned long calc_range_end(unsigned long start, unsigned long end)
456{
457 /*
458 * Limit the number of cache lines processed at once,
459 * since cache range operations stall the CPU pipeline
460 * until completion.
461 */
462 if (end > start + MAX_RANGE_SIZE)
463 end = start + MAX_RANGE_SIZE;
464
465 /*
466 * Cache range operations can't straddle a page boundary.
467 */
468 if (end > PAGE_ALIGN(start+1))
469 end = PAGE_ALIGN(start+1);
470
471 return end;
472}
473
474/*
475 * Make sure 'start' and 'end' reference the same page, as L2 is PIPT
476 * and range operations only do a TLB lookup on the start address.
477 */
478static void aurora_pa_range(unsigned long start, unsigned long end,
479 unsigned long offset)
480{
481 unsigned long flags;
482
483 raw_spin_lock_irqsave(&l2x0_lock, flags);
Gregory CLEMENT8a3a1802013-01-07 11:28:42 +0100484 writel_relaxed(start, l2x0_base + AURORA_RANGE_BASE_ADDR_REG);
485 writel_relaxed(end, l2x0_base + offset);
Gregory CLEMENTb8db6b82012-11-06 01:58:07 +0100486 raw_spin_unlock_irqrestore(&l2x0_lock, flags);
487
488 cache_sync();
489}
490
491static void aurora_inv_range(unsigned long start, unsigned long end)
492{
493 /*
494 * round start and end adresses up to cache line size
495 */
496 start &= ~(CACHE_LINE_SIZE - 1);
497 end = ALIGN(end, CACHE_LINE_SIZE);
498
499 /*
500 * Invalidate all full cache lines between 'start' and 'end'.
501 */
502 while (start < end) {
503 unsigned long range_end = calc_range_end(start, end);
504 aurora_pa_range(start, range_end - CACHE_LINE_SIZE,
505 AURORA_INVAL_RANGE_REG);
506 start = range_end;
507 }
508}
509
510static void aurora_clean_range(unsigned long start, unsigned long end)
511{
512 /*
513 * If L2 is forced to WT, the L2 will always be clean and we
514 * don't need to do anything here.
515 */
516 if (!l2_wt_override) {
517 start &= ~(CACHE_LINE_SIZE - 1);
518 end = ALIGN(end, CACHE_LINE_SIZE);
519 while (start != end) {
520 unsigned long range_end = calc_range_end(start, end);
521 aurora_pa_range(start, range_end - CACHE_LINE_SIZE,
522 AURORA_CLEAN_RANGE_REG);
523 start = range_end;
524 }
525 }
526}
527
528static void aurora_flush_range(unsigned long start, unsigned long end)
529{
Gregory CLEMENT8b827c62013-01-07 11:27:14 +0100530 start &= ~(CACHE_LINE_SIZE - 1);
531 end = ALIGN(end, CACHE_LINE_SIZE);
532 while (start != end) {
533 unsigned long range_end = calc_range_end(start, end);
534 /*
535 * If L2 is forced to WT, the L2 will always be clean and we
536 * just need to invalidate.
537 */
538 if (l2_wt_override)
Gregory CLEMENTb8db6b82012-11-06 01:58:07 +0100539 aurora_pa_range(start, range_end - CACHE_LINE_SIZE,
Gregory CLEMENT8b827c62013-01-07 11:27:14 +0100540 AURORA_INVAL_RANGE_REG);
541 else
542 aurora_pa_range(start, range_end - CACHE_LINE_SIZE,
543 AURORA_FLUSH_RANGE_REG);
544 start = range_end;
Gregory CLEMENTb8db6b82012-11-06 01:58:07 +0100545 }
546}
547
Christian Daudt3b656fe2013-05-09 22:21:01 +0100548/*
549 * For certain Broadcom SoCs, depending on the address range, different offsets
550 * need to be added to the address before passing it to L2 for
551 * invalidation/clean/flush
552 *
553 * Section Address Range Offset EMI
554 * 1 0x00000000 - 0x3FFFFFFF 0x80000000 VC
555 * 2 0x40000000 - 0xBFFFFFFF 0x40000000 SYS
556 * 3 0xC0000000 - 0xFFFFFFFF 0x80000000 VC
557 *
558 * When the start and end addresses have crossed two different sections, we
559 * need to break the L2 operation into two, each within its own section.
560 * For example, if we need to invalidate addresses starts at 0xBFFF0000 and
561 * ends at 0xC0001000, we need do invalidate 1) 0xBFFF0000 - 0xBFFFFFFF and 2)
562 * 0xC0000000 - 0xC0001000
563 *
564 * Note 1:
565 * By breaking a single L2 operation into two, we may potentially suffer some
566 * performance hit, but keep in mind the cross section case is very rare
567 *
568 * Note 2:
569 * We do not need to handle the case when the start address is in
570 * Section 1 and the end address is in Section 3, since it is not a valid use
571 * case
572 *
573 * Note 3:
574 * Section 1 in practical terms can no longer be used on rev A2. Because of
575 * that the code does not need to handle section 1 at all.
576 *
577 */
578#define BCM_SYS_EMI_START_ADDR 0x40000000UL
579#define BCM_VC_EMI_SEC3_START_ADDR 0xC0000000UL
580
581#define BCM_SYS_EMI_OFFSET 0x40000000UL
582#define BCM_VC_EMI_OFFSET 0x80000000UL
583
584static inline int bcm_addr_is_sys_emi(unsigned long addr)
585{
586 return (addr >= BCM_SYS_EMI_START_ADDR) &&
587 (addr < BCM_VC_EMI_SEC3_START_ADDR);
588}
589
590static inline unsigned long bcm_l2_phys_addr(unsigned long addr)
591{
592 if (bcm_addr_is_sys_emi(addr))
593 return addr + BCM_SYS_EMI_OFFSET;
594 else
595 return addr + BCM_VC_EMI_OFFSET;
596}
597
598static void bcm_inv_range(unsigned long start, unsigned long end)
599{
600 unsigned long new_start, new_end;
601
602 BUG_ON(start < BCM_SYS_EMI_START_ADDR);
603
604 if (unlikely(end <= start))
605 return;
606
607 new_start = bcm_l2_phys_addr(start);
608 new_end = bcm_l2_phys_addr(end);
609
610 /* normal case, no cross section between start and end */
611 if (likely(bcm_addr_is_sys_emi(end) || !bcm_addr_is_sys_emi(start))) {
612 l2x0_inv_range(new_start, new_end);
613 return;
614 }
615
616 /* They cross sections, so it can only be a cross from section
617 * 2 to section 3
618 */
619 l2x0_inv_range(new_start,
620 bcm_l2_phys_addr(BCM_VC_EMI_SEC3_START_ADDR-1));
621 l2x0_inv_range(bcm_l2_phys_addr(BCM_VC_EMI_SEC3_START_ADDR),
622 new_end);
623}
624
625static void bcm_clean_range(unsigned long start, unsigned long end)
626{
627 unsigned long new_start, new_end;
628
629 BUG_ON(start < BCM_SYS_EMI_START_ADDR);
630
631 if (unlikely(end <= start))
632 return;
633
634 if ((end - start) >= l2x0_size) {
635 l2x0_clean_all();
636 return;
637 }
638
639 new_start = bcm_l2_phys_addr(start);
640 new_end = bcm_l2_phys_addr(end);
641
642 /* normal case, no cross section between start and end */
643 if (likely(bcm_addr_is_sys_emi(end) || !bcm_addr_is_sys_emi(start))) {
644 l2x0_clean_range(new_start, new_end);
645 return;
646 }
647
648 /* They cross sections, so it can only be a cross from section
649 * 2 to section 3
650 */
651 l2x0_clean_range(new_start,
652 bcm_l2_phys_addr(BCM_VC_EMI_SEC3_START_ADDR-1));
653 l2x0_clean_range(bcm_l2_phys_addr(BCM_VC_EMI_SEC3_START_ADDR),
654 new_end);
655}
656
657static void bcm_flush_range(unsigned long start, unsigned long end)
658{
659 unsigned long new_start, new_end;
660
661 BUG_ON(start < BCM_SYS_EMI_START_ADDR);
662
663 if (unlikely(end <= start))
664 return;
665
666 if ((end - start) >= l2x0_size) {
667 l2x0_flush_all();
668 return;
669 }
670
671 new_start = bcm_l2_phys_addr(start);
672 new_end = bcm_l2_phys_addr(end);
673
674 /* normal case, no cross section between start and end */
675 if (likely(bcm_addr_is_sys_emi(end) || !bcm_addr_is_sys_emi(start))) {
676 l2x0_flush_range(new_start, new_end);
677 return;
678 }
679
680 /* They cross sections, so it can only be a cross from section
681 * 2 to section 3
682 */
683 l2x0_flush_range(new_start,
684 bcm_l2_phys_addr(BCM_VC_EMI_SEC3_START_ADDR-1));
685 l2x0_flush_range(bcm_l2_phys_addr(BCM_VC_EMI_SEC3_START_ADDR),
686 new_end);
687}
688
Russell Kingc02642b2014-03-15 16:47:54 +0000689static void __init l2x0_of_parse(const struct device_node *np,
Russell King3e175ca2011-09-18 11:27:30 +0100690 u32 *aux_val, u32 *aux_mask)
Rob Herring8c369262011-08-03 18:12:05 +0100691{
692 u32 data[2] = { 0, 0 };
693 u32 tag = 0;
694 u32 dirty = 0;
695 u32 val = 0, mask = 0;
696
697 of_property_read_u32(np, "arm,tag-latency", &tag);
698 if (tag) {
699 mask |= L2X0_AUX_CTRL_TAG_LATENCY_MASK;
700 val |= (tag - 1) << L2X0_AUX_CTRL_TAG_LATENCY_SHIFT;
701 }
702
703 of_property_read_u32_array(np, "arm,data-latency",
704 data, ARRAY_SIZE(data));
705 if (data[0] && data[1]) {
706 mask |= L2X0_AUX_CTRL_DATA_RD_LATENCY_MASK |
707 L2X0_AUX_CTRL_DATA_WR_LATENCY_MASK;
708 val |= ((data[0] - 1) << L2X0_AUX_CTRL_DATA_RD_LATENCY_SHIFT) |
709 ((data[1] - 1) << L2X0_AUX_CTRL_DATA_WR_LATENCY_SHIFT);
710 }
711
712 of_property_read_u32(np, "arm,dirty-latency", &dirty);
713 if (dirty) {
714 mask |= L2X0_AUX_CTRL_DIRTY_LATENCY_MASK;
715 val |= (dirty - 1) << L2X0_AUX_CTRL_DIRTY_LATENCY_SHIFT;
716 }
717
718 *aux_val &= ~mask;
719 *aux_val |= val;
720 *aux_mask &= ~mask;
721}
722
Russell Kingc02642b2014-03-15 16:47:54 +0000723static void __init pl310_of_parse(const struct device_node *np,
Russell King3e175ca2011-09-18 11:27:30 +0100724 u32 *aux_val, u32 *aux_mask)
Rob Herring8c369262011-08-03 18:12:05 +0100725{
726 u32 data[3] = { 0, 0, 0 };
727 u32 tag[3] = { 0, 0, 0 };
728 u32 filter[2] = { 0, 0 };
729
730 of_property_read_u32_array(np, "arm,tag-latency", tag, ARRAY_SIZE(tag));
731 if (tag[0] && tag[1] && tag[2])
732 writel_relaxed(
733 ((tag[0] - 1) << L2X0_LATENCY_CTRL_RD_SHIFT) |
734 ((tag[1] - 1) << L2X0_LATENCY_CTRL_WR_SHIFT) |
735 ((tag[2] - 1) << L2X0_LATENCY_CTRL_SETUP_SHIFT),
736 l2x0_base + L2X0_TAG_LATENCY_CTRL);
737
738 of_property_read_u32_array(np, "arm,data-latency",
739 data, ARRAY_SIZE(data));
740 if (data[0] && data[1] && data[2])
741 writel_relaxed(
742 ((data[0] - 1) << L2X0_LATENCY_CTRL_RD_SHIFT) |
743 ((data[1] - 1) << L2X0_LATENCY_CTRL_WR_SHIFT) |
744 ((data[2] - 1) << L2X0_LATENCY_CTRL_SETUP_SHIFT),
745 l2x0_base + L2X0_DATA_LATENCY_CTRL);
746
747 of_property_read_u32_array(np, "arm,filter-ranges",
748 filter, ARRAY_SIZE(filter));
Barry Song74d41f32011-09-14 03:20:01 +0100749 if (filter[1]) {
Rob Herring8c369262011-08-03 18:12:05 +0100750 writel_relaxed(ALIGN(filter[0] + filter[1], SZ_1M),
751 l2x0_base + L2X0_ADDR_FILTER_END);
752 writel_relaxed((filter[0] & ~(SZ_1M - 1)) | L2X0_ADDR_FILTER_EN,
753 l2x0_base + L2X0_ADDR_FILTER_START);
754 }
755}
756
Barry Song91c2ebb2011-09-30 14:43:12 +0100757static void __init pl310_save(void)
758{
759 u32 l2x0_revision = readl_relaxed(l2x0_base + L2X0_CACHE_ID) &
760 L2X0_CACHE_ID_RTL_MASK;
761
762 l2x0_saved_regs.tag_latency = readl_relaxed(l2x0_base +
763 L2X0_TAG_LATENCY_CTRL);
764 l2x0_saved_regs.data_latency = readl_relaxed(l2x0_base +
765 L2X0_DATA_LATENCY_CTRL);
766 l2x0_saved_regs.filter_end = readl_relaxed(l2x0_base +
767 L2X0_ADDR_FILTER_END);
768 l2x0_saved_regs.filter_start = readl_relaxed(l2x0_base +
769 L2X0_ADDR_FILTER_START);
770
771 if (l2x0_revision >= L2X0_CACHE_ID_RTL_R2P0) {
772 /*
773 * From r2p0, there is Prefetch offset/control register
774 */
775 l2x0_saved_regs.prefetch_ctrl = readl_relaxed(l2x0_base +
776 L2X0_PREFETCH_CTRL);
777 /*
778 * From r3p0, there is Power control register
779 */
780 if (l2x0_revision >= L2X0_CACHE_ID_RTL_R3P0)
781 l2x0_saved_regs.pwr_ctrl = readl_relaxed(l2x0_base +
782 L2X0_POWER_CTRL);
783 }
784}
785
Gregory CLEMENTb8db6b82012-11-06 01:58:07 +0100786static void aurora_save(void)
787{
788 l2x0_saved_regs.ctrl = readl_relaxed(l2x0_base + L2X0_CTRL);
789 l2x0_saved_regs.aux_ctrl = readl_relaxed(l2x0_base + L2X0_AUX_CTRL);
790}
791
Sebastian Hesselbarthe68f31f2013-12-13 16:42:19 +0100792static void __init tauros3_save(void)
793{
794 l2x0_saved_regs.aux2_ctrl =
795 readl_relaxed(l2x0_base + TAUROS3_AUX2_CTRL);
796 l2x0_saved_regs.prefetch_ctrl =
797 readl_relaxed(l2x0_base + L2X0_PREFETCH_CTRL);
798}
799
Barry Song91c2ebb2011-09-30 14:43:12 +0100800static void l2x0_resume(void)
801{
Gregory CLEMENTb8db6b82012-11-06 01:58:07 +0100802 if (!(readl_relaxed(l2x0_base + L2X0_CTRL) & L2X0_CTRL_EN)) {
Barry Song91c2ebb2011-09-30 14:43:12 +0100803 /* restore aux ctrl and enable l2 */
804 l2x0_unlock(readl_relaxed(l2x0_base + L2X0_CACHE_ID));
805
806 writel_relaxed(l2x0_saved_regs.aux_ctrl, l2x0_base +
807 L2X0_AUX_CTRL);
808
809 l2x0_inv_all();
810
Gregory CLEMENTb8db6b82012-11-06 01:58:07 +0100811 writel_relaxed(L2X0_CTRL_EN, l2x0_base + L2X0_CTRL);
Barry Song91c2ebb2011-09-30 14:43:12 +0100812 }
813}
814
815static void pl310_resume(void)
816{
817 u32 l2x0_revision;
818
Gregory CLEMENTb8db6b82012-11-06 01:58:07 +0100819 if (!(readl_relaxed(l2x0_base + L2X0_CTRL) & L2X0_CTRL_EN)) {
Barry Song91c2ebb2011-09-30 14:43:12 +0100820 /* restore pl310 setup */
821 writel_relaxed(l2x0_saved_regs.tag_latency,
822 l2x0_base + L2X0_TAG_LATENCY_CTRL);
823 writel_relaxed(l2x0_saved_regs.data_latency,
824 l2x0_base + L2X0_DATA_LATENCY_CTRL);
825 writel_relaxed(l2x0_saved_regs.filter_end,
826 l2x0_base + L2X0_ADDR_FILTER_END);
827 writel_relaxed(l2x0_saved_regs.filter_start,
828 l2x0_base + L2X0_ADDR_FILTER_START);
829
830 l2x0_revision = readl_relaxed(l2x0_base + L2X0_CACHE_ID) &
831 L2X0_CACHE_ID_RTL_MASK;
832
833 if (l2x0_revision >= L2X0_CACHE_ID_RTL_R2P0) {
834 writel_relaxed(l2x0_saved_regs.prefetch_ctrl,
835 l2x0_base + L2X0_PREFETCH_CTRL);
836 if (l2x0_revision >= L2X0_CACHE_ID_RTL_R3P0)
837 writel_relaxed(l2x0_saved_regs.pwr_ctrl,
838 l2x0_base + L2X0_POWER_CTRL);
839 }
840 }
841
842 l2x0_resume();
843}
844
Gregory CLEMENTb8db6b82012-11-06 01:58:07 +0100845static void aurora_resume(void)
846{
847 if (!(readl(l2x0_base + L2X0_CTRL) & L2X0_CTRL_EN)) {
Gregory CLEMENT8a3a1802013-01-07 11:28:42 +0100848 writel_relaxed(l2x0_saved_regs.aux_ctrl,
849 l2x0_base + L2X0_AUX_CTRL);
850 writel_relaxed(l2x0_saved_regs.ctrl, l2x0_base + L2X0_CTRL);
Gregory CLEMENTb8db6b82012-11-06 01:58:07 +0100851 }
852}
853
Sebastian Hesselbarthe68f31f2013-12-13 16:42:19 +0100854static void tauros3_resume(void)
855{
856 if (!(readl_relaxed(l2x0_base + L2X0_CTRL) & L2X0_CTRL_EN)) {
857 writel_relaxed(l2x0_saved_regs.aux2_ctrl,
858 l2x0_base + TAUROS3_AUX2_CTRL);
859 writel_relaxed(l2x0_saved_regs.prefetch_ctrl,
860 l2x0_base + L2X0_PREFETCH_CTRL);
861 }
862
863 l2x0_resume();
864}
865
Gregory CLEMENTb8db6b82012-11-06 01:58:07 +0100866static void __init aurora_broadcast_l2_commands(void)
867{
868 __u32 u;
869 /* Enable Broadcasting of cache commands to L2*/
870 __asm__ __volatile__("mrc p15, 1, %0, c15, c2, 0" : "=r"(u));
871 u |= AURORA_CTRL_FW; /* Set the FW bit */
872 __asm__ __volatile__("mcr p15, 1, %0, c15, c2, 0\n" : : "r"(u));
873 isb();
874}
875
Russell Kingc02642b2014-03-15 16:47:54 +0000876static void __init aurora_of_parse(const struct device_node *np,
Gregory CLEMENTb8db6b82012-11-06 01:58:07 +0100877 u32 *aux_val, u32 *aux_mask)
878{
879 u32 val = AURORA_ACR_REPLACEMENT_TYPE_SEMIPLRU;
880 u32 mask = AURORA_ACR_REPLACEMENT_MASK;
881
882 of_property_read_u32(np, "cache-id-part",
883 &cache_id_part_number_from_dt);
884
885 /* Determine and save the write policy */
886 l2_wt_override = of_property_read_bool(np, "wt-override");
887
888 if (l2_wt_override) {
889 val |= AURORA_ACR_FORCE_WRITE_THRO_POLICY;
890 mask |= AURORA_ACR_FORCE_WRITE_POLICY_MASK;
891 }
892
893 *aux_val &= ~mask;
894 *aux_val |= val;
895 *aux_mask &= ~mask;
896}
897
Russell Kingc02642b2014-03-15 16:47:54 +0000898static const struct l2c_init_data of_pl310_data __initconst = {
899 .of_parse = pl310_of_parse,
Gregory CLEMENT6248d062012-10-01 10:56:42 +0100900 .save = pl310_save,
901 .outer_cache = {
Russell Kingce841302014-03-15 16:48:03 +0000902 .inv_range = l2x0_inv_range,
903 .clean_range = l2x0_clean_range,
904 .flush_range = l2x0_flush_range,
905 .flush_all = l2x0_flush_all,
906 .disable = l2x0_disable,
907 .sync = l2x0_cache_sync,
Gregory CLEMENT6248d062012-10-01 10:56:42 +0100908 .resume = pl310_resume,
Gregory CLEMENT6248d062012-10-01 10:56:42 +0100909 },
Barry Song91c2ebb2011-09-30 14:43:12 +0100910};
911
Russell Kingc02642b2014-03-15 16:47:54 +0000912static const struct l2c_init_data of_l2x0_data __initconst = {
913 .of_parse = l2x0_of_parse,
Gregory CLEMENT6248d062012-10-01 10:56:42 +0100914 .outer_cache = {
Gregory CLEMENT6248d062012-10-01 10:56:42 +0100915 .inv_range = l2x0_inv_range,
916 .clean_range = l2x0_clean_range,
917 .flush_range = l2x0_flush_range,
Gregory CLEMENT6248d062012-10-01 10:56:42 +0100918 .flush_all = l2x0_flush_all,
Gregory CLEMENT6248d062012-10-01 10:56:42 +0100919 .disable = l2x0_disable,
Russell Kingce841302014-03-15 16:48:03 +0000920 .sync = l2x0_cache_sync,
921 .resume = l2x0_resume,
Gregory CLEMENT6248d062012-10-01 10:56:42 +0100922 },
Barry Song91c2ebb2011-09-30 14:43:12 +0100923};
924
Russell Kingc02642b2014-03-15 16:47:54 +0000925static const struct l2c_init_data of_aurora_with_outer_data __initconst = {
926 .of_parse = aurora_of_parse,
Gregory CLEMENTb8db6b82012-11-06 01:58:07 +0100927 .save = aurora_save,
928 .outer_cache = {
Gregory CLEMENTb8db6b82012-11-06 01:58:07 +0100929 .inv_range = aurora_inv_range,
930 .clean_range = aurora_clean_range,
931 .flush_range = aurora_flush_range,
Gregory CLEMENTb8db6b82012-11-06 01:58:07 +0100932 .flush_all = l2x0_flush_all,
Gregory CLEMENTb8db6b82012-11-06 01:58:07 +0100933 .disable = l2x0_disable,
Russell Kingce841302014-03-15 16:48:03 +0000934 .sync = l2x0_cache_sync,
935 .resume = aurora_resume,
Gregory CLEMENTb8db6b82012-11-06 01:58:07 +0100936 },
937};
938
Russell Kingc02642b2014-03-15 16:47:54 +0000939static const struct l2c_init_data of_aurora_no_outer_data __initconst = {
940 .of_parse = aurora_of_parse,
Gregory CLEMENTb8db6b82012-11-06 01:58:07 +0100941 .save = aurora_save,
942 .outer_cache = {
943 .resume = aurora_resume,
944 },
945};
946
Russell Kingc02642b2014-03-15 16:47:54 +0000947static const struct l2c_init_data of_tauros3_data __initconst = {
Sebastian Hesselbarthe68f31f2013-12-13 16:42:19 +0100948 .save = tauros3_save,
949 /* Tauros3 broadcasts L1 cache operations to L2 */
950 .outer_cache = {
951 .resume = tauros3_resume,
952 },
953};
954
Russell Kingc02642b2014-03-15 16:47:54 +0000955static const struct l2c_init_data of_bcm_l2x0_data __initconst = {
956 .of_parse = pl310_of_parse,
Christian Daudt3b656fe2013-05-09 22:21:01 +0100957 .save = pl310_save,
958 .outer_cache = {
Christian Daudt3b656fe2013-05-09 22:21:01 +0100959 .inv_range = bcm_inv_range,
960 .clean_range = bcm_clean_range,
961 .flush_range = bcm_flush_range,
Christian Daudt3b656fe2013-05-09 22:21:01 +0100962 .flush_all = l2x0_flush_all,
Christian Daudt3b656fe2013-05-09 22:21:01 +0100963 .disable = l2x0_disable,
Russell Kingce841302014-03-15 16:48:03 +0000964 .sync = l2x0_cache_sync,
965 .resume = pl310_resume,
Christian Daudt3b656fe2013-05-09 22:21:01 +0100966 },
967};
968
Russell Kinga65bb922014-03-15 16:48:01 +0000969#define L2C_ID(name, fns) { .compatible = name, .data = (void *)&fns }
Rob Herring8c369262011-08-03 18:12:05 +0100970static const struct of_device_id l2x0_ids[] __initconst = {
Russell Kingc02642b2014-03-15 16:47:54 +0000971 L2C_ID("arm,l210-cache", of_l2x0_data),
972 L2C_ID("arm,l220-cache", of_l2x0_data),
973 L2C_ID("arm,pl310-cache", of_pl310_data),
974 L2C_ID("brcm,bcm11351-a2-pl310-cache", of_bcm_l2x0_data),
975 L2C_ID("marvell,aurora-outer-cache", of_aurora_with_outer_data),
976 L2C_ID("marvell,aurora-system-cache", of_aurora_no_outer_data),
977 L2C_ID("marvell,tauros3-cache", of_tauros3_data),
Russell Kinga65bb922014-03-15 16:48:01 +0000978 /* Deprecated IDs */
Russell Kingc02642b2014-03-15 16:47:54 +0000979 L2C_ID("bcm,bcm11351-a2-pl310-cache", of_bcm_l2x0_data),
Rob Herring8c369262011-08-03 18:12:05 +0100980 {}
981};
982
Russell King3e175ca2011-09-18 11:27:30 +0100983int __init l2x0_of_init(u32 aux_val, u32 aux_mask)
Rob Herring8c369262011-08-03 18:12:05 +0100984{
Russell Kingc02642b2014-03-15 16:47:54 +0000985 const struct l2c_init_data *data;
Rob Herring8c369262011-08-03 18:12:05 +0100986 struct device_node *np;
Barry Song91c2ebb2011-09-30 14:43:12 +0100987 struct resource res;
Rob Herring8c369262011-08-03 18:12:05 +0100988
989 np = of_find_matching_node(NULL, l2x0_ids);
990 if (!np)
991 return -ENODEV;
Barry Song91c2ebb2011-09-30 14:43:12 +0100992
993 if (of_address_to_resource(np, 0, &res))
994 return -ENODEV;
995
996 l2x0_base = ioremap(res.start, resource_size(&res));
Rob Herring8c369262011-08-03 18:12:05 +0100997 if (!l2x0_base)
998 return -ENOMEM;
999
Barry Song91c2ebb2011-09-30 14:43:12 +01001000 l2x0_saved_regs.phy_base = res.start;
1001
1002 data = of_match_node(l2x0_ids, np)->data;
1003
Rob Herring8c369262011-08-03 18:12:05 +01001004 /* L2 configuration can only be changed if the cache is disabled */
Gregory CLEMENTb8db6b82012-11-06 01:58:07 +01001005 if (!(readl_relaxed(l2x0_base + L2X0_CTRL) & L2X0_CTRL_EN)) {
Russell Kingc02642b2014-03-15 16:47:54 +00001006 if (data->of_parse)
1007 data->of_parse(np, &aux_val, &aux_mask);
Gregory CLEMENTb8db6b82012-11-06 01:58:07 +01001008
1009 /* For aurora cache in no outer mode select the
1010 * correct mode using the coprocessor*/
Russell Kingc02642b2014-03-15 16:47:54 +00001011 if (data == &of_aurora_no_outer_data)
Gregory CLEMENTb8db6b82012-11-06 01:58:07 +01001012 aurora_broadcast_l2_commands();
Rob Herring8c369262011-08-03 18:12:05 +01001013 }
Barry Song91c2ebb2011-09-30 14:43:12 +01001014
1015 if (data->save)
1016 data->save();
1017
Gregory CLEMENT6248d062012-10-01 10:56:42 +01001018 of_init = true;
Gregory CLEMENT6248d062012-10-01 10:56:42 +01001019 memcpy(&outer_cache, &data->outer_cache, sizeof(outer_cache));
Rob Herring6e7acee2013-03-25 17:02:48 +01001020 l2x0_init(l2x0_base, aux_val, aux_mask);
Gregory CLEMENT6248d062012-10-01 10:56:42 +01001021
Rob Herring8c369262011-08-03 18:12:05 +01001022 return 0;
1023}
1024#endif