blob: 7de042c6c258e8b54085d3f38e318cd649d68a88 [file] [log] [blame]
Emmanuel Grumbachc85eb612011-06-14 10:13:24 +03001/******************************************************************************
2 *
3 * This file is provided under a dual BSD/GPLv2 license. When using or
4 * redistributing this file, you may do so under either license.
5 *
6 * GPL LICENSE SUMMARY
7 *
8 * Copyright(c) 2007 - 2011 Intel Corporation. All rights reserved.
9 *
10 * This program is free software; you can redistribute it and/or modify
11 * it under the terms of version 2 of the GNU General Public License as
12 * published by the Free Software Foundation.
13 *
14 * This program is distributed in the hope that it will be useful, but
15 * WITHOUT ANY WARRANTY; without even the implied warranty of
16 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU
17 * General Public License for more details.
18 *
19 * You should have received a copy of the GNU General Public License
20 * along with this program; if not, write to the Free Software
21 * Foundation, Inc., 51 Franklin Street, Fifth Floor, Boston, MA 02110,
22 * USA
23 *
24 * The full GNU General Public License is included in this distribution
25 * in the file called LICENSE.GPL.
26 *
27 * Contact Information:
28 * Intel Linux Wireless <ilw@linux.intel.com>
29 * Intel Corporation, 5200 N.E. Elam Young Parkway, Hillsboro, OR 97124-6497
30 *
31 * BSD LICENSE
32 *
33 * Copyright(c) 2005 - 2011 Intel Corporation. All rights reserved.
34 * All rights reserved.
35 *
36 * Redistribution and use in source and binary forms, with or without
37 * modification, are permitted provided that the following conditions
38 * are met:
39 *
40 * * Redistributions of source code must retain the above copyright
41 * notice, this list of conditions and the following disclaimer.
42 * * Redistributions in binary form must reproduce the above copyright
43 * notice, this list of conditions and the following disclaimer in
44 * the documentation and/or other materials provided with the
45 * distribution.
46 * * Neither the name Intel Corporation nor the names of its
47 * contributors may be used to endorse or promote products derived
48 * from this software without specific prior written permission.
49 *
50 * THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS
51 * "AS IS" AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT
52 * LIMITED TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR
53 * A PARTICULAR PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT
54 * OWNER OR CONTRIBUTORS BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL,
55 * SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT
56 * LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE,
57 * DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY
58 * THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
59 * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE
60 * OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
61 *
62 *****************************************************************************/
Emmanuel Grumbache6bb4c92011-08-25 23:10:48 -070063#include <linux/interrupt.h>
Emmanuel Grumbach87e56662011-08-25 23:10:50 -070064#include <linux/debugfs.h>
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -070065#include <linux/bitops.h>
66#include <linux/gfp.h>
Emmanuel Grumbache6bb4c92011-08-25 23:10:48 -070067
Emmanuel Grumbacha0f6b0a2011-06-21 14:25:45 +030068#include "iwl-dev.h"
Emmanuel Grumbachc85eb612011-06-14 10:13:24 +030069#include "iwl-trans.h"
Emmanuel Grumbach02aca582011-06-28 08:58:41 -070070#include "iwl-core.h"
71#include "iwl-helpers.h"
Emmanuel Grumbachab697a92011-07-11 07:35:34 -070072#include "iwl-trans-int-pcie.h"
Emmanuel Grumbach02aca582011-06-28 08:58:41 -070073/*TODO remove uneeded includes when the transport layer tx_free will be here */
74#include "iwl-agn.h"
Emmanuel Grumbach48f20d32011-08-25 23:10:36 -070075#include "iwl-shared.h"
Emmanuel Grumbachc85eb612011-06-14 10:13:24 +030076
Emmanuel Grumbach5a878bf2011-08-25 23:10:51 -070077static int iwl_trans_rx_alloc(struct iwl_trans *trans)
Emmanuel Grumbachc85eb612011-06-14 10:13:24 +030078{
Emmanuel Grumbach5a878bf2011-08-25 23:10:51 -070079 struct iwl_trans_pcie *trans_pcie =
80 IWL_TRANS_GET_PCIE_TRANS(trans);
81 struct iwl_rx_queue *rxq = &trans_pcie->rxq;
82 struct device *dev = bus(trans)->dev;
Emmanuel Grumbachc85eb612011-06-14 10:13:24 +030083
Emmanuel Grumbach5a878bf2011-08-25 23:10:51 -070084 memset(&trans_pcie->rxq, 0, sizeof(trans_pcie->rxq));
Emmanuel Grumbachc85eb612011-06-14 10:13:24 +030085
86 spin_lock_init(&rxq->lock);
87 INIT_LIST_HEAD(&rxq->rx_free);
88 INIT_LIST_HEAD(&rxq->rx_used);
89
90 if (WARN_ON(rxq->bd || rxq->rb_stts))
91 return -EINVAL;
92
93 /* Allocate the circular buffer of Read Buffer Descriptors (RBDs) */
Emmanuel Grumbacha0f6b0a2011-06-21 14:25:45 +030094 rxq->bd = dma_alloc_coherent(dev, sizeof(__le32) * RX_QUEUE_SIZE,
95 &rxq->bd_dma, GFP_KERNEL);
Emmanuel Grumbachc85eb612011-06-14 10:13:24 +030096 if (!rxq->bd)
97 goto err_bd;
Emmanuel Grumbacha0f6b0a2011-06-21 14:25:45 +030098 memset(rxq->bd, 0, sizeof(__le32) * RX_QUEUE_SIZE);
Emmanuel Grumbachc85eb612011-06-14 10:13:24 +030099
100 /*Allocate the driver's pointer to receive buffer status */
101 rxq->rb_stts = dma_alloc_coherent(dev, sizeof(*rxq->rb_stts),
102 &rxq->rb_stts_dma, GFP_KERNEL);
103 if (!rxq->rb_stts)
104 goto err_rb_stts;
105 memset(rxq->rb_stts, 0, sizeof(*rxq->rb_stts));
106
107 return 0;
108
109err_rb_stts:
Emmanuel Grumbacha0f6b0a2011-06-21 14:25:45 +0300110 dma_free_coherent(dev, sizeof(__le32) * RX_QUEUE_SIZE,
111 rxq->bd, rxq->bd_dma);
Emmanuel Grumbachc85eb612011-06-14 10:13:24 +0300112 memset(&rxq->bd_dma, 0, sizeof(rxq->bd_dma));
113 rxq->bd = NULL;
114err_bd:
115 return -ENOMEM;
116}
117
Emmanuel Grumbach5a878bf2011-08-25 23:10:51 -0700118static void iwl_trans_rxq_free_rx_bufs(struct iwl_trans *trans)
Emmanuel Grumbacha0f6b0a2011-06-21 14:25:45 +0300119{
Emmanuel Grumbach5a878bf2011-08-25 23:10:51 -0700120 struct iwl_trans_pcie *trans_pcie =
121 IWL_TRANS_GET_PCIE_TRANS(trans);
122 struct iwl_rx_queue *rxq = &trans_pcie->rxq;
Emmanuel Grumbacha0f6b0a2011-06-21 14:25:45 +0300123 int i;
124
125 /* Fill the rx_used queue with _all_ of the Rx buffers */
126 for (i = 0; i < RX_FREE_BUFFERS + RX_QUEUE_SIZE; i++) {
127 /* In the reset function, these buffers may have been allocated
128 * to an SKB, so we need to unmap and free potential storage */
129 if (rxq->pool[i].page != NULL) {
Emmanuel Grumbach5a878bf2011-08-25 23:10:51 -0700130 dma_unmap_page(bus(trans)->dev, rxq->pool[i].page_dma,
131 PAGE_SIZE << hw_params(trans).rx_page_order,
Emmanuel Grumbacha0f6b0a2011-06-21 14:25:45 +0300132 DMA_FROM_DEVICE);
Emmanuel Grumbach790428b2011-08-25 23:11:05 -0700133 __free_pages(rxq->pool[i].page,
134 hw_params(trans).rx_page_order);
Emmanuel Grumbacha0f6b0a2011-06-21 14:25:45 +0300135 rxq->pool[i].page = NULL;
136 }
137 list_add_tail(&rxq->pool[i].list, &rxq->rx_used);
138 }
139}
140
Emmanuel Grumbachfd656932011-08-25 23:11:19 -0700141static void iwl_trans_rx_hw_init(struct iwl_trans *trans,
Emmanuel Grumbachab697a92011-07-11 07:35:34 -0700142 struct iwl_rx_queue *rxq)
143{
144 u32 rb_size;
145 const u32 rfdnlog = RX_QUEUE_SIZE_LOG; /* 256 RBDs */
146 u32 rb_timeout = 0; /* FIXME: RX_RB_TIMEOUT for all devices? */
147
148 rb_timeout = RX_RB_TIMEOUT;
149
150 if (iwlagn_mod_params.amsdu_size_8K)
151 rb_size = FH_RCSR_RX_CONFIG_REG_VAL_RB_SIZE_8K;
152 else
153 rb_size = FH_RCSR_RX_CONFIG_REG_VAL_RB_SIZE_4K;
154
155 /* Stop Rx DMA */
Emmanuel Grumbach83ed9012011-08-25 23:11:14 -0700156 iwl_write_direct32(bus(trans), FH_MEM_RCSR_CHNL0_CONFIG_REG, 0);
Emmanuel Grumbachab697a92011-07-11 07:35:34 -0700157
158 /* Reset driver's Rx queue write index */
Emmanuel Grumbach83ed9012011-08-25 23:11:14 -0700159 iwl_write_direct32(bus(trans), FH_RSCSR_CHNL0_RBDCB_WPTR_REG, 0);
Emmanuel Grumbachab697a92011-07-11 07:35:34 -0700160
161 /* Tell device where to find RBD circular buffer in DRAM */
Emmanuel Grumbach83ed9012011-08-25 23:11:14 -0700162 iwl_write_direct32(bus(trans), FH_RSCSR_CHNL0_RBDCB_BASE_REG,
Emmanuel Grumbachab697a92011-07-11 07:35:34 -0700163 (u32)(rxq->bd_dma >> 8));
164
165 /* Tell device where in DRAM to update its Rx status */
Emmanuel Grumbach83ed9012011-08-25 23:11:14 -0700166 iwl_write_direct32(bus(trans), FH_RSCSR_CHNL0_STTS_WPTR_REG,
Emmanuel Grumbachab697a92011-07-11 07:35:34 -0700167 rxq->rb_stts_dma >> 4);
168
169 /* Enable Rx DMA
170 * FH_RCSR_CHNL0_RX_IGNORE_RXF_EMPTY is set because of HW bug in
171 * the credit mechanism in 5000 HW RX FIFO
172 * Direct rx interrupts to hosts
173 * Rx buffer size 4 or 8k
174 * RB timeout 0x10
175 * 256 RBDs
176 */
Emmanuel Grumbach83ed9012011-08-25 23:11:14 -0700177 iwl_write_direct32(bus(trans), FH_MEM_RCSR_CHNL0_CONFIG_REG,
Emmanuel Grumbachab697a92011-07-11 07:35:34 -0700178 FH_RCSR_RX_CONFIG_CHNL_EN_ENABLE_VAL |
179 FH_RCSR_CHNL0_RX_IGNORE_RXF_EMPTY |
180 FH_RCSR_CHNL0_RX_CONFIG_IRQ_DEST_INT_HOST_VAL |
181 FH_RCSR_CHNL0_RX_CONFIG_SINGLE_FRAME_MSK |
182 rb_size|
183 (rb_timeout << FH_RCSR_RX_CONFIG_REG_IRQ_RBTH_POS)|
184 (rfdnlog << FH_RCSR_RX_CONFIG_RBDCB_SIZE_POS));
185
186 /* Set interrupt coalescing timer to default (2048 usecs) */
Emmanuel Grumbach83ed9012011-08-25 23:11:14 -0700187 iwl_write8(bus(trans), CSR_INT_COALESCING, IWL_HOST_INT_TIMEOUT_DEF);
Emmanuel Grumbachab697a92011-07-11 07:35:34 -0700188}
189
Emmanuel Grumbach5a878bf2011-08-25 23:10:51 -0700190static int iwl_rx_init(struct iwl_trans *trans)
Emmanuel Grumbachc85eb612011-06-14 10:13:24 +0300191{
Emmanuel Grumbach5a878bf2011-08-25 23:10:51 -0700192 struct iwl_trans_pcie *trans_pcie =
193 IWL_TRANS_GET_PCIE_TRANS(trans);
194 struct iwl_rx_queue *rxq = &trans_pcie->rxq;
195
Emmanuel Grumbachc85eb612011-06-14 10:13:24 +0300196 int i, err;
197 unsigned long flags;
198
199 if (!rxq->bd) {
Emmanuel Grumbach5a878bf2011-08-25 23:10:51 -0700200 err = iwl_trans_rx_alloc(trans);
Emmanuel Grumbachc85eb612011-06-14 10:13:24 +0300201 if (err)
202 return err;
203 }
204
205 spin_lock_irqsave(&rxq->lock, flags);
206 INIT_LIST_HEAD(&rxq->rx_free);
207 INIT_LIST_HEAD(&rxq->rx_used);
208
Emmanuel Grumbach5a878bf2011-08-25 23:10:51 -0700209 iwl_trans_rxq_free_rx_bufs(trans);
Emmanuel Grumbachc85eb612011-06-14 10:13:24 +0300210
211 for (i = 0; i < RX_QUEUE_SIZE; i++)
212 rxq->queue[i] = NULL;
213
214 /* Set us so that we have processed and used all buffers, but have
215 * not restocked the Rx queue with fresh buffers */
216 rxq->read = rxq->write = 0;
217 rxq->write_actual = 0;
218 rxq->free_count = 0;
219 spin_unlock_irqrestore(&rxq->lock, flags);
220
Emmanuel Grumbach5a878bf2011-08-25 23:10:51 -0700221 iwlagn_rx_replenish(trans);
Emmanuel Grumbachab697a92011-07-11 07:35:34 -0700222
Emmanuel Grumbachfd656932011-08-25 23:11:19 -0700223 iwl_trans_rx_hw_init(trans, rxq);
Emmanuel Grumbachab697a92011-07-11 07:35:34 -0700224
Emmanuel Grumbach5a878bf2011-08-25 23:10:51 -0700225 spin_lock_irqsave(&trans->shrd->lock, flags);
Emmanuel Grumbachab697a92011-07-11 07:35:34 -0700226 rxq->need_update = 1;
Emmanuel Grumbach5a878bf2011-08-25 23:10:51 -0700227 iwl_rx_queue_update_write_ptr(trans, rxq);
228 spin_unlock_irqrestore(&trans->shrd->lock, flags);
Emmanuel Grumbachab697a92011-07-11 07:35:34 -0700229
Emmanuel Grumbachc85eb612011-06-14 10:13:24 +0300230 return 0;
231}
232
Emmanuel Grumbach5a878bf2011-08-25 23:10:51 -0700233static void iwl_trans_pcie_rx_free(struct iwl_trans *trans)
Emmanuel Grumbacha0f6b0a2011-06-21 14:25:45 +0300234{
Emmanuel Grumbach5a878bf2011-08-25 23:10:51 -0700235 struct iwl_trans_pcie *trans_pcie =
236 IWL_TRANS_GET_PCIE_TRANS(trans);
237 struct iwl_rx_queue *rxq = &trans_pcie->rxq;
238
Emmanuel Grumbacha0f6b0a2011-06-21 14:25:45 +0300239 unsigned long flags;
240
241 /*if rxq->bd is NULL, it means that nothing has been allocated,
242 * exit now */
243 if (!rxq->bd) {
Emmanuel Grumbach5a878bf2011-08-25 23:10:51 -0700244 IWL_DEBUG_INFO(trans, "Free NULL rx context\n");
Emmanuel Grumbacha0f6b0a2011-06-21 14:25:45 +0300245 return;
246 }
247
248 spin_lock_irqsave(&rxq->lock, flags);
Emmanuel Grumbach5a878bf2011-08-25 23:10:51 -0700249 iwl_trans_rxq_free_rx_bufs(trans);
Emmanuel Grumbacha0f6b0a2011-06-21 14:25:45 +0300250 spin_unlock_irqrestore(&rxq->lock, flags);
251
Emmanuel Grumbach5a878bf2011-08-25 23:10:51 -0700252 dma_free_coherent(bus(trans)->dev, sizeof(__le32) * RX_QUEUE_SIZE,
Emmanuel Grumbacha0f6b0a2011-06-21 14:25:45 +0300253 rxq->bd, rxq->bd_dma);
254 memset(&rxq->bd_dma, 0, sizeof(rxq->bd_dma));
255 rxq->bd = NULL;
256
257 if (rxq->rb_stts)
Emmanuel Grumbach5a878bf2011-08-25 23:10:51 -0700258 dma_free_coherent(bus(trans)->dev,
Emmanuel Grumbacha0f6b0a2011-06-21 14:25:45 +0300259 sizeof(struct iwl_rb_status),
260 rxq->rb_stts, rxq->rb_stts_dma);
261 else
Emmanuel Grumbach5a878bf2011-08-25 23:10:51 -0700262 IWL_DEBUG_INFO(trans, "Free rxq->rb_stts which is NULL\n");
Emmanuel Grumbacha0f6b0a2011-06-21 14:25:45 +0300263 memset(&rxq->rb_stts_dma, 0, sizeof(rxq->rb_stts_dma));
264 rxq->rb_stts = NULL;
265}
266
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700267static int iwl_trans_rx_stop(struct iwl_trans *trans)
Emmanuel Grumbachc2c52e82011-07-08 08:46:11 -0700268{
269
270 /* stop Rx DMA */
Emmanuel Grumbach83ed9012011-08-25 23:11:14 -0700271 iwl_write_direct32(bus(trans), FH_MEM_RCSR_CHNL0_CONFIG_REG, 0);
272 return iwl_poll_direct_bit(bus(trans), FH_MEM_RSSR_RX_STATUS_REG,
Emmanuel Grumbachc2c52e82011-07-08 08:46:11 -0700273 FH_RSSR_CHNL0_RX_STATUS_CHNL_IDLE, 1000);
274}
275
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700276static inline int iwlagn_alloc_dma_ptr(struct iwl_trans *trans,
Emmanuel Grumbach02aca582011-06-28 08:58:41 -0700277 struct iwl_dma_ptr *ptr, size_t size)
278{
279 if (WARN_ON(ptr->addr))
280 return -EINVAL;
281
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700282 ptr->addr = dma_alloc_coherent(bus(trans)->dev, size,
Emmanuel Grumbach02aca582011-06-28 08:58:41 -0700283 &ptr->dma, GFP_KERNEL);
284 if (!ptr->addr)
285 return -ENOMEM;
286 ptr->size = size;
287 return 0;
288}
289
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700290static inline void iwlagn_free_dma_ptr(struct iwl_trans *trans,
Emmanuel Grumbach1359ca42011-07-08 08:46:10 -0700291 struct iwl_dma_ptr *ptr)
292{
293 if (unlikely(!ptr->addr))
294 return;
295
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700296 dma_free_coherent(bus(trans)->dev, ptr->size, ptr->addr, ptr->dma);
Emmanuel Grumbach1359ca42011-07-08 08:46:10 -0700297 memset(ptr, 0, sizeof(*ptr));
298}
299
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700300static int iwl_trans_txq_alloc(struct iwl_trans *trans,
301 struct iwl_tx_queue *txq, int slots_num,
302 u32 txq_id)
Emmanuel Grumbach02aca582011-06-28 08:58:41 -0700303{
Emmanuel Grumbachab9e2122011-08-25 23:11:10 -0700304 size_t tfd_sz = sizeof(struct iwl_tfd) * TFD_QUEUE_SIZE_MAX;
Emmanuel Grumbach02aca582011-06-28 08:58:41 -0700305 int i;
306
Emmanuel Grumbach2c452292011-08-25 23:11:21 -0700307 if (WARN_ON(txq->meta || txq->cmd || txq->skbs || txq->tfds))
Emmanuel Grumbach02aca582011-06-28 08:58:41 -0700308 return -EINVAL;
309
Emmanuel Grumbach1359ca42011-07-08 08:46:10 -0700310 txq->q.n_window = slots_num;
311
Emmanuel Grumbach02aca582011-06-28 08:58:41 -0700312 txq->meta = kzalloc(sizeof(txq->meta[0]) * slots_num,
313 GFP_KERNEL);
314 txq->cmd = kzalloc(sizeof(txq->cmd[0]) * slots_num,
315 GFP_KERNEL);
316
317 if (!txq->meta || !txq->cmd)
318 goto error;
319
Emmanuel Grumbachdfa2bdb2011-08-25 23:11:23 -0700320 if (txq_id == trans->shrd->cmd_queue)
321 for (i = 0; i < slots_num; i++) {
322 txq->cmd[i] = kmalloc(sizeof(struct iwl_device_cmd),
323 GFP_KERNEL);
324 if (!txq->cmd[i])
325 goto error;
326 }
Emmanuel Grumbach02aca582011-06-28 08:58:41 -0700327
328 /* Alloc driver data array and TFD circular buffer */
329 /* Driver private data, only for Tx (not command) queues,
330 * not shared with device. */
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700331 if (txq_id != trans->shrd->cmd_queue) {
Emmanuel Grumbach2c452292011-08-25 23:11:21 -0700332 txq->skbs = kzalloc(sizeof(txq->skbs[0]) *
Emmanuel Grumbach02aca582011-06-28 08:58:41 -0700333 TFD_QUEUE_SIZE_MAX, GFP_KERNEL);
Emmanuel Grumbach2c452292011-08-25 23:11:21 -0700334 if (!txq->skbs) {
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700335 IWL_ERR(trans, "kmalloc for auxiliary BD "
Emmanuel Grumbach02aca582011-06-28 08:58:41 -0700336 "structures failed\n");
337 goto error;
338 }
339 } else {
Emmanuel Grumbach2c452292011-08-25 23:11:21 -0700340 txq->skbs = NULL;
Emmanuel Grumbach02aca582011-06-28 08:58:41 -0700341 }
342
343 /* Circular buffer of transmit frame descriptors (TFDs),
344 * shared with device */
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700345 txq->tfds = dma_alloc_coherent(bus(trans)->dev, tfd_sz,
346 &txq->q.dma_addr, GFP_KERNEL);
Emmanuel Grumbach02aca582011-06-28 08:58:41 -0700347 if (!txq->tfds) {
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700348 IWL_ERR(trans, "dma_alloc_coherent(%zd) failed\n", tfd_sz);
Emmanuel Grumbach02aca582011-06-28 08:58:41 -0700349 goto error;
350 }
351 txq->q.id = txq_id;
352
353 return 0;
354error:
Emmanuel Grumbach2c452292011-08-25 23:11:21 -0700355 kfree(txq->skbs);
356 txq->skbs = NULL;
Emmanuel Grumbach02aca582011-06-28 08:58:41 -0700357 /* since txq->cmd has been zeroed,
358 * all non allocated cmd[i] will be NULL */
Emmanuel Grumbachdfa2bdb2011-08-25 23:11:23 -0700359 if (txq->cmd && txq_id == trans->shrd->cmd_queue)
Emmanuel Grumbach02aca582011-06-28 08:58:41 -0700360 for (i = 0; i < slots_num; i++)
361 kfree(txq->cmd[i]);
362 kfree(txq->meta);
363 kfree(txq->cmd);
364 txq->meta = NULL;
365 txq->cmd = NULL;
366
367 return -ENOMEM;
368
369}
370
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700371static int iwl_trans_txq_init(struct iwl_trans *trans, struct iwl_tx_queue *txq,
Emmanuel Grumbach02aca582011-06-28 08:58:41 -0700372 int slots_num, u32 txq_id)
373{
374 int ret;
375
376 txq->need_update = 0;
377 memset(txq->meta, 0, sizeof(txq->meta[0]) * slots_num);
378
379 /*
380 * For the default queues 0-3, set up the swq_id
381 * already -- all others need to get one later
382 * (if they need one at all).
383 */
384 if (txq_id < 4)
385 iwl_set_swq_id(txq, txq_id, txq_id);
386
387 /* TFD_QUEUE_SIZE_MAX must be power-of-two size, otherwise
388 * iwl_queue_inc_wrap and iwl_queue_dec_wrap are broken. */
389 BUILD_BUG_ON(TFD_QUEUE_SIZE_MAX & (TFD_QUEUE_SIZE_MAX - 1));
390
391 /* Initialize queue's high/low-water marks, and head/tail indexes */
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700392 ret = iwl_queue_init(&txq->q, TFD_QUEUE_SIZE_MAX, slots_num,
Emmanuel Grumbach02aca582011-06-28 08:58:41 -0700393 txq_id);
394 if (ret)
395 return ret;
396
397 /*
398 * Tell nic where to find circular buffer of Tx Frame Descriptors for
399 * given Tx queue, and enable the DMA channel used for that queue.
400 * Circular buffer (TFD queue in DRAM) physical base address */
Emmanuel Grumbach83ed9012011-08-25 23:11:14 -0700401 iwl_write_direct32(bus(trans), FH_MEM_CBBC_QUEUE(txq_id),
Emmanuel Grumbach02aca582011-06-28 08:58:41 -0700402 txq->q.dma_addr >> 8);
403
404 return 0;
405}
406
407/**
Emmanuel Grumbachc170b862011-07-08 08:46:12 -0700408 * iwl_tx_queue_unmap - Unmap any remaining DMA mappings and free skb's
409 */
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700410static void iwl_tx_queue_unmap(struct iwl_trans *trans, int txq_id)
Emmanuel Grumbachc170b862011-07-08 08:46:12 -0700411{
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700412 struct iwl_priv *priv = priv(trans);
Emmanuel Grumbachc170b862011-07-08 08:46:12 -0700413 struct iwl_tx_queue *txq = &priv->txq[txq_id];
414 struct iwl_queue *q = &txq->q;
415
416 if (!q->n_bd)
417 return;
418
419 while (q->write_ptr != q->read_ptr) {
420 /* The read_ptr needs to bound by q->n_window */
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700421 iwlagn_txq_free_tfd(trans, txq, get_cmd_index(q, q->read_ptr));
Emmanuel Grumbachc170b862011-07-08 08:46:12 -0700422 q->read_ptr = iwl_queue_inc_wrap(q->read_ptr, q->n_bd);
423 }
424}
425
426/**
Emmanuel Grumbach1359ca42011-07-08 08:46:10 -0700427 * iwl_tx_queue_free - Deallocate DMA queue.
428 * @txq: Transmit queue to deallocate.
429 *
430 * Empty queue by removing and destroying all BD's.
431 * Free all buffers.
432 * 0-fill, but do not free "txq" descriptor structure.
433 */
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700434static void iwl_tx_queue_free(struct iwl_trans *trans, int txq_id)
Emmanuel Grumbach1359ca42011-07-08 08:46:10 -0700435{
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700436 struct iwl_priv *priv = priv(trans);
Emmanuel Grumbach1359ca42011-07-08 08:46:10 -0700437 struct iwl_tx_queue *txq = &priv->txq[txq_id];
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700438 struct device *dev = bus(trans)->dev;
Emmanuel Grumbach1359ca42011-07-08 08:46:10 -0700439 int i;
440 if (WARN_ON(!txq))
441 return;
442
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700443 iwl_tx_queue_unmap(trans, txq_id);
Emmanuel Grumbach1359ca42011-07-08 08:46:10 -0700444
445 /* De-alloc array of command/tx buffers */
Emmanuel Grumbachdfa2bdb2011-08-25 23:11:23 -0700446
447 if (txq_id == trans->shrd->cmd_queue)
448 for (i = 0; i < txq->q.n_window; i++)
449 kfree(txq->cmd[i]);
Emmanuel Grumbach1359ca42011-07-08 08:46:10 -0700450
451 /* De-alloc circular buffer of TFDs */
452 if (txq->q.n_bd) {
Emmanuel Grumbachab9e2122011-08-25 23:11:10 -0700453 dma_free_coherent(dev, sizeof(struct iwl_tfd) *
Emmanuel Grumbach1359ca42011-07-08 08:46:10 -0700454 txq->q.n_bd, txq->tfds, txq->q.dma_addr);
455 memset(&txq->q.dma_addr, 0, sizeof(txq->q.dma_addr));
456 }
457
458 /* De-alloc array of per-TFD driver data */
Emmanuel Grumbach2c452292011-08-25 23:11:21 -0700459 kfree(txq->skbs);
460 txq->skbs = NULL;
Emmanuel Grumbach1359ca42011-07-08 08:46:10 -0700461
462 /* deallocate arrays */
463 kfree(txq->cmd);
464 kfree(txq->meta);
465 txq->cmd = NULL;
466 txq->meta = NULL;
467
468 /* 0-fill queue descriptor structure */
469 memset(txq, 0, sizeof(*txq));
470}
471
472/**
473 * iwl_trans_tx_free - Free TXQ Context
474 *
475 * Destroy all TX DMA queues and structures
476 */
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700477static void iwl_trans_pcie_tx_free(struct iwl_trans *trans)
Emmanuel Grumbach1359ca42011-07-08 08:46:10 -0700478{
479 int txq_id;
Emmanuel Grumbach105183b2011-08-25 23:11:02 -0700480 struct iwl_trans_pcie *trans_pcie =
481 IWL_TRANS_GET_PCIE_TRANS(trans);
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700482 struct iwl_priv *priv = priv(trans);
Emmanuel Grumbach1359ca42011-07-08 08:46:10 -0700483
484 /* Tx queues */
485 if (priv->txq) {
Emmanuel Grumbachd6189122011-08-25 23:10:39 -0700486 for (txq_id = 0;
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700487 txq_id < hw_params(trans).max_txq_num; txq_id++)
488 iwl_tx_queue_free(trans, txq_id);
Emmanuel Grumbach1359ca42011-07-08 08:46:10 -0700489 }
490
491 kfree(priv->txq);
492 priv->txq = NULL;
493
Emmanuel Grumbach9d6b2cb2011-08-25 23:11:12 -0700494 iwlagn_free_dma_ptr(trans, &trans_pcie->kw);
Emmanuel Grumbach1359ca42011-07-08 08:46:10 -0700495
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700496 iwlagn_free_dma_ptr(trans, &trans_pcie->scd_bc_tbls);
Emmanuel Grumbach1359ca42011-07-08 08:46:10 -0700497}
498
499/**
Emmanuel Grumbach02aca582011-06-28 08:58:41 -0700500 * iwl_trans_tx_alloc - allocate TX context
501 * Allocate all Tx DMA structures and initialize them
502 *
503 * @param priv
504 * @return error code
505 */
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700506static int iwl_trans_tx_alloc(struct iwl_trans *trans)
Emmanuel Grumbach02aca582011-06-28 08:58:41 -0700507{
508 int ret;
509 int txq_id, slots_num;
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700510 struct iwl_priv *priv = priv(trans);
Emmanuel Grumbach105183b2011-08-25 23:11:02 -0700511 struct iwl_trans_pcie *trans_pcie =
512 IWL_TRANS_GET_PCIE_TRANS(trans);
Emmanuel Grumbach02aca582011-06-28 08:58:41 -0700513
Emmanuel Grumbachfd656932011-08-25 23:11:19 -0700514 u16 scd_bc_tbls_size = hw_params(trans).max_txq_num *
Emmanuel Grumbachab9e2122011-08-25 23:11:10 -0700515 sizeof(struct iwlagn_scd_bc_tbl);
516
Emmanuel Grumbach02aca582011-06-28 08:58:41 -0700517 /*It is not allowed to alloc twice, so warn when this happens.
518 * We cannot rely on the previous allocation, so free and fail */
519 if (WARN_ON(priv->txq)) {
520 ret = -EINVAL;
521 goto error;
522 }
523
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700524 ret = iwlagn_alloc_dma_ptr(trans, &trans_pcie->scd_bc_tbls,
Emmanuel Grumbachab9e2122011-08-25 23:11:10 -0700525 scd_bc_tbls_size);
Emmanuel Grumbach02aca582011-06-28 08:58:41 -0700526 if (ret) {
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700527 IWL_ERR(trans, "Scheduler BC Table allocation failed\n");
Emmanuel Grumbach02aca582011-06-28 08:58:41 -0700528 goto error;
529 }
530
531 /* Alloc keep-warm buffer */
Emmanuel Grumbach9d6b2cb2011-08-25 23:11:12 -0700532 ret = iwlagn_alloc_dma_ptr(trans, &trans_pcie->kw, IWL_KW_SIZE);
Emmanuel Grumbach02aca582011-06-28 08:58:41 -0700533 if (ret) {
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700534 IWL_ERR(trans, "Keep Warm allocation failed\n");
Emmanuel Grumbach02aca582011-06-28 08:58:41 -0700535 goto error;
536 }
537
538 priv->txq = kzalloc(sizeof(struct iwl_tx_queue) *
Emmanuel Grumbachfd656932011-08-25 23:11:19 -0700539 hw_params(trans).max_txq_num, GFP_KERNEL);
Emmanuel Grumbach02aca582011-06-28 08:58:41 -0700540 if (!priv->txq) {
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700541 IWL_ERR(trans, "Not enough memory for txq\n");
Emmanuel Grumbach02aca582011-06-28 08:58:41 -0700542 ret = ENOMEM;
543 goto error;
544 }
545
546 /* Alloc and init all Tx queues, including the command queue (#4/#9) */
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700547 for (txq_id = 0; txq_id < hw_params(trans).max_txq_num; txq_id++) {
548 slots_num = (txq_id == trans->shrd->cmd_queue) ?
Emmanuel Grumbach02aca582011-06-28 08:58:41 -0700549 TFD_CMD_SLOTS : TFD_TX_CMD_SLOTS;
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700550 ret = iwl_trans_txq_alloc(trans, &priv->txq[txq_id], slots_num,
Emmanuel Grumbach02aca582011-06-28 08:58:41 -0700551 txq_id);
552 if (ret) {
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700553 IWL_ERR(trans, "Tx %d queue alloc failed\n", txq_id);
Emmanuel Grumbach02aca582011-06-28 08:58:41 -0700554 goto error;
555 }
556 }
557
558 return 0;
559
560error:
Emmanuel Grumbachae2c30b2011-08-25 23:11:20 -0700561 iwl_trans_pcie_tx_free(trans);
Emmanuel Grumbach02aca582011-06-28 08:58:41 -0700562
563 return ret;
564}
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700565static int iwl_tx_init(struct iwl_trans *trans)
Emmanuel Grumbach02aca582011-06-28 08:58:41 -0700566{
567 int ret;
568 int txq_id, slots_num;
569 unsigned long flags;
570 bool alloc = false;
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700571 struct iwl_priv *priv = priv(trans);
Emmanuel Grumbach9d6b2cb2011-08-25 23:11:12 -0700572 struct iwl_trans_pcie *trans_pcie =
573 IWL_TRANS_GET_PCIE_TRANS(trans);
Emmanuel Grumbach02aca582011-06-28 08:58:41 -0700574
575 if (!priv->txq) {
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700576 ret = iwl_trans_tx_alloc(trans);
Emmanuel Grumbach02aca582011-06-28 08:58:41 -0700577 if (ret)
578 goto error;
579 alloc = true;
580 }
581
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700582 spin_lock_irqsave(&trans->shrd->lock, flags);
Emmanuel Grumbach02aca582011-06-28 08:58:41 -0700583
584 /* Turn off all Tx DMA fifos */
Emmanuel Grumbach83ed9012011-08-25 23:11:14 -0700585 iwl_write_prph(bus(trans), SCD_TXFACT, 0);
Emmanuel Grumbach02aca582011-06-28 08:58:41 -0700586
587 /* Tell NIC where to find the "keep warm" buffer */
Emmanuel Grumbach83ed9012011-08-25 23:11:14 -0700588 iwl_write_direct32(bus(trans), FH_KW_MEM_ADDR_REG,
589 trans_pcie->kw.dma >> 4);
Emmanuel Grumbach02aca582011-06-28 08:58:41 -0700590
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700591 spin_unlock_irqrestore(&trans->shrd->lock, flags);
Emmanuel Grumbach02aca582011-06-28 08:58:41 -0700592
593 /* Alloc and init all Tx queues, including the command queue (#4/#9) */
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700594 for (txq_id = 0; txq_id < hw_params(trans).max_txq_num; txq_id++) {
595 slots_num = (txq_id == trans->shrd->cmd_queue) ?
Emmanuel Grumbach02aca582011-06-28 08:58:41 -0700596 TFD_CMD_SLOTS : TFD_TX_CMD_SLOTS;
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700597 ret = iwl_trans_txq_init(trans, &priv->txq[txq_id], slots_num,
Emmanuel Grumbach02aca582011-06-28 08:58:41 -0700598 txq_id);
599 if (ret) {
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700600 IWL_ERR(trans, "Tx %d queue init failed\n", txq_id);
Emmanuel Grumbach02aca582011-06-28 08:58:41 -0700601 goto error;
602 }
603 }
604
605 return 0;
606error:
607 /*Upon error, free only if we allocated something */
608 if (alloc)
Emmanuel Grumbachae2c30b2011-08-25 23:11:20 -0700609 iwl_trans_pcie_tx_free(trans);
Emmanuel Grumbach02aca582011-06-28 08:58:41 -0700610 return ret;
611}
612
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +0300613static void iwl_set_pwr_vmain(struct iwl_priv *priv)
614{
Emmanuel Grumbach83ed9012011-08-25 23:11:14 -0700615 struct iwl_trans *trans = trans(priv);
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +0300616/*
617 * (for documentation purposes)
618 * to set power to V_AUX, do:
619
620 if (pci_pme_capable(priv->pci_dev, PCI_D3cold))
Emmanuel Grumbach83ed9012011-08-25 23:11:14 -0700621 iwl_set_bits_mask_prph(bus(trans), APMG_PS_CTRL_REG,
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +0300622 APMG_PS_CTRL_VAL_PWR_SRC_VAUX,
623 ~APMG_PS_CTRL_MSK_PWR_SRC);
624 */
625
Emmanuel Grumbach83ed9012011-08-25 23:11:14 -0700626 iwl_set_bits_mask_prph(bus(trans), APMG_PS_CTRL_REG,
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +0300627 APMG_PS_CTRL_VAL_PWR_SRC_VMAIN,
628 ~APMG_PS_CTRL_MSK_PWR_SRC);
629}
630
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700631static int iwl_nic_init(struct iwl_trans *trans)
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +0300632{
633 unsigned long flags;
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700634 struct iwl_priv *priv = priv(trans);
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +0300635
636 /* nic_init */
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700637 spin_lock_irqsave(&trans->shrd->lock, flags);
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +0300638 iwl_apm_init(priv);
639
640 /* Set interrupt coalescing calibration timer to default (512 usecs) */
Emmanuel Grumbach83ed9012011-08-25 23:11:14 -0700641 iwl_write8(bus(trans), CSR_INT_COALESCING,
642 IWL_HOST_INT_CALIB_TIMEOUT_DEF);
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +0300643
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700644 spin_unlock_irqrestore(&trans->shrd->lock, flags);
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +0300645
646 iwl_set_pwr_vmain(priv);
647
648 priv->cfg->lib->nic_config(priv);
649
650 /* Allocate the RX queue, or reset if it is already allocated */
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700651 iwl_rx_init(trans);
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +0300652
653 /* Allocate or reset and init all Tx and Command queues */
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700654 if (iwl_tx_init(trans))
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +0300655 return -ENOMEM;
656
Emmanuel Grumbachfd656932011-08-25 23:11:19 -0700657 if (hw_params(trans).shadow_reg_enable) {
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +0300658 /* enable shadow regs in HW */
Emmanuel Grumbach83ed9012011-08-25 23:11:14 -0700659 iwl_set_bit(bus(trans), CSR_MAC_SHADOW_REG_CTRL,
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +0300660 0x800FFFFF);
661 }
662
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700663 set_bit(STATUS_INIT, &trans->shrd->status);
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +0300664
665 return 0;
666}
667
668#define HW_READY_TIMEOUT (50)
669
670/* Note: returns poll_bit return value, which is >= 0 if success */
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700671static int iwl_set_hw_ready(struct iwl_trans *trans)
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +0300672{
673 int ret;
674
Emmanuel Grumbach83ed9012011-08-25 23:11:14 -0700675 iwl_set_bit(bus(trans), CSR_HW_IF_CONFIG_REG,
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +0300676 CSR_HW_IF_CONFIG_REG_BIT_NIC_READY);
677
678 /* See if we got it */
Emmanuel Grumbach83ed9012011-08-25 23:11:14 -0700679 ret = iwl_poll_bit(bus(trans), CSR_HW_IF_CONFIG_REG,
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +0300680 CSR_HW_IF_CONFIG_REG_BIT_NIC_READY,
681 CSR_HW_IF_CONFIG_REG_BIT_NIC_READY,
682 HW_READY_TIMEOUT);
683
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700684 IWL_DEBUG_INFO(trans, "hardware%s ready\n", ret < 0 ? " not" : "");
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +0300685 return ret;
686}
687
688/* Note: returns standard 0/-ERROR code */
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700689static int iwl_trans_pcie_prepare_card_hw(struct iwl_trans *trans)
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +0300690{
691 int ret;
692
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700693 IWL_DEBUG_INFO(trans, "iwl_trans_prepare_card_hw enter\n");
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +0300694
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700695 ret = iwl_set_hw_ready(trans);
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +0300696 if (ret >= 0)
697 return 0;
698
699 /* If HW is not ready, prepare the conditions to check again */
Emmanuel Grumbach83ed9012011-08-25 23:11:14 -0700700 iwl_set_bit(bus(trans), CSR_HW_IF_CONFIG_REG,
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +0300701 CSR_HW_IF_CONFIG_REG_PREPARE);
702
Emmanuel Grumbach83ed9012011-08-25 23:11:14 -0700703 ret = iwl_poll_bit(bus(trans), CSR_HW_IF_CONFIG_REG,
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +0300704 ~CSR_HW_IF_CONFIG_REG_BIT_NIC_PREPARE_DONE,
705 CSR_HW_IF_CONFIG_REG_BIT_NIC_PREPARE_DONE, 150000);
706
707 if (ret < 0)
708 return ret;
709
710 /* HW should be ready by now, check again. */
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700711 ret = iwl_set_hw_ready(trans);
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +0300712 if (ret >= 0)
713 return 0;
714 return ret;
715}
716
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700717static int iwl_trans_pcie_start_device(struct iwl_trans *trans)
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +0300718{
719 int ret;
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700720 struct iwl_priv *priv = priv(trans);
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +0300721
Emmanuel Grumbachfd656932011-08-25 23:11:19 -0700722 priv->shrd->ucode_owner = IWL_OWNERSHIP_DRIVER;
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +0300723
Emmanuel Grumbachfd656932011-08-25 23:11:19 -0700724 if ((hw_params(priv).sku & EEPROM_SKU_CAP_AMT_ENABLE) &&
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700725 iwl_trans_pcie_prepare_card_hw(trans)) {
726 IWL_WARN(trans, "Exit HW not ready\n");
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +0300727 return -EIO;
728 }
729
730 /* If platform's RF_KILL switch is NOT set to KILL */
Emmanuel Grumbach83ed9012011-08-25 23:11:14 -0700731 if (iwl_read32(bus(trans), CSR_GP_CNTRL) &
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +0300732 CSR_GP_CNTRL_REG_FLAG_HW_RF_KILL_SW)
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700733 clear_bit(STATUS_RF_KILL_HW, &trans->shrd->status);
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +0300734 else
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700735 set_bit(STATUS_RF_KILL_HW, &trans->shrd->status);
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +0300736
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700737 if (iwl_is_rfkill(trans->shrd)) {
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +0300738 wiphy_rfkill_set_hw_state(priv->hw->wiphy, true);
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700739 iwl_enable_interrupts(trans);
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +0300740 return -ERFKILL;
741 }
742
Emmanuel Grumbach83ed9012011-08-25 23:11:14 -0700743 iwl_write32(bus(trans), CSR_INT, 0xFFFFFFFF);
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +0300744
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700745 ret = iwl_nic_init(trans);
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +0300746 if (ret) {
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700747 IWL_ERR(trans, "Unable to init nic\n");
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +0300748 return ret;
749 }
750
751 /* make sure rfkill handshake bits are cleared */
Emmanuel Grumbach83ed9012011-08-25 23:11:14 -0700752 iwl_write32(bus(trans), CSR_UCODE_DRV_GP1_CLR, CSR_UCODE_SW_BIT_RFKILL);
753 iwl_write32(bus(trans), CSR_UCODE_DRV_GP1_CLR,
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +0300754 CSR_UCODE_DRV_GP1_BIT_CMD_BLOCKED);
755
756 /* clear (again), then enable host interrupts */
Emmanuel Grumbach83ed9012011-08-25 23:11:14 -0700757 iwl_write32(bus(trans), CSR_INT, 0xFFFFFFFF);
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700758 iwl_enable_interrupts(trans);
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +0300759
760 /* really make sure rfkill handshake bits are cleared */
Emmanuel Grumbach83ed9012011-08-25 23:11:14 -0700761 iwl_write32(bus(trans), CSR_UCODE_DRV_GP1_CLR, CSR_UCODE_SW_BIT_RFKILL);
762 iwl_write32(bus(trans), CSR_UCODE_DRV_GP1_CLR, CSR_UCODE_SW_BIT_RFKILL);
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +0300763
764 return 0;
765}
766
Emmanuel Grumbachb3c2ce12011-07-07 15:50:10 +0300767/*
768 * Activate/Deactivate Tx DMA/FIFO channels according tx fifos mask
Emmanuel Grumbach10b15e62011-08-25 23:10:43 -0700769 * must be called under priv->shrd->lock and mac access
Emmanuel Grumbachb3c2ce12011-07-07 15:50:10 +0300770 */
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700771static void iwl_trans_txq_set_sched(struct iwl_trans *trans, u32 mask)
Emmanuel Grumbachb3c2ce12011-07-07 15:50:10 +0300772{
Emmanuel Grumbach83ed9012011-08-25 23:11:14 -0700773 iwl_write_prph(bus(trans), SCD_TXFACT, mask);
Emmanuel Grumbachb3c2ce12011-07-07 15:50:10 +0300774}
775
776#define IWL_AC_UNSET -1
777
778struct queue_to_fifo_ac {
779 s8 fifo, ac;
780};
781
782static const struct queue_to_fifo_ac iwlagn_default_queue_to_tx_fifo[] = {
783 { IWL_TX_FIFO_VO, IEEE80211_AC_VO, },
784 { IWL_TX_FIFO_VI, IEEE80211_AC_VI, },
785 { IWL_TX_FIFO_BE, IEEE80211_AC_BE, },
786 { IWL_TX_FIFO_BK, IEEE80211_AC_BK, },
787 { IWLAGN_CMD_FIFO_NUM, IWL_AC_UNSET, },
788 { IWL_TX_FIFO_UNUSED, IWL_AC_UNSET, },
789 { IWL_TX_FIFO_UNUSED, IWL_AC_UNSET, },
790 { IWL_TX_FIFO_UNUSED, IWL_AC_UNSET, },
791 { IWL_TX_FIFO_UNUSED, IWL_AC_UNSET, },
792 { IWL_TX_FIFO_UNUSED, IWL_AC_UNSET, },
Johannes Berg72c04ce2011-07-23 10:24:40 -0700793 { IWL_TX_FIFO_UNUSED, IWL_AC_UNSET, },
Emmanuel Grumbachb3c2ce12011-07-07 15:50:10 +0300794};
795
796static const struct queue_to_fifo_ac iwlagn_ipan_queue_to_tx_fifo[] = {
797 { IWL_TX_FIFO_VO, IEEE80211_AC_VO, },
798 { IWL_TX_FIFO_VI, IEEE80211_AC_VI, },
799 { IWL_TX_FIFO_BE, IEEE80211_AC_BE, },
800 { IWL_TX_FIFO_BK, IEEE80211_AC_BK, },
801 { IWL_TX_FIFO_BK_IPAN, IEEE80211_AC_BK, },
802 { IWL_TX_FIFO_BE_IPAN, IEEE80211_AC_BE, },
803 { IWL_TX_FIFO_VI_IPAN, IEEE80211_AC_VI, },
804 { IWL_TX_FIFO_VO_IPAN, IEEE80211_AC_VO, },
805 { IWL_TX_FIFO_BE_IPAN, 2, },
806 { IWLAGN_CMD_FIFO_NUM, IWL_AC_UNSET, },
Johannes Berg72c04ce2011-07-23 10:24:40 -0700807 { IWL_TX_FIFO_AUX, IWL_AC_UNSET, },
Emmanuel Grumbachb3c2ce12011-07-07 15:50:10 +0300808};
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700809static void iwl_trans_pcie_tx_start(struct iwl_trans *trans)
Emmanuel Grumbachb3c2ce12011-07-07 15:50:10 +0300810{
811 const struct queue_to_fifo_ac *queue_to_fifo;
812 struct iwl_rxon_context *ctx;
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700813 struct iwl_priv *priv = priv(trans);
Emmanuel Grumbach105183b2011-08-25 23:11:02 -0700814 struct iwl_trans_pcie *trans_pcie =
815 IWL_TRANS_GET_PCIE_TRANS(trans);
Emmanuel Grumbachb3c2ce12011-07-07 15:50:10 +0300816 u32 a;
817 unsigned long flags;
818 int i, chan;
819 u32 reg_val;
820
Emmanuel Grumbach105183b2011-08-25 23:11:02 -0700821 spin_lock_irqsave(&trans->shrd->lock, flags);
Emmanuel Grumbachb3c2ce12011-07-07 15:50:10 +0300822
Emmanuel Grumbach83ed9012011-08-25 23:11:14 -0700823 trans_pcie->scd_base_addr =
824 iwl_read_prph(bus(trans), SCD_SRAM_BASE_ADDR);
Emmanuel Grumbach105183b2011-08-25 23:11:02 -0700825 a = trans_pcie->scd_base_addr + SCD_CONTEXT_MEM_LOWER_BOUND;
Emmanuel Grumbachb3c2ce12011-07-07 15:50:10 +0300826 /* reset conext data memory */
Emmanuel Grumbach105183b2011-08-25 23:11:02 -0700827 for (; a < trans_pcie->scd_base_addr + SCD_CONTEXT_MEM_UPPER_BOUND;
Emmanuel Grumbachb3c2ce12011-07-07 15:50:10 +0300828 a += 4)
Emmanuel Grumbach83ed9012011-08-25 23:11:14 -0700829 iwl_write_targ_mem(bus(trans), a, 0);
Emmanuel Grumbachb3c2ce12011-07-07 15:50:10 +0300830 /* reset tx status memory */
Emmanuel Grumbach105183b2011-08-25 23:11:02 -0700831 for (; a < trans_pcie->scd_base_addr + SCD_TX_STTS_MEM_UPPER_BOUND;
Emmanuel Grumbachb3c2ce12011-07-07 15:50:10 +0300832 a += 4)
Emmanuel Grumbach83ed9012011-08-25 23:11:14 -0700833 iwl_write_targ_mem(bus(trans), a, 0);
Emmanuel Grumbach105183b2011-08-25 23:11:02 -0700834 for (; a < trans_pcie->scd_base_addr +
Emmanuel Grumbachd6189122011-08-25 23:10:39 -0700835 SCD_TRANS_TBL_OFFSET_QUEUE(hw_params(priv).max_txq_num);
836 a += 4)
Emmanuel Grumbach83ed9012011-08-25 23:11:14 -0700837 iwl_write_targ_mem(bus(trans), a, 0);
Emmanuel Grumbachb3c2ce12011-07-07 15:50:10 +0300838
Emmanuel Grumbach83ed9012011-08-25 23:11:14 -0700839 iwl_write_prph(bus(trans), SCD_DRAM_BASE_ADDR,
Emmanuel Grumbach105183b2011-08-25 23:11:02 -0700840 trans_pcie->scd_bc_tbls.dma >> 10);
Emmanuel Grumbachb3c2ce12011-07-07 15:50:10 +0300841
842 /* Enable DMA channel */
843 for (chan = 0; chan < FH_TCSR_CHNL_NUM ; chan++)
Emmanuel Grumbach83ed9012011-08-25 23:11:14 -0700844 iwl_write_direct32(bus(trans), FH_TCSR_CHNL_TX_CONFIG_REG(chan),
Emmanuel Grumbachb3c2ce12011-07-07 15:50:10 +0300845 FH_TCSR_TX_CONFIG_REG_VAL_DMA_CHNL_ENABLE |
846 FH_TCSR_TX_CONFIG_REG_VAL_DMA_CREDIT_ENABLE);
847
848 /* Update FH chicken bits */
Emmanuel Grumbach83ed9012011-08-25 23:11:14 -0700849 reg_val = iwl_read_direct32(bus(trans), FH_TX_CHICKEN_BITS_REG);
850 iwl_write_direct32(bus(trans), FH_TX_CHICKEN_BITS_REG,
Emmanuel Grumbachb3c2ce12011-07-07 15:50:10 +0300851 reg_val | FH_TX_CHICKEN_BITS_SCD_AUTO_RETRY_EN);
852
Emmanuel Grumbach83ed9012011-08-25 23:11:14 -0700853 iwl_write_prph(bus(trans), SCD_QUEUECHAIN_SEL,
Emmanuel Grumbachb3c2ce12011-07-07 15:50:10 +0300854 SCD_QUEUECHAIN_SEL_ALL(priv));
Emmanuel Grumbach83ed9012011-08-25 23:11:14 -0700855 iwl_write_prph(bus(trans), SCD_AGGR_SEL, 0);
Emmanuel Grumbachb3c2ce12011-07-07 15:50:10 +0300856
857 /* initiate the queues */
Emmanuel Grumbachd6189122011-08-25 23:10:39 -0700858 for (i = 0; i < hw_params(priv).max_txq_num; i++) {
Emmanuel Grumbach83ed9012011-08-25 23:11:14 -0700859 iwl_write_prph(bus(trans), SCD_QUEUE_RDPTR(i), 0);
860 iwl_write_direct32(bus(trans), HBUS_TARG_WRPTR, 0 | (i << 8));
861 iwl_write_targ_mem(bus(trans), trans_pcie->scd_base_addr +
Emmanuel Grumbachb3c2ce12011-07-07 15:50:10 +0300862 SCD_CONTEXT_QUEUE_OFFSET(i), 0);
Emmanuel Grumbach83ed9012011-08-25 23:11:14 -0700863 iwl_write_targ_mem(bus(trans), trans_pcie->scd_base_addr +
Emmanuel Grumbachb3c2ce12011-07-07 15:50:10 +0300864 SCD_CONTEXT_QUEUE_OFFSET(i) +
865 sizeof(u32),
866 ((SCD_WIN_SIZE <<
867 SCD_QUEUE_CTX_REG2_WIN_SIZE_POS) &
868 SCD_QUEUE_CTX_REG2_WIN_SIZE_MSK) |
869 ((SCD_FRAME_LIMIT <<
870 SCD_QUEUE_CTX_REG2_FRAME_LIMIT_POS) &
871 SCD_QUEUE_CTX_REG2_FRAME_LIMIT_MSK));
872 }
873
Emmanuel Grumbach83ed9012011-08-25 23:11:14 -0700874 iwl_write_prph(bus(trans), SCD_INTERRUPT_MASK,
Emmanuel Grumbach105183b2011-08-25 23:11:02 -0700875 IWL_MASK(0, hw_params(trans).max_txq_num));
Emmanuel Grumbachb3c2ce12011-07-07 15:50:10 +0300876
877 /* Activate all Tx DMA/FIFO channels */
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700878 iwl_trans_txq_set_sched(trans, IWL_MASK(0, 7));
Emmanuel Grumbachb3c2ce12011-07-07 15:50:10 +0300879
880 /* map queues to FIFOs */
881 if (priv->valid_contexts != BIT(IWL_RXON_CTX_BSS))
882 queue_to_fifo = iwlagn_ipan_queue_to_tx_fifo;
883 else
884 queue_to_fifo = iwlagn_default_queue_to_tx_fifo;
885
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700886 iwl_trans_set_wr_ptrs(trans, trans->shrd->cmd_queue, 0);
Emmanuel Grumbachb3c2ce12011-07-07 15:50:10 +0300887
888 /* make sure all queue are not stopped */
889 memset(&priv->queue_stopped[0], 0, sizeof(priv->queue_stopped));
890 for (i = 0; i < 4; i++)
891 atomic_set(&priv->queue_stop_count[i], 0);
892 for_each_context(priv, ctx)
893 ctx->last_tx_rejected = false;
894
895 /* reset to 0 to enable all the queue first */
896 priv->txq_ctx_active_msk = 0;
897
Emmanuel Grumbacheffcea12011-08-25 23:11:03 -0700898 BUILD_BUG_ON(ARRAY_SIZE(iwlagn_default_queue_to_tx_fifo) <
Johannes Berg72c04ce2011-07-23 10:24:40 -0700899 IWLAGN_FIRST_AMPDU_QUEUE);
Emmanuel Grumbacheffcea12011-08-25 23:11:03 -0700900 BUILD_BUG_ON(ARRAY_SIZE(iwlagn_ipan_queue_to_tx_fifo) <
Johannes Berg72c04ce2011-07-23 10:24:40 -0700901 IWLAGN_FIRST_AMPDU_QUEUE);
Emmanuel Grumbachb3c2ce12011-07-07 15:50:10 +0300902
Johannes Berg72c04ce2011-07-23 10:24:40 -0700903 for (i = 0; i < IWLAGN_FIRST_AMPDU_QUEUE; i++) {
Emmanuel Grumbachb3c2ce12011-07-07 15:50:10 +0300904 int fifo = queue_to_fifo[i].fifo;
905 int ac = queue_to_fifo[i].ac;
906
907 iwl_txq_ctx_activate(priv, i);
908
909 if (fifo == IWL_TX_FIFO_UNUSED)
910 continue;
911
912 if (ac != IWL_AC_UNSET)
913 iwl_set_swq_id(&priv->txq[i], ac, i);
Emmanuel Grumbach48d42c42011-07-10 10:47:01 +0300914 iwl_trans_tx_queue_set_status(priv, &priv->txq[i], fifo, 0);
Emmanuel Grumbachb3c2ce12011-07-07 15:50:10 +0300915 }
916
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700917 spin_unlock_irqrestore(&trans->shrd->lock, flags);
Emmanuel Grumbachb3c2ce12011-07-07 15:50:10 +0300918
919 /* Enable L1-Active */
Emmanuel Grumbach83ed9012011-08-25 23:11:14 -0700920 iwl_clear_bits_prph(bus(trans), APMG_PCIDEV_STT_REG,
Emmanuel Grumbachb3c2ce12011-07-07 15:50:10 +0300921 APMG_PCIDEV_STT_VAL_L1_ACT_DIS);
922}
923
Emmanuel Grumbachc170b862011-07-08 08:46:12 -0700924/**
925 * iwlagn_txq_ctx_stop - Stop all Tx DMA channels
926 */
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700927static int iwl_trans_tx_stop(struct iwl_trans *trans)
Emmanuel Grumbachc170b862011-07-08 08:46:12 -0700928{
929 int ch, txq_id;
930 unsigned long flags;
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700931 struct iwl_priv *priv = priv(trans);
Emmanuel Grumbachc170b862011-07-08 08:46:12 -0700932
933 /* Turn off all Tx DMA fifos */
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700934 spin_lock_irqsave(&trans->shrd->lock, flags);
Emmanuel Grumbachc170b862011-07-08 08:46:12 -0700935
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700936 iwl_trans_txq_set_sched(trans, 0);
Emmanuel Grumbachc170b862011-07-08 08:46:12 -0700937
938 /* Stop each Tx DMA channel, and wait for it to be idle */
Wey-Yi Guy02f6f652011-07-08 08:46:15 -0700939 for (ch = 0; ch < FH_TCSR_CHNL_NUM; ch++) {
Emmanuel Grumbach83ed9012011-08-25 23:11:14 -0700940 iwl_write_direct32(bus(trans),
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700941 FH_TCSR_CHNL_TX_CONFIG_REG(ch), 0x0);
Emmanuel Grumbach83ed9012011-08-25 23:11:14 -0700942 if (iwl_poll_direct_bit(bus(trans), FH_TSSR_TX_STATUS_REG,
Emmanuel Grumbachc170b862011-07-08 08:46:12 -0700943 FH_TSSR_TX_STATUS_REG_MSK_CHNL_IDLE(ch),
944 1000))
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700945 IWL_ERR(trans, "Failing on timeout while stopping"
Emmanuel Grumbachc170b862011-07-08 08:46:12 -0700946 " DMA channel %d [0x%08x]", ch,
Emmanuel Grumbach83ed9012011-08-25 23:11:14 -0700947 iwl_read_direct32(bus(trans),
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700948 FH_TSSR_TX_STATUS_REG));
Emmanuel Grumbachc170b862011-07-08 08:46:12 -0700949 }
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700950 spin_unlock_irqrestore(&trans->shrd->lock, flags);
Emmanuel Grumbachc170b862011-07-08 08:46:12 -0700951
952 if (!priv->txq) {
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700953 IWL_WARN(trans, "Stopping tx queues that aren't allocated...");
Emmanuel Grumbachc170b862011-07-08 08:46:12 -0700954 return 0;
955 }
956
957 /* Unmap DMA from host system and free skb's */
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700958 for (txq_id = 0; txq_id < hw_params(trans).max_txq_num; txq_id++)
959 iwl_tx_queue_unmap(trans, txq_id);
Emmanuel Grumbachc170b862011-07-08 08:46:12 -0700960
961 return 0;
962}
963
Emmanuel Grumbachae2c30b2011-08-25 23:11:20 -0700964static void iwl_trans_pcie_disable_sync_irq(struct iwl_trans *trans)
965{
966 unsigned long flags;
967 struct iwl_trans_pcie *trans_pcie =
968 IWL_TRANS_GET_PCIE_TRANS(trans);
969
970 spin_lock_irqsave(&trans->shrd->lock, flags);
971 iwl_disable_interrupts(trans);
972 spin_unlock_irqrestore(&trans->shrd->lock, flags);
973
974 /* wait to make sure we flush pending tasklet*/
975 synchronize_irq(bus(trans)->irq);
976 tasklet_kill(&trans_pcie->irq_tasklet);
977}
978
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700979static void iwl_trans_pcie_stop_device(struct iwl_trans *trans)
Emmanuel Grumbachab6cf8e2011-07-07 14:37:26 +0300980{
Emmanuel Grumbachab6cf8e2011-07-07 14:37:26 +0300981 /* stop and reset the on-board processor */
Emmanuel Grumbach83ed9012011-08-25 23:11:14 -0700982 iwl_write32(bus(trans), CSR_RESET, CSR_RESET_REG_FLAG_NEVO_RESET);
Emmanuel Grumbachab6cf8e2011-07-07 14:37:26 +0300983
984 /* tell the device to stop sending interrupts */
Emmanuel Grumbachae2c30b2011-08-25 23:11:20 -0700985 iwl_trans_pcie_disable_sync_irq(trans);
Emmanuel Grumbachab6cf8e2011-07-07 14:37:26 +0300986
987 /* device going down, Stop using ICT table */
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700988 iwl_disable_ict(trans);
Emmanuel Grumbachab6cf8e2011-07-07 14:37:26 +0300989
990 /*
991 * If a HW restart happens during firmware loading,
992 * then the firmware loading might call this function
993 * and later it might be called again due to the
994 * restart. So don't process again if the device is
995 * already dead.
996 */
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700997 if (test_bit(STATUS_DEVICE_ENABLED, &trans->shrd->status)) {
998 iwl_trans_tx_stop(trans);
999 iwl_trans_rx_stop(trans);
Emmanuel Grumbachab6cf8e2011-07-07 14:37:26 +03001000
1001 /* Power-down device's busmaster DMA clocks */
Emmanuel Grumbach83ed9012011-08-25 23:11:14 -07001002 iwl_write_prph(bus(trans), APMG_CLK_DIS_REG,
Emmanuel Grumbachab6cf8e2011-07-07 14:37:26 +03001003 APMG_CLK_VAL_DMA_CLK_RQT);
1004 udelay(5);
1005 }
1006
1007 /* Make sure (redundant) we've released our request to stay awake */
Emmanuel Grumbach83ed9012011-08-25 23:11:14 -07001008 iwl_clear_bit(bus(trans), CSR_GP_CNTRL,
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -07001009 CSR_GP_CNTRL_REG_FLAG_MAC_ACCESS_REQ);
Emmanuel Grumbachab6cf8e2011-07-07 14:37:26 +03001010
1011 /* Stop the device, and put it in low power state */
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -07001012 iwl_apm_stop(priv(trans));
Emmanuel Grumbachab6cf8e2011-07-07 14:37:26 +03001013}
1014
Emmanuel Grumbache6bb4c92011-08-25 23:10:48 -07001015static int iwl_trans_pcie_tx(struct iwl_priv *priv, struct sk_buff *skb,
Emmanuel Grumbachdfa2bdb2011-08-25 23:11:23 -07001016 struct iwl_device_cmd *dev_cmd, int txq_id,
1017 __le16 fc, bool ampdu)
Emmanuel Grumbach47c1b492011-07-03 11:22:15 +03001018{
1019 struct iwl_tx_queue *txq = &priv->txq[txq_id];
1020 struct iwl_queue *q = &txq->q;
Emmanuel Grumbachdfa2bdb2011-08-25 23:11:23 -07001021 struct iwl_tx_cmd *tx_cmd = &dev_cmd->cmd.tx;
Emmanuel Grumbach47c1b492011-07-03 11:22:15 +03001022 struct iwl_cmd_meta *out_meta;
1023
1024 dma_addr_t phys_addr = 0;
1025 dma_addr_t txcmd_phys;
1026 dma_addr_t scratch_phys;
1027 u16 len, firstlen, secondlen;
1028 u8 wait_write_ptr = 0;
1029 u8 hdr_len = ieee80211_hdrlen(fc);
1030
1031 /* Set up driver data for this TFD */
Emmanuel Grumbach2c452292011-08-25 23:11:21 -07001032 txq->skbs[q->write_ptr] = skb;
Emmanuel Grumbachdfa2bdb2011-08-25 23:11:23 -07001033 txq->cmd[q->write_ptr] = dev_cmd;
1034
1035 dev_cmd->hdr.cmd = REPLY_TX;
1036 dev_cmd->hdr.sequence = cpu_to_le16((u16)(QUEUE_TO_SEQ(txq_id) |
1037 INDEX_TO_SEQ(q->write_ptr)));
Emmanuel Grumbach47c1b492011-07-03 11:22:15 +03001038
1039 /* Set up first empty entry in queue's array of Tx/cmd buffers */
1040 out_meta = &txq->meta[q->write_ptr];
1041
1042 /*
1043 * Use the first empty entry in this queue's command buffer array
1044 * to contain the Tx command and MAC header concatenated together
1045 * (payload data will be in another buffer).
1046 * Size of this varies, due to varying MAC header length.
1047 * If end is not dword aligned, we'll have 2 extra bytes at the end
1048 * of the MAC header (device reads on dword boundaries).
1049 * We'll tell device about this padding later.
1050 */
1051 len = sizeof(struct iwl_tx_cmd) +
1052 sizeof(struct iwl_cmd_header) + hdr_len;
1053 firstlen = (len + 3) & ~3;
1054
1055 /* Tell NIC about any 2-byte padding after MAC header */
1056 if (firstlen != len)
1057 tx_cmd->tx_flags |= TX_CMD_FLG_MH_PAD_MSK;
1058
1059 /* Physical address of this Tx command's header (not MAC header!),
1060 * within command buffer array. */
Emmanuel Grumbachd5934112011-07-11 10:48:51 +03001061 txcmd_phys = dma_map_single(priv->bus->dev,
Emmanuel Grumbach47c1b492011-07-03 11:22:15 +03001062 &dev_cmd->hdr, firstlen,
1063 DMA_BIDIRECTIONAL);
Emmanuel Grumbachd5934112011-07-11 10:48:51 +03001064 if (unlikely(dma_mapping_error(priv->bus->dev, txcmd_phys)))
Emmanuel Grumbach47c1b492011-07-03 11:22:15 +03001065 return -1;
1066 dma_unmap_addr_set(out_meta, mapping, txcmd_phys);
1067 dma_unmap_len_set(out_meta, len, firstlen);
1068
1069 if (!ieee80211_has_morefrags(fc)) {
1070 txq->need_update = 1;
1071 } else {
1072 wait_write_ptr = 1;
1073 txq->need_update = 0;
1074 }
1075
1076 /* Set up TFD's 2nd entry to point directly to remainder of skb,
1077 * if any (802.11 null frames have no payload). */
1078 secondlen = skb->len - hdr_len;
1079 if (secondlen > 0) {
Emmanuel Grumbachd5934112011-07-11 10:48:51 +03001080 phys_addr = dma_map_single(priv->bus->dev, skb->data + hdr_len,
Emmanuel Grumbach47c1b492011-07-03 11:22:15 +03001081 secondlen, DMA_TO_DEVICE);
Emmanuel Grumbachd5934112011-07-11 10:48:51 +03001082 if (unlikely(dma_mapping_error(priv->bus->dev, phys_addr))) {
1083 dma_unmap_single(priv->bus->dev,
Emmanuel Grumbach47c1b492011-07-03 11:22:15 +03001084 dma_unmap_addr(out_meta, mapping),
1085 dma_unmap_len(out_meta, len),
1086 DMA_BIDIRECTIONAL);
1087 return -1;
1088 }
1089 }
1090
1091 /* Attach buffers to TFD */
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -07001092 iwlagn_txq_attach_buf_to_tfd(trans(priv), txq, txcmd_phys,
1093 firstlen, 1);
Emmanuel Grumbach47c1b492011-07-03 11:22:15 +03001094 if (secondlen > 0)
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -07001095 iwlagn_txq_attach_buf_to_tfd(trans(priv), txq, phys_addr,
Emmanuel Grumbach47c1b492011-07-03 11:22:15 +03001096 secondlen, 0);
1097
1098 scratch_phys = txcmd_phys + sizeof(struct iwl_cmd_header) +
1099 offsetof(struct iwl_tx_cmd, scratch);
1100
1101 /* take back ownership of DMA buffer to enable update */
Emmanuel Grumbachd5934112011-07-11 10:48:51 +03001102 dma_sync_single_for_cpu(priv->bus->dev, txcmd_phys, firstlen,
Emmanuel Grumbach47c1b492011-07-03 11:22:15 +03001103 DMA_BIDIRECTIONAL);
1104 tx_cmd->dram_lsb_ptr = cpu_to_le32(scratch_phys);
1105 tx_cmd->dram_msb_ptr = iwl_get_dma_hi_addr(scratch_phys);
1106
1107 IWL_DEBUG_TX(priv, "sequence nr = 0X%x\n",
1108 le16_to_cpu(dev_cmd->hdr.sequence));
1109 IWL_DEBUG_TX(priv, "tx_flags = 0X%x\n", le32_to_cpu(tx_cmd->tx_flags));
1110 iwl_print_hex_dump(priv, IWL_DL_TX, (u8 *)tx_cmd, sizeof(*tx_cmd));
1111 iwl_print_hex_dump(priv, IWL_DL_TX, (u8 *)tx_cmd->hdr, hdr_len);
1112
1113 /* Set up entry for this TFD in Tx byte-count array */
1114 if (ampdu)
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -07001115 iwl_trans_txq_update_byte_cnt_tbl(trans(priv), txq,
Emmanuel Grumbach47c1b492011-07-03 11:22:15 +03001116 le16_to_cpu(tx_cmd->len));
1117
Emmanuel Grumbachd5934112011-07-11 10:48:51 +03001118 dma_sync_single_for_device(priv->bus->dev, txcmd_phys, firstlen,
Emmanuel Grumbach47c1b492011-07-03 11:22:15 +03001119 DMA_BIDIRECTIONAL);
1120
1121 trace_iwlwifi_dev_tx(priv,
1122 &((struct iwl_tfd *)txq->tfds)[txq->q.write_ptr],
1123 sizeof(struct iwl_tfd),
1124 &dev_cmd->hdr, firstlen,
1125 skb->data + hdr_len, secondlen);
1126
1127 /* Tell device the write index *just past* this latest filled TFD */
1128 q->write_ptr = iwl_queue_inc_wrap(q->write_ptr, q->n_bd);
Emmanuel Grumbachfd656932011-08-25 23:11:19 -07001129 iwl_txq_update_write_ptr(trans(priv), txq);
Emmanuel Grumbach47c1b492011-07-03 11:22:15 +03001130
1131 /*
1132 * At this point the frame is "transmitted" successfully
1133 * and we will get a TX status notification eventually,
1134 * regardless of the value of ret. "ret" only indicates
1135 * whether or not we should update the write pointer.
1136 */
Emmanuel Grumbacha0eaad72011-08-25 23:11:00 -07001137 if (iwl_queue_space(q) < q->high_mark) {
Emmanuel Grumbach47c1b492011-07-03 11:22:15 +03001138 if (wait_write_ptr) {
1139 txq->need_update = 1;
Emmanuel Grumbachfd656932011-08-25 23:11:19 -07001140 iwl_txq_update_write_ptr(trans(priv), txq);
Emmanuel Grumbach47c1b492011-07-03 11:22:15 +03001141 } else {
1142 iwl_stop_queue(priv, txq);
1143 }
1144 }
1145 return 0;
1146}
1147
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -07001148static void iwl_trans_pcie_kick_nic(struct iwl_trans *trans)
Emmanuel Grumbach56d90f42011-07-07 18:20:01 +03001149{
1150 /* Remove all resets to allow NIC to operate */
Emmanuel Grumbach83ed9012011-08-25 23:11:14 -07001151 iwl_write32(bus(trans), CSR_RESET, 0);
Emmanuel Grumbach56d90f42011-07-07 18:20:01 +03001152}
1153
Emmanuel Grumbache6bb4c92011-08-25 23:10:48 -07001154static int iwl_trans_pcie_request_irq(struct iwl_trans *trans)
Emmanuel Grumbacha27367d2011-07-04 09:06:44 +03001155{
Emmanuel Grumbach5a878bf2011-08-25 23:10:51 -07001156 struct iwl_trans_pcie *trans_pcie =
1157 IWL_TRANS_GET_PCIE_TRANS(trans);
Emmanuel Grumbach34c1b7b2011-07-04 08:58:19 +03001158 int err;
1159
Emmanuel Grumbach0c325762011-08-25 23:10:53 -07001160 trans_pcie->inta_mask = CSR_INI_SET_MASK;
Emmanuel Grumbach1e89cbac2011-07-20 17:51:22 -07001161
Emmanuel Grumbach0c325762011-08-25 23:10:53 -07001162 tasklet_init(&trans_pcie->irq_tasklet, (void (*)(unsigned long))
1163 iwl_irq_tasklet, (unsigned long)trans);
1164
1165 iwl_alloc_isr_ict(trans);
Emmanuel Grumbach34c1b7b2011-07-04 08:58:19 +03001166
Emmanuel Grumbache6bb4c92011-08-25 23:10:48 -07001167 err = request_irq(bus(trans)->irq, iwl_isr_ict, IRQF_SHARED,
Emmanuel Grumbach0c325762011-08-25 23:10:53 -07001168 DRV_NAME, trans);
Emmanuel Grumbach34c1b7b2011-07-04 08:58:19 +03001169 if (err) {
Emmanuel Grumbach0c325762011-08-25 23:10:53 -07001170 IWL_ERR(trans, "Error allocating IRQ %d\n", bus(trans)->irq);
1171 iwl_free_isr_ict(trans);
Emmanuel Grumbach34c1b7b2011-07-04 08:58:19 +03001172 return err;
1173 }
1174
Emmanuel Grumbach5a878bf2011-08-25 23:10:51 -07001175 INIT_WORK(&trans_pcie->rx_replenish, iwl_bg_rx_replenish);
Emmanuel Grumbach34c1b7b2011-07-04 08:58:19 +03001176 return 0;
Emmanuel Grumbachc85eb612011-06-14 10:13:24 +03001177}
Emmanuel Grumbache6bb4c92011-08-25 23:10:48 -07001178
Emmanuel Grumbacha0eaad72011-08-25 23:11:00 -07001179static void iwl_trans_pcie_reclaim(struct iwl_trans *trans, int txq_id,
1180 int ssn, u32 status, struct sk_buff_head *skbs)
1181{
1182 struct iwl_priv *priv = priv(trans);
1183 struct iwl_tx_queue *txq = &priv->txq[txq_id];
1184 /* n_bd is usually 256 => n_bd - 1 = 0xff */
1185 int tfd_num = ssn & (txq->q.n_bd - 1);
1186 u8 agg_state;
1187 bool cond;
1188
1189 if (txq->sched_retry) {
1190 agg_state =
Emmanuel Grumbach5f85a782011-08-25 23:11:18 -07001191 priv->shrd->tid_data[txq->sta_id][txq->tid].agg.state;
Emmanuel Grumbacha0eaad72011-08-25 23:11:00 -07001192 cond = (agg_state != IWL_EMPTYING_HW_QUEUE_DELBA);
1193 } else {
1194 cond = (status != TX_STATUS_FAIL_PASSIVE_NO_RX);
1195 }
1196
1197 if (txq->q.read_ptr != tfd_num) {
1198 IWL_DEBUG_TX_REPLY(trans, "Retry scheduler reclaim "
1199 "scd_ssn=%d idx=%d txq=%d swq=%d\n",
1200 ssn , tfd_num, txq_id, txq->swq_id);
1201 iwl_tx_queue_reclaim(trans, txq_id, tfd_num, skbs);
1202 if (iwl_queue_space(&txq->q) > txq->q.low_mark && cond)
1203 iwl_wake_queue(priv, txq);
1204 }
1205}
1206
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -07001207static void iwl_trans_pcie_free(struct iwl_trans *trans)
Emmanuel Grumbache6bb4c92011-08-25 23:10:48 -07001208{
Emmanuel Grumbachae2c30b2011-08-25 23:11:20 -07001209 iwl_trans_pcie_tx_free(trans);
1210 iwl_trans_pcie_rx_free(trans);
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -07001211 free_irq(bus(trans)->irq, trans);
1212 iwl_free_isr_ict(trans);
1213 trans->shrd->trans = NULL;
1214 kfree(trans);
Emmanuel Grumbache6bb4c92011-08-25 23:10:48 -07001215}
1216
Emmanuel Grumbach57210f72011-08-25 23:10:52 -07001217#ifdef CONFIG_PM
1218
1219static int iwl_trans_pcie_suspend(struct iwl_trans *trans)
1220{
1221 /*
1222 * This function is called when system goes into suspend state
1223 * mac80211 will call iwl_mac_stop() from the mac80211 suspend function
1224 * first but since iwl_mac_stop() has no knowledge of who the caller is,
1225 * it will not call apm_ops.stop() to stop the DMA operation.
1226 * Calling apm_ops.stop here to make sure we stop the DMA.
1227 *
1228 * But of course ... if we have configured WoWLAN then we did other
1229 * things already :-)
1230 */
1231 if (!trans->shrd->wowlan)
1232 iwl_apm_stop(priv(trans));
1233
1234 return 0;
1235}
1236
1237static int iwl_trans_pcie_resume(struct iwl_trans *trans)
1238{
1239 bool hw_rfkill = false;
1240
Emmanuel Grumbach0c325762011-08-25 23:10:53 -07001241 iwl_enable_interrupts(trans);
Emmanuel Grumbach57210f72011-08-25 23:10:52 -07001242
Emmanuel Grumbach83ed9012011-08-25 23:11:14 -07001243 if (!(iwl_read32(bus(trans), CSR_GP_CNTRL) &
Emmanuel Grumbach57210f72011-08-25 23:10:52 -07001244 CSR_GP_CNTRL_REG_FLAG_HW_RF_KILL_SW))
1245 hw_rfkill = true;
1246
1247 if (hw_rfkill)
1248 set_bit(STATUS_RF_KILL_HW, &trans->shrd->status);
1249 else
1250 clear_bit(STATUS_RF_KILL_HW, &trans->shrd->status);
1251
1252 wiphy_rfkill_set_hw_state(priv(trans)->hw->wiphy, hw_rfkill);
1253
1254 return 0;
1255}
1256#else /* CONFIG_PM */
1257static int iwl_trans_pcie_suspend(struct iwl_trans *trans)
1258{ return 0; }
1259
1260static int iwl_trans_pcie_resume(struct iwl_trans *trans)
1261{ return 0; }
1262
1263#endif /* CONFIG_PM */
1264
Emmanuel Grumbache6bb4c92011-08-25 23:10:48 -07001265const struct iwl_trans_ops trans_ops_pcie;
1266
1267static struct iwl_trans *iwl_trans_pcie_alloc(struct iwl_shared *shrd)
1268{
1269 struct iwl_trans *iwl_trans = kzalloc(sizeof(struct iwl_trans) +
1270 sizeof(struct iwl_trans_pcie),
1271 GFP_KERNEL);
1272 if (iwl_trans) {
Emmanuel Grumbach5a878bf2011-08-25 23:10:51 -07001273 struct iwl_trans_pcie *trans_pcie =
1274 IWL_TRANS_GET_PCIE_TRANS(iwl_trans);
Emmanuel Grumbache6bb4c92011-08-25 23:10:48 -07001275 iwl_trans->ops = &trans_ops_pcie;
1276 iwl_trans->shrd = shrd;
Emmanuel Grumbach5a878bf2011-08-25 23:10:51 -07001277 trans_pcie->trans = iwl_trans;
Emmanuel Grumbach72012472011-08-25 23:11:07 -07001278 spin_lock_init(&iwl_trans->hcmd_lock);
Emmanuel Grumbache6bb4c92011-08-25 23:10:48 -07001279 }
1280
1281 return iwl_trans;
1282}
1283
Emmanuel Grumbach87e56662011-08-25 23:10:50 -07001284#ifdef CONFIG_IWLWIFI_DEBUGFS
1285/* create and remove of files */
1286#define DEBUGFS_ADD_FILE(name, parent, mode) do { \
Emmanuel Grumbach5a878bf2011-08-25 23:10:51 -07001287 if (!debugfs_create_file(#name, mode, parent, trans, \
Emmanuel Grumbach87e56662011-08-25 23:10:50 -07001288 &iwl_dbgfs_##name##_ops)) \
1289 return -ENOMEM; \
1290} while (0)
1291
1292/* file operation */
1293#define DEBUGFS_READ_FUNC(name) \
1294static ssize_t iwl_dbgfs_##name##_read(struct file *file, \
1295 char __user *user_buf, \
1296 size_t count, loff_t *ppos);
1297
1298#define DEBUGFS_WRITE_FUNC(name) \
1299static ssize_t iwl_dbgfs_##name##_write(struct file *file, \
1300 const char __user *user_buf, \
1301 size_t count, loff_t *ppos);
1302
1303
1304static int iwl_dbgfs_open_file_generic(struct inode *inode, struct file *file)
1305{
1306 file->private_data = inode->i_private;
1307 return 0;
1308}
1309
1310#define DEBUGFS_READ_FILE_OPS(name) \
1311 DEBUGFS_READ_FUNC(name); \
1312static const struct file_operations iwl_dbgfs_##name##_ops = { \
1313 .read = iwl_dbgfs_##name##_read, \
1314 .open = iwl_dbgfs_open_file_generic, \
1315 .llseek = generic_file_llseek, \
1316};
1317
Emmanuel Grumbach16db88b2011-08-25 23:11:08 -07001318#define DEBUGFS_WRITE_FILE_OPS(name) \
1319 DEBUGFS_WRITE_FUNC(name); \
1320static const struct file_operations iwl_dbgfs_##name##_ops = { \
1321 .write = iwl_dbgfs_##name##_write, \
1322 .open = iwl_dbgfs_open_file_generic, \
1323 .llseek = generic_file_llseek, \
1324};
1325
Emmanuel Grumbach87e56662011-08-25 23:10:50 -07001326#define DEBUGFS_READ_WRITE_FILE_OPS(name) \
1327 DEBUGFS_READ_FUNC(name); \
1328 DEBUGFS_WRITE_FUNC(name); \
1329static const struct file_operations iwl_dbgfs_##name##_ops = { \
1330 .write = iwl_dbgfs_##name##_write, \
1331 .read = iwl_dbgfs_##name##_read, \
1332 .open = iwl_dbgfs_open_file_generic, \
1333 .llseek = generic_file_llseek, \
1334};
1335
1336static ssize_t iwl_dbgfs_traffic_log_read(struct file *file,
1337 char __user *user_buf,
1338 size_t count, loff_t *ppos)
1339{
Emmanuel Grumbach5a878bf2011-08-25 23:10:51 -07001340 struct iwl_trans *trans = file->private_data;
1341 struct iwl_priv *priv = priv(trans);
Emmanuel Grumbach87e56662011-08-25 23:10:50 -07001342 int pos = 0, ofs = 0;
1343 int cnt = 0, entry;
Emmanuel Grumbach5a878bf2011-08-25 23:10:51 -07001344 struct iwl_trans_pcie *trans_pcie =
1345 IWL_TRANS_GET_PCIE_TRANS(trans);
Emmanuel Grumbach87e56662011-08-25 23:10:50 -07001346 struct iwl_tx_queue *txq;
1347 struct iwl_queue *q;
Emmanuel Grumbach5a878bf2011-08-25 23:10:51 -07001348 struct iwl_rx_queue *rxq = &trans_pcie->rxq;
Emmanuel Grumbach87e56662011-08-25 23:10:50 -07001349 char *buf;
1350 int bufsz = ((IWL_TRAFFIC_ENTRIES * IWL_TRAFFIC_ENTRY_SIZE * 64) * 2) +
Emmanuel Grumbachfd656932011-08-25 23:11:19 -07001351 (hw_params(trans).max_txq_num * 32 * 8) + 400;
Emmanuel Grumbach87e56662011-08-25 23:10:50 -07001352 const u8 *ptr;
1353 ssize_t ret;
1354
1355 if (!priv->txq) {
Emmanuel Grumbach5a878bf2011-08-25 23:10:51 -07001356 IWL_ERR(trans, "txq not ready\n");
Emmanuel Grumbach87e56662011-08-25 23:10:50 -07001357 return -EAGAIN;
1358 }
1359 buf = kzalloc(bufsz, GFP_KERNEL);
1360 if (!buf) {
Emmanuel Grumbach5a878bf2011-08-25 23:10:51 -07001361 IWL_ERR(trans, "Can not allocate buffer\n");
Emmanuel Grumbach87e56662011-08-25 23:10:50 -07001362 return -ENOMEM;
1363 }
1364 pos += scnprintf(buf + pos, bufsz - pos, "Tx Queue\n");
Emmanuel Grumbach5a878bf2011-08-25 23:10:51 -07001365 for (cnt = 0; cnt < hw_params(trans).max_txq_num; cnt++) {
Emmanuel Grumbach87e56662011-08-25 23:10:50 -07001366 txq = &priv->txq[cnt];
1367 q = &txq->q;
1368 pos += scnprintf(buf + pos, bufsz - pos,
1369 "q[%d]: read_ptr: %u, write_ptr: %u\n",
1370 cnt, q->read_ptr, q->write_ptr);
1371 }
1372 if (priv->tx_traffic &&
Emmanuel Grumbach5a878bf2011-08-25 23:10:51 -07001373 (iwl_get_debug_level(trans->shrd) & IWL_DL_TX)) {
Emmanuel Grumbach87e56662011-08-25 23:10:50 -07001374 ptr = priv->tx_traffic;
1375 pos += scnprintf(buf + pos, bufsz - pos,
Emmanuel Grumbach5a878bf2011-08-25 23:10:51 -07001376 "Tx Traffic idx: %u\n", priv->tx_traffic_idx);
Emmanuel Grumbach87e56662011-08-25 23:10:50 -07001377 for (cnt = 0, ofs = 0; cnt < IWL_TRAFFIC_ENTRIES; cnt++) {
1378 for (entry = 0; entry < IWL_TRAFFIC_ENTRY_SIZE / 16;
1379 entry++, ofs += 16) {
1380 pos += scnprintf(buf + pos, bufsz - pos,
1381 "0x%.4x ", ofs);
1382 hex_dump_to_buffer(ptr + ofs, 16, 16, 2,
1383 buf + pos, bufsz - pos, 0);
1384 pos += strlen(buf + pos);
1385 if (bufsz - pos > 0)
1386 buf[pos++] = '\n';
1387 }
1388 }
1389 }
1390
1391 pos += scnprintf(buf + pos, bufsz - pos, "Rx Queue\n");
1392 pos += scnprintf(buf + pos, bufsz - pos,
1393 "read: %u, write: %u\n",
1394 rxq->read, rxq->write);
1395
1396 if (priv->rx_traffic &&
Emmanuel Grumbach5a878bf2011-08-25 23:10:51 -07001397 (iwl_get_debug_level(trans->shrd) & IWL_DL_RX)) {
Emmanuel Grumbach87e56662011-08-25 23:10:50 -07001398 ptr = priv->rx_traffic;
1399 pos += scnprintf(buf + pos, bufsz - pos,
Emmanuel Grumbach5a878bf2011-08-25 23:10:51 -07001400 "Rx Traffic idx: %u\n", priv->rx_traffic_idx);
Emmanuel Grumbach87e56662011-08-25 23:10:50 -07001401 for (cnt = 0, ofs = 0; cnt < IWL_TRAFFIC_ENTRIES; cnt++) {
1402 for (entry = 0; entry < IWL_TRAFFIC_ENTRY_SIZE / 16;
1403 entry++, ofs += 16) {
1404 pos += scnprintf(buf + pos, bufsz - pos,
1405 "0x%.4x ", ofs);
1406 hex_dump_to_buffer(ptr + ofs, 16, 16, 2,
1407 buf + pos, bufsz - pos, 0);
1408 pos += strlen(buf + pos);
1409 if (bufsz - pos > 0)
1410 buf[pos++] = '\n';
1411 }
1412 }
1413 }
1414
1415 ret = simple_read_from_buffer(user_buf, count, ppos, buf, pos);
1416 kfree(buf);
1417 return ret;
1418}
1419
1420static ssize_t iwl_dbgfs_traffic_log_write(struct file *file,
1421 const char __user *user_buf,
1422 size_t count, loff_t *ppos)
1423{
Emmanuel Grumbach5a878bf2011-08-25 23:10:51 -07001424 struct iwl_trans *trans = file->private_data;
Emmanuel Grumbach87e56662011-08-25 23:10:50 -07001425 char buf[8];
1426 int buf_size;
1427 int traffic_log;
1428
1429 memset(buf, 0, sizeof(buf));
1430 buf_size = min(count, sizeof(buf) - 1);
1431 if (copy_from_user(buf, user_buf, buf_size))
1432 return -EFAULT;
1433 if (sscanf(buf, "%d", &traffic_log) != 1)
1434 return -EFAULT;
1435 if (traffic_log == 0)
Emmanuel Grumbach5a878bf2011-08-25 23:10:51 -07001436 iwl_reset_traffic_log(priv(trans));
Emmanuel Grumbach87e56662011-08-25 23:10:50 -07001437
1438 return count;
1439}
1440
1441static ssize_t iwl_dbgfs_tx_queue_read(struct file *file,
1442 char __user *user_buf,
1443 size_t count, loff_t *ppos) {
1444
Emmanuel Grumbach5a878bf2011-08-25 23:10:51 -07001445 struct iwl_trans *trans = file->private_data;
1446 struct iwl_priv *priv = priv(trans);
Emmanuel Grumbach87e56662011-08-25 23:10:50 -07001447 struct iwl_tx_queue *txq;
1448 struct iwl_queue *q;
1449 char *buf;
1450 int pos = 0;
1451 int cnt;
1452 int ret;
Emmanuel Grumbachfd656932011-08-25 23:11:19 -07001453 const size_t bufsz = sizeof(char) * 64 * hw_params(trans).max_txq_num;
Emmanuel Grumbach87e56662011-08-25 23:10:50 -07001454
1455 if (!priv->txq) {
1456 IWL_ERR(priv, "txq not ready\n");
1457 return -EAGAIN;
1458 }
1459 buf = kzalloc(bufsz, GFP_KERNEL);
1460 if (!buf)
1461 return -ENOMEM;
1462
Emmanuel Grumbach5a878bf2011-08-25 23:10:51 -07001463 for (cnt = 0; cnt < hw_params(trans).max_txq_num; cnt++) {
Emmanuel Grumbach87e56662011-08-25 23:10:50 -07001464 txq = &priv->txq[cnt];
1465 q = &txq->q;
1466 pos += scnprintf(buf + pos, bufsz - pos,
1467 "hwq %.2d: read=%u write=%u stop=%d"
1468 " swq_id=%#.2x (ac %d/hwq %d)\n",
1469 cnt, q->read_ptr, q->write_ptr,
1470 !!test_bit(cnt, priv->queue_stopped),
1471 txq->swq_id, txq->swq_id & 3,
1472 (txq->swq_id >> 2) & 0x1f);
1473 if (cnt >= 4)
1474 continue;
1475 /* for the ACs, display the stop count too */
1476 pos += scnprintf(buf + pos, bufsz - pos,
1477 " stop-count: %d\n",
1478 atomic_read(&priv->queue_stop_count[cnt]));
1479 }
1480 ret = simple_read_from_buffer(user_buf, count, ppos, buf, pos);
1481 kfree(buf);
1482 return ret;
1483}
1484
1485static ssize_t iwl_dbgfs_rx_queue_read(struct file *file,
1486 char __user *user_buf,
1487 size_t count, loff_t *ppos) {
Emmanuel Grumbach5a878bf2011-08-25 23:10:51 -07001488 struct iwl_trans *trans = file->private_data;
1489 struct iwl_trans_pcie *trans_pcie =
1490 IWL_TRANS_GET_PCIE_TRANS(trans);
1491 struct iwl_rx_queue *rxq = &trans_pcie->rxq;
Emmanuel Grumbach87e56662011-08-25 23:10:50 -07001492 char buf[256];
1493 int pos = 0;
1494 const size_t bufsz = sizeof(buf);
1495
1496 pos += scnprintf(buf + pos, bufsz - pos, "read: %u\n",
1497 rxq->read);
1498 pos += scnprintf(buf + pos, bufsz - pos, "write: %u\n",
1499 rxq->write);
1500 pos += scnprintf(buf + pos, bufsz - pos, "free_count: %u\n",
1501 rxq->free_count);
1502 if (rxq->rb_stts) {
1503 pos += scnprintf(buf + pos, bufsz - pos, "closed_rb_num: %u\n",
1504 le16_to_cpu(rxq->rb_stts->closed_rb_num) & 0x0FFF);
1505 } else {
1506 pos += scnprintf(buf + pos, bufsz - pos,
1507 "closed_rb_num: Not Allocated\n");
1508 }
1509 return simple_read_from_buffer(user_buf, count, ppos, buf, pos);
1510}
1511
Emmanuel Grumbach7ff94702011-08-25 23:10:54 -07001512static ssize_t iwl_dbgfs_log_event_read(struct file *file,
1513 char __user *user_buf,
1514 size_t count, loff_t *ppos)
1515{
1516 struct iwl_trans *trans = file->private_data;
1517 char *buf;
1518 int pos = 0;
1519 ssize_t ret = -ENOMEM;
1520
Emmanuel Grumbach6bb78842011-08-25 23:11:09 -07001521 ret = pos = iwl_dump_nic_event_log(trans, true, &buf, true);
Emmanuel Grumbach7ff94702011-08-25 23:10:54 -07001522 if (buf) {
1523 ret = simple_read_from_buffer(user_buf, count, ppos, buf, pos);
1524 kfree(buf);
1525 }
1526 return ret;
1527}
1528
1529static ssize_t iwl_dbgfs_log_event_write(struct file *file,
1530 const char __user *user_buf,
1531 size_t count, loff_t *ppos)
1532{
1533 struct iwl_trans *trans = file->private_data;
1534 u32 event_log_flag;
1535 char buf[8];
1536 int buf_size;
1537
1538 memset(buf, 0, sizeof(buf));
1539 buf_size = min(count, sizeof(buf) - 1);
1540 if (copy_from_user(buf, user_buf, buf_size))
1541 return -EFAULT;
1542 if (sscanf(buf, "%d", &event_log_flag) != 1)
1543 return -EFAULT;
1544 if (event_log_flag == 1)
Emmanuel Grumbach6bb78842011-08-25 23:11:09 -07001545 iwl_dump_nic_event_log(trans, true, NULL, false);
Emmanuel Grumbach7ff94702011-08-25 23:10:54 -07001546
1547 return count;
1548}
1549
Emmanuel Grumbach1f7b6172011-08-25 23:10:59 -07001550static ssize_t iwl_dbgfs_interrupt_read(struct file *file,
1551 char __user *user_buf,
1552 size_t count, loff_t *ppos) {
1553
1554 struct iwl_trans *trans = file->private_data;
1555 struct iwl_trans_pcie *trans_pcie =
1556 IWL_TRANS_GET_PCIE_TRANS(trans);
1557 struct isr_statistics *isr_stats = &trans_pcie->isr_stats;
1558
1559 int pos = 0;
1560 char *buf;
1561 int bufsz = 24 * 64; /* 24 items * 64 char per item */
1562 ssize_t ret;
1563
1564 buf = kzalloc(bufsz, GFP_KERNEL);
1565 if (!buf) {
1566 IWL_ERR(trans, "Can not allocate Buffer\n");
1567 return -ENOMEM;
1568 }
1569
1570 pos += scnprintf(buf + pos, bufsz - pos,
1571 "Interrupt Statistics Report:\n");
1572
1573 pos += scnprintf(buf + pos, bufsz - pos, "HW Error:\t\t\t %u\n",
1574 isr_stats->hw);
1575 pos += scnprintf(buf + pos, bufsz - pos, "SW Error:\t\t\t %u\n",
1576 isr_stats->sw);
1577 if (isr_stats->sw || isr_stats->hw) {
1578 pos += scnprintf(buf + pos, bufsz - pos,
1579 "\tLast Restarting Code: 0x%X\n",
1580 isr_stats->err_code);
1581 }
1582#ifdef CONFIG_IWLWIFI_DEBUG
1583 pos += scnprintf(buf + pos, bufsz - pos, "Frame transmitted:\t\t %u\n",
1584 isr_stats->sch);
1585 pos += scnprintf(buf + pos, bufsz - pos, "Alive interrupt:\t\t %u\n",
1586 isr_stats->alive);
1587#endif
1588 pos += scnprintf(buf + pos, bufsz - pos,
1589 "HW RF KILL switch toggled:\t %u\n", isr_stats->rfkill);
1590
1591 pos += scnprintf(buf + pos, bufsz - pos, "CT KILL:\t\t\t %u\n",
1592 isr_stats->ctkill);
1593
1594 pos += scnprintf(buf + pos, bufsz - pos, "Wakeup Interrupt:\t\t %u\n",
1595 isr_stats->wakeup);
1596
1597 pos += scnprintf(buf + pos, bufsz - pos,
1598 "Rx command responses:\t\t %u\n", isr_stats->rx);
1599
1600 pos += scnprintf(buf + pos, bufsz - pos, "Tx/FH interrupt:\t\t %u\n",
1601 isr_stats->tx);
1602
1603 pos += scnprintf(buf + pos, bufsz - pos, "Unexpected INTA:\t\t %u\n",
1604 isr_stats->unhandled);
1605
1606 ret = simple_read_from_buffer(user_buf, count, ppos, buf, pos);
1607 kfree(buf);
1608 return ret;
1609}
1610
1611static ssize_t iwl_dbgfs_interrupt_write(struct file *file,
1612 const char __user *user_buf,
1613 size_t count, loff_t *ppos)
1614{
1615 struct iwl_trans *trans = file->private_data;
1616 struct iwl_trans_pcie *trans_pcie =
1617 IWL_TRANS_GET_PCIE_TRANS(trans);
1618 struct isr_statistics *isr_stats = &trans_pcie->isr_stats;
1619
1620 char buf[8];
1621 int buf_size;
1622 u32 reset_flag;
1623
1624 memset(buf, 0, sizeof(buf));
1625 buf_size = min(count, sizeof(buf) - 1);
1626 if (copy_from_user(buf, user_buf, buf_size))
1627 return -EFAULT;
1628 if (sscanf(buf, "%x", &reset_flag) != 1)
1629 return -EFAULT;
1630 if (reset_flag == 0)
1631 memset(isr_stats, 0, sizeof(*isr_stats));
1632
1633 return count;
1634}
1635
Emmanuel Grumbach16db88b2011-08-25 23:11:08 -07001636static const char *get_csr_string(int cmd)
1637{
1638 switch (cmd) {
1639 IWL_CMD(CSR_HW_IF_CONFIG_REG);
1640 IWL_CMD(CSR_INT_COALESCING);
1641 IWL_CMD(CSR_INT);
1642 IWL_CMD(CSR_INT_MASK);
1643 IWL_CMD(CSR_FH_INT_STATUS);
1644 IWL_CMD(CSR_GPIO_IN);
1645 IWL_CMD(CSR_RESET);
1646 IWL_CMD(CSR_GP_CNTRL);
1647 IWL_CMD(CSR_HW_REV);
1648 IWL_CMD(CSR_EEPROM_REG);
1649 IWL_CMD(CSR_EEPROM_GP);
1650 IWL_CMD(CSR_OTP_GP_REG);
1651 IWL_CMD(CSR_GIO_REG);
1652 IWL_CMD(CSR_GP_UCODE_REG);
1653 IWL_CMD(CSR_GP_DRIVER_REG);
1654 IWL_CMD(CSR_UCODE_DRV_GP1);
1655 IWL_CMD(CSR_UCODE_DRV_GP2);
1656 IWL_CMD(CSR_LED_REG);
1657 IWL_CMD(CSR_DRAM_INT_TBL_REG);
1658 IWL_CMD(CSR_GIO_CHICKEN_BITS);
1659 IWL_CMD(CSR_ANA_PLL_CFG);
1660 IWL_CMD(CSR_HW_REV_WA_REG);
1661 IWL_CMD(CSR_DBG_HPET_MEM_REG);
1662 default:
1663 return "UNKNOWN";
1664 }
1665}
1666
1667void iwl_dump_csr(struct iwl_trans *trans)
1668{
1669 int i;
1670 static const u32 csr_tbl[] = {
1671 CSR_HW_IF_CONFIG_REG,
1672 CSR_INT_COALESCING,
1673 CSR_INT,
1674 CSR_INT_MASK,
1675 CSR_FH_INT_STATUS,
1676 CSR_GPIO_IN,
1677 CSR_RESET,
1678 CSR_GP_CNTRL,
1679 CSR_HW_REV,
1680 CSR_EEPROM_REG,
1681 CSR_EEPROM_GP,
1682 CSR_OTP_GP_REG,
1683 CSR_GIO_REG,
1684 CSR_GP_UCODE_REG,
1685 CSR_GP_DRIVER_REG,
1686 CSR_UCODE_DRV_GP1,
1687 CSR_UCODE_DRV_GP2,
1688 CSR_LED_REG,
1689 CSR_DRAM_INT_TBL_REG,
1690 CSR_GIO_CHICKEN_BITS,
1691 CSR_ANA_PLL_CFG,
1692 CSR_HW_REV_WA_REG,
1693 CSR_DBG_HPET_MEM_REG
1694 };
1695 IWL_ERR(trans, "CSR values:\n");
1696 IWL_ERR(trans, "(2nd byte of CSR_INT_COALESCING is "
1697 "CSR_INT_PERIODIC_REG)\n");
1698 for (i = 0; i < ARRAY_SIZE(csr_tbl); i++) {
1699 IWL_ERR(trans, " %25s: 0X%08x\n",
1700 get_csr_string(csr_tbl[i]),
Emmanuel Grumbach83ed9012011-08-25 23:11:14 -07001701 iwl_read32(bus(trans), csr_tbl[i]));
Emmanuel Grumbach16db88b2011-08-25 23:11:08 -07001702 }
1703}
1704
1705static ssize_t iwl_dbgfs_csr_write(struct file *file,
1706 const char __user *user_buf,
1707 size_t count, loff_t *ppos)
1708{
1709 struct iwl_trans *trans = file->private_data;
1710 char buf[8];
1711 int buf_size;
1712 int csr;
1713
1714 memset(buf, 0, sizeof(buf));
1715 buf_size = min(count, sizeof(buf) - 1);
1716 if (copy_from_user(buf, user_buf, buf_size))
1717 return -EFAULT;
1718 if (sscanf(buf, "%d", &csr) != 1)
1719 return -EFAULT;
1720
1721 iwl_dump_csr(trans);
1722
1723 return count;
1724}
1725
1726static const char *get_fh_string(int cmd)
1727{
1728 switch (cmd) {
1729 IWL_CMD(FH_RSCSR_CHNL0_STTS_WPTR_REG);
1730 IWL_CMD(FH_RSCSR_CHNL0_RBDCB_BASE_REG);
1731 IWL_CMD(FH_RSCSR_CHNL0_WPTR);
1732 IWL_CMD(FH_MEM_RCSR_CHNL0_CONFIG_REG);
1733 IWL_CMD(FH_MEM_RSSR_SHARED_CTRL_REG);
1734 IWL_CMD(FH_MEM_RSSR_RX_STATUS_REG);
1735 IWL_CMD(FH_MEM_RSSR_RX_ENABLE_ERR_IRQ2DRV);
1736 IWL_CMD(FH_TSSR_TX_STATUS_REG);
1737 IWL_CMD(FH_TSSR_TX_ERROR_REG);
1738 default:
1739 return "UNKNOWN";
1740 }
1741}
1742
1743int iwl_dump_fh(struct iwl_trans *trans, char **buf, bool display)
1744{
1745 int i;
1746#ifdef CONFIG_IWLWIFI_DEBUG
1747 int pos = 0;
1748 size_t bufsz = 0;
1749#endif
1750 static const u32 fh_tbl[] = {
1751 FH_RSCSR_CHNL0_STTS_WPTR_REG,
1752 FH_RSCSR_CHNL0_RBDCB_BASE_REG,
1753 FH_RSCSR_CHNL0_WPTR,
1754 FH_MEM_RCSR_CHNL0_CONFIG_REG,
1755 FH_MEM_RSSR_SHARED_CTRL_REG,
1756 FH_MEM_RSSR_RX_STATUS_REG,
1757 FH_MEM_RSSR_RX_ENABLE_ERR_IRQ2DRV,
1758 FH_TSSR_TX_STATUS_REG,
1759 FH_TSSR_TX_ERROR_REG
1760 };
1761#ifdef CONFIG_IWLWIFI_DEBUG
1762 if (display) {
1763 bufsz = ARRAY_SIZE(fh_tbl) * 48 + 40;
1764 *buf = kmalloc(bufsz, GFP_KERNEL);
1765 if (!*buf)
1766 return -ENOMEM;
1767 pos += scnprintf(*buf + pos, bufsz - pos,
1768 "FH register values:\n");
1769 for (i = 0; i < ARRAY_SIZE(fh_tbl); i++) {
1770 pos += scnprintf(*buf + pos, bufsz - pos,
1771 " %34s: 0X%08x\n",
1772 get_fh_string(fh_tbl[i]),
Emmanuel Grumbach83ed9012011-08-25 23:11:14 -07001773 iwl_read_direct32(bus(trans), fh_tbl[i]));
Emmanuel Grumbach16db88b2011-08-25 23:11:08 -07001774 }
1775 return pos;
1776 }
1777#endif
1778 IWL_ERR(trans, "FH register values:\n");
1779 for (i = 0; i < ARRAY_SIZE(fh_tbl); i++) {
1780 IWL_ERR(trans, " %34s: 0X%08x\n",
1781 get_fh_string(fh_tbl[i]),
Emmanuel Grumbach83ed9012011-08-25 23:11:14 -07001782 iwl_read_direct32(bus(trans), fh_tbl[i]));
Emmanuel Grumbach16db88b2011-08-25 23:11:08 -07001783 }
1784 return 0;
1785}
1786
1787static ssize_t iwl_dbgfs_fh_reg_read(struct file *file,
1788 char __user *user_buf,
1789 size_t count, loff_t *ppos)
1790{
1791 struct iwl_trans *trans = file->private_data;
1792 char *buf;
1793 int pos = 0;
1794 ssize_t ret = -EFAULT;
1795
1796 ret = pos = iwl_dump_fh(trans, &buf, true);
1797 if (buf) {
1798 ret = simple_read_from_buffer(user_buf,
1799 count, ppos, buf, pos);
1800 kfree(buf);
1801 }
1802
1803 return ret;
1804}
1805
Emmanuel Grumbach87e56662011-08-25 23:10:50 -07001806DEBUGFS_READ_WRITE_FILE_OPS(traffic_log);
Emmanuel Grumbach7ff94702011-08-25 23:10:54 -07001807DEBUGFS_READ_WRITE_FILE_OPS(log_event);
Emmanuel Grumbach1f7b6172011-08-25 23:10:59 -07001808DEBUGFS_READ_WRITE_FILE_OPS(interrupt);
Emmanuel Grumbach16db88b2011-08-25 23:11:08 -07001809DEBUGFS_READ_FILE_OPS(fh_reg);
Emmanuel Grumbach87e56662011-08-25 23:10:50 -07001810DEBUGFS_READ_FILE_OPS(rx_queue);
1811DEBUGFS_READ_FILE_OPS(tx_queue);
Emmanuel Grumbach16db88b2011-08-25 23:11:08 -07001812DEBUGFS_WRITE_FILE_OPS(csr);
Emmanuel Grumbach87e56662011-08-25 23:10:50 -07001813
1814/*
1815 * Create the debugfs files and directories
1816 *
1817 */
1818static int iwl_trans_pcie_dbgfs_register(struct iwl_trans *trans,
1819 struct dentry *dir)
1820{
Emmanuel Grumbach87e56662011-08-25 23:10:50 -07001821 DEBUGFS_ADD_FILE(traffic_log, dir, S_IWUSR | S_IRUSR);
1822 DEBUGFS_ADD_FILE(rx_queue, dir, S_IRUSR);
1823 DEBUGFS_ADD_FILE(tx_queue, dir, S_IRUSR);
Emmanuel Grumbach7ff94702011-08-25 23:10:54 -07001824 DEBUGFS_ADD_FILE(log_event, dir, S_IWUSR | S_IRUSR);
Emmanuel Grumbach1f7b6172011-08-25 23:10:59 -07001825 DEBUGFS_ADD_FILE(interrupt, dir, S_IWUSR | S_IRUSR);
Emmanuel Grumbach16db88b2011-08-25 23:11:08 -07001826 DEBUGFS_ADD_FILE(csr, dir, S_IWUSR);
1827 DEBUGFS_ADD_FILE(fh_reg, dir, S_IRUSR);
Emmanuel Grumbach87e56662011-08-25 23:10:50 -07001828 return 0;
1829}
1830#else
1831static int iwl_trans_pcie_dbgfs_register(struct iwl_trans *trans,
1832 struct dentry *dir)
1833{ return 0; }
1834
1835#endif /*CONFIG_IWLWIFI_DEBUGFS */
1836
Emmanuel Grumbache6bb4c92011-08-25 23:10:48 -07001837const struct iwl_trans_ops trans_ops_pcie = {
1838 .alloc = iwl_trans_pcie_alloc,
1839 .request_irq = iwl_trans_pcie_request_irq,
1840 .start_device = iwl_trans_pcie_start_device,
1841 .prepare_card_hw = iwl_trans_pcie_prepare_card_hw,
1842 .stop_device = iwl_trans_pcie_stop_device,
1843
1844 .tx_start = iwl_trans_pcie_tx_start,
1845
Emmanuel Grumbache6bb4c92011-08-25 23:10:48 -07001846 .send_cmd = iwl_trans_pcie_send_cmd,
1847 .send_cmd_pdu = iwl_trans_pcie_send_cmd_pdu,
1848
Emmanuel Grumbache6bb4c92011-08-25 23:10:48 -07001849 .tx = iwl_trans_pcie_tx,
Emmanuel Grumbacha0eaad72011-08-25 23:11:00 -07001850 .reclaim = iwl_trans_pcie_reclaim,
Emmanuel Grumbache6bb4c92011-08-25 23:10:48 -07001851
1852 .txq_agg_disable = iwl_trans_pcie_txq_agg_disable,
1853 .txq_agg_setup = iwl_trans_pcie_txq_agg_setup,
1854
1855 .kick_nic = iwl_trans_pcie_kick_nic,
1856
Emmanuel Grumbache6bb4c92011-08-25 23:10:48 -07001857 .free = iwl_trans_pcie_free,
Emmanuel Grumbach87e56662011-08-25 23:10:50 -07001858
1859 .dbgfs_register = iwl_trans_pcie_dbgfs_register,
Emmanuel Grumbach57210f72011-08-25 23:10:52 -07001860 .suspend = iwl_trans_pcie_suspend,
1861 .resume = iwl_trans_pcie_resume,
Emmanuel Grumbache6bb4c92011-08-25 23:10:48 -07001862};
1863