blob: 4b5c6a88fd90893e4774d6ddff4af417b7998515 [file] [log] [blame]
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001/*
2 * Copyright © 2008 Intel Corporation
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
21 * IN THE SOFTWARE.
22 *
23 * Authors:
24 * Keith Packard <keithp@keithp.com>
25 *
26 */
27
28#include <linux/i2c.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090029#include <linux/slab.h>
Paul Gortmaker2d1a8a42011-08-30 18:16:33 -040030#include <linux/export.h>
Clint Taylor01527b32014-07-07 13:01:46 -070031#include <linux/notifier.h>
32#include <linux/reboot.h>
David Howells760285e2012-10-02 18:01:07 +010033#include <drm/drmP.h>
Matt Roperc6f95f22015-01-22 16:50:32 -080034#include <drm/drm_atomic_helper.h>
David Howells760285e2012-10-02 18:01:07 +010035#include <drm/drm_crtc.h>
36#include <drm/drm_crtc_helper.h>
37#include <drm/drm_edid.h>
Keith Packarda4fc5ed2009-04-07 16:16:42 -070038#include "intel_drv.h"
David Howells760285e2012-10-02 18:01:07 +010039#include <drm/i915_drm.h>
Keith Packarda4fc5ed2009-04-07 16:16:42 -070040#include "i915_drv.h"
Keith Packarda4fc5ed2009-04-07 16:16:42 -070041
Keith Packarda4fc5ed2009-04-07 16:16:42 -070042#define DP_LINK_CHECK_TIMEOUT (10 * 1000)
43
Todd Previte559be302015-05-04 07:48:20 -070044/* Compliance test status bits */
45#define INTEL_DP_RESOLUTION_SHIFT_MASK 0
46#define INTEL_DP_RESOLUTION_PREFERRED (1 << INTEL_DP_RESOLUTION_SHIFT_MASK)
47#define INTEL_DP_RESOLUTION_STANDARD (2 << INTEL_DP_RESOLUTION_SHIFT_MASK)
48#define INTEL_DP_RESOLUTION_FAILSAFE (3 << INTEL_DP_RESOLUTION_SHIFT_MASK)
49
Chon Ming Lee9dd4ffd2013-09-04 01:30:37 +080050struct dp_link_dpll {
51 int link_bw;
52 struct dpll dpll;
53};
54
55static const struct dp_link_dpll gen4_dpll[] = {
56 { DP_LINK_BW_1_62,
57 { .p1 = 2, .p2 = 10, .n = 2, .m1 = 23, .m2 = 8 } },
58 { DP_LINK_BW_2_7,
59 { .p1 = 1, .p2 = 10, .n = 1, .m1 = 14, .m2 = 2 } }
60};
61
62static const struct dp_link_dpll pch_dpll[] = {
63 { DP_LINK_BW_1_62,
64 { .p1 = 2, .p2 = 10, .n = 1, .m1 = 12, .m2 = 9 } },
65 { DP_LINK_BW_2_7,
66 { .p1 = 1, .p2 = 10, .n = 2, .m1 = 14, .m2 = 8 } }
67};
68
Chon Ming Lee65ce4bf2013-09-04 01:30:38 +080069static const struct dp_link_dpll vlv_dpll[] = {
70 { DP_LINK_BW_1_62,
Chon Ming Lee58f6e632013-09-25 15:47:51 +080071 { .p1 = 3, .p2 = 2, .n = 5, .m1 = 3, .m2 = 81 } },
Chon Ming Lee65ce4bf2013-09-04 01:30:38 +080072 { DP_LINK_BW_2_7,
73 { .p1 = 2, .p2 = 2, .n = 1, .m1 = 2, .m2 = 27 } }
74};
75
Chon Ming Leeef9348c2014-04-09 13:28:18 +030076/*
77 * CHV supports eDP 1.4 that have more link rates.
78 * Below only provides the fixed rate but exclude variable rate.
79 */
80static const struct dp_link_dpll chv_dpll[] = {
81 /*
82 * CHV requires to program fractional division for m2.
83 * m2 is stored in fixed point format using formula below
84 * (m2_int << 22) | m2_fraction
85 */
86 { DP_LINK_BW_1_62, /* m2_int = 32, m2_fraction = 1677722 */
87 { .p1 = 4, .p2 = 2, .n = 1, .m1 = 2, .m2 = 0x819999a } },
88 { DP_LINK_BW_2_7, /* m2_int = 27, m2_fraction = 0 */
89 { .p1 = 4, .p2 = 1, .n = 1, .m1 = 2, .m2 = 0x6c00000 } },
90 { DP_LINK_BW_5_4, /* m2_int = 27, m2_fraction = 0 */
91 { .p1 = 2, .p2 = 1, .n = 1, .m1 = 2, .m2 = 0x6c00000 } }
92};
Sonika Jindal637a9c62015-05-07 09:52:08 +053093
Sonika Jindal64987fc2015-05-26 17:50:13 +053094static const int bxt_rates[] = { 162000, 216000, 243000, 270000,
95 324000, 432000, 540000 };
Sonika Jindal637a9c62015-05-07 09:52:08 +053096static const int skl_rates[] = { 162000, 216000, 270000,
Ville Syrjäläf4896f12015-03-12 17:10:27 +020097 324000, 432000, 540000 };
Ville Syrjäläfe51bfb2015-03-12 17:10:38 +020098static const int chv_rates[] = { 162000, 202500, 210000, 216000,
99 243000, 270000, 324000, 405000,
100 420000, 432000, 540000 };
Ville Syrjäläf4896f12015-03-12 17:10:27 +0200101static const int default_rates[] = { 162000, 270000, 540000 };
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300102
Jesse Barnescfcb0fc2010-10-07 16:01:06 -0700103/**
104 * is_edp - is the given port attached to an eDP panel (either CPU or PCH)
105 * @intel_dp: DP struct
106 *
107 * If a CPU or PCH DP output is attached to an eDP panel, this function
108 * will return true, and false otherwise.
109 */
110static bool is_edp(struct intel_dp *intel_dp)
111{
Paulo Zanonida63a9f2012-10-26 19:05:46 -0200112 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
113
114 return intel_dig_port->base.type == INTEL_OUTPUT_EDP;
Jesse Barnescfcb0fc2010-10-07 16:01:06 -0700115}
116
Imre Deak68b4d822013-05-08 13:14:06 +0300117static struct drm_device *intel_dp_to_dev(struct intel_dp *intel_dp)
Jesse Barnescfcb0fc2010-10-07 16:01:06 -0700118{
Imre Deak68b4d822013-05-08 13:14:06 +0300119 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
120
121 return intel_dig_port->base.base.dev;
Jesse Barnescfcb0fc2010-10-07 16:01:06 -0700122}
123
Chris Wilsondf0e9242010-09-09 16:20:55 +0100124static struct intel_dp *intel_attached_dp(struct drm_connector *connector)
125{
Paulo Zanonifa90ece2012-10-26 19:05:44 -0200126 return enc_to_intel_dp(&intel_attached_encoder(connector)->base);
Chris Wilsondf0e9242010-09-09 16:20:55 +0100127}
128
Chris Wilsonea5b2132010-08-04 13:50:23 +0100129static void intel_dp_link_down(struct intel_dp *intel_dp);
Ville Syrjälä1e0560e2014-08-19 13:24:25 +0300130static bool edp_panel_vdd_on(struct intel_dp *intel_dp);
Daniel Vetter4be73782014-01-17 14:39:48 +0100131static void edp_panel_vdd_off(struct intel_dp *intel_dp, bool sync);
Ville Syrjälä093e3f12014-10-16 21:27:33 +0300132static void vlv_init_panel_power_sequencer(struct intel_dp *intel_dp);
Ville Syrjäläa8c33442014-10-16 21:29:59 +0300133static void vlv_steal_power_sequencer(struct drm_device *dev,
134 enum pipe pipe);
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700135
Ville Syrjäläed4e9c12015-03-12 17:10:36 +0200136static int
137intel_dp_max_link_bw(struct intel_dp *intel_dp)
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700138{
Jesse Barnes7183dc22011-07-07 11:10:58 -0700139 int max_link_bw = intel_dp->dpcd[DP_MAX_LINK_RATE];
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700140
141 switch (max_link_bw) {
142 case DP_LINK_BW_1_62:
143 case DP_LINK_BW_2_7:
Ville Syrjälä1db10e22015-03-12 17:10:32 +0200144 case DP_LINK_BW_5_4:
Imre Deakd4eead52013-07-09 17:05:26 +0300145 break;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700146 default:
Imre Deakd4eead52013-07-09 17:05:26 +0300147 WARN(1, "invalid max DP link bw val %x, using 1.62Gbps\n",
148 max_link_bw);
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700149 max_link_bw = DP_LINK_BW_1_62;
150 break;
151 }
152 return max_link_bw;
153}
154
Paulo Zanonieeb63242014-05-06 14:56:50 +0300155static u8 intel_dp_max_lane_count(struct intel_dp *intel_dp)
156{
157 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
158 struct drm_device *dev = intel_dig_port->base.base.dev;
159 u8 source_max, sink_max;
160
161 source_max = 4;
162 if (HAS_DDI(dev) && intel_dig_port->port == PORT_A &&
163 (intel_dig_port->saved_port_bits & DDI_A_4_LANES) == 0)
164 source_max = 2;
165
166 sink_max = drm_dp_max_lane_count(intel_dp->dpcd);
167
168 return min(source_max, sink_max);
169}
170
Adam Jacksoncd9dde42011-10-14 12:43:49 -0400171/*
172 * The units on the numbers in the next two are... bizarre. Examples will
173 * make it clearer; this one parallels an example in the eDP spec.
174 *
175 * intel_dp_max_data_rate for one lane of 2.7GHz evaluates as:
176 *
177 * 270000 * 1 * 8 / 10 == 216000
178 *
179 * The actual data capacity of that configuration is 2.16Gbit/s, so the
180 * units are decakilobits. ->clock in a drm_display_mode is in kilohertz -
181 * or equivalently, kilopixels per second - so for 1680x1050R it'd be
182 * 119000. At 18bpp that's 2142000 kilobits per second.
183 *
184 * Thus the strange-looking division by 10 in intel_dp_link_required, to
185 * get the result in decakilobits instead of kilobits.
186 */
187
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700188static int
Keith Packardc8982612012-01-25 08:16:25 -0800189intel_dp_link_required(int pixel_clock, int bpp)
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700190{
Adam Jacksoncd9dde42011-10-14 12:43:49 -0400191 return (pixel_clock * bpp + 9) / 10;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700192}
193
194static int
Dave Airliefe27d532010-06-30 11:46:17 +1000195intel_dp_max_data_rate(int max_link_clock, int max_lanes)
196{
197 return (max_link_clock * max_lanes * 8) / 10;
198}
199
Damien Lespiauc19de8e2013-11-28 15:29:18 +0000200static enum drm_mode_status
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700201intel_dp_mode_valid(struct drm_connector *connector,
202 struct drm_display_mode *mode)
203{
Chris Wilsondf0e9242010-09-09 16:20:55 +0100204 struct intel_dp *intel_dp = intel_attached_dp(connector);
Jani Nikuladd06f902012-10-19 14:51:50 +0300205 struct intel_connector *intel_connector = to_intel_connector(connector);
206 struct drm_display_mode *fixed_mode = intel_connector->panel.fixed_mode;
Daniel Vetter36008362013-03-27 00:44:59 +0100207 int target_clock = mode->clock;
208 int max_rate, mode_rate, max_lanes, max_link_clock;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700209
Jani Nikuladd06f902012-10-19 14:51:50 +0300210 if (is_edp(intel_dp) && fixed_mode) {
211 if (mode->hdisplay > fixed_mode->hdisplay)
Zhao Yakui7de56f42010-07-19 09:43:14 +0100212 return MODE_PANEL;
213
Jani Nikuladd06f902012-10-19 14:51:50 +0300214 if (mode->vdisplay > fixed_mode->vdisplay)
Zhao Yakui7de56f42010-07-19 09:43:14 +0100215 return MODE_PANEL;
Daniel Vetter03afc4a2013-04-02 23:42:31 +0200216
217 target_clock = fixed_mode->clock;
Zhao Yakui7de56f42010-07-19 09:43:14 +0100218 }
219
Ville Syrjälä50fec212015-03-12 17:10:34 +0200220 max_link_clock = intel_dp_max_link_rate(intel_dp);
Paulo Zanonieeb63242014-05-06 14:56:50 +0300221 max_lanes = intel_dp_max_lane_count(intel_dp);
Daniel Vetter36008362013-03-27 00:44:59 +0100222
223 max_rate = intel_dp_max_data_rate(max_link_clock, max_lanes);
224 mode_rate = intel_dp_link_required(target_clock, 18);
225
226 if (mode_rate > max_rate)
Daniel Vetterc4867932012-04-10 10:42:36 +0200227 return MODE_CLOCK_HIGH;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700228
229 if (mode->clock < 10000)
230 return MODE_CLOCK_LOW;
231
Daniel Vetter0af78a22012-05-23 11:30:55 +0200232 if (mode->flags & DRM_MODE_FLAG_DBLCLK)
233 return MODE_H_ILLEGAL;
234
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700235 return MODE_OK;
236}
237
Rodrigo Vivia4f12892014-11-14 08:52:27 -0800238uint32_t intel_dp_pack_aux(const uint8_t *src, int src_bytes)
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700239{
240 int i;
241 uint32_t v = 0;
242
243 if (src_bytes > 4)
244 src_bytes = 4;
245 for (i = 0; i < src_bytes; i++)
246 v |= ((uint32_t) src[i]) << ((3-i) * 8);
247 return v;
248}
249
Damien Lespiauc2af70e2015-02-10 19:32:23 +0000250static void intel_dp_unpack_aux(uint32_t src, uint8_t *dst, int dst_bytes)
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700251{
252 int i;
253 if (dst_bytes > 4)
254 dst_bytes = 4;
255 for (i = 0; i < dst_bytes; i++)
256 dst[i] = src >> ((3-i) * 8);
257}
258
Keith Packardfb0f8fb2009-06-11 22:31:31 -0700259/* hrawclock is 1/4 the FSB frequency */
260static int
261intel_hrawclk(struct drm_device *dev)
262{
263 struct drm_i915_private *dev_priv = dev->dev_private;
264 uint32_t clkcfg;
265
Vijay Purushothaman9473c8f2012-09-27 19:13:01 +0530266 /* There is no CLKCFG reg in Valleyview. VLV hrawclk is 200 MHz */
267 if (IS_VALLEYVIEW(dev))
268 return 200;
269
Keith Packardfb0f8fb2009-06-11 22:31:31 -0700270 clkcfg = I915_READ(CLKCFG);
271 switch (clkcfg & CLKCFG_FSB_MASK) {
272 case CLKCFG_FSB_400:
273 return 100;
274 case CLKCFG_FSB_533:
275 return 133;
276 case CLKCFG_FSB_667:
277 return 166;
278 case CLKCFG_FSB_800:
279 return 200;
280 case CLKCFG_FSB_1067:
281 return 266;
282 case CLKCFG_FSB_1333:
283 return 333;
284 /* these two are just a guess; one of them might be right */
285 case CLKCFG_FSB_1600:
286 case CLKCFG_FSB_1600_ALT:
287 return 400;
288 default:
289 return 133;
290 }
291}
292
Jani Nikulabf13e812013-09-06 07:40:05 +0300293static void
294intel_dp_init_panel_power_sequencer(struct drm_device *dev,
Ville Syrjälä36b5f422014-10-16 21:27:30 +0300295 struct intel_dp *intel_dp);
Jani Nikulabf13e812013-09-06 07:40:05 +0300296static void
297intel_dp_init_panel_power_sequencer_registers(struct drm_device *dev,
Ville Syrjälä36b5f422014-10-16 21:27:30 +0300298 struct intel_dp *intel_dp);
Jani Nikulabf13e812013-09-06 07:40:05 +0300299
Ville Syrjälä773538e82014-09-04 14:54:56 +0300300static void pps_lock(struct intel_dp *intel_dp)
301{
302 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
303 struct intel_encoder *encoder = &intel_dig_port->base;
304 struct drm_device *dev = encoder->base.dev;
305 struct drm_i915_private *dev_priv = dev->dev_private;
306 enum intel_display_power_domain power_domain;
307
308 /*
309 * See vlv_power_sequencer_reset() why we need
310 * a power domain reference here.
311 */
312 power_domain = intel_display_port_power_domain(encoder);
313 intel_display_power_get(dev_priv, power_domain);
314
315 mutex_lock(&dev_priv->pps_mutex);
316}
317
318static void pps_unlock(struct intel_dp *intel_dp)
319{
320 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
321 struct intel_encoder *encoder = &intel_dig_port->base;
322 struct drm_device *dev = encoder->base.dev;
323 struct drm_i915_private *dev_priv = dev->dev_private;
324 enum intel_display_power_domain power_domain;
325
326 mutex_unlock(&dev_priv->pps_mutex);
327
328 power_domain = intel_display_port_power_domain(encoder);
329 intel_display_power_put(dev_priv, power_domain);
330}
331
Ville Syrjälä961a0db2014-10-16 21:29:42 +0300332static void
333vlv_power_sequencer_kick(struct intel_dp *intel_dp)
334{
335 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
336 struct drm_device *dev = intel_dig_port->base.base.dev;
337 struct drm_i915_private *dev_priv = dev->dev_private;
338 enum pipe pipe = intel_dp->pps_pipe;
Ville Syrjäläd288f652014-10-28 13:20:22 +0200339 bool pll_enabled;
Ville Syrjälä961a0db2014-10-16 21:29:42 +0300340 uint32_t DP;
341
342 if (WARN(I915_READ(intel_dp->output_reg) & DP_PORT_EN,
343 "skipping pipe %c power seqeuncer kick due to port %c being active\n",
344 pipe_name(pipe), port_name(intel_dig_port->port)))
345 return;
346
347 DRM_DEBUG_KMS("kicking pipe %c power sequencer for port %c\n",
348 pipe_name(pipe), port_name(intel_dig_port->port));
349
350 /* Preserve the BIOS-computed detected bit. This is
351 * supposed to be read-only.
352 */
353 DP = I915_READ(intel_dp->output_reg) & DP_DETECTED;
354 DP |= DP_VOLTAGE_0_4 | DP_PRE_EMPHASIS_0;
355 DP |= DP_PORT_WIDTH(1);
356 DP |= DP_LINK_TRAIN_PAT_1;
357
358 if (IS_CHERRYVIEW(dev))
359 DP |= DP_PIPE_SELECT_CHV(pipe);
360 else if (pipe == PIPE_B)
361 DP |= DP_PIPEB_SELECT;
362
Ville Syrjäläd288f652014-10-28 13:20:22 +0200363 pll_enabled = I915_READ(DPLL(pipe)) & DPLL_VCO_ENABLE;
364
365 /*
366 * The DPLL for the pipe must be enabled for this to work.
367 * So enable temporarily it if it's not already enabled.
368 */
369 if (!pll_enabled)
370 vlv_force_pll_on(dev, pipe, IS_CHERRYVIEW(dev) ?
371 &chv_dpll[0].dpll : &vlv_dpll[0].dpll);
372
Ville Syrjälä961a0db2014-10-16 21:29:42 +0300373 /*
374 * Similar magic as in intel_dp_enable_port().
375 * We _must_ do this port enable + disable trick
376 * to make this power seqeuencer lock onto the port.
377 * Otherwise even VDD force bit won't work.
378 */
379 I915_WRITE(intel_dp->output_reg, DP);
380 POSTING_READ(intel_dp->output_reg);
381
382 I915_WRITE(intel_dp->output_reg, DP | DP_PORT_EN);
383 POSTING_READ(intel_dp->output_reg);
384
385 I915_WRITE(intel_dp->output_reg, DP & ~DP_PORT_EN);
386 POSTING_READ(intel_dp->output_reg);
Ville Syrjäläd288f652014-10-28 13:20:22 +0200387
388 if (!pll_enabled)
389 vlv_force_pll_off(dev, pipe);
Ville Syrjälä961a0db2014-10-16 21:29:42 +0300390}
391
Jani Nikulabf13e812013-09-06 07:40:05 +0300392static enum pipe
393vlv_power_sequencer_pipe(struct intel_dp *intel_dp)
394{
395 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
Jani Nikulabf13e812013-09-06 07:40:05 +0300396 struct drm_device *dev = intel_dig_port->base.base.dev;
397 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +0300398 struct intel_encoder *encoder;
399 unsigned int pipes = (1 << PIPE_A) | (1 << PIPE_B);
Ville Syrjäläa8c33442014-10-16 21:29:59 +0300400 enum pipe pipe;
Jani Nikulabf13e812013-09-06 07:40:05 +0300401
Ville Syrjäläe39b9992014-09-04 14:53:14 +0300402 lockdep_assert_held(&dev_priv->pps_mutex);
403
Ville Syrjäläa8c33442014-10-16 21:29:59 +0300404 /* We should never land here with regular DP ports */
405 WARN_ON(!is_edp(intel_dp));
406
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +0300407 if (intel_dp->pps_pipe != INVALID_PIPE)
408 return intel_dp->pps_pipe;
Jani Nikulabf13e812013-09-06 07:40:05 +0300409
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +0300410 /*
411 * We don't have power sequencer currently.
412 * Pick one that's not used by other ports.
413 */
414 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
415 base.head) {
416 struct intel_dp *tmp;
417
418 if (encoder->type != INTEL_OUTPUT_EDP)
419 continue;
420
421 tmp = enc_to_intel_dp(&encoder->base);
422
423 if (tmp->pps_pipe != INVALID_PIPE)
424 pipes &= ~(1 << tmp->pps_pipe);
425 }
426
427 /*
428 * Didn't find one. This should not happen since there
429 * are two power sequencers and up to two eDP ports.
430 */
431 if (WARN_ON(pipes == 0))
Ville Syrjäläa8c33442014-10-16 21:29:59 +0300432 pipe = PIPE_A;
433 else
434 pipe = ffs(pipes) - 1;
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +0300435
Ville Syrjäläa8c33442014-10-16 21:29:59 +0300436 vlv_steal_power_sequencer(dev, pipe);
437 intel_dp->pps_pipe = pipe;
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +0300438
439 DRM_DEBUG_KMS("picked pipe %c power sequencer for port %c\n",
440 pipe_name(intel_dp->pps_pipe),
441 port_name(intel_dig_port->port));
442
443 /* init power sequencer on this pipe and port */
Ville Syrjälä36b5f422014-10-16 21:27:30 +0300444 intel_dp_init_panel_power_sequencer(dev, intel_dp);
445 intel_dp_init_panel_power_sequencer_registers(dev, intel_dp);
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +0300446
Ville Syrjälä961a0db2014-10-16 21:29:42 +0300447 /*
448 * Even vdd force doesn't work until we've made
449 * the power sequencer lock in on the port.
450 */
451 vlv_power_sequencer_kick(intel_dp);
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +0300452
453 return intel_dp->pps_pipe;
454}
455
Ville Syrjälä6491ab22014-08-18 22:16:06 +0300456typedef bool (*vlv_pipe_check)(struct drm_i915_private *dev_priv,
457 enum pipe pipe);
458
459static bool vlv_pipe_has_pp_on(struct drm_i915_private *dev_priv,
460 enum pipe pipe)
461{
462 return I915_READ(VLV_PIPE_PP_STATUS(pipe)) & PP_ON;
463}
464
465static bool vlv_pipe_has_vdd_on(struct drm_i915_private *dev_priv,
466 enum pipe pipe)
467{
468 return I915_READ(VLV_PIPE_PP_CONTROL(pipe)) & EDP_FORCE_VDD;
469}
470
471static bool vlv_pipe_any(struct drm_i915_private *dev_priv,
472 enum pipe pipe)
473{
474 return true;
475}
476
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +0300477static enum pipe
Ville Syrjälä6491ab22014-08-18 22:16:06 +0300478vlv_initial_pps_pipe(struct drm_i915_private *dev_priv,
479 enum port port,
480 vlv_pipe_check pipe_check)
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +0300481{
Jani Nikulabf13e812013-09-06 07:40:05 +0300482 enum pipe pipe;
483
Jani Nikulabf13e812013-09-06 07:40:05 +0300484 for (pipe = PIPE_A; pipe <= PIPE_B; pipe++) {
485 u32 port_sel = I915_READ(VLV_PIPE_PP_ON_DELAYS(pipe)) &
486 PANEL_PORT_SELECT_MASK;
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +0300487
488 if (port_sel != PANEL_PORT_SELECT_VLV(port))
489 continue;
490
Ville Syrjälä6491ab22014-08-18 22:16:06 +0300491 if (!pipe_check(dev_priv, pipe))
492 continue;
493
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +0300494 return pipe;
Jani Nikulabf13e812013-09-06 07:40:05 +0300495 }
496
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +0300497 return INVALID_PIPE;
498}
499
500static void
501vlv_initial_power_sequencer_setup(struct intel_dp *intel_dp)
502{
503 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
504 struct drm_device *dev = intel_dig_port->base.base.dev;
505 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +0300506 enum port port = intel_dig_port->port;
507
508 lockdep_assert_held(&dev_priv->pps_mutex);
509
510 /* try to find a pipe with this port selected */
Ville Syrjälä6491ab22014-08-18 22:16:06 +0300511 /* first pick one where the panel is on */
512 intel_dp->pps_pipe = vlv_initial_pps_pipe(dev_priv, port,
513 vlv_pipe_has_pp_on);
514 /* didn't find one? pick one where vdd is on */
515 if (intel_dp->pps_pipe == INVALID_PIPE)
516 intel_dp->pps_pipe = vlv_initial_pps_pipe(dev_priv, port,
517 vlv_pipe_has_vdd_on);
518 /* didn't find one? pick one with just the correct port */
519 if (intel_dp->pps_pipe == INVALID_PIPE)
520 intel_dp->pps_pipe = vlv_initial_pps_pipe(dev_priv, port,
521 vlv_pipe_any);
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +0300522
523 /* didn't find one? just let vlv_power_sequencer_pipe() pick one when needed */
524 if (intel_dp->pps_pipe == INVALID_PIPE) {
525 DRM_DEBUG_KMS("no initial power sequencer for port %c\n",
526 port_name(port));
527 return;
528 }
529
530 DRM_DEBUG_KMS("initial power sequencer for port %c: pipe %c\n",
531 port_name(port), pipe_name(intel_dp->pps_pipe));
532
Ville Syrjälä36b5f422014-10-16 21:27:30 +0300533 intel_dp_init_panel_power_sequencer(dev, intel_dp);
534 intel_dp_init_panel_power_sequencer_registers(dev, intel_dp);
Jani Nikulabf13e812013-09-06 07:40:05 +0300535}
536
Ville Syrjälä773538e82014-09-04 14:54:56 +0300537void vlv_power_sequencer_reset(struct drm_i915_private *dev_priv)
538{
539 struct drm_device *dev = dev_priv->dev;
540 struct intel_encoder *encoder;
541
542 if (WARN_ON(!IS_VALLEYVIEW(dev)))
543 return;
544
545 /*
546 * We can't grab pps_mutex here due to deadlock with power_domain
547 * mutex when power_domain functions are called while holding pps_mutex.
548 * That also means that in order to use pps_pipe the code needs to
549 * hold both a power domain reference and pps_mutex, and the power domain
550 * reference get/put must be done while _not_ holding pps_mutex.
551 * pps_{lock,unlock}() do these steps in the correct order, so one
552 * should use them always.
553 */
554
555 list_for_each_entry(encoder, &dev->mode_config.encoder_list, base.head) {
556 struct intel_dp *intel_dp;
557
558 if (encoder->type != INTEL_OUTPUT_EDP)
559 continue;
560
561 intel_dp = enc_to_intel_dp(&encoder->base);
562 intel_dp->pps_pipe = INVALID_PIPE;
563 }
Jani Nikulabf13e812013-09-06 07:40:05 +0300564}
565
566static u32 _pp_ctrl_reg(struct intel_dp *intel_dp)
567{
568 struct drm_device *dev = intel_dp_to_dev(intel_dp);
569
Vandana Kannanb0a08be2015-06-18 11:00:55 +0530570 if (IS_BROXTON(dev))
571 return BXT_PP_CONTROL(0);
572 else if (HAS_PCH_SPLIT(dev))
Jani Nikulabf13e812013-09-06 07:40:05 +0300573 return PCH_PP_CONTROL;
574 else
575 return VLV_PIPE_PP_CONTROL(vlv_power_sequencer_pipe(intel_dp));
576}
577
578static u32 _pp_stat_reg(struct intel_dp *intel_dp)
579{
580 struct drm_device *dev = intel_dp_to_dev(intel_dp);
581
Vandana Kannanb0a08be2015-06-18 11:00:55 +0530582 if (IS_BROXTON(dev))
583 return BXT_PP_STATUS(0);
584 else if (HAS_PCH_SPLIT(dev))
Jani Nikulabf13e812013-09-06 07:40:05 +0300585 return PCH_PP_STATUS;
586 else
587 return VLV_PIPE_PP_STATUS(vlv_power_sequencer_pipe(intel_dp));
588}
589
Clint Taylor01527b32014-07-07 13:01:46 -0700590/* Reboot notifier handler to shutdown panel power to guarantee T12 timing
591 This function only applicable when panel PM state is not to be tracked */
592static int edp_notify_handler(struct notifier_block *this, unsigned long code,
593 void *unused)
594{
595 struct intel_dp *intel_dp = container_of(this, typeof(* intel_dp),
596 edp_notifier);
597 struct drm_device *dev = intel_dp_to_dev(intel_dp);
598 struct drm_i915_private *dev_priv = dev->dev_private;
599 u32 pp_div;
600 u32 pp_ctrl_reg, pp_div_reg;
Clint Taylor01527b32014-07-07 13:01:46 -0700601
602 if (!is_edp(intel_dp) || code != SYS_RESTART)
603 return 0;
604
Ville Syrjälä773538e82014-09-04 14:54:56 +0300605 pps_lock(intel_dp);
Ville Syrjäläe39b9992014-09-04 14:53:14 +0300606
Clint Taylor01527b32014-07-07 13:01:46 -0700607 if (IS_VALLEYVIEW(dev)) {
Ville Syrjäläe39b9992014-09-04 14:53:14 +0300608 enum pipe pipe = vlv_power_sequencer_pipe(intel_dp);
609
Clint Taylor01527b32014-07-07 13:01:46 -0700610 pp_ctrl_reg = VLV_PIPE_PP_CONTROL(pipe);
611 pp_div_reg = VLV_PIPE_PP_DIVISOR(pipe);
612 pp_div = I915_READ(pp_div_reg);
613 pp_div &= PP_REFERENCE_DIVIDER_MASK;
614
615 /* 0x1F write to PP_DIV_REG sets max cycle delay */
616 I915_WRITE(pp_div_reg, pp_div | 0x1F);
617 I915_WRITE(pp_ctrl_reg, PANEL_UNLOCK_REGS | PANEL_POWER_OFF);
618 msleep(intel_dp->panel_power_cycle_delay);
619 }
620
Ville Syrjälä773538e82014-09-04 14:54:56 +0300621 pps_unlock(intel_dp);
Ville Syrjäläe39b9992014-09-04 14:53:14 +0300622
Clint Taylor01527b32014-07-07 13:01:46 -0700623 return 0;
624}
625
Daniel Vetter4be73782014-01-17 14:39:48 +0100626static bool edp_have_panel_power(struct intel_dp *intel_dp)
Keith Packardebf33b12011-09-29 15:53:27 -0700627{
Paulo Zanoni30add222012-10-26 19:05:45 -0200628 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Keith Packardebf33b12011-09-29 15:53:27 -0700629 struct drm_i915_private *dev_priv = dev->dev_private;
630
Ville Syrjäläe39b9992014-09-04 14:53:14 +0300631 lockdep_assert_held(&dev_priv->pps_mutex);
632
Ville Syrjälä9a423562014-10-16 21:29:48 +0300633 if (IS_VALLEYVIEW(dev) &&
634 intel_dp->pps_pipe == INVALID_PIPE)
635 return false;
636
Jani Nikulabf13e812013-09-06 07:40:05 +0300637 return (I915_READ(_pp_stat_reg(intel_dp)) & PP_ON) != 0;
Keith Packardebf33b12011-09-29 15:53:27 -0700638}
639
Daniel Vetter4be73782014-01-17 14:39:48 +0100640static bool edp_have_panel_vdd(struct intel_dp *intel_dp)
Keith Packardebf33b12011-09-29 15:53:27 -0700641{
Paulo Zanoni30add222012-10-26 19:05:45 -0200642 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Keith Packardebf33b12011-09-29 15:53:27 -0700643 struct drm_i915_private *dev_priv = dev->dev_private;
644
Ville Syrjäläe39b9992014-09-04 14:53:14 +0300645 lockdep_assert_held(&dev_priv->pps_mutex);
646
Ville Syrjälä9a423562014-10-16 21:29:48 +0300647 if (IS_VALLEYVIEW(dev) &&
648 intel_dp->pps_pipe == INVALID_PIPE)
649 return false;
650
Ville Syrjälä773538e82014-09-04 14:54:56 +0300651 return I915_READ(_pp_ctrl_reg(intel_dp)) & EDP_FORCE_VDD;
Keith Packardebf33b12011-09-29 15:53:27 -0700652}
653
Keith Packard9b984da2011-09-19 13:54:47 -0700654static void
655intel_dp_check_edp(struct intel_dp *intel_dp)
656{
Paulo Zanoni30add222012-10-26 19:05:45 -0200657 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Keith Packard9b984da2011-09-19 13:54:47 -0700658 struct drm_i915_private *dev_priv = dev->dev_private;
Keith Packardebf33b12011-09-29 15:53:27 -0700659
Keith Packard9b984da2011-09-19 13:54:47 -0700660 if (!is_edp(intel_dp))
661 return;
Jesse Barnes453c5422013-03-28 09:55:41 -0700662
Daniel Vetter4be73782014-01-17 14:39:48 +0100663 if (!edp_have_panel_power(intel_dp) && !edp_have_panel_vdd(intel_dp)) {
Keith Packard9b984da2011-09-19 13:54:47 -0700664 WARN(1, "eDP powered off while attempting aux channel communication.\n");
665 DRM_DEBUG_KMS("Status 0x%08x Control 0x%08x\n",
Jani Nikulabf13e812013-09-06 07:40:05 +0300666 I915_READ(_pp_stat_reg(intel_dp)),
667 I915_READ(_pp_ctrl_reg(intel_dp)));
Keith Packard9b984da2011-09-19 13:54:47 -0700668 }
669}
670
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100671static uint32_t
672intel_dp_aux_wait_done(struct intel_dp *intel_dp, bool has_aux_irq)
673{
674 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
675 struct drm_device *dev = intel_dig_port->base.base.dev;
676 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanoni9ed35ab2013-02-18 19:00:25 -0300677 uint32_t ch_ctl = intel_dp->aux_ch_ctl_reg;
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100678 uint32_t status;
679 bool done;
680
Daniel Vetteref04f002012-12-01 21:03:59 +0100681#define C (((status = I915_READ_NOTRACE(ch_ctl)) & DP_AUX_CH_CTL_SEND_BUSY) == 0)
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100682 if (has_aux_irq)
Paulo Zanonib18ac462013-02-18 19:00:24 -0300683 done = wait_event_timeout(dev_priv->gmbus_wait_queue, C,
Imre Deak35987062013-05-21 20:03:20 +0300684 msecs_to_jiffies_timeout(10));
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100685 else
686 done = wait_for_atomic(C, 10) == 0;
687 if (!done)
688 DRM_ERROR("dp aux hw did not signal timeout (has irq: %i)!\n",
689 has_aux_irq);
690#undef C
691
692 return status;
693}
694
Damien Lespiauec5b01d2014-01-21 13:35:39 +0000695static uint32_t i9xx_get_aux_clock_divider(struct intel_dp *intel_dp, int index)
696{
697 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
698 struct drm_device *dev = intel_dig_port->base.base.dev;
699
700 /*
701 * The clock divider is based off the hrawclk, and would like to run at
702 * 2MHz. So, take the hrawclk value and divide by 2 and use that
703 */
704 return index ? 0 : intel_hrawclk(dev) / 2;
705}
706
707static uint32_t ilk_get_aux_clock_divider(struct intel_dp *intel_dp, int index)
708{
709 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
710 struct drm_device *dev = intel_dig_port->base.base.dev;
Ville Syrjälä469d4b22015-03-31 14:11:59 +0300711 struct drm_i915_private *dev_priv = dev->dev_private;
Damien Lespiauec5b01d2014-01-21 13:35:39 +0000712
713 if (index)
714 return 0;
715
716 if (intel_dig_port->port == PORT_A) {
Ville Syrjälä05024da2015-06-03 15:45:08 +0300717 return DIV_ROUND_UP(dev_priv->cdclk_freq, 2000);
718
Damien Lespiauec5b01d2014-01-21 13:35:39 +0000719 } else {
720 return DIV_ROUND_UP(intel_pch_rawclk(dev), 2);
721 }
722}
723
724static uint32_t hsw_get_aux_clock_divider(struct intel_dp *intel_dp, int index)
Rodrigo Vivib84a1cf2013-07-11 18:44:57 -0300725{
726 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
727 struct drm_device *dev = intel_dig_port->base.base.dev;
728 struct drm_i915_private *dev_priv = dev->dev_private;
729
Damien Lespiauec5b01d2014-01-21 13:35:39 +0000730 if (intel_dig_port->port == PORT_A) {
Chris Wilsonbc866252013-07-21 16:00:03 +0100731 if (index)
732 return 0;
Ville Syrjälä05024da2015-06-03 15:45:08 +0300733 return DIV_ROUND_CLOSEST(dev_priv->cdclk_freq, 2000);
Rodrigo Vivib84a1cf2013-07-11 18:44:57 -0300734 } else if (dev_priv->pch_id == INTEL_PCH_LPT_DEVICE_ID_TYPE) {
735 /* Workaround for non-ULT HSW */
Chris Wilsonbc866252013-07-21 16:00:03 +0100736 switch (index) {
737 case 0: return 63;
738 case 1: return 72;
739 default: return 0;
740 }
Damien Lespiauec5b01d2014-01-21 13:35:39 +0000741 } else {
Chris Wilsonbc866252013-07-21 16:00:03 +0100742 return index ? 0 : DIV_ROUND_UP(intel_pch_rawclk(dev), 2);
Rodrigo Vivib84a1cf2013-07-11 18:44:57 -0300743 }
744}
745
Damien Lespiauec5b01d2014-01-21 13:35:39 +0000746static uint32_t vlv_get_aux_clock_divider(struct intel_dp *intel_dp, int index)
747{
748 return index ? 0 : 100;
749}
750
Damien Lespiaub6b5e382014-01-20 16:00:59 +0000751static uint32_t skl_get_aux_clock_divider(struct intel_dp *intel_dp, int index)
752{
753 /*
754 * SKL doesn't need us to program the AUX clock divider (Hardware will
755 * derive the clock from CDCLK automatically). We still implement the
756 * get_aux_clock_divider vfunc to plug-in into the existing code.
757 */
758 return index ? 0 : 1;
759}
760
Damien Lespiau5ed12a12014-01-20 15:52:30 +0000761static uint32_t i9xx_get_aux_send_ctl(struct intel_dp *intel_dp,
762 bool has_aux_irq,
763 int send_bytes,
764 uint32_t aux_clock_divider)
765{
766 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
767 struct drm_device *dev = intel_dig_port->base.base.dev;
768 uint32_t precharge, timeout;
769
770 if (IS_GEN6(dev))
771 precharge = 3;
772 else
773 precharge = 5;
774
775 if (IS_BROADWELL(dev) && intel_dp->aux_ch_ctl_reg == DPA_AUX_CH_CTL)
776 timeout = DP_AUX_CH_CTL_TIME_OUT_600us;
777 else
778 timeout = DP_AUX_CH_CTL_TIME_OUT_400us;
779
780 return DP_AUX_CH_CTL_SEND_BUSY |
Damien Lespiau788d4432014-01-20 15:52:31 +0000781 DP_AUX_CH_CTL_DONE |
Damien Lespiau5ed12a12014-01-20 15:52:30 +0000782 (has_aux_irq ? DP_AUX_CH_CTL_INTERRUPT : 0) |
Damien Lespiau788d4432014-01-20 15:52:31 +0000783 DP_AUX_CH_CTL_TIME_OUT_ERROR |
Damien Lespiau5ed12a12014-01-20 15:52:30 +0000784 timeout |
Damien Lespiau788d4432014-01-20 15:52:31 +0000785 DP_AUX_CH_CTL_RECEIVE_ERROR |
Damien Lespiau5ed12a12014-01-20 15:52:30 +0000786 (send_bytes << DP_AUX_CH_CTL_MESSAGE_SIZE_SHIFT) |
787 (precharge << DP_AUX_CH_CTL_PRECHARGE_2US_SHIFT) |
Damien Lespiau788d4432014-01-20 15:52:31 +0000788 (aux_clock_divider << DP_AUX_CH_CTL_BIT_CLOCK_2X_SHIFT);
Damien Lespiau5ed12a12014-01-20 15:52:30 +0000789}
790
Damien Lespiaub9ca5fa2014-01-20 16:01:00 +0000791static uint32_t skl_get_aux_send_ctl(struct intel_dp *intel_dp,
792 bool has_aux_irq,
793 int send_bytes,
794 uint32_t unused)
795{
796 return DP_AUX_CH_CTL_SEND_BUSY |
797 DP_AUX_CH_CTL_DONE |
798 (has_aux_irq ? DP_AUX_CH_CTL_INTERRUPT : 0) |
799 DP_AUX_CH_CTL_TIME_OUT_ERROR |
800 DP_AUX_CH_CTL_TIME_OUT_1600us |
801 DP_AUX_CH_CTL_RECEIVE_ERROR |
802 (send_bytes << DP_AUX_CH_CTL_MESSAGE_SIZE_SHIFT) |
803 DP_AUX_CH_CTL_SYNC_PULSE_SKL(32);
804}
805
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700806static int
Chris Wilsonea5b2132010-08-04 13:50:23 +0100807intel_dp_aux_ch(struct intel_dp *intel_dp,
Daniel Vetterbd9f74a2014-10-02 09:45:35 +0200808 const uint8_t *send, int send_bytes,
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700809 uint8_t *recv, int recv_size)
810{
Paulo Zanoni174edf12012-10-26 19:05:50 -0200811 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
812 struct drm_device *dev = intel_dig_port->base.base.dev;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700813 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanoni9ed35ab2013-02-18 19:00:25 -0300814 uint32_t ch_ctl = intel_dp->aux_ch_ctl_reg;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700815 uint32_t ch_data = ch_ctl + 4;
Chris Wilsonbc866252013-07-21 16:00:03 +0100816 uint32_t aux_clock_divider;
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100817 int i, ret, recv_bytes;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700818 uint32_t status;
Damien Lespiau5ed12a12014-01-20 15:52:30 +0000819 int try, clock = 0;
Daniel Vetter4e6b7882014-02-07 16:33:20 +0100820 bool has_aux_irq = HAS_AUX_IRQ(dev);
Jani Nikula884f19e2014-03-14 16:51:14 +0200821 bool vdd;
822
Ville Syrjälä773538e82014-09-04 14:54:56 +0300823 pps_lock(intel_dp);
Ville Syrjäläe39b9992014-09-04 14:53:14 +0300824
Ville Syrjälä72c35002014-08-18 22:16:00 +0300825 /*
826 * We will be called with VDD already enabled for dpcd/edid/oui reads.
827 * In such cases we want to leave VDD enabled and it's up to upper layers
828 * to turn it off. But for eg. i2c-dev access we need to turn it on/off
829 * ourselves.
830 */
Ville Syrjälä1e0560e2014-08-19 13:24:25 +0300831 vdd = edp_panel_vdd_on(intel_dp);
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100832
833 /* dp aux is extremely sensitive to irq latency, hence request the
834 * lowest possible wakeup latency and so prevent the cpu from going into
835 * deep sleep states.
836 */
837 pm_qos_update_request(&dev_priv->pm_qos, 0);
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700838
Keith Packard9b984da2011-09-19 13:54:47 -0700839 intel_dp_check_edp(intel_dp);
Zhenyu Wang5eb08b62009-07-24 01:00:31 +0800840
Paulo Zanonic67a4702013-08-19 13:18:09 -0300841 intel_aux_display_runtime_get(dev_priv);
842
Jesse Barnes11bee432011-08-01 15:02:20 -0700843 /* Try to wait for any previous AUX channel activity */
844 for (try = 0; try < 3; try++) {
Daniel Vetteref04f002012-12-01 21:03:59 +0100845 status = I915_READ_NOTRACE(ch_ctl);
Jesse Barnes11bee432011-08-01 15:02:20 -0700846 if ((status & DP_AUX_CH_CTL_SEND_BUSY) == 0)
847 break;
848 msleep(1);
849 }
850
851 if (try == 3) {
852 WARN(1, "dp_aux_ch not started status 0x%08x\n",
853 I915_READ(ch_ctl));
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100854 ret = -EBUSY;
855 goto out;
Chris Wilson4f7f7b72010-08-18 18:12:56 +0100856 }
857
Paulo Zanoni46a5ae92013-09-17 11:14:10 -0300858 /* Only 5 data registers! */
859 if (WARN_ON(send_bytes > 20 || recv_size > 20)) {
860 ret = -E2BIG;
861 goto out;
862 }
863
Damien Lespiauec5b01d2014-01-21 13:35:39 +0000864 while ((aux_clock_divider = intel_dp->get_aux_clock_divider(intel_dp, clock++))) {
Damien Lespiau153b1102014-01-21 13:37:15 +0000865 u32 send_ctl = intel_dp->get_aux_send_ctl(intel_dp,
866 has_aux_irq,
867 send_bytes,
868 aux_clock_divider);
Damien Lespiau5ed12a12014-01-20 15:52:30 +0000869
Chris Wilsonbc866252013-07-21 16:00:03 +0100870 /* Must try at least 3 times according to DP spec */
871 for (try = 0; try < 5; try++) {
872 /* Load the send data into the aux channel data registers */
873 for (i = 0; i < send_bytes; i += 4)
874 I915_WRITE(ch_data + i,
Rodrigo Vivia4f12892014-11-14 08:52:27 -0800875 intel_dp_pack_aux(send + i,
876 send_bytes - i));
Akshay Joshi0206e352011-08-16 15:34:10 -0400877
Chris Wilsonbc866252013-07-21 16:00:03 +0100878 /* Send the command and wait for it to complete */
Damien Lespiau5ed12a12014-01-20 15:52:30 +0000879 I915_WRITE(ch_ctl, send_ctl);
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100880
Chris Wilsonbc866252013-07-21 16:00:03 +0100881 status = intel_dp_aux_wait_done(intel_dp, has_aux_irq);
Akshay Joshi0206e352011-08-16 15:34:10 -0400882
Chris Wilsonbc866252013-07-21 16:00:03 +0100883 /* Clear done status and any errors */
884 I915_WRITE(ch_ctl,
885 status |
886 DP_AUX_CH_CTL_DONE |
887 DP_AUX_CH_CTL_TIME_OUT_ERROR |
888 DP_AUX_CH_CTL_RECEIVE_ERROR);
Adam Jacksond7e96fe2011-07-26 15:39:46 -0400889
Todd Previte74ebf292015-04-15 08:38:41 -0700890 if (status & DP_AUX_CH_CTL_TIME_OUT_ERROR)
Chris Wilsonbc866252013-07-21 16:00:03 +0100891 continue;
Todd Previte74ebf292015-04-15 08:38:41 -0700892
893 /* DP CTS 1.2 Core Rev 1.1, 4.2.1.1 & 4.2.1.2
894 * 400us delay required for errors and timeouts
895 * Timeout errors from the HW already meet this
896 * requirement so skip to next iteration
897 */
898 if (status & DP_AUX_CH_CTL_RECEIVE_ERROR) {
899 usleep_range(400, 500);
900 continue;
901 }
Chris Wilsonbc866252013-07-21 16:00:03 +0100902 if (status & DP_AUX_CH_CTL_DONE)
Jim Bridee058c942015-05-27 10:21:48 -0700903 goto done;
Chris Wilsonbc866252013-07-21 16:00:03 +0100904 }
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700905 }
906
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700907 if ((status & DP_AUX_CH_CTL_DONE) == 0) {
Keith Packard1ae8c0a2009-06-28 15:42:17 -0700908 DRM_ERROR("dp_aux_ch not done status 0x%08x\n", status);
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100909 ret = -EBUSY;
910 goto out;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700911 }
912
Jim Bridee058c942015-05-27 10:21:48 -0700913done:
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700914 /* Check for timeout or receive error.
915 * Timeouts occur when the sink is not connected
916 */
Keith Packarda5b3da52009-06-11 22:30:32 -0700917 if (status & DP_AUX_CH_CTL_RECEIVE_ERROR) {
Keith Packard1ae8c0a2009-06-28 15:42:17 -0700918 DRM_ERROR("dp_aux_ch receive error status 0x%08x\n", status);
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100919 ret = -EIO;
920 goto out;
Keith Packarda5b3da52009-06-11 22:30:32 -0700921 }
Keith Packard1ae8c0a2009-06-28 15:42:17 -0700922
923 /* Timeouts occur when the device isn't connected, so they're
924 * "normal" -- don't fill the kernel log with these */
Keith Packarda5b3da52009-06-11 22:30:32 -0700925 if (status & DP_AUX_CH_CTL_TIME_OUT_ERROR) {
Zhao Yakui28c97732009-10-09 11:39:41 +0800926 DRM_DEBUG_KMS("dp_aux_ch timeout status 0x%08x\n", status);
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100927 ret = -ETIMEDOUT;
928 goto out;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700929 }
930
931 /* Unload any bytes sent back from the other side */
932 recv_bytes = ((status & DP_AUX_CH_CTL_MESSAGE_SIZE_MASK) >>
933 DP_AUX_CH_CTL_MESSAGE_SIZE_SHIFT);
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700934 if (recv_bytes > recv_size)
935 recv_bytes = recv_size;
Akshay Joshi0206e352011-08-16 15:34:10 -0400936
Chris Wilson4f7f7b72010-08-18 18:12:56 +0100937 for (i = 0; i < recv_bytes; i += 4)
Rodrigo Vivia4f12892014-11-14 08:52:27 -0800938 intel_dp_unpack_aux(I915_READ(ch_data + i),
939 recv + i, recv_bytes - i);
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700940
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100941 ret = recv_bytes;
942out:
943 pm_qos_update_request(&dev_priv->pm_qos, PM_QOS_DEFAULT_VALUE);
Paulo Zanonic67a4702013-08-19 13:18:09 -0300944 intel_aux_display_runtime_put(dev_priv);
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100945
Jani Nikula884f19e2014-03-14 16:51:14 +0200946 if (vdd)
947 edp_panel_vdd_off(intel_dp, false);
948
Ville Syrjälä773538e82014-09-04 14:54:56 +0300949 pps_unlock(intel_dp);
Ville Syrjäläe39b9992014-09-04 14:53:14 +0300950
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100951 return ret;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700952}
953
Jani Nikulaa6c8aff02014-04-07 12:37:25 +0300954#define BARE_ADDRESS_SIZE 3
955#define HEADER_SIZE (BARE_ADDRESS_SIZE + 1)
Jani Nikula9d1a1032014-03-14 16:51:15 +0200956static ssize_t
957intel_dp_aux_transfer(struct drm_dp_aux *aux, struct drm_dp_aux_msg *msg)
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700958{
Jani Nikula9d1a1032014-03-14 16:51:15 +0200959 struct intel_dp *intel_dp = container_of(aux, struct intel_dp, aux);
960 uint8_t txbuf[20], rxbuf[20];
961 size_t txsize, rxsize;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700962 int ret;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700963
Ville Syrjäläd2d9cbb2015-03-19 11:44:06 +0200964 txbuf[0] = (msg->request << 4) |
965 ((msg->address >> 16) & 0xf);
966 txbuf[1] = (msg->address >> 8) & 0xff;
Jani Nikula9d1a1032014-03-14 16:51:15 +0200967 txbuf[2] = msg->address & 0xff;
968 txbuf[3] = msg->size - 1;
Paulo Zanoni46a5ae92013-09-17 11:14:10 -0300969
Jani Nikula9d1a1032014-03-14 16:51:15 +0200970 switch (msg->request & ~DP_AUX_I2C_MOT) {
971 case DP_AUX_NATIVE_WRITE:
972 case DP_AUX_I2C_WRITE:
Jani Nikulaa6c8aff02014-04-07 12:37:25 +0300973 txsize = msg->size ? HEADER_SIZE + msg->size : BARE_ADDRESS_SIZE;
Jani Nikulaa1ddefd2015-03-17 17:18:54 +0200974 rxsize = 2; /* 0 or 1 data bytes */
Jani Nikulaf51a44b2014-02-11 11:52:05 +0200975
Jani Nikula9d1a1032014-03-14 16:51:15 +0200976 if (WARN_ON(txsize > 20))
977 return -E2BIG;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700978
Jani Nikula9d1a1032014-03-14 16:51:15 +0200979 memcpy(txbuf + HEADER_SIZE, msg->buffer, msg->size);
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700980
Jani Nikula9d1a1032014-03-14 16:51:15 +0200981 ret = intel_dp_aux_ch(intel_dp, txbuf, txsize, rxbuf, rxsize);
982 if (ret > 0) {
983 msg->reply = rxbuf[0] >> 4;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700984
Jani Nikulaa1ddefd2015-03-17 17:18:54 +0200985 if (ret > 1) {
986 /* Number of bytes written in a short write. */
987 ret = clamp_t(int, rxbuf[1], 0, msg->size);
988 } else {
989 /* Return payload size. */
990 ret = msg->size;
991 }
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700992 }
Jani Nikula9d1a1032014-03-14 16:51:15 +0200993 break;
994
995 case DP_AUX_NATIVE_READ:
996 case DP_AUX_I2C_READ:
Jani Nikulaa6c8aff02014-04-07 12:37:25 +0300997 txsize = msg->size ? HEADER_SIZE : BARE_ADDRESS_SIZE;
Jani Nikula9d1a1032014-03-14 16:51:15 +0200998 rxsize = msg->size + 1;
999
1000 if (WARN_ON(rxsize > 20))
1001 return -E2BIG;
1002
1003 ret = intel_dp_aux_ch(intel_dp, txbuf, txsize, rxbuf, rxsize);
1004 if (ret > 0) {
1005 msg->reply = rxbuf[0] >> 4;
1006 /*
1007 * Assume happy day, and copy the data. The caller is
1008 * expected to check msg->reply before touching it.
1009 *
1010 * Return payload size.
1011 */
1012 ret--;
1013 memcpy(msg->buffer, rxbuf + 1, ret);
1014 }
1015 break;
1016
1017 default:
1018 ret = -EINVAL;
1019 break;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001020 }
Jani Nikulaf51a44b2014-02-11 11:52:05 +02001021
Jani Nikula9d1a1032014-03-14 16:51:15 +02001022 return ret;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001023}
1024
Jani Nikula9d1a1032014-03-14 16:51:15 +02001025static void
1026intel_dp_aux_init(struct intel_dp *intel_dp, struct intel_connector *connector)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001027{
Jani Nikula9d1a1032014-03-14 16:51:15 +02001028 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Jani Nikula33ad6622014-03-14 16:51:16 +02001029 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
1030 enum port port = intel_dig_port->port;
Jani Nikula0b998362014-03-14 16:51:17 +02001031 const char *name = NULL;
Dave Airlieab2c0672009-12-04 10:55:24 +10001032 int ret;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001033
Jani Nikula33ad6622014-03-14 16:51:16 +02001034 switch (port) {
1035 case PORT_A:
1036 intel_dp->aux_ch_ctl_reg = DPA_AUX_CH_CTL;
Jani Nikula0b998362014-03-14 16:51:17 +02001037 name = "DPDDC-A";
Dave Airlieab2c0672009-12-04 10:55:24 +10001038 break;
Jani Nikula33ad6622014-03-14 16:51:16 +02001039 case PORT_B:
1040 intel_dp->aux_ch_ctl_reg = PCH_DPB_AUX_CH_CTL;
Jani Nikula0b998362014-03-14 16:51:17 +02001041 name = "DPDDC-B";
Jani Nikula33ad6622014-03-14 16:51:16 +02001042 break;
1043 case PORT_C:
1044 intel_dp->aux_ch_ctl_reg = PCH_DPC_AUX_CH_CTL;
Jani Nikula0b998362014-03-14 16:51:17 +02001045 name = "DPDDC-C";
Jani Nikula33ad6622014-03-14 16:51:16 +02001046 break;
1047 case PORT_D:
1048 intel_dp->aux_ch_ctl_reg = PCH_DPD_AUX_CH_CTL;
Jani Nikula0b998362014-03-14 16:51:17 +02001049 name = "DPDDC-D";
Dave Airlieab2c0672009-12-04 10:55:24 +10001050 break;
1051 default:
Jani Nikula33ad6622014-03-14 16:51:16 +02001052 BUG();
Dave Airlieab2c0672009-12-04 10:55:24 +10001053 }
1054
Damien Lespiau1b1aad72013-12-03 13:56:29 +00001055 /*
1056 * The AUX_CTL register is usually DP_CTL + 0x10.
1057 *
1058 * On Haswell and Broadwell though:
1059 * - Both port A DDI_BUF_CTL and DDI_AUX_CTL are on the CPU
1060 * - Port B/C/D AUX channels are on the PCH, DDI_BUF_CTL on the CPU
1061 *
1062 * Skylake moves AUX_CTL back next to DDI_BUF_CTL, on the CPU.
1063 */
1064 if (!IS_HASWELL(dev) && !IS_BROADWELL(dev))
Jani Nikula33ad6622014-03-14 16:51:16 +02001065 intel_dp->aux_ch_ctl_reg = intel_dp->output_reg + 0x10;
David Flynn8316f332010-12-08 16:10:21 +00001066
Jani Nikula0b998362014-03-14 16:51:17 +02001067 intel_dp->aux.name = name;
Jani Nikula9d1a1032014-03-14 16:51:15 +02001068 intel_dp->aux.dev = dev->dev;
1069 intel_dp->aux.transfer = intel_dp_aux_transfer;
David Flynn8316f332010-12-08 16:10:21 +00001070
Jani Nikula0b998362014-03-14 16:51:17 +02001071 DRM_DEBUG_KMS("registering %s bus for %s\n", name,
1072 connector->base.kdev->kobj.name);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001073
Dave Airlie4f71d0c2014-06-04 16:02:28 +10001074 ret = drm_dp_aux_register(&intel_dp->aux);
Jani Nikula0b998362014-03-14 16:51:17 +02001075 if (ret < 0) {
Dave Airlie4f71d0c2014-06-04 16:02:28 +10001076 DRM_ERROR("drm_dp_aux_register() for %s failed (%d)\n",
Jani Nikula0b998362014-03-14 16:51:17 +02001077 name, ret);
1078 return;
Dave Airlieab2c0672009-12-04 10:55:24 +10001079 }
David Flynn8316f332010-12-08 16:10:21 +00001080
Jani Nikula0b998362014-03-14 16:51:17 +02001081 ret = sysfs_create_link(&connector->base.kdev->kobj,
1082 &intel_dp->aux.ddc.dev.kobj,
1083 intel_dp->aux.ddc.dev.kobj.name);
1084 if (ret < 0) {
1085 DRM_ERROR("sysfs_create_link() for %s failed (%d)\n", name, ret);
Dave Airlie4f71d0c2014-06-04 16:02:28 +10001086 drm_dp_aux_unregister(&intel_dp->aux);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001087 }
1088}
1089
Imre Deak80f65de2014-02-11 17:12:49 +02001090static void
1091intel_dp_connector_unregister(struct intel_connector *intel_connector)
1092{
1093 struct intel_dp *intel_dp = intel_attached_dp(&intel_connector->base);
1094
Dave Airlie0e32b392014-05-02 14:02:48 +10001095 if (!intel_connector->mst_port)
1096 sysfs_remove_link(&intel_connector->base.kdev->kobj,
1097 intel_dp->aux.ddc.dev.kobj.name);
Imre Deak80f65de2014-02-11 17:12:49 +02001098 intel_connector_unregister(intel_connector);
1099}
1100
Daniel Vetterc6bb3532013-04-19 11:14:33 +02001101static void
Sonika Jindalc3346ef2015-02-21 11:12:13 +05301102skl_edp_set_pll_config(struct intel_crtc_state *pipe_config, int link_clock)
Damien Lespiau5416d872014-11-14 17:24:33 +00001103{
1104 u32 ctrl1;
1105
Ander Conselvan de Oliveiradd3cd742015-05-15 13:34:29 +03001106 memset(&pipe_config->dpll_hw_state, 0,
1107 sizeof(pipe_config->dpll_hw_state));
1108
Damien Lespiau5416d872014-11-14 17:24:33 +00001109 pipe_config->ddi_pll_sel = SKL_DPLL0;
1110 pipe_config->dpll_hw_state.cfgcr1 = 0;
1111 pipe_config->dpll_hw_state.cfgcr2 = 0;
1112
1113 ctrl1 = DPLL_CTRL1_OVERRIDE(SKL_DPLL0);
Sonika Jindalc3346ef2015-02-21 11:12:13 +05301114 switch (link_clock / 2) {
1115 case 81000:
Damien Lespiau71cd8422015-04-30 16:39:17 +01001116 ctrl1 |= DPLL_CTRL1_LINK_RATE(DPLL_CTRL1_LINK_RATE_810,
Damien Lespiau5416d872014-11-14 17:24:33 +00001117 SKL_DPLL0);
1118 break;
Sonika Jindalc3346ef2015-02-21 11:12:13 +05301119 case 135000:
Damien Lespiau71cd8422015-04-30 16:39:17 +01001120 ctrl1 |= DPLL_CTRL1_LINK_RATE(DPLL_CTRL1_LINK_RATE_1350,
Damien Lespiau5416d872014-11-14 17:24:33 +00001121 SKL_DPLL0);
1122 break;
Sonika Jindalc3346ef2015-02-21 11:12:13 +05301123 case 270000:
Damien Lespiau71cd8422015-04-30 16:39:17 +01001124 ctrl1 |= DPLL_CTRL1_LINK_RATE(DPLL_CTRL1_LINK_RATE_2700,
Damien Lespiau5416d872014-11-14 17:24:33 +00001125 SKL_DPLL0);
1126 break;
Sonika Jindalc3346ef2015-02-21 11:12:13 +05301127 case 162000:
Damien Lespiau71cd8422015-04-30 16:39:17 +01001128 ctrl1 |= DPLL_CTRL1_LINK_RATE(DPLL_CTRL1_LINK_RATE_1620,
Sonika Jindalc3346ef2015-02-21 11:12:13 +05301129 SKL_DPLL0);
1130 break;
1131 /* TBD: For DP link rates 2.16 GHz and 4.32 GHz, VCO is 8640 which
1132 results in CDCLK change. Need to handle the change of CDCLK by
1133 disabling pipes and re-enabling them */
1134 case 108000:
Damien Lespiau71cd8422015-04-30 16:39:17 +01001135 ctrl1 |= DPLL_CTRL1_LINK_RATE(DPLL_CTRL1_LINK_RATE_1080,
Sonika Jindalc3346ef2015-02-21 11:12:13 +05301136 SKL_DPLL0);
1137 break;
1138 case 216000:
Damien Lespiau71cd8422015-04-30 16:39:17 +01001139 ctrl1 |= DPLL_CTRL1_LINK_RATE(DPLL_CTRL1_LINK_RATE_2160,
Sonika Jindalc3346ef2015-02-21 11:12:13 +05301140 SKL_DPLL0);
1141 break;
1142
Damien Lespiau5416d872014-11-14 17:24:33 +00001143 }
1144 pipe_config->dpll_hw_state.ctrl1 = ctrl1;
1145}
1146
1147static void
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02001148hsw_dp_set_ddi_pll_sel(struct intel_crtc_state *pipe_config, int link_bw)
Daniel Vetter0e503382014-07-04 11:26:04 -03001149{
Ander Conselvan de Oliveiraee46f3c72015-06-30 16:10:38 +03001150 memset(&pipe_config->dpll_hw_state, 0,
1151 sizeof(pipe_config->dpll_hw_state));
1152
Daniel Vetter0e503382014-07-04 11:26:04 -03001153 switch (link_bw) {
1154 case DP_LINK_BW_1_62:
1155 pipe_config->ddi_pll_sel = PORT_CLK_SEL_LCPLL_810;
1156 break;
1157 case DP_LINK_BW_2_7:
1158 pipe_config->ddi_pll_sel = PORT_CLK_SEL_LCPLL_1350;
1159 break;
1160 case DP_LINK_BW_5_4:
1161 pipe_config->ddi_pll_sel = PORT_CLK_SEL_LCPLL_2700;
1162 break;
1163 }
1164}
1165
Sonika Jindalfc0f8e22015-03-05 10:03:58 +05301166static int
Ville Syrjälä12f6a2e2015-03-12 17:10:30 +02001167intel_dp_sink_rates(struct intel_dp *intel_dp, const int **sink_rates)
Sonika Jindalfc0f8e22015-03-05 10:03:58 +05301168{
Ville Syrjälä94ca7192015-03-13 19:40:31 +02001169 if (intel_dp->num_sink_rates) {
1170 *sink_rates = intel_dp->sink_rates;
1171 return intel_dp->num_sink_rates;
Sonika Jindalfc0f8e22015-03-05 10:03:58 +05301172 }
Ville Syrjälä12f6a2e2015-03-12 17:10:30 +02001173
1174 *sink_rates = default_rates;
1175
1176 return (intel_dp_max_link_bw(intel_dp) >> 3) + 1;
Sonika Jindalfc0f8e22015-03-05 10:03:58 +05301177}
1178
Sonika Jindala8f3ef62015-03-05 10:02:30 +05301179static int
Ville Syrjälä1db10e22015-03-12 17:10:32 +02001180intel_dp_source_rates(struct drm_device *dev, const int **source_rates)
Sonika Jindala8f3ef62015-03-05 10:02:30 +05301181{
Sonika Jindal64987fc2015-05-26 17:50:13 +05301182 if (IS_BROXTON(dev)) {
1183 *source_rates = bxt_rates;
1184 return ARRAY_SIZE(bxt_rates);
1185 } else if (IS_SKYLAKE(dev)) {
Sonika Jindal637a9c62015-05-07 09:52:08 +05301186 *source_rates = skl_rates;
1187 return ARRAY_SIZE(skl_rates);
Ville Syrjäläfe51bfb2015-03-12 17:10:38 +02001188 } else if (IS_CHERRYVIEW(dev)) {
1189 *source_rates = chv_rates;
1190 return ARRAY_SIZE(chv_rates);
Sonika Jindala8f3ef62015-03-05 10:02:30 +05301191 }
Ville Syrjälä636280b2015-03-12 17:10:29 +02001192
1193 *source_rates = default_rates;
1194
Ville Syrjälä1db10e22015-03-12 17:10:32 +02001195 if (IS_SKYLAKE(dev) && INTEL_REVID(dev) <= SKL_REVID_B0)
1196 /* WaDisableHBR2:skl */
1197 return (DP_LINK_BW_2_7 >> 3) + 1;
1198 else if (INTEL_INFO(dev)->gen >= 8 ||
1199 (IS_HASWELL(dev) && !IS_HSW_ULX(dev)))
1200 return (DP_LINK_BW_5_4 >> 3) + 1;
1201 else
1202 return (DP_LINK_BW_2_7 >> 3) + 1;
Sonika Jindala8f3ef62015-03-05 10:02:30 +05301203}
1204
Daniel Vetter0e503382014-07-04 11:26:04 -03001205static void
Daniel Vetterc6bb3532013-04-19 11:14:33 +02001206intel_dp_set_clock(struct intel_encoder *encoder,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02001207 struct intel_crtc_state *pipe_config, int link_bw)
Daniel Vetterc6bb3532013-04-19 11:14:33 +02001208{
1209 struct drm_device *dev = encoder->base.dev;
Chon Ming Lee9dd4ffd2013-09-04 01:30:37 +08001210 const struct dp_link_dpll *divisor = NULL;
1211 int i, count = 0;
Daniel Vetterc6bb3532013-04-19 11:14:33 +02001212
1213 if (IS_G4X(dev)) {
Chon Ming Lee9dd4ffd2013-09-04 01:30:37 +08001214 divisor = gen4_dpll;
1215 count = ARRAY_SIZE(gen4_dpll);
Daniel Vetterc6bb3532013-04-19 11:14:33 +02001216 } else if (HAS_PCH_SPLIT(dev)) {
Chon Ming Lee9dd4ffd2013-09-04 01:30:37 +08001217 divisor = pch_dpll;
1218 count = ARRAY_SIZE(pch_dpll);
Chon Ming Leeef9348c2014-04-09 13:28:18 +03001219 } else if (IS_CHERRYVIEW(dev)) {
1220 divisor = chv_dpll;
1221 count = ARRAY_SIZE(chv_dpll);
Daniel Vetterc6bb3532013-04-19 11:14:33 +02001222 } else if (IS_VALLEYVIEW(dev)) {
Chon Ming Lee65ce4bf2013-09-04 01:30:38 +08001223 divisor = vlv_dpll;
1224 count = ARRAY_SIZE(vlv_dpll);
Daniel Vetterc6bb3532013-04-19 11:14:33 +02001225 }
Chon Ming Lee9dd4ffd2013-09-04 01:30:37 +08001226
1227 if (divisor && count) {
1228 for (i = 0; i < count; i++) {
1229 if (link_bw == divisor[i].link_bw) {
1230 pipe_config->dpll = divisor[i].dpll;
1231 pipe_config->clock_set = true;
1232 break;
1233 }
1234 }
Daniel Vetterc6bb3532013-04-19 11:14:33 +02001235 }
1236}
1237
Ville Syrjälä2ecae762015-03-12 17:10:33 +02001238static int intersect_rates(const int *source_rates, int source_len,
1239 const int *sink_rates, int sink_len,
Ville Syrjälä94ca7192015-03-13 19:40:31 +02001240 int *common_rates)
Sonika Jindala8f3ef62015-03-05 10:02:30 +05301241{
1242 int i = 0, j = 0, k = 0;
1243
Sonika Jindala8f3ef62015-03-05 10:02:30 +05301244 while (i < source_len && j < sink_len) {
1245 if (source_rates[i] == sink_rates[j]) {
Ville Syrjäläe6bda3e2015-03-12 17:10:37 +02001246 if (WARN_ON(k >= DP_MAX_SUPPORTED_RATES))
1247 return k;
Ville Syrjälä94ca7192015-03-13 19:40:31 +02001248 common_rates[k] = source_rates[i];
Sonika Jindala8f3ef62015-03-05 10:02:30 +05301249 ++k;
1250 ++i;
1251 ++j;
1252 } else if (source_rates[i] < sink_rates[j]) {
1253 ++i;
1254 } else {
1255 ++j;
1256 }
1257 }
1258 return k;
1259}
1260
Ville Syrjälä94ca7192015-03-13 19:40:31 +02001261static int intel_dp_common_rates(struct intel_dp *intel_dp,
1262 int *common_rates)
Ville Syrjälä2ecae762015-03-12 17:10:33 +02001263{
1264 struct drm_device *dev = intel_dp_to_dev(intel_dp);
1265 const int *source_rates, *sink_rates;
1266 int source_len, sink_len;
1267
1268 sink_len = intel_dp_sink_rates(intel_dp, &sink_rates);
1269 source_len = intel_dp_source_rates(dev, &source_rates);
1270
1271 return intersect_rates(source_rates, source_len,
1272 sink_rates, sink_len,
Ville Syrjälä94ca7192015-03-13 19:40:31 +02001273 common_rates);
Ville Syrjälä2ecae762015-03-12 17:10:33 +02001274}
1275
Ville Syrjälä0336400e2015-03-12 17:10:39 +02001276static void snprintf_int_array(char *str, size_t len,
1277 const int *array, int nelem)
1278{
1279 int i;
1280
1281 str[0] = '\0';
1282
1283 for (i = 0; i < nelem; i++) {
Jani Nikulab2f505b2015-05-18 16:01:45 +03001284 int r = snprintf(str, len, "%s%d", i ? ", " : "", array[i]);
Ville Syrjälä0336400e2015-03-12 17:10:39 +02001285 if (r >= len)
1286 return;
1287 str += r;
1288 len -= r;
1289 }
1290}
1291
1292static void intel_dp_print_rates(struct intel_dp *intel_dp)
1293{
1294 struct drm_device *dev = intel_dp_to_dev(intel_dp);
1295 const int *source_rates, *sink_rates;
Ville Syrjälä94ca7192015-03-13 19:40:31 +02001296 int source_len, sink_len, common_len;
1297 int common_rates[DP_MAX_SUPPORTED_RATES];
Ville Syrjälä0336400e2015-03-12 17:10:39 +02001298 char str[128]; /* FIXME: too big for stack? */
1299
1300 if ((drm_debug & DRM_UT_KMS) == 0)
1301 return;
1302
1303 source_len = intel_dp_source_rates(dev, &source_rates);
1304 snprintf_int_array(str, sizeof(str), source_rates, source_len);
1305 DRM_DEBUG_KMS("source rates: %s\n", str);
1306
1307 sink_len = intel_dp_sink_rates(intel_dp, &sink_rates);
1308 snprintf_int_array(str, sizeof(str), sink_rates, sink_len);
1309 DRM_DEBUG_KMS("sink rates: %s\n", str);
1310
Ville Syrjälä94ca7192015-03-13 19:40:31 +02001311 common_len = intel_dp_common_rates(intel_dp, common_rates);
1312 snprintf_int_array(str, sizeof(str), common_rates, common_len);
1313 DRM_DEBUG_KMS("common rates: %s\n", str);
Ville Syrjälä0336400e2015-03-12 17:10:39 +02001314}
1315
Ville Syrjäläf4896f12015-03-12 17:10:27 +02001316static int rate_to_index(int find, const int *rates)
Sonika Jindala8f3ef62015-03-05 10:02:30 +05301317{
1318 int i = 0;
1319
1320 for (i = 0; i < DP_MAX_SUPPORTED_RATES; ++i)
1321 if (find == rates[i])
1322 break;
1323
1324 return i;
1325}
1326
Ville Syrjälä50fec212015-03-12 17:10:34 +02001327int
1328intel_dp_max_link_rate(struct intel_dp *intel_dp)
1329{
1330 int rates[DP_MAX_SUPPORTED_RATES] = {};
1331 int len;
1332
Ville Syrjälä94ca7192015-03-13 19:40:31 +02001333 len = intel_dp_common_rates(intel_dp, rates);
Ville Syrjälä50fec212015-03-12 17:10:34 +02001334 if (WARN_ON(len <= 0))
1335 return 162000;
1336
1337 return rates[rate_to_index(0, rates) - 1];
1338}
1339
Ville Syrjäläed4e9c12015-03-12 17:10:36 +02001340int intel_dp_rate_select(struct intel_dp *intel_dp, int rate)
1341{
Ville Syrjälä94ca7192015-03-13 19:40:31 +02001342 return rate_to_index(rate, intel_dp->sink_rates);
Ville Syrjäläed4e9c12015-03-12 17:10:36 +02001343}
1344
Paulo Zanoni00c09d72012-10-26 19:05:52 -02001345bool
Daniel Vetter5bfe2ac2013-03-27 00:44:55 +01001346intel_dp_compute_config(struct intel_encoder *encoder,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02001347 struct intel_crtc_state *pipe_config)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001348{
Daniel Vetter5bfe2ac2013-03-27 00:44:55 +01001349 struct drm_device *dev = encoder->base.dev;
Daniel Vetter36008362013-03-27 00:44:59 +01001350 struct drm_i915_private *dev_priv = dev->dev_private;
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02001351 struct drm_display_mode *adjusted_mode = &pipe_config->base.adjusted_mode;
Daniel Vetter5bfe2ac2013-03-27 00:44:55 +01001352 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
Imre Deakbc7d38a2013-05-16 14:40:36 +03001353 enum port port = dp_to_dig_port(intel_dp)->port;
Ander Conselvan de Oliveira84556d52015-03-20 16:18:10 +02001354 struct intel_crtc *intel_crtc = to_intel_crtc(pipe_config->base.crtc);
Jani Nikuladd06f902012-10-19 14:51:50 +03001355 struct intel_connector *intel_connector = intel_dp->attached_connector;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001356 int lane_count, clock;
Jani Nikula56071a22014-05-06 14:56:52 +03001357 int min_lane_count = 1;
Paulo Zanonieeb63242014-05-06 14:56:50 +03001358 int max_lane_count = intel_dp_max_lane_count(intel_dp);
Todd Previte06ea66b2014-01-20 10:19:39 -07001359 /* Conveniently, the link BW constants become indices with a shift...*/
Jani Nikula56071a22014-05-06 14:56:52 +03001360 int min_clock = 0;
Sonika Jindala8f3ef62015-03-05 10:02:30 +05301361 int max_clock;
Daniel Vetter083f9562012-04-20 20:23:49 +02001362 int bpp, mode_rate;
Daniel Vetterff9a6752013-06-01 17:16:21 +02001363 int link_avail, link_clock;
Ville Syrjälä94ca7192015-03-13 19:40:31 +02001364 int common_rates[DP_MAX_SUPPORTED_RATES] = {};
1365 int common_len;
Sonika Jindala8f3ef62015-03-05 10:02:30 +05301366
Ville Syrjälä94ca7192015-03-13 19:40:31 +02001367 common_len = intel_dp_common_rates(intel_dp, common_rates);
Sonika Jindala8f3ef62015-03-05 10:02:30 +05301368
1369 /* No common link rates between source and sink */
Ville Syrjälä94ca7192015-03-13 19:40:31 +02001370 WARN_ON(common_len <= 0);
Sonika Jindala8f3ef62015-03-05 10:02:30 +05301371
Ville Syrjälä94ca7192015-03-13 19:40:31 +02001372 max_clock = common_len - 1;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001373
Imre Deakbc7d38a2013-05-16 14:40:36 +03001374 if (HAS_PCH_SPLIT(dev) && !HAS_DDI(dev) && port != PORT_A)
Daniel Vetter5bfe2ac2013-03-27 00:44:55 +01001375 pipe_config->has_pch_encoder = true;
1376
Daniel Vetter03afc4a2013-04-02 23:42:31 +02001377 pipe_config->has_dp_encoder = true;
Vandana Kannanf769cd22014-08-05 07:51:22 -07001378 pipe_config->has_drrs = false;
Jani Nikula9fcb1702015-05-05 16:32:12 +03001379 pipe_config->has_audio = intel_dp->has_audio && port != PORT_A;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001380
Jani Nikuladd06f902012-10-19 14:51:50 +03001381 if (is_edp(intel_dp) && intel_connector->panel.fixed_mode) {
1382 intel_fixed_panel_mode(intel_connector->panel.fixed_mode,
1383 adjusted_mode);
Chandra Kondurua1b22782015-04-07 15:28:45 -07001384
1385 if (INTEL_INFO(dev)->gen >= 9) {
1386 int ret;
Maarten Lankhorste435d6e2015-07-13 16:30:15 +02001387 ret = skl_update_scaler_crtc(pipe_config);
Chandra Kondurua1b22782015-04-07 15:28:45 -07001388 if (ret)
1389 return ret;
1390 }
1391
Jesse Barnes2dd24552013-04-25 12:55:01 -07001392 if (!HAS_PCH_SPLIT(dev))
1393 intel_gmch_panel_fitting(intel_crtc, pipe_config,
1394 intel_connector->panel.fitting_mode);
1395 else
Jesse Barnesb074cec2013-04-25 12:55:02 -07001396 intel_pch_panel_fitting(intel_crtc, pipe_config,
1397 intel_connector->panel.fitting_mode);
Zhao Yakui0d3a1be2010-07-19 09:43:13 +01001398 }
1399
Daniel Vettercb1793c2012-06-04 18:39:21 +02001400 if (adjusted_mode->flags & DRM_MODE_FLAG_DBLCLK)
Daniel Vetter0af78a22012-05-23 11:30:55 +02001401 return false;
1402
Daniel Vetter083f9562012-04-20 20:23:49 +02001403 DRM_DEBUG_KMS("DP link computation with max lane count %i "
Sonika Jindala8f3ef62015-03-05 10:02:30 +05301404 "max bw %d pixel clock %iKHz\n",
Ville Syrjälä94ca7192015-03-13 19:40:31 +02001405 max_lane_count, common_rates[max_clock],
Damien Lespiau241bfc32013-09-25 16:45:37 +01001406 adjusted_mode->crtc_clock);
Daniel Vetter083f9562012-04-20 20:23:49 +02001407
Daniel Vetter36008362013-03-27 00:44:59 +01001408 /* Walk through all bpp values. Luckily they're all nicely spaced with 2
1409 * bpc in between. */
Daniel Vetter3e7ca982013-06-01 19:45:56 +02001410 bpp = pipe_config->pipe_bpp;
Jani Nikula56071a22014-05-06 14:56:52 +03001411 if (is_edp(intel_dp)) {
Thulasimani,Sivakumar22ce5622015-07-31 11:05:27 +05301412
1413 /* Get bpp from vbt only for panels that dont have bpp in edid */
1414 if (intel_connector->base.display_info.bpc == 0 &&
1415 (dev_priv->vbt.edp_bpp && dev_priv->vbt.edp_bpp < bpp)) {
Jani Nikula56071a22014-05-06 14:56:52 +03001416 DRM_DEBUG_KMS("clamping bpp for eDP panel to BIOS-provided %i\n",
1417 dev_priv->vbt.edp_bpp);
1418 bpp = dev_priv->vbt.edp_bpp;
1419 }
1420
Jani Nikula344c5bb2014-09-09 11:25:13 +03001421 /*
1422 * Use the maximum clock and number of lanes the eDP panel
1423 * advertizes being capable of. The panels are generally
1424 * designed to support only a single clock and lane
1425 * configuration, and typically these values correspond to the
1426 * native resolution of the panel.
1427 */
1428 min_lane_count = max_lane_count;
1429 min_clock = max_clock;
Imre Deak79842112013-07-18 17:44:13 +03001430 }
Daniel Vetter657445f2013-05-04 10:09:18 +02001431
Daniel Vetter36008362013-03-27 00:44:59 +01001432 for (; bpp >= 6*3; bpp -= 2*3) {
Damien Lespiau241bfc32013-09-25 16:45:37 +01001433 mode_rate = intel_dp_link_required(adjusted_mode->crtc_clock,
1434 bpp);
Daniel Vetterc4867932012-04-10 10:42:36 +02001435
Dave Airliec6930992014-07-14 11:04:39 +10001436 for (clock = min_clock; clock <= max_clock; clock++) {
Sonika Jindala8f3ef62015-03-05 10:02:30 +05301437 for (lane_count = min_lane_count;
1438 lane_count <= max_lane_count;
1439 lane_count <<= 1) {
1440
Ville Syrjälä94ca7192015-03-13 19:40:31 +02001441 link_clock = common_rates[clock];
Daniel Vetter36008362013-03-27 00:44:59 +01001442 link_avail = intel_dp_max_data_rate(link_clock,
1443 lane_count);
Ville Syrjälä3685a8f2013-01-17 16:31:28 +02001444
Daniel Vetter36008362013-03-27 00:44:59 +01001445 if (mode_rate <= link_avail) {
1446 goto found;
1447 }
1448 }
1449 }
1450 }
1451
1452 return false;
1453
1454found:
Ville Syrjälä55bc60d2013-01-17 16:31:29 +02001455 if (intel_dp->color_range_auto) {
1456 /*
1457 * See:
1458 * CEA-861-E - 5.1 Default Encoding Parameters
1459 * VESA DisplayPort Ver.1.2a - 5.1.1.1 Video Colorimetry
1460 */
Thierry Reding18316c82012-12-20 15:41:44 +01001461 if (bpp != 18 && drm_match_cea_mode(adjusted_mode) > 1)
Ville Syrjälä55bc60d2013-01-17 16:31:29 +02001462 intel_dp->color_range = DP_COLOR_RANGE_16_235;
1463 else
1464 intel_dp->color_range = 0;
1465 }
1466
Ville Syrjälä3685a8f2013-01-17 16:31:28 +02001467 if (intel_dp->color_range)
Daniel Vetter50f3b012013-03-27 00:44:56 +01001468 pipe_config->limited_color_range = true;
Ville Syrjälä3685a8f2013-01-17 16:31:28 +02001469
Daniel Vetter36008362013-03-27 00:44:59 +01001470 intel_dp->lane_count = lane_count;
Sonika Jindala8f3ef62015-03-05 10:02:30 +05301471
Ville Syrjälä94ca7192015-03-13 19:40:31 +02001472 if (intel_dp->num_sink_rates) {
Ville Syrjäläbc27b7d2015-03-12 17:10:35 +02001473 intel_dp->link_bw = 0;
Sonika Jindala8f3ef62015-03-05 10:02:30 +05301474 intel_dp->rate_select =
Ville Syrjälä94ca7192015-03-13 19:40:31 +02001475 intel_dp_rate_select(intel_dp, common_rates[clock]);
Ville Syrjäläbc27b7d2015-03-12 17:10:35 +02001476 } else {
1477 intel_dp->link_bw =
Ville Syrjälä94ca7192015-03-13 19:40:31 +02001478 drm_dp_link_rate_to_bw_code(common_rates[clock]);
Ville Syrjäläbc27b7d2015-03-12 17:10:35 +02001479 intel_dp->rate_select = 0;
Sonika Jindala8f3ef62015-03-05 10:02:30 +05301480 }
1481
Daniel Vetter657445f2013-05-04 10:09:18 +02001482 pipe_config->pipe_bpp = bpp;
Ville Syrjälä94ca7192015-03-13 19:40:31 +02001483 pipe_config->port_clock = common_rates[clock];
Daniel Vetterc4867932012-04-10 10:42:36 +02001484
Daniel Vetter36008362013-03-27 00:44:59 +01001485 DRM_DEBUG_KMS("DP link bw %02x lane count %d clock %d bpp %d\n",
1486 intel_dp->link_bw, intel_dp->lane_count,
Daniel Vetterff9a6752013-06-01 17:16:21 +02001487 pipe_config->port_clock, bpp);
Daniel Vetter36008362013-03-27 00:44:59 +01001488 DRM_DEBUG_KMS("DP link bw required %i available %i\n",
1489 mode_rate, link_avail);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001490
Daniel Vetter03afc4a2013-04-02 23:42:31 +02001491 intel_link_compute_m_n(bpp, lane_count,
Damien Lespiau241bfc32013-09-25 16:45:37 +01001492 adjusted_mode->crtc_clock,
1493 pipe_config->port_clock,
Daniel Vetter03afc4a2013-04-02 23:42:31 +02001494 &pipe_config->dp_m_n);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001495
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05301496 if (intel_connector->panel.downclock_mode != NULL &&
Vandana Kannan96178ee2015-01-10 02:25:56 +05301497 dev_priv->drrs.type == SEAMLESS_DRRS_SUPPORT) {
Vandana Kannanf769cd22014-08-05 07:51:22 -07001498 pipe_config->has_drrs = true;
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05301499 intel_link_compute_m_n(bpp, lane_count,
1500 intel_connector->panel.downclock_mode->clock,
1501 pipe_config->port_clock,
1502 &pipe_config->dp_m2_n2);
1503 }
1504
Damien Lespiau5416d872014-11-14 17:24:33 +00001505 if (IS_SKYLAKE(dev) && is_edp(intel_dp))
Ville Syrjälä94ca7192015-03-13 19:40:31 +02001506 skl_edp_set_pll_config(pipe_config, common_rates[clock]);
Satheeshakrishna M977bb382014-08-22 09:49:12 +05301507 else if (IS_BROXTON(dev))
1508 /* handled in ddi */;
Damien Lespiau5416d872014-11-14 17:24:33 +00001509 else if (IS_HASWELL(dev) || IS_BROADWELL(dev))
Daniel Vetter0e503382014-07-04 11:26:04 -03001510 hsw_dp_set_ddi_pll_sel(pipe_config, intel_dp->link_bw);
1511 else
1512 intel_dp_set_clock(encoder, pipe_config, intel_dp->link_bw);
Daniel Vetterc6bb3532013-04-19 11:14:33 +02001513
Daniel Vetter36008362013-03-27 00:44:59 +01001514 return true;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001515}
1516
Daniel Vetter7c62a162013-06-01 17:16:20 +02001517static void ironlake_set_pll_cpu_edp(struct intel_dp *intel_dp)
Daniel Vetterea9b6002012-11-29 15:59:31 +01001518{
Daniel Vetter7c62a162013-06-01 17:16:20 +02001519 struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
1520 struct intel_crtc *crtc = to_intel_crtc(dig_port->base.base.crtc);
1521 struct drm_device *dev = crtc->base.dev;
Daniel Vetterea9b6002012-11-29 15:59:31 +01001522 struct drm_i915_private *dev_priv = dev->dev_private;
1523 u32 dpa_ctl;
1524
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02001525 DRM_DEBUG_KMS("eDP PLL enable for clock %d\n",
1526 crtc->config->port_clock);
Daniel Vetterea9b6002012-11-29 15:59:31 +01001527 dpa_ctl = I915_READ(DP_A);
1528 dpa_ctl &= ~DP_PLL_FREQ_MASK;
1529
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02001530 if (crtc->config->port_clock == 162000) {
Daniel Vetter1ce17032012-11-29 15:59:32 +01001531 /* For a long time we've carried around a ILK-DevA w/a for the
1532 * 160MHz clock. If we're really unlucky, it's still required.
1533 */
1534 DRM_DEBUG_KMS("160MHz cpu eDP clock, might need ilk devA w/a\n");
Daniel Vetterea9b6002012-11-29 15:59:31 +01001535 dpa_ctl |= DP_PLL_FREQ_160MHZ;
Daniel Vetter7c62a162013-06-01 17:16:20 +02001536 intel_dp->DP |= DP_PLL_FREQ_160MHZ;
Daniel Vetterea9b6002012-11-29 15:59:31 +01001537 } else {
1538 dpa_ctl |= DP_PLL_FREQ_270MHZ;
Daniel Vetter7c62a162013-06-01 17:16:20 +02001539 intel_dp->DP |= DP_PLL_FREQ_270MHZ;
Daniel Vetterea9b6002012-11-29 15:59:31 +01001540 }
Daniel Vetter1ce17032012-11-29 15:59:32 +01001541
Daniel Vetterea9b6002012-11-29 15:59:31 +01001542 I915_WRITE(DP_A, dpa_ctl);
1543
1544 POSTING_READ(DP_A);
1545 udelay(500);
1546}
1547
Daniel Vetter8ac33ed2014-04-24 23:54:54 +02001548static void intel_dp_prepare(struct intel_encoder *encoder)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001549{
Daniel Vetterb934223d2013-07-21 21:37:05 +02001550 struct drm_device *dev = encoder->base.dev;
Keith Packard417e8222011-11-01 19:54:11 -07001551 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetterb934223d2013-07-21 21:37:05 +02001552 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
Imre Deakbc7d38a2013-05-16 14:40:36 +03001553 enum port port = dp_to_dig_port(intel_dp)->port;
Daniel Vetterb934223d2013-07-21 21:37:05 +02001554 struct intel_crtc *crtc = to_intel_crtc(encoder->base.crtc);
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02001555 struct drm_display_mode *adjusted_mode = &crtc->config->base.adjusted_mode;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001556
Keith Packard417e8222011-11-01 19:54:11 -07001557 /*
Keith Packard1a2eb462011-11-16 16:26:07 -08001558 * There are four kinds of DP registers:
Keith Packard417e8222011-11-01 19:54:11 -07001559 *
1560 * IBX PCH
Keith Packard1a2eb462011-11-16 16:26:07 -08001561 * SNB CPU
1562 * IVB CPU
Keith Packard417e8222011-11-01 19:54:11 -07001563 * CPT PCH
1564 *
1565 * IBX PCH and CPU are the same for almost everything,
1566 * except that the CPU DP PLL is configured in this
1567 * register
1568 *
1569 * CPT PCH is quite different, having many bits moved
1570 * to the TRANS_DP_CTL register instead. That
1571 * configuration happens (oddly) in ironlake_pch_enable
1572 */
Adam Jackson9c9e7922010-04-05 17:57:59 -04001573
Keith Packard417e8222011-11-01 19:54:11 -07001574 /* Preserve the BIOS-computed detected bit. This is
1575 * supposed to be read-only.
1576 */
1577 intel_dp->DP = I915_READ(intel_dp->output_reg) & DP_DETECTED;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001578
Keith Packard417e8222011-11-01 19:54:11 -07001579 /* Handle DP bits in common between all three register formats */
Keith Packard417e8222011-11-01 19:54:11 -07001580 intel_dp->DP |= DP_VOLTAGE_0_4 | DP_PRE_EMPHASIS_0;
Daniel Vetter17aa6be2013-04-30 14:01:40 +02001581 intel_dp->DP |= DP_PORT_WIDTH(intel_dp->lane_count);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001582
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02001583 if (crtc->config->has_audio)
Chris Wilsonea5b2132010-08-04 13:50:23 +01001584 intel_dp->DP |= DP_AUDIO_OUTPUT_ENABLE;
Paulo Zanoni247d89f2012-10-15 15:51:33 -03001585
Keith Packard417e8222011-11-01 19:54:11 -07001586 /* Split out the IBX/CPU vs CPT settings */
Zhenyu Wang32f9d652009-07-24 01:00:32 +08001587
Ville Syrjälä39e5fa82015-05-05 17:17:29 +03001588 if (IS_GEN7(dev) && port == PORT_A) {
Keith Packard1a2eb462011-11-16 16:26:07 -08001589 if (adjusted_mode->flags & DRM_MODE_FLAG_PHSYNC)
1590 intel_dp->DP |= DP_SYNC_HS_HIGH;
1591 if (adjusted_mode->flags & DRM_MODE_FLAG_PVSYNC)
1592 intel_dp->DP |= DP_SYNC_VS_HIGH;
1593 intel_dp->DP |= DP_LINK_TRAIN_OFF_CPT;
1594
Jani Nikula6aba5b62013-10-04 15:08:10 +03001595 if (drm_dp_enhanced_frame_cap(intel_dp->dpcd))
Keith Packard1a2eb462011-11-16 16:26:07 -08001596 intel_dp->DP |= DP_ENHANCED_FRAMING;
1597
Daniel Vetter7c62a162013-06-01 17:16:20 +02001598 intel_dp->DP |= crtc->pipe << 29;
Ville Syrjälä39e5fa82015-05-05 17:17:29 +03001599 } else if (HAS_PCH_CPT(dev) && port != PORT_A) {
Ville Syrjäläe3ef4472015-05-05 17:17:31 +03001600 u32 trans_dp;
1601
Ville Syrjälä39e5fa82015-05-05 17:17:29 +03001602 intel_dp->DP |= DP_LINK_TRAIN_OFF_CPT;
Ville Syrjäläe3ef4472015-05-05 17:17:31 +03001603
1604 trans_dp = I915_READ(TRANS_DP_CTL(crtc->pipe));
1605 if (drm_dp_enhanced_frame_cap(intel_dp->dpcd))
1606 trans_dp |= TRANS_DP_ENH_FRAMING;
1607 else
1608 trans_dp &= ~TRANS_DP_ENH_FRAMING;
1609 I915_WRITE(TRANS_DP_CTL(crtc->pipe), trans_dp);
Ville Syrjälä39e5fa82015-05-05 17:17:29 +03001610 } else {
Jesse Barnesb2634012013-03-28 09:55:40 -07001611 if (!HAS_PCH_SPLIT(dev) && !IS_VALLEYVIEW(dev))
Ville Syrjälä3685a8f2013-01-17 16:31:28 +02001612 intel_dp->DP |= intel_dp->color_range;
Keith Packard417e8222011-11-01 19:54:11 -07001613
1614 if (adjusted_mode->flags & DRM_MODE_FLAG_PHSYNC)
1615 intel_dp->DP |= DP_SYNC_HS_HIGH;
1616 if (adjusted_mode->flags & DRM_MODE_FLAG_PVSYNC)
1617 intel_dp->DP |= DP_SYNC_VS_HIGH;
1618 intel_dp->DP |= DP_LINK_TRAIN_OFF;
1619
Jani Nikula6aba5b62013-10-04 15:08:10 +03001620 if (drm_dp_enhanced_frame_cap(intel_dp->dpcd))
Keith Packard417e8222011-11-01 19:54:11 -07001621 intel_dp->DP |= DP_ENHANCED_FRAMING;
1622
Ville Syrjälä39e5fa82015-05-05 17:17:29 +03001623 if (IS_CHERRYVIEW(dev))
Chon Ming Lee44f37d12014-04-09 13:28:21 +03001624 intel_dp->DP |= DP_PIPE_SELECT_CHV(crtc->pipe);
Ville Syrjälä39e5fa82015-05-05 17:17:29 +03001625 else if (crtc->pipe == PIPE_B)
1626 intel_dp->DP |= DP_PIPEB_SELECT;
Zhenyu Wang32f9d652009-07-24 01:00:32 +08001627 }
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001628}
1629
Paulo Zanoniffd6749d2013-12-19 14:29:42 -02001630#define IDLE_ON_MASK (PP_ON | PP_SEQUENCE_MASK | 0 | PP_SEQUENCE_STATE_MASK)
1631#define IDLE_ON_VALUE (PP_ON | PP_SEQUENCE_NONE | 0 | PP_SEQUENCE_STATE_ON_IDLE)
Keith Packard99ea7122011-11-01 19:57:50 -07001632
Paulo Zanoni1a5ef5b2013-12-19 14:29:43 -02001633#define IDLE_OFF_MASK (PP_ON | PP_SEQUENCE_MASK | 0 | 0)
1634#define IDLE_OFF_VALUE (0 | PP_SEQUENCE_NONE | 0 | 0)
Keith Packard99ea7122011-11-01 19:57:50 -07001635
Paulo Zanoniffd6749d2013-12-19 14:29:42 -02001636#define IDLE_CYCLE_MASK (PP_ON | PP_SEQUENCE_MASK | PP_CYCLE_DELAY_ACTIVE | PP_SEQUENCE_STATE_MASK)
1637#define IDLE_CYCLE_VALUE (0 | PP_SEQUENCE_NONE | 0 | PP_SEQUENCE_STATE_OFF_IDLE)
Keith Packard99ea7122011-11-01 19:57:50 -07001638
Daniel Vetter4be73782014-01-17 14:39:48 +01001639static void wait_panel_status(struct intel_dp *intel_dp,
Keith Packard99ea7122011-11-01 19:57:50 -07001640 u32 mask,
1641 u32 value)
1642{
Paulo Zanoni30add222012-10-26 19:05:45 -02001643 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Keith Packard99ea7122011-11-01 19:57:50 -07001644 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes453c5422013-03-28 09:55:41 -07001645 u32 pp_stat_reg, pp_ctrl_reg;
1646
Ville Syrjäläe39b9992014-09-04 14:53:14 +03001647 lockdep_assert_held(&dev_priv->pps_mutex);
1648
Jani Nikulabf13e812013-09-06 07:40:05 +03001649 pp_stat_reg = _pp_stat_reg(intel_dp);
1650 pp_ctrl_reg = _pp_ctrl_reg(intel_dp);
Keith Packard99ea7122011-11-01 19:57:50 -07001651
1652 DRM_DEBUG_KMS("mask %08x value %08x status %08x control %08x\n",
Jesse Barnes453c5422013-03-28 09:55:41 -07001653 mask, value,
1654 I915_READ(pp_stat_reg),
1655 I915_READ(pp_ctrl_reg));
Keith Packard99ea7122011-11-01 19:57:50 -07001656
Jesse Barnes453c5422013-03-28 09:55:41 -07001657 if (_wait_for((I915_READ(pp_stat_reg) & mask) == value, 5000, 10)) {
Keith Packard99ea7122011-11-01 19:57:50 -07001658 DRM_ERROR("Panel status timeout: status %08x control %08x\n",
Jesse Barnes453c5422013-03-28 09:55:41 -07001659 I915_READ(pp_stat_reg),
1660 I915_READ(pp_ctrl_reg));
Keith Packard99ea7122011-11-01 19:57:50 -07001661 }
Chris Wilson54c136d2013-12-02 09:57:16 +00001662
1663 DRM_DEBUG_KMS("Wait complete\n");
Keith Packard99ea7122011-11-01 19:57:50 -07001664}
1665
Daniel Vetter4be73782014-01-17 14:39:48 +01001666static void wait_panel_on(struct intel_dp *intel_dp)
Keith Packard99ea7122011-11-01 19:57:50 -07001667{
1668 DRM_DEBUG_KMS("Wait for panel power on\n");
Daniel Vetter4be73782014-01-17 14:39:48 +01001669 wait_panel_status(intel_dp, IDLE_ON_MASK, IDLE_ON_VALUE);
Keith Packard99ea7122011-11-01 19:57:50 -07001670}
1671
Daniel Vetter4be73782014-01-17 14:39:48 +01001672static void wait_panel_off(struct intel_dp *intel_dp)
Keith Packardbd943152011-09-18 23:09:52 -07001673{
Keith Packardbd943152011-09-18 23:09:52 -07001674 DRM_DEBUG_KMS("Wait for panel power off time\n");
Daniel Vetter4be73782014-01-17 14:39:48 +01001675 wait_panel_status(intel_dp, IDLE_OFF_MASK, IDLE_OFF_VALUE);
Keith Packardbd943152011-09-18 23:09:52 -07001676}
Keith Packardbd943152011-09-18 23:09:52 -07001677
Daniel Vetter4be73782014-01-17 14:39:48 +01001678static void wait_panel_power_cycle(struct intel_dp *intel_dp)
Keith Packard99ea7122011-11-01 19:57:50 -07001679{
1680 DRM_DEBUG_KMS("Wait for panel power cycle\n");
Paulo Zanonidce56b32013-12-19 14:29:40 -02001681
1682 /* When we disable the VDD override bit last we have to do the manual
1683 * wait. */
1684 wait_remaining_ms_from_jiffies(intel_dp->last_power_cycle,
1685 intel_dp->panel_power_cycle_delay);
1686
Daniel Vetter4be73782014-01-17 14:39:48 +01001687 wait_panel_status(intel_dp, IDLE_CYCLE_MASK, IDLE_CYCLE_VALUE);
Keith Packard99ea7122011-11-01 19:57:50 -07001688}
Keith Packardbd943152011-09-18 23:09:52 -07001689
Daniel Vetter4be73782014-01-17 14:39:48 +01001690static void wait_backlight_on(struct intel_dp *intel_dp)
Paulo Zanonidce56b32013-12-19 14:29:40 -02001691{
1692 wait_remaining_ms_from_jiffies(intel_dp->last_power_on,
1693 intel_dp->backlight_on_delay);
1694}
1695
Daniel Vetter4be73782014-01-17 14:39:48 +01001696static void edp_wait_backlight_off(struct intel_dp *intel_dp)
Paulo Zanonidce56b32013-12-19 14:29:40 -02001697{
1698 wait_remaining_ms_from_jiffies(intel_dp->last_backlight_off,
1699 intel_dp->backlight_off_delay);
1700}
Keith Packard99ea7122011-11-01 19:57:50 -07001701
Keith Packard832dd3c2011-11-01 19:34:06 -07001702/* Read the current pp_control value, unlocking the register if it
1703 * is locked
1704 */
1705
Jesse Barnes453c5422013-03-28 09:55:41 -07001706static u32 ironlake_get_pp_control(struct intel_dp *intel_dp)
Keith Packard832dd3c2011-11-01 19:34:06 -07001707{
Jesse Barnes453c5422013-03-28 09:55:41 -07001708 struct drm_device *dev = intel_dp_to_dev(intel_dp);
1709 struct drm_i915_private *dev_priv = dev->dev_private;
1710 u32 control;
Jesse Barnes453c5422013-03-28 09:55:41 -07001711
Ville Syrjäläe39b9992014-09-04 14:53:14 +03001712 lockdep_assert_held(&dev_priv->pps_mutex);
1713
Jani Nikulabf13e812013-09-06 07:40:05 +03001714 control = I915_READ(_pp_ctrl_reg(intel_dp));
Vandana Kannanb0a08be2015-06-18 11:00:55 +05301715 if (!IS_BROXTON(dev)) {
1716 control &= ~PANEL_UNLOCK_MASK;
1717 control |= PANEL_UNLOCK_REGS;
1718 }
Keith Packard832dd3c2011-11-01 19:34:06 -07001719 return control;
Keith Packardbd943152011-09-18 23:09:52 -07001720}
1721
Ville Syrjälä951468f2014-09-04 14:55:31 +03001722/*
1723 * Must be paired with edp_panel_vdd_off().
1724 * Must hold pps_mutex around the whole on/off sequence.
1725 * Can be nested with intel_edp_panel_vdd_{on,off}() calls.
1726 */
Ville Syrjälä1e0560e2014-08-19 13:24:25 +03001727static bool edp_panel_vdd_on(struct intel_dp *intel_dp)
Jesse Barnes5d613502011-01-24 17:10:54 -08001728{
Paulo Zanoni30add222012-10-26 19:05:45 -02001729 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Imre Deak4e6e1a52014-03-27 17:45:11 +02001730 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
1731 struct intel_encoder *intel_encoder = &intel_dig_port->base;
Jesse Barnes5d613502011-01-24 17:10:54 -08001732 struct drm_i915_private *dev_priv = dev->dev_private;
Imre Deak4e6e1a52014-03-27 17:45:11 +02001733 enum intel_display_power_domain power_domain;
Jesse Barnes5d613502011-01-24 17:10:54 -08001734 u32 pp;
Jesse Barnes453c5422013-03-28 09:55:41 -07001735 u32 pp_stat_reg, pp_ctrl_reg;
Jani Nikulaadddaaf2014-03-14 16:51:13 +02001736 bool need_to_disable = !intel_dp->want_panel_vdd;
Jesse Barnes5d613502011-01-24 17:10:54 -08001737
Ville Syrjäläe39b9992014-09-04 14:53:14 +03001738 lockdep_assert_held(&dev_priv->pps_mutex);
1739
Keith Packard97af61f572011-09-28 16:23:51 -07001740 if (!is_edp(intel_dp))
Jani Nikulaadddaaf2014-03-14 16:51:13 +02001741 return false;
Keith Packardbd943152011-09-18 23:09:52 -07001742
Egbert Eich2c623c12014-11-25 12:54:57 +01001743 cancel_delayed_work(&intel_dp->panel_vdd_work);
Keith Packardbd943152011-09-18 23:09:52 -07001744 intel_dp->want_panel_vdd = true;
Keith Packard99ea7122011-11-01 19:57:50 -07001745
Daniel Vetter4be73782014-01-17 14:39:48 +01001746 if (edp_have_panel_vdd(intel_dp))
Jani Nikulaadddaaf2014-03-14 16:51:13 +02001747 return need_to_disable;
Paulo Zanonib0665d52013-10-30 19:50:27 -02001748
Imre Deak4e6e1a52014-03-27 17:45:11 +02001749 power_domain = intel_display_port_power_domain(intel_encoder);
1750 intel_display_power_get(dev_priv, power_domain);
Paulo Zanonie9cb81a2013-11-21 13:47:23 -02001751
Ville Syrjälä3936fcf2014-10-16 21:30:02 +03001752 DRM_DEBUG_KMS("Turning eDP port %c VDD on\n",
1753 port_name(intel_dig_port->port));
Keith Packardbd943152011-09-18 23:09:52 -07001754
Daniel Vetter4be73782014-01-17 14:39:48 +01001755 if (!edp_have_panel_power(intel_dp))
1756 wait_panel_power_cycle(intel_dp);
Keith Packard99ea7122011-11-01 19:57:50 -07001757
Jesse Barnes453c5422013-03-28 09:55:41 -07001758 pp = ironlake_get_pp_control(intel_dp);
Jesse Barnes5d613502011-01-24 17:10:54 -08001759 pp |= EDP_FORCE_VDD;
Keith Packardebf33b12011-09-29 15:53:27 -07001760
Jani Nikulabf13e812013-09-06 07:40:05 +03001761 pp_stat_reg = _pp_stat_reg(intel_dp);
1762 pp_ctrl_reg = _pp_ctrl_reg(intel_dp);
Jesse Barnes453c5422013-03-28 09:55:41 -07001763
1764 I915_WRITE(pp_ctrl_reg, pp);
1765 POSTING_READ(pp_ctrl_reg);
1766 DRM_DEBUG_KMS("PP_STATUS: 0x%08x PP_CONTROL: 0x%08x\n",
1767 I915_READ(pp_stat_reg), I915_READ(pp_ctrl_reg));
Keith Packardebf33b12011-09-29 15:53:27 -07001768 /*
1769 * If the panel wasn't on, delay before accessing aux channel
1770 */
Daniel Vetter4be73782014-01-17 14:39:48 +01001771 if (!edp_have_panel_power(intel_dp)) {
Ville Syrjälä3936fcf2014-10-16 21:30:02 +03001772 DRM_DEBUG_KMS("eDP port %c panel power wasn't enabled\n",
1773 port_name(intel_dig_port->port));
Keith Packardf01eca22011-09-28 16:48:10 -07001774 msleep(intel_dp->panel_power_up_delay);
Keith Packardf01eca22011-09-28 16:48:10 -07001775 }
Jani Nikulaadddaaf2014-03-14 16:51:13 +02001776
1777 return need_to_disable;
1778}
1779
Ville Syrjälä951468f2014-09-04 14:55:31 +03001780/*
1781 * Must be paired with intel_edp_panel_vdd_off() or
1782 * intel_edp_panel_off().
1783 * Nested calls to these functions are not allowed since
1784 * we drop the lock. Caller must use some higher level
1785 * locking to prevent nested calls from other threads.
1786 */
Daniel Vetterb80d6c72014-03-19 15:54:37 +01001787void intel_edp_panel_vdd_on(struct intel_dp *intel_dp)
Jani Nikulaadddaaf2014-03-14 16:51:13 +02001788{
Ville Syrjäläc695b6b2014-08-18 22:16:03 +03001789 bool vdd;
Jani Nikulaadddaaf2014-03-14 16:51:13 +02001790
Ville Syrjäläc695b6b2014-08-18 22:16:03 +03001791 if (!is_edp(intel_dp))
1792 return;
1793
Ville Syrjälä773538e82014-09-04 14:54:56 +03001794 pps_lock(intel_dp);
Ville Syrjäläc695b6b2014-08-18 22:16:03 +03001795 vdd = edp_panel_vdd_on(intel_dp);
Ville Syrjälä773538e82014-09-04 14:54:56 +03001796 pps_unlock(intel_dp);
Ville Syrjäläc695b6b2014-08-18 22:16:03 +03001797
Rob Clarke2c719b2014-12-15 13:56:32 -05001798 I915_STATE_WARN(!vdd, "eDP port %c VDD already requested on\n",
Ville Syrjälä3936fcf2014-10-16 21:30:02 +03001799 port_name(dp_to_dig_port(intel_dp)->port));
Jesse Barnes5d613502011-01-24 17:10:54 -08001800}
1801
Daniel Vetter4be73782014-01-17 14:39:48 +01001802static void edp_panel_vdd_off_sync(struct intel_dp *intel_dp)
Jesse Barnes5d613502011-01-24 17:10:54 -08001803{
Paulo Zanoni30add222012-10-26 19:05:45 -02001804 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Jesse Barnes5d613502011-01-24 17:10:54 -08001805 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjäläbe2c9192014-08-18 22:16:01 +03001806 struct intel_digital_port *intel_dig_port =
1807 dp_to_dig_port(intel_dp);
1808 struct intel_encoder *intel_encoder = &intel_dig_port->base;
1809 enum intel_display_power_domain power_domain;
Jesse Barnes5d613502011-01-24 17:10:54 -08001810 u32 pp;
Jesse Barnes453c5422013-03-28 09:55:41 -07001811 u32 pp_stat_reg, pp_ctrl_reg;
Jesse Barnes5d613502011-01-24 17:10:54 -08001812
Ville Syrjäläe39b9992014-09-04 14:53:14 +03001813 lockdep_assert_held(&dev_priv->pps_mutex);
Daniel Vettera0e99e62012-12-02 01:05:46 +01001814
Ville Syrjälä15e899a2014-08-18 22:16:02 +03001815 WARN_ON(intel_dp->want_panel_vdd);
Imre Deak4e6e1a52014-03-27 17:45:11 +02001816
Ville Syrjälä15e899a2014-08-18 22:16:02 +03001817 if (!edp_have_panel_vdd(intel_dp))
Ville Syrjäläbe2c9192014-08-18 22:16:01 +03001818 return;
Paulo Zanonib0665d52013-10-30 19:50:27 -02001819
Ville Syrjälä3936fcf2014-10-16 21:30:02 +03001820 DRM_DEBUG_KMS("Turning eDP port %c VDD off\n",
1821 port_name(intel_dig_port->port));
Jesse Barnes453c5422013-03-28 09:55:41 -07001822
Ville Syrjäläbe2c9192014-08-18 22:16:01 +03001823 pp = ironlake_get_pp_control(intel_dp);
1824 pp &= ~EDP_FORCE_VDD;
Jesse Barnes453c5422013-03-28 09:55:41 -07001825
Ville Syrjäläbe2c9192014-08-18 22:16:01 +03001826 pp_ctrl_reg = _pp_ctrl_reg(intel_dp);
1827 pp_stat_reg = _pp_stat_reg(intel_dp);
Jesse Barnes5d613502011-01-24 17:10:54 -08001828
Ville Syrjäläbe2c9192014-08-18 22:16:01 +03001829 I915_WRITE(pp_ctrl_reg, pp);
1830 POSTING_READ(pp_ctrl_reg);
Paulo Zanoni90791a52013-12-06 17:32:42 -02001831
Ville Syrjäläbe2c9192014-08-18 22:16:01 +03001832 /* Make sure sequencer is idle before allowing subsequent activity */
1833 DRM_DEBUG_KMS("PP_STATUS: 0x%08x PP_CONTROL: 0x%08x\n",
1834 I915_READ(pp_stat_reg), I915_READ(pp_ctrl_reg));
Paulo Zanonie9cb81a2013-11-21 13:47:23 -02001835
Ville Syrjäläbe2c9192014-08-18 22:16:01 +03001836 if ((pp & POWER_TARGET_ON) == 0)
1837 intel_dp->last_power_cycle = jiffies;
Paulo Zanonie9cb81a2013-11-21 13:47:23 -02001838
Ville Syrjäläbe2c9192014-08-18 22:16:01 +03001839 power_domain = intel_display_port_power_domain(intel_encoder);
1840 intel_display_power_put(dev_priv, power_domain);
Keith Packardbd943152011-09-18 23:09:52 -07001841}
1842
Daniel Vetter4be73782014-01-17 14:39:48 +01001843static void edp_panel_vdd_work(struct work_struct *__work)
Keith Packardbd943152011-09-18 23:09:52 -07001844{
1845 struct intel_dp *intel_dp = container_of(to_delayed_work(__work),
1846 struct intel_dp, panel_vdd_work);
Keith Packardbd943152011-09-18 23:09:52 -07001847
Ville Syrjälä773538e82014-09-04 14:54:56 +03001848 pps_lock(intel_dp);
Ville Syrjälä15e899a2014-08-18 22:16:02 +03001849 if (!intel_dp->want_panel_vdd)
1850 edp_panel_vdd_off_sync(intel_dp);
Ville Syrjälä773538e82014-09-04 14:54:56 +03001851 pps_unlock(intel_dp);
Keith Packardbd943152011-09-18 23:09:52 -07001852}
1853
Imre Deakaba86892014-07-30 15:57:31 +03001854static void edp_panel_vdd_schedule_off(struct intel_dp *intel_dp)
1855{
1856 unsigned long delay;
1857
1858 /*
1859 * Queue the timer to fire a long time from now (relative to the power
1860 * down delay) to keep the panel power up across a sequence of
1861 * operations.
1862 */
1863 delay = msecs_to_jiffies(intel_dp->panel_power_cycle_delay * 5);
1864 schedule_delayed_work(&intel_dp->panel_vdd_work, delay);
1865}
1866
Ville Syrjälä951468f2014-09-04 14:55:31 +03001867/*
1868 * Must be paired with edp_panel_vdd_on().
1869 * Must hold pps_mutex around the whole on/off sequence.
1870 * Can be nested with intel_edp_panel_vdd_{on,off}() calls.
1871 */
Daniel Vetter4be73782014-01-17 14:39:48 +01001872static void edp_panel_vdd_off(struct intel_dp *intel_dp, bool sync)
Keith Packardbd943152011-09-18 23:09:52 -07001873{
Ville Syrjäläe39b9992014-09-04 14:53:14 +03001874 struct drm_i915_private *dev_priv =
1875 intel_dp_to_dev(intel_dp)->dev_private;
1876
1877 lockdep_assert_held(&dev_priv->pps_mutex);
1878
Keith Packard97af61f572011-09-28 16:23:51 -07001879 if (!is_edp(intel_dp))
1880 return;
Jesse Barnes5d613502011-01-24 17:10:54 -08001881
Rob Clarke2c719b2014-12-15 13:56:32 -05001882 I915_STATE_WARN(!intel_dp->want_panel_vdd, "eDP port %c VDD not forced on",
Ville Syrjälä3936fcf2014-10-16 21:30:02 +03001883 port_name(dp_to_dig_port(intel_dp)->port));
Keith Packardf2e8b182011-11-01 20:01:35 -07001884
Keith Packardbd943152011-09-18 23:09:52 -07001885 intel_dp->want_panel_vdd = false;
1886
Imre Deakaba86892014-07-30 15:57:31 +03001887 if (sync)
Daniel Vetter4be73782014-01-17 14:39:48 +01001888 edp_panel_vdd_off_sync(intel_dp);
Imre Deakaba86892014-07-30 15:57:31 +03001889 else
1890 edp_panel_vdd_schedule_off(intel_dp);
Jesse Barnes5d613502011-01-24 17:10:54 -08001891}
1892
Ville Syrjälä9f0fb5b2014-10-16 21:27:32 +03001893static void edp_panel_on(struct intel_dp *intel_dp)
Jesse Barnes9934c132010-07-22 13:18:19 -07001894{
Paulo Zanoni30add222012-10-26 19:05:45 -02001895 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Jesse Barnes9934c132010-07-22 13:18:19 -07001896 struct drm_i915_private *dev_priv = dev->dev_private;
Keith Packard99ea7122011-11-01 19:57:50 -07001897 u32 pp;
Jesse Barnes453c5422013-03-28 09:55:41 -07001898 u32 pp_ctrl_reg;
Jesse Barnes9934c132010-07-22 13:18:19 -07001899
Ville Syrjälä9f0fb5b2014-10-16 21:27:32 +03001900 lockdep_assert_held(&dev_priv->pps_mutex);
1901
Keith Packard97af61f572011-09-28 16:23:51 -07001902 if (!is_edp(intel_dp))
Keith Packardbd943152011-09-18 23:09:52 -07001903 return;
Keith Packard99ea7122011-11-01 19:57:50 -07001904
Ville Syrjälä3936fcf2014-10-16 21:30:02 +03001905 DRM_DEBUG_KMS("Turn eDP port %c panel power on\n",
1906 port_name(dp_to_dig_port(intel_dp)->port));
Keith Packard99ea7122011-11-01 19:57:50 -07001907
Ville Syrjäläe7a89ac2014-10-16 21:30:07 +03001908 if (WARN(edp_have_panel_power(intel_dp),
1909 "eDP port %c panel power already on\n",
1910 port_name(dp_to_dig_port(intel_dp)->port)))
Ville Syrjälä9f0fb5b2014-10-16 21:27:32 +03001911 return;
Jesse Barnes9934c132010-07-22 13:18:19 -07001912
Daniel Vetter4be73782014-01-17 14:39:48 +01001913 wait_panel_power_cycle(intel_dp);
Jesse Barnes37c6c9b2010-08-11 10:04:43 -07001914
Jani Nikulabf13e812013-09-06 07:40:05 +03001915 pp_ctrl_reg = _pp_ctrl_reg(intel_dp);
Jesse Barnes453c5422013-03-28 09:55:41 -07001916 pp = ironlake_get_pp_control(intel_dp);
Keith Packard05ce1a42011-09-29 16:33:01 -07001917 if (IS_GEN5(dev)) {
1918 /* ILK workaround: disable reset around power sequence */
1919 pp &= ~PANEL_POWER_RESET;
Jani Nikulabf13e812013-09-06 07:40:05 +03001920 I915_WRITE(pp_ctrl_reg, pp);
1921 POSTING_READ(pp_ctrl_reg);
Keith Packard05ce1a42011-09-29 16:33:01 -07001922 }
Jesse Barnes37c6c9b2010-08-11 10:04:43 -07001923
Keith Packard1c0ae802011-09-19 13:59:29 -07001924 pp |= POWER_TARGET_ON;
Keith Packard99ea7122011-11-01 19:57:50 -07001925 if (!IS_GEN5(dev))
1926 pp |= PANEL_POWER_RESET;
1927
Jesse Barnes453c5422013-03-28 09:55:41 -07001928 I915_WRITE(pp_ctrl_reg, pp);
1929 POSTING_READ(pp_ctrl_reg);
Jesse Barnes9934c132010-07-22 13:18:19 -07001930
Daniel Vetter4be73782014-01-17 14:39:48 +01001931 wait_panel_on(intel_dp);
Paulo Zanonidce56b32013-12-19 14:29:40 -02001932 intel_dp->last_power_on = jiffies;
Jesse Barnes9934c132010-07-22 13:18:19 -07001933
Keith Packard05ce1a42011-09-29 16:33:01 -07001934 if (IS_GEN5(dev)) {
1935 pp |= PANEL_POWER_RESET; /* restore panel reset bit */
Jani Nikulabf13e812013-09-06 07:40:05 +03001936 I915_WRITE(pp_ctrl_reg, pp);
1937 POSTING_READ(pp_ctrl_reg);
Keith Packard05ce1a42011-09-29 16:33:01 -07001938 }
Ville Syrjälä9f0fb5b2014-10-16 21:27:32 +03001939}
Ville Syrjäläe39b9992014-09-04 14:53:14 +03001940
Ville Syrjälä9f0fb5b2014-10-16 21:27:32 +03001941void intel_edp_panel_on(struct intel_dp *intel_dp)
1942{
1943 if (!is_edp(intel_dp))
1944 return;
1945
1946 pps_lock(intel_dp);
1947 edp_panel_on(intel_dp);
Ville Syrjälä773538e82014-09-04 14:54:56 +03001948 pps_unlock(intel_dp);
Jesse Barnes9934c132010-07-22 13:18:19 -07001949}
1950
Ville Syrjälä9f0fb5b2014-10-16 21:27:32 +03001951
1952static void edp_panel_off(struct intel_dp *intel_dp)
Jesse Barnes9934c132010-07-22 13:18:19 -07001953{
Imre Deak4e6e1a52014-03-27 17:45:11 +02001954 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
1955 struct intel_encoder *intel_encoder = &intel_dig_port->base;
Paulo Zanoni30add222012-10-26 19:05:45 -02001956 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Jesse Barnes9934c132010-07-22 13:18:19 -07001957 struct drm_i915_private *dev_priv = dev->dev_private;
Imre Deak4e6e1a52014-03-27 17:45:11 +02001958 enum intel_display_power_domain power_domain;
Keith Packard99ea7122011-11-01 19:57:50 -07001959 u32 pp;
Jesse Barnes453c5422013-03-28 09:55:41 -07001960 u32 pp_ctrl_reg;
Jesse Barnes9934c132010-07-22 13:18:19 -07001961
Ville Syrjälä9f0fb5b2014-10-16 21:27:32 +03001962 lockdep_assert_held(&dev_priv->pps_mutex);
1963
Keith Packard97af61f572011-09-28 16:23:51 -07001964 if (!is_edp(intel_dp))
1965 return;
Jesse Barnes37c6c9b2010-08-11 10:04:43 -07001966
Ville Syrjälä3936fcf2014-10-16 21:30:02 +03001967 DRM_DEBUG_KMS("Turn eDP port %c panel power off\n",
1968 port_name(dp_to_dig_port(intel_dp)->port));
Jesse Barnes37c6c9b2010-08-11 10:04:43 -07001969
Ville Syrjälä3936fcf2014-10-16 21:30:02 +03001970 WARN(!intel_dp->want_panel_vdd, "Need eDP port %c VDD to turn off panel\n",
1971 port_name(dp_to_dig_port(intel_dp)->port));
Jani Nikula24f3e092014-03-17 16:43:36 +02001972
Jesse Barnes453c5422013-03-28 09:55:41 -07001973 pp = ironlake_get_pp_control(intel_dp);
Daniel Vetter35a38552012-08-12 22:17:14 +02001974 /* We need to switch off panel power _and_ force vdd, for otherwise some
1975 * panels get very unhappy and cease to work. */
Patrik Jakobssonb3064152014-03-04 00:42:44 +01001976 pp &= ~(POWER_TARGET_ON | PANEL_POWER_RESET | EDP_FORCE_VDD |
1977 EDP_BLC_ENABLE);
Jesse Barnes453c5422013-03-28 09:55:41 -07001978
Jani Nikulabf13e812013-09-06 07:40:05 +03001979 pp_ctrl_reg = _pp_ctrl_reg(intel_dp);
Jesse Barnes453c5422013-03-28 09:55:41 -07001980
Paulo Zanoni849e39f2014-03-07 20:05:20 -03001981 intel_dp->want_panel_vdd = false;
1982
Jesse Barnes453c5422013-03-28 09:55:41 -07001983 I915_WRITE(pp_ctrl_reg, pp);
1984 POSTING_READ(pp_ctrl_reg);
Jesse Barnes9934c132010-07-22 13:18:19 -07001985
Paulo Zanonidce56b32013-12-19 14:29:40 -02001986 intel_dp->last_power_cycle = jiffies;
Daniel Vetter4be73782014-01-17 14:39:48 +01001987 wait_panel_off(intel_dp);
Paulo Zanoni849e39f2014-03-07 20:05:20 -03001988
1989 /* We got a reference when we enabled the VDD. */
Imre Deak4e6e1a52014-03-27 17:45:11 +02001990 power_domain = intel_display_port_power_domain(intel_encoder);
1991 intel_display_power_put(dev_priv, power_domain);
Ville Syrjälä9f0fb5b2014-10-16 21:27:32 +03001992}
Ville Syrjäläe39b9992014-09-04 14:53:14 +03001993
Ville Syrjälä9f0fb5b2014-10-16 21:27:32 +03001994void intel_edp_panel_off(struct intel_dp *intel_dp)
1995{
1996 if (!is_edp(intel_dp))
1997 return;
1998
1999 pps_lock(intel_dp);
2000 edp_panel_off(intel_dp);
Ville Syrjälä773538e82014-09-04 14:54:56 +03002001 pps_unlock(intel_dp);
Jesse Barnes9934c132010-07-22 13:18:19 -07002002}
2003
Jani Nikula1250d102014-08-12 17:11:39 +03002004/* Enable backlight in the panel power control. */
2005static void _intel_edp_backlight_on(struct intel_dp *intel_dp)
Zhenyu Wang32f9d652009-07-24 01:00:32 +08002006{
Paulo Zanonida63a9f2012-10-26 19:05:46 -02002007 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
2008 struct drm_device *dev = intel_dig_port->base.base.dev;
Zhenyu Wang32f9d652009-07-24 01:00:32 +08002009 struct drm_i915_private *dev_priv = dev->dev_private;
2010 u32 pp;
Jesse Barnes453c5422013-03-28 09:55:41 -07002011 u32 pp_ctrl_reg;
Zhenyu Wang32f9d652009-07-24 01:00:32 +08002012
Jesse Barnes01cb9ea2010-10-07 16:01:12 -07002013 /*
2014 * If we enable the backlight right away following a panel power
2015 * on, we may see slight flicker as the panel syncs with the eDP
2016 * link. So delay a bit to make sure the image is solid before
2017 * allowing it to appear.
2018 */
Daniel Vetter4be73782014-01-17 14:39:48 +01002019 wait_backlight_on(intel_dp);
Ville Syrjäläe39b9992014-09-04 14:53:14 +03002020
Ville Syrjälä773538e82014-09-04 14:54:56 +03002021 pps_lock(intel_dp);
Ville Syrjäläe39b9992014-09-04 14:53:14 +03002022
Jesse Barnes453c5422013-03-28 09:55:41 -07002023 pp = ironlake_get_pp_control(intel_dp);
Zhenyu Wang32f9d652009-07-24 01:00:32 +08002024 pp |= EDP_BLC_ENABLE;
Jesse Barnes453c5422013-03-28 09:55:41 -07002025
Jani Nikulabf13e812013-09-06 07:40:05 +03002026 pp_ctrl_reg = _pp_ctrl_reg(intel_dp);
Jesse Barnes453c5422013-03-28 09:55:41 -07002027
2028 I915_WRITE(pp_ctrl_reg, pp);
2029 POSTING_READ(pp_ctrl_reg);
Ville Syrjäläe39b9992014-09-04 14:53:14 +03002030
Ville Syrjälä773538e82014-09-04 14:54:56 +03002031 pps_unlock(intel_dp);
Zhenyu Wang32f9d652009-07-24 01:00:32 +08002032}
2033
Jani Nikula1250d102014-08-12 17:11:39 +03002034/* Enable backlight PWM and backlight PP control. */
2035void intel_edp_backlight_on(struct intel_dp *intel_dp)
2036{
2037 if (!is_edp(intel_dp))
2038 return;
2039
2040 DRM_DEBUG_KMS("\n");
2041
2042 intel_panel_enable_backlight(intel_dp->attached_connector);
2043 _intel_edp_backlight_on(intel_dp);
2044}
2045
2046/* Disable backlight in the panel power control. */
2047static void _intel_edp_backlight_off(struct intel_dp *intel_dp)
Zhenyu Wang32f9d652009-07-24 01:00:32 +08002048{
Paulo Zanoni30add222012-10-26 19:05:45 -02002049 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Zhenyu Wang32f9d652009-07-24 01:00:32 +08002050 struct drm_i915_private *dev_priv = dev->dev_private;
2051 u32 pp;
Jesse Barnes453c5422013-03-28 09:55:41 -07002052 u32 pp_ctrl_reg;
Zhenyu Wang32f9d652009-07-24 01:00:32 +08002053
Keith Packardf01eca22011-09-28 16:48:10 -07002054 if (!is_edp(intel_dp))
2055 return;
2056
Ville Syrjälä773538e82014-09-04 14:54:56 +03002057 pps_lock(intel_dp);
Ville Syrjäläe39b9992014-09-04 14:53:14 +03002058
Jesse Barnes453c5422013-03-28 09:55:41 -07002059 pp = ironlake_get_pp_control(intel_dp);
Zhenyu Wang32f9d652009-07-24 01:00:32 +08002060 pp &= ~EDP_BLC_ENABLE;
Jesse Barnes453c5422013-03-28 09:55:41 -07002061
Jani Nikulabf13e812013-09-06 07:40:05 +03002062 pp_ctrl_reg = _pp_ctrl_reg(intel_dp);
Jesse Barnes453c5422013-03-28 09:55:41 -07002063
2064 I915_WRITE(pp_ctrl_reg, pp);
2065 POSTING_READ(pp_ctrl_reg);
Jesse Barnesf7d23232014-03-31 11:13:56 -07002066
Ville Syrjälä773538e82014-09-04 14:54:56 +03002067 pps_unlock(intel_dp);
Ville Syrjäläe39b9992014-09-04 14:53:14 +03002068
Paulo Zanonidce56b32013-12-19 14:29:40 -02002069 intel_dp->last_backlight_off = jiffies;
Jesse Barnesf7d23232014-03-31 11:13:56 -07002070 edp_wait_backlight_off(intel_dp);
Jani Nikula1250d102014-08-12 17:11:39 +03002071}
Jesse Barnesf7d23232014-03-31 11:13:56 -07002072
Jani Nikula1250d102014-08-12 17:11:39 +03002073/* Disable backlight PP control and backlight PWM. */
2074void intel_edp_backlight_off(struct intel_dp *intel_dp)
2075{
2076 if (!is_edp(intel_dp))
2077 return;
2078
2079 DRM_DEBUG_KMS("\n");
2080
2081 _intel_edp_backlight_off(intel_dp);
Jesse Barnesf7d23232014-03-31 11:13:56 -07002082 intel_panel_disable_backlight(intel_dp->attached_connector);
Zhenyu Wang32f9d652009-07-24 01:00:32 +08002083}
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002084
Jani Nikula73580fb72014-08-12 17:11:41 +03002085/*
2086 * Hook for controlling the panel power control backlight through the bl_power
2087 * sysfs attribute. Take care to handle multiple calls.
2088 */
2089static void intel_edp_backlight_power(struct intel_connector *connector,
2090 bool enable)
2091{
2092 struct intel_dp *intel_dp = intel_attached_dp(&connector->base);
Ville Syrjäläe39b9992014-09-04 14:53:14 +03002093 bool is_enabled;
2094
Ville Syrjälä773538e82014-09-04 14:54:56 +03002095 pps_lock(intel_dp);
Ville Syrjäläe39b9992014-09-04 14:53:14 +03002096 is_enabled = ironlake_get_pp_control(intel_dp) & EDP_BLC_ENABLE;
Ville Syrjälä773538e82014-09-04 14:54:56 +03002097 pps_unlock(intel_dp);
Jani Nikula73580fb72014-08-12 17:11:41 +03002098
2099 if (is_enabled == enable)
2100 return;
2101
Jani Nikula23ba9372014-08-27 14:08:43 +03002102 DRM_DEBUG_KMS("panel power control backlight %s\n",
2103 enable ? "enable" : "disable");
Jani Nikula73580fb72014-08-12 17:11:41 +03002104
2105 if (enable)
2106 _intel_edp_backlight_on(intel_dp);
2107 else
2108 _intel_edp_backlight_off(intel_dp);
2109}
2110
Daniel Vetter2bd2ad62012-09-06 22:15:41 +02002111static void ironlake_edp_pll_on(struct intel_dp *intel_dp)
Jesse Barnesd240f202010-08-13 15:43:26 -07002112{
Paulo Zanonida63a9f2012-10-26 19:05:46 -02002113 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
2114 struct drm_crtc *crtc = intel_dig_port->base.base.crtc;
2115 struct drm_device *dev = crtc->dev;
Jesse Barnesd240f202010-08-13 15:43:26 -07002116 struct drm_i915_private *dev_priv = dev->dev_private;
2117 u32 dpa_ctl;
2118
Daniel Vetter2bd2ad62012-09-06 22:15:41 +02002119 assert_pipe_disabled(dev_priv,
2120 to_intel_crtc(crtc)->pipe);
2121
Jesse Barnesd240f202010-08-13 15:43:26 -07002122 DRM_DEBUG_KMS("\n");
2123 dpa_ctl = I915_READ(DP_A);
Daniel Vetter07679352012-09-06 22:15:42 +02002124 WARN(dpa_ctl & DP_PLL_ENABLE, "dp pll on, should be off\n");
2125 WARN(dpa_ctl & DP_PORT_EN, "dp port still on, should be off\n");
2126
2127 /* We don't adjust intel_dp->DP while tearing down the link, to
2128 * facilitate link retraining (e.g. after hotplug). Hence clear all
2129 * enable bits here to ensure that we don't enable too much. */
2130 intel_dp->DP &= ~(DP_PORT_EN | DP_AUDIO_OUTPUT_ENABLE);
2131 intel_dp->DP |= DP_PLL_ENABLE;
2132 I915_WRITE(DP_A, intel_dp->DP);
Jesse Barnes298b0b32010-10-07 16:01:24 -07002133 POSTING_READ(DP_A);
2134 udelay(200);
Jesse Barnesd240f202010-08-13 15:43:26 -07002135}
2136
Daniel Vetter2bd2ad62012-09-06 22:15:41 +02002137static void ironlake_edp_pll_off(struct intel_dp *intel_dp)
Jesse Barnesd240f202010-08-13 15:43:26 -07002138{
Paulo Zanonida63a9f2012-10-26 19:05:46 -02002139 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
2140 struct drm_crtc *crtc = intel_dig_port->base.base.crtc;
2141 struct drm_device *dev = crtc->dev;
Jesse Barnesd240f202010-08-13 15:43:26 -07002142 struct drm_i915_private *dev_priv = dev->dev_private;
2143 u32 dpa_ctl;
2144
Daniel Vetter2bd2ad62012-09-06 22:15:41 +02002145 assert_pipe_disabled(dev_priv,
2146 to_intel_crtc(crtc)->pipe);
2147
Jesse Barnesd240f202010-08-13 15:43:26 -07002148 dpa_ctl = I915_READ(DP_A);
Daniel Vetter07679352012-09-06 22:15:42 +02002149 WARN((dpa_ctl & DP_PLL_ENABLE) == 0,
2150 "dp pll off, should be on\n");
2151 WARN(dpa_ctl & DP_PORT_EN, "dp port still on, should be off\n");
2152
2153 /* We can't rely on the value tracked for the DP register in
2154 * intel_dp->DP because link_down must not change that (otherwise link
2155 * re-training will fail. */
Jesse Barnes298b0b32010-10-07 16:01:24 -07002156 dpa_ctl &= ~DP_PLL_ENABLE;
Jesse Barnesd240f202010-08-13 15:43:26 -07002157 I915_WRITE(DP_A, dpa_ctl);
Chris Wilson1af5fa12010-09-08 21:07:28 +01002158 POSTING_READ(DP_A);
Jesse Barnesd240f202010-08-13 15:43:26 -07002159 udelay(200);
2160}
2161
Jesse Barnesc7ad3812011-07-07 11:11:03 -07002162/* If the sink supports it, try to set the power state appropriately */
Paulo Zanonic19b0662012-10-15 15:51:41 -03002163void intel_dp_sink_dpms(struct intel_dp *intel_dp, int mode)
Jesse Barnesc7ad3812011-07-07 11:11:03 -07002164{
2165 int ret, i;
2166
2167 /* Should have a valid DPCD by this point */
2168 if (intel_dp->dpcd[DP_DPCD_REV] < 0x11)
2169 return;
2170
2171 if (mode != DRM_MODE_DPMS_ON) {
Jani Nikula9d1a1032014-03-14 16:51:15 +02002172 ret = drm_dp_dpcd_writeb(&intel_dp->aux, DP_SET_POWER,
2173 DP_SET_POWER_D3);
Jesse Barnesc7ad3812011-07-07 11:11:03 -07002174 } else {
2175 /*
2176 * When turning on, we need to retry for 1ms to give the sink
2177 * time to wake up.
2178 */
2179 for (i = 0; i < 3; i++) {
Jani Nikula9d1a1032014-03-14 16:51:15 +02002180 ret = drm_dp_dpcd_writeb(&intel_dp->aux, DP_SET_POWER,
2181 DP_SET_POWER_D0);
Jesse Barnesc7ad3812011-07-07 11:11:03 -07002182 if (ret == 1)
2183 break;
2184 msleep(1);
2185 }
2186 }
Jani Nikulaf9cac722014-09-02 16:33:52 +03002187
2188 if (ret != 1)
2189 DRM_DEBUG_KMS("failed to %s sink power state\n",
2190 mode == DRM_MODE_DPMS_ON ? "enable" : "disable");
Jesse Barnesc7ad3812011-07-07 11:11:03 -07002191}
2192
Daniel Vetter19d8fe12012-07-02 13:26:27 +02002193static bool intel_dp_get_hw_state(struct intel_encoder *encoder,
2194 enum pipe *pipe)
Jesse Barnesd240f202010-08-13 15:43:26 -07002195{
Daniel Vetter19d8fe12012-07-02 13:26:27 +02002196 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
Imre Deakbc7d38a2013-05-16 14:40:36 +03002197 enum port port = dp_to_dig_port(intel_dp)->port;
Daniel Vetter19d8fe12012-07-02 13:26:27 +02002198 struct drm_device *dev = encoder->base.dev;
2199 struct drm_i915_private *dev_priv = dev->dev_private;
Imre Deak6d129be2014-03-05 16:20:54 +02002200 enum intel_display_power_domain power_domain;
2201 u32 tmp;
2202
2203 power_domain = intel_display_port_power_domain(encoder);
Daniel Vetterf458ebb2014-09-30 10:56:39 +02002204 if (!intel_display_power_is_enabled(dev_priv, power_domain))
Imre Deak6d129be2014-03-05 16:20:54 +02002205 return false;
2206
2207 tmp = I915_READ(intel_dp->output_reg);
Jesse Barnesd240f202010-08-13 15:43:26 -07002208
Daniel Vetter19d8fe12012-07-02 13:26:27 +02002209 if (!(tmp & DP_PORT_EN))
2210 return false;
2211
Ville Syrjälä39e5fa82015-05-05 17:17:29 +03002212 if (IS_GEN7(dev) && port == PORT_A) {
Daniel Vetter19d8fe12012-07-02 13:26:27 +02002213 *pipe = PORT_TO_PIPE_CPT(tmp);
Ville Syrjälä39e5fa82015-05-05 17:17:29 +03002214 } else if (HAS_PCH_CPT(dev) && port != PORT_A) {
Ville Syrjäläadc289d2015-05-05 17:17:30 +03002215 enum pipe p;
Daniel Vetter19d8fe12012-07-02 13:26:27 +02002216
Ville Syrjäläadc289d2015-05-05 17:17:30 +03002217 for_each_pipe(dev_priv, p) {
2218 u32 trans_dp = I915_READ(TRANS_DP_CTL(p));
2219 if (TRANS_DP_PIPE_TO_PORT(trans_dp) == port) {
2220 *pipe = p;
Daniel Vetter19d8fe12012-07-02 13:26:27 +02002221 return true;
2222 }
2223 }
Daniel Vetter19d8fe12012-07-02 13:26:27 +02002224
Daniel Vetter4a0833e2012-10-26 10:58:11 +02002225 DRM_DEBUG_KMS("No pipe for dp port 0x%x found\n",
2226 intel_dp->output_reg);
Ville Syrjälä39e5fa82015-05-05 17:17:29 +03002227 } else if (IS_CHERRYVIEW(dev)) {
2228 *pipe = DP_PORT_TO_PIPE_CHV(tmp);
2229 } else {
2230 *pipe = PORT_TO_PIPE(tmp);
Daniel Vetter4a0833e2012-10-26 10:58:11 +02002231 }
Daniel Vetter19d8fe12012-07-02 13:26:27 +02002232
2233 return true;
2234}
2235
Jesse Barnes045ac3b2013-05-14 17:08:26 -07002236static void intel_dp_get_config(struct intel_encoder *encoder,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02002237 struct intel_crtc_state *pipe_config)
Jesse Barnes045ac3b2013-05-14 17:08:26 -07002238{
2239 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
Jesse Barnes045ac3b2013-05-14 17:08:26 -07002240 u32 tmp, flags = 0;
Xiong Zhang63000ef2013-06-28 12:59:06 +08002241 struct drm_device *dev = encoder->base.dev;
2242 struct drm_i915_private *dev_priv = dev->dev_private;
2243 enum port port = dp_to_dig_port(intel_dp)->port;
2244 struct intel_crtc *crtc = to_intel_crtc(encoder->base.crtc);
Ville Syrjälä18442d02013-09-13 16:00:08 +03002245 int dotclock;
Jesse Barnes045ac3b2013-05-14 17:08:26 -07002246
Daniel Vetter9ed109a2014-04-24 23:54:52 +02002247 tmp = I915_READ(intel_dp->output_reg);
Jani Nikula9fcb1702015-05-05 16:32:12 +03002248
2249 pipe_config->has_audio = tmp & DP_AUDIO_OUTPUT_ENABLE && port != PORT_A;
Daniel Vetter9ed109a2014-04-24 23:54:52 +02002250
Ville Syrjälä39e5fa82015-05-05 17:17:29 +03002251 if (HAS_PCH_CPT(dev) && port != PORT_A) {
Xiong Zhang63000ef2013-06-28 12:59:06 +08002252 tmp = I915_READ(TRANS_DP_CTL(crtc->pipe));
2253 if (tmp & TRANS_DP_HSYNC_ACTIVE_HIGH)
2254 flags |= DRM_MODE_FLAG_PHSYNC;
2255 else
2256 flags |= DRM_MODE_FLAG_NHSYNC;
Jesse Barnes045ac3b2013-05-14 17:08:26 -07002257
Xiong Zhang63000ef2013-06-28 12:59:06 +08002258 if (tmp & TRANS_DP_VSYNC_ACTIVE_HIGH)
2259 flags |= DRM_MODE_FLAG_PVSYNC;
2260 else
2261 flags |= DRM_MODE_FLAG_NVSYNC;
Ville Syrjälä39e5fa82015-05-05 17:17:29 +03002262 } else {
2263 if (tmp & DP_SYNC_HS_HIGH)
2264 flags |= DRM_MODE_FLAG_PHSYNC;
2265 else
2266 flags |= DRM_MODE_FLAG_NHSYNC;
2267
2268 if (tmp & DP_SYNC_VS_HIGH)
2269 flags |= DRM_MODE_FLAG_PVSYNC;
2270 else
2271 flags |= DRM_MODE_FLAG_NVSYNC;
Xiong Zhang63000ef2013-06-28 12:59:06 +08002272 }
Jesse Barnes045ac3b2013-05-14 17:08:26 -07002273
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02002274 pipe_config->base.adjusted_mode.flags |= flags;
Jesse Barnesf1f644d2013-06-27 00:39:25 +03002275
Ville Syrjälä8c875fc2014-09-12 15:46:29 +03002276 if (!HAS_PCH_SPLIT(dev) && !IS_VALLEYVIEW(dev) &&
2277 tmp & DP_COLOR_RANGE_16_235)
2278 pipe_config->limited_color_range = true;
2279
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03002280 pipe_config->has_dp_encoder = true;
2281
2282 intel_dp_get_m_n(crtc, pipe_config);
2283
Ville Syrjälä18442d02013-09-13 16:00:08 +03002284 if (port == PORT_A) {
Jesse Barnesf1f644d2013-06-27 00:39:25 +03002285 if ((I915_READ(DP_A) & DP_PLL_FREQ_MASK) == DP_PLL_FREQ_160MHZ)
2286 pipe_config->port_clock = 162000;
2287 else
2288 pipe_config->port_clock = 270000;
2289 }
Ville Syrjälä18442d02013-09-13 16:00:08 +03002290
2291 dotclock = intel_dotclock_calculate(pipe_config->port_clock,
2292 &pipe_config->dp_m_n);
2293
2294 if (HAS_PCH_SPLIT(dev_priv->dev) && port != PORT_A)
2295 ironlake_check_encoder_dotclock(pipe_config, dotclock);
2296
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02002297 pipe_config->base.adjusted_mode.crtc_clock = dotclock;
Daniel Vetter7f16e5c2013-11-04 16:28:47 +01002298
Jani Nikulac6cd2ee2013-10-21 10:52:07 +03002299 if (is_edp(intel_dp) && dev_priv->vbt.edp_bpp &&
2300 pipe_config->pipe_bpp > dev_priv->vbt.edp_bpp) {
2301 /*
2302 * This is a big fat ugly hack.
2303 *
2304 * Some machines in UEFI boot mode provide us a VBT that has 18
2305 * bpp and 1.62 GHz link bandwidth for eDP, which for reasons
2306 * unknown we fail to light up. Yet the same BIOS boots up with
2307 * 24 bpp and 2.7 GHz link. Use the same bpp as the BIOS uses as
2308 * max, not what it tells us to use.
2309 *
2310 * Note: This will still be broken if the eDP panel is not lit
2311 * up by the BIOS, and thus we can't get the mode at module
2312 * load.
2313 */
2314 DRM_DEBUG_KMS("pipe has %d bpp for eDP panel, overriding BIOS-provided max %d bpp\n",
2315 pipe_config->pipe_bpp, dev_priv->vbt.edp_bpp);
2316 dev_priv->vbt.edp_bpp = pipe_config->pipe_bpp;
2317 }
Jesse Barnes045ac3b2013-05-14 17:08:26 -07002318}
2319
Daniel Vettere8cb4552012-07-01 13:05:48 +02002320static void intel_disable_dp(struct intel_encoder *encoder)
Jesse Barnesd240f202010-08-13 15:43:26 -07002321{
Daniel Vettere8cb4552012-07-01 13:05:48 +02002322 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
Imre Deak982a3862013-05-23 19:39:40 +03002323 struct drm_device *dev = encoder->base.dev;
Jani Nikula495a5bb2014-10-27 16:26:55 +02002324 struct intel_crtc *crtc = to_intel_crtc(encoder->base.crtc);
2325
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02002326 if (crtc->config->has_audio)
Jani Nikula495a5bb2014-10-27 16:26:55 +02002327 intel_audio_codec_disable(encoder);
Daniel Vetter6cb49832012-05-20 17:14:50 +02002328
Rodrigo Vivib32c6f42014-11-20 03:44:37 -08002329 if (HAS_PSR(dev) && !HAS_DDI(dev))
2330 intel_psr_disable(intel_dp);
2331
Daniel Vetter6cb49832012-05-20 17:14:50 +02002332 /* Make sure the panel is off before trying to change the mode. But also
2333 * ensure that we have vdd while we switch off the panel. */
Jani Nikula24f3e092014-03-17 16:43:36 +02002334 intel_edp_panel_vdd_on(intel_dp);
Daniel Vetter4be73782014-01-17 14:39:48 +01002335 intel_edp_backlight_off(intel_dp);
Jani Nikulafdbc3b12013-11-12 17:10:13 +02002336 intel_dp_sink_dpms(intel_dp, DRM_MODE_DPMS_OFF);
Daniel Vetter4be73782014-01-17 14:39:48 +01002337 intel_edp_panel_off(intel_dp);
Daniel Vetter37398502012-09-06 22:15:44 +02002338
Ville Syrjälä08aff3f2014-08-18 22:16:09 +03002339 /* disable the port before the pipe on g4x */
2340 if (INTEL_INFO(dev)->gen < 5)
Daniel Vetter37398502012-09-06 22:15:44 +02002341 intel_dp_link_down(intel_dp);
Jesse Barnesd240f202010-08-13 15:43:26 -07002342}
2343
Ville Syrjälä08aff3f2014-08-18 22:16:09 +03002344static void ilk_post_disable_dp(struct intel_encoder *encoder)
Jesse Barnesd240f202010-08-13 15:43:26 -07002345{
Daniel Vetter2bd2ad62012-09-06 22:15:41 +02002346 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
Imre Deak982a3862013-05-23 19:39:40 +03002347 enum port port = dp_to_dig_port(intel_dp)->port;
Daniel Vetter2bd2ad62012-09-06 22:15:41 +02002348
Ville Syrjälä49277c32014-03-31 18:21:26 +03002349 intel_dp_link_down(intel_dp);
Ville Syrjälä08aff3f2014-08-18 22:16:09 +03002350 if (port == PORT_A)
2351 ironlake_edp_pll_off(intel_dp);
Ville Syrjälä49277c32014-03-31 18:21:26 +03002352}
2353
2354static void vlv_post_disable_dp(struct intel_encoder *encoder)
2355{
2356 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
2357
2358 intel_dp_link_down(intel_dp);
Daniel Vetter2bd2ad62012-09-06 22:15:41 +02002359}
2360
Ville Syrjälä580d3812014-04-09 13:29:00 +03002361static void chv_post_disable_dp(struct intel_encoder *encoder)
2362{
2363 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
2364 struct intel_digital_port *dport = dp_to_dig_port(intel_dp);
2365 struct drm_device *dev = encoder->base.dev;
2366 struct drm_i915_private *dev_priv = dev->dev_private;
2367 struct intel_crtc *intel_crtc =
2368 to_intel_crtc(encoder->base.crtc);
2369 enum dpio_channel ch = vlv_dport_to_channel(dport);
2370 enum pipe pipe = intel_crtc->pipe;
2371 u32 val;
2372
2373 intel_dp_link_down(intel_dp);
2374
Ville Syrjäläa5805162015-05-26 20:42:30 +03002375 mutex_lock(&dev_priv->sb_lock);
Ville Syrjälä580d3812014-04-09 13:29:00 +03002376
2377 /* Propagate soft reset to data lane reset */
Ville Syrjälä97fd4d52014-04-09 13:29:02 +03002378 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS01_DW1(ch));
Ville Syrjäläd2152b22014-04-28 14:15:24 +03002379 val |= CHV_PCS_REQ_SOFTRESET_EN;
Ville Syrjälä97fd4d52014-04-09 13:29:02 +03002380 vlv_dpio_write(dev_priv, pipe, VLV_PCS01_DW1(ch), val);
Ville Syrjäläd2152b22014-04-28 14:15:24 +03002381
Ville Syrjälä97fd4d52014-04-09 13:29:02 +03002382 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS23_DW1(ch));
2383 val |= CHV_PCS_REQ_SOFTRESET_EN;
2384 vlv_dpio_write(dev_priv, pipe, VLV_PCS23_DW1(ch), val);
2385
2386 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS01_DW0(ch));
Ville Syrjälä580d3812014-04-09 13:29:00 +03002387 val &= ~(DPIO_PCS_TX_LANE2_RESET | DPIO_PCS_TX_LANE1_RESET);
Ville Syrjälä97fd4d52014-04-09 13:29:02 +03002388 vlv_dpio_write(dev_priv, pipe, VLV_PCS01_DW0(ch), val);
2389
2390 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS23_DW0(ch));
2391 val &= ~(DPIO_PCS_TX_LANE2_RESET | DPIO_PCS_TX_LANE1_RESET);
2392 vlv_dpio_write(dev_priv, pipe, VLV_PCS23_DW0(ch), val);
Ville Syrjälä580d3812014-04-09 13:29:00 +03002393
Ville Syrjäläa5805162015-05-26 20:42:30 +03002394 mutex_unlock(&dev_priv->sb_lock);
Ville Syrjälä580d3812014-04-09 13:29:00 +03002395}
2396
Ville Syrjälä7b13b582014-08-18 22:16:08 +03002397static void
2398_intel_dp_set_link_train(struct intel_dp *intel_dp,
2399 uint32_t *DP,
2400 uint8_t dp_train_pat)
2401{
2402 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
2403 struct drm_device *dev = intel_dig_port->base.base.dev;
2404 struct drm_i915_private *dev_priv = dev->dev_private;
2405 enum port port = intel_dig_port->port;
2406
2407 if (HAS_DDI(dev)) {
2408 uint32_t temp = I915_READ(DP_TP_CTL(port));
2409
2410 if (dp_train_pat & DP_LINK_SCRAMBLING_DISABLE)
2411 temp |= DP_TP_CTL_SCRAMBLE_DISABLE;
2412 else
2413 temp &= ~DP_TP_CTL_SCRAMBLE_DISABLE;
2414
2415 temp &= ~DP_TP_CTL_LINK_TRAIN_MASK;
2416 switch (dp_train_pat & DP_TRAINING_PATTERN_MASK) {
2417 case DP_TRAINING_PATTERN_DISABLE:
2418 temp |= DP_TP_CTL_LINK_TRAIN_NORMAL;
2419
2420 break;
2421 case DP_TRAINING_PATTERN_1:
2422 temp |= DP_TP_CTL_LINK_TRAIN_PAT1;
2423 break;
2424 case DP_TRAINING_PATTERN_2:
2425 temp |= DP_TP_CTL_LINK_TRAIN_PAT2;
2426 break;
2427 case DP_TRAINING_PATTERN_3:
2428 temp |= DP_TP_CTL_LINK_TRAIN_PAT3;
2429 break;
2430 }
2431 I915_WRITE(DP_TP_CTL(port), temp);
2432
Ville Syrjälä39e5fa82015-05-05 17:17:29 +03002433 } else if ((IS_GEN7(dev) && port == PORT_A) ||
2434 (HAS_PCH_CPT(dev) && port != PORT_A)) {
Ville Syrjälä7b13b582014-08-18 22:16:08 +03002435 *DP &= ~DP_LINK_TRAIN_MASK_CPT;
2436
2437 switch (dp_train_pat & DP_TRAINING_PATTERN_MASK) {
2438 case DP_TRAINING_PATTERN_DISABLE:
2439 *DP |= DP_LINK_TRAIN_OFF_CPT;
2440 break;
2441 case DP_TRAINING_PATTERN_1:
2442 *DP |= DP_LINK_TRAIN_PAT_1_CPT;
2443 break;
2444 case DP_TRAINING_PATTERN_2:
2445 *DP |= DP_LINK_TRAIN_PAT_2_CPT;
2446 break;
2447 case DP_TRAINING_PATTERN_3:
2448 DRM_ERROR("DP training pattern 3 not supported\n");
2449 *DP |= DP_LINK_TRAIN_PAT_2_CPT;
2450 break;
2451 }
2452
2453 } else {
2454 if (IS_CHERRYVIEW(dev))
2455 *DP &= ~DP_LINK_TRAIN_MASK_CHV;
2456 else
2457 *DP &= ~DP_LINK_TRAIN_MASK;
2458
2459 switch (dp_train_pat & DP_TRAINING_PATTERN_MASK) {
2460 case DP_TRAINING_PATTERN_DISABLE:
2461 *DP |= DP_LINK_TRAIN_OFF;
2462 break;
2463 case DP_TRAINING_PATTERN_1:
2464 *DP |= DP_LINK_TRAIN_PAT_1;
2465 break;
2466 case DP_TRAINING_PATTERN_2:
2467 *DP |= DP_LINK_TRAIN_PAT_2;
2468 break;
2469 case DP_TRAINING_PATTERN_3:
2470 if (IS_CHERRYVIEW(dev)) {
2471 *DP |= DP_LINK_TRAIN_PAT_3_CHV;
2472 } else {
2473 DRM_ERROR("DP training pattern 3 not supported\n");
2474 *DP |= DP_LINK_TRAIN_PAT_2;
2475 }
2476 break;
2477 }
2478 }
2479}
2480
2481static void intel_dp_enable_port(struct intel_dp *intel_dp)
2482{
2483 struct drm_device *dev = intel_dp_to_dev(intel_dp);
2484 struct drm_i915_private *dev_priv = dev->dev_private;
2485
Ville Syrjälä7b13b582014-08-18 22:16:08 +03002486 /* enable with pattern 1 (as per spec) */
2487 _intel_dp_set_link_train(intel_dp, &intel_dp->DP,
2488 DP_TRAINING_PATTERN_1);
2489
2490 I915_WRITE(intel_dp->output_reg, intel_dp->DP);
2491 POSTING_READ(intel_dp->output_reg);
Ville Syrjälä7b713f52014-10-16 21:27:35 +03002492
2493 /*
2494 * Magic for VLV/CHV. We _must_ first set up the register
2495 * without actually enabling the port, and then do another
2496 * write to enable the port. Otherwise link training will
2497 * fail when the power sequencer is freshly used for this port.
2498 */
2499 intel_dp->DP |= DP_PORT_EN;
2500
2501 I915_WRITE(intel_dp->output_reg, intel_dp->DP);
2502 POSTING_READ(intel_dp->output_reg);
Ville Syrjälä7b13b582014-08-18 22:16:08 +03002503}
2504
Daniel Vettere8cb4552012-07-01 13:05:48 +02002505static void intel_enable_dp(struct intel_encoder *encoder)
Jesse Barnesd240f202010-08-13 15:43:26 -07002506{
Daniel Vettere8cb4552012-07-01 13:05:48 +02002507 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
2508 struct drm_device *dev = encoder->base.dev;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002509 struct drm_i915_private *dev_priv = dev->dev_private;
Jani Nikulac1dec792014-10-27 16:26:56 +02002510 struct intel_crtc *crtc = to_intel_crtc(encoder->base.crtc);
Chris Wilsonea5b2132010-08-04 13:50:23 +01002511 uint32_t dp_reg = I915_READ(intel_dp->output_reg);
Ville Syrjälä9b6de0a2015-04-10 18:21:31 +03002512 unsigned int lane_mask = 0x0;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002513
Daniel Vetter0c33d8d2012-09-06 22:15:43 +02002514 if (WARN_ON(dp_reg & DP_PORT_EN))
2515 return;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002516
Ville Syrjälä093e3f12014-10-16 21:27:33 +03002517 pps_lock(intel_dp);
2518
2519 if (IS_VALLEYVIEW(dev))
2520 vlv_init_panel_power_sequencer(intel_dp);
2521
Ville Syrjälä7b13b582014-08-18 22:16:08 +03002522 intel_dp_enable_port(intel_dp);
Ville Syrjälä093e3f12014-10-16 21:27:33 +03002523
2524 edp_panel_vdd_on(intel_dp);
2525 edp_panel_on(intel_dp);
2526 edp_panel_vdd_off(intel_dp, true);
2527
2528 pps_unlock(intel_dp);
2529
Ville Syrjälä61234fa2014-10-16 21:27:34 +03002530 if (IS_VALLEYVIEW(dev))
Ville Syrjälä9b6de0a2015-04-10 18:21:31 +03002531 vlv_wait_port_ready(dev_priv, dp_to_dig_port(intel_dp),
2532 lane_mask);
Ville Syrjälä61234fa2014-10-16 21:27:34 +03002533
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002534 intel_dp_sink_dpms(intel_dp, DRM_MODE_DPMS_ON);
2535 intel_dp_start_link_train(intel_dp);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002536 intel_dp_complete_link_train(intel_dp);
Imre Deak3ab9c632013-05-03 12:57:41 +03002537 intel_dp_stop_link_train(intel_dp);
Jani Nikulac1dec792014-10-27 16:26:56 +02002538
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02002539 if (crtc->config->has_audio) {
Jani Nikulac1dec792014-10-27 16:26:56 +02002540 DRM_DEBUG_DRIVER("Enabling DP audio on pipe %c\n",
2541 pipe_name(crtc->pipe));
2542 intel_audio_codec_enable(encoder);
2543 }
Jani Nikulaab1f90f2013-07-30 12:20:30 +03002544}
Jesse Barnes89b667f2013-04-18 14:51:36 -07002545
Jani Nikulaecff4f32013-09-06 07:38:29 +03002546static void g4x_enable_dp(struct intel_encoder *encoder)
2547{
Jani Nikula828f5c62013-09-05 16:44:45 +03002548 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
2549
Jani Nikulaecff4f32013-09-06 07:38:29 +03002550 intel_enable_dp(encoder);
Daniel Vetter4be73782014-01-17 14:39:48 +01002551 intel_edp_backlight_on(intel_dp);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002552}
Jesse Barnes89b667f2013-04-18 14:51:36 -07002553
Jani Nikulaab1f90f2013-07-30 12:20:30 +03002554static void vlv_enable_dp(struct intel_encoder *encoder)
2555{
Jani Nikula828f5c62013-09-05 16:44:45 +03002556 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
2557
Daniel Vetter4be73782014-01-17 14:39:48 +01002558 intel_edp_backlight_on(intel_dp);
Rodrigo Vivib32c6f42014-11-20 03:44:37 -08002559 intel_psr_enable(intel_dp);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002560}
2561
Jani Nikulaecff4f32013-09-06 07:38:29 +03002562static void g4x_pre_enable_dp(struct intel_encoder *encoder)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002563{
Daniel Vetter2bd2ad62012-09-06 22:15:41 +02002564 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
Imre Deakbc7d38a2013-05-16 14:40:36 +03002565 struct intel_digital_port *dport = dp_to_dig_port(intel_dp);
Jani Nikulaab1f90f2013-07-30 12:20:30 +03002566
Daniel Vetter8ac33ed2014-04-24 23:54:54 +02002567 intel_dp_prepare(encoder);
2568
Daniel Vetterd41f1ef2014-04-24 23:54:53 +02002569 /* Only ilk+ has port A */
2570 if (dport->port == PORT_A) {
2571 ironlake_set_pll_cpu_edp(intel_dp);
Jani Nikulaab1f90f2013-07-30 12:20:30 +03002572 ironlake_edp_pll_on(intel_dp);
Daniel Vetterd41f1ef2014-04-24 23:54:53 +02002573 }
Jani Nikulaab1f90f2013-07-30 12:20:30 +03002574}
2575
Ville Syrjälä83b84592014-10-16 21:29:51 +03002576static void vlv_detach_power_sequencer(struct intel_dp *intel_dp)
2577{
2578 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
2579 struct drm_i915_private *dev_priv = intel_dig_port->base.base.dev->dev_private;
2580 enum pipe pipe = intel_dp->pps_pipe;
2581 int pp_on_reg = VLV_PIPE_PP_ON_DELAYS(pipe);
2582
2583 edp_panel_vdd_off_sync(intel_dp);
2584
2585 /*
2586 * VLV seems to get confused when multiple power seqeuencers
2587 * have the same port selected (even if only one has power/vdd
2588 * enabled). The failure manifests as vlv_wait_port_ready() failing
2589 * CHV on the other hand doesn't seem to mind having the same port
2590 * selected in multiple power seqeuencers, but let's clear the
2591 * port select always when logically disconnecting a power sequencer
2592 * from a port.
2593 */
2594 DRM_DEBUG_KMS("detaching pipe %c power sequencer from port %c\n",
2595 pipe_name(pipe), port_name(intel_dig_port->port));
2596 I915_WRITE(pp_on_reg, 0);
2597 POSTING_READ(pp_on_reg);
2598
2599 intel_dp->pps_pipe = INVALID_PIPE;
2600}
2601
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +03002602static void vlv_steal_power_sequencer(struct drm_device *dev,
2603 enum pipe pipe)
2604{
2605 struct drm_i915_private *dev_priv = dev->dev_private;
2606 struct intel_encoder *encoder;
2607
2608 lockdep_assert_held(&dev_priv->pps_mutex);
2609
Ville Syrjäläac3c12e2014-10-16 21:29:56 +03002610 if (WARN_ON(pipe != PIPE_A && pipe != PIPE_B))
2611 return;
2612
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +03002613 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
2614 base.head) {
2615 struct intel_dp *intel_dp;
Ville Syrjälä773538e82014-09-04 14:54:56 +03002616 enum port port;
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +03002617
2618 if (encoder->type != INTEL_OUTPUT_EDP)
2619 continue;
2620
2621 intel_dp = enc_to_intel_dp(&encoder->base);
Ville Syrjälä773538e82014-09-04 14:54:56 +03002622 port = dp_to_dig_port(intel_dp)->port;
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +03002623
2624 if (intel_dp->pps_pipe != pipe)
2625 continue;
2626
2627 DRM_DEBUG_KMS("stealing pipe %c power sequencer from port %c\n",
Ville Syrjälä773538e82014-09-04 14:54:56 +03002628 pipe_name(pipe), port_name(port));
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +03002629
Maarten Lankhorste02f9a02015-08-05 12:37:08 +02002630 WARN(encoder->base.crtc,
Ville Syrjälä034e43c2014-10-16 21:27:28 +03002631 "stealing pipe %c power sequencer from active eDP port %c\n",
2632 pipe_name(pipe), port_name(port));
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +03002633
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +03002634 /* make sure vdd is off before we steal it */
Ville Syrjälä83b84592014-10-16 21:29:51 +03002635 vlv_detach_power_sequencer(intel_dp);
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +03002636 }
2637}
2638
2639static void vlv_init_panel_power_sequencer(struct intel_dp *intel_dp)
2640{
2641 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
2642 struct intel_encoder *encoder = &intel_dig_port->base;
2643 struct drm_device *dev = encoder->base.dev;
2644 struct drm_i915_private *dev_priv = dev->dev_private;
2645 struct intel_crtc *crtc = to_intel_crtc(encoder->base.crtc);
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +03002646
2647 lockdep_assert_held(&dev_priv->pps_mutex);
2648
Ville Syrjälä093e3f12014-10-16 21:27:33 +03002649 if (!is_edp(intel_dp))
2650 return;
2651
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +03002652 if (intel_dp->pps_pipe == crtc->pipe)
2653 return;
2654
2655 /*
2656 * If another power sequencer was being used on this
2657 * port previously make sure to turn off vdd there while
2658 * we still have control of it.
2659 */
2660 if (intel_dp->pps_pipe != INVALID_PIPE)
Ville Syrjälä83b84592014-10-16 21:29:51 +03002661 vlv_detach_power_sequencer(intel_dp);
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +03002662
2663 /*
2664 * We may be stealing the power
2665 * sequencer from another port.
2666 */
2667 vlv_steal_power_sequencer(dev, crtc->pipe);
2668
2669 /* now it's all ours */
2670 intel_dp->pps_pipe = crtc->pipe;
2671
2672 DRM_DEBUG_KMS("initializing pipe %c power sequencer for port %c\n",
2673 pipe_name(intel_dp->pps_pipe), port_name(intel_dig_port->port));
2674
2675 /* init power sequencer on this pipe and port */
Ville Syrjälä36b5f422014-10-16 21:27:30 +03002676 intel_dp_init_panel_power_sequencer(dev, intel_dp);
2677 intel_dp_init_panel_power_sequencer_registers(dev, intel_dp);
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +03002678}
2679
Jani Nikulaab1f90f2013-07-30 12:20:30 +03002680static void vlv_pre_enable_dp(struct intel_encoder *encoder)
2681{
2682 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
2683 struct intel_digital_port *dport = dp_to_dig_port(intel_dp);
Jesse Barnesb2634012013-03-28 09:55:40 -07002684 struct drm_device *dev = encoder->base.dev;
Jesse Barnes89b667f2013-04-18 14:51:36 -07002685 struct drm_i915_private *dev_priv = dev->dev_private;
Jani Nikulaab1f90f2013-07-30 12:20:30 +03002686 struct intel_crtc *intel_crtc = to_intel_crtc(encoder->base.crtc);
Chon Ming Leee4607fc2013-11-06 14:36:35 +08002687 enum dpio_channel port = vlv_dport_to_channel(dport);
Jani Nikulaab1f90f2013-07-30 12:20:30 +03002688 int pipe = intel_crtc->pipe;
2689 u32 val;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002690
Ville Syrjäläa5805162015-05-26 20:42:30 +03002691 mutex_lock(&dev_priv->sb_lock);
Jesse Barnes89b667f2013-04-18 14:51:36 -07002692
Chon Ming Leeab3c7592013-11-07 10:43:30 +08002693 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS01_DW8(port));
Jani Nikulaab1f90f2013-07-30 12:20:30 +03002694 val = 0;
2695 if (pipe)
2696 val |= (1<<21);
2697 else
2698 val &= ~(1<<21);
2699 val |= 0x001000c4;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08002700 vlv_dpio_write(dev_priv, pipe, VLV_PCS_DW8(port), val);
2701 vlv_dpio_write(dev_priv, pipe, VLV_PCS_DW14(port), 0x00760018);
2702 vlv_dpio_write(dev_priv, pipe, VLV_PCS_DW23(port), 0x00400888);
Jesse Barnes89b667f2013-04-18 14:51:36 -07002703
Ville Syrjäläa5805162015-05-26 20:42:30 +03002704 mutex_unlock(&dev_priv->sb_lock);
Jesse Barnes89b667f2013-04-18 14:51:36 -07002705
Jani Nikulaab1f90f2013-07-30 12:20:30 +03002706 intel_enable_dp(encoder);
Jesse Barnes89b667f2013-04-18 14:51:36 -07002707}
2708
Jani Nikulaecff4f32013-09-06 07:38:29 +03002709static void vlv_dp_pre_pll_enable(struct intel_encoder *encoder)
Jesse Barnes89b667f2013-04-18 14:51:36 -07002710{
2711 struct intel_digital_port *dport = enc_to_dig_port(&encoder->base);
2712 struct drm_device *dev = encoder->base.dev;
2713 struct drm_i915_private *dev_priv = dev->dev_private;
Chon Ming Lee5e69f972013-09-05 20:41:49 +08002714 struct intel_crtc *intel_crtc =
2715 to_intel_crtc(encoder->base.crtc);
Chon Ming Leee4607fc2013-11-06 14:36:35 +08002716 enum dpio_channel port = vlv_dport_to_channel(dport);
Chon Ming Lee5e69f972013-09-05 20:41:49 +08002717 int pipe = intel_crtc->pipe;
Jesse Barnes89b667f2013-04-18 14:51:36 -07002718
Daniel Vetter8ac33ed2014-04-24 23:54:54 +02002719 intel_dp_prepare(encoder);
2720
Jesse Barnes89b667f2013-04-18 14:51:36 -07002721 /* Program Tx lane resets to default */
Ville Syrjäläa5805162015-05-26 20:42:30 +03002722 mutex_lock(&dev_priv->sb_lock);
Chon Ming Leeab3c7592013-11-07 10:43:30 +08002723 vlv_dpio_write(dev_priv, pipe, VLV_PCS_DW0(port),
Jesse Barnes89b667f2013-04-18 14:51:36 -07002724 DPIO_PCS_TX_LANE2_RESET |
2725 DPIO_PCS_TX_LANE1_RESET);
Chon Ming Leeab3c7592013-11-07 10:43:30 +08002726 vlv_dpio_write(dev_priv, pipe, VLV_PCS_DW1(port),
Jesse Barnes89b667f2013-04-18 14:51:36 -07002727 DPIO_PCS_CLK_CRI_RXEB_EIOS_EN |
2728 DPIO_PCS_CLK_CRI_RXDIGFILTSG_EN |
2729 (1<<DPIO_PCS_CLK_DATAWIDTH_SHIFT) |
2730 DPIO_PCS_CLK_SOFT_RESET);
2731
2732 /* Fix up inter-pair skew failure */
Chon Ming Leeab3c7592013-11-07 10:43:30 +08002733 vlv_dpio_write(dev_priv, pipe, VLV_PCS_DW12(port), 0x00750f00);
2734 vlv_dpio_write(dev_priv, pipe, VLV_TX_DW11(port), 0x00001500);
2735 vlv_dpio_write(dev_priv, pipe, VLV_TX_DW14(port), 0x40400000);
Ville Syrjäläa5805162015-05-26 20:42:30 +03002736 mutex_unlock(&dev_priv->sb_lock);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002737}
2738
Chon Ming Leee4a1d842014-04-09 13:28:20 +03002739static void chv_pre_enable_dp(struct intel_encoder *encoder)
2740{
2741 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
2742 struct intel_digital_port *dport = dp_to_dig_port(intel_dp);
2743 struct drm_device *dev = encoder->base.dev;
2744 struct drm_i915_private *dev_priv = dev->dev_private;
Chon Ming Leee4a1d842014-04-09 13:28:20 +03002745 struct intel_crtc *intel_crtc =
2746 to_intel_crtc(encoder->base.crtc);
2747 enum dpio_channel ch = vlv_dport_to_channel(dport);
2748 int pipe = intel_crtc->pipe;
Ville Syrjälä2e523e92015-04-10 18:21:27 +03002749 int data, i, stagger;
Ville Syrjälä949c1d42014-04-09 13:28:58 +03002750 u32 val;
2751
Ville Syrjäläa5805162015-05-26 20:42:30 +03002752 mutex_lock(&dev_priv->sb_lock);
Ville Syrjälä949c1d42014-04-09 13:28:58 +03002753
Ville Syrjälä570e2a72014-08-18 14:42:46 +03002754 /* allow hardware to manage TX FIFO reset source */
2755 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS01_DW11(ch));
2756 val &= ~DPIO_LANEDESKEW_STRAP_OVRD;
2757 vlv_dpio_write(dev_priv, pipe, VLV_PCS01_DW11(ch), val);
2758
2759 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS23_DW11(ch));
2760 val &= ~DPIO_LANEDESKEW_STRAP_OVRD;
2761 vlv_dpio_write(dev_priv, pipe, VLV_PCS23_DW11(ch), val);
2762
Ville Syrjälä949c1d42014-04-09 13:28:58 +03002763 /* Deassert soft data lane reset*/
Ville Syrjälä97fd4d52014-04-09 13:29:02 +03002764 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS01_DW1(ch));
Ville Syrjäläd2152b22014-04-28 14:15:24 +03002765 val |= CHV_PCS_REQ_SOFTRESET_EN;
Ville Syrjälä97fd4d52014-04-09 13:29:02 +03002766 vlv_dpio_write(dev_priv, pipe, VLV_PCS01_DW1(ch), val);
Ville Syrjäläd2152b22014-04-28 14:15:24 +03002767
Ville Syrjälä97fd4d52014-04-09 13:29:02 +03002768 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS23_DW1(ch));
2769 val |= CHV_PCS_REQ_SOFTRESET_EN;
2770 vlv_dpio_write(dev_priv, pipe, VLV_PCS23_DW1(ch), val);
2771
2772 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS01_DW0(ch));
Ville Syrjälä949c1d42014-04-09 13:28:58 +03002773 val |= (DPIO_PCS_TX_LANE2_RESET | DPIO_PCS_TX_LANE1_RESET);
Ville Syrjälä97fd4d52014-04-09 13:29:02 +03002774 vlv_dpio_write(dev_priv, pipe, VLV_PCS01_DW0(ch), val);
2775
2776 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS23_DW0(ch));
2777 val |= (DPIO_PCS_TX_LANE2_RESET | DPIO_PCS_TX_LANE1_RESET);
2778 vlv_dpio_write(dev_priv, pipe, VLV_PCS23_DW0(ch), val);
Chon Ming Leee4a1d842014-04-09 13:28:20 +03002779
2780 /* Program Tx lane latency optimal setting*/
Chon Ming Leee4a1d842014-04-09 13:28:20 +03002781 for (i = 0; i < 4; i++) {
Chon Ming Leee4a1d842014-04-09 13:28:20 +03002782 /* Set the upar bit */
2783 data = (i == 1) ? 0x0 : 0x1;
2784 vlv_dpio_write(dev_priv, pipe, CHV_TX_DW14(ch, i),
2785 data << DPIO_UPAR_SHIFT);
2786 }
2787
2788 /* Data lane stagger programming */
Ville Syrjälä2e523e92015-04-10 18:21:27 +03002789 if (intel_crtc->config->port_clock > 270000)
2790 stagger = 0x18;
2791 else if (intel_crtc->config->port_clock > 135000)
2792 stagger = 0xd;
2793 else if (intel_crtc->config->port_clock > 67500)
2794 stagger = 0x7;
2795 else if (intel_crtc->config->port_clock > 33750)
2796 stagger = 0x4;
2797 else
2798 stagger = 0x2;
2799
2800 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS01_DW11(ch));
2801 val |= DPIO_TX2_STAGGER_MASK(0x1f);
2802 vlv_dpio_write(dev_priv, pipe, VLV_PCS01_DW11(ch), val);
2803
2804 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS23_DW11(ch));
2805 val |= DPIO_TX2_STAGGER_MASK(0x1f);
2806 vlv_dpio_write(dev_priv, pipe, VLV_PCS23_DW11(ch), val);
2807
2808 vlv_dpio_write(dev_priv, pipe, VLV_PCS01_DW12(ch),
2809 DPIO_LANESTAGGER_STRAP(stagger) |
2810 DPIO_LANESTAGGER_STRAP_OVRD |
2811 DPIO_TX1_STAGGER_MASK(0x1f) |
2812 DPIO_TX1_STAGGER_MULT(6) |
2813 DPIO_TX2_STAGGER_MULT(0));
2814
2815 vlv_dpio_write(dev_priv, pipe, VLV_PCS23_DW12(ch),
2816 DPIO_LANESTAGGER_STRAP(stagger) |
2817 DPIO_LANESTAGGER_STRAP_OVRD |
2818 DPIO_TX1_STAGGER_MASK(0x1f) |
2819 DPIO_TX1_STAGGER_MULT(7) |
2820 DPIO_TX2_STAGGER_MULT(5));
Chon Ming Leee4a1d842014-04-09 13:28:20 +03002821
Ville Syrjäläa5805162015-05-26 20:42:30 +03002822 mutex_unlock(&dev_priv->sb_lock);
Chon Ming Leee4a1d842014-04-09 13:28:20 +03002823
Chon Ming Leee4a1d842014-04-09 13:28:20 +03002824 intel_enable_dp(encoder);
Chon Ming Leee4a1d842014-04-09 13:28:20 +03002825}
2826
Ville Syrjälä9197c882014-04-09 13:29:05 +03002827static void chv_dp_pre_pll_enable(struct intel_encoder *encoder)
2828{
2829 struct intel_digital_port *dport = enc_to_dig_port(&encoder->base);
2830 struct drm_device *dev = encoder->base.dev;
2831 struct drm_i915_private *dev_priv = dev->dev_private;
2832 struct intel_crtc *intel_crtc =
2833 to_intel_crtc(encoder->base.crtc);
2834 enum dpio_channel ch = vlv_dport_to_channel(dport);
2835 enum pipe pipe = intel_crtc->pipe;
2836 u32 val;
2837
Ville Syrjälä625695f2014-06-28 02:04:02 +03002838 intel_dp_prepare(encoder);
2839
Ville Syrjäläa5805162015-05-26 20:42:30 +03002840 mutex_lock(&dev_priv->sb_lock);
Ville Syrjälä9197c882014-04-09 13:29:05 +03002841
Ville Syrjäläb9e5ac32014-05-27 16:30:18 +03002842 /* program left/right clock distribution */
2843 if (pipe != PIPE_B) {
2844 val = vlv_dpio_read(dev_priv, pipe, _CHV_CMN_DW5_CH0);
2845 val &= ~(CHV_BUFLEFTENA1_MASK | CHV_BUFRIGHTENA1_MASK);
2846 if (ch == DPIO_CH0)
2847 val |= CHV_BUFLEFTENA1_FORCE;
2848 if (ch == DPIO_CH1)
2849 val |= CHV_BUFRIGHTENA1_FORCE;
2850 vlv_dpio_write(dev_priv, pipe, _CHV_CMN_DW5_CH0, val);
2851 } else {
2852 val = vlv_dpio_read(dev_priv, pipe, _CHV_CMN_DW1_CH1);
2853 val &= ~(CHV_BUFLEFTENA2_MASK | CHV_BUFRIGHTENA2_MASK);
2854 if (ch == DPIO_CH0)
2855 val |= CHV_BUFLEFTENA2_FORCE;
2856 if (ch == DPIO_CH1)
2857 val |= CHV_BUFRIGHTENA2_FORCE;
2858 vlv_dpio_write(dev_priv, pipe, _CHV_CMN_DW1_CH1, val);
2859 }
2860
Ville Syrjälä9197c882014-04-09 13:29:05 +03002861 /* program clock channel usage */
2862 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS01_DW8(ch));
2863 val |= CHV_PCS_USEDCLKCHANNEL_OVRRIDE;
2864 if (pipe != PIPE_B)
2865 val &= ~CHV_PCS_USEDCLKCHANNEL;
2866 else
2867 val |= CHV_PCS_USEDCLKCHANNEL;
2868 vlv_dpio_write(dev_priv, pipe, VLV_PCS01_DW8(ch), val);
2869
2870 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS23_DW8(ch));
2871 val |= CHV_PCS_USEDCLKCHANNEL_OVRRIDE;
2872 if (pipe != PIPE_B)
2873 val &= ~CHV_PCS_USEDCLKCHANNEL;
2874 else
2875 val |= CHV_PCS_USEDCLKCHANNEL;
2876 vlv_dpio_write(dev_priv, pipe, VLV_PCS23_DW8(ch), val);
2877
2878 /*
2879 * This a a bit weird since generally CL
2880 * matches the pipe, but here we need to
2881 * pick the CL based on the port.
2882 */
2883 val = vlv_dpio_read(dev_priv, pipe, CHV_CMN_DW19(ch));
2884 if (pipe != PIPE_B)
2885 val &= ~CHV_CMN_USEDCLKCHANNEL;
2886 else
2887 val |= CHV_CMN_USEDCLKCHANNEL;
2888 vlv_dpio_write(dev_priv, pipe, CHV_CMN_DW19(ch), val);
2889
Ville Syrjäläa5805162015-05-26 20:42:30 +03002890 mutex_unlock(&dev_priv->sb_lock);
Ville Syrjälä9197c882014-04-09 13:29:05 +03002891}
2892
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002893/*
Jesse Barnesdf0c2372011-07-07 11:11:02 -07002894 * Native read with retry for link status and receiver capability reads for
2895 * cases where the sink may still be asleep.
Jani Nikula9d1a1032014-03-14 16:51:15 +02002896 *
2897 * Sinks are *supposed* to come up within 1ms from an off state, but we're also
2898 * supposed to retry 3 times per the spec.
Jesse Barnesdf0c2372011-07-07 11:11:02 -07002899 */
Jani Nikula9d1a1032014-03-14 16:51:15 +02002900static ssize_t
2901intel_dp_dpcd_read_wake(struct drm_dp_aux *aux, unsigned int offset,
2902 void *buffer, size_t size)
Jesse Barnesdf0c2372011-07-07 11:11:02 -07002903{
Jani Nikula9d1a1032014-03-14 16:51:15 +02002904 ssize_t ret;
2905 int i;
Jesse Barnesdf0c2372011-07-07 11:11:02 -07002906
Ville Syrjäläf6a19062014-10-16 20:46:09 +03002907 /*
2908 * Sometime we just get the same incorrect byte repeated
2909 * over the entire buffer. Doing just one throw away read
2910 * initially seems to "solve" it.
2911 */
2912 drm_dp_dpcd_read(aux, DP_DPCD_REV, buffer, 1);
2913
Jesse Barnesdf0c2372011-07-07 11:11:02 -07002914 for (i = 0; i < 3; i++) {
Jani Nikula9d1a1032014-03-14 16:51:15 +02002915 ret = drm_dp_dpcd_read(aux, offset, buffer, size);
2916 if (ret == size)
2917 return ret;
Jesse Barnesdf0c2372011-07-07 11:11:02 -07002918 msleep(1);
2919 }
2920
Jani Nikula9d1a1032014-03-14 16:51:15 +02002921 return ret;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002922}
2923
2924/*
2925 * Fetch AUX CH registers 0x202 - 0x207 which contain
2926 * link status information
2927 */
2928static bool
Keith Packard93f62da2011-11-01 19:45:03 -07002929intel_dp_get_link_status(struct intel_dp *intel_dp, uint8_t link_status[DP_LINK_STATUS_SIZE])
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002930{
Jani Nikula9d1a1032014-03-14 16:51:15 +02002931 return intel_dp_dpcd_read_wake(&intel_dp->aux,
2932 DP_LANE0_1_STATUS,
2933 link_status,
2934 DP_LINK_STATUS_SIZE) == DP_LINK_STATUS_SIZE;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002935}
2936
Paulo Zanoni11002442014-06-13 18:45:41 -03002937/* These are source-specific values. */
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002938static uint8_t
Keith Packard1a2eb462011-11-16 16:26:07 -08002939intel_dp_voltage_max(struct intel_dp *intel_dp)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002940{
Paulo Zanoni30add222012-10-26 19:05:45 -02002941 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Sonika Jindal7ad14a22015-02-25 10:29:12 +05302942 struct drm_i915_private *dev_priv = dev->dev_private;
Imre Deakbc7d38a2013-05-16 14:40:36 +03002943 enum port port = dp_to_dig_port(intel_dp)->port;
Keith Packard1a2eb462011-11-16 16:26:07 -08002944
Vandana Kannan93147262014-11-18 15:45:29 +05302945 if (IS_BROXTON(dev))
2946 return DP_TRAIN_VOLTAGE_SWING_LEVEL_3;
2947 else if (INTEL_INFO(dev)->gen >= 9) {
Sonika Jindal9e458032015-05-06 17:35:48 +05302948 if (dev_priv->edp_low_vswing && port == PORT_A)
Sonika Jindal7ad14a22015-02-25 10:29:12 +05302949 return DP_TRAIN_VOLTAGE_SWING_LEVEL_3;
Damien Lespiau5a9d1f12013-12-03 13:56:26 +00002950 return DP_TRAIN_VOLTAGE_SWING_LEVEL_2;
Sonika Jindal7ad14a22015-02-25 10:29:12 +05302951 } else if (IS_VALLEYVIEW(dev))
Sonika Jindalbd600182014-08-08 16:23:41 +05302952 return DP_TRAIN_VOLTAGE_SWING_LEVEL_3;
Imre Deakbc7d38a2013-05-16 14:40:36 +03002953 else if (IS_GEN7(dev) && port == PORT_A)
Sonika Jindalbd600182014-08-08 16:23:41 +05302954 return DP_TRAIN_VOLTAGE_SWING_LEVEL_2;
Imre Deakbc7d38a2013-05-16 14:40:36 +03002955 else if (HAS_PCH_CPT(dev) && port != PORT_A)
Sonika Jindalbd600182014-08-08 16:23:41 +05302956 return DP_TRAIN_VOLTAGE_SWING_LEVEL_3;
Keith Packard1a2eb462011-11-16 16:26:07 -08002957 else
Sonika Jindalbd600182014-08-08 16:23:41 +05302958 return DP_TRAIN_VOLTAGE_SWING_LEVEL_2;
Keith Packard1a2eb462011-11-16 16:26:07 -08002959}
2960
2961static uint8_t
2962intel_dp_pre_emphasis_max(struct intel_dp *intel_dp, uint8_t voltage_swing)
2963{
Paulo Zanoni30add222012-10-26 19:05:45 -02002964 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Imre Deakbc7d38a2013-05-16 14:40:36 +03002965 enum port port = dp_to_dig_port(intel_dp)->port;
Keith Packard1a2eb462011-11-16 16:26:07 -08002966
Damien Lespiau5a9d1f12013-12-03 13:56:26 +00002967 if (INTEL_INFO(dev)->gen >= 9) {
2968 switch (voltage_swing & DP_TRAIN_VOLTAGE_SWING_MASK) {
2969 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
2970 return DP_TRAIN_PRE_EMPH_LEVEL_3;
2971 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
2972 return DP_TRAIN_PRE_EMPH_LEVEL_2;
2973 case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
2974 return DP_TRAIN_PRE_EMPH_LEVEL_1;
Sonika Jindal7ad14a22015-02-25 10:29:12 +05302975 case DP_TRAIN_VOLTAGE_SWING_LEVEL_3:
2976 return DP_TRAIN_PRE_EMPH_LEVEL_0;
Damien Lespiau5a9d1f12013-12-03 13:56:26 +00002977 default:
2978 return DP_TRAIN_PRE_EMPH_LEVEL_0;
2979 }
2980 } else if (IS_HASWELL(dev) || IS_BROADWELL(dev)) {
Paulo Zanonid6c0d722012-10-15 15:51:34 -03002981 switch (voltage_swing & DP_TRAIN_VOLTAGE_SWING_MASK) {
Sonika Jindalbd600182014-08-08 16:23:41 +05302982 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
2983 return DP_TRAIN_PRE_EMPH_LEVEL_3;
2984 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
2985 return DP_TRAIN_PRE_EMPH_LEVEL_2;
2986 case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
2987 return DP_TRAIN_PRE_EMPH_LEVEL_1;
2988 case DP_TRAIN_VOLTAGE_SWING_LEVEL_3:
Paulo Zanonid6c0d722012-10-15 15:51:34 -03002989 default:
Sonika Jindalbd600182014-08-08 16:23:41 +05302990 return DP_TRAIN_PRE_EMPH_LEVEL_0;
Paulo Zanonid6c0d722012-10-15 15:51:34 -03002991 }
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07002992 } else if (IS_VALLEYVIEW(dev)) {
2993 switch (voltage_swing & DP_TRAIN_VOLTAGE_SWING_MASK) {
Sonika Jindalbd600182014-08-08 16:23:41 +05302994 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
2995 return DP_TRAIN_PRE_EMPH_LEVEL_3;
2996 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
2997 return DP_TRAIN_PRE_EMPH_LEVEL_2;
2998 case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
2999 return DP_TRAIN_PRE_EMPH_LEVEL_1;
3000 case DP_TRAIN_VOLTAGE_SWING_LEVEL_3:
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07003001 default:
Sonika Jindalbd600182014-08-08 16:23:41 +05303002 return DP_TRAIN_PRE_EMPH_LEVEL_0;
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07003003 }
Imre Deakbc7d38a2013-05-16 14:40:36 +03003004 } else if (IS_GEN7(dev) && port == PORT_A) {
Keith Packard1a2eb462011-11-16 16:26:07 -08003005 switch (voltage_swing & DP_TRAIN_VOLTAGE_SWING_MASK) {
Sonika Jindalbd600182014-08-08 16:23:41 +05303006 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
3007 return DP_TRAIN_PRE_EMPH_LEVEL_2;
3008 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
3009 case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
3010 return DP_TRAIN_PRE_EMPH_LEVEL_1;
Keith Packard1a2eb462011-11-16 16:26:07 -08003011 default:
Sonika Jindalbd600182014-08-08 16:23:41 +05303012 return DP_TRAIN_PRE_EMPH_LEVEL_0;
Keith Packard1a2eb462011-11-16 16:26:07 -08003013 }
3014 } else {
3015 switch (voltage_swing & DP_TRAIN_VOLTAGE_SWING_MASK) {
Sonika Jindalbd600182014-08-08 16:23:41 +05303016 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
3017 return DP_TRAIN_PRE_EMPH_LEVEL_2;
3018 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
3019 return DP_TRAIN_PRE_EMPH_LEVEL_2;
3020 case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
3021 return DP_TRAIN_PRE_EMPH_LEVEL_1;
3022 case DP_TRAIN_VOLTAGE_SWING_LEVEL_3:
Keith Packard1a2eb462011-11-16 16:26:07 -08003023 default:
Sonika Jindalbd600182014-08-08 16:23:41 +05303024 return DP_TRAIN_PRE_EMPH_LEVEL_0;
Keith Packard1a2eb462011-11-16 16:26:07 -08003025 }
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003026 }
3027}
3028
Daniel Vetter5829975c2015-04-16 11:36:52 +02003029static uint32_t vlv_signal_levels(struct intel_dp *intel_dp)
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07003030{
3031 struct drm_device *dev = intel_dp_to_dev(intel_dp);
3032 struct drm_i915_private *dev_priv = dev->dev_private;
3033 struct intel_digital_port *dport = dp_to_dig_port(intel_dp);
Chon Ming Lee5e69f972013-09-05 20:41:49 +08003034 struct intel_crtc *intel_crtc =
3035 to_intel_crtc(dport->base.base.crtc);
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07003036 unsigned long demph_reg_value, preemph_reg_value,
3037 uniqtranscale_reg_value;
3038 uint8_t train_set = intel_dp->train_set[0];
Chon Ming Leee4607fc2013-11-06 14:36:35 +08003039 enum dpio_channel port = vlv_dport_to_channel(dport);
Chon Ming Lee5e69f972013-09-05 20:41:49 +08003040 int pipe = intel_crtc->pipe;
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07003041
3042 switch (train_set & DP_TRAIN_PRE_EMPHASIS_MASK) {
Sonika Jindalbd600182014-08-08 16:23:41 +05303043 case DP_TRAIN_PRE_EMPH_LEVEL_0:
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07003044 preemph_reg_value = 0x0004000;
3045 switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
Sonika Jindalbd600182014-08-08 16:23:41 +05303046 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07003047 demph_reg_value = 0x2B405555;
3048 uniqtranscale_reg_value = 0x552AB83A;
3049 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303050 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07003051 demph_reg_value = 0x2B404040;
3052 uniqtranscale_reg_value = 0x5548B83A;
3053 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303054 case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07003055 demph_reg_value = 0x2B245555;
3056 uniqtranscale_reg_value = 0x5560B83A;
3057 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303058 case DP_TRAIN_VOLTAGE_SWING_LEVEL_3:
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07003059 demph_reg_value = 0x2B405555;
3060 uniqtranscale_reg_value = 0x5598DA3A;
3061 break;
3062 default:
3063 return 0;
3064 }
3065 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303066 case DP_TRAIN_PRE_EMPH_LEVEL_1:
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07003067 preemph_reg_value = 0x0002000;
3068 switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
Sonika Jindalbd600182014-08-08 16:23:41 +05303069 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07003070 demph_reg_value = 0x2B404040;
3071 uniqtranscale_reg_value = 0x5552B83A;
3072 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303073 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07003074 demph_reg_value = 0x2B404848;
3075 uniqtranscale_reg_value = 0x5580B83A;
3076 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303077 case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07003078 demph_reg_value = 0x2B404040;
3079 uniqtranscale_reg_value = 0x55ADDA3A;
3080 break;
3081 default:
3082 return 0;
3083 }
3084 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303085 case DP_TRAIN_PRE_EMPH_LEVEL_2:
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07003086 preemph_reg_value = 0x0000000;
3087 switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
Sonika Jindalbd600182014-08-08 16:23:41 +05303088 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07003089 demph_reg_value = 0x2B305555;
3090 uniqtranscale_reg_value = 0x5570B83A;
3091 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303092 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07003093 demph_reg_value = 0x2B2B4040;
3094 uniqtranscale_reg_value = 0x55ADDA3A;
3095 break;
3096 default:
3097 return 0;
3098 }
3099 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303100 case DP_TRAIN_PRE_EMPH_LEVEL_3:
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07003101 preemph_reg_value = 0x0006000;
3102 switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
Sonika Jindalbd600182014-08-08 16:23:41 +05303103 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07003104 demph_reg_value = 0x1B405555;
3105 uniqtranscale_reg_value = 0x55ADDA3A;
3106 break;
3107 default:
3108 return 0;
3109 }
3110 break;
3111 default:
3112 return 0;
3113 }
3114
Ville Syrjäläa5805162015-05-26 20:42:30 +03003115 mutex_lock(&dev_priv->sb_lock);
Chon Ming Leeab3c7592013-11-07 10:43:30 +08003116 vlv_dpio_write(dev_priv, pipe, VLV_TX_DW5(port), 0x00000000);
3117 vlv_dpio_write(dev_priv, pipe, VLV_TX_DW4(port), demph_reg_value);
3118 vlv_dpio_write(dev_priv, pipe, VLV_TX_DW2(port),
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07003119 uniqtranscale_reg_value);
Chon Ming Leeab3c7592013-11-07 10:43:30 +08003120 vlv_dpio_write(dev_priv, pipe, VLV_TX_DW3(port), 0x0C782040);
3121 vlv_dpio_write(dev_priv, pipe, VLV_PCS_DW11(port), 0x00030000);
3122 vlv_dpio_write(dev_priv, pipe, VLV_PCS_DW9(port), preemph_reg_value);
3123 vlv_dpio_write(dev_priv, pipe, VLV_TX_DW5(port), 0x80000000);
Ville Syrjäläa5805162015-05-26 20:42:30 +03003124 mutex_unlock(&dev_priv->sb_lock);
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07003125
3126 return 0;
3127}
3128
Daniel Vetter5829975c2015-04-16 11:36:52 +02003129static uint32_t chv_signal_levels(struct intel_dp *intel_dp)
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003130{
3131 struct drm_device *dev = intel_dp_to_dev(intel_dp);
3132 struct drm_i915_private *dev_priv = dev->dev_private;
3133 struct intel_digital_port *dport = dp_to_dig_port(intel_dp);
3134 struct intel_crtc *intel_crtc = to_intel_crtc(dport->base.base.crtc);
Ville Syrjäläf72df8d2014-04-09 13:29:03 +03003135 u32 deemph_reg_value, margin_reg_value, val;
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003136 uint8_t train_set = intel_dp->train_set[0];
3137 enum dpio_channel ch = vlv_dport_to_channel(dport);
Ville Syrjäläf72df8d2014-04-09 13:29:03 +03003138 enum pipe pipe = intel_crtc->pipe;
3139 int i;
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003140
3141 switch (train_set & DP_TRAIN_PRE_EMPHASIS_MASK) {
Sonika Jindalbd600182014-08-08 16:23:41 +05303142 case DP_TRAIN_PRE_EMPH_LEVEL_0:
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003143 switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
Sonika Jindalbd600182014-08-08 16:23:41 +05303144 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003145 deemph_reg_value = 128;
3146 margin_reg_value = 52;
3147 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303148 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003149 deemph_reg_value = 128;
3150 margin_reg_value = 77;
3151 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303152 case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003153 deemph_reg_value = 128;
3154 margin_reg_value = 102;
3155 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303156 case DP_TRAIN_VOLTAGE_SWING_LEVEL_3:
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003157 deemph_reg_value = 128;
3158 margin_reg_value = 154;
3159 /* FIXME extra to set for 1200 */
3160 break;
3161 default:
3162 return 0;
3163 }
3164 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303165 case DP_TRAIN_PRE_EMPH_LEVEL_1:
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003166 switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
Sonika Jindalbd600182014-08-08 16:23:41 +05303167 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003168 deemph_reg_value = 85;
3169 margin_reg_value = 78;
3170 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303171 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003172 deemph_reg_value = 85;
3173 margin_reg_value = 116;
3174 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303175 case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003176 deemph_reg_value = 85;
3177 margin_reg_value = 154;
3178 break;
3179 default:
3180 return 0;
3181 }
3182 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303183 case DP_TRAIN_PRE_EMPH_LEVEL_2:
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003184 switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
Sonika Jindalbd600182014-08-08 16:23:41 +05303185 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003186 deemph_reg_value = 64;
3187 margin_reg_value = 104;
3188 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303189 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003190 deemph_reg_value = 64;
3191 margin_reg_value = 154;
3192 break;
3193 default:
3194 return 0;
3195 }
3196 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303197 case DP_TRAIN_PRE_EMPH_LEVEL_3:
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003198 switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
Sonika Jindalbd600182014-08-08 16:23:41 +05303199 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003200 deemph_reg_value = 43;
3201 margin_reg_value = 154;
3202 break;
3203 default:
3204 return 0;
3205 }
3206 break;
3207 default:
3208 return 0;
3209 }
3210
Ville Syrjäläa5805162015-05-26 20:42:30 +03003211 mutex_lock(&dev_priv->sb_lock);
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003212
3213 /* Clear calc init */
Ville Syrjälä1966e592014-04-09 13:29:04 +03003214 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS01_DW10(ch));
3215 val &= ~(DPIO_PCS_SWING_CALC_TX0_TX2 | DPIO_PCS_SWING_CALC_TX1_TX3);
Ville Syrjäläa02ef3c2014-08-18 14:42:45 +03003216 val &= ~(DPIO_PCS_TX1DEEMP_MASK | DPIO_PCS_TX2DEEMP_MASK);
3217 val |= DPIO_PCS_TX1DEEMP_9P5 | DPIO_PCS_TX2DEEMP_9P5;
Ville Syrjälä1966e592014-04-09 13:29:04 +03003218 vlv_dpio_write(dev_priv, pipe, VLV_PCS01_DW10(ch), val);
3219
3220 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS23_DW10(ch));
3221 val &= ~(DPIO_PCS_SWING_CALC_TX0_TX2 | DPIO_PCS_SWING_CALC_TX1_TX3);
Ville Syrjäläa02ef3c2014-08-18 14:42:45 +03003222 val &= ~(DPIO_PCS_TX1DEEMP_MASK | DPIO_PCS_TX2DEEMP_MASK);
3223 val |= DPIO_PCS_TX1DEEMP_9P5 | DPIO_PCS_TX2DEEMP_9P5;
Ville Syrjälä1966e592014-04-09 13:29:04 +03003224 vlv_dpio_write(dev_priv, pipe, VLV_PCS23_DW10(ch), val);
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003225
Ville Syrjäläa02ef3c2014-08-18 14:42:45 +03003226 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS01_DW9(ch));
3227 val &= ~(DPIO_PCS_TX1MARGIN_MASK | DPIO_PCS_TX2MARGIN_MASK);
3228 val |= DPIO_PCS_TX1MARGIN_000 | DPIO_PCS_TX2MARGIN_000;
3229 vlv_dpio_write(dev_priv, pipe, VLV_PCS01_DW9(ch), val);
3230
3231 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS23_DW9(ch));
3232 val &= ~(DPIO_PCS_TX1MARGIN_MASK | DPIO_PCS_TX2MARGIN_MASK);
3233 val |= DPIO_PCS_TX1MARGIN_000 | DPIO_PCS_TX2MARGIN_000;
3234 vlv_dpio_write(dev_priv, pipe, VLV_PCS23_DW9(ch), val);
3235
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003236 /* Program swing deemph */
Ville Syrjäläf72df8d2014-04-09 13:29:03 +03003237 for (i = 0; i < 4; i++) {
3238 val = vlv_dpio_read(dev_priv, pipe, CHV_TX_DW4(ch, i));
3239 val &= ~DPIO_SWING_DEEMPH9P5_MASK;
3240 val |= deemph_reg_value << DPIO_SWING_DEEMPH9P5_SHIFT;
3241 vlv_dpio_write(dev_priv, pipe, CHV_TX_DW4(ch, i), val);
3242 }
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003243
3244 /* Program swing margin */
Ville Syrjäläf72df8d2014-04-09 13:29:03 +03003245 for (i = 0; i < 4; i++) {
3246 val = vlv_dpio_read(dev_priv, pipe, CHV_TX_DW2(ch, i));
Ville Syrjälä1fb44502014-06-28 02:04:03 +03003247 val &= ~DPIO_SWING_MARGIN000_MASK;
3248 val |= margin_reg_value << DPIO_SWING_MARGIN000_SHIFT;
Ville Syrjäläf72df8d2014-04-09 13:29:03 +03003249 vlv_dpio_write(dev_priv, pipe, CHV_TX_DW2(ch, i), val);
3250 }
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003251
3252 /* Disable unique transition scale */
Ville Syrjäläf72df8d2014-04-09 13:29:03 +03003253 for (i = 0; i < 4; i++) {
3254 val = vlv_dpio_read(dev_priv, pipe, CHV_TX_DW3(ch, i));
3255 val &= ~DPIO_TX_UNIQ_TRANS_SCALE_EN;
3256 vlv_dpio_write(dev_priv, pipe, CHV_TX_DW3(ch, i), val);
3257 }
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003258
3259 if (((train_set & DP_TRAIN_PRE_EMPHASIS_MASK)
Sonika Jindalbd600182014-08-08 16:23:41 +05303260 == DP_TRAIN_PRE_EMPH_LEVEL_0) &&
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003261 ((train_set & DP_TRAIN_VOLTAGE_SWING_MASK)
Sonika Jindalbd600182014-08-08 16:23:41 +05303262 == DP_TRAIN_VOLTAGE_SWING_LEVEL_3)) {
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003263
3264 /*
3265 * The document said it needs to set bit 27 for ch0 and bit 26
3266 * for ch1. Might be a typo in the doc.
3267 * For now, for this unique transition scale selection, set bit
3268 * 27 for ch0 and ch1.
3269 */
Ville Syrjäläf72df8d2014-04-09 13:29:03 +03003270 for (i = 0; i < 4; i++) {
3271 val = vlv_dpio_read(dev_priv, pipe, CHV_TX_DW3(ch, i));
3272 val |= DPIO_TX_UNIQ_TRANS_SCALE_EN;
3273 vlv_dpio_write(dev_priv, pipe, CHV_TX_DW3(ch, i), val);
3274 }
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003275
Ville Syrjäläf72df8d2014-04-09 13:29:03 +03003276 for (i = 0; i < 4; i++) {
3277 val = vlv_dpio_read(dev_priv, pipe, CHV_TX_DW2(ch, i));
3278 val &= ~(0xff << DPIO_UNIQ_TRANS_SCALE_SHIFT);
3279 val |= (0x9a << DPIO_UNIQ_TRANS_SCALE_SHIFT);
3280 vlv_dpio_write(dev_priv, pipe, CHV_TX_DW2(ch, i), val);
3281 }
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003282 }
3283
3284 /* Start swing calculation */
Ville Syrjälä1966e592014-04-09 13:29:04 +03003285 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS01_DW10(ch));
3286 val |= DPIO_PCS_SWING_CALC_TX0_TX2 | DPIO_PCS_SWING_CALC_TX1_TX3;
3287 vlv_dpio_write(dev_priv, pipe, VLV_PCS01_DW10(ch), val);
3288
3289 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS23_DW10(ch));
3290 val |= DPIO_PCS_SWING_CALC_TX0_TX2 | DPIO_PCS_SWING_CALC_TX1_TX3;
3291 vlv_dpio_write(dev_priv, pipe, VLV_PCS23_DW10(ch), val);
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003292
3293 /* LRC Bypass */
3294 val = vlv_dpio_read(dev_priv, pipe, CHV_CMN_DW30);
3295 val |= DPIO_LRC_BYPASS;
3296 vlv_dpio_write(dev_priv, pipe, CHV_CMN_DW30, val);
3297
Ville Syrjäläa5805162015-05-26 20:42:30 +03003298 mutex_unlock(&dev_priv->sb_lock);
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003299
3300 return 0;
3301}
3302
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003303static void
Jani Nikula0301b3a2013-10-15 09:36:08 +03003304intel_get_adjust_train(struct intel_dp *intel_dp,
3305 const uint8_t link_status[DP_LINK_STATUS_SIZE])
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003306{
3307 uint8_t v = 0;
3308 uint8_t p = 0;
3309 int lane;
Keith Packard1a2eb462011-11-16 16:26:07 -08003310 uint8_t voltage_max;
3311 uint8_t preemph_max;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003312
Jesse Barnes33a34e42010-09-08 12:42:02 -07003313 for (lane = 0; lane < intel_dp->lane_count; lane++) {
Daniel Vetter0f037bd2012-10-18 10:15:27 +02003314 uint8_t this_v = drm_dp_get_adjust_request_voltage(link_status, lane);
3315 uint8_t this_p = drm_dp_get_adjust_request_pre_emphasis(link_status, lane);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003316
3317 if (this_v > v)
3318 v = this_v;
3319 if (this_p > p)
3320 p = this_p;
3321 }
3322
Keith Packard1a2eb462011-11-16 16:26:07 -08003323 voltage_max = intel_dp_voltage_max(intel_dp);
Keith Packard417e8222011-11-01 19:54:11 -07003324 if (v >= voltage_max)
3325 v = voltage_max | DP_TRAIN_MAX_SWING_REACHED;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003326
Keith Packard1a2eb462011-11-16 16:26:07 -08003327 preemph_max = intel_dp_pre_emphasis_max(intel_dp, v);
3328 if (p >= preemph_max)
3329 p = preemph_max | DP_TRAIN_MAX_PRE_EMPHASIS_REACHED;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003330
3331 for (lane = 0; lane < 4; lane++)
Jesse Barnes33a34e42010-09-08 12:42:02 -07003332 intel_dp->train_set[lane] = v | p;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003333}
3334
3335static uint32_t
Daniel Vetter5829975c2015-04-16 11:36:52 +02003336gen4_signal_levels(uint8_t train_set)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003337{
Chris Wilson3cf2efb2010-11-29 10:09:55 +00003338 uint32_t signal_levels = 0;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003339
Chris Wilson3cf2efb2010-11-29 10:09:55 +00003340 switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
Sonika Jindalbd600182014-08-08 16:23:41 +05303341 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003342 default:
3343 signal_levels |= DP_VOLTAGE_0_4;
3344 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303345 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003346 signal_levels |= DP_VOLTAGE_0_6;
3347 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303348 case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003349 signal_levels |= DP_VOLTAGE_0_8;
3350 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303351 case DP_TRAIN_VOLTAGE_SWING_LEVEL_3:
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003352 signal_levels |= DP_VOLTAGE_1_2;
3353 break;
3354 }
Chris Wilson3cf2efb2010-11-29 10:09:55 +00003355 switch (train_set & DP_TRAIN_PRE_EMPHASIS_MASK) {
Sonika Jindalbd600182014-08-08 16:23:41 +05303356 case DP_TRAIN_PRE_EMPH_LEVEL_0:
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003357 default:
3358 signal_levels |= DP_PRE_EMPHASIS_0;
3359 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303360 case DP_TRAIN_PRE_EMPH_LEVEL_1:
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003361 signal_levels |= DP_PRE_EMPHASIS_3_5;
3362 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303363 case DP_TRAIN_PRE_EMPH_LEVEL_2:
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003364 signal_levels |= DP_PRE_EMPHASIS_6;
3365 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303366 case DP_TRAIN_PRE_EMPH_LEVEL_3:
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003367 signal_levels |= DP_PRE_EMPHASIS_9_5;
3368 break;
3369 }
3370 return signal_levels;
3371}
3372
Zhenyu Wange3421a12010-04-08 09:43:27 +08003373/* Gen6's DP voltage swing and pre-emphasis control */
3374static uint32_t
Daniel Vetter5829975c2015-04-16 11:36:52 +02003375gen6_edp_signal_levels(uint8_t train_set)
Zhenyu Wange3421a12010-04-08 09:43:27 +08003376{
Yuanhan Liu3c5a62b2011-01-06 18:26:08 +08003377 int signal_levels = train_set & (DP_TRAIN_VOLTAGE_SWING_MASK |
3378 DP_TRAIN_PRE_EMPHASIS_MASK);
3379 switch (signal_levels) {
Sonika Jindalbd600182014-08-08 16:23:41 +05303380 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0 | DP_TRAIN_PRE_EMPH_LEVEL_0:
3381 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1 | DP_TRAIN_PRE_EMPH_LEVEL_0:
Yuanhan Liu3c5a62b2011-01-06 18:26:08 +08003382 return EDP_LINK_TRAIN_400_600MV_0DB_SNB_B;
Sonika Jindalbd600182014-08-08 16:23:41 +05303383 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0 | DP_TRAIN_PRE_EMPH_LEVEL_1:
Yuanhan Liu3c5a62b2011-01-06 18:26:08 +08003384 return EDP_LINK_TRAIN_400MV_3_5DB_SNB_B;
Sonika Jindalbd600182014-08-08 16:23:41 +05303385 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0 | DP_TRAIN_PRE_EMPH_LEVEL_2:
3386 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1 | DP_TRAIN_PRE_EMPH_LEVEL_2:
Yuanhan Liu3c5a62b2011-01-06 18:26:08 +08003387 return EDP_LINK_TRAIN_400_600MV_6DB_SNB_B;
Sonika Jindalbd600182014-08-08 16:23:41 +05303388 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1 | DP_TRAIN_PRE_EMPH_LEVEL_1:
3389 case DP_TRAIN_VOLTAGE_SWING_LEVEL_2 | DP_TRAIN_PRE_EMPH_LEVEL_1:
Yuanhan Liu3c5a62b2011-01-06 18:26:08 +08003390 return EDP_LINK_TRAIN_600_800MV_3_5DB_SNB_B;
Sonika Jindalbd600182014-08-08 16:23:41 +05303391 case DP_TRAIN_VOLTAGE_SWING_LEVEL_2 | DP_TRAIN_PRE_EMPH_LEVEL_0:
3392 case DP_TRAIN_VOLTAGE_SWING_LEVEL_3 | DP_TRAIN_PRE_EMPH_LEVEL_0:
Yuanhan Liu3c5a62b2011-01-06 18:26:08 +08003393 return EDP_LINK_TRAIN_800_1200MV_0DB_SNB_B;
Zhenyu Wange3421a12010-04-08 09:43:27 +08003394 default:
Yuanhan Liu3c5a62b2011-01-06 18:26:08 +08003395 DRM_DEBUG_KMS("Unsupported voltage swing/pre-emphasis level:"
3396 "0x%x\n", signal_levels);
3397 return EDP_LINK_TRAIN_400_600MV_0DB_SNB_B;
Zhenyu Wange3421a12010-04-08 09:43:27 +08003398 }
3399}
3400
Keith Packard1a2eb462011-11-16 16:26:07 -08003401/* Gen7's DP voltage swing and pre-emphasis control */
3402static uint32_t
Daniel Vetter5829975c2015-04-16 11:36:52 +02003403gen7_edp_signal_levels(uint8_t train_set)
Keith Packard1a2eb462011-11-16 16:26:07 -08003404{
3405 int signal_levels = train_set & (DP_TRAIN_VOLTAGE_SWING_MASK |
3406 DP_TRAIN_PRE_EMPHASIS_MASK);
3407 switch (signal_levels) {
Sonika Jindalbd600182014-08-08 16:23:41 +05303408 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0 | DP_TRAIN_PRE_EMPH_LEVEL_0:
Keith Packard1a2eb462011-11-16 16:26:07 -08003409 return EDP_LINK_TRAIN_400MV_0DB_IVB;
Sonika Jindalbd600182014-08-08 16:23:41 +05303410 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0 | DP_TRAIN_PRE_EMPH_LEVEL_1:
Keith Packard1a2eb462011-11-16 16:26:07 -08003411 return EDP_LINK_TRAIN_400MV_3_5DB_IVB;
Sonika Jindalbd600182014-08-08 16:23:41 +05303412 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0 | DP_TRAIN_PRE_EMPH_LEVEL_2:
Keith Packard1a2eb462011-11-16 16:26:07 -08003413 return EDP_LINK_TRAIN_400MV_6DB_IVB;
3414
Sonika Jindalbd600182014-08-08 16:23:41 +05303415 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1 | DP_TRAIN_PRE_EMPH_LEVEL_0:
Keith Packard1a2eb462011-11-16 16:26:07 -08003416 return EDP_LINK_TRAIN_600MV_0DB_IVB;
Sonika Jindalbd600182014-08-08 16:23:41 +05303417 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1 | DP_TRAIN_PRE_EMPH_LEVEL_1:
Keith Packard1a2eb462011-11-16 16:26:07 -08003418 return EDP_LINK_TRAIN_600MV_3_5DB_IVB;
3419
Sonika Jindalbd600182014-08-08 16:23:41 +05303420 case DP_TRAIN_VOLTAGE_SWING_LEVEL_2 | DP_TRAIN_PRE_EMPH_LEVEL_0:
Keith Packard1a2eb462011-11-16 16:26:07 -08003421 return EDP_LINK_TRAIN_800MV_0DB_IVB;
Sonika Jindalbd600182014-08-08 16:23:41 +05303422 case DP_TRAIN_VOLTAGE_SWING_LEVEL_2 | DP_TRAIN_PRE_EMPH_LEVEL_1:
Keith Packard1a2eb462011-11-16 16:26:07 -08003423 return EDP_LINK_TRAIN_800MV_3_5DB_IVB;
3424
3425 default:
3426 DRM_DEBUG_KMS("Unsupported voltage swing/pre-emphasis level:"
3427 "0x%x\n", signal_levels);
3428 return EDP_LINK_TRAIN_500MV_0DB_IVB;
3429 }
3430}
3431
Paulo Zanonif0a34242012-12-06 16:51:50 -02003432/* Properly updates "DP" with the correct signal levels. */
3433static void
3434intel_dp_set_signal_levels(struct intel_dp *intel_dp, uint32_t *DP)
3435{
3436 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
Imre Deakbc7d38a2013-05-16 14:40:36 +03003437 enum port port = intel_dig_port->port;
Paulo Zanonif0a34242012-12-06 16:51:50 -02003438 struct drm_device *dev = intel_dig_port->base.base.dev;
David Weinehallf8896f52015-06-25 11:11:03 +03003439 uint32_t signal_levels, mask = 0;
Paulo Zanonif0a34242012-12-06 16:51:50 -02003440 uint8_t train_set = intel_dp->train_set[0];
3441
David Weinehallf8896f52015-06-25 11:11:03 +03003442 if (HAS_DDI(dev)) {
3443 signal_levels = ddi_signal_levels(intel_dp);
3444
3445 if (IS_BROXTON(dev))
3446 signal_levels = 0;
3447 else
3448 mask = DDI_BUF_EMP_MASK;
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003449 } else if (IS_CHERRYVIEW(dev)) {
Daniel Vetter5829975c2015-04-16 11:36:52 +02003450 signal_levels = chv_signal_levels(intel_dp);
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07003451 } else if (IS_VALLEYVIEW(dev)) {
Daniel Vetter5829975c2015-04-16 11:36:52 +02003452 signal_levels = vlv_signal_levels(intel_dp);
Imre Deakbc7d38a2013-05-16 14:40:36 +03003453 } else if (IS_GEN7(dev) && port == PORT_A) {
Daniel Vetter5829975c2015-04-16 11:36:52 +02003454 signal_levels = gen7_edp_signal_levels(train_set);
Paulo Zanonif0a34242012-12-06 16:51:50 -02003455 mask = EDP_LINK_TRAIN_VOL_EMP_MASK_IVB;
Imre Deakbc7d38a2013-05-16 14:40:36 +03003456 } else if (IS_GEN6(dev) && port == PORT_A) {
Daniel Vetter5829975c2015-04-16 11:36:52 +02003457 signal_levels = gen6_edp_signal_levels(train_set);
Paulo Zanonif0a34242012-12-06 16:51:50 -02003458 mask = EDP_LINK_TRAIN_VOL_EMP_MASK_SNB;
3459 } else {
Daniel Vetter5829975c2015-04-16 11:36:52 +02003460 signal_levels = gen4_signal_levels(train_set);
Paulo Zanonif0a34242012-12-06 16:51:50 -02003461 mask = DP_VOLTAGE_MASK | DP_PRE_EMPHASIS_MASK;
3462 }
3463
Vandana Kannan96fb9f92014-11-18 15:45:27 +05303464 if (mask)
3465 DRM_DEBUG_KMS("Using signal levels %08x\n", signal_levels);
3466
3467 DRM_DEBUG_KMS("Using vswing level %d\n",
3468 train_set & DP_TRAIN_VOLTAGE_SWING_MASK);
3469 DRM_DEBUG_KMS("Using pre-emphasis level %d\n",
3470 (train_set & DP_TRAIN_PRE_EMPHASIS_MASK) >>
3471 DP_TRAIN_PRE_EMPHASIS_SHIFT);
Paulo Zanonif0a34242012-12-06 16:51:50 -02003472
3473 *DP = (*DP & ~mask) | signal_levels;
3474}
3475
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003476static bool
Chris Wilsonea5b2132010-08-04 13:50:23 +01003477intel_dp_set_link_train(struct intel_dp *intel_dp,
Jani Nikula70aff662013-09-27 15:10:44 +03003478 uint32_t *DP,
Chris Wilson58e10eb2010-10-03 10:56:11 +01003479 uint8_t dp_train_pat)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003480{
Paulo Zanoni174edf12012-10-26 19:05:50 -02003481 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
3482 struct drm_device *dev = intel_dig_port->base.base.dev;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003483 struct drm_i915_private *dev_priv = dev->dev_private;
Jani Nikula2cdfe6c2013-10-04 15:08:48 +03003484 uint8_t buf[sizeof(intel_dp->train_set) + 1];
3485 int ret, len;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003486
Ville Syrjälä7b13b582014-08-18 22:16:08 +03003487 _intel_dp_set_link_train(intel_dp, DP, dp_train_pat);
Paulo Zanoni47ea7542012-07-17 16:55:16 -03003488
Jani Nikula70aff662013-09-27 15:10:44 +03003489 I915_WRITE(intel_dp->output_reg, *DP);
Chris Wilsonea5b2132010-08-04 13:50:23 +01003490 POSTING_READ(intel_dp->output_reg);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003491
Jani Nikula2cdfe6c2013-10-04 15:08:48 +03003492 buf[0] = dp_train_pat;
3493 if ((dp_train_pat & DP_TRAINING_PATTERN_MASK) ==
Paulo Zanoni47ea7542012-07-17 16:55:16 -03003494 DP_TRAINING_PATTERN_DISABLE) {
Jani Nikula2cdfe6c2013-10-04 15:08:48 +03003495 /* don't write DP_TRAINING_LANEx_SET on disable */
3496 len = 1;
3497 } else {
3498 /* DP_TRAINING_LANEx_SET follow DP_TRAINING_PATTERN_SET */
3499 memcpy(buf + 1, intel_dp->train_set, intel_dp->lane_count);
3500 len = intel_dp->lane_count + 1;
Paulo Zanoni47ea7542012-07-17 16:55:16 -03003501 }
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003502
Jani Nikula9d1a1032014-03-14 16:51:15 +02003503 ret = drm_dp_dpcd_write(&intel_dp->aux, DP_TRAINING_PATTERN_SET,
3504 buf, len);
Jani Nikula2cdfe6c2013-10-04 15:08:48 +03003505
3506 return ret == len;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003507}
3508
Jani Nikula70aff662013-09-27 15:10:44 +03003509static bool
3510intel_dp_reset_link_train(struct intel_dp *intel_dp, uint32_t *DP,
3511 uint8_t dp_train_pat)
3512{
Mika Kahola4e96c972015-04-29 09:17:39 +03003513 if (!intel_dp->train_set_valid)
3514 memset(intel_dp->train_set, 0, sizeof(intel_dp->train_set));
Jani Nikula70aff662013-09-27 15:10:44 +03003515 intel_dp_set_signal_levels(intel_dp, DP);
3516 return intel_dp_set_link_train(intel_dp, DP, dp_train_pat);
3517}
3518
3519static bool
3520intel_dp_update_link_train(struct intel_dp *intel_dp, uint32_t *DP,
Jani Nikula0301b3a2013-10-15 09:36:08 +03003521 const uint8_t link_status[DP_LINK_STATUS_SIZE])
Jani Nikula70aff662013-09-27 15:10:44 +03003522{
3523 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
3524 struct drm_device *dev = intel_dig_port->base.base.dev;
3525 struct drm_i915_private *dev_priv = dev->dev_private;
3526 int ret;
3527
3528 intel_get_adjust_train(intel_dp, link_status);
3529 intel_dp_set_signal_levels(intel_dp, DP);
3530
3531 I915_WRITE(intel_dp->output_reg, *DP);
3532 POSTING_READ(intel_dp->output_reg);
3533
Jani Nikula9d1a1032014-03-14 16:51:15 +02003534 ret = drm_dp_dpcd_write(&intel_dp->aux, DP_TRAINING_LANE0_SET,
3535 intel_dp->train_set, intel_dp->lane_count);
Jani Nikula70aff662013-09-27 15:10:44 +03003536
3537 return ret == intel_dp->lane_count;
3538}
3539
Imre Deak3ab9c632013-05-03 12:57:41 +03003540static void intel_dp_set_idle_link_train(struct intel_dp *intel_dp)
3541{
3542 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
3543 struct drm_device *dev = intel_dig_port->base.base.dev;
3544 struct drm_i915_private *dev_priv = dev->dev_private;
3545 enum port port = intel_dig_port->port;
3546 uint32_t val;
3547
3548 if (!HAS_DDI(dev))
3549 return;
3550
3551 val = I915_READ(DP_TP_CTL(port));
3552 val &= ~DP_TP_CTL_LINK_TRAIN_MASK;
3553 val |= DP_TP_CTL_LINK_TRAIN_IDLE;
3554 I915_WRITE(DP_TP_CTL(port), val);
3555
3556 /*
3557 * On PORT_A we can have only eDP in SST mode. There the only reason
3558 * we need to set idle transmission mode is to work around a HW issue
3559 * where we enable the pipe while not in idle link-training mode.
3560 * In this case there is requirement to wait for a minimum number of
3561 * idle patterns to be sent.
3562 */
3563 if (port == PORT_A)
3564 return;
3565
3566 if (wait_for((I915_READ(DP_TP_STATUS(port)) & DP_TP_STATUS_IDLE_DONE),
3567 1))
3568 DRM_ERROR("Timed out waiting for DP idle patterns\n");
3569}
3570
Jesse Barnes33a34e42010-09-08 12:42:02 -07003571/* Enable corresponding port and start training pattern 1 */
Paulo Zanonic19b0662012-10-15 15:51:41 -03003572void
Jesse Barnes33a34e42010-09-08 12:42:02 -07003573intel_dp_start_link_train(struct intel_dp *intel_dp)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003574{
Paulo Zanonida63a9f2012-10-26 19:05:46 -02003575 struct drm_encoder *encoder = &dp_to_dig_port(intel_dp)->base.base;
Paulo Zanonic19b0662012-10-15 15:51:41 -03003576 struct drm_device *dev = encoder->dev;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003577 int i;
3578 uint8_t voltage;
Keith Packardcdb0e952011-11-01 20:00:06 -07003579 int voltage_tries, loop_tries;
Chris Wilsonea5b2132010-08-04 13:50:23 +01003580 uint32_t DP = intel_dp->DP;
Jani Nikula6aba5b62013-10-04 15:08:10 +03003581 uint8_t link_config[2];
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003582
Paulo Zanoniaffa9352012-11-23 15:30:39 -02003583 if (HAS_DDI(dev))
Paulo Zanonic19b0662012-10-15 15:51:41 -03003584 intel_ddi_prepare_link_retrain(encoder);
3585
Chris Wilson3cf2efb2010-11-29 10:09:55 +00003586 /* Write the link configuration data */
Jani Nikula6aba5b62013-10-04 15:08:10 +03003587 link_config[0] = intel_dp->link_bw;
3588 link_config[1] = intel_dp->lane_count;
3589 if (drm_dp_enhanced_frame_cap(intel_dp->dpcd))
3590 link_config[1] |= DP_LANE_COUNT_ENHANCED_FRAME_EN;
Jani Nikula9d1a1032014-03-14 16:51:15 +02003591 drm_dp_dpcd_write(&intel_dp->aux, DP_LINK_BW_SET, link_config, 2);
Ville Syrjälä94ca7192015-03-13 19:40:31 +02003592 if (intel_dp->num_sink_rates)
Sonika Jindala8f3ef62015-03-05 10:02:30 +05303593 drm_dp_dpcd_write(&intel_dp->aux, DP_LINK_RATE_SET,
3594 &intel_dp->rate_select, 1);
Jani Nikula6aba5b62013-10-04 15:08:10 +03003595
3596 link_config[0] = 0;
3597 link_config[1] = DP_SET_ANSI_8B10B;
Jani Nikula9d1a1032014-03-14 16:51:15 +02003598 drm_dp_dpcd_write(&intel_dp->aux, DP_DOWNSPREAD_CTRL, link_config, 2);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003599
3600 DP |= DP_PORT_EN;
Keith Packard1a2eb462011-11-16 16:26:07 -08003601
Jani Nikula70aff662013-09-27 15:10:44 +03003602 /* clock recovery */
3603 if (!intel_dp_reset_link_train(intel_dp, &DP,
3604 DP_TRAINING_PATTERN_1 |
3605 DP_LINK_SCRAMBLING_DISABLE)) {
3606 DRM_ERROR("failed to enable link training\n");
3607 return;
3608 }
3609
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003610 voltage = 0xff;
Keith Packardcdb0e952011-11-01 20:00:06 -07003611 voltage_tries = 0;
3612 loop_tries = 0;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003613 for (;;) {
Jani Nikula70aff662013-09-27 15:10:44 +03003614 uint8_t link_status[DP_LINK_STATUS_SIZE];
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003615
Daniel Vettera7c96552012-10-18 10:15:30 +02003616 drm_dp_link_train_clock_recovery_delay(intel_dp->dpcd);
Keith Packard93f62da2011-11-01 19:45:03 -07003617 if (!intel_dp_get_link_status(intel_dp, link_status)) {
3618 DRM_ERROR("failed to get link status\n");
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003619 break;
Keith Packard93f62da2011-11-01 19:45:03 -07003620 }
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003621
Daniel Vetter01916272012-10-18 10:15:25 +02003622 if (drm_dp_clock_recovery_ok(link_status, intel_dp->lane_count)) {
Keith Packard93f62da2011-11-01 19:45:03 -07003623 DRM_DEBUG_KMS("clock recovery OK\n");
Chris Wilson3cf2efb2010-11-29 10:09:55 +00003624 break;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003625 }
Chris Wilson3cf2efb2010-11-29 10:09:55 +00003626
Mika Kahola4e96c972015-04-29 09:17:39 +03003627 /*
3628 * if we used previously trained voltage and pre-emphasis values
3629 * and we don't get clock recovery, reset link training values
3630 */
3631 if (intel_dp->train_set_valid) {
3632 DRM_DEBUG_KMS("clock recovery not ok, reset");
3633 /* clear the flag as we are not reusing train set */
3634 intel_dp->train_set_valid = false;
3635 if (!intel_dp_reset_link_train(intel_dp, &DP,
3636 DP_TRAINING_PATTERN_1 |
3637 DP_LINK_SCRAMBLING_DISABLE)) {
3638 DRM_ERROR("failed to enable link training\n");
3639 return;
3640 }
3641 continue;
3642 }
3643
Chris Wilson3cf2efb2010-11-29 10:09:55 +00003644 /* Check to see if we've tried the max voltage */
3645 for (i = 0; i < intel_dp->lane_count; i++)
3646 if ((intel_dp->train_set[i] & DP_TRAIN_MAX_SWING_REACHED) == 0)
3647 break;
Takashi Iwai3b4f8192013-03-11 18:40:16 +01003648 if (i == intel_dp->lane_count) {
Daniel Vetterb06fbda2012-10-16 09:50:25 +02003649 ++loop_tries;
3650 if (loop_tries == 5) {
Jani Nikula3def84b2013-10-05 16:13:56 +03003651 DRM_ERROR("too many full retries, give up\n");
Keith Packardcdb0e952011-11-01 20:00:06 -07003652 break;
3653 }
Jani Nikula70aff662013-09-27 15:10:44 +03003654 intel_dp_reset_link_train(intel_dp, &DP,
3655 DP_TRAINING_PATTERN_1 |
3656 DP_LINK_SCRAMBLING_DISABLE);
Keith Packardcdb0e952011-11-01 20:00:06 -07003657 voltage_tries = 0;
3658 continue;
3659 }
Chris Wilson3cf2efb2010-11-29 10:09:55 +00003660
3661 /* Check to see if we've tried the same voltage 5 times */
Daniel Vetterb06fbda2012-10-16 09:50:25 +02003662 if ((intel_dp->train_set[0] & DP_TRAIN_VOLTAGE_SWING_MASK) == voltage) {
Chris Wilson24773672012-09-26 16:48:30 +01003663 ++voltage_tries;
Daniel Vetterb06fbda2012-10-16 09:50:25 +02003664 if (voltage_tries == 5) {
Jani Nikula3def84b2013-10-05 16:13:56 +03003665 DRM_ERROR("too many voltage retries, give up\n");
Daniel Vetterb06fbda2012-10-16 09:50:25 +02003666 break;
3667 }
3668 } else
3669 voltage_tries = 0;
3670 voltage = intel_dp->train_set[0] & DP_TRAIN_VOLTAGE_SWING_MASK;
Chris Wilson3cf2efb2010-11-29 10:09:55 +00003671
Jani Nikula70aff662013-09-27 15:10:44 +03003672 /* Update training set as requested by target */
3673 if (!intel_dp_update_link_train(intel_dp, &DP, link_status)) {
3674 DRM_ERROR("failed to update link training\n");
3675 break;
3676 }
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003677 }
3678
Jesse Barnes33a34e42010-09-08 12:42:02 -07003679 intel_dp->DP = DP;
3680}
3681
Paulo Zanonic19b0662012-10-15 15:51:41 -03003682void
Jesse Barnes33a34e42010-09-08 12:42:02 -07003683intel_dp_complete_link_train(struct intel_dp *intel_dp)
3684{
Jesse Barnes33a34e42010-09-08 12:42:02 -07003685 bool channel_eq = false;
Jesse Barnes37f80972011-01-05 14:45:24 -08003686 int tries, cr_tries;
Jesse Barnes33a34e42010-09-08 12:42:02 -07003687 uint32_t DP = intel_dp->DP;
Todd Previte06ea66b2014-01-20 10:19:39 -07003688 uint32_t training_pattern = DP_TRAINING_PATTERN_2;
3689
3690 /* Training Pattern 3 for HBR2 ot 1.2 devices that support it*/
3691 if (intel_dp->link_bw == DP_LINK_BW_5_4 || intel_dp->use_tps3)
3692 training_pattern = DP_TRAINING_PATTERN_3;
Jesse Barnes33a34e42010-09-08 12:42:02 -07003693
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003694 /* channel equalization */
Jani Nikula70aff662013-09-27 15:10:44 +03003695 if (!intel_dp_set_link_train(intel_dp, &DP,
Todd Previte06ea66b2014-01-20 10:19:39 -07003696 training_pattern |
Jani Nikula70aff662013-09-27 15:10:44 +03003697 DP_LINK_SCRAMBLING_DISABLE)) {
3698 DRM_ERROR("failed to start channel equalization\n");
3699 return;
3700 }
3701
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003702 tries = 0;
Jesse Barnes37f80972011-01-05 14:45:24 -08003703 cr_tries = 0;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003704 channel_eq = false;
3705 for (;;) {
Jani Nikula70aff662013-09-27 15:10:44 +03003706 uint8_t link_status[DP_LINK_STATUS_SIZE];
Zhenyu Wange3421a12010-04-08 09:43:27 +08003707
Jesse Barnes37f80972011-01-05 14:45:24 -08003708 if (cr_tries > 5) {
3709 DRM_ERROR("failed to train DP, aborting\n");
Jesse Barnes37f80972011-01-05 14:45:24 -08003710 break;
3711 }
3712
Daniel Vettera7c96552012-10-18 10:15:30 +02003713 drm_dp_link_train_channel_eq_delay(intel_dp->dpcd);
Jani Nikula70aff662013-09-27 15:10:44 +03003714 if (!intel_dp_get_link_status(intel_dp, link_status)) {
3715 DRM_ERROR("failed to get link status\n");
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003716 break;
Jani Nikula70aff662013-09-27 15:10:44 +03003717 }
Jesse Barnes869184a2010-10-07 16:01:22 -07003718
Jesse Barnes37f80972011-01-05 14:45:24 -08003719 /* Make sure clock is still ok */
Daniel Vetter01916272012-10-18 10:15:25 +02003720 if (!drm_dp_clock_recovery_ok(link_status, intel_dp->lane_count)) {
Mika Kahola4e96c972015-04-29 09:17:39 +03003721 intel_dp->train_set_valid = false;
Jesse Barnes37f80972011-01-05 14:45:24 -08003722 intel_dp_start_link_train(intel_dp);
Jani Nikula70aff662013-09-27 15:10:44 +03003723 intel_dp_set_link_train(intel_dp, &DP,
Todd Previte06ea66b2014-01-20 10:19:39 -07003724 training_pattern |
Jani Nikula70aff662013-09-27 15:10:44 +03003725 DP_LINK_SCRAMBLING_DISABLE);
Jesse Barnes37f80972011-01-05 14:45:24 -08003726 cr_tries++;
3727 continue;
3728 }
3729
Daniel Vetter1ffdff12012-10-18 10:15:24 +02003730 if (drm_dp_channel_eq_ok(link_status, intel_dp->lane_count)) {
Chris Wilson3cf2efb2010-11-29 10:09:55 +00003731 channel_eq = true;
3732 break;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003733 }
Chris Wilson3cf2efb2010-11-29 10:09:55 +00003734
Jesse Barnes37f80972011-01-05 14:45:24 -08003735 /* Try 5 times, then try clock recovery if that fails */
3736 if (tries > 5) {
Mika Kahola4e96c972015-04-29 09:17:39 +03003737 intel_dp->train_set_valid = false;
Jesse Barnes37f80972011-01-05 14:45:24 -08003738 intel_dp_start_link_train(intel_dp);
Jani Nikula70aff662013-09-27 15:10:44 +03003739 intel_dp_set_link_train(intel_dp, &DP,
Todd Previte06ea66b2014-01-20 10:19:39 -07003740 training_pattern |
Jani Nikula70aff662013-09-27 15:10:44 +03003741 DP_LINK_SCRAMBLING_DISABLE);
Jesse Barnes37f80972011-01-05 14:45:24 -08003742 tries = 0;
3743 cr_tries++;
3744 continue;
3745 }
Chris Wilson3cf2efb2010-11-29 10:09:55 +00003746
Jani Nikula70aff662013-09-27 15:10:44 +03003747 /* Update training set as requested by target */
3748 if (!intel_dp_update_link_train(intel_dp, &DP, link_status)) {
3749 DRM_ERROR("failed to update link training\n");
3750 break;
3751 }
Chris Wilson3cf2efb2010-11-29 10:09:55 +00003752 ++tries;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003753 }
Chris Wilson3cf2efb2010-11-29 10:09:55 +00003754
Imre Deak3ab9c632013-05-03 12:57:41 +03003755 intel_dp_set_idle_link_train(intel_dp);
3756
3757 intel_dp->DP = DP;
3758
Mika Kahola4e96c972015-04-29 09:17:39 +03003759 if (channel_eq) {
Mika Kahola5fa836a2015-04-29 09:17:40 +03003760 intel_dp->train_set_valid = true;
Masanari Iida07f42252013-03-20 11:00:34 +09003761 DRM_DEBUG_KMS("Channel EQ done. DP Training successful\n");
Mika Kahola4e96c972015-04-29 09:17:39 +03003762 }
Imre Deak3ab9c632013-05-03 12:57:41 +03003763}
3764
3765void intel_dp_stop_link_train(struct intel_dp *intel_dp)
3766{
Jani Nikula70aff662013-09-27 15:10:44 +03003767 intel_dp_set_link_train(intel_dp, &intel_dp->DP,
Imre Deak3ab9c632013-05-03 12:57:41 +03003768 DP_TRAINING_PATTERN_DISABLE);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003769}
3770
3771static void
Chris Wilsonea5b2132010-08-04 13:50:23 +01003772intel_dp_link_down(struct intel_dp *intel_dp)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003773{
Paulo Zanonida63a9f2012-10-26 19:05:46 -02003774 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
Ville Syrjälä1612c8b2015-05-05 17:17:34 +03003775 struct intel_crtc *crtc = to_intel_crtc(intel_dig_port->base.base.crtc);
Imre Deakbc7d38a2013-05-16 14:40:36 +03003776 enum port port = intel_dig_port->port;
Paulo Zanonida63a9f2012-10-26 19:05:46 -02003777 struct drm_device *dev = intel_dig_port->base.base.dev;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003778 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsonea5b2132010-08-04 13:50:23 +01003779 uint32_t DP = intel_dp->DP;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003780
Daniel Vetterbc76e3202014-05-20 22:46:50 +02003781 if (WARN_ON(HAS_DDI(dev)))
Paulo Zanonic19b0662012-10-15 15:51:41 -03003782 return;
3783
Daniel Vetter0c33d8d2012-09-06 22:15:43 +02003784 if (WARN_ON((I915_READ(intel_dp->output_reg) & DP_PORT_EN) == 0))
Chris Wilson1b39d6f2010-12-06 11:20:45 +00003785 return;
3786
Zhao Yakui28c97732009-10-09 11:39:41 +08003787 DRM_DEBUG_KMS("\n");
Zhenyu Wang32f9d652009-07-24 01:00:32 +08003788
Ville Syrjälä39e5fa82015-05-05 17:17:29 +03003789 if ((IS_GEN7(dev) && port == PORT_A) ||
3790 (HAS_PCH_CPT(dev) && port != PORT_A)) {
Zhenyu Wange3421a12010-04-08 09:43:27 +08003791 DP &= ~DP_LINK_TRAIN_MASK_CPT;
Ville Syrjälä1612c8b2015-05-05 17:17:34 +03003792 DP |= DP_LINK_TRAIN_PAT_IDLE_CPT;
Zhenyu Wange3421a12010-04-08 09:43:27 +08003793 } else {
Ville Syrjäläaad3d142014-06-28 02:04:25 +03003794 if (IS_CHERRYVIEW(dev))
3795 DP &= ~DP_LINK_TRAIN_MASK_CHV;
3796 else
3797 DP &= ~DP_LINK_TRAIN_MASK;
Ville Syrjälä1612c8b2015-05-05 17:17:34 +03003798 DP |= DP_LINK_TRAIN_PAT_IDLE;
Zhenyu Wange3421a12010-04-08 09:43:27 +08003799 }
Ville Syrjälä1612c8b2015-05-05 17:17:34 +03003800 I915_WRITE(intel_dp->output_reg, DP);
Chris Wilsonfe255d02010-09-11 21:37:48 +01003801 POSTING_READ(intel_dp->output_reg);
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08003802
Ville Syrjälä1612c8b2015-05-05 17:17:34 +03003803 DP &= ~(DP_PORT_EN | DP_AUDIO_OUTPUT_ENABLE);
3804 I915_WRITE(intel_dp->output_reg, DP);
3805 POSTING_READ(intel_dp->output_reg);
3806
3807 /*
3808 * HW workaround for IBX, we need to move the port
3809 * to transcoder A after disabling it to allow the
3810 * matching HDMI port to be enabled on transcoder A.
3811 */
3812 if (HAS_PCH_IBX(dev) && crtc->pipe == PIPE_B && port != PORT_A) {
3813 /* always enable with pattern 1 (as per spec) */
3814 DP &= ~(DP_PIPEB_SELECT | DP_LINK_TRAIN_MASK);
3815 DP |= DP_PORT_EN | DP_LINK_TRAIN_PAT_1;
3816 I915_WRITE(intel_dp->output_reg, DP);
3817 POSTING_READ(intel_dp->output_reg);
3818
3819 DP &= ~DP_PORT_EN;
Eric Anholt5bddd172010-11-18 09:32:59 +08003820 I915_WRITE(intel_dp->output_reg, DP);
Daniel Vetter0ca09682014-11-24 16:54:11 +01003821 POSTING_READ(intel_dp->output_reg);
Eric Anholt5bddd172010-11-18 09:32:59 +08003822 }
3823
Keith Packardf01eca22011-09-28 16:48:10 -07003824 msleep(intel_dp->panel_power_down_delay);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003825}
3826
Keith Packard26d61aa2011-07-25 20:01:09 -07003827static bool
3828intel_dp_get_dpcd(struct intel_dp *intel_dp)
Keith Packard92fd8fd2011-07-25 19:50:10 -07003829{
Rodrigo Vivia031d702013-10-03 16:15:06 -03003830 struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
3831 struct drm_device *dev = dig_port->base.base.dev;
3832 struct drm_i915_private *dev_priv = dev->dev_private;
Sonika Jindalfc0f8e22015-03-05 10:03:58 +05303833 uint8_t rev;
Rodrigo Vivia031d702013-10-03 16:15:06 -03003834
Jani Nikula9d1a1032014-03-14 16:51:15 +02003835 if (intel_dp_dpcd_read_wake(&intel_dp->aux, 0x000, intel_dp->dpcd,
3836 sizeof(intel_dp->dpcd)) < 0)
Adam Jacksonedb39242012-09-18 10:58:49 -04003837 return false; /* aux transfer failed */
Keith Packard92fd8fd2011-07-25 19:50:10 -07003838
Andy Shevchenkoa8e98152014-09-01 14:12:01 +03003839 DRM_DEBUG_KMS("DPCD: %*ph\n", (int) sizeof(intel_dp->dpcd), intel_dp->dpcd);
Damien Lespiau577c7a52012-12-13 16:09:02 +00003840
Adam Jacksonedb39242012-09-18 10:58:49 -04003841 if (intel_dp->dpcd[DP_DPCD_REV] == 0)
3842 return false; /* DPCD not present */
3843
Shobhit Kumar2293bb52013-07-11 18:44:56 -03003844 /* Check if the panel supports PSR */
3845 memset(intel_dp->psr_dpcd, 0, sizeof(intel_dp->psr_dpcd));
Jani Nikula50003932013-09-20 16:42:17 +03003846 if (is_edp(intel_dp)) {
Jani Nikula9d1a1032014-03-14 16:51:15 +02003847 intel_dp_dpcd_read_wake(&intel_dp->aux, DP_PSR_SUPPORT,
3848 intel_dp->psr_dpcd,
3849 sizeof(intel_dp->psr_dpcd));
Rodrigo Vivia031d702013-10-03 16:15:06 -03003850 if (intel_dp->psr_dpcd[0] & DP_PSR_IS_SUPPORTED) {
3851 dev_priv->psr.sink_support = true;
Jani Nikula50003932013-09-20 16:42:17 +03003852 DRM_DEBUG_KMS("Detected EDP PSR Panel.\n");
Rodrigo Vivia031d702013-10-03 16:15:06 -03003853 }
Sonika Jindal474d1ec2015-04-02 11:02:44 +05303854
3855 if (INTEL_INFO(dev)->gen >= 9 &&
3856 (intel_dp->psr_dpcd[0] & DP_PSR2_IS_SUPPORTED)) {
3857 uint8_t frame_sync_cap;
3858
3859 dev_priv->psr.sink_support = true;
3860 intel_dp_dpcd_read_wake(&intel_dp->aux,
3861 DP_SINK_DEVICE_AUX_FRAME_SYNC_CAP,
3862 &frame_sync_cap, 1);
3863 dev_priv->psr.aux_frame_sync = frame_sync_cap ? true : false;
3864 /* PSR2 needs frame sync as well */
3865 dev_priv->psr.psr2_support = dev_priv->psr.aux_frame_sync;
3866 DRM_DEBUG_KMS("PSR2 %s on sink",
3867 dev_priv->psr.psr2_support ? "supported" : "not supported");
3868 }
Jani Nikula50003932013-09-20 16:42:17 +03003869 }
3870
Jani Nikula7809a612014-10-29 11:03:26 +02003871 /* Training Pattern 3 support, both source and sink */
Todd Previte06ea66b2014-01-20 10:19:39 -07003872 if (intel_dp->dpcd[DP_DPCD_REV] >= 0x12 &&
Jani Nikula7809a612014-10-29 11:03:26 +02003873 intel_dp->dpcd[DP_MAX_LANE_COUNT] & DP_TPS3_SUPPORTED &&
3874 (IS_HASWELL(dev_priv) || INTEL_INFO(dev_priv)->gen >= 8)) {
Todd Previte06ea66b2014-01-20 10:19:39 -07003875 intel_dp->use_tps3 = true;
Jani Nikulaf8d8a672014-09-05 16:19:18 +03003876 DRM_DEBUG_KMS("Displayport TPS3 supported\n");
Todd Previte06ea66b2014-01-20 10:19:39 -07003877 } else
3878 intel_dp->use_tps3 = false;
3879
Sonika Jindalfc0f8e22015-03-05 10:03:58 +05303880 /* Intermediate frequency support */
3881 if (is_edp(intel_dp) &&
3882 (intel_dp->dpcd[DP_EDP_CONFIGURATION_CAP] & DP_DPCD_DISPLAY_CONTROL_CAPABLE) &&
3883 (intel_dp_dpcd_read_wake(&intel_dp->aux, DP_EDP_DPCD_REV, &rev, 1) == 1) &&
3884 (rev >= 0x03)) { /* eDp v1.4 or higher */
Ville Syrjälä94ca7192015-03-13 19:40:31 +02003885 __le16 sink_rates[DP_MAX_SUPPORTED_RATES];
Ville Syrjäläea2d8a42015-03-12 17:10:28 +02003886 int i;
3887
Sonika Jindalfc0f8e22015-03-05 10:03:58 +05303888 intel_dp_dpcd_read_wake(&intel_dp->aux,
3889 DP_SUPPORTED_LINK_RATES,
Ville Syrjälä94ca7192015-03-13 19:40:31 +02003890 sink_rates,
3891 sizeof(sink_rates));
Ville Syrjäläea2d8a42015-03-12 17:10:28 +02003892
Ville Syrjälä94ca7192015-03-13 19:40:31 +02003893 for (i = 0; i < ARRAY_SIZE(sink_rates); i++) {
3894 int val = le16_to_cpu(sink_rates[i]);
Ville Syrjäläea2d8a42015-03-12 17:10:28 +02003895
3896 if (val == 0)
3897 break;
3898
Sonika Jindalaf77b972015-05-07 13:59:28 +05303899 /* Value read is in kHz while drm clock is saved in deca-kHz */
3900 intel_dp->sink_rates[i] = (val * 200) / 10;
Ville Syrjäläea2d8a42015-03-12 17:10:28 +02003901 }
Ville Syrjälä94ca7192015-03-13 19:40:31 +02003902 intel_dp->num_sink_rates = i;
Sonika Jindalfc0f8e22015-03-05 10:03:58 +05303903 }
Ville Syrjälä0336400e2015-03-12 17:10:39 +02003904
3905 intel_dp_print_rates(intel_dp);
3906
Adam Jacksonedb39242012-09-18 10:58:49 -04003907 if (!(intel_dp->dpcd[DP_DOWNSTREAMPORT_PRESENT] &
3908 DP_DWN_STRM_PORT_PRESENT))
3909 return true; /* native DP sink */
3910
3911 if (intel_dp->dpcd[DP_DPCD_REV] == 0x10)
3912 return true; /* no per-port downstream info */
3913
Jani Nikula9d1a1032014-03-14 16:51:15 +02003914 if (intel_dp_dpcd_read_wake(&intel_dp->aux, DP_DOWNSTREAM_PORT_0,
3915 intel_dp->downstream_ports,
3916 DP_MAX_DOWNSTREAM_PORTS) < 0)
Adam Jacksonedb39242012-09-18 10:58:49 -04003917 return false; /* downstream port status fetch failed */
3918
3919 return true;
Keith Packard92fd8fd2011-07-25 19:50:10 -07003920}
3921
Adam Jackson0d198322012-05-14 16:05:47 -04003922static void
3923intel_dp_probe_oui(struct intel_dp *intel_dp)
3924{
3925 u8 buf[3];
3926
3927 if (!(intel_dp->dpcd[DP_DOWN_STREAM_PORT_COUNT] & DP_OUI_SUPPORT))
3928 return;
3929
Jani Nikula9d1a1032014-03-14 16:51:15 +02003930 if (intel_dp_dpcd_read_wake(&intel_dp->aux, DP_SINK_OUI, buf, 3) == 3)
Adam Jackson0d198322012-05-14 16:05:47 -04003931 DRM_DEBUG_KMS("Sink OUI: %02hx%02hx%02hx\n",
3932 buf[0], buf[1], buf[2]);
3933
Jani Nikula9d1a1032014-03-14 16:51:15 +02003934 if (intel_dp_dpcd_read_wake(&intel_dp->aux, DP_BRANCH_OUI, buf, 3) == 3)
Adam Jackson0d198322012-05-14 16:05:47 -04003935 DRM_DEBUG_KMS("Branch OUI: %02hx%02hx%02hx\n",
3936 buf[0], buf[1], buf[2]);
3937}
3938
Dave Airlie0e32b392014-05-02 14:02:48 +10003939static bool
3940intel_dp_probe_mst(struct intel_dp *intel_dp)
3941{
3942 u8 buf[1];
3943
3944 if (!intel_dp->can_mst)
3945 return false;
3946
3947 if (intel_dp->dpcd[DP_DPCD_REV] < 0x12)
3948 return false;
3949
Dave Airlie0e32b392014-05-02 14:02:48 +10003950 if (intel_dp_dpcd_read_wake(&intel_dp->aux, DP_MSTM_CAP, buf, 1)) {
3951 if (buf[0] & DP_MST_CAP) {
3952 DRM_DEBUG_KMS("Sink is MST capable\n");
3953 intel_dp->is_mst = true;
3954 } else {
3955 DRM_DEBUG_KMS("Sink is not MST capable\n");
3956 intel_dp->is_mst = false;
3957 }
3958 }
Dave Airlie0e32b392014-05-02 14:02:48 +10003959
3960 drm_dp_mst_topology_mgr_set_mst(&intel_dp->mst_mgr, intel_dp->is_mst);
3961 return intel_dp->is_mst;
3962}
3963
Rodrigo Vivi082dcc72015-07-30 16:26:39 -07003964static void intel_dp_sink_crc_stop(struct intel_dp *intel_dp)
Rodrigo Vivid2e216d2014-01-24 13:36:17 -02003965{
Rodrigo Vivi082dcc72015-07-30 16:26:39 -07003966 struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
3967 struct intel_crtc *intel_crtc = to_intel_crtc(dig_port->base.base.crtc);
Rodrigo Viviad9dc912014-09-16 19:18:12 -04003968 u8 buf;
Paulo Zanoni4373f0f2015-05-25 18:52:29 -03003969
3970 if (drm_dp_dpcd_readb(&intel_dp->aux, DP_TEST_SINK, &buf) < 0) {
Rodrigo Vivi082dcc72015-07-30 16:26:39 -07003971 DRM_DEBUG_KMS("Sink CRC couldn't be stopped properly\n");
3972 return;
Paulo Zanoni4373f0f2015-05-25 18:52:29 -03003973 }
Rodrigo Vivid2e216d2014-01-24 13:36:17 -02003974
Rodrigo Vivid2e216d2014-01-24 13:36:17 -02003975 if (drm_dp_dpcd_writeb(&intel_dp->aux, DP_TEST_SINK,
Rodrigo Vivi082dcc72015-07-30 16:26:39 -07003976 buf & ~DP_TEST_SINK_START) < 0)
3977 DRM_DEBUG_KMS("Sink CRC couldn't be stopped properly\n");
3978
3979 hsw_enable_ips(intel_crtc);
3980}
3981
3982static int intel_dp_sink_crc_start(struct intel_dp *intel_dp)
3983{
3984 struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
3985 struct intel_crtc *intel_crtc = to_intel_crtc(dig_port->base.base.crtc);
3986 u8 buf;
3987
3988 if (drm_dp_dpcd_readb(&intel_dp->aux, DP_TEST_SINK_MISC, &buf) < 0)
3989 return -EIO;
3990
3991 if (!(buf & DP_TEST_CRC_SUPPORTED))
3992 return -ENOTTY;
3993
3994 if (drm_dp_dpcd_readb(&intel_dp->aux, DP_TEST_SINK, &buf) < 0)
3995 return -EIO;
3996
3997 hsw_disable_ips(intel_crtc);
3998
3999 if (drm_dp_dpcd_writeb(&intel_dp->aux, DP_TEST_SINK,
4000 buf | DP_TEST_SINK_START) < 0) {
4001 hsw_enable_ips(intel_crtc);
4002 return -EIO;
Paulo Zanoni4373f0f2015-05-25 18:52:29 -03004003 }
Rodrigo Vivid2e216d2014-01-24 13:36:17 -02004004
Rodrigo Vivi082dcc72015-07-30 16:26:39 -07004005 return 0;
4006}
4007
4008int intel_dp_sink_crc(struct intel_dp *intel_dp, u8 *crc)
4009{
4010 struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
4011 struct drm_device *dev = dig_port->base.base.dev;
4012 struct intel_crtc *intel_crtc = to_intel_crtc(dig_port->base.base.crtc);
4013 u8 buf;
4014 int test_crc_count;
4015 int attempts = 6;
4016 int ret;
4017
4018 ret = intel_dp_sink_crc_start(intel_dp);
4019 if (ret)
4020 return ret;
4021
Paulo Zanoni4373f0f2015-05-25 18:52:29 -03004022 if (drm_dp_dpcd_readb(&intel_dp->aux, DP_TEST_SINK_MISC, &buf) < 0) {
4023 ret = -EIO;
Rodrigo Viviafe0d672015-07-23 16:35:45 -07004024 goto stop;
Paulo Zanoni4373f0f2015-05-25 18:52:29 -03004025 }
4026
Rodrigo Viviad9dc912014-09-16 19:18:12 -04004027 test_crc_count = buf & DP_TEST_COUNT_MASK;
4028
4029 do {
Rodrigo Vivi1dda5f92014-10-01 07:32:37 -07004030 if (drm_dp_dpcd_readb(&intel_dp->aux,
Paulo Zanoni4373f0f2015-05-25 18:52:29 -03004031 DP_TEST_SINK_MISC, &buf) < 0) {
4032 ret = -EIO;
Rodrigo Viviafe0d672015-07-23 16:35:45 -07004033 goto stop;
Paulo Zanoni4373f0f2015-05-25 18:52:29 -03004034 }
Rodrigo Viviad9dc912014-09-16 19:18:12 -04004035 intel_wait_for_vblank(dev, intel_crtc->pipe);
4036 } while (--attempts && (buf & DP_TEST_COUNT_MASK) == test_crc_count);
4037
4038 if (attempts == 0) {
Daniel Vetter90bd1f42014-11-19 11:18:47 +01004039 DRM_DEBUG_KMS("Panel is unable to calculate CRC after 6 vblanks\n");
Paulo Zanoni4373f0f2015-05-25 18:52:29 -03004040 ret = -ETIMEDOUT;
Rodrigo Viviafe0d672015-07-23 16:35:45 -07004041 goto stop;
Rodrigo Viviad9dc912014-09-16 19:18:12 -04004042 }
Rodrigo Vivid2e216d2014-01-24 13:36:17 -02004043
Rodrigo Vivi082dcc72015-07-30 16:26:39 -07004044 if (drm_dp_dpcd_read(&intel_dp->aux, DP_TEST_CRC_R_CR, crc, 6) < 0)
Paulo Zanoni4373f0f2015-05-25 18:52:29 -03004045 ret = -EIO;
Rodrigo Viviafe0d672015-07-23 16:35:45 -07004046stop:
Rodrigo Vivi082dcc72015-07-30 16:26:39 -07004047 intel_dp_sink_crc_stop(intel_dp);
Paulo Zanoni4373f0f2015-05-25 18:52:29 -03004048 return ret;
Rodrigo Vivid2e216d2014-01-24 13:36:17 -02004049}
4050
Jesse Barnesa60f0e32011-10-20 15:09:17 -07004051static bool
4052intel_dp_get_sink_irq(struct intel_dp *intel_dp, u8 *sink_irq_vector)
4053{
Jani Nikula9d1a1032014-03-14 16:51:15 +02004054 return intel_dp_dpcd_read_wake(&intel_dp->aux,
4055 DP_DEVICE_SERVICE_IRQ_VECTOR,
4056 sink_irq_vector, 1) == 1;
Jesse Barnesa60f0e32011-10-20 15:09:17 -07004057}
4058
Dave Airlie0e32b392014-05-02 14:02:48 +10004059static bool
4060intel_dp_get_sink_irq_esi(struct intel_dp *intel_dp, u8 *sink_irq_vector)
4061{
4062 int ret;
4063
4064 ret = intel_dp_dpcd_read_wake(&intel_dp->aux,
4065 DP_SINK_COUNT_ESI,
4066 sink_irq_vector, 14);
4067 if (ret != 14)
4068 return false;
4069
4070 return true;
4071}
4072
Todd Previtec5d5ab72015-04-15 08:38:38 -07004073static uint8_t intel_dp_autotest_link_training(struct intel_dp *intel_dp)
Jesse Barnesa60f0e32011-10-20 15:09:17 -07004074{
Todd Previtec5d5ab72015-04-15 08:38:38 -07004075 uint8_t test_result = DP_TEST_ACK;
4076 return test_result;
4077}
4078
4079static uint8_t intel_dp_autotest_video_pattern(struct intel_dp *intel_dp)
4080{
4081 uint8_t test_result = DP_TEST_NAK;
4082 return test_result;
4083}
4084
4085static uint8_t intel_dp_autotest_edid(struct intel_dp *intel_dp)
4086{
4087 uint8_t test_result = DP_TEST_NAK;
Todd Previte559be302015-05-04 07:48:20 -07004088 struct intel_connector *intel_connector = intel_dp->attached_connector;
4089 struct drm_connector *connector = &intel_connector->base;
4090
4091 if (intel_connector->detect_edid == NULL ||
Daniel Vetterac6f2e22015-05-08 16:15:41 +02004092 connector->edid_corrupt ||
Todd Previte559be302015-05-04 07:48:20 -07004093 intel_dp->aux.i2c_defer_count > 6) {
4094 /* Check EDID read for NACKs, DEFERs and corruption
4095 * (DP CTS 1.2 Core r1.1)
4096 * 4.2.2.4 : Failed EDID read, I2C_NAK
4097 * 4.2.2.5 : Failed EDID read, I2C_DEFER
4098 * 4.2.2.6 : EDID corruption detected
4099 * Use failsafe mode for all cases
4100 */
4101 if (intel_dp->aux.i2c_nack_count > 0 ||
4102 intel_dp->aux.i2c_defer_count > 0)
4103 DRM_DEBUG_KMS("EDID read had %d NACKs, %d DEFERs\n",
4104 intel_dp->aux.i2c_nack_count,
4105 intel_dp->aux.i2c_defer_count);
4106 intel_dp->compliance_test_data = INTEL_DP_RESOLUTION_FAILSAFE;
4107 } else {
4108 if (!drm_dp_dpcd_write(&intel_dp->aux,
4109 DP_TEST_EDID_CHECKSUM,
4110 &intel_connector->detect_edid->checksum,
Dan Carpenter5a1cc652015-05-12 21:07:37 +03004111 1))
Todd Previte559be302015-05-04 07:48:20 -07004112 DRM_DEBUG_KMS("Failed to write EDID checksum\n");
4113
4114 test_result = DP_TEST_ACK | DP_TEST_EDID_CHECKSUM_WRITE;
4115 intel_dp->compliance_test_data = INTEL_DP_RESOLUTION_STANDARD;
4116 }
4117
4118 /* Set test active flag here so userspace doesn't interrupt things */
4119 intel_dp->compliance_test_active = 1;
4120
Todd Previtec5d5ab72015-04-15 08:38:38 -07004121 return test_result;
4122}
4123
4124static uint8_t intel_dp_autotest_phy_pattern(struct intel_dp *intel_dp)
4125{
4126 uint8_t test_result = DP_TEST_NAK;
4127 return test_result;
4128}
4129
4130static void intel_dp_handle_test_request(struct intel_dp *intel_dp)
4131{
4132 uint8_t response = DP_TEST_NAK;
4133 uint8_t rxdata = 0;
4134 int status = 0;
4135
Todd Previte559be302015-05-04 07:48:20 -07004136 intel_dp->compliance_test_active = 0;
Todd Previtec5d5ab72015-04-15 08:38:38 -07004137 intel_dp->compliance_test_type = 0;
Todd Previte559be302015-05-04 07:48:20 -07004138 intel_dp->compliance_test_data = 0;
4139
Todd Previtec5d5ab72015-04-15 08:38:38 -07004140 intel_dp->aux.i2c_nack_count = 0;
4141 intel_dp->aux.i2c_defer_count = 0;
4142
4143 status = drm_dp_dpcd_read(&intel_dp->aux, DP_TEST_REQUEST, &rxdata, 1);
4144 if (status <= 0) {
4145 DRM_DEBUG_KMS("Could not read test request from sink\n");
4146 goto update_status;
4147 }
4148
4149 switch (rxdata) {
4150 case DP_TEST_LINK_TRAINING:
4151 DRM_DEBUG_KMS("LINK_TRAINING test requested\n");
4152 intel_dp->compliance_test_type = DP_TEST_LINK_TRAINING;
4153 response = intel_dp_autotest_link_training(intel_dp);
4154 break;
4155 case DP_TEST_LINK_VIDEO_PATTERN:
4156 DRM_DEBUG_KMS("TEST_PATTERN test requested\n");
4157 intel_dp->compliance_test_type = DP_TEST_LINK_VIDEO_PATTERN;
4158 response = intel_dp_autotest_video_pattern(intel_dp);
4159 break;
4160 case DP_TEST_LINK_EDID_READ:
4161 DRM_DEBUG_KMS("EDID test requested\n");
4162 intel_dp->compliance_test_type = DP_TEST_LINK_EDID_READ;
4163 response = intel_dp_autotest_edid(intel_dp);
4164 break;
4165 case DP_TEST_LINK_PHY_TEST_PATTERN:
4166 DRM_DEBUG_KMS("PHY_PATTERN test requested\n");
4167 intel_dp->compliance_test_type = DP_TEST_LINK_PHY_TEST_PATTERN;
4168 response = intel_dp_autotest_phy_pattern(intel_dp);
4169 break;
4170 default:
4171 DRM_DEBUG_KMS("Invalid test request '%02x'\n", rxdata);
4172 break;
4173 }
4174
4175update_status:
4176 status = drm_dp_dpcd_write(&intel_dp->aux,
4177 DP_TEST_RESPONSE,
4178 &response, 1);
4179 if (status <= 0)
4180 DRM_DEBUG_KMS("Could not write test response to sink\n");
Jesse Barnesa60f0e32011-10-20 15:09:17 -07004181}
4182
Dave Airlie0e32b392014-05-02 14:02:48 +10004183static int
4184intel_dp_check_mst_status(struct intel_dp *intel_dp)
4185{
4186 bool bret;
4187
4188 if (intel_dp->is_mst) {
4189 u8 esi[16] = { 0 };
4190 int ret = 0;
4191 int retry;
4192 bool handled;
4193 bret = intel_dp_get_sink_irq_esi(intel_dp, esi);
4194go_again:
4195 if (bret == true) {
4196
4197 /* check link status - esi[10] = 0x200c */
4198 if (intel_dp->active_mst_links && !drm_dp_channel_eq_ok(&esi[10], intel_dp->lane_count)) {
4199 DRM_DEBUG_KMS("channel EQ not ok, retraining\n");
4200 intel_dp_start_link_train(intel_dp);
4201 intel_dp_complete_link_train(intel_dp);
4202 intel_dp_stop_link_train(intel_dp);
4203 }
4204
Andy Shevchenko6f34cc32015-01-15 13:45:09 +02004205 DRM_DEBUG_KMS("got esi %3ph\n", esi);
Dave Airlie0e32b392014-05-02 14:02:48 +10004206 ret = drm_dp_mst_hpd_irq(&intel_dp->mst_mgr, esi, &handled);
4207
4208 if (handled) {
4209 for (retry = 0; retry < 3; retry++) {
4210 int wret;
4211 wret = drm_dp_dpcd_write(&intel_dp->aux,
4212 DP_SINK_COUNT_ESI+1,
4213 &esi[1], 3);
4214 if (wret == 3) {
4215 break;
4216 }
4217 }
4218
4219 bret = intel_dp_get_sink_irq_esi(intel_dp, esi);
4220 if (bret == true) {
Andy Shevchenko6f34cc32015-01-15 13:45:09 +02004221 DRM_DEBUG_KMS("got esi2 %3ph\n", esi);
Dave Airlie0e32b392014-05-02 14:02:48 +10004222 goto go_again;
4223 }
4224 } else
4225 ret = 0;
4226
4227 return ret;
4228 } else {
4229 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
4230 DRM_DEBUG_KMS("failed to get ESI - device may have failed\n");
4231 intel_dp->is_mst = false;
4232 drm_dp_mst_topology_mgr_set_mst(&intel_dp->mst_mgr, intel_dp->is_mst);
4233 /* send a hotplug event */
4234 drm_kms_helper_hotplug_event(intel_dig_port->base.base.dev);
4235 }
4236 }
4237 return -EINVAL;
4238}
4239
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004240/*
4241 * According to DP spec
4242 * 5.1.2:
4243 * 1. Read DPCD
4244 * 2. Configure link according to Receiver Capabilities
4245 * 3. Use Link Training from 2.5.3.3 and 3.5.1.3
4246 * 4. Check link status on receipt of hot-plug interrupt
4247 */
Damien Lespiaua5146202015-02-10 19:32:22 +00004248static void
Chris Wilsonea5b2132010-08-04 13:50:23 +01004249intel_dp_check_link_status(struct intel_dp *intel_dp)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004250{
Dave Airlie5b215bc2014-08-05 10:40:20 +10004251 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Paulo Zanonida63a9f2012-10-26 19:05:46 -02004252 struct intel_encoder *intel_encoder = &dp_to_dig_port(intel_dp)->base;
Jesse Barnesa60f0e32011-10-20 15:09:17 -07004253 u8 sink_irq_vector;
Keith Packard93f62da2011-11-01 19:45:03 -07004254 u8 link_status[DP_LINK_STATUS_SIZE];
Jesse Barnesa60f0e32011-10-20 15:09:17 -07004255
Dave Airlie5b215bc2014-08-05 10:40:20 +10004256 WARN_ON(!drm_modeset_is_locked(&dev->mode_config.connection_mutex));
4257
Maarten Lankhorste02f9a02015-08-05 12:37:08 +02004258 if (!intel_encoder->base.crtc)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004259 return;
4260
Imre Deak1a125d82014-08-18 14:42:46 +03004261 if (!to_intel_crtc(intel_encoder->base.crtc)->active)
4262 return;
4263
Keith Packard92fd8fd2011-07-25 19:50:10 -07004264 /* Try to read receiver status if the link appears to be up */
Keith Packard93f62da2011-11-01 19:45:03 -07004265 if (!intel_dp_get_link_status(intel_dp, link_status)) {
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004266 return;
4267 }
4268
Keith Packard92fd8fd2011-07-25 19:50:10 -07004269 /* Now read the DPCD to see if it's actually running */
Keith Packard26d61aa2011-07-25 20:01:09 -07004270 if (!intel_dp_get_dpcd(intel_dp)) {
Jesse Barnes59cd09e2011-07-07 11:10:59 -07004271 return;
4272 }
4273
Jesse Barnesa60f0e32011-10-20 15:09:17 -07004274 /* Try to read the source of the interrupt */
4275 if (intel_dp->dpcd[DP_DPCD_REV] >= 0x11 &&
4276 intel_dp_get_sink_irq(intel_dp, &sink_irq_vector)) {
4277 /* Clear interrupt source */
Jani Nikula9d1a1032014-03-14 16:51:15 +02004278 drm_dp_dpcd_writeb(&intel_dp->aux,
4279 DP_DEVICE_SERVICE_IRQ_VECTOR,
4280 sink_irq_vector);
Jesse Barnesa60f0e32011-10-20 15:09:17 -07004281
4282 if (sink_irq_vector & DP_AUTOMATED_TEST_REQUEST)
Todd Previte09b1eb12015-04-20 15:27:34 -07004283 DRM_DEBUG_DRIVER("Test request in short pulse not handled\n");
Jesse Barnesa60f0e32011-10-20 15:09:17 -07004284 if (sink_irq_vector & (DP_CP_IRQ | DP_SINK_SPECIFIC_IRQ))
4285 DRM_DEBUG_DRIVER("CP or sink specific irq unhandled\n");
4286 }
4287
Daniel Vetter1ffdff12012-10-18 10:15:24 +02004288 if (!drm_dp_channel_eq_ok(link_status, intel_dp->lane_count)) {
Keith Packard92fd8fd2011-07-25 19:50:10 -07004289 DRM_DEBUG_KMS("%s: channel EQ not ok, retraining\n",
Jani Nikula8e329a02014-06-03 14:56:21 +03004290 intel_encoder->base.name);
Jesse Barnes33a34e42010-09-08 12:42:02 -07004291 intel_dp_start_link_train(intel_dp);
4292 intel_dp_complete_link_train(intel_dp);
Imre Deak3ab9c632013-05-03 12:57:41 +03004293 intel_dp_stop_link_train(intel_dp);
Jesse Barnes33a34e42010-09-08 12:42:02 -07004294 }
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004295}
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004296
Adam Jacksoncaf9ab22012-09-18 10:58:50 -04004297/* XXX this is probably wrong for multiple downstream ports */
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08004298static enum drm_connector_status
Keith Packard26d61aa2011-07-25 20:01:09 -07004299intel_dp_detect_dpcd(struct intel_dp *intel_dp)
Adam Jackson71ba90002011-07-12 17:38:04 -04004300{
Adam Jacksoncaf9ab22012-09-18 10:58:50 -04004301 uint8_t *dpcd = intel_dp->dpcd;
Adam Jacksoncaf9ab22012-09-18 10:58:50 -04004302 uint8_t type;
4303
4304 if (!intel_dp_get_dpcd(intel_dp))
4305 return connector_status_disconnected;
4306
4307 /* if there's no downstream port, we're done */
4308 if (!(dpcd[DP_DOWNSTREAMPORT_PRESENT] & DP_DWN_STRM_PORT_PRESENT))
Keith Packard26d61aa2011-07-25 20:01:09 -07004309 return connector_status_connected;
Adam Jacksoncaf9ab22012-09-18 10:58:50 -04004310
4311 /* If we're HPD-aware, SINK_COUNT changes dynamically */
Jani Nikulac9ff1602013-09-27 14:48:42 +03004312 if (intel_dp->dpcd[DP_DPCD_REV] >= 0x11 &&
4313 intel_dp->downstream_ports[0] & DP_DS_PORT_HPD) {
Adam Jackson23235172012-09-20 16:42:45 -04004314 uint8_t reg;
Jani Nikula9d1a1032014-03-14 16:51:15 +02004315
4316 if (intel_dp_dpcd_read_wake(&intel_dp->aux, DP_SINK_COUNT,
4317 &reg, 1) < 0)
Adam Jacksoncaf9ab22012-09-18 10:58:50 -04004318 return connector_status_unknown;
Jani Nikula9d1a1032014-03-14 16:51:15 +02004319
Adam Jackson23235172012-09-20 16:42:45 -04004320 return DP_GET_SINK_COUNT(reg) ? connector_status_connected
4321 : connector_status_disconnected;
Adam Jacksoncaf9ab22012-09-18 10:58:50 -04004322 }
4323
4324 /* If no HPD, poke DDC gently */
Jani Nikula0b998362014-03-14 16:51:17 +02004325 if (drm_probe_ddc(&intel_dp->aux.ddc))
Adam Jacksoncaf9ab22012-09-18 10:58:50 -04004326 return connector_status_connected;
4327
4328 /* Well we tried, say unknown for unreliable port types */
Jani Nikulac9ff1602013-09-27 14:48:42 +03004329 if (intel_dp->dpcd[DP_DPCD_REV] >= 0x11) {
4330 type = intel_dp->downstream_ports[0] & DP_DS_PORT_TYPE_MASK;
4331 if (type == DP_DS_PORT_TYPE_VGA ||
4332 type == DP_DS_PORT_TYPE_NON_EDID)
4333 return connector_status_unknown;
4334 } else {
4335 type = intel_dp->dpcd[DP_DOWNSTREAMPORT_PRESENT] &
4336 DP_DWN_STRM_PORT_TYPE_MASK;
4337 if (type == DP_DWN_STRM_PORT_TYPE_ANALOG ||
4338 type == DP_DWN_STRM_PORT_TYPE_OTHER)
4339 return connector_status_unknown;
4340 }
Adam Jacksoncaf9ab22012-09-18 10:58:50 -04004341
4342 /* Anything else is out of spec, warn and ignore */
4343 DRM_DEBUG_KMS("Broken DP branch device, ignoring\n");
Keith Packard26d61aa2011-07-25 20:01:09 -07004344 return connector_status_disconnected;
Adam Jackson71ba90002011-07-12 17:38:04 -04004345}
4346
4347static enum drm_connector_status
Chris Wilsond410b562014-09-02 20:03:59 +01004348edp_detect(struct intel_dp *intel_dp)
4349{
4350 struct drm_device *dev = intel_dp_to_dev(intel_dp);
4351 enum drm_connector_status status;
4352
4353 status = intel_panel_detect(dev);
4354 if (status == connector_status_unknown)
4355 status = connector_status_connected;
4356
4357 return status;
4358}
4359
4360static enum drm_connector_status
Zhenyu Wanga9756bb2010-09-19 13:09:06 +08004361ironlake_dp_detect(struct intel_dp *intel_dp)
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08004362{
Paulo Zanoni30add222012-10-26 19:05:45 -02004363 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Damien Lespiau1b469632012-12-13 16:09:01 +00004364 struct drm_i915_private *dev_priv = dev->dev_private;
4365 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
Jesse Barnes01cb9ea2010-10-07 16:01:12 -07004366
Damien Lespiau1b469632012-12-13 16:09:01 +00004367 if (!ibx_digital_port_connected(dev_priv, intel_dig_port))
4368 return connector_status_disconnected;
4369
Keith Packard26d61aa2011-07-25 20:01:09 -07004370 return intel_dp_detect_dpcd(intel_dp);
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08004371}
4372
Dave Airlie2a592be2014-09-01 16:58:12 +10004373static int g4x_digital_port_connected(struct drm_device *dev,
4374 struct intel_digital_port *intel_dig_port)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004375{
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004376 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson10f76a32012-05-11 18:01:32 +01004377 uint32_t bit;
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08004378
Todd Previte232a6ee2014-01-23 00:13:41 -07004379 if (IS_VALLEYVIEW(dev)) {
4380 switch (intel_dig_port->port) {
4381 case PORT_B:
4382 bit = PORTB_HOTPLUG_LIVE_STATUS_VLV;
4383 break;
4384 case PORT_C:
4385 bit = PORTC_HOTPLUG_LIVE_STATUS_VLV;
4386 break;
4387 case PORT_D:
4388 bit = PORTD_HOTPLUG_LIVE_STATUS_VLV;
4389 break;
4390 default:
Dave Airlie2a592be2014-09-01 16:58:12 +10004391 return -EINVAL;
Todd Previte232a6ee2014-01-23 00:13:41 -07004392 }
4393 } else {
4394 switch (intel_dig_port->port) {
4395 case PORT_B:
4396 bit = PORTB_HOTPLUG_LIVE_STATUS_G4X;
4397 break;
4398 case PORT_C:
4399 bit = PORTC_HOTPLUG_LIVE_STATUS_G4X;
4400 break;
4401 case PORT_D:
4402 bit = PORTD_HOTPLUG_LIVE_STATUS_G4X;
4403 break;
4404 default:
Dave Airlie2a592be2014-09-01 16:58:12 +10004405 return -EINVAL;
Todd Previte232a6ee2014-01-23 00:13:41 -07004406 }
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004407 }
4408
Chris Wilson10f76a32012-05-11 18:01:32 +01004409 if ((I915_READ(PORT_HOTPLUG_STAT) & bit) == 0)
Dave Airlie2a592be2014-09-01 16:58:12 +10004410 return 0;
4411 return 1;
4412}
4413
4414static enum drm_connector_status
4415g4x_dp_detect(struct intel_dp *intel_dp)
4416{
4417 struct drm_device *dev = intel_dp_to_dev(intel_dp);
4418 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
4419 int ret;
4420
4421 /* Can't disconnect eDP, but you can close the lid... */
4422 if (is_edp(intel_dp)) {
4423 enum drm_connector_status status;
4424
4425 status = intel_panel_detect(dev);
4426 if (status == connector_status_unknown)
4427 status = connector_status_connected;
4428 return status;
4429 }
4430
4431 ret = g4x_digital_port_connected(dev, intel_dig_port);
4432 if (ret == -EINVAL)
4433 return connector_status_unknown;
4434 else if (ret == 0)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004435 return connector_status_disconnected;
4436
Keith Packard26d61aa2011-07-25 20:01:09 -07004437 return intel_dp_detect_dpcd(intel_dp);
Zhenyu Wanga9756bb2010-09-19 13:09:06 +08004438}
4439
Keith Packard8c241fe2011-09-28 16:38:44 -07004440static struct edid *
Chris Wilsonbeb60602014-09-02 20:04:00 +01004441intel_dp_get_edid(struct intel_dp *intel_dp)
Keith Packard8c241fe2011-09-28 16:38:44 -07004442{
Chris Wilsonbeb60602014-09-02 20:04:00 +01004443 struct intel_connector *intel_connector = intel_dp->attached_connector;
Keith Packard8c241fe2011-09-28 16:38:44 -07004444
Jani Nikula9cd300e2012-10-19 14:51:52 +03004445 /* use cached edid if we have one */
4446 if (intel_connector->edid) {
Jani Nikula9cd300e2012-10-19 14:51:52 +03004447 /* invalid edid */
4448 if (IS_ERR(intel_connector->edid))
Jesse Barnesd6f24d02012-06-14 15:28:33 -04004449 return NULL;
4450
Jani Nikula55e9ede2013-10-01 10:38:54 +03004451 return drm_edid_duplicate(intel_connector->edid);
Chris Wilsonbeb60602014-09-02 20:04:00 +01004452 } else
4453 return drm_get_edid(&intel_connector->base,
4454 &intel_dp->aux.ddc);
Keith Packard8c241fe2011-09-28 16:38:44 -07004455}
4456
Chris Wilsonbeb60602014-09-02 20:04:00 +01004457static void
4458intel_dp_set_edid(struct intel_dp *intel_dp)
Keith Packard8c241fe2011-09-28 16:38:44 -07004459{
Chris Wilsonbeb60602014-09-02 20:04:00 +01004460 struct intel_connector *intel_connector = intel_dp->attached_connector;
4461 struct edid *edid;
Keith Packard8c241fe2011-09-28 16:38:44 -07004462
Chris Wilsonbeb60602014-09-02 20:04:00 +01004463 edid = intel_dp_get_edid(intel_dp);
4464 intel_connector->detect_edid = edid;
Jani Nikula9cd300e2012-10-19 14:51:52 +03004465
Chris Wilsonbeb60602014-09-02 20:04:00 +01004466 if (intel_dp->force_audio != HDMI_AUDIO_AUTO)
4467 intel_dp->has_audio = intel_dp->force_audio == HDMI_AUDIO_ON;
4468 else
4469 intel_dp->has_audio = drm_detect_monitor_audio(edid);
4470}
Jesse Barnesd6f24d02012-06-14 15:28:33 -04004471
Chris Wilsonbeb60602014-09-02 20:04:00 +01004472static void
4473intel_dp_unset_edid(struct intel_dp *intel_dp)
4474{
4475 struct intel_connector *intel_connector = intel_dp->attached_connector;
4476
4477 kfree(intel_connector->detect_edid);
4478 intel_connector->detect_edid = NULL;
4479
4480 intel_dp->has_audio = false;
4481}
4482
4483static enum intel_display_power_domain
4484intel_dp_power_get(struct intel_dp *dp)
4485{
4486 struct intel_encoder *encoder = &dp_to_dig_port(dp)->base;
4487 enum intel_display_power_domain power_domain;
4488
4489 power_domain = intel_display_port_power_domain(encoder);
4490 intel_display_power_get(to_i915(encoder->base.dev), power_domain);
4491
4492 return power_domain;
4493}
4494
4495static void
4496intel_dp_power_put(struct intel_dp *dp,
4497 enum intel_display_power_domain power_domain)
4498{
4499 struct intel_encoder *encoder = &dp_to_dig_port(dp)->base;
4500 intel_display_power_put(to_i915(encoder->base.dev), power_domain);
Keith Packard8c241fe2011-09-28 16:38:44 -07004501}
4502
Zhenyu Wanga9756bb2010-09-19 13:09:06 +08004503static enum drm_connector_status
4504intel_dp_detect(struct drm_connector *connector, bool force)
4505{
4506 struct intel_dp *intel_dp = intel_attached_dp(connector);
Paulo Zanonid63885d2012-10-26 19:05:49 -02004507 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
4508 struct intel_encoder *intel_encoder = &intel_dig_port->base;
Paulo Zanonifa90ece2012-10-26 19:05:44 -02004509 struct drm_device *dev = connector->dev;
Zhenyu Wanga9756bb2010-09-19 13:09:06 +08004510 enum drm_connector_status status;
Imre Deak671dedd2014-03-05 16:20:53 +02004511 enum intel_display_power_domain power_domain;
Dave Airlie0e32b392014-05-02 14:02:48 +10004512 bool ret;
Todd Previte09b1eb12015-04-20 15:27:34 -07004513 u8 sink_irq_vector;
Zhenyu Wanga9756bb2010-09-19 13:09:06 +08004514
Chris Wilson164c8592013-07-20 20:27:08 +01004515 DRM_DEBUG_KMS("[CONNECTOR:%d:%s]\n",
Jani Nikulac23cc412014-06-03 14:56:17 +03004516 connector->base.id, connector->name);
Chris Wilsonbeb60602014-09-02 20:04:00 +01004517 intel_dp_unset_edid(intel_dp);
Chris Wilson164c8592013-07-20 20:27:08 +01004518
Dave Airlie0e32b392014-05-02 14:02:48 +10004519 if (intel_dp->is_mst) {
4520 /* MST devices are disconnected from a monitor POV */
4521 if (intel_encoder->type != INTEL_OUTPUT_EDP)
4522 intel_encoder->type = INTEL_OUTPUT_DISPLAYPORT;
Chris Wilsonbeb60602014-09-02 20:04:00 +01004523 return connector_status_disconnected;
Dave Airlie0e32b392014-05-02 14:02:48 +10004524 }
4525
Chris Wilsonbeb60602014-09-02 20:04:00 +01004526 power_domain = intel_dp_power_get(intel_dp);
Zhenyu Wanga9756bb2010-09-19 13:09:06 +08004527
Chris Wilsond410b562014-09-02 20:03:59 +01004528 /* Can't disconnect eDP, but you can close the lid... */
4529 if (is_edp(intel_dp))
4530 status = edp_detect(intel_dp);
4531 else if (HAS_PCH_SPLIT(dev))
Zhenyu Wanga9756bb2010-09-19 13:09:06 +08004532 status = ironlake_dp_detect(intel_dp);
4533 else
4534 status = g4x_dp_detect(intel_dp);
4535 if (status != connector_status_connected)
Paulo Zanonic8c8fb32013-11-27 18:21:54 -02004536 goto out;
Zhenyu Wanga9756bb2010-09-19 13:09:06 +08004537
Adam Jackson0d198322012-05-14 16:05:47 -04004538 intel_dp_probe_oui(intel_dp);
4539
Dave Airlie0e32b392014-05-02 14:02:48 +10004540 ret = intel_dp_probe_mst(intel_dp);
4541 if (ret) {
4542 /* if we are in MST mode then this connector
4543 won't appear connected or have anything with EDID on it */
4544 if (intel_encoder->type != INTEL_OUTPUT_EDP)
4545 intel_encoder->type = INTEL_OUTPUT_DISPLAYPORT;
4546 status = connector_status_disconnected;
4547 goto out;
4548 }
4549
Chris Wilsonbeb60602014-09-02 20:04:00 +01004550 intel_dp_set_edid(intel_dp);
Zhenyu Wanga9756bb2010-09-19 13:09:06 +08004551
Paulo Zanonid63885d2012-10-26 19:05:49 -02004552 if (intel_encoder->type != INTEL_OUTPUT_EDP)
4553 intel_encoder->type = INTEL_OUTPUT_DISPLAYPORT;
Paulo Zanonic8c8fb32013-11-27 18:21:54 -02004554 status = connector_status_connected;
4555
Todd Previte09b1eb12015-04-20 15:27:34 -07004556 /* Try to read the source of the interrupt */
4557 if (intel_dp->dpcd[DP_DPCD_REV] >= 0x11 &&
4558 intel_dp_get_sink_irq(intel_dp, &sink_irq_vector)) {
4559 /* Clear interrupt source */
4560 drm_dp_dpcd_writeb(&intel_dp->aux,
4561 DP_DEVICE_SERVICE_IRQ_VECTOR,
4562 sink_irq_vector);
4563
4564 if (sink_irq_vector & DP_AUTOMATED_TEST_REQUEST)
4565 intel_dp_handle_test_request(intel_dp);
4566 if (sink_irq_vector & (DP_CP_IRQ | DP_SINK_SPECIFIC_IRQ))
4567 DRM_DEBUG_DRIVER("CP or sink specific irq unhandled\n");
4568 }
4569
Paulo Zanonic8c8fb32013-11-27 18:21:54 -02004570out:
Chris Wilsonbeb60602014-09-02 20:04:00 +01004571 intel_dp_power_put(intel_dp, power_domain);
Paulo Zanonic8c8fb32013-11-27 18:21:54 -02004572 return status;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004573}
4574
Chris Wilsonbeb60602014-09-02 20:04:00 +01004575static void
4576intel_dp_force(struct drm_connector *connector)
4577{
4578 struct intel_dp *intel_dp = intel_attached_dp(connector);
4579 struct intel_encoder *intel_encoder = &dp_to_dig_port(intel_dp)->base;
4580 enum intel_display_power_domain power_domain;
4581
4582 DRM_DEBUG_KMS("[CONNECTOR:%d:%s]\n",
4583 connector->base.id, connector->name);
4584 intel_dp_unset_edid(intel_dp);
4585
4586 if (connector->status != connector_status_connected)
4587 return;
4588
4589 power_domain = intel_dp_power_get(intel_dp);
4590
4591 intel_dp_set_edid(intel_dp);
4592
4593 intel_dp_power_put(intel_dp, power_domain);
4594
4595 if (intel_encoder->type != INTEL_OUTPUT_EDP)
4596 intel_encoder->type = INTEL_OUTPUT_DISPLAYPORT;
4597}
4598
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004599static int intel_dp_get_modes(struct drm_connector *connector)
4600{
Jani Nikuladd06f902012-10-19 14:51:50 +03004601 struct intel_connector *intel_connector = to_intel_connector(connector);
Chris Wilsonbeb60602014-09-02 20:04:00 +01004602 struct edid *edid;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004603
Chris Wilsonbeb60602014-09-02 20:04:00 +01004604 edid = intel_connector->detect_edid;
4605 if (edid) {
4606 int ret = intel_connector_update_modes(connector, edid);
4607 if (ret)
4608 return ret;
4609 }
Zhenyu Wang32f9d652009-07-24 01:00:32 +08004610
Jani Nikulaf8779fd2012-10-19 14:51:48 +03004611 /* if eDP has no EDID, fall back to fixed mode */
Chris Wilsonbeb60602014-09-02 20:04:00 +01004612 if (is_edp(intel_attached_dp(connector)) &&
4613 intel_connector->panel.fixed_mode) {
Jani Nikulaf8779fd2012-10-19 14:51:48 +03004614 struct drm_display_mode *mode;
Chris Wilsonbeb60602014-09-02 20:04:00 +01004615
4616 mode = drm_mode_duplicate(connector->dev,
Jani Nikuladd06f902012-10-19 14:51:50 +03004617 intel_connector->panel.fixed_mode);
Jani Nikulaf8779fd2012-10-19 14:51:48 +03004618 if (mode) {
Zhenyu Wang32f9d652009-07-24 01:00:32 +08004619 drm_mode_probed_add(connector, mode);
4620 return 1;
4621 }
4622 }
Chris Wilsonbeb60602014-09-02 20:04:00 +01004623
Zhenyu Wang32f9d652009-07-24 01:00:32 +08004624 return 0;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004625}
4626
Chris Wilson1aad7ac2011-02-09 18:46:58 +00004627static bool
4628intel_dp_detect_audio(struct drm_connector *connector)
4629{
Chris Wilson1aad7ac2011-02-09 18:46:58 +00004630 bool has_audio = false;
Chris Wilsonbeb60602014-09-02 20:04:00 +01004631 struct edid *edid;
Chris Wilson1aad7ac2011-02-09 18:46:58 +00004632
Chris Wilsonbeb60602014-09-02 20:04:00 +01004633 edid = to_intel_connector(connector)->detect_edid;
4634 if (edid)
Chris Wilson1aad7ac2011-02-09 18:46:58 +00004635 has_audio = drm_detect_monitor_audio(edid);
Imre Deak671dedd2014-03-05 16:20:53 +02004636
Chris Wilson1aad7ac2011-02-09 18:46:58 +00004637 return has_audio;
4638}
4639
Chris Wilsonf6849602010-09-19 09:29:33 +01004640static int
4641intel_dp_set_property(struct drm_connector *connector,
4642 struct drm_property *property,
4643 uint64_t val)
4644{
Chris Wilsone953fd72011-02-21 22:23:52 +00004645 struct drm_i915_private *dev_priv = connector->dev->dev_private;
Yuly Novikov53b41832012-10-26 12:04:00 +03004646 struct intel_connector *intel_connector = to_intel_connector(connector);
Paulo Zanonida63a9f2012-10-26 19:05:46 -02004647 struct intel_encoder *intel_encoder = intel_attached_encoder(connector);
4648 struct intel_dp *intel_dp = enc_to_intel_dp(&intel_encoder->base);
Chris Wilsonf6849602010-09-19 09:29:33 +01004649 int ret;
4650
Rob Clark662595d2012-10-11 20:36:04 -05004651 ret = drm_object_property_set_value(&connector->base, property, val);
Chris Wilsonf6849602010-09-19 09:29:33 +01004652 if (ret)
4653 return ret;
4654
Chris Wilson3f43c482011-05-12 22:17:24 +01004655 if (property == dev_priv->force_audio_property) {
Chris Wilson1aad7ac2011-02-09 18:46:58 +00004656 int i = val;
4657 bool has_audio;
4658
4659 if (i == intel_dp->force_audio)
Chris Wilsonf6849602010-09-19 09:29:33 +01004660 return 0;
4661
Chris Wilson1aad7ac2011-02-09 18:46:58 +00004662 intel_dp->force_audio = i;
Chris Wilsonf6849602010-09-19 09:29:33 +01004663
Daniel Vetterc3e5f672012-02-23 17:14:47 +01004664 if (i == HDMI_AUDIO_AUTO)
Chris Wilson1aad7ac2011-02-09 18:46:58 +00004665 has_audio = intel_dp_detect_audio(connector);
4666 else
Daniel Vetterc3e5f672012-02-23 17:14:47 +01004667 has_audio = (i == HDMI_AUDIO_ON);
Chris Wilson1aad7ac2011-02-09 18:46:58 +00004668
4669 if (has_audio == intel_dp->has_audio)
Chris Wilsonf6849602010-09-19 09:29:33 +01004670 return 0;
4671
Chris Wilson1aad7ac2011-02-09 18:46:58 +00004672 intel_dp->has_audio = has_audio;
Chris Wilsonf6849602010-09-19 09:29:33 +01004673 goto done;
4674 }
4675
Chris Wilsone953fd72011-02-21 22:23:52 +00004676 if (property == dev_priv->broadcast_rgb_property) {
Daniel Vetterae4edb82013-04-22 17:07:23 +02004677 bool old_auto = intel_dp->color_range_auto;
4678 uint32_t old_range = intel_dp->color_range;
4679
Ville Syrjälä55bc60d2013-01-17 16:31:29 +02004680 switch (val) {
4681 case INTEL_BROADCAST_RGB_AUTO:
4682 intel_dp->color_range_auto = true;
4683 break;
4684 case INTEL_BROADCAST_RGB_FULL:
4685 intel_dp->color_range_auto = false;
4686 intel_dp->color_range = 0;
4687 break;
4688 case INTEL_BROADCAST_RGB_LIMITED:
4689 intel_dp->color_range_auto = false;
4690 intel_dp->color_range = DP_COLOR_RANGE_16_235;
4691 break;
4692 default:
4693 return -EINVAL;
4694 }
Daniel Vetterae4edb82013-04-22 17:07:23 +02004695
4696 if (old_auto == intel_dp->color_range_auto &&
4697 old_range == intel_dp->color_range)
4698 return 0;
4699
Chris Wilsone953fd72011-02-21 22:23:52 +00004700 goto done;
4701 }
4702
Yuly Novikov53b41832012-10-26 12:04:00 +03004703 if (is_edp(intel_dp) &&
4704 property == connector->dev->mode_config.scaling_mode_property) {
4705 if (val == DRM_MODE_SCALE_NONE) {
4706 DRM_DEBUG_KMS("no scaling not supported\n");
4707 return -EINVAL;
4708 }
4709
4710 if (intel_connector->panel.fitting_mode == val) {
4711 /* the eDP scaling property is not changed */
4712 return 0;
4713 }
4714 intel_connector->panel.fitting_mode = val;
4715
4716 goto done;
4717 }
4718
Chris Wilsonf6849602010-09-19 09:29:33 +01004719 return -EINVAL;
4720
4721done:
Chris Wilsonc0c36b942012-12-19 16:08:43 +00004722 if (intel_encoder->base.crtc)
4723 intel_crtc_restore_mode(intel_encoder->base.crtc);
Chris Wilsonf6849602010-09-19 09:29:33 +01004724
4725 return 0;
4726}
4727
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004728static void
Paulo Zanoni73845ad2013-06-12 17:27:30 -03004729intel_dp_connector_destroy(struct drm_connector *connector)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004730{
Jani Nikula1d508702012-10-19 14:51:49 +03004731 struct intel_connector *intel_connector = to_intel_connector(connector);
Matthew Garrettaaa6fd22011-08-12 12:11:33 +02004732
Chris Wilson10e972d2014-09-04 21:43:45 +01004733 kfree(intel_connector->detect_edid);
Chris Wilsonbeb60602014-09-02 20:04:00 +01004734
Jani Nikula9cd300e2012-10-19 14:51:52 +03004735 if (!IS_ERR_OR_NULL(intel_connector->edid))
4736 kfree(intel_connector->edid);
4737
Paulo Zanoniacd8db102013-06-12 17:27:23 -03004738 /* Can't call is_edp() since the encoder may have been destroyed
4739 * already. */
4740 if (connector->connector_type == DRM_MODE_CONNECTOR_eDP)
Jani Nikula1d508702012-10-19 14:51:49 +03004741 intel_panel_fini(&intel_connector->panel);
Matthew Garrettaaa6fd22011-08-12 12:11:33 +02004742
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004743 drm_connector_cleanup(connector);
Zhenyu Wang55f78c42010-03-29 16:13:57 +08004744 kfree(connector);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004745}
4746
Paulo Zanoni00c09d72012-10-26 19:05:52 -02004747void intel_dp_encoder_destroy(struct drm_encoder *encoder)
Daniel Vetter24d05922010-08-20 18:08:28 +02004748{
Paulo Zanonida63a9f2012-10-26 19:05:46 -02004749 struct intel_digital_port *intel_dig_port = enc_to_dig_port(encoder);
4750 struct intel_dp *intel_dp = &intel_dig_port->dp;
Daniel Vetter24d05922010-08-20 18:08:28 +02004751
Dave Airlie4f71d0c2014-06-04 16:02:28 +10004752 drm_dp_aux_unregister(&intel_dp->aux);
Dave Airlie0e32b392014-05-02 14:02:48 +10004753 intel_dp_mst_encoder_cleanup(intel_dig_port);
Keith Packardbd943152011-09-18 23:09:52 -07004754 if (is_edp(intel_dp)) {
4755 cancel_delayed_work_sync(&intel_dp->panel_vdd_work);
Ville Syrjälä951468f2014-09-04 14:55:31 +03004756 /*
4757 * vdd might still be enabled do to the delayed vdd off.
4758 * Make sure vdd is actually turned off here.
4759 */
Ville Syrjälä773538e82014-09-04 14:54:56 +03004760 pps_lock(intel_dp);
Daniel Vetter4be73782014-01-17 14:39:48 +01004761 edp_panel_vdd_off_sync(intel_dp);
Ville Syrjälä773538e82014-09-04 14:54:56 +03004762 pps_unlock(intel_dp);
4763
Clint Taylor01527b32014-07-07 13:01:46 -07004764 if (intel_dp->edp_notifier.notifier_call) {
4765 unregister_reboot_notifier(&intel_dp->edp_notifier);
4766 intel_dp->edp_notifier.notifier_call = NULL;
4767 }
Keith Packardbd943152011-09-18 23:09:52 -07004768 }
Imre Deakc8bd0e42014-12-12 17:57:38 +02004769 drm_encoder_cleanup(encoder);
Paulo Zanonida63a9f2012-10-26 19:05:46 -02004770 kfree(intel_dig_port);
Daniel Vetter24d05922010-08-20 18:08:28 +02004771}
4772
Imre Deak07f9cd02014-08-18 14:42:45 +03004773static void intel_dp_encoder_suspend(struct intel_encoder *intel_encoder)
4774{
4775 struct intel_dp *intel_dp = enc_to_intel_dp(&intel_encoder->base);
4776
4777 if (!is_edp(intel_dp))
4778 return;
4779
Ville Syrjälä951468f2014-09-04 14:55:31 +03004780 /*
4781 * vdd might still be enabled do to the delayed vdd off.
4782 * Make sure vdd is actually turned off here.
4783 */
Ville Syrjäläafa4e532014-11-25 15:43:48 +02004784 cancel_delayed_work_sync(&intel_dp->panel_vdd_work);
Ville Syrjälä773538e82014-09-04 14:54:56 +03004785 pps_lock(intel_dp);
Imre Deak07f9cd02014-08-18 14:42:45 +03004786 edp_panel_vdd_off_sync(intel_dp);
Ville Syrjälä773538e82014-09-04 14:54:56 +03004787 pps_unlock(intel_dp);
Imre Deak07f9cd02014-08-18 14:42:45 +03004788}
4789
Ville Syrjälä49e6bc52014-10-28 16:15:52 +02004790static void intel_edp_panel_vdd_sanitize(struct intel_dp *intel_dp)
4791{
4792 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
4793 struct drm_device *dev = intel_dig_port->base.base.dev;
4794 struct drm_i915_private *dev_priv = dev->dev_private;
4795 enum intel_display_power_domain power_domain;
4796
4797 lockdep_assert_held(&dev_priv->pps_mutex);
4798
4799 if (!edp_have_panel_vdd(intel_dp))
4800 return;
4801
4802 /*
4803 * The VDD bit needs a power domain reference, so if the bit is
4804 * already enabled when we boot or resume, grab this reference and
4805 * schedule a vdd off, so we don't hold on to the reference
4806 * indefinitely.
4807 */
4808 DRM_DEBUG_KMS("VDD left on by BIOS, adjusting state tracking\n");
4809 power_domain = intel_display_port_power_domain(&intel_dig_port->base);
4810 intel_display_power_get(dev_priv, power_domain);
4811
4812 edp_panel_vdd_schedule_off(intel_dp);
4813}
4814
Imre Deak6d93c0c2014-07-31 14:03:36 +03004815static void intel_dp_encoder_reset(struct drm_encoder *encoder)
4816{
Ville Syrjälä49e6bc52014-10-28 16:15:52 +02004817 struct intel_dp *intel_dp;
4818
4819 if (to_intel_encoder(encoder)->type != INTEL_OUTPUT_EDP)
4820 return;
4821
4822 intel_dp = enc_to_intel_dp(encoder);
4823
4824 pps_lock(intel_dp);
4825
4826 /*
4827 * Read out the current power sequencer assignment,
4828 * in case the BIOS did something with it.
4829 */
4830 if (IS_VALLEYVIEW(encoder->dev))
4831 vlv_initial_power_sequencer_setup(intel_dp);
4832
4833 intel_edp_panel_vdd_sanitize(intel_dp);
4834
4835 pps_unlock(intel_dp);
Imre Deak6d93c0c2014-07-31 14:03:36 +03004836}
4837
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004838static const struct drm_connector_funcs intel_dp_connector_funcs = {
Maarten Lankhorst4d688a22015-08-05 12:37:06 +02004839 .dpms = drm_atomic_helper_connector_dpms,
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004840 .detect = intel_dp_detect,
Chris Wilsonbeb60602014-09-02 20:04:00 +01004841 .force = intel_dp_force,
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004842 .fill_modes = drm_helper_probe_single_connector_modes,
Chris Wilsonf6849602010-09-19 09:29:33 +01004843 .set_property = intel_dp_set_property,
Matt Roper2545e4a2015-01-22 16:51:27 -08004844 .atomic_get_property = intel_connector_atomic_get_property,
Paulo Zanoni73845ad2013-06-12 17:27:30 -03004845 .destroy = intel_dp_connector_destroy,
Matt Roperc6f95f22015-01-22 16:50:32 -08004846 .atomic_destroy_state = drm_atomic_helper_connector_destroy_state,
Ander Conselvan de Oliveira98969722015-03-20 16:18:06 +02004847 .atomic_duplicate_state = drm_atomic_helper_connector_duplicate_state,
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004848};
4849
4850static const struct drm_connector_helper_funcs intel_dp_connector_helper_funcs = {
4851 .get_modes = intel_dp_get_modes,
4852 .mode_valid = intel_dp_mode_valid,
Chris Wilsondf0e9242010-09-09 16:20:55 +01004853 .best_encoder = intel_best_encoder,
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004854};
4855
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004856static const struct drm_encoder_funcs intel_dp_enc_funcs = {
Imre Deak6d93c0c2014-07-31 14:03:36 +03004857 .reset = intel_dp_encoder_reset,
Daniel Vetter24d05922010-08-20 18:08:28 +02004858 .destroy = intel_dp_encoder_destroy,
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004859};
4860
Daniel Vetterb2c5c182015-01-23 06:00:31 +01004861enum irqreturn
Dave Airlie13cf5502014-06-18 11:29:35 +10004862intel_dp_hpd_pulse(struct intel_digital_port *intel_dig_port, bool long_hpd)
4863{
4864 struct intel_dp *intel_dp = &intel_dig_port->dp;
Imre Deak1c767b32014-08-18 14:42:42 +03004865 struct intel_encoder *intel_encoder = &intel_dig_port->base;
Dave Airlie0e32b392014-05-02 14:02:48 +10004866 struct drm_device *dev = intel_dig_port->base.base.dev;
4867 struct drm_i915_private *dev_priv = dev->dev_private;
Imre Deak1c767b32014-08-18 14:42:42 +03004868 enum intel_display_power_domain power_domain;
Daniel Vetterb2c5c182015-01-23 06:00:31 +01004869 enum irqreturn ret = IRQ_NONE;
Imre Deak1c767b32014-08-18 14:42:42 +03004870
Dave Airlie0e32b392014-05-02 14:02:48 +10004871 if (intel_dig_port->base.type != INTEL_OUTPUT_EDP)
4872 intel_dig_port->base.type = INTEL_OUTPUT_DISPLAYPORT;
Dave Airlie13cf5502014-06-18 11:29:35 +10004873
Ville Syrjälä7a7f84c2014-10-16 20:46:10 +03004874 if (long_hpd && intel_dig_port->base.type == INTEL_OUTPUT_EDP) {
4875 /*
4876 * vdd off can generate a long pulse on eDP which
4877 * would require vdd on to handle it, and thus we
4878 * would end up in an endless cycle of
4879 * "vdd off -> long hpd -> vdd on -> detect -> vdd off -> ..."
4880 */
4881 DRM_DEBUG_KMS("ignoring long hpd on eDP port %c\n",
4882 port_name(intel_dig_port->port));
Ville Syrjäläa8b3d522015-02-10 14:11:46 +02004883 return IRQ_HANDLED;
Ville Syrjälä7a7f84c2014-10-16 20:46:10 +03004884 }
4885
Ville Syrjälä26fbb772014-08-11 18:37:37 +03004886 DRM_DEBUG_KMS("got hpd irq on port %c - %s\n",
4887 port_name(intel_dig_port->port),
Dave Airlie0e32b392014-05-02 14:02:48 +10004888 long_hpd ? "long" : "short");
Dave Airlie13cf5502014-06-18 11:29:35 +10004889
Imre Deak1c767b32014-08-18 14:42:42 +03004890 power_domain = intel_display_port_power_domain(intel_encoder);
4891 intel_display_power_get(dev_priv, power_domain);
4892
Dave Airlie0e32b392014-05-02 14:02:48 +10004893 if (long_hpd) {
Mika Kahola5fa836a2015-04-29 09:17:40 +03004894 /* indicate that we need to restart link training */
4895 intel_dp->train_set_valid = false;
Dave Airlie2a592be2014-09-01 16:58:12 +10004896
4897 if (HAS_PCH_SPLIT(dev)) {
4898 if (!ibx_digital_port_connected(dev_priv, intel_dig_port))
4899 goto mst_fail;
4900 } else {
4901 if (g4x_digital_port_connected(dev, intel_dig_port) != 1)
4902 goto mst_fail;
4903 }
Dave Airlie0e32b392014-05-02 14:02:48 +10004904
4905 if (!intel_dp_get_dpcd(intel_dp)) {
4906 goto mst_fail;
4907 }
4908
4909 intel_dp_probe_oui(intel_dp);
4910
4911 if (!intel_dp_probe_mst(intel_dp))
4912 goto mst_fail;
4913
4914 } else {
4915 if (intel_dp->is_mst) {
Imre Deak1c767b32014-08-18 14:42:42 +03004916 if (intel_dp_check_mst_status(intel_dp) == -EINVAL)
Dave Airlie0e32b392014-05-02 14:02:48 +10004917 goto mst_fail;
4918 }
4919
4920 if (!intel_dp->is_mst) {
4921 /*
4922 * we'll check the link status via the normal hot plug path later -
4923 * but for short hpds we should check it now
4924 */
Dave Airlie5b215bc2014-08-05 10:40:20 +10004925 drm_modeset_lock(&dev->mode_config.connection_mutex, NULL);
Dave Airlie0e32b392014-05-02 14:02:48 +10004926 intel_dp_check_link_status(intel_dp);
Dave Airlie5b215bc2014-08-05 10:40:20 +10004927 drm_modeset_unlock(&dev->mode_config.connection_mutex);
Dave Airlie0e32b392014-05-02 14:02:48 +10004928 }
4929 }
Daniel Vetterb2c5c182015-01-23 06:00:31 +01004930
4931 ret = IRQ_HANDLED;
4932
Imre Deak1c767b32014-08-18 14:42:42 +03004933 goto put_power;
Dave Airlie0e32b392014-05-02 14:02:48 +10004934mst_fail:
4935 /* if we were in MST mode, and device is not there get out of MST mode */
4936 if (intel_dp->is_mst) {
4937 DRM_DEBUG_KMS("MST device may have disappeared %d vs %d\n", intel_dp->is_mst, intel_dp->mst_mgr.mst_state);
4938 intel_dp->is_mst = false;
4939 drm_dp_mst_topology_mgr_set_mst(&intel_dp->mst_mgr, intel_dp->is_mst);
4940 }
Imre Deak1c767b32014-08-18 14:42:42 +03004941put_power:
4942 intel_display_power_put(dev_priv, power_domain);
4943
4944 return ret;
Dave Airlie13cf5502014-06-18 11:29:35 +10004945}
4946
Zhenyu Wange3421a12010-04-08 09:43:27 +08004947/* Return which DP Port should be selected for Transcoder DP control */
4948int
Akshay Joshi0206e352011-08-16 15:34:10 -04004949intel_trans_dp_port_sel(struct drm_crtc *crtc)
Zhenyu Wange3421a12010-04-08 09:43:27 +08004950{
4951 struct drm_device *dev = crtc->dev;
Paulo Zanonifa90ece2012-10-26 19:05:44 -02004952 struct intel_encoder *intel_encoder;
4953 struct intel_dp *intel_dp;
Zhenyu Wange3421a12010-04-08 09:43:27 +08004954
Paulo Zanonifa90ece2012-10-26 19:05:44 -02004955 for_each_encoder_on_crtc(dev, crtc, intel_encoder) {
4956 intel_dp = enc_to_intel_dp(&intel_encoder->base);
Chris Wilsonea5b2132010-08-04 13:50:23 +01004957
Paulo Zanonifa90ece2012-10-26 19:05:44 -02004958 if (intel_encoder->type == INTEL_OUTPUT_DISPLAYPORT ||
4959 intel_encoder->type == INTEL_OUTPUT_EDP)
Chris Wilsonea5b2132010-08-04 13:50:23 +01004960 return intel_dp->output_reg;
Zhenyu Wange3421a12010-04-08 09:43:27 +08004961 }
Chris Wilsonea5b2132010-08-04 13:50:23 +01004962
Zhenyu Wange3421a12010-04-08 09:43:27 +08004963 return -1;
4964}
4965
Zhao Yakui36e83a12010-06-12 14:32:21 +08004966/* check the VBT to see whether the eDP is on DP-D port */
Ville Syrjälä5d8a7752013-11-01 18:22:39 +02004967bool intel_dp_is_edp(struct drm_device *dev, enum port port)
Zhao Yakui36e83a12010-06-12 14:32:21 +08004968{
4969 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanoni768f69c2013-09-11 18:02:47 -03004970 union child_device_config *p_child;
Zhao Yakui36e83a12010-06-12 14:32:21 +08004971 int i;
Ville Syrjälä5d8a7752013-11-01 18:22:39 +02004972 static const short port_mapping[] = {
4973 [PORT_B] = PORT_IDPB,
4974 [PORT_C] = PORT_IDPC,
4975 [PORT_D] = PORT_IDPD,
4976 };
Zhao Yakui36e83a12010-06-12 14:32:21 +08004977
Ville Syrjälä3b32a352013-11-01 18:22:41 +02004978 if (port == PORT_A)
4979 return true;
4980
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03004981 if (!dev_priv->vbt.child_dev_num)
Zhao Yakui36e83a12010-06-12 14:32:21 +08004982 return false;
4983
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03004984 for (i = 0; i < dev_priv->vbt.child_dev_num; i++) {
4985 p_child = dev_priv->vbt.child_dev + i;
Zhao Yakui36e83a12010-06-12 14:32:21 +08004986
Ville Syrjälä5d8a7752013-11-01 18:22:39 +02004987 if (p_child->common.dvo_port == port_mapping[port] &&
Ville Syrjäläf02586d2013-11-01 20:32:08 +02004988 (p_child->common.device_type & DEVICE_TYPE_eDP_BITS) ==
4989 (DEVICE_TYPE_eDP & DEVICE_TYPE_eDP_BITS))
Zhao Yakui36e83a12010-06-12 14:32:21 +08004990 return true;
4991 }
4992 return false;
4993}
4994
Dave Airlie0e32b392014-05-02 14:02:48 +10004995void
Chris Wilsonf6849602010-09-19 09:29:33 +01004996intel_dp_add_properties(struct intel_dp *intel_dp, struct drm_connector *connector)
4997{
Yuly Novikov53b41832012-10-26 12:04:00 +03004998 struct intel_connector *intel_connector = to_intel_connector(connector);
4999
Chris Wilson3f43c482011-05-12 22:17:24 +01005000 intel_attach_force_audio_property(connector);
Chris Wilsone953fd72011-02-21 22:23:52 +00005001 intel_attach_broadcast_rgb_property(connector);
Ville Syrjälä55bc60d2013-01-17 16:31:29 +02005002 intel_dp->color_range_auto = true;
Yuly Novikov53b41832012-10-26 12:04:00 +03005003
5004 if (is_edp(intel_dp)) {
5005 drm_mode_create_scaling_mode_property(connector->dev);
Rob Clark6de6d842012-10-11 20:36:04 -05005006 drm_object_attach_property(
5007 &connector->base,
Yuly Novikov53b41832012-10-26 12:04:00 +03005008 connector->dev->mode_config.scaling_mode_property,
Yuly Novikov8e740cd2012-10-26 12:04:01 +03005009 DRM_MODE_SCALE_ASPECT);
5010 intel_connector->panel.fitting_mode = DRM_MODE_SCALE_ASPECT;
Yuly Novikov53b41832012-10-26 12:04:00 +03005011 }
Chris Wilsonf6849602010-09-19 09:29:33 +01005012}
5013
Imre Deakdada1a92014-01-29 13:25:41 +02005014static void intel_dp_init_panel_power_timestamps(struct intel_dp *intel_dp)
5015{
5016 intel_dp->last_power_cycle = jiffies;
5017 intel_dp->last_power_on = jiffies;
5018 intel_dp->last_backlight_off = jiffies;
5019}
5020
Daniel Vetter67a54562012-10-20 20:57:45 +02005021static void
5022intel_dp_init_panel_power_sequencer(struct drm_device *dev,
Ville Syrjälä36b5f422014-10-16 21:27:30 +03005023 struct intel_dp *intel_dp)
Daniel Vetter67a54562012-10-20 20:57:45 +02005024{
5025 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjälä36b5f422014-10-16 21:27:30 +03005026 struct edp_power_seq cur, vbt, spec,
5027 *final = &intel_dp->pps_delays;
Vandana Kannanb0a08be2015-06-18 11:00:55 +05305028 u32 pp_on, pp_off, pp_div = 0, pp_ctl = 0;
5029 int pp_ctrl_reg, pp_on_reg, pp_off_reg, pp_div_reg = 0;
Jesse Barnes453c5422013-03-28 09:55:41 -07005030
Ville Syrjäläe39b9992014-09-04 14:53:14 +03005031 lockdep_assert_held(&dev_priv->pps_mutex);
5032
Ville Syrjälä81ddbc62014-10-16 21:27:31 +03005033 /* already initialized? */
5034 if (final->t11_t12 != 0)
5035 return;
5036
Vandana Kannanb0a08be2015-06-18 11:00:55 +05305037 if (IS_BROXTON(dev)) {
5038 /*
5039 * TODO: BXT has 2 sets of PPS registers.
5040 * Correct Register for Broxton need to be identified
5041 * using VBT. hardcoding for now
5042 */
5043 pp_ctrl_reg = BXT_PP_CONTROL(0);
5044 pp_on_reg = BXT_PP_ON_DELAYS(0);
5045 pp_off_reg = BXT_PP_OFF_DELAYS(0);
5046 } else if (HAS_PCH_SPLIT(dev)) {
Jani Nikulabf13e812013-09-06 07:40:05 +03005047 pp_ctrl_reg = PCH_PP_CONTROL;
Jesse Barnes453c5422013-03-28 09:55:41 -07005048 pp_on_reg = PCH_PP_ON_DELAYS;
5049 pp_off_reg = PCH_PP_OFF_DELAYS;
5050 pp_div_reg = PCH_PP_DIVISOR;
5051 } else {
Jani Nikulabf13e812013-09-06 07:40:05 +03005052 enum pipe pipe = vlv_power_sequencer_pipe(intel_dp);
5053
5054 pp_ctrl_reg = VLV_PIPE_PP_CONTROL(pipe);
5055 pp_on_reg = VLV_PIPE_PP_ON_DELAYS(pipe);
5056 pp_off_reg = VLV_PIPE_PP_OFF_DELAYS(pipe);
5057 pp_div_reg = VLV_PIPE_PP_DIVISOR(pipe);
Jesse Barnes453c5422013-03-28 09:55:41 -07005058 }
Daniel Vetter67a54562012-10-20 20:57:45 +02005059
5060 /* Workaround: Need to write PP_CONTROL with the unlock key as
5061 * the very first thing. */
Vandana Kannanb0a08be2015-06-18 11:00:55 +05305062 pp_ctl = ironlake_get_pp_control(intel_dp);
Daniel Vetter67a54562012-10-20 20:57:45 +02005063
Jesse Barnes453c5422013-03-28 09:55:41 -07005064 pp_on = I915_READ(pp_on_reg);
5065 pp_off = I915_READ(pp_off_reg);
Vandana Kannanb0a08be2015-06-18 11:00:55 +05305066 if (!IS_BROXTON(dev)) {
5067 I915_WRITE(pp_ctrl_reg, pp_ctl);
5068 pp_div = I915_READ(pp_div_reg);
5069 }
Daniel Vetter67a54562012-10-20 20:57:45 +02005070
5071 /* Pull timing values out of registers */
5072 cur.t1_t3 = (pp_on & PANEL_POWER_UP_DELAY_MASK) >>
5073 PANEL_POWER_UP_DELAY_SHIFT;
5074
5075 cur.t8 = (pp_on & PANEL_LIGHT_ON_DELAY_MASK) >>
5076 PANEL_LIGHT_ON_DELAY_SHIFT;
5077
5078 cur.t9 = (pp_off & PANEL_LIGHT_OFF_DELAY_MASK) >>
5079 PANEL_LIGHT_OFF_DELAY_SHIFT;
5080
5081 cur.t10 = (pp_off & PANEL_POWER_DOWN_DELAY_MASK) >>
5082 PANEL_POWER_DOWN_DELAY_SHIFT;
5083
Vandana Kannanb0a08be2015-06-18 11:00:55 +05305084 if (IS_BROXTON(dev)) {
5085 u16 tmp = (pp_ctl & BXT_POWER_CYCLE_DELAY_MASK) >>
5086 BXT_POWER_CYCLE_DELAY_SHIFT;
5087 if (tmp > 0)
5088 cur.t11_t12 = (tmp - 1) * 1000;
5089 else
5090 cur.t11_t12 = 0;
5091 } else {
5092 cur.t11_t12 = ((pp_div & PANEL_POWER_CYCLE_DELAY_MASK) >>
Daniel Vetter67a54562012-10-20 20:57:45 +02005093 PANEL_POWER_CYCLE_DELAY_SHIFT) * 1000;
Vandana Kannanb0a08be2015-06-18 11:00:55 +05305094 }
Daniel Vetter67a54562012-10-20 20:57:45 +02005095
5096 DRM_DEBUG_KMS("cur t1_t3 %d t8 %d t9 %d t10 %d t11_t12 %d\n",
5097 cur.t1_t3, cur.t8, cur.t9, cur.t10, cur.t11_t12);
5098
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03005099 vbt = dev_priv->vbt.edp_pps;
Daniel Vetter67a54562012-10-20 20:57:45 +02005100
5101 /* Upper limits from eDP 1.3 spec. Note that we use the clunky units of
5102 * our hw here, which are all in 100usec. */
5103 spec.t1_t3 = 210 * 10;
5104 spec.t8 = 50 * 10; /* no limit for t8, use t7 instead */
5105 spec.t9 = 50 * 10; /* no limit for t9, make it symmetric with t8 */
5106 spec.t10 = 500 * 10;
5107 /* This one is special and actually in units of 100ms, but zero
5108 * based in the hw (so we need to add 100 ms). But the sw vbt
5109 * table multiplies it with 1000 to make it in units of 100usec,
5110 * too. */
5111 spec.t11_t12 = (510 + 100) * 10;
5112
5113 DRM_DEBUG_KMS("vbt t1_t3 %d t8 %d t9 %d t10 %d t11_t12 %d\n",
5114 vbt.t1_t3, vbt.t8, vbt.t9, vbt.t10, vbt.t11_t12);
5115
5116 /* Use the max of the register settings and vbt. If both are
5117 * unset, fall back to the spec limits. */
Ville Syrjälä36b5f422014-10-16 21:27:30 +03005118#define assign_final(field) final->field = (max(cur.field, vbt.field) == 0 ? \
Daniel Vetter67a54562012-10-20 20:57:45 +02005119 spec.field : \
5120 max(cur.field, vbt.field))
5121 assign_final(t1_t3);
5122 assign_final(t8);
5123 assign_final(t9);
5124 assign_final(t10);
5125 assign_final(t11_t12);
5126#undef assign_final
5127
Ville Syrjälä36b5f422014-10-16 21:27:30 +03005128#define get_delay(field) (DIV_ROUND_UP(final->field, 10))
Daniel Vetter67a54562012-10-20 20:57:45 +02005129 intel_dp->panel_power_up_delay = get_delay(t1_t3);
5130 intel_dp->backlight_on_delay = get_delay(t8);
5131 intel_dp->backlight_off_delay = get_delay(t9);
5132 intel_dp->panel_power_down_delay = get_delay(t10);
5133 intel_dp->panel_power_cycle_delay = get_delay(t11_t12);
5134#undef get_delay
5135
Jani Nikulaf30d26e2013-01-16 10:53:40 +02005136 DRM_DEBUG_KMS("panel power up delay %d, power down delay %d, power cycle delay %d\n",
5137 intel_dp->panel_power_up_delay, intel_dp->panel_power_down_delay,
5138 intel_dp->panel_power_cycle_delay);
5139
5140 DRM_DEBUG_KMS("backlight on delay %d, off delay %d\n",
5141 intel_dp->backlight_on_delay, intel_dp->backlight_off_delay);
Jani Nikulaf30d26e2013-01-16 10:53:40 +02005142}
5143
5144static void
5145intel_dp_init_panel_power_sequencer_registers(struct drm_device *dev,
Ville Syrjälä36b5f422014-10-16 21:27:30 +03005146 struct intel_dp *intel_dp)
Jani Nikulaf30d26e2013-01-16 10:53:40 +02005147{
5148 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes453c5422013-03-28 09:55:41 -07005149 u32 pp_on, pp_off, pp_div, port_sel = 0;
5150 int div = HAS_PCH_SPLIT(dev) ? intel_pch_rawclk(dev) : intel_hrawclk(dev);
Vandana Kannanb0a08be2015-06-18 11:00:55 +05305151 int pp_on_reg, pp_off_reg, pp_div_reg = 0, pp_ctrl_reg;
Ville Syrjäläad933b52014-08-18 22:15:56 +03005152 enum port port = dp_to_dig_port(intel_dp)->port;
Ville Syrjälä36b5f422014-10-16 21:27:30 +03005153 const struct edp_power_seq *seq = &intel_dp->pps_delays;
Jesse Barnes453c5422013-03-28 09:55:41 -07005154
Ville Syrjäläe39b9992014-09-04 14:53:14 +03005155 lockdep_assert_held(&dev_priv->pps_mutex);
Jesse Barnes453c5422013-03-28 09:55:41 -07005156
Vandana Kannanb0a08be2015-06-18 11:00:55 +05305157 if (IS_BROXTON(dev)) {
5158 /*
5159 * TODO: BXT has 2 sets of PPS registers.
5160 * Correct Register for Broxton need to be identified
5161 * using VBT. hardcoding for now
5162 */
5163 pp_ctrl_reg = BXT_PP_CONTROL(0);
5164 pp_on_reg = BXT_PP_ON_DELAYS(0);
5165 pp_off_reg = BXT_PP_OFF_DELAYS(0);
5166
5167 } else if (HAS_PCH_SPLIT(dev)) {
Jesse Barnes453c5422013-03-28 09:55:41 -07005168 pp_on_reg = PCH_PP_ON_DELAYS;
5169 pp_off_reg = PCH_PP_OFF_DELAYS;
5170 pp_div_reg = PCH_PP_DIVISOR;
5171 } else {
Jani Nikulabf13e812013-09-06 07:40:05 +03005172 enum pipe pipe = vlv_power_sequencer_pipe(intel_dp);
5173
5174 pp_on_reg = VLV_PIPE_PP_ON_DELAYS(pipe);
5175 pp_off_reg = VLV_PIPE_PP_OFF_DELAYS(pipe);
5176 pp_div_reg = VLV_PIPE_PP_DIVISOR(pipe);
Jesse Barnes453c5422013-03-28 09:55:41 -07005177 }
5178
Paulo Zanonib2f19d12013-12-19 14:29:44 -02005179 /*
5180 * And finally store the new values in the power sequencer. The
5181 * backlight delays are set to 1 because we do manual waits on them. For
5182 * T8, even BSpec recommends doing it. For T9, if we don't do this,
5183 * we'll end up waiting for the backlight off delay twice: once when we
5184 * do the manual sleep, and once when we disable the panel and wait for
5185 * the PP_STATUS bit to become zero.
5186 */
Jani Nikulaf30d26e2013-01-16 10:53:40 +02005187 pp_on = (seq->t1_t3 << PANEL_POWER_UP_DELAY_SHIFT) |
Paulo Zanonib2f19d12013-12-19 14:29:44 -02005188 (1 << PANEL_LIGHT_ON_DELAY_SHIFT);
5189 pp_off = (1 << PANEL_LIGHT_OFF_DELAY_SHIFT) |
Jani Nikulaf30d26e2013-01-16 10:53:40 +02005190 (seq->t10 << PANEL_POWER_DOWN_DELAY_SHIFT);
Daniel Vetter67a54562012-10-20 20:57:45 +02005191 /* Compute the divisor for the pp clock, simply match the Bspec
5192 * formula. */
Vandana Kannanb0a08be2015-06-18 11:00:55 +05305193 if (IS_BROXTON(dev)) {
5194 pp_div = I915_READ(pp_ctrl_reg);
5195 pp_div &= ~BXT_POWER_CYCLE_DELAY_MASK;
5196 pp_div |= (DIV_ROUND_UP((seq->t11_t12 + 1), 1000)
5197 << BXT_POWER_CYCLE_DELAY_SHIFT);
5198 } else {
5199 pp_div = ((100 * div)/2 - 1) << PP_REFERENCE_DIVIDER_SHIFT;
5200 pp_div |= (DIV_ROUND_UP(seq->t11_t12, 1000)
5201 << PANEL_POWER_CYCLE_DELAY_SHIFT);
5202 }
Daniel Vetter67a54562012-10-20 20:57:45 +02005203
5204 /* Haswell doesn't have any port selection bits for the panel
5205 * power sequencer any more. */
Imre Deakbc7d38a2013-05-16 14:40:36 +03005206 if (IS_VALLEYVIEW(dev)) {
Ville Syrjäläad933b52014-08-18 22:15:56 +03005207 port_sel = PANEL_PORT_SELECT_VLV(port);
Imre Deakbc7d38a2013-05-16 14:40:36 +03005208 } else if (HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev)) {
Ville Syrjäläad933b52014-08-18 22:15:56 +03005209 if (port == PORT_A)
Jani Nikulaa24c1442013-09-05 16:44:46 +03005210 port_sel = PANEL_PORT_SELECT_DPA;
Daniel Vetter67a54562012-10-20 20:57:45 +02005211 else
Jani Nikulaa24c1442013-09-05 16:44:46 +03005212 port_sel = PANEL_PORT_SELECT_DPD;
Daniel Vetter67a54562012-10-20 20:57:45 +02005213 }
5214
Jesse Barnes453c5422013-03-28 09:55:41 -07005215 pp_on |= port_sel;
5216
5217 I915_WRITE(pp_on_reg, pp_on);
5218 I915_WRITE(pp_off_reg, pp_off);
Vandana Kannanb0a08be2015-06-18 11:00:55 +05305219 if (IS_BROXTON(dev))
5220 I915_WRITE(pp_ctrl_reg, pp_div);
5221 else
5222 I915_WRITE(pp_div_reg, pp_div);
Daniel Vetter67a54562012-10-20 20:57:45 +02005223
Daniel Vetter67a54562012-10-20 20:57:45 +02005224 DRM_DEBUG_KMS("panel power sequencer register settings: PP_ON %#x, PP_OFF %#x, PP_DIV %#x\n",
Jesse Barnes453c5422013-03-28 09:55:41 -07005225 I915_READ(pp_on_reg),
5226 I915_READ(pp_off_reg),
Vandana Kannanb0a08be2015-06-18 11:00:55 +05305227 IS_BROXTON(dev) ?
5228 (I915_READ(pp_ctrl_reg) & BXT_POWER_CYCLE_DELAY_MASK) :
Jesse Barnes453c5422013-03-28 09:55:41 -07005229 I915_READ(pp_div_reg));
Keith Packardc8110e52009-05-06 11:51:10 -07005230}
5231
Vandana Kannanb33a2812015-02-13 15:33:03 +05305232/**
5233 * intel_dp_set_drrs_state - program registers for RR switch to take effect
5234 * @dev: DRM device
5235 * @refresh_rate: RR to be programmed
5236 *
5237 * This function gets called when refresh rate (RR) has to be changed from
5238 * one frequency to another. Switches can be between high and low RR
5239 * supported by the panel or to any other RR based on media playback (in
5240 * this case, RR value needs to be passed from user space).
5241 *
5242 * The caller of this function needs to take a lock on dev_priv->drrs.
5243 */
Vandana Kannan96178ee2015-01-10 02:25:56 +05305244static void intel_dp_set_drrs_state(struct drm_device *dev, int refresh_rate)
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05305245{
5246 struct drm_i915_private *dev_priv = dev->dev_private;
5247 struct intel_encoder *encoder;
Vandana Kannan96178ee2015-01-10 02:25:56 +05305248 struct intel_digital_port *dig_port = NULL;
5249 struct intel_dp *intel_dp = dev_priv->drrs.dp;
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02005250 struct intel_crtc_state *config = NULL;
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05305251 struct intel_crtc *intel_crtc = NULL;
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05305252 u32 reg, val;
Vandana Kannan96178ee2015-01-10 02:25:56 +05305253 enum drrs_refresh_rate_type index = DRRS_HIGH_RR;
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05305254
5255 if (refresh_rate <= 0) {
5256 DRM_DEBUG_KMS("Refresh rate should be positive non-zero.\n");
5257 return;
5258 }
5259
Vandana Kannan96178ee2015-01-10 02:25:56 +05305260 if (intel_dp == NULL) {
5261 DRM_DEBUG_KMS("DRRS not supported.\n");
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05305262 return;
5263 }
5264
Daniel Vetter1fcc9d12014-07-11 10:30:10 -07005265 /*
Rodrigo Vivie4d59f62014-11-20 02:22:08 -08005266 * FIXME: This needs proper synchronization with psr state for some
5267 * platforms that cannot have PSR and DRRS enabled at the same time.
Daniel Vetter1fcc9d12014-07-11 10:30:10 -07005268 */
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05305269
Vandana Kannan96178ee2015-01-10 02:25:56 +05305270 dig_port = dp_to_dig_port(intel_dp);
5271 encoder = &dig_port->base;
Ander Conselvan de Oliveira723f9aa2015-03-20 16:18:18 +02005272 intel_crtc = to_intel_crtc(encoder->base.crtc);
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05305273
5274 if (!intel_crtc) {
5275 DRM_DEBUG_KMS("DRRS: intel_crtc not initialized\n");
5276 return;
5277 }
5278
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005279 config = intel_crtc->config;
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05305280
Vandana Kannan96178ee2015-01-10 02:25:56 +05305281 if (dev_priv->drrs.type < SEAMLESS_DRRS_SUPPORT) {
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05305282 DRM_DEBUG_KMS("Only Seamless DRRS supported.\n");
5283 return;
5284 }
5285
Vandana Kannan96178ee2015-01-10 02:25:56 +05305286 if (intel_dp->attached_connector->panel.downclock_mode->vrefresh ==
5287 refresh_rate)
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05305288 index = DRRS_LOW_RR;
5289
Vandana Kannan96178ee2015-01-10 02:25:56 +05305290 if (index == dev_priv->drrs.refresh_rate_type) {
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05305291 DRM_DEBUG_KMS(
5292 "DRRS requested for previously set RR...ignoring\n");
5293 return;
5294 }
5295
5296 if (!intel_crtc->active) {
5297 DRM_DEBUG_KMS("eDP encoder disabled. CRTC not Active\n");
5298 return;
5299 }
5300
Durgadoss R44395bf2015-02-13 15:33:02 +05305301 if (INTEL_INFO(dev)->gen >= 8 && !IS_CHERRYVIEW(dev)) {
Vandana Kannana4c30b12015-02-13 15:33:00 +05305302 switch (index) {
5303 case DRRS_HIGH_RR:
5304 intel_dp_set_m_n(intel_crtc, M1_N1);
5305 break;
5306 case DRRS_LOW_RR:
5307 intel_dp_set_m_n(intel_crtc, M2_N2);
5308 break;
5309 case DRRS_MAX_RR:
5310 default:
5311 DRM_ERROR("Unsupported refreshrate type\n");
5312 }
5313 } else if (INTEL_INFO(dev)->gen > 6) {
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005314 reg = PIPECONF(intel_crtc->config->cpu_transcoder);
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05305315 val = I915_READ(reg);
Vandana Kannana4c30b12015-02-13 15:33:00 +05305316
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05305317 if (index > DRRS_HIGH_RR) {
Vandana Kannan6fa7aec2015-02-13 15:33:01 +05305318 if (IS_VALLEYVIEW(dev))
5319 val |= PIPECONF_EDP_RR_MODE_SWITCH_VLV;
5320 else
5321 val |= PIPECONF_EDP_RR_MODE_SWITCH;
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05305322 } else {
Vandana Kannan6fa7aec2015-02-13 15:33:01 +05305323 if (IS_VALLEYVIEW(dev))
5324 val &= ~PIPECONF_EDP_RR_MODE_SWITCH_VLV;
5325 else
5326 val &= ~PIPECONF_EDP_RR_MODE_SWITCH;
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05305327 }
5328 I915_WRITE(reg, val);
5329 }
5330
Vandana Kannan4e9ac942015-01-22 15:14:45 +05305331 dev_priv->drrs.refresh_rate_type = index;
5332
5333 DRM_DEBUG_KMS("eDP Refresh Rate set to : %dHz\n", refresh_rate);
5334}
5335
Vandana Kannanb33a2812015-02-13 15:33:03 +05305336/**
5337 * intel_edp_drrs_enable - init drrs struct if supported
5338 * @intel_dp: DP struct
5339 *
5340 * Initializes frontbuffer_bits and drrs.dp
5341 */
Vandana Kannanc3955782015-01-22 15:17:40 +05305342void intel_edp_drrs_enable(struct intel_dp *intel_dp)
5343{
5344 struct drm_device *dev = intel_dp_to_dev(intel_dp);
5345 struct drm_i915_private *dev_priv = dev->dev_private;
5346 struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
5347 struct drm_crtc *crtc = dig_port->base.base.crtc;
5348 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5349
5350 if (!intel_crtc->config->has_drrs) {
5351 DRM_DEBUG_KMS("Panel doesn't support DRRS\n");
5352 return;
5353 }
5354
5355 mutex_lock(&dev_priv->drrs.mutex);
5356 if (WARN_ON(dev_priv->drrs.dp)) {
5357 DRM_ERROR("DRRS already enabled\n");
5358 goto unlock;
5359 }
5360
5361 dev_priv->drrs.busy_frontbuffer_bits = 0;
5362
5363 dev_priv->drrs.dp = intel_dp;
5364
5365unlock:
5366 mutex_unlock(&dev_priv->drrs.mutex);
5367}
5368
Vandana Kannanb33a2812015-02-13 15:33:03 +05305369/**
5370 * intel_edp_drrs_disable - Disable DRRS
5371 * @intel_dp: DP struct
5372 *
5373 */
Vandana Kannanc3955782015-01-22 15:17:40 +05305374void intel_edp_drrs_disable(struct intel_dp *intel_dp)
5375{
5376 struct drm_device *dev = intel_dp_to_dev(intel_dp);
5377 struct drm_i915_private *dev_priv = dev->dev_private;
5378 struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
5379 struct drm_crtc *crtc = dig_port->base.base.crtc;
5380 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5381
5382 if (!intel_crtc->config->has_drrs)
5383 return;
5384
5385 mutex_lock(&dev_priv->drrs.mutex);
5386 if (!dev_priv->drrs.dp) {
5387 mutex_unlock(&dev_priv->drrs.mutex);
5388 return;
5389 }
5390
5391 if (dev_priv->drrs.refresh_rate_type == DRRS_LOW_RR)
5392 intel_dp_set_drrs_state(dev_priv->dev,
5393 intel_dp->attached_connector->panel.
5394 fixed_mode->vrefresh);
5395
5396 dev_priv->drrs.dp = NULL;
5397 mutex_unlock(&dev_priv->drrs.mutex);
5398
5399 cancel_delayed_work_sync(&dev_priv->drrs.work);
5400}
5401
Vandana Kannan4e9ac942015-01-22 15:14:45 +05305402static void intel_edp_drrs_downclock_work(struct work_struct *work)
5403{
5404 struct drm_i915_private *dev_priv =
5405 container_of(work, typeof(*dev_priv), drrs.work.work);
5406 struct intel_dp *intel_dp;
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05305407
Vandana Kannan96178ee2015-01-10 02:25:56 +05305408 mutex_lock(&dev_priv->drrs.mutex);
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05305409
Vandana Kannan4e9ac942015-01-22 15:14:45 +05305410 intel_dp = dev_priv->drrs.dp;
5411
5412 if (!intel_dp)
5413 goto unlock;
5414
5415 /*
5416 * The delayed work can race with an invalidate hence we need to
5417 * recheck.
5418 */
5419
5420 if (dev_priv->drrs.busy_frontbuffer_bits)
5421 goto unlock;
5422
5423 if (dev_priv->drrs.refresh_rate_type != DRRS_LOW_RR)
5424 intel_dp_set_drrs_state(dev_priv->dev,
5425 intel_dp->attached_connector->panel.
5426 downclock_mode->vrefresh);
5427
5428unlock:
Vandana Kannan96178ee2015-01-10 02:25:56 +05305429 mutex_unlock(&dev_priv->drrs.mutex);
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05305430}
5431
Vandana Kannanb33a2812015-02-13 15:33:03 +05305432/**
Ramalingam C0ddfd202015-06-15 20:50:05 +05305433 * intel_edp_drrs_invalidate - Disable Idleness DRRS
Vandana Kannanb33a2812015-02-13 15:33:03 +05305434 * @dev: DRM device
5435 * @frontbuffer_bits: frontbuffer plane tracking bits
5436 *
Ramalingam C0ddfd202015-06-15 20:50:05 +05305437 * This function gets called everytime rendering on the given planes start.
5438 * Hence DRRS needs to be Upclocked, i.e. (LOW_RR -> HIGH_RR).
Vandana Kannanb33a2812015-02-13 15:33:03 +05305439 *
5440 * Dirty frontbuffers relevant to DRRS are tracked in busy_frontbuffer_bits.
5441 */
Vandana Kannana93fad02015-01-10 02:25:59 +05305442void intel_edp_drrs_invalidate(struct drm_device *dev,
5443 unsigned frontbuffer_bits)
5444{
5445 struct drm_i915_private *dev_priv = dev->dev_private;
5446 struct drm_crtc *crtc;
5447 enum pipe pipe;
5448
Daniel Vetter9da7d692015-04-09 16:44:15 +02005449 if (dev_priv->drrs.type == DRRS_NOT_SUPPORTED)
Vandana Kannana93fad02015-01-10 02:25:59 +05305450 return;
5451
Daniel Vetter88f933a2015-04-09 16:44:16 +02005452 cancel_delayed_work(&dev_priv->drrs.work);
Ramalingam C3954e732015-03-03 12:11:46 +05305453
Vandana Kannana93fad02015-01-10 02:25:59 +05305454 mutex_lock(&dev_priv->drrs.mutex);
Daniel Vetter9da7d692015-04-09 16:44:15 +02005455 if (!dev_priv->drrs.dp) {
5456 mutex_unlock(&dev_priv->drrs.mutex);
5457 return;
5458 }
5459
Vandana Kannana93fad02015-01-10 02:25:59 +05305460 crtc = dp_to_dig_port(dev_priv->drrs.dp)->base.base.crtc;
5461 pipe = to_intel_crtc(crtc)->pipe;
5462
Daniel Vetterc1d038c2015-06-18 10:30:25 +02005463 frontbuffer_bits &= INTEL_FRONTBUFFER_ALL_MASK(pipe);
5464 dev_priv->drrs.busy_frontbuffer_bits |= frontbuffer_bits;
5465
Ramalingam C0ddfd202015-06-15 20:50:05 +05305466 /* invalidate means busy screen hence upclock */
Daniel Vetterc1d038c2015-06-18 10:30:25 +02005467 if (frontbuffer_bits && dev_priv->drrs.refresh_rate_type == DRRS_LOW_RR)
Vandana Kannana93fad02015-01-10 02:25:59 +05305468 intel_dp_set_drrs_state(dev_priv->dev,
5469 dev_priv->drrs.dp->attached_connector->panel.
5470 fixed_mode->vrefresh);
Vandana Kannana93fad02015-01-10 02:25:59 +05305471
Vandana Kannana93fad02015-01-10 02:25:59 +05305472 mutex_unlock(&dev_priv->drrs.mutex);
5473}
5474
Vandana Kannanb33a2812015-02-13 15:33:03 +05305475/**
Ramalingam C0ddfd202015-06-15 20:50:05 +05305476 * intel_edp_drrs_flush - Restart Idleness DRRS
Vandana Kannanb33a2812015-02-13 15:33:03 +05305477 * @dev: DRM device
5478 * @frontbuffer_bits: frontbuffer plane tracking bits
5479 *
Ramalingam C0ddfd202015-06-15 20:50:05 +05305480 * This function gets called every time rendering on the given planes has
5481 * completed or flip on a crtc is completed. So DRRS should be upclocked
5482 * (LOW_RR -> HIGH_RR). And also Idleness detection should be started again,
5483 * if no other planes are dirty.
Vandana Kannanb33a2812015-02-13 15:33:03 +05305484 *
5485 * Dirty frontbuffers relevant to DRRS are tracked in busy_frontbuffer_bits.
5486 */
Vandana Kannana93fad02015-01-10 02:25:59 +05305487void intel_edp_drrs_flush(struct drm_device *dev,
5488 unsigned frontbuffer_bits)
5489{
5490 struct drm_i915_private *dev_priv = dev->dev_private;
5491 struct drm_crtc *crtc;
5492 enum pipe pipe;
5493
Daniel Vetter9da7d692015-04-09 16:44:15 +02005494 if (dev_priv->drrs.type == DRRS_NOT_SUPPORTED)
Vandana Kannana93fad02015-01-10 02:25:59 +05305495 return;
5496
Daniel Vetter88f933a2015-04-09 16:44:16 +02005497 cancel_delayed_work(&dev_priv->drrs.work);
Ramalingam C3954e732015-03-03 12:11:46 +05305498
Vandana Kannana93fad02015-01-10 02:25:59 +05305499 mutex_lock(&dev_priv->drrs.mutex);
Daniel Vetter9da7d692015-04-09 16:44:15 +02005500 if (!dev_priv->drrs.dp) {
5501 mutex_unlock(&dev_priv->drrs.mutex);
5502 return;
5503 }
5504
Vandana Kannana93fad02015-01-10 02:25:59 +05305505 crtc = dp_to_dig_port(dev_priv->drrs.dp)->base.base.crtc;
5506 pipe = to_intel_crtc(crtc)->pipe;
Daniel Vetterc1d038c2015-06-18 10:30:25 +02005507
5508 frontbuffer_bits &= INTEL_FRONTBUFFER_ALL_MASK(pipe);
Vandana Kannana93fad02015-01-10 02:25:59 +05305509 dev_priv->drrs.busy_frontbuffer_bits &= ~frontbuffer_bits;
5510
Ramalingam C0ddfd202015-06-15 20:50:05 +05305511 /* flush means busy screen hence upclock */
Daniel Vetterc1d038c2015-06-18 10:30:25 +02005512 if (frontbuffer_bits && dev_priv->drrs.refresh_rate_type == DRRS_LOW_RR)
Ramalingam C0ddfd202015-06-15 20:50:05 +05305513 intel_dp_set_drrs_state(dev_priv->dev,
5514 dev_priv->drrs.dp->attached_connector->panel.
5515 fixed_mode->vrefresh);
5516
5517 /*
5518 * flush also means no more activity hence schedule downclock, if all
5519 * other fbs are quiescent too
5520 */
5521 if (!dev_priv->drrs.busy_frontbuffer_bits)
Vandana Kannana93fad02015-01-10 02:25:59 +05305522 schedule_delayed_work(&dev_priv->drrs.work,
5523 msecs_to_jiffies(1000));
5524 mutex_unlock(&dev_priv->drrs.mutex);
5525}
5526
Vandana Kannanb33a2812015-02-13 15:33:03 +05305527/**
5528 * DOC: Display Refresh Rate Switching (DRRS)
5529 *
5530 * Display Refresh Rate Switching (DRRS) is a power conservation feature
5531 * which enables swtching between low and high refresh rates,
5532 * dynamically, based on the usage scenario. This feature is applicable
5533 * for internal panels.
5534 *
5535 * Indication that the panel supports DRRS is given by the panel EDID, which
5536 * would list multiple refresh rates for one resolution.
5537 *
5538 * DRRS is of 2 types - static and seamless.
5539 * Static DRRS involves changing refresh rate (RR) by doing a full modeset
5540 * (may appear as a blink on screen) and is used in dock-undock scenario.
5541 * Seamless DRRS involves changing RR without any visual effect to the user
5542 * and can be used during normal system usage. This is done by programming
5543 * certain registers.
5544 *
5545 * Support for static/seamless DRRS may be indicated in the VBT based on
5546 * inputs from the panel spec.
5547 *
5548 * DRRS saves power by switching to low RR based on usage scenarios.
5549 *
5550 * eDP DRRS:-
5551 * The implementation is based on frontbuffer tracking implementation.
5552 * When there is a disturbance on the screen triggered by user activity or a
5553 * periodic system activity, DRRS is disabled (RR is changed to high RR).
5554 * When there is no movement on screen, after a timeout of 1 second, a switch
5555 * to low RR is made.
5556 * For integration with frontbuffer tracking code,
5557 * intel_edp_drrs_invalidate() and intel_edp_drrs_flush() are called.
5558 *
5559 * DRRS can be further extended to support other internal panels and also
5560 * the scenario of video playback wherein RR is set based on the rate
5561 * requested by userspace.
5562 */
5563
5564/**
5565 * intel_dp_drrs_init - Init basic DRRS work and mutex.
5566 * @intel_connector: eDP connector
5567 * @fixed_mode: preferred mode of panel
5568 *
5569 * This function is called only once at driver load to initialize basic
5570 * DRRS stuff.
5571 *
5572 * Returns:
5573 * Downclock mode if panel supports it, else return NULL.
5574 * DRRS support is determined by the presence of downclock mode (apart
5575 * from VBT setting).
5576 */
Pradeep Bhat4f9db5b2014-04-05 12:12:31 +05305577static struct drm_display_mode *
Vandana Kannan96178ee2015-01-10 02:25:56 +05305578intel_dp_drrs_init(struct intel_connector *intel_connector,
5579 struct drm_display_mode *fixed_mode)
Pradeep Bhat4f9db5b2014-04-05 12:12:31 +05305580{
5581 struct drm_connector *connector = &intel_connector->base;
Vandana Kannan96178ee2015-01-10 02:25:56 +05305582 struct drm_device *dev = connector->dev;
Pradeep Bhat4f9db5b2014-04-05 12:12:31 +05305583 struct drm_i915_private *dev_priv = dev->dev_private;
5584 struct drm_display_mode *downclock_mode = NULL;
5585
Daniel Vetter9da7d692015-04-09 16:44:15 +02005586 INIT_DELAYED_WORK(&dev_priv->drrs.work, intel_edp_drrs_downclock_work);
5587 mutex_init(&dev_priv->drrs.mutex);
5588
Pradeep Bhat4f9db5b2014-04-05 12:12:31 +05305589 if (INTEL_INFO(dev)->gen <= 6) {
5590 DRM_DEBUG_KMS("DRRS supported for Gen7 and above\n");
5591 return NULL;
5592 }
5593
5594 if (dev_priv->vbt.drrs_type != SEAMLESS_DRRS_SUPPORT) {
Damien Lespiau4079b8d2014-08-05 10:39:42 +01005595 DRM_DEBUG_KMS("VBT doesn't support DRRS\n");
Pradeep Bhat4f9db5b2014-04-05 12:12:31 +05305596 return NULL;
5597 }
5598
5599 downclock_mode = intel_find_panel_downclock
5600 (dev, fixed_mode, connector);
5601
5602 if (!downclock_mode) {
Ramalingam Ca1d26342015-02-23 17:38:33 +05305603 DRM_DEBUG_KMS("Downclock mode is not found. DRRS not supported\n");
Pradeep Bhat4f9db5b2014-04-05 12:12:31 +05305604 return NULL;
5605 }
5606
Vandana Kannan96178ee2015-01-10 02:25:56 +05305607 dev_priv->drrs.type = dev_priv->vbt.drrs_type;
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05305608
Vandana Kannan96178ee2015-01-10 02:25:56 +05305609 dev_priv->drrs.refresh_rate_type = DRRS_HIGH_RR;
Damien Lespiau4079b8d2014-08-05 10:39:42 +01005610 DRM_DEBUG_KMS("seamless DRRS supported for eDP panel.\n");
Pradeep Bhat4f9db5b2014-04-05 12:12:31 +05305611 return downclock_mode;
5612}
5613
Paulo Zanonied92f0b2013-06-12 17:27:24 -03005614static bool intel_edp_init_connector(struct intel_dp *intel_dp,
Ville Syrjälä36b5f422014-10-16 21:27:30 +03005615 struct intel_connector *intel_connector)
Paulo Zanonied92f0b2013-06-12 17:27:24 -03005616{
5617 struct drm_connector *connector = &intel_connector->base;
5618 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
Paulo Zanoni63635212014-04-22 19:55:42 -03005619 struct intel_encoder *intel_encoder = &intel_dig_port->base;
5620 struct drm_device *dev = intel_encoder->base.dev;
Paulo Zanonied92f0b2013-06-12 17:27:24 -03005621 struct drm_i915_private *dev_priv = dev->dev_private;
5622 struct drm_display_mode *fixed_mode = NULL;
Pradeep Bhat4f9db5b2014-04-05 12:12:31 +05305623 struct drm_display_mode *downclock_mode = NULL;
Paulo Zanonied92f0b2013-06-12 17:27:24 -03005624 bool has_dpcd;
5625 struct drm_display_mode *scan;
5626 struct edid *edid;
Ville Syrjälä6517d272014-11-07 11:16:02 +02005627 enum pipe pipe = INVALID_PIPE;
Paulo Zanonied92f0b2013-06-12 17:27:24 -03005628
5629 if (!is_edp(intel_dp))
5630 return true;
5631
Ville Syrjälä49e6bc52014-10-28 16:15:52 +02005632 pps_lock(intel_dp);
5633 intel_edp_panel_vdd_sanitize(intel_dp);
5634 pps_unlock(intel_dp);
Paulo Zanoni63635212014-04-22 19:55:42 -03005635
Paulo Zanonied92f0b2013-06-12 17:27:24 -03005636 /* Cache DPCD and EDID for edp. */
Paulo Zanonied92f0b2013-06-12 17:27:24 -03005637 has_dpcd = intel_dp_get_dpcd(intel_dp);
Paulo Zanonied92f0b2013-06-12 17:27:24 -03005638
5639 if (has_dpcd) {
5640 if (intel_dp->dpcd[DP_DPCD_REV] >= 0x11)
5641 dev_priv->no_aux_handshake =
5642 intel_dp->dpcd[DP_MAX_DOWNSPREAD] &
5643 DP_NO_AUX_HANDSHAKE_LINK_TRAINING;
5644 } else {
5645 /* if this fails, presume the device is a ghost */
5646 DRM_INFO("failed to retrieve link info, disabling eDP\n");
Paulo Zanonied92f0b2013-06-12 17:27:24 -03005647 return false;
5648 }
5649
5650 /* We now know it's not a ghost, init power sequence regs. */
Ville Syrjälä773538e82014-09-04 14:54:56 +03005651 pps_lock(intel_dp);
Ville Syrjälä36b5f422014-10-16 21:27:30 +03005652 intel_dp_init_panel_power_sequencer_registers(dev, intel_dp);
Ville Syrjälä773538e82014-09-04 14:54:56 +03005653 pps_unlock(intel_dp);
Paulo Zanonied92f0b2013-06-12 17:27:24 -03005654
Daniel Vetter060c8772014-03-21 23:22:35 +01005655 mutex_lock(&dev->mode_config.mutex);
Jani Nikula0b998362014-03-14 16:51:17 +02005656 edid = drm_get_edid(connector, &intel_dp->aux.ddc);
Paulo Zanonied92f0b2013-06-12 17:27:24 -03005657 if (edid) {
5658 if (drm_add_edid_modes(connector, edid)) {
5659 drm_mode_connector_update_edid_property(connector,
5660 edid);
5661 drm_edid_to_eld(connector, edid);
5662 } else {
5663 kfree(edid);
5664 edid = ERR_PTR(-EINVAL);
5665 }
5666 } else {
5667 edid = ERR_PTR(-ENOENT);
5668 }
5669 intel_connector->edid = edid;
5670
5671 /* prefer fixed mode from EDID if available */
5672 list_for_each_entry(scan, &connector->probed_modes, head) {
5673 if ((scan->type & DRM_MODE_TYPE_PREFERRED)) {
5674 fixed_mode = drm_mode_duplicate(dev, scan);
Pradeep Bhat4f9db5b2014-04-05 12:12:31 +05305675 downclock_mode = intel_dp_drrs_init(
Pradeep Bhat4f9db5b2014-04-05 12:12:31 +05305676 intel_connector, fixed_mode);
Paulo Zanonied92f0b2013-06-12 17:27:24 -03005677 break;
5678 }
5679 }
5680
5681 /* fallback to VBT if available for eDP */
5682 if (!fixed_mode && dev_priv->vbt.lfp_lvds_vbt_mode) {
5683 fixed_mode = drm_mode_duplicate(dev,
5684 dev_priv->vbt.lfp_lvds_vbt_mode);
5685 if (fixed_mode)
5686 fixed_mode->type |= DRM_MODE_TYPE_PREFERRED;
5687 }
Daniel Vetter060c8772014-03-21 23:22:35 +01005688 mutex_unlock(&dev->mode_config.mutex);
Paulo Zanonied92f0b2013-06-12 17:27:24 -03005689
Clint Taylor01527b32014-07-07 13:01:46 -07005690 if (IS_VALLEYVIEW(dev)) {
5691 intel_dp->edp_notifier.notifier_call = edp_notify_handler;
5692 register_reboot_notifier(&intel_dp->edp_notifier);
Ville Syrjälä6517d272014-11-07 11:16:02 +02005693
5694 /*
5695 * Figure out the current pipe for the initial backlight setup.
5696 * If the current pipe isn't valid, try the PPS pipe, and if that
5697 * fails just assume pipe A.
5698 */
5699 if (IS_CHERRYVIEW(dev))
5700 pipe = DP_PORT_TO_PIPE_CHV(intel_dp->DP);
5701 else
5702 pipe = PORT_TO_PIPE(intel_dp->DP);
5703
5704 if (pipe != PIPE_A && pipe != PIPE_B)
5705 pipe = intel_dp->pps_pipe;
5706
5707 if (pipe != PIPE_A && pipe != PIPE_B)
5708 pipe = PIPE_A;
5709
5710 DRM_DEBUG_KMS("using pipe %c for initial backlight setup\n",
5711 pipe_name(pipe));
Clint Taylor01527b32014-07-07 13:01:46 -07005712 }
5713
Pradeep Bhat4f9db5b2014-04-05 12:12:31 +05305714 intel_panel_init(&intel_connector->panel, fixed_mode, downclock_mode);
Jani Nikula73580fb72014-08-12 17:11:41 +03005715 intel_connector->panel.backlight_power = intel_edp_backlight_power;
Ville Syrjälä6517d272014-11-07 11:16:02 +02005716 intel_panel_setup_backlight(connector, pipe);
Paulo Zanonied92f0b2013-06-12 17:27:24 -03005717
5718 return true;
5719}
5720
Paulo Zanoni16c25532013-06-12 17:27:25 -03005721bool
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02005722intel_dp_init_connector(struct intel_digital_port *intel_dig_port,
5723 struct intel_connector *intel_connector)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07005724{
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02005725 struct drm_connector *connector = &intel_connector->base;
5726 struct intel_dp *intel_dp = &intel_dig_port->dp;
5727 struct intel_encoder *intel_encoder = &intel_dig_port->base;
5728 struct drm_device *dev = intel_encoder->base.dev;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07005729 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanoni174edf12012-10-26 19:05:50 -02005730 enum port port = intel_dig_port->port;
Jani Nikula0b998362014-03-14 16:51:17 +02005731 int type;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07005732
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +03005733 intel_dp->pps_pipe = INVALID_PIPE;
5734
Damien Lespiauec5b01d2014-01-21 13:35:39 +00005735 /* intel_dp vfuncs */
Damien Lespiaub6b5e382014-01-20 16:00:59 +00005736 if (INTEL_INFO(dev)->gen >= 9)
5737 intel_dp->get_aux_clock_divider = skl_get_aux_clock_divider;
5738 else if (IS_VALLEYVIEW(dev))
Damien Lespiauec5b01d2014-01-21 13:35:39 +00005739 intel_dp->get_aux_clock_divider = vlv_get_aux_clock_divider;
5740 else if (IS_HASWELL(dev) || IS_BROADWELL(dev))
5741 intel_dp->get_aux_clock_divider = hsw_get_aux_clock_divider;
5742 else if (HAS_PCH_SPLIT(dev))
5743 intel_dp->get_aux_clock_divider = ilk_get_aux_clock_divider;
5744 else
5745 intel_dp->get_aux_clock_divider = i9xx_get_aux_clock_divider;
5746
Damien Lespiaub9ca5fa2014-01-20 16:01:00 +00005747 if (INTEL_INFO(dev)->gen >= 9)
5748 intel_dp->get_aux_send_ctl = skl_get_aux_send_ctl;
5749 else
5750 intel_dp->get_aux_send_ctl = i9xx_get_aux_send_ctl;
Damien Lespiau153b1102014-01-21 13:37:15 +00005751
Daniel Vetter07679352012-09-06 22:15:42 +02005752 /* Preserve the current hw state. */
5753 intel_dp->DP = I915_READ(intel_dp->output_reg);
Jani Nikuladd06f902012-10-19 14:51:50 +03005754 intel_dp->attached_connector = intel_connector;
Chris Wilson3d3dc142011-02-12 10:33:12 +00005755
Ville Syrjälä3b32a352013-11-01 18:22:41 +02005756 if (intel_dp_is_edp(dev, port))
Gajanan Bhat19c03922012-09-27 19:13:07 +05305757 type = DRM_MODE_CONNECTOR_eDP;
Ville Syrjälä3b32a352013-11-01 18:22:41 +02005758 else
5759 type = DRM_MODE_CONNECTOR_DisplayPort;
Adam Jacksonb3295302010-07-16 14:46:28 -04005760
Imre Deakf7d24902013-05-08 13:14:05 +03005761 /*
5762 * For eDP we always set the encoder type to INTEL_OUTPUT_EDP, but
5763 * for DP the encoder type can be set by the caller to
5764 * INTEL_OUTPUT_UNKNOWN for DDI, so don't rewrite it.
5765 */
5766 if (type == DRM_MODE_CONNECTOR_eDP)
5767 intel_encoder->type = INTEL_OUTPUT_EDP;
5768
Ville Syrjäläc17ed5b2014-10-16 21:27:27 +03005769 /* eDP only on port B and/or C on vlv/chv */
5770 if (WARN_ON(IS_VALLEYVIEW(dev) && is_edp(intel_dp) &&
5771 port != PORT_B && port != PORT_C))
5772 return false;
5773
Imre Deake7281ea2013-05-08 13:14:08 +03005774 DRM_DEBUG_KMS("Adding %s connector on port %c\n",
5775 type == DRM_MODE_CONNECTOR_eDP ? "eDP" : "DP",
5776 port_name(port));
5777
Adam Jacksonb3295302010-07-16 14:46:28 -04005778 drm_connector_init(dev, connector, &intel_dp_connector_funcs, type);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07005779 drm_connector_helper_add(connector, &intel_dp_connector_helper_funcs);
5780
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02005781 connector->interlace_allowed = true;
5782 connector->doublescan_allowed = 0;
Ma Lingf8aed702009-08-24 13:50:24 +08005783
Daniel Vetter66a92782012-07-12 20:08:18 +02005784 INIT_DELAYED_WORK(&intel_dp->panel_vdd_work,
Daniel Vetter4be73782014-01-17 14:39:48 +01005785 edp_panel_vdd_work);
Zhenyu Wang6251ec02010-01-12 05:38:32 +08005786
Chris Wilsondf0e9242010-09-09 16:20:55 +01005787 intel_connector_attach_encoder(intel_connector, intel_encoder);
Thomas Wood34ea3d32014-05-29 16:57:41 +01005788 drm_connector_register(connector);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07005789
Paulo Zanoniaffa9352012-11-23 15:30:39 -02005790 if (HAS_DDI(dev))
Paulo Zanonibcbc8892012-10-26 19:05:51 -02005791 intel_connector->get_hw_state = intel_ddi_connector_get_hw_state;
5792 else
5793 intel_connector->get_hw_state = intel_connector_get_hw_state;
Imre Deak80f65de2014-02-11 17:12:49 +02005794 intel_connector->unregister = intel_dp_connector_unregister;
Paulo Zanonibcbc8892012-10-26 19:05:51 -02005795
Jani Nikula0b998362014-03-14 16:51:17 +02005796 /* Set up the hotplug pin. */
Paulo Zanoniab9d7c32012-07-17 17:53:45 -03005797 switch (port) {
5798 case PORT_A:
Egbert Eich1d843f92013-02-25 12:06:49 -05005799 intel_encoder->hpd_pin = HPD_PORT_A;
Paulo Zanoniab9d7c32012-07-17 17:53:45 -03005800 break;
5801 case PORT_B:
Egbert Eich1d843f92013-02-25 12:06:49 -05005802 intel_encoder->hpd_pin = HPD_PORT_B;
Paulo Zanoniab9d7c32012-07-17 17:53:45 -03005803 break;
5804 case PORT_C:
Egbert Eich1d843f92013-02-25 12:06:49 -05005805 intel_encoder->hpd_pin = HPD_PORT_C;
Paulo Zanoniab9d7c32012-07-17 17:53:45 -03005806 break;
5807 case PORT_D:
Egbert Eich1d843f92013-02-25 12:06:49 -05005808 intel_encoder->hpd_pin = HPD_PORT_D;
Paulo Zanoniab9d7c32012-07-17 17:53:45 -03005809 break;
5810 default:
Damien Lespiauad1c0b12013-03-07 15:30:28 +00005811 BUG();
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08005812 }
5813
Imre Deakdada1a92014-01-29 13:25:41 +02005814 if (is_edp(intel_dp)) {
Ville Syrjälä773538e82014-09-04 14:54:56 +03005815 pps_lock(intel_dp);
Ville Syrjälä1e74a322014-10-28 16:15:51 +02005816 intel_dp_init_panel_power_timestamps(intel_dp);
5817 if (IS_VALLEYVIEW(dev))
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +03005818 vlv_initial_power_sequencer_setup(intel_dp);
Ville Syrjälä1e74a322014-10-28 16:15:51 +02005819 else
Ville Syrjälä36b5f422014-10-16 21:27:30 +03005820 intel_dp_init_panel_power_sequencer(dev, intel_dp);
Ville Syrjälä773538e82014-09-04 14:54:56 +03005821 pps_unlock(intel_dp);
Imre Deakdada1a92014-01-29 13:25:41 +02005822 }
Paulo Zanoni0095e6d2013-12-19 14:29:39 -02005823
Jani Nikula9d1a1032014-03-14 16:51:15 +02005824 intel_dp_aux_init(intel_dp, intel_connector);
Dave Airliec1f05262012-08-30 11:06:18 +10005825
Dave Airlie0e32b392014-05-02 14:02:48 +10005826 /* init MST on ports that can support it */
Jani Nikula0c9b3712015-05-18 17:10:01 +03005827 if (HAS_DP_MST(dev) &&
5828 (port == PORT_B || port == PORT_C || port == PORT_D))
5829 intel_dp_mst_encoder_init(intel_dig_port,
5830 intel_connector->base.base.id);
Dave Airlie0e32b392014-05-02 14:02:48 +10005831
Ville Syrjälä36b5f422014-10-16 21:27:30 +03005832 if (!intel_edp_init_connector(intel_dp, intel_connector)) {
Dave Airlie4f71d0c2014-06-04 16:02:28 +10005833 drm_dp_aux_unregister(&intel_dp->aux);
Paulo Zanoni15b1d172013-06-12 17:27:27 -03005834 if (is_edp(intel_dp)) {
5835 cancel_delayed_work_sync(&intel_dp->panel_vdd_work);
Ville Syrjälä951468f2014-09-04 14:55:31 +03005836 /*
5837 * vdd might still be enabled do to the delayed vdd off.
5838 * Make sure vdd is actually turned off here.
5839 */
Ville Syrjälä773538e82014-09-04 14:54:56 +03005840 pps_lock(intel_dp);
Daniel Vetter4be73782014-01-17 14:39:48 +01005841 edp_panel_vdd_off_sync(intel_dp);
Ville Syrjälä773538e82014-09-04 14:54:56 +03005842 pps_unlock(intel_dp);
Paulo Zanoni15b1d172013-06-12 17:27:27 -03005843 }
Thomas Wood34ea3d32014-05-29 16:57:41 +01005844 drm_connector_unregister(connector);
Paulo Zanonib2f246a2013-06-12 17:27:26 -03005845 drm_connector_cleanup(connector);
Paulo Zanoni16c25532013-06-12 17:27:25 -03005846 return false;
Paulo Zanonib2f246a2013-06-12 17:27:26 -03005847 }
Zhenyu Wang32f9d652009-07-24 01:00:32 +08005848
Chris Wilsonf6849602010-09-19 09:29:33 +01005849 intel_dp_add_properties(intel_dp, connector);
5850
Keith Packarda4fc5ed2009-04-07 16:16:42 -07005851 /* For G4X desktop chip, PEG_BAND_GAP_DATA 3:0 must first be written
5852 * 0xd. Failure to do so will result in spurious interrupts being
5853 * generated on the port when a cable is not attached.
5854 */
5855 if (IS_G4X(dev) && !IS_GM45(dev)) {
5856 u32 temp = I915_READ(PEG_BAND_GAP_DATA);
5857 I915_WRITE(PEG_BAND_GAP_DATA, (temp & ~0xf) | 0xd);
5858 }
Paulo Zanoni16c25532013-06-12 17:27:25 -03005859
Jani Nikulaaa7471d2015-04-01 11:15:21 +03005860 i915_debugfs_connector_add(connector);
5861
Paulo Zanoni16c25532013-06-12 17:27:25 -03005862 return true;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07005863}
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02005864
5865void
5866intel_dp_init(struct drm_device *dev, int output_reg, enum port port)
5867{
Dave Airlie13cf5502014-06-18 11:29:35 +10005868 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02005869 struct intel_digital_port *intel_dig_port;
5870 struct intel_encoder *intel_encoder;
5871 struct drm_encoder *encoder;
5872 struct intel_connector *intel_connector;
5873
Daniel Vetterb14c5672013-09-19 12:18:32 +02005874 intel_dig_port = kzalloc(sizeof(*intel_dig_port), GFP_KERNEL);
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02005875 if (!intel_dig_port)
5876 return;
5877
Ander Conselvan de Oliveira08d9bc92015-04-10 10:59:10 +03005878 intel_connector = intel_connector_alloc();
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02005879 if (!intel_connector) {
5880 kfree(intel_dig_port);
5881 return;
5882 }
5883
5884 intel_encoder = &intel_dig_port->base;
5885 encoder = &intel_encoder->base;
5886
5887 drm_encoder_init(dev, &intel_encoder->base, &intel_dp_enc_funcs,
5888 DRM_MODE_ENCODER_TMDS);
5889
Daniel Vetter5bfe2ac2013-03-27 00:44:55 +01005890 intel_encoder->compute_config = intel_dp_compute_config;
Paulo Zanoni00c09d72012-10-26 19:05:52 -02005891 intel_encoder->disable = intel_disable_dp;
Paulo Zanoni00c09d72012-10-26 19:05:52 -02005892 intel_encoder->get_hw_state = intel_dp_get_hw_state;
Jesse Barnes045ac3b2013-05-14 17:08:26 -07005893 intel_encoder->get_config = intel_dp_get_config;
Imre Deak07f9cd02014-08-18 14:42:45 +03005894 intel_encoder->suspend = intel_dp_encoder_suspend;
Chon Ming Leee4a1d842014-04-09 13:28:20 +03005895 if (IS_CHERRYVIEW(dev)) {
Ville Syrjälä9197c882014-04-09 13:29:05 +03005896 intel_encoder->pre_pll_enable = chv_dp_pre_pll_enable;
Chon Ming Leee4a1d842014-04-09 13:28:20 +03005897 intel_encoder->pre_enable = chv_pre_enable_dp;
5898 intel_encoder->enable = vlv_enable_dp;
Ville Syrjälä580d3812014-04-09 13:29:00 +03005899 intel_encoder->post_disable = chv_post_disable_dp;
Chon Ming Leee4a1d842014-04-09 13:28:20 +03005900 } else if (IS_VALLEYVIEW(dev)) {
Jani Nikulaecff4f32013-09-06 07:38:29 +03005901 intel_encoder->pre_pll_enable = vlv_dp_pre_pll_enable;
Jani Nikulaab1f90f2013-07-30 12:20:30 +03005902 intel_encoder->pre_enable = vlv_pre_enable_dp;
5903 intel_encoder->enable = vlv_enable_dp;
Ville Syrjälä49277c32014-03-31 18:21:26 +03005904 intel_encoder->post_disable = vlv_post_disable_dp;
Jani Nikulaab1f90f2013-07-30 12:20:30 +03005905 } else {
Jani Nikulaecff4f32013-09-06 07:38:29 +03005906 intel_encoder->pre_enable = g4x_pre_enable_dp;
5907 intel_encoder->enable = g4x_enable_dp;
Ville Syrjälä08aff3f2014-08-18 22:16:09 +03005908 if (INTEL_INFO(dev)->gen >= 5)
5909 intel_encoder->post_disable = ilk_post_disable_dp;
Jani Nikulaab1f90f2013-07-30 12:20:30 +03005910 }
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02005911
Paulo Zanoni174edf12012-10-26 19:05:50 -02005912 intel_dig_port->port = port;
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02005913 intel_dig_port->dp.output_reg = output_reg;
5914
Paulo Zanoni00c09d72012-10-26 19:05:52 -02005915 intel_encoder->type = INTEL_OUTPUT_DISPLAYPORT;
Ville Syrjälä882ec382014-04-28 14:07:43 +03005916 if (IS_CHERRYVIEW(dev)) {
5917 if (port == PORT_D)
5918 intel_encoder->crtc_mask = 1 << 2;
5919 else
5920 intel_encoder->crtc_mask = (1 << 0) | (1 << 1);
5921 } else {
5922 intel_encoder->crtc_mask = (1 << 0) | (1 << 1) | (1 << 2);
5923 }
Ville Syrjäläbc079e82014-03-03 16:15:28 +02005924 intel_encoder->cloneable = 0;
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02005925
Dave Airlie13cf5502014-06-18 11:29:35 +10005926 intel_dig_port->hpd_pulse = intel_dp_hpd_pulse;
Jani Nikula5fcece82015-05-27 15:03:42 +03005927 dev_priv->hotplug.irq_port[port] = intel_dig_port;
Dave Airlie13cf5502014-06-18 11:29:35 +10005928
Paulo Zanoni15b1d172013-06-12 17:27:27 -03005929 if (!intel_dp_init_connector(intel_dig_port, intel_connector)) {
5930 drm_encoder_cleanup(encoder);
5931 kfree(intel_dig_port);
Paulo Zanonib2f246a2013-06-12 17:27:26 -03005932 kfree(intel_connector);
Paulo Zanoni15b1d172013-06-12 17:27:27 -03005933 }
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02005934}
Dave Airlie0e32b392014-05-02 14:02:48 +10005935
5936void intel_dp_mst_suspend(struct drm_device *dev)
5937{
5938 struct drm_i915_private *dev_priv = dev->dev_private;
5939 int i;
5940
5941 /* disable MST */
5942 for (i = 0; i < I915_MAX_PORTS; i++) {
Jani Nikula5fcece82015-05-27 15:03:42 +03005943 struct intel_digital_port *intel_dig_port = dev_priv->hotplug.irq_port[i];
Dave Airlie0e32b392014-05-02 14:02:48 +10005944 if (!intel_dig_port)
5945 continue;
5946
5947 if (intel_dig_port->base.type == INTEL_OUTPUT_DISPLAYPORT) {
5948 if (!intel_dig_port->dp.can_mst)
5949 continue;
5950 if (intel_dig_port->dp.is_mst)
5951 drm_dp_mst_topology_mgr_suspend(&intel_dig_port->dp.mst_mgr);
5952 }
5953 }
5954}
5955
5956void intel_dp_mst_resume(struct drm_device *dev)
5957{
5958 struct drm_i915_private *dev_priv = dev->dev_private;
5959 int i;
5960
5961 for (i = 0; i < I915_MAX_PORTS; i++) {
Jani Nikula5fcece82015-05-27 15:03:42 +03005962 struct intel_digital_port *intel_dig_port = dev_priv->hotplug.irq_port[i];
Dave Airlie0e32b392014-05-02 14:02:48 +10005963 if (!intel_dig_port)
5964 continue;
5965 if (intel_dig_port->base.type == INTEL_OUTPUT_DISPLAYPORT) {
5966 int ret;
5967
5968 if (!intel_dig_port->dp.can_mst)
5969 continue;
5970
5971 ret = drm_dp_mst_topology_mgr_resume(&intel_dig_port->dp.mst_mgr);
5972 if (ret != 0) {
5973 intel_dp_check_mst_status(&intel_dig_port->dp);
5974 }
5975 }
5976 }
5977}