blob: 72b8012991b9e476172dd854aaf71c17fca3603d [file] [log] [blame]
Avi Kivity6aa8b732006-12-10 02:21:36 -08001/*
2 * Kernel-based Virtual Machine driver for Linux
3 *
4 * This module enables machines with Intel VT-x extensions to run virtual
5 * machines without emulation or binary translation.
6 *
7 * Copyright (C) 2006 Qumranet, Inc.
Nicolas Kaiser9611c182010-10-06 14:23:22 +02008 * Copyright 2010 Red Hat, Inc. and/or its affiliates.
Avi Kivity6aa8b732006-12-10 02:21:36 -08009 *
10 * Authors:
11 * Avi Kivity <avi@qumranet.com>
12 * Yaniv Kamay <yaniv@qumranet.com>
13 *
14 * This work is licensed under the terms of the GNU GPL, version 2. See
15 * the COPYING file in the top-level directory.
16 *
17 */
18
Eddie Dong85f455f2007-07-06 12:20:49 +030019#include "irq.h"
Zhang Xiantao1d737c82007-12-14 09:35:10 +080020#include "mmu.h"
Avi Kivity00b27a32011-11-23 16:30:32 +020021#include "cpuid.h"
Avi Kivitye4956062007-06-28 14:15:57 -040022
Avi Kivityedf88412007-12-16 11:02:48 +020023#include <linux/kvm_host.h>
Avi Kivity6aa8b732006-12-10 02:21:36 -080024#include <linux/module.h>
Ahmed S. Darwish9d8f5492007-02-19 14:37:46 +020025#include <linux/kernel.h>
Avi Kivity6aa8b732006-12-10 02:21:36 -080026#include <linux/mm.h>
27#include <linux/highmem.h>
Alexey Dobriyane8edc6e2007-05-21 01:22:52 +040028#include <linux/sched.h>
Avi Kivityc7addb92007-09-16 18:58:32 +020029#include <linux/moduleparam.h>
Josh Triplette9bda3b2012-03-20 23:33:51 -070030#include <linux/mod_devicetable.h>
Marcelo Tosatti229456f2009-06-17 09:22:14 -030031#include <linux/ftrace_event.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090032#include <linux/slab.h>
Shane Wangcafd6652010-04-29 12:09:01 -040033#include <linux/tboot.h>
Jan Kiszkaf4124502014-03-07 20:03:13 +010034#include <linux/hrtimer.h>
Marcelo Tosatti5fdbf972008-06-27 14:58:02 -030035#include "kvm_cache_regs.h"
Avi Kivity35920a32008-07-03 14:50:12 +030036#include "x86.h"
Avi Kivitye4956062007-06-28 14:15:57 -040037
Avi Kivity6aa8b732006-12-10 02:21:36 -080038#include <asm/io.h>
Anthony Liguori3b3be0d2006-12-13 00:33:43 -080039#include <asm/desc.h>
Eduardo Habkost13673a92008-11-17 19:03:13 -020040#include <asm/vmx.h>
Eduardo Habkost6210e372008-11-17 19:03:16 -020041#include <asm/virtext.h>
Andi Kleena0861c02009-06-08 17:37:09 +080042#include <asm/mce.h>
Dexuan Cui2acf9232010-06-10 11:27:12 +080043#include <asm/i387.h>
44#include <asm/xcr.h>
Gleb Natapovd7cd9792011-10-05 14:01:23 +020045#include <asm/perf_event.h>
Paolo Bonzini81908bf2014-02-21 10:32:27 +010046#include <asm/debugreg.h>
Zhang Yanfei8f536b72012-12-06 23:43:34 +080047#include <asm/kexec.h>
Avi Kivity6aa8b732006-12-10 02:21:36 -080048
Marcelo Tosatti229456f2009-06-17 09:22:14 -030049#include "trace.h"
50
Avi Kivity4ecac3f2008-05-13 13:23:38 +030051#define __ex(x) __kvm_handle_fault_on_reboot(x)
Avi Kivity5e520e62011-05-15 10:13:12 -040052#define __ex_clear(x, reg) \
53 ____kvm_handle_fault_on_reboot(x, "xor " reg " , " reg)
Avi Kivity4ecac3f2008-05-13 13:23:38 +030054
Avi Kivity6aa8b732006-12-10 02:21:36 -080055MODULE_AUTHOR("Qumranet");
56MODULE_LICENSE("GPL");
57
Josh Triplette9bda3b2012-03-20 23:33:51 -070058static const struct x86_cpu_id vmx_cpu_id[] = {
59 X86_FEATURE_MATCH(X86_FEATURE_VMX),
60 {}
61};
62MODULE_DEVICE_TABLE(x86cpu, vmx_cpu_id);
63
Rusty Russell476bc002012-01-13 09:32:18 +103064static bool __read_mostly enable_vpid = 1;
Avi Kivity736caef2009-03-23 17:39:48 +020065module_param_named(vpid, enable_vpid, bool, 0444);
Sheng Yang2384d2b2008-01-17 15:14:33 +080066
Rusty Russell476bc002012-01-13 09:32:18 +103067static bool __read_mostly flexpriority_enabled = 1;
Avi Kivity736caef2009-03-23 17:39:48 +020068module_param_named(flexpriority, flexpriority_enabled, bool, S_IRUGO);
Avi Kivity4c9fc8e2008-03-24 18:15:14 +020069
Rusty Russell476bc002012-01-13 09:32:18 +103070static bool __read_mostly enable_ept = 1;
Avi Kivity736caef2009-03-23 17:39:48 +020071module_param_named(ept, enable_ept, bool, S_IRUGO);
Sheng Yangd56f5462008-04-25 10:13:16 +080072
Rusty Russell476bc002012-01-13 09:32:18 +103073static bool __read_mostly enable_unrestricted_guest = 1;
Nitin A Kamble3a624e22009-06-08 11:34:16 -070074module_param_named(unrestricted_guest,
75 enable_unrestricted_guest, bool, S_IRUGO);
76
Xudong Hao83c3a332012-05-28 19:33:35 +080077static bool __read_mostly enable_ept_ad_bits = 1;
78module_param_named(eptad, enable_ept_ad_bits, bool, S_IRUGO);
79
Avi Kivitya27685c2012-06-12 20:30:18 +030080static bool __read_mostly emulate_invalid_guest_state = true;
Avi Kivityc1f8bc02009-03-23 15:41:17 +020081module_param(emulate_invalid_guest_state, bool, S_IRUGO);
Mohammed Gamal04fa4d32008-08-17 16:39:48 +030082
Rusty Russell476bc002012-01-13 09:32:18 +103083static bool __read_mostly vmm_exclusive = 1;
Dongxiao Xub923e622010-05-11 18:29:45 +080084module_param(vmm_exclusive, bool, S_IRUGO);
85
Rusty Russell476bc002012-01-13 09:32:18 +103086static bool __read_mostly fasteoi = 1;
Kevin Tian58fbbf22011-08-30 13:56:17 +030087module_param(fasteoi, bool, S_IRUGO);
88
Yang Zhang5a717852013-04-11 19:25:16 +080089static bool __read_mostly enable_apicv = 1;
Yang Zhang01e439b2013-04-11 19:25:12 +080090module_param(enable_apicv, bool, S_IRUGO);
Yang Zhang83d4c282013-01-25 10:18:49 +080091
Abel Gordonabc4fc52013-04-18 14:35:25 +030092static bool __read_mostly enable_shadow_vmcs = 1;
93module_param_named(enable_shadow_vmcs, enable_shadow_vmcs, bool, S_IRUGO);
Nadav Har'El801d3422011-05-25 23:02:23 +030094/*
95 * If nested=1, nested virtualization is supported, i.e., guests may use
96 * VMX and be a hypervisor for its own guests. If nested=0, guests may not
97 * use VMX instructions.
98 */
Rusty Russell476bc002012-01-13 09:32:18 +103099static bool __read_mostly nested = 0;
Nadav Har'El801d3422011-05-25 23:02:23 +0300100module_param(nested, bool, S_IRUGO);
101
Gleb Natapov50378782013-02-04 16:00:28 +0200102#define KVM_GUEST_CR0_MASK (X86_CR0_NW | X86_CR0_CD)
103#define KVM_VM_CR0_ALWAYS_ON_UNRESTRICTED_GUEST (X86_CR0_WP | X86_CR0_NE)
Avi Kivitycdc0e242009-12-06 17:21:14 +0200104#define KVM_VM_CR0_ALWAYS_ON \
105 (KVM_VM_CR0_ALWAYS_ON_UNRESTRICTED_GUEST | X86_CR0_PG | X86_CR0_PE)
Avi Kivity4c386092009-12-07 12:26:18 +0200106#define KVM_CR4_GUEST_OWNED_BITS \
107 (X86_CR4_PVI | X86_CR4_DE | X86_CR4_PCE | X86_CR4_OSFXSR \
108 | X86_CR4_OSXMMEXCPT)
109
Avi Kivitycdc0e242009-12-06 17:21:14 +0200110#define KVM_PMODE_VM_CR4_ALWAYS_ON (X86_CR4_PAE | X86_CR4_VMXE)
111#define KVM_RMODE_VM_CR4_ALWAYS_ON (X86_CR4_VME | X86_CR4_PAE | X86_CR4_VMXE)
112
Avi Kivity78ac8b42010-04-08 18:19:35 +0300113#define RMODE_GUEST_OWNED_EFLAGS_BITS (~(X86_EFLAGS_IOPL | X86_EFLAGS_VM))
114
Jan Kiszkaf4124502014-03-07 20:03:13 +0100115#define VMX_MISC_EMULATED_PREEMPTION_TIMER_RATE 5
116
Zhai, Edwin4b8d54f2009-10-09 18:03:20 +0800117/*
118 * These 2 parameters are used to config the controls for Pause-Loop Exiting:
119 * ple_gap: upper bound on the amount of time between two successive
120 * executions of PAUSE in a loop. Also indicate if ple enabled.
Rik van Riel00c25bc2011-01-04 09:51:33 -0500121 * According to test, this time is usually smaller than 128 cycles.
Zhai, Edwin4b8d54f2009-10-09 18:03:20 +0800122 * ple_window: upper bound on the amount of time a guest is allowed to execute
123 * in a PAUSE loop. Tests indicate that most spinlocks are held for
124 * less than 2^12 cycles
125 * Time is measured based on a counter that runs at the same rate as the TSC,
126 * refer SDM volume 3b section 21.6.13 & 22.1.3.
127 */
Rik van Riel00c25bc2011-01-04 09:51:33 -0500128#define KVM_VMX_DEFAULT_PLE_GAP 128
Zhai, Edwin4b8d54f2009-10-09 18:03:20 +0800129#define KVM_VMX_DEFAULT_PLE_WINDOW 4096
130static int ple_gap = KVM_VMX_DEFAULT_PLE_GAP;
131module_param(ple_gap, int, S_IRUGO);
132
133static int ple_window = KVM_VMX_DEFAULT_PLE_WINDOW;
134module_param(ple_window, int, S_IRUGO);
135
Avi Kivity83287ea422012-09-16 15:10:57 +0300136extern const ulong vmx_return;
137
Gleb Natapov8bf00a52011-10-05 14:01:22 +0200138#define NR_AUTOLOAD_MSRS 8
Nadav Har'Elff2f6fe2011-05-25 23:05:27 +0300139#define VMCS02_POOL_SIZE 1
Avi Kivity61d2ef22010-04-28 16:40:38 +0300140
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -0400141struct vmcs {
142 u32 revision_id;
143 u32 abort;
144 char data[0];
145};
146
Nadav Har'Eld462b812011-05-24 15:26:10 +0300147/*
148 * Track a VMCS that may be loaded on a certain CPU. If it is (cpu!=-1), also
149 * remember whether it was VMLAUNCHed, and maintain a linked list of all VMCSs
150 * loaded on this CPU (so we can clear them if the CPU goes down).
151 */
152struct loaded_vmcs {
153 struct vmcs *vmcs;
154 int cpu;
155 int launched;
156 struct list_head loaded_vmcss_on_cpu_link;
157};
158
Avi Kivity26bb0982009-09-07 11:14:12 +0300159struct shared_msr_entry {
160 unsigned index;
161 u64 data;
Avi Kivityd5696722009-12-02 12:28:47 +0200162 u64 mask;
Avi Kivity26bb0982009-09-07 11:14:12 +0300163};
164
Nadav Har'Elec378ae2011-05-25 23:02:54 +0300165/*
Nadav Har'Ela9d30f32011-05-25 23:03:55 +0300166 * struct vmcs12 describes the state that our guest hypervisor (L1) keeps for a
167 * single nested guest (L2), hence the name vmcs12. Any VMX implementation has
168 * a VMCS structure, and vmcs12 is our emulated VMX's VMCS. This structure is
169 * stored in guest memory specified by VMPTRLD, but is opaque to the guest,
170 * which must access it using VMREAD/VMWRITE/VMCLEAR instructions.
171 * More than one of these structures may exist, if L1 runs multiple L2 guests.
172 * nested_vmx_run() will use the data here to build a vmcs02: a VMCS for the
173 * underlying hardware which will be used to run L2.
174 * This structure is packed to ensure that its layout is identical across
175 * machines (necessary for live migration).
176 * If there are changes in this struct, VMCS12_REVISION must be changed.
177 */
Nadav Har'El22bd0352011-05-25 23:05:57 +0300178typedef u64 natural_width;
Nadav Har'Ela9d30f32011-05-25 23:03:55 +0300179struct __packed vmcs12 {
180 /* According to the Intel spec, a VMCS region must start with the
181 * following two fields. Then follow implementation-specific data.
182 */
183 u32 revision_id;
184 u32 abort;
Nadav Har'El22bd0352011-05-25 23:05:57 +0300185
Nadav Har'El27d6c862011-05-25 23:06:59 +0300186 u32 launch_state; /* set to 0 by VMCLEAR, to 1 by VMLAUNCH */
187 u32 padding[7]; /* room for future expansion */
188
Nadav Har'El22bd0352011-05-25 23:05:57 +0300189 u64 io_bitmap_a;
190 u64 io_bitmap_b;
191 u64 msr_bitmap;
192 u64 vm_exit_msr_store_addr;
193 u64 vm_exit_msr_load_addr;
194 u64 vm_entry_msr_load_addr;
195 u64 tsc_offset;
196 u64 virtual_apic_page_addr;
197 u64 apic_access_addr;
198 u64 ept_pointer;
199 u64 guest_physical_address;
200 u64 vmcs_link_pointer;
201 u64 guest_ia32_debugctl;
202 u64 guest_ia32_pat;
203 u64 guest_ia32_efer;
204 u64 guest_ia32_perf_global_ctrl;
205 u64 guest_pdptr0;
206 u64 guest_pdptr1;
207 u64 guest_pdptr2;
208 u64 guest_pdptr3;
Paolo Bonzini36be0b92014-02-24 12:30:04 +0100209 u64 guest_bndcfgs;
Nadav Har'El22bd0352011-05-25 23:05:57 +0300210 u64 host_ia32_pat;
211 u64 host_ia32_efer;
212 u64 host_ia32_perf_global_ctrl;
213 u64 padding64[8]; /* room for future expansion */
214 /*
215 * To allow migration of L1 (complete with its L2 guests) between
216 * machines of different natural widths (32 or 64 bit), we cannot have
217 * unsigned long fields with no explict size. We use u64 (aliased
218 * natural_width) instead. Luckily, x86 is little-endian.
219 */
220 natural_width cr0_guest_host_mask;
221 natural_width cr4_guest_host_mask;
222 natural_width cr0_read_shadow;
223 natural_width cr4_read_shadow;
224 natural_width cr3_target_value0;
225 natural_width cr3_target_value1;
226 natural_width cr3_target_value2;
227 natural_width cr3_target_value3;
228 natural_width exit_qualification;
229 natural_width guest_linear_address;
230 natural_width guest_cr0;
231 natural_width guest_cr3;
232 natural_width guest_cr4;
233 natural_width guest_es_base;
234 natural_width guest_cs_base;
235 natural_width guest_ss_base;
236 natural_width guest_ds_base;
237 natural_width guest_fs_base;
238 natural_width guest_gs_base;
239 natural_width guest_ldtr_base;
240 natural_width guest_tr_base;
241 natural_width guest_gdtr_base;
242 natural_width guest_idtr_base;
243 natural_width guest_dr7;
244 natural_width guest_rsp;
245 natural_width guest_rip;
246 natural_width guest_rflags;
247 natural_width guest_pending_dbg_exceptions;
248 natural_width guest_sysenter_esp;
249 natural_width guest_sysenter_eip;
250 natural_width host_cr0;
251 natural_width host_cr3;
252 natural_width host_cr4;
253 natural_width host_fs_base;
254 natural_width host_gs_base;
255 natural_width host_tr_base;
256 natural_width host_gdtr_base;
257 natural_width host_idtr_base;
258 natural_width host_ia32_sysenter_esp;
259 natural_width host_ia32_sysenter_eip;
260 natural_width host_rsp;
261 natural_width host_rip;
262 natural_width paddingl[8]; /* room for future expansion */
263 u32 pin_based_vm_exec_control;
264 u32 cpu_based_vm_exec_control;
265 u32 exception_bitmap;
266 u32 page_fault_error_code_mask;
267 u32 page_fault_error_code_match;
268 u32 cr3_target_count;
269 u32 vm_exit_controls;
270 u32 vm_exit_msr_store_count;
271 u32 vm_exit_msr_load_count;
272 u32 vm_entry_controls;
273 u32 vm_entry_msr_load_count;
274 u32 vm_entry_intr_info_field;
275 u32 vm_entry_exception_error_code;
276 u32 vm_entry_instruction_len;
277 u32 tpr_threshold;
278 u32 secondary_vm_exec_control;
279 u32 vm_instruction_error;
280 u32 vm_exit_reason;
281 u32 vm_exit_intr_info;
282 u32 vm_exit_intr_error_code;
283 u32 idt_vectoring_info_field;
284 u32 idt_vectoring_error_code;
285 u32 vm_exit_instruction_len;
286 u32 vmx_instruction_info;
287 u32 guest_es_limit;
288 u32 guest_cs_limit;
289 u32 guest_ss_limit;
290 u32 guest_ds_limit;
291 u32 guest_fs_limit;
292 u32 guest_gs_limit;
293 u32 guest_ldtr_limit;
294 u32 guest_tr_limit;
295 u32 guest_gdtr_limit;
296 u32 guest_idtr_limit;
297 u32 guest_es_ar_bytes;
298 u32 guest_cs_ar_bytes;
299 u32 guest_ss_ar_bytes;
300 u32 guest_ds_ar_bytes;
301 u32 guest_fs_ar_bytes;
302 u32 guest_gs_ar_bytes;
303 u32 guest_ldtr_ar_bytes;
304 u32 guest_tr_ar_bytes;
305 u32 guest_interruptibility_info;
306 u32 guest_activity_state;
307 u32 guest_sysenter_cs;
308 u32 host_ia32_sysenter_cs;
Jan Kiszka0238ea92013-03-13 11:31:24 +0100309 u32 vmx_preemption_timer_value;
310 u32 padding32[7]; /* room for future expansion */
Nadav Har'El22bd0352011-05-25 23:05:57 +0300311 u16 virtual_processor_id;
312 u16 guest_es_selector;
313 u16 guest_cs_selector;
314 u16 guest_ss_selector;
315 u16 guest_ds_selector;
316 u16 guest_fs_selector;
317 u16 guest_gs_selector;
318 u16 guest_ldtr_selector;
319 u16 guest_tr_selector;
320 u16 host_es_selector;
321 u16 host_cs_selector;
322 u16 host_ss_selector;
323 u16 host_ds_selector;
324 u16 host_fs_selector;
325 u16 host_gs_selector;
326 u16 host_tr_selector;
Nadav Har'Ela9d30f32011-05-25 23:03:55 +0300327};
328
329/*
330 * VMCS12_REVISION is an arbitrary id that should be changed if the content or
331 * layout of struct vmcs12 is changed. MSR_IA32_VMX_BASIC returns this id, and
332 * VMPTRLD verifies that the VMCS region that L1 is loading contains this id.
333 */
334#define VMCS12_REVISION 0x11e57ed0
335
336/*
337 * VMCS12_SIZE is the number of bytes L1 should allocate for the VMXON region
338 * and any VMCS region. Although only sizeof(struct vmcs12) are used by the
339 * current implementation, 4K are reserved to avoid future complications.
340 */
341#define VMCS12_SIZE 0x1000
342
Nadav Har'Elff2f6fe2011-05-25 23:05:27 +0300343/* Used to remember the last vmcs02 used for some recently used vmcs12s */
344struct vmcs02_list {
345 struct list_head list;
346 gpa_t vmptr;
347 struct loaded_vmcs vmcs02;
348};
349
Nadav Har'Ela9d30f32011-05-25 23:03:55 +0300350/*
Nadav Har'Elec378ae2011-05-25 23:02:54 +0300351 * The nested_vmx structure is part of vcpu_vmx, and holds information we need
352 * for correct emulation of VMX (i.e., nested VMX) on this vcpu.
353 */
354struct nested_vmx {
355 /* Has the level1 guest done vmxon? */
356 bool vmxon;
Nadav Har'Ela9d30f32011-05-25 23:03:55 +0300357
358 /* The guest-physical address of the current VMCS L1 keeps for L2 */
359 gpa_t current_vmptr;
360 /* The host-usable pointer to the above */
361 struct page *current_vmcs12_page;
362 struct vmcs12 *current_vmcs12;
Abel Gordon8de48832013-04-18 14:37:25 +0300363 struct vmcs *current_shadow_vmcs;
Abel Gordon012f83c2013-04-18 14:39:25 +0300364 /*
365 * Indicates if the shadow vmcs must be updated with the
366 * data hold by vmcs12
367 */
368 bool sync_shadow_vmcs;
Nadav Har'Elff2f6fe2011-05-25 23:05:27 +0300369
370 /* vmcs02_list cache of VMCSs recently used to run L2 guests */
371 struct list_head vmcs02_pool;
372 int vmcs02_num;
Nadav Har'Elfe3ef052011-05-25 23:10:02 +0300373 u64 vmcs01_tsc_offset;
Nadav Har'El644d7112011-05-25 23:12:35 +0300374 /* L2 must run next, and mustn't decide to exit to L1. */
375 bool nested_run_pending;
Nadav Har'Elfe3ef052011-05-25 23:10:02 +0300376 /*
377 * Guest pages referred to in vmcs02 with host-physical pointers, so
378 * we must keep them pinned while L2 runs.
379 */
380 struct page *apic_access_page;
Nadav Har'Elb3897a42013-07-08 19:12:35 +0800381 u64 msr_ia32_feature_control;
Jan Kiszkaf4124502014-03-07 20:03:13 +0100382
383 struct hrtimer preemption_timer;
384 bool preemption_timer_expired;
Nadav Har'Elec378ae2011-05-25 23:02:54 +0300385};
386
Yang Zhang01e439b2013-04-11 19:25:12 +0800387#define POSTED_INTR_ON 0
388/* Posted-Interrupt Descriptor */
389struct pi_desc {
390 u32 pir[8]; /* Posted interrupt requested */
391 u32 control; /* bit 0 of control is outstanding notification bit */
392 u32 rsvd[7];
393} __aligned(64);
394
Yang Zhanga20ed542013-04-11 19:25:15 +0800395static bool pi_test_and_set_on(struct pi_desc *pi_desc)
396{
397 return test_and_set_bit(POSTED_INTR_ON,
398 (unsigned long *)&pi_desc->control);
399}
400
401static bool pi_test_and_clear_on(struct pi_desc *pi_desc)
402{
403 return test_and_clear_bit(POSTED_INTR_ON,
404 (unsigned long *)&pi_desc->control);
405}
406
407static int pi_test_and_set_pir(int vector, struct pi_desc *pi_desc)
408{
409 return test_and_set_bit(vector, (unsigned long *)pi_desc->pir);
410}
411
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -0400412struct vcpu_vmx {
Rusty Russellfb3f0f52007-07-27 17:16:56 +1000413 struct kvm_vcpu vcpu;
Avi Kivity313dbd42008-07-17 18:04:30 +0300414 unsigned long host_rsp;
Avi Kivity29bd8a72007-09-10 17:27:03 +0300415 u8 fail;
Avi Kivity69c73022011-03-07 15:26:44 +0200416 u8 cpl;
Avi Kivity9d58b932011-03-07 16:52:07 +0200417 bool nmi_known_unmasked;
Avi Kivity51aa01d2010-07-20 14:31:20 +0300418 u32 exit_intr_info;
Avi Kivity1155f762007-11-22 11:30:47 +0200419 u32 idt_vectoring_info;
Avi Kivity6de12732011-03-07 12:51:22 +0200420 ulong rflags;
Avi Kivity26bb0982009-09-07 11:14:12 +0300421 struct shared_msr_entry *guest_msrs;
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -0400422 int nmsrs;
423 int save_nmsrs;
Yang Zhanga547c6d2013-04-11 19:25:10 +0800424 unsigned long host_idt_base;
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -0400425#ifdef CONFIG_X86_64
Avi Kivity44ea2b12009-09-06 15:55:37 +0300426 u64 msr_host_kernel_gs_base;
427 u64 msr_guest_kernel_gs_base;
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -0400428#endif
Gleb Natapov2961e8762013-11-25 15:37:13 +0200429 u32 vm_entry_controls_shadow;
430 u32 vm_exit_controls_shadow;
Nadav Har'Eld462b812011-05-24 15:26:10 +0300431 /*
432 * loaded_vmcs points to the VMCS currently used in this vcpu. For a
433 * non-nested (L1) guest, it always points to vmcs01. For a nested
434 * guest (L2), it points to a different VMCS.
435 */
436 struct loaded_vmcs vmcs01;
437 struct loaded_vmcs *loaded_vmcs;
438 bool __launched; /* temporary, used in vmx_vcpu_run */
Avi Kivity61d2ef22010-04-28 16:40:38 +0300439 struct msr_autoload {
440 unsigned nr;
441 struct vmx_msr_entry guest[NR_AUTOLOAD_MSRS];
442 struct vmx_msr_entry host[NR_AUTOLOAD_MSRS];
443 } msr_autoload;
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -0400444 struct {
445 int loaded;
446 u16 fs_sel, gs_sel, ldt_sel;
Avi Kivityb2da15a2012-05-13 19:53:24 +0300447#ifdef CONFIG_X86_64
448 u16 ds_sel, es_sel;
449#endif
Laurent Vivier152d3f22007-08-23 16:33:11 +0200450 int gs_ldt_reload_needed;
451 int fs_reload_needed;
Liu, Jinsongda8999d2014-02-24 10:55:46 +0000452 u64 msr_host_bndcfgs;
Mike Dayd77c26f2007-10-08 09:02:08 -0400453 } host_state;
Avi Kivity9c8cba32007-11-22 11:42:59 +0200454 struct {
Avi Kivity7ffd92c2009-06-09 14:10:45 +0300455 int vm86_active;
Avi Kivity78ac8b42010-04-08 18:19:35 +0300456 ulong save_rflags;
Avi Kivityf5f7b2f2012-08-21 17:07:00 +0300457 struct kvm_segment segs[8];
458 } rmode;
459 struct {
460 u32 bitmask; /* 4 bits per segment (1 bit per field) */
Avi Kivity7ffd92c2009-06-09 14:10:45 +0300461 struct kvm_save_segment {
462 u16 selector;
463 unsigned long base;
464 u32 limit;
465 u32 ar;
Avi Kivityf5f7b2f2012-08-21 17:07:00 +0300466 } seg[8];
Avi Kivity2fb92db2011-04-27 19:42:18 +0300467 } segment_cache;
Sheng Yang2384d2b2008-01-17 15:14:33 +0800468 int vpid;
Mohammed Gamal04fa4d32008-08-17 16:39:48 +0300469 bool emulation_required;
Jan Kiszka3b86cd92008-09-26 09:30:57 +0200470
471 /* Support for vnmi-less CPUs */
472 int soft_vnmi_blocked;
473 ktime_t entry_time;
474 s64 vnmi_blocked_time;
Andi Kleena0861c02009-06-08 17:37:09 +0800475 u32 exit_reason;
Sheng Yang4e47c7a2009-12-18 16:48:47 +0800476
477 bool rdtscp_enabled;
Nadav Har'Elec378ae2011-05-25 23:02:54 +0300478
Yang Zhang01e439b2013-04-11 19:25:12 +0800479 /* Posted interrupt descriptor */
480 struct pi_desc pi_desc;
481
Nadav Har'Elec378ae2011-05-25 23:02:54 +0300482 /* Support for a guest hypervisor (nested VMX) */
483 struct nested_vmx nested;
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -0400484};
485
Avi Kivity2fb92db2011-04-27 19:42:18 +0300486enum segment_cache_field {
487 SEG_FIELD_SEL = 0,
488 SEG_FIELD_BASE = 1,
489 SEG_FIELD_LIMIT = 2,
490 SEG_FIELD_AR = 3,
491
492 SEG_FIELD_NR = 4
493};
494
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -0400495static inline struct vcpu_vmx *to_vmx(struct kvm_vcpu *vcpu)
496{
Rusty Russellfb3f0f52007-07-27 17:16:56 +1000497 return container_of(vcpu, struct vcpu_vmx, vcpu);
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -0400498}
499
Nadav Har'El22bd0352011-05-25 23:05:57 +0300500#define VMCS12_OFFSET(x) offsetof(struct vmcs12, x)
501#define FIELD(number, name) [number] = VMCS12_OFFSET(name)
502#define FIELD64(number, name) [number] = VMCS12_OFFSET(name), \
503 [number##_HIGH] = VMCS12_OFFSET(name)+4
504
Abel Gordon4607c2d2013-04-18 14:35:55 +0300505
506static const unsigned long shadow_read_only_fields[] = {
507 /*
508 * We do NOT shadow fields that are modified when L0
509 * traps and emulates any vmx instruction (e.g. VMPTRLD,
510 * VMXON...) executed by L1.
511 * For example, VM_INSTRUCTION_ERROR is read
512 * by L1 if a vmx instruction fails (part of the error path).
513 * Note the code assumes this logic. If for some reason
514 * we start shadowing these fields then we need to
515 * force a shadow sync when L0 emulates vmx instructions
516 * (e.g. force a sync if VM_INSTRUCTION_ERROR is modified
517 * by nested_vmx_failValid)
518 */
519 VM_EXIT_REASON,
520 VM_EXIT_INTR_INFO,
521 VM_EXIT_INSTRUCTION_LEN,
522 IDT_VECTORING_INFO_FIELD,
523 IDT_VECTORING_ERROR_CODE,
524 VM_EXIT_INTR_ERROR_CODE,
525 EXIT_QUALIFICATION,
526 GUEST_LINEAR_ADDRESS,
527 GUEST_PHYSICAL_ADDRESS
528};
529static const int max_shadow_read_only_fields =
530 ARRAY_SIZE(shadow_read_only_fields);
531
532static const unsigned long shadow_read_write_fields[] = {
533 GUEST_RIP,
534 GUEST_RSP,
535 GUEST_CR0,
536 GUEST_CR3,
537 GUEST_CR4,
538 GUEST_INTERRUPTIBILITY_INFO,
539 GUEST_RFLAGS,
540 GUEST_CS_SELECTOR,
541 GUEST_CS_AR_BYTES,
542 GUEST_CS_LIMIT,
543 GUEST_CS_BASE,
544 GUEST_ES_BASE,
Paolo Bonzini36be0b92014-02-24 12:30:04 +0100545 GUEST_BNDCFGS,
Abel Gordon4607c2d2013-04-18 14:35:55 +0300546 CR0_GUEST_HOST_MASK,
547 CR0_READ_SHADOW,
548 CR4_READ_SHADOW,
549 TSC_OFFSET,
550 EXCEPTION_BITMAP,
551 CPU_BASED_VM_EXEC_CONTROL,
552 VM_ENTRY_EXCEPTION_ERROR_CODE,
553 VM_ENTRY_INTR_INFO_FIELD,
554 VM_ENTRY_INSTRUCTION_LEN,
555 VM_ENTRY_EXCEPTION_ERROR_CODE,
556 HOST_FS_BASE,
557 HOST_GS_BASE,
558 HOST_FS_SELECTOR,
559 HOST_GS_SELECTOR
560};
561static const int max_shadow_read_write_fields =
562 ARRAY_SIZE(shadow_read_write_fields);
563
Mathias Krause772e0312012-08-30 01:30:19 +0200564static const unsigned short vmcs_field_to_offset_table[] = {
Nadav Har'El22bd0352011-05-25 23:05:57 +0300565 FIELD(VIRTUAL_PROCESSOR_ID, virtual_processor_id),
566 FIELD(GUEST_ES_SELECTOR, guest_es_selector),
567 FIELD(GUEST_CS_SELECTOR, guest_cs_selector),
568 FIELD(GUEST_SS_SELECTOR, guest_ss_selector),
569 FIELD(GUEST_DS_SELECTOR, guest_ds_selector),
570 FIELD(GUEST_FS_SELECTOR, guest_fs_selector),
571 FIELD(GUEST_GS_SELECTOR, guest_gs_selector),
572 FIELD(GUEST_LDTR_SELECTOR, guest_ldtr_selector),
573 FIELD(GUEST_TR_SELECTOR, guest_tr_selector),
574 FIELD(HOST_ES_SELECTOR, host_es_selector),
575 FIELD(HOST_CS_SELECTOR, host_cs_selector),
576 FIELD(HOST_SS_SELECTOR, host_ss_selector),
577 FIELD(HOST_DS_SELECTOR, host_ds_selector),
578 FIELD(HOST_FS_SELECTOR, host_fs_selector),
579 FIELD(HOST_GS_SELECTOR, host_gs_selector),
580 FIELD(HOST_TR_SELECTOR, host_tr_selector),
581 FIELD64(IO_BITMAP_A, io_bitmap_a),
582 FIELD64(IO_BITMAP_B, io_bitmap_b),
583 FIELD64(MSR_BITMAP, msr_bitmap),
584 FIELD64(VM_EXIT_MSR_STORE_ADDR, vm_exit_msr_store_addr),
585 FIELD64(VM_EXIT_MSR_LOAD_ADDR, vm_exit_msr_load_addr),
586 FIELD64(VM_ENTRY_MSR_LOAD_ADDR, vm_entry_msr_load_addr),
587 FIELD64(TSC_OFFSET, tsc_offset),
588 FIELD64(VIRTUAL_APIC_PAGE_ADDR, virtual_apic_page_addr),
589 FIELD64(APIC_ACCESS_ADDR, apic_access_addr),
590 FIELD64(EPT_POINTER, ept_pointer),
591 FIELD64(GUEST_PHYSICAL_ADDRESS, guest_physical_address),
592 FIELD64(VMCS_LINK_POINTER, vmcs_link_pointer),
593 FIELD64(GUEST_IA32_DEBUGCTL, guest_ia32_debugctl),
594 FIELD64(GUEST_IA32_PAT, guest_ia32_pat),
595 FIELD64(GUEST_IA32_EFER, guest_ia32_efer),
596 FIELD64(GUEST_IA32_PERF_GLOBAL_CTRL, guest_ia32_perf_global_ctrl),
597 FIELD64(GUEST_PDPTR0, guest_pdptr0),
598 FIELD64(GUEST_PDPTR1, guest_pdptr1),
599 FIELD64(GUEST_PDPTR2, guest_pdptr2),
600 FIELD64(GUEST_PDPTR3, guest_pdptr3),
Paolo Bonzini36be0b92014-02-24 12:30:04 +0100601 FIELD64(GUEST_BNDCFGS, guest_bndcfgs),
Nadav Har'El22bd0352011-05-25 23:05:57 +0300602 FIELD64(HOST_IA32_PAT, host_ia32_pat),
603 FIELD64(HOST_IA32_EFER, host_ia32_efer),
604 FIELD64(HOST_IA32_PERF_GLOBAL_CTRL, host_ia32_perf_global_ctrl),
605 FIELD(PIN_BASED_VM_EXEC_CONTROL, pin_based_vm_exec_control),
606 FIELD(CPU_BASED_VM_EXEC_CONTROL, cpu_based_vm_exec_control),
607 FIELD(EXCEPTION_BITMAP, exception_bitmap),
608 FIELD(PAGE_FAULT_ERROR_CODE_MASK, page_fault_error_code_mask),
609 FIELD(PAGE_FAULT_ERROR_CODE_MATCH, page_fault_error_code_match),
610 FIELD(CR3_TARGET_COUNT, cr3_target_count),
611 FIELD(VM_EXIT_CONTROLS, vm_exit_controls),
612 FIELD(VM_EXIT_MSR_STORE_COUNT, vm_exit_msr_store_count),
613 FIELD(VM_EXIT_MSR_LOAD_COUNT, vm_exit_msr_load_count),
614 FIELD(VM_ENTRY_CONTROLS, vm_entry_controls),
615 FIELD(VM_ENTRY_MSR_LOAD_COUNT, vm_entry_msr_load_count),
616 FIELD(VM_ENTRY_INTR_INFO_FIELD, vm_entry_intr_info_field),
617 FIELD(VM_ENTRY_EXCEPTION_ERROR_CODE, vm_entry_exception_error_code),
618 FIELD(VM_ENTRY_INSTRUCTION_LEN, vm_entry_instruction_len),
619 FIELD(TPR_THRESHOLD, tpr_threshold),
620 FIELD(SECONDARY_VM_EXEC_CONTROL, secondary_vm_exec_control),
621 FIELD(VM_INSTRUCTION_ERROR, vm_instruction_error),
622 FIELD(VM_EXIT_REASON, vm_exit_reason),
623 FIELD(VM_EXIT_INTR_INFO, vm_exit_intr_info),
624 FIELD(VM_EXIT_INTR_ERROR_CODE, vm_exit_intr_error_code),
625 FIELD(IDT_VECTORING_INFO_FIELD, idt_vectoring_info_field),
626 FIELD(IDT_VECTORING_ERROR_CODE, idt_vectoring_error_code),
627 FIELD(VM_EXIT_INSTRUCTION_LEN, vm_exit_instruction_len),
628 FIELD(VMX_INSTRUCTION_INFO, vmx_instruction_info),
629 FIELD(GUEST_ES_LIMIT, guest_es_limit),
630 FIELD(GUEST_CS_LIMIT, guest_cs_limit),
631 FIELD(GUEST_SS_LIMIT, guest_ss_limit),
632 FIELD(GUEST_DS_LIMIT, guest_ds_limit),
633 FIELD(GUEST_FS_LIMIT, guest_fs_limit),
634 FIELD(GUEST_GS_LIMIT, guest_gs_limit),
635 FIELD(GUEST_LDTR_LIMIT, guest_ldtr_limit),
636 FIELD(GUEST_TR_LIMIT, guest_tr_limit),
637 FIELD(GUEST_GDTR_LIMIT, guest_gdtr_limit),
638 FIELD(GUEST_IDTR_LIMIT, guest_idtr_limit),
639 FIELD(GUEST_ES_AR_BYTES, guest_es_ar_bytes),
640 FIELD(GUEST_CS_AR_BYTES, guest_cs_ar_bytes),
641 FIELD(GUEST_SS_AR_BYTES, guest_ss_ar_bytes),
642 FIELD(GUEST_DS_AR_BYTES, guest_ds_ar_bytes),
643 FIELD(GUEST_FS_AR_BYTES, guest_fs_ar_bytes),
644 FIELD(GUEST_GS_AR_BYTES, guest_gs_ar_bytes),
645 FIELD(GUEST_LDTR_AR_BYTES, guest_ldtr_ar_bytes),
646 FIELD(GUEST_TR_AR_BYTES, guest_tr_ar_bytes),
647 FIELD(GUEST_INTERRUPTIBILITY_INFO, guest_interruptibility_info),
648 FIELD(GUEST_ACTIVITY_STATE, guest_activity_state),
649 FIELD(GUEST_SYSENTER_CS, guest_sysenter_cs),
650 FIELD(HOST_IA32_SYSENTER_CS, host_ia32_sysenter_cs),
Jan Kiszka0238ea92013-03-13 11:31:24 +0100651 FIELD(VMX_PREEMPTION_TIMER_VALUE, vmx_preemption_timer_value),
Nadav Har'El22bd0352011-05-25 23:05:57 +0300652 FIELD(CR0_GUEST_HOST_MASK, cr0_guest_host_mask),
653 FIELD(CR4_GUEST_HOST_MASK, cr4_guest_host_mask),
654 FIELD(CR0_READ_SHADOW, cr0_read_shadow),
655 FIELD(CR4_READ_SHADOW, cr4_read_shadow),
656 FIELD(CR3_TARGET_VALUE0, cr3_target_value0),
657 FIELD(CR3_TARGET_VALUE1, cr3_target_value1),
658 FIELD(CR3_TARGET_VALUE2, cr3_target_value2),
659 FIELD(CR3_TARGET_VALUE3, cr3_target_value3),
660 FIELD(EXIT_QUALIFICATION, exit_qualification),
661 FIELD(GUEST_LINEAR_ADDRESS, guest_linear_address),
662 FIELD(GUEST_CR0, guest_cr0),
663 FIELD(GUEST_CR3, guest_cr3),
664 FIELD(GUEST_CR4, guest_cr4),
665 FIELD(GUEST_ES_BASE, guest_es_base),
666 FIELD(GUEST_CS_BASE, guest_cs_base),
667 FIELD(GUEST_SS_BASE, guest_ss_base),
668 FIELD(GUEST_DS_BASE, guest_ds_base),
669 FIELD(GUEST_FS_BASE, guest_fs_base),
670 FIELD(GUEST_GS_BASE, guest_gs_base),
671 FIELD(GUEST_LDTR_BASE, guest_ldtr_base),
672 FIELD(GUEST_TR_BASE, guest_tr_base),
673 FIELD(GUEST_GDTR_BASE, guest_gdtr_base),
674 FIELD(GUEST_IDTR_BASE, guest_idtr_base),
675 FIELD(GUEST_DR7, guest_dr7),
676 FIELD(GUEST_RSP, guest_rsp),
677 FIELD(GUEST_RIP, guest_rip),
678 FIELD(GUEST_RFLAGS, guest_rflags),
679 FIELD(GUEST_PENDING_DBG_EXCEPTIONS, guest_pending_dbg_exceptions),
680 FIELD(GUEST_SYSENTER_ESP, guest_sysenter_esp),
681 FIELD(GUEST_SYSENTER_EIP, guest_sysenter_eip),
682 FIELD(HOST_CR0, host_cr0),
683 FIELD(HOST_CR3, host_cr3),
684 FIELD(HOST_CR4, host_cr4),
685 FIELD(HOST_FS_BASE, host_fs_base),
686 FIELD(HOST_GS_BASE, host_gs_base),
687 FIELD(HOST_TR_BASE, host_tr_base),
688 FIELD(HOST_GDTR_BASE, host_gdtr_base),
689 FIELD(HOST_IDTR_BASE, host_idtr_base),
690 FIELD(HOST_IA32_SYSENTER_ESP, host_ia32_sysenter_esp),
691 FIELD(HOST_IA32_SYSENTER_EIP, host_ia32_sysenter_eip),
692 FIELD(HOST_RSP, host_rsp),
693 FIELD(HOST_RIP, host_rip),
694};
695static const int max_vmcs_field = ARRAY_SIZE(vmcs_field_to_offset_table);
696
697static inline short vmcs_field_to_offset(unsigned long field)
698{
699 if (field >= max_vmcs_field || vmcs_field_to_offset_table[field] == 0)
700 return -1;
701 return vmcs_field_to_offset_table[field];
702}
703
Nadav Har'Ela9d30f32011-05-25 23:03:55 +0300704static inline struct vmcs12 *get_vmcs12(struct kvm_vcpu *vcpu)
705{
706 return to_vmx(vcpu)->nested.current_vmcs12;
707}
708
709static struct page *nested_get_page(struct kvm_vcpu *vcpu, gpa_t addr)
710{
711 struct page *page = gfn_to_page(vcpu->kvm, addr >> PAGE_SHIFT);
Xiao Guangrong32cad842012-08-03 15:42:52 +0800712 if (is_error_page(page))
Nadav Har'Ela9d30f32011-05-25 23:03:55 +0300713 return NULL;
Xiao Guangrong32cad842012-08-03 15:42:52 +0800714
Nadav Har'Ela9d30f32011-05-25 23:03:55 +0300715 return page;
716}
717
718static void nested_release_page(struct page *page)
719{
720 kvm_release_page_dirty(page);
721}
722
723static void nested_release_page_clean(struct page *page)
724{
725 kvm_release_page_clean(page);
726}
727
Nadav Har'Elbfd0a562013-08-05 11:07:17 +0300728static unsigned long nested_ept_get_cr3(struct kvm_vcpu *vcpu);
Sheng Yang4e1096d2008-07-06 19:16:51 +0800729static u64 construct_eptp(unsigned long root_hpa);
Dongxiao Xu4610c9c2010-05-11 18:29:48 +0800730static void kvm_cpu_vmxon(u64 addr);
731static void kvm_cpu_vmxoff(void);
Paolo Bonzini93c4adc2014-03-05 23:19:52 +0100732static bool vmx_mpx_supported(void);
Gleb Natapov776e58e2011-03-13 12:34:27 +0200733static int vmx_set_tss_addr(struct kvm *kvm, unsigned int addr);
Orit Wassermanb246dd52012-05-31 14:49:22 +0300734static void vmx_set_segment(struct kvm_vcpu *vcpu,
735 struct kvm_segment *var, int seg);
736static void vmx_get_segment(struct kvm_vcpu *vcpu,
737 struct kvm_segment *var, int seg);
Gleb Natapovd99e4152012-12-20 16:57:45 +0200738static bool guest_state_valid(struct kvm_vcpu *vcpu);
739static u32 vmx_segment_access_rights(struct kvm_segment *var);
Yang Zhanga20ed542013-04-11 19:25:15 +0800740static void vmx_sync_pir_to_irr_dummy(struct kvm_vcpu *vcpu);
Abel Gordonc3114422013-04-18 14:38:55 +0300741static void copy_vmcs12_to_shadow(struct vcpu_vmx *vmx);
Abel Gordon16f5b902013-04-18 14:38:25 +0300742static void copy_shadow_to_vmcs12(struct vcpu_vmx *vmx);
Paolo Bonzini36be0b92014-02-24 12:30:04 +0100743static bool vmx_mpx_supported(void);
Avi Kivity75880a02007-06-20 11:20:04 +0300744
Avi Kivity6aa8b732006-12-10 02:21:36 -0800745static DEFINE_PER_CPU(struct vmcs *, vmxarea);
746static DEFINE_PER_CPU(struct vmcs *, current_vmcs);
Nadav Har'Eld462b812011-05-24 15:26:10 +0300747/*
748 * We maintain a per-CPU linked-list of VMCS loaded on that CPU. This is needed
749 * when a CPU is brought down, and we need to VMCLEAR all VMCSs loaded on it.
750 */
751static DEFINE_PER_CPU(struct list_head, loaded_vmcss_on_cpu);
Avi Kivity3444d7d2010-07-26 18:32:38 +0300752static DEFINE_PER_CPU(struct desc_ptr, host_gdt);
Avi Kivity6aa8b732006-12-10 02:21:36 -0800753
Avi Kivity3e7c73e2009-02-24 21:46:19 +0200754static unsigned long *vmx_io_bitmap_a;
755static unsigned long *vmx_io_bitmap_b;
Avi Kivity58972972009-02-24 22:26:47 +0200756static unsigned long *vmx_msr_bitmap_legacy;
757static unsigned long *vmx_msr_bitmap_longmode;
Yang Zhang8d146952013-01-25 10:18:50 +0800758static unsigned long *vmx_msr_bitmap_legacy_x2apic;
759static unsigned long *vmx_msr_bitmap_longmode_x2apic;
Abel Gordon4607c2d2013-04-18 14:35:55 +0300760static unsigned long *vmx_vmread_bitmap;
761static unsigned long *vmx_vmwrite_bitmap;
He, Qingfdef3ad2007-04-30 09:45:24 +0300762
Avi Kivity110312c2010-12-21 12:54:20 +0200763static bool cpu_has_load_ia32_efer;
Gleb Natapov8bf00a52011-10-05 14:01:22 +0200764static bool cpu_has_load_perf_global_ctrl;
Avi Kivity110312c2010-12-21 12:54:20 +0200765
Sheng Yang2384d2b2008-01-17 15:14:33 +0800766static DECLARE_BITMAP(vmx_vpid_bitmap, VMX_NR_VPIDS);
767static DEFINE_SPINLOCK(vmx_vpid_lock);
768
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +0300769static struct vmcs_config {
Avi Kivity6aa8b732006-12-10 02:21:36 -0800770 int size;
771 int order;
772 u32 revision_id;
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +0300773 u32 pin_based_exec_ctrl;
774 u32 cpu_based_exec_ctrl;
Sheng Yangf78e0e22007-10-29 09:40:42 +0800775 u32 cpu_based_2nd_exec_ctrl;
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +0300776 u32 vmexit_ctrl;
777 u32 vmentry_ctrl;
778} vmcs_config;
Avi Kivity6aa8b732006-12-10 02:21:36 -0800779
Hannes Ederefff9e52008-11-28 17:02:06 +0100780static struct vmx_capability {
Sheng Yangd56f5462008-04-25 10:13:16 +0800781 u32 ept;
782 u32 vpid;
783} vmx_capability;
784
Avi Kivity6aa8b732006-12-10 02:21:36 -0800785#define VMX_SEGMENT_FIELD(seg) \
786 [VCPU_SREG_##seg] = { \
787 .selector = GUEST_##seg##_SELECTOR, \
788 .base = GUEST_##seg##_BASE, \
789 .limit = GUEST_##seg##_LIMIT, \
790 .ar_bytes = GUEST_##seg##_AR_BYTES, \
791 }
792
Mathias Krause772e0312012-08-30 01:30:19 +0200793static const struct kvm_vmx_segment_field {
Avi Kivity6aa8b732006-12-10 02:21:36 -0800794 unsigned selector;
795 unsigned base;
796 unsigned limit;
797 unsigned ar_bytes;
798} kvm_vmx_segment_fields[] = {
799 VMX_SEGMENT_FIELD(CS),
800 VMX_SEGMENT_FIELD(DS),
801 VMX_SEGMENT_FIELD(ES),
802 VMX_SEGMENT_FIELD(FS),
803 VMX_SEGMENT_FIELD(GS),
804 VMX_SEGMENT_FIELD(SS),
805 VMX_SEGMENT_FIELD(TR),
806 VMX_SEGMENT_FIELD(LDTR),
807};
808
Avi Kivity26bb0982009-09-07 11:14:12 +0300809static u64 host_efer;
810
Avi Kivity6de4f3a2009-05-31 22:58:47 +0300811static void ept_save_pdptrs(struct kvm_vcpu *vcpu);
812
Avi Kivity4d56c8a2007-04-19 14:28:44 +0300813/*
Brian Gerst8c065852010-07-17 09:03:26 -0400814 * Keep MSR_STAR at the end, as setup_msrs() will try to optimize it
Avi Kivity4d56c8a2007-04-19 14:28:44 +0300815 * away by decrementing the array size.
816 */
Avi Kivity6aa8b732006-12-10 02:21:36 -0800817static const u32 vmx_msr_index[] = {
Avi Kivity05b3e0c2006-12-13 00:33:45 -0800818#ifdef CONFIG_X86_64
Avi Kivity44ea2b12009-09-06 15:55:37 +0300819 MSR_SYSCALL_MASK, MSR_LSTAR, MSR_CSTAR,
Avi Kivity6aa8b732006-12-10 02:21:36 -0800820#endif
Brian Gerst8c065852010-07-17 09:03:26 -0400821 MSR_EFER, MSR_TSC_AUX, MSR_STAR,
Avi Kivity6aa8b732006-12-10 02:21:36 -0800822};
Ahmed S. Darwish9d8f5492007-02-19 14:37:46 +0200823#define NR_VMX_MSR ARRAY_SIZE(vmx_msr_index)
Avi Kivity6aa8b732006-12-10 02:21:36 -0800824
Gui Jianfeng31299942010-03-15 17:29:09 +0800825static inline bool is_page_fault(u32 intr_info)
Avi Kivity6aa8b732006-12-10 02:21:36 -0800826{
827 return (intr_info & (INTR_INFO_INTR_TYPE_MASK | INTR_INFO_VECTOR_MASK |
828 INTR_INFO_VALID_MASK)) ==
Jan Kiszka8ab2d2e2008-12-15 13:52:10 +0100829 (INTR_TYPE_HARD_EXCEPTION | PF_VECTOR | INTR_INFO_VALID_MASK);
Avi Kivity6aa8b732006-12-10 02:21:36 -0800830}
831
Gui Jianfeng31299942010-03-15 17:29:09 +0800832static inline bool is_no_device(u32 intr_info)
Anthony Liguori2ab455c2007-04-27 09:29:49 +0300833{
834 return (intr_info & (INTR_INFO_INTR_TYPE_MASK | INTR_INFO_VECTOR_MASK |
835 INTR_INFO_VALID_MASK)) ==
Jan Kiszka8ab2d2e2008-12-15 13:52:10 +0100836 (INTR_TYPE_HARD_EXCEPTION | NM_VECTOR | INTR_INFO_VALID_MASK);
Anthony Liguori2ab455c2007-04-27 09:29:49 +0300837}
838
Gui Jianfeng31299942010-03-15 17:29:09 +0800839static inline bool is_invalid_opcode(u32 intr_info)
Anthony Liguori7aa81cc2007-09-17 14:57:50 -0500840{
841 return (intr_info & (INTR_INFO_INTR_TYPE_MASK | INTR_INFO_VECTOR_MASK |
842 INTR_INFO_VALID_MASK)) ==
Jan Kiszka8ab2d2e2008-12-15 13:52:10 +0100843 (INTR_TYPE_HARD_EXCEPTION | UD_VECTOR | INTR_INFO_VALID_MASK);
Anthony Liguori7aa81cc2007-09-17 14:57:50 -0500844}
845
Gui Jianfeng31299942010-03-15 17:29:09 +0800846static inline bool is_external_interrupt(u32 intr_info)
Avi Kivity6aa8b732006-12-10 02:21:36 -0800847{
848 return (intr_info & (INTR_INFO_INTR_TYPE_MASK | INTR_INFO_VALID_MASK))
849 == (INTR_TYPE_EXT_INTR | INTR_INFO_VALID_MASK);
850}
851
Gui Jianfeng31299942010-03-15 17:29:09 +0800852static inline bool is_machine_check(u32 intr_info)
Andi Kleena0861c02009-06-08 17:37:09 +0800853{
854 return (intr_info & (INTR_INFO_INTR_TYPE_MASK | INTR_INFO_VECTOR_MASK |
855 INTR_INFO_VALID_MASK)) ==
856 (INTR_TYPE_HARD_EXCEPTION | MC_VECTOR | INTR_INFO_VALID_MASK);
857}
858
Gui Jianfeng31299942010-03-15 17:29:09 +0800859static inline bool cpu_has_vmx_msr_bitmap(void)
Sheng Yang25c5f222008-03-28 13:18:56 +0800860{
Sheng Yang04547152009-04-01 15:52:31 +0800861 return vmcs_config.cpu_based_exec_ctrl & CPU_BASED_USE_MSR_BITMAPS;
Sheng Yang25c5f222008-03-28 13:18:56 +0800862}
863
Gui Jianfeng31299942010-03-15 17:29:09 +0800864static inline bool cpu_has_vmx_tpr_shadow(void)
Yang, Sheng6e5d8652007-09-12 18:03:11 +0800865{
Sheng Yang04547152009-04-01 15:52:31 +0800866 return vmcs_config.cpu_based_exec_ctrl & CPU_BASED_TPR_SHADOW;
Yang, Sheng6e5d8652007-09-12 18:03:11 +0800867}
868
Gui Jianfeng31299942010-03-15 17:29:09 +0800869static inline bool vm_need_tpr_shadow(struct kvm *kvm)
Yang, Sheng6e5d8652007-09-12 18:03:11 +0800870{
Sheng Yang04547152009-04-01 15:52:31 +0800871 return (cpu_has_vmx_tpr_shadow()) && (irqchip_in_kernel(kvm));
Yang, Sheng6e5d8652007-09-12 18:03:11 +0800872}
873
Gui Jianfeng31299942010-03-15 17:29:09 +0800874static inline bool cpu_has_secondary_exec_ctrls(void)
Sheng Yangf78e0e22007-10-29 09:40:42 +0800875{
Sheng Yang04547152009-04-01 15:52:31 +0800876 return vmcs_config.cpu_based_exec_ctrl &
877 CPU_BASED_ACTIVATE_SECONDARY_CONTROLS;
Sheng Yangf78e0e22007-10-29 09:40:42 +0800878}
879
Avi Kivity774ead32007-12-26 13:57:04 +0200880static inline bool cpu_has_vmx_virtualize_apic_accesses(void)
Sheng Yangf78e0e22007-10-29 09:40:42 +0800881{
Sheng Yang04547152009-04-01 15:52:31 +0800882 return vmcs_config.cpu_based_2nd_exec_ctrl &
883 SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES;
884}
885
Yang Zhang8d146952013-01-25 10:18:50 +0800886static inline bool cpu_has_vmx_virtualize_x2apic_mode(void)
887{
888 return vmcs_config.cpu_based_2nd_exec_ctrl &
889 SECONDARY_EXEC_VIRTUALIZE_X2APIC_MODE;
890}
891
Yang Zhang83d4c282013-01-25 10:18:49 +0800892static inline bool cpu_has_vmx_apic_register_virt(void)
893{
894 return vmcs_config.cpu_based_2nd_exec_ctrl &
895 SECONDARY_EXEC_APIC_REGISTER_VIRT;
896}
897
Yang Zhangc7c9c562013-01-25 10:18:51 +0800898static inline bool cpu_has_vmx_virtual_intr_delivery(void)
899{
900 return vmcs_config.cpu_based_2nd_exec_ctrl &
901 SECONDARY_EXEC_VIRTUAL_INTR_DELIVERY;
902}
903
Yang Zhang01e439b2013-04-11 19:25:12 +0800904static inline bool cpu_has_vmx_posted_intr(void)
905{
906 return vmcs_config.pin_based_exec_ctrl & PIN_BASED_POSTED_INTR;
907}
908
909static inline bool cpu_has_vmx_apicv(void)
910{
911 return cpu_has_vmx_apic_register_virt() &&
912 cpu_has_vmx_virtual_intr_delivery() &&
913 cpu_has_vmx_posted_intr();
914}
915
Sheng Yang04547152009-04-01 15:52:31 +0800916static inline bool cpu_has_vmx_flexpriority(void)
917{
918 return cpu_has_vmx_tpr_shadow() &&
919 cpu_has_vmx_virtualize_apic_accesses();
Sheng Yangf78e0e22007-10-29 09:40:42 +0800920}
921
Marcelo Tosattie7997942009-06-11 12:07:40 -0300922static inline bool cpu_has_vmx_ept_execute_only(void)
923{
Gui Jianfeng31299942010-03-15 17:29:09 +0800924 return vmx_capability.ept & VMX_EPT_EXECUTE_ONLY_BIT;
Marcelo Tosattie7997942009-06-11 12:07:40 -0300925}
926
927static inline bool cpu_has_vmx_eptp_uncacheable(void)
928{
Gui Jianfeng31299942010-03-15 17:29:09 +0800929 return vmx_capability.ept & VMX_EPTP_UC_BIT;
Marcelo Tosattie7997942009-06-11 12:07:40 -0300930}
931
932static inline bool cpu_has_vmx_eptp_writeback(void)
933{
Gui Jianfeng31299942010-03-15 17:29:09 +0800934 return vmx_capability.ept & VMX_EPTP_WB_BIT;
Marcelo Tosattie7997942009-06-11 12:07:40 -0300935}
936
937static inline bool cpu_has_vmx_ept_2m_page(void)
938{
Gui Jianfeng31299942010-03-15 17:29:09 +0800939 return vmx_capability.ept & VMX_EPT_2MB_PAGE_BIT;
Marcelo Tosattie7997942009-06-11 12:07:40 -0300940}
941
Sheng Yang878403b2010-01-05 19:02:29 +0800942static inline bool cpu_has_vmx_ept_1g_page(void)
943{
Gui Jianfeng31299942010-03-15 17:29:09 +0800944 return vmx_capability.ept & VMX_EPT_1GB_PAGE_BIT;
Sheng Yang878403b2010-01-05 19:02:29 +0800945}
946
Sheng Yang4bc9b982010-06-02 14:05:24 +0800947static inline bool cpu_has_vmx_ept_4levels(void)
948{
949 return vmx_capability.ept & VMX_EPT_PAGE_WALK_4_BIT;
950}
951
Xudong Hao83c3a332012-05-28 19:33:35 +0800952static inline bool cpu_has_vmx_ept_ad_bits(void)
953{
954 return vmx_capability.ept & VMX_EPT_AD_BIT;
955}
956
Gui Jianfeng31299942010-03-15 17:29:09 +0800957static inline bool cpu_has_vmx_invept_context(void)
Sheng Yangd56f5462008-04-25 10:13:16 +0800958{
Gui Jianfeng31299942010-03-15 17:29:09 +0800959 return vmx_capability.ept & VMX_EPT_EXTENT_CONTEXT_BIT;
Sheng Yangd56f5462008-04-25 10:13:16 +0800960}
961
Gui Jianfeng31299942010-03-15 17:29:09 +0800962static inline bool cpu_has_vmx_invept_global(void)
Sheng Yangd56f5462008-04-25 10:13:16 +0800963{
Gui Jianfeng31299942010-03-15 17:29:09 +0800964 return vmx_capability.ept & VMX_EPT_EXTENT_GLOBAL_BIT;
Sheng Yangd56f5462008-04-25 10:13:16 +0800965}
966
Gui Jianfeng518c8ae2010-06-04 08:51:39 +0800967static inline bool cpu_has_vmx_invvpid_single(void)
968{
969 return vmx_capability.vpid & VMX_VPID_EXTENT_SINGLE_CONTEXT_BIT;
970}
971
Gui Jianfengb9d762f2010-06-07 10:32:29 +0800972static inline bool cpu_has_vmx_invvpid_global(void)
973{
974 return vmx_capability.vpid & VMX_VPID_EXTENT_GLOBAL_CONTEXT_BIT;
975}
976
Gui Jianfeng31299942010-03-15 17:29:09 +0800977static inline bool cpu_has_vmx_ept(void)
Sheng Yangd56f5462008-04-25 10:13:16 +0800978{
Sheng Yang04547152009-04-01 15:52:31 +0800979 return vmcs_config.cpu_based_2nd_exec_ctrl &
980 SECONDARY_EXEC_ENABLE_EPT;
Sheng Yangd56f5462008-04-25 10:13:16 +0800981}
982
Gui Jianfeng31299942010-03-15 17:29:09 +0800983static inline bool cpu_has_vmx_unrestricted_guest(void)
Nitin A Kamble3a624e22009-06-08 11:34:16 -0700984{
985 return vmcs_config.cpu_based_2nd_exec_ctrl &
986 SECONDARY_EXEC_UNRESTRICTED_GUEST;
987}
988
Gui Jianfeng31299942010-03-15 17:29:09 +0800989static inline bool cpu_has_vmx_ple(void)
Zhai, Edwin4b8d54f2009-10-09 18:03:20 +0800990{
991 return vmcs_config.cpu_based_2nd_exec_ctrl &
992 SECONDARY_EXEC_PAUSE_LOOP_EXITING;
993}
994
Gui Jianfeng31299942010-03-15 17:29:09 +0800995static inline bool vm_need_virtualize_apic_accesses(struct kvm *kvm)
Sheng Yangf78e0e22007-10-29 09:40:42 +0800996{
Gui Jianfeng6d3e4352010-01-29 15:36:59 +0800997 return flexpriority_enabled && irqchip_in_kernel(kvm);
Sheng Yangf78e0e22007-10-29 09:40:42 +0800998}
999
Gui Jianfeng31299942010-03-15 17:29:09 +08001000static inline bool cpu_has_vmx_vpid(void)
Sheng Yang2384d2b2008-01-17 15:14:33 +08001001{
Sheng Yang04547152009-04-01 15:52:31 +08001002 return vmcs_config.cpu_based_2nd_exec_ctrl &
1003 SECONDARY_EXEC_ENABLE_VPID;
Sheng Yang2384d2b2008-01-17 15:14:33 +08001004}
1005
Gui Jianfeng31299942010-03-15 17:29:09 +08001006static inline bool cpu_has_vmx_rdtscp(void)
Sheng Yang4e47c7a2009-12-18 16:48:47 +08001007{
1008 return vmcs_config.cpu_based_2nd_exec_ctrl &
1009 SECONDARY_EXEC_RDTSCP;
1010}
1011
Mao, Junjiead756a12012-07-02 01:18:48 +00001012static inline bool cpu_has_vmx_invpcid(void)
1013{
1014 return vmcs_config.cpu_based_2nd_exec_ctrl &
1015 SECONDARY_EXEC_ENABLE_INVPCID;
1016}
1017
Gui Jianfeng31299942010-03-15 17:29:09 +08001018static inline bool cpu_has_virtual_nmis(void)
Sheng Yangf08864b2008-05-15 18:23:25 +08001019{
1020 return vmcs_config.pin_based_exec_ctrl & PIN_BASED_VIRTUAL_NMIS;
1021}
1022
Sheng Yangf5f48ee2010-06-30 12:25:15 +08001023static inline bool cpu_has_vmx_wbinvd_exit(void)
1024{
1025 return vmcs_config.cpu_based_2nd_exec_ctrl &
1026 SECONDARY_EXEC_WBINVD_EXITING;
1027}
1028
Abel Gordonabc4fc52013-04-18 14:35:25 +03001029static inline bool cpu_has_vmx_shadow_vmcs(void)
1030{
1031 u64 vmx_msr;
1032 rdmsrl(MSR_IA32_VMX_MISC, vmx_msr);
1033 /* check if the cpu supports writing r/o exit information fields */
1034 if (!(vmx_msr & MSR_IA32_VMX_MISC_VMWRITE_SHADOW_RO_FIELDS))
1035 return false;
1036
1037 return vmcs_config.cpu_based_2nd_exec_ctrl &
1038 SECONDARY_EXEC_SHADOW_VMCS;
1039}
1040
Sheng Yang04547152009-04-01 15:52:31 +08001041static inline bool report_flexpriority(void)
1042{
1043 return flexpriority_enabled;
1044}
1045
Nadav Har'Elfe3ef052011-05-25 23:10:02 +03001046static inline bool nested_cpu_has(struct vmcs12 *vmcs12, u32 bit)
1047{
1048 return vmcs12->cpu_based_vm_exec_control & bit;
1049}
1050
1051static inline bool nested_cpu_has2(struct vmcs12 *vmcs12, u32 bit)
1052{
1053 return (vmcs12->cpu_based_vm_exec_control &
1054 CPU_BASED_ACTIVATE_SECONDARY_CONTROLS) &&
1055 (vmcs12->secondary_vm_exec_control & bit);
1056}
1057
Nadav Har'Elf5c43682013-08-05 11:07:20 +03001058static inline bool nested_cpu_has_virtual_nmis(struct vmcs12 *vmcs12)
Nadav Har'El644d7112011-05-25 23:12:35 +03001059{
1060 return vmcs12->pin_based_vm_exec_control & PIN_BASED_VIRTUAL_NMIS;
1061}
1062
Jan Kiszkaf4124502014-03-07 20:03:13 +01001063static inline bool nested_cpu_has_preemption_timer(struct vmcs12 *vmcs12)
1064{
1065 return vmcs12->pin_based_vm_exec_control &
1066 PIN_BASED_VMX_PREEMPTION_TIMER;
1067}
1068
Nadav Har'El155a97a2013-08-05 11:07:16 +03001069static inline int nested_cpu_has_ept(struct vmcs12 *vmcs12)
1070{
1071 return nested_cpu_has2(vmcs12, SECONDARY_EXEC_ENABLE_EPT);
1072}
1073
Nadav Har'El644d7112011-05-25 23:12:35 +03001074static inline bool is_exception(u32 intr_info)
1075{
1076 return (intr_info & (INTR_INFO_INTR_TYPE_MASK | INTR_INFO_VALID_MASK))
1077 == (INTR_TYPE_HARD_EXCEPTION | INTR_INFO_VALID_MASK);
1078}
1079
Jan Kiszka533558b2014-01-04 18:47:20 +01001080static void nested_vmx_vmexit(struct kvm_vcpu *vcpu, u32 exit_reason,
1081 u32 exit_intr_info,
1082 unsigned long exit_qualification);
Nadav Har'El7c177932011-05-25 23:12:04 +03001083static void nested_vmx_entry_failure(struct kvm_vcpu *vcpu,
1084 struct vmcs12 *vmcs12,
1085 u32 reason, unsigned long qualification);
1086
Rusty Russell8b9cf982007-07-30 16:31:43 +10001087static int __find_msr_index(struct vcpu_vmx *vmx, u32 msr)
Avi Kivity7725f0b2006-12-13 00:34:01 -08001088{
1089 int i;
1090
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -04001091 for (i = 0; i < vmx->nmsrs; ++i)
Avi Kivity26bb0982009-09-07 11:14:12 +03001092 if (vmx_msr_index[vmx->guest_msrs[i].index] == msr)
Eddie Donga75beee2007-05-17 18:55:15 +03001093 return i;
1094 return -1;
1095}
1096
Sheng Yang2384d2b2008-01-17 15:14:33 +08001097static inline void __invvpid(int ext, u16 vpid, gva_t gva)
1098{
1099 struct {
1100 u64 vpid : 16;
1101 u64 rsvd : 48;
1102 u64 gva;
1103 } operand = { vpid, 0, gva };
1104
Avi Kivity4ecac3f2008-05-13 13:23:38 +03001105 asm volatile (__ex(ASM_VMX_INVVPID)
Sheng Yang2384d2b2008-01-17 15:14:33 +08001106 /* CF==1 or ZF==1 --> rc = -1 */
1107 "; ja 1f ; ud2 ; 1:"
1108 : : "a"(&operand), "c"(ext) : "cc", "memory");
1109}
1110
Sheng Yang14394422008-04-28 12:24:45 +08001111static inline void __invept(int ext, u64 eptp, gpa_t gpa)
1112{
1113 struct {
1114 u64 eptp, gpa;
1115 } operand = {eptp, gpa};
1116
Avi Kivity4ecac3f2008-05-13 13:23:38 +03001117 asm volatile (__ex(ASM_VMX_INVEPT)
Sheng Yang14394422008-04-28 12:24:45 +08001118 /* CF==1 or ZF==1 --> rc = -1 */
1119 "; ja 1f ; ud2 ; 1:\n"
1120 : : "a" (&operand), "c" (ext) : "cc", "memory");
1121}
1122
Avi Kivity26bb0982009-09-07 11:14:12 +03001123static struct shared_msr_entry *find_msr_entry(struct vcpu_vmx *vmx, u32 msr)
Eddie Donga75beee2007-05-17 18:55:15 +03001124{
1125 int i;
1126
Rusty Russell8b9cf982007-07-30 16:31:43 +10001127 i = __find_msr_index(vmx, msr);
Eddie Donga75beee2007-05-17 18:55:15 +03001128 if (i >= 0)
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -04001129 return &vmx->guest_msrs[i];
Al Viro8b6d44c2007-02-09 16:38:40 +00001130 return NULL;
Avi Kivity7725f0b2006-12-13 00:34:01 -08001131}
1132
Avi Kivity6aa8b732006-12-10 02:21:36 -08001133static void vmcs_clear(struct vmcs *vmcs)
1134{
1135 u64 phys_addr = __pa(vmcs);
1136 u8 error;
1137
Avi Kivity4ecac3f2008-05-13 13:23:38 +03001138 asm volatile (__ex(ASM_VMX_VMCLEAR_RAX) "; setna %0"
Avi Kivity16d8f722010-12-21 16:51:50 +02001139 : "=qm"(error) : "a"(&phys_addr), "m"(phys_addr)
Avi Kivity6aa8b732006-12-10 02:21:36 -08001140 : "cc", "memory");
1141 if (error)
1142 printk(KERN_ERR "kvm: vmclear fail: %p/%llx\n",
1143 vmcs, phys_addr);
1144}
1145
Nadav Har'Eld462b812011-05-24 15:26:10 +03001146static inline void loaded_vmcs_init(struct loaded_vmcs *loaded_vmcs)
1147{
1148 vmcs_clear(loaded_vmcs->vmcs);
1149 loaded_vmcs->cpu = -1;
1150 loaded_vmcs->launched = 0;
1151}
1152
Dongxiao Xu7725b892010-05-11 18:29:38 +08001153static void vmcs_load(struct vmcs *vmcs)
1154{
1155 u64 phys_addr = __pa(vmcs);
1156 u8 error;
1157
1158 asm volatile (__ex(ASM_VMX_VMPTRLD_RAX) "; setna %0"
Avi Kivity16d8f722010-12-21 16:51:50 +02001159 : "=qm"(error) : "a"(&phys_addr), "m"(phys_addr)
Dongxiao Xu7725b892010-05-11 18:29:38 +08001160 : "cc", "memory");
1161 if (error)
Nadav Har'El2844d842011-05-25 23:16:40 +03001162 printk(KERN_ERR "kvm: vmptrld %p/%llx failed\n",
Dongxiao Xu7725b892010-05-11 18:29:38 +08001163 vmcs, phys_addr);
1164}
1165
Zhang Yanfei8f536b72012-12-06 23:43:34 +08001166#ifdef CONFIG_KEXEC
1167/*
1168 * This bitmap is used to indicate whether the vmclear
1169 * operation is enabled on all cpus. All disabled by
1170 * default.
1171 */
1172static cpumask_t crash_vmclear_enabled_bitmap = CPU_MASK_NONE;
1173
1174static inline void crash_enable_local_vmclear(int cpu)
1175{
1176 cpumask_set_cpu(cpu, &crash_vmclear_enabled_bitmap);
1177}
1178
1179static inline void crash_disable_local_vmclear(int cpu)
1180{
1181 cpumask_clear_cpu(cpu, &crash_vmclear_enabled_bitmap);
1182}
1183
1184static inline int crash_local_vmclear_enabled(int cpu)
1185{
1186 return cpumask_test_cpu(cpu, &crash_vmclear_enabled_bitmap);
1187}
1188
1189static void crash_vmclear_local_loaded_vmcss(void)
1190{
1191 int cpu = raw_smp_processor_id();
1192 struct loaded_vmcs *v;
1193
1194 if (!crash_local_vmclear_enabled(cpu))
1195 return;
1196
1197 list_for_each_entry(v, &per_cpu(loaded_vmcss_on_cpu, cpu),
1198 loaded_vmcss_on_cpu_link)
1199 vmcs_clear(v->vmcs);
1200}
1201#else
1202static inline void crash_enable_local_vmclear(int cpu) { }
1203static inline void crash_disable_local_vmclear(int cpu) { }
1204#endif /* CONFIG_KEXEC */
1205
Nadav Har'Eld462b812011-05-24 15:26:10 +03001206static void __loaded_vmcs_clear(void *arg)
Avi Kivity6aa8b732006-12-10 02:21:36 -08001207{
Nadav Har'Eld462b812011-05-24 15:26:10 +03001208 struct loaded_vmcs *loaded_vmcs = arg;
Ingo Molnard3b2c332007-01-05 16:36:23 -08001209 int cpu = raw_smp_processor_id();
Avi Kivity6aa8b732006-12-10 02:21:36 -08001210
Nadav Har'Eld462b812011-05-24 15:26:10 +03001211 if (loaded_vmcs->cpu != cpu)
1212 return; /* vcpu migration can race with cpu offline */
1213 if (per_cpu(current_vmcs, cpu) == loaded_vmcs->vmcs)
Avi Kivity6aa8b732006-12-10 02:21:36 -08001214 per_cpu(current_vmcs, cpu) = NULL;
Zhang Yanfei8f536b72012-12-06 23:43:34 +08001215 crash_disable_local_vmclear(cpu);
Nadav Har'Eld462b812011-05-24 15:26:10 +03001216 list_del(&loaded_vmcs->loaded_vmcss_on_cpu_link);
Xiao Guangrong5a560f82012-11-28 20:54:14 +08001217
1218 /*
1219 * we should ensure updating loaded_vmcs->loaded_vmcss_on_cpu_link
1220 * is before setting loaded_vmcs->vcpu to -1 which is done in
1221 * loaded_vmcs_init. Otherwise, other cpu can see vcpu = -1 fist
1222 * then adds the vmcs into percpu list before it is deleted.
1223 */
1224 smp_wmb();
1225
Nadav Har'Eld462b812011-05-24 15:26:10 +03001226 loaded_vmcs_init(loaded_vmcs);
Zhang Yanfei8f536b72012-12-06 23:43:34 +08001227 crash_enable_local_vmclear(cpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08001228}
1229
Nadav Har'Eld462b812011-05-24 15:26:10 +03001230static void loaded_vmcs_clear(struct loaded_vmcs *loaded_vmcs)
Avi Kivity8d0be2b2007-02-12 00:54:46 -08001231{
Xiao Guangronge6c7d322012-11-28 20:53:15 +08001232 int cpu = loaded_vmcs->cpu;
1233
1234 if (cpu != -1)
1235 smp_call_function_single(cpu,
1236 __loaded_vmcs_clear, loaded_vmcs, 1);
Avi Kivity8d0be2b2007-02-12 00:54:46 -08001237}
1238
Gui Jianfeng1760dd42010-06-07 10:33:27 +08001239static inline void vpid_sync_vcpu_single(struct vcpu_vmx *vmx)
Sheng Yang2384d2b2008-01-17 15:14:33 +08001240{
1241 if (vmx->vpid == 0)
1242 return;
1243
Gui Jianfeng518c8ae2010-06-04 08:51:39 +08001244 if (cpu_has_vmx_invvpid_single())
1245 __invvpid(VMX_VPID_EXTENT_SINGLE_CONTEXT, vmx->vpid, 0);
Sheng Yang2384d2b2008-01-17 15:14:33 +08001246}
1247
Gui Jianfengb9d762f2010-06-07 10:32:29 +08001248static inline void vpid_sync_vcpu_global(void)
1249{
1250 if (cpu_has_vmx_invvpid_global())
1251 __invvpid(VMX_VPID_EXTENT_ALL_CONTEXT, 0, 0);
1252}
1253
1254static inline void vpid_sync_context(struct vcpu_vmx *vmx)
1255{
1256 if (cpu_has_vmx_invvpid_single())
Gui Jianfeng1760dd42010-06-07 10:33:27 +08001257 vpid_sync_vcpu_single(vmx);
Gui Jianfengb9d762f2010-06-07 10:32:29 +08001258 else
1259 vpid_sync_vcpu_global();
1260}
1261
Sheng Yang14394422008-04-28 12:24:45 +08001262static inline void ept_sync_global(void)
1263{
1264 if (cpu_has_vmx_invept_global())
1265 __invept(VMX_EPT_EXTENT_GLOBAL, 0, 0);
1266}
1267
1268static inline void ept_sync_context(u64 eptp)
1269{
Avi Kivity089d0342009-03-23 18:26:32 +02001270 if (enable_ept) {
Sheng Yang14394422008-04-28 12:24:45 +08001271 if (cpu_has_vmx_invept_context())
1272 __invept(VMX_EPT_EXTENT_CONTEXT, eptp, 0);
1273 else
1274 ept_sync_global();
1275 }
1276}
1277
Avi Kivity96304212011-05-15 10:13:13 -04001278static __always_inline unsigned long vmcs_readl(unsigned long field)
Avi Kivity6aa8b732006-12-10 02:21:36 -08001279{
Avi Kivity5e520e62011-05-15 10:13:12 -04001280 unsigned long value;
Avi Kivity6aa8b732006-12-10 02:21:36 -08001281
Avi Kivity5e520e62011-05-15 10:13:12 -04001282 asm volatile (__ex_clear(ASM_VMX_VMREAD_RDX_RAX, "%0")
1283 : "=a"(value) : "d"(field) : "cc");
Avi Kivity6aa8b732006-12-10 02:21:36 -08001284 return value;
1285}
1286
Avi Kivity96304212011-05-15 10:13:13 -04001287static __always_inline u16 vmcs_read16(unsigned long field)
Avi Kivity6aa8b732006-12-10 02:21:36 -08001288{
1289 return vmcs_readl(field);
1290}
1291
Avi Kivity96304212011-05-15 10:13:13 -04001292static __always_inline u32 vmcs_read32(unsigned long field)
Avi Kivity6aa8b732006-12-10 02:21:36 -08001293{
1294 return vmcs_readl(field);
1295}
1296
Avi Kivity96304212011-05-15 10:13:13 -04001297static __always_inline u64 vmcs_read64(unsigned long field)
Avi Kivity6aa8b732006-12-10 02:21:36 -08001298{
Avi Kivity05b3e0c2006-12-13 00:33:45 -08001299#ifdef CONFIG_X86_64
Avi Kivity6aa8b732006-12-10 02:21:36 -08001300 return vmcs_readl(field);
1301#else
1302 return vmcs_readl(field) | ((u64)vmcs_readl(field+1) << 32);
1303#endif
1304}
1305
Avi Kivitye52de1b2007-01-05 16:36:56 -08001306static noinline void vmwrite_error(unsigned long field, unsigned long value)
1307{
1308 printk(KERN_ERR "vmwrite error: reg %lx value %lx (err %d)\n",
1309 field, value, vmcs_read32(VM_INSTRUCTION_ERROR));
1310 dump_stack();
1311}
1312
Avi Kivity6aa8b732006-12-10 02:21:36 -08001313static void vmcs_writel(unsigned long field, unsigned long value)
1314{
1315 u8 error;
1316
Avi Kivity4ecac3f2008-05-13 13:23:38 +03001317 asm volatile (__ex(ASM_VMX_VMWRITE_RAX_RDX) "; setna %0"
Mike Dayd77c26f2007-10-08 09:02:08 -04001318 : "=q"(error) : "a"(value), "d"(field) : "cc");
Avi Kivitye52de1b2007-01-05 16:36:56 -08001319 if (unlikely(error))
1320 vmwrite_error(field, value);
Avi Kivity6aa8b732006-12-10 02:21:36 -08001321}
1322
1323static void vmcs_write16(unsigned long field, u16 value)
1324{
1325 vmcs_writel(field, value);
1326}
1327
1328static void vmcs_write32(unsigned long field, u32 value)
1329{
1330 vmcs_writel(field, value);
1331}
1332
1333static void vmcs_write64(unsigned long field, u64 value)
1334{
Avi Kivity6aa8b732006-12-10 02:21:36 -08001335 vmcs_writel(field, value);
Avi Kivity7682f2d2008-05-12 19:25:43 +03001336#ifndef CONFIG_X86_64
Avi Kivity6aa8b732006-12-10 02:21:36 -08001337 asm volatile ("");
1338 vmcs_writel(field+1, value >> 32);
1339#endif
1340}
1341
Anthony Liguori2ab455c2007-04-27 09:29:49 +03001342static void vmcs_clear_bits(unsigned long field, u32 mask)
1343{
1344 vmcs_writel(field, vmcs_readl(field) & ~mask);
1345}
1346
1347static void vmcs_set_bits(unsigned long field, u32 mask)
1348{
1349 vmcs_writel(field, vmcs_readl(field) | mask);
1350}
1351
Gleb Natapov2961e8762013-11-25 15:37:13 +02001352static inline void vm_entry_controls_init(struct vcpu_vmx *vmx, u32 val)
1353{
1354 vmcs_write32(VM_ENTRY_CONTROLS, val);
1355 vmx->vm_entry_controls_shadow = val;
1356}
1357
1358static inline void vm_entry_controls_set(struct vcpu_vmx *vmx, u32 val)
1359{
1360 if (vmx->vm_entry_controls_shadow != val)
1361 vm_entry_controls_init(vmx, val);
1362}
1363
1364static inline u32 vm_entry_controls_get(struct vcpu_vmx *vmx)
1365{
1366 return vmx->vm_entry_controls_shadow;
1367}
1368
1369
1370static inline void vm_entry_controls_setbit(struct vcpu_vmx *vmx, u32 val)
1371{
1372 vm_entry_controls_set(vmx, vm_entry_controls_get(vmx) | val);
1373}
1374
1375static inline void vm_entry_controls_clearbit(struct vcpu_vmx *vmx, u32 val)
1376{
1377 vm_entry_controls_set(vmx, vm_entry_controls_get(vmx) & ~val);
1378}
1379
1380static inline void vm_exit_controls_init(struct vcpu_vmx *vmx, u32 val)
1381{
1382 vmcs_write32(VM_EXIT_CONTROLS, val);
1383 vmx->vm_exit_controls_shadow = val;
1384}
1385
1386static inline void vm_exit_controls_set(struct vcpu_vmx *vmx, u32 val)
1387{
1388 if (vmx->vm_exit_controls_shadow != val)
1389 vm_exit_controls_init(vmx, val);
1390}
1391
1392static inline u32 vm_exit_controls_get(struct vcpu_vmx *vmx)
1393{
1394 return vmx->vm_exit_controls_shadow;
1395}
1396
1397
1398static inline void vm_exit_controls_setbit(struct vcpu_vmx *vmx, u32 val)
1399{
1400 vm_exit_controls_set(vmx, vm_exit_controls_get(vmx) | val);
1401}
1402
1403static inline void vm_exit_controls_clearbit(struct vcpu_vmx *vmx, u32 val)
1404{
1405 vm_exit_controls_set(vmx, vm_exit_controls_get(vmx) & ~val);
1406}
1407
Avi Kivity2fb92db2011-04-27 19:42:18 +03001408static void vmx_segment_cache_clear(struct vcpu_vmx *vmx)
1409{
1410 vmx->segment_cache.bitmask = 0;
1411}
1412
1413static bool vmx_segment_cache_test_set(struct vcpu_vmx *vmx, unsigned seg,
1414 unsigned field)
1415{
1416 bool ret;
1417 u32 mask = 1 << (seg * SEG_FIELD_NR + field);
1418
1419 if (!(vmx->vcpu.arch.regs_avail & (1 << VCPU_EXREG_SEGMENTS))) {
1420 vmx->vcpu.arch.regs_avail |= (1 << VCPU_EXREG_SEGMENTS);
1421 vmx->segment_cache.bitmask = 0;
1422 }
1423 ret = vmx->segment_cache.bitmask & mask;
1424 vmx->segment_cache.bitmask |= mask;
1425 return ret;
1426}
1427
1428static u16 vmx_read_guest_seg_selector(struct vcpu_vmx *vmx, unsigned seg)
1429{
1430 u16 *p = &vmx->segment_cache.seg[seg].selector;
1431
1432 if (!vmx_segment_cache_test_set(vmx, seg, SEG_FIELD_SEL))
1433 *p = vmcs_read16(kvm_vmx_segment_fields[seg].selector);
1434 return *p;
1435}
1436
1437static ulong vmx_read_guest_seg_base(struct vcpu_vmx *vmx, unsigned seg)
1438{
1439 ulong *p = &vmx->segment_cache.seg[seg].base;
1440
1441 if (!vmx_segment_cache_test_set(vmx, seg, SEG_FIELD_BASE))
1442 *p = vmcs_readl(kvm_vmx_segment_fields[seg].base);
1443 return *p;
1444}
1445
1446static u32 vmx_read_guest_seg_limit(struct vcpu_vmx *vmx, unsigned seg)
1447{
1448 u32 *p = &vmx->segment_cache.seg[seg].limit;
1449
1450 if (!vmx_segment_cache_test_set(vmx, seg, SEG_FIELD_LIMIT))
1451 *p = vmcs_read32(kvm_vmx_segment_fields[seg].limit);
1452 return *p;
1453}
1454
1455static u32 vmx_read_guest_seg_ar(struct vcpu_vmx *vmx, unsigned seg)
1456{
1457 u32 *p = &vmx->segment_cache.seg[seg].ar;
1458
1459 if (!vmx_segment_cache_test_set(vmx, seg, SEG_FIELD_AR))
1460 *p = vmcs_read32(kvm_vmx_segment_fields[seg].ar_bytes);
1461 return *p;
1462}
1463
Avi Kivityabd3f2d2007-05-02 17:57:40 +03001464static void update_exception_bitmap(struct kvm_vcpu *vcpu)
1465{
1466 u32 eb;
1467
Jan Kiszkafd7373c2010-01-20 18:20:20 +01001468 eb = (1u << PF_VECTOR) | (1u << UD_VECTOR) | (1u << MC_VECTOR) |
1469 (1u << NM_VECTOR) | (1u << DB_VECTOR);
1470 if ((vcpu->guest_debug &
1471 (KVM_GUESTDBG_ENABLE | KVM_GUESTDBG_USE_SW_BP)) ==
1472 (KVM_GUESTDBG_ENABLE | KVM_GUESTDBG_USE_SW_BP))
1473 eb |= 1u << BP_VECTOR;
Avi Kivity7ffd92c2009-06-09 14:10:45 +03001474 if (to_vmx(vcpu)->rmode.vm86_active)
Avi Kivityabd3f2d2007-05-02 17:57:40 +03001475 eb = ~0;
Avi Kivity089d0342009-03-23 18:26:32 +02001476 if (enable_ept)
Sheng Yang14394422008-04-28 12:24:45 +08001477 eb &= ~(1u << PF_VECTOR); /* bypass_guest_pf = 0 */
Avi Kivity02daab22009-12-30 12:40:26 +02001478 if (vcpu->fpu_active)
1479 eb &= ~(1u << NM_VECTOR);
Nadav Har'El36cf24e2011-05-25 23:15:08 +03001480
1481 /* When we are running a nested L2 guest and L1 specified for it a
1482 * certain exception bitmap, we must trap the same exceptions and pass
1483 * them to L1. When running L2, we will only handle the exceptions
1484 * specified above if L1 did not want them.
1485 */
1486 if (is_guest_mode(vcpu))
1487 eb |= get_vmcs12(vcpu)->exception_bitmap;
1488
Avi Kivityabd3f2d2007-05-02 17:57:40 +03001489 vmcs_write32(EXCEPTION_BITMAP, eb);
1490}
1491
Gleb Natapov2961e8762013-11-25 15:37:13 +02001492static void clear_atomic_switch_msr_special(struct vcpu_vmx *vmx,
1493 unsigned long entry, unsigned long exit)
Gleb Natapov8bf00a52011-10-05 14:01:22 +02001494{
Gleb Natapov2961e8762013-11-25 15:37:13 +02001495 vm_entry_controls_clearbit(vmx, entry);
1496 vm_exit_controls_clearbit(vmx, exit);
Gleb Natapov8bf00a52011-10-05 14:01:22 +02001497}
1498
Avi Kivity61d2ef22010-04-28 16:40:38 +03001499static void clear_atomic_switch_msr(struct vcpu_vmx *vmx, unsigned msr)
1500{
1501 unsigned i;
1502 struct msr_autoload *m = &vmx->msr_autoload;
1503
Gleb Natapov8bf00a52011-10-05 14:01:22 +02001504 switch (msr) {
1505 case MSR_EFER:
1506 if (cpu_has_load_ia32_efer) {
Gleb Natapov2961e8762013-11-25 15:37:13 +02001507 clear_atomic_switch_msr_special(vmx,
1508 VM_ENTRY_LOAD_IA32_EFER,
Gleb Natapov8bf00a52011-10-05 14:01:22 +02001509 VM_EXIT_LOAD_IA32_EFER);
1510 return;
1511 }
1512 break;
1513 case MSR_CORE_PERF_GLOBAL_CTRL:
1514 if (cpu_has_load_perf_global_ctrl) {
Gleb Natapov2961e8762013-11-25 15:37:13 +02001515 clear_atomic_switch_msr_special(vmx,
Gleb Natapov8bf00a52011-10-05 14:01:22 +02001516 VM_ENTRY_LOAD_IA32_PERF_GLOBAL_CTRL,
1517 VM_EXIT_LOAD_IA32_PERF_GLOBAL_CTRL);
1518 return;
1519 }
1520 break;
Avi Kivity110312c2010-12-21 12:54:20 +02001521 }
1522
Avi Kivity61d2ef22010-04-28 16:40:38 +03001523 for (i = 0; i < m->nr; ++i)
1524 if (m->guest[i].index == msr)
1525 break;
1526
1527 if (i == m->nr)
1528 return;
1529 --m->nr;
1530 m->guest[i] = m->guest[m->nr];
1531 m->host[i] = m->host[m->nr];
1532 vmcs_write32(VM_ENTRY_MSR_LOAD_COUNT, m->nr);
1533 vmcs_write32(VM_EXIT_MSR_LOAD_COUNT, m->nr);
1534}
1535
Gleb Natapov2961e8762013-11-25 15:37:13 +02001536static void add_atomic_switch_msr_special(struct vcpu_vmx *vmx,
1537 unsigned long entry, unsigned long exit,
1538 unsigned long guest_val_vmcs, unsigned long host_val_vmcs,
1539 u64 guest_val, u64 host_val)
Gleb Natapov8bf00a52011-10-05 14:01:22 +02001540{
1541 vmcs_write64(guest_val_vmcs, guest_val);
1542 vmcs_write64(host_val_vmcs, host_val);
Gleb Natapov2961e8762013-11-25 15:37:13 +02001543 vm_entry_controls_setbit(vmx, entry);
1544 vm_exit_controls_setbit(vmx, exit);
Gleb Natapov8bf00a52011-10-05 14:01:22 +02001545}
1546
Avi Kivity61d2ef22010-04-28 16:40:38 +03001547static void add_atomic_switch_msr(struct vcpu_vmx *vmx, unsigned msr,
1548 u64 guest_val, u64 host_val)
1549{
1550 unsigned i;
1551 struct msr_autoload *m = &vmx->msr_autoload;
1552
Gleb Natapov8bf00a52011-10-05 14:01:22 +02001553 switch (msr) {
1554 case MSR_EFER:
1555 if (cpu_has_load_ia32_efer) {
Gleb Natapov2961e8762013-11-25 15:37:13 +02001556 add_atomic_switch_msr_special(vmx,
1557 VM_ENTRY_LOAD_IA32_EFER,
Gleb Natapov8bf00a52011-10-05 14:01:22 +02001558 VM_EXIT_LOAD_IA32_EFER,
1559 GUEST_IA32_EFER,
1560 HOST_IA32_EFER,
1561 guest_val, host_val);
1562 return;
1563 }
1564 break;
1565 case MSR_CORE_PERF_GLOBAL_CTRL:
1566 if (cpu_has_load_perf_global_ctrl) {
Gleb Natapov2961e8762013-11-25 15:37:13 +02001567 add_atomic_switch_msr_special(vmx,
Gleb Natapov8bf00a52011-10-05 14:01:22 +02001568 VM_ENTRY_LOAD_IA32_PERF_GLOBAL_CTRL,
1569 VM_EXIT_LOAD_IA32_PERF_GLOBAL_CTRL,
1570 GUEST_IA32_PERF_GLOBAL_CTRL,
1571 HOST_IA32_PERF_GLOBAL_CTRL,
1572 guest_val, host_val);
1573 return;
1574 }
1575 break;
Avi Kivity110312c2010-12-21 12:54:20 +02001576 }
1577
Avi Kivity61d2ef22010-04-28 16:40:38 +03001578 for (i = 0; i < m->nr; ++i)
1579 if (m->guest[i].index == msr)
1580 break;
1581
Gleb Natapove7fc6f93b2011-10-05 14:01:24 +02001582 if (i == NR_AUTOLOAD_MSRS) {
Michael S. Tsirkin60266202013-10-31 00:34:56 +02001583 printk_once(KERN_WARNING "Not enough msr switch entries. "
Gleb Natapove7fc6f93b2011-10-05 14:01:24 +02001584 "Can't add msr %x\n", msr);
1585 return;
1586 } else if (i == m->nr) {
Avi Kivity61d2ef22010-04-28 16:40:38 +03001587 ++m->nr;
1588 vmcs_write32(VM_ENTRY_MSR_LOAD_COUNT, m->nr);
1589 vmcs_write32(VM_EXIT_MSR_LOAD_COUNT, m->nr);
1590 }
1591
1592 m->guest[i].index = msr;
1593 m->guest[i].value = guest_val;
1594 m->host[i].index = msr;
1595 m->host[i].value = host_val;
1596}
1597
Avi Kivity33ed6322007-05-02 16:54:03 +03001598static void reload_tss(void)
1599{
Avi Kivity33ed6322007-05-02 16:54:03 +03001600 /*
1601 * VT restores TR but not its size. Useless.
1602 */
Avi Kivityd3591922010-07-26 18:32:39 +03001603 struct desc_ptr *gdt = &__get_cpu_var(host_gdt);
Avi Kivitya5f61302008-02-20 17:57:21 +02001604 struct desc_struct *descs;
Avi Kivity33ed6322007-05-02 16:54:03 +03001605
Avi Kivityd3591922010-07-26 18:32:39 +03001606 descs = (void *)gdt->address;
Avi Kivity33ed6322007-05-02 16:54:03 +03001607 descs[GDT_ENTRY_TSS].type = 9; /* available TSS */
1608 load_TR_desc();
Avi Kivity33ed6322007-05-02 16:54:03 +03001609}
1610
Avi Kivity92c0d902009-10-29 11:00:16 +02001611static bool update_transition_efer(struct vcpu_vmx *vmx, int efer_offset)
Eddie Dong2cc51562007-05-21 07:28:09 +03001612{
Roel Kluin3a34a882009-08-04 02:08:45 -07001613 u64 guest_efer;
Avi Kivity51c6cf62007-08-29 03:48:05 +03001614 u64 ignore_bits;
Eddie Dong2cc51562007-05-21 07:28:09 +03001615
Avi Kivityf6801df2010-01-21 15:31:50 +02001616 guest_efer = vmx->vcpu.arch.efer;
Roel Kluin3a34a882009-08-04 02:08:45 -07001617
Avi Kivity51c6cf62007-08-29 03:48:05 +03001618 /*
Guo Chao0fa06072012-06-28 15:16:19 +08001619 * NX is emulated; LMA and LME handled by hardware; SCE meaningless
Avi Kivity51c6cf62007-08-29 03:48:05 +03001620 * outside long mode
1621 */
1622 ignore_bits = EFER_NX | EFER_SCE;
1623#ifdef CONFIG_X86_64
1624 ignore_bits |= EFER_LMA | EFER_LME;
1625 /* SCE is meaningful only in long mode on Intel */
1626 if (guest_efer & EFER_LMA)
1627 ignore_bits &= ~(u64)EFER_SCE;
1628#endif
Avi Kivity51c6cf62007-08-29 03:48:05 +03001629 guest_efer &= ~ignore_bits;
1630 guest_efer |= host_efer & ignore_bits;
Avi Kivity26bb0982009-09-07 11:14:12 +03001631 vmx->guest_msrs[efer_offset].data = guest_efer;
Avi Kivityd5696722009-12-02 12:28:47 +02001632 vmx->guest_msrs[efer_offset].mask = ~ignore_bits;
Avi Kivity84ad33e2010-04-28 16:42:29 +03001633
1634 clear_atomic_switch_msr(vmx, MSR_EFER);
1635 /* On ept, can't emulate nx, and must switch nx atomically */
1636 if (enable_ept && ((vmx->vcpu.arch.efer ^ host_efer) & EFER_NX)) {
1637 guest_efer = vmx->vcpu.arch.efer;
1638 if (!(guest_efer & EFER_LMA))
1639 guest_efer &= ~EFER_LME;
1640 add_atomic_switch_msr(vmx, MSR_EFER, guest_efer, host_efer);
1641 return false;
1642 }
1643
Avi Kivity26bb0982009-09-07 11:14:12 +03001644 return true;
Avi Kivity51c6cf62007-08-29 03:48:05 +03001645}
1646
Gleb Natapov2d49ec72010-02-25 12:43:09 +02001647static unsigned long segment_base(u16 selector)
1648{
Avi Kivityd3591922010-07-26 18:32:39 +03001649 struct desc_ptr *gdt = &__get_cpu_var(host_gdt);
Gleb Natapov2d49ec72010-02-25 12:43:09 +02001650 struct desc_struct *d;
1651 unsigned long table_base;
1652 unsigned long v;
1653
1654 if (!(selector & ~3))
1655 return 0;
1656
Avi Kivityd3591922010-07-26 18:32:39 +03001657 table_base = gdt->address;
Gleb Natapov2d49ec72010-02-25 12:43:09 +02001658
1659 if (selector & 4) { /* from ldt */
1660 u16 ldt_selector = kvm_read_ldt();
1661
1662 if (!(ldt_selector & ~3))
1663 return 0;
1664
1665 table_base = segment_base(ldt_selector);
1666 }
1667 d = (struct desc_struct *)(table_base + (selector & ~7));
1668 v = get_desc_base(d);
1669#ifdef CONFIG_X86_64
1670 if (d->s == 0 && (d->type == 2 || d->type == 9 || d->type == 11))
1671 v |= ((unsigned long)((struct ldttss_desc64 *)d)->base3) << 32;
1672#endif
1673 return v;
1674}
1675
1676static inline unsigned long kvm_read_tr_base(void)
1677{
1678 u16 tr;
1679 asm("str %0" : "=g"(tr));
1680 return segment_base(tr);
1681}
1682
Avi Kivity04d2cc72007-09-10 18:10:54 +03001683static void vmx_save_host_state(struct kvm_vcpu *vcpu)
Avi Kivity33ed6322007-05-02 16:54:03 +03001684{
Avi Kivity04d2cc72007-09-10 18:10:54 +03001685 struct vcpu_vmx *vmx = to_vmx(vcpu);
Avi Kivity26bb0982009-09-07 11:14:12 +03001686 int i;
Avi Kivity04d2cc72007-09-10 18:10:54 +03001687
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -04001688 if (vmx->host_state.loaded)
Avi Kivity33ed6322007-05-02 16:54:03 +03001689 return;
1690
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -04001691 vmx->host_state.loaded = 1;
Avi Kivity33ed6322007-05-02 16:54:03 +03001692 /*
1693 * Set host fs and gs selectors. Unfortunately, 22.2.3 does not
1694 * allow segment selectors with cpl > 0 or ti == 1.
1695 */
Avi Kivityd6e88ae2008-07-10 16:53:33 +03001696 vmx->host_state.ldt_sel = kvm_read_ldt();
Laurent Vivier152d3f22007-08-23 16:33:11 +02001697 vmx->host_state.gs_ldt_reload_needed = vmx->host_state.ldt_sel;
Avi Kivity9581d442010-10-19 16:46:55 +02001698 savesegment(fs, vmx->host_state.fs_sel);
Laurent Vivier152d3f22007-08-23 16:33:11 +02001699 if (!(vmx->host_state.fs_sel & 7)) {
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -04001700 vmcs_write16(HOST_FS_SELECTOR, vmx->host_state.fs_sel);
Laurent Vivier152d3f22007-08-23 16:33:11 +02001701 vmx->host_state.fs_reload_needed = 0;
1702 } else {
Avi Kivity33ed6322007-05-02 16:54:03 +03001703 vmcs_write16(HOST_FS_SELECTOR, 0);
Laurent Vivier152d3f22007-08-23 16:33:11 +02001704 vmx->host_state.fs_reload_needed = 1;
Avi Kivity33ed6322007-05-02 16:54:03 +03001705 }
Avi Kivity9581d442010-10-19 16:46:55 +02001706 savesegment(gs, vmx->host_state.gs_sel);
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -04001707 if (!(vmx->host_state.gs_sel & 7))
1708 vmcs_write16(HOST_GS_SELECTOR, vmx->host_state.gs_sel);
Avi Kivity33ed6322007-05-02 16:54:03 +03001709 else {
1710 vmcs_write16(HOST_GS_SELECTOR, 0);
Laurent Vivier152d3f22007-08-23 16:33:11 +02001711 vmx->host_state.gs_ldt_reload_needed = 1;
Avi Kivity33ed6322007-05-02 16:54:03 +03001712 }
1713
1714#ifdef CONFIG_X86_64
Avi Kivityb2da15a2012-05-13 19:53:24 +03001715 savesegment(ds, vmx->host_state.ds_sel);
1716 savesegment(es, vmx->host_state.es_sel);
1717#endif
1718
1719#ifdef CONFIG_X86_64
Avi Kivity33ed6322007-05-02 16:54:03 +03001720 vmcs_writel(HOST_FS_BASE, read_msr(MSR_FS_BASE));
1721 vmcs_writel(HOST_GS_BASE, read_msr(MSR_GS_BASE));
1722#else
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -04001723 vmcs_writel(HOST_FS_BASE, segment_base(vmx->host_state.fs_sel));
1724 vmcs_writel(HOST_GS_BASE, segment_base(vmx->host_state.gs_sel));
Avi Kivity33ed6322007-05-02 16:54:03 +03001725#endif
Avi Kivity707c0872007-05-02 17:33:43 +03001726
1727#ifdef CONFIG_X86_64
Avi Kivityc8770e72010-11-11 12:37:26 +02001728 rdmsrl(MSR_KERNEL_GS_BASE, vmx->msr_host_kernel_gs_base);
1729 if (is_long_mode(&vmx->vcpu))
Avi Kivity44ea2b12009-09-06 15:55:37 +03001730 wrmsrl(MSR_KERNEL_GS_BASE, vmx->msr_guest_kernel_gs_base);
Avi Kivity707c0872007-05-02 17:33:43 +03001731#endif
Liu, Jinsongda8999d2014-02-24 10:55:46 +00001732 if (boot_cpu_has(X86_FEATURE_MPX))
1733 rdmsrl(MSR_IA32_BNDCFGS, vmx->host_state.msr_host_bndcfgs);
Avi Kivity26bb0982009-09-07 11:14:12 +03001734 for (i = 0; i < vmx->save_nmsrs; ++i)
1735 kvm_set_shared_msr(vmx->guest_msrs[i].index,
Avi Kivityd5696722009-12-02 12:28:47 +02001736 vmx->guest_msrs[i].data,
1737 vmx->guest_msrs[i].mask);
Avi Kivity33ed6322007-05-02 16:54:03 +03001738}
1739
Avi Kivitya9b21b62008-06-24 11:48:49 +03001740static void __vmx_load_host_state(struct vcpu_vmx *vmx)
Avi Kivity33ed6322007-05-02 16:54:03 +03001741{
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -04001742 if (!vmx->host_state.loaded)
Avi Kivity33ed6322007-05-02 16:54:03 +03001743 return;
1744
Avi Kivitye1beb1d2007-11-18 13:50:24 +02001745 ++vmx->vcpu.stat.host_state_reload;
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -04001746 vmx->host_state.loaded = 0;
Avi Kivityc8770e72010-11-11 12:37:26 +02001747#ifdef CONFIG_X86_64
1748 if (is_long_mode(&vmx->vcpu))
1749 rdmsrl(MSR_KERNEL_GS_BASE, vmx->msr_guest_kernel_gs_base);
1750#endif
Laurent Vivier152d3f22007-08-23 16:33:11 +02001751 if (vmx->host_state.gs_ldt_reload_needed) {
Avi Kivityd6e88ae2008-07-10 16:53:33 +03001752 kvm_load_ldt(vmx->host_state.ldt_sel);
Avi Kivity33ed6322007-05-02 16:54:03 +03001753#ifdef CONFIG_X86_64
Avi Kivity9581d442010-10-19 16:46:55 +02001754 load_gs_index(vmx->host_state.gs_sel);
Avi Kivity9581d442010-10-19 16:46:55 +02001755#else
1756 loadsegment(gs, vmx->host_state.gs_sel);
Avi Kivity33ed6322007-05-02 16:54:03 +03001757#endif
Avi Kivity33ed6322007-05-02 16:54:03 +03001758 }
Avi Kivity0a77fe42010-10-19 18:48:35 +02001759 if (vmx->host_state.fs_reload_needed)
1760 loadsegment(fs, vmx->host_state.fs_sel);
Avi Kivityb2da15a2012-05-13 19:53:24 +03001761#ifdef CONFIG_X86_64
1762 if (unlikely(vmx->host_state.ds_sel | vmx->host_state.es_sel)) {
1763 loadsegment(ds, vmx->host_state.ds_sel);
1764 loadsegment(es, vmx->host_state.es_sel);
1765 }
Avi Kivityb2da15a2012-05-13 19:53:24 +03001766#endif
Laurent Vivier152d3f22007-08-23 16:33:11 +02001767 reload_tss();
Avi Kivity44ea2b12009-09-06 15:55:37 +03001768#ifdef CONFIG_X86_64
Avi Kivityc8770e72010-11-11 12:37:26 +02001769 wrmsrl(MSR_KERNEL_GS_BASE, vmx->msr_host_kernel_gs_base);
Avi Kivity44ea2b12009-09-06 15:55:37 +03001770#endif
Liu, Jinsongda8999d2014-02-24 10:55:46 +00001771 if (vmx->host_state.msr_host_bndcfgs)
1772 wrmsrl(MSR_IA32_BNDCFGS, vmx->host_state.msr_host_bndcfgs);
Suresh Siddhab1a74bf2012-09-20 11:01:49 -07001773 /*
1774 * If the FPU is not active (through the host task or
1775 * the guest vcpu), then restore the cr0.TS bit.
1776 */
1777 if (!user_has_fpu() && !vmx->vcpu.guest_fpu_loaded)
1778 stts();
Avi Kivity3444d7d2010-07-26 18:32:38 +03001779 load_gdt(&__get_cpu_var(host_gdt));
Avi Kivity33ed6322007-05-02 16:54:03 +03001780}
1781
Avi Kivitya9b21b62008-06-24 11:48:49 +03001782static void vmx_load_host_state(struct vcpu_vmx *vmx)
1783{
1784 preempt_disable();
1785 __vmx_load_host_state(vmx);
1786 preempt_enable();
1787}
1788
Avi Kivity6aa8b732006-12-10 02:21:36 -08001789/*
1790 * Switches to specified vcpu, until a matching vcpu_put(), but assumes
1791 * vcpu mutex is already taken.
1792 */
Avi Kivity15ad7142007-07-11 18:17:21 +03001793static void vmx_vcpu_load(struct kvm_vcpu *vcpu, int cpu)
Avi Kivity6aa8b732006-12-10 02:21:36 -08001794{
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -04001795 struct vcpu_vmx *vmx = to_vmx(vcpu);
Dongxiao Xu4610c9c2010-05-11 18:29:48 +08001796 u64 phys_addr = __pa(per_cpu(vmxarea, cpu));
Avi Kivity6aa8b732006-12-10 02:21:36 -08001797
Dongxiao Xu4610c9c2010-05-11 18:29:48 +08001798 if (!vmm_exclusive)
1799 kvm_cpu_vmxon(phys_addr);
Nadav Har'Eld462b812011-05-24 15:26:10 +03001800 else if (vmx->loaded_vmcs->cpu != cpu)
1801 loaded_vmcs_clear(vmx->loaded_vmcs);
Avi Kivity6aa8b732006-12-10 02:21:36 -08001802
Nadav Har'Eld462b812011-05-24 15:26:10 +03001803 if (per_cpu(current_vmcs, cpu) != vmx->loaded_vmcs->vmcs) {
1804 per_cpu(current_vmcs, cpu) = vmx->loaded_vmcs->vmcs;
1805 vmcs_load(vmx->loaded_vmcs->vmcs);
Avi Kivity6aa8b732006-12-10 02:21:36 -08001806 }
1807
Nadav Har'Eld462b812011-05-24 15:26:10 +03001808 if (vmx->loaded_vmcs->cpu != cpu) {
Avi Kivityd3591922010-07-26 18:32:39 +03001809 struct desc_ptr *gdt = &__get_cpu_var(host_gdt);
Avi Kivity6aa8b732006-12-10 02:21:36 -08001810 unsigned long sysenter_esp;
1811
Avi Kivitya8eeb042010-05-10 12:34:53 +03001812 kvm_make_request(KVM_REQ_TLB_FLUSH, vcpu);
Dongxiao Xu92fe13b2010-05-11 18:29:42 +08001813 local_irq_disable();
Zhang Yanfei8f536b72012-12-06 23:43:34 +08001814 crash_disable_local_vmclear(cpu);
Xiao Guangrong5a560f82012-11-28 20:54:14 +08001815
1816 /*
1817 * Read loaded_vmcs->cpu should be before fetching
1818 * loaded_vmcs->loaded_vmcss_on_cpu_link.
1819 * See the comments in __loaded_vmcs_clear().
1820 */
1821 smp_rmb();
1822
Nadav Har'Eld462b812011-05-24 15:26:10 +03001823 list_add(&vmx->loaded_vmcs->loaded_vmcss_on_cpu_link,
1824 &per_cpu(loaded_vmcss_on_cpu, cpu));
Zhang Yanfei8f536b72012-12-06 23:43:34 +08001825 crash_enable_local_vmclear(cpu);
Dongxiao Xu92fe13b2010-05-11 18:29:42 +08001826 local_irq_enable();
1827
Avi Kivity6aa8b732006-12-10 02:21:36 -08001828 /*
1829 * Linux uses per-cpu TSS and GDT, so set these when switching
1830 * processors.
1831 */
Avi Kivityd6e88ae2008-07-10 16:53:33 +03001832 vmcs_writel(HOST_TR_BASE, kvm_read_tr_base()); /* 22.2.4 */
Avi Kivityd3591922010-07-26 18:32:39 +03001833 vmcs_writel(HOST_GDTR_BASE, gdt->address); /* 22.2.4 */
Avi Kivity6aa8b732006-12-10 02:21:36 -08001834
1835 rdmsrl(MSR_IA32_SYSENTER_ESP, sysenter_esp);
1836 vmcs_writel(HOST_IA32_SYSENTER_ESP, sysenter_esp); /* 22.2.3 */
Nadav Har'Eld462b812011-05-24 15:26:10 +03001837 vmx->loaded_vmcs->cpu = cpu;
Avi Kivity6aa8b732006-12-10 02:21:36 -08001838 }
Avi Kivity6aa8b732006-12-10 02:21:36 -08001839}
1840
1841static void vmx_vcpu_put(struct kvm_vcpu *vcpu)
1842{
Avi Kivitya9b21b62008-06-24 11:48:49 +03001843 __vmx_load_host_state(to_vmx(vcpu));
Dongxiao Xu4610c9c2010-05-11 18:29:48 +08001844 if (!vmm_exclusive) {
Nadav Har'Eld462b812011-05-24 15:26:10 +03001845 __loaded_vmcs_clear(to_vmx(vcpu)->loaded_vmcs);
1846 vcpu->cpu = -1;
Dongxiao Xu4610c9c2010-05-11 18:29:48 +08001847 kvm_cpu_vmxoff();
1848 }
Avi Kivity6aa8b732006-12-10 02:21:36 -08001849}
1850
Avi Kivity5fd86fc2007-05-02 20:40:00 +03001851static void vmx_fpu_activate(struct kvm_vcpu *vcpu)
1852{
Avi Kivity81231c62010-01-24 16:26:40 +02001853 ulong cr0;
1854
Avi Kivity5fd86fc2007-05-02 20:40:00 +03001855 if (vcpu->fpu_active)
1856 return;
1857 vcpu->fpu_active = 1;
Avi Kivity81231c62010-01-24 16:26:40 +02001858 cr0 = vmcs_readl(GUEST_CR0);
1859 cr0 &= ~(X86_CR0_TS | X86_CR0_MP);
1860 cr0 |= kvm_read_cr0_bits(vcpu, X86_CR0_TS | X86_CR0_MP);
1861 vmcs_writel(GUEST_CR0, cr0);
Avi Kivity5fd86fc2007-05-02 20:40:00 +03001862 update_exception_bitmap(vcpu);
Avi Kivityedcafe32009-12-30 18:07:40 +02001863 vcpu->arch.cr0_guest_owned_bits = X86_CR0_TS;
Nadav Har'El36cf24e2011-05-25 23:15:08 +03001864 if (is_guest_mode(vcpu))
1865 vcpu->arch.cr0_guest_owned_bits &=
1866 ~get_vmcs12(vcpu)->cr0_guest_host_mask;
Avi Kivityedcafe32009-12-30 18:07:40 +02001867 vmcs_writel(CR0_GUEST_HOST_MASK, ~vcpu->arch.cr0_guest_owned_bits);
Avi Kivity5fd86fc2007-05-02 20:40:00 +03001868}
1869
Avi Kivityedcafe32009-12-30 18:07:40 +02001870static void vmx_decache_cr0_guest_bits(struct kvm_vcpu *vcpu);
1871
Nadav Har'Elfe3ef052011-05-25 23:10:02 +03001872/*
1873 * Return the cr0 value that a nested guest would read. This is a combination
1874 * of the real cr0 used to run the guest (guest_cr0), and the bits shadowed by
1875 * its hypervisor (cr0_read_shadow).
1876 */
1877static inline unsigned long nested_read_cr0(struct vmcs12 *fields)
1878{
1879 return (fields->guest_cr0 & ~fields->cr0_guest_host_mask) |
1880 (fields->cr0_read_shadow & fields->cr0_guest_host_mask);
1881}
1882static inline unsigned long nested_read_cr4(struct vmcs12 *fields)
1883{
1884 return (fields->guest_cr4 & ~fields->cr4_guest_host_mask) |
1885 (fields->cr4_read_shadow & fields->cr4_guest_host_mask);
1886}
1887
Avi Kivity5fd86fc2007-05-02 20:40:00 +03001888static void vmx_fpu_deactivate(struct kvm_vcpu *vcpu)
1889{
Nadav Har'El36cf24e2011-05-25 23:15:08 +03001890 /* Note that there is no vcpu->fpu_active = 0 here. The caller must
1891 * set this *before* calling this function.
1892 */
Avi Kivityedcafe32009-12-30 18:07:40 +02001893 vmx_decache_cr0_guest_bits(vcpu);
Avi Kivity81231c62010-01-24 16:26:40 +02001894 vmcs_set_bits(GUEST_CR0, X86_CR0_TS | X86_CR0_MP);
Avi Kivity5fd86fc2007-05-02 20:40:00 +03001895 update_exception_bitmap(vcpu);
Avi Kivityedcafe32009-12-30 18:07:40 +02001896 vcpu->arch.cr0_guest_owned_bits = 0;
1897 vmcs_writel(CR0_GUEST_HOST_MASK, ~vcpu->arch.cr0_guest_owned_bits);
Nadav Har'El36cf24e2011-05-25 23:15:08 +03001898 if (is_guest_mode(vcpu)) {
1899 /*
1900 * L1's specified read shadow might not contain the TS bit,
1901 * so now that we turned on shadowing of this bit, we need to
1902 * set this bit of the shadow. Like in nested_vmx_run we need
1903 * nested_read_cr0(vmcs12), but vmcs12->guest_cr0 is not yet
1904 * up-to-date here because we just decached cr0.TS (and we'll
1905 * only update vmcs12->guest_cr0 on nested exit).
1906 */
1907 struct vmcs12 *vmcs12 = get_vmcs12(vcpu);
1908 vmcs12->guest_cr0 = (vmcs12->guest_cr0 & ~X86_CR0_TS) |
1909 (vcpu->arch.cr0 & X86_CR0_TS);
1910 vmcs_writel(CR0_READ_SHADOW, nested_read_cr0(vmcs12));
1911 } else
1912 vmcs_writel(CR0_READ_SHADOW, vcpu->arch.cr0);
Avi Kivity5fd86fc2007-05-02 20:40:00 +03001913}
1914
Avi Kivity6aa8b732006-12-10 02:21:36 -08001915static unsigned long vmx_get_rflags(struct kvm_vcpu *vcpu)
1916{
Avi Kivity78ac8b42010-04-08 18:19:35 +03001917 unsigned long rflags, save_rflags;
Avi Kivity345dcaa2009-08-12 15:29:37 +03001918
Avi Kivity6de12732011-03-07 12:51:22 +02001919 if (!test_bit(VCPU_EXREG_RFLAGS, (ulong *)&vcpu->arch.regs_avail)) {
1920 __set_bit(VCPU_EXREG_RFLAGS, (ulong *)&vcpu->arch.regs_avail);
1921 rflags = vmcs_readl(GUEST_RFLAGS);
1922 if (to_vmx(vcpu)->rmode.vm86_active) {
1923 rflags &= RMODE_GUEST_OWNED_EFLAGS_BITS;
1924 save_rflags = to_vmx(vcpu)->rmode.save_rflags;
1925 rflags |= save_rflags & ~RMODE_GUEST_OWNED_EFLAGS_BITS;
1926 }
1927 to_vmx(vcpu)->rflags = rflags;
Avi Kivity78ac8b42010-04-08 18:19:35 +03001928 }
Avi Kivity6de12732011-03-07 12:51:22 +02001929 return to_vmx(vcpu)->rflags;
Avi Kivity6aa8b732006-12-10 02:21:36 -08001930}
1931
1932static void vmx_set_rflags(struct kvm_vcpu *vcpu, unsigned long rflags)
1933{
Avi Kivity6de12732011-03-07 12:51:22 +02001934 __set_bit(VCPU_EXREG_RFLAGS, (ulong *)&vcpu->arch.regs_avail);
1935 to_vmx(vcpu)->rflags = rflags;
Avi Kivity78ac8b42010-04-08 18:19:35 +03001936 if (to_vmx(vcpu)->rmode.vm86_active) {
1937 to_vmx(vcpu)->rmode.save_rflags = rflags;
Glauber de Oliveira Costa053de042008-01-30 13:31:27 +01001938 rflags |= X86_EFLAGS_IOPL | X86_EFLAGS_VM;
Avi Kivity78ac8b42010-04-08 18:19:35 +03001939 }
Avi Kivity6aa8b732006-12-10 02:21:36 -08001940 vmcs_writel(GUEST_RFLAGS, rflags);
1941}
1942
Glauber Costa2809f5d2009-05-12 16:21:05 -04001943static u32 vmx_get_interrupt_shadow(struct kvm_vcpu *vcpu, int mask)
1944{
1945 u32 interruptibility = vmcs_read32(GUEST_INTERRUPTIBILITY_INFO);
1946 int ret = 0;
1947
1948 if (interruptibility & GUEST_INTR_STATE_STI)
Jan Kiszka48005f62010-02-19 19:38:07 +01001949 ret |= KVM_X86_SHADOW_INT_STI;
Glauber Costa2809f5d2009-05-12 16:21:05 -04001950 if (interruptibility & GUEST_INTR_STATE_MOV_SS)
Jan Kiszka48005f62010-02-19 19:38:07 +01001951 ret |= KVM_X86_SHADOW_INT_MOV_SS;
Glauber Costa2809f5d2009-05-12 16:21:05 -04001952
1953 return ret & mask;
1954}
1955
1956static void vmx_set_interrupt_shadow(struct kvm_vcpu *vcpu, int mask)
1957{
1958 u32 interruptibility_old = vmcs_read32(GUEST_INTERRUPTIBILITY_INFO);
1959 u32 interruptibility = interruptibility_old;
1960
1961 interruptibility &= ~(GUEST_INTR_STATE_STI | GUEST_INTR_STATE_MOV_SS);
1962
Jan Kiszka48005f62010-02-19 19:38:07 +01001963 if (mask & KVM_X86_SHADOW_INT_MOV_SS)
Glauber Costa2809f5d2009-05-12 16:21:05 -04001964 interruptibility |= GUEST_INTR_STATE_MOV_SS;
Jan Kiszka48005f62010-02-19 19:38:07 +01001965 else if (mask & KVM_X86_SHADOW_INT_STI)
Glauber Costa2809f5d2009-05-12 16:21:05 -04001966 interruptibility |= GUEST_INTR_STATE_STI;
1967
1968 if ((interruptibility != interruptibility_old))
1969 vmcs_write32(GUEST_INTERRUPTIBILITY_INFO, interruptibility);
1970}
1971
Avi Kivity6aa8b732006-12-10 02:21:36 -08001972static void skip_emulated_instruction(struct kvm_vcpu *vcpu)
1973{
1974 unsigned long rip;
Avi Kivity6aa8b732006-12-10 02:21:36 -08001975
Marcelo Tosatti5fdbf972008-06-27 14:58:02 -03001976 rip = kvm_rip_read(vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08001977 rip += vmcs_read32(VM_EXIT_INSTRUCTION_LEN);
Marcelo Tosatti5fdbf972008-06-27 14:58:02 -03001978 kvm_rip_write(vcpu, rip);
Avi Kivity6aa8b732006-12-10 02:21:36 -08001979
Glauber Costa2809f5d2009-05-12 16:21:05 -04001980 /* skipping an emulated instruction also counts */
1981 vmx_set_interrupt_shadow(vcpu, 0);
Avi Kivity6aa8b732006-12-10 02:21:36 -08001982}
1983
Nadav Har'El0b6ac342011-05-25 23:13:36 +03001984/*
1985 * KVM wants to inject page-faults which it got to the guest. This function
1986 * checks whether in a nested guest, we need to inject them to L1 or L2.
Nadav Har'El0b6ac342011-05-25 23:13:36 +03001987 */
Gleb Natapove011c662013-09-25 12:51:35 +03001988static int nested_vmx_check_exception(struct kvm_vcpu *vcpu, unsigned nr)
Nadav Har'El0b6ac342011-05-25 23:13:36 +03001989{
1990 struct vmcs12 *vmcs12 = get_vmcs12(vcpu);
1991
Gleb Natapove011c662013-09-25 12:51:35 +03001992 if (!(vmcs12->exception_bitmap & (1u << nr)))
Nadav Har'El0b6ac342011-05-25 23:13:36 +03001993 return 0;
1994
Jan Kiszka533558b2014-01-04 18:47:20 +01001995 nested_vmx_vmexit(vcpu, to_vmx(vcpu)->exit_reason,
1996 vmcs_read32(VM_EXIT_INTR_INFO),
1997 vmcs_readl(EXIT_QUALIFICATION));
Nadav Har'El0b6ac342011-05-25 23:13:36 +03001998 return 1;
1999}
2000
Avi Kivity298101d2007-11-25 13:41:11 +02002001static void vmx_queue_exception(struct kvm_vcpu *vcpu, unsigned nr,
Joerg Roedelce7ddec2010-04-22 12:33:13 +02002002 bool has_error_code, u32 error_code,
2003 bool reinject)
Avi Kivity298101d2007-11-25 13:41:11 +02002004{
Jan Kiszka77ab6db2008-07-14 12:28:51 +02002005 struct vcpu_vmx *vmx = to_vmx(vcpu);
Jan Kiszka8ab2d2e2008-12-15 13:52:10 +01002006 u32 intr_info = nr | INTR_INFO_VALID_MASK;
Jan Kiszka77ab6db2008-07-14 12:28:51 +02002007
Gleb Natapove011c662013-09-25 12:51:35 +03002008 if (!reinject && is_guest_mode(vcpu) &&
2009 nested_vmx_check_exception(vcpu, nr))
Nadav Har'El0b6ac342011-05-25 23:13:36 +03002010 return;
2011
Jan Kiszka8ab2d2e2008-12-15 13:52:10 +01002012 if (has_error_code) {
Jan Kiszka77ab6db2008-07-14 12:28:51 +02002013 vmcs_write32(VM_ENTRY_EXCEPTION_ERROR_CODE, error_code);
Jan Kiszka8ab2d2e2008-12-15 13:52:10 +01002014 intr_info |= INTR_INFO_DELIVER_CODE_MASK;
2015 }
Jan Kiszka77ab6db2008-07-14 12:28:51 +02002016
Avi Kivity7ffd92c2009-06-09 14:10:45 +03002017 if (vmx->rmode.vm86_active) {
Serge E. Hallyn71f98332011-04-13 09:12:54 -05002018 int inc_eip = 0;
2019 if (kvm_exception_is_soft(nr))
2020 inc_eip = vcpu->arch.event_exit_inst_len;
2021 if (kvm_inject_realmode_interrupt(vcpu, nr, inc_eip) != EMULATE_DONE)
Mohammed Gamala92601b2010-09-19 14:34:07 +02002022 kvm_make_request(KVM_REQ_TRIPLE_FAULT, vcpu);
Jan Kiszka77ab6db2008-07-14 12:28:51 +02002023 return;
2024 }
2025
Gleb Natapov66fd3f72009-05-11 13:35:50 +03002026 if (kvm_exception_is_soft(nr)) {
2027 vmcs_write32(VM_ENTRY_INSTRUCTION_LEN,
2028 vmx->vcpu.arch.event_exit_inst_len);
Jan Kiszka8ab2d2e2008-12-15 13:52:10 +01002029 intr_info |= INTR_TYPE_SOFT_EXCEPTION;
2030 } else
2031 intr_info |= INTR_TYPE_HARD_EXCEPTION;
2032
2033 vmcs_write32(VM_ENTRY_INTR_INFO_FIELD, intr_info);
Avi Kivity298101d2007-11-25 13:41:11 +02002034}
2035
Sheng Yang4e47c7a2009-12-18 16:48:47 +08002036static bool vmx_rdtscp_supported(void)
2037{
2038 return cpu_has_vmx_rdtscp();
2039}
2040
Mao, Junjiead756a12012-07-02 01:18:48 +00002041static bool vmx_invpcid_supported(void)
2042{
2043 return cpu_has_vmx_invpcid() && enable_ept;
2044}
2045
Avi Kivity6aa8b732006-12-10 02:21:36 -08002046/*
Eddie Donga75beee2007-05-17 18:55:15 +03002047 * Swap MSR entry in host/guest MSR entry array.
2048 */
Rusty Russell8b9cf982007-07-30 16:31:43 +10002049static void move_msr_up(struct vcpu_vmx *vmx, int from, int to)
Eddie Donga75beee2007-05-17 18:55:15 +03002050{
Avi Kivity26bb0982009-09-07 11:14:12 +03002051 struct shared_msr_entry tmp;
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -04002052
2053 tmp = vmx->guest_msrs[to];
2054 vmx->guest_msrs[to] = vmx->guest_msrs[from];
2055 vmx->guest_msrs[from] = tmp;
Eddie Donga75beee2007-05-17 18:55:15 +03002056}
2057
Yang Zhang8d146952013-01-25 10:18:50 +08002058static void vmx_set_msr_bitmap(struct kvm_vcpu *vcpu)
2059{
2060 unsigned long *msr_bitmap;
2061
2062 if (irqchip_in_kernel(vcpu->kvm) && apic_x2apic_mode(vcpu->arch.apic)) {
2063 if (is_long_mode(vcpu))
2064 msr_bitmap = vmx_msr_bitmap_longmode_x2apic;
2065 else
2066 msr_bitmap = vmx_msr_bitmap_legacy_x2apic;
2067 } else {
2068 if (is_long_mode(vcpu))
2069 msr_bitmap = vmx_msr_bitmap_longmode;
2070 else
2071 msr_bitmap = vmx_msr_bitmap_legacy;
2072 }
2073
2074 vmcs_write64(MSR_BITMAP, __pa(msr_bitmap));
2075}
2076
Eddie Donga75beee2007-05-17 18:55:15 +03002077/*
Avi Kivitye38aea32007-04-19 13:22:48 +03002078 * Set up the vmcs to automatically save and restore system
2079 * msrs. Don't touch the 64-bit msrs if the guest is in legacy
2080 * mode, as fiddling with msrs is very expensive.
2081 */
Rusty Russell8b9cf982007-07-30 16:31:43 +10002082static void setup_msrs(struct vcpu_vmx *vmx)
Avi Kivitye38aea32007-04-19 13:22:48 +03002083{
Avi Kivity26bb0982009-09-07 11:14:12 +03002084 int save_nmsrs, index;
Avi Kivitye38aea32007-04-19 13:22:48 +03002085
Eddie Donga75beee2007-05-17 18:55:15 +03002086 save_nmsrs = 0;
Avi Kivity4d56c8a2007-04-19 14:28:44 +03002087#ifdef CONFIG_X86_64
Rusty Russell8b9cf982007-07-30 16:31:43 +10002088 if (is_long_mode(&vmx->vcpu)) {
Rusty Russell8b9cf982007-07-30 16:31:43 +10002089 index = __find_msr_index(vmx, MSR_SYSCALL_MASK);
Eddie Donga75beee2007-05-17 18:55:15 +03002090 if (index >= 0)
Rusty Russell8b9cf982007-07-30 16:31:43 +10002091 move_msr_up(vmx, index, save_nmsrs++);
2092 index = __find_msr_index(vmx, MSR_LSTAR);
Eddie Donga75beee2007-05-17 18:55:15 +03002093 if (index >= 0)
Rusty Russell8b9cf982007-07-30 16:31:43 +10002094 move_msr_up(vmx, index, save_nmsrs++);
2095 index = __find_msr_index(vmx, MSR_CSTAR);
Eddie Donga75beee2007-05-17 18:55:15 +03002096 if (index >= 0)
Rusty Russell8b9cf982007-07-30 16:31:43 +10002097 move_msr_up(vmx, index, save_nmsrs++);
Sheng Yang4e47c7a2009-12-18 16:48:47 +08002098 index = __find_msr_index(vmx, MSR_TSC_AUX);
2099 if (index >= 0 && vmx->rdtscp_enabled)
2100 move_msr_up(vmx, index, save_nmsrs++);
Eddie Donga75beee2007-05-17 18:55:15 +03002101 /*
Brian Gerst8c065852010-07-17 09:03:26 -04002102 * MSR_STAR is only needed on long mode guests, and only
Eddie Donga75beee2007-05-17 18:55:15 +03002103 * if efer.sce is enabled.
2104 */
Brian Gerst8c065852010-07-17 09:03:26 -04002105 index = __find_msr_index(vmx, MSR_STAR);
Avi Kivityf6801df2010-01-21 15:31:50 +02002106 if ((index >= 0) && (vmx->vcpu.arch.efer & EFER_SCE))
Rusty Russell8b9cf982007-07-30 16:31:43 +10002107 move_msr_up(vmx, index, save_nmsrs++);
Avi Kivity4d56c8a2007-04-19 14:28:44 +03002108 }
Eddie Donga75beee2007-05-17 18:55:15 +03002109#endif
Avi Kivity92c0d902009-10-29 11:00:16 +02002110 index = __find_msr_index(vmx, MSR_EFER);
2111 if (index >= 0 && update_transition_efer(vmx, index))
Avi Kivity26bb0982009-09-07 11:14:12 +03002112 move_msr_up(vmx, index, save_nmsrs++);
Avi Kivity4d56c8a2007-04-19 14:28:44 +03002113
Avi Kivity26bb0982009-09-07 11:14:12 +03002114 vmx->save_nmsrs = save_nmsrs;
Avi Kivity58972972009-02-24 22:26:47 +02002115
Yang Zhang8d146952013-01-25 10:18:50 +08002116 if (cpu_has_vmx_msr_bitmap())
2117 vmx_set_msr_bitmap(&vmx->vcpu);
Avi Kivitye38aea32007-04-19 13:22:48 +03002118}
2119
2120/*
Avi Kivity6aa8b732006-12-10 02:21:36 -08002121 * reads and returns guest's timestamp counter "register"
2122 * guest_tsc = host_tsc + tsc_offset -- 21.3
2123 */
2124static u64 guest_read_tsc(void)
2125{
2126 u64 host_tsc, tsc_offset;
2127
2128 rdtscll(host_tsc);
2129 tsc_offset = vmcs_read64(TSC_OFFSET);
2130 return host_tsc + tsc_offset;
2131}
2132
2133/*
Nadav Har'Eld5c17852011-08-02 15:54:20 +03002134 * Like guest_read_tsc, but always returns L1's notion of the timestamp
2135 * counter, even if a nested guest (L2) is currently running.
2136 */
Marcelo Tosatti886b4702012-11-27 23:28:58 -02002137u64 vmx_read_l1_tsc(struct kvm_vcpu *vcpu, u64 host_tsc)
Nadav Har'Eld5c17852011-08-02 15:54:20 +03002138{
Marcelo Tosatti886b4702012-11-27 23:28:58 -02002139 u64 tsc_offset;
Nadav Har'Eld5c17852011-08-02 15:54:20 +03002140
Nadav Har'Eld5c17852011-08-02 15:54:20 +03002141 tsc_offset = is_guest_mode(vcpu) ?
2142 to_vmx(vcpu)->nested.vmcs01_tsc_offset :
2143 vmcs_read64(TSC_OFFSET);
2144 return host_tsc + tsc_offset;
2145}
2146
2147/*
Zachary Amsdencc578282012-02-03 15:43:50 -02002148 * Engage any workarounds for mis-matched TSC rates. Currently limited to
2149 * software catchup for faster rates on slower CPUs.
Joerg Roedel4051b182011-03-25 09:44:49 +01002150 */
Zachary Amsdencc578282012-02-03 15:43:50 -02002151static void vmx_set_tsc_khz(struct kvm_vcpu *vcpu, u32 user_tsc_khz, bool scale)
Joerg Roedel4051b182011-03-25 09:44:49 +01002152{
Zachary Amsdencc578282012-02-03 15:43:50 -02002153 if (!scale)
2154 return;
2155
2156 if (user_tsc_khz > tsc_khz) {
2157 vcpu->arch.tsc_catchup = 1;
2158 vcpu->arch.tsc_always_catchup = 1;
2159 } else
2160 WARN(1, "user requested TSC rate below hardware speed\n");
Joerg Roedel4051b182011-03-25 09:44:49 +01002161}
2162
Will Auldba904632012-11-29 12:42:50 -08002163static u64 vmx_read_tsc_offset(struct kvm_vcpu *vcpu)
2164{
2165 return vmcs_read64(TSC_OFFSET);
2166}
2167
Joerg Roedel4051b182011-03-25 09:44:49 +01002168/*
Zachary Amsden99e3e302010-08-19 22:07:17 -10002169 * writes 'offset' into guest's timestamp counter offset register
Avi Kivity6aa8b732006-12-10 02:21:36 -08002170 */
Zachary Amsden99e3e302010-08-19 22:07:17 -10002171static void vmx_write_tsc_offset(struct kvm_vcpu *vcpu, u64 offset)
Avi Kivity6aa8b732006-12-10 02:21:36 -08002172{
Nadav Har'El27fc51b2011-08-02 15:54:52 +03002173 if (is_guest_mode(vcpu)) {
Nadav Har'El79918252011-05-25 23:15:39 +03002174 /*
Nadav Har'El27fc51b2011-08-02 15:54:52 +03002175 * We're here if L1 chose not to trap WRMSR to TSC. According
2176 * to the spec, this should set L1's TSC; The offset that L1
2177 * set for L2 remains unchanged, and still needs to be added
2178 * to the newly set TSC to get L2's TSC.
Nadav Har'El79918252011-05-25 23:15:39 +03002179 */
Nadav Har'El27fc51b2011-08-02 15:54:52 +03002180 struct vmcs12 *vmcs12;
2181 to_vmx(vcpu)->nested.vmcs01_tsc_offset = offset;
2182 /* recalculate vmcs02.TSC_OFFSET: */
2183 vmcs12 = get_vmcs12(vcpu);
2184 vmcs_write64(TSC_OFFSET, offset +
2185 (nested_cpu_has(vmcs12, CPU_BASED_USE_TSC_OFFSETING) ?
2186 vmcs12->tsc_offset : 0));
2187 } else {
Yoshihiro YUNOMAE489223e2013-06-12 16:43:44 +09002188 trace_kvm_write_tsc_offset(vcpu->vcpu_id,
2189 vmcs_read64(TSC_OFFSET), offset);
Nadav Har'El27fc51b2011-08-02 15:54:52 +03002190 vmcs_write64(TSC_OFFSET, offset);
2191 }
Avi Kivity6aa8b732006-12-10 02:21:36 -08002192}
2193
Marcelo Tosattif1e2b262012-02-03 15:43:55 -02002194static void vmx_adjust_tsc_offset(struct kvm_vcpu *vcpu, s64 adjustment, bool host)
Zachary Amsdene48672f2010-08-19 22:07:23 -10002195{
2196 u64 offset = vmcs_read64(TSC_OFFSET);
Yoshihiro YUNOMAE489223e2013-06-12 16:43:44 +09002197
Zachary Amsdene48672f2010-08-19 22:07:23 -10002198 vmcs_write64(TSC_OFFSET, offset + adjustment);
Nadav Har'El79918252011-05-25 23:15:39 +03002199 if (is_guest_mode(vcpu)) {
2200 /* Even when running L2, the adjustment needs to apply to L1 */
2201 to_vmx(vcpu)->nested.vmcs01_tsc_offset += adjustment;
Yoshihiro YUNOMAE489223e2013-06-12 16:43:44 +09002202 } else
2203 trace_kvm_write_tsc_offset(vcpu->vcpu_id, offset,
2204 offset + adjustment);
Zachary Amsdene48672f2010-08-19 22:07:23 -10002205}
2206
Joerg Roedel857e4092011-03-25 09:44:50 +01002207static u64 vmx_compute_tsc_offset(struct kvm_vcpu *vcpu, u64 target_tsc)
2208{
2209 return target_tsc - native_read_tsc();
2210}
2211
Nadav Har'El801d3422011-05-25 23:02:23 +03002212static bool guest_cpuid_has_vmx(struct kvm_vcpu *vcpu)
2213{
2214 struct kvm_cpuid_entry2 *best = kvm_find_cpuid_entry(vcpu, 1, 0);
2215 return best && (best->ecx & (1 << (X86_FEATURE_VMX & 31)));
2216}
2217
2218/*
2219 * nested_vmx_allowed() checks whether a guest should be allowed to use VMX
2220 * instructions and MSRs (i.e., nested VMX). Nested VMX is disabled for
2221 * all guests if the "nested" module option is off, and can also be disabled
2222 * for a single guest by disabling its VMX cpuid bit.
2223 */
2224static inline bool nested_vmx_allowed(struct kvm_vcpu *vcpu)
2225{
2226 return nested && guest_cpuid_has_vmx(vcpu);
2227}
2228
Avi Kivity6aa8b732006-12-10 02:21:36 -08002229/*
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03002230 * nested_vmx_setup_ctls_msrs() sets up variables containing the values to be
2231 * returned for the various VMX controls MSRs when nested VMX is enabled.
2232 * The same values should also be used to verify that vmcs12 control fields are
2233 * valid during nested entry from L1 to L2.
2234 * Each of these control msrs has a low and high 32-bit half: A low bit is on
2235 * if the corresponding bit in the (32-bit) control field *must* be on, and a
2236 * bit in the high half is on if the corresponding bit in the control field
2237 * may be on. See also vmx_control_verify().
2238 * TODO: allow these variables to be modified (downgraded) by module options
2239 * or other means.
2240 */
2241static u32 nested_vmx_procbased_ctls_low, nested_vmx_procbased_ctls_high;
2242static u32 nested_vmx_secondary_ctls_low, nested_vmx_secondary_ctls_high;
2243static u32 nested_vmx_pinbased_ctls_low, nested_vmx_pinbased_ctls_high;
2244static u32 nested_vmx_exit_ctls_low, nested_vmx_exit_ctls_high;
2245static u32 nested_vmx_entry_ctls_low, nested_vmx_entry_ctls_high;
Jan Kiszkac18911a2013-03-13 16:06:41 +01002246static u32 nested_vmx_misc_low, nested_vmx_misc_high;
Nadav Har'Elbfd0a562013-08-05 11:07:17 +03002247static u32 nested_vmx_ept_caps;
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03002248static __init void nested_vmx_setup_ctls_msrs(void)
2249{
2250 /*
2251 * Note that as a general rule, the high half of the MSRs (bits in
2252 * the control fields which may be 1) should be initialized by the
2253 * intersection of the underlying hardware's MSR (i.e., features which
2254 * can be supported) and the list of features we want to expose -
2255 * because they are known to be properly supported in our code.
2256 * Also, usually, the low half of the MSRs (bits which must be 1) can
2257 * be set to 0, meaning that L1 may turn off any of these bits. The
2258 * reason is that if one of these bits is necessary, it will appear
2259 * in vmcs01 and prepare_vmcs02, when it bitwise-or's the control
2260 * fields of vmcs01 and vmcs02, will turn these bits off - and
2261 * nested_vmx_exit_handled() will not pass related exits to L1.
2262 * These rules have exceptions below.
2263 */
2264
2265 /* pin-based controls */
Jan Kiszkaeabeaac2013-03-13 11:30:50 +01002266 rdmsr(MSR_IA32_VMX_PINBASED_CTLS,
2267 nested_vmx_pinbased_ctls_low, nested_vmx_pinbased_ctls_high);
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03002268 /*
2269 * According to the Intel spec, if bit 55 of VMX_BASIC is off (as it is
2270 * in our case), bits 1, 2 and 4 (i.e., 0x16) must be 1 in this MSR.
2271 */
Jan Kiszkaeabeaac2013-03-13 11:30:50 +01002272 nested_vmx_pinbased_ctls_low |= PIN_BASED_ALWAYSON_WITHOUT_TRUE_MSR;
2273 nested_vmx_pinbased_ctls_high &= PIN_BASED_EXT_INTR_MASK |
Jan Kiszkaf4124502014-03-07 20:03:13 +01002274 PIN_BASED_NMI_EXITING | PIN_BASED_VIRTUAL_NMIS;
2275 nested_vmx_pinbased_ctls_high |= PIN_BASED_ALWAYSON_WITHOUT_TRUE_MSR |
Jan Kiszka0238ea92013-03-13 11:31:24 +01002276 PIN_BASED_VMX_PREEMPTION_TIMER;
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03002277
Jan Kiszka33fb20c2013-03-06 15:44:03 +01002278 /*
2279 * Exit controls
2280 * If bit 55 of VMX_BASIC is off, bits 0-8 and 10, 11, 13, 14, 16 and
2281 * 17 must be 1.
2282 */
Arthur Chunqi Lic0dfee52013-08-06 18:41:45 +08002283 rdmsr(MSR_IA32_VMX_EXIT_CTLS,
2284 nested_vmx_exit_ctls_low, nested_vmx_exit_ctls_high);
Jan Kiszka33fb20c2013-03-06 15:44:03 +01002285 nested_vmx_exit_ctls_low = VM_EXIT_ALWAYSON_WITHOUT_TRUE_MSR;
Bandan Dase0ba1a62014-04-19 18:17:46 -04002286
Arthur Chunqi Lic0dfee52013-08-06 18:41:45 +08002287 nested_vmx_exit_ctls_high &=
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03002288#ifdef CONFIG_X86_64
Arthur Chunqi Lic0dfee52013-08-06 18:41:45 +08002289 VM_EXIT_HOST_ADDR_SPACE_SIZE |
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03002290#endif
Jan Kiszkaf4124502014-03-07 20:03:13 +01002291 VM_EXIT_LOAD_IA32_PAT | VM_EXIT_SAVE_IA32_PAT;
2292 nested_vmx_exit_ctls_high |= VM_EXIT_ALWAYSON_WITHOUT_TRUE_MSR |
2293 VM_EXIT_LOAD_IA32_EFER | VM_EXIT_SAVE_IA32_EFER |
Bandan Dase0ba1a62014-04-19 18:17:46 -04002294 VM_EXIT_SAVE_VMX_PREEMPTION_TIMER | VM_EXIT_ACK_INTR_ON_EXIT;
2295
Paolo Bonzini36be0b92014-02-24 12:30:04 +01002296 if (vmx_mpx_supported())
2297 nested_vmx_exit_ctls_high |= VM_EXIT_CLEAR_BNDCFGS;
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03002298
2299 /* entry controls */
2300 rdmsr(MSR_IA32_VMX_ENTRY_CTLS,
2301 nested_vmx_entry_ctls_low, nested_vmx_entry_ctls_high);
Jan Kiszka33fb20c2013-03-06 15:44:03 +01002302 /* If bit 55 of VMX_BASIC is off, bits 0-8 and 12 must be 1. */
2303 nested_vmx_entry_ctls_low = VM_ENTRY_ALWAYSON_WITHOUT_TRUE_MSR;
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03002304 nested_vmx_entry_ctls_high &=
Jan Kiszka57435342013-08-06 10:39:56 +02002305#ifdef CONFIG_X86_64
2306 VM_ENTRY_IA32E_MODE |
2307#endif
2308 VM_ENTRY_LOAD_IA32_PAT;
Nadav Har'El8049d652013-08-05 11:07:06 +03002309 nested_vmx_entry_ctls_high |= (VM_ENTRY_ALWAYSON_WITHOUT_TRUE_MSR |
2310 VM_ENTRY_LOAD_IA32_EFER);
Paolo Bonzini36be0b92014-02-24 12:30:04 +01002311 if (vmx_mpx_supported())
2312 nested_vmx_entry_ctls_high |= VM_ENTRY_LOAD_BNDCFGS;
Jan Kiszka57435342013-08-06 10:39:56 +02002313
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03002314 /* cpu-based controls */
2315 rdmsr(MSR_IA32_VMX_PROCBASED_CTLS,
2316 nested_vmx_procbased_ctls_low, nested_vmx_procbased_ctls_high);
2317 nested_vmx_procbased_ctls_low = 0;
2318 nested_vmx_procbased_ctls_high &=
Jan Kiszkaa294c9b2013-10-23 17:43:09 +01002319 CPU_BASED_VIRTUAL_INTR_PENDING |
2320 CPU_BASED_VIRTUAL_NMI_PENDING | CPU_BASED_USE_TSC_OFFSETING |
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03002321 CPU_BASED_HLT_EXITING | CPU_BASED_INVLPG_EXITING |
2322 CPU_BASED_MWAIT_EXITING | CPU_BASED_CR3_LOAD_EXITING |
2323 CPU_BASED_CR3_STORE_EXITING |
2324#ifdef CONFIG_X86_64
2325 CPU_BASED_CR8_LOAD_EXITING | CPU_BASED_CR8_STORE_EXITING |
2326#endif
2327 CPU_BASED_MOV_DR_EXITING | CPU_BASED_UNCOND_IO_EXITING |
2328 CPU_BASED_USE_IO_BITMAPS | CPU_BASED_MONITOR_EXITING |
Avi Kivitydbcb4e72012-08-13 15:38:22 +03002329 CPU_BASED_RDPMC_EXITING | CPU_BASED_RDTSC_EXITING |
Jan Kiszkad6851fb2013-02-23 22:34:39 +01002330 CPU_BASED_PAUSE_EXITING |
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03002331 CPU_BASED_ACTIVATE_SECONDARY_CONTROLS;
2332 /*
2333 * We can allow some features even when not supported by the
2334 * hardware. For example, L1 can specify an MSR bitmap - and we
2335 * can use it to avoid exits to L1 - even when L0 runs L2
2336 * without MSR bitmaps.
2337 */
2338 nested_vmx_procbased_ctls_high |= CPU_BASED_USE_MSR_BITMAPS;
2339
2340 /* secondary cpu-based controls */
2341 rdmsr(MSR_IA32_VMX_PROCBASED_CTLS2,
2342 nested_vmx_secondary_ctls_low, nested_vmx_secondary_ctls_high);
2343 nested_vmx_secondary_ctls_low = 0;
2344 nested_vmx_secondary_ctls_high &=
Jan Kiszkad6851fb2013-02-23 22:34:39 +01002345 SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES |
Jan Kiszka92fbc7b2013-08-08 16:26:33 +02002346 SECONDARY_EXEC_UNRESTRICTED_GUEST |
Jan Kiszkad6851fb2013-02-23 22:34:39 +01002347 SECONDARY_EXEC_WBINVD_EXITING;
Jan Kiszkac18911a2013-03-13 16:06:41 +01002348
Nadav Har'Elafa61f72013-08-07 14:59:22 +02002349 if (enable_ept) {
2350 /* nested EPT: emulate EPT also to L1 */
2351 nested_vmx_secondary_ctls_high |= SECONDARY_EXEC_ENABLE_EPT;
Jan Kiszkaca72d972013-08-06 10:39:55 +02002352 nested_vmx_ept_caps = VMX_EPT_PAGE_WALK_4_BIT |
Jan Kiszkad3134db2013-10-23 14:40:31 +01002353 VMX_EPTP_WB_BIT | VMX_EPT_2MB_PAGE_BIT |
2354 VMX_EPT_INVEPT_BIT;
Nadav Har'Elafa61f72013-08-07 14:59:22 +02002355 nested_vmx_ept_caps &= vmx_capability.ept;
2356 /*
Bandan Das4b855072014-04-19 18:17:44 -04002357 * For nested guests, we don't do anything specific
2358 * for single context invalidation. Hence, only advertise
2359 * support for global context invalidation.
Nadav Har'Elafa61f72013-08-07 14:59:22 +02002360 */
Bandan Das4b855072014-04-19 18:17:44 -04002361 nested_vmx_ept_caps |= VMX_EPT_EXTENT_GLOBAL_BIT;
Nadav Har'Elafa61f72013-08-07 14:59:22 +02002362 } else
2363 nested_vmx_ept_caps = 0;
2364
Jan Kiszkac18911a2013-03-13 16:06:41 +01002365 /* miscellaneous data */
2366 rdmsr(MSR_IA32_VMX_MISC, nested_vmx_misc_low, nested_vmx_misc_high);
Jan Kiszkaf4124502014-03-07 20:03:13 +01002367 nested_vmx_misc_low &= VMX_MISC_SAVE_EFER_LMA;
2368 nested_vmx_misc_low |= VMX_MISC_EMULATED_PREEMPTION_TIMER_RATE |
2369 VMX_MISC_ACTIVITY_HLT;
Jan Kiszkac18911a2013-03-13 16:06:41 +01002370 nested_vmx_misc_high = 0;
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03002371}
2372
2373static inline bool vmx_control_verify(u32 control, u32 low, u32 high)
2374{
2375 /*
2376 * Bits 0 in high must be 0, and bits 1 in low must be 1.
2377 */
2378 return ((control & high) | low) == control;
2379}
2380
2381static inline u64 vmx_control_msr(u32 low, u32 high)
2382{
2383 return low | ((u64)high << 32);
2384}
2385
Jan Kiszkacae50132014-01-04 18:47:22 +01002386/* Returns 0 on success, non-0 otherwise. */
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03002387static int vmx_get_vmx_msr(struct kvm_vcpu *vcpu, u32 msr_index, u64 *pdata)
2388{
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03002389 switch (msr_index) {
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03002390 case MSR_IA32_VMX_BASIC:
2391 /*
2392 * This MSR reports some information about VMX support. We
2393 * should return information about the VMX we emulate for the
2394 * guest, and the VMCS structure we give it - not about the
2395 * VMX support of the underlying hardware.
2396 */
2397 *pdata = VMCS12_REVISION |
2398 ((u64)VMCS12_SIZE << VMX_BASIC_VMCS_SIZE_SHIFT) |
2399 (VMX_BASIC_MEM_TYPE_WB << VMX_BASIC_MEM_TYPE_SHIFT);
2400 break;
2401 case MSR_IA32_VMX_TRUE_PINBASED_CTLS:
2402 case MSR_IA32_VMX_PINBASED_CTLS:
2403 *pdata = vmx_control_msr(nested_vmx_pinbased_ctls_low,
2404 nested_vmx_pinbased_ctls_high);
2405 break;
2406 case MSR_IA32_VMX_TRUE_PROCBASED_CTLS:
2407 case MSR_IA32_VMX_PROCBASED_CTLS:
2408 *pdata = vmx_control_msr(nested_vmx_procbased_ctls_low,
2409 nested_vmx_procbased_ctls_high);
2410 break;
2411 case MSR_IA32_VMX_TRUE_EXIT_CTLS:
2412 case MSR_IA32_VMX_EXIT_CTLS:
2413 *pdata = vmx_control_msr(nested_vmx_exit_ctls_low,
2414 nested_vmx_exit_ctls_high);
2415 break;
2416 case MSR_IA32_VMX_TRUE_ENTRY_CTLS:
2417 case MSR_IA32_VMX_ENTRY_CTLS:
2418 *pdata = vmx_control_msr(nested_vmx_entry_ctls_low,
2419 nested_vmx_entry_ctls_high);
2420 break;
2421 case MSR_IA32_VMX_MISC:
Jan Kiszkac18911a2013-03-13 16:06:41 +01002422 *pdata = vmx_control_msr(nested_vmx_misc_low,
2423 nested_vmx_misc_high);
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03002424 break;
2425 /*
2426 * These MSRs specify bits which the guest must keep fixed (on or off)
2427 * while L1 is in VMXON mode (in L1's root mode, or running an L2).
2428 * We picked the standard core2 setting.
2429 */
2430#define VMXON_CR0_ALWAYSON (X86_CR0_PE | X86_CR0_PG | X86_CR0_NE)
2431#define VMXON_CR4_ALWAYSON X86_CR4_VMXE
2432 case MSR_IA32_VMX_CR0_FIXED0:
2433 *pdata = VMXON_CR0_ALWAYSON;
2434 break;
2435 case MSR_IA32_VMX_CR0_FIXED1:
2436 *pdata = -1ULL;
2437 break;
2438 case MSR_IA32_VMX_CR4_FIXED0:
2439 *pdata = VMXON_CR4_ALWAYSON;
2440 break;
2441 case MSR_IA32_VMX_CR4_FIXED1:
2442 *pdata = -1ULL;
2443 break;
2444 case MSR_IA32_VMX_VMCS_ENUM:
2445 *pdata = 0x1f;
2446 break;
2447 case MSR_IA32_VMX_PROCBASED_CTLS2:
2448 *pdata = vmx_control_msr(nested_vmx_secondary_ctls_low,
2449 nested_vmx_secondary_ctls_high);
2450 break;
2451 case MSR_IA32_VMX_EPT_VPID_CAP:
Nadav Har'Elafa61f72013-08-07 14:59:22 +02002452 /* Currently, no nested vpid support */
2453 *pdata = nested_vmx_ept_caps;
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03002454 break;
2455 default:
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03002456 return 1;
Nadav Har'Elb3897a42013-07-08 19:12:35 +08002457 }
2458
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03002459 return 0;
2460}
2461
2462/*
Avi Kivity6aa8b732006-12-10 02:21:36 -08002463 * Reads an msr value (of 'msr_index') into 'pdata'.
2464 * Returns 0 on success, non-0 otherwise.
2465 * Assumes vcpu_load() was already called.
2466 */
2467static int vmx_get_msr(struct kvm_vcpu *vcpu, u32 msr_index, u64 *pdata)
2468{
2469 u64 data;
Avi Kivity26bb0982009-09-07 11:14:12 +03002470 struct shared_msr_entry *msr;
Avi Kivity6aa8b732006-12-10 02:21:36 -08002471
2472 if (!pdata) {
2473 printk(KERN_ERR "BUG: get_msr called with NULL pdata\n");
2474 return -EINVAL;
2475 }
2476
2477 switch (msr_index) {
Avi Kivity05b3e0c2006-12-13 00:33:45 -08002478#ifdef CONFIG_X86_64
Avi Kivity6aa8b732006-12-10 02:21:36 -08002479 case MSR_FS_BASE:
2480 data = vmcs_readl(GUEST_FS_BASE);
2481 break;
2482 case MSR_GS_BASE:
2483 data = vmcs_readl(GUEST_GS_BASE);
2484 break;
Avi Kivity44ea2b12009-09-06 15:55:37 +03002485 case MSR_KERNEL_GS_BASE:
2486 vmx_load_host_state(to_vmx(vcpu));
2487 data = to_vmx(vcpu)->msr_guest_kernel_gs_base;
2488 break;
Avi Kivity26bb0982009-09-07 11:14:12 +03002489#endif
Avi Kivity6aa8b732006-12-10 02:21:36 -08002490 case MSR_EFER:
Avi Kivity3bab1f52006-12-29 16:49:48 -08002491 return kvm_get_msr_common(vcpu, msr_index, pdata);
Jaswinder Singh Rajputaf24a4e2009-05-15 18:42:05 +05302492 case MSR_IA32_TSC:
Avi Kivity6aa8b732006-12-10 02:21:36 -08002493 data = guest_read_tsc();
2494 break;
2495 case MSR_IA32_SYSENTER_CS:
2496 data = vmcs_read32(GUEST_SYSENTER_CS);
2497 break;
2498 case MSR_IA32_SYSENTER_EIP:
Avi Kivityf5b42c32007-03-06 12:05:53 +02002499 data = vmcs_readl(GUEST_SYSENTER_EIP);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002500 break;
2501 case MSR_IA32_SYSENTER_ESP:
Avi Kivityf5b42c32007-03-06 12:05:53 +02002502 data = vmcs_readl(GUEST_SYSENTER_ESP);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002503 break;
Liu, Jinsong0dd376e2014-02-24 10:56:53 +00002504 case MSR_IA32_BNDCFGS:
Paolo Bonzini93c4adc2014-03-05 23:19:52 +01002505 if (!vmx_mpx_supported())
2506 return 1;
Liu, Jinsong0dd376e2014-02-24 10:56:53 +00002507 data = vmcs_read64(GUEST_BNDCFGS);
2508 break;
Jan Kiszkacae50132014-01-04 18:47:22 +01002509 case MSR_IA32_FEATURE_CONTROL:
2510 if (!nested_vmx_allowed(vcpu))
2511 return 1;
2512 data = to_vmx(vcpu)->nested.msr_ia32_feature_control;
2513 break;
2514 case MSR_IA32_VMX_BASIC ... MSR_IA32_VMX_VMFUNC:
2515 if (!nested_vmx_allowed(vcpu))
2516 return 1;
2517 return vmx_get_vmx_msr(vcpu, msr_index, pdata);
Sheng Yang4e47c7a2009-12-18 16:48:47 +08002518 case MSR_TSC_AUX:
2519 if (!to_vmx(vcpu)->rdtscp_enabled)
2520 return 1;
2521 /* Otherwise falls through */
Avi Kivity6aa8b732006-12-10 02:21:36 -08002522 default:
Rusty Russell8b9cf982007-07-30 16:31:43 +10002523 msr = find_msr_entry(to_vmx(vcpu), msr_index);
Avi Kivity3bab1f52006-12-29 16:49:48 -08002524 if (msr) {
2525 data = msr->data;
2526 break;
Avi Kivity6aa8b732006-12-10 02:21:36 -08002527 }
Avi Kivity3bab1f52006-12-29 16:49:48 -08002528 return kvm_get_msr_common(vcpu, msr_index, pdata);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002529 }
2530
2531 *pdata = data;
2532 return 0;
2533}
2534
Jan Kiszkacae50132014-01-04 18:47:22 +01002535static void vmx_leave_nested(struct kvm_vcpu *vcpu);
2536
Avi Kivity6aa8b732006-12-10 02:21:36 -08002537/*
2538 * Writes msr value into into the appropriate "register".
2539 * Returns 0 on success, non-0 otherwise.
2540 * Assumes vcpu_load() was already called.
2541 */
Will Auld8fe8ab42012-11-29 12:42:12 -08002542static int vmx_set_msr(struct kvm_vcpu *vcpu, struct msr_data *msr_info)
Avi Kivity6aa8b732006-12-10 02:21:36 -08002543{
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -04002544 struct vcpu_vmx *vmx = to_vmx(vcpu);
Avi Kivity26bb0982009-09-07 11:14:12 +03002545 struct shared_msr_entry *msr;
Eddie Dong2cc51562007-05-21 07:28:09 +03002546 int ret = 0;
Will Auld8fe8ab42012-11-29 12:42:12 -08002547 u32 msr_index = msr_info->index;
2548 u64 data = msr_info->data;
Eddie Dong2cc51562007-05-21 07:28:09 +03002549
Avi Kivity6aa8b732006-12-10 02:21:36 -08002550 switch (msr_index) {
Avi Kivity3bab1f52006-12-29 16:49:48 -08002551 case MSR_EFER:
Will Auld8fe8ab42012-11-29 12:42:12 -08002552 ret = kvm_set_msr_common(vcpu, msr_info);
Eddie Dong2cc51562007-05-21 07:28:09 +03002553 break;
Avi Kivity16175a72009-03-23 22:13:44 +02002554#ifdef CONFIG_X86_64
Avi Kivity6aa8b732006-12-10 02:21:36 -08002555 case MSR_FS_BASE:
Avi Kivity2fb92db2011-04-27 19:42:18 +03002556 vmx_segment_cache_clear(vmx);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002557 vmcs_writel(GUEST_FS_BASE, data);
2558 break;
2559 case MSR_GS_BASE:
Avi Kivity2fb92db2011-04-27 19:42:18 +03002560 vmx_segment_cache_clear(vmx);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002561 vmcs_writel(GUEST_GS_BASE, data);
2562 break;
Avi Kivity44ea2b12009-09-06 15:55:37 +03002563 case MSR_KERNEL_GS_BASE:
2564 vmx_load_host_state(vmx);
2565 vmx->msr_guest_kernel_gs_base = data;
2566 break;
Avi Kivity6aa8b732006-12-10 02:21:36 -08002567#endif
2568 case MSR_IA32_SYSENTER_CS:
2569 vmcs_write32(GUEST_SYSENTER_CS, data);
2570 break;
2571 case MSR_IA32_SYSENTER_EIP:
Avi Kivityf5b42c32007-03-06 12:05:53 +02002572 vmcs_writel(GUEST_SYSENTER_EIP, data);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002573 break;
2574 case MSR_IA32_SYSENTER_ESP:
Avi Kivityf5b42c32007-03-06 12:05:53 +02002575 vmcs_writel(GUEST_SYSENTER_ESP, data);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002576 break;
Liu, Jinsong0dd376e2014-02-24 10:56:53 +00002577 case MSR_IA32_BNDCFGS:
Paolo Bonzini93c4adc2014-03-05 23:19:52 +01002578 if (!vmx_mpx_supported())
2579 return 1;
Liu, Jinsong0dd376e2014-02-24 10:56:53 +00002580 vmcs_write64(GUEST_BNDCFGS, data);
2581 break;
Jaswinder Singh Rajputaf24a4e2009-05-15 18:42:05 +05302582 case MSR_IA32_TSC:
Will Auld8fe8ab42012-11-29 12:42:12 -08002583 kvm_write_tsc(vcpu, msr_info);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002584 break;
Sheng Yang468d4722008-10-09 16:01:55 +08002585 case MSR_IA32_CR_PAT:
2586 if (vmcs_config.vmentry_ctrl & VM_ENTRY_LOAD_IA32_PAT) {
2587 vmcs_write64(GUEST_IA32_PAT, data);
2588 vcpu->arch.pat = data;
2589 break;
2590 }
Will Auld8fe8ab42012-11-29 12:42:12 -08002591 ret = kvm_set_msr_common(vcpu, msr_info);
Sheng Yang4e47c7a2009-12-18 16:48:47 +08002592 break;
Will Auldba904632012-11-29 12:42:50 -08002593 case MSR_IA32_TSC_ADJUST:
2594 ret = kvm_set_msr_common(vcpu, msr_info);
Sheng Yang4e47c7a2009-12-18 16:48:47 +08002595 break;
Jan Kiszkacae50132014-01-04 18:47:22 +01002596 case MSR_IA32_FEATURE_CONTROL:
2597 if (!nested_vmx_allowed(vcpu) ||
2598 (to_vmx(vcpu)->nested.msr_ia32_feature_control &
2599 FEATURE_CONTROL_LOCKED && !msr_info->host_initiated))
2600 return 1;
2601 vmx->nested.msr_ia32_feature_control = data;
2602 if (msr_info->host_initiated && data == 0)
2603 vmx_leave_nested(vcpu);
2604 break;
2605 case MSR_IA32_VMX_BASIC ... MSR_IA32_VMX_VMFUNC:
2606 return 1; /* they are read-only */
Sheng Yang4e47c7a2009-12-18 16:48:47 +08002607 case MSR_TSC_AUX:
2608 if (!vmx->rdtscp_enabled)
2609 return 1;
2610 /* Check reserved bit, higher 32 bits should be zero */
2611 if ((data >> 32) != 0)
2612 return 1;
2613 /* Otherwise falls through */
Avi Kivity6aa8b732006-12-10 02:21:36 -08002614 default:
Rusty Russell8b9cf982007-07-30 16:31:43 +10002615 msr = find_msr_entry(vmx, msr_index);
Avi Kivity3bab1f52006-12-29 16:49:48 -08002616 if (msr) {
2617 msr->data = data;
Avi Kivity2225fd52012-04-18 15:03:04 +03002618 if (msr - vmx->guest_msrs < vmx->save_nmsrs) {
2619 preempt_disable();
Avi Kivity9ee73972012-03-06 14:16:33 +02002620 kvm_set_shared_msr(msr->index, msr->data,
2621 msr->mask);
Avi Kivity2225fd52012-04-18 15:03:04 +03002622 preempt_enable();
2623 }
Avi Kivity3bab1f52006-12-29 16:49:48 -08002624 break;
Avi Kivity6aa8b732006-12-10 02:21:36 -08002625 }
Will Auld8fe8ab42012-11-29 12:42:12 -08002626 ret = kvm_set_msr_common(vcpu, msr_info);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002627 }
2628
Eddie Dong2cc51562007-05-21 07:28:09 +03002629 return ret;
Avi Kivity6aa8b732006-12-10 02:21:36 -08002630}
2631
Marcelo Tosatti5fdbf972008-06-27 14:58:02 -03002632static void vmx_cache_reg(struct kvm_vcpu *vcpu, enum kvm_reg reg)
Avi Kivity6aa8b732006-12-10 02:21:36 -08002633{
Marcelo Tosatti5fdbf972008-06-27 14:58:02 -03002634 __set_bit(reg, (unsigned long *)&vcpu->arch.regs_avail);
2635 switch (reg) {
2636 case VCPU_REGS_RSP:
2637 vcpu->arch.regs[VCPU_REGS_RSP] = vmcs_readl(GUEST_RSP);
2638 break;
2639 case VCPU_REGS_RIP:
2640 vcpu->arch.regs[VCPU_REGS_RIP] = vmcs_readl(GUEST_RIP);
2641 break;
Avi Kivity6de4f3a2009-05-31 22:58:47 +03002642 case VCPU_EXREG_PDPTR:
2643 if (enable_ept)
2644 ept_save_pdptrs(vcpu);
2645 break;
Marcelo Tosatti5fdbf972008-06-27 14:58:02 -03002646 default:
2647 break;
2648 }
Avi Kivity6aa8b732006-12-10 02:21:36 -08002649}
2650
Avi Kivity6aa8b732006-12-10 02:21:36 -08002651static __init int cpu_has_kvm_support(void)
2652{
Eduardo Habkost6210e372008-11-17 19:03:16 -02002653 return cpu_has_vmx();
Avi Kivity6aa8b732006-12-10 02:21:36 -08002654}
2655
2656static __init int vmx_disabled_by_bios(void)
2657{
2658 u64 msr;
2659
2660 rdmsrl(MSR_IA32_FEATURE_CONTROL, msr);
Shane Wangcafd6652010-04-29 12:09:01 -04002661 if (msr & FEATURE_CONTROL_LOCKED) {
Joseph Cihula23f3e992011-02-08 11:45:56 -08002662 /* launched w/ TXT and VMX disabled */
Shane Wangcafd6652010-04-29 12:09:01 -04002663 if (!(msr & FEATURE_CONTROL_VMXON_ENABLED_INSIDE_SMX)
2664 && tboot_enabled())
2665 return 1;
Joseph Cihula23f3e992011-02-08 11:45:56 -08002666 /* launched w/o TXT and VMX only enabled w/ TXT */
Shane Wangcafd6652010-04-29 12:09:01 -04002667 if (!(msr & FEATURE_CONTROL_VMXON_ENABLED_OUTSIDE_SMX)
Joseph Cihula23f3e992011-02-08 11:45:56 -08002668 && (msr & FEATURE_CONTROL_VMXON_ENABLED_INSIDE_SMX)
Shane Wangf9335af2010-11-17 11:40:17 +08002669 && !tboot_enabled()) {
2670 printk(KERN_WARNING "kvm: disable TXT in the BIOS or "
Joseph Cihula23f3e992011-02-08 11:45:56 -08002671 "activate TXT before enabling KVM\n");
Shane Wangcafd6652010-04-29 12:09:01 -04002672 return 1;
Shane Wangf9335af2010-11-17 11:40:17 +08002673 }
Joseph Cihula23f3e992011-02-08 11:45:56 -08002674 /* launched w/o TXT and VMX disabled */
2675 if (!(msr & FEATURE_CONTROL_VMXON_ENABLED_OUTSIDE_SMX)
2676 && !tboot_enabled())
2677 return 1;
Shane Wangcafd6652010-04-29 12:09:01 -04002678 }
2679
2680 return 0;
Avi Kivity6aa8b732006-12-10 02:21:36 -08002681}
2682
Dongxiao Xu7725b892010-05-11 18:29:38 +08002683static void kvm_cpu_vmxon(u64 addr)
2684{
2685 asm volatile (ASM_VMX_VMXON_RAX
2686 : : "a"(&addr), "m"(addr)
2687 : "memory", "cc");
2688}
2689
Alexander Graf10474ae2009-09-15 11:37:46 +02002690static int hardware_enable(void *garbage)
Avi Kivity6aa8b732006-12-10 02:21:36 -08002691{
2692 int cpu = raw_smp_processor_id();
2693 u64 phys_addr = __pa(per_cpu(vmxarea, cpu));
Shane Wangcafd6652010-04-29 12:09:01 -04002694 u64 old, test_bits;
Avi Kivity6aa8b732006-12-10 02:21:36 -08002695
Alexander Graf10474ae2009-09-15 11:37:46 +02002696 if (read_cr4() & X86_CR4_VMXE)
2697 return -EBUSY;
2698
Nadav Har'Eld462b812011-05-24 15:26:10 +03002699 INIT_LIST_HEAD(&per_cpu(loaded_vmcss_on_cpu, cpu));
Zhang Yanfei8f536b72012-12-06 23:43:34 +08002700
2701 /*
2702 * Now we can enable the vmclear operation in kdump
2703 * since the loaded_vmcss_on_cpu list on this cpu
2704 * has been initialized.
2705 *
2706 * Though the cpu is not in VMX operation now, there
2707 * is no problem to enable the vmclear operation
2708 * for the loaded_vmcss_on_cpu list is empty!
2709 */
2710 crash_enable_local_vmclear(cpu);
2711
Avi Kivity6aa8b732006-12-10 02:21:36 -08002712 rdmsrl(MSR_IA32_FEATURE_CONTROL, old);
Shane Wangcafd6652010-04-29 12:09:01 -04002713
2714 test_bits = FEATURE_CONTROL_LOCKED;
2715 test_bits |= FEATURE_CONTROL_VMXON_ENABLED_OUTSIDE_SMX;
2716 if (tboot_enabled())
2717 test_bits |= FEATURE_CONTROL_VMXON_ENABLED_INSIDE_SMX;
2718
2719 if ((old & test_bits) != test_bits) {
Avi Kivity6aa8b732006-12-10 02:21:36 -08002720 /* enable and lock */
Shane Wangcafd6652010-04-29 12:09:01 -04002721 wrmsrl(MSR_IA32_FEATURE_CONTROL, old | test_bits);
2722 }
Rusty Russell66aee912007-07-17 23:34:16 +10002723 write_cr4(read_cr4() | X86_CR4_VMXE); /* FIXME: not cpu hotplug safe */
Alexander Graf10474ae2009-09-15 11:37:46 +02002724
Dongxiao Xu4610c9c2010-05-11 18:29:48 +08002725 if (vmm_exclusive) {
2726 kvm_cpu_vmxon(phys_addr);
2727 ept_sync_global();
2728 }
Alexander Graf10474ae2009-09-15 11:37:46 +02002729
Konrad Rzeszutek Wilk357d1222013-04-05 16:42:23 -04002730 native_store_gdt(&__get_cpu_var(host_gdt));
Avi Kivity3444d7d2010-07-26 18:32:38 +03002731
Alexander Graf10474ae2009-09-15 11:37:46 +02002732 return 0;
Avi Kivity6aa8b732006-12-10 02:21:36 -08002733}
2734
Nadav Har'Eld462b812011-05-24 15:26:10 +03002735static void vmclear_local_loaded_vmcss(void)
Avi Kivity543e4242008-05-13 16:22:47 +03002736{
2737 int cpu = raw_smp_processor_id();
Nadav Har'Eld462b812011-05-24 15:26:10 +03002738 struct loaded_vmcs *v, *n;
Avi Kivity543e4242008-05-13 16:22:47 +03002739
Nadav Har'Eld462b812011-05-24 15:26:10 +03002740 list_for_each_entry_safe(v, n, &per_cpu(loaded_vmcss_on_cpu, cpu),
2741 loaded_vmcss_on_cpu_link)
2742 __loaded_vmcs_clear(v);
Avi Kivity543e4242008-05-13 16:22:47 +03002743}
2744
Eduardo Habkost710ff4a2008-11-17 19:03:18 -02002745
2746/* Just like cpu_vmxoff(), but with the __kvm_handle_fault_on_reboot()
2747 * tricks.
2748 */
2749static void kvm_cpu_vmxoff(void)
2750{
2751 asm volatile (__ex(ASM_VMX_VMXOFF) : : : "cc");
Eduardo Habkost710ff4a2008-11-17 19:03:18 -02002752}
2753
Avi Kivity6aa8b732006-12-10 02:21:36 -08002754static void hardware_disable(void *garbage)
2755{
Dongxiao Xu4610c9c2010-05-11 18:29:48 +08002756 if (vmm_exclusive) {
Nadav Har'Eld462b812011-05-24 15:26:10 +03002757 vmclear_local_loaded_vmcss();
Dongxiao Xu4610c9c2010-05-11 18:29:48 +08002758 kvm_cpu_vmxoff();
2759 }
Dongxiao Xu7725b892010-05-11 18:29:38 +08002760 write_cr4(read_cr4() & ~X86_CR4_VMXE);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002761}
2762
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03002763static __init int adjust_vmx_controls(u32 ctl_min, u32 ctl_opt,
Mike Dayd77c26f2007-10-08 09:02:08 -04002764 u32 msr, u32 *result)
Avi Kivity6aa8b732006-12-10 02:21:36 -08002765{
2766 u32 vmx_msr_low, vmx_msr_high;
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03002767 u32 ctl = ctl_min | ctl_opt;
2768
2769 rdmsr(msr, vmx_msr_low, vmx_msr_high);
2770
2771 ctl &= vmx_msr_high; /* bit == 0 in high word ==> must be zero */
2772 ctl |= vmx_msr_low; /* bit == 1 in low word ==> must be one */
2773
2774 /* Ensure minimum (required) set of control bits are supported. */
2775 if (ctl_min & ~ctl)
Yang, Sheng002c7f72007-07-31 14:23:01 +03002776 return -EIO;
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03002777
2778 *result = ctl;
2779 return 0;
2780}
2781
Avi Kivity110312c2010-12-21 12:54:20 +02002782static __init bool allow_1_setting(u32 msr, u32 ctl)
2783{
2784 u32 vmx_msr_low, vmx_msr_high;
2785
2786 rdmsr(msr, vmx_msr_low, vmx_msr_high);
2787 return vmx_msr_high & ctl;
2788}
2789
Yang, Sheng002c7f72007-07-31 14:23:01 +03002790static __init int setup_vmcs_config(struct vmcs_config *vmcs_conf)
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03002791{
2792 u32 vmx_msr_low, vmx_msr_high;
Sheng Yangd56f5462008-04-25 10:13:16 +08002793 u32 min, opt, min2, opt2;
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03002794 u32 _pin_based_exec_control = 0;
2795 u32 _cpu_based_exec_control = 0;
Sheng Yangf78e0e22007-10-29 09:40:42 +08002796 u32 _cpu_based_2nd_exec_control = 0;
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03002797 u32 _vmexit_control = 0;
2798 u32 _vmentry_control = 0;
2799
Raghavendra K T10166742012-02-07 23:19:20 +05302800 min = CPU_BASED_HLT_EXITING |
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03002801#ifdef CONFIG_X86_64
2802 CPU_BASED_CR8_LOAD_EXITING |
2803 CPU_BASED_CR8_STORE_EXITING |
2804#endif
Sheng Yangd56f5462008-04-25 10:13:16 +08002805 CPU_BASED_CR3_LOAD_EXITING |
2806 CPU_BASED_CR3_STORE_EXITING |
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03002807 CPU_BASED_USE_IO_BITMAPS |
2808 CPU_BASED_MOV_DR_EXITING |
Marcelo Tosattia7052892008-09-23 13:18:35 -03002809 CPU_BASED_USE_TSC_OFFSETING |
Sheng Yang59708672009-12-15 13:29:54 +08002810 CPU_BASED_MWAIT_EXITING |
2811 CPU_BASED_MONITOR_EXITING |
Avi Kivityfee84b02011-11-10 14:57:25 +02002812 CPU_BASED_INVLPG_EXITING |
2813 CPU_BASED_RDPMC_EXITING;
Anthony Liguori443381a2010-12-06 10:53:38 -06002814
Sheng Yangf78e0e22007-10-29 09:40:42 +08002815 opt = CPU_BASED_TPR_SHADOW |
Sheng Yang25c5f222008-03-28 13:18:56 +08002816 CPU_BASED_USE_MSR_BITMAPS |
Sheng Yangf78e0e22007-10-29 09:40:42 +08002817 CPU_BASED_ACTIVATE_SECONDARY_CONTROLS;
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03002818 if (adjust_vmx_controls(min, opt, MSR_IA32_VMX_PROCBASED_CTLS,
2819 &_cpu_based_exec_control) < 0)
Yang, Sheng002c7f72007-07-31 14:23:01 +03002820 return -EIO;
Yang, Sheng6e5d8652007-09-12 18:03:11 +08002821#ifdef CONFIG_X86_64
2822 if ((_cpu_based_exec_control & CPU_BASED_TPR_SHADOW))
2823 _cpu_based_exec_control &= ~CPU_BASED_CR8_LOAD_EXITING &
2824 ~CPU_BASED_CR8_STORE_EXITING;
2825#endif
Sheng Yangf78e0e22007-10-29 09:40:42 +08002826 if (_cpu_based_exec_control & CPU_BASED_ACTIVATE_SECONDARY_CONTROLS) {
Sheng Yangd56f5462008-04-25 10:13:16 +08002827 min2 = 0;
2828 opt2 = SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES |
Yang Zhang8d146952013-01-25 10:18:50 +08002829 SECONDARY_EXEC_VIRTUALIZE_X2APIC_MODE |
Sheng Yang2384d2b2008-01-17 15:14:33 +08002830 SECONDARY_EXEC_WBINVD_EXITING |
Sheng Yangd56f5462008-04-25 10:13:16 +08002831 SECONDARY_EXEC_ENABLE_VPID |
Nitin A Kamble3a624e22009-06-08 11:34:16 -07002832 SECONDARY_EXEC_ENABLE_EPT |
Zhai, Edwin4b8d54f2009-10-09 18:03:20 +08002833 SECONDARY_EXEC_UNRESTRICTED_GUEST |
Sheng Yang4e47c7a2009-12-18 16:48:47 +08002834 SECONDARY_EXEC_PAUSE_LOOP_EXITING |
Mao, Junjiead756a12012-07-02 01:18:48 +00002835 SECONDARY_EXEC_RDTSCP |
Yang Zhang83d4c282013-01-25 10:18:49 +08002836 SECONDARY_EXEC_ENABLE_INVPCID |
Yang Zhangc7c9c562013-01-25 10:18:51 +08002837 SECONDARY_EXEC_APIC_REGISTER_VIRT |
Abel Gordonabc4fc52013-04-18 14:35:25 +03002838 SECONDARY_EXEC_VIRTUAL_INTR_DELIVERY |
2839 SECONDARY_EXEC_SHADOW_VMCS;
Sheng Yangd56f5462008-04-25 10:13:16 +08002840 if (adjust_vmx_controls(min2, opt2,
2841 MSR_IA32_VMX_PROCBASED_CTLS2,
Sheng Yangf78e0e22007-10-29 09:40:42 +08002842 &_cpu_based_2nd_exec_control) < 0)
2843 return -EIO;
2844 }
2845#ifndef CONFIG_X86_64
2846 if (!(_cpu_based_2nd_exec_control &
2847 SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES))
2848 _cpu_based_exec_control &= ~CPU_BASED_TPR_SHADOW;
2849#endif
Yang Zhang83d4c282013-01-25 10:18:49 +08002850
2851 if (!(_cpu_based_exec_control & CPU_BASED_TPR_SHADOW))
2852 _cpu_based_2nd_exec_control &= ~(
Yang Zhang8d146952013-01-25 10:18:50 +08002853 SECONDARY_EXEC_APIC_REGISTER_VIRT |
Yang Zhangc7c9c562013-01-25 10:18:51 +08002854 SECONDARY_EXEC_VIRTUALIZE_X2APIC_MODE |
2855 SECONDARY_EXEC_VIRTUAL_INTR_DELIVERY);
Yang Zhang83d4c282013-01-25 10:18:49 +08002856
Sheng Yangd56f5462008-04-25 10:13:16 +08002857 if (_cpu_based_2nd_exec_control & SECONDARY_EXEC_ENABLE_EPT) {
Marcelo Tosattia7052892008-09-23 13:18:35 -03002858 /* CR3 accesses and invlpg don't need to cause VM Exits when EPT
2859 enabled */
Gleb Natapov5fff7d22009-08-27 18:41:30 +03002860 _cpu_based_exec_control &= ~(CPU_BASED_CR3_LOAD_EXITING |
2861 CPU_BASED_CR3_STORE_EXITING |
2862 CPU_BASED_INVLPG_EXITING);
Sheng Yangd56f5462008-04-25 10:13:16 +08002863 rdmsr(MSR_IA32_VMX_EPT_VPID_CAP,
2864 vmx_capability.ept, vmx_capability.vpid);
2865 }
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03002866
Paolo Bonzini81908bf2014-02-21 10:32:27 +01002867 min = VM_EXIT_SAVE_DEBUG_CONTROLS;
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03002868#ifdef CONFIG_X86_64
2869 min |= VM_EXIT_HOST_ADDR_SPACE_SIZE;
2870#endif
Yang Zhanga547c6d2013-04-11 19:25:10 +08002871 opt = VM_EXIT_SAVE_IA32_PAT | VM_EXIT_LOAD_IA32_PAT |
Liu, Jinsongda8999d2014-02-24 10:55:46 +00002872 VM_EXIT_ACK_INTR_ON_EXIT | VM_EXIT_CLEAR_BNDCFGS;
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03002873 if (adjust_vmx_controls(min, opt, MSR_IA32_VMX_EXIT_CTLS,
2874 &_vmexit_control) < 0)
Yang, Sheng002c7f72007-07-31 14:23:01 +03002875 return -EIO;
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03002876
Yang Zhang01e439b2013-04-11 19:25:12 +08002877 min = PIN_BASED_EXT_INTR_MASK | PIN_BASED_NMI_EXITING;
2878 opt = PIN_BASED_VIRTUAL_NMIS | PIN_BASED_POSTED_INTR;
2879 if (adjust_vmx_controls(min, opt, MSR_IA32_VMX_PINBASED_CTLS,
2880 &_pin_based_exec_control) < 0)
2881 return -EIO;
2882
2883 if (!(_cpu_based_2nd_exec_control &
2884 SECONDARY_EXEC_VIRTUAL_INTR_DELIVERY) ||
2885 !(_vmexit_control & VM_EXIT_ACK_INTR_ON_EXIT))
2886 _pin_based_exec_control &= ~PIN_BASED_POSTED_INTR;
2887
Paolo Bonzinic845f9c2014-02-21 10:55:44 +01002888 min = VM_ENTRY_LOAD_DEBUG_CONTROLS;
Liu, Jinsongda8999d2014-02-24 10:55:46 +00002889 opt = VM_ENTRY_LOAD_IA32_PAT | VM_ENTRY_LOAD_BNDCFGS;
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03002890 if (adjust_vmx_controls(min, opt, MSR_IA32_VMX_ENTRY_CTLS,
2891 &_vmentry_control) < 0)
Yang, Sheng002c7f72007-07-31 14:23:01 +03002892 return -EIO;
Avi Kivity6aa8b732006-12-10 02:21:36 -08002893
Nguyen Anh Quynhc68876f2006-12-29 16:49:54 -08002894 rdmsr(MSR_IA32_VMX_BASIC, vmx_msr_low, vmx_msr_high);
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03002895
2896 /* IA-32 SDM Vol 3B: VMCS size is never greater than 4kB. */
2897 if ((vmx_msr_high & 0x1fff) > PAGE_SIZE)
Yang, Sheng002c7f72007-07-31 14:23:01 +03002898 return -EIO;
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03002899
2900#ifdef CONFIG_X86_64
2901 /* IA-32 SDM Vol 3B: 64-bit CPUs always have VMX_BASIC_MSR[48]==0. */
2902 if (vmx_msr_high & (1u<<16))
Yang, Sheng002c7f72007-07-31 14:23:01 +03002903 return -EIO;
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03002904#endif
2905
2906 /* Require Write-Back (WB) memory type for VMCS accesses. */
2907 if (((vmx_msr_high >> 18) & 15) != 6)
Yang, Sheng002c7f72007-07-31 14:23:01 +03002908 return -EIO;
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03002909
Yang, Sheng002c7f72007-07-31 14:23:01 +03002910 vmcs_conf->size = vmx_msr_high & 0x1fff;
2911 vmcs_conf->order = get_order(vmcs_config.size);
2912 vmcs_conf->revision_id = vmx_msr_low;
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03002913
Yang, Sheng002c7f72007-07-31 14:23:01 +03002914 vmcs_conf->pin_based_exec_ctrl = _pin_based_exec_control;
2915 vmcs_conf->cpu_based_exec_ctrl = _cpu_based_exec_control;
Sheng Yangf78e0e22007-10-29 09:40:42 +08002916 vmcs_conf->cpu_based_2nd_exec_ctrl = _cpu_based_2nd_exec_control;
Yang, Sheng002c7f72007-07-31 14:23:01 +03002917 vmcs_conf->vmexit_ctrl = _vmexit_control;
2918 vmcs_conf->vmentry_ctrl = _vmentry_control;
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03002919
Avi Kivity110312c2010-12-21 12:54:20 +02002920 cpu_has_load_ia32_efer =
2921 allow_1_setting(MSR_IA32_VMX_ENTRY_CTLS,
2922 VM_ENTRY_LOAD_IA32_EFER)
2923 && allow_1_setting(MSR_IA32_VMX_EXIT_CTLS,
2924 VM_EXIT_LOAD_IA32_EFER);
2925
Gleb Natapov8bf00a52011-10-05 14:01:22 +02002926 cpu_has_load_perf_global_ctrl =
2927 allow_1_setting(MSR_IA32_VMX_ENTRY_CTLS,
2928 VM_ENTRY_LOAD_IA32_PERF_GLOBAL_CTRL)
2929 && allow_1_setting(MSR_IA32_VMX_EXIT_CTLS,
2930 VM_EXIT_LOAD_IA32_PERF_GLOBAL_CTRL);
2931
2932 /*
2933 * Some cpus support VM_ENTRY_(LOAD|SAVE)_IA32_PERF_GLOBAL_CTRL
2934 * but due to arrata below it can't be used. Workaround is to use
2935 * msr load mechanism to switch IA32_PERF_GLOBAL_CTRL.
2936 *
2937 * VM Exit May Incorrectly Clear IA32_PERF_GLOBAL_CTRL [34:32]
2938 *
2939 * AAK155 (model 26)
2940 * AAP115 (model 30)
2941 * AAT100 (model 37)
2942 * BC86,AAY89,BD102 (model 44)
2943 * BA97 (model 46)
2944 *
2945 */
2946 if (cpu_has_load_perf_global_ctrl && boot_cpu_data.x86 == 0x6) {
2947 switch (boot_cpu_data.x86_model) {
2948 case 26:
2949 case 30:
2950 case 37:
2951 case 44:
2952 case 46:
2953 cpu_has_load_perf_global_ctrl = false;
2954 printk_once(KERN_WARNING"kvm: VM_EXIT_LOAD_IA32_PERF_GLOBAL_CTRL "
2955 "does not work properly. Using workaround\n");
2956 break;
2957 default:
2958 break;
2959 }
2960 }
2961
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03002962 return 0;
Nguyen Anh Quynhc68876f2006-12-29 16:49:54 -08002963}
Avi Kivity6aa8b732006-12-10 02:21:36 -08002964
2965static struct vmcs *alloc_vmcs_cpu(int cpu)
2966{
2967 int node = cpu_to_node(cpu);
2968 struct page *pages;
2969 struct vmcs *vmcs;
2970
Mel Gorman6484eb32009-06-16 15:31:54 -07002971 pages = alloc_pages_exact_node(node, GFP_KERNEL, vmcs_config.order);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002972 if (!pages)
2973 return NULL;
2974 vmcs = page_address(pages);
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03002975 memset(vmcs, 0, vmcs_config.size);
2976 vmcs->revision_id = vmcs_config.revision_id; /* vmcs revision id */
Avi Kivity6aa8b732006-12-10 02:21:36 -08002977 return vmcs;
2978}
2979
2980static struct vmcs *alloc_vmcs(void)
2981{
Ingo Molnard3b2c332007-01-05 16:36:23 -08002982 return alloc_vmcs_cpu(raw_smp_processor_id());
Avi Kivity6aa8b732006-12-10 02:21:36 -08002983}
2984
2985static void free_vmcs(struct vmcs *vmcs)
2986{
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03002987 free_pages((unsigned long)vmcs, vmcs_config.order);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002988}
2989
Nadav Har'Eld462b812011-05-24 15:26:10 +03002990/*
2991 * Free a VMCS, but before that VMCLEAR it on the CPU where it was last loaded
2992 */
2993static void free_loaded_vmcs(struct loaded_vmcs *loaded_vmcs)
2994{
2995 if (!loaded_vmcs->vmcs)
2996 return;
2997 loaded_vmcs_clear(loaded_vmcs);
2998 free_vmcs(loaded_vmcs->vmcs);
2999 loaded_vmcs->vmcs = NULL;
3000}
3001
Sam Ravnborg39959582007-06-01 00:47:13 -07003002static void free_kvm_area(void)
Avi Kivity6aa8b732006-12-10 02:21:36 -08003003{
3004 int cpu;
3005
Zachary Amsden3230bb42009-09-29 11:38:37 -10003006 for_each_possible_cpu(cpu) {
Avi Kivity6aa8b732006-12-10 02:21:36 -08003007 free_vmcs(per_cpu(vmxarea, cpu));
Zachary Amsden3230bb42009-09-29 11:38:37 -10003008 per_cpu(vmxarea, cpu) = NULL;
3009 }
Avi Kivity6aa8b732006-12-10 02:21:36 -08003010}
3011
Avi Kivity6aa8b732006-12-10 02:21:36 -08003012static __init int alloc_kvm_area(void)
3013{
3014 int cpu;
3015
Zachary Amsden3230bb42009-09-29 11:38:37 -10003016 for_each_possible_cpu(cpu) {
Avi Kivity6aa8b732006-12-10 02:21:36 -08003017 struct vmcs *vmcs;
3018
3019 vmcs = alloc_vmcs_cpu(cpu);
3020 if (!vmcs) {
3021 free_kvm_area();
3022 return -ENOMEM;
3023 }
3024
3025 per_cpu(vmxarea, cpu) = vmcs;
3026 }
3027 return 0;
3028}
3029
3030static __init int hardware_setup(void)
3031{
Yang, Sheng002c7f72007-07-31 14:23:01 +03003032 if (setup_vmcs_config(&vmcs_config) < 0)
3033 return -EIO;
Joerg Roedel50a37eb2008-01-31 14:57:38 +01003034
3035 if (boot_cpu_has(X86_FEATURE_NX))
3036 kvm_enable_efer_bits(EFER_NX);
3037
Sheng Yang93ba03c2009-04-01 15:52:32 +08003038 if (!cpu_has_vmx_vpid())
3039 enable_vpid = 0;
Abel Gordonabc4fc52013-04-18 14:35:25 +03003040 if (!cpu_has_vmx_shadow_vmcs())
3041 enable_shadow_vmcs = 0;
Sheng Yang93ba03c2009-04-01 15:52:32 +08003042
Sheng Yang4bc9b982010-06-02 14:05:24 +08003043 if (!cpu_has_vmx_ept() ||
3044 !cpu_has_vmx_ept_4levels()) {
Sheng Yang93ba03c2009-04-01 15:52:32 +08003045 enable_ept = 0;
Nitin A Kamble3a624e22009-06-08 11:34:16 -07003046 enable_unrestricted_guest = 0;
Xudong Hao83c3a332012-05-28 19:33:35 +08003047 enable_ept_ad_bits = 0;
Nitin A Kamble3a624e22009-06-08 11:34:16 -07003048 }
3049
Xudong Hao83c3a332012-05-28 19:33:35 +08003050 if (!cpu_has_vmx_ept_ad_bits())
3051 enable_ept_ad_bits = 0;
3052
Nitin A Kamble3a624e22009-06-08 11:34:16 -07003053 if (!cpu_has_vmx_unrestricted_guest())
3054 enable_unrestricted_guest = 0;
Sheng Yang93ba03c2009-04-01 15:52:32 +08003055
3056 if (!cpu_has_vmx_flexpriority())
3057 flexpriority_enabled = 0;
3058
Gleb Natapov95ba8273132009-04-21 17:45:08 +03003059 if (!cpu_has_vmx_tpr_shadow())
3060 kvm_x86_ops->update_cr8_intercept = NULL;
3061
Marcelo Tosatti54dee992009-06-11 12:07:44 -03003062 if (enable_ept && !cpu_has_vmx_ept_2m_page())
3063 kvm_disable_largepages();
3064
Zhai, Edwin4b8d54f2009-10-09 18:03:20 +08003065 if (!cpu_has_vmx_ple())
3066 ple_gap = 0;
3067
Yang Zhang01e439b2013-04-11 19:25:12 +08003068 if (!cpu_has_vmx_apicv())
3069 enable_apicv = 0;
Yang Zhangc7c9c562013-01-25 10:18:51 +08003070
Yang Zhang01e439b2013-04-11 19:25:12 +08003071 if (enable_apicv)
Yang Zhangc7c9c562013-01-25 10:18:51 +08003072 kvm_x86_ops->update_cr8_intercept = NULL;
Yang Zhanga20ed542013-04-11 19:25:15 +08003073 else {
Yang Zhangc7c9c562013-01-25 10:18:51 +08003074 kvm_x86_ops->hwapic_irr_update = NULL;
Yang Zhanga20ed542013-04-11 19:25:15 +08003075 kvm_x86_ops->deliver_posted_interrupt = NULL;
3076 kvm_x86_ops->sync_pir_to_irr = vmx_sync_pir_to_irr_dummy;
3077 }
Yang Zhang83d4c282013-01-25 10:18:49 +08003078
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03003079 if (nested)
3080 nested_vmx_setup_ctls_msrs();
3081
Avi Kivity6aa8b732006-12-10 02:21:36 -08003082 return alloc_kvm_area();
3083}
3084
3085static __exit void hardware_unsetup(void)
3086{
3087 free_kvm_area();
3088}
3089
Gleb Natapov14168782013-01-21 15:36:49 +02003090static bool emulation_required(struct kvm_vcpu *vcpu)
3091{
3092 return emulate_invalid_guest_state && !guest_state_valid(vcpu);
3093}
3094
Gleb Natapov91b0aa22013-01-21 15:36:47 +02003095static void fix_pmode_seg(struct kvm_vcpu *vcpu, int seg,
Gleb Natapovd99e4152012-12-20 16:57:45 +02003096 struct kvm_segment *save)
Avi Kivity6aa8b732006-12-10 02:21:36 -08003097{
Gleb Natapovd99e4152012-12-20 16:57:45 +02003098 if (!emulate_invalid_guest_state) {
3099 /*
3100 * CS and SS RPL should be equal during guest entry according
3101 * to VMX spec, but in reality it is not always so. Since vcpu
3102 * is in the middle of the transition from real mode to
3103 * protected mode it is safe to assume that RPL 0 is a good
3104 * default value.
3105 */
3106 if (seg == VCPU_SREG_CS || seg == VCPU_SREG_SS)
3107 save->selector &= ~SELECTOR_RPL_MASK;
3108 save->dpl = save->selector & SELECTOR_RPL_MASK;
3109 save->s = 1;
Avi Kivity6aa8b732006-12-10 02:21:36 -08003110 }
Gleb Natapovd99e4152012-12-20 16:57:45 +02003111 vmx_set_segment(vcpu, save, seg);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003112}
3113
3114static void enter_pmode(struct kvm_vcpu *vcpu)
3115{
3116 unsigned long flags;
Mohammed Gamala89a8fb2008-08-17 16:42:16 +03003117 struct vcpu_vmx *vmx = to_vmx(vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003118
Gleb Natapovd99e4152012-12-20 16:57:45 +02003119 /*
3120 * Update real mode segment cache. It may be not up-to-date if sement
3121 * register was written while vcpu was in a guest mode.
3122 */
3123 vmx_get_segment(vcpu, &vmx->rmode.segs[VCPU_SREG_ES], VCPU_SREG_ES);
3124 vmx_get_segment(vcpu, &vmx->rmode.segs[VCPU_SREG_DS], VCPU_SREG_DS);
3125 vmx_get_segment(vcpu, &vmx->rmode.segs[VCPU_SREG_FS], VCPU_SREG_FS);
3126 vmx_get_segment(vcpu, &vmx->rmode.segs[VCPU_SREG_GS], VCPU_SREG_GS);
3127 vmx_get_segment(vcpu, &vmx->rmode.segs[VCPU_SREG_SS], VCPU_SREG_SS);
3128 vmx_get_segment(vcpu, &vmx->rmode.segs[VCPU_SREG_CS], VCPU_SREG_CS);
3129
Avi Kivity7ffd92c2009-06-09 14:10:45 +03003130 vmx->rmode.vm86_active = 0;
Avi Kivity6aa8b732006-12-10 02:21:36 -08003131
Avi Kivity2fb92db2011-04-27 19:42:18 +03003132 vmx_segment_cache_clear(vmx);
3133
Avi Kivityf5f7b2f2012-08-21 17:07:00 +03003134 vmx_set_segment(vcpu, &vmx->rmode.segs[VCPU_SREG_TR], VCPU_SREG_TR);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003135
3136 flags = vmcs_readl(GUEST_RFLAGS);
Avi Kivity78ac8b42010-04-08 18:19:35 +03003137 flags &= RMODE_GUEST_OWNED_EFLAGS_BITS;
3138 flags |= vmx->rmode.save_rflags & ~RMODE_GUEST_OWNED_EFLAGS_BITS;
Avi Kivity6aa8b732006-12-10 02:21:36 -08003139 vmcs_writel(GUEST_RFLAGS, flags);
3140
Rusty Russell66aee912007-07-17 23:34:16 +10003141 vmcs_writel(GUEST_CR4, (vmcs_readl(GUEST_CR4) & ~X86_CR4_VME) |
3142 (vmcs_readl(CR4_READ_SHADOW) & X86_CR4_VME));
Avi Kivity6aa8b732006-12-10 02:21:36 -08003143
3144 update_exception_bitmap(vcpu);
3145
Gleb Natapov91b0aa22013-01-21 15:36:47 +02003146 fix_pmode_seg(vcpu, VCPU_SREG_CS, &vmx->rmode.segs[VCPU_SREG_CS]);
3147 fix_pmode_seg(vcpu, VCPU_SREG_SS, &vmx->rmode.segs[VCPU_SREG_SS]);
3148 fix_pmode_seg(vcpu, VCPU_SREG_ES, &vmx->rmode.segs[VCPU_SREG_ES]);
3149 fix_pmode_seg(vcpu, VCPU_SREG_DS, &vmx->rmode.segs[VCPU_SREG_DS]);
3150 fix_pmode_seg(vcpu, VCPU_SREG_FS, &vmx->rmode.segs[VCPU_SREG_FS]);
3151 fix_pmode_seg(vcpu, VCPU_SREG_GS, &vmx->rmode.segs[VCPU_SREG_GS]);
Gleb Natapov1f3141e2013-01-21 15:36:41 +02003152
3153 /* CPL is always 0 when CPU enters protected mode */
3154 __set_bit(VCPU_EXREG_CPL, (ulong *)&vcpu->arch.regs_avail);
3155 vmx->cpl = 0;
Avi Kivity6aa8b732006-12-10 02:21:36 -08003156}
3157
Avi Kivityf5f7b2f2012-08-21 17:07:00 +03003158static void fix_rmode_seg(int seg, struct kvm_segment *save)
Avi Kivity6aa8b732006-12-10 02:21:36 -08003159{
Mathias Krause772e0312012-08-30 01:30:19 +02003160 const struct kvm_vmx_segment_field *sf = &kvm_vmx_segment_fields[seg];
Gleb Natapovd99e4152012-12-20 16:57:45 +02003161 struct kvm_segment var = *save;
Avi Kivity6aa8b732006-12-10 02:21:36 -08003162
Gleb Natapovd99e4152012-12-20 16:57:45 +02003163 var.dpl = 0x3;
3164 if (seg == VCPU_SREG_CS)
3165 var.type = 0x3;
3166
3167 if (!emulate_invalid_guest_state) {
3168 var.selector = var.base >> 4;
3169 var.base = var.base & 0xffff0;
3170 var.limit = 0xffff;
3171 var.g = 0;
3172 var.db = 0;
3173 var.present = 1;
3174 var.s = 1;
3175 var.l = 0;
3176 var.unusable = 0;
3177 var.type = 0x3;
3178 var.avl = 0;
3179 if (save->base & 0xf)
3180 printk_once(KERN_WARNING "kvm: segment base is not "
3181 "paragraph aligned when entering "
3182 "protected mode (seg=%d)", seg);
3183 }
3184
3185 vmcs_write16(sf->selector, var.selector);
3186 vmcs_write32(sf->base, var.base);
3187 vmcs_write32(sf->limit, var.limit);
3188 vmcs_write32(sf->ar_bytes, vmx_segment_access_rights(&var));
Avi Kivity6aa8b732006-12-10 02:21:36 -08003189}
3190
3191static void enter_rmode(struct kvm_vcpu *vcpu)
3192{
3193 unsigned long flags;
Mohammed Gamala89a8fb2008-08-17 16:42:16 +03003194 struct vcpu_vmx *vmx = to_vmx(vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003195
Avi Kivityf5f7b2f2012-08-21 17:07:00 +03003196 vmx_get_segment(vcpu, &vmx->rmode.segs[VCPU_SREG_TR], VCPU_SREG_TR);
3197 vmx_get_segment(vcpu, &vmx->rmode.segs[VCPU_SREG_ES], VCPU_SREG_ES);
3198 vmx_get_segment(vcpu, &vmx->rmode.segs[VCPU_SREG_DS], VCPU_SREG_DS);
3199 vmx_get_segment(vcpu, &vmx->rmode.segs[VCPU_SREG_FS], VCPU_SREG_FS);
3200 vmx_get_segment(vcpu, &vmx->rmode.segs[VCPU_SREG_GS], VCPU_SREG_GS);
Gleb Natapovc6ad11532012-12-12 19:10:51 +02003201 vmx_get_segment(vcpu, &vmx->rmode.segs[VCPU_SREG_SS], VCPU_SREG_SS);
3202 vmx_get_segment(vcpu, &vmx->rmode.segs[VCPU_SREG_CS], VCPU_SREG_CS);
Avi Kivityf5f7b2f2012-08-21 17:07:00 +03003203
Avi Kivity7ffd92c2009-06-09 14:10:45 +03003204 vmx->rmode.vm86_active = 1;
Avi Kivity6aa8b732006-12-10 02:21:36 -08003205
Gleb Natapov776e58e2011-03-13 12:34:27 +02003206 /*
3207 * Very old userspace does not call KVM_SET_TSS_ADDR before entering
Jan Kiszka4918c6c2013-03-15 08:38:56 +01003208 * vcpu. Warn the user that an update is overdue.
Gleb Natapov776e58e2011-03-13 12:34:27 +02003209 */
Jan Kiszka4918c6c2013-03-15 08:38:56 +01003210 if (!vcpu->kvm->arch.tss_addr)
Gleb Natapov776e58e2011-03-13 12:34:27 +02003211 printk_once(KERN_WARNING "kvm: KVM_SET_TSS_ADDR need to be "
3212 "called before entering vcpu\n");
Gleb Natapov776e58e2011-03-13 12:34:27 +02003213
Avi Kivity2fb92db2011-04-27 19:42:18 +03003214 vmx_segment_cache_clear(vmx);
3215
Jan Kiszka4918c6c2013-03-15 08:38:56 +01003216 vmcs_writel(GUEST_TR_BASE, vcpu->kvm->arch.tss_addr);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003217 vmcs_write32(GUEST_TR_LIMIT, RMODE_TSS_SIZE - 1);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003218 vmcs_write32(GUEST_TR_AR_BYTES, 0x008b);
3219
3220 flags = vmcs_readl(GUEST_RFLAGS);
Avi Kivity78ac8b42010-04-08 18:19:35 +03003221 vmx->rmode.save_rflags = flags;
Avi Kivity6aa8b732006-12-10 02:21:36 -08003222
Glauber de Oliveira Costa053de042008-01-30 13:31:27 +01003223 flags |= X86_EFLAGS_IOPL | X86_EFLAGS_VM;
Avi Kivity6aa8b732006-12-10 02:21:36 -08003224
3225 vmcs_writel(GUEST_RFLAGS, flags);
Rusty Russell66aee912007-07-17 23:34:16 +10003226 vmcs_writel(GUEST_CR4, vmcs_readl(GUEST_CR4) | X86_CR4_VME);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003227 update_exception_bitmap(vcpu);
3228
Gleb Natapovd99e4152012-12-20 16:57:45 +02003229 fix_rmode_seg(VCPU_SREG_SS, &vmx->rmode.segs[VCPU_SREG_SS]);
3230 fix_rmode_seg(VCPU_SREG_CS, &vmx->rmode.segs[VCPU_SREG_CS]);
3231 fix_rmode_seg(VCPU_SREG_ES, &vmx->rmode.segs[VCPU_SREG_ES]);
3232 fix_rmode_seg(VCPU_SREG_DS, &vmx->rmode.segs[VCPU_SREG_DS]);
3233 fix_rmode_seg(VCPU_SREG_GS, &vmx->rmode.segs[VCPU_SREG_GS]);
3234 fix_rmode_seg(VCPU_SREG_FS, &vmx->rmode.segs[VCPU_SREG_FS]);
Mohammed Gamala89a8fb2008-08-17 16:42:16 +03003235
Eddie Dong8668a3c2007-10-10 14:26:45 +08003236 kvm_mmu_reset_context(vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003237}
3238
Amit Shah401d10d2009-02-20 22:53:37 +05303239static void vmx_set_efer(struct kvm_vcpu *vcpu, u64 efer)
3240{
3241 struct vcpu_vmx *vmx = to_vmx(vcpu);
Avi Kivity26bb0982009-09-07 11:14:12 +03003242 struct shared_msr_entry *msr = find_msr_entry(vmx, MSR_EFER);
3243
3244 if (!msr)
3245 return;
Amit Shah401d10d2009-02-20 22:53:37 +05303246
Avi Kivity44ea2b12009-09-06 15:55:37 +03003247 /*
3248 * Force kernel_gs_base reloading before EFER changes, as control
3249 * of this msr depends on is_long_mode().
3250 */
3251 vmx_load_host_state(to_vmx(vcpu));
Avi Kivityf6801df2010-01-21 15:31:50 +02003252 vcpu->arch.efer = efer;
Amit Shah401d10d2009-02-20 22:53:37 +05303253 if (efer & EFER_LMA) {
Gleb Natapov2961e8762013-11-25 15:37:13 +02003254 vm_entry_controls_setbit(to_vmx(vcpu), VM_ENTRY_IA32E_MODE);
Amit Shah401d10d2009-02-20 22:53:37 +05303255 msr->data = efer;
3256 } else {
Gleb Natapov2961e8762013-11-25 15:37:13 +02003257 vm_entry_controls_clearbit(to_vmx(vcpu), VM_ENTRY_IA32E_MODE);
Amit Shah401d10d2009-02-20 22:53:37 +05303258
3259 msr->data = efer & ~EFER_LME;
3260 }
3261 setup_msrs(vmx);
3262}
3263
Avi Kivity05b3e0c2006-12-13 00:33:45 -08003264#ifdef CONFIG_X86_64
Avi Kivity6aa8b732006-12-10 02:21:36 -08003265
3266static void enter_lmode(struct kvm_vcpu *vcpu)
3267{
3268 u32 guest_tr_ar;
3269
Avi Kivity2fb92db2011-04-27 19:42:18 +03003270 vmx_segment_cache_clear(to_vmx(vcpu));
3271
Avi Kivity6aa8b732006-12-10 02:21:36 -08003272 guest_tr_ar = vmcs_read32(GUEST_TR_AR_BYTES);
3273 if ((guest_tr_ar & AR_TYPE_MASK) != AR_TYPE_BUSY_64_TSS) {
Jan Kiszkabd801582011-09-12 11:26:22 +02003274 pr_debug_ratelimited("%s: tss fixup for long mode. \n",
3275 __func__);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003276 vmcs_write32(GUEST_TR_AR_BYTES,
3277 (guest_tr_ar & ~AR_TYPE_MASK)
3278 | AR_TYPE_BUSY_64_TSS);
3279 }
Avi Kivityda38f432010-07-06 11:30:49 +03003280 vmx_set_efer(vcpu, vcpu->arch.efer | EFER_LMA);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003281}
3282
3283static void exit_lmode(struct kvm_vcpu *vcpu)
3284{
Gleb Natapov2961e8762013-11-25 15:37:13 +02003285 vm_entry_controls_clearbit(to_vmx(vcpu), VM_ENTRY_IA32E_MODE);
Avi Kivityda38f432010-07-06 11:30:49 +03003286 vmx_set_efer(vcpu, vcpu->arch.efer & ~EFER_LMA);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003287}
3288
3289#endif
3290
Sheng Yang2384d2b2008-01-17 15:14:33 +08003291static void vmx_flush_tlb(struct kvm_vcpu *vcpu)
3292{
Gui Jianfengb9d762f2010-06-07 10:32:29 +08003293 vpid_sync_context(to_vmx(vcpu));
Xiao Guangrongdd180b32010-07-03 16:02:42 +08003294 if (enable_ept) {
3295 if (!VALID_PAGE(vcpu->arch.mmu.root_hpa))
3296 return;
Sheng Yang4e1096d2008-07-06 19:16:51 +08003297 ept_sync_context(construct_eptp(vcpu->arch.mmu.root_hpa));
Xiao Guangrongdd180b32010-07-03 16:02:42 +08003298 }
Sheng Yang2384d2b2008-01-17 15:14:33 +08003299}
3300
Avi Kivitye8467fd2009-12-29 18:43:06 +02003301static void vmx_decache_cr0_guest_bits(struct kvm_vcpu *vcpu)
3302{
3303 ulong cr0_guest_owned_bits = vcpu->arch.cr0_guest_owned_bits;
3304
3305 vcpu->arch.cr0 &= ~cr0_guest_owned_bits;
3306 vcpu->arch.cr0 |= vmcs_readl(GUEST_CR0) & cr0_guest_owned_bits;
3307}
3308
Avi Kivityaff48ba2010-12-05 18:56:11 +02003309static void vmx_decache_cr3(struct kvm_vcpu *vcpu)
3310{
3311 if (enable_ept && is_paging(vcpu))
3312 vcpu->arch.cr3 = vmcs_readl(GUEST_CR3);
3313 __set_bit(VCPU_EXREG_CR3, (ulong *)&vcpu->arch.regs_avail);
3314}
3315
Anthony Liguori25c4c272007-04-27 09:29:21 +03003316static void vmx_decache_cr4_guest_bits(struct kvm_vcpu *vcpu)
Avi Kivity399badf2007-01-05 16:36:38 -08003317{
Avi Kivityfc78f512009-12-07 12:16:48 +02003318 ulong cr4_guest_owned_bits = vcpu->arch.cr4_guest_owned_bits;
3319
3320 vcpu->arch.cr4 &= ~cr4_guest_owned_bits;
3321 vcpu->arch.cr4 |= vmcs_readl(GUEST_CR4) & cr4_guest_owned_bits;
Avi Kivity399badf2007-01-05 16:36:38 -08003322}
3323
Sheng Yang14394422008-04-28 12:24:45 +08003324static void ept_load_pdptrs(struct kvm_vcpu *vcpu)
3325{
Gleb Natapovd0d538b2013-10-09 19:13:19 +03003326 struct kvm_mmu *mmu = vcpu->arch.walk_mmu;
3327
Avi Kivity6de4f3a2009-05-31 22:58:47 +03003328 if (!test_bit(VCPU_EXREG_PDPTR,
3329 (unsigned long *)&vcpu->arch.regs_dirty))
3330 return;
3331
Sheng Yang14394422008-04-28 12:24:45 +08003332 if (is_paging(vcpu) && is_pae(vcpu) && !is_long_mode(vcpu)) {
Gleb Natapovd0d538b2013-10-09 19:13:19 +03003333 vmcs_write64(GUEST_PDPTR0, mmu->pdptrs[0]);
3334 vmcs_write64(GUEST_PDPTR1, mmu->pdptrs[1]);
3335 vmcs_write64(GUEST_PDPTR2, mmu->pdptrs[2]);
3336 vmcs_write64(GUEST_PDPTR3, mmu->pdptrs[3]);
Sheng Yang14394422008-04-28 12:24:45 +08003337 }
3338}
3339
Avi Kivity8f5d5492009-05-31 18:41:29 +03003340static void ept_save_pdptrs(struct kvm_vcpu *vcpu)
3341{
Gleb Natapovd0d538b2013-10-09 19:13:19 +03003342 struct kvm_mmu *mmu = vcpu->arch.walk_mmu;
3343
Avi Kivity8f5d5492009-05-31 18:41:29 +03003344 if (is_paging(vcpu) && is_pae(vcpu) && !is_long_mode(vcpu)) {
Gleb Natapovd0d538b2013-10-09 19:13:19 +03003345 mmu->pdptrs[0] = vmcs_read64(GUEST_PDPTR0);
3346 mmu->pdptrs[1] = vmcs_read64(GUEST_PDPTR1);
3347 mmu->pdptrs[2] = vmcs_read64(GUEST_PDPTR2);
3348 mmu->pdptrs[3] = vmcs_read64(GUEST_PDPTR3);
Avi Kivity8f5d5492009-05-31 18:41:29 +03003349 }
Avi Kivity6de4f3a2009-05-31 22:58:47 +03003350
3351 __set_bit(VCPU_EXREG_PDPTR,
3352 (unsigned long *)&vcpu->arch.regs_avail);
3353 __set_bit(VCPU_EXREG_PDPTR,
3354 (unsigned long *)&vcpu->arch.regs_dirty);
Avi Kivity8f5d5492009-05-31 18:41:29 +03003355}
3356
Nadav Har'El5e1746d2011-05-25 23:03:24 +03003357static int vmx_set_cr4(struct kvm_vcpu *vcpu, unsigned long cr4);
Sheng Yang14394422008-04-28 12:24:45 +08003358
3359static void ept_update_paging_mode_cr0(unsigned long *hw_cr0,
3360 unsigned long cr0,
3361 struct kvm_vcpu *vcpu)
3362{
Marcelo Tosatti5233dd52011-06-06 14:27:47 -03003363 if (!test_bit(VCPU_EXREG_CR3, (ulong *)&vcpu->arch.regs_avail))
3364 vmx_decache_cr3(vcpu);
Sheng Yang14394422008-04-28 12:24:45 +08003365 if (!(cr0 & X86_CR0_PG)) {
3366 /* From paging/starting to nonpaging */
3367 vmcs_write32(CPU_BASED_VM_EXEC_CONTROL,
Sheng Yang65267ea2008-06-18 14:43:38 +08003368 vmcs_read32(CPU_BASED_VM_EXEC_CONTROL) |
Sheng Yang14394422008-04-28 12:24:45 +08003369 (CPU_BASED_CR3_LOAD_EXITING |
3370 CPU_BASED_CR3_STORE_EXITING));
3371 vcpu->arch.cr0 = cr0;
Avi Kivityfc78f512009-12-07 12:16:48 +02003372 vmx_set_cr4(vcpu, kvm_read_cr4(vcpu));
Sheng Yang14394422008-04-28 12:24:45 +08003373 } else if (!is_paging(vcpu)) {
3374 /* From nonpaging to paging */
3375 vmcs_write32(CPU_BASED_VM_EXEC_CONTROL,
Sheng Yang65267ea2008-06-18 14:43:38 +08003376 vmcs_read32(CPU_BASED_VM_EXEC_CONTROL) &
Sheng Yang14394422008-04-28 12:24:45 +08003377 ~(CPU_BASED_CR3_LOAD_EXITING |
3378 CPU_BASED_CR3_STORE_EXITING));
3379 vcpu->arch.cr0 = cr0;
Avi Kivityfc78f512009-12-07 12:16:48 +02003380 vmx_set_cr4(vcpu, kvm_read_cr4(vcpu));
Sheng Yang14394422008-04-28 12:24:45 +08003381 }
Sheng Yang95eb84a2009-08-19 09:52:18 +08003382
3383 if (!(cr0 & X86_CR0_WP))
3384 *hw_cr0 &= ~X86_CR0_WP;
Sheng Yang14394422008-04-28 12:24:45 +08003385}
3386
Avi Kivity6aa8b732006-12-10 02:21:36 -08003387static void vmx_set_cr0(struct kvm_vcpu *vcpu, unsigned long cr0)
3388{
Avi Kivity7ffd92c2009-06-09 14:10:45 +03003389 struct vcpu_vmx *vmx = to_vmx(vcpu);
Nitin A Kamble3a624e22009-06-08 11:34:16 -07003390 unsigned long hw_cr0;
3391
Gleb Natapov50378782013-02-04 16:00:28 +02003392 hw_cr0 = (cr0 & ~KVM_GUEST_CR0_MASK);
Nitin A Kamble3a624e22009-06-08 11:34:16 -07003393 if (enable_unrestricted_guest)
Gleb Natapov50378782013-02-04 16:00:28 +02003394 hw_cr0 |= KVM_VM_CR0_ALWAYS_ON_UNRESTRICTED_GUEST;
Gleb Natapov218e7632013-01-21 15:36:45 +02003395 else {
Gleb Natapov50378782013-02-04 16:00:28 +02003396 hw_cr0 |= KVM_VM_CR0_ALWAYS_ON;
Sheng Yang14394422008-04-28 12:24:45 +08003397
Gleb Natapov218e7632013-01-21 15:36:45 +02003398 if (vmx->rmode.vm86_active && (cr0 & X86_CR0_PE))
3399 enter_pmode(vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003400
Gleb Natapov218e7632013-01-21 15:36:45 +02003401 if (!vmx->rmode.vm86_active && !(cr0 & X86_CR0_PE))
3402 enter_rmode(vcpu);
3403 }
Avi Kivity6aa8b732006-12-10 02:21:36 -08003404
Avi Kivity05b3e0c2006-12-13 00:33:45 -08003405#ifdef CONFIG_X86_64
Avi Kivityf6801df2010-01-21 15:31:50 +02003406 if (vcpu->arch.efer & EFER_LME) {
Rusty Russell707d92fa2007-07-17 23:19:08 +10003407 if (!is_paging(vcpu) && (cr0 & X86_CR0_PG))
Avi Kivity6aa8b732006-12-10 02:21:36 -08003408 enter_lmode(vcpu);
Rusty Russell707d92fa2007-07-17 23:19:08 +10003409 if (is_paging(vcpu) && !(cr0 & X86_CR0_PG))
Avi Kivity6aa8b732006-12-10 02:21:36 -08003410 exit_lmode(vcpu);
3411 }
3412#endif
3413
Avi Kivity089d0342009-03-23 18:26:32 +02003414 if (enable_ept)
Sheng Yang14394422008-04-28 12:24:45 +08003415 ept_update_paging_mode_cr0(&hw_cr0, cr0, vcpu);
3416
Avi Kivity02daab22009-12-30 12:40:26 +02003417 if (!vcpu->fpu_active)
Avi Kivity81231c62010-01-24 16:26:40 +02003418 hw_cr0 |= X86_CR0_TS | X86_CR0_MP;
Avi Kivity02daab22009-12-30 12:40:26 +02003419
Avi Kivity6aa8b732006-12-10 02:21:36 -08003420 vmcs_writel(CR0_READ_SHADOW, cr0);
Sheng Yang14394422008-04-28 12:24:45 +08003421 vmcs_writel(GUEST_CR0, hw_cr0);
Zhang Xiantaoad312c72007-12-13 23:50:52 +08003422 vcpu->arch.cr0 = cr0;
Gleb Natapov14168782013-01-21 15:36:49 +02003423
3424 /* depends on vcpu->arch.cr0 to be set to a new value */
3425 vmx->emulation_required = emulation_required(vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003426}
3427
Sheng Yang14394422008-04-28 12:24:45 +08003428static u64 construct_eptp(unsigned long root_hpa)
3429{
3430 u64 eptp;
3431
3432 /* TODO write the value reading from MSR */
3433 eptp = VMX_EPT_DEFAULT_MT |
3434 VMX_EPT_DEFAULT_GAW << VMX_EPT_GAW_EPTP_SHIFT;
Xudong Haob38f9932012-05-28 19:33:36 +08003435 if (enable_ept_ad_bits)
3436 eptp |= VMX_EPT_AD_ENABLE_BIT;
Sheng Yang14394422008-04-28 12:24:45 +08003437 eptp |= (root_hpa & PAGE_MASK);
3438
3439 return eptp;
3440}
3441
Avi Kivity6aa8b732006-12-10 02:21:36 -08003442static void vmx_set_cr3(struct kvm_vcpu *vcpu, unsigned long cr3)
3443{
Sheng Yang14394422008-04-28 12:24:45 +08003444 unsigned long guest_cr3;
3445 u64 eptp;
3446
3447 guest_cr3 = cr3;
Avi Kivity089d0342009-03-23 18:26:32 +02003448 if (enable_ept) {
Sheng Yang14394422008-04-28 12:24:45 +08003449 eptp = construct_eptp(cr3);
3450 vmcs_write64(EPT_POINTER, eptp);
Jan Kiszka59ab5a82013-08-08 16:26:29 +02003451 if (is_paging(vcpu) || is_guest_mode(vcpu))
3452 guest_cr3 = kvm_read_cr3(vcpu);
3453 else
3454 guest_cr3 = vcpu->kvm->arch.ept_identity_map_addr;
Marcelo Tosatti7c93be42009-10-26 16:48:33 -02003455 ept_load_pdptrs(vcpu);
Sheng Yang14394422008-04-28 12:24:45 +08003456 }
3457
Sheng Yang2384d2b2008-01-17 15:14:33 +08003458 vmx_flush_tlb(vcpu);
Sheng Yang14394422008-04-28 12:24:45 +08003459 vmcs_writel(GUEST_CR3, guest_cr3);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003460}
3461
Nadav Har'El5e1746d2011-05-25 23:03:24 +03003462static int vmx_set_cr4(struct kvm_vcpu *vcpu, unsigned long cr4)
Avi Kivity6aa8b732006-12-10 02:21:36 -08003463{
Avi Kivity7ffd92c2009-06-09 14:10:45 +03003464 unsigned long hw_cr4 = cr4 | (to_vmx(vcpu)->rmode.vm86_active ?
Sheng Yang14394422008-04-28 12:24:45 +08003465 KVM_RMODE_VM_CR4_ALWAYS_ON : KVM_PMODE_VM_CR4_ALWAYS_ON);
3466
Nadav Har'El5e1746d2011-05-25 23:03:24 +03003467 if (cr4 & X86_CR4_VMXE) {
3468 /*
3469 * To use VMXON (and later other VMX instructions), a guest
3470 * must first be able to turn on cr4.VMXE (see handle_vmon()).
3471 * So basically the check on whether to allow nested VMX
3472 * is here.
3473 */
3474 if (!nested_vmx_allowed(vcpu))
3475 return 1;
Jan Kiszka1a0d74e2013-03-07 14:08:07 +01003476 }
3477 if (to_vmx(vcpu)->nested.vmxon &&
3478 ((cr4 & VMXON_CR4_ALWAYSON) != VMXON_CR4_ALWAYSON))
Nadav Har'El5e1746d2011-05-25 23:03:24 +03003479 return 1;
3480
Zhang Xiantaoad312c72007-12-13 23:50:52 +08003481 vcpu->arch.cr4 = cr4;
Avi Kivitybc230082009-12-08 12:14:42 +02003482 if (enable_ept) {
3483 if (!is_paging(vcpu)) {
3484 hw_cr4 &= ~X86_CR4_PAE;
3485 hw_cr4 |= X86_CR4_PSE;
Dongxiao Xuc08800a2013-02-04 11:50:43 +08003486 /*
Feng Wue1e746b2014-04-01 17:46:35 +08003487 * SMEP/SMAP is disabled if CPU is in non-paging mode
3488 * in hardware. However KVM always uses paging mode to
Dongxiao Xuc08800a2013-02-04 11:50:43 +08003489 * emulate guest non-paging mode with TDP.
Feng Wue1e746b2014-04-01 17:46:35 +08003490 * To emulate this behavior, SMEP/SMAP needs to be
3491 * manually disabled when guest switches to non-paging
3492 * mode.
Dongxiao Xuc08800a2013-02-04 11:50:43 +08003493 */
Feng Wue1e746b2014-04-01 17:46:35 +08003494 hw_cr4 &= ~(X86_CR4_SMEP | X86_CR4_SMAP);
Avi Kivitybc230082009-12-08 12:14:42 +02003495 } else if (!(cr4 & X86_CR4_PAE)) {
3496 hw_cr4 &= ~X86_CR4_PAE;
3497 }
3498 }
Sheng Yang14394422008-04-28 12:24:45 +08003499
3500 vmcs_writel(CR4_READ_SHADOW, cr4);
3501 vmcs_writel(GUEST_CR4, hw_cr4);
Nadav Har'El5e1746d2011-05-25 23:03:24 +03003502 return 0;
Avi Kivity6aa8b732006-12-10 02:21:36 -08003503}
3504
Avi Kivity6aa8b732006-12-10 02:21:36 -08003505static void vmx_get_segment(struct kvm_vcpu *vcpu,
3506 struct kvm_segment *var, int seg)
3507{
Avi Kivitya9179492011-01-03 14:28:52 +02003508 struct vcpu_vmx *vmx = to_vmx(vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003509 u32 ar;
3510
Gleb Natapovc6ad11532012-12-12 19:10:51 +02003511 if (vmx->rmode.vm86_active && seg != VCPU_SREG_LDTR) {
Avi Kivityf5f7b2f2012-08-21 17:07:00 +03003512 *var = vmx->rmode.segs[seg];
Avi Kivitya9179492011-01-03 14:28:52 +02003513 if (seg == VCPU_SREG_TR
Avi Kivity2fb92db2011-04-27 19:42:18 +03003514 || var->selector == vmx_read_guest_seg_selector(vmx, seg))
Avi Kivityf5f7b2f2012-08-21 17:07:00 +03003515 return;
Avi Kivity1390a282012-08-21 17:07:08 +03003516 var->base = vmx_read_guest_seg_base(vmx, seg);
3517 var->selector = vmx_read_guest_seg_selector(vmx, seg);
3518 return;
Avi Kivitya9179492011-01-03 14:28:52 +02003519 }
Avi Kivity2fb92db2011-04-27 19:42:18 +03003520 var->base = vmx_read_guest_seg_base(vmx, seg);
3521 var->limit = vmx_read_guest_seg_limit(vmx, seg);
3522 var->selector = vmx_read_guest_seg_selector(vmx, seg);
3523 ar = vmx_read_guest_seg_ar(vmx, seg);
Gleb Natapov03617c12013-06-28 13:17:18 +03003524 var->unusable = (ar >> 16) & 1;
Avi Kivity6aa8b732006-12-10 02:21:36 -08003525 var->type = ar & 15;
3526 var->s = (ar >> 4) & 1;
3527 var->dpl = (ar >> 5) & 3;
Gleb Natapov03617c12013-06-28 13:17:18 +03003528 /*
3529 * Some userspaces do not preserve unusable property. Since usable
3530 * segment has to be present according to VMX spec we can use present
3531 * property to amend userspace bug by making unusable segment always
3532 * nonpresent. vmx_segment_access_rights() already marks nonpresent
3533 * segment as unusable.
3534 */
3535 var->present = !var->unusable;
Avi Kivity6aa8b732006-12-10 02:21:36 -08003536 var->avl = (ar >> 12) & 1;
3537 var->l = (ar >> 13) & 1;
3538 var->db = (ar >> 14) & 1;
3539 var->g = (ar >> 15) & 1;
Avi Kivity6aa8b732006-12-10 02:21:36 -08003540}
3541
Avi Kivitya9179492011-01-03 14:28:52 +02003542static u64 vmx_get_segment_base(struct kvm_vcpu *vcpu, int seg)
3543{
Avi Kivitya9179492011-01-03 14:28:52 +02003544 struct kvm_segment s;
3545
3546 if (to_vmx(vcpu)->rmode.vm86_active) {
3547 vmx_get_segment(vcpu, &s, seg);
3548 return s.base;
3549 }
Avi Kivity2fb92db2011-04-27 19:42:18 +03003550 return vmx_read_guest_seg_base(to_vmx(vcpu), seg);
Avi Kivitya9179492011-01-03 14:28:52 +02003551}
3552
Marcelo Tosattib09408d2013-01-07 19:27:06 -02003553static int vmx_get_cpl(struct kvm_vcpu *vcpu)
Izik Eidus2e4d2652008-03-24 19:38:34 +02003554{
Marcelo Tosattib09408d2013-01-07 19:27:06 -02003555 struct vcpu_vmx *vmx = to_vmx(vcpu);
3556
Avi Kivity3eeb3282010-01-21 15:31:48 +02003557 if (!is_protmode(vcpu))
Izik Eidus2e4d2652008-03-24 19:38:34 +02003558 return 0;
3559
Avi Kivityf4c63e52011-03-07 14:54:28 +02003560 if (!is_long_mode(vcpu)
3561 && (kvm_get_rflags(vcpu) & X86_EFLAGS_VM)) /* if virtual 8086 */
Izik Eidus2e4d2652008-03-24 19:38:34 +02003562 return 3;
3563
Avi Kivity69c73022011-03-07 15:26:44 +02003564 if (!test_bit(VCPU_EXREG_CPL, (ulong *)&vcpu->arch.regs_avail)) {
3565 __set_bit(VCPU_EXREG_CPL, (ulong *)&vcpu->arch.regs_avail);
Marcelo Tosattib09408d2013-01-07 19:27:06 -02003566 vmx->cpl = vmx_read_guest_seg_selector(vmx, VCPU_SREG_CS) & 3;
Avi Kivity69c73022011-03-07 15:26:44 +02003567 }
Avi Kivityd881e6f2012-06-06 18:36:48 +03003568
3569 return vmx->cpl;
Avi Kivity69c73022011-03-07 15:26:44 +02003570}
3571
3572
Avi Kivity653e3102007-05-07 10:55:37 +03003573static u32 vmx_segment_access_rights(struct kvm_segment *var)
Avi Kivity6aa8b732006-12-10 02:21:36 -08003574{
Avi Kivity6aa8b732006-12-10 02:21:36 -08003575 u32 ar;
3576
Avi Kivityf0495f92012-06-07 17:06:10 +03003577 if (var->unusable || !var->present)
Avi Kivity6aa8b732006-12-10 02:21:36 -08003578 ar = 1 << 16;
3579 else {
3580 ar = var->type & 15;
3581 ar |= (var->s & 1) << 4;
3582 ar |= (var->dpl & 3) << 5;
3583 ar |= (var->present & 1) << 7;
3584 ar |= (var->avl & 1) << 12;
3585 ar |= (var->l & 1) << 13;
3586 ar |= (var->db & 1) << 14;
3587 ar |= (var->g & 1) << 15;
3588 }
Avi Kivity653e3102007-05-07 10:55:37 +03003589
3590 return ar;
3591}
3592
3593static void vmx_set_segment(struct kvm_vcpu *vcpu,
3594 struct kvm_segment *var, int seg)
3595{
Avi Kivity7ffd92c2009-06-09 14:10:45 +03003596 struct vcpu_vmx *vmx = to_vmx(vcpu);
Mathias Krause772e0312012-08-30 01:30:19 +02003597 const struct kvm_vmx_segment_field *sf = &kvm_vmx_segment_fields[seg];
Avi Kivity653e3102007-05-07 10:55:37 +03003598
Avi Kivity2fb92db2011-04-27 19:42:18 +03003599 vmx_segment_cache_clear(vmx);
Gleb Natapov2f143242013-01-21 15:36:42 +02003600 if (seg == VCPU_SREG_CS)
3601 __clear_bit(VCPU_EXREG_CPL, (ulong *)&vcpu->arch.regs_avail);
Avi Kivity2fb92db2011-04-27 19:42:18 +03003602
Gleb Natapov1ecd50a2012-12-12 19:10:54 +02003603 if (vmx->rmode.vm86_active && seg != VCPU_SREG_LDTR) {
3604 vmx->rmode.segs[seg] = *var;
3605 if (seg == VCPU_SREG_TR)
3606 vmcs_write16(sf->selector, var->selector);
3607 else if (var->s)
3608 fix_rmode_seg(seg, &vmx->rmode.segs[seg]);
Gleb Natapovd99e4152012-12-20 16:57:45 +02003609 goto out;
Avi Kivity653e3102007-05-07 10:55:37 +03003610 }
Gleb Natapov1ecd50a2012-12-12 19:10:54 +02003611
Avi Kivity653e3102007-05-07 10:55:37 +03003612 vmcs_writel(sf->base, var->base);
3613 vmcs_write32(sf->limit, var->limit);
3614 vmcs_write16(sf->selector, var->selector);
Nitin A Kamble3a624e22009-06-08 11:34:16 -07003615
3616 /*
3617 * Fix the "Accessed" bit in AR field of segment registers for older
3618 * qemu binaries.
3619 * IA32 arch specifies that at the time of processor reset the
3620 * "Accessed" bit in the AR field of segment registers is 1. And qemu
Guo Chao0fa06072012-06-28 15:16:19 +08003621 * is setting it to 0 in the userland code. This causes invalid guest
Nitin A Kamble3a624e22009-06-08 11:34:16 -07003622 * state vmexit when "unrestricted guest" mode is turned on.
3623 * Fix for this setup issue in cpu_reset is being pushed in the qemu
3624 * tree. Newer qemu binaries with that qemu fix would not need this
3625 * kvm hack.
3626 */
3627 if (enable_unrestricted_guest && (seg != VCPU_SREG_LDTR))
Gleb Natapovf924d662012-12-12 19:10:55 +02003628 var->type |= 0x1; /* Accessed */
Nitin A Kamble3a624e22009-06-08 11:34:16 -07003629
Gleb Natapovf924d662012-12-12 19:10:55 +02003630 vmcs_write32(sf->ar_bytes, vmx_segment_access_rights(var));
Gleb Natapovd99e4152012-12-20 16:57:45 +02003631
3632out:
Gleb Natapov14168782013-01-21 15:36:49 +02003633 vmx->emulation_required |= emulation_required(vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003634}
3635
Avi Kivity6aa8b732006-12-10 02:21:36 -08003636static void vmx_get_cs_db_l_bits(struct kvm_vcpu *vcpu, int *db, int *l)
3637{
Avi Kivity2fb92db2011-04-27 19:42:18 +03003638 u32 ar = vmx_read_guest_seg_ar(to_vmx(vcpu), VCPU_SREG_CS);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003639
3640 *db = (ar >> 14) & 1;
3641 *l = (ar >> 13) & 1;
3642}
3643
Gleb Natapov89a27f42010-02-16 10:51:48 +02003644static void vmx_get_idt(struct kvm_vcpu *vcpu, struct desc_ptr *dt)
Avi Kivity6aa8b732006-12-10 02:21:36 -08003645{
Gleb Natapov89a27f42010-02-16 10:51:48 +02003646 dt->size = vmcs_read32(GUEST_IDTR_LIMIT);
3647 dt->address = vmcs_readl(GUEST_IDTR_BASE);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003648}
3649
Gleb Natapov89a27f42010-02-16 10:51:48 +02003650static void vmx_set_idt(struct kvm_vcpu *vcpu, struct desc_ptr *dt)
Avi Kivity6aa8b732006-12-10 02:21:36 -08003651{
Gleb Natapov89a27f42010-02-16 10:51:48 +02003652 vmcs_write32(GUEST_IDTR_LIMIT, dt->size);
3653 vmcs_writel(GUEST_IDTR_BASE, dt->address);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003654}
3655
Gleb Natapov89a27f42010-02-16 10:51:48 +02003656static void vmx_get_gdt(struct kvm_vcpu *vcpu, struct desc_ptr *dt)
Avi Kivity6aa8b732006-12-10 02:21:36 -08003657{
Gleb Natapov89a27f42010-02-16 10:51:48 +02003658 dt->size = vmcs_read32(GUEST_GDTR_LIMIT);
3659 dt->address = vmcs_readl(GUEST_GDTR_BASE);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003660}
3661
Gleb Natapov89a27f42010-02-16 10:51:48 +02003662static void vmx_set_gdt(struct kvm_vcpu *vcpu, struct desc_ptr *dt)
Avi Kivity6aa8b732006-12-10 02:21:36 -08003663{
Gleb Natapov89a27f42010-02-16 10:51:48 +02003664 vmcs_write32(GUEST_GDTR_LIMIT, dt->size);
3665 vmcs_writel(GUEST_GDTR_BASE, dt->address);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003666}
3667
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03003668static bool rmode_segment_valid(struct kvm_vcpu *vcpu, int seg)
3669{
3670 struct kvm_segment var;
3671 u32 ar;
3672
3673 vmx_get_segment(vcpu, &var, seg);
Gleb Natapov07f42f52012-12-12 19:10:49 +02003674 var.dpl = 0x3;
Gleb Natapov0647f4a2012-12-12 19:10:50 +02003675 if (seg == VCPU_SREG_CS)
3676 var.type = 0x3;
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03003677 ar = vmx_segment_access_rights(&var);
3678
3679 if (var.base != (var.selector << 4))
3680 return false;
Gleb Natapov89efbed2012-12-20 16:57:44 +02003681 if (var.limit != 0xffff)
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03003682 return false;
Gleb Natapov07f42f52012-12-12 19:10:49 +02003683 if (ar != 0xf3)
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03003684 return false;
3685
3686 return true;
3687}
3688
3689static bool code_segment_valid(struct kvm_vcpu *vcpu)
3690{
3691 struct kvm_segment cs;
3692 unsigned int cs_rpl;
3693
3694 vmx_get_segment(vcpu, &cs, VCPU_SREG_CS);
3695 cs_rpl = cs.selector & SELECTOR_RPL_MASK;
3696
Avi Kivity1872a3f2009-01-04 23:26:52 +02003697 if (cs.unusable)
3698 return false;
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03003699 if (~cs.type & (AR_TYPE_CODE_MASK|AR_TYPE_ACCESSES_MASK))
3700 return false;
3701 if (!cs.s)
3702 return false;
Avi Kivity1872a3f2009-01-04 23:26:52 +02003703 if (cs.type & AR_TYPE_WRITEABLE_MASK) {
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03003704 if (cs.dpl > cs_rpl)
3705 return false;
Avi Kivity1872a3f2009-01-04 23:26:52 +02003706 } else {
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03003707 if (cs.dpl != cs_rpl)
3708 return false;
3709 }
3710 if (!cs.present)
3711 return false;
3712
3713 /* TODO: Add Reserved field check, this'll require a new member in the kvm_segment_field structure */
3714 return true;
3715}
3716
3717static bool stack_segment_valid(struct kvm_vcpu *vcpu)
3718{
3719 struct kvm_segment ss;
3720 unsigned int ss_rpl;
3721
3722 vmx_get_segment(vcpu, &ss, VCPU_SREG_SS);
3723 ss_rpl = ss.selector & SELECTOR_RPL_MASK;
3724
Avi Kivity1872a3f2009-01-04 23:26:52 +02003725 if (ss.unusable)
3726 return true;
3727 if (ss.type != 3 && ss.type != 7)
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03003728 return false;
3729 if (!ss.s)
3730 return false;
3731 if (ss.dpl != ss_rpl) /* DPL != RPL */
3732 return false;
3733 if (!ss.present)
3734 return false;
3735
3736 return true;
3737}
3738
3739static bool data_segment_valid(struct kvm_vcpu *vcpu, int seg)
3740{
3741 struct kvm_segment var;
3742 unsigned int rpl;
3743
3744 vmx_get_segment(vcpu, &var, seg);
3745 rpl = var.selector & SELECTOR_RPL_MASK;
3746
Avi Kivity1872a3f2009-01-04 23:26:52 +02003747 if (var.unusable)
3748 return true;
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03003749 if (!var.s)
3750 return false;
3751 if (!var.present)
3752 return false;
3753 if (~var.type & (AR_TYPE_CODE_MASK|AR_TYPE_WRITEABLE_MASK)) {
3754 if (var.dpl < rpl) /* DPL < RPL */
3755 return false;
3756 }
3757
3758 /* TODO: Add other members to kvm_segment_field to allow checking for other access
3759 * rights flags
3760 */
3761 return true;
3762}
3763
3764static bool tr_valid(struct kvm_vcpu *vcpu)
3765{
3766 struct kvm_segment tr;
3767
3768 vmx_get_segment(vcpu, &tr, VCPU_SREG_TR);
3769
Avi Kivity1872a3f2009-01-04 23:26:52 +02003770 if (tr.unusable)
3771 return false;
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03003772 if (tr.selector & SELECTOR_TI_MASK) /* TI = 1 */
3773 return false;
Avi Kivity1872a3f2009-01-04 23:26:52 +02003774 if (tr.type != 3 && tr.type != 11) /* TODO: Check if guest is in IA32e mode */
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03003775 return false;
3776 if (!tr.present)
3777 return false;
3778
3779 return true;
3780}
3781
3782static bool ldtr_valid(struct kvm_vcpu *vcpu)
3783{
3784 struct kvm_segment ldtr;
3785
3786 vmx_get_segment(vcpu, &ldtr, VCPU_SREG_LDTR);
3787
Avi Kivity1872a3f2009-01-04 23:26:52 +02003788 if (ldtr.unusable)
3789 return true;
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03003790 if (ldtr.selector & SELECTOR_TI_MASK) /* TI = 1 */
3791 return false;
3792 if (ldtr.type != 2)
3793 return false;
3794 if (!ldtr.present)
3795 return false;
3796
3797 return true;
3798}
3799
3800static bool cs_ss_rpl_check(struct kvm_vcpu *vcpu)
3801{
3802 struct kvm_segment cs, ss;
3803
3804 vmx_get_segment(vcpu, &cs, VCPU_SREG_CS);
3805 vmx_get_segment(vcpu, &ss, VCPU_SREG_SS);
3806
3807 return ((cs.selector & SELECTOR_RPL_MASK) ==
3808 (ss.selector & SELECTOR_RPL_MASK));
3809}
3810
3811/*
3812 * Check if guest state is valid. Returns true if valid, false if
3813 * not.
3814 * We assume that registers are always usable
3815 */
3816static bool guest_state_valid(struct kvm_vcpu *vcpu)
3817{
Gleb Natapovc5e97c82013-01-21 15:36:43 +02003818 if (enable_unrestricted_guest)
3819 return true;
3820
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03003821 /* real mode guest state checks */
Gleb Natapovf13882d2013-04-14 16:07:37 +03003822 if (!is_protmode(vcpu) || (vmx_get_rflags(vcpu) & X86_EFLAGS_VM)) {
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03003823 if (!rmode_segment_valid(vcpu, VCPU_SREG_CS))
3824 return false;
3825 if (!rmode_segment_valid(vcpu, VCPU_SREG_SS))
3826 return false;
3827 if (!rmode_segment_valid(vcpu, VCPU_SREG_DS))
3828 return false;
3829 if (!rmode_segment_valid(vcpu, VCPU_SREG_ES))
3830 return false;
3831 if (!rmode_segment_valid(vcpu, VCPU_SREG_FS))
3832 return false;
3833 if (!rmode_segment_valid(vcpu, VCPU_SREG_GS))
3834 return false;
3835 } else {
3836 /* protected mode guest state checks */
3837 if (!cs_ss_rpl_check(vcpu))
3838 return false;
3839 if (!code_segment_valid(vcpu))
3840 return false;
3841 if (!stack_segment_valid(vcpu))
3842 return false;
3843 if (!data_segment_valid(vcpu, VCPU_SREG_DS))
3844 return false;
3845 if (!data_segment_valid(vcpu, VCPU_SREG_ES))
3846 return false;
3847 if (!data_segment_valid(vcpu, VCPU_SREG_FS))
3848 return false;
3849 if (!data_segment_valid(vcpu, VCPU_SREG_GS))
3850 return false;
3851 if (!tr_valid(vcpu))
3852 return false;
3853 if (!ldtr_valid(vcpu))
3854 return false;
3855 }
3856 /* TODO:
3857 * - Add checks on RIP
3858 * - Add checks on RFLAGS
3859 */
3860
3861 return true;
3862}
3863
Mike Dayd77c26f2007-10-08 09:02:08 -04003864static int init_rmode_tss(struct kvm *kvm)
Avi Kivity6aa8b732006-12-10 02:21:36 -08003865{
Xiao Guangrong40dcaa92011-03-09 15:41:04 +08003866 gfn_t fn;
Izik Eidus195aefd2007-10-01 22:14:18 +02003867 u16 data = 0;
Xiao Guangrong40dcaa92011-03-09 15:41:04 +08003868 int r, idx, ret = 0;
Avi Kivity6aa8b732006-12-10 02:21:36 -08003869
Xiao Guangrong40dcaa92011-03-09 15:41:04 +08003870 idx = srcu_read_lock(&kvm->srcu);
Jan Kiszka4918c6c2013-03-15 08:38:56 +01003871 fn = kvm->arch.tss_addr >> PAGE_SHIFT;
Izik Eidus195aefd2007-10-01 22:14:18 +02003872 r = kvm_clear_guest_page(kvm, fn, 0, PAGE_SIZE);
3873 if (r < 0)
Marcelo Tosatti10589a42007-12-20 19:18:22 -05003874 goto out;
Izik Eidus195aefd2007-10-01 22:14:18 +02003875 data = TSS_BASE_SIZE + TSS_REDIRECTION_SIZE;
Sheng Yang464d17c2008-08-13 14:10:33 +08003876 r = kvm_write_guest_page(kvm, fn++, &data,
3877 TSS_IOPB_BASE_OFFSET, sizeof(u16));
Izik Eidus195aefd2007-10-01 22:14:18 +02003878 if (r < 0)
Marcelo Tosatti10589a42007-12-20 19:18:22 -05003879 goto out;
Izik Eidus195aefd2007-10-01 22:14:18 +02003880 r = kvm_clear_guest_page(kvm, fn++, 0, PAGE_SIZE);
3881 if (r < 0)
Marcelo Tosatti10589a42007-12-20 19:18:22 -05003882 goto out;
Izik Eidus195aefd2007-10-01 22:14:18 +02003883 r = kvm_clear_guest_page(kvm, fn, 0, PAGE_SIZE);
3884 if (r < 0)
Marcelo Tosatti10589a42007-12-20 19:18:22 -05003885 goto out;
Izik Eidus195aefd2007-10-01 22:14:18 +02003886 data = ~0;
Marcelo Tosatti10589a42007-12-20 19:18:22 -05003887 r = kvm_write_guest_page(kvm, fn, &data,
3888 RMODE_TSS_SIZE - 2 * PAGE_SIZE - 1,
3889 sizeof(u8));
Izik Eidus195aefd2007-10-01 22:14:18 +02003890 if (r < 0)
Marcelo Tosatti10589a42007-12-20 19:18:22 -05003891 goto out;
3892
3893 ret = 1;
3894out:
Xiao Guangrong40dcaa92011-03-09 15:41:04 +08003895 srcu_read_unlock(&kvm->srcu, idx);
Marcelo Tosatti10589a42007-12-20 19:18:22 -05003896 return ret;
Avi Kivity6aa8b732006-12-10 02:21:36 -08003897}
3898
Sheng Yangb7ebfb02008-04-25 21:44:52 +08003899static int init_rmode_identity_map(struct kvm *kvm)
3900{
Xiao Guangrong40dcaa92011-03-09 15:41:04 +08003901 int i, idx, r, ret;
Sheng Yangb7ebfb02008-04-25 21:44:52 +08003902 pfn_t identity_map_pfn;
3903 u32 tmp;
3904
Avi Kivity089d0342009-03-23 18:26:32 +02003905 if (!enable_ept)
Sheng Yangb7ebfb02008-04-25 21:44:52 +08003906 return 1;
3907 if (unlikely(!kvm->arch.ept_identity_pagetable)) {
3908 printk(KERN_ERR "EPT: identity-mapping pagetable "
3909 "haven't been allocated!\n");
3910 return 0;
3911 }
3912 if (likely(kvm->arch.ept_identity_pagetable_done))
3913 return 1;
3914 ret = 0;
Sheng Yangb927a3c2009-07-21 10:42:48 +08003915 identity_map_pfn = kvm->arch.ept_identity_map_addr >> PAGE_SHIFT;
Xiao Guangrong40dcaa92011-03-09 15:41:04 +08003916 idx = srcu_read_lock(&kvm->srcu);
Sheng Yangb7ebfb02008-04-25 21:44:52 +08003917 r = kvm_clear_guest_page(kvm, identity_map_pfn, 0, PAGE_SIZE);
3918 if (r < 0)
3919 goto out;
3920 /* Set up identity-mapping pagetable for EPT in real mode */
3921 for (i = 0; i < PT32_ENT_PER_PAGE; i++) {
3922 tmp = (i << 22) + (_PAGE_PRESENT | _PAGE_RW | _PAGE_USER |
3923 _PAGE_ACCESSED | _PAGE_DIRTY | _PAGE_PSE);
3924 r = kvm_write_guest_page(kvm, identity_map_pfn,
3925 &tmp, i * sizeof(tmp), sizeof(tmp));
3926 if (r < 0)
3927 goto out;
3928 }
3929 kvm->arch.ept_identity_pagetable_done = true;
3930 ret = 1;
3931out:
Xiao Guangrong40dcaa92011-03-09 15:41:04 +08003932 srcu_read_unlock(&kvm->srcu, idx);
Sheng Yangb7ebfb02008-04-25 21:44:52 +08003933 return ret;
3934}
3935
Avi Kivity6aa8b732006-12-10 02:21:36 -08003936static void seg_setup(int seg)
3937{
Mathias Krause772e0312012-08-30 01:30:19 +02003938 const struct kvm_vmx_segment_field *sf = &kvm_vmx_segment_fields[seg];
Nitin A Kamble3a624e22009-06-08 11:34:16 -07003939 unsigned int ar;
Avi Kivity6aa8b732006-12-10 02:21:36 -08003940
3941 vmcs_write16(sf->selector, 0);
3942 vmcs_writel(sf->base, 0);
3943 vmcs_write32(sf->limit, 0xffff);
Gleb Natapovd54d07b2012-12-20 16:57:46 +02003944 ar = 0x93;
3945 if (seg == VCPU_SREG_CS)
3946 ar |= 0x08; /* code segment */
Nitin A Kamble3a624e22009-06-08 11:34:16 -07003947
3948 vmcs_write32(sf->ar_bytes, ar);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003949}
3950
Sheng Yangf78e0e22007-10-29 09:40:42 +08003951static int alloc_apic_access_page(struct kvm *kvm)
3952{
Xiao Guangrong44841412012-09-07 14:14:20 +08003953 struct page *page;
Sheng Yangf78e0e22007-10-29 09:40:42 +08003954 struct kvm_userspace_memory_region kvm_userspace_mem;
3955 int r = 0;
3956
Marcelo Tosatti79fac952009-12-23 14:35:26 -02003957 mutex_lock(&kvm->slots_lock);
Zhang Xiantaobfc6d222007-12-14 10:20:16 +08003958 if (kvm->arch.apic_access_page)
Sheng Yangf78e0e22007-10-29 09:40:42 +08003959 goto out;
3960 kvm_userspace_mem.slot = APIC_ACCESS_PAGE_PRIVATE_MEMSLOT;
3961 kvm_userspace_mem.flags = 0;
3962 kvm_userspace_mem.guest_phys_addr = 0xfee00000ULL;
3963 kvm_userspace_mem.memory_size = PAGE_SIZE;
Takuya Yoshikawa47ae31e2013-02-27 19:43:00 +09003964 r = __kvm_set_memory_region(kvm, &kvm_userspace_mem);
Sheng Yangf78e0e22007-10-29 09:40:42 +08003965 if (r)
3966 goto out;
Izik Eidus72dc67a2008-02-10 18:04:15 +02003967
Xiao Guangrong44841412012-09-07 14:14:20 +08003968 page = gfn_to_page(kvm, 0xfee00);
3969 if (is_error_page(page)) {
3970 r = -EFAULT;
3971 goto out;
3972 }
3973
3974 kvm->arch.apic_access_page = page;
Sheng Yangf78e0e22007-10-29 09:40:42 +08003975out:
Marcelo Tosatti79fac952009-12-23 14:35:26 -02003976 mutex_unlock(&kvm->slots_lock);
Sheng Yangf78e0e22007-10-29 09:40:42 +08003977 return r;
3978}
3979
Sheng Yangb7ebfb02008-04-25 21:44:52 +08003980static int alloc_identity_pagetable(struct kvm *kvm)
3981{
Xiao Guangrong44841412012-09-07 14:14:20 +08003982 struct page *page;
Sheng Yangb7ebfb02008-04-25 21:44:52 +08003983 struct kvm_userspace_memory_region kvm_userspace_mem;
3984 int r = 0;
3985
Marcelo Tosatti79fac952009-12-23 14:35:26 -02003986 mutex_lock(&kvm->slots_lock);
Sheng Yangb7ebfb02008-04-25 21:44:52 +08003987 if (kvm->arch.ept_identity_pagetable)
3988 goto out;
3989 kvm_userspace_mem.slot = IDENTITY_PAGETABLE_PRIVATE_MEMSLOT;
3990 kvm_userspace_mem.flags = 0;
Sheng Yangb927a3c2009-07-21 10:42:48 +08003991 kvm_userspace_mem.guest_phys_addr =
3992 kvm->arch.ept_identity_map_addr;
Sheng Yangb7ebfb02008-04-25 21:44:52 +08003993 kvm_userspace_mem.memory_size = PAGE_SIZE;
Takuya Yoshikawa47ae31e2013-02-27 19:43:00 +09003994 r = __kvm_set_memory_region(kvm, &kvm_userspace_mem);
Sheng Yangb7ebfb02008-04-25 21:44:52 +08003995 if (r)
3996 goto out;
3997
Xiao Guangrong44841412012-09-07 14:14:20 +08003998 page = gfn_to_page(kvm, kvm->arch.ept_identity_map_addr >> PAGE_SHIFT);
3999 if (is_error_page(page)) {
4000 r = -EFAULT;
4001 goto out;
4002 }
4003
4004 kvm->arch.ept_identity_pagetable = page;
Sheng Yangb7ebfb02008-04-25 21:44:52 +08004005out:
Marcelo Tosatti79fac952009-12-23 14:35:26 -02004006 mutex_unlock(&kvm->slots_lock);
Sheng Yangb7ebfb02008-04-25 21:44:52 +08004007 return r;
4008}
4009
Sheng Yang2384d2b2008-01-17 15:14:33 +08004010static void allocate_vpid(struct vcpu_vmx *vmx)
4011{
4012 int vpid;
4013
4014 vmx->vpid = 0;
Avi Kivity919818a2009-03-23 18:01:29 +02004015 if (!enable_vpid)
Sheng Yang2384d2b2008-01-17 15:14:33 +08004016 return;
4017 spin_lock(&vmx_vpid_lock);
4018 vpid = find_first_zero_bit(vmx_vpid_bitmap, VMX_NR_VPIDS);
4019 if (vpid < VMX_NR_VPIDS) {
4020 vmx->vpid = vpid;
4021 __set_bit(vpid, vmx_vpid_bitmap);
4022 }
4023 spin_unlock(&vmx_vpid_lock);
4024}
4025
Lai Jiangshancdbecfc2010-04-17 16:41:47 +08004026static void free_vpid(struct vcpu_vmx *vmx)
4027{
4028 if (!enable_vpid)
4029 return;
4030 spin_lock(&vmx_vpid_lock);
4031 if (vmx->vpid != 0)
4032 __clear_bit(vmx->vpid, vmx_vpid_bitmap);
4033 spin_unlock(&vmx_vpid_lock);
4034}
4035
Yang Zhang8d146952013-01-25 10:18:50 +08004036#define MSR_TYPE_R 1
4037#define MSR_TYPE_W 2
4038static void __vmx_disable_intercept_for_msr(unsigned long *msr_bitmap,
4039 u32 msr, int type)
Sheng Yang25c5f222008-03-28 13:18:56 +08004040{
Avi Kivity3e7c73e2009-02-24 21:46:19 +02004041 int f = sizeof(unsigned long);
Sheng Yang25c5f222008-03-28 13:18:56 +08004042
4043 if (!cpu_has_vmx_msr_bitmap())
4044 return;
4045
4046 /*
4047 * See Intel PRM Vol. 3, 20.6.9 (MSR-Bitmap Address). Early manuals
4048 * have the write-low and read-high bitmap offsets the wrong way round.
4049 * We can control MSRs 0x00000000-0x00001fff and 0xc0000000-0xc0001fff.
4050 */
Sheng Yang25c5f222008-03-28 13:18:56 +08004051 if (msr <= 0x1fff) {
Yang Zhang8d146952013-01-25 10:18:50 +08004052 if (type & MSR_TYPE_R)
4053 /* read-low */
4054 __clear_bit(msr, msr_bitmap + 0x000 / f);
4055
4056 if (type & MSR_TYPE_W)
4057 /* write-low */
4058 __clear_bit(msr, msr_bitmap + 0x800 / f);
4059
Sheng Yang25c5f222008-03-28 13:18:56 +08004060 } else if ((msr >= 0xc0000000) && (msr <= 0xc0001fff)) {
4061 msr &= 0x1fff;
Yang Zhang8d146952013-01-25 10:18:50 +08004062 if (type & MSR_TYPE_R)
4063 /* read-high */
4064 __clear_bit(msr, msr_bitmap + 0x400 / f);
4065
4066 if (type & MSR_TYPE_W)
4067 /* write-high */
4068 __clear_bit(msr, msr_bitmap + 0xc00 / f);
4069
4070 }
4071}
4072
4073static void __vmx_enable_intercept_for_msr(unsigned long *msr_bitmap,
4074 u32 msr, int type)
4075{
4076 int f = sizeof(unsigned long);
4077
4078 if (!cpu_has_vmx_msr_bitmap())
4079 return;
4080
4081 /*
4082 * See Intel PRM Vol. 3, 20.6.9 (MSR-Bitmap Address). Early manuals
4083 * have the write-low and read-high bitmap offsets the wrong way round.
4084 * We can control MSRs 0x00000000-0x00001fff and 0xc0000000-0xc0001fff.
4085 */
4086 if (msr <= 0x1fff) {
4087 if (type & MSR_TYPE_R)
4088 /* read-low */
4089 __set_bit(msr, msr_bitmap + 0x000 / f);
4090
4091 if (type & MSR_TYPE_W)
4092 /* write-low */
4093 __set_bit(msr, msr_bitmap + 0x800 / f);
4094
4095 } else if ((msr >= 0xc0000000) && (msr <= 0xc0001fff)) {
4096 msr &= 0x1fff;
4097 if (type & MSR_TYPE_R)
4098 /* read-high */
4099 __set_bit(msr, msr_bitmap + 0x400 / f);
4100
4101 if (type & MSR_TYPE_W)
4102 /* write-high */
4103 __set_bit(msr, msr_bitmap + 0xc00 / f);
4104
Sheng Yang25c5f222008-03-28 13:18:56 +08004105 }
Sheng Yang25c5f222008-03-28 13:18:56 +08004106}
4107
Avi Kivity58972972009-02-24 22:26:47 +02004108static void vmx_disable_intercept_for_msr(u32 msr, bool longmode_only)
4109{
4110 if (!longmode_only)
Yang Zhang8d146952013-01-25 10:18:50 +08004111 __vmx_disable_intercept_for_msr(vmx_msr_bitmap_legacy,
4112 msr, MSR_TYPE_R | MSR_TYPE_W);
4113 __vmx_disable_intercept_for_msr(vmx_msr_bitmap_longmode,
4114 msr, MSR_TYPE_R | MSR_TYPE_W);
4115}
4116
4117static void vmx_enable_intercept_msr_read_x2apic(u32 msr)
4118{
4119 __vmx_enable_intercept_for_msr(vmx_msr_bitmap_legacy_x2apic,
4120 msr, MSR_TYPE_R);
4121 __vmx_enable_intercept_for_msr(vmx_msr_bitmap_longmode_x2apic,
4122 msr, MSR_TYPE_R);
4123}
4124
4125static void vmx_disable_intercept_msr_read_x2apic(u32 msr)
4126{
4127 __vmx_disable_intercept_for_msr(vmx_msr_bitmap_legacy_x2apic,
4128 msr, MSR_TYPE_R);
4129 __vmx_disable_intercept_for_msr(vmx_msr_bitmap_longmode_x2apic,
4130 msr, MSR_TYPE_R);
4131}
4132
4133static void vmx_disable_intercept_msr_write_x2apic(u32 msr)
4134{
4135 __vmx_disable_intercept_for_msr(vmx_msr_bitmap_legacy_x2apic,
4136 msr, MSR_TYPE_W);
4137 __vmx_disable_intercept_for_msr(vmx_msr_bitmap_longmode_x2apic,
4138 msr, MSR_TYPE_W);
Avi Kivity58972972009-02-24 22:26:47 +02004139}
4140
Yang Zhang01e439b2013-04-11 19:25:12 +08004141static int vmx_vm_has_apicv(struct kvm *kvm)
4142{
4143 return enable_apicv && irqchip_in_kernel(kvm);
4144}
4145
Avi Kivity6aa8b732006-12-10 02:21:36 -08004146/*
Yang Zhanga20ed542013-04-11 19:25:15 +08004147 * Send interrupt to vcpu via posted interrupt way.
4148 * 1. If target vcpu is running(non-root mode), send posted interrupt
4149 * notification to vcpu and hardware will sync PIR to vIRR atomically.
4150 * 2. If target vcpu isn't running(root mode), kick it to pick up the
4151 * interrupt from PIR in next vmentry.
4152 */
4153static void vmx_deliver_posted_interrupt(struct kvm_vcpu *vcpu, int vector)
4154{
4155 struct vcpu_vmx *vmx = to_vmx(vcpu);
4156 int r;
4157
4158 if (pi_test_and_set_pir(vector, &vmx->pi_desc))
4159 return;
4160
4161 r = pi_test_and_set_on(&vmx->pi_desc);
4162 kvm_make_request(KVM_REQ_EVENT, vcpu);
Zhang, Yang Z6ffbbbb2013-04-17 23:11:54 -03004163#ifdef CONFIG_SMP
Yang Zhanga20ed542013-04-11 19:25:15 +08004164 if (!r && (vcpu->mode == IN_GUEST_MODE))
4165 apic->send_IPI_mask(get_cpu_mask(vcpu->cpu),
4166 POSTED_INTR_VECTOR);
4167 else
Zhang, Yang Z6ffbbbb2013-04-17 23:11:54 -03004168#endif
Yang Zhanga20ed542013-04-11 19:25:15 +08004169 kvm_vcpu_kick(vcpu);
4170}
4171
4172static void vmx_sync_pir_to_irr(struct kvm_vcpu *vcpu)
4173{
4174 struct vcpu_vmx *vmx = to_vmx(vcpu);
4175
4176 if (!pi_test_and_clear_on(&vmx->pi_desc))
4177 return;
4178
4179 kvm_apic_update_irr(vcpu, vmx->pi_desc.pir);
4180}
4181
4182static void vmx_sync_pir_to_irr_dummy(struct kvm_vcpu *vcpu)
4183{
4184 return;
4185}
4186
Avi Kivity6aa8b732006-12-10 02:21:36 -08004187/*
Nadav Har'Ela3a8ff82011-05-25 23:09:01 +03004188 * Set up the vmcs's constant host-state fields, i.e., host-state fields that
4189 * will not change in the lifetime of the guest.
4190 * Note that host-state that does change is set elsewhere. E.g., host-state
4191 * that is set differently for each CPU is set in vmx_vcpu_load(), not here.
4192 */
Yang Zhanga547c6d2013-04-11 19:25:10 +08004193static void vmx_set_constant_host_state(struct vcpu_vmx *vmx)
Nadav Har'Ela3a8ff82011-05-25 23:09:01 +03004194{
4195 u32 low32, high32;
4196 unsigned long tmpl;
4197 struct desc_ptr dt;
4198
Suresh Siddhab1a74bf2012-09-20 11:01:49 -07004199 vmcs_writel(HOST_CR0, read_cr0() & ~X86_CR0_TS); /* 22.2.3 */
Nadav Har'Ela3a8ff82011-05-25 23:09:01 +03004200 vmcs_writel(HOST_CR4, read_cr4()); /* 22.2.3, 22.2.5 */
4201 vmcs_writel(HOST_CR3, read_cr3()); /* 22.2.3 FIXME: shadow tables */
4202
4203 vmcs_write16(HOST_CS_SELECTOR, __KERNEL_CS); /* 22.2.4 */
Avi Kivityb2da15a2012-05-13 19:53:24 +03004204#ifdef CONFIG_X86_64
4205 /*
4206 * Load null selectors, so we can avoid reloading them in
4207 * __vmx_load_host_state(), in case userspace uses the null selectors
4208 * too (the expected case).
4209 */
4210 vmcs_write16(HOST_DS_SELECTOR, 0);
4211 vmcs_write16(HOST_ES_SELECTOR, 0);
4212#else
Nadav Har'Ela3a8ff82011-05-25 23:09:01 +03004213 vmcs_write16(HOST_DS_SELECTOR, __KERNEL_DS); /* 22.2.4 */
4214 vmcs_write16(HOST_ES_SELECTOR, __KERNEL_DS); /* 22.2.4 */
Avi Kivityb2da15a2012-05-13 19:53:24 +03004215#endif
Nadav Har'Ela3a8ff82011-05-25 23:09:01 +03004216 vmcs_write16(HOST_SS_SELECTOR, __KERNEL_DS); /* 22.2.4 */
4217 vmcs_write16(HOST_TR_SELECTOR, GDT_ENTRY_TSS*8); /* 22.2.4 */
4218
4219 native_store_idt(&dt);
4220 vmcs_writel(HOST_IDTR_BASE, dt.address); /* 22.2.4 */
Yang Zhanga547c6d2013-04-11 19:25:10 +08004221 vmx->host_idt_base = dt.address;
Nadav Har'Ela3a8ff82011-05-25 23:09:01 +03004222
Avi Kivity83287ea422012-09-16 15:10:57 +03004223 vmcs_writel(HOST_RIP, vmx_return); /* 22.2.5 */
Nadav Har'Ela3a8ff82011-05-25 23:09:01 +03004224
4225 rdmsr(MSR_IA32_SYSENTER_CS, low32, high32);
4226 vmcs_write32(HOST_IA32_SYSENTER_CS, low32);
4227 rdmsrl(MSR_IA32_SYSENTER_EIP, tmpl);
4228 vmcs_writel(HOST_IA32_SYSENTER_EIP, tmpl); /* 22.2.3 */
4229
4230 if (vmcs_config.vmexit_ctrl & VM_EXIT_LOAD_IA32_PAT) {
4231 rdmsr(MSR_IA32_CR_PAT, low32, high32);
4232 vmcs_write64(HOST_IA32_PAT, low32 | ((u64) high32 << 32));
4233 }
4234}
4235
Nadav Har'Elbf8179a2011-05-25 23:09:31 +03004236static void set_cr4_guest_host_mask(struct vcpu_vmx *vmx)
4237{
4238 vmx->vcpu.arch.cr4_guest_owned_bits = KVM_CR4_GUEST_OWNED_BITS;
4239 if (enable_ept)
4240 vmx->vcpu.arch.cr4_guest_owned_bits |= X86_CR4_PGE;
Nadav Har'Elfe3ef052011-05-25 23:10:02 +03004241 if (is_guest_mode(&vmx->vcpu))
4242 vmx->vcpu.arch.cr4_guest_owned_bits &=
4243 ~get_vmcs12(&vmx->vcpu)->cr4_guest_host_mask;
Nadav Har'Elbf8179a2011-05-25 23:09:31 +03004244 vmcs_writel(CR4_GUEST_HOST_MASK, ~vmx->vcpu.arch.cr4_guest_owned_bits);
4245}
4246
Yang Zhang01e439b2013-04-11 19:25:12 +08004247static u32 vmx_pin_based_exec_ctrl(struct vcpu_vmx *vmx)
4248{
4249 u32 pin_based_exec_ctrl = vmcs_config.pin_based_exec_ctrl;
4250
4251 if (!vmx_vm_has_apicv(vmx->vcpu.kvm))
4252 pin_based_exec_ctrl &= ~PIN_BASED_POSTED_INTR;
4253 return pin_based_exec_ctrl;
4254}
4255
Nadav Har'Elbf8179a2011-05-25 23:09:31 +03004256static u32 vmx_exec_control(struct vcpu_vmx *vmx)
4257{
4258 u32 exec_control = vmcs_config.cpu_based_exec_ctrl;
Paolo Bonzinid16c2932014-02-21 10:36:37 +01004259
4260 if (vmx->vcpu.arch.switch_db_regs & KVM_DEBUGREG_WONT_EXIT)
4261 exec_control &= ~CPU_BASED_MOV_DR_EXITING;
4262
Nadav Har'Elbf8179a2011-05-25 23:09:31 +03004263 if (!vm_need_tpr_shadow(vmx->vcpu.kvm)) {
4264 exec_control &= ~CPU_BASED_TPR_SHADOW;
4265#ifdef CONFIG_X86_64
4266 exec_control |= CPU_BASED_CR8_STORE_EXITING |
4267 CPU_BASED_CR8_LOAD_EXITING;
4268#endif
4269 }
4270 if (!enable_ept)
4271 exec_control |= CPU_BASED_CR3_STORE_EXITING |
4272 CPU_BASED_CR3_LOAD_EXITING |
4273 CPU_BASED_INVLPG_EXITING;
4274 return exec_control;
4275}
4276
4277static u32 vmx_secondary_exec_control(struct vcpu_vmx *vmx)
4278{
4279 u32 exec_control = vmcs_config.cpu_based_2nd_exec_ctrl;
4280 if (!vm_need_virtualize_apic_accesses(vmx->vcpu.kvm))
4281 exec_control &= ~SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES;
4282 if (vmx->vpid == 0)
4283 exec_control &= ~SECONDARY_EXEC_ENABLE_VPID;
4284 if (!enable_ept) {
4285 exec_control &= ~SECONDARY_EXEC_ENABLE_EPT;
4286 enable_unrestricted_guest = 0;
Mao, Junjiead756a12012-07-02 01:18:48 +00004287 /* Enable INVPCID for non-ept guests may cause performance regression. */
4288 exec_control &= ~SECONDARY_EXEC_ENABLE_INVPCID;
Nadav Har'Elbf8179a2011-05-25 23:09:31 +03004289 }
4290 if (!enable_unrestricted_guest)
4291 exec_control &= ~SECONDARY_EXEC_UNRESTRICTED_GUEST;
4292 if (!ple_gap)
4293 exec_control &= ~SECONDARY_EXEC_PAUSE_LOOP_EXITING;
Yang Zhangc7c9c562013-01-25 10:18:51 +08004294 if (!vmx_vm_has_apicv(vmx->vcpu.kvm))
4295 exec_control &= ~(SECONDARY_EXEC_APIC_REGISTER_VIRT |
4296 SECONDARY_EXEC_VIRTUAL_INTR_DELIVERY);
Yang Zhang8d146952013-01-25 10:18:50 +08004297 exec_control &= ~SECONDARY_EXEC_VIRTUALIZE_X2APIC_MODE;
Abel Gordonabc4fc52013-04-18 14:35:25 +03004298 /* SECONDARY_EXEC_SHADOW_VMCS is enabled when L1 executes VMPTRLD
4299 (handle_vmptrld).
4300 We can NOT enable shadow_vmcs here because we don't have yet
4301 a current VMCS12
4302 */
4303 exec_control &= ~SECONDARY_EXEC_SHADOW_VMCS;
Nadav Har'Elbf8179a2011-05-25 23:09:31 +03004304 return exec_control;
4305}
4306
Xiao Guangrongce88dec2011-07-12 03:33:44 +08004307static void ept_set_mmio_spte_mask(void)
4308{
4309 /*
4310 * EPT Misconfigurations can be generated if the value of bits 2:0
4311 * of an EPT paging-structure entry is 110b (write/execute).
Xiao Guangrong885032b2013-06-07 16:51:23 +08004312 * Also, magic bits (0x3ull << 62) is set to quickly identify mmio
Xiao Guangrongce88dec2011-07-12 03:33:44 +08004313 * spte.
4314 */
Xiao Guangrong885032b2013-06-07 16:51:23 +08004315 kvm_mmu_set_mmio_spte_mask((0x3ull << 62) | 0x6ull);
Xiao Guangrongce88dec2011-07-12 03:33:44 +08004316}
4317
Nadav Har'Ela3a8ff82011-05-25 23:09:01 +03004318/*
Avi Kivity6aa8b732006-12-10 02:21:36 -08004319 * Sets up the vmcs for emulated real mode.
4320 */
Rusty Russell8b9cf982007-07-30 16:31:43 +10004321static int vmx_vcpu_setup(struct vcpu_vmx *vmx)
Avi Kivity6aa8b732006-12-10 02:21:36 -08004322{
Jan Kiszka2e4ce7f2011-06-01 12:57:30 +02004323#ifdef CONFIG_X86_64
Avi Kivity6aa8b732006-12-10 02:21:36 -08004324 unsigned long a;
Jan Kiszka2e4ce7f2011-06-01 12:57:30 +02004325#endif
Avi Kivity6aa8b732006-12-10 02:21:36 -08004326 int i;
Avi Kivity6aa8b732006-12-10 02:21:36 -08004327
Avi Kivity6aa8b732006-12-10 02:21:36 -08004328 /* I/O */
Avi Kivity3e7c73e2009-02-24 21:46:19 +02004329 vmcs_write64(IO_BITMAP_A, __pa(vmx_io_bitmap_a));
4330 vmcs_write64(IO_BITMAP_B, __pa(vmx_io_bitmap_b));
Avi Kivity6aa8b732006-12-10 02:21:36 -08004331
Abel Gordon4607c2d2013-04-18 14:35:55 +03004332 if (enable_shadow_vmcs) {
4333 vmcs_write64(VMREAD_BITMAP, __pa(vmx_vmread_bitmap));
4334 vmcs_write64(VMWRITE_BITMAP, __pa(vmx_vmwrite_bitmap));
4335 }
Sheng Yang25c5f222008-03-28 13:18:56 +08004336 if (cpu_has_vmx_msr_bitmap())
Avi Kivity58972972009-02-24 22:26:47 +02004337 vmcs_write64(MSR_BITMAP, __pa(vmx_msr_bitmap_legacy));
Sheng Yang25c5f222008-03-28 13:18:56 +08004338
Avi Kivity6aa8b732006-12-10 02:21:36 -08004339 vmcs_write64(VMCS_LINK_POINTER, -1ull); /* 22.3.1.5 */
4340
Avi Kivity6aa8b732006-12-10 02:21:36 -08004341 /* Control */
Yang Zhang01e439b2013-04-11 19:25:12 +08004342 vmcs_write32(PIN_BASED_VM_EXEC_CONTROL, vmx_pin_based_exec_ctrl(vmx));
Yang, Sheng6e5d8652007-09-12 18:03:11 +08004343
Nadav Har'Elbf8179a2011-05-25 23:09:31 +03004344 vmcs_write32(CPU_BASED_VM_EXEC_CONTROL, vmx_exec_control(vmx));
Avi Kivity6aa8b732006-12-10 02:21:36 -08004345
Sheng Yang83ff3b92007-11-21 14:33:25 +08004346 if (cpu_has_secondary_exec_ctrls()) {
Nadav Har'Elbf8179a2011-05-25 23:09:31 +03004347 vmcs_write32(SECONDARY_VM_EXEC_CONTROL,
4348 vmx_secondary_exec_control(vmx));
Sheng Yang83ff3b92007-11-21 14:33:25 +08004349 }
Sheng Yangf78e0e22007-10-29 09:40:42 +08004350
Yang Zhang01e439b2013-04-11 19:25:12 +08004351 if (vmx_vm_has_apicv(vmx->vcpu.kvm)) {
Yang Zhangc7c9c562013-01-25 10:18:51 +08004352 vmcs_write64(EOI_EXIT_BITMAP0, 0);
4353 vmcs_write64(EOI_EXIT_BITMAP1, 0);
4354 vmcs_write64(EOI_EXIT_BITMAP2, 0);
4355 vmcs_write64(EOI_EXIT_BITMAP3, 0);
4356
4357 vmcs_write16(GUEST_INTR_STATUS, 0);
Yang Zhang01e439b2013-04-11 19:25:12 +08004358
4359 vmcs_write64(POSTED_INTR_NV, POSTED_INTR_VECTOR);
4360 vmcs_write64(POSTED_INTR_DESC_ADDR, __pa((&vmx->pi_desc)));
Yang Zhangc7c9c562013-01-25 10:18:51 +08004361 }
4362
Zhai, Edwin4b8d54f2009-10-09 18:03:20 +08004363 if (ple_gap) {
4364 vmcs_write32(PLE_GAP, ple_gap);
4365 vmcs_write32(PLE_WINDOW, ple_window);
4366 }
4367
Xiao Guangrongc3707952011-07-12 03:28:04 +08004368 vmcs_write32(PAGE_FAULT_ERROR_CODE_MASK, 0);
4369 vmcs_write32(PAGE_FAULT_ERROR_CODE_MATCH, 0);
Avi Kivity6aa8b732006-12-10 02:21:36 -08004370 vmcs_write32(CR3_TARGET_COUNT, 0); /* 22.2.1 */
4371
Avi Kivity9581d442010-10-19 16:46:55 +02004372 vmcs_write16(HOST_FS_SELECTOR, 0); /* 22.2.4 */
4373 vmcs_write16(HOST_GS_SELECTOR, 0); /* 22.2.4 */
Yang Zhanga547c6d2013-04-11 19:25:10 +08004374 vmx_set_constant_host_state(vmx);
Avi Kivity05b3e0c2006-12-13 00:33:45 -08004375#ifdef CONFIG_X86_64
Avi Kivity6aa8b732006-12-10 02:21:36 -08004376 rdmsrl(MSR_FS_BASE, a);
4377 vmcs_writel(HOST_FS_BASE, a); /* 22.2.4 */
4378 rdmsrl(MSR_GS_BASE, a);
4379 vmcs_writel(HOST_GS_BASE, a); /* 22.2.4 */
4380#else
4381 vmcs_writel(HOST_FS_BASE, 0); /* 22.2.4 */
4382 vmcs_writel(HOST_GS_BASE, 0); /* 22.2.4 */
4383#endif
4384
Eddie Dong2cc51562007-05-21 07:28:09 +03004385 vmcs_write32(VM_EXIT_MSR_STORE_COUNT, 0);
4386 vmcs_write32(VM_EXIT_MSR_LOAD_COUNT, 0);
Avi Kivity61d2ef22010-04-28 16:40:38 +03004387 vmcs_write64(VM_EXIT_MSR_LOAD_ADDR, __pa(vmx->msr_autoload.host));
Eddie Dong2cc51562007-05-21 07:28:09 +03004388 vmcs_write32(VM_ENTRY_MSR_LOAD_COUNT, 0);
Avi Kivity61d2ef22010-04-28 16:40:38 +03004389 vmcs_write64(VM_ENTRY_MSR_LOAD_ADDR, __pa(vmx->msr_autoload.guest));
Avi Kivity6aa8b732006-12-10 02:21:36 -08004390
Sheng Yang468d4722008-10-09 16:01:55 +08004391 if (vmcs_config.vmentry_ctrl & VM_ENTRY_LOAD_IA32_PAT) {
Nadav Har'Ela3a8ff82011-05-25 23:09:01 +03004392 u32 msr_low, msr_high;
4393 u64 host_pat;
Sheng Yang468d4722008-10-09 16:01:55 +08004394 rdmsr(MSR_IA32_CR_PAT, msr_low, msr_high);
4395 host_pat = msr_low | ((u64) msr_high << 32);
4396 /* Write the default value follow host pat */
4397 vmcs_write64(GUEST_IA32_PAT, host_pat);
4398 /* Keep arch.pat sync with GUEST_IA32_PAT */
4399 vmx->vcpu.arch.pat = host_pat;
4400 }
4401
Avi Kivity6aa8b732006-12-10 02:21:36 -08004402 for (i = 0; i < NR_VMX_MSR; ++i) {
4403 u32 index = vmx_msr_index[i];
4404 u32 data_low, data_high;
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -04004405 int j = vmx->nmsrs;
Avi Kivity6aa8b732006-12-10 02:21:36 -08004406
4407 if (rdmsr_safe(index, &data_low, &data_high) < 0)
4408 continue;
Avi Kivity432bd6c2007-01-31 23:48:13 -08004409 if (wrmsr_safe(index, data_low, data_high) < 0)
4410 continue;
Avi Kivity26bb0982009-09-07 11:14:12 +03004411 vmx->guest_msrs[j].index = i;
4412 vmx->guest_msrs[j].data = 0;
Avi Kivityd5696722009-12-02 12:28:47 +02004413 vmx->guest_msrs[j].mask = -1ull;
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -04004414 ++vmx->nmsrs;
Avi Kivity6aa8b732006-12-10 02:21:36 -08004415 }
Avi Kivity6aa8b732006-12-10 02:21:36 -08004416
Gleb Natapov2961e8762013-11-25 15:37:13 +02004417
4418 vm_exit_controls_init(vmx, vmcs_config.vmexit_ctrl);
Avi Kivity6aa8b732006-12-10 02:21:36 -08004419
4420 /* 22.2.1, 20.8.1 */
Gleb Natapov2961e8762013-11-25 15:37:13 +02004421 vm_entry_controls_init(vmx, vmcs_config.vmentry_ctrl);
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03004422
Avi Kivitye00c8cf2007-10-21 11:00:39 +02004423 vmcs_writel(CR0_GUEST_HOST_MASK, ~0UL);
Nadav Har'Elbf8179a2011-05-25 23:09:31 +03004424 set_cr4_guest_host_mask(vmx);
Avi Kivitye00c8cf2007-10-21 11:00:39 +02004425
4426 return 0;
4427}
4428
Jan Kiszka57f252f2013-03-12 10:20:24 +01004429static void vmx_vcpu_reset(struct kvm_vcpu *vcpu)
Avi Kivitye00c8cf2007-10-21 11:00:39 +02004430{
4431 struct vcpu_vmx *vmx = to_vmx(vcpu);
Jan Kiszka58cb6282014-01-24 16:48:44 +01004432 struct msr_data apic_base_msr;
Avi Kivitye00c8cf2007-10-21 11:00:39 +02004433
Avi Kivity7ffd92c2009-06-09 14:10:45 +03004434 vmx->rmode.vm86_active = 0;
Avi Kivitye00c8cf2007-10-21 11:00:39 +02004435
Jan Kiszka3b86cd92008-09-26 09:30:57 +02004436 vmx->soft_vnmi_blocked = 0;
4437
Zhang Xiantaoad312c72007-12-13 23:50:52 +08004438 vmx->vcpu.arch.regs[VCPU_REGS_RDX] = get_rdx_init_val();
Avi Kivity2d3ad1f2008-02-24 11:20:43 +02004439 kvm_set_cr8(&vmx->vcpu, 0);
Jan Kiszka58cb6282014-01-24 16:48:44 +01004440 apic_base_msr.data = 0xfee00000 | MSR_IA32_APICBASE_ENABLE;
Gleb Natapovc5af89b2009-06-09 15:56:26 +03004441 if (kvm_vcpu_is_bsp(&vmx->vcpu))
Jan Kiszka58cb6282014-01-24 16:48:44 +01004442 apic_base_msr.data |= MSR_IA32_APICBASE_BSP;
4443 apic_base_msr.host_initiated = true;
4444 kvm_set_apic_base(&vmx->vcpu, &apic_base_msr);
Avi Kivitye00c8cf2007-10-21 11:00:39 +02004445
Avi Kivity2fb92db2011-04-27 19:42:18 +03004446 vmx_segment_cache_clear(vmx);
4447
Avi Kivity5706be02008-08-20 15:07:31 +03004448 seg_setup(VCPU_SREG_CS);
Jan Kiszka66450a22013-03-13 12:42:34 +01004449 vmcs_write16(GUEST_CS_SELECTOR, 0xf000);
Paolo Bonzini04b66832013-03-19 16:30:26 +01004450 vmcs_write32(GUEST_CS_BASE, 0xffff0000);
Avi Kivitye00c8cf2007-10-21 11:00:39 +02004451
4452 seg_setup(VCPU_SREG_DS);
4453 seg_setup(VCPU_SREG_ES);
4454 seg_setup(VCPU_SREG_FS);
4455 seg_setup(VCPU_SREG_GS);
4456 seg_setup(VCPU_SREG_SS);
4457
4458 vmcs_write16(GUEST_TR_SELECTOR, 0);
4459 vmcs_writel(GUEST_TR_BASE, 0);
4460 vmcs_write32(GUEST_TR_LIMIT, 0xffff);
4461 vmcs_write32(GUEST_TR_AR_BYTES, 0x008b);
4462
4463 vmcs_write16(GUEST_LDTR_SELECTOR, 0);
4464 vmcs_writel(GUEST_LDTR_BASE, 0);
4465 vmcs_write32(GUEST_LDTR_LIMIT, 0xffff);
4466 vmcs_write32(GUEST_LDTR_AR_BYTES, 0x00082);
4467
4468 vmcs_write32(GUEST_SYSENTER_CS, 0);
4469 vmcs_writel(GUEST_SYSENTER_ESP, 0);
4470 vmcs_writel(GUEST_SYSENTER_EIP, 0);
4471
4472 vmcs_writel(GUEST_RFLAGS, 0x02);
Jan Kiszka66450a22013-03-13 12:42:34 +01004473 kvm_rip_write(vcpu, 0xfff0);
Avi Kivitye00c8cf2007-10-21 11:00:39 +02004474
Avi Kivitye00c8cf2007-10-21 11:00:39 +02004475 vmcs_writel(GUEST_GDTR_BASE, 0);
4476 vmcs_write32(GUEST_GDTR_LIMIT, 0xffff);
4477
4478 vmcs_writel(GUEST_IDTR_BASE, 0);
4479 vmcs_write32(GUEST_IDTR_LIMIT, 0xffff);
4480
Anthony Liguori443381a2010-12-06 10:53:38 -06004481 vmcs_write32(GUEST_ACTIVITY_STATE, GUEST_ACTIVITY_ACTIVE);
Avi Kivitye00c8cf2007-10-21 11:00:39 +02004482 vmcs_write32(GUEST_INTERRUPTIBILITY_INFO, 0);
4483 vmcs_write32(GUEST_PENDING_DBG_EXCEPTIONS, 0);
4484
Avi Kivitye00c8cf2007-10-21 11:00:39 +02004485 /* Special registers */
4486 vmcs_write64(GUEST_IA32_DEBUGCTL, 0);
4487
4488 setup_msrs(vmx);
4489
Avi Kivity6aa8b732006-12-10 02:21:36 -08004490 vmcs_write32(VM_ENTRY_INTR_INFO_FIELD, 0); /* 22.2.1 */
4491
Sheng Yangf78e0e22007-10-29 09:40:42 +08004492 if (cpu_has_vmx_tpr_shadow()) {
4493 vmcs_write64(VIRTUAL_APIC_PAGE_ADDR, 0);
4494 if (vm_need_tpr_shadow(vmx->vcpu.kvm))
4495 vmcs_write64(VIRTUAL_APIC_PAGE_ADDR,
Takuya Yoshikawaafc20182011-03-05 12:40:20 +09004496 __pa(vmx->vcpu.arch.apic->regs));
Sheng Yangf78e0e22007-10-29 09:40:42 +08004497 vmcs_write32(TPR_THRESHOLD, 0);
4498 }
4499
4500 if (vm_need_virtualize_apic_accesses(vmx->vcpu.kvm))
4501 vmcs_write64(APIC_ACCESS_ADDR,
Zhang Xiantaobfc6d222007-12-14 10:20:16 +08004502 page_to_phys(vmx->vcpu.kvm->arch.apic_access_page));
Avi Kivity6aa8b732006-12-10 02:21:36 -08004503
Yang Zhang01e439b2013-04-11 19:25:12 +08004504 if (vmx_vm_has_apicv(vcpu->kvm))
4505 memset(&vmx->pi_desc, 0, sizeof(struct pi_desc));
4506
Sheng Yang2384d2b2008-01-17 15:14:33 +08004507 if (vmx->vpid != 0)
4508 vmcs_write16(VIRTUAL_PROCESSOR_ID, vmx->vpid);
4509
Eduardo Habkostfa400522009-10-24 02:49:58 -02004510 vmx->vcpu.arch.cr0 = X86_CR0_NW | X86_CR0_CD | X86_CR0_ET;
Avi Kivity4d4ec082009-12-29 18:07:30 +02004511 vmx_set_cr0(&vmx->vcpu, kvm_read_cr0(vcpu)); /* enter rmode */
Rusty Russell8b9cf982007-07-30 16:31:43 +10004512 vmx_set_cr4(&vmx->vcpu, 0);
Rusty Russell8b9cf982007-07-30 16:31:43 +10004513 vmx_set_efer(&vmx->vcpu, 0);
Rusty Russell8b9cf982007-07-30 16:31:43 +10004514 vmx_fpu_activate(&vmx->vcpu);
4515 update_exception_bitmap(&vmx->vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08004516
Gui Jianfengb9d762f2010-06-07 10:32:29 +08004517 vpid_sync_context(vmx);
Avi Kivity6aa8b732006-12-10 02:21:36 -08004518}
4519
Nadav Har'Elb6f12502011-05-25 23:13:06 +03004520/*
4521 * In nested virtualization, check if L1 asked to exit on external interrupts.
4522 * For most existing hypervisors, this will always return true.
4523 */
4524static bool nested_exit_on_intr(struct kvm_vcpu *vcpu)
4525{
4526 return get_vmcs12(vcpu)->pin_based_vm_exec_control &
4527 PIN_BASED_EXT_INTR_MASK;
4528}
4529
Bandan Das77b0f5d2014-04-19 18:17:45 -04004530/*
4531 * In nested virtualization, check if L1 has set
4532 * VM_EXIT_ACK_INTR_ON_EXIT
4533 */
4534static bool nested_exit_intr_ack_set(struct kvm_vcpu *vcpu)
4535{
4536 return get_vmcs12(vcpu)->vm_exit_controls &
4537 VM_EXIT_ACK_INTR_ON_EXIT;
4538}
4539
Jan Kiszkaea8ceb82013-04-14 21:04:26 +02004540static bool nested_exit_on_nmi(struct kvm_vcpu *vcpu)
4541{
4542 return get_vmcs12(vcpu)->pin_based_vm_exec_control &
4543 PIN_BASED_NMI_EXITING;
4544}
4545
Jan Kiszkac9a79532014-03-07 20:03:15 +01004546static void enable_irq_window(struct kvm_vcpu *vcpu)
Jan Kiszka3b86cd92008-09-26 09:30:57 +02004547{
4548 u32 cpu_based_vm_exec_control;
Jan Kiszka730dca42013-04-28 10:50:52 +02004549
Jan Kiszka3b86cd92008-09-26 09:30:57 +02004550 cpu_based_vm_exec_control = vmcs_read32(CPU_BASED_VM_EXEC_CONTROL);
4551 cpu_based_vm_exec_control |= CPU_BASED_VIRTUAL_INTR_PENDING;
4552 vmcs_write32(CPU_BASED_VM_EXEC_CONTROL, cpu_based_vm_exec_control);
4553}
4554
Jan Kiszkac9a79532014-03-07 20:03:15 +01004555static void enable_nmi_window(struct kvm_vcpu *vcpu)
Jan Kiszka3b86cd92008-09-26 09:30:57 +02004556{
4557 u32 cpu_based_vm_exec_control;
4558
Jan Kiszkac9a79532014-03-07 20:03:15 +01004559 if (!cpu_has_virtual_nmis() ||
4560 vmcs_read32(GUEST_INTERRUPTIBILITY_INFO) & GUEST_INTR_STATE_STI) {
4561 enable_irq_window(vcpu);
4562 return;
4563 }
Jan Kiszka03b28f82013-04-29 16:46:42 +02004564
Jan Kiszka3b86cd92008-09-26 09:30:57 +02004565 cpu_based_vm_exec_control = vmcs_read32(CPU_BASED_VM_EXEC_CONTROL);
4566 cpu_based_vm_exec_control |= CPU_BASED_VIRTUAL_NMI_PENDING;
4567 vmcs_write32(CPU_BASED_VM_EXEC_CONTROL, cpu_based_vm_exec_control);
4568}
4569
Gleb Natapov66fd3f72009-05-11 13:35:50 +03004570static void vmx_inject_irq(struct kvm_vcpu *vcpu)
Eddie Dong85f455f2007-07-06 12:20:49 +03004571{
Avi Kivity9c8cba32007-11-22 11:42:59 +02004572 struct vcpu_vmx *vmx = to_vmx(vcpu);
Gleb Natapov66fd3f72009-05-11 13:35:50 +03004573 uint32_t intr;
4574 int irq = vcpu->arch.interrupt.nr;
Avi Kivity9c8cba32007-11-22 11:42:59 +02004575
Marcelo Tosatti229456f2009-06-17 09:22:14 -03004576 trace_kvm_inj_virq(irq);
Feng (Eric) Liu2714d1d2008-04-10 15:31:10 -04004577
Avi Kivityfa89a812008-09-01 15:57:51 +03004578 ++vcpu->stat.irq_injections;
Avi Kivity7ffd92c2009-06-09 14:10:45 +03004579 if (vmx->rmode.vm86_active) {
Serge E. Hallyn71f98332011-04-13 09:12:54 -05004580 int inc_eip = 0;
4581 if (vcpu->arch.interrupt.soft)
4582 inc_eip = vcpu->arch.event_exit_inst_len;
4583 if (kvm_inject_realmode_interrupt(vcpu, irq, inc_eip) != EMULATE_DONE)
Mohammed Gamala92601b2010-09-19 14:34:07 +02004584 kvm_make_request(KVM_REQ_TRIPLE_FAULT, vcpu);
Eddie Dong85f455f2007-07-06 12:20:49 +03004585 return;
4586 }
Gleb Natapov66fd3f72009-05-11 13:35:50 +03004587 intr = irq | INTR_INFO_VALID_MASK;
4588 if (vcpu->arch.interrupt.soft) {
4589 intr |= INTR_TYPE_SOFT_INTR;
4590 vmcs_write32(VM_ENTRY_INSTRUCTION_LEN,
4591 vmx->vcpu.arch.event_exit_inst_len);
4592 } else
4593 intr |= INTR_TYPE_EXT_INTR;
4594 vmcs_write32(VM_ENTRY_INTR_INFO_FIELD, intr);
Eddie Dong85f455f2007-07-06 12:20:49 +03004595}
4596
Sheng Yangf08864b2008-05-15 18:23:25 +08004597static void vmx_inject_nmi(struct kvm_vcpu *vcpu)
4598{
Jan Kiszka66a5a342008-09-26 09:30:51 +02004599 struct vcpu_vmx *vmx = to_vmx(vcpu);
4600
Nadav Har'El0b6ac342011-05-25 23:13:36 +03004601 if (is_guest_mode(vcpu))
4602 return;
4603
Jan Kiszka3b86cd92008-09-26 09:30:57 +02004604 if (!cpu_has_virtual_nmis()) {
4605 /*
4606 * Tracking the NMI-blocked state in software is built upon
4607 * finding the next open IRQ window. This, in turn, depends on
4608 * well-behaving guests: They have to keep IRQs disabled at
4609 * least as long as the NMI handler runs. Otherwise we may
4610 * cause NMI nesting, maybe breaking the guest. But as this is
4611 * highly unlikely, we can live with the residual risk.
4612 */
4613 vmx->soft_vnmi_blocked = 1;
4614 vmx->vnmi_blocked_time = 0;
4615 }
4616
Jan Kiszka487b3912008-09-26 09:30:56 +02004617 ++vcpu->stat.nmi_injections;
Avi Kivity9d58b932011-03-07 16:52:07 +02004618 vmx->nmi_known_unmasked = false;
Avi Kivity7ffd92c2009-06-09 14:10:45 +03004619 if (vmx->rmode.vm86_active) {
Serge E. Hallyn71f98332011-04-13 09:12:54 -05004620 if (kvm_inject_realmode_interrupt(vcpu, NMI_VECTOR, 0) != EMULATE_DONE)
Mohammed Gamala92601b2010-09-19 14:34:07 +02004621 kvm_make_request(KVM_REQ_TRIPLE_FAULT, vcpu);
Jan Kiszka66a5a342008-09-26 09:30:51 +02004622 return;
4623 }
Sheng Yangf08864b2008-05-15 18:23:25 +08004624 vmcs_write32(VM_ENTRY_INTR_INFO_FIELD,
4625 INTR_TYPE_NMI_INTR | INTR_INFO_VALID_MASK | NMI_VECTOR);
Sheng Yangf08864b2008-05-15 18:23:25 +08004626}
4627
Jan Kiszka3cfc3092009-11-12 01:04:25 +01004628static bool vmx_get_nmi_mask(struct kvm_vcpu *vcpu)
4629{
4630 if (!cpu_has_virtual_nmis())
4631 return to_vmx(vcpu)->soft_vnmi_blocked;
Avi Kivity9d58b932011-03-07 16:52:07 +02004632 if (to_vmx(vcpu)->nmi_known_unmasked)
4633 return false;
Avi Kivityc332c832010-05-04 12:24:12 +03004634 return vmcs_read32(GUEST_INTERRUPTIBILITY_INFO) & GUEST_INTR_STATE_NMI;
Jan Kiszka3cfc3092009-11-12 01:04:25 +01004635}
4636
4637static void vmx_set_nmi_mask(struct kvm_vcpu *vcpu, bool masked)
4638{
4639 struct vcpu_vmx *vmx = to_vmx(vcpu);
4640
4641 if (!cpu_has_virtual_nmis()) {
4642 if (vmx->soft_vnmi_blocked != masked) {
4643 vmx->soft_vnmi_blocked = masked;
4644 vmx->vnmi_blocked_time = 0;
4645 }
4646 } else {
Avi Kivity9d58b932011-03-07 16:52:07 +02004647 vmx->nmi_known_unmasked = !masked;
Jan Kiszka3cfc3092009-11-12 01:04:25 +01004648 if (masked)
4649 vmcs_set_bits(GUEST_INTERRUPTIBILITY_INFO,
4650 GUEST_INTR_STATE_NMI);
4651 else
4652 vmcs_clear_bits(GUEST_INTERRUPTIBILITY_INFO,
4653 GUEST_INTR_STATE_NMI);
4654 }
4655}
4656
Jan Kiszka2505dc92013-04-14 12:12:47 +02004657static int vmx_nmi_allowed(struct kvm_vcpu *vcpu)
4658{
Jan Kiszkab6b8a142014-03-07 20:03:12 +01004659 if (to_vmx(vcpu)->nested.nested_run_pending)
4660 return 0;
Jan Kiszkaea8ceb82013-04-14 21:04:26 +02004661
Jan Kiszka2505dc92013-04-14 12:12:47 +02004662 if (!cpu_has_virtual_nmis() && to_vmx(vcpu)->soft_vnmi_blocked)
4663 return 0;
4664
4665 return !(vmcs_read32(GUEST_INTERRUPTIBILITY_INFO) &
4666 (GUEST_INTR_STATE_MOV_SS | GUEST_INTR_STATE_STI
4667 | GUEST_INTR_STATE_NMI));
4668}
4669
Gleb Natapov78646122009-03-23 12:12:11 +02004670static int vmx_interrupt_allowed(struct kvm_vcpu *vcpu)
4671{
Jan Kiszkab6b8a142014-03-07 20:03:12 +01004672 return (!to_vmx(vcpu)->nested.nested_run_pending &&
4673 vmcs_readl(GUEST_RFLAGS) & X86_EFLAGS_IF) &&
Gleb Natapovc4282df2009-04-21 17:45:07 +03004674 !(vmcs_read32(GUEST_INTERRUPTIBILITY_INFO) &
4675 (GUEST_INTR_STATE_STI | GUEST_INTR_STATE_MOV_SS));
Gleb Natapov78646122009-03-23 12:12:11 +02004676}
4677
Izik Eiduscbc94022007-10-25 00:29:55 +02004678static int vmx_set_tss_addr(struct kvm *kvm, unsigned int addr)
4679{
4680 int ret;
4681 struct kvm_userspace_memory_region tss_mem = {
Sheng Yang6fe63972008-10-16 17:30:58 +08004682 .slot = TSS_PRIVATE_MEMSLOT,
Izik Eiduscbc94022007-10-25 00:29:55 +02004683 .guest_phys_addr = addr,
4684 .memory_size = PAGE_SIZE * 3,
4685 .flags = 0,
4686 };
4687
Takuya Yoshikawa47ae31e2013-02-27 19:43:00 +09004688 ret = kvm_set_memory_region(kvm, &tss_mem);
Izik Eiduscbc94022007-10-25 00:29:55 +02004689 if (ret)
4690 return ret;
Zhang Xiantaobfc6d222007-12-14 10:20:16 +08004691 kvm->arch.tss_addr = addr;
Gleb Natapov93ea5382011-02-21 12:07:59 +02004692 if (!init_rmode_tss(kvm))
4693 return -ENOMEM;
4694
Izik Eiduscbc94022007-10-25 00:29:55 +02004695 return 0;
4696}
4697
Gleb Natapov0ca1b4f2012-12-20 16:57:47 +02004698static bool rmode_exception(struct kvm_vcpu *vcpu, int vec)
Avi Kivity6aa8b732006-12-10 02:21:36 -08004699{
Jan Kiszka77ab6db2008-07-14 12:28:51 +02004700 switch (vec) {
Jan Kiszka77ab6db2008-07-14 12:28:51 +02004701 case BP_VECTOR:
Jan Kiszkac573cd22010-02-23 17:47:53 +01004702 /*
4703 * Update instruction length as we may reinject the exception
4704 * from user space while in guest debugging mode.
4705 */
4706 to_vmx(vcpu)->vcpu.arch.event_exit_inst_len =
4707 vmcs_read32(VM_EXIT_INSTRUCTION_LEN);
Jan Kiszkad0bfb942008-12-15 13:52:10 +01004708 if (vcpu->guest_debug & KVM_GUESTDBG_USE_SW_BP)
Gleb Natapov0ca1b4f2012-12-20 16:57:47 +02004709 return false;
4710 /* fall through */
4711 case DB_VECTOR:
4712 if (vcpu->guest_debug &
4713 (KVM_GUESTDBG_SINGLESTEP | KVM_GUESTDBG_USE_HW_BP))
4714 return false;
Jan Kiszkad0bfb942008-12-15 13:52:10 +01004715 /* fall through */
4716 case DE_VECTOR:
Jan Kiszka77ab6db2008-07-14 12:28:51 +02004717 case OF_VECTOR:
4718 case BR_VECTOR:
4719 case UD_VECTOR:
4720 case DF_VECTOR:
4721 case SS_VECTOR:
4722 case GP_VECTOR:
4723 case MF_VECTOR:
Gleb Natapov0ca1b4f2012-12-20 16:57:47 +02004724 return true;
4725 break;
Jan Kiszka77ab6db2008-07-14 12:28:51 +02004726 }
Gleb Natapov0ca1b4f2012-12-20 16:57:47 +02004727 return false;
4728}
4729
4730static int handle_rmode_exception(struct kvm_vcpu *vcpu,
4731 int vec, u32 err_code)
4732{
4733 /*
4734 * Instruction with address size override prefix opcode 0x67
4735 * Cause the #SS fault with 0 error code in VM86 mode.
4736 */
4737 if (((vec == GP_VECTOR) || (vec == SS_VECTOR)) && err_code == 0) {
4738 if (emulate_instruction(vcpu, 0) == EMULATE_DONE) {
4739 if (vcpu->arch.halt_request) {
4740 vcpu->arch.halt_request = 0;
4741 return kvm_emulate_halt(vcpu);
4742 }
4743 return 1;
4744 }
4745 return 0;
4746 }
4747
4748 /*
4749 * Forward all other exceptions that are valid in real mode.
4750 * FIXME: Breaks guest debugging in real mode, needs to be fixed with
4751 * the required debugging infrastructure rework.
4752 */
4753 kvm_queue_exception(vcpu, vec);
4754 return 1;
Avi Kivity6aa8b732006-12-10 02:21:36 -08004755}
4756
Andi Kleena0861c02009-06-08 17:37:09 +08004757/*
4758 * Trigger machine check on the host. We assume all the MSRs are already set up
4759 * by the CPU and that we still run on the same CPU as the MCE occurred on.
4760 * We pass a fake environment to the machine check handler because we want
4761 * the guest to be always treated like user space, no matter what context
4762 * it used internally.
4763 */
4764static void kvm_machine_check(void)
4765{
4766#if defined(CONFIG_X86_MCE) && defined(CONFIG_X86_64)
4767 struct pt_regs regs = {
4768 .cs = 3, /* Fake ring 3 no matter what the guest ran on */
4769 .flags = X86_EFLAGS_IF,
4770 };
4771
4772 do_machine_check(&regs, 0);
4773#endif
4774}
4775
Avi Kivity851ba692009-08-24 11:10:17 +03004776static int handle_machine_check(struct kvm_vcpu *vcpu)
Andi Kleena0861c02009-06-08 17:37:09 +08004777{
4778 /* already handled by vcpu_run */
4779 return 1;
4780}
4781
Avi Kivity851ba692009-08-24 11:10:17 +03004782static int handle_exception(struct kvm_vcpu *vcpu)
Avi Kivity6aa8b732006-12-10 02:21:36 -08004783{
Avi Kivity1155f762007-11-22 11:30:47 +02004784 struct vcpu_vmx *vmx = to_vmx(vcpu);
Avi Kivity851ba692009-08-24 11:10:17 +03004785 struct kvm_run *kvm_run = vcpu->run;
Jan Kiszkad0bfb942008-12-15 13:52:10 +01004786 u32 intr_info, ex_no, error_code;
Jan Kiszka42dbaa52008-12-15 13:52:10 +01004787 unsigned long cr2, rip, dr6;
Avi Kivity6aa8b732006-12-10 02:21:36 -08004788 u32 vect_info;
4789 enum emulation_result er;
4790
Avi Kivity1155f762007-11-22 11:30:47 +02004791 vect_info = vmx->idt_vectoring_info;
Avi Kivity88786472011-03-07 17:39:45 +02004792 intr_info = vmx->exit_intr_info;
Avi Kivity6aa8b732006-12-10 02:21:36 -08004793
Andi Kleena0861c02009-06-08 17:37:09 +08004794 if (is_machine_check(intr_info))
Avi Kivity851ba692009-08-24 11:10:17 +03004795 return handle_machine_check(vcpu);
Andi Kleena0861c02009-06-08 17:37:09 +08004796
Jan Kiszkae4a41882008-09-26 09:30:46 +02004797 if ((intr_info & INTR_INFO_INTR_TYPE_MASK) == INTR_TYPE_NMI_INTR)
Avi Kivity1b6269d2007-10-09 12:12:19 +02004798 return 1; /* already handled by vmx_vcpu_run() */
Anthony Liguori2ab455c2007-04-27 09:29:49 +03004799
4800 if (is_no_device(intr_info)) {
Avi Kivity5fd86fc2007-05-02 20:40:00 +03004801 vmx_fpu_activate(vcpu);
Anthony Liguori2ab455c2007-04-27 09:29:49 +03004802 return 1;
4803 }
4804
Anthony Liguori7aa81cc2007-09-17 14:57:50 -05004805 if (is_invalid_opcode(intr_info)) {
Andre Przywara51d8b662010-12-21 11:12:02 +01004806 er = emulate_instruction(vcpu, EMULTYPE_TRAP_UD);
Anthony Liguori7aa81cc2007-09-17 14:57:50 -05004807 if (er != EMULATE_DONE)
Avi Kivity7ee5d9402007-11-25 15:22:50 +02004808 kvm_queue_exception(vcpu, UD_VECTOR);
Anthony Liguori7aa81cc2007-09-17 14:57:50 -05004809 return 1;
4810 }
4811
Avi Kivity6aa8b732006-12-10 02:21:36 -08004812 error_code = 0;
Ryan Harper2e113842008-02-11 10:26:38 -06004813 if (intr_info & INTR_INFO_DELIVER_CODE_MASK)
Avi Kivity6aa8b732006-12-10 02:21:36 -08004814 error_code = vmcs_read32(VM_EXIT_INTR_ERROR_CODE);
Xiao Guangrongbf4ca232012-10-17 13:48:06 +08004815
4816 /*
4817 * The #PF with PFEC.RSVD = 1 indicates the guest is accessing
4818 * MMIO, it is better to report an internal error.
4819 * See the comments in vmx_handle_exit.
4820 */
4821 if ((vect_info & VECTORING_INFO_VALID_MASK) &&
4822 !(is_page_fault(intr_info) && !(error_code & PFERR_RSVD_MASK))) {
4823 vcpu->run->exit_reason = KVM_EXIT_INTERNAL_ERROR;
4824 vcpu->run->internal.suberror = KVM_INTERNAL_ERROR_SIMUL_EX;
4825 vcpu->run->internal.ndata = 2;
4826 vcpu->run->internal.data[0] = vect_info;
4827 vcpu->run->internal.data[1] = intr_info;
4828 return 0;
4829 }
4830
Avi Kivity6aa8b732006-12-10 02:21:36 -08004831 if (is_page_fault(intr_info)) {
Sheng Yang14394422008-04-28 12:24:45 +08004832 /* EPT won't cause page fault directly */
Julia Lawallcf3ace72011-08-02 12:34:57 +02004833 BUG_ON(enable_ept);
Avi Kivity6aa8b732006-12-10 02:21:36 -08004834 cr2 = vmcs_readl(EXIT_QUALIFICATION);
Marcelo Tosatti229456f2009-06-17 09:22:14 -03004835 trace_kvm_page_fault(cr2, error_code);
4836
Gleb Natapov3298b752009-05-11 13:35:46 +03004837 if (kvm_event_needs_reinjection(vcpu))
Avi Kivity577bdc42008-07-19 08:57:05 +03004838 kvm_mmu_unprotect_page_virt(vcpu, cr2);
Andre Przywaradc25e892010-12-21 11:12:07 +01004839 return kvm_mmu_page_fault(vcpu, cr2, error_code, NULL, 0);
Avi Kivity6aa8b732006-12-10 02:21:36 -08004840 }
4841
Jan Kiszkad0bfb942008-12-15 13:52:10 +01004842 ex_no = intr_info & INTR_INFO_VECTOR_MASK;
Gleb Natapov0ca1b4f2012-12-20 16:57:47 +02004843
4844 if (vmx->rmode.vm86_active && rmode_exception(vcpu, ex_no))
4845 return handle_rmode_exception(vcpu, ex_no, error_code);
4846
Jan Kiszka42dbaa52008-12-15 13:52:10 +01004847 switch (ex_no) {
4848 case DB_VECTOR:
4849 dr6 = vmcs_readl(EXIT_QUALIFICATION);
4850 if (!(vcpu->guest_debug &
4851 (KVM_GUESTDBG_SINGLESTEP | KVM_GUESTDBG_USE_HW_BP))) {
Jan Kiszka8246bf52014-01-04 18:47:17 +01004852 vcpu->arch.dr6 &= ~15;
4853 vcpu->arch.dr6 |= dr6;
Huw Daviesfd2a4452014-04-16 10:02:51 +01004854 if (!(dr6 & ~DR6_RESERVED)) /* icebp */
4855 skip_emulated_instruction(vcpu);
4856
Jan Kiszka42dbaa52008-12-15 13:52:10 +01004857 kvm_queue_exception(vcpu, DB_VECTOR);
4858 return 1;
4859 }
4860 kvm_run->debug.arch.dr6 = dr6 | DR6_FIXED_1;
4861 kvm_run->debug.arch.dr7 = vmcs_readl(GUEST_DR7);
4862 /* fall through */
4863 case BP_VECTOR:
Jan Kiszkac573cd22010-02-23 17:47:53 +01004864 /*
4865 * Update instruction length as we may reinject #BP from
4866 * user space while in guest debugging mode. Reading it for
4867 * #DB as well causes no harm, it is not used in that case.
4868 */
4869 vmx->vcpu.arch.event_exit_inst_len =
4870 vmcs_read32(VM_EXIT_INSTRUCTION_LEN);
Avi Kivity6aa8b732006-12-10 02:21:36 -08004871 kvm_run->exit_reason = KVM_EXIT_DEBUG;
Avi Kivity0a434bb2011-04-28 15:59:33 +03004872 rip = kvm_rip_read(vcpu);
Jan Kiszkad0bfb942008-12-15 13:52:10 +01004873 kvm_run->debug.arch.pc = vmcs_readl(GUEST_CS_BASE) + rip;
4874 kvm_run->debug.arch.exception = ex_no;
Jan Kiszka42dbaa52008-12-15 13:52:10 +01004875 break;
4876 default:
Jan Kiszkad0bfb942008-12-15 13:52:10 +01004877 kvm_run->exit_reason = KVM_EXIT_EXCEPTION;
4878 kvm_run->ex.exception = ex_no;
4879 kvm_run->ex.error_code = error_code;
Jan Kiszka42dbaa52008-12-15 13:52:10 +01004880 break;
Avi Kivity6aa8b732006-12-10 02:21:36 -08004881 }
Avi Kivity6aa8b732006-12-10 02:21:36 -08004882 return 0;
4883}
4884
Avi Kivity851ba692009-08-24 11:10:17 +03004885static int handle_external_interrupt(struct kvm_vcpu *vcpu)
Avi Kivity6aa8b732006-12-10 02:21:36 -08004886{
Avi Kivity1165f5f2007-04-19 17:27:43 +03004887 ++vcpu->stat.irq_exits;
Avi Kivity6aa8b732006-12-10 02:21:36 -08004888 return 1;
4889}
4890
Avi Kivity851ba692009-08-24 11:10:17 +03004891static int handle_triple_fault(struct kvm_vcpu *vcpu)
Avi Kivity988ad742007-02-12 00:54:36 -08004892{
Avi Kivity851ba692009-08-24 11:10:17 +03004893 vcpu->run->exit_reason = KVM_EXIT_SHUTDOWN;
Avi Kivity988ad742007-02-12 00:54:36 -08004894 return 0;
4895}
Avi Kivity6aa8b732006-12-10 02:21:36 -08004896
Avi Kivity851ba692009-08-24 11:10:17 +03004897static int handle_io(struct kvm_vcpu *vcpu)
Avi Kivity6aa8b732006-12-10 02:21:36 -08004898{
He, Qingbfdaab02007-09-12 14:18:28 +08004899 unsigned long exit_qualification;
Jan Kiszka34c33d12009-02-08 13:28:15 +01004900 int size, in, string;
Avi Kivity039576c2007-03-20 12:46:50 +02004901 unsigned port;
Avi Kivity6aa8b732006-12-10 02:21:36 -08004902
He, Qingbfdaab02007-09-12 14:18:28 +08004903 exit_qualification = vmcs_readl(EXIT_QUALIFICATION);
Avi Kivity039576c2007-03-20 12:46:50 +02004904 string = (exit_qualification & 16) != 0;
Laurent Viviere70669a2007-08-05 10:36:40 +03004905 in = (exit_qualification & 8) != 0;
Laurent Viviere70669a2007-08-05 10:36:40 +03004906
Gleb Natapovcf8f70b2010-03-18 15:20:23 +02004907 ++vcpu->stat.io_exits;
4908
4909 if (string || in)
Andre Przywara51d8b662010-12-21 11:12:02 +01004910 return emulate_instruction(vcpu, 0) == EMULATE_DONE;
Gleb Natapovcf8f70b2010-03-18 15:20:23 +02004911
4912 port = exit_qualification >> 16;
4913 size = (exit_qualification & 7) + 1;
Guillaume Thouvenine93f36b2008-10-28 10:51:30 +01004914 skip_emulated_instruction(vcpu);
Gleb Natapovcf8f70b2010-03-18 15:20:23 +02004915
4916 return kvm_fast_pio_out(vcpu, size, port);
Avi Kivity6aa8b732006-12-10 02:21:36 -08004917}
4918
Ingo Molnar102d8322007-02-19 14:37:47 +02004919static void
4920vmx_patch_hypercall(struct kvm_vcpu *vcpu, unsigned char *hypercall)
4921{
4922 /*
4923 * Patch in the VMCALL instruction:
4924 */
4925 hypercall[0] = 0x0f;
4926 hypercall[1] = 0x01;
4927 hypercall[2] = 0xc1;
Ingo Molnar102d8322007-02-19 14:37:47 +02004928}
4929
Jan Kiszka92fbc7b2013-08-08 16:26:33 +02004930static bool nested_cr0_valid(struct vmcs12 *vmcs12, unsigned long val)
4931{
4932 unsigned long always_on = VMXON_CR0_ALWAYSON;
4933
4934 if (nested_vmx_secondary_ctls_high &
4935 SECONDARY_EXEC_UNRESTRICTED_GUEST &&
4936 nested_cpu_has2(vmcs12, SECONDARY_EXEC_UNRESTRICTED_GUEST))
4937 always_on &= ~(X86_CR0_PE | X86_CR0_PG);
4938 return (val & always_on) == always_on;
4939}
4940
Guo Chao0fa06072012-06-28 15:16:19 +08004941/* called to set cr0 as appropriate for a mov-to-cr0 exit. */
Nadav Har'Eleeadf9e2011-05-25 23:14:38 +03004942static int handle_set_cr0(struct kvm_vcpu *vcpu, unsigned long val)
4943{
Nadav Har'Eleeadf9e2011-05-25 23:14:38 +03004944 if (is_guest_mode(vcpu)) {
Jan Kiszka1a0d74e2013-03-07 14:08:07 +01004945 struct vmcs12 *vmcs12 = get_vmcs12(vcpu);
4946 unsigned long orig_val = val;
4947
Nadav Har'Eleeadf9e2011-05-25 23:14:38 +03004948 /*
4949 * We get here when L2 changed cr0 in a way that did not change
4950 * any of L1's shadowed bits (see nested_vmx_exit_handled_cr),
Jan Kiszka1a0d74e2013-03-07 14:08:07 +01004951 * but did change L0 shadowed bits. So we first calculate the
4952 * effective cr0 value that L1 would like to write into the
4953 * hardware. It consists of the L2-owned bits from the new
4954 * value combined with the L1-owned bits from L1's guest_cr0.
Nadav Har'Eleeadf9e2011-05-25 23:14:38 +03004955 */
Jan Kiszka1a0d74e2013-03-07 14:08:07 +01004956 val = (val & ~vmcs12->cr0_guest_host_mask) |
4957 (vmcs12->guest_cr0 & vmcs12->cr0_guest_host_mask);
4958
Jan Kiszka92fbc7b2013-08-08 16:26:33 +02004959 if (!nested_cr0_valid(vmcs12, val))
Nadav Har'Eleeadf9e2011-05-25 23:14:38 +03004960 return 1;
Jan Kiszka1a0d74e2013-03-07 14:08:07 +01004961
4962 if (kvm_set_cr0(vcpu, val))
4963 return 1;
4964 vmcs_writel(CR0_READ_SHADOW, orig_val);
Nadav Har'Eleeadf9e2011-05-25 23:14:38 +03004965 return 0;
Jan Kiszka1a0d74e2013-03-07 14:08:07 +01004966 } else {
4967 if (to_vmx(vcpu)->nested.vmxon &&
4968 ((val & VMXON_CR0_ALWAYSON) != VMXON_CR0_ALWAYSON))
4969 return 1;
Nadav Har'Eleeadf9e2011-05-25 23:14:38 +03004970 return kvm_set_cr0(vcpu, val);
Jan Kiszka1a0d74e2013-03-07 14:08:07 +01004971 }
Nadav Har'Eleeadf9e2011-05-25 23:14:38 +03004972}
4973
4974static int handle_set_cr4(struct kvm_vcpu *vcpu, unsigned long val)
4975{
4976 if (is_guest_mode(vcpu)) {
Jan Kiszka1a0d74e2013-03-07 14:08:07 +01004977 struct vmcs12 *vmcs12 = get_vmcs12(vcpu);
4978 unsigned long orig_val = val;
4979
4980 /* analogously to handle_set_cr0 */
4981 val = (val & ~vmcs12->cr4_guest_host_mask) |
4982 (vmcs12->guest_cr4 & vmcs12->cr4_guest_host_mask);
4983 if (kvm_set_cr4(vcpu, val))
Nadav Har'Eleeadf9e2011-05-25 23:14:38 +03004984 return 1;
Jan Kiszka1a0d74e2013-03-07 14:08:07 +01004985 vmcs_writel(CR4_READ_SHADOW, orig_val);
Nadav Har'Eleeadf9e2011-05-25 23:14:38 +03004986 return 0;
4987 } else
4988 return kvm_set_cr4(vcpu, val);
4989}
4990
4991/* called to set cr0 as approriate for clts instruction exit. */
4992static void handle_clts(struct kvm_vcpu *vcpu)
4993{
4994 if (is_guest_mode(vcpu)) {
4995 /*
4996 * We get here when L2 did CLTS, and L1 didn't shadow CR0.TS
4997 * but we did (!fpu_active). We need to keep GUEST_CR0.TS on,
4998 * just pretend it's off (also in arch.cr0 for fpu_activate).
4999 */
5000 vmcs_writel(CR0_READ_SHADOW,
5001 vmcs_readl(CR0_READ_SHADOW) & ~X86_CR0_TS);
5002 vcpu->arch.cr0 &= ~X86_CR0_TS;
5003 } else
5004 vmx_set_cr0(vcpu, kvm_read_cr0_bits(vcpu, ~X86_CR0_TS));
5005}
5006
Avi Kivity851ba692009-08-24 11:10:17 +03005007static int handle_cr(struct kvm_vcpu *vcpu)
Avi Kivity6aa8b732006-12-10 02:21:36 -08005008{
Marcelo Tosatti229456f2009-06-17 09:22:14 -03005009 unsigned long exit_qualification, val;
Avi Kivity6aa8b732006-12-10 02:21:36 -08005010 int cr;
5011 int reg;
Avi Kivity49a9b072010-06-10 17:02:14 +03005012 int err;
Avi Kivity6aa8b732006-12-10 02:21:36 -08005013
He, Qingbfdaab02007-09-12 14:18:28 +08005014 exit_qualification = vmcs_readl(EXIT_QUALIFICATION);
Avi Kivity6aa8b732006-12-10 02:21:36 -08005015 cr = exit_qualification & 15;
5016 reg = (exit_qualification >> 8) & 15;
5017 switch ((exit_qualification >> 4) & 3) {
5018 case 0: /* mov to cr */
Marcelo Tosatti229456f2009-06-17 09:22:14 -03005019 val = kvm_register_read(vcpu, reg);
5020 trace_kvm_cr_write(cr, val);
Avi Kivity6aa8b732006-12-10 02:21:36 -08005021 switch (cr) {
5022 case 0:
Nadav Har'Eleeadf9e2011-05-25 23:14:38 +03005023 err = handle_set_cr0(vcpu, val);
Andre Przywaradb8fcef2010-12-21 11:12:01 +01005024 kvm_complete_insn_gp(vcpu, err);
Avi Kivity6aa8b732006-12-10 02:21:36 -08005025 return 1;
5026 case 3:
Avi Kivity23902182010-06-10 17:02:16 +03005027 err = kvm_set_cr3(vcpu, val);
Andre Przywaradb8fcef2010-12-21 11:12:01 +01005028 kvm_complete_insn_gp(vcpu, err);
Avi Kivity6aa8b732006-12-10 02:21:36 -08005029 return 1;
5030 case 4:
Nadav Har'Eleeadf9e2011-05-25 23:14:38 +03005031 err = handle_set_cr4(vcpu, val);
Andre Przywaradb8fcef2010-12-21 11:12:01 +01005032 kvm_complete_insn_gp(vcpu, err);
Avi Kivity6aa8b732006-12-10 02:21:36 -08005033 return 1;
Gleb Natapov0a5fff192009-04-21 17:45:06 +03005034 case 8: {
5035 u8 cr8_prev = kvm_get_cr8(vcpu);
5036 u8 cr8 = kvm_register_read(vcpu, reg);
Andre Przywaraeea1cff2010-12-21 11:12:00 +01005037 err = kvm_set_cr8(vcpu, cr8);
Andre Przywaradb8fcef2010-12-21 11:12:01 +01005038 kvm_complete_insn_gp(vcpu, err);
Gleb Natapov0a5fff192009-04-21 17:45:06 +03005039 if (irqchip_in_kernel(vcpu->kvm))
5040 return 1;
5041 if (cr8_prev <= cr8)
5042 return 1;
Avi Kivity851ba692009-08-24 11:10:17 +03005043 vcpu->run->exit_reason = KVM_EXIT_SET_TPR;
Gleb Natapov0a5fff192009-04-21 17:45:06 +03005044 return 0;
5045 }
Peter Senna Tschudin4b8073e2012-09-18 18:36:14 +02005046 }
Avi Kivity6aa8b732006-12-10 02:21:36 -08005047 break;
Anthony Liguori25c4c272007-04-27 09:29:21 +03005048 case 2: /* clts */
Nadav Har'Eleeadf9e2011-05-25 23:14:38 +03005049 handle_clts(vcpu);
Avi Kivity4d4ec082009-12-29 18:07:30 +02005050 trace_kvm_cr_write(0, kvm_read_cr0(vcpu));
Anthony Liguori25c4c272007-04-27 09:29:21 +03005051 skip_emulated_instruction(vcpu);
Avi Kivity6b52d182010-01-21 15:31:47 +02005052 vmx_fpu_activate(vcpu);
Anthony Liguori25c4c272007-04-27 09:29:21 +03005053 return 1;
Avi Kivity6aa8b732006-12-10 02:21:36 -08005054 case 1: /*mov from cr*/
5055 switch (cr) {
5056 case 3:
Avi Kivity9f8fe502010-12-05 17:30:00 +02005057 val = kvm_read_cr3(vcpu);
5058 kvm_register_write(vcpu, reg, val);
5059 trace_kvm_cr_read(cr, val);
Avi Kivity6aa8b732006-12-10 02:21:36 -08005060 skip_emulated_instruction(vcpu);
5061 return 1;
5062 case 8:
Marcelo Tosatti229456f2009-06-17 09:22:14 -03005063 val = kvm_get_cr8(vcpu);
5064 kvm_register_write(vcpu, reg, val);
5065 trace_kvm_cr_read(cr, val);
Avi Kivity6aa8b732006-12-10 02:21:36 -08005066 skip_emulated_instruction(vcpu);
5067 return 1;
5068 }
5069 break;
5070 case 3: /* lmsw */
Avi Kivitya1f83a72009-12-29 17:33:58 +02005071 val = (exit_qualification >> LMSW_SOURCE_DATA_SHIFT) & 0x0f;
Avi Kivity4d4ec082009-12-29 18:07:30 +02005072 trace_kvm_cr_write(0, (kvm_read_cr0(vcpu) & ~0xful) | val);
Avi Kivitya1f83a72009-12-29 17:33:58 +02005073 kvm_lmsw(vcpu, val);
Avi Kivity6aa8b732006-12-10 02:21:36 -08005074
5075 skip_emulated_instruction(vcpu);
5076 return 1;
5077 default:
5078 break;
5079 }
Avi Kivity851ba692009-08-24 11:10:17 +03005080 vcpu->run->exit_reason = 0;
Christoffer Dalla737f252012-06-03 21:17:48 +03005081 vcpu_unimpl(vcpu, "unhandled control register: op %d cr %d\n",
Avi Kivity6aa8b732006-12-10 02:21:36 -08005082 (int)(exit_qualification >> 4) & 3, cr);
5083 return 0;
5084}
5085
Avi Kivity851ba692009-08-24 11:10:17 +03005086static int handle_dr(struct kvm_vcpu *vcpu)
Avi Kivity6aa8b732006-12-10 02:21:36 -08005087{
He, Qingbfdaab02007-09-12 14:18:28 +08005088 unsigned long exit_qualification;
Avi Kivity6aa8b732006-12-10 02:21:36 -08005089 int dr, reg;
5090
Jan Kiszkaf2483412010-01-20 18:20:20 +01005091 /* Do not handle if the CPL > 0, will trigger GP on re-entry */
Avi Kivity0a79b002009-09-01 12:03:25 +03005092 if (!kvm_require_cpl(vcpu, 0))
5093 return 1;
Jan Kiszka42dbaa52008-12-15 13:52:10 +01005094 dr = vmcs_readl(GUEST_DR7);
5095 if (dr & DR7_GD) {
5096 /*
5097 * As the vm-exit takes precedence over the debug trap, we
5098 * need to emulate the latter, either for the host or the
5099 * guest debugging itself.
5100 */
5101 if (vcpu->guest_debug & KVM_GUESTDBG_USE_HW_BP) {
Avi Kivity851ba692009-08-24 11:10:17 +03005102 vcpu->run->debug.arch.dr6 = vcpu->arch.dr6;
5103 vcpu->run->debug.arch.dr7 = dr;
5104 vcpu->run->debug.arch.pc =
Jan Kiszka42dbaa52008-12-15 13:52:10 +01005105 vmcs_readl(GUEST_CS_BASE) +
5106 vmcs_readl(GUEST_RIP);
Avi Kivity851ba692009-08-24 11:10:17 +03005107 vcpu->run->debug.arch.exception = DB_VECTOR;
5108 vcpu->run->exit_reason = KVM_EXIT_DEBUG;
Jan Kiszka42dbaa52008-12-15 13:52:10 +01005109 return 0;
5110 } else {
5111 vcpu->arch.dr7 &= ~DR7_GD;
5112 vcpu->arch.dr6 |= DR6_BD;
5113 vmcs_writel(GUEST_DR7, vcpu->arch.dr7);
5114 kvm_queue_exception(vcpu, DB_VECTOR);
5115 return 1;
5116 }
5117 }
5118
Paolo Bonzini81908bf2014-02-21 10:32:27 +01005119 if (vcpu->guest_debug == 0) {
5120 u32 cpu_based_vm_exec_control;
5121
5122 cpu_based_vm_exec_control = vmcs_read32(CPU_BASED_VM_EXEC_CONTROL);
5123 cpu_based_vm_exec_control &= ~CPU_BASED_MOV_DR_EXITING;
5124 vmcs_write32(CPU_BASED_VM_EXEC_CONTROL, cpu_based_vm_exec_control);
5125
5126 /*
5127 * No more DR vmexits; force a reload of the debug registers
5128 * and reenter on this instruction. The next vmexit will
5129 * retrieve the full state of the debug registers.
5130 */
5131 vcpu->arch.switch_db_regs |= KVM_DEBUGREG_WONT_EXIT;
5132 return 1;
5133 }
5134
He, Qingbfdaab02007-09-12 14:18:28 +08005135 exit_qualification = vmcs_readl(EXIT_QUALIFICATION);
Jan Kiszka42dbaa52008-12-15 13:52:10 +01005136 dr = exit_qualification & DEBUG_REG_ACCESS_NUM;
5137 reg = DEBUG_REG_ACCESS_REG(exit_qualification);
5138 if (exit_qualification & TYPE_MOV_FROM_DR) {
Gleb Natapov020df072010-04-13 10:05:23 +03005139 unsigned long val;
Jan Kiszka4c4d5632013-12-18 19:16:24 +01005140
5141 if (kvm_get_dr(vcpu, dr, &val))
5142 return 1;
5143 kvm_register_write(vcpu, reg, val);
Gleb Natapov020df072010-04-13 10:05:23 +03005144 } else
Jan Kiszka4c4d5632013-12-18 19:16:24 +01005145 if (kvm_set_dr(vcpu, dr, vcpu->arch.regs[reg]))
5146 return 1;
5147
Avi Kivity6aa8b732006-12-10 02:21:36 -08005148 skip_emulated_instruction(vcpu);
5149 return 1;
5150}
5151
Jan Kiszka73aaf249e2014-01-04 18:47:16 +01005152static u64 vmx_get_dr6(struct kvm_vcpu *vcpu)
5153{
5154 return vcpu->arch.dr6;
5155}
5156
5157static void vmx_set_dr6(struct kvm_vcpu *vcpu, unsigned long val)
5158{
5159}
5160
Paolo Bonzini81908bf2014-02-21 10:32:27 +01005161static void vmx_sync_dirty_debug_regs(struct kvm_vcpu *vcpu)
5162{
5163 u32 cpu_based_vm_exec_control;
5164
5165 get_debugreg(vcpu->arch.db[0], 0);
5166 get_debugreg(vcpu->arch.db[1], 1);
5167 get_debugreg(vcpu->arch.db[2], 2);
5168 get_debugreg(vcpu->arch.db[3], 3);
5169 get_debugreg(vcpu->arch.dr6, 6);
5170 vcpu->arch.dr7 = vmcs_readl(GUEST_DR7);
5171
5172 vcpu->arch.switch_db_regs &= ~KVM_DEBUGREG_WONT_EXIT;
5173
5174 cpu_based_vm_exec_control = vmcs_read32(CPU_BASED_VM_EXEC_CONTROL);
5175 cpu_based_vm_exec_control |= CPU_BASED_MOV_DR_EXITING;
5176 vmcs_write32(CPU_BASED_VM_EXEC_CONTROL, cpu_based_vm_exec_control);
5177}
5178
Gleb Natapov020df072010-04-13 10:05:23 +03005179static void vmx_set_dr7(struct kvm_vcpu *vcpu, unsigned long val)
5180{
5181 vmcs_writel(GUEST_DR7, val);
5182}
5183
Avi Kivity851ba692009-08-24 11:10:17 +03005184static int handle_cpuid(struct kvm_vcpu *vcpu)
Avi Kivity6aa8b732006-12-10 02:21:36 -08005185{
Avi Kivity06465c52007-02-28 20:46:53 +02005186 kvm_emulate_cpuid(vcpu);
5187 return 1;
Avi Kivity6aa8b732006-12-10 02:21:36 -08005188}
5189
Avi Kivity851ba692009-08-24 11:10:17 +03005190static int handle_rdmsr(struct kvm_vcpu *vcpu)
Avi Kivity6aa8b732006-12-10 02:21:36 -08005191{
Zhang Xiantaoad312c72007-12-13 23:50:52 +08005192 u32 ecx = vcpu->arch.regs[VCPU_REGS_RCX];
Avi Kivity6aa8b732006-12-10 02:21:36 -08005193 u64 data;
5194
5195 if (vmx_get_msr(vcpu, ecx, &data)) {
Avi Kivity59200272010-01-25 19:47:02 +02005196 trace_kvm_msr_read_ex(ecx);
Avi Kivityc1a5d4f2007-11-25 14:12:03 +02005197 kvm_inject_gp(vcpu, 0);
Avi Kivity6aa8b732006-12-10 02:21:36 -08005198 return 1;
5199 }
5200
Marcelo Tosatti229456f2009-06-17 09:22:14 -03005201 trace_kvm_msr_read(ecx, data);
Feng (Eric) Liu2714d1d2008-04-10 15:31:10 -04005202
Avi Kivity6aa8b732006-12-10 02:21:36 -08005203 /* FIXME: handling of bits 32:63 of rax, rdx */
Zhang Xiantaoad312c72007-12-13 23:50:52 +08005204 vcpu->arch.regs[VCPU_REGS_RAX] = data & -1u;
5205 vcpu->arch.regs[VCPU_REGS_RDX] = (data >> 32) & -1u;
Avi Kivity6aa8b732006-12-10 02:21:36 -08005206 skip_emulated_instruction(vcpu);
5207 return 1;
5208}
5209
Avi Kivity851ba692009-08-24 11:10:17 +03005210static int handle_wrmsr(struct kvm_vcpu *vcpu)
Avi Kivity6aa8b732006-12-10 02:21:36 -08005211{
Will Auld8fe8ab42012-11-29 12:42:12 -08005212 struct msr_data msr;
Zhang Xiantaoad312c72007-12-13 23:50:52 +08005213 u32 ecx = vcpu->arch.regs[VCPU_REGS_RCX];
5214 u64 data = (vcpu->arch.regs[VCPU_REGS_RAX] & -1u)
5215 | ((u64)(vcpu->arch.regs[VCPU_REGS_RDX] & -1u) << 32);
Avi Kivity6aa8b732006-12-10 02:21:36 -08005216
Will Auld8fe8ab42012-11-29 12:42:12 -08005217 msr.data = data;
5218 msr.index = ecx;
5219 msr.host_initiated = false;
5220 if (vmx_set_msr(vcpu, &msr) != 0) {
Avi Kivity59200272010-01-25 19:47:02 +02005221 trace_kvm_msr_write_ex(ecx, data);
Avi Kivityc1a5d4f2007-11-25 14:12:03 +02005222 kvm_inject_gp(vcpu, 0);
Avi Kivity6aa8b732006-12-10 02:21:36 -08005223 return 1;
5224 }
5225
Avi Kivity59200272010-01-25 19:47:02 +02005226 trace_kvm_msr_write(ecx, data);
Avi Kivity6aa8b732006-12-10 02:21:36 -08005227 skip_emulated_instruction(vcpu);
5228 return 1;
5229}
5230
Avi Kivity851ba692009-08-24 11:10:17 +03005231static int handle_tpr_below_threshold(struct kvm_vcpu *vcpu)
Yang, Sheng6e5d8652007-09-12 18:03:11 +08005232{
Avi Kivity3842d132010-07-27 12:30:24 +03005233 kvm_make_request(KVM_REQ_EVENT, vcpu);
Yang, Sheng6e5d8652007-09-12 18:03:11 +08005234 return 1;
5235}
5236
Avi Kivity851ba692009-08-24 11:10:17 +03005237static int handle_interrupt_window(struct kvm_vcpu *vcpu)
Avi Kivity6aa8b732006-12-10 02:21:36 -08005238{
Eddie Dong85f455f2007-07-06 12:20:49 +03005239 u32 cpu_based_vm_exec_control;
5240
5241 /* clear pending irq */
5242 cpu_based_vm_exec_control = vmcs_read32(CPU_BASED_VM_EXEC_CONTROL);
5243 cpu_based_vm_exec_control &= ~CPU_BASED_VIRTUAL_INTR_PENDING;
5244 vmcs_write32(CPU_BASED_VM_EXEC_CONTROL, cpu_based_vm_exec_control);
Feng (Eric) Liu2714d1d2008-04-10 15:31:10 -04005245
Avi Kivity3842d132010-07-27 12:30:24 +03005246 kvm_make_request(KVM_REQ_EVENT, vcpu);
5247
Jan Kiszkaa26bf122008-09-26 09:30:45 +02005248 ++vcpu->stat.irq_window_exits;
Feng (Eric) Liu2714d1d2008-04-10 15:31:10 -04005249
Dor Laorc1150d82007-01-05 16:36:24 -08005250 /*
5251 * If the user space waits to inject interrupts, exit as soon as
5252 * possible
5253 */
Gleb Natapov80618232009-04-21 17:44:56 +03005254 if (!irqchip_in_kernel(vcpu->kvm) &&
Avi Kivity851ba692009-08-24 11:10:17 +03005255 vcpu->run->request_interrupt_window &&
Gleb Natapov80618232009-04-21 17:44:56 +03005256 !kvm_cpu_has_interrupt(vcpu)) {
Avi Kivity851ba692009-08-24 11:10:17 +03005257 vcpu->run->exit_reason = KVM_EXIT_IRQ_WINDOW_OPEN;
Dor Laorc1150d82007-01-05 16:36:24 -08005258 return 0;
5259 }
Avi Kivity6aa8b732006-12-10 02:21:36 -08005260 return 1;
5261}
5262
Avi Kivity851ba692009-08-24 11:10:17 +03005263static int handle_halt(struct kvm_vcpu *vcpu)
Avi Kivity6aa8b732006-12-10 02:21:36 -08005264{
5265 skip_emulated_instruction(vcpu);
Avi Kivityd3bef152007-06-05 15:53:05 +03005266 return kvm_emulate_halt(vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08005267}
5268
Avi Kivity851ba692009-08-24 11:10:17 +03005269static int handle_vmcall(struct kvm_vcpu *vcpu)
Ingo Molnarc21415e2007-02-19 14:37:47 +02005270{
Dor Laor510043d2007-02-19 18:25:43 +02005271 skip_emulated_instruction(vcpu);
Anthony Liguori7aa81cc2007-09-17 14:57:50 -05005272 kvm_emulate_hypercall(vcpu);
5273 return 1;
Ingo Molnarc21415e2007-02-19 14:37:47 +02005274}
5275
Gleb Natapovec25d5e2010-11-01 15:35:01 +02005276static int handle_invd(struct kvm_vcpu *vcpu)
5277{
Andre Przywara51d8b662010-12-21 11:12:02 +01005278 return emulate_instruction(vcpu, 0) == EMULATE_DONE;
Gleb Natapovec25d5e2010-11-01 15:35:01 +02005279}
5280
Avi Kivity851ba692009-08-24 11:10:17 +03005281static int handle_invlpg(struct kvm_vcpu *vcpu)
Marcelo Tosattia7052892008-09-23 13:18:35 -03005282{
Sheng Yangf9c617f2009-03-25 10:08:52 +08005283 unsigned long exit_qualification = vmcs_readl(EXIT_QUALIFICATION);
Marcelo Tosattia7052892008-09-23 13:18:35 -03005284
5285 kvm_mmu_invlpg(vcpu, exit_qualification);
5286 skip_emulated_instruction(vcpu);
5287 return 1;
5288}
5289
Avi Kivityfee84b02011-11-10 14:57:25 +02005290static int handle_rdpmc(struct kvm_vcpu *vcpu)
5291{
5292 int err;
5293
5294 err = kvm_rdpmc(vcpu);
5295 kvm_complete_insn_gp(vcpu, err);
5296
5297 return 1;
5298}
5299
Avi Kivity851ba692009-08-24 11:10:17 +03005300static int handle_wbinvd(struct kvm_vcpu *vcpu)
Eddie Donge5edaa02007-11-11 12:28:35 +02005301{
5302 skip_emulated_instruction(vcpu);
Sheng Yangf5f48ee2010-06-30 12:25:15 +08005303 kvm_emulate_wbinvd(vcpu);
Eddie Donge5edaa02007-11-11 12:28:35 +02005304 return 1;
5305}
5306
Dexuan Cui2acf9232010-06-10 11:27:12 +08005307static int handle_xsetbv(struct kvm_vcpu *vcpu)
5308{
5309 u64 new_bv = kvm_read_edx_eax(vcpu);
5310 u32 index = kvm_register_read(vcpu, VCPU_REGS_RCX);
5311
5312 if (kvm_set_xcr(vcpu, index, new_bv) == 0)
5313 skip_emulated_instruction(vcpu);
5314 return 1;
5315}
5316
Avi Kivity851ba692009-08-24 11:10:17 +03005317static int handle_apic_access(struct kvm_vcpu *vcpu)
Sheng Yangf78e0e22007-10-29 09:40:42 +08005318{
Kevin Tian58fbbf22011-08-30 13:56:17 +03005319 if (likely(fasteoi)) {
5320 unsigned long exit_qualification = vmcs_readl(EXIT_QUALIFICATION);
5321 int access_type, offset;
5322
5323 access_type = exit_qualification & APIC_ACCESS_TYPE;
5324 offset = exit_qualification & APIC_ACCESS_OFFSET;
5325 /*
5326 * Sane guest uses MOV to write EOI, with written value
5327 * not cared. So make a short-circuit here by avoiding
5328 * heavy instruction emulation.
5329 */
5330 if ((access_type == TYPE_LINEAR_APIC_INST_WRITE) &&
5331 (offset == APIC_EOI)) {
5332 kvm_lapic_set_eoi(vcpu);
5333 skip_emulated_instruction(vcpu);
5334 return 1;
5335 }
5336 }
Andre Przywara51d8b662010-12-21 11:12:02 +01005337 return emulate_instruction(vcpu, 0) == EMULATE_DONE;
Sheng Yangf78e0e22007-10-29 09:40:42 +08005338}
5339
Yang Zhangc7c9c562013-01-25 10:18:51 +08005340static int handle_apic_eoi_induced(struct kvm_vcpu *vcpu)
5341{
5342 unsigned long exit_qualification = vmcs_readl(EXIT_QUALIFICATION);
5343 int vector = exit_qualification & 0xff;
5344
5345 /* EOI-induced VM exit is trap-like and thus no need to adjust IP */
5346 kvm_apic_set_eoi_accelerated(vcpu, vector);
5347 return 1;
5348}
5349
Yang Zhang83d4c282013-01-25 10:18:49 +08005350static int handle_apic_write(struct kvm_vcpu *vcpu)
5351{
5352 unsigned long exit_qualification = vmcs_readl(EXIT_QUALIFICATION);
5353 u32 offset = exit_qualification & 0xfff;
5354
5355 /* APIC-write VM exit is trap-like and thus no need to adjust IP */
5356 kvm_apic_write_nodecode(vcpu, offset);
5357 return 1;
5358}
5359
Avi Kivity851ba692009-08-24 11:10:17 +03005360static int handle_task_switch(struct kvm_vcpu *vcpu)
Izik Eidus37817f22008-03-24 23:14:53 +02005361{
Jan Kiszka60637aa2008-09-26 09:30:47 +02005362 struct vcpu_vmx *vmx = to_vmx(vcpu);
Izik Eidus37817f22008-03-24 23:14:53 +02005363 unsigned long exit_qualification;
Jan Kiszkae269fb22010-04-14 15:51:09 +02005364 bool has_error_code = false;
5365 u32 error_code = 0;
Izik Eidus37817f22008-03-24 23:14:53 +02005366 u16 tss_selector;
Kevin Wolf7f3d35f2012-02-08 14:34:38 +01005367 int reason, type, idt_v, idt_index;
Gleb Natapov64a7ec02009-03-30 16:03:29 +03005368
5369 idt_v = (vmx->idt_vectoring_info & VECTORING_INFO_VALID_MASK);
Kevin Wolf7f3d35f2012-02-08 14:34:38 +01005370 idt_index = (vmx->idt_vectoring_info & VECTORING_INFO_VECTOR_MASK);
Gleb Natapov64a7ec02009-03-30 16:03:29 +03005371 type = (vmx->idt_vectoring_info & VECTORING_INFO_TYPE_MASK);
Izik Eidus37817f22008-03-24 23:14:53 +02005372
5373 exit_qualification = vmcs_readl(EXIT_QUALIFICATION);
5374
5375 reason = (u32)exit_qualification >> 30;
Gleb Natapov64a7ec02009-03-30 16:03:29 +03005376 if (reason == TASK_SWITCH_GATE && idt_v) {
5377 switch (type) {
5378 case INTR_TYPE_NMI_INTR:
5379 vcpu->arch.nmi_injected = false;
Avi Kivity654f06f2011-03-23 15:02:47 +02005380 vmx_set_nmi_mask(vcpu, true);
Gleb Natapov64a7ec02009-03-30 16:03:29 +03005381 break;
5382 case INTR_TYPE_EXT_INTR:
Gleb Natapov66fd3f72009-05-11 13:35:50 +03005383 case INTR_TYPE_SOFT_INTR:
Gleb Natapov64a7ec02009-03-30 16:03:29 +03005384 kvm_clear_interrupt_queue(vcpu);
5385 break;
5386 case INTR_TYPE_HARD_EXCEPTION:
Jan Kiszkae269fb22010-04-14 15:51:09 +02005387 if (vmx->idt_vectoring_info &
5388 VECTORING_INFO_DELIVER_CODE_MASK) {
5389 has_error_code = true;
5390 error_code =
5391 vmcs_read32(IDT_VECTORING_ERROR_CODE);
5392 }
5393 /* fall through */
Gleb Natapov64a7ec02009-03-30 16:03:29 +03005394 case INTR_TYPE_SOFT_EXCEPTION:
5395 kvm_clear_exception_queue(vcpu);
5396 break;
5397 default:
5398 break;
5399 }
Jan Kiszka60637aa2008-09-26 09:30:47 +02005400 }
Izik Eidus37817f22008-03-24 23:14:53 +02005401 tss_selector = exit_qualification;
5402
Gleb Natapov64a7ec02009-03-30 16:03:29 +03005403 if (!idt_v || (type != INTR_TYPE_HARD_EXCEPTION &&
5404 type != INTR_TYPE_EXT_INTR &&
5405 type != INTR_TYPE_NMI_INTR))
5406 skip_emulated_instruction(vcpu);
5407
Kevin Wolf7f3d35f2012-02-08 14:34:38 +01005408 if (kvm_task_switch(vcpu, tss_selector,
5409 type == INTR_TYPE_SOFT_INTR ? idt_index : -1, reason,
5410 has_error_code, error_code) == EMULATE_FAIL) {
Gleb Natapovacb54512010-04-15 21:03:50 +03005411 vcpu->run->exit_reason = KVM_EXIT_INTERNAL_ERROR;
5412 vcpu->run->internal.suberror = KVM_INTERNAL_ERROR_EMULATION;
5413 vcpu->run->internal.ndata = 0;
Jan Kiszka42dbaa52008-12-15 13:52:10 +01005414 return 0;
Gleb Natapovacb54512010-04-15 21:03:50 +03005415 }
Jan Kiszka42dbaa52008-12-15 13:52:10 +01005416
5417 /* clear all local breakpoint enable flags */
5418 vmcs_writel(GUEST_DR7, vmcs_readl(GUEST_DR7) & ~55);
5419
5420 /*
5421 * TODO: What about debug traps on tss switch?
5422 * Are we supposed to inject them and update dr6?
5423 */
5424
5425 return 1;
Izik Eidus37817f22008-03-24 23:14:53 +02005426}
5427
Avi Kivity851ba692009-08-24 11:10:17 +03005428static int handle_ept_violation(struct kvm_vcpu *vcpu)
Sheng Yang14394422008-04-28 12:24:45 +08005429{
Sheng Yangf9c617f2009-03-25 10:08:52 +08005430 unsigned long exit_qualification;
Sheng Yang14394422008-04-28 12:24:45 +08005431 gpa_t gpa;
Xiao Guangrong4f5982a2012-06-20 15:58:04 +08005432 u32 error_code;
Sheng Yang14394422008-04-28 12:24:45 +08005433 int gla_validity;
Sheng Yang14394422008-04-28 12:24:45 +08005434
Sheng Yangf9c617f2009-03-25 10:08:52 +08005435 exit_qualification = vmcs_readl(EXIT_QUALIFICATION);
Sheng Yang14394422008-04-28 12:24:45 +08005436
Sheng Yang14394422008-04-28 12:24:45 +08005437 gla_validity = (exit_qualification >> 7) & 0x3;
5438 if (gla_validity != 0x3 && gla_validity != 0x1 && gla_validity != 0) {
5439 printk(KERN_ERR "EPT: Handling EPT violation failed!\n");
5440 printk(KERN_ERR "EPT: GPA: 0x%lx, GVA: 0x%lx\n",
5441 (long unsigned int)vmcs_read64(GUEST_PHYSICAL_ADDRESS),
Sheng Yangf9c617f2009-03-25 10:08:52 +08005442 vmcs_readl(GUEST_LINEAR_ADDRESS));
Sheng Yang14394422008-04-28 12:24:45 +08005443 printk(KERN_ERR "EPT: Exit qualification is 0x%lx\n",
5444 (long unsigned int)exit_qualification);
Avi Kivity851ba692009-08-24 11:10:17 +03005445 vcpu->run->exit_reason = KVM_EXIT_UNKNOWN;
5446 vcpu->run->hw.hardware_exit_reason = EXIT_REASON_EPT_VIOLATION;
Avi Kivity596ae892009-06-03 14:12:10 +03005447 return 0;
Sheng Yang14394422008-04-28 12:24:45 +08005448 }
5449
Gleb Natapov0be9c7a2013-09-15 11:07:23 +03005450 /*
5451 * EPT violation happened while executing iret from NMI,
5452 * "blocked by NMI" bit has to be set before next VM entry.
5453 * There are errata that may cause this bit to not be set:
5454 * AAK134, BY25.
5455 */
Gleb Natapovbcd1c292013-09-25 10:58:22 +03005456 if (!(to_vmx(vcpu)->idt_vectoring_info & VECTORING_INFO_VALID_MASK) &&
5457 cpu_has_virtual_nmis() &&
5458 (exit_qualification & INTR_INFO_UNBLOCK_NMI))
Gleb Natapov0be9c7a2013-09-15 11:07:23 +03005459 vmcs_set_bits(GUEST_INTERRUPTIBILITY_INFO, GUEST_INTR_STATE_NMI);
5460
Sheng Yang14394422008-04-28 12:24:45 +08005461 gpa = vmcs_read64(GUEST_PHYSICAL_ADDRESS);
Marcelo Tosatti229456f2009-06-17 09:22:14 -03005462 trace_kvm_page_fault(gpa, exit_qualification);
Xiao Guangrong4f5982a2012-06-20 15:58:04 +08005463
5464 /* It is a write fault? */
5465 error_code = exit_qualification & (1U << 1);
Yang Zhang25d92082013-08-06 12:00:32 +03005466 /* It is a fetch fault? */
5467 error_code |= (exit_qualification & (1U << 2)) << 2;
Xiao Guangrong4f5982a2012-06-20 15:58:04 +08005468 /* ept page table is present? */
5469 error_code |= (exit_qualification >> 3) & 0x1;
5470
Yang Zhang25d92082013-08-06 12:00:32 +03005471 vcpu->arch.exit_qualification = exit_qualification;
5472
Xiao Guangrong4f5982a2012-06-20 15:58:04 +08005473 return kvm_mmu_page_fault(vcpu, gpa, error_code, NULL, 0);
Sheng Yang14394422008-04-28 12:24:45 +08005474}
5475
Marcelo Tosatti68f89402009-06-11 12:07:43 -03005476static u64 ept_rsvd_mask(u64 spte, int level)
5477{
5478 int i;
5479 u64 mask = 0;
5480
5481 for (i = 51; i > boot_cpu_data.x86_phys_bits; i--)
5482 mask |= (1ULL << i);
5483
5484 if (level > 2)
5485 /* bits 7:3 reserved */
5486 mask |= 0xf8;
5487 else if (level == 2) {
5488 if (spte & (1ULL << 7))
5489 /* 2MB ref, bits 20:12 reserved */
5490 mask |= 0x1ff000;
5491 else
5492 /* bits 6:3 reserved */
5493 mask |= 0x78;
5494 }
5495
5496 return mask;
5497}
5498
5499static void ept_misconfig_inspect_spte(struct kvm_vcpu *vcpu, u64 spte,
5500 int level)
5501{
5502 printk(KERN_ERR "%s: spte 0x%llx level %d\n", __func__, spte, level);
5503
5504 /* 010b (write-only) */
5505 WARN_ON((spte & 0x7) == 0x2);
5506
5507 /* 110b (write/execute) */
5508 WARN_ON((spte & 0x7) == 0x6);
5509
5510 /* 100b (execute-only) and value not supported by logical processor */
5511 if (!cpu_has_vmx_ept_execute_only())
5512 WARN_ON((spte & 0x7) == 0x4);
5513
5514 /* not 000b */
5515 if ((spte & 0x7)) {
5516 u64 rsvd_bits = spte & ept_rsvd_mask(spte, level);
5517
5518 if (rsvd_bits != 0) {
5519 printk(KERN_ERR "%s: rsvd_bits = 0x%llx\n",
5520 __func__, rsvd_bits);
5521 WARN_ON(1);
5522 }
5523
5524 if (level == 1 || (level == 2 && (spte & (1ULL << 7)))) {
5525 u64 ept_mem_type = (spte & 0x38) >> 3;
5526
5527 if (ept_mem_type == 2 || ept_mem_type == 3 ||
5528 ept_mem_type == 7) {
5529 printk(KERN_ERR "%s: ept_mem_type=0x%llx\n",
5530 __func__, ept_mem_type);
5531 WARN_ON(1);
5532 }
5533 }
5534 }
5535}
5536
Avi Kivity851ba692009-08-24 11:10:17 +03005537static int handle_ept_misconfig(struct kvm_vcpu *vcpu)
Marcelo Tosatti68f89402009-06-11 12:07:43 -03005538{
5539 u64 sptes[4];
Xiao Guangrongce88dec2011-07-12 03:33:44 +08005540 int nr_sptes, i, ret;
Marcelo Tosatti68f89402009-06-11 12:07:43 -03005541 gpa_t gpa;
5542
5543 gpa = vmcs_read64(GUEST_PHYSICAL_ADDRESS);
Michael S. Tsirkin68c3b4d2014-03-31 21:50:44 +03005544 if (!kvm_io_bus_write(vcpu->kvm, KVM_FAST_MMIO_BUS, gpa, 0, NULL)) {
5545 skip_emulated_instruction(vcpu);
5546 return 1;
5547 }
Marcelo Tosatti68f89402009-06-11 12:07:43 -03005548
Xiao Guangrongce88dec2011-07-12 03:33:44 +08005549 ret = handle_mmio_page_fault_common(vcpu, gpa, true);
Xiao Guangrongb37fbea2013-06-07 16:51:25 +08005550 if (likely(ret == RET_MMIO_PF_EMULATE))
Xiao Guangrongce88dec2011-07-12 03:33:44 +08005551 return x86_emulate_instruction(vcpu, gpa, 0, NULL, 0) ==
5552 EMULATE_DONE;
Xiao Guangrongf8f55942013-06-07 16:51:26 +08005553
5554 if (unlikely(ret == RET_MMIO_PF_INVALID))
5555 return kvm_mmu_page_fault(vcpu, gpa, 0, NULL, 0);
5556
Xiao Guangrongb37fbea2013-06-07 16:51:25 +08005557 if (unlikely(ret == RET_MMIO_PF_RETRY))
Xiao Guangrongce88dec2011-07-12 03:33:44 +08005558 return 1;
5559
5560 /* It is the real ept misconfig */
Marcelo Tosatti68f89402009-06-11 12:07:43 -03005561 printk(KERN_ERR "EPT: Misconfiguration.\n");
5562 printk(KERN_ERR "EPT: GPA: 0x%llx\n", gpa);
5563
5564 nr_sptes = kvm_mmu_get_spte_hierarchy(vcpu, gpa, sptes);
5565
5566 for (i = PT64_ROOT_LEVEL; i > PT64_ROOT_LEVEL - nr_sptes; --i)
5567 ept_misconfig_inspect_spte(vcpu, sptes[i-1], i);
5568
Avi Kivity851ba692009-08-24 11:10:17 +03005569 vcpu->run->exit_reason = KVM_EXIT_UNKNOWN;
5570 vcpu->run->hw.hardware_exit_reason = EXIT_REASON_EPT_MISCONFIG;
Marcelo Tosatti68f89402009-06-11 12:07:43 -03005571
5572 return 0;
5573}
5574
Avi Kivity851ba692009-08-24 11:10:17 +03005575static int handle_nmi_window(struct kvm_vcpu *vcpu)
Sheng Yangf08864b2008-05-15 18:23:25 +08005576{
5577 u32 cpu_based_vm_exec_control;
5578
5579 /* clear pending NMI */
5580 cpu_based_vm_exec_control = vmcs_read32(CPU_BASED_VM_EXEC_CONTROL);
5581 cpu_based_vm_exec_control &= ~CPU_BASED_VIRTUAL_NMI_PENDING;
5582 vmcs_write32(CPU_BASED_VM_EXEC_CONTROL, cpu_based_vm_exec_control);
5583 ++vcpu->stat.nmi_window_exits;
Avi Kivity3842d132010-07-27 12:30:24 +03005584 kvm_make_request(KVM_REQ_EVENT, vcpu);
Sheng Yangf08864b2008-05-15 18:23:25 +08005585
5586 return 1;
5587}
5588
Mohammed Gamal80ced182009-09-01 12:48:18 +02005589static int handle_invalid_guest_state(struct kvm_vcpu *vcpu)
Mohammed Gamalea953ef2008-08-17 16:47:05 +03005590{
Avi Kivity8b3079a2009-01-05 12:10:54 +02005591 struct vcpu_vmx *vmx = to_vmx(vcpu);
5592 enum emulation_result err = EMULATE_DONE;
Mohammed Gamal80ced182009-09-01 12:48:18 +02005593 int ret = 1;
Avi Kivity49e9d552010-09-19 14:34:08 +02005594 u32 cpu_exec_ctrl;
5595 bool intr_window_requested;
Avi Kivityb8405c12012-06-07 17:08:48 +03005596 unsigned count = 130;
Avi Kivity49e9d552010-09-19 14:34:08 +02005597
5598 cpu_exec_ctrl = vmcs_read32(CPU_BASED_VM_EXEC_CONTROL);
5599 intr_window_requested = cpu_exec_ctrl & CPU_BASED_VIRTUAL_INTR_PENDING;
Mohammed Gamalea953ef2008-08-17 16:47:05 +03005600
Avi Kivityb8405c12012-06-07 17:08:48 +03005601 while (!guest_state_valid(vcpu) && count-- != 0) {
Avi Kivitybdea48e2012-06-10 18:07:57 +03005602 if (intr_window_requested && vmx_interrupt_allowed(vcpu))
Avi Kivity49e9d552010-09-19 14:34:08 +02005603 return handle_interrupt_window(&vmx->vcpu);
5604
Avi Kivityde87dcd2012-06-12 20:21:38 +03005605 if (test_bit(KVM_REQ_EVENT, &vcpu->requests))
5606 return 1;
5607
Gleb Natapov991eebf2013-04-11 12:10:51 +03005608 err = emulate_instruction(vcpu, EMULTYPE_NO_REEXECUTE);
Mohammed Gamalea953ef2008-08-17 16:47:05 +03005609
Paolo Bonziniac0a48c2013-06-25 18:24:41 +02005610 if (err == EMULATE_USER_EXIT) {
Paolo Bonzini94452b92013-08-27 15:41:42 +02005611 ++vcpu->stat.mmio_exits;
Mohammed Gamal80ced182009-09-01 12:48:18 +02005612 ret = 0;
5613 goto out;
5614 }
Guillaume Thouvenin1d5a4d92008-10-29 09:39:42 +01005615
Avi Kivityde5f70e2012-06-12 20:22:28 +03005616 if (err != EMULATE_DONE) {
5617 vcpu->run->exit_reason = KVM_EXIT_INTERNAL_ERROR;
5618 vcpu->run->internal.suberror = KVM_INTERNAL_ERROR_EMULATION;
5619 vcpu->run->internal.ndata = 0;
Gleb Natapov6d77dbf2010-05-10 11:16:56 +03005620 return 0;
Avi Kivityde5f70e2012-06-12 20:22:28 +03005621 }
Mohammed Gamalea953ef2008-08-17 16:47:05 +03005622
Gleb Natapov8d76c492013-05-08 18:38:44 +03005623 if (vcpu->arch.halt_request) {
5624 vcpu->arch.halt_request = 0;
5625 ret = kvm_emulate_halt(vcpu);
5626 goto out;
5627 }
5628
Mohammed Gamalea953ef2008-08-17 16:47:05 +03005629 if (signal_pending(current))
Mohammed Gamal80ced182009-09-01 12:48:18 +02005630 goto out;
Mohammed Gamalea953ef2008-08-17 16:47:05 +03005631 if (need_resched())
5632 schedule();
5633 }
5634
Gleb Natapov14168782013-01-21 15:36:49 +02005635 vmx->emulation_required = emulation_required(vcpu);
Mohammed Gamal80ced182009-09-01 12:48:18 +02005636out:
5637 return ret;
Mohammed Gamalea953ef2008-08-17 16:47:05 +03005638}
5639
Avi Kivity6aa8b732006-12-10 02:21:36 -08005640/*
Zhai, Edwin4b8d54f2009-10-09 18:03:20 +08005641 * Indicate a busy-waiting vcpu in spinlock. We do not enable the PAUSE
5642 * exiting, so only get here on cpu with PAUSE-Loop-Exiting.
5643 */
Marcelo Tosatti9fb41ba2009-10-12 19:37:31 -03005644static int handle_pause(struct kvm_vcpu *vcpu)
Zhai, Edwin4b8d54f2009-10-09 18:03:20 +08005645{
5646 skip_emulated_instruction(vcpu);
5647 kvm_vcpu_on_spin(vcpu);
5648
5649 return 1;
5650}
5651
Sheng Yang59708672009-12-15 13:29:54 +08005652static int handle_invalid_op(struct kvm_vcpu *vcpu)
5653{
5654 kvm_queue_exception(vcpu, UD_VECTOR);
5655 return 1;
5656}
5657
Zhai, Edwin4b8d54f2009-10-09 18:03:20 +08005658/*
Nadav Har'Elff2f6fe2011-05-25 23:05:27 +03005659 * To run an L2 guest, we need a vmcs02 based on the L1-specified vmcs12.
5660 * We could reuse a single VMCS for all the L2 guests, but we also want the
5661 * option to allocate a separate vmcs02 for each separate loaded vmcs12 - this
5662 * allows keeping them loaded on the processor, and in the future will allow
5663 * optimizations where prepare_vmcs02 doesn't need to set all the fields on
5664 * every entry if they never change.
5665 * So we keep, in vmx->nested.vmcs02_pool, a cache of size VMCS02_POOL_SIZE
5666 * (>=0) with a vmcs02 for each recently loaded vmcs12s, most recent first.
5667 *
5668 * The following functions allocate and free a vmcs02 in this pool.
5669 */
5670
5671/* Get a VMCS from the pool to use as vmcs02 for the current vmcs12. */
5672static struct loaded_vmcs *nested_get_current_vmcs02(struct vcpu_vmx *vmx)
5673{
5674 struct vmcs02_list *item;
5675 list_for_each_entry(item, &vmx->nested.vmcs02_pool, list)
5676 if (item->vmptr == vmx->nested.current_vmptr) {
5677 list_move(&item->list, &vmx->nested.vmcs02_pool);
5678 return &item->vmcs02;
5679 }
5680
5681 if (vmx->nested.vmcs02_num >= max(VMCS02_POOL_SIZE, 1)) {
5682 /* Recycle the least recently used VMCS. */
5683 item = list_entry(vmx->nested.vmcs02_pool.prev,
5684 struct vmcs02_list, list);
5685 item->vmptr = vmx->nested.current_vmptr;
5686 list_move(&item->list, &vmx->nested.vmcs02_pool);
5687 return &item->vmcs02;
5688 }
5689
5690 /* Create a new VMCS */
Ioan Orghici0fa24ce2013-03-10 15:46:00 +02005691 item = kmalloc(sizeof(struct vmcs02_list), GFP_KERNEL);
Nadav Har'Elff2f6fe2011-05-25 23:05:27 +03005692 if (!item)
5693 return NULL;
5694 item->vmcs02.vmcs = alloc_vmcs();
5695 if (!item->vmcs02.vmcs) {
5696 kfree(item);
5697 return NULL;
5698 }
5699 loaded_vmcs_init(&item->vmcs02);
5700 item->vmptr = vmx->nested.current_vmptr;
5701 list_add(&(item->list), &(vmx->nested.vmcs02_pool));
5702 vmx->nested.vmcs02_num++;
5703 return &item->vmcs02;
5704}
5705
5706/* Free and remove from pool a vmcs02 saved for a vmcs12 (if there is one) */
5707static void nested_free_vmcs02(struct vcpu_vmx *vmx, gpa_t vmptr)
5708{
5709 struct vmcs02_list *item;
5710 list_for_each_entry(item, &vmx->nested.vmcs02_pool, list)
5711 if (item->vmptr == vmptr) {
5712 free_loaded_vmcs(&item->vmcs02);
5713 list_del(&item->list);
5714 kfree(item);
5715 vmx->nested.vmcs02_num--;
5716 return;
5717 }
5718}
5719
5720/*
5721 * Free all VMCSs saved for this vcpu, except the one pointed by
5722 * vmx->loaded_vmcs. These include the VMCSs in vmcs02_pool (except the one
5723 * currently used, if running L2), and vmcs01 when running L2.
5724 */
5725static void nested_free_all_saved_vmcss(struct vcpu_vmx *vmx)
5726{
5727 struct vmcs02_list *item, *n;
5728 list_for_each_entry_safe(item, n, &vmx->nested.vmcs02_pool, list) {
5729 if (vmx->loaded_vmcs != &item->vmcs02)
5730 free_loaded_vmcs(&item->vmcs02);
5731 list_del(&item->list);
5732 kfree(item);
5733 }
5734 vmx->nested.vmcs02_num = 0;
5735
5736 if (vmx->loaded_vmcs != &vmx->vmcs01)
5737 free_loaded_vmcs(&vmx->vmcs01);
5738}
5739
Arthur Chunqi Li0658fba2013-07-04 15:03:32 +08005740/*
5741 * The following 3 functions, nested_vmx_succeed()/failValid()/failInvalid(),
5742 * set the success or error code of an emulated VMX instruction, as specified
5743 * by Vol 2B, VMX Instruction Reference, "Conventions".
5744 */
5745static void nested_vmx_succeed(struct kvm_vcpu *vcpu)
5746{
5747 vmx_set_rflags(vcpu, vmx_get_rflags(vcpu)
5748 & ~(X86_EFLAGS_CF | X86_EFLAGS_PF | X86_EFLAGS_AF |
5749 X86_EFLAGS_ZF | X86_EFLAGS_SF | X86_EFLAGS_OF));
5750}
5751
5752static void nested_vmx_failInvalid(struct kvm_vcpu *vcpu)
5753{
5754 vmx_set_rflags(vcpu, (vmx_get_rflags(vcpu)
5755 & ~(X86_EFLAGS_PF | X86_EFLAGS_AF | X86_EFLAGS_ZF |
5756 X86_EFLAGS_SF | X86_EFLAGS_OF))
5757 | X86_EFLAGS_CF);
5758}
5759
Abel Gordon145c28d2013-04-18 14:36:55 +03005760static void nested_vmx_failValid(struct kvm_vcpu *vcpu,
Arthur Chunqi Li0658fba2013-07-04 15:03:32 +08005761 u32 vm_instruction_error)
5762{
5763 if (to_vmx(vcpu)->nested.current_vmptr == -1ull) {
5764 /*
5765 * failValid writes the error number to the current VMCS, which
5766 * can't be done there isn't a current VMCS.
5767 */
5768 nested_vmx_failInvalid(vcpu);
5769 return;
5770 }
5771 vmx_set_rflags(vcpu, (vmx_get_rflags(vcpu)
5772 & ~(X86_EFLAGS_CF | X86_EFLAGS_PF | X86_EFLAGS_AF |
5773 X86_EFLAGS_SF | X86_EFLAGS_OF))
5774 | X86_EFLAGS_ZF);
5775 get_vmcs12(vcpu)->vm_instruction_error = vm_instruction_error;
5776 /*
5777 * We don't need to force a shadow sync because
5778 * VM_INSTRUCTION_ERROR is not shadowed
5779 */
5780}
Abel Gordon145c28d2013-04-18 14:36:55 +03005781
Jan Kiszkaf4124502014-03-07 20:03:13 +01005782static enum hrtimer_restart vmx_preemption_timer_fn(struct hrtimer *timer)
5783{
5784 struct vcpu_vmx *vmx =
5785 container_of(timer, struct vcpu_vmx, nested.preemption_timer);
5786
5787 vmx->nested.preemption_timer_expired = true;
5788 kvm_make_request(KVM_REQ_EVENT, &vmx->vcpu);
5789 kvm_vcpu_kick(&vmx->vcpu);
5790
5791 return HRTIMER_NORESTART;
5792}
5793
Nadav Har'Elff2f6fe2011-05-25 23:05:27 +03005794/*
Nadav Har'Elec378ae2011-05-25 23:02:54 +03005795 * Emulate the VMXON instruction.
5796 * Currently, we just remember that VMX is active, and do not save or even
5797 * inspect the argument to VMXON (the so-called "VMXON pointer") because we
5798 * do not currently need to store anything in that guest-allocated memory
5799 * region. Consequently, VMCLEAR and VMPTRLD also do not verify that the their
5800 * argument is different from the VMXON pointer (which the spec says they do).
5801 */
5802static int handle_vmon(struct kvm_vcpu *vcpu)
5803{
5804 struct kvm_segment cs;
5805 struct vcpu_vmx *vmx = to_vmx(vcpu);
Abel Gordon8de48832013-04-18 14:37:25 +03005806 struct vmcs *shadow_vmcs;
Nadav Har'Elb3897a42013-07-08 19:12:35 +08005807 const u64 VMXON_NEEDED_FEATURES = FEATURE_CONTROL_LOCKED
5808 | FEATURE_CONTROL_VMXON_ENABLED_OUTSIDE_SMX;
Nadav Har'Elec378ae2011-05-25 23:02:54 +03005809
5810 /* The Intel VMX Instruction Reference lists a bunch of bits that
5811 * are prerequisite to running VMXON, most notably cr4.VMXE must be
5812 * set to 1 (see vmx_set_cr4() for when we allow the guest to set this).
5813 * Otherwise, we should fail with #UD. We test these now:
5814 */
5815 if (!kvm_read_cr4_bits(vcpu, X86_CR4_VMXE) ||
5816 !kvm_read_cr0_bits(vcpu, X86_CR0_PE) ||
5817 (vmx_get_rflags(vcpu) & X86_EFLAGS_VM)) {
5818 kvm_queue_exception(vcpu, UD_VECTOR);
5819 return 1;
5820 }
5821
5822 vmx_get_segment(vcpu, &cs, VCPU_SREG_CS);
5823 if (is_long_mode(vcpu) && !cs.l) {
5824 kvm_queue_exception(vcpu, UD_VECTOR);
5825 return 1;
5826 }
5827
5828 if (vmx_get_cpl(vcpu)) {
5829 kvm_inject_gp(vcpu, 0);
5830 return 1;
5831 }
Abel Gordon145c28d2013-04-18 14:36:55 +03005832 if (vmx->nested.vmxon) {
5833 nested_vmx_failValid(vcpu, VMXERR_VMXON_IN_VMX_ROOT_OPERATION);
5834 skip_emulated_instruction(vcpu);
5835 return 1;
5836 }
Nadav Har'Elb3897a42013-07-08 19:12:35 +08005837
5838 if ((vmx->nested.msr_ia32_feature_control & VMXON_NEEDED_FEATURES)
5839 != VMXON_NEEDED_FEATURES) {
5840 kvm_inject_gp(vcpu, 0);
5841 return 1;
5842 }
5843
Abel Gordon8de48832013-04-18 14:37:25 +03005844 if (enable_shadow_vmcs) {
5845 shadow_vmcs = alloc_vmcs();
5846 if (!shadow_vmcs)
5847 return -ENOMEM;
5848 /* mark vmcs as shadow */
5849 shadow_vmcs->revision_id |= (1u << 31);
5850 /* init shadow vmcs */
5851 vmcs_clear(shadow_vmcs);
5852 vmx->nested.current_shadow_vmcs = shadow_vmcs;
5853 }
Nadav Har'Elec378ae2011-05-25 23:02:54 +03005854
Nadav Har'Elff2f6fe2011-05-25 23:05:27 +03005855 INIT_LIST_HEAD(&(vmx->nested.vmcs02_pool));
5856 vmx->nested.vmcs02_num = 0;
5857
Jan Kiszkaf4124502014-03-07 20:03:13 +01005858 hrtimer_init(&vmx->nested.preemption_timer, CLOCK_MONOTONIC,
5859 HRTIMER_MODE_REL);
5860 vmx->nested.preemption_timer.function = vmx_preemption_timer_fn;
5861
Nadav Har'Elec378ae2011-05-25 23:02:54 +03005862 vmx->nested.vmxon = true;
5863
5864 skip_emulated_instruction(vcpu);
Arthur Chunqi Lia25eb112013-07-04 15:03:33 +08005865 nested_vmx_succeed(vcpu);
Nadav Har'Elec378ae2011-05-25 23:02:54 +03005866 return 1;
5867}
5868
5869/*
5870 * Intel's VMX Instruction Reference specifies a common set of prerequisites
5871 * for running VMX instructions (except VMXON, whose prerequisites are
5872 * slightly different). It also specifies what exception to inject otherwise.
5873 */
5874static int nested_vmx_check_permission(struct kvm_vcpu *vcpu)
5875{
5876 struct kvm_segment cs;
5877 struct vcpu_vmx *vmx = to_vmx(vcpu);
5878
5879 if (!vmx->nested.vmxon) {
5880 kvm_queue_exception(vcpu, UD_VECTOR);
5881 return 0;
5882 }
5883
5884 vmx_get_segment(vcpu, &cs, VCPU_SREG_CS);
5885 if ((vmx_get_rflags(vcpu) & X86_EFLAGS_VM) ||
5886 (is_long_mode(vcpu) && !cs.l)) {
5887 kvm_queue_exception(vcpu, UD_VECTOR);
5888 return 0;
5889 }
5890
5891 if (vmx_get_cpl(vcpu)) {
5892 kvm_inject_gp(vcpu, 0);
5893 return 0;
5894 }
5895
5896 return 1;
5897}
5898
Abel Gordone7953d72013-04-18 14:37:55 +03005899static inline void nested_release_vmcs12(struct vcpu_vmx *vmx)
5900{
Abel Gordon8a1b9dd2013-04-18 14:39:55 +03005901 u32 exec_control;
Abel Gordon012f83c2013-04-18 14:39:25 +03005902 if (enable_shadow_vmcs) {
5903 if (vmx->nested.current_vmcs12 != NULL) {
5904 /* copy to memory all shadowed fields in case
5905 they were modified */
5906 copy_shadow_to_vmcs12(vmx);
5907 vmx->nested.sync_shadow_vmcs = false;
Abel Gordon8a1b9dd2013-04-18 14:39:55 +03005908 exec_control = vmcs_read32(SECONDARY_VM_EXEC_CONTROL);
5909 exec_control &= ~SECONDARY_EXEC_SHADOW_VMCS;
5910 vmcs_write32(SECONDARY_VM_EXEC_CONTROL, exec_control);
5911 vmcs_write64(VMCS_LINK_POINTER, -1ull);
Abel Gordon012f83c2013-04-18 14:39:25 +03005912 }
5913 }
Abel Gordone7953d72013-04-18 14:37:55 +03005914 kunmap(vmx->nested.current_vmcs12_page);
5915 nested_release_page(vmx->nested.current_vmcs12_page);
5916}
5917
Nadav Har'Elec378ae2011-05-25 23:02:54 +03005918/*
5919 * Free whatever needs to be freed from vmx->nested when L1 goes down, or
5920 * just stops using VMX.
5921 */
5922static void free_nested(struct vcpu_vmx *vmx)
5923{
5924 if (!vmx->nested.vmxon)
5925 return;
5926 vmx->nested.vmxon = false;
Nadav Har'Ela9d30f32011-05-25 23:03:55 +03005927 if (vmx->nested.current_vmptr != -1ull) {
Abel Gordone7953d72013-04-18 14:37:55 +03005928 nested_release_vmcs12(vmx);
Nadav Har'Ela9d30f32011-05-25 23:03:55 +03005929 vmx->nested.current_vmptr = -1ull;
5930 vmx->nested.current_vmcs12 = NULL;
5931 }
Abel Gordone7953d72013-04-18 14:37:55 +03005932 if (enable_shadow_vmcs)
5933 free_vmcs(vmx->nested.current_shadow_vmcs);
Nadav Har'Elfe3ef052011-05-25 23:10:02 +03005934 /* Unpin physical memory we referred to in current vmcs02 */
5935 if (vmx->nested.apic_access_page) {
5936 nested_release_page(vmx->nested.apic_access_page);
5937 vmx->nested.apic_access_page = 0;
5938 }
Nadav Har'Elff2f6fe2011-05-25 23:05:27 +03005939
5940 nested_free_all_saved_vmcss(vmx);
Nadav Har'Elec378ae2011-05-25 23:02:54 +03005941}
5942
5943/* Emulate the VMXOFF instruction */
5944static int handle_vmoff(struct kvm_vcpu *vcpu)
5945{
5946 if (!nested_vmx_check_permission(vcpu))
5947 return 1;
5948 free_nested(to_vmx(vcpu));
5949 skip_emulated_instruction(vcpu);
Arthur Chunqi Lia25eb112013-07-04 15:03:33 +08005950 nested_vmx_succeed(vcpu);
Nadav Har'Elec378ae2011-05-25 23:02:54 +03005951 return 1;
5952}
5953
5954/*
Nadav Har'El064aea72011-05-25 23:04:56 +03005955 * Decode the memory-address operand of a vmx instruction, as recorded on an
5956 * exit caused by such an instruction (run by a guest hypervisor).
5957 * On success, returns 0. When the operand is invalid, returns 1 and throws
5958 * #UD or #GP.
5959 */
5960static int get_vmx_mem_address(struct kvm_vcpu *vcpu,
5961 unsigned long exit_qualification,
5962 u32 vmx_instruction_info, gva_t *ret)
5963{
5964 /*
5965 * According to Vol. 3B, "Information for VM Exits Due to Instruction
5966 * Execution", on an exit, vmx_instruction_info holds most of the
5967 * addressing components of the operand. Only the displacement part
5968 * is put in exit_qualification (see 3B, "Basic VM-Exit Information").
5969 * For how an actual address is calculated from all these components,
5970 * refer to Vol. 1, "Operand Addressing".
5971 */
5972 int scaling = vmx_instruction_info & 3;
5973 int addr_size = (vmx_instruction_info >> 7) & 7;
5974 bool is_reg = vmx_instruction_info & (1u << 10);
5975 int seg_reg = (vmx_instruction_info >> 15) & 7;
5976 int index_reg = (vmx_instruction_info >> 18) & 0xf;
5977 bool index_is_valid = !(vmx_instruction_info & (1u << 22));
5978 int base_reg = (vmx_instruction_info >> 23) & 0xf;
5979 bool base_is_valid = !(vmx_instruction_info & (1u << 27));
5980
5981 if (is_reg) {
5982 kvm_queue_exception(vcpu, UD_VECTOR);
5983 return 1;
5984 }
5985
5986 /* Addr = segment_base + offset */
5987 /* offset = base + [index * scale] + displacement */
5988 *ret = vmx_get_segment_base(vcpu, seg_reg);
5989 if (base_is_valid)
5990 *ret += kvm_register_read(vcpu, base_reg);
5991 if (index_is_valid)
5992 *ret += kvm_register_read(vcpu, index_reg)<<scaling;
5993 *ret += exit_qualification; /* holds the displacement */
5994
5995 if (addr_size == 1) /* 32 bit */
5996 *ret &= 0xffffffff;
5997
5998 /*
5999 * TODO: throw #GP (and return 1) in various cases that the VM*
6000 * instructions require it - e.g., offset beyond segment limit,
6001 * unusable or unreadable/unwritable segment, non-canonical 64-bit
6002 * address, and so on. Currently these are not checked.
6003 */
6004 return 0;
6005}
6006
Nadav Har'El27d6c862011-05-25 23:06:59 +03006007/* Emulate the VMCLEAR instruction */
6008static int handle_vmclear(struct kvm_vcpu *vcpu)
6009{
6010 struct vcpu_vmx *vmx = to_vmx(vcpu);
6011 gva_t gva;
6012 gpa_t vmptr;
6013 struct vmcs12 *vmcs12;
6014 struct page *page;
6015 struct x86_exception e;
6016
6017 if (!nested_vmx_check_permission(vcpu))
6018 return 1;
6019
6020 if (get_vmx_mem_address(vcpu, vmcs_readl(EXIT_QUALIFICATION),
6021 vmcs_read32(VMX_INSTRUCTION_INFO), &gva))
6022 return 1;
6023
6024 if (kvm_read_guest_virt(&vcpu->arch.emulate_ctxt, gva, &vmptr,
6025 sizeof(vmptr), &e)) {
6026 kvm_inject_page_fault(vcpu, &e);
6027 return 1;
6028 }
6029
6030 if (!IS_ALIGNED(vmptr, PAGE_SIZE)) {
6031 nested_vmx_failValid(vcpu, VMXERR_VMCLEAR_INVALID_ADDRESS);
6032 skip_emulated_instruction(vcpu);
6033 return 1;
6034 }
6035
6036 if (vmptr == vmx->nested.current_vmptr) {
Abel Gordone7953d72013-04-18 14:37:55 +03006037 nested_release_vmcs12(vmx);
Nadav Har'El27d6c862011-05-25 23:06:59 +03006038 vmx->nested.current_vmptr = -1ull;
6039 vmx->nested.current_vmcs12 = NULL;
6040 }
6041
6042 page = nested_get_page(vcpu, vmptr);
6043 if (page == NULL) {
6044 /*
6045 * For accurate processor emulation, VMCLEAR beyond available
6046 * physical memory should do nothing at all. However, it is
6047 * possible that a nested vmx bug, not a guest hypervisor bug,
6048 * resulted in this case, so let's shut down before doing any
6049 * more damage:
6050 */
6051 kvm_make_request(KVM_REQ_TRIPLE_FAULT, vcpu);
6052 return 1;
6053 }
6054 vmcs12 = kmap(page);
6055 vmcs12->launch_state = 0;
6056 kunmap(page);
6057 nested_release_page(page);
6058
6059 nested_free_vmcs02(vmx, vmptr);
6060
6061 skip_emulated_instruction(vcpu);
6062 nested_vmx_succeed(vcpu);
6063 return 1;
6064}
6065
Nadav Har'Elcd232ad2011-05-25 23:10:33 +03006066static int nested_vmx_run(struct kvm_vcpu *vcpu, bool launch);
6067
6068/* Emulate the VMLAUNCH instruction */
6069static int handle_vmlaunch(struct kvm_vcpu *vcpu)
6070{
6071 return nested_vmx_run(vcpu, true);
6072}
6073
6074/* Emulate the VMRESUME instruction */
6075static int handle_vmresume(struct kvm_vcpu *vcpu)
6076{
6077
6078 return nested_vmx_run(vcpu, false);
6079}
6080
Nadav Har'El49f705c2011-05-25 23:08:30 +03006081enum vmcs_field_type {
6082 VMCS_FIELD_TYPE_U16 = 0,
6083 VMCS_FIELD_TYPE_U64 = 1,
6084 VMCS_FIELD_TYPE_U32 = 2,
6085 VMCS_FIELD_TYPE_NATURAL_WIDTH = 3
6086};
6087
6088static inline int vmcs_field_type(unsigned long field)
6089{
6090 if (0x1 & field) /* the *_HIGH fields are all 32 bit */
6091 return VMCS_FIELD_TYPE_U32;
6092 return (field >> 13) & 0x3 ;
6093}
6094
6095static inline int vmcs_field_readonly(unsigned long field)
6096{
6097 return (((field >> 10) & 0x3) == 1);
6098}
6099
6100/*
6101 * Read a vmcs12 field. Since these can have varying lengths and we return
6102 * one type, we chose the biggest type (u64) and zero-extend the return value
6103 * to that size. Note that the caller, handle_vmread, might need to use only
6104 * some of the bits we return here (e.g., on 32-bit guests, only 32 bits of
6105 * 64-bit fields are to be returned).
6106 */
6107static inline bool vmcs12_read_any(struct kvm_vcpu *vcpu,
6108 unsigned long field, u64 *ret)
6109{
6110 short offset = vmcs_field_to_offset(field);
6111 char *p;
6112
6113 if (offset < 0)
6114 return 0;
6115
6116 p = ((char *)(get_vmcs12(vcpu))) + offset;
6117
6118 switch (vmcs_field_type(field)) {
6119 case VMCS_FIELD_TYPE_NATURAL_WIDTH:
6120 *ret = *((natural_width *)p);
6121 return 1;
6122 case VMCS_FIELD_TYPE_U16:
6123 *ret = *((u16 *)p);
6124 return 1;
6125 case VMCS_FIELD_TYPE_U32:
6126 *ret = *((u32 *)p);
6127 return 1;
6128 case VMCS_FIELD_TYPE_U64:
6129 *ret = *((u64 *)p);
6130 return 1;
6131 default:
6132 return 0; /* can never happen. */
6133 }
6134}
6135
Abel Gordon20b97fe2013-04-18 14:36:25 +03006136
6137static inline bool vmcs12_write_any(struct kvm_vcpu *vcpu,
6138 unsigned long field, u64 field_value){
6139 short offset = vmcs_field_to_offset(field);
6140 char *p = ((char *) get_vmcs12(vcpu)) + offset;
6141 if (offset < 0)
6142 return false;
6143
6144 switch (vmcs_field_type(field)) {
6145 case VMCS_FIELD_TYPE_U16:
6146 *(u16 *)p = field_value;
6147 return true;
6148 case VMCS_FIELD_TYPE_U32:
6149 *(u32 *)p = field_value;
6150 return true;
6151 case VMCS_FIELD_TYPE_U64:
6152 *(u64 *)p = field_value;
6153 return true;
6154 case VMCS_FIELD_TYPE_NATURAL_WIDTH:
6155 *(natural_width *)p = field_value;
6156 return true;
6157 default:
6158 return false; /* can never happen. */
6159 }
6160
6161}
6162
Abel Gordon16f5b902013-04-18 14:38:25 +03006163static void copy_shadow_to_vmcs12(struct vcpu_vmx *vmx)
6164{
6165 int i;
6166 unsigned long field;
6167 u64 field_value;
6168 struct vmcs *shadow_vmcs = vmx->nested.current_shadow_vmcs;
Mathias Krausec2bae892013-06-26 20:36:21 +02006169 const unsigned long *fields = shadow_read_write_fields;
6170 const int num_fields = max_shadow_read_write_fields;
Abel Gordon16f5b902013-04-18 14:38:25 +03006171
6172 vmcs_load(shadow_vmcs);
6173
6174 for (i = 0; i < num_fields; i++) {
6175 field = fields[i];
6176 switch (vmcs_field_type(field)) {
6177 case VMCS_FIELD_TYPE_U16:
6178 field_value = vmcs_read16(field);
6179 break;
6180 case VMCS_FIELD_TYPE_U32:
6181 field_value = vmcs_read32(field);
6182 break;
6183 case VMCS_FIELD_TYPE_U64:
6184 field_value = vmcs_read64(field);
6185 break;
6186 case VMCS_FIELD_TYPE_NATURAL_WIDTH:
6187 field_value = vmcs_readl(field);
6188 break;
6189 }
6190 vmcs12_write_any(&vmx->vcpu, field, field_value);
6191 }
6192
6193 vmcs_clear(shadow_vmcs);
6194 vmcs_load(vmx->loaded_vmcs->vmcs);
6195}
6196
Abel Gordonc3114422013-04-18 14:38:55 +03006197static void copy_vmcs12_to_shadow(struct vcpu_vmx *vmx)
6198{
Mathias Krausec2bae892013-06-26 20:36:21 +02006199 const unsigned long *fields[] = {
6200 shadow_read_write_fields,
6201 shadow_read_only_fields
Abel Gordonc3114422013-04-18 14:38:55 +03006202 };
Mathias Krausec2bae892013-06-26 20:36:21 +02006203 const int max_fields[] = {
Abel Gordonc3114422013-04-18 14:38:55 +03006204 max_shadow_read_write_fields,
6205 max_shadow_read_only_fields
6206 };
6207 int i, q;
6208 unsigned long field;
6209 u64 field_value = 0;
6210 struct vmcs *shadow_vmcs = vmx->nested.current_shadow_vmcs;
6211
6212 vmcs_load(shadow_vmcs);
6213
Mathias Krausec2bae892013-06-26 20:36:21 +02006214 for (q = 0; q < ARRAY_SIZE(fields); q++) {
Abel Gordonc3114422013-04-18 14:38:55 +03006215 for (i = 0; i < max_fields[q]; i++) {
6216 field = fields[q][i];
6217 vmcs12_read_any(&vmx->vcpu, field, &field_value);
6218
6219 switch (vmcs_field_type(field)) {
6220 case VMCS_FIELD_TYPE_U16:
6221 vmcs_write16(field, (u16)field_value);
6222 break;
6223 case VMCS_FIELD_TYPE_U32:
6224 vmcs_write32(field, (u32)field_value);
6225 break;
6226 case VMCS_FIELD_TYPE_U64:
6227 vmcs_write64(field, (u64)field_value);
6228 break;
6229 case VMCS_FIELD_TYPE_NATURAL_WIDTH:
6230 vmcs_writel(field, (long)field_value);
6231 break;
6232 }
6233 }
6234 }
6235
6236 vmcs_clear(shadow_vmcs);
6237 vmcs_load(vmx->loaded_vmcs->vmcs);
6238}
6239
Nadav Har'El49f705c2011-05-25 23:08:30 +03006240/*
6241 * VMX instructions which assume a current vmcs12 (i.e., that VMPTRLD was
6242 * used before) all generate the same failure when it is missing.
6243 */
6244static int nested_vmx_check_vmcs12(struct kvm_vcpu *vcpu)
6245{
6246 struct vcpu_vmx *vmx = to_vmx(vcpu);
6247 if (vmx->nested.current_vmptr == -1ull) {
6248 nested_vmx_failInvalid(vcpu);
6249 skip_emulated_instruction(vcpu);
6250 return 0;
6251 }
6252 return 1;
6253}
6254
6255static int handle_vmread(struct kvm_vcpu *vcpu)
6256{
6257 unsigned long field;
6258 u64 field_value;
6259 unsigned long exit_qualification = vmcs_readl(EXIT_QUALIFICATION);
6260 u32 vmx_instruction_info = vmcs_read32(VMX_INSTRUCTION_INFO);
6261 gva_t gva = 0;
6262
6263 if (!nested_vmx_check_permission(vcpu) ||
6264 !nested_vmx_check_vmcs12(vcpu))
6265 return 1;
6266
6267 /* Decode instruction info and find the field to read */
6268 field = kvm_register_read(vcpu, (((vmx_instruction_info) >> 28) & 0xf));
6269 /* Read the field, zero-extended to a u64 field_value */
6270 if (!vmcs12_read_any(vcpu, field, &field_value)) {
6271 nested_vmx_failValid(vcpu, VMXERR_UNSUPPORTED_VMCS_COMPONENT);
6272 skip_emulated_instruction(vcpu);
6273 return 1;
6274 }
6275 /*
6276 * Now copy part of this value to register or memory, as requested.
6277 * Note that the number of bits actually copied is 32 or 64 depending
6278 * on the guest's mode (32 or 64 bit), not on the given field's length.
6279 */
6280 if (vmx_instruction_info & (1u << 10)) {
6281 kvm_register_write(vcpu, (((vmx_instruction_info) >> 3) & 0xf),
6282 field_value);
6283 } else {
6284 if (get_vmx_mem_address(vcpu, exit_qualification,
6285 vmx_instruction_info, &gva))
6286 return 1;
6287 /* _system ok, as nested_vmx_check_permission verified cpl=0 */
6288 kvm_write_guest_virt_system(&vcpu->arch.emulate_ctxt, gva,
6289 &field_value, (is_long_mode(vcpu) ? 8 : 4), NULL);
6290 }
6291
6292 nested_vmx_succeed(vcpu);
6293 skip_emulated_instruction(vcpu);
6294 return 1;
6295}
6296
6297
6298static int handle_vmwrite(struct kvm_vcpu *vcpu)
6299{
6300 unsigned long field;
6301 gva_t gva;
6302 unsigned long exit_qualification = vmcs_readl(EXIT_QUALIFICATION);
6303 u32 vmx_instruction_info = vmcs_read32(VMX_INSTRUCTION_INFO);
Nadav Har'El49f705c2011-05-25 23:08:30 +03006304 /* The value to write might be 32 or 64 bits, depending on L1's long
6305 * mode, and eventually we need to write that into a field of several
6306 * possible lengths. The code below first zero-extends the value to 64
6307 * bit (field_value), and then copies only the approriate number of
6308 * bits into the vmcs12 field.
6309 */
6310 u64 field_value = 0;
6311 struct x86_exception e;
6312
6313 if (!nested_vmx_check_permission(vcpu) ||
6314 !nested_vmx_check_vmcs12(vcpu))
6315 return 1;
6316
6317 if (vmx_instruction_info & (1u << 10))
6318 field_value = kvm_register_read(vcpu,
6319 (((vmx_instruction_info) >> 3) & 0xf));
6320 else {
6321 if (get_vmx_mem_address(vcpu, exit_qualification,
6322 vmx_instruction_info, &gva))
6323 return 1;
6324 if (kvm_read_guest_virt(&vcpu->arch.emulate_ctxt, gva,
6325 &field_value, (is_long_mode(vcpu) ? 8 : 4), &e)) {
6326 kvm_inject_page_fault(vcpu, &e);
6327 return 1;
6328 }
6329 }
6330
6331
6332 field = kvm_register_read(vcpu, (((vmx_instruction_info) >> 28) & 0xf));
6333 if (vmcs_field_readonly(field)) {
6334 nested_vmx_failValid(vcpu,
6335 VMXERR_VMWRITE_READ_ONLY_VMCS_COMPONENT);
6336 skip_emulated_instruction(vcpu);
6337 return 1;
6338 }
6339
Abel Gordon20b97fe2013-04-18 14:36:25 +03006340 if (!vmcs12_write_any(vcpu, field, field_value)) {
Nadav Har'El49f705c2011-05-25 23:08:30 +03006341 nested_vmx_failValid(vcpu, VMXERR_UNSUPPORTED_VMCS_COMPONENT);
6342 skip_emulated_instruction(vcpu);
6343 return 1;
6344 }
6345
6346 nested_vmx_succeed(vcpu);
6347 skip_emulated_instruction(vcpu);
6348 return 1;
6349}
6350
Nadav Har'El63846662011-05-25 23:07:29 +03006351/* Emulate the VMPTRLD instruction */
6352static int handle_vmptrld(struct kvm_vcpu *vcpu)
6353{
6354 struct vcpu_vmx *vmx = to_vmx(vcpu);
6355 gva_t gva;
6356 gpa_t vmptr;
6357 struct x86_exception e;
Abel Gordon8a1b9dd2013-04-18 14:39:55 +03006358 u32 exec_control;
Nadav Har'El63846662011-05-25 23:07:29 +03006359
6360 if (!nested_vmx_check_permission(vcpu))
6361 return 1;
6362
6363 if (get_vmx_mem_address(vcpu, vmcs_readl(EXIT_QUALIFICATION),
6364 vmcs_read32(VMX_INSTRUCTION_INFO), &gva))
6365 return 1;
6366
6367 if (kvm_read_guest_virt(&vcpu->arch.emulate_ctxt, gva, &vmptr,
6368 sizeof(vmptr), &e)) {
6369 kvm_inject_page_fault(vcpu, &e);
6370 return 1;
6371 }
6372
6373 if (!IS_ALIGNED(vmptr, PAGE_SIZE)) {
6374 nested_vmx_failValid(vcpu, VMXERR_VMPTRLD_INVALID_ADDRESS);
6375 skip_emulated_instruction(vcpu);
6376 return 1;
6377 }
6378
6379 if (vmx->nested.current_vmptr != vmptr) {
6380 struct vmcs12 *new_vmcs12;
6381 struct page *page;
6382 page = nested_get_page(vcpu, vmptr);
6383 if (page == NULL) {
6384 nested_vmx_failInvalid(vcpu);
6385 skip_emulated_instruction(vcpu);
6386 return 1;
6387 }
6388 new_vmcs12 = kmap(page);
6389 if (new_vmcs12->revision_id != VMCS12_REVISION) {
6390 kunmap(page);
6391 nested_release_page_clean(page);
6392 nested_vmx_failValid(vcpu,
6393 VMXERR_VMPTRLD_INCORRECT_VMCS_REVISION_ID);
6394 skip_emulated_instruction(vcpu);
6395 return 1;
6396 }
Abel Gordone7953d72013-04-18 14:37:55 +03006397 if (vmx->nested.current_vmptr != -1ull)
6398 nested_release_vmcs12(vmx);
Nadav Har'El63846662011-05-25 23:07:29 +03006399
6400 vmx->nested.current_vmptr = vmptr;
6401 vmx->nested.current_vmcs12 = new_vmcs12;
6402 vmx->nested.current_vmcs12_page = page;
Abel Gordon012f83c2013-04-18 14:39:25 +03006403 if (enable_shadow_vmcs) {
Abel Gordon8a1b9dd2013-04-18 14:39:55 +03006404 exec_control = vmcs_read32(SECONDARY_VM_EXEC_CONTROL);
6405 exec_control |= SECONDARY_EXEC_SHADOW_VMCS;
6406 vmcs_write32(SECONDARY_VM_EXEC_CONTROL, exec_control);
6407 vmcs_write64(VMCS_LINK_POINTER,
6408 __pa(vmx->nested.current_shadow_vmcs));
Abel Gordon012f83c2013-04-18 14:39:25 +03006409 vmx->nested.sync_shadow_vmcs = true;
6410 }
Nadav Har'El63846662011-05-25 23:07:29 +03006411 }
6412
6413 nested_vmx_succeed(vcpu);
6414 skip_emulated_instruction(vcpu);
6415 return 1;
6416}
6417
Nadav Har'El6a4d7552011-05-25 23:08:00 +03006418/* Emulate the VMPTRST instruction */
6419static int handle_vmptrst(struct kvm_vcpu *vcpu)
6420{
6421 unsigned long exit_qualification = vmcs_readl(EXIT_QUALIFICATION);
6422 u32 vmx_instruction_info = vmcs_read32(VMX_INSTRUCTION_INFO);
6423 gva_t vmcs_gva;
6424 struct x86_exception e;
6425
6426 if (!nested_vmx_check_permission(vcpu))
6427 return 1;
6428
6429 if (get_vmx_mem_address(vcpu, exit_qualification,
6430 vmx_instruction_info, &vmcs_gva))
6431 return 1;
6432 /* ok to use *_system, as nested_vmx_check_permission verified cpl=0 */
6433 if (kvm_write_guest_virt_system(&vcpu->arch.emulate_ctxt, vmcs_gva,
6434 (void *)&to_vmx(vcpu)->nested.current_vmptr,
6435 sizeof(u64), &e)) {
6436 kvm_inject_page_fault(vcpu, &e);
6437 return 1;
6438 }
6439 nested_vmx_succeed(vcpu);
6440 skip_emulated_instruction(vcpu);
6441 return 1;
6442}
6443
Nadav Har'Elbfd0a562013-08-05 11:07:17 +03006444/* Emulate the INVEPT instruction */
6445static int handle_invept(struct kvm_vcpu *vcpu)
6446{
6447 u32 vmx_instruction_info, types;
6448 unsigned long type;
6449 gva_t gva;
6450 struct x86_exception e;
6451 struct {
6452 u64 eptp, gpa;
6453 } operand;
Nadav Har'Elbfd0a562013-08-05 11:07:17 +03006454
6455 if (!(nested_vmx_secondary_ctls_high & SECONDARY_EXEC_ENABLE_EPT) ||
6456 !(nested_vmx_ept_caps & VMX_EPT_INVEPT_BIT)) {
6457 kvm_queue_exception(vcpu, UD_VECTOR);
6458 return 1;
6459 }
6460
6461 if (!nested_vmx_check_permission(vcpu))
6462 return 1;
6463
6464 if (!kvm_read_cr0_bits(vcpu, X86_CR0_PE)) {
6465 kvm_queue_exception(vcpu, UD_VECTOR);
6466 return 1;
6467 }
6468
6469 vmx_instruction_info = vmcs_read32(VMX_INSTRUCTION_INFO);
6470 type = kvm_register_read(vcpu, (vmx_instruction_info >> 28) & 0xf);
6471
6472 types = (nested_vmx_ept_caps >> VMX_EPT_EXTENT_SHIFT) & 6;
6473
6474 if (!(types & (1UL << type))) {
6475 nested_vmx_failValid(vcpu,
6476 VMXERR_INVALID_OPERAND_TO_INVEPT_INVVPID);
6477 return 1;
6478 }
6479
6480 /* According to the Intel VMX instruction reference, the memory
6481 * operand is read even if it isn't needed (e.g., for type==global)
6482 */
6483 if (get_vmx_mem_address(vcpu, vmcs_readl(EXIT_QUALIFICATION),
6484 vmx_instruction_info, &gva))
6485 return 1;
6486 if (kvm_read_guest_virt(&vcpu->arch.emulate_ctxt, gva, &operand,
6487 sizeof(operand), &e)) {
6488 kvm_inject_page_fault(vcpu, &e);
6489 return 1;
6490 }
6491
6492 switch (type) {
Nadav Har'Elbfd0a562013-08-05 11:07:17 +03006493 case VMX_EPT_EXTENT_GLOBAL:
6494 kvm_mmu_sync_roots(vcpu);
6495 kvm_mmu_flush_tlb(vcpu);
6496 nested_vmx_succeed(vcpu);
6497 break;
6498 default:
Bandan Das4b855072014-04-19 18:17:44 -04006499 /* Trap single context invalidation invept calls */
Nadav Har'Elbfd0a562013-08-05 11:07:17 +03006500 BUG_ON(1);
6501 break;
6502 }
6503
6504 skip_emulated_instruction(vcpu);
6505 return 1;
6506}
6507
Nadav Har'El0140cae2011-05-25 23:06:28 +03006508/*
Avi Kivity6aa8b732006-12-10 02:21:36 -08006509 * The exit handlers return 1 if the exit was handled fully and guest execution
6510 * may resume. Otherwise they set the kvm_run parameter to indicate what needs
6511 * to be done to userspace and return 0.
6512 */
Mathias Krause772e0312012-08-30 01:30:19 +02006513static int (*const kvm_vmx_exit_handlers[])(struct kvm_vcpu *vcpu) = {
Avi Kivity6aa8b732006-12-10 02:21:36 -08006514 [EXIT_REASON_EXCEPTION_NMI] = handle_exception,
6515 [EXIT_REASON_EXTERNAL_INTERRUPT] = handle_external_interrupt,
Avi Kivity988ad742007-02-12 00:54:36 -08006516 [EXIT_REASON_TRIPLE_FAULT] = handle_triple_fault,
Sheng Yangf08864b2008-05-15 18:23:25 +08006517 [EXIT_REASON_NMI_WINDOW] = handle_nmi_window,
Avi Kivity6aa8b732006-12-10 02:21:36 -08006518 [EXIT_REASON_IO_INSTRUCTION] = handle_io,
Avi Kivity6aa8b732006-12-10 02:21:36 -08006519 [EXIT_REASON_CR_ACCESS] = handle_cr,
6520 [EXIT_REASON_DR_ACCESS] = handle_dr,
6521 [EXIT_REASON_CPUID] = handle_cpuid,
6522 [EXIT_REASON_MSR_READ] = handle_rdmsr,
6523 [EXIT_REASON_MSR_WRITE] = handle_wrmsr,
6524 [EXIT_REASON_PENDING_INTERRUPT] = handle_interrupt_window,
6525 [EXIT_REASON_HLT] = handle_halt,
Gleb Natapovec25d5e2010-11-01 15:35:01 +02006526 [EXIT_REASON_INVD] = handle_invd,
Marcelo Tosattia7052892008-09-23 13:18:35 -03006527 [EXIT_REASON_INVLPG] = handle_invlpg,
Avi Kivityfee84b02011-11-10 14:57:25 +02006528 [EXIT_REASON_RDPMC] = handle_rdpmc,
Ingo Molnarc21415e2007-02-19 14:37:47 +02006529 [EXIT_REASON_VMCALL] = handle_vmcall,
Nadav Har'El27d6c862011-05-25 23:06:59 +03006530 [EXIT_REASON_VMCLEAR] = handle_vmclear,
Nadav Har'Elcd232ad2011-05-25 23:10:33 +03006531 [EXIT_REASON_VMLAUNCH] = handle_vmlaunch,
Nadav Har'El63846662011-05-25 23:07:29 +03006532 [EXIT_REASON_VMPTRLD] = handle_vmptrld,
Nadav Har'El6a4d7552011-05-25 23:08:00 +03006533 [EXIT_REASON_VMPTRST] = handle_vmptrst,
Nadav Har'El49f705c2011-05-25 23:08:30 +03006534 [EXIT_REASON_VMREAD] = handle_vmread,
Nadav Har'Elcd232ad2011-05-25 23:10:33 +03006535 [EXIT_REASON_VMRESUME] = handle_vmresume,
Nadav Har'El49f705c2011-05-25 23:08:30 +03006536 [EXIT_REASON_VMWRITE] = handle_vmwrite,
Nadav Har'Elec378ae2011-05-25 23:02:54 +03006537 [EXIT_REASON_VMOFF] = handle_vmoff,
6538 [EXIT_REASON_VMON] = handle_vmon,
Sheng Yangf78e0e22007-10-29 09:40:42 +08006539 [EXIT_REASON_TPR_BELOW_THRESHOLD] = handle_tpr_below_threshold,
6540 [EXIT_REASON_APIC_ACCESS] = handle_apic_access,
Yang Zhang83d4c282013-01-25 10:18:49 +08006541 [EXIT_REASON_APIC_WRITE] = handle_apic_write,
Yang Zhangc7c9c562013-01-25 10:18:51 +08006542 [EXIT_REASON_EOI_INDUCED] = handle_apic_eoi_induced,
Eddie Donge5edaa02007-11-11 12:28:35 +02006543 [EXIT_REASON_WBINVD] = handle_wbinvd,
Dexuan Cui2acf9232010-06-10 11:27:12 +08006544 [EXIT_REASON_XSETBV] = handle_xsetbv,
Izik Eidus37817f22008-03-24 23:14:53 +02006545 [EXIT_REASON_TASK_SWITCH] = handle_task_switch,
Andi Kleena0861c02009-06-08 17:37:09 +08006546 [EXIT_REASON_MCE_DURING_VMENTRY] = handle_machine_check,
Marcelo Tosatti68f89402009-06-11 12:07:43 -03006547 [EXIT_REASON_EPT_VIOLATION] = handle_ept_violation,
6548 [EXIT_REASON_EPT_MISCONFIG] = handle_ept_misconfig,
Zhai, Edwin4b8d54f2009-10-09 18:03:20 +08006549 [EXIT_REASON_PAUSE_INSTRUCTION] = handle_pause,
Sheng Yang59708672009-12-15 13:29:54 +08006550 [EXIT_REASON_MWAIT_INSTRUCTION] = handle_invalid_op,
6551 [EXIT_REASON_MONITOR_INSTRUCTION] = handle_invalid_op,
Nadav Har'Elbfd0a562013-08-05 11:07:17 +03006552 [EXIT_REASON_INVEPT] = handle_invept,
Avi Kivity6aa8b732006-12-10 02:21:36 -08006553};
6554
6555static const int kvm_vmx_max_exit_handlers =
Robert P. J. Day50a34852007-06-03 13:35:29 -04006556 ARRAY_SIZE(kvm_vmx_exit_handlers);
Avi Kivity6aa8b732006-12-10 02:21:36 -08006557
Jan Kiszka908a7bd2013-02-18 11:21:16 +01006558static bool nested_vmx_exit_handled_io(struct kvm_vcpu *vcpu,
6559 struct vmcs12 *vmcs12)
6560{
6561 unsigned long exit_qualification;
6562 gpa_t bitmap, last_bitmap;
6563 unsigned int port;
6564 int size;
6565 u8 b;
6566
Jan Kiszka908a7bd2013-02-18 11:21:16 +01006567 if (!nested_cpu_has(vmcs12, CPU_BASED_USE_IO_BITMAPS))
Zhihui Zhang2f0a6392013-12-30 15:56:29 -05006568 return nested_cpu_has(vmcs12, CPU_BASED_UNCOND_IO_EXITING);
Jan Kiszka908a7bd2013-02-18 11:21:16 +01006569
6570 exit_qualification = vmcs_readl(EXIT_QUALIFICATION);
6571
6572 port = exit_qualification >> 16;
6573 size = (exit_qualification & 7) + 1;
6574
6575 last_bitmap = (gpa_t)-1;
6576 b = -1;
6577
6578 while (size > 0) {
6579 if (port < 0x8000)
6580 bitmap = vmcs12->io_bitmap_a;
6581 else if (port < 0x10000)
6582 bitmap = vmcs12->io_bitmap_b;
6583 else
6584 return 1;
6585 bitmap += (port & 0x7fff) / 8;
6586
6587 if (last_bitmap != bitmap)
6588 if (kvm_read_guest(vcpu->kvm, bitmap, &b, 1))
6589 return 1;
6590 if (b & (1 << (port & 7)))
6591 return 1;
6592
6593 port++;
6594 size--;
6595 last_bitmap = bitmap;
6596 }
6597
6598 return 0;
6599}
6600
Nadav Har'El644d7112011-05-25 23:12:35 +03006601/*
6602 * Return 1 if we should exit from L2 to L1 to handle an MSR access access,
6603 * rather than handle it ourselves in L0. I.e., check whether L1 expressed
6604 * disinterest in the current event (read or write a specific MSR) by using an
6605 * MSR bitmap. This may be the case even when L0 doesn't use MSR bitmaps.
6606 */
6607static bool nested_vmx_exit_handled_msr(struct kvm_vcpu *vcpu,
6608 struct vmcs12 *vmcs12, u32 exit_reason)
6609{
6610 u32 msr_index = vcpu->arch.regs[VCPU_REGS_RCX];
6611 gpa_t bitmap;
6612
Jan Kiszkacbd29cb2013-02-11 12:19:28 +01006613 if (!nested_cpu_has(vmcs12, CPU_BASED_USE_MSR_BITMAPS))
Nadav Har'El644d7112011-05-25 23:12:35 +03006614 return 1;
6615
6616 /*
6617 * The MSR_BITMAP page is divided into four 1024-byte bitmaps,
6618 * for the four combinations of read/write and low/high MSR numbers.
6619 * First we need to figure out which of the four to use:
6620 */
6621 bitmap = vmcs12->msr_bitmap;
6622 if (exit_reason == EXIT_REASON_MSR_WRITE)
6623 bitmap += 2048;
6624 if (msr_index >= 0xc0000000) {
6625 msr_index -= 0xc0000000;
6626 bitmap += 1024;
6627 }
6628
6629 /* Then read the msr_index'th bit from this bitmap: */
6630 if (msr_index < 1024*8) {
6631 unsigned char b;
Jan Kiszkabd31a7f2013-02-14 19:46:27 +01006632 if (kvm_read_guest(vcpu->kvm, bitmap + msr_index/8, &b, 1))
6633 return 1;
Nadav Har'El644d7112011-05-25 23:12:35 +03006634 return 1 & (b >> (msr_index & 7));
6635 } else
6636 return 1; /* let L1 handle the wrong parameter */
6637}
6638
6639/*
6640 * Return 1 if we should exit from L2 to L1 to handle a CR access exit,
6641 * rather than handle it ourselves in L0. I.e., check if L1 wanted to
6642 * intercept (via guest_host_mask etc.) the current event.
6643 */
6644static bool nested_vmx_exit_handled_cr(struct kvm_vcpu *vcpu,
6645 struct vmcs12 *vmcs12)
6646{
6647 unsigned long exit_qualification = vmcs_readl(EXIT_QUALIFICATION);
6648 int cr = exit_qualification & 15;
6649 int reg = (exit_qualification >> 8) & 15;
6650 unsigned long val = kvm_register_read(vcpu, reg);
6651
6652 switch ((exit_qualification >> 4) & 3) {
6653 case 0: /* mov to cr */
6654 switch (cr) {
6655 case 0:
6656 if (vmcs12->cr0_guest_host_mask &
6657 (val ^ vmcs12->cr0_read_shadow))
6658 return 1;
6659 break;
6660 case 3:
6661 if ((vmcs12->cr3_target_count >= 1 &&
6662 vmcs12->cr3_target_value0 == val) ||
6663 (vmcs12->cr3_target_count >= 2 &&
6664 vmcs12->cr3_target_value1 == val) ||
6665 (vmcs12->cr3_target_count >= 3 &&
6666 vmcs12->cr3_target_value2 == val) ||
6667 (vmcs12->cr3_target_count >= 4 &&
6668 vmcs12->cr3_target_value3 == val))
6669 return 0;
6670 if (nested_cpu_has(vmcs12, CPU_BASED_CR3_LOAD_EXITING))
6671 return 1;
6672 break;
6673 case 4:
6674 if (vmcs12->cr4_guest_host_mask &
6675 (vmcs12->cr4_read_shadow ^ val))
6676 return 1;
6677 break;
6678 case 8:
6679 if (nested_cpu_has(vmcs12, CPU_BASED_CR8_LOAD_EXITING))
6680 return 1;
6681 break;
6682 }
6683 break;
6684 case 2: /* clts */
6685 if ((vmcs12->cr0_guest_host_mask & X86_CR0_TS) &&
6686 (vmcs12->cr0_read_shadow & X86_CR0_TS))
6687 return 1;
6688 break;
6689 case 1: /* mov from cr */
6690 switch (cr) {
6691 case 3:
6692 if (vmcs12->cpu_based_vm_exec_control &
6693 CPU_BASED_CR3_STORE_EXITING)
6694 return 1;
6695 break;
6696 case 8:
6697 if (vmcs12->cpu_based_vm_exec_control &
6698 CPU_BASED_CR8_STORE_EXITING)
6699 return 1;
6700 break;
6701 }
6702 break;
6703 case 3: /* lmsw */
6704 /*
6705 * lmsw can change bits 1..3 of cr0, and only set bit 0 of
6706 * cr0. Other attempted changes are ignored, with no exit.
6707 */
6708 if (vmcs12->cr0_guest_host_mask & 0xe &
6709 (val ^ vmcs12->cr0_read_shadow))
6710 return 1;
6711 if ((vmcs12->cr0_guest_host_mask & 0x1) &&
6712 !(vmcs12->cr0_read_shadow & 0x1) &&
6713 (val & 0x1))
6714 return 1;
6715 break;
6716 }
6717 return 0;
6718}
6719
6720/*
6721 * Return 1 if we should exit from L2 to L1 to handle an exit, or 0 if we
6722 * should handle it ourselves in L0 (and then continue L2). Only call this
6723 * when in is_guest_mode (L2).
6724 */
6725static bool nested_vmx_exit_handled(struct kvm_vcpu *vcpu)
6726{
Nadav Har'El644d7112011-05-25 23:12:35 +03006727 u32 intr_info = vmcs_read32(VM_EXIT_INTR_INFO);
6728 struct vcpu_vmx *vmx = to_vmx(vcpu);
6729 struct vmcs12 *vmcs12 = get_vmcs12(vcpu);
Jan Kiszka957c8972013-02-24 14:11:34 +01006730 u32 exit_reason = vmx->exit_reason;
Nadav Har'El644d7112011-05-25 23:12:35 +03006731
Jan Kiszka542060e2014-01-04 18:47:21 +01006732 trace_kvm_nested_vmexit(kvm_rip_read(vcpu), exit_reason,
6733 vmcs_readl(EXIT_QUALIFICATION),
6734 vmx->idt_vectoring_info,
6735 intr_info,
6736 vmcs_read32(VM_EXIT_INTR_ERROR_CODE),
6737 KVM_ISA_VMX);
6738
Nadav Har'El644d7112011-05-25 23:12:35 +03006739 if (vmx->nested.nested_run_pending)
6740 return 0;
6741
6742 if (unlikely(vmx->fail)) {
Jan Kiszkabd801582011-09-12 11:26:22 +02006743 pr_info_ratelimited("%s failed vm entry %x\n", __func__,
6744 vmcs_read32(VM_INSTRUCTION_ERROR));
Nadav Har'El644d7112011-05-25 23:12:35 +03006745 return 1;
6746 }
6747
6748 switch (exit_reason) {
6749 case EXIT_REASON_EXCEPTION_NMI:
6750 if (!is_exception(intr_info))
6751 return 0;
6752 else if (is_page_fault(intr_info))
6753 return enable_ept;
Anthoine Bourgeoise504c902013-11-13 11:45:37 +01006754 else if (is_no_device(intr_info) &&
Paolo Bonziniccf98442014-02-27 22:54:11 +01006755 !(vmcs12->guest_cr0 & X86_CR0_TS))
Anthoine Bourgeoise504c902013-11-13 11:45:37 +01006756 return 0;
Nadav Har'El644d7112011-05-25 23:12:35 +03006757 return vmcs12->exception_bitmap &
6758 (1u << (intr_info & INTR_INFO_VECTOR_MASK));
6759 case EXIT_REASON_EXTERNAL_INTERRUPT:
6760 return 0;
6761 case EXIT_REASON_TRIPLE_FAULT:
6762 return 1;
6763 case EXIT_REASON_PENDING_INTERRUPT:
Jan Kiszka3b656cf2013-04-14 12:12:45 +02006764 return nested_cpu_has(vmcs12, CPU_BASED_VIRTUAL_INTR_PENDING);
Nadav Har'El644d7112011-05-25 23:12:35 +03006765 case EXIT_REASON_NMI_WINDOW:
Jan Kiszka3b656cf2013-04-14 12:12:45 +02006766 return nested_cpu_has(vmcs12, CPU_BASED_VIRTUAL_NMI_PENDING);
Nadav Har'El644d7112011-05-25 23:12:35 +03006767 case EXIT_REASON_TASK_SWITCH:
6768 return 1;
6769 case EXIT_REASON_CPUID:
6770 return 1;
6771 case EXIT_REASON_HLT:
6772 return nested_cpu_has(vmcs12, CPU_BASED_HLT_EXITING);
6773 case EXIT_REASON_INVD:
6774 return 1;
6775 case EXIT_REASON_INVLPG:
6776 return nested_cpu_has(vmcs12, CPU_BASED_INVLPG_EXITING);
6777 case EXIT_REASON_RDPMC:
6778 return nested_cpu_has(vmcs12, CPU_BASED_RDPMC_EXITING);
6779 case EXIT_REASON_RDTSC:
6780 return nested_cpu_has(vmcs12, CPU_BASED_RDTSC_EXITING);
6781 case EXIT_REASON_VMCALL: case EXIT_REASON_VMCLEAR:
6782 case EXIT_REASON_VMLAUNCH: case EXIT_REASON_VMPTRLD:
6783 case EXIT_REASON_VMPTRST: case EXIT_REASON_VMREAD:
6784 case EXIT_REASON_VMRESUME: case EXIT_REASON_VMWRITE:
6785 case EXIT_REASON_VMOFF: case EXIT_REASON_VMON:
Nadav Har'Elbfd0a562013-08-05 11:07:17 +03006786 case EXIT_REASON_INVEPT:
Nadav Har'El644d7112011-05-25 23:12:35 +03006787 /*
6788 * VMX instructions trap unconditionally. This allows L1 to
6789 * emulate them for its L2 guest, i.e., allows 3-level nesting!
6790 */
6791 return 1;
6792 case EXIT_REASON_CR_ACCESS:
6793 return nested_vmx_exit_handled_cr(vcpu, vmcs12);
6794 case EXIT_REASON_DR_ACCESS:
6795 return nested_cpu_has(vmcs12, CPU_BASED_MOV_DR_EXITING);
6796 case EXIT_REASON_IO_INSTRUCTION:
Jan Kiszka908a7bd2013-02-18 11:21:16 +01006797 return nested_vmx_exit_handled_io(vcpu, vmcs12);
Nadav Har'El644d7112011-05-25 23:12:35 +03006798 case EXIT_REASON_MSR_READ:
6799 case EXIT_REASON_MSR_WRITE:
6800 return nested_vmx_exit_handled_msr(vcpu, vmcs12, exit_reason);
6801 case EXIT_REASON_INVALID_STATE:
6802 return 1;
6803 case EXIT_REASON_MWAIT_INSTRUCTION:
6804 return nested_cpu_has(vmcs12, CPU_BASED_MWAIT_EXITING);
6805 case EXIT_REASON_MONITOR_INSTRUCTION:
6806 return nested_cpu_has(vmcs12, CPU_BASED_MONITOR_EXITING);
6807 case EXIT_REASON_PAUSE_INSTRUCTION:
6808 return nested_cpu_has(vmcs12, CPU_BASED_PAUSE_EXITING) ||
6809 nested_cpu_has2(vmcs12,
6810 SECONDARY_EXEC_PAUSE_LOOP_EXITING);
6811 case EXIT_REASON_MCE_DURING_VMENTRY:
6812 return 0;
6813 case EXIT_REASON_TPR_BELOW_THRESHOLD:
6814 return 1;
6815 case EXIT_REASON_APIC_ACCESS:
6816 return nested_cpu_has2(vmcs12,
6817 SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES);
6818 case EXIT_REASON_EPT_VIOLATION:
Nadav Har'El2b1be672013-08-05 11:07:19 +03006819 /*
6820 * L0 always deals with the EPT violation. If nested EPT is
6821 * used, and the nested mmu code discovers that the address is
6822 * missing in the guest EPT table (EPT12), the EPT violation
6823 * will be injected with nested_ept_inject_page_fault()
6824 */
6825 return 0;
Nadav Har'El644d7112011-05-25 23:12:35 +03006826 case EXIT_REASON_EPT_MISCONFIG:
Nadav Har'El2b1be672013-08-05 11:07:19 +03006827 /*
6828 * L2 never uses directly L1's EPT, but rather L0's own EPT
6829 * table (shadow on EPT) or a merged EPT table that L0 built
6830 * (EPT on EPT). So any problems with the structure of the
6831 * table is L0's fault.
6832 */
Nadav Har'El644d7112011-05-25 23:12:35 +03006833 return 0;
6834 case EXIT_REASON_WBINVD:
6835 return nested_cpu_has2(vmcs12, SECONDARY_EXEC_WBINVD_EXITING);
6836 case EXIT_REASON_XSETBV:
6837 return 1;
6838 default:
6839 return 1;
6840 }
6841}
6842
Avi Kivity586f9602010-11-18 13:09:54 +02006843static void vmx_get_exit_info(struct kvm_vcpu *vcpu, u64 *info1, u64 *info2)
6844{
6845 *info1 = vmcs_readl(EXIT_QUALIFICATION);
6846 *info2 = vmcs_read32(VM_EXIT_INTR_INFO);
6847}
6848
Avi Kivity6aa8b732006-12-10 02:21:36 -08006849/*
6850 * The guest has exited. See if we can fix it or if we need userspace
6851 * assistance.
6852 */
Avi Kivity851ba692009-08-24 11:10:17 +03006853static int vmx_handle_exit(struct kvm_vcpu *vcpu)
Avi Kivity6aa8b732006-12-10 02:21:36 -08006854{
Avi Kivity29bd8a72007-09-10 17:27:03 +03006855 struct vcpu_vmx *vmx = to_vmx(vcpu);
Andi Kleena0861c02009-06-08 17:37:09 +08006856 u32 exit_reason = vmx->exit_reason;
Avi Kivity1155f762007-11-22 11:30:47 +02006857 u32 vectoring_info = vmx->idt_vectoring_info;
Avi Kivity29bd8a72007-09-10 17:27:03 +03006858
Mohammed Gamal80ced182009-09-01 12:48:18 +02006859 /* If guest state is invalid, start emulating */
Gleb Natapov14168782013-01-21 15:36:49 +02006860 if (vmx->emulation_required)
Mohammed Gamal80ced182009-09-01 12:48:18 +02006861 return handle_invalid_guest_state(vcpu);
Guillaume Thouvenin1d5a4d92008-10-29 09:39:42 +01006862
Nadav Har'El644d7112011-05-25 23:12:35 +03006863 if (is_guest_mode(vcpu) && nested_vmx_exit_handled(vcpu)) {
Jan Kiszka533558b2014-01-04 18:47:20 +01006864 nested_vmx_vmexit(vcpu, exit_reason,
6865 vmcs_read32(VM_EXIT_INTR_INFO),
6866 vmcs_readl(EXIT_QUALIFICATION));
Nadav Har'El644d7112011-05-25 23:12:35 +03006867 return 1;
6868 }
6869
Mohammed Gamal51207022010-05-31 22:40:54 +03006870 if (exit_reason & VMX_EXIT_REASONS_FAILED_VMENTRY) {
6871 vcpu->run->exit_reason = KVM_EXIT_FAIL_ENTRY;
6872 vcpu->run->fail_entry.hardware_entry_failure_reason
6873 = exit_reason;
6874 return 0;
6875 }
6876
Avi Kivity29bd8a72007-09-10 17:27:03 +03006877 if (unlikely(vmx->fail)) {
Avi Kivity851ba692009-08-24 11:10:17 +03006878 vcpu->run->exit_reason = KVM_EXIT_FAIL_ENTRY;
6879 vcpu->run->fail_entry.hardware_entry_failure_reason
Avi Kivity29bd8a72007-09-10 17:27:03 +03006880 = vmcs_read32(VM_INSTRUCTION_ERROR);
6881 return 0;
6882 }
Avi Kivity6aa8b732006-12-10 02:21:36 -08006883
Xiao Guangrongb9bf6882012-10-17 13:46:52 +08006884 /*
6885 * Note:
6886 * Do not try to fix EXIT_REASON_EPT_MISCONFIG if it caused by
6887 * delivery event since it indicates guest is accessing MMIO.
6888 * The vm-exit can be triggered again after return to guest that
6889 * will cause infinite loop.
6890 */
Mike Dayd77c26f2007-10-08 09:02:08 -04006891 if ((vectoring_info & VECTORING_INFO_VALID_MASK) &&
Sheng Yang14394422008-04-28 12:24:45 +08006892 (exit_reason != EXIT_REASON_EXCEPTION_NMI &&
Jan Kiszka60637aa2008-09-26 09:30:47 +02006893 exit_reason != EXIT_REASON_EPT_VIOLATION &&
Xiao Guangrongb9bf6882012-10-17 13:46:52 +08006894 exit_reason != EXIT_REASON_TASK_SWITCH)) {
6895 vcpu->run->exit_reason = KVM_EXIT_INTERNAL_ERROR;
6896 vcpu->run->internal.suberror = KVM_INTERNAL_ERROR_DELIVERY_EV;
6897 vcpu->run->internal.ndata = 2;
6898 vcpu->run->internal.data[0] = vectoring_info;
6899 vcpu->run->internal.data[1] = exit_reason;
6900 return 0;
6901 }
Jan Kiszka3b86cd92008-09-26 09:30:57 +02006902
Nadav Har'El644d7112011-05-25 23:12:35 +03006903 if (unlikely(!cpu_has_virtual_nmis() && vmx->soft_vnmi_blocked &&
6904 !(is_guest_mode(vcpu) && nested_cpu_has_virtual_nmis(
Nadav Har'Elf5c43682013-08-05 11:07:20 +03006905 get_vmcs12(vcpu))))) {
Gleb Natapovc4282df2009-04-21 17:45:07 +03006906 if (vmx_interrupt_allowed(vcpu)) {
Jan Kiszka3b86cd92008-09-26 09:30:57 +02006907 vmx->soft_vnmi_blocked = 0;
Jan Kiszka3b86cd92008-09-26 09:30:57 +02006908 } else if (vmx->vnmi_blocked_time > 1000000000LL &&
Jan Kiszka45312202008-12-11 16:54:54 +01006909 vcpu->arch.nmi_pending) {
Jan Kiszka3b86cd92008-09-26 09:30:57 +02006910 /*
6911 * This CPU don't support us in finding the end of an
6912 * NMI-blocked window if the guest runs with IRQs
6913 * disabled. So we pull the trigger after 1 s of
6914 * futile waiting, but inform the user about this.
6915 */
6916 printk(KERN_WARNING "%s: Breaking out of NMI-blocked "
6917 "state on VCPU %d after 1 s timeout\n",
6918 __func__, vcpu->vcpu_id);
6919 vmx->soft_vnmi_blocked = 0;
Jan Kiszka3b86cd92008-09-26 09:30:57 +02006920 }
Jan Kiszka3b86cd92008-09-26 09:30:57 +02006921 }
6922
Avi Kivity6aa8b732006-12-10 02:21:36 -08006923 if (exit_reason < kvm_vmx_max_exit_handlers
6924 && kvm_vmx_exit_handlers[exit_reason])
Avi Kivity851ba692009-08-24 11:10:17 +03006925 return kvm_vmx_exit_handlers[exit_reason](vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08006926 else {
Avi Kivity851ba692009-08-24 11:10:17 +03006927 vcpu->run->exit_reason = KVM_EXIT_UNKNOWN;
6928 vcpu->run->hw.hardware_exit_reason = exit_reason;
Avi Kivity6aa8b732006-12-10 02:21:36 -08006929 }
6930 return 0;
6931}
6932
Gleb Natapov95ba8273132009-04-21 17:45:08 +03006933static void update_cr8_intercept(struct kvm_vcpu *vcpu, int tpr, int irr)
Yang, Sheng6e5d8652007-09-12 18:03:11 +08006934{
Gleb Natapov95ba8273132009-04-21 17:45:08 +03006935 if (irr == -1 || tpr < irr) {
Yang, Sheng6e5d8652007-09-12 18:03:11 +08006936 vmcs_write32(TPR_THRESHOLD, 0);
6937 return;
6938 }
6939
Gleb Natapov95ba8273132009-04-21 17:45:08 +03006940 vmcs_write32(TPR_THRESHOLD, irr);
Yang, Sheng6e5d8652007-09-12 18:03:11 +08006941}
6942
Yang Zhang8d146952013-01-25 10:18:50 +08006943static void vmx_set_virtual_x2apic_mode(struct kvm_vcpu *vcpu, bool set)
6944{
6945 u32 sec_exec_control;
6946
6947 /*
6948 * There is not point to enable virtualize x2apic without enable
6949 * apicv
6950 */
Yang Zhangc7c9c562013-01-25 10:18:51 +08006951 if (!cpu_has_vmx_virtualize_x2apic_mode() ||
6952 !vmx_vm_has_apicv(vcpu->kvm))
Yang Zhang8d146952013-01-25 10:18:50 +08006953 return;
6954
6955 if (!vm_need_tpr_shadow(vcpu->kvm))
6956 return;
6957
6958 sec_exec_control = vmcs_read32(SECONDARY_VM_EXEC_CONTROL);
6959
6960 if (set) {
6961 sec_exec_control &= ~SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES;
6962 sec_exec_control |= SECONDARY_EXEC_VIRTUALIZE_X2APIC_MODE;
6963 } else {
6964 sec_exec_control &= ~SECONDARY_EXEC_VIRTUALIZE_X2APIC_MODE;
6965 sec_exec_control |= SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES;
6966 }
6967 vmcs_write32(SECONDARY_VM_EXEC_CONTROL, sec_exec_control);
6968
6969 vmx_set_msr_bitmap(vcpu);
6970}
6971
Yang Zhangc7c9c562013-01-25 10:18:51 +08006972static void vmx_hwapic_isr_update(struct kvm *kvm, int isr)
6973{
6974 u16 status;
6975 u8 old;
6976
6977 if (!vmx_vm_has_apicv(kvm))
6978 return;
6979
6980 if (isr == -1)
6981 isr = 0;
6982
6983 status = vmcs_read16(GUEST_INTR_STATUS);
6984 old = status >> 8;
6985 if (isr != old) {
6986 status &= 0xff;
6987 status |= isr << 8;
6988 vmcs_write16(GUEST_INTR_STATUS, status);
6989 }
6990}
6991
6992static void vmx_set_rvi(int vector)
6993{
6994 u16 status;
6995 u8 old;
6996
6997 status = vmcs_read16(GUEST_INTR_STATUS);
6998 old = (u8)status & 0xff;
6999 if ((u8)vector != old) {
7000 status &= ~0xff;
7001 status |= (u8)vector;
7002 vmcs_write16(GUEST_INTR_STATUS, status);
7003 }
7004}
7005
7006static void vmx_hwapic_irr_update(struct kvm_vcpu *vcpu, int max_irr)
7007{
7008 if (max_irr == -1)
7009 return;
7010
7011 vmx_set_rvi(max_irr);
7012}
7013
7014static void vmx_load_eoi_exitmap(struct kvm_vcpu *vcpu, u64 *eoi_exit_bitmap)
7015{
Yang Zhang3d81bc72013-04-11 19:25:13 +08007016 if (!vmx_vm_has_apicv(vcpu->kvm))
7017 return;
7018
Yang Zhangc7c9c562013-01-25 10:18:51 +08007019 vmcs_write64(EOI_EXIT_BITMAP0, eoi_exit_bitmap[0]);
7020 vmcs_write64(EOI_EXIT_BITMAP1, eoi_exit_bitmap[1]);
7021 vmcs_write64(EOI_EXIT_BITMAP2, eoi_exit_bitmap[2]);
7022 vmcs_write64(EOI_EXIT_BITMAP3, eoi_exit_bitmap[3]);
7023}
7024
Avi Kivity51aa01d2010-07-20 14:31:20 +03007025static void vmx_complete_atomic_exit(struct vcpu_vmx *vmx)
Avi Kivitycf393f72008-07-01 16:20:21 +03007026{
Avi Kivity00eba012011-03-07 17:24:54 +02007027 u32 exit_intr_info;
7028
7029 if (!(vmx->exit_reason == EXIT_REASON_MCE_DURING_VMENTRY
7030 || vmx->exit_reason == EXIT_REASON_EXCEPTION_NMI))
7031 return;
7032
Avi Kivityc5ca8e52011-03-07 17:37:37 +02007033 vmx->exit_intr_info = vmcs_read32(VM_EXIT_INTR_INFO);
Avi Kivity00eba012011-03-07 17:24:54 +02007034 exit_intr_info = vmx->exit_intr_info;
Andi Kleena0861c02009-06-08 17:37:09 +08007035
7036 /* Handle machine checks before interrupts are enabled */
Avi Kivity00eba012011-03-07 17:24:54 +02007037 if (is_machine_check(exit_intr_info))
Andi Kleena0861c02009-06-08 17:37:09 +08007038 kvm_machine_check();
7039
Gleb Natapov20f65982009-05-11 13:35:55 +03007040 /* We need to handle NMIs before interrupts are enabled */
Avi Kivity00eba012011-03-07 17:24:54 +02007041 if ((exit_intr_info & INTR_INFO_INTR_TYPE_MASK) == INTR_TYPE_NMI_INTR &&
Zhang, Yanminff9d07a2010-04-19 13:32:45 +08007042 (exit_intr_info & INTR_INFO_VALID_MASK)) {
7043 kvm_before_handle_nmi(&vmx->vcpu);
Gleb Natapov20f65982009-05-11 13:35:55 +03007044 asm("int $2");
Zhang, Yanminff9d07a2010-04-19 13:32:45 +08007045 kvm_after_handle_nmi(&vmx->vcpu);
7046 }
Avi Kivity51aa01d2010-07-20 14:31:20 +03007047}
Gleb Natapov20f65982009-05-11 13:35:55 +03007048
Yang Zhanga547c6d2013-04-11 19:25:10 +08007049static void vmx_handle_external_intr(struct kvm_vcpu *vcpu)
7050{
7051 u32 exit_intr_info = vmcs_read32(VM_EXIT_INTR_INFO);
7052
7053 /*
7054 * If external interrupt exists, IF bit is set in rflags/eflags on the
7055 * interrupt stack frame, and interrupt will be enabled on a return
7056 * from interrupt handler.
7057 */
7058 if ((exit_intr_info & (INTR_INFO_VALID_MASK | INTR_INFO_INTR_TYPE_MASK))
7059 == (INTR_INFO_VALID_MASK | INTR_TYPE_EXT_INTR)) {
7060 unsigned int vector;
7061 unsigned long entry;
7062 gate_desc *desc;
7063 struct vcpu_vmx *vmx = to_vmx(vcpu);
7064#ifdef CONFIG_X86_64
7065 unsigned long tmp;
7066#endif
7067
7068 vector = exit_intr_info & INTR_INFO_VECTOR_MASK;
7069 desc = (gate_desc *)vmx->host_idt_base + vector;
7070 entry = gate_offset(*desc);
7071 asm volatile(
7072#ifdef CONFIG_X86_64
7073 "mov %%" _ASM_SP ", %[sp]\n\t"
7074 "and $0xfffffffffffffff0, %%" _ASM_SP "\n\t"
7075 "push $%c[ss]\n\t"
7076 "push %[sp]\n\t"
7077#endif
7078 "pushf\n\t"
7079 "orl $0x200, (%%" _ASM_SP ")\n\t"
7080 __ASM_SIZE(push) " $%c[cs]\n\t"
7081 "call *%[entry]\n\t"
7082 :
7083#ifdef CONFIG_X86_64
7084 [sp]"=&r"(tmp)
7085#endif
7086 :
7087 [entry]"r"(entry),
7088 [ss]"i"(__KERNEL_DS),
7089 [cs]"i"(__KERNEL_CS)
7090 );
7091 } else
7092 local_irq_enable();
7093}
7094
Liu, Jinsongda8999d2014-02-24 10:55:46 +00007095static bool vmx_mpx_supported(void)
7096{
7097 return (vmcs_config.vmexit_ctrl & VM_EXIT_CLEAR_BNDCFGS) &&
7098 (vmcs_config.vmentry_ctrl & VM_ENTRY_LOAD_BNDCFGS);
7099}
7100
Avi Kivity51aa01d2010-07-20 14:31:20 +03007101static void vmx_recover_nmi_blocking(struct vcpu_vmx *vmx)
7102{
Avi Kivityc5ca8e52011-03-07 17:37:37 +02007103 u32 exit_intr_info;
Avi Kivity51aa01d2010-07-20 14:31:20 +03007104 bool unblock_nmi;
7105 u8 vector;
7106 bool idtv_info_valid;
7107
7108 idtv_info_valid = vmx->idt_vectoring_info & VECTORING_INFO_VALID_MASK;
Gleb Natapov20f65982009-05-11 13:35:55 +03007109
Avi Kivitycf393f72008-07-01 16:20:21 +03007110 if (cpu_has_virtual_nmis()) {
Avi Kivity9d58b932011-03-07 16:52:07 +02007111 if (vmx->nmi_known_unmasked)
7112 return;
Avi Kivityc5ca8e52011-03-07 17:37:37 +02007113 /*
7114 * Can't use vmx->exit_intr_info since we're not sure what
7115 * the exit reason is.
7116 */
7117 exit_intr_info = vmcs_read32(VM_EXIT_INTR_INFO);
Avi Kivitycf393f72008-07-01 16:20:21 +03007118 unblock_nmi = (exit_intr_info & INTR_INFO_UNBLOCK_NMI) != 0;
7119 vector = exit_intr_info & INTR_INFO_VECTOR_MASK;
7120 /*
Gleb Natapov7b4a25c2009-03-30 16:03:08 +03007121 * SDM 3: 27.7.1.2 (September 2008)
Avi Kivitycf393f72008-07-01 16:20:21 +03007122 * Re-set bit "block by NMI" before VM entry if vmexit caused by
7123 * a guest IRET fault.
Gleb Natapov7b4a25c2009-03-30 16:03:08 +03007124 * SDM 3: 23.2.2 (September 2008)
7125 * Bit 12 is undefined in any of the following cases:
7126 * If the VM exit sets the valid bit in the IDT-vectoring
7127 * information field.
7128 * If the VM exit is due to a double fault.
Avi Kivitycf393f72008-07-01 16:20:21 +03007129 */
Gleb Natapov7b4a25c2009-03-30 16:03:08 +03007130 if ((exit_intr_info & INTR_INFO_VALID_MASK) && unblock_nmi &&
7131 vector != DF_VECTOR && !idtv_info_valid)
Avi Kivitycf393f72008-07-01 16:20:21 +03007132 vmcs_set_bits(GUEST_INTERRUPTIBILITY_INFO,
7133 GUEST_INTR_STATE_NMI);
Avi Kivity9d58b932011-03-07 16:52:07 +02007134 else
7135 vmx->nmi_known_unmasked =
7136 !(vmcs_read32(GUEST_INTERRUPTIBILITY_INFO)
7137 & GUEST_INTR_STATE_NMI);
Jan Kiszka3b86cd92008-09-26 09:30:57 +02007138 } else if (unlikely(vmx->soft_vnmi_blocked))
7139 vmx->vnmi_blocked_time +=
7140 ktime_to_ns(ktime_sub(ktime_get(), vmx->entry_time));
Avi Kivity51aa01d2010-07-20 14:31:20 +03007141}
7142
Jan Kiszka3ab66e82013-02-20 14:03:24 +01007143static void __vmx_complete_interrupts(struct kvm_vcpu *vcpu,
Avi Kivity83422e12010-07-20 14:43:23 +03007144 u32 idt_vectoring_info,
7145 int instr_len_field,
7146 int error_code_field)
Avi Kivity51aa01d2010-07-20 14:31:20 +03007147{
Avi Kivity51aa01d2010-07-20 14:31:20 +03007148 u8 vector;
7149 int type;
7150 bool idtv_info_valid;
7151
7152 idtv_info_valid = idt_vectoring_info & VECTORING_INFO_VALID_MASK;
Avi Kivity668f6122008-07-02 09:28:55 +03007153
Jan Kiszka3ab66e82013-02-20 14:03:24 +01007154 vcpu->arch.nmi_injected = false;
7155 kvm_clear_exception_queue(vcpu);
7156 kvm_clear_interrupt_queue(vcpu);
Gleb Natapov37b96e92009-03-30 16:03:13 +03007157
7158 if (!idtv_info_valid)
7159 return;
7160
Jan Kiszka3ab66e82013-02-20 14:03:24 +01007161 kvm_make_request(KVM_REQ_EVENT, vcpu);
Avi Kivity3842d132010-07-27 12:30:24 +03007162
Avi Kivity668f6122008-07-02 09:28:55 +03007163 vector = idt_vectoring_info & VECTORING_INFO_VECTOR_MASK;
7164 type = idt_vectoring_info & VECTORING_INFO_TYPE_MASK;
Gleb Natapov37b96e92009-03-30 16:03:13 +03007165
Gleb Natapov64a7ec02009-03-30 16:03:29 +03007166 switch (type) {
Gleb Natapov37b96e92009-03-30 16:03:13 +03007167 case INTR_TYPE_NMI_INTR:
Jan Kiszka3ab66e82013-02-20 14:03:24 +01007168 vcpu->arch.nmi_injected = true;
Avi Kivity668f6122008-07-02 09:28:55 +03007169 /*
Gleb Natapov7b4a25c2009-03-30 16:03:08 +03007170 * SDM 3: 27.7.1.2 (September 2008)
Gleb Natapov37b96e92009-03-30 16:03:13 +03007171 * Clear bit "block by NMI" before VM entry if a NMI
7172 * delivery faulted.
Avi Kivity668f6122008-07-02 09:28:55 +03007173 */
Jan Kiszka3ab66e82013-02-20 14:03:24 +01007174 vmx_set_nmi_mask(vcpu, false);
Gleb Natapov37b96e92009-03-30 16:03:13 +03007175 break;
Gleb Natapov37b96e92009-03-30 16:03:13 +03007176 case INTR_TYPE_SOFT_EXCEPTION:
Jan Kiszka3ab66e82013-02-20 14:03:24 +01007177 vcpu->arch.event_exit_inst_len = vmcs_read32(instr_len_field);
Gleb Natapov66fd3f72009-05-11 13:35:50 +03007178 /* fall through */
7179 case INTR_TYPE_HARD_EXCEPTION:
Avi Kivity35920a32008-07-03 14:50:12 +03007180 if (idt_vectoring_info & VECTORING_INFO_DELIVER_CODE_MASK) {
Avi Kivity83422e12010-07-20 14:43:23 +03007181 u32 err = vmcs_read32(error_code_field);
Gleb Natapov851eb6672013-09-25 12:51:34 +03007182 kvm_requeue_exception_e(vcpu, vector, err);
Avi Kivity35920a32008-07-03 14:50:12 +03007183 } else
Gleb Natapov851eb6672013-09-25 12:51:34 +03007184 kvm_requeue_exception(vcpu, vector);
Gleb Natapov37b96e92009-03-30 16:03:13 +03007185 break;
Gleb Natapov66fd3f72009-05-11 13:35:50 +03007186 case INTR_TYPE_SOFT_INTR:
Jan Kiszka3ab66e82013-02-20 14:03:24 +01007187 vcpu->arch.event_exit_inst_len = vmcs_read32(instr_len_field);
Gleb Natapov66fd3f72009-05-11 13:35:50 +03007188 /* fall through */
Gleb Natapov37b96e92009-03-30 16:03:13 +03007189 case INTR_TYPE_EXT_INTR:
Jan Kiszka3ab66e82013-02-20 14:03:24 +01007190 kvm_queue_interrupt(vcpu, vector, type == INTR_TYPE_SOFT_INTR);
Gleb Natapov37b96e92009-03-30 16:03:13 +03007191 break;
7192 default:
7193 break;
Avi Kivityf7d92382008-07-03 16:14:28 +03007194 }
Avi Kivitycf393f72008-07-01 16:20:21 +03007195}
7196
Avi Kivity83422e12010-07-20 14:43:23 +03007197static void vmx_complete_interrupts(struct vcpu_vmx *vmx)
7198{
Jan Kiszka3ab66e82013-02-20 14:03:24 +01007199 __vmx_complete_interrupts(&vmx->vcpu, vmx->idt_vectoring_info,
Avi Kivity83422e12010-07-20 14:43:23 +03007200 VM_EXIT_INSTRUCTION_LEN,
7201 IDT_VECTORING_ERROR_CODE);
7202}
7203
Avi Kivityb463a6f2010-07-20 15:06:17 +03007204static void vmx_cancel_injection(struct kvm_vcpu *vcpu)
7205{
Jan Kiszka3ab66e82013-02-20 14:03:24 +01007206 __vmx_complete_interrupts(vcpu,
Avi Kivityb463a6f2010-07-20 15:06:17 +03007207 vmcs_read32(VM_ENTRY_INTR_INFO_FIELD),
7208 VM_ENTRY_INSTRUCTION_LEN,
7209 VM_ENTRY_EXCEPTION_ERROR_CODE);
7210
7211 vmcs_write32(VM_ENTRY_INTR_INFO_FIELD, 0);
7212}
7213
Gleb Natapovd7cd9792011-10-05 14:01:23 +02007214static void atomic_switch_perf_msrs(struct vcpu_vmx *vmx)
7215{
7216 int i, nr_msrs;
7217 struct perf_guest_switch_msr *msrs;
7218
7219 msrs = perf_guest_get_msrs(&nr_msrs);
7220
7221 if (!msrs)
7222 return;
7223
7224 for (i = 0; i < nr_msrs; i++)
7225 if (msrs[i].host == msrs[i].guest)
7226 clear_atomic_switch_msr(vmx, msrs[i].msr);
7227 else
7228 add_atomic_switch_msr(vmx, msrs[i].msr, msrs[i].guest,
7229 msrs[i].host);
7230}
7231
Lai Jiangshana3b5ba42011-02-11 14:29:40 +08007232static void __noclone vmx_vcpu_run(struct kvm_vcpu *vcpu)
Avi Kivity6aa8b732006-12-10 02:21:36 -08007233{
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -04007234 struct vcpu_vmx *vmx = to_vmx(vcpu);
Gleb Natapov2a7921b2012-08-12 16:12:29 +03007235 unsigned long debugctlmsr;
Avi Kivity104f2262010-11-18 13:12:52 +02007236
7237 /* Record the guest's net vcpu time for enforced NMI injections. */
7238 if (unlikely(!cpu_has_virtual_nmis() && vmx->soft_vnmi_blocked))
7239 vmx->entry_time = ktime_get();
7240
7241 /* Don't enter VMX if guest state is invalid, let the exit handler
7242 start emulation until we arrive back to a valid state */
Gleb Natapov14168782013-01-21 15:36:49 +02007243 if (vmx->emulation_required)
Avi Kivity104f2262010-11-18 13:12:52 +02007244 return;
7245
Abel Gordon012f83c2013-04-18 14:39:25 +03007246 if (vmx->nested.sync_shadow_vmcs) {
7247 copy_vmcs12_to_shadow(vmx);
7248 vmx->nested.sync_shadow_vmcs = false;
7249 }
7250
Avi Kivity104f2262010-11-18 13:12:52 +02007251 if (test_bit(VCPU_REGS_RSP, (unsigned long *)&vcpu->arch.regs_dirty))
7252 vmcs_writel(GUEST_RSP, vcpu->arch.regs[VCPU_REGS_RSP]);
7253 if (test_bit(VCPU_REGS_RIP, (unsigned long *)&vcpu->arch.regs_dirty))
7254 vmcs_writel(GUEST_RIP, vcpu->arch.regs[VCPU_REGS_RIP]);
7255
7256 /* When single-stepping over STI and MOV SS, we must clear the
7257 * corresponding interruptibility bits in the guest state. Otherwise
7258 * vmentry fails as it then expects bit 14 (BS) in pending debug
7259 * exceptions being set, but that's not correct for the guest debugging
7260 * case. */
7261 if (vcpu->guest_debug & KVM_GUESTDBG_SINGLESTEP)
7262 vmx_set_interrupt_shadow(vcpu, 0);
7263
Gleb Natapovd7cd9792011-10-05 14:01:23 +02007264 atomic_switch_perf_msrs(vmx);
Gleb Natapov2a7921b2012-08-12 16:12:29 +03007265 debugctlmsr = get_debugctlmsr();
Gleb Natapovd7cd9792011-10-05 14:01:23 +02007266
Nadav Har'Eld462b812011-05-24 15:26:10 +03007267 vmx->__launched = vmx->loaded_vmcs->launched;
Avi Kivity104f2262010-11-18 13:12:52 +02007268 asm(
Avi Kivity6aa8b732006-12-10 02:21:36 -08007269 /* Store host registers */
Avi Kivityb188c81f2012-09-16 15:10:58 +03007270 "push %%" _ASM_DX "; push %%" _ASM_BP ";"
7271 "push %%" _ASM_CX " \n\t" /* placeholder for guest rcx */
7272 "push %%" _ASM_CX " \n\t"
7273 "cmp %%" _ASM_SP ", %c[host_rsp](%0) \n\t"
Avi Kivity313dbd42008-07-17 18:04:30 +03007274 "je 1f \n\t"
Avi Kivityb188c81f2012-09-16 15:10:58 +03007275 "mov %%" _ASM_SP ", %c[host_rsp](%0) \n\t"
Avi Kivity4ecac3f2008-05-13 13:23:38 +03007276 __ex(ASM_VMX_VMWRITE_RSP_RDX) "\n\t"
Avi Kivity313dbd42008-07-17 18:04:30 +03007277 "1: \n\t"
Avi Kivityd3edefc2009-06-16 12:33:56 +03007278 /* Reload cr2 if changed */
Avi Kivityb188c81f2012-09-16 15:10:58 +03007279 "mov %c[cr2](%0), %%" _ASM_AX " \n\t"
7280 "mov %%cr2, %%" _ASM_DX " \n\t"
7281 "cmp %%" _ASM_AX ", %%" _ASM_DX " \n\t"
Avi Kivityd3edefc2009-06-16 12:33:56 +03007282 "je 2f \n\t"
Avi Kivityb188c81f2012-09-16 15:10:58 +03007283 "mov %%" _ASM_AX", %%cr2 \n\t"
Avi Kivityd3edefc2009-06-16 12:33:56 +03007284 "2: \n\t"
Avi Kivity6aa8b732006-12-10 02:21:36 -08007285 /* Check if vmlaunch of vmresume is needed */
Avi Kivitye08aa782007-11-15 18:06:18 +02007286 "cmpl $0, %c[launched](%0) \n\t"
Avi Kivity6aa8b732006-12-10 02:21:36 -08007287 /* Load guest registers. Don't clobber flags. */
Avi Kivityb188c81f2012-09-16 15:10:58 +03007288 "mov %c[rax](%0), %%" _ASM_AX " \n\t"
7289 "mov %c[rbx](%0), %%" _ASM_BX " \n\t"
7290 "mov %c[rdx](%0), %%" _ASM_DX " \n\t"
7291 "mov %c[rsi](%0), %%" _ASM_SI " \n\t"
7292 "mov %c[rdi](%0), %%" _ASM_DI " \n\t"
7293 "mov %c[rbp](%0), %%" _ASM_BP " \n\t"
Avi Kivity05b3e0c2006-12-13 00:33:45 -08007294#ifdef CONFIG_X86_64
Avi Kivitye08aa782007-11-15 18:06:18 +02007295 "mov %c[r8](%0), %%r8 \n\t"
7296 "mov %c[r9](%0), %%r9 \n\t"
7297 "mov %c[r10](%0), %%r10 \n\t"
7298 "mov %c[r11](%0), %%r11 \n\t"
7299 "mov %c[r12](%0), %%r12 \n\t"
7300 "mov %c[r13](%0), %%r13 \n\t"
7301 "mov %c[r14](%0), %%r14 \n\t"
7302 "mov %c[r15](%0), %%r15 \n\t"
Avi Kivity6aa8b732006-12-10 02:21:36 -08007303#endif
Avi Kivityb188c81f2012-09-16 15:10:58 +03007304 "mov %c[rcx](%0), %%" _ASM_CX " \n\t" /* kills %0 (ecx) */
Avi Kivityc8019492008-07-14 14:44:59 +03007305
Avi Kivity6aa8b732006-12-10 02:21:36 -08007306 /* Enter guest mode */
Avi Kivity83287ea422012-09-16 15:10:57 +03007307 "jne 1f \n\t"
Avi Kivity4ecac3f2008-05-13 13:23:38 +03007308 __ex(ASM_VMX_VMLAUNCH) "\n\t"
Avi Kivity83287ea422012-09-16 15:10:57 +03007309 "jmp 2f \n\t"
7310 "1: " __ex(ASM_VMX_VMRESUME) "\n\t"
7311 "2: "
Avi Kivity6aa8b732006-12-10 02:21:36 -08007312 /* Save guest registers, load host registers, keep flags */
Avi Kivityb188c81f2012-09-16 15:10:58 +03007313 "mov %0, %c[wordsize](%%" _ASM_SP ") \n\t"
Avi Kivity40712fa2011-01-06 18:09:12 +02007314 "pop %0 \n\t"
Avi Kivityb188c81f2012-09-16 15:10:58 +03007315 "mov %%" _ASM_AX ", %c[rax](%0) \n\t"
7316 "mov %%" _ASM_BX ", %c[rbx](%0) \n\t"
7317 __ASM_SIZE(pop) " %c[rcx](%0) \n\t"
7318 "mov %%" _ASM_DX ", %c[rdx](%0) \n\t"
7319 "mov %%" _ASM_SI ", %c[rsi](%0) \n\t"
7320 "mov %%" _ASM_DI ", %c[rdi](%0) \n\t"
7321 "mov %%" _ASM_BP ", %c[rbp](%0) \n\t"
Avi Kivity05b3e0c2006-12-13 00:33:45 -08007322#ifdef CONFIG_X86_64
Avi Kivitye08aa782007-11-15 18:06:18 +02007323 "mov %%r8, %c[r8](%0) \n\t"
7324 "mov %%r9, %c[r9](%0) \n\t"
7325 "mov %%r10, %c[r10](%0) \n\t"
7326 "mov %%r11, %c[r11](%0) \n\t"
7327 "mov %%r12, %c[r12](%0) \n\t"
7328 "mov %%r13, %c[r13](%0) \n\t"
7329 "mov %%r14, %c[r14](%0) \n\t"
7330 "mov %%r15, %c[r15](%0) \n\t"
Avi Kivity6aa8b732006-12-10 02:21:36 -08007331#endif
Avi Kivityb188c81f2012-09-16 15:10:58 +03007332 "mov %%cr2, %%" _ASM_AX " \n\t"
7333 "mov %%" _ASM_AX ", %c[cr2](%0) \n\t"
Avi Kivityc8019492008-07-14 14:44:59 +03007334
Avi Kivityb188c81f2012-09-16 15:10:58 +03007335 "pop %%" _ASM_BP "; pop %%" _ASM_DX " \n\t"
Avi Kivitye08aa782007-11-15 18:06:18 +02007336 "setbe %c[fail](%0) \n\t"
Avi Kivity83287ea422012-09-16 15:10:57 +03007337 ".pushsection .rodata \n\t"
7338 ".global vmx_return \n\t"
7339 "vmx_return: " _ASM_PTR " 2b \n\t"
7340 ".popsection"
Avi Kivitye08aa782007-11-15 18:06:18 +02007341 : : "c"(vmx), "d"((unsigned long)HOST_RSP),
Nadav Har'Eld462b812011-05-24 15:26:10 +03007342 [launched]"i"(offsetof(struct vcpu_vmx, __launched)),
Avi Kivitye08aa782007-11-15 18:06:18 +02007343 [fail]"i"(offsetof(struct vcpu_vmx, fail)),
Avi Kivity313dbd42008-07-17 18:04:30 +03007344 [host_rsp]"i"(offsetof(struct vcpu_vmx, host_rsp)),
Zhang Xiantaoad312c72007-12-13 23:50:52 +08007345 [rax]"i"(offsetof(struct vcpu_vmx, vcpu.arch.regs[VCPU_REGS_RAX])),
7346 [rbx]"i"(offsetof(struct vcpu_vmx, vcpu.arch.regs[VCPU_REGS_RBX])),
7347 [rcx]"i"(offsetof(struct vcpu_vmx, vcpu.arch.regs[VCPU_REGS_RCX])),
7348 [rdx]"i"(offsetof(struct vcpu_vmx, vcpu.arch.regs[VCPU_REGS_RDX])),
7349 [rsi]"i"(offsetof(struct vcpu_vmx, vcpu.arch.regs[VCPU_REGS_RSI])),
7350 [rdi]"i"(offsetof(struct vcpu_vmx, vcpu.arch.regs[VCPU_REGS_RDI])),
7351 [rbp]"i"(offsetof(struct vcpu_vmx, vcpu.arch.regs[VCPU_REGS_RBP])),
Avi Kivity05b3e0c2006-12-13 00:33:45 -08007352#ifdef CONFIG_X86_64
Zhang Xiantaoad312c72007-12-13 23:50:52 +08007353 [r8]"i"(offsetof(struct vcpu_vmx, vcpu.arch.regs[VCPU_REGS_R8])),
7354 [r9]"i"(offsetof(struct vcpu_vmx, vcpu.arch.regs[VCPU_REGS_R9])),
7355 [r10]"i"(offsetof(struct vcpu_vmx, vcpu.arch.regs[VCPU_REGS_R10])),
7356 [r11]"i"(offsetof(struct vcpu_vmx, vcpu.arch.regs[VCPU_REGS_R11])),
7357 [r12]"i"(offsetof(struct vcpu_vmx, vcpu.arch.regs[VCPU_REGS_R12])),
7358 [r13]"i"(offsetof(struct vcpu_vmx, vcpu.arch.regs[VCPU_REGS_R13])),
7359 [r14]"i"(offsetof(struct vcpu_vmx, vcpu.arch.regs[VCPU_REGS_R14])),
7360 [r15]"i"(offsetof(struct vcpu_vmx, vcpu.arch.regs[VCPU_REGS_R15])),
Avi Kivity6aa8b732006-12-10 02:21:36 -08007361#endif
Avi Kivity40712fa2011-01-06 18:09:12 +02007362 [cr2]"i"(offsetof(struct vcpu_vmx, vcpu.arch.cr2)),
7363 [wordsize]"i"(sizeof(ulong))
Laurent Vivierc2036302007-10-25 14:18:52 +02007364 : "cc", "memory"
7365#ifdef CONFIG_X86_64
Avi Kivityb188c81f2012-09-16 15:10:58 +03007366 , "rax", "rbx", "rdi", "rsi"
Laurent Vivierc2036302007-10-25 14:18:52 +02007367 , "r8", "r9", "r10", "r11", "r12", "r13", "r14", "r15"
Avi Kivityb188c81f2012-09-16 15:10:58 +03007368#else
7369 , "eax", "ebx", "edi", "esi"
Laurent Vivierc2036302007-10-25 14:18:52 +02007370#endif
7371 );
Avi Kivity6aa8b732006-12-10 02:21:36 -08007372
Gleb Natapov2a7921b2012-08-12 16:12:29 +03007373 /* MSR_IA32_DEBUGCTLMSR is zeroed on vmexit. Restore it if needed */
7374 if (debugctlmsr)
7375 update_debugctlmsr(debugctlmsr);
7376
Avi Kivityaa67f602012-08-01 16:48:03 +03007377#ifndef CONFIG_X86_64
7378 /*
7379 * The sysexit path does not restore ds/es, so we must set them to
7380 * a reasonable value ourselves.
7381 *
7382 * We can't defer this to vmx_load_host_state() since that function
7383 * may be executed in interrupt context, which saves and restore segments
7384 * around it, nullifying its effect.
7385 */
7386 loadsegment(ds, __USER_DS);
7387 loadsegment(es, __USER_DS);
7388#endif
7389
Avi Kivity6de4f3a2009-05-31 22:58:47 +03007390 vcpu->arch.regs_avail = ~((1 << VCPU_REGS_RIP) | (1 << VCPU_REGS_RSP)
Avi Kivity6de12732011-03-07 12:51:22 +02007391 | (1 << VCPU_EXREG_RFLAGS)
Avi Kivity69c73022011-03-07 15:26:44 +02007392 | (1 << VCPU_EXREG_CPL)
Avi Kivityaff48ba2010-12-05 18:56:11 +02007393 | (1 << VCPU_EXREG_PDPTR)
Avi Kivity2fb92db2011-04-27 19:42:18 +03007394 | (1 << VCPU_EXREG_SEGMENTS)
Avi Kivityaff48ba2010-12-05 18:56:11 +02007395 | (1 << VCPU_EXREG_CR3));
Marcelo Tosatti5fdbf972008-06-27 14:58:02 -03007396 vcpu->arch.regs_dirty = 0;
7397
Avi Kivity1155f762007-11-22 11:30:47 +02007398 vmx->idt_vectoring_info = vmcs_read32(IDT_VECTORING_INFO_FIELD);
7399
Nadav Har'Eld462b812011-05-24 15:26:10 +03007400 vmx->loaded_vmcs->launched = 1;
Avi Kivity1b6269d2007-10-09 12:12:19 +02007401
Avi Kivity51aa01d2010-07-20 14:31:20 +03007402 vmx->exit_reason = vmcs_read32(VM_EXIT_REASON);
Jan Kiszka1e2b1dd2011-09-12 10:52:24 +02007403 trace_kvm_exit(vmx->exit_reason, vcpu, KVM_ISA_VMX);
Avi Kivity51aa01d2010-07-20 14:31:20 +03007404
Gleb Natapove0b890d2013-09-25 12:51:33 +03007405 /*
7406 * the KVM_REQ_EVENT optimization bit is only on for one entry, and if
7407 * we did not inject a still-pending event to L1 now because of
7408 * nested_run_pending, we need to re-enable this bit.
7409 */
7410 if (vmx->nested.nested_run_pending)
7411 kvm_make_request(KVM_REQ_EVENT, vcpu);
7412
7413 vmx->nested.nested_run_pending = 0;
7414
Avi Kivity51aa01d2010-07-20 14:31:20 +03007415 vmx_complete_atomic_exit(vmx);
7416 vmx_recover_nmi_blocking(vmx);
Avi Kivitycf393f72008-07-01 16:20:21 +03007417 vmx_complete_interrupts(vmx);
Avi Kivity6aa8b732006-12-10 02:21:36 -08007418}
7419
Avi Kivity6aa8b732006-12-10 02:21:36 -08007420static void vmx_free_vcpu(struct kvm_vcpu *vcpu)
7421{
Rusty Russellfb3f0f52007-07-27 17:16:56 +10007422 struct vcpu_vmx *vmx = to_vmx(vcpu);
7423
Lai Jiangshancdbecfc2010-04-17 16:41:47 +08007424 free_vpid(vmx);
Nadav Har'Eld462b812011-05-24 15:26:10 +03007425 free_loaded_vmcs(vmx->loaded_vmcs);
Marcelo Tosatti26a865f2014-01-03 17:00:51 -02007426 free_nested(vmx);
Rusty Russellfb3f0f52007-07-27 17:16:56 +10007427 kfree(vmx->guest_msrs);
7428 kvm_vcpu_uninit(vcpu);
Rusty Russella4770342007-08-01 14:46:11 +10007429 kmem_cache_free(kvm_vcpu_cache, vmx);
Avi Kivity6aa8b732006-12-10 02:21:36 -08007430}
7431
Rusty Russellfb3f0f52007-07-27 17:16:56 +10007432static struct kvm_vcpu *vmx_create_vcpu(struct kvm *kvm, unsigned int id)
Avi Kivity6aa8b732006-12-10 02:21:36 -08007433{
Rusty Russellfb3f0f52007-07-27 17:16:56 +10007434 int err;
Rusty Russellc16f8622007-07-30 21:12:19 +10007435 struct vcpu_vmx *vmx = kmem_cache_zalloc(kvm_vcpu_cache, GFP_KERNEL);
Avi Kivity15ad7142007-07-11 18:17:21 +03007436 int cpu;
Avi Kivity6aa8b732006-12-10 02:21:36 -08007437
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -04007438 if (!vmx)
Rusty Russellfb3f0f52007-07-27 17:16:56 +10007439 return ERR_PTR(-ENOMEM);
7440
Sheng Yang2384d2b2008-01-17 15:14:33 +08007441 allocate_vpid(vmx);
7442
Rusty Russellfb3f0f52007-07-27 17:16:56 +10007443 err = kvm_vcpu_init(&vmx->vcpu, kvm, id);
7444 if (err)
7445 goto free_vcpu;
Ingo Molnar965b58a2007-01-05 16:36:23 -08007446
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -04007447 vmx->guest_msrs = kmalloc(PAGE_SIZE, GFP_KERNEL);
Jan Kiszkabe6d05c2011-04-13 01:27:55 +02007448 err = -ENOMEM;
Rusty Russellfb3f0f52007-07-27 17:16:56 +10007449 if (!vmx->guest_msrs) {
Rusty Russellfb3f0f52007-07-27 17:16:56 +10007450 goto uninit_vcpu;
7451 }
Ingo Molnar965b58a2007-01-05 16:36:23 -08007452
Nadav Har'Eld462b812011-05-24 15:26:10 +03007453 vmx->loaded_vmcs = &vmx->vmcs01;
7454 vmx->loaded_vmcs->vmcs = alloc_vmcs();
7455 if (!vmx->loaded_vmcs->vmcs)
Rusty Russellfb3f0f52007-07-27 17:16:56 +10007456 goto free_msrs;
Nadav Har'Eld462b812011-05-24 15:26:10 +03007457 if (!vmm_exclusive)
7458 kvm_cpu_vmxon(__pa(per_cpu(vmxarea, raw_smp_processor_id())));
7459 loaded_vmcs_init(vmx->loaded_vmcs);
7460 if (!vmm_exclusive)
7461 kvm_cpu_vmxoff();
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -04007462
Avi Kivity15ad7142007-07-11 18:17:21 +03007463 cpu = get_cpu();
7464 vmx_vcpu_load(&vmx->vcpu, cpu);
Zachary Amsdene48672f2010-08-19 22:07:23 -10007465 vmx->vcpu.cpu = cpu;
Rusty Russell8b9cf982007-07-30 16:31:43 +10007466 err = vmx_vcpu_setup(vmx);
Rusty Russellfb3f0f52007-07-27 17:16:56 +10007467 vmx_vcpu_put(&vmx->vcpu);
Avi Kivity15ad7142007-07-11 18:17:21 +03007468 put_cpu();
Rusty Russellfb3f0f52007-07-27 17:16:56 +10007469 if (err)
7470 goto free_vmcs;
Jan Kiszkaa63cb562013-04-08 11:07:46 +02007471 if (vm_need_virtualize_apic_accesses(kvm)) {
Jan Kiszkabe6d05c2011-04-13 01:27:55 +02007472 err = alloc_apic_access_page(kvm);
7473 if (err)
Marcelo Tosatti5e4a0b32008-02-14 21:21:43 -02007474 goto free_vmcs;
Jan Kiszkaa63cb562013-04-08 11:07:46 +02007475 }
Ingo Molnar965b58a2007-01-05 16:36:23 -08007476
Sheng Yangb927a3c2009-07-21 10:42:48 +08007477 if (enable_ept) {
7478 if (!kvm->arch.ept_identity_map_addr)
7479 kvm->arch.ept_identity_map_addr =
7480 VMX_EPT_IDENTITY_PAGETABLE_ADDR;
Gleb Natapov93ea5382011-02-21 12:07:59 +02007481 err = -ENOMEM;
Sheng Yangb7ebfb02008-04-25 21:44:52 +08007482 if (alloc_identity_pagetable(kvm) != 0)
7483 goto free_vmcs;
Gleb Natapov93ea5382011-02-21 12:07:59 +02007484 if (!init_rmode_identity_map(kvm))
7485 goto free_vmcs;
Sheng Yangb927a3c2009-07-21 10:42:48 +08007486 }
Sheng Yangb7ebfb02008-04-25 21:44:52 +08007487
Nadav Har'Ela9d30f32011-05-25 23:03:55 +03007488 vmx->nested.current_vmptr = -1ull;
7489 vmx->nested.current_vmcs12 = NULL;
7490
Rusty Russellfb3f0f52007-07-27 17:16:56 +10007491 return &vmx->vcpu;
Ingo Molnar965b58a2007-01-05 16:36:23 -08007492
Rusty Russellfb3f0f52007-07-27 17:16:56 +10007493free_vmcs:
Xiao Guangrong5f3fbc32012-05-14 14:58:58 +08007494 free_loaded_vmcs(vmx->loaded_vmcs);
Rusty Russellfb3f0f52007-07-27 17:16:56 +10007495free_msrs:
Rusty Russellfb3f0f52007-07-27 17:16:56 +10007496 kfree(vmx->guest_msrs);
7497uninit_vcpu:
7498 kvm_vcpu_uninit(&vmx->vcpu);
7499free_vcpu:
Lai Jiangshancdbecfc2010-04-17 16:41:47 +08007500 free_vpid(vmx);
Rusty Russella4770342007-08-01 14:46:11 +10007501 kmem_cache_free(kvm_vcpu_cache, vmx);
Rusty Russellfb3f0f52007-07-27 17:16:56 +10007502 return ERR_PTR(err);
Avi Kivity6aa8b732006-12-10 02:21:36 -08007503}
7504
Yang, Sheng002c7f72007-07-31 14:23:01 +03007505static void __init vmx_check_processor_compat(void *rtn)
7506{
7507 struct vmcs_config vmcs_conf;
7508
7509 *(int *)rtn = 0;
7510 if (setup_vmcs_config(&vmcs_conf) < 0)
7511 *(int *)rtn = -EIO;
7512 if (memcmp(&vmcs_config, &vmcs_conf, sizeof(struct vmcs_config)) != 0) {
7513 printk(KERN_ERR "kvm: CPU %d feature inconsistency!\n",
7514 smp_processor_id());
7515 *(int *)rtn = -EIO;
7516 }
7517}
7518
Sheng Yang67253af2008-04-25 10:20:22 +08007519static int get_ept_level(void)
7520{
7521 return VMX_EPT_DEFAULT_GAW + 1;
7522}
7523
Sheng Yang4b12f0d2009-04-27 20:35:42 +08007524static u64 vmx_get_mt_mask(struct kvm_vcpu *vcpu, gfn_t gfn, bool is_mmio)
Sheng Yang64d4d522008-10-09 16:01:57 +08007525{
Sheng Yang4b12f0d2009-04-27 20:35:42 +08007526 u64 ret;
7527
Sheng Yang522c68c2009-04-27 20:35:43 +08007528 /* For VT-d and EPT combination
7529 * 1. MMIO: always map as UC
7530 * 2. EPT with VT-d:
7531 * a. VT-d without snooping control feature: can't guarantee the
7532 * result, try to trust guest.
7533 * b. VT-d with snooping control feature: snooping control feature of
7534 * VT-d engine can guarantee the cache correctness. Just set it
7535 * to WB to keep consistent with host. So the same as item 3.
Sheng Yanga19a6d12010-02-09 16:41:53 +08007536 * 3. EPT without VT-d: always map as WB and set IPAT=1 to keep
Sheng Yang522c68c2009-04-27 20:35:43 +08007537 * consistent with host MTRR
7538 */
Sheng Yang4b12f0d2009-04-27 20:35:42 +08007539 if (is_mmio)
7540 ret = MTRR_TYPE_UNCACHABLE << VMX_EPT_MT_EPTE_SHIFT;
Alex Williamsone0f0bbc2013-10-30 11:02:30 -06007541 else if (kvm_arch_has_noncoherent_dma(vcpu->kvm))
Sheng Yang522c68c2009-04-27 20:35:43 +08007542 ret = kvm_get_guest_memory_type(vcpu, gfn) <<
7543 VMX_EPT_MT_EPTE_SHIFT;
Sheng Yang4b12f0d2009-04-27 20:35:42 +08007544 else
Sheng Yang522c68c2009-04-27 20:35:43 +08007545 ret = (MTRR_TYPE_WRBACK << VMX_EPT_MT_EPTE_SHIFT)
Sheng Yanga19a6d12010-02-09 16:41:53 +08007546 | VMX_EPT_IPAT_BIT;
Sheng Yang4b12f0d2009-04-27 20:35:42 +08007547
7548 return ret;
Sheng Yang64d4d522008-10-09 16:01:57 +08007549}
7550
Sheng Yang17cc3932010-01-05 19:02:27 +08007551static int vmx_get_lpage_level(void)
Joerg Roedel344f4142009-07-27 16:30:48 +02007552{
Sheng Yang878403b2010-01-05 19:02:29 +08007553 if (enable_ept && !cpu_has_vmx_ept_1g_page())
7554 return PT_DIRECTORY_LEVEL;
7555 else
7556 /* For shadow and EPT supported 1GB page */
7557 return PT_PDPE_LEVEL;
Joerg Roedel344f4142009-07-27 16:30:48 +02007558}
7559
Sheng Yang0e851882009-12-18 16:48:46 +08007560static void vmx_cpuid_update(struct kvm_vcpu *vcpu)
7561{
Sheng Yang4e47c7a2009-12-18 16:48:47 +08007562 struct kvm_cpuid_entry2 *best;
7563 struct vcpu_vmx *vmx = to_vmx(vcpu);
7564 u32 exec_control;
7565
7566 vmx->rdtscp_enabled = false;
7567 if (vmx_rdtscp_supported()) {
7568 exec_control = vmcs_read32(SECONDARY_VM_EXEC_CONTROL);
7569 if (exec_control & SECONDARY_EXEC_RDTSCP) {
7570 best = kvm_find_cpuid_entry(vcpu, 0x80000001, 0);
7571 if (best && (best->edx & bit(X86_FEATURE_RDTSCP)))
7572 vmx->rdtscp_enabled = true;
7573 else {
7574 exec_control &= ~SECONDARY_EXEC_RDTSCP;
7575 vmcs_write32(SECONDARY_VM_EXEC_CONTROL,
7576 exec_control);
7577 }
7578 }
7579 }
Mao, Junjiead756a12012-07-02 01:18:48 +00007580
Mao, Junjiead756a12012-07-02 01:18:48 +00007581 /* Exposing INVPCID only when PCID is exposed */
7582 best = kvm_find_cpuid_entry(vcpu, 0x7, 0);
7583 if (vmx_invpcid_supported() &&
Ren, Yongjie4f977042012-09-07 07:36:59 +00007584 best && (best->ebx & bit(X86_FEATURE_INVPCID)) &&
Mao, Junjiead756a12012-07-02 01:18:48 +00007585 guest_cpuid_has_pcid(vcpu)) {
Takashi Iwai29282fd2012-11-09 15:20:17 +01007586 exec_control = vmcs_read32(SECONDARY_VM_EXEC_CONTROL);
Mao, Junjiead756a12012-07-02 01:18:48 +00007587 exec_control |= SECONDARY_EXEC_ENABLE_INVPCID;
7588 vmcs_write32(SECONDARY_VM_EXEC_CONTROL,
7589 exec_control);
7590 } else {
Takashi Iwai29282fd2012-11-09 15:20:17 +01007591 if (cpu_has_secondary_exec_ctrls()) {
7592 exec_control = vmcs_read32(SECONDARY_VM_EXEC_CONTROL);
7593 exec_control &= ~SECONDARY_EXEC_ENABLE_INVPCID;
7594 vmcs_write32(SECONDARY_VM_EXEC_CONTROL,
7595 exec_control);
7596 }
Mao, Junjiead756a12012-07-02 01:18:48 +00007597 if (best)
Ren, Yongjie4f977042012-09-07 07:36:59 +00007598 best->ebx &= ~bit(X86_FEATURE_INVPCID);
Mao, Junjiead756a12012-07-02 01:18:48 +00007599 }
Sheng Yang0e851882009-12-18 16:48:46 +08007600}
7601
Joerg Roedeld4330ef2010-04-22 12:33:11 +02007602static void vmx_set_supported_cpuid(u32 func, struct kvm_cpuid_entry2 *entry)
7603{
Nadav Har'El7b8050f2011-05-25 23:16:10 +03007604 if (func == 1 && nested)
7605 entry->ecx |= bit(X86_FEATURE_VMX);
Joerg Roedeld4330ef2010-04-22 12:33:11 +02007606}
7607
Yang Zhang25d92082013-08-06 12:00:32 +03007608static void nested_ept_inject_page_fault(struct kvm_vcpu *vcpu,
7609 struct x86_exception *fault)
7610{
Jan Kiszka533558b2014-01-04 18:47:20 +01007611 struct vmcs12 *vmcs12 = get_vmcs12(vcpu);
7612 u32 exit_reason;
Yang Zhang25d92082013-08-06 12:00:32 +03007613
7614 if (fault->error_code & PFERR_RSVD_MASK)
Jan Kiszka533558b2014-01-04 18:47:20 +01007615 exit_reason = EXIT_REASON_EPT_MISCONFIG;
Yang Zhang25d92082013-08-06 12:00:32 +03007616 else
Jan Kiszka533558b2014-01-04 18:47:20 +01007617 exit_reason = EXIT_REASON_EPT_VIOLATION;
7618 nested_vmx_vmexit(vcpu, exit_reason, 0, vcpu->arch.exit_qualification);
Yang Zhang25d92082013-08-06 12:00:32 +03007619 vmcs12->guest_physical_address = fault->address;
7620}
7621
Nadav Har'El155a97a2013-08-05 11:07:16 +03007622/* Callbacks for nested_ept_init_mmu_context: */
7623
7624static unsigned long nested_ept_get_cr3(struct kvm_vcpu *vcpu)
7625{
7626 /* return the page table to be shadowed - in our case, EPT12 */
7627 return get_vmcs12(vcpu)->ept_pointer;
7628}
7629
Paolo Bonzini8a3c1a332013-10-02 16:56:13 +02007630static void nested_ept_init_mmu_context(struct kvm_vcpu *vcpu)
Nadav Har'El155a97a2013-08-05 11:07:16 +03007631{
Paolo Bonzini8a3c1a332013-10-02 16:56:13 +02007632 kvm_init_shadow_ept_mmu(vcpu, &vcpu->arch.mmu,
Nadav Har'El155a97a2013-08-05 11:07:16 +03007633 nested_vmx_ept_caps & VMX_EPT_EXECUTE_ONLY_BIT);
7634
7635 vcpu->arch.mmu.set_cr3 = vmx_set_cr3;
7636 vcpu->arch.mmu.get_cr3 = nested_ept_get_cr3;
7637 vcpu->arch.mmu.inject_page_fault = nested_ept_inject_page_fault;
7638
7639 vcpu->arch.walk_mmu = &vcpu->arch.nested_mmu;
Nadav Har'El155a97a2013-08-05 11:07:16 +03007640}
7641
7642static void nested_ept_uninit_mmu_context(struct kvm_vcpu *vcpu)
7643{
7644 vcpu->arch.walk_mmu = &vcpu->arch.mmu;
7645}
7646
Gleb Natapovfeaf0c7d2013-09-25 12:51:36 +03007647static void vmx_inject_page_fault_nested(struct kvm_vcpu *vcpu,
7648 struct x86_exception *fault)
7649{
7650 struct vmcs12 *vmcs12 = get_vmcs12(vcpu);
7651
7652 WARN_ON(!is_guest_mode(vcpu));
7653
7654 /* TODO: also check PFEC_MATCH/MASK, not just EB.PF. */
7655 if (vmcs12->exception_bitmap & (1u << PF_VECTOR))
Jan Kiszka533558b2014-01-04 18:47:20 +01007656 nested_vmx_vmexit(vcpu, to_vmx(vcpu)->exit_reason,
7657 vmcs_read32(VM_EXIT_INTR_INFO),
7658 vmcs_readl(EXIT_QUALIFICATION));
Gleb Natapovfeaf0c7d2013-09-25 12:51:36 +03007659 else
7660 kvm_inject_page_fault(vcpu, fault);
7661}
7662
Jan Kiszkaf4124502014-03-07 20:03:13 +01007663static void vmx_start_preemption_timer(struct kvm_vcpu *vcpu)
7664{
7665 u64 preemption_timeout = get_vmcs12(vcpu)->vmx_preemption_timer_value;
7666 struct vcpu_vmx *vmx = to_vmx(vcpu);
7667
7668 if (vcpu->arch.virtual_tsc_khz == 0)
7669 return;
7670
7671 /* Make sure short timeouts reliably trigger an immediate vmexit.
7672 * hrtimer_start does not guarantee this. */
7673 if (preemption_timeout <= 1) {
7674 vmx_preemption_timer_fn(&vmx->nested.preemption_timer);
7675 return;
7676 }
7677
7678 preemption_timeout <<= VMX_MISC_EMULATED_PREEMPTION_TIMER_RATE;
7679 preemption_timeout *= 1000000;
7680 do_div(preemption_timeout, vcpu->arch.virtual_tsc_khz);
7681 hrtimer_start(&vmx->nested.preemption_timer,
7682 ns_to_ktime(preemption_timeout), HRTIMER_MODE_REL);
7683}
7684
Nadav Har'Elfe3ef052011-05-25 23:10:02 +03007685/*
7686 * prepare_vmcs02 is called when the L1 guest hypervisor runs its nested
7687 * L2 guest. L1 has a vmcs for L2 (vmcs12), and this function "merges" it
7688 * with L0's requirements for its guest (a.k.a. vmsc01), so we can run the L2
7689 * guest in a way that will both be appropriate to L1's requests, and our
7690 * needs. In addition to modifying the active vmcs (which is vmcs02), this
7691 * function also has additional necessary side-effects, like setting various
7692 * vcpu->arch fields.
7693 */
7694static void prepare_vmcs02(struct kvm_vcpu *vcpu, struct vmcs12 *vmcs12)
7695{
7696 struct vcpu_vmx *vmx = to_vmx(vcpu);
7697 u32 exec_control;
7698
7699 vmcs_write16(GUEST_ES_SELECTOR, vmcs12->guest_es_selector);
7700 vmcs_write16(GUEST_CS_SELECTOR, vmcs12->guest_cs_selector);
7701 vmcs_write16(GUEST_SS_SELECTOR, vmcs12->guest_ss_selector);
7702 vmcs_write16(GUEST_DS_SELECTOR, vmcs12->guest_ds_selector);
7703 vmcs_write16(GUEST_FS_SELECTOR, vmcs12->guest_fs_selector);
7704 vmcs_write16(GUEST_GS_SELECTOR, vmcs12->guest_gs_selector);
7705 vmcs_write16(GUEST_LDTR_SELECTOR, vmcs12->guest_ldtr_selector);
7706 vmcs_write16(GUEST_TR_SELECTOR, vmcs12->guest_tr_selector);
7707 vmcs_write32(GUEST_ES_LIMIT, vmcs12->guest_es_limit);
7708 vmcs_write32(GUEST_CS_LIMIT, vmcs12->guest_cs_limit);
7709 vmcs_write32(GUEST_SS_LIMIT, vmcs12->guest_ss_limit);
7710 vmcs_write32(GUEST_DS_LIMIT, vmcs12->guest_ds_limit);
7711 vmcs_write32(GUEST_FS_LIMIT, vmcs12->guest_fs_limit);
7712 vmcs_write32(GUEST_GS_LIMIT, vmcs12->guest_gs_limit);
7713 vmcs_write32(GUEST_LDTR_LIMIT, vmcs12->guest_ldtr_limit);
7714 vmcs_write32(GUEST_TR_LIMIT, vmcs12->guest_tr_limit);
7715 vmcs_write32(GUEST_GDTR_LIMIT, vmcs12->guest_gdtr_limit);
7716 vmcs_write32(GUEST_IDTR_LIMIT, vmcs12->guest_idtr_limit);
7717 vmcs_write32(GUEST_ES_AR_BYTES, vmcs12->guest_es_ar_bytes);
7718 vmcs_write32(GUEST_CS_AR_BYTES, vmcs12->guest_cs_ar_bytes);
7719 vmcs_write32(GUEST_SS_AR_BYTES, vmcs12->guest_ss_ar_bytes);
7720 vmcs_write32(GUEST_DS_AR_BYTES, vmcs12->guest_ds_ar_bytes);
7721 vmcs_write32(GUEST_FS_AR_BYTES, vmcs12->guest_fs_ar_bytes);
7722 vmcs_write32(GUEST_GS_AR_BYTES, vmcs12->guest_gs_ar_bytes);
7723 vmcs_write32(GUEST_LDTR_AR_BYTES, vmcs12->guest_ldtr_ar_bytes);
7724 vmcs_write32(GUEST_TR_AR_BYTES, vmcs12->guest_tr_ar_bytes);
7725 vmcs_writel(GUEST_ES_BASE, vmcs12->guest_es_base);
7726 vmcs_writel(GUEST_CS_BASE, vmcs12->guest_cs_base);
7727 vmcs_writel(GUEST_SS_BASE, vmcs12->guest_ss_base);
7728 vmcs_writel(GUEST_DS_BASE, vmcs12->guest_ds_base);
7729 vmcs_writel(GUEST_FS_BASE, vmcs12->guest_fs_base);
7730 vmcs_writel(GUEST_GS_BASE, vmcs12->guest_gs_base);
7731 vmcs_writel(GUEST_LDTR_BASE, vmcs12->guest_ldtr_base);
7732 vmcs_writel(GUEST_TR_BASE, vmcs12->guest_tr_base);
7733 vmcs_writel(GUEST_GDTR_BASE, vmcs12->guest_gdtr_base);
7734 vmcs_writel(GUEST_IDTR_BASE, vmcs12->guest_idtr_base);
7735
7736 vmcs_write64(GUEST_IA32_DEBUGCTL, vmcs12->guest_ia32_debugctl);
7737 vmcs_write32(VM_ENTRY_INTR_INFO_FIELD,
7738 vmcs12->vm_entry_intr_info_field);
7739 vmcs_write32(VM_ENTRY_EXCEPTION_ERROR_CODE,
7740 vmcs12->vm_entry_exception_error_code);
7741 vmcs_write32(VM_ENTRY_INSTRUCTION_LEN,
7742 vmcs12->vm_entry_instruction_len);
7743 vmcs_write32(GUEST_INTERRUPTIBILITY_INFO,
7744 vmcs12->guest_interruptibility_info);
Nadav Har'Elfe3ef052011-05-25 23:10:02 +03007745 vmcs_write32(GUEST_SYSENTER_CS, vmcs12->guest_sysenter_cs);
Jan Kiszka503cd0c2013-03-03 13:05:44 +01007746 kvm_set_dr(vcpu, 7, vmcs12->guest_dr7);
Gleb Natapov63fbf592013-07-28 18:31:06 +03007747 vmx_set_rflags(vcpu, vmcs12->guest_rflags);
Nadav Har'Elfe3ef052011-05-25 23:10:02 +03007748 vmcs_writel(GUEST_PENDING_DBG_EXCEPTIONS,
7749 vmcs12->guest_pending_dbg_exceptions);
7750 vmcs_writel(GUEST_SYSENTER_ESP, vmcs12->guest_sysenter_esp);
7751 vmcs_writel(GUEST_SYSENTER_EIP, vmcs12->guest_sysenter_eip);
7752
7753 vmcs_write64(VMCS_LINK_POINTER, -1ull);
7754
Jan Kiszkaf4124502014-03-07 20:03:13 +01007755 exec_control = vmcs12->pin_based_vm_exec_control;
7756 exec_control |= vmcs_config.pin_based_exec_ctrl;
7757 exec_control &= ~PIN_BASED_VMX_PREEMPTION_TIMER;
7758 vmcs_write32(PIN_BASED_VM_EXEC_CONTROL, exec_control);
Nadav Har'Elfe3ef052011-05-25 23:10:02 +03007759
Jan Kiszkaf4124502014-03-07 20:03:13 +01007760 vmx->nested.preemption_timer_expired = false;
7761 if (nested_cpu_has_preemption_timer(vmcs12))
7762 vmx_start_preemption_timer(vcpu);
Jan Kiszka0238ea92013-03-13 11:31:24 +01007763
Nadav Har'Elfe3ef052011-05-25 23:10:02 +03007764 /*
7765 * Whether page-faults are trapped is determined by a combination of
7766 * 3 settings: PFEC_MASK, PFEC_MATCH and EXCEPTION_BITMAP.PF.
7767 * If enable_ept, L0 doesn't care about page faults and we should
7768 * set all of these to L1's desires. However, if !enable_ept, L0 does
7769 * care about (at least some) page faults, and because it is not easy
7770 * (if at all possible?) to merge L0 and L1's desires, we simply ask
7771 * to exit on each and every L2 page fault. This is done by setting
7772 * MASK=MATCH=0 and (see below) EB.PF=1.
7773 * Note that below we don't need special code to set EB.PF beyond the
7774 * "or"ing of the EB of vmcs01 and vmcs12, because when enable_ept,
7775 * vmcs01's EB.PF is 0 so the "or" will take vmcs12's value, and when
7776 * !enable_ept, EB.PF is 1, so the "or" will always be 1.
7777 *
7778 * A problem with this approach (when !enable_ept) is that L1 may be
7779 * injected with more page faults than it asked for. This could have
7780 * caused problems, but in practice existing hypervisors don't care.
7781 * To fix this, we will need to emulate the PFEC checking (on the L1
7782 * page tables), using walk_addr(), when injecting PFs to L1.
7783 */
7784 vmcs_write32(PAGE_FAULT_ERROR_CODE_MASK,
7785 enable_ept ? vmcs12->page_fault_error_code_mask : 0);
7786 vmcs_write32(PAGE_FAULT_ERROR_CODE_MATCH,
7787 enable_ept ? vmcs12->page_fault_error_code_match : 0);
7788
7789 if (cpu_has_secondary_exec_ctrls()) {
Jan Kiszkaf4124502014-03-07 20:03:13 +01007790 exec_control = vmx_secondary_exec_control(vmx);
Nadav Har'Elfe3ef052011-05-25 23:10:02 +03007791 if (!vmx->rdtscp_enabled)
7792 exec_control &= ~SECONDARY_EXEC_RDTSCP;
7793 /* Take the following fields only from vmcs12 */
7794 exec_control &= ~SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES;
7795 if (nested_cpu_has(vmcs12,
7796 CPU_BASED_ACTIVATE_SECONDARY_CONTROLS))
7797 exec_control |= vmcs12->secondary_vm_exec_control;
7798
7799 if (exec_control & SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES) {
7800 /*
7801 * Translate L1 physical address to host physical
7802 * address for vmcs02. Keep the page pinned, so this
7803 * physical address remains valid. We keep a reference
7804 * to it so we can release it later.
7805 */
7806 if (vmx->nested.apic_access_page) /* shouldn't happen */
7807 nested_release_page(vmx->nested.apic_access_page);
7808 vmx->nested.apic_access_page =
7809 nested_get_page(vcpu, vmcs12->apic_access_addr);
7810 /*
7811 * If translation failed, no matter: This feature asks
7812 * to exit when accessing the given address, and if it
7813 * can never be accessed, this feature won't do
7814 * anything anyway.
7815 */
7816 if (!vmx->nested.apic_access_page)
7817 exec_control &=
7818 ~SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES;
7819 else
7820 vmcs_write64(APIC_ACCESS_ADDR,
7821 page_to_phys(vmx->nested.apic_access_page));
Jan Kiszkaca3f2572013-12-16 12:55:46 +01007822 } else if (vm_need_virtualize_apic_accesses(vmx->vcpu.kvm)) {
7823 exec_control |=
7824 SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES;
7825 vmcs_write64(APIC_ACCESS_ADDR,
7826 page_to_phys(vcpu->kvm->arch.apic_access_page));
Nadav Har'Elfe3ef052011-05-25 23:10:02 +03007827 }
7828
7829 vmcs_write32(SECONDARY_VM_EXEC_CONTROL, exec_control);
7830 }
7831
7832
7833 /*
7834 * Set host-state according to L0's settings (vmcs12 is irrelevant here)
7835 * Some constant fields are set here by vmx_set_constant_host_state().
7836 * Other fields are different per CPU, and will be set later when
7837 * vmx_vcpu_load() is called, and when vmx_save_host_state() is called.
7838 */
Yang Zhanga547c6d2013-04-11 19:25:10 +08007839 vmx_set_constant_host_state(vmx);
Nadav Har'Elfe3ef052011-05-25 23:10:02 +03007840
7841 /*
7842 * HOST_RSP is normally set correctly in vmx_vcpu_run() just before
7843 * entry, but only if the current (host) sp changed from the value
7844 * we wrote last (vmx->host_rsp). This cache is no longer relevant
7845 * if we switch vmcs, and rather than hold a separate cache per vmcs,
7846 * here we just force the write to happen on entry.
7847 */
7848 vmx->host_rsp = 0;
7849
7850 exec_control = vmx_exec_control(vmx); /* L0's desires */
7851 exec_control &= ~CPU_BASED_VIRTUAL_INTR_PENDING;
7852 exec_control &= ~CPU_BASED_VIRTUAL_NMI_PENDING;
7853 exec_control &= ~CPU_BASED_TPR_SHADOW;
7854 exec_control |= vmcs12->cpu_based_vm_exec_control;
7855 /*
7856 * Merging of IO and MSR bitmaps not currently supported.
7857 * Rather, exit every time.
7858 */
7859 exec_control &= ~CPU_BASED_USE_MSR_BITMAPS;
7860 exec_control &= ~CPU_BASED_USE_IO_BITMAPS;
7861 exec_control |= CPU_BASED_UNCOND_IO_EXITING;
7862
7863 vmcs_write32(CPU_BASED_VM_EXEC_CONTROL, exec_control);
7864
7865 /* EXCEPTION_BITMAP and CR0_GUEST_HOST_MASK should basically be the
7866 * bitwise-or of what L1 wants to trap for L2, and what we want to
7867 * trap. Note that CR0.TS also needs updating - we do this later.
7868 */
7869 update_exception_bitmap(vcpu);
7870 vcpu->arch.cr0_guest_owned_bits &= ~vmcs12->cr0_guest_host_mask;
7871 vmcs_writel(CR0_GUEST_HOST_MASK, ~vcpu->arch.cr0_guest_owned_bits);
7872
Nadav Har'El8049d652013-08-05 11:07:06 +03007873 /* L2->L1 exit controls are emulated - the hardware exit is to L0 so
7874 * we should use its exit controls. Note that VM_EXIT_LOAD_IA32_EFER
7875 * bits are further modified by vmx_set_efer() below.
7876 */
Jan Kiszkaf4124502014-03-07 20:03:13 +01007877 vmcs_write32(VM_EXIT_CONTROLS, vmcs_config.vmexit_ctrl);
Nadav Har'El8049d652013-08-05 11:07:06 +03007878
7879 /* vmcs12's VM_ENTRY_LOAD_IA32_EFER and VM_ENTRY_IA32E_MODE are
7880 * emulated by vmx_set_efer(), below.
7881 */
Gleb Natapov2961e8762013-11-25 15:37:13 +02007882 vm_entry_controls_init(vmx,
Nadav Har'El8049d652013-08-05 11:07:06 +03007883 (vmcs12->vm_entry_controls & ~VM_ENTRY_LOAD_IA32_EFER &
7884 ~VM_ENTRY_IA32E_MODE) |
Nadav Har'Elfe3ef052011-05-25 23:10:02 +03007885 (vmcs_config.vmentry_ctrl & ~VM_ENTRY_IA32E_MODE));
7886
Jan Kiszka44811c02013-08-04 17:17:27 +02007887 if (vmcs12->vm_entry_controls & VM_ENTRY_LOAD_IA32_PAT) {
Nadav Har'Elfe3ef052011-05-25 23:10:02 +03007888 vmcs_write64(GUEST_IA32_PAT, vmcs12->guest_ia32_pat);
Jan Kiszka44811c02013-08-04 17:17:27 +02007889 vcpu->arch.pat = vmcs12->guest_ia32_pat;
7890 } else if (vmcs_config.vmentry_ctrl & VM_ENTRY_LOAD_IA32_PAT)
Nadav Har'Elfe3ef052011-05-25 23:10:02 +03007891 vmcs_write64(GUEST_IA32_PAT, vmx->vcpu.arch.pat);
7892
7893
7894 set_cr4_guest_host_mask(vmx);
7895
Paolo Bonzini36be0b92014-02-24 12:30:04 +01007896 if (vmcs12->vm_entry_controls & VM_ENTRY_LOAD_BNDCFGS)
7897 vmcs_write64(GUEST_BNDCFGS, vmcs12->guest_bndcfgs);
7898
Nadav Har'El27fc51b2011-08-02 15:54:52 +03007899 if (vmcs12->cpu_based_vm_exec_control & CPU_BASED_USE_TSC_OFFSETING)
7900 vmcs_write64(TSC_OFFSET,
7901 vmx->nested.vmcs01_tsc_offset + vmcs12->tsc_offset);
7902 else
7903 vmcs_write64(TSC_OFFSET, vmx->nested.vmcs01_tsc_offset);
Nadav Har'Elfe3ef052011-05-25 23:10:02 +03007904
7905 if (enable_vpid) {
7906 /*
7907 * Trivially support vpid by letting L2s share their parent
7908 * L1's vpid. TODO: move to a more elaborate solution, giving
7909 * each L2 its own vpid and exposing the vpid feature to L1.
7910 */
7911 vmcs_write16(VIRTUAL_PROCESSOR_ID, vmx->vpid);
7912 vmx_flush_tlb(vcpu);
7913 }
7914
Nadav Har'El155a97a2013-08-05 11:07:16 +03007915 if (nested_cpu_has_ept(vmcs12)) {
7916 kvm_mmu_unload(vcpu);
7917 nested_ept_init_mmu_context(vcpu);
7918 }
7919
Nadav Har'Elfe3ef052011-05-25 23:10:02 +03007920 if (vmcs12->vm_entry_controls & VM_ENTRY_LOAD_IA32_EFER)
7921 vcpu->arch.efer = vmcs12->guest_ia32_efer;
Jan Kiszkad1fa0352013-04-14 12:44:54 +02007922 else if (vmcs12->vm_entry_controls & VM_ENTRY_IA32E_MODE)
Nadav Har'Elfe3ef052011-05-25 23:10:02 +03007923 vcpu->arch.efer |= (EFER_LMA | EFER_LME);
7924 else
7925 vcpu->arch.efer &= ~(EFER_LMA | EFER_LME);
7926 /* Note: modifies VM_ENTRY/EXIT_CONTROLS and GUEST/HOST_IA32_EFER */
7927 vmx_set_efer(vcpu, vcpu->arch.efer);
7928
7929 /*
7930 * This sets GUEST_CR0 to vmcs12->guest_cr0, with possibly a modified
7931 * TS bit (for lazy fpu) and bits which we consider mandatory enabled.
7932 * The CR0_READ_SHADOW is what L2 should have expected to read given
7933 * the specifications by L1; It's not enough to take
7934 * vmcs12->cr0_read_shadow because on our cr0_guest_host_mask we we
7935 * have more bits than L1 expected.
7936 */
7937 vmx_set_cr0(vcpu, vmcs12->guest_cr0);
7938 vmcs_writel(CR0_READ_SHADOW, nested_read_cr0(vmcs12));
7939
7940 vmx_set_cr4(vcpu, vmcs12->guest_cr4);
7941 vmcs_writel(CR4_READ_SHADOW, nested_read_cr4(vmcs12));
7942
7943 /* shadow page tables on either EPT or shadow page tables */
7944 kvm_set_cr3(vcpu, vmcs12->guest_cr3);
7945 kvm_mmu_reset_context(vcpu);
7946
Gleb Natapovfeaf0c7d2013-09-25 12:51:36 +03007947 if (!enable_ept)
7948 vcpu->arch.walk_mmu->inject_page_fault = vmx_inject_page_fault_nested;
7949
Nadav Har'El3633cfc2013-08-05 11:07:07 +03007950 /*
7951 * L1 may access the L2's PDPTR, so save them to construct vmcs12
7952 */
7953 if (enable_ept) {
7954 vmcs_write64(GUEST_PDPTR0, vmcs12->guest_pdptr0);
7955 vmcs_write64(GUEST_PDPTR1, vmcs12->guest_pdptr1);
7956 vmcs_write64(GUEST_PDPTR2, vmcs12->guest_pdptr2);
7957 vmcs_write64(GUEST_PDPTR3, vmcs12->guest_pdptr3);
7958 }
7959
Nadav Har'Elfe3ef052011-05-25 23:10:02 +03007960 kvm_register_write(vcpu, VCPU_REGS_RSP, vmcs12->guest_rsp);
7961 kvm_register_write(vcpu, VCPU_REGS_RIP, vmcs12->guest_rip);
7962}
7963
Nadav Har'Elcd232ad2011-05-25 23:10:33 +03007964/*
7965 * nested_vmx_run() handles a nested entry, i.e., a VMLAUNCH or VMRESUME on L1
7966 * for running an L2 nested guest.
7967 */
7968static int nested_vmx_run(struct kvm_vcpu *vcpu, bool launch)
7969{
7970 struct vmcs12 *vmcs12;
7971 struct vcpu_vmx *vmx = to_vmx(vcpu);
7972 int cpu;
7973 struct loaded_vmcs *vmcs02;
Jan Kiszka384bb782013-04-20 10:52:36 +02007974 bool ia32e;
Nadav Har'Elcd232ad2011-05-25 23:10:33 +03007975
7976 if (!nested_vmx_check_permission(vcpu) ||
7977 !nested_vmx_check_vmcs12(vcpu))
7978 return 1;
7979
7980 skip_emulated_instruction(vcpu);
7981 vmcs12 = get_vmcs12(vcpu);
7982
Abel Gordon012f83c2013-04-18 14:39:25 +03007983 if (enable_shadow_vmcs)
7984 copy_shadow_to_vmcs12(vmx);
7985
Nadav Har'El7c177932011-05-25 23:12:04 +03007986 /*
7987 * The nested entry process starts with enforcing various prerequisites
7988 * on vmcs12 as required by the Intel SDM, and act appropriately when
7989 * they fail: As the SDM explains, some conditions should cause the
7990 * instruction to fail, while others will cause the instruction to seem
7991 * to succeed, but return an EXIT_REASON_INVALID_STATE.
7992 * To speed up the normal (success) code path, we should avoid checking
7993 * for misconfigurations which will anyway be caught by the processor
7994 * when using the merged vmcs02.
7995 */
7996 if (vmcs12->launch_state == launch) {
7997 nested_vmx_failValid(vcpu,
7998 launch ? VMXERR_VMLAUNCH_NONCLEAR_VMCS
7999 : VMXERR_VMRESUME_NONLAUNCHED_VMCS);
8000 return 1;
8001 }
8002
Jan Kiszka6dfacad2013-12-04 08:58:54 +01008003 if (vmcs12->guest_activity_state != GUEST_ACTIVITY_ACTIVE &&
8004 vmcs12->guest_activity_state != GUEST_ACTIVITY_HLT) {
Paolo Bonzini26539bd2013-04-15 15:00:27 +02008005 nested_vmx_failValid(vcpu, VMXERR_ENTRY_INVALID_CONTROL_FIELD);
8006 return 1;
8007 }
8008
Nadav Har'El7c177932011-05-25 23:12:04 +03008009 if ((vmcs12->cpu_based_vm_exec_control & CPU_BASED_USE_MSR_BITMAPS) &&
8010 !IS_ALIGNED(vmcs12->msr_bitmap, PAGE_SIZE)) {
8011 /*TODO: Also verify bits beyond physical address width are 0*/
8012 nested_vmx_failValid(vcpu, VMXERR_ENTRY_INVALID_CONTROL_FIELD);
8013 return 1;
8014 }
8015
8016 if (nested_cpu_has2(vmcs12, SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES) &&
8017 !IS_ALIGNED(vmcs12->apic_access_addr, PAGE_SIZE)) {
8018 /*TODO: Also verify bits beyond physical address width are 0*/
8019 nested_vmx_failValid(vcpu, VMXERR_ENTRY_INVALID_CONTROL_FIELD);
8020 return 1;
8021 }
8022
8023 if (vmcs12->vm_entry_msr_load_count > 0 ||
8024 vmcs12->vm_exit_msr_load_count > 0 ||
8025 vmcs12->vm_exit_msr_store_count > 0) {
Jan Kiszkabd801582011-09-12 11:26:22 +02008026 pr_warn_ratelimited("%s: VMCS MSR_{LOAD,STORE} unsupported\n",
8027 __func__);
Nadav Har'El7c177932011-05-25 23:12:04 +03008028 nested_vmx_failValid(vcpu, VMXERR_ENTRY_INVALID_CONTROL_FIELD);
8029 return 1;
8030 }
8031
8032 if (!vmx_control_verify(vmcs12->cpu_based_vm_exec_control,
8033 nested_vmx_procbased_ctls_low, nested_vmx_procbased_ctls_high) ||
8034 !vmx_control_verify(vmcs12->secondary_vm_exec_control,
8035 nested_vmx_secondary_ctls_low, nested_vmx_secondary_ctls_high) ||
8036 !vmx_control_verify(vmcs12->pin_based_vm_exec_control,
8037 nested_vmx_pinbased_ctls_low, nested_vmx_pinbased_ctls_high) ||
8038 !vmx_control_verify(vmcs12->vm_exit_controls,
8039 nested_vmx_exit_ctls_low, nested_vmx_exit_ctls_high) ||
8040 !vmx_control_verify(vmcs12->vm_entry_controls,
8041 nested_vmx_entry_ctls_low, nested_vmx_entry_ctls_high))
8042 {
8043 nested_vmx_failValid(vcpu, VMXERR_ENTRY_INVALID_CONTROL_FIELD);
8044 return 1;
8045 }
8046
8047 if (((vmcs12->host_cr0 & VMXON_CR0_ALWAYSON) != VMXON_CR0_ALWAYSON) ||
8048 ((vmcs12->host_cr4 & VMXON_CR4_ALWAYSON) != VMXON_CR4_ALWAYSON)) {
8049 nested_vmx_failValid(vcpu,
8050 VMXERR_ENTRY_INVALID_HOST_STATE_FIELD);
8051 return 1;
8052 }
8053
Jan Kiszka92fbc7b2013-08-08 16:26:33 +02008054 if (!nested_cr0_valid(vmcs12, vmcs12->guest_cr0) ||
Nadav Har'El7c177932011-05-25 23:12:04 +03008055 ((vmcs12->guest_cr4 & VMXON_CR4_ALWAYSON) != VMXON_CR4_ALWAYSON)) {
8056 nested_vmx_entry_failure(vcpu, vmcs12,
8057 EXIT_REASON_INVALID_STATE, ENTRY_FAIL_DEFAULT);
8058 return 1;
8059 }
8060 if (vmcs12->vmcs_link_pointer != -1ull) {
8061 nested_vmx_entry_failure(vcpu, vmcs12,
8062 EXIT_REASON_INVALID_STATE, ENTRY_FAIL_VMCS_LINK_PTR);
8063 return 1;
8064 }
8065
8066 /*
Jan Kiszkacb0c8cda2013-04-27 12:58:00 +02008067 * If the load IA32_EFER VM-entry control is 1, the following checks
Jan Kiszka384bb782013-04-20 10:52:36 +02008068 * are performed on the field for the IA32_EFER MSR:
8069 * - Bits reserved in the IA32_EFER MSR must be 0.
8070 * - Bit 10 (corresponding to IA32_EFER.LMA) must equal the value of
8071 * the IA-32e mode guest VM-exit control. It must also be identical
8072 * to bit 8 (LME) if bit 31 in the CR0 field (corresponding to
8073 * CR0.PG) is 1.
8074 */
8075 if (vmcs12->vm_entry_controls & VM_ENTRY_LOAD_IA32_EFER) {
8076 ia32e = (vmcs12->vm_entry_controls & VM_ENTRY_IA32E_MODE) != 0;
8077 if (!kvm_valid_efer(vcpu, vmcs12->guest_ia32_efer) ||
8078 ia32e != !!(vmcs12->guest_ia32_efer & EFER_LMA) ||
8079 ((vmcs12->guest_cr0 & X86_CR0_PG) &&
8080 ia32e != !!(vmcs12->guest_ia32_efer & EFER_LME))) {
8081 nested_vmx_entry_failure(vcpu, vmcs12,
8082 EXIT_REASON_INVALID_STATE, ENTRY_FAIL_DEFAULT);
8083 return 1;
8084 }
8085 }
8086
8087 /*
8088 * If the load IA32_EFER VM-exit control is 1, bits reserved in the
8089 * IA32_EFER MSR must be 0 in the field for that register. In addition,
8090 * the values of the LMA and LME bits in the field must each be that of
8091 * the host address-space size VM-exit control.
8092 */
8093 if (vmcs12->vm_exit_controls & VM_EXIT_LOAD_IA32_EFER) {
8094 ia32e = (vmcs12->vm_exit_controls &
8095 VM_EXIT_HOST_ADDR_SPACE_SIZE) != 0;
8096 if (!kvm_valid_efer(vcpu, vmcs12->host_ia32_efer) ||
8097 ia32e != !!(vmcs12->host_ia32_efer & EFER_LMA) ||
8098 ia32e != !!(vmcs12->host_ia32_efer & EFER_LME)) {
8099 nested_vmx_entry_failure(vcpu, vmcs12,
8100 EXIT_REASON_INVALID_STATE, ENTRY_FAIL_DEFAULT);
8101 return 1;
8102 }
8103 }
8104
8105 /*
Nadav Har'El7c177932011-05-25 23:12:04 +03008106 * We're finally done with prerequisite checking, and can start with
8107 * the nested entry.
8108 */
8109
Nadav Har'Elcd232ad2011-05-25 23:10:33 +03008110 vmcs02 = nested_get_current_vmcs02(vmx);
8111 if (!vmcs02)
8112 return -ENOMEM;
8113
8114 enter_guest_mode(vcpu);
8115
8116 vmx->nested.vmcs01_tsc_offset = vmcs_read64(TSC_OFFSET);
8117
8118 cpu = get_cpu();
8119 vmx->loaded_vmcs = vmcs02;
8120 vmx_vcpu_put(vcpu);
8121 vmx_vcpu_load(vcpu, cpu);
8122 vcpu->cpu = cpu;
8123 put_cpu();
8124
Jan Kiszka36c3cc42013-02-23 22:35:37 +01008125 vmx_segment_cache_clear(vmx);
8126
Nadav Har'Elcd232ad2011-05-25 23:10:33 +03008127 vmcs12->launch_state = 1;
8128
8129 prepare_vmcs02(vcpu, vmcs12);
8130
Jan Kiszka6dfacad2013-12-04 08:58:54 +01008131 if (vmcs12->guest_activity_state == GUEST_ACTIVITY_HLT)
8132 return kvm_emulate_halt(vcpu);
8133
Jan Kiszka7af40ad32014-01-04 18:47:23 +01008134 vmx->nested.nested_run_pending = 1;
8135
Nadav Har'Elcd232ad2011-05-25 23:10:33 +03008136 /*
8137 * Note no nested_vmx_succeed or nested_vmx_fail here. At this point
8138 * we are no longer running L1, and VMLAUNCH/VMRESUME has not yet
8139 * returned as far as L1 is concerned. It will only return (and set
8140 * the success flag) when L2 exits (see nested_vmx_vmexit()).
8141 */
8142 return 1;
8143}
8144
Nadav Har'El4704d0b2011-05-25 23:11:34 +03008145/*
8146 * On a nested exit from L2 to L1, vmcs12.guest_cr0 might not be up-to-date
8147 * because L2 may have changed some cr0 bits directly (CRO_GUEST_HOST_MASK).
8148 * This function returns the new value we should put in vmcs12.guest_cr0.
8149 * It's not enough to just return the vmcs02 GUEST_CR0. Rather,
8150 * 1. Bits that neither L0 nor L1 trapped, were set directly by L2 and are now
8151 * available in vmcs02 GUEST_CR0. (Note: It's enough to check that L0
8152 * didn't trap the bit, because if L1 did, so would L0).
8153 * 2. Bits that L1 asked to trap (and therefore L0 also did) could not have
8154 * been modified by L2, and L1 knows it. So just leave the old value of
8155 * the bit from vmcs12.guest_cr0. Note that the bit from vmcs02 GUEST_CR0
8156 * isn't relevant, because if L0 traps this bit it can set it to anything.
8157 * 3. Bits that L1 didn't trap, but L0 did. L1 believes the guest could have
8158 * changed these bits, and therefore they need to be updated, but L0
8159 * didn't necessarily allow them to be changed in GUEST_CR0 - and rather
8160 * put them in vmcs02 CR0_READ_SHADOW. So take these bits from there.
8161 */
8162static inline unsigned long
8163vmcs12_guest_cr0(struct kvm_vcpu *vcpu, struct vmcs12 *vmcs12)
8164{
8165 return
8166 /*1*/ (vmcs_readl(GUEST_CR0) & vcpu->arch.cr0_guest_owned_bits) |
8167 /*2*/ (vmcs12->guest_cr0 & vmcs12->cr0_guest_host_mask) |
8168 /*3*/ (vmcs_readl(CR0_READ_SHADOW) & ~(vmcs12->cr0_guest_host_mask |
8169 vcpu->arch.cr0_guest_owned_bits));
8170}
8171
8172static inline unsigned long
8173vmcs12_guest_cr4(struct kvm_vcpu *vcpu, struct vmcs12 *vmcs12)
8174{
8175 return
8176 /*1*/ (vmcs_readl(GUEST_CR4) & vcpu->arch.cr4_guest_owned_bits) |
8177 /*2*/ (vmcs12->guest_cr4 & vmcs12->cr4_guest_host_mask) |
8178 /*3*/ (vmcs_readl(CR4_READ_SHADOW) & ~(vmcs12->cr4_guest_host_mask |
8179 vcpu->arch.cr4_guest_owned_bits));
8180}
8181
Jan Kiszka5f3d5792013-04-14 12:12:46 +02008182static void vmcs12_save_pending_event(struct kvm_vcpu *vcpu,
8183 struct vmcs12 *vmcs12)
8184{
8185 u32 idt_vectoring;
8186 unsigned int nr;
8187
Gleb Natapov851eb6672013-09-25 12:51:34 +03008188 if (vcpu->arch.exception.pending && vcpu->arch.exception.reinject) {
Jan Kiszka5f3d5792013-04-14 12:12:46 +02008189 nr = vcpu->arch.exception.nr;
8190 idt_vectoring = nr | VECTORING_INFO_VALID_MASK;
8191
8192 if (kvm_exception_is_soft(nr)) {
8193 vmcs12->vm_exit_instruction_len =
8194 vcpu->arch.event_exit_inst_len;
8195 idt_vectoring |= INTR_TYPE_SOFT_EXCEPTION;
8196 } else
8197 idt_vectoring |= INTR_TYPE_HARD_EXCEPTION;
8198
8199 if (vcpu->arch.exception.has_error_code) {
8200 idt_vectoring |= VECTORING_INFO_DELIVER_CODE_MASK;
8201 vmcs12->idt_vectoring_error_code =
8202 vcpu->arch.exception.error_code;
8203 }
8204
8205 vmcs12->idt_vectoring_info_field = idt_vectoring;
Jan Kiszkacd2633c2013-10-23 17:42:15 +01008206 } else if (vcpu->arch.nmi_injected) {
Jan Kiszka5f3d5792013-04-14 12:12:46 +02008207 vmcs12->idt_vectoring_info_field =
8208 INTR_TYPE_NMI_INTR | INTR_INFO_VALID_MASK | NMI_VECTOR;
8209 } else if (vcpu->arch.interrupt.pending) {
8210 nr = vcpu->arch.interrupt.nr;
8211 idt_vectoring = nr | VECTORING_INFO_VALID_MASK;
8212
8213 if (vcpu->arch.interrupt.soft) {
8214 idt_vectoring |= INTR_TYPE_SOFT_INTR;
8215 vmcs12->vm_entry_instruction_len =
8216 vcpu->arch.event_exit_inst_len;
8217 } else
8218 idt_vectoring |= INTR_TYPE_EXT_INTR;
8219
8220 vmcs12->idt_vectoring_info_field = idt_vectoring;
8221 }
8222}
8223
Jan Kiszkab6b8a142014-03-07 20:03:12 +01008224static int vmx_check_nested_events(struct kvm_vcpu *vcpu, bool external_intr)
8225{
8226 struct vcpu_vmx *vmx = to_vmx(vcpu);
8227
Jan Kiszkaf4124502014-03-07 20:03:13 +01008228 if (nested_cpu_has_preemption_timer(get_vmcs12(vcpu)) &&
8229 vmx->nested.preemption_timer_expired) {
8230 if (vmx->nested.nested_run_pending)
8231 return -EBUSY;
8232 nested_vmx_vmexit(vcpu, EXIT_REASON_PREEMPTION_TIMER, 0, 0);
8233 return 0;
8234 }
8235
Jan Kiszkab6b8a142014-03-07 20:03:12 +01008236 if (vcpu->arch.nmi_pending && nested_exit_on_nmi(vcpu)) {
Jan Kiszka220c5672014-03-07 20:03:14 +01008237 if (vmx->nested.nested_run_pending ||
8238 vcpu->arch.interrupt.pending)
Jan Kiszkab6b8a142014-03-07 20:03:12 +01008239 return -EBUSY;
8240 nested_vmx_vmexit(vcpu, EXIT_REASON_EXCEPTION_NMI,
8241 NMI_VECTOR | INTR_TYPE_NMI_INTR |
8242 INTR_INFO_VALID_MASK, 0);
8243 /*
8244 * The NMI-triggered VM exit counts as injection:
8245 * clear this one and block further NMIs.
8246 */
8247 vcpu->arch.nmi_pending = 0;
8248 vmx_set_nmi_mask(vcpu, true);
8249 return 0;
8250 }
8251
8252 if ((kvm_cpu_has_interrupt(vcpu) || external_intr) &&
8253 nested_exit_on_intr(vcpu)) {
8254 if (vmx->nested.nested_run_pending)
8255 return -EBUSY;
8256 nested_vmx_vmexit(vcpu, EXIT_REASON_EXTERNAL_INTERRUPT, 0, 0);
8257 }
8258
8259 return 0;
8260}
8261
Jan Kiszkaf4124502014-03-07 20:03:13 +01008262static u32 vmx_get_preemption_timer_value(struct kvm_vcpu *vcpu)
8263{
8264 ktime_t remaining =
8265 hrtimer_get_remaining(&to_vmx(vcpu)->nested.preemption_timer);
8266 u64 value;
8267
8268 if (ktime_to_ns(remaining) <= 0)
8269 return 0;
8270
8271 value = ktime_to_ns(remaining) * vcpu->arch.virtual_tsc_khz;
8272 do_div(value, 1000000);
8273 return value >> VMX_MISC_EMULATED_PREEMPTION_TIMER_RATE;
8274}
8275
Nadav Har'El4704d0b2011-05-25 23:11:34 +03008276/*
8277 * prepare_vmcs12 is part of what we need to do when the nested L2 guest exits
8278 * and we want to prepare to run its L1 parent. L1 keeps a vmcs for L2 (vmcs12),
8279 * and this function updates it to reflect the changes to the guest state while
8280 * L2 was running (and perhaps made some exits which were handled directly by L0
8281 * without going back to L1), and to reflect the exit reason.
8282 * Note that we do not have to copy here all VMCS fields, just those that
8283 * could have changed by the L2 guest or the exit - i.e., the guest-state and
8284 * exit-information fields only. Other fields are modified by L1 with VMWRITE,
8285 * which already writes to vmcs12 directly.
8286 */
Jan Kiszka533558b2014-01-04 18:47:20 +01008287static void prepare_vmcs12(struct kvm_vcpu *vcpu, struct vmcs12 *vmcs12,
8288 u32 exit_reason, u32 exit_intr_info,
8289 unsigned long exit_qualification)
Nadav Har'El4704d0b2011-05-25 23:11:34 +03008290{
8291 /* update guest state fields: */
8292 vmcs12->guest_cr0 = vmcs12_guest_cr0(vcpu, vmcs12);
8293 vmcs12->guest_cr4 = vmcs12_guest_cr4(vcpu, vmcs12);
8294
8295 kvm_get_dr(vcpu, 7, (unsigned long *)&vmcs12->guest_dr7);
8296 vmcs12->guest_rsp = kvm_register_read(vcpu, VCPU_REGS_RSP);
8297 vmcs12->guest_rip = kvm_register_read(vcpu, VCPU_REGS_RIP);
8298 vmcs12->guest_rflags = vmcs_readl(GUEST_RFLAGS);
8299
8300 vmcs12->guest_es_selector = vmcs_read16(GUEST_ES_SELECTOR);
8301 vmcs12->guest_cs_selector = vmcs_read16(GUEST_CS_SELECTOR);
8302 vmcs12->guest_ss_selector = vmcs_read16(GUEST_SS_SELECTOR);
8303 vmcs12->guest_ds_selector = vmcs_read16(GUEST_DS_SELECTOR);
8304 vmcs12->guest_fs_selector = vmcs_read16(GUEST_FS_SELECTOR);
8305 vmcs12->guest_gs_selector = vmcs_read16(GUEST_GS_SELECTOR);
8306 vmcs12->guest_ldtr_selector = vmcs_read16(GUEST_LDTR_SELECTOR);
8307 vmcs12->guest_tr_selector = vmcs_read16(GUEST_TR_SELECTOR);
8308 vmcs12->guest_es_limit = vmcs_read32(GUEST_ES_LIMIT);
8309 vmcs12->guest_cs_limit = vmcs_read32(GUEST_CS_LIMIT);
8310 vmcs12->guest_ss_limit = vmcs_read32(GUEST_SS_LIMIT);
8311 vmcs12->guest_ds_limit = vmcs_read32(GUEST_DS_LIMIT);
8312 vmcs12->guest_fs_limit = vmcs_read32(GUEST_FS_LIMIT);
8313 vmcs12->guest_gs_limit = vmcs_read32(GUEST_GS_LIMIT);
8314 vmcs12->guest_ldtr_limit = vmcs_read32(GUEST_LDTR_LIMIT);
8315 vmcs12->guest_tr_limit = vmcs_read32(GUEST_TR_LIMIT);
8316 vmcs12->guest_gdtr_limit = vmcs_read32(GUEST_GDTR_LIMIT);
8317 vmcs12->guest_idtr_limit = vmcs_read32(GUEST_IDTR_LIMIT);
8318 vmcs12->guest_es_ar_bytes = vmcs_read32(GUEST_ES_AR_BYTES);
8319 vmcs12->guest_cs_ar_bytes = vmcs_read32(GUEST_CS_AR_BYTES);
8320 vmcs12->guest_ss_ar_bytes = vmcs_read32(GUEST_SS_AR_BYTES);
8321 vmcs12->guest_ds_ar_bytes = vmcs_read32(GUEST_DS_AR_BYTES);
8322 vmcs12->guest_fs_ar_bytes = vmcs_read32(GUEST_FS_AR_BYTES);
8323 vmcs12->guest_gs_ar_bytes = vmcs_read32(GUEST_GS_AR_BYTES);
8324 vmcs12->guest_ldtr_ar_bytes = vmcs_read32(GUEST_LDTR_AR_BYTES);
8325 vmcs12->guest_tr_ar_bytes = vmcs_read32(GUEST_TR_AR_BYTES);
8326 vmcs12->guest_es_base = vmcs_readl(GUEST_ES_BASE);
8327 vmcs12->guest_cs_base = vmcs_readl(GUEST_CS_BASE);
8328 vmcs12->guest_ss_base = vmcs_readl(GUEST_SS_BASE);
8329 vmcs12->guest_ds_base = vmcs_readl(GUEST_DS_BASE);
8330 vmcs12->guest_fs_base = vmcs_readl(GUEST_FS_BASE);
8331 vmcs12->guest_gs_base = vmcs_readl(GUEST_GS_BASE);
8332 vmcs12->guest_ldtr_base = vmcs_readl(GUEST_LDTR_BASE);
8333 vmcs12->guest_tr_base = vmcs_readl(GUEST_TR_BASE);
8334 vmcs12->guest_gdtr_base = vmcs_readl(GUEST_GDTR_BASE);
8335 vmcs12->guest_idtr_base = vmcs_readl(GUEST_IDTR_BASE);
8336
Nadav Har'El4704d0b2011-05-25 23:11:34 +03008337 vmcs12->guest_interruptibility_info =
8338 vmcs_read32(GUEST_INTERRUPTIBILITY_INFO);
8339 vmcs12->guest_pending_dbg_exceptions =
8340 vmcs_readl(GUEST_PENDING_DBG_EXCEPTIONS);
Jan Kiszka3edf1e62014-01-04 18:47:24 +01008341 if (vcpu->arch.mp_state == KVM_MP_STATE_HALTED)
8342 vmcs12->guest_activity_state = GUEST_ACTIVITY_HLT;
8343 else
8344 vmcs12->guest_activity_state = GUEST_ACTIVITY_ACTIVE;
Nadav Har'El4704d0b2011-05-25 23:11:34 +03008345
Jan Kiszkaf4124502014-03-07 20:03:13 +01008346 if (nested_cpu_has_preemption_timer(vmcs12)) {
8347 if (vmcs12->vm_exit_controls &
8348 VM_EXIT_SAVE_VMX_PREEMPTION_TIMER)
8349 vmcs12->vmx_preemption_timer_value =
8350 vmx_get_preemption_timer_value(vcpu);
8351 hrtimer_cancel(&to_vmx(vcpu)->nested.preemption_timer);
8352 }
Arthur Chunqi Li7854cbc2013-09-16 16:11:44 +08008353
Nadav Har'El3633cfc2013-08-05 11:07:07 +03008354 /*
8355 * In some cases (usually, nested EPT), L2 is allowed to change its
8356 * own CR3 without exiting. If it has changed it, we must keep it.
8357 * Of course, if L0 is using shadow page tables, GUEST_CR3 was defined
8358 * by L0, not L1 or L2, so we mustn't unconditionally copy it to vmcs12.
8359 *
8360 * Additionally, restore L2's PDPTR to vmcs12.
8361 */
8362 if (enable_ept) {
8363 vmcs12->guest_cr3 = vmcs_read64(GUEST_CR3);
8364 vmcs12->guest_pdptr0 = vmcs_read64(GUEST_PDPTR0);
8365 vmcs12->guest_pdptr1 = vmcs_read64(GUEST_PDPTR1);
8366 vmcs12->guest_pdptr2 = vmcs_read64(GUEST_PDPTR2);
8367 vmcs12->guest_pdptr3 = vmcs_read64(GUEST_PDPTR3);
8368 }
8369
Jan Kiszkac18911a2013-03-13 16:06:41 +01008370 vmcs12->vm_entry_controls =
8371 (vmcs12->vm_entry_controls & ~VM_ENTRY_IA32E_MODE) |
Gleb Natapov2961e8762013-11-25 15:37:13 +02008372 (vm_entry_controls_get(to_vmx(vcpu)) & VM_ENTRY_IA32E_MODE);
Jan Kiszkac18911a2013-03-13 16:06:41 +01008373
Nadav Har'El4704d0b2011-05-25 23:11:34 +03008374 /* TODO: These cannot have changed unless we have MSR bitmaps and
8375 * the relevant bit asks not to trap the change */
8376 vmcs12->guest_ia32_debugctl = vmcs_read64(GUEST_IA32_DEBUGCTL);
Jan Kiszkab8c07d52013-04-06 13:51:21 +02008377 if (vmcs12->vm_exit_controls & VM_EXIT_SAVE_IA32_PAT)
Nadav Har'El4704d0b2011-05-25 23:11:34 +03008378 vmcs12->guest_ia32_pat = vmcs_read64(GUEST_IA32_PAT);
Jan Kiszka10ba54a2013-08-08 16:26:31 +02008379 if (vmcs12->vm_exit_controls & VM_EXIT_SAVE_IA32_EFER)
8380 vmcs12->guest_ia32_efer = vcpu->arch.efer;
Nadav Har'El4704d0b2011-05-25 23:11:34 +03008381 vmcs12->guest_sysenter_cs = vmcs_read32(GUEST_SYSENTER_CS);
8382 vmcs12->guest_sysenter_esp = vmcs_readl(GUEST_SYSENTER_ESP);
8383 vmcs12->guest_sysenter_eip = vmcs_readl(GUEST_SYSENTER_EIP);
Paolo Bonzini36be0b92014-02-24 12:30:04 +01008384 if (vmx_mpx_supported())
8385 vmcs12->guest_bndcfgs = vmcs_read64(GUEST_BNDCFGS);
Nadav Har'El4704d0b2011-05-25 23:11:34 +03008386
8387 /* update exit information fields: */
8388
Jan Kiszka533558b2014-01-04 18:47:20 +01008389 vmcs12->vm_exit_reason = exit_reason;
8390 vmcs12->exit_qualification = exit_qualification;
Nadav Har'El4704d0b2011-05-25 23:11:34 +03008391
Jan Kiszka533558b2014-01-04 18:47:20 +01008392 vmcs12->vm_exit_intr_info = exit_intr_info;
Jan Kiszkac0d1c772013-04-14 12:12:50 +02008393 if ((vmcs12->vm_exit_intr_info &
8394 (INTR_INFO_VALID_MASK | INTR_INFO_DELIVER_CODE_MASK)) ==
8395 (INTR_INFO_VALID_MASK | INTR_INFO_DELIVER_CODE_MASK))
8396 vmcs12->vm_exit_intr_error_code =
8397 vmcs_read32(VM_EXIT_INTR_ERROR_CODE);
Jan Kiszka5f3d5792013-04-14 12:12:46 +02008398 vmcs12->idt_vectoring_info_field = 0;
Nadav Har'El4704d0b2011-05-25 23:11:34 +03008399 vmcs12->vm_exit_instruction_len = vmcs_read32(VM_EXIT_INSTRUCTION_LEN);
8400 vmcs12->vmx_instruction_info = vmcs_read32(VMX_INSTRUCTION_INFO);
8401
Jan Kiszka5f3d5792013-04-14 12:12:46 +02008402 if (!(vmcs12->vm_exit_reason & VMX_EXIT_REASONS_FAILED_VMENTRY)) {
8403 /* vm_entry_intr_info_field is cleared on exit. Emulate this
8404 * instead of reading the real value. */
Nadav Har'El4704d0b2011-05-25 23:11:34 +03008405 vmcs12->vm_entry_intr_info_field &= ~INTR_INFO_VALID_MASK;
Jan Kiszka5f3d5792013-04-14 12:12:46 +02008406
8407 /*
8408 * Transfer the event that L0 or L1 may wanted to inject into
8409 * L2 to IDT_VECTORING_INFO_FIELD.
8410 */
8411 vmcs12_save_pending_event(vcpu, vmcs12);
8412 }
8413
8414 /*
8415 * Drop what we picked up for L2 via vmx_complete_interrupts. It is
8416 * preserved above and would only end up incorrectly in L1.
8417 */
8418 vcpu->arch.nmi_injected = false;
8419 kvm_clear_exception_queue(vcpu);
8420 kvm_clear_interrupt_queue(vcpu);
Nadav Har'El4704d0b2011-05-25 23:11:34 +03008421}
8422
8423/*
8424 * A part of what we need to when the nested L2 guest exits and we want to
8425 * run its L1 parent, is to reset L1's guest state to the host state specified
8426 * in vmcs12.
8427 * This function is to be called not only on normal nested exit, but also on
8428 * a nested entry failure, as explained in Intel's spec, 3B.23.7 ("VM-Entry
8429 * Failures During or After Loading Guest State").
8430 * This function should be called when the active VMCS is L1's (vmcs01).
8431 */
Jan Kiszka733568f2013-02-23 15:07:47 +01008432static void load_vmcs12_host_state(struct kvm_vcpu *vcpu,
8433 struct vmcs12 *vmcs12)
Nadav Har'El4704d0b2011-05-25 23:11:34 +03008434{
Arthur Chunqi Li21feb4e2013-07-15 16:04:08 +08008435 struct kvm_segment seg;
8436
Nadav Har'El4704d0b2011-05-25 23:11:34 +03008437 if (vmcs12->vm_exit_controls & VM_EXIT_LOAD_IA32_EFER)
8438 vcpu->arch.efer = vmcs12->host_ia32_efer;
Jan Kiszkad1fa0352013-04-14 12:44:54 +02008439 else if (vmcs12->vm_exit_controls & VM_EXIT_HOST_ADDR_SPACE_SIZE)
Nadav Har'El4704d0b2011-05-25 23:11:34 +03008440 vcpu->arch.efer |= (EFER_LMA | EFER_LME);
8441 else
8442 vcpu->arch.efer &= ~(EFER_LMA | EFER_LME);
8443 vmx_set_efer(vcpu, vcpu->arch.efer);
8444
8445 kvm_register_write(vcpu, VCPU_REGS_RSP, vmcs12->host_rsp);
8446 kvm_register_write(vcpu, VCPU_REGS_RIP, vmcs12->host_rip);
H. Peter Anvin1adfa762013-04-27 16:10:11 -07008447 vmx_set_rflags(vcpu, X86_EFLAGS_FIXED);
Nadav Har'El4704d0b2011-05-25 23:11:34 +03008448 /*
8449 * Note that calling vmx_set_cr0 is important, even if cr0 hasn't
8450 * actually changed, because it depends on the current state of
8451 * fpu_active (which may have changed).
8452 * Note that vmx_set_cr0 refers to efer set above.
8453 */
Jan Kiszka9e3e4db2013-09-03 21:11:45 +02008454 vmx_set_cr0(vcpu, vmcs12->host_cr0);
Nadav Har'El4704d0b2011-05-25 23:11:34 +03008455 /*
8456 * If we did fpu_activate()/fpu_deactivate() during L2's run, we need
8457 * to apply the same changes to L1's vmcs. We just set cr0 correctly,
8458 * but we also need to update cr0_guest_host_mask and exception_bitmap.
8459 */
8460 update_exception_bitmap(vcpu);
8461 vcpu->arch.cr0_guest_owned_bits = (vcpu->fpu_active ? X86_CR0_TS : 0);
8462 vmcs_writel(CR0_GUEST_HOST_MASK, ~vcpu->arch.cr0_guest_owned_bits);
8463
8464 /*
8465 * Note that CR4_GUEST_HOST_MASK is already set in the original vmcs01
8466 * (KVM doesn't change it)- no reason to call set_cr4_guest_host_mask();
8467 */
8468 vcpu->arch.cr4_guest_owned_bits = ~vmcs_readl(CR4_GUEST_HOST_MASK);
8469 kvm_set_cr4(vcpu, vmcs12->host_cr4);
8470
Jan Kiszka29bf08f2013-12-28 16:31:52 +01008471 nested_ept_uninit_mmu_context(vcpu);
Nadav Har'El155a97a2013-08-05 11:07:16 +03008472
Nadav Har'El4704d0b2011-05-25 23:11:34 +03008473 kvm_set_cr3(vcpu, vmcs12->host_cr3);
8474 kvm_mmu_reset_context(vcpu);
8475
Gleb Natapovfeaf0c7d2013-09-25 12:51:36 +03008476 if (!enable_ept)
8477 vcpu->arch.walk_mmu->inject_page_fault = kvm_inject_page_fault;
8478
Nadav Har'El4704d0b2011-05-25 23:11:34 +03008479 if (enable_vpid) {
8480 /*
8481 * Trivially support vpid by letting L2s share their parent
8482 * L1's vpid. TODO: move to a more elaborate solution, giving
8483 * each L2 its own vpid and exposing the vpid feature to L1.
8484 */
8485 vmx_flush_tlb(vcpu);
8486 }
8487
8488
8489 vmcs_write32(GUEST_SYSENTER_CS, vmcs12->host_ia32_sysenter_cs);
8490 vmcs_writel(GUEST_SYSENTER_ESP, vmcs12->host_ia32_sysenter_esp);
8491 vmcs_writel(GUEST_SYSENTER_EIP, vmcs12->host_ia32_sysenter_eip);
8492 vmcs_writel(GUEST_IDTR_BASE, vmcs12->host_idtr_base);
8493 vmcs_writel(GUEST_GDTR_BASE, vmcs12->host_gdtr_base);
Nadav Har'El4704d0b2011-05-25 23:11:34 +03008494
Paolo Bonzini36be0b92014-02-24 12:30:04 +01008495 /* If not VM_EXIT_CLEAR_BNDCFGS, the L2 value propagates to L1. */
8496 if (vmcs12->vm_exit_controls & VM_EXIT_CLEAR_BNDCFGS)
8497 vmcs_write64(GUEST_BNDCFGS, 0);
8498
Jan Kiszka44811c02013-08-04 17:17:27 +02008499 if (vmcs12->vm_exit_controls & VM_EXIT_LOAD_IA32_PAT) {
Nadav Har'El4704d0b2011-05-25 23:11:34 +03008500 vmcs_write64(GUEST_IA32_PAT, vmcs12->host_ia32_pat);
Jan Kiszka44811c02013-08-04 17:17:27 +02008501 vcpu->arch.pat = vmcs12->host_ia32_pat;
8502 }
Nadav Har'El4704d0b2011-05-25 23:11:34 +03008503 if (vmcs12->vm_exit_controls & VM_EXIT_LOAD_IA32_PERF_GLOBAL_CTRL)
8504 vmcs_write64(GUEST_IA32_PERF_GLOBAL_CTRL,
8505 vmcs12->host_ia32_perf_global_ctrl);
Jan Kiszka503cd0c2013-03-03 13:05:44 +01008506
Arthur Chunqi Li21feb4e2013-07-15 16:04:08 +08008507 /* Set L1 segment info according to Intel SDM
8508 27.5.2 Loading Host Segment and Descriptor-Table Registers */
8509 seg = (struct kvm_segment) {
8510 .base = 0,
8511 .limit = 0xFFFFFFFF,
8512 .selector = vmcs12->host_cs_selector,
8513 .type = 11,
8514 .present = 1,
8515 .s = 1,
8516 .g = 1
8517 };
8518 if (vmcs12->vm_exit_controls & VM_EXIT_HOST_ADDR_SPACE_SIZE)
8519 seg.l = 1;
8520 else
8521 seg.db = 1;
8522 vmx_set_segment(vcpu, &seg, VCPU_SREG_CS);
8523 seg = (struct kvm_segment) {
8524 .base = 0,
8525 .limit = 0xFFFFFFFF,
8526 .type = 3,
8527 .present = 1,
8528 .s = 1,
8529 .db = 1,
8530 .g = 1
8531 };
8532 seg.selector = vmcs12->host_ds_selector;
8533 vmx_set_segment(vcpu, &seg, VCPU_SREG_DS);
8534 seg.selector = vmcs12->host_es_selector;
8535 vmx_set_segment(vcpu, &seg, VCPU_SREG_ES);
8536 seg.selector = vmcs12->host_ss_selector;
8537 vmx_set_segment(vcpu, &seg, VCPU_SREG_SS);
8538 seg.selector = vmcs12->host_fs_selector;
8539 seg.base = vmcs12->host_fs_base;
8540 vmx_set_segment(vcpu, &seg, VCPU_SREG_FS);
8541 seg.selector = vmcs12->host_gs_selector;
8542 seg.base = vmcs12->host_gs_base;
8543 vmx_set_segment(vcpu, &seg, VCPU_SREG_GS);
8544 seg = (struct kvm_segment) {
Gleb Natapov205befd2013-08-04 15:08:06 +03008545 .base = vmcs12->host_tr_base,
Arthur Chunqi Li21feb4e2013-07-15 16:04:08 +08008546 .limit = 0x67,
8547 .selector = vmcs12->host_tr_selector,
8548 .type = 11,
8549 .present = 1
8550 };
8551 vmx_set_segment(vcpu, &seg, VCPU_SREG_TR);
8552
Jan Kiszka503cd0c2013-03-03 13:05:44 +01008553 kvm_set_dr(vcpu, 7, 0x400);
8554 vmcs_write64(GUEST_IA32_DEBUGCTL, 0);
Nadav Har'El4704d0b2011-05-25 23:11:34 +03008555}
8556
8557/*
8558 * Emulate an exit from nested guest (L2) to L1, i.e., prepare to run L1
8559 * and modify vmcs12 to make it see what it would expect to see there if
8560 * L2 was its real guest. Must only be called when in L2 (is_guest_mode())
8561 */
Jan Kiszka533558b2014-01-04 18:47:20 +01008562static void nested_vmx_vmexit(struct kvm_vcpu *vcpu, u32 exit_reason,
8563 u32 exit_intr_info,
8564 unsigned long exit_qualification)
Nadav Har'El4704d0b2011-05-25 23:11:34 +03008565{
8566 struct vcpu_vmx *vmx = to_vmx(vcpu);
8567 int cpu;
8568 struct vmcs12 *vmcs12 = get_vmcs12(vcpu);
8569
Jan Kiszka5f3d5792013-04-14 12:12:46 +02008570 /* trying to cancel vmlaunch/vmresume is a bug */
8571 WARN_ON_ONCE(vmx->nested.nested_run_pending);
8572
Nadav Har'El4704d0b2011-05-25 23:11:34 +03008573 leave_guest_mode(vcpu);
Jan Kiszka533558b2014-01-04 18:47:20 +01008574 prepare_vmcs12(vcpu, vmcs12, exit_reason, exit_intr_info,
8575 exit_qualification);
Nadav Har'El4704d0b2011-05-25 23:11:34 +03008576
Bandan Das77b0f5d2014-04-19 18:17:45 -04008577 if ((exit_reason == EXIT_REASON_EXTERNAL_INTERRUPT)
8578 && nested_exit_intr_ack_set(vcpu)) {
8579 int irq = kvm_cpu_get_interrupt(vcpu);
8580 WARN_ON(irq < 0);
8581 vmcs12->vm_exit_intr_info = irq |
8582 INTR_INFO_VALID_MASK | INTR_TYPE_EXT_INTR;
8583 }
8584
Jan Kiszka542060e2014-01-04 18:47:21 +01008585 trace_kvm_nested_vmexit_inject(vmcs12->vm_exit_reason,
8586 vmcs12->exit_qualification,
8587 vmcs12->idt_vectoring_info_field,
8588 vmcs12->vm_exit_intr_info,
8589 vmcs12->vm_exit_intr_error_code,
8590 KVM_ISA_VMX);
Nadav Har'El4704d0b2011-05-25 23:11:34 +03008591
8592 cpu = get_cpu();
8593 vmx->loaded_vmcs = &vmx->vmcs01;
8594 vmx_vcpu_put(vcpu);
8595 vmx_vcpu_load(vcpu, cpu);
8596 vcpu->cpu = cpu;
8597 put_cpu();
8598
Gleb Natapov2961e8762013-11-25 15:37:13 +02008599 vm_entry_controls_init(vmx, vmcs_read32(VM_ENTRY_CONTROLS));
8600 vm_exit_controls_init(vmx, vmcs_read32(VM_EXIT_CONTROLS));
Jan Kiszka36c3cc42013-02-23 22:35:37 +01008601 vmx_segment_cache_clear(vmx);
8602
Nadav Har'El4704d0b2011-05-25 23:11:34 +03008603 /* if no vmcs02 cache requested, remove the one we used */
8604 if (VMCS02_POOL_SIZE == 0)
8605 nested_free_vmcs02(vmx, vmx->nested.current_vmptr);
8606
8607 load_vmcs12_host_state(vcpu, vmcs12);
8608
Nadav Har'El27fc51b2011-08-02 15:54:52 +03008609 /* Update TSC_OFFSET if TSC was changed while L2 ran */
Nadav Har'El4704d0b2011-05-25 23:11:34 +03008610 vmcs_write64(TSC_OFFSET, vmx->nested.vmcs01_tsc_offset);
8611
8612 /* This is needed for same reason as it was needed in prepare_vmcs02 */
8613 vmx->host_rsp = 0;
8614
8615 /* Unpin physical memory we referred to in vmcs02 */
8616 if (vmx->nested.apic_access_page) {
8617 nested_release_page(vmx->nested.apic_access_page);
8618 vmx->nested.apic_access_page = 0;
8619 }
8620
8621 /*
8622 * Exiting from L2 to L1, we're now back to L1 which thinks it just
8623 * finished a VMLAUNCH or VMRESUME instruction, so we need to set the
8624 * success or failure flag accordingly.
8625 */
8626 if (unlikely(vmx->fail)) {
8627 vmx->fail = 0;
8628 nested_vmx_failValid(vcpu, vmcs_read32(VM_INSTRUCTION_ERROR));
8629 } else
8630 nested_vmx_succeed(vcpu);
Abel Gordon012f83c2013-04-18 14:39:25 +03008631 if (enable_shadow_vmcs)
8632 vmx->nested.sync_shadow_vmcs = true;
Jan Kiszkab6b8a142014-03-07 20:03:12 +01008633
8634 /* in case we halted in L2 */
8635 vcpu->arch.mp_state = KVM_MP_STATE_RUNNABLE;
Nadav Har'El4704d0b2011-05-25 23:11:34 +03008636}
8637
Nadav Har'El7c177932011-05-25 23:12:04 +03008638/*
Jan Kiszka42124922014-01-04 18:47:19 +01008639 * Forcibly leave nested mode in order to be able to reset the VCPU later on.
8640 */
8641static void vmx_leave_nested(struct kvm_vcpu *vcpu)
8642{
8643 if (is_guest_mode(vcpu))
Jan Kiszka533558b2014-01-04 18:47:20 +01008644 nested_vmx_vmexit(vcpu, -1, 0, 0);
Jan Kiszka42124922014-01-04 18:47:19 +01008645 free_nested(to_vmx(vcpu));
8646}
8647
8648/*
Nadav Har'El7c177932011-05-25 23:12:04 +03008649 * L1's failure to enter L2 is a subset of a normal exit, as explained in
8650 * 23.7 "VM-entry failures during or after loading guest state" (this also
8651 * lists the acceptable exit-reason and exit-qualification parameters).
8652 * It should only be called before L2 actually succeeded to run, and when
8653 * vmcs01 is current (it doesn't leave_guest_mode() or switch vmcss).
8654 */
8655static void nested_vmx_entry_failure(struct kvm_vcpu *vcpu,
8656 struct vmcs12 *vmcs12,
8657 u32 reason, unsigned long qualification)
8658{
8659 load_vmcs12_host_state(vcpu, vmcs12);
8660 vmcs12->vm_exit_reason = reason | VMX_EXIT_REASONS_FAILED_VMENTRY;
8661 vmcs12->exit_qualification = qualification;
8662 nested_vmx_succeed(vcpu);
Abel Gordon012f83c2013-04-18 14:39:25 +03008663 if (enable_shadow_vmcs)
8664 to_vmx(vcpu)->nested.sync_shadow_vmcs = true;
Nadav Har'El7c177932011-05-25 23:12:04 +03008665}
8666
Joerg Roedel8a76d7f2011-04-04 12:39:27 +02008667static int vmx_check_intercept(struct kvm_vcpu *vcpu,
8668 struct x86_instruction_info *info,
8669 enum x86_intercept_stage stage)
8670{
8671 return X86EMUL_CONTINUE;
8672}
8673
Christian Ehrhardtcbdd1be2007-09-09 15:41:59 +03008674static struct kvm_x86_ops vmx_x86_ops = {
Avi Kivity6aa8b732006-12-10 02:21:36 -08008675 .cpu_has_kvm_support = cpu_has_kvm_support,
8676 .disabled_by_bios = vmx_disabled_by_bios,
8677 .hardware_setup = hardware_setup,
8678 .hardware_unsetup = hardware_unsetup,
Yang, Sheng002c7f72007-07-31 14:23:01 +03008679 .check_processor_compatibility = vmx_check_processor_compat,
Avi Kivity6aa8b732006-12-10 02:21:36 -08008680 .hardware_enable = hardware_enable,
8681 .hardware_disable = hardware_disable,
Sheng Yang04547152009-04-01 15:52:31 +08008682 .cpu_has_accelerated_tpr = report_flexpriority,
Avi Kivity6aa8b732006-12-10 02:21:36 -08008683
8684 .vcpu_create = vmx_create_vcpu,
8685 .vcpu_free = vmx_free_vcpu,
Avi Kivity04d2cc72007-09-10 18:10:54 +03008686 .vcpu_reset = vmx_vcpu_reset,
Avi Kivity6aa8b732006-12-10 02:21:36 -08008687
Avi Kivity04d2cc72007-09-10 18:10:54 +03008688 .prepare_guest_switch = vmx_save_host_state,
Avi Kivity6aa8b732006-12-10 02:21:36 -08008689 .vcpu_load = vmx_vcpu_load,
8690 .vcpu_put = vmx_vcpu_put,
8691
Jan Kiszkac8639012012-09-21 05:42:55 +02008692 .update_db_bp_intercept = update_exception_bitmap,
Avi Kivity6aa8b732006-12-10 02:21:36 -08008693 .get_msr = vmx_get_msr,
8694 .set_msr = vmx_set_msr,
8695 .get_segment_base = vmx_get_segment_base,
8696 .get_segment = vmx_get_segment,
8697 .set_segment = vmx_set_segment,
Izik Eidus2e4d2652008-03-24 19:38:34 +02008698 .get_cpl = vmx_get_cpl,
Avi Kivity6aa8b732006-12-10 02:21:36 -08008699 .get_cs_db_l_bits = vmx_get_cs_db_l_bits,
Avi Kivitye8467fd2009-12-29 18:43:06 +02008700 .decache_cr0_guest_bits = vmx_decache_cr0_guest_bits,
Avi Kivityaff48ba2010-12-05 18:56:11 +02008701 .decache_cr3 = vmx_decache_cr3,
Anthony Liguori25c4c272007-04-27 09:29:21 +03008702 .decache_cr4_guest_bits = vmx_decache_cr4_guest_bits,
Avi Kivity6aa8b732006-12-10 02:21:36 -08008703 .set_cr0 = vmx_set_cr0,
Avi Kivity6aa8b732006-12-10 02:21:36 -08008704 .set_cr3 = vmx_set_cr3,
8705 .set_cr4 = vmx_set_cr4,
Avi Kivity6aa8b732006-12-10 02:21:36 -08008706 .set_efer = vmx_set_efer,
Avi Kivity6aa8b732006-12-10 02:21:36 -08008707 .get_idt = vmx_get_idt,
8708 .set_idt = vmx_set_idt,
8709 .get_gdt = vmx_get_gdt,
8710 .set_gdt = vmx_set_gdt,
Jan Kiszka73aaf249e2014-01-04 18:47:16 +01008711 .get_dr6 = vmx_get_dr6,
8712 .set_dr6 = vmx_set_dr6,
Gleb Natapov020df072010-04-13 10:05:23 +03008713 .set_dr7 = vmx_set_dr7,
Paolo Bonzini81908bf2014-02-21 10:32:27 +01008714 .sync_dirty_debug_regs = vmx_sync_dirty_debug_regs,
Marcelo Tosatti5fdbf972008-06-27 14:58:02 -03008715 .cache_reg = vmx_cache_reg,
Avi Kivity6aa8b732006-12-10 02:21:36 -08008716 .get_rflags = vmx_get_rflags,
8717 .set_rflags = vmx_set_rflags,
Avi Kivityebcbab42010-02-07 11:56:52 +02008718 .fpu_activate = vmx_fpu_activate,
Avi Kivity02daab22009-12-30 12:40:26 +02008719 .fpu_deactivate = vmx_fpu_deactivate,
Avi Kivity6aa8b732006-12-10 02:21:36 -08008720
8721 .tlb_flush = vmx_flush_tlb,
Avi Kivity6aa8b732006-12-10 02:21:36 -08008722
Avi Kivity6aa8b732006-12-10 02:21:36 -08008723 .run = vmx_vcpu_run,
Avi Kivity6062d012009-03-23 17:35:17 +02008724 .handle_exit = vmx_handle_exit,
Avi Kivity6aa8b732006-12-10 02:21:36 -08008725 .skip_emulated_instruction = skip_emulated_instruction,
Glauber Costa2809f5d2009-05-12 16:21:05 -04008726 .set_interrupt_shadow = vmx_set_interrupt_shadow,
8727 .get_interrupt_shadow = vmx_get_interrupt_shadow,
Ingo Molnar102d8322007-02-19 14:37:47 +02008728 .patch_hypercall = vmx_patch_hypercall,
Eddie Dong2a8067f2007-08-06 16:29:07 +03008729 .set_irq = vmx_inject_irq,
Gleb Natapov95ba8273132009-04-21 17:45:08 +03008730 .set_nmi = vmx_inject_nmi,
Avi Kivity298101d2007-11-25 13:41:11 +02008731 .queue_exception = vmx_queue_exception,
Avi Kivityb463a6f2010-07-20 15:06:17 +03008732 .cancel_injection = vmx_cancel_injection,
Gleb Natapov78646122009-03-23 12:12:11 +02008733 .interrupt_allowed = vmx_interrupt_allowed,
Gleb Natapov95ba8273132009-04-21 17:45:08 +03008734 .nmi_allowed = vmx_nmi_allowed,
Jan Kiszka3cfc3092009-11-12 01:04:25 +01008735 .get_nmi_mask = vmx_get_nmi_mask,
8736 .set_nmi_mask = vmx_set_nmi_mask,
Gleb Natapov95ba8273132009-04-21 17:45:08 +03008737 .enable_nmi_window = enable_nmi_window,
8738 .enable_irq_window = enable_irq_window,
8739 .update_cr8_intercept = update_cr8_intercept,
Yang Zhang8d146952013-01-25 10:18:50 +08008740 .set_virtual_x2apic_mode = vmx_set_virtual_x2apic_mode,
Yang Zhangc7c9c562013-01-25 10:18:51 +08008741 .vm_has_apicv = vmx_vm_has_apicv,
8742 .load_eoi_exitmap = vmx_load_eoi_exitmap,
8743 .hwapic_irr_update = vmx_hwapic_irr_update,
8744 .hwapic_isr_update = vmx_hwapic_isr_update,
Yang Zhanga20ed542013-04-11 19:25:15 +08008745 .sync_pir_to_irr = vmx_sync_pir_to_irr,
8746 .deliver_posted_interrupt = vmx_deliver_posted_interrupt,
Gleb Natapov95ba8273132009-04-21 17:45:08 +03008747
Izik Eiduscbc94022007-10-25 00:29:55 +02008748 .set_tss_addr = vmx_set_tss_addr,
Sheng Yang67253af2008-04-25 10:20:22 +08008749 .get_tdp_level = get_ept_level,
Sheng Yang4b12f0d2009-04-27 20:35:42 +08008750 .get_mt_mask = vmx_get_mt_mask,
Marcelo Tosatti229456f2009-06-17 09:22:14 -03008751
Avi Kivity586f9602010-11-18 13:09:54 +02008752 .get_exit_info = vmx_get_exit_info,
Avi Kivity586f9602010-11-18 13:09:54 +02008753
Sheng Yang17cc3932010-01-05 19:02:27 +08008754 .get_lpage_level = vmx_get_lpage_level,
Sheng Yang0e851882009-12-18 16:48:46 +08008755
8756 .cpuid_update = vmx_cpuid_update,
Sheng Yang4e47c7a2009-12-18 16:48:47 +08008757
8758 .rdtscp_supported = vmx_rdtscp_supported,
Mao, Junjiead756a12012-07-02 01:18:48 +00008759 .invpcid_supported = vmx_invpcid_supported,
Joerg Roedeld4330ef2010-04-22 12:33:11 +02008760
8761 .set_supported_cpuid = vmx_set_supported_cpuid,
Sheng Yangf5f48ee2010-06-30 12:25:15 +08008762
8763 .has_wbinvd_exit = cpu_has_vmx_wbinvd_exit,
Zachary Amsden99e3e302010-08-19 22:07:17 -10008764
Joerg Roedel4051b182011-03-25 09:44:49 +01008765 .set_tsc_khz = vmx_set_tsc_khz,
Will Auldba904632012-11-29 12:42:50 -08008766 .read_tsc_offset = vmx_read_tsc_offset,
Zachary Amsden99e3e302010-08-19 22:07:17 -10008767 .write_tsc_offset = vmx_write_tsc_offset,
Zachary Amsdene48672f2010-08-19 22:07:23 -10008768 .adjust_tsc_offset = vmx_adjust_tsc_offset,
Joerg Roedel857e4092011-03-25 09:44:50 +01008769 .compute_tsc_offset = vmx_compute_tsc_offset,
Nadav Har'Eld5c17852011-08-02 15:54:20 +03008770 .read_l1_tsc = vmx_read_l1_tsc,
Joerg Roedel1c97f0a2010-09-10 17:30:41 +02008771
8772 .set_tdp_cr3 = vmx_set_cr3,
Joerg Roedel8a76d7f2011-04-04 12:39:27 +02008773
8774 .check_intercept = vmx_check_intercept,
Yang Zhanga547c6d2013-04-11 19:25:10 +08008775 .handle_external_intr = vmx_handle_external_intr,
Liu, Jinsongda8999d2014-02-24 10:55:46 +00008776 .mpx_supported = vmx_mpx_supported,
Jan Kiszkab6b8a142014-03-07 20:03:12 +01008777
8778 .check_nested_events = vmx_check_nested_events,
Avi Kivity6aa8b732006-12-10 02:21:36 -08008779};
8780
8781static int __init vmx_init(void)
8782{
Yang Zhang8d146952013-01-25 10:18:50 +08008783 int r, i, msr;
Avi Kivity26bb0982009-09-07 11:14:12 +03008784
8785 rdmsrl_safe(MSR_EFER, &host_efer);
8786
8787 for (i = 0; i < NR_VMX_MSR; ++i)
8788 kvm_define_shared_msr(i, vmx_msr_index[i]);
He, Qingfdef3ad2007-04-30 09:45:24 +03008789
Avi Kivity3e7c73e2009-02-24 21:46:19 +02008790 vmx_io_bitmap_a = (unsigned long *)__get_free_page(GFP_KERNEL);
He, Qingfdef3ad2007-04-30 09:45:24 +03008791 if (!vmx_io_bitmap_a)
8792 return -ENOMEM;
8793
Guo Chao2106a542012-06-15 11:31:56 +08008794 r = -ENOMEM;
8795
Avi Kivity3e7c73e2009-02-24 21:46:19 +02008796 vmx_io_bitmap_b = (unsigned long *)__get_free_page(GFP_KERNEL);
Guo Chao2106a542012-06-15 11:31:56 +08008797 if (!vmx_io_bitmap_b)
He, Qingfdef3ad2007-04-30 09:45:24 +03008798 goto out;
He, Qingfdef3ad2007-04-30 09:45:24 +03008799
Avi Kivity58972972009-02-24 22:26:47 +02008800 vmx_msr_bitmap_legacy = (unsigned long *)__get_free_page(GFP_KERNEL);
Guo Chao2106a542012-06-15 11:31:56 +08008801 if (!vmx_msr_bitmap_legacy)
Sheng Yang25c5f222008-03-28 13:18:56 +08008802 goto out1;
Guo Chao2106a542012-06-15 11:31:56 +08008803
Yang Zhang8d146952013-01-25 10:18:50 +08008804 vmx_msr_bitmap_legacy_x2apic =
8805 (unsigned long *)__get_free_page(GFP_KERNEL);
8806 if (!vmx_msr_bitmap_legacy_x2apic)
8807 goto out2;
Sheng Yang25c5f222008-03-28 13:18:56 +08008808
Avi Kivity58972972009-02-24 22:26:47 +02008809 vmx_msr_bitmap_longmode = (unsigned long *)__get_free_page(GFP_KERNEL);
Guo Chao2106a542012-06-15 11:31:56 +08008810 if (!vmx_msr_bitmap_longmode)
Yang Zhang8d146952013-01-25 10:18:50 +08008811 goto out3;
Guo Chao2106a542012-06-15 11:31:56 +08008812
Yang Zhang8d146952013-01-25 10:18:50 +08008813 vmx_msr_bitmap_longmode_x2apic =
8814 (unsigned long *)__get_free_page(GFP_KERNEL);
8815 if (!vmx_msr_bitmap_longmode_x2apic)
8816 goto out4;
Abel Gordon4607c2d2013-04-18 14:35:55 +03008817 vmx_vmread_bitmap = (unsigned long *)__get_free_page(GFP_KERNEL);
8818 if (!vmx_vmread_bitmap)
8819 goto out5;
8820
8821 vmx_vmwrite_bitmap = (unsigned long *)__get_free_page(GFP_KERNEL);
8822 if (!vmx_vmwrite_bitmap)
8823 goto out6;
8824
8825 memset(vmx_vmread_bitmap, 0xff, PAGE_SIZE);
8826 memset(vmx_vmwrite_bitmap, 0xff, PAGE_SIZE);
8827 /* shadowed read/write fields */
8828 for (i = 0; i < max_shadow_read_write_fields; i++) {
8829 clear_bit(shadow_read_write_fields[i], vmx_vmwrite_bitmap);
8830 clear_bit(shadow_read_write_fields[i], vmx_vmread_bitmap);
8831 }
8832 /* shadowed read only fields */
8833 for (i = 0; i < max_shadow_read_only_fields; i++)
8834 clear_bit(shadow_read_only_fields[i], vmx_vmread_bitmap);
Avi Kivity58972972009-02-24 22:26:47 +02008835
He, Qingfdef3ad2007-04-30 09:45:24 +03008836 /*
8837 * Allow direct access to the PC debug port (it is often used for I/O
8838 * delays, but the vmexits simply slow things down).
8839 */
Avi Kivity3e7c73e2009-02-24 21:46:19 +02008840 memset(vmx_io_bitmap_a, 0xff, PAGE_SIZE);
8841 clear_bit(0x80, vmx_io_bitmap_a);
He, Qingfdef3ad2007-04-30 09:45:24 +03008842
Avi Kivity3e7c73e2009-02-24 21:46:19 +02008843 memset(vmx_io_bitmap_b, 0xff, PAGE_SIZE);
He, Qingfdef3ad2007-04-30 09:45:24 +03008844
Avi Kivity58972972009-02-24 22:26:47 +02008845 memset(vmx_msr_bitmap_legacy, 0xff, PAGE_SIZE);
8846 memset(vmx_msr_bitmap_longmode, 0xff, PAGE_SIZE);
Sheng Yang25c5f222008-03-28 13:18:56 +08008847
Sheng Yang2384d2b2008-01-17 15:14:33 +08008848 set_bit(0, vmx_vpid_bitmap); /* 0 is reserved for host */
8849
Avi Kivity0ee75be2010-04-28 15:39:01 +03008850 r = kvm_init(&vmx_x86_ops, sizeof(struct vcpu_vmx),
8851 __alignof__(struct vcpu_vmx), THIS_MODULE);
He, Qingfdef3ad2007-04-30 09:45:24 +03008852 if (r)
Abel Gordon4607c2d2013-04-18 14:35:55 +03008853 goto out7;
Sheng Yang25c5f222008-03-28 13:18:56 +08008854
Zhang Yanfei8f536b72012-12-06 23:43:34 +08008855#ifdef CONFIG_KEXEC
8856 rcu_assign_pointer(crash_vmclear_loaded_vmcss,
8857 crash_vmclear_local_loaded_vmcss);
8858#endif
8859
Avi Kivity58972972009-02-24 22:26:47 +02008860 vmx_disable_intercept_for_msr(MSR_FS_BASE, false);
8861 vmx_disable_intercept_for_msr(MSR_GS_BASE, false);
8862 vmx_disable_intercept_for_msr(MSR_KERNEL_GS_BASE, true);
8863 vmx_disable_intercept_for_msr(MSR_IA32_SYSENTER_CS, false);
8864 vmx_disable_intercept_for_msr(MSR_IA32_SYSENTER_ESP, false);
8865 vmx_disable_intercept_for_msr(MSR_IA32_SYSENTER_EIP, false);
Liu, Jinsongda8999d2014-02-24 10:55:46 +00008866 vmx_disable_intercept_for_msr(MSR_IA32_BNDCFGS, true);
8867
Yang Zhang8d146952013-01-25 10:18:50 +08008868 memcpy(vmx_msr_bitmap_legacy_x2apic,
8869 vmx_msr_bitmap_legacy, PAGE_SIZE);
8870 memcpy(vmx_msr_bitmap_longmode_x2apic,
8871 vmx_msr_bitmap_longmode, PAGE_SIZE);
8872
Yang Zhang01e439b2013-04-11 19:25:12 +08008873 if (enable_apicv) {
Yang Zhang8d146952013-01-25 10:18:50 +08008874 for (msr = 0x800; msr <= 0x8ff; msr++)
8875 vmx_disable_intercept_msr_read_x2apic(msr);
8876
8877 /* According SDM, in x2apic mode, the whole id reg is used.
8878 * But in KVM, it only use the highest eight bits. Need to
8879 * intercept it */
8880 vmx_enable_intercept_msr_read_x2apic(0x802);
8881 /* TMCCT */
8882 vmx_enable_intercept_msr_read_x2apic(0x839);
8883 /* TPR */
8884 vmx_disable_intercept_msr_write_x2apic(0x808);
Yang Zhangc7c9c562013-01-25 10:18:51 +08008885 /* EOI */
8886 vmx_disable_intercept_msr_write_x2apic(0x80b);
8887 /* SELF-IPI */
8888 vmx_disable_intercept_msr_write_x2apic(0x83f);
Yang Zhang8d146952013-01-25 10:18:50 +08008889 }
He, Qingfdef3ad2007-04-30 09:45:24 +03008890
Avi Kivity089d0342009-03-23 18:26:32 +02008891 if (enable_ept) {
Xudong Hao3f6d8c82012-05-22 11:23:15 +08008892 kvm_mmu_set_mask_ptes(0ull,
8893 (enable_ept_ad_bits) ? VMX_EPT_ACCESS_BIT : 0ull,
8894 (enable_ept_ad_bits) ? VMX_EPT_DIRTY_BIT : 0ull,
8895 0ull, VMX_EPT_EXECUTABLE_MASK);
Xiao Guangrongce88dec2011-07-12 03:33:44 +08008896 ept_set_mmio_spte_mask();
Sheng Yang5fdbcb92008-07-16 09:25:40 +08008897 kvm_enable_tdp();
8898 } else
8899 kvm_disable_tdp();
Sheng Yang14394422008-04-28 12:24:45 +08008900
He, Qingfdef3ad2007-04-30 09:45:24 +03008901 return 0;
8902
Abel Gordon4607c2d2013-04-18 14:35:55 +03008903out7:
8904 free_page((unsigned long)vmx_vmwrite_bitmap);
8905out6:
8906 free_page((unsigned long)vmx_vmread_bitmap);
Yang Zhang458f2122013-04-08 15:26:33 +08008907out5:
8908 free_page((unsigned long)vmx_msr_bitmap_longmode_x2apic);
Yang Zhang8d146952013-01-25 10:18:50 +08008909out4:
Avi Kivity58972972009-02-24 22:26:47 +02008910 free_page((unsigned long)vmx_msr_bitmap_longmode);
Yang Zhang8d146952013-01-25 10:18:50 +08008911out3:
8912 free_page((unsigned long)vmx_msr_bitmap_legacy_x2apic);
Sheng Yang25c5f222008-03-28 13:18:56 +08008913out2:
Avi Kivity58972972009-02-24 22:26:47 +02008914 free_page((unsigned long)vmx_msr_bitmap_legacy);
He, Qingfdef3ad2007-04-30 09:45:24 +03008915out1:
Avi Kivity3e7c73e2009-02-24 21:46:19 +02008916 free_page((unsigned long)vmx_io_bitmap_b);
He, Qingfdef3ad2007-04-30 09:45:24 +03008917out:
Avi Kivity3e7c73e2009-02-24 21:46:19 +02008918 free_page((unsigned long)vmx_io_bitmap_a);
He, Qingfdef3ad2007-04-30 09:45:24 +03008919 return r;
Avi Kivity6aa8b732006-12-10 02:21:36 -08008920}
8921
8922static void __exit vmx_exit(void)
8923{
Yang Zhang8d146952013-01-25 10:18:50 +08008924 free_page((unsigned long)vmx_msr_bitmap_legacy_x2apic);
8925 free_page((unsigned long)vmx_msr_bitmap_longmode_x2apic);
Avi Kivity58972972009-02-24 22:26:47 +02008926 free_page((unsigned long)vmx_msr_bitmap_legacy);
8927 free_page((unsigned long)vmx_msr_bitmap_longmode);
Avi Kivity3e7c73e2009-02-24 21:46:19 +02008928 free_page((unsigned long)vmx_io_bitmap_b);
8929 free_page((unsigned long)vmx_io_bitmap_a);
Abel Gordon4607c2d2013-04-18 14:35:55 +03008930 free_page((unsigned long)vmx_vmwrite_bitmap);
8931 free_page((unsigned long)vmx_vmread_bitmap);
He, Qingfdef3ad2007-04-30 09:45:24 +03008932
Zhang Yanfei8f536b72012-12-06 23:43:34 +08008933#ifdef CONFIG_KEXEC
8934 rcu_assign_pointer(crash_vmclear_loaded_vmcss, NULL);
8935 synchronize_rcu();
8936#endif
8937
Zhang Xiantaocb498ea2007-11-14 20:39:31 +08008938 kvm_exit();
Avi Kivity6aa8b732006-12-10 02:21:36 -08008939}
8940
8941module_init(vmx_init)
8942module_exit(vmx_exit)