blob: e807acf4c665eee3bb85e03c45e823d6609b0992 [file] [log] [blame]
Stephen Boyddd15ab82011-11-08 10:34:05 -08001/*
Arve Hjønnevåg3e4ea372007-11-26 04:11:58 -08002 *
3 * Copyright (C) 2007 Google, Inc.
Kumar Gala3f8e8ce2014-01-29 16:17:30 -06004 * Copyright (c) 2009-2012,2014, The Linux Foundation. All rights reserved.
Arve Hjønnevåg3e4ea372007-11-26 04:11:58 -08005 *
6 * This software is licensed under the terms of the GNU General Public
7 * License version 2, as published by the Free Software Foundation, and
8 * may be copied, distributed, and modified under those terms.
9 *
10 * This program is distributed in the hope that it will be useful,
11 * but WITHOUT ANY WARRANTY; without even the implied warranty of
12 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
13 * GNU General Public License for more details.
14 *
15 */
16
Stephen Boyd4a184072011-11-08 10:34:04 -080017#include <linux/clocksource.h>
18#include <linux/clockchips.h>
Stephen Boyd4d70c592013-02-15 17:31:31 -080019#include <linux/cpu.h>
Arve Hjønnevåg3e4ea372007-11-26 04:11:58 -080020#include <linux/init.h>
Arve Hjønnevåg3e4ea372007-11-26 04:11:58 -080021#include <linux/interrupt.h>
22#include <linux/irq.h>
Russell Kingfced80c2008-09-06 12:10:45 +010023#include <linux/io.h>
Stephen Boyd6e332162012-09-05 12:28:53 -070024#include <linux/of.h>
25#include <linux/of_address.h>
26#include <linux/of_irq.h>
Stephen Boyd38ff87f2013-06-01 23:39:40 -070027#include <linux/sched_clock.h>
Arve Hjønnevåg3e4ea372007-11-26 04:11:58 -080028
Stephen Boyde25e3d12013-03-14 20:31:39 -070029#define TIMER_MATCH_VAL 0x0000
30#define TIMER_COUNT_VAL 0x0004
31#define TIMER_ENABLE 0x0008
32#define TIMER_ENABLE_CLR_ON_MATCH_EN BIT(1)
33#define TIMER_ENABLE_EN BIT(0)
34#define TIMER_CLEAR 0x000C
35#define DGT_CLK_CTL 0x10
36#define DGT_CLK_CTL_DIV_4 0x3
37#define TIMER_STS_GPT0_CLR_PEND BIT(10)
Arve Hjønnevåg3e4ea372007-11-26 04:11:58 -080038
39#define GPT_HZ 32768
Jeff Ohlstein672039f2010-10-05 15:23:57 -070040
Stephen Boyd2081a6b2011-11-08 10:34:08 -080041#define MSM_DGT_SHIFT 5
Arve Hjønnevåg3e4ea372007-11-26 04:11:58 -080042
Stephen Boyd2a00c102011-11-08 10:34:07 -080043static void __iomem *event_base;
Stephen Boyde25e3d12013-03-14 20:31:39 -070044static void __iomem *sts_base;
Stephen Boyda850c3f2011-11-08 10:34:06 -080045
Arve Hjønnevåg3e4ea372007-11-26 04:11:58 -080046static irqreturn_t msm_timer_interrupt(int irq, void *dev_id)
47{
Stephen Boyd4d70c592013-02-15 17:31:31 -080048 struct clock_event_device *evt = dev_id;
Stephen Boyda850c3f2011-11-08 10:34:06 -080049 /* Stop the timer tick */
50 if (evt->mode == CLOCK_EVT_MODE_ONESHOT) {
Stephen Boyd2a00c102011-11-08 10:34:07 -080051 u32 ctrl = readl_relaxed(event_base + TIMER_ENABLE);
Stephen Boyda850c3f2011-11-08 10:34:06 -080052 ctrl &= ~TIMER_ENABLE_EN;
Stephen Boyd2a00c102011-11-08 10:34:07 -080053 writel_relaxed(ctrl, event_base + TIMER_ENABLE);
Stephen Boyda850c3f2011-11-08 10:34:06 -080054 }
Arve Hjønnevåg3e4ea372007-11-26 04:11:58 -080055 evt->event_handler(evt);
56 return IRQ_HANDLED;
57}
58
Arve Hjønnevåg3e4ea372007-11-26 04:11:58 -080059static int msm_timer_set_next_event(unsigned long cycles,
60 struct clock_event_device *evt)
61{
Stephen Boyd2a00c102011-11-08 10:34:07 -080062 u32 ctrl = readl_relaxed(event_base + TIMER_ENABLE);
Arve Hjønnevåg3e4ea372007-11-26 04:11:58 -080063
Stephen Boyd4080d2d2013-03-14 20:31:37 -070064 ctrl &= ~TIMER_ENABLE_EN;
65 writel_relaxed(ctrl, event_base + TIMER_ENABLE);
66
67 writel_relaxed(ctrl, event_base + TIMER_CLEAR);
Stephen Boyd2a00c102011-11-08 10:34:07 -080068 writel_relaxed(cycles, event_base + TIMER_MATCH_VAL);
Stephen Boyde25e3d12013-03-14 20:31:39 -070069
70 if (sts_base)
71 while (readl_relaxed(sts_base) & TIMER_STS_GPT0_CLR_PEND)
72 cpu_relax();
73
Stephen Boyd2a00c102011-11-08 10:34:07 -080074 writel_relaxed(ctrl | TIMER_ENABLE_EN, event_base + TIMER_ENABLE);
Arve Hjønnevåg3e4ea372007-11-26 04:11:58 -080075 return 0;
76}
77
78static void msm_timer_set_mode(enum clock_event_mode mode,
79 struct clock_event_device *evt)
80{
Stephen Boyda850c3f2011-11-08 10:34:06 -080081 u32 ctrl;
82
Stephen Boyd2a00c102011-11-08 10:34:07 -080083 ctrl = readl_relaxed(event_base + TIMER_ENABLE);
Stephen Boyda850c3f2011-11-08 10:34:06 -080084 ctrl &= ~(TIMER_ENABLE_EN | TIMER_ENABLE_CLR_ON_MATCH_EN);
Jeff Ohlstein94790ec2010-12-02 12:05:12 -080085
Arve Hjønnevåg3e4ea372007-11-26 04:11:58 -080086 switch (mode) {
87 case CLOCK_EVT_MODE_RESUME:
88 case CLOCK_EVT_MODE_PERIODIC:
89 break;
90 case CLOCK_EVT_MODE_ONESHOT:
Stephen Boyda850c3f2011-11-08 10:34:06 -080091 /* Timer is enabled in set_next_event */
Arve Hjønnevåg3e4ea372007-11-26 04:11:58 -080092 break;
93 case CLOCK_EVT_MODE_UNUSED:
94 case CLOCK_EVT_MODE_SHUTDOWN:
Arve Hjønnevåg3e4ea372007-11-26 04:11:58 -080095 break;
96 }
Stephen Boyd2a00c102011-11-08 10:34:07 -080097 writel_relaxed(ctrl, event_base + TIMER_ENABLE);
Arve Hjønnevåg3e4ea372007-11-26 04:11:58 -080098}
99
Stephen Boyd4d70c592013-02-15 17:31:31 -0800100static struct clock_event_device __percpu *msm_evt;
Stephen Boyd2a00c102011-11-08 10:34:07 -0800101
102static void __iomem *source_base;
103
Stephen Boydf8e56c42012-02-22 01:39:37 +0000104static notrace cycle_t msm_read_timer_count(struct clocksource *cs)
Stephen Boyd2a00c102011-11-08 10:34:07 -0800105{
Stephen Boyd2081a6b2011-11-08 10:34:08 -0800106 return readl_relaxed(source_base + TIMER_COUNT_VAL);
107}
108
Stephen Boyd2a00c102011-11-08 10:34:07 -0800109static struct clocksource msm_clocksource = {
110 .name = "dg_timer",
111 .rating = 300,
112 .read = msm_read_timer_count,
Stephen Boyd2081a6b2011-11-08 10:34:08 -0800113 .mask = CLOCKSOURCE_MASK(32),
Stephen Boyd2a00c102011-11-08 10:34:07 -0800114 .flags = CLOCK_SOURCE_IS_CONTINUOUS,
Arve Hjønnevåg3e4ea372007-11-26 04:11:58 -0800115};
116
Stephen Boyd4d70c592013-02-15 17:31:31 -0800117static int msm_timer_irq;
118static int msm_timer_has_ppi;
119
Paul Gortmaker8bd26e32013-06-17 15:43:14 -0400120static int msm_local_timer_setup(struct clock_event_device *evt)
Marc Zyngier5ca709c2012-01-10 19:44:19 +0000121{
Stephen Boyd4d70c592013-02-15 17:31:31 -0800122 int cpu = smp_processor_id();
123 int err;
Marc Zyngier5ca709c2012-01-10 19:44:19 +0000124
Stephen Boyd4d70c592013-02-15 17:31:31 -0800125 evt->irq = msm_timer_irq;
126 evt->name = "msm_timer";
127 evt->features = CLOCK_EVT_FEAT_ONESHOT;
128 evt->rating = 200;
Marc Zyngier5ca709c2012-01-10 19:44:19 +0000129 evt->set_mode = msm_timer_set_mode;
130 evt->set_next_event = msm_timer_set_next_event;
Stephen Boyd4d70c592013-02-15 17:31:31 -0800131 evt->cpumask = cpumask_of(cpu);
Marc Zyngier5ca709c2012-01-10 19:44:19 +0000132
Stephen Boyd4d70c592013-02-15 17:31:31 -0800133 clockevents_config_and_register(evt, GPT_HZ, 4, 0xffffffff);
134
135 if (msm_timer_has_ppi) {
136 enable_percpu_irq(evt->irq, IRQ_TYPE_EDGE_RISING);
137 } else {
138 err = request_irq(evt->irq, msm_timer_interrupt,
139 IRQF_TIMER | IRQF_NOBALANCING |
140 IRQF_TRIGGER_RISING, "gp_timer", evt);
141 if (err)
142 pr_err("request_irq failed\n");
143 }
144
Marc Zyngier5ca709c2012-01-10 19:44:19 +0000145 return 0;
146}
147
148static void msm_local_timer_stop(struct clock_event_device *evt)
149{
150 evt->set_mode(CLOCK_EVT_MODE_UNUSED, evt);
151 disable_percpu_irq(evt->irq);
152}
153
Olof Johansson47dcd352013-07-23 14:51:34 -0700154static int msm_timer_cpu_notify(struct notifier_block *self,
Stephen Boyd4d70c592013-02-15 17:31:31 -0800155 unsigned long action, void *hcpu)
156{
157 /*
158 * Grab cpu pointer in each case to avoid spurious
159 * preemptible warnings
160 */
161 switch (action & ~CPU_TASKS_FROZEN) {
162 case CPU_STARTING:
163 msm_local_timer_setup(this_cpu_ptr(msm_evt));
164 break;
165 case CPU_DYING:
166 msm_local_timer_stop(this_cpu_ptr(msm_evt));
167 break;
168 }
169
170 return NOTIFY_OK;
171}
172
Olof Johansson47dcd352013-07-23 14:51:34 -0700173static struct notifier_block msm_timer_cpu_nb = {
Stephen Boyd4d70c592013-02-15 17:31:31 -0800174 .notifier_call = msm_timer_cpu_notify,
Marc Zyngier5ca709c2012-01-10 19:44:19 +0000175};
Marc Zyngier5ca709c2012-01-10 19:44:19 +0000176
Stephen Boyd6aa16a22013-11-15 15:26:16 -0800177static u64 notrace msm_sched_clock_read(void)
Stephen Boydf8e56c42012-02-22 01:39:37 +0000178{
179 return msm_clocksource.read(&msm_clocksource);
180}
181
Stephen Boyd4312a7e2012-09-05 12:28:52 -0700182static void __init msm_timer_init(u32 dgt_hz, int sched_bits, int irq,
183 bool percpu)
Arve Hjønnevåg3e4ea372007-11-26 04:11:58 -0800184{
Stephen Boyd2a00c102011-11-08 10:34:07 -0800185 struct clocksource *cs = &msm_clocksource;
Stephen Boyd4d70c592013-02-15 17:31:31 -0800186 int res = 0;
Arve Hjønnevåg3e4ea372007-11-26 04:11:58 -0800187
Stephen Boyd4d70c592013-02-15 17:31:31 -0800188 msm_timer_irq = irq;
189 msm_timer_has_ppi = percpu;
David Brown8c27e6f2011-01-07 10:20:49 -0800190
Stephen Boyd4d70c592013-02-15 17:31:31 -0800191 msm_evt = alloc_percpu(struct clock_event_device);
192 if (!msm_evt) {
193 pr_err("memory allocation failed for clockevents\n");
194 goto err;
Arve Hjønnevåg3e4ea372007-11-26 04:11:58 -0800195 }
Stephen Boyddd15ab82011-11-08 10:34:05 -0800196
Stephen Boyd4d70c592013-02-15 17:31:31 -0800197 if (percpu)
198 res = request_percpu_irq(irq, msm_timer_interrupt,
199 "gp_timer", msm_evt);
200
201 if (res) {
202 pr_err("request_percpu_irq failed\n");
203 } else {
204 res = register_cpu_notifier(&msm_timer_cpu_nb);
205 if (res) {
206 free_percpu_irq(irq, msm_evt);
207 goto err;
208 }
209
210 /* Immediately configure the timer on the boot CPU */
211 msm_local_timer_setup(__this_cpu_ptr(msm_evt));
212 }
213
Stephen Boyddd15ab82011-11-08 10:34:05 -0800214err:
Stephen Boyd2a00c102011-11-08 10:34:07 -0800215 writel_relaxed(TIMER_ENABLE_EN, source_base + TIMER_ENABLE);
Stephen Boyd2081a6b2011-11-08 10:34:08 -0800216 res = clocksource_register_hz(cs, dgt_hz);
Stephen Boyddd15ab82011-11-08 10:34:05 -0800217 if (res)
Stephen Boyd2a00c102011-11-08 10:34:07 -0800218 pr_err("clocksource_register failed\n");
Stephen Boyd6aa16a22013-11-15 15:26:16 -0800219 sched_clock_register(msm_sched_clock_read, sched_bits, dgt_hz);
Arve Hjønnevåg3e4ea372007-11-26 04:11:58 -0800220}
221
Kumar Gala7d6d45f2014-01-29 17:01:37 -0600222#ifdef CONFIG_ARCH_QCOM
Stephen Boydc6025202013-07-24 13:54:30 -0700223static void __init msm_dt_timer_init(struct device_node *np)
Stephen Boyd6e332162012-09-05 12:28:53 -0700224{
Stephen Boyd6e332162012-09-05 12:28:53 -0700225 u32 freq;
226 int irq;
227 struct resource res;
228 u32 percpu_offset;
Stephen Boydeebdb0c2013-03-14 20:31:38 -0700229 void __iomem *base;
230 void __iomem *cpu0_base;
Stephen Boyd6e332162012-09-05 12:28:53 -0700231
Stephen Boydeebdb0c2013-03-14 20:31:38 -0700232 base = of_iomap(np, 0);
233 if (!base) {
Stephen Boyd6e332162012-09-05 12:28:53 -0700234 pr_err("Failed to map event base\n");
235 return;
236 }
237
Stephen Boydeebdb0c2013-03-14 20:31:38 -0700238 /* We use GPT0 for the clockevent */
239 irq = irq_of_parse_and_map(np, 1);
Stephen Boyd6e332162012-09-05 12:28:53 -0700240 if (irq <= 0) {
241 pr_err("Can't get irq\n");
242 return;
243 }
Stephen Boyd6e332162012-09-05 12:28:53 -0700244
Stephen Boydeebdb0c2013-03-14 20:31:38 -0700245 /* We use CPU0's DGT for the clocksource */
Stephen Boyd6e332162012-09-05 12:28:53 -0700246 if (of_property_read_u32(np, "cpu-offset", &percpu_offset))
247 percpu_offset = 0;
248
249 if (of_address_to_resource(np, 0, &res)) {
250 pr_err("Failed to parse DGT resource\n");
251 return;
252 }
253
Stephen Boydeebdb0c2013-03-14 20:31:38 -0700254 cpu0_base = ioremap(res.start + percpu_offset, resource_size(&res));
255 if (!cpu0_base) {
Stephen Boyd6e332162012-09-05 12:28:53 -0700256 pr_err("Failed to map source base\n");
257 return;
258 }
259
Stephen Boyd6e332162012-09-05 12:28:53 -0700260 if (of_property_read_u32(np, "clock-frequency", &freq)) {
261 pr_err("Unknown frequency\n");
262 return;
263 }
Stephen Boyd6e332162012-09-05 12:28:53 -0700264
Stephen Boydeebdb0c2013-03-14 20:31:38 -0700265 event_base = base + 0x4;
Stephen Boyde25e3d12013-03-14 20:31:39 -0700266 sts_base = base + 0x88;
Stephen Boydeebdb0c2013-03-14 20:31:38 -0700267 source_base = cpu0_base + 0x24;
268 freq /= 4;
269 writel_relaxed(DGT_CLK_CTL_DIV_4, source_base + DGT_CLK_CTL);
270
Stephen Boyd6e332162012-09-05 12:28:53 -0700271 msm_timer_init(freq, 32, irq, !!percpu_offset);
272}
Stephen Boydc6025202013-07-24 13:54:30 -0700273CLOCKSOURCE_OF_DECLARE(kpss_timer, "qcom,kpss-timer", msm_dt_timer_init);
274CLOCKSOURCE_OF_DECLARE(scss_timer, "qcom,scss-timer", msm_dt_timer_init);
Kumar Gala7d6d45f2014-01-29 17:01:37 -0600275#else
Stephen Boyd6e332162012-09-05 12:28:53 -0700276
Stephen Boyde25e3d12013-03-14 20:31:39 -0700277static int __init msm_timer_map(phys_addr_t addr, u32 event, u32 source,
278 u32 sts)
Stephen Boyd4312a7e2012-09-05 12:28:52 -0700279{
Stephen Boydeebdb0c2013-03-14 20:31:38 -0700280 void __iomem *base;
281
282 base = ioremap(addr, SZ_256);
283 if (!base) {
284 pr_err("Failed to map timer base\n");
285 return -ENOMEM;
Stephen Boyd4312a7e2012-09-05 12:28:52 -0700286 }
Stephen Boydeebdb0c2013-03-14 20:31:38 -0700287 event_base = base + event;
288 source_base = base + source;
Stephen Boyde25e3d12013-03-14 20:31:39 -0700289 if (sts)
290 sts_base = base + sts;
Stephen Boydeebdb0c2013-03-14 20:31:38 -0700291
Stephen Boyd4312a7e2012-09-05 12:28:52 -0700292 return 0;
293}
294
Kumar Gala7d6d45f2014-01-29 17:01:37 -0600295static notrace cycle_t msm_read_timer_count_shift(struct clocksource *cs)
296{
297 /*
298 * Shift timer count down by a constant due to unreliable lower bits
299 * on some targets.
300 */
301 return msm_read_timer_count(cs) >> MSM_DGT_SHIFT;
302}
303
Stephen Warren6bb27d72012-11-08 12:40:59 -0700304void __init msm7x01_timer_init(void)
Stephen Boyd4312a7e2012-09-05 12:28:52 -0700305{
306 struct clocksource *cs = &msm_clocksource;
307
Stephen Boyde25e3d12013-03-14 20:31:39 -0700308 if (msm_timer_map(0xc0100000, 0x0, 0x10, 0x0))
Stephen Boyd4312a7e2012-09-05 12:28:52 -0700309 return;
310 cs->read = msm_read_timer_count_shift;
311 cs->mask = CLOCKSOURCE_MASK((32 - MSM_DGT_SHIFT));
312 /* 600 KHz */
313 msm_timer_init(19200000 >> MSM_DGT_SHIFT, 32 - MSM_DGT_SHIFT, 7,
314 false);
315}
316
Stephen Warren6bb27d72012-11-08 12:40:59 -0700317void __init msm7x30_timer_init(void)
Stephen Boyd4312a7e2012-09-05 12:28:52 -0700318{
Stephen Boyde25e3d12013-03-14 20:31:39 -0700319 if (msm_timer_map(0xc0100000, 0x4, 0x24, 0x80))
Stephen Boyd4312a7e2012-09-05 12:28:52 -0700320 return;
321 msm_timer_init(24576000 / 4, 32, 1, false);
322}
323
Stephen Warren6bb27d72012-11-08 12:40:59 -0700324void __init qsd8x50_timer_init(void)
Stephen Boyd4312a7e2012-09-05 12:28:52 -0700325{
Stephen Boyde25e3d12013-03-14 20:31:39 -0700326 if (msm_timer_map(0xAC100000, 0x0, 0x10, 0x34))
Stephen Boyd4312a7e2012-09-05 12:28:52 -0700327 return;
328 msm_timer_init(19200000 / 4, 32, 7, false);
329}
Kumar Gala7d6d45f2014-01-29 17:01:37 -0600330#endif