blob: f40a28589eeaeee2c21d8ced8aed86143438a027 [file] [log] [blame]
Jesse Barnes79e53942008-11-07 14:24:08 -08001/*
2 * Copyright © 2006-2007 Intel Corporation
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER
21 * DEALINGS IN THE SOFTWARE.
22 *
23 * Authors:
24 * Eric Anholt <eric@anholt.net>
25 */
26
Daniel Vetter618563e2012-04-01 13:38:50 +020027#include <linux/dmi.h>
Jesse Barnesc1c7af62009-09-10 15:28:03 -070028#include <linux/module.h>
29#include <linux/input.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080030#include <linux/i2c.h>
Shaohua Li7662c8b2009-06-26 11:23:55 +080031#include <linux/kernel.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090032#include <linux/slab.h>
Jesse Barnes9cce37f2010-08-13 15:11:26 -070033#include <linux/vgaarb.h>
Wu Fengguange0dac652011-09-05 14:25:34 +080034#include <drm/drm_edid.h>
David Howells760285e2012-10-02 18:01:07 +010035#include <drm/drmP.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080036#include "intel_drv.h"
David Howells760285e2012-10-02 18:01:07 +010037#include <drm/i915_drm.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080038#include "i915_drv.h"
Jesse Barnese5510fa2010-07-01 16:48:37 -070039#include "i915_trace.h"
David Howells760285e2012-10-02 18:01:07 +010040#include <drm/drm_dp_helper.h>
41#include <drm/drm_crtc_helper.h>
Keith Packardc0f372b32011-11-16 22:24:52 -080042#include <linux/dma_remapping.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080043
Akshay Joshi0206e352011-08-16 15:34:10 -040044bool intel_pipe_has_type(struct drm_crtc *crtc, int type);
Daniel Vetter3dec0092010-08-20 21:40:52 +020045static void intel_increase_pllclock(struct drm_crtc *crtc);
Chris Wilson6b383a72010-09-13 13:54:26 +010046static void intel_crtc_update_cursor(struct drm_crtc *crtc, bool on);
Jesse Barnes79e53942008-11-07 14:24:08 -080047
48typedef struct {
Akshay Joshi0206e352011-08-16 15:34:10 -040049 int min, max;
Jesse Barnes79e53942008-11-07 14:24:08 -080050} intel_range_t;
51
52typedef struct {
Akshay Joshi0206e352011-08-16 15:34:10 -040053 int dot_limit;
54 int p2_slow, p2_fast;
Jesse Barnes79e53942008-11-07 14:24:08 -080055} intel_p2_t;
56
57#define INTEL_P2_NUM 2
Ma Lingd4906092009-03-18 20:13:27 +080058typedef struct intel_limit intel_limit_t;
59struct intel_limit {
Akshay Joshi0206e352011-08-16 15:34:10 -040060 intel_range_t dot, vco, n, m, m1, m2, p, p1;
61 intel_p2_t p2;
Ville Syrjäläf4808ab2013-02-28 19:19:44 +020062 /**
63 * find_pll() - Find the best values for the PLL
64 * @limit: limits for the PLL
65 * @crtc: current CRTC
66 * @target: target frequency in kHz
67 * @refclk: reference clock frequency in kHz
68 * @match_clock: if provided, @best_clock P divider must
69 * match the P divider from @match_clock
70 * used for LVDS downclocking
71 * @best_clock: best PLL values found
72 *
73 * Returns true on success, false on failure.
74 */
75 bool (*find_pll)(const intel_limit_t *limit,
76 struct drm_crtc *crtc,
77 int target, int refclk,
78 intel_clock_t *match_clock,
79 intel_clock_t *best_clock);
Ma Lingd4906092009-03-18 20:13:27 +080080};
Jesse Barnes79e53942008-11-07 14:24:08 -080081
Jesse Barnes2377b742010-07-07 14:06:43 -070082/* FDI */
83#define IRONLAKE_FDI_FREQ 2700000 /* in kHz for mode->clock */
84
Daniel Vetterd2acd212012-10-20 20:57:43 +020085int
86intel_pch_rawclk(struct drm_device *dev)
87{
88 struct drm_i915_private *dev_priv = dev->dev_private;
89
90 WARN_ON(!HAS_PCH_SPLIT(dev));
91
92 return I915_READ(PCH_RAWCLK_FREQ) & RAWCLK_FREQ_MASK;
93}
94
Ma Lingd4906092009-03-18 20:13:27 +080095static bool
96intel_find_best_PLL(const intel_limit_t *limit, struct drm_crtc *crtc,
Sean Paulcec2f352012-01-10 15:09:36 -080097 int target, int refclk, intel_clock_t *match_clock,
98 intel_clock_t *best_clock);
Ma Lingd4906092009-03-18 20:13:27 +080099static bool
100intel_g4x_find_best_PLL(const intel_limit_t *limit, struct drm_crtc *crtc,
Sean Paulcec2f352012-01-10 15:09:36 -0800101 int target, int refclk, intel_clock_t *match_clock,
102 intel_clock_t *best_clock);
Jesse Barnes79e53942008-11-07 14:24:08 -0800103
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700104static bool
Jesse Barnesa0c4da22012-06-15 11:55:13 -0700105intel_vlv_find_best_pll(const intel_limit_t *limit, struct drm_crtc *crtc,
106 int target, int refclk, intel_clock_t *match_clock,
107 intel_clock_t *best_clock);
108
Chris Wilson021357a2010-09-07 20:54:59 +0100109static inline u32 /* units of 100MHz */
110intel_fdi_link_freq(struct drm_device *dev)
111{
Chris Wilson8b99e682010-10-13 09:59:17 +0100112 if (IS_GEN5(dev)) {
113 struct drm_i915_private *dev_priv = dev->dev_private;
114 return (I915_READ(FDI_PLL_BIOS_0) & FDI_PLL_FB_CLOCK_MASK) + 2;
115 } else
116 return 27;
Chris Wilson021357a2010-09-07 20:54:59 +0100117}
118
Keith Packarde4b36692009-06-05 19:22:17 -0700119static const intel_limit_t intel_limits_i8xx_dvo = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400120 .dot = { .min = 25000, .max = 350000 },
121 .vco = { .min = 930000, .max = 1400000 },
122 .n = { .min = 3, .max = 16 },
123 .m = { .min = 96, .max = 140 },
124 .m1 = { .min = 18, .max = 26 },
125 .m2 = { .min = 6, .max = 16 },
126 .p = { .min = 4, .max = 128 },
127 .p1 = { .min = 2, .max = 33 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700128 .p2 = { .dot_limit = 165000,
129 .p2_slow = 4, .p2_fast = 2 },
Ma Lingd4906092009-03-18 20:13:27 +0800130 .find_pll = intel_find_best_PLL,
Keith Packarde4b36692009-06-05 19:22:17 -0700131};
132
133static const intel_limit_t intel_limits_i8xx_lvds = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400134 .dot = { .min = 25000, .max = 350000 },
135 .vco = { .min = 930000, .max = 1400000 },
136 .n = { .min = 3, .max = 16 },
137 .m = { .min = 96, .max = 140 },
138 .m1 = { .min = 18, .max = 26 },
139 .m2 = { .min = 6, .max = 16 },
140 .p = { .min = 4, .max = 128 },
141 .p1 = { .min = 1, .max = 6 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700142 .p2 = { .dot_limit = 165000,
143 .p2_slow = 14, .p2_fast = 7 },
Ma Lingd4906092009-03-18 20:13:27 +0800144 .find_pll = intel_find_best_PLL,
Keith Packarde4b36692009-06-05 19:22:17 -0700145};
Eric Anholt273e27c2011-03-30 13:01:10 -0700146
Keith Packarde4b36692009-06-05 19:22:17 -0700147static const intel_limit_t intel_limits_i9xx_sdvo = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400148 .dot = { .min = 20000, .max = 400000 },
149 .vco = { .min = 1400000, .max = 2800000 },
150 .n = { .min = 1, .max = 6 },
151 .m = { .min = 70, .max = 120 },
Patrik Jakobsson4f7dfb62013-02-13 22:20:22 +0100152 .m1 = { .min = 8, .max = 18 },
153 .m2 = { .min = 3, .max = 7 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400154 .p = { .min = 5, .max = 80 },
155 .p1 = { .min = 1, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700156 .p2 = { .dot_limit = 200000,
157 .p2_slow = 10, .p2_fast = 5 },
Ma Lingd4906092009-03-18 20:13:27 +0800158 .find_pll = intel_find_best_PLL,
Keith Packarde4b36692009-06-05 19:22:17 -0700159};
160
161static const intel_limit_t intel_limits_i9xx_lvds = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400162 .dot = { .min = 20000, .max = 400000 },
163 .vco = { .min = 1400000, .max = 2800000 },
164 .n = { .min = 1, .max = 6 },
165 .m = { .min = 70, .max = 120 },
Patrik Jakobsson53a7d2d2013-02-13 22:20:21 +0100166 .m1 = { .min = 8, .max = 18 },
167 .m2 = { .min = 3, .max = 7 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400168 .p = { .min = 7, .max = 98 },
169 .p1 = { .min = 1, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700170 .p2 = { .dot_limit = 112000,
171 .p2_slow = 14, .p2_fast = 7 },
Ma Lingd4906092009-03-18 20:13:27 +0800172 .find_pll = intel_find_best_PLL,
Keith Packarde4b36692009-06-05 19:22:17 -0700173};
174
Eric Anholt273e27c2011-03-30 13:01:10 -0700175
Keith Packarde4b36692009-06-05 19:22:17 -0700176static const intel_limit_t intel_limits_g4x_sdvo = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700177 .dot = { .min = 25000, .max = 270000 },
178 .vco = { .min = 1750000, .max = 3500000},
179 .n = { .min = 1, .max = 4 },
180 .m = { .min = 104, .max = 138 },
181 .m1 = { .min = 17, .max = 23 },
182 .m2 = { .min = 5, .max = 11 },
183 .p = { .min = 10, .max = 30 },
184 .p1 = { .min = 1, .max = 3},
185 .p2 = { .dot_limit = 270000,
186 .p2_slow = 10,
187 .p2_fast = 10
Ma Ling044c7c42009-03-18 20:13:23 +0800188 },
Ma Lingd4906092009-03-18 20:13:27 +0800189 .find_pll = intel_g4x_find_best_PLL,
Keith Packarde4b36692009-06-05 19:22:17 -0700190};
191
192static const intel_limit_t intel_limits_g4x_hdmi = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700193 .dot = { .min = 22000, .max = 400000 },
194 .vco = { .min = 1750000, .max = 3500000},
195 .n = { .min = 1, .max = 4 },
196 .m = { .min = 104, .max = 138 },
197 .m1 = { .min = 16, .max = 23 },
198 .m2 = { .min = 5, .max = 11 },
199 .p = { .min = 5, .max = 80 },
200 .p1 = { .min = 1, .max = 8},
201 .p2 = { .dot_limit = 165000,
202 .p2_slow = 10, .p2_fast = 5 },
Ma Lingd4906092009-03-18 20:13:27 +0800203 .find_pll = intel_g4x_find_best_PLL,
Keith Packarde4b36692009-06-05 19:22:17 -0700204};
205
206static const intel_limit_t intel_limits_g4x_single_channel_lvds = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700207 .dot = { .min = 20000, .max = 115000 },
208 .vco = { .min = 1750000, .max = 3500000 },
209 .n = { .min = 1, .max = 3 },
210 .m = { .min = 104, .max = 138 },
211 .m1 = { .min = 17, .max = 23 },
212 .m2 = { .min = 5, .max = 11 },
213 .p = { .min = 28, .max = 112 },
214 .p1 = { .min = 2, .max = 8 },
215 .p2 = { .dot_limit = 0,
216 .p2_slow = 14, .p2_fast = 14
Ma Ling044c7c42009-03-18 20:13:23 +0800217 },
Ma Lingd4906092009-03-18 20:13:27 +0800218 .find_pll = intel_g4x_find_best_PLL,
Keith Packarde4b36692009-06-05 19:22:17 -0700219};
220
221static const intel_limit_t intel_limits_g4x_dual_channel_lvds = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700222 .dot = { .min = 80000, .max = 224000 },
223 .vco = { .min = 1750000, .max = 3500000 },
224 .n = { .min = 1, .max = 3 },
225 .m = { .min = 104, .max = 138 },
226 .m1 = { .min = 17, .max = 23 },
227 .m2 = { .min = 5, .max = 11 },
228 .p = { .min = 14, .max = 42 },
229 .p1 = { .min = 2, .max = 6 },
230 .p2 = { .dot_limit = 0,
231 .p2_slow = 7, .p2_fast = 7
Ma Ling044c7c42009-03-18 20:13:23 +0800232 },
Ma Lingd4906092009-03-18 20:13:27 +0800233 .find_pll = intel_g4x_find_best_PLL,
Keith Packarde4b36692009-06-05 19:22:17 -0700234};
235
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500236static const intel_limit_t intel_limits_pineview_sdvo = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400237 .dot = { .min = 20000, .max = 400000},
238 .vco = { .min = 1700000, .max = 3500000 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700239 /* Pineview's Ncounter is a ring counter */
Akshay Joshi0206e352011-08-16 15:34:10 -0400240 .n = { .min = 3, .max = 6 },
241 .m = { .min = 2, .max = 256 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700242 /* Pineview only has one combined m divider, which we treat as m2. */
Akshay Joshi0206e352011-08-16 15:34:10 -0400243 .m1 = { .min = 0, .max = 0 },
244 .m2 = { .min = 0, .max = 254 },
245 .p = { .min = 5, .max = 80 },
246 .p1 = { .min = 1, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700247 .p2 = { .dot_limit = 200000,
248 .p2_slow = 10, .p2_fast = 5 },
Shaohua Li61157072009-04-03 15:24:43 +0800249 .find_pll = intel_find_best_PLL,
Keith Packarde4b36692009-06-05 19:22:17 -0700250};
251
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500252static const intel_limit_t intel_limits_pineview_lvds = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400253 .dot = { .min = 20000, .max = 400000 },
254 .vco = { .min = 1700000, .max = 3500000 },
255 .n = { .min = 3, .max = 6 },
256 .m = { .min = 2, .max = 256 },
257 .m1 = { .min = 0, .max = 0 },
258 .m2 = { .min = 0, .max = 254 },
259 .p = { .min = 7, .max = 112 },
260 .p1 = { .min = 1, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700261 .p2 = { .dot_limit = 112000,
262 .p2_slow = 14, .p2_fast = 14 },
Shaohua Li61157072009-04-03 15:24:43 +0800263 .find_pll = intel_find_best_PLL,
Keith Packarde4b36692009-06-05 19:22:17 -0700264};
265
Eric Anholt273e27c2011-03-30 13:01:10 -0700266/* Ironlake / Sandybridge
267 *
268 * We calculate clock using (register_value + 2) for N/M1/M2, so here
269 * the range value for them is (actual_value - 2).
270 */
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800271static const intel_limit_t intel_limits_ironlake_dac = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700272 .dot = { .min = 25000, .max = 350000 },
273 .vco = { .min = 1760000, .max = 3510000 },
274 .n = { .min = 1, .max = 5 },
275 .m = { .min = 79, .max = 127 },
276 .m1 = { .min = 12, .max = 22 },
277 .m2 = { .min = 5, .max = 9 },
278 .p = { .min = 5, .max = 80 },
279 .p1 = { .min = 1, .max = 8 },
280 .p2 = { .dot_limit = 225000,
281 .p2_slow = 10, .p2_fast = 5 },
Zhao Yakui45476682009-12-31 16:06:04 +0800282 .find_pll = intel_g4x_find_best_PLL,
Keith Packarde4b36692009-06-05 19:22:17 -0700283};
284
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800285static const intel_limit_t intel_limits_ironlake_single_lvds = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700286 .dot = { .min = 25000, .max = 350000 },
287 .vco = { .min = 1760000, .max = 3510000 },
288 .n = { .min = 1, .max = 3 },
289 .m = { .min = 79, .max = 118 },
290 .m1 = { .min = 12, .max = 22 },
291 .m2 = { .min = 5, .max = 9 },
292 .p = { .min = 28, .max = 112 },
293 .p1 = { .min = 2, .max = 8 },
294 .p2 = { .dot_limit = 225000,
295 .p2_slow = 14, .p2_fast = 14 },
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800296 .find_pll = intel_g4x_find_best_PLL,
297};
298
299static const intel_limit_t intel_limits_ironlake_dual_lvds = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700300 .dot = { .min = 25000, .max = 350000 },
301 .vco = { .min = 1760000, .max = 3510000 },
302 .n = { .min = 1, .max = 3 },
303 .m = { .min = 79, .max = 127 },
304 .m1 = { .min = 12, .max = 22 },
305 .m2 = { .min = 5, .max = 9 },
306 .p = { .min = 14, .max = 56 },
307 .p1 = { .min = 2, .max = 8 },
308 .p2 = { .dot_limit = 225000,
309 .p2_slow = 7, .p2_fast = 7 },
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800310 .find_pll = intel_g4x_find_best_PLL,
311};
312
Eric Anholt273e27c2011-03-30 13:01:10 -0700313/* LVDS 100mhz refclk limits. */
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800314static const intel_limit_t intel_limits_ironlake_single_lvds_100m = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700315 .dot = { .min = 25000, .max = 350000 },
316 .vco = { .min = 1760000, .max = 3510000 },
317 .n = { .min = 1, .max = 2 },
318 .m = { .min = 79, .max = 126 },
319 .m1 = { .min = 12, .max = 22 },
320 .m2 = { .min = 5, .max = 9 },
321 .p = { .min = 28, .max = 112 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400322 .p1 = { .min = 2, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700323 .p2 = { .dot_limit = 225000,
324 .p2_slow = 14, .p2_fast = 14 },
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800325 .find_pll = intel_g4x_find_best_PLL,
326};
327
328static const intel_limit_t intel_limits_ironlake_dual_lvds_100m = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700329 .dot = { .min = 25000, .max = 350000 },
330 .vco = { .min = 1760000, .max = 3510000 },
331 .n = { .min = 1, .max = 3 },
332 .m = { .min = 79, .max = 126 },
333 .m1 = { .min = 12, .max = 22 },
334 .m2 = { .min = 5, .max = 9 },
335 .p = { .min = 14, .max = 42 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400336 .p1 = { .min = 2, .max = 6 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700337 .p2 = { .dot_limit = 225000,
338 .p2_slow = 7, .p2_fast = 7 },
Zhao Yakui45476682009-12-31 16:06:04 +0800339 .find_pll = intel_g4x_find_best_PLL,
340};
341
Jesse Barnesa0c4da22012-06-15 11:55:13 -0700342static const intel_limit_t intel_limits_vlv_dac = {
343 .dot = { .min = 25000, .max = 270000 },
344 .vco = { .min = 4000000, .max = 6000000 },
345 .n = { .min = 1, .max = 7 },
346 .m = { .min = 22, .max = 450 }, /* guess */
347 .m1 = { .min = 2, .max = 3 },
348 .m2 = { .min = 11, .max = 156 },
349 .p = { .min = 10, .max = 30 },
Daniel Vetter75e53982013-04-18 21:10:43 +0200350 .p1 = { .min = 1, .max = 3 },
Jesse Barnesa0c4da22012-06-15 11:55:13 -0700351 .p2 = { .dot_limit = 270000,
352 .p2_slow = 2, .p2_fast = 20 },
353 .find_pll = intel_vlv_find_best_pll,
354};
355
356static const intel_limit_t intel_limits_vlv_hdmi = {
Daniel Vetter75e53982013-04-18 21:10:43 +0200357 .dot = { .min = 25000, .max = 270000 },
358 .vco = { .min = 4000000, .max = 6000000 },
Jesse Barnesa0c4da22012-06-15 11:55:13 -0700359 .n = { .min = 1, .max = 7 },
360 .m = { .min = 60, .max = 300 }, /* guess */
361 .m1 = { .min = 2, .max = 3 },
362 .m2 = { .min = 11, .max = 156 },
363 .p = { .min = 10, .max = 30 },
364 .p1 = { .min = 2, .max = 3 },
365 .p2 = { .dot_limit = 270000,
366 .p2_slow = 2, .p2_fast = 20 },
367 .find_pll = intel_vlv_find_best_pll,
368};
369
370static const intel_limit_t intel_limits_vlv_dp = {
Vijay Purushothaman74a4dd22012-09-27 19:13:04 +0530371 .dot = { .min = 25000, .max = 270000 },
372 .vco = { .min = 4000000, .max = 6000000 },
Jesse Barnesa0c4da22012-06-15 11:55:13 -0700373 .n = { .min = 1, .max = 7 },
Vijay Purushothaman74a4dd22012-09-27 19:13:04 +0530374 .m = { .min = 22, .max = 450 },
Jesse Barnesa0c4da22012-06-15 11:55:13 -0700375 .m1 = { .min = 2, .max = 3 },
376 .m2 = { .min = 11, .max = 156 },
377 .p = { .min = 10, .max = 30 },
Daniel Vetter75e53982013-04-18 21:10:43 +0200378 .p1 = { .min = 1, .max = 3 },
Jesse Barnesa0c4da22012-06-15 11:55:13 -0700379 .p2 = { .dot_limit = 270000,
380 .p2_slow = 2, .p2_fast = 20 },
381 .find_pll = intel_vlv_find_best_pll,
382};
383
Jesse Barnes57f350b2012-03-28 13:39:25 -0700384u32 intel_dpio_read(struct drm_i915_private *dev_priv, int reg)
385{
Daniel Vetter09153002012-12-12 14:06:44 +0100386 WARN_ON(!mutex_is_locked(&dev_priv->dpio_lock));
Jesse Barnes57f350b2012-03-28 13:39:25 -0700387
Jesse Barnes57f350b2012-03-28 13:39:25 -0700388 if (wait_for_atomic_us((I915_READ(DPIO_PKT) & DPIO_BUSY) == 0, 100)) {
389 DRM_ERROR("DPIO idle wait timed out\n");
Daniel Vetter09153002012-12-12 14:06:44 +0100390 return 0;
Jesse Barnes57f350b2012-03-28 13:39:25 -0700391 }
392
393 I915_WRITE(DPIO_REG, reg);
394 I915_WRITE(DPIO_PKT, DPIO_RID | DPIO_OP_READ | DPIO_PORTID |
395 DPIO_BYTE);
396 if (wait_for_atomic_us((I915_READ(DPIO_PKT) & DPIO_BUSY) == 0, 100)) {
397 DRM_ERROR("DPIO read wait timed out\n");
Daniel Vetter09153002012-12-12 14:06:44 +0100398 return 0;
Jesse Barnes57f350b2012-03-28 13:39:25 -0700399 }
Jesse Barnes57f350b2012-03-28 13:39:25 -0700400
Daniel Vetter09153002012-12-12 14:06:44 +0100401 return I915_READ(DPIO_DATA);
Jesse Barnes57f350b2012-03-28 13:39:25 -0700402}
403
Pallavi Ge2fa6fb2013-04-18 14:44:28 -0700404void intel_dpio_write(struct drm_i915_private *dev_priv, int reg, u32 val)
Jesse Barnesa0c4da22012-06-15 11:55:13 -0700405{
Daniel Vetter09153002012-12-12 14:06:44 +0100406 WARN_ON(!mutex_is_locked(&dev_priv->dpio_lock));
Jesse Barnesa0c4da22012-06-15 11:55:13 -0700407
Jesse Barnesa0c4da22012-06-15 11:55:13 -0700408 if (wait_for_atomic_us((I915_READ(DPIO_PKT) & DPIO_BUSY) == 0, 100)) {
409 DRM_ERROR("DPIO idle wait timed out\n");
Daniel Vetter09153002012-12-12 14:06:44 +0100410 return;
Jesse Barnesa0c4da22012-06-15 11:55:13 -0700411 }
412
413 I915_WRITE(DPIO_DATA, val);
414 I915_WRITE(DPIO_REG, reg);
415 I915_WRITE(DPIO_PKT, DPIO_RID | DPIO_OP_WRITE | DPIO_PORTID |
416 DPIO_BYTE);
417 if (wait_for_atomic_us((I915_READ(DPIO_PKT) & DPIO_BUSY) == 0, 100))
418 DRM_ERROR("DPIO write wait timed out\n");
Jesse Barnesa0c4da22012-06-15 11:55:13 -0700419}
420
Chris Wilson1b894b52010-12-14 20:04:54 +0000421static const intel_limit_t *intel_ironlake_limit(struct drm_crtc *crtc,
422 int refclk)
Zhenyu Wang2c072452009-06-05 15:38:42 +0800423{
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800424 struct drm_device *dev = crtc->dev;
Zhenyu Wang2c072452009-06-05 15:38:42 +0800425 const intel_limit_t *limit;
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800426
427 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS)) {
Daniel Vetter1974cad2012-11-26 17:22:09 +0100428 if (intel_is_dual_link_lvds(dev)) {
Chris Wilson1b894b52010-12-14 20:04:54 +0000429 if (refclk == 100000)
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800430 limit = &intel_limits_ironlake_dual_lvds_100m;
431 else
432 limit = &intel_limits_ironlake_dual_lvds;
433 } else {
Chris Wilson1b894b52010-12-14 20:04:54 +0000434 if (refclk == 100000)
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800435 limit = &intel_limits_ironlake_single_lvds_100m;
436 else
437 limit = &intel_limits_ironlake_single_lvds;
438 }
Daniel Vetterc6bb3532013-04-19 11:14:33 +0200439 } else
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800440 limit = &intel_limits_ironlake_dac;
Zhenyu Wang2c072452009-06-05 15:38:42 +0800441
442 return limit;
443}
444
Ma Ling044c7c42009-03-18 20:13:23 +0800445static const intel_limit_t *intel_g4x_limit(struct drm_crtc *crtc)
446{
447 struct drm_device *dev = crtc->dev;
Ma Ling044c7c42009-03-18 20:13:23 +0800448 const intel_limit_t *limit;
449
450 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS)) {
Daniel Vetter1974cad2012-11-26 17:22:09 +0100451 if (intel_is_dual_link_lvds(dev))
Keith Packarde4b36692009-06-05 19:22:17 -0700452 limit = &intel_limits_g4x_dual_channel_lvds;
Ma Ling044c7c42009-03-18 20:13:23 +0800453 else
Keith Packarde4b36692009-06-05 19:22:17 -0700454 limit = &intel_limits_g4x_single_channel_lvds;
Ma Ling044c7c42009-03-18 20:13:23 +0800455 } else if (intel_pipe_has_type(crtc, INTEL_OUTPUT_HDMI) ||
456 intel_pipe_has_type(crtc, INTEL_OUTPUT_ANALOG)) {
Keith Packarde4b36692009-06-05 19:22:17 -0700457 limit = &intel_limits_g4x_hdmi;
Ma Ling044c7c42009-03-18 20:13:23 +0800458 } else if (intel_pipe_has_type(crtc, INTEL_OUTPUT_SDVO)) {
Keith Packarde4b36692009-06-05 19:22:17 -0700459 limit = &intel_limits_g4x_sdvo;
Ma Ling044c7c42009-03-18 20:13:23 +0800460 } else /* The option is for other outputs */
Keith Packarde4b36692009-06-05 19:22:17 -0700461 limit = &intel_limits_i9xx_sdvo;
Ma Ling044c7c42009-03-18 20:13:23 +0800462
463 return limit;
464}
465
Chris Wilson1b894b52010-12-14 20:04:54 +0000466static const intel_limit_t *intel_limit(struct drm_crtc *crtc, int refclk)
Jesse Barnes79e53942008-11-07 14:24:08 -0800467{
468 struct drm_device *dev = crtc->dev;
469 const intel_limit_t *limit;
470
Eric Anholtbad720f2009-10-22 16:11:14 -0700471 if (HAS_PCH_SPLIT(dev))
Chris Wilson1b894b52010-12-14 20:04:54 +0000472 limit = intel_ironlake_limit(crtc, refclk);
Zhenyu Wang2c072452009-06-05 15:38:42 +0800473 else if (IS_G4X(dev)) {
Ma Ling044c7c42009-03-18 20:13:23 +0800474 limit = intel_g4x_limit(crtc);
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500475 } else if (IS_PINEVIEW(dev)) {
Shaohua Li21778322009-02-23 15:19:16 +0800476 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS))
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500477 limit = &intel_limits_pineview_lvds;
Shaohua Li21778322009-02-23 15:19:16 +0800478 else
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500479 limit = &intel_limits_pineview_sdvo;
Jesse Barnesa0c4da22012-06-15 11:55:13 -0700480 } else if (IS_VALLEYVIEW(dev)) {
481 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_ANALOG))
482 limit = &intel_limits_vlv_dac;
483 else if (intel_pipe_has_type(crtc, INTEL_OUTPUT_HDMI))
484 limit = &intel_limits_vlv_hdmi;
485 else
486 limit = &intel_limits_vlv_dp;
Chris Wilsona6c45cf2010-09-17 00:32:17 +0100487 } else if (!IS_GEN2(dev)) {
488 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS))
489 limit = &intel_limits_i9xx_lvds;
490 else
491 limit = &intel_limits_i9xx_sdvo;
Jesse Barnes79e53942008-11-07 14:24:08 -0800492 } else {
493 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS))
Keith Packarde4b36692009-06-05 19:22:17 -0700494 limit = &intel_limits_i8xx_lvds;
Jesse Barnes79e53942008-11-07 14:24:08 -0800495 else
Keith Packarde4b36692009-06-05 19:22:17 -0700496 limit = &intel_limits_i8xx_dvo;
Jesse Barnes79e53942008-11-07 14:24:08 -0800497 }
498 return limit;
499}
500
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500501/* m1 is reserved as 0 in Pineview, n is a ring counter */
502static void pineview_clock(int refclk, intel_clock_t *clock)
Jesse Barnes79e53942008-11-07 14:24:08 -0800503{
Shaohua Li21778322009-02-23 15:19:16 +0800504 clock->m = clock->m2 + 2;
505 clock->p = clock->p1 * clock->p2;
506 clock->vco = refclk * clock->m / clock->n;
507 clock->dot = clock->vco / clock->p;
508}
509
Daniel Vetter7429e9d2013-04-20 17:19:46 +0200510static uint32_t i9xx_dpll_compute_m(struct dpll *dpll)
511{
512 return 5 * (dpll->m1 + 2) + (dpll->m2 + 2);
513}
514
Shaohua Li21778322009-02-23 15:19:16 +0800515static void intel_clock(struct drm_device *dev, int refclk, intel_clock_t *clock)
516{
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500517 if (IS_PINEVIEW(dev)) {
518 pineview_clock(refclk, clock);
Shaohua Li21778322009-02-23 15:19:16 +0800519 return;
520 }
Daniel Vetter7429e9d2013-04-20 17:19:46 +0200521 clock->m = i9xx_dpll_compute_m(clock);
Jesse Barnes79e53942008-11-07 14:24:08 -0800522 clock->p = clock->p1 * clock->p2;
523 clock->vco = refclk * clock->m / (clock->n + 2);
524 clock->dot = clock->vco / clock->p;
525}
526
Jesse Barnes79e53942008-11-07 14:24:08 -0800527/**
528 * Returns whether any output on the specified pipe is of the specified type
529 */
Chris Wilson4ef69c72010-09-09 15:14:28 +0100530bool intel_pipe_has_type(struct drm_crtc *crtc, int type)
Jesse Barnes79e53942008-11-07 14:24:08 -0800531{
Chris Wilson4ef69c72010-09-09 15:14:28 +0100532 struct drm_device *dev = crtc->dev;
Chris Wilson4ef69c72010-09-09 15:14:28 +0100533 struct intel_encoder *encoder;
Jesse Barnes79e53942008-11-07 14:24:08 -0800534
Daniel Vetter6c2b7c122012-07-05 09:50:24 +0200535 for_each_encoder_on_crtc(dev, crtc, encoder)
536 if (encoder->type == type)
Chris Wilson4ef69c72010-09-09 15:14:28 +0100537 return true;
538
539 return false;
Jesse Barnes79e53942008-11-07 14:24:08 -0800540}
541
Jesse Barnes7c04d1d2009-02-23 15:36:40 -0800542#define INTELPllInvalid(s) do { /* DRM_DEBUG(s); */ return false; } while (0)
Jesse Barnes79e53942008-11-07 14:24:08 -0800543/**
544 * Returns whether the given set of divisors are valid for a given refclk with
545 * the given connectors.
546 */
547
Chris Wilson1b894b52010-12-14 20:04:54 +0000548static bool intel_PLL_is_valid(struct drm_device *dev,
549 const intel_limit_t *limit,
550 const intel_clock_t *clock)
Jesse Barnes79e53942008-11-07 14:24:08 -0800551{
Jesse Barnes79e53942008-11-07 14:24:08 -0800552 if (clock->p1 < limit->p1.min || limit->p1.max < clock->p1)
Akshay Joshi0206e352011-08-16 15:34:10 -0400553 INTELPllInvalid("p1 out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800554 if (clock->p < limit->p.min || limit->p.max < clock->p)
Akshay Joshi0206e352011-08-16 15:34:10 -0400555 INTELPllInvalid("p out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800556 if (clock->m2 < limit->m2.min || limit->m2.max < clock->m2)
Akshay Joshi0206e352011-08-16 15:34:10 -0400557 INTELPllInvalid("m2 out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800558 if (clock->m1 < limit->m1.min || limit->m1.max < clock->m1)
Akshay Joshi0206e352011-08-16 15:34:10 -0400559 INTELPllInvalid("m1 out of range\n");
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500560 if (clock->m1 <= clock->m2 && !IS_PINEVIEW(dev))
Akshay Joshi0206e352011-08-16 15:34:10 -0400561 INTELPllInvalid("m1 <= m2\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800562 if (clock->m < limit->m.min || limit->m.max < clock->m)
Akshay Joshi0206e352011-08-16 15:34:10 -0400563 INTELPllInvalid("m out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800564 if (clock->n < limit->n.min || limit->n.max < clock->n)
Akshay Joshi0206e352011-08-16 15:34:10 -0400565 INTELPllInvalid("n out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800566 if (clock->vco < limit->vco.min || limit->vco.max < clock->vco)
Akshay Joshi0206e352011-08-16 15:34:10 -0400567 INTELPllInvalid("vco out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800568 /* XXX: We may need to be checking "Dot clock" depending on the multiplier,
569 * connector, etc., rather than just a single range.
570 */
571 if (clock->dot < limit->dot.min || limit->dot.max < clock->dot)
Akshay Joshi0206e352011-08-16 15:34:10 -0400572 INTELPllInvalid("dot out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800573
574 return true;
575}
576
Ma Lingd4906092009-03-18 20:13:27 +0800577static bool
578intel_find_best_PLL(const intel_limit_t *limit, struct drm_crtc *crtc,
Sean Paulcec2f352012-01-10 15:09:36 -0800579 int target, int refclk, intel_clock_t *match_clock,
580 intel_clock_t *best_clock)
Ma Lingd4906092009-03-18 20:13:27 +0800581
Jesse Barnes79e53942008-11-07 14:24:08 -0800582{
583 struct drm_device *dev = crtc->dev;
Jesse Barnes79e53942008-11-07 14:24:08 -0800584 intel_clock_t clock;
Jesse Barnes79e53942008-11-07 14:24:08 -0800585 int err = target;
586
Daniel Vettera210b022012-11-26 17:22:08 +0100587 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS)) {
Jesse Barnes79e53942008-11-07 14:24:08 -0800588 /*
Daniel Vettera210b022012-11-26 17:22:08 +0100589 * For LVDS just rely on its current settings for dual-channel.
590 * We haven't figured out how to reliably set up different
591 * single/dual channel state, if we even can.
Jesse Barnes79e53942008-11-07 14:24:08 -0800592 */
Daniel Vetter1974cad2012-11-26 17:22:09 +0100593 if (intel_is_dual_link_lvds(dev))
Jesse Barnes79e53942008-11-07 14:24:08 -0800594 clock.p2 = limit->p2.p2_fast;
595 else
596 clock.p2 = limit->p2.p2_slow;
597 } else {
598 if (target < limit->p2.dot_limit)
599 clock.p2 = limit->p2.p2_slow;
600 else
601 clock.p2 = limit->p2.p2_fast;
602 }
603
Akshay Joshi0206e352011-08-16 15:34:10 -0400604 memset(best_clock, 0, sizeof(*best_clock));
Jesse Barnes79e53942008-11-07 14:24:08 -0800605
Zhao Yakui42158662009-11-20 11:24:18 +0800606 for (clock.m1 = limit->m1.min; clock.m1 <= limit->m1.max;
607 clock.m1++) {
608 for (clock.m2 = limit->m2.min;
609 clock.m2 <= limit->m2.max; clock.m2++) {
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500610 /* m1 is always 0 in Pineview */
611 if (clock.m2 >= clock.m1 && !IS_PINEVIEW(dev))
Zhao Yakui42158662009-11-20 11:24:18 +0800612 break;
613 for (clock.n = limit->n.min;
614 clock.n <= limit->n.max; clock.n++) {
615 for (clock.p1 = limit->p1.min;
616 clock.p1 <= limit->p1.max; clock.p1++) {
Jesse Barnes79e53942008-11-07 14:24:08 -0800617 int this_err;
618
Shaohua Li21778322009-02-23 15:19:16 +0800619 intel_clock(dev, refclk, &clock);
Chris Wilson1b894b52010-12-14 20:04:54 +0000620 if (!intel_PLL_is_valid(dev, limit,
621 &clock))
Jesse Barnes79e53942008-11-07 14:24:08 -0800622 continue;
Sean Paulcec2f352012-01-10 15:09:36 -0800623 if (match_clock &&
624 clock.p != match_clock->p)
625 continue;
Jesse Barnes79e53942008-11-07 14:24:08 -0800626
627 this_err = abs(clock.dot - target);
628 if (this_err < err) {
629 *best_clock = clock;
630 err = this_err;
631 }
632 }
633 }
634 }
635 }
636
637 return (err != target);
638}
639
Ma Lingd4906092009-03-18 20:13:27 +0800640static bool
641intel_g4x_find_best_PLL(const intel_limit_t *limit, struct drm_crtc *crtc,
Sean Paulcec2f352012-01-10 15:09:36 -0800642 int target, int refclk, intel_clock_t *match_clock,
643 intel_clock_t *best_clock)
Ma Lingd4906092009-03-18 20:13:27 +0800644{
645 struct drm_device *dev = crtc->dev;
Ma Lingd4906092009-03-18 20:13:27 +0800646 intel_clock_t clock;
647 int max_n;
648 bool found;
Adam Jackson6ba770d2010-07-02 16:43:30 -0400649 /* approximately equals target * 0.00585 */
650 int err_most = (target >> 8) + (target >> 9);
Ma Lingd4906092009-03-18 20:13:27 +0800651 found = false;
652
653 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS)) {
Zhao Yakui45476682009-12-31 16:06:04 +0800654 int lvds_reg;
655
Eric Anholtc619eed2010-01-28 16:45:52 -0800656 if (HAS_PCH_SPLIT(dev))
Zhao Yakui45476682009-12-31 16:06:04 +0800657 lvds_reg = PCH_LVDS;
658 else
659 lvds_reg = LVDS;
Daniel Vetter1974cad2012-11-26 17:22:09 +0100660 if (intel_is_dual_link_lvds(dev))
Ma Lingd4906092009-03-18 20:13:27 +0800661 clock.p2 = limit->p2.p2_fast;
662 else
663 clock.p2 = limit->p2.p2_slow;
664 } else {
665 if (target < limit->p2.dot_limit)
666 clock.p2 = limit->p2.p2_slow;
667 else
668 clock.p2 = limit->p2.p2_fast;
669 }
670
671 memset(best_clock, 0, sizeof(*best_clock));
672 max_n = limit->n.max;
Gilles Espinassef77f13e2010-03-29 15:41:47 +0200673 /* based on hardware requirement, prefer smaller n to precision */
Ma Lingd4906092009-03-18 20:13:27 +0800674 for (clock.n = limit->n.min; clock.n <= max_n; clock.n++) {
Gilles Espinassef77f13e2010-03-29 15:41:47 +0200675 /* based on hardware requirement, prefere larger m1,m2 */
Ma Lingd4906092009-03-18 20:13:27 +0800676 for (clock.m1 = limit->m1.max;
677 clock.m1 >= limit->m1.min; clock.m1--) {
678 for (clock.m2 = limit->m2.max;
679 clock.m2 >= limit->m2.min; clock.m2--) {
680 for (clock.p1 = limit->p1.max;
681 clock.p1 >= limit->p1.min; clock.p1--) {
682 int this_err;
683
Shaohua Li21778322009-02-23 15:19:16 +0800684 intel_clock(dev, refclk, &clock);
Chris Wilson1b894b52010-12-14 20:04:54 +0000685 if (!intel_PLL_is_valid(dev, limit,
686 &clock))
Ma Lingd4906092009-03-18 20:13:27 +0800687 continue;
Chris Wilson1b894b52010-12-14 20:04:54 +0000688
689 this_err = abs(clock.dot - target);
Ma Lingd4906092009-03-18 20:13:27 +0800690 if (this_err < err_most) {
691 *best_clock = clock;
692 err_most = this_err;
693 max_n = clock.n;
694 found = true;
695 }
696 }
697 }
698 }
699 }
Zhenyu Wang2c072452009-06-05 15:38:42 +0800700 return found;
701}
Ma Lingd4906092009-03-18 20:13:27 +0800702
Zhenyu Wang2c072452009-06-05 15:38:42 +0800703static bool
Jesse Barnesa0c4da22012-06-15 11:55:13 -0700704intel_vlv_find_best_pll(const intel_limit_t *limit, struct drm_crtc *crtc,
705 int target, int refclk, intel_clock_t *match_clock,
706 intel_clock_t *best_clock)
707{
708 u32 p1, p2, m1, m2, vco, bestn, bestm1, bestm2, bestp1, bestp2;
709 u32 m, n, fastclk;
710 u32 updrate, minupdate, fracbits, p;
711 unsigned long bestppm, ppm, absppm;
712 int dotclk, flag;
713
Alan Coxaf447bd2012-07-25 13:49:18 +0100714 flag = 0;
Jesse Barnesa0c4da22012-06-15 11:55:13 -0700715 dotclk = target * 1000;
716 bestppm = 1000000;
717 ppm = absppm = 0;
718 fastclk = dotclk / (2*100);
719 updrate = 0;
720 minupdate = 19200;
721 fracbits = 1;
722 n = p = p1 = p2 = m = m1 = m2 = vco = bestn = 0;
723 bestm1 = bestm2 = bestp1 = bestp2 = 0;
724
725 /* based on hardware requirement, prefer smaller n to precision */
726 for (n = limit->n.min; n <= ((refclk) / minupdate); n++) {
727 updrate = refclk / n;
728 for (p1 = limit->p1.max; p1 > limit->p1.min; p1--) {
729 for (p2 = limit->p2.p2_fast+1; p2 > 0; p2--) {
730 if (p2 > 10)
731 p2 = p2 - 1;
732 p = p1 * p2;
733 /* based on hardware requirement, prefer bigger m1,m2 values */
734 for (m1 = limit->m1.min; m1 <= limit->m1.max; m1++) {
735 m2 = (((2*(fastclk * p * n / m1 )) +
736 refclk) / (2*refclk));
737 m = m1 * m2;
738 vco = updrate * m;
739 if (vco >= limit->vco.min && vco < limit->vco.max) {
740 ppm = 1000000 * ((vco / p) - fastclk) / fastclk;
741 absppm = (ppm > 0) ? ppm : (-ppm);
742 if (absppm < 100 && ((p1 * p2) > (bestp1 * bestp2))) {
743 bestppm = 0;
744 flag = 1;
745 }
746 if (absppm < bestppm - 10) {
747 bestppm = absppm;
748 flag = 1;
749 }
750 if (flag) {
751 bestn = n;
752 bestm1 = m1;
753 bestm2 = m2;
754 bestp1 = p1;
755 bestp2 = p2;
756 flag = 0;
757 }
758 }
759 }
760 }
761 }
762 }
763 best_clock->n = bestn;
764 best_clock->m1 = bestm1;
765 best_clock->m2 = bestm2;
766 best_clock->p1 = bestp1;
767 best_clock->p2 = bestp2;
768
769 return true;
770}
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700771
Paulo Zanonia5c961d2012-10-24 15:59:34 -0200772enum transcoder intel_pipe_to_cpu_transcoder(struct drm_i915_private *dev_priv,
773 enum pipe pipe)
774{
775 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
776 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
777
Daniel Vetter3b117c82013-04-17 20:15:07 +0200778 return intel_crtc->config.cpu_transcoder;
Paulo Zanonia5c961d2012-10-24 15:59:34 -0200779}
780
Paulo Zanonia928d532012-05-04 17:18:15 -0300781static void ironlake_wait_for_vblank(struct drm_device *dev, int pipe)
782{
783 struct drm_i915_private *dev_priv = dev->dev_private;
784 u32 frame, frame_reg = PIPEFRAME(pipe);
785
786 frame = I915_READ(frame_reg);
787
788 if (wait_for(I915_READ_NOTRACE(frame_reg) != frame, 50))
789 DRM_DEBUG_KMS("vblank wait timed out\n");
790}
791
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700792/**
793 * intel_wait_for_vblank - wait for vblank on a given pipe
794 * @dev: drm device
795 * @pipe: pipe to wait for
796 *
797 * Wait for vblank to occur on a given pipe. Needed for various bits of
798 * mode setting code.
799 */
800void intel_wait_for_vblank(struct drm_device *dev, int pipe)
Jesse Barnes79e53942008-11-07 14:24:08 -0800801{
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700802 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800803 int pipestat_reg = PIPESTAT(pipe);
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700804
Paulo Zanonia928d532012-05-04 17:18:15 -0300805 if (INTEL_INFO(dev)->gen >= 5) {
806 ironlake_wait_for_vblank(dev, pipe);
807 return;
808 }
809
Chris Wilson300387c2010-09-05 20:25:43 +0100810 /* Clear existing vblank status. Note this will clear any other
811 * sticky status fields as well.
812 *
813 * This races with i915_driver_irq_handler() with the result
814 * that either function could miss a vblank event. Here it is not
815 * fatal, as we will either wait upon the next vblank interrupt or
816 * timeout. Generally speaking intel_wait_for_vblank() is only
817 * called during modeset at which time the GPU should be idle and
818 * should *not* be performing page flips and thus not waiting on
819 * vblanks...
820 * Currently, the result of us stealing a vblank from the irq
821 * handler is that a single frame will be skipped during swapbuffers.
822 */
823 I915_WRITE(pipestat_reg,
824 I915_READ(pipestat_reg) | PIPE_VBLANK_INTERRUPT_STATUS);
825
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700826 /* Wait for vblank interrupt bit to set */
Chris Wilson481b6af2010-08-23 17:43:35 +0100827 if (wait_for(I915_READ(pipestat_reg) &
828 PIPE_VBLANK_INTERRUPT_STATUS,
829 50))
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700830 DRM_DEBUG_KMS("vblank wait timed out\n");
831}
832
Keith Packardab7ad7f2010-10-03 00:33:06 -0700833/*
834 * intel_wait_for_pipe_off - wait for pipe to turn off
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700835 * @dev: drm device
836 * @pipe: pipe to wait for
837 *
838 * After disabling a pipe, we can't wait for vblank in the usual way,
839 * spinning on the vblank interrupt status bit, since we won't actually
840 * see an interrupt when the pipe is disabled.
841 *
Keith Packardab7ad7f2010-10-03 00:33:06 -0700842 * On Gen4 and above:
843 * wait for the pipe register state bit to turn off
844 *
845 * Otherwise:
846 * wait for the display line value to settle (it usually
847 * ends up stopping at the start of the next frame).
Chris Wilson58e10eb2010-10-03 10:56:11 +0100848 *
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700849 */
Chris Wilson58e10eb2010-10-03 10:56:11 +0100850void intel_wait_for_pipe_off(struct drm_device *dev, int pipe)
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700851{
852 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanoni702e7a52012-10-23 18:29:59 -0200853 enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
854 pipe);
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700855
Keith Packardab7ad7f2010-10-03 00:33:06 -0700856 if (INTEL_INFO(dev)->gen >= 4) {
Paulo Zanoni702e7a52012-10-23 18:29:59 -0200857 int reg = PIPECONF(cpu_transcoder);
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700858
Keith Packardab7ad7f2010-10-03 00:33:06 -0700859 /* Wait for the Pipe State to go off */
Chris Wilson58e10eb2010-10-03 10:56:11 +0100860 if (wait_for((I915_READ(reg) & I965_PIPECONF_ACTIVE) == 0,
861 100))
Daniel Vetter284637d2012-07-09 09:51:57 +0200862 WARN(1, "pipe_off wait timed out\n");
Keith Packardab7ad7f2010-10-03 00:33:06 -0700863 } else {
Paulo Zanoni837ba002012-05-04 17:18:14 -0300864 u32 last_line, line_mask;
Chris Wilson58e10eb2010-10-03 10:56:11 +0100865 int reg = PIPEDSL(pipe);
Keith Packardab7ad7f2010-10-03 00:33:06 -0700866 unsigned long timeout = jiffies + msecs_to_jiffies(100);
867
Paulo Zanoni837ba002012-05-04 17:18:14 -0300868 if (IS_GEN2(dev))
869 line_mask = DSL_LINEMASK_GEN2;
870 else
871 line_mask = DSL_LINEMASK_GEN3;
872
Keith Packardab7ad7f2010-10-03 00:33:06 -0700873 /* Wait for the display line to settle */
874 do {
Paulo Zanoni837ba002012-05-04 17:18:14 -0300875 last_line = I915_READ(reg) & line_mask;
Keith Packardab7ad7f2010-10-03 00:33:06 -0700876 mdelay(5);
Paulo Zanoni837ba002012-05-04 17:18:14 -0300877 } while (((I915_READ(reg) & line_mask) != last_line) &&
Keith Packardab7ad7f2010-10-03 00:33:06 -0700878 time_after(timeout, jiffies));
879 if (time_after(jiffies, timeout))
Daniel Vetter284637d2012-07-09 09:51:57 +0200880 WARN(1, "pipe_off wait timed out\n");
Keith Packardab7ad7f2010-10-03 00:33:06 -0700881 }
Jesse Barnes79e53942008-11-07 14:24:08 -0800882}
883
Damien Lespiaub0ea7d32012-12-13 16:09:00 +0000884/*
885 * ibx_digital_port_connected - is the specified port connected?
886 * @dev_priv: i915 private structure
887 * @port: the port to test
888 *
889 * Returns true if @port is connected, false otherwise.
890 */
891bool ibx_digital_port_connected(struct drm_i915_private *dev_priv,
892 struct intel_digital_port *port)
893{
894 u32 bit;
895
Damien Lespiauc36346e2012-12-13 16:09:03 +0000896 if (HAS_PCH_IBX(dev_priv->dev)) {
897 switch(port->port) {
898 case PORT_B:
899 bit = SDE_PORTB_HOTPLUG;
900 break;
901 case PORT_C:
902 bit = SDE_PORTC_HOTPLUG;
903 break;
904 case PORT_D:
905 bit = SDE_PORTD_HOTPLUG;
906 break;
907 default:
908 return true;
909 }
910 } else {
911 switch(port->port) {
912 case PORT_B:
913 bit = SDE_PORTB_HOTPLUG_CPT;
914 break;
915 case PORT_C:
916 bit = SDE_PORTC_HOTPLUG_CPT;
917 break;
918 case PORT_D:
919 bit = SDE_PORTD_HOTPLUG_CPT;
920 break;
921 default:
922 return true;
923 }
Damien Lespiaub0ea7d32012-12-13 16:09:00 +0000924 }
925
926 return I915_READ(SDEISR) & bit;
927}
928
Jesse Barnesb24e7172011-01-04 15:09:30 -0800929static const char *state_string(bool enabled)
930{
931 return enabled ? "on" : "off";
932}
933
934/* Only for pre-ILK configs */
935static void assert_pll(struct drm_i915_private *dev_priv,
936 enum pipe pipe, bool state)
937{
938 int reg;
939 u32 val;
940 bool cur_state;
941
942 reg = DPLL(pipe);
943 val = I915_READ(reg);
944 cur_state = !!(val & DPLL_VCO_ENABLE);
945 WARN(cur_state != state,
946 "PLL state assertion failure (expected %s, current %s)\n",
947 state_string(state), state_string(cur_state));
948}
949#define assert_pll_enabled(d, p) assert_pll(d, p, true)
950#define assert_pll_disabled(d, p) assert_pll(d, p, false)
951
Jesse Barnes040484a2011-01-03 12:14:26 -0800952/* For ILK+ */
953static void assert_pch_pll(struct drm_i915_private *dev_priv,
Chris Wilson92b27b02012-05-20 18:10:50 +0100954 struct intel_pch_pll *pll,
955 struct intel_crtc *crtc,
956 bool state)
Jesse Barnes040484a2011-01-03 12:14:26 -0800957{
Jesse Barnes040484a2011-01-03 12:14:26 -0800958 u32 val;
959 bool cur_state;
960
Eugeni Dodonov9d82aa12012-05-09 15:37:17 -0300961 if (HAS_PCH_LPT(dev_priv->dev)) {
962 DRM_DEBUG_DRIVER("LPT detected: skipping PCH PLL test\n");
963 return;
964 }
965
Chris Wilson92b27b02012-05-20 18:10:50 +0100966 if (WARN (!pll,
967 "asserting PCH PLL %s with no PLL\n", state_string(state)))
Jesse Barnesee7b9f92012-04-20 17:11:53 +0100968 return;
Jesse Barnesee7b9f92012-04-20 17:11:53 +0100969
Chris Wilson92b27b02012-05-20 18:10:50 +0100970 val = I915_READ(pll->pll_reg);
971 cur_state = !!(val & DPLL_VCO_ENABLE);
972 WARN(cur_state != state,
973 "PCH PLL state for reg %x assertion failure (expected %s, current %s), val=%08x\n",
974 pll->pll_reg, state_string(state), state_string(cur_state), val);
975
976 /* Make sure the selected PLL is correctly attached to the transcoder */
977 if (crtc && HAS_PCH_CPT(dev_priv->dev)) {
Jesse Barnesd3ccbe82011-10-12 09:27:42 -0700978 u32 pch_dpll;
979
980 pch_dpll = I915_READ(PCH_DPLL_SEL);
Chris Wilson92b27b02012-05-20 18:10:50 +0100981 cur_state = pll->pll_reg == _PCH_DPLL_B;
982 if (!WARN(((pch_dpll >> (4 * crtc->pipe)) & 1) != cur_state,
Ville Syrjälä4bb6f1f2013-04-17 17:48:50 +0300983 "PLL[%d] not attached to this transcoder %c: %08x\n",
984 cur_state, pipe_name(crtc->pipe), pch_dpll)) {
Chris Wilson92b27b02012-05-20 18:10:50 +0100985 cur_state = !!(val >> (4*crtc->pipe + 3));
986 WARN(cur_state != state,
Ville Syrjälä4bb6f1f2013-04-17 17:48:50 +0300987 "PLL[%d] not %s on this transcoder %c: %08x\n",
Chris Wilson92b27b02012-05-20 18:10:50 +0100988 pll->pll_reg == _PCH_DPLL_B,
989 state_string(state),
Ville Syrjälä4bb6f1f2013-04-17 17:48:50 +0300990 pipe_name(crtc->pipe),
Chris Wilson92b27b02012-05-20 18:10:50 +0100991 val);
992 }
Jesse Barnesd3ccbe82011-10-12 09:27:42 -0700993 }
Jesse Barnes040484a2011-01-03 12:14:26 -0800994}
Chris Wilson92b27b02012-05-20 18:10:50 +0100995#define assert_pch_pll_enabled(d, p, c) assert_pch_pll(d, p, c, true)
996#define assert_pch_pll_disabled(d, p, c) assert_pch_pll(d, p, c, false)
Jesse Barnes040484a2011-01-03 12:14:26 -0800997
998static void assert_fdi_tx(struct drm_i915_private *dev_priv,
999 enum pipe pipe, bool state)
1000{
1001 int reg;
1002 u32 val;
1003 bool cur_state;
Paulo Zanoniad80a812012-10-24 16:06:19 -02001004 enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
1005 pipe);
Jesse Barnes040484a2011-01-03 12:14:26 -08001006
Paulo Zanoniaffa9352012-11-23 15:30:39 -02001007 if (HAS_DDI(dev_priv->dev)) {
1008 /* DDI does not have a specific FDI_TX register */
Paulo Zanoniad80a812012-10-24 16:06:19 -02001009 reg = TRANS_DDI_FUNC_CTL(cpu_transcoder);
Eugeni Dodonovbf507ef2012-05-09 15:37:18 -03001010 val = I915_READ(reg);
Paulo Zanoniad80a812012-10-24 16:06:19 -02001011 cur_state = !!(val & TRANS_DDI_FUNC_ENABLE);
Eugeni Dodonovbf507ef2012-05-09 15:37:18 -03001012 } else {
1013 reg = FDI_TX_CTL(pipe);
1014 val = I915_READ(reg);
1015 cur_state = !!(val & FDI_TX_ENABLE);
1016 }
Jesse Barnes040484a2011-01-03 12:14:26 -08001017 WARN(cur_state != state,
1018 "FDI TX state assertion failure (expected %s, current %s)\n",
1019 state_string(state), state_string(cur_state));
1020}
1021#define assert_fdi_tx_enabled(d, p) assert_fdi_tx(d, p, true)
1022#define assert_fdi_tx_disabled(d, p) assert_fdi_tx(d, p, false)
1023
1024static void assert_fdi_rx(struct drm_i915_private *dev_priv,
1025 enum pipe pipe, bool state)
1026{
1027 int reg;
1028 u32 val;
1029 bool cur_state;
1030
Paulo Zanonid63fa0d2012-11-20 13:27:35 -02001031 reg = FDI_RX_CTL(pipe);
1032 val = I915_READ(reg);
1033 cur_state = !!(val & FDI_RX_ENABLE);
Jesse Barnes040484a2011-01-03 12:14:26 -08001034 WARN(cur_state != state,
1035 "FDI RX state assertion failure (expected %s, current %s)\n",
1036 state_string(state), state_string(cur_state));
1037}
1038#define assert_fdi_rx_enabled(d, p) assert_fdi_rx(d, p, true)
1039#define assert_fdi_rx_disabled(d, p) assert_fdi_rx(d, p, false)
1040
1041static void assert_fdi_tx_pll_enabled(struct drm_i915_private *dev_priv,
1042 enum pipe pipe)
1043{
1044 int reg;
1045 u32 val;
1046
1047 /* ILK FDI PLL is always enabled */
1048 if (dev_priv->info->gen == 5)
1049 return;
1050
Eugeni Dodonovbf507ef2012-05-09 15:37:18 -03001051 /* On Haswell, DDI ports are responsible for the FDI PLL setup */
Paulo Zanoniaffa9352012-11-23 15:30:39 -02001052 if (HAS_DDI(dev_priv->dev))
Eugeni Dodonovbf507ef2012-05-09 15:37:18 -03001053 return;
1054
Jesse Barnes040484a2011-01-03 12:14:26 -08001055 reg = FDI_TX_CTL(pipe);
1056 val = I915_READ(reg);
1057 WARN(!(val & FDI_TX_PLL_ENABLE), "FDI TX PLL assertion failure, should be active but is disabled\n");
1058}
1059
1060static void assert_fdi_rx_pll_enabled(struct drm_i915_private *dev_priv,
1061 enum pipe pipe)
1062{
1063 int reg;
1064 u32 val;
1065
1066 reg = FDI_RX_CTL(pipe);
1067 val = I915_READ(reg);
1068 WARN(!(val & FDI_RX_PLL_ENABLE), "FDI RX PLL assertion failure, should be active but is disabled\n");
1069}
1070
Jesse Barnesea0760c2011-01-04 15:09:32 -08001071static void assert_panel_unlocked(struct drm_i915_private *dev_priv,
1072 enum pipe pipe)
1073{
1074 int pp_reg, lvds_reg;
1075 u32 val;
1076 enum pipe panel_pipe = PIPE_A;
Thomas Jarosch0de3b482011-08-25 15:37:45 +02001077 bool locked = true;
Jesse Barnesea0760c2011-01-04 15:09:32 -08001078
1079 if (HAS_PCH_SPLIT(dev_priv->dev)) {
1080 pp_reg = PCH_PP_CONTROL;
1081 lvds_reg = PCH_LVDS;
1082 } else {
1083 pp_reg = PP_CONTROL;
1084 lvds_reg = LVDS;
1085 }
1086
1087 val = I915_READ(pp_reg);
1088 if (!(val & PANEL_POWER_ON) ||
1089 ((val & PANEL_UNLOCK_REGS) == PANEL_UNLOCK_REGS))
1090 locked = false;
1091
1092 if (I915_READ(lvds_reg) & LVDS_PIPEB_SELECT)
1093 panel_pipe = PIPE_B;
1094
1095 WARN(panel_pipe == pipe && locked,
1096 "panel assertion failure, pipe %c regs locked\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001097 pipe_name(pipe));
Jesse Barnesea0760c2011-01-04 15:09:32 -08001098}
1099
Jesse Barnesb840d907f2011-12-13 13:19:38 -08001100void assert_pipe(struct drm_i915_private *dev_priv,
1101 enum pipe pipe, bool state)
Jesse Barnesb24e7172011-01-04 15:09:30 -08001102{
1103 int reg;
1104 u32 val;
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001105 bool cur_state;
Paulo Zanoni702e7a52012-10-23 18:29:59 -02001106 enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
1107 pipe);
Jesse Barnesb24e7172011-01-04 15:09:30 -08001108
Daniel Vetter8e636782012-01-22 01:36:48 +01001109 /* if we need the pipe A quirk it must be always on */
1110 if (pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE)
1111 state = true;
1112
Paulo Zanoni15d199e2013-03-22 14:14:13 -03001113 if (!intel_using_power_well(dev_priv->dev) &&
1114 cpu_transcoder != TRANSCODER_EDP) {
Paulo Zanoni69310162013-01-29 16:35:19 -02001115 cur_state = false;
1116 } else {
1117 reg = PIPECONF(cpu_transcoder);
1118 val = I915_READ(reg);
1119 cur_state = !!(val & PIPECONF_ENABLE);
1120 }
1121
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001122 WARN(cur_state != state,
1123 "pipe %c assertion failure (expected %s, current %s)\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001124 pipe_name(pipe), state_string(state), state_string(cur_state));
Jesse Barnesb24e7172011-01-04 15:09:30 -08001125}
1126
Chris Wilson931872f2012-01-16 23:01:13 +00001127static void assert_plane(struct drm_i915_private *dev_priv,
1128 enum plane plane, bool state)
Jesse Barnesb24e7172011-01-04 15:09:30 -08001129{
1130 int reg;
1131 u32 val;
Chris Wilson931872f2012-01-16 23:01:13 +00001132 bool cur_state;
Jesse Barnesb24e7172011-01-04 15:09:30 -08001133
1134 reg = DSPCNTR(plane);
1135 val = I915_READ(reg);
Chris Wilson931872f2012-01-16 23:01:13 +00001136 cur_state = !!(val & DISPLAY_PLANE_ENABLE);
1137 WARN(cur_state != state,
1138 "plane %c assertion failure (expected %s, current %s)\n",
1139 plane_name(plane), state_string(state), state_string(cur_state));
Jesse Barnesb24e7172011-01-04 15:09:30 -08001140}
1141
Chris Wilson931872f2012-01-16 23:01:13 +00001142#define assert_plane_enabled(d, p) assert_plane(d, p, true)
1143#define assert_plane_disabled(d, p) assert_plane(d, p, false)
1144
Jesse Barnesb24e7172011-01-04 15:09:30 -08001145static void assert_planes_disabled(struct drm_i915_private *dev_priv,
1146 enum pipe pipe)
1147{
1148 int reg, i;
1149 u32 val;
1150 int cur_pipe;
1151
Jesse Barnes19ec1352011-02-02 12:28:02 -08001152 /* Planes are fixed to pipes on ILK+ */
Jesse Barnesda6ecc52013-03-08 10:46:00 -08001153 if (HAS_PCH_SPLIT(dev_priv->dev) || IS_VALLEYVIEW(dev_priv->dev)) {
Adam Jackson28c057942011-10-07 14:38:42 -04001154 reg = DSPCNTR(pipe);
1155 val = I915_READ(reg);
1156 WARN((val & DISPLAY_PLANE_ENABLE),
1157 "plane %c assertion failure, should be disabled but not\n",
1158 plane_name(pipe));
Jesse Barnes19ec1352011-02-02 12:28:02 -08001159 return;
Adam Jackson28c057942011-10-07 14:38:42 -04001160 }
Jesse Barnes19ec1352011-02-02 12:28:02 -08001161
Jesse Barnesb24e7172011-01-04 15:09:30 -08001162 /* Need to check both planes against the pipe */
1163 for (i = 0; i < 2; i++) {
1164 reg = DSPCNTR(i);
1165 val = I915_READ(reg);
1166 cur_pipe = (val & DISPPLANE_SEL_PIPE_MASK) >>
1167 DISPPLANE_SEL_PIPE_SHIFT;
1168 WARN((val & DISPLAY_PLANE_ENABLE) && pipe == cur_pipe,
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001169 "plane %c assertion failure, should be off on pipe %c but is still active\n",
1170 plane_name(i), pipe_name(pipe));
Jesse Barnesb24e7172011-01-04 15:09:30 -08001171 }
1172}
1173
Jesse Barnes19332d72013-03-28 09:55:38 -07001174static void assert_sprites_disabled(struct drm_i915_private *dev_priv,
1175 enum pipe pipe)
1176{
1177 int reg, i;
1178 u32 val;
1179
1180 if (!IS_VALLEYVIEW(dev_priv->dev))
1181 return;
1182
1183 /* Need to check both planes against the pipe */
1184 for (i = 0; i < dev_priv->num_plane; i++) {
1185 reg = SPCNTR(pipe, i);
1186 val = I915_READ(reg);
1187 WARN((val & SP_ENABLE),
Ville Syrjälä06da8da2013-04-17 17:48:51 +03001188 "sprite %c assertion failure, should be off on pipe %c but is still active\n",
1189 sprite_name(pipe, i), pipe_name(pipe));
Jesse Barnes19332d72013-03-28 09:55:38 -07001190 }
1191}
1192
Jesse Barnes92f25842011-01-04 15:09:34 -08001193static void assert_pch_refclk_enabled(struct drm_i915_private *dev_priv)
1194{
1195 u32 val;
1196 bool enabled;
1197
Eugeni Dodonov9d82aa12012-05-09 15:37:17 -03001198 if (HAS_PCH_LPT(dev_priv->dev)) {
1199 DRM_DEBUG_DRIVER("LPT does not has PCH refclk, skipping check\n");
1200 return;
1201 }
1202
Jesse Barnes92f25842011-01-04 15:09:34 -08001203 val = I915_READ(PCH_DREF_CONTROL);
1204 enabled = !!(val & (DREF_SSC_SOURCE_MASK | DREF_NONSPREAD_SOURCE_MASK |
1205 DREF_SUPERSPREAD_SOURCE_MASK));
1206 WARN(!enabled, "PCH refclk assertion failure, should be active but is disabled\n");
1207}
1208
1209static void assert_transcoder_disabled(struct drm_i915_private *dev_priv,
1210 enum pipe pipe)
1211{
1212 int reg;
1213 u32 val;
1214 bool enabled;
1215
1216 reg = TRANSCONF(pipe);
1217 val = I915_READ(reg);
1218 enabled = !!(val & TRANS_ENABLE);
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001219 WARN(enabled,
1220 "transcoder assertion failed, should be off on pipe %c but is still active\n",
1221 pipe_name(pipe));
Jesse Barnes92f25842011-01-04 15:09:34 -08001222}
1223
Keith Packard4e634382011-08-06 10:39:45 -07001224static bool dp_pipe_enabled(struct drm_i915_private *dev_priv,
1225 enum pipe pipe, u32 port_sel, u32 val)
Keith Packardf0575e92011-07-25 22:12:43 -07001226{
1227 if ((val & DP_PORT_EN) == 0)
1228 return false;
1229
1230 if (HAS_PCH_CPT(dev_priv->dev)) {
1231 u32 trans_dp_ctl_reg = TRANS_DP_CTL(pipe);
1232 u32 trans_dp_ctl = I915_READ(trans_dp_ctl_reg);
1233 if ((trans_dp_ctl & TRANS_DP_PORT_SEL_MASK) != port_sel)
1234 return false;
1235 } else {
1236 if ((val & DP_PIPE_MASK) != (pipe << 30))
1237 return false;
1238 }
1239 return true;
1240}
1241
Keith Packard1519b992011-08-06 10:35:34 -07001242static bool hdmi_pipe_enabled(struct drm_i915_private *dev_priv,
1243 enum pipe pipe, u32 val)
1244{
Paulo Zanonidc0fa712013-02-19 16:21:46 -03001245 if ((val & SDVO_ENABLE) == 0)
Keith Packard1519b992011-08-06 10:35:34 -07001246 return false;
1247
1248 if (HAS_PCH_CPT(dev_priv->dev)) {
Paulo Zanonidc0fa712013-02-19 16:21:46 -03001249 if ((val & SDVO_PIPE_SEL_MASK_CPT) != SDVO_PIPE_SEL_CPT(pipe))
Keith Packard1519b992011-08-06 10:35:34 -07001250 return false;
1251 } else {
Paulo Zanonidc0fa712013-02-19 16:21:46 -03001252 if ((val & SDVO_PIPE_SEL_MASK) != SDVO_PIPE_SEL(pipe))
Keith Packard1519b992011-08-06 10:35:34 -07001253 return false;
1254 }
1255 return true;
1256}
1257
1258static bool lvds_pipe_enabled(struct drm_i915_private *dev_priv,
1259 enum pipe pipe, u32 val)
1260{
1261 if ((val & LVDS_PORT_EN) == 0)
1262 return false;
1263
1264 if (HAS_PCH_CPT(dev_priv->dev)) {
1265 if ((val & PORT_TRANS_SEL_MASK) != PORT_TRANS_SEL_CPT(pipe))
1266 return false;
1267 } else {
1268 if ((val & LVDS_PIPE_MASK) != LVDS_PIPE(pipe))
1269 return false;
1270 }
1271 return true;
1272}
1273
1274static bool adpa_pipe_enabled(struct drm_i915_private *dev_priv,
1275 enum pipe pipe, u32 val)
1276{
1277 if ((val & ADPA_DAC_ENABLE) == 0)
1278 return false;
1279 if (HAS_PCH_CPT(dev_priv->dev)) {
1280 if ((val & PORT_TRANS_SEL_MASK) != PORT_TRANS_SEL_CPT(pipe))
1281 return false;
1282 } else {
1283 if ((val & ADPA_PIPE_SELECT_MASK) != ADPA_PIPE_SELECT(pipe))
1284 return false;
1285 }
1286 return true;
1287}
1288
Jesse Barnes291906f2011-02-02 12:28:03 -08001289static void assert_pch_dp_disabled(struct drm_i915_private *dev_priv,
Keith Packardf0575e92011-07-25 22:12:43 -07001290 enum pipe pipe, int reg, u32 port_sel)
Jesse Barnes291906f2011-02-02 12:28:03 -08001291{
Jesse Barnes47a05ec2011-02-07 13:46:40 -08001292 u32 val = I915_READ(reg);
Keith Packard4e634382011-08-06 10:39:45 -07001293 WARN(dp_pipe_enabled(dev_priv, pipe, port_sel, val),
Jesse Barnes291906f2011-02-02 12:28:03 -08001294 "PCH DP (0x%08x) enabled on transcoder %c, should be disabled\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001295 reg, pipe_name(pipe));
Daniel Vetterde9a35a2012-06-05 11:03:40 +02001296
Daniel Vetter75c5da22012-09-10 21:58:29 +02001297 WARN(HAS_PCH_IBX(dev_priv->dev) && (val & DP_PORT_EN) == 0
1298 && (val & DP_PIPEB_SELECT),
Daniel Vetterde9a35a2012-06-05 11:03:40 +02001299 "IBX PCH dp port still using transcoder B\n");
Jesse Barnes291906f2011-02-02 12:28:03 -08001300}
1301
1302static void assert_pch_hdmi_disabled(struct drm_i915_private *dev_priv,
1303 enum pipe pipe, int reg)
1304{
Jesse Barnes47a05ec2011-02-07 13:46:40 -08001305 u32 val = I915_READ(reg);
Xu, Anhuab70ad582012-08-13 03:08:33 +00001306 WARN(hdmi_pipe_enabled(dev_priv, pipe, val),
Adam Jackson23c99e72011-10-07 14:38:43 -04001307 "PCH HDMI (0x%08x) enabled on transcoder %c, should be disabled\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001308 reg, pipe_name(pipe));
Daniel Vetterde9a35a2012-06-05 11:03:40 +02001309
Paulo Zanonidc0fa712013-02-19 16:21:46 -03001310 WARN(HAS_PCH_IBX(dev_priv->dev) && (val & SDVO_ENABLE) == 0
Daniel Vetter75c5da22012-09-10 21:58:29 +02001311 && (val & SDVO_PIPE_B_SELECT),
Daniel Vetterde9a35a2012-06-05 11:03:40 +02001312 "IBX PCH hdmi port still using transcoder B\n");
Jesse Barnes291906f2011-02-02 12:28:03 -08001313}
1314
1315static void assert_pch_ports_disabled(struct drm_i915_private *dev_priv,
1316 enum pipe pipe)
1317{
1318 int reg;
1319 u32 val;
Jesse Barnes291906f2011-02-02 12:28:03 -08001320
Keith Packardf0575e92011-07-25 22:12:43 -07001321 assert_pch_dp_disabled(dev_priv, pipe, PCH_DP_B, TRANS_DP_PORT_SEL_B);
1322 assert_pch_dp_disabled(dev_priv, pipe, PCH_DP_C, TRANS_DP_PORT_SEL_C);
1323 assert_pch_dp_disabled(dev_priv, pipe, PCH_DP_D, TRANS_DP_PORT_SEL_D);
Jesse Barnes291906f2011-02-02 12:28:03 -08001324
1325 reg = PCH_ADPA;
1326 val = I915_READ(reg);
Xu, Anhuab70ad582012-08-13 03:08:33 +00001327 WARN(adpa_pipe_enabled(dev_priv, pipe, val),
Jesse Barnes291906f2011-02-02 12:28:03 -08001328 "PCH VGA enabled on transcoder %c, should be disabled\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001329 pipe_name(pipe));
Jesse Barnes291906f2011-02-02 12:28:03 -08001330
1331 reg = PCH_LVDS;
1332 val = I915_READ(reg);
Xu, Anhuab70ad582012-08-13 03:08:33 +00001333 WARN(lvds_pipe_enabled(dev_priv, pipe, val),
Jesse Barnes291906f2011-02-02 12:28:03 -08001334 "PCH LVDS enabled on transcoder %c, should be disabled\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001335 pipe_name(pipe));
Jesse Barnes291906f2011-02-02 12:28:03 -08001336
Paulo Zanonie2debe92013-02-18 19:00:27 -03001337 assert_pch_hdmi_disabled(dev_priv, pipe, PCH_HDMIB);
1338 assert_pch_hdmi_disabled(dev_priv, pipe, PCH_HDMIC);
1339 assert_pch_hdmi_disabled(dev_priv, pipe, PCH_HDMID);
Jesse Barnes291906f2011-02-02 12:28:03 -08001340}
1341
Jesse Barnesb24e7172011-01-04 15:09:30 -08001342/**
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001343 * intel_enable_pll - enable a PLL
1344 * @dev_priv: i915 private structure
1345 * @pipe: pipe PLL to enable
1346 *
1347 * Enable @pipe's PLL so we can start pumping pixels from a plane. Check to
1348 * make sure the PLL reg is writable first though, since the panel write
1349 * protect mechanism may be enabled.
1350 *
1351 * Note! This is for pre-ILK only.
Thomas Richter7434a252012-07-18 19:22:30 +02001352 *
1353 * Unfortunately needed by dvo_ns2501 since the dvo depends on it running.
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001354 */
1355static void intel_enable_pll(struct drm_i915_private *dev_priv, enum pipe pipe)
1356{
1357 int reg;
1358 u32 val;
1359
Daniel Vetter58c6eaa2013-04-11 16:29:09 +02001360 assert_pipe_disabled(dev_priv, pipe);
1361
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001362 /* No really, not for ILK+ */
Jesse Barnesa0c4da22012-06-15 11:55:13 -07001363 BUG_ON(!IS_VALLEYVIEW(dev_priv->dev) && dev_priv->info->gen >= 5);
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001364
1365 /* PLL is protected by panel, make sure we can write it */
1366 if (IS_MOBILE(dev_priv->dev) && !IS_I830(dev_priv->dev))
1367 assert_panel_unlocked(dev_priv, pipe);
1368
1369 reg = DPLL(pipe);
1370 val = I915_READ(reg);
1371 val |= DPLL_VCO_ENABLE;
1372
1373 /* We do this three times for luck */
1374 I915_WRITE(reg, val);
1375 POSTING_READ(reg);
1376 udelay(150); /* wait for warmup */
1377 I915_WRITE(reg, val);
1378 POSTING_READ(reg);
1379 udelay(150); /* wait for warmup */
1380 I915_WRITE(reg, val);
1381 POSTING_READ(reg);
1382 udelay(150); /* wait for warmup */
1383}
1384
1385/**
1386 * intel_disable_pll - disable a PLL
1387 * @dev_priv: i915 private structure
1388 * @pipe: pipe PLL to disable
1389 *
1390 * Disable the PLL for @pipe, making sure the pipe is off first.
1391 *
1392 * Note! This is for pre-ILK only.
1393 */
1394static void intel_disable_pll(struct drm_i915_private *dev_priv, enum pipe pipe)
1395{
1396 int reg;
1397 u32 val;
1398
1399 /* Don't disable pipe A or pipe A PLLs if needed */
1400 if (pipe == PIPE_A && (dev_priv->quirks & QUIRK_PIPEA_FORCE))
1401 return;
1402
1403 /* Make sure the pipe isn't still relying on us */
1404 assert_pipe_disabled(dev_priv, pipe);
1405
1406 reg = DPLL(pipe);
1407 val = I915_READ(reg);
1408 val &= ~DPLL_VCO_ENABLE;
1409 I915_WRITE(reg, val);
1410 POSTING_READ(reg);
1411}
1412
Eugeni Dodonova416ede2012-05-09 15:37:10 -03001413/* SBI access */
1414static void
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02001415intel_sbi_write(struct drm_i915_private *dev_priv, u16 reg, u32 value,
1416 enum intel_sbi_destination destination)
Eugeni Dodonova416ede2012-05-09 15:37:10 -03001417{
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02001418 u32 tmp;
Eugeni Dodonova416ede2012-05-09 15:37:10 -03001419
Daniel Vetter09153002012-12-12 14:06:44 +01001420 WARN_ON(!mutex_is_locked(&dev_priv->dpio_lock));
Eugeni Dodonova416ede2012-05-09 15:37:10 -03001421
Eugeni Dodonov39fb50f2012-06-08 16:43:19 -03001422 if (wait_for((I915_READ(SBI_CTL_STAT) & SBI_BUSY) == 0,
Eugeni Dodonova416ede2012-05-09 15:37:10 -03001423 100)) {
1424 DRM_ERROR("timeout waiting for SBI to become ready\n");
Daniel Vetter09153002012-12-12 14:06:44 +01001425 return;
Eugeni Dodonova416ede2012-05-09 15:37:10 -03001426 }
1427
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02001428 I915_WRITE(SBI_ADDR, (reg << 16));
1429 I915_WRITE(SBI_DATA, value);
1430
1431 if (destination == SBI_ICLK)
1432 tmp = SBI_CTL_DEST_ICLK | SBI_CTL_OP_CRWR;
1433 else
1434 tmp = SBI_CTL_DEST_MPHY | SBI_CTL_OP_IOWR;
1435 I915_WRITE(SBI_CTL_STAT, SBI_BUSY | tmp);
Eugeni Dodonova416ede2012-05-09 15:37:10 -03001436
Eugeni Dodonov39fb50f2012-06-08 16:43:19 -03001437 if (wait_for((I915_READ(SBI_CTL_STAT) & (SBI_BUSY | SBI_RESPONSE_FAIL)) == 0,
Eugeni Dodonova416ede2012-05-09 15:37:10 -03001438 100)) {
1439 DRM_ERROR("timeout waiting for SBI to complete write transaction\n");
Daniel Vetter09153002012-12-12 14:06:44 +01001440 return;
Eugeni Dodonova416ede2012-05-09 15:37:10 -03001441 }
Eugeni Dodonova416ede2012-05-09 15:37:10 -03001442}
1443
1444static u32
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02001445intel_sbi_read(struct drm_i915_private *dev_priv, u16 reg,
1446 enum intel_sbi_destination destination)
Eugeni Dodonova416ede2012-05-09 15:37:10 -03001447{
Eugeni Dodonov39fb50f2012-06-08 16:43:19 -03001448 u32 value = 0;
Daniel Vetter09153002012-12-12 14:06:44 +01001449 WARN_ON(!mutex_is_locked(&dev_priv->dpio_lock));
Eugeni Dodonova416ede2012-05-09 15:37:10 -03001450
Eugeni Dodonov39fb50f2012-06-08 16:43:19 -03001451 if (wait_for((I915_READ(SBI_CTL_STAT) & SBI_BUSY) == 0,
Eugeni Dodonova416ede2012-05-09 15:37:10 -03001452 100)) {
1453 DRM_ERROR("timeout waiting for SBI to become ready\n");
Daniel Vetter09153002012-12-12 14:06:44 +01001454 return 0;
Eugeni Dodonova416ede2012-05-09 15:37:10 -03001455 }
1456
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02001457 I915_WRITE(SBI_ADDR, (reg << 16));
1458
1459 if (destination == SBI_ICLK)
1460 value = SBI_CTL_DEST_ICLK | SBI_CTL_OP_CRRD;
1461 else
1462 value = SBI_CTL_DEST_MPHY | SBI_CTL_OP_IORD;
1463 I915_WRITE(SBI_CTL_STAT, value | SBI_BUSY);
Eugeni Dodonova416ede2012-05-09 15:37:10 -03001464
Eugeni Dodonov39fb50f2012-06-08 16:43:19 -03001465 if (wait_for((I915_READ(SBI_CTL_STAT) & (SBI_BUSY | SBI_RESPONSE_FAIL)) == 0,
Eugeni Dodonova416ede2012-05-09 15:37:10 -03001466 100)) {
1467 DRM_ERROR("timeout waiting for SBI to complete read transaction\n");
Daniel Vetter09153002012-12-12 14:06:44 +01001468 return 0;
Eugeni Dodonova416ede2012-05-09 15:37:10 -03001469 }
1470
Daniel Vetter09153002012-12-12 14:06:44 +01001471 return I915_READ(SBI_DATA);
Eugeni Dodonova416ede2012-05-09 15:37:10 -03001472}
1473
Jesse Barnes89b667f2013-04-18 14:51:36 -07001474void vlv_wait_port_ready(struct drm_i915_private *dev_priv, int port)
1475{
1476 u32 port_mask;
1477
1478 if (!port)
1479 port_mask = DPLL_PORTB_READY_MASK;
1480 else
1481 port_mask = DPLL_PORTC_READY_MASK;
1482
1483 if (wait_for((I915_READ(DPLL(0)) & port_mask) == 0, 1000))
1484 WARN(1, "timed out waiting for port %c ready: 0x%08x\n",
1485 'B' + port, I915_READ(DPLL(0)));
1486}
1487
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001488/**
Paulo Zanonib6b4e182012-10-31 18:12:38 -02001489 * ironlake_enable_pch_pll - enable PCH PLL
Jesse Barnes92f25842011-01-04 15:09:34 -08001490 * @dev_priv: i915 private structure
1491 * @pipe: pipe PLL to enable
1492 *
1493 * The PCH PLL needs to be enabled before the PCH transcoder, since it
1494 * drives the transcoder clock.
1495 */
Paulo Zanonib6b4e182012-10-31 18:12:38 -02001496static void ironlake_enable_pch_pll(struct intel_crtc *intel_crtc)
Jesse Barnes92f25842011-01-04 15:09:34 -08001497{
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001498 struct drm_i915_private *dev_priv = intel_crtc->base.dev->dev_private;
Chris Wilson48da64a2012-05-13 20:16:12 +01001499 struct intel_pch_pll *pll;
Jesse Barnes92f25842011-01-04 15:09:34 -08001500 int reg;
1501 u32 val;
1502
Chris Wilson48da64a2012-05-13 20:16:12 +01001503 /* PCH PLLs only available on ILK, SNB and IVB */
Jesse Barnes92f25842011-01-04 15:09:34 -08001504 BUG_ON(dev_priv->info->gen < 5);
Chris Wilson48da64a2012-05-13 20:16:12 +01001505 pll = intel_crtc->pch_pll;
1506 if (pll == NULL)
1507 return;
1508
1509 if (WARN_ON(pll->refcount == 0))
1510 return;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001511
1512 DRM_DEBUG_KMS("enable PCH PLL %x (active %d, on? %d)for crtc %d\n",
1513 pll->pll_reg, pll->active, pll->on,
1514 intel_crtc->base.base.id);
Jesse Barnes92f25842011-01-04 15:09:34 -08001515
1516 /* PCH refclock must be enabled first */
1517 assert_pch_refclk_enabled(dev_priv);
1518
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001519 if (pll->active++ && pll->on) {
Chris Wilson92b27b02012-05-20 18:10:50 +01001520 assert_pch_pll_enabled(dev_priv, pll, NULL);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001521 return;
1522 }
1523
1524 DRM_DEBUG_KMS("enabling PCH PLL %x\n", pll->pll_reg);
1525
1526 reg = pll->pll_reg;
Jesse Barnes92f25842011-01-04 15:09:34 -08001527 val = I915_READ(reg);
1528 val |= DPLL_VCO_ENABLE;
1529 I915_WRITE(reg, val);
1530 POSTING_READ(reg);
1531 udelay(200);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001532
1533 pll->on = true;
Jesse Barnes92f25842011-01-04 15:09:34 -08001534}
1535
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001536static void intel_disable_pch_pll(struct intel_crtc *intel_crtc)
Jesse Barnes92f25842011-01-04 15:09:34 -08001537{
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001538 struct drm_i915_private *dev_priv = intel_crtc->base.dev->dev_private;
1539 struct intel_pch_pll *pll = intel_crtc->pch_pll;
Jesse Barnes92f25842011-01-04 15:09:34 -08001540 int reg;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001541 u32 val;
Jesse Barnes4c609cb2011-09-02 12:52:11 -07001542
Jesse Barnes92f25842011-01-04 15:09:34 -08001543 /* PCH only available on ILK+ */
1544 BUG_ON(dev_priv->info->gen < 5);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001545 if (pll == NULL)
1546 return;
1547
Chris Wilson48da64a2012-05-13 20:16:12 +01001548 if (WARN_ON(pll->refcount == 0))
1549 return;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001550
1551 DRM_DEBUG_KMS("disable PCH PLL %x (active %d, on? %d) for crtc %d\n",
1552 pll->pll_reg, pll->active, pll->on,
1553 intel_crtc->base.base.id);
1554
Chris Wilson48da64a2012-05-13 20:16:12 +01001555 if (WARN_ON(pll->active == 0)) {
Chris Wilson92b27b02012-05-20 18:10:50 +01001556 assert_pch_pll_disabled(dev_priv, pll, NULL);
Chris Wilson48da64a2012-05-13 20:16:12 +01001557 return;
1558 }
1559
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001560 if (--pll->active) {
Chris Wilson92b27b02012-05-20 18:10:50 +01001561 assert_pch_pll_enabled(dev_priv, pll, NULL);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001562 return;
1563 }
1564
1565 DRM_DEBUG_KMS("disabling PCH PLL %x\n", pll->pll_reg);
Jesse Barnes92f25842011-01-04 15:09:34 -08001566
1567 /* Make sure transcoder isn't still depending on us */
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001568 assert_transcoder_disabled(dev_priv, intel_crtc->pipe);
Jesse Barnes92f25842011-01-04 15:09:34 -08001569
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001570 reg = pll->pll_reg;
Jesse Barnes92f25842011-01-04 15:09:34 -08001571 val = I915_READ(reg);
1572 val &= ~DPLL_VCO_ENABLE;
1573 I915_WRITE(reg, val);
1574 POSTING_READ(reg);
1575 udelay(200);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001576
1577 pll->on = false;
Jesse Barnes92f25842011-01-04 15:09:34 -08001578}
1579
Paulo Zanonib8a4f402012-10-31 18:12:42 -02001580static void ironlake_enable_pch_transcoder(struct drm_i915_private *dev_priv,
1581 enum pipe pipe)
Jesse Barnes040484a2011-01-03 12:14:26 -08001582{
Daniel Vetter23670b322012-11-01 09:15:30 +01001583 struct drm_device *dev = dev_priv->dev;
Paulo Zanoni7c26e5c2012-02-14 17:07:09 -02001584 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
Daniel Vetter23670b322012-11-01 09:15:30 +01001585 uint32_t reg, val, pipeconf_val;
Jesse Barnes040484a2011-01-03 12:14:26 -08001586
1587 /* PCH only available on ILK+ */
1588 BUG_ON(dev_priv->info->gen < 5);
1589
1590 /* Make sure PCH DPLL is enabled */
Chris Wilson92b27b02012-05-20 18:10:50 +01001591 assert_pch_pll_enabled(dev_priv,
1592 to_intel_crtc(crtc)->pch_pll,
1593 to_intel_crtc(crtc));
Jesse Barnes040484a2011-01-03 12:14:26 -08001594
1595 /* FDI must be feeding us bits for PCH ports */
1596 assert_fdi_tx_enabled(dev_priv, pipe);
1597 assert_fdi_rx_enabled(dev_priv, pipe);
1598
Daniel Vetter23670b322012-11-01 09:15:30 +01001599 if (HAS_PCH_CPT(dev)) {
1600 /* Workaround: Set the timing override bit before enabling the
1601 * pch transcoder. */
1602 reg = TRANS_CHICKEN2(pipe);
1603 val = I915_READ(reg);
1604 val |= TRANS_CHICKEN2_TIMING_OVERRIDE;
1605 I915_WRITE(reg, val);
Eugeni Dodonov59c859d2012-05-09 15:37:19 -03001606 }
Daniel Vetter23670b322012-11-01 09:15:30 +01001607
Jesse Barnes040484a2011-01-03 12:14:26 -08001608 reg = TRANSCONF(pipe);
1609 val = I915_READ(reg);
Paulo Zanoni5f7f7262012-02-03 17:47:15 -02001610 pipeconf_val = I915_READ(PIPECONF(pipe));
Jesse Barnese9bcff52011-06-24 12:19:20 -07001611
1612 if (HAS_PCH_IBX(dev_priv->dev)) {
1613 /*
1614 * make the BPC in transcoder be consistent with
1615 * that in pipeconf reg.
1616 */
Daniel Vetterdfd07d72012-12-17 11:21:38 +01001617 val &= ~PIPECONF_BPC_MASK;
1618 val |= pipeconf_val & PIPECONF_BPC_MASK;
Jesse Barnese9bcff52011-06-24 12:19:20 -07001619 }
Paulo Zanoni5f7f7262012-02-03 17:47:15 -02001620
1621 val &= ~TRANS_INTERLACE_MASK;
1622 if ((pipeconf_val & PIPECONF_INTERLACE_MASK) == PIPECONF_INTERLACED_ILK)
Paulo Zanoni7c26e5c2012-02-14 17:07:09 -02001623 if (HAS_PCH_IBX(dev_priv->dev) &&
1624 intel_pipe_has_type(crtc, INTEL_OUTPUT_SDVO))
1625 val |= TRANS_LEGACY_INTERLACED_ILK;
1626 else
1627 val |= TRANS_INTERLACED;
Paulo Zanoni5f7f7262012-02-03 17:47:15 -02001628 else
1629 val |= TRANS_PROGRESSIVE;
1630
Jesse Barnes040484a2011-01-03 12:14:26 -08001631 I915_WRITE(reg, val | TRANS_ENABLE);
1632 if (wait_for(I915_READ(reg) & TRANS_STATE_ENABLE, 100))
Ville Syrjälä4bb6f1f2013-04-17 17:48:50 +03001633 DRM_ERROR("failed to enable transcoder %c\n", pipe_name(pipe));
Jesse Barnes040484a2011-01-03 12:14:26 -08001634}
1635
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001636static void lpt_enable_pch_transcoder(struct drm_i915_private *dev_priv,
Paulo Zanoni937bb612012-10-31 18:12:47 -02001637 enum transcoder cpu_transcoder)
Jesse Barnes040484a2011-01-03 12:14:26 -08001638{
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001639 u32 val, pipeconf_val;
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001640
1641 /* PCH only available on ILK+ */
1642 BUG_ON(dev_priv->info->gen < 5);
1643
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001644 /* FDI must be feeding us bits for PCH ports */
Daniel Vetter1a240d42012-11-29 22:18:51 +01001645 assert_fdi_tx_enabled(dev_priv, (enum pipe) cpu_transcoder);
Paulo Zanoni937bb612012-10-31 18:12:47 -02001646 assert_fdi_rx_enabled(dev_priv, TRANSCODER_A);
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001647
Paulo Zanoni223a6fd2012-10-31 18:12:52 -02001648 /* Workaround: set timing override bit. */
1649 val = I915_READ(_TRANSA_CHICKEN2);
Daniel Vetter23670b322012-11-01 09:15:30 +01001650 val |= TRANS_CHICKEN2_TIMING_OVERRIDE;
Paulo Zanoni223a6fd2012-10-31 18:12:52 -02001651 I915_WRITE(_TRANSA_CHICKEN2, val);
1652
Paulo Zanoni25f3ef12012-10-31 18:12:49 -02001653 val = TRANS_ENABLE;
Paulo Zanoni937bb612012-10-31 18:12:47 -02001654 pipeconf_val = I915_READ(PIPECONF(cpu_transcoder));
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001655
Paulo Zanoni9a76b1c2012-10-31 18:12:48 -02001656 if ((pipeconf_val & PIPECONF_INTERLACE_MASK_HSW) ==
1657 PIPECONF_INTERLACED_ILK)
Paulo Zanonia35f2672012-10-31 18:12:45 -02001658 val |= TRANS_INTERLACED;
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001659 else
1660 val |= TRANS_PROGRESSIVE;
1661
Paulo Zanoni25f3ef12012-10-31 18:12:49 -02001662 I915_WRITE(TRANSCONF(TRANSCODER_A), val);
Paulo Zanoni937bb612012-10-31 18:12:47 -02001663 if (wait_for(I915_READ(_TRANSACONF) & TRANS_STATE_ENABLE, 100))
1664 DRM_ERROR("Failed to enable PCH transcoder\n");
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001665}
1666
Paulo Zanonib8a4f402012-10-31 18:12:42 -02001667static void ironlake_disable_pch_transcoder(struct drm_i915_private *dev_priv,
1668 enum pipe pipe)
Jesse Barnes040484a2011-01-03 12:14:26 -08001669{
Daniel Vetter23670b322012-11-01 09:15:30 +01001670 struct drm_device *dev = dev_priv->dev;
1671 uint32_t reg, val;
Jesse Barnes040484a2011-01-03 12:14:26 -08001672
1673 /* FDI relies on the transcoder */
1674 assert_fdi_tx_disabled(dev_priv, pipe);
1675 assert_fdi_rx_disabled(dev_priv, pipe);
1676
Jesse Barnes291906f2011-02-02 12:28:03 -08001677 /* Ports must be off as well */
1678 assert_pch_ports_disabled(dev_priv, pipe);
1679
Jesse Barnes040484a2011-01-03 12:14:26 -08001680 reg = TRANSCONF(pipe);
1681 val = I915_READ(reg);
1682 val &= ~TRANS_ENABLE;
1683 I915_WRITE(reg, val);
1684 /* wait for PCH transcoder off, transcoder state */
1685 if (wait_for((I915_READ(reg) & TRANS_STATE_ENABLE) == 0, 50))
Ville Syrjälä4bb6f1f2013-04-17 17:48:50 +03001686 DRM_ERROR("failed to disable transcoder %c\n", pipe_name(pipe));
Daniel Vetter23670b322012-11-01 09:15:30 +01001687
1688 if (!HAS_PCH_IBX(dev)) {
1689 /* Workaround: Clear the timing override chicken bit again. */
1690 reg = TRANS_CHICKEN2(pipe);
1691 val = I915_READ(reg);
1692 val &= ~TRANS_CHICKEN2_TIMING_OVERRIDE;
1693 I915_WRITE(reg, val);
1694 }
Jesse Barnes040484a2011-01-03 12:14:26 -08001695}
1696
Paulo Zanoniab4d9662012-10-31 18:12:55 -02001697static void lpt_disable_pch_transcoder(struct drm_i915_private *dev_priv)
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001698{
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001699 u32 val;
1700
Paulo Zanoni8a52fd92012-10-31 18:12:51 -02001701 val = I915_READ(_TRANSACONF);
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001702 val &= ~TRANS_ENABLE;
Paulo Zanoni8a52fd92012-10-31 18:12:51 -02001703 I915_WRITE(_TRANSACONF, val);
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001704 /* wait for PCH transcoder off, transcoder state */
Paulo Zanoni8a52fd92012-10-31 18:12:51 -02001705 if (wait_for((I915_READ(_TRANSACONF) & TRANS_STATE_ENABLE) == 0, 50))
1706 DRM_ERROR("Failed to disable PCH transcoder\n");
Paulo Zanoni223a6fd2012-10-31 18:12:52 -02001707
1708 /* Workaround: clear timing override bit. */
1709 val = I915_READ(_TRANSA_CHICKEN2);
Daniel Vetter23670b322012-11-01 09:15:30 +01001710 val &= ~TRANS_CHICKEN2_TIMING_OVERRIDE;
Paulo Zanoni223a6fd2012-10-31 18:12:52 -02001711 I915_WRITE(_TRANSA_CHICKEN2, val);
Jesse Barnes92f25842011-01-04 15:09:34 -08001712}
1713
1714/**
Chris Wilson309cfea2011-01-28 13:54:53 +00001715 * intel_enable_pipe - enable a pipe, asserting requirements
Jesse Barnesb24e7172011-01-04 15:09:30 -08001716 * @dev_priv: i915 private structure
1717 * @pipe: pipe to enable
Jesse Barnes040484a2011-01-03 12:14:26 -08001718 * @pch_port: on ILK+, is this pipe driving a PCH port or not
Jesse Barnesb24e7172011-01-04 15:09:30 -08001719 *
1720 * Enable @pipe, making sure that various hardware specific requirements
1721 * are met, if applicable, e.g. PLL enabled, LVDS pairs enabled, etc.
1722 *
1723 * @pipe should be %PIPE_A or %PIPE_B.
1724 *
1725 * Will wait until the pipe is actually running (i.e. first vblank) before
1726 * returning.
1727 */
Jesse Barnes040484a2011-01-03 12:14:26 -08001728static void intel_enable_pipe(struct drm_i915_private *dev_priv, enum pipe pipe,
1729 bool pch_port)
Jesse Barnesb24e7172011-01-04 15:09:30 -08001730{
Paulo Zanoni702e7a52012-10-23 18:29:59 -02001731 enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
1732 pipe);
Daniel Vetter1a240d42012-11-29 22:18:51 +01001733 enum pipe pch_transcoder;
Jesse Barnesb24e7172011-01-04 15:09:30 -08001734 int reg;
1735 u32 val;
1736
Daniel Vetter58c6eaa2013-04-11 16:29:09 +02001737 assert_planes_disabled(dev_priv, pipe);
1738 assert_sprites_disabled(dev_priv, pipe);
1739
Paulo Zanoni681e5812012-12-06 11:12:38 -02001740 if (HAS_PCH_LPT(dev_priv->dev))
Paulo Zanonicc391bb2012-11-20 13:27:37 -02001741 pch_transcoder = TRANSCODER_A;
1742 else
1743 pch_transcoder = pipe;
1744
Jesse Barnesb24e7172011-01-04 15:09:30 -08001745 /*
1746 * A pipe without a PLL won't actually be able to drive bits from
1747 * a plane. On ILK+ the pipe PLLs are integrated, so we don't
1748 * need the check.
1749 */
1750 if (!HAS_PCH_SPLIT(dev_priv->dev))
1751 assert_pll_enabled(dev_priv, pipe);
Jesse Barnes040484a2011-01-03 12:14:26 -08001752 else {
1753 if (pch_port) {
1754 /* if driving the PCH, we need FDI enabled */
Paulo Zanonicc391bb2012-11-20 13:27:37 -02001755 assert_fdi_rx_pll_enabled(dev_priv, pch_transcoder);
Daniel Vetter1a240d42012-11-29 22:18:51 +01001756 assert_fdi_tx_pll_enabled(dev_priv,
1757 (enum pipe) cpu_transcoder);
Jesse Barnes040484a2011-01-03 12:14:26 -08001758 }
1759 /* FIXME: assert CPU port conditions for SNB+ */
1760 }
Jesse Barnesb24e7172011-01-04 15:09:30 -08001761
Paulo Zanoni702e7a52012-10-23 18:29:59 -02001762 reg = PIPECONF(cpu_transcoder);
Jesse Barnesb24e7172011-01-04 15:09:30 -08001763 val = I915_READ(reg);
Chris Wilson00d70b12011-03-17 07:18:29 +00001764 if (val & PIPECONF_ENABLE)
1765 return;
1766
1767 I915_WRITE(reg, val | PIPECONF_ENABLE);
Jesse Barnesb24e7172011-01-04 15:09:30 -08001768 intel_wait_for_vblank(dev_priv->dev, pipe);
1769}
1770
1771/**
Chris Wilson309cfea2011-01-28 13:54:53 +00001772 * intel_disable_pipe - disable a pipe, asserting requirements
Jesse Barnesb24e7172011-01-04 15:09:30 -08001773 * @dev_priv: i915 private structure
1774 * @pipe: pipe to disable
1775 *
1776 * Disable @pipe, making sure that various hardware specific requirements
1777 * are met, if applicable, e.g. plane disabled, panel fitter off, etc.
1778 *
1779 * @pipe should be %PIPE_A or %PIPE_B.
1780 *
1781 * Will wait until the pipe has shut down before returning.
1782 */
1783static void intel_disable_pipe(struct drm_i915_private *dev_priv,
1784 enum pipe pipe)
1785{
Paulo Zanoni702e7a52012-10-23 18:29:59 -02001786 enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
1787 pipe);
Jesse Barnesb24e7172011-01-04 15:09:30 -08001788 int reg;
1789 u32 val;
1790
1791 /*
1792 * Make sure planes won't keep trying to pump pixels to us,
1793 * or we might hang the display.
1794 */
1795 assert_planes_disabled(dev_priv, pipe);
Jesse Barnes19332d72013-03-28 09:55:38 -07001796 assert_sprites_disabled(dev_priv, pipe);
Jesse Barnesb24e7172011-01-04 15:09:30 -08001797
1798 /* Don't disable pipe A or pipe A PLLs if needed */
1799 if (pipe == PIPE_A && (dev_priv->quirks & QUIRK_PIPEA_FORCE))
1800 return;
1801
Paulo Zanoni702e7a52012-10-23 18:29:59 -02001802 reg = PIPECONF(cpu_transcoder);
Jesse Barnesb24e7172011-01-04 15:09:30 -08001803 val = I915_READ(reg);
Chris Wilson00d70b12011-03-17 07:18:29 +00001804 if ((val & PIPECONF_ENABLE) == 0)
1805 return;
1806
1807 I915_WRITE(reg, val & ~PIPECONF_ENABLE);
Jesse Barnesb24e7172011-01-04 15:09:30 -08001808 intel_wait_for_pipe_off(dev_priv->dev, pipe);
1809}
1810
Keith Packardd74362c2011-07-28 14:47:14 -07001811/*
1812 * Plane regs are double buffered, going from enabled->disabled needs a
1813 * trigger in order to latch. The display address reg provides this.
1814 */
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03001815void intel_flush_display_plane(struct drm_i915_private *dev_priv,
Keith Packardd74362c2011-07-28 14:47:14 -07001816 enum plane plane)
1817{
Damien Lespiau14f86142012-10-29 15:24:49 +00001818 if (dev_priv->info->gen >= 4)
1819 I915_WRITE(DSPSURF(plane), I915_READ(DSPSURF(plane)));
1820 else
1821 I915_WRITE(DSPADDR(plane), I915_READ(DSPADDR(plane)));
Keith Packardd74362c2011-07-28 14:47:14 -07001822}
1823
Jesse Barnesb24e7172011-01-04 15:09:30 -08001824/**
1825 * intel_enable_plane - enable a display plane on a given pipe
1826 * @dev_priv: i915 private structure
1827 * @plane: plane to enable
1828 * @pipe: pipe being fed
1829 *
1830 * Enable @plane on @pipe, making sure that @pipe is running first.
1831 */
1832static void intel_enable_plane(struct drm_i915_private *dev_priv,
1833 enum plane plane, enum pipe pipe)
1834{
1835 int reg;
1836 u32 val;
1837
1838 /* If the pipe isn't enabled, we can't pump pixels and may hang */
1839 assert_pipe_enabled(dev_priv, pipe);
1840
1841 reg = DSPCNTR(plane);
1842 val = I915_READ(reg);
Chris Wilson00d70b12011-03-17 07:18:29 +00001843 if (val & DISPLAY_PLANE_ENABLE)
1844 return;
1845
1846 I915_WRITE(reg, val | DISPLAY_PLANE_ENABLE);
Keith Packardd74362c2011-07-28 14:47:14 -07001847 intel_flush_display_plane(dev_priv, plane);
Jesse Barnesb24e7172011-01-04 15:09:30 -08001848 intel_wait_for_vblank(dev_priv->dev, pipe);
1849}
1850
Jesse Barnesb24e7172011-01-04 15:09:30 -08001851/**
1852 * intel_disable_plane - disable a display plane
1853 * @dev_priv: i915 private structure
1854 * @plane: plane to disable
1855 * @pipe: pipe consuming the data
1856 *
1857 * Disable @plane; should be an independent operation.
1858 */
1859static void intel_disable_plane(struct drm_i915_private *dev_priv,
1860 enum plane plane, enum pipe pipe)
1861{
1862 int reg;
1863 u32 val;
1864
1865 reg = DSPCNTR(plane);
1866 val = I915_READ(reg);
Chris Wilson00d70b12011-03-17 07:18:29 +00001867 if ((val & DISPLAY_PLANE_ENABLE) == 0)
1868 return;
1869
1870 I915_WRITE(reg, val & ~DISPLAY_PLANE_ENABLE);
Jesse Barnesb24e7172011-01-04 15:09:30 -08001871 intel_flush_display_plane(dev_priv, plane);
1872 intel_wait_for_vblank(dev_priv->dev, pipe);
1873}
1874
Chris Wilson693db182013-03-05 14:52:39 +00001875static bool need_vtd_wa(struct drm_device *dev)
1876{
1877#ifdef CONFIG_INTEL_IOMMU
1878 if (INTEL_INFO(dev)->gen >= 6 && intel_iommu_gfx_mapped)
1879 return true;
1880#endif
1881 return false;
1882}
1883
Chris Wilson127bd2a2010-07-23 23:32:05 +01001884int
Chris Wilson48b956c2010-09-14 12:50:34 +01001885intel_pin_and_fence_fb_obj(struct drm_device *dev,
Chris Wilson05394f32010-11-08 19:18:58 +00001886 struct drm_i915_gem_object *obj,
Chris Wilson919926a2010-11-12 13:42:53 +00001887 struct intel_ring_buffer *pipelined)
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05001888{
Chris Wilsonce453d82011-02-21 14:43:56 +00001889 struct drm_i915_private *dev_priv = dev->dev_private;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05001890 u32 alignment;
1891 int ret;
1892
Chris Wilson05394f32010-11-08 19:18:58 +00001893 switch (obj->tiling_mode) {
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05001894 case I915_TILING_NONE:
Chris Wilson534843d2010-07-05 18:01:46 +01001895 if (IS_BROADWATER(dev) || IS_CRESTLINE(dev))
1896 alignment = 128 * 1024;
Chris Wilsona6c45cf2010-09-17 00:32:17 +01001897 else if (INTEL_INFO(dev)->gen >= 4)
Chris Wilson534843d2010-07-05 18:01:46 +01001898 alignment = 4 * 1024;
1899 else
1900 alignment = 64 * 1024;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05001901 break;
1902 case I915_TILING_X:
1903 /* pin() will align the object as required by fence */
1904 alignment = 0;
1905 break;
1906 case I915_TILING_Y:
Daniel Vetter8bb6e952013-04-06 23:54:56 +02001907 /* Despite that we check this in framebuffer_init userspace can
1908 * screw us over and change the tiling after the fact. Only
1909 * pinned buffers can't change their tiling. */
1910 DRM_DEBUG_DRIVER("Y tiled not allowed for scan out buffers\n");
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05001911 return -EINVAL;
1912 default:
1913 BUG();
1914 }
1915
Chris Wilson693db182013-03-05 14:52:39 +00001916 /* Note that the w/a also requires 64 PTE of padding following the
1917 * bo. We currently fill all unused PTE with the shadow page and so
1918 * we should always have valid PTE following the scanout preventing
1919 * the VT-d warning.
1920 */
1921 if (need_vtd_wa(dev) && alignment < 256 * 1024)
1922 alignment = 256 * 1024;
1923
Chris Wilsonce453d82011-02-21 14:43:56 +00001924 dev_priv->mm.interruptible = false;
Chris Wilson2da3b9b2011-04-14 09:41:17 +01001925 ret = i915_gem_object_pin_to_display_plane(obj, alignment, pipelined);
Chris Wilson48b956c2010-09-14 12:50:34 +01001926 if (ret)
Chris Wilsonce453d82011-02-21 14:43:56 +00001927 goto err_interruptible;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05001928
1929 /* Install a fence for tiled scan-out. Pre-i965 always needs a
1930 * fence, whereas 965+ only requires a fence if using
1931 * framebuffer compression. For simplicity, we always install
1932 * a fence as the cost is not that onerous.
1933 */
Chris Wilson06d98132012-04-17 15:31:24 +01001934 ret = i915_gem_object_get_fence(obj);
Chris Wilson9a5a53b2012-03-22 15:10:00 +00001935 if (ret)
1936 goto err_unpin;
Chris Wilson1690e1e2011-12-14 13:57:08 +01001937
Chris Wilson9a5a53b2012-03-22 15:10:00 +00001938 i915_gem_object_pin_fence(obj);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05001939
Chris Wilsonce453d82011-02-21 14:43:56 +00001940 dev_priv->mm.interruptible = true;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05001941 return 0;
Chris Wilson48b956c2010-09-14 12:50:34 +01001942
1943err_unpin:
1944 i915_gem_object_unpin(obj);
Chris Wilsonce453d82011-02-21 14:43:56 +00001945err_interruptible:
1946 dev_priv->mm.interruptible = true;
Chris Wilson48b956c2010-09-14 12:50:34 +01001947 return ret;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05001948}
1949
Chris Wilson1690e1e2011-12-14 13:57:08 +01001950void intel_unpin_fb_obj(struct drm_i915_gem_object *obj)
1951{
1952 i915_gem_object_unpin_fence(obj);
1953 i915_gem_object_unpin(obj);
1954}
1955
Daniel Vetterc2c75132012-07-05 12:17:30 +02001956/* Computes the linear offset to the base tile and adjusts x, y. bytes per pixel
1957 * is assumed to be a power-of-two. */
Chris Wilsonbc752862013-02-21 20:04:31 +00001958unsigned long intel_gen4_compute_page_offset(int *x, int *y,
1959 unsigned int tiling_mode,
1960 unsigned int cpp,
1961 unsigned int pitch)
Daniel Vetterc2c75132012-07-05 12:17:30 +02001962{
Chris Wilsonbc752862013-02-21 20:04:31 +00001963 if (tiling_mode != I915_TILING_NONE) {
1964 unsigned int tile_rows, tiles;
Daniel Vetterc2c75132012-07-05 12:17:30 +02001965
Chris Wilsonbc752862013-02-21 20:04:31 +00001966 tile_rows = *y / 8;
1967 *y %= 8;
Daniel Vetterc2c75132012-07-05 12:17:30 +02001968
Chris Wilsonbc752862013-02-21 20:04:31 +00001969 tiles = *x / (512/cpp);
1970 *x %= 512/cpp;
1971
1972 return tile_rows * pitch * 8 + tiles * 4096;
1973 } else {
1974 unsigned int offset;
1975
1976 offset = *y * pitch + *x * cpp;
1977 *y = 0;
1978 *x = (offset & 4095) / cpp;
1979 return offset & -4096;
1980 }
Daniel Vetterc2c75132012-07-05 12:17:30 +02001981}
1982
Jesse Barnes17638cd2011-06-24 12:19:23 -07001983static int i9xx_update_plane(struct drm_crtc *crtc, struct drm_framebuffer *fb,
1984 int x, int y)
Jesse Barnes81255562010-08-02 12:07:50 -07001985{
1986 struct drm_device *dev = crtc->dev;
1987 struct drm_i915_private *dev_priv = dev->dev_private;
1988 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
1989 struct intel_framebuffer *intel_fb;
Chris Wilson05394f32010-11-08 19:18:58 +00001990 struct drm_i915_gem_object *obj;
Jesse Barnes81255562010-08-02 12:07:50 -07001991 int plane = intel_crtc->plane;
Daniel Vettere506a0c2012-07-05 12:17:29 +02001992 unsigned long linear_offset;
Jesse Barnes81255562010-08-02 12:07:50 -07001993 u32 dspcntr;
Chris Wilson5eddb702010-09-11 13:48:45 +01001994 u32 reg;
Jesse Barnes81255562010-08-02 12:07:50 -07001995
1996 switch (plane) {
1997 case 0:
1998 case 1:
1999 break;
2000 default:
Ville Syrjälä84f44ce2013-04-17 17:48:49 +03002001 DRM_ERROR("Can't update plane %c in SAREA\n", plane_name(plane));
Jesse Barnes81255562010-08-02 12:07:50 -07002002 return -EINVAL;
2003 }
2004
2005 intel_fb = to_intel_framebuffer(fb);
2006 obj = intel_fb->obj;
Jesse Barnes81255562010-08-02 12:07:50 -07002007
Chris Wilson5eddb702010-09-11 13:48:45 +01002008 reg = DSPCNTR(plane);
2009 dspcntr = I915_READ(reg);
Jesse Barnes81255562010-08-02 12:07:50 -07002010 /* Mask out pixel format bits in case we change it */
2011 dspcntr &= ~DISPPLANE_PIXFORMAT_MASK;
Ville Syrjälä57779d02012-10-31 17:50:14 +02002012 switch (fb->pixel_format) {
2013 case DRM_FORMAT_C8:
Jesse Barnes81255562010-08-02 12:07:50 -07002014 dspcntr |= DISPPLANE_8BPP;
2015 break;
Ville Syrjälä57779d02012-10-31 17:50:14 +02002016 case DRM_FORMAT_XRGB1555:
2017 case DRM_FORMAT_ARGB1555:
2018 dspcntr |= DISPPLANE_BGRX555;
Jesse Barnes81255562010-08-02 12:07:50 -07002019 break;
Ville Syrjälä57779d02012-10-31 17:50:14 +02002020 case DRM_FORMAT_RGB565:
2021 dspcntr |= DISPPLANE_BGRX565;
2022 break;
2023 case DRM_FORMAT_XRGB8888:
2024 case DRM_FORMAT_ARGB8888:
2025 dspcntr |= DISPPLANE_BGRX888;
2026 break;
2027 case DRM_FORMAT_XBGR8888:
2028 case DRM_FORMAT_ABGR8888:
2029 dspcntr |= DISPPLANE_RGBX888;
2030 break;
2031 case DRM_FORMAT_XRGB2101010:
2032 case DRM_FORMAT_ARGB2101010:
2033 dspcntr |= DISPPLANE_BGRX101010;
2034 break;
2035 case DRM_FORMAT_XBGR2101010:
2036 case DRM_FORMAT_ABGR2101010:
2037 dspcntr |= DISPPLANE_RGBX101010;
Jesse Barnes81255562010-08-02 12:07:50 -07002038 break;
2039 default:
Daniel Vetterbaba1332013-03-27 00:45:00 +01002040 BUG();
Jesse Barnes81255562010-08-02 12:07:50 -07002041 }
Ville Syrjälä57779d02012-10-31 17:50:14 +02002042
Chris Wilsona6c45cf2010-09-17 00:32:17 +01002043 if (INTEL_INFO(dev)->gen >= 4) {
Chris Wilson05394f32010-11-08 19:18:58 +00002044 if (obj->tiling_mode != I915_TILING_NONE)
Jesse Barnes81255562010-08-02 12:07:50 -07002045 dspcntr |= DISPPLANE_TILED;
2046 else
2047 dspcntr &= ~DISPPLANE_TILED;
2048 }
2049
Chris Wilson5eddb702010-09-11 13:48:45 +01002050 I915_WRITE(reg, dspcntr);
Jesse Barnes81255562010-08-02 12:07:50 -07002051
Daniel Vettere506a0c2012-07-05 12:17:29 +02002052 linear_offset = y * fb->pitches[0] + x * (fb->bits_per_pixel / 8);
Jesse Barnes81255562010-08-02 12:07:50 -07002053
Daniel Vetterc2c75132012-07-05 12:17:30 +02002054 if (INTEL_INFO(dev)->gen >= 4) {
2055 intel_crtc->dspaddr_offset =
Chris Wilsonbc752862013-02-21 20:04:31 +00002056 intel_gen4_compute_page_offset(&x, &y, obj->tiling_mode,
2057 fb->bits_per_pixel / 8,
2058 fb->pitches[0]);
Daniel Vetterc2c75132012-07-05 12:17:30 +02002059 linear_offset -= intel_crtc->dspaddr_offset;
2060 } else {
Daniel Vettere506a0c2012-07-05 12:17:29 +02002061 intel_crtc->dspaddr_offset = linear_offset;
Daniel Vetterc2c75132012-07-05 12:17:30 +02002062 }
Daniel Vettere506a0c2012-07-05 12:17:29 +02002063
2064 DRM_DEBUG_KMS("Writing base %08X %08lX %d %d %d\n",
2065 obj->gtt_offset, linear_offset, x, y, fb->pitches[0]);
Ville Syrjälä01f2c772011-12-20 00:06:49 +02002066 I915_WRITE(DSPSTRIDE(plane), fb->pitches[0]);
Chris Wilsona6c45cf2010-09-17 00:32:17 +01002067 if (INTEL_INFO(dev)->gen >= 4) {
Daniel Vetterc2c75132012-07-05 12:17:30 +02002068 I915_MODIFY_DISPBASE(DSPSURF(plane),
2069 obj->gtt_offset + intel_crtc->dspaddr_offset);
Chris Wilson5eddb702010-09-11 13:48:45 +01002070 I915_WRITE(DSPTILEOFF(plane), (y << 16) | x);
Daniel Vettere506a0c2012-07-05 12:17:29 +02002071 I915_WRITE(DSPLINOFF(plane), linear_offset);
Chris Wilson5eddb702010-09-11 13:48:45 +01002072 } else
Daniel Vettere506a0c2012-07-05 12:17:29 +02002073 I915_WRITE(DSPADDR(plane), obj->gtt_offset + linear_offset);
Chris Wilson5eddb702010-09-11 13:48:45 +01002074 POSTING_READ(reg);
Jesse Barnes81255562010-08-02 12:07:50 -07002075
Jesse Barnes17638cd2011-06-24 12:19:23 -07002076 return 0;
2077}
2078
2079static int ironlake_update_plane(struct drm_crtc *crtc,
2080 struct drm_framebuffer *fb, int x, int y)
2081{
2082 struct drm_device *dev = crtc->dev;
2083 struct drm_i915_private *dev_priv = dev->dev_private;
2084 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2085 struct intel_framebuffer *intel_fb;
2086 struct drm_i915_gem_object *obj;
2087 int plane = intel_crtc->plane;
Daniel Vettere506a0c2012-07-05 12:17:29 +02002088 unsigned long linear_offset;
Jesse Barnes17638cd2011-06-24 12:19:23 -07002089 u32 dspcntr;
2090 u32 reg;
2091
2092 switch (plane) {
2093 case 0:
2094 case 1:
Jesse Barnes27f82272011-09-02 12:54:37 -07002095 case 2:
Jesse Barnes17638cd2011-06-24 12:19:23 -07002096 break;
2097 default:
Ville Syrjälä84f44ce2013-04-17 17:48:49 +03002098 DRM_ERROR("Can't update plane %c in SAREA\n", plane_name(plane));
Jesse Barnes17638cd2011-06-24 12:19:23 -07002099 return -EINVAL;
2100 }
2101
2102 intel_fb = to_intel_framebuffer(fb);
2103 obj = intel_fb->obj;
2104
2105 reg = DSPCNTR(plane);
2106 dspcntr = I915_READ(reg);
2107 /* Mask out pixel format bits in case we change it */
2108 dspcntr &= ~DISPPLANE_PIXFORMAT_MASK;
Ville Syrjälä57779d02012-10-31 17:50:14 +02002109 switch (fb->pixel_format) {
2110 case DRM_FORMAT_C8:
Jesse Barnes17638cd2011-06-24 12:19:23 -07002111 dspcntr |= DISPPLANE_8BPP;
2112 break;
Ville Syrjälä57779d02012-10-31 17:50:14 +02002113 case DRM_FORMAT_RGB565:
2114 dspcntr |= DISPPLANE_BGRX565;
Jesse Barnes17638cd2011-06-24 12:19:23 -07002115 break;
Ville Syrjälä57779d02012-10-31 17:50:14 +02002116 case DRM_FORMAT_XRGB8888:
2117 case DRM_FORMAT_ARGB8888:
2118 dspcntr |= DISPPLANE_BGRX888;
2119 break;
2120 case DRM_FORMAT_XBGR8888:
2121 case DRM_FORMAT_ABGR8888:
2122 dspcntr |= DISPPLANE_RGBX888;
2123 break;
2124 case DRM_FORMAT_XRGB2101010:
2125 case DRM_FORMAT_ARGB2101010:
2126 dspcntr |= DISPPLANE_BGRX101010;
2127 break;
2128 case DRM_FORMAT_XBGR2101010:
2129 case DRM_FORMAT_ABGR2101010:
2130 dspcntr |= DISPPLANE_RGBX101010;
Jesse Barnes17638cd2011-06-24 12:19:23 -07002131 break;
2132 default:
Daniel Vetterbaba1332013-03-27 00:45:00 +01002133 BUG();
Jesse Barnes17638cd2011-06-24 12:19:23 -07002134 }
2135
2136 if (obj->tiling_mode != I915_TILING_NONE)
2137 dspcntr |= DISPPLANE_TILED;
2138 else
2139 dspcntr &= ~DISPPLANE_TILED;
2140
2141 /* must disable */
2142 dspcntr |= DISPPLANE_TRICKLE_FEED_DISABLE;
2143
2144 I915_WRITE(reg, dspcntr);
2145
Daniel Vettere506a0c2012-07-05 12:17:29 +02002146 linear_offset = y * fb->pitches[0] + x * (fb->bits_per_pixel / 8);
Daniel Vetterc2c75132012-07-05 12:17:30 +02002147 intel_crtc->dspaddr_offset =
Chris Wilsonbc752862013-02-21 20:04:31 +00002148 intel_gen4_compute_page_offset(&x, &y, obj->tiling_mode,
2149 fb->bits_per_pixel / 8,
2150 fb->pitches[0]);
Daniel Vetterc2c75132012-07-05 12:17:30 +02002151 linear_offset -= intel_crtc->dspaddr_offset;
Jesse Barnes17638cd2011-06-24 12:19:23 -07002152
Daniel Vettere506a0c2012-07-05 12:17:29 +02002153 DRM_DEBUG_KMS("Writing base %08X %08lX %d %d %d\n",
2154 obj->gtt_offset, linear_offset, x, y, fb->pitches[0]);
Ville Syrjälä01f2c772011-12-20 00:06:49 +02002155 I915_WRITE(DSPSTRIDE(plane), fb->pitches[0]);
Daniel Vetterc2c75132012-07-05 12:17:30 +02002156 I915_MODIFY_DISPBASE(DSPSURF(plane),
2157 obj->gtt_offset + intel_crtc->dspaddr_offset);
Damien Lespiaubc1c91e2012-10-29 12:14:21 +00002158 if (IS_HASWELL(dev)) {
2159 I915_WRITE(DSPOFFSET(plane), (y << 16) | x);
2160 } else {
2161 I915_WRITE(DSPTILEOFF(plane), (y << 16) | x);
2162 I915_WRITE(DSPLINOFF(plane), linear_offset);
2163 }
Jesse Barnes17638cd2011-06-24 12:19:23 -07002164 POSTING_READ(reg);
2165
2166 return 0;
2167}
2168
2169/* Assume fb object is pinned & idle & fenced and just update base pointers */
2170static int
2171intel_pipe_set_base_atomic(struct drm_crtc *crtc, struct drm_framebuffer *fb,
2172 int x, int y, enum mode_set_atomic state)
2173{
2174 struct drm_device *dev = crtc->dev;
2175 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes17638cd2011-06-24 12:19:23 -07002176
Chris Wilson6b8e6ed2012-04-17 15:08:19 +01002177 if (dev_priv->display.disable_fbc)
2178 dev_priv->display.disable_fbc(dev);
Daniel Vetter3dec0092010-08-20 21:40:52 +02002179 intel_increase_pllclock(crtc);
Jesse Barnes81255562010-08-02 12:07:50 -07002180
Chris Wilson6b8e6ed2012-04-17 15:08:19 +01002181 return dev_priv->display.update_plane(crtc, fb, x, y);
Jesse Barnes81255562010-08-02 12:07:50 -07002182}
2183
Ville Syrjälä96a02912013-02-18 19:08:49 +02002184void intel_display_handle_reset(struct drm_device *dev)
2185{
2186 struct drm_i915_private *dev_priv = dev->dev_private;
2187 struct drm_crtc *crtc;
2188
2189 /*
2190 * Flips in the rings have been nuked by the reset,
2191 * so complete all pending flips so that user space
2192 * will get its events and not get stuck.
2193 *
2194 * Also update the base address of all primary
2195 * planes to the the last fb to make sure we're
2196 * showing the correct fb after a reset.
2197 *
2198 * Need to make two loops over the crtcs so that we
2199 * don't try to grab a crtc mutex before the
2200 * pending_flip_queue really got woken up.
2201 */
2202
2203 list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
2204 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2205 enum plane plane = intel_crtc->plane;
2206
2207 intel_prepare_page_flip(dev, plane);
2208 intel_finish_page_flip_plane(dev, plane);
2209 }
2210
2211 list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
2212 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2213
2214 mutex_lock(&crtc->mutex);
2215 if (intel_crtc->active)
2216 dev_priv->display.update_plane(crtc, crtc->fb,
2217 crtc->x, crtc->y);
2218 mutex_unlock(&crtc->mutex);
2219 }
2220}
2221
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002222static int
Chris Wilson14667a42012-04-03 17:58:35 +01002223intel_finish_fb(struct drm_framebuffer *old_fb)
2224{
2225 struct drm_i915_gem_object *obj = to_intel_framebuffer(old_fb)->obj;
2226 struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
2227 bool was_interruptible = dev_priv->mm.interruptible;
2228 int ret;
2229
Chris Wilson14667a42012-04-03 17:58:35 +01002230 /* Big Hammer, we also need to ensure that any pending
2231 * MI_WAIT_FOR_EVENT inside a user batch buffer on the
2232 * current scanout is retired before unpinning the old
2233 * framebuffer.
2234 *
2235 * This should only fail upon a hung GPU, in which case we
2236 * can safely continue.
2237 */
2238 dev_priv->mm.interruptible = false;
2239 ret = i915_gem_object_finish_gpu(obj);
2240 dev_priv->mm.interruptible = was_interruptible;
2241
2242 return ret;
2243}
2244
Ville Syrjälä198598d2012-10-31 17:50:24 +02002245static void intel_crtc_update_sarea_pos(struct drm_crtc *crtc, int x, int y)
2246{
2247 struct drm_device *dev = crtc->dev;
2248 struct drm_i915_master_private *master_priv;
2249 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2250
2251 if (!dev->primary->master)
2252 return;
2253
2254 master_priv = dev->primary->master->driver_priv;
2255 if (!master_priv->sarea_priv)
2256 return;
2257
2258 switch (intel_crtc->pipe) {
2259 case 0:
2260 master_priv->sarea_priv->pipeA_x = x;
2261 master_priv->sarea_priv->pipeA_y = y;
2262 break;
2263 case 1:
2264 master_priv->sarea_priv->pipeB_x = x;
2265 master_priv->sarea_priv->pipeB_y = y;
2266 break;
2267 default:
2268 break;
2269 }
2270}
2271
Chris Wilson14667a42012-04-03 17:58:35 +01002272static int
Kristian Høgsberg3c4fdcf2008-12-17 22:14:46 -05002273intel_pipe_set_base(struct drm_crtc *crtc, int x, int y,
Daniel Vetter94352cf2012-07-05 22:51:56 +02002274 struct drm_framebuffer *fb)
Jesse Barnes79e53942008-11-07 14:24:08 -08002275{
2276 struct drm_device *dev = crtc->dev;
Chris Wilson6b8e6ed2012-04-17 15:08:19 +01002277 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes79e53942008-11-07 14:24:08 -08002278 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetter94352cf2012-07-05 22:51:56 +02002279 struct drm_framebuffer *old_fb;
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002280 int ret;
Jesse Barnes79e53942008-11-07 14:24:08 -08002281
2282 /* no fb bound */
Daniel Vetter94352cf2012-07-05 22:51:56 +02002283 if (!fb) {
Jesse Barnesa5071c22011-07-19 15:38:56 -07002284 DRM_ERROR("No FB bound\n");
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002285 return 0;
2286 }
2287
Ben Widawsky7eb552a2013-03-13 14:05:41 -07002288 if (intel_crtc->plane > INTEL_INFO(dev)->num_pipes) {
Ville Syrjälä84f44ce2013-04-17 17:48:49 +03002289 DRM_ERROR("no plane for crtc: plane %c, num_pipes %d\n",
2290 plane_name(intel_crtc->plane),
2291 INTEL_INFO(dev)->num_pipes);
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002292 return -EINVAL;
Jesse Barnes79e53942008-11-07 14:24:08 -08002293 }
2294
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002295 mutex_lock(&dev->struct_mutex);
Chris Wilson265db952010-09-20 15:41:01 +01002296 ret = intel_pin_and_fence_fb_obj(dev,
Daniel Vetter94352cf2012-07-05 22:51:56 +02002297 to_intel_framebuffer(fb)->obj,
Chris Wilson919926a2010-11-12 13:42:53 +00002298 NULL);
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002299 if (ret != 0) {
2300 mutex_unlock(&dev->struct_mutex);
Jesse Barnesa5071c22011-07-19 15:38:56 -07002301 DRM_ERROR("pin & fence failed\n");
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002302 return ret;
2303 }
Kristian Høgsberg3c4fdcf2008-12-17 22:14:46 -05002304
Daniel Vetter94352cf2012-07-05 22:51:56 +02002305 ret = dev_priv->display.update_plane(crtc, fb, x, y);
Chris Wilson4e6cfef2010-08-08 13:20:19 +01002306 if (ret) {
Daniel Vetter94352cf2012-07-05 22:51:56 +02002307 intel_unpin_fb_obj(to_intel_framebuffer(fb)->obj);
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002308 mutex_unlock(&dev->struct_mutex);
Jesse Barnesa5071c22011-07-19 15:38:56 -07002309 DRM_ERROR("failed to update base address\n");
Chris Wilson4e6cfef2010-08-08 13:20:19 +01002310 return ret;
Jesse Barnes79e53942008-11-07 14:24:08 -08002311 }
Kristian Høgsberg3c4fdcf2008-12-17 22:14:46 -05002312
Daniel Vetter94352cf2012-07-05 22:51:56 +02002313 old_fb = crtc->fb;
2314 crtc->fb = fb;
Daniel Vetter6c4c86f2012-09-10 21:58:30 +02002315 crtc->x = x;
2316 crtc->y = y;
Daniel Vetter94352cf2012-07-05 22:51:56 +02002317
Chris Wilsonb7f1de22010-12-14 16:09:31 +00002318 if (old_fb) {
2319 intel_wait_for_vblank(dev, intel_crtc->pipe);
Chris Wilson1690e1e2011-12-14 13:57:08 +01002320 intel_unpin_fb_obj(to_intel_framebuffer(old_fb)->obj);
Chris Wilsonb7f1de22010-12-14 16:09:31 +00002321 }
Jesse Barnes652c3932009-08-17 13:31:43 -07002322
Chris Wilson6b8e6ed2012-04-17 15:08:19 +01002323 intel_update_fbc(dev);
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002324 mutex_unlock(&dev->struct_mutex);
Jesse Barnes79e53942008-11-07 14:24:08 -08002325
Ville Syrjälä198598d2012-10-31 17:50:24 +02002326 intel_crtc_update_sarea_pos(crtc, x, y);
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002327
2328 return 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08002329}
2330
Zhenyu Wang5e84e1a2010-10-28 16:38:08 +08002331static void intel_fdi_normal_train(struct drm_crtc *crtc)
2332{
2333 struct drm_device *dev = crtc->dev;
2334 struct drm_i915_private *dev_priv = dev->dev_private;
2335 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2336 int pipe = intel_crtc->pipe;
2337 u32 reg, temp;
2338
2339 /* enable normal train */
2340 reg = FDI_TX_CTL(pipe);
2341 temp = I915_READ(reg);
Keith Packard61e499b2011-05-17 16:13:52 -07002342 if (IS_IVYBRIDGE(dev)) {
Jesse Barnes357555c2011-04-28 15:09:55 -07002343 temp &= ~FDI_LINK_TRAIN_NONE_IVB;
2344 temp |= FDI_LINK_TRAIN_NONE_IVB | FDI_TX_ENHANCE_FRAME_ENABLE;
Keith Packard61e499b2011-05-17 16:13:52 -07002345 } else {
2346 temp &= ~FDI_LINK_TRAIN_NONE;
2347 temp |= FDI_LINK_TRAIN_NONE | FDI_TX_ENHANCE_FRAME_ENABLE;
Jesse Barnes357555c2011-04-28 15:09:55 -07002348 }
Zhenyu Wang5e84e1a2010-10-28 16:38:08 +08002349 I915_WRITE(reg, temp);
2350
2351 reg = FDI_RX_CTL(pipe);
2352 temp = I915_READ(reg);
2353 if (HAS_PCH_CPT(dev)) {
2354 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
2355 temp |= FDI_LINK_TRAIN_NORMAL_CPT;
2356 } else {
2357 temp &= ~FDI_LINK_TRAIN_NONE;
2358 temp |= FDI_LINK_TRAIN_NONE;
2359 }
2360 I915_WRITE(reg, temp | FDI_RX_ENHANCE_FRAME_ENABLE);
2361
2362 /* wait one idle pattern time */
2363 POSTING_READ(reg);
2364 udelay(1000);
Jesse Barnes357555c2011-04-28 15:09:55 -07002365
2366 /* IVB wants error correction enabled */
2367 if (IS_IVYBRIDGE(dev))
2368 I915_WRITE(reg, I915_READ(reg) | FDI_FS_ERRC_ENABLE |
2369 FDI_FE_ERRC_ENABLE);
Zhenyu Wang5e84e1a2010-10-28 16:38:08 +08002370}
2371
Daniel Vetter1e833f42013-02-19 22:31:57 +01002372static bool pipe_has_enabled_pch(struct intel_crtc *intel_crtc)
2373{
2374 return intel_crtc->base.enabled && intel_crtc->config.has_pch_encoder;
2375}
2376
Daniel Vetter01a415f2012-10-27 15:58:40 +02002377static void ivb_modeset_global_resources(struct drm_device *dev)
2378{
2379 struct drm_i915_private *dev_priv = dev->dev_private;
2380 struct intel_crtc *pipe_B_crtc =
2381 to_intel_crtc(dev_priv->pipe_to_crtc_mapping[PIPE_B]);
2382 struct intel_crtc *pipe_C_crtc =
2383 to_intel_crtc(dev_priv->pipe_to_crtc_mapping[PIPE_C]);
2384 uint32_t temp;
2385
Daniel Vetter1e833f42013-02-19 22:31:57 +01002386 /*
2387 * When everything is off disable fdi C so that we could enable fdi B
2388 * with all lanes. Note that we don't care about enabled pipes without
2389 * an enabled pch encoder.
2390 */
2391 if (!pipe_has_enabled_pch(pipe_B_crtc) &&
2392 !pipe_has_enabled_pch(pipe_C_crtc)) {
Daniel Vetter01a415f2012-10-27 15:58:40 +02002393 WARN_ON(I915_READ(FDI_RX_CTL(PIPE_B)) & FDI_RX_ENABLE);
2394 WARN_ON(I915_READ(FDI_RX_CTL(PIPE_C)) & FDI_RX_ENABLE);
2395
2396 temp = I915_READ(SOUTH_CHICKEN1);
2397 temp &= ~FDI_BC_BIFURCATION_SELECT;
2398 DRM_DEBUG_KMS("disabling fdi C rx\n");
2399 I915_WRITE(SOUTH_CHICKEN1, temp);
2400 }
2401}
2402
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002403/* The FDI link training functions for ILK/Ibexpeak. */
2404static void ironlake_fdi_link_train(struct drm_crtc *crtc)
2405{
2406 struct drm_device *dev = crtc->dev;
2407 struct drm_i915_private *dev_priv = dev->dev_private;
2408 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2409 int pipe = intel_crtc->pipe;
Jesse Barnes0fc932b2011-01-04 15:09:37 -08002410 int plane = intel_crtc->plane;
Chris Wilson5eddb702010-09-11 13:48:45 +01002411 u32 reg, temp, tries;
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002412
Jesse Barnes0fc932b2011-01-04 15:09:37 -08002413 /* FDI needs bits from pipe & plane first */
2414 assert_pipe_enabled(dev_priv, pipe);
2415 assert_plane_enabled(dev_priv, plane);
2416
Adam Jacksone1a44742010-06-25 15:32:14 -04002417 /* Train 1: umask FDI RX Interrupt symbol_lock and bit_lock bit
2418 for train result */
Chris Wilson5eddb702010-09-11 13:48:45 +01002419 reg = FDI_RX_IMR(pipe);
2420 temp = I915_READ(reg);
Adam Jacksone1a44742010-06-25 15:32:14 -04002421 temp &= ~FDI_RX_SYMBOL_LOCK;
2422 temp &= ~FDI_RX_BIT_LOCK;
Chris Wilson5eddb702010-09-11 13:48:45 +01002423 I915_WRITE(reg, temp);
2424 I915_READ(reg);
Adam Jacksone1a44742010-06-25 15:32:14 -04002425 udelay(150);
2426
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002427 /* enable CPU FDI TX and PCH FDI RX */
Chris Wilson5eddb702010-09-11 13:48:45 +01002428 reg = FDI_TX_CTL(pipe);
2429 temp = I915_READ(reg);
Daniel Vetter627eb5a2013-04-29 19:33:42 +02002430 temp &= ~FDI_DP_PORT_WIDTH_MASK;
2431 temp |= FDI_DP_PORT_WIDTH(intel_crtc->config.fdi_lanes);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002432 temp &= ~FDI_LINK_TRAIN_NONE;
2433 temp |= FDI_LINK_TRAIN_PATTERN_1;
Chris Wilson5eddb702010-09-11 13:48:45 +01002434 I915_WRITE(reg, temp | FDI_TX_ENABLE);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002435
Chris Wilson5eddb702010-09-11 13:48:45 +01002436 reg = FDI_RX_CTL(pipe);
2437 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002438 temp &= ~FDI_LINK_TRAIN_NONE;
2439 temp |= FDI_LINK_TRAIN_PATTERN_1;
Chris Wilson5eddb702010-09-11 13:48:45 +01002440 I915_WRITE(reg, temp | FDI_RX_ENABLE);
2441
2442 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002443 udelay(150);
2444
Jesse Barnes5b2adf82010-10-07 16:01:15 -07002445 /* Ironlake workaround, enable clock pointer after FDI enable*/
Daniel Vetter8f5718a2012-10-31 22:52:28 +01002446 I915_WRITE(FDI_RX_CHICKEN(pipe), FDI_RX_PHASE_SYNC_POINTER_OVR);
2447 I915_WRITE(FDI_RX_CHICKEN(pipe), FDI_RX_PHASE_SYNC_POINTER_OVR |
2448 FDI_RX_PHASE_SYNC_POINTER_EN);
Jesse Barnes5b2adf82010-10-07 16:01:15 -07002449
Chris Wilson5eddb702010-09-11 13:48:45 +01002450 reg = FDI_RX_IIR(pipe);
Adam Jacksone1a44742010-06-25 15:32:14 -04002451 for (tries = 0; tries < 5; tries++) {
Chris Wilson5eddb702010-09-11 13:48:45 +01002452 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002453 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
2454
2455 if ((temp & FDI_RX_BIT_LOCK)) {
2456 DRM_DEBUG_KMS("FDI train 1 done.\n");
Chris Wilson5eddb702010-09-11 13:48:45 +01002457 I915_WRITE(reg, temp | FDI_RX_BIT_LOCK);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002458 break;
2459 }
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002460 }
Adam Jacksone1a44742010-06-25 15:32:14 -04002461 if (tries == 5)
Chris Wilson5eddb702010-09-11 13:48:45 +01002462 DRM_ERROR("FDI train 1 fail!\n");
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002463
2464 /* Train 2 */
Chris Wilson5eddb702010-09-11 13:48:45 +01002465 reg = FDI_TX_CTL(pipe);
2466 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002467 temp &= ~FDI_LINK_TRAIN_NONE;
2468 temp |= FDI_LINK_TRAIN_PATTERN_2;
Chris Wilson5eddb702010-09-11 13:48:45 +01002469 I915_WRITE(reg, temp);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002470
Chris Wilson5eddb702010-09-11 13:48:45 +01002471 reg = FDI_RX_CTL(pipe);
2472 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002473 temp &= ~FDI_LINK_TRAIN_NONE;
2474 temp |= FDI_LINK_TRAIN_PATTERN_2;
Chris Wilson5eddb702010-09-11 13:48:45 +01002475 I915_WRITE(reg, temp);
2476
2477 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002478 udelay(150);
2479
Chris Wilson5eddb702010-09-11 13:48:45 +01002480 reg = FDI_RX_IIR(pipe);
Adam Jacksone1a44742010-06-25 15:32:14 -04002481 for (tries = 0; tries < 5; tries++) {
Chris Wilson5eddb702010-09-11 13:48:45 +01002482 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002483 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
2484
2485 if (temp & FDI_RX_SYMBOL_LOCK) {
Chris Wilson5eddb702010-09-11 13:48:45 +01002486 I915_WRITE(reg, temp | FDI_RX_SYMBOL_LOCK);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002487 DRM_DEBUG_KMS("FDI train 2 done.\n");
2488 break;
2489 }
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002490 }
Adam Jacksone1a44742010-06-25 15:32:14 -04002491 if (tries == 5)
Chris Wilson5eddb702010-09-11 13:48:45 +01002492 DRM_ERROR("FDI train 2 fail!\n");
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002493
2494 DRM_DEBUG_KMS("FDI train done\n");
Jesse Barnes5c5313c2010-10-07 16:01:11 -07002495
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002496}
2497
Akshay Joshi0206e352011-08-16 15:34:10 -04002498static const int snb_b_fdi_train_param[] = {
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002499 FDI_LINK_TRAIN_400MV_0DB_SNB_B,
2500 FDI_LINK_TRAIN_400MV_6DB_SNB_B,
2501 FDI_LINK_TRAIN_600MV_3_5DB_SNB_B,
2502 FDI_LINK_TRAIN_800MV_0DB_SNB_B,
2503};
2504
2505/* The FDI link training functions for SNB/Cougarpoint. */
2506static void gen6_fdi_link_train(struct drm_crtc *crtc)
2507{
2508 struct drm_device *dev = crtc->dev;
2509 struct drm_i915_private *dev_priv = dev->dev_private;
2510 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2511 int pipe = intel_crtc->pipe;
Sean Paulfa37d392012-03-02 12:53:39 -05002512 u32 reg, temp, i, retry;
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002513
Adam Jacksone1a44742010-06-25 15:32:14 -04002514 /* Train 1: umask FDI RX Interrupt symbol_lock and bit_lock bit
2515 for train result */
Chris Wilson5eddb702010-09-11 13:48:45 +01002516 reg = FDI_RX_IMR(pipe);
2517 temp = I915_READ(reg);
Adam Jacksone1a44742010-06-25 15:32:14 -04002518 temp &= ~FDI_RX_SYMBOL_LOCK;
2519 temp &= ~FDI_RX_BIT_LOCK;
Chris Wilson5eddb702010-09-11 13:48:45 +01002520 I915_WRITE(reg, temp);
2521
2522 POSTING_READ(reg);
Adam Jacksone1a44742010-06-25 15:32:14 -04002523 udelay(150);
2524
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002525 /* enable CPU FDI TX and PCH FDI RX */
Chris Wilson5eddb702010-09-11 13:48:45 +01002526 reg = FDI_TX_CTL(pipe);
2527 temp = I915_READ(reg);
Daniel Vetter627eb5a2013-04-29 19:33:42 +02002528 temp &= ~FDI_DP_PORT_WIDTH_MASK;
2529 temp |= FDI_DP_PORT_WIDTH(intel_crtc->config.fdi_lanes);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002530 temp &= ~FDI_LINK_TRAIN_NONE;
2531 temp |= FDI_LINK_TRAIN_PATTERN_1;
2532 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
2533 /* SNB-B */
2534 temp |= FDI_LINK_TRAIN_400MV_0DB_SNB_B;
Chris Wilson5eddb702010-09-11 13:48:45 +01002535 I915_WRITE(reg, temp | FDI_TX_ENABLE);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002536
Daniel Vetterd74cf322012-10-26 10:58:13 +02002537 I915_WRITE(FDI_RX_MISC(pipe),
2538 FDI_RX_TP1_TO_TP2_48 | FDI_RX_FDI_DELAY_90);
2539
Chris Wilson5eddb702010-09-11 13:48:45 +01002540 reg = FDI_RX_CTL(pipe);
2541 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002542 if (HAS_PCH_CPT(dev)) {
2543 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
2544 temp |= FDI_LINK_TRAIN_PATTERN_1_CPT;
2545 } else {
2546 temp &= ~FDI_LINK_TRAIN_NONE;
2547 temp |= FDI_LINK_TRAIN_PATTERN_1;
2548 }
Chris Wilson5eddb702010-09-11 13:48:45 +01002549 I915_WRITE(reg, temp | FDI_RX_ENABLE);
2550
2551 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002552 udelay(150);
2553
Akshay Joshi0206e352011-08-16 15:34:10 -04002554 for (i = 0; i < 4; i++) {
Chris Wilson5eddb702010-09-11 13:48:45 +01002555 reg = FDI_TX_CTL(pipe);
2556 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002557 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
2558 temp |= snb_b_fdi_train_param[i];
Chris Wilson5eddb702010-09-11 13:48:45 +01002559 I915_WRITE(reg, temp);
2560
2561 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002562 udelay(500);
2563
Sean Paulfa37d392012-03-02 12:53:39 -05002564 for (retry = 0; retry < 5; retry++) {
2565 reg = FDI_RX_IIR(pipe);
2566 temp = I915_READ(reg);
2567 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
2568 if (temp & FDI_RX_BIT_LOCK) {
2569 I915_WRITE(reg, temp | FDI_RX_BIT_LOCK);
2570 DRM_DEBUG_KMS("FDI train 1 done.\n");
2571 break;
2572 }
2573 udelay(50);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002574 }
Sean Paulfa37d392012-03-02 12:53:39 -05002575 if (retry < 5)
2576 break;
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002577 }
2578 if (i == 4)
Chris Wilson5eddb702010-09-11 13:48:45 +01002579 DRM_ERROR("FDI train 1 fail!\n");
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002580
2581 /* Train 2 */
Chris Wilson5eddb702010-09-11 13:48:45 +01002582 reg = FDI_TX_CTL(pipe);
2583 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002584 temp &= ~FDI_LINK_TRAIN_NONE;
2585 temp |= FDI_LINK_TRAIN_PATTERN_2;
2586 if (IS_GEN6(dev)) {
2587 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
2588 /* SNB-B */
2589 temp |= FDI_LINK_TRAIN_400MV_0DB_SNB_B;
2590 }
Chris Wilson5eddb702010-09-11 13:48:45 +01002591 I915_WRITE(reg, temp);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002592
Chris Wilson5eddb702010-09-11 13:48:45 +01002593 reg = FDI_RX_CTL(pipe);
2594 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002595 if (HAS_PCH_CPT(dev)) {
2596 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
2597 temp |= FDI_LINK_TRAIN_PATTERN_2_CPT;
2598 } else {
2599 temp &= ~FDI_LINK_TRAIN_NONE;
2600 temp |= FDI_LINK_TRAIN_PATTERN_2;
2601 }
Chris Wilson5eddb702010-09-11 13:48:45 +01002602 I915_WRITE(reg, temp);
2603
2604 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002605 udelay(150);
2606
Akshay Joshi0206e352011-08-16 15:34:10 -04002607 for (i = 0; i < 4; i++) {
Chris Wilson5eddb702010-09-11 13:48:45 +01002608 reg = FDI_TX_CTL(pipe);
2609 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002610 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
2611 temp |= snb_b_fdi_train_param[i];
Chris Wilson5eddb702010-09-11 13:48:45 +01002612 I915_WRITE(reg, temp);
2613
2614 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002615 udelay(500);
2616
Sean Paulfa37d392012-03-02 12:53:39 -05002617 for (retry = 0; retry < 5; retry++) {
2618 reg = FDI_RX_IIR(pipe);
2619 temp = I915_READ(reg);
2620 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
2621 if (temp & FDI_RX_SYMBOL_LOCK) {
2622 I915_WRITE(reg, temp | FDI_RX_SYMBOL_LOCK);
2623 DRM_DEBUG_KMS("FDI train 2 done.\n");
2624 break;
2625 }
2626 udelay(50);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002627 }
Sean Paulfa37d392012-03-02 12:53:39 -05002628 if (retry < 5)
2629 break;
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002630 }
2631 if (i == 4)
Chris Wilson5eddb702010-09-11 13:48:45 +01002632 DRM_ERROR("FDI train 2 fail!\n");
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002633
2634 DRM_DEBUG_KMS("FDI train done.\n");
2635}
2636
Jesse Barnes357555c2011-04-28 15:09:55 -07002637/* Manual link training for Ivy Bridge A0 parts */
2638static void ivb_manual_fdi_link_train(struct drm_crtc *crtc)
2639{
2640 struct drm_device *dev = crtc->dev;
2641 struct drm_i915_private *dev_priv = dev->dev_private;
2642 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2643 int pipe = intel_crtc->pipe;
2644 u32 reg, temp, i;
2645
2646 /* Train 1: umask FDI RX Interrupt symbol_lock and bit_lock bit
2647 for train result */
2648 reg = FDI_RX_IMR(pipe);
2649 temp = I915_READ(reg);
2650 temp &= ~FDI_RX_SYMBOL_LOCK;
2651 temp &= ~FDI_RX_BIT_LOCK;
2652 I915_WRITE(reg, temp);
2653
2654 POSTING_READ(reg);
2655 udelay(150);
2656
Daniel Vetter01a415f2012-10-27 15:58:40 +02002657 DRM_DEBUG_KMS("FDI_RX_IIR before link train 0x%x\n",
2658 I915_READ(FDI_RX_IIR(pipe)));
2659
Jesse Barnes357555c2011-04-28 15:09:55 -07002660 /* enable CPU FDI TX and PCH FDI RX */
2661 reg = FDI_TX_CTL(pipe);
2662 temp = I915_READ(reg);
Daniel Vetter627eb5a2013-04-29 19:33:42 +02002663 temp &= ~FDI_DP_PORT_WIDTH_MASK;
2664 temp |= FDI_DP_PORT_WIDTH(intel_crtc->config.fdi_lanes);
Jesse Barnes357555c2011-04-28 15:09:55 -07002665 temp &= ~(FDI_LINK_TRAIN_AUTO | FDI_LINK_TRAIN_NONE_IVB);
2666 temp |= FDI_LINK_TRAIN_PATTERN_1_IVB;
2667 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
2668 temp |= FDI_LINK_TRAIN_400MV_0DB_SNB_B;
Jesse Barnesc4f9c4c2011-10-10 14:28:52 -07002669 temp |= FDI_COMPOSITE_SYNC;
Jesse Barnes357555c2011-04-28 15:09:55 -07002670 I915_WRITE(reg, temp | FDI_TX_ENABLE);
2671
Daniel Vetterd74cf322012-10-26 10:58:13 +02002672 I915_WRITE(FDI_RX_MISC(pipe),
2673 FDI_RX_TP1_TO_TP2_48 | FDI_RX_FDI_DELAY_90);
2674
Jesse Barnes357555c2011-04-28 15:09:55 -07002675 reg = FDI_RX_CTL(pipe);
2676 temp = I915_READ(reg);
2677 temp &= ~FDI_LINK_TRAIN_AUTO;
2678 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
2679 temp |= FDI_LINK_TRAIN_PATTERN_1_CPT;
Jesse Barnesc4f9c4c2011-10-10 14:28:52 -07002680 temp |= FDI_COMPOSITE_SYNC;
Jesse Barnes357555c2011-04-28 15:09:55 -07002681 I915_WRITE(reg, temp | FDI_RX_ENABLE);
2682
2683 POSTING_READ(reg);
2684 udelay(150);
2685
Akshay Joshi0206e352011-08-16 15:34:10 -04002686 for (i = 0; i < 4; i++) {
Jesse Barnes357555c2011-04-28 15:09:55 -07002687 reg = FDI_TX_CTL(pipe);
2688 temp = I915_READ(reg);
2689 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
2690 temp |= snb_b_fdi_train_param[i];
2691 I915_WRITE(reg, temp);
2692
2693 POSTING_READ(reg);
2694 udelay(500);
2695
2696 reg = FDI_RX_IIR(pipe);
2697 temp = I915_READ(reg);
2698 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
2699
2700 if (temp & FDI_RX_BIT_LOCK ||
2701 (I915_READ(reg) & FDI_RX_BIT_LOCK)) {
2702 I915_WRITE(reg, temp | FDI_RX_BIT_LOCK);
Daniel Vetter01a415f2012-10-27 15:58:40 +02002703 DRM_DEBUG_KMS("FDI train 1 done, level %i.\n", i);
Jesse Barnes357555c2011-04-28 15:09:55 -07002704 break;
2705 }
2706 }
2707 if (i == 4)
2708 DRM_ERROR("FDI train 1 fail!\n");
2709
2710 /* Train 2 */
2711 reg = FDI_TX_CTL(pipe);
2712 temp = I915_READ(reg);
2713 temp &= ~FDI_LINK_TRAIN_NONE_IVB;
2714 temp |= FDI_LINK_TRAIN_PATTERN_2_IVB;
2715 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
2716 temp |= FDI_LINK_TRAIN_400MV_0DB_SNB_B;
2717 I915_WRITE(reg, temp);
2718
2719 reg = FDI_RX_CTL(pipe);
2720 temp = I915_READ(reg);
2721 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
2722 temp |= FDI_LINK_TRAIN_PATTERN_2_CPT;
2723 I915_WRITE(reg, temp);
2724
2725 POSTING_READ(reg);
2726 udelay(150);
2727
Akshay Joshi0206e352011-08-16 15:34:10 -04002728 for (i = 0; i < 4; i++) {
Jesse Barnes357555c2011-04-28 15:09:55 -07002729 reg = FDI_TX_CTL(pipe);
2730 temp = I915_READ(reg);
2731 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
2732 temp |= snb_b_fdi_train_param[i];
2733 I915_WRITE(reg, temp);
2734
2735 POSTING_READ(reg);
2736 udelay(500);
2737
2738 reg = FDI_RX_IIR(pipe);
2739 temp = I915_READ(reg);
2740 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
2741
2742 if (temp & FDI_RX_SYMBOL_LOCK) {
2743 I915_WRITE(reg, temp | FDI_RX_SYMBOL_LOCK);
Daniel Vetter01a415f2012-10-27 15:58:40 +02002744 DRM_DEBUG_KMS("FDI train 2 done, level %i.\n", i);
Jesse Barnes357555c2011-04-28 15:09:55 -07002745 break;
2746 }
2747 }
2748 if (i == 4)
2749 DRM_ERROR("FDI train 2 fail!\n");
2750
2751 DRM_DEBUG_KMS("FDI train done.\n");
2752}
2753
Daniel Vetter88cefb62012-08-12 19:27:14 +02002754static void ironlake_fdi_pll_enable(struct intel_crtc *intel_crtc)
Jesse Barnes0e23b992010-09-10 11:10:00 -07002755{
Daniel Vetter88cefb62012-08-12 19:27:14 +02002756 struct drm_device *dev = intel_crtc->base.dev;
Jesse Barnes0e23b992010-09-10 11:10:00 -07002757 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes0e23b992010-09-10 11:10:00 -07002758 int pipe = intel_crtc->pipe;
Chris Wilson5eddb702010-09-11 13:48:45 +01002759 u32 reg, temp;
Jesse Barnes0e23b992010-09-10 11:10:00 -07002760
Jesse Barnesc64e3112010-09-10 11:27:03 -07002761
Jesse Barnes0e23b992010-09-10 11:10:00 -07002762 /* enable PCH FDI RX PLL, wait warmup plus DMI latency */
Chris Wilson5eddb702010-09-11 13:48:45 +01002763 reg = FDI_RX_CTL(pipe);
2764 temp = I915_READ(reg);
Daniel Vetter627eb5a2013-04-29 19:33:42 +02002765 temp &= ~(FDI_DP_PORT_WIDTH_MASK | (0x7 << 16));
2766 temp |= FDI_DP_PORT_WIDTH(intel_crtc->config.fdi_lanes);
Daniel Vetterdfd07d72012-12-17 11:21:38 +01002767 temp |= (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) << 11;
Chris Wilson5eddb702010-09-11 13:48:45 +01002768 I915_WRITE(reg, temp | FDI_RX_PLL_ENABLE);
2769
2770 POSTING_READ(reg);
Jesse Barnes0e23b992010-09-10 11:10:00 -07002771 udelay(200);
2772
2773 /* Switch from Rawclk to PCDclk */
Chris Wilson5eddb702010-09-11 13:48:45 +01002774 temp = I915_READ(reg);
2775 I915_WRITE(reg, temp | FDI_PCDCLK);
2776
2777 POSTING_READ(reg);
Jesse Barnes0e23b992010-09-10 11:10:00 -07002778 udelay(200);
2779
Paulo Zanoni20749732012-11-23 15:30:38 -02002780 /* Enable CPU FDI TX PLL, always on for Ironlake */
2781 reg = FDI_TX_CTL(pipe);
2782 temp = I915_READ(reg);
2783 if ((temp & FDI_TX_PLL_ENABLE) == 0) {
2784 I915_WRITE(reg, temp | FDI_TX_PLL_ENABLE);
Chris Wilson5eddb702010-09-11 13:48:45 +01002785
Paulo Zanoni20749732012-11-23 15:30:38 -02002786 POSTING_READ(reg);
2787 udelay(100);
Jesse Barnes0e23b992010-09-10 11:10:00 -07002788 }
2789}
2790
Daniel Vetter88cefb62012-08-12 19:27:14 +02002791static void ironlake_fdi_pll_disable(struct intel_crtc *intel_crtc)
2792{
2793 struct drm_device *dev = intel_crtc->base.dev;
2794 struct drm_i915_private *dev_priv = dev->dev_private;
2795 int pipe = intel_crtc->pipe;
2796 u32 reg, temp;
2797
2798 /* Switch from PCDclk to Rawclk */
2799 reg = FDI_RX_CTL(pipe);
2800 temp = I915_READ(reg);
2801 I915_WRITE(reg, temp & ~FDI_PCDCLK);
2802
2803 /* Disable CPU FDI TX PLL */
2804 reg = FDI_TX_CTL(pipe);
2805 temp = I915_READ(reg);
2806 I915_WRITE(reg, temp & ~FDI_TX_PLL_ENABLE);
2807
2808 POSTING_READ(reg);
2809 udelay(100);
2810
2811 reg = FDI_RX_CTL(pipe);
2812 temp = I915_READ(reg);
2813 I915_WRITE(reg, temp & ~FDI_RX_PLL_ENABLE);
2814
2815 /* Wait for the clocks to turn off. */
2816 POSTING_READ(reg);
2817 udelay(100);
2818}
2819
Jesse Barnes0fc932b2011-01-04 15:09:37 -08002820static void ironlake_fdi_disable(struct drm_crtc *crtc)
2821{
2822 struct drm_device *dev = crtc->dev;
2823 struct drm_i915_private *dev_priv = dev->dev_private;
2824 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2825 int pipe = intel_crtc->pipe;
2826 u32 reg, temp;
2827
2828 /* disable CPU FDI tx and PCH FDI rx */
2829 reg = FDI_TX_CTL(pipe);
2830 temp = I915_READ(reg);
2831 I915_WRITE(reg, temp & ~FDI_TX_ENABLE);
2832 POSTING_READ(reg);
2833
2834 reg = FDI_RX_CTL(pipe);
2835 temp = I915_READ(reg);
2836 temp &= ~(0x7 << 16);
Daniel Vetterdfd07d72012-12-17 11:21:38 +01002837 temp |= (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) << 11;
Jesse Barnes0fc932b2011-01-04 15:09:37 -08002838 I915_WRITE(reg, temp & ~FDI_RX_ENABLE);
2839
2840 POSTING_READ(reg);
2841 udelay(100);
2842
2843 /* Ironlake workaround, disable clock pointer after downing FDI */
Jesse Barnes6f06ce12011-01-04 15:09:38 -08002844 if (HAS_PCH_IBX(dev)) {
2845 I915_WRITE(FDI_RX_CHICKEN(pipe), FDI_RX_PHASE_SYNC_POINTER_OVR);
Jesse Barnes6f06ce12011-01-04 15:09:38 -08002846 }
Jesse Barnes0fc932b2011-01-04 15:09:37 -08002847
2848 /* still set train pattern 1 */
2849 reg = FDI_TX_CTL(pipe);
2850 temp = I915_READ(reg);
2851 temp &= ~FDI_LINK_TRAIN_NONE;
2852 temp |= FDI_LINK_TRAIN_PATTERN_1;
2853 I915_WRITE(reg, temp);
2854
2855 reg = FDI_RX_CTL(pipe);
2856 temp = I915_READ(reg);
2857 if (HAS_PCH_CPT(dev)) {
2858 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
2859 temp |= FDI_LINK_TRAIN_PATTERN_1_CPT;
2860 } else {
2861 temp &= ~FDI_LINK_TRAIN_NONE;
2862 temp |= FDI_LINK_TRAIN_PATTERN_1;
2863 }
2864 /* BPC in FDI rx is consistent with that in PIPECONF */
2865 temp &= ~(0x07 << 16);
Daniel Vetterdfd07d72012-12-17 11:21:38 +01002866 temp |= (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) << 11;
Jesse Barnes0fc932b2011-01-04 15:09:37 -08002867 I915_WRITE(reg, temp);
2868
2869 POSTING_READ(reg);
2870 udelay(100);
2871}
2872
Chris Wilson5bb61642012-09-27 21:25:58 +01002873static bool intel_crtc_has_pending_flip(struct drm_crtc *crtc)
2874{
2875 struct drm_device *dev = crtc->dev;
2876 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjälä10d83732013-01-29 18:13:34 +02002877 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Chris Wilson5bb61642012-09-27 21:25:58 +01002878 unsigned long flags;
2879 bool pending;
2880
Ville Syrjälä10d83732013-01-29 18:13:34 +02002881 if (i915_reset_in_progress(&dev_priv->gpu_error) ||
2882 intel_crtc->reset_counter != atomic_read(&dev_priv->gpu_error.reset_counter))
Chris Wilson5bb61642012-09-27 21:25:58 +01002883 return false;
2884
2885 spin_lock_irqsave(&dev->event_lock, flags);
2886 pending = to_intel_crtc(crtc)->unpin_work != NULL;
2887 spin_unlock_irqrestore(&dev->event_lock, flags);
2888
2889 return pending;
2890}
2891
Chris Wilsone6c3a2a2010-09-23 23:04:43 +01002892static void intel_crtc_wait_for_pending_flips(struct drm_crtc *crtc)
2893{
Chris Wilson0f911282012-04-17 10:05:38 +01002894 struct drm_device *dev = crtc->dev;
Chris Wilson5bb61642012-09-27 21:25:58 +01002895 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsone6c3a2a2010-09-23 23:04:43 +01002896
2897 if (crtc->fb == NULL)
2898 return;
2899
Daniel Vetter2c10d572012-12-20 21:24:07 +01002900 WARN_ON(waitqueue_active(&dev_priv->pending_flip_queue));
2901
Chris Wilson5bb61642012-09-27 21:25:58 +01002902 wait_event(dev_priv->pending_flip_queue,
2903 !intel_crtc_has_pending_flip(crtc));
2904
Chris Wilson0f911282012-04-17 10:05:38 +01002905 mutex_lock(&dev->struct_mutex);
2906 intel_finish_fb(crtc->fb);
2907 mutex_unlock(&dev->struct_mutex);
Chris Wilsone6c3a2a2010-09-23 23:04:43 +01002908}
2909
Eugeni Dodonove615efe2012-05-09 15:37:26 -03002910/* Program iCLKIP clock to the desired frequency */
2911static void lpt_program_iclkip(struct drm_crtc *crtc)
2912{
2913 struct drm_device *dev = crtc->dev;
2914 struct drm_i915_private *dev_priv = dev->dev_private;
2915 u32 divsel, phaseinc, auxdiv, phasedir = 0;
2916 u32 temp;
2917
Daniel Vetter09153002012-12-12 14:06:44 +01002918 mutex_lock(&dev_priv->dpio_lock);
2919
Eugeni Dodonove615efe2012-05-09 15:37:26 -03002920 /* It is necessary to ungate the pixclk gate prior to programming
2921 * the divisors, and gate it back when it is done.
2922 */
2923 I915_WRITE(PIXCLK_GATE, PIXCLK_GATE_GATE);
2924
2925 /* Disable SSCCTL */
2926 intel_sbi_write(dev_priv, SBI_SSCCTL6,
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02002927 intel_sbi_read(dev_priv, SBI_SSCCTL6, SBI_ICLK) |
2928 SBI_SSCCTL_DISABLE,
2929 SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03002930
2931 /* 20MHz is a corner case which is out of range for the 7-bit divisor */
2932 if (crtc->mode.clock == 20000) {
2933 auxdiv = 1;
2934 divsel = 0x41;
2935 phaseinc = 0x20;
2936 } else {
2937 /* The iCLK virtual clock root frequency is in MHz,
2938 * but the crtc->mode.clock in in KHz. To get the divisors,
2939 * it is necessary to divide one by another, so we
2940 * convert the virtual clock precision to KHz here for higher
2941 * precision.
2942 */
2943 u32 iclk_virtual_root_freq = 172800 * 1000;
2944 u32 iclk_pi_range = 64;
2945 u32 desired_divisor, msb_divisor_value, pi_value;
2946
2947 desired_divisor = (iclk_virtual_root_freq / crtc->mode.clock);
2948 msb_divisor_value = desired_divisor / iclk_pi_range;
2949 pi_value = desired_divisor % iclk_pi_range;
2950
2951 auxdiv = 0;
2952 divsel = msb_divisor_value - 2;
2953 phaseinc = pi_value;
2954 }
2955
2956 /* This should not happen with any sane values */
2957 WARN_ON(SBI_SSCDIVINTPHASE_DIVSEL(divsel) &
2958 ~SBI_SSCDIVINTPHASE_DIVSEL_MASK);
2959 WARN_ON(SBI_SSCDIVINTPHASE_DIR(phasedir) &
2960 ~SBI_SSCDIVINTPHASE_INCVAL_MASK);
2961
2962 DRM_DEBUG_KMS("iCLKIP clock: found settings for %dKHz refresh rate: auxdiv=%x, divsel=%x, phasedir=%x, phaseinc=%x\n",
2963 crtc->mode.clock,
2964 auxdiv,
2965 divsel,
2966 phasedir,
2967 phaseinc);
2968
2969 /* Program SSCDIVINTPHASE6 */
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02002970 temp = intel_sbi_read(dev_priv, SBI_SSCDIVINTPHASE6, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03002971 temp &= ~SBI_SSCDIVINTPHASE_DIVSEL_MASK;
2972 temp |= SBI_SSCDIVINTPHASE_DIVSEL(divsel);
2973 temp &= ~SBI_SSCDIVINTPHASE_INCVAL_MASK;
2974 temp |= SBI_SSCDIVINTPHASE_INCVAL(phaseinc);
2975 temp |= SBI_SSCDIVINTPHASE_DIR(phasedir);
2976 temp |= SBI_SSCDIVINTPHASE_PROPAGATE;
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02002977 intel_sbi_write(dev_priv, SBI_SSCDIVINTPHASE6, temp, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03002978
2979 /* Program SSCAUXDIV */
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02002980 temp = intel_sbi_read(dev_priv, SBI_SSCAUXDIV6, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03002981 temp &= ~SBI_SSCAUXDIV_FINALDIV2SEL(1);
2982 temp |= SBI_SSCAUXDIV_FINALDIV2SEL(auxdiv);
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02002983 intel_sbi_write(dev_priv, SBI_SSCAUXDIV6, temp, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03002984
2985 /* Enable modulator and associated divider */
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02002986 temp = intel_sbi_read(dev_priv, SBI_SSCCTL6, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03002987 temp &= ~SBI_SSCCTL_DISABLE;
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02002988 intel_sbi_write(dev_priv, SBI_SSCCTL6, temp, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03002989
2990 /* Wait for initialization time */
2991 udelay(24);
2992
2993 I915_WRITE(PIXCLK_GATE, PIXCLK_GATE_UNGATE);
Daniel Vetter09153002012-12-12 14:06:44 +01002994
2995 mutex_unlock(&dev_priv->dpio_lock);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03002996}
2997
Jesse Barnesf67a5592011-01-05 10:31:48 -08002998/*
2999 * Enable PCH resources required for PCH ports:
3000 * - PCH PLLs
3001 * - FDI training & RX/TX
3002 * - update transcoder timings
3003 * - DP transcoding bits
3004 * - transcoder
3005 */
3006static void ironlake_pch_enable(struct drm_crtc *crtc)
Jesse Barnes79e53942008-11-07 14:24:08 -08003007{
3008 struct drm_device *dev = crtc->dev;
Zhenyu Wang2c072452009-06-05 15:38:42 +08003009 struct drm_i915_private *dev_priv = dev->dev_private;
3010 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3011 int pipe = intel_crtc->pipe;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003012 u32 reg, temp;
Jesse Barnes6be4a602010-09-10 10:26:01 -07003013
Chris Wilsone7e164d2012-05-11 09:21:25 +01003014 assert_transcoder_disabled(dev_priv, pipe);
3015
Daniel Vettercd986ab2012-10-26 10:58:12 +02003016 /* Write the TU size bits before fdi link training, so that error
3017 * detection works. */
3018 I915_WRITE(FDI_RX_TUSIZE1(pipe),
3019 I915_READ(PIPE_DATA_M1(pipe)) & TU_SIZE_MASK);
3020
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003021 /* For PCH output, training FDI link */
Jesse Barnes674cf962011-04-28 14:27:04 -07003022 dev_priv->display.fdi_link_train(crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003023
Daniel Vetter572deb32012-10-27 18:46:14 +02003024 /* XXX: pch pll's can be enabled any time before we enable the PCH
3025 * transcoder, and we actually should do this to not upset any PCH
3026 * transcoder that already use the clock when we share it.
3027 *
3028 * Note that enable_pch_pll tries to do the right thing, but get_pch_pll
3029 * unconditionally resets the pll - we need that to have the right LVDS
3030 * enable sequence. */
Paulo Zanonib6b4e182012-10-31 18:12:38 -02003031 ironlake_enable_pch_pll(intel_crtc);
Chris Wilson6f13b7b2012-05-13 09:54:09 +01003032
Paulo Zanoni303b81e2012-10-31 18:12:23 -02003033 if (HAS_PCH_CPT(dev)) {
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003034 u32 sel;
Jesse Barnes4b645f12011-10-12 09:51:31 -07003035
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003036 temp = I915_READ(PCH_DPLL_SEL);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003037 switch (pipe) {
3038 default:
3039 case 0:
3040 temp |= TRANSA_DPLL_ENABLE;
3041 sel = TRANSA_DPLLB_SEL;
3042 break;
3043 case 1:
3044 temp |= TRANSB_DPLL_ENABLE;
3045 sel = TRANSB_DPLLB_SEL;
3046 break;
3047 case 2:
3048 temp |= TRANSC_DPLL_ENABLE;
3049 sel = TRANSC_DPLLB_SEL;
3050 break;
Jesse Barnesd64311a2011-10-12 15:01:33 -07003051 }
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003052 if (intel_crtc->pch_pll->pll_reg == _PCH_DPLL_B)
3053 temp |= sel;
3054 else
3055 temp &= ~sel;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003056 I915_WRITE(PCH_DPLL_SEL, temp);
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003057 }
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003058
Jesse Barnesd9b6cb52011-01-04 15:09:35 -08003059 /* set transcoder timing, panel must allow it */
3060 assert_panel_unlocked(dev_priv, pipe);
Chris Wilson5eddb702010-09-11 13:48:45 +01003061 I915_WRITE(TRANS_HTOTAL(pipe), I915_READ(HTOTAL(pipe)));
3062 I915_WRITE(TRANS_HBLANK(pipe), I915_READ(HBLANK(pipe)));
3063 I915_WRITE(TRANS_HSYNC(pipe), I915_READ(HSYNC(pipe)));
3064
3065 I915_WRITE(TRANS_VTOTAL(pipe), I915_READ(VTOTAL(pipe)));
3066 I915_WRITE(TRANS_VBLANK(pipe), I915_READ(VBLANK(pipe)));
3067 I915_WRITE(TRANS_VSYNC(pipe), I915_READ(VSYNC(pipe)));
Daniel Vetter0529a0d2012-01-28 14:49:24 +01003068 I915_WRITE(TRANS_VSYNCSHIFT(pipe), I915_READ(VSYNCSHIFT(pipe)));
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003069
Paulo Zanoni303b81e2012-10-31 18:12:23 -02003070 intel_fdi_normal_train(crtc);
Zhenyu Wang5e84e1a2010-10-28 16:38:08 +08003071
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003072 /* For PCH DP, enable TRANS_DP_CTL */
3073 if (HAS_PCH_CPT(dev) &&
Keith Packard417e8222011-11-01 19:54:11 -07003074 (intel_pipe_has_type(crtc, INTEL_OUTPUT_DISPLAYPORT) ||
3075 intel_pipe_has_type(crtc, INTEL_OUTPUT_EDP))) {
Daniel Vetterdfd07d72012-12-17 11:21:38 +01003076 u32 bpc = (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) >> 5;
Chris Wilson5eddb702010-09-11 13:48:45 +01003077 reg = TRANS_DP_CTL(pipe);
3078 temp = I915_READ(reg);
3079 temp &= ~(TRANS_DP_PORT_SEL_MASK |
Eric Anholt220cad32010-11-18 09:32:58 +08003080 TRANS_DP_SYNC_MASK |
3081 TRANS_DP_BPC_MASK);
Chris Wilson5eddb702010-09-11 13:48:45 +01003082 temp |= (TRANS_DP_OUTPUT_ENABLE |
3083 TRANS_DP_ENH_FRAMING);
Jesse Barnes9325c9f2011-06-24 12:19:21 -07003084 temp |= bpc << 9; /* same format but at 11:9 */
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003085
3086 if (crtc->mode.flags & DRM_MODE_FLAG_PHSYNC)
Chris Wilson5eddb702010-09-11 13:48:45 +01003087 temp |= TRANS_DP_HSYNC_ACTIVE_HIGH;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003088 if (crtc->mode.flags & DRM_MODE_FLAG_PVSYNC)
Chris Wilson5eddb702010-09-11 13:48:45 +01003089 temp |= TRANS_DP_VSYNC_ACTIVE_HIGH;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003090
3091 switch (intel_trans_dp_port_sel(crtc)) {
3092 case PCH_DP_B:
Chris Wilson5eddb702010-09-11 13:48:45 +01003093 temp |= TRANS_DP_PORT_SEL_B;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003094 break;
3095 case PCH_DP_C:
Chris Wilson5eddb702010-09-11 13:48:45 +01003096 temp |= TRANS_DP_PORT_SEL_C;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003097 break;
3098 case PCH_DP_D:
Chris Wilson5eddb702010-09-11 13:48:45 +01003099 temp |= TRANS_DP_PORT_SEL_D;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003100 break;
3101 default:
Daniel Vettere95d41e2012-10-26 10:58:16 +02003102 BUG();
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003103 }
3104
Chris Wilson5eddb702010-09-11 13:48:45 +01003105 I915_WRITE(reg, temp);
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003106 }
3107
Paulo Zanonib8a4f402012-10-31 18:12:42 -02003108 ironlake_enable_pch_transcoder(dev_priv, pipe);
Jesse Barnesf67a5592011-01-05 10:31:48 -08003109}
3110
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02003111static void lpt_pch_enable(struct drm_crtc *crtc)
3112{
3113 struct drm_device *dev = crtc->dev;
3114 struct drm_i915_private *dev_priv = dev->dev_private;
3115 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetter3b117c82013-04-17 20:15:07 +02003116 enum transcoder cpu_transcoder = intel_crtc->config.cpu_transcoder;
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02003117
Paulo Zanonidaed2db2012-10-31 18:12:41 -02003118 assert_transcoder_disabled(dev_priv, TRANSCODER_A);
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02003119
Paulo Zanoni8c52b5e2012-10-31 18:12:24 -02003120 lpt_program_iclkip(crtc);
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02003121
Paulo Zanoni0540e482012-10-31 18:12:40 -02003122 /* Set transcoder timing. */
Paulo Zanonidaed2db2012-10-31 18:12:41 -02003123 I915_WRITE(_TRANS_HTOTAL_A, I915_READ(HTOTAL(cpu_transcoder)));
3124 I915_WRITE(_TRANS_HBLANK_A, I915_READ(HBLANK(cpu_transcoder)));
3125 I915_WRITE(_TRANS_HSYNC_A, I915_READ(HSYNC(cpu_transcoder)));
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02003126
Paulo Zanonidaed2db2012-10-31 18:12:41 -02003127 I915_WRITE(_TRANS_VTOTAL_A, I915_READ(VTOTAL(cpu_transcoder)));
3128 I915_WRITE(_TRANS_VBLANK_A, I915_READ(VBLANK(cpu_transcoder)));
3129 I915_WRITE(_TRANS_VSYNC_A, I915_READ(VSYNC(cpu_transcoder)));
3130 I915_WRITE(_TRANS_VSYNCSHIFT_A, I915_READ(VSYNCSHIFT(cpu_transcoder)));
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02003131
Paulo Zanoni937bb612012-10-31 18:12:47 -02003132 lpt_enable_pch_transcoder(dev_priv, cpu_transcoder);
Jesse Barnesf67a5592011-01-05 10:31:48 -08003133}
3134
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003135static void intel_put_pch_pll(struct intel_crtc *intel_crtc)
3136{
3137 struct intel_pch_pll *pll = intel_crtc->pch_pll;
3138
3139 if (pll == NULL)
3140 return;
3141
3142 if (pll->refcount == 0) {
3143 WARN(1, "bad PCH PLL refcount\n");
3144 return;
3145 }
3146
3147 --pll->refcount;
3148 intel_crtc->pch_pll = NULL;
3149}
3150
3151static struct intel_pch_pll *intel_get_pch_pll(struct intel_crtc *intel_crtc, u32 dpll, u32 fp)
3152{
3153 struct drm_i915_private *dev_priv = intel_crtc->base.dev->dev_private;
3154 struct intel_pch_pll *pll;
3155 int i;
3156
3157 pll = intel_crtc->pch_pll;
3158 if (pll) {
3159 DRM_DEBUG_KMS("CRTC:%d reusing existing PCH PLL %x\n",
3160 intel_crtc->base.base.id, pll->pll_reg);
3161 goto prepare;
3162 }
3163
Daniel Vetter98b6bd92012-05-20 20:00:25 +02003164 if (HAS_PCH_IBX(dev_priv->dev)) {
3165 /* Ironlake PCH has a fixed PLL->PCH pipe mapping. */
3166 i = intel_crtc->pipe;
3167 pll = &dev_priv->pch_plls[i];
3168
3169 DRM_DEBUG_KMS("CRTC:%d using pre-allocated PCH PLL %x\n",
3170 intel_crtc->base.base.id, pll->pll_reg);
3171
3172 goto found;
3173 }
3174
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003175 for (i = 0; i < dev_priv->num_pch_pll; i++) {
3176 pll = &dev_priv->pch_plls[i];
3177
3178 /* Only want to check enabled timings first */
3179 if (pll->refcount == 0)
3180 continue;
3181
3182 if (dpll == (I915_READ(pll->pll_reg) & 0x7fffffff) &&
3183 fp == I915_READ(pll->fp0_reg)) {
3184 DRM_DEBUG_KMS("CRTC:%d sharing existing PCH PLL %x (refcount %d, ative %d)\n",
3185 intel_crtc->base.base.id,
3186 pll->pll_reg, pll->refcount, pll->active);
3187
3188 goto found;
3189 }
3190 }
3191
3192 /* Ok no matching timings, maybe there's a free one? */
3193 for (i = 0; i < dev_priv->num_pch_pll; i++) {
3194 pll = &dev_priv->pch_plls[i];
3195 if (pll->refcount == 0) {
3196 DRM_DEBUG_KMS("CRTC:%d allocated PCH PLL %x\n",
3197 intel_crtc->base.base.id, pll->pll_reg);
3198 goto found;
3199 }
3200 }
3201
3202 return NULL;
3203
3204found:
3205 intel_crtc->pch_pll = pll;
3206 pll->refcount++;
Ville Syrjälä84f44ce2013-04-17 17:48:49 +03003207 DRM_DEBUG_DRIVER("using pll %d for pipe %c\n", i, pipe_name(intel_crtc->pipe));
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003208prepare: /* separate function? */
3209 DRM_DEBUG_DRIVER("switching PLL %x off\n", pll->pll_reg);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003210
Chris Wilsone04c7352012-05-02 20:43:56 +01003211 /* Wait for the clocks to stabilize before rewriting the regs */
3212 I915_WRITE(pll->pll_reg, dpll & ~DPLL_VCO_ENABLE);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003213 POSTING_READ(pll->pll_reg);
3214 udelay(150);
Chris Wilsone04c7352012-05-02 20:43:56 +01003215
3216 I915_WRITE(pll->fp0_reg, fp);
3217 I915_WRITE(pll->pll_reg, dpll & ~DPLL_VCO_ENABLE);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003218 pll->on = false;
3219 return pll;
3220}
3221
Jesse Barnesd4270e52011-10-11 10:43:02 -07003222void intel_cpt_verify_modeset(struct drm_device *dev, int pipe)
3223{
3224 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter23670b322012-11-01 09:15:30 +01003225 int dslreg = PIPEDSL(pipe);
Jesse Barnesd4270e52011-10-11 10:43:02 -07003226 u32 temp;
3227
3228 temp = I915_READ(dslreg);
3229 udelay(500);
3230 if (wait_for(I915_READ(dslreg) != temp, 5)) {
Jesse Barnesd4270e52011-10-11 10:43:02 -07003231 if (wait_for(I915_READ(dslreg) != temp, 5))
Ville Syrjälä84f44ce2013-04-17 17:48:49 +03003232 DRM_ERROR("mode set failed: pipe %c stuck\n", pipe_name(pipe));
Jesse Barnesd4270e52011-10-11 10:43:02 -07003233 }
3234}
3235
Jesse Barnesb074cec2013-04-25 12:55:02 -07003236static void ironlake_pfit_enable(struct intel_crtc *crtc)
3237{
3238 struct drm_device *dev = crtc->base.dev;
3239 struct drm_i915_private *dev_priv = dev->dev_private;
3240 int pipe = crtc->pipe;
3241
3242 if (crtc->config.pch_pfit.size &&
3243 intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_EDP)) {
3244 /* Force use of hard-coded filter coefficients
3245 * as some pre-programmed values are broken,
3246 * e.g. x201.
3247 */
3248 if (IS_IVYBRIDGE(dev) || IS_HASWELL(dev))
3249 I915_WRITE(PF_CTL(pipe), PF_ENABLE | PF_FILTER_MED_3x3 |
3250 PF_PIPE_SEL_IVB(pipe));
3251 else
3252 I915_WRITE(PF_CTL(pipe), PF_ENABLE | PF_FILTER_MED_3x3);
3253 I915_WRITE(PF_WIN_POS(pipe), crtc->config.pch_pfit.pos);
3254 I915_WRITE(PF_WIN_SZ(pipe), crtc->config.pch_pfit.size);
3255 }
3256}
3257
Jesse Barnesf67a5592011-01-05 10:31:48 -08003258static void ironlake_crtc_enable(struct drm_crtc *crtc)
3259{
3260 struct drm_device *dev = crtc->dev;
3261 struct drm_i915_private *dev_priv = dev->dev_private;
3262 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02003263 struct intel_encoder *encoder;
Jesse Barnesf67a5592011-01-05 10:31:48 -08003264 int pipe = intel_crtc->pipe;
3265 int plane = intel_crtc->plane;
3266 u32 temp;
Jesse Barnesf67a5592011-01-05 10:31:48 -08003267
Daniel Vetter08a48462012-07-02 11:43:47 +02003268 WARN_ON(!crtc->enabled);
3269
Jesse Barnesf67a5592011-01-05 10:31:48 -08003270 if (intel_crtc->active)
3271 return;
3272
3273 intel_crtc->active = true;
Paulo Zanoni86642812013-04-12 17:57:57 -03003274
3275 intel_set_cpu_fifo_underrun_reporting(dev, pipe, true);
3276 intel_set_pch_fifo_underrun_reporting(dev, pipe, true);
3277
Jesse Barnesf67a5592011-01-05 10:31:48 -08003278 intel_update_watermarks(dev);
3279
3280 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS)) {
3281 temp = I915_READ(PCH_LVDS);
3282 if ((temp & LVDS_PORT_EN) == 0)
3283 I915_WRITE(PCH_LVDS, temp | LVDS_PORT_EN);
3284 }
3285
Jesse Barnesf67a5592011-01-05 10:31:48 -08003286
Daniel Vetter5bfe2ac2013-03-27 00:44:55 +01003287 if (intel_crtc->config.has_pch_encoder) {
Daniel Vetterfff367c2012-10-27 15:50:28 +02003288 /* Note: FDI PLL enabling _must_ be done before we enable the
3289 * cpu pipes, hence this is separate from all the other fdi/pch
3290 * enabling. */
Daniel Vetter88cefb62012-08-12 19:27:14 +02003291 ironlake_fdi_pll_enable(intel_crtc);
Daniel Vetter46b6f812012-09-06 22:08:33 +02003292 } else {
3293 assert_fdi_tx_disabled(dev_priv, pipe);
3294 assert_fdi_rx_disabled(dev_priv, pipe);
3295 }
Jesse Barnesf67a5592011-01-05 10:31:48 -08003296
Daniel Vetterbf49ec82012-09-06 22:15:40 +02003297 for_each_encoder_on_crtc(dev, crtc, encoder)
3298 if (encoder->pre_enable)
3299 encoder->pre_enable(encoder);
Jesse Barnesf67a5592011-01-05 10:31:48 -08003300
3301 /* Enable panel fitting for LVDS */
Jesse Barnesb074cec2013-04-25 12:55:02 -07003302 ironlake_pfit_enable(intel_crtc);
Jesse Barnesf67a5592011-01-05 10:31:48 -08003303
Jesse Barnes9c54c0d2011-06-15 23:32:33 +02003304 /*
3305 * On ILK+ LUT must be loaded before the pipe is running but with
3306 * clocks enabled
3307 */
3308 intel_crtc_load_lut(crtc);
3309
Daniel Vetter5bfe2ac2013-03-27 00:44:55 +01003310 intel_enable_pipe(dev_priv, pipe,
3311 intel_crtc->config.has_pch_encoder);
Jesse Barnesf67a5592011-01-05 10:31:48 -08003312 intel_enable_plane(dev_priv, plane, pipe);
3313
Daniel Vetter5bfe2ac2013-03-27 00:44:55 +01003314 if (intel_crtc->config.has_pch_encoder)
Jesse Barnesf67a5592011-01-05 10:31:48 -08003315 ironlake_pch_enable(crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003316
Ben Widawskyd1ebd8162011-04-25 20:11:50 +01003317 mutex_lock(&dev->struct_mutex);
Chris Wilsonbed4a672010-09-11 10:47:47 +01003318 intel_update_fbc(dev);
Ben Widawskyd1ebd8162011-04-25 20:11:50 +01003319 mutex_unlock(&dev->struct_mutex);
3320
Chris Wilson6b383a72010-09-13 13:54:26 +01003321 intel_crtc_update_cursor(crtc, true);
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02003322
Daniel Vetterfa5c73b2012-07-01 23:24:36 +02003323 for_each_encoder_on_crtc(dev, crtc, encoder)
3324 encoder->enable(encoder);
Daniel Vetter61b77dd2012-07-02 00:16:19 +02003325
3326 if (HAS_PCH_CPT(dev))
3327 intel_cpt_verify_modeset(dev, intel_crtc->pipe);
Daniel Vetter6ce94102012-10-04 19:20:03 +02003328
3329 /*
3330 * There seems to be a race in PCH platform hw (at least on some
3331 * outputs) where an enabled pipe still completes any pageflip right
3332 * away (as if the pipe is off) instead of waiting for vblank. As soon
3333 * as the first vblank happend, everything works as expected. Hence just
3334 * wait for one vblank before returning to avoid strange things
3335 * happening.
3336 */
3337 intel_wait_for_vblank(dev, intel_crtc->pipe);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003338}
3339
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003340static void haswell_crtc_enable(struct drm_crtc *crtc)
3341{
3342 struct drm_device *dev = crtc->dev;
3343 struct drm_i915_private *dev_priv = dev->dev_private;
3344 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3345 struct intel_encoder *encoder;
3346 int pipe = intel_crtc->pipe;
3347 int plane = intel_crtc->plane;
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003348
3349 WARN_ON(!crtc->enabled);
3350
3351 if (intel_crtc->active)
3352 return;
3353
3354 intel_crtc->active = true;
Paulo Zanoni86642812013-04-12 17:57:57 -03003355
3356 intel_set_cpu_fifo_underrun_reporting(dev, pipe, true);
3357 if (intel_crtc->config.has_pch_encoder)
3358 intel_set_pch_fifo_underrun_reporting(dev, TRANSCODER_A, true);
3359
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003360 intel_update_watermarks(dev);
3361
Daniel Vetter5bfe2ac2013-03-27 00:44:55 +01003362 if (intel_crtc->config.has_pch_encoder)
Paulo Zanoni04945642012-11-01 21:00:59 -02003363 dev_priv->display.fdi_link_train(crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003364
3365 for_each_encoder_on_crtc(dev, crtc, encoder)
3366 if (encoder->pre_enable)
3367 encoder->pre_enable(encoder);
3368
Paulo Zanoni1f544382012-10-24 11:32:00 -02003369 intel_ddi_enable_pipe_clock(intel_crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003370
Paulo Zanoni1f544382012-10-24 11:32:00 -02003371 /* Enable panel fitting for eDP */
Jesse Barnesb074cec2013-04-25 12:55:02 -07003372 ironlake_pfit_enable(intel_crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003373
3374 /*
3375 * On ILK+ LUT must be loaded before the pipe is running but with
3376 * clocks enabled
3377 */
3378 intel_crtc_load_lut(crtc);
3379
Paulo Zanoni1f544382012-10-24 11:32:00 -02003380 intel_ddi_set_pipe_settings(crtc);
Damien Lespiau8228c252013-03-07 15:30:27 +00003381 intel_ddi_enable_transcoder_func(crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003382
Daniel Vetter5bfe2ac2013-03-27 00:44:55 +01003383 intel_enable_pipe(dev_priv, pipe,
3384 intel_crtc->config.has_pch_encoder);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003385 intel_enable_plane(dev_priv, plane, pipe);
3386
Daniel Vetter5bfe2ac2013-03-27 00:44:55 +01003387 if (intel_crtc->config.has_pch_encoder)
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02003388 lpt_pch_enable(crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003389
3390 mutex_lock(&dev->struct_mutex);
3391 intel_update_fbc(dev);
3392 mutex_unlock(&dev->struct_mutex);
3393
3394 intel_crtc_update_cursor(crtc, true);
3395
3396 for_each_encoder_on_crtc(dev, crtc, encoder)
3397 encoder->enable(encoder);
3398
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003399 /*
3400 * There seems to be a race in PCH platform hw (at least on some
3401 * outputs) where an enabled pipe still completes any pageflip right
3402 * away (as if the pipe is off) instead of waiting for vblank. As soon
3403 * as the first vblank happend, everything works as expected. Hence just
3404 * wait for one vblank before returning to avoid strange things
3405 * happening.
3406 */
3407 intel_wait_for_vblank(dev, intel_crtc->pipe);
3408}
3409
Jesse Barnes6be4a602010-09-10 10:26:01 -07003410static void ironlake_crtc_disable(struct drm_crtc *crtc)
3411{
3412 struct drm_device *dev = crtc->dev;
3413 struct drm_i915_private *dev_priv = dev->dev_private;
3414 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02003415 struct intel_encoder *encoder;
Jesse Barnes6be4a602010-09-10 10:26:01 -07003416 int pipe = intel_crtc->pipe;
3417 int plane = intel_crtc->plane;
Chris Wilson5eddb702010-09-11 13:48:45 +01003418 u32 reg, temp;
Jesse Barnes6be4a602010-09-10 10:26:01 -07003419
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02003420
Chris Wilsonf7abfe82010-09-13 14:19:16 +01003421 if (!intel_crtc->active)
3422 return;
3423
Daniel Vetterea9d7582012-07-10 10:42:52 +02003424 for_each_encoder_on_crtc(dev, crtc, encoder)
3425 encoder->disable(encoder);
3426
Chris Wilsone6c3a2a2010-09-23 23:04:43 +01003427 intel_crtc_wait_for_pending_flips(crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003428 drm_vblank_off(dev, pipe);
Chris Wilson6b383a72010-09-13 13:54:26 +01003429 intel_crtc_update_cursor(crtc, false);
Chris Wilson5eddb702010-09-11 13:48:45 +01003430
Jesse Barnesb24e7172011-01-04 15:09:30 -08003431 intel_disable_plane(dev_priv, plane, pipe);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003432
Chris Wilson973d04f2011-07-08 12:22:37 +01003433 if (dev_priv->cfb_plane == plane)
3434 intel_disable_fbc(dev);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003435
Paulo Zanoni86642812013-04-12 17:57:57 -03003436 intel_set_pch_fifo_underrun_reporting(dev, pipe, false);
Jesse Barnesb24e7172011-01-04 15:09:30 -08003437 intel_disable_pipe(dev_priv, pipe);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003438
Jesse Barnes6be4a602010-09-10 10:26:01 -07003439 /* Disable PF */
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08003440 I915_WRITE(PF_CTL(pipe), 0);
3441 I915_WRITE(PF_WIN_SZ(pipe), 0);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003442
Daniel Vetterbf49ec82012-09-06 22:15:40 +02003443 for_each_encoder_on_crtc(dev, crtc, encoder)
3444 if (encoder->post_disable)
3445 encoder->post_disable(encoder);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003446
Chris Wilson5eddb702010-09-11 13:48:45 +01003447 ironlake_fdi_disable(crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003448
Paulo Zanonib8a4f402012-10-31 18:12:42 -02003449 ironlake_disable_pch_transcoder(dev_priv, pipe);
Paulo Zanoni86642812013-04-12 17:57:57 -03003450 intel_set_pch_fifo_underrun_reporting(dev, pipe, true);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003451
3452 if (HAS_PCH_CPT(dev)) {
3453 /* disable TRANS_DP_CTL */
Chris Wilson5eddb702010-09-11 13:48:45 +01003454 reg = TRANS_DP_CTL(pipe);
3455 temp = I915_READ(reg);
3456 temp &= ~(TRANS_DP_OUTPUT_ENABLE | TRANS_DP_PORT_SEL_MASK);
Eric Anholtcb3543c2011-02-02 12:08:07 -08003457 temp |= TRANS_DP_PORT_SEL_NONE;
Chris Wilson5eddb702010-09-11 13:48:45 +01003458 I915_WRITE(reg, temp);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003459
3460 /* disable DPLL_SEL */
3461 temp = I915_READ(PCH_DPLL_SEL);
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08003462 switch (pipe) {
3463 case 0:
Jesse Barnesd64311a2011-10-12 15:01:33 -07003464 temp &= ~(TRANSA_DPLL_ENABLE | TRANSA_DPLLB_SEL);
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08003465 break;
3466 case 1:
Jesse Barnes6be4a602010-09-10 10:26:01 -07003467 temp &= ~(TRANSB_DPLL_ENABLE | TRANSB_DPLLB_SEL);
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08003468 break;
3469 case 2:
Jesse Barnes4b645f12011-10-12 09:51:31 -07003470 /* C shares PLL A or B */
Jesse Barnesd64311a2011-10-12 15:01:33 -07003471 temp &= ~(TRANSC_DPLL_ENABLE | TRANSC_DPLLB_SEL);
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08003472 break;
3473 default:
3474 BUG(); /* wtf */
3475 }
Jesse Barnes6be4a602010-09-10 10:26:01 -07003476 I915_WRITE(PCH_DPLL_SEL, temp);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003477 }
3478
3479 /* disable PCH DPLL */
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003480 intel_disable_pch_pll(intel_crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003481
Daniel Vetter88cefb62012-08-12 19:27:14 +02003482 ironlake_fdi_pll_disable(intel_crtc);
Chris Wilson6b383a72010-09-13 13:54:26 +01003483
Chris Wilsonf7abfe82010-09-13 14:19:16 +01003484 intel_crtc->active = false;
Chris Wilson6b383a72010-09-13 13:54:26 +01003485 intel_update_watermarks(dev);
Ben Widawskyd1ebd8162011-04-25 20:11:50 +01003486
3487 mutex_lock(&dev->struct_mutex);
Chris Wilson6b383a72010-09-13 13:54:26 +01003488 intel_update_fbc(dev);
Ben Widawskyd1ebd8162011-04-25 20:11:50 +01003489 mutex_unlock(&dev->struct_mutex);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003490}
3491
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003492static void haswell_crtc_disable(struct drm_crtc *crtc)
3493{
3494 struct drm_device *dev = crtc->dev;
3495 struct drm_i915_private *dev_priv = dev->dev_private;
3496 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3497 struct intel_encoder *encoder;
3498 int pipe = intel_crtc->pipe;
3499 int plane = intel_crtc->plane;
Daniel Vetter3b117c82013-04-17 20:15:07 +02003500 enum transcoder cpu_transcoder = intel_crtc->config.cpu_transcoder;
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003501
3502 if (!intel_crtc->active)
3503 return;
3504
3505 for_each_encoder_on_crtc(dev, crtc, encoder)
3506 encoder->disable(encoder);
3507
3508 intel_crtc_wait_for_pending_flips(crtc);
3509 drm_vblank_off(dev, pipe);
3510 intel_crtc_update_cursor(crtc, false);
3511
3512 intel_disable_plane(dev_priv, plane, pipe);
3513
3514 if (dev_priv->cfb_plane == plane)
3515 intel_disable_fbc(dev);
3516
Paulo Zanoni86642812013-04-12 17:57:57 -03003517 if (intel_crtc->config.has_pch_encoder)
3518 intel_set_pch_fifo_underrun_reporting(dev, TRANSCODER_A, false);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003519 intel_disable_pipe(dev_priv, pipe);
3520
Paulo Zanoniad80a812012-10-24 16:06:19 -02003521 intel_ddi_disable_transcoder_func(dev_priv, cpu_transcoder);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003522
Paulo Zanonif7708f72013-03-22 14:16:38 -03003523 /* XXX: Once we have proper panel fitter state tracking implemented with
3524 * hardware state read/check support we should switch to only disable
3525 * the panel fitter when we know it's used. */
3526 if (intel_using_power_well(dev)) {
3527 I915_WRITE(PF_CTL(pipe), 0);
3528 I915_WRITE(PF_WIN_SZ(pipe), 0);
3529 }
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003530
Paulo Zanoni1f544382012-10-24 11:32:00 -02003531 intel_ddi_disable_pipe_clock(intel_crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003532
3533 for_each_encoder_on_crtc(dev, crtc, encoder)
3534 if (encoder->post_disable)
3535 encoder->post_disable(encoder);
3536
Daniel Vetter88adfff2013-03-28 10:42:01 +01003537 if (intel_crtc->config.has_pch_encoder) {
Paulo Zanoniab4d9662012-10-31 18:12:55 -02003538 lpt_disable_pch_transcoder(dev_priv);
Paulo Zanoni86642812013-04-12 17:57:57 -03003539 intel_set_pch_fifo_underrun_reporting(dev, TRANSCODER_A, true);
Paulo Zanoni1ad960f2012-11-01 21:05:05 -02003540 intel_ddi_fdi_disable(crtc);
Paulo Zanoni83616632012-10-23 18:29:54 -02003541 }
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003542
3543 intel_crtc->active = false;
3544 intel_update_watermarks(dev);
3545
3546 mutex_lock(&dev->struct_mutex);
3547 intel_update_fbc(dev);
3548 mutex_unlock(&dev->struct_mutex);
3549}
3550
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003551static void ironlake_crtc_off(struct drm_crtc *crtc)
3552{
3553 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3554 intel_put_pch_pll(intel_crtc);
3555}
3556
Paulo Zanoni6441ab52012-10-05 12:05:58 -03003557static void haswell_crtc_off(struct drm_crtc *crtc)
3558{
Paulo Zanonia5c961d2012-10-24 15:59:34 -02003559 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3560
3561 /* Stop saying we're using TRANSCODER_EDP because some other CRTC might
3562 * start using it. */
Daniel Vetter3b117c82013-04-17 20:15:07 +02003563 intel_crtc->config.cpu_transcoder = (enum transcoder) intel_crtc->pipe;
Paulo Zanonia5c961d2012-10-24 15:59:34 -02003564
Paulo Zanoni6441ab52012-10-05 12:05:58 -03003565 intel_ddi_put_crtc_pll(crtc);
3566}
3567
Daniel Vetter02e792f2009-09-15 22:57:34 +02003568static void intel_crtc_dpms_overlay(struct intel_crtc *intel_crtc, bool enable)
3569{
Daniel Vetter02e792f2009-09-15 22:57:34 +02003570 if (!enable && intel_crtc->overlay) {
Chris Wilson23f09ce2010-08-12 13:53:37 +01003571 struct drm_device *dev = intel_crtc->base.dev;
Chris Wilsonce453d82011-02-21 14:43:56 +00003572 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter03f77ea2009-09-15 22:57:37 +02003573
Chris Wilson23f09ce2010-08-12 13:53:37 +01003574 mutex_lock(&dev->struct_mutex);
Chris Wilsonce453d82011-02-21 14:43:56 +00003575 dev_priv->mm.interruptible = false;
3576 (void) intel_overlay_switch_off(intel_crtc->overlay);
3577 dev_priv->mm.interruptible = true;
Chris Wilson23f09ce2010-08-12 13:53:37 +01003578 mutex_unlock(&dev->struct_mutex);
Daniel Vetter02e792f2009-09-15 22:57:34 +02003579 }
Daniel Vetter02e792f2009-09-15 22:57:34 +02003580
Chris Wilson5dcdbcb2010-08-12 13:50:28 +01003581 /* Let userspace switch the overlay on again. In most cases userspace
3582 * has to recompute where to put it anyway.
3583 */
Daniel Vetter02e792f2009-09-15 22:57:34 +02003584}
3585
Egbert Eich61bc95c2013-03-04 09:24:38 -05003586/**
3587 * i9xx_fixup_plane - ugly workaround for G45 to fire up the hardware
3588 * cursor plane briefly if not already running after enabling the display
3589 * plane.
3590 * This workaround avoids occasional blank screens when self refresh is
3591 * enabled.
3592 */
3593static void
3594g4x_fixup_plane(struct drm_i915_private *dev_priv, enum pipe pipe)
3595{
3596 u32 cntl = I915_READ(CURCNTR(pipe));
3597
3598 if ((cntl & CURSOR_MODE) == 0) {
3599 u32 fw_bcl_self = I915_READ(FW_BLC_SELF);
3600
3601 I915_WRITE(FW_BLC_SELF, fw_bcl_self & ~FW_BLC_SELF_EN);
3602 I915_WRITE(CURCNTR(pipe), CURSOR_MODE_64_ARGB_AX);
3603 intel_wait_for_vblank(dev_priv->dev, pipe);
3604 I915_WRITE(CURCNTR(pipe), cntl);
3605 I915_WRITE(CURBASE(pipe), I915_READ(CURBASE(pipe)));
3606 I915_WRITE(FW_BLC_SELF, fw_bcl_self);
3607 }
3608}
3609
Jesse Barnes2dd24552013-04-25 12:55:01 -07003610static void i9xx_pfit_enable(struct intel_crtc *crtc)
3611{
3612 struct drm_device *dev = crtc->base.dev;
3613 struct drm_i915_private *dev_priv = dev->dev_private;
3614 struct intel_crtc_config *pipe_config = &crtc->config;
3615
3616 if (!(intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_EDP) ||
3617 intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_LVDS)))
3618 return;
3619
3620 WARN_ON(I915_READ(PFIT_CONTROL) & PFIT_ENABLE);
3621 assert_pipe_disabled(dev_priv, crtc->pipe);
3622
3623 /*
3624 * Enable automatic panel scaling so that non-native modes
3625 * fill the screen. The panel fitter should only be
3626 * adjusted whilst the pipe is disabled, according to
3627 * register description and PRM.
3628 */
3629 DRM_DEBUG_KMS("applying panel-fitter: %x, %x\n",
Jesse Barnesb074cec2013-04-25 12:55:02 -07003630 pipe_config->gmch_pfit.control,
3631 pipe_config->gmch_pfit.pgm_ratios);
Jesse Barnes2dd24552013-04-25 12:55:01 -07003632
Jesse Barnesb074cec2013-04-25 12:55:02 -07003633 I915_WRITE(PFIT_PGM_RATIOS, pipe_config->gmch_pfit.pgm_ratios);
3634 I915_WRITE(PFIT_CONTROL, pipe_config->gmch_pfit.control);
Jesse Barnes2dd24552013-04-25 12:55:01 -07003635}
3636
Jesse Barnes89b667f2013-04-18 14:51:36 -07003637static void valleyview_crtc_enable(struct drm_crtc *crtc)
3638{
3639 struct drm_device *dev = crtc->dev;
3640 struct drm_i915_private *dev_priv = dev->dev_private;
3641 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3642 struct intel_encoder *encoder;
3643 int pipe = intel_crtc->pipe;
3644 int plane = intel_crtc->plane;
3645
3646 WARN_ON(!crtc->enabled);
3647
3648 if (intel_crtc->active)
3649 return;
3650
3651 intel_crtc->active = true;
3652 intel_update_watermarks(dev);
3653
3654 mutex_lock(&dev_priv->dpio_lock);
3655
3656 for_each_encoder_on_crtc(dev, crtc, encoder)
3657 if (encoder->pre_pll_enable)
3658 encoder->pre_pll_enable(encoder);
3659
3660 intel_enable_pll(dev_priv, pipe);
3661
3662 for_each_encoder_on_crtc(dev, crtc, encoder)
3663 if (encoder->pre_enable)
3664 encoder->pre_enable(encoder);
3665
3666 /* VLV wants encoder enabling _before_ the pipe is up. */
3667 for_each_encoder_on_crtc(dev, crtc, encoder)
3668 encoder->enable(encoder);
3669
Jesse Barnes2dd24552013-04-25 12:55:01 -07003670 /* Enable panel fitting for eDP */
3671 i9xx_pfit_enable(intel_crtc);
3672
Jesse Barnes89b667f2013-04-18 14:51:36 -07003673 intel_enable_pipe(dev_priv, pipe, false);
3674 intel_enable_plane(dev_priv, plane, pipe);
3675
3676 intel_crtc_load_lut(crtc);
3677 intel_update_fbc(dev);
3678
3679 /* Give the overlay scaler a chance to enable if it's on this pipe */
3680 intel_crtc_dpms_overlay(intel_crtc, true);
3681 intel_crtc_update_cursor(crtc, true);
3682
3683 mutex_unlock(&dev_priv->dpio_lock);
3684}
3685
Jesse Barnes0b8765c62010-09-10 10:31:34 -07003686static void i9xx_crtc_enable(struct drm_crtc *crtc)
Zhenyu Wang2c072452009-06-05 15:38:42 +08003687{
3688 struct drm_device *dev = crtc->dev;
Jesse Barnes79e53942008-11-07 14:24:08 -08003689 struct drm_i915_private *dev_priv = dev->dev_private;
3690 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02003691 struct intel_encoder *encoder;
Jesse Barnes79e53942008-11-07 14:24:08 -08003692 int pipe = intel_crtc->pipe;
Jesse Barnes80824002009-09-10 15:28:06 -07003693 int plane = intel_crtc->plane;
Jesse Barnes79e53942008-11-07 14:24:08 -08003694
Daniel Vetter08a48462012-07-02 11:43:47 +02003695 WARN_ON(!crtc->enabled);
3696
Chris Wilsonf7abfe82010-09-13 14:19:16 +01003697 if (intel_crtc->active)
3698 return;
3699
3700 intel_crtc->active = true;
Chris Wilson6b383a72010-09-13 13:54:26 +01003701 intel_update_watermarks(dev);
3702
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08003703 intel_enable_pll(dev_priv, pipe);
Mika Kuoppala9d6d9f12013-02-08 16:35:38 +02003704
3705 for_each_encoder_on_crtc(dev, crtc, encoder)
3706 if (encoder->pre_enable)
3707 encoder->pre_enable(encoder);
3708
Jesse Barnes2dd24552013-04-25 12:55:01 -07003709 /* Enable panel fitting for LVDS */
3710 i9xx_pfit_enable(intel_crtc);
3711
Jesse Barnes040484a2011-01-03 12:14:26 -08003712 intel_enable_pipe(dev_priv, pipe, false);
Jesse Barnesb24e7172011-01-04 15:09:30 -08003713 intel_enable_plane(dev_priv, plane, pipe);
Egbert Eich61bc95c2013-03-04 09:24:38 -05003714 if (IS_G4X(dev))
3715 g4x_fixup_plane(dev_priv, pipe);
Jesse Barnes0b8765c62010-09-10 10:31:34 -07003716
3717 intel_crtc_load_lut(crtc);
Chris Wilsonbed4a672010-09-11 10:47:47 +01003718 intel_update_fbc(dev);
Jesse Barnes0b8765c62010-09-10 10:31:34 -07003719
3720 /* Give the overlay scaler a chance to enable if it's on this pipe */
3721 intel_crtc_dpms_overlay(intel_crtc, true);
Chris Wilson6b383a72010-09-13 13:54:26 +01003722 intel_crtc_update_cursor(crtc, true);
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02003723
Daniel Vetterfa5c73b2012-07-01 23:24:36 +02003724 for_each_encoder_on_crtc(dev, crtc, encoder)
3725 encoder->enable(encoder);
Jesse Barnes0b8765c62010-09-10 10:31:34 -07003726}
3727
Daniel Vetter87476d62013-04-11 16:29:06 +02003728static void i9xx_pfit_disable(struct intel_crtc *crtc)
3729{
3730 struct drm_device *dev = crtc->base.dev;
3731 struct drm_i915_private *dev_priv = dev->dev_private;
3732 enum pipe pipe;
3733 uint32_t pctl = I915_READ(PFIT_CONTROL);
3734
3735 assert_pipe_disabled(dev_priv, crtc->pipe);
3736
3737 if (INTEL_INFO(dev)->gen >= 4)
3738 pipe = (pctl & PFIT_PIPE_MASK) >> PFIT_PIPE_SHIFT;
3739 else
3740 pipe = PIPE_B;
3741
3742 if (pipe == crtc->pipe) {
3743 DRM_DEBUG_DRIVER("disabling pfit, current: 0x%08x\n", pctl);
3744 I915_WRITE(PFIT_CONTROL, 0);
3745 }
3746}
3747
Jesse Barnes0b8765c62010-09-10 10:31:34 -07003748static void i9xx_crtc_disable(struct drm_crtc *crtc)
3749{
3750 struct drm_device *dev = crtc->dev;
3751 struct drm_i915_private *dev_priv = dev->dev_private;
3752 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02003753 struct intel_encoder *encoder;
Jesse Barnes0b8765c62010-09-10 10:31:34 -07003754 int pipe = intel_crtc->pipe;
3755 int plane = intel_crtc->plane;
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02003756
Chris Wilsonf7abfe82010-09-13 14:19:16 +01003757 if (!intel_crtc->active)
3758 return;
3759
Daniel Vetterea9d7582012-07-10 10:42:52 +02003760 for_each_encoder_on_crtc(dev, crtc, encoder)
3761 encoder->disable(encoder);
3762
Jesse Barnes0b8765c62010-09-10 10:31:34 -07003763 /* Give the overlay scaler a chance to disable if it's on this pipe */
Chris Wilsone6c3a2a2010-09-23 23:04:43 +01003764 intel_crtc_wait_for_pending_flips(crtc);
3765 drm_vblank_off(dev, pipe);
Jesse Barnes0b8765c62010-09-10 10:31:34 -07003766 intel_crtc_dpms_overlay(intel_crtc, false);
Chris Wilson6b383a72010-09-13 13:54:26 +01003767 intel_crtc_update_cursor(crtc, false);
Jesse Barnes0b8765c62010-09-10 10:31:34 -07003768
Chris Wilson973d04f2011-07-08 12:22:37 +01003769 if (dev_priv->cfb_plane == plane)
3770 intel_disable_fbc(dev);
Jesse Barnes0b8765c62010-09-10 10:31:34 -07003771
Jesse Barnesb24e7172011-01-04 15:09:30 -08003772 intel_disable_plane(dev_priv, plane, pipe);
Jesse Barnesb24e7172011-01-04 15:09:30 -08003773 intel_disable_pipe(dev_priv, pipe);
Mika Kuoppala24a1f162013-02-08 16:35:37 +02003774
Daniel Vetter87476d62013-04-11 16:29:06 +02003775 i9xx_pfit_disable(intel_crtc);
Mika Kuoppala24a1f162013-02-08 16:35:37 +02003776
Jesse Barnes89b667f2013-04-18 14:51:36 -07003777 for_each_encoder_on_crtc(dev, crtc, encoder)
3778 if (encoder->post_disable)
3779 encoder->post_disable(encoder);
3780
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08003781 intel_disable_pll(dev_priv, pipe);
Jesse Barnes0b8765c62010-09-10 10:31:34 -07003782
Chris Wilsonf7abfe82010-09-13 14:19:16 +01003783 intel_crtc->active = false;
Chris Wilson6b383a72010-09-13 13:54:26 +01003784 intel_update_fbc(dev);
3785 intel_update_watermarks(dev);
Jesse Barnes0b8765c62010-09-10 10:31:34 -07003786}
3787
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003788static void i9xx_crtc_off(struct drm_crtc *crtc)
3789{
3790}
3791
Daniel Vetter976f8a22012-07-08 22:34:21 +02003792static void intel_crtc_update_sarea(struct drm_crtc *crtc,
3793 bool enabled)
Zhenyu Wang2c072452009-06-05 15:38:42 +08003794{
3795 struct drm_device *dev = crtc->dev;
3796 struct drm_i915_master_private *master_priv;
3797 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3798 int pipe = intel_crtc->pipe;
Jesse Barnes79e53942008-11-07 14:24:08 -08003799
3800 if (!dev->primary->master)
3801 return;
3802
3803 master_priv = dev->primary->master->driver_priv;
3804 if (!master_priv->sarea_priv)
3805 return;
3806
Jesse Barnes79e53942008-11-07 14:24:08 -08003807 switch (pipe) {
3808 case 0:
3809 master_priv->sarea_priv->pipeA_w = enabled ? crtc->mode.hdisplay : 0;
3810 master_priv->sarea_priv->pipeA_h = enabled ? crtc->mode.vdisplay : 0;
3811 break;
3812 case 1:
3813 master_priv->sarea_priv->pipeB_w = enabled ? crtc->mode.hdisplay : 0;
3814 master_priv->sarea_priv->pipeB_h = enabled ? crtc->mode.vdisplay : 0;
3815 break;
3816 default:
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08003817 DRM_ERROR("Can't update pipe %c in SAREA\n", pipe_name(pipe));
Jesse Barnes79e53942008-11-07 14:24:08 -08003818 break;
3819 }
Jesse Barnes79e53942008-11-07 14:24:08 -08003820}
3821
Daniel Vetter976f8a22012-07-08 22:34:21 +02003822/**
3823 * Sets the power management mode of the pipe and plane.
3824 */
3825void intel_crtc_update_dpms(struct drm_crtc *crtc)
Chris Wilsoncdd59982010-09-08 16:30:16 +01003826{
Chris Wilsoncdd59982010-09-08 16:30:16 +01003827 struct drm_device *dev = crtc->dev;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003828 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter976f8a22012-07-08 22:34:21 +02003829 struct intel_encoder *intel_encoder;
3830 bool enable = false;
Chris Wilsoncdd59982010-09-08 16:30:16 +01003831
Daniel Vetter976f8a22012-07-08 22:34:21 +02003832 for_each_encoder_on_crtc(dev, crtc, intel_encoder)
3833 enable |= intel_encoder->connectors_active;
3834
3835 if (enable)
3836 dev_priv->display.crtc_enable(crtc);
3837 else
3838 dev_priv->display.crtc_disable(crtc);
3839
3840 intel_crtc_update_sarea(crtc, enable);
3841}
3842
Daniel Vetter976f8a22012-07-08 22:34:21 +02003843static void intel_crtc_disable(struct drm_crtc *crtc)
3844{
3845 struct drm_device *dev = crtc->dev;
3846 struct drm_connector *connector;
3847 struct drm_i915_private *dev_priv = dev->dev_private;
Wang Xingchao7b9f35a2013-01-22 23:25:25 +08003848 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetter976f8a22012-07-08 22:34:21 +02003849
3850 /* crtc should still be enabled when we disable it. */
3851 WARN_ON(!crtc->enabled);
3852
Wang Xingchao7b9f35a2013-01-22 23:25:25 +08003853 intel_crtc->eld_vld = false;
Daniel Vetter976f8a22012-07-08 22:34:21 +02003854 dev_priv->display.crtc_disable(crtc);
3855 intel_crtc_update_sarea(crtc, false);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003856 dev_priv->display.off(crtc);
3857
Chris Wilson931872f2012-01-16 23:01:13 +00003858 assert_plane_disabled(dev->dev_private, to_intel_crtc(crtc)->plane);
3859 assert_pipe_disabled(dev->dev_private, to_intel_crtc(crtc)->pipe);
Chris Wilsoncdd59982010-09-08 16:30:16 +01003860
3861 if (crtc->fb) {
3862 mutex_lock(&dev->struct_mutex);
Chris Wilson1690e1e2011-12-14 13:57:08 +01003863 intel_unpin_fb_obj(to_intel_framebuffer(crtc->fb)->obj);
Chris Wilsoncdd59982010-09-08 16:30:16 +01003864 mutex_unlock(&dev->struct_mutex);
Daniel Vetter976f8a22012-07-08 22:34:21 +02003865 crtc->fb = NULL;
3866 }
3867
3868 /* Update computed state. */
3869 list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
3870 if (!connector->encoder || !connector->encoder->crtc)
3871 continue;
3872
3873 if (connector->encoder->crtc != crtc)
3874 continue;
3875
3876 connector->dpms = DRM_MODE_DPMS_OFF;
3877 to_intel_encoder(connector->encoder)->connectors_active = false;
Chris Wilsoncdd59982010-09-08 16:30:16 +01003878 }
3879}
3880
Daniel Vettera261b242012-07-26 19:21:47 +02003881void intel_modeset_disable(struct drm_device *dev)
Jesse Barnes79e53942008-11-07 14:24:08 -08003882{
Daniel Vettera261b242012-07-26 19:21:47 +02003883 struct drm_crtc *crtc;
3884
3885 list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
3886 if (crtc->enabled)
3887 intel_crtc_disable(crtc);
3888 }
Jesse Barnes79e53942008-11-07 14:24:08 -08003889}
3890
Chris Wilsonea5b2132010-08-04 13:50:23 +01003891void intel_encoder_destroy(struct drm_encoder *encoder)
3892{
Chris Wilson4ef69c72010-09-09 15:14:28 +01003893 struct intel_encoder *intel_encoder = to_intel_encoder(encoder);
Chris Wilsonea5b2132010-08-04 13:50:23 +01003894
Chris Wilsonea5b2132010-08-04 13:50:23 +01003895 drm_encoder_cleanup(encoder);
3896 kfree(intel_encoder);
3897}
3898
Daniel Vetter5ab432e2012-06-30 08:59:56 +02003899/* Simple dpms helper for encodres with just one connector, no cloning and only
3900 * one kind of off state. It clamps all !ON modes to fully OFF and changes the
3901 * state of the entire output pipe. */
3902void intel_encoder_dpms(struct intel_encoder *encoder, int mode)
3903{
3904 if (mode == DRM_MODE_DPMS_ON) {
3905 encoder->connectors_active = true;
3906
Daniel Vetterb2cabb02012-07-01 22:42:24 +02003907 intel_crtc_update_dpms(encoder->base.crtc);
Daniel Vetter5ab432e2012-06-30 08:59:56 +02003908 } else {
3909 encoder->connectors_active = false;
3910
Daniel Vetterb2cabb02012-07-01 22:42:24 +02003911 intel_crtc_update_dpms(encoder->base.crtc);
Daniel Vetter5ab432e2012-06-30 08:59:56 +02003912 }
3913}
3914
Daniel Vetter0a91ca22012-07-02 21:54:27 +02003915/* Cross check the actual hw state with our own modeset state tracking (and it's
3916 * internal consistency). */
Daniel Vetterb9805142012-08-31 17:37:33 +02003917static void intel_connector_check_state(struct intel_connector *connector)
Daniel Vetter0a91ca22012-07-02 21:54:27 +02003918{
3919 if (connector->get_hw_state(connector)) {
3920 struct intel_encoder *encoder = connector->encoder;
3921 struct drm_crtc *crtc;
3922 bool encoder_enabled;
3923 enum pipe pipe;
3924
3925 DRM_DEBUG_KMS("[CONNECTOR:%d:%s]\n",
3926 connector->base.base.id,
3927 drm_get_connector_name(&connector->base));
3928
3929 WARN(connector->base.dpms == DRM_MODE_DPMS_OFF,
3930 "wrong connector dpms state\n");
3931 WARN(connector->base.encoder != &encoder->base,
3932 "active connector not linked to encoder\n");
3933 WARN(!encoder->connectors_active,
3934 "encoder->connectors_active not set\n");
3935
3936 encoder_enabled = encoder->get_hw_state(encoder, &pipe);
3937 WARN(!encoder_enabled, "encoder not enabled\n");
3938 if (WARN_ON(!encoder->base.crtc))
3939 return;
3940
3941 crtc = encoder->base.crtc;
3942
3943 WARN(!crtc->enabled, "crtc not enabled\n");
3944 WARN(!to_intel_crtc(crtc)->active, "crtc not active\n");
3945 WARN(pipe != to_intel_crtc(crtc)->pipe,
3946 "encoder active on the wrong pipe\n");
3947 }
3948}
3949
Daniel Vetter5ab432e2012-06-30 08:59:56 +02003950/* Even simpler default implementation, if there's really no special case to
3951 * consider. */
3952void intel_connector_dpms(struct drm_connector *connector, int mode)
3953{
3954 struct intel_encoder *encoder = intel_attached_encoder(connector);
3955
3956 /* All the simple cases only support two dpms states. */
3957 if (mode != DRM_MODE_DPMS_ON)
3958 mode = DRM_MODE_DPMS_OFF;
3959
3960 if (mode == connector->dpms)
3961 return;
3962
3963 connector->dpms = mode;
3964
3965 /* Only need to change hw state when actually enabled */
3966 if (encoder->base.crtc)
3967 intel_encoder_dpms(encoder, mode);
3968 else
Daniel Vetter8af6cf82012-07-10 09:50:11 +02003969 WARN_ON(encoder->connectors_active != false);
Daniel Vetter0a91ca22012-07-02 21:54:27 +02003970
Daniel Vetterb9805142012-08-31 17:37:33 +02003971 intel_modeset_check_state(connector->dev);
Daniel Vetter5ab432e2012-06-30 08:59:56 +02003972}
3973
Daniel Vetterf0947c32012-07-02 13:10:34 +02003974/* Simple connector->get_hw_state implementation for encoders that support only
3975 * one connector and no cloning and hence the encoder state determines the state
3976 * of the connector. */
3977bool intel_connector_get_hw_state(struct intel_connector *connector)
3978{
Daniel Vetter24929352012-07-02 20:28:59 +02003979 enum pipe pipe = 0;
Daniel Vetterf0947c32012-07-02 13:10:34 +02003980 struct intel_encoder *encoder = connector->encoder;
3981
3982 return encoder->get_hw_state(encoder, &pipe);
3983}
3984
Daniel Vetter1857e1d2013-04-29 19:34:16 +02003985static bool ironlake_check_fdi_lanes(struct drm_device *dev, enum pipe pipe,
3986 struct intel_crtc_config *pipe_config)
3987{
3988 struct drm_i915_private *dev_priv = dev->dev_private;
3989 struct intel_crtc *pipe_B_crtc =
3990 to_intel_crtc(dev_priv->pipe_to_crtc_mapping[PIPE_B]);
3991
3992 DRM_DEBUG_KMS("checking fdi config on pipe %c, lanes %i\n",
3993 pipe_name(pipe), pipe_config->fdi_lanes);
3994 if (pipe_config->fdi_lanes > 4) {
3995 DRM_DEBUG_KMS("invalid fdi lane config on pipe %c: %i lanes\n",
3996 pipe_name(pipe), pipe_config->fdi_lanes);
3997 return false;
3998 }
3999
4000 if (IS_HASWELL(dev)) {
4001 if (pipe_config->fdi_lanes > 2) {
4002 DRM_DEBUG_KMS("only 2 lanes on haswell, required: %i lanes\n",
4003 pipe_config->fdi_lanes);
4004 return false;
4005 } else {
4006 return true;
4007 }
4008 }
4009
4010 if (INTEL_INFO(dev)->num_pipes == 2)
4011 return true;
4012
4013 /* Ivybridge 3 pipe is really complicated */
4014 switch (pipe) {
4015 case PIPE_A:
4016 return true;
4017 case PIPE_B:
4018 if (dev_priv->pipe_to_crtc_mapping[PIPE_C]->enabled &&
4019 pipe_config->fdi_lanes > 2) {
4020 DRM_DEBUG_KMS("invalid shared fdi lane config on pipe %c: %i lanes\n",
4021 pipe_name(pipe), pipe_config->fdi_lanes);
4022 return false;
4023 }
4024 return true;
4025 case PIPE_C:
Daniel Vetter1e833f42013-02-19 22:31:57 +01004026 if (!pipe_has_enabled_pch(pipe_B_crtc) ||
Daniel Vetter1857e1d2013-04-29 19:34:16 +02004027 pipe_B_crtc->config.fdi_lanes <= 2) {
4028 if (pipe_config->fdi_lanes > 2) {
4029 DRM_DEBUG_KMS("invalid shared fdi lane config on pipe %c: %i lanes\n",
4030 pipe_name(pipe), pipe_config->fdi_lanes);
4031 return false;
4032 }
4033 } else {
4034 DRM_DEBUG_KMS("fdi link B uses too many lanes to enable link C\n");
4035 return false;
4036 }
4037 return true;
4038 default:
4039 BUG();
4040 }
4041}
4042
Daniel Vettere29c22c2013-02-21 00:00:16 +01004043#define RETRY 1
4044static int ironlake_fdi_compute_config(struct intel_crtc *intel_crtc,
4045 struct intel_crtc_config *pipe_config)
Daniel Vetter877d48d2013-04-19 11:24:43 +02004046{
Daniel Vetter1857e1d2013-04-29 19:34:16 +02004047 struct drm_device *dev = intel_crtc->base.dev;
Daniel Vetter877d48d2013-04-19 11:24:43 +02004048 struct drm_display_mode *adjusted_mode = &pipe_config->adjusted_mode;
4049 int target_clock, lane, link_bw;
Daniel Vettere29c22c2013-02-21 00:00:16 +01004050 bool setup_ok, needs_recompute = false;
Daniel Vetter877d48d2013-04-19 11:24:43 +02004051
Daniel Vettere29c22c2013-02-21 00:00:16 +01004052retry:
Daniel Vetter877d48d2013-04-19 11:24:43 +02004053 /* FDI is a binary signal running at ~2.7GHz, encoding
4054 * each output octet as 10 bits. The actual frequency
4055 * is stored as a divider into a 100MHz clock, and the
4056 * mode pixel clock is stored in units of 1KHz.
4057 * Hence the bw of each lane in terms of the mode signal
4058 * is:
4059 */
4060 link_bw = intel_fdi_link_freq(dev) * MHz(100)/KHz(1)/10;
4061
4062 if (pipe_config->pixel_target_clock)
4063 target_clock = pipe_config->pixel_target_clock;
4064 else
4065 target_clock = adjusted_mode->clock;
4066
4067 lane = ironlake_get_lanes_required(target_clock, link_bw,
4068 pipe_config->pipe_bpp);
4069
4070 pipe_config->fdi_lanes = lane;
4071
4072 if (pipe_config->pixel_multiplier > 1)
4073 link_bw *= pipe_config->pixel_multiplier;
4074 intel_link_compute_m_n(pipe_config->pipe_bpp, lane, target_clock,
4075 link_bw, &pipe_config->fdi_m_n);
Daniel Vetter1857e1d2013-04-29 19:34:16 +02004076
Daniel Vettere29c22c2013-02-21 00:00:16 +01004077 setup_ok = ironlake_check_fdi_lanes(intel_crtc->base.dev,
4078 intel_crtc->pipe, pipe_config);
4079 if (!setup_ok && pipe_config->pipe_bpp > 6*3) {
4080 pipe_config->pipe_bpp -= 2*3;
4081 DRM_DEBUG_KMS("fdi link bw constraint, reducing pipe bpp to %i\n",
4082 pipe_config->pipe_bpp);
4083 needs_recompute = true;
4084 pipe_config->bw_constrained = true;
4085
4086 goto retry;
4087 }
4088
4089 if (needs_recompute)
4090 return RETRY;
4091
4092 return setup_ok ? 0 : -EINVAL;
Daniel Vetter877d48d2013-04-19 11:24:43 +02004093}
4094
Daniel Vettere29c22c2013-02-21 00:00:16 +01004095static int intel_crtc_compute_config(struct drm_crtc *crtc,
4096 struct intel_crtc_config *pipe_config)
Jesse Barnes79e53942008-11-07 14:24:08 -08004097{
Zhenyu Wang2c072452009-06-05 15:38:42 +08004098 struct drm_device *dev = crtc->dev;
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01004099 struct drm_display_mode *adjusted_mode = &pipe_config->adjusted_mode;
Chris Wilson89749352010-09-12 18:25:19 +01004100
Eric Anholtbad720f2009-10-22 16:11:14 -07004101 if (HAS_PCH_SPLIT(dev)) {
Zhenyu Wang2c072452009-06-05 15:38:42 +08004102 /* FDI link clock is fixed at 2.7G */
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01004103 if (pipe_config->requested_mode.clock * 3
4104 > IRONLAKE_FDI_FREQ * 4)
Daniel Vettere29c22c2013-02-21 00:00:16 +01004105 return -EINVAL;
Zhenyu Wang2c072452009-06-05 15:38:42 +08004106 }
Chris Wilson89749352010-09-12 18:25:19 +01004107
Daniel Vetterf9bef082012-04-15 19:53:19 +02004108 /* All interlaced capable intel hw wants timings in frames. Note though
4109 * that intel_lvds_mode_fixup does some funny tricks with the crtc
4110 * timings, so we need to be careful not to clobber these.*/
Daniel Vetter7ae89232013-03-27 00:44:52 +01004111 if (!pipe_config->timings_set)
Daniel Vetterf9bef082012-04-15 19:53:19 +02004112 drm_mode_set_crtcinfo(adjusted_mode, 0);
Chris Wilson89749352010-09-12 18:25:19 +01004113
Chris Wilson44f46b422012-06-21 13:19:59 +03004114 /* WaPruneModeWithIncorrectHsyncOffset: Cantiga+ cannot handle modes
4115 * with a hsync front porch of 0.
4116 */
4117 if ((INTEL_INFO(dev)->gen > 4 || IS_G4X(dev)) &&
4118 adjusted_mode->hsync_start == adjusted_mode->hdisplay)
Daniel Vettere29c22c2013-02-21 00:00:16 +01004119 return -EINVAL;
Chris Wilson44f46b422012-06-21 13:19:59 +03004120
Daniel Vetterbd080ee2013-04-17 20:01:39 +02004121 if ((IS_G4X(dev) || IS_VALLEYVIEW(dev)) && pipe_config->pipe_bpp > 10*3) {
Daniel Vetter5d2d38d2013-03-27 00:45:01 +01004122 pipe_config->pipe_bpp = 10*3; /* 12bpc is gen5+ */
Daniel Vetterbd080ee2013-04-17 20:01:39 +02004123 } else if (INTEL_INFO(dev)->gen <= 4 && pipe_config->pipe_bpp > 8*3) {
Daniel Vetter5d2d38d2013-03-27 00:45:01 +01004124 /* only a 8bpc pipe, with 6bpc dither through the panel fitter
4125 * for lvds. */
4126 pipe_config->pipe_bpp = 8*3;
4127 }
4128
Daniel Vetter877d48d2013-04-19 11:24:43 +02004129 if (pipe_config->has_pch_encoder)
Daniel Vetter1857e1d2013-04-29 19:34:16 +02004130 return ironlake_fdi_compute_config(to_intel_crtc(crtc), pipe_config);
Daniel Vetter877d48d2013-04-19 11:24:43 +02004131
Daniel Vettere29c22c2013-02-21 00:00:16 +01004132 return 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08004133}
4134
Jesse Barnes25eb05fc2012-03-28 13:39:23 -07004135static int valleyview_get_display_clock_speed(struct drm_device *dev)
4136{
4137 return 400000; /* FIXME */
4138}
4139
Jesse Barnese70236a2009-09-21 10:42:27 -07004140static int i945_get_display_clock_speed(struct drm_device *dev)
Jesse Barnes79e53942008-11-07 14:24:08 -08004141{
Jesse Barnese70236a2009-09-21 10:42:27 -07004142 return 400000;
4143}
Jesse Barnes79e53942008-11-07 14:24:08 -08004144
Jesse Barnese70236a2009-09-21 10:42:27 -07004145static int i915_get_display_clock_speed(struct drm_device *dev)
4146{
4147 return 333000;
4148}
Jesse Barnes79e53942008-11-07 14:24:08 -08004149
Jesse Barnese70236a2009-09-21 10:42:27 -07004150static int i9xx_misc_get_display_clock_speed(struct drm_device *dev)
4151{
4152 return 200000;
4153}
Jesse Barnes79e53942008-11-07 14:24:08 -08004154
Jesse Barnese70236a2009-09-21 10:42:27 -07004155static int i915gm_get_display_clock_speed(struct drm_device *dev)
4156{
4157 u16 gcfgc = 0;
4158
4159 pci_read_config_word(dev->pdev, GCFGC, &gcfgc);
4160
4161 if (gcfgc & GC_LOW_FREQUENCY_ENABLE)
Jesse Barnes79e53942008-11-07 14:24:08 -08004162 return 133000;
Jesse Barnese70236a2009-09-21 10:42:27 -07004163 else {
4164 switch (gcfgc & GC_DISPLAY_CLOCK_MASK) {
4165 case GC_DISPLAY_CLOCK_333_MHZ:
4166 return 333000;
4167 default:
4168 case GC_DISPLAY_CLOCK_190_200_MHZ:
4169 return 190000;
4170 }
4171 }
4172}
Jesse Barnes79e53942008-11-07 14:24:08 -08004173
Jesse Barnese70236a2009-09-21 10:42:27 -07004174static int i865_get_display_clock_speed(struct drm_device *dev)
4175{
4176 return 266000;
4177}
4178
4179static int i855_get_display_clock_speed(struct drm_device *dev)
4180{
4181 u16 hpllcc = 0;
4182 /* Assume that the hardware is in the high speed state. This
4183 * should be the default.
4184 */
4185 switch (hpllcc & GC_CLOCK_CONTROL_MASK) {
4186 case GC_CLOCK_133_200:
4187 case GC_CLOCK_100_200:
4188 return 200000;
4189 case GC_CLOCK_166_250:
4190 return 250000;
4191 case GC_CLOCK_100_133:
4192 return 133000;
4193 }
4194
4195 /* Shouldn't happen */
4196 return 0;
4197}
4198
4199static int i830_get_display_clock_speed(struct drm_device *dev)
4200{
4201 return 133000;
Jesse Barnes79e53942008-11-07 14:24:08 -08004202}
4203
Zhenyu Wang2c072452009-06-05 15:38:42 +08004204static void
Daniel Vettere69d0bc2012-11-29 15:59:36 +01004205intel_reduce_ratio(uint32_t *num, uint32_t *den)
Zhenyu Wang2c072452009-06-05 15:38:42 +08004206{
4207 while (*num > 0xffffff || *den > 0xffffff) {
4208 *num >>= 1;
4209 *den >>= 1;
4210 }
4211}
4212
Daniel Vettere69d0bc2012-11-29 15:59:36 +01004213void
4214intel_link_compute_m_n(int bits_per_pixel, int nlanes,
4215 int pixel_clock, int link_clock,
4216 struct intel_link_m_n *m_n)
Zhenyu Wang2c072452009-06-05 15:38:42 +08004217{
Daniel Vettere69d0bc2012-11-29 15:59:36 +01004218 m_n->tu = 64;
Chris Wilson22ed1112010-12-04 01:01:29 +00004219 m_n->gmch_m = bits_per_pixel * pixel_clock;
4220 m_n->gmch_n = link_clock * nlanes * 8;
Daniel Vettere69d0bc2012-11-29 15:59:36 +01004221 intel_reduce_ratio(&m_n->gmch_m, &m_n->gmch_n);
Chris Wilson22ed1112010-12-04 01:01:29 +00004222 m_n->link_m = pixel_clock;
4223 m_n->link_n = link_clock;
Daniel Vettere69d0bc2012-11-29 15:59:36 +01004224 intel_reduce_ratio(&m_n->link_m, &m_n->link_n);
Zhenyu Wang2c072452009-06-05 15:38:42 +08004225}
4226
Chris Wilsona7615032011-01-12 17:04:08 +00004227static inline bool intel_panel_use_ssc(struct drm_i915_private *dev_priv)
4228{
Keith Packard72bbe582011-09-26 16:09:45 -07004229 if (i915_panel_use_ssc >= 0)
4230 return i915_panel_use_ssc != 0;
4231 return dev_priv->lvds_use_ssc
Keith Packard435793d2011-07-12 14:56:22 -07004232 && !(dev_priv->quirks & QUIRK_LVDS_SSC_DISABLE);
Chris Wilsona7615032011-01-12 17:04:08 +00004233}
4234
Jesse Barnesa0c4da22012-06-15 11:55:13 -07004235static int vlv_get_refclk(struct drm_crtc *crtc)
4236{
4237 struct drm_device *dev = crtc->dev;
4238 struct drm_i915_private *dev_priv = dev->dev_private;
4239 int refclk = 27000; /* for DP & HDMI */
4240
4241 return 100000; /* only one validated so far */
4242
4243 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_ANALOG)) {
4244 refclk = 96000;
4245 } else if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS)) {
4246 if (intel_panel_use_ssc(dev_priv))
4247 refclk = 100000;
4248 else
4249 refclk = 96000;
4250 } else if (intel_pipe_has_type(crtc, INTEL_OUTPUT_EDP)) {
4251 refclk = 100000;
4252 }
4253
4254 return refclk;
4255}
4256
Jesse Barnesc65d77d2011-12-15 12:30:36 -08004257static int i9xx_get_refclk(struct drm_crtc *crtc, int num_connectors)
4258{
4259 struct drm_device *dev = crtc->dev;
4260 struct drm_i915_private *dev_priv = dev->dev_private;
4261 int refclk;
4262
Jesse Barnesa0c4da22012-06-15 11:55:13 -07004263 if (IS_VALLEYVIEW(dev)) {
4264 refclk = vlv_get_refclk(crtc);
4265 } else if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS) &&
Jesse Barnesc65d77d2011-12-15 12:30:36 -08004266 intel_panel_use_ssc(dev_priv) && num_connectors < 2) {
4267 refclk = dev_priv->lvds_ssc_freq * 1000;
4268 DRM_DEBUG_KMS("using SSC reference clock of %d MHz\n",
4269 refclk / 1000);
4270 } else if (!IS_GEN2(dev)) {
4271 refclk = 96000;
4272 } else {
4273 refclk = 48000;
4274 }
4275
4276 return refclk;
4277}
4278
Daniel Vetterf47709a2013-03-28 10:42:02 +01004279static void i9xx_adjust_sdvo_tv_clock(struct intel_crtc *crtc)
Jesse Barnesc65d77d2011-12-15 12:30:36 -08004280{
Daniel Vetterf47709a2013-03-28 10:42:02 +01004281 unsigned dotclock = crtc->config.adjusted_mode.clock;
4282 struct dpll *clock = &crtc->config.dpll;
4283
Jesse Barnesc65d77d2011-12-15 12:30:36 -08004284 /* SDVO TV has fixed PLL values depend on its clock range,
4285 this mirrors vbios setting. */
Daniel Vetterf47709a2013-03-28 10:42:02 +01004286 if (dotclock >= 100000 && dotclock < 140500) {
Jesse Barnesc65d77d2011-12-15 12:30:36 -08004287 clock->p1 = 2;
4288 clock->p2 = 10;
4289 clock->n = 3;
4290 clock->m1 = 16;
4291 clock->m2 = 8;
Daniel Vetterf47709a2013-03-28 10:42:02 +01004292 } else if (dotclock >= 140500 && dotclock <= 200000) {
Jesse Barnesc65d77d2011-12-15 12:30:36 -08004293 clock->p1 = 1;
4294 clock->p2 = 10;
4295 clock->n = 6;
4296 clock->m1 = 12;
4297 clock->m2 = 8;
4298 }
Daniel Vetterf47709a2013-03-28 10:42:02 +01004299
4300 crtc->config.clock_set = true;
Jesse Barnesc65d77d2011-12-15 12:30:36 -08004301}
4302
Daniel Vetter7429e9d2013-04-20 17:19:46 +02004303static uint32_t pnv_dpll_compute_fp(struct dpll *dpll)
4304{
4305 return (1 << dpll->n) << 16 | dpll->m1 << 8 | dpll->m2;
4306}
4307
4308static uint32_t i9xx_dpll_compute_fp(struct dpll *dpll)
4309{
4310 return dpll->n << 16 | dpll->m1 << 8 | dpll->m2;
4311}
4312
Daniel Vetterf47709a2013-03-28 10:42:02 +01004313static void i9xx_update_pll_dividers(struct intel_crtc *crtc,
Jesse Barnesa7516a02011-12-15 12:30:37 -08004314 intel_clock_t *reduced_clock)
4315{
Daniel Vetterf47709a2013-03-28 10:42:02 +01004316 struct drm_device *dev = crtc->base.dev;
Jesse Barnesa7516a02011-12-15 12:30:37 -08004317 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetterf47709a2013-03-28 10:42:02 +01004318 int pipe = crtc->pipe;
Jesse Barnesa7516a02011-12-15 12:30:37 -08004319 u32 fp, fp2 = 0;
4320
4321 if (IS_PINEVIEW(dev)) {
Daniel Vetter7429e9d2013-04-20 17:19:46 +02004322 fp = pnv_dpll_compute_fp(&crtc->config.dpll);
Jesse Barnesa7516a02011-12-15 12:30:37 -08004323 if (reduced_clock)
Daniel Vetter7429e9d2013-04-20 17:19:46 +02004324 fp2 = pnv_dpll_compute_fp(reduced_clock);
Jesse Barnesa7516a02011-12-15 12:30:37 -08004325 } else {
Daniel Vetter7429e9d2013-04-20 17:19:46 +02004326 fp = i9xx_dpll_compute_fp(&crtc->config.dpll);
Jesse Barnesa7516a02011-12-15 12:30:37 -08004327 if (reduced_clock)
Daniel Vetter7429e9d2013-04-20 17:19:46 +02004328 fp2 = i9xx_dpll_compute_fp(reduced_clock);
Jesse Barnesa7516a02011-12-15 12:30:37 -08004329 }
4330
4331 I915_WRITE(FP0(pipe), fp);
4332
Daniel Vetterf47709a2013-03-28 10:42:02 +01004333 crtc->lowfreq_avail = false;
4334 if (intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_LVDS) &&
Jesse Barnesa7516a02011-12-15 12:30:37 -08004335 reduced_clock && i915_powersave) {
4336 I915_WRITE(FP1(pipe), fp2);
Daniel Vetterf47709a2013-03-28 10:42:02 +01004337 crtc->lowfreq_avail = true;
Jesse Barnesa7516a02011-12-15 12:30:37 -08004338 } else {
4339 I915_WRITE(FP1(pipe), fp);
4340 }
4341}
4342
Jesse Barnes89b667f2013-04-18 14:51:36 -07004343static void vlv_pllb_recal_opamp(struct drm_i915_private *dev_priv)
4344{
4345 u32 reg_val;
4346
4347 /*
4348 * PLLB opamp always calibrates to max value of 0x3f, force enable it
4349 * and set it to a reasonable value instead.
4350 */
4351 reg_val = intel_dpio_read(dev_priv, DPIO_IREF(1));
4352 reg_val &= 0xffffff00;
4353 reg_val |= 0x00000030;
4354 intel_dpio_write(dev_priv, DPIO_IREF(1), reg_val);
4355
4356 reg_val = intel_dpio_read(dev_priv, DPIO_CALIBRATION);
4357 reg_val &= 0x8cffffff;
4358 reg_val = 0x8c000000;
4359 intel_dpio_write(dev_priv, DPIO_CALIBRATION, reg_val);
4360
4361 reg_val = intel_dpio_read(dev_priv, DPIO_IREF(1));
4362 reg_val &= 0xffffff00;
4363 intel_dpio_write(dev_priv, DPIO_IREF(1), reg_val);
4364
4365 reg_val = intel_dpio_read(dev_priv, DPIO_CALIBRATION);
4366 reg_val &= 0x00ffffff;
4367 reg_val |= 0xb0000000;
4368 intel_dpio_write(dev_priv, DPIO_CALIBRATION, reg_val);
4369}
4370
Daniel Vetter03afc4a2013-04-02 23:42:31 +02004371static void intel_dp_set_m_n(struct intel_crtc *crtc)
4372{
4373 if (crtc->config.has_pch_encoder)
4374 intel_pch_transcoder_set_m_n(crtc, &crtc->config.dp_m_n);
4375 else
4376 intel_cpu_transcoder_set_m_n(crtc, &crtc->config.dp_m_n);
4377}
4378
Daniel Vetterf47709a2013-03-28 10:42:02 +01004379static void vlv_update_pll(struct intel_crtc *crtc)
Jesse Barnesa0c4da22012-06-15 11:55:13 -07004380{
Daniel Vetterf47709a2013-03-28 10:42:02 +01004381 struct drm_device *dev = crtc->base.dev;
Jesse Barnesa0c4da22012-06-15 11:55:13 -07004382 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes89b667f2013-04-18 14:51:36 -07004383 struct drm_display_mode *adjusted_mode =
4384 &crtc->config.adjusted_mode;
4385 struct intel_encoder *encoder;
Daniel Vetterf47709a2013-03-28 10:42:02 +01004386 int pipe = crtc->pipe;
Jesse Barnes89b667f2013-04-18 14:51:36 -07004387 u32 dpll, mdiv;
Jesse Barnesa0c4da22012-06-15 11:55:13 -07004388 u32 bestn, bestm1, bestm2, bestp1, bestp2;
Jesse Barnes89b667f2013-04-18 14:51:36 -07004389 bool is_hdmi;
Daniel Vetter198a037f2013-04-19 11:14:37 +02004390 u32 coreclk, reg_val, dpll_md;
Jesse Barnesa0c4da22012-06-15 11:55:13 -07004391
Daniel Vetter09153002012-12-12 14:06:44 +01004392 mutex_lock(&dev_priv->dpio_lock);
4393
Jesse Barnes89b667f2013-04-18 14:51:36 -07004394 is_hdmi = intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_HDMI);
Jesse Barnesa0c4da22012-06-15 11:55:13 -07004395
Daniel Vetterf47709a2013-03-28 10:42:02 +01004396 bestn = crtc->config.dpll.n;
4397 bestm1 = crtc->config.dpll.m1;
4398 bestm2 = crtc->config.dpll.m2;
4399 bestp1 = crtc->config.dpll.p1;
4400 bestp2 = crtc->config.dpll.p2;
Jesse Barnesa0c4da22012-06-15 11:55:13 -07004401
Jesse Barnes89b667f2013-04-18 14:51:36 -07004402 /* See eDP HDMI DPIO driver vbios notes doc */
4403
4404 /* PLL B needs special handling */
4405 if (pipe)
4406 vlv_pllb_recal_opamp(dev_priv);
4407
4408 /* Set up Tx target for periodic Rcomp update */
4409 intel_dpio_write(dev_priv, DPIO_IREF_BCAST, 0x0100000f);
4410
4411 /* Disable target IRef on PLL */
4412 reg_val = intel_dpio_read(dev_priv, DPIO_IREF_CTL(pipe));
4413 reg_val &= 0x00ffffff;
4414 intel_dpio_write(dev_priv, DPIO_IREF_CTL(pipe), reg_val);
4415
4416 /* Disable fast lock */
4417 intel_dpio_write(dev_priv, DPIO_FASTCLK_DISABLE, 0x610);
4418
4419 /* Set idtafcrecal before PLL is enabled */
Jesse Barnesa0c4da22012-06-15 11:55:13 -07004420 mdiv = ((bestm1 << DPIO_M1DIV_SHIFT) | (bestm2 & DPIO_M2DIV_MASK));
4421 mdiv |= ((bestp1 << DPIO_P1_SHIFT) | (bestp2 << DPIO_P2_SHIFT));
4422 mdiv |= ((bestn << DPIO_N_SHIFT));
Jesse Barnesa0c4da22012-06-15 11:55:13 -07004423 mdiv |= (1 << DPIO_K_SHIFT);
Jesse Barnes89b667f2013-04-18 14:51:36 -07004424 if (intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_HDMI) ||
4425 intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_EDP) ||
4426 intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_DISPLAYPORT))
4427 mdiv |= (DPIO_POST_DIV_HDMIDP << DPIO_POST_DIV_SHIFT);
4428 intel_dpio_write(dev_priv, DPIO_DIV(pipe), mdiv);
4429
Jesse Barnesa0c4da22012-06-15 11:55:13 -07004430 mdiv |= DPIO_ENABLE_CALIBRATION;
4431 intel_dpio_write(dev_priv, DPIO_DIV(pipe), mdiv);
4432
Jesse Barnes89b667f2013-04-18 14:51:36 -07004433 /* Set HBR and RBR LPF coefficients */
4434 if (adjusted_mode->clock == 162000 ||
4435 intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_HDMI))
4436 intel_dpio_write(dev_priv, DPIO_LFP_COEFF(pipe),
4437 0x005f0021);
4438 else
4439 intel_dpio_write(dev_priv, DPIO_LFP_COEFF(pipe),
4440 0x00d0000f);
Jesse Barnesa0c4da22012-06-15 11:55:13 -07004441
Jesse Barnes89b667f2013-04-18 14:51:36 -07004442 if (intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_EDP) ||
4443 intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_DISPLAYPORT)) {
4444 /* Use SSC source */
4445 if (!pipe)
4446 intel_dpio_write(dev_priv, DPIO_REFSFR(pipe),
4447 0x0df40000);
4448 else
4449 intel_dpio_write(dev_priv, DPIO_REFSFR(pipe),
4450 0x0df70000);
4451 } else { /* HDMI or VGA */
4452 /* Use bend source */
4453 if (!pipe)
4454 intel_dpio_write(dev_priv, DPIO_REFSFR(pipe),
4455 0x0df70000);
4456 else
4457 intel_dpio_write(dev_priv, DPIO_REFSFR(pipe),
4458 0x0df40000);
4459 }
Jesse Barnesa0c4da22012-06-15 11:55:13 -07004460
Jesse Barnes89b667f2013-04-18 14:51:36 -07004461 coreclk = intel_dpio_read(dev_priv, DPIO_CORE_CLK(pipe));
4462 coreclk = (coreclk & 0x0000ff00) | 0x01c00000;
4463 if (intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_DISPLAYPORT) ||
4464 intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_EDP))
4465 coreclk |= 0x01000000;
4466 intel_dpio_write(dev_priv, DPIO_CORE_CLK(pipe), coreclk);
4467
4468 intel_dpio_write(dev_priv, DPIO_PLL_CML(pipe), 0x87871000);
4469
4470 for_each_encoder_on_crtc(dev, &crtc->base, encoder)
4471 if (encoder->pre_pll_enable)
4472 encoder->pre_pll_enable(encoder);
4473
4474 /* Enable DPIO clock input */
4475 dpll = DPLL_EXT_BUFFER_ENABLE_VLV | DPLL_REFA_CLK_ENABLE_VLV |
4476 DPLL_VGA_MODE_DIS | DPLL_INTEGRATED_CLOCK_VLV;
4477 if (pipe)
4478 dpll |= DPLL_INTEGRATED_CRI_CLK_VLV;
Jesse Barnesa0c4da22012-06-15 11:55:13 -07004479
4480 dpll |= DPLL_VCO_ENABLE;
4481 I915_WRITE(DPLL(pipe), dpll);
4482 POSTING_READ(DPLL(pipe));
Jesse Barnes89b667f2013-04-18 14:51:36 -07004483 udelay(150);
4484
Jesse Barnesa0c4da22012-06-15 11:55:13 -07004485 if (wait_for(((I915_READ(DPLL(pipe)) & DPLL_LOCK_VLV) == DPLL_LOCK_VLV), 1))
4486 DRM_ERROR("DPLL %d failed to lock\n", pipe);
4487
Daniel Vetter198a037f2013-04-19 11:14:37 +02004488 dpll_md = 0;
4489 if (crtc->config.pixel_multiplier > 1) {
4490 dpll_md = (crtc->config.pixel_multiplier - 1)
4491 << DPLL_MD_UDI_MULTIPLIER_SHIFT;
Vijay Purushothaman2a8f64c2012-09-27 19:13:06 +05304492 }
Daniel Vetter198a037f2013-04-19 11:14:37 +02004493 I915_WRITE(DPLL_MD(pipe), dpll_md);
4494 POSTING_READ(DPLL_MD(pipe));
Daniel Vetterf47709a2013-03-28 10:42:02 +01004495
Jesse Barnes89b667f2013-04-18 14:51:36 -07004496 if (crtc->config.has_dp_encoder)
4497 intel_dp_set_m_n(crtc);
Daniel Vetter09153002012-12-12 14:06:44 +01004498
4499 mutex_unlock(&dev_priv->dpio_lock);
Jesse Barnesa0c4da22012-06-15 11:55:13 -07004500}
4501
Daniel Vetterf47709a2013-03-28 10:42:02 +01004502static void i9xx_update_pll(struct intel_crtc *crtc,
4503 intel_clock_t *reduced_clock,
Daniel Vettereb1cbe42012-03-28 23:12:16 +02004504 int num_connectors)
4505{
Daniel Vetterf47709a2013-03-28 10:42:02 +01004506 struct drm_device *dev = crtc->base.dev;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02004507 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetterdafd2262012-11-26 17:22:07 +01004508 struct intel_encoder *encoder;
Daniel Vetterf47709a2013-03-28 10:42:02 +01004509 int pipe = crtc->pipe;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02004510 u32 dpll;
4511 bool is_sdvo;
Daniel Vetterf47709a2013-03-28 10:42:02 +01004512 struct dpll *clock = &crtc->config.dpll;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02004513
Daniel Vetterf47709a2013-03-28 10:42:02 +01004514 i9xx_update_pll_dividers(crtc, reduced_clock);
Vijay Purushothaman2a8f64c2012-09-27 19:13:06 +05304515
Daniel Vetterf47709a2013-03-28 10:42:02 +01004516 is_sdvo = intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_SDVO) ||
4517 intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_HDMI);
Daniel Vettereb1cbe42012-03-28 23:12:16 +02004518
4519 dpll = DPLL_VGA_MODE_DIS;
4520
Daniel Vetterf47709a2013-03-28 10:42:02 +01004521 if (intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_LVDS))
Daniel Vettereb1cbe42012-03-28 23:12:16 +02004522 dpll |= DPLLB_MODE_LVDS;
4523 else
4524 dpll |= DPLLB_MODE_DAC_SERIAL;
Daniel Vetter6cc5f342013-03-27 00:44:53 +01004525
Daniel Vetter198a037f2013-04-19 11:14:37 +02004526 if ((crtc->config.pixel_multiplier > 1) &&
4527 (IS_I945G(dev) || IS_I945GM(dev) || IS_G33(dev))) {
4528 dpll |= (crtc->config.pixel_multiplier - 1)
4529 << SDVO_MULTIPLIER_SHIFT_HIRES;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02004530 }
Daniel Vetter198a037f2013-04-19 11:14:37 +02004531
4532 if (is_sdvo)
4533 dpll |= DPLL_DVO_HIGH_SPEED;
4534
Daniel Vetterf47709a2013-03-28 10:42:02 +01004535 if (intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_DISPLAYPORT))
Daniel Vettereb1cbe42012-03-28 23:12:16 +02004536 dpll |= DPLL_DVO_HIGH_SPEED;
4537
4538 /* compute bitmask from p1 value */
4539 if (IS_PINEVIEW(dev))
4540 dpll |= (1 << (clock->p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT_PINEVIEW;
4541 else {
4542 dpll |= (1 << (clock->p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT;
4543 if (IS_G4X(dev) && reduced_clock)
4544 dpll |= (1 << (reduced_clock->p1 - 1)) << DPLL_FPA1_P1_POST_DIV_SHIFT;
4545 }
4546 switch (clock->p2) {
4547 case 5:
4548 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_5;
4549 break;
4550 case 7:
4551 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_7;
4552 break;
4553 case 10:
4554 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_10;
4555 break;
4556 case 14:
4557 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_14;
4558 break;
4559 }
4560 if (INTEL_INFO(dev)->gen >= 4)
4561 dpll |= (6 << PLL_LOAD_PULSE_PHASE_SHIFT);
4562
Daniel Vetterf47709a2013-03-28 10:42:02 +01004563 if (is_sdvo && intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_TVOUT))
Daniel Vettereb1cbe42012-03-28 23:12:16 +02004564 dpll |= PLL_REF_INPUT_TVCLKINBC;
Daniel Vetterf47709a2013-03-28 10:42:02 +01004565 else if (intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_TVOUT))
Daniel Vettereb1cbe42012-03-28 23:12:16 +02004566 /* XXX: just matching BIOS for now */
4567 /* dpll |= PLL_REF_INPUT_TVCLKINBC; */
4568 dpll |= 3;
Daniel Vetterf47709a2013-03-28 10:42:02 +01004569 else if (intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_LVDS) &&
Daniel Vettereb1cbe42012-03-28 23:12:16 +02004570 intel_panel_use_ssc(dev_priv) && num_connectors < 2)
4571 dpll |= PLLB_REF_INPUT_SPREADSPECTRUMIN;
4572 else
4573 dpll |= PLL_REF_INPUT_DREFCLK;
4574
4575 dpll |= DPLL_VCO_ENABLE;
4576 I915_WRITE(DPLL(pipe), dpll & ~DPLL_VCO_ENABLE);
4577 POSTING_READ(DPLL(pipe));
4578 udelay(150);
4579
Daniel Vetterf47709a2013-03-28 10:42:02 +01004580 for_each_encoder_on_crtc(dev, &crtc->base, encoder)
Daniel Vetterdafd2262012-11-26 17:22:07 +01004581 if (encoder->pre_pll_enable)
4582 encoder->pre_pll_enable(encoder);
Daniel Vettereb1cbe42012-03-28 23:12:16 +02004583
Daniel Vetterf47709a2013-03-28 10:42:02 +01004584 if (crtc->config.has_dp_encoder)
4585 intel_dp_set_m_n(crtc);
Daniel Vettereb1cbe42012-03-28 23:12:16 +02004586
4587 I915_WRITE(DPLL(pipe), dpll);
4588
4589 /* Wait for the clocks to stabilize. */
4590 POSTING_READ(DPLL(pipe));
4591 udelay(150);
4592
4593 if (INTEL_INFO(dev)->gen >= 4) {
Daniel Vetter198a037f2013-04-19 11:14:37 +02004594 u32 dpll_md = 0;
4595 if (crtc->config.pixel_multiplier > 1) {
4596 dpll_md = (crtc->config.pixel_multiplier - 1)
4597 << DPLL_MD_UDI_MULTIPLIER_SHIFT;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02004598 }
Daniel Vetter198a037f2013-04-19 11:14:37 +02004599 I915_WRITE(DPLL_MD(pipe), dpll_md);
Daniel Vettereb1cbe42012-03-28 23:12:16 +02004600 } else {
4601 /* The pixel multiplier can only be updated once the
4602 * DPLL is enabled and the clocks are stable.
4603 *
4604 * So write it again.
4605 */
4606 I915_WRITE(DPLL(pipe), dpll);
4607 }
4608}
4609
Daniel Vetterf47709a2013-03-28 10:42:02 +01004610static void i8xx_update_pll(struct intel_crtc *crtc,
Daniel Vettereb1cbe42012-03-28 23:12:16 +02004611 struct drm_display_mode *adjusted_mode,
Daniel Vetterf47709a2013-03-28 10:42:02 +01004612 intel_clock_t *reduced_clock,
Daniel Vettereb1cbe42012-03-28 23:12:16 +02004613 int num_connectors)
4614{
Daniel Vetterf47709a2013-03-28 10:42:02 +01004615 struct drm_device *dev = crtc->base.dev;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02004616 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetterdafd2262012-11-26 17:22:07 +01004617 struct intel_encoder *encoder;
Daniel Vetterf47709a2013-03-28 10:42:02 +01004618 int pipe = crtc->pipe;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02004619 u32 dpll;
Daniel Vetterf47709a2013-03-28 10:42:02 +01004620 struct dpll *clock = &crtc->config.dpll;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02004621
Daniel Vetterf47709a2013-03-28 10:42:02 +01004622 i9xx_update_pll_dividers(crtc, reduced_clock);
Vijay Purushothaman2a8f64c2012-09-27 19:13:06 +05304623
Daniel Vettereb1cbe42012-03-28 23:12:16 +02004624 dpll = DPLL_VGA_MODE_DIS;
4625
Daniel Vetterf47709a2013-03-28 10:42:02 +01004626 if (intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_LVDS)) {
Daniel Vettereb1cbe42012-03-28 23:12:16 +02004627 dpll |= (1 << (clock->p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT;
4628 } else {
4629 if (clock->p1 == 2)
4630 dpll |= PLL_P1_DIVIDE_BY_TWO;
4631 else
4632 dpll |= (clock->p1 - 2) << DPLL_FPA01_P1_POST_DIV_SHIFT;
4633 if (clock->p2 == 4)
4634 dpll |= PLL_P2_DIVIDE_BY_4;
4635 }
4636
Daniel Vetterf47709a2013-03-28 10:42:02 +01004637 if (intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_LVDS) &&
Daniel Vettereb1cbe42012-03-28 23:12:16 +02004638 intel_panel_use_ssc(dev_priv) && num_connectors < 2)
4639 dpll |= PLLB_REF_INPUT_SPREADSPECTRUMIN;
4640 else
4641 dpll |= PLL_REF_INPUT_DREFCLK;
4642
4643 dpll |= DPLL_VCO_ENABLE;
4644 I915_WRITE(DPLL(pipe), dpll & ~DPLL_VCO_ENABLE);
4645 POSTING_READ(DPLL(pipe));
4646 udelay(150);
4647
Daniel Vetterf47709a2013-03-28 10:42:02 +01004648 for_each_encoder_on_crtc(dev, &crtc->base, encoder)
Daniel Vetterdafd2262012-11-26 17:22:07 +01004649 if (encoder->pre_pll_enable)
4650 encoder->pre_pll_enable(encoder);
Daniel Vettereb1cbe42012-03-28 23:12:16 +02004651
Daniel Vetter5b5896e2012-09-11 12:37:55 +02004652 I915_WRITE(DPLL(pipe), dpll);
4653
4654 /* Wait for the clocks to stabilize. */
4655 POSTING_READ(DPLL(pipe));
4656 udelay(150);
4657
Daniel Vettereb1cbe42012-03-28 23:12:16 +02004658 /* The pixel multiplier can only be updated once the
4659 * DPLL is enabled and the clocks are stable.
4660 *
4661 * So write it again.
4662 */
4663 I915_WRITE(DPLL(pipe), dpll);
4664}
4665
Paulo Zanonib0e77b92012-10-01 18:10:53 -03004666static void intel_set_pipe_timings(struct intel_crtc *intel_crtc,
4667 struct drm_display_mode *mode,
4668 struct drm_display_mode *adjusted_mode)
4669{
4670 struct drm_device *dev = intel_crtc->base.dev;
4671 struct drm_i915_private *dev_priv = dev->dev_private;
4672 enum pipe pipe = intel_crtc->pipe;
Daniel Vetter3b117c82013-04-17 20:15:07 +02004673 enum transcoder cpu_transcoder = intel_crtc->config.cpu_transcoder;
Paulo Zanonib0e77b92012-10-01 18:10:53 -03004674 uint32_t vsyncshift;
4675
4676 if (!IS_GEN2(dev) && adjusted_mode->flags & DRM_MODE_FLAG_INTERLACE) {
4677 /* the chip adds 2 halflines automatically */
4678 adjusted_mode->crtc_vtotal -= 1;
4679 adjusted_mode->crtc_vblank_end -= 1;
4680 vsyncshift = adjusted_mode->crtc_hsync_start
4681 - adjusted_mode->crtc_htotal / 2;
4682 } else {
4683 vsyncshift = 0;
4684 }
4685
4686 if (INTEL_INFO(dev)->gen > 3)
Paulo Zanonife2b8f92012-10-23 18:30:02 -02004687 I915_WRITE(VSYNCSHIFT(cpu_transcoder), vsyncshift);
Paulo Zanonib0e77b92012-10-01 18:10:53 -03004688
Paulo Zanonife2b8f92012-10-23 18:30:02 -02004689 I915_WRITE(HTOTAL(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03004690 (adjusted_mode->crtc_hdisplay - 1) |
4691 ((adjusted_mode->crtc_htotal - 1) << 16));
Paulo Zanonife2b8f92012-10-23 18:30:02 -02004692 I915_WRITE(HBLANK(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03004693 (adjusted_mode->crtc_hblank_start - 1) |
4694 ((adjusted_mode->crtc_hblank_end - 1) << 16));
Paulo Zanonife2b8f92012-10-23 18:30:02 -02004695 I915_WRITE(HSYNC(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03004696 (adjusted_mode->crtc_hsync_start - 1) |
4697 ((adjusted_mode->crtc_hsync_end - 1) << 16));
4698
Paulo Zanonife2b8f92012-10-23 18:30:02 -02004699 I915_WRITE(VTOTAL(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03004700 (adjusted_mode->crtc_vdisplay - 1) |
4701 ((adjusted_mode->crtc_vtotal - 1) << 16));
Paulo Zanonife2b8f92012-10-23 18:30:02 -02004702 I915_WRITE(VBLANK(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03004703 (adjusted_mode->crtc_vblank_start - 1) |
4704 ((adjusted_mode->crtc_vblank_end - 1) << 16));
Paulo Zanonife2b8f92012-10-23 18:30:02 -02004705 I915_WRITE(VSYNC(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03004706 (adjusted_mode->crtc_vsync_start - 1) |
4707 ((adjusted_mode->crtc_vsync_end - 1) << 16));
4708
Paulo Zanonib5e508d2012-10-24 11:34:43 -02004709 /* Workaround: when the EDP input selection is B, the VTOTAL_B must be
4710 * programmed with the VTOTAL_EDP value. Same for VTOTAL_C. This is
4711 * documented on the DDI_FUNC_CTL register description, EDP Input Select
4712 * bits. */
4713 if (IS_HASWELL(dev) && cpu_transcoder == TRANSCODER_EDP &&
4714 (pipe == PIPE_B || pipe == PIPE_C))
4715 I915_WRITE(VTOTAL(pipe), I915_READ(VTOTAL(cpu_transcoder)));
4716
Paulo Zanonib0e77b92012-10-01 18:10:53 -03004717 /* pipesrc controls the size that is scaled from, which should
4718 * always be the user's requested size.
4719 */
4720 I915_WRITE(PIPESRC(pipe),
4721 ((mode->hdisplay - 1) << 16) | (mode->vdisplay - 1));
4722}
4723
Daniel Vetter84b046f2013-02-19 18:48:54 +01004724static void i9xx_set_pipeconf(struct intel_crtc *intel_crtc)
4725{
4726 struct drm_device *dev = intel_crtc->base.dev;
4727 struct drm_i915_private *dev_priv = dev->dev_private;
4728 uint32_t pipeconf;
4729
4730 pipeconf = I915_READ(PIPECONF(intel_crtc->pipe));
4731
4732 if (intel_crtc->pipe == 0 && INTEL_INFO(dev)->gen < 4) {
4733 /* Enable pixel doubling when the dot clock is > 90% of the (display)
4734 * core speed.
4735 *
4736 * XXX: No double-wide on 915GM pipe B. Is that the only reason for the
4737 * pipe == 0 check?
4738 */
4739 if (intel_crtc->config.requested_mode.clock >
4740 dev_priv->display.get_display_clock_speed(dev) * 9 / 10)
4741 pipeconf |= PIPECONF_DOUBLE_WIDE;
4742 else
4743 pipeconf &= ~PIPECONF_DOUBLE_WIDE;
4744 }
4745
Daniel Vetterff9ce462013-04-24 14:57:17 +02004746 /* only g4x and later have fancy bpc/dither controls */
4747 if (IS_G4X(dev) || IS_VALLEYVIEW(dev)) {
4748 pipeconf &= ~(PIPECONF_BPC_MASK |
4749 PIPECONF_DITHER_EN | PIPECONF_DITHER_TYPE_MASK);
Daniel Vetter84b046f2013-02-19 18:48:54 +01004750
Daniel Vetterff9ce462013-04-24 14:57:17 +02004751 /* Bspec claims that we can't use dithering for 30bpp pipes. */
4752 if (intel_crtc->config.dither && intel_crtc->config.pipe_bpp != 30)
4753 pipeconf |= PIPECONF_DITHER_EN |
4754 PIPECONF_DITHER_TYPE_SP;
4755
4756 switch (intel_crtc->config.pipe_bpp) {
4757 case 18:
4758 pipeconf |= PIPECONF_6BPC;
4759 break;
4760 case 24:
4761 pipeconf |= PIPECONF_8BPC;
4762 break;
4763 case 30:
4764 pipeconf |= PIPECONF_10BPC;
4765 break;
4766 default:
4767 /* Case prevented by intel_choose_pipe_bpp_dither. */
4768 BUG();
Daniel Vetter84b046f2013-02-19 18:48:54 +01004769 }
4770 }
4771
4772 if (HAS_PIPE_CXSR(dev)) {
4773 if (intel_crtc->lowfreq_avail) {
4774 DRM_DEBUG_KMS("enabling CxSR downclocking\n");
4775 pipeconf |= PIPECONF_CXSR_DOWNCLOCK;
4776 } else {
4777 DRM_DEBUG_KMS("disabling CxSR downclocking\n");
4778 pipeconf &= ~PIPECONF_CXSR_DOWNCLOCK;
4779 }
4780 }
4781
4782 pipeconf &= ~PIPECONF_INTERLACE_MASK;
4783 if (!IS_GEN2(dev) &&
4784 intel_crtc->config.adjusted_mode.flags & DRM_MODE_FLAG_INTERLACE)
4785 pipeconf |= PIPECONF_INTERLACE_W_FIELD_INDICATION;
4786 else
4787 pipeconf |= PIPECONF_PROGRESSIVE;
4788
Ville Syrjälä9c8e09b2013-04-02 16:10:09 +03004789 if (IS_VALLEYVIEW(dev)) {
4790 if (intel_crtc->config.limited_color_range)
4791 pipeconf |= PIPECONF_COLOR_RANGE_SELECT;
4792 else
4793 pipeconf &= ~PIPECONF_COLOR_RANGE_SELECT;
4794 }
4795
Daniel Vetter84b046f2013-02-19 18:48:54 +01004796 I915_WRITE(PIPECONF(intel_crtc->pipe), pipeconf);
4797 POSTING_READ(PIPECONF(intel_crtc->pipe));
4798}
4799
Eric Anholtf564048e2011-03-30 13:01:02 -07004800static int i9xx_crtc_mode_set(struct drm_crtc *crtc,
Eric Anholtf564048e2011-03-30 13:01:02 -07004801 int x, int y,
Daniel Vetter94352cf2012-07-05 22:51:56 +02004802 struct drm_framebuffer *fb)
Jesse Barnes79e53942008-11-07 14:24:08 -08004803{
4804 struct drm_device *dev = crtc->dev;
4805 struct drm_i915_private *dev_priv = dev->dev_private;
4806 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01004807 struct drm_display_mode *adjusted_mode =
4808 &intel_crtc->config.adjusted_mode;
4809 struct drm_display_mode *mode = &intel_crtc->config.requested_mode;
Jesse Barnes79e53942008-11-07 14:24:08 -08004810 int pipe = intel_crtc->pipe;
Jesse Barnes80824002009-09-10 15:28:06 -07004811 int plane = intel_crtc->plane;
Eric Anholtc751ce42010-03-25 11:48:48 -07004812 int refclk, num_connectors = 0;
Jesse Barnes652c3932009-08-17 13:31:43 -07004813 intel_clock_t clock, reduced_clock;
Daniel Vetter84b046f2013-02-19 18:48:54 +01004814 u32 dspcntr;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02004815 bool ok, has_reduced_clock = false, is_sdvo = false;
Daniel Vetter8b470472013-03-28 10:41:59 +01004816 bool is_lvds = false, is_tv = false;
Chris Wilson5eddb702010-09-11 13:48:45 +01004817 struct intel_encoder *encoder;
Ma Lingd4906092009-03-18 20:13:27 +08004818 const intel_limit_t *limit;
Chris Wilson5c3b82e2009-02-11 13:25:09 +00004819 int ret;
Jesse Barnes79e53942008-11-07 14:24:08 -08004820
Daniel Vetter6c2b7c122012-07-05 09:50:24 +02004821 for_each_encoder_on_crtc(dev, crtc, encoder) {
Chris Wilson5eddb702010-09-11 13:48:45 +01004822 switch (encoder->type) {
Jesse Barnes79e53942008-11-07 14:24:08 -08004823 case INTEL_OUTPUT_LVDS:
4824 is_lvds = true;
4825 break;
4826 case INTEL_OUTPUT_SDVO:
Eric Anholt7d573822009-01-02 13:33:00 -08004827 case INTEL_OUTPUT_HDMI:
Jesse Barnes79e53942008-11-07 14:24:08 -08004828 is_sdvo = true;
Chris Wilson5eddb702010-09-11 13:48:45 +01004829 if (encoder->needs_tv_clock)
Jesse Barnese2f0ba92009-02-02 15:11:52 -08004830 is_tv = true;
Jesse Barnes79e53942008-11-07 14:24:08 -08004831 break;
Jesse Barnes79e53942008-11-07 14:24:08 -08004832 case INTEL_OUTPUT_TVOUT:
4833 is_tv = true;
4834 break;
Jesse Barnes79e53942008-11-07 14:24:08 -08004835 }
Kristian Høgsberg43565a02009-02-13 20:56:52 -05004836
Eric Anholtc751ce42010-03-25 11:48:48 -07004837 num_connectors++;
Jesse Barnes79e53942008-11-07 14:24:08 -08004838 }
4839
Jesse Barnesc65d77d2011-12-15 12:30:36 -08004840 refclk = i9xx_get_refclk(crtc, num_connectors);
Jesse Barnes79e53942008-11-07 14:24:08 -08004841
Ma Lingd4906092009-03-18 20:13:27 +08004842 /*
4843 * Returns a set of divisors for the desired target clock with the given
4844 * refclk, or FALSE. The returned values represent the clock equation:
4845 * reflck * (5 * (m1 + 2) + (m2 + 2)) / (n + 2) / p1 / p2.
4846 */
Chris Wilson1b894b52010-12-14 20:04:54 +00004847 limit = intel_limit(crtc, refclk);
Sean Paulcec2f352012-01-10 15:09:36 -08004848 ok = limit->find_pll(limit, crtc, adjusted_mode->clock, refclk, NULL,
4849 &clock);
Jesse Barnes79e53942008-11-07 14:24:08 -08004850 if (!ok) {
4851 DRM_ERROR("Couldn't find PLL settings for mode!\n");
Eric Anholtf564048e2011-03-30 13:01:02 -07004852 return -EINVAL;
4853 }
4854
4855 /* Ensure that the cursor is valid for the new mode before changing... */
4856 intel_crtc_update_cursor(crtc, true);
4857
4858 if (is_lvds && dev_priv->lvds_downclock_avail) {
Sean Paulcec2f352012-01-10 15:09:36 -08004859 /*
4860 * Ensure we match the reduced clock's P to the target clock.
4861 * If the clocks don't match, we can't switch the display clock
4862 * by using the FP0/FP1. In such case we will disable the LVDS
4863 * downclock feature.
4864 */
Eric Anholtf564048e2011-03-30 13:01:02 -07004865 has_reduced_clock = limit->find_pll(limit, crtc,
4866 dev_priv->lvds_downclock,
4867 refclk,
Sean Paulcec2f352012-01-10 15:09:36 -08004868 &clock,
Eric Anholtf564048e2011-03-30 13:01:02 -07004869 &reduced_clock);
Eric Anholtf564048e2011-03-30 13:01:02 -07004870 }
Daniel Vetterf47709a2013-03-28 10:42:02 +01004871 /* Compat-code for transition, will disappear. */
4872 if (!intel_crtc->config.clock_set) {
4873 intel_crtc->config.dpll.n = clock.n;
4874 intel_crtc->config.dpll.m1 = clock.m1;
4875 intel_crtc->config.dpll.m2 = clock.m2;
4876 intel_crtc->config.dpll.p1 = clock.p1;
4877 intel_crtc->config.dpll.p2 = clock.p2;
4878 }
Eric Anholtf564048e2011-03-30 13:01:02 -07004879
Jesse Barnesc65d77d2011-12-15 12:30:36 -08004880 if (is_sdvo && is_tv)
Daniel Vetterf47709a2013-03-28 10:42:02 +01004881 i9xx_adjust_sdvo_tv_clock(intel_crtc);
Eric Anholtf564048e2011-03-30 13:01:02 -07004882
Daniel Vettereb1cbe42012-03-28 23:12:16 +02004883 if (IS_GEN2(dev))
Daniel Vetterf47709a2013-03-28 10:42:02 +01004884 i8xx_update_pll(intel_crtc, adjusted_mode,
Vijay Purushothaman2a8f64c2012-09-27 19:13:06 +05304885 has_reduced_clock ? &reduced_clock : NULL,
4886 num_connectors);
Jesse Barnesa0c4da22012-06-15 11:55:13 -07004887 else if (IS_VALLEYVIEW(dev))
Daniel Vetterf47709a2013-03-28 10:42:02 +01004888 vlv_update_pll(intel_crtc);
Eric Anholtf564048e2011-03-30 13:01:02 -07004889 else
Daniel Vetterf47709a2013-03-28 10:42:02 +01004890 i9xx_update_pll(intel_crtc,
Daniel Vettereb1cbe42012-03-28 23:12:16 +02004891 has_reduced_clock ? &reduced_clock : NULL,
Jesse Barnes89b667f2013-04-18 14:51:36 -07004892 num_connectors);
Eric Anholtf564048e2011-03-30 13:01:02 -07004893
Eric Anholtf564048e2011-03-30 13:01:02 -07004894 /* Set up the display plane register */
4895 dspcntr = DISPPLANE_GAMMA_ENABLE;
4896
Jesse Barnesda6ecc52013-03-08 10:46:00 -08004897 if (!IS_VALLEYVIEW(dev)) {
4898 if (pipe == 0)
4899 dspcntr &= ~DISPPLANE_SEL_PIPE_MASK;
4900 else
4901 dspcntr |= DISPPLANE_SEL_PIPE_B;
4902 }
Eric Anholtf564048e2011-03-30 13:01:02 -07004903
Ville Syrjälä2582a852013-04-17 17:48:47 +03004904 DRM_DEBUG_KMS("Mode for pipe %c:\n", pipe_name(pipe));
Eric Anholtf564048e2011-03-30 13:01:02 -07004905 drm_mode_debug_printmodeline(mode);
4906
Paulo Zanonib0e77b92012-10-01 18:10:53 -03004907 intel_set_pipe_timings(intel_crtc, mode, adjusted_mode);
Eric Anholtf564048e2011-03-30 13:01:02 -07004908
4909 /* pipesrc and dspsize control the size that is scaled from,
4910 * which should always be the user's requested size.
4911 */
Eric Anholt929c77f2011-03-30 13:01:04 -07004912 I915_WRITE(DSPSIZE(plane),
4913 ((mode->vdisplay - 1) << 16) |
4914 (mode->hdisplay - 1));
4915 I915_WRITE(DSPPOS(plane), 0);
Eric Anholtf564048e2011-03-30 13:01:02 -07004916
Daniel Vetter84b046f2013-02-19 18:48:54 +01004917 i9xx_set_pipeconf(intel_crtc);
4918
Eric Anholtf564048e2011-03-30 13:01:02 -07004919 I915_WRITE(DSPCNTR(plane), dspcntr);
4920 POSTING_READ(DSPCNTR(plane));
4921
Daniel Vetter94352cf2012-07-05 22:51:56 +02004922 ret = intel_pipe_set_base(crtc, x, y, fb);
Eric Anholtf564048e2011-03-30 13:01:02 -07004923
4924 intel_update_watermarks(dev);
4925
Eric Anholtf564048e2011-03-30 13:01:02 -07004926 return ret;
4927}
4928
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01004929static bool i9xx_get_pipe_config(struct intel_crtc *crtc,
4930 struct intel_crtc_config *pipe_config)
4931{
4932 struct drm_device *dev = crtc->base.dev;
4933 struct drm_i915_private *dev_priv = dev->dev_private;
4934 uint32_t tmp;
4935
4936 tmp = I915_READ(PIPECONF(crtc->pipe));
4937 if (!(tmp & PIPECONF_ENABLE))
4938 return false;
4939
4940 return true;
4941}
4942
Paulo Zanonidde86e22012-12-01 12:04:25 -02004943static void ironlake_init_pch_refclk(struct drm_device *dev)
Jesse Barnes13d83a62011-08-03 12:59:20 -07004944{
4945 struct drm_i915_private *dev_priv = dev->dev_private;
4946 struct drm_mode_config *mode_config = &dev->mode_config;
Jesse Barnes13d83a62011-08-03 12:59:20 -07004947 struct intel_encoder *encoder;
Chris Wilson74cfd7a2013-03-26 16:33:04 -07004948 u32 val, final;
Jesse Barnes13d83a62011-08-03 12:59:20 -07004949 bool has_lvds = false;
Keith Packard199e5d72011-09-22 12:01:57 -07004950 bool has_cpu_edp = false;
4951 bool has_pch_edp = false;
4952 bool has_panel = false;
Keith Packard99eb6a02011-09-26 14:29:12 -07004953 bool has_ck505 = false;
4954 bool can_ssc = false;
Jesse Barnes13d83a62011-08-03 12:59:20 -07004955
4956 /* We need to take the global config into account */
Keith Packard199e5d72011-09-22 12:01:57 -07004957 list_for_each_entry(encoder, &mode_config->encoder_list,
4958 base.head) {
4959 switch (encoder->type) {
4960 case INTEL_OUTPUT_LVDS:
4961 has_panel = true;
4962 has_lvds = true;
4963 break;
4964 case INTEL_OUTPUT_EDP:
4965 has_panel = true;
4966 if (intel_encoder_is_pch_edp(&encoder->base))
4967 has_pch_edp = true;
4968 else
4969 has_cpu_edp = true;
4970 break;
Jesse Barnes13d83a62011-08-03 12:59:20 -07004971 }
4972 }
4973
Keith Packard99eb6a02011-09-26 14:29:12 -07004974 if (HAS_PCH_IBX(dev)) {
4975 has_ck505 = dev_priv->display_clock_mode;
4976 can_ssc = has_ck505;
4977 } else {
4978 has_ck505 = false;
4979 can_ssc = true;
4980 }
4981
4982 DRM_DEBUG_KMS("has_panel %d has_lvds %d has_pch_edp %d has_cpu_edp %d has_ck505 %d\n",
4983 has_panel, has_lvds, has_pch_edp, has_cpu_edp,
4984 has_ck505);
Jesse Barnes13d83a62011-08-03 12:59:20 -07004985
4986 /* Ironlake: try to setup display ref clock before DPLL
4987 * enabling. This is only under driver's control after
4988 * PCH B stepping, previous chipset stepping should be
4989 * ignoring this setting.
4990 */
Chris Wilson74cfd7a2013-03-26 16:33:04 -07004991 val = I915_READ(PCH_DREF_CONTROL);
Jesse Barnes13d83a62011-08-03 12:59:20 -07004992
Chris Wilson74cfd7a2013-03-26 16:33:04 -07004993 /* As we must carefully and slowly disable/enable each source in turn,
4994 * compute the final state we want first and check if we need to
4995 * make any changes at all.
4996 */
4997 final = val;
4998 final &= ~DREF_NONSPREAD_SOURCE_MASK;
Keith Packard99eb6a02011-09-26 14:29:12 -07004999 if (has_ck505)
Chris Wilson74cfd7a2013-03-26 16:33:04 -07005000 final |= DREF_NONSPREAD_CK505_ENABLE;
Keith Packard99eb6a02011-09-26 14:29:12 -07005001 else
Chris Wilson74cfd7a2013-03-26 16:33:04 -07005002 final |= DREF_NONSPREAD_SOURCE_ENABLE;
5003
5004 final &= ~DREF_SSC_SOURCE_MASK;
5005 final &= ~DREF_CPU_SOURCE_OUTPUT_MASK;
5006 final &= ~DREF_SSC1_ENABLE;
Jesse Barnes13d83a62011-08-03 12:59:20 -07005007
Keith Packard199e5d72011-09-22 12:01:57 -07005008 if (has_panel) {
Chris Wilson74cfd7a2013-03-26 16:33:04 -07005009 final |= DREF_SSC_SOURCE_ENABLE;
5010
5011 if (intel_panel_use_ssc(dev_priv) && can_ssc)
5012 final |= DREF_SSC1_ENABLE;
5013
5014 if (has_cpu_edp) {
5015 if (intel_panel_use_ssc(dev_priv) && can_ssc)
5016 final |= DREF_CPU_SOURCE_OUTPUT_DOWNSPREAD;
5017 else
5018 final |= DREF_CPU_SOURCE_OUTPUT_NONSPREAD;
5019 } else
5020 final |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
5021 } else {
5022 final |= DREF_SSC_SOURCE_DISABLE;
5023 final |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
5024 }
5025
5026 if (final == val)
5027 return;
5028
5029 /* Always enable nonspread source */
5030 val &= ~DREF_NONSPREAD_SOURCE_MASK;
5031
5032 if (has_ck505)
5033 val |= DREF_NONSPREAD_CK505_ENABLE;
5034 else
5035 val |= DREF_NONSPREAD_SOURCE_ENABLE;
5036
5037 if (has_panel) {
5038 val &= ~DREF_SSC_SOURCE_MASK;
5039 val |= DREF_SSC_SOURCE_ENABLE;
Jesse Barnes13d83a62011-08-03 12:59:20 -07005040
Keith Packard199e5d72011-09-22 12:01:57 -07005041 /* SSC must be turned on before enabling the CPU output */
Keith Packard99eb6a02011-09-26 14:29:12 -07005042 if (intel_panel_use_ssc(dev_priv) && can_ssc) {
Keith Packard199e5d72011-09-22 12:01:57 -07005043 DRM_DEBUG_KMS("Using SSC on panel\n");
Chris Wilson74cfd7a2013-03-26 16:33:04 -07005044 val |= DREF_SSC1_ENABLE;
Daniel Vettere77166b2012-03-30 22:14:05 +02005045 } else
Chris Wilson74cfd7a2013-03-26 16:33:04 -07005046 val &= ~DREF_SSC1_ENABLE;
Keith Packard199e5d72011-09-22 12:01:57 -07005047
5048 /* Get SSC going before enabling the outputs */
Chris Wilson74cfd7a2013-03-26 16:33:04 -07005049 I915_WRITE(PCH_DREF_CONTROL, val);
Keith Packard199e5d72011-09-22 12:01:57 -07005050 POSTING_READ(PCH_DREF_CONTROL);
5051 udelay(200);
5052
Chris Wilson74cfd7a2013-03-26 16:33:04 -07005053 val &= ~DREF_CPU_SOURCE_OUTPUT_MASK;
Jesse Barnes13d83a62011-08-03 12:59:20 -07005054
5055 /* Enable CPU source on CPU attached eDP */
Keith Packard199e5d72011-09-22 12:01:57 -07005056 if (has_cpu_edp) {
Keith Packard99eb6a02011-09-26 14:29:12 -07005057 if (intel_panel_use_ssc(dev_priv) && can_ssc) {
Keith Packard199e5d72011-09-22 12:01:57 -07005058 DRM_DEBUG_KMS("Using SSC on eDP\n");
Chris Wilson74cfd7a2013-03-26 16:33:04 -07005059 val |= DREF_CPU_SOURCE_OUTPUT_DOWNSPREAD;
Keith Packard199e5d72011-09-22 12:01:57 -07005060 }
Jesse Barnes13d83a62011-08-03 12:59:20 -07005061 else
Chris Wilson74cfd7a2013-03-26 16:33:04 -07005062 val |= DREF_CPU_SOURCE_OUTPUT_NONSPREAD;
Keith Packard199e5d72011-09-22 12:01:57 -07005063 } else
Chris Wilson74cfd7a2013-03-26 16:33:04 -07005064 val |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
Keith Packard199e5d72011-09-22 12:01:57 -07005065
Chris Wilson74cfd7a2013-03-26 16:33:04 -07005066 I915_WRITE(PCH_DREF_CONTROL, val);
Keith Packard199e5d72011-09-22 12:01:57 -07005067 POSTING_READ(PCH_DREF_CONTROL);
5068 udelay(200);
5069 } else {
5070 DRM_DEBUG_KMS("Disabling SSC entirely\n");
5071
Chris Wilson74cfd7a2013-03-26 16:33:04 -07005072 val &= ~DREF_CPU_SOURCE_OUTPUT_MASK;
Keith Packard199e5d72011-09-22 12:01:57 -07005073
5074 /* Turn off CPU output */
Chris Wilson74cfd7a2013-03-26 16:33:04 -07005075 val |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
Keith Packard199e5d72011-09-22 12:01:57 -07005076
Chris Wilson74cfd7a2013-03-26 16:33:04 -07005077 I915_WRITE(PCH_DREF_CONTROL, val);
Keith Packard199e5d72011-09-22 12:01:57 -07005078 POSTING_READ(PCH_DREF_CONTROL);
5079 udelay(200);
5080
5081 /* Turn off the SSC source */
Chris Wilson74cfd7a2013-03-26 16:33:04 -07005082 val &= ~DREF_SSC_SOURCE_MASK;
5083 val |= DREF_SSC_SOURCE_DISABLE;
Keith Packard199e5d72011-09-22 12:01:57 -07005084
5085 /* Turn off SSC1 */
Chris Wilson74cfd7a2013-03-26 16:33:04 -07005086 val &= ~DREF_SSC1_ENABLE;
Keith Packard199e5d72011-09-22 12:01:57 -07005087
Chris Wilson74cfd7a2013-03-26 16:33:04 -07005088 I915_WRITE(PCH_DREF_CONTROL, val);
Jesse Barnes13d83a62011-08-03 12:59:20 -07005089 POSTING_READ(PCH_DREF_CONTROL);
5090 udelay(200);
5091 }
Chris Wilson74cfd7a2013-03-26 16:33:04 -07005092
5093 BUG_ON(val != final);
Jesse Barnes13d83a62011-08-03 12:59:20 -07005094}
5095
Paulo Zanonidde86e22012-12-01 12:04:25 -02005096/* Sequence to enable CLKOUT_DP for FDI usage and configure PCH FDI I/O. */
5097static void lpt_init_pch_refclk(struct drm_device *dev)
5098{
5099 struct drm_i915_private *dev_priv = dev->dev_private;
5100 struct drm_mode_config *mode_config = &dev->mode_config;
5101 struct intel_encoder *encoder;
5102 bool has_vga = false;
5103 bool is_sdv = false;
5104 u32 tmp;
5105
5106 list_for_each_entry(encoder, &mode_config->encoder_list, base.head) {
5107 switch (encoder->type) {
5108 case INTEL_OUTPUT_ANALOG:
5109 has_vga = true;
5110 break;
5111 }
5112 }
5113
5114 if (!has_vga)
5115 return;
5116
Daniel Vetterc00db242013-01-22 15:33:27 +01005117 mutex_lock(&dev_priv->dpio_lock);
5118
Paulo Zanonidde86e22012-12-01 12:04:25 -02005119 /* XXX: Rip out SDV support once Haswell ships for real. */
5120 if (IS_HASWELL(dev) && (dev->pci_device & 0xFF00) == 0x0C00)
5121 is_sdv = true;
5122
5123 tmp = intel_sbi_read(dev_priv, SBI_SSCCTL, SBI_ICLK);
5124 tmp &= ~SBI_SSCCTL_DISABLE;
5125 tmp |= SBI_SSCCTL_PATHALT;
5126 intel_sbi_write(dev_priv, SBI_SSCCTL, tmp, SBI_ICLK);
5127
5128 udelay(24);
5129
5130 tmp = intel_sbi_read(dev_priv, SBI_SSCCTL, SBI_ICLK);
5131 tmp &= ~SBI_SSCCTL_PATHALT;
5132 intel_sbi_write(dev_priv, SBI_SSCCTL, tmp, SBI_ICLK);
5133
5134 if (!is_sdv) {
5135 tmp = I915_READ(SOUTH_CHICKEN2);
5136 tmp |= FDI_MPHY_IOSFSB_RESET_CTL;
5137 I915_WRITE(SOUTH_CHICKEN2, tmp);
5138
5139 if (wait_for_atomic_us(I915_READ(SOUTH_CHICKEN2) &
5140 FDI_MPHY_IOSFSB_RESET_STATUS, 100))
5141 DRM_ERROR("FDI mPHY reset assert timeout\n");
5142
5143 tmp = I915_READ(SOUTH_CHICKEN2);
5144 tmp &= ~FDI_MPHY_IOSFSB_RESET_CTL;
5145 I915_WRITE(SOUTH_CHICKEN2, tmp);
5146
5147 if (wait_for_atomic_us((I915_READ(SOUTH_CHICKEN2) &
5148 FDI_MPHY_IOSFSB_RESET_STATUS) == 0,
5149 100))
5150 DRM_ERROR("FDI mPHY reset de-assert timeout\n");
5151 }
5152
5153 tmp = intel_sbi_read(dev_priv, 0x8008, SBI_MPHY);
5154 tmp &= ~(0xFF << 24);
5155 tmp |= (0x12 << 24);
5156 intel_sbi_write(dev_priv, 0x8008, tmp, SBI_MPHY);
5157
Paulo Zanonidde86e22012-12-01 12:04:25 -02005158 if (is_sdv) {
5159 tmp = intel_sbi_read(dev_priv, 0x800C, SBI_MPHY);
5160 tmp |= 0x7FFF;
5161 intel_sbi_write(dev_priv, 0x800C, tmp, SBI_MPHY);
5162 }
5163
5164 tmp = intel_sbi_read(dev_priv, 0x2008, SBI_MPHY);
5165 tmp |= (1 << 11);
5166 intel_sbi_write(dev_priv, 0x2008, tmp, SBI_MPHY);
5167
5168 tmp = intel_sbi_read(dev_priv, 0x2108, SBI_MPHY);
5169 tmp |= (1 << 11);
5170 intel_sbi_write(dev_priv, 0x2108, tmp, SBI_MPHY);
5171
5172 if (is_sdv) {
5173 tmp = intel_sbi_read(dev_priv, 0x2038, SBI_MPHY);
5174 tmp |= (0x3F << 24) | (0xF << 20) | (0xF << 16);
5175 intel_sbi_write(dev_priv, 0x2038, tmp, SBI_MPHY);
5176
5177 tmp = intel_sbi_read(dev_priv, 0x2138, SBI_MPHY);
5178 tmp |= (0x3F << 24) | (0xF << 20) | (0xF << 16);
5179 intel_sbi_write(dev_priv, 0x2138, tmp, SBI_MPHY);
5180
5181 tmp = intel_sbi_read(dev_priv, 0x203C, SBI_MPHY);
5182 tmp |= (0x3F << 8);
5183 intel_sbi_write(dev_priv, 0x203C, tmp, SBI_MPHY);
5184
5185 tmp = intel_sbi_read(dev_priv, 0x213C, SBI_MPHY);
5186 tmp |= (0x3F << 8);
5187 intel_sbi_write(dev_priv, 0x213C, tmp, SBI_MPHY);
5188 }
5189
5190 tmp = intel_sbi_read(dev_priv, 0x206C, SBI_MPHY);
5191 tmp |= (1 << 24) | (1 << 21) | (1 << 18);
5192 intel_sbi_write(dev_priv, 0x206C, tmp, SBI_MPHY);
5193
5194 tmp = intel_sbi_read(dev_priv, 0x216C, SBI_MPHY);
5195 tmp |= (1 << 24) | (1 << 21) | (1 << 18);
5196 intel_sbi_write(dev_priv, 0x216C, tmp, SBI_MPHY);
5197
5198 if (!is_sdv) {
5199 tmp = intel_sbi_read(dev_priv, 0x2080, SBI_MPHY);
5200 tmp &= ~(7 << 13);
5201 tmp |= (5 << 13);
5202 intel_sbi_write(dev_priv, 0x2080, tmp, SBI_MPHY);
5203
5204 tmp = intel_sbi_read(dev_priv, 0x2180, SBI_MPHY);
5205 tmp &= ~(7 << 13);
5206 tmp |= (5 << 13);
5207 intel_sbi_write(dev_priv, 0x2180, tmp, SBI_MPHY);
5208 }
5209
5210 tmp = intel_sbi_read(dev_priv, 0x208C, SBI_MPHY);
5211 tmp &= ~0xFF;
5212 tmp |= 0x1C;
5213 intel_sbi_write(dev_priv, 0x208C, tmp, SBI_MPHY);
5214
5215 tmp = intel_sbi_read(dev_priv, 0x218C, SBI_MPHY);
5216 tmp &= ~0xFF;
5217 tmp |= 0x1C;
5218 intel_sbi_write(dev_priv, 0x218C, tmp, SBI_MPHY);
5219
5220 tmp = intel_sbi_read(dev_priv, 0x2098, SBI_MPHY);
5221 tmp &= ~(0xFF << 16);
5222 tmp |= (0x1C << 16);
5223 intel_sbi_write(dev_priv, 0x2098, tmp, SBI_MPHY);
5224
5225 tmp = intel_sbi_read(dev_priv, 0x2198, SBI_MPHY);
5226 tmp &= ~(0xFF << 16);
5227 tmp |= (0x1C << 16);
5228 intel_sbi_write(dev_priv, 0x2198, tmp, SBI_MPHY);
5229
5230 if (!is_sdv) {
5231 tmp = intel_sbi_read(dev_priv, 0x20C4, SBI_MPHY);
5232 tmp |= (1 << 27);
5233 intel_sbi_write(dev_priv, 0x20C4, tmp, SBI_MPHY);
5234
5235 tmp = intel_sbi_read(dev_priv, 0x21C4, SBI_MPHY);
5236 tmp |= (1 << 27);
5237 intel_sbi_write(dev_priv, 0x21C4, tmp, SBI_MPHY);
5238
5239 tmp = intel_sbi_read(dev_priv, 0x20EC, SBI_MPHY);
5240 tmp &= ~(0xF << 28);
5241 tmp |= (4 << 28);
5242 intel_sbi_write(dev_priv, 0x20EC, tmp, SBI_MPHY);
5243
5244 tmp = intel_sbi_read(dev_priv, 0x21EC, SBI_MPHY);
5245 tmp &= ~(0xF << 28);
5246 tmp |= (4 << 28);
5247 intel_sbi_write(dev_priv, 0x21EC, tmp, SBI_MPHY);
5248 }
5249
5250 /* ULT uses SBI_GEN0, but ULT doesn't have VGA, so we don't care. */
5251 tmp = intel_sbi_read(dev_priv, SBI_DBUFF0, SBI_ICLK);
5252 tmp |= SBI_DBUFF0_ENABLE;
5253 intel_sbi_write(dev_priv, SBI_DBUFF0, tmp, SBI_ICLK);
Daniel Vetterc00db242013-01-22 15:33:27 +01005254
5255 mutex_unlock(&dev_priv->dpio_lock);
Paulo Zanonidde86e22012-12-01 12:04:25 -02005256}
5257
5258/*
5259 * Initialize reference clocks when the driver loads
5260 */
5261void intel_init_pch_refclk(struct drm_device *dev)
5262{
5263 if (HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev))
5264 ironlake_init_pch_refclk(dev);
5265 else if (HAS_PCH_LPT(dev))
5266 lpt_init_pch_refclk(dev);
5267}
5268
Jesse Barnesd9d444c2011-09-02 13:03:05 -07005269static int ironlake_get_refclk(struct drm_crtc *crtc)
5270{
5271 struct drm_device *dev = crtc->dev;
5272 struct drm_i915_private *dev_priv = dev->dev_private;
5273 struct intel_encoder *encoder;
Jesse Barnesd9d444c2011-09-02 13:03:05 -07005274 struct intel_encoder *edp_encoder = NULL;
5275 int num_connectors = 0;
5276 bool is_lvds = false;
5277
Daniel Vetter6c2b7c122012-07-05 09:50:24 +02005278 for_each_encoder_on_crtc(dev, crtc, encoder) {
Jesse Barnesd9d444c2011-09-02 13:03:05 -07005279 switch (encoder->type) {
5280 case INTEL_OUTPUT_LVDS:
5281 is_lvds = true;
5282 break;
5283 case INTEL_OUTPUT_EDP:
5284 edp_encoder = encoder;
5285 break;
5286 }
5287 num_connectors++;
5288 }
5289
5290 if (is_lvds && intel_panel_use_ssc(dev_priv) && num_connectors < 2) {
5291 DRM_DEBUG_KMS("using SSC reference clock of %d MHz\n",
5292 dev_priv->lvds_ssc_freq);
5293 return dev_priv->lvds_ssc_freq * 1000;
5294 }
5295
5296 return 120000;
5297}
5298
Daniel Vetter6ff93602013-04-19 11:24:36 +02005299static void ironlake_set_pipeconf(struct drm_crtc *crtc)
Paulo Zanonic8203562012-09-12 10:06:29 -03005300{
5301 struct drm_i915_private *dev_priv = crtc->dev->dev_private;
5302 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5303 int pipe = intel_crtc->pipe;
5304 uint32_t val;
5305
5306 val = I915_READ(PIPECONF(pipe));
5307
Daniel Vetterdfd07d72012-12-17 11:21:38 +01005308 val &= ~PIPECONF_BPC_MASK;
Daniel Vetter965e0c42013-03-27 00:44:57 +01005309 switch (intel_crtc->config.pipe_bpp) {
Paulo Zanonic8203562012-09-12 10:06:29 -03005310 case 18:
Daniel Vetterdfd07d72012-12-17 11:21:38 +01005311 val |= PIPECONF_6BPC;
Paulo Zanonic8203562012-09-12 10:06:29 -03005312 break;
5313 case 24:
Daniel Vetterdfd07d72012-12-17 11:21:38 +01005314 val |= PIPECONF_8BPC;
Paulo Zanonic8203562012-09-12 10:06:29 -03005315 break;
5316 case 30:
Daniel Vetterdfd07d72012-12-17 11:21:38 +01005317 val |= PIPECONF_10BPC;
Paulo Zanonic8203562012-09-12 10:06:29 -03005318 break;
5319 case 36:
Daniel Vetterdfd07d72012-12-17 11:21:38 +01005320 val |= PIPECONF_12BPC;
Paulo Zanonic8203562012-09-12 10:06:29 -03005321 break;
5322 default:
Paulo Zanonicc769b62012-09-20 18:36:03 -03005323 /* Case prevented by intel_choose_pipe_bpp_dither. */
5324 BUG();
Paulo Zanonic8203562012-09-12 10:06:29 -03005325 }
5326
5327 val &= ~(PIPECONF_DITHER_EN | PIPECONF_DITHER_TYPE_MASK);
Daniel Vetterd8b32242013-04-25 17:54:44 +02005328 if (intel_crtc->config.dither)
Paulo Zanonic8203562012-09-12 10:06:29 -03005329 val |= (PIPECONF_DITHER_EN | PIPECONF_DITHER_TYPE_SP);
5330
5331 val &= ~PIPECONF_INTERLACE_MASK;
Daniel Vetter6ff93602013-04-19 11:24:36 +02005332 if (intel_crtc->config.adjusted_mode.flags & DRM_MODE_FLAG_INTERLACE)
Paulo Zanonic8203562012-09-12 10:06:29 -03005333 val |= PIPECONF_INTERLACED_ILK;
5334 else
5335 val |= PIPECONF_PROGRESSIVE;
5336
Daniel Vetter50f3b012013-03-27 00:44:56 +01005337 if (intel_crtc->config.limited_color_range)
Ville Syrjälä3685a8f2013-01-17 16:31:28 +02005338 val |= PIPECONF_COLOR_RANGE_SELECT;
5339 else
5340 val &= ~PIPECONF_COLOR_RANGE_SELECT;
5341
Paulo Zanonic8203562012-09-12 10:06:29 -03005342 I915_WRITE(PIPECONF(pipe), val);
5343 POSTING_READ(PIPECONF(pipe));
5344}
5345
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02005346/*
5347 * Set up the pipe CSC unit.
5348 *
5349 * Currently only full range RGB to limited range RGB conversion
5350 * is supported, but eventually this should handle various
5351 * RGB<->YCbCr scenarios as well.
5352 */
Daniel Vetter50f3b012013-03-27 00:44:56 +01005353static void intel_set_pipe_csc(struct drm_crtc *crtc)
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02005354{
5355 struct drm_device *dev = crtc->dev;
5356 struct drm_i915_private *dev_priv = dev->dev_private;
5357 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5358 int pipe = intel_crtc->pipe;
5359 uint16_t coeff = 0x7800; /* 1.0 */
5360
5361 /*
5362 * TODO: Check what kind of values actually come out of the pipe
5363 * with these coeff/postoff values and adjust to get the best
5364 * accuracy. Perhaps we even need to take the bpc value into
5365 * consideration.
5366 */
5367
Daniel Vetter50f3b012013-03-27 00:44:56 +01005368 if (intel_crtc->config.limited_color_range)
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02005369 coeff = ((235 - 16) * (1 << 12) / 255) & 0xff8; /* 0.xxx... */
5370
5371 /*
5372 * GY/GU and RY/RU should be the other way around according
5373 * to BSpec, but reality doesn't agree. Just set them up in
5374 * a way that results in the correct picture.
5375 */
5376 I915_WRITE(PIPE_CSC_COEFF_RY_GY(pipe), coeff << 16);
5377 I915_WRITE(PIPE_CSC_COEFF_BY(pipe), 0);
5378
5379 I915_WRITE(PIPE_CSC_COEFF_RU_GU(pipe), coeff);
5380 I915_WRITE(PIPE_CSC_COEFF_BU(pipe), 0);
5381
5382 I915_WRITE(PIPE_CSC_COEFF_RV_GV(pipe), 0);
5383 I915_WRITE(PIPE_CSC_COEFF_BV(pipe), coeff << 16);
5384
5385 I915_WRITE(PIPE_CSC_PREOFF_HI(pipe), 0);
5386 I915_WRITE(PIPE_CSC_PREOFF_ME(pipe), 0);
5387 I915_WRITE(PIPE_CSC_PREOFF_LO(pipe), 0);
5388
5389 if (INTEL_INFO(dev)->gen > 6) {
5390 uint16_t postoff = 0;
5391
Daniel Vetter50f3b012013-03-27 00:44:56 +01005392 if (intel_crtc->config.limited_color_range)
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02005393 postoff = (16 * (1 << 13) / 255) & 0x1fff;
5394
5395 I915_WRITE(PIPE_CSC_POSTOFF_HI(pipe), postoff);
5396 I915_WRITE(PIPE_CSC_POSTOFF_ME(pipe), postoff);
5397 I915_WRITE(PIPE_CSC_POSTOFF_LO(pipe), postoff);
5398
5399 I915_WRITE(PIPE_CSC_MODE(pipe), 0);
5400 } else {
5401 uint32_t mode = CSC_MODE_YUV_TO_RGB;
5402
Daniel Vetter50f3b012013-03-27 00:44:56 +01005403 if (intel_crtc->config.limited_color_range)
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02005404 mode |= CSC_BLACK_SCREEN_OFFSET;
5405
5406 I915_WRITE(PIPE_CSC_MODE(pipe), mode);
5407 }
5408}
5409
Daniel Vetter6ff93602013-04-19 11:24:36 +02005410static void haswell_set_pipeconf(struct drm_crtc *crtc)
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03005411{
5412 struct drm_i915_private *dev_priv = crtc->dev->dev_private;
5413 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetter3b117c82013-04-17 20:15:07 +02005414 enum transcoder cpu_transcoder = intel_crtc->config.cpu_transcoder;
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03005415 uint32_t val;
5416
Paulo Zanoni702e7a52012-10-23 18:29:59 -02005417 val = I915_READ(PIPECONF(cpu_transcoder));
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03005418
5419 val &= ~(PIPECONF_DITHER_EN | PIPECONF_DITHER_TYPE_MASK);
Daniel Vetterd8b32242013-04-25 17:54:44 +02005420 if (intel_crtc->config.dither)
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03005421 val |= (PIPECONF_DITHER_EN | PIPECONF_DITHER_TYPE_SP);
5422
5423 val &= ~PIPECONF_INTERLACE_MASK_HSW;
Daniel Vetter6ff93602013-04-19 11:24:36 +02005424 if (intel_crtc->config.adjusted_mode.flags & DRM_MODE_FLAG_INTERLACE)
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03005425 val |= PIPECONF_INTERLACED_ILK;
5426 else
5427 val |= PIPECONF_PROGRESSIVE;
5428
Paulo Zanoni702e7a52012-10-23 18:29:59 -02005429 I915_WRITE(PIPECONF(cpu_transcoder), val);
5430 POSTING_READ(PIPECONF(cpu_transcoder));
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03005431}
5432
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03005433static bool ironlake_compute_clocks(struct drm_crtc *crtc,
5434 struct drm_display_mode *adjusted_mode,
5435 intel_clock_t *clock,
5436 bool *has_reduced_clock,
5437 intel_clock_t *reduced_clock)
5438{
5439 struct drm_device *dev = crtc->dev;
5440 struct drm_i915_private *dev_priv = dev->dev_private;
5441 struct intel_encoder *intel_encoder;
5442 int refclk;
5443 const intel_limit_t *limit;
5444 bool ret, is_sdvo = false, is_tv = false, is_lvds = false;
5445
5446 for_each_encoder_on_crtc(dev, crtc, intel_encoder) {
5447 switch (intel_encoder->type) {
5448 case INTEL_OUTPUT_LVDS:
5449 is_lvds = true;
5450 break;
5451 case INTEL_OUTPUT_SDVO:
5452 case INTEL_OUTPUT_HDMI:
5453 is_sdvo = true;
5454 if (intel_encoder->needs_tv_clock)
5455 is_tv = true;
5456 break;
5457 case INTEL_OUTPUT_TVOUT:
5458 is_tv = true;
5459 break;
5460 }
5461 }
5462
5463 refclk = ironlake_get_refclk(crtc);
5464
5465 /*
5466 * Returns a set of divisors for the desired target clock with the given
5467 * refclk, or FALSE. The returned values represent the clock equation:
5468 * reflck * (5 * (m1 + 2) + (m2 + 2)) / (n + 2) / p1 / p2.
5469 */
5470 limit = intel_limit(crtc, refclk);
5471 ret = limit->find_pll(limit, crtc, adjusted_mode->clock, refclk, NULL,
5472 clock);
5473 if (!ret)
5474 return false;
5475
5476 if (is_lvds && dev_priv->lvds_downclock_avail) {
5477 /*
5478 * Ensure we match the reduced clock's P to the target clock.
5479 * If the clocks don't match, we can't switch the display clock
5480 * by using the FP0/FP1. In such case we will disable the LVDS
5481 * downclock feature.
5482 */
5483 *has_reduced_clock = limit->find_pll(limit, crtc,
5484 dev_priv->lvds_downclock,
5485 refclk,
5486 clock,
5487 reduced_clock);
5488 }
5489
5490 if (is_sdvo && is_tv)
Daniel Vetterf47709a2013-03-28 10:42:02 +01005491 i9xx_adjust_sdvo_tv_clock(to_intel_crtc(crtc));
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03005492
5493 return true;
5494}
5495
Daniel Vetter01a415f2012-10-27 15:58:40 +02005496static void cpt_enable_fdi_bc_bifurcation(struct drm_device *dev)
5497{
5498 struct drm_i915_private *dev_priv = dev->dev_private;
5499 uint32_t temp;
5500
5501 temp = I915_READ(SOUTH_CHICKEN1);
5502 if (temp & FDI_BC_BIFURCATION_SELECT)
5503 return;
5504
5505 WARN_ON(I915_READ(FDI_RX_CTL(PIPE_B)) & FDI_RX_ENABLE);
5506 WARN_ON(I915_READ(FDI_RX_CTL(PIPE_C)) & FDI_RX_ENABLE);
5507
5508 temp |= FDI_BC_BIFURCATION_SELECT;
5509 DRM_DEBUG_KMS("enabling fdi C rx\n");
5510 I915_WRITE(SOUTH_CHICKEN1, temp);
5511 POSTING_READ(SOUTH_CHICKEN1);
5512}
5513
Daniel Vetterebfd86f2013-04-19 11:24:44 +02005514static void ivybridge_update_fdi_bc_bifurcation(struct intel_crtc *intel_crtc)
5515{
5516 struct drm_device *dev = intel_crtc->base.dev;
5517 struct drm_i915_private *dev_priv = dev->dev_private;
5518
5519 switch (intel_crtc->pipe) {
5520 case PIPE_A:
5521 break;
5522 case PIPE_B:
5523 if (intel_crtc->config.fdi_lanes > 2)
5524 WARN_ON(I915_READ(SOUTH_CHICKEN1) & FDI_BC_BIFURCATION_SELECT);
5525 else
5526 cpt_enable_fdi_bc_bifurcation(dev);
5527
5528 break;
5529 case PIPE_C:
Daniel Vetter01a415f2012-10-27 15:58:40 +02005530 cpt_enable_fdi_bc_bifurcation(dev);
5531
Daniel Vetterebfd86f2013-04-19 11:24:44 +02005532 break;
Daniel Vetter01a415f2012-10-27 15:58:40 +02005533 default:
5534 BUG();
5535 }
5536}
5537
Paulo Zanonid4b19312012-11-29 11:29:32 -02005538int ironlake_get_lanes_required(int target_clock, int link_bw, int bpp)
5539{
5540 /*
5541 * Account for spread spectrum to avoid
5542 * oversubscribing the link. Max center spread
5543 * is 2.5%; use 5% for safety's sake.
5544 */
5545 u32 bps = target_clock * bpp * 21 / 20;
5546 return bps / (link_bw * 8) + 1;
5547}
5548
Daniel Vetter6cf86a52013-04-02 23:38:10 +02005549void intel_pch_transcoder_set_m_n(struct intel_crtc *crtc,
5550 struct intel_link_m_n *m_n)
5551{
5552 struct drm_device *dev = crtc->base.dev;
5553 struct drm_i915_private *dev_priv = dev->dev_private;
5554 int pipe = crtc->pipe;
5555
5556 I915_WRITE(TRANSDATA_M1(pipe), TU_SIZE(m_n->tu) | m_n->gmch_m);
5557 I915_WRITE(TRANSDATA_N1(pipe), m_n->gmch_n);
5558 I915_WRITE(TRANSDPLINK_M1(pipe), m_n->link_m);
5559 I915_WRITE(TRANSDPLINK_N1(pipe), m_n->link_n);
5560}
5561
5562void intel_cpu_transcoder_set_m_n(struct intel_crtc *crtc,
5563 struct intel_link_m_n *m_n)
5564{
5565 struct drm_device *dev = crtc->base.dev;
5566 struct drm_i915_private *dev_priv = dev->dev_private;
5567 int pipe = crtc->pipe;
Daniel Vetter3b117c82013-04-17 20:15:07 +02005568 enum transcoder transcoder = crtc->config.cpu_transcoder;
Daniel Vetter6cf86a52013-04-02 23:38:10 +02005569
5570 if (INTEL_INFO(dev)->gen >= 5) {
5571 I915_WRITE(PIPE_DATA_M1(transcoder), TU_SIZE(m_n->tu) | m_n->gmch_m);
5572 I915_WRITE(PIPE_DATA_N1(transcoder), m_n->gmch_n);
5573 I915_WRITE(PIPE_LINK_M1(transcoder), m_n->link_m);
5574 I915_WRITE(PIPE_LINK_N1(transcoder), m_n->link_n);
5575 } else {
5576 I915_WRITE(PIPE_GMCH_DATA_M(pipe), TU_SIZE(m_n->tu) | m_n->gmch_m);
5577 I915_WRITE(PIPE_GMCH_DATA_N(pipe), m_n->gmch_n);
5578 I915_WRITE(PIPE_DP_LINK_M(pipe), m_n->link_m);
5579 I915_WRITE(PIPE_DP_LINK_N(pipe), m_n->link_n);
5580 }
5581}
5582
Daniel Vetter7429e9d2013-04-20 17:19:46 +02005583static bool ironlake_needs_fb_cb_tune(struct dpll *dpll, int factor)
5584{
5585 return i9xx_dpll_compute_m(dpll) < factor * dpll->n;
5586}
5587
Paulo Zanonide13a2e2012-09-20 18:36:05 -03005588static uint32_t ironlake_compute_dpll(struct intel_crtc *intel_crtc,
Daniel Vetter7429e9d2013-04-20 17:19:46 +02005589 u32 *fp,
Daniel Vetter9a7c7892013-04-04 22:20:34 +02005590 intel_clock_t *reduced_clock, u32 *fp2)
Paulo Zanonide13a2e2012-09-20 18:36:05 -03005591{
5592 struct drm_crtc *crtc = &intel_crtc->base;
5593 struct drm_device *dev = crtc->dev;
5594 struct drm_i915_private *dev_priv = dev->dev_private;
5595 struct intel_encoder *intel_encoder;
5596 uint32_t dpll;
Daniel Vetter6cc5f342013-03-27 00:44:53 +01005597 int factor, num_connectors = 0;
Paulo Zanonide13a2e2012-09-20 18:36:05 -03005598 bool is_lvds = false, is_sdvo = false, is_tv = false;
Paulo Zanonide13a2e2012-09-20 18:36:05 -03005599
5600 for_each_encoder_on_crtc(dev, crtc, intel_encoder) {
5601 switch (intel_encoder->type) {
5602 case INTEL_OUTPUT_LVDS:
5603 is_lvds = true;
5604 break;
5605 case INTEL_OUTPUT_SDVO:
5606 case INTEL_OUTPUT_HDMI:
5607 is_sdvo = true;
5608 if (intel_encoder->needs_tv_clock)
5609 is_tv = true;
5610 break;
5611 case INTEL_OUTPUT_TVOUT:
5612 is_tv = true;
5613 break;
Paulo Zanonide13a2e2012-09-20 18:36:05 -03005614 }
5615
5616 num_connectors++;
5617 }
Jesse Barnes79e53942008-11-07 14:24:08 -08005618
Chris Wilsonc1858122010-12-03 21:35:48 +00005619 /* Enable autotuning of the PLL clock (if permissible) */
Eric Anholt8febb292011-03-30 13:01:07 -07005620 factor = 21;
5621 if (is_lvds) {
5622 if ((intel_panel_use_ssc(dev_priv) &&
5623 dev_priv->lvds_ssc_freq == 100) ||
Daniel Vetterf0b44052013-04-04 22:20:33 +02005624 (HAS_PCH_IBX(dev) && intel_is_dual_link_lvds(dev)))
Eric Anholt8febb292011-03-30 13:01:07 -07005625 factor = 25;
5626 } else if (is_sdvo && is_tv)
5627 factor = 20;
Chris Wilsonc1858122010-12-03 21:35:48 +00005628
Daniel Vetter7429e9d2013-04-20 17:19:46 +02005629 if (ironlake_needs_fb_cb_tune(&intel_crtc->config.dpll, factor))
Daniel Vetter7d0ac5b2013-04-04 22:20:32 +02005630 *fp |= FP_CB_TUNE;
Chris Wilsonc1858122010-12-03 21:35:48 +00005631
Daniel Vetter9a7c7892013-04-04 22:20:34 +02005632 if (fp2 && (reduced_clock->m < factor * reduced_clock->n))
5633 *fp2 |= FP_CB_TUNE;
5634
Chris Wilson5eddb702010-09-11 13:48:45 +01005635 dpll = 0;
Zhenyu Wang2c072452009-06-05 15:38:42 +08005636
Eric Anholta07d6782011-03-30 13:01:08 -07005637 if (is_lvds)
5638 dpll |= DPLLB_MODE_LVDS;
5639 else
5640 dpll |= DPLLB_MODE_DAC_SERIAL;
Daniel Vetter198a037f2013-04-19 11:14:37 +02005641
5642 if (intel_crtc->config.pixel_multiplier > 1) {
5643 dpll |= (intel_crtc->config.pixel_multiplier - 1)
5644 << PLL_REF_SDVO_HDMI_MULTIPLIER_SHIFT;
Eric Anholta07d6782011-03-30 13:01:08 -07005645 }
Daniel Vetter198a037f2013-04-19 11:14:37 +02005646
5647 if (is_sdvo)
5648 dpll |= DPLL_DVO_HIGH_SPEED;
Daniel Vetter9566e9a2013-04-19 11:14:36 +02005649 if (intel_crtc->config.has_dp_encoder)
Eric Anholta07d6782011-03-30 13:01:08 -07005650 dpll |= DPLL_DVO_HIGH_SPEED;
Jesse Barnes79e53942008-11-07 14:24:08 -08005651
Eric Anholta07d6782011-03-30 13:01:08 -07005652 /* compute bitmask from p1 value */
Daniel Vetter7429e9d2013-04-20 17:19:46 +02005653 dpll |= (1 << (intel_crtc->config.dpll.p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT;
Eric Anholta07d6782011-03-30 13:01:08 -07005654 /* also FPA1 */
Daniel Vetter7429e9d2013-04-20 17:19:46 +02005655 dpll |= (1 << (intel_crtc->config.dpll.p1 - 1)) << DPLL_FPA1_P1_POST_DIV_SHIFT;
Eric Anholta07d6782011-03-30 13:01:08 -07005656
Daniel Vetter7429e9d2013-04-20 17:19:46 +02005657 switch (intel_crtc->config.dpll.p2) {
Eric Anholta07d6782011-03-30 13:01:08 -07005658 case 5:
5659 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_5;
5660 break;
5661 case 7:
5662 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_7;
5663 break;
5664 case 10:
5665 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_10;
5666 break;
5667 case 14:
5668 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_14;
5669 break;
Jesse Barnes79e53942008-11-07 14:24:08 -08005670 }
5671
Kristian Høgsberg43565a02009-02-13 20:56:52 -05005672 if (is_sdvo && is_tv)
5673 dpll |= PLL_REF_INPUT_TVCLKINBC;
5674 else if (is_tv)
Jesse Barnes79e53942008-11-07 14:24:08 -08005675 /* XXX: just matching BIOS for now */
Kristian Høgsberg43565a02009-02-13 20:56:52 -05005676 /* dpll |= PLL_REF_INPUT_TVCLKINBC; */
Jesse Barnes79e53942008-11-07 14:24:08 -08005677 dpll |= 3;
Chris Wilsona7615032011-01-12 17:04:08 +00005678 else if (is_lvds && intel_panel_use_ssc(dev_priv) && num_connectors < 2)
Kristian Høgsberg43565a02009-02-13 20:56:52 -05005679 dpll |= PLLB_REF_INPUT_SPREADSPECTRUMIN;
Jesse Barnes79e53942008-11-07 14:24:08 -08005680 else
5681 dpll |= PLL_REF_INPUT_DREFCLK;
5682
Paulo Zanonide13a2e2012-09-20 18:36:05 -03005683 return dpll;
5684}
5685
Jesse Barnes79e53942008-11-07 14:24:08 -08005686static int ironlake_crtc_mode_set(struct drm_crtc *crtc,
Jesse Barnes79e53942008-11-07 14:24:08 -08005687 int x, int y,
Daniel Vetter94352cf2012-07-05 22:51:56 +02005688 struct drm_framebuffer *fb)
Jesse Barnes79e53942008-11-07 14:24:08 -08005689{
5690 struct drm_device *dev = crtc->dev;
5691 struct drm_i915_private *dev_priv = dev->dev_private;
5692 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01005693 struct drm_display_mode *adjusted_mode =
5694 &intel_crtc->config.adjusted_mode;
5695 struct drm_display_mode *mode = &intel_crtc->config.requested_mode;
Jesse Barnes79e53942008-11-07 14:24:08 -08005696 int pipe = intel_crtc->pipe;
5697 int plane = intel_crtc->plane;
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03005698 int num_connectors = 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08005699 intel_clock_t clock, reduced_clock;
Daniel Vettercbbab5b2013-04-19 11:14:31 +02005700 u32 dpll = 0, fp = 0, fp2 = 0;
Paulo Zanonie2f12b02012-09-20 18:36:06 -03005701 bool ok, has_reduced_clock = false;
Daniel Vetter8b470472013-03-28 10:41:59 +01005702 bool is_lvds = false;
Paulo Zanonif48d8f22012-09-20 18:36:04 -03005703 struct intel_encoder *encoder;
Paulo Zanonide13a2e2012-09-20 18:36:05 -03005704 int ret;
Jesse Barnes79e53942008-11-07 14:24:08 -08005705
5706 for_each_encoder_on_crtc(dev, crtc, encoder) {
5707 switch (encoder->type) {
5708 case INTEL_OUTPUT_LVDS:
5709 is_lvds = true;
5710 break;
Jesse Barnes79e53942008-11-07 14:24:08 -08005711 }
5712
5713 num_connectors++;
5714 }
5715
Paulo Zanoni5dc52982012-10-05 12:05:56 -03005716 WARN(!(HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev)),
5717 "Unexpected PCH type %d\n", INTEL_PCH_TYPE(dev));
5718
Daniel Vetter3b117c82013-04-17 20:15:07 +02005719 intel_crtc->config.cpu_transcoder = pipe;
Daniel Vetter6cf86a52013-04-02 23:38:10 +02005720
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03005721 ok = ironlake_compute_clocks(crtc, adjusted_mode, &clock,
5722 &has_reduced_clock, &reduced_clock);
Jesse Barnes79e53942008-11-07 14:24:08 -08005723 if (!ok) {
5724 DRM_ERROR("Couldn't find PLL settings for mode!\n");
5725 return -EINVAL;
5726 }
Daniel Vetterf47709a2013-03-28 10:42:02 +01005727 /* Compat-code for transition, will disappear. */
5728 if (!intel_crtc->config.clock_set) {
5729 intel_crtc->config.dpll.n = clock.n;
5730 intel_crtc->config.dpll.m1 = clock.m1;
5731 intel_crtc->config.dpll.m2 = clock.m2;
5732 intel_crtc->config.dpll.p1 = clock.p1;
5733 intel_crtc->config.dpll.p2 = clock.p2;
5734 }
Jesse Barnes79e53942008-11-07 14:24:08 -08005735
5736 /* Ensure that the cursor is valid for the new mode before changing... */
5737 intel_crtc_update_cursor(crtc, true);
5738
Ville Syrjälä84f44ce2013-04-17 17:48:49 +03005739 DRM_DEBUG_KMS("Mode for pipe %c:\n", pipe_name(pipe));
Jesse Barnes79e53942008-11-07 14:24:08 -08005740 drm_mode_debug_printmodeline(mode);
5741
Paulo Zanoni5dc52982012-10-05 12:05:56 -03005742 /* CPU eDP is the only output that doesn't need a PCH PLL of its own. */
Daniel Vetter8b470472013-03-28 10:41:59 +01005743 if (intel_crtc->config.has_pch_encoder) {
Jesse Barnesee7b9f92012-04-20 17:11:53 +01005744 struct intel_pch_pll *pll;
Chris Wilson5eddb702010-09-11 13:48:45 +01005745
Daniel Vetter7429e9d2013-04-20 17:19:46 +02005746 fp = i9xx_dpll_compute_fp(&intel_crtc->config.dpll);
Daniel Vettercbbab5b2013-04-19 11:14:31 +02005747 if (has_reduced_clock)
Daniel Vetter7429e9d2013-04-20 17:19:46 +02005748 fp2 = i9xx_dpll_compute_fp(&reduced_clock);
Daniel Vettercbbab5b2013-04-19 11:14:31 +02005749
Daniel Vetter7429e9d2013-04-20 17:19:46 +02005750 dpll = ironlake_compute_dpll(intel_crtc,
Daniel Vettercbbab5b2013-04-19 11:14:31 +02005751 &fp, &reduced_clock,
5752 has_reduced_clock ? &fp2 : NULL);
5753
Jesse Barnesee7b9f92012-04-20 17:11:53 +01005754 pll = intel_get_pch_pll(intel_crtc, dpll, fp);
5755 if (pll == NULL) {
Ville Syrjälä84f44ce2013-04-17 17:48:49 +03005756 DRM_DEBUG_DRIVER("failed to find PLL for pipe %c\n",
5757 pipe_name(pipe));
Jesse Barnes4b645f12011-10-12 09:51:31 -07005758 return -EINVAL;
5759 }
Jesse Barnesee7b9f92012-04-20 17:11:53 +01005760 } else
5761 intel_put_pch_pll(intel_crtc);
Jesse Barnes79e53942008-11-07 14:24:08 -08005762
Daniel Vetter03afc4a2013-04-02 23:42:31 +02005763 if (intel_crtc->config.has_dp_encoder)
5764 intel_dp_set_m_n(intel_crtc);
Jesse Barnes79e53942008-11-07 14:24:08 -08005765
Daniel Vetterdafd2262012-11-26 17:22:07 +01005766 for_each_encoder_on_crtc(dev, crtc, encoder)
5767 if (encoder->pre_pll_enable)
5768 encoder->pre_pll_enable(encoder);
Jesse Barnes79e53942008-11-07 14:24:08 -08005769
Jesse Barnesee7b9f92012-04-20 17:11:53 +01005770 if (intel_crtc->pch_pll) {
5771 I915_WRITE(intel_crtc->pch_pll->pll_reg, dpll);
Chris Wilson5eddb702010-09-11 13:48:45 +01005772
Zhenyu Wang32f9d652009-07-24 01:00:32 +08005773 /* Wait for the clocks to stabilize. */
Jesse Barnesee7b9f92012-04-20 17:11:53 +01005774 POSTING_READ(intel_crtc->pch_pll->pll_reg);
Zhenyu Wang32f9d652009-07-24 01:00:32 +08005775 udelay(150);
5776
Eric Anholt8febb292011-03-30 13:01:07 -07005777 /* The pixel multiplier can only be updated once the
5778 * DPLL is enabled and the clocks are stable.
5779 *
5780 * So write it again.
5781 */
Jesse Barnesee7b9f92012-04-20 17:11:53 +01005782 I915_WRITE(intel_crtc->pch_pll->pll_reg, dpll);
Jesse Barnes79e53942008-11-07 14:24:08 -08005783 }
Jesse Barnes79e53942008-11-07 14:24:08 -08005784
Chris Wilson5eddb702010-09-11 13:48:45 +01005785 intel_crtc->lowfreq_avail = false;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01005786 if (intel_crtc->pch_pll) {
Jesse Barnes4b645f12011-10-12 09:51:31 -07005787 if (is_lvds && has_reduced_clock && i915_powersave) {
Jesse Barnesee7b9f92012-04-20 17:11:53 +01005788 I915_WRITE(intel_crtc->pch_pll->fp1_reg, fp2);
Jesse Barnes4b645f12011-10-12 09:51:31 -07005789 intel_crtc->lowfreq_avail = true;
Jesse Barnes4b645f12011-10-12 09:51:31 -07005790 } else {
Jesse Barnesee7b9f92012-04-20 17:11:53 +01005791 I915_WRITE(intel_crtc->pch_pll->fp1_reg, fp);
Jesse Barnes652c3932009-08-17 13:31:43 -07005792 }
5793 }
5794
Paulo Zanonib0e77b92012-10-01 18:10:53 -03005795 intel_set_pipe_timings(intel_crtc, mode, adjusted_mode);
Krzysztof Halasa734b4152010-05-25 18:41:46 +02005796
Daniel Vetterca3a0ff2013-02-14 16:54:22 +01005797 if (intel_crtc->config.has_pch_encoder) {
Daniel Vetterca3a0ff2013-02-14 16:54:22 +01005798 intel_cpu_transcoder_set_m_n(intel_crtc,
5799 &intel_crtc->config.fdi_m_n);
5800 }
Chris Wilson5eddb702010-09-11 13:48:45 +01005801
Daniel Vetterebfd86f2013-04-19 11:24:44 +02005802 if (IS_IVYBRIDGE(dev))
5803 ivybridge_update_fdi_bc_bifurcation(intel_crtc);
Zhenyu Wang2c072452009-06-05 15:38:42 +08005804
Daniel Vetter6ff93602013-04-19 11:24:36 +02005805 ironlake_set_pipeconf(crtc);
Jesse Barnes79e53942008-11-07 14:24:08 -08005806
Paulo Zanonia1f9e772012-09-12 10:06:32 -03005807 /* Set up the display plane register */
5808 I915_WRITE(DSPCNTR(plane), DISPPLANE_GAMMA_ENABLE);
Jesse Barnesb24e7172011-01-04 15:09:30 -08005809 POSTING_READ(DSPCNTR(plane));
Jesse Barnes79e53942008-11-07 14:24:08 -08005810
Daniel Vetter94352cf2012-07-05 22:51:56 +02005811 ret = intel_pipe_set_base(crtc, x, y, fb);
Shaohua Li7662c8b2009-06-26 11:23:55 +08005812
5813 intel_update_watermarks(dev);
5814
Eugeni Dodonov1f8eeab2012-05-09 15:37:24 -03005815 intel_update_linetime_watermarks(dev, pipe, adjusted_mode);
5816
Daniel Vetter1857e1d2013-04-29 19:34:16 +02005817 return ret;
Jesse Barnes79e53942008-11-07 14:24:08 -08005818}
5819
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01005820static bool ironlake_get_pipe_config(struct intel_crtc *crtc,
5821 struct intel_crtc_config *pipe_config)
5822{
5823 struct drm_device *dev = crtc->base.dev;
5824 struct drm_i915_private *dev_priv = dev->dev_private;
5825 uint32_t tmp;
5826
5827 tmp = I915_READ(PIPECONF(crtc->pipe));
5828 if (!(tmp & PIPECONF_ENABLE))
5829 return false;
5830
Daniel Vetter627eb5a2013-04-29 19:33:42 +02005831 if (I915_READ(TRANSCONF(crtc->pipe)) & TRANS_ENABLE) {
Daniel Vetter88adfff2013-03-28 10:42:01 +01005832 pipe_config->has_pch_encoder = true;
5833
Daniel Vetter627eb5a2013-04-29 19:33:42 +02005834 tmp = I915_READ(FDI_RX_CTL(crtc->pipe));
5835 pipe_config->fdi_lanes = ((FDI_DP_PORT_WIDTH_MASK & tmp) >>
5836 FDI_DP_PORT_WIDTH_SHIFT) + 1;
5837 }
5838
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01005839 return true;
5840}
5841
Daniel Vetterd6dd9eb2013-01-29 16:35:20 -02005842static void haswell_modeset_global_resources(struct drm_device *dev)
5843{
5844 struct drm_i915_private *dev_priv = dev->dev_private;
5845 bool enable = false;
5846 struct intel_crtc *crtc;
5847 struct intel_encoder *encoder;
5848
5849 list_for_each_entry(crtc, &dev->mode_config.crtc_list, base.head) {
5850 if (crtc->pipe != PIPE_A && crtc->base.enabled)
5851 enable = true;
5852 /* XXX: Should check for edp transcoder here, but thanks to init
5853 * sequence that's not yet available. Just in case desktop eDP
5854 * on PORT D is possible on haswell, too. */
Jesse Barnesb074cec2013-04-25 12:55:02 -07005855 /* Even the eDP panel fitter is outside the always-on well. */
5856 if (I915_READ(PF_WIN_SZ(crtc->pipe)))
5857 enable = true;
Daniel Vetterd6dd9eb2013-01-29 16:35:20 -02005858 }
5859
5860 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
5861 base.head) {
5862 if (encoder->type != INTEL_OUTPUT_EDP &&
5863 encoder->connectors_active)
5864 enable = true;
5865 }
5866
Daniel Vetterd6dd9eb2013-01-29 16:35:20 -02005867 intel_set_power_well(dev, enable);
5868}
5869
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -03005870static int haswell_crtc_mode_set(struct drm_crtc *crtc,
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -03005871 int x, int y,
5872 struct drm_framebuffer *fb)
5873{
5874 struct drm_device *dev = crtc->dev;
5875 struct drm_i915_private *dev_priv = dev->dev_private;
5876 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01005877 struct drm_display_mode *adjusted_mode =
5878 &intel_crtc->config.adjusted_mode;
5879 struct drm_display_mode *mode = &intel_crtc->config.requested_mode;
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -03005880 int pipe = intel_crtc->pipe;
5881 int plane = intel_crtc->plane;
5882 int num_connectors = 0;
Daniel Vetter8b470472013-03-28 10:41:59 +01005883 bool is_cpu_edp = false;
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -03005884 struct intel_encoder *encoder;
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -03005885 int ret;
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -03005886
5887 for_each_encoder_on_crtc(dev, crtc, encoder) {
5888 switch (encoder->type) {
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -03005889 case INTEL_OUTPUT_EDP:
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -03005890 if (!intel_encoder_is_pch_edp(&encoder->base))
5891 is_cpu_edp = true;
5892 break;
5893 }
5894
5895 num_connectors++;
5896 }
5897
Daniel Vetterbba21812013-03-22 10:53:40 +01005898 if (is_cpu_edp)
Daniel Vetter3b117c82013-04-17 20:15:07 +02005899 intel_crtc->config.cpu_transcoder = TRANSCODER_EDP;
Daniel Vetterbba21812013-03-22 10:53:40 +01005900 else
Daniel Vetter3b117c82013-04-17 20:15:07 +02005901 intel_crtc->config.cpu_transcoder = pipe;
Daniel Vetterbba21812013-03-22 10:53:40 +01005902
Paulo Zanoni5dc52982012-10-05 12:05:56 -03005903 /* We are not sure yet this won't happen. */
5904 WARN(!HAS_PCH_LPT(dev), "Unexpected PCH type %d\n",
5905 INTEL_PCH_TYPE(dev));
5906
5907 WARN(num_connectors != 1, "%d connectors attached to pipe %c\n",
5908 num_connectors, pipe_name(pipe));
5909
Daniel Vetter3b117c82013-04-17 20:15:07 +02005910 WARN_ON(I915_READ(PIPECONF(intel_crtc->config.cpu_transcoder)) &
Paulo Zanoni1ce42922012-10-05 12:06:01 -03005911 (PIPECONF_ENABLE | I965_PIPECONF_ACTIVE));
5912
5913 WARN_ON(I915_READ(DSPCNTR(plane)) & DISPLAY_PLANE_ENABLE);
5914
Paulo Zanoni6441ab52012-10-05 12:05:58 -03005915 if (!intel_ddi_pll_mode_set(crtc, adjusted_mode->clock))
5916 return -EINVAL;
5917
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -03005918 /* Ensure that the cursor is valid for the new mode before changing... */
5919 intel_crtc_update_cursor(crtc, true);
5920
Ville Syrjälä84f44ce2013-04-17 17:48:49 +03005921 DRM_DEBUG_KMS("Mode for pipe %c:\n", pipe_name(pipe));
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -03005922 drm_mode_debug_printmodeline(mode);
5923
Daniel Vetter03afc4a2013-04-02 23:42:31 +02005924 if (intel_crtc->config.has_dp_encoder)
5925 intel_dp_set_m_n(intel_crtc);
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -03005926
5927 intel_crtc->lowfreq_avail = false;
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -03005928
5929 intel_set_pipe_timings(intel_crtc, mode, adjusted_mode);
5930
Daniel Vetterca3a0ff2013-02-14 16:54:22 +01005931 if (intel_crtc->config.has_pch_encoder) {
Daniel Vetterca3a0ff2013-02-14 16:54:22 +01005932 intel_cpu_transcoder_set_m_n(intel_crtc,
5933 &intel_crtc->config.fdi_m_n);
5934 }
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -03005935
Daniel Vetter6ff93602013-04-19 11:24:36 +02005936 haswell_set_pipeconf(crtc);
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -03005937
Daniel Vetter50f3b012013-03-27 00:44:56 +01005938 intel_set_pipe_csc(crtc);
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02005939
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -03005940 /* Set up the display plane register */
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02005941 I915_WRITE(DSPCNTR(plane), DISPPLANE_GAMMA_ENABLE | DISPPLANE_PIPE_CSC_ENABLE);
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -03005942 POSTING_READ(DSPCNTR(plane));
5943
5944 ret = intel_pipe_set_base(crtc, x, y, fb);
5945
5946 intel_update_watermarks(dev);
5947
5948 intel_update_linetime_watermarks(dev, pipe, adjusted_mode);
5949
Jesse Barnes79e53942008-11-07 14:24:08 -08005950 return ret;
5951}
5952
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01005953static bool haswell_get_pipe_config(struct intel_crtc *crtc,
5954 struct intel_crtc_config *pipe_config)
5955{
5956 struct drm_device *dev = crtc->base.dev;
5957 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanoni2bfce952013-04-18 16:35:40 -03005958 enum transcoder cpu_transcoder = crtc->config.cpu_transcoder;
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01005959 uint32_t tmp;
5960
Paulo Zanoni2bfce952013-04-18 16:35:40 -03005961 if (!intel_using_power_well(dev_priv->dev) &&
5962 cpu_transcoder != TRANSCODER_EDP)
5963 return false;
5964
5965 tmp = I915_READ(PIPECONF(cpu_transcoder));
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01005966 if (!(tmp & PIPECONF_ENABLE))
5967 return false;
5968
Daniel Vetter88adfff2013-03-28 10:42:01 +01005969 /*
Paulo Zanonif196e6b2013-04-18 16:35:41 -03005970 * Haswell has only FDI/PCH transcoder A. It is which is connected to
Daniel Vetter88adfff2013-03-28 10:42:01 +01005971 * DDI E. So just check whether this pipe is wired to DDI E and whether
5972 * the PCH transcoder is on.
5973 */
Paulo Zanonif196e6b2013-04-18 16:35:41 -03005974 tmp = I915_READ(TRANS_DDI_FUNC_CTL(cpu_transcoder));
Daniel Vetter88adfff2013-03-28 10:42:01 +01005975 if ((tmp & TRANS_DDI_PORT_MASK) == TRANS_DDI_SELECT_PORT(PORT_E) &&
Daniel Vetter627eb5a2013-04-29 19:33:42 +02005976 I915_READ(TRANSCONF(PIPE_A)) & TRANS_ENABLE) {
Daniel Vetter88adfff2013-03-28 10:42:01 +01005977 pipe_config->has_pch_encoder = true;
5978
Daniel Vetter627eb5a2013-04-29 19:33:42 +02005979 tmp = I915_READ(FDI_RX_CTL(PIPE_A));
5980 pipe_config->fdi_lanes = ((FDI_DP_PORT_WIDTH_MASK & tmp) >>
5981 FDI_DP_PORT_WIDTH_SHIFT) + 1;
5982 }
5983
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01005984 return true;
5985}
5986
Eric Anholtf564048e2011-03-30 13:01:02 -07005987static int intel_crtc_mode_set(struct drm_crtc *crtc,
Eric Anholtf564048e2011-03-30 13:01:02 -07005988 int x, int y,
Daniel Vetter94352cf2012-07-05 22:51:56 +02005989 struct drm_framebuffer *fb)
Eric Anholtf564048e2011-03-30 13:01:02 -07005990{
5991 struct drm_device *dev = crtc->dev;
5992 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter9256aa12012-10-31 19:26:13 +01005993 struct drm_encoder_helper_funcs *encoder_funcs;
5994 struct intel_encoder *encoder;
Eric Anholt0b701d22011-03-30 13:01:03 -07005995 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01005996 struct drm_display_mode *adjusted_mode =
5997 &intel_crtc->config.adjusted_mode;
5998 struct drm_display_mode *mode = &intel_crtc->config.requested_mode;
Eric Anholt0b701d22011-03-30 13:01:03 -07005999 int pipe = intel_crtc->pipe;
Eric Anholtf564048e2011-03-30 13:01:02 -07006000 int ret;
6001
Eric Anholt0b701d22011-03-30 13:01:03 -07006002 drm_vblank_pre_modeset(dev, pipe);
6003
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01006004 ret = dev_priv->display.crtc_mode_set(crtc, x, y, fb);
6005
Jesse Barnes79e53942008-11-07 14:24:08 -08006006 drm_vblank_post_modeset(dev, pipe);
6007
Daniel Vetter9256aa12012-10-31 19:26:13 +01006008 if (ret != 0)
6009 return ret;
6010
6011 for_each_encoder_on_crtc(dev, crtc, encoder) {
6012 DRM_DEBUG_KMS("[ENCODER:%d:%s] set [MODE:%d:%s]\n",
6013 encoder->base.base.id,
6014 drm_get_encoder_name(&encoder->base),
6015 mode->base.id, mode->name);
Daniel Vetter6cc5f342013-03-27 00:44:53 +01006016 if (encoder->mode_set) {
6017 encoder->mode_set(encoder);
6018 } else {
6019 encoder_funcs = encoder->base.helper_private;
6020 encoder_funcs->mode_set(&encoder->base, mode, adjusted_mode);
6021 }
Daniel Vetter9256aa12012-10-31 19:26:13 +01006022 }
6023
6024 return 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08006025}
6026
Wu Fengguang3a9627f2011-12-09 20:42:19 +08006027static bool intel_eld_uptodate(struct drm_connector *connector,
6028 int reg_eldv, uint32_t bits_eldv,
6029 int reg_elda, uint32_t bits_elda,
6030 int reg_edid)
6031{
6032 struct drm_i915_private *dev_priv = connector->dev->dev_private;
6033 uint8_t *eld = connector->eld;
6034 uint32_t i;
6035
6036 i = I915_READ(reg_eldv);
6037 i &= bits_eldv;
6038
6039 if (!eld[0])
6040 return !i;
6041
6042 if (!i)
6043 return false;
6044
6045 i = I915_READ(reg_elda);
6046 i &= ~bits_elda;
6047 I915_WRITE(reg_elda, i);
6048
6049 for (i = 0; i < eld[2]; i++)
6050 if (I915_READ(reg_edid) != *((uint32_t *)eld + i))
6051 return false;
6052
6053 return true;
6054}
6055
Wu Fengguange0dac652011-09-05 14:25:34 +08006056static void g4x_write_eld(struct drm_connector *connector,
6057 struct drm_crtc *crtc)
6058{
6059 struct drm_i915_private *dev_priv = connector->dev->dev_private;
6060 uint8_t *eld = connector->eld;
6061 uint32_t eldv;
6062 uint32_t len;
6063 uint32_t i;
6064
6065 i = I915_READ(G4X_AUD_VID_DID);
6066
6067 if (i == INTEL_AUDIO_DEVBLC || i == INTEL_AUDIO_DEVCL)
6068 eldv = G4X_ELDV_DEVCL_DEVBLC;
6069 else
6070 eldv = G4X_ELDV_DEVCTG;
6071
Wu Fengguang3a9627f2011-12-09 20:42:19 +08006072 if (intel_eld_uptodate(connector,
6073 G4X_AUD_CNTL_ST, eldv,
6074 G4X_AUD_CNTL_ST, G4X_ELD_ADDR,
6075 G4X_HDMIW_HDMIEDID))
6076 return;
6077
Wu Fengguange0dac652011-09-05 14:25:34 +08006078 i = I915_READ(G4X_AUD_CNTL_ST);
6079 i &= ~(eldv | G4X_ELD_ADDR);
6080 len = (i >> 9) & 0x1f; /* ELD buffer size */
6081 I915_WRITE(G4X_AUD_CNTL_ST, i);
6082
6083 if (!eld[0])
6084 return;
6085
6086 len = min_t(uint8_t, eld[2], len);
6087 DRM_DEBUG_DRIVER("ELD size %d\n", len);
6088 for (i = 0; i < len; i++)
6089 I915_WRITE(G4X_HDMIW_HDMIEDID, *((uint32_t *)eld + i));
6090
6091 i = I915_READ(G4X_AUD_CNTL_ST);
6092 i |= eldv;
6093 I915_WRITE(G4X_AUD_CNTL_ST, i);
6094}
6095
Wang Xingchao83358c852012-08-16 22:43:37 +08006096static void haswell_write_eld(struct drm_connector *connector,
6097 struct drm_crtc *crtc)
6098{
6099 struct drm_i915_private *dev_priv = connector->dev->dev_private;
6100 uint8_t *eld = connector->eld;
6101 struct drm_device *dev = crtc->dev;
Wang Xingchao7b9f35a2013-01-22 23:25:25 +08006102 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Wang Xingchao83358c852012-08-16 22:43:37 +08006103 uint32_t eldv;
6104 uint32_t i;
6105 int len;
6106 int pipe = to_intel_crtc(crtc)->pipe;
6107 int tmp;
6108
6109 int hdmiw_hdmiedid = HSW_AUD_EDID_DATA(pipe);
6110 int aud_cntl_st = HSW_AUD_DIP_ELD_CTRL(pipe);
6111 int aud_config = HSW_AUD_CFG(pipe);
6112 int aud_cntrl_st2 = HSW_AUD_PIN_ELD_CP_VLD;
6113
6114
6115 DRM_DEBUG_DRIVER("HDMI: Haswell Audio initialize....\n");
6116
6117 /* Audio output enable */
6118 DRM_DEBUG_DRIVER("HDMI audio: enable codec\n");
6119 tmp = I915_READ(aud_cntrl_st2);
6120 tmp |= (AUDIO_OUTPUT_ENABLE_A << (pipe * 4));
6121 I915_WRITE(aud_cntrl_st2, tmp);
6122
6123 /* Wait for 1 vertical blank */
6124 intel_wait_for_vblank(dev, pipe);
6125
6126 /* Set ELD valid state */
6127 tmp = I915_READ(aud_cntrl_st2);
6128 DRM_DEBUG_DRIVER("HDMI audio: pin eld vld status=0x%8x\n", tmp);
6129 tmp |= (AUDIO_ELD_VALID_A << (pipe * 4));
6130 I915_WRITE(aud_cntrl_st2, tmp);
6131 tmp = I915_READ(aud_cntrl_st2);
6132 DRM_DEBUG_DRIVER("HDMI audio: eld vld status=0x%8x\n", tmp);
6133
6134 /* Enable HDMI mode */
6135 tmp = I915_READ(aud_config);
6136 DRM_DEBUG_DRIVER("HDMI audio: audio conf: 0x%8x\n", tmp);
6137 /* clear N_programing_enable and N_value_index */
6138 tmp &= ~(AUD_CONFIG_N_VALUE_INDEX | AUD_CONFIG_N_PROG_ENABLE);
6139 I915_WRITE(aud_config, tmp);
6140
6141 DRM_DEBUG_DRIVER("ELD on pipe %c\n", pipe_name(pipe));
6142
6143 eldv = AUDIO_ELD_VALID_A << (pipe * 4);
Wang Xingchao7b9f35a2013-01-22 23:25:25 +08006144 intel_crtc->eld_vld = true;
Wang Xingchao83358c852012-08-16 22:43:37 +08006145
6146 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_DISPLAYPORT)) {
6147 DRM_DEBUG_DRIVER("ELD: DisplayPort detected\n");
6148 eld[5] |= (1 << 2); /* Conn_Type, 0x1 = DisplayPort */
6149 I915_WRITE(aud_config, AUD_CONFIG_N_VALUE_INDEX); /* 0x1 = DP */
6150 } else
6151 I915_WRITE(aud_config, 0);
6152
6153 if (intel_eld_uptodate(connector,
6154 aud_cntrl_st2, eldv,
6155 aud_cntl_st, IBX_ELD_ADDRESS,
6156 hdmiw_hdmiedid))
6157 return;
6158
6159 i = I915_READ(aud_cntrl_st2);
6160 i &= ~eldv;
6161 I915_WRITE(aud_cntrl_st2, i);
6162
6163 if (!eld[0])
6164 return;
6165
6166 i = I915_READ(aud_cntl_st);
6167 i &= ~IBX_ELD_ADDRESS;
6168 I915_WRITE(aud_cntl_st, i);
6169 i = (i >> 29) & DIP_PORT_SEL_MASK; /* DIP_Port_Select, 0x1 = PortB */
6170 DRM_DEBUG_DRIVER("port num:%d\n", i);
6171
6172 len = min_t(uint8_t, eld[2], 21); /* 84 bytes of hw ELD buffer */
6173 DRM_DEBUG_DRIVER("ELD size %d\n", len);
6174 for (i = 0; i < len; i++)
6175 I915_WRITE(hdmiw_hdmiedid, *((uint32_t *)eld + i));
6176
6177 i = I915_READ(aud_cntrl_st2);
6178 i |= eldv;
6179 I915_WRITE(aud_cntrl_st2, i);
6180
6181}
6182
Wu Fengguange0dac652011-09-05 14:25:34 +08006183static void ironlake_write_eld(struct drm_connector *connector,
6184 struct drm_crtc *crtc)
6185{
6186 struct drm_i915_private *dev_priv = connector->dev->dev_private;
6187 uint8_t *eld = connector->eld;
6188 uint32_t eldv;
6189 uint32_t i;
6190 int len;
6191 int hdmiw_hdmiedid;
Wu Fengguangb6daa022012-01-06 14:41:31 -06006192 int aud_config;
Wu Fengguange0dac652011-09-05 14:25:34 +08006193 int aud_cntl_st;
6194 int aud_cntrl_st2;
Wang Xingchao9b138a82012-08-09 16:52:18 +08006195 int pipe = to_intel_crtc(crtc)->pipe;
Wu Fengguange0dac652011-09-05 14:25:34 +08006196
Wu Fengguangb3f33cb2011-12-09 20:42:17 +08006197 if (HAS_PCH_IBX(connector->dev)) {
Wang Xingchao9b138a82012-08-09 16:52:18 +08006198 hdmiw_hdmiedid = IBX_HDMIW_HDMIEDID(pipe);
6199 aud_config = IBX_AUD_CFG(pipe);
6200 aud_cntl_st = IBX_AUD_CNTL_ST(pipe);
Wu Fengguang1202b4c62011-12-09 20:42:18 +08006201 aud_cntrl_st2 = IBX_AUD_CNTL_ST2;
Wu Fengguange0dac652011-09-05 14:25:34 +08006202 } else {
Wang Xingchao9b138a82012-08-09 16:52:18 +08006203 hdmiw_hdmiedid = CPT_HDMIW_HDMIEDID(pipe);
6204 aud_config = CPT_AUD_CFG(pipe);
6205 aud_cntl_st = CPT_AUD_CNTL_ST(pipe);
Wu Fengguang1202b4c62011-12-09 20:42:18 +08006206 aud_cntrl_st2 = CPT_AUD_CNTRL_ST2;
Wu Fengguange0dac652011-09-05 14:25:34 +08006207 }
6208
Wang Xingchao9b138a82012-08-09 16:52:18 +08006209 DRM_DEBUG_DRIVER("ELD on pipe %c\n", pipe_name(pipe));
Wu Fengguange0dac652011-09-05 14:25:34 +08006210
6211 i = I915_READ(aud_cntl_st);
Wang Xingchao9b138a82012-08-09 16:52:18 +08006212 i = (i >> 29) & DIP_PORT_SEL_MASK; /* DIP_Port_Select, 0x1 = PortB */
Wu Fengguange0dac652011-09-05 14:25:34 +08006213 if (!i) {
6214 DRM_DEBUG_DRIVER("Audio directed to unknown port\n");
6215 /* operate blindly on all ports */
Wu Fengguang1202b4c62011-12-09 20:42:18 +08006216 eldv = IBX_ELD_VALIDB;
6217 eldv |= IBX_ELD_VALIDB << 4;
6218 eldv |= IBX_ELD_VALIDB << 8;
Wu Fengguange0dac652011-09-05 14:25:34 +08006219 } else {
Ville Syrjälä2582a852013-04-17 17:48:47 +03006220 DRM_DEBUG_DRIVER("ELD on port %c\n", port_name(i));
Wu Fengguang1202b4c62011-12-09 20:42:18 +08006221 eldv = IBX_ELD_VALIDB << ((i - 1) * 4);
Wu Fengguange0dac652011-09-05 14:25:34 +08006222 }
6223
Wu Fengguang3a9627f2011-12-09 20:42:19 +08006224 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_DISPLAYPORT)) {
6225 DRM_DEBUG_DRIVER("ELD: DisplayPort detected\n");
6226 eld[5] |= (1 << 2); /* Conn_Type, 0x1 = DisplayPort */
Wu Fengguangb6daa022012-01-06 14:41:31 -06006227 I915_WRITE(aud_config, AUD_CONFIG_N_VALUE_INDEX); /* 0x1 = DP */
6228 } else
6229 I915_WRITE(aud_config, 0);
Wu Fengguang3a9627f2011-12-09 20:42:19 +08006230
6231 if (intel_eld_uptodate(connector,
6232 aud_cntrl_st2, eldv,
6233 aud_cntl_st, IBX_ELD_ADDRESS,
6234 hdmiw_hdmiedid))
6235 return;
6236
Wu Fengguange0dac652011-09-05 14:25:34 +08006237 i = I915_READ(aud_cntrl_st2);
6238 i &= ~eldv;
6239 I915_WRITE(aud_cntrl_st2, i);
6240
6241 if (!eld[0])
6242 return;
6243
Wu Fengguange0dac652011-09-05 14:25:34 +08006244 i = I915_READ(aud_cntl_st);
Wu Fengguang1202b4c62011-12-09 20:42:18 +08006245 i &= ~IBX_ELD_ADDRESS;
Wu Fengguange0dac652011-09-05 14:25:34 +08006246 I915_WRITE(aud_cntl_st, i);
6247
6248 len = min_t(uint8_t, eld[2], 21); /* 84 bytes of hw ELD buffer */
6249 DRM_DEBUG_DRIVER("ELD size %d\n", len);
6250 for (i = 0; i < len; i++)
6251 I915_WRITE(hdmiw_hdmiedid, *((uint32_t *)eld + i));
6252
6253 i = I915_READ(aud_cntrl_st2);
6254 i |= eldv;
6255 I915_WRITE(aud_cntrl_st2, i);
6256}
6257
6258void intel_write_eld(struct drm_encoder *encoder,
6259 struct drm_display_mode *mode)
6260{
6261 struct drm_crtc *crtc = encoder->crtc;
6262 struct drm_connector *connector;
6263 struct drm_device *dev = encoder->dev;
6264 struct drm_i915_private *dev_priv = dev->dev_private;
6265
6266 connector = drm_select_eld(encoder, mode);
6267 if (!connector)
6268 return;
6269
6270 DRM_DEBUG_DRIVER("ELD on [CONNECTOR:%d:%s], [ENCODER:%d:%s]\n",
6271 connector->base.id,
6272 drm_get_connector_name(connector),
6273 connector->encoder->base.id,
6274 drm_get_encoder_name(connector->encoder));
6275
6276 connector->eld[6] = drm_av_sync_delay(connector, mode) / 2;
6277
6278 if (dev_priv->display.write_eld)
6279 dev_priv->display.write_eld(connector, crtc);
6280}
6281
Jesse Barnes79e53942008-11-07 14:24:08 -08006282/** Loads the palette/gamma unit for the CRTC with the prepared values */
6283void intel_crtc_load_lut(struct drm_crtc *crtc)
6284{
6285 struct drm_device *dev = crtc->dev;
6286 struct drm_i915_private *dev_priv = dev->dev_private;
6287 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08006288 int palreg = PALETTE(intel_crtc->pipe);
Jesse Barnes79e53942008-11-07 14:24:08 -08006289 int i;
6290
6291 /* The clocks have to be on to load the palette. */
Alban Browaeysaed3f092012-02-24 17:12:45 +00006292 if (!crtc->enabled || !intel_crtc->active)
Jesse Barnes79e53942008-11-07 14:24:08 -08006293 return;
6294
Adam Jacksonf2b115e2009-12-03 17:14:42 -05006295 /* use legacy palette for Ironlake */
Eric Anholtbad720f2009-10-22 16:11:14 -07006296 if (HAS_PCH_SPLIT(dev))
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08006297 palreg = LGC_PALETTE(intel_crtc->pipe);
Zhenyu Wang2c072452009-06-05 15:38:42 +08006298
Jesse Barnes79e53942008-11-07 14:24:08 -08006299 for (i = 0; i < 256; i++) {
6300 I915_WRITE(palreg + 4 * i,
6301 (intel_crtc->lut_r[i] << 16) |
6302 (intel_crtc->lut_g[i] << 8) |
6303 intel_crtc->lut_b[i]);
6304 }
6305}
6306
Chris Wilson560b85b2010-08-07 11:01:38 +01006307static void i845_update_cursor(struct drm_crtc *crtc, u32 base)
6308{
6309 struct drm_device *dev = crtc->dev;
6310 struct drm_i915_private *dev_priv = dev->dev_private;
6311 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
6312 bool visible = base != 0;
6313 u32 cntl;
6314
6315 if (intel_crtc->cursor_visible == visible)
6316 return;
6317
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08006318 cntl = I915_READ(_CURACNTR);
Chris Wilson560b85b2010-08-07 11:01:38 +01006319 if (visible) {
6320 /* On these chipsets we can only modify the base whilst
6321 * the cursor is disabled.
6322 */
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08006323 I915_WRITE(_CURABASE, base);
Chris Wilson560b85b2010-08-07 11:01:38 +01006324
6325 cntl &= ~(CURSOR_FORMAT_MASK);
6326 /* XXX width must be 64, stride 256 => 0x00 << 28 */
6327 cntl |= CURSOR_ENABLE |
6328 CURSOR_GAMMA_ENABLE |
6329 CURSOR_FORMAT_ARGB;
6330 } else
6331 cntl &= ~(CURSOR_ENABLE | CURSOR_GAMMA_ENABLE);
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08006332 I915_WRITE(_CURACNTR, cntl);
Chris Wilson560b85b2010-08-07 11:01:38 +01006333
6334 intel_crtc->cursor_visible = visible;
6335}
6336
6337static void i9xx_update_cursor(struct drm_crtc *crtc, u32 base)
6338{
6339 struct drm_device *dev = crtc->dev;
6340 struct drm_i915_private *dev_priv = dev->dev_private;
6341 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
6342 int pipe = intel_crtc->pipe;
6343 bool visible = base != 0;
6344
6345 if (intel_crtc->cursor_visible != visible) {
Jesse Barnes548f2452011-02-17 10:40:53 -08006346 uint32_t cntl = I915_READ(CURCNTR(pipe));
Chris Wilson560b85b2010-08-07 11:01:38 +01006347 if (base) {
6348 cntl &= ~(CURSOR_MODE | MCURSOR_PIPE_SELECT);
6349 cntl |= CURSOR_MODE_64_ARGB_AX | MCURSOR_GAMMA_ENABLE;
6350 cntl |= pipe << 28; /* Connect to correct pipe */
6351 } else {
6352 cntl &= ~(CURSOR_MODE | MCURSOR_GAMMA_ENABLE);
6353 cntl |= CURSOR_MODE_DISABLE;
6354 }
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08006355 I915_WRITE(CURCNTR(pipe), cntl);
Chris Wilson560b85b2010-08-07 11:01:38 +01006356
6357 intel_crtc->cursor_visible = visible;
6358 }
6359 /* and commit changes on next vblank */
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08006360 I915_WRITE(CURBASE(pipe), base);
Chris Wilson560b85b2010-08-07 11:01:38 +01006361}
6362
Jesse Barnes65a21cd2011-10-12 11:10:21 -07006363static void ivb_update_cursor(struct drm_crtc *crtc, u32 base)
6364{
6365 struct drm_device *dev = crtc->dev;
6366 struct drm_i915_private *dev_priv = dev->dev_private;
6367 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
6368 int pipe = intel_crtc->pipe;
6369 bool visible = base != 0;
6370
6371 if (intel_crtc->cursor_visible != visible) {
6372 uint32_t cntl = I915_READ(CURCNTR_IVB(pipe));
6373 if (base) {
6374 cntl &= ~CURSOR_MODE;
6375 cntl |= CURSOR_MODE_64_ARGB_AX | MCURSOR_GAMMA_ENABLE;
6376 } else {
6377 cntl &= ~(CURSOR_MODE | MCURSOR_GAMMA_ENABLE);
6378 cntl |= CURSOR_MODE_DISABLE;
6379 }
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02006380 if (IS_HASWELL(dev))
6381 cntl |= CURSOR_PIPE_CSC_ENABLE;
Jesse Barnes65a21cd2011-10-12 11:10:21 -07006382 I915_WRITE(CURCNTR_IVB(pipe), cntl);
6383
6384 intel_crtc->cursor_visible = visible;
6385 }
6386 /* and commit changes on next vblank */
6387 I915_WRITE(CURBASE_IVB(pipe), base);
6388}
6389
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01006390/* If no-part of the cursor is visible on the framebuffer, then the GPU may hang... */
Chris Wilson6b383a72010-09-13 13:54:26 +01006391static void intel_crtc_update_cursor(struct drm_crtc *crtc,
6392 bool on)
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01006393{
6394 struct drm_device *dev = crtc->dev;
6395 struct drm_i915_private *dev_priv = dev->dev_private;
6396 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
6397 int pipe = intel_crtc->pipe;
6398 int x = intel_crtc->cursor_x;
6399 int y = intel_crtc->cursor_y;
Chris Wilson560b85b2010-08-07 11:01:38 +01006400 u32 base, pos;
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01006401 bool visible;
6402
6403 pos = 0;
6404
Chris Wilson6b383a72010-09-13 13:54:26 +01006405 if (on && crtc->enabled && crtc->fb) {
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01006406 base = intel_crtc->cursor_addr;
6407 if (x > (int) crtc->fb->width)
6408 base = 0;
6409
6410 if (y > (int) crtc->fb->height)
6411 base = 0;
6412 } else
6413 base = 0;
6414
6415 if (x < 0) {
6416 if (x + intel_crtc->cursor_width < 0)
6417 base = 0;
6418
6419 pos |= CURSOR_POS_SIGN << CURSOR_X_SHIFT;
6420 x = -x;
6421 }
6422 pos |= x << CURSOR_X_SHIFT;
6423
6424 if (y < 0) {
6425 if (y + intel_crtc->cursor_height < 0)
6426 base = 0;
6427
6428 pos |= CURSOR_POS_SIGN << CURSOR_Y_SHIFT;
6429 y = -y;
6430 }
6431 pos |= y << CURSOR_Y_SHIFT;
6432
6433 visible = base != 0;
Chris Wilson560b85b2010-08-07 11:01:38 +01006434 if (!visible && !intel_crtc->cursor_visible)
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01006435 return;
6436
Eugeni Dodonov0cd83aa2012-04-13 17:08:48 -03006437 if (IS_IVYBRIDGE(dev) || IS_HASWELL(dev)) {
Jesse Barnes65a21cd2011-10-12 11:10:21 -07006438 I915_WRITE(CURPOS_IVB(pipe), pos);
6439 ivb_update_cursor(crtc, base);
6440 } else {
6441 I915_WRITE(CURPOS(pipe), pos);
6442 if (IS_845G(dev) || IS_I865G(dev))
6443 i845_update_cursor(crtc, base);
6444 else
6445 i9xx_update_cursor(crtc, base);
6446 }
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01006447}
6448
Jesse Barnes79e53942008-11-07 14:24:08 -08006449static int intel_crtc_cursor_set(struct drm_crtc *crtc,
Chris Wilson05394f32010-11-08 19:18:58 +00006450 struct drm_file *file,
Jesse Barnes79e53942008-11-07 14:24:08 -08006451 uint32_t handle,
6452 uint32_t width, uint32_t height)
6453{
6454 struct drm_device *dev = crtc->dev;
6455 struct drm_i915_private *dev_priv = dev->dev_private;
6456 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Chris Wilson05394f32010-11-08 19:18:58 +00006457 struct drm_i915_gem_object *obj;
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01006458 uint32_t addr;
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05006459 int ret;
Jesse Barnes79e53942008-11-07 14:24:08 -08006460
Jesse Barnes79e53942008-11-07 14:24:08 -08006461 /* if we want to turn off the cursor ignore width and height */
6462 if (!handle) {
Zhao Yakui28c97732009-10-09 11:39:41 +08006463 DRM_DEBUG_KMS("cursor off\n");
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05006464 addr = 0;
Chris Wilson05394f32010-11-08 19:18:58 +00006465 obj = NULL;
Pierre Willenbrock50044172009-02-23 10:12:15 +10006466 mutex_lock(&dev->struct_mutex);
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05006467 goto finish;
Jesse Barnes79e53942008-11-07 14:24:08 -08006468 }
6469
6470 /* Currently we only support 64x64 cursors */
6471 if (width != 64 || height != 64) {
6472 DRM_ERROR("we currently only support 64x64 cursors\n");
6473 return -EINVAL;
6474 }
6475
Chris Wilson05394f32010-11-08 19:18:58 +00006476 obj = to_intel_bo(drm_gem_object_lookup(dev, file, handle));
Chris Wilsonc8725222011-02-19 11:31:06 +00006477 if (&obj->base == NULL)
Jesse Barnes79e53942008-11-07 14:24:08 -08006478 return -ENOENT;
6479
Chris Wilson05394f32010-11-08 19:18:58 +00006480 if (obj->base.size < width * height * 4) {
Jesse Barnes79e53942008-11-07 14:24:08 -08006481 DRM_ERROR("buffer is to small\n");
Dave Airlie34b8686e2009-01-15 14:03:07 +10006482 ret = -ENOMEM;
6483 goto fail;
Jesse Barnes79e53942008-11-07 14:24:08 -08006484 }
6485
Dave Airlie71acb5e2008-12-30 20:31:46 +10006486 /* we only need to pin inside GTT if cursor is non-phy */
Kristian Høgsberg7f9872e2009-02-13 20:56:49 -05006487 mutex_lock(&dev->struct_mutex);
Kristian Høgsbergb295d1b2009-12-16 15:16:17 -05006488 if (!dev_priv->info->cursor_needs_physical) {
Chris Wilson693db182013-03-05 14:52:39 +00006489 unsigned alignment;
6490
Chris Wilsond9e86c02010-11-10 16:40:20 +00006491 if (obj->tiling_mode) {
6492 DRM_ERROR("cursor cannot be tiled\n");
6493 ret = -EINVAL;
6494 goto fail_locked;
6495 }
6496
Chris Wilson693db182013-03-05 14:52:39 +00006497 /* Note that the w/a also requires 2 PTE of padding following
6498 * the bo. We currently fill all unused PTE with the shadow
6499 * page and so we should always have valid PTE following the
6500 * cursor preventing the VT-d warning.
6501 */
6502 alignment = 0;
6503 if (need_vtd_wa(dev))
6504 alignment = 64*1024;
6505
6506 ret = i915_gem_object_pin_to_display_plane(obj, alignment, NULL);
Chris Wilsone7b526b2010-06-02 08:30:48 +01006507 if (ret) {
6508 DRM_ERROR("failed to move cursor bo into the GTT\n");
Chris Wilson2da3b9b2011-04-14 09:41:17 +01006509 goto fail_locked;
Chris Wilsone7b526b2010-06-02 08:30:48 +01006510 }
6511
Chris Wilsond9e86c02010-11-10 16:40:20 +00006512 ret = i915_gem_object_put_fence(obj);
6513 if (ret) {
Chris Wilson2da3b9b2011-04-14 09:41:17 +01006514 DRM_ERROR("failed to release fence for cursor");
Chris Wilsond9e86c02010-11-10 16:40:20 +00006515 goto fail_unpin;
6516 }
6517
Chris Wilson05394f32010-11-08 19:18:58 +00006518 addr = obj->gtt_offset;
Dave Airlie71acb5e2008-12-30 20:31:46 +10006519 } else {
Chris Wilson6eeefaf2010-08-07 11:01:39 +01006520 int align = IS_I830(dev) ? 16 * 1024 : 256;
Chris Wilson05394f32010-11-08 19:18:58 +00006521 ret = i915_gem_attach_phys_object(dev, obj,
Chris Wilson6eeefaf2010-08-07 11:01:39 +01006522 (intel_crtc->pipe == 0) ? I915_GEM_PHYS_CURSOR_0 : I915_GEM_PHYS_CURSOR_1,
6523 align);
Dave Airlie71acb5e2008-12-30 20:31:46 +10006524 if (ret) {
6525 DRM_ERROR("failed to attach phys object\n");
Kristian Høgsberg7f9872e2009-02-13 20:56:49 -05006526 goto fail_locked;
Dave Airlie71acb5e2008-12-30 20:31:46 +10006527 }
Chris Wilson05394f32010-11-08 19:18:58 +00006528 addr = obj->phys_obj->handle->busaddr;
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05006529 }
6530
Chris Wilsona6c45cf2010-09-17 00:32:17 +01006531 if (IS_GEN2(dev))
Jesse Barnes14b60392009-05-20 16:47:08 -04006532 I915_WRITE(CURSIZE, (height << 12) | width);
6533
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05006534 finish:
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05006535 if (intel_crtc->cursor_bo) {
Kristian Høgsbergb295d1b2009-12-16 15:16:17 -05006536 if (dev_priv->info->cursor_needs_physical) {
Chris Wilson05394f32010-11-08 19:18:58 +00006537 if (intel_crtc->cursor_bo != obj)
Dave Airlie71acb5e2008-12-30 20:31:46 +10006538 i915_gem_detach_phys_object(dev, intel_crtc->cursor_bo);
6539 } else
6540 i915_gem_object_unpin(intel_crtc->cursor_bo);
Chris Wilson05394f32010-11-08 19:18:58 +00006541 drm_gem_object_unreference(&intel_crtc->cursor_bo->base);
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05006542 }
Jesse Barnes80824002009-09-10 15:28:06 -07006543
Kristian Høgsberg7f9872e2009-02-13 20:56:49 -05006544 mutex_unlock(&dev->struct_mutex);
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05006545
6546 intel_crtc->cursor_addr = addr;
Chris Wilson05394f32010-11-08 19:18:58 +00006547 intel_crtc->cursor_bo = obj;
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01006548 intel_crtc->cursor_width = width;
6549 intel_crtc->cursor_height = height;
6550
Chris Wilson6b383a72010-09-13 13:54:26 +01006551 intel_crtc_update_cursor(crtc, true);
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05006552
Jesse Barnes79e53942008-11-07 14:24:08 -08006553 return 0;
Chris Wilsone7b526b2010-06-02 08:30:48 +01006554fail_unpin:
Chris Wilson05394f32010-11-08 19:18:58 +00006555 i915_gem_object_unpin(obj);
Kristian Høgsberg7f9872e2009-02-13 20:56:49 -05006556fail_locked:
Dave Airlie34b8686e2009-01-15 14:03:07 +10006557 mutex_unlock(&dev->struct_mutex);
Luca Barbieribc9025b2010-02-09 05:49:12 +00006558fail:
Chris Wilson05394f32010-11-08 19:18:58 +00006559 drm_gem_object_unreference_unlocked(&obj->base);
Dave Airlie34b8686e2009-01-15 14:03:07 +10006560 return ret;
Jesse Barnes79e53942008-11-07 14:24:08 -08006561}
6562
6563static int intel_crtc_cursor_move(struct drm_crtc *crtc, int x, int y)
6564{
Jesse Barnes79e53942008-11-07 14:24:08 -08006565 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Jesse Barnes79e53942008-11-07 14:24:08 -08006566
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01006567 intel_crtc->cursor_x = x;
6568 intel_crtc->cursor_y = y;
Jesse Barnes652c3932009-08-17 13:31:43 -07006569
Chris Wilson6b383a72010-09-13 13:54:26 +01006570 intel_crtc_update_cursor(crtc, true);
Jesse Barnes79e53942008-11-07 14:24:08 -08006571
6572 return 0;
6573}
6574
6575/** Sets the color ramps on behalf of RandR */
6576void intel_crtc_fb_gamma_set(struct drm_crtc *crtc, u16 red, u16 green,
6577 u16 blue, int regno)
6578{
6579 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
6580
6581 intel_crtc->lut_r[regno] = red >> 8;
6582 intel_crtc->lut_g[regno] = green >> 8;
6583 intel_crtc->lut_b[regno] = blue >> 8;
6584}
6585
Dave Airlieb8c00ac2009-10-06 13:54:01 +10006586void intel_crtc_fb_gamma_get(struct drm_crtc *crtc, u16 *red, u16 *green,
6587 u16 *blue, int regno)
6588{
6589 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
6590
6591 *red = intel_crtc->lut_r[regno] << 8;
6592 *green = intel_crtc->lut_g[regno] << 8;
6593 *blue = intel_crtc->lut_b[regno] << 8;
6594}
6595
Jesse Barnes79e53942008-11-07 14:24:08 -08006596static void intel_crtc_gamma_set(struct drm_crtc *crtc, u16 *red, u16 *green,
James Simmons72034252010-08-03 01:33:19 +01006597 u16 *blue, uint32_t start, uint32_t size)
Jesse Barnes79e53942008-11-07 14:24:08 -08006598{
James Simmons72034252010-08-03 01:33:19 +01006599 int end = (start + size > 256) ? 256 : start + size, i;
Jesse Barnes79e53942008-11-07 14:24:08 -08006600 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Jesse Barnes79e53942008-11-07 14:24:08 -08006601
James Simmons72034252010-08-03 01:33:19 +01006602 for (i = start; i < end; i++) {
Jesse Barnes79e53942008-11-07 14:24:08 -08006603 intel_crtc->lut_r[i] = red[i] >> 8;
6604 intel_crtc->lut_g[i] = green[i] >> 8;
6605 intel_crtc->lut_b[i] = blue[i] >> 8;
6606 }
6607
6608 intel_crtc_load_lut(crtc);
6609}
6610
Jesse Barnes79e53942008-11-07 14:24:08 -08006611/* VESA 640x480x72Hz mode to set on the pipe */
6612static struct drm_display_mode load_detect_mode = {
6613 DRM_MODE("640x480", DRM_MODE_TYPE_DEFAULT, 31500, 640, 664,
6614 704, 832, 0, 480, 489, 491, 520, 0, DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC),
6615};
6616
Chris Wilsond2dff872011-04-19 08:36:26 +01006617static struct drm_framebuffer *
6618intel_framebuffer_create(struct drm_device *dev,
Jesse Barnes308e5bc2011-11-14 14:51:28 -08006619 struct drm_mode_fb_cmd2 *mode_cmd,
Chris Wilsond2dff872011-04-19 08:36:26 +01006620 struct drm_i915_gem_object *obj)
6621{
6622 struct intel_framebuffer *intel_fb;
6623 int ret;
6624
6625 intel_fb = kzalloc(sizeof(*intel_fb), GFP_KERNEL);
6626 if (!intel_fb) {
6627 drm_gem_object_unreference_unlocked(&obj->base);
6628 return ERR_PTR(-ENOMEM);
6629 }
6630
6631 ret = intel_framebuffer_init(dev, intel_fb, mode_cmd, obj);
6632 if (ret) {
6633 drm_gem_object_unreference_unlocked(&obj->base);
6634 kfree(intel_fb);
6635 return ERR_PTR(ret);
6636 }
6637
6638 return &intel_fb->base;
6639}
6640
6641static u32
6642intel_framebuffer_pitch_for_width(int width, int bpp)
6643{
6644 u32 pitch = DIV_ROUND_UP(width * bpp, 8);
6645 return ALIGN(pitch, 64);
6646}
6647
6648static u32
6649intel_framebuffer_size_for_mode(struct drm_display_mode *mode, int bpp)
6650{
6651 u32 pitch = intel_framebuffer_pitch_for_width(mode->hdisplay, bpp);
6652 return ALIGN(pitch * mode->vdisplay, PAGE_SIZE);
6653}
6654
6655static struct drm_framebuffer *
6656intel_framebuffer_create_for_mode(struct drm_device *dev,
6657 struct drm_display_mode *mode,
6658 int depth, int bpp)
6659{
6660 struct drm_i915_gem_object *obj;
Chris Wilson0fed39b2012-11-05 22:25:07 +00006661 struct drm_mode_fb_cmd2 mode_cmd = { 0 };
Chris Wilsond2dff872011-04-19 08:36:26 +01006662
6663 obj = i915_gem_alloc_object(dev,
6664 intel_framebuffer_size_for_mode(mode, bpp));
6665 if (obj == NULL)
6666 return ERR_PTR(-ENOMEM);
6667
6668 mode_cmd.width = mode->hdisplay;
6669 mode_cmd.height = mode->vdisplay;
Jesse Barnes308e5bc2011-11-14 14:51:28 -08006670 mode_cmd.pitches[0] = intel_framebuffer_pitch_for_width(mode_cmd.width,
6671 bpp);
Dave Airlie5ca0c342012-02-23 15:33:40 +00006672 mode_cmd.pixel_format = drm_mode_legacy_fb_format(bpp, depth);
Chris Wilsond2dff872011-04-19 08:36:26 +01006673
6674 return intel_framebuffer_create(dev, &mode_cmd, obj);
6675}
6676
6677static struct drm_framebuffer *
6678mode_fits_in_fbdev(struct drm_device *dev,
6679 struct drm_display_mode *mode)
6680{
6681 struct drm_i915_private *dev_priv = dev->dev_private;
6682 struct drm_i915_gem_object *obj;
6683 struct drm_framebuffer *fb;
6684
6685 if (dev_priv->fbdev == NULL)
6686 return NULL;
6687
6688 obj = dev_priv->fbdev->ifb.obj;
6689 if (obj == NULL)
6690 return NULL;
6691
6692 fb = &dev_priv->fbdev->ifb.base;
Ville Syrjälä01f2c772011-12-20 00:06:49 +02006693 if (fb->pitches[0] < intel_framebuffer_pitch_for_width(mode->hdisplay,
6694 fb->bits_per_pixel))
Chris Wilsond2dff872011-04-19 08:36:26 +01006695 return NULL;
6696
Ville Syrjälä01f2c772011-12-20 00:06:49 +02006697 if (obj->base.size < mode->vdisplay * fb->pitches[0])
Chris Wilsond2dff872011-04-19 08:36:26 +01006698 return NULL;
6699
6700 return fb;
6701}
6702
Daniel Vetterd2434ab2012-08-12 21:20:10 +02006703bool intel_get_load_detect_pipe(struct drm_connector *connector,
Chris Wilson71731882011-04-19 23:10:58 +01006704 struct drm_display_mode *mode,
Chris Wilson8261b192011-04-19 23:18:09 +01006705 struct intel_load_detect_pipe *old)
Jesse Barnes79e53942008-11-07 14:24:08 -08006706{
6707 struct intel_crtc *intel_crtc;
Daniel Vetterd2434ab2012-08-12 21:20:10 +02006708 struct intel_encoder *intel_encoder =
6709 intel_attached_encoder(connector);
Jesse Barnes79e53942008-11-07 14:24:08 -08006710 struct drm_crtc *possible_crtc;
Chris Wilson4ef69c72010-09-09 15:14:28 +01006711 struct drm_encoder *encoder = &intel_encoder->base;
Jesse Barnes79e53942008-11-07 14:24:08 -08006712 struct drm_crtc *crtc = NULL;
6713 struct drm_device *dev = encoder->dev;
Daniel Vetter94352cf2012-07-05 22:51:56 +02006714 struct drm_framebuffer *fb;
Jesse Barnes79e53942008-11-07 14:24:08 -08006715 int i = -1;
6716
Chris Wilsond2dff872011-04-19 08:36:26 +01006717 DRM_DEBUG_KMS("[CONNECTOR:%d:%s], [ENCODER:%d:%s]\n",
6718 connector->base.id, drm_get_connector_name(connector),
6719 encoder->base.id, drm_get_encoder_name(encoder));
6720
Jesse Barnes79e53942008-11-07 14:24:08 -08006721 /*
6722 * Algorithm gets a little messy:
Chris Wilson7a5e4802011-04-19 23:21:12 +01006723 *
Jesse Barnes79e53942008-11-07 14:24:08 -08006724 * - if the connector already has an assigned crtc, use it (but make
6725 * sure it's on first)
Chris Wilson7a5e4802011-04-19 23:21:12 +01006726 *
Jesse Barnes79e53942008-11-07 14:24:08 -08006727 * - try to find the first unused crtc that can drive this connector,
6728 * and use that if we find one
Jesse Barnes79e53942008-11-07 14:24:08 -08006729 */
6730
6731 /* See if we already have a CRTC for this connector */
6732 if (encoder->crtc) {
6733 crtc = encoder->crtc;
Chris Wilson8261b192011-04-19 23:18:09 +01006734
Daniel Vetter7b240562012-12-12 00:35:33 +01006735 mutex_lock(&crtc->mutex);
6736
Daniel Vetter24218aa2012-08-12 19:27:11 +02006737 old->dpms_mode = connector->dpms;
Chris Wilson8261b192011-04-19 23:18:09 +01006738 old->load_detect_temp = false;
6739
6740 /* Make sure the crtc and connector are running */
Daniel Vetter24218aa2012-08-12 19:27:11 +02006741 if (connector->dpms != DRM_MODE_DPMS_ON)
6742 connector->funcs->dpms(connector, DRM_MODE_DPMS_ON);
Chris Wilson8261b192011-04-19 23:18:09 +01006743
Chris Wilson71731882011-04-19 23:10:58 +01006744 return true;
Jesse Barnes79e53942008-11-07 14:24:08 -08006745 }
6746
6747 /* Find an unused one (if possible) */
6748 list_for_each_entry(possible_crtc, &dev->mode_config.crtc_list, head) {
6749 i++;
6750 if (!(encoder->possible_crtcs & (1 << i)))
6751 continue;
6752 if (!possible_crtc->enabled) {
6753 crtc = possible_crtc;
6754 break;
6755 }
Jesse Barnes79e53942008-11-07 14:24:08 -08006756 }
6757
6758 /*
6759 * If we didn't find an unused CRTC, don't use any.
6760 */
6761 if (!crtc) {
Chris Wilson71731882011-04-19 23:10:58 +01006762 DRM_DEBUG_KMS("no pipe available for load-detect\n");
6763 return false;
Jesse Barnes79e53942008-11-07 14:24:08 -08006764 }
6765
Daniel Vetter7b240562012-12-12 00:35:33 +01006766 mutex_lock(&crtc->mutex);
Daniel Vetterfc303102012-07-09 10:40:58 +02006767 intel_encoder->new_crtc = to_intel_crtc(crtc);
6768 to_intel_connector(connector)->new_encoder = intel_encoder;
Jesse Barnes79e53942008-11-07 14:24:08 -08006769
6770 intel_crtc = to_intel_crtc(crtc);
Daniel Vetter24218aa2012-08-12 19:27:11 +02006771 old->dpms_mode = connector->dpms;
Chris Wilson8261b192011-04-19 23:18:09 +01006772 old->load_detect_temp = true;
Chris Wilsond2dff872011-04-19 08:36:26 +01006773 old->release_fb = NULL;
Jesse Barnes79e53942008-11-07 14:24:08 -08006774
Chris Wilson64927112011-04-20 07:25:26 +01006775 if (!mode)
6776 mode = &load_detect_mode;
Jesse Barnes79e53942008-11-07 14:24:08 -08006777
Chris Wilsond2dff872011-04-19 08:36:26 +01006778 /* We need a framebuffer large enough to accommodate all accesses
6779 * that the plane may generate whilst we perform load detection.
6780 * We can not rely on the fbcon either being present (we get called
6781 * during its initialisation to detect all boot displays, or it may
6782 * not even exist) or that it is large enough to satisfy the
6783 * requested mode.
6784 */
Daniel Vetter94352cf2012-07-05 22:51:56 +02006785 fb = mode_fits_in_fbdev(dev, mode);
6786 if (fb == NULL) {
Chris Wilsond2dff872011-04-19 08:36:26 +01006787 DRM_DEBUG_KMS("creating tmp fb for load-detection\n");
Daniel Vetter94352cf2012-07-05 22:51:56 +02006788 fb = intel_framebuffer_create_for_mode(dev, mode, 24, 32);
6789 old->release_fb = fb;
Chris Wilsond2dff872011-04-19 08:36:26 +01006790 } else
6791 DRM_DEBUG_KMS("reusing fbdev for load-detection framebuffer\n");
Daniel Vetter94352cf2012-07-05 22:51:56 +02006792 if (IS_ERR(fb)) {
Chris Wilsond2dff872011-04-19 08:36:26 +01006793 DRM_DEBUG_KMS("failed to allocate framebuffer for load-detection\n");
Daniel Vetter7b240562012-12-12 00:35:33 +01006794 mutex_unlock(&crtc->mutex);
Chris Wilson0e8b3d32012-11-05 22:25:08 +00006795 return false;
Jesse Barnes79e53942008-11-07 14:24:08 -08006796 }
Chris Wilsond2dff872011-04-19 08:36:26 +01006797
Chris Wilsonc0c36b942012-12-19 16:08:43 +00006798 if (intel_set_mode(crtc, mode, 0, 0, fb)) {
Chris Wilson64927112011-04-20 07:25:26 +01006799 DRM_DEBUG_KMS("failed to set mode on load-detect pipe\n");
Chris Wilsond2dff872011-04-19 08:36:26 +01006800 if (old->release_fb)
6801 old->release_fb->funcs->destroy(old->release_fb);
Daniel Vetter7b240562012-12-12 00:35:33 +01006802 mutex_unlock(&crtc->mutex);
Chris Wilson0e8b3d32012-11-05 22:25:08 +00006803 return false;
Jesse Barnes79e53942008-11-07 14:24:08 -08006804 }
Chris Wilson71731882011-04-19 23:10:58 +01006805
Jesse Barnes79e53942008-11-07 14:24:08 -08006806 /* let the connector get through one full cycle before testing */
Jesse Barnes9d0498a2010-08-18 13:20:54 -07006807 intel_wait_for_vblank(dev, intel_crtc->pipe);
Chris Wilson71731882011-04-19 23:10:58 +01006808 return true;
Jesse Barnes79e53942008-11-07 14:24:08 -08006809}
6810
Daniel Vetterd2434ab2012-08-12 21:20:10 +02006811void intel_release_load_detect_pipe(struct drm_connector *connector,
Chris Wilson8261b192011-04-19 23:18:09 +01006812 struct intel_load_detect_pipe *old)
Jesse Barnes79e53942008-11-07 14:24:08 -08006813{
Daniel Vetterd2434ab2012-08-12 21:20:10 +02006814 struct intel_encoder *intel_encoder =
6815 intel_attached_encoder(connector);
Chris Wilson4ef69c72010-09-09 15:14:28 +01006816 struct drm_encoder *encoder = &intel_encoder->base;
Daniel Vetter7b240562012-12-12 00:35:33 +01006817 struct drm_crtc *crtc = encoder->crtc;
Jesse Barnes79e53942008-11-07 14:24:08 -08006818
Chris Wilsond2dff872011-04-19 08:36:26 +01006819 DRM_DEBUG_KMS("[CONNECTOR:%d:%s], [ENCODER:%d:%s]\n",
6820 connector->base.id, drm_get_connector_name(connector),
6821 encoder->base.id, drm_get_encoder_name(encoder));
6822
Chris Wilson8261b192011-04-19 23:18:09 +01006823 if (old->load_detect_temp) {
Daniel Vetterfc303102012-07-09 10:40:58 +02006824 to_intel_connector(connector)->new_encoder = NULL;
6825 intel_encoder->new_crtc = NULL;
6826 intel_set_mode(crtc, NULL, 0, 0, NULL);
Chris Wilsond2dff872011-04-19 08:36:26 +01006827
Daniel Vetter36206362012-12-10 20:42:17 +01006828 if (old->release_fb) {
6829 drm_framebuffer_unregister_private(old->release_fb);
6830 drm_framebuffer_unreference(old->release_fb);
6831 }
Chris Wilsond2dff872011-04-19 08:36:26 +01006832
Daniel Vetter67c96402013-01-23 16:25:09 +00006833 mutex_unlock(&crtc->mutex);
Chris Wilson0622a532011-04-21 09:32:11 +01006834 return;
Jesse Barnes79e53942008-11-07 14:24:08 -08006835 }
6836
Eric Anholtc751ce42010-03-25 11:48:48 -07006837 /* Switch crtc and encoder back off if necessary */
Daniel Vetter24218aa2012-08-12 19:27:11 +02006838 if (old->dpms_mode != DRM_MODE_DPMS_ON)
6839 connector->funcs->dpms(connector, old->dpms_mode);
Daniel Vetter7b240562012-12-12 00:35:33 +01006840
6841 mutex_unlock(&crtc->mutex);
Jesse Barnes79e53942008-11-07 14:24:08 -08006842}
6843
6844/* Returns the clock of the currently programmed mode of the given pipe. */
6845static int intel_crtc_clock_get(struct drm_device *dev, struct drm_crtc *crtc)
6846{
6847 struct drm_i915_private *dev_priv = dev->dev_private;
6848 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
6849 int pipe = intel_crtc->pipe;
Jesse Barnes548f2452011-02-17 10:40:53 -08006850 u32 dpll = I915_READ(DPLL(pipe));
Jesse Barnes79e53942008-11-07 14:24:08 -08006851 u32 fp;
6852 intel_clock_t clock;
6853
6854 if ((dpll & DISPLAY_RATE_SELECT_FPA1) == 0)
Chris Wilson39adb7a2011-04-22 22:17:21 +01006855 fp = I915_READ(FP0(pipe));
Jesse Barnes79e53942008-11-07 14:24:08 -08006856 else
Chris Wilson39adb7a2011-04-22 22:17:21 +01006857 fp = I915_READ(FP1(pipe));
Jesse Barnes79e53942008-11-07 14:24:08 -08006858
6859 clock.m1 = (fp & FP_M1_DIV_MASK) >> FP_M1_DIV_SHIFT;
Adam Jacksonf2b115e2009-12-03 17:14:42 -05006860 if (IS_PINEVIEW(dev)) {
6861 clock.n = ffs((fp & FP_N_PINEVIEW_DIV_MASK) >> FP_N_DIV_SHIFT) - 1;
6862 clock.m2 = (fp & FP_M2_PINEVIEW_DIV_MASK) >> FP_M2_DIV_SHIFT;
Shaohua Li21778322009-02-23 15:19:16 +08006863 } else {
6864 clock.n = (fp & FP_N_DIV_MASK) >> FP_N_DIV_SHIFT;
6865 clock.m2 = (fp & FP_M2_DIV_MASK) >> FP_M2_DIV_SHIFT;
6866 }
6867
Chris Wilsona6c45cf2010-09-17 00:32:17 +01006868 if (!IS_GEN2(dev)) {
Adam Jacksonf2b115e2009-12-03 17:14:42 -05006869 if (IS_PINEVIEW(dev))
6870 clock.p1 = ffs((dpll & DPLL_FPA01_P1_POST_DIV_MASK_PINEVIEW) >>
6871 DPLL_FPA01_P1_POST_DIV_SHIFT_PINEVIEW);
Shaohua Li21778322009-02-23 15:19:16 +08006872 else
6873 clock.p1 = ffs((dpll & DPLL_FPA01_P1_POST_DIV_MASK) >>
Jesse Barnes79e53942008-11-07 14:24:08 -08006874 DPLL_FPA01_P1_POST_DIV_SHIFT);
6875
6876 switch (dpll & DPLL_MODE_MASK) {
6877 case DPLLB_MODE_DAC_SERIAL:
6878 clock.p2 = dpll & DPLL_DAC_SERIAL_P2_CLOCK_DIV_5 ?
6879 5 : 10;
6880 break;
6881 case DPLLB_MODE_LVDS:
6882 clock.p2 = dpll & DPLLB_LVDS_P2_CLOCK_DIV_7 ?
6883 7 : 14;
6884 break;
6885 default:
Zhao Yakui28c97732009-10-09 11:39:41 +08006886 DRM_DEBUG_KMS("Unknown DPLL mode %08x in programmed "
Jesse Barnes79e53942008-11-07 14:24:08 -08006887 "mode\n", (int)(dpll & DPLL_MODE_MASK));
6888 return 0;
6889 }
6890
6891 /* XXX: Handle the 100Mhz refclk */
Shaohua Li21778322009-02-23 15:19:16 +08006892 intel_clock(dev, 96000, &clock);
Jesse Barnes79e53942008-11-07 14:24:08 -08006893 } else {
6894 bool is_lvds = (pipe == 1) && (I915_READ(LVDS) & LVDS_PORT_EN);
6895
6896 if (is_lvds) {
6897 clock.p1 = ffs((dpll & DPLL_FPA01_P1_POST_DIV_MASK_I830_LVDS) >>
6898 DPLL_FPA01_P1_POST_DIV_SHIFT);
6899 clock.p2 = 14;
6900
6901 if ((dpll & PLL_REF_INPUT_MASK) ==
6902 PLLB_REF_INPUT_SPREADSPECTRUMIN) {
6903 /* XXX: might not be 66MHz */
Shaohua Li21778322009-02-23 15:19:16 +08006904 intel_clock(dev, 66000, &clock);
Jesse Barnes79e53942008-11-07 14:24:08 -08006905 } else
Shaohua Li21778322009-02-23 15:19:16 +08006906 intel_clock(dev, 48000, &clock);
Jesse Barnes79e53942008-11-07 14:24:08 -08006907 } else {
6908 if (dpll & PLL_P1_DIVIDE_BY_TWO)
6909 clock.p1 = 2;
6910 else {
6911 clock.p1 = ((dpll & DPLL_FPA01_P1_POST_DIV_MASK_I830) >>
6912 DPLL_FPA01_P1_POST_DIV_SHIFT) + 2;
6913 }
6914 if (dpll & PLL_P2_DIVIDE_BY_4)
6915 clock.p2 = 4;
6916 else
6917 clock.p2 = 2;
6918
Shaohua Li21778322009-02-23 15:19:16 +08006919 intel_clock(dev, 48000, &clock);
Jesse Barnes79e53942008-11-07 14:24:08 -08006920 }
6921 }
6922
6923 /* XXX: It would be nice to validate the clocks, but we can't reuse
6924 * i830PllIsValid() because it relies on the xf86_config connector
6925 * configuration being accurate, which it isn't necessarily.
6926 */
6927
6928 return clock.dot;
6929}
6930
6931/** Returns the currently programmed mode of the given pipe. */
6932struct drm_display_mode *intel_crtc_mode_get(struct drm_device *dev,
6933 struct drm_crtc *crtc)
6934{
Jesse Barnes548f2452011-02-17 10:40:53 -08006935 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes79e53942008-11-07 14:24:08 -08006936 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetter3b117c82013-04-17 20:15:07 +02006937 enum transcoder cpu_transcoder = intel_crtc->config.cpu_transcoder;
Jesse Barnes79e53942008-11-07 14:24:08 -08006938 struct drm_display_mode *mode;
Paulo Zanonife2b8f92012-10-23 18:30:02 -02006939 int htot = I915_READ(HTOTAL(cpu_transcoder));
6940 int hsync = I915_READ(HSYNC(cpu_transcoder));
6941 int vtot = I915_READ(VTOTAL(cpu_transcoder));
6942 int vsync = I915_READ(VSYNC(cpu_transcoder));
Jesse Barnes79e53942008-11-07 14:24:08 -08006943
6944 mode = kzalloc(sizeof(*mode), GFP_KERNEL);
6945 if (!mode)
6946 return NULL;
6947
6948 mode->clock = intel_crtc_clock_get(dev, crtc);
6949 mode->hdisplay = (htot & 0xffff) + 1;
6950 mode->htotal = ((htot & 0xffff0000) >> 16) + 1;
6951 mode->hsync_start = (hsync & 0xffff) + 1;
6952 mode->hsync_end = ((hsync & 0xffff0000) >> 16) + 1;
6953 mode->vdisplay = (vtot & 0xffff) + 1;
6954 mode->vtotal = ((vtot & 0xffff0000) >> 16) + 1;
6955 mode->vsync_start = (vsync & 0xffff) + 1;
6956 mode->vsync_end = ((vsync & 0xffff0000) >> 16) + 1;
6957
6958 drm_mode_set_name(mode);
Jesse Barnes79e53942008-11-07 14:24:08 -08006959
6960 return mode;
6961}
6962
Daniel Vetter3dec0092010-08-20 21:40:52 +02006963static void intel_increase_pllclock(struct drm_crtc *crtc)
Jesse Barnes652c3932009-08-17 13:31:43 -07006964{
6965 struct drm_device *dev = crtc->dev;
6966 drm_i915_private_t *dev_priv = dev->dev_private;
6967 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
6968 int pipe = intel_crtc->pipe;
Jesse Barnesdbdc6472010-12-30 09:36:39 -08006969 int dpll_reg = DPLL(pipe);
6970 int dpll;
Jesse Barnes652c3932009-08-17 13:31:43 -07006971
Eric Anholtbad720f2009-10-22 16:11:14 -07006972 if (HAS_PCH_SPLIT(dev))
Jesse Barnes652c3932009-08-17 13:31:43 -07006973 return;
6974
6975 if (!dev_priv->lvds_downclock_avail)
6976 return;
6977
Jesse Barnesdbdc6472010-12-30 09:36:39 -08006978 dpll = I915_READ(dpll_reg);
Jesse Barnes652c3932009-08-17 13:31:43 -07006979 if (!HAS_PIPE_CXSR(dev) && (dpll & DISPLAY_RATE_SELECT_FPA1)) {
Zhao Yakui44d98a62009-10-09 11:39:40 +08006980 DRM_DEBUG_DRIVER("upclocking LVDS\n");
Jesse Barnes652c3932009-08-17 13:31:43 -07006981
Sean Paul8ac5a6d2012-02-13 13:14:51 -05006982 assert_panel_unlocked(dev_priv, pipe);
Jesse Barnes652c3932009-08-17 13:31:43 -07006983
6984 dpll &= ~DISPLAY_RATE_SELECT_FPA1;
6985 I915_WRITE(dpll_reg, dpll);
Jesse Barnes9d0498a2010-08-18 13:20:54 -07006986 intel_wait_for_vblank(dev, pipe);
Jesse Barnesdbdc6472010-12-30 09:36:39 -08006987
Jesse Barnes652c3932009-08-17 13:31:43 -07006988 dpll = I915_READ(dpll_reg);
6989 if (dpll & DISPLAY_RATE_SELECT_FPA1)
Zhao Yakui44d98a62009-10-09 11:39:40 +08006990 DRM_DEBUG_DRIVER("failed to upclock LVDS!\n");
Jesse Barnes652c3932009-08-17 13:31:43 -07006991 }
Jesse Barnes652c3932009-08-17 13:31:43 -07006992}
6993
6994static void intel_decrease_pllclock(struct drm_crtc *crtc)
6995{
6996 struct drm_device *dev = crtc->dev;
6997 drm_i915_private_t *dev_priv = dev->dev_private;
6998 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Jesse Barnes652c3932009-08-17 13:31:43 -07006999
Eric Anholtbad720f2009-10-22 16:11:14 -07007000 if (HAS_PCH_SPLIT(dev))
Jesse Barnes652c3932009-08-17 13:31:43 -07007001 return;
7002
7003 if (!dev_priv->lvds_downclock_avail)
7004 return;
7005
7006 /*
7007 * Since this is called by a timer, we should never get here in
7008 * the manual case.
7009 */
7010 if (!HAS_PIPE_CXSR(dev) && intel_crtc->lowfreq_avail) {
Chris Wilson074b5e12012-05-02 12:07:06 +01007011 int pipe = intel_crtc->pipe;
7012 int dpll_reg = DPLL(pipe);
Daniel Vetterdc257cf2012-05-07 11:30:46 +02007013 int dpll;
Chris Wilson074b5e12012-05-02 12:07:06 +01007014
Zhao Yakui44d98a62009-10-09 11:39:40 +08007015 DRM_DEBUG_DRIVER("downclocking LVDS\n");
Jesse Barnes652c3932009-08-17 13:31:43 -07007016
Sean Paul8ac5a6d2012-02-13 13:14:51 -05007017 assert_panel_unlocked(dev_priv, pipe);
Jesse Barnes652c3932009-08-17 13:31:43 -07007018
Chris Wilson074b5e12012-05-02 12:07:06 +01007019 dpll = I915_READ(dpll_reg);
Jesse Barnes652c3932009-08-17 13:31:43 -07007020 dpll |= DISPLAY_RATE_SELECT_FPA1;
7021 I915_WRITE(dpll_reg, dpll);
Jesse Barnes9d0498a2010-08-18 13:20:54 -07007022 intel_wait_for_vblank(dev, pipe);
Jesse Barnes652c3932009-08-17 13:31:43 -07007023 dpll = I915_READ(dpll_reg);
7024 if (!(dpll & DISPLAY_RATE_SELECT_FPA1))
Zhao Yakui44d98a62009-10-09 11:39:40 +08007025 DRM_DEBUG_DRIVER("failed to downclock LVDS!\n");
Jesse Barnes652c3932009-08-17 13:31:43 -07007026 }
7027
7028}
7029
Chris Wilsonf047e392012-07-21 12:31:41 +01007030void intel_mark_busy(struct drm_device *dev)
Jesse Barnes652c3932009-08-17 13:31:43 -07007031{
Chris Wilsonf047e392012-07-21 12:31:41 +01007032 i915_update_gfx_val(dev->dev_private);
7033}
7034
7035void intel_mark_idle(struct drm_device *dev)
7036{
Chris Wilson725a5b52013-01-08 11:02:57 +00007037 struct drm_crtc *crtc;
7038
7039 if (!i915_powersave)
7040 return;
7041
7042 list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
7043 if (!crtc->fb)
7044 continue;
7045
7046 intel_decrease_pllclock(crtc);
7047 }
Chris Wilsonf047e392012-07-21 12:31:41 +01007048}
7049
7050void intel_mark_fb_busy(struct drm_i915_gem_object *obj)
7051{
7052 struct drm_device *dev = obj->base.dev;
Jesse Barnes652c3932009-08-17 13:31:43 -07007053 struct drm_crtc *crtc;
Jesse Barnes652c3932009-08-17 13:31:43 -07007054
7055 if (!i915_powersave)
7056 return;
7057
Jesse Barnes652c3932009-08-17 13:31:43 -07007058 list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
Jesse Barnes652c3932009-08-17 13:31:43 -07007059 if (!crtc->fb)
7060 continue;
7061
Chris Wilsonf047e392012-07-21 12:31:41 +01007062 if (to_intel_framebuffer(crtc->fb)->obj == obj)
7063 intel_increase_pllclock(crtc);
Jesse Barnes652c3932009-08-17 13:31:43 -07007064 }
Jesse Barnes652c3932009-08-17 13:31:43 -07007065}
7066
Jesse Barnes79e53942008-11-07 14:24:08 -08007067static void intel_crtc_destroy(struct drm_crtc *crtc)
7068{
7069 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetter67e77c52010-08-20 22:26:30 +02007070 struct drm_device *dev = crtc->dev;
7071 struct intel_unpin_work *work;
7072 unsigned long flags;
7073
7074 spin_lock_irqsave(&dev->event_lock, flags);
7075 work = intel_crtc->unpin_work;
7076 intel_crtc->unpin_work = NULL;
7077 spin_unlock_irqrestore(&dev->event_lock, flags);
7078
7079 if (work) {
7080 cancel_work_sync(&work->work);
7081 kfree(work);
7082 }
Jesse Barnes79e53942008-11-07 14:24:08 -08007083
7084 drm_crtc_cleanup(crtc);
Daniel Vetter67e77c52010-08-20 22:26:30 +02007085
Jesse Barnes79e53942008-11-07 14:24:08 -08007086 kfree(intel_crtc);
7087}
7088
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007089static void intel_unpin_work_fn(struct work_struct *__work)
7090{
7091 struct intel_unpin_work *work =
7092 container_of(__work, struct intel_unpin_work, work);
Chris Wilsonb4a98e52012-11-01 09:26:26 +00007093 struct drm_device *dev = work->crtc->dev;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007094
Chris Wilsonb4a98e52012-11-01 09:26:26 +00007095 mutex_lock(&dev->struct_mutex);
Chris Wilson1690e1e2011-12-14 13:57:08 +01007096 intel_unpin_fb_obj(work->old_fb_obj);
Chris Wilson05394f32010-11-08 19:18:58 +00007097 drm_gem_object_unreference(&work->pending_flip_obj->base);
7098 drm_gem_object_unreference(&work->old_fb_obj->base);
Chris Wilsond9e86c02010-11-10 16:40:20 +00007099
Chris Wilsonb4a98e52012-11-01 09:26:26 +00007100 intel_update_fbc(dev);
7101 mutex_unlock(&dev->struct_mutex);
7102
7103 BUG_ON(atomic_read(&to_intel_crtc(work->crtc)->unpin_work_count) == 0);
7104 atomic_dec(&to_intel_crtc(work->crtc)->unpin_work_count);
7105
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007106 kfree(work);
7107}
7108
Jesse Barnes1afe3e92010-03-26 10:35:20 -07007109static void do_intel_finish_page_flip(struct drm_device *dev,
Mario Kleiner49b14a52010-12-09 07:00:07 +01007110 struct drm_crtc *crtc)
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007111{
7112 drm_i915_private_t *dev_priv = dev->dev_private;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007113 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
7114 struct intel_unpin_work *work;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007115 unsigned long flags;
7116
7117 /* Ignore early vblank irqs */
7118 if (intel_crtc == NULL)
7119 return;
7120
7121 spin_lock_irqsave(&dev->event_lock, flags);
7122 work = intel_crtc->unpin_work;
Chris Wilsone7d841c2012-12-03 11:36:30 +00007123
7124 /* Ensure we don't miss a work->pending update ... */
7125 smp_rmb();
7126
7127 if (work == NULL || atomic_read(&work->pending) < INTEL_FLIP_COMPLETE) {
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007128 spin_unlock_irqrestore(&dev->event_lock, flags);
7129 return;
7130 }
7131
Chris Wilsone7d841c2012-12-03 11:36:30 +00007132 /* and that the unpin work is consistent wrt ->pending. */
7133 smp_rmb();
7134
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007135 intel_crtc->unpin_work = NULL;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007136
Rob Clark45a066e2012-10-08 14:50:40 -05007137 if (work->event)
7138 drm_send_vblank_event(dev, intel_crtc->pipe, work->event);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007139
Mario Kleiner0af7e4d2010-12-08 04:07:19 +01007140 drm_vblank_put(dev, intel_crtc->pipe);
7141
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007142 spin_unlock_irqrestore(&dev->event_lock, flags);
7143
Daniel Vetter2c10d572012-12-20 21:24:07 +01007144 wake_up_all(&dev_priv->pending_flip_queue);
Chris Wilsonb4a98e52012-11-01 09:26:26 +00007145
7146 queue_work(dev_priv->wq, &work->work);
Jesse Barnese5510fa2010-07-01 16:48:37 -07007147
7148 trace_i915_flip_complete(intel_crtc->plane, work->pending_flip_obj);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007149}
7150
Jesse Barnes1afe3e92010-03-26 10:35:20 -07007151void intel_finish_page_flip(struct drm_device *dev, int pipe)
7152{
7153 drm_i915_private_t *dev_priv = dev->dev_private;
7154 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
7155
Mario Kleiner49b14a52010-12-09 07:00:07 +01007156 do_intel_finish_page_flip(dev, crtc);
Jesse Barnes1afe3e92010-03-26 10:35:20 -07007157}
7158
7159void intel_finish_page_flip_plane(struct drm_device *dev, int plane)
7160{
7161 drm_i915_private_t *dev_priv = dev->dev_private;
7162 struct drm_crtc *crtc = dev_priv->plane_to_crtc_mapping[plane];
7163
Mario Kleiner49b14a52010-12-09 07:00:07 +01007164 do_intel_finish_page_flip(dev, crtc);
Jesse Barnes1afe3e92010-03-26 10:35:20 -07007165}
7166
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007167void intel_prepare_page_flip(struct drm_device *dev, int plane)
7168{
7169 drm_i915_private_t *dev_priv = dev->dev_private;
7170 struct intel_crtc *intel_crtc =
7171 to_intel_crtc(dev_priv->plane_to_crtc_mapping[plane]);
7172 unsigned long flags;
7173
Chris Wilsone7d841c2012-12-03 11:36:30 +00007174 /* NB: An MMIO update of the plane base pointer will also
7175 * generate a page-flip completion irq, i.e. every modeset
7176 * is also accompanied by a spurious intel_prepare_page_flip().
7177 */
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007178 spin_lock_irqsave(&dev->event_lock, flags);
Chris Wilsone7d841c2012-12-03 11:36:30 +00007179 if (intel_crtc->unpin_work)
7180 atomic_inc_not_zero(&intel_crtc->unpin_work->pending);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007181 spin_unlock_irqrestore(&dev->event_lock, flags);
7182}
7183
Chris Wilsone7d841c2012-12-03 11:36:30 +00007184inline static void intel_mark_page_flip_active(struct intel_crtc *intel_crtc)
7185{
7186 /* Ensure that the work item is consistent when activating it ... */
7187 smp_wmb();
7188 atomic_set(&intel_crtc->unpin_work->pending, INTEL_FLIP_PENDING);
7189 /* and that it is marked active as soon as the irq could fire. */
7190 smp_wmb();
7191}
7192
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007193static int intel_gen2_queue_flip(struct drm_device *dev,
7194 struct drm_crtc *crtc,
7195 struct drm_framebuffer *fb,
7196 struct drm_i915_gem_object *obj)
7197{
7198 struct drm_i915_private *dev_priv = dev->dev_private;
7199 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007200 u32 flip_mask;
Daniel Vetter6d90c952012-04-26 23:28:05 +02007201 struct intel_ring_buffer *ring = &dev_priv->ring[RCS];
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007202 int ret;
7203
Daniel Vetter6d90c952012-04-26 23:28:05 +02007204 ret = intel_pin_and_fence_fb_obj(dev, obj, ring);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007205 if (ret)
Chris Wilson83d40922012-04-17 19:35:53 +01007206 goto err;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007207
Daniel Vetter6d90c952012-04-26 23:28:05 +02007208 ret = intel_ring_begin(ring, 6);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007209 if (ret)
Chris Wilson83d40922012-04-17 19:35:53 +01007210 goto err_unpin;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007211
7212 /* Can't queue multiple flips, so wait for the previous
7213 * one to finish before executing the next.
7214 */
7215 if (intel_crtc->plane)
7216 flip_mask = MI_WAIT_FOR_PLANE_B_FLIP;
7217 else
7218 flip_mask = MI_WAIT_FOR_PLANE_A_FLIP;
Daniel Vetter6d90c952012-04-26 23:28:05 +02007219 intel_ring_emit(ring, MI_WAIT_FOR_EVENT | flip_mask);
7220 intel_ring_emit(ring, MI_NOOP);
7221 intel_ring_emit(ring, MI_DISPLAY_FLIP |
7222 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
7223 intel_ring_emit(ring, fb->pitches[0]);
Daniel Vettere506a0c2012-07-05 12:17:29 +02007224 intel_ring_emit(ring, obj->gtt_offset + intel_crtc->dspaddr_offset);
Daniel Vetter6d90c952012-04-26 23:28:05 +02007225 intel_ring_emit(ring, 0); /* aux display base address, unused */
Chris Wilsone7d841c2012-12-03 11:36:30 +00007226
7227 intel_mark_page_flip_active(intel_crtc);
Daniel Vetter6d90c952012-04-26 23:28:05 +02007228 intel_ring_advance(ring);
Chris Wilson83d40922012-04-17 19:35:53 +01007229 return 0;
7230
7231err_unpin:
7232 intel_unpin_fb_obj(obj);
7233err:
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007234 return ret;
7235}
7236
7237static int intel_gen3_queue_flip(struct drm_device *dev,
7238 struct drm_crtc *crtc,
7239 struct drm_framebuffer *fb,
7240 struct drm_i915_gem_object *obj)
7241{
7242 struct drm_i915_private *dev_priv = dev->dev_private;
7243 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007244 u32 flip_mask;
Daniel Vetter6d90c952012-04-26 23:28:05 +02007245 struct intel_ring_buffer *ring = &dev_priv->ring[RCS];
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007246 int ret;
7247
Daniel Vetter6d90c952012-04-26 23:28:05 +02007248 ret = intel_pin_and_fence_fb_obj(dev, obj, ring);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007249 if (ret)
Chris Wilson83d40922012-04-17 19:35:53 +01007250 goto err;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007251
Daniel Vetter6d90c952012-04-26 23:28:05 +02007252 ret = intel_ring_begin(ring, 6);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007253 if (ret)
Chris Wilson83d40922012-04-17 19:35:53 +01007254 goto err_unpin;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007255
7256 if (intel_crtc->plane)
7257 flip_mask = MI_WAIT_FOR_PLANE_B_FLIP;
7258 else
7259 flip_mask = MI_WAIT_FOR_PLANE_A_FLIP;
Daniel Vetter6d90c952012-04-26 23:28:05 +02007260 intel_ring_emit(ring, MI_WAIT_FOR_EVENT | flip_mask);
7261 intel_ring_emit(ring, MI_NOOP);
7262 intel_ring_emit(ring, MI_DISPLAY_FLIP_I915 |
7263 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
7264 intel_ring_emit(ring, fb->pitches[0]);
Daniel Vettere506a0c2012-07-05 12:17:29 +02007265 intel_ring_emit(ring, obj->gtt_offset + intel_crtc->dspaddr_offset);
Daniel Vetter6d90c952012-04-26 23:28:05 +02007266 intel_ring_emit(ring, MI_NOOP);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007267
Chris Wilsone7d841c2012-12-03 11:36:30 +00007268 intel_mark_page_flip_active(intel_crtc);
Daniel Vetter6d90c952012-04-26 23:28:05 +02007269 intel_ring_advance(ring);
Chris Wilson83d40922012-04-17 19:35:53 +01007270 return 0;
7271
7272err_unpin:
7273 intel_unpin_fb_obj(obj);
7274err:
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007275 return ret;
7276}
7277
7278static int intel_gen4_queue_flip(struct drm_device *dev,
7279 struct drm_crtc *crtc,
7280 struct drm_framebuffer *fb,
7281 struct drm_i915_gem_object *obj)
7282{
7283 struct drm_i915_private *dev_priv = dev->dev_private;
7284 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
7285 uint32_t pf, pipesrc;
Daniel Vetter6d90c952012-04-26 23:28:05 +02007286 struct intel_ring_buffer *ring = &dev_priv->ring[RCS];
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007287 int ret;
7288
Daniel Vetter6d90c952012-04-26 23:28:05 +02007289 ret = intel_pin_and_fence_fb_obj(dev, obj, ring);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007290 if (ret)
Chris Wilson83d40922012-04-17 19:35:53 +01007291 goto err;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007292
Daniel Vetter6d90c952012-04-26 23:28:05 +02007293 ret = intel_ring_begin(ring, 4);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007294 if (ret)
Chris Wilson83d40922012-04-17 19:35:53 +01007295 goto err_unpin;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007296
7297 /* i965+ uses the linear or tiled offsets from the
7298 * Display Registers (which do not change across a page-flip)
7299 * so we need only reprogram the base address.
7300 */
Daniel Vetter6d90c952012-04-26 23:28:05 +02007301 intel_ring_emit(ring, MI_DISPLAY_FLIP |
7302 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
7303 intel_ring_emit(ring, fb->pitches[0]);
Daniel Vetterc2c75132012-07-05 12:17:30 +02007304 intel_ring_emit(ring,
7305 (obj->gtt_offset + intel_crtc->dspaddr_offset) |
7306 obj->tiling_mode);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007307
7308 /* XXX Enabling the panel-fitter across page-flip is so far
7309 * untested on non-native modes, so ignore it for now.
7310 * pf = I915_READ(pipe == 0 ? PFA_CTL_1 : PFB_CTL_1) & PF_ENABLE;
7311 */
7312 pf = 0;
7313 pipesrc = I915_READ(PIPESRC(intel_crtc->pipe)) & 0x0fff0fff;
Daniel Vetter6d90c952012-04-26 23:28:05 +02007314 intel_ring_emit(ring, pf | pipesrc);
Chris Wilsone7d841c2012-12-03 11:36:30 +00007315
7316 intel_mark_page_flip_active(intel_crtc);
Daniel Vetter6d90c952012-04-26 23:28:05 +02007317 intel_ring_advance(ring);
Chris Wilson83d40922012-04-17 19:35:53 +01007318 return 0;
7319
7320err_unpin:
7321 intel_unpin_fb_obj(obj);
7322err:
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007323 return ret;
7324}
7325
7326static int intel_gen6_queue_flip(struct drm_device *dev,
7327 struct drm_crtc *crtc,
7328 struct drm_framebuffer *fb,
7329 struct drm_i915_gem_object *obj)
7330{
7331 struct drm_i915_private *dev_priv = dev->dev_private;
7332 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetter6d90c952012-04-26 23:28:05 +02007333 struct intel_ring_buffer *ring = &dev_priv->ring[RCS];
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007334 uint32_t pf, pipesrc;
7335 int ret;
7336
Daniel Vetter6d90c952012-04-26 23:28:05 +02007337 ret = intel_pin_and_fence_fb_obj(dev, obj, ring);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007338 if (ret)
Chris Wilson83d40922012-04-17 19:35:53 +01007339 goto err;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007340
Daniel Vetter6d90c952012-04-26 23:28:05 +02007341 ret = intel_ring_begin(ring, 4);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007342 if (ret)
Chris Wilson83d40922012-04-17 19:35:53 +01007343 goto err_unpin;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007344
Daniel Vetter6d90c952012-04-26 23:28:05 +02007345 intel_ring_emit(ring, MI_DISPLAY_FLIP |
7346 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
7347 intel_ring_emit(ring, fb->pitches[0] | obj->tiling_mode);
Daniel Vetterc2c75132012-07-05 12:17:30 +02007348 intel_ring_emit(ring, obj->gtt_offset + intel_crtc->dspaddr_offset);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007349
Chris Wilson99d9acd2012-04-17 20:37:00 +01007350 /* Contrary to the suggestions in the documentation,
7351 * "Enable Panel Fitter" does not seem to be required when page
7352 * flipping with a non-native mode, and worse causes a normal
7353 * modeset to fail.
7354 * pf = I915_READ(PF_CTL(intel_crtc->pipe)) & PF_ENABLE;
7355 */
7356 pf = 0;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007357 pipesrc = I915_READ(PIPESRC(intel_crtc->pipe)) & 0x0fff0fff;
Daniel Vetter6d90c952012-04-26 23:28:05 +02007358 intel_ring_emit(ring, pf | pipesrc);
Chris Wilsone7d841c2012-12-03 11:36:30 +00007359
7360 intel_mark_page_flip_active(intel_crtc);
Daniel Vetter6d90c952012-04-26 23:28:05 +02007361 intel_ring_advance(ring);
Chris Wilson83d40922012-04-17 19:35:53 +01007362 return 0;
7363
7364err_unpin:
7365 intel_unpin_fb_obj(obj);
7366err:
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007367 return ret;
7368}
7369
Jesse Barnes7c9017e2011-06-16 12:18:54 -07007370/*
7371 * On gen7 we currently use the blit ring because (in early silicon at least)
7372 * the render ring doesn't give us interrpts for page flip completion, which
7373 * means clients will hang after the first flip is queued. Fortunately the
7374 * blit ring generates interrupts properly, so use it instead.
7375 */
7376static int intel_gen7_queue_flip(struct drm_device *dev,
7377 struct drm_crtc *crtc,
7378 struct drm_framebuffer *fb,
7379 struct drm_i915_gem_object *obj)
7380{
7381 struct drm_i915_private *dev_priv = dev->dev_private;
7382 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
7383 struct intel_ring_buffer *ring = &dev_priv->ring[BCS];
Daniel Vettercb05d8d2012-05-23 14:02:00 +02007384 uint32_t plane_bit = 0;
Jesse Barnes7c9017e2011-06-16 12:18:54 -07007385 int ret;
7386
7387 ret = intel_pin_and_fence_fb_obj(dev, obj, ring);
7388 if (ret)
Chris Wilson83d40922012-04-17 19:35:53 +01007389 goto err;
Jesse Barnes7c9017e2011-06-16 12:18:54 -07007390
Daniel Vettercb05d8d2012-05-23 14:02:00 +02007391 switch(intel_crtc->plane) {
7392 case PLANE_A:
7393 plane_bit = MI_DISPLAY_FLIP_IVB_PLANE_A;
7394 break;
7395 case PLANE_B:
7396 plane_bit = MI_DISPLAY_FLIP_IVB_PLANE_B;
7397 break;
7398 case PLANE_C:
7399 plane_bit = MI_DISPLAY_FLIP_IVB_PLANE_C;
7400 break;
7401 default:
7402 WARN_ONCE(1, "unknown plane in flip command\n");
7403 ret = -ENODEV;
Eugeni Dodonovab3951e2012-06-18 19:03:38 -03007404 goto err_unpin;
Daniel Vettercb05d8d2012-05-23 14:02:00 +02007405 }
7406
Jesse Barnes7c9017e2011-06-16 12:18:54 -07007407 ret = intel_ring_begin(ring, 4);
7408 if (ret)
Chris Wilson83d40922012-04-17 19:35:53 +01007409 goto err_unpin;
Jesse Barnes7c9017e2011-06-16 12:18:54 -07007410
Daniel Vettercb05d8d2012-05-23 14:02:00 +02007411 intel_ring_emit(ring, MI_DISPLAY_FLIP_I915 | plane_bit);
Ville Syrjälä01f2c772011-12-20 00:06:49 +02007412 intel_ring_emit(ring, (fb->pitches[0] | obj->tiling_mode));
Daniel Vetterc2c75132012-07-05 12:17:30 +02007413 intel_ring_emit(ring, obj->gtt_offset + intel_crtc->dspaddr_offset);
Jesse Barnes7c9017e2011-06-16 12:18:54 -07007414 intel_ring_emit(ring, (MI_NOOP));
Chris Wilsone7d841c2012-12-03 11:36:30 +00007415
7416 intel_mark_page_flip_active(intel_crtc);
Jesse Barnes7c9017e2011-06-16 12:18:54 -07007417 intel_ring_advance(ring);
Chris Wilson83d40922012-04-17 19:35:53 +01007418 return 0;
7419
7420err_unpin:
7421 intel_unpin_fb_obj(obj);
7422err:
Jesse Barnes7c9017e2011-06-16 12:18:54 -07007423 return ret;
7424}
7425
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007426static int intel_default_queue_flip(struct drm_device *dev,
7427 struct drm_crtc *crtc,
7428 struct drm_framebuffer *fb,
7429 struct drm_i915_gem_object *obj)
7430{
7431 return -ENODEV;
7432}
7433
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007434static int intel_crtc_page_flip(struct drm_crtc *crtc,
7435 struct drm_framebuffer *fb,
7436 struct drm_pending_vblank_event *event)
7437{
7438 struct drm_device *dev = crtc->dev;
7439 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjälä4a35f832013-02-22 16:53:38 +02007440 struct drm_framebuffer *old_fb = crtc->fb;
7441 struct drm_i915_gem_object *obj = to_intel_framebuffer(fb)->obj;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007442 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
7443 struct intel_unpin_work *work;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007444 unsigned long flags;
Chris Wilson52e68632010-08-08 10:15:59 +01007445 int ret;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007446
Ville Syrjäläe6a595d2012-05-24 21:08:59 +03007447 /* Can't change pixel format via MI display flips. */
7448 if (fb->pixel_format != crtc->fb->pixel_format)
7449 return -EINVAL;
7450
7451 /*
7452 * TILEOFF/LINOFF registers can't be changed via MI display flips.
7453 * Note that pitch changes could also affect these register.
7454 */
7455 if (INTEL_INFO(dev)->gen > 3 &&
7456 (fb->offsets[0] != crtc->fb->offsets[0] ||
7457 fb->pitches[0] != crtc->fb->pitches[0]))
7458 return -EINVAL;
7459
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007460 work = kzalloc(sizeof *work, GFP_KERNEL);
7461 if (work == NULL)
7462 return -ENOMEM;
7463
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007464 work->event = event;
Chris Wilsonb4a98e52012-11-01 09:26:26 +00007465 work->crtc = crtc;
Ville Syrjälä4a35f832013-02-22 16:53:38 +02007466 work->old_fb_obj = to_intel_framebuffer(old_fb)->obj;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007467 INIT_WORK(&work->work, intel_unpin_work_fn);
7468
Jesse Barnes7317c75e62011-08-29 09:45:28 -07007469 ret = drm_vblank_get(dev, intel_crtc->pipe);
7470 if (ret)
7471 goto free_work;
7472
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007473 /* We borrow the event spin lock for protecting unpin_work */
7474 spin_lock_irqsave(&dev->event_lock, flags);
7475 if (intel_crtc->unpin_work) {
7476 spin_unlock_irqrestore(&dev->event_lock, flags);
7477 kfree(work);
Jesse Barnes7317c75e62011-08-29 09:45:28 -07007478 drm_vblank_put(dev, intel_crtc->pipe);
Chris Wilson468f0b42010-05-27 13:18:13 +01007479
7480 DRM_DEBUG_DRIVER("flip queue: crtc already busy\n");
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007481 return -EBUSY;
7482 }
7483 intel_crtc->unpin_work = work;
7484 spin_unlock_irqrestore(&dev->event_lock, flags);
7485
Chris Wilsonb4a98e52012-11-01 09:26:26 +00007486 if (atomic_read(&intel_crtc->unpin_work_count) >= 2)
7487 flush_workqueue(dev_priv->wq);
7488
Chris Wilson79158102012-05-23 11:13:58 +01007489 ret = i915_mutex_lock_interruptible(dev);
7490 if (ret)
7491 goto cleanup;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007492
Jesse Barnes75dfca82010-02-10 15:09:44 -08007493 /* Reference the objects for the scheduled work. */
Chris Wilson05394f32010-11-08 19:18:58 +00007494 drm_gem_object_reference(&work->old_fb_obj->base);
7495 drm_gem_object_reference(&obj->base);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007496
7497 crtc->fb = fb;
Chris Wilson96b099f2010-06-07 14:03:04 +01007498
Chris Wilsone1f99ce2010-10-27 12:45:26 +01007499 work->pending_flip_obj = obj;
Chris Wilsone1f99ce2010-10-27 12:45:26 +01007500
Simon Farnsworth4e5359c2010-09-01 17:47:52 +01007501 work->enable_stall_check = true;
7502
Chris Wilsonb4a98e52012-11-01 09:26:26 +00007503 atomic_inc(&intel_crtc->unpin_work_count);
Ville Syrjälä10d83732013-01-29 18:13:34 +02007504 intel_crtc->reset_counter = atomic_read(&dev_priv->gpu_error.reset_counter);
Chris Wilsone1f99ce2010-10-27 12:45:26 +01007505
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007506 ret = dev_priv->display.queue_flip(dev, crtc, fb, obj);
7507 if (ret)
7508 goto cleanup_pending;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007509
Chris Wilson7782de32011-07-08 12:22:41 +01007510 intel_disable_fbc(dev);
Chris Wilsonf047e392012-07-21 12:31:41 +01007511 intel_mark_fb_busy(obj);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007512 mutex_unlock(&dev->struct_mutex);
7513
Jesse Barnese5510fa2010-07-01 16:48:37 -07007514 trace_i915_flip_request(intel_crtc->plane, obj);
7515
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007516 return 0;
Chris Wilson96b099f2010-06-07 14:03:04 +01007517
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007518cleanup_pending:
Chris Wilsonb4a98e52012-11-01 09:26:26 +00007519 atomic_dec(&intel_crtc->unpin_work_count);
Ville Syrjälä4a35f832013-02-22 16:53:38 +02007520 crtc->fb = old_fb;
Chris Wilson05394f32010-11-08 19:18:58 +00007521 drm_gem_object_unreference(&work->old_fb_obj->base);
7522 drm_gem_object_unreference(&obj->base);
Chris Wilson96b099f2010-06-07 14:03:04 +01007523 mutex_unlock(&dev->struct_mutex);
7524
Chris Wilson79158102012-05-23 11:13:58 +01007525cleanup:
Chris Wilson96b099f2010-06-07 14:03:04 +01007526 spin_lock_irqsave(&dev->event_lock, flags);
7527 intel_crtc->unpin_work = NULL;
7528 spin_unlock_irqrestore(&dev->event_lock, flags);
7529
Jesse Barnes7317c75e62011-08-29 09:45:28 -07007530 drm_vblank_put(dev, intel_crtc->pipe);
7531free_work:
Chris Wilson96b099f2010-06-07 14:03:04 +01007532 kfree(work);
7533
7534 return ret;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007535}
7536
Chris Wilsonf6e5b162011-04-12 18:06:51 +01007537static struct drm_crtc_helper_funcs intel_helper_funcs = {
Chris Wilsonf6e5b162011-04-12 18:06:51 +01007538 .mode_set_base_atomic = intel_pipe_set_base_atomic,
7539 .load_lut = intel_crtc_load_lut,
Chris Wilsonf6e5b162011-04-12 18:06:51 +01007540};
7541
Daniel Vetter6ed0f792012-07-08 19:41:43 +02007542bool intel_encoder_check_is_cloned(struct intel_encoder *encoder)
7543{
7544 struct intel_encoder *other_encoder;
7545 struct drm_crtc *crtc = &encoder->new_crtc->base;
7546
7547 if (WARN_ON(!crtc))
7548 return false;
7549
7550 list_for_each_entry(other_encoder,
7551 &crtc->dev->mode_config.encoder_list,
7552 base.head) {
7553
7554 if (&other_encoder->new_crtc->base != crtc ||
7555 encoder == other_encoder)
7556 continue;
7557 else
7558 return true;
7559 }
7560
7561 return false;
7562}
7563
Daniel Vetter50f56112012-07-02 09:35:43 +02007564static bool intel_encoder_crtc_ok(struct drm_encoder *encoder,
7565 struct drm_crtc *crtc)
7566{
7567 struct drm_device *dev;
7568 struct drm_crtc *tmp;
7569 int crtc_mask = 1;
7570
7571 WARN(!crtc, "checking null crtc?\n");
7572
7573 dev = crtc->dev;
7574
7575 list_for_each_entry(tmp, &dev->mode_config.crtc_list, head) {
7576 if (tmp == crtc)
7577 break;
7578 crtc_mask <<= 1;
7579 }
7580
7581 if (encoder->possible_crtcs & crtc_mask)
7582 return true;
7583 return false;
7584}
7585
Daniel Vetter9a935852012-07-05 22:34:27 +02007586/**
7587 * intel_modeset_update_staged_output_state
7588 *
7589 * Updates the staged output configuration state, e.g. after we've read out the
7590 * current hw state.
7591 */
7592static void intel_modeset_update_staged_output_state(struct drm_device *dev)
7593{
7594 struct intel_encoder *encoder;
7595 struct intel_connector *connector;
7596
7597 list_for_each_entry(connector, &dev->mode_config.connector_list,
7598 base.head) {
7599 connector->new_encoder =
7600 to_intel_encoder(connector->base.encoder);
7601 }
7602
7603 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
7604 base.head) {
7605 encoder->new_crtc =
7606 to_intel_crtc(encoder->base.crtc);
7607 }
7608}
7609
7610/**
7611 * intel_modeset_commit_output_state
7612 *
7613 * This function copies the stage display pipe configuration to the real one.
7614 */
7615static void intel_modeset_commit_output_state(struct drm_device *dev)
7616{
7617 struct intel_encoder *encoder;
7618 struct intel_connector *connector;
7619
7620 list_for_each_entry(connector, &dev->mode_config.connector_list,
7621 base.head) {
7622 connector->base.encoder = &connector->new_encoder->base;
7623 }
7624
7625 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
7626 base.head) {
7627 encoder->base.crtc = &encoder->new_crtc->base;
7628 }
7629}
7630
Daniel Vetter4e53c2e2013-03-27 00:44:58 +01007631static int
7632pipe_config_set_bpp(struct drm_crtc *crtc,
7633 struct drm_framebuffer *fb,
7634 struct intel_crtc_config *pipe_config)
7635{
7636 struct drm_device *dev = crtc->dev;
7637 struct drm_connector *connector;
7638 int bpp;
7639
Daniel Vetterd42264b2013-03-28 16:38:08 +01007640 switch (fb->pixel_format) {
7641 case DRM_FORMAT_C8:
Daniel Vetter4e53c2e2013-03-27 00:44:58 +01007642 bpp = 8*3; /* since we go through a colormap */
7643 break;
Daniel Vetterd42264b2013-03-28 16:38:08 +01007644 case DRM_FORMAT_XRGB1555:
7645 case DRM_FORMAT_ARGB1555:
7646 /* checked in intel_framebuffer_init already */
7647 if (WARN_ON(INTEL_INFO(dev)->gen > 3))
7648 return -EINVAL;
7649 case DRM_FORMAT_RGB565:
Daniel Vetter4e53c2e2013-03-27 00:44:58 +01007650 bpp = 6*3; /* min is 18bpp */
7651 break;
Daniel Vetterd42264b2013-03-28 16:38:08 +01007652 case DRM_FORMAT_XBGR8888:
7653 case DRM_FORMAT_ABGR8888:
7654 /* checked in intel_framebuffer_init already */
7655 if (WARN_ON(INTEL_INFO(dev)->gen < 4))
7656 return -EINVAL;
7657 case DRM_FORMAT_XRGB8888:
7658 case DRM_FORMAT_ARGB8888:
Daniel Vetter4e53c2e2013-03-27 00:44:58 +01007659 bpp = 8*3;
7660 break;
Daniel Vetterd42264b2013-03-28 16:38:08 +01007661 case DRM_FORMAT_XRGB2101010:
7662 case DRM_FORMAT_ARGB2101010:
7663 case DRM_FORMAT_XBGR2101010:
7664 case DRM_FORMAT_ABGR2101010:
7665 /* checked in intel_framebuffer_init already */
7666 if (WARN_ON(INTEL_INFO(dev)->gen < 4))
Daniel Vetterbaba1332013-03-27 00:45:00 +01007667 return -EINVAL;
Daniel Vetter4e53c2e2013-03-27 00:44:58 +01007668 bpp = 10*3;
7669 break;
Daniel Vetterbaba1332013-03-27 00:45:00 +01007670 /* TODO: gen4+ supports 16 bpc floating point, too. */
Daniel Vetter4e53c2e2013-03-27 00:44:58 +01007671 default:
7672 DRM_DEBUG_KMS("unsupported depth\n");
7673 return -EINVAL;
7674 }
7675
Daniel Vetter4e53c2e2013-03-27 00:44:58 +01007676 pipe_config->pipe_bpp = bpp;
7677
7678 /* Clamp display bpp to EDID value */
7679 list_for_each_entry(connector, &dev->mode_config.connector_list,
7680 head) {
7681 if (connector->encoder && connector->encoder->crtc != crtc)
7682 continue;
7683
7684 /* Don't use an invalid EDID bpc value */
7685 if (connector->display_info.bpc &&
7686 connector->display_info.bpc * 3 < bpp) {
7687 DRM_DEBUG_KMS("clamping display bpp (was %d) to EDID reported max of %d\n",
7688 bpp, connector->display_info.bpc*3);
7689 pipe_config->pipe_bpp = connector->display_info.bpc*3;
7690 }
Daniel Vetter996a2232013-04-19 11:24:34 +02007691
7692 /* Clamp bpp to 8 on screens without EDID 1.4 */
7693 if (connector->display_info.bpc == 0 && bpp > 24) {
7694 DRM_DEBUG_KMS("clamping display bpp (was %d) to default limit of 24\n",
7695 bpp);
7696 pipe_config->pipe_bpp = 24;
7697 }
Daniel Vetter4e53c2e2013-03-27 00:44:58 +01007698 }
7699
7700 return bpp;
7701}
7702
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01007703static struct intel_crtc_config *
7704intel_modeset_pipe_config(struct drm_crtc *crtc,
Daniel Vetter4e53c2e2013-03-27 00:44:58 +01007705 struct drm_framebuffer *fb,
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01007706 struct drm_display_mode *mode)
Daniel Vetter7758a112012-07-08 19:40:39 +02007707{
7708 struct drm_device *dev = crtc->dev;
Daniel Vetter7758a112012-07-08 19:40:39 +02007709 struct drm_encoder_helper_funcs *encoder_funcs;
7710 struct intel_encoder *encoder;
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01007711 struct intel_crtc_config *pipe_config;
Daniel Vettere29c22c2013-02-21 00:00:16 +01007712 int plane_bpp, ret = -EINVAL;
7713 bool retry = true;
Daniel Vetter7758a112012-07-08 19:40:39 +02007714
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01007715 pipe_config = kzalloc(sizeof(*pipe_config), GFP_KERNEL);
7716 if (!pipe_config)
Daniel Vetter7758a112012-07-08 19:40:39 +02007717 return ERR_PTR(-ENOMEM);
7718
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01007719 drm_mode_copy(&pipe_config->adjusted_mode, mode);
7720 drm_mode_copy(&pipe_config->requested_mode, mode);
7721
Daniel Vetter4e53c2e2013-03-27 00:44:58 +01007722 plane_bpp = pipe_config_set_bpp(crtc, fb, pipe_config);
7723 if (plane_bpp < 0)
7724 goto fail;
7725
Daniel Vettere29c22c2013-02-21 00:00:16 +01007726encoder_retry:
Daniel Vetter7758a112012-07-08 19:40:39 +02007727 /* Pass our mode to the connectors and the CRTC to give them a chance to
7728 * adjust it according to limitations or connector properties, and also
7729 * a chance to reject the mode entirely.
7730 */
7731 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
7732 base.head) {
7733
7734 if (&encoder->new_crtc->base != crtc)
7735 continue;
Daniel Vetter7ae89232013-03-27 00:44:52 +01007736
7737 if (encoder->compute_config) {
7738 if (!(encoder->compute_config(encoder, pipe_config))) {
7739 DRM_DEBUG_KMS("Encoder config failure\n");
7740 goto fail;
7741 }
7742
7743 continue;
7744 }
7745
Daniel Vetter7758a112012-07-08 19:40:39 +02007746 encoder_funcs = encoder->base.helper_private;
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01007747 if (!(encoder_funcs->mode_fixup(&encoder->base,
7748 &pipe_config->requested_mode,
7749 &pipe_config->adjusted_mode))) {
Daniel Vetter7758a112012-07-08 19:40:39 +02007750 DRM_DEBUG_KMS("Encoder fixup failed\n");
7751 goto fail;
7752 }
7753 }
7754
Daniel Vettere29c22c2013-02-21 00:00:16 +01007755 ret = intel_crtc_compute_config(crtc, pipe_config);
7756 if (ret < 0) {
Daniel Vetter7758a112012-07-08 19:40:39 +02007757 DRM_DEBUG_KMS("CRTC fixup failed\n");
7758 goto fail;
7759 }
Daniel Vettere29c22c2013-02-21 00:00:16 +01007760
7761 if (ret == RETRY) {
7762 if (WARN(!retry, "loop in pipe configuration computation\n")) {
7763 ret = -EINVAL;
7764 goto fail;
7765 }
7766
7767 DRM_DEBUG_KMS("CRTC bw constrained, retrying\n");
7768 retry = false;
7769 goto encoder_retry;
7770 }
7771
Daniel Vetter7758a112012-07-08 19:40:39 +02007772 DRM_DEBUG_KMS("[CRTC:%d]\n", crtc->base.id);
7773
Daniel Vetter4e53c2e2013-03-27 00:44:58 +01007774 pipe_config->dither = pipe_config->pipe_bpp != plane_bpp;
7775 DRM_DEBUG_KMS("plane bpp: %i, pipe bpp: %i, dithering: %i\n",
7776 plane_bpp, pipe_config->pipe_bpp, pipe_config->dither);
7777
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01007778 return pipe_config;
Daniel Vetter7758a112012-07-08 19:40:39 +02007779fail:
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01007780 kfree(pipe_config);
Daniel Vettere29c22c2013-02-21 00:00:16 +01007781 return ERR_PTR(ret);
Daniel Vetter7758a112012-07-08 19:40:39 +02007782}
7783
Daniel Vettere2e1ed42012-07-08 21:14:38 +02007784/* Computes which crtcs are affected and sets the relevant bits in the mask. For
7785 * simplicity we use the crtc's pipe number (because it's easier to obtain). */
7786static void
7787intel_modeset_affected_pipes(struct drm_crtc *crtc, unsigned *modeset_pipes,
7788 unsigned *prepare_pipes, unsigned *disable_pipes)
7789{
7790 struct intel_crtc *intel_crtc;
7791 struct drm_device *dev = crtc->dev;
7792 struct intel_encoder *encoder;
7793 struct intel_connector *connector;
7794 struct drm_crtc *tmp_crtc;
7795
7796 *disable_pipes = *modeset_pipes = *prepare_pipes = 0;
7797
7798 /* Check which crtcs have changed outputs connected to them, these need
7799 * to be part of the prepare_pipes mask. We don't (yet) support global
7800 * modeset across multiple crtcs, so modeset_pipes will only have one
7801 * bit set at most. */
7802 list_for_each_entry(connector, &dev->mode_config.connector_list,
7803 base.head) {
7804 if (connector->base.encoder == &connector->new_encoder->base)
7805 continue;
7806
7807 if (connector->base.encoder) {
7808 tmp_crtc = connector->base.encoder->crtc;
7809
7810 *prepare_pipes |= 1 << to_intel_crtc(tmp_crtc)->pipe;
7811 }
7812
7813 if (connector->new_encoder)
7814 *prepare_pipes |=
7815 1 << connector->new_encoder->new_crtc->pipe;
7816 }
7817
7818 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
7819 base.head) {
7820 if (encoder->base.crtc == &encoder->new_crtc->base)
7821 continue;
7822
7823 if (encoder->base.crtc) {
7824 tmp_crtc = encoder->base.crtc;
7825
7826 *prepare_pipes |= 1 << to_intel_crtc(tmp_crtc)->pipe;
7827 }
7828
7829 if (encoder->new_crtc)
7830 *prepare_pipes |= 1 << encoder->new_crtc->pipe;
7831 }
7832
7833 /* Check for any pipes that will be fully disabled ... */
7834 list_for_each_entry(intel_crtc, &dev->mode_config.crtc_list,
7835 base.head) {
7836 bool used = false;
7837
7838 /* Don't try to disable disabled crtcs. */
7839 if (!intel_crtc->base.enabled)
7840 continue;
7841
7842 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
7843 base.head) {
7844 if (encoder->new_crtc == intel_crtc)
7845 used = true;
7846 }
7847
7848 if (!used)
7849 *disable_pipes |= 1 << intel_crtc->pipe;
7850 }
7851
7852
7853 /* set_mode is also used to update properties on life display pipes. */
7854 intel_crtc = to_intel_crtc(crtc);
7855 if (crtc->enabled)
7856 *prepare_pipes |= 1 << intel_crtc->pipe;
7857
Daniel Vetterb6c51642013-04-12 18:48:43 +02007858 /*
7859 * For simplicity do a full modeset on any pipe where the output routing
7860 * changed. We could be more clever, but that would require us to be
7861 * more careful with calling the relevant encoder->mode_set functions.
7862 */
Daniel Vettere2e1ed42012-07-08 21:14:38 +02007863 if (*prepare_pipes)
7864 *modeset_pipes = *prepare_pipes;
7865
7866 /* ... and mask these out. */
7867 *modeset_pipes &= ~(*disable_pipes);
7868 *prepare_pipes &= ~(*disable_pipes);
Daniel Vetterb6c51642013-04-12 18:48:43 +02007869
7870 /*
7871 * HACK: We don't (yet) fully support global modesets. intel_set_config
7872 * obies this rule, but the modeset restore mode of
7873 * intel_modeset_setup_hw_state does not.
7874 */
7875 *modeset_pipes &= 1 << intel_crtc->pipe;
7876 *prepare_pipes &= 1 << intel_crtc->pipe;
Daniel Vettere3641d32013-04-11 19:49:07 +02007877
7878 DRM_DEBUG_KMS("set mode pipe masks: modeset: %x, prepare: %x, disable: %x\n",
7879 *modeset_pipes, *prepare_pipes, *disable_pipes);
Daniel Vettere2e1ed42012-07-08 21:14:38 +02007880}
7881
Daniel Vetterea9d7582012-07-10 10:42:52 +02007882static bool intel_crtc_in_use(struct drm_crtc *crtc)
7883{
7884 struct drm_encoder *encoder;
7885 struct drm_device *dev = crtc->dev;
7886
7887 list_for_each_entry(encoder, &dev->mode_config.encoder_list, head)
7888 if (encoder->crtc == crtc)
7889 return true;
7890
7891 return false;
7892}
7893
7894static void
7895intel_modeset_update_state(struct drm_device *dev, unsigned prepare_pipes)
7896{
7897 struct intel_encoder *intel_encoder;
7898 struct intel_crtc *intel_crtc;
7899 struct drm_connector *connector;
7900
7901 list_for_each_entry(intel_encoder, &dev->mode_config.encoder_list,
7902 base.head) {
7903 if (!intel_encoder->base.crtc)
7904 continue;
7905
7906 intel_crtc = to_intel_crtc(intel_encoder->base.crtc);
7907
7908 if (prepare_pipes & (1 << intel_crtc->pipe))
7909 intel_encoder->connectors_active = false;
7910 }
7911
7912 intel_modeset_commit_output_state(dev);
7913
7914 /* Update computed state. */
7915 list_for_each_entry(intel_crtc, &dev->mode_config.crtc_list,
7916 base.head) {
7917 intel_crtc->base.enabled = intel_crtc_in_use(&intel_crtc->base);
7918 }
7919
7920 list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
7921 if (!connector->encoder || !connector->encoder->crtc)
7922 continue;
7923
7924 intel_crtc = to_intel_crtc(connector->encoder->crtc);
7925
7926 if (prepare_pipes & (1 << intel_crtc->pipe)) {
Daniel Vetter68d34722012-09-06 22:08:35 +02007927 struct drm_property *dpms_property =
7928 dev->mode_config.dpms_property;
7929
Daniel Vetterea9d7582012-07-10 10:42:52 +02007930 connector->dpms = DRM_MODE_DPMS_ON;
Rob Clark662595d2012-10-11 20:36:04 -05007931 drm_object_property_set_value(&connector->base,
Daniel Vetter68d34722012-09-06 22:08:35 +02007932 dpms_property,
7933 DRM_MODE_DPMS_ON);
Daniel Vetterea9d7582012-07-10 10:42:52 +02007934
7935 intel_encoder = to_intel_encoder(connector->encoder);
7936 intel_encoder->connectors_active = true;
7937 }
7938 }
7939
7940}
7941
Daniel Vetter25c5b262012-07-08 22:08:04 +02007942#define for_each_intel_crtc_masked(dev, mask, intel_crtc) \
7943 list_for_each_entry((intel_crtc), \
7944 &(dev)->mode_config.crtc_list, \
7945 base.head) \
7946 if (mask & (1 <<(intel_crtc)->pipe)) \
7947
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01007948static bool
7949intel_pipe_config_compare(struct intel_crtc_config *current_config,
7950 struct intel_crtc_config *pipe_config)
7951{
Daniel Vetter88adfff2013-03-28 10:42:01 +01007952 if (current_config->has_pch_encoder != pipe_config->has_pch_encoder) {
7953 DRM_ERROR("mismatch in has_pch_encoder "
7954 "(expected %i, found %i)\n",
7955 current_config->has_pch_encoder,
7956 pipe_config->has_pch_encoder);
7957 return false;
7958 }
7959
Daniel Vetter627eb5a2013-04-29 19:33:42 +02007960 if (current_config->fdi_lanes != pipe_config->fdi_lanes) {
7961 DRM_ERROR("mismatch in fdi_lanes "
7962 "(expected %i, found %i)\n",
7963 current_config->fdi_lanes,
7964 pipe_config->fdi_lanes);
7965 return false;
7966 }
7967
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01007968 return true;
7969}
7970
Daniel Vetterb9805142012-08-31 17:37:33 +02007971void
Daniel Vetter8af6cf82012-07-10 09:50:11 +02007972intel_modeset_check_state(struct drm_device *dev)
7973{
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01007974 drm_i915_private_t *dev_priv = dev->dev_private;
Daniel Vetter8af6cf82012-07-10 09:50:11 +02007975 struct intel_crtc *crtc;
7976 struct intel_encoder *encoder;
7977 struct intel_connector *connector;
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01007978 struct intel_crtc_config pipe_config;
Daniel Vetter8af6cf82012-07-10 09:50:11 +02007979
7980 list_for_each_entry(connector, &dev->mode_config.connector_list,
7981 base.head) {
7982 /* This also checks the encoder/connector hw state with the
7983 * ->get_hw_state callbacks. */
7984 intel_connector_check_state(connector);
7985
7986 WARN(&connector->new_encoder->base != connector->base.encoder,
7987 "connector's staged encoder doesn't match current encoder\n");
7988 }
7989
7990 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
7991 base.head) {
7992 bool enabled = false;
7993 bool active = false;
7994 enum pipe pipe, tracked_pipe;
7995
7996 DRM_DEBUG_KMS("[ENCODER:%d:%s]\n",
7997 encoder->base.base.id,
7998 drm_get_encoder_name(&encoder->base));
7999
8000 WARN(&encoder->new_crtc->base != encoder->base.crtc,
8001 "encoder's stage crtc doesn't match current crtc\n");
8002 WARN(encoder->connectors_active && !encoder->base.crtc,
8003 "encoder's active_connectors set, but no crtc\n");
8004
8005 list_for_each_entry(connector, &dev->mode_config.connector_list,
8006 base.head) {
8007 if (connector->base.encoder != &encoder->base)
8008 continue;
8009 enabled = true;
8010 if (connector->base.dpms != DRM_MODE_DPMS_OFF)
8011 active = true;
8012 }
8013 WARN(!!encoder->base.crtc != enabled,
8014 "encoder's enabled state mismatch "
8015 "(expected %i, found %i)\n",
8016 !!encoder->base.crtc, enabled);
8017 WARN(active && !encoder->base.crtc,
8018 "active encoder with no crtc\n");
8019
8020 WARN(encoder->connectors_active != active,
8021 "encoder's computed active state doesn't match tracked active state "
8022 "(expected %i, found %i)\n", active, encoder->connectors_active);
8023
8024 active = encoder->get_hw_state(encoder, &pipe);
8025 WARN(active != encoder->connectors_active,
8026 "encoder's hw state doesn't match sw tracking "
8027 "(expected %i, found %i)\n",
8028 encoder->connectors_active, active);
8029
8030 if (!encoder->base.crtc)
8031 continue;
8032
8033 tracked_pipe = to_intel_crtc(encoder->base.crtc)->pipe;
8034 WARN(active && pipe != tracked_pipe,
8035 "active encoder's pipe doesn't match"
8036 "(expected %i, found %i)\n",
8037 tracked_pipe, pipe);
8038
8039 }
8040
8041 list_for_each_entry(crtc, &dev->mode_config.crtc_list,
8042 base.head) {
8043 bool enabled = false;
8044 bool active = false;
8045
8046 DRM_DEBUG_KMS("[CRTC:%d]\n",
8047 crtc->base.base.id);
8048
8049 WARN(crtc->active && !crtc->base.enabled,
8050 "active crtc, but not enabled in sw tracking\n");
8051
8052 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
8053 base.head) {
8054 if (encoder->base.crtc != &crtc->base)
8055 continue;
8056 enabled = true;
8057 if (encoder->connectors_active)
8058 active = true;
8059 }
8060 WARN(active != crtc->active,
8061 "crtc's computed active state doesn't match tracked active state "
8062 "(expected %i, found %i)\n", active, crtc->active);
8063 WARN(enabled != crtc->base.enabled,
8064 "crtc's computed enabled state doesn't match tracked enabled state "
8065 "(expected %i, found %i)\n", enabled, crtc->base.enabled);
8066
Daniel Vetter88adfff2013-03-28 10:42:01 +01008067 memset(&pipe_config, 0, sizeof(pipe_config));
Daniel Vetter60c4ae12013-04-29 18:29:19 +02008068 pipe_config.cpu_transcoder = crtc->config.cpu_transcoder;
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01008069 active = dev_priv->display.get_pipe_config(crtc,
8070 &pipe_config);
8071 WARN(crtc->active != active,
8072 "crtc active state doesn't match with hw state "
8073 "(expected %i, found %i)\n", crtc->active, active);
8074
8075 WARN(active &&
8076 !intel_pipe_config_compare(&crtc->config, &pipe_config),
8077 "pipe state doesn't match!\n");
Daniel Vetter8af6cf82012-07-10 09:50:11 +02008078 }
8079}
8080
Daniel Vetterf30da182013-04-11 20:22:50 +02008081static int __intel_set_mode(struct drm_crtc *crtc,
8082 struct drm_display_mode *mode,
8083 int x, int y, struct drm_framebuffer *fb)
Daniel Vettera6778b32012-07-02 09:56:42 +02008084{
8085 struct drm_device *dev = crtc->dev;
Daniel Vetterdbf2b54e2012-07-02 11:18:29 +02008086 drm_i915_private_t *dev_priv = dev->dev_private;
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01008087 struct drm_display_mode *saved_mode, *saved_hwmode;
8088 struct intel_crtc_config *pipe_config = NULL;
Daniel Vetter25c5b262012-07-08 22:08:04 +02008089 struct intel_crtc *intel_crtc;
8090 unsigned disable_pipes, prepare_pipes, modeset_pipes;
Chris Wilsonc0c36b942012-12-19 16:08:43 +00008091 int ret = 0;
Daniel Vettera6778b32012-07-02 09:56:42 +02008092
Tim Gardner3ac18232012-12-07 07:54:26 -07008093 saved_mode = kmalloc(2 * sizeof(*saved_mode), GFP_KERNEL);
Chris Wilsonc0c36b942012-12-19 16:08:43 +00008094 if (!saved_mode)
8095 return -ENOMEM;
Tim Gardner3ac18232012-12-07 07:54:26 -07008096 saved_hwmode = saved_mode + 1;
Daniel Vettera6778b32012-07-02 09:56:42 +02008097
Daniel Vettere2e1ed42012-07-08 21:14:38 +02008098 intel_modeset_affected_pipes(crtc, &modeset_pipes,
Daniel Vetter25c5b262012-07-08 22:08:04 +02008099 &prepare_pipes, &disable_pipes);
8100
Tim Gardner3ac18232012-12-07 07:54:26 -07008101 *saved_hwmode = crtc->hwmode;
8102 *saved_mode = crtc->mode;
Daniel Vettera6778b32012-07-02 09:56:42 +02008103
Daniel Vetter25c5b262012-07-08 22:08:04 +02008104 /* Hack: Because we don't (yet) support global modeset on multiple
8105 * crtcs, we don't keep track of the new mode for more than one crtc.
8106 * Hence simply check whether any bit is set in modeset_pipes in all the
8107 * pieces of code that are not yet converted to deal with mutliple crtcs
8108 * changing their mode at the same time. */
Daniel Vetter25c5b262012-07-08 22:08:04 +02008109 if (modeset_pipes) {
Daniel Vetter4e53c2e2013-03-27 00:44:58 +01008110 pipe_config = intel_modeset_pipe_config(crtc, fb, mode);
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01008111 if (IS_ERR(pipe_config)) {
8112 ret = PTR_ERR(pipe_config);
8113 pipe_config = NULL;
8114
Tim Gardner3ac18232012-12-07 07:54:26 -07008115 goto out;
Daniel Vetter25c5b262012-07-08 22:08:04 +02008116 }
Daniel Vettera6778b32012-07-02 09:56:42 +02008117 }
8118
Daniel Vetter460da9162013-03-27 00:44:51 +01008119 for_each_intel_crtc_masked(dev, disable_pipes, intel_crtc)
8120 intel_crtc_disable(&intel_crtc->base);
8121
Daniel Vetterea9d7582012-07-10 10:42:52 +02008122 for_each_intel_crtc_masked(dev, prepare_pipes, intel_crtc) {
8123 if (intel_crtc->base.enabled)
8124 dev_priv->display.crtc_disable(&intel_crtc->base);
8125 }
Daniel Vettera6778b32012-07-02 09:56:42 +02008126
Daniel Vetter6c4c86f2012-09-10 21:58:30 +02008127 /* crtc->mode is already used by the ->mode_set callbacks, hence we need
8128 * to set it here already despite that we pass it down the callchain.
8129 */
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01008130 if (modeset_pipes) {
Daniel Vetter3b117c82013-04-17 20:15:07 +02008131 enum transcoder tmp = to_intel_crtc(crtc)->config.cpu_transcoder;
Daniel Vetter25c5b262012-07-08 22:08:04 +02008132 crtc->mode = *mode;
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01008133 /* mode_set/enable/disable functions rely on a correct pipe
8134 * config. */
8135 to_intel_crtc(crtc)->config = *pipe_config;
Daniel Vetter3b117c82013-04-17 20:15:07 +02008136 to_intel_crtc(crtc)->config.cpu_transcoder = tmp;
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01008137 }
Daniel Vetter7758a112012-07-08 19:40:39 +02008138
Daniel Vetterea9d7582012-07-10 10:42:52 +02008139 /* Only after disabling all output pipelines that will be changed can we
8140 * update the the output configuration. */
8141 intel_modeset_update_state(dev, prepare_pipes);
8142
Daniel Vetter47fab732012-10-26 10:58:18 +02008143 if (dev_priv->display.modeset_global_resources)
8144 dev_priv->display.modeset_global_resources(dev);
8145
Daniel Vettera6778b32012-07-02 09:56:42 +02008146 /* Set up the DPLL and any encoders state that needs to adjust or depend
8147 * on the DPLL.
8148 */
Daniel Vetter25c5b262012-07-08 22:08:04 +02008149 for_each_intel_crtc_masked(dev, modeset_pipes, intel_crtc) {
Chris Wilsonc0c36b942012-12-19 16:08:43 +00008150 ret = intel_crtc_mode_set(&intel_crtc->base,
Chris Wilsonc0c36b942012-12-19 16:08:43 +00008151 x, y, fb);
8152 if (ret)
8153 goto done;
Daniel Vettera6778b32012-07-02 09:56:42 +02008154 }
8155
8156 /* Now enable the clocks, plane, pipe, and connectors that we set up. */
Daniel Vetter25c5b262012-07-08 22:08:04 +02008157 for_each_intel_crtc_masked(dev, prepare_pipes, intel_crtc)
8158 dev_priv->display.crtc_enable(&intel_crtc->base);
Daniel Vettera6778b32012-07-02 09:56:42 +02008159
Daniel Vetter25c5b262012-07-08 22:08:04 +02008160 if (modeset_pipes) {
8161 /* Store real post-adjustment hardware mode. */
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01008162 crtc->hwmode = pipe_config->adjusted_mode;
Daniel Vettera6778b32012-07-02 09:56:42 +02008163
Daniel Vetter25c5b262012-07-08 22:08:04 +02008164 /* Calculate and store various constants which
8165 * are later needed by vblank and swap-completion
8166 * timestamping. They are derived from true hwmode.
8167 */
8168 drm_calc_timestamping_constants(crtc);
8169 }
Daniel Vettera6778b32012-07-02 09:56:42 +02008170
8171 /* FIXME: add subpixel order */
8172done:
Chris Wilsonc0c36b942012-12-19 16:08:43 +00008173 if (ret && crtc->enabled) {
Tim Gardner3ac18232012-12-07 07:54:26 -07008174 crtc->hwmode = *saved_hwmode;
8175 crtc->mode = *saved_mode;
Daniel Vettera6778b32012-07-02 09:56:42 +02008176 }
8177
Tim Gardner3ac18232012-12-07 07:54:26 -07008178out:
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01008179 kfree(pipe_config);
Tim Gardner3ac18232012-12-07 07:54:26 -07008180 kfree(saved_mode);
Daniel Vettera6778b32012-07-02 09:56:42 +02008181 return ret;
8182}
8183
Daniel Vetterf30da182013-04-11 20:22:50 +02008184int intel_set_mode(struct drm_crtc *crtc,
8185 struct drm_display_mode *mode,
8186 int x, int y, struct drm_framebuffer *fb)
8187{
8188 int ret;
8189
8190 ret = __intel_set_mode(crtc, mode, x, y, fb);
8191
8192 if (ret == 0)
8193 intel_modeset_check_state(crtc->dev);
8194
8195 return ret;
8196}
8197
Chris Wilsonc0c36b942012-12-19 16:08:43 +00008198void intel_crtc_restore_mode(struct drm_crtc *crtc)
8199{
8200 intel_set_mode(crtc, &crtc->mode, crtc->x, crtc->y, crtc->fb);
8201}
8202
Daniel Vetter25c5b262012-07-08 22:08:04 +02008203#undef for_each_intel_crtc_masked
8204
Daniel Vetterd9e55602012-07-04 22:16:09 +02008205static void intel_set_config_free(struct intel_set_config *config)
8206{
8207 if (!config)
8208 return;
8209
Daniel Vetter1aa4b622012-07-05 16:20:48 +02008210 kfree(config->save_connector_encoders);
8211 kfree(config->save_encoder_crtcs);
Daniel Vetterd9e55602012-07-04 22:16:09 +02008212 kfree(config);
8213}
8214
Daniel Vetter85f9eb72012-07-04 22:24:08 +02008215static int intel_set_config_save_state(struct drm_device *dev,
8216 struct intel_set_config *config)
8217{
Daniel Vetter85f9eb72012-07-04 22:24:08 +02008218 struct drm_encoder *encoder;
8219 struct drm_connector *connector;
8220 int count;
8221
Daniel Vetter1aa4b622012-07-05 16:20:48 +02008222 config->save_encoder_crtcs =
8223 kcalloc(dev->mode_config.num_encoder,
8224 sizeof(struct drm_crtc *), GFP_KERNEL);
8225 if (!config->save_encoder_crtcs)
Daniel Vetter85f9eb72012-07-04 22:24:08 +02008226 return -ENOMEM;
8227
Daniel Vetter1aa4b622012-07-05 16:20:48 +02008228 config->save_connector_encoders =
8229 kcalloc(dev->mode_config.num_connector,
8230 sizeof(struct drm_encoder *), GFP_KERNEL);
8231 if (!config->save_connector_encoders)
Daniel Vetter85f9eb72012-07-04 22:24:08 +02008232 return -ENOMEM;
8233
8234 /* Copy data. Note that driver private data is not affected.
8235 * Should anything bad happen only the expected state is
8236 * restored, not the drivers personal bookkeeping.
8237 */
8238 count = 0;
Daniel Vetter85f9eb72012-07-04 22:24:08 +02008239 list_for_each_entry(encoder, &dev->mode_config.encoder_list, head) {
Daniel Vetter1aa4b622012-07-05 16:20:48 +02008240 config->save_encoder_crtcs[count++] = encoder->crtc;
Daniel Vetter85f9eb72012-07-04 22:24:08 +02008241 }
8242
8243 count = 0;
8244 list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
Daniel Vetter1aa4b622012-07-05 16:20:48 +02008245 config->save_connector_encoders[count++] = connector->encoder;
Daniel Vetter85f9eb72012-07-04 22:24:08 +02008246 }
8247
8248 return 0;
8249}
8250
8251static void intel_set_config_restore_state(struct drm_device *dev,
8252 struct intel_set_config *config)
8253{
Daniel Vetter9a935852012-07-05 22:34:27 +02008254 struct intel_encoder *encoder;
8255 struct intel_connector *connector;
Daniel Vetter85f9eb72012-07-04 22:24:08 +02008256 int count;
8257
8258 count = 0;
Daniel Vetter9a935852012-07-05 22:34:27 +02008259 list_for_each_entry(encoder, &dev->mode_config.encoder_list, base.head) {
8260 encoder->new_crtc =
8261 to_intel_crtc(config->save_encoder_crtcs[count++]);
Daniel Vetter85f9eb72012-07-04 22:24:08 +02008262 }
8263
8264 count = 0;
Daniel Vetter9a935852012-07-05 22:34:27 +02008265 list_for_each_entry(connector, &dev->mode_config.connector_list, base.head) {
8266 connector->new_encoder =
8267 to_intel_encoder(config->save_connector_encoders[count++]);
Daniel Vetter85f9eb72012-07-04 22:24:08 +02008268 }
8269}
8270
Daniel Vetter5e2b5842012-07-04 22:41:29 +02008271static void
8272intel_set_config_compute_mode_changes(struct drm_mode_set *set,
8273 struct intel_set_config *config)
8274{
8275
8276 /* We should be able to check here if the fb has the same properties
8277 * and then just flip_or_move it */
8278 if (set->crtc->fb != set->fb) {
8279 /* If we have no fb then treat it as a full mode set */
8280 if (set->crtc->fb == NULL) {
8281 DRM_DEBUG_KMS("crtc has no fb, full mode set\n");
8282 config->mode_changed = true;
8283 } else if (set->fb == NULL) {
8284 config->mode_changed = true;
Daniel Vetter72f49012013-03-28 16:01:35 +01008285 } else if (set->fb->pixel_format !=
8286 set->crtc->fb->pixel_format) {
Daniel Vetter5e2b5842012-07-04 22:41:29 +02008287 config->mode_changed = true;
8288 } else
8289 config->fb_changed = true;
8290 }
8291
Daniel Vetter835c5872012-07-10 18:11:08 +02008292 if (set->fb && (set->x != set->crtc->x || set->y != set->crtc->y))
Daniel Vetter5e2b5842012-07-04 22:41:29 +02008293 config->fb_changed = true;
8294
8295 if (set->mode && !drm_mode_equal(set->mode, &set->crtc->mode)) {
8296 DRM_DEBUG_KMS("modes are different, full mode set\n");
8297 drm_mode_debug_printmodeline(&set->crtc->mode);
8298 drm_mode_debug_printmodeline(set->mode);
8299 config->mode_changed = true;
8300 }
8301}
8302
Daniel Vetter2e431052012-07-04 22:42:15 +02008303static int
Daniel Vetter9a935852012-07-05 22:34:27 +02008304intel_modeset_stage_output_state(struct drm_device *dev,
8305 struct drm_mode_set *set,
8306 struct intel_set_config *config)
Daniel Vetter50f56112012-07-02 09:35:43 +02008307{
Daniel Vetter85f9eb72012-07-04 22:24:08 +02008308 struct drm_crtc *new_crtc;
Daniel Vetter9a935852012-07-05 22:34:27 +02008309 struct intel_connector *connector;
8310 struct intel_encoder *encoder;
Daniel Vetter2e431052012-07-04 22:42:15 +02008311 int count, ro;
Daniel Vetter50f56112012-07-02 09:35:43 +02008312
Damien Lespiau9abdda72013-02-13 13:29:23 +00008313 /* The upper layers ensure that we either disable a crtc or have a list
Daniel Vetter9a935852012-07-05 22:34:27 +02008314 * of connectors. For paranoia, double-check this. */
8315 WARN_ON(!set->fb && (set->num_connectors != 0));
8316 WARN_ON(set->fb && (set->num_connectors == 0));
8317
Daniel Vetter50f56112012-07-02 09:35:43 +02008318 count = 0;
Daniel Vetter9a935852012-07-05 22:34:27 +02008319 list_for_each_entry(connector, &dev->mode_config.connector_list,
8320 base.head) {
8321 /* Otherwise traverse passed in connector list and get encoders
8322 * for them. */
Daniel Vetter50f56112012-07-02 09:35:43 +02008323 for (ro = 0; ro < set->num_connectors; ro++) {
Daniel Vetter9a935852012-07-05 22:34:27 +02008324 if (set->connectors[ro] == &connector->base) {
8325 connector->new_encoder = connector->encoder;
Daniel Vetter50f56112012-07-02 09:35:43 +02008326 break;
8327 }
8328 }
8329
Daniel Vetter9a935852012-07-05 22:34:27 +02008330 /* If we disable the crtc, disable all its connectors. Also, if
8331 * the connector is on the changing crtc but not on the new
8332 * connector list, disable it. */
8333 if ((!set->fb || ro == set->num_connectors) &&
8334 connector->base.encoder &&
8335 connector->base.encoder->crtc == set->crtc) {
8336 connector->new_encoder = NULL;
8337
8338 DRM_DEBUG_KMS("[CONNECTOR:%d:%s] to [NOCRTC]\n",
8339 connector->base.base.id,
8340 drm_get_connector_name(&connector->base));
8341 }
8342
8343
8344 if (&connector->new_encoder->base != connector->base.encoder) {
Daniel Vetter50f56112012-07-02 09:35:43 +02008345 DRM_DEBUG_KMS("encoder changed, full mode switch\n");
Daniel Vetter5e2b5842012-07-04 22:41:29 +02008346 config->mode_changed = true;
Daniel Vetter50f56112012-07-02 09:35:43 +02008347 }
Daniel Vetter9a935852012-07-05 22:34:27 +02008348 }
8349 /* connector->new_encoder is now updated for all connectors. */
8350
8351 /* Update crtc of enabled connectors. */
Daniel Vetter50f56112012-07-02 09:35:43 +02008352 count = 0;
Daniel Vetter9a935852012-07-05 22:34:27 +02008353 list_for_each_entry(connector, &dev->mode_config.connector_list,
8354 base.head) {
8355 if (!connector->new_encoder)
Daniel Vetter50f56112012-07-02 09:35:43 +02008356 continue;
8357
Daniel Vetter9a935852012-07-05 22:34:27 +02008358 new_crtc = connector->new_encoder->base.crtc;
Daniel Vetter50f56112012-07-02 09:35:43 +02008359
8360 for (ro = 0; ro < set->num_connectors; ro++) {
Daniel Vetter9a935852012-07-05 22:34:27 +02008361 if (set->connectors[ro] == &connector->base)
Daniel Vetter50f56112012-07-02 09:35:43 +02008362 new_crtc = set->crtc;
8363 }
8364
8365 /* Make sure the new CRTC will work with the encoder */
Daniel Vetter9a935852012-07-05 22:34:27 +02008366 if (!intel_encoder_crtc_ok(&connector->new_encoder->base,
8367 new_crtc)) {
Daniel Vetter5e2b5842012-07-04 22:41:29 +02008368 return -EINVAL;
Daniel Vetter50f56112012-07-02 09:35:43 +02008369 }
Daniel Vetter9a935852012-07-05 22:34:27 +02008370 connector->encoder->new_crtc = to_intel_crtc(new_crtc);
8371
8372 DRM_DEBUG_KMS("[CONNECTOR:%d:%s] to [CRTC:%d]\n",
8373 connector->base.base.id,
8374 drm_get_connector_name(&connector->base),
8375 new_crtc->base.id);
8376 }
8377
8378 /* Check for any encoders that needs to be disabled. */
8379 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
8380 base.head) {
8381 list_for_each_entry(connector,
8382 &dev->mode_config.connector_list,
8383 base.head) {
8384 if (connector->new_encoder == encoder) {
8385 WARN_ON(!connector->new_encoder->new_crtc);
8386
8387 goto next_encoder;
8388 }
8389 }
8390 encoder->new_crtc = NULL;
8391next_encoder:
8392 /* Only now check for crtc changes so we don't miss encoders
8393 * that will be disabled. */
8394 if (&encoder->new_crtc->base != encoder->base.crtc) {
Daniel Vetter50f56112012-07-02 09:35:43 +02008395 DRM_DEBUG_KMS("crtc changed, full mode switch\n");
Daniel Vetter5e2b5842012-07-04 22:41:29 +02008396 config->mode_changed = true;
Daniel Vetter50f56112012-07-02 09:35:43 +02008397 }
8398 }
Daniel Vetter9a935852012-07-05 22:34:27 +02008399 /* Now we've also updated encoder->new_crtc for all encoders. */
Daniel Vetter50f56112012-07-02 09:35:43 +02008400
Daniel Vetter2e431052012-07-04 22:42:15 +02008401 return 0;
8402}
8403
8404static int intel_crtc_set_config(struct drm_mode_set *set)
8405{
8406 struct drm_device *dev;
Daniel Vetter2e431052012-07-04 22:42:15 +02008407 struct drm_mode_set save_set;
8408 struct intel_set_config *config;
8409 int ret;
Daniel Vetter2e431052012-07-04 22:42:15 +02008410
Daniel Vetter8d3e3752012-07-05 16:09:09 +02008411 BUG_ON(!set);
8412 BUG_ON(!set->crtc);
8413 BUG_ON(!set->crtc->helper_private);
Daniel Vetter2e431052012-07-04 22:42:15 +02008414
Daniel Vetter7e53f3a2013-01-21 10:52:17 +01008415 /* Enforce sane interface api - has been abused by the fb helper. */
8416 BUG_ON(!set->mode && set->fb);
8417 BUG_ON(set->fb && set->num_connectors == 0);
Daniel Vetter431e50f2012-07-10 17:53:42 +02008418
Daniel Vetter2e431052012-07-04 22:42:15 +02008419 if (set->fb) {
8420 DRM_DEBUG_KMS("[CRTC:%d] [FB:%d] #connectors=%d (x y) (%i %i)\n",
8421 set->crtc->base.id, set->fb->base.id,
8422 (int)set->num_connectors, set->x, set->y);
8423 } else {
8424 DRM_DEBUG_KMS("[CRTC:%d] [NOFB]\n", set->crtc->base.id);
Daniel Vetter2e431052012-07-04 22:42:15 +02008425 }
8426
8427 dev = set->crtc->dev;
8428
8429 ret = -ENOMEM;
8430 config = kzalloc(sizeof(*config), GFP_KERNEL);
8431 if (!config)
8432 goto out_config;
8433
8434 ret = intel_set_config_save_state(dev, config);
8435 if (ret)
8436 goto out_config;
8437
8438 save_set.crtc = set->crtc;
8439 save_set.mode = &set->crtc->mode;
8440 save_set.x = set->crtc->x;
8441 save_set.y = set->crtc->y;
8442 save_set.fb = set->crtc->fb;
8443
8444 /* Compute whether we need a full modeset, only an fb base update or no
8445 * change at all. In the future we might also check whether only the
8446 * mode changed, e.g. for LVDS where we only change the panel fitter in
8447 * such cases. */
8448 intel_set_config_compute_mode_changes(set, config);
8449
Daniel Vetter9a935852012-07-05 22:34:27 +02008450 ret = intel_modeset_stage_output_state(dev, set, config);
Daniel Vetter2e431052012-07-04 22:42:15 +02008451 if (ret)
8452 goto fail;
8453
Daniel Vetter5e2b5842012-07-04 22:41:29 +02008454 if (config->mode_changed) {
Daniel Vetter87f1faa2012-07-05 23:36:17 +02008455 if (set->mode) {
Daniel Vetter50f56112012-07-02 09:35:43 +02008456 DRM_DEBUG_KMS("attempting to set mode from"
8457 " userspace\n");
8458 drm_mode_debug_printmodeline(set->mode);
Daniel Vetter87f1faa2012-07-05 23:36:17 +02008459 }
8460
Chris Wilsonc0c36b942012-12-19 16:08:43 +00008461 ret = intel_set_mode(set->crtc, set->mode,
8462 set->x, set->y, set->fb);
8463 if (ret) {
8464 DRM_ERROR("failed to set mode on [CRTC:%d], err = %d\n",
8465 set->crtc->base.id, ret);
Daniel Vetter87f1faa2012-07-05 23:36:17 +02008466 goto fail;
8467 }
Daniel Vetter5e2b5842012-07-04 22:41:29 +02008468 } else if (config->fb_changed) {
Ville Syrjälä4878cae2013-02-18 19:08:48 +02008469 intel_crtc_wait_for_pending_flips(set->crtc);
8470
Daniel Vetter4f660f42012-07-02 09:47:37 +02008471 ret = intel_pipe_set_base(set->crtc,
Daniel Vetter94352cf2012-07-05 22:51:56 +02008472 set->x, set->y, set->fb);
Daniel Vetter50f56112012-07-02 09:35:43 +02008473 }
8474
Daniel Vetterd9e55602012-07-04 22:16:09 +02008475 intel_set_config_free(config);
8476
Daniel Vetter50f56112012-07-02 09:35:43 +02008477 return 0;
8478
8479fail:
Daniel Vetter85f9eb72012-07-04 22:24:08 +02008480 intel_set_config_restore_state(dev, config);
Daniel Vetter50f56112012-07-02 09:35:43 +02008481
8482 /* Try to restore the config */
Daniel Vetter5e2b5842012-07-04 22:41:29 +02008483 if (config->mode_changed &&
Chris Wilsonc0c36b942012-12-19 16:08:43 +00008484 intel_set_mode(save_set.crtc, save_set.mode,
8485 save_set.x, save_set.y, save_set.fb))
Daniel Vetter50f56112012-07-02 09:35:43 +02008486 DRM_ERROR("failed to restore config after modeset failure\n");
8487
Daniel Vetterd9e55602012-07-04 22:16:09 +02008488out_config:
8489 intel_set_config_free(config);
Daniel Vetter50f56112012-07-02 09:35:43 +02008490 return ret;
8491}
8492
Chris Wilsonf6e5b162011-04-12 18:06:51 +01008493static const struct drm_crtc_funcs intel_crtc_funcs = {
Chris Wilsonf6e5b162011-04-12 18:06:51 +01008494 .cursor_set = intel_crtc_cursor_set,
8495 .cursor_move = intel_crtc_cursor_move,
8496 .gamma_set = intel_crtc_gamma_set,
Daniel Vetter50f56112012-07-02 09:35:43 +02008497 .set_config = intel_crtc_set_config,
Chris Wilsonf6e5b162011-04-12 18:06:51 +01008498 .destroy = intel_crtc_destroy,
8499 .page_flip = intel_crtc_page_flip,
8500};
8501
Paulo Zanoni79f689a2012-10-05 12:05:52 -03008502static void intel_cpu_pll_init(struct drm_device *dev)
8503{
Paulo Zanoniaffa9352012-11-23 15:30:39 -02008504 if (HAS_DDI(dev))
Paulo Zanoni79f689a2012-10-05 12:05:52 -03008505 intel_ddi_pll_init(dev);
8506}
8507
Jesse Barnesee7b9f92012-04-20 17:11:53 +01008508static void intel_pch_pll_init(struct drm_device *dev)
8509{
8510 drm_i915_private_t *dev_priv = dev->dev_private;
8511 int i;
8512
8513 if (dev_priv->num_pch_pll == 0) {
8514 DRM_DEBUG_KMS("No PCH PLLs on this hardware, skipping initialisation\n");
8515 return;
8516 }
8517
8518 for (i = 0; i < dev_priv->num_pch_pll; i++) {
8519 dev_priv->pch_plls[i].pll_reg = _PCH_DPLL(i);
8520 dev_priv->pch_plls[i].fp0_reg = _PCH_FP0(i);
8521 dev_priv->pch_plls[i].fp1_reg = _PCH_FP1(i);
8522 }
8523}
8524
Hannes Ederb358d0a2008-12-18 21:18:47 +01008525static void intel_crtc_init(struct drm_device *dev, int pipe)
Jesse Barnes79e53942008-11-07 14:24:08 -08008526{
Jesse Barnes22fd0fa2009-12-02 13:42:53 -08008527 drm_i915_private_t *dev_priv = dev->dev_private;
Jesse Barnes79e53942008-11-07 14:24:08 -08008528 struct intel_crtc *intel_crtc;
8529 int i;
8530
8531 intel_crtc = kzalloc(sizeof(struct intel_crtc) + (INTELFB_CONN_LIMIT * sizeof(struct drm_connector *)), GFP_KERNEL);
8532 if (intel_crtc == NULL)
8533 return;
8534
8535 drm_crtc_init(dev, &intel_crtc->base, &intel_crtc_funcs);
8536
8537 drm_mode_crtc_set_gamma_size(&intel_crtc->base, 256);
Jesse Barnes79e53942008-11-07 14:24:08 -08008538 for (i = 0; i < 256; i++) {
8539 intel_crtc->lut_r[i] = i;
8540 intel_crtc->lut_g[i] = i;
8541 intel_crtc->lut_b[i] = i;
8542 }
8543
Jesse Barnes80824002009-09-10 15:28:06 -07008544 /* Swap pipes & planes for FBC on pre-965 */
8545 intel_crtc->pipe = pipe;
8546 intel_crtc->plane = pipe;
Daniel Vetter3b117c82013-04-17 20:15:07 +02008547 intel_crtc->config.cpu_transcoder = pipe;
Chris Wilsone2e767a2010-09-13 16:53:12 +01008548 if (IS_MOBILE(dev) && IS_GEN3(dev)) {
Zhao Yakui28c97732009-10-09 11:39:41 +08008549 DRM_DEBUG_KMS("swapping pipes & planes for FBC\n");
Chris Wilsone2e767a2010-09-13 16:53:12 +01008550 intel_crtc->plane = !pipe;
Jesse Barnes80824002009-09-10 15:28:06 -07008551 }
8552
Jesse Barnes22fd0fa2009-12-02 13:42:53 -08008553 BUG_ON(pipe >= ARRAY_SIZE(dev_priv->plane_to_crtc_mapping) ||
8554 dev_priv->plane_to_crtc_mapping[intel_crtc->plane] != NULL);
8555 dev_priv->plane_to_crtc_mapping[intel_crtc->plane] = &intel_crtc->base;
8556 dev_priv->pipe_to_crtc_mapping[intel_crtc->pipe] = &intel_crtc->base;
8557
Jesse Barnes79e53942008-11-07 14:24:08 -08008558 drm_crtc_helper_add(&intel_crtc->base, &intel_helper_funcs);
Jesse Barnes79e53942008-11-07 14:24:08 -08008559}
8560
Carl Worth08d7b3d2009-04-29 14:43:54 -07008561int intel_get_pipe_from_crtc_id(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +00008562 struct drm_file *file)
Carl Worth08d7b3d2009-04-29 14:43:54 -07008563{
Carl Worth08d7b3d2009-04-29 14:43:54 -07008564 struct drm_i915_get_pipe_from_crtc_id *pipe_from_crtc_id = data;
Daniel Vetterc05422d2009-08-11 16:05:30 +02008565 struct drm_mode_object *drmmode_obj;
8566 struct intel_crtc *crtc;
Carl Worth08d7b3d2009-04-29 14:43:54 -07008567
Daniel Vetter1cff8f62012-04-24 09:55:08 +02008568 if (!drm_core_check_feature(dev, DRIVER_MODESET))
8569 return -ENODEV;
Carl Worth08d7b3d2009-04-29 14:43:54 -07008570
Daniel Vetterc05422d2009-08-11 16:05:30 +02008571 drmmode_obj = drm_mode_object_find(dev, pipe_from_crtc_id->crtc_id,
8572 DRM_MODE_OBJECT_CRTC);
Carl Worth08d7b3d2009-04-29 14:43:54 -07008573
Daniel Vetterc05422d2009-08-11 16:05:30 +02008574 if (!drmmode_obj) {
Carl Worth08d7b3d2009-04-29 14:43:54 -07008575 DRM_ERROR("no such CRTC id\n");
8576 return -EINVAL;
8577 }
8578
Daniel Vetterc05422d2009-08-11 16:05:30 +02008579 crtc = to_intel_crtc(obj_to_crtc(drmmode_obj));
8580 pipe_from_crtc_id->pipe = crtc->pipe;
Carl Worth08d7b3d2009-04-29 14:43:54 -07008581
Daniel Vetterc05422d2009-08-11 16:05:30 +02008582 return 0;
Carl Worth08d7b3d2009-04-29 14:43:54 -07008583}
8584
Daniel Vetter66a92782012-07-12 20:08:18 +02008585static int intel_encoder_clones(struct intel_encoder *encoder)
Jesse Barnes79e53942008-11-07 14:24:08 -08008586{
Daniel Vetter66a92782012-07-12 20:08:18 +02008587 struct drm_device *dev = encoder->base.dev;
8588 struct intel_encoder *source_encoder;
Jesse Barnes79e53942008-11-07 14:24:08 -08008589 int index_mask = 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08008590 int entry = 0;
8591
Daniel Vetter66a92782012-07-12 20:08:18 +02008592 list_for_each_entry(source_encoder,
8593 &dev->mode_config.encoder_list, base.head) {
8594
8595 if (encoder == source_encoder)
Jesse Barnes79e53942008-11-07 14:24:08 -08008596 index_mask |= (1 << entry);
Daniel Vetter66a92782012-07-12 20:08:18 +02008597
8598 /* Intel hw has only one MUX where enocoders could be cloned. */
8599 if (encoder->cloneable && source_encoder->cloneable)
8600 index_mask |= (1 << entry);
8601
Jesse Barnes79e53942008-11-07 14:24:08 -08008602 entry++;
8603 }
Chris Wilson4ef69c72010-09-09 15:14:28 +01008604
Jesse Barnes79e53942008-11-07 14:24:08 -08008605 return index_mask;
8606}
8607
Chris Wilson4d302442010-12-14 19:21:29 +00008608static bool has_edp_a(struct drm_device *dev)
8609{
8610 struct drm_i915_private *dev_priv = dev->dev_private;
8611
8612 if (!IS_MOBILE(dev))
8613 return false;
8614
8615 if ((I915_READ(DP_A) & DP_DETECTED) == 0)
8616 return false;
8617
8618 if (IS_GEN5(dev) &&
8619 (I915_READ(ILK_DISPLAY_CHICKEN_FUSES) & ILK_eDP_A_DISABLE))
8620 return false;
8621
8622 return true;
8623}
8624
Jesse Barnes79e53942008-11-07 14:24:08 -08008625static void intel_setup_outputs(struct drm_device *dev)
8626{
Eric Anholt725e30a2009-01-22 13:01:02 -08008627 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson4ef69c72010-09-09 15:14:28 +01008628 struct intel_encoder *encoder;
Adam Jacksoncb0953d2010-07-16 14:46:29 -04008629 bool dpd_is_edp = false;
Chris Wilsonf3cfcba2012-02-09 09:35:53 +00008630 bool has_lvds;
Jesse Barnes79e53942008-11-07 14:24:08 -08008631
Chris Wilsonf3cfcba2012-02-09 09:35:53 +00008632 has_lvds = intel_lvds_init(dev);
Chris Wilsonc5d1b512010-11-29 18:00:23 +00008633 if (!has_lvds && !HAS_PCH_SPLIT(dev)) {
8634 /* disable the panel fitter on everything but LVDS */
8635 I915_WRITE(PFIT_CONTROL, 0);
8636 }
Jesse Barnes79e53942008-11-07 14:24:08 -08008637
Paulo Zanonic40c0f52013-04-12 18:16:53 -03008638 if (!IS_ULT(dev))
Paulo Zanoni79935fc2012-11-20 13:27:40 -02008639 intel_crt_init(dev);
Adam Jacksoncb0953d2010-07-16 14:46:29 -04008640
Paulo Zanoniaffa9352012-11-23 15:30:39 -02008641 if (HAS_DDI(dev)) {
Eugeni Dodonov0e72a5b2012-05-09 15:37:27 -03008642 int found;
8643
8644 /* Haswell uses DDI functions to detect digital outputs */
8645 found = I915_READ(DDI_BUF_CTL_A) & DDI_INIT_DISPLAY_DETECTED;
8646 /* DDI A only supports eDP */
8647 if (found)
8648 intel_ddi_init(dev, PORT_A);
8649
8650 /* DDI B, C and D detection is indicated by the SFUSE_STRAP
8651 * register */
8652 found = I915_READ(SFUSE_STRAP);
8653
8654 if (found & SFUSE_STRAP_DDIB_DETECTED)
8655 intel_ddi_init(dev, PORT_B);
8656 if (found & SFUSE_STRAP_DDIC_DETECTED)
8657 intel_ddi_init(dev, PORT_C);
8658 if (found & SFUSE_STRAP_DDID_DETECTED)
8659 intel_ddi_init(dev, PORT_D);
8660 } else if (HAS_PCH_SPLIT(dev)) {
Adam Jacksoncb0953d2010-07-16 14:46:29 -04008661 int found;
Daniel Vetter270b3042012-10-27 15:52:05 +02008662 dpd_is_edp = intel_dpd_is_edp(dev);
8663
8664 if (has_edp_a(dev))
8665 intel_dp_init(dev, DP_A, PORT_A);
Adam Jacksoncb0953d2010-07-16 14:46:29 -04008666
Paulo Zanonidc0fa712013-02-19 16:21:46 -03008667 if (I915_READ(PCH_HDMIB) & SDVO_DETECTED) {
Zhao Yakui461ed3c2010-03-30 15:11:33 +08008668 /* PCH SDVOB multiplex with HDMIB */
Daniel Vettereef4eac2012-03-23 23:43:35 +01008669 found = intel_sdvo_init(dev, PCH_SDVOB, true);
Zhenyu Wang30ad48b2009-06-05 15:38:43 +08008670 if (!found)
Paulo Zanonie2debe92013-02-18 19:00:27 -03008671 intel_hdmi_init(dev, PCH_HDMIB, PORT_B);
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08008672 if (!found && (I915_READ(PCH_DP_B) & DP_DETECTED))
Paulo Zanoniab9d7c32012-07-17 17:53:45 -03008673 intel_dp_init(dev, PCH_DP_B, PORT_B);
Zhenyu Wang30ad48b2009-06-05 15:38:43 +08008674 }
8675
Paulo Zanonidc0fa712013-02-19 16:21:46 -03008676 if (I915_READ(PCH_HDMIC) & SDVO_DETECTED)
Paulo Zanonie2debe92013-02-18 19:00:27 -03008677 intel_hdmi_init(dev, PCH_HDMIC, PORT_C);
Zhenyu Wang30ad48b2009-06-05 15:38:43 +08008678
Paulo Zanonidc0fa712013-02-19 16:21:46 -03008679 if (!dpd_is_edp && I915_READ(PCH_HDMID) & SDVO_DETECTED)
Paulo Zanonie2debe92013-02-18 19:00:27 -03008680 intel_hdmi_init(dev, PCH_HDMID, PORT_D);
Zhenyu Wang30ad48b2009-06-05 15:38:43 +08008681
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08008682 if (I915_READ(PCH_DP_C) & DP_DETECTED)
Paulo Zanoniab9d7c32012-07-17 17:53:45 -03008683 intel_dp_init(dev, PCH_DP_C, PORT_C);
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08008684
Daniel Vetter270b3042012-10-27 15:52:05 +02008685 if (I915_READ(PCH_DP_D) & DP_DETECTED)
Paulo Zanoniab9d7c32012-07-17 17:53:45 -03008686 intel_dp_init(dev, PCH_DP_D, PORT_D);
Jesse Barnes4a87d652012-06-15 11:55:16 -07008687 } else if (IS_VALLEYVIEW(dev)) {
Gajanan Bhat19c03922012-09-27 19:13:07 +05308688 /* Check for built-in panel first. Shares lanes with HDMI on SDVOC */
Ville Syrjälä67cfc202013-01-25 21:44:44 +02008689 if (I915_READ(VLV_DISPLAY_BASE + DP_C) & DP_DETECTED)
8690 intel_dp_init(dev, VLV_DISPLAY_BASE + DP_C, PORT_C);
Gajanan Bhat19c03922012-09-27 19:13:07 +05308691
Paulo Zanonidc0fa712013-02-19 16:21:46 -03008692 if (I915_READ(VLV_DISPLAY_BASE + GEN4_HDMIB) & SDVO_DETECTED) {
Paulo Zanonie2debe92013-02-18 19:00:27 -03008693 intel_hdmi_init(dev, VLV_DISPLAY_BASE + GEN4_HDMIB,
8694 PORT_B);
Ville Syrjälä67cfc202013-01-25 21:44:44 +02008695 if (I915_READ(VLV_DISPLAY_BASE + DP_B) & DP_DETECTED)
8696 intel_dp_init(dev, VLV_DISPLAY_BASE + DP_B, PORT_B);
Jesse Barnes4a87d652012-06-15 11:55:16 -07008697 }
Zhenyu Wang103a1962009-11-27 11:44:36 +08008698 } else if (SUPPORTS_DIGITAL_OUTPUTS(dev)) {
Ma Ling27185ae2009-08-24 13:50:23 +08008699 bool found = false;
Eric Anholt7d573822009-01-02 13:33:00 -08008700
Paulo Zanonie2debe92013-02-18 19:00:27 -03008701 if (I915_READ(GEN3_SDVOB) & SDVO_DETECTED) {
Jesse Barnesb01f2c32009-12-11 11:07:17 -08008702 DRM_DEBUG_KMS("probing SDVOB\n");
Paulo Zanonie2debe92013-02-18 19:00:27 -03008703 found = intel_sdvo_init(dev, GEN3_SDVOB, true);
Jesse Barnesb01f2c32009-12-11 11:07:17 -08008704 if (!found && SUPPORTS_INTEGRATED_HDMI(dev)) {
8705 DRM_DEBUG_KMS("probing HDMI on SDVOB\n");
Paulo Zanonie2debe92013-02-18 19:00:27 -03008706 intel_hdmi_init(dev, GEN4_HDMIB, PORT_B);
Jesse Barnesb01f2c32009-12-11 11:07:17 -08008707 }
Ma Ling27185ae2009-08-24 13:50:23 +08008708
Jesse Barnesb01f2c32009-12-11 11:07:17 -08008709 if (!found && SUPPORTS_INTEGRATED_DP(dev)) {
8710 DRM_DEBUG_KMS("probing DP_B\n");
Paulo Zanoniab9d7c32012-07-17 17:53:45 -03008711 intel_dp_init(dev, DP_B, PORT_B);
Jesse Barnesb01f2c32009-12-11 11:07:17 -08008712 }
Eric Anholt725e30a2009-01-22 13:01:02 -08008713 }
Kristian Høgsberg13520b02009-03-13 15:42:14 -04008714
8715 /* Before G4X SDVOC doesn't have its own detect register */
Kristian Høgsberg13520b02009-03-13 15:42:14 -04008716
Paulo Zanonie2debe92013-02-18 19:00:27 -03008717 if (I915_READ(GEN3_SDVOB) & SDVO_DETECTED) {
Jesse Barnesb01f2c32009-12-11 11:07:17 -08008718 DRM_DEBUG_KMS("probing SDVOC\n");
Paulo Zanonie2debe92013-02-18 19:00:27 -03008719 found = intel_sdvo_init(dev, GEN3_SDVOC, false);
Jesse Barnesb01f2c32009-12-11 11:07:17 -08008720 }
Ma Ling27185ae2009-08-24 13:50:23 +08008721
Paulo Zanonie2debe92013-02-18 19:00:27 -03008722 if (!found && (I915_READ(GEN3_SDVOC) & SDVO_DETECTED)) {
Ma Ling27185ae2009-08-24 13:50:23 +08008723
Jesse Barnesb01f2c32009-12-11 11:07:17 -08008724 if (SUPPORTS_INTEGRATED_HDMI(dev)) {
8725 DRM_DEBUG_KMS("probing HDMI on SDVOC\n");
Paulo Zanonie2debe92013-02-18 19:00:27 -03008726 intel_hdmi_init(dev, GEN4_HDMIC, PORT_C);
Jesse Barnesb01f2c32009-12-11 11:07:17 -08008727 }
8728 if (SUPPORTS_INTEGRATED_DP(dev)) {
8729 DRM_DEBUG_KMS("probing DP_C\n");
Paulo Zanoniab9d7c32012-07-17 17:53:45 -03008730 intel_dp_init(dev, DP_C, PORT_C);
Jesse Barnesb01f2c32009-12-11 11:07:17 -08008731 }
Eric Anholt725e30a2009-01-22 13:01:02 -08008732 }
Ma Ling27185ae2009-08-24 13:50:23 +08008733
Jesse Barnesb01f2c32009-12-11 11:07:17 -08008734 if (SUPPORTS_INTEGRATED_DP(dev) &&
8735 (I915_READ(DP_D) & DP_DETECTED)) {
8736 DRM_DEBUG_KMS("probing DP_D\n");
Paulo Zanoniab9d7c32012-07-17 17:53:45 -03008737 intel_dp_init(dev, DP_D, PORT_D);
Jesse Barnesb01f2c32009-12-11 11:07:17 -08008738 }
Eric Anholtbad720f2009-10-22 16:11:14 -07008739 } else if (IS_GEN2(dev))
Jesse Barnes79e53942008-11-07 14:24:08 -08008740 intel_dvo_init(dev);
8741
Zhenyu Wang103a1962009-11-27 11:44:36 +08008742 if (SUPPORTS_TV(dev))
Jesse Barnes79e53942008-11-07 14:24:08 -08008743 intel_tv_init(dev);
8744
Chris Wilson4ef69c72010-09-09 15:14:28 +01008745 list_for_each_entry(encoder, &dev->mode_config.encoder_list, base.head) {
8746 encoder->base.possible_crtcs = encoder->crtc_mask;
8747 encoder->base.possible_clones =
Daniel Vetter66a92782012-07-12 20:08:18 +02008748 intel_encoder_clones(encoder);
Jesse Barnes79e53942008-11-07 14:24:08 -08008749 }
Chris Wilson47356eb2011-01-11 17:06:04 +00008750
Paulo Zanonidde86e22012-12-01 12:04:25 -02008751 intel_init_pch_refclk(dev);
Daniel Vetter270b3042012-10-27 15:52:05 +02008752
8753 drm_helper_move_panel_connectors_to_head(dev);
Jesse Barnes79e53942008-11-07 14:24:08 -08008754}
8755
8756static void intel_user_framebuffer_destroy(struct drm_framebuffer *fb)
8757{
8758 struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
Jesse Barnes79e53942008-11-07 14:24:08 -08008759
8760 drm_framebuffer_cleanup(fb);
Chris Wilson05394f32010-11-08 19:18:58 +00008761 drm_gem_object_unreference_unlocked(&intel_fb->obj->base);
Jesse Barnes79e53942008-11-07 14:24:08 -08008762
8763 kfree(intel_fb);
8764}
8765
8766static int intel_user_framebuffer_create_handle(struct drm_framebuffer *fb,
Chris Wilson05394f32010-11-08 19:18:58 +00008767 struct drm_file *file,
Jesse Barnes79e53942008-11-07 14:24:08 -08008768 unsigned int *handle)
8769{
8770 struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
Chris Wilson05394f32010-11-08 19:18:58 +00008771 struct drm_i915_gem_object *obj = intel_fb->obj;
Jesse Barnes79e53942008-11-07 14:24:08 -08008772
Chris Wilson05394f32010-11-08 19:18:58 +00008773 return drm_gem_handle_create(file, &obj->base, handle);
Jesse Barnes79e53942008-11-07 14:24:08 -08008774}
8775
8776static const struct drm_framebuffer_funcs intel_fb_funcs = {
8777 .destroy = intel_user_framebuffer_destroy,
8778 .create_handle = intel_user_framebuffer_create_handle,
8779};
8780
Dave Airlie38651672010-03-30 05:34:13 +00008781int intel_framebuffer_init(struct drm_device *dev,
8782 struct intel_framebuffer *intel_fb,
Jesse Barnes308e5bc2011-11-14 14:51:28 -08008783 struct drm_mode_fb_cmd2 *mode_cmd,
Chris Wilson05394f32010-11-08 19:18:58 +00008784 struct drm_i915_gem_object *obj)
Jesse Barnes79e53942008-11-07 14:24:08 -08008785{
Jesse Barnes79e53942008-11-07 14:24:08 -08008786 int ret;
8787
Chris Wilsonc16ed4b2012-12-18 22:13:14 +00008788 if (obj->tiling_mode == I915_TILING_Y) {
8789 DRM_DEBUG("hardware does not support tiling Y\n");
Chris Wilson57cd6502010-08-08 12:34:44 +01008790 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +00008791 }
Chris Wilson57cd6502010-08-08 12:34:44 +01008792
Chris Wilsonc16ed4b2012-12-18 22:13:14 +00008793 if (mode_cmd->pitches[0] & 63) {
8794 DRM_DEBUG("pitch (%d) must be at least 64 byte aligned\n",
8795 mode_cmd->pitches[0]);
Chris Wilson57cd6502010-08-08 12:34:44 +01008796 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +00008797 }
Chris Wilson57cd6502010-08-08 12:34:44 +01008798
Ville Syrjälä5d7bd702012-10-31 17:50:18 +02008799 /* FIXME <= Gen4 stride limits are bit unclear */
Chris Wilsonc16ed4b2012-12-18 22:13:14 +00008800 if (mode_cmd->pitches[0] > 32768) {
8801 DRM_DEBUG("pitch (%d) must be at less than 32768\n",
8802 mode_cmd->pitches[0]);
Ville Syrjälä5d7bd702012-10-31 17:50:18 +02008803 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +00008804 }
Ville Syrjälä5d7bd702012-10-31 17:50:18 +02008805
8806 if (obj->tiling_mode != I915_TILING_NONE &&
Chris Wilsonc16ed4b2012-12-18 22:13:14 +00008807 mode_cmd->pitches[0] != obj->stride) {
8808 DRM_DEBUG("pitch (%d) must match tiling stride (%d)\n",
8809 mode_cmd->pitches[0], obj->stride);
Ville Syrjälä5d7bd702012-10-31 17:50:18 +02008810 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +00008811 }
Ville Syrjälä5d7bd702012-10-31 17:50:18 +02008812
Ville Syrjälä57779d02012-10-31 17:50:14 +02008813 /* Reject formats not supported by any plane early. */
Jesse Barnes308e5bc2011-11-14 14:51:28 -08008814 switch (mode_cmd->pixel_format) {
Ville Syrjälä57779d02012-10-31 17:50:14 +02008815 case DRM_FORMAT_C8:
Ville Syrjälä04b39242011-11-17 18:05:13 +02008816 case DRM_FORMAT_RGB565:
8817 case DRM_FORMAT_XRGB8888:
8818 case DRM_FORMAT_ARGB8888:
Ville Syrjälä57779d02012-10-31 17:50:14 +02008819 break;
8820 case DRM_FORMAT_XRGB1555:
8821 case DRM_FORMAT_ARGB1555:
Chris Wilsonc16ed4b2012-12-18 22:13:14 +00008822 if (INTEL_INFO(dev)->gen > 3) {
8823 DRM_DEBUG("invalid format: 0x%08x\n", mode_cmd->pixel_format);
Ville Syrjälä57779d02012-10-31 17:50:14 +02008824 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +00008825 }
Ville Syrjälä57779d02012-10-31 17:50:14 +02008826 break;
8827 case DRM_FORMAT_XBGR8888:
8828 case DRM_FORMAT_ABGR8888:
Ville Syrjälä04b39242011-11-17 18:05:13 +02008829 case DRM_FORMAT_XRGB2101010:
8830 case DRM_FORMAT_ARGB2101010:
Ville Syrjälä57779d02012-10-31 17:50:14 +02008831 case DRM_FORMAT_XBGR2101010:
8832 case DRM_FORMAT_ABGR2101010:
Chris Wilsonc16ed4b2012-12-18 22:13:14 +00008833 if (INTEL_INFO(dev)->gen < 4) {
8834 DRM_DEBUG("invalid format: 0x%08x\n", mode_cmd->pixel_format);
Ville Syrjälä57779d02012-10-31 17:50:14 +02008835 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +00008836 }
Jesse Barnesb5626742011-06-24 12:19:27 -07008837 break;
Ville Syrjälä04b39242011-11-17 18:05:13 +02008838 case DRM_FORMAT_YUYV:
8839 case DRM_FORMAT_UYVY:
8840 case DRM_FORMAT_YVYU:
8841 case DRM_FORMAT_VYUY:
Chris Wilsonc16ed4b2012-12-18 22:13:14 +00008842 if (INTEL_INFO(dev)->gen < 5) {
8843 DRM_DEBUG("invalid format: 0x%08x\n", mode_cmd->pixel_format);
Ville Syrjälä57779d02012-10-31 17:50:14 +02008844 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +00008845 }
Chris Wilson57cd6502010-08-08 12:34:44 +01008846 break;
8847 default:
Chris Wilsonc16ed4b2012-12-18 22:13:14 +00008848 DRM_DEBUG("unsupported pixel format 0x%08x\n", mode_cmd->pixel_format);
Chris Wilson57cd6502010-08-08 12:34:44 +01008849 return -EINVAL;
8850 }
8851
Ville Syrjälä90f9a332012-10-31 17:50:19 +02008852 /* FIXME need to adjust LINOFF/TILEOFF accordingly. */
8853 if (mode_cmd->offsets[0] != 0)
8854 return -EINVAL;
8855
Daniel Vetterc7d73f62012-12-13 23:38:38 +01008856 drm_helper_mode_fill_fb_struct(&intel_fb->base, mode_cmd);
8857 intel_fb->obj = obj;
8858
Jesse Barnes79e53942008-11-07 14:24:08 -08008859 ret = drm_framebuffer_init(dev, &intel_fb->base, &intel_fb_funcs);
8860 if (ret) {
8861 DRM_ERROR("framebuffer init failed %d\n", ret);
8862 return ret;
8863 }
8864
Jesse Barnes79e53942008-11-07 14:24:08 -08008865 return 0;
8866}
8867
Jesse Barnes79e53942008-11-07 14:24:08 -08008868static struct drm_framebuffer *
8869intel_user_framebuffer_create(struct drm_device *dev,
8870 struct drm_file *filp,
Jesse Barnes308e5bc2011-11-14 14:51:28 -08008871 struct drm_mode_fb_cmd2 *mode_cmd)
Jesse Barnes79e53942008-11-07 14:24:08 -08008872{
Chris Wilson05394f32010-11-08 19:18:58 +00008873 struct drm_i915_gem_object *obj;
Jesse Barnes79e53942008-11-07 14:24:08 -08008874
Jesse Barnes308e5bc2011-11-14 14:51:28 -08008875 obj = to_intel_bo(drm_gem_object_lookup(dev, filp,
8876 mode_cmd->handles[0]));
Chris Wilsonc8725222011-02-19 11:31:06 +00008877 if (&obj->base == NULL)
Chris Wilsoncce13ff2010-08-08 13:36:38 +01008878 return ERR_PTR(-ENOENT);
Jesse Barnes79e53942008-11-07 14:24:08 -08008879
Chris Wilsond2dff872011-04-19 08:36:26 +01008880 return intel_framebuffer_create(dev, mode_cmd, obj);
Jesse Barnes79e53942008-11-07 14:24:08 -08008881}
8882
Jesse Barnes79e53942008-11-07 14:24:08 -08008883static const struct drm_mode_config_funcs intel_mode_funcs = {
Jesse Barnes79e53942008-11-07 14:24:08 -08008884 .fb_create = intel_user_framebuffer_create,
Dave Airlieeb1f8e42010-05-07 06:42:51 +00008885 .output_poll_changed = intel_fb_output_poll_changed,
Jesse Barnes79e53942008-11-07 14:24:08 -08008886};
8887
Jesse Barnese70236a2009-09-21 10:42:27 -07008888/* Set up chip specific display functions */
8889static void intel_init_display(struct drm_device *dev)
8890{
8891 struct drm_i915_private *dev_priv = dev->dev_private;
8892
Paulo Zanoniaffa9352012-11-23 15:30:39 -02008893 if (HAS_DDI(dev)) {
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01008894 dev_priv->display.get_pipe_config = haswell_get_pipe_config;
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -03008895 dev_priv->display.crtc_mode_set = haswell_crtc_mode_set;
Paulo Zanoni4f771f12012-10-23 18:29:51 -02008896 dev_priv->display.crtc_enable = haswell_crtc_enable;
8897 dev_priv->display.crtc_disable = haswell_crtc_disable;
Paulo Zanoni6441ab52012-10-05 12:05:58 -03008898 dev_priv->display.off = haswell_crtc_off;
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -03008899 dev_priv->display.update_plane = ironlake_update_plane;
8900 } else if (HAS_PCH_SPLIT(dev)) {
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01008901 dev_priv->display.get_pipe_config = ironlake_get_pipe_config;
Eric Anholtf564048e2011-03-30 13:01:02 -07008902 dev_priv->display.crtc_mode_set = ironlake_crtc_mode_set;
Daniel Vetter76e5a892012-06-29 22:39:33 +02008903 dev_priv->display.crtc_enable = ironlake_crtc_enable;
8904 dev_priv->display.crtc_disable = ironlake_crtc_disable;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01008905 dev_priv->display.off = ironlake_crtc_off;
Jesse Barnes17638cd2011-06-24 12:19:23 -07008906 dev_priv->display.update_plane = ironlake_update_plane;
Jesse Barnes89b667f2013-04-18 14:51:36 -07008907 } else if (IS_VALLEYVIEW(dev)) {
8908 dev_priv->display.get_pipe_config = i9xx_get_pipe_config;
8909 dev_priv->display.crtc_mode_set = i9xx_crtc_mode_set;
8910 dev_priv->display.crtc_enable = valleyview_crtc_enable;
8911 dev_priv->display.crtc_disable = i9xx_crtc_disable;
8912 dev_priv->display.off = i9xx_crtc_off;
8913 dev_priv->display.update_plane = i9xx_update_plane;
Eric Anholtf564048e2011-03-30 13:01:02 -07008914 } else {
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01008915 dev_priv->display.get_pipe_config = i9xx_get_pipe_config;
Eric Anholtf564048e2011-03-30 13:01:02 -07008916 dev_priv->display.crtc_mode_set = i9xx_crtc_mode_set;
Daniel Vetter76e5a892012-06-29 22:39:33 +02008917 dev_priv->display.crtc_enable = i9xx_crtc_enable;
8918 dev_priv->display.crtc_disable = i9xx_crtc_disable;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01008919 dev_priv->display.off = i9xx_crtc_off;
Jesse Barnes17638cd2011-06-24 12:19:23 -07008920 dev_priv->display.update_plane = i9xx_update_plane;
Eric Anholtf564048e2011-03-30 13:01:02 -07008921 }
Jesse Barnese70236a2009-09-21 10:42:27 -07008922
Jesse Barnese70236a2009-09-21 10:42:27 -07008923 /* Returns the core display clock speed */
Jesse Barnes25eb05fc2012-03-28 13:39:23 -07008924 if (IS_VALLEYVIEW(dev))
8925 dev_priv->display.get_display_clock_speed =
8926 valleyview_get_display_clock_speed;
8927 else if (IS_I945G(dev) || (IS_G33(dev) && !IS_PINEVIEW_M(dev)))
Jesse Barnese70236a2009-09-21 10:42:27 -07008928 dev_priv->display.get_display_clock_speed =
8929 i945_get_display_clock_speed;
8930 else if (IS_I915G(dev))
8931 dev_priv->display.get_display_clock_speed =
8932 i915_get_display_clock_speed;
Adam Jacksonf2b115e2009-12-03 17:14:42 -05008933 else if (IS_I945GM(dev) || IS_845G(dev) || IS_PINEVIEW_M(dev))
Jesse Barnese70236a2009-09-21 10:42:27 -07008934 dev_priv->display.get_display_clock_speed =
8935 i9xx_misc_get_display_clock_speed;
8936 else if (IS_I915GM(dev))
8937 dev_priv->display.get_display_clock_speed =
8938 i915gm_get_display_clock_speed;
8939 else if (IS_I865G(dev))
8940 dev_priv->display.get_display_clock_speed =
8941 i865_get_display_clock_speed;
Daniel Vetterf0f8a9c2009-09-15 22:57:33 +02008942 else if (IS_I85X(dev))
Jesse Barnese70236a2009-09-21 10:42:27 -07008943 dev_priv->display.get_display_clock_speed =
8944 i855_get_display_clock_speed;
8945 else /* 852, 830 */
8946 dev_priv->display.get_display_clock_speed =
8947 i830_get_display_clock_speed;
8948
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08008949 if (HAS_PCH_SPLIT(dev)) {
Chris Wilsonf00a3dd2010-10-21 14:57:17 +01008950 if (IS_GEN5(dev)) {
Jesse Barnes674cf962011-04-28 14:27:04 -07008951 dev_priv->display.fdi_link_train = ironlake_fdi_link_train;
Wu Fengguange0dac652011-09-05 14:25:34 +08008952 dev_priv->display.write_eld = ironlake_write_eld;
Yuanhan Liu13982612010-12-15 15:42:31 +08008953 } else if (IS_GEN6(dev)) {
Jesse Barnes674cf962011-04-28 14:27:04 -07008954 dev_priv->display.fdi_link_train = gen6_fdi_link_train;
Wu Fengguange0dac652011-09-05 14:25:34 +08008955 dev_priv->display.write_eld = ironlake_write_eld;
Jesse Barnes357555c2011-04-28 15:09:55 -07008956 } else if (IS_IVYBRIDGE(dev)) {
8957 /* FIXME: detect B0+ stepping and use auto training */
8958 dev_priv->display.fdi_link_train = ivb_manual_fdi_link_train;
Wu Fengguange0dac652011-09-05 14:25:34 +08008959 dev_priv->display.write_eld = ironlake_write_eld;
Daniel Vetter01a415f2012-10-27 15:58:40 +02008960 dev_priv->display.modeset_global_resources =
8961 ivb_modeset_global_resources;
Eugeni Dodonovc82e4d22012-05-09 15:37:21 -03008962 } else if (IS_HASWELL(dev)) {
8963 dev_priv->display.fdi_link_train = hsw_fdi_link_train;
Wang Xingchao83358c852012-08-16 22:43:37 +08008964 dev_priv->display.write_eld = haswell_write_eld;
Daniel Vetterd6dd9eb2013-01-29 16:35:20 -02008965 dev_priv->display.modeset_global_resources =
8966 haswell_modeset_global_resources;
Paulo Zanonia0e63c22012-12-06 11:12:39 -02008967 }
Jesse Barnes6067aae2011-04-28 15:04:31 -07008968 } else if (IS_G4X(dev)) {
Wu Fengguange0dac652011-09-05 14:25:34 +08008969 dev_priv->display.write_eld = g4x_write_eld;
Jesse Barnese70236a2009-09-21 10:42:27 -07008970 }
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008971
8972 /* Default just returns -ENODEV to indicate unsupported */
8973 dev_priv->display.queue_flip = intel_default_queue_flip;
8974
8975 switch (INTEL_INFO(dev)->gen) {
8976 case 2:
8977 dev_priv->display.queue_flip = intel_gen2_queue_flip;
8978 break;
8979
8980 case 3:
8981 dev_priv->display.queue_flip = intel_gen3_queue_flip;
8982 break;
8983
8984 case 4:
8985 case 5:
8986 dev_priv->display.queue_flip = intel_gen4_queue_flip;
8987 break;
8988
8989 case 6:
8990 dev_priv->display.queue_flip = intel_gen6_queue_flip;
8991 break;
Jesse Barnes7c9017e2011-06-16 12:18:54 -07008992 case 7:
8993 dev_priv->display.queue_flip = intel_gen7_queue_flip;
8994 break;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008995 }
Jesse Barnese70236a2009-09-21 10:42:27 -07008996}
8997
Jesse Barnesb690e962010-07-19 13:53:12 -07008998/*
8999 * Some BIOSes insist on assuming the GPU's pipe A is enabled at suspend,
9000 * resume, or other times. This quirk makes sure that's the case for
9001 * affected systems.
9002 */
Akshay Joshi0206e352011-08-16 15:34:10 -04009003static void quirk_pipea_force(struct drm_device *dev)
Jesse Barnesb690e962010-07-19 13:53:12 -07009004{
9005 struct drm_i915_private *dev_priv = dev->dev_private;
9006
9007 dev_priv->quirks |= QUIRK_PIPEA_FORCE;
Daniel Vetterbc0daf42012-04-01 13:16:49 +02009008 DRM_INFO("applying pipe a force quirk\n");
Jesse Barnesb690e962010-07-19 13:53:12 -07009009}
9010
Keith Packard435793d2011-07-12 14:56:22 -07009011/*
9012 * Some machines (Lenovo U160) do not work with SSC on LVDS for some reason
9013 */
9014static void quirk_ssc_force_disable(struct drm_device *dev)
9015{
9016 struct drm_i915_private *dev_priv = dev->dev_private;
9017 dev_priv->quirks |= QUIRK_LVDS_SSC_DISABLE;
Daniel Vetterbc0daf42012-04-01 13:16:49 +02009018 DRM_INFO("applying lvds SSC disable quirk\n");
Keith Packard435793d2011-07-12 14:56:22 -07009019}
9020
Carsten Emde4dca20e2012-03-15 15:56:26 +01009021/*
Carsten Emde5a15ab52012-03-15 15:56:27 +01009022 * A machine (e.g. Acer Aspire 5734Z) may need to invert the panel backlight
9023 * brightness value
Carsten Emde4dca20e2012-03-15 15:56:26 +01009024 */
9025static void quirk_invert_brightness(struct drm_device *dev)
9026{
9027 struct drm_i915_private *dev_priv = dev->dev_private;
9028 dev_priv->quirks |= QUIRK_INVERT_BRIGHTNESS;
Daniel Vetterbc0daf42012-04-01 13:16:49 +02009029 DRM_INFO("applying inverted panel brightness quirk\n");
Jesse Barnesb690e962010-07-19 13:53:12 -07009030}
9031
9032struct intel_quirk {
9033 int device;
9034 int subsystem_vendor;
9035 int subsystem_device;
9036 void (*hook)(struct drm_device *dev);
9037};
9038
Egbert Eich5f85f1762012-10-14 15:46:38 +02009039/* For systems that don't have a meaningful PCI subdevice/subvendor ID */
9040struct intel_dmi_quirk {
9041 void (*hook)(struct drm_device *dev);
9042 const struct dmi_system_id (*dmi_id_list)[];
9043};
9044
9045static int intel_dmi_reverse_brightness(const struct dmi_system_id *id)
9046{
9047 DRM_INFO("Backlight polarity reversed on %s\n", id->ident);
9048 return 1;
9049}
9050
9051static const struct intel_dmi_quirk intel_dmi_quirks[] = {
9052 {
9053 .dmi_id_list = &(const struct dmi_system_id[]) {
9054 {
9055 .callback = intel_dmi_reverse_brightness,
9056 .ident = "NCR Corporation",
9057 .matches = {DMI_MATCH(DMI_SYS_VENDOR, "NCR Corporation"),
9058 DMI_MATCH(DMI_PRODUCT_NAME, ""),
9059 },
9060 },
9061 { } /* terminating entry */
9062 },
9063 .hook = quirk_invert_brightness,
9064 },
9065};
9066
Ben Widawskyc43b5632012-04-16 14:07:40 -07009067static struct intel_quirk intel_quirks[] = {
Jesse Barnesb690e962010-07-19 13:53:12 -07009068 /* HP Mini needs pipe A force quirk (LP: #322104) */
Akshay Joshi0206e352011-08-16 15:34:10 -04009069 { 0x27ae, 0x103c, 0x361a, quirk_pipea_force },
Jesse Barnesb690e962010-07-19 13:53:12 -07009070
Jesse Barnesb690e962010-07-19 13:53:12 -07009071 /* Toshiba Protege R-205, S-209 needs pipe A force quirk */
9072 { 0x2592, 0x1179, 0x0001, quirk_pipea_force },
9073
Jesse Barnesb690e962010-07-19 13:53:12 -07009074 /* ThinkPad T60 needs pipe A force quirk (bug #16494) */
9075 { 0x2782, 0x17aa, 0x201a, quirk_pipea_force },
9076
Daniel Vetterccd0d362012-10-10 23:13:59 +02009077 /* 830/845 need to leave pipe A & dpll A up */
Jesse Barnesb690e962010-07-19 13:53:12 -07009078 { 0x2562, PCI_ANY_ID, PCI_ANY_ID, quirk_pipea_force },
Daniel Vetterdcdaed62012-08-12 21:19:34 +02009079 { 0x3577, PCI_ANY_ID, PCI_ANY_ID, quirk_pipea_force },
Keith Packard435793d2011-07-12 14:56:22 -07009080
9081 /* Lenovo U160 cannot use SSC on LVDS */
9082 { 0x0046, 0x17aa, 0x3920, quirk_ssc_force_disable },
Michel Alexandre Salim070d3292011-07-28 18:52:06 +02009083
9084 /* Sony Vaio Y cannot use SSC on LVDS */
9085 { 0x0046, 0x104d, 0x9076, quirk_ssc_force_disable },
Carsten Emde5a15ab52012-03-15 15:56:27 +01009086
9087 /* Acer Aspire 5734Z must invert backlight brightness */
9088 { 0x2a42, 0x1025, 0x0459, quirk_invert_brightness },
Jani Nikula1ffff602013-01-22 12:50:34 +02009089
9090 /* Acer/eMachines G725 */
9091 { 0x2a42, 0x1025, 0x0210, quirk_invert_brightness },
Jani Nikula01e3a8f2013-01-22 12:50:35 +02009092
9093 /* Acer/eMachines e725 */
9094 { 0x2a42, 0x1025, 0x0212, quirk_invert_brightness },
Jani Nikula5559eca2013-01-22 12:50:36 +02009095
9096 /* Acer/Packard Bell NCL20 */
9097 { 0x2a42, 0x1025, 0x034b, quirk_invert_brightness },
Daniel Vetterac4199e2013-02-15 18:35:30 +01009098
9099 /* Acer Aspire 4736Z */
9100 { 0x2a42, 0x1025, 0x0260, quirk_invert_brightness },
Jesse Barnesb690e962010-07-19 13:53:12 -07009101};
9102
9103static void intel_init_quirks(struct drm_device *dev)
9104{
9105 struct pci_dev *d = dev->pdev;
9106 int i;
9107
9108 for (i = 0; i < ARRAY_SIZE(intel_quirks); i++) {
9109 struct intel_quirk *q = &intel_quirks[i];
9110
9111 if (d->device == q->device &&
9112 (d->subsystem_vendor == q->subsystem_vendor ||
9113 q->subsystem_vendor == PCI_ANY_ID) &&
9114 (d->subsystem_device == q->subsystem_device ||
9115 q->subsystem_device == PCI_ANY_ID))
9116 q->hook(dev);
9117 }
Egbert Eich5f85f1762012-10-14 15:46:38 +02009118 for (i = 0; i < ARRAY_SIZE(intel_dmi_quirks); i++) {
9119 if (dmi_check_system(*intel_dmi_quirks[i].dmi_id_list) != 0)
9120 intel_dmi_quirks[i].hook(dev);
9121 }
Jesse Barnesb690e962010-07-19 13:53:12 -07009122}
9123
Jesse Barnes9cce37f2010-08-13 15:11:26 -07009124/* Disable the VGA plane that we never use */
9125static void i915_disable_vga(struct drm_device *dev)
9126{
9127 struct drm_i915_private *dev_priv = dev->dev_private;
9128 u8 sr1;
Ville Syrjälä766aa1c2013-01-25 21:44:46 +02009129 u32 vga_reg = i915_vgacntrl_reg(dev);
Jesse Barnes9cce37f2010-08-13 15:11:26 -07009130
9131 vga_get_uninterruptible(dev->pdev, VGA_RSRC_LEGACY_IO);
Jesse Barnes3fdcf432012-04-06 11:46:27 -07009132 outb(SR01, VGA_SR_INDEX);
Jesse Barnes9cce37f2010-08-13 15:11:26 -07009133 sr1 = inb(VGA_SR_DATA);
9134 outb(sr1 | 1<<5, VGA_SR_DATA);
9135 vga_put(dev->pdev, VGA_RSRC_LEGACY_IO);
9136 udelay(300);
9137
9138 I915_WRITE(vga_reg, VGA_DISP_DISABLE);
9139 POSTING_READ(vga_reg);
9140}
9141
Daniel Vetterf8175862012-04-10 15:50:11 +02009142void intel_modeset_init_hw(struct drm_device *dev)
9143{
Paulo Zanonifa42e232013-01-25 16:59:11 -02009144 intel_init_power_well(dev);
Eugeni Dodonov0232e922012-07-06 15:42:36 -03009145
Eugeni Dodonova8f78b52012-06-28 15:55:35 -03009146 intel_prepare_ddi(dev);
9147
Daniel Vetterf8175862012-04-10 15:50:11 +02009148 intel_init_clock_gating(dev);
9149
Daniel Vetter79f5b2c2012-06-24 16:42:33 +02009150 mutex_lock(&dev->struct_mutex);
Daniel Vetter8090c6b2012-06-24 16:42:32 +02009151 intel_enable_gt_powersave(dev);
Daniel Vetter79f5b2c2012-06-24 16:42:33 +02009152 mutex_unlock(&dev->struct_mutex);
Daniel Vetterf8175862012-04-10 15:50:11 +02009153}
9154
Jesse Barnes79e53942008-11-07 14:24:08 -08009155void intel_modeset_init(struct drm_device *dev)
9156{
Jesse Barnes652c3932009-08-17 13:31:43 -07009157 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes7f1f3852013-04-02 11:22:20 -07009158 int i, j, ret;
Jesse Barnes79e53942008-11-07 14:24:08 -08009159
9160 drm_mode_config_init(dev);
9161
9162 dev->mode_config.min_width = 0;
9163 dev->mode_config.min_height = 0;
9164
Dave Airlie019d96c2011-09-29 16:20:42 +01009165 dev->mode_config.preferred_depth = 24;
9166 dev->mode_config.prefer_shadow = 1;
9167
Laurent Pincharte6ecefa2012-05-17 13:27:23 +02009168 dev->mode_config.funcs = &intel_mode_funcs;
Jesse Barnes79e53942008-11-07 14:24:08 -08009169
Jesse Barnesb690e962010-07-19 13:53:12 -07009170 intel_init_quirks(dev);
9171
Eugeni Dodonov1fa61102012-04-18 15:29:26 -03009172 intel_init_pm(dev);
9173
Ben Widawskye3c74752013-04-05 13:12:39 -07009174 if (INTEL_INFO(dev)->num_pipes == 0)
9175 return;
9176
Jesse Barnese70236a2009-09-21 10:42:27 -07009177 intel_init_display(dev);
9178
Chris Wilsona6c45cf2010-09-17 00:32:17 +01009179 if (IS_GEN2(dev)) {
9180 dev->mode_config.max_width = 2048;
9181 dev->mode_config.max_height = 2048;
9182 } else if (IS_GEN3(dev)) {
Keith Packard5e4d6fa2009-07-12 23:53:17 -07009183 dev->mode_config.max_width = 4096;
9184 dev->mode_config.max_height = 4096;
Jesse Barnes79e53942008-11-07 14:24:08 -08009185 } else {
Chris Wilsona6c45cf2010-09-17 00:32:17 +01009186 dev->mode_config.max_width = 8192;
9187 dev->mode_config.max_height = 8192;
Jesse Barnes79e53942008-11-07 14:24:08 -08009188 }
Ben Widawsky5d4545a2013-01-17 12:45:15 -08009189 dev->mode_config.fb_base = dev_priv->gtt.mappable_base;
Jesse Barnes79e53942008-11-07 14:24:08 -08009190
Zhao Yakui28c97732009-10-09 11:39:41 +08009191 DRM_DEBUG_KMS("%d display pipe%s available.\n",
Ben Widawsky7eb552a2013-03-13 14:05:41 -07009192 INTEL_INFO(dev)->num_pipes,
9193 INTEL_INFO(dev)->num_pipes > 1 ? "s" : "");
Jesse Barnes79e53942008-11-07 14:24:08 -08009194
Ben Widawsky7eb552a2013-03-13 14:05:41 -07009195 for (i = 0; i < INTEL_INFO(dev)->num_pipes; i++) {
Jesse Barnes79e53942008-11-07 14:24:08 -08009196 intel_crtc_init(dev, i);
Jesse Barnes7f1f3852013-04-02 11:22:20 -07009197 for (j = 0; j < dev_priv->num_plane; j++) {
9198 ret = intel_plane_init(dev, i, j);
9199 if (ret)
Ville Syrjälä06da8da2013-04-17 17:48:51 +03009200 DRM_DEBUG_KMS("pipe %c sprite %c init failed: %d\n",
9201 pipe_name(i), sprite_name(i, j), ret);
Jesse Barnes7f1f3852013-04-02 11:22:20 -07009202 }
Jesse Barnes79e53942008-11-07 14:24:08 -08009203 }
9204
Paulo Zanoni79f689a2012-10-05 12:05:52 -03009205 intel_cpu_pll_init(dev);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01009206 intel_pch_pll_init(dev);
9207
Jesse Barnes9cce37f2010-08-13 15:11:26 -07009208 /* Just disable it once at startup */
9209 i915_disable_vga(dev);
Jesse Barnes79e53942008-11-07 14:24:08 -08009210 intel_setup_outputs(dev);
Chris Wilson11be49e2012-11-15 11:32:20 +00009211
9212 /* Just in case the BIOS is doing something questionable. */
9213 intel_disable_fbc(dev);
Chris Wilson2c7111d2011-03-29 10:40:27 +01009214}
Jesse Barnesd5bb0812011-01-05 12:01:26 -08009215
Daniel Vetter24929352012-07-02 20:28:59 +02009216static void
9217intel_connector_break_all_links(struct intel_connector *connector)
9218{
9219 connector->base.dpms = DRM_MODE_DPMS_OFF;
9220 connector->base.encoder = NULL;
9221 connector->encoder->connectors_active = false;
9222 connector->encoder->base.crtc = NULL;
9223}
9224
Daniel Vetter7fad7982012-07-04 17:51:47 +02009225static void intel_enable_pipe_a(struct drm_device *dev)
9226{
9227 struct intel_connector *connector;
9228 struct drm_connector *crt = NULL;
9229 struct intel_load_detect_pipe load_detect_temp;
9230
9231 /* We can't just switch on the pipe A, we need to set things up with a
9232 * proper mode and output configuration. As a gross hack, enable pipe A
9233 * by enabling the load detect pipe once. */
9234 list_for_each_entry(connector,
9235 &dev->mode_config.connector_list,
9236 base.head) {
9237 if (connector->encoder->type == INTEL_OUTPUT_ANALOG) {
9238 crt = &connector->base;
9239 break;
9240 }
9241 }
9242
9243 if (!crt)
9244 return;
9245
9246 if (intel_get_load_detect_pipe(crt, NULL, &load_detect_temp))
9247 intel_release_load_detect_pipe(crt, &load_detect_temp);
9248
9249
9250}
9251
Daniel Vetterfa555832012-10-10 23:14:00 +02009252static bool
9253intel_check_plane_mapping(struct intel_crtc *crtc)
9254{
Ben Widawsky7eb552a2013-03-13 14:05:41 -07009255 struct drm_device *dev = crtc->base.dev;
9256 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetterfa555832012-10-10 23:14:00 +02009257 u32 reg, val;
9258
Ben Widawsky7eb552a2013-03-13 14:05:41 -07009259 if (INTEL_INFO(dev)->num_pipes == 1)
Daniel Vetterfa555832012-10-10 23:14:00 +02009260 return true;
9261
9262 reg = DSPCNTR(!crtc->plane);
9263 val = I915_READ(reg);
9264
9265 if ((val & DISPLAY_PLANE_ENABLE) &&
9266 (!!(val & DISPPLANE_SEL_PIPE_MASK) == crtc->pipe))
9267 return false;
9268
9269 return true;
9270}
9271
Daniel Vetter24929352012-07-02 20:28:59 +02009272static void intel_sanitize_crtc(struct intel_crtc *crtc)
9273{
9274 struct drm_device *dev = crtc->base.dev;
9275 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetterfa555832012-10-10 23:14:00 +02009276 u32 reg;
Daniel Vetter24929352012-07-02 20:28:59 +02009277
Daniel Vetter24929352012-07-02 20:28:59 +02009278 /* Clear any frame start delays used for debugging left by the BIOS */
Daniel Vetter3b117c82013-04-17 20:15:07 +02009279 reg = PIPECONF(crtc->config.cpu_transcoder);
Daniel Vetter24929352012-07-02 20:28:59 +02009280 I915_WRITE(reg, I915_READ(reg) & ~PIPECONF_FRAME_START_DELAY_MASK);
9281
9282 /* We need to sanitize the plane -> pipe mapping first because this will
Daniel Vetterfa555832012-10-10 23:14:00 +02009283 * disable the crtc (and hence change the state) if it is wrong. Note
9284 * that gen4+ has a fixed plane -> pipe mapping. */
9285 if (INTEL_INFO(dev)->gen < 4 && !intel_check_plane_mapping(crtc)) {
Daniel Vetter24929352012-07-02 20:28:59 +02009286 struct intel_connector *connector;
9287 bool plane;
9288
Daniel Vetter24929352012-07-02 20:28:59 +02009289 DRM_DEBUG_KMS("[CRTC:%d] wrong plane connection detected!\n",
9290 crtc->base.base.id);
9291
9292 /* Pipe has the wrong plane attached and the plane is active.
9293 * Temporarily change the plane mapping and disable everything
9294 * ... */
9295 plane = crtc->plane;
9296 crtc->plane = !plane;
9297 dev_priv->display.crtc_disable(&crtc->base);
9298 crtc->plane = plane;
9299
9300 /* ... and break all links. */
9301 list_for_each_entry(connector, &dev->mode_config.connector_list,
9302 base.head) {
9303 if (connector->encoder->base.crtc != &crtc->base)
9304 continue;
9305
9306 intel_connector_break_all_links(connector);
9307 }
9308
9309 WARN_ON(crtc->active);
9310 crtc->base.enabled = false;
9311 }
Daniel Vetter24929352012-07-02 20:28:59 +02009312
Daniel Vetter7fad7982012-07-04 17:51:47 +02009313 if (dev_priv->quirks & QUIRK_PIPEA_FORCE &&
9314 crtc->pipe == PIPE_A && !crtc->active) {
9315 /* BIOS forgot to enable pipe A, this mostly happens after
9316 * resume. Force-enable the pipe to fix this, the update_dpms
9317 * call below we restore the pipe to the right state, but leave
9318 * the required bits on. */
9319 intel_enable_pipe_a(dev);
9320 }
9321
Daniel Vetter24929352012-07-02 20:28:59 +02009322 /* Adjust the state of the output pipe according to whether we
9323 * have active connectors/encoders. */
9324 intel_crtc_update_dpms(&crtc->base);
9325
9326 if (crtc->active != crtc->base.enabled) {
9327 struct intel_encoder *encoder;
9328
9329 /* This can happen either due to bugs in the get_hw_state
9330 * functions or because the pipe is force-enabled due to the
9331 * pipe A quirk. */
9332 DRM_DEBUG_KMS("[CRTC:%d] hw state adjusted, was %s, now %s\n",
9333 crtc->base.base.id,
9334 crtc->base.enabled ? "enabled" : "disabled",
9335 crtc->active ? "enabled" : "disabled");
9336
9337 crtc->base.enabled = crtc->active;
9338
9339 /* Because we only establish the connector -> encoder ->
9340 * crtc links if something is active, this means the
9341 * crtc is now deactivated. Break the links. connector
9342 * -> encoder links are only establish when things are
9343 * actually up, hence no need to break them. */
9344 WARN_ON(crtc->active);
9345
9346 for_each_encoder_on_crtc(dev, &crtc->base, encoder) {
9347 WARN_ON(encoder->connectors_active);
9348 encoder->base.crtc = NULL;
9349 }
9350 }
9351}
9352
9353static void intel_sanitize_encoder(struct intel_encoder *encoder)
9354{
9355 struct intel_connector *connector;
9356 struct drm_device *dev = encoder->base.dev;
9357
9358 /* We need to check both for a crtc link (meaning that the
9359 * encoder is active and trying to read from a pipe) and the
9360 * pipe itself being active. */
9361 bool has_active_crtc = encoder->base.crtc &&
9362 to_intel_crtc(encoder->base.crtc)->active;
9363
9364 if (encoder->connectors_active && !has_active_crtc) {
9365 DRM_DEBUG_KMS("[ENCODER:%d:%s] has active connectors but no active pipe!\n",
9366 encoder->base.base.id,
9367 drm_get_encoder_name(&encoder->base));
9368
9369 /* Connector is active, but has no active pipe. This is
9370 * fallout from our resume register restoring. Disable
9371 * the encoder manually again. */
9372 if (encoder->base.crtc) {
9373 DRM_DEBUG_KMS("[ENCODER:%d:%s] manually disabled\n",
9374 encoder->base.base.id,
9375 drm_get_encoder_name(&encoder->base));
9376 encoder->disable(encoder);
9377 }
9378
9379 /* Inconsistent output/port/pipe state happens presumably due to
9380 * a bug in one of the get_hw_state functions. Or someplace else
9381 * in our code, like the register restore mess on resume. Clamp
9382 * things to off as a safer default. */
9383 list_for_each_entry(connector,
9384 &dev->mode_config.connector_list,
9385 base.head) {
9386 if (connector->encoder != encoder)
9387 continue;
9388
9389 intel_connector_break_all_links(connector);
9390 }
9391 }
9392 /* Enabled encoders without active connectors will be fixed in
9393 * the crtc fixup. */
9394}
9395
Daniel Vetter44cec742013-01-25 17:53:21 +01009396void i915_redisable_vga(struct drm_device *dev)
Krzysztof Mazur0fde9012012-12-19 11:03:41 +01009397{
9398 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjälä766aa1c2013-01-25 21:44:46 +02009399 u32 vga_reg = i915_vgacntrl_reg(dev);
Krzysztof Mazur0fde9012012-12-19 11:03:41 +01009400
9401 if (I915_READ(vga_reg) != VGA_DISP_DISABLE) {
9402 DRM_DEBUG_KMS("Something enabled VGA plane, disabling it\n");
Ville Syrjälä209d5212013-01-25 21:44:48 +02009403 i915_disable_vga(dev);
Krzysztof Mazur0fde9012012-12-19 11:03:41 +01009404 }
9405}
9406
Daniel Vetter24929352012-07-02 20:28:59 +02009407/* Scan out the current hw modeset state, sanitizes it and maps it into the drm
9408 * and i915 state tracking structures. */
Daniel Vetter45e2b5f2012-11-23 18:16:34 +01009409void intel_modeset_setup_hw_state(struct drm_device *dev,
9410 bool force_restore)
Daniel Vetter24929352012-07-02 20:28:59 +02009411{
9412 struct drm_i915_private *dev_priv = dev->dev_private;
9413 enum pipe pipe;
9414 u32 tmp;
Jesse Barnesb5644d02013-03-26 13:25:27 -07009415 struct drm_plane *plane;
Daniel Vetter24929352012-07-02 20:28:59 +02009416 struct intel_crtc *crtc;
9417 struct intel_encoder *encoder;
9418 struct intel_connector *connector;
9419
Paulo Zanoniaffa9352012-11-23 15:30:39 -02009420 if (HAS_DDI(dev)) {
Paulo Zanonie28d54c2012-10-24 16:09:25 -02009421 tmp = I915_READ(TRANS_DDI_FUNC_CTL(TRANSCODER_EDP));
9422
9423 if (tmp & TRANS_DDI_FUNC_ENABLE) {
9424 switch (tmp & TRANS_DDI_EDP_INPUT_MASK) {
9425 case TRANS_DDI_EDP_INPUT_A_ON:
9426 case TRANS_DDI_EDP_INPUT_A_ONOFF:
9427 pipe = PIPE_A;
9428 break;
9429 case TRANS_DDI_EDP_INPUT_B_ONOFF:
9430 pipe = PIPE_B;
9431 break;
9432 case TRANS_DDI_EDP_INPUT_C_ONOFF:
9433 pipe = PIPE_C;
9434 break;
Damien Lespiauaaa148e2013-03-07 15:30:26 +00009435 default:
9436 /* A bogus value has been programmed, disable
9437 * the transcoder */
9438 WARN(1, "Bogus eDP source %08x\n", tmp);
9439 intel_ddi_disable_transcoder_func(dev_priv,
9440 TRANSCODER_EDP);
9441 goto setup_pipes;
Paulo Zanonie28d54c2012-10-24 16:09:25 -02009442 }
9443
9444 crtc = to_intel_crtc(dev_priv->pipe_to_crtc_mapping[pipe]);
Daniel Vetter3b117c82013-04-17 20:15:07 +02009445 crtc->config.cpu_transcoder = TRANSCODER_EDP;
Paulo Zanonie28d54c2012-10-24 16:09:25 -02009446
9447 DRM_DEBUG_KMS("Pipe %c using transcoder EDP\n",
9448 pipe_name(pipe));
9449 }
9450 }
9451
Damien Lespiauaaa148e2013-03-07 15:30:26 +00009452setup_pipes:
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01009453 list_for_each_entry(crtc, &dev->mode_config.crtc_list,
9454 base.head) {
Daniel Vetter3b117c82013-04-17 20:15:07 +02009455 enum transcoder tmp = crtc->config.cpu_transcoder;
Daniel Vetter88adfff2013-03-28 10:42:01 +01009456 memset(&crtc->config, 0, sizeof(crtc->config));
Daniel Vetter3b117c82013-04-17 20:15:07 +02009457 crtc->config.cpu_transcoder = tmp;
9458
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01009459 crtc->active = dev_priv->display.get_pipe_config(crtc,
9460 &crtc->config);
Daniel Vetter24929352012-07-02 20:28:59 +02009461
9462 crtc->base.enabled = crtc->active;
9463
9464 DRM_DEBUG_KMS("[CRTC:%d] hw state readout: %s\n",
9465 crtc->base.base.id,
9466 crtc->active ? "enabled" : "disabled");
9467 }
9468
Paulo Zanoniaffa9352012-11-23 15:30:39 -02009469 if (HAS_DDI(dev))
Paulo Zanoni6441ab52012-10-05 12:05:58 -03009470 intel_ddi_setup_hw_pll_state(dev);
9471
Daniel Vetter24929352012-07-02 20:28:59 +02009472 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
9473 base.head) {
9474 pipe = 0;
9475
9476 if (encoder->get_hw_state(encoder, &pipe)) {
9477 encoder->base.crtc =
9478 dev_priv->pipe_to_crtc_mapping[pipe];
9479 } else {
9480 encoder->base.crtc = NULL;
9481 }
9482
9483 encoder->connectors_active = false;
9484 DRM_DEBUG_KMS("[ENCODER:%d:%s] hw state readout: %s, pipe=%i\n",
9485 encoder->base.base.id,
9486 drm_get_encoder_name(&encoder->base),
9487 encoder->base.crtc ? "enabled" : "disabled",
9488 pipe);
9489 }
9490
9491 list_for_each_entry(connector, &dev->mode_config.connector_list,
9492 base.head) {
9493 if (connector->get_hw_state(connector)) {
9494 connector->base.dpms = DRM_MODE_DPMS_ON;
9495 connector->encoder->connectors_active = true;
9496 connector->base.encoder = &connector->encoder->base;
9497 } else {
9498 connector->base.dpms = DRM_MODE_DPMS_OFF;
9499 connector->base.encoder = NULL;
9500 }
9501 DRM_DEBUG_KMS("[CONNECTOR:%d:%s] hw state readout: %s\n",
9502 connector->base.base.id,
9503 drm_get_connector_name(&connector->base),
9504 connector->base.encoder ? "enabled" : "disabled");
9505 }
9506
9507 /* HW state is read out, now we need to sanitize this mess. */
9508 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
9509 base.head) {
9510 intel_sanitize_encoder(encoder);
9511 }
9512
9513 for_each_pipe(pipe) {
9514 crtc = to_intel_crtc(dev_priv->pipe_to_crtc_mapping[pipe]);
9515 intel_sanitize_crtc(crtc);
9516 }
Daniel Vetter9a935852012-07-05 22:34:27 +02009517
Daniel Vetter45e2b5f2012-11-23 18:16:34 +01009518 if (force_restore) {
Daniel Vetterf30da182013-04-11 20:22:50 +02009519 /*
9520 * We need to use raw interfaces for restoring state to avoid
9521 * checking (bogus) intermediate states.
9522 */
Daniel Vetter45e2b5f2012-11-23 18:16:34 +01009523 for_each_pipe(pipe) {
Jesse Barnesb5644d02013-03-26 13:25:27 -07009524 struct drm_crtc *crtc =
9525 dev_priv->pipe_to_crtc_mapping[pipe];
Daniel Vetterf30da182013-04-11 20:22:50 +02009526
9527 __intel_set_mode(crtc, &crtc->mode, crtc->x, crtc->y,
9528 crtc->fb);
Daniel Vetter45e2b5f2012-11-23 18:16:34 +01009529 }
Jesse Barnesb5644d02013-03-26 13:25:27 -07009530 list_for_each_entry(plane, &dev->mode_config.plane_list, head)
9531 intel_plane_restore(plane);
Krzysztof Mazur0fde9012012-12-19 11:03:41 +01009532
9533 i915_redisable_vga(dev);
Daniel Vetter45e2b5f2012-11-23 18:16:34 +01009534 } else {
9535 intel_modeset_update_staged_output_state(dev);
9536 }
Daniel Vetter8af6cf82012-07-10 09:50:11 +02009537
9538 intel_modeset_check_state(dev);
Daniel Vetter2e938892012-10-11 20:08:24 +02009539
9540 drm_mode_config_reset(dev);
Chris Wilson2c7111d2011-03-29 10:40:27 +01009541}
9542
9543void intel_modeset_gem_init(struct drm_device *dev)
9544{
Chris Wilson1833b132012-05-09 11:56:28 +01009545 intel_modeset_init_hw(dev);
Daniel Vetter02e792f2009-09-15 22:57:34 +02009546
9547 intel_setup_overlay(dev);
Daniel Vetter24929352012-07-02 20:28:59 +02009548
Daniel Vetter45e2b5f2012-11-23 18:16:34 +01009549 intel_modeset_setup_hw_state(dev, false);
Jesse Barnes79e53942008-11-07 14:24:08 -08009550}
9551
9552void intel_modeset_cleanup(struct drm_device *dev)
9553{
Jesse Barnes652c3932009-08-17 13:31:43 -07009554 struct drm_i915_private *dev_priv = dev->dev_private;
9555 struct drm_crtc *crtc;
9556 struct intel_crtc *intel_crtc;
9557
Daniel Vetterfd0c0642013-04-24 11:13:35 +02009558 /*
9559 * Interrupts and polling as the first thing to avoid creating havoc.
9560 * Too much stuff here (turning of rps, connectors, ...) would
9561 * experience fancy races otherwise.
9562 */
9563 drm_irq_uninstall(dev);
9564 cancel_work_sync(&dev_priv->hotplug_work);
9565 /*
9566 * Due to the hpd irq storm handling the hotplug work can re-arm the
9567 * poll handlers. Hence disable polling after hpd handling is shut down.
9568 */
Keith Packardf87ea762010-10-03 19:36:26 -07009569 drm_kms_helper_poll_fini(dev);
Daniel Vetterfd0c0642013-04-24 11:13:35 +02009570
Jesse Barnes652c3932009-08-17 13:31:43 -07009571 mutex_lock(&dev->struct_mutex);
9572
Jesse Barnes723bfd72010-10-07 16:01:13 -07009573 intel_unregister_dsm_handler();
9574
Jesse Barnes652c3932009-08-17 13:31:43 -07009575 list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
9576 /* Skip inactive CRTCs */
9577 if (!crtc->fb)
9578 continue;
9579
9580 intel_crtc = to_intel_crtc(crtc);
Daniel Vetter3dec0092010-08-20 21:40:52 +02009581 intel_increase_pllclock(crtc);
Jesse Barnes652c3932009-08-17 13:31:43 -07009582 }
9583
Chris Wilson973d04f2011-07-08 12:22:37 +01009584 intel_disable_fbc(dev);
Jesse Barnese70236a2009-09-21 10:42:27 -07009585
Daniel Vetter8090c6b2012-06-24 16:42:32 +02009586 intel_disable_gt_powersave(dev);
Chris Wilson0cdab212010-12-05 17:27:06 +00009587
Daniel Vetter930ebb42012-06-29 23:32:16 +02009588 ironlake_teardown_rc6(dev);
9589
Kristian Høgsberg69341a52009-11-11 12:19:17 -05009590 mutex_unlock(&dev->struct_mutex);
9591
Chris Wilson1630fe72011-07-08 12:22:42 +01009592 /* flush any delayed tasks or pending work */
9593 flush_scheduled_work();
9594
Jani Nikuladc652f92013-04-12 15:18:38 +03009595 /* destroy backlight, if any, before the connectors */
9596 intel_panel_destroy_backlight(dev);
9597
Jesse Barnes79e53942008-11-07 14:24:08 -08009598 drm_mode_config_cleanup(dev);
Daniel Vetter4d7bb012012-12-18 15:24:37 +01009599
9600 intel_cleanup_overlay(dev);
Jesse Barnes79e53942008-11-07 14:24:08 -08009601}
9602
Dave Airlie28d52042009-09-21 14:33:58 +10009603/*
Zhenyu Wangf1c79df2010-03-30 14:39:29 +08009604 * Return which encoder is currently attached for connector.
9605 */
Chris Wilsondf0e9242010-09-09 16:20:55 +01009606struct drm_encoder *intel_best_encoder(struct drm_connector *connector)
Jesse Barnes79e53942008-11-07 14:24:08 -08009607{
Chris Wilsondf0e9242010-09-09 16:20:55 +01009608 return &intel_attached_encoder(connector)->base;
9609}
Jesse Barnes79e53942008-11-07 14:24:08 -08009610
Chris Wilsondf0e9242010-09-09 16:20:55 +01009611void intel_connector_attach_encoder(struct intel_connector *connector,
9612 struct intel_encoder *encoder)
9613{
9614 connector->encoder = encoder;
9615 drm_mode_connector_attach_encoder(&connector->base,
9616 &encoder->base);
Jesse Barnes79e53942008-11-07 14:24:08 -08009617}
Dave Airlie28d52042009-09-21 14:33:58 +10009618
9619/*
9620 * set vga decode state - true == enable VGA decode
9621 */
9622int intel_modeset_vga_set_state(struct drm_device *dev, bool state)
9623{
9624 struct drm_i915_private *dev_priv = dev->dev_private;
9625 u16 gmch_ctrl;
9626
9627 pci_read_config_word(dev_priv->bridge_dev, INTEL_GMCH_CTRL, &gmch_ctrl);
9628 if (state)
9629 gmch_ctrl &= ~INTEL_GMCH_VGA_DISABLE;
9630 else
9631 gmch_ctrl |= INTEL_GMCH_VGA_DISABLE;
9632 pci_write_config_word(dev_priv->bridge_dev, INTEL_GMCH_CTRL, gmch_ctrl);
9633 return 0;
9634}
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +00009635
9636#ifdef CONFIG_DEBUG_FS
9637#include <linux/seq_file.h>
9638
9639struct intel_display_error_state {
9640 struct intel_cursor_error_state {
9641 u32 control;
9642 u32 position;
9643 u32 base;
9644 u32 size;
Damien Lespiau52331302012-08-15 19:23:25 +01009645 } cursor[I915_MAX_PIPES];
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +00009646
9647 struct intel_pipe_error_state {
9648 u32 conf;
9649 u32 source;
9650
9651 u32 htotal;
9652 u32 hblank;
9653 u32 hsync;
9654 u32 vtotal;
9655 u32 vblank;
9656 u32 vsync;
Damien Lespiau52331302012-08-15 19:23:25 +01009657 } pipe[I915_MAX_PIPES];
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +00009658
9659 struct intel_plane_error_state {
9660 u32 control;
9661 u32 stride;
9662 u32 size;
9663 u32 pos;
9664 u32 addr;
9665 u32 surface;
9666 u32 tile_offset;
Damien Lespiau52331302012-08-15 19:23:25 +01009667 } plane[I915_MAX_PIPES];
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +00009668};
9669
9670struct intel_display_error_state *
9671intel_display_capture_error_state(struct drm_device *dev)
9672{
Akshay Joshi0206e352011-08-16 15:34:10 -04009673 drm_i915_private_t *dev_priv = dev->dev_private;
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +00009674 struct intel_display_error_state *error;
Paulo Zanoni702e7a52012-10-23 18:29:59 -02009675 enum transcoder cpu_transcoder;
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +00009676 int i;
9677
9678 error = kmalloc(sizeof(*error), GFP_ATOMIC);
9679 if (error == NULL)
9680 return NULL;
9681
Damien Lespiau52331302012-08-15 19:23:25 +01009682 for_each_pipe(i) {
Paulo Zanoni702e7a52012-10-23 18:29:59 -02009683 cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv, i);
9684
Paulo Zanonia18c4c32013-03-06 20:03:12 -03009685 if (INTEL_INFO(dev)->gen <= 6 || IS_VALLEYVIEW(dev)) {
9686 error->cursor[i].control = I915_READ(CURCNTR(i));
9687 error->cursor[i].position = I915_READ(CURPOS(i));
9688 error->cursor[i].base = I915_READ(CURBASE(i));
9689 } else {
9690 error->cursor[i].control = I915_READ(CURCNTR_IVB(i));
9691 error->cursor[i].position = I915_READ(CURPOS_IVB(i));
9692 error->cursor[i].base = I915_READ(CURBASE_IVB(i));
9693 }
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +00009694
9695 error->plane[i].control = I915_READ(DSPCNTR(i));
9696 error->plane[i].stride = I915_READ(DSPSTRIDE(i));
Paulo Zanoni80ca3782013-03-22 14:20:57 -03009697 if (INTEL_INFO(dev)->gen <= 3) {
Paulo Zanoni51889b32013-03-06 20:03:13 -03009698 error->plane[i].size = I915_READ(DSPSIZE(i));
Paulo Zanoni80ca3782013-03-22 14:20:57 -03009699 error->plane[i].pos = I915_READ(DSPPOS(i));
9700 }
Paulo Zanonica291362013-03-06 20:03:14 -03009701 if (INTEL_INFO(dev)->gen <= 7 && !IS_HASWELL(dev))
9702 error->plane[i].addr = I915_READ(DSPADDR(i));
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +00009703 if (INTEL_INFO(dev)->gen >= 4) {
9704 error->plane[i].surface = I915_READ(DSPSURF(i));
9705 error->plane[i].tile_offset = I915_READ(DSPTILEOFF(i));
9706 }
9707
Paulo Zanoni702e7a52012-10-23 18:29:59 -02009708 error->pipe[i].conf = I915_READ(PIPECONF(cpu_transcoder));
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +00009709 error->pipe[i].source = I915_READ(PIPESRC(i));
Paulo Zanonife2b8f92012-10-23 18:30:02 -02009710 error->pipe[i].htotal = I915_READ(HTOTAL(cpu_transcoder));
9711 error->pipe[i].hblank = I915_READ(HBLANK(cpu_transcoder));
9712 error->pipe[i].hsync = I915_READ(HSYNC(cpu_transcoder));
9713 error->pipe[i].vtotal = I915_READ(VTOTAL(cpu_transcoder));
9714 error->pipe[i].vblank = I915_READ(VBLANK(cpu_transcoder));
9715 error->pipe[i].vsync = I915_READ(VSYNC(cpu_transcoder));
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +00009716 }
9717
9718 return error;
9719}
9720
9721void
9722intel_display_print_error_state(struct seq_file *m,
9723 struct drm_device *dev,
9724 struct intel_display_error_state *error)
9725{
9726 int i;
9727
Ben Widawsky7eb552a2013-03-13 14:05:41 -07009728 seq_printf(m, "Num Pipes: %d\n", INTEL_INFO(dev)->num_pipes);
Damien Lespiau52331302012-08-15 19:23:25 +01009729 for_each_pipe(i) {
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +00009730 seq_printf(m, "Pipe [%d]:\n", i);
9731 seq_printf(m, " CONF: %08x\n", error->pipe[i].conf);
9732 seq_printf(m, " SRC: %08x\n", error->pipe[i].source);
9733 seq_printf(m, " HTOTAL: %08x\n", error->pipe[i].htotal);
9734 seq_printf(m, " HBLANK: %08x\n", error->pipe[i].hblank);
9735 seq_printf(m, " HSYNC: %08x\n", error->pipe[i].hsync);
9736 seq_printf(m, " VTOTAL: %08x\n", error->pipe[i].vtotal);
9737 seq_printf(m, " VBLANK: %08x\n", error->pipe[i].vblank);
9738 seq_printf(m, " VSYNC: %08x\n", error->pipe[i].vsync);
9739
9740 seq_printf(m, "Plane [%d]:\n", i);
9741 seq_printf(m, " CNTR: %08x\n", error->plane[i].control);
9742 seq_printf(m, " STRIDE: %08x\n", error->plane[i].stride);
Paulo Zanoni80ca3782013-03-22 14:20:57 -03009743 if (INTEL_INFO(dev)->gen <= 3) {
Paulo Zanoni51889b32013-03-06 20:03:13 -03009744 seq_printf(m, " SIZE: %08x\n", error->plane[i].size);
Paulo Zanoni80ca3782013-03-22 14:20:57 -03009745 seq_printf(m, " POS: %08x\n", error->plane[i].pos);
9746 }
Paulo Zanoni4b71a572013-03-22 14:19:21 -03009747 if (INTEL_INFO(dev)->gen <= 7 && !IS_HASWELL(dev))
Paulo Zanonica291362013-03-06 20:03:14 -03009748 seq_printf(m, " ADDR: %08x\n", error->plane[i].addr);
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +00009749 if (INTEL_INFO(dev)->gen >= 4) {
9750 seq_printf(m, " SURF: %08x\n", error->plane[i].surface);
9751 seq_printf(m, " TILEOFF: %08x\n", error->plane[i].tile_offset);
9752 }
9753
9754 seq_printf(m, "Cursor [%d]:\n", i);
9755 seq_printf(m, " CNTR: %08x\n", error->cursor[i].control);
9756 seq_printf(m, " POS: %08x\n", error->cursor[i].position);
9757 seq_printf(m, " BASE: %08x\n", error->cursor[i].base);
9758 }
9759}
9760#endif