blob: 9e16b0ca8dd8c6cb7d88f594a3ebdf11dd2f347f [file] [log] [blame]
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001/*
2 * Copyright © 2008 Intel Corporation
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
21 * IN THE SOFTWARE.
22 *
23 * Authors:
24 * Keith Packard <keithp@keithp.com>
25 *
26 */
27
28#include <linux/i2c.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090029#include <linux/slab.h>
Paul Gortmaker2d1a8a42011-08-30 18:16:33 -040030#include <linux/export.h>
David Howells760285e2012-10-02 18:01:07 +010031#include <drm/drmP.h>
32#include <drm/drm_crtc.h>
33#include <drm/drm_crtc_helper.h>
34#include <drm/drm_edid.h>
Keith Packarda4fc5ed2009-04-07 16:16:42 -070035#include "intel_drv.h"
David Howells760285e2012-10-02 18:01:07 +010036#include <drm/i915_drm.h>
Keith Packarda4fc5ed2009-04-07 16:16:42 -070037#include "i915_drv.h"
Keith Packarda4fc5ed2009-04-07 16:16:42 -070038
Keith Packarda4fc5ed2009-04-07 16:16:42 -070039#define DP_LINK_CHECK_TIMEOUT (10 * 1000)
40
Jesse Barnescfcb0fc2010-10-07 16:01:06 -070041/**
42 * is_edp - is the given port attached to an eDP panel (either CPU or PCH)
43 * @intel_dp: DP struct
44 *
45 * If a CPU or PCH DP output is attached to an eDP panel, this function
46 * will return true, and false otherwise.
47 */
48static bool is_edp(struct intel_dp *intel_dp)
49{
Paulo Zanonida63a9f2012-10-26 19:05:46 -020050 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
51
52 return intel_dig_port->base.type == INTEL_OUTPUT_EDP;
Jesse Barnescfcb0fc2010-10-07 16:01:06 -070053}
54
55/**
56 * is_pch_edp - is the port on the PCH and attached to an eDP panel?
57 * @intel_dp: DP struct
58 *
59 * Returns true if the given DP struct corresponds to a PCH DP port attached
60 * to an eDP panel, false otherwise. Helpful for determining whether we
61 * may need FDI resources for a given DP output or not.
62 */
63static bool is_pch_edp(struct intel_dp *intel_dp)
64{
65 return intel_dp->is_pch_edp;
66}
67
Adam Jackson1c958222011-10-14 17:22:25 -040068/**
69 * is_cpu_edp - is the port on the CPU and attached to an eDP panel?
70 * @intel_dp: DP struct
71 *
72 * Returns true if the given DP struct corresponds to a CPU eDP port.
73 */
74static bool is_cpu_edp(struct intel_dp *intel_dp)
75{
76 return is_edp(intel_dp) && !is_pch_edp(intel_dp);
77}
78
Paulo Zanoni30add222012-10-26 19:05:45 -020079static struct drm_device *intel_dp_to_dev(struct intel_dp *intel_dp)
Chris Wilsonea5b2132010-08-04 13:50:23 +010080{
Paulo Zanonida63a9f2012-10-26 19:05:46 -020081 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
82
83 return intel_dig_port->base.base.dev;
Chris Wilsonea5b2132010-08-04 13:50:23 +010084}
Keith Packarda4fc5ed2009-04-07 16:16:42 -070085
Chris Wilsondf0e9242010-09-09 16:20:55 +010086static struct intel_dp *intel_attached_dp(struct drm_connector *connector)
87{
Paulo Zanonifa90ece2012-10-26 19:05:44 -020088 return enc_to_intel_dp(&intel_attached_encoder(connector)->base);
Chris Wilsondf0e9242010-09-09 16:20:55 +010089}
90
Jesse Barnes814948a2010-10-07 16:01:09 -070091/**
92 * intel_encoder_is_pch_edp - is the given encoder a PCH attached eDP?
93 * @encoder: DRM encoder
94 *
95 * Return true if @encoder corresponds to a PCH attached eDP panel. Needed
96 * by intel_display.c.
97 */
98bool intel_encoder_is_pch_edp(struct drm_encoder *encoder)
99{
100 struct intel_dp *intel_dp;
101
102 if (!encoder)
103 return false;
104
105 intel_dp = enc_to_intel_dp(encoder);
106
107 return is_pch_edp(intel_dp);
108}
109
Chris Wilsonea5b2132010-08-04 13:50:23 +0100110static void intel_dp_link_down(struct intel_dp *intel_dp);
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700111
112static int
Chris Wilsonea5b2132010-08-04 13:50:23 +0100113intel_dp_max_link_bw(struct intel_dp *intel_dp)
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700114{
Jesse Barnes7183dc22011-07-07 11:10:58 -0700115 int max_link_bw = intel_dp->dpcd[DP_MAX_LINK_RATE];
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700116
117 switch (max_link_bw) {
118 case DP_LINK_BW_1_62:
119 case DP_LINK_BW_2_7:
120 break;
121 default:
122 max_link_bw = DP_LINK_BW_1_62;
123 break;
124 }
125 return max_link_bw;
126}
127
Adam Jacksoncd9dde42011-10-14 12:43:49 -0400128/*
129 * The units on the numbers in the next two are... bizarre. Examples will
130 * make it clearer; this one parallels an example in the eDP spec.
131 *
132 * intel_dp_max_data_rate for one lane of 2.7GHz evaluates as:
133 *
134 * 270000 * 1 * 8 / 10 == 216000
135 *
136 * The actual data capacity of that configuration is 2.16Gbit/s, so the
137 * units are decakilobits. ->clock in a drm_display_mode is in kilohertz -
138 * or equivalently, kilopixels per second - so for 1680x1050R it'd be
139 * 119000. At 18bpp that's 2142000 kilobits per second.
140 *
141 * Thus the strange-looking division by 10 in intel_dp_link_required, to
142 * get the result in decakilobits instead of kilobits.
143 */
144
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700145static int
Keith Packardc8982612012-01-25 08:16:25 -0800146intel_dp_link_required(int pixel_clock, int bpp)
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700147{
Adam Jacksoncd9dde42011-10-14 12:43:49 -0400148 return (pixel_clock * bpp + 9) / 10;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700149}
150
151static int
Dave Airliefe27d532010-06-30 11:46:17 +1000152intel_dp_max_data_rate(int max_link_clock, int max_lanes)
153{
154 return (max_link_clock * max_lanes * 8) / 10;
155}
156
157static int
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700158intel_dp_mode_valid(struct drm_connector *connector,
159 struct drm_display_mode *mode)
160{
Chris Wilsondf0e9242010-09-09 16:20:55 +0100161 struct intel_dp *intel_dp = intel_attached_dp(connector);
Jani Nikuladd06f902012-10-19 14:51:50 +0300162 struct intel_connector *intel_connector = to_intel_connector(connector);
163 struct drm_display_mode *fixed_mode = intel_connector->panel.fixed_mode;
Daniel Vetter36008362013-03-27 00:44:59 +0100164 int target_clock = mode->clock;
165 int max_rate, mode_rate, max_lanes, max_link_clock;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700166
Jani Nikuladd06f902012-10-19 14:51:50 +0300167 if (is_edp(intel_dp) && fixed_mode) {
168 if (mode->hdisplay > fixed_mode->hdisplay)
Zhao Yakui7de56f42010-07-19 09:43:14 +0100169 return MODE_PANEL;
170
Jani Nikuladd06f902012-10-19 14:51:50 +0300171 if (mode->vdisplay > fixed_mode->vdisplay)
Zhao Yakui7de56f42010-07-19 09:43:14 +0100172 return MODE_PANEL;
Daniel Vetter03afc4a2013-04-02 23:42:31 +0200173
174 target_clock = fixed_mode->clock;
Zhao Yakui7de56f42010-07-19 09:43:14 +0100175 }
176
Daniel Vetter36008362013-03-27 00:44:59 +0100177 max_link_clock = drm_dp_bw_code_to_link_rate(intel_dp_max_link_bw(intel_dp));
178 max_lanes = drm_dp_max_lane_count(intel_dp->dpcd);
179
180 max_rate = intel_dp_max_data_rate(max_link_clock, max_lanes);
181 mode_rate = intel_dp_link_required(target_clock, 18);
182
183 if (mode_rate > max_rate)
Daniel Vetterc4867932012-04-10 10:42:36 +0200184 return MODE_CLOCK_HIGH;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700185
186 if (mode->clock < 10000)
187 return MODE_CLOCK_LOW;
188
Daniel Vetter0af78a22012-05-23 11:30:55 +0200189 if (mode->flags & DRM_MODE_FLAG_DBLCLK)
190 return MODE_H_ILLEGAL;
191
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700192 return MODE_OK;
193}
194
195static uint32_t
196pack_aux(uint8_t *src, int src_bytes)
197{
198 int i;
199 uint32_t v = 0;
200
201 if (src_bytes > 4)
202 src_bytes = 4;
203 for (i = 0; i < src_bytes; i++)
204 v |= ((uint32_t) src[i]) << ((3-i) * 8);
205 return v;
206}
207
208static void
209unpack_aux(uint32_t src, uint8_t *dst, int dst_bytes)
210{
211 int i;
212 if (dst_bytes > 4)
213 dst_bytes = 4;
214 for (i = 0; i < dst_bytes; i++)
215 dst[i] = src >> ((3-i) * 8);
216}
217
Keith Packardfb0f8fb2009-06-11 22:31:31 -0700218/* hrawclock is 1/4 the FSB frequency */
219static int
220intel_hrawclk(struct drm_device *dev)
221{
222 struct drm_i915_private *dev_priv = dev->dev_private;
223 uint32_t clkcfg;
224
Vijay Purushothaman9473c8f2012-09-27 19:13:01 +0530225 /* There is no CLKCFG reg in Valleyview. VLV hrawclk is 200 MHz */
226 if (IS_VALLEYVIEW(dev))
227 return 200;
228
Keith Packardfb0f8fb2009-06-11 22:31:31 -0700229 clkcfg = I915_READ(CLKCFG);
230 switch (clkcfg & CLKCFG_FSB_MASK) {
231 case CLKCFG_FSB_400:
232 return 100;
233 case CLKCFG_FSB_533:
234 return 133;
235 case CLKCFG_FSB_667:
236 return 166;
237 case CLKCFG_FSB_800:
238 return 200;
239 case CLKCFG_FSB_1067:
240 return 266;
241 case CLKCFG_FSB_1333:
242 return 333;
243 /* these two are just a guess; one of them might be right */
244 case CLKCFG_FSB_1600:
245 case CLKCFG_FSB_1600_ALT:
246 return 400;
247 default:
248 return 133;
249 }
250}
251
Keith Packardebf33b12011-09-29 15:53:27 -0700252static bool ironlake_edp_have_panel_power(struct intel_dp *intel_dp)
253{
Paulo Zanoni30add222012-10-26 19:05:45 -0200254 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Keith Packardebf33b12011-09-29 15:53:27 -0700255 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes453c5422013-03-28 09:55:41 -0700256 u32 pp_stat_reg;
Keith Packardebf33b12011-09-29 15:53:27 -0700257
Jesse Barnes453c5422013-03-28 09:55:41 -0700258 pp_stat_reg = IS_VALLEYVIEW(dev) ? PIPEA_PP_STATUS : PCH_PP_STATUS;
259 return (I915_READ(pp_stat_reg) & PP_ON) != 0;
Keith Packardebf33b12011-09-29 15:53:27 -0700260}
261
262static bool ironlake_edp_have_panel_vdd(struct intel_dp *intel_dp)
263{
Paulo Zanoni30add222012-10-26 19:05:45 -0200264 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Keith Packardebf33b12011-09-29 15:53:27 -0700265 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes453c5422013-03-28 09:55:41 -0700266 u32 pp_ctrl_reg;
Keith Packardebf33b12011-09-29 15:53:27 -0700267
Jesse Barnes453c5422013-03-28 09:55:41 -0700268 pp_ctrl_reg = IS_VALLEYVIEW(dev) ? PIPEA_PP_CONTROL : PCH_PP_CONTROL;
269 return (I915_READ(pp_ctrl_reg) & EDP_FORCE_VDD) != 0;
Keith Packardebf33b12011-09-29 15:53:27 -0700270}
271
Keith Packard9b984da2011-09-19 13:54:47 -0700272static void
273intel_dp_check_edp(struct intel_dp *intel_dp)
274{
Paulo Zanoni30add222012-10-26 19:05:45 -0200275 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Keith Packard9b984da2011-09-19 13:54:47 -0700276 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes453c5422013-03-28 09:55:41 -0700277 u32 pp_stat_reg, pp_ctrl_reg;
Keith Packardebf33b12011-09-29 15:53:27 -0700278
Keith Packard9b984da2011-09-19 13:54:47 -0700279 if (!is_edp(intel_dp))
280 return;
Jesse Barnes453c5422013-03-28 09:55:41 -0700281
282 pp_stat_reg = IS_VALLEYVIEW(dev) ? PIPEA_PP_STATUS : PCH_PP_STATUS;
283 pp_ctrl_reg = IS_VALLEYVIEW(dev) ? PIPEA_PP_CONTROL : PCH_PP_CONTROL;
284
Keith Packardebf33b12011-09-29 15:53:27 -0700285 if (!ironlake_edp_have_panel_power(intel_dp) && !ironlake_edp_have_panel_vdd(intel_dp)) {
Keith Packard9b984da2011-09-19 13:54:47 -0700286 WARN(1, "eDP powered off while attempting aux channel communication.\n");
287 DRM_DEBUG_KMS("Status 0x%08x Control 0x%08x\n",
Jesse Barnes453c5422013-03-28 09:55:41 -0700288 I915_READ(pp_stat_reg),
289 I915_READ(pp_ctrl_reg));
Keith Packard9b984da2011-09-19 13:54:47 -0700290 }
291}
292
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100293static uint32_t
294intel_dp_aux_wait_done(struct intel_dp *intel_dp, bool has_aux_irq)
295{
296 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
297 struct drm_device *dev = intel_dig_port->base.base.dev;
298 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanoni9ed35ab2013-02-18 19:00:25 -0300299 uint32_t ch_ctl = intel_dp->aux_ch_ctl_reg;
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100300 uint32_t status;
301 bool done;
302
Daniel Vetteref04f002012-12-01 21:03:59 +0100303#define C (((status = I915_READ_NOTRACE(ch_ctl)) & DP_AUX_CH_CTL_SEND_BUSY) == 0)
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100304 if (has_aux_irq)
Paulo Zanonib90f5172013-02-18 19:00:24 -0300305 done = wait_event_timeout(dev_priv->gmbus_wait_queue, C,
306 msecs_to_jiffies(10));
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100307 else
308 done = wait_for_atomic(C, 10) == 0;
309 if (!done)
310 DRM_ERROR("dp aux hw did not signal timeout (has irq: %i)!\n",
311 has_aux_irq);
312#undef C
313
314 return status;
315}
316
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700317static int
Chris Wilsonea5b2132010-08-04 13:50:23 +0100318intel_dp_aux_ch(struct intel_dp *intel_dp,
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700319 uint8_t *send, int send_bytes,
320 uint8_t *recv, int recv_size)
321{
Paulo Zanoni174edf12012-10-26 19:05:50 -0200322 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
323 struct drm_device *dev = intel_dig_port->base.base.dev;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700324 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanoni9ed35ab2013-02-18 19:00:25 -0300325 uint32_t ch_ctl = intel_dp->aux_ch_ctl_reg;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700326 uint32_t ch_data = ch_ctl + 4;
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100327 int i, ret, recv_bytes;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700328 uint32_t status;
Keith Packardfb0f8fb2009-06-11 22:31:31 -0700329 uint32_t aux_clock_divider;
Daniel Vetter6b4e0a92012-06-14 22:15:00 +0200330 int try, precharge;
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100331 bool has_aux_irq = INTEL_INFO(dev)->gen >= 5 && !IS_VALLEYVIEW(dev);
332
333 /* dp aux is extremely sensitive to irq latency, hence request the
334 * lowest possible wakeup latency and so prevent the cpu from going into
335 * deep sleep states.
336 */
337 pm_qos_update_request(&dev_priv->pm_qos, 0);
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700338
Keith Packard9b984da2011-09-19 13:54:47 -0700339 intel_dp_check_edp(intel_dp);
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700340 /* The clock divider is based off the hrawclk,
Keith Packardfb0f8fb2009-06-11 22:31:31 -0700341 * and would like to run at 2MHz. So, take the
342 * hrawclk value and divide by 2 and use that
Jesse Barnes6176b8f2010-09-08 12:42:00 -0700343 *
344 * Note that PCH attached eDP panels should use a 125MHz input
345 * clock divider.
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700346 */
Adam Jackson1c958222011-10-14 17:22:25 -0400347 if (is_cpu_edp(intel_dp)) {
Paulo Zanoniaffa9352012-11-23 15:30:39 -0200348 if (HAS_DDI(dev))
Paulo Zanonib8fc2f62012-10-23 18:30:05 -0200349 aux_clock_divider = intel_ddi_get_cdclk_freq(dev_priv) >> 1;
350 else if (IS_VALLEYVIEW(dev))
Vijay Purushothaman9473c8f2012-09-27 19:13:01 +0530351 aux_clock_divider = 100;
352 else if (IS_GEN6(dev) || IS_GEN7(dev))
Keith Packard1a2eb462011-11-16 16:26:07 -0800353 aux_clock_divider = 200; /* SNB & IVB eDP input clock at 400Mhz */
Zhenyu Wange3421a12010-04-08 09:43:27 +0800354 else
355 aux_clock_divider = 225; /* eDP input clock at 450Mhz */
Jani Nikula2c55c332013-04-09 08:11:00 +0300356 } else if (dev_priv->pch_id == INTEL_PCH_LPT_DEVICE_ID_TYPE) {
357 /* Workaround for non-ULT HSW */
358 aux_clock_divider = 74;
359 } else if (HAS_PCH_SPLIT(dev)) {
Daniel Vetter6b3ec1c2012-10-20 20:57:44 +0200360 aux_clock_divider = DIV_ROUND_UP(intel_pch_rawclk(dev), 2);
Jani Nikula2c55c332013-04-09 08:11:00 +0300361 } else {
Zhenyu Wang5eb08b62009-07-24 01:00:31 +0800362 aux_clock_divider = intel_hrawclk(dev) / 2;
Jani Nikula2c55c332013-04-09 08:11:00 +0300363 }
Zhenyu Wang5eb08b62009-07-24 01:00:31 +0800364
Daniel Vetter6b4e0a92012-06-14 22:15:00 +0200365 if (IS_GEN6(dev))
366 precharge = 3;
367 else
368 precharge = 5;
369
Jesse Barnes11bee432011-08-01 15:02:20 -0700370 /* Try to wait for any previous AUX channel activity */
371 for (try = 0; try < 3; try++) {
Daniel Vetteref04f002012-12-01 21:03:59 +0100372 status = I915_READ_NOTRACE(ch_ctl);
Jesse Barnes11bee432011-08-01 15:02:20 -0700373 if ((status & DP_AUX_CH_CTL_SEND_BUSY) == 0)
374 break;
375 msleep(1);
376 }
377
378 if (try == 3) {
379 WARN(1, "dp_aux_ch not started status 0x%08x\n",
380 I915_READ(ch_ctl));
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100381 ret = -EBUSY;
382 goto out;
Chris Wilson4f7f7b72010-08-18 18:12:56 +0100383 }
384
Keith Packardfb0f8fb2009-06-11 22:31:31 -0700385 /* Must try at least 3 times according to DP spec */
386 for (try = 0; try < 5; try++) {
387 /* Load the send data into the aux channel data registers */
Chris Wilson4f7f7b72010-08-18 18:12:56 +0100388 for (i = 0; i < send_bytes; i += 4)
389 I915_WRITE(ch_data + i,
390 pack_aux(send + i, send_bytes - i));
Akshay Joshi0206e352011-08-16 15:34:10 -0400391
Keith Packardfb0f8fb2009-06-11 22:31:31 -0700392 /* Send the command and wait for it to complete */
Chris Wilson4f7f7b72010-08-18 18:12:56 +0100393 I915_WRITE(ch_ctl,
394 DP_AUX_CH_CTL_SEND_BUSY |
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100395 (has_aux_irq ? DP_AUX_CH_CTL_INTERRUPT : 0) |
Chris Wilson4f7f7b72010-08-18 18:12:56 +0100396 DP_AUX_CH_CTL_TIME_OUT_400us |
397 (send_bytes << DP_AUX_CH_CTL_MESSAGE_SIZE_SHIFT) |
398 (precharge << DP_AUX_CH_CTL_PRECHARGE_2US_SHIFT) |
399 (aux_clock_divider << DP_AUX_CH_CTL_BIT_CLOCK_2X_SHIFT) |
400 DP_AUX_CH_CTL_DONE |
401 DP_AUX_CH_CTL_TIME_OUT_ERROR |
402 DP_AUX_CH_CTL_RECEIVE_ERROR);
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100403
404 status = intel_dp_aux_wait_done(intel_dp, has_aux_irq);
Akshay Joshi0206e352011-08-16 15:34:10 -0400405
Keith Packardfb0f8fb2009-06-11 22:31:31 -0700406 /* Clear done status and any errors */
Chris Wilson4f7f7b72010-08-18 18:12:56 +0100407 I915_WRITE(ch_ctl,
408 status |
409 DP_AUX_CH_CTL_DONE |
410 DP_AUX_CH_CTL_TIME_OUT_ERROR |
411 DP_AUX_CH_CTL_RECEIVE_ERROR);
Adam Jacksond7e96fe2011-07-26 15:39:46 -0400412
413 if (status & (DP_AUX_CH_CTL_TIME_OUT_ERROR |
414 DP_AUX_CH_CTL_RECEIVE_ERROR))
415 continue;
Chris Wilson4f7f7b72010-08-18 18:12:56 +0100416 if (status & DP_AUX_CH_CTL_DONE)
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700417 break;
418 }
419
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700420 if ((status & DP_AUX_CH_CTL_DONE) == 0) {
Keith Packard1ae8c0a2009-06-28 15:42:17 -0700421 DRM_ERROR("dp_aux_ch not done status 0x%08x\n", status);
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100422 ret = -EBUSY;
423 goto out;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700424 }
425
426 /* Check for timeout or receive error.
427 * Timeouts occur when the sink is not connected
428 */
Keith Packarda5b3da52009-06-11 22:30:32 -0700429 if (status & DP_AUX_CH_CTL_RECEIVE_ERROR) {
Keith Packard1ae8c0a2009-06-28 15:42:17 -0700430 DRM_ERROR("dp_aux_ch receive error status 0x%08x\n", status);
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100431 ret = -EIO;
432 goto out;
Keith Packarda5b3da52009-06-11 22:30:32 -0700433 }
Keith Packard1ae8c0a2009-06-28 15:42:17 -0700434
435 /* Timeouts occur when the device isn't connected, so they're
436 * "normal" -- don't fill the kernel log with these */
Keith Packarda5b3da52009-06-11 22:30:32 -0700437 if (status & DP_AUX_CH_CTL_TIME_OUT_ERROR) {
Zhao Yakui28c97732009-10-09 11:39:41 +0800438 DRM_DEBUG_KMS("dp_aux_ch timeout status 0x%08x\n", status);
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100439 ret = -ETIMEDOUT;
440 goto out;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700441 }
442
443 /* Unload any bytes sent back from the other side */
444 recv_bytes = ((status & DP_AUX_CH_CTL_MESSAGE_SIZE_MASK) >>
445 DP_AUX_CH_CTL_MESSAGE_SIZE_SHIFT);
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700446 if (recv_bytes > recv_size)
447 recv_bytes = recv_size;
Akshay Joshi0206e352011-08-16 15:34:10 -0400448
Chris Wilson4f7f7b72010-08-18 18:12:56 +0100449 for (i = 0; i < recv_bytes; i += 4)
450 unpack_aux(I915_READ(ch_data + i),
451 recv + i, recv_bytes - i);
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700452
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100453 ret = recv_bytes;
454out:
455 pm_qos_update_request(&dev_priv->pm_qos, PM_QOS_DEFAULT_VALUE);
456
457 return ret;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700458}
459
460/* Write data to the aux channel in native mode */
461static int
Chris Wilsonea5b2132010-08-04 13:50:23 +0100462intel_dp_aux_native_write(struct intel_dp *intel_dp,
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700463 uint16_t address, uint8_t *send, int send_bytes)
464{
465 int ret;
466 uint8_t msg[20];
467 int msg_bytes;
468 uint8_t ack;
469
Keith Packard9b984da2011-09-19 13:54:47 -0700470 intel_dp_check_edp(intel_dp);
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700471 if (send_bytes > 16)
472 return -1;
473 msg[0] = AUX_NATIVE_WRITE << 4;
474 msg[1] = address >> 8;
Zhenyu Wangeebc8632009-07-24 01:00:30 +0800475 msg[2] = address & 0xff;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700476 msg[3] = send_bytes - 1;
477 memcpy(&msg[4], send, send_bytes);
478 msg_bytes = send_bytes + 4;
479 for (;;) {
Chris Wilsonea5b2132010-08-04 13:50:23 +0100480 ret = intel_dp_aux_ch(intel_dp, msg, msg_bytes, &ack, 1);
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700481 if (ret < 0)
482 return ret;
483 if ((ack & AUX_NATIVE_REPLY_MASK) == AUX_NATIVE_REPLY_ACK)
484 break;
485 else if ((ack & AUX_NATIVE_REPLY_MASK) == AUX_NATIVE_REPLY_DEFER)
486 udelay(100);
487 else
Keith Packarda5b3da52009-06-11 22:30:32 -0700488 return -EIO;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700489 }
490 return send_bytes;
491}
492
493/* Write a single byte to the aux channel in native mode */
494static int
Chris Wilsonea5b2132010-08-04 13:50:23 +0100495intel_dp_aux_native_write_1(struct intel_dp *intel_dp,
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700496 uint16_t address, uint8_t byte)
497{
Chris Wilsonea5b2132010-08-04 13:50:23 +0100498 return intel_dp_aux_native_write(intel_dp, address, &byte, 1);
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700499}
500
501/* read bytes from a native aux channel */
502static int
Chris Wilsonea5b2132010-08-04 13:50:23 +0100503intel_dp_aux_native_read(struct intel_dp *intel_dp,
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700504 uint16_t address, uint8_t *recv, int recv_bytes)
505{
506 uint8_t msg[4];
507 int msg_bytes;
508 uint8_t reply[20];
509 int reply_bytes;
510 uint8_t ack;
511 int ret;
512
Keith Packard9b984da2011-09-19 13:54:47 -0700513 intel_dp_check_edp(intel_dp);
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700514 msg[0] = AUX_NATIVE_READ << 4;
515 msg[1] = address >> 8;
516 msg[2] = address & 0xff;
517 msg[3] = recv_bytes - 1;
518
519 msg_bytes = 4;
520 reply_bytes = recv_bytes + 1;
521
522 for (;;) {
Chris Wilsonea5b2132010-08-04 13:50:23 +0100523 ret = intel_dp_aux_ch(intel_dp, msg, msg_bytes,
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700524 reply, reply_bytes);
Keith Packarda5b3da52009-06-11 22:30:32 -0700525 if (ret == 0)
526 return -EPROTO;
527 if (ret < 0)
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700528 return ret;
529 ack = reply[0];
530 if ((ack & AUX_NATIVE_REPLY_MASK) == AUX_NATIVE_REPLY_ACK) {
531 memcpy(recv, reply + 1, ret - 1);
532 return ret - 1;
533 }
534 else if ((ack & AUX_NATIVE_REPLY_MASK) == AUX_NATIVE_REPLY_DEFER)
535 udelay(100);
536 else
Keith Packarda5b3da52009-06-11 22:30:32 -0700537 return -EIO;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700538 }
539}
540
541static int
Dave Airlieab2c0672009-12-04 10:55:24 +1000542intel_dp_i2c_aux_ch(struct i2c_adapter *adapter, int mode,
543 uint8_t write_byte, uint8_t *read_byte)
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700544{
Dave Airlieab2c0672009-12-04 10:55:24 +1000545 struct i2c_algo_dp_aux_data *algo_data = adapter->algo_data;
Chris Wilsonea5b2132010-08-04 13:50:23 +0100546 struct intel_dp *intel_dp = container_of(adapter,
547 struct intel_dp,
548 adapter);
Dave Airlieab2c0672009-12-04 10:55:24 +1000549 uint16_t address = algo_data->address;
550 uint8_t msg[5];
551 uint8_t reply[2];
David Flynn8316f332010-12-08 16:10:21 +0000552 unsigned retry;
Dave Airlieab2c0672009-12-04 10:55:24 +1000553 int msg_bytes;
554 int reply_bytes;
555 int ret;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700556
Keith Packard9b984da2011-09-19 13:54:47 -0700557 intel_dp_check_edp(intel_dp);
Dave Airlieab2c0672009-12-04 10:55:24 +1000558 /* Set up the command byte */
559 if (mode & MODE_I2C_READ)
560 msg[0] = AUX_I2C_READ << 4;
561 else
562 msg[0] = AUX_I2C_WRITE << 4;
563
564 if (!(mode & MODE_I2C_STOP))
565 msg[0] |= AUX_I2C_MOT << 4;
566
567 msg[1] = address >> 8;
568 msg[2] = address;
569
570 switch (mode) {
571 case MODE_I2C_WRITE:
572 msg[3] = 0;
573 msg[4] = write_byte;
574 msg_bytes = 5;
575 reply_bytes = 1;
576 break;
577 case MODE_I2C_READ:
578 msg[3] = 0;
579 msg_bytes = 4;
580 reply_bytes = 2;
581 break;
582 default:
583 msg_bytes = 3;
584 reply_bytes = 1;
585 break;
586 }
587
David Flynn8316f332010-12-08 16:10:21 +0000588 for (retry = 0; retry < 5; retry++) {
589 ret = intel_dp_aux_ch(intel_dp,
590 msg, msg_bytes,
591 reply, reply_bytes);
Dave Airlieab2c0672009-12-04 10:55:24 +1000592 if (ret < 0) {
Dave Airlie3ff99162009-12-08 14:03:47 +1000593 DRM_DEBUG_KMS("aux_ch failed %d\n", ret);
Dave Airlieab2c0672009-12-04 10:55:24 +1000594 return ret;
595 }
David Flynn8316f332010-12-08 16:10:21 +0000596
597 switch (reply[0] & AUX_NATIVE_REPLY_MASK) {
598 case AUX_NATIVE_REPLY_ACK:
599 /* I2C-over-AUX Reply field is only valid
600 * when paired with AUX ACK.
601 */
602 break;
603 case AUX_NATIVE_REPLY_NACK:
604 DRM_DEBUG_KMS("aux_ch native nack\n");
605 return -EREMOTEIO;
606 case AUX_NATIVE_REPLY_DEFER:
607 udelay(100);
608 continue;
609 default:
610 DRM_ERROR("aux_ch invalid native reply 0x%02x\n",
611 reply[0]);
612 return -EREMOTEIO;
613 }
614
Dave Airlieab2c0672009-12-04 10:55:24 +1000615 switch (reply[0] & AUX_I2C_REPLY_MASK) {
616 case AUX_I2C_REPLY_ACK:
617 if (mode == MODE_I2C_READ) {
618 *read_byte = reply[1];
619 }
620 return reply_bytes - 1;
621 case AUX_I2C_REPLY_NACK:
David Flynn8316f332010-12-08 16:10:21 +0000622 DRM_DEBUG_KMS("aux_i2c nack\n");
Dave Airlieab2c0672009-12-04 10:55:24 +1000623 return -EREMOTEIO;
624 case AUX_I2C_REPLY_DEFER:
David Flynn8316f332010-12-08 16:10:21 +0000625 DRM_DEBUG_KMS("aux_i2c defer\n");
Dave Airlieab2c0672009-12-04 10:55:24 +1000626 udelay(100);
627 break;
628 default:
David Flynn8316f332010-12-08 16:10:21 +0000629 DRM_ERROR("aux_i2c invalid reply 0x%02x\n", reply[0]);
Dave Airlieab2c0672009-12-04 10:55:24 +1000630 return -EREMOTEIO;
631 }
632 }
David Flynn8316f332010-12-08 16:10:21 +0000633
634 DRM_ERROR("too many retries, giving up\n");
635 return -EREMOTEIO;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700636}
637
638static int
Chris Wilsonea5b2132010-08-04 13:50:23 +0100639intel_dp_i2c_init(struct intel_dp *intel_dp,
Zhenyu Wang55f78c42010-03-29 16:13:57 +0800640 struct intel_connector *intel_connector, const char *name)
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700641{
Keith Packard0b5c5412011-09-28 16:41:05 -0700642 int ret;
643
Zhenyu Wangd54e9d22009-10-19 15:43:51 +0800644 DRM_DEBUG_KMS("i2c_init %s\n", name);
Chris Wilsonea5b2132010-08-04 13:50:23 +0100645 intel_dp->algo.running = false;
646 intel_dp->algo.address = 0;
647 intel_dp->algo.aux_ch = intel_dp_i2c_aux_ch;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700648
Akshay Joshi0206e352011-08-16 15:34:10 -0400649 memset(&intel_dp->adapter, '\0', sizeof(intel_dp->adapter));
Chris Wilsonea5b2132010-08-04 13:50:23 +0100650 intel_dp->adapter.owner = THIS_MODULE;
651 intel_dp->adapter.class = I2C_CLASS_DDC;
Akshay Joshi0206e352011-08-16 15:34:10 -0400652 strncpy(intel_dp->adapter.name, name, sizeof(intel_dp->adapter.name) - 1);
Chris Wilsonea5b2132010-08-04 13:50:23 +0100653 intel_dp->adapter.name[sizeof(intel_dp->adapter.name) - 1] = '\0';
654 intel_dp->adapter.algo_data = &intel_dp->algo;
655 intel_dp->adapter.dev.parent = &intel_connector->base.kdev;
656
Keith Packard0b5c5412011-09-28 16:41:05 -0700657 ironlake_edp_panel_vdd_on(intel_dp);
658 ret = i2c_dp_aux_add_bus(&intel_dp->adapter);
Keith Packardbd943152011-09-18 23:09:52 -0700659 ironlake_edp_panel_vdd_off(intel_dp, false);
Keith Packard0b5c5412011-09-28 16:41:05 -0700660 return ret;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700661}
662
Paulo Zanoni00c09d72012-10-26 19:05:52 -0200663bool
Daniel Vetter5bfe2ac2013-03-27 00:44:55 +0100664intel_dp_compute_config(struct intel_encoder *encoder,
665 struct intel_crtc_config *pipe_config)
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700666{
Daniel Vetter5bfe2ac2013-03-27 00:44:55 +0100667 struct drm_device *dev = encoder->base.dev;
Daniel Vetter36008362013-03-27 00:44:59 +0100668 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter5bfe2ac2013-03-27 00:44:55 +0100669 struct drm_display_mode *adjusted_mode = &pipe_config->adjusted_mode;
670 struct drm_display_mode *mode = &pipe_config->requested_mode;
671 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
Jani Nikuladd06f902012-10-19 14:51:50 +0300672 struct intel_connector *intel_connector = intel_dp->attached_connector;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700673 int lane_count, clock;
Daniel Vetter397fe152012-10-22 22:56:43 +0200674 int max_lane_count = drm_dp_max_lane_count(intel_dp->dpcd);
Chris Wilsonea5b2132010-08-04 13:50:23 +0100675 int max_clock = intel_dp_max_link_bw(intel_dp) == DP_LINK_BW_2_7 ? 1 : 0;
Daniel Vetter083f9562012-04-20 20:23:49 +0200676 int bpp, mode_rate;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700677 static int bws[2] = { DP_LINK_BW_1_62, DP_LINK_BW_2_7 };
Daniel Vetter36008362013-03-27 00:44:59 +0100678 int target_clock, link_avail, link_clock;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700679
Daniel Vetter5bfe2ac2013-03-27 00:44:55 +0100680 if (HAS_PCH_SPLIT(dev) && !HAS_DDI(dev) && !is_cpu_edp(intel_dp))
681 pipe_config->has_pch_encoder = true;
682
Daniel Vetter03afc4a2013-04-02 23:42:31 +0200683 pipe_config->has_dp_encoder = true;
684
Jani Nikuladd06f902012-10-19 14:51:50 +0300685 if (is_edp(intel_dp) && intel_connector->panel.fixed_mode) {
686 intel_fixed_panel_mode(intel_connector->panel.fixed_mode,
687 adjusted_mode);
Yuly Novikov53b41832012-10-26 12:04:00 +0300688 intel_pch_panel_fitting(dev,
689 intel_connector->panel.fitting_mode,
Chris Wilson1d8e1c72010-08-07 11:01:28 +0100690 mode, adjusted_mode);
Zhao Yakui0d3a1be2010-07-19 09:43:13 +0100691 }
Daniel Vetter36008362013-03-27 00:44:59 +0100692 /* We need to take the panel's fixed mode into account. */
693 target_clock = adjusted_mode->clock;
Zhao Yakui0d3a1be2010-07-19 09:43:13 +0100694
Daniel Vettercb1793c2012-06-04 18:39:21 +0200695 if (adjusted_mode->flags & DRM_MODE_FLAG_DBLCLK)
Daniel Vetter0af78a22012-05-23 11:30:55 +0200696 return false;
697
Daniel Vetter083f9562012-04-20 20:23:49 +0200698 DRM_DEBUG_KMS("DP link computation with max lane count %i "
699 "max bw %02x pixel clock %iKHz\n",
Daniel Vetter71244652012-06-04 18:39:20 +0200700 max_lane_count, bws[max_clock], adjusted_mode->clock);
Daniel Vetter083f9562012-04-20 20:23:49 +0200701
Daniel Vetter36008362013-03-27 00:44:59 +0100702 /* Walk through all bpp values. Luckily they're all nicely spaced with 2
703 * bpc in between. */
Daniel Vetter03afc4a2013-04-02 23:42:31 +0200704 bpp = min_t(int, 8*3, pipe_config->pipe_bpp);
Daniel Vetter36008362013-03-27 00:44:59 +0100705 for (; bpp >= 6*3; bpp -= 2*3) {
706 mode_rate = intel_dp_link_required(target_clock, bpp);
Ville Syrjälä3685a8f2013-01-17 16:31:28 +0200707
Daniel Vetter36008362013-03-27 00:44:59 +0100708 for (clock = 0; clock <= max_clock; clock++) {
709 for (lane_count = 1; lane_count <= max_lane_count; lane_count <<= 1) {
710 link_clock = drm_dp_bw_code_to_link_rate(bws[clock]);
711 link_avail = intel_dp_max_data_rate(link_clock,
712 lane_count);
713
714 if (mode_rate <= link_avail) {
715 goto found;
716 }
717 }
718 }
719 }
720
721 return false;
722
723found:
Ville Syrjälä55bc60d2013-01-17 16:31:29 +0200724 if (intel_dp->color_range_auto) {
725 /*
726 * See:
727 * CEA-861-E - 5.1 Default Encoding Parameters
728 * VESA DisplayPort Ver.1.2a - 5.1.1.1 Video Colorimetry
729 */
Thierry Reding18316c82012-12-20 15:41:44 +0100730 if (bpp != 18 && drm_match_cea_mode(adjusted_mode) > 1)
Ville Syrjälä55bc60d2013-01-17 16:31:29 +0200731 intel_dp->color_range = DP_COLOR_RANGE_16_235;
732 else
733 intel_dp->color_range = 0;
734 }
735
Ville Syrjälä3685a8f2013-01-17 16:31:28 +0200736 if (intel_dp->color_range)
Daniel Vetter50f3b012013-03-27 00:44:56 +0100737 pipe_config->limited_color_range = true;
Ville Syrjälä3685a8f2013-01-17 16:31:28 +0200738
Daniel Vetter36008362013-03-27 00:44:59 +0100739 intel_dp->link_bw = bws[clock];
740 intel_dp->lane_count = lane_count;
741 adjusted_mode->clock = drm_dp_bw_code_to_link_rate(intel_dp->link_bw);
Daniel Vetterdf92b1e2013-03-28 10:41:58 +0100742 pipe_config->pixel_target_clock = target_clock;
Daniel Vetterc4867932012-04-10 10:42:36 +0200743
Daniel Vetter36008362013-03-27 00:44:59 +0100744 DRM_DEBUG_KMS("DP link bw %02x lane count %d clock %d bpp %d\n",
745 intel_dp->link_bw, intel_dp->lane_count,
746 adjusted_mode->clock, bpp);
747 DRM_DEBUG_KMS("DP link bw required %i available %i\n",
748 mode_rate, link_avail);
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700749
Daniel Vetter03afc4a2013-04-02 23:42:31 +0200750 intel_link_compute_m_n(bpp, lane_count,
751 target_clock, adjusted_mode->clock,
752 &pipe_config->dp_m_n);
753
Daniel Vetter57c21962013-04-04 17:19:37 +0200754 /*
755 * XXX: We have a strange regression where using the vbt edp bpp value
756 * for the link bw computation results in black screens, the panel only
757 * works when we do the computation at the usual 24bpp (but still
758 * requires us to use 18bpp). Until that's fully debugged, stay
759 * bug-for-bug compatible with the old code.
760 */
761 if (is_edp(intel_dp) && dev_priv->edp.bpp) {
762 DRM_DEBUG_KMS("clamping display bpc (was %d) to eDP (%d)\n",
763 bpp, dev_priv->edp.bpp);
764 bpp = min_t(int, bpp, dev_priv->edp.bpp);
765 }
766 pipe_config->pipe_bpp = bpp;
767
Daniel Vetter36008362013-03-27 00:44:59 +0100768 return true;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700769}
770
Paulo Zanoni247d89f2012-10-15 15:51:33 -0300771void intel_dp_init_link_config(struct intel_dp *intel_dp)
772{
773 memset(intel_dp->link_configuration, 0, DP_LINK_CONFIGURATION_SIZE);
774 intel_dp->link_configuration[0] = intel_dp->link_bw;
775 intel_dp->link_configuration[1] = intel_dp->lane_count;
776 intel_dp->link_configuration[8] = DP_SET_ANSI_8B10B;
777 /*
778 * Check for DPCD version > 1.1 and enhanced framing support
779 */
780 if (intel_dp->dpcd[DP_DPCD_REV] >= 0x11 &&
781 (intel_dp->dpcd[DP_MAX_LANE_COUNT] & DP_ENHANCED_FRAME_CAP)) {
782 intel_dp->link_configuration[1] |= DP_LANE_COUNT_ENHANCED_FRAME_EN;
783 }
784}
785
Daniel Vetterea9b6002012-11-29 15:59:31 +0100786static void ironlake_set_pll_edp(struct drm_crtc *crtc, int clock)
787{
788 struct drm_device *dev = crtc->dev;
789 struct drm_i915_private *dev_priv = dev->dev_private;
790 u32 dpa_ctl;
791
792 DRM_DEBUG_KMS("eDP PLL enable for clock %d\n", clock);
793 dpa_ctl = I915_READ(DP_A);
794 dpa_ctl &= ~DP_PLL_FREQ_MASK;
795
796 if (clock < 200000) {
Daniel Vetter1ce17032012-11-29 15:59:32 +0100797 /* For a long time we've carried around a ILK-DevA w/a for the
798 * 160MHz clock. If we're really unlucky, it's still required.
799 */
800 DRM_DEBUG_KMS("160MHz cpu eDP clock, might need ilk devA w/a\n");
Daniel Vetterea9b6002012-11-29 15:59:31 +0100801 dpa_ctl |= DP_PLL_FREQ_160MHZ;
Daniel Vetterea9b6002012-11-29 15:59:31 +0100802 } else {
803 dpa_ctl |= DP_PLL_FREQ_270MHZ;
804 }
Daniel Vetter1ce17032012-11-29 15:59:32 +0100805
Daniel Vetterea9b6002012-11-29 15:59:31 +0100806 I915_WRITE(DP_A, dpa_ctl);
807
808 POSTING_READ(DP_A);
809 udelay(500);
810}
811
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700812static void
813intel_dp_mode_set(struct drm_encoder *encoder, struct drm_display_mode *mode,
814 struct drm_display_mode *adjusted_mode)
815{
Zhenyu Wange3421a12010-04-08 09:43:27 +0800816 struct drm_device *dev = encoder->dev;
Keith Packard417e8222011-11-01 19:54:11 -0700817 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsonea5b2132010-08-04 13:50:23 +0100818 struct intel_dp *intel_dp = enc_to_intel_dp(encoder);
Paulo Zanonifa90ece2012-10-26 19:05:44 -0200819 struct drm_crtc *crtc = encoder->crtc;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700820 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
821
Keith Packard417e8222011-11-01 19:54:11 -0700822 /*
Keith Packard1a2eb462011-11-16 16:26:07 -0800823 * There are four kinds of DP registers:
Keith Packard417e8222011-11-01 19:54:11 -0700824 *
825 * IBX PCH
Keith Packard1a2eb462011-11-16 16:26:07 -0800826 * SNB CPU
827 * IVB CPU
Keith Packard417e8222011-11-01 19:54:11 -0700828 * CPT PCH
829 *
830 * IBX PCH and CPU are the same for almost everything,
831 * except that the CPU DP PLL is configured in this
832 * register
833 *
834 * CPT PCH is quite different, having many bits moved
835 * to the TRANS_DP_CTL register instead. That
836 * configuration happens (oddly) in ironlake_pch_enable
837 */
Adam Jackson9c9e7922010-04-05 17:57:59 -0400838
Keith Packard417e8222011-11-01 19:54:11 -0700839 /* Preserve the BIOS-computed detected bit. This is
840 * supposed to be read-only.
841 */
842 intel_dp->DP = I915_READ(intel_dp->output_reg) & DP_DETECTED;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700843
Keith Packard417e8222011-11-01 19:54:11 -0700844 /* Handle DP bits in common between all three register formats */
Keith Packard417e8222011-11-01 19:54:11 -0700845 intel_dp->DP |= DP_VOLTAGE_0_4 | DP_PRE_EMPHASIS_0;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700846
Chris Wilsonea5b2132010-08-04 13:50:23 +0100847 switch (intel_dp->lane_count) {
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700848 case 1:
Chris Wilsonea5b2132010-08-04 13:50:23 +0100849 intel_dp->DP |= DP_PORT_WIDTH_1;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700850 break;
851 case 2:
Chris Wilsonea5b2132010-08-04 13:50:23 +0100852 intel_dp->DP |= DP_PORT_WIDTH_2;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700853 break;
854 case 4:
Chris Wilsonea5b2132010-08-04 13:50:23 +0100855 intel_dp->DP |= DP_PORT_WIDTH_4;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700856 break;
857 }
Wu Fengguange0dac652011-09-05 14:25:34 +0800858 if (intel_dp->has_audio) {
859 DRM_DEBUG_DRIVER("Enabling DP audio on pipe %c\n",
860 pipe_name(intel_crtc->pipe));
Chris Wilsonea5b2132010-08-04 13:50:23 +0100861 intel_dp->DP |= DP_AUDIO_OUTPUT_ENABLE;
Wu Fengguange0dac652011-09-05 14:25:34 +0800862 intel_write_eld(encoder, adjusted_mode);
863 }
Paulo Zanoni247d89f2012-10-15 15:51:33 -0300864
865 intel_dp_init_link_config(intel_dp);
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700866
Keith Packard417e8222011-11-01 19:54:11 -0700867 /* Split out the IBX/CPU vs CPT settings */
Zhenyu Wang32f9d652009-07-24 01:00:32 +0800868
Gajanan Bhat19c03922012-09-27 19:13:07 +0530869 if (is_cpu_edp(intel_dp) && IS_GEN7(dev) && !IS_VALLEYVIEW(dev)) {
Keith Packard1a2eb462011-11-16 16:26:07 -0800870 if (adjusted_mode->flags & DRM_MODE_FLAG_PHSYNC)
871 intel_dp->DP |= DP_SYNC_HS_HIGH;
872 if (adjusted_mode->flags & DRM_MODE_FLAG_PVSYNC)
873 intel_dp->DP |= DP_SYNC_VS_HIGH;
874 intel_dp->DP |= DP_LINK_TRAIN_OFF_CPT;
875
876 if (intel_dp->link_configuration[1] & DP_LANE_COUNT_ENHANCED_FRAME_EN)
877 intel_dp->DP |= DP_ENHANCED_FRAMING;
878
879 intel_dp->DP |= intel_crtc->pipe << 29;
880
881 /* don't miss out required setting for eDP */
Keith Packard1a2eb462011-11-16 16:26:07 -0800882 if (adjusted_mode->clock < 200000)
883 intel_dp->DP |= DP_PLL_FREQ_160MHZ;
884 else
885 intel_dp->DP |= DP_PLL_FREQ_270MHZ;
886 } else if (!HAS_PCH_CPT(dev) || is_cpu_edp(intel_dp)) {
Jesse Barnesb2634012013-03-28 09:55:40 -0700887 if (!HAS_PCH_SPLIT(dev) && !IS_VALLEYVIEW(dev))
Ville Syrjälä3685a8f2013-01-17 16:31:28 +0200888 intel_dp->DP |= intel_dp->color_range;
Keith Packard417e8222011-11-01 19:54:11 -0700889
890 if (adjusted_mode->flags & DRM_MODE_FLAG_PHSYNC)
891 intel_dp->DP |= DP_SYNC_HS_HIGH;
892 if (adjusted_mode->flags & DRM_MODE_FLAG_PVSYNC)
893 intel_dp->DP |= DP_SYNC_VS_HIGH;
894 intel_dp->DP |= DP_LINK_TRAIN_OFF;
895
896 if (intel_dp->link_configuration[1] & DP_LANE_COUNT_ENHANCED_FRAME_EN)
897 intel_dp->DP |= DP_ENHANCED_FRAMING;
898
899 if (intel_crtc->pipe == 1)
900 intel_dp->DP |= DP_PIPEB_SELECT;
901
Jesse Barnesb2634012013-03-28 09:55:40 -0700902 if (is_cpu_edp(intel_dp) && !IS_VALLEYVIEW(dev)) {
Keith Packard417e8222011-11-01 19:54:11 -0700903 /* don't miss out required setting for eDP */
Keith Packard417e8222011-11-01 19:54:11 -0700904 if (adjusted_mode->clock < 200000)
905 intel_dp->DP |= DP_PLL_FREQ_160MHZ;
906 else
907 intel_dp->DP |= DP_PLL_FREQ_270MHZ;
908 }
909 } else {
910 intel_dp->DP |= DP_LINK_TRAIN_OFF_CPT;
Zhenyu Wang32f9d652009-07-24 01:00:32 +0800911 }
Daniel Vetterea9b6002012-11-29 15:59:31 +0100912
Jesse Barnes5d66d5b2013-03-01 13:14:30 -0800913 if (is_cpu_edp(intel_dp) && !IS_VALLEYVIEW(dev))
Daniel Vetterea9b6002012-11-29 15:59:31 +0100914 ironlake_set_pll_edp(crtc, adjusted_mode->clock);
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700915}
916
Keith Packard99ea7122011-11-01 19:57:50 -0700917#define IDLE_ON_MASK (PP_ON | 0 | PP_SEQUENCE_MASK | 0 | PP_SEQUENCE_STATE_MASK)
918#define IDLE_ON_VALUE (PP_ON | 0 | PP_SEQUENCE_NONE | 0 | PP_SEQUENCE_STATE_ON_IDLE)
919
920#define IDLE_OFF_MASK (PP_ON | 0 | PP_SEQUENCE_MASK | 0 | PP_SEQUENCE_STATE_MASK)
921#define IDLE_OFF_VALUE (0 | 0 | PP_SEQUENCE_NONE | 0 | PP_SEQUENCE_STATE_OFF_IDLE)
922
923#define IDLE_CYCLE_MASK (PP_ON | 0 | PP_SEQUENCE_MASK | PP_CYCLE_DELAY_ACTIVE | PP_SEQUENCE_STATE_MASK)
924#define IDLE_CYCLE_VALUE (0 | 0 | PP_SEQUENCE_NONE | 0 | PP_SEQUENCE_STATE_OFF_IDLE)
925
926static void ironlake_wait_panel_status(struct intel_dp *intel_dp,
927 u32 mask,
928 u32 value)
929{
Paulo Zanoni30add222012-10-26 19:05:45 -0200930 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Keith Packard99ea7122011-11-01 19:57:50 -0700931 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes453c5422013-03-28 09:55:41 -0700932 u32 pp_stat_reg, pp_ctrl_reg;
933
934 pp_stat_reg = IS_VALLEYVIEW(dev) ? PIPEA_PP_STATUS : PCH_PP_STATUS;
935 pp_ctrl_reg = IS_VALLEYVIEW(dev) ? PIPEA_PP_CONTROL : PCH_PP_CONTROL;
Keith Packard99ea7122011-11-01 19:57:50 -0700936
937 DRM_DEBUG_KMS("mask %08x value %08x status %08x control %08x\n",
Jesse Barnes453c5422013-03-28 09:55:41 -0700938 mask, value,
939 I915_READ(pp_stat_reg),
940 I915_READ(pp_ctrl_reg));
Keith Packard99ea7122011-11-01 19:57:50 -0700941
Jesse Barnes453c5422013-03-28 09:55:41 -0700942 if (_wait_for((I915_READ(pp_stat_reg) & mask) == value, 5000, 10)) {
Keith Packard99ea7122011-11-01 19:57:50 -0700943 DRM_ERROR("Panel status timeout: status %08x control %08x\n",
Jesse Barnes453c5422013-03-28 09:55:41 -0700944 I915_READ(pp_stat_reg),
945 I915_READ(pp_ctrl_reg));
Keith Packard99ea7122011-11-01 19:57:50 -0700946 }
947}
948
949static void ironlake_wait_panel_on(struct intel_dp *intel_dp)
950{
951 DRM_DEBUG_KMS("Wait for panel power on\n");
952 ironlake_wait_panel_status(intel_dp, IDLE_ON_MASK, IDLE_ON_VALUE);
953}
954
Keith Packardbd943152011-09-18 23:09:52 -0700955static void ironlake_wait_panel_off(struct intel_dp *intel_dp)
956{
Keith Packardbd943152011-09-18 23:09:52 -0700957 DRM_DEBUG_KMS("Wait for panel power off time\n");
Keith Packard99ea7122011-11-01 19:57:50 -0700958 ironlake_wait_panel_status(intel_dp, IDLE_OFF_MASK, IDLE_OFF_VALUE);
Keith Packardbd943152011-09-18 23:09:52 -0700959}
Keith Packardbd943152011-09-18 23:09:52 -0700960
Keith Packard99ea7122011-11-01 19:57:50 -0700961static void ironlake_wait_panel_power_cycle(struct intel_dp *intel_dp)
962{
963 DRM_DEBUG_KMS("Wait for panel power cycle\n");
964 ironlake_wait_panel_status(intel_dp, IDLE_CYCLE_MASK, IDLE_CYCLE_VALUE);
965}
Keith Packardbd943152011-09-18 23:09:52 -0700966
Keith Packard99ea7122011-11-01 19:57:50 -0700967
Keith Packard832dd3c2011-11-01 19:34:06 -0700968/* Read the current pp_control value, unlocking the register if it
969 * is locked
970 */
971
Jesse Barnes453c5422013-03-28 09:55:41 -0700972static u32 ironlake_get_pp_control(struct intel_dp *intel_dp)
Keith Packard832dd3c2011-11-01 19:34:06 -0700973{
Jesse Barnes453c5422013-03-28 09:55:41 -0700974 struct drm_device *dev = intel_dp_to_dev(intel_dp);
975 struct drm_i915_private *dev_priv = dev->dev_private;
976 u32 control;
977 u32 pp_ctrl_reg;
978
979 pp_ctrl_reg = IS_VALLEYVIEW(dev) ? PIPEA_PP_CONTROL : PCH_PP_CONTROL;
980 control = I915_READ(pp_ctrl_reg);
Keith Packard832dd3c2011-11-01 19:34:06 -0700981
982 control &= ~PANEL_UNLOCK_MASK;
983 control |= PANEL_UNLOCK_REGS;
984 return control;
Keith Packardbd943152011-09-18 23:09:52 -0700985}
986
Paulo Zanoni82a4d9c2012-10-23 18:30:07 -0200987void ironlake_edp_panel_vdd_on(struct intel_dp *intel_dp)
Jesse Barnes5d613502011-01-24 17:10:54 -0800988{
Paulo Zanoni30add222012-10-26 19:05:45 -0200989 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Jesse Barnes5d613502011-01-24 17:10:54 -0800990 struct drm_i915_private *dev_priv = dev->dev_private;
991 u32 pp;
Jesse Barnes453c5422013-03-28 09:55:41 -0700992 u32 pp_stat_reg, pp_ctrl_reg;
Jesse Barnes5d613502011-01-24 17:10:54 -0800993
Keith Packard97af61f572011-09-28 16:23:51 -0700994 if (!is_edp(intel_dp))
995 return;
Keith Packardf01eca22011-09-28 16:48:10 -0700996 DRM_DEBUG_KMS("Turn eDP VDD on\n");
Jesse Barnes5d613502011-01-24 17:10:54 -0800997
Keith Packardbd943152011-09-18 23:09:52 -0700998 WARN(intel_dp->want_panel_vdd,
999 "eDP VDD already requested on\n");
1000
1001 intel_dp->want_panel_vdd = true;
Keith Packard99ea7122011-11-01 19:57:50 -07001002
Keith Packardbd943152011-09-18 23:09:52 -07001003 if (ironlake_edp_have_panel_vdd(intel_dp)) {
1004 DRM_DEBUG_KMS("eDP VDD already on\n");
1005 return;
1006 }
1007
Keith Packard99ea7122011-11-01 19:57:50 -07001008 if (!ironlake_edp_have_panel_power(intel_dp))
1009 ironlake_wait_panel_power_cycle(intel_dp);
1010
Jesse Barnes453c5422013-03-28 09:55:41 -07001011 pp = ironlake_get_pp_control(intel_dp);
Jesse Barnes5d613502011-01-24 17:10:54 -08001012 pp |= EDP_FORCE_VDD;
Keith Packardebf33b12011-09-29 15:53:27 -07001013
Jesse Barnes453c5422013-03-28 09:55:41 -07001014 pp_stat_reg = IS_VALLEYVIEW(dev) ? PIPEA_PP_STATUS : PCH_PP_STATUS;
1015 pp_ctrl_reg = IS_VALLEYVIEW(dev) ? PIPEA_PP_CONTROL : PCH_PP_CONTROL;
1016
1017 I915_WRITE(pp_ctrl_reg, pp);
1018 POSTING_READ(pp_ctrl_reg);
1019 DRM_DEBUG_KMS("PP_STATUS: 0x%08x PP_CONTROL: 0x%08x\n",
1020 I915_READ(pp_stat_reg), I915_READ(pp_ctrl_reg));
Keith Packardebf33b12011-09-29 15:53:27 -07001021 /*
1022 * If the panel wasn't on, delay before accessing aux channel
1023 */
1024 if (!ironlake_edp_have_panel_power(intel_dp)) {
Keith Packardbd943152011-09-18 23:09:52 -07001025 DRM_DEBUG_KMS("eDP was not running\n");
Keith Packardf01eca22011-09-28 16:48:10 -07001026 msleep(intel_dp->panel_power_up_delay);
Keith Packardf01eca22011-09-28 16:48:10 -07001027 }
Jesse Barnes5d613502011-01-24 17:10:54 -08001028}
1029
Keith Packardbd943152011-09-18 23:09:52 -07001030static void ironlake_panel_vdd_off_sync(struct intel_dp *intel_dp)
Jesse Barnes5d613502011-01-24 17:10:54 -08001031{
Paulo Zanoni30add222012-10-26 19:05:45 -02001032 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Jesse Barnes5d613502011-01-24 17:10:54 -08001033 struct drm_i915_private *dev_priv = dev->dev_private;
1034 u32 pp;
Jesse Barnes453c5422013-03-28 09:55:41 -07001035 u32 pp_stat_reg, pp_ctrl_reg;
Jesse Barnes5d613502011-01-24 17:10:54 -08001036
Daniel Vettera0e99e62012-12-02 01:05:46 +01001037 WARN_ON(!mutex_is_locked(&dev->mode_config.mutex));
1038
Keith Packardbd943152011-09-18 23:09:52 -07001039 if (!intel_dp->want_panel_vdd && ironlake_edp_have_panel_vdd(intel_dp)) {
Jesse Barnes453c5422013-03-28 09:55:41 -07001040 pp = ironlake_get_pp_control(intel_dp);
Keith Packardbd943152011-09-18 23:09:52 -07001041 pp &= ~EDP_FORCE_VDD;
Jesse Barnes453c5422013-03-28 09:55:41 -07001042
1043 pp_stat_reg = IS_VALLEYVIEW(dev) ? PIPEA_PP_STATUS : PCH_PP_STATUS;
1044 pp_ctrl_reg = IS_VALLEYVIEW(dev) ? PIPEA_PP_CONTROL : PCH_PP_CONTROL;
1045
1046 I915_WRITE(pp_ctrl_reg, pp);
1047 POSTING_READ(pp_ctrl_reg);
Jesse Barnes5d613502011-01-24 17:10:54 -08001048
Keith Packardbd943152011-09-18 23:09:52 -07001049 /* Make sure sequencer is idle before allowing subsequent activity */
Jesse Barnes453c5422013-03-28 09:55:41 -07001050 DRM_DEBUG_KMS("PP_STATUS: 0x%08x PP_CONTROL: 0x%08x\n",
1051 I915_READ(pp_stat_reg), I915_READ(pp_ctrl_reg));
Keith Packard99ea7122011-11-01 19:57:50 -07001052 msleep(intel_dp->panel_power_down_delay);
Keith Packardbd943152011-09-18 23:09:52 -07001053 }
1054}
1055
1056static void ironlake_panel_vdd_work(struct work_struct *__work)
1057{
1058 struct intel_dp *intel_dp = container_of(to_delayed_work(__work),
1059 struct intel_dp, panel_vdd_work);
Paulo Zanoni30add222012-10-26 19:05:45 -02001060 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Keith Packardbd943152011-09-18 23:09:52 -07001061
Keith Packard627f7672011-10-31 11:30:10 -07001062 mutex_lock(&dev->mode_config.mutex);
Keith Packardbd943152011-09-18 23:09:52 -07001063 ironlake_panel_vdd_off_sync(intel_dp);
Keith Packard627f7672011-10-31 11:30:10 -07001064 mutex_unlock(&dev->mode_config.mutex);
Keith Packardbd943152011-09-18 23:09:52 -07001065}
1066
Paulo Zanoni82a4d9c2012-10-23 18:30:07 -02001067void ironlake_edp_panel_vdd_off(struct intel_dp *intel_dp, bool sync)
Keith Packardbd943152011-09-18 23:09:52 -07001068{
Keith Packard97af61f572011-09-28 16:23:51 -07001069 if (!is_edp(intel_dp))
1070 return;
Jesse Barnes5d613502011-01-24 17:10:54 -08001071
Keith Packardbd943152011-09-18 23:09:52 -07001072 DRM_DEBUG_KMS("Turn eDP VDD off %d\n", intel_dp->want_panel_vdd);
1073 WARN(!intel_dp->want_panel_vdd, "eDP VDD not forced on");
Keith Packardf2e8b182011-11-01 20:01:35 -07001074
Keith Packardbd943152011-09-18 23:09:52 -07001075 intel_dp->want_panel_vdd = false;
1076
1077 if (sync) {
1078 ironlake_panel_vdd_off_sync(intel_dp);
1079 } else {
1080 /*
1081 * Queue the timer to fire a long
1082 * time from now (relative to the power down delay)
1083 * to keep the panel power up across a sequence of operations
1084 */
1085 schedule_delayed_work(&intel_dp->panel_vdd_work,
1086 msecs_to_jiffies(intel_dp->panel_power_cycle_delay * 5));
1087 }
Jesse Barnes5d613502011-01-24 17:10:54 -08001088}
1089
Paulo Zanoni82a4d9c2012-10-23 18:30:07 -02001090void ironlake_edp_panel_on(struct intel_dp *intel_dp)
Jesse Barnes9934c132010-07-22 13:18:19 -07001091{
Paulo Zanoni30add222012-10-26 19:05:45 -02001092 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Jesse Barnes9934c132010-07-22 13:18:19 -07001093 struct drm_i915_private *dev_priv = dev->dev_private;
Keith Packard99ea7122011-11-01 19:57:50 -07001094 u32 pp;
Jesse Barnes453c5422013-03-28 09:55:41 -07001095 u32 pp_ctrl_reg;
Jesse Barnes9934c132010-07-22 13:18:19 -07001096
Keith Packard97af61f572011-09-28 16:23:51 -07001097 if (!is_edp(intel_dp))
Keith Packardbd943152011-09-18 23:09:52 -07001098 return;
Keith Packard99ea7122011-11-01 19:57:50 -07001099
1100 DRM_DEBUG_KMS("Turn eDP power on\n");
1101
1102 if (ironlake_edp_have_panel_power(intel_dp)) {
1103 DRM_DEBUG_KMS("eDP power already on\n");
Keith Packard7d639f32011-09-29 16:05:34 -07001104 return;
Keith Packard99ea7122011-11-01 19:57:50 -07001105 }
Jesse Barnes9934c132010-07-22 13:18:19 -07001106
Keith Packard99ea7122011-11-01 19:57:50 -07001107 ironlake_wait_panel_power_cycle(intel_dp);
Jesse Barnes37c6c9b2010-08-11 10:04:43 -07001108
Jesse Barnes453c5422013-03-28 09:55:41 -07001109 pp = ironlake_get_pp_control(intel_dp);
Keith Packard05ce1a42011-09-29 16:33:01 -07001110 if (IS_GEN5(dev)) {
1111 /* ILK workaround: disable reset around power sequence */
1112 pp &= ~PANEL_POWER_RESET;
1113 I915_WRITE(PCH_PP_CONTROL, pp);
1114 POSTING_READ(PCH_PP_CONTROL);
1115 }
Jesse Barnes37c6c9b2010-08-11 10:04:43 -07001116
Keith Packard1c0ae802011-09-19 13:59:29 -07001117 pp |= POWER_TARGET_ON;
Keith Packard99ea7122011-11-01 19:57:50 -07001118 if (!IS_GEN5(dev))
1119 pp |= PANEL_POWER_RESET;
1120
Jesse Barnes453c5422013-03-28 09:55:41 -07001121 pp_ctrl_reg = IS_VALLEYVIEW(dev) ? PIPEA_PP_CONTROL : PCH_PP_CONTROL;
1122
1123 I915_WRITE(pp_ctrl_reg, pp);
1124 POSTING_READ(pp_ctrl_reg);
Jesse Barnes9934c132010-07-22 13:18:19 -07001125
Keith Packard99ea7122011-11-01 19:57:50 -07001126 ironlake_wait_panel_on(intel_dp);
Jesse Barnes9934c132010-07-22 13:18:19 -07001127
Keith Packard05ce1a42011-09-29 16:33:01 -07001128 if (IS_GEN5(dev)) {
1129 pp |= PANEL_POWER_RESET; /* restore panel reset bit */
1130 I915_WRITE(PCH_PP_CONTROL, pp);
1131 POSTING_READ(PCH_PP_CONTROL);
1132 }
Jesse Barnes9934c132010-07-22 13:18:19 -07001133}
1134
Paulo Zanoni82a4d9c2012-10-23 18:30:07 -02001135void ironlake_edp_panel_off(struct intel_dp *intel_dp)
Jesse Barnes9934c132010-07-22 13:18:19 -07001136{
Paulo Zanoni30add222012-10-26 19:05:45 -02001137 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Jesse Barnes9934c132010-07-22 13:18:19 -07001138 struct drm_i915_private *dev_priv = dev->dev_private;
Keith Packard99ea7122011-11-01 19:57:50 -07001139 u32 pp;
Jesse Barnes453c5422013-03-28 09:55:41 -07001140 u32 pp_ctrl_reg;
Jesse Barnes9934c132010-07-22 13:18:19 -07001141
Keith Packard97af61f572011-09-28 16:23:51 -07001142 if (!is_edp(intel_dp))
1143 return;
Jesse Barnes37c6c9b2010-08-11 10:04:43 -07001144
Keith Packard99ea7122011-11-01 19:57:50 -07001145 DRM_DEBUG_KMS("Turn eDP power off\n");
Jesse Barnes37c6c9b2010-08-11 10:04:43 -07001146
Daniel Vetter6cb49832012-05-20 17:14:50 +02001147 WARN(!intel_dp->want_panel_vdd, "Need VDD to turn off panel\n");
Jesse Barnes9934c132010-07-22 13:18:19 -07001148
Jesse Barnes453c5422013-03-28 09:55:41 -07001149 pp = ironlake_get_pp_control(intel_dp);
Daniel Vetter35a38552012-08-12 22:17:14 +02001150 /* We need to switch off panel power _and_ force vdd, for otherwise some
1151 * panels get very unhappy and cease to work. */
1152 pp &= ~(POWER_TARGET_ON | EDP_FORCE_VDD | PANEL_POWER_RESET | EDP_BLC_ENABLE);
Jesse Barnes453c5422013-03-28 09:55:41 -07001153
1154 pp_ctrl_reg = IS_VALLEYVIEW(dev) ? PIPEA_PP_CONTROL : PCH_PP_CONTROL;
1155
1156 I915_WRITE(pp_ctrl_reg, pp);
1157 POSTING_READ(pp_ctrl_reg);
Jesse Barnes9934c132010-07-22 13:18:19 -07001158
Daniel Vetter35a38552012-08-12 22:17:14 +02001159 intel_dp->want_panel_vdd = false;
1160
Keith Packard99ea7122011-11-01 19:57:50 -07001161 ironlake_wait_panel_off(intel_dp);
Jesse Barnes9934c132010-07-22 13:18:19 -07001162}
1163
Paulo Zanonid6c50ff2012-10-23 18:30:06 -02001164void ironlake_edp_backlight_on(struct intel_dp *intel_dp)
Zhenyu Wang32f9d652009-07-24 01:00:32 +08001165{
Paulo Zanonida63a9f2012-10-26 19:05:46 -02001166 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
1167 struct drm_device *dev = intel_dig_port->base.base.dev;
Zhenyu Wang32f9d652009-07-24 01:00:32 +08001168 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanonida63a9f2012-10-26 19:05:46 -02001169 int pipe = to_intel_crtc(intel_dig_port->base.base.crtc)->pipe;
Zhenyu Wang32f9d652009-07-24 01:00:32 +08001170 u32 pp;
Jesse Barnes453c5422013-03-28 09:55:41 -07001171 u32 pp_ctrl_reg;
Zhenyu Wang32f9d652009-07-24 01:00:32 +08001172
Keith Packardf01eca22011-09-28 16:48:10 -07001173 if (!is_edp(intel_dp))
1174 return;
1175
Zhao Yakui28c97732009-10-09 11:39:41 +08001176 DRM_DEBUG_KMS("\n");
Jesse Barnes01cb9ea2010-10-07 16:01:12 -07001177 /*
1178 * If we enable the backlight right away following a panel power
1179 * on, we may see slight flicker as the panel syncs with the eDP
1180 * link. So delay a bit to make sure the image is solid before
1181 * allowing it to appear.
1182 */
Keith Packardf01eca22011-09-28 16:48:10 -07001183 msleep(intel_dp->backlight_on_delay);
Jesse Barnes453c5422013-03-28 09:55:41 -07001184 pp = ironlake_get_pp_control(intel_dp);
Zhenyu Wang32f9d652009-07-24 01:00:32 +08001185 pp |= EDP_BLC_ENABLE;
Jesse Barnes453c5422013-03-28 09:55:41 -07001186
1187 pp_ctrl_reg = IS_VALLEYVIEW(dev) ? PIPEA_PP_CONTROL : PCH_PP_CONTROL;
1188
1189 I915_WRITE(pp_ctrl_reg, pp);
1190 POSTING_READ(pp_ctrl_reg);
Daniel Vetter035aa3d2012-10-20 20:57:42 +02001191
1192 intel_panel_enable_backlight(dev, pipe);
Zhenyu Wang32f9d652009-07-24 01:00:32 +08001193}
1194
Paulo Zanonid6c50ff2012-10-23 18:30:06 -02001195void ironlake_edp_backlight_off(struct intel_dp *intel_dp)
Zhenyu Wang32f9d652009-07-24 01:00:32 +08001196{
Paulo Zanoni30add222012-10-26 19:05:45 -02001197 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Zhenyu Wang32f9d652009-07-24 01:00:32 +08001198 struct drm_i915_private *dev_priv = dev->dev_private;
1199 u32 pp;
Jesse Barnes453c5422013-03-28 09:55:41 -07001200 u32 pp_ctrl_reg;
Zhenyu Wang32f9d652009-07-24 01:00:32 +08001201
Keith Packardf01eca22011-09-28 16:48:10 -07001202 if (!is_edp(intel_dp))
1203 return;
1204
Daniel Vetter035aa3d2012-10-20 20:57:42 +02001205 intel_panel_disable_backlight(dev);
1206
Zhao Yakui28c97732009-10-09 11:39:41 +08001207 DRM_DEBUG_KMS("\n");
Jesse Barnes453c5422013-03-28 09:55:41 -07001208 pp = ironlake_get_pp_control(intel_dp);
Zhenyu Wang32f9d652009-07-24 01:00:32 +08001209 pp &= ~EDP_BLC_ENABLE;
Jesse Barnes453c5422013-03-28 09:55:41 -07001210
1211 pp_ctrl_reg = IS_VALLEYVIEW(dev) ? PIPEA_PP_CONTROL : PCH_PP_CONTROL;
1212
1213 I915_WRITE(pp_ctrl_reg, pp);
1214 POSTING_READ(pp_ctrl_reg);
Keith Packardf01eca22011-09-28 16:48:10 -07001215 msleep(intel_dp->backlight_off_delay);
Zhenyu Wang32f9d652009-07-24 01:00:32 +08001216}
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001217
Daniel Vetter2bd2ad62012-09-06 22:15:41 +02001218static void ironlake_edp_pll_on(struct intel_dp *intel_dp)
Jesse Barnesd240f202010-08-13 15:43:26 -07001219{
Paulo Zanonida63a9f2012-10-26 19:05:46 -02001220 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
1221 struct drm_crtc *crtc = intel_dig_port->base.base.crtc;
1222 struct drm_device *dev = crtc->dev;
Jesse Barnesd240f202010-08-13 15:43:26 -07001223 struct drm_i915_private *dev_priv = dev->dev_private;
1224 u32 dpa_ctl;
1225
Daniel Vetter2bd2ad62012-09-06 22:15:41 +02001226 assert_pipe_disabled(dev_priv,
1227 to_intel_crtc(crtc)->pipe);
1228
Jesse Barnesd240f202010-08-13 15:43:26 -07001229 DRM_DEBUG_KMS("\n");
1230 dpa_ctl = I915_READ(DP_A);
Daniel Vetter07679352012-09-06 22:15:42 +02001231 WARN(dpa_ctl & DP_PLL_ENABLE, "dp pll on, should be off\n");
1232 WARN(dpa_ctl & DP_PORT_EN, "dp port still on, should be off\n");
1233
1234 /* We don't adjust intel_dp->DP while tearing down the link, to
1235 * facilitate link retraining (e.g. after hotplug). Hence clear all
1236 * enable bits here to ensure that we don't enable too much. */
1237 intel_dp->DP &= ~(DP_PORT_EN | DP_AUDIO_OUTPUT_ENABLE);
1238 intel_dp->DP |= DP_PLL_ENABLE;
1239 I915_WRITE(DP_A, intel_dp->DP);
Jesse Barnes298b0b32010-10-07 16:01:24 -07001240 POSTING_READ(DP_A);
1241 udelay(200);
Jesse Barnesd240f202010-08-13 15:43:26 -07001242}
1243
Daniel Vetter2bd2ad62012-09-06 22:15:41 +02001244static void ironlake_edp_pll_off(struct intel_dp *intel_dp)
Jesse Barnesd240f202010-08-13 15:43:26 -07001245{
Paulo Zanonida63a9f2012-10-26 19:05:46 -02001246 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
1247 struct drm_crtc *crtc = intel_dig_port->base.base.crtc;
1248 struct drm_device *dev = crtc->dev;
Jesse Barnesd240f202010-08-13 15:43:26 -07001249 struct drm_i915_private *dev_priv = dev->dev_private;
1250 u32 dpa_ctl;
1251
Daniel Vetter2bd2ad62012-09-06 22:15:41 +02001252 assert_pipe_disabled(dev_priv,
1253 to_intel_crtc(crtc)->pipe);
1254
Jesse Barnesd240f202010-08-13 15:43:26 -07001255 dpa_ctl = I915_READ(DP_A);
Daniel Vetter07679352012-09-06 22:15:42 +02001256 WARN((dpa_ctl & DP_PLL_ENABLE) == 0,
1257 "dp pll off, should be on\n");
1258 WARN(dpa_ctl & DP_PORT_EN, "dp port still on, should be off\n");
1259
1260 /* We can't rely on the value tracked for the DP register in
1261 * intel_dp->DP because link_down must not change that (otherwise link
1262 * re-training will fail. */
Jesse Barnes298b0b32010-10-07 16:01:24 -07001263 dpa_ctl &= ~DP_PLL_ENABLE;
Jesse Barnesd240f202010-08-13 15:43:26 -07001264 I915_WRITE(DP_A, dpa_ctl);
Chris Wilson1af5fa12010-09-08 21:07:28 +01001265 POSTING_READ(DP_A);
Jesse Barnesd240f202010-08-13 15:43:26 -07001266 udelay(200);
1267}
1268
Jesse Barnesc7ad3812011-07-07 11:11:03 -07001269/* If the sink supports it, try to set the power state appropriately */
Paulo Zanonic19b0662012-10-15 15:51:41 -03001270void intel_dp_sink_dpms(struct intel_dp *intel_dp, int mode)
Jesse Barnesc7ad3812011-07-07 11:11:03 -07001271{
1272 int ret, i;
1273
1274 /* Should have a valid DPCD by this point */
1275 if (intel_dp->dpcd[DP_DPCD_REV] < 0x11)
1276 return;
1277
1278 if (mode != DRM_MODE_DPMS_ON) {
1279 ret = intel_dp_aux_native_write_1(intel_dp, DP_SET_POWER,
1280 DP_SET_POWER_D3);
1281 if (ret != 1)
1282 DRM_DEBUG_DRIVER("failed to write sink power state\n");
1283 } else {
1284 /*
1285 * When turning on, we need to retry for 1ms to give the sink
1286 * time to wake up.
1287 */
1288 for (i = 0; i < 3; i++) {
1289 ret = intel_dp_aux_native_write_1(intel_dp,
1290 DP_SET_POWER,
1291 DP_SET_POWER_D0);
1292 if (ret == 1)
1293 break;
1294 msleep(1);
1295 }
1296 }
1297}
1298
Daniel Vetter19d8fe12012-07-02 13:26:27 +02001299static bool intel_dp_get_hw_state(struct intel_encoder *encoder,
1300 enum pipe *pipe)
Jesse Barnesd240f202010-08-13 15:43:26 -07001301{
Daniel Vetter19d8fe12012-07-02 13:26:27 +02001302 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
1303 struct drm_device *dev = encoder->base.dev;
1304 struct drm_i915_private *dev_priv = dev->dev_private;
1305 u32 tmp = I915_READ(intel_dp->output_reg);
Jesse Barnesd240f202010-08-13 15:43:26 -07001306
Daniel Vetter19d8fe12012-07-02 13:26:27 +02001307 if (!(tmp & DP_PORT_EN))
1308 return false;
1309
Jesse Barnes5d66d5b2013-03-01 13:14:30 -08001310 if (is_cpu_edp(intel_dp) && IS_GEN7(dev) && !IS_VALLEYVIEW(dev)) {
Daniel Vetter19d8fe12012-07-02 13:26:27 +02001311 *pipe = PORT_TO_PIPE_CPT(tmp);
1312 } else if (!HAS_PCH_CPT(dev) || is_cpu_edp(intel_dp)) {
1313 *pipe = PORT_TO_PIPE(tmp);
1314 } else {
1315 u32 trans_sel;
1316 u32 trans_dp;
1317 int i;
1318
1319 switch (intel_dp->output_reg) {
1320 case PCH_DP_B:
1321 trans_sel = TRANS_DP_PORT_SEL_B;
1322 break;
1323 case PCH_DP_C:
1324 trans_sel = TRANS_DP_PORT_SEL_C;
1325 break;
1326 case PCH_DP_D:
1327 trans_sel = TRANS_DP_PORT_SEL_D;
1328 break;
1329 default:
1330 return true;
1331 }
1332
1333 for_each_pipe(i) {
1334 trans_dp = I915_READ(TRANS_DP_CTL(i));
1335 if ((trans_dp & TRANS_DP_PORT_SEL_MASK) == trans_sel) {
1336 *pipe = i;
1337 return true;
1338 }
1339 }
Daniel Vetter19d8fe12012-07-02 13:26:27 +02001340
Daniel Vetter4a0833e2012-10-26 10:58:11 +02001341 DRM_DEBUG_KMS("No pipe for dp port 0x%x found\n",
1342 intel_dp->output_reg);
1343 }
Daniel Vetter19d8fe12012-07-02 13:26:27 +02001344
Daniel Vetter2af88982013-04-04 01:15:45 +02001345 return true;
Daniel Vetter19d8fe12012-07-02 13:26:27 +02001346}
1347
Daniel Vettere8cb4552012-07-01 13:05:48 +02001348static void intel_disable_dp(struct intel_encoder *encoder)
Jesse Barnesd240f202010-08-13 15:43:26 -07001349{
Daniel Vettere8cb4552012-07-01 13:05:48 +02001350 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
Daniel Vetter6cb49832012-05-20 17:14:50 +02001351
1352 /* Make sure the panel is off before trying to change the mode. But also
1353 * ensure that we have vdd while we switch off the panel. */
1354 ironlake_edp_panel_vdd_on(intel_dp);
Keith Packard21264c62011-11-01 20:25:21 -07001355 ironlake_edp_backlight_off(intel_dp);
Jesse Barnesc7ad3812011-07-07 11:11:03 -07001356 intel_dp_sink_dpms(intel_dp, DRM_MODE_DPMS_ON);
Daniel Vetter35a38552012-08-12 22:17:14 +02001357 ironlake_edp_panel_off(intel_dp);
Daniel Vetter37398502012-09-06 22:15:44 +02001358
1359 /* cpu edp my only be disable _after_ the cpu pipe/plane is disabled. */
1360 if (!is_cpu_edp(intel_dp))
1361 intel_dp_link_down(intel_dp);
Jesse Barnesd240f202010-08-13 15:43:26 -07001362}
1363
Daniel Vetter2bd2ad62012-09-06 22:15:41 +02001364static void intel_post_disable_dp(struct intel_encoder *encoder)
Jesse Barnesd240f202010-08-13 15:43:26 -07001365{
Daniel Vetter2bd2ad62012-09-06 22:15:41 +02001366 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
Jesse Barnesb2634012013-03-28 09:55:40 -07001367 struct drm_device *dev = encoder->base.dev;
Daniel Vetter2bd2ad62012-09-06 22:15:41 +02001368
Daniel Vetter37398502012-09-06 22:15:44 +02001369 if (is_cpu_edp(intel_dp)) {
1370 intel_dp_link_down(intel_dp);
Jesse Barnesb2634012013-03-28 09:55:40 -07001371 if (!IS_VALLEYVIEW(dev))
1372 ironlake_edp_pll_off(intel_dp);
Daniel Vetter37398502012-09-06 22:15:44 +02001373 }
Daniel Vetter2bd2ad62012-09-06 22:15:41 +02001374}
1375
Daniel Vettere8cb4552012-07-01 13:05:48 +02001376static void intel_enable_dp(struct intel_encoder *encoder)
Jesse Barnesd240f202010-08-13 15:43:26 -07001377{
Daniel Vettere8cb4552012-07-01 13:05:48 +02001378 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
1379 struct drm_device *dev = encoder->base.dev;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001380 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsonea5b2132010-08-04 13:50:23 +01001381 uint32_t dp_reg = I915_READ(intel_dp->output_reg);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001382
Daniel Vetter0c33d8d2012-09-06 22:15:43 +02001383 if (WARN_ON(dp_reg & DP_PORT_EN))
1384 return;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001385
1386 ironlake_edp_panel_vdd_on(intel_dp);
1387 intel_dp_sink_dpms(intel_dp, DRM_MODE_DPMS_ON);
1388 intel_dp_start_link_train(intel_dp);
1389 ironlake_edp_panel_on(intel_dp);
1390 ironlake_edp_panel_vdd_off(intel_dp, true);
1391 intel_dp_complete_link_train(intel_dp);
1392 ironlake_edp_backlight_on(intel_dp);
1393}
1394
Daniel Vetter2bd2ad62012-09-06 22:15:41 +02001395static void intel_pre_enable_dp(struct intel_encoder *encoder)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001396{
Daniel Vetter2bd2ad62012-09-06 22:15:41 +02001397 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
Jesse Barnesb2634012013-03-28 09:55:40 -07001398 struct drm_device *dev = encoder->base.dev;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001399
Jesse Barnesb2634012013-03-28 09:55:40 -07001400 if (is_cpu_edp(intel_dp) && !IS_VALLEYVIEW(dev))
Daniel Vetter2bd2ad62012-09-06 22:15:41 +02001401 ironlake_edp_pll_on(intel_dp);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001402}
1403
1404/*
Jesse Barnesdf0c2372011-07-07 11:11:02 -07001405 * Native read with retry for link status and receiver capability reads for
1406 * cases where the sink may still be asleep.
1407 */
1408static bool
1409intel_dp_aux_native_read_retry(struct intel_dp *intel_dp, uint16_t address,
1410 uint8_t *recv, int recv_bytes)
1411{
1412 int ret, i;
1413
1414 /*
1415 * Sinks are *supposed* to come up within 1ms from an off state,
1416 * but we're also supposed to retry 3 times per the spec.
1417 */
1418 for (i = 0; i < 3; i++) {
1419 ret = intel_dp_aux_native_read(intel_dp, address, recv,
1420 recv_bytes);
1421 if (ret == recv_bytes)
1422 return true;
1423 msleep(1);
1424 }
1425
1426 return false;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001427}
1428
1429/*
1430 * Fetch AUX CH registers 0x202 - 0x207 which contain
1431 * link status information
1432 */
1433static bool
Keith Packard93f62da2011-11-01 19:45:03 -07001434intel_dp_get_link_status(struct intel_dp *intel_dp, uint8_t link_status[DP_LINK_STATUS_SIZE])
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001435{
Jesse Barnesdf0c2372011-07-07 11:11:02 -07001436 return intel_dp_aux_native_read_retry(intel_dp,
1437 DP_LANE0_1_STATUS,
Keith Packard93f62da2011-11-01 19:45:03 -07001438 link_status,
Jesse Barnesdf0c2372011-07-07 11:11:02 -07001439 DP_LINK_STATUS_SIZE);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001440}
1441
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001442#if 0
1443static char *voltage_names[] = {
1444 "0.4V", "0.6V", "0.8V", "1.2V"
1445};
1446static char *pre_emph_names[] = {
1447 "0dB", "3.5dB", "6dB", "9.5dB"
1448};
1449static char *link_train_names[] = {
1450 "pattern 1", "pattern 2", "idle", "off"
1451};
1452#endif
1453
1454/*
1455 * These are source-specific values; current Intel hardware supports
1456 * a maximum voltage of 800mV and a maximum pre-emphasis of 6dB
1457 */
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001458
1459static uint8_t
Keith Packard1a2eb462011-11-16 16:26:07 -08001460intel_dp_voltage_max(struct intel_dp *intel_dp)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001461{
Paulo Zanoni30add222012-10-26 19:05:45 -02001462 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Keith Packard1a2eb462011-11-16 16:26:07 -08001463
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07001464 if (IS_VALLEYVIEW(dev))
1465 return DP_TRAIN_VOLTAGE_SWING_1200;
1466 else if (IS_GEN7(dev) && is_cpu_edp(intel_dp))
Keith Packard1a2eb462011-11-16 16:26:07 -08001467 return DP_TRAIN_VOLTAGE_SWING_800;
1468 else if (HAS_PCH_CPT(dev) && !is_cpu_edp(intel_dp))
1469 return DP_TRAIN_VOLTAGE_SWING_1200;
1470 else
1471 return DP_TRAIN_VOLTAGE_SWING_800;
1472}
1473
1474static uint8_t
1475intel_dp_pre_emphasis_max(struct intel_dp *intel_dp, uint8_t voltage_swing)
1476{
Paulo Zanoni30add222012-10-26 19:05:45 -02001477 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Keith Packard1a2eb462011-11-16 16:26:07 -08001478
Paulo Zanoni22b8bf12013-02-18 19:00:23 -03001479 if (HAS_DDI(dev)) {
Paulo Zanonid6c0d722012-10-15 15:51:34 -03001480 switch (voltage_swing & DP_TRAIN_VOLTAGE_SWING_MASK) {
1481 case DP_TRAIN_VOLTAGE_SWING_400:
1482 return DP_TRAIN_PRE_EMPHASIS_9_5;
1483 case DP_TRAIN_VOLTAGE_SWING_600:
1484 return DP_TRAIN_PRE_EMPHASIS_6;
1485 case DP_TRAIN_VOLTAGE_SWING_800:
1486 return DP_TRAIN_PRE_EMPHASIS_3_5;
1487 case DP_TRAIN_VOLTAGE_SWING_1200:
1488 default:
1489 return DP_TRAIN_PRE_EMPHASIS_0;
1490 }
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07001491 } else if (IS_VALLEYVIEW(dev)) {
1492 switch (voltage_swing & DP_TRAIN_VOLTAGE_SWING_MASK) {
1493 case DP_TRAIN_VOLTAGE_SWING_400:
1494 return DP_TRAIN_PRE_EMPHASIS_9_5;
1495 case DP_TRAIN_VOLTAGE_SWING_600:
1496 return DP_TRAIN_PRE_EMPHASIS_6;
1497 case DP_TRAIN_VOLTAGE_SWING_800:
1498 return DP_TRAIN_PRE_EMPHASIS_3_5;
1499 case DP_TRAIN_VOLTAGE_SWING_1200:
1500 default:
1501 return DP_TRAIN_PRE_EMPHASIS_0;
1502 }
1503 } else if (IS_GEN7(dev) && is_cpu_edp(intel_dp)) {
Keith Packard1a2eb462011-11-16 16:26:07 -08001504 switch (voltage_swing & DP_TRAIN_VOLTAGE_SWING_MASK) {
1505 case DP_TRAIN_VOLTAGE_SWING_400:
1506 return DP_TRAIN_PRE_EMPHASIS_6;
1507 case DP_TRAIN_VOLTAGE_SWING_600:
1508 case DP_TRAIN_VOLTAGE_SWING_800:
1509 return DP_TRAIN_PRE_EMPHASIS_3_5;
1510 default:
1511 return DP_TRAIN_PRE_EMPHASIS_0;
1512 }
1513 } else {
1514 switch (voltage_swing & DP_TRAIN_VOLTAGE_SWING_MASK) {
1515 case DP_TRAIN_VOLTAGE_SWING_400:
1516 return DP_TRAIN_PRE_EMPHASIS_6;
1517 case DP_TRAIN_VOLTAGE_SWING_600:
1518 return DP_TRAIN_PRE_EMPHASIS_6;
1519 case DP_TRAIN_VOLTAGE_SWING_800:
1520 return DP_TRAIN_PRE_EMPHASIS_3_5;
1521 case DP_TRAIN_VOLTAGE_SWING_1200:
1522 default:
1523 return DP_TRAIN_PRE_EMPHASIS_0;
1524 }
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001525 }
1526}
1527
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07001528static uint32_t intel_vlv_signal_levels(struct intel_dp *intel_dp)
1529{
1530 struct drm_device *dev = intel_dp_to_dev(intel_dp);
1531 struct drm_i915_private *dev_priv = dev->dev_private;
1532 struct intel_digital_port *dport = dp_to_dig_port(intel_dp);
1533 unsigned long demph_reg_value, preemph_reg_value,
1534 uniqtranscale_reg_value;
1535 uint8_t train_set = intel_dp->train_set[0];
1536 int port;
1537
1538 if (dport->port == PORT_B)
1539 port = 0;
1540 else if (dport->port == PORT_C)
1541 port = 1;
1542 else
1543 BUG();
1544
1545 switch (train_set & DP_TRAIN_PRE_EMPHASIS_MASK) {
1546 case DP_TRAIN_PRE_EMPHASIS_0:
1547 preemph_reg_value = 0x0004000;
1548 switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
1549 case DP_TRAIN_VOLTAGE_SWING_400:
1550 demph_reg_value = 0x2B405555;
1551 uniqtranscale_reg_value = 0x552AB83A;
1552 break;
1553 case DP_TRAIN_VOLTAGE_SWING_600:
1554 demph_reg_value = 0x2B404040;
1555 uniqtranscale_reg_value = 0x5548B83A;
1556 break;
1557 case DP_TRAIN_VOLTAGE_SWING_800:
1558 demph_reg_value = 0x2B245555;
1559 uniqtranscale_reg_value = 0x5560B83A;
1560 break;
1561 case DP_TRAIN_VOLTAGE_SWING_1200:
1562 demph_reg_value = 0x2B405555;
1563 uniqtranscale_reg_value = 0x5598DA3A;
1564 break;
1565 default:
1566 return 0;
1567 }
1568 break;
1569 case DP_TRAIN_PRE_EMPHASIS_3_5:
1570 preemph_reg_value = 0x0002000;
1571 switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
1572 case DP_TRAIN_VOLTAGE_SWING_400:
1573 demph_reg_value = 0x2B404040;
1574 uniqtranscale_reg_value = 0x5552B83A;
1575 break;
1576 case DP_TRAIN_VOLTAGE_SWING_600:
1577 demph_reg_value = 0x2B404848;
1578 uniqtranscale_reg_value = 0x5580B83A;
1579 break;
1580 case DP_TRAIN_VOLTAGE_SWING_800:
1581 demph_reg_value = 0x2B404040;
1582 uniqtranscale_reg_value = 0x55ADDA3A;
1583 break;
1584 default:
1585 return 0;
1586 }
1587 break;
1588 case DP_TRAIN_PRE_EMPHASIS_6:
1589 preemph_reg_value = 0x0000000;
1590 switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
1591 case DP_TRAIN_VOLTAGE_SWING_400:
1592 demph_reg_value = 0x2B305555;
1593 uniqtranscale_reg_value = 0x5570B83A;
1594 break;
1595 case DP_TRAIN_VOLTAGE_SWING_600:
1596 demph_reg_value = 0x2B2B4040;
1597 uniqtranscale_reg_value = 0x55ADDA3A;
1598 break;
1599 default:
1600 return 0;
1601 }
1602 break;
1603 case DP_TRAIN_PRE_EMPHASIS_9_5:
1604 preemph_reg_value = 0x0006000;
1605 switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
1606 case DP_TRAIN_VOLTAGE_SWING_400:
1607 demph_reg_value = 0x1B405555;
1608 uniqtranscale_reg_value = 0x55ADDA3A;
1609 break;
1610 default:
1611 return 0;
1612 }
1613 break;
1614 default:
1615 return 0;
1616 }
1617
1618 /* eDP is only on port C */
1619 mutex_lock(&dev_priv->dpio_lock);
1620 intel_dpio_write(dev_priv, DPIO_TX_OCALINIT(port), 0x00000000);
1621 intel_dpio_write(dev_priv, DPIO_TX_SWING_CTL4(port), demph_reg_value);
1622 intel_dpio_write(dev_priv, DPIO_TX_SWING_CTL2(port),
1623 uniqtranscale_reg_value);
1624 intel_dpio_write(dev_priv, DPIO_TX_SWING_CTL3(port), 0x0C782040);
1625 intel_dpio_write(dev_priv, DPIO_PCS_STAGGER0(port), 0x00030000);
1626 intel_dpio_write(dev_priv, DPIO_PCS_CTL_OVER1(port), preemph_reg_value);
1627 intel_dpio_write(dev_priv, DPIO_TX_OCALINIT(port), 0x80000000);
1628 mutex_unlock(&dev_priv->dpio_lock);
1629
1630 return 0;
1631}
1632
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001633static void
Keith Packard93f62da2011-11-01 19:45:03 -07001634intel_get_adjust_train(struct intel_dp *intel_dp, uint8_t link_status[DP_LINK_STATUS_SIZE])
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001635{
1636 uint8_t v = 0;
1637 uint8_t p = 0;
1638 int lane;
Keith Packard1a2eb462011-11-16 16:26:07 -08001639 uint8_t voltage_max;
1640 uint8_t preemph_max;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001641
Jesse Barnes33a34e42010-09-08 12:42:02 -07001642 for (lane = 0; lane < intel_dp->lane_count; lane++) {
Daniel Vetter0f037bd2012-10-18 10:15:27 +02001643 uint8_t this_v = drm_dp_get_adjust_request_voltage(link_status, lane);
1644 uint8_t this_p = drm_dp_get_adjust_request_pre_emphasis(link_status, lane);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001645
1646 if (this_v > v)
1647 v = this_v;
1648 if (this_p > p)
1649 p = this_p;
1650 }
1651
Keith Packard1a2eb462011-11-16 16:26:07 -08001652 voltage_max = intel_dp_voltage_max(intel_dp);
Keith Packard417e8222011-11-01 19:54:11 -07001653 if (v >= voltage_max)
1654 v = voltage_max | DP_TRAIN_MAX_SWING_REACHED;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001655
Keith Packard1a2eb462011-11-16 16:26:07 -08001656 preemph_max = intel_dp_pre_emphasis_max(intel_dp, v);
1657 if (p >= preemph_max)
1658 p = preemph_max | DP_TRAIN_MAX_PRE_EMPHASIS_REACHED;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001659
1660 for (lane = 0; lane < 4; lane++)
Jesse Barnes33a34e42010-09-08 12:42:02 -07001661 intel_dp->train_set[lane] = v | p;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001662}
1663
1664static uint32_t
Paulo Zanonif0a34242012-12-06 16:51:50 -02001665intel_gen4_signal_levels(uint8_t train_set)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001666{
Chris Wilson3cf2efb2010-11-29 10:09:55 +00001667 uint32_t signal_levels = 0;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001668
Chris Wilson3cf2efb2010-11-29 10:09:55 +00001669 switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001670 case DP_TRAIN_VOLTAGE_SWING_400:
1671 default:
1672 signal_levels |= DP_VOLTAGE_0_4;
1673 break;
1674 case DP_TRAIN_VOLTAGE_SWING_600:
1675 signal_levels |= DP_VOLTAGE_0_6;
1676 break;
1677 case DP_TRAIN_VOLTAGE_SWING_800:
1678 signal_levels |= DP_VOLTAGE_0_8;
1679 break;
1680 case DP_TRAIN_VOLTAGE_SWING_1200:
1681 signal_levels |= DP_VOLTAGE_1_2;
1682 break;
1683 }
Chris Wilson3cf2efb2010-11-29 10:09:55 +00001684 switch (train_set & DP_TRAIN_PRE_EMPHASIS_MASK) {
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001685 case DP_TRAIN_PRE_EMPHASIS_0:
1686 default:
1687 signal_levels |= DP_PRE_EMPHASIS_0;
1688 break;
1689 case DP_TRAIN_PRE_EMPHASIS_3_5:
1690 signal_levels |= DP_PRE_EMPHASIS_3_5;
1691 break;
1692 case DP_TRAIN_PRE_EMPHASIS_6:
1693 signal_levels |= DP_PRE_EMPHASIS_6;
1694 break;
1695 case DP_TRAIN_PRE_EMPHASIS_9_5:
1696 signal_levels |= DP_PRE_EMPHASIS_9_5;
1697 break;
1698 }
1699 return signal_levels;
1700}
1701
Zhenyu Wange3421a12010-04-08 09:43:27 +08001702/* Gen6's DP voltage swing and pre-emphasis control */
1703static uint32_t
1704intel_gen6_edp_signal_levels(uint8_t train_set)
1705{
Yuanhan Liu3c5a62b2011-01-06 18:26:08 +08001706 int signal_levels = train_set & (DP_TRAIN_VOLTAGE_SWING_MASK |
1707 DP_TRAIN_PRE_EMPHASIS_MASK);
1708 switch (signal_levels) {
Zhenyu Wange3421a12010-04-08 09:43:27 +08001709 case DP_TRAIN_VOLTAGE_SWING_400 | DP_TRAIN_PRE_EMPHASIS_0:
Yuanhan Liu3c5a62b2011-01-06 18:26:08 +08001710 case DP_TRAIN_VOLTAGE_SWING_600 | DP_TRAIN_PRE_EMPHASIS_0:
1711 return EDP_LINK_TRAIN_400_600MV_0DB_SNB_B;
1712 case DP_TRAIN_VOLTAGE_SWING_400 | DP_TRAIN_PRE_EMPHASIS_3_5:
1713 return EDP_LINK_TRAIN_400MV_3_5DB_SNB_B;
Zhenyu Wange3421a12010-04-08 09:43:27 +08001714 case DP_TRAIN_VOLTAGE_SWING_400 | DP_TRAIN_PRE_EMPHASIS_6:
Yuanhan Liu3c5a62b2011-01-06 18:26:08 +08001715 case DP_TRAIN_VOLTAGE_SWING_600 | DP_TRAIN_PRE_EMPHASIS_6:
1716 return EDP_LINK_TRAIN_400_600MV_6DB_SNB_B;
Zhenyu Wange3421a12010-04-08 09:43:27 +08001717 case DP_TRAIN_VOLTAGE_SWING_600 | DP_TRAIN_PRE_EMPHASIS_3_5:
Yuanhan Liu3c5a62b2011-01-06 18:26:08 +08001718 case DP_TRAIN_VOLTAGE_SWING_800 | DP_TRAIN_PRE_EMPHASIS_3_5:
1719 return EDP_LINK_TRAIN_600_800MV_3_5DB_SNB_B;
Zhenyu Wange3421a12010-04-08 09:43:27 +08001720 case DP_TRAIN_VOLTAGE_SWING_800 | DP_TRAIN_PRE_EMPHASIS_0:
Yuanhan Liu3c5a62b2011-01-06 18:26:08 +08001721 case DP_TRAIN_VOLTAGE_SWING_1200 | DP_TRAIN_PRE_EMPHASIS_0:
1722 return EDP_LINK_TRAIN_800_1200MV_0DB_SNB_B;
Zhenyu Wange3421a12010-04-08 09:43:27 +08001723 default:
Yuanhan Liu3c5a62b2011-01-06 18:26:08 +08001724 DRM_DEBUG_KMS("Unsupported voltage swing/pre-emphasis level:"
1725 "0x%x\n", signal_levels);
1726 return EDP_LINK_TRAIN_400_600MV_0DB_SNB_B;
Zhenyu Wange3421a12010-04-08 09:43:27 +08001727 }
1728}
1729
Keith Packard1a2eb462011-11-16 16:26:07 -08001730/* Gen7's DP voltage swing and pre-emphasis control */
1731static uint32_t
1732intel_gen7_edp_signal_levels(uint8_t train_set)
1733{
1734 int signal_levels = train_set & (DP_TRAIN_VOLTAGE_SWING_MASK |
1735 DP_TRAIN_PRE_EMPHASIS_MASK);
1736 switch (signal_levels) {
1737 case DP_TRAIN_VOLTAGE_SWING_400 | DP_TRAIN_PRE_EMPHASIS_0:
1738 return EDP_LINK_TRAIN_400MV_0DB_IVB;
1739 case DP_TRAIN_VOLTAGE_SWING_400 | DP_TRAIN_PRE_EMPHASIS_3_5:
1740 return EDP_LINK_TRAIN_400MV_3_5DB_IVB;
1741 case DP_TRAIN_VOLTAGE_SWING_400 | DP_TRAIN_PRE_EMPHASIS_6:
1742 return EDP_LINK_TRAIN_400MV_6DB_IVB;
1743
1744 case DP_TRAIN_VOLTAGE_SWING_600 | DP_TRAIN_PRE_EMPHASIS_0:
1745 return EDP_LINK_TRAIN_600MV_0DB_IVB;
1746 case DP_TRAIN_VOLTAGE_SWING_600 | DP_TRAIN_PRE_EMPHASIS_3_5:
1747 return EDP_LINK_TRAIN_600MV_3_5DB_IVB;
1748
1749 case DP_TRAIN_VOLTAGE_SWING_800 | DP_TRAIN_PRE_EMPHASIS_0:
1750 return EDP_LINK_TRAIN_800MV_0DB_IVB;
1751 case DP_TRAIN_VOLTAGE_SWING_800 | DP_TRAIN_PRE_EMPHASIS_3_5:
1752 return EDP_LINK_TRAIN_800MV_3_5DB_IVB;
1753
1754 default:
1755 DRM_DEBUG_KMS("Unsupported voltage swing/pre-emphasis level:"
1756 "0x%x\n", signal_levels);
1757 return EDP_LINK_TRAIN_500MV_0DB_IVB;
1758 }
1759}
1760
Paulo Zanonid6c0d722012-10-15 15:51:34 -03001761/* Gen7.5's (HSW) DP voltage swing and pre-emphasis control */
1762static uint32_t
Paulo Zanonif0a34242012-12-06 16:51:50 -02001763intel_hsw_signal_levels(uint8_t train_set)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001764{
Paulo Zanonid6c0d722012-10-15 15:51:34 -03001765 int signal_levels = train_set & (DP_TRAIN_VOLTAGE_SWING_MASK |
1766 DP_TRAIN_PRE_EMPHASIS_MASK);
1767 switch (signal_levels) {
1768 case DP_TRAIN_VOLTAGE_SWING_400 | DP_TRAIN_PRE_EMPHASIS_0:
1769 return DDI_BUF_EMP_400MV_0DB_HSW;
1770 case DP_TRAIN_VOLTAGE_SWING_400 | DP_TRAIN_PRE_EMPHASIS_3_5:
1771 return DDI_BUF_EMP_400MV_3_5DB_HSW;
1772 case DP_TRAIN_VOLTAGE_SWING_400 | DP_TRAIN_PRE_EMPHASIS_6:
1773 return DDI_BUF_EMP_400MV_6DB_HSW;
1774 case DP_TRAIN_VOLTAGE_SWING_400 | DP_TRAIN_PRE_EMPHASIS_9_5:
1775 return DDI_BUF_EMP_400MV_9_5DB_HSW;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001776
Paulo Zanonid6c0d722012-10-15 15:51:34 -03001777 case DP_TRAIN_VOLTAGE_SWING_600 | DP_TRAIN_PRE_EMPHASIS_0:
1778 return DDI_BUF_EMP_600MV_0DB_HSW;
1779 case DP_TRAIN_VOLTAGE_SWING_600 | DP_TRAIN_PRE_EMPHASIS_3_5:
1780 return DDI_BUF_EMP_600MV_3_5DB_HSW;
1781 case DP_TRAIN_VOLTAGE_SWING_600 | DP_TRAIN_PRE_EMPHASIS_6:
1782 return DDI_BUF_EMP_600MV_6DB_HSW;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001783
Paulo Zanonid6c0d722012-10-15 15:51:34 -03001784 case DP_TRAIN_VOLTAGE_SWING_800 | DP_TRAIN_PRE_EMPHASIS_0:
1785 return DDI_BUF_EMP_800MV_0DB_HSW;
1786 case DP_TRAIN_VOLTAGE_SWING_800 | DP_TRAIN_PRE_EMPHASIS_3_5:
1787 return DDI_BUF_EMP_800MV_3_5DB_HSW;
1788 default:
1789 DRM_DEBUG_KMS("Unsupported voltage swing/pre-emphasis level:"
1790 "0x%x\n", signal_levels);
1791 return DDI_BUF_EMP_400MV_0DB_HSW;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001792 }
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001793}
1794
Paulo Zanonif0a34242012-12-06 16:51:50 -02001795/* Properly updates "DP" with the correct signal levels. */
1796static void
1797intel_dp_set_signal_levels(struct intel_dp *intel_dp, uint32_t *DP)
1798{
1799 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
1800 struct drm_device *dev = intel_dig_port->base.base.dev;
1801 uint32_t signal_levels, mask;
1802 uint8_t train_set = intel_dp->train_set[0];
1803
Paulo Zanoni22b8bf12013-02-18 19:00:23 -03001804 if (HAS_DDI(dev)) {
Paulo Zanonif0a34242012-12-06 16:51:50 -02001805 signal_levels = intel_hsw_signal_levels(train_set);
1806 mask = DDI_BUF_EMP_MASK;
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07001807 } else if (IS_VALLEYVIEW(dev)) {
1808 signal_levels = intel_vlv_signal_levels(intel_dp);
1809 mask = 0;
1810 } else if (IS_GEN7(dev) && is_cpu_edp(intel_dp)) {
Paulo Zanonif0a34242012-12-06 16:51:50 -02001811 signal_levels = intel_gen7_edp_signal_levels(train_set);
1812 mask = EDP_LINK_TRAIN_VOL_EMP_MASK_IVB;
1813 } else if (IS_GEN6(dev) && is_cpu_edp(intel_dp)) {
1814 signal_levels = intel_gen6_edp_signal_levels(train_set);
1815 mask = EDP_LINK_TRAIN_VOL_EMP_MASK_SNB;
1816 } else {
1817 signal_levels = intel_gen4_signal_levels(train_set);
1818 mask = DP_VOLTAGE_MASK | DP_PRE_EMPHASIS_MASK;
1819 }
1820
1821 DRM_DEBUG_KMS("Using signal levels %08x\n", signal_levels);
1822
1823 *DP = (*DP & ~mask) | signal_levels;
1824}
1825
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001826static bool
Chris Wilsonea5b2132010-08-04 13:50:23 +01001827intel_dp_set_link_train(struct intel_dp *intel_dp,
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001828 uint32_t dp_reg_value,
Chris Wilson58e10eb2010-10-03 10:56:11 +01001829 uint8_t dp_train_pat)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001830{
Paulo Zanoni174edf12012-10-26 19:05:50 -02001831 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
1832 struct drm_device *dev = intel_dig_port->base.base.dev;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001833 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanoni174edf12012-10-26 19:05:50 -02001834 enum port port = intel_dig_port->port;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001835 int ret;
Paulo Zanonid6c0d722012-10-15 15:51:34 -03001836 uint32_t temp;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001837
Paulo Zanoni22b8bf12013-02-18 19:00:23 -03001838 if (HAS_DDI(dev)) {
Paulo Zanoni174edf12012-10-26 19:05:50 -02001839 temp = I915_READ(DP_TP_CTL(port));
Paulo Zanonid6c0d722012-10-15 15:51:34 -03001840
1841 if (dp_train_pat & DP_LINK_SCRAMBLING_DISABLE)
1842 temp |= DP_TP_CTL_SCRAMBLE_DISABLE;
1843 else
1844 temp &= ~DP_TP_CTL_SCRAMBLE_DISABLE;
1845
1846 temp &= ~DP_TP_CTL_LINK_TRAIN_MASK;
1847 switch (dp_train_pat & DP_TRAINING_PATTERN_MASK) {
1848 case DP_TRAINING_PATTERN_DISABLE:
Paulo Zanonid6c0d722012-10-15 15:51:34 -03001849
Paulo Zanoni10aa17c2013-01-29 16:35:18 -02001850 if (port != PORT_A) {
1851 temp |= DP_TP_CTL_LINK_TRAIN_IDLE;
1852 I915_WRITE(DP_TP_CTL(port), temp);
Paulo Zanonid6c0d722012-10-15 15:51:34 -03001853
Paulo Zanoni10aa17c2013-01-29 16:35:18 -02001854 if (wait_for((I915_READ(DP_TP_STATUS(port)) &
1855 DP_TP_STATUS_IDLE_DONE), 1))
1856 DRM_ERROR("Timed out waiting for DP idle patterns\n");
1857
1858 temp &= ~DP_TP_CTL_LINK_TRAIN_MASK;
1859 }
1860
Paulo Zanonid6c0d722012-10-15 15:51:34 -03001861 temp |= DP_TP_CTL_LINK_TRAIN_NORMAL;
1862
1863 break;
1864 case DP_TRAINING_PATTERN_1:
1865 temp |= DP_TP_CTL_LINK_TRAIN_PAT1;
1866 break;
1867 case DP_TRAINING_PATTERN_2:
1868 temp |= DP_TP_CTL_LINK_TRAIN_PAT2;
1869 break;
1870 case DP_TRAINING_PATTERN_3:
1871 temp |= DP_TP_CTL_LINK_TRAIN_PAT3;
1872 break;
1873 }
Paulo Zanoni174edf12012-10-26 19:05:50 -02001874 I915_WRITE(DP_TP_CTL(port), temp);
Paulo Zanonid6c0d722012-10-15 15:51:34 -03001875
1876 } else if (HAS_PCH_CPT(dev) &&
1877 (IS_GEN7(dev) || !is_cpu_edp(intel_dp))) {
Paulo Zanoni47ea7542012-07-17 16:55:16 -03001878 dp_reg_value &= ~DP_LINK_TRAIN_MASK_CPT;
1879
1880 switch (dp_train_pat & DP_TRAINING_PATTERN_MASK) {
1881 case DP_TRAINING_PATTERN_DISABLE:
1882 dp_reg_value |= DP_LINK_TRAIN_OFF_CPT;
1883 break;
1884 case DP_TRAINING_PATTERN_1:
1885 dp_reg_value |= DP_LINK_TRAIN_PAT_1_CPT;
1886 break;
1887 case DP_TRAINING_PATTERN_2:
1888 dp_reg_value |= DP_LINK_TRAIN_PAT_2_CPT;
1889 break;
1890 case DP_TRAINING_PATTERN_3:
1891 DRM_ERROR("DP training pattern 3 not supported\n");
1892 dp_reg_value |= DP_LINK_TRAIN_PAT_2_CPT;
1893 break;
1894 }
1895
1896 } else {
1897 dp_reg_value &= ~DP_LINK_TRAIN_MASK;
1898
1899 switch (dp_train_pat & DP_TRAINING_PATTERN_MASK) {
1900 case DP_TRAINING_PATTERN_DISABLE:
1901 dp_reg_value |= DP_LINK_TRAIN_OFF;
1902 break;
1903 case DP_TRAINING_PATTERN_1:
1904 dp_reg_value |= DP_LINK_TRAIN_PAT_1;
1905 break;
1906 case DP_TRAINING_PATTERN_2:
1907 dp_reg_value |= DP_LINK_TRAIN_PAT_2;
1908 break;
1909 case DP_TRAINING_PATTERN_3:
1910 DRM_ERROR("DP training pattern 3 not supported\n");
1911 dp_reg_value |= DP_LINK_TRAIN_PAT_2;
1912 break;
1913 }
1914 }
1915
Chris Wilsonea5b2132010-08-04 13:50:23 +01001916 I915_WRITE(intel_dp->output_reg, dp_reg_value);
1917 POSTING_READ(intel_dp->output_reg);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001918
Chris Wilsonea5b2132010-08-04 13:50:23 +01001919 intel_dp_aux_native_write_1(intel_dp,
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001920 DP_TRAINING_PATTERN_SET,
1921 dp_train_pat);
1922
Paulo Zanoni47ea7542012-07-17 16:55:16 -03001923 if ((dp_train_pat & DP_TRAINING_PATTERN_MASK) !=
1924 DP_TRAINING_PATTERN_DISABLE) {
1925 ret = intel_dp_aux_native_write(intel_dp,
1926 DP_TRAINING_LANE0_SET,
1927 intel_dp->train_set,
1928 intel_dp->lane_count);
1929 if (ret != intel_dp->lane_count)
1930 return false;
1931 }
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001932
1933 return true;
1934}
1935
Jesse Barnes33a34e42010-09-08 12:42:02 -07001936/* Enable corresponding port and start training pattern 1 */
Paulo Zanonic19b0662012-10-15 15:51:41 -03001937void
Jesse Barnes33a34e42010-09-08 12:42:02 -07001938intel_dp_start_link_train(struct intel_dp *intel_dp)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001939{
Paulo Zanonida63a9f2012-10-26 19:05:46 -02001940 struct drm_encoder *encoder = &dp_to_dig_port(intel_dp)->base.base;
Paulo Zanonic19b0662012-10-15 15:51:41 -03001941 struct drm_device *dev = encoder->dev;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001942 int i;
1943 uint8_t voltage;
1944 bool clock_recovery = false;
Keith Packardcdb0e952011-11-01 20:00:06 -07001945 int voltage_tries, loop_tries;
Chris Wilsonea5b2132010-08-04 13:50:23 +01001946 uint32_t DP = intel_dp->DP;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001947
Paulo Zanoniaffa9352012-11-23 15:30:39 -02001948 if (HAS_DDI(dev))
Paulo Zanonic19b0662012-10-15 15:51:41 -03001949 intel_ddi_prepare_link_retrain(encoder);
1950
Chris Wilson3cf2efb2010-11-29 10:09:55 +00001951 /* Write the link configuration data */
1952 intel_dp_aux_native_write(intel_dp, DP_LINK_BW_SET,
1953 intel_dp->link_configuration,
1954 DP_LINK_CONFIGURATION_SIZE);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001955
1956 DP |= DP_PORT_EN;
Keith Packard1a2eb462011-11-16 16:26:07 -08001957
Jesse Barnes33a34e42010-09-08 12:42:02 -07001958 memset(intel_dp->train_set, 0, 4);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001959 voltage = 0xff;
Keith Packardcdb0e952011-11-01 20:00:06 -07001960 voltage_tries = 0;
1961 loop_tries = 0;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001962 clock_recovery = false;
1963 for (;;) {
Jesse Barnes33a34e42010-09-08 12:42:02 -07001964 /* Use intel_dp->train_set[0] to set the voltage and pre emphasis values */
Keith Packard93f62da2011-11-01 19:45:03 -07001965 uint8_t link_status[DP_LINK_STATUS_SIZE];
Keith Packard417e8222011-11-01 19:54:11 -07001966
Paulo Zanonif0a34242012-12-06 16:51:50 -02001967 intel_dp_set_signal_levels(intel_dp, &DP);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001968
Daniel Vettera7c96552012-10-18 10:15:30 +02001969 /* Set training pattern 1 */
Paulo Zanoni47ea7542012-07-17 16:55:16 -03001970 if (!intel_dp_set_link_train(intel_dp, DP,
Adam Jackson81055852011-07-21 17:48:37 -04001971 DP_TRAINING_PATTERN_1 |
1972 DP_LINK_SCRAMBLING_DISABLE))
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001973 break;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001974
Daniel Vettera7c96552012-10-18 10:15:30 +02001975 drm_dp_link_train_clock_recovery_delay(intel_dp->dpcd);
Keith Packard93f62da2011-11-01 19:45:03 -07001976 if (!intel_dp_get_link_status(intel_dp, link_status)) {
1977 DRM_ERROR("failed to get link status\n");
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001978 break;
Keith Packard93f62da2011-11-01 19:45:03 -07001979 }
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001980
Daniel Vetter01916272012-10-18 10:15:25 +02001981 if (drm_dp_clock_recovery_ok(link_status, intel_dp->lane_count)) {
Keith Packard93f62da2011-11-01 19:45:03 -07001982 DRM_DEBUG_KMS("clock recovery OK\n");
Chris Wilson3cf2efb2010-11-29 10:09:55 +00001983 clock_recovery = true;
1984 break;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001985 }
Chris Wilson3cf2efb2010-11-29 10:09:55 +00001986
1987 /* Check to see if we've tried the max voltage */
1988 for (i = 0; i < intel_dp->lane_count; i++)
1989 if ((intel_dp->train_set[i] & DP_TRAIN_MAX_SWING_REACHED) == 0)
1990 break;
Takashi Iwai3b4f8192013-03-11 18:40:16 +01001991 if (i == intel_dp->lane_count) {
Daniel Vetterb06fbda2012-10-16 09:50:25 +02001992 ++loop_tries;
1993 if (loop_tries == 5) {
Keith Packardcdb0e952011-11-01 20:00:06 -07001994 DRM_DEBUG_KMS("too many full retries, give up\n");
1995 break;
1996 }
1997 memset(intel_dp->train_set, 0, 4);
1998 voltage_tries = 0;
1999 continue;
2000 }
Chris Wilson3cf2efb2010-11-29 10:09:55 +00002001
2002 /* Check to see if we've tried the same voltage 5 times */
Daniel Vetterb06fbda2012-10-16 09:50:25 +02002003 if ((intel_dp->train_set[0] & DP_TRAIN_VOLTAGE_SWING_MASK) == voltage) {
Chris Wilson24773672012-09-26 16:48:30 +01002004 ++voltage_tries;
Daniel Vetterb06fbda2012-10-16 09:50:25 +02002005 if (voltage_tries == 5) {
2006 DRM_DEBUG_KMS("too many voltage retries, give up\n");
2007 break;
2008 }
2009 } else
2010 voltage_tries = 0;
2011 voltage = intel_dp->train_set[0] & DP_TRAIN_VOLTAGE_SWING_MASK;
Chris Wilson3cf2efb2010-11-29 10:09:55 +00002012
2013 /* Compute new intel_dp->train_set as requested by target */
Keith Packard93f62da2011-11-01 19:45:03 -07002014 intel_get_adjust_train(intel_dp, link_status);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002015 }
2016
Jesse Barnes33a34e42010-09-08 12:42:02 -07002017 intel_dp->DP = DP;
2018}
2019
Paulo Zanonic19b0662012-10-15 15:51:41 -03002020void
Jesse Barnes33a34e42010-09-08 12:42:02 -07002021intel_dp_complete_link_train(struct intel_dp *intel_dp)
2022{
Jesse Barnes33a34e42010-09-08 12:42:02 -07002023 bool channel_eq = false;
Jesse Barnes37f80972011-01-05 14:45:24 -08002024 int tries, cr_tries;
Jesse Barnes33a34e42010-09-08 12:42:02 -07002025 uint32_t DP = intel_dp->DP;
2026
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002027 /* channel equalization */
2028 tries = 0;
Jesse Barnes37f80972011-01-05 14:45:24 -08002029 cr_tries = 0;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002030 channel_eq = false;
2031 for (;;) {
Keith Packard93f62da2011-11-01 19:45:03 -07002032 uint8_t link_status[DP_LINK_STATUS_SIZE];
Zhenyu Wange3421a12010-04-08 09:43:27 +08002033
Jesse Barnes37f80972011-01-05 14:45:24 -08002034 if (cr_tries > 5) {
2035 DRM_ERROR("failed to train DP, aborting\n");
2036 intel_dp_link_down(intel_dp);
2037 break;
2038 }
2039
Paulo Zanonif0a34242012-12-06 16:51:50 -02002040 intel_dp_set_signal_levels(intel_dp, &DP);
Zhenyu Wange3421a12010-04-08 09:43:27 +08002041
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002042 /* channel eq pattern */
Paulo Zanoni47ea7542012-07-17 16:55:16 -03002043 if (!intel_dp_set_link_train(intel_dp, DP,
Adam Jackson81055852011-07-21 17:48:37 -04002044 DP_TRAINING_PATTERN_2 |
2045 DP_LINK_SCRAMBLING_DISABLE))
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002046 break;
2047
Daniel Vettera7c96552012-10-18 10:15:30 +02002048 drm_dp_link_train_channel_eq_delay(intel_dp->dpcd);
Keith Packard93f62da2011-11-01 19:45:03 -07002049 if (!intel_dp_get_link_status(intel_dp, link_status))
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002050 break;
Jesse Barnes869184a2010-10-07 16:01:22 -07002051
Jesse Barnes37f80972011-01-05 14:45:24 -08002052 /* Make sure clock is still ok */
Daniel Vetter01916272012-10-18 10:15:25 +02002053 if (!drm_dp_clock_recovery_ok(link_status, intel_dp->lane_count)) {
Jesse Barnes37f80972011-01-05 14:45:24 -08002054 intel_dp_start_link_train(intel_dp);
2055 cr_tries++;
2056 continue;
2057 }
2058
Daniel Vetter1ffdff12012-10-18 10:15:24 +02002059 if (drm_dp_channel_eq_ok(link_status, intel_dp->lane_count)) {
Chris Wilson3cf2efb2010-11-29 10:09:55 +00002060 channel_eq = true;
2061 break;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002062 }
Chris Wilson3cf2efb2010-11-29 10:09:55 +00002063
Jesse Barnes37f80972011-01-05 14:45:24 -08002064 /* Try 5 times, then try clock recovery if that fails */
2065 if (tries > 5) {
2066 intel_dp_link_down(intel_dp);
2067 intel_dp_start_link_train(intel_dp);
2068 tries = 0;
2069 cr_tries++;
2070 continue;
2071 }
Chris Wilson3cf2efb2010-11-29 10:09:55 +00002072
2073 /* Compute new intel_dp->train_set as requested by target */
Keith Packard93f62da2011-11-01 19:45:03 -07002074 intel_get_adjust_train(intel_dp, link_status);
Chris Wilson3cf2efb2010-11-29 10:09:55 +00002075 ++tries;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002076 }
Chris Wilson3cf2efb2010-11-29 10:09:55 +00002077
Paulo Zanonid6c0d722012-10-15 15:51:34 -03002078 if (channel_eq)
2079 DRM_DEBUG_KMS("Channel EQ done. DP Training successfull\n");
2080
Paulo Zanoni47ea7542012-07-17 16:55:16 -03002081 intel_dp_set_link_train(intel_dp, DP, DP_TRAINING_PATTERN_DISABLE);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002082}
2083
2084static void
Chris Wilsonea5b2132010-08-04 13:50:23 +01002085intel_dp_link_down(struct intel_dp *intel_dp)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002086{
Paulo Zanonida63a9f2012-10-26 19:05:46 -02002087 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
2088 struct drm_device *dev = intel_dig_port->base.base.dev;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002089 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetterab527ef2012-11-29 15:59:33 +01002090 struct intel_crtc *intel_crtc =
2091 to_intel_crtc(intel_dig_port->base.base.crtc);
Chris Wilsonea5b2132010-08-04 13:50:23 +01002092 uint32_t DP = intel_dp->DP;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002093
Paulo Zanonic19b0662012-10-15 15:51:41 -03002094 /*
2095 * DDI code has a strict mode set sequence and we should try to respect
2096 * it, otherwise we might hang the machine in many different ways. So we
2097 * really should be disabling the port only on a complete crtc_disable
2098 * sequence. This function is just called under two conditions on DDI
2099 * code:
2100 * - Link train failed while doing crtc_enable, and on this case we
2101 * really should respect the mode set sequence and wait for a
2102 * crtc_disable.
2103 * - Someone turned the monitor off and intel_dp_check_link_status
2104 * called us. We don't need to disable the whole port on this case, so
2105 * when someone turns the monitor on again,
2106 * intel_ddi_prepare_link_retrain will take care of redoing the link
2107 * train.
2108 */
Paulo Zanoniaffa9352012-11-23 15:30:39 -02002109 if (HAS_DDI(dev))
Paulo Zanonic19b0662012-10-15 15:51:41 -03002110 return;
2111
Daniel Vetter0c33d8d2012-09-06 22:15:43 +02002112 if (WARN_ON((I915_READ(intel_dp->output_reg) & DP_PORT_EN) == 0))
Chris Wilson1b39d6f2010-12-06 11:20:45 +00002113 return;
2114
Zhao Yakui28c97732009-10-09 11:39:41 +08002115 DRM_DEBUG_KMS("\n");
Zhenyu Wang32f9d652009-07-24 01:00:32 +08002116
Keith Packard1a2eb462011-11-16 16:26:07 -08002117 if (HAS_PCH_CPT(dev) && (IS_GEN7(dev) || !is_cpu_edp(intel_dp))) {
Zhenyu Wange3421a12010-04-08 09:43:27 +08002118 DP &= ~DP_LINK_TRAIN_MASK_CPT;
Chris Wilsonea5b2132010-08-04 13:50:23 +01002119 I915_WRITE(intel_dp->output_reg, DP | DP_LINK_TRAIN_PAT_IDLE_CPT);
Zhenyu Wange3421a12010-04-08 09:43:27 +08002120 } else {
2121 DP &= ~DP_LINK_TRAIN_MASK;
Chris Wilsonea5b2132010-08-04 13:50:23 +01002122 I915_WRITE(intel_dp->output_reg, DP | DP_LINK_TRAIN_PAT_IDLE);
Zhenyu Wange3421a12010-04-08 09:43:27 +08002123 }
Chris Wilsonfe255d02010-09-11 21:37:48 +01002124 POSTING_READ(intel_dp->output_reg);
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08002125
Daniel Vetterab527ef2012-11-29 15:59:33 +01002126 /* We don't really know why we're doing this */
2127 intel_wait_for_vblank(dev, intel_crtc->pipe);
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08002128
Daniel Vetter493a7082012-05-30 12:31:56 +02002129 if (HAS_PCH_IBX(dev) &&
Chris Wilson1b39d6f2010-12-06 11:20:45 +00002130 I915_READ(intel_dp->output_reg) & DP_PIPEB_SELECT) {
Paulo Zanonida63a9f2012-10-26 19:05:46 -02002131 struct drm_crtc *crtc = intel_dig_port->base.base.crtc;
Chris Wilson31acbcc2011-04-17 06:38:35 +01002132
Eric Anholt5bddd172010-11-18 09:32:59 +08002133 /* Hardware workaround: leaving our transcoder select
2134 * set to transcoder B while it's off will prevent the
2135 * corresponding HDMI output on transcoder A.
2136 *
2137 * Combine this with another hardware workaround:
2138 * transcoder select bit can only be cleared while the
2139 * port is enabled.
2140 */
2141 DP &= ~DP_PIPEB_SELECT;
2142 I915_WRITE(intel_dp->output_reg, DP);
2143
2144 /* Changes to enable or select take place the vblank
2145 * after being written.
2146 */
Daniel Vetterff50afe2012-11-29 15:59:34 +01002147 if (WARN_ON(crtc == NULL)) {
2148 /* We should never try to disable a port without a crtc
2149 * attached. For paranoia keep the code around for a
2150 * bit. */
Chris Wilson31acbcc2011-04-17 06:38:35 +01002151 POSTING_READ(intel_dp->output_reg);
2152 msleep(50);
2153 } else
Daniel Vetterab527ef2012-11-29 15:59:33 +01002154 intel_wait_for_vblank(dev, intel_crtc->pipe);
Eric Anholt5bddd172010-11-18 09:32:59 +08002155 }
2156
Wu Fengguang832afda2011-12-09 20:42:21 +08002157 DP &= ~DP_AUDIO_OUTPUT_ENABLE;
Chris Wilsonea5b2132010-08-04 13:50:23 +01002158 I915_WRITE(intel_dp->output_reg, DP & ~DP_PORT_EN);
2159 POSTING_READ(intel_dp->output_reg);
Keith Packardf01eca22011-09-28 16:48:10 -07002160 msleep(intel_dp->panel_power_down_delay);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002161}
2162
Keith Packard26d61aa2011-07-25 20:01:09 -07002163static bool
2164intel_dp_get_dpcd(struct intel_dp *intel_dp)
Keith Packard92fd8fd2011-07-25 19:50:10 -07002165{
Damien Lespiau577c7a52012-12-13 16:09:02 +00002166 char dpcd_hex_dump[sizeof(intel_dp->dpcd) * 3];
2167
Keith Packard92fd8fd2011-07-25 19:50:10 -07002168 if (intel_dp_aux_native_read_retry(intel_dp, 0x000, intel_dp->dpcd,
Adam Jacksonedb39242012-09-18 10:58:49 -04002169 sizeof(intel_dp->dpcd)) == 0)
2170 return false; /* aux transfer failed */
Keith Packard92fd8fd2011-07-25 19:50:10 -07002171
Damien Lespiau577c7a52012-12-13 16:09:02 +00002172 hex_dump_to_buffer(intel_dp->dpcd, sizeof(intel_dp->dpcd),
2173 32, 1, dpcd_hex_dump, sizeof(dpcd_hex_dump), false);
2174 DRM_DEBUG_KMS("DPCD: %s\n", dpcd_hex_dump);
2175
Adam Jacksonedb39242012-09-18 10:58:49 -04002176 if (intel_dp->dpcd[DP_DPCD_REV] == 0)
2177 return false; /* DPCD not present */
2178
2179 if (!(intel_dp->dpcd[DP_DOWNSTREAMPORT_PRESENT] &
2180 DP_DWN_STRM_PORT_PRESENT))
2181 return true; /* native DP sink */
2182
2183 if (intel_dp->dpcd[DP_DPCD_REV] == 0x10)
2184 return true; /* no per-port downstream info */
2185
2186 if (intel_dp_aux_native_read_retry(intel_dp, DP_DOWNSTREAM_PORT_0,
2187 intel_dp->downstream_ports,
2188 DP_MAX_DOWNSTREAM_PORTS) == 0)
2189 return false; /* downstream port status fetch failed */
2190
2191 return true;
Keith Packard92fd8fd2011-07-25 19:50:10 -07002192}
2193
Adam Jackson0d198322012-05-14 16:05:47 -04002194static void
2195intel_dp_probe_oui(struct intel_dp *intel_dp)
2196{
2197 u8 buf[3];
2198
2199 if (!(intel_dp->dpcd[DP_DOWN_STREAM_PORT_COUNT] & DP_OUI_SUPPORT))
2200 return;
2201
Daniel Vetter351cfc32012-06-12 13:20:47 +02002202 ironlake_edp_panel_vdd_on(intel_dp);
2203
Adam Jackson0d198322012-05-14 16:05:47 -04002204 if (intel_dp_aux_native_read_retry(intel_dp, DP_SINK_OUI, buf, 3))
2205 DRM_DEBUG_KMS("Sink OUI: %02hx%02hx%02hx\n",
2206 buf[0], buf[1], buf[2]);
2207
2208 if (intel_dp_aux_native_read_retry(intel_dp, DP_BRANCH_OUI, buf, 3))
2209 DRM_DEBUG_KMS("Branch OUI: %02hx%02hx%02hx\n",
2210 buf[0], buf[1], buf[2]);
Daniel Vetter351cfc32012-06-12 13:20:47 +02002211
2212 ironlake_edp_panel_vdd_off(intel_dp, false);
Adam Jackson0d198322012-05-14 16:05:47 -04002213}
2214
Jesse Barnesa60f0e32011-10-20 15:09:17 -07002215static bool
2216intel_dp_get_sink_irq(struct intel_dp *intel_dp, u8 *sink_irq_vector)
2217{
2218 int ret;
2219
2220 ret = intel_dp_aux_native_read_retry(intel_dp,
2221 DP_DEVICE_SERVICE_IRQ_VECTOR,
2222 sink_irq_vector, 1);
2223 if (!ret)
2224 return false;
2225
2226 return true;
2227}
2228
2229static void
2230intel_dp_handle_test_request(struct intel_dp *intel_dp)
2231{
2232 /* NAK by default */
Daniel Vetter9324cf72012-10-20 21:13:05 +02002233 intel_dp_aux_native_write_1(intel_dp, DP_TEST_RESPONSE, DP_TEST_NAK);
Jesse Barnesa60f0e32011-10-20 15:09:17 -07002234}
2235
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002236/*
2237 * According to DP spec
2238 * 5.1.2:
2239 * 1. Read DPCD
2240 * 2. Configure link according to Receiver Capabilities
2241 * 3. Use Link Training from 2.5.3.3 and 3.5.1.3
2242 * 4. Check link status on receipt of hot-plug interrupt
2243 */
2244
Paulo Zanoni00c09d72012-10-26 19:05:52 -02002245void
Chris Wilsonea5b2132010-08-04 13:50:23 +01002246intel_dp_check_link_status(struct intel_dp *intel_dp)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002247{
Paulo Zanonida63a9f2012-10-26 19:05:46 -02002248 struct intel_encoder *intel_encoder = &dp_to_dig_port(intel_dp)->base;
Jesse Barnesa60f0e32011-10-20 15:09:17 -07002249 u8 sink_irq_vector;
Keith Packard93f62da2011-11-01 19:45:03 -07002250 u8 link_status[DP_LINK_STATUS_SIZE];
Jesse Barnesa60f0e32011-10-20 15:09:17 -07002251
Paulo Zanonida63a9f2012-10-26 19:05:46 -02002252 if (!intel_encoder->connectors_active)
Keith Packardd2b996a2011-07-25 22:37:51 -07002253 return;
Jesse Barnes59cd09e2011-07-07 11:10:59 -07002254
Paulo Zanonida63a9f2012-10-26 19:05:46 -02002255 if (WARN_ON(!intel_encoder->base.crtc))
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002256 return;
2257
Keith Packard92fd8fd2011-07-25 19:50:10 -07002258 /* Try to read receiver status if the link appears to be up */
Keith Packard93f62da2011-11-01 19:45:03 -07002259 if (!intel_dp_get_link_status(intel_dp, link_status)) {
Chris Wilsonea5b2132010-08-04 13:50:23 +01002260 intel_dp_link_down(intel_dp);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002261 return;
2262 }
2263
Keith Packard92fd8fd2011-07-25 19:50:10 -07002264 /* Now read the DPCD to see if it's actually running */
Keith Packard26d61aa2011-07-25 20:01:09 -07002265 if (!intel_dp_get_dpcd(intel_dp)) {
Jesse Barnes59cd09e2011-07-07 11:10:59 -07002266 intel_dp_link_down(intel_dp);
2267 return;
2268 }
2269
Jesse Barnesa60f0e32011-10-20 15:09:17 -07002270 /* Try to read the source of the interrupt */
2271 if (intel_dp->dpcd[DP_DPCD_REV] >= 0x11 &&
2272 intel_dp_get_sink_irq(intel_dp, &sink_irq_vector)) {
2273 /* Clear interrupt source */
2274 intel_dp_aux_native_write_1(intel_dp,
2275 DP_DEVICE_SERVICE_IRQ_VECTOR,
2276 sink_irq_vector);
2277
2278 if (sink_irq_vector & DP_AUTOMATED_TEST_REQUEST)
2279 intel_dp_handle_test_request(intel_dp);
2280 if (sink_irq_vector & (DP_CP_IRQ | DP_SINK_SPECIFIC_IRQ))
2281 DRM_DEBUG_DRIVER("CP or sink specific irq unhandled\n");
2282 }
2283
Daniel Vetter1ffdff12012-10-18 10:15:24 +02002284 if (!drm_dp_channel_eq_ok(link_status, intel_dp->lane_count)) {
Keith Packard92fd8fd2011-07-25 19:50:10 -07002285 DRM_DEBUG_KMS("%s: channel EQ not ok, retraining\n",
Paulo Zanonida63a9f2012-10-26 19:05:46 -02002286 drm_get_encoder_name(&intel_encoder->base));
Jesse Barnes33a34e42010-09-08 12:42:02 -07002287 intel_dp_start_link_train(intel_dp);
2288 intel_dp_complete_link_train(intel_dp);
2289 }
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002290}
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002291
Adam Jacksoncaf9ab22012-09-18 10:58:50 -04002292/* XXX this is probably wrong for multiple downstream ports */
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08002293static enum drm_connector_status
Keith Packard26d61aa2011-07-25 20:01:09 -07002294intel_dp_detect_dpcd(struct intel_dp *intel_dp)
Adam Jackson71ba90002011-07-12 17:38:04 -04002295{
Adam Jacksoncaf9ab22012-09-18 10:58:50 -04002296 uint8_t *dpcd = intel_dp->dpcd;
2297 bool hpd;
2298 uint8_t type;
2299
2300 if (!intel_dp_get_dpcd(intel_dp))
2301 return connector_status_disconnected;
2302
2303 /* if there's no downstream port, we're done */
2304 if (!(dpcd[DP_DOWNSTREAMPORT_PRESENT] & DP_DWN_STRM_PORT_PRESENT))
Keith Packard26d61aa2011-07-25 20:01:09 -07002305 return connector_status_connected;
Adam Jacksoncaf9ab22012-09-18 10:58:50 -04002306
2307 /* If we're HPD-aware, SINK_COUNT changes dynamically */
2308 hpd = !!(intel_dp->downstream_ports[0] & DP_DS_PORT_HPD);
2309 if (hpd) {
Adam Jackson23235172012-09-20 16:42:45 -04002310 uint8_t reg;
Adam Jacksoncaf9ab22012-09-18 10:58:50 -04002311 if (!intel_dp_aux_native_read_retry(intel_dp, DP_SINK_COUNT,
Adam Jackson23235172012-09-20 16:42:45 -04002312 &reg, 1))
Adam Jacksoncaf9ab22012-09-18 10:58:50 -04002313 return connector_status_unknown;
Adam Jackson23235172012-09-20 16:42:45 -04002314 return DP_GET_SINK_COUNT(reg) ? connector_status_connected
2315 : connector_status_disconnected;
Adam Jacksoncaf9ab22012-09-18 10:58:50 -04002316 }
2317
2318 /* If no HPD, poke DDC gently */
2319 if (drm_probe_ddc(&intel_dp->adapter))
2320 return connector_status_connected;
2321
2322 /* Well we tried, say unknown for unreliable port types */
2323 type = intel_dp->downstream_ports[0] & DP_DS_PORT_TYPE_MASK;
2324 if (type == DP_DS_PORT_TYPE_VGA || type == DP_DS_PORT_TYPE_NON_EDID)
2325 return connector_status_unknown;
2326
2327 /* Anything else is out of spec, warn and ignore */
2328 DRM_DEBUG_KMS("Broken DP branch device, ignoring\n");
Keith Packard26d61aa2011-07-25 20:01:09 -07002329 return connector_status_disconnected;
Adam Jackson71ba90002011-07-12 17:38:04 -04002330}
2331
2332static enum drm_connector_status
Zhenyu Wanga9756bb2010-09-19 13:09:06 +08002333ironlake_dp_detect(struct intel_dp *intel_dp)
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08002334{
Paulo Zanoni30add222012-10-26 19:05:45 -02002335 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Damien Lespiau1b469632012-12-13 16:09:01 +00002336 struct drm_i915_private *dev_priv = dev->dev_private;
2337 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08002338 enum drm_connector_status status;
2339
Chris Wilsonfe16d942011-02-12 10:29:38 +00002340 /* Can't disconnect eDP, but you can close the lid... */
2341 if (is_edp(intel_dp)) {
Paulo Zanoni30add222012-10-26 19:05:45 -02002342 status = intel_panel_detect(dev);
Chris Wilsonfe16d942011-02-12 10:29:38 +00002343 if (status == connector_status_unknown)
2344 status = connector_status_connected;
2345 return status;
2346 }
Jesse Barnes01cb9ea2010-10-07 16:01:12 -07002347
Damien Lespiau1b469632012-12-13 16:09:01 +00002348 if (!ibx_digital_port_connected(dev_priv, intel_dig_port))
2349 return connector_status_disconnected;
2350
Keith Packard26d61aa2011-07-25 20:01:09 -07002351 return intel_dp_detect_dpcd(intel_dp);
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08002352}
2353
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002354static enum drm_connector_status
Zhenyu Wanga9756bb2010-09-19 13:09:06 +08002355g4x_dp_detect(struct intel_dp *intel_dp)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002356{
Paulo Zanoni30add222012-10-26 19:05:45 -02002357 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002358 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjälä34f2be42013-01-24 15:29:27 +02002359 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
Chris Wilson10f76a32012-05-11 18:01:32 +01002360 uint32_t bit;
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08002361
Jesse Barnes35aad752013-03-01 13:14:31 -08002362 /* Can't disconnect eDP, but you can close the lid... */
2363 if (is_edp(intel_dp)) {
2364 enum drm_connector_status status;
2365
2366 status = intel_panel_detect(dev);
2367 if (status == connector_status_unknown)
2368 status = connector_status_connected;
2369 return status;
2370 }
2371
Ville Syrjälä34f2be42013-01-24 15:29:27 +02002372 switch (intel_dig_port->port) {
2373 case PORT_B:
Daniel Vetter26739f12013-02-07 12:42:32 +01002374 bit = PORTB_HOTPLUG_LIVE_STATUS;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002375 break;
Ville Syrjälä34f2be42013-01-24 15:29:27 +02002376 case PORT_C:
Daniel Vetter26739f12013-02-07 12:42:32 +01002377 bit = PORTC_HOTPLUG_LIVE_STATUS;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002378 break;
Ville Syrjälä34f2be42013-01-24 15:29:27 +02002379 case PORT_D:
Daniel Vetter26739f12013-02-07 12:42:32 +01002380 bit = PORTD_HOTPLUG_LIVE_STATUS;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002381 break;
2382 default:
2383 return connector_status_unknown;
2384 }
2385
Chris Wilson10f76a32012-05-11 18:01:32 +01002386 if ((I915_READ(PORT_HOTPLUG_STAT) & bit) == 0)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002387 return connector_status_disconnected;
2388
Keith Packard26d61aa2011-07-25 20:01:09 -07002389 return intel_dp_detect_dpcd(intel_dp);
Zhenyu Wanga9756bb2010-09-19 13:09:06 +08002390}
2391
Keith Packard8c241fe2011-09-28 16:38:44 -07002392static struct edid *
2393intel_dp_get_edid(struct drm_connector *connector, struct i2c_adapter *adapter)
2394{
Jani Nikula9cd300e2012-10-19 14:51:52 +03002395 struct intel_connector *intel_connector = to_intel_connector(connector);
Keith Packard8c241fe2011-09-28 16:38:44 -07002396
Jani Nikula9cd300e2012-10-19 14:51:52 +03002397 /* use cached edid if we have one */
2398 if (intel_connector->edid) {
2399 struct edid *edid;
2400 int size;
2401
2402 /* invalid edid */
2403 if (IS_ERR(intel_connector->edid))
Jesse Barnesd6f24d02012-06-14 15:28:33 -04002404 return NULL;
2405
Jani Nikula9cd300e2012-10-19 14:51:52 +03002406 size = (intel_connector->edid->extensions + 1) * EDID_LENGTH;
Jesse Barnesd6f24d02012-06-14 15:28:33 -04002407 edid = kmalloc(size, GFP_KERNEL);
2408 if (!edid)
2409 return NULL;
2410
Jani Nikula9cd300e2012-10-19 14:51:52 +03002411 memcpy(edid, intel_connector->edid, size);
Jesse Barnesd6f24d02012-06-14 15:28:33 -04002412 return edid;
2413 }
2414
Jani Nikula9cd300e2012-10-19 14:51:52 +03002415 return drm_get_edid(connector, adapter);
Keith Packard8c241fe2011-09-28 16:38:44 -07002416}
2417
2418static int
2419intel_dp_get_edid_modes(struct drm_connector *connector, struct i2c_adapter *adapter)
2420{
Jani Nikula9cd300e2012-10-19 14:51:52 +03002421 struct intel_connector *intel_connector = to_intel_connector(connector);
Keith Packard8c241fe2011-09-28 16:38:44 -07002422
Jani Nikula9cd300e2012-10-19 14:51:52 +03002423 /* use cached edid if we have one */
2424 if (intel_connector->edid) {
2425 /* invalid edid */
2426 if (IS_ERR(intel_connector->edid))
2427 return 0;
2428
2429 return intel_connector_update_modes(connector,
2430 intel_connector->edid);
Jesse Barnesd6f24d02012-06-14 15:28:33 -04002431 }
2432
Jani Nikula9cd300e2012-10-19 14:51:52 +03002433 return intel_ddc_get_modes(connector, adapter);
Keith Packard8c241fe2011-09-28 16:38:44 -07002434}
2435
Zhenyu Wanga9756bb2010-09-19 13:09:06 +08002436static enum drm_connector_status
2437intel_dp_detect(struct drm_connector *connector, bool force)
2438{
2439 struct intel_dp *intel_dp = intel_attached_dp(connector);
Paulo Zanonid63885d2012-10-26 19:05:49 -02002440 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
2441 struct intel_encoder *intel_encoder = &intel_dig_port->base;
Paulo Zanonifa90ece2012-10-26 19:05:44 -02002442 struct drm_device *dev = connector->dev;
Zhenyu Wanga9756bb2010-09-19 13:09:06 +08002443 enum drm_connector_status status;
2444 struct edid *edid = NULL;
2445
2446 intel_dp->has_audio = false;
2447
2448 if (HAS_PCH_SPLIT(dev))
2449 status = ironlake_dp_detect(intel_dp);
2450 else
2451 status = g4x_dp_detect(intel_dp);
Adam Jackson1b9be9d2011-07-12 17:38:01 -04002452
Zhenyu Wanga9756bb2010-09-19 13:09:06 +08002453 if (status != connector_status_connected)
2454 return status;
2455
Adam Jackson0d198322012-05-14 16:05:47 -04002456 intel_dp_probe_oui(intel_dp);
2457
Daniel Vetterc3e5f672012-02-23 17:14:47 +01002458 if (intel_dp->force_audio != HDMI_AUDIO_AUTO) {
2459 intel_dp->has_audio = (intel_dp->force_audio == HDMI_AUDIO_ON);
Chris Wilsonf6849602010-09-19 09:29:33 +01002460 } else {
Keith Packard8c241fe2011-09-28 16:38:44 -07002461 edid = intel_dp_get_edid(connector, &intel_dp->adapter);
Chris Wilsonf6849602010-09-19 09:29:33 +01002462 if (edid) {
2463 intel_dp->has_audio = drm_detect_monitor_audio(edid);
Chris Wilsonf6849602010-09-19 09:29:33 +01002464 kfree(edid);
2465 }
Zhenyu Wanga9756bb2010-09-19 13:09:06 +08002466 }
2467
Paulo Zanonid63885d2012-10-26 19:05:49 -02002468 if (intel_encoder->type != INTEL_OUTPUT_EDP)
2469 intel_encoder->type = INTEL_OUTPUT_DISPLAYPORT;
Zhenyu Wanga9756bb2010-09-19 13:09:06 +08002470 return connector_status_connected;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002471}
2472
2473static int intel_dp_get_modes(struct drm_connector *connector)
2474{
Chris Wilsondf0e9242010-09-09 16:20:55 +01002475 struct intel_dp *intel_dp = intel_attached_dp(connector);
Jani Nikuladd06f902012-10-19 14:51:50 +03002476 struct intel_connector *intel_connector = to_intel_connector(connector);
Paulo Zanonifa90ece2012-10-26 19:05:44 -02002477 struct drm_device *dev = connector->dev;
Zhenyu Wang32f9d652009-07-24 01:00:32 +08002478 int ret;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002479
2480 /* We should parse the EDID data and find out if it has an audio sink
2481 */
2482
Keith Packard8c241fe2011-09-28 16:38:44 -07002483 ret = intel_dp_get_edid_modes(connector, &intel_dp->adapter);
Jani Nikulaf8779fd2012-10-19 14:51:48 +03002484 if (ret)
Zhenyu Wang32f9d652009-07-24 01:00:32 +08002485 return ret;
2486
Jani Nikulaf8779fd2012-10-19 14:51:48 +03002487 /* if eDP has no EDID, fall back to fixed mode */
Jani Nikuladd06f902012-10-19 14:51:50 +03002488 if (is_edp(intel_dp) && intel_connector->panel.fixed_mode) {
Jani Nikulaf8779fd2012-10-19 14:51:48 +03002489 struct drm_display_mode *mode;
Jani Nikuladd06f902012-10-19 14:51:50 +03002490 mode = drm_mode_duplicate(dev,
2491 intel_connector->panel.fixed_mode);
Jani Nikulaf8779fd2012-10-19 14:51:48 +03002492 if (mode) {
Zhenyu Wang32f9d652009-07-24 01:00:32 +08002493 drm_mode_probed_add(connector, mode);
2494 return 1;
2495 }
2496 }
2497 return 0;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002498}
2499
Chris Wilson1aad7ac2011-02-09 18:46:58 +00002500static bool
2501intel_dp_detect_audio(struct drm_connector *connector)
2502{
2503 struct intel_dp *intel_dp = intel_attached_dp(connector);
2504 struct edid *edid;
2505 bool has_audio = false;
2506
Keith Packard8c241fe2011-09-28 16:38:44 -07002507 edid = intel_dp_get_edid(connector, &intel_dp->adapter);
Chris Wilson1aad7ac2011-02-09 18:46:58 +00002508 if (edid) {
2509 has_audio = drm_detect_monitor_audio(edid);
Chris Wilson1aad7ac2011-02-09 18:46:58 +00002510 kfree(edid);
2511 }
2512
2513 return has_audio;
2514}
2515
Chris Wilsonf6849602010-09-19 09:29:33 +01002516static int
2517intel_dp_set_property(struct drm_connector *connector,
2518 struct drm_property *property,
2519 uint64_t val)
2520{
Chris Wilsone953fd72011-02-21 22:23:52 +00002521 struct drm_i915_private *dev_priv = connector->dev->dev_private;
Yuly Novikov53b41832012-10-26 12:04:00 +03002522 struct intel_connector *intel_connector = to_intel_connector(connector);
Paulo Zanonida63a9f2012-10-26 19:05:46 -02002523 struct intel_encoder *intel_encoder = intel_attached_encoder(connector);
2524 struct intel_dp *intel_dp = enc_to_intel_dp(&intel_encoder->base);
Chris Wilsonf6849602010-09-19 09:29:33 +01002525 int ret;
2526
Rob Clark662595d2012-10-11 20:36:04 -05002527 ret = drm_object_property_set_value(&connector->base, property, val);
Chris Wilsonf6849602010-09-19 09:29:33 +01002528 if (ret)
2529 return ret;
2530
Chris Wilson3f43c482011-05-12 22:17:24 +01002531 if (property == dev_priv->force_audio_property) {
Chris Wilson1aad7ac2011-02-09 18:46:58 +00002532 int i = val;
2533 bool has_audio;
2534
2535 if (i == intel_dp->force_audio)
Chris Wilsonf6849602010-09-19 09:29:33 +01002536 return 0;
2537
Chris Wilson1aad7ac2011-02-09 18:46:58 +00002538 intel_dp->force_audio = i;
Chris Wilsonf6849602010-09-19 09:29:33 +01002539
Daniel Vetterc3e5f672012-02-23 17:14:47 +01002540 if (i == HDMI_AUDIO_AUTO)
Chris Wilson1aad7ac2011-02-09 18:46:58 +00002541 has_audio = intel_dp_detect_audio(connector);
2542 else
Daniel Vetterc3e5f672012-02-23 17:14:47 +01002543 has_audio = (i == HDMI_AUDIO_ON);
Chris Wilson1aad7ac2011-02-09 18:46:58 +00002544
2545 if (has_audio == intel_dp->has_audio)
Chris Wilsonf6849602010-09-19 09:29:33 +01002546 return 0;
2547
Chris Wilson1aad7ac2011-02-09 18:46:58 +00002548 intel_dp->has_audio = has_audio;
Chris Wilsonf6849602010-09-19 09:29:33 +01002549 goto done;
2550 }
2551
Chris Wilsone953fd72011-02-21 22:23:52 +00002552 if (property == dev_priv->broadcast_rgb_property) {
Ville Syrjälä55bc60d2013-01-17 16:31:29 +02002553 switch (val) {
2554 case INTEL_BROADCAST_RGB_AUTO:
2555 intel_dp->color_range_auto = true;
2556 break;
2557 case INTEL_BROADCAST_RGB_FULL:
2558 intel_dp->color_range_auto = false;
2559 intel_dp->color_range = 0;
2560 break;
2561 case INTEL_BROADCAST_RGB_LIMITED:
2562 intel_dp->color_range_auto = false;
2563 intel_dp->color_range = DP_COLOR_RANGE_16_235;
2564 break;
2565 default:
2566 return -EINVAL;
2567 }
Chris Wilsone953fd72011-02-21 22:23:52 +00002568 goto done;
2569 }
2570
Yuly Novikov53b41832012-10-26 12:04:00 +03002571 if (is_edp(intel_dp) &&
2572 property == connector->dev->mode_config.scaling_mode_property) {
2573 if (val == DRM_MODE_SCALE_NONE) {
2574 DRM_DEBUG_KMS("no scaling not supported\n");
2575 return -EINVAL;
2576 }
2577
2578 if (intel_connector->panel.fitting_mode == val) {
2579 /* the eDP scaling property is not changed */
2580 return 0;
2581 }
2582 intel_connector->panel.fitting_mode = val;
2583
2584 goto done;
2585 }
2586
Chris Wilsonf6849602010-09-19 09:29:33 +01002587 return -EINVAL;
2588
2589done:
Chris Wilsonc0c36b942012-12-19 16:08:43 +00002590 if (intel_encoder->base.crtc)
2591 intel_crtc_restore_mode(intel_encoder->base.crtc);
Chris Wilsonf6849602010-09-19 09:29:33 +01002592
2593 return 0;
2594}
2595
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002596static void
Akshay Joshi0206e352011-08-16 15:34:10 -04002597intel_dp_destroy(struct drm_connector *connector)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002598{
Jani Nikulabe3cd5e2012-10-12 10:33:05 +03002599 struct intel_dp *intel_dp = intel_attached_dp(connector);
Jani Nikula1d508702012-10-19 14:51:49 +03002600 struct intel_connector *intel_connector = to_intel_connector(connector);
Matthew Garrettaaa6fd22011-08-12 12:11:33 +02002601
Jani Nikula9cd300e2012-10-19 14:51:52 +03002602 if (!IS_ERR_OR_NULL(intel_connector->edid))
2603 kfree(intel_connector->edid);
2604
Jani Nikuladc652f92013-04-12 15:18:38 +03002605 if (is_edp(intel_dp))
Jani Nikula1d508702012-10-19 14:51:49 +03002606 intel_panel_fini(&intel_connector->panel);
Matthew Garrettaaa6fd22011-08-12 12:11:33 +02002607
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002608 drm_sysfs_connector_remove(connector);
2609 drm_connector_cleanup(connector);
Zhenyu Wang55f78c42010-03-29 16:13:57 +08002610 kfree(connector);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002611}
2612
Paulo Zanoni00c09d72012-10-26 19:05:52 -02002613void intel_dp_encoder_destroy(struct drm_encoder *encoder)
Daniel Vetter24d05922010-08-20 18:08:28 +02002614{
Paulo Zanonida63a9f2012-10-26 19:05:46 -02002615 struct intel_digital_port *intel_dig_port = enc_to_dig_port(encoder);
2616 struct intel_dp *intel_dp = &intel_dig_port->dp;
Daniel Vetter24d05922010-08-20 18:08:28 +02002617
2618 i2c_del_adapter(&intel_dp->adapter);
2619 drm_encoder_cleanup(encoder);
Keith Packardbd943152011-09-18 23:09:52 -07002620 if (is_edp(intel_dp)) {
2621 cancel_delayed_work_sync(&intel_dp->panel_vdd_work);
2622 ironlake_panel_vdd_off_sync(intel_dp);
2623 }
Paulo Zanonida63a9f2012-10-26 19:05:46 -02002624 kfree(intel_dig_port);
Daniel Vetter24d05922010-08-20 18:08:28 +02002625}
2626
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002627static const struct drm_encoder_helper_funcs intel_dp_helper_funcs = {
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002628 .mode_set = intel_dp_mode_set,
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002629};
2630
2631static const struct drm_connector_funcs intel_dp_connector_funcs = {
Daniel Vetter2bd2ad62012-09-06 22:15:41 +02002632 .dpms = intel_connector_dpms,
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002633 .detect = intel_dp_detect,
2634 .fill_modes = drm_helper_probe_single_connector_modes,
Chris Wilsonf6849602010-09-19 09:29:33 +01002635 .set_property = intel_dp_set_property,
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002636 .destroy = intel_dp_destroy,
2637};
2638
2639static const struct drm_connector_helper_funcs intel_dp_connector_helper_funcs = {
2640 .get_modes = intel_dp_get_modes,
2641 .mode_valid = intel_dp_mode_valid,
Chris Wilsondf0e9242010-09-09 16:20:55 +01002642 .best_encoder = intel_best_encoder,
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002643};
2644
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002645static const struct drm_encoder_funcs intel_dp_enc_funcs = {
Daniel Vetter24d05922010-08-20 18:08:28 +02002646 .destroy = intel_dp_encoder_destroy,
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002647};
2648
Chris Wilson995b6762010-08-20 13:23:26 +01002649static void
Eric Anholt21d40d32010-03-25 11:11:14 -07002650intel_dp_hot_plug(struct intel_encoder *intel_encoder)
Keith Packardc8110e52009-05-06 11:51:10 -07002651{
Paulo Zanonifa90ece2012-10-26 19:05:44 -02002652 struct intel_dp *intel_dp = enc_to_intel_dp(&intel_encoder->base);
Keith Packardc8110e52009-05-06 11:51:10 -07002653
Jesse Barnes885a5012011-07-07 11:11:01 -07002654 intel_dp_check_link_status(intel_dp);
Keith Packardc8110e52009-05-06 11:51:10 -07002655}
2656
Zhenyu Wange3421a12010-04-08 09:43:27 +08002657/* Return which DP Port should be selected for Transcoder DP control */
2658int
Akshay Joshi0206e352011-08-16 15:34:10 -04002659intel_trans_dp_port_sel(struct drm_crtc *crtc)
Zhenyu Wange3421a12010-04-08 09:43:27 +08002660{
2661 struct drm_device *dev = crtc->dev;
Paulo Zanonifa90ece2012-10-26 19:05:44 -02002662 struct intel_encoder *intel_encoder;
2663 struct intel_dp *intel_dp;
Zhenyu Wange3421a12010-04-08 09:43:27 +08002664
Paulo Zanonifa90ece2012-10-26 19:05:44 -02002665 for_each_encoder_on_crtc(dev, crtc, intel_encoder) {
2666 intel_dp = enc_to_intel_dp(&intel_encoder->base);
Chris Wilsonea5b2132010-08-04 13:50:23 +01002667
Paulo Zanonifa90ece2012-10-26 19:05:44 -02002668 if (intel_encoder->type == INTEL_OUTPUT_DISPLAYPORT ||
2669 intel_encoder->type == INTEL_OUTPUT_EDP)
Chris Wilsonea5b2132010-08-04 13:50:23 +01002670 return intel_dp->output_reg;
Zhenyu Wange3421a12010-04-08 09:43:27 +08002671 }
Chris Wilsonea5b2132010-08-04 13:50:23 +01002672
Zhenyu Wange3421a12010-04-08 09:43:27 +08002673 return -1;
2674}
2675
Zhao Yakui36e83a12010-06-12 14:32:21 +08002676/* check the VBT to see whether the eDP is on DP-D port */
Adam Jacksoncb0953d2010-07-16 14:46:29 -04002677bool intel_dpd_is_edp(struct drm_device *dev)
Zhao Yakui36e83a12010-06-12 14:32:21 +08002678{
2679 struct drm_i915_private *dev_priv = dev->dev_private;
2680 struct child_device_config *p_child;
2681 int i;
2682
2683 if (!dev_priv->child_dev_num)
2684 return false;
2685
2686 for (i = 0; i < dev_priv->child_dev_num; i++) {
2687 p_child = dev_priv->child_dev + i;
2688
2689 if (p_child->dvo_port == PORT_IDPD &&
2690 p_child->device_type == DEVICE_TYPE_eDP)
2691 return true;
2692 }
2693 return false;
2694}
2695
Chris Wilsonf6849602010-09-19 09:29:33 +01002696static void
2697intel_dp_add_properties(struct intel_dp *intel_dp, struct drm_connector *connector)
2698{
Yuly Novikov53b41832012-10-26 12:04:00 +03002699 struct intel_connector *intel_connector = to_intel_connector(connector);
2700
Chris Wilson3f43c482011-05-12 22:17:24 +01002701 intel_attach_force_audio_property(connector);
Chris Wilsone953fd72011-02-21 22:23:52 +00002702 intel_attach_broadcast_rgb_property(connector);
Ville Syrjälä55bc60d2013-01-17 16:31:29 +02002703 intel_dp->color_range_auto = true;
Yuly Novikov53b41832012-10-26 12:04:00 +03002704
2705 if (is_edp(intel_dp)) {
2706 drm_mode_create_scaling_mode_property(connector->dev);
Rob Clark6de6d842012-10-11 20:36:04 -05002707 drm_object_attach_property(
2708 &connector->base,
Yuly Novikov53b41832012-10-26 12:04:00 +03002709 connector->dev->mode_config.scaling_mode_property,
Yuly Novikov8e740cd2012-10-26 12:04:01 +03002710 DRM_MODE_SCALE_ASPECT);
2711 intel_connector->panel.fitting_mode = DRM_MODE_SCALE_ASPECT;
Yuly Novikov53b41832012-10-26 12:04:00 +03002712 }
Chris Wilsonf6849602010-09-19 09:29:33 +01002713}
2714
Daniel Vetter67a54562012-10-20 20:57:45 +02002715static void
2716intel_dp_init_panel_power_sequencer(struct drm_device *dev,
Jani Nikulaf30d26e2013-01-16 10:53:40 +02002717 struct intel_dp *intel_dp,
2718 struct edp_power_seq *out)
Daniel Vetter67a54562012-10-20 20:57:45 +02002719{
2720 struct drm_i915_private *dev_priv = dev->dev_private;
2721 struct edp_power_seq cur, vbt, spec, final;
2722 u32 pp_on, pp_off, pp_div, pp;
Jesse Barnes453c5422013-03-28 09:55:41 -07002723 int pp_control_reg, pp_on_reg, pp_off_reg, pp_div_reg;
2724
2725 if (HAS_PCH_SPLIT(dev)) {
2726 pp_control_reg = PCH_PP_CONTROL;
2727 pp_on_reg = PCH_PP_ON_DELAYS;
2728 pp_off_reg = PCH_PP_OFF_DELAYS;
2729 pp_div_reg = PCH_PP_DIVISOR;
2730 } else {
2731 pp_control_reg = PIPEA_PP_CONTROL;
2732 pp_on_reg = PIPEA_PP_ON_DELAYS;
2733 pp_off_reg = PIPEA_PP_OFF_DELAYS;
2734 pp_div_reg = PIPEA_PP_DIVISOR;
2735 }
Daniel Vetter67a54562012-10-20 20:57:45 +02002736
2737 /* Workaround: Need to write PP_CONTROL with the unlock key as
2738 * the very first thing. */
Jesse Barnes453c5422013-03-28 09:55:41 -07002739 pp = ironlake_get_pp_control(intel_dp);
2740 I915_WRITE(pp_control_reg, pp);
Daniel Vetter67a54562012-10-20 20:57:45 +02002741
Jesse Barnes453c5422013-03-28 09:55:41 -07002742 pp_on = I915_READ(pp_on_reg);
2743 pp_off = I915_READ(pp_off_reg);
2744 pp_div = I915_READ(pp_div_reg);
Daniel Vetter67a54562012-10-20 20:57:45 +02002745
2746 /* Pull timing values out of registers */
2747 cur.t1_t3 = (pp_on & PANEL_POWER_UP_DELAY_MASK) >>
2748 PANEL_POWER_UP_DELAY_SHIFT;
2749
2750 cur.t8 = (pp_on & PANEL_LIGHT_ON_DELAY_MASK) >>
2751 PANEL_LIGHT_ON_DELAY_SHIFT;
2752
2753 cur.t9 = (pp_off & PANEL_LIGHT_OFF_DELAY_MASK) >>
2754 PANEL_LIGHT_OFF_DELAY_SHIFT;
2755
2756 cur.t10 = (pp_off & PANEL_POWER_DOWN_DELAY_MASK) >>
2757 PANEL_POWER_DOWN_DELAY_SHIFT;
2758
2759 cur.t11_t12 = ((pp_div & PANEL_POWER_CYCLE_DELAY_MASK) >>
2760 PANEL_POWER_CYCLE_DELAY_SHIFT) * 1000;
2761
2762 DRM_DEBUG_KMS("cur t1_t3 %d t8 %d t9 %d t10 %d t11_t12 %d\n",
2763 cur.t1_t3, cur.t8, cur.t9, cur.t10, cur.t11_t12);
2764
2765 vbt = dev_priv->edp.pps;
2766
2767 /* Upper limits from eDP 1.3 spec. Note that we use the clunky units of
2768 * our hw here, which are all in 100usec. */
2769 spec.t1_t3 = 210 * 10;
2770 spec.t8 = 50 * 10; /* no limit for t8, use t7 instead */
2771 spec.t9 = 50 * 10; /* no limit for t9, make it symmetric with t8 */
2772 spec.t10 = 500 * 10;
2773 /* This one is special and actually in units of 100ms, but zero
2774 * based in the hw (so we need to add 100 ms). But the sw vbt
2775 * table multiplies it with 1000 to make it in units of 100usec,
2776 * too. */
2777 spec.t11_t12 = (510 + 100) * 10;
2778
2779 DRM_DEBUG_KMS("vbt t1_t3 %d t8 %d t9 %d t10 %d t11_t12 %d\n",
2780 vbt.t1_t3, vbt.t8, vbt.t9, vbt.t10, vbt.t11_t12);
2781
2782 /* Use the max of the register settings and vbt. If both are
2783 * unset, fall back to the spec limits. */
2784#define assign_final(field) final.field = (max(cur.field, vbt.field) == 0 ? \
2785 spec.field : \
2786 max(cur.field, vbt.field))
2787 assign_final(t1_t3);
2788 assign_final(t8);
2789 assign_final(t9);
2790 assign_final(t10);
2791 assign_final(t11_t12);
2792#undef assign_final
2793
2794#define get_delay(field) (DIV_ROUND_UP(final.field, 10))
2795 intel_dp->panel_power_up_delay = get_delay(t1_t3);
2796 intel_dp->backlight_on_delay = get_delay(t8);
2797 intel_dp->backlight_off_delay = get_delay(t9);
2798 intel_dp->panel_power_down_delay = get_delay(t10);
2799 intel_dp->panel_power_cycle_delay = get_delay(t11_t12);
2800#undef get_delay
2801
Jani Nikulaf30d26e2013-01-16 10:53:40 +02002802 DRM_DEBUG_KMS("panel power up delay %d, power down delay %d, power cycle delay %d\n",
2803 intel_dp->panel_power_up_delay, intel_dp->panel_power_down_delay,
2804 intel_dp->panel_power_cycle_delay);
2805
2806 DRM_DEBUG_KMS("backlight on delay %d, off delay %d\n",
2807 intel_dp->backlight_on_delay, intel_dp->backlight_off_delay);
2808
2809 if (out)
2810 *out = final;
2811}
2812
2813static void
2814intel_dp_init_panel_power_sequencer_registers(struct drm_device *dev,
2815 struct intel_dp *intel_dp,
2816 struct edp_power_seq *seq)
2817{
2818 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes453c5422013-03-28 09:55:41 -07002819 u32 pp_on, pp_off, pp_div, port_sel = 0;
2820 int div = HAS_PCH_SPLIT(dev) ? intel_pch_rawclk(dev) : intel_hrawclk(dev);
2821 int pp_on_reg, pp_off_reg, pp_div_reg;
2822
2823 if (HAS_PCH_SPLIT(dev)) {
2824 pp_on_reg = PCH_PP_ON_DELAYS;
2825 pp_off_reg = PCH_PP_OFF_DELAYS;
2826 pp_div_reg = PCH_PP_DIVISOR;
2827 } else {
2828 pp_on_reg = PIPEA_PP_ON_DELAYS;
2829 pp_off_reg = PIPEA_PP_OFF_DELAYS;
2830 pp_div_reg = PIPEA_PP_DIVISOR;
2831 }
2832
2833 if (IS_VALLEYVIEW(dev))
2834 port_sel = I915_READ(pp_on_reg) & 0xc0000000;
Jani Nikulaf30d26e2013-01-16 10:53:40 +02002835
Daniel Vetter67a54562012-10-20 20:57:45 +02002836 /* And finally store the new values in the power sequencer. */
Jani Nikulaf30d26e2013-01-16 10:53:40 +02002837 pp_on = (seq->t1_t3 << PANEL_POWER_UP_DELAY_SHIFT) |
2838 (seq->t8 << PANEL_LIGHT_ON_DELAY_SHIFT);
2839 pp_off = (seq->t9 << PANEL_LIGHT_OFF_DELAY_SHIFT) |
2840 (seq->t10 << PANEL_POWER_DOWN_DELAY_SHIFT);
Daniel Vetter67a54562012-10-20 20:57:45 +02002841 /* Compute the divisor for the pp clock, simply match the Bspec
2842 * formula. */
Jesse Barnes453c5422013-03-28 09:55:41 -07002843 pp_div = ((100 * div)/2 - 1) << PP_REFERENCE_DIVIDER_SHIFT;
Jani Nikulaf30d26e2013-01-16 10:53:40 +02002844 pp_div |= (DIV_ROUND_UP(seq->t11_t12, 1000)
Daniel Vetter67a54562012-10-20 20:57:45 +02002845 << PANEL_POWER_CYCLE_DELAY_SHIFT);
2846
2847 /* Haswell doesn't have any port selection bits for the panel
2848 * power sequencer any more. */
2849 if (HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev)) {
2850 if (is_cpu_edp(intel_dp))
Jesse Barnes453c5422013-03-28 09:55:41 -07002851 port_sel = PANEL_POWER_PORT_DP_A;
Daniel Vetter67a54562012-10-20 20:57:45 +02002852 else
Jesse Barnes453c5422013-03-28 09:55:41 -07002853 port_sel = PANEL_POWER_PORT_DP_D;
Daniel Vetter67a54562012-10-20 20:57:45 +02002854 }
2855
Jesse Barnes453c5422013-03-28 09:55:41 -07002856 pp_on |= port_sel;
2857
2858 I915_WRITE(pp_on_reg, pp_on);
2859 I915_WRITE(pp_off_reg, pp_off);
2860 I915_WRITE(pp_div_reg, pp_div);
Daniel Vetter67a54562012-10-20 20:57:45 +02002861
Daniel Vetter67a54562012-10-20 20:57:45 +02002862 DRM_DEBUG_KMS("panel power sequencer register settings: PP_ON %#x, PP_OFF %#x, PP_DIV %#x\n",
Jesse Barnes453c5422013-03-28 09:55:41 -07002863 I915_READ(pp_on_reg),
2864 I915_READ(pp_off_reg),
2865 I915_READ(pp_div_reg));
Keith Packardc8110e52009-05-06 11:51:10 -07002866}
2867
2868void
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02002869intel_dp_init_connector(struct intel_digital_port *intel_dig_port,
2870 struct intel_connector *intel_connector)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002871{
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02002872 struct drm_connector *connector = &intel_connector->base;
2873 struct intel_dp *intel_dp = &intel_dig_port->dp;
2874 struct intel_encoder *intel_encoder = &intel_dig_port->base;
2875 struct drm_device *dev = intel_encoder->base.dev;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002876 struct drm_i915_private *dev_priv = dev->dev_private;
Jani Nikulaf8779fd2012-10-19 14:51:48 +03002877 struct drm_display_mode *fixed_mode = NULL;
Jani Nikulaf30d26e2013-01-16 10:53:40 +02002878 struct edp_power_seq power_seq = { 0 };
Paulo Zanoni174edf12012-10-26 19:05:50 -02002879 enum port port = intel_dig_port->port;
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08002880 const char *name = NULL;
Adam Jacksonb3295302010-07-16 14:46:28 -04002881 int type;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002882
Daniel Vetter07679352012-09-06 22:15:42 +02002883 /* Preserve the current hw state. */
2884 intel_dp->DP = I915_READ(intel_dp->output_reg);
Jani Nikuladd06f902012-10-19 14:51:50 +03002885 intel_dp->attached_connector = intel_connector;
Chris Wilson3d3dc142011-02-12 10:33:12 +00002886
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02002887 if (HAS_PCH_SPLIT(dev) && port == PORT_D)
Adam Jacksonb3295302010-07-16 14:46:28 -04002888 if (intel_dpd_is_edp(dev))
Chris Wilsonea5b2132010-08-04 13:50:23 +01002889 intel_dp->is_pch_edp = true;
Adam Jacksonb3295302010-07-16 14:46:28 -04002890
Gajanan Bhat19c03922012-09-27 19:13:07 +05302891 /*
2892 * FIXME : We need to initialize built-in panels before external panels.
2893 * For X0, DP_C is fixed as eDP. Revisit this as part of VLV eDP cleanup
2894 */
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02002895 if (IS_VALLEYVIEW(dev) && port == PORT_C) {
Gajanan Bhat19c03922012-09-27 19:13:07 +05302896 type = DRM_MODE_CONNECTOR_eDP;
2897 intel_encoder->type = INTEL_OUTPUT_EDP;
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02002898 } else if (port == PORT_A || is_pch_edp(intel_dp)) {
Adam Jacksonb3295302010-07-16 14:46:28 -04002899 type = DRM_MODE_CONNECTOR_eDP;
2900 intel_encoder->type = INTEL_OUTPUT_EDP;
2901 } else {
Paulo Zanoni00c09d72012-10-26 19:05:52 -02002902 /* The intel_encoder->type value may be INTEL_OUTPUT_UNKNOWN for
2903 * DDI or INTEL_OUTPUT_DISPLAYPORT for the older gens, so don't
2904 * rewrite it.
2905 */
Adam Jacksonb3295302010-07-16 14:46:28 -04002906 type = DRM_MODE_CONNECTOR_DisplayPort;
Adam Jacksonb3295302010-07-16 14:46:28 -04002907 }
2908
Adam Jacksonb3295302010-07-16 14:46:28 -04002909 drm_connector_init(dev, connector, &intel_dp_connector_funcs, type);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002910 drm_connector_helper_add(connector, &intel_dp_connector_helper_funcs);
2911
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02002912 connector->interlace_allowed = true;
2913 connector->doublescan_allowed = 0;
Ma Lingf8aed702009-08-24 13:50:24 +08002914
Daniel Vetter66a92782012-07-12 20:08:18 +02002915 INIT_DELAYED_WORK(&intel_dp->panel_vdd_work,
2916 ironlake_panel_vdd_work);
Zhenyu Wang6251ec02010-01-12 05:38:32 +08002917
Chris Wilsondf0e9242010-09-09 16:20:55 +01002918 intel_connector_attach_encoder(intel_connector, intel_encoder);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002919 drm_sysfs_connector_add(connector);
2920
Paulo Zanoniaffa9352012-11-23 15:30:39 -02002921 if (HAS_DDI(dev))
Paulo Zanonibcbc8892012-10-26 19:05:51 -02002922 intel_connector->get_hw_state = intel_ddi_connector_get_hw_state;
2923 else
2924 intel_connector->get_hw_state = intel_connector_get_hw_state;
2925
Paulo Zanoni9ed35ab2013-02-18 19:00:25 -03002926 intel_dp->aux_ch_ctl_reg = intel_dp->output_reg + 0x10;
2927 if (HAS_DDI(dev)) {
2928 switch (intel_dig_port->port) {
2929 case PORT_A:
2930 intel_dp->aux_ch_ctl_reg = DPA_AUX_CH_CTL;
2931 break;
2932 case PORT_B:
2933 intel_dp->aux_ch_ctl_reg = PCH_DPB_AUX_CH_CTL;
2934 break;
2935 case PORT_C:
2936 intel_dp->aux_ch_ctl_reg = PCH_DPC_AUX_CH_CTL;
2937 break;
2938 case PORT_D:
2939 intel_dp->aux_ch_ctl_reg = PCH_DPD_AUX_CH_CTL;
2940 break;
2941 default:
2942 BUG();
2943 }
2944 }
Daniel Vettere8cb4552012-07-01 13:05:48 +02002945
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002946 /* Set up the DDC bus. */
Paulo Zanoniab9d7c32012-07-17 17:53:45 -03002947 switch (port) {
2948 case PORT_A:
Egbert Eich1d843f92013-02-25 12:06:49 -05002949 intel_encoder->hpd_pin = HPD_PORT_A;
Paulo Zanoniab9d7c32012-07-17 17:53:45 -03002950 name = "DPDDC-A";
2951 break;
2952 case PORT_B:
Egbert Eich1d843f92013-02-25 12:06:49 -05002953 intel_encoder->hpd_pin = HPD_PORT_B;
Paulo Zanoniab9d7c32012-07-17 17:53:45 -03002954 name = "DPDDC-B";
2955 break;
2956 case PORT_C:
Egbert Eich1d843f92013-02-25 12:06:49 -05002957 intel_encoder->hpd_pin = HPD_PORT_C;
Paulo Zanoniab9d7c32012-07-17 17:53:45 -03002958 name = "DPDDC-C";
2959 break;
2960 case PORT_D:
Egbert Eich1d843f92013-02-25 12:06:49 -05002961 intel_encoder->hpd_pin = HPD_PORT_D;
Paulo Zanoniab9d7c32012-07-17 17:53:45 -03002962 name = "DPDDC-D";
2963 break;
2964 default:
Damien Lespiauad1c0b12013-03-07 15:30:28 +00002965 BUG();
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08002966 }
2967
Daniel Vetter67a54562012-10-20 20:57:45 +02002968 if (is_edp(intel_dp))
Jani Nikulaf30d26e2013-01-16 10:53:40 +02002969 intel_dp_init_panel_power_sequencer(dev, intel_dp, &power_seq);
Dave Airliec1f05262012-08-30 11:06:18 +10002970
2971 intel_dp_i2c_init(intel_dp, intel_connector, name);
2972
Daniel Vetter67a54562012-10-20 20:57:45 +02002973 /* Cache DPCD and EDID for edp. */
Dave Airliec1f05262012-08-30 11:06:18 +10002974 if (is_edp(intel_dp)) {
2975 bool ret;
Jani Nikulaf8779fd2012-10-19 14:51:48 +03002976 struct drm_display_mode *scan;
Dave Airliec1f05262012-08-30 11:06:18 +10002977 struct edid *edid;
Jesse Barnes5d613502011-01-24 17:10:54 -08002978
2979 ironlake_edp_panel_vdd_on(intel_dp);
Keith Packard59f3e272011-07-25 20:01:56 -07002980 ret = intel_dp_get_dpcd(intel_dp);
Keith Packardbd943152011-09-18 23:09:52 -07002981 ironlake_edp_panel_vdd_off(intel_dp, false);
Keith Packard99ea7122011-11-01 19:57:50 -07002982
Keith Packard59f3e272011-07-25 20:01:56 -07002983 if (ret) {
Jesse Barnes7183dc22011-07-07 11:10:58 -07002984 if (intel_dp->dpcd[DP_DPCD_REV] >= 0x11)
2985 dev_priv->no_aux_handshake =
2986 intel_dp->dpcd[DP_MAX_DOWNSPREAD] &
Jesse Barnes89667382010-10-07 16:01:21 -07002987 DP_NO_AUX_HANDSHAKE_LINK_TRAINING;
2988 } else {
Chris Wilson3d3dc142011-02-12 10:33:12 +00002989 /* if this fails, presume the device is a ghost */
Takashi Iwai48898b02011-03-18 09:06:49 +00002990 DRM_INFO("failed to retrieve link info, disabling eDP\n");
Paulo Zanonifa90ece2012-10-26 19:05:44 -02002991 intel_dp_encoder_destroy(&intel_encoder->base);
2992 intel_dp_destroy(connector);
Chris Wilson3d3dc142011-02-12 10:33:12 +00002993 return;
Jesse Barnes89667382010-10-07 16:01:21 -07002994 }
Jesse Barnes89667382010-10-07 16:01:21 -07002995
Jani Nikulaf30d26e2013-01-16 10:53:40 +02002996 /* We now know it's not a ghost, init power sequence regs. */
2997 intel_dp_init_panel_power_sequencer_registers(dev, intel_dp,
2998 &power_seq);
2999
Jesse Barnesd6f24d02012-06-14 15:28:33 -04003000 ironlake_edp_panel_vdd_on(intel_dp);
3001 edid = drm_get_edid(connector, &intel_dp->adapter);
3002 if (edid) {
Jani Nikula9cd300e2012-10-19 14:51:52 +03003003 if (drm_add_edid_modes(connector, edid)) {
3004 drm_mode_connector_update_edid_property(connector, edid);
3005 drm_edid_to_eld(connector, edid);
3006 } else {
3007 kfree(edid);
3008 edid = ERR_PTR(-EINVAL);
3009 }
3010 } else {
3011 edid = ERR_PTR(-ENOENT);
Jesse Barnesd6f24d02012-06-14 15:28:33 -04003012 }
Jani Nikula9cd300e2012-10-19 14:51:52 +03003013 intel_connector->edid = edid;
Jani Nikulaf8779fd2012-10-19 14:51:48 +03003014
3015 /* prefer fixed mode from EDID if available */
3016 list_for_each_entry(scan, &connector->probed_modes, head) {
3017 if ((scan->type & DRM_MODE_TYPE_PREFERRED)) {
3018 fixed_mode = drm_mode_duplicate(dev, scan);
3019 break;
3020 }
3021 }
3022
3023 /* fallback to VBT if available for eDP */
3024 if (!fixed_mode && dev_priv->lfp_lvds_vbt_mode) {
3025 fixed_mode = drm_mode_duplicate(dev, dev_priv->lfp_lvds_vbt_mode);
3026 if (fixed_mode)
3027 fixed_mode->type |= DRM_MODE_TYPE_PREFERRED;
3028 }
Jani Nikulaf8779fd2012-10-19 14:51:48 +03003029
Jesse Barnesd6f24d02012-06-14 15:28:33 -04003030 ironlake_edp_panel_vdd_off(intel_dp, false);
3031 }
Keith Packard552fb0b2011-09-28 16:31:53 -07003032
Jesse Barnes4d926462010-10-07 16:01:07 -07003033 if (is_edp(intel_dp)) {
Jani Nikuladd06f902012-10-19 14:51:50 +03003034 intel_panel_init(&intel_connector->panel, fixed_mode);
Jani Nikula0657b6b2012-10-19 14:51:46 +03003035 intel_panel_setup_backlight(connector);
Zhenyu Wang32f9d652009-07-24 01:00:32 +08003036 }
3037
Chris Wilsonf6849602010-09-19 09:29:33 +01003038 intel_dp_add_properties(intel_dp, connector);
3039
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003040 /* For G4X desktop chip, PEG_BAND_GAP_DATA 3:0 must first be written
3041 * 0xd. Failure to do so will result in spurious interrupts being
3042 * generated on the port when a cable is not attached.
3043 */
3044 if (IS_G4X(dev) && !IS_GM45(dev)) {
3045 u32 temp = I915_READ(PEG_BAND_GAP_DATA);
3046 I915_WRITE(PEG_BAND_GAP_DATA, (temp & ~0xf) | 0xd);
3047 }
3048}
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02003049
3050void
3051intel_dp_init(struct drm_device *dev, int output_reg, enum port port)
3052{
3053 struct intel_digital_port *intel_dig_port;
3054 struct intel_encoder *intel_encoder;
3055 struct drm_encoder *encoder;
3056 struct intel_connector *intel_connector;
3057
3058 intel_dig_port = kzalloc(sizeof(struct intel_digital_port), GFP_KERNEL);
3059 if (!intel_dig_port)
3060 return;
3061
3062 intel_connector = kzalloc(sizeof(struct intel_connector), GFP_KERNEL);
3063 if (!intel_connector) {
3064 kfree(intel_dig_port);
3065 return;
3066 }
3067
3068 intel_encoder = &intel_dig_port->base;
3069 encoder = &intel_encoder->base;
3070
3071 drm_encoder_init(dev, &intel_encoder->base, &intel_dp_enc_funcs,
3072 DRM_MODE_ENCODER_TMDS);
Paulo Zanoni00c09d72012-10-26 19:05:52 -02003073 drm_encoder_helper_add(&intel_encoder->base, &intel_dp_helper_funcs);
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02003074
Daniel Vetter5bfe2ac2013-03-27 00:44:55 +01003075 intel_encoder->compute_config = intel_dp_compute_config;
Paulo Zanoni00c09d72012-10-26 19:05:52 -02003076 intel_encoder->enable = intel_enable_dp;
3077 intel_encoder->pre_enable = intel_pre_enable_dp;
3078 intel_encoder->disable = intel_disable_dp;
3079 intel_encoder->post_disable = intel_post_disable_dp;
3080 intel_encoder->get_hw_state = intel_dp_get_hw_state;
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02003081
Paulo Zanoni174edf12012-10-26 19:05:50 -02003082 intel_dig_port->port = port;
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02003083 intel_dig_port->dp.output_reg = output_reg;
3084
Paulo Zanoni00c09d72012-10-26 19:05:52 -02003085 intel_encoder->type = INTEL_OUTPUT_DISPLAYPORT;
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02003086 intel_encoder->crtc_mask = (1 << 0) | (1 << 1) | (1 << 2);
3087 intel_encoder->cloneable = false;
3088 intel_encoder->hot_plug = intel_dp_hot_plug;
3089
3090 intel_dp_init_connector(intel_dig_port, intel_connector);
3091}