blob: 5264887311f1b59cca2097b6be7af8ce167e54a4 [file] [log] [blame]
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001/*
2 * Copyright © 2008 Intel Corporation
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
21 * IN THE SOFTWARE.
22 *
23 * Authors:
24 * Keith Packard <keithp@keithp.com>
25 *
26 */
27
28#include <linux/i2c.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090029#include <linux/slab.h>
Paul Gortmaker2d1a8a42011-08-30 18:16:33 -040030#include <linux/export.h>
Clint Taylor01527b32014-07-07 13:01:46 -070031#include <linux/notifier.h>
32#include <linux/reboot.h>
David Howells760285e2012-10-02 18:01:07 +010033#include <drm/drmP.h>
Matt Roperc6f95f22015-01-22 16:50:32 -080034#include <drm/drm_atomic_helper.h>
David Howells760285e2012-10-02 18:01:07 +010035#include <drm/drm_crtc.h>
36#include <drm/drm_crtc_helper.h>
37#include <drm/drm_edid.h>
Keith Packarda4fc5ed2009-04-07 16:16:42 -070038#include "intel_drv.h"
David Howells760285e2012-10-02 18:01:07 +010039#include <drm/i915_drm.h>
Keith Packarda4fc5ed2009-04-07 16:16:42 -070040#include "i915_drv.h"
Keith Packarda4fc5ed2009-04-07 16:16:42 -070041
Keith Packarda4fc5ed2009-04-07 16:16:42 -070042#define DP_LINK_CHECK_TIMEOUT (10 * 1000)
43
Todd Previte559be302015-05-04 07:48:20 -070044/* Compliance test status bits */
45#define INTEL_DP_RESOLUTION_SHIFT_MASK 0
46#define INTEL_DP_RESOLUTION_PREFERRED (1 << INTEL_DP_RESOLUTION_SHIFT_MASK)
47#define INTEL_DP_RESOLUTION_STANDARD (2 << INTEL_DP_RESOLUTION_SHIFT_MASK)
48#define INTEL_DP_RESOLUTION_FAILSAFE (3 << INTEL_DP_RESOLUTION_SHIFT_MASK)
49
Chon Ming Lee9dd4ffd2013-09-04 01:30:37 +080050struct dp_link_dpll {
Ville Syrjälä840b32b2015-08-11 20:21:46 +030051 int clock;
Chon Ming Lee9dd4ffd2013-09-04 01:30:37 +080052 struct dpll dpll;
53};
54
55static const struct dp_link_dpll gen4_dpll[] = {
Ville Syrjälä840b32b2015-08-11 20:21:46 +030056 { 162000,
Chon Ming Lee9dd4ffd2013-09-04 01:30:37 +080057 { .p1 = 2, .p2 = 10, .n = 2, .m1 = 23, .m2 = 8 } },
Ville Syrjälä840b32b2015-08-11 20:21:46 +030058 { 270000,
Chon Ming Lee9dd4ffd2013-09-04 01:30:37 +080059 { .p1 = 1, .p2 = 10, .n = 1, .m1 = 14, .m2 = 2 } }
60};
61
62static const struct dp_link_dpll pch_dpll[] = {
Ville Syrjälä840b32b2015-08-11 20:21:46 +030063 { 162000,
Chon Ming Lee9dd4ffd2013-09-04 01:30:37 +080064 { .p1 = 2, .p2 = 10, .n = 1, .m1 = 12, .m2 = 9 } },
Ville Syrjälä840b32b2015-08-11 20:21:46 +030065 { 270000,
Chon Ming Lee9dd4ffd2013-09-04 01:30:37 +080066 { .p1 = 1, .p2 = 10, .n = 2, .m1 = 14, .m2 = 8 } }
67};
68
Chon Ming Lee65ce4bf2013-09-04 01:30:38 +080069static const struct dp_link_dpll vlv_dpll[] = {
Ville Syrjälä840b32b2015-08-11 20:21:46 +030070 { 162000,
Chon Ming Lee58f6e632013-09-25 15:47:51 +080071 { .p1 = 3, .p2 = 2, .n = 5, .m1 = 3, .m2 = 81 } },
Ville Syrjälä840b32b2015-08-11 20:21:46 +030072 { 270000,
Chon Ming Lee65ce4bf2013-09-04 01:30:38 +080073 { .p1 = 2, .p2 = 2, .n = 1, .m1 = 2, .m2 = 27 } }
74};
75
Chon Ming Leeef9348c2014-04-09 13:28:18 +030076/*
77 * CHV supports eDP 1.4 that have more link rates.
78 * Below only provides the fixed rate but exclude variable rate.
79 */
80static const struct dp_link_dpll chv_dpll[] = {
81 /*
82 * CHV requires to program fractional division for m2.
83 * m2 is stored in fixed point format using formula below
84 * (m2_int << 22) | m2_fraction
85 */
Ville Syrjälä840b32b2015-08-11 20:21:46 +030086 { 162000, /* m2_int = 32, m2_fraction = 1677722 */
Chon Ming Leeef9348c2014-04-09 13:28:18 +030087 { .p1 = 4, .p2 = 2, .n = 1, .m1 = 2, .m2 = 0x819999a } },
Ville Syrjälä840b32b2015-08-11 20:21:46 +030088 { 270000, /* m2_int = 27, m2_fraction = 0 */
Chon Ming Leeef9348c2014-04-09 13:28:18 +030089 { .p1 = 4, .p2 = 1, .n = 1, .m1 = 2, .m2 = 0x6c00000 } },
Ville Syrjälä840b32b2015-08-11 20:21:46 +030090 { 540000, /* m2_int = 27, m2_fraction = 0 */
Chon Ming Leeef9348c2014-04-09 13:28:18 +030091 { .p1 = 2, .p2 = 1, .n = 1, .m1 = 2, .m2 = 0x6c00000 } }
92};
Sonika Jindal637a9c62015-05-07 09:52:08 +053093
Sonika Jindal64987fc2015-05-26 17:50:13 +053094static const int bxt_rates[] = { 162000, 216000, 243000, 270000,
95 324000, 432000, 540000 };
Sonika Jindal637a9c62015-05-07 09:52:08 +053096static const int skl_rates[] = { 162000, 216000, 270000,
Ville Syrjäläf4896f12015-03-12 17:10:27 +020097 324000, 432000, 540000 };
98static const int default_rates[] = { 162000, 270000, 540000 };
Chon Ming Leeef9348c2014-04-09 13:28:18 +030099
Jesse Barnescfcb0fc2010-10-07 16:01:06 -0700100/**
101 * is_edp - is the given port attached to an eDP panel (either CPU or PCH)
102 * @intel_dp: DP struct
103 *
104 * If a CPU or PCH DP output is attached to an eDP panel, this function
105 * will return true, and false otherwise.
106 */
107static bool is_edp(struct intel_dp *intel_dp)
108{
Paulo Zanonida63a9f2012-10-26 19:05:46 -0200109 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
110
111 return intel_dig_port->base.type == INTEL_OUTPUT_EDP;
Jesse Barnescfcb0fc2010-10-07 16:01:06 -0700112}
113
Imre Deak68b4d822013-05-08 13:14:06 +0300114static struct drm_device *intel_dp_to_dev(struct intel_dp *intel_dp)
Jesse Barnescfcb0fc2010-10-07 16:01:06 -0700115{
Imre Deak68b4d822013-05-08 13:14:06 +0300116 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
117
118 return intel_dig_port->base.base.dev;
Jesse Barnescfcb0fc2010-10-07 16:01:06 -0700119}
120
Chris Wilsondf0e9242010-09-09 16:20:55 +0100121static struct intel_dp *intel_attached_dp(struct drm_connector *connector)
122{
Paulo Zanonifa90ece2012-10-26 19:05:44 -0200123 return enc_to_intel_dp(&intel_attached_encoder(connector)->base);
Chris Wilsondf0e9242010-09-09 16:20:55 +0100124}
125
Chris Wilsonea5b2132010-08-04 13:50:23 +0100126static void intel_dp_link_down(struct intel_dp *intel_dp);
Ville Syrjälä1e0560e2014-08-19 13:24:25 +0300127static bool edp_panel_vdd_on(struct intel_dp *intel_dp);
Daniel Vetter4be73782014-01-17 14:39:48 +0100128static void edp_panel_vdd_off(struct intel_dp *intel_dp, bool sync);
Ville Syrjälä093e3f12014-10-16 21:27:33 +0300129static void vlv_init_panel_power_sequencer(struct intel_dp *intel_dp);
Ville Syrjäläa8c33442014-10-16 21:29:59 +0300130static void vlv_steal_power_sequencer(struct drm_device *dev,
131 enum pipe pipe);
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700132
Ville Syrjäläe0fce782015-07-08 23:45:54 +0300133static unsigned int intel_dp_unused_lane_mask(int lane_count)
134{
135 return ~((1 << lane_count) - 1) & 0xf;
136}
137
Ville Syrjäläed4e9c12015-03-12 17:10:36 +0200138static int
139intel_dp_max_link_bw(struct intel_dp *intel_dp)
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700140{
Jesse Barnes7183dc22011-07-07 11:10:58 -0700141 int max_link_bw = intel_dp->dpcd[DP_MAX_LINK_RATE];
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700142
143 switch (max_link_bw) {
144 case DP_LINK_BW_1_62:
145 case DP_LINK_BW_2_7:
Ville Syrjälä1db10e22015-03-12 17:10:32 +0200146 case DP_LINK_BW_5_4:
Imre Deakd4eead52013-07-09 17:05:26 +0300147 break;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700148 default:
Imre Deakd4eead52013-07-09 17:05:26 +0300149 WARN(1, "invalid max DP link bw val %x, using 1.62Gbps\n",
150 max_link_bw);
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700151 max_link_bw = DP_LINK_BW_1_62;
152 break;
153 }
154 return max_link_bw;
155}
156
Paulo Zanonieeb63242014-05-06 14:56:50 +0300157static u8 intel_dp_max_lane_count(struct intel_dp *intel_dp)
158{
159 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
160 struct drm_device *dev = intel_dig_port->base.base.dev;
161 u8 source_max, sink_max;
162
163 source_max = 4;
164 if (HAS_DDI(dev) && intel_dig_port->port == PORT_A &&
165 (intel_dig_port->saved_port_bits & DDI_A_4_LANES) == 0)
166 source_max = 2;
167
168 sink_max = drm_dp_max_lane_count(intel_dp->dpcd);
169
170 return min(source_max, sink_max);
171}
172
Adam Jacksoncd9dde42011-10-14 12:43:49 -0400173/*
174 * The units on the numbers in the next two are... bizarre. Examples will
175 * make it clearer; this one parallels an example in the eDP spec.
176 *
177 * intel_dp_max_data_rate for one lane of 2.7GHz evaluates as:
178 *
179 * 270000 * 1 * 8 / 10 == 216000
180 *
181 * The actual data capacity of that configuration is 2.16Gbit/s, so the
182 * units are decakilobits. ->clock in a drm_display_mode is in kilohertz -
183 * or equivalently, kilopixels per second - so for 1680x1050R it'd be
184 * 119000. At 18bpp that's 2142000 kilobits per second.
185 *
186 * Thus the strange-looking division by 10 in intel_dp_link_required, to
187 * get the result in decakilobits instead of kilobits.
188 */
189
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700190static int
Keith Packardc8982612012-01-25 08:16:25 -0800191intel_dp_link_required(int pixel_clock, int bpp)
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700192{
Adam Jacksoncd9dde42011-10-14 12:43:49 -0400193 return (pixel_clock * bpp + 9) / 10;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700194}
195
196static int
Dave Airliefe27d532010-06-30 11:46:17 +1000197intel_dp_max_data_rate(int max_link_clock, int max_lanes)
198{
199 return (max_link_clock * max_lanes * 8) / 10;
200}
201
Damien Lespiauc19de8e2013-11-28 15:29:18 +0000202static enum drm_mode_status
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700203intel_dp_mode_valid(struct drm_connector *connector,
204 struct drm_display_mode *mode)
205{
Chris Wilsondf0e9242010-09-09 16:20:55 +0100206 struct intel_dp *intel_dp = intel_attached_dp(connector);
Jani Nikuladd06f902012-10-19 14:51:50 +0300207 struct intel_connector *intel_connector = to_intel_connector(connector);
208 struct drm_display_mode *fixed_mode = intel_connector->panel.fixed_mode;
Daniel Vetter36008362013-03-27 00:44:59 +0100209 int target_clock = mode->clock;
210 int max_rate, mode_rate, max_lanes, max_link_clock;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700211
Jani Nikuladd06f902012-10-19 14:51:50 +0300212 if (is_edp(intel_dp) && fixed_mode) {
213 if (mode->hdisplay > fixed_mode->hdisplay)
Zhao Yakui7de56f42010-07-19 09:43:14 +0100214 return MODE_PANEL;
215
Jani Nikuladd06f902012-10-19 14:51:50 +0300216 if (mode->vdisplay > fixed_mode->vdisplay)
Zhao Yakui7de56f42010-07-19 09:43:14 +0100217 return MODE_PANEL;
Daniel Vetter03afc4a2013-04-02 23:42:31 +0200218
219 target_clock = fixed_mode->clock;
Zhao Yakui7de56f42010-07-19 09:43:14 +0100220 }
221
Ville Syrjälä50fec212015-03-12 17:10:34 +0200222 max_link_clock = intel_dp_max_link_rate(intel_dp);
Paulo Zanonieeb63242014-05-06 14:56:50 +0300223 max_lanes = intel_dp_max_lane_count(intel_dp);
Daniel Vetter36008362013-03-27 00:44:59 +0100224
225 max_rate = intel_dp_max_data_rate(max_link_clock, max_lanes);
226 mode_rate = intel_dp_link_required(target_clock, 18);
227
228 if (mode_rate > max_rate)
Daniel Vetterc4867932012-04-10 10:42:36 +0200229 return MODE_CLOCK_HIGH;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700230
231 if (mode->clock < 10000)
232 return MODE_CLOCK_LOW;
233
Daniel Vetter0af78a22012-05-23 11:30:55 +0200234 if (mode->flags & DRM_MODE_FLAG_DBLCLK)
235 return MODE_H_ILLEGAL;
236
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700237 return MODE_OK;
238}
239
Rodrigo Vivia4f12892014-11-14 08:52:27 -0800240uint32_t intel_dp_pack_aux(const uint8_t *src, int src_bytes)
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700241{
242 int i;
243 uint32_t v = 0;
244
245 if (src_bytes > 4)
246 src_bytes = 4;
247 for (i = 0; i < src_bytes; i++)
248 v |= ((uint32_t) src[i]) << ((3-i) * 8);
249 return v;
250}
251
Damien Lespiauc2af70e2015-02-10 19:32:23 +0000252static void intel_dp_unpack_aux(uint32_t src, uint8_t *dst, int dst_bytes)
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700253{
254 int i;
255 if (dst_bytes > 4)
256 dst_bytes = 4;
257 for (i = 0; i < dst_bytes; i++)
258 dst[i] = src >> ((3-i) * 8);
259}
260
Jani Nikulabf13e812013-09-06 07:40:05 +0300261static void
262intel_dp_init_panel_power_sequencer(struct drm_device *dev,
Ville Syrjälä36b5f422014-10-16 21:27:30 +0300263 struct intel_dp *intel_dp);
Jani Nikulabf13e812013-09-06 07:40:05 +0300264static void
265intel_dp_init_panel_power_sequencer_registers(struct drm_device *dev,
Ville Syrjälä36b5f422014-10-16 21:27:30 +0300266 struct intel_dp *intel_dp);
Jani Nikulabf13e812013-09-06 07:40:05 +0300267
Ville Syrjälä773538e82014-09-04 14:54:56 +0300268static void pps_lock(struct intel_dp *intel_dp)
269{
270 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
271 struct intel_encoder *encoder = &intel_dig_port->base;
272 struct drm_device *dev = encoder->base.dev;
273 struct drm_i915_private *dev_priv = dev->dev_private;
274 enum intel_display_power_domain power_domain;
275
276 /*
277 * See vlv_power_sequencer_reset() why we need
278 * a power domain reference here.
279 */
280 power_domain = intel_display_port_power_domain(encoder);
281 intel_display_power_get(dev_priv, power_domain);
282
283 mutex_lock(&dev_priv->pps_mutex);
284}
285
286static void pps_unlock(struct intel_dp *intel_dp)
287{
288 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
289 struct intel_encoder *encoder = &intel_dig_port->base;
290 struct drm_device *dev = encoder->base.dev;
291 struct drm_i915_private *dev_priv = dev->dev_private;
292 enum intel_display_power_domain power_domain;
293
294 mutex_unlock(&dev_priv->pps_mutex);
295
296 power_domain = intel_display_port_power_domain(encoder);
297 intel_display_power_put(dev_priv, power_domain);
298}
299
Ville Syrjälä961a0db2014-10-16 21:29:42 +0300300static void
301vlv_power_sequencer_kick(struct intel_dp *intel_dp)
302{
303 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
304 struct drm_device *dev = intel_dig_port->base.base.dev;
305 struct drm_i915_private *dev_priv = dev->dev_private;
306 enum pipe pipe = intel_dp->pps_pipe;
Ville Syrjälä0047eed2015-07-10 10:56:24 +0300307 bool pll_enabled, release_cl_override = false;
308 enum dpio_phy phy = DPIO_PHY(pipe);
309 enum dpio_channel ch = vlv_pipe_to_channel(pipe);
Ville Syrjälä961a0db2014-10-16 21:29:42 +0300310 uint32_t DP;
311
312 if (WARN(I915_READ(intel_dp->output_reg) & DP_PORT_EN,
313 "skipping pipe %c power seqeuncer kick due to port %c being active\n",
314 pipe_name(pipe), port_name(intel_dig_port->port)))
315 return;
316
317 DRM_DEBUG_KMS("kicking pipe %c power sequencer for port %c\n",
318 pipe_name(pipe), port_name(intel_dig_port->port));
319
320 /* Preserve the BIOS-computed detected bit. This is
321 * supposed to be read-only.
322 */
323 DP = I915_READ(intel_dp->output_reg) & DP_DETECTED;
324 DP |= DP_VOLTAGE_0_4 | DP_PRE_EMPHASIS_0;
325 DP |= DP_PORT_WIDTH(1);
326 DP |= DP_LINK_TRAIN_PAT_1;
327
328 if (IS_CHERRYVIEW(dev))
329 DP |= DP_PIPE_SELECT_CHV(pipe);
330 else if (pipe == PIPE_B)
331 DP |= DP_PIPEB_SELECT;
332
Ville Syrjäläd288f652014-10-28 13:20:22 +0200333 pll_enabled = I915_READ(DPLL(pipe)) & DPLL_VCO_ENABLE;
334
335 /*
336 * The DPLL for the pipe must be enabled for this to work.
337 * So enable temporarily it if it's not already enabled.
338 */
Ville Syrjälä0047eed2015-07-10 10:56:24 +0300339 if (!pll_enabled) {
340 release_cl_override = IS_CHERRYVIEW(dev) &&
341 !chv_phy_powergate_ch(dev_priv, phy, ch, true);
342
Ville Syrjäläd288f652014-10-28 13:20:22 +0200343 vlv_force_pll_on(dev, pipe, IS_CHERRYVIEW(dev) ?
344 &chv_dpll[0].dpll : &vlv_dpll[0].dpll);
Ville Syrjälä0047eed2015-07-10 10:56:24 +0300345 }
Ville Syrjäläd288f652014-10-28 13:20:22 +0200346
Ville Syrjälä961a0db2014-10-16 21:29:42 +0300347 /*
348 * Similar magic as in intel_dp_enable_port().
349 * We _must_ do this port enable + disable trick
350 * to make this power seqeuencer lock onto the port.
351 * Otherwise even VDD force bit won't work.
352 */
353 I915_WRITE(intel_dp->output_reg, DP);
354 POSTING_READ(intel_dp->output_reg);
355
356 I915_WRITE(intel_dp->output_reg, DP | DP_PORT_EN);
357 POSTING_READ(intel_dp->output_reg);
358
359 I915_WRITE(intel_dp->output_reg, DP & ~DP_PORT_EN);
360 POSTING_READ(intel_dp->output_reg);
Ville Syrjäläd288f652014-10-28 13:20:22 +0200361
Ville Syrjälä0047eed2015-07-10 10:56:24 +0300362 if (!pll_enabled) {
Ville Syrjäläd288f652014-10-28 13:20:22 +0200363 vlv_force_pll_off(dev, pipe);
Ville Syrjälä0047eed2015-07-10 10:56:24 +0300364
365 if (release_cl_override)
366 chv_phy_powergate_ch(dev_priv, phy, ch, false);
367 }
Ville Syrjälä961a0db2014-10-16 21:29:42 +0300368}
369
Jani Nikulabf13e812013-09-06 07:40:05 +0300370static enum pipe
371vlv_power_sequencer_pipe(struct intel_dp *intel_dp)
372{
373 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
Jani Nikulabf13e812013-09-06 07:40:05 +0300374 struct drm_device *dev = intel_dig_port->base.base.dev;
375 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +0300376 struct intel_encoder *encoder;
377 unsigned int pipes = (1 << PIPE_A) | (1 << PIPE_B);
Ville Syrjäläa8c33442014-10-16 21:29:59 +0300378 enum pipe pipe;
Jani Nikulabf13e812013-09-06 07:40:05 +0300379
Ville Syrjäläe39b9992014-09-04 14:53:14 +0300380 lockdep_assert_held(&dev_priv->pps_mutex);
381
Ville Syrjäläa8c33442014-10-16 21:29:59 +0300382 /* We should never land here with regular DP ports */
383 WARN_ON(!is_edp(intel_dp));
384
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +0300385 if (intel_dp->pps_pipe != INVALID_PIPE)
386 return intel_dp->pps_pipe;
Jani Nikulabf13e812013-09-06 07:40:05 +0300387
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +0300388 /*
389 * We don't have power sequencer currently.
390 * Pick one that's not used by other ports.
391 */
392 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
393 base.head) {
394 struct intel_dp *tmp;
395
396 if (encoder->type != INTEL_OUTPUT_EDP)
397 continue;
398
399 tmp = enc_to_intel_dp(&encoder->base);
400
401 if (tmp->pps_pipe != INVALID_PIPE)
402 pipes &= ~(1 << tmp->pps_pipe);
403 }
404
405 /*
406 * Didn't find one. This should not happen since there
407 * are two power sequencers and up to two eDP ports.
408 */
409 if (WARN_ON(pipes == 0))
Ville Syrjäläa8c33442014-10-16 21:29:59 +0300410 pipe = PIPE_A;
411 else
412 pipe = ffs(pipes) - 1;
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +0300413
Ville Syrjäläa8c33442014-10-16 21:29:59 +0300414 vlv_steal_power_sequencer(dev, pipe);
415 intel_dp->pps_pipe = pipe;
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +0300416
417 DRM_DEBUG_KMS("picked pipe %c power sequencer for port %c\n",
418 pipe_name(intel_dp->pps_pipe),
419 port_name(intel_dig_port->port));
420
421 /* init power sequencer on this pipe and port */
Ville Syrjälä36b5f422014-10-16 21:27:30 +0300422 intel_dp_init_panel_power_sequencer(dev, intel_dp);
423 intel_dp_init_panel_power_sequencer_registers(dev, intel_dp);
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +0300424
Ville Syrjälä961a0db2014-10-16 21:29:42 +0300425 /*
426 * Even vdd force doesn't work until we've made
427 * the power sequencer lock in on the port.
428 */
429 vlv_power_sequencer_kick(intel_dp);
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +0300430
431 return intel_dp->pps_pipe;
432}
433
Ville Syrjälä6491ab22014-08-18 22:16:06 +0300434typedef bool (*vlv_pipe_check)(struct drm_i915_private *dev_priv,
435 enum pipe pipe);
436
437static bool vlv_pipe_has_pp_on(struct drm_i915_private *dev_priv,
438 enum pipe pipe)
439{
440 return I915_READ(VLV_PIPE_PP_STATUS(pipe)) & PP_ON;
441}
442
443static bool vlv_pipe_has_vdd_on(struct drm_i915_private *dev_priv,
444 enum pipe pipe)
445{
446 return I915_READ(VLV_PIPE_PP_CONTROL(pipe)) & EDP_FORCE_VDD;
447}
448
449static bool vlv_pipe_any(struct drm_i915_private *dev_priv,
450 enum pipe pipe)
451{
452 return true;
453}
454
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +0300455static enum pipe
Ville Syrjälä6491ab22014-08-18 22:16:06 +0300456vlv_initial_pps_pipe(struct drm_i915_private *dev_priv,
457 enum port port,
458 vlv_pipe_check pipe_check)
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +0300459{
Jani Nikulabf13e812013-09-06 07:40:05 +0300460 enum pipe pipe;
461
Jani Nikulabf13e812013-09-06 07:40:05 +0300462 for (pipe = PIPE_A; pipe <= PIPE_B; pipe++) {
463 u32 port_sel = I915_READ(VLV_PIPE_PP_ON_DELAYS(pipe)) &
464 PANEL_PORT_SELECT_MASK;
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +0300465
466 if (port_sel != PANEL_PORT_SELECT_VLV(port))
467 continue;
468
Ville Syrjälä6491ab22014-08-18 22:16:06 +0300469 if (!pipe_check(dev_priv, pipe))
470 continue;
471
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +0300472 return pipe;
Jani Nikulabf13e812013-09-06 07:40:05 +0300473 }
474
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +0300475 return INVALID_PIPE;
476}
477
478static void
479vlv_initial_power_sequencer_setup(struct intel_dp *intel_dp)
480{
481 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
482 struct drm_device *dev = intel_dig_port->base.base.dev;
483 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +0300484 enum port port = intel_dig_port->port;
485
486 lockdep_assert_held(&dev_priv->pps_mutex);
487
488 /* try to find a pipe with this port selected */
Ville Syrjälä6491ab22014-08-18 22:16:06 +0300489 /* first pick one where the panel is on */
490 intel_dp->pps_pipe = vlv_initial_pps_pipe(dev_priv, port,
491 vlv_pipe_has_pp_on);
492 /* didn't find one? pick one where vdd is on */
493 if (intel_dp->pps_pipe == INVALID_PIPE)
494 intel_dp->pps_pipe = vlv_initial_pps_pipe(dev_priv, port,
495 vlv_pipe_has_vdd_on);
496 /* didn't find one? pick one with just the correct port */
497 if (intel_dp->pps_pipe == INVALID_PIPE)
498 intel_dp->pps_pipe = vlv_initial_pps_pipe(dev_priv, port,
499 vlv_pipe_any);
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +0300500
501 /* didn't find one? just let vlv_power_sequencer_pipe() pick one when needed */
502 if (intel_dp->pps_pipe == INVALID_PIPE) {
503 DRM_DEBUG_KMS("no initial power sequencer for port %c\n",
504 port_name(port));
505 return;
506 }
507
508 DRM_DEBUG_KMS("initial power sequencer for port %c: pipe %c\n",
509 port_name(port), pipe_name(intel_dp->pps_pipe));
510
Ville Syrjälä36b5f422014-10-16 21:27:30 +0300511 intel_dp_init_panel_power_sequencer(dev, intel_dp);
512 intel_dp_init_panel_power_sequencer_registers(dev, intel_dp);
Jani Nikulabf13e812013-09-06 07:40:05 +0300513}
514
Ville Syrjälä773538e82014-09-04 14:54:56 +0300515void vlv_power_sequencer_reset(struct drm_i915_private *dev_priv)
516{
517 struct drm_device *dev = dev_priv->dev;
518 struct intel_encoder *encoder;
519
520 if (WARN_ON(!IS_VALLEYVIEW(dev)))
521 return;
522
523 /*
524 * We can't grab pps_mutex here due to deadlock with power_domain
525 * mutex when power_domain functions are called while holding pps_mutex.
526 * That also means that in order to use pps_pipe the code needs to
527 * hold both a power domain reference and pps_mutex, and the power domain
528 * reference get/put must be done while _not_ holding pps_mutex.
529 * pps_{lock,unlock}() do these steps in the correct order, so one
530 * should use them always.
531 */
532
533 list_for_each_entry(encoder, &dev->mode_config.encoder_list, base.head) {
534 struct intel_dp *intel_dp;
535
536 if (encoder->type != INTEL_OUTPUT_EDP)
537 continue;
538
539 intel_dp = enc_to_intel_dp(&encoder->base);
540 intel_dp->pps_pipe = INVALID_PIPE;
541 }
Jani Nikulabf13e812013-09-06 07:40:05 +0300542}
543
544static u32 _pp_ctrl_reg(struct intel_dp *intel_dp)
545{
546 struct drm_device *dev = intel_dp_to_dev(intel_dp);
547
Vandana Kannanb0a08be2015-06-18 11:00:55 +0530548 if (IS_BROXTON(dev))
549 return BXT_PP_CONTROL(0);
550 else if (HAS_PCH_SPLIT(dev))
Jani Nikulabf13e812013-09-06 07:40:05 +0300551 return PCH_PP_CONTROL;
552 else
553 return VLV_PIPE_PP_CONTROL(vlv_power_sequencer_pipe(intel_dp));
554}
555
556static u32 _pp_stat_reg(struct intel_dp *intel_dp)
557{
558 struct drm_device *dev = intel_dp_to_dev(intel_dp);
559
Vandana Kannanb0a08be2015-06-18 11:00:55 +0530560 if (IS_BROXTON(dev))
561 return BXT_PP_STATUS(0);
562 else if (HAS_PCH_SPLIT(dev))
Jani Nikulabf13e812013-09-06 07:40:05 +0300563 return PCH_PP_STATUS;
564 else
565 return VLV_PIPE_PP_STATUS(vlv_power_sequencer_pipe(intel_dp));
566}
567
Clint Taylor01527b32014-07-07 13:01:46 -0700568/* Reboot notifier handler to shutdown panel power to guarantee T12 timing
569 This function only applicable when panel PM state is not to be tracked */
570static int edp_notify_handler(struct notifier_block *this, unsigned long code,
571 void *unused)
572{
573 struct intel_dp *intel_dp = container_of(this, typeof(* intel_dp),
574 edp_notifier);
575 struct drm_device *dev = intel_dp_to_dev(intel_dp);
576 struct drm_i915_private *dev_priv = dev->dev_private;
Clint Taylor01527b32014-07-07 13:01:46 -0700577
578 if (!is_edp(intel_dp) || code != SYS_RESTART)
579 return 0;
580
Ville Syrjälä773538e82014-09-04 14:54:56 +0300581 pps_lock(intel_dp);
Ville Syrjäläe39b9992014-09-04 14:53:14 +0300582
Clint Taylor01527b32014-07-07 13:01:46 -0700583 if (IS_VALLEYVIEW(dev)) {
Ville Syrjäläe39b9992014-09-04 14:53:14 +0300584 enum pipe pipe = vlv_power_sequencer_pipe(intel_dp);
Ville Syrjälä649636e2015-09-22 19:50:01 +0300585 u32 pp_ctrl_reg, pp_div_reg;
586 u32 pp_div;
Ville Syrjäläe39b9992014-09-04 14:53:14 +0300587
Clint Taylor01527b32014-07-07 13:01:46 -0700588 pp_ctrl_reg = VLV_PIPE_PP_CONTROL(pipe);
589 pp_div_reg = VLV_PIPE_PP_DIVISOR(pipe);
590 pp_div = I915_READ(pp_div_reg);
591 pp_div &= PP_REFERENCE_DIVIDER_MASK;
592
593 /* 0x1F write to PP_DIV_REG sets max cycle delay */
594 I915_WRITE(pp_div_reg, pp_div | 0x1F);
595 I915_WRITE(pp_ctrl_reg, PANEL_UNLOCK_REGS | PANEL_POWER_OFF);
596 msleep(intel_dp->panel_power_cycle_delay);
597 }
598
Ville Syrjälä773538e82014-09-04 14:54:56 +0300599 pps_unlock(intel_dp);
Ville Syrjäläe39b9992014-09-04 14:53:14 +0300600
Clint Taylor01527b32014-07-07 13:01:46 -0700601 return 0;
602}
603
Daniel Vetter4be73782014-01-17 14:39:48 +0100604static bool edp_have_panel_power(struct intel_dp *intel_dp)
Keith Packardebf33b12011-09-29 15:53:27 -0700605{
Paulo Zanoni30add222012-10-26 19:05:45 -0200606 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Keith Packardebf33b12011-09-29 15:53:27 -0700607 struct drm_i915_private *dev_priv = dev->dev_private;
608
Ville Syrjäläe39b9992014-09-04 14:53:14 +0300609 lockdep_assert_held(&dev_priv->pps_mutex);
610
Ville Syrjälä9a423562014-10-16 21:29:48 +0300611 if (IS_VALLEYVIEW(dev) &&
612 intel_dp->pps_pipe == INVALID_PIPE)
613 return false;
614
Jani Nikulabf13e812013-09-06 07:40:05 +0300615 return (I915_READ(_pp_stat_reg(intel_dp)) & PP_ON) != 0;
Keith Packardebf33b12011-09-29 15:53:27 -0700616}
617
Daniel Vetter4be73782014-01-17 14:39:48 +0100618static bool edp_have_panel_vdd(struct intel_dp *intel_dp)
Keith Packardebf33b12011-09-29 15:53:27 -0700619{
Paulo Zanoni30add222012-10-26 19:05:45 -0200620 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Keith Packardebf33b12011-09-29 15:53:27 -0700621 struct drm_i915_private *dev_priv = dev->dev_private;
622
Ville Syrjäläe39b9992014-09-04 14:53:14 +0300623 lockdep_assert_held(&dev_priv->pps_mutex);
624
Ville Syrjälä9a423562014-10-16 21:29:48 +0300625 if (IS_VALLEYVIEW(dev) &&
626 intel_dp->pps_pipe == INVALID_PIPE)
627 return false;
628
Ville Syrjälä773538e82014-09-04 14:54:56 +0300629 return I915_READ(_pp_ctrl_reg(intel_dp)) & EDP_FORCE_VDD;
Keith Packardebf33b12011-09-29 15:53:27 -0700630}
631
Keith Packard9b984da2011-09-19 13:54:47 -0700632static void
633intel_dp_check_edp(struct intel_dp *intel_dp)
634{
Paulo Zanoni30add222012-10-26 19:05:45 -0200635 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Keith Packard9b984da2011-09-19 13:54:47 -0700636 struct drm_i915_private *dev_priv = dev->dev_private;
Keith Packardebf33b12011-09-29 15:53:27 -0700637
Keith Packard9b984da2011-09-19 13:54:47 -0700638 if (!is_edp(intel_dp))
639 return;
Jesse Barnes453c5422013-03-28 09:55:41 -0700640
Daniel Vetter4be73782014-01-17 14:39:48 +0100641 if (!edp_have_panel_power(intel_dp) && !edp_have_panel_vdd(intel_dp)) {
Keith Packard9b984da2011-09-19 13:54:47 -0700642 WARN(1, "eDP powered off while attempting aux channel communication.\n");
643 DRM_DEBUG_KMS("Status 0x%08x Control 0x%08x\n",
Jani Nikulabf13e812013-09-06 07:40:05 +0300644 I915_READ(_pp_stat_reg(intel_dp)),
645 I915_READ(_pp_ctrl_reg(intel_dp)));
Keith Packard9b984da2011-09-19 13:54:47 -0700646 }
647}
648
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100649static uint32_t
650intel_dp_aux_wait_done(struct intel_dp *intel_dp, bool has_aux_irq)
651{
652 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
653 struct drm_device *dev = intel_dig_port->base.base.dev;
654 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanoni9ed35ab2013-02-18 19:00:25 -0300655 uint32_t ch_ctl = intel_dp->aux_ch_ctl_reg;
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100656 uint32_t status;
657 bool done;
658
Daniel Vetteref04f002012-12-01 21:03:59 +0100659#define C (((status = I915_READ_NOTRACE(ch_ctl)) & DP_AUX_CH_CTL_SEND_BUSY) == 0)
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100660 if (has_aux_irq)
Paulo Zanonib18ac462013-02-18 19:00:24 -0300661 done = wait_event_timeout(dev_priv->gmbus_wait_queue, C,
Imre Deak35987062013-05-21 20:03:20 +0300662 msecs_to_jiffies_timeout(10));
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100663 else
664 done = wait_for_atomic(C, 10) == 0;
665 if (!done)
666 DRM_ERROR("dp aux hw did not signal timeout (has irq: %i)!\n",
667 has_aux_irq);
668#undef C
669
670 return status;
671}
672
Damien Lespiauec5b01d2014-01-21 13:35:39 +0000673static uint32_t i9xx_get_aux_clock_divider(struct intel_dp *intel_dp, int index)
674{
675 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
676 struct drm_device *dev = intel_dig_port->base.base.dev;
677
678 /*
679 * The clock divider is based off the hrawclk, and would like to run at
680 * 2MHz. So, take the hrawclk value and divide by 2 and use that
681 */
682 return index ? 0 : intel_hrawclk(dev) / 2;
683}
684
685static uint32_t ilk_get_aux_clock_divider(struct intel_dp *intel_dp, int index)
686{
687 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
688 struct drm_device *dev = intel_dig_port->base.base.dev;
Ville Syrjälä469d4b22015-03-31 14:11:59 +0300689 struct drm_i915_private *dev_priv = dev->dev_private;
Damien Lespiauec5b01d2014-01-21 13:35:39 +0000690
691 if (index)
692 return 0;
693
694 if (intel_dig_port->port == PORT_A) {
Ville Syrjälä05024da2015-06-03 15:45:08 +0300695 return DIV_ROUND_UP(dev_priv->cdclk_freq, 2000);
696
Damien Lespiauec5b01d2014-01-21 13:35:39 +0000697 } else {
698 return DIV_ROUND_UP(intel_pch_rawclk(dev), 2);
699 }
700}
701
702static uint32_t hsw_get_aux_clock_divider(struct intel_dp *intel_dp, int index)
Rodrigo Vivib84a1cf2013-07-11 18:44:57 -0300703{
704 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
705 struct drm_device *dev = intel_dig_port->base.base.dev;
706 struct drm_i915_private *dev_priv = dev->dev_private;
707
Damien Lespiauec5b01d2014-01-21 13:35:39 +0000708 if (intel_dig_port->port == PORT_A) {
Chris Wilsonbc866252013-07-21 16:00:03 +0100709 if (index)
710 return 0;
Ville Syrjälä05024da2015-06-03 15:45:08 +0300711 return DIV_ROUND_CLOSEST(dev_priv->cdclk_freq, 2000);
Rodrigo Vivib84a1cf2013-07-11 18:44:57 -0300712 } else if (dev_priv->pch_id == INTEL_PCH_LPT_DEVICE_ID_TYPE) {
713 /* Workaround for non-ULT HSW */
Chris Wilsonbc866252013-07-21 16:00:03 +0100714 switch (index) {
715 case 0: return 63;
716 case 1: return 72;
717 default: return 0;
718 }
Damien Lespiauec5b01d2014-01-21 13:35:39 +0000719 } else {
Chris Wilsonbc866252013-07-21 16:00:03 +0100720 return index ? 0 : DIV_ROUND_UP(intel_pch_rawclk(dev), 2);
Rodrigo Vivib84a1cf2013-07-11 18:44:57 -0300721 }
722}
723
Damien Lespiauec5b01d2014-01-21 13:35:39 +0000724static uint32_t vlv_get_aux_clock_divider(struct intel_dp *intel_dp, int index)
725{
726 return index ? 0 : 100;
727}
728
Damien Lespiaub6b5e382014-01-20 16:00:59 +0000729static uint32_t skl_get_aux_clock_divider(struct intel_dp *intel_dp, int index)
730{
731 /*
732 * SKL doesn't need us to program the AUX clock divider (Hardware will
733 * derive the clock from CDCLK automatically). We still implement the
734 * get_aux_clock_divider vfunc to plug-in into the existing code.
735 */
736 return index ? 0 : 1;
737}
738
Damien Lespiau5ed12a12014-01-20 15:52:30 +0000739static uint32_t i9xx_get_aux_send_ctl(struct intel_dp *intel_dp,
740 bool has_aux_irq,
741 int send_bytes,
742 uint32_t aux_clock_divider)
743{
744 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
745 struct drm_device *dev = intel_dig_port->base.base.dev;
746 uint32_t precharge, timeout;
747
748 if (IS_GEN6(dev))
749 precharge = 3;
750 else
751 precharge = 5;
752
753 if (IS_BROADWELL(dev) && intel_dp->aux_ch_ctl_reg == DPA_AUX_CH_CTL)
754 timeout = DP_AUX_CH_CTL_TIME_OUT_600us;
755 else
756 timeout = DP_AUX_CH_CTL_TIME_OUT_400us;
757
758 return DP_AUX_CH_CTL_SEND_BUSY |
Damien Lespiau788d4432014-01-20 15:52:31 +0000759 DP_AUX_CH_CTL_DONE |
Damien Lespiau5ed12a12014-01-20 15:52:30 +0000760 (has_aux_irq ? DP_AUX_CH_CTL_INTERRUPT : 0) |
Damien Lespiau788d4432014-01-20 15:52:31 +0000761 DP_AUX_CH_CTL_TIME_OUT_ERROR |
Damien Lespiau5ed12a12014-01-20 15:52:30 +0000762 timeout |
Damien Lespiau788d4432014-01-20 15:52:31 +0000763 DP_AUX_CH_CTL_RECEIVE_ERROR |
Damien Lespiau5ed12a12014-01-20 15:52:30 +0000764 (send_bytes << DP_AUX_CH_CTL_MESSAGE_SIZE_SHIFT) |
765 (precharge << DP_AUX_CH_CTL_PRECHARGE_2US_SHIFT) |
Damien Lespiau788d4432014-01-20 15:52:31 +0000766 (aux_clock_divider << DP_AUX_CH_CTL_BIT_CLOCK_2X_SHIFT);
Damien Lespiau5ed12a12014-01-20 15:52:30 +0000767}
768
Damien Lespiaub9ca5fa2014-01-20 16:01:00 +0000769static uint32_t skl_get_aux_send_ctl(struct intel_dp *intel_dp,
770 bool has_aux_irq,
771 int send_bytes,
772 uint32_t unused)
773{
774 return DP_AUX_CH_CTL_SEND_BUSY |
775 DP_AUX_CH_CTL_DONE |
776 (has_aux_irq ? DP_AUX_CH_CTL_INTERRUPT : 0) |
777 DP_AUX_CH_CTL_TIME_OUT_ERROR |
778 DP_AUX_CH_CTL_TIME_OUT_1600us |
779 DP_AUX_CH_CTL_RECEIVE_ERROR |
780 (send_bytes << DP_AUX_CH_CTL_MESSAGE_SIZE_SHIFT) |
781 DP_AUX_CH_CTL_SYNC_PULSE_SKL(32);
782}
783
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700784static int
Chris Wilsonea5b2132010-08-04 13:50:23 +0100785intel_dp_aux_ch(struct intel_dp *intel_dp,
Daniel Vetterbd9f74a2014-10-02 09:45:35 +0200786 const uint8_t *send, int send_bytes,
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700787 uint8_t *recv, int recv_size)
788{
Paulo Zanoni174edf12012-10-26 19:05:50 -0200789 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
790 struct drm_device *dev = intel_dig_port->base.base.dev;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700791 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanoni9ed35ab2013-02-18 19:00:25 -0300792 uint32_t ch_ctl = intel_dp->aux_ch_ctl_reg;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700793 uint32_t ch_data = ch_ctl + 4;
Chris Wilsonbc866252013-07-21 16:00:03 +0100794 uint32_t aux_clock_divider;
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100795 int i, ret, recv_bytes;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700796 uint32_t status;
Damien Lespiau5ed12a12014-01-20 15:52:30 +0000797 int try, clock = 0;
Daniel Vetter4e6b7882014-02-07 16:33:20 +0100798 bool has_aux_irq = HAS_AUX_IRQ(dev);
Jani Nikula884f19e2014-03-14 16:51:14 +0200799 bool vdd;
800
Ville Syrjälä773538e82014-09-04 14:54:56 +0300801 pps_lock(intel_dp);
Ville Syrjäläe39b9992014-09-04 14:53:14 +0300802
Ville Syrjälä72c35002014-08-18 22:16:00 +0300803 /*
804 * We will be called with VDD already enabled for dpcd/edid/oui reads.
805 * In such cases we want to leave VDD enabled and it's up to upper layers
806 * to turn it off. But for eg. i2c-dev access we need to turn it on/off
807 * ourselves.
808 */
Ville Syrjälä1e0560e2014-08-19 13:24:25 +0300809 vdd = edp_panel_vdd_on(intel_dp);
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100810
811 /* dp aux is extremely sensitive to irq latency, hence request the
812 * lowest possible wakeup latency and so prevent the cpu from going into
813 * deep sleep states.
814 */
815 pm_qos_update_request(&dev_priv->pm_qos, 0);
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700816
Keith Packard9b984da2011-09-19 13:54:47 -0700817 intel_dp_check_edp(intel_dp);
Zhenyu Wang5eb08b62009-07-24 01:00:31 +0800818
Paulo Zanonic67a4702013-08-19 13:18:09 -0300819 intel_aux_display_runtime_get(dev_priv);
820
Jesse Barnes11bee432011-08-01 15:02:20 -0700821 /* Try to wait for any previous AUX channel activity */
822 for (try = 0; try < 3; try++) {
Daniel Vetteref04f002012-12-01 21:03:59 +0100823 status = I915_READ_NOTRACE(ch_ctl);
Jesse Barnes11bee432011-08-01 15:02:20 -0700824 if ((status & DP_AUX_CH_CTL_SEND_BUSY) == 0)
825 break;
826 msleep(1);
827 }
828
829 if (try == 3) {
Mika Kuoppala02196c72015-08-06 16:48:58 +0300830 static u32 last_status = -1;
831 const u32 status = I915_READ(ch_ctl);
832
833 if (status != last_status) {
834 WARN(1, "dp_aux_ch not started status 0x%08x\n",
835 status);
836 last_status = status;
837 }
838
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100839 ret = -EBUSY;
840 goto out;
Chris Wilson4f7f7b72010-08-18 18:12:56 +0100841 }
842
Paulo Zanoni46a5ae92013-09-17 11:14:10 -0300843 /* Only 5 data registers! */
844 if (WARN_ON(send_bytes > 20 || recv_size > 20)) {
845 ret = -E2BIG;
846 goto out;
847 }
848
Damien Lespiauec5b01d2014-01-21 13:35:39 +0000849 while ((aux_clock_divider = intel_dp->get_aux_clock_divider(intel_dp, clock++))) {
Damien Lespiau153b1102014-01-21 13:37:15 +0000850 u32 send_ctl = intel_dp->get_aux_send_ctl(intel_dp,
851 has_aux_irq,
852 send_bytes,
853 aux_clock_divider);
Damien Lespiau5ed12a12014-01-20 15:52:30 +0000854
Chris Wilsonbc866252013-07-21 16:00:03 +0100855 /* Must try at least 3 times according to DP spec */
856 for (try = 0; try < 5; try++) {
857 /* Load the send data into the aux channel data registers */
858 for (i = 0; i < send_bytes; i += 4)
859 I915_WRITE(ch_data + i,
Rodrigo Vivia4f12892014-11-14 08:52:27 -0800860 intel_dp_pack_aux(send + i,
861 send_bytes - i));
Akshay Joshi0206e352011-08-16 15:34:10 -0400862
Chris Wilsonbc866252013-07-21 16:00:03 +0100863 /* Send the command and wait for it to complete */
Damien Lespiau5ed12a12014-01-20 15:52:30 +0000864 I915_WRITE(ch_ctl, send_ctl);
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100865
Chris Wilsonbc866252013-07-21 16:00:03 +0100866 status = intel_dp_aux_wait_done(intel_dp, has_aux_irq);
Akshay Joshi0206e352011-08-16 15:34:10 -0400867
Chris Wilsonbc866252013-07-21 16:00:03 +0100868 /* Clear done status and any errors */
869 I915_WRITE(ch_ctl,
870 status |
871 DP_AUX_CH_CTL_DONE |
872 DP_AUX_CH_CTL_TIME_OUT_ERROR |
873 DP_AUX_CH_CTL_RECEIVE_ERROR);
Adam Jacksond7e96fe2011-07-26 15:39:46 -0400874
Todd Previte74ebf292015-04-15 08:38:41 -0700875 if (status & DP_AUX_CH_CTL_TIME_OUT_ERROR)
Chris Wilsonbc866252013-07-21 16:00:03 +0100876 continue;
Todd Previte74ebf292015-04-15 08:38:41 -0700877
878 /* DP CTS 1.2 Core Rev 1.1, 4.2.1.1 & 4.2.1.2
879 * 400us delay required for errors and timeouts
880 * Timeout errors from the HW already meet this
881 * requirement so skip to next iteration
882 */
883 if (status & DP_AUX_CH_CTL_RECEIVE_ERROR) {
884 usleep_range(400, 500);
885 continue;
886 }
Chris Wilsonbc866252013-07-21 16:00:03 +0100887 if (status & DP_AUX_CH_CTL_DONE)
Jim Bridee058c942015-05-27 10:21:48 -0700888 goto done;
Chris Wilsonbc866252013-07-21 16:00:03 +0100889 }
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700890 }
891
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700892 if ((status & DP_AUX_CH_CTL_DONE) == 0) {
Keith Packard1ae8c0a2009-06-28 15:42:17 -0700893 DRM_ERROR("dp_aux_ch not done status 0x%08x\n", status);
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100894 ret = -EBUSY;
895 goto out;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700896 }
897
Jim Bridee058c942015-05-27 10:21:48 -0700898done:
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700899 /* Check for timeout or receive error.
900 * Timeouts occur when the sink is not connected
901 */
Keith Packarda5b3da52009-06-11 22:30:32 -0700902 if (status & DP_AUX_CH_CTL_RECEIVE_ERROR) {
Keith Packard1ae8c0a2009-06-28 15:42:17 -0700903 DRM_ERROR("dp_aux_ch receive error status 0x%08x\n", status);
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100904 ret = -EIO;
905 goto out;
Keith Packarda5b3da52009-06-11 22:30:32 -0700906 }
Keith Packard1ae8c0a2009-06-28 15:42:17 -0700907
908 /* Timeouts occur when the device isn't connected, so they're
909 * "normal" -- don't fill the kernel log with these */
Keith Packarda5b3da52009-06-11 22:30:32 -0700910 if (status & DP_AUX_CH_CTL_TIME_OUT_ERROR) {
Zhao Yakui28c97732009-10-09 11:39:41 +0800911 DRM_DEBUG_KMS("dp_aux_ch timeout status 0x%08x\n", status);
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100912 ret = -ETIMEDOUT;
913 goto out;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700914 }
915
916 /* Unload any bytes sent back from the other side */
917 recv_bytes = ((status & DP_AUX_CH_CTL_MESSAGE_SIZE_MASK) >>
918 DP_AUX_CH_CTL_MESSAGE_SIZE_SHIFT);
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700919 if (recv_bytes > recv_size)
920 recv_bytes = recv_size;
Akshay Joshi0206e352011-08-16 15:34:10 -0400921
Chris Wilson4f7f7b72010-08-18 18:12:56 +0100922 for (i = 0; i < recv_bytes; i += 4)
Rodrigo Vivia4f12892014-11-14 08:52:27 -0800923 intel_dp_unpack_aux(I915_READ(ch_data + i),
924 recv + i, recv_bytes - i);
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700925
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100926 ret = recv_bytes;
927out:
928 pm_qos_update_request(&dev_priv->pm_qos, PM_QOS_DEFAULT_VALUE);
Paulo Zanonic67a4702013-08-19 13:18:09 -0300929 intel_aux_display_runtime_put(dev_priv);
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100930
Jani Nikula884f19e2014-03-14 16:51:14 +0200931 if (vdd)
932 edp_panel_vdd_off(intel_dp, false);
933
Ville Syrjälä773538e82014-09-04 14:54:56 +0300934 pps_unlock(intel_dp);
Ville Syrjäläe39b9992014-09-04 14:53:14 +0300935
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100936 return ret;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700937}
938
Jani Nikulaa6c8aff02014-04-07 12:37:25 +0300939#define BARE_ADDRESS_SIZE 3
940#define HEADER_SIZE (BARE_ADDRESS_SIZE + 1)
Jani Nikula9d1a1032014-03-14 16:51:15 +0200941static ssize_t
942intel_dp_aux_transfer(struct drm_dp_aux *aux, struct drm_dp_aux_msg *msg)
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700943{
Jani Nikula9d1a1032014-03-14 16:51:15 +0200944 struct intel_dp *intel_dp = container_of(aux, struct intel_dp, aux);
945 uint8_t txbuf[20], rxbuf[20];
946 size_t txsize, rxsize;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700947 int ret;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700948
Ville Syrjäläd2d9cbb2015-03-19 11:44:06 +0200949 txbuf[0] = (msg->request << 4) |
950 ((msg->address >> 16) & 0xf);
951 txbuf[1] = (msg->address >> 8) & 0xff;
Jani Nikula9d1a1032014-03-14 16:51:15 +0200952 txbuf[2] = msg->address & 0xff;
953 txbuf[3] = msg->size - 1;
Paulo Zanoni46a5ae92013-09-17 11:14:10 -0300954
Jani Nikula9d1a1032014-03-14 16:51:15 +0200955 switch (msg->request & ~DP_AUX_I2C_MOT) {
956 case DP_AUX_NATIVE_WRITE:
957 case DP_AUX_I2C_WRITE:
Ville Syrjäläc1e741222015-08-27 17:23:27 +0300958 case DP_AUX_I2C_WRITE_STATUS_UPDATE:
Jani Nikulaa6c8aff02014-04-07 12:37:25 +0300959 txsize = msg->size ? HEADER_SIZE + msg->size : BARE_ADDRESS_SIZE;
Jani Nikulaa1ddefd2015-03-17 17:18:54 +0200960 rxsize = 2; /* 0 or 1 data bytes */
Jani Nikulaf51a44b2014-02-11 11:52:05 +0200961
Jani Nikula9d1a1032014-03-14 16:51:15 +0200962 if (WARN_ON(txsize > 20))
963 return -E2BIG;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700964
Jani Nikula9d1a1032014-03-14 16:51:15 +0200965 memcpy(txbuf + HEADER_SIZE, msg->buffer, msg->size);
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700966
Jani Nikula9d1a1032014-03-14 16:51:15 +0200967 ret = intel_dp_aux_ch(intel_dp, txbuf, txsize, rxbuf, rxsize);
968 if (ret > 0) {
969 msg->reply = rxbuf[0] >> 4;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700970
Jani Nikulaa1ddefd2015-03-17 17:18:54 +0200971 if (ret > 1) {
972 /* Number of bytes written in a short write. */
973 ret = clamp_t(int, rxbuf[1], 0, msg->size);
974 } else {
975 /* Return payload size. */
976 ret = msg->size;
977 }
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700978 }
Jani Nikula9d1a1032014-03-14 16:51:15 +0200979 break;
980
981 case DP_AUX_NATIVE_READ:
982 case DP_AUX_I2C_READ:
Jani Nikulaa6c8aff02014-04-07 12:37:25 +0300983 txsize = msg->size ? HEADER_SIZE : BARE_ADDRESS_SIZE;
Jani Nikula9d1a1032014-03-14 16:51:15 +0200984 rxsize = msg->size + 1;
985
986 if (WARN_ON(rxsize > 20))
987 return -E2BIG;
988
989 ret = intel_dp_aux_ch(intel_dp, txbuf, txsize, rxbuf, rxsize);
990 if (ret > 0) {
991 msg->reply = rxbuf[0] >> 4;
992 /*
993 * Assume happy day, and copy the data. The caller is
994 * expected to check msg->reply before touching it.
995 *
996 * Return payload size.
997 */
998 ret--;
999 memcpy(msg->buffer, rxbuf + 1, ret);
1000 }
1001 break;
1002
1003 default:
1004 ret = -EINVAL;
1005 break;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001006 }
Jani Nikulaf51a44b2014-02-11 11:52:05 +02001007
Jani Nikula9d1a1032014-03-14 16:51:15 +02001008 return ret;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001009}
1010
Jani Nikula9d1a1032014-03-14 16:51:15 +02001011static void
1012intel_dp_aux_init(struct intel_dp *intel_dp, struct intel_connector *connector)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001013{
Jani Nikula9d1a1032014-03-14 16:51:15 +02001014 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Rodrigo Vivi500ea702015-08-07 17:01:16 -07001015 struct drm_i915_private *dev_priv = dev->dev_private;
Jani Nikula33ad6622014-03-14 16:51:16 +02001016 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
1017 enum port port = intel_dig_port->port;
Rodrigo Vivi500ea702015-08-07 17:01:16 -07001018 struct ddi_vbt_port_info *info = &dev_priv->vbt.ddi_port_info[port];
Jani Nikula0b998362014-03-14 16:51:17 +02001019 const char *name = NULL;
Rodrigo Vivi500ea702015-08-07 17:01:16 -07001020 uint32_t porte_aux_ctl_reg = DPA_AUX_CH_CTL;
Dave Airlieab2c0672009-12-04 10:55:24 +10001021 int ret;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001022
Rodrigo Vivi500ea702015-08-07 17:01:16 -07001023 /* On SKL we don't have Aux for port E so we rely on VBT to set
1024 * a proper alternate aux channel.
1025 */
Rodrigo Vivief11bdb2015-10-28 04:16:45 -07001026 if ((IS_SKYLAKE(dev) || IS_KABYLAKE(dev)) && port == PORT_E) {
Rodrigo Vivi500ea702015-08-07 17:01:16 -07001027 switch (info->alternate_aux_channel) {
1028 case DP_AUX_B:
1029 porte_aux_ctl_reg = DPB_AUX_CH_CTL;
1030 break;
1031 case DP_AUX_C:
1032 porte_aux_ctl_reg = DPC_AUX_CH_CTL;
1033 break;
1034 case DP_AUX_D:
1035 porte_aux_ctl_reg = DPD_AUX_CH_CTL;
1036 break;
1037 case DP_AUX_A:
1038 default:
1039 porte_aux_ctl_reg = DPA_AUX_CH_CTL;
1040 }
1041 }
1042
Jani Nikula33ad6622014-03-14 16:51:16 +02001043 switch (port) {
1044 case PORT_A:
1045 intel_dp->aux_ch_ctl_reg = DPA_AUX_CH_CTL;
Jani Nikula0b998362014-03-14 16:51:17 +02001046 name = "DPDDC-A";
Dave Airlieab2c0672009-12-04 10:55:24 +10001047 break;
Jani Nikula33ad6622014-03-14 16:51:16 +02001048 case PORT_B:
1049 intel_dp->aux_ch_ctl_reg = PCH_DPB_AUX_CH_CTL;
Jani Nikula0b998362014-03-14 16:51:17 +02001050 name = "DPDDC-B";
Jani Nikula33ad6622014-03-14 16:51:16 +02001051 break;
1052 case PORT_C:
1053 intel_dp->aux_ch_ctl_reg = PCH_DPC_AUX_CH_CTL;
Jani Nikula0b998362014-03-14 16:51:17 +02001054 name = "DPDDC-C";
Jani Nikula33ad6622014-03-14 16:51:16 +02001055 break;
1056 case PORT_D:
1057 intel_dp->aux_ch_ctl_reg = PCH_DPD_AUX_CH_CTL;
Jani Nikula0b998362014-03-14 16:51:17 +02001058 name = "DPDDC-D";
Dave Airlieab2c0672009-12-04 10:55:24 +10001059 break;
Rodrigo Vivi500ea702015-08-07 17:01:16 -07001060 case PORT_E:
1061 intel_dp->aux_ch_ctl_reg = porte_aux_ctl_reg;
1062 name = "DPDDC-E";
1063 break;
Dave Airlieab2c0672009-12-04 10:55:24 +10001064 default:
Jani Nikula33ad6622014-03-14 16:51:16 +02001065 BUG();
Dave Airlieab2c0672009-12-04 10:55:24 +10001066 }
1067
Damien Lespiau1b1aad72013-12-03 13:56:29 +00001068 /*
1069 * The AUX_CTL register is usually DP_CTL + 0x10.
1070 *
1071 * On Haswell and Broadwell though:
1072 * - Both port A DDI_BUF_CTL and DDI_AUX_CTL are on the CPU
1073 * - Port B/C/D AUX channels are on the PCH, DDI_BUF_CTL on the CPU
1074 *
1075 * Skylake moves AUX_CTL back next to DDI_BUF_CTL, on the CPU.
1076 */
Rodrigo Vivi500ea702015-08-07 17:01:16 -07001077 if (!IS_HASWELL(dev) && !IS_BROADWELL(dev) && port != PORT_E)
Jani Nikula33ad6622014-03-14 16:51:16 +02001078 intel_dp->aux_ch_ctl_reg = intel_dp->output_reg + 0x10;
David Flynn8316f332010-12-08 16:10:21 +00001079
Jani Nikula0b998362014-03-14 16:51:17 +02001080 intel_dp->aux.name = name;
Jani Nikula9d1a1032014-03-14 16:51:15 +02001081 intel_dp->aux.dev = dev->dev;
1082 intel_dp->aux.transfer = intel_dp_aux_transfer;
David Flynn8316f332010-12-08 16:10:21 +00001083
Jani Nikula0b998362014-03-14 16:51:17 +02001084 DRM_DEBUG_KMS("registering %s bus for %s\n", name,
1085 connector->base.kdev->kobj.name);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001086
Dave Airlie4f71d0c2014-06-04 16:02:28 +10001087 ret = drm_dp_aux_register(&intel_dp->aux);
Jani Nikula0b998362014-03-14 16:51:17 +02001088 if (ret < 0) {
Dave Airlie4f71d0c2014-06-04 16:02:28 +10001089 DRM_ERROR("drm_dp_aux_register() for %s failed (%d)\n",
Jani Nikula0b998362014-03-14 16:51:17 +02001090 name, ret);
1091 return;
Dave Airlieab2c0672009-12-04 10:55:24 +10001092 }
David Flynn8316f332010-12-08 16:10:21 +00001093
Jani Nikula0b998362014-03-14 16:51:17 +02001094 ret = sysfs_create_link(&connector->base.kdev->kobj,
1095 &intel_dp->aux.ddc.dev.kobj,
1096 intel_dp->aux.ddc.dev.kobj.name);
1097 if (ret < 0) {
1098 DRM_ERROR("sysfs_create_link() for %s failed (%d)\n", name, ret);
Dave Airlie4f71d0c2014-06-04 16:02:28 +10001099 drm_dp_aux_unregister(&intel_dp->aux);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001100 }
1101}
1102
Imre Deak80f65de2014-02-11 17:12:49 +02001103static void
1104intel_dp_connector_unregister(struct intel_connector *intel_connector)
1105{
1106 struct intel_dp *intel_dp = intel_attached_dp(&intel_connector->base);
1107
Dave Airlie0e32b392014-05-02 14:02:48 +10001108 if (!intel_connector->mst_port)
1109 sysfs_remove_link(&intel_connector->base.kdev->kobj,
1110 intel_dp->aux.ddc.dev.kobj.name);
Imre Deak80f65de2014-02-11 17:12:49 +02001111 intel_connector_unregister(intel_connector);
1112}
1113
Daniel Vetterc6bb3532013-04-19 11:14:33 +02001114static void
Ville Syrjälä840b32b2015-08-11 20:21:46 +03001115skl_edp_set_pll_config(struct intel_crtc_state *pipe_config)
Damien Lespiau5416d872014-11-14 17:24:33 +00001116{
1117 u32 ctrl1;
1118
Ander Conselvan de Oliveiradd3cd742015-05-15 13:34:29 +03001119 memset(&pipe_config->dpll_hw_state, 0,
1120 sizeof(pipe_config->dpll_hw_state));
1121
Damien Lespiau5416d872014-11-14 17:24:33 +00001122 pipe_config->ddi_pll_sel = SKL_DPLL0;
1123 pipe_config->dpll_hw_state.cfgcr1 = 0;
1124 pipe_config->dpll_hw_state.cfgcr2 = 0;
1125
1126 ctrl1 = DPLL_CTRL1_OVERRIDE(SKL_DPLL0);
Ville Syrjälä840b32b2015-08-11 20:21:46 +03001127 switch (pipe_config->port_clock / 2) {
Sonika Jindalc3346ef2015-02-21 11:12:13 +05301128 case 81000:
Damien Lespiau71cd8422015-04-30 16:39:17 +01001129 ctrl1 |= DPLL_CTRL1_LINK_RATE(DPLL_CTRL1_LINK_RATE_810,
Damien Lespiau5416d872014-11-14 17:24:33 +00001130 SKL_DPLL0);
1131 break;
Sonika Jindalc3346ef2015-02-21 11:12:13 +05301132 case 135000:
Damien Lespiau71cd8422015-04-30 16:39:17 +01001133 ctrl1 |= DPLL_CTRL1_LINK_RATE(DPLL_CTRL1_LINK_RATE_1350,
Damien Lespiau5416d872014-11-14 17:24:33 +00001134 SKL_DPLL0);
1135 break;
Sonika Jindalc3346ef2015-02-21 11:12:13 +05301136 case 270000:
Damien Lespiau71cd8422015-04-30 16:39:17 +01001137 ctrl1 |= DPLL_CTRL1_LINK_RATE(DPLL_CTRL1_LINK_RATE_2700,
Damien Lespiau5416d872014-11-14 17:24:33 +00001138 SKL_DPLL0);
1139 break;
Sonika Jindalc3346ef2015-02-21 11:12:13 +05301140 case 162000:
Damien Lespiau71cd8422015-04-30 16:39:17 +01001141 ctrl1 |= DPLL_CTRL1_LINK_RATE(DPLL_CTRL1_LINK_RATE_1620,
Sonika Jindalc3346ef2015-02-21 11:12:13 +05301142 SKL_DPLL0);
1143 break;
1144 /* TBD: For DP link rates 2.16 GHz and 4.32 GHz, VCO is 8640 which
1145 results in CDCLK change. Need to handle the change of CDCLK by
1146 disabling pipes and re-enabling them */
1147 case 108000:
Damien Lespiau71cd8422015-04-30 16:39:17 +01001148 ctrl1 |= DPLL_CTRL1_LINK_RATE(DPLL_CTRL1_LINK_RATE_1080,
Sonika Jindalc3346ef2015-02-21 11:12:13 +05301149 SKL_DPLL0);
1150 break;
1151 case 216000:
Damien Lespiau71cd8422015-04-30 16:39:17 +01001152 ctrl1 |= DPLL_CTRL1_LINK_RATE(DPLL_CTRL1_LINK_RATE_2160,
Sonika Jindalc3346ef2015-02-21 11:12:13 +05301153 SKL_DPLL0);
1154 break;
1155
Damien Lespiau5416d872014-11-14 17:24:33 +00001156 }
1157 pipe_config->dpll_hw_state.ctrl1 = ctrl1;
1158}
1159
Ander Conselvan de Oliveira6fa2d192015-08-31 11:23:28 +03001160void
Ville Syrjälä840b32b2015-08-11 20:21:46 +03001161hsw_dp_set_ddi_pll_sel(struct intel_crtc_state *pipe_config)
Daniel Vetter0e503382014-07-04 11:26:04 -03001162{
Ander Conselvan de Oliveiraee46f3c72015-06-30 16:10:38 +03001163 memset(&pipe_config->dpll_hw_state, 0,
1164 sizeof(pipe_config->dpll_hw_state));
1165
Ville Syrjälä840b32b2015-08-11 20:21:46 +03001166 switch (pipe_config->port_clock / 2) {
1167 case 81000:
Daniel Vetter0e503382014-07-04 11:26:04 -03001168 pipe_config->ddi_pll_sel = PORT_CLK_SEL_LCPLL_810;
1169 break;
Ville Syrjälä840b32b2015-08-11 20:21:46 +03001170 case 135000:
Daniel Vetter0e503382014-07-04 11:26:04 -03001171 pipe_config->ddi_pll_sel = PORT_CLK_SEL_LCPLL_1350;
1172 break;
Ville Syrjälä840b32b2015-08-11 20:21:46 +03001173 case 270000:
Daniel Vetter0e503382014-07-04 11:26:04 -03001174 pipe_config->ddi_pll_sel = PORT_CLK_SEL_LCPLL_2700;
1175 break;
1176 }
1177}
1178
Sonika Jindalfc0f8e22015-03-05 10:03:58 +05301179static int
Ville Syrjälä12f6a2e2015-03-12 17:10:30 +02001180intel_dp_sink_rates(struct intel_dp *intel_dp, const int **sink_rates)
Sonika Jindalfc0f8e22015-03-05 10:03:58 +05301181{
Ville Syrjälä94ca7192015-03-13 19:40:31 +02001182 if (intel_dp->num_sink_rates) {
1183 *sink_rates = intel_dp->sink_rates;
1184 return intel_dp->num_sink_rates;
Sonika Jindalfc0f8e22015-03-05 10:03:58 +05301185 }
Ville Syrjälä12f6a2e2015-03-12 17:10:30 +02001186
1187 *sink_rates = default_rates;
1188
1189 return (intel_dp_max_link_bw(intel_dp) >> 3) + 1;
Sonika Jindalfc0f8e22015-03-05 10:03:58 +05301190}
1191
Ander Conselvan de Oliveirae588fa12015-10-23 13:01:50 +03001192bool intel_dp_source_supports_hbr2(struct intel_dp *intel_dp)
Thulasimani,Sivakumared63baa2015-08-18 15:30:37 +05301193{
Ander Conselvan de Oliveirae588fa12015-10-23 13:01:50 +03001194 struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
1195 struct drm_device *dev = dig_port->base.base.dev;
1196
Thulasimani,Sivakumared63baa2015-08-18 15:30:37 +05301197 /* WaDisableHBR2:skl */
Jani Nikulae87a0052015-10-20 15:22:02 +03001198 if (IS_SKL_REVID(dev, 0, SKL_REVID_B0))
Thulasimani,Sivakumared63baa2015-08-18 15:30:37 +05301199 return false;
1200
1201 if ((IS_HASWELL(dev) && !IS_HSW_ULX(dev)) || IS_BROADWELL(dev) ||
1202 (INTEL_INFO(dev)->gen >= 9))
1203 return true;
1204 else
1205 return false;
1206}
1207
Sonika Jindala8f3ef62015-03-05 10:02:30 +05301208static int
Ander Conselvan de Oliveirae588fa12015-10-23 13:01:50 +03001209intel_dp_source_rates(struct intel_dp *intel_dp, const int **source_rates)
Sonika Jindala8f3ef62015-03-05 10:02:30 +05301210{
Ander Conselvan de Oliveirae588fa12015-10-23 13:01:50 +03001211 struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
1212 struct drm_device *dev = dig_port->base.base.dev;
Thulasimani,Sivakumaraf7080f2015-08-18 11:07:59 +05301213 int size;
1214
Sonika Jindal64987fc2015-05-26 17:50:13 +05301215 if (IS_BROXTON(dev)) {
1216 *source_rates = bxt_rates;
Thulasimani,Sivakumaraf7080f2015-08-18 11:07:59 +05301217 size = ARRAY_SIZE(bxt_rates);
Rodrigo Vivief11bdb2015-10-28 04:16:45 -07001218 } else if (IS_SKYLAKE(dev) || IS_KABYLAKE(dev)) {
Sonika Jindal637a9c62015-05-07 09:52:08 +05301219 *source_rates = skl_rates;
Thulasimani,Sivakumaraf7080f2015-08-18 11:07:59 +05301220 size = ARRAY_SIZE(skl_rates);
1221 } else {
1222 *source_rates = default_rates;
1223 size = ARRAY_SIZE(default_rates);
Sonika Jindala8f3ef62015-03-05 10:02:30 +05301224 }
Ville Syrjälä636280b2015-03-12 17:10:29 +02001225
Thulasimani,Sivakumared63baa2015-08-18 15:30:37 +05301226 /* This depends on the fact that 5.4 is last value in the array */
Ander Conselvan de Oliveirae588fa12015-10-23 13:01:50 +03001227 if (!intel_dp_source_supports_hbr2(intel_dp))
Thulasimani,Sivakumaraf7080f2015-08-18 11:07:59 +05301228 size--;
Ville Syrjälä636280b2015-03-12 17:10:29 +02001229
Thulasimani,Sivakumaraf7080f2015-08-18 11:07:59 +05301230 return size;
Sonika Jindala8f3ef62015-03-05 10:02:30 +05301231}
1232
Daniel Vetter0e503382014-07-04 11:26:04 -03001233static void
Daniel Vetterc6bb3532013-04-19 11:14:33 +02001234intel_dp_set_clock(struct intel_encoder *encoder,
Ville Syrjälä840b32b2015-08-11 20:21:46 +03001235 struct intel_crtc_state *pipe_config)
Daniel Vetterc6bb3532013-04-19 11:14:33 +02001236{
1237 struct drm_device *dev = encoder->base.dev;
Chon Ming Lee9dd4ffd2013-09-04 01:30:37 +08001238 const struct dp_link_dpll *divisor = NULL;
1239 int i, count = 0;
Daniel Vetterc6bb3532013-04-19 11:14:33 +02001240
1241 if (IS_G4X(dev)) {
Chon Ming Lee9dd4ffd2013-09-04 01:30:37 +08001242 divisor = gen4_dpll;
1243 count = ARRAY_SIZE(gen4_dpll);
Daniel Vetterc6bb3532013-04-19 11:14:33 +02001244 } else if (HAS_PCH_SPLIT(dev)) {
Chon Ming Lee9dd4ffd2013-09-04 01:30:37 +08001245 divisor = pch_dpll;
1246 count = ARRAY_SIZE(pch_dpll);
Chon Ming Leeef9348c2014-04-09 13:28:18 +03001247 } else if (IS_CHERRYVIEW(dev)) {
1248 divisor = chv_dpll;
1249 count = ARRAY_SIZE(chv_dpll);
Daniel Vetterc6bb3532013-04-19 11:14:33 +02001250 } else if (IS_VALLEYVIEW(dev)) {
Chon Ming Lee65ce4bf2013-09-04 01:30:38 +08001251 divisor = vlv_dpll;
1252 count = ARRAY_SIZE(vlv_dpll);
Daniel Vetterc6bb3532013-04-19 11:14:33 +02001253 }
Chon Ming Lee9dd4ffd2013-09-04 01:30:37 +08001254
1255 if (divisor && count) {
1256 for (i = 0; i < count; i++) {
Ville Syrjälä840b32b2015-08-11 20:21:46 +03001257 if (pipe_config->port_clock == divisor[i].clock) {
Chon Ming Lee9dd4ffd2013-09-04 01:30:37 +08001258 pipe_config->dpll = divisor[i].dpll;
1259 pipe_config->clock_set = true;
1260 break;
1261 }
1262 }
Daniel Vetterc6bb3532013-04-19 11:14:33 +02001263 }
1264}
1265
Ville Syrjälä2ecae762015-03-12 17:10:33 +02001266static int intersect_rates(const int *source_rates, int source_len,
1267 const int *sink_rates, int sink_len,
Ville Syrjälä94ca7192015-03-13 19:40:31 +02001268 int *common_rates)
Sonika Jindala8f3ef62015-03-05 10:02:30 +05301269{
1270 int i = 0, j = 0, k = 0;
1271
Sonika Jindala8f3ef62015-03-05 10:02:30 +05301272 while (i < source_len && j < sink_len) {
1273 if (source_rates[i] == sink_rates[j]) {
Ville Syrjäläe6bda3e2015-03-12 17:10:37 +02001274 if (WARN_ON(k >= DP_MAX_SUPPORTED_RATES))
1275 return k;
Ville Syrjälä94ca7192015-03-13 19:40:31 +02001276 common_rates[k] = source_rates[i];
Sonika Jindala8f3ef62015-03-05 10:02:30 +05301277 ++k;
1278 ++i;
1279 ++j;
1280 } else if (source_rates[i] < sink_rates[j]) {
1281 ++i;
1282 } else {
1283 ++j;
1284 }
1285 }
1286 return k;
1287}
1288
Ville Syrjälä94ca7192015-03-13 19:40:31 +02001289static int intel_dp_common_rates(struct intel_dp *intel_dp,
1290 int *common_rates)
Ville Syrjälä2ecae762015-03-12 17:10:33 +02001291{
Ville Syrjälä2ecae762015-03-12 17:10:33 +02001292 const int *source_rates, *sink_rates;
1293 int source_len, sink_len;
1294
1295 sink_len = intel_dp_sink_rates(intel_dp, &sink_rates);
Ander Conselvan de Oliveirae588fa12015-10-23 13:01:50 +03001296 source_len = intel_dp_source_rates(intel_dp, &source_rates);
Ville Syrjälä2ecae762015-03-12 17:10:33 +02001297
1298 return intersect_rates(source_rates, source_len,
1299 sink_rates, sink_len,
Ville Syrjälä94ca7192015-03-13 19:40:31 +02001300 common_rates);
Ville Syrjälä2ecae762015-03-12 17:10:33 +02001301}
1302
Ville Syrjälä0336400e2015-03-12 17:10:39 +02001303static void snprintf_int_array(char *str, size_t len,
1304 const int *array, int nelem)
1305{
1306 int i;
1307
1308 str[0] = '\0';
1309
1310 for (i = 0; i < nelem; i++) {
Jani Nikulab2f505b2015-05-18 16:01:45 +03001311 int r = snprintf(str, len, "%s%d", i ? ", " : "", array[i]);
Ville Syrjälä0336400e2015-03-12 17:10:39 +02001312 if (r >= len)
1313 return;
1314 str += r;
1315 len -= r;
1316 }
1317}
1318
1319static void intel_dp_print_rates(struct intel_dp *intel_dp)
1320{
Ville Syrjälä0336400e2015-03-12 17:10:39 +02001321 const int *source_rates, *sink_rates;
Ville Syrjälä94ca7192015-03-13 19:40:31 +02001322 int source_len, sink_len, common_len;
1323 int common_rates[DP_MAX_SUPPORTED_RATES];
Ville Syrjälä0336400e2015-03-12 17:10:39 +02001324 char str[128]; /* FIXME: too big for stack? */
1325
1326 if ((drm_debug & DRM_UT_KMS) == 0)
1327 return;
1328
Ander Conselvan de Oliveirae588fa12015-10-23 13:01:50 +03001329 source_len = intel_dp_source_rates(intel_dp, &source_rates);
Ville Syrjälä0336400e2015-03-12 17:10:39 +02001330 snprintf_int_array(str, sizeof(str), source_rates, source_len);
1331 DRM_DEBUG_KMS("source rates: %s\n", str);
1332
1333 sink_len = intel_dp_sink_rates(intel_dp, &sink_rates);
1334 snprintf_int_array(str, sizeof(str), sink_rates, sink_len);
1335 DRM_DEBUG_KMS("sink rates: %s\n", str);
1336
Ville Syrjälä94ca7192015-03-13 19:40:31 +02001337 common_len = intel_dp_common_rates(intel_dp, common_rates);
1338 snprintf_int_array(str, sizeof(str), common_rates, common_len);
1339 DRM_DEBUG_KMS("common rates: %s\n", str);
Ville Syrjälä0336400e2015-03-12 17:10:39 +02001340}
1341
Ville Syrjäläf4896f12015-03-12 17:10:27 +02001342static int rate_to_index(int find, const int *rates)
Sonika Jindala8f3ef62015-03-05 10:02:30 +05301343{
1344 int i = 0;
1345
1346 for (i = 0; i < DP_MAX_SUPPORTED_RATES; ++i)
1347 if (find == rates[i])
1348 break;
1349
1350 return i;
1351}
1352
Ville Syrjälä50fec212015-03-12 17:10:34 +02001353int
1354intel_dp_max_link_rate(struct intel_dp *intel_dp)
1355{
1356 int rates[DP_MAX_SUPPORTED_RATES] = {};
1357 int len;
1358
Ville Syrjälä94ca7192015-03-13 19:40:31 +02001359 len = intel_dp_common_rates(intel_dp, rates);
Ville Syrjälä50fec212015-03-12 17:10:34 +02001360 if (WARN_ON(len <= 0))
1361 return 162000;
1362
1363 return rates[rate_to_index(0, rates) - 1];
1364}
1365
Ville Syrjäläed4e9c12015-03-12 17:10:36 +02001366int intel_dp_rate_select(struct intel_dp *intel_dp, int rate)
1367{
Ville Syrjälä94ca7192015-03-13 19:40:31 +02001368 return rate_to_index(rate, intel_dp->sink_rates);
Ville Syrjäläed4e9c12015-03-12 17:10:36 +02001369}
1370
Ander Conselvan de Oliveira94223d02015-10-23 13:01:48 +03001371void intel_dp_compute_rate(struct intel_dp *intel_dp, int port_clock,
1372 uint8_t *link_bw, uint8_t *rate_select)
Ville Syrjälä04a60f92015-07-06 15:10:06 +03001373{
1374 if (intel_dp->num_sink_rates) {
1375 *link_bw = 0;
1376 *rate_select =
1377 intel_dp_rate_select(intel_dp, port_clock);
1378 } else {
1379 *link_bw = drm_dp_link_rate_to_bw_code(port_clock);
1380 *rate_select = 0;
1381 }
1382}
1383
Paulo Zanoni00c09d72012-10-26 19:05:52 -02001384bool
Daniel Vetter5bfe2ac2013-03-27 00:44:55 +01001385intel_dp_compute_config(struct intel_encoder *encoder,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02001386 struct intel_crtc_state *pipe_config)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001387{
Daniel Vetter5bfe2ac2013-03-27 00:44:55 +01001388 struct drm_device *dev = encoder->base.dev;
Daniel Vetter36008362013-03-27 00:44:59 +01001389 struct drm_i915_private *dev_priv = dev->dev_private;
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02001390 struct drm_display_mode *adjusted_mode = &pipe_config->base.adjusted_mode;
Daniel Vetter5bfe2ac2013-03-27 00:44:55 +01001391 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
Imre Deakbc7d38a2013-05-16 14:40:36 +03001392 enum port port = dp_to_dig_port(intel_dp)->port;
Ander Conselvan de Oliveira84556d52015-03-20 16:18:10 +02001393 struct intel_crtc *intel_crtc = to_intel_crtc(pipe_config->base.crtc);
Jani Nikuladd06f902012-10-19 14:51:50 +03001394 struct intel_connector *intel_connector = intel_dp->attached_connector;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001395 int lane_count, clock;
Jani Nikula56071a22014-05-06 14:56:52 +03001396 int min_lane_count = 1;
Paulo Zanonieeb63242014-05-06 14:56:50 +03001397 int max_lane_count = intel_dp_max_lane_count(intel_dp);
Todd Previte06ea66b2014-01-20 10:19:39 -07001398 /* Conveniently, the link BW constants become indices with a shift...*/
Jani Nikula56071a22014-05-06 14:56:52 +03001399 int min_clock = 0;
Sonika Jindala8f3ef62015-03-05 10:02:30 +05301400 int max_clock;
Daniel Vetter083f9562012-04-20 20:23:49 +02001401 int bpp, mode_rate;
Daniel Vetterff9a6752013-06-01 17:16:21 +02001402 int link_avail, link_clock;
Ville Syrjälä94ca7192015-03-13 19:40:31 +02001403 int common_rates[DP_MAX_SUPPORTED_RATES] = {};
1404 int common_len;
Ville Syrjälä04a60f92015-07-06 15:10:06 +03001405 uint8_t link_bw, rate_select;
Sonika Jindala8f3ef62015-03-05 10:02:30 +05301406
Ville Syrjälä94ca7192015-03-13 19:40:31 +02001407 common_len = intel_dp_common_rates(intel_dp, common_rates);
Sonika Jindala8f3ef62015-03-05 10:02:30 +05301408
1409 /* No common link rates between source and sink */
Ville Syrjälä94ca7192015-03-13 19:40:31 +02001410 WARN_ON(common_len <= 0);
Sonika Jindala8f3ef62015-03-05 10:02:30 +05301411
Ville Syrjälä94ca7192015-03-13 19:40:31 +02001412 max_clock = common_len - 1;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001413
Imre Deakbc7d38a2013-05-16 14:40:36 +03001414 if (HAS_PCH_SPLIT(dev) && !HAS_DDI(dev) && port != PORT_A)
Daniel Vetter5bfe2ac2013-03-27 00:44:55 +01001415 pipe_config->has_pch_encoder = true;
1416
Daniel Vetter03afc4a2013-04-02 23:42:31 +02001417 pipe_config->has_dp_encoder = true;
Vandana Kannanf769cd22014-08-05 07:51:22 -07001418 pipe_config->has_drrs = false;
Jani Nikula9fcb1702015-05-05 16:32:12 +03001419 pipe_config->has_audio = intel_dp->has_audio && port != PORT_A;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001420
Jani Nikuladd06f902012-10-19 14:51:50 +03001421 if (is_edp(intel_dp) && intel_connector->panel.fixed_mode) {
1422 intel_fixed_panel_mode(intel_connector->panel.fixed_mode,
1423 adjusted_mode);
Chandra Kondurua1b22782015-04-07 15:28:45 -07001424
1425 if (INTEL_INFO(dev)->gen >= 9) {
1426 int ret;
Maarten Lankhorste435d6e2015-07-13 16:30:15 +02001427 ret = skl_update_scaler_crtc(pipe_config);
Chandra Kondurua1b22782015-04-07 15:28:45 -07001428 if (ret)
1429 return ret;
1430 }
1431
Matt Roperb56676272015-11-04 09:05:27 -08001432 if (HAS_GMCH_DISPLAY(dev))
Jesse Barnes2dd24552013-04-25 12:55:01 -07001433 intel_gmch_panel_fitting(intel_crtc, pipe_config,
1434 intel_connector->panel.fitting_mode);
1435 else
Jesse Barnesb074cec2013-04-25 12:55:02 -07001436 intel_pch_panel_fitting(intel_crtc, pipe_config,
1437 intel_connector->panel.fitting_mode);
Zhao Yakui0d3a1be2010-07-19 09:43:13 +01001438 }
1439
Daniel Vettercb1793c2012-06-04 18:39:21 +02001440 if (adjusted_mode->flags & DRM_MODE_FLAG_DBLCLK)
Daniel Vetter0af78a22012-05-23 11:30:55 +02001441 return false;
1442
Daniel Vetter083f9562012-04-20 20:23:49 +02001443 DRM_DEBUG_KMS("DP link computation with max lane count %i "
Sonika Jindala8f3ef62015-03-05 10:02:30 +05301444 "max bw %d pixel clock %iKHz\n",
Ville Syrjälä94ca7192015-03-13 19:40:31 +02001445 max_lane_count, common_rates[max_clock],
Damien Lespiau241bfc32013-09-25 16:45:37 +01001446 adjusted_mode->crtc_clock);
Daniel Vetter083f9562012-04-20 20:23:49 +02001447
Daniel Vetter36008362013-03-27 00:44:59 +01001448 /* Walk through all bpp values. Luckily they're all nicely spaced with 2
1449 * bpc in between. */
Daniel Vetter3e7ca982013-06-01 19:45:56 +02001450 bpp = pipe_config->pipe_bpp;
Jani Nikula56071a22014-05-06 14:56:52 +03001451 if (is_edp(intel_dp)) {
Thulasimani,Sivakumar22ce5622015-07-31 11:05:27 +05301452
1453 /* Get bpp from vbt only for panels that dont have bpp in edid */
1454 if (intel_connector->base.display_info.bpc == 0 &&
1455 (dev_priv->vbt.edp_bpp && dev_priv->vbt.edp_bpp < bpp)) {
Jani Nikula56071a22014-05-06 14:56:52 +03001456 DRM_DEBUG_KMS("clamping bpp for eDP panel to BIOS-provided %i\n",
1457 dev_priv->vbt.edp_bpp);
1458 bpp = dev_priv->vbt.edp_bpp;
1459 }
1460
Jani Nikula344c5bb2014-09-09 11:25:13 +03001461 /*
1462 * Use the maximum clock and number of lanes the eDP panel
1463 * advertizes being capable of. The panels are generally
1464 * designed to support only a single clock and lane
1465 * configuration, and typically these values correspond to the
1466 * native resolution of the panel.
1467 */
1468 min_lane_count = max_lane_count;
1469 min_clock = max_clock;
Imre Deak79842112013-07-18 17:44:13 +03001470 }
Daniel Vetter657445f2013-05-04 10:09:18 +02001471
Daniel Vetter36008362013-03-27 00:44:59 +01001472 for (; bpp >= 6*3; bpp -= 2*3) {
Damien Lespiau241bfc32013-09-25 16:45:37 +01001473 mode_rate = intel_dp_link_required(adjusted_mode->crtc_clock,
1474 bpp);
Daniel Vetterc4867932012-04-10 10:42:36 +02001475
Dave Airliec6930992014-07-14 11:04:39 +10001476 for (clock = min_clock; clock <= max_clock; clock++) {
Sonika Jindala8f3ef62015-03-05 10:02:30 +05301477 for (lane_count = min_lane_count;
1478 lane_count <= max_lane_count;
1479 lane_count <<= 1) {
1480
Ville Syrjälä94ca7192015-03-13 19:40:31 +02001481 link_clock = common_rates[clock];
Daniel Vetter36008362013-03-27 00:44:59 +01001482 link_avail = intel_dp_max_data_rate(link_clock,
1483 lane_count);
Ville Syrjälä3685a8f2013-01-17 16:31:28 +02001484
Daniel Vetter36008362013-03-27 00:44:59 +01001485 if (mode_rate <= link_avail) {
1486 goto found;
1487 }
1488 }
1489 }
1490 }
1491
1492 return false;
1493
1494found:
Ville Syrjälä55bc60d2013-01-17 16:31:29 +02001495 if (intel_dp->color_range_auto) {
1496 /*
1497 * See:
1498 * CEA-861-E - 5.1 Default Encoding Parameters
1499 * VESA DisplayPort Ver.1.2a - 5.1.1.1 Video Colorimetry
1500 */
Ville Syrjälä0f2a2a72015-07-06 15:10:00 +03001501 pipe_config->limited_color_range =
1502 bpp != 18 && drm_match_cea_mode(adjusted_mode) > 1;
1503 } else {
1504 pipe_config->limited_color_range =
1505 intel_dp->limited_color_range;
Ville Syrjälä55bc60d2013-01-17 16:31:29 +02001506 }
1507
Ville Syrjälä90a6b7b2015-07-06 16:39:15 +03001508 pipe_config->lane_count = lane_count;
Sonika Jindala8f3ef62015-03-05 10:02:30 +05301509
Daniel Vetter657445f2013-05-04 10:09:18 +02001510 pipe_config->pipe_bpp = bpp;
Ville Syrjälä94ca7192015-03-13 19:40:31 +02001511 pipe_config->port_clock = common_rates[clock];
Daniel Vetterc4867932012-04-10 10:42:36 +02001512
Ville Syrjälä04a60f92015-07-06 15:10:06 +03001513 intel_dp_compute_rate(intel_dp, pipe_config->port_clock,
1514 &link_bw, &rate_select);
1515
1516 DRM_DEBUG_KMS("DP link bw %02x rate select %02x lane count %d clock %d bpp %d\n",
1517 link_bw, rate_select, pipe_config->lane_count,
Daniel Vetterff9a6752013-06-01 17:16:21 +02001518 pipe_config->port_clock, bpp);
Daniel Vetter36008362013-03-27 00:44:59 +01001519 DRM_DEBUG_KMS("DP link bw required %i available %i\n",
1520 mode_rate, link_avail);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001521
Daniel Vetter03afc4a2013-04-02 23:42:31 +02001522 intel_link_compute_m_n(bpp, lane_count,
Damien Lespiau241bfc32013-09-25 16:45:37 +01001523 adjusted_mode->crtc_clock,
1524 pipe_config->port_clock,
Daniel Vetter03afc4a2013-04-02 23:42:31 +02001525 &pipe_config->dp_m_n);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001526
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05301527 if (intel_connector->panel.downclock_mode != NULL &&
Vandana Kannan96178ee2015-01-10 02:25:56 +05301528 dev_priv->drrs.type == SEAMLESS_DRRS_SUPPORT) {
Vandana Kannanf769cd22014-08-05 07:51:22 -07001529 pipe_config->has_drrs = true;
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05301530 intel_link_compute_m_n(bpp, lane_count,
1531 intel_connector->panel.downclock_mode->clock,
1532 pipe_config->port_clock,
1533 &pipe_config->dp_m2_n2);
1534 }
1535
Rodrigo Vivief11bdb2015-10-28 04:16:45 -07001536 if ((IS_SKYLAKE(dev) || IS_KABYLAKE(dev)) && is_edp(intel_dp))
Ville Syrjälä840b32b2015-08-11 20:21:46 +03001537 skl_edp_set_pll_config(pipe_config);
Satheeshakrishna M977bb382014-08-22 09:49:12 +05301538 else if (IS_BROXTON(dev))
1539 /* handled in ddi */;
Damien Lespiau5416d872014-11-14 17:24:33 +00001540 else if (IS_HASWELL(dev) || IS_BROADWELL(dev))
Ville Syrjälä840b32b2015-08-11 20:21:46 +03001541 hsw_dp_set_ddi_pll_sel(pipe_config);
Daniel Vetter0e503382014-07-04 11:26:04 -03001542 else
Ville Syrjälä840b32b2015-08-11 20:21:46 +03001543 intel_dp_set_clock(encoder, pipe_config);
Daniel Vetterc6bb3532013-04-19 11:14:33 +02001544
Daniel Vetter36008362013-03-27 00:44:59 +01001545 return true;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001546}
1547
Daniel Vetter7c62a162013-06-01 17:16:20 +02001548static void ironlake_set_pll_cpu_edp(struct intel_dp *intel_dp)
Daniel Vetterea9b6002012-11-29 15:59:31 +01001549{
Daniel Vetter7c62a162013-06-01 17:16:20 +02001550 struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
1551 struct intel_crtc *crtc = to_intel_crtc(dig_port->base.base.crtc);
1552 struct drm_device *dev = crtc->base.dev;
Daniel Vetterea9b6002012-11-29 15:59:31 +01001553 struct drm_i915_private *dev_priv = dev->dev_private;
1554 u32 dpa_ctl;
1555
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02001556 DRM_DEBUG_KMS("eDP PLL enable for clock %d\n",
1557 crtc->config->port_clock);
Daniel Vetterea9b6002012-11-29 15:59:31 +01001558 dpa_ctl = I915_READ(DP_A);
1559 dpa_ctl &= ~DP_PLL_FREQ_MASK;
1560
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02001561 if (crtc->config->port_clock == 162000) {
Daniel Vetter1ce17032012-11-29 15:59:32 +01001562 /* For a long time we've carried around a ILK-DevA w/a for the
1563 * 160MHz clock. If we're really unlucky, it's still required.
1564 */
1565 DRM_DEBUG_KMS("160MHz cpu eDP clock, might need ilk devA w/a\n");
Daniel Vetterea9b6002012-11-29 15:59:31 +01001566 dpa_ctl |= DP_PLL_FREQ_160MHZ;
Daniel Vetter7c62a162013-06-01 17:16:20 +02001567 intel_dp->DP |= DP_PLL_FREQ_160MHZ;
Daniel Vetterea9b6002012-11-29 15:59:31 +01001568 } else {
1569 dpa_ctl |= DP_PLL_FREQ_270MHZ;
Daniel Vetter7c62a162013-06-01 17:16:20 +02001570 intel_dp->DP |= DP_PLL_FREQ_270MHZ;
Daniel Vetterea9b6002012-11-29 15:59:31 +01001571 }
Daniel Vetter1ce17032012-11-29 15:59:32 +01001572
Daniel Vetterea9b6002012-11-29 15:59:31 +01001573 I915_WRITE(DP_A, dpa_ctl);
1574
1575 POSTING_READ(DP_A);
1576 udelay(500);
1577}
1578
Ville Syrjälä901c2da2015-08-17 18:05:12 +03001579void intel_dp_set_link_params(struct intel_dp *intel_dp,
1580 const struct intel_crtc_state *pipe_config)
1581{
1582 intel_dp->link_rate = pipe_config->port_clock;
1583 intel_dp->lane_count = pipe_config->lane_count;
1584}
1585
Daniel Vetter8ac33ed2014-04-24 23:54:54 +02001586static void intel_dp_prepare(struct intel_encoder *encoder)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001587{
Daniel Vetterb934223d2013-07-21 21:37:05 +02001588 struct drm_device *dev = encoder->base.dev;
Keith Packard417e8222011-11-01 19:54:11 -07001589 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetterb934223d2013-07-21 21:37:05 +02001590 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
Imre Deakbc7d38a2013-05-16 14:40:36 +03001591 enum port port = dp_to_dig_port(intel_dp)->port;
Daniel Vetterb934223d2013-07-21 21:37:05 +02001592 struct intel_crtc *crtc = to_intel_crtc(encoder->base.crtc);
Ville Syrjälä7c5f93b2015-09-08 13:40:49 +03001593 const struct drm_display_mode *adjusted_mode = &crtc->config->base.adjusted_mode;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001594
Ville Syrjälä901c2da2015-08-17 18:05:12 +03001595 intel_dp_set_link_params(intel_dp, crtc->config);
1596
Keith Packard417e8222011-11-01 19:54:11 -07001597 /*
Keith Packard1a2eb462011-11-16 16:26:07 -08001598 * There are four kinds of DP registers:
Keith Packard417e8222011-11-01 19:54:11 -07001599 *
1600 * IBX PCH
Keith Packard1a2eb462011-11-16 16:26:07 -08001601 * SNB CPU
1602 * IVB CPU
Keith Packard417e8222011-11-01 19:54:11 -07001603 * CPT PCH
1604 *
1605 * IBX PCH and CPU are the same for almost everything,
1606 * except that the CPU DP PLL is configured in this
1607 * register
1608 *
1609 * CPT PCH is quite different, having many bits moved
1610 * to the TRANS_DP_CTL register instead. That
1611 * configuration happens (oddly) in ironlake_pch_enable
1612 */
Adam Jackson9c9e7922010-04-05 17:57:59 -04001613
Keith Packard417e8222011-11-01 19:54:11 -07001614 /* Preserve the BIOS-computed detected bit. This is
1615 * supposed to be read-only.
1616 */
1617 intel_dp->DP = I915_READ(intel_dp->output_reg) & DP_DETECTED;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001618
Keith Packard417e8222011-11-01 19:54:11 -07001619 /* Handle DP bits in common between all three register formats */
Keith Packard417e8222011-11-01 19:54:11 -07001620 intel_dp->DP |= DP_VOLTAGE_0_4 | DP_PRE_EMPHASIS_0;
Ville Syrjälä90a6b7b2015-07-06 16:39:15 +03001621 intel_dp->DP |= DP_PORT_WIDTH(crtc->config->lane_count);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001622
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02001623 if (crtc->config->has_audio)
Chris Wilsonea5b2132010-08-04 13:50:23 +01001624 intel_dp->DP |= DP_AUDIO_OUTPUT_ENABLE;
Paulo Zanoni247d89f2012-10-15 15:51:33 -03001625
Keith Packard417e8222011-11-01 19:54:11 -07001626 /* Split out the IBX/CPU vs CPT settings */
Zhenyu Wang32f9d652009-07-24 01:00:32 +08001627
Ville Syrjälä39e5fa82015-05-05 17:17:29 +03001628 if (IS_GEN7(dev) && port == PORT_A) {
Keith Packard1a2eb462011-11-16 16:26:07 -08001629 if (adjusted_mode->flags & DRM_MODE_FLAG_PHSYNC)
1630 intel_dp->DP |= DP_SYNC_HS_HIGH;
1631 if (adjusted_mode->flags & DRM_MODE_FLAG_PVSYNC)
1632 intel_dp->DP |= DP_SYNC_VS_HIGH;
1633 intel_dp->DP |= DP_LINK_TRAIN_OFF_CPT;
1634
Jani Nikula6aba5b62013-10-04 15:08:10 +03001635 if (drm_dp_enhanced_frame_cap(intel_dp->dpcd))
Keith Packard1a2eb462011-11-16 16:26:07 -08001636 intel_dp->DP |= DP_ENHANCED_FRAMING;
1637
Daniel Vetter7c62a162013-06-01 17:16:20 +02001638 intel_dp->DP |= crtc->pipe << 29;
Ville Syrjälä39e5fa82015-05-05 17:17:29 +03001639 } else if (HAS_PCH_CPT(dev) && port != PORT_A) {
Ville Syrjäläe3ef4472015-05-05 17:17:31 +03001640 u32 trans_dp;
1641
Ville Syrjälä39e5fa82015-05-05 17:17:29 +03001642 intel_dp->DP |= DP_LINK_TRAIN_OFF_CPT;
Ville Syrjäläe3ef4472015-05-05 17:17:31 +03001643
1644 trans_dp = I915_READ(TRANS_DP_CTL(crtc->pipe));
1645 if (drm_dp_enhanced_frame_cap(intel_dp->dpcd))
1646 trans_dp |= TRANS_DP_ENH_FRAMING;
1647 else
1648 trans_dp &= ~TRANS_DP_ENH_FRAMING;
1649 I915_WRITE(TRANS_DP_CTL(crtc->pipe), trans_dp);
Ville Syrjälä39e5fa82015-05-05 17:17:29 +03001650 } else {
Ville Syrjälä0f2a2a72015-07-06 15:10:00 +03001651 if (!HAS_PCH_SPLIT(dev) && !IS_VALLEYVIEW(dev) &&
1652 crtc->config->limited_color_range)
1653 intel_dp->DP |= DP_COLOR_RANGE_16_235;
Keith Packard417e8222011-11-01 19:54:11 -07001654
1655 if (adjusted_mode->flags & DRM_MODE_FLAG_PHSYNC)
1656 intel_dp->DP |= DP_SYNC_HS_HIGH;
1657 if (adjusted_mode->flags & DRM_MODE_FLAG_PVSYNC)
1658 intel_dp->DP |= DP_SYNC_VS_HIGH;
1659 intel_dp->DP |= DP_LINK_TRAIN_OFF;
1660
Jani Nikula6aba5b62013-10-04 15:08:10 +03001661 if (drm_dp_enhanced_frame_cap(intel_dp->dpcd))
Keith Packard417e8222011-11-01 19:54:11 -07001662 intel_dp->DP |= DP_ENHANCED_FRAMING;
1663
Ville Syrjälä39e5fa82015-05-05 17:17:29 +03001664 if (IS_CHERRYVIEW(dev))
Chon Ming Lee44f37d12014-04-09 13:28:21 +03001665 intel_dp->DP |= DP_PIPE_SELECT_CHV(crtc->pipe);
Ville Syrjälä39e5fa82015-05-05 17:17:29 +03001666 else if (crtc->pipe == PIPE_B)
1667 intel_dp->DP |= DP_PIPEB_SELECT;
Zhenyu Wang32f9d652009-07-24 01:00:32 +08001668 }
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001669}
1670
Paulo Zanoniffd6749d2013-12-19 14:29:42 -02001671#define IDLE_ON_MASK (PP_ON | PP_SEQUENCE_MASK | 0 | PP_SEQUENCE_STATE_MASK)
1672#define IDLE_ON_VALUE (PP_ON | PP_SEQUENCE_NONE | 0 | PP_SEQUENCE_STATE_ON_IDLE)
Keith Packard99ea7122011-11-01 19:57:50 -07001673
Paulo Zanoni1a5ef5b2013-12-19 14:29:43 -02001674#define IDLE_OFF_MASK (PP_ON | PP_SEQUENCE_MASK | 0 | 0)
1675#define IDLE_OFF_VALUE (0 | PP_SEQUENCE_NONE | 0 | 0)
Keith Packard99ea7122011-11-01 19:57:50 -07001676
Paulo Zanoniffd6749d2013-12-19 14:29:42 -02001677#define IDLE_CYCLE_MASK (PP_ON | PP_SEQUENCE_MASK | PP_CYCLE_DELAY_ACTIVE | PP_SEQUENCE_STATE_MASK)
1678#define IDLE_CYCLE_VALUE (0 | PP_SEQUENCE_NONE | 0 | PP_SEQUENCE_STATE_OFF_IDLE)
Keith Packard99ea7122011-11-01 19:57:50 -07001679
Daniel Vetter4be73782014-01-17 14:39:48 +01001680static void wait_panel_status(struct intel_dp *intel_dp,
Keith Packard99ea7122011-11-01 19:57:50 -07001681 u32 mask,
1682 u32 value)
1683{
Paulo Zanoni30add222012-10-26 19:05:45 -02001684 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Keith Packard99ea7122011-11-01 19:57:50 -07001685 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes453c5422013-03-28 09:55:41 -07001686 u32 pp_stat_reg, pp_ctrl_reg;
1687
Ville Syrjäläe39b9992014-09-04 14:53:14 +03001688 lockdep_assert_held(&dev_priv->pps_mutex);
1689
Jani Nikulabf13e812013-09-06 07:40:05 +03001690 pp_stat_reg = _pp_stat_reg(intel_dp);
1691 pp_ctrl_reg = _pp_ctrl_reg(intel_dp);
Keith Packard99ea7122011-11-01 19:57:50 -07001692
1693 DRM_DEBUG_KMS("mask %08x value %08x status %08x control %08x\n",
Jesse Barnes453c5422013-03-28 09:55:41 -07001694 mask, value,
1695 I915_READ(pp_stat_reg),
1696 I915_READ(pp_ctrl_reg));
Keith Packard99ea7122011-11-01 19:57:50 -07001697
Jesse Barnes453c5422013-03-28 09:55:41 -07001698 if (_wait_for((I915_READ(pp_stat_reg) & mask) == value, 5000, 10)) {
Keith Packard99ea7122011-11-01 19:57:50 -07001699 DRM_ERROR("Panel status timeout: status %08x control %08x\n",
Jesse Barnes453c5422013-03-28 09:55:41 -07001700 I915_READ(pp_stat_reg),
1701 I915_READ(pp_ctrl_reg));
Keith Packard99ea7122011-11-01 19:57:50 -07001702 }
Chris Wilson54c136d2013-12-02 09:57:16 +00001703
1704 DRM_DEBUG_KMS("Wait complete\n");
Keith Packard99ea7122011-11-01 19:57:50 -07001705}
1706
Daniel Vetter4be73782014-01-17 14:39:48 +01001707static void wait_panel_on(struct intel_dp *intel_dp)
Keith Packard99ea7122011-11-01 19:57:50 -07001708{
1709 DRM_DEBUG_KMS("Wait for panel power on\n");
Daniel Vetter4be73782014-01-17 14:39:48 +01001710 wait_panel_status(intel_dp, IDLE_ON_MASK, IDLE_ON_VALUE);
Keith Packard99ea7122011-11-01 19:57:50 -07001711}
1712
Daniel Vetter4be73782014-01-17 14:39:48 +01001713static void wait_panel_off(struct intel_dp *intel_dp)
Keith Packardbd943152011-09-18 23:09:52 -07001714{
Keith Packardbd943152011-09-18 23:09:52 -07001715 DRM_DEBUG_KMS("Wait for panel power off time\n");
Daniel Vetter4be73782014-01-17 14:39:48 +01001716 wait_panel_status(intel_dp, IDLE_OFF_MASK, IDLE_OFF_VALUE);
Keith Packardbd943152011-09-18 23:09:52 -07001717}
Keith Packardbd943152011-09-18 23:09:52 -07001718
Daniel Vetter4be73782014-01-17 14:39:48 +01001719static void wait_panel_power_cycle(struct intel_dp *intel_dp)
Keith Packard99ea7122011-11-01 19:57:50 -07001720{
1721 DRM_DEBUG_KMS("Wait for panel power cycle\n");
Paulo Zanonidce56b32013-12-19 14:29:40 -02001722
1723 /* When we disable the VDD override bit last we have to do the manual
1724 * wait. */
1725 wait_remaining_ms_from_jiffies(intel_dp->last_power_cycle,
1726 intel_dp->panel_power_cycle_delay);
1727
Daniel Vetter4be73782014-01-17 14:39:48 +01001728 wait_panel_status(intel_dp, IDLE_CYCLE_MASK, IDLE_CYCLE_VALUE);
Keith Packard99ea7122011-11-01 19:57:50 -07001729}
Keith Packardbd943152011-09-18 23:09:52 -07001730
Daniel Vetter4be73782014-01-17 14:39:48 +01001731static void wait_backlight_on(struct intel_dp *intel_dp)
Paulo Zanonidce56b32013-12-19 14:29:40 -02001732{
1733 wait_remaining_ms_from_jiffies(intel_dp->last_power_on,
1734 intel_dp->backlight_on_delay);
1735}
1736
Daniel Vetter4be73782014-01-17 14:39:48 +01001737static void edp_wait_backlight_off(struct intel_dp *intel_dp)
Paulo Zanonidce56b32013-12-19 14:29:40 -02001738{
1739 wait_remaining_ms_from_jiffies(intel_dp->last_backlight_off,
1740 intel_dp->backlight_off_delay);
1741}
Keith Packard99ea7122011-11-01 19:57:50 -07001742
Keith Packard832dd3c2011-11-01 19:34:06 -07001743/* Read the current pp_control value, unlocking the register if it
1744 * is locked
1745 */
1746
Jesse Barnes453c5422013-03-28 09:55:41 -07001747static u32 ironlake_get_pp_control(struct intel_dp *intel_dp)
Keith Packard832dd3c2011-11-01 19:34:06 -07001748{
Jesse Barnes453c5422013-03-28 09:55:41 -07001749 struct drm_device *dev = intel_dp_to_dev(intel_dp);
1750 struct drm_i915_private *dev_priv = dev->dev_private;
1751 u32 control;
Jesse Barnes453c5422013-03-28 09:55:41 -07001752
Ville Syrjäläe39b9992014-09-04 14:53:14 +03001753 lockdep_assert_held(&dev_priv->pps_mutex);
1754
Jani Nikulabf13e812013-09-06 07:40:05 +03001755 control = I915_READ(_pp_ctrl_reg(intel_dp));
Vandana Kannanb0a08be2015-06-18 11:00:55 +05301756 if (!IS_BROXTON(dev)) {
1757 control &= ~PANEL_UNLOCK_MASK;
1758 control |= PANEL_UNLOCK_REGS;
1759 }
Keith Packard832dd3c2011-11-01 19:34:06 -07001760 return control;
Keith Packardbd943152011-09-18 23:09:52 -07001761}
1762
Ville Syrjälä951468f2014-09-04 14:55:31 +03001763/*
1764 * Must be paired with edp_panel_vdd_off().
1765 * Must hold pps_mutex around the whole on/off sequence.
1766 * Can be nested with intel_edp_panel_vdd_{on,off}() calls.
1767 */
Ville Syrjälä1e0560e2014-08-19 13:24:25 +03001768static bool edp_panel_vdd_on(struct intel_dp *intel_dp)
Jesse Barnes5d613502011-01-24 17:10:54 -08001769{
Paulo Zanoni30add222012-10-26 19:05:45 -02001770 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Imre Deak4e6e1a52014-03-27 17:45:11 +02001771 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
1772 struct intel_encoder *intel_encoder = &intel_dig_port->base;
Jesse Barnes5d613502011-01-24 17:10:54 -08001773 struct drm_i915_private *dev_priv = dev->dev_private;
Imre Deak4e6e1a52014-03-27 17:45:11 +02001774 enum intel_display_power_domain power_domain;
Jesse Barnes5d613502011-01-24 17:10:54 -08001775 u32 pp;
Jesse Barnes453c5422013-03-28 09:55:41 -07001776 u32 pp_stat_reg, pp_ctrl_reg;
Jani Nikulaadddaaf2014-03-14 16:51:13 +02001777 bool need_to_disable = !intel_dp->want_panel_vdd;
Jesse Barnes5d613502011-01-24 17:10:54 -08001778
Ville Syrjäläe39b9992014-09-04 14:53:14 +03001779 lockdep_assert_held(&dev_priv->pps_mutex);
1780
Keith Packard97af61f572011-09-28 16:23:51 -07001781 if (!is_edp(intel_dp))
Jani Nikulaadddaaf2014-03-14 16:51:13 +02001782 return false;
Keith Packardbd943152011-09-18 23:09:52 -07001783
Egbert Eich2c623c12014-11-25 12:54:57 +01001784 cancel_delayed_work(&intel_dp->panel_vdd_work);
Keith Packardbd943152011-09-18 23:09:52 -07001785 intel_dp->want_panel_vdd = true;
Keith Packard99ea7122011-11-01 19:57:50 -07001786
Daniel Vetter4be73782014-01-17 14:39:48 +01001787 if (edp_have_panel_vdd(intel_dp))
Jani Nikulaadddaaf2014-03-14 16:51:13 +02001788 return need_to_disable;
Paulo Zanonib0665d52013-10-30 19:50:27 -02001789
Imre Deak4e6e1a52014-03-27 17:45:11 +02001790 power_domain = intel_display_port_power_domain(intel_encoder);
1791 intel_display_power_get(dev_priv, power_domain);
Paulo Zanonie9cb81a2013-11-21 13:47:23 -02001792
Ville Syrjälä3936fcf2014-10-16 21:30:02 +03001793 DRM_DEBUG_KMS("Turning eDP port %c VDD on\n",
1794 port_name(intel_dig_port->port));
Keith Packardbd943152011-09-18 23:09:52 -07001795
Daniel Vetter4be73782014-01-17 14:39:48 +01001796 if (!edp_have_panel_power(intel_dp))
1797 wait_panel_power_cycle(intel_dp);
Keith Packard99ea7122011-11-01 19:57:50 -07001798
Jesse Barnes453c5422013-03-28 09:55:41 -07001799 pp = ironlake_get_pp_control(intel_dp);
Jesse Barnes5d613502011-01-24 17:10:54 -08001800 pp |= EDP_FORCE_VDD;
Keith Packardebf33b12011-09-29 15:53:27 -07001801
Jani Nikulabf13e812013-09-06 07:40:05 +03001802 pp_stat_reg = _pp_stat_reg(intel_dp);
1803 pp_ctrl_reg = _pp_ctrl_reg(intel_dp);
Jesse Barnes453c5422013-03-28 09:55:41 -07001804
1805 I915_WRITE(pp_ctrl_reg, pp);
1806 POSTING_READ(pp_ctrl_reg);
1807 DRM_DEBUG_KMS("PP_STATUS: 0x%08x PP_CONTROL: 0x%08x\n",
1808 I915_READ(pp_stat_reg), I915_READ(pp_ctrl_reg));
Keith Packardebf33b12011-09-29 15:53:27 -07001809 /*
1810 * If the panel wasn't on, delay before accessing aux channel
1811 */
Daniel Vetter4be73782014-01-17 14:39:48 +01001812 if (!edp_have_panel_power(intel_dp)) {
Ville Syrjälä3936fcf2014-10-16 21:30:02 +03001813 DRM_DEBUG_KMS("eDP port %c panel power wasn't enabled\n",
1814 port_name(intel_dig_port->port));
Keith Packardf01eca22011-09-28 16:48:10 -07001815 msleep(intel_dp->panel_power_up_delay);
Keith Packardf01eca22011-09-28 16:48:10 -07001816 }
Jani Nikulaadddaaf2014-03-14 16:51:13 +02001817
1818 return need_to_disable;
1819}
1820
Ville Syrjälä951468f2014-09-04 14:55:31 +03001821/*
1822 * Must be paired with intel_edp_panel_vdd_off() or
1823 * intel_edp_panel_off().
1824 * Nested calls to these functions are not allowed since
1825 * we drop the lock. Caller must use some higher level
1826 * locking to prevent nested calls from other threads.
1827 */
Daniel Vetterb80d6c72014-03-19 15:54:37 +01001828void intel_edp_panel_vdd_on(struct intel_dp *intel_dp)
Jani Nikulaadddaaf2014-03-14 16:51:13 +02001829{
Ville Syrjäläc695b6b2014-08-18 22:16:03 +03001830 bool vdd;
Jani Nikulaadddaaf2014-03-14 16:51:13 +02001831
Ville Syrjäläc695b6b2014-08-18 22:16:03 +03001832 if (!is_edp(intel_dp))
1833 return;
1834
Ville Syrjälä773538e82014-09-04 14:54:56 +03001835 pps_lock(intel_dp);
Ville Syrjäläc695b6b2014-08-18 22:16:03 +03001836 vdd = edp_panel_vdd_on(intel_dp);
Ville Syrjälä773538e82014-09-04 14:54:56 +03001837 pps_unlock(intel_dp);
Ville Syrjäläc695b6b2014-08-18 22:16:03 +03001838
Rob Clarke2c719b2014-12-15 13:56:32 -05001839 I915_STATE_WARN(!vdd, "eDP port %c VDD already requested on\n",
Ville Syrjälä3936fcf2014-10-16 21:30:02 +03001840 port_name(dp_to_dig_port(intel_dp)->port));
Jesse Barnes5d613502011-01-24 17:10:54 -08001841}
1842
Daniel Vetter4be73782014-01-17 14:39:48 +01001843static void edp_panel_vdd_off_sync(struct intel_dp *intel_dp)
Jesse Barnes5d613502011-01-24 17:10:54 -08001844{
Paulo Zanoni30add222012-10-26 19:05:45 -02001845 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Jesse Barnes5d613502011-01-24 17:10:54 -08001846 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjäläbe2c9192014-08-18 22:16:01 +03001847 struct intel_digital_port *intel_dig_port =
1848 dp_to_dig_port(intel_dp);
1849 struct intel_encoder *intel_encoder = &intel_dig_port->base;
1850 enum intel_display_power_domain power_domain;
Jesse Barnes5d613502011-01-24 17:10:54 -08001851 u32 pp;
Jesse Barnes453c5422013-03-28 09:55:41 -07001852 u32 pp_stat_reg, pp_ctrl_reg;
Jesse Barnes5d613502011-01-24 17:10:54 -08001853
Ville Syrjäläe39b9992014-09-04 14:53:14 +03001854 lockdep_assert_held(&dev_priv->pps_mutex);
Daniel Vettera0e99e62012-12-02 01:05:46 +01001855
Ville Syrjälä15e899a2014-08-18 22:16:02 +03001856 WARN_ON(intel_dp->want_panel_vdd);
Imre Deak4e6e1a52014-03-27 17:45:11 +02001857
Ville Syrjälä15e899a2014-08-18 22:16:02 +03001858 if (!edp_have_panel_vdd(intel_dp))
Ville Syrjäläbe2c9192014-08-18 22:16:01 +03001859 return;
Paulo Zanonib0665d52013-10-30 19:50:27 -02001860
Ville Syrjälä3936fcf2014-10-16 21:30:02 +03001861 DRM_DEBUG_KMS("Turning eDP port %c VDD off\n",
1862 port_name(intel_dig_port->port));
Jesse Barnes453c5422013-03-28 09:55:41 -07001863
Ville Syrjäläbe2c9192014-08-18 22:16:01 +03001864 pp = ironlake_get_pp_control(intel_dp);
1865 pp &= ~EDP_FORCE_VDD;
Jesse Barnes453c5422013-03-28 09:55:41 -07001866
Ville Syrjäläbe2c9192014-08-18 22:16:01 +03001867 pp_ctrl_reg = _pp_ctrl_reg(intel_dp);
1868 pp_stat_reg = _pp_stat_reg(intel_dp);
Jesse Barnes5d613502011-01-24 17:10:54 -08001869
Ville Syrjäläbe2c9192014-08-18 22:16:01 +03001870 I915_WRITE(pp_ctrl_reg, pp);
1871 POSTING_READ(pp_ctrl_reg);
Paulo Zanoni90791a52013-12-06 17:32:42 -02001872
Ville Syrjäläbe2c9192014-08-18 22:16:01 +03001873 /* Make sure sequencer is idle before allowing subsequent activity */
1874 DRM_DEBUG_KMS("PP_STATUS: 0x%08x PP_CONTROL: 0x%08x\n",
1875 I915_READ(pp_stat_reg), I915_READ(pp_ctrl_reg));
Paulo Zanonie9cb81a2013-11-21 13:47:23 -02001876
Ville Syrjäläbe2c9192014-08-18 22:16:01 +03001877 if ((pp & POWER_TARGET_ON) == 0)
1878 intel_dp->last_power_cycle = jiffies;
Paulo Zanonie9cb81a2013-11-21 13:47:23 -02001879
Ville Syrjäläbe2c9192014-08-18 22:16:01 +03001880 power_domain = intel_display_port_power_domain(intel_encoder);
1881 intel_display_power_put(dev_priv, power_domain);
Keith Packardbd943152011-09-18 23:09:52 -07001882}
1883
Daniel Vetter4be73782014-01-17 14:39:48 +01001884static void edp_panel_vdd_work(struct work_struct *__work)
Keith Packardbd943152011-09-18 23:09:52 -07001885{
1886 struct intel_dp *intel_dp = container_of(to_delayed_work(__work),
1887 struct intel_dp, panel_vdd_work);
Keith Packardbd943152011-09-18 23:09:52 -07001888
Ville Syrjälä773538e82014-09-04 14:54:56 +03001889 pps_lock(intel_dp);
Ville Syrjälä15e899a2014-08-18 22:16:02 +03001890 if (!intel_dp->want_panel_vdd)
1891 edp_panel_vdd_off_sync(intel_dp);
Ville Syrjälä773538e82014-09-04 14:54:56 +03001892 pps_unlock(intel_dp);
Keith Packardbd943152011-09-18 23:09:52 -07001893}
1894
Imre Deakaba86892014-07-30 15:57:31 +03001895static void edp_panel_vdd_schedule_off(struct intel_dp *intel_dp)
1896{
1897 unsigned long delay;
1898
1899 /*
1900 * Queue the timer to fire a long time from now (relative to the power
1901 * down delay) to keep the panel power up across a sequence of
1902 * operations.
1903 */
1904 delay = msecs_to_jiffies(intel_dp->panel_power_cycle_delay * 5);
1905 schedule_delayed_work(&intel_dp->panel_vdd_work, delay);
1906}
1907
Ville Syrjälä951468f2014-09-04 14:55:31 +03001908/*
1909 * Must be paired with edp_panel_vdd_on().
1910 * Must hold pps_mutex around the whole on/off sequence.
1911 * Can be nested with intel_edp_panel_vdd_{on,off}() calls.
1912 */
Daniel Vetter4be73782014-01-17 14:39:48 +01001913static void edp_panel_vdd_off(struct intel_dp *intel_dp, bool sync)
Keith Packardbd943152011-09-18 23:09:52 -07001914{
Ville Syrjäläe39b9992014-09-04 14:53:14 +03001915 struct drm_i915_private *dev_priv =
1916 intel_dp_to_dev(intel_dp)->dev_private;
1917
1918 lockdep_assert_held(&dev_priv->pps_mutex);
1919
Keith Packard97af61f572011-09-28 16:23:51 -07001920 if (!is_edp(intel_dp))
1921 return;
Jesse Barnes5d613502011-01-24 17:10:54 -08001922
Rob Clarke2c719b2014-12-15 13:56:32 -05001923 I915_STATE_WARN(!intel_dp->want_panel_vdd, "eDP port %c VDD not forced on",
Ville Syrjälä3936fcf2014-10-16 21:30:02 +03001924 port_name(dp_to_dig_port(intel_dp)->port));
Keith Packardf2e8b182011-11-01 20:01:35 -07001925
Keith Packardbd943152011-09-18 23:09:52 -07001926 intel_dp->want_panel_vdd = false;
1927
Imre Deakaba86892014-07-30 15:57:31 +03001928 if (sync)
Daniel Vetter4be73782014-01-17 14:39:48 +01001929 edp_panel_vdd_off_sync(intel_dp);
Imre Deakaba86892014-07-30 15:57:31 +03001930 else
1931 edp_panel_vdd_schedule_off(intel_dp);
Jesse Barnes5d613502011-01-24 17:10:54 -08001932}
1933
Ville Syrjälä9f0fb5b2014-10-16 21:27:32 +03001934static void edp_panel_on(struct intel_dp *intel_dp)
Jesse Barnes9934c132010-07-22 13:18:19 -07001935{
Paulo Zanoni30add222012-10-26 19:05:45 -02001936 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Jesse Barnes9934c132010-07-22 13:18:19 -07001937 struct drm_i915_private *dev_priv = dev->dev_private;
Keith Packard99ea7122011-11-01 19:57:50 -07001938 u32 pp;
Jesse Barnes453c5422013-03-28 09:55:41 -07001939 u32 pp_ctrl_reg;
Jesse Barnes9934c132010-07-22 13:18:19 -07001940
Ville Syrjälä9f0fb5b2014-10-16 21:27:32 +03001941 lockdep_assert_held(&dev_priv->pps_mutex);
1942
Keith Packard97af61f572011-09-28 16:23:51 -07001943 if (!is_edp(intel_dp))
Keith Packardbd943152011-09-18 23:09:52 -07001944 return;
Keith Packard99ea7122011-11-01 19:57:50 -07001945
Ville Syrjälä3936fcf2014-10-16 21:30:02 +03001946 DRM_DEBUG_KMS("Turn eDP port %c panel power on\n",
1947 port_name(dp_to_dig_port(intel_dp)->port));
Keith Packard99ea7122011-11-01 19:57:50 -07001948
Ville Syrjäläe7a89ac2014-10-16 21:30:07 +03001949 if (WARN(edp_have_panel_power(intel_dp),
1950 "eDP port %c panel power already on\n",
1951 port_name(dp_to_dig_port(intel_dp)->port)))
Ville Syrjälä9f0fb5b2014-10-16 21:27:32 +03001952 return;
Jesse Barnes9934c132010-07-22 13:18:19 -07001953
Daniel Vetter4be73782014-01-17 14:39:48 +01001954 wait_panel_power_cycle(intel_dp);
Jesse Barnes37c6c9b2010-08-11 10:04:43 -07001955
Jani Nikulabf13e812013-09-06 07:40:05 +03001956 pp_ctrl_reg = _pp_ctrl_reg(intel_dp);
Jesse Barnes453c5422013-03-28 09:55:41 -07001957 pp = ironlake_get_pp_control(intel_dp);
Keith Packard05ce1a42011-09-29 16:33:01 -07001958 if (IS_GEN5(dev)) {
1959 /* ILK workaround: disable reset around power sequence */
1960 pp &= ~PANEL_POWER_RESET;
Jani Nikulabf13e812013-09-06 07:40:05 +03001961 I915_WRITE(pp_ctrl_reg, pp);
1962 POSTING_READ(pp_ctrl_reg);
Keith Packard05ce1a42011-09-29 16:33:01 -07001963 }
Jesse Barnes37c6c9b2010-08-11 10:04:43 -07001964
Keith Packard1c0ae802011-09-19 13:59:29 -07001965 pp |= POWER_TARGET_ON;
Keith Packard99ea7122011-11-01 19:57:50 -07001966 if (!IS_GEN5(dev))
1967 pp |= PANEL_POWER_RESET;
1968
Jesse Barnes453c5422013-03-28 09:55:41 -07001969 I915_WRITE(pp_ctrl_reg, pp);
1970 POSTING_READ(pp_ctrl_reg);
Jesse Barnes9934c132010-07-22 13:18:19 -07001971
Daniel Vetter4be73782014-01-17 14:39:48 +01001972 wait_panel_on(intel_dp);
Paulo Zanonidce56b32013-12-19 14:29:40 -02001973 intel_dp->last_power_on = jiffies;
Jesse Barnes9934c132010-07-22 13:18:19 -07001974
Keith Packard05ce1a42011-09-29 16:33:01 -07001975 if (IS_GEN5(dev)) {
1976 pp |= PANEL_POWER_RESET; /* restore panel reset bit */
Jani Nikulabf13e812013-09-06 07:40:05 +03001977 I915_WRITE(pp_ctrl_reg, pp);
1978 POSTING_READ(pp_ctrl_reg);
Keith Packard05ce1a42011-09-29 16:33:01 -07001979 }
Ville Syrjälä9f0fb5b2014-10-16 21:27:32 +03001980}
Ville Syrjäläe39b9992014-09-04 14:53:14 +03001981
Ville Syrjälä9f0fb5b2014-10-16 21:27:32 +03001982void intel_edp_panel_on(struct intel_dp *intel_dp)
1983{
1984 if (!is_edp(intel_dp))
1985 return;
1986
1987 pps_lock(intel_dp);
1988 edp_panel_on(intel_dp);
Ville Syrjälä773538e82014-09-04 14:54:56 +03001989 pps_unlock(intel_dp);
Jesse Barnes9934c132010-07-22 13:18:19 -07001990}
1991
Ville Syrjälä9f0fb5b2014-10-16 21:27:32 +03001992
1993static void edp_panel_off(struct intel_dp *intel_dp)
Jesse Barnes9934c132010-07-22 13:18:19 -07001994{
Imre Deak4e6e1a52014-03-27 17:45:11 +02001995 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
1996 struct intel_encoder *intel_encoder = &intel_dig_port->base;
Paulo Zanoni30add222012-10-26 19:05:45 -02001997 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Jesse Barnes9934c132010-07-22 13:18:19 -07001998 struct drm_i915_private *dev_priv = dev->dev_private;
Imre Deak4e6e1a52014-03-27 17:45:11 +02001999 enum intel_display_power_domain power_domain;
Keith Packard99ea7122011-11-01 19:57:50 -07002000 u32 pp;
Jesse Barnes453c5422013-03-28 09:55:41 -07002001 u32 pp_ctrl_reg;
Jesse Barnes9934c132010-07-22 13:18:19 -07002002
Ville Syrjälä9f0fb5b2014-10-16 21:27:32 +03002003 lockdep_assert_held(&dev_priv->pps_mutex);
2004
Keith Packard97af61f572011-09-28 16:23:51 -07002005 if (!is_edp(intel_dp))
2006 return;
Jesse Barnes37c6c9b2010-08-11 10:04:43 -07002007
Ville Syrjälä3936fcf2014-10-16 21:30:02 +03002008 DRM_DEBUG_KMS("Turn eDP port %c panel power off\n",
2009 port_name(dp_to_dig_port(intel_dp)->port));
Jesse Barnes37c6c9b2010-08-11 10:04:43 -07002010
Ville Syrjälä3936fcf2014-10-16 21:30:02 +03002011 WARN(!intel_dp->want_panel_vdd, "Need eDP port %c VDD to turn off panel\n",
2012 port_name(dp_to_dig_port(intel_dp)->port));
Jani Nikula24f3e092014-03-17 16:43:36 +02002013
Jesse Barnes453c5422013-03-28 09:55:41 -07002014 pp = ironlake_get_pp_control(intel_dp);
Daniel Vetter35a38552012-08-12 22:17:14 +02002015 /* We need to switch off panel power _and_ force vdd, for otherwise some
2016 * panels get very unhappy and cease to work. */
Patrik Jakobssonb3064152014-03-04 00:42:44 +01002017 pp &= ~(POWER_TARGET_ON | PANEL_POWER_RESET | EDP_FORCE_VDD |
2018 EDP_BLC_ENABLE);
Jesse Barnes453c5422013-03-28 09:55:41 -07002019
Jani Nikulabf13e812013-09-06 07:40:05 +03002020 pp_ctrl_reg = _pp_ctrl_reg(intel_dp);
Jesse Barnes453c5422013-03-28 09:55:41 -07002021
Paulo Zanoni849e39f2014-03-07 20:05:20 -03002022 intel_dp->want_panel_vdd = false;
2023
Jesse Barnes453c5422013-03-28 09:55:41 -07002024 I915_WRITE(pp_ctrl_reg, pp);
2025 POSTING_READ(pp_ctrl_reg);
Jesse Barnes9934c132010-07-22 13:18:19 -07002026
Paulo Zanonidce56b32013-12-19 14:29:40 -02002027 intel_dp->last_power_cycle = jiffies;
Daniel Vetter4be73782014-01-17 14:39:48 +01002028 wait_panel_off(intel_dp);
Paulo Zanoni849e39f2014-03-07 20:05:20 -03002029
2030 /* We got a reference when we enabled the VDD. */
Imre Deak4e6e1a52014-03-27 17:45:11 +02002031 power_domain = intel_display_port_power_domain(intel_encoder);
2032 intel_display_power_put(dev_priv, power_domain);
Ville Syrjälä9f0fb5b2014-10-16 21:27:32 +03002033}
Ville Syrjäläe39b9992014-09-04 14:53:14 +03002034
Ville Syrjälä9f0fb5b2014-10-16 21:27:32 +03002035void intel_edp_panel_off(struct intel_dp *intel_dp)
2036{
2037 if (!is_edp(intel_dp))
2038 return;
2039
2040 pps_lock(intel_dp);
2041 edp_panel_off(intel_dp);
Ville Syrjälä773538e82014-09-04 14:54:56 +03002042 pps_unlock(intel_dp);
Jesse Barnes9934c132010-07-22 13:18:19 -07002043}
2044
Jani Nikula1250d102014-08-12 17:11:39 +03002045/* Enable backlight in the panel power control. */
2046static void _intel_edp_backlight_on(struct intel_dp *intel_dp)
Zhenyu Wang32f9d652009-07-24 01:00:32 +08002047{
Paulo Zanonida63a9f2012-10-26 19:05:46 -02002048 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
2049 struct drm_device *dev = intel_dig_port->base.base.dev;
Zhenyu Wang32f9d652009-07-24 01:00:32 +08002050 struct drm_i915_private *dev_priv = dev->dev_private;
2051 u32 pp;
Jesse Barnes453c5422013-03-28 09:55:41 -07002052 u32 pp_ctrl_reg;
Zhenyu Wang32f9d652009-07-24 01:00:32 +08002053
Jesse Barnes01cb9ea2010-10-07 16:01:12 -07002054 /*
2055 * If we enable the backlight right away following a panel power
2056 * on, we may see slight flicker as the panel syncs with the eDP
2057 * link. So delay a bit to make sure the image is solid before
2058 * allowing it to appear.
2059 */
Daniel Vetter4be73782014-01-17 14:39:48 +01002060 wait_backlight_on(intel_dp);
Ville Syrjäläe39b9992014-09-04 14:53:14 +03002061
Ville Syrjälä773538e82014-09-04 14:54:56 +03002062 pps_lock(intel_dp);
Ville Syrjäläe39b9992014-09-04 14:53:14 +03002063
Jesse Barnes453c5422013-03-28 09:55:41 -07002064 pp = ironlake_get_pp_control(intel_dp);
Zhenyu Wang32f9d652009-07-24 01:00:32 +08002065 pp |= EDP_BLC_ENABLE;
Jesse Barnes453c5422013-03-28 09:55:41 -07002066
Jani Nikulabf13e812013-09-06 07:40:05 +03002067 pp_ctrl_reg = _pp_ctrl_reg(intel_dp);
Jesse Barnes453c5422013-03-28 09:55:41 -07002068
2069 I915_WRITE(pp_ctrl_reg, pp);
2070 POSTING_READ(pp_ctrl_reg);
Ville Syrjäläe39b9992014-09-04 14:53:14 +03002071
Ville Syrjälä773538e82014-09-04 14:54:56 +03002072 pps_unlock(intel_dp);
Zhenyu Wang32f9d652009-07-24 01:00:32 +08002073}
2074
Jani Nikula1250d102014-08-12 17:11:39 +03002075/* Enable backlight PWM and backlight PP control. */
2076void intel_edp_backlight_on(struct intel_dp *intel_dp)
2077{
2078 if (!is_edp(intel_dp))
2079 return;
2080
2081 DRM_DEBUG_KMS("\n");
2082
2083 intel_panel_enable_backlight(intel_dp->attached_connector);
2084 _intel_edp_backlight_on(intel_dp);
2085}
2086
2087/* Disable backlight in the panel power control. */
2088static void _intel_edp_backlight_off(struct intel_dp *intel_dp)
Zhenyu Wang32f9d652009-07-24 01:00:32 +08002089{
Paulo Zanoni30add222012-10-26 19:05:45 -02002090 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Zhenyu Wang32f9d652009-07-24 01:00:32 +08002091 struct drm_i915_private *dev_priv = dev->dev_private;
2092 u32 pp;
Jesse Barnes453c5422013-03-28 09:55:41 -07002093 u32 pp_ctrl_reg;
Zhenyu Wang32f9d652009-07-24 01:00:32 +08002094
Keith Packardf01eca22011-09-28 16:48:10 -07002095 if (!is_edp(intel_dp))
2096 return;
2097
Ville Syrjälä773538e82014-09-04 14:54:56 +03002098 pps_lock(intel_dp);
Ville Syrjäläe39b9992014-09-04 14:53:14 +03002099
Jesse Barnes453c5422013-03-28 09:55:41 -07002100 pp = ironlake_get_pp_control(intel_dp);
Zhenyu Wang32f9d652009-07-24 01:00:32 +08002101 pp &= ~EDP_BLC_ENABLE;
Jesse Barnes453c5422013-03-28 09:55:41 -07002102
Jani Nikulabf13e812013-09-06 07:40:05 +03002103 pp_ctrl_reg = _pp_ctrl_reg(intel_dp);
Jesse Barnes453c5422013-03-28 09:55:41 -07002104
2105 I915_WRITE(pp_ctrl_reg, pp);
2106 POSTING_READ(pp_ctrl_reg);
Jesse Barnesf7d23232014-03-31 11:13:56 -07002107
Ville Syrjälä773538e82014-09-04 14:54:56 +03002108 pps_unlock(intel_dp);
Ville Syrjäläe39b9992014-09-04 14:53:14 +03002109
Paulo Zanonidce56b32013-12-19 14:29:40 -02002110 intel_dp->last_backlight_off = jiffies;
Jesse Barnesf7d23232014-03-31 11:13:56 -07002111 edp_wait_backlight_off(intel_dp);
Jani Nikula1250d102014-08-12 17:11:39 +03002112}
Jesse Barnesf7d23232014-03-31 11:13:56 -07002113
Jani Nikula1250d102014-08-12 17:11:39 +03002114/* Disable backlight PP control and backlight PWM. */
2115void intel_edp_backlight_off(struct intel_dp *intel_dp)
2116{
2117 if (!is_edp(intel_dp))
2118 return;
2119
2120 DRM_DEBUG_KMS("\n");
2121
2122 _intel_edp_backlight_off(intel_dp);
Jesse Barnesf7d23232014-03-31 11:13:56 -07002123 intel_panel_disable_backlight(intel_dp->attached_connector);
Zhenyu Wang32f9d652009-07-24 01:00:32 +08002124}
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002125
Jani Nikula73580fb72014-08-12 17:11:41 +03002126/*
2127 * Hook for controlling the panel power control backlight through the bl_power
2128 * sysfs attribute. Take care to handle multiple calls.
2129 */
2130static void intel_edp_backlight_power(struct intel_connector *connector,
2131 bool enable)
2132{
2133 struct intel_dp *intel_dp = intel_attached_dp(&connector->base);
Ville Syrjäläe39b9992014-09-04 14:53:14 +03002134 bool is_enabled;
2135
Ville Syrjälä773538e82014-09-04 14:54:56 +03002136 pps_lock(intel_dp);
Ville Syrjäläe39b9992014-09-04 14:53:14 +03002137 is_enabled = ironlake_get_pp_control(intel_dp) & EDP_BLC_ENABLE;
Ville Syrjälä773538e82014-09-04 14:54:56 +03002138 pps_unlock(intel_dp);
Jani Nikula73580fb72014-08-12 17:11:41 +03002139
2140 if (is_enabled == enable)
2141 return;
2142
Jani Nikula23ba9372014-08-27 14:08:43 +03002143 DRM_DEBUG_KMS("panel power control backlight %s\n",
2144 enable ? "enable" : "disable");
Jani Nikula73580fb72014-08-12 17:11:41 +03002145
2146 if (enable)
2147 _intel_edp_backlight_on(intel_dp);
2148 else
2149 _intel_edp_backlight_off(intel_dp);
2150}
2151
Daniel Vetter2bd2ad62012-09-06 22:15:41 +02002152static void ironlake_edp_pll_on(struct intel_dp *intel_dp)
Jesse Barnesd240f202010-08-13 15:43:26 -07002153{
Paulo Zanonida63a9f2012-10-26 19:05:46 -02002154 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
2155 struct drm_crtc *crtc = intel_dig_port->base.base.crtc;
2156 struct drm_device *dev = crtc->dev;
Jesse Barnesd240f202010-08-13 15:43:26 -07002157 struct drm_i915_private *dev_priv = dev->dev_private;
2158 u32 dpa_ctl;
2159
Daniel Vetter2bd2ad62012-09-06 22:15:41 +02002160 assert_pipe_disabled(dev_priv,
2161 to_intel_crtc(crtc)->pipe);
2162
Jesse Barnesd240f202010-08-13 15:43:26 -07002163 DRM_DEBUG_KMS("\n");
2164 dpa_ctl = I915_READ(DP_A);
Daniel Vetter07679352012-09-06 22:15:42 +02002165 WARN(dpa_ctl & DP_PLL_ENABLE, "dp pll on, should be off\n");
2166 WARN(dpa_ctl & DP_PORT_EN, "dp port still on, should be off\n");
2167
2168 /* We don't adjust intel_dp->DP while tearing down the link, to
2169 * facilitate link retraining (e.g. after hotplug). Hence clear all
2170 * enable bits here to ensure that we don't enable too much. */
2171 intel_dp->DP &= ~(DP_PORT_EN | DP_AUDIO_OUTPUT_ENABLE);
2172 intel_dp->DP |= DP_PLL_ENABLE;
2173 I915_WRITE(DP_A, intel_dp->DP);
Jesse Barnes298b0b32010-10-07 16:01:24 -07002174 POSTING_READ(DP_A);
2175 udelay(200);
Jesse Barnesd240f202010-08-13 15:43:26 -07002176}
2177
Daniel Vetter2bd2ad62012-09-06 22:15:41 +02002178static void ironlake_edp_pll_off(struct intel_dp *intel_dp)
Jesse Barnesd240f202010-08-13 15:43:26 -07002179{
Paulo Zanonida63a9f2012-10-26 19:05:46 -02002180 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
2181 struct drm_crtc *crtc = intel_dig_port->base.base.crtc;
2182 struct drm_device *dev = crtc->dev;
Jesse Barnesd240f202010-08-13 15:43:26 -07002183 struct drm_i915_private *dev_priv = dev->dev_private;
2184 u32 dpa_ctl;
2185
Daniel Vetter2bd2ad62012-09-06 22:15:41 +02002186 assert_pipe_disabled(dev_priv,
2187 to_intel_crtc(crtc)->pipe);
2188
Jesse Barnesd240f202010-08-13 15:43:26 -07002189 dpa_ctl = I915_READ(DP_A);
Daniel Vetter07679352012-09-06 22:15:42 +02002190 WARN((dpa_ctl & DP_PLL_ENABLE) == 0,
2191 "dp pll off, should be on\n");
2192 WARN(dpa_ctl & DP_PORT_EN, "dp port still on, should be off\n");
2193
2194 /* We can't rely on the value tracked for the DP register in
2195 * intel_dp->DP because link_down must not change that (otherwise link
2196 * re-training will fail. */
Jesse Barnes298b0b32010-10-07 16:01:24 -07002197 dpa_ctl &= ~DP_PLL_ENABLE;
Jesse Barnesd240f202010-08-13 15:43:26 -07002198 I915_WRITE(DP_A, dpa_ctl);
Chris Wilson1af5fa12010-09-08 21:07:28 +01002199 POSTING_READ(DP_A);
Jesse Barnesd240f202010-08-13 15:43:26 -07002200 udelay(200);
2201}
2202
Jesse Barnesc7ad3812011-07-07 11:11:03 -07002203/* If the sink supports it, try to set the power state appropriately */
Paulo Zanonic19b0662012-10-15 15:51:41 -03002204void intel_dp_sink_dpms(struct intel_dp *intel_dp, int mode)
Jesse Barnesc7ad3812011-07-07 11:11:03 -07002205{
2206 int ret, i;
2207
2208 /* Should have a valid DPCD by this point */
2209 if (intel_dp->dpcd[DP_DPCD_REV] < 0x11)
2210 return;
2211
2212 if (mode != DRM_MODE_DPMS_ON) {
Jani Nikula9d1a1032014-03-14 16:51:15 +02002213 ret = drm_dp_dpcd_writeb(&intel_dp->aux, DP_SET_POWER,
2214 DP_SET_POWER_D3);
Jesse Barnesc7ad3812011-07-07 11:11:03 -07002215 } else {
2216 /*
2217 * When turning on, we need to retry for 1ms to give the sink
2218 * time to wake up.
2219 */
2220 for (i = 0; i < 3; i++) {
Jani Nikula9d1a1032014-03-14 16:51:15 +02002221 ret = drm_dp_dpcd_writeb(&intel_dp->aux, DP_SET_POWER,
2222 DP_SET_POWER_D0);
Jesse Barnesc7ad3812011-07-07 11:11:03 -07002223 if (ret == 1)
2224 break;
2225 msleep(1);
2226 }
2227 }
Jani Nikulaf9cac722014-09-02 16:33:52 +03002228
2229 if (ret != 1)
2230 DRM_DEBUG_KMS("failed to %s sink power state\n",
2231 mode == DRM_MODE_DPMS_ON ? "enable" : "disable");
Jesse Barnesc7ad3812011-07-07 11:11:03 -07002232}
2233
Daniel Vetter19d8fe12012-07-02 13:26:27 +02002234static bool intel_dp_get_hw_state(struct intel_encoder *encoder,
2235 enum pipe *pipe)
Jesse Barnesd240f202010-08-13 15:43:26 -07002236{
Daniel Vetter19d8fe12012-07-02 13:26:27 +02002237 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
Imre Deakbc7d38a2013-05-16 14:40:36 +03002238 enum port port = dp_to_dig_port(intel_dp)->port;
Daniel Vetter19d8fe12012-07-02 13:26:27 +02002239 struct drm_device *dev = encoder->base.dev;
2240 struct drm_i915_private *dev_priv = dev->dev_private;
Imre Deak6d129be2014-03-05 16:20:54 +02002241 enum intel_display_power_domain power_domain;
2242 u32 tmp;
2243
2244 power_domain = intel_display_port_power_domain(encoder);
Daniel Vetterf458ebb2014-09-30 10:56:39 +02002245 if (!intel_display_power_is_enabled(dev_priv, power_domain))
Imre Deak6d129be2014-03-05 16:20:54 +02002246 return false;
2247
2248 tmp = I915_READ(intel_dp->output_reg);
Jesse Barnesd240f202010-08-13 15:43:26 -07002249
Daniel Vetter19d8fe12012-07-02 13:26:27 +02002250 if (!(tmp & DP_PORT_EN))
2251 return false;
2252
Ville Syrjälä39e5fa82015-05-05 17:17:29 +03002253 if (IS_GEN7(dev) && port == PORT_A) {
Daniel Vetter19d8fe12012-07-02 13:26:27 +02002254 *pipe = PORT_TO_PIPE_CPT(tmp);
Ville Syrjälä39e5fa82015-05-05 17:17:29 +03002255 } else if (HAS_PCH_CPT(dev) && port != PORT_A) {
Ville Syrjäläadc289d2015-05-05 17:17:30 +03002256 enum pipe p;
Daniel Vetter19d8fe12012-07-02 13:26:27 +02002257
Ville Syrjäläadc289d2015-05-05 17:17:30 +03002258 for_each_pipe(dev_priv, p) {
2259 u32 trans_dp = I915_READ(TRANS_DP_CTL(p));
2260 if (TRANS_DP_PIPE_TO_PORT(trans_dp) == port) {
2261 *pipe = p;
Daniel Vetter19d8fe12012-07-02 13:26:27 +02002262 return true;
2263 }
2264 }
Daniel Vetter19d8fe12012-07-02 13:26:27 +02002265
Daniel Vetter4a0833e2012-10-26 10:58:11 +02002266 DRM_DEBUG_KMS("No pipe for dp port 0x%x found\n",
2267 intel_dp->output_reg);
Ville Syrjälä39e5fa82015-05-05 17:17:29 +03002268 } else if (IS_CHERRYVIEW(dev)) {
2269 *pipe = DP_PORT_TO_PIPE_CHV(tmp);
2270 } else {
2271 *pipe = PORT_TO_PIPE(tmp);
Daniel Vetter4a0833e2012-10-26 10:58:11 +02002272 }
Daniel Vetter19d8fe12012-07-02 13:26:27 +02002273
2274 return true;
2275}
2276
Jesse Barnes045ac3b2013-05-14 17:08:26 -07002277static void intel_dp_get_config(struct intel_encoder *encoder,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02002278 struct intel_crtc_state *pipe_config)
Jesse Barnes045ac3b2013-05-14 17:08:26 -07002279{
2280 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
Jesse Barnes045ac3b2013-05-14 17:08:26 -07002281 u32 tmp, flags = 0;
Xiong Zhang63000ef2013-06-28 12:59:06 +08002282 struct drm_device *dev = encoder->base.dev;
2283 struct drm_i915_private *dev_priv = dev->dev_private;
2284 enum port port = dp_to_dig_port(intel_dp)->port;
2285 struct intel_crtc *crtc = to_intel_crtc(encoder->base.crtc);
Ville Syrjälä18442d02013-09-13 16:00:08 +03002286 int dotclock;
Jesse Barnes045ac3b2013-05-14 17:08:26 -07002287
Daniel Vetter9ed109a2014-04-24 23:54:52 +02002288 tmp = I915_READ(intel_dp->output_reg);
Jani Nikula9fcb1702015-05-05 16:32:12 +03002289
2290 pipe_config->has_audio = tmp & DP_AUDIO_OUTPUT_ENABLE && port != PORT_A;
Daniel Vetter9ed109a2014-04-24 23:54:52 +02002291
Ville Syrjälä39e5fa82015-05-05 17:17:29 +03002292 if (HAS_PCH_CPT(dev) && port != PORT_A) {
Ville Syrjäläb81e34c2015-07-06 15:10:03 +03002293 u32 trans_dp = I915_READ(TRANS_DP_CTL(crtc->pipe));
2294
2295 if (trans_dp & TRANS_DP_HSYNC_ACTIVE_HIGH)
Xiong Zhang63000ef2013-06-28 12:59:06 +08002296 flags |= DRM_MODE_FLAG_PHSYNC;
2297 else
2298 flags |= DRM_MODE_FLAG_NHSYNC;
Jesse Barnes045ac3b2013-05-14 17:08:26 -07002299
Ville Syrjäläb81e34c2015-07-06 15:10:03 +03002300 if (trans_dp & TRANS_DP_VSYNC_ACTIVE_HIGH)
Xiong Zhang63000ef2013-06-28 12:59:06 +08002301 flags |= DRM_MODE_FLAG_PVSYNC;
2302 else
2303 flags |= DRM_MODE_FLAG_NVSYNC;
Ville Syrjälä39e5fa82015-05-05 17:17:29 +03002304 } else {
2305 if (tmp & DP_SYNC_HS_HIGH)
2306 flags |= DRM_MODE_FLAG_PHSYNC;
2307 else
2308 flags |= DRM_MODE_FLAG_NHSYNC;
2309
2310 if (tmp & DP_SYNC_VS_HIGH)
2311 flags |= DRM_MODE_FLAG_PVSYNC;
2312 else
2313 flags |= DRM_MODE_FLAG_NVSYNC;
Xiong Zhang63000ef2013-06-28 12:59:06 +08002314 }
Jesse Barnes045ac3b2013-05-14 17:08:26 -07002315
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02002316 pipe_config->base.adjusted_mode.flags |= flags;
Jesse Barnesf1f644d2013-06-27 00:39:25 +03002317
Ville Syrjälä8c875fc2014-09-12 15:46:29 +03002318 if (!HAS_PCH_SPLIT(dev) && !IS_VALLEYVIEW(dev) &&
2319 tmp & DP_COLOR_RANGE_16_235)
2320 pipe_config->limited_color_range = true;
2321
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03002322 pipe_config->has_dp_encoder = true;
2323
Ville Syrjälä90a6b7b2015-07-06 16:39:15 +03002324 pipe_config->lane_count =
2325 ((tmp & DP_PORT_WIDTH_MASK) >> DP_PORT_WIDTH_SHIFT) + 1;
2326
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03002327 intel_dp_get_m_n(crtc, pipe_config);
2328
Ville Syrjälä18442d02013-09-13 16:00:08 +03002329 if (port == PORT_A) {
Jesse Barnesf1f644d2013-06-27 00:39:25 +03002330 if ((I915_READ(DP_A) & DP_PLL_FREQ_MASK) == DP_PLL_FREQ_160MHZ)
2331 pipe_config->port_clock = 162000;
2332 else
2333 pipe_config->port_clock = 270000;
2334 }
Ville Syrjälä18442d02013-09-13 16:00:08 +03002335
2336 dotclock = intel_dotclock_calculate(pipe_config->port_clock,
2337 &pipe_config->dp_m_n);
2338
2339 if (HAS_PCH_SPLIT(dev_priv->dev) && port != PORT_A)
2340 ironlake_check_encoder_dotclock(pipe_config, dotclock);
2341
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02002342 pipe_config->base.adjusted_mode.crtc_clock = dotclock;
Daniel Vetter7f16e5c2013-11-04 16:28:47 +01002343
Jani Nikulac6cd2ee2013-10-21 10:52:07 +03002344 if (is_edp(intel_dp) && dev_priv->vbt.edp_bpp &&
2345 pipe_config->pipe_bpp > dev_priv->vbt.edp_bpp) {
2346 /*
2347 * This is a big fat ugly hack.
2348 *
2349 * Some machines in UEFI boot mode provide us a VBT that has 18
2350 * bpp and 1.62 GHz link bandwidth for eDP, which for reasons
2351 * unknown we fail to light up. Yet the same BIOS boots up with
2352 * 24 bpp and 2.7 GHz link. Use the same bpp as the BIOS uses as
2353 * max, not what it tells us to use.
2354 *
2355 * Note: This will still be broken if the eDP panel is not lit
2356 * up by the BIOS, and thus we can't get the mode at module
2357 * load.
2358 */
2359 DRM_DEBUG_KMS("pipe has %d bpp for eDP panel, overriding BIOS-provided max %d bpp\n",
2360 pipe_config->pipe_bpp, dev_priv->vbt.edp_bpp);
2361 dev_priv->vbt.edp_bpp = pipe_config->pipe_bpp;
2362 }
Jesse Barnes045ac3b2013-05-14 17:08:26 -07002363}
2364
Daniel Vettere8cb4552012-07-01 13:05:48 +02002365static void intel_disable_dp(struct intel_encoder *encoder)
Jesse Barnesd240f202010-08-13 15:43:26 -07002366{
Daniel Vettere8cb4552012-07-01 13:05:48 +02002367 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
Imre Deak982a3862013-05-23 19:39:40 +03002368 struct drm_device *dev = encoder->base.dev;
Jani Nikula495a5bb2014-10-27 16:26:55 +02002369 struct intel_crtc *crtc = to_intel_crtc(encoder->base.crtc);
2370
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02002371 if (crtc->config->has_audio)
Jani Nikula495a5bb2014-10-27 16:26:55 +02002372 intel_audio_codec_disable(encoder);
Daniel Vetter6cb49832012-05-20 17:14:50 +02002373
Rodrigo Vivib32c6f42014-11-20 03:44:37 -08002374 if (HAS_PSR(dev) && !HAS_DDI(dev))
2375 intel_psr_disable(intel_dp);
2376
Daniel Vetter6cb49832012-05-20 17:14:50 +02002377 /* Make sure the panel is off before trying to change the mode. But also
2378 * ensure that we have vdd while we switch off the panel. */
Jani Nikula24f3e092014-03-17 16:43:36 +02002379 intel_edp_panel_vdd_on(intel_dp);
Daniel Vetter4be73782014-01-17 14:39:48 +01002380 intel_edp_backlight_off(intel_dp);
Jani Nikulafdbc3b12013-11-12 17:10:13 +02002381 intel_dp_sink_dpms(intel_dp, DRM_MODE_DPMS_OFF);
Daniel Vetter4be73782014-01-17 14:39:48 +01002382 intel_edp_panel_off(intel_dp);
Daniel Vetter37398502012-09-06 22:15:44 +02002383
Ville Syrjälä08aff3f2014-08-18 22:16:09 +03002384 /* disable the port before the pipe on g4x */
2385 if (INTEL_INFO(dev)->gen < 5)
Daniel Vetter37398502012-09-06 22:15:44 +02002386 intel_dp_link_down(intel_dp);
Jesse Barnesd240f202010-08-13 15:43:26 -07002387}
2388
Ville Syrjälä08aff3f2014-08-18 22:16:09 +03002389static void ilk_post_disable_dp(struct intel_encoder *encoder)
Jesse Barnesd240f202010-08-13 15:43:26 -07002390{
Daniel Vetter2bd2ad62012-09-06 22:15:41 +02002391 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
Imre Deak982a3862013-05-23 19:39:40 +03002392 enum port port = dp_to_dig_port(intel_dp)->port;
Daniel Vetter2bd2ad62012-09-06 22:15:41 +02002393
Ville Syrjälä49277c32014-03-31 18:21:26 +03002394 intel_dp_link_down(intel_dp);
Ville Syrjälä08aff3f2014-08-18 22:16:09 +03002395 if (port == PORT_A)
2396 ironlake_edp_pll_off(intel_dp);
Ville Syrjälä49277c32014-03-31 18:21:26 +03002397}
2398
2399static void vlv_post_disable_dp(struct intel_encoder *encoder)
2400{
2401 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
2402
2403 intel_dp_link_down(intel_dp);
Daniel Vetter2bd2ad62012-09-06 22:15:41 +02002404}
2405
Ville Syrjäläa8f327f2015-07-09 20:14:11 +03002406static void chv_data_lane_soft_reset(struct intel_encoder *encoder,
2407 bool reset)
2408{
2409 struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
2410 enum dpio_channel ch = vlv_dport_to_channel(enc_to_dig_port(&encoder->base));
2411 struct intel_crtc *crtc = to_intel_crtc(encoder->base.crtc);
2412 enum pipe pipe = crtc->pipe;
2413 uint32_t val;
2414
2415 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS01_DW0(ch));
2416 if (reset)
2417 val &= ~(DPIO_PCS_TX_LANE2_RESET | DPIO_PCS_TX_LANE1_RESET);
2418 else
2419 val |= DPIO_PCS_TX_LANE2_RESET | DPIO_PCS_TX_LANE1_RESET;
2420 vlv_dpio_write(dev_priv, pipe, VLV_PCS01_DW0(ch), val);
2421
2422 if (crtc->config->lane_count > 2) {
2423 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS23_DW0(ch));
2424 if (reset)
2425 val &= ~(DPIO_PCS_TX_LANE2_RESET | DPIO_PCS_TX_LANE1_RESET);
2426 else
2427 val |= DPIO_PCS_TX_LANE2_RESET | DPIO_PCS_TX_LANE1_RESET;
2428 vlv_dpio_write(dev_priv, pipe, VLV_PCS23_DW0(ch), val);
2429 }
2430
2431 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS01_DW1(ch));
2432 val |= CHV_PCS_REQ_SOFTRESET_EN;
2433 if (reset)
2434 val &= ~DPIO_PCS_CLK_SOFT_RESET;
2435 else
2436 val |= DPIO_PCS_CLK_SOFT_RESET;
2437 vlv_dpio_write(dev_priv, pipe, VLV_PCS01_DW1(ch), val);
2438
2439 if (crtc->config->lane_count > 2) {
2440 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS23_DW1(ch));
2441 val |= CHV_PCS_REQ_SOFTRESET_EN;
2442 if (reset)
2443 val &= ~DPIO_PCS_CLK_SOFT_RESET;
2444 else
2445 val |= DPIO_PCS_CLK_SOFT_RESET;
2446 vlv_dpio_write(dev_priv, pipe, VLV_PCS23_DW1(ch), val);
2447 }
2448}
2449
Ville Syrjälä580d3812014-04-09 13:29:00 +03002450static void chv_post_disable_dp(struct intel_encoder *encoder)
2451{
2452 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
Ville Syrjälä580d3812014-04-09 13:29:00 +03002453 struct drm_device *dev = encoder->base.dev;
2454 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjälä580d3812014-04-09 13:29:00 +03002455
2456 intel_dp_link_down(intel_dp);
2457
Ville Syrjäläa5805162015-05-26 20:42:30 +03002458 mutex_lock(&dev_priv->sb_lock);
Ville Syrjälä580d3812014-04-09 13:29:00 +03002459
Ville Syrjäläa8f327f2015-07-09 20:14:11 +03002460 /* Assert data lane reset */
2461 chv_data_lane_soft_reset(encoder, true);
Ville Syrjälä580d3812014-04-09 13:29:00 +03002462
Ville Syrjäläa5805162015-05-26 20:42:30 +03002463 mutex_unlock(&dev_priv->sb_lock);
Ville Syrjälä580d3812014-04-09 13:29:00 +03002464}
2465
Ville Syrjälä7b13b582014-08-18 22:16:08 +03002466static void
2467_intel_dp_set_link_train(struct intel_dp *intel_dp,
2468 uint32_t *DP,
2469 uint8_t dp_train_pat)
2470{
2471 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
2472 struct drm_device *dev = intel_dig_port->base.base.dev;
2473 struct drm_i915_private *dev_priv = dev->dev_private;
2474 enum port port = intel_dig_port->port;
2475
2476 if (HAS_DDI(dev)) {
2477 uint32_t temp = I915_READ(DP_TP_CTL(port));
2478
2479 if (dp_train_pat & DP_LINK_SCRAMBLING_DISABLE)
2480 temp |= DP_TP_CTL_SCRAMBLE_DISABLE;
2481 else
2482 temp &= ~DP_TP_CTL_SCRAMBLE_DISABLE;
2483
2484 temp &= ~DP_TP_CTL_LINK_TRAIN_MASK;
2485 switch (dp_train_pat & DP_TRAINING_PATTERN_MASK) {
2486 case DP_TRAINING_PATTERN_DISABLE:
2487 temp |= DP_TP_CTL_LINK_TRAIN_NORMAL;
2488
2489 break;
2490 case DP_TRAINING_PATTERN_1:
2491 temp |= DP_TP_CTL_LINK_TRAIN_PAT1;
2492 break;
2493 case DP_TRAINING_PATTERN_2:
2494 temp |= DP_TP_CTL_LINK_TRAIN_PAT2;
2495 break;
2496 case DP_TRAINING_PATTERN_3:
2497 temp |= DP_TP_CTL_LINK_TRAIN_PAT3;
2498 break;
2499 }
2500 I915_WRITE(DP_TP_CTL(port), temp);
2501
Ville Syrjälä39e5fa82015-05-05 17:17:29 +03002502 } else if ((IS_GEN7(dev) && port == PORT_A) ||
2503 (HAS_PCH_CPT(dev) && port != PORT_A)) {
Ville Syrjälä7b13b582014-08-18 22:16:08 +03002504 *DP &= ~DP_LINK_TRAIN_MASK_CPT;
2505
2506 switch (dp_train_pat & DP_TRAINING_PATTERN_MASK) {
2507 case DP_TRAINING_PATTERN_DISABLE:
2508 *DP |= DP_LINK_TRAIN_OFF_CPT;
2509 break;
2510 case DP_TRAINING_PATTERN_1:
2511 *DP |= DP_LINK_TRAIN_PAT_1_CPT;
2512 break;
2513 case DP_TRAINING_PATTERN_2:
2514 *DP |= DP_LINK_TRAIN_PAT_2_CPT;
2515 break;
2516 case DP_TRAINING_PATTERN_3:
2517 DRM_ERROR("DP training pattern 3 not supported\n");
2518 *DP |= DP_LINK_TRAIN_PAT_2_CPT;
2519 break;
2520 }
2521
2522 } else {
2523 if (IS_CHERRYVIEW(dev))
2524 *DP &= ~DP_LINK_TRAIN_MASK_CHV;
2525 else
2526 *DP &= ~DP_LINK_TRAIN_MASK;
2527
2528 switch (dp_train_pat & DP_TRAINING_PATTERN_MASK) {
2529 case DP_TRAINING_PATTERN_DISABLE:
2530 *DP |= DP_LINK_TRAIN_OFF;
2531 break;
2532 case DP_TRAINING_PATTERN_1:
2533 *DP |= DP_LINK_TRAIN_PAT_1;
2534 break;
2535 case DP_TRAINING_PATTERN_2:
2536 *DP |= DP_LINK_TRAIN_PAT_2;
2537 break;
2538 case DP_TRAINING_PATTERN_3:
2539 if (IS_CHERRYVIEW(dev)) {
2540 *DP |= DP_LINK_TRAIN_PAT_3_CHV;
2541 } else {
2542 DRM_ERROR("DP training pattern 3 not supported\n");
2543 *DP |= DP_LINK_TRAIN_PAT_2;
2544 }
2545 break;
2546 }
2547 }
2548}
2549
2550static void intel_dp_enable_port(struct intel_dp *intel_dp)
2551{
2552 struct drm_device *dev = intel_dp_to_dev(intel_dp);
2553 struct drm_i915_private *dev_priv = dev->dev_private;
2554
Ville Syrjälä7b13b582014-08-18 22:16:08 +03002555 /* enable with pattern 1 (as per spec) */
2556 _intel_dp_set_link_train(intel_dp, &intel_dp->DP,
2557 DP_TRAINING_PATTERN_1);
2558
2559 I915_WRITE(intel_dp->output_reg, intel_dp->DP);
2560 POSTING_READ(intel_dp->output_reg);
Ville Syrjälä7b713f52014-10-16 21:27:35 +03002561
2562 /*
2563 * Magic for VLV/CHV. We _must_ first set up the register
2564 * without actually enabling the port, and then do another
2565 * write to enable the port. Otherwise link training will
2566 * fail when the power sequencer is freshly used for this port.
2567 */
2568 intel_dp->DP |= DP_PORT_EN;
2569
2570 I915_WRITE(intel_dp->output_reg, intel_dp->DP);
2571 POSTING_READ(intel_dp->output_reg);
Ville Syrjälä7b13b582014-08-18 22:16:08 +03002572}
2573
Daniel Vettere8cb4552012-07-01 13:05:48 +02002574static void intel_enable_dp(struct intel_encoder *encoder)
Jesse Barnesd240f202010-08-13 15:43:26 -07002575{
Daniel Vettere8cb4552012-07-01 13:05:48 +02002576 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
2577 struct drm_device *dev = encoder->base.dev;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002578 struct drm_i915_private *dev_priv = dev->dev_private;
Jani Nikulac1dec792014-10-27 16:26:56 +02002579 struct intel_crtc *crtc = to_intel_crtc(encoder->base.crtc);
Chris Wilsonea5b2132010-08-04 13:50:23 +01002580 uint32_t dp_reg = I915_READ(intel_dp->output_reg);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002581
Daniel Vetter0c33d8d2012-09-06 22:15:43 +02002582 if (WARN_ON(dp_reg & DP_PORT_EN))
2583 return;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002584
Ville Syrjälä093e3f12014-10-16 21:27:33 +03002585 pps_lock(intel_dp);
2586
2587 if (IS_VALLEYVIEW(dev))
2588 vlv_init_panel_power_sequencer(intel_dp);
2589
Ville Syrjälä7b13b582014-08-18 22:16:08 +03002590 intel_dp_enable_port(intel_dp);
Ville Syrjälä093e3f12014-10-16 21:27:33 +03002591
2592 edp_panel_vdd_on(intel_dp);
2593 edp_panel_on(intel_dp);
2594 edp_panel_vdd_off(intel_dp, true);
2595
2596 pps_unlock(intel_dp);
2597
Ville Syrjäläe0fce782015-07-08 23:45:54 +03002598 if (IS_VALLEYVIEW(dev)) {
2599 unsigned int lane_mask = 0x0;
2600
2601 if (IS_CHERRYVIEW(dev))
2602 lane_mask = intel_dp_unused_lane_mask(crtc->config->lane_count);
2603
Ville Syrjälä9b6de0a2015-04-10 18:21:31 +03002604 vlv_wait_port_ready(dev_priv, dp_to_dig_port(intel_dp),
2605 lane_mask);
Ville Syrjäläe0fce782015-07-08 23:45:54 +03002606 }
Ville Syrjälä61234fa2014-10-16 21:27:34 +03002607
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002608 intel_dp_sink_dpms(intel_dp, DRM_MODE_DPMS_ON);
2609 intel_dp_start_link_train(intel_dp);
Imre Deak3ab9c632013-05-03 12:57:41 +03002610 intel_dp_stop_link_train(intel_dp);
Jani Nikulac1dec792014-10-27 16:26:56 +02002611
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02002612 if (crtc->config->has_audio) {
Jani Nikulac1dec792014-10-27 16:26:56 +02002613 DRM_DEBUG_DRIVER("Enabling DP audio on pipe %c\n",
2614 pipe_name(crtc->pipe));
2615 intel_audio_codec_enable(encoder);
2616 }
Jani Nikulaab1f90f2013-07-30 12:20:30 +03002617}
Jesse Barnes89b667f2013-04-18 14:51:36 -07002618
Jani Nikulaecff4f32013-09-06 07:38:29 +03002619static void g4x_enable_dp(struct intel_encoder *encoder)
2620{
Jani Nikula828f5c62013-09-05 16:44:45 +03002621 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
2622
Jani Nikulaecff4f32013-09-06 07:38:29 +03002623 intel_enable_dp(encoder);
Daniel Vetter4be73782014-01-17 14:39:48 +01002624 intel_edp_backlight_on(intel_dp);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002625}
Jesse Barnes89b667f2013-04-18 14:51:36 -07002626
Jani Nikulaab1f90f2013-07-30 12:20:30 +03002627static void vlv_enable_dp(struct intel_encoder *encoder)
2628{
Jani Nikula828f5c62013-09-05 16:44:45 +03002629 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
2630
Daniel Vetter4be73782014-01-17 14:39:48 +01002631 intel_edp_backlight_on(intel_dp);
Rodrigo Vivib32c6f42014-11-20 03:44:37 -08002632 intel_psr_enable(intel_dp);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002633}
2634
Jani Nikulaecff4f32013-09-06 07:38:29 +03002635static void g4x_pre_enable_dp(struct intel_encoder *encoder)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002636{
Daniel Vetter2bd2ad62012-09-06 22:15:41 +02002637 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
Imre Deakbc7d38a2013-05-16 14:40:36 +03002638 struct intel_digital_port *dport = dp_to_dig_port(intel_dp);
Jani Nikulaab1f90f2013-07-30 12:20:30 +03002639
Daniel Vetter8ac33ed2014-04-24 23:54:54 +02002640 intel_dp_prepare(encoder);
2641
Daniel Vetterd41f1ef2014-04-24 23:54:53 +02002642 /* Only ilk+ has port A */
2643 if (dport->port == PORT_A) {
2644 ironlake_set_pll_cpu_edp(intel_dp);
Jani Nikulaab1f90f2013-07-30 12:20:30 +03002645 ironlake_edp_pll_on(intel_dp);
Daniel Vetterd41f1ef2014-04-24 23:54:53 +02002646 }
Jani Nikulaab1f90f2013-07-30 12:20:30 +03002647}
2648
Ville Syrjälä83b84592014-10-16 21:29:51 +03002649static void vlv_detach_power_sequencer(struct intel_dp *intel_dp)
2650{
2651 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
2652 struct drm_i915_private *dev_priv = intel_dig_port->base.base.dev->dev_private;
2653 enum pipe pipe = intel_dp->pps_pipe;
2654 int pp_on_reg = VLV_PIPE_PP_ON_DELAYS(pipe);
2655
2656 edp_panel_vdd_off_sync(intel_dp);
2657
2658 /*
2659 * VLV seems to get confused when multiple power seqeuencers
2660 * have the same port selected (even if only one has power/vdd
2661 * enabled). The failure manifests as vlv_wait_port_ready() failing
2662 * CHV on the other hand doesn't seem to mind having the same port
2663 * selected in multiple power seqeuencers, but let's clear the
2664 * port select always when logically disconnecting a power sequencer
2665 * from a port.
2666 */
2667 DRM_DEBUG_KMS("detaching pipe %c power sequencer from port %c\n",
2668 pipe_name(pipe), port_name(intel_dig_port->port));
2669 I915_WRITE(pp_on_reg, 0);
2670 POSTING_READ(pp_on_reg);
2671
2672 intel_dp->pps_pipe = INVALID_PIPE;
2673}
2674
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +03002675static void vlv_steal_power_sequencer(struct drm_device *dev,
2676 enum pipe pipe)
2677{
2678 struct drm_i915_private *dev_priv = dev->dev_private;
2679 struct intel_encoder *encoder;
2680
2681 lockdep_assert_held(&dev_priv->pps_mutex);
2682
Ville Syrjäläac3c12e2014-10-16 21:29:56 +03002683 if (WARN_ON(pipe != PIPE_A && pipe != PIPE_B))
2684 return;
2685
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +03002686 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
2687 base.head) {
2688 struct intel_dp *intel_dp;
Ville Syrjälä773538e82014-09-04 14:54:56 +03002689 enum port port;
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +03002690
2691 if (encoder->type != INTEL_OUTPUT_EDP)
2692 continue;
2693
2694 intel_dp = enc_to_intel_dp(&encoder->base);
Ville Syrjälä773538e82014-09-04 14:54:56 +03002695 port = dp_to_dig_port(intel_dp)->port;
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +03002696
2697 if (intel_dp->pps_pipe != pipe)
2698 continue;
2699
2700 DRM_DEBUG_KMS("stealing pipe %c power sequencer from port %c\n",
Ville Syrjälä773538e82014-09-04 14:54:56 +03002701 pipe_name(pipe), port_name(port));
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +03002702
Maarten Lankhorste02f9a02015-08-05 12:37:08 +02002703 WARN(encoder->base.crtc,
Ville Syrjälä034e43c2014-10-16 21:27:28 +03002704 "stealing pipe %c power sequencer from active eDP port %c\n",
2705 pipe_name(pipe), port_name(port));
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +03002706
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +03002707 /* make sure vdd is off before we steal it */
Ville Syrjälä83b84592014-10-16 21:29:51 +03002708 vlv_detach_power_sequencer(intel_dp);
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +03002709 }
2710}
2711
2712static void vlv_init_panel_power_sequencer(struct intel_dp *intel_dp)
2713{
2714 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
2715 struct intel_encoder *encoder = &intel_dig_port->base;
2716 struct drm_device *dev = encoder->base.dev;
2717 struct drm_i915_private *dev_priv = dev->dev_private;
2718 struct intel_crtc *crtc = to_intel_crtc(encoder->base.crtc);
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +03002719
2720 lockdep_assert_held(&dev_priv->pps_mutex);
2721
Ville Syrjälä093e3f12014-10-16 21:27:33 +03002722 if (!is_edp(intel_dp))
2723 return;
2724
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +03002725 if (intel_dp->pps_pipe == crtc->pipe)
2726 return;
2727
2728 /*
2729 * If another power sequencer was being used on this
2730 * port previously make sure to turn off vdd there while
2731 * we still have control of it.
2732 */
2733 if (intel_dp->pps_pipe != INVALID_PIPE)
Ville Syrjälä83b84592014-10-16 21:29:51 +03002734 vlv_detach_power_sequencer(intel_dp);
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +03002735
2736 /*
2737 * We may be stealing the power
2738 * sequencer from another port.
2739 */
2740 vlv_steal_power_sequencer(dev, crtc->pipe);
2741
2742 /* now it's all ours */
2743 intel_dp->pps_pipe = crtc->pipe;
2744
2745 DRM_DEBUG_KMS("initializing pipe %c power sequencer for port %c\n",
2746 pipe_name(intel_dp->pps_pipe), port_name(intel_dig_port->port));
2747
2748 /* init power sequencer on this pipe and port */
Ville Syrjälä36b5f422014-10-16 21:27:30 +03002749 intel_dp_init_panel_power_sequencer(dev, intel_dp);
2750 intel_dp_init_panel_power_sequencer_registers(dev, intel_dp);
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +03002751}
2752
Jani Nikulaab1f90f2013-07-30 12:20:30 +03002753static void vlv_pre_enable_dp(struct intel_encoder *encoder)
2754{
2755 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
2756 struct intel_digital_port *dport = dp_to_dig_port(intel_dp);
Jesse Barnesb2634012013-03-28 09:55:40 -07002757 struct drm_device *dev = encoder->base.dev;
Jesse Barnes89b667f2013-04-18 14:51:36 -07002758 struct drm_i915_private *dev_priv = dev->dev_private;
Jani Nikulaab1f90f2013-07-30 12:20:30 +03002759 struct intel_crtc *intel_crtc = to_intel_crtc(encoder->base.crtc);
Chon Ming Leee4607fc2013-11-06 14:36:35 +08002760 enum dpio_channel port = vlv_dport_to_channel(dport);
Jani Nikulaab1f90f2013-07-30 12:20:30 +03002761 int pipe = intel_crtc->pipe;
2762 u32 val;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002763
Ville Syrjäläa5805162015-05-26 20:42:30 +03002764 mutex_lock(&dev_priv->sb_lock);
Jesse Barnes89b667f2013-04-18 14:51:36 -07002765
Chon Ming Leeab3c7592013-11-07 10:43:30 +08002766 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS01_DW8(port));
Jani Nikulaab1f90f2013-07-30 12:20:30 +03002767 val = 0;
2768 if (pipe)
2769 val |= (1<<21);
2770 else
2771 val &= ~(1<<21);
2772 val |= 0x001000c4;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08002773 vlv_dpio_write(dev_priv, pipe, VLV_PCS_DW8(port), val);
2774 vlv_dpio_write(dev_priv, pipe, VLV_PCS_DW14(port), 0x00760018);
2775 vlv_dpio_write(dev_priv, pipe, VLV_PCS_DW23(port), 0x00400888);
Jesse Barnes89b667f2013-04-18 14:51:36 -07002776
Ville Syrjäläa5805162015-05-26 20:42:30 +03002777 mutex_unlock(&dev_priv->sb_lock);
Jesse Barnes89b667f2013-04-18 14:51:36 -07002778
Jani Nikulaab1f90f2013-07-30 12:20:30 +03002779 intel_enable_dp(encoder);
Jesse Barnes89b667f2013-04-18 14:51:36 -07002780}
2781
Jani Nikulaecff4f32013-09-06 07:38:29 +03002782static void vlv_dp_pre_pll_enable(struct intel_encoder *encoder)
Jesse Barnes89b667f2013-04-18 14:51:36 -07002783{
2784 struct intel_digital_port *dport = enc_to_dig_port(&encoder->base);
2785 struct drm_device *dev = encoder->base.dev;
2786 struct drm_i915_private *dev_priv = dev->dev_private;
Chon Ming Lee5e69f972013-09-05 20:41:49 +08002787 struct intel_crtc *intel_crtc =
2788 to_intel_crtc(encoder->base.crtc);
Chon Ming Leee4607fc2013-11-06 14:36:35 +08002789 enum dpio_channel port = vlv_dport_to_channel(dport);
Chon Ming Lee5e69f972013-09-05 20:41:49 +08002790 int pipe = intel_crtc->pipe;
Jesse Barnes89b667f2013-04-18 14:51:36 -07002791
Daniel Vetter8ac33ed2014-04-24 23:54:54 +02002792 intel_dp_prepare(encoder);
2793
Jesse Barnes89b667f2013-04-18 14:51:36 -07002794 /* Program Tx lane resets to default */
Ville Syrjäläa5805162015-05-26 20:42:30 +03002795 mutex_lock(&dev_priv->sb_lock);
Chon Ming Leeab3c7592013-11-07 10:43:30 +08002796 vlv_dpio_write(dev_priv, pipe, VLV_PCS_DW0(port),
Jesse Barnes89b667f2013-04-18 14:51:36 -07002797 DPIO_PCS_TX_LANE2_RESET |
2798 DPIO_PCS_TX_LANE1_RESET);
Chon Ming Leeab3c7592013-11-07 10:43:30 +08002799 vlv_dpio_write(dev_priv, pipe, VLV_PCS_DW1(port),
Jesse Barnes89b667f2013-04-18 14:51:36 -07002800 DPIO_PCS_CLK_CRI_RXEB_EIOS_EN |
2801 DPIO_PCS_CLK_CRI_RXDIGFILTSG_EN |
2802 (1<<DPIO_PCS_CLK_DATAWIDTH_SHIFT) |
2803 DPIO_PCS_CLK_SOFT_RESET);
2804
2805 /* Fix up inter-pair skew failure */
Chon Ming Leeab3c7592013-11-07 10:43:30 +08002806 vlv_dpio_write(dev_priv, pipe, VLV_PCS_DW12(port), 0x00750f00);
2807 vlv_dpio_write(dev_priv, pipe, VLV_TX_DW11(port), 0x00001500);
2808 vlv_dpio_write(dev_priv, pipe, VLV_TX_DW14(port), 0x40400000);
Ville Syrjäläa5805162015-05-26 20:42:30 +03002809 mutex_unlock(&dev_priv->sb_lock);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002810}
2811
Chon Ming Leee4a1d842014-04-09 13:28:20 +03002812static void chv_pre_enable_dp(struct intel_encoder *encoder)
2813{
2814 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
2815 struct intel_digital_port *dport = dp_to_dig_port(intel_dp);
2816 struct drm_device *dev = encoder->base.dev;
2817 struct drm_i915_private *dev_priv = dev->dev_private;
Chon Ming Leee4a1d842014-04-09 13:28:20 +03002818 struct intel_crtc *intel_crtc =
2819 to_intel_crtc(encoder->base.crtc);
2820 enum dpio_channel ch = vlv_dport_to_channel(dport);
2821 int pipe = intel_crtc->pipe;
Ville Syrjälä2e523e92015-04-10 18:21:27 +03002822 int data, i, stagger;
Ville Syrjälä949c1d42014-04-09 13:28:58 +03002823 u32 val;
2824
Ville Syrjäläa5805162015-05-26 20:42:30 +03002825 mutex_lock(&dev_priv->sb_lock);
Ville Syrjälä949c1d42014-04-09 13:28:58 +03002826
Ville Syrjälä570e2a72014-08-18 14:42:46 +03002827 /* allow hardware to manage TX FIFO reset source */
2828 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS01_DW11(ch));
2829 val &= ~DPIO_LANEDESKEW_STRAP_OVRD;
2830 vlv_dpio_write(dev_priv, pipe, VLV_PCS01_DW11(ch), val);
2831
Ville Syrjäläe0fce782015-07-08 23:45:54 +03002832 if (intel_crtc->config->lane_count > 2) {
2833 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS23_DW11(ch));
2834 val &= ~DPIO_LANEDESKEW_STRAP_OVRD;
2835 vlv_dpio_write(dev_priv, pipe, VLV_PCS23_DW11(ch), val);
2836 }
Ville Syrjälä570e2a72014-08-18 14:42:46 +03002837
Chon Ming Leee4a1d842014-04-09 13:28:20 +03002838 /* Program Tx lane latency optimal setting*/
Ville Syrjäläe0fce782015-07-08 23:45:54 +03002839 for (i = 0; i < intel_crtc->config->lane_count; i++) {
Chon Ming Leee4a1d842014-04-09 13:28:20 +03002840 /* Set the upar bit */
Ville Syrjäläe0fce782015-07-08 23:45:54 +03002841 if (intel_crtc->config->lane_count == 1)
2842 data = 0x0;
2843 else
2844 data = (i == 1) ? 0x0 : 0x1;
Chon Ming Leee4a1d842014-04-09 13:28:20 +03002845 vlv_dpio_write(dev_priv, pipe, CHV_TX_DW14(ch, i),
2846 data << DPIO_UPAR_SHIFT);
2847 }
2848
2849 /* Data lane stagger programming */
Ville Syrjälä2e523e92015-04-10 18:21:27 +03002850 if (intel_crtc->config->port_clock > 270000)
2851 stagger = 0x18;
2852 else if (intel_crtc->config->port_clock > 135000)
2853 stagger = 0xd;
2854 else if (intel_crtc->config->port_clock > 67500)
2855 stagger = 0x7;
2856 else if (intel_crtc->config->port_clock > 33750)
2857 stagger = 0x4;
2858 else
2859 stagger = 0x2;
2860
2861 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS01_DW11(ch));
2862 val |= DPIO_TX2_STAGGER_MASK(0x1f);
2863 vlv_dpio_write(dev_priv, pipe, VLV_PCS01_DW11(ch), val);
2864
Ville Syrjäläe0fce782015-07-08 23:45:54 +03002865 if (intel_crtc->config->lane_count > 2) {
2866 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS23_DW11(ch));
2867 val |= DPIO_TX2_STAGGER_MASK(0x1f);
2868 vlv_dpio_write(dev_priv, pipe, VLV_PCS23_DW11(ch), val);
2869 }
Ville Syrjälä2e523e92015-04-10 18:21:27 +03002870
2871 vlv_dpio_write(dev_priv, pipe, VLV_PCS01_DW12(ch),
2872 DPIO_LANESTAGGER_STRAP(stagger) |
2873 DPIO_LANESTAGGER_STRAP_OVRD |
2874 DPIO_TX1_STAGGER_MASK(0x1f) |
2875 DPIO_TX1_STAGGER_MULT(6) |
2876 DPIO_TX2_STAGGER_MULT(0));
2877
Ville Syrjäläe0fce782015-07-08 23:45:54 +03002878 if (intel_crtc->config->lane_count > 2) {
2879 vlv_dpio_write(dev_priv, pipe, VLV_PCS23_DW12(ch),
2880 DPIO_LANESTAGGER_STRAP(stagger) |
2881 DPIO_LANESTAGGER_STRAP_OVRD |
2882 DPIO_TX1_STAGGER_MASK(0x1f) |
2883 DPIO_TX1_STAGGER_MULT(7) |
2884 DPIO_TX2_STAGGER_MULT(5));
2885 }
Chon Ming Leee4a1d842014-04-09 13:28:20 +03002886
Ville Syrjäläa8f327f2015-07-09 20:14:11 +03002887 /* Deassert data lane reset */
2888 chv_data_lane_soft_reset(encoder, false);
2889
Ville Syrjäläa5805162015-05-26 20:42:30 +03002890 mutex_unlock(&dev_priv->sb_lock);
Chon Ming Leee4a1d842014-04-09 13:28:20 +03002891
Chon Ming Leee4a1d842014-04-09 13:28:20 +03002892 intel_enable_dp(encoder);
Ville Syrjäläb0b33842015-07-08 23:45:55 +03002893
2894 /* Second common lane will stay alive on its own now */
2895 if (dport->release_cl2_override) {
2896 chv_phy_powergate_ch(dev_priv, DPIO_PHY0, DPIO_CH1, false);
2897 dport->release_cl2_override = false;
2898 }
Chon Ming Leee4a1d842014-04-09 13:28:20 +03002899}
2900
Ville Syrjälä9197c882014-04-09 13:29:05 +03002901static void chv_dp_pre_pll_enable(struct intel_encoder *encoder)
2902{
2903 struct intel_digital_port *dport = enc_to_dig_port(&encoder->base);
2904 struct drm_device *dev = encoder->base.dev;
2905 struct drm_i915_private *dev_priv = dev->dev_private;
2906 struct intel_crtc *intel_crtc =
2907 to_intel_crtc(encoder->base.crtc);
2908 enum dpio_channel ch = vlv_dport_to_channel(dport);
2909 enum pipe pipe = intel_crtc->pipe;
Ville Syrjäläe0fce782015-07-08 23:45:54 +03002910 unsigned int lane_mask =
2911 intel_dp_unused_lane_mask(intel_crtc->config->lane_count);
Ville Syrjälä9197c882014-04-09 13:29:05 +03002912 u32 val;
2913
Ville Syrjälä625695f2014-06-28 02:04:02 +03002914 intel_dp_prepare(encoder);
2915
Ville Syrjäläb0b33842015-07-08 23:45:55 +03002916 /*
2917 * Must trick the second common lane into life.
2918 * Otherwise we can't even access the PLL.
2919 */
2920 if (ch == DPIO_CH0 && pipe == PIPE_B)
2921 dport->release_cl2_override =
2922 !chv_phy_powergate_ch(dev_priv, DPIO_PHY0, DPIO_CH1, true);
2923
Ville Syrjäläe0fce782015-07-08 23:45:54 +03002924 chv_phy_powergate_lanes(encoder, true, lane_mask);
2925
Ville Syrjäläa5805162015-05-26 20:42:30 +03002926 mutex_lock(&dev_priv->sb_lock);
Ville Syrjälä9197c882014-04-09 13:29:05 +03002927
Ville Syrjäläa8f327f2015-07-09 20:14:11 +03002928 /* Assert data lane reset */
2929 chv_data_lane_soft_reset(encoder, true);
2930
Ville Syrjäläb9e5ac32014-05-27 16:30:18 +03002931 /* program left/right clock distribution */
2932 if (pipe != PIPE_B) {
2933 val = vlv_dpio_read(dev_priv, pipe, _CHV_CMN_DW5_CH0);
2934 val &= ~(CHV_BUFLEFTENA1_MASK | CHV_BUFRIGHTENA1_MASK);
2935 if (ch == DPIO_CH0)
2936 val |= CHV_BUFLEFTENA1_FORCE;
2937 if (ch == DPIO_CH1)
2938 val |= CHV_BUFRIGHTENA1_FORCE;
2939 vlv_dpio_write(dev_priv, pipe, _CHV_CMN_DW5_CH0, val);
2940 } else {
2941 val = vlv_dpio_read(dev_priv, pipe, _CHV_CMN_DW1_CH1);
2942 val &= ~(CHV_BUFLEFTENA2_MASK | CHV_BUFRIGHTENA2_MASK);
2943 if (ch == DPIO_CH0)
2944 val |= CHV_BUFLEFTENA2_FORCE;
2945 if (ch == DPIO_CH1)
2946 val |= CHV_BUFRIGHTENA2_FORCE;
2947 vlv_dpio_write(dev_priv, pipe, _CHV_CMN_DW1_CH1, val);
2948 }
2949
Ville Syrjälä9197c882014-04-09 13:29:05 +03002950 /* program clock channel usage */
2951 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS01_DW8(ch));
2952 val |= CHV_PCS_USEDCLKCHANNEL_OVRRIDE;
2953 if (pipe != PIPE_B)
2954 val &= ~CHV_PCS_USEDCLKCHANNEL;
2955 else
2956 val |= CHV_PCS_USEDCLKCHANNEL;
2957 vlv_dpio_write(dev_priv, pipe, VLV_PCS01_DW8(ch), val);
2958
Ville Syrjäläe0fce782015-07-08 23:45:54 +03002959 if (intel_crtc->config->lane_count > 2) {
2960 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS23_DW8(ch));
2961 val |= CHV_PCS_USEDCLKCHANNEL_OVRRIDE;
2962 if (pipe != PIPE_B)
2963 val &= ~CHV_PCS_USEDCLKCHANNEL;
2964 else
2965 val |= CHV_PCS_USEDCLKCHANNEL;
2966 vlv_dpio_write(dev_priv, pipe, VLV_PCS23_DW8(ch), val);
2967 }
Ville Syrjälä9197c882014-04-09 13:29:05 +03002968
2969 /*
2970 * This a a bit weird since generally CL
2971 * matches the pipe, but here we need to
2972 * pick the CL based on the port.
2973 */
2974 val = vlv_dpio_read(dev_priv, pipe, CHV_CMN_DW19(ch));
2975 if (pipe != PIPE_B)
2976 val &= ~CHV_CMN_USEDCLKCHANNEL;
2977 else
2978 val |= CHV_CMN_USEDCLKCHANNEL;
2979 vlv_dpio_write(dev_priv, pipe, CHV_CMN_DW19(ch), val);
2980
Ville Syrjäläa5805162015-05-26 20:42:30 +03002981 mutex_unlock(&dev_priv->sb_lock);
Ville Syrjälä9197c882014-04-09 13:29:05 +03002982}
2983
Ville Syrjäläd6db9952015-07-08 23:45:49 +03002984static void chv_dp_post_pll_disable(struct intel_encoder *encoder)
2985{
2986 struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
2987 enum pipe pipe = to_intel_crtc(encoder->base.crtc)->pipe;
2988 u32 val;
2989
2990 mutex_lock(&dev_priv->sb_lock);
2991
2992 /* disable left/right clock distribution */
2993 if (pipe != PIPE_B) {
2994 val = vlv_dpio_read(dev_priv, pipe, _CHV_CMN_DW5_CH0);
2995 val &= ~(CHV_BUFLEFTENA1_MASK | CHV_BUFRIGHTENA1_MASK);
2996 vlv_dpio_write(dev_priv, pipe, _CHV_CMN_DW5_CH0, val);
2997 } else {
2998 val = vlv_dpio_read(dev_priv, pipe, _CHV_CMN_DW1_CH1);
2999 val &= ~(CHV_BUFLEFTENA2_MASK | CHV_BUFRIGHTENA2_MASK);
3000 vlv_dpio_write(dev_priv, pipe, _CHV_CMN_DW1_CH1, val);
3001 }
3002
3003 mutex_unlock(&dev_priv->sb_lock);
Ville Syrjäläe0fce782015-07-08 23:45:54 +03003004
Ville Syrjäläb0b33842015-07-08 23:45:55 +03003005 /*
3006 * Leave the power down bit cleared for at least one
3007 * lane so that chv_powergate_phy_ch() will power
3008 * on something when the channel is otherwise unused.
3009 * When the port is off and the override is removed
3010 * the lanes power down anyway, so otherwise it doesn't
3011 * really matter what the state of power down bits is
3012 * after this.
3013 */
Ville Syrjäläe0fce782015-07-08 23:45:54 +03003014 chv_phy_powergate_lanes(encoder, false, 0x0);
Ville Syrjäläd6db9952015-07-08 23:45:49 +03003015}
3016
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003017/*
Jesse Barnesdf0c2372011-07-07 11:11:02 -07003018 * Native read with retry for link status and receiver capability reads for
3019 * cases where the sink may still be asleep.
Jani Nikula9d1a1032014-03-14 16:51:15 +02003020 *
3021 * Sinks are *supposed* to come up within 1ms from an off state, but we're also
3022 * supposed to retry 3 times per the spec.
Jesse Barnesdf0c2372011-07-07 11:11:02 -07003023 */
Jani Nikula9d1a1032014-03-14 16:51:15 +02003024static ssize_t
3025intel_dp_dpcd_read_wake(struct drm_dp_aux *aux, unsigned int offset,
3026 void *buffer, size_t size)
Jesse Barnesdf0c2372011-07-07 11:11:02 -07003027{
Jani Nikula9d1a1032014-03-14 16:51:15 +02003028 ssize_t ret;
3029 int i;
Jesse Barnesdf0c2372011-07-07 11:11:02 -07003030
Ville Syrjäläf6a19062014-10-16 20:46:09 +03003031 /*
3032 * Sometime we just get the same incorrect byte repeated
3033 * over the entire buffer. Doing just one throw away read
3034 * initially seems to "solve" it.
3035 */
3036 drm_dp_dpcd_read(aux, DP_DPCD_REV, buffer, 1);
3037
Jesse Barnesdf0c2372011-07-07 11:11:02 -07003038 for (i = 0; i < 3; i++) {
Jani Nikula9d1a1032014-03-14 16:51:15 +02003039 ret = drm_dp_dpcd_read(aux, offset, buffer, size);
3040 if (ret == size)
3041 return ret;
Jesse Barnesdf0c2372011-07-07 11:11:02 -07003042 msleep(1);
3043 }
3044
Jani Nikula9d1a1032014-03-14 16:51:15 +02003045 return ret;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003046}
3047
3048/*
3049 * Fetch AUX CH registers 0x202 - 0x207 which contain
3050 * link status information
3051 */
Ander Conselvan de Oliveira94223d02015-10-23 13:01:48 +03003052bool
Keith Packard93f62da2011-11-01 19:45:03 -07003053intel_dp_get_link_status(struct intel_dp *intel_dp, uint8_t link_status[DP_LINK_STATUS_SIZE])
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003054{
Jani Nikula9d1a1032014-03-14 16:51:15 +02003055 return intel_dp_dpcd_read_wake(&intel_dp->aux,
3056 DP_LANE0_1_STATUS,
3057 link_status,
3058 DP_LINK_STATUS_SIZE) == DP_LINK_STATUS_SIZE;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003059}
3060
Paulo Zanoni11002442014-06-13 18:45:41 -03003061/* These are source-specific values. */
Ander Conselvan de Oliveira94223d02015-10-23 13:01:48 +03003062uint8_t
Keith Packard1a2eb462011-11-16 16:26:07 -08003063intel_dp_voltage_max(struct intel_dp *intel_dp)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003064{
Paulo Zanoni30add222012-10-26 19:05:45 -02003065 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Sonika Jindal7ad14a22015-02-25 10:29:12 +05303066 struct drm_i915_private *dev_priv = dev->dev_private;
Imre Deakbc7d38a2013-05-16 14:40:36 +03003067 enum port port = dp_to_dig_port(intel_dp)->port;
Keith Packard1a2eb462011-11-16 16:26:07 -08003068
Vandana Kannan93147262014-11-18 15:45:29 +05303069 if (IS_BROXTON(dev))
3070 return DP_TRAIN_VOLTAGE_SWING_LEVEL_3;
3071 else if (INTEL_INFO(dev)->gen >= 9) {
Sonika Jindal9e458032015-05-06 17:35:48 +05303072 if (dev_priv->edp_low_vswing && port == PORT_A)
Sonika Jindal7ad14a22015-02-25 10:29:12 +05303073 return DP_TRAIN_VOLTAGE_SWING_LEVEL_3;
Damien Lespiau5a9d1f12013-12-03 13:56:26 +00003074 return DP_TRAIN_VOLTAGE_SWING_LEVEL_2;
Sonika Jindal7ad14a22015-02-25 10:29:12 +05303075 } else if (IS_VALLEYVIEW(dev))
Sonika Jindalbd600182014-08-08 16:23:41 +05303076 return DP_TRAIN_VOLTAGE_SWING_LEVEL_3;
Imre Deakbc7d38a2013-05-16 14:40:36 +03003077 else if (IS_GEN7(dev) && port == PORT_A)
Sonika Jindalbd600182014-08-08 16:23:41 +05303078 return DP_TRAIN_VOLTAGE_SWING_LEVEL_2;
Imre Deakbc7d38a2013-05-16 14:40:36 +03003079 else if (HAS_PCH_CPT(dev) && port != PORT_A)
Sonika Jindalbd600182014-08-08 16:23:41 +05303080 return DP_TRAIN_VOLTAGE_SWING_LEVEL_3;
Keith Packard1a2eb462011-11-16 16:26:07 -08003081 else
Sonika Jindalbd600182014-08-08 16:23:41 +05303082 return DP_TRAIN_VOLTAGE_SWING_LEVEL_2;
Keith Packard1a2eb462011-11-16 16:26:07 -08003083}
3084
Ander Conselvan de Oliveira94223d02015-10-23 13:01:48 +03003085uint8_t
Keith Packard1a2eb462011-11-16 16:26:07 -08003086intel_dp_pre_emphasis_max(struct intel_dp *intel_dp, uint8_t voltage_swing)
3087{
Paulo Zanoni30add222012-10-26 19:05:45 -02003088 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Imre Deakbc7d38a2013-05-16 14:40:36 +03003089 enum port port = dp_to_dig_port(intel_dp)->port;
Keith Packard1a2eb462011-11-16 16:26:07 -08003090
Damien Lespiau5a9d1f12013-12-03 13:56:26 +00003091 if (INTEL_INFO(dev)->gen >= 9) {
3092 switch (voltage_swing & DP_TRAIN_VOLTAGE_SWING_MASK) {
3093 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
3094 return DP_TRAIN_PRE_EMPH_LEVEL_3;
3095 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
3096 return DP_TRAIN_PRE_EMPH_LEVEL_2;
3097 case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
3098 return DP_TRAIN_PRE_EMPH_LEVEL_1;
Sonika Jindal7ad14a22015-02-25 10:29:12 +05303099 case DP_TRAIN_VOLTAGE_SWING_LEVEL_3:
3100 return DP_TRAIN_PRE_EMPH_LEVEL_0;
Damien Lespiau5a9d1f12013-12-03 13:56:26 +00003101 default:
3102 return DP_TRAIN_PRE_EMPH_LEVEL_0;
3103 }
3104 } else if (IS_HASWELL(dev) || IS_BROADWELL(dev)) {
Paulo Zanonid6c0d722012-10-15 15:51:34 -03003105 switch (voltage_swing & DP_TRAIN_VOLTAGE_SWING_MASK) {
Sonika Jindalbd600182014-08-08 16:23:41 +05303106 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
3107 return DP_TRAIN_PRE_EMPH_LEVEL_3;
3108 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
3109 return DP_TRAIN_PRE_EMPH_LEVEL_2;
3110 case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
3111 return DP_TRAIN_PRE_EMPH_LEVEL_1;
3112 case DP_TRAIN_VOLTAGE_SWING_LEVEL_3:
Paulo Zanonid6c0d722012-10-15 15:51:34 -03003113 default:
Sonika Jindalbd600182014-08-08 16:23:41 +05303114 return DP_TRAIN_PRE_EMPH_LEVEL_0;
Paulo Zanonid6c0d722012-10-15 15:51:34 -03003115 }
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07003116 } else if (IS_VALLEYVIEW(dev)) {
3117 switch (voltage_swing & DP_TRAIN_VOLTAGE_SWING_MASK) {
Sonika Jindalbd600182014-08-08 16:23:41 +05303118 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
3119 return DP_TRAIN_PRE_EMPH_LEVEL_3;
3120 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
3121 return DP_TRAIN_PRE_EMPH_LEVEL_2;
3122 case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
3123 return DP_TRAIN_PRE_EMPH_LEVEL_1;
3124 case DP_TRAIN_VOLTAGE_SWING_LEVEL_3:
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07003125 default:
Sonika Jindalbd600182014-08-08 16:23:41 +05303126 return DP_TRAIN_PRE_EMPH_LEVEL_0;
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07003127 }
Imre Deakbc7d38a2013-05-16 14:40:36 +03003128 } else if (IS_GEN7(dev) && port == PORT_A) {
Keith Packard1a2eb462011-11-16 16:26:07 -08003129 switch (voltage_swing & DP_TRAIN_VOLTAGE_SWING_MASK) {
Sonika Jindalbd600182014-08-08 16:23:41 +05303130 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
3131 return DP_TRAIN_PRE_EMPH_LEVEL_2;
3132 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
3133 case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
3134 return DP_TRAIN_PRE_EMPH_LEVEL_1;
Keith Packard1a2eb462011-11-16 16:26:07 -08003135 default:
Sonika Jindalbd600182014-08-08 16:23:41 +05303136 return DP_TRAIN_PRE_EMPH_LEVEL_0;
Keith Packard1a2eb462011-11-16 16:26:07 -08003137 }
3138 } else {
3139 switch (voltage_swing & DP_TRAIN_VOLTAGE_SWING_MASK) {
Sonika Jindalbd600182014-08-08 16:23:41 +05303140 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
3141 return DP_TRAIN_PRE_EMPH_LEVEL_2;
3142 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
3143 return DP_TRAIN_PRE_EMPH_LEVEL_2;
3144 case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
3145 return DP_TRAIN_PRE_EMPH_LEVEL_1;
3146 case DP_TRAIN_VOLTAGE_SWING_LEVEL_3:
Keith Packard1a2eb462011-11-16 16:26:07 -08003147 default:
Sonika Jindalbd600182014-08-08 16:23:41 +05303148 return DP_TRAIN_PRE_EMPH_LEVEL_0;
Keith Packard1a2eb462011-11-16 16:26:07 -08003149 }
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003150 }
3151}
3152
Daniel Vetter5829975c2015-04-16 11:36:52 +02003153static uint32_t vlv_signal_levels(struct intel_dp *intel_dp)
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07003154{
3155 struct drm_device *dev = intel_dp_to_dev(intel_dp);
3156 struct drm_i915_private *dev_priv = dev->dev_private;
3157 struct intel_digital_port *dport = dp_to_dig_port(intel_dp);
Chon Ming Lee5e69f972013-09-05 20:41:49 +08003158 struct intel_crtc *intel_crtc =
3159 to_intel_crtc(dport->base.base.crtc);
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07003160 unsigned long demph_reg_value, preemph_reg_value,
3161 uniqtranscale_reg_value;
3162 uint8_t train_set = intel_dp->train_set[0];
Chon Ming Leee4607fc2013-11-06 14:36:35 +08003163 enum dpio_channel port = vlv_dport_to_channel(dport);
Chon Ming Lee5e69f972013-09-05 20:41:49 +08003164 int pipe = intel_crtc->pipe;
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07003165
3166 switch (train_set & DP_TRAIN_PRE_EMPHASIS_MASK) {
Sonika Jindalbd600182014-08-08 16:23:41 +05303167 case DP_TRAIN_PRE_EMPH_LEVEL_0:
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07003168 preemph_reg_value = 0x0004000;
3169 switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
Sonika Jindalbd600182014-08-08 16:23:41 +05303170 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07003171 demph_reg_value = 0x2B405555;
3172 uniqtranscale_reg_value = 0x552AB83A;
3173 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303174 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07003175 demph_reg_value = 0x2B404040;
3176 uniqtranscale_reg_value = 0x5548B83A;
3177 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303178 case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07003179 demph_reg_value = 0x2B245555;
3180 uniqtranscale_reg_value = 0x5560B83A;
3181 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303182 case DP_TRAIN_VOLTAGE_SWING_LEVEL_3:
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07003183 demph_reg_value = 0x2B405555;
3184 uniqtranscale_reg_value = 0x5598DA3A;
3185 break;
3186 default:
3187 return 0;
3188 }
3189 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303190 case DP_TRAIN_PRE_EMPH_LEVEL_1:
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07003191 preemph_reg_value = 0x0002000;
3192 switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
Sonika Jindalbd600182014-08-08 16:23:41 +05303193 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07003194 demph_reg_value = 0x2B404040;
3195 uniqtranscale_reg_value = 0x5552B83A;
3196 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303197 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07003198 demph_reg_value = 0x2B404848;
3199 uniqtranscale_reg_value = 0x5580B83A;
3200 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303201 case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07003202 demph_reg_value = 0x2B404040;
3203 uniqtranscale_reg_value = 0x55ADDA3A;
3204 break;
3205 default:
3206 return 0;
3207 }
3208 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303209 case DP_TRAIN_PRE_EMPH_LEVEL_2:
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07003210 preemph_reg_value = 0x0000000;
3211 switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
Sonika Jindalbd600182014-08-08 16:23:41 +05303212 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07003213 demph_reg_value = 0x2B305555;
3214 uniqtranscale_reg_value = 0x5570B83A;
3215 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303216 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07003217 demph_reg_value = 0x2B2B4040;
3218 uniqtranscale_reg_value = 0x55ADDA3A;
3219 break;
3220 default:
3221 return 0;
3222 }
3223 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303224 case DP_TRAIN_PRE_EMPH_LEVEL_3:
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07003225 preemph_reg_value = 0x0006000;
3226 switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
Sonika Jindalbd600182014-08-08 16:23:41 +05303227 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07003228 demph_reg_value = 0x1B405555;
3229 uniqtranscale_reg_value = 0x55ADDA3A;
3230 break;
3231 default:
3232 return 0;
3233 }
3234 break;
3235 default:
3236 return 0;
3237 }
3238
Ville Syrjäläa5805162015-05-26 20:42:30 +03003239 mutex_lock(&dev_priv->sb_lock);
Chon Ming Leeab3c7592013-11-07 10:43:30 +08003240 vlv_dpio_write(dev_priv, pipe, VLV_TX_DW5(port), 0x00000000);
3241 vlv_dpio_write(dev_priv, pipe, VLV_TX_DW4(port), demph_reg_value);
3242 vlv_dpio_write(dev_priv, pipe, VLV_TX_DW2(port),
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07003243 uniqtranscale_reg_value);
Chon Ming Leeab3c7592013-11-07 10:43:30 +08003244 vlv_dpio_write(dev_priv, pipe, VLV_TX_DW3(port), 0x0C782040);
3245 vlv_dpio_write(dev_priv, pipe, VLV_PCS_DW11(port), 0x00030000);
3246 vlv_dpio_write(dev_priv, pipe, VLV_PCS_DW9(port), preemph_reg_value);
3247 vlv_dpio_write(dev_priv, pipe, VLV_TX_DW5(port), 0x80000000);
Ville Syrjäläa5805162015-05-26 20:42:30 +03003248 mutex_unlock(&dev_priv->sb_lock);
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07003249
3250 return 0;
3251}
3252
Ville Syrjälä67fa24b2015-07-08 23:45:48 +03003253static bool chv_need_uniq_trans_scale(uint8_t train_set)
3254{
3255 return (train_set & DP_TRAIN_PRE_EMPHASIS_MASK) == DP_TRAIN_PRE_EMPH_LEVEL_0 &&
3256 (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) == DP_TRAIN_VOLTAGE_SWING_LEVEL_3;
3257}
3258
Daniel Vetter5829975c2015-04-16 11:36:52 +02003259static uint32_t chv_signal_levels(struct intel_dp *intel_dp)
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003260{
3261 struct drm_device *dev = intel_dp_to_dev(intel_dp);
3262 struct drm_i915_private *dev_priv = dev->dev_private;
3263 struct intel_digital_port *dport = dp_to_dig_port(intel_dp);
3264 struct intel_crtc *intel_crtc = to_intel_crtc(dport->base.base.crtc);
Ville Syrjäläf72df8d2014-04-09 13:29:03 +03003265 u32 deemph_reg_value, margin_reg_value, val;
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003266 uint8_t train_set = intel_dp->train_set[0];
3267 enum dpio_channel ch = vlv_dport_to_channel(dport);
Ville Syrjäläf72df8d2014-04-09 13:29:03 +03003268 enum pipe pipe = intel_crtc->pipe;
3269 int i;
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003270
3271 switch (train_set & DP_TRAIN_PRE_EMPHASIS_MASK) {
Sonika Jindalbd600182014-08-08 16:23:41 +05303272 case DP_TRAIN_PRE_EMPH_LEVEL_0:
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003273 switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
Sonika Jindalbd600182014-08-08 16:23:41 +05303274 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003275 deemph_reg_value = 128;
3276 margin_reg_value = 52;
3277 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303278 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003279 deemph_reg_value = 128;
3280 margin_reg_value = 77;
3281 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303282 case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003283 deemph_reg_value = 128;
3284 margin_reg_value = 102;
3285 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303286 case DP_TRAIN_VOLTAGE_SWING_LEVEL_3:
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003287 deemph_reg_value = 128;
3288 margin_reg_value = 154;
3289 /* FIXME extra to set for 1200 */
3290 break;
3291 default:
3292 return 0;
3293 }
3294 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303295 case DP_TRAIN_PRE_EMPH_LEVEL_1:
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003296 switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
Sonika Jindalbd600182014-08-08 16:23:41 +05303297 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003298 deemph_reg_value = 85;
3299 margin_reg_value = 78;
3300 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303301 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003302 deemph_reg_value = 85;
3303 margin_reg_value = 116;
3304 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303305 case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003306 deemph_reg_value = 85;
3307 margin_reg_value = 154;
3308 break;
3309 default:
3310 return 0;
3311 }
3312 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303313 case DP_TRAIN_PRE_EMPH_LEVEL_2:
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003314 switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
Sonika Jindalbd600182014-08-08 16:23:41 +05303315 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003316 deemph_reg_value = 64;
3317 margin_reg_value = 104;
3318 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303319 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003320 deemph_reg_value = 64;
3321 margin_reg_value = 154;
3322 break;
3323 default:
3324 return 0;
3325 }
3326 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303327 case DP_TRAIN_PRE_EMPH_LEVEL_3:
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003328 switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
Sonika Jindalbd600182014-08-08 16:23:41 +05303329 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003330 deemph_reg_value = 43;
3331 margin_reg_value = 154;
3332 break;
3333 default:
3334 return 0;
3335 }
3336 break;
3337 default:
3338 return 0;
3339 }
3340
Ville Syrjäläa5805162015-05-26 20:42:30 +03003341 mutex_lock(&dev_priv->sb_lock);
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003342
3343 /* Clear calc init */
Ville Syrjälä1966e592014-04-09 13:29:04 +03003344 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS01_DW10(ch));
3345 val &= ~(DPIO_PCS_SWING_CALC_TX0_TX2 | DPIO_PCS_SWING_CALC_TX1_TX3);
Ville Syrjäläa02ef3c2014-08-18 14:42:45 +03003346 val &= ~(DPIO_PCS_TX1DEEMP_MASK | DPIO_PCS_TX2DEEMP_MASK);
3347 val |= DPIO_PCS_TX1DEEMP_9P5 | DPIO_PCS_TX2DEEMP_9P5;
Ville Syrjälä1966e592014-04-09 13:29:04 +03003348 vlv_dpio_write(dev_priv, pipe, VLV_PCS01_DW10(ch), val);
3349
Ville Syrjäläe0fce782015-07-08 23:45:54 +03003350 if (intel_crtc->config->lane_count > 2) {
3351 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS23_DW10(ch));
3352 val &= ~(DPIO_PCS_SWING_CALC_TX0_TX2 | DPIO_PCS_SWING_CALC_TX1_TX3);
3353 val &= ~(DPIO_PCS_TX1DEEMP_MASK | DPIO_PCS_TX2DEEMP_MASK);
3354 val |= DPIO_PCS_TX1DEEMP_9P5 | DPIO_PCS_TX2DEEMP_9P5;
3355 vlv_dpio_write(dev_priv, pipe, VLV_PCS23_DW10(ch), val);
3356 }
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003357
Ville Syrjäläa02ef3c2014-08-18 14:42:45 +03003358 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS01_DW9(ch));
3359 val &= ~(DPIO_PCS_TX1MARGIN_MASK | DPIO_PCS_TX2MARGIN_MASK);
3360 val |= DPIO_PCS_TX1MARGIN_000 | DPIO_PCS_TX2MARGIN_000;
3361 vlv_dpio_write(dev_priv, pipe, VLV_PCS01_DW9(ch), val);
3362
Ville Syrjäläe0fce782015-07-08 23:45:54 +03003363 if (intel_crtc->config->lane_count > 2) {
3364 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS23_DW9(ch));
3365 val &= ~(DPIO_PCS_TX1MARGIN_MASK | DPIO_PCS_TX2MARGIN_MASK);
3366 val |= DPIO_PCS_TX1MARGIN_000 | DPIO_PCS_TX2MARGIN_000;
3367 vlv_dpio_write(dev_priv, pipe, VLV_PCS23_DW9(ch), val);
3368 }
Ville Syrjäläa02ef3c2014-08-18 14:42:45 +03003369
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003370 /* Program swing deemph */
Ville Syrjäläe0fce782015-07-08 23:45:54 +03003371 for (i = 0; i < intel_crtc->config->lane_count; i++) {
Ville Syrjäläf72df8d2014-04-09 13:29:03 +03003372 val = vlv_dpio_read(dev_priv, pipe, CHV_TX_DW4(ch, i));
3373 val &= ~DPIO_SWING_DEEMPH9P5_MASK;
3374 val |= deemph_reg_value << DPIO_SWING_DEEMPH9P5_SHIFT;
3375 vlv_dpio_write(dev_priv, pipe, CHV_TX_DW4(ch, i), val);
3376 }
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003377
3378 /* Program swing margin */
Ville Syrjäläe0fce782015-07-08 23:45:54 +03003379 for (i = 0; i < intel_crtc->config->lane_count; i++) {
Ville Syrjäläf72df8d2014-04-09 13:29:03 +03003380 val = vlv_dpio_read(dev_priv, pipe, CHV_TX_DW2(ch, i));
Ville Syrjälä67fa24b2015-07-08 23:45:48 +03003381
Ville Syrjälä1fb44502014-06-28 02:04:03 +03003382 val &= ~DPIO_SWING_MARGIN000_MASK;
3383 val |= margin_reg_value << DPIO_SWING_MARGIN000_SHIFT;
Ville Syrjälä67fa24b2015-07-08 23:45:48 +03003384
3385 /*
3386 * Supposedly this value shouldn't matter when unique transition
3387 * scale is disabled, but in fact it does matter. Let's just
3388 * always program the same value and hope it's OK.
3389 */
3390 val &= ~(0xff << DPIO_UNIQ_TRANS_SCALE_SHIFT);
3391 val |= 0x9a << DPIO_UNIQ_TRANS_SCALE_SHIFT;
3392
Ville Syrjäläf72df8d2014-04-09 13:29:03 +03003393 vlv_dpio_write(dev_priv, pipe, CHV_TX_DW2(ch, i), val);
3394 }
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003395
Ville Syrjälä67fa24b2015-07-08 23:45:48 +03003396 /*
3397 * The document said it needs to set bit 27 for ch0 and bit 26
3398 * for ch1. Might be a typo in the doc.
3399 * For now, for this unique transition scale selection, set bit
3400 * 27 for ch0 and ch1.
3401 */
Ville Syrjäläe0fce782015-07-08 23:45:54 +03003402 for (i = 0; i < intel_crtc->config->lane_count; i++) {
Ville Syrjäläf72df8d2014-04-09 13:29:03 +03003403 val = vlv_dpio_read(dev_priv, pipe, CHV_TX_DW3(ch, i));
Ville Syrjälä67fa24b2015-07-08 23:45:48 +03003404 if (chv_need_uniq_trans_scale(train_set))
Ville Syrjäläf72df8d2014-04-09 13:29:03 +03003405 val |= DPIO_TX_UNIQ_TRANS_SCALE_EN;
Ville Syrjälä67fa24b2015-07-08 23:45:48 +03003406 else
3407 val &= ~DPIO_TX_UNIQ_TRANS_SCALE_EN;
3408 vlv_dpio_write(dev_priv, pipe, CHV_TX_DW3(ch, i), val);
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003409 }
3410
3411 /* Start swing calculation */
Ville Syrjälä1966e592014-04-09 13:29:04 +03003412 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS01_DW10(ch));
3413 val |= DPIO_PCS_SWING_CALC_TX0_TX2 | DPIO_PCS_SWING_CALC_TX1_TX3;
3414 vlv_dpio_write(dev_priv, pipe, VLV_PCS01_DW10(ch), val);
3415
Ville Syrjäläe0fce782015-07-08 23:45:54 +03003416 if (intel_crtc->config->lane_count > 2) {
3417 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS23_DW10(ch));
3418 val |= DPIO_PCS_SWING_CALC_TX0_TX2 | DPIO_PCS_SWING_CALC_TX1_TX3;
3419 vlv_dpio_write(dev_priv, pipe, VLV_PCS23_DW10(ch), val);
3420 }
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003421
Ville Syrjäläa5805162015-05-26 20:42:30 +03003422 mutex_unlock(&dev_priv->sb_lock);
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003423
3424 return 0;
3425}
3426
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003427static uint32_t
Daniel Vetter5829975c2015-04-16 11:36:52 +02003428gen4_signal_levels(uint8_t train_set)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003429{
Chris Wilson3cf2efb2010-11-29 10:09:55 +00003430 uint32_t signal_levels = 0;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003431
Chris Wilson3cf2efb2010-11-29 10:09:55 +00003432 switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
Sonika Jindalbd600182014-08-08 16:23:41 +05303433 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003434 default:
3435 signal_levels |= DP_VOLTAGE_0_4;
3436 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303437 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003438 signal_levels |= DP_VOLTAGE_0_6;
3439 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303440 case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003441 signal_levels |= DP_VOLTAGE_0_8;
3442 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303443 case DP_TRAIN_VOLTAGE_SWING_LEVEL_3:
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003444 signal_levels |= DP_VOLTAGE_1_2;
3445 break;
3446 }
Chris Wilson3cf2efb2010-11-29 10:09:55 +00003447 switch (train_set & DP_TRAIN_PRE_EMPHASIS_MASK) {
Sonika Jindalbd600182014-08-08 16:23:41 +05303448 case DP_TRAIN_PRE_EMPH_LEVEL_0:
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003449 default:
3450 signal_levels |= DP_PRE_EMPHASIS_0;
3451 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303452 case DP_TRAIN_PRE_EMPH_LEVEL_1:
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003453 signal_levels |= DP_PRE_EMPHASIS_3_5;
3454 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303455 case DP_TRAIN_PRE_EMPH_LEVEL_2:
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003456 signal_levels |= DP_PRE_EMPHASIS_6;
3457 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303458 case DP_TRAIN_PRE_EMPH_LEVEL_3:
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003459 signal_levels |= DP_PRE_EMPHASIS_9_5;
3460 break;
3461 }
3462 return signal_levels;
3463}
3464
Zhenyu Wange3421a12010-04-08 09:43:27 +08003465/* Gen6's DP voltage swing and pre-emphasis control */
3466static uint32_t
Daniel Vetter5829975c2015-04-16 11:36:52 +02003467gen6_edp_signal_levels(uint8_t train_set)
Zhenyu Wange3421a12010-04-08 09:43:27 +08003468{
Yuanhan Liu3c5a62b2011-01-06 18:26:08 +08003469 int signal_levels = train_set & (DP_TRAIN_VOLTAGE_SWING_MASK |
3470 DP_TRAIN_PRE_EMPHASIS_MASK);
3471 switch (signal_levels) {
Sonika Jindalbd600182014-08-08 16:23:41 +05303472 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0 | DP_TRAIN_PRE_EMPH_LEVEL_0:
3473 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1 | DP_TRAIN_PRE_EMPH_LEVEL_0:
Yuanhan Liu3c5a62b2011-01-06 18:26:08 +08003474 return EDP_LINK_TRAIN_400_600MV_0DB_SNB_B;
Sonika Jindalbd600182014-08-08 16:23:41 +05303475 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0 | DP_TRAIN_PRE_EMPH_LEVEL_1:
Yuanhan Liu3c5a62b2011-01-06 18:26:08 +08003476 return EDP_LINK_TRAIN_400MV_3_5DB_SNB_B;
Sonika Jindalbd600182014-08-08 16:23:41 +05303477 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0 | DP_TRAIN_PRE_EMPH_LEVEL_2:
3478 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1 | DP_TRAIN_PRE_EMPH_LEVEL_2:
Yuanhan Liu3c5a62b2011-01-06 18:26:08 +08003479 return EDP_LINK_TRAIN_400_600MV_6DB_SNB_B;
Sonika Jindalbd600182014-08-08 16:23:41 +05303480 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1 | DP_TRAIN_PRE_EMPH_LEVEL_1:
3481 case DP_TRAIN_VOLTAGE_SWING_LEVEL_2 | DP_TRAIN_PRE_EMPH_LEVEL_1:
Yuanhan Liu3c5a62b2011-01-06 18:26:08 +08003482 return EDP_LINK_TRAIN_600_800MV_3_5DB_SNB_B;
Sonika Jindalbd600182014-08-08 16:23:41 +05303483 case DP_TRAIN_VOLTAGE_SWING_LEVEL_2 | DP_TRAIN_PRE_EMPH_LEVEL_0:
3484 case DP_TRAIN_VOLTAGE_SWING_LEVEL_3 | DP_TRAIN_PRE_EMPH_LEVEL_0:
Yuanhan Liu3c5a62b2011-01-06 18:26:08 +08003485 return EDP_LINK_TRAIN_800_1200MV_0DB_SNB_B;
Zhenyu Wange3421a12010-04-08 09:43:27 +08003486 default:
Yuanhan Liu3c5a62b2011-01-06 18:26:08 +08003487 DRM_DEBUG_KMS("Unsupported voltage swing/pre-emphasis level:"
3488 "0x%x\n", signal_levels);
3489 return EDP_LINK_TRAIN_400_600MV_0DB_SNB_B;
Zhenyu Wange3421a12010-04-08 09:43:27 +08003490 }
3491}
3492
Keith Packard1a2eb462011-11-16 16:26:07 -08003493/* Gen7's DP voltage swing and pre-emphasis control */
3494static uint32_t
Daniel Vetter5829975c2015-04-16 11:36:52 +02003495gen7_edp_signal_levels(uint8_t train_set)
Keith Packard1a2eb462011-11-16 16:26:07 -08003496{
3497 int signal_levels = train_set & (DP_TRAIN_VOLTAGE_SWING_MASK |
3498 DP_TRAIN_PRE_EMPHASIS_MASK);
3499 switch (signal_levels) {
Sonika Jindalbd600182014-08-08 16:23:41 +05303500 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0 | DP_TRAIN_PRE_EMPH_LEVEL_0:
Keith Packard1a2eb462011-11-16 16:26:07 -08003501 return EDP_LINK_TRAIN_400MV_0DB_IVB;
Sonika Jindalbd600182014-08-08 16:23:41 +05303502 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0 | DP_TRAIN_PRE_EMPH_LEVEL_1:
Keith Packard1a2eb462011-11-16 16:26:07 -08003503 return EDP_LINK_TRAIN_400MV_3_5DB_IVB;
Sonika Jindalbd600182014-08-08 16:23:41 +05303504 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0 | DP_TRAIN_PRE_EMPH_LEVEL_2:
Keith Packard1a2eb462011-11-16 16:26:07 -08003505 return EDP_LINK_TRAIN_400MV_6DB_IVB;
3506
Sonika Jindalbd600182014-08-08 16:23:41 +05303507 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1 | DP_TRAIN_PRE_EMPH_LEVEL_0:
Keith Packard1a2eb462011-11-16 16:26:07 -08003508 return EDP_LINK_TRAIN_600MV_0DB_IVB;
Sonika Jindalbd600182014-08-08 16:23:41 +05303509 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1 | DP_TRAIN_PRE_EMPH_LEVEL_1:
Keith Packard1a2eb462011-11-16 16:26:07 -08003510 return EDP_LINK_TRAIN_600MV_3_5DB_IVB;
3511
Sonika Jindalbd600182014-08-08 16:23:41 +05303512 case DP_TRAIN_VOLTAGE_SWING_LEVEL_2 | DP_TRAIN_PRE_EMPH_LEVEL_0:
Keith Packard1a2eb462011-11-16 16:26:07 -08003513 return EDP_LINK_TRAIN_800MV_0DB_IVB;
Sonika Jindalbd600182014-08-08 16:23:41 +05303514 case DP_TRAIN_VOLTAGE_SWING_LEVEL_2 | DP_TRAIN_PRE_EMPH_LEVEL_1:
Keith Packard1a2eb462011-11-16 16:26:07 -08003515 return EDP_LINK_TRAIN_800MV_3_5DB_IVB;
3516
3517 default:
3518 DRM_DEBUG_KMS("Unsupported voltage swing/pre-emphasis level:"
3519 "0x%x\n", signal_levels);
3520 return EDP_LINK_TRAIN_500MV_0DB_IVB;
3521 }
3522}
3523
Ander Conselvan de Oliveira94223d02015-10-23 13:01:48 +03003524void
Ander Conselvan de Oliveiraf4eb6922015-10-23 13:01:44 +03003525intel_dp_set_signal_levels(struct intel_dp *intel_dp)
Paulo Zanonif0a34242012-12-06 16:51:50 -02003526{
3527 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
Imre Deakbc7d38a2013-05-16 14:40:36 +03003528 enum port port = intel_dig_port->port;
Paulo Zanonif0a34242012-12-06 16:51:50 -02003529 struct drm_device *dev = intel_dig_port->base.base.dev;
Ander Conselvan de Oliveirab905a912015-10-23 13:01:47 +03003530 struct drm_i915_private *dev_priv = to_i915(dev);
David Weinehallf8896f52015-06-25 11:11:03 +03003531 uint32_t signal_levels, mask = 0;
Paulo Zanonif0a34242012-12-06 16:51:50 -02003532 uint8_t train_set = intel_dp->train_set[0];
3533
David Weinehallf8896f52015-06-25 11:11:03 +03003534 if (HAS_DDI(dev)) {
3535 signal_levels = ddi_signal_levels(intel_dp);
3536
3537 if (IS_BROXTON(dev))
3538 signal_levels = 0;
3539 else
3540 mask = DDI_BUF_EMP_MASK;
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003541 } else if (IS_CHERRYVIEW(dev)) {
Daniel Vetter5829975c2015-04-16 11:36:52 +02003542 signal_levels = chv_signal_levels(intel_dp);
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07003543 } else if (IS_VALLEYVIEW(dev)) {
Daniel Vetter5829975c2015-04-16 11:36:52 +02003544 signal_levels = vlv_signal_levels(intel_dp);
Imre Deakbc7d38a2013-05-16 14:40:36 +03003545 } else if (IS_GEN7(dev) && port == PORT_A) {
Daniel Vetter5829975c2015-04-16 11:36:52 +02003546 signal_levels = gen7_edp_signal_levels(train_set);
Paulo Zanonif0a34242012-12-06 16:51:50 -02003547 mask = EDP_LINK_TRAIN_VOL_EMP_MASK_IVB;
Imre Deakbc7d38a2013-05-16 14:40:36 +03003548 } else if (IS_GEN6(dev) && port == PORT_A) {
Daniel Vetter5829975c2015-04-16 11:36:52 +02003549 signal_levels = gen6_edp_signal_levels(train_set);
Paulo Zanonif0a34242012-12-06 16:51:50 -02003550 mask = EDP_LINK_TRAIN_VOL_EMP_MASK_SNB;
3551 } else {
Daniel Vetter5829975c2015-04-16 11:36:52 +02003552 signal_levels = gen4_signal_levels(train_set);
Paulo Zanonif0a34242012-12-06 16:51:50 -02003553 mask = DP_VOLTAGE_MASK | DP_PRE_EMPHASIS_MASK;
3554 }
3555
Vandana Kannan96fb9f92014-11-18 15:45:27 +05303556 if (mask)
3557 DRM_DEBUG_KMS("Using signal levels %08x\n", signal_levels);
3558
3559 DRM_DEBUG_KMS("Using vswing level %d\n",
3560 train_set & DP_TRAIN_VOLTAGE_SWING_MASK);
3561 DRM_DEBUG_KMS("Using pre-emphasis level %d\n",
3562 (train_set & DP_TRAIN_PRE_EMPHASIS_MASK) >>
3563 DP_TRAIN_PRE_EMPHASIS_SHIFT);
Paulo Zanonif0a34242012-12-06 16:51:50 -02003564
Ander Conselvan de Oliveiraf4eb6922015-10-23 13:01:44 +03003565 intel_dp->DP = (intel_dp->DP & ~mask) | signal_levels;
Ander Conselvan de Oliveirab905a912015-10-23 13:01:47 +03003566
3567 I915_WRITE(intel_dp->output_reg, intel_dp->DP);
3568 POSTING_READ(intel_dp->output_reg);
Paulo Zanonif0a34242012-12-06 16:51:50 -02003569}
3570
Ander Conselvan de Oliveira94223d02015-10-23 13:01:48 +03003571void
Ander Conselvan de Oliveirae9c176d2015-10-23 13:01:45 +03003572intel_dp_program_link_training_pattern(struct intel_dp *intel_dp,
3573 uint8_t dp_train_pat)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003574{
Paulo Zanoni174edf12012-10-26 19:05:50 -02003575 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
Ville Syrjälä90a6b7b2015-07-06 16:39:15 +03003576 struct drm_i915_private *dev_priv =
3577 to_i915(intel_dig_port->base.base.dev);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003578
Ander Conselvan de Oliveiraf4eb6922015-10-23 13:01:44 +03003579 _intel_dp_set_link_train(intel_dp, &intel_dp->DP, dp_train_pat);
Paulo Zanoni47ea7542012-07-17 16:55:16 -03003580
Ander Conselvan de Oliveiraf4eb6922015-10-23 13:01:44 +03003581 I915_WRITE(intel_dp->output_reg, intel_dp->DP);
Chris Wilsonea5b2132010-08-04 13:50:23 +01003582 POSTING_READ(intel_dp->output_reg);
Ander Conselvan de Oliveirae9c176d2015-10-23 13:01:45 +03003583}
3584
Ander Conselvan de Oliveira94223d02015-10-23 13:01:48 +03003585void intel_dp_set_idle_link_train(struct intel_dp *intel_dp)
Imre Deak3ab9c632013-05-03 12:57:41 +03003586{
3587 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
3588 struct drm_device *dev = intel_dig_port->base.base.dev;
3589 struct drm_i915_private *dev_priv = dev->dev_private;
3590 enum port port = intel_dig_port->port;
3591 uint32_t val;
3592
3593 if (!HAS_DDI(dev))
3594 return;
3595
3596 val = I915_READ(DP_TP_CTL(port));
3597 val &= ~DP_TP_CTL_LINK_TRAIN_MASK;
3598 val |= DP_TP_CTL_LINK_TRAIN_IDLE;
3599 I915_WRITE(DP_TP_CTL(port), val);
3600
3601 /*
3602 * On PORT_A we can have only eDP in SST mode. There the only reason
3603 * we need to set idle transmission mode is to work around a HW issue
3604 * where we enable the pipe while not in idle link-training mode.
3605 * In this case there is requirement to wait for a minimum number of
3606 * idle patterns to be sent.
3607 */
3608 if (port == PORT_A)
3609 return;
3610
3611 if (wait_for((I915_READ(DP_TP_STATUS(port)) & DP_TP_STATUS_IDLE_DONE),
3612 1))
3613 DRM_ERROR("Timed out waiting for DP idle patterns\n");
3614}
3615
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003616static void
Chris Wilsonea5b2132010-08-04 13:50:23 +01003617intel_dp_link_down(struct intel_dp *intel_dp)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003618{
Paulo Zanonida63a9f2012-10-26 19:05:46 -02003619 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
Ville Syrjälä1612c8b2015-05-05 17:17:34 +03003620 struct intel_crtc *crtc = to_intel_crtc(intel_dig_port->base.base.crtc);
Imre Deakbc7d38a2013-05-16 14:40:36 +03003621 enum port port = intel_dig_port->port;
Paulo Zanonida63a9f2012-10-26 19:05:46 -02003622 struct drm_device *dev = intel_dig_port->base.base.dev;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003623 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsonea5b2132010-08-04 13:50:23 +01003624 uint32_t DP = intel_dp->DP;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003625
Daniel Vetterbc76e3202014-05-20 22:46:50 +02003626 if (WARN_ON(HAS_DDI(dev)))
Paulo Zanonic19b0662012-10-15 15:51:41 -03003627 return;
3628
Daniel Vetter0c33d8d2012-09-06 22:15:43 +02003629 if (WARN_ON((I915_READ(intel_dp->output_reg) & DP_PORT_EN) == 0))
Chris Wilson1b39d6f2010-12-06 11:20:45 +00003630 return;
3631
Zhao Yakui28c97732009-10-09 11:39:41 +08003632 DRM_DEBUG_KMS("\n");
Zhenyu Wang32f9d652009-07-24 01:00:32 +08003633
Ville Syrjälä39e5fa82015-05-05 17:17:29 +03003634 if ((IS_GEN7(dev) && port == PORT_A) ||
3635 (HAS_PCH_CPT(dev) && port != PORT_A)) {
Zhenyu Wange3421a12010-04-08 09:43:27 +08003636 DP &= ~DP_LINK_TRAIN_MASK_CPT;
Ville Syrjälä1612c8b2015-05-05 17:17:34 +03003637 DP |= DP_LINK_TRAIN_PAT_IDLE_CPT;
Zhenyu Wange3421a12010-04-08 09:43:27 +08003638 } else {
Ville Syrjäläaad3d142014-06-28 02:04:25 +03003639 if (IS_CHERRYVIEW(dev))
3640 DP &= ~DP_LINK_TRAIN_MASK_CHV;
3641 else
3642 DP &= ~DP_LINK_TRAIN_MASK;
Ville Syrjälä1612c8b2015-05-05 17:17:34 +03003643 DP |= DP_LINK_TRAIN_PAT_IDLE;
Zhenyu Wange3421a12010-04-08 09:43:27 +08003644 }
Ville Syrjälä1612c8b2015-05-05 17:17:34 +03003645 I915_WRITE(intel_dp->output_reg, DP);
Chris Wilsonfe255d02010-09-11 21:37:48 +01003646 POSTING_READ(intel_dp->output_reg);
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08003647
Ville Syrjälä1612c8b2015-05-05 17:17:34 +03003648 DP &= ~(DP_PORT_EN | DP_AUDIO_OUTPUT_ENABLE);
3649 I915_WRITE(intel_dp->output_reg, DP);
3650 POSTING_READ(intel_dp->output_reg);
3651
3652 /*
3653 * HW workaround for IBX, we need to move the port
3654 * to transcoder A after disabling it to allow the
3655 * matching HDMI port to be enabled on transcoder A.
3656 */
3657 if (HAS_PCH_IBX(dev) && crtc->pipe == PIPE_B && port != PORT_A) {
3658 /* always enable with pattern 1 (as per spec) */
3659 DP &= ~(DP_PIPEB_SELECT | DP_LINK_TRAIN_MASK);
3660 DP |= DP_PORT_EN | DP_LINK_TRAIN_PAT_1;
3661 I915_WRITE(intel_dp->output_reg, DP);
3662 POSTING_READ(intel_dp->output_reg);
3663
3664 DP &= ~DP_PORT_EN;
Eric Anholt5bddd172010-11-18 09:32:59 +08003665 I915_WRITE(intel_dp->output_reg, DP);
Daniel Vetter0ca09682014-11-24 16:54:11 +01003666 POSTING_READ(intel_dp->output_reg);
Eric Anholt5bddd172010-11-18 09:32:59 +08003667 }
3668
Keith Packardf01eca22011-09-28 16:48:10 -07003669 msleep(intel_dp->panel_power_down_delay);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003670}
3671
Keith Packard26d61aa2011-07-25 20:01:09 -07003672static bool
3673intel_dp_get_dpcd(struct intel_dp *intel_dp)
Keith Packard92fd8fd2011-07-25 19:50:10 -07003674{
Rodrigo Vivia031d702013-10-03 16:15:06 -03003675 struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
3676 struct drm_device *dev = dig_port->base.base.dev;
3677 struct drm_i915_private *dev_priv = dev->dev_private;
Sonika Jindalfc0f8e22015-03-05 10:03:58 +05303678 uint8_t rev;
Rodrigo Vivia031d702013-10-03 16:15:06 -03003679
Jani Nikula9d1a1032014-03-14 16:51:15 +02003680 if (intel_dp_dpcd_read_wake(&intel_dp->aux, 0x000, intel_dp->dpcd,
3681 sizeof(intel_dp->dpcd)) < 0)
Adam Jacksonedb39242012-09-18 10:58:49 -04003682 return false; /* aux transfer failed */
Keith Packard92fd8fd2011-07-25 19:50:10 -07003683
Andy Shevchenkoa8e98152014-09-01 14:12:01 +03003684 DRM_DEBUG_KMS("DPCD: %*ph\n", (int) sizeof(intel_dp->dpcd), intel_dp->dpcd);
Damien Lespiau577c7a52012-12-13 16:09:02 +00003685
Adam Jacksonedb39242012-09-18 10:58:49 -04003686 if (intel_dp->dpcd[DP_DPCD_REV] == 0)
3687 return false; /* DPCD not present */
3688
Shobhit Kumar2293bb52013-07-11 18:44:56 -03003689 /* Check if the panel supports PSR */
3690 memset(intel_dp->psr_dpcd, 0, sizeof(intel_dp->psr_dpcd));
Jani Nikula50003932013-09-20 16:42:17 +03003691 if (is_edp(intel_dp)) {
Jani Nikula9d1a1032014-03-14 16:51:15 +02003692 intel_dp_dpcd_read_wake(&intel_dp->aux, DP_PSR_SUPPORT,
3693 intel_dp->psr_dpcd,
3694 sizeof(intel_dp->psr_dpcd));
Rodrigo Vivia031d702013-10-03 16:15:06 -03003695 if (intel_dp->psr_dpcd[0] & DP_PSR_IS_SUPPORTED) {
3696 dev_priv->psr.sink_support = true;
Jani Nikula50003932013-09-20 16:42:17 +03003697 DRM_DEBUG_KMS("Detected EDP PSR Panel.\n");
Rodrigo Vivia031d702013-10-03 16:15:06 -03003698 }
Sonika Jindal474d1ec2015-04-02 11:02:44 +05303699
3700 if (INTEL_INFO(dev)->gen >= 9 &&
3701 (intel_dp->psr_dpcd[0] & DP_PSR2_IS_SUPPORTED)) {
3702 uint8_t frame_sync_cap;
3703
3704 dev_priv->psr.sink_support = true;
3705 intel_dp_dpcd_read_wake(&intel_dp->aux,
3706 DP_SINK_DEVICE_AUX_FRAME_SYNC_CAP,
3707 &frame_sync_cap, 1);
3708 dev_priv->psr.aux_frame_sync = frame_sync_cap ? true : false;
3709 /* PSR2 needs frame sync as well */
3710 dev_priv->psr.psr2_support = dev_priv->psr.aux_frame_sync;
3711 DRM_DEBUG_KMS("PSR2 %s on sink",
3712 dev_priv->psr.psr2_support ? "supported" : "not supported");
3713 }
Jani Nikula50003932013-09-20 16:42:17 +03003714 }
3715
Jani Nikulabc5133d2015-09-03 11:16:07 +03003716 DRM_DEBUG_KMS("Display Port TPS3 support: source %s, sink %s\n",
Ander Conselvan de Oliveirae588fa12015-10-23 13:01:50 +03003717 yesno(intel_dp_source_supports_hbr2(intel_dp)),
Jani Nikula742f4912015-09-03 11:16:09 +03003718 yesno(drm_dp_tps3_supported(intel_dp->dpcd)));
Todd Previte06ea66b2014-01-20 10:19:39 -07003719
Sonika Jindalfc0f8e22015-03-05 10:03:58 +05303720 /* Intermediate frequency support */
3721 if (is_edp(intel_dp) &&
3722 (intel_dp->dpcd[DP_EDP_CONFIGURATION_CAP] & DP_DPCD_DISPLAY_CONTROL_CAPABLE) &&
3723 (intel_dp_dpcd_read_wake(&intel_dp->aux, DP_EDP_DPCD_REV, &rev, 1) == 1) &&
3724 (rev >= 0x03)) { /* eDp v1.4 or higher */
Ville Syrjälä94ca7192015-03-13 19:40:31 +02003725 __le16 sink_rates[DP_MAX_SUPPORTED_RATES];
Ville Syrjäläea2d8a42015-03-12 17:10:28 +02003726 int i;
3727
Sonika Jindalfc0f8e22015-03-05 10:03:58 +05303728 intel_dp_dpcd_read_wake(&intel_dp->aux,
3729 DP_SUPPORTED_LINK_RATES,
Ville Syrjälä94ca7192015-03-13 19:40:31 +02003730 sink_rates,
3731 sizeof(sink_rates));
Ville Syrjäläea2d8a42015-03-12 17:10:28 +02003732
Ville Syrjälä94ca7192015-03-13 19:40:31 +02003733 for (i = 0; i < ARRAY_SIZE(sink_rates); i++) {
3734 int val = le16_to_cpu(sink_rates[i]);
Ville Syrjäläea2d8a42015-03-12 17:10:28 +02003735
3736 if (val == 0)
3737 break;
3738
Sonika Jindalaf77b972015-05-07 13:59:28 +05303739 /* Value read is in kHz while drm clock is saved in deca-kHz */
3740 intel_dp->sink_rates[i] = (val * 200) / 10;
Ville Syrjäläea2d8a42015-03-12 17:10:28 +02003741 }
Ville Syrjälä94ca7192015-03-13 19:40:31 +02003742 intel_dp->num_sink_rates = i;
Sonika Jindalfc0f8e22015-03-05 10:03:58 +05303743 }
Ville Syrjälä0336400e2015-03-12 17:10:39 +02003744
3745 intel_dp_print_rates(intel_dp);
3746
Adam Jacksonedb39242012-09-18 10:58:49 -04003747 if (!(intel_dp->dpcd[DP_DOWNSTREAMPORT_PRESENT] &
3748 DP_DWN_STRM_PORT_PRESENT))
3749 return true; /* native DP sink */
3750
3751 if (intel_dp->dpcd[DP_DPCD_REV] == 0x10)
3752 return true; /* no per-port downstream info */
3753
Jani Nikula9d1a1032014-03-14 16:51:15 +02003754 if (intel_dp_dpcd_read_wake(&intel_dp->aux, DP_DOWNSTREAM_PORT_0,
3755 intel_dp->downstream_ports,
3756 DP_MAX_DOWNSTREAM_PORTS) < 0)
Adam Jacksonedb39242012-09-18 10:58:49 -04003757 return false; /* downstream port status fetch failed */
3758
3759 return true;
Keith Packard92fd8fd2011-07-25 19:50:10 -07003760}
3761
Adam Jackson0d198322012-05-14 16:05:47 -04003762static void
3763intel_dp_probe_oui(struct intel_dp *intel_dp)
3764{
3765 u8 buf[3];
3766
3767 if (!(intel_dp->dpcd[DP_DOWN_STREAM_PORT_COUNT] & DP_OUI_SUPPORT))
3768 return;
3769
Jani Nikula9d1a1032014-03-14 16:51:15 +02003770 if (intel_dp_dpcd_read_wake(&intel_dp->aux, DP_SINK_OUI, buf, 3) == 3)
Adam Jackson0d198322012-05-14 16:05:47 -04003771 DRM_DEBUG_KMS("Sink OUI: %02hx%02hx%02hx\n",
3772 buf[0], buf[1], buf[2]);
3773
Jani Nikula9d1a1032014-03-14 16:51:15 +02003774 if (intel_dp_dpcd_read_wake(&intel_dp->aux, DP_BRANCH_OUI, buf, 3) == 3)
Adam Jackson0d198322012-05-14 16:05:47 -04003775 DRM_DEBUG_KMS("Branch OUI: %02hx%02hx%02hx\n",
3776 buf[0], buf[1], buf[2]);
3777}
3778
Dave Airlie0e32b392014-05-02 14:02:48 +10003779static bool
3780intel_dp_probe_mst(struct intel_dp *intel_dp)
3781{
3782 u8 buf[1];
3783
3784 if (!intel_dp->can_mst)
3785 return false;
3786
3787 if (intel_dp->dpcd[DP_DPCD_REV] < 0x12)
3788 return false;
3789
Dave Airlie0e32b392014-05-02 14:02:48 +10003790 if (intel_dp_dpcd_read_wake(&intel_dp->aux, DP_MSTM_CAP, buf, 1)) {
3791 if (buf[0] & DP_MST_CAP) {
3792 DRM_DEBUG_KMS("Sink is MST capable\n");
3793 intel_dp->is_mst = true;
3794 } else {
3795 DRM_DEBUG_KMS("Sink is not MST capable\n");
3796 intel_dp->is_mst = false;
3797 }
3798 }
Dave Airlie0e32b392014-05-02 14:02:48 +10003799
3800 drm_dp_mst_topology_mgr_set_mst(&intel_dp->mst_mgr, intel_dp->is_mst);
3801 return intel_dp->is_mst;
3802}
3803
Rodrigo Vivie5a1cab2015-07-23 16:35:48 -07003804static int intel_dp_sink_crc_stop(struct intel_dp *intel_dp)
Rodrigo Vivid2e216d2014-01-24 13:36:17 -02003805{
Rodrigo Vivi082dcc72015-07-30 16:26:39 -07003806 struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
3807 struct intel_crtc *intel_crtc = to_intel_crtc(dig_port->base.base.crtc);
Rodrigo Viviad9dc912014-09-16 19:18:12 -04003808 u8 buf;
Rodrigo Vivie5a1cab2015-07-23 16:35:48 -07003809 int ret = 0;
Paulo Zanoni4373f0f2015-05-25 18:52:29 -03003810
3811 if (drm_dp_dpcd_readb(&intel_dp->aux, DP_TEST_SINK, &buf) < 0) {
Rodrigo Vivi082dcc72015-07-30 16:26:39 -07003812 DRM_DEBUG_KMS("Sink CRC couldn't be stopped properly\n");
Rodrigo Vivie5a1cab2015-07-23 16:35:48 -07003813 ret = -EIO;
3814 goto out;
Paulo Zanoni4373f0f2015-05-25 18:52:29 -03003815 }
Rodrigo Vivid2e216d2014-01-24 13:36:17 -02003816
Rodrigo Vivid2e216d2014-01-24 13:36:17 -02003817 if (drm_dp_dpcd_writeb(&intel_dp->aux, DP_TEST_SINK,
Rodrigo Vivie5a1cab2015-07-23 16:35:48 -07003818 buf & ~DP_TEST_SINK_START) < 0) {
Rodrigo Vivi082dcc72015-07-30 16:26:39 -07003819 DRM_DEBUG_KMS("Sink CRC couldn't be stopped properly\n");
Rodrigo Vivie5a1cab2015-07-23 16:35:48 -07003820 ret = -EIO;
3821 goto out;
3822 }
Rodrigo Vivi082dcc72015-07-30 16:26:39 -07003823
Rodrigo Vivi621d4c72015-07-23 16:35:49 -07003824 intel_dp->sink_crc.started = false;
Rodrigo Vivie5a1cab2015-07-23 16:35:48 -07003825 out:
Rodrigo Vivi082dcc72015-07-30 16:26:39 -07003826 hsw_enable_ips(intel_crtc);
Rodrigo Vivie5a1cab2015-07-23 16:35:48 -07003827 return ret;
Rodrigo Vivi082dcc72015-07-30 16:26:39 -07003828}
3829
3830static int intel_dp_sink_crc_start(struct intel_dp *intel_dp)
3831{
3832 struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
3833 struct intel_crtc *intel_crtc = to_intel_crtc(dig_port->base.base.crtc);
3834 u8 buf;
Rodrigo Vivie5a1cab2015-07-23 16:35:48 -07003835 int ret;
3836
Rodrigo Vivi621d4c72015-07-23 16:35:49 -07003837 if (intel_dp->sink_crc.started) {
Rodrigo Vivie5a1cab2015-07-23 16:35:48 -07003838 ret = intel_dp_sink_crc_stop(intel_dp);
3839 if (ret)
3840 return ret;
3841 }
Rodrigo Vivi082dcc72015-07-30 16:26:39 -07003842
3843 if (drm_dp_dpcd_readb(&intel_dp->aux, DP_TEST_SINK_MISC, &buf) < 0)
3844 return -EIO;
3845
3846 if (!(buf & DP_TEST_CRC_SUPPORTED))
3847 return -ENOTTY;
3848
Rodrigo Vivi621d4c72015-07-23 16:35:49 -07003849 intel_dp->sink_crc.last_count = buf & DP_TEST_COUNT_MASK;
3850
Rodrigo Vivi082dcc72015-07-30 16:26:39 -07003851 if (drm_dp_dpcd_readb(&intel_dp->aux, DP_TEST_SINK, &buf) < 0)
3852 return -EIO;
3853
3854 hsw_disable_ips(intel_crtc);
3855
3856 if (drm_dp_dpcd_writeb(&intel_dp->aux, DP_TEST_SINK,
3857 buf | DP_TEST_SINK_START) < 0) {
3858 hsw_enable_ips(intel_crtc);
3859 return -EIO;
Paulo Zanoni4373f0f2015-05-25 18:52:29 -03003860 }
Rodrigo Vivid2e216d2014-01-24 13:36:17 -02003861
Rodrigo Vivi621d4c72015-07-23 16:35:49 -07003862 intel_dp->sink_crc.started = true;
Rodrigo Vivi082dcc72015-07-30 16:26:39 -07003863 return 0;
3864}
3865
3866int intel_dp_sink_crc(struct intel_dp *intel_dp, u8 *crc)
3867{
3868 struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
3869 struct drm_device *dev = dig_port->base.base.dev;
3870 struct intel_crtc *intel_crtc = to_intel_crtc(dig_port->base.base.crtc);
3871 u8 buf;
Rodrigo Vivi621d4c72015-07-23 16:35:49 -07003872 int count, ret;
Rodrigo Vivi082dcc72015-07-30 16:26:39 -07003873 int attempts = 6;
Rodrigo Viviaabc95d2015-07-23 16:35:50 -07003874 bool old_equal_new;
Rodrigo Vivi082dcc72015-07-30 16:26:39 -07003875
3876 ret = intel_dp_sink_crc_start(intel_dp);
3877 if (ret)
3878 return ret;
3879
Rodrigo Viviad9dc912014-09-16 19:18:12 -04003880 do {
Rodrigo Vivi621d4c72015-07-23 16:35:49 -07003881 intel_wait_for_vblank(dev, intel_crtc->pipe);
3882
Rodrigo Vivi1dda5f92014-10-01 07:32:37 -07003883 if (drm_dp_dpcd_readb(&intel_dp->aux,
Paulo Zanoni4373f0f2015-05-25 18:52:29 -03003884 DP_TEST_SINK_MISC, &buf) < 0) {
3885 ret = -EIO;
Rodrigo Viviafe0d672015-07-23 16:35:45 -07003886 goto stop;
Paulo Zanoni4373f0f2015-05-25 18:52:29 -03003887 }
Rodrigo Vivi621d4c72015-07-23 16:35:49 -07003888 count = buf & DP_TEST_COUNT_MASK;
Rodrigo Viviaabc95d2015-07-23 16:35:50 -07003889
Rodrigo Vivi621d4c72015-07-23 16:35:49 -07003890 /*
3891 * Count might be reset during the loop. In this case
3892 * last known count needs to be reset as well.
3893 */
3894 if (count == 0)
3895 intel_dp->sink_crc.last_count = 0;
3896
3897 if (drm_dp_dpcd_read(&intel_dp->aux, DP_TEST_CRC_R_CR, crc, 6) < 0) {
3898 ret = -EIO;
3899 goto stop;
3900 }
Rodrigo Viviaabc95d2015-07-23 16:35:50 -07003901
3902 old_equal_new = (count == intel_dp->sink_crc.last_count &&
3903 !memcmp(intel_dp->sink_crc.last_crc, crc,
3904 6 * sizeof(u8)));
3905
3906 } while (--attempts && (count == 0 || old_equal_new));
Rodrigo Vivi621d4c72015-07-23 16:35:49 -07003907
3908 intel_dp->sink_crc.last_count = buf & DP_TEST_COUNT_MASK;
3909 memcpy(intel_dp->sink_crc.last_crc, crc, 6 * sizeof(u8));
Rodrigo Viviad9dc912014-09-16 19:18:12 -04003910
3911 if (attempts == 0) {
Rodrigo Viviaabc95d2015-07-23 16:35:50 -07003912 if (old_equal_new) {
3913 DRM_DEBUG_KMS("Unreliable Sink CRC counter: Current returned CRC is identical to the previous one\n");
3914 } else {
3915 DRM_ERROR("Panel is unable to calculate any CRC after 6 vblanks\n");
3916 ret = -ETIMEDOUT;
3917 goto stop;
3918 }
Rodrigo Viviad9dc912014-09-16 19:18:12 -04003919 }
Rodrigo Vivid2e216d2014-01-24 13:36:17 -02003920
Rodrigo Viviafe0d672015-07-23 16:35:45 -07003921stop:
Rodrigo Vivi082dcc72015-07-30 16:26:39 -07003922 intel_dp_sink_crc_stop(intel_dp);
Paulo Zanoni4373f0f2015-05-25 18:52:29 -03003923 return ret;
Rodrigo Vivid2e216d2014-01-24 13:36:17 -02003924}
3925
Jesse Barnesa60f0e32011-10-20 15:09:17 -07003926static bool
3927intel_dp_get_sink_irq(struct intel_dp *intel_dp, u8 *sink_irq_vector)
3928{
Jani Nikula9d1a1032014-03-14 16:51:15 +02003929 return intel_dp_dpcd_read_wake(&intel_dp->aux,
3930 DP_DEVICE_SERVICE_IRQ_VECTOR,
3931 sink_irq_vector, 1) == 1;
Jesse Barnesa60f0e32011-10-20 15:09:17 -07003932}
3933
Dave Airlie0e32b392014-05-02 14:02:48 +10003934static bool
3935intel_dp_get_sink_irq_esi(struct intel_dp *intel_dp, u8 *sink_irq_vector)
3936{
3937 int ret;
3938
3939 ret = intel_dp_dpcd_read_wake(&intel_dp->aux,
3940 DP_SINK_COUNT_ESI,
3941 sink_irq_vector, 14);
3942 if (ret != 14)
3943 return false;
3944
3945 return true;
3946}
3947
Todd Previtec5d5ab72015-04-15 08:38:38 -07003948static uint8_t intel_dp_autotest_link_training(struct intel_dp *intel_dp)
Jesse Barnesa60f0e32011-10-20 15:09:17 -07003949{
Todd Previtec5d5ab72015-04-15 08:38:38 -07003950 uint8_t test_result = DP_TEST_ACK;
3951 return test_result;
3952}
3953
3954static uint8_t intel_dp_autotest_video_pattern(struct intel_dp *intel_dp)
3955{
3956 uint8_t test_result = DP_TEST_NAK;
3957 return test_result;
3958}
3959
3960static uint8_t intel_dp_autotest_edid(struct intel_dp *intel_dp)
3961{
3962 uint8_t test_result = DP_TEST_NAK;
Todd Previte559be302015-05-04 07:48:20 -07003963 struct intel_connector *intel_connector = intel_dp->attached_connector;
3964 struct drm_connector *connector = &intel_connector->base;
3965
3966 if (intel_connector->detect_edid == NULL ||
Daniel Vetterac6f2e22015-05-08 16:15:41 +02003967 connector->edid_corrupt ||
Todd Previte559be302015-05-04 07:48:20 -07003968 intel_dp->aux.i2c_defer_count > 6) {
3969 /* Check EDID read for NACKs, DEFERs and corruption
3970 * (DP CTS 1.2 Core r1.1)
3971 * 4.2.2.4 : Failed EDID read, I2C_NAK
3972 * 4.2.2.5 : Failed EDID read, I2C_DEFER
3973 * 4.2.2.6 : EDID corruption detected
3974 * Use failsafe mode for all cases
3975 */
3976 if (intel_dp->aux.i2c_nack_count > 0 ||
3977 intel_dp->aux.i2c_defer_count > 0)
3978 DRM_DEBUG_KMS("EDID read had %d NACKs, %d DEFERs\n",
3979 intel_dp->aux.i2c_nack_count,
3980 intel_dp->aux.i2c_defer_count);
3981 intel_dp->compliance_test_data = INTEL_DP_RESOLUTION_FAILSAFE;
3982 } else {
Thulasimani,Sivakumarf79b468e2015-08-07 15:14:30 +05303983 struct edid *block = intel_connector->detect_edid;
3984
3985 /* We have to write the checksum
3986 * of the last block read
3987 */
3988 block += intel_connector->detect_edid->extensions;
3989
Todd Previte559be302015-05-04 07:48:20 -07003990 if (!drm_dp_dpcd_write(&intel_dp->aux,
3991 DP_TEST_EDID_CHECKSUM,
Thulasimani,Sivakumarf79b468e2015-08-07 15:14:30 +05303992 &block->checksum,
Dan Carpenter5a1cc652015-05-12 21:07:37 +03003993 1))
Todd Previte559be302015-05-04 07:48:20 -07003994 DRM_DEBUG_KMS("Failed to write EDID checksum\n");
3995
3996 test_result = DP_TEST_ACK | DP_TEST_EDID_CHECKSUM_WRITE;
3997 intel_dp->compliance_test_data = INTEL_DP_RESOLUTION_STANDARD;
3998 }
3999
4000 /* Set test active flag here so userspace doesn't interrupt things */
4001 intel_dp->compliance_test_active = 1;
4002
Todd Previtec5d5ab72015-04-15 08:38:38 -07004003 return test_result;
4004}
4005
4006static uint8_t intel_dp_autotest_phy_pattern(struct intel_dp *intel_dp)
4007{
4008 uint8_t test_result = DP_TEST_NAK;
4009 return test_result;
4010}
4011
4012static void intel_dp_handle_test_request(struct intel_dp *intel_dp)
4013{
4014 uint8_t response = DP_TEST_NAK;
4015 uint8_t rxdata = 0;
4016 int status = 0;
4017
Todd Previte559be302015-05-04 07:48:20 -07004018 intel_dp->compliance_test_active = 0;
Todd Previtec5d5ab72015-04-15 08:38:38 -07004019 intel_dp->compliance_test_type = 0;
Todd Previte559be302015-05-04 07:48:20 -07004020 intel_dp->compliance_test_data = 0;
4021
Todd Previtec5d5ab72015-04-15 08:38:38 -07004022 intel_dp->aux.i2c_nack_count = 0;
4023 intel_dp->aux.i2c_defer_count = 0;
4024
4025 status = drm_dp_dpcd_read(&intel_dp->aux, DP_TEST_REQUEST, &rxdata, 1);
4026 if (status <= 0) {
4027 DRM_DEBUG_KMS("Could not read test request from sink\n");
4028 goto update_status;
4029 }
4030
4031 switch (rxdata) {
4032 case DP_TEST_LINK_TRAINING:
4033 DRM_DEBUG_KMS("LINK_TRAINING test requested\n");
4034 intel_dp->compliance_test_type = DP_TEST_LINK_TRAINING;
4035 response = intel_dp_autotest_link_training(intel_dp);
4036 break;
4037 case DP_TEST_LINK_VIDEO_PATTERN:
4038 DRM_DEBUG_KMS("TEST_PATTERN test requested\n");
4039 intel_dp->compliance_test_type = DP_TEST_LINK_VIDEO_PATTERN;
4040 response = intel_dp_autotest_video_pattern(intel_dp);
4041 break;
4042 case DP_TEST_LINK_EDID_READ:
4043 DRM_DEBUG_KMS("EDID test requested\n");
4044 intel_dp->compliance_test_type = DP_TEST_LINK_EDID_READ;
4045 response = intel_dp_autotest_edid(intel_dp);
4046 break;
4047 case DP_TEST_LINK_PHY_TEST_PATTERN:
4048 DRM_DEBUG_KMS("PHY_PATTERN test requested\n");
4049 intel_dp->compliance_test_type = DP_TEST_LINK_PHY_TEST_PATTERN;
4050 response = intel_dp_autotest_phy_pattern(intel_dp);
4051 break;
4052 default:
4053 DRM_DEBUG_KMS("Invalid test request '%02x'\n", rxdata);
4054 break;
4055 }
4056
4057update_status:
4058 status = drm_dp_dpcd_write(&intel_dp->aux,
4059 DP_TEST_RESPONSE,
4060 &response, 1);
4061 if (status <= 0)
4062 DRM_DEBUG_KMS("Could not write test response to sink\n");
Jesse Barnesa60f0e32011-10-20 15:09:17 -07004063}
4064
Dave Airlie0e32b392014-05-02 14:02:48 +10004065static int
4066intel_dp_check_mst_status(struct intel_dp *intel_dp)
4067{
4068 bool bret;
4069
4070 if (intel_dp->is_mst) {
4071 u8 esi[16] = { 0 };
4072 int ret = 0;
4073 int retry;
4074 bool handled;
4075 bret = intel_dp_get_sink_irq_esi(intel_dp, esi);
4076go_again:
4077 if (bret == true) {
4078
4079 /* check link status - esi[10] = 0x200c */
Ville Syrjälä90a6b7b2015-07-06 16:39:15 +03004080 if (intel_dp->active_mst_links &&
Ville Syrjälä901c2da2015-08-17 18:05:12 +03004081 !drm_dp_channel_eq_ok(&esi[10], intel_dp->lane_count)) {
Dave Airlie0e32b392014-05-02 14:02:48 +10004082 DRM_DEBUG_KMS("channel EQ not ok, retraining\n");
4083 intel_dp_start_link_train(intel_dp);
Dave Airlie0e32b392014-05-02 14:02:48 +10004084 intel_dp_stop_link_train(intel_dp);
4085 }
4086
Andy Shevchenko6f34cc32015-01-15 13:45:09 +02004087 DRM_DEBUG_KMS("got esi %3ph\n", esi);
Dave Airlie0e32b392014-05-02 14:02:48 +10004088 ret = drm_dp_mst_hpd_irq(&intel_dp->mst_mgr, esi, &handled);
4089
4090 if (handled) {
4091 for (retry = 0; retry < 3; retry++) {
4092 int wret;
4093 wret = drm_dp_dpcd_write(&intel_dp->aux,
4094 DP_SINK_COUNT_ESI+1,
4095 &esi[1], 3);
4096 if (wret == 3) {
4097 break;
4098 }
4099 }
4100
4101 bret = intel_dp_get_sink_irq_esi(intel_dp, esi);
4102 if (bret == true) {
Andy Shevchenko6f34cc32015-01-15 13:45:09 +02004103 DRM_DEBUG_KMS("got esi2 %3ph\n", esi);
Dave Airlie0e32b392014-05-02 14:02:48 +10004104 goto go_again;
4105 }
4106 } else
4107 ret = 0;
4108
4109 return ret;
4110 } else {
4111 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
4112 DRM_DEBUG_KMS("failed to get ESI - device may have failed\n");
4113 intel_dp->is_mst = false;
4114 drm_dp_mst_topology_mgr_set_mst(&intel_dp->mst_mgr, intel_dp->is_mst);
4115 /* send a hotplug event */
4116 drm_kms_helper_hotplug_event(intel_dig_port->base.base.dev);
4117 }
4118 }
4119 return -EINVAL;
4120}
4121
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004122/*
4123 * According to DP spec
4124 * 5.1.2:
4125 * 1. Read DPCD
4126 * 2. Configure link according to Receiver Capabilities
4127 * 3. Use Link Training from 2.5.3.3 and 3.5.1.3
4128 * 4. Check link status on receipt of hot-plug interrupt
4129 */
Damien Lespiaua5146202015-02-10 19:32:22 +00004130static void
Chris Wilsonea5b2132010-08-04 13:50:23 +01004131intel_dp_check_link_status(struct intel_dp *intel_dp)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004132{
Dave Airlie5b215bc2014-08-05 10:40:20 +10004133 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Paulo Zanonida63a9f2012-10-26 19:05:46 -02004134 struct intel_encoder *intel_encoder = &dp_to_dig_port(intel_dp)->base;
Jesse Barnesa60f0e32011-10-20 15:09:17 -07004135 u8 sink_irq_vector;
Keith Packard93f62da2011-11-01 19:45:03 -07004136 u8 link_status[DP_LINK_STATUS_SIZE];
Jesse Barnesa60f0e32011-10-20 15:09:17 -07004137
Dave Airlie5b215bc2014-08-05 10:40:20 +10004138 WARN_ON(!drm_modeset_is_locked(&dev->mode_config.connection_mutex));
4139
Maarten Lankhorste02f9a02015-08-05 12:37:08 +02004140 if (!intel_encoder->base.crtc)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004141 return;
4142
Imre Deak1a125d82014-08-18 14:42:46 +03004143 if (!to_intel_crtc(intel_encoder->base.crtc)->active)
4144 return;
4145
Keith Packard92fd8fd2011-07-25 19:50:10 -07004146 /* Try to read receiver status if the link appears to be up */
Keith Packard93f62da2011-11-01 19:45:03 -07004147 if (!intel_dp_get_link_status(intel_dp, link_status)) {
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004148 return;
4149 }
4150
Keith Packard92fd8fd2011-07-25 19:50:10 -07004151 /* Now read the DPCD to see if it's actually running */
Keith Packard26d61aa2011-07-25 20:01:09 -07004152 if (!intel_dp_get_dpcd(intel_dp)) {
Jesse Barnes59cd09e2011-07-07 11:10:59 -07004153 return;
4154 }
4155
Jesse Barnesa60f0e32011-10-20 15:09:17 -07004156 /* Try to read the source of the interrupt */
4157 if (intel_dp->dpcd[DP_DPCD_REV] >= 0x11 &&
4158 intel_dp_get_sink_irq(intel_dp, &sink_irq_vector)) {
4159 /* Clear interrupt source */
Jani Nikula9d1a1032014-03-14 16:51:15 +02004160 drm_dp_dpcd_writeb(&intel_dp->aux,
4161 DP_DEVICE_SERVICE_IRQ_VECTOR,
4162 sink_irq_vector);
Jesse Barnesa60f0e32011-10-20 15:09:17 -07004163
4164 if (sink_irq_vector & DP_AUTOMATED_TEST_REQUEST)
Todd Previte09b1eb12015-04-20 15:27:34 -07004165 DRM_DEBUG_DRIVER("Test request in short pulse not handled\n");
Jesse Barnesa60f0e32011-10-20 15:09:17 -07004166 if (sink_irq_vector & (DP_CP_IRQ | DP_SINK_SPECIFIC_IRQ))
4167 DRM_DEBUG_DRIVER("CP or sink specific irq unhandled\n");
4168 }
4169
Ville Syrjälä901c2da2015-08-17 18:05:12 +03004170 if (!drm_dp_channel_eq_ok(link_status, intel_dp->lane_count)) {
Keith Packard92fd8fd2011-07-25 19:50:10 -07004171 DRM_DEBUG_KMS("%s: channel EQ not ok, retraining\n",
Jani Nikula8e329a02014-06-03 14:56:21 +03004172 intel_encoder->base.name);
Jesse Barnes33a34e42010-09-08 12:42:02 -07004173 intel_dp_start_link_train(intel_dp);
Imre Deak3ab9c632013-05-03 12:57:41 +03004174 intel_dp_stop_link_train(intel_dp);
Jesse Barnes33a34e42010-09-08 12:42:02 -07004175 }
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004176}
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004177
Adam Jacksoncaf9ab22012-09-18 10:58:50 -04004178/* XXX this is probably wrong for multiple downstream ports */
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08004179static enum drm_connector_status
Keith Packard26d61aa2011-07-25 20:01:09 -07004180intel_dp_detect_dpcd(struct intel_dp *intel_dp)
Adam Jackson71ba90002011-07-12 17:38:04 -04004181{
Adam Jacksoncaf9ab22012-09-18 10:58:50 -04004182 uint8_t *dpcd = intel_dp->dpcd;
Adam Jacksoncaf9ab22012-09-18 10:58:50 -04004183 uint8_t type;
4184
4185 if (!intel_dp_get_dpcd(intel_dp))
4186 return connector_status_disconnected;
4187
4188 /* if there's no downstream port, we're done */
4189 if (!(dpcd[DP_DOWNSTREAMPORT_PRESENT] & DP_DWN_STRM_PORT_PRESENT))
Keith Packard26d61aa2011-07-25 20:01:09 -07004190 return connector_status_connected;
Adam Jacksoncaf9ab22012-09-18 10:58:50 -04004191
4192 /* If we're HPD-aware, SINK_COUNT changes dynamically */
Jani Nikulac9ff1602013-09-27 14:48:42 +03004193 if (intel_dp->dpcd[DP_DPCD_REV] >= 0x11 &&
4194 intel_dp->downstream_ports[0] & DP_DS_PORT_HPD) {
Adam Jackson23235172012-09-20 16:42:45 -04004195 uint8_t reg;
Jani Nikula9d1a1032014-03-14 16:51:15 +02004196
4197 if (intel_dp_dpcd_read_wake(&intel_dp->aux, DP_SINK_COUNT,
4198 &reg, 1) < 0)
Adam Jacksoncaf9ab22012-09-18 10:58:50 -04004199 return connector_status_unknown;
Jani Nikula9d1a1032014-03-14 16:51:15 +02004200
Adam Jackson23235172012-09-20 16:42:45 -04004201 return DP_GET_SINK_COUNT(reg) ? connector_status_connected
4202 : connector_status_disconnected;
Adam Jacksoncaf9ab22012-09-18 10:58:50 -04004203 }
4204
4205 /* If no HPD, poke DDC gently */
Jani Nikula0b998362014-03-14 16:51:17 +02004206 if (drm_probe_ddc(&intel_dp->aux.ddc))
Adam Jacksoncaf9ab22012-09-18 10:58:50 -04004207 return connector_status_connected;
4208
4209 /* Well we tried, say unknown for unreliable port types */
Jani Nikulac9ff1602013-09-27 14:48:42 +03004210 if (intel_dp->dpcd[DP_DPCD_REV] >= 0x11) {
4211 type = intel_dp->downstream_ports[0] & DP_DS_PORT_TYPE_MASK;
4212 if (type == DP_DS_PORT_TYPE_VGA ||
4213 type == DP_DS_PORT_TYPE_NON_EDID)
4214 return connector_status_unknown;
4215 } else {
4216 type = intel_dp->dpcd[DP_DOWNSTREAMPORT_PRESENT] &
4217 DP_DWN_STRM_PORT_TYPE_MASK;
4218 if (type == DP_DWN_STRM_PORT_TYPE_ANALOG ||
4219 type == DP_DWN_STRM_PORT_TYPE_OTHER)
4220 return connector_status_unknown;
4221 }
Adam Jacksoncaf9ab22012-09-18 10:58:50 -04004222
4223 /* Anything else is out of spec, warn and ignore */
4224 DRM_DEBUG_KMS("Broken DP branch device, ignoring\n");
Keith Packard26d61aa2011-07-25 20:01:09 -07004225 return connector_status_disconnected;
Adam Jackson71ba90002011-07-12 17:38:04 -04004226}
4227
4228static enum drm_connector_status
Chris Wilsond410b562014-09-02 20:03:59 +01004229edp_detect(struct intel_dp *intel_dp)
4230{
4231 struct drm_device *dev = intel_dp_to_dev(intel_dp);
4232 enum drm_connector_status status;
4233
4234 status = intel_panel_detect(dev);
4235 if (status == connector_status_unknown)
4236 status = connector_status_connected;
4237
4238 return status;
4239}
4240
Jani Nikulab93433c2015-08-20 10:47:36 +03004241static bool ibx_digital_port_connected(struct drm_i915_private *dev_priv,
4242 struct intel_digital_port *port)
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08004243{
Jani Nikulab93433c2015-08-20 10:47:36 +03004244 u32 bit;
Jesse Barnes01cb9ea2010-10-07 16:01:12 -07004245
Jani Nikula0df53b72015-08-20 10:47:40 +03004246 switch (port->port) {
4247 case PORT_A:
4248 return true;
4249 case PORT_B:
4250 bit = SDE_PORTB_HOTPLUG;
4251 break;
4252 case PORT_C:
4253 bit = SDE_PORTC_HOTPLUG;
4254 break;
4255 case PORT_D:
4256 bit = SDE_PORTD_HOTPLUG;
4257 break;
4258 default:
4259 MISSING_CASE(port->port);
4260 return false;
4261 }
4262
4263 return I915_READ(SDEISR) & bit;
4264}
4265
4266static bool cpt_digital_port_connected(struct drm_i915_private *dev_priv,
4267 struct intel_digital_port *port)
4268{
4269 u32 bit;
4270
4271 switch (port->port) {
4272 case PORT_A:
4273 return true;
4274 case PORT_B:
4275 bit = SDE_PORTB_HOTPLUG_CPT;
4276 break;
4277 case PORT_C:
4278 bit = SDE_PORTC_HOTPLUG_CPT;
4279 break;
4280 case PORT_D:
4281 bit = SDE_PORTD_HOTPLUG_CPT;
4282 break;
Jani Nikulaa78695d2015-09-18 15:54:50 +03004283 case PORT_E:
4284 bit = SDE_PORTE_HOTPLUG_SPT;
4285 break;
Jani Nikula0df53b72015-08-20 10:47:40 +03004286 default:
4287 MISSING_CASE(port->port);
4288 return false;
Jani Nikulab93433c2015-08-20 10:47:36 +03004289 }
Damien Lespiau1b469632012-12-13 16:09:01 +00004290
Jani Nikulab93433c2015-08-20 10:47:36 +03004291 return I915_READ(SDEISR) & bit;
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08004292}
4293
Jani Nikula7e66bcf2015-08-20 10:47:39 +03004294static bool g4x_digital_port_connected(struct drm_i915_private *dev_priv,
Jani Nikula1d245982015-08-20 10:47:37 +03004295 struct intel_digital_port *port)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004296{
Jani Nikula9642c812015-08-20 10:47:41 +03004297 u32 bit;
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08004298
Jani Nikula9642c812015-08-20 10:47:41 +03004299 switch (port->port) {
4300 case PORT_B:
4301 bit = PORTB_HOTPLUG_LIVE_STATUS_G4X;
4302 break;
4303 case PORT_C:
4304 bit = PORTC_HOTPLUG_LIVE_STATUS_G4X;
4305 break;
4306 case PORT_D:
4307 bit = PORTD_HOTPLUG_LIVE_STATUS_G4X;
4308 break;
4309 default:
4310 MISSING_CASE(port->port);
4311 return false;
4312 }
4313
4314 return I915_READ(PORT_HOTPLUG_STAT) & bit;
4315}
4316
4317static bool vlv_digital_port_connected(struct drm_i915_private *dev_priv,
4318 struct intel_digital_port *port)
4319{
4320 u32 bit;
4321
4322 switch (port->port) {
4323 case PORT_B:
4324 bit = PORTB_HOTPLUG_LIVE_STATUS_VLV;
4325 break;
4326 case PORT_C:
4327 bit = PORTC_HOTPLUG_LIVE_STATUS_VLV;
4328 break;
4329 case PORT_D:
4330 bit = PORTD_HOTPLUG_LIVE_STATUS_VLV;
4331 break;
4332 default:
4333 MISSING_CASE(port->port);
4334 return false;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004335 }
4336
Jani Nikula1d245982015-08-20 10:47:37 +03004337 return I915_READ(PORT_HOTPLUG_STAT) & bit;
Dave Airlie2a592be2014-09-01 16:58:12 +10004338}
4339
Jani Nikulae464bfd2015-08-20 10:47:42 +03004340static bool bxt_digital_port_connected(struct drm_i915_private *dev_priv,
Sonika Jindale2ec35a2015-09-11 16:58:32 +05304341 struct intel_digital_port *intel_dig_port)
Jani Nikulae464bfd2015-08-20 10:47:42 +03004342{
Sonika Jindale2ec35a2015-09-11 16:58:32 +05304343 struct intel_encoder *intel_encoder = &intel_dig_port->base;
4344 enum port port;
Jani Nikulae464bfd2015-08-20 10:47:42 +03004345 u32 bit;
4346
Sonika Jindale2ec35a2015-09-11 16:58:32 +05304347 intel_hpd_pin_to_port(intel_encoder->hpd_pin, &port);
4348 switch (port) {
Jani Nikulae464bfd2015-08-20 10:47:42 +03004349 case PORT_A:
4350 bit = BXT_DE_PORT_HP_DDIA;
4351 break;
4352 case PORT_B:
4353 bit = BXT_DE_PORT_HP_DDIB;
4354 break;
4355 case PORT_C:
4356 bit = BXT_DE_PORT_HP_DDIC;
4357 break;
4358 default:
Sonika Jindale2ec35a2015-09-11 16:58:32 +05304359 MISSING_CASE(port);
Jani Nikulae464bfd2015-08-20 10:47:42 +03004360 return false;
4361 }
4362
4363 return I915_READ(GEN8_DE_PORT_ISR) & bit;
4364}
4365
Jani Nikula7e66bcf2015-08-20 10:47:39 +03004366/*
4367 * intel_digital_port_connected - is the specified port connected?
4368 * @dev_priv: i915 private structure
4369 * @port: the port to test
4370 *
4371 * Return %true if @port is connected, %false otherwise.
4372 */
Sonika Jindal237ed862015-09-15 09:44:20 +05304373bool intel_digital_port_connected(struct drm_i915_private *dev_priv,
Jani Nikula7e66bcf2015-08-20 10:47:39 +03004374 struct intel_digital_port *port)
4375{
Jani Nikula0df53b72015-08-20 10:47:40 +03004376 if (HAS_PCH_IBX(dev_priv))
Jani Nikula7e66bcf2015-08-20 10:47:39 +03004377 return ibx_digital_port_connected(dev_priv, port);
Jani Nikula0df53b72015-08-20 10:47:40 +03004378 if (HAS_PCH_SPLIT(dev_priv))
4379 return cpt_digital_port_connected(dev_priv, port);
Jani Nikulae464bfd2015-08-20 10:47:42 +03004380 else if (IS_BROXTON(dev_priv))
4381 return bxt_digital_port_connected(dev_priv, port);
Jani Nikula9642c812015-08-20 10:47:41 +03004382 else if (IS_VALLEYVIEW(dev_priv))
4383 return vlv_digital_port_connected(dev_priv, port);
Jani Nikula7e66bcf2015-08-20 10:47:39 +03004384 else
4385 return g4x_digital_port_connected(dev_priv, port);
4386}
4387
Dave Airlie2a592be2014-09-01 16:58:12 +10004388static enum drm_connector_status
Jani Nikulab93433c2015-08-20 10:47:36 +03004389ironlake_dp_detect(struct intel_dp *intel_dp)
4390{
4391 struct drm_device *dev = intel_dp_to_dev(intel_dp);
4392 struct drm_i915_private *dev_priv = dev->dev_private;
4393 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
4394
Jani Nikula7e66bcf2015-08-20 10:47:39 +03004395 if (!intel_digital_port_connected(dev_priv, intel_dig_port))
Jani Nikulab93433c2015-08-20 10:47:36 +03004396 return connector_status_disconnected;
4397
4398 return intel_dp_detect_dpcd(intel_dp);
4399}
4400
4401static enum drm_connector_status
Dave Airlie2a592be2014-09-01 16:58:12 +10004402g4x_dp_detect(struct intel_dp *intel_dp)
4403{
4404 struct drm_device *dev = intel_dp_to_dev(intel_dp);
4405 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
Dave Airlie2a592be2014-09-01 16:58:12 +10004406
4407 /* Can't disconnect eDP, but you can close the lid... */
4408 if (is_edp(intel_dp)) {
4409 enum drm_connector_status status;
4410
4411 status = intel_panel_detect(dev);
4412 if (status == connector_status_unknown)
4413 status = connector_status_connected;
4414 return status;
4415 }
4416
Jani Nikula7e66bcf2015-08-20 10:47:39 +03004417 if (!intel_digital_port_connected(dev->dev_private, intel_dig_port))
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004418 return connector_status_disconnected;
4419
Keith Packard26d61aa2011-07-25 20:01:09 -07004420 return intel_dp_detect_dpcd(intel_dp);
Zhenyu Wanga9756bb2010-09-19 13:09:06 +08004421}
4422
Keith Packard8c241fe2011-09-28 16:38:44 -07004423static struct edid *
Chris Wilsonbeb60602014-09-02 20:04:00 +01004424intel_dp_get_edid(struct intel_dp *intel_dp)
Keith Packard8c241fe2011-09-28 16:38:44 -07004425{
Chris Wilsonbeb60602014-09-02 20:04:00 +01004426 struct intel_connector *intel_connector = intel_dp->attached_connector;
Keith Packard8c241fe2011-09-28 16:38:44 -07004427
Jani Nikula9cd300e2012-10-19 14:51:52 +03004428 /* use cached edid if we have one */
4429 if (intel_connector->edid) {
Jani Nikula9cd300e2012-10-19 14:51:52 +03004430 /* invalid edid */
4431 if (IS_ERR(intel_connector->edid))
Jesse Barnesd6f24d02012-06-14 15:28:33 -04004432 return NULL;
4433
Jani Nikula55e9ede2013-10-01 10:38:54 +03004434 return drm_edid_duplicate(intel_connector->edid);
Chris Wilsonbeb60602014-09-02 20:04:00 +01004435 } else
4436 return drm_get_edid(&intel_connector->base,
4437 &intel_dp->aux.ddc);
Keith Packard8c241fe2011-09-28 16:38:44 -07004438}
4439
Chris Wilsonbeb60602014-09-02 20:04:00 +01004440static void
4441intel_dp_set_edid(struct intel_dp *intel_dp)
Keith Packard8c241fe2011-09-28 16:38:44 -07004442{
Chris Wilsonbeb60602014-09-02 20:04:00 +01004443 struct intel_connector *intel_connector = intel_dp->attached_connector;
4444 struct edid *edid;
Keith Packard8c241fe2011-09-28 16:38:44 -07004445
Chris Wilsonbeb60602014-09-02 20:04:00 +01004446 edid = intel_dp_get_edid(intel_dp);
4447 intel_connector->detect_edid = edid;
Jani Nikula9cd300e2012-10-19 14:51:52 +03004448
Chris Wilsonbeb60602014-09-02 20:04:00 +01004449 if (intel_dp->force_audio != HDMI_AUDIO_AUTO)
4450 intel_dp->has_audio = intel_dp->force_audio == HDMI_AUDIO_ON;
4451 else
4452 intel_dp->has_audio = drm_detect_monitor_audio(edid);
4453}
Jesse Barnesd6f24d02012-06-14 15:28:33 -04004454
Chris Wilsonbeb60602014-09-02 20:04:00 +01004455static void
4456intel_dp_unset_edid(struct intel_dp *intel_dp)
4457{
4458 struct intel_connector *intel_connector = intel_dp->attached_connector;
4459
4460 kfree(intel_connector->detect_edid);
4461 intel_connector->detect_edid = NULL;
4462
4463 intel_dp->has_audio = false;
4464}
4465
4466static enum intel_display_power_domain
4467intel_dp_power_get(struct intel_dp *dp)
4468{
4469 struct intel_encoder *encoder = &dp_to_dig_port(dp)->base;
4470 enum intel_display_power_domain power_domain;
4471
4472 power_domain = intel_display_port_power_domain(encoder);
4473 intel_display_power_get(to_i915(encoder->base.dev), power_domain);
4474
4475 return power_domain;
4476}
4477
4478static void
4479intel_dp_power_put(struct intel_dp *dp,
4480 enum intel_display_power_domain power_domain)
4481{
4482 struct intel_encoder *encoder = &dp_to_dig_port(dp)->base;
4483 intel_display_power_put(to_i915(encoder->base.dev), power_domain);
Keith Packard8c241fe2011-09-28 16:38:44 -07004484}
4485
Zhenyu Wanga9756bb2010-09-19 13:09:06 +08004486static enum drm_connector_status
4487intel_dp_detect(struct drm_connector *connector, bool force)
4488{
4489 struct intel_dp *intel_dp = intel_attached_dp(connector);
Paulo Zanonid63885d2012-10-26 19:05:49 -02004490 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
4491 struct intel_encoder *intel_encoder = &intel_dig_port->base;
Paulo Zanonifa90ece2012-10-26 19:05:44 -02004492 struct drm_device *dev = connector->dev;
Zhenyu Wanga9756bb2010-09-19 13:09:06 +08004493 enum drm_connector_status status;
Imre Deak671dedd2014-03-05 16:20:53 +02004494 enum intel_display_power_domain power_domain;
Dave Airlie0e32b392014-05-02 14:02:48 +10004495 bool ret;
Todd Previte09b1eb12015-04-20 15:27:34 -07004496 u8 sink_irq_vector;
Zhenyu Wanga9756bb2010-09-19 13:09:06 +08004497
Chris Wilson164c8592013-07-20 20:27:08 +01004498 DRM_DEBUG_KMS("[CONNECTOR:%d:%s]\n",
Jani Nikulac23cc412014-06-03 14:56:17 +03004499 connector->base.id, connector->name);
Chris Wilsonbeb60602014-09-02 20:04:00 +01004500 intel_dp_unset_edid(intel_dp);
Chris Wilson164c8592013-07-20 20:27:08 +01004501
Dave Airlie0e32b392014-05-02 14:02:48 +10004502 if (intel_dp->is_mst) {
4503 /* MST devices are disconnected from a monitor POV */
4504 if (intel_encoder->type != INTEL_OUTPUT_EDP)
4505 intel_encoder->type = INTEL_OUTPUT_DISPLAYPORT;
Chris Wilsonbeb60602014-09-02 20:04:00 +01004506 return connector_status_disconnected;
Dave Airlie0e32b392014-05-02 14:02:48 +10004507 }
4508
Chris Wilsonbeb60602014-09-02 20:04:00 +01004509 power_domain = intel_dp_power_get(intel_dp);
Zhenyu Wanga9756bb2010-09-19 13:09:06 +08004510
Chris Wilsond410b562014-09-02 20:03:59 +01004511 /* Can't disconnect eDP, but you can close the lid... */
4512 if (is_edp(intel_dp))
4513 status = edp_detect(intel_dp);
4514 else if (HAS_PCH_SPLIT(dev))
Zhenyu Wanga9756bb2010-09-19 13:09:06 +08004515 status = ironlake_dp_detect(intel_dp);
4516 else
4517 status = g4x_dp_detect(intel_dp);
4518 if (status != connector_status_connected)
Paulo Zanonic8c8fb32013-11-27 18:21:54 -02004519 goto out;
Zhenyu Wanga9756bb2010-09-19 13:09:06 +08004520
Adam Jackson0d198322012-05-14 16:05:47 -04004521 intel_dp_probe_oui(intel_dp);
4522
Dave Airlie0e32b392014-05-02 14:02:48 +10004523 ret = intel_dp_probe_mst(intel_dp);
4524 if (ret) {
4525 /* if we are in MST mode then this connector
4526 won't appear connected or have anything with EDID on it */
4527 if (intel_encoder->type != INTEL_OUTPUT_EDP)
4528 intel_encoder->type = INTEL_OUTPUT_DISPLAYPORT;
4529 status = connector_status_disconnected;
4530 goto out;
4531 }
4532
Chris Wilsonbeb60602014-09-02 20:04:00 +01004533 intel_dp_set_edid(intel_dp);
Zhenyu Wanga9756bb2010-09-19 13:09:06 +08004534
Paulo Zanonid63885d2012-10-26 19:05:49 -02004535 if (intel_encoder->type != INTEL_OUTPUT_EDP)
4536 intel_encoder->type = INTEL_OUTPUT_DISPLAYPORT;
Paulo Zanonic8c8fb32013-11-27 18:21:54 -02004537 status = connector_status_connected;
4538
Todd Previte09b1eb12015-04-20 15:27:34 -07004539 /* Try to read the source of the interrupt */
4540 if (intel_dp->dpcd[DP_DPCD_REV] >= 0x11 &&
4541 intel_dp_get_sink_irq(intel_dp, &sink_irq_vector)) {
4542 /* Clear interrupt source */
4543 drm_dp_dpcd_writeb(&intel_dp->aux,
4544 DP_DEVICE_SERVICE_IRQ_VECTOR,
4545 sink_irq_vector);
4546
4547 if (sink_irq_vector & DP_AUTOMATED_TEST_REQUEST)
4548 intel_dp_handle_test_request(intel_dp);
4549 if (sink_irq_vector & (DP_CP_IRQ | DP_SINK_SPECIFIC_IRQ))
4550 DRM_DEBUG_DRIVER("CP or sink specific irq unhandled\n");
4551 }
4552
Paulo Zanonic8c8fb32013-11-27 18:21:54 -02004553out:
Chris Wilsonbeb60602014-09-02 20:04:00 +01004554 intel_dp_power_put(intel_dp, power_domain);
Paulo Zanonic8c8fb32013-11-27 18:21:54 -02004555 return status;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004556}
4557
Chris Wilsonbeb60602014-09-02 20:04:00 +01004558static void
4559intel_dp_force(struct drm_connector *connector)
4560{
4561 struct intel_dp *intel_dp = intel_attached_dp(connector);
4562 struct intel_encoder *intel_encoder = &dp_to_dig_port(intel_dp)->base;
4563 enum intel_display_power_domain power_domain;
4564
4565 DRM_DEBUG_KMS("[CONNECTOR:%d:%s]\n",
4566 connector->base.id, connector->name);
4567 intel_dp_unset_edid(intel_dp);
4568
4569 if (connector->status != connector_status_connected)
4570 return;
4571
4572 power_domain = intel_dp_power_get(intel_dp);
4573
4574 intel_dp_set_edid(intel_dp);
4575
4576 intel_dp_power_put(intel_dp, power_domain);
4577
4578 if (intel_encoder->type != INTEL_OUTPUT_EDP)
4579 intel_encoder->type = INTEL_OUTPUT_DISPLAYPORT;
4580}
4581
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004582static int intel_dp_get_modes(struct drm_connector *connector)
4583{
Jani Nikuladd06f902012-10-19 14:51:50 +03004584 struct intel_connector *intel_connector = to_intel_connector(connector);
Chris Wilsonbeb60602014-09-02 20:04:00 +01004585 struct edid *edid;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004586
Chris Wilsonbeb60602014-09-02 20:04:00 +01004587 edid = intel_connector->detect_edid;
4588 if (edid) {
4589 int ret = intel_connector_update_modes(connector, edid);
4590 if (ret)
4591 return ret;
4592 }
Zhenyu Wang32f9d652009-07-24 01:00:32 +08004593
Jani Nikulaf8779fd2012-10-19 14:51:48 +03004594 /* if eDP has no EDID, fall back to fixed mode */
Chris Wilsonbeb60602014-09-02 20:04:00 +01004595 if (is_edp(intel_attached_dp(connector)) &&
4596 intel_connector->panel.fixed_mode) {
Jani Nikulaf8779fd2012-10-19 14:51:48 +03004597 struct drm_display_mode *mode;
Chris Wilsonbeb60602014-09-02 20:04:00 +01004598
4599 mode = drm_mode_duplicate(connector->dev,
Jani Nikuladd06f902012-10-19 14:51:50 +03004600 intel_connector->panel.fixed_mode);
Jani Nikulaf8779fd2012-10-19 14:51:48 +03004601 if (mode) {
Zhenyu Wang32f9d652009-07-24 01:00:32 +08004602 drm_mode_probed_add(connector, mode);
4603 return 1;
4604 }
4605 }
Chris Wilsonbeb60602014-09-02 20:04:00 +01004606
Zhenyu Wang32f9d652009-07-24 01:00:32 +08004607 return 0;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004608}
4609
Chris Wilson1aad7ac2011-02-09 18:46:58 +00004610static bool
4611intel_dp_detect_audio(struct drm_connector *connector)
4612{
Chris Wilson1aad7ac2011-02-09 18:46:58 +00004613 bool has_audio = false;
Chris Wilsonbeb60602014-09-02 20:04:00 +01004614 struct edid *edid;
Chris Wilson1aad7ac2011-02-09 18:46:58 +00004615
Chris Wilsonbeb60602014-09-02 20:04:00 +01004616 edid = to_intel_connector(connector)->detect_edid;
4617 if (edid)
Chris Wilson1aad7ac2011-02-09 18:46:58 +00004618 has_audio = drm_detect_monitor_audio(edid);
Imre Deak671dedd2014-03-05 16:20:53 +02004619
Chris Wilson1aad7ac2011-02-09 18:46:58 +00004620 return has_audio;
4621}
4622
Chris Wilsonf6849602010-09-19 09:29:33 +01004623static int
4624intel_dp_set_property(struct drm_connector *connector,
4625 struct drm_property *property,
4626 uint64_t val)
4627{
Chris Wilsone953fd72011-02-21 22:23:52 +00004628 struct drm_i915_private *dev_priv = connector->dev->dev_private;
Yuly Novikov53b41832012-10-26 12:04:00 +03004629 struct intel_connector *intel_connector = to_intel_connector(connector);
Paulo Zanonida63a9f2012-10-26 19:05:46 -02004630 struct intel_encoder *intel_encoder = intel_attached_encoder(connector);
4631 struct intel_dp *intel_dp = enc_to_intel_dp(&intel_encoder->base);
Chris Wilsonf6849602010-09-19 09:29:33 +01004632 int ret;
4633
Rob Clark662595d2012-10-11 20:36:04 -05004634 ret = drm_object_property_set_value(&connector->base, property, val);
Chris Wilsonf6849602010-09-19 09:29:33 +01004635 if (ret)
4636 return ret;
4637
Chris Wilson3f43c482011-05-12 22:17:24 +01004638 if (property == dev_priv->force_audio_property) {
Chris Wilson1aad7ac2011-02-09 18:46:58 +00004639 int i = val;
4640 bool has_audio;
4641
4642 if (i == intel_dp->force_audio)
Chris Wilsonf6849602010-09-19 09:29:33 +01004643 return 0;
4644
Chris Wilson1aad7ac2011-02-09 18:46:58 +00004645 intel_dp->force_audio = i;
Chris Wilsonf6849602010-09-19 09:29:33 +01004646
Daniel Vetterc3e5f672012-02-23 17:14:47 +01004647 if (i == HDMI_AUDIO_AUTO)
Chris Wilson1aad7ac2011-02-09 18:46:58 +00004648 has_audio = intel_dp_detect_audio(connector);
4649 else
Daniel Vetterc3e5f672012-02-23 17:14:47 +01004650 has_audio = (i == HDMI_AUDIO_ON);
Chris Wilson1aad7ac2011-02-09 18:46:58 +00004651
4652 if (has_audio == intel_dp->has_audio)
Chris Wilsonf6849602010-09-19 09:29:33 +01004653 return 0;
4654
Chris Wilson1aad7ac2011-02-09 18:46:58 +00004655 intel_dp->has_audio = has_audio;
Chris Wilsonf6849602010-09-19 09:29:33 +01004656 goto done;
4657 }
4658
Chris Wilsone953fd72011-02-21 22:23:52 +00004659 if (property == dev_priv->broadcast_rgb_property) {
Daniel Vetterae4edb82013-04-22 17:07:23 +02004660 bool old_auto = intel_dp->color_range_auto;
Ville Syrjälä0f2a2a72015-07-06 15:10:00 +03004661 bool old_range = intel_dp->limited_color_range;
Daniel Vetterae4edb82013-04-22 17:07:23 +02004662
Ville Syrjälä55bc60d2013-01-17 16:31:29 +02004663 switch (val) {
4664 case INTEL_BROADCAST_RGB_AUTO:
4665 intel_dp->color_range_auto = true;
4666 break;
4667 case INTEL_BROADCAST_RGB_FULL:
4668 intel_dp->color_range_auto = false;
Ville Syrjälä0f2a2a72015-07-06 15:10:00 +03004669 intel_dp->limited_color_range = false;
Ville Syrjälä55bc60d2013-01-17 16:31:29 +02004670 break;
4671 case INTEL_BROADCAST_RGB_LIMITED:
4672 intel_dp->color_range_auto = false;
Ville Syrjälä0f2a2a72015-07-06 15:10:00 +03004673 intel_dp->limited_color_range = true;
Ville Syrjälä55bc60d2013-01-17 16:31:29 +02004674 break;
4675 default:
4676 return -EINVAL;
4677 }
Daniel Vetterae4edb82013-04-22 17:07:23 +02004678
4679 if (old_auto == intel_dp->color_range_auto &&
Ville Syrjälä0f2a2a72015-07-06 15:10:00 +03004680 old_range == intel_dp->limited_color_range)
Daniel Vetterae4edb82013-04-22 17:07:23 +02004681 return 0;
4682
Chris Wilsone953fd72011-02-21 22:23:52 +00004683 goto done;
4684 }
4685
Yuly Novikov53b41832012-10-26 12:04:00 +03004686 if (is_edp(intel_dp) &&
4687 property == connector->dev->mode_config.scaling_mode_property) {
4688 if (val == DRM_MODE_SCALE_NONE) {
4689 DRM_DEBUG_KMS("no scaling not supported\n");
4690 return -EINVAL;
4691 }
4692
4693 if (intel_connector->panel.fitting_mode == val) {
4694 /* the eDP scaling property is not changed */
4695 return 0;
4696 }
4697 intel_connector->panel.fitting_mode = val;
4698
4699 goto done;
4700 }
4701
Chris Wilsonf6849602010-09-19 09:29:33 +01004702 return -EINVAL;
4703
4704done:
Chris Wilsonc0c36b942012-12-19 16:08:43 +00004705 if (intel_encoder->base.crtc)
4706 intel_crtc_restore_mode(intel_encoder->base.crtc);
Chris Wilsonf6849602010-09-19 09:29:33 +01004707
4708 return 0;
4709}
4710
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004711static void
Paulo Zanoni73845ad2013-06-12 17:27:30 -03004712intel_dp_connector_destroy(struct drm_connector *connector)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004713{
Jani Nikula1d508702012-10-19 14:51:49 +03004714 struct intel_connector *intel_connector = to_intel_connector(connector);
Matthew Garrettaaa6fd22011-08-12 12:11:33 +02004715
Chris Wilson10e972d2014-09-04 21:43:45 +01004716 kfree(intel_connector->detect_edid);
Chris Wilsonbeb60602014-09-02 20:04:00 +01004717
Jani Nikula9cd300e2012-10-19 14:51:52 +03004718 if (!IS_ERR_OR_NULL(intel_connector->edid))
4719 kfree(intel_connector->edid);
4720
Paulo Zanoniacd8db102013-06-12 17:27:23 -03004721 /* Can't call is_edp() since the encoder may have been destroyed
4722 * already. */
4723 if (connector->connector_type == DRM_MODE_CONNECTOR_eDP)
Jani Nikula1d508702012-10-19 14:51:49 +03004724 intel_panel_fini(&intel_connector->panel);
Matthew Garrettaaa6fd22011-08-12 12:11:33 +02004725
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004726 drm_connector_cleanup(connector);
Zhenyu Wang55f78c42010-03-29 16:13:57 +08004727 kfree(connector);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004728}
4729
Paulo Zanoni00c09d72012-10-26 19:05:52 -02004730void intel_dp_encoder_destroy(struct drm_encoder *encoder)
Daniel Vetter24d05922010-08-20 18:08:28 +02004731{
Paulo Zanonida63a9f2012-10-26 19:05:46 -02004732 struct intel_digital_port *intel_dig_port = enc_to_dig_port(encoder);
4733 struct intel_dp *intel_dp = &intel_dig_port->dp;
Daniel Vetter24d05922010-08-20 18:08:28 +02004734
Dave Airlie4f71d0c2014-06-04 16:02:28 +10004735 drm_dp_aux_unregister(&intel_dp->aux);
Dave Airlie0e32b392014-05-02 14:02:48 +10004736 intel_dp_mst_encoder_cleanup(intel_dig_port);
Keith Packardbd943152011-09-18 23:09:52 -07004737 if (is_edp(intel_dp)) {
4738 cancel_delayed_work_sync(&intel_dp->panel_vdd_work);
Ville Syrjälä951468f2014-09-04 14:55:31 +03004739 /*
4740 * vdd might still be enabled do to the delayed vdd off.
4741 * Make sure vdd is actually turned off here.
4742 */
Ville Syrjälä773538e82014-09-04 14:54:56 +03004743 pps_lock(intel_dp);
Daniel Vetter4be73782014-01-17 14:39:48 +01004744 edp_panel_vdd_off_sync(intel_dp);
Ville Syrjälä773538e82014-09-04 14:54:56 +03004745 pps_unlock(intel_dp);
4746
Clint Taylor01527b32014-07-07 13:01:46 -07004747 if (intel_dp->edp_notifier.notifier_call) {
4748 unregister_reboot_notifier(&intel_dp->edp_notifier);
4749 intel_dp->edp_notifier.notifier_call = NULL;
4750 }
Keith Packardbd943152011-09-18 23:09:52 -07004751 }
Imre Deakc8bd0e42014-12-12 17:57:38 +02004752 drm_encoder_cleanup(encoder);
Paulo Zanonida63a9f2012-10-26 19:05:46 -02004753 kfree(intel_dig_port);
Daniel Vetter24d05922010-08-20 18:08:28 +02004754}
4755
Imre Deak07f9cd02014-08-18 14:42:45 +03004756static void intel_dp_encoder_suspend(struct intel_encoder *intel_encoder)
4757{
4758 struct intel_dp *intel_dp = enc_to_intel_dp(&intel_encoder->base);
4759
4760 if (!is_edp(intel_dp))
4761 return;
4762
Ville Syrjälä951468f2014-09-04 14:55:31 +03004763 /*
4764 * vdd might still be enabled do to the delayed vdd off.
4765 * Make sure vdd is actually turned off here.
4766 */
Ville Syrjäläafa4e532014-11-25 15:43:48 +02004767 cancel_delayed_work_sync(&intel_dp->panel_vdd_work);
Ville Syrjälä773538e82014-09-04 14:54:56 +03004768 pps_lock(intel_dp);
Imre Deak07f9cd02014-08-18 14:42:45 +03004769 edp_panel_vdd_off_sync(intel_dp);
Ville Syrjälä773538e82014-09-04 14:54:56 +03004770 pps_unlock(intel_dp);
Imre Deak07f9cd02014-08-18 14:42:45 +03004771}
4772
Ville Syrjälä49e6bc52014-10-28 16:15:52 +02004773static void intel_edp_panel_vdd_sanitize(struct intel_dp *intel_dp)
4774{
4775 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
4776 struct drm_device *dev = intel_dig_port->base.base.dev;
4777 struct drm_i915_private *dev_priv = dev->dev_private;
4778 enum intel_display_power_domain power_domain;
4779
4780 lockdep_assert_held(&dev_priv->pps_mutex);
4781
4782 if (!edp_have_panel_vdd(intel_dp))
4783 return;
4784
4785 /*
4786 * The VDD bit needs a power domain reference, so if the bit is
4787 * already enabled when we boot or resume, grab this reference and
4788 * schedule a vdd off, so we don't hold on to the reference
4789 * indefinitely.
4790 */
4791 DRM_DEBUG_KMS("VDD left on by BIOS, adjusting state tracking\n");
4792 power_domain = intel_display_port_power_domain(&intel_dig_port->base);
4793 intel_display_power_get(dev_priv, power_domain);
4794
4795 edp_panel_vdd_schedule_off(intel_dp);
4796}
4797
Imre Deak6d93c0c2014-07-31 14:03:36 +03004798static void intel_dp_encoder_reset(struct drm_encoder *encoder)
4799{
Ville Syrjälä49e6bc52014-10-28 16:15:52 +02004800 struct intel_dp *intel_dp;
4801
4802 if (to_intel_encoder(encoder)->type != INTEL_OUTPUT_EDP)
4803 return;
4804
4805 intel_dp = enc_to_intel_dp(encoder);
4806
4807 pps_lock(intel_dp);
4808
4809 /*
4810 * Read out the current power sequencer assignment,
4811 * in case the BIOS did something with it.
4812 */
4813 if (IS_VALLEYVIEW(encoder->dev))
4814 vlv_initial_power_sequencer_setup(intel_dp);
4815
4816 intel_edp_panel_vdd_sanitize(intel_dp);
4817
4818 pps_unlock(intel_dp);
Imre Deak6d93c0c2014-07-31 14:03:36 +03004819}
4820
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004821static const struct drm_connector_funcs intel_dp_connector_funcs = {
Maarten Lankhorst4d688a22015-08-05 12:37:06 +02004822 .dpms = drm_atomic_helper_connector_dpms,
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004823 .detect = intel_dp_detect,
Chris Wilsonbeb60602014-09-02 20:04:00 +01004824 .force = intel_dp_force,
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004825 .fill_modes = drm_helper_probe_single_connector_modes,
Chris Wilsonf6849602010-09-19 09:29:33 +01004826 .set_property = intel_dp_set_property,
Matt Roper2545e4a2015-01-22 16:51:27 -08004827 .atomic_get_property = intel_connector_atomic_get_property,
Paulo Zanoni73845ad2013-06-12 17:27:30 -03004828 .destroy = intel_dp_connector_destroy,
Matt Roperc6f95f22015-01-22 16:50:32 -08004829 .atomic_destroy_state = drm_atomic_helper_connector_destroy_state,
Ander Conselvan de Oliveira98969722015-03-20 16:18:06 +02004830 .atomic_duplicate_state = drm_atomic_helper_connector_duplicate_state,
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004831};
4832
4833static const struct drm_connector_helper_funcs intel_dp_connector_helper_funcs = {
4834 .get_modes = intel_dp_get_modes,
4835 .mode_valid = intel_dp_mode_valid,
Chris Wilsondf0e9242010-09-09 16:20:55 +01004836 .best_encoder = intel_best_encoder,
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004837};
4838
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004839static const struct drm_encoder_funcs intel_dp_enc_funcs = {
Imre Deak6d93c0c2014-07-31 14:03:36 +03004840 .reset = intel_dp_encoder_reset,
Daniel Vetter24d05922010-08-20 18:08:28 +02004841 .destroy = intel_dp_encoder_destroy,
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004842};
4843
Daniel Vetterb2c5c182015-01-23 06:00:31 +01004844enum irqreturn
Dave Airlie13cf5502014-06-18 11:29:35 +10004845intel_dp_hpd_pulse(struct intel_digital_port *intel_dig_port, bool long_hpd)
4846{
4847 struct intel_dp *intel_dp = &intel_dig_port->dp;
Imre Deak1c767b32014-08-18 14:42:42 +03004848 struct intel_encoder *intel_encoder = &intel_dig_port->base;
Dave Airlie0e32b392014-05-02 14:02:48 +10004849 struct drm_device *dev = intel_dig_port->base.base.dev;
4850 struct drm_i915_private *dev_priv = dev->dev_private;
Imre Deak1c767b32014-08-18 14:42:42 +03004851 enum intel_display_power_domain power_domain;
Daniel Vetterb2c5c182015-01-23 06:00:31 +01004852 enum irqreturn ret = IRQ_NONE;
Imre Deak1c767b32014-08-18 14:42:42 +03004853
Dave Airlie0e32b392014-05-02 14:02:48 +10004854 if (intel_dig_port->base.type != INTEL_OUTPUT_EDP)
4855 intel_dig_port->base.type = INTEL_OUTPUT_DISPLAYPORT;
Dave Airlie13cf5502014-06-18 11:29:35 +10004856
Ville Syrjälä7a7f84c2014-10-16 20:46:10 +03004857 if (long_hpd && intel_dig_port->base.type == INTEL_OUTPUT_EDP) {
4858 /*
4859 * vdd off can generate a long pulse on eDP which
4860 * would require vdd on to handle it, and thus we
4861 * would end up in an endless cycle of
4862 * "vdd off -> long hpd -> vdd on -> detect -> vdd off -> ..."
4863 */
4864 DRM_DEBUG_KMS("ignoring long hpd on eDP port %c\n",
4865 port_name(intel_dig_port->port));
Ville Syrjäläa8b3d522015-02-10 14:11:46 +02004866 return IRQ_HANDLED;
Ville Syrjälä7a7f84c2014-10-16 20:46:10 +03004867 }
4868
Ville Syrjälä26fbb772014-08-11 18:37:37 +03004869 DRM_DEBUG_KMS("got hpd irq on port %c - %s\n",
4870 port_name(intel_dig_port->port),
Dave Airlie0e32b392014-05-02 14:02:48 +10004871 long_hpd ? "long" : "short");
Dave Airlie13cf5502014-06-18 11:29:35 +10004872
Imre Deak1c767b32014-08-18 14:42:42 +03004873 power_domain = intel_display_port_power_domain(intel_encoder);
4874 intel_display_power_get(dev_priv, power_domain);
4875
Dave Airlie0e32b392014-05-02 14:02:48 +10004876 if (long_hpd) {
Mika Kahola5fa836a2015-04-29 09:17:40 +03004877 /* indicate that we need to restart link training */
4878 intel_dp->train_set_valid = false;
Dave Airlie2a592be2014-09-01 16:58:12 +10004879
Jani Nikula7e66bcf2015-08-20 10:47:39 +03004880 if (!intel_digital_port_connected(dev_priv, intel_dig_port))
4881 goto mst_fail;
Dave Airlie0e32b392014-05-02 14:02:48 +10004882
4883 if (!intel_dp_get_dpcd(intel_dp)) {
4884 goto mst_fail;
4885 }
4886
4887 intel_dp_probe_oui(intel_dp);
4888
Ville Syrjäläd14e7b62015-08-20 19:37:29 +03004889 if (!intel_dp_probe_mst(intel_dp)) {
4890 drm_modeset_lock(&dev->mode_config.connection_mutex, NULL);
4891 intel_dp_check_link_status(intel_dp);
4892 drm_modeset_unlock(&dev->mode_config.connection_mutex);
Dave Airlie0e32b392014-05-02 14:02:48 +10004893 goto mst_fail;
Ville Syrjäläd14e7b62015-08-20 19:37:29 +03004894 }
Dave Airlie0e32b392014-05-02 14:02:48 +10004895 } else {
4896 if (intel_dp->is_mst) {
Imre Deak1c767b32014-08-18 14:42:42 +03004897 if (intel_dp_check_mst_status(intel_dp) == -EINVAL)
Dave Airlie0e32b392014-05-02 14:02:48 +10004898 goto mst_fail;
4899 }
4900
4901 if (!intel_dp->is_mst) {
Dave Airlie5b215bc2014-08-05 10:40:20 +10004902 drm_modeset_lock(&dev->mode_config.connection_mutex, NULL);
Dave Airlie0e32b392014-05-02 14:02:48 +10004903 intel_dp_check_link_status(intel_dp);
Dave Airlie5b215bc2014-08-05 10:40:20 +10004904 drm_modeset_unlock(&dev->mode_config.connection_mutex);
Dave Airlie0e32b392014-05-02 14:02:48 +10004905 }
4906 }
Daniel Vetterb2c5c182015-01-23 06:00:31 +01004907
4908 ret = IRQ_HANDLED;
4909
Imre Deak1c767b32014-08-18 14:42:42 +03004910 goto put_power;
Dave Airlie0e32b392014-05-02 14:02:48 +10004911mst_fail:
4912 /* if we were in MST mode, and device is not there get out of MST mode */
4913 if (intel_dp->is_mst) {
4914 DRM_DEBUG_KMS("MST device may have disappeared %d vs %d\n", intel_dp->is_mst, intel_dp->mst_mgr.mst_state);
4915 intel_dp->is_mst = false;
4916 drm_dp_mst_topology_mgr_set_mst(&intel_dp->mst_mgr, intel_dp->is_mst);
4917 }
Imre Deak1c767b32014-08-18 14:42:42 +03004918put_power:
4919 intel_display_power_put(dev_priv, power_domain);
4920
4921 return ret;
Dave Airlie13cf5502014-06-18 11:29:35 +10004922}
4923
Zhenyu Wange3421a12010-04-08 09:43:27 +08004924/* Return which DP Port should be selected for Transcoder DP control */
4925int
Akshay Joshi0206e352011-08-16 15:34:10 -04004926intel_trans_dp_port_sel(struct drm_crtc *crtc)
Zhenyu Wange3421a12010-04-08 09:43:27 +08004927{
4928 struct drm_device *dev = crtc->dev;
Paulo Zanonifa90ece2012-10-26 19:05:44 -02004929 struct intel_encoder *intel_encoder;
4930 struct intel_dp *intel_dp;
Zhenyu Wange3421a12010-04-08 09:43:27 +08004931
Paulo Zanonifa90ece2012-10-26 19:05:44 -02004932 for_each_encoder_on_crtc(dev, crtc, intel_encoder) {
4933 intel_dp = enc_to_intel_dp(&intel_encoder->base);
Chris Wilsonea5b2132010-08-04 13:50:23 +01004934
Paulo Zanonifa90ece2012-10-26 19:05:44 -02004935 if (intel_encoder->type == INTEL_OUTPUT_DISPLAYPORT ||
4936 intel_encoder->type == INTEL_OUTPUT_EDP)
Chris Wilsonea5b2132010-08-04 13:50:23 +01004937 return intel_dp->output_reg;
Zhenyu Wange3421a12010-04-08 09:43:27 +08004938 }
Chris Wilsonea5b2132010-08-04 13:50:23 +01004939
Zhenyu Wange3421a12010-04-08 09:43:27 +08004940 return -1;
4941}
4942
Rodrigo Vivi477ec322015-08-06 15:51:39 +08004943/* check the VBT to see whether the eDP is on another port */
Ville Syrjälä5d8a7752013-11-01 18:22:39 +02004944bool intel_dp_is_edp(struct drm_device *dev, enum port port)
Zhao Yakui36e83a12010-06-12 14:32:21 +08004945{
4946 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanoni768f69c2013-09-11 18:02:47 -03004947 union child_device_config *p_child;
Zhao Yakui36e83a12010-06-12 14:32:21 +08004948 int i;
Ville Syrjälä5d8a7752013-11-01 18:22:39 +02004949 static const short port_mapping[] = {
Rodrigo Vivi477ec322015-08-06 15:51:39 +08004950 [PORT_B] = DVO_PORT_DPB,
4951 [PORT_C] = DVO_PORT_DPC,
4952 [PORT_D] = DVO_PORT_DPD,
4953 [PORT_E] = DVO_PORT_DPE,
Ville Syrjälä5d8a7752013-11-01 18:22:39 +02004954 };
Zhao Yakui36e83a12010-06-12 14:32:21 +08004955
Ville Syrjälä53ce81a2015-09-11 21:04:38 +03004956 /*
4957 * eDP not supported on g4x. so bail out early just
4958 * for a bit extra safety in case the VBT is bonkers.
4959 */
4960 if (INTEL_INFO(dev)->gen < 5)
4961 return false;
4962
Ville Syrjälä3b32a352013-11-01 18:22:41 +02004963 if (port == PORT_A)
4964 return true;
4965
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03004966 if (!dev_priv->vbt.child_dev_num)
Zhao Yakui36e83a12010-06-12 14:32:21 +08004967 return false;
4968
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03004969 for (i = 0; i < dev_priv->vbt.child_dev_num; i++) {
4970 p_child = dev_priv->vbt.child_dev + i;
Zhao Yakui36e83a12010-06-12 14:32:21 +08004971
Ville Syrjälä5d8a7752013-11-01 18:22:39 +02004972 if (p_child->common.dvo_port == port_mapping[port] &&
Ville Syrjäläf02586d2013-11-01 20:32:08 +02004973 (p_child->common.device_type & DEVICE_TYPE_eDP_BITS) ==
4974 (DEVICE_TYPE_eDP & DEVICE_TYPE_eDP_BITS))
Zhao Yakui36e83a12010-06-12 14:32:21 +08004975 return true;
4976 }
4977 return false;
4978}
4979
Dave Airlie0e32b392014-05-02 14:02:48 +10004980void
Chris Wilsonf6849602010-09-19 09:29:33 +01004981intel_dp_add_properties(struct intel_dp *intel_dp, struct drm_connector *connector)
4982{
Yuly Novikov53b41832012-10-26 12:04:00 +03004983 struct intel_connector *intel_connector = to_intel_connector(connector);
4984
Chris Wilson3f43c482011-05-12 22:17:24 +01004985 intel_attach_force_audio_property(connector);
Chris Wilsone953fd72011-02-21 22:23:52 +00004986 intel_attach_broadcast_rgb_property(connector);
Ville Syrjälä55bc60d2013-01-17 16:31:29 +02004987 intel_dp->color_range_auto = true;
Yuly Novikov53b41832012-10-26 12:04:00 +03004988
4989 if (is_edp(intel_dp)) {
4990 drm_mode_create_scaling_mode_property(connector->dev);
Rob Clark6de6d842012-10-11 20:36:04 -05004991 drm_object_attach_property(
4992 &connector->base,
Yuly Novikov53b41832012-10-26 12:04:00 +03004993 connector->dev->mode_config.scaling_mode_property,
Yuly Novikov8e740cd2012-10-26 12:04:01 +03004994 DRM_MODE_SCALE_ASPECT);
4995 intel_connector->panel.fitting_mode = DRM_MODE_SCALE_ASPECT;
Yuly Novikov53b41832012-10-26 12:04:00 +03004996 }
Chris Wilsonf6849602010-09-19 09:29:33 +01004997}
4998
Imre Deakdada1a92014-01-29 13:25:41 +02004999static void intel_dp_init_panel_power_timestamps(struct intel_dp *intel_dp)
5000{
5001 intel_dp->last_power_cycle = jiffies;
5002 intel_dp->last_power_on = jiffies;
5003 intel_dp->last_backlight_off = jiffies;
5004}
5005
Daniel Vetter67a54562012-10-20 20:57:45 +02005006static void
5007intel_dp_init_panel_power_sequencer(struct drm_device *dev,
Ville Syrjälä36b5f422014-10-16 21:27:30 +03005008 struct intel_dp *intel_dp)
Daniel Vetter67a54562012-10-20 20:57:45 +02005009{
5010 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjälä36b5f422014-10-16 21:27:30 +03005011 struct edp_power_seq cur, vbt, spec,
5012 *final = &intel_dp->pps_delays;
Vandana Kannanb0a08be2015-06-18 11:00:55 +05305013 u32 pp_on, pp_off, pp_div = 0, pp_ctl = 0;
5014 int pp_ctrl_reg, pp_on_reg, pp_off_reg, pp_div_reg = 0;
Jesse Barnes453c5422013-03-28 09:55:41 -07005015
Ville Syrjäläe39b9992014-09-04 14:53:14 +03005016 lockdep_assert_held(&dev_priv->pps_mutex);
5017
Ville Syrjälä81ddbc62014-10-16 21:27:31 +03005018 /* already initialized? */
5019 if (final->t11_t12 != 0)
5020 return;
5021
Vandana Kannanb0a08be2015-06-18 11:00:55 +05305022 if (IS_BROXTON(dev)) {
5023 /*
5024 * TODO: BXT has 2 sets of PPS registers.
5025 * Correct Register for Broxton need to be identified
5026 * using VBT. hardcoding for now
5027 */
5028 pp_ctrl_reg = BXT_PP_CONTROL(0);
5029 pp_on_reg = BXT_PP_ON_DELAYS(0);
5030 pp_off_reg = BXT_PP_OFF_DELAYS(0);
5031 } else if (HAS_PCH_SPLIT(dev)) {
Jani Nikulabf13e812013-09-06 07:40:05 +03005032 pp_ctrl_reg = PCH_PP_CONTROL;
Jesse Barnes453c5422013-03-28 09:55:41 -07005033 pp_on_reg = PCH_PP_ON_DELAYS;
5034 pp_off_reg = PCH_PP_OFF_DELAYS;
5035 pp_div_reg = PCH_PP_DIVISOR;
5036 } else {
Jani Nikulabf13e812013-09-06 07:40:05 +03005037 enum pipe pipe = vlv_power_sequencer_pipe(intel_dp);
5038
5039 pp_ctrl_reg = VLV_PIPE_PP_CONTROL(pipe);
5040 pp_on_reg = VLV_PIPE_PP_ON_DELAYS(pipe);
5041 pp_off_reg = VLV_PIPE_PP_OFF_DELAYS(pipe);
5042 pp_div_reg = VLV_PIPE_PP_DIVISOR(pipe);
Jesse Barnes453c5422013-03-28 09:55:41 -07005043 }
Daniel Vetter67a54562012-10-20 20:57:45 +02005044
5045 /* Workaround: Need to write PP_CONTROL with the unlock key as
5046 * the very first thing. */
Vandana Kannanb0a08be2015-06-18 11:00:55 +05305047 pp_ctl = ironlake_get_pp_control(intel_dp);
Daniel Vetter67a54562012-10-20 20:57:45 +02005048
Jesse Barnes453c5422013-03-28 09:55:41 -07005049 pp_on = I915_READ(pp_on_reg);
5050 pp_off = I915_READ(pp_off_reg);
Vandana Kannanb0a08be2015-06-18 11:00:55 +05305051 if (!IS_BROXTON(dev)) {
5052 I915_WRITE(pp_ctrl_reg, pp_ctl);
5053 pp_div = I915_READ(pp_div_reg);
5054 }
Daniel Vetter67a54562012-10-20 20:57:45 +02005055
5056 /* Pull timing values out of registers */
5057 cur.t1_t3 = (pp_on & PANEL_POWER_UP_DELAY_MASK) >>
5058 PANEL_POWER_UP_DELAY_SHIFT;
5059
5060 cur.t8 = (pp_on & PANEL_LIGHT_ON_DELAY_MASK) >>
5061 PANEL_LIGHT_ON_DELAY_SHIFT;
5062
5063 cur.t9 = (pp_off & PANEL_LIGHT_OFF_DELAY_MASK) >>
5064 PANEL_LIGHT_OFF_DELAY_SHIFT;
5065
5066 cur.t10 = (pp_off & PANEL_POWER_DOWN_DELAY_MASK) >>
5067 PANEL_POWER_DOWN_DELAY_SHIFT;
5068
Vandana Kannanb0a08be2015-06-18 11:00:55 +05305069 if (IS_BROXTON(dev)) {
5070 u16 tmp = (pp_ctl & BXT_POWER_CYCLE_DELAY_MASK) >>
5071 BXT_POWER_CYCLE_DELAY_SHIFT;
5072 if (tmp > 0)
5073 cur.t11_t12 = (tmp - 1) * 1000;
5074 else
5075 cur.t11_t12 = 0;
5076 } else {
5077 cur.t11_t12 = ((pp_div & PANEL_POWER_CYCLE_DELAY_MASK) >>
Daniel Vetter67a54562012-10-20 20:57:45 +02005078 PANEL_POWER_CYCLE_DELAY_SHIFT) * 1000;
Vandana Kannanb0a08be2015-06-18 11:00:55 +05305079 }
Daniel Vetter67a54562012-10-20 20:57:45 +02005080
5081 DRM_DEBUG_KMS("cur t1_t3 %d t8 %d t9 %d t10 %d t11_t12 %d\n",
5082 cur.t1_t3, cur.t8, cur.t9, cur.t10, cur.t11_t12);
5083
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03005084 vbt = dev_priv->vbt.edp_pps;
Daniel Vetter67a54562012-10-20 20:57:45 +02005085
5086 /* Upper limits from eDP 1.3 spec. Note that we use the clunky units of
5087 * our hw here, which are all in 100usec. */
5088 spec.t1_t3 = 210 * 10;
5089 spec.t8 = 50 * 10; /* no limit for t8, use t7 instead */
5090 spec.t9 = 50 * 10; /* no limit for t9, make it symmetric with t8 */
5091 spec.t10 = 500 * 10;
5092 /* This one is special and actually in units of 100ms, but zero
5093 * based in the hw (so we need to add 100 ms). But the sw vbt
5094 * table multiplies it with 1000 to make it in units of 100usec,
5095 * too. */
5096 spec.t11_t12 = (510 + 100) * 10;
5097
5098 DRM_DEBUG_KMS("vbt t1_t3 %d t8 %d t9 %d t10 %d t11_t12 %d\n",
5099 vbt.t1_t3, vbt.t8, vbt.t9, vbt.t10, vbt.t11_t12);
5100
5101 /* Use the max of the register settings and vbt. If both are
5102 * unset, fall back to the spec limits. */
Ville Syrjälä36b5f422014-10-16 21:27:30 +03005103#define assign_final(field) final->field = (max(cur.field, vbt.field) == 0 ? \
Daniel Vetter67a54562012-10-20 20:57:45 +02005104 spec.field : \
5105 max(cur.field, vbt.field))
5106 assign_final(t1_t3);
5107 assign_final(t8);
5108 assign_final(t9);
5109 assign_final(t10);
5110 assign_final(t11_t12);
5111#undef assign_final
5112
Ville Syrjälä36b5f422014-10-16 21:27:30 +03005113#define get_delay(field) (DIV_ROUND_UP(final->field, 10))
Daniel Vetter67a54562012-10-20 20:57:45 +02005114 intel_dp->panel_power_up_delay = get_delay(t1_t3);
5115 intel_dp->backlight_on_delay = get_delay(t8);
5116 intel_dp->backlight_off_delay = get_delay(t9);
5117 intel_dp->panel_power_down_delay = get_delay(t10);
5118 intel_dp->panel_power_cycle_delay = get_delay(t11_t12);
5119#undef get_delay
5120
Jani Nikulaf30d26e2013-01-16 10:53:40 +02005121 DRM_DEBUG_KMS("panel power up delay %d, power down delay %d, power cycle delay %d\n",
5122 intel_dp->panel_power_up_delay, intel_dp->panel_power_down_delay,
5123 intel_dp->panel_power_cycle_delay);
5124
5125 DRM_DEBUG_KMS("backlight on delay %d, off delay %d\n",
5126 intel_dp->backlight_on_delay, intel_dp->backlight_off_delay);
Jani Nikulaf30d26e2013-01-16 10:53:40 +02005127}
5128
5129static void
5130intel_dp_init_panel_power_sequencer_registers(struct drm_device *dev,
Ville Syrjälä36b5f422014-10-16 21:27:30 +03005131 struct intel_dp *intel_dp)
Jani Nikulaf30d26e2013-01-16 10:53:40 +02005132{
5133 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes453c5422013-03-28 09:55:41 -07005134 u32 pp_on, pp_off, pp_div, port_sel = 0;
5135 int div = HAS_PCH_SPLIT(dev) ? intel_pch_rawclk(dev) : intel_hrawclk(dev);
Vandana Kannanb0a08be2015-06-18 11:00:55 +05305136 int pp_on_reg, pp_off_reg, pp_div_reg = 0, pp_ctrl_reg;
Ville Syrjäläad933b52014-08-18 22:15:56 +03005137 enum port port = dp_to_dig_port(intel_dp)->port;
Ville Syrjälä36b5f422014-10-16 21:27:30 +03005138 const struct edp_power_seq *seq = &intel_dp->pps_delays;
Jesse Barnes453c5422013-03-28 09:55:41 -07005139
Ville Syrjäläe39b9992014-09-04 14:53:14 +03005140 lockdep_assert_held(&dev_priv->pps_mutex);
Jesse Barnes453c5422013-03-28 09:55:41 -07005141
Vandana Kannanb0a08be2015-06-18 11:00:55 +05305142 if (IS_BROXTON(dev)) {
5143 /*
5144 * TODO: BXT has 2 sets of PPS registers.
5145 * Correct Register for Broxton need to be identified
5146 * using VBT. hardcoding for now
5147 */
5148 pp_ctrl_reg = BXT_PP_CONTROL(0);
5149 pp_on_reg = BXT_PP_ON_DELAYS(0);
5150 pp_off_reg = BXT_PP_OFF_DELAYS(0);
5151
5152 } else if (HAS_PCH_SPLIT(dev)) {
Jesse Barnes453c5422013-03-28 09:55:41 -07005153 pp_on_reg = PCH_PP_ON_DELAYS;
5154 pp_off_reg = PCH_PP_OFF_DELAYS;
5155 pp_div_reg = PCH_PP_DIVISOR;
5156 } else {
Jani Nikulabf13e812013-09-06 07:40:05 +03005157 enum pipe pipe = vlv_power_sequencer_pipe(intel_dp);
5158
5159 pp_on_reg = VLV_PIPE_PP_ON_DELAYS(pipe);
5160 pp_off_reg = VLV_PIPE_PP_OFF_DELAYS(pipe);
5161 pp_div_reg = VLV_PIPE_PP_DIVISOR(pipe);
Jesse Barnes453c5422013-03-28 09:55:41 -07005162 }
5163
Paulo Zanonib2f19d12013-12-19 14:29:44 -02005164 /*
5165 * And finally store the new values in the power sequencer. The
5166 * backlight delays are set to 1 because we do manual waits on them. For
5167 * T8, even BSpec recommends doing it. For T9, if we don't do this,
5168 * we'll end up waiting for the backlight off delay twice: once when we
5169 * do the manual sleep, and once when we disable the panel and wait for
5170 * the PP_STATUS bit to become zero.
5171 */
Jani Nikulaf30d26e2013-01-16 10:53:40 +02005172 pp_on = (seq->t1_t3 << PANEL_POWER_UP_DELAY_SHIFT) |
Paulo Zanonib2f19d12013-12-19 14:29:44 -02005173 (1 << PANEL_LIGHT_ON_DELAY_SHIFT);
5174 pp_off = (1 << PANEL_LIGHT_OFF_DELAY_SHIFT) |
Jani Nikulaf30d26e2013-01-16 10:53:40 +02005175 (seq->t10 << PANEL_POWER_DOWN_DELAY_SHIFT);
Daniel Vetter67a54562012-10-20 20:57:45 +02005176 /* Compute the divisor for the pp clock, simply match the Bspec
5177 * formula. */
Vandana Kannanb0a08be2015-06-18 11:00:55 +05305178 if (IS_BROXTON(dev)) {
5179 pp_div = I915_READ(pp_ctrl_reg);
5180 pp_div &= ~BXT_POWER_CYCLE_DELAY_MASK;
5181 pp_div |= (DIV_ROUND_UP((seq->t11_t12 + 1), 1000)
5182 << BXT_POWER_CYCLE_DELAY_SHIFT);
5183 } else {
5184 pp_div = ((100 * div)/2 - 1) << PP_REFERENCE_DIVIDER_SHIFT;
5185 pp_div |= (DIV_ROUND_UP(seq->t11_t12, 1000)
5186 << PANEL_POWER_CYCLE_DELAY_SHIFT);
5187 }
Daniel Vetter67a54562012-10-20 20:57:45 +02005188
5189 /* Haswell doesn't have any port selection bits for the panel
5190 * power sequencer any more. */
Imre Deakbc7d38a2013-05-16 14:40:36 +03005191 if (IS_VALLEYVIEW(dev)) {
Ville Syrjäläad933b52014-08-18 22:15:56 +03005192 port_sel = PANEL_PORT_SELECT_VLV(port);
Imre Deakbc7d38a2013-05-16 14:40:36 +03005193 } else if (HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev)) {
Ville Syrjäläad933b52014-08-18 22:15:56 +03005194 if (port == PORT_A)
Jani Nikulaa24c1442013-09-05 16:44:46 +03005195 port_sel = PANEL_PORT_SELECT_DPA;
Daniel Vetter67a54562012-10-20 20:57:45 +02005196 else
Jani Nikulaa24c1442013-09-05 16:44:46 +03005197 port_sel = PANEL_PORT_SELECT_DPD;
Daniel Vetter67a54562012-10-20 20:57:45 +02005198 }
5199
Jesse Barnes453c5422013-03-28 09:55:41 -07005200 pp_on |= port_sel;
5201
5202 I915_WRITE(pp_on_reg, pp_on);
5203 I915_WRITE(pp_off_reg, pp_off);
Vandana Kannanb0a08be2015-06-18 11:00:55 +05305204 if (IS_BROXTON(dev))
5205 I915_WRITE(pp_ctrl_reg, pp_div);
5206 else
5207 I915_WRITE(pp_div_reg, pp_div);
Daniel Vetter67a54562012-10-20 20:57:45 +02005208
Daniel Vetter67a54562012-10-20 20:57:45 +02005209 DRM_DEBUG_KMS("panel power sequencer register settings: PP_ON %#x, PP_OFF %#x, PP_DIV %#x\n",
Jesse Barnes453c5422013-03-28 09:55:41 -07005210 I915_READ(pp_on_reg),
5211 I915_READ(pp_off_reg),
Vandana Kannanb0a08be2015-06-18 11:00:55 +05305212 IS_BROXTON(dev) ?
5213 (I915_READ(pp_ctrl_reg) & BXT_POWER_CYCLE_DELAY_MASK) :
Jesse Barnes453c5422013-03-28 09:55:41 -07005214 I915_READ(pp_div_reg));
Keith Packardc8110e52009-05-06 11:51:10 -07005215}
5216
Vandana Kannanb33a2812015-02-13 15:33:03 +05305217/**
5218 * intel_dp_set_drrs_state - program registers for RR switch to take effect
5219 * @dev: DRM device
5220 * @refresh_rate: RR to be programmed
5221 *
5222 * This function gets called when refresh rate (RR) has to be changed from
5223 * one frequency to another. Switches can be between high and low RR
5224 * supported by the panel or to any other RR based on media playback (in
5225 * this case, RR value needs to be passed from user space).
5226 *
5227 * The caller of this function needs to take a lock on dev_priv->drrs.
5228 */
Vandana Kannan96178ee2015-01-10 02:25:56 +05305229static void intel_dp_set_drrs_state(struct drm_device *dev, int refresh_rate)
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05305230{
5231 struct drm_i915_private *dev_priv = dev->dev_private;
5232 struct intel_encoder *encoder;
Vandana Kannan96178ee2015-01-10 02:25:56 +05305233 struct intel_digital_port *dig_port = NULL;
5234 struct intel_dp *intel_dp = dev_priv->drrs.dp;
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02005235 struct intel_crtc_state *config = NULL;
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05305236 struct intel_crtc *intel_crtc = NULL;
Vandana Kannan96178ee2015-01-10 02:25:56 +05305237 enum drrs_refresh_rate_type index = DRRS_HIGH_RR;
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05305238
5239 if (refresh_rate <= 0) {
5240 DRM_DEBUG_KMS("Refresh rate should be positive non-zero.\n");
5241 return;
5242 }
5243
Vandana Kannan96178ee2015-01-10 02:25:56 +05305244 if (intel_dp == NULL) {
5245 DRM_DEBUG_KMS("DRRS not supported.\n");
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05305246 return;
5247 }
5248
Daniel Vetter1fcc9d12014-07-11 10:30:10 -07005249 /*
Rodrigo Vivie4d59f62014-11-20 02:22:08 -08005250 * FIXME: This needs proper synchronization with psr state for some
5251 * platforms that cannot have PSR and DRRS enabled at the same time.
Daniel Vetter1fcc9d12014-07-11 10:30:10 -07005252 */
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05305253
Vandana Kannan96178ee2015-01-10 02:25:56 +05305254 dig_port = dp_to_dig_port(intel_dp);
5255 encoder = &dig_port->base;
Ander Conselvan de Oliveira723f9aa2015-03-20 16:18:18 +02005256 intel_crtc = to_intel_crtc(encoder->base.crtc);
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05305257
5258 if (!intel_crtc) {
5259 DRM_DEBUG_KMS("DRRS: intel_crtc not initialized\n");
5260 return;
5261 }
5262
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005263 config = intel_crtc->config;
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05305264
Vandana Kannan96178ee2015-01-10 02:25:56 +05305265 if (dev_priv->drrs.type < SEAMLESS_DRRS_SUPPORT) {
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05305266 DRM_DEBUG_KMS("Only Seamless DRRS supported.\n");
5267 return;
5268 }
5269
Vandana Kannan96178ee2015-01-10 02:25:56 +05305270 if (intel_dp->attached_connector->panel.downclock_mode->vrefresh ==
5271 refresh_rate)
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05305272 index = DRRS_LOW_RR;
5273
Vandana Kannan96178ee2015-01-10 02:25:56 +05305274 if (index == dev_priv->drrs.refresh_rate_type) {
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05305275 DRM_DEBUG_KMS(
5276 "DRRS requested for previously set RR...ignoring\n");
5277 return;
5278 }
5279
5280 if (!intel_crtc->active) {
5281 DRM_DEBUG_KMS("eDP encoder disabled. CRTC not Active\n");
5282 return;
5283 }
5284
Durgadoss R44395bf2015-02-13 15:33:02 +05305285 if (INTEL_INFO(dev)->gen >= 8 && !IS_CHERRYVIEW(dev)) {
Vandana Kannana4c30b12015-02-13 15:33:00 +05305286 switch (index) {
5287 case DRRS_HIGH_RR:
5288 intel_dp_set_m_n(intel_crtc, M1_N1);
5289 break;
5290 case DRRS_LOW_RR:
5291 intel_dp_set_m_n(intel_crtc, M2_N2);
5292 break;
5293 case DRRS_MAX_RR:
5294 default:
5295 DRM_ERROR("Unsupported refreshrate type\n");
5296 }
5297 } else if (INTEL_INFO(dev)->gen > 6) {
Ville Syrjälä649636e2015-09-22 19:50:01 +03005298 u32 reg = PIPECONF(intel_crtc->config->cpu_transcoder);
5299 u32 val;
Vandana Kannana4c30b12015-02-13 15:33:00 +05305300
Ville Syrjälä649636e2015-09-22 19:50:01 +03005301 val = I915_READ(reg);
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05305302 if (index > DRRS_HIGH_RR) {
Vandana Kannan6fa7aec2015-02-13 15:33:01 +05305303 if (IS_VALLEYVIEW(dev))
5304 val |= PIPECONF_EDP_RR_MODE_SWITCH_VLV;
5305 else
5306 val |= PIPECONF_EDP_RR_MODE_SWITCH;
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05305307 } else {
Vandana Kannan6fa7aec2015-02-13 15:33:01 +05305308 if (IS_VALLEYVIEW(dev))
5309 val &= ~PIPECONF_EDP_RR_MODE_SWITCH_VLV;
5310 else
5311 val &= ~PIPECONF_EDP_RR_MODE_SWITCH;
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05305312 }
5313 I915_WRITE(reg, val);
5314 }
5315
Vandana Kannan4e9ac942015-01-22 15:14:45 +05305316 dev_priv->drrs.refresh_rate_type = index;
5317
5318 DRM_DEBUG_KMS("eDP Refresh Rate set to : %dHz\n", refresh_rate);
5319}
5320
Vandana Kannanb33a2812015-02-13 15:33:03 +05305321/**
5322 * intel_edp_drrs_enable - init drrs struct if supported
5323 * @intel_dp: DP struct
5324 *
5325 * Initializes frontbuffer_bits and drrs.dp
5326 */
Vandana Kannanc3955782015-01-22 15:17:40 +05305327void intel_edp_drrs_enable(struct intel_dp *intel_dp)
5328{
5329 struct drm_device *dev = intel_dp_to_dev(intel_dp);
5330 struct drm_i915_private *dev_priv = dev->dev_private;
5331 struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
5332 struct drm_crtc *crtc = dig_port->base.base.crtc;
5333 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5334
5335 if (!intel_crtc->config->has_drrs) {
5336 DRM_DEBUG_KMS("Panel doesn't support DRRS\n");
5337 return;
5338 }
5339
5340 mutex_lock(&dev_priv->drrs.mutex);
5341 if (WARN_ON(dev_priv->drrs.dp)) {
5342 DRM_ERROR("DRRS already enabled\n");
5343 goto unlock;
5344 }
5345
5346 dev_priv->drrs.busy_frontbuffer_bits = 0;
5347
5348 dev_priv->drrs.dp = intel_dp;
5349
5350unlock:
5351 mutex_unlock(&dev_priv->drrs.mutex);
5352}
5353
Vandana Kannanb33a2812015-02-13 15:33:03 +05305354/**
5355 * intel_edp_drrs_disable - Disable DRRS
5356 * @intel_dp: DP struct
5357 *
5358 */
Vandana Kannanc3955782015-01-22 15:17:40 +05305359void intel_edp_drrs_disable(struct intel_dp *intel_dp)
5360{
5361 struct drm_device *dev = intel_dp_to_dev(intel_dp);
5362 struct drm_i915_private *dev_priv = dev->dev_private;
5363 struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
5364 struct drm_crtc *crtc = dig_port->base.base.crtc;
5365 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5366
5367 if (!intel_crtc->config->has_drrs)
5368 return;
5369
5370 mutex_lock(&dev_priv->drrs.mutex);
5371 if (!dev_priv->drrs.dp) {
5372 mutex_unlock(&dev_priv->drrs.mutex);
5373 return;
5374 }
5375
5376 if (dev_priv->drrs.refresh_rate_type == DRRS_LOW_RR)
5377 intel_dp_set_drrs_state(dev_priv->dev,
5378 intel_dp->attached_connector->panel.
5379 fixed_mode->vrefresh);
5380
5381 dev_priv->drrs.dp = NULL;
5382 mutex_unlock(&dev_priv->drrs.mutex);
5383
5384 cancel_delayed_work_sync(&dev_priv->drrs.work);
5385}
5386
Vandana Kannan4e9ac942015-01-22 15:14:45 +05305387static void intel_edp_drrs_downclock_work(struct work_struct *work)
5388{
5389 struct drm_i915_private *dev_priv =
5390 container_of(work, typeof(*dev_priv), drrs.work.work);
5391 struct intel_dp *intel_dp;
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05305392
Vandana Kannan96178ee2015-01-10 02:25:56 +05305393 mutex_lock(&dev_priv->drrs.mutex);
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05305394
Vandana Kannan4e9ac942015-01-22 15:14:45 +05305395 intel_dp = dev_priv->drrs.dp;
5396
5397 if (!intel_dp)
5398 goto unlock;
5399
5400 /*
5401 * The delayed work can race with an invalidate hence we need to
5402 * recheck.
5403 */
5404
5405 if (dev_priv->drrs.busy_frontbuffer_bits)
5406 goto unlock;
5407
5408 if (dev_priv->drrs.refresh_rate_type != DRRS_LOW_RR)
5409 intel_dp_set_drrs_state(dev_priv->dev,
5410 intel_dp->attached_connector->panel.
5411 downclock_mode->vrefresh);
5412
5413unlock:
Vandana Kannan96178ee2015-01-10 02:25:56 +05305414 mutex_unlock(&dev_priv->drrs.mutex);
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05305415}
5416
Vandana Kannanb33a2812015-02-13 15:33:03 +05305417/**
Ramalingam C0ddfd202015-06-15 20:50:05 +05305418 * intel_edp_drrs_invalidate - Disable Idleness DRRS
Vandana Kannanb33a2812015-02-13 15:33:03 +05305419 * @dev: DRM device
5420 * @frontbuffer_bits: frontbuffer plane tracking bits
5421 *
Ramalingam C0ddfd202015-06-15 20:50:05 +05305422 * This function gets called everytime rendering on the given planes start.
5423 * Hence DRRS needs to be Upclocked, i.e. (LOW_RR -> HIGH_RR).
Vandana Kannanb33a2812015-02-13 15:33:03 +05305424 *
5425 * Dirty frontbuffers relevant to DRRS are tracked in busy_frontbuffer_bits.
5426 */
Vandana Kannana93fad02015-01-10 02:25:59 +05305427void intel_edp_drrs_invalidate(struct drm_device *dev,
5428 unsigned frontbuffer_bits)
5429{
5430 struct drm_i915_private *dev_priv = dev->dev_private;
5431 struct drm_crtc *crtc;
5432 enum pipe pipe;
5433
Daniel Vetter9da7d692015-04-09 16:44:15 +02005434 if (dev_priv->drrs.type == DRRS_NOT_SUPPORTED)
Vandana Kannana93fad02015-01-10 02:25:59 +05305435 return;
5436
Daniel Vetter88f933a2015-04-09 16:44:16 +02005437 cancel_delayed_work(&dev_priv->drrs.work);
Ramalingam C3954e732015-03-03 12:11:46 +05305438
Vandana Kannana93fad02015-01-10 02:25:59 +05305439 mutex_lock(&dev_priv->drrs.mutex);
Daniel Vetter9da7d692015-04-09 16:44:15 +02005440 if (!dev_priv->drrs.dp) {
5441 mutex_unlock(&dev_priv->drrs.mutex);
5442 return;
5443 }
5444
Vandana Kannana93fad02015-01-10 02:25:59 +05305445 crtc = dp_to_dig_port(dev_priv->drrs.dp)->base.base.crtc;
5446 pipe = to_intel_crtc(crtc)->pipe;
5447
Daniel Vetterc1d038c2015-06-18 10:30:25 +02005448 frontbuffer_bits &= INTEL_FRONTBUFFER_ALL_MASK(pipe);
5449 dev_priv->drrs.busy_frontbuffer_bits |= frontbuffer_bits;
5450
Ramalingam C0ddfd202015-06-15 20:50:05 +05305451 /* invalidate means busy screen hence upclock */
Daniel Vetterc1d038c2015-06-18 10:30:25 +02005452 if (frontbuffer_bits && dev_priv->drrs.refresh_rate_type == DRRS_LOW_RR)
Vandana Kannana93fad02015-01-10 02:25:59 +05305453 intel_dp_set_drrs_state(dev_priv->dev,
5454 dev_priv->drrs.dp->attached_connector->panel.
5455 fixed_mode->vrefresh);
Vandana Kannana93fad02015-01-10 02:25:59 +05305456
Vandana Kannana93fad02015-01-10 02:25:59 +05305457 mutex_unlock(&dev_priv->drrs.mutex);
5458}
5459
Vandana Kannanb33a2812015-02-13 15:33:03 +05305460/**
Ramalingam C0ddfd202015-06-15 20:50:05 +05305461 * intel_edp_drrs_flush - Restart Idleness DRRS
Vandana Kannanb33a2812015-02-13 15:33:03 +05305462 * @dev: DRM device
5463 * @frontbuffer_bits: frontbuffer plane tracking bits
5464 *
Ramalingam C0ddfd202015-06-15 20:50:05 +05305465 * This function gets called every time rendering on the given planes has
5466 * completed or flip on a crtc is completed. So DRRS should be upclocked
5467 * (LOW_RR -> HIGH_RR). And also Idleness detection should be started again,
5468 * if no other planes are dirty.
Vandana Kannanb33a2812015-02-13 15:33:03 +05305469 *
5470 * Dirty frontbuffers relevant to DRRS are tracked in busy_frontbuffer_bits.
5471 */
Vandana Kannana93fad02015-01-10 02:25:59 +05305472void intel_edp_drrs_flush(struct drm_device *dev,
5473 unsigned frontbuffer_bits)
5474{
5475 struct drm_i915_private *dev_priv = dev->dev_private;
5476 struct drm_crtc *crtc;
5477 enum pipe pipe;
5478
Daniel Vetter9da7d692015-04-09 16:44:15 +02005479 if (dev_priv->drrs.type == DRRS_NOT_SUPPORTED)
Vandana Kannana93fad02015-01-10 02:25:59 +05305480 return;
5481
Daniel Vetter88f933a2015-04-09 16:44:16 +02005482 cancel_delayed_work(&dev_priv->drrs.work);
Ramalingam C3954e732015-03-03 12:11:46 +05305483
Vandana Kannana93fad02015-01-10 02:25:59 +05305484 mutex_lock(&dev_priv->drrs.mutex);
Daniel Vetter9da7d692015-04-09 16:44:15 +02005485 if (!dev_priv->drrs.dp) {
5486 mutex_unlock(&dev_priv->drrs.mutex);
5487 return;
5488 }
5489
Vandana Kannana93fad02015-01-10 02:25:59 +05305490 crtc = dp_to_dig_port(dev_priv->drrs.dp)->base.base.crtc;
5491 pipe = to_intel_crtc(crtc)->pipe;
Daniel Vetterc1d038c2015-06-18 10:30:25 +02005492
5493 frontbuffer_bits &= INTEL_FRONTBUFFER_ALL_MASK(pipe);
Vandana Kannana93fad02015-01-10 02:25:59 +05305494 dev_priv->drrs.busy_frontbuffer_bits &= ~frontbuffer_bits;
5495
Ramalingam C0ddfd202015-06-15 20:50:05 +05305496 /* flush means busy screen hence upclock */
Daniel Vetterc1d038c2015-06-18 10:30:25 +02005497 if (frontbuffer_bits && dev_priv->drrs.refresh_rate_type == DRRS_LOW_RR)
Ramalingam C0ddfd202015-06-15 20:50:05 +05305498 intel_dp_set_drrs_state(dev_priv->dev,
5499 dev_priv->drrs.dp->attached_connector->panel.
5500 fixed_mode->vrefresh);
5501
5502 /*
5503 * flush also means no more activity hence schedule downclock, if all
5504 * other fbs are quiescent too
5505 */
5506 if (!dev_priv->drrs.busy_frontbuffer_bits)
Vandana Kannana93fad02015-01-10 02:25:59 +05305507 schedule_delayed_work(&dev_priv->drrs.work,
5508 msecs_to_jiffies(1000));
5509 mutex_unlock(&dev_priv->drrs.mutex);
5510}
5511
Vandana Kannanb33a2812015-02-13 15:33:03 +05305512/**
5513 * DOC: Display Refresh Rate Switching (DRRS)
5514 *
5515 * Display Refresh Rate Switching (DRRS) is a power conservation feature
5516 * which enables swtching between low and high refresh rates,
5517 * dynamically, based on the usage scenario. This feature is applicable
5518 * for internal panels.
5519 *
5520 * Indication that the panel supports DRRS is given by the panel EDID, which
5521 * would list multiple refresh rates for one resolution.
5522 *
5523 * DRRS is of 2 types - static and seamless.
5524 * Static DRRS involves changing refresh rate (RR) by doing a full modeset
5525 * (may appear as a blink on screen) and is used in dock-undock scenario.
5526 * Seamless DRRS involves changing RR without any visual effect to the user
5527 * and can be used during normal system usage. This is done by programming
5528 * certain registers.
5529 *
5530 * Support for static/seamless DRRS may be indicated in the VBT based on
5531 * inputs from the panel spec.
5532 *
5533 * DRRS saves power by switching to low RR based on usage scenarios.
5534 *
5535 * eDP DRRS:-
5536 * The implementation is based on frontbuffer tracking implementation.
5537 * When there is a disturbance on the screen triggered by user activity or a
5538 * periodic system activity, DRRS is disabled (RR is changed to high RR).
5539 * When there is no movement on screen, after a timeout of 1 second, a switch
5540 * to low RR is made.
5541 * For integration with frontbuffer tracking code,
5542 * intel_edp_drrs_invalidate() and intel_edp_drrs_flush() are called.
5543 *
5544 * DRRS can be further extended to support other internal panels and also
5545 * the scenario of video playback wherein RR is set based on the rate
5546 * requested by userspace.
5547 */
5548
5549/**
5550 * intel_dp_drrs_init - Init basic DRRS work and mutex.
5551 * @intel_connector: eDP connector
5552 * @fixed_mode: preferred mode of panel
5553 *
5554 * This function is called only once at driver load to initialize basic
5555 * DRRS stuff.
5556 *
5557 * Returns:
5558 * Downclock mode if panel supports it, else return NULL.
5559 * DRRS support is determined by the presence of downclock mode (apart
5560 * from VBT setting).
5561 */
Pradeep Bhat4f9db5b2014-04-05 12:12:31 +05305562static struct drm_display_mode *
Vandana Kannan96178ee2015-01-10 02:25:56 +05305563intel_dp_drrs_init(struct intel_connector *intel_connector,
5564 struct drm_display_mode *fixed_mode)
Pradeep Bhat4f9db5b2014-04-05 12:12:31 +05305565{
5566 struct drm_connector *connector = &intel_connector->base;
Vandana Kannan96178ee2015-01-10 02:25:56 +05305567 struct drm_device *dev = connector->dev;
Pradeep Bhat4f9db5b2014-04-05 12:12:31 +05305568 struct drm_i915_private *dev_priv = dev->dev_private;
5569 struct drm_display_mode *downclock_mode = NULL;
5570
Daniel Vetter9da7d692015-04-09 16:44:15 +02005571 INIT_DELAYED_WORK(&dev_priv->drrs.work, intel_edp_drrs_downclock_work);
5572 mutex_init(&dev_priv->drrs.mutex);
5573
Pradeep Bhat4f9db5b2014-04-05 12:12:31 +05305574 if (INTEL_INFO(dev)->gen <= 6) {
5575 DRM_DEBUG_KMS("DRRS supported for Gen7 and above\n");
5576 return NULL;
5577 }
5578
5579 if (dev_priv->vbt.drrs_type != SEAMLESS_DRRS_SUPPORT) {
Damien Lespiau4079b8d2014-08-05 10:39:42 +01005580 DRM_DEBUG_KMS("VBT doesn't support DRRS\n");
Pradeep Bhat4f9db5b2014-04-05 12:12:31 +05305581 return NULL;
5582 }
5583
5584 downclock_mode = intel_find_panel_downclock
5585 (dev, fixed_mode, connector);
5586
5587 if (!downclock_mode) {
Ramalingam Ca1d26342015-02-23 17:38:33 +05305588 DRM_DEBUG_KMS("Downclock mode is not found. DRRS not supported\n");
Pradeep Bhat4f9db5b2014-04-05 12:12:31 +05305589 return NULL;
5590 }
5591
Vandana Kannan96178ee2015-01-10 02:25:56 +05305592 dev_priv->drrs.type = dev_priv->vbt.drrs_type;
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05305593
Vandana Kannan96178ee2015-01-10 02:25:56 +05305594 dev_priv->drrs.refresh_rate_type = DRRS_HIGH_RR;
Damien Lespiau4079b8d2014-08-05 10:39:42 +01005595 DRM_DEBUG_KMS("seamless DRRS supported for eDP panel.\n");
Pradeep Bhat4f9db5b2014-04-05 12:12:31 +05305596 return downclock_mode;
5597}
5598
Paulo Zanonied92f0b2013-06-12 17:27:24 -03005599static bool intel_edp_init_connector(struct intel_dp *intel_dp,
Ville Syrjälä36b5f422014-10-16 21:27:30 +03005600 struct intel_connector *intel_connector)
Paulo Zanonied92f0b2013-06-12 17:27:24 -03005601{
5602 struct drm_connector *connector = &intel_connector->base;
5603 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
Paulo Zanoni63635212014-04-22 19:55:42 -03005604 struct intel_encoder *intel_encoder = &intel_dig_port->base;
5605 struct drm_device *dev = intel_encoder->base.dev;
Paulo Zanonied92f0b2013-06-12 17:27:24 -03005606 struct drm_i915_private *dev_priv = dev->dev_private;
5607 struct drm_display_mode *fixed_mode = NULL;
Pradeep Bhat4f9db5b2014-04-05 12:12:31 +05305608 struct drm_display_mode *downclock_mode = NULL;
Paulo Zanonied92f0b2013-06-12 17:27:24 -03005609 bool has_dpcd;
5610 struct drm_display_mode *scan;
5611 struct edid *edid;
Ville Syrjälä6517d272014-11-07 11:16:02 +02005612 enum pipe pipe = INVALID_PIPE;
Paulo Zanonied92f0b2013-06-12 17:27:24 -03005613
5614 if (!is_edp(intel_dp))
5615 return true;
5616
Ville Syrjälä49e6bc52014-10-28 16:15:52 +02005617 pps_lock(intel_dp);
5618 intel_edp_panel_vdd_sanitize(intel_dp);
5619 pps_unlock(intel_dp);
Paulo Zanoni63635212014-04-22 19:55:42 -03005620
Paulo Zanonied92f0b2013-06-12 17:27:24 -03005621 /* Cache DPCD and EDID for edp. */
Paulo Zanonied92f0b2013-06-12 17:27:24 -03005622 has_dpcd = intel_dp_get_dpcd(intel_dp);
Paulo Zanonied92f0b2013-06-12 17:27:24 -03005623
5624 if (has_dpcd) {
5625 if (intel_dp->dpcd[DP_DPCD_REV] >= 0x11)
5626 dev_priv->no_aux_handshake =
5627 intel_dp->dpcd[DP_MAX_DOWNSPREAD] &
5628 DP_NO_AUX_HANDSHAKE_LINK_TRAINING;
5629 } else {
5630 /* if this fails, presume the device is a ghost */
5631 DRM_INFO("failed to retrieve link info, disabling eDP\n");
Paulo Zanonied92f0b2013-06-12 17:27:24 -03005632 return false;
5633 }
5634
5635 /* We now know it's not a ghost, init power sequence regs. */
Ville Syrjälä773538e82014-09-04 14:54:56 +03005636 pps_lock(intel_dp);
Ville Syrjälä36b5f422014-10-16 21:27:30 +03005637 intel_dp_init_panel_power_sequencer_registers(dev, intel_dp);
Ville Syrjälä773538e82014-09-04 14:54:56 +03005638 pps_unlock(intel_dp);
Paulo Zanonied92f0b2013-06-12 17:27:24 -03005639
Daniel Vetter060c8772014-03-21 23:22:35 +01005640 mutex_lock(&dev->mode_config.mutex);
Jani Nikula0b998362014-03-14 16:51:17 +02005641 edid = drm_get_edid(connector, &intel_dp->aux.ddc);
Paulo Zanonied92f0b2013-06-12 17:27:24 -03005642 if (edid) {
5643 if (drm_add_edid_modes(connector, edid)) {
5644 drm_mode_connector_update_edid_property(connector,
5645 edid);
5646 drm_edid_to_eld(connector, edid);
5647 } else {
5648 kfree(edid);
5649 edid = ERR_PTR(-EINVAL);
5650 }
5651 } else {
5652 edid = ERR_PTR(-ENOENT);
5653 }
5654 intel_connector->edid = edid;
5655
5656 /* prefer fixed mode from EDID if available */
5657 list_for_each_entry(scan, &connector->probed_modes, head) {
5658 if ((scan->type & DRM_MODE_TYPE_PREFERRED)) {
5659 fixed_mode = drm_mode_duplicate(dev, scan);
Pradeep Bhat4f9db5b2014-04-05 12:12:31 +05305660 downclock_mode = intel_dp_drrs_init(
Pradeep Bhat4f9db5b2014-04-05 12:12:31 +05305661 intel_connector, fixed_mode);
Paulo Zanonied92f0b2013-06-12 17:27:24 -03005662 break;
5663 }
5664 }
5665
5666 /* fallback to VBT if available for eDP */
5667 if (!fixed_mode && dev_priv->vbt.lfp_lvds_vbt_mode) {
5668 fixed_mode = drm_mode_duplicate(dev,
5669 dev_priv->vbt.lfp_lvds_vbt_mode);
5670 if (fixed_mode)
5671 fixed_mode->type |= DRM_MODE_TYPE_PREFERRED;
5672 }
Daniel Vetter060c8772014-03-21 23:22:35 +01005673 mutex_unlock(&dev->mode_config.mutex);
Paulo Zanonied92f0b2013-06-12 17:27:24 -03005674
Clint Taylor01527b32014-07-07 13:01:46 -07005675 if (IS_VALLEYVIEW(dev)) {
5676 intel_dp->edp_notifier.notifier_call = edp_notify_handler;
5677 register_reboot_notifier(&intel_dp->edp_notifier);
Ville Syrjälä6517d272014-11-07 11:16:02 +02005678
5679 /*
5680 * Figure out the current pipe for the initial backlight setup.
5681 * If the current pipe isn't valid, try the PPS pipe, and if that
5682 * fails just assume pipe A.
5683 */
5684 if (IS_CHERRYVIEW(dev))
5685 pipe = DP_PORT_TO_PIPE_CHV(intel_dp->DP);
5686 else
5687 pipe = PORT_TO_PIPE(intel_dp->DP);
5688
5689 if (pipe != PIPE_A && pipe != PIPE_B)
5690 pipe = intel_dp->pps_pipe;
5691
5692 if (pipe != PIPE_A && pipe != PIPE_B)
5693 pipe = PIPE_A;
5694
5695 DRM_DEBUG_KMS("using pipe %c for initial backlight setup\n",
5696 pipe_name(pipe));
Clint Taylor01527b32014-07-07 13:01:46 -07005697 }
5698
Pradeep Bhat4f9db5b2014-04-05 12:12:31 +05305699 intel_panel_init(&intel_connector->panel, fixed_mode, downclock_mode);
Jani Nikula5507fae2015-09-14 14:03:48 +03005700 intel_connector->panel.backlight.power = intel_edp_backlight_power;
Ville Syrjälä6517d272014-11-07 11:16:02 +02005701 intel_panel_setup_backlight(connector, pipe);
Paulo Zanonied92f0b2013-06-12 17:27:24 -03005702
5703 return true;
5704}
5705
Paulo Zanoni16c25532013-06-12 17:27:25 -03005706bool
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02005707intel_dp_init_connector(struct intel_digital_port *intel_dig_port,
5708 struct intel_connector *intel_connector)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07005709{
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02005710 struct drm_connector *connector = &intel_connector->base;
5711 struct intel_dp *intel_dp = &intel_dig_port->dp;
5712 struct intel_encoder *intel_encoder = &intel_dig_port->base;
5713 struct drm_device *dev = intel_encoder->base.dev;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07005714 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanoni174edf12012-10-26 19:05:50 -02005715 enum port port = intel_dig_port->port;
Jani Nikula0b998362014-03-14 16:51:17 +02005716 int type;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07005717
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +03005718 intel_dp->pps_pipe = INVALID_PIPE;
5719
Damien Lespiauec5b01d2014-01-21 13:35:39 +00005720 /* intel_dp vfuncs */
Damien Lespiaub6b5e382014-01-20 16:00:59 +00005721 if (INTEL_INFO(dev)->gen >= 9)
5722 intel_dp->get_aux_clock_divider = skl_get_aux_clock_divider;
5723 else if (IS_VALLEYVIEW(dev))
Damien Lespiauec5b01d2014-01-21 13:35:39 +00005724 intel_dp->get_aux_clock_divider = vlv_get_aux_clock_divider;
5725 else if (IS_HASWELL(dev) || IS_BROADWELL(dev))
5726 intel_dp->get_aux_clock_divider = hsw_get_aux_clock_divider;
5727 else if (HAS_PCH_SPLIT(dev))
5728 intel_dp->get_aux_clock_divider = ilk_get_aux_clock_divider;
5729 else
5730 intel_dp->get_aux_clock_divider = i9xx_get_aux_clock_divider;
5731
Damien Lespiaub9ca5fa2014-01-20 16:01:00 +00005732 if (INTEL_INFO(dev)->gen >= 9)
5733 intel_dp->get_aux_send_ctl = skl_get_aux_send_ctl;
5734 else
5735 intel_dp->get_aux_send_ctl = i9xx_get_aux_send_ctl;
Damien Lespiau153b1102014-01-21 13:37:15 +00005736
Ander Conselvan de Oliveiraad642172015-10-23 13:01:49 +03005737 if (HAS_DDI(dev))
5738 intel_dp->prepare_link_retrain = intel_ddi_prepare_link_retrain;
5739
Daniel Vetter07679352012-09-06 22:15:42 +02005740 /* Preserve the current hw state. */
5741 intel_dp->DP = I915_READ(intel_dp->output_reg);
Jani Nikuladd06f902012-10-19 14:51:50 +03005742 intel_dp->attached_connector = intel_connector;
Chris Wilson3d3dc142011-02-12 10:33:12 +00005743
Ville Syrjälä3b32a352013-11-01 18:22:41 +02005744 if (intel_dp_is_edp(dev, port))
Gajanan Bhat19c03922012-09-27 19:13:07 +05305745 type = DRM_MODE_CONNECTOR_eDP;
Ville Syrjälä3b32a352013-11-01 18:22:41 +02005746 else
5747 type = DRM_MODE_CONNECTOR_DisplayPort;
Adam Jacksonb3295302010-07-16 14:46:28 -04005748
Imre Deakf7d24902013-05-08 13:14:05 +03005749 /*
5750 * For eDP we always set the encoder type to INTEL_OUTPUT_EDP, but
5751 * for DP the encoder type can be set by the caller to
5752 * INTEL_OUTPUT_UNKNOWN for DDI, so don't rewrite it.
5753 */
5754 if (type == DRM_MODE_CONNECTOR_eDP)
5755 intel_encoder->type = INTEL_OUTPUT_EDP;
5756
Ville Syrjäläc17ed5b2014-10-16 21:27:27 +03005757 /* eDP only on port B and/or C on vlv/chv */
5758 if (WARN_ON(IS_VALLEYVIEW(dev) && is_edp(intel_dp) &&
5759 port != PORT_B && port != PORT_C))
5760 return false;
5761
Imre Deake7281ea2013-05-08 13:14:08 +03005762 DRM_DEBUG_KMS("Adding %s connector on port %c\n",
5763 type == DRM_MODE_CONNECTOR_eDP ? "eDP" : "DP",
5764 port_name(port));
5765
Adam Jacksonb3295302010-07-16 14:46:28 -04005766 drm_connector_init(dev, connector, &intel_dp_connector_funcs, type);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07005767 drm_connector_helper_add(connector, &intel_dp_connector_helper_funcs);
5768
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02005769 connector->interlace_allowed = true;
5770 connector->doublescan_allowed = 0;
Ma Lingf8aed702009-08-24 13:50:24 +08005771
Daniel Vetter66a92782012-07-12 20:08:18 +02005772 INIT_DELAYED_WORK(&intel_dp->panel_vdd_work,
Daniel Vetter4be73782014-01-17 14:39:48 +01005773 edp_panel_vdd_work);
Zhenyu Wang6251ec02010-01-12 05:38:32 +08005774
Chris Wilsondf0e9242010-09-09 16:20:55 +01005775 intel_connector_attach_encoder(intel_connector, intel_encoder);
Thomas Wood34ea3d32014-05-29 16:57:41 +01005776 drm_connector_register(connector);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07005777
Paulo Zanoniaffa9352012-11-23 15:30:39 -02005778 if (HAS_DDI(dev))
Paulo Zanonibcbc8892012-10-26 19:05:51 -02005779 intel_connector->get_hw_state = intel_ddi_connector_get_hw_state;
5780 else
5781 intel_connector->get_hw_state = intel_connector_get_hw_state;
Imre Deak80f65de2014-02-11 17:12:49 +02005782 intel_connector->unregister = intel_dp_connector_unregister;
Paulo Zanonibcbc8892012-10-26 19:05:51 -02005783
Jani Nikula0b998362014-03-14 16:51:17 +02005784 /* Set up the hotplug pin. */
Paulo Zanoniab9d7c32012-07-17 17:53:45 -03005785 switch (port) {
5786 case PORT_A:
Egbert Eich1d843f92013-02-25 12:06:49 -05005787 intel_encoder->hpd_pin = HPD_PORT_A;
Paulo Zanoniab9d7c32012-07-17 17:53:45 -03005788 break;
5789 case PORT_B:
Egbert Eich1d843f92013-02-25 12:06:49 -05005790 intel_encoder->hpd_pin = HPD_PORT_B;
Jani Nikulae87a0052015-10-20 15:22:02 +03005791 if (IS_BXT_REVID(dev, 0, BXT_REVID_A1))
Sonika Jindalcf1d5882015-08-10 10:35:36 +05305792 intel_encoder->hpd_pin = HPD_PORT_A;
Paulo Zanoniab9d7c32012-07-17 17:53:45 -03005793 break;
5794 case PORT_C:
Egbert Eich1d843f92013-02-25 12:06:49 -05005795 intel_encoder->hpd_pin = HPD_PORT_C;
Paulo Zanoniab9d7c32012-07-17 17:53:45 -03005796 break;
5797 case PORT_D:
Egbert Eich1d843f92013-02-25 12:06:49 -05005798 intel_encoder->hpd_pin = HPD_PORT_D;
Paulo Zanoniab9d7c32012-07-17 17:53:45 -03005799 break;
Xiong Zhang26951ca2015-08-17 15:55:50 +08005800 case PORT_E:
5801 intel_encoder->hpd_pin = HPD_PORT_E;
5802 break;
Paulo Zanoniab9d7c32012-07-17 17:53:45 -03005803 default:
Damien Lespiauad1c0b12013-03-07 15:30:28 +00005804 BUG();
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08005805 }
5806
Imre Deakdada1a92014-01-29 13:25:41 +02005807 if (is_edp(intel_dp)) {
Ville Syrjälä773538e82014-09-04 14:54:56 +03005808 pps_lock(intel_dp);
Ville Syrjälä1e74a322014-10-28 16:15:51 +02005809 intel_dp_init_panel_power_timestamps(intel_dp);
5810 if (IS_VALLEYVIEW(dev))
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +03005811 vlv_initial_power_sequencer_setup(intel_dp);
Ville Syrjälä1e74a322014-10-28 16:15:51 +02005812 else
Ville Syrjälä36b5f422014-10-16 21:27:30 +03005813 intel_dp_init_panel_power_sequencer(dev, intel_dp);
Ville Syrjälä773538e82014-09-04 14:54:56 +03005814 pps_unlock(intel_dp);
Imre Deakdada1a92014-01-29 13:25:41 +02005815 }
Paulo Zanoni0095e6d2013-12-19 14:29:39 -02005816
Jani Nikula9d1a1032014-03-14 16:51:15 +02005817 intel_dp_aux_init(intel_dp, intel_connector);
Dave Airliec1f05262012-08-30 11:06:18 +10005818
Dave Airlie0e32b392014-05-02 14:02:48 +10005819 /* init MST on ports that can support it */
Jani Nikula0c9b3712015-05-18 17:10:01 +03005820 if (HAS_DP_MST(dev) &&
5821 (port == PORT_B || port == PORT_C || port == PORT_D))
5822 intel_dp_mst_encoder_init(intel_dig_port,
5823 intel_connector->base.base.id);
Dave Airlie0e32b392014-05-02 14:02:48 +10005824
Ville Syrjälä36b5f422014-10-16 21:27:30 +03005825 if (!intel_edp_init_connector(intel_dp, intel_connector)) {
Dave Airlie4f71d0c2014-06-04 16:02:28 +10005826 drm_dp_aux_unregister(&intel_dp->aux);
Paulo Zanoni15b1d172013-06-12 17:27:27 -03005827 if (is_edp(intel_dp)) {
5828 cancel_delayed_work_sync(&intel_dp->panel_vdd_work);
Ville Syrjälä951468f2014-09-04 14:55:31 +03005829 /*
5830 * vdd might still be enabled do to the delayed vdd off.
5831 * Make sure vdd is actually turned off here.
5832 */
Ville Syrjälä773538e82014-09-04 14:54:56 +03005833 pps_lock(intel_dp);
Daniel Vetter4be73782014-01-17 14:39:48 +01005834 edp_panel_vdd_off_sync(intel_dp);
Ville Syrjälä773538e82014-09-04 14:54:56 +03005835 pps_unlock(intel_dp);
Paulo Zanoni15b1d172013-06-12 17:27:27 -03005836 }
Thomas Wood34ea3d32014-05-29 16:57:41 +01005837 drm_connector_unregister(connector);
Paulo Zanonib2f246a2013-06-12 17:27:26 -03005838 drm_connector_cleanup(connector);
Paulo Zanoni16c25532013-06-12 17:27:25 -03005839 return false;
Paulo Zanonib2f246a2013-06-12 17:27:26 -03005840 }
Zhenyu Wang32f9d652009-07-24 01:00:32 +08005841
Chris Wilsonf6849602010-09-19 09:29:33 +01005842 intel_dp_add_properties(intel_dp, connector);
5843
Keith Packarda4fc5ed2009-04-07 16:16:42 -07005844 /* For G4X desktop chip, PEG_BAND_GAP_DATA 3:0 must first be written
5845 * 0xd. Failure to do so will result in spurious interrupts being
5846 * generated on the port when a cable is not attached.
5847 */
5848 if (IS_G4X(dev) && !IS_GM45(dev)) {
5849 u32 temp = I915_READ(PEG_BAND_GAP_DATA);
5850 I915_WRITE(PEG_BAND_GAP_DATA, (temp & ~0xf) | 0xd);
5851 }
Paulo Zanoni16c25532013-06-12 17:27:25 -03005852
Jani Nikulaaa7471d2015-04-01 11:15:21 +03005853 i915_debugfs_connector_add(connector);
5854
Paulo Zanoni16c25532013-06-12 17:27:25 -03005855 return true;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07005856}
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02005857
5858void
5859intel_dp_init(struct drm_device *dev, int output_reg, enum port port)
5860{
Dave Airlie13cf5502014-06-18 11:29:35 +10005861 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02005862 struct intel_digital_port *intel_dig_port;
5863 struct intel_encoder *intel_encoder;
5864 struct drm_encoder *encoder;
5865 struct intel_connector *intel_connector;
5866
Daniel Vetterb14c5672013-09-19 12:18:32 +02005867 intel_dig_port = kzalloc(sizeof(*intel_dig_port), GFP_KERNEL);
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02005868 if (!intel_dig_port)
5869 return;
5870
Ander Conselvan de Oliveira08d9bc92015-04-10 10:59:10 +03005871 intel_connector = intel_connector_alloc();
Sudip Mukherjee11aee0f2015-10-08 19:27:59 +05305872 if (!intel_connector)
5873 goto err_connector_alloc;
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02005874
5875 intel_encoder = &intel_dig_port->base;
5876 encoder = &intel_encoder->base;
5877
5878 drm_encoder_init(dev, &intel_encoder->base, &intel_dp_enc_funcs,
5879 DRM_MODE_ENCODER_TMDS);
5880
Daniel Vetter5bfe2ac2013-03-27 00:44:55 +01005881 intel_encoder->compute_config = intel_dp_compute_config;
Paulo Zanoni00c09d72012-10-26 19:05:52 -02005882 intel_encoder->disable = intel_disable_dp;
Paulo Zanoni00c09d72012-10-26 19:05:52 -02005883 intel_encoder->get_hw_state = intel_dp_get_hw_state;
Jesse Barnes045ac3b2013-05-14 17:08:26 -07005884 intel_encoder->get_config = intel_dp_get_config;
Imre Deak07f9cd02014-08-18 14:42:45 +03005885 intel_encoder->suspend = intel_dp_encoder_suspend;
Chon Ming Leee4a1d842014-04-09 13:28:20 +03005886 if (IS_CHERRYVIEW(dev)) {
Ville Syrjälä9197c882014-04-09 13:29:05 +03005887 intel_encoder->pre_pll_enable = chv_dp_pre_pll_enable;
Chon Ming Leee4a1d842014-04-09 13:28:20 +03005888 intel_encoder->pre_enable = chv_pre_enable_dp;
5889 intel_encoder->enable = vlv_enable_dp;
Ville Syrjälä580d3812014-04-09 13:29:00 +03005890 intel_encoder->post_disable = chv_post_disable_dp;
Ville Syrjäläd6db9952015-07-08 23:45:49 +03005891 intel_encoder->post_pll_disable = chv_dp_post_pll_disable;
Chon Ming Leee4a1d842014-04-09 13:28:20 +03005892 } else if (IS_VALLEYVIEW(dev)) {
Jani Nikulaecff4f32013-09-06 07:38:29 +03005893 intel_encoder->pre_pll_enable = vlv_dp_pre_pll_enable;
Jani Nikulaab1f90f2013-07-30 12:20:30 +03005894 intel_encoder->pre_enable = vlv_pre_enable_dp;
5895 intel_encoder->enable = vlv_enable_dp;
Ville Syrjälä49277c32014-03-31 18:21:26 +03005896 intel_encoder->post_disable = vlv_post_disable_dp;
Jani Nikulaab1f90f2013-07-30 12:20:30 +03005897 } else {
Jani Nikulaecff4f32013-09-06 07:38:29 +03005898 intel_encoder->pre_enable = g4x_pre_enable_dp;
5899 intel_encoder->enable = g4x_enable_dp;
Ville Syrjälä08aff3f2014-08-18 22:16:09 +03005900 if (INTEL_INFO(dev)->gen >= 5)
5901 intel_encoder->post_disable = ilk_post_disable_dp;
Jani Nikulaab1f90f2013-07-30 12:20:30 +03005902 }
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02005903
Paulo Zanoni174edf12012-10-26 19:05:50 -02005904 intel_dig_port->port = port;
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02005905 intel_dig_port->dp.output_reg = output_reg;
5906
Paulo Zanoni00c09d72012-10-26 19:05:52 -02005907 intel_encoder->type = INTEL_OUTPUT_DISPLAYPORT;
Ville Syrjälä882ec382014-04-28 14:07:43 +03005908 if (IS_CHERRYVIEW(dev)) {
5909 if (port == PORT_D)
5910 intel_encoder->crtc_mask = 1 << 2;
5911 else
5912 intel_encoder->crtc_mask = (1 << 0) | (1 << 1);
5913 } else {
5914 intel_encoder->crtc_mask = (1 << 0) | (1 << 1) | (1 << 2);
5915 }
Ville Syrjäläbc079e82014-03-03 16:15:28 +02005916 intel_encoder->cloneable = 0;
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02005917
Dave Airlie13cf5502014-06-18 11:29:35 +10005918 intel_dig_port->hpd_pulse = intel_dp_hpd_pulse;
Jani Nikula5fcece82015-05-27 15:03:42 +03005919 dev_priv->hotplug.irq_port[port] = intel_dig_port;
Dave Airlie13cf5502014-06-18 11:29:35 +10005920
Sudip Mukherjee11aee0f2015-10-08 19:27:59 +05305921 if (!intel_dp_init_connector(intel_dig_port, intel_connector))
5922 goto err_init_connector;
5923
5924 return;
5925
5926err_init_connector:
5927 drm_encoder_cleanup(encoder);
5928 kfree(intel_connector);
5929err_connector_alloc:
5930 kfree(intel_dig_port);
5931
5932 return;
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02005933}
Dave Airlie0e32b392014-05-02 14:02:48 +10005934
5935void intel_dp_mst_suspend(struct drm_device *dev)
5936{
5937 struct drm_i915_private *dev_priv = dev->dev_private;
5938 int i;
5939
5940 /* disable MST */
5941 for (i = 0; i < I915_MAX_PORTS; i++) {
Jani Nikula5fcece82015-05-27 15:03:42 +03005942 struct intel_digital_port *intel_dig_port = dev_priv->hotplug.irq_port[i];
Dave Airlie0e32b392014-05-02 14:02:48 +10005943 if (!intel_dig_port)
5944 continue;
5945
5946 if (intel_dig_port->base.type == INTEL_OUTPUT_DISPLAYPORT) {
5947 if (!intel_dig_port->dp.can_mst)
5948 continue;
5949 if (intel_dig_port->dp.is_mst)
5950 drm_dp_mst_topology_mgr_suspend(&intel_dig_port->dp.mst_mgr);
5951 }
5952 }
5953}
5954
5955void intel_dp_mst_resume(struct drm_device *dev)
5956{
5957 struct drm_i915_private *dev_priv = dev->dev_private;
5958 int i;
5959
5960 for (i = 0; i < I915_MAX_PORTS; i++) {
Jani Nikula5fcece82015-05-27 15:03:42 +03005961 struct intel_digital_port *intel_dig_port = dev_priv->hotplug.irq_port[i];
Dave Airlie0e32b392014-05-02 14:02:48 +10005962 if (!intel_dig_port)
5963 continue;
5964 if (intel_dig_port->base.type == INTEL_OUTPUT_DISPLAYPORT) {
5965 int ret;
5966
5967 if (!intel_dig_port->dp.can_mst)
5968 continue;
5969
5970 ret = drm_dp_mst_topology_mgr_resume(&intel_dig_port->dp.mst_mgr);
5971 if (ret != 0) {
5972 intel_dp_check_mst_status(&intel_dig_port->dp);
5973 }
5974 }
5975 }
5976}