blob: 49f1e6890587e0b7f8970fe2dbdb7d879da92871 [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001/*
2 * ahci.c - AHCI SATA support
3 *
Tejun Heo8c3d3d42013-05-14 11:09:50 -07004 * Maintained by: Tejun Heo <tj@kernel.org>
Jeff Garzikaf36d7f2005-08-28 20:18:39 -04005 * Please ALWAYS copy linux-ide@vger.kernel.org
6 * on emails.
Linus Torvalds1da177e2005-04-16 15:20:36 -07007 *
Jeff Garzikaf36d7f2005-08-28 20:18:39 -04008 * Copyright 2004-2005 Red Hat, Inc.
Linus Torvalds1da177e2005-04-16 15:20:36 -07009 *
Linus Torvalds1da177e2005-04-16 15:20:36 -070010 *
Jeff Garzikaf36d7f2005-08-28 20:18:39 -040011 * This program is free software; you can redistribute it and/or modify
12 * it under the terms of the GNU General Public License as published by
13 * the Free Software Foundation; either version 2, or (at your option)
14 * any later version.
15 *
16 * This program is distributed in the hope that it will be useful,
17 * but WITHOUT ANY WARRANTY; without even the implied warranty of
18 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
19 * GNU General Public License for more details.
20 *
21 * You should have received a copy of the GNU General Public License
22 * along with this program; see the file COPYING. If not, write to
23 * the Free Software Foundation, 675 Mass Ave, Cambridge, MA 02139, USA.
24 *
25 *
26 * libata documentation is available via 'make {ps|pdf}docs',
27 * as Documentation/DocBook/libata.*
28 *
29 * AHCI hardware documentation:
Linus Torvalds1da177e2005-04-16 15:20:36 -070030 * http://www.intel.com/technology/serialata/pdf/rev1_0.pdf
Jeff Garzikaf36d7f2005-08-28 20:18:39 -040031 * http://www.intel.com/technology/serialata/pdf/rev1_1.pdf
Linus Torvalds1da177e2005-04-16 15:20:36 -070032 *
33 */
34
35#include <linux/kernel.h>
36#include <linux/module.h>
37#include <linux/pci.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070038#include <linux/blkdev.h>
39#include <linux/delay.h>
40#include <linux/interrupt.h>
domen@coderock.org87507cf2005-04-08 09:53:06 +020041#include <linux/dma-mapping.h>
Jeff Garzika9524a72005-10-30 14:39:11 -050042#include <linux/device.h>
Tejun Heoedc93052007-10-25 14:59:16 +090043#include <linux/dmi.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090044#include <linux/gfp.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070045#include <scsi/scsi_host.h>
Jeff Garzik193515d2005-11-07 00:59:37 -050046#include <scsi/scsi_cmnd.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070047#include <linux/libata.h>
Anton Vorontsov365cfa12010-03-28 00:22:14 -040048#include "ahci.h"
Linus Torvalds1da177e2005-04-16 15:20:36 -070049
50#define DRV_NAME "ahci"
Tejun Heo7d50b602007-09-23 13:19:54 +090051#define DRV_VERSION "3.0"
Linus Torvalds1da177e2005-04-16 15:20:36 -070052
Linus Torvalds1da177e2005-04-16 15:20:36 -070053enum {
Alessandro Rubini318893e2012-01-06 13:33:39 +010054 AHCI_PCI_BAR_STA2X11 = 0,
Hugh Daschbach7f9c9f82013-01-04 14:39:09 -080055 AHCI_PCI_BAR_ENMOTUS = 2,
Alessandro Rubini318893e2012-01-06 13:33:39 +010056 AHCI_PCI_BAR_STANDARD = 5,
Tejun Heo441577e2010-03-29 10:32:39 +090057};
Linus Torvalds1da177e2005-04-16 15:20:36 -070058
Tejun Heo441577e2010-03-29 10:32:39 +090059enum board_ids {
60 /* board IDs by feature in alphabetical order */
61 board_ahci,
62 board_ahci_ign_iferr,
Tejun Heo66a7cbc2014-10-27 10:22:56 -040063 board_ahci_nomsi,
Levente Kurusa67809f82014-02-18 10:22:17 -050064 board_ahci_noncq,
Tejun Heo441577e2010-03-29 10:32:39 +090065 board_ahci_nosntf,
Tejun Heo5f173102010-07-24 16:53:48 +020066 board_ahci_yes_fbs,
Tejun Heo441577e2010-03-29 10:32:39 +090067
68 /* board IDs for specific chipsets in alphabetical order */
69 board_ahci_mcp65,
Tejun Heo83f2b962010-03-30 10:28:32 +090070 board_ahci_mcp77,
71 board_ahci_mcp89,
Tejun Heo441577e2010-03-29 10:32:39 +090072 board_ahci_mv,
73 board_ahci_sb600,
74 board_ahci_sb700, /* for SB700 and SB800 */
75 board_ahci_vt8251,
76
77 /* aliases */
78 board_ahci_mcp_linux = board_ahci_mcp65,
79 board_ahci_mcp67 = board_ahci_mcp65,
80 board_ahci_mcp73 = board_ahci_mcp65,
Tejun Heo83f2b962010-03-30 10:28:32 +090081 board_ahci_mcp79 = board_ahci_mcp77,
Linus Torvalds1da177e2005-04-16 15:20:36 -070082};
83
Jeff Garzik2dcb4072007-10-19 06:42:56 -040084static int ahci_init_one(struct pci_dev *pdev, const struct pci_device_id *ent);
Tejun Heoa1efdab2008-03-25 12:22:50 +090085static int ahci_vt8251_hardreset(struct ata_link *link, unsigned int *class,
86 unsigned long deadline);
James Lairdcb856962013-11-19 11:06:38 +110087static void ahci_mcp89_apple_enable(struct pci_dev *pdev);
88static bool is_mcp89_apple(struct pci_dev *pdev);
Tejun Heoa1efdab2008-03-25 12:22:50 +090089static int ahci_p5wdh_hardreset(struct ata_link *link, unsigned int *class,
90 unsigned long deadline);
Tejun Heo438ac6d2007-03-02 17:31:26 +090091#ifdef CONFIG_PM
Tejun Heoc1332872006-07-26 15:59:26 +090092static int ahci_pci_device_suspend(struct pci_dev *pdev, pm_message_t mesg);
93static int ahci_pci_device_resume(struct pci_dev *pdev);
Tejun Heo438ac6d2007-03-02 17:31:26 +090094#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -070095
Tejun Heofad16e72010-09-21 09:25:48 +020096static struct scsi_host_template ahci_sht = {
97 AHCI_SHT("ahci"),
98};
99
Tejun Heo029cfd62008-03-25 12:22:49 +0900100static struct ata_port_operations ahci_vt8251_ops = {
101 .inherits = &ahci_ops,
Tejun Heoa1efdab2008-03-25 12:22:50 +0900102 .hardreset = ahci_vt8251_hardreset,
Tejun Heoad616ff2006-11-01 18:00:24 +0900103};
104
Tejun Heo029cfd62008-03-25 12:22:49 +0900105static struct ata_port_operations ahci_p5wdh_ops = {
106 .inherits = &ahci_ops,
Tejun Heoa1efdab2008-03-25 12:22:50 +0900107 .hardreset = ahci_p5wdh_hardreset,
Tejun Heoedc93052007-10-25 14:59:16 +0900108};
109
Arjan van de Ven98ac62d2005-11-28 10:06:23 +0100110static const struct ata_port_info ahci_port_info[] = {
Tejun Heo441577e2010-03-29 10:32:39 +0900111 /* by features */
Jeffrin Josefacb8fa2012-06-05 01:33:37 +0530112 [board_ahci] = {
Tejun Heo1188c0d2007-04-23 02:41:05 +0900113 .flags = AHCI_FLAG_COMMON,
Erik Inge Bolsø14bdef92009-03-14 21:38:24 +0100114 .pio_mask = ATA_PIO4,
Jeff Garzik469248a2007-07-08 01:13:16 -0400115 .udma_mask = ATA_UDMA6,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700116 .port_ops = &ahci_ops,
117 },
Jeffrin Josefacb8fa2012-06-05 01:33:37 +0530118 [board_ahci_ign_iferr] = {
Tejun Heo417a1a62007-09-23 13:19:55 +0900119 AHCI_HFLAGS (AHCI_HFLAG_IGN_IRQ_IF_ERR),
120 .flags = AHCI_FLAG_COMMON,
Erik Inge Bolsø14bdef92009-03-14 21:38:24 +0100121 .pio_mask = ATA_PIO4,
Jeff Garzik469248a2007-07-08 01:13:16 -0400122 .udma_mask = ATA_UDMA6,
Tejun Heo41669552006-11-29 11:33:14 +0900123 .port_ops = &ahci_ops,
124 },
Tejun Heo66a7cbc2014-10-27 10:22:56 -0400125 [board_ahci_nomsi] = {
126 AHCI_HFLAGS (AHCI_HFLAG_NO_MSI),
127 .flags = AHCI_FLAG_COMMON,
128 .pio_mask = ATA_PIO4,
129 .udma_mask = ATA_UDMA6,
130 .port_ops = &ahci_ops,
131 },
Levente Kurusa67809f82014-02-18 10:22:17 -0500132 [board_ahci_noncq] = {
133 AHCI_HFLAGS (AHCI_HFLAG_NO_NCQ),
134 .flags = AHCI_FLAG_COMMON,
135 .pio_mask = ATA_PIO4,
136 .udma_mask = ATA_UDMA6,
137 .port_ops = &ahci_ops,
138 },
Jeffrin Josefacb8fa2012-06-05 01:33:37 +0530139 [board_ahci_nosntf] = {
Tejun Heo441577e2010-03-29 10:32:39 +0900140 AHCI_HFLAGS (AHCI_HFLAG_NO_SNTF),
141 .flags = AHCI_FLAG_COMMON,
142 .pio_mask = ATA_PIO4,
143 .udma_mask = ATA_UDMA6,
144 .port_ops = &ahci_ops,
145 },
Jeffrin Josefacb8fa2012-06-05 01:33:37 +0530146 [board_ahci_yes_fbs] = {
Tejun Heo5f173102010-07-24 16:53:48 +0200147 AHCI_HFLAGS (AHCI_HFLAG_YES_FBS),
148 .flags = AHCI_FLAG_COMMON,
149 .pio_mask = ATA_PIO4,
150 .udma_mask = ATA_UDMA6,
151 .port_ops = &ahci_ops,
152 },
Tejun Heo441577e2010-03-29 10:32:39 +0900153 /* by chipsets */
Jeffrin Josefacb8fa2012-06-05 01:33:37 +0530154 [board_ahci_mcp65] = {
Tejun Heo83f2b962010-03-30 10:28:32 +0900155 AHCI_HFLAGS (AHCI_HFLAG_NO_FPDMA_AA | AHCI_HFLAG_NO_PMP |
156 AHCI_HFLAG_YES_NCQ),
Tejun Heoae01b242011-03-16 11:14:55 +0100157 .flags = AHCI_FLAG_COMMON | ATA_FLAG_NO_DIPM,
Tejun Heo83f2b962010-03-30 10:28:32 +0900158 .pio_mask = ATA_PIO4,
159 .udma_mask = ATA_UDMA6,
160 .port_ops = &ahci_ops,
161 },
Jeffrin Josefacb8fa2012-06-05 01:33:37 +0530162 [board_ahci_mcp77] = {
Tejun Heo83f2b962010-03-30 10:28:32 +0900163 AHCI_HFLAGS (AHCI_HFLAG_NO_FPDMA_AA | AHCI_HFLAG_NO_PMP),
164 .flags = AHCI_FLAG_COMMON,
165 .pio_mask = ATA_PIO4,
166 .udma_mask = ATA_UDMA6,
167 .port_ops = &ahci_ops,
168 },
Jeffrin Josefacb8fa2012-06-05 01:33:37 +0530169 [board_ahci_mcp89] = {
Tejun Heo83f2b962010-03-30 10:28:32 +0900170 AHCI_HFLAGS (AHCI_HFLAG_NO_FPDMA_AA),
Tejun Heo441577e2010-03-29 10:32:39 +0900171 .flags = AHCI_FLAG_COMMON,
172 .pio_mask = ATA_PIO4,
173 .udma_mask = ATA_UDMA6,
174 .port_ops = &ahci_ops,
175 },
Jeffrin Josefacb8fa2012-06-05 01:33:37 +0530176 [board_ahci_mv] = {
Tejun Heo441577e2010-03-29 10:32:39 +0900177 AHCI_HFLAGS (AHCI_HFLAG_NO_NCQ | AHCI_HFLAG_NO_MSI |
178 AHCI_HFLAG_MV_PATA | AHCI_HFLAG_NO_PMP),
Sergei Shtylyov9cbe0562011-02-04 22:05:48 +0300179 .flags = ATA_FLAG_SATA | ATA_FLAG_PIO_DMA,
Tejun Heo441577e2010-03-29 10:32:39 +0900180 .pio_mask = ATA_PIO4,
181 .udma_mask = ATA_UDMA6,
182 .port_ops = &ahci_ops,
183 },
Jeffrin Josefacb8fa2012-06-05 01:33:37 +0530184 [board_ahci_sb600] = {
Tejun Heo417a1a62007-09-23 13:19:55 +0900185 AHCI_HFLAGS (AHCI_HFLAG_IGN_SERR_INTERNAL |
Tejun Heo2fcad9d2009-10-03 18:27:29 +0900186 AHCI_HFLAG_NO_MSI | AHCI_HFLAG_SECT255 |
187 AHCI_HFLAG_32BIT_ONLY),
Tejun Heo417a1a62007-09-23 13:19:55 +0900188 .flags = AHCI_FLAG_COMMON,
Erik Inge Bolsø14bdef92009-03-14 21:38:24 +0100189 .pio_mask = ATA_PIO4,
Jeff Garzik469248a2007-07-08 01:13:16 -0400190 .udma_mask = ATA_UDMA6,
Yuan-Hsin Chen345347c2011-06-21 17:17:38 +0800191 .port_ops = &ahci_pmp_retry_srst_ops,
Conke Hu55a61602007-03-27 18:33:05 +0800192 },
Jeffrin Josefacb8fa2012-06-05 01:33:37 +0530193 [board_ahci_sb700] = { /* for SB700 and SB800 */
Shane Huangbd172432008-06-10 15:52:04 +0800194 AHCI_HFLAGS (AHCI_HFLAG_IGN_SERR_INTERNAL),
Shane Huange39fc8c2008-02-22 05:00:31 -0800195 .flags = AHCI_FLAG_COMMON,
Erik Inge Bolsø14bdef92009-03-14 21:38:24 +0100196 .pio_mask = ATA_PIO4,
Shane Huange39fc8c2008-02-22 05:00:31 -0800197 .udma_mask = ATA_UDMA6,
Yuan-Hsin Chen345347c2011-06-21 17:17:38 +0800198 .port_ops = &ahci_pmp_retry_srst_ops,
Shane Huange39fc8c2008-02-22 05:00:31 -0800199 },
Jeffrin Josefacb8fa2012-06-05 01:33:37 +0530200 [board_ahci_vt8251] = {
Tejun Heo441577e2010-03-29 10:32:39 +0900201 AHCI_HFLAGS (AHCI_HFLAG_NO_NCQ | AHCI_HFLAG_NO_PMP),
Tejun Heoe297d992008-06-10 00:13:04 +0900202 .flags = AHCI_FLAG_COMMON,
Erik Inge Bolsø14bdef92009-03-14 21:38:24 +0100203 .pio_mask = ATA_PIO4,
Tejun Heoe297d992008-06-10 00:13:04 +0900204 .udma_mask = ATA_UDMA6,
Tejun Heo441577e2010-03-29 10:32:39 +0900205 .port_ops = &ahci_vt8251_ops,
Shaohua Li1b677af2009-11-16 09:56:05 +0800206 },
Linus Torvalds1da177e2005-04-16 15:20:36 -0700207};
208
Jeff Garzik3b7d6972005-11-10 11:04:11 -0500209static const struct pci_device_id ahci_pci_tbl[] = {
Jeff Garzikfe7fa312006-06-22 23:05:36 -0400210 /* Intel */
Jeff Garzik54bb3a942006-09-27 22:20:11 -0400211 { PCI_VDEVICE(INTEL, 0x2652), board_ahci }, /* ICH6 */
212 { PCI_VDEVICE(INTEL, 0x2653), board_ahci }, /* ICH6M */
213 { PCI_VDEVICE(INTEL, 0x27c1), board_ahci }, /* ICH7 */
214 { PCI_VDEVICE(INTEL, 0x27c5), board_ahci }, /* ICH7M */
215 { PCI_VDEVICE(INTEL, 0x27c3), board_ahci }, /* ICH7R */
Tejun Heo82490c02007-01-23 15:13:39 +0900216 { PCI_VDEVICE(AL, 0x5288), board_ahci_ign_iferr }, /* ULi M5288 */
Jeff Garzik54bb3a942006-09-27 22:20:11 -0400217 { PCI_VDEVICE(INTEL, 0x2681), board_ahci }, /* ESB2 */
218 { PCI_VDEVICE(INTEL, 0x2682), board_ahci }, /* ESB2 */
219 { PCI_VDEVICE(INTEL, 0x2683), board_ahci }, /* ESB2 */
220 { PCI_VDEVICE(INTEL, 0x27c6), board_ahci }, /* ICH7-M DH */
Tejun Heo7a234af2007-09-03 12:44:57 +0900221 { PCI_VDEVICE(INTEL, 0x2821), board_ahci }, /* ICH8 */
Shaohua Li1b677af2009-11-16 09:56:05 +0800222 { PCI_VDEVICE(INTEL, 0x2822), board_ahci_nosntf }, /* ICH8 */
Tejun Heo7a234af2007-09-03 12:44:57 +0900223 { PCI_VDEVICE(INTEL, 0x2824), board_ahci }, /* ICH8 */
224 { PCI_VDEVICE(INTEL, 0x2829), board_ahci }, /* ICH8M */
225 { PCI_VDEVICE(INTEL, 0x282a), board_ahci }, /* ICH8M */
226 { PCI_VDEVICE(INTEL, 0x2922), board_ahci }, /* ICH9 */
227 { PCI_VDEVICE(INTEL, 0x2923), board_ahci }, /* ICH9 */
228 { PCI_VDEVICE(INTEL, 0x2924), board_ahci }, /* ICH9 */
229 { PCI_VDEVICE(INTEL, 0x2925), board_ahci }, /* ICH9 */
230 { PCI_VDEVICE(INTEL, 0x2927), board_ahci }, /* ICH9 */
231 { PCI_VDEVICE(INTEL, 0x2929), board_ahci }, /* ICH9M */
232 { PCI_VDEVICE(INTEL, 0x292a), board_ahci }, /* ICH9M */
233 { PCI_VDEVICE(INTEL, 0x292b), board_ahci }, /* ICH9M */
234 { PCI_VDEVICE(INTEL, 0x292c), board_ahci }, /* ICH9M */
235 { PCI_VDEVICE(INTEL, 0x292f), board_ahci }, /* ICH9M */
236 { PCI_VDEVICE(INTEL, 0x294d), board_ahci }, /* ICH9 */
237 { PCI_VDEVICE(INTEL, 0x294e), board_ahci }, /* ICH9M */
Jason Gastond4155e62007-09-20 17:35:00 -0400238 { PCI_VDEVICE(INTEL, 0x502a), board_ahci }, /* Tolapai */
239 { PCI_VDEVICE(INTEL, 0x502b), board_ahci }, /* Tolapai */
Jason Gaston16ad1ad2008-01-28 17:34:14 -0800240 { PCI_VDEVICE(INTEL, 0x3a05), board_ahci }, /* ICH10 */
Mark Goodwinb2dde6a2009-06-26 10:44:11 -0500241 { PCI_VDEVICE(INTEL, 0x3a22), board_ahci }, /* ICH10 */
Jason Gaston16ad1ad2008-01-28 17:34:14 -0800242 { PCI_VDEVICE(INTEL, 0x3a25), board_ahci }, /* ICH10 */
David Milburnc1f57d92009-07-22 15:15:56 -0500243 { PCI_VDEVICE(INTEL, 0x3b22), board_ahci }, /* PCH AHCI */
244 { PCI_VDEVICE(INTEL, 0x3b23), board_ahci }, /* PCH AHCI */
Seth Heasleyadcb5302008-08-11 17:03:09 -0700245 { PCI_VDEVICE(INTEL, 0x3b24), board_ahci }, /* PCH RAID */
Seth Heasley8e48b6b2008-08-27 16:47:22 -0700246 { PCI_VDEVICE(INTEL, 0x3b25), board_ahci }, /* PCH RAID */
David Milburnc1f57d92009-07-22 15:15:56 -0500247 { PCI_VDEVICE(INTEL, 0x3b29), board_ahci }, /* PCH AHCI */
Seth Heasleyadcb5302008-08-11 17:03:09 -0700248 { PCI_VDEVICE(INTEL, 0x3b2b), board_ahci }, /* PCH RAID */
Seth Heasley8e48b6b2008-08-27 16:47:22 -0700249 { PCI_VDEVICE(INTEL, 0x3b2c), board_ahci }, /* PCH RAID */
David Milburnc1f57d92009-07-22 15:15:56 -0500250 { PCI_VDEVICE(INTEL, 0x3b2f), board_ahci }, /* PCH AHCI */
Seth Heasley5623cab2010-01-12 17:00:18 -0800251 { PCI_VDEVICE(INTEL, 0x1c02), board_ahci }, /* CPT AHCI */
252 { PCI_VDEVICE(INTEL, 0x1c03), board_ahci }, /* CPT AHCI */
253 { PCI_VDEVICE(INTEL, 0x1c04), board_ahci }, /* CPT RAID */
254 { PCI_VDEVICE(INTEL, 0x1c05), board_ahci }, /* CPT RAID */
255 { PCI_VDEVICE(INTEL, 0x1c06), board_ahci }, /* CPT RAID */
256 { PCI_VDEVICE(INTEL, 0x1c07), board_ahci }, /* CPT RAID */
Seth Heasley992b3fb2010-09-09 09:44:56 -0700257 { PCI_VDEVICE(INTEL, 0x1d02), board_ahci }, /* PBG AHCI */
258 { PCI_VDEVICE(INTEL, 0x1d04), board_ahci }, /* PBG RAID */
259 { PCI_VDEVICE(INTEL, 0x1d06), board_ahci }, /* PBG RAID */
Seth Heasley64a39032011-03-11 11:57:42 -0800260 { PCI_VDEVICE(INTEL, 0x2826), board_ahci }, /* PBG RAID */
Seth Heasleya4a461a2011-01-10 12:57:17 -0800261 { PCI_VDEVICE(INTEL, 0x2323), board_ahci }, /* DH89xxCC AHCI */
Seth Heasley181e3ce2011-04-20 08:45:20 -0700262 { PCI_VDEVICE(INTEL, 0x1e02), board_ahci }, /* Panther Point AHCI */
263 { PCI_VDEVICE(INTEL, 0x1e03), board_ahci }, /* Panther Point AHCI */
264 { PCI_VDEVICE(INTEL, 0x1e04), board_ahci }, /* Panther Point RAID */
265 { PCI_VDEVICE(INTEL, 0x1e05), board_ahci }, /* Panther Point RAID */
266 { PCI_VDEVICE(INTEL, 0x1e06), board_ahci }, /* Panther Point RAID */
267 { PCI_VDEVICE(INTEL, 0x1e07), board_ahci }, /* Panther Point RAID */
Seth Heasley2cab7a42011-07-14 16:50:49 -0700268 { PCI_VDEVICE(INTEL, 0x1e0e), board_ahci }, /* Panther Point RAID */
Seth Heasleyea4ace62012-01-23 16:27:30 -0800269 { PCI_VDEVICE(INTEL, 0x8c02), board_ahci }, /* Lynx Point AHCI */
270 { PCI_VDEVICE(INTEL, 0x8c03), board_ahci }, /* Lynx Point AHCI */
271 { PCI_VDEVICE(INTEL, 0x8c04), board_ahci }, /* Lynx Point RAID */
272 { PCI_VDEVICE(INTEL, 0x8c05), board_ahci }, /* Lynx Point RAID */
273 { PCI_VDEVICE(INTEL, 0x8c06), board_ahci }, /* Lynx Point RAID */
274 { PCI_VDEVICE(INTEL, 0x8c07), board_ahci }, /* Lynx Point RAID */
275 { PCI_VDEVICE(INTEL, 0x8c0e), board_ahci }, /* Lynx Point RAID */
276 { PCI_VDEVICE(INTEL, 0x8c0f), board_ahci }, /* Lynx Point RAID */
James Ralston77b12bc92012-08-09 09:02:31 -0700277 { PCI_VDEVICE(INTEL, 0x9c02), board_ahci }, /* Lynx Point-LP AHCI */
278 { PCI_VDEVICE(INTEL, 0x9c03), board_ahci }, /* Lynx Point-LP AHCI */
279 { PCI_VDEVICE(INTEL, 0x9c04), board_ahci }, /* Lynx Point-LP RAID */
280 { PCI_VDEVICE(INTEL, 0x9c05), board_ahci }, /* Lynx Point-LP RAID */
281 { PCI_VDEVICE(INTEL, 0x9c06), board_ahci }, /* Lynx Point-LP RAID */
282 { PCI_VDEVICE(INTEL, 0x9c07), board_ahci }, /* Lynx Point-LP RAID */
283 { PCI_VDEVICE(INTEL, 0x9c0e), board_ahci }, /* Lynx Point-LP RAID */
284 { PCI_VDEVICE(INTEL, 0x9c0f), board_ahci }, /* Lynx Point-LP RAID */
Seth Heasley29e674d2013-01-25 12:01:05 -0800285 { PCI_VDEVICE(INTEL, 0x1f22), board_ahci }, /* Avoton AHCI */
286 { PCI_VDEVICE(INTEL, 0x1f23), board_ahci }, /* Avoton AHCI */
287 { PCI_VDEVICE(INTEL, 0x1f24), board_ahci }, /* Avoton RAID */
288 { PCI_VDEVICE(INTEL, 0x1f25), board_ahci }, /* Avoton RAID */
289 { PCI_VDEVICE(INTEL, 0x1f26), board_ahci }, /* Avoton RAID */
290 { PCI_VDEVICE(INTEL, 0x1f27), board_ahci }, /* Avoton RAID */
291 { PCI_VDEVICE(INTEL, 0x1f2e), board_ahci }, /* Avoton RAID */
292 { PCI_VDEVICE(INTEL, 0x1f2f), board_ahci }, /* Avoton RAID */
293 { PCI_VDEVICE(INTEL, 0x1f32), board_ahci }, /* Avoton AHCI */
294 { PCI_VDEVICE(INTEL, 0x1f33), board_ahci }, /* Avoton AHCI */
295 { PCI_VDEVICE(INTEL, 0x1f34), board_ahci }, /* Avoton RAID */
296 { PCI_VDEVICE(INTEL, 0x1f35), board_ahci }, /* Avoton RAID */
297 { PCI_VDEVICE(INTEL, 0x1f36), board_ahci }, /* Avoton RAID */
298 { PCI_VDEVICE(INTEL, 0x1f37), board_ahci }, /* Avoton RAID */
299 { PCI_VDEVICE(INTEL, 0x1f3e), board_ahci }, /* Avoton RAID */
300 { PCI_VDEVICE(INTEL, 0x1f3f), board_ahci }, /* Avoton RAID */
James Ralstonefda3322013-02-21 11:08:51 -0800301 { PCI_VDEVICE(INTEL, 0x2823), board_ahci }, /* Wellsburg RAID */
302 { PCI_VDEVICE(INTEL, 0x2827), board_ahci }, /* Wellsburg RAID */
James Ralston151743f2013-02-08 17:34:47 -0800303 { PCI_VDEVICE(INTEL, 0x8d02), board_ahci }, /* Wellsburg AHCI */
304 { PCI_VDEVICE(INTEL, 0x8d04), board_ahci }, /* Wellsburg RAID */
305 { PCI_VDEVICE(INTEL, 0x8d06), board_ahci }, /* Wellsburg RAID */
306 { PCI_VDEVICE(INTEL, 0x8d0e), board_ahci }, /* Wellsburg RAID */
307 { PCI_VDEVICE(INTEL, 0x8d62), board_ahci }, /* Wellsburg AHCI */
308 { PCI_VDEVICE(INTEL, 0x8d64), board_ahci }, /* Wellsburg RAID */
309 { PCI_VDEVICE(INTEL, 0x8d66), board_ahci }, /* Wellsburg RAID */
310 { PCI_VDEVICE(INTEL, 0x8d6e), board_ahci }, /* Wellsburg RAID */
Seth Heasley1cfc7df2013-06-19 16:36:45 -0700311 { PCI_VDEVICE(INTEL, 0x23a3), board_ahci }, /* Coleto Creek AHCI */
James Ralston9f961a52013-11-04 09:24:58 -0800312 { PCI_VDEVICE(INTEL, 0x9c83), board_ahci }, /* Wildcat Point-LP AHCI */
313 { PCI_VDEVICE(INTEL, 0x9c85), board_ahci }, /* Wildcat Point-LP RAID */
314 { PCI_VDEVICE(INTEL, 0x9c87), board_ahci }, /* Wildcat Point-LP RAID */
315 { PCI_VDEVICE(INTEL, 0x9c8f), board_ahci }, /* Wildcat Point-LP RAID */
James Ralston1b071a02014-08-27 14:29:07 -0700316 { PCI_VDEVICE(INTEL, 0x8c82), board_ahci }, /* 9 Series AHCI */
317 { PCI_VDEVICE(INTEL, 0x8c83), board_ahci }, /* 9 Series AHCI */
318 { PCI_VDEVICE(INTEL, 0x8c84), board_ahci }, /* 9 Series RAID */
319 { PCI_VDEVICE(INTEL, 0x8c85), board_ahci }, /* 9 Series RAID */
320 { PCI_VDEVICE(INTEL, 0x8c86), board_ahci }, /* 9 Series RAID */
321 { PCI_VDEVICE(INTEL, 0x8c87), board_ahci }, /* 9 Series RAID */
322 { PCI_VDEVICE(INTEL, 0x8c8e), board_ahci }, /* 9 Series RAID */
323 { PCI_VDEVICE(INTEL, 0x8c8f), board_ahci }, /* 9 Series RAID */
Devin Ryles249cd0a2014-11-07 17:59:05 -0500324 { PCI_VDEVICE(INTEL, 0x9d03), board_ahci }, /* Sunrise Point-LP AHCI */
325 { PCI_VDEVICE(INTEL, 0x9d05), board_ahci }, /* Sunrise Point-LP RAID */
326 { PCI_VDEVICE(INTEL, 0x9d07), board_ahci }, /* Sunrise Point-LP RAID */
James Ralston690000b2014-10-13 15:16:38 -0700327 { PCI_VDEVICE(INTEL, 0xa103), board_ahci }, /* Sunrise Point-H AHCI */
328 { PCI_VDEVICE(INTEL, 0xa103), board_ahci }, /* Sunrise Point-H RAID */
329 { PCI_VDEVICE(INTEL, 0xa105), board_ahci }, /* Sunrise Point-H RAID */
330 { PCI_VDEVICE(INTEL, 0xa107), board_ahci }, /* Sunrise Point-H RAID */
331 { PCI_VDEVICE(INTEL, 0xa10f), board_ahci }, /* Sunrise Point-H RAID */
Jeff Garzikfe7fa312006-06-22 23:05:36 -0400332
Tejun Heoe34bb372007-02-26 20:24:03 +0900333 /* JMicron 360/1/3/5/6, match class to avoid IDE function */
334 { PCI_VENDOR_ID_JMICRON, PCI_ANY_ID, PCI_ANY_ID, PCI_ANY_ID,
335 PCI_CLASS_STORAGE_SATA_AHCI, 0xffffff, board_ahci_ign_iferr },
Ben Hutchings1fefb8f2012-09-10 01:09:04 +0100336 /* JMicron 362B and 362C have an AHCI function with IDE class code */
337 { PCI_VDEVICE(JMICRON, 0x2362), board_ahci_ign_iferr },
338 { PCI_VDEVICE(JMICRON, 0x236f), board_ahci_ign_iferr },
Jeff Garzikfe7fa312006-06-22 23:05:36 -0400339
340 /* ATI */
Conke Huc65ec1c2007-04-11 18:23:14 +0800341 { PCI_VDEVICE(ATI, 0x4380), board_ahci_sb600 }, /* ATI SB600 */
Shane Huange39fc8c2008-02-22 05:00:31 -0800342 { PCI_VDEVICE(ATI, 0x4390), board_ahci_sb700 }, /* ATI SB700/800 */
343 { PCI_VDEVICE(ATI, 0x4391), board_ahci_sb700 }, /* ATI SB700/800 */
344 { PCI_VDEVICE(ATI, 0x4392), board_ahci_sb700 }, /* ATI SB700/800 */
345 { PCI_VDEVICE(ATI, 0x4393), board_ahci_sb700 }, /* ATI SB700/800 */
346 { PCI_VDEVICE(ATI, 0x4394), board_ahci_sb700 }, /* ATI SB700/800 */
347 { PCI_VDEVICE(ATI, 0x4395), board_ahci_sb700 }, /* ATI SB700/800 */
Jeff Garzikfe7fa312006-06-22 23:05:36 -0400348
Shane Huange2dd90b2009-07-29 11:34:49 +0800349 /* AMD */
Shane Huang5deab532009-10-13 11:14:00 +0800350 { PCI_VDEVICE(AMD, 0x7800), board_ahci }, /* AMD Hudson-2 */
Shane Huangfafe5c3d82013-06-03 18:24:10 +0800351 { PCI_VDEVICE(AMD, 0x7900), board_ahci }, /* AMD CZ */
Shane Huange2dd90b2009-07-29 11:34:49 +0800352 /* AMD is using RAID class only for ahci controllers */
353 { PCI_VENDOR_ID_AMD, PCI_ANY_ID, PCI_ANY_ID, PCI_ANY_ID,
354 PCI_CLASS_STORAGE_RAID << 8, 0xffffff, board_ahci },
355
Jeff Garzikfe7fa312006-06-22 23:05:36 -0400356 /* VIA */
Jeff Garzik54bb3a942006-09-27 22:20:11 -0400357 { PCI_VDEVICE(VIA, 0x3349), board_ahci_vt8251 }, /* VIA VT8251 */
Tejun Heobf335542007-04-11 17:27:14 +0900358 { PCI_VDEVICE(VIA, 0x6287), board_ahci_vt8251 }, /* VIA VT8251 */
Jeff Garzikfe7fa312006-06-22 23:05:36 -0400359
360 /* NVIDIA */
Tejun Heoe297d992008-06-10 00:13:04 +0900361 { PCI_VDEVICE(NVIDIA, 0x044c), board_ahci_mcp65 }, /* MCP65 */
362 { PCI_VDEVICE(NVIDIA, 0x044d), board_ahci_mcp65 }, /* MCP65 */
363 { PCI_VDEVICE(NVIDIA, 0x044e), board_ahci_mcp65 }, /* MCP65 */
364 { PCI_VDEVICE(NVIDIA, 0x044f), board_ahci_mcp65 }, /* MCP65 */
365 { PCI_VDEVICE(NVIDIA, 0x045c), board_ahci_mcp65 }, /* MCP65 */
366 { PCI_VDEVICE(NVIDIA, 0x045d), board_ahci_mcp65 }, /* MCP65 */
367 { PCI_VDEVICE(NVIDIA, 0x045e), board_ahci_mcp65 }, /* MCP65 */
368 { PCI_VDEVICE(NVIDIA, 0x045f), board_ahci_mcp65 }, /* MCP65 */
Tejun Heo441577e2010-03-29 10:32:39 +0900369 { PCI_VDEVICE(NVIDIA, 0x0550), board_ahci_mcp67 }, /* MCP67 */
370 { PCI_VDEVICE(NVIDIA, 0x0551), board_ahci_mcp67 }, /* MCP67 */
371 { PCI_VDEVICE(NVIDIA, 0x0552), board_ahci_mcp67 }, /* MCP67 */
372 { PCI_VDEVICE(NVIDIA, 0x0553), board_ahci_mcp67 }, /* MCP67 */
373 { PCI_VDEVICE(NVIDIA, 0x0554), board_ahci_mcp67 }, /* MCP67 */
374 { PCI_VDEVICE(NVIDIA, 0x0555), board_ahci_mcp67 }, /* MCP67 */
375 { PCI_VDEVICE(NVIDIA, 0x0556), board_ahci_mcp67 }, /* MCP67 */
376 { PCI_VDEVICE(NVIDIA, 0x0557), board_ahci_mcp67 }, /* MCP67 */
377 { PCI_VDEVICE(NVIDIA, 0x0558), board_ahci_mcp67 }, /* MCP67 */
378 { PCI_VDEVICE(NVIDIA, 0x0559), board_ahci_mcp67 }, /* MCP67 */
379 { PCI_VDEVICE(NVIDIA, 0x055a), board_ahci_mcp67 }, /* MCP67 */
380 { PCI_VDEVICE(NVIDIA, 0x055b), board_ahci_mcp67 }, /* MCP67 */
381 { PCI_VDEVICE(NVIDIA, 0x0580), board_ahci_mcp_linux }, /* Linux ID */
382 { PCI_VDEVICE(NVIDIA, 0x0581), board_ahci_mcp_linux }, /* Linux ID */
383 { PCI_VDEVICE(NVIDIA, 0x0582), board_ahci_mcp_linux }, /* Linux ID */
384 { PCI_VDEVICE(NVIDIA, 0x0583), board_ahci_mcp_linux }, /* Linux ID */
385 { PCI_VDEVICE(NVIDIA, 0x0584), board_ahci_mcp_linux }, /* Linux ID */
386 { PCI_VDEVICE(NVIDIA, 0x0585), board_ahci_mcp_linux }, /* Linux ID */
387 { PCI_VDEVICE(NVIDIA, 0x0586), board_ahci_mcp_linux }, /* Linux ID */
388 { PCI_VDEVICE(NVIDIA, 0x0587), board_ahci_mcp_linux }, /* Linux ID */
389 { PCI_VDEVICE(NVIDIA, 0x0588), board_ahci_mcp_linux }, /* Linux ID */
390 { PCI_VDEVICE(NVIDIA, 0x0589), board_ahci_mcp_linux }, /* Linux ID */
391 { PCI_VDEVICE(NVIDIA, 0x058a), board_ahci_mcp_linux }, /* Linux ID */
392 { PCI_VDEVICE(NVIDIA, 0x058b), board_ahci_mcp_linux }, /* Linux ID */
393 { PCI_VDEVICE(NVIDIA, 0x058c), board_ahci_mcp_linux }, /* Linux ID */
394 { PCI_VDEVICE(NVIDIA, 0x058d), board_ahci_mcp_linux }, /* Linux ID */
395 { PCI_VDEVICE(NVIDIA, 0x058e), board_ahci_mcp_linux }, /* Linux ID */
396 { PCI_VDEVICE(NVIDIA, 0x058f), board_ahci_mcp_linux }, /* Linux ID */
397 { PCI_VDEVICE(NVIDIA, 0x07f0), board_ahci_mcp73 }, /* MCP73 */
398 { PCI_VDEVICE(NVIDIA, 0x07f1), board_ahci_mcp73 }, /* MCP73 */
399 { PCI_VDEVICE(NVIDIA, 0x07f2), board_ahci_mcp73 }, /* MCP73 */
400 { PCI_VDEVICE(NVIDIA, 0x07f3), board_ahci_mcp73 }, /* MCP73 */
401 { PCI_VDEVICE(NVIDIA, 0x07f4), board_ahci_mcp73 }, /* MCP73 */
402 { PCI_VDEVICE(NVIDIA, 0x07f5), board_ahci_mcp73 }, /* MCP73 */
403 { PCI_VDEVICE(NVIDIA, 0x07f6), board_ahci_mcp73 }, /* MCP73 */
404 { PCI_VDEVICE(NVIDIA, 0x07f7), board_ahci_mcp73 }, /* MCP73 */
405 { PCI_VDEVICE(NVIDIA, 0x07f8), board_ahci_mcp73 }, /* MCP73 */
406 { PCI_VDEVICE(NVIDIA, 0x07f9), board_ahci_mcp73 }, /* MCP73 */
407 { PCI_VDEVICE(NVIDIA, 0x07fa), board_ahci_mcp73 }, /* MCP73 */
408 { PCI_VDEVICE(NVIDIA, 0x07fb), board_ahci_mcp73 }, /* MCP73 */
409 { PCI_VDEVICE(NVIDIA, 0x0ad0), board_ahci_mcp77 }, /* MCP77 */
410 { PCI_VDEVICE(NVIDIA, 0x0ad1), board_ahci_mcp77 }, /* MCP77 */
411 { PCI_VDEVICE(NVIDIA, 0x0ad2), board_ahci_mcp77 }, /* MCP77 */
412 { PCI_VDEVICE(NVIDIA, 0x0ad3), board_ahci_mcp77 }, /* MCP77 */
413 { PCI_VDEVICE(NVIDIA, 0x0ad4), board_ahci_mcp77 }, /* MCP77 */
414 { PCI_VDEVICE(NVIDIA, 0x0ad5), board_ahci_mcp77 }, /* MCP77 */
415 { PCI_VDEVICE(NVIDIA, 0x0ad6), board_ahci_mcp77 }, /* MCP77 */
416 { PCI_VDEVICE(NVIDIA, 0x0ad7), board_ahci_mcp77 }, /* MCP77 */
417 { PCI_VDEVICE(NVIDIA, 0x0ad8), board_ahci_mcp77 }, /* MCP77 */
418 { PCI_VDEVICE(NVIDIA, 0x0ad9), board_ahci_mcp77 }, /* MCP77 */
419 { PCI_VDEVICE(NVIDIA, 0x0ada), board_ahci_mcp77 }, /* MCP77 */
420 { PCI_VDEVICE(NVIDIA, 0x0adb), board_ahci_mcp77 }, /* MCP77 */
421 { PCI_VDEVICE(NVIDIA, 0x0ab4), board_ahci_mcp79 }, /* MCP79 */
422 { PCI_VDEVICE(NVIDIA, 0x0ab5), board_ahci_mcp79 }, /* MCP79 */
423 { PCI_VDEVICE(NVIDIA, 0x0ab6), board_ahci_mcp79 }, /* MCP79 */
424 { PCI_VDEVICE(NVIDIA, 0x0ab7), board_ahci_mcp79 }, /* MCP79 */
425 { PCI_VDEVICE(NVIDIA, 0x0ab8), board_ahci_mcp79 }, /* MCP79 */
426 { PCI_VDEVICE(NVIDIA, 0x0ab9), board_ahci_mcp79 }, /* MCP79 */
427 { PCI_VDEVICE(NVIDIA, 0x0aba), board_ahci_mcp79 }, /* MCP79 */
428 { PCI_VDEVICE(NVIDIA, 0x0abb), board_ahci_mcp79 }, /* MCP79 */
429 { PCI_VDEVICE(NVIDIA, 0x0abc), board_ahci_mcp79 }, /* MCP79 */
430 { PCI_VDEVICE(NVIDIA, 0x0abd), board_ahci_mcp79 }, /* MCP79 */
431 { PCI_VDEVICE(NVIDIA, 0x0abe), board_ahci_mcp79 }, /* MCP79 */
432 { PCI_VDEVICE(NVIDIA, 0x0abf), board_ahci_mcp79 }, /* MCP79 */
433 { PCI_VDEVICE(NVIDIA, 0x0d84), board_ahci_mcp89 }, /* MCP89 */
434 { PCI_VDEVICE(NVIDIA, 0x0d85), board_ahci_mcp89 }, /* MCP89 */
435 { PCI_VDEVICE(NVIDIA, 0x0d86), board_ahci_mcp89 }, /* MCP89 */
436 { PCI_VDEVICE(NVIDIA, 0x0d87), board_ahci_mcp89 }, /* MCP89 */
437 { PCI_VDEVICE(NVIDIA, 0x0d88), board_ahci_mcp89 }, /* MCP89 */
438 { PCI_VDEVICE(NVIDIA, 0x0d89), board_ahci_mcp89 }, /* MCP89 */
439 { PCI_VDEVICE(NVIDIA, 0x0d8a), board_ahci_mcp89 }, /* MCP89 */
440 { PCI_VDEVICE(NVIDIA, 0x0d8b), board_ahci_mcp89 }, /* MCP89 */
441 { PCI_VDEVICE(NVIDIA, 0x0d8c), board_ahci_mcp89 }, /* MCP89 */
442 { PCI_VDEVICE(NVIDIA, 0x0d8d), board_ahci_mcp89 }, /* MCP89 */
443 { PCI_VDEVICE(NVIDIA, 0x0d8e), board_ahci_mcp89 }, /* MCP89 */
444 { PCI_VDEVICE(NVIDIA, 0x0d8f), board_ahci_mcp89 }, /* MCP89 */
Jeff Garzikfe7fa312006-06-22 23:05:36 -0400445
Jeff Garzik95916ed2006-07-29 04:10:14 -0400446 /* SiS */
Tejun Heo20e2de42008-08-01 12:51:43 +0900447 { PCI_VDEVICE(SI, 0x1184), board_ahci }, /* SiS 966 */
448 { PCI_VDEVICE(SI, 0x1185), board_ahci }, /* SiS 968 */
449 { PCI_VDEVICE(SI, 0x0186), board_ahci }, /* SiS 968 */
Jeff Garzik95916ed2006-07-29 04:10:14 -0400450
Alessandro Rubini318893e2012-01-06 13:33:39 +0100451 /* ST Microelectronics */
452 { PCI_VDEVICE(STMICRO, 0xCC06), board_ahci }, /* ST ConneXt */
453
Jeff Garzikcd70c262007-07-08 02:29:42 -0400454 /* Marvell */
455 { PCI_VDEVICE(MARVELL, 0x6145), board_ahci_mv }, /* 6145 */
Jose Alberto Regueroc40e7cb2008-03-13 23:22:24 +0100456 { PCI_VDEVICE(MARVELL, 0x6121), board_ahci_mv }, /* 6121 */
Myron Stowe69fd3152013-04-08 11:32:49 -0600457 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL_EXT, 0x9123),
Anssi Hannula10aca062011-01-18 20:03:26 -0500458 .class = PCI_CLASS_STORAGE_SATA_AHCI,
459 .class_mask = 0xffffff,
Tejun Heo5f173102010-07-24 16:53:48 +0200460 .driver_data = board_ahci_yes_fbs }, /* 88se9128 */
Myron Stowe69fd3152013-04-08 11:32:49 -0600461 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL_EXT, 0x9125),
Per Jessen467b41c2011-02-08 13:54:32 +0100462 .driver_data = board_ahci_yes_fbs }, /* 88se9125 */
Simon Guinote098f5c2013-12-23 13:24:35 +0100463 { PCI_DEVICE_SUB(PCI_VENDOR_ID_MARVELL_EXT, 0x9178,
464 PCI_VENDOR_ID_MARVELL_EXT, 0x9170),
465 .driver_data = board_ahci_yes_fbs }, /* 88se9170 */
Myron Stowe69fd3152013-04-08 11:32:49 -0600466 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL_EXT, 0x917a),
Matt Johnson642d8922012-04-27 01:42:30 -0500467 .driver_data = board_ahci_yes_fbs }, /* 88se9172 */
George Spelvinfcce9a32013-05-29 10:20:35 +0900468 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL_EXT, 0x9172),
Murali Karicheric5edfff2014-09-05 13:21:00 -0400469 .driver_data = board_ahci_yes_fbs }, /* 88se9182 */
470 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL_EXT, 0x9182),
George Spelvinfcce9a32013-05-29 10:20:35 +0900471 .driver_data = board_ahci_yes_fbs }, /* 88se9172 */
Myron Stowe69fd3152013-04-08 11:32:49 -0600472 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL_EXT, 0x9192),
Alan Cox17c60c62012-09-04 16:07:18 +0100473 .driver_data = board_ahci_yes_fbs }, /* 88se9172 on some Gigabyte */
Andreas Schrägle754a2922014-05-24 16:35:43 +0200474 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL_EXT, 0x91a0),
475 .driver_data = board_ahci_yes_fbs },
Myron Stowe69fd3152013-04-08 11:32:49 -0600476 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL_EXT, 0x91a3),
Tejun Heo50be5e32010-11-29 15:57:14 +0100477 .driver_data = board_ahci_yes_fbs },
Samir Benmendil6d5278a2013-11-17 23:56:17 +0100478 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL_EXT, 0x9230),
479 .driver_data = board_ahci_yes_fbs },
Jérôme Carreterod2518362014-06-03 14:56:25 -0400480 { PCI_DEVICE(PCI_VENDOR_ID_TTI, 0x0642),
481 .driver_data = board_ahci_yes_fbs },
Jeff Garzikcd70c262007-07-08 02:29:42 -0400482
Mark Nelsonc77a0362008-10-23 14:08:16 +1100483 /* Promise */
484 { PCI_VDEVICE(PROMISE, 0x3f20), board_ahci }, /* PDC42819 */
Romain Degezb32bfc02014-07-11 18:08:13 +0200485 { PCI_VDEVICE(PROMISE, 0x3781), board_ahci }, /* FastTrak TX8660 ahci-mode */
Mark Nelsonc77a0362008-10-23 14:08:16 +1100486
Keng-Yu Linc9703762011-11-09 01:47:36 -0500487 /* Asmedia */
Alan Cox7b4f6ec2012-09-04 16:25:25 +0100488 { PCI_VDEVICE(ASMEDIA, 0x0601), board_ahci }, /* ASM1060 */
489 { PCI_VDEVICE(ASMEDIA, 0x0602), board_ahci }, /* ASM1060 */
490 { PCI_VDEVICE(ASMEDIA, 0x0611), board_ahci }, /* ASM1061 */
491 { PCI_VDEVICE(ASMEDIA, 0x0612), board_ahci }, /* ASM1062 */
Keng-Yu Linc9703762011-11-09 01:47:36 -0500492
Levente Kurusa67809f82014-02-18 10:22:17 -0500493 /*
Tejun Heo66a7cbc2014-10-27 10:22:56 -0400494 * Samsung SSDs found on some macbooks. NCQ times out if MSI is
495 * enabled. https://bugzilla.kernel.org/show_bug.cgi?id=60731
Levente Kurusa67809f82014-02-18 10:22:17 -0500496 */
Tejun Heo66a7cbc2014-10-27 10:22:56 -0400497 { PCI_VDEVICE(SAMSUNG, 0x1600), board_ahci_nomsi },
Tejun Heo2b21ef02014-12-04 13:13:28 -0500498 { PCI_VDEVICE(SAMSUNG, 0xa800), board_ahci_nomsi },
Levente Kurusa67809f82014-02-18 10:22:17 -0500499
Hugh Daschbach7f9c9f82013-01-04 14:39:09 -0800500 /* Enmotus */
501 { PCI_DEVICE(0x1c44, 0x8000), board_ahci },
502
Jeff Garzik415ae2b2006-11-01 05:10:42 -0500503 /* Generic, PCI class code for AHCI */
504 { PCI_ANY_ID, PCI_ANY_ID, PCI_ANY_ID, PCI_ANY_ID,
Conke Huc9f89472007-01-09 05:32:51 -0500505 PCI_CLASS_STORAGE_SATA_AHCI, 0xffffff, board_ahci },
Jeff Garzik415ae2b2006-11-01 05:10:42 -0500506
Linus Torvalds1da177e2005-04-16 15:20:36 -0700507 { } /* terminate list */
508};
509
510
511static struct pci_driver ahci_pci_driver = {
512 .name = DRV_NAME,
513 .id_table = ahci_pci_tbl,
514 .probe = ahci_init_one,
Tejun Heo24dc5f32007-01-20 16:00:28 +0900515 .remove = ata_pci_remove_one,
Tejun Heo438ac6d2007-03-02 17:31:26 +0900516#ifdef CONFIG_PM
Tejun Heoc1332872006-07-26 15:59:26 +0900517 .suspend = ahci_pci_device_suspend,
518 .resume = ahci_pci_device_resume,
Tejun Heo438ac6d2007-03-02 17:31:26 +0900519#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -0700520};
521
Alan Cox5b66c822008-09-03 14:48:34 +0100522#if defined(CONFIG_PATA_MARVELL) || defined(CONFIG_PATA_MARVELL_MODULE)
523static int marvell_enable;
524#else
525static int marvell_enable = 1;
526#endif
527module_param(marvell_enable, int, 0644);
528MODULE_PARM_DESC(marvell_enable, "Marvell SATA via AHCI (1 = enabled)");
529
530
Anton Vorontsov394d6e52010-03-03 20:17:36 +0300531static void ahci_pci_save_initial_config(struct pci_dev *pdev,
532 struct ahci_host_priv *hpriv)
533{
Anton Vorontsov394d6e52010-03-03 20:17:36 +0300534 if (pdev->vendor == PCI_VENDOR_ID_JMICRON && pdev->device == 0x2361) {
535 dev_info(&pdev->dev, "JMB361 has only one port\n");
Antoine Tenart9a23c1d2014-11-03 09:56:11 +0100536 hpriv->force_port_map = 1;
Anton Vorontsov394d6e52010-03-03 20:17:36 +0300537 }
538
539 /*
540 * Temporary Marvell 6145 hack: PATA port presence
541 * is asserted through the standard AHCI port
542 * presence register, as bit 4 (counting from 0)
543 */
544 if (hpriv->flags & AHCI_HFLAG_MV_PATA) {
545 if (pdev->device == 0x6121)
Antoine Tenart9a23c1d2014-11-03 09:56:11 +0100546 hpriv->mask_port_map = 0x3;
Anton Vorontsov394d6e52010-03-03 20:17:36 +0300547 else
Antoine Tenart9a23c1d2014-11-03 09:56:11 +0100548 hpriv->mask_port_map = 0xf;
Anton Vorontsov394d6e52010-03-03 20:17:36 +0300549 dev_info(&pdev->dev,
550 "Disabling your PATA port. Use the boot option 'ahci.marvell_enable=0' to avoid this.\n");
551 }
552
Antoine Ténart725c7b52014-07-30 20:13:56 +0200553 ahci_save_initial_config(&pdev->dev, hpriv);
Anton Vorontsov394d6e52010-03-03 20:17:36 +0300554}
555
Anton Vorontsov33030402010-03-03 20:17:39 +0300556static int ahci_pci_reset_controller(struct ata_host *host)
557{
558 struct pci_dev *pdev = to_pci_dev(host->dev);
559
560 ahci_reset_controller(host);
561
Tejun Heod91542c2006-07-26 15:59:26 +0900562 if (pdev->vendor == PCI_VENDOR_ID_INTEL) {
Anton Vorontsov33030402010-03-03 20:17:39 +0300563 struct ahci_host_priv *hpriv = host->private_data;
Tejun Heod91542c2006-07-26 15:59:26 +0900564 u16 tmp16;
565
566 /* configure PCS */
567 pci_read_config_word(pdev, 0x92, &tmp16);
Tejun Heo49f29092007-11-19 16:03:44 +0900568 if ((tmp16 & hpriv->port_map) != hpriv->port_map) {
569 tmp16 |= hpriv->port_map;
570 pci_write_config_word(pdev, 0x92, tmp16);
571 }
Tejun Heod91542c2006-07-26 15:59:26 +0900572 }
573
574 return 0;
575}
576
Anton Vorontsov781d6552010-03-03 20:17:42 +0300577static void ahci_pci_init_controller(struct ata_host *host)
578{
579 struct ahci_host_priv *hpriv = host->private_data;
580 struct pci_dev *pdev = to_pci_dev(host->dev);
581 void __iomem *port_mmio;
582 u32 tmp;
Jose Alberto Regueroc40e7cb2008-03-13 23:22:24 +0100583 int mv;
Tejun Heod91542c2006-07-26 15:59:26 +0900584
Tejun Heo417a1a62007-09-23 13:19:55 +0900585 if (hpriv->flags & AHCI_HFLAG_MV_PATA) {
Jose Alberto Regueroc40e7cb2008-03-13 23:22:24 +0100586 if (pdev->device == 0x6121)
587 mv = 2;
588 else
589 mv = 4;
590 port_mmio = __ahci_port_base(host, mv);
Jeff Garzikcd70c262007-07-08 02:29:42 -0400591
592 writel(0, port_mmio + PORT_IRQ_MASK);
593
594 /* clear port IRQ */
595 tmp = readl(port_mmio + PORT_IRQ_STAT);
596 VPRINTK("PORT_IRQ_STAT 0x%x\n", tmp);
597 if (tmp)
598 writel(tmp, port_mmio + PORT_IRQ_STAT);
599 }
600
Anton Vorontsov781d6552010-03-03 20:17:42 +0300601 ahci_init_controller(host);
Tejun Heod91542c2006-07-26 15:59:26 +0900602}
603
Tejun Heocc0680a2007-08-06 18:36:23 +0900604static int ahci_vt8251_hardreset(struct ata_link *link, unsigned int *class,
Tejun Heod4b2bab2007-02-02 16:50:52 +0900605 unsigned long deadline)
Tejun Heoad616ff2006-11-01 18:00:24 +0900606{
Tejun Heocc0680a2007-08-06 18:36:23 +0900607 struct ata_port *ap = link->ap;
Hans de Goede039ece32014-02-22 16:53:30 +0100608 struct ahci_host_priv *hpriv = ap->host->private_data;
Tejun Heo9dadd452008-04-07 22:47:19 +0900609 bool online;
Tejun Heoad616ff2006-11-01 18:00:24 +0900610 int rc;
611
612 DPRINTK("ENTER\n");
613
Tejun Heo4447d352007-04-17 23:44:08 +0900614 ahci_stop_engine(ap);
Tejun Heoad616ff2006-11-01 18:00:24 +0900615
Tejun Heocc0680a2007-08-06 18:36:23 +0900616 rc = sata_link_hardreset(link, sata_ehc_deb_timing(&link->eh_context),
Tejun Heo9dadd452008-04-07 22:47:19 +0900617 deadline, &online, NULL);
Tejun Heoad616ff2006-11-01 18:00:24 +0900618
Hans de Goede039ece32014-02-22 16:53:30 +0100619 hpriv->start_engine(ap);
Tejun Heoad616ff2006-11-01 18:00:24 +0900620
621 DPRINTK("EXIT, rc=%d, class=%u\n", rc, *class);
622
623 /* vt8251 doesn't clear BSY on signature FIS reception,
624 * request follow-up softreset.
625 */
Tejun Heo9dadd452008-04-07 22:47:19 +0900626 return online ? -EAGAIN : rc;
Tejun Heoad616ff2006-11-01 18:00:24 +0900627}
628
Tejun Heoedc93052007-10-25 14:59:16 +0900629static int ahci_p5wdh_hardreset(struct ata_link *link, unsigned int *class,
630 unsigned long deadline)
631{
632 struct ata_port *ap = link->ap;
633 struct ahci_port_priv *pp = ap->private_data;
Hans de Goede039ece32014-02-22 16:53:30 +0100634 struct ahci_host_priv *hpriv = ap->host->private_data;
Tejun Heoedc93052007-10-25 14:59:16 +0900635 u8 *d2h_fis = pp->rx_fis + RX_FIS_D2H_REG;
636 struct ata_taskfile tf;
Tejun Heo9dadd452008-04-07 22:47:19 +0900637 bool online;
Tejun Heoedc93052007-10-25 14:59:16 +0900638 int rc;
639
640 ahci_stop_engine(ap);
641
642 /* clear D2H reception area to properly wait for D2H FIS */
643 ata_tf_init(link->device, &tf);
Sergei Shtylyov9bbb1b02013-06-23 01:39:39 +0400644 tf.command = ATA_BUSY;
Tejun Heoedc93052007-10-25 14:59:16 +0900645 ata_tf_to_fis(&tf, 0, 0, d2h_fis);
646
647 rc = sata_link_hardreset(link, sata_ehc_deb_timing(&link->eh_context),
Tejun Heo9dadd452008-04-07 22:47:19 +0900648 deadline, &online, NULL);
Tejun Heoedc93052007-10-25 14:59:16 +0900649
Hans de Goede039ece32014-02-22 16:53:30 +0100650 hpriv->start_engine(ap);
Tejun Heoedc93052007-10-25 14:59:16 +0900651
Tejun Heoedc93052007-10-25 14:59:16 +0900652 /* The pseudo configuration device on SIMG4726 attached to
653 * ASUS P5W-DH Deluxe doesn't send signature FIS after
654 * hardreset if no device is attached to the first downstream
655 * port && the pseudo device locks up on SRST w/ PMP==0. To
656 * work around this, wait for !BSY only briefly. If BSY isn't
657 * cleared, perform CLO and proceed to IDENTIFY (achieved by
658 * ATA_LFLAG_NO_SRST and ATA_LFLAG_ASSUME_ATA).
659 *
660 * Wait for two seconds. Devices attached to downstream port
661 * which can't process the following IDENTIFY after this will
662 * have to be reset again. For most cases, this should
663 * suffice while making probing snappish enough.
664 */
Tejun Heo9dadd452008-04-07 22:47:19 +0900665 if (online) {
666 rc = ata_wait_after_reset(link, jiffies + 2 * HZ,
667 ahci_check_ready);
668 if (rc)
Shane Huang78d5ae32009-08-07 15:05:52 +0800669 ahci_kick_engine(ap);
Tejun Heo9dadd452008-04-07 22:47:19 +0900670 }
Tejun Heo9dadd452008-04-07 22:47:19 +0900671 return rc;
Tejun Heoedc93052007-10-25 14:59:16 +0900672}
673
Tejun Heo438ac6d2007-03-02 17:31:26 +0900674#ifdef CONFIG_PM
Tejun Heoc1332872006-07-26 15:59:26 +0900675static int ahci_pci_device_suspend(struct pci_dev *pdev, pm_message_t mesg)
676{
Jingoo Han0a86e1c2013-06-03 14:05:36 +0900677 struct ata_host *host = pci_get_drvdata(pdev);
Tejun Heo9b10ae82009-05-30 20:50:12 +0900678 struct ahci_host_priv *hpriv = host->private_data;
Anton Vorontsovd8993342010-03-03 20:17:34 +0300679 void __iomem *mmio = hpriv->mmio;
Tejun Heoc1332872006-07-26 15:59:26 +0900680 u32 ctl;
681
Tejun Heo9b10ae82009-05-30 20:50:12 +0900682 if (mesg.event & PM_EVENT_SUSPEND &&
683 hpriv->flags & AHCI_HFLAG_NO_SUSPEND) {
Joe Perchesa44fec12011-04-15 15:51:58 -0700684 dev_err(&pdev->dev,
685 "BIOS update required for suspend/resume\n");
Tejun Heo9b10ae82009-05-30 20:50:12 +0900686 return -EIO;
687 }
688
Rafael J. Wysocki3a2d5b72008-02-23 19:13:25 +0100689 if (mesg.event & PM_EVENT_SLEEP) {
Tejun Heoc1332872006-07-26 15:59:26 +0900690 /* AHCI spec rev1.1 section 8.3.3:
691 * Software must disable interrupts prior to requesting a
692 * transition of the HBA to D3 state.
693 */
694 ctl = readl(mmio + HOST_CTL);
695 ctl &= ~HOST_IRQ_EN;
696 writel(ctl, mmio + HOST_CTL);
697 readl(mmio + HOST_CTL); /* flush */
698 }
699
700 return ata_pci_device_suspend(pdev, mesg);
701}
702
703static int ahci_pci_device_resume(struct pci_dev *pdev)
704{
Jingoo Han0a86e1c2013-06-03 14:05:36 +0900705 struct ata_host *host = pci_get_drvdata(pdev);
Tejun Heoc1332872006-07-26 15:59:26 +0900706 int rc;
707
Tejun Heo553c4aa2006-12-26 19:39:50 +0900708 rc = ata_pci_device_do_resume(pdev);
709 if (rc)
710 return rc;
Tejun Heoc1332872006-07-26 15:59:26 +0900711
James Lairdcb856962013-11-19 11:06:38 +1100712 /* Apple BIOS helpfully mangles the registers on resume */
713 if (is_mcp89_apple(pdev))
714 ahci_mcp89_apple_enable(pdev);
715
Tejun Heoc1332872006-07-26 15:59:26 +0900716 if (pdev->dev.power.power_state.event == PM_EVENT_SUSPEND) {
Anton Vorontsov33030402010-03-03 20:17:39 +0300717 rc = ahci_pci_reset_controller(host);
Tejun Heoc1332872006-07-26 15:59:26 +0900718 if (rc)
719 return rc;
720
Anton Vorontsov781d6552010-03-03 20:17:42 +0300721 ahci_pci_init_controller(host);
Tejun Heoc1332872006-07-26 15:59:26 +0900722 }
723
Jeff Garzikcca39742006-08-24 03:19:22 -0400724 ata_host_resume(host);
Tejun Heoc1332872006-07-26 15:59:26 +0900725
726 return 0;
727}
Tejun Heo438ac6d2007-03-02 17:31:26 +0900728#endif
Tejun Heoc1332872006-07-26 15:59:26 +0900729
Tejun Heo4447d352007-04-17 23:44:08 +0900730static int ahci_configure_dma_masks(struct pci_dev *pdev, int using_dac)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700731{
Linus Torvalds1da177e2005-04-16 15:20:36 -0700732 int rc;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700733
Alessandro Rubini318893e2012-01-06 13:33:39 +0100734 /*
735 * If the device fixup already set the dma_mask to some non-standard
736 * value, don't extend it here. This happens on STA2X11, for example.
737 */
738 if (pdev->dma_mask && pdev->dma_mask < DMA_BIT_MASK(32))
739 return 0;
740
Linus Torvalds1da177e2005-04-16 15:20:36 -0700741 if (using_dac &&
Yang Hongyang6a355282009-04-06 19:01:13 -0700742 !pci_set_dma_mask(pdev, DMA_BIT_MASK(64))) {
743 rc = pci_set_consistent_dma_mask(pdev, DMA_BIT_MASK(64));
Linus Torvalds1da177e2005-04-16 15:20:36 -0700744 if (rc) {
Yang Hongyang284901a2009-04-06 19:01:15 -0700745 rc = pci_set_consistent_dma_mask(pdev, DMA_BIT_MASK(32));
Linus Torvalds1da177e2005-04-16 15:20:36 -0700746 if (rc) {
Joe Perchesa44fec12011-04-15 15:51:58 -0700747 dev_err(&pdev->dev,
748 "64-bit DMA enable failed\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -0700749 return rc;
750 }
751 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700752 } else {
Yang Hongyang284901a2009-04-06 19:01:15 -0700753 rc = pci_set_dma_mask(pdev, DMA_BIT_MASK(32));
Linus Torvalds1da177e2005-04-16 15:20:36 -0700754 if (rc) {
Joe Perchesa44fec12011-04-15 15:51:58 -0700755 dev_err(&pdev->dev, "32-bit DMA enable failed\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -0700756 return rc;
757 }
Yang Hongyang284901a2009-04-06 19:01:15 -0700758 rc = pci_set_consistent_dma_mask(pdev, DMA_BIT_MASK(32));
Linus Torvalds1da177e2005-04-16 15:20:36 -0700759 if (rc) {
Joe Perchesa44fec12011-04-15 15:51:58 -0700760 dev_err(&pdev->dev,
761 "32-bit consistent DMA enable failed\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -0700762 return rc;
763 }
764 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700765 return 0;
766}
767
Anton Vorontsov439fcae2010-03-03 20:17:43 +0300768static void ahci_pci_print_info(struct ata_host *host)
769{
770 struct pci_dev *pdev = to_pci_dev(host->dev);
771 u16 cc;
772 const char *scc_s;
773
774 pci_read_config_word(pdev, 0x0a, &cc);
775 if (cc == PCI_CLASS_STORAGE_IDE)
776 scc_s = "IDE";
777 else if (cc == PCI_CLASS_STORAGE_SATA)
778 scc_s = "SATA";
779 else if (cc == PCI_CLASS_STORAGE_RAID)
780 scc_s = "RAID";
781 else
782 scc_s = "unknown";
783
784 ahci_print_info(host, scc_s);
785}
786
Tejun Heoedc93052007-10-25 14:59:16 +0900787/* On ASUS P5W DH Deluxe, the second port of PCI device 00:1f.2 is
788 * hardwired to on-board SIMG 4726. The chipset is ICH8 and doesn't
789 * support PMP and the 4726 either directly exports the device
790 * attached to the first downstream port or acts as a hardware storage
791 * controller and emulate a single ATA device (can be RAID 0/1 or some
792 * other configuration).
793 *
794 * When there's no device attached to the first downstream port of the
795 * 4726, "Config Disk" appears, which is a pseudo ATA device to
796 * configure the 4726. However, ATA emulation of the device is very
797 * lame. It doesn't send signature D2H Reg FIS after the initial
798 * hardreset, pukes on SRST w/ PMP==0 and has bunch of other issues.
799 *
800 * The following function works around the problem by always using
801 * hardreset on the port and not depending on receiving signature FIS
802 * afterward. If signature FIS isn't received soon, ATA class is
803 * assumed without follow-up softreset.
804 */
805static void ahci_p5wdh_workaround(struct ata_host *host)
806{
Mathias Krause1bd06862014-08-31 10:57:09 +0200807 static const struct dmi_system_id sysids[] = {
Tejun Heoedc93052007-10-25 14:59:16 +0900808 {
809 .ident = "P5W DH Deluxe",
810 .matches = {
811 DMI_MATCH(DMI_SYS_VENDOR,
812 "ASUSTEK COMPUTER INC"),
813 DMI_MATCH(DMI_PRODUCT_NAME, "P5W DH Deluxe"),
814 },
815 },
816 { }
817 };
818 struct pci_dev *pdev = to_pci_dev(host->dev);
819
820 if (pdev->bus->number == 0 && pdev->devfn == PCI_DEVFN(0x1f, 2) &&
821 dmi_check_system(sysids)) {
822 struct ata_port *ap = host->ports[1];
823
Joe Perchesa44fec12011-04-15 15:51:58 -0700824 dev_info(&pdev->dev,
825 "enabling ASUS P5W DH Deluxe on-board SIMG4726 workaround\n");
Tejun Heoedc93052007-10-25 14:59:16 +0900826
827 ap->ops = &ahci_p5wdh_ops;
828 ap->link.flags |= ATA_LFLAG_NO_SRST | ATA_LFLAG_ASSUME_ATA;
829 }
830}
831
James Lairdcb856962013-11-19 11:06:38 +1100832/*
833 * Macbook7,1 firmware forcibly disables MCP89 AHCI and changes PCI ID when
834 * booting in BIOS compatibility mode. We restore the registers but not ID.
835 */
836static void ahci_mcp89_apple_enable(struct pci_dev *pdev)
837{
838 u32 val;
839
840 printk(KERN_INFO "ahci: enabling MCP89 AHCI mode\n");
841
842 pci_read_config_dword(pdev, 0xf8, &val);
843 val |= 1 << 0x1b;
844 /* the following changes the device ID, but appears not to affect function */
845 /* val = (val & ~0xf0000000) | 0x80000000; */
846 pci_write_config_dword(pdev, 0xf8, val);
847
848 pci_read_config_dword(pdev, 0x54c, &val);
849 val |= 1 << 0xc;
850 pci_write_config_dword(pdev, 0x54c, val);
851
852 pci_read_config_dword(pdev, 0x4a4, &val);
853 val &= 0xff;
854 val |= 0x01060100;
855 pci_write_config_dword(pdev, 0x4a4, val);
856
857 pci_read_config_dword(pdev, 0x54c, &val);
858 val &= ~(1 << 0xc);
859 pci_write_config_dword(pdev, 0x54c, val);
860
861 pci_read_config_dword(pdev, 0xf8, &val);
862 val &= ~(1 << 0x1b);
863 pci_write_config_dword(pdev, 0xf8, val);
864}
865
866static bool is_mcp89_apple(struct pci_dev *pdev)
867{
868 return pdev->vendor == PCI_VENDOR_ID_NVIDIA &&
869 pdev->device == PCI_DEVICE_ID_NVIDIA_NFORCE_MCP89_SATA &&
870 pdev->subsystem_vendor == PCI_VENDOR_ID_APPLE &&
871 pdev->subsystem_device == 0xcb89;
872}
873
Tejun Heo2fcad9d2009-10-03 18:27:29 +0900874/* only some SB600 ahci controllers can do 64bit DMA */
875static bool ahci_sb600_enable_64bit(struct pci_dev *pdev)
Shane Huang58a09b32009-05-27 15:04:43 +0800876{
877 static const struct dmi_system_id sysids[] = {
Tejun Heo03d783b2009-08-16 21:04:02 +0900878 /*
879 * The oldest version known to be broken is 0901 and
880 * working is 1501 which was released on 2007-10-26.
Tejun Heo2fcad9d2009-10-03 18:27:29 +0900881 * Enable 64bit DMA on 1501 and anything newer.
882 *
Tejun Heo03d783b2009-08-16 21:04:02 +0900883 * Please read bko#9412 for more info.
884 */
Shane Huang58a09b32009-05-27 15:04:43 +0800885 {
886 .ident = "ASUS M2A-VM",
887 .matches = {
888 DMI_MATCH(DMI_BOARD_VENDOR,
889 "ASUSTeK Computer INC."),
890 DMI_MATCH(DMI_BOARD_NAME, "M2A-VM"),
891 },
Tejun Heo03d783b2009-08-16 21:04:02 +0900892 .driver_data = "20071026", /* yyyymmdd */
Shane Huang58a09b32009-05-27 15:04:43 +0800893 },
Mark Nelsone65cc192009-11-03 20:06:48 +1100894 /*
895 * All BIOS versions for the MSI K9A2 Platinum (MS-7376)
896 * support 64bit DMA.
897 *
898 * BIOS versions earlier than 1.5 had the Manufacturer DMI
899 * fields as "MICRO-STAR INTERANTIONAL CO.,LTD".
900 * This spelling mistake was fixed in BIOS version 1.5, so
901 * 1.5 and later have the Manufacturer as
902 * "MICRO-STAR INTERNATIONAL CO.,LTD".
903 * So try to match on DMI_BOARD_VENDOR of "MICRO-STAR INTER".
904 *
905 * BIOS versions earlier than 1.9 had a Board Product Name
906 * DMI field of "MS-7376". This was changed to be
907 * "K9A2 Platinum (MS-7376)" in version 1.9, but we can still
908 * match on DMI_BOARD_NAME of "MS-7376".
909 */
910 {
911 .ident = "MSI K9A2 Platinum",
912 .matches = {
913 DMI_MATCH(DMI_BOARD_VENDOR,
914 "MICRO-STAR INTER"),
915 DMI_MATCH(DMI_BOARD_NAME, "MS-7376"),
916 },
917 },
Mark Nelson3c4aa912011-06-27 16:33:44 +1000918 /*
Mark Nelsonff0173c2012-06-28 12:32:14 +1000919 * All BIOS versions for the MSI K9AGM2 (MS-7327) support
920 * 64bit DMA.
921 *
922 * This board also had the typo mentioned above in the
923 * Manufacturer DMI field (fixed in BIOS version 1.5), so
924 * match on DMI_BOARD_VENDOR of "MICRO-STAR INTER" again.
925 */
926 {
927 .ident = "MSI K9AGM2",
928 .matches = {
929 DMI_MATCH(DMI_BOARD_VENDOR,
930 "MICRO-STAR INTER"),
931 DMI_MATCH(DMI_BOARD_NAME, "MS-7327"),
932 },
933 },
934 /*
Mark Nelson3c4aa912011-06-27 16:33:44 +1000935 * All BIOS versions for the Asus M3A support 64bit DMA.
936 * (all release versions from 0301 to 1206 were tested)
937 */
938 {
939 .ident = "ASUS M3A",
940 .matches = {
941 DMI_MATCH(DMI_BOARD_VENDOR,
942 "ASUSTeK Computer INC."),
943 DMI_MATCH(DMI_BOARD_NAME, "M3A"),
944 },
945 },
Shane Huang58a09b32009-05-27 15:04:43 +0800946 { }
947 };
Tejun Heo03d783b2009-08-16 21:04:02 +0900948 const struct dmi_system_id *match;
Tejun Heo2fcad9d2009-10-03 18:27:29 +0900949 int year, month, date;
950 char buf[9];
Shane Huang58a09b32009-05-27 15:04:43 +0800951
Tejun Heo03d783b2009-08-16 21:04:02 +0900952 match = dmi_first_match(sysids);
Shane Huang58a09b32009-05-27 15:04:43 +0800953 if (pdev->bus->number != 0 || pdev->devfn != PCI_DEVFN(0x12, 0) ||
Tejun Heo03d783b2009-08-16 21:04:02 +0900954 !match)
Shane Huang58a09b32009-05-27 15:04:43 +0800955 return false;
956
Mark Nelsone65cc192009-11-03 20:06:48 +1100957 if (!match->driver_data)
958 goto enable_64bit;
959
Tejun Heo2fcad9d2009-10-03 18:27:29 +0900960 dmi_get_date(DMI_BIOS_DATE, &year, &month, &date);
961 snprintf(buf, sizeof(buf), "%04d%02d%02d", year, month, date);
Shane Huang58a09b32009-05-27 15:04:43 +0800962
Mark Nelsone65cc192009-11-03 20:06:48 +1100963 if (strcmp(buf, match->driver_data) >= 0)
964 goto enable_64bit;
965 else {
Joe Perchesa44fec12011-04-15 15:51:58 -0700966 dev_warn(&pdev->dev,
967 "%s: BIOS too old, forcing 32bit DMA, update BIOS\n",
968 match->ident);
Tejun Heo2fcad9d2009-10-03 18:27:29 +0900969 return false;
970 }
Mark Nelsone65cc192009-11-03 20:06:48 +1100971
972enable_64bit:
Joe Perchesa44fec12011-04-15 15:51:58 -0700973 dev_warn(&pdev->dev, "%s: enabling 64bit DMA\n", match->ident);
Mark Nelsone65cc192009-11-03 20:06:48 +1100974 return true;
Shane Huang58a09b32009-05-27 15:04:43 +0800975}
976
Rafael J. Wysocki1fd68432009-01-19 20:57:36 +0100977static bool ahci_broken_system_poweroff(struct pci_dev *pdev)
978{
979 static const struct dmi_system_id broken_systems[] = {
980 {
981 .ident = "HP Compaq nx6310",
982 .matches = {
983 DMI_MATCH(DMI_SYS_VENDOR, "Hewlett-Packard"),
984 DMI_MATCH(DMI_PRODUCT_NAME, "HP Compaq nx6310"),
985 },
986 /* PCI slot number of the controller */
987 .driver_data = (void *)0x1FUL,
988 },
Maciej Ruteckid2f9c062009-03-20 00:06:46 +0100989 {
990 .ident = "HP Compaq 6720s",
991 .matches = {
992 DMI_MATCH(DMI_SYS_VENDOR, "Hewlett-Packard"),
993 DMI_MATCH(DMI_PRODUCT_NAME, "HP Compaq 6720s"),
994 },
995 /* PCI slot number of the controller */
996 .driver_data = (void *)0x1FUL,
997 },
Rafael J. Wysocki1fd68432009-01-19 20:57:36 +0100998
999 { } /* terminate list */
1000 };
1001 const struct dmi_system_id *dmi = dmi_first_match(broken_systems);
1002
1003 if (dmi) {
1004 unsigned long slot = (unsigned long)dmi->driver_data;
1005 /* apply the quirk only to on-board controllers */
1006 return slot == PCI_SLOT(pdev->devfn);
1007 }
1008
1009 return false;
1010}
1011
Tejun Heo9b10ae82009-05-30 20:50:12 +09001012static bool ahci_broken_suspend(struct pci_dev *pdev)
1013{
1014 static const struct dmi_system_id sysids[] = {
1015 /*
1016 * On HP dv[4-6] and HDX18 with earlier BIOSen, link
1017 * to the harddisk doesn't become online after
1018 * resuming from STR. Warn and fail suspend.
Tejun Heo9deb3432010-03-16 09:50:26 +09001019 *
1020 * http://bugzilla.kernel.org/show_bug.cgi?id=12276
1021 *
1022 * Use dates instead of versions to match as HP is
1023 * apparently recycling both product and version
1024 * strings.
1025 *
1026 * http://bugzilla.kernel.org/show_bug.cgi?id=15462
Tejun Heo9b10ae82009-05-30 20:50:12 +09001027 */
1028 {
1029 .ident = "dv4",
1030 .matches = {
1031 DMI_MATCH(DMI_SYS_VENDOR, "Hewlett-Packard"),
1032 DMI_MATCH(DMI_PRODUCT_NAME,
1033 "HP Pavilion dv4 Notebook PC"),
1034 },
Tejun Heo9deb3432010-03-16 09:50:26 +09001035 .driver_data = "20090105", /* F.30 */
Tejun Heo9b10ae82009-05-30 20:50:12 +09001036 },
1037 {
1038 .ident = "dv5",
1039 .matches = {
1040 DMI_MATCH(DMI_SYS_VENDOR, "Hewlett-Packard"),
1041 DMI_MATCH(DMI_PRODUCT_NAME,
1042 "HP Pavilion dv5 Notebook PC"),
1043 },
Tejun Heo9deb3432010-03-16 09:50:26 +09001044 .driver_data = "20090506", /* F.16 */
Tejun Heo9b10ae82009-05-30 20:50:12 +09001045 },
1046 {
1047 .ident = "dv6",
1048 .matches = {
1049 DMI_MATCH(DMI_SYS_VENDOR, "Hewlett-Packard"),
1050 DMI_MATCH(DMI_PRODUCT_NAME,
1051 "HP Pavilion dv6 Notebook PC"),
1052 },
Tejun Heo9deb3432010-03-16 09:50:26 +09001053 .driver_data = "20090423", /* F.21 */
Tejun Heo9b10ae82009-05-30 20:50:12 +09001054 },
1055 {
1056 .ident = "HDX18",
1057 .matches = {
1058 DMI_MATCH(DMI_SYS_VENDOR, "Hewlett-Packard"),
1059 DMI_MATCH(DMI_PRODUCT_NAME,
1060 "HP HDX18 Notebook PC"),
1061 },
Tejun Heo9deb3432010-03-16 09:50:26 +09001062 .driver_data = "20090430", /* F.23 */
Tejun Heo9b10ae82009-05-30 20:50:12 +09001063 },
Tejun Heocedc9bf2010-01-28 16:04:15 +09001064 /*
1065 * Acer eMachines G725 has the same problem. BIOS
1066 * V1.03 is known to be broken. V3.04 is known to
Lucas De Marchi25985ed2011-03-30 22:57:33 -03001067 * work. Between, there are V1.06, V2.06 and V3.03
Tejun Heocedc9bf2010-01-28 16:04:15 +09001068 * that we don't have much idea about. For now,
1069 * blacklist anything older than V3.04.
Tejun Heo9deb3432010-03-16 09:50:26 +09001070 *
1071 * http://bugzilla.kernel.org/show_bug.cgi?id=15104
Tejun Heocedc9bf2010-01-28 16:04:15 +09001072 */
1073 {
1074 .ident = "G725",
1075 .matches = {
1076 DMI_MATCH(DMI_SYS_VENDOR, "eMachines"),
1077 DMI_MATCH(DMI_PRODUCT_NAME, "eMachines G725"),
1078 },
Tejun Heo9deb3432010-03-16 09:50:26 +09001079 .driver_data = "20091216", /* V3.04 */
Tejun Heocedc9bf2010-01-28 16:04:15 +09001080 },
Tejun Heo9b10ae82009-05-30 20:50:12 +09001081 { } /* terminate list */
1082 };
1083 const struct dmi_system_id *dmi = dmi_first_match(sysids);
Tejun Heo9deb3432010-03-16 09:50:26 +09001084 int year, month, date;
1085 char buf[9];
Tejun Heo9b10ae82009-05-30 20:50:12 +09001086
1087 if (!dmi || pdev->bus->number || pdev->devfn != PCI_DEVFN(0x1f, 2))
1088 return false;
1089
Tejun Heo9deb3432010-03-16 09:50:26 +09001090 dmi_get_date(DMI_BIOS_DATE, &year, &month, &date);
1091 snprintf(buf, sizeof(buf), "%04d%02d%02d", year, month, date);
Tejun Heo9b10ae82009-05-30 20:50:12 +09001092
Tejun Heo9deb3432010-03-16 09:50:26 +09001093 return strcmp(buf, dmi->driver_data) < 0;
Tejun Heo9b10ae82009-05-30 20:50:12 +09001094}
1095
Tejun Heo55946392009-08-04 14:30:08 +09001096static bool ahci_broken_online(struct pci_dev *pdev)
1097{
1098#define ENCODE_BUSDEVFN(bus, slot, func) \
1099 (void *)(unsigned long)(((bus) << 8) | PCI_DEVFN((slot), (func)))
1100 static const struct dmi_system_id sysids[] = {
1101 /*
1102 * There are several gigabyte boards which use
1103 * SIMG5723s configured as hardware RAID. Certain
1104 * 5723 firmware revisions shipped there keep the link
1105 * online but fail to answer properly to SRST or
1106 * IDENTIFY when no device is attached downstream
1107 * causing libata to retry quite a few times leading
1108 * to excessive detection delay.
1109 *
1110 * As these firmwares respond to the second reset try
1111 * with invalid device signature, considering unknown
1112 * sig as offline works around the problem acceptably.
1113 */
1114 {
1115 .ident = "EP45-DQ6",
1116 .matches = {
1117 DMI_MATCH(DMI_BOARD_VENDOR,
1118 "Gigabyte Technology Co., Ltd."),
1119 DMI_MATCH(DMI_BOARD_NAME, "EP45-DQ6"),
1120 },
1121 .driver_data = ENCODE_BUSDEVFN(0x0a, 0x00, 0),
1122 },
1123 {
1124 .ident = "EP45-DS5",
1125 .matches = {
1126 DMI_MATCH(DMI_BOARD_VENDOR,
1127 "Gigabyte Technology Co., Ltd."),
1128 DMI_MATCH(DMI_BOARD_NAME, "EP45-DS5"),
1129 },
1130 .driver_data = ENCODE_BUSDEVFN(0x03, 0x00, 0),
1131 },
1132 { } /* terminate list */
1133 };
1134#undef ENCODE_BUSDEVFN
1135 const struct dmi_system_id *dmi = dmi_first_match(sysids);
1136 unsigned int val;
1137
1138 if (!dmi)
1139 return false;
1140
1141 val = (unsigned long)dmi->driver_data;
1142
1143 return pdev->bus->number == (val >> 8) && pdev->devfn == (val & 0xff);
1144}
1145
Jacob Pan0cf4a7d2014-04-15 22:27:11 -07001146static bool ahci_broken_devslp(struct pci_dev *pdev)
1147{
1148 /* device with broken DEVSLP but still showing SDS capability */
1149 static const struct pci_device_id ids[] = {
1150 { PCI_VDEVICE(INTEL, 0x0f23)}, /* Valleyview SoC */
1151 {}
1152 };
1153
1154 return pci_match_id(ids, pdev);
1155}
1156
Markus Trippelsdorf8e513212009-10-09 05:41:47 +02001157#ifdef CONFIG_ATA_ACPI
Tejun Heof80ae7e2009-09-16 04:18:03 +09001158static void ahci_gtf_filter_workaround(struct ata_host *host)
1159{
1160 static const struct dmi_system_id sysids[] = {
1161 /*
1162 * Aspire 3810T issues a bunch of SATA enable commands
1163 * via _GTF including an invalid one and one which is
1164 * rejected by the device. Among the successful ones
1165 * is FPDMA non-zero offset enable which when enabled
1166 * only on the drive side leads to NCQ command
1167 * failures. Filter it out.
1168 */
1169 {
1170 .ident = "Aspire 3810T",
1171 .matches = {
1172 DMI_MATCH(DMI_SYS_VENDOR, "Acer"),
1173 DMI_MATCH(DMI_PRODUCT_NAME, "Aspire 3810T"),
1174 },
1175 .driver_data = (void *)ATA_ACPI_FILTER_FPDMA_OFFSET,
1176 },
1177 { }
1178 };
1179 const struct dmi_system_id *dmi = dmi_first_match(sysids);
1180 unsigned int filter;
1181 int i;
1182
1183 if (!dmi)
1184 return;
1185
1186 filter = (unsigned long)dmi->driver_data;
Joe Perchesa44fec12011-04-15 15:51:58 -07001187 dev_info(host->dev, "applying extra ACPI _GTF filter 0x%x for %s\n",
1188 filter, dmi->ident);
Tejun Heof80ae7e2009-09-16 04:18:03 +09001189
1190 for (i = 0; i < host->n_ports; i++) {
1191 struct ata_port *ap = host->ports[i];
1192 struct ata_link *link;
1193 struct ata_device *dev;
1194
1195 ata_for_each_link(link, ap, EDGE)
1196 ata_for_each_dev(dev, link, ALL)
1197 dev->gtf_filter |= filter;
1198 }
1199}
Markus Trippelsdorf8e513212009-10-09 05:41:47 +02001200#else
1201static inline void ahci_gtf_filter_workaround(struct ata_host *host)
1202{}
1203#endif
Tejun Heof80ae7e2009-09-16 04:18:03 +09001204
Linus Torvaldse1ba8452014-01-22 16:39:28 -08001205static int ahci_init_interrupts(struct pci_dev *pdev, unsigned int n_ports,
Alexander Gordeevab0f9e72014-04-17 14:13:49 +02001206 struct ahci_host_priv *hpriv)
Alexander Gordeev5ca72c42012-11-19 16:02:48 +01001207{
Alexander Gordeevccf8f532014-04-17 14:13:50 +02001208 int rc, nvec;
Alexander Gordeev5ca72c42012-11-19 16:02:48 +01001209
Alexander Gordeev7b92b4f2013-12-30 08:28:14 +01001210 if (hpriv->flags & AHCI_HFLAG_NO_MSI)
1211 goto intx;
Alexander Gordeev5ca72c42012-11-19 16:02:48 +01001212
Alexander Gordeevfc061d92014-01-29 14:19:43 -07001213 nvec = pci_msi_vec_count(pdev);
1214 if (nvec < 0)
Alexander Gordeev7b92b4f2013-12-30 08:28:14 +01001215 goto intx;
1216
1217 /*
1218 * If number of MSIs is less than number of ports then Sharing Last
1219 * Message mode could be enforced. In this case assume that advantage
1220 * of multipe MSIs is negated and use single MSI mode instead.
1221 */
Alexander Gordeevfc061d92014-01-29 14:19:43 -07001222 if (nvec < n_ports)
Alexander Gordeev7b92b4f2013-12-30 08:28:14 +01001223 goto single_msi;
1224
Alexander Gordeevccf8f532014-04-17 14:13:50 +02001225 rc = pci_enable_msi_exact(pdev, nvec);
1226 if (rc == -ENOSPC)
Alexander Gordeevfc403632014-02-14 14:27:19 -07001227 goto single_msi;
Alexander Gordeevccf8f532014-04-17 14:13:50 +02001228 else if (rc < 0)
Alexander Gordeevfc061d92014-01-29 14:19:43 -07001229 goto intx;
Alexander Gordeev7b92b4f2013-12-30 08:28:14 +01001230
Alexander Gordeevab0f9e72014-04-17 14:13:49 +02001231 /* fallback to single MSI mode if the controller enforced MRSM mode */
1232 if (readl(hpriv->mmio + HOST_CTL) & HOST_MRSM) {
1233 pci_disable_msi(pdev);
1234 printk(KERN_INFO "ahci: MRSM is on, fallback to single MSI\n");
1235 goto single_msi;
1236 }
1237
Alexander Gordeevc3ebd6a2014-09-25 15:13:21 +02001238 if (nvec > 1)
1239 hpriv->flags |= AHCI_HFLAG_MULTI_MSI;
1240
Alexander Gordeev7b92b4f2013-12-30 08:28:14 +01001241 return nvec;
1242
1243single_msi:
Alexander Gordeevfc061d92014-01-29 14:19:43 -07001244 if (pci_enable_msi(pdev))
Alexander Gordeev7b92b4f2013-12-30 08:28:14 +01001245 goto intx;
1246 return 1;
1247
1248intx:
Alexander Gordeev5ca72c42012-11-19 16:02:48 +01001249 pci_intx(pdev, 1);
1250 return 0;
1251}
1252
Tejun Heo24dc5f32007-01-20 16:00:28 +09001253static int ahci_init_one(struct pci_dev *pdev, const struct pci_device_id *ent)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001254{
Tejun Heoe297d992008-06-10 00:13:04 +09001255 unsigned int board_id = ent->driver_data;
1256 struct ata_port_info pi = ahci_port_info[board_id];
Tejun Heo4447d352007-04-17 23:44:08 +09001257 const struct ata_port_info *ppi[] = { &pi, NULL };
Tejun Heo24dc5f32007-01-20 16:00:28 +09001258 struct device *dev = &pdev->dev;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001259 struct ahci_host_priv *hpriv;
Tejun Heo4447d352007-04-17 23:44:08 +09001260 struct ata_host *host;
Alexander Gordeevc3ebd6a2014-09-25 15:13:21 +02001261 int n_ports, i, rc;
Alessandro Rubini318893e2012-01-06 13:33:39 +01001262 int ahci_pci_bar = AHCI_PCI_BAR_STANDARD;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001263
1264 VPRINTK("ENTER\n");
1265
Justin P. Mattockb429dd52010-07-03 07:29:25 -07001266 WARN_ON((int)ATA_MAX_QUEUE > AHCI_MAX_CMDS);
Tejun Heo12fad3f2006-05-15 21:03:55 +09001267
Joe Perches06296a12011-04-15 15:52:00 -07001268 ata_print_version_once(&pdev->dev, DRV_VERSION);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001269
Alan Cox5b66c822008-09-03 14:48:34 +01001270 /* The AHCI driver can only drive the SATA ports, the PATA driver
1271 can drive them all so if both drivers are selected make sure
1272 AHCI stays out of the way */
1273 if (pdev->vendor == PCI_VENDOR_ID_MARVELL && !marvell_enable)
1274 return -ENODEV;
1275
James Lairdcb856962013-11-19 11:06:38 +11001276 /* Apple BIOS on MCP89 prevents us using AHCI */
1277 if (is_mcp89_apple(pdev))
1278 ahci_mcp89_apple_enable(pdev);
Tejun Heoc6353b42010-06-17 11:42:22 +02001279
Mark Nelson7a022672009-11-22 12:07:41 +11001280 /* Promise's PDC42819 is a SAS/SATA controller that has an AHCI mode.
1281 * At the moment, we can only use the AHCI mode. Let the users know
1282 * that for SAS drives they're out of luck.
1283 */
1284 if (pdev->vendor == PCI_VENDOR_ID_PROMISE)
Joe Perchesa44fec12011-04-15 15:51:58 -07001285 dev_info(&pdev->dev,
1286 "PDC42819 can only drive SATA devices with this driver\n");
Mark Nelson7a022672009-11-22 12:07:41 +11001287
Hugh Daschbach7f9c9f82013-01-04 14:39:09 -08001288 /* Both Connext and Enmotus devices use non-standard BARs */
Alessandro Rubini318893e2012-01-06 13:33:39 +01001289 if (pdev->vendor == PCI_VENDOR_ID_STMICRO && pdev->device == 0xCC06)
1290 ahci_pci_bar = AHCI_PCI_BAR_STA2X11;
Hugh Daschbach7f9c9f82013-01-04 14:39:09 -08001291 else if (pdev->vendor == 0x1c44 && pdev->device == 0x8000)
1292 ahci_pci_bar = AHCI_PCI_BAR_ENMOTUS;
Alessandro Rubini318893e2012-01-06 13:33:39 +01001293
Chuansheng Liue6b7e412014-09-01 08:38:03 +08001294 /*
1295 * The JMicron chip 361/363 contains one SATA controller and one
1296 * PATA controller,for powering on these both controllers, we must
1297 * follow the sequence one by one, otherwise one of them can not be
1298 * powered on successfully, so here we disable the async suspend
1299 * method for these chips.
1300 */
1301 if (pdev->vendor == PCI_VENDOR_ID_JMICRON &&
1302 (pdev->device == PCI_DEVICE_ID_JMICRON_JMB363 ||
1303 pdev->device == PCI_DEVICE_ID_JMICRON_JMB361))
1304 device_disable_async_suspend(&pdev->dev);
1305
Tejun Heo4447d352007-04-17 23:44:08 +09001306 /* acquire resources */
Tejun Heo24dc5f32007-01-20 16:00:28 +09001307 rc = pcim_enable_device(pdev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001308 if (rc)
1309 return rc;
1310
Tejun Heoc4f77922007-12-06 15:09:43 +09001311 if (pdev->vendor == PCI_VENDOR_ID_INTEL &&
1312 (pdev->device == 0x2652 || pdev->device == 0x2653)) {
1313 u8 map;
1314
1315 /* ICH6s share the same PCI ID for both piix and ahci
1316 * modes. Enabling ahci mode while MAP indicates
1317 * combined mode is a bad idea. Yield to ata_piix.
1318 */
1319 pci_read_config_byte(pdev, ICH_MAP, &map);
1320 if (map & 0x3) {
Joe Perchesa44fec12011-04-15 15:51:58 -07001321 dev_info(&pdev->dev,
1322 "controller is in combined mode, can't enable AHCI mode\n");
Tejun Heoc4f77922007-12-06 15:09:43 +09001323 return -ENODEV;
1324 }
1325 }
1326
Paul Bolle6fec8872013-12-16 11:34:21 +01001327 /* AHCI controllers often implement SFF compatible interface.
1328 * Grab all PCI BARs just in case.
1329 */
1330 rc = pcim_iomap_regions_request_all(pdev, 1 << ahci_pci_bar, DRV_NAME);
1331 if (rc == -EBUSY)
1332 pcim_pin_device(pdev);
1333 if (rc)
1334 return rc;
1335
Tejun Heo24dc5f32007-01-20 16:00:28 +09001336 hpriv = devm_kzalloc(dev, sizeof(*hpriv), GFP_KERNEL);
1337 if (!hpriv)
1338 return -ENOMEM;
Tejun Heo417a1a62007-09-23 13:19:55 +09001339 hpriv->flags |= (unsigned long)pi.private_data;
1340
Tejun Heoe297d992008-06-10 00:13:04 +09001341 /* MCP65 revision A1 and A2 can't do MSI */
1342 if (board_id == board_ahci_mcp65 &&
1343 (pdev->revision == 0xa1 || pdev->revision == 0xa2))
1344 hpriv->flags |= AHCI_HFLAG_NO_MSI;
1345
Shane Huange427fe02008-12-30 10:53:41 +08001346 /* SB800 does NOT need the workaround to ignore SERR_INTERNAL */
1347 if (board_id == board_ahci_sb700 && pdev->revision >= 0x40)
1348 hpriv->flags &= ~AHCI_HFLAG_IGN_SERR_INTERNAL;
1349
Tejun Heo2fcad9d2009-10-03 18:27:29 +09001350 /* only some SB600s can do 64bit DMA */
1351 if (ahci_sb600_enable_64bit(pdev))
1352 hpriv->flags &= ~AHCI_HFLAG_32BIT_ONLY;
Shane Huang58a09b32009-05-27 15:04:43 +08001353
Alessandro Rubini318893e2012-01-06 13:33:39 +01001354 hpriv->mmio = pcim_iomap_table(pdev)[ahci_pci_bar];
Anton Vorontsovd8993342010-03-03 20:17:34 +03001355
Jacob Pan0cf4a7d2014-04-15 22:27:11 -07001356 /* must set flag prior to save config in order to take effect */
1357 if (ahci_broken_devslp(pdev))
1358 hpriv->flags |= AHCI_HFLAG_NO_DEVSLP;
1359
Tejun Heo4447d352007-04-17 23:44:08 +09001360 /* save initial config */
Anton Vorontsov394d6e52010-03-03 20:17:36 +03001361 ahci_pci_save_initial_config(pdev, hpriv);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001362
Tejun Heo4447d352007-04-17 23:44:08 +09001363 /* prepare host */
Robert Hancock453d3132010-01-26 22:33:23 -06001364 if (hpriv->cap & HOST_CAP_NCQ) {
1365 pi.flags |= ATA_FLAG_NCQ;
Tejun Heo83f2b962010-03-30 10:28:32 +09001366 /*
1367 * Auto-activate optimization is supposed to be
1368 * supported on all AHCI controllers indicating NCQ
1369 * capability, but it seems to be broken on some
1370 * chipsets including NVIDIAs.
1371 */
1372 if (!(hpriv->flags & AHCI_HFLAG_NO_FPDMA_AA))
Robert Hancock453d3132010-01-26 22:33:23 -06001373 pi.flags |= ATA_FLAG_FPDMA_AA;
Marc Carino40fb59e2013-08-24 23:22:49 -07001374
1375 /*
1376 * All AHCI controllers should be forward-compatible
1377 * with the new auxiliary field. This code should be
1378 * conditionalized if any buggy AHCI controllers are
1379 * encountered.
1380 */
1381 pi.flags |= ATA_FLAG_FPDMA_AUX;
Robert Hancock453d3132010-01-26 22:33:23 -06001382 }
Tejun Heo4447d352007-04-17 23:44:08 +09001383
Tejun Heo7d50b602007-09-23 13:19:54 +09001384 if (hpriv->cap & HOST_CAP_PMP)
1385 pi.flags |= ATA_FLAG_PMP;
1386
Anton Vorontsov0cbb0e72010-03-03 20:17:45 +03001387 ahci_set_em_messages(hpriv, &pi);
Kristen Carlson Accardi18f7ba42008-06-03 10:33:55 -07001388
Rafael J. Wysocki1fd68432009-01-19 20:57:36 +01001389 if (ahci_broken_system_poweroff(pdev)) {
1390 pi.flags |= ATA_FLAG_NO_POWEROFF_SPINDOWN;
1391 dev_info(&pdev->dev,
1392 "quirky BIOS, skipping spindown on poweroff\n");
1393 }
1394
Tejun Heo9b10ae82009-05-30 20:50:12 +09001395 if (ahci_broken_suspend(pdev)) {
1396 hpriv->flags |= AHCI_HFLAG_NO_SUSPEND;
Joe Perchesa44fec12011-04-15 15:51:58 -07001397 dev_warn(&pdev->dev,
1398 "BIOS update required for suspend/resume\n");
Tejun Heo9b10ae82009-05-30 20:50:12 +09001399 }
1400
Tejun Heo55946392009-08-04 14:30:08 +09001401 if (ahci_broken_online(pdev)) {
1402 hpriv->flags |= AHCI_HFLAG_SRST_TOUT_IS_OFFLINE;
1403 dev_info(&pdev->dev,
1404 "online status unreliable, applying workaround\n");
1405 }
1406
Tejun Heo837f5f82008-02-06 15:13:51 +09001407 /* CAP.NP sometimes indicate the index of the last enabled
1408 * port, at other times, that of the last possible port, so
1409 * determining the maximum port number requires looking at
1410 * both CAP.NP and port_map.
1411 */
1412 n_ports = max(ahci_nr_ports(hpriv->cap), fls(hpriv->port_map));
1413
Alexander Gordeevc3ebd6a2014-09-25 15:13:21 +02001414 ahci_init_interrupts(pdev, n_ports, hpriv);
Alexander Gordeev7b92b4f2013-12-30 08:28:14 +01001415
Tejun Heo837f5f82008-02-06 15:13:51 +09001416 host = ata_host_alloc_pinfo(&pdev->dev, ppi, n_ports);
Tejun Heo4447d352007-04-17 23:44:08 +09001417 if (!host)
1418 return -ENOMEM;
Tejun Heo4447d352007-04-17 23:44:08 +09001419 host->private_data = hpriv;
1420
Arjan van de Venf3d7f232009-01-26 02:05:44 -08001421 if (!(hpriv->cap & HOST_CAP_SSS) || ahci_ignore_sss)
Arjan van de Ven886ad092009-01-09 15:54:07 -08001422 host->flags |= ATA_HOST_PARALLEL_SCAN;
Arjan van de Venf3d7f232009-01-26 02:05:44 -08001423 else
Jingoo Hand2782d92013-10-05 09:15:16 +09001424 dev_info(&pdev->dev, "SSS flag set, parallel bus scan disabled\n");
Arjan van de Ven886ad092009-01-09 15:54:07 -08001425
Kristen Carlson Accardi18f7ba42008-06-03 10:33:55 -07001426 if (pi.flags & ATA_FLAG_EM)
1427 ahci_reset_em(host);
1428
Tejun Heo4447d352007-04-17 23:44:08 +09001429 for (i = 0; i < host->n_ports; i++) {
Jeff Garzikdab632e2007-05-28 08:33:01 -04001430 struct ata_port *ap = host->ports[i];
Tejun Heo4447d352007-04-17 23:44:08 +09001431
Alessandro Rubini318893e2012-01-06 13:33:39 +01001432 ata_port_pbar_desc(ap, ahci_pci_bar, -1, "abar");
1433 ata_port_pbar_desc(ap, ahci_pci_bar,
Tejun Heocbcdd872007-08-18 13:14:55 +09001434 0x100 + ap->port_no * 0x80, "port");
1435
Kristen Carlson Accardi18f7ba42008-06-03 10:33:55 -07001436 /* set enclosure management message type */
1437 if (ap->flags & ATA_FLAG_EM)
Harry Zhang008dbd62010-04-23 17:27:19 +08001438 ap->em_message_type = hpriv->em_msg_type;
Kristen Carlson Accardi18f7ba42008-06-03 10:33:55 -07001439
1440
Jeff Garzikdab632e2007-05-28 08:33:01 -04001441 /* disabled/not-implemented port */
Tejun Heo350756f2008-04-07 22:47:21 +09001442 if (!(hpriv->port_map & (1 << i)))
Jeff Garzikdab632e2007-05-28 08:33:01 -04001443 ap->ops = &ata_dummy_port_ops;
Tejun Heo4447d352007-04-17 23:44:08 +09001444 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001445
Tejun Heoedc93052007-10-25 14:59:16 +09001446 /* apply workaround for ASUS P5W DH Deluxe mainboard */
1447 ahci_p5wdh_workaround(host);
1448
Tejun Heof80ae7e2009-09-16 04:18:03 +09001449 /* apply gtf filter quirk */
1450 ahci_gtf_filter_workaround(host);
1451
Linus Torvalds1da177e2005-04-16 15:20:36 -07001452 /* initialize adapter */
Tejun Heo4447d352007-04-17 23:44:08 +09001453 rc = ahci_configure_dma_masks(pdev, hpriv->cap & HOST_CAP_64);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001454 if (rc)
Tejun Heo24dc5f32007-01-20 16:00:28 +09001455 return rc;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001456
Anton Vorontsov33030402010-03-03 20:17:39 +03001457 rc = ahci_pci_reset_controller(host);
Tejun Heo4447d352007-04-17 23:44:08 +09001458 if (rc)
1459 return rc;
Tejun Heo12fad3f2006-05-15 21:03:55 +09001460
Anton Vorontsov781d6552010-03-03 20:17:42 +03001461 ahci_pci_init_controller(host);
Anton Vorontsov439fcae2010-03-03 20:17:43 +03001462 ahci_pci_print_info(host);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001463
Tejun Heo4447d352007-04-17 23:44:08 +09001464 pci_set_master(pdev);
Alexander Gordeev5ca72c42012-11-19 16:02:48 +01001465
Alexander Gordeevd1028e22014-09-29 18:25:59 +02001466 return ahci_host_activate(host, pdev->irq, &ahci_sht);
Jeff Garzik907f4672005-05-12 15:03:42 -04001467}
Linus Torvalds1da177e2005-04-16 15:20:36 -07001468
Axel Lin2fc75da2012-04-19 13:43:05 +08001469module_pci_driver(ahci_pci_driver);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001470
1471MODULE_AUTHOR("Jeff Garzik");
1472MODULE_DESCRIPTION("AHCI SATA low-level driver");
1473MODULE_LICENSE("GPL");
1474MODULE_DEVICE_TABLE(pci, ahci_pci_tbl);
Jeff Garzik68854332005-08-23 02:53:51 -04001475MODULE_VERSION(DRV_VERSION);