blob: c78d235f86ee47f7b84521277dc2963accd26098 [file] [log] [blame]
Ralf Baechle90e8cac2013-01-17 15:11:16 +01001/*
2 * Format of an instruction in memory.
3 *
4 * This file is subject to the terms and conditions of the GNU General Public
5 * License. See the file "COPYING" in the main directory of this archive
6 * for more details.
7 *
8 * Copyright (C) 1996, 2000 by Ralf Baechle
9 * Copyright (C) 2006 by Thiemo Seufer
Steven J. Hill2aa9fd02013-02-05 16:52:00 -060010 * Copyright (C) 2012 MIPS Technologies, Inc. All rights reserved.
Leonid Yegoshinaa1af472013-12-04 11:06:57 +000011 * Copyright (C) 2014 Imagination Technologies Ltd.
Ralf Baechle90e8cac2013-01-17 15:11:16 +010012 */
13#ifndef _UAPI_ASM_INST_H
14#define _UAPI_ASM_INST_H
15
Ralf Baechle64a17a02014-04-16 00:39:02 +020016#include <asm/bitfield.h>
17
Ralf Baechle90e8cac2013-01-17 15:11:16 +010018/*
19 * Major opcodes; before MIPS IV cop1x was called cop3.
20 */
21enum major_op {
22 spec_op, bcond_op, j_op, jal_op,
23 beq_op, bne_op, blez_op, bgtz_op,
24 addi_op, addiu_op, slti_op, sltiu_op,
25 andi_op, ori_op, xori_op, lui_op,
26 cop0_op, cop1_op, cop2_op, cop1x_op,
27 beql_op, bnel_op, blezl_op, bgtzl_op,
28 daddi_op, daddiu_op, ldl_op, ldr_op,
29 spec2_op, jalx_op, mdmx_op, spec3_op,
30 lb_op, lh_op, lwl_op, lw_op,
31 lbu_op, lhu_op, lwr_op, lwu_op,
32 sb_op, sh_op, swl_op, sw_op,
33 sdl_op, sdr_op, swr_op, cache_op,
34 ll_op, lwc1_op, lwc2_op, pref_op,
35 lld_op, ldc1_op, ldc2_op, ld_op,
36 sc_op, swc1_op, swc2_op, major_3b_op,
37 scd_op, sdc1_op, sdc2_op, sd_op
38};
39
40/*
41 * func field of spec opcode.
42 */
43enum spec_op {
44 sll_op, movc_op, srl_op, sra_op,
45 sllv_op, pmon_op, srlv_op, srav_op,
46 jr_op, jalr_op, movz_op, movn_op,
47 syscall_op, break_op, spim_op, sync_op,
48 mfhi_op, mthi_op, mflo_op, mtlo_op,
49 dsllv_op, spec2_unused_op, dsrlv_op, dsrav_op,
50 mult_op, multu_op, div_op, divu_op,
51 dmult_op, dmultu_op, ddiv_op, ddivu_op,
52 add_op, addu_op, sub_op, subu_op,
53 and_op, or_op, xor_op, nor_op,
54 spec3_unused_op, spec4_unused_op, slt_op, sltu_op,
55 dadd_op, daddu_op, dsub_op, dsubu_op,
56 tge_op, tgeu_op, tlt_op, tltu_op,
57 teq_op, spec5_unused_op, tne_op, spec6_unused_op,
58 dsll_op, spec7_unused_op, dsrl_op, dsra_op,
59 dsll32_op, spec8_unused_op, dsrl32_op, dsra32_op
60};
61
62/*
63 * func field of spec2 opcode.
64 */
65enum spec2_op {
66 madd_op, maddu_op, mul_op, spec2_3_unused_op,
67 msub_op, msubu_op, /* more unused ops */
68 clz_op = 0x20, clo_op,
69 dclz_op = 0x24, dclo_op,
70 sdbpp_op = 0x3f
71};
72
73/*
74 * func field of spec3 opcode.
75 */
76enum spec3_op {
77 ext_op, dextm_op, dextu_op, dext_op,
78 ins_op, dinsm_op, dinsu_op, dins_op,
Paul Burton6f5bb422014-03-04 15:11:12 +000079 yield_op = 0x09, lx_op = 0x0a,
80 lwle_op = 0x19, lwre_op = 0x1a,
81 cachee_op = 0x1b, sbe_op = 0x1c,
82 she_op = 0x1d, sce_op = 0x1e,
83 swe_op = 0x1f, bshfl_op = 0x20,
84 swle_op = 0x21, swre_op = 0x22,
85 prefe_op = 0x23, dbshfl_op = 0x24,
86 lbue_op = 0x28, lhue_op = 0x29,
87 lbe_op = 0x2c, lhe_op = 0x2d,
88 lle_op = 0x2e, lwe_op = 0x2f,
89 rdhwr_op = 0x3b
Ralf Baechle90e8cac2013-01-17 15:11:16 +010090};
91
92/*
93 * rt field of bcond opcodes.
94 */
95enum rt_op {
96 bltz_op, bgez_op, bltzl_op, bgezl_op,
97 spimi_op, unused_rt_op_0x05, unused_rt_op_0x06, unused_rt_op_0x07,
98 tgei_op, tgeiu_op, tlti_op, tltiu_op,
99 teqi_op, unused_0x0d_rt_op, tnei_op, unused_0x0f_rt_op,
100 bltzal_op, bgezal_op, bltzall_op, bgezall_op,
101 rt_op_0x14, rt_op_0x15, rt_op_0x16, rt_op_0x17,
102 rt_op_0x18, rt_op_0x19, rt_op_0x1a, rt_op_0x1b,
103 bposge32_op, rt_op_0x1d, rt_op_0x1e, rt_op_0x1f
104};
105
106/*
107 * rs field of cop opcodes.
108 */
109enum cop_op {
Ralf Baechle70342282013-01-22 12:59:30 +0100110 mfc_op = 0x00, dmfc_op = 0x01,
Leonid Yegoshin1ac944002013-11-07 12:48:28 +0000111 cfc_op = 0x02, mfhc_op = 0x03,
112 mtc_op = 0x04, dmtc_op = 0x05,
113 ctc_op = 0x06, mthc_op = 0x07,
Ralf Baechle70342282013-01-22 12:59:30 +0100114 bc_op = 0x08, cop_op = 0x10,
115 copm_op = 0x18
Ralf Baechle90e8cac2013-01-17 15:11:16 +0100116};
117
118/*
119 * rt field of cop.bc_op opcodes
120 */
121enum bcop_op {
122 bcf_op, bct_op, bcfl_op, bctl_op
123};
124
125/*
126 * func field of cop0 coi opcodes.
127 */
128enum cop0_coi_func {
Ralf Baechle70342282013-01-22 12:59:30 +0100129 tlbr_op = 0x01, tlbwi_op = 0x02,
130 tlbwr_op = 0x06, tlbp_op = 0x08,
Paul Burtonb0a3eae2013-12-24 03:44:28 +0000131 rfe_op = 0x10, eret_op = 0x18,
132 wait_op = 0x20,
Ralf Baechle90e8cac2013-01-17 15:11:16 +0100133};
134
135/*
136 * func field of cop0 com opcodes.
137 */
138enum cop0_com_func {
Ralf Baechle70342282013-01-22 12:59:30 +0100139 tlbr1_op = 0x01, tlbw_op = 0x02,
140 tlbp1_op = 0x08, dctr_op = 0x09,
141 dctw_op = 0x0a
Ralf Baechle90e8cac2013-01-17 15:11:16 +0100142};
143
144/*
145 * fmt field of cop1 opcodes.
146 */
147enum cop1_fmt {
148 s_fmt, d_fmt, e_fmt, q_fmt,
149 w_fmt, l_fmt
150};
151
152/*
153 * func field of cop1 instructions using d, s or w format.
154 */
155enum cop1_sdw_func {
Ralf Baechle70342282013-01-22 12:59:30 +0100156 fadd_op = 0x00, fsub_op = 0x01,
157 fmul_op = 0x02, fdiv_op = 0x03,
158 fsqrt_op = 0x04, fabs_op = 0x05,
159 fmov_op = 0x06, fneg_op = 0x07,
160 froundl_op = 0x08, ftruncl_op = 0x09,
161 fceill_op = 0x0a, ffloorl_op = 0x0b,
162 fround_op = 0x0c, ftrunc_op = 0x0d,
163 fceil_op = 0x0e, ffloor_op = 0x0f,
164 fmovc_op = 0x11, fmovz_op = 0x12,
165 fmovn_op = 0x13, frecip_op = 0x15,
166 frsqrt_op = 0x16, fcvts_op = 0x20,
167 fcvtd_op = 0x21, fcvte_op = 0x22,
168 fcvtw_op = 0x24, fcvtl_op = 0x25,
169 fcmp_op = 0x30
Ralf Baechle90e8cac2013-01-17 15:11:16 +0100170};
171
172/*
173 * func field of cop1x opcodes (MIPS IV).
174 */
175enum cop1x_func {
Ralf Baechle70342282013-01-22 12:59:30 +0100176 lwxc1_op = 0x00, ldxc1_op = 0x01,
Deng-Cheng Zhu51061b82014-03-06 17:05:27 -0800177 swxc1_op = 0x08, sdxc1_op = 0x09,
178 pfetch_op = 0x0f, madd_s_op = 0x20,
Ralf Baechle70342282013-01-22 12:59:30 +0100179 madd_d_op = 0x21, madd_e_op = 0x22,
180 msub_s_op = 0x28, msub_d_op = 0x29,
181 msub_e_op = 0x2a, nmadd_s_op = 0x30,
182 nmadd_d_op = 0x31, nmadd_e_op = 0x32,
183 nmsub_s_op = 0x38, nmsub_d_op = 0x39,
184 nmsub_e_op = 0x3a
Ralf Baechle90e8cac2013-01-17 15:11:16 +0100185};
186
187/*
188 * func field for mad opcodes (MIPS IV).
189 */
190enum mad_func {
Ralf Baechle70342282013-01-22 12:59:30 +0100191 madd_fp_op = 0x08, msub_fp_op = 0x0a,
192 nmadd_fp_op = 0x0c, nmsub_fp_op = 0x0e
Ralf Baechle90e8cac2013-01-17 15:11:16 +0100193};
194
195/*
196 * func field for special3 lx opcodes (Cavium Octeon).
197 */
198enum lx_func {
199 lwx_op = 0x00,
200 lhx_op = 0x04,
Ralf Baechle70342282013-01-22 12:59:30 +0100201 lbux_op = 0x06,
Ralf Baechle90e8cac2013-01-17 15:11:16 +0100202 ldx_op = 0x08,
Ralf Baechle70342282013-01-22 12:59:30 +0100203 lwux_op = 0x10,
204 lhux_op = 0x14,
Ralf Baechle90e8cac2013-01-17 15:11:16 +0100205 lbx_op = 0x16,
206};
207
208/*
Steven J. Hill2aa9fd02013-02-05 16:52:00 -0600209 * (microMIPS) Major opcodes.
210 */
211enum mm_major_op {
212 mm_pool32a_op, mm_pool16a_op, mm_lbu16_op, mm_move16_op,
213 mm_addi32_op, mm_lbu32_op, mm_sb32_op, mm_lb32_op,
214 mm_pool32b_op, mm_pool16b_op, mm_lhu16_op, mm_andi16_op,
215 mm_addiu32_op, mm_lhu32_op, mm_sh32_op, mm_lh32_op,
216 mm_pool32i_op, mm_pool16c_op, mm_lwsp16_op, mm_pool16d_op,
217 mm_ori32_op, mm_pool32f_op, mm_reserved1_op, mm_reserved2_op,
218 mm_pool32c_op, mm_lwgp16_op, mm_lw16_op, mm_pool16e_op,
219 mm_xori32_op, mm_jals32_op, mm_addiupc_op, mm_reserved3_op,
220 mm_reserved4_op, mm_pool16f_op, mm_sb16_op, mm_beqz16_op,
221 mm_slti32_op, mm_beq32_op, mm_swc132_op, mm_lwc132_op,
222 mm_reserved5_op, mm_reserved6_op, mm_sh16_op, mm_bnez16_op,
223 mm_sltiu32_op, mm_bne32_op, mm_sdc132_op, mm_ldc132_op,
224 mm_reserved7_op, mm_reserved8_op, mm_swsp16_op, mm_b16_op,
225 mm_andi32_op, mm_j32_op, mm_sd32_op, mm_ld32_op,
226 mm_reserved11_op, mm_reserved12_op, mm_sw16_op, mm_li16_op,
227 mm_jalx32_op, mm_jal32_op, mm_sw32_op, mm_lw32_op,
228};
229
230/*
231 * (microMIPS) POOL32I minor opcodes.
232 */
233enum mm_32i_minor_op {
234 mm_bltz_op, mm_bltzal_op, mm_bgez_op, mm_bgezal_op,
235 mm_blez_op, mm_bnezc_op, mm_bgtz_op, mm_beqzc_op,
236 mm_tlti_op, mm_tgei_op, mm_tltiu_op, mm_tgeiu_op,
237 mm_tnei_op, mm_lui_op, mm_teqi_op, mm_reserved13_op,
238 mm_synci_op, mm_bltzals_op, mm_reserved14_op, mm_bgezals_op,
239 mm_bc2f_op, mm_bc2t_op, mm_reserved15_op, mm_reserved16_op,
240 mm_reserved17_op, mm_reserved18_op, mm_bposge64_op, mm_bposge32_op,
241 mm_bc1f_op, mm_bc1t_op, mm_reserved19_op, mm_reserved20_op,
242 mm_bc1any2f_op, mm_bc1any2t_op, mm_bc1any4f_op, mm_bc1any4t_op,
243};
244
245/*
246 * (microMIPS) POOL32A minor opcodes.
247 */
248enum mm_32a_minor_op {
249 mm_sll32_op = 0x000,
250 mm_ins_op = 0x00c,
Markos Chandrasbef581b2014-04-08 12:47:04 +0100251 mm_sllv32_op = 0x010,
Steven J. Hill2aa9fd02013-02-05 16:52:00 -0600252 mm_ext_op = 0x02c,
253 mm_pool32axf_op = 0x03c,
254 mm_srl32_op = 0x040,
255 mm_sra_op = 0x080,
Markos Chandrasf31318f2014-04-08 12:47:05 +0100256 mm_srlv32_op = 0x090,
Steven J. Hill2aa9fd02013-02-05 16:52:00 -0600257 mm_rotr_op = 0x0c0,
258 mm_lwxs_op = 0x118,
259 mm_addu32_op = 0x150,
260 mm_subu32_op = 0x1d0,
261 mm_and_op = 0x250,
262 mm_or32_op = 0x290,
263 mm_xor32_op = 0x310,
Markos Chandrase8ef8682014-04-08 12:47:10 +0100264 mm_sltu_op = 0x390,
Steven J. Hill2aa9fd02013-02-05 16:52:00 -0600265};
266
267/*
268 * (microMIPS) POOL32B functions.
269 */
270enum mm_32b_func {
271 mm_lwc2_func = 0x0,
272 mm_lwp_func = 0x1,
273 mm_ldc2_func = 0x2,
274 mm_ldp_func = 0x4,
275 mm_lwm32_func = 0x5,
276 mm_cache_func = 0x6,
277 mm_ldm_func = 0x7,
278 mm_swc2_func = 0x8,
279 mm_swp_func = 0x9,
280 mm_sdc2_func = 0xa,
281 mm_sdp_func = 0xc,
282 mm_swm32_func = 0xd,
283 mm_sdm_func = 0xf,
284};
285
286/*
287 * (microMIPS) POOL32C functions.
288 */
289enum mm_32c_func {
290 mm_pref_func = 0x2,
291 mm_ll_func = 0x3,
292 mm_swr_func = 0x9,
293 mm_sc_func = 0xb,
294 mm_lwu_func = 0xe,
295};
296
297/*
298 * (microMIPS) POOL32AXF minor opcodes.
299 */
300enum mm_32axf_minor_op {
301 mm_mfc0_op = 0x003,
302 mm_mtc0_op = 0x00b,
303 mm_tlbp_op = 0x00d,
Markos Chandrasf3ec7a22014-04-08 12:47:07 +0100304 mm_mfhi32_op = 0x035,
Steven J. Hill2aa9fd02013-02-05 16:52:00 -0600305 mm_jalr_op = 0x03c,
306 mm_tlbr_op = 0x04d,
307 mm_jalrhb_op = 0x07c,
308 mm_tlbwi_op = 0x08d,
309 mm_tlbwr_op = 0x0cd,
310 mm_jalrs_op = 0x13c,
311 mm_jalrshb_op = 0x17c,
Paul Burton7ed82ad2014-01-09 15:27:32 +0000312 mm_sync_op = 0x1ad,
Steven J. Hill2aa9fd02013-02-05 16:52:00 -0600313 mm_syscall_op = 0x22d,
Paul Burtonf2638392014-01-09 15:30:37 +0000314 mm_wait_op = 0x24d,
Steven J. Hill2aa9fd02013-02-05 16:52:00 -0600315 mm_eret_op = 0x3cd,
Markos Chandras4c12a852014-04-08 12:47:06 +0100316 mm_divu_op = 0x5dc,
Steven J. Hill2aa9fd02013-02-05 16:52:00 -0600317};
318
319/*
320 * (microMIPS) POOL32F minor opcodes.
321 */
322enum mm_32f_minor_op {
323 mm_32f_00_op = 0x00,
324 mm_32f_01_op = 0x01,
325 mm_32f_02_op = 0x02,
326 mm_32f_10_op = 0x08,
327 mm_32f_11_op = 0x09,
328 mm_32f_12_op = 0x0a,
329 mm_32f_20_op = 0x10,
330 mm_32f_30_op = 0x18,
331 mm_32f_40_op = 0x20,
332 mm_32f_41_op = 0x21,
333 mm_32f_42_op = 0x22,
334 mm_32f_50_op = 0x28,
335 mm_32f_51_op = 0x29,
336 mm_32f_52_op = 0x2a,
337 mm_32f_60_op = 0x30,
338 mm_32f_70_op = 0x38,
339 mm_32f_73_op = 0x3b,
340 mm_32f_74_op = 0x3c,
341};
342
343/*
344 * (microMIPS) POOL32F secondary minor opcodes.
345 */
346enum mm_32f_10_minor_op {
347 mm_lwxc1_op = 0x1,
348 mm_swxc1_op,
349 mm_ldxc1_op,
350 mm_sdxc1_op,
351 mm_luxc1_op,
352 mm_suxc1_op,
353};
354
355enum mm_32f_func {
356 mm_lwxc1_func = 0x048,
357 mm_swxc1_func = 0x088,
358 mm_ldxc1_func = 0x0c8,
359 mm_sdxc1_func = 0x108,
360};
361
362/*
363 * (microMIPS) POOL32F secondary minor opcodes.
364 */
365enum mm_32f_40_minor_op {
366 mm_fmovf_op,
367 mm_fmovt_op,
368};
369
370/*
371 * (microMIPS) POOL32F secondary minor opcodes.
372 */
373enum mm_32f_60_minor_op {
374 mm_fadd_op,
375 mm_fsub_op,
376 mm_fmul_op,
377 mm_fdiv_op,
378};
379
380/*
381 * (microMIPS) POOL32F secondary minor opcodes.
382 */
383enum mm_32f_70_minor_op {
384 mm_fmovn_op,
385 mm_fmovz_op,
386};
387
388/*
389 * (microMIPS) POOL32FXF secondary minor opcodes for POOL32F.
390 */
391enum mm_32f_73_minor_op {
392 mm_fmov0_op = 0x01,
393 mm_fcvtl_op = 0x04,
394 mm_movf0_op = 0x05,
395 mm_frsqrt_op = 0x08,
396 mm_ffloorl_op = 0x0c,
397 mm_fabs0_op = 0x0d,
398 mm_fcvtw_op = 0x24,
399 mm_movt0_op = 0x25,
400 mm_fsqrt_op = 0x28,
401 mm_ffloorw_op = 0x2c,
402 mm_fneg0_op = 0x2d,
403 mm_cfc1_op = 0x40,
404 mm_frecip_op = 0x48,
405 mm_fceill_op = 0x4c,
406 mm_fcvtd0_op = 0x4d,
407 mm_ctc1_op = 0x60,
408 mm_fceilw_op = 0x6c,
409 mm_fcvts0_op = 0x6d,
410 mm_mfc1_op = 0x80,
411 mm_fmov1_op = 0x81,
412 mm_movf1_op = 0x85,
413 mm_ftruncl_op = 0x8c,
414 mm_fabs1_op = 0x8d,
415 mm_mtc1_op = 0xa0,
416 mm_movt1_op = 0xa5,
417 mm_ftruncw_op = 0xac,
418 mm_fneg1_op = 0xad,
Steven J. Hill9355e592013-11-07 12:48:29 +0000419 mm_mfhc1_op = 0xc0,
Steven J. Hill2aa9fd02013-02-05 16:52:00 -0600420 mm_froundl_op = 0xcc,
421 mm_fcvtd1_op = 0xcd,
Steven J. Hill9355e592013-11-07 12:48:29 +0000422 mm_mthc1_op = 0xe0,
Steven J. Hill2aa9fd02013-02-05 16:52:00 -0600423 mm_froundw_op = 0xec,
424 mm_fcvts1_op = 0xed,
425};
426
427/*
428 * (microMIPS) POOL16C minor opcodes.
429 */
430enum mm_16c_minor_op {
431 mm_lwm16_op = 0x04,
432 mm_swm16_op = 0x05,
Tony Wudfb033f2013-06-20 12:32:30 +0000433 mm_jr16_op = 0x0c,
434 mm_jrc_op = 0x0d,
435 mm_jalr16_op = 0x0e,
436 mm_jalrs16_op = 0x0f,
437 mm_jraddiusp_op = 0x18,
Steven J. Hill2aa9fd02013-02-05 16:52:00 -0600438};
439
440/*
441 * (microMIPS) POOL16D minor opcodes.
442 */
443enum mm_16d_minor_op {
444 mm_addius5_func,
445 mm_addiusp_func,
446};
447
448/*
Steven J. Hillcd574702013-03-25 13:44:04 -0500449 * (MIPS16e) opcodes.
450 */
451enum MIPS16e_ops {
452 MIPS16e_jal_op = 003,
453 MIPS16e_ld_op = 007,
454 MIPS16e_i8_op = 014,
455 MIPS16e_sd_op = 017,
456 MIPS16e_lb_op = 020,
457 MIPS16e_lh_op = 021,
458 MIPS16e_lwsp_op = 022,
459 MIPS16e_lw_op = 023,
460 MIPS16e_lbu_op = 024,
461 MIPS16e_lhu_op = 025,
462 MIPS16e_lwpc_op = 026,
463 MIPS16e_lwu_op = 027,
464 MIPS16e_sb_op = 030,
465 MIPS16e_sh_op = 031,
466 MIPS16e_swsp_op = 032,
467 MIPS16e_sw_op = 033,
468 MIPS16e_rr_op = 035,
469 MIPS16e_extend_op = 036,
470 MIPS16e_i64_op = 037,
471};
472
473enum MIPS16e_i64_func {
474 MIPS16e_ldsp_func,
475 MIPS16e_sdsp_func,
476 MIPS16e_sdrasp_func,
477 MIPS16e_dadjsp_func,
478 MIPS16e_ldpc_func,
479};
480
481enum MIPS16e_rr_func {
482 MIPS16e_jr_func,
483};
484
485enum MIPS6e_i8_func {
486 MIPS16e_swrasp_func = 02,
487};
488
489/*
Leonid Yegoshin102cedc2013-03-25 12:09:02 -0500490 * (microMIPS & MIPS16e) NOP instruction.
491 */
492#define MM_NOP16 0x0c00
493
Ralf Baechle85dfaf02013-01-17 15:28:31 +0100494struct j_format {
Ralf Baechle8471ac12014-04-16 00:31:51 +0200495 __BITFIELD_FIELD(unsigned int opcode : 6, /* Jump format */
496 __BITFIELD_FIELD(unsigned int target : 26,
Ralf Baechle85dfaf02013-01-17 15:28:31 +0100497 ;))
498};
499
500struct i_format { /* signed immediate format */
Ralf Baechle8471ac12014-04-16 00:31:51 +0200501 __BITFIELD_FIELD(unsigned int opcode : 6,
502 __BITFIELD_FIELD(unsigned int rs : 5,
503 __BITFIELD_FIELD(unsigned int rt : 5,
504 __BITFIELD_FIELD(signed int simmediate : 16,
Ralf Baechle85dfaf02013-01-17 15:28:31 +0100505 ;))))
506};
507
508struct u_format { /* unsigned immediate format */
Ralf Baechle8471ac12014-04-16 00:31:51 +0200509 __BITFIELD_FIELD(unsigned int opcode : 6,
510 __BITFIELD_FIELD(unsigned int rs : 5,
511 __BITFIELD_FIELD(unsigned int rt : 5,
512 __BITFIELD_FIELD(unsigned int uimmediate : 16,
Ralf Baechle85dfaf02013-01-17 15:28:31 +0100513 ;))))
514};
515
516struct c_format { /* Cache (>= R6000) format */
Ralf Baechle8471ac12014-04-16 00:31:51 +0200517 __BITFIELD_FIELD(unsigned int opcode : 6,
518 __BITFIELD_FIELD(unsigned int rs : 5,
519 __BITFIELD_FIELD(unsigned int c_op : 3,
520 __BITFIELD_FIELD(unsigned int cache : 2,
521 __BITFIELD_FIELD(unsigned int simmediate : 16,
Ralf Baechle85dfaf02013-01-17 15:28:31 +0100522 ;)))))
523};
524
525struct r_format { /* Register format */
Ralf Baechle8471ac12014-04-16 00:31:51 +0200526 __BITFIELD_FIELD(unsigned int opcode : 6,
527 __BITFIELD_FIELD(unsigned int rs : 5,
528 __BITFIELD_FIELD(unsigned int rt : 5,
529 __BITFIELD_FIELD(unsigned int rd : 5,
530 __BITFIELD_FIELD(unsigned int re : 5,
531 __BITFIELD_FIELD(unsigned int func : 6,
Ralf Baechle85dfaf02013-01-17 15:28:31 +0100532 ;))))))
533};
534
535struct p_format { /* Performance counter format (R10000) */
Ralf Baechle8471ac12014-04-16 00:31:51 +0200536 __BITFIELD_FIELD(unsigned int opcode : 6,
537 __BITFIELD_FIELD(unsigned int rs : 5,
538 __BITFIELD_FIELD(unsigned int rt : 5,
539 __BITFIELD_FIELD(unsigned int rd : 5,
540 __BITFIELD_FIELD(unsigned int re : 5,
541 __BITFIELD_FIELD(unsigned int func : 6,
Ralf Baechle85dfaf02013-01-17 15:28:31 +0100542 ;))))))
543};
544
Ralf Baechle70342282013-01-22 12:59:30 +0100545struct f_format { /* FPU register format */
Ralf Baechle8471ac12014-04-16 00:31:51 +0200546 __BITFIELD_FIELD(unsigned int opcode : 6,
547 __BITFIELD_FIELD(unsigned int : 1,
548 __BITFIELD_FIELD(unsigned int fmt : 4,
549 __BITFIELD_FIELD(unsigned int rt : 5,
550 __BITFIELD_FIELD(unsigned int rd : 5,
551 __BITFIELD_FIELD(unsigned int re : 5,
552 __BITFIELD_FIELD(unsigned int func : 6,
Ralf Baechle85dfaf02013-01-17 15:28:31 +0100553 ;)))))))
554};
555
556struct ma_format { /* FPU multiply and add format (MIPS IV) */
Ralf Baechle8471ac12014-04-16 00:31:51 +0200557 __BITFIELD_FIELD(unsigned int opcode : 6,
558 __BITFIELD_FIELD(unsigned int fr : 5,
559 __BITFIELD_FIELD(unsigned int ft : 5,
560 __BITFIELD_FIELD(unsigned int fs : 5,
561 __BITFIELD_FIELD(unsigned int fd : 5,
562 __BITFIELD_FIELD(unsigned int func : 4,
563 __BITFIELD_FIELD(unsigned int fmt : 2,
Ralf Baechle85dfaf02013-01-17 15:28:31 +0100564 ;)))))))
565};
566
567struct b_format { /* BREAK and SYSCALL */
Ralf Baechle8471ac12014-04-16 00:31:51 +0200568 __BITFIELD_FIELD(unsigned int opcode : 6,
569 __BITFIELD_FIELD(unsigned int code : 20,
570 __BITFIELD_FIELD(unsigned int func : 6,
Ralf Baechle85dfaf02013-01-17 15:28:31 +0100571 ;)))
572};
573
Ralf Baechle8fba1e52013-01-17 16:29:27 +0100574struct ps_format { /* MIPS-3D / paired single format */
Ralf Baechle8471ac12014-04-16 00:31:51 +0200575 __BITFIELD_FIELD(unsigned int opcode : 6,
576 __BITFIELD_FIELD(unsigned int rs : 5,
577 __BITFIELD_FIELD(unsigned int ft : 5,
578 __BITFIELD_FIELD(unsigned int fs : 5,
579 __BITFIELD_FIELD(unsigned int fd : 5,
580 __BITFIELD_FIELD(unsigned int func : 6,
Ralf Baechle8fba1e52013-01-17 16:29:27 +0100581 ;))))))
582};
583
584struct v_format { /* MDMX vector format */
Ralf Baechle8471ac12014-04-16 00:31:51 +0200585 __BITFIELD_FIELD(unsigned int opcode : 6,
586 __BITFIELD_FIELD(unsigned int sel : 4,
587 __BITFIELD_FIELD(unsigned int fmt : 1,
588 __BITFIELD_FIELD(unsigned int vt : 5,
589 __BITFIELD_FIELD(unsigned int vs : 5,
590 __BITFIELD_FIELD(unsigned int vd : 5,
591 __BITFIELD_FIELD(unsigned int func : 6,
Ralf Baechle8fba1e52013-01-17 16:29:27 +0100592 ;)))))))
593};
594
Leonid Yegoshinaa1af472013-12-04 11:06:57 +0000595struct spec3_format { /* SPEC3 */
Ralf Baechle8471ac12014-04-16 00:31:51 +0200596 __BITFIELD_FIELD(unsigned int opcode:6,
597 __BITFIELD_FIELD(unsigned int rs:5,
598 __BITFIELD_FIELD(unsigned int rt:5,
599 __BITFIELD_FIELD(signed int simmediate:9,
600 __BITFIELD_FIELD(unsigned int func:7,
Leonid Yegoshinaa1af472013-12-04 11:06:57 +0000601 ;)))))
602};
603
Steven J. Hill2aa9fd02013-02-05 16:52:00 -0600604/*
605 * microMIPS instruction formats (32-bit length)
606 *
607 * NOTE:
608 * Parenthesis denote whether the format is a microMIPS instruction or
609 * if it is MIPS32 instruction re-encoded for use in the microMIPS ASE.
610 */
611struct fb_format { /* FPU branch format (MIPS32) */
Ralf Baechle8471ac12014-04-16 00:31:51 +0200612 __BITFIELD_FIELD(unsigned int opcode : 6,
613 __BITFIELD_FIELD(unsigned int bc : 5,
614 __BITFIELD_FIELD(unsigned int cc : 3,
615 __BITFIELD_FIELD(unsigned int flag : 2,
616 __BITFIELD_FIELD(signed int simmediate : 16,
Steven J. Hill2aa9fd02013-02-05 16:52:00 -0600617 ;)))))
618};
619
620struct fp0_format { /* FPU multiply and add format (MIPS32) */
Ralf Baechle8471ac12014-04-16 00:31:51 +0200621 __BITFIELD_FIELD(unsigned int opcode : 6,
622 __BITFIELD_FIELD(unsigned int fmt : 5,
623 __BITFIELD_FIELD(unsigned int ft : 5,
624 __BITFIELD_FIELD(unsigned int fs : 5,
625 __BITFIELD_FIELD(unsigned int fd : 5,
626 __BITFIELD_FIELD(unsigned int func : 6,
Steven J. Hill2aa9fd02013-02-05 16:52:00 -0600627 ;))))))
628};
629
630struct mm_fp0_format { /* FPU multipy and add format (microMIPS) */
Ralf Baechle8471ac12014-04-16 00:31:51 +0200631 __BITFIELD_FIELD(unsigned int opcode : 6,
632 __BITFIELD_FIELD(unsigned int ft : 5,
633 __BITFIELD_FIELD(unsigned int fs : 5,
634 __BITFIELD_FIELD(unsigned int fd : 5,
635 __BITFIELD_FIELD(unsigned int fmt : 3,
636 __BITFIELD_FIELD(unsigned int op : 2,
637 __BITFIELD_FIELD(unsigned int func : 6,
Steven J. Hill2aa9fd02013-02-05 16:52:00 -0600638 ;)))))))
639};
640
641struct fp1_format { /* FPU mfc1 and cfc1 format (MIPS32) */
Ralf Baechle8471ac12014-04-16 00:31:51 +0200642 __BITFIELD_FIELD(unsigned int opcode : 6,
643 __BITFIELD_FIELD(unsigned int op : 5,
644 __BITFIELD_FIELD(unsigned int rt : 5,
645 __BITFIELD_FIELD(unsigned int fs : 5,
646 __BITFIELD_FIELD(unsigned int fd : 5,
647 __BITFIELD_FIELD(unsigned int func : 6,
Steven J. Hill2aa9fd02013-02-05 16:52:00 -0600648 ;))))))
649};
650
651struct mm_fp1_format { /* FPU mfc1 and cfc1 format (microMIPS) */
Ralf Baechle8471ac12014-04-16 00:31:51 +0200652 __BITFIELD_FIELD(unsigned int opcode : 6,
653 __BITFIELD_FIELD(unsigned int rt : 5,
654 __BITFIELD_FIELD(unsigned int fs : 5,
655 __BITFIELD_FIELD(unsigned int fmt : 2,
656 __BITFIELD_FIELD(unsigned int op : 8,
657 __BITFIELD_FIELD(unsigned int func : 6,
Steven J. Hill2aa9fd02013-02-05 16:52:00 -0600658 ;))))))
659};
660
661struct mm_fp2_format { /* FPU movt and movf format (microMIPS) */
Ralf Baechle8471ac12014-04-16 00:31:51 +0200662 __BITFIELD_FIELD(unsigned int opcode : 6,
663 __BITFIELD_FIELD(unsigned int fd : 5,
664 __BITFIELD_FIELD(unsigned int fs : 5,
665 __BITFIELD_FIELD(unsigned int cc : 3,
666 __BITFIELD_FIELD(unsigned int zero : 2,
667 __BITFIELD_FIELD(unsigned int fmt : 2,
668 __BITFIELD_FIELD(unsigned int op : 3,
669 __BITFIELD_FIELD(unsigned int func : 6,
Steven J. Hill2aa9fd02013-02-05 16:52:00 -0600670 ;))))))))
671};
672
673struct mm_fp3_format { /* FPU abs and neg format (microMIPS) */
Ralf Baechle8471ac12014-04-16 00:31:51 +0200674 __BITFIELD_FIELD(unsigned int opcode : 6,
675 __BITFIELD_FIELD(unsigned int rt : 5,
676 __BITFIELD_FIELD(unsigned int fs : 5,
677 __BITFIELD_FIELD(unsigned int fmt : 3,
678 __BITFIELD_FIELD(unsigned int op : 7,
679 __BITFIELD_FIELD(unsigned int func : 6,
Steven J. Hill2aa9fd02013-02-05 16:52:00 -0600680 ;))))))
681};
682
683struct mm_fp4_format { /* FPU c.cond format (microMIPS) */
Ralf Baechle8471ac12014-04-16 00:31:51 +0200684 __BITFIELD_FIELD(unsigned int opcode : 6,
685 __BITFIELD_FIELD(unsigned int rt : 5,
686 __BITFIELD_FIELD(unsigned int fs : 5,
687 __BITFIELD_FIELD(unsigned int cc : 3,
688 __BITFIELD_FIELD(unsigned int fmt : 3,
689 __BITFIELD_FIELD(unsigned int cond : 4,
690 __BITFIELD_FIELD(unsigned int func : 6,
Steven J. Hill2aa9fd02013-02-05 16:52:00 -0600691 ;)))))))
692};
693
694struct mm_fp5_format { /* FPU lwxc1 and swxc1 format (microMIPS) */
Ralf Baechle8471ac12014-04-16 00:31:51 +0200695 __BITFIELD_FIELD(unsigned int opcode : 6,
696 __BITFIELD_FIELD(unsigned int index : 5,
697 __BITFIELD_FIELD(unsigned int base : 5,
698 __BITFIELD_FIELD(unsigned int fd : 5,
699 __BITFIELD_FIELD(unsigned int op : 5,
700 __BITFIELD_FIELD(unsigned int func : 6,
Steven J. Hill2aa9fd02013-02-05 16:52:00 -0600701 ;))))))
702};
703
704struct fp6_format { /* FPU madd and msub format (MIPS IV) */
Ralf Baechle8471ac12014-04-16 00:31:51 +0200705 __BITFIELD_FIELD(unsigned int opcode : 6,
706 __BITFIELD_FIELD(unsigned int fr : 5,
707 __BITFIELD_FIELD(unsigned int ft : 5,
708 __BITFIELD_FIELD(unsigned int fs : 5,
709 __BITFIELD_FIELD(unsigned int fd : 5,
710 __BITFIELD_FIELD(unsigned int func : 6,
Steven J. Hill2aa9fd02013-02-05 16:52:00 -0600711 ;))))))
712};
713
714struct mm_fp6_format { /* FPU madd and msub format (microMIPS) */
Ralf Baechle8471ac12014-04-16 00:31:51 +0200715 __BITFIELD_FIELD(unsigned int opcode : 6,
716 __BITFIELD_FIELD(unsigned int ft : 5,
717 __BITFIELD_FIELD(unsigned int fs : 5,
718 __BITFIELD_FIELD(unsigned int fd : 5,
719 __BITFIELD_FIELD(unsigned int fr : 5,
720 __BITFIELD_FIELD(unsigned int func : 6,
Steven J. Hill2aa9fd02013-02-05 16:52:00 -0600721 ;))))))
722};
723
724struct mm_i_format { /* Immediate format (microMIPS) */
Ralf Baechle8471ac12014-04-16 00:31:51 +0200725 __BITFIELD_FIELD(unsigned int opcode : 6,
726 __BITFIELD_FIELD(unsigned int rt : 5,
727 __BITFIELD_FIELD(unsigned int rs : 5,
728 __BITFIELD_FIELD(signed int simmediate : 16,
Steven J. Hill2aa9fd02013-02-05 16:52:00 -0600729 ;))))
730};
731
732struct mm_m_format { /* Multi-word load/store format (microMIPS) */
Ralf Baechle8471ac12014-04-16 00:31:51 +0200733 __BITFIELD_FIELD(unsigned int opcode : 6,
734 __BITFIELD_FIELD(unsigned int rd : 5,
735 __BITFIELD_FIELD(unsigned int base : 5,
736 __BITFIELD_FIELD(unsigned int func : 4,
737 __BITFIELD_FIELD(signed int simmediate : 12,
Steven J. Hill2aa9fd02013-02-05 16:52:00 -0600738 ;)))))
739};
740
741struct mm_x_format { /* Scaled indexed load format (microMIPS) */
Ralf Baechle8471ac12014-04-16 00:31:51 +0200742 __BITFIELD_FIELD(unsigned int opcode : 6,
743 __BITFIELD_FIELD(unsigned int index : 5,
744 __BITFIELD_FIELD(unsigned int base : 5,
745 __BITFIELD_FIELD(unsigned int rd : 5,
746 __BITFIELD_FIELD(unsigned int func : 11,
Steven J. Hill2aa9fd02013-02-05 16:52:00 -0600747 ;)))))
748};
749
750/*
751 * microMIPS instruction formats (16-bit length)
752 */
753struct mm_b0_format { /* Unconditional branch format (microMIPS) */
Ralf Baechle8471ac12014-04-16 00:31:51 +0200754 __BITFIELD_FIELD(unsigned int opcode : 6,
755 __BITFIELD_FIELD(signed int simmediate : 10,
756 __BITFIELD_FIELD(unsigned int : 16, /* Ignored */
Steven J. Hill2aa9fd02013-02-05 16:52:00 -0600757 ;)))
758};
759
760struct mm_b1_format { /* Conditional branch format (microMIPS) */
Ralf Baechle8471ac12014-04-16 00:31:51 +0200761 __BITFIELD_FIELD(unsigned int opcode : 6,
762 __BITFIELD_FIELD(unsigned int rs : 3,
763 __BITFIELD_FIELD(signed int simmediate : 7,
764 __BITFIELD_FIELD(unsigned int : 16, /* Ignored */
Steven J. Hill2aa9fd02013-02-05 16:52:00 -0600765 ;))))
766};
767
768struct mm16_m_format { /* Multi-word load/store format */
Ralf Baechle8471ac12014-04-16 00:31:51 +0200769 __BITFIELD_FIELD(unsigned int opcode : 6,
770 __BITFIELD_FIELD(unsigned int func : 4,
771 __BITFIELD_FIELD(unsigned int rlist : 2,
772 __BITFIELD_FIELD(unsigned int imm : 4,
773 __BITFIELD_FIELD(unsigned int : 16, /* Ignored */
Steven J. Hill2aa9fd02013-02-05 16:52:00 -0600774 ;)))))
775};
776
777struct mm16_rb_format { /* Signed immediate format */
Ralf Baechle8471ac12014-04-16 00:31:51 +0200778 __BITFIELD_FIELD(unsigned int opcode : 6,
779 __BITFIELD_FIELD(unsigned int rt : 3,
780 __BITFIELD_FIELD(unsigned int base : 3,
781 __BITFIELD_FIELD(signed int simmediate : 4,
782 __BITFIELD_FIELD(unsigned int : 16, /* Ignored */
Steven J. Hill2aa9fd02013-02-05 16:52:00 -0600783 ;)))))
784};
785
786struct mm16_r3_format { /* Load from global pointer format */
Ralf Baechle8471ac12014-04-16 00:31:51 +0200787 __BITFIELD_FIELD(unsigned int opcode : 6,
788 __BITFIELD_FIELD(unsigned int rt : 3,
789 __BITFIELD_FIELD(signed int simmediate : 7,
790 __BITFIELD_FIELD(unsigned int : 16, /* Ignored */
Steven J. Hill2aa9fd02013-02-05 16:52:00 -0600791 ;))))
792};
793
794struct mm16_r5_format { /* Load/store from stack pointer format */
Ralf Baechle8471ac12014-04-16 00:31:51 +0200795 __BITFIELD_FIELD(unsigned int opcode : 6,
796 __BITFIELD_FIELD(unsigned int rt : 5,
797 __BITFIELD_FIELD(signed int simmediate : 5,
798 __BITFIELD_FIELD(unsigned int : 16, /* Ignored */
Steven J. Hill2aa9fd02013-02-05 16:52:00 -0600799 ;))))
800};
801
Steven J. Hillcd574702013-03-25 13:44:04 -0500802/*
803 * MIPS16e instruction formats (16-bit length)
804 */
805struct m16e_rr {
Ralf Baechle8471ac12014-04-16 00:31:51 +0200806 __BITFIELD_FIELD(unsigned int opcode : 5,
807 __BITFIELD_FIELD(unsigned int rx : 3,
808 __BITFIELD_FIELD(unsigned int nd : 1,
809 __BITFIELD_FIELD(unsigned int l : 1,
810 __BITFIELD_FIELD(unsigned int ra : 1,
811 __BITFIELD_FIELD(unsigned int func : 5,
Steven J. Hillcd574702013-03-25 13:44:04 -0500812 ;))))))
813};
814
815struct m16e_jal {
Ralf Baechle8471ac12014-04-16 00:31:51 +0200816 __BITFIELD_FIELD(unsigned int opcode : 5,
817 __BITFIELD_FIELD(unsigned int x : 1,
818 __BITFIELD_FIELD(unsigned int imm20_16 : 5,
819 __BITFIELD_FIELD(signed int imm25_21 : 5,
Steven J. Hillcd574702013-03-25 13:44:04 -0500820 ;))))
821};
822
823struct m16e_i64 {
Ralf Baechle8471ac12014-04-16 00:31:51 +0200824 __BITFIELD_FIELD(unsigned int opcode : 5,
825 __BITFIELD_FIELD(unsigned int func : 3,
826 __BITFIELD_FIELD(unsigned int imm : 8,
Steven J. Hillcd574702013-03-25 13:44:04 -0500827 ;)))
828};
829
830struct m16e_ri64 {
Ralf Baechle8471ac12014-04-16 00:31:51 +0200831 __BITFIELD_FIELD(unsigned int opcode : 5,
832 __BITFIELD_FIELD(unsigned int func : 3,
833 __BITFIELD_FIELD(unsigned int ry : 3,
834 __BITFIELD_FIELD(unsigned int imm : 5,
Steven J. Hillcd574702013-03-25 13:44:04 -0500835 ;))))
836};
837
838struct m16e_ri {
Ralf Baechle8471ac12014-04-16 00:31:51 +0200839 __BITFIELD_FIELD(unsigned int opcode : 5,
840 __BITFIELD_FIELD(unsigned int rx : 3,
841 __BITFIELD_FIELD(unsigned int imm : 8,
Steven J. Hillcd574702013-03-25 13:44:04 -0500842 ;)))
843};
844
845struct m16e_rri {
Ralf Baechle8471ac12014-04-16 00:31:51 +0200846 __BITFIELD_FIELD(unsigned int opcode : 5,
847 __BITFIELD_FIELD(unsigned int rx : 3,
848 __BITFIELD_FIELD(unsigned int ry : 3,
849 __BITFIELD_FIELD(unsigned int imm : 5,
Steven J. Hillcd574702013-03-25 13:44:04 -0500850 ;))))
851};
852
853struct m16e_i8 {
Ralf Baechle8471ac12014-04-16 00:31:51 +0200854 __BITFIELD_FIELD(unsigned int opcode : 5,
855 __BITFIELD_FIELD(unsigned int func : 3,
856 __BITFIELD_FIELD(unsigned int imm : 8,
Steven J. Hillcd574702013-03-25 13:44:04 -0500857 ;)))
858};
859
Ralf Baechle90e8cac2013-01-17 15:11:16 +0100860union mips_instruction {
861 unsigned int word;
862 unsigned short halfword[2];
863 unsigned char byte[4];
864 struct j_format j_format;
865 struct i_format i_format;
866 struct u_format u_format;
867 struct c_format c_format;
868 struct r_format r_format;
869 struct p_format p_format;
870 struct f_format f_format;
871 struct ma_format ma_format;
872 struct b_format b_format;
Ralf Baechle8fba1e52013-01-17 16:29:27 +0100873 struct ps_format ps_format;
874 struct v_format v_format;
Leonid Yegoshinaa1af472013-12-04 11:06:57 +0000875 struct spec3_format spec3_format;
Steven J. Hill2aa9fd02013-02-05 16:52:00 -0600876 struct fb_format fb_format;
877 struct fp0_format fp0_format;
878 struct mm_fp0_format mm_fp0_format;
879 struct fp1_format fp1_format;
880 struct mm_fp1_format mm_fp1_format;
881 struct mm_fp2_format mm_fp2_format;
882 struct mm_fp3_format mm_fp3_format;
883 struct mm_fp4_format mm_fp4_format;
884 struct mm_fp5_format mm_fp5_format;
885 struct fp6_format fp6_format;
886 struct mm_fp6_format mm_fp6_format;
887 struct mm_i_format mm_i_format;
888 struct mm_m_format mm_m_format;
889 struct mm_x_format mm_x_format;
890 struct mm_b0_format mm_b0_format;
891 struct mm_b1_format mm_b1_format;
892 struct mm16_m_format mm16_m_format ;
893 struct mm16_rb_format mm16_rb_format;
894 struct mm16_r3_format mm16_r3_format;
895 struct mm16_r5_format mm16_r5_format;
Ralf Baechle90e8cac2013-01-17 15:11:16 +0100896};
897
Steven J. Hillcd574702013-03-25 13:44:04 -0500898union mips16e_instruction {
899 unsigned int full : 16;
900 struct m16e_rr rr;
901 struct m16e_jal jal;
902 struct m16e_i64 i64;
903 struct m16e_ri64 ri64;
904 struct m16e_ri ri;
905 struct m16e_rri rri;
906 struct m16e_i8 i8;
907};
908
Ralf Baechle90e8cac2013-01-17 15:11:16 +0100909#endif /* _UAPI_ASM_INST_H */