blob: d6cdbc622dd02dba89b9e8ae624b6b5bd7e477e3 [file] [log] [blame]
Jesse Barnes79e53942008-11-07 14:24:08 -08001/*
2 * Copyright © 2006-2007 Intel Corporation
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER
21 * DEALINGS IN THE SOFTWARE.
22 *
23 * Authors:
24 * Eric Anholt <eric@anholt.net>
25 */
26
Daniel Vetter618563e2012-04-01 13:38:50 +020027#include <linux/dmi.h>
Jesse Barnesc1c7af62009-09-10 15:28:03 -070028#include <linux/module.h>
29#include <linux/input.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080030#include <linux/i2c.h>
Shaohua Li7662c8b2009-06-26 11:23:55 +080031#include <linux/kernel.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090032#include <linux/slab.h>
Jesse Barnes9cce37f2010-08-13 15:11:26 -070033#include <linux/vgaarb.h>
Wu Fengguange0dac652011-09-05 14:25:34 +080034#include <drm/drm_edid.h>
David Howells760285e2012-10-02 18:01:07 +010035#include <drm/drmP.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080036#include "intel_drv.h"
David Howells760285e2012-10-02 18:01:07 +010037#include <drm/i915_drm.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080038#include "i915_drv.h"
Jesse Barnese5510fa2010-07-01 16:48:37 -070039#include "i915_trace.h"
David Howells760285e2012-10-02 18:01:07 +010040#include <drm/drm_dp_helper.h>
41#include <drm/drm_crtc_helper.h>
Keith Packardc0f372b32011-11-16 22:24:52 -080042#include <linux/dma_remapping.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080043
Zhenyu Wang32f9d652009-07-24 01:00:32 +080044#define HAS_eDP (intel_pipe_has_type(crtc, INTEL_OUTPUT_EDP))
45
Akshay Joshi0206e352011-08-16 15:34:10 -040046bool intel_pipe_has_type(struct drm_crtc *crtc, int type);
Daniel Vetter3dec0092010-08-20 21:40:52 +020047static void intel_increase_pllclock(struct drm_crtc *crtc);
Chris Wilson6b383a72010-09-13 13:54:26 +010048static void intel_crtc_update_cursor(struct drm_crtc *crtc, bool on);
Jesse Barnes79e53942008-11-07 14:24:08 -080049
50typedef struct {
Akshay Joshi0206e352011-08-16 15:34:10 -040051 /* given values */
52 int n;
53 int m1, m2;
54 int p1, p2;
55 /* derived values */
56 int dot;
57 int vco;
58 int m;
59 int p;
Jesse Barnes79e53942008-11-07 14:24:08 -080060} intel_clock_t;
61
62typedef struct {
Akshay Joshi0206e352011-08-16 15:34:10 -040063 int min, max;
Jesse Barnes79e53942008-11-07 14:24:08 -080064} intel_range_t;
65
66typedef struct {
Akshay Joshi0206e352011-08-16 15:34:10 -040067 int dot_limit;
68 int p2_slow, p2_fast;
Jesse Barnes79e53942008-11-07 14:24:08 -080069} intel_p2_t;
70
71#define INTEL_P2_NUM 2
Ma Lingd4906092009-03-18 20:13:27 +080072typedef struct intel_limit intel_limit_t;
73struct intel_limit {
Akshay Joshi0206e352011-08-16 15:34:10 -040074 intel_range_t dot, vco, n, m, m1, m2, p, p1;
75 intel_p2_t p2;
76 bool (* find_pll)(const intel_limit_t *, struct drm_crtc *,
Sean Paulcec2f352012-01-10 15:09:36 -080077 int, int, intel_clock_t *, intel_clock_t *);
Ma Lingd4906092009-03-18 20:13:27 +080078};
Jesse Barnes79e53942008-11-07 14:24:08 -080079
Jesse Barnes2377b742010-07-07 14:06:43 -070080/* FDI */
81#define IRONLAKE_FDI_FREQ 2700000 /* in kHz for mode->clock */
82
Daniel Vetterd2acd212012-10-20 20:57:43 +020083int
84intel_pch_rawclk(struct drm_device *dev)
85{
86 struct drm_i915_private *dev_priv = dev->dev_private;
87
88 WARN_ON(!HAS_PCH_SPLIT(dev));
89
90 return I915_READ(PCH_RAWCLK_FREQ) & RAWCLK_FREQ_MASK;
91}
92
Ma Lingd4906092009-03-18 20:13:27 +080093static bool
94intel_find_best_PLL(const intel_limit_t *limit, struct drm_crtc *crtc,
Sean Paulcec2f352012-01-10 15:09:36 -080095 int target, int refclk, intel_clock_t *match_clock,
96 intel_clock_t *best_clock);
Ma Lingd4906092009-03-18 20:13:27 +080097static bool
98intel_g4x_find_best_PLL(const intel_limit_t *limit, struct drm_crtc *crtc,
Sean Paulcec2f352012-01-10 15:09:36 -080099 int target, int refclk, intel_clock_t *match_clock,
100 intel_clock_t *best_clock);
Jesse Barnes79e53942008-11-07 14:24:08 -0800101
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700102static bool
103intel_find_pll_g4x_dp(const intel_limit_t *, struct drm_crtc *crtc,
Sean Paulcec2f352012-01-10 15:09:36 -0800104 int target, int refclk, intel_clock_t *match_clock,
105 intel_clock_t *best_clock);
Zhenyu Wang5eb08b62009-07-24 01:00:31 +0800106static bool
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500107intel_find_pll_ironlake_dp(const intel_limit_t *, struct drm_crtc *crtc,
Sean Paulcec2f352012-01-10 15:09:36 -0800108 int target, int refclk, intel_clock_t *match_clock,
109 intel_clock_t *best_clock);
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700110
Jesse Barnesa0c4da22012-06-15 11:55:13 -0700111static bool
112intel_vlv_find_best_pll(const intel_limit_t *limit, struct drm_crtc *crtc,
113 int target, int refclk, intel_clock_t *match_clock,
114 intel_clock_t *best_clock);
115
Chris Wilson021357a2010-09-07 20:54:59 +0100116static inline u32 /* units of 100MHz */
117intel_fdi_link_freq(struct drm_device *dev)
118{
Chris Wilson8b99e682010-10-13 09:59:17 +0100119 if (IS_GEN5(dev)) {
120 struct drm_i915_private *dev_priv = dev->dev_private;
121 return (I915_READ(FDI_PLL_BIOS_0) & FDI_PLL_FB_CLOCK_MASK) + 2;
122 } else
123 return 27;
Chris Wilson021357a2010-09-07 20:54:59 +0100124}
125
Keith Packarde4b36692009-06-05 19:22:17 -0700126static const intel_limit_t intel_limits_i8xx_dvo = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400127 .dot = { .min = 25000, .max = 350000 },
128 .vco = { .min = 930000, .max = 1400000 },
129 .n = { .min = 3, .max = 16 },
130 .m = { .min = 96, .max = 140 },
131 .m1 = { .min = 18, .max = 26 },
132 .m2 = { .min = 6, .max = 16 },
133 .p = { .min = 4, .max = 128 },
134 .p1 = { .min = 2, .max = 33 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700135 .p2 = { .dot_limit = 165000,
136 .p2_slow = 4, .p2_fast = 2 },
Ma Lingd4906092009-03-18 20:13:27 +0800137 .find_pll = intel_find_best_PLL,
Keith Packarde4b36692009-06-05 19:22:17 -0700138};
139
140static const intel_limit_t intel_limits_i8xx_lvds = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400141 .dot = { .min = 25000, .max = 350000 },
142 .vco = { .min = 930000, .max = 1400000 },
143 .n = { .min = 3, .max = 16 },
144 .m = { .min = 96, .max = 140 },
145 .m1 = { .min = 18, .max = 26 },
146 .m2 = { .min = 6, .max = 16 },
147 .p = { .min = 4, .max = 128 },
148 .p1 = { .min = 1, .max = 6 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700149 .p2 = { .dot_limit = 165000,
150 .p2_slow = 14, .p2_fast = 7 },
Ma Lingd4906092009-03-18 20:13:27 +0800151 .find_pll = intel_find_best_PLL,
Keith Packarde4b36692009-06-05 19:22:17 -0700152};
Eric Anholt273e27c2011-03-30 13:01:10 -0700153
Keith Packarde4b36692009-06-05 19:22:17 -0700154static const intel_limit_t intel_limits_i9xx_sdvo = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400155 .dot = { .min = 20000, .max = 400000 },
156 .vco = { .min = 1400000, .max = 2800000 },
157 .n = { .min = 1, .max = 6 },
158 .m = { .min = 70, .max = 120 },
159 .m1 = { .min = 10, .max = 22 },
160 .m2 = { .min = 5, .max = 9 },
161 .p = { .min = 5, .max = 80 },
162 .p1 = { .min = 1, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700163 .p2 = { .dot_limit = 200000,
164 .p2_slow = 10, .p2_fast = 5 },
Ma Lingd4906092009-03-18 20:13:27 +0800165 .find_pll = intel_find_best_PLL,
Keith Packarde4b36692009-06-05 19:22:17 -0700166};
167
168static const intel_limit_t intel_limits_i9xx_lvds = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400169 .dot = { .min = 20000, .max = 400000 },
170 .vco = { .min = 1400000, .max = 2800000 },
171 .n = { .min = 1, .max = 6 },
172 .m = { .min = 70, .max = 120 },
173 .m1 = { .min = 10, .max = 22 },
174 .m2 = { .min = 5, .max = 9 },
175 .p = { .min = 7, .max = 98 },
176 .p1 = { .min = 1, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700177 .p2 = { .dot_limit = 112000,
178 .p2_slow = 14, .p2_fast = 7 },
Ma Lingd4906092009-03-18 20:13:27 +0800179 .find_pll = intel_find_best_PLL,
Keith Packarde4b36692009-06-05 19:22:17 -0700180};
181
Eric Anholt273e27c2011-03-30 13:01:10 -0700182
Keith Packarde4b36692009-06-05 19:22:17 -0700183static const intel_limit_t intel_limits_g4x_sdvo = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700184 .dot = { .min = 25000, .max = 270000 },
185 .vco = { .min = 1750000, .max = 3500000},
186 .n = { .min = 1, .max = 4 },
187 .m = { .min = 104, .max = 138 },
188 .m1 = { .min = 17, .max = 23 },
189 .m2 = { .min = 5, .max = 11 },
190 .p = { .min = 10, .max = 30 },
191 .p1 = { .min = 1, .max = 3},
192 .p2 = { .dot_limit = 270000,
193 .p2_slow = 10,
194 .p2_fast = 10
Ma Ling044c7c42009-03-18 20:13:23 +0800195 },
Ma Lingd4906092009-03-18 20:13:27 +0800196 .find_pll = intel_g4x_find_best_PLL,
Keith Packarde4b36692009-06-05 19:22:17 -0700197};
198
199static const intel_limit_t intel_limits_g4x_hdmi = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700200 .dot = { .min = 22000, .max = 400000 },
201 .vco = { .min = 1750000, .max = 3500000},
202 .n = { .min = 1, .max = 4 },
203 .m = { .min = 104, .max = 138 },
204 .m1 = { .min = 16, .max = 23 },
205 .m2 = { .min = 5, .max = 11 },
206 .p = { .min = 5, .max = 80 },
207 .p1 = { .min = 1, .max = 8},
208 .p2 = { .dot_limit = 165000,
209 .p2_slow = 10, .p2_fast = 5 },
Ma Lingd4906092009-03-18 20:13:27 +0800210 .find_pll = intel_g4x_find_best_PLL,
Keith Packarde4b36692009-06-05 19:22:17 -0700211};
212
213static const intel_limit_t intel_limits_g4x_single_channel_lvds = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700214 .dot = { .min = 20000, .max = 115000 },
215 .vco = { .min = 1750000, .max = 3500000 },
216 .n = { .min = 1, .max = 3 },
217 .m = { .min = 104, .max = 138 },
218 .m1 = { .min = 17, .max = 23 },
219 .m2 = { .min = 5, .max = 11 },
220 .p = { .min = 28, .max = 112 },
221 .p1 = { .min = 2, .max = 8 },
222 .p2 = { .dot_limit = 0,
223 .p2_slow = 14, .p2_fast = 14
Ma Ling044c7c42009-03-18 20:13:23 +0800224 },
Ma Lingd4906092009-03-18 20:13:27 +0800225 .find_pll = intel_g4x_find_best_PLL,
Keith Packarde4b36692009-06-05 19:22:17 -0700226};
227
228static const intel_limit_t intel_limits_g4x_dual_channel_lvds = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700229 .dot = { .min = 80000, .max = 224000 },
230 .vco = { .min = 1750000, .max = 3500000 },
231 .n = { .min = 1, .max = 3 },
232 .m = { .min = 104, .max = 138 },
233 .m1 = { .min = 17, .max = 23 },
234 .m2 = { .min = 5, .max = 11 },
235 .p = { .min = 14, .max = 42 },
236 .p1 = { .min = 2, .max = 6 },
237 .p2 = { .dot_limit = 0,
238 .p2_slow = 7, .p2_fast = 7
Ma Ling044c7c42009-03-18 20:13:23 +0800239 },
Ma Lingd4906092009-03-18 20:13:27 +0800240 .find_pll = intel_g4x_find_best_PLL,
Keith Packarde4b36692009-06-05 19:22:17 -0700241};
242
243static const intel_limit_t intel_limits_g4x_display_port = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400244 .dot = { .min = 161670, .max = 227000 },
245 .vco = { .min = 1750000, .max = 3500000},
246 .n = { .min = 1, .max = 2 },
247 .m = { .min = 97, .max = 108 },
248 .m1 = { .min = 0x10, .max = 0x12 },
249 .m2 = { .min = 0x05, .max = 0x06 },
250 .p = { .min = 10, .max = 20 },
251 .p1 = { .min = 1, .max = 2},
252 .p2 = { .dot_limit = 0,
Eric Anholt273e27c2011-03-30 13:01:10 -0700253 .p2_slow = 10, .p2_fast = 10 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400254 .find_pll = intel_find_pll_g4x_dp,
Keith Packarde4b36692009-06-05 19:22:17 -0700255};
256
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500257static const intel_limit_t intel_limits_pineview_sdvo = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400258 .dot = { .min = 20000, .max = 400000},
259 .vco = { .min = 1700000, .max = 3500000 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700260 /* Pineview's Ncounter is a ring counter */
Akshay Joshi0206e352011-08-16 15:34:10 -0400261 .n = { .min = 3, .max = 6 },
262 .m = { .min = 2, .max = 256 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700263 /* Pineview only has one combined m divider, which we treat as m2. */
Akshay Joshi0206e352011-08-16 15:34:10 -0400264 .m1 = { .min = 0, .max = 0 },
265 .m2 = { .min = 0, .max = 254 },
266 .p = { .min = 5, .max = 80 },
267 .p1 = { .min = 1, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700268 .p2 = { .dot_limit = 200000,
269 .p2_slow = 10, .p2_fast = 5 },
Shaohua Li61157072009-04-03 15:24:43 +0800270 .find_pll = intel_find_best_PLL,
Keith Packarde4b36692009-06-05 19:22:17 -0700271};
272
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500273static const intel_limit_t intel_limits_pineview_lvds = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400274 .dot = { .min = 20000, .max = 400000 },
275 .vco = { .min = 1700000, .max = 3500000 },
276 .n = { .min = 3, .max = 6 },
277 .m = { .min = 2, .max = 256 },
278 .m1 = { .min = 0, .max = 0 },
279 .m2 = { .min = 0, .max = 254 },
280 .p = { .min = 7, .max = 112 },
281 .p1 = { .min = 1, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700282 .p2 = { .dot_limit = 112000,
283 .p2_slow = 14, .p2_fast = 14 },
Shaohua Li61157072009-04-03 15:24:43 +0800284 .find_pll = intel_find_best_PLL,
Keith Packarde4b36692009-06-05 19:22:17 -0700285};
286
Eric Anholt273e27c2011-03-30 13:01:10 -0700287/* Ironlake / Sandybridge
288 *
289 * We calculate clock using (register_value + 2) for N/M1/M2, so here
290 * the range value for them is (actual_value - 2).
291 */
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800292static const intel_limit_t intel_limits_ironlake_dac = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700293 .dot = { .min = 25000, .max = 350000 },
294 .vco = { .min = 1760000, .max = 3510000 },
295 .n = { .min = 1, .max = 5 },
296 .m = { .min = 79, .max = 127 },
297 .m1 = { .min = 12, .max = 22 },
298 .m2 = { .min = 5, .max = 9 },
299 .p = { .min = 5, .max = 80 },
300 .p1 = { .min = 1, .max = 8 },
301 .p2 = { .dot_limit = 225000,
302 .p2_slow = 10, .p2_fast = 5 },
Zhao Yakui45476682009-12-31 16:06:04 +0800303 .find_pll = intel_g4x_find_best_PLL,
Keith Packarde4b36692009-06-05 19:22:17 -0700304};
305
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800306static const intel_limit_t intel_limits_ironlake_single_lvds = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700307 .dot = { .min = 25000, .max = 350000 },
308 .vco = { .min = 1760000, .max = 3510000 },
309 .n = { .min = 1, .max = 3 },
310 .m = { .min = 79, .max = 118 },
311 .m1 = { .min = 12, .max = 22 },
312 .m2 = { .min = 5, .max = 9 },
313 .p = { .min = 28, .max = 112 },
314 .p1 = { .min = 2, .max = 8 },
315 .p2 = { .dot_limit = 225000,
316 .p2_slow = 14, .p2_fast = 14 },
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800317 .find_pll = intel_g4x_find_best_PLL,
318};
319
320static const intel_limit_t intel_limits_ironlake_dual_lvds = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700321 .dot = { .min = 25000, .max = 350000 },
322 .vco = { .min = 1760000, .max = 3510000 },
323 .n = { .min = 1, .max = 3 },
324 .m = { .min = 79, .max = 127 },
325 .m1 = { .min = 12, .max = 22 },
326 .m2 = { .min = 5, .max = 9 },
327 .p = { .min = 14, .max = 56 },
328 .p1 = { .min = 2, .max = 8 },
329 .p2 = { .dot_limit = 225000,
330 .p2_slow = 7, .p2_fast = 7 },
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800331 .find_pll = intel_g4x_find_best_PLL,
332};
333
Eric Anholt273e27c2011-03-30 13:01:10 -0700334/* LVDS 100mhz refclk limits. */
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800335static const intel_limit_t intel_limits_ironlake_single_lvds_100m = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700336 .dot = { .min = 25000, .max = 350000 },
337 .vco = { .min = 1760000, .max = 3510000 },
338 .n = { .min = 1, .max = 2 },
339 .m = { .min = 79, .max = 126 },
340 .m1 = { .min = 12, .max = 22 },
341 .m2 = { .min = 5, .max = 9 },
342 .p = { .min = 28, .max = 112 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400343 .p1 = { .min = 2, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700344 .p2 = { .dot_limit = 225000,
345 .p2_slow = 14, .p2_fast = 14 },
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800346 .find_pll = intel_g4x_find_best_PLL,
347};
348
349static const intel_limit_t intel_limits_ironlake_dual_lvds_100m = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700350 .dot = { .min = 25000, .max = 350000 },
351 .vco = { .min = 1760000, .max = 3510000 },
352 .n = { .min = 1, .max = 3 },
353 .m = { .min = 79, .max = 126 },
354 .m1 = { .min = 12, .max = 22 },
355 .m2 = { .min = 5, .max = 9 },
356 .p = { .min = 14, .max = 42 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400357 .p1 = { .min = 2, .max = 6 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700358 .p2 = { .dot_limit = 225000,
359 .p2_slow = 7, .p2_fast = 7 },
Zhao Yakui45476682009-12-31 16:06:04 +0800360 .find_pll = intel_g4x_find_best_PLL,
361};
362
363static const intel_limit_t intel_limits_ironlake_display_port = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400364 .dot = { .min = 25000, .max = 350000 },
365 .vco = { .min = 1760000, .max = 3510000},
366 .n = { .min = 1, .max = 2 },
367 .m = { .min = 81, .max = 90 },
368 .m1 = { .min = 12, .max = 22 },
369 .m2 = { .min = 5, .max = 9 },
370 .p = { .min = 10, .max = 20 },
371 .p1 = { .min = 1, .max = 2},
372 .p2 = { .dot_limit = 0,
Eric Anholt273e27c2011-03-30 13:01:10 -0700373 .p2_slow = 10, .p2_fast = 10 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400374 .find_pll = intel_find_pll_ironlake_dp,
Jesse Barnes79e53942008-11-07 14:24:08 -0800375};
376
Jesse Barnesa0c4da22012-06-15 11:55:13 -0700377static const intel_limit_t intel_limits_vlv_dac = {
378 .dot = { .min = 25000, .max = 270000 },
379 .vco = { .min = 4000000, .max = 6000000 },
380 .n = { .min = 1, .max = 7 },
381 .m = { .min = 22, .max = 450 }, /* guess */
382 .m1 = { .min = 2, .max = 3 },
383 .m2 = { .min = 11, .max = 156 },
384 .p = { .min = 10, .max = 30 },
385 .p1 = { .min = 2, .max = 3 },
386 .p2 = { .dot_limit = 270000,
387 .p2_slow = 2, .p2_fast = 20 },
388 .find_pll = intel_vlv_find_best_pll,
389};
390
391static const intel_limit_t intel_limits_vlv_hdmi = {
392 .dot = { .min = 20000, .max = 165000 },
Vijay Purushothaman17dc9252012-09-27 19:13:09 +0530393 .vco = { .min = 4000000, .max = 5994000},
Jesse Barnesa0c4da22012-06-15 11:55:13 -0700394 .n = { .min = 1, .max = 7 },
395 .m = { .min = 60, .max = 300 }, /* guess */
396 .m1 = { .min = 2, .max = 3 },
397 .m2 = { .min = 11, .max = 156 },
398 .p = { .min = 10, .max = 30 },
399 .p1 = { .min = 2, .max = 3 },
400 .p2 = { .dot_limit = 270000,
401 .p2_slow = 2, .p2_fast = 20 },
402 .find_pll = intel_vlv_find_best_pll,
403};
404
405static const intel_limit_t intel_limits_vlv_dp = {
Vijay Purushothaman74a4dd22012-09-27 19:13:04 +0530406 .dot = { .min = 25000, .max = 270000 },
407 .vco = { .min = 4000000, .max = 6000000 },
Jesse Barnesa0c4da22012-06-15 11:55:13 -0700408 .n = { .min = 1, .max = 7 },
Vijay Purushothaman74a4dd22012-09-27 19:13:04 +0530409 .m = { .min = 22, .max = 450 },
Jesse Barnesa0c4da22012-06-15 11:55:13 -0700410 .m1 = { .min = 2, .max = 3 },
411 .m2 = { .min = 11, .max = 156 },
412 .p = { .min = 10, .max = 30 },
413 .p1 = { .min = 2, .max = 3 },
414 .p2 = { .dot_limit = 270000,
415 .p2_slow = 2, .p2_fast = 20 },
416 .find_pll = intel_vlv_find_best_pll,
417};
418
Jesse Barnes57f350b2012-03-28 13:39:25 -0700419u32 intel_dpio_read(struct drm_i915_private *dev_priv, int reg)
420{
421 unsigned long flags;
422 u32 val = 0;
423
424 spin_lock_irqsave(&dev_priv->dpio_lock, flags);
425 if (wait_for_atomic_us((I915_READ(DPIO_PKT) & DPIO_BUSY) == 0, 100)) {
426 DRM_ERROR("DPIO idle wait timed out\n");
427 goto out_unlock;
428 }
429
430 I915_WRITE(DPIO_REG, reg);
431 I915_WRITE(DPIO_PKT, DPIO_RID | DPIO_OP_READ | DPIO_PORTID |
432 DPIO_BYTE);
433 if (wait_for_atomic_us((I915_READ(DPIO_PKT) & DPIO_BUSY) == 0, 100)) {
434 DRM_ERROR("DPIO read wait timed out\n");
435 goto out_unlock;
436 }
437 val = I915_READ(DPIO_DATA);
438
439out_unlock:
440 spin_unlock_irqrestore(&dev_priv->dpio_lock, flags);
441 return val;
442}
443
Jesse Barnesa0c4da22012-06-15 11:55:13 -0700444static void intel_dpio_write(struct drm_i915_private *dev_priv, int reg,
445 u32 val)
446{
447 unsigned long flags;
448
449 spin_lock_irqsave(&dev_priv->dpio_lock, flags);
450 if (wait_for_atomic_us((I915_READ(DPIO_PKT) & DPIO_BUSY) == 0, 100)) {
451 DRM_ERROR("DPIO idle wait timed out\n");
452 goto out_unlock;
453 }
454
455 I915_WRITE(DPIO_DATA, val);
456 I915_WRITE(DPIO_REG, reg);
457 I915_WRITE(DPIO_PKT, DPIO_RID | DPIO_OP_WRITE | DPIO_PORTID |
458 DPIO_BYTE);
459 if (wait_for_atomic_us((I915_READ(DPIO_PKT) & DPIO_BUSY) == 0, 100))
460 DRM_ERROR("DPIO write wait timed out\n");
461
462out_unlock:
463 spin_unlock_irqrestore(&dev_priv->dpio_lock, flags);
464}
465
Jesse Barnes57f350b2012-03-28 13:39:25 -0700466static void vlv_init_dpio(struct drm_device *dev)
467{
468 struct drm_i915_private *dev_priv = dev->dev_private;
469
470 /* Reset the DPIO config */
471 I915_WRITE(DPIO_CTL, 0);
472 POSTING_READ(DPIO_CTL);
473 I915_WRITE(DPIO_CTL, 1);
474 POSTING_READ(DPIO_CTL);
475}
476
Daniel Vetter618563e2012-04-01 13:38:50 +0200477static int intel_dual_link_lvds_callback(const struct dmi_system_id *id)
478{
479 DRM_INFO("Forcing lvds to dual link mode on %s\n", id->ident);
480 return 1;
481}
482
483static const struct dmi_system_id intel_dual_link_lvds[] = {
484 {
485 .callback = intel_dual_link_lvds_callback,
486 .ident = "Apple MacBook Pro (Core i5/i7 Series)",
487 .matches = {
488 DMI_MATCH(DMI_SYS_VENDOR, "Apple Inc."),
489 DMI_MATCH(DMI_PRODUCT_NAME, "MacBookPro8,2"),
490 },
491 },
492 { } /* terminating entry */
493};
494
Takashi Iwaib0354382012-03-20 13:07:05 +0100495static bool is_dual_link_lvds(struct drm_i915_private *dev_priv,
496 unsigned int reg)
497{
498 unsigned int val;
499
Takashi Iwai121d5272012-03-20 13:07:06 +0100500 /* use the module option value if specified */
501 if (i915_lvds_channel_mode > 0)
502 return i915_lvds_channel_mode == 2;
503
Daniel Vetter618563e2012-04-01 13:38:50 +0200504 if (dmi_check_system(intel_dual_link_lvds))
505 return true;
506
Takashi Iwaib0354382012-03-20 13:07:05 +0100507 if (dev_priv->lvds_val)
508 val = dev_priv->lvds_val;
509 else {
510 /* BIOS should set the proper LVDS register value at boot, but
511 * in reality, it doesn't set the value when the lid is closed;
512 * we need to check "the value to be set" in VBT when LVDS
513 * register is uninitialized.
514 */
515 val = I915_READ(reg);
Seth Forshee14d94a32012-06-13 13:46:58 -0500516 if (!(val & ~(LVDS_PIPE_MASK | LVDS_DETECTED)))
Takashi Iwaib0354382012-03-20 13:07:05 +0100517 val = dev_priv->bios_lvds_val;
518 dev_priv->lvds_val = val;
519 }
520 return (val & LVDS_CLKB_POWER_MASK) == LVDS_CLKB_POWER_UP;
521}
522
Chris Wilson1b894b52010-12-14 20:04:54 +0000523static const intel_limit_t *intel_ironlake_limit(struct drm_crtc *crtc,
524 int refclk)
Zhenyu Wang2c072452009-06-05 15:38:42 +0800525{
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800526 struct drm_device *dev = crtc->dev;
527 struct drm_i915_private *dev_priv = dev->dev_private;
Zhenyu Wang2c072452009-06-05 15:38:42 +0800528 const intel_limit_t *limit;
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800529
530 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS)) {
Takashi Iwaib0354382012-03-20 13:07:05 +0100531 if (is_dual_link_lvds(dev_priv, PCH_LVDS)) {
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800532 /* LVDS dual channel */
Chris Wilson1b894b52010-12-14 20:04:54 +0000533 if (refclk == 100000)
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800534 limit = &intel_limits_ironlake_dual_lvds_100m;
535 else
536 limit = &intel_limits_ironlake_dual_lvds;
537 } else {
Chris Wilson1b894b52010-12-14 20:04:54 +0000538 if (refclk == 100000)
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800539 limit = &intel_limits_ironlake_single_lvds_100m;
540 else
541 limit = &intel_limits_ironlake_single_lvds;
542 }
543 } else if (intel_pipe_has_type(crtc, INTEL_OUTPUT_DISPLAYPORT) ||
Zhao Yakui45476682009-12-31 16:06:04 +0800544 HAS_eDP)
545 limit = &intel_limits_ironlake_display_port;
Zhenyu Wang2c072452009-06-05 15:38:42 +0800546 else
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800547 limit = &intel_limits_ironlake_dac;
Zhenyu Wang2c072452009-06-05 15:38:42 +0800548
549 return limit;
550}
551
Ma Ling044c7c42009-03-18 20:13:23 +0800552static const intel_limit_t *intel_g4x_limit(struct drm_crtc *crtc)
553{
554 struct drm_device *dev = crtc->dev;
555 struct drm_i915_private *dev_priv = dev->dev_private;
556 const intel_limit_t *limit;
557
558 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS)) {
Takashi Iwaib0354382012-03-20 13:07:05 +0100559 if (is_dual_link_lvds(dev_priv, LVDS))
Ma Ling044c7c42009-03-18 20:13:23 +0800560 /* LVDS with dual channel */
Keith Packarde4b36692009-06-05 19:22:17 -0700561 limit = &intel_limits_g4x_dual_channel_lvds;
Ma Ling044c7c42009-03-18 20:13:23 +0800562 else
563 /* LVDS with dual channel */
Keith Packarde4b36692009-06-05 19:22:17 -0700564 limit = &intel_limits_g4x_single_channel_lvds;
Ma Ling044c7c42009-03-18 20:13:23 +0800565 } else if (intel_pipe_has_type(crtc, INTEL_OUTPUT_HDMI) ||
566 intel_pipe_has_type(crtc, INTEL_OUTPUT_ANALOG)) {
Keith Packarde4b36692009-06-05 19:22:17 -0700567 limit = &intel_limits_g4x_hdmi;
Ma Ling044c7c42009-03-18 20:13:23 +0800568 } else if (intel_pipe_has_type(crtc, INTEL_OUTPUT_SDVO)) {
Keith Packarde4b36692009-06-05 19:22:17 -0700569 limit = &intel_limits_g4x_sdvo;
Akshay Joshi0206e352011-08-16 15:34:10 -0400570 } else if (intel_pipe_has_type(crtc, INTEL_OUTPUT_DISPLAYPORT)) {
Keith Packarde4b36692009-06-05 19:22:17 -0700571 limit = &intel_limits_g4x_display_port;
Ma Ling044c7c42009-03-18 20:13:23 +0800572 } else /* The option is for other outputs */
Keith Packarde4b36692009-06-05 19:22:17 -0700573 limit = &intel_limits_i9xx_sdvo;
Ma Ling044c7c42009-03-18 20:13:23 +0800574
575 return limit;
576}
577
Chris Wilson1b894b52010-12-14 20:04:54 +0000578static const intel_limit_t *intel_limit(struct drm_crtc *crtc, int refclk)
Jesse Barnes79e53942008-11-07 14:24:08 -0800579{
580 struct drm_device *dev = crtc->dev;
581 const intel_limit_t *limit;
582
Eric Anholtbad720f2009-10-22 16:11:14 -0700583 if (HAS_PCH_SPLIT(dev))
Chris Wilson1b894b52010-12-14 20:04:54 +0000584 limit = intel_ironlake_limit(crtc, refclk);
Zhenyu Wang2c072452009-06-05 15:38:42 +0800585 else if (IS_G4X(dev)) {
Ma Ling044c7c42009-03-18 20:13:23 +0800586 limit = intel_g4x_limit(crtc);
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500587 } else if (IS_PINEVIEW(dev)) {
Shaohua Li21778322009-02-23 15:19:16 +0800588 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS))
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500589 limit = &intel_limits_pineview_lvds;
Shaohua Li21778322009-02-23 15:19:16 +0800590 else
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500591 limit = &intel_limits_pineview_sdvo;
Jesse Barnesa0c4da22012-06-15 11:55:13 -0700592 } else if (IS_VALLEYVIEW(dev)) {
593 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_ANALOG))
594 limit = &intel_limits_vlv_dac;
595 else if (intel_pipe_has_type(crtc, INTEL_OUTPUT_HDMI))
596 limit = &intel_limits_vlv_hdmi;
597 else
598 limit = &intel_limits_vlv_dp;
Chris Wilsona6c45cf2010-09-17 00:32:17 +0100599 } else if (!IS_GEN2(dev)) {
600 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS))
601 limit = &intel_limits_i9xx_lvds;
602 else
603 limit = &intel_limits_i9xx_sdvo;
Jesse Barnes79e53942008-11-07 14:24:08 -0800604 } else {
605 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS))
Keith Packarde4b36692009-06-05 19:22:17 -0700606 limit = &intel_limits_i8xx_lvds;
Jesse Barnes79e53942008-11-07 14:24:08 -0800607 else
Keith Packarde4b36692009-06-05 19:22:17 -0700608 limit = &intel_limits_i8xx_dvo;
Jesse Barnes79e53942008-11-07 14:24:08 -0800609 }
610 return limit;
611}
612
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500613/* m1 is reserved as 0 in Pineview, n is a ring counter */
614static void pineview_clock(int refclk, intel_clock_t *clock)
Jesse Barnes79e53942008-11-07 14:24:08 -0800615{
Shaohua Li21778322009-02-23 15:19:16 +0800616 clock->m = clock->m2 + 2;
617 clock->p = clock->p1 * clock->p2;
618 clock->vco = refclk * clock->m / clock->n;
619 clock->dot = clock->vco / clock->p;
620}
621
622static void intel_clock(struct drm_device *dev, int refclk, intel_clock_t *clock)
623{
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500624 if (IS_PINEVIEW(dev)) {
625 pineview_clock(refclk, clock);
Shaohua Li21778322009-02-23 15:19:16 +0800626 return;
627 }
Jesse Barnes79e53942008-11-07 14:24:08 -0800628 clock->m = 5 * (clock->m1 + 2) + (clock->m2 + 2);
629 clock->p = clock->p1 * clock->p2;
630 clock->vco = refclk * clock->m / (clock->n + 2);
631 clock->dot = clock->vco / clock->p;
632}
633
Jesse Barnes79e53942008-11-07 14:24:08 -0800634/**
635 * Returns whether any output on the specified pipe is of the specified type
636 */
Chris Wilson4ef69c72010-09-09 15:14:28 +0100637bool intel_pipe_has_type(struct drm_crtc *crtc, int type)
Jesse Barnes79e53942008-11-07 14:24:08 -0800638{
Chris Wilson4ef69c72010-09-09 15:14:28 +0100639 struct drm_device *dev = crtc->dev;
Chris Wilson4ef69c72010-09-09 15:14:28 +0100640 struct intel_encoder *encoder;
Jesse Barnes79e53942008-11-07 14:24:08 -0800641
Daniel Vetter6c2b7c122012-07-05 09:50:24 +0200642 for_each_encoder_on_crtc(dev, crtc, encoder)
643 if (encoder->type == type)
Chris Wilson4ef69c72010-09-09 15:14:28 +0100644 return true;
645
646 return false;
Jesse Barnes79e53942008-11-07 14:24:08 -0800647}
648
Jesse Barnes7c04d1d2009-02-23 15:36:40 -0800649#define INTELPllInvalid(s) do { /* DRM_DEBUG(s); */ return false; } while (0)
Jesse Barnes79e53942008-11-07 14:24:08 -0800650/**
651 * Returns whether the given set of divisors are valid for a given refclk with
652 * the given connectors.
653 */
654
Chris Wilson1b894b52010-12-14 20:04:54 +0000655static bool intel_PLL_is_valid(struct drm_device *dev,
656 const intel_limit_t *limit,
657 const intel_clock_t *clock)
Jesse Barnes79e53942008-11-07 14:24:08 -0800658{
Jesse Barnes79e53942008-11-07 14:24:08 -0800659 if (clock->p1 < limit->p1.min || limit->p1.max < clock->p1)
Akshay Joshi0206e352011-08-16 15:34:10 -0400660 INTELPllInvalid("p1 out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800661 if (clock->p < limit->p.min || limit->p.max < clock->p)
Akshay Joshi0206e352011-08-16 15:34:10 -0400662 INTELPllInvalid("p out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800663 if (clock->m2 < limit->m2.min || limit->m2.max < clock->m2)
Akshay Joshi0206e352011-08-16 15:34:10 -0400664 INTELPllInvalid("m2 out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800665 if (clock->m1 < limit->m1.min || limit->m1.max < clock->m1)
Akshay Joshi0206e352011-08-16 15:34:10 -0400666 INTELPllInvalid("m1 out of range\n");
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500667 if (clock->m1 <= clock->m2 && !IS_PINEVIEW(dev))
Akshay Joshi0206e352011-08-16 15:34:10 -0400668 INTELPllInvalid("m1 <= m2\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800669 if (clock->m < limit->m.min || limit->m.max < clock->m)
Akshay Joshi0206e352011-08-16 15:34:10 -0400670 INTELPllInvalid("m out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800671 if (clock->n < limit->n.min || limit->n.max < clock->n)
Akshay Joshi0206e352011-08-16 15:34:10 -0400672 INTELPllInvalid("n out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800673 if (clock->vco < limit->vco.min || limit->vco.max < clock->vco)
Akshay Joshi0206e352011-08-16 15:34:10 -0400674 INTELPllInvalid("vco out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800675 /* XXX: We may need to be checking "Dot clock" depending on the multiplier,
676 * connector, etc., rather than just a single range.
677 */
678 if (clock->dot < limit->dot.min || limit->dot.max < clock->dot)
Akshay Joshi0206e352011-08-16 15:34:10 -0400679 INTELPllInvalid("dot out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800680
681 return true;
682}
683
Ma Lingd4906092009-03-18 20:13:27 +0800684static bool
685intel_find_best_PLL(const intel_limit_t *limit, struct drm_crtc *crtc,
Sean Paulcec2f352012-01-10 15:09:36 -0800686 int target, int refclk, intel_clock_t *match_clock,
687 intel_clock_t *best_clock)
Ma Lingd4906092009-03-18 20:13:27 +0800688
Jesse Barnes79e53942008-11-07 14:24:08 -0800689{
690 struct drm_device *dev = crtc->dev;
691 struct drm_i915_private *dev_priv = dev->dev_private;
692 intel_clock_t clock;
Jesse Barnes79e53942008-11-07 14:24:08 -0800693 int err = target;
694
Bruno Prémontbc5e5712009-08-08 13:01:17 +0200695 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS) &&
Florian Mickler832cc282009-07-13 18:40:32 +0800696 (I915_READ(LVDS)) != 0) {
Jesse Barnes79e53942008-11-07 14:24:08 -0800697 /*
698 * For LVDS, if the panel is on, just rely on its current
699 * settings for dual-channel. We haven't figured out how to
700 * reliably set up different single/dual channel state, if we
701 * even can.
702 */
Takashi Iwaib0354382012-03-20 13:07:05 +0100703 if (is_dual_link_lvds(dev_priv, LVDS))
Jesse Barnes79e53942008-11-07 14:24:08 -0800704 clock.p2 = limit->p2.p2_fast;
705 else
706 clock.p2 = limit->p2.p2_slow;
707 } else {
708 if (target < limit->p2.dot_limit)
709 clock.p2 = limit->p2.p2_slow;
710 else
711 clock.p2 = limit->p2.p2_fast;
712 }
713
Akshay Joshi0206e352011-08-16 15:34:10 -0400714 memset(best_clock, 0, sizeof(*best_clock));
Jesse Barnes79e53942008-11-07 14:24:08 -0800715
Zhao Yakui42158662009-11-20 11:24:18 +0800716 for (clock.m1 = limit->m1.min; clock.m1 <= limit->m1.max;
717 clock.m1++) {
718 for (clock.m2 = limit->m2.min;
719 clock.m2 <= limit->m2.max; clock.m2++) {
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500720 /* m1 is always 0 in Pineview */
721 if (clock.m2 >= clock.m1 && !IS_PINEVIEW(dev))
Zhao Yakui42158662009-11-20 11:24:18 +0800722 break;
723 for (clock.n = limit->n.min;
724 clock.n <= limit->n.max; clock.n++) {
725 for (clock.p1 = limit->p1.min;
726 clock.p1 <= limit->p1.max; clock.p1++) {
Jesse Barnes79e53942008-11-07 14:24:08 -0800727 int this_err;
728
Shaohua Li21778322009-02-23 15:19:16 +0800729 intel_clock(dev, refclk, &clock);
Chris Wilson1b894b52010-12-14 20:04:54 +0000730 if (!intel_PLL_is_valid(dev, limit,
731 &clock))
Jesse Barnes79e53942008-11-07 14:24:08 -0800732 continue;
Sean Paulcec2f352012-01-10 15:09:36 -0800733 if (match_clock &&
734 clock.p != match_clock->p)
735 continue;
Jesse Barnes79e53942008-11-07 14:24:08 -0800736
737 this_err = abs(clock.dot - target);
738 if (this_err < err) {
739 *best_clock = clock;
740 err = this_err;
741 }
742 }
743 }
744 }
745 }
746
747 return (err != target);
748}
749
Ma Lingd4906092009-03-18 20:13:27 +0800750static bool
751intel_g4x_find_best_PLL(const intel_limit_t *limit, struct drm_crtc *crtc,
Sean Paulcec2f352012-01-10 15:09:36 -0800752 int target, int refclk, intel_clock_t *match_clock,
753 intel_clock_t *best_clock)
Ma Lingd4906092009-03-18 20:13:27 +0800754{
755 struct drm_device *dev = crtc->dev;
756 struct drm_i915_private *dev_priv = dev->dev_private;
757 intel_clock_t clock;
758 int max_n;
759 bool found;
Adam Jackson6ba770d2010-07-02 16:43:30 -0400760 /* approximately equals target * 0.00585 */
761 int err_most = (target >> 8) + (target >> 9);
Ma Lingd4906092009-03-18 20:13:27 +0800762 found = false;
763
764 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS)) {
Zhao Yakui45476682009-12-31 16:06:04 +0800765 int lvds_reg;
766
Eric Anholtc619eed2010-01-28 16:45:52 -0800767 if (HAS_PCH_SPLIT(dev))
Zhao Yakui45476682009-12-31 16:06:04 +0800768 lvds_reg = PCH_LVDS;
769 else
770 lvds_reg = LVDS;
771 if ((I915_READ(lvds_reg) & LVDS_CLKB_POWER_MASK) ==
Ma Lingd4906092009-03-18 20:13:27 +0800772 LVDS_CLKB_POWER_UP)
773 clock.p2 = limit->p2.p2_fast;
774 else
775 clock.p2 = limit->p2.p2_slow;
776 } else {
777 if (target < limit->p2.dot_limit)
778 clock.p2 = limit->p2.p2_slow;
779 else
780 clock.p2 = limit->p2.p2_fast;
781 }
782
783 memset(best_clock, 0, sizeof(*best_clock));
784 max_n = limit->n.max;
Gilles Espinassef77f13e2010-03-29 15:41:47 +0200785 /* based on hardware requirement, prefer smaller n to precision */
Ma Lingd4906092009-03-18 20:13:27 +0800786 for (clock.n = limit->n.min; clock.n <= max_n; clock.n++) {
Gilles Espinassef77f13e2010-03-29 15:41:47 +0200787 /* based on hardware requirement, prefere larger m1,m2 */
Ma Lingd4906092009-03-18 20:13:27 +0800788 for (clock.m1 = limit->m1.max;
789 clock.m1 >= limit->m1.min; clock.m1--) {
790 for (clock.m2 = limit->m2.max;
791 clock.m2 >= limit->m2.min; clock.m2--) {
792 for (clock.p1 = limit->p1.max;
793 clock.p1 >= limit->p1.min; clock.p1--) {
794 int this_err;
795
Shaohua Li21778322009-02-23 15:19:16 +0800796 intel_clock(dev, refclk, &clock);
Chris Wilson1b894b52010-12-14 20:04:54 +0000797 if (!intel_PLL_is_valid(dev, limit,
798 &clock))
Ma Lingd4906092009-03-18 20:13:27 +0800799 continue;
Sean Paulcec2f352012-01-10 15:09:36 -0800800 if (match_clock &&
801 clock.p != match_clock->p)
802 continue;
Chris Wilson1b894b52010-12-14 20:04:54 +0000803
804 this_err = abs(clock.dot - target);
Ma Lingd4906092009-03-18 20:13:27 +0800805 if (this_err < err_most) {
806 *best_clock = clock;
807 err_most = this_err;
808 max_n = clock.n;
809 found = true;
810 }
811 }
812 }
813 }
814 }
Zhenyu Wang2c072452009-06-05 15:38:42 +0800815 return found;
816}
Ma Lingd4906092009-03-18 20:13:27 +0800817
Zhenyu Wang2c072452009-06-05 15:38:42 +0800818static bool
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500819intel_find_pll_ironlake_dp(const intel_limit_t *limit, struct drm_crtc *crtc,
Sean Paulcec2f352012-01-10 15:09:36 -0800820 int target, int refclk, intel_clock_t *match_clock,
821 intel_clock_t *best_clock)
Zhenyu Wang5eb08b62009-07-24 01:00:31 +0800822{
823 struct drm_device *dev = crtc->dev;
824 intel_clock_t clock;
Zhao Yakui45476682009-12-31 16:06:04 +0800825
Zhenyu Wang5eb08b62009-07-24 01:00:31 +0800826 if (target < 200000) {
827 clock.n = 1;
828 clock.p1 = 2;
829 clock.p2 = 10;
830 clock.m1 = 12;
831 clock.m2 = 9;
832 } else {
833 clock.n = 2;
834 clock.p1 = 1;
835 clock.p2 = 10;
836 clock.m1 = 14;
837 clock.m2 = 8;
838 }
839 intel_clock(dev, refclk, &clock);
840 memcpy(best_clock, &clock, sizeof(intel_clock_t));
841 return true;
842}
843
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700844/* DisplayPort has only two frequencies, 162MHz and 270MHz */
845static bool
846intel_find_pll_g4x_dp(const intel_limit_t *limit, struct drm_crtc *crtc,
Sean Paulcec2f352012-01-10 15:09:36 -0800847 int target, int refclk, intel_clock_t *match_clock,
848 intel_clock_t *best_clock)
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700849{
Chris Wilson5eddb702010-09-11 13:48:45 +0100850 intel_clock_t clock;
851 if (target < 200000) {
852 clock.p1 = 2;
853 clock.p2 = 10;
854 clock.n = 2;
855 clock.m1 = 23;
856 clock.m2 = 8;
857 } else {
858 clock.p1 = 1;
859 clock.p2 = 10;
860 clock.n = 1;
861 clock.m1 = 14;
862 clock.m2 = 2;
863 }
864 clock.m = 5 * (clock.m1 + 2) + (clock.m2 + 2);
865 clock.p = (clock.p1 * clock.p2);
866 clock.dot = 96000 * clock.m / (clock.n + 2) / clock.p;
867 clock.vco = 0;
868 memcpy(best_clock, &clock, sizeof(intel_clock_t));
869 return true;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700870}
Jesse Barnesa0c4da22012-06-15 11:55:13 -0700871static bool
872intel_vlv_find_best_pll(const intel_limit_t *limit, struct drm_crtc *crtc,
873 int target, int refclk, intel_clock_t *match_clock,
874 intel_clock_t *best_clock)
875{
876 u32 p1, p2, m1, m2, vco, bestn, bestm1, bestm2, bestp1, bestp2;
877 u32 m, n, fastclk;
878 u32 updrate, minupdate, fracbits, p;
879 unsigned long bestppm, ppm, absppm;
880 int dotclk, flag;
881
Alan Coxaf447bd2012-07-25 13:49:18 +0100882 flag = 0;
Jesse Barnesa0c4da22012-06-15 11:55:13 -0700883 dotclk = target * 1000;
884 bestppm = 1000000;
885 ppm = absppm = 0;
886 fastclk = dotclk / (2*100);
887 updrate = 0;
888 minupdate = 19200;
889 fracbits = 1;
890 n = p = p1 = p2 = m = m1 = m2 = vco = bestn = 0;
891 bestm1 = bestm2 = bestp1 = bestp2 = 0;
892
893 /* based on hardware requirement, prefer smaller n to precision */
894 for (n = limit->n.min; n <= ((refclk) / minupdate); n++) {
895 updrate = refclk / n;
896 for (p1 = limit->p1.max; p1 > limit->p1.min; p1--) {
897 for (p2 = limit->p2.p2_fast+1; p2 > 0; p2--) {
898 if (p2 > 10)
899 p2 = p2 - 1;
900 p = p1 * p2;
901 /* based on hardware requirement, prefer bigger m1,m2 values */
902 for (m1 = limit->m1.min; m1 <= limit->m1.max; m1++) {
903 m2 = (((2*(fastclk * p * n / m1 )) +
904 refclk) / (2*refclk));
905 m = m1 * m2;
906 vco = updrate * m;
907 if (vco >= limit->vco.min && vco < limit->vco.max) {
908 ppm = 1000000 * ((vco / p) - fastclk) / fastclk;
909 absppm = (ppm > 0) ? ppm : (-ppm);
910 if (absppm < 100 && ((p1 * p2) > (bestp1 * bestp2))) {
911 bestppm = 0;
912 flag = 1;
913 }
914 if (absppm < bestppm - 10) {
915 bestppm = absppm;
916 flag = 1;
917 }
918 if (flag) {
919 bestn = n;
920 bestm1 = m1;
921 bestm2 = m2;
922 bestp1 = p1;
923 bestp2 = p2;
924 flag = 0;
925 }
926 }
927 }
928 }
929 }
930 }
931 best_clock->n = bestn;
932 best_clock->m1 = bestm1;
933 best_clock->m2 = bestm2;
934 best_clock->p1 = bestp1;
935 best_clock->p2 = bestp2;
936
937 return true;
938}
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700939
Paulo Zanonia5c961d2012-10-24 15:59:34 -0200940enum transcoder intel_pipe_to_cpu_transcoder(struct drm_i915_private *dev_priv,
941 enum pipe pipe)
942{
943 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
944 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
945
946 return intel_crtc->cpu_transcoder;
947}
948
Paulo Zanonia928d532012-05-04 17:18:15 -0300949static void ironlake_wait_for_vblank(struct drm_device *dev, int pipe)
950{
951 struct drm_i915_private *dev_priv = dev->dev_private;
952 u32 frame, frame_reg = PIPEFRAME(pipe);
953
954 frame = I915_READ(frame_reg);
955
956 if (wait_for(I915_READ_NOTRACE(frame_reg) != frame, 50))
957 DRM_DEBUG_KMS("vblank wait timed out\n");
958}
959
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700960/**
961 * intel_wait_for_vblank - wait for vblank on a given pipe
962 * @dev: drm device
963 * @pipe: pipe to wait for
964 *
965 * Wait for vblank to occur on a given pipe. Needed for various bits of
966 * mode setting code.
967 */
968void intel_wait_for_vblank(struct drm_device *dev, int pipe)
Jesse Barnes79e53942008-11-07 14:24:08 -0800969{
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700970 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800971 int pipestat_reg = PIPESTAT(pipe);
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700972
Paulo Zanonia928d532012-05-04 17:18:15 -0300973 if (INTEL_INFO(dev)->gen >= 5) {
974 ironlake_wait_for_vblank(dev, pipe);
975 return;
976 }
977
Chris Wilson300387c2010-09-05 20:25:43 +0100978 /* Clear existing vblank status. Note this will clear any other
979 * sticky status fields as well.
980 *
981 * This races with i915_driver_irq_handler() with the result
982 * that either function could miss a vblank event. Here it is not
983 * fatal, as we will either wait upon the next vblank interrupt or
984 * timeout. Generally speaking intel_wait_for_vblank() is only
985 * called during modeset at which time the GPU should be idle and
986 * should *not* be performing page flips and thus not waiting on
987 * vblanks...
988 * Currently, the result of us stealing a vblank from the irq
989 * handler is that a single frame will be skipped during swapbuffers.
990 */
991 I915_WRITE(pipestat_reg,
992 I915_READ(pipestat_reg) | PIPE_VBLANK_INTERRUPT_STATUS);
993
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700994 /* Wait for vblank interrupt bit to set */
Chris Wilson481b6af2010-08-23 17:43:35 +0100995 if (wait_for(I915_READ(pipestat_reg) &
996 PIPE_VBLANK_INTERRUPT_STATUS,
997 50))
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700998 DRM_DEBUG_KMS("vblank wait timed out\n");
999}
1000
Keith Packardab7ad7f2010-10-03 00:33:06 -07001001/*
1002 * intel_wait_for_pipe_off - wait for pipe to turn off
Jesse Barnes9d0498a2010-08-18 13:20:54 -07001003 * @dev: drm device
1004 * @pipe: pipe to wait for
1005 *
1006 * After disabling a pipe, we can't wait for vblank in the usual way,
1007 * spinning on the vblank interrupt status bit, since we won't actually
1008 * see an interrupt when the pipe is disabled.
1009 *
Keith Packardab7ad7f2010-10-03 00:33:06 -07001010 * On Gen4 and above:
1011 * wait for the pipe register state bit to turn off
1012 *
1013 * Otherwise:
1014 * wait for the display line value to settle (it usually
1015 * ends up stopping at the start of the next frame).
Chris Wilson58e10eb2010-10-03 10:56:11 +01001016 *
Jesse Barnes9d0498a2010-08-18 13:20:54 -07001017 */
Chris Wilson58e10eb2010-10-03 10:56:11 +01001018void intel_wait_for_pipe_off(struct drm_device *dev, int pipe)
Jesse Barnes9d0498a2010-08-18 13:20:54 -07001019{
1020 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanoni702e7a52012-10-23 18:29:59 -02001021 enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
1022 pipe);
Jesse Barnes9d0498a2010-08-18 13:20:54 -07001023
Keith Packardab7ad7f2010-10-03 00:33:06 -07001024 if (INTEL_INFO(dev)->gen >= 4) {
Paulo Zanoni702e7a52012-10-23 18:29:59 -02001025 int reg = PIPECONF(cpu_transcoder);
Jesse Barnes9d0498a2010-08-18 13:20:54 -07001026
Keith Packardab7ad7f2010-10-03 00:33:06 -07001027 /* Wait for the Pipe State to go off */
Chris Wilson58e10eb2010-10-03 10:56:11 +01001028 if (wait_for((I915_READ(reg) & I965_PIPECONF_ACTIVE) == 0,
1029 100))
Daniel Vetter284637d2012-07-09 09:51:57 +02001030 WARN(1, "pipe_off wait timed out\n");
Keith Packardab7ad7f2010-10-03 00:33:06 -07001031 } else {
Paulo Zanoni837ba002012-05-04 17:18:14 -03001032 u32 last_line, line_mask;
Chris Wilson58e10eb2010-10-03 10:56:11 +01001033 int reg = PIPEDSL(pipe);
Keith Packardab7ad7f2010-10-03 00:33:06 -07001034 unsigned long timeout = jiffies + msecs_to_jiffies(100);
1035
Paulo Zanoni837ba002012-05-04 17:18:14 -03001036 if (IS_GEN2(dev))
1037 line_mask = DSL_LINEMASK_GEN2;
1038 else
1039 line_mask = DSL_LINEMASK_GEN3;
1040
Keith Packardab7ad7f2010-10-03 00:33:06 -07001041 /* Wait for the display line to settle */
1042 do {
Paulo Zanoni837ba002012-05-04 17:18:14 -03001043 last_line = I915_READ(reg) & line_mask;
Keith Packardab7ad7f2010-10-03 00:33:06 -07001044 mdelay(5);
Paulo Zanoni837ba002012-05-04 17:18:14 -03001045 } while (((I915_READ(reg) & line_mask) != last_line) &&
Keith Packardab7ad7f2010-10-03 00:33:06 -07001046 time_after(timeout, jiffies));
1047 if (time_after(jiffies, timeout))
Daniel Vetter284637d2012-07-09 09:51:57 +02001048 WARN(1, "pipe_off wait timed out\n");
Keith Packardab7ad7f2010-10-03 00:33:06 -07001049 }
Jesse Barnes79e53942008-11-07 14:24:08 -08001050}
1051
Jesse Barnesb24e7172011-01-04 15:09:30 -08001052static const char *state_string(bool enabled)
1053{
1054 return enabled ? "on" : "off";
1055}
1056
1057/* Only for pre-ILK configs */
1058static void assert_pll(struct drm_i915_private *dev_priv,
1059 enum pipe pipe, bool state)
1060{
1061 int reg;
1062 u32 val;
1063 bool cur_state;
1064
1065 reg = DPLL(pipe);
1066 val = I915_READ(reg);
1067 cur_state = !!(val & DPLL_VCO_ENABLE);
1068 WARN(cur_state != state,
1069 "PLL state assertion failure (expected %s, current %s)\n",
1070 state_string(state), state_string(cur_state));
1071}
1072#define assert_pll_enabled(d, p) assert_pll(d, p, true)
1073#define assert_pll_disabled(d, p) assert_pll(d, p, false)
1074
Jesse Barnes040484a2011-01-03 12:14:26 -08001075/* For ILK+ */
1076static void assert_pch_pll(struct drm_i915_private *dev_priv,
Chris Wilson92b27b02012-05-20 18:10:50 +01001077 struct intel_pch_pll *pll,
1078 struct intel_crtc *crtc,
1079 bool state)
Jesse Barnes040484a2011-01-03 12:14:26 -08001080{
Jesse Barnes040484a2011-01-03 12:14:26 -08001081 u32 val;
1082 bool cur_state;
1083
Eugeni Dodonov9d82aa12012-05-09 15:37:17 -03001084 if (HAS_PCH_LPT(dev_priv->dev)) {
1085 DRM_DEBUG_DRIVER("LPT detected: skipping PCH PLL test\n");
1086 return;
1087 }
1088
Chris Wilson92b27b02012-05-20 18:10:50 +01001089 if (WARN (!pll,
1090 "asserting PCH PLL %s with no PLL\n", state_string(state)))
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001091 return;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001092
Chris Wilson92b27b02012-05-20 18:10:50 +01001093 val = I915_READ(pll->pll_reg);
1094 cur_state = !!(val & DPLL_VCO_ENABLE);
1095 WARN(cur_state != state,
1096 "PCH PLL state for reg %x assertion failure (expected %s, current %s), val=%08x\n",
1097 pll->pll_reg, state_string(state), state_string(cur_state), val);
1098
1099 /* Make sure the selected PLL is correctly attached to the transcoder */
1100 if (crtc && HAS_PCH_CPT(dev_priv->dev)) {
Jesse Barnesd3ccbe82011-10-12 09:27:42 -07001101 u32 pch_dpll;
1102
1103 pch_dpll = I915_READ(PCH_DPLL_SEL);
Chris Wilson92b27b02012-05-20 18:10:50 +01001104 cur_state = pll->pll_reg == _PCH_DPLL_B;
1105 if (!WARN(((pch_dpll >> (4 * crtc->pipe)) & 1) != cur_state,
1106 "PLL[%d] not attached to this transcoder %d: %08x\n",
1107 cur_state, crtc->pipe, pch_dpll)) {
1108 cur_state = !!(val >> (4*crtc->pipe + 3));
1109 WARN(cur_state != state,
1110 "PLL[%d] not %s on this transcoder %d: %08x\n",
1111 pll->pll_reg == _PCH_DPLL_B,
1112 state_string(state),
1113 crtc->pipe,
1114 val);
1115 }
Jesse Barnesd3ccbe82011-10-12 09:27:42 -07001116 }
Jesse Barnes040484a2011-01-03 12:14:26 -08001117}
Chris Wilson92b27b02012-05-20 18:10:50 +01001118#define assert_pch_pll_enabled(d, p, c) assert_pch_pll(d, p, c, true)
1119#define assert_pch_pll_disabled(d, p, c) assert_pch_pll(d, p, c, false)
Jesse Barnes040484a2011-01-03 12:14:26 -08001120
1121static void assert_fdi_tx(struct drm_i915_private *dev_priv,
1122 enum pipe pipe, bool state)
1123{
1124 int reg;
1125 u32 val;
1126 bool cur_state;
Paulo Zanoniad80a812012-10-24 16:06:19 -02001127 enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
1128 pipe);
Jesse Barnes040484a2011-01-03 12:14:26 -08001129
Eugeni Dodonovbf507ef2012-05-09 15:37:18 -03001130 if (IS_HASWELL(dev_priv->dev)) {
1131 /* On Haswell, DDI is used instead of FDI_TX_CTL */
Paulo Zanoniad80a812012-10-24 16:06:19 -02001132 reg = TRANS_DDI_FUNC_CTL(cpu_transcoder);
Eugeni Dodonovbf507ef2012-05-09 15:37:18 -03001133 val = I915_READ(reg);
Paulo Zanoniad80a812012-10-24 16:06:19 -02001134 cur_state = !!(val & TRANS_DDI_FUNC_ENABLE);
Eugeni Dodonovbf507ef2012-05-09 15:37:18 -03001135 } else {
1136 reg = FDI_TX_CTL(pipe);
1137 val = I915_READ(reg);
1138 cur_state = !!(val & FDI_TX_ENABLE);
1139 }
Jesse Barnes040484a2011-01-03 12:14:26 -08001140 WARN(cur_state != state,
1141 "FDI TX state assertion failure (expected %s, current %s)\n",
1142 state_string(state), state_string(cur_state));
1143}
1144#define assert_fdi_tx_enabled(d, p) assert_fdi_tx(d, p, true)
1145#define assert_fdi_tx_disabled(d, p) assert_fdi_tx(d, p, false)
1146
1147static void assert_fdi_rx(struct drm_i915_private *dev_priv,
1148 enum pipe pipe, bool state)
1149{
1150 int reg;
1151 u32 val;
1152 bool cur_state;
1153
Eugeni Dodonov59c859d2012-05-09 15:37:19 -03001154 if (IS_HASWELL(dev_priv->dev) && pipe > 0) {
1155 DRM_ERROR("Attempting to enable FDI_RX on Haswell pipe > 0\n");
1156 return;
1157 } else {
1158 reg = FDI_RX_CTL(pipe);
1159 val = I915_READ(reg);
1160 cur_state = !!(val & FDI_RX_ENABLE);
1161 }
Jesse Barnes040484a2011-01-03 12:14:26 -08001162 WARN(cur_state != state,
1163 "FDI RX state assertion failure (expected %s, current %s)\n",
1164 state_string(state), state_string(cur_state));
1165}
1166#define assert_fdi_rx_enabled(d, p) assert_fdi_rx(d, p, true)
1167#define assert_fdi_rx_disabled(d, p) assert_fdi_rx(d, p, false)
1168
1169static void assert_fdi_tx_pll_enabled(struct drm_i915_private *dev_priv,
1170 enum pipe pipe)
1171{
1172 int reg;
1173 u32 val;
1174
1175 /* ILK FDI PLL is always enabled */
1176 if (dev_priv->info->gen == 5)
1177 return;
1178
Eugeni Dodonovbf507ef2012-05-09 15:37:18 -03001179 /* On Haswell, DDI ports are responsible for the FDI PLL setup */
1180 if (IS_HASWELL(dev_priv->dev))
1181 return;
1182
Jesse Barnes040484a2011-01-03 12:14:26 -08001183 reg = FDI_TX_CTL(pipe);
1184 val = I915_READ(reg);
1185 WARN(!(val & FDI_TX_PLL_ENABLE), "FDI TX PLL assertion failure, should be active but is disabled\n");
1186}
1187
1188static void assert_fdi_rx_pll_enabled(struct drm_i915_private *dev_priv,
1189 enum pipe pipe)
1190{
1191 int reg;
1192 u32 val;
1193
Eugeni Dodonov59c859d2012-05-09 15:37:19 -03001194 if (IS_HASWELL(dev_priv->dev) && pipe > 0) {
1195 DRM_ERROR("Attempting to enable FDI on Haswell with pipe > 0\n");
1196 return;
1197 }
Jesse Barnes040484a2011-01-03 12:14:26 -08001198 reg = FDI_RX_CTL(pipe);
1199 val = I915_READ(reg);
1200 WARN(!(val & FDI_RX_PLL_ENABLE), "FDI RX PLL assertion failure, should be active but is disabled\n");
1201}
1202
Jesse Barnesea0760c2011-01-04 15:09:32 -08001203static void assert_panel_unlocked(struct drm_i915_private *dev_priv,
1204 enum pipe pipe)
1205{
1206 int pp_reg, lvds_reg;
1207 u32 val;
1208 enum pipe panel_pipe = PIPE_A;
Thomas Jarosch0de3b482011-08-25 15:37:45 +02001209 bool locked = true;
Jesse Barnesea0760c2011-01-04 15:09:32 -08001210
1211 if (HAS_PCH_SPLIT(dev_priv->dev)) {
1212 pp_reg = PCH_PP_CONTROL;
1213 lvds_reg = PCH_LVDS;
1214 } else {
1215 pp_reg = PP_CONTROL;
1216 lvds_reg = LVDS;
1217 }
1218
1219 val = I915_READ(pp_reg);
1220 if (!(val & PANEL_POWER_ON) ||
1221 ((val & PANEL_UNLOCK_REGS) == PANEL_UNLOCK_REGS))
1222 locked = false;
1223
1224 if (I915_READ(lvds_reg) & LVDS_PIPEB_SELECT)
1225 panel_pipe = PIPE_B;
1226
1227 WARN(panel_pipe == pipe && locked,
1228 "panel assertion failure, pipe %c regs locked\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001229 pipe_name(pipe));
Jesse Barnesea0760c2011-01-04 15:09:32 -08001230}
1231
Jesse Barnesb840d907f2011-12-13 13:19:38 -08001232void assert_pipe(struct drm_i915_private *dev_priv,
1233 enum pipe pipe, bool state)
Jesse Barnesb24e7172011-01-04 15:09:30 -08001234{
1235 int reg;
1236 u32 val;
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001237 bool cur_state;
Paulo Zanoni702e7a52012-10-23 18:29:59 -02001238 enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
1239 pipe);
Jesse Barnesb24e7172011-01-04 15:09:30 -08001240
Daniel Vetter8e636782012-01-22 01:36:48 +01001241 /* if we need the pipe A quirk it must be always on */
1242 if (pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE)
1243 state = true;
1244
Paulo Zanoni702e7a52012-10-23 18:29:59 -02001245 reg = PIPECONF(cpu_transcoder);
Jesse Barnesb24e7172011-01-04 15:09:30 -08001246 val = I915_READ(reg);
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001247 cur_state = !!(val & PIPECONF_ENABLE);
1248 WARN(cur_state != state,
1249 "pipe %c assertion failure (expected %s, current %s)\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001250 pipe_name(pipe), state_string(state), state_string(cur_state));
Jesse Barnesb24e7172011-01-04 15:09:30 -08001251}
1252
Chris Wilson931872f2012-01-16 23:01:13 +00001253static void assert_plane(struct drm_i915_private *dev_priv,
1254 enum plane plane, bool state)
Jesse Barnesb24e7172011-01-04 15:09:30 -08001255{
1256 int reg;
1257 u32 val;
Chris Wilson931872f2012-01-16 23:01:13 +00001258 bool cur_state;
Jesse Barnesb24e7172011-01-04 15:09:30 -08001259
1260 reg = DSPCNTR(plane);
1261 val = I915_READ(reg);
Chris Wilson931872f2012-01-16 23:01:13 +00001262 cur_state = !!(val & DISPLAY_PLANE_ENABLE);
1263 WARN(cur_state != state,
1264 "plane %c assertion failure (expected %s, current %s)\n",
1265 plane_name(plane), state_string(state), state_string(cur_state));
Jesse Barnesb24e7172011-01-04 15:09:30 -08001266}
1267
Chris Wilson931872f2012-01-16 23:01:13 +00001268#define assert_plane_enabled(d, p) assert_plane(d, p, true)
1269#define assert_plane_disabled(d, p) assert_plane(d, p, false)
1270
Jesse Barnesb24e7172011-01-04 15:09:30 -08001271static void assert_planes_disabled(struct drm_i915_private *dev_priv,
1272 enum pipe pipe)
1273{
1274 int reg, i;
1275 u32 val;
1276 int cur_pipe;
1277
Jesse Barnes19ec1352011-02-02 12:28:02 -08001278 /* Planes are fixed to pipes on ILK+ */
Adam Jackson28c057942011-10-07 14:38:42 -04001279 if (HAS_PCH_SPLIT(dev_priv->dev)) {
1280 reg = DSPCNTR(pipe);
1281 val = I915_READ(reg);
1282 WARN((val & DISPLAY_PLANE_ENABLE),
1283 "plane %c assertion failure, should be disabled but not\n",
1284 plane_name(pipe));
Jesse Barnes19ec1352011-02-02 12:28:02 -08001285 return;
Adam Jackson28c057942011-10-07 14:38:42 -04001286 }
Jesse Barnes19ec1352011-02-02 12:28:02 -08001287
Jesse Barnesb24e7172011-01-04 15:09:30 -08001288 /* Need to check both planes against the pipe */
1289 for (i = 0; i < 2; i++) {
1290 reg = DSPCNTR(i);
1291 val = I915_READ(reg);
1292 cur_pipe = (val & DISPPLANE_SEL_PIPE_MASK) >>
1293 DISPPLANE_SEL_PIPE_SHIFT;
1294 WARN((val & DISPLAY_PLANE_ENABLE) && pipe == cur_pipe,
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001295 "plane %c assertion failure, should be off on pipe %c but is still active\n",
1296 plane_name(i), pipe_name(pipe));
Jesse Barnesb24e7172011-01-04 15:09:30 -08001297 }
1298}
1299
Jesse Barnes92f25842011-01-04 15:09:34 -08001300static void assert_pch_refclk_enabled(struct drm_i915_private *dev_priv)
1301{
1302 u32 val;
1303 bool enabled;
1304
Eugeni Dodonov9d82aa12012-05-09 15:37:17 -03001305 if (HAS_PCH_LPT(dev_priv->dev)) {
1306 DRM_DEBUG_DRIVER("LPT does not has PCH refclk, skipping check\n");
1307 return;
1308 }
1309
Jesse Barnes92f25842011-01-04 15:09:34 -08001310 val = I915_READ(PCH_DREF_CONTROL);
1311 enabled = !!(val & (DREF_SSC_SOURCE_MASK | DREF_NONSPREAD_SOURCE_MASK |
1312 DREF_SUPERSPREAD_SOURCE_MASK));
1313 WARN(!enabled, "PCH refclk assertion failure, should be active but is disabled\n");
1314}
1315
1316static void assert_transcoder_disabled(struct drm_i915_private *dev_priv,
1317 enum pipe pipe)
1318{
1319 int reg;
1320 u32 val;
1321 bool enabled;
1322
1323 reg = TRANSCONF(pipe);
1324 val = I915_READ(reg);
1325 enabled = !!(val & TRANS_ENABLE);
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001326 WARN(enabled,
1327 "transcoder assertion failed, should be off on pipe %c but is still active\n",
1328 pipe_name(pipe));
Jesse Barnes92f25842011-01-04 15:09:34 -08001329}
1330
Keith Packard4e634382011-08-06 10:39:45 -07001331static bool dp_pipe_enabled(struct drm_i915_private *dev_priv,
1332 enum pipe pipe, u32 port_sel, u32 val)
Keith Packardf0575e92011-07-25 22:12:43 -07001333{
1334 if ((val & DP_PORT_EN) == 0)
1335 return false;
1336
1337 if (HAS_PCH_CPT(dev_priv->dev)) {
1338 u32 trans_dp_ctl_reg = TRANS_DP_CTL(pipe);
1339 u32 trans_dp_ctl = I915_READ(trans_dp_ctl_reg);
1340 if ((trans_dp_ctl & TRANS_DP_PORT_SEL_MASK) != port_sel)
1341 return false;
1342 } else {
1343 if ((val & DP_PIPE_MASK) != (pipe << 30))
1344 return false;
1345 }
1346 return true;
1347}
1348
Keith Packard1519b992011-08-06 10:35:34 -07001349static bool hdmi_pipe_enabled(struct drm_i915_private *dev_priv,
1350 enum pipe pipe, u32 val)
1351{
1352 if ((val & PORT_ENABLE) == 0)
1353 return false;
1354
1355 if (HAS_PCH_CPT(dev_priv->dev)) {
1356 if ((val & PORT_TRANS_SEL_MASK) != PORT_TRANS_SEL_CPT(pipe))
1357 return false;
1358 } else {
1359 if ((val & TRANSCODER_MASK) != TRANSCODER(pipe))
1360 return false;
1361 }
1362 return true;
1363}
1364
1365static bool lvds_pipe_enabled(struct drm_i915_private *dev_priv,
1366 enum pipe pipe, u32 val)
1367{
1368 if ((val & LVDS_PORT_EN) == 0)
1369 return false;
1370
1371 if (HAS_PCH_CPT(dev_priv->dev)) {
1372 if ((val & PORT_TRANS_SEL_MASK) != PORT_TRANS_SEL_CPT(pipe))
1373 return false;
1374 } else {
1375 if ((val & LVDS_PIPE_MASK) != LVDS_PIPE(pipe))
1376 return false;
1377 }
1378 return true;
1379}
1380
1381static bool adpa_pipe_enabled(struct drm_i915_private *dev_priv,
1382 enum pipe pipe, u32 val)
1383{
1384 if ((val & ADPA_DAC_ENABLE) == 0)
1385 return false;
1386 if (HAS_PCH_CPT(dev_priv->dev)) {
1387 if ((val & PORT_TRANS_SEL_MASK) != PORT_TRANS_SEL_CPT(pipe))
1388 return false;
1389 } else {
1390 if ((val & ADPA_PIPE_SELECT_MASK) != ADPA_PIPE_SELECT(pipe))
1391 return false;
1392 }
1393 return true;
1394}
1395
Jesse Barnes291906f2011-02-02 12:28:03 -08001396static void assert_pch_dp_disabled(struct drm_i915_private *dev_priv,
Keith Packardf0575e92011-07-25 22:12:43 -07001397 enum pipe pipe, int reg, u32 port_sel)
Jesse Barnes291906f2011-02-02 12:28:03 -08001398{
Jesse Barnes47a05ec2011-02-07 13:46:40 -08001399 u32 val = I915_READ(reg);
Keith Packard4e634382011-08-06 10:39:45 -07001400 WARN(dp_pipe_enabled(dev_priv, pipe, port_sel, val),
Jesse Barnes291906f2011-02-02 12:28:03 -08001401 "PCH DP (0x%08x) enabled on transcoder %c, should be disabled\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001402 reg, pipe_name(pipe));
Daniel Vetterde9a35a2012-06-05 11:03:40 +02001403
Daniel Vetter75c5da22012-09-10 21:58:29 +02001404 WARN(HAS_PCH_IBX(dev_priv->dev) && (val & DP_PORT_EN) == 0
1405 && (val & DP_PIPEB_SELECT),
Daniel Vetterde9a35a2012-06-05 11:03:40 +02001406 "IBX PCH dp port still using transcoder B\n");
Jesse Barnes291906f2011-02-02 12:28:03 -08001407}
1408
1409static void assert_pch_hdmi_disabled(struct drm_i915_private *dev_priv,
1410 enum pipe pipe, int reg)
1411{
Jesse Barnes47a05ec2011-02-07 13:46:40 -08001412 u32 val = I915_READ(reg);
Xu, Anhuae9a851e2012-08-13 03:08:33 +00001413 WARN(hdmi_pipe_enabled(dev_priv, pipe, val),
Adam Jackson23c99e72011-10-07 14:38:43 -04001414 "PCH HDMI (0x%08x) enabled on transcoder %c, should be disabled\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001415 reg, pipe_name(pipe));
Daniel Vetterde9a35a2012-06-05 11:03:40 +02001416
Daniel Vetter75c5da22012-09-10 21:58:29 +02001417 WARN(HAS_PCH_IBX(dev_priv->dev) && (val & PORT_ENABLE) == 0
1418 && (val & SDVO_PIPE_B_SELECT),
Daniel Vetterde9a35a2012-06-05 11:03:40 +02001419 "IBX PCH hdmi port still using transcoder B\n");
Jesse Barnes291906f2011-02-02 12:28:03 -08001420}
1421
1422static void assert_pch_ports_disabled(struct drm_i915_private *dev_priv,
1423 enum pipe pipe)
1424{
1425 int reg;
1426 u32 val;
Jesse Barnes291906f2011-02-02 12:28:03 -08001427
Keith Packardf0575e92011-07-25 22:12:43 -07001428 assert_pch_dp_disabled(dev_priv, pipe, PCH_DP_B, TRANS_DP_PORT_SEL_B);
1429 assert_pch_dp_disabled(dev_priv, pipe, PCH_DP_C, TRANS_DP_PORT_SEL_C);
1430 assert_pch_dp_disabled(dev_priv, pipe, PCH_DP_D, TRANS_DP_PORT_SEL_D);
Jesse Barnes291906f2011-02-02 12:28:03 -08001431
1432 reg = PCH_ADPA;
1433 val = I915_READ(reg);
Xu, Anhuae9a851e2012-08-13 03:08:33 +00001434 WARN(adpa_pipe_enabled(dev_priv, pipe, val),
Jesse Barnes291906f2011-02-02 12:28:03 -08001435 "PCH VGA enabled on transcoder %c, should be disabled\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001436 pipe_name(pipe));
Jesse Barnes291906f2011-02-02 12:28:03 -08001437
1438 reg = PCH_LVDS;
1439 val = I915_READ(reg);
Xu, Anhuae9a851e2012-08-13 03:08:33 +00001440 WARN(lvds_pipe_enabled(dev_priv, pipe, val),
Jesse Barnes291906f2011-02-02 12:28:03 -08001441 "PCH LVDS enabled on transcoder %c, should be disabled\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001442 pipe_name(pipe));
Jesse Barnes291906f2011-02-02 12:28:03 -08001443
1444 assert_pch_hdmi_disabled(dev_priv, pipe, HDMIB);
1445 assert_pch_hdmi_disabled(dev_priv, pipe, HDMIC);
1446 assert_pch_hdmi_disabled(dev_priv, pipe, HDMID);
1447}
1448
Jesse Barnesb24e7172011-01-04 15:09:30 -08001449/**
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001450 * intel_enable_pll - enable a PLL
1451 * @dev_priv: i915 private structure
1452 * @pipe: pipe PLL to enable
1453 *
1454 * Enable @pipe's PLL so we can start pumping pixels from a plane. Check to
1455 * make sure the PLL reg is writable first though, since the panel write
1456 * protect mechanism may be enabled.
1457 *
1458 * Note! This is for pre-ILK only.
Thomas Richter7434a252012-07-18 19:22:30 +02001459 *
1460 * Unfortunately needed by dvo_ns2501 since the dvo depends on it running.
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001461 */
Daniel Vettera37b9b32012-08-12 19:27:09 +02001462static void intel_enable_pll(struct drm_i915_private *dev_priv, enum pipe pipe)
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001463{
1464 int reg;
1465 u32 val;
1466
1467 /* No really, not for ILK+ */
Jesse Barnesa0c4da22012-06-15 11:55:13 -07001468 BUG_ON(!IS_VALLEYVIEW(dev_priv->dev) && dev_priv->info->gen >= 5);
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001469
1470 /* PLL is protected by panel, make sure we can write it */
1471 if (IS_MOBILE(dev_priv->dev) && !IS_I830(dev_priv->dev))
1472 assert_panel_unlocked(dev_priv, pipe);
1473
1474 reg = DPLL(pipe);
1475 val = I915_READ(reg);
1476 val |= DPLL_VCO_ENABLE;
1477
1478 /* We do this three times for luck */
1479 I915_WRITE(reg, val);
1480 POSTING_READ(reg);
1481 udelay(150); /* wait for warmup */
1482 I915_WRITE(reg, val);
1483 POSTING_READ(reg);
1484 udelay(150); /* wait for warmup */
1485 I915_WRITE(reg, val);
1486 POSTING_READ(reg);
1487 udelay(150); /* wait for warmup */
1488}
1489
1490/**
1491 * intel_disable_pll - disable a PLL
1492 * @dev_priv: i915 private structure
1493 * @pipe: pipe PLL to disable
1494 *
1495 * Disable the PLL for @pipe, making sure the pipe is off first.
1496 *
1497 * Note! This is for pre-ILK only.
1498 */
1499static void intel_disable_pll(struct drm_i915_private *dev_priv, enum pipe pipe)
1500{
1501 int reg;
1502 u32 val;
1503
1504 /* Don't disable pipe A or pipe A PLLs if needed */
1505 if (pipe == PIPE_A && (dev_priv->quirks & QUIRK_PIPEA_FORCE))
1506 return;
1507
1508 /* Make sure the pipe isn't still relying on us */
1509 assert_pipe_disabled(dev_priv, pipe);
1510
1511 reg = DPLL(pipe);
1512 val = I915_READ(reg);
1513 val &= ~DPLL_VCO_ENABLE;
1514 I915_WRITE(reg, val);
1515 POSTING_READ(reg);
1516}
1517
Eugeni Dodonova416ede2012-05-09 15:37:10 -03001518/* SBI access */
1519static void
1520intel_sbi_write(struct drm_i915_private *dev_priv, u16 reg, u32 value)
1521{
1522 unsigned long flags;
1523
1524 spin_lock_irqsave(&dev_priv->dpio_lock, flags);
Eugeni Dodonov39fb50f2012-06-08 16:43:19 -03001525 if (wait_for((I915_READ(SBI_CTL_STAT) & SBI_BUSY) == 0,
Eugeni Dodonova416ede2012-05-09 15:37:10 -03001526 100)) {
1527 DRM_ERROR("timeout waiting for SBI to become ready\n");
1528 goto out_unlock;
1529 }
1530
1531 I915_WRITE(SBI_ADDR,
1532 (reg << 16));
1533 I915_WRITE(SBI_DATA,
1534 value);
1535 I915_WRITE(SBI_CTL_STAT,
1536 SBI_BUSY |
1537 SBI_CTL_OP_CRWR);
1538
Eugeni Dodonov39fb50f2012-06-08 16:43:19 -03001539 if (wait_for((I915_READ(SBI_CTL_STAT) & (SBI_BUSY | SBI_RESPONSE_FAIL)) == 0,
Eugeni Dodonova416ede2012-05-09 15:37:10 -03001540 100)) {
1541 DRM_ERROR("timeout waiting for SBI to complete write transaction\n");
1542 goto out_unlock;
1543 }
1544
1545out_unlock:
1546 spin_unlock_irqrestore(&dev_priv->dpio_lock, flags);
1547}
1548
1549static u32
1550intel_sbi_read(struct drm_i915_private *dev_priv, u16 reg)
1551{
1552 unsigned long flags;
Eugeni Dodonov39fb50f2012-06-08 16:43:19 -03001553 u32 value = 0;
Eugeni Dodonova416ede2012-05-09 15:37:10 -03001554
1555 spin_lock_irqsave(&dev_priv->dpio_lock, flags);
Eugeni Dodonov39fb50f2012-06-08 16:43:19 -03001556 if (wait_for((I915_READ(SBI_CTL_STAT) & SBI_BUSY) == 0,
Eugeni Dodonova416ede2012-05-09 15:37:10 -03001557 100)) {
1558 DRM_ERROR("timeout waiting for SBI to become ready\n");
1559 goto out_unlock;
1560 }
1561
1562 I915_WRITE(SBI_ADDR,
1563 (reg << 16));
1564 I915_WRITE(SBI_CTL_STAT,
1565 SBI_BUSY |
1566 SBI_CTL_OP_CRRD);
1567
Eugeni Dodonov39fb50f2012-06-08 16:43:19 -03001568 if (wait_for((I915_READ(SBI_CTL_STAT) & (SBI_BUSY | SBI_RESPONSE_FAIL)) == 0,
Eugeni Dodonova416ede2012-05-09 15:37:10 -03001569 100)) {
1570 DRM_ERROR("timeout waiting for SBI to complete read transaction\n");
1571 goto out_unlock;
1572 }
1573
1574 value = I915_READ(SBI_DATA);
1575
1576out_unlock:
1577 spin_unlock_irqrestore(&dev_priv->dpio_lock, flags);
1578 return value;
1579}
1580
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001581/**
Jesse Barnes92f25842011-01-04 15:09:34 -08001582 * intel_enable_pch_pll - enable PCH PLL
1583 * @dev_priv: i915 private structure
1584 * @pipe: pipe PLL to enable
1585 *
1586 * The PCH PLL needs to be enabled before the PCH transcoder, since it
1587 * drives the transcoder clock.
1588 */
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001589static void intel_enable_pch_pll(struct intel_crtc *intel_crtc)
Jesse Barnes92f25842011-01-04 15:09:34 -08001590{
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001591 struct drm_i915_private *dev_priv = intel_crtc->base.dev->dev_private;
Chris Wilson48da64a2012-05-13 20:16:12 +01001592 struct intel_pch_pll *pll;
Jesse Barnes92f25842011-01-04 15:09:34 -08001593 int reg;
1594 u32 val;
1595
Chris Wilson48da64a2012-05-13 20:16:12 +01001596 /* PCH PLLs only available on ILK, SNB and IVB */
Jesse Barnes92f25842011-01-04 15:09:34 -08001597 BUG_ON(dev_priv->info->gen < 5);
Chris Wilson48da64a2012-05-13 20:16:12 +01001598 pll = intel_crtc->pch_pll;
1599 if (pll == NULL)
1600 return;
1601
1602 if (WARN_ON(pll->refcount == 0))
1603 return;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001604
1605 DRM_DEBUG_KMS("enable PCH PLL %x (active %d, on? %d)for crtc %d\n",
1606 pll->pll_reg, pll->active, pll->on,
1607 intel_crtc->base.base.id);
Jesse Barnes92f25842011-01-04 15:09:34 -08001608
1609 /* PCH refclock must be enabled first */
1610 assert_pch_refclk_enabled(dev_priv);
1611
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001612 if (pll->active++ && pll->on) {
Chris Wilson92b27b02012-05-20 18:10:50 +01001613 assert_pch_pll_enabled(dev_priv, pll, NULL);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001614 return;
1615 }
1616
1617 DRM_DEBUG_KMS("enabling PCH PLL %x\n", pll->pll_reg);
1618
1619 reg = pll->pll_reg;
Jesse Barnes92f25842011-01-04 15:09:34 -08001620 val = I915_READ(reg);
1621 val |= DPLL_VCO_ENABLE;
1622 I915_WRITE(reg, val);
1623 POSTING_READ(reg);
1624 udelay(200);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001625
1626 pll->on = true;
Jesse Barnes92f25842011-01-04 15:09:34 -08001627}
1628
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001629static void intel_disable_pch_pll(struct intel_crtc *intel_crtc)
Jesse Barnes92f25842011-01-04 15:09:34 -08001630{
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001631 struct drm_i915_private *dev_priv = intel_crtc->base.dev->dev_private;
1632 struct intel_pch_pll *pll = intel_crtc->pch_pll;
Jesse Barnes92f25842011-01-04 15:09:34 -08001633 int reg;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001634 u32 val;
Jesse Barnes4c609cb2011-09-02 12:52:11 -07001635
Jesse Barnes92f25842011-01-04 15:09:34 -08001636 /* PCH only available on ILK+ */
1637 BUG_ON(dev_priv->info->gen < 5);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001638 if (pll == NULL)
1639 return;
1640
Chris Wilson48da64a2012-05-13 20:16:12 +01001641 if (WARN_ON(pll->refcount == 0))
1642 return;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001643
1644 DRM_DEBUG_KMS("disable PCH PLL %x (active %d, on? %d) for crtc %d\n",
1645 pll->pll_reg, pll->active, pll->on,
1646 intel_crtc->base.base.id);
1647
Chris Wilson48da64a2012-05-13 20:16:12 +01001648 if (WARN_ON(pll->active == 0)) {
Chris Wilson92b27b02012-05-20 18:10:50 +01001649 assert_pch_pll_disabled(dev_priv, pll, NULL);
Chris Wilson48da64a2012-05-13 20:16:12 +01001650 return;
1651 }
1652
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001653 if (--pll->active) {
Chris Wilson92b27b02012-05-20 18:10:50 +01001654 assert_pch_pll_enabled(dev_priv, pll, NULL);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001655 return;
1656 }
1657
1658 DRM_DEBUG_KMS("disabling PCH PLL %x\n", pll->pll_reg);
Jesse Barnes92f25842011-01-04 15:09:34 -08001659
1660 /* Make sure transcoder isn't still depending on us */
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001661 assert_transcoder_disabled(dev_priv, intel_crtc->pipe);
Jesse Barnes92f25842011-01-04 15:09:34 -08001662
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001663 reg = pll->pll_reg;
Jesse Barnes92f25842011-01-04 15:09:34 -08001664 val = I915_READ(reg);
1665 val &= ~DPLL_VCO_ENABLE;
1666 I915_WRITE(reg, val);
1667 POSTING_READ(reg);
1668 udelay(200);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001669
1670 pll->on = false;
Jesse Barnes92f25842011-01-04 15:09:34 -08001671}
1672
Jesse Barnes040484a2011-01-03 12:14:26 -08001673static void intel_enable_transcoder(struct drm_i915_private *dev_priv,
1674 enum pipe pipe)
1675{
1676 int reg;
Paulo Zanoni5f7f7262012-02-03 17:47:15 -02001677 u32 val, pipeconf_val;
Paulo Zanoni7c26e5c2012-02-14 17:07:09 -02001678 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
Jesse Barnes040484a2011-01-03 12:14:26 -08001679
1680 /* PCH only available on ILK+ */
1681 BUG_ON(dev_priv->info->gen < 5);
1682
1683 /* Make sure PCH DPLL is enabled */
Chris Wilson92b27b02012-05-20 18:10:50 +01001684 assert_pch_pll_enabled(dev_priv,
1685 to_intel_crtc(crtc)->pch_pll,
1686 to_intel_crtc(crtc));
Jesse Barnes040484a2011-01-03 12:14:26 -08001687
1688 /* FDI must be feeding us bits for PCH ports */
1689 assert_fdi_tx_enabled(dev_priv, pipe);
1690 assert_fdi_rx_enabled(dev_priv, pipe);
1691
Eugeni Dodonov59c859d2012-05-09 15:37:19 -03001692 if (IS_HASWELL(dev_priv->dev) && pipe > 0) {
1693 DRM_ERROR("Attempting to enable transcoder on Haswell with pipe > 0\n");
1694 return;
1695 }
Jesse Barnes040484a2011-01-03 12:14:26 -08001696 reg = TRANSCONF(pipe);
1697 val = I915_READ(reg);
Paulo Zanoni5f7f7262012-02-03 17:47:15 -02001698 pipeconf_val = I915_READ(PIPECONF(pipe));
Jesse Barnese9bcff52011-06-24 12:19:20 -07001699
1700 if (HAS_PCH_IBX(dev_priv->dev)) {
1701 /*
1702 * make the BPC in transcoder be consistent with
1703 * that in pipeconf reg.
1704 */
1705 val &= ~PIPE_BPC_MASK;
Paulo Zanoni5f7f7262012-02-03 17:47:15 -02001706 val |= pipeconf_val & PIPE_BPC_MASK;
Jesse Barnese9bcff52011-06-24 12:19:20 -07001707 }
Paulo Zanoni5f7f7262012-02-03 17:47:15 -02001708
1709 val &= ~TRANS_INTERLACE_MASK;
1710 if ((pipeconf_val & PIPECONF_INTERLACE_MASK) == PIPECONF_INTERLACED_ILK)
Paulo Zanoni7c26e5c2012-02-14 17:07:09 -02001711 if (HAS_PCH_IBX(dev_priv->dev) &&
1712 intel_pipe_has_type(crtc, INTEL_OUTPUT_SDVO))
1713 val |= TRANS_LEGACY_INTERLACED_ILK;
1714 else
1715 val |= TRANS_INTERLACED;
Paulo Zanoni5f7f7262012-02-03 17:47:15 -02001716 else
1717 val |= TRANS_PROGRESSIVE;
1718
Jesse Barnes040484a2011-01-03 12:14:26 -08001719 I915_WRITE(reg, val | TRANS_ENABLE);
1720 if (wait_for(I915_READ(reg) & TRANS_STATE_ENABLE, 100))
1721 DRM_ERROR("failed to enable transcoder %d\n", pipe);
1722}
1723
1724static void intel_disable_transcoder(struct drm_i915_private *dev_priv,
1725 enum pipe pipe)
1726{
1727 int reg;
1728 u32 val;
1729
1730 /* FDI relies on the transcoder */
1731 assert_fdi_tx_disabled(dev_priv, pipe);
1732 assert_fdi_rx_disabled(dev_priv, pipe);
1733
Jesse Barnes291906f2011-02-02 12:28:03 -08001734 /* Ports must be off as well */
1735 assert_pch_ports_disabled(dev_priv, pipe);
1736
Jesse Barnes040484a2011-01-03 12:14:26 -08001737 reg = TRANSCONF(pipe);
1738 val = I915_READ(reg);
1739 val &= ~TRANS_ENABLE;
1740 I915_WRITE(reg, val);
1741 /* wait for PCH transcoder off, transcoder state */
1742 if (wait_for((I915_READ(reg) & TRANS_STATE_ENABLE) == 0, 50))
Jesse Barnes4c9c18c2011-10-13 09:46:32 -07001743 DRM_ERROR("failed to disable transcoder %d\n", pipe);
Jesse Barnes040484a2011-01-03 12:14:26 -08001744}
1745
Jesse Barnes92f25842011-01-04 15:09:34 -08001746/**
Chris Wilson309cfea2011-01-28 13:54:53 +00001747 * intel_enable_pipe - enable a pipe, asserting requirements
Jesse Barnesb24e7172011-01-04 15:09:30 -08001748 * @dev_priv: i915 private structure
1749 * @pipe: pipe to enable
Jesse Barnes040484a2011-01-03 12:14:26 -08001750 * @pch_port: on ILK+, is this pipe driving a PCH port or not
Jesse Barnesb24e7172011-01-04 15:09:30 -08001751 *
1752 * Enable @pipe, making sure that various hardware specific requirements
1753 * are met, if applicable, e.g. PLL enabled, LVDS pairs enabled, etc.
1754 *
1755 * @pipe should be %PIPE_A or %PIPE_B.
1756 *
1757 * Will wait until the pipe is actually running (i.e. first vblank) before
1758 * returning.
1759 */
Jesse Barnes040484a2011-01-03 12:14:26 -08001760static void intel_enable_pipe(struct drm_i915_private *dev_priv, enum pipe pipe,
1761 bool pch_port)
Jesse Barnesb24e7172011-01-04 15:09:30 -08001762{
Paulo Zanoni702e7a52012-10-23 18:29:59 -02001763 enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
1764 pipe);
Jesse Barnesb24e7172011-01-04 15:09:30 -08001765 int reg;
1766 u32 val;
1767
1768 /*
1769 * A pipe without a PLL won't actually be able to drive bits from
1770 * a plane. On ILK+ the pipe PLLs are integrated, so we don't
1771 * need the check.
1772 */
1773 if (!HAS_PCH_SPLIT(dev_priv->dev))
1774 assert_pll_enabled(dev_priv, pipe);
Jesse Barnes040484a2011-01-03 12:14:26 -08001775 else {
1776 if (pch_port) {
1777 /* if driving the PCH, we need FDI enabled */
1778 assert_fdi_rx_pll_enabled(dev_priv, pipe);
1779 assert_fdi_tx_pll_enabled(dev_priv, pipe);
1780 }
1781 /* FIXME: assert CPU port conditions for SNB+ */
1782 }
Jesse Barnesb24e7172011-01-04 15:09:30 -08001783
Paulo Zanoni702e7a52012-10-23 18:29:59 -02001784 reg = PIPECONF(cpu_transcoder);
Jesse Barnesb24e7172011-01-04 15:09:30 -08001785 val = I915_READ(reg);
Chris Wilson00d70b12011-03-17 07:18:29 +00001786 if (val & PIPECONF_ENABLE)
1787 return;
1788
1789 I915_WRITE(reg, val | PIPECONF_ENABLE);
Jesse Barnesb24e7172011-01-04 15:09:30 -08001790 intel_wait_for_vblank(dev_priv->dev, pipe);
1791}
1792
1793/**
Chris Wilson309cfea2011-01-28 13:54:53 +00001794 * intel_disable_pipe - disable a pipe, asserting requirements
Jesse Barnesb24e7172011-01-04 15:09:30 -08001795 * @dev_priv: i915 private structure
1796 * @pipe: pipe to disable
1797 *
1798 * Disable @pipe, making sure that various hardware specific requirements
1799 * are met, if applicable, e.g. plane disabled, panel fitter off, etc.
1800 *
1801 * @pipe should be %PIPE_A or %PIPE_B.
1802 *
1803 * Will wait until the pipe has shut down before returning.
1804 */
1805static void intel_disable_pipe(struct drm_i915_private *dev_priv,
1806 enum pipe pipe)
1807{
Paulo Zanoni702e7a52012-10-23 18:29:59 -02001808 enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
1809 pipe);
Jesse Barnesb24e7172011-01-04 15:09:30 -08001810 int reg;
1811 u32 val;
1812
1813 /*
1814 * Make sure planes won't keep trying to pump pixels to us,
1815 * or we might hang the display.
1816 */
1817 assert_planes_disabled(dev_priv, pipe);
1818
1819 /* Don't disable pipe A or pipe A PLLs if needed */
1820 if (pipe == PIPE_A && (dev_priv->quirks & QUIRK_PIPEA_FORCE))
1821 return;
1822
Paulo Zanoni702e7a52012-10-23 18:29:59 -02001823 reg = PIPECONF(cpu_transcoder);
Jesse Barnesb24e7172011-01-04 15:09:30 -08001824 val = I915_READ(reg);
Chris Wilson00d70b12011-03-17 07:18:29 +00001825 if ((val & PIPECONF_ENABLE) == 0)
1826 return;
1827
1828 I915_WRITE(reg, val & ~PIPECONF_ENABLE);
Jesse Barnesb24e7172011-01-04 15:09:30 -08001829 intel_wait_for_pipe_off(dev_priv->dev, pipe);
1830}
1831
Keith Packardd74362c2011-07-28 14:47:14 -07001832/*
1833 * Plane regs are double buffered, going from enabled->disabled needs a
1834 * trigger in order to latch. The display address reg provides this.
1835 */
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03001836void intel_flush_display_plane(struct drm_i915_private *dev_priv,
Keith Packardd74362c2011-07-28 14:47:14 -07001837 enum plane plane)
1838{
1839 I915_WRITE(DSPADDR(plane), I915_READ(DSPADDR(plane)));
1840 I915_WRITE(DSPSURF(plane), I915_READ(DSPSURF(plane)));
1841}
1842
Jesse Barnesb24e7172011-01-04 15:09:30 -08001843/**
1844 * intel_enable_plane - enable a display plane on a given pipe
1845 * @dev_priv: i915 private structure
1846 * @plane: plane to enable
1847 * @pipe: pipe being fed
1848 *
1849 * Enable @plane on @pipe, making sure that @pipe is running first.
1850 */
1851static void intel_enable_plane(struct drm_i915_private *dev_priv,
1852 enum plane plane, enum pipe pipe)
1853{
1854 int reg;
1855 u32 val;
1856
1857 /* If the pipe isn't enabled, we can't pump pixels and may hang */
1858 assert_pipe_enabled(dev_priv, pipe);
1859
1860 reg = DSPCNTR(plane);
1861 val = I915_READ(reg);
Chris Wilson00d70b12011-03-17 07:18:29 +00001862 if (val & DISPLAY_PLANE_ENABLE)
1863 return;
1864
1865 I915_WRITE(reg, val | DISPLAY_PLANE_ENABLE);
Keith Packardd74362c2011-07-28 14:47:14 -07001866 intel_flush_display_plane(dev_priv, plane);
Jesse Barnesb24e7172011-01-04 15:09:30 -08001867 intel_wait_for_vblank(dev_priv->dev, pipe);
1868}
1869
Jesse Barnesb24e7172011-01-04 15:09:30 -08001870/**
1871 * intel_disable_plane - disable a display plane
1872 * @dev_priv: i915 private structure
1873 * @plane: plane to disable
1874 * @pipe: pipe consuming the data
1875 *
1876 * Disable @plane; should be an independent operation.
1877 */
1878static void intel_disable_plane(struct drm_i915_private *dev_priv,
1879 enum plane plane, enum pipe pipe)
1880{
1881 int reg;
1882 u32 val;
1883
1884 reg = DSPCNTR(plane);
1885 val = I915_READ(reg);
Chris Wilson00d70b12011-03-17 07:18:29 +00001886 if ((val & DISPLAY_PLANE_ENABLE) == 0)
1887 return;
1888
1889 I915_WRITE(reg, val & ~DISPLAY_PLANE_ENABLE);
Jesse Barnesb24e7172011-01-04 15:09:30 -08001890 intel_flush_display_plane(dev_priv, plane);
1891 intel_wait_for_vblank(dev_priv->dev, pipe);
1892}
1893
Chris Wilson127bd2a2010-07-23 23:32:05 +01001894int
Chris Wilson48b956c2010-09-14 12:50:34 +01001895intel_pin_and_fence_fb_obj(struct drm_device *dev,
Chris Wilson05394f32010-11-08 19:18:58 +00001896 struct drm_i915_gem_object *obj,
Chris Wilson919926a2010-11-12 13:42:53 +00001897 struct intel_ring_buffer *pipelined)
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05001898{
Chris Wilsonce453d82011-02-21 14:43:56 +00001899 struct drm_i915_private *dev_priv = dev->dev_private;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05001900 u32 alignment;
1901 int ret;
1902
Chris Wilson05394f32010-11-08 19:18:58 +00001903 switch (obj->tiling_mode) {
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05001904 case I915_TILING_NONE:
Chris Wilson534843d2010-07-05 18:01:46 +01001905 if (IS_BROADWATER(dev) || IS_CRESTLINE(dev))
1906 alignment = 128 * 1024;
Chris Wilsona6c45cf2010-09-17 00:32:17 +01001907 else if (INTEL_INFO(dev)->gen >= 4)
Chris Wilson534843d2010-07-05 18:01:46 +01001908 alignment = 4 * 1024;
1909 else
1910 alignment = 64 * 1024;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05001911 break;
1912 case I915_TILING_X:
1913 /* pin() will align the object as required by fence */
1914 alignment = 0;
1915 break;
1916 case I915_TILING_Y:
1917 /* FIXME: Is this true? */
1918 DRM_ERROR("Y tiled not allowed for scan out buffers\n");
1919 return -EINVAL;
1920 default:
1921 BUG();
1922 }
1923
Chris Wilsonce453d82011-02-21 14:43:56 +00001924 dev_priv->mm.interruptible = false;
Chris Wilson2da3b9b2011-04-14 09:41:17 +01001925 ret = i915_gem_object_pin_to_display_plane(obj, alignment, pipelined);
Chris Wilson48b956c2010-09-14 12:50:34 +01001926 if (ret)
Chris Wilsonce453d82011-02-21 14:43:56 +00001927 goto err_interruptible;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05001928
1929 /* Install a fence for tiled scan-out. Pre-i965 always needs a
1930 * fence, whereas 965+ only requires a fence if using
1931 * framebuffer compression. For simplicity, we always install
1932 * a fence as the cost is not that onerous.
1933 */
Chris Wilson06d98132012-04-17 15:31:24 +01001934 ret = i915_gem_object_get_fence(obj);
Chris Wilson9a5a53b2012-03-22 15:10:00 +00001935 if (ret)
1936 goto err_unpin;
Chris Wilson1690e1e2011-12-14 13:57:08 +01001937
Chris Wilson9a5a53b2012-03-22 15:10:00 +00001938 i915_gem_object_pin_fence(obj);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05001939
Chris Wilsonce453d82011-02-21 14:43:56 +00001940 dev_priv->mm.interruptible = true;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05001941 return 0;
Chris Wilson48b956c2010-09-14 12:50:34 +01001942
1943err_unpin:
1944 i915_gem_object_unpin(obj);
Chris Wilsonce453d82011-02-21 14:43:56 +00001945err_interruptible:
1946 dev_priv->mm.interruptible = true;
Chris Wilson48b956c2010-09-14 12:50:34 +01001947 return ret;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05001948}
1949
Chris Wilson1690e1e2011-12-14 13:57:08 +01001950void intel_unpin_fb_obj(struct drm_i915_gem_object *obj)
1951{
1952 i915_gem_object_unpin_fence(obj);
1953 i915_gem_object_unpin(obj);
1954}
1955
Daniel Vetterc2c75132012-07-05 12:17:30 +02001956/* Computes the linear offset to the base tile and adjusts x, y. bytes per pixel
1957 * is assumed to be a power-of-two. */
1958static unsigned long gen4_compute_dspaddr_offset_xtiled(int *x, int *y,
1959 unsigned int bpp,
1960 unsigned int pitch)
1961{
1962 int tile_rows, tiles;
1963
1964 tile_rows = *y / 8;
1965 *y %= 8;
1966 tiles = *x / (512/bpp);
1967 *x %= 512/bpp;
1968
1969 return tile_rows * pitch * 8 + tiles * 4096;
1970}
1971
Jesse Barnes17638cd2011-06-24 12:19:23 -07001972static int i9xx_update_plane(struct drm_crtc *crtc, struct drm_framebuffer *fb,
1973 int x, int y)
Jesse Barnes81255562010-08-02 12:07:50 -07001974{
1975 struct drm_device *dev = crtc->dev;
1976 struct drm_i915_private *dev_priv = dev->dev_private;
1977 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
1978 struct intel_framebuffer *intel_fb;
Chris Wilson05394f32010-11-08 19:18:58 +00001979 struct drm_i915_gem_object *obj;
Jesse Barnes81255562010-08-02 12:07:50 -07001980 int plane = intel_crtc->plane;
Daniel Vettere506a0c2012-07-05 12:17:29 +02001981 unsigned long linear_offset;
Jesse Barnes81255562010-08-02 12:07:50 -07001982 u32 dspcntr;
Chris Wilson5eddb702010-09-11 13:48:45 +01001983 u32 reg;
Jesse Barnes81255562010-08-02 12:07:50 -07001984
1985 switch (plane) {
1986 case 0:
1987 case 1:
1988 break;
1989 default:
1990 DRM_ERROR("Can't update plane %d in SAREA\n", plane);
1991 return -EINVAL;
1992 }
1993
1994 intel_fb = to_intel_framebuffer(fb);
1995 obj = intel_fb->obj;
Jesse Barnes81255562010-08-02 12:07:50 -07001996
Chris Wilson5eddb702010-09-11 13:48:45 +01001997 reg = DSPCNTR(plane);
1998 dspcntr = I915_READ(reg);
Jesse Barnes81255562010-08-02 12:07:50 -07001999 /* Mask out pixel format bits in case we change it */
2000 dspcntr &= ~DISPPLANE_PIXFORMAT_MASK;
2001 switch (fb->bits_per_pixel) {
2002 case 8:
2003 dspcntr |= DISPPLANE_8BPP;
2004 break;
2005 case 16:
2006 if (fb->depth == 15)
2007 dspcntr |= DISPPLANE_15_16BPP;
2008 else
2009 dspcntr |= DISPPLANE_16BPP;
2010 break;
2011 case 24:
2012 case 32:
2013 dspcntr |= DISPPLANE_32BPP_NO_ALPHA;
2014 break;
2015 default:
Jesse Barnes17638cd2011-06-24 12:19:23 -07002016 DRM_ERROR("Unknown color depth %d\n", fb->bits_per_pixel);
Jesse Barnes81255562010-08-02 12:07:50 -07002017 return -EINVAL;
2018 }
Chris Wilsona6c45cf2010-09-17 00:32:17 +01002019 if (INTEL_INFO(dev)->gen >= 4) {
Chris Wilson05394f32010-11-08 19:18:58 +00002020 if (obj->tiling_mode != I915_TILING_NONE)
Jesse Barnes81255562010-08-02 12:07:50 -07002021 dspcntr |= DISPPLANE_TILED;
2022 else
2023 dspcntr &= ~DISPPLANE_TILED;
2024 }
2025
Chris Wilson5eddb702010-09-11 13:48:45 +01002026 I915_WRITE(reg, dspcntr);
Jesse Barnes81255562010-08-02 12:07:50 -07002027
Daniel Vettere506a0c2012-07-05 12:17:29 +02002028 linear_offset = y * fb->pitches[0] + x * (fb->bits_per_pixel / 8);
Jesse Barnes81255562010-08-02 12:07:50 -07002029
Daniel Vetterc2c75132012-07-05 12:17:30 +02002030 if (INTEL_INFO(dev)->gen >= 4) {
2031 intel_crtc->dspaddr_offset =
2032 gen4_compute_dspaddr_offset_xtiled(&x, &y,
2033 fb->bits_per_pixel / 8,
2034 fb->pitches[0]);
2035 linear_offset -= intel_crtc->dspaddr_offset;
2036 } else {
Daniel Vettere506a0c2012-07-05 12:17:29 +02002037 intel_crtc->dspaddr_offset = linear_offset;
Daniel Vetterc2c75132012-07-05 12:17:30 +02002038 }
Daniel Vettere506a0c2012-07-05 12:17:29 +02002039
2040 DRM_DEBUG_KMS("Writing base %08X %08lX %d %d %d\n",
2041 obj->gtt_offset, linear_offset, x, y, fb->pitches[0]);
Ville Syrjälä01f2c772011-12-20 00:06:49 +02002042 I915_WRITE(DSPSTRIDE(plane), fb->pitches[0]);
Chris Wilsona6c45cf2010-09-17 00:32:17 +01002043 if (INTEL_INFO(dev)->gen >= 4) {
Daniel Vetterc2c75132012-07-05 12:17:30 +02002044 I915_MODIFY_DISPBASE(DSPSURF(plane),
2045 obj->gtt_offset + intel_crtc->dspaddr_offset);
Chris Wilson5eddb702010-09-11 13:48:45 +01002046 I915_WRITE(DSPTILEOFF(plane), (y << 16) | x);
Daniel Vettere506a0c2012-07-05 12:17:29 +02002047 I915_WRITE(DSPLINOFF(plane), linear_offset);
Chris Wilson5eddb702010-09-11 13:48:45 +01002048 } else
Daniel Vettere506a0c2012-07-05 12:17:29 +02002049 I915_WRITE(DSPADDR(plane), obj->gtt_offset + linear_offset);
Chris Wilson5eddb702010-09-11 13:48:45 +01002050 POSTING_READ(reg);
Jesse Barnes81255562010-08-02 12:07:50 -07002051
Jesse Barnes17638cd2011-06-24 12:19:23 -07002052 return 0;
2053}
2054
2055static int ironlake_update_plane(struct drm_crtc *crtc,
2056 struct drm_framebuffer *fb, int x, int y)
2057{
2058 struct drm_device *dev = crtc->dev;
2059 struct drm_i915_private *dev_priv = dev->dev_private;
2060 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2061 struct intel_framebuffer *intel_fb;
2062 struct drm_i915_gem_object *obj;
2063 int plane = intel_crtc->plane;
Daniel Vettere506a0c2012-07-05 12:17:29 +02002064 unsigned long linear_offset;
Jesse Barnes17638cd2011-06-24 12:19:23 -07002065 u32 dspcntr;
2066 u32 reg;
2067
2068 switch (plane) {
2069 case 0:
2070 case 1:
Jesse Barnes27f82272011-09-02 12:54:37 -07002071 case 2:
Jesse Barnes17638cd2011-06-24 12:19:23 -07002072 break;
2073 default:
2074 DRM_ERROR("Can't update plane %d in SAREA\n", plane);
2075 return -EINVAL;
2076 }
2077
2078 intel_fb = to_intel_framebuffer(fb);
2079 obj = intel_fb->obj;
2080
2081 reg = DSPCNTR(plane);
2082 dspcntr = I915_READ(reg);
2083 /* Mask out pixel format bits in case we change it */
2084 dspcntr &= ~DISPPLANE_PIXFORMAT_MASK;
2085 switch (fb->bits_per_pixel) {
2086 case 8:
2087 dspcntr |= DISPPLANE_8BPP;
2088 break;
2089 case 16:
2090 if (fb->depth != 16)
2091 return -EINVAL;
2092
2093 dspcntr |= DISPPLANE_16BPP;
2094 break;
2095 case 24:
2096 case 32:
2097 if (fb->depth == 24)
2098 dspcntr |= DISPPLANE_32BPP_NO_ALPHA;
2099 else if (fb->depth == 30)
2100 dspcntr |= DISPPLANE_32BPP_30BIT_NO_ALPHA;
2101 else
2102 return -EINVAL;
2103 break;
2104 default:
2105 DRM_ERROR("Unknown color depth %d\n", fb->bits_per_pixel);
2106 return -EINVAL;
2107 }
2108
2109 if (obj->tiling_mode != I915_TILING_NONE)
2110 dspcntr |= DISPPLANE_TILED;
2111 else
2112 dspcntr &= ~DISPPLANE_TILED;
2113
2114 /* must disable */
2115 dspcntr |= DISPPLANE_TRICKLE_FEED_DISABLE;
2116
2117 I915_WRITE(reg, dspcntr);
2118
Daniel Vettere506a0c2012-07-05 12:17:29 +02002119 linear_offset = y * fb->pitches[0] + x * (fb->bits_per_pixel / 8);
Daniel Vetterc2c75132012-07-05 12:17:30 +02002120 intel_crtc->dspaddr_offset =
2121 gen4_compute_dspaddr_offset_xtiled(&x, &y,
2122 fb->bits_per_pixel / 8,
2123 fb->pitches[0]);
2124 linear_offset -= intel_crtc->dspaddr_offset;
Jesse Barnes17638cd2011-06-24 12:19:23 -07002125
Daniel Vettere506a0c2012-07-05 12:17:29 +02002126 DRM_DEBUG_KMS("Writing base %08X %08lX %d %d %d\n",
2127 obj->gtt_offset, linear_offset, x, y, fb->pitches[0]);
Ville Syrjälä01f2c772011-12-20 00:06:49 +02002128 I915_WRITE(DSPSTRIDE(plane), fb->pitches[0]);
Daniel Vetterc2c75132012-07-05 12:17:30 +02002129 I915_MODIFY_DISPBASE(DSPSURF(plane),
2130 obj->gtt_offset + intel_crtc->dspaddr_offset);
Jesse Barnes17638cd2011-06-24 12:19:23 -07002131 I915_WRITE(DSPTILEOFF(plane), (y << 16) | x);
Daniel Vettere506a0c2012-07-05 12:17:29 +02002132 I915_WRITE(DSPLINOFF(plane), linear_offset);
Jesse Barnes17638cd2011-06-24 12:19:23 -07002133 POSTING_READ(reg);
2134
2135 return 0;
2136}
2137
2138/* Assume fb object is pinned & idle & fenced and just update base pointers */
2139static int
2140intel_pipe_set_base_atomic(struct drm_crtc *crtc, struct drm_framebuffer *fb,
2141 int x, int y, enum mode_set_atomic state)
2142{
2143 struct drm_device *dev = crtc->dev;
2144 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes17638cd2011-06-24 12:19:23 -07002145
Chris Wilson6b8e6ed2012-04-17 15:08:19 +01002146 if (dev_priv->display.disable_fbc)
2147 dev_priv->display.disable_fbc(dev);
Daniel Vetter3dec0092010-08-20 21:40:52 +02002148 intel_increase_pllclock(crtc);
Jesse Barnes81255562010-08-02 12:07:50 -07002149
Chris Wilson6b8e6ed2012-04-17 15:08:19 +01002150 return dev_priv->display.update_plane(crtc, fb, x, y);
Jesse Barnes81255562010-08-02 12:07:50 -07002151}
2152
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002153static int
Chris Wilson14667a42012-04-03 17:58:35 +01002154intel_finish_fb(struct drm_framebuffer *old_fb)
2155{
2156 struct drm_i915_gem_object *obj = to_intel_framebuffer(old_fb)->obj;
2157 struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
2158 bool was_interruptible = dev_priv->mm.interruptible;
2159 int ret;
2160
2161 wait_event(dev_priv->pending_flip_queue,
2162 atomic_read(&dev_priv->mm.wedged) ||
2163 atomic_read(&obj->pending_flip) == 0);
2164
2165 /* Big Hammer, we also need to ensure that any pending
2166 * MI_WAIT_FOR_EVENT inside a user batch buffer on the
2167 * current scanout is retired before unpinning the old
2168 * framebuffer.
2169 *
2170 * This should only fail upon a hung GPU, in which case we
2171 * can safely continue.
2172 */
2173 dev_priv->mm.interruptible = false;
2174 ret = i915_gem_object_finish_gpu(obj);
2175 dev_priv->mm.interruptible = was_interruptible;
2176
2177 return ret;
2178}
2179
2180static int
Kristian Høgsberg3c4fdcf2008-12-17 22:14:46 -05002181intel_pipe_set_base(struct drm_crtc *crtc, int x, int y,
Daniel Vetter94352cf2012-07-05 22:51:56 +02002182 struct drm_framebuffer *fb)
Jesse Barnes79e53942008-11-07 14:24:08 -08002183{
2184 struct drm_device *dev = crtc->dev;
Chris Wilson6b8e6ed2012-04-17 15:08:19 +01002185 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes79e53942008-11-07 14:24:08 -08002186 struct drm_i915_master_private *master_priv;
2187 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetter94352cf2012-07-05 22:51:56 +02002188 struct drm_framebuffer *old_fb;
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002189 int ret;
Jesse Barnes79e53942008-11-07 14:24:08 -08002190
2191 /* no fb bound */
Daniel Vetter94352cf2012-07-05 22:51:56 +02002192 if (!fb) {
Jesse Barnesa5071c22011-07-19 15:38:56 -07002193 DRM_ERROR("No FB bound\n");
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002194 return 0;
2195 }
2196
Eugeni Dodonov5826eca2012-05-09 15:37:12 -03002197 if(intel_crtc->plane > dev_priv->num_pipe) {
2198 DRM_ERROR("no plane for crtc: plane %d, num_pipes %d\n",
2199 intel_crtc->plane,
2200 dev_priv->num_pipe);
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002201 return -EINVAL;
Jesse Barnes79e53942008-11-07 14:24:08 -08002202 }
2203
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002204 mutex_lock(&dev->struct_mutex);
Chris Wilson265db952010-09-20 15:41:01 +01002205 ret = intel_pin_and_fence_fb_obj(dev,
Daniel Vetter94352cf2012-07-05 22:51:56 +02002206 to_intel_framebuffer(fb)->obj,
Chris Wilson919926a2010-11-12 13:42:53 +00002207 NULL);
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002208 if (ret != 0) {
2209 mutex_unlock(&dev->struct_mutex);
Jesse Barnesa5071c22011-07-19 15:38:56 -07002210 DRM_ERROR("pin & fence failed\n");
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002211 return ret;
2212 }
Kristian Høgsberg3c4fdcf2008-12-17 22:14:46 -05002213
Daniel Vetter94352cf2012-07-05 22:51:56 +02002214 if (crtc->fb)
2215 intel_finish_fb(crtc->fb);
Chris Wilson265db952010-09-20 15:41:01 +01002216
Daniel Vetter94352cf2012-07-05 22:51:56 +02002217 ret = dev_priv->display.update_plane(crtc, fb, x, y);
Chris Wilson4e6cfef2010-08-08 13:20:19 +01002218 if (ret) {
Daniel Vetter94352cf2012-07-05 22:51:56 +02002219 intel_unpin_fb_obj(to_intel_framebuffer(fb)->obj);
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002220 mutex_unlock(&dev->struct_mutex);
Jesse Barnesa5071c22011-07-19 15:38:56 -07002221 DRM_ERROR("failed to update base address\n");
Chris Wilson4e6cfef2010-08-08 13:20:19 +01002222 return ret;
Jesse Barnes79e53942008-11-07 14:24:08 -08002223 }
Kristian Høgsberg3c4fdcf2008-12-17 22:14:46 -05002224
Daniel Vetter94352cf2012-07-05 22:51:56 +02002225 old_fb = crtc->fb;
2226 crtc->fb = fb;
Daniel Vetter6c4c86f2012-09-10 21:58:30 +02002227 crtc->x = x;
2228 crtc->y = y;
Daniel Vetter94352cf2012-07-05 22:51:56 +02002229
Chris Wilsonb7f1de22010-12-14 16:09:31 +00002230 if (old_fb) {
2231 intel_wait_for_vblank(dev, intel_crtc->pipe);
Chris Wilson1690e1e2011-12-14 13:57:08 +01002232 intel_unpin_fb_obj(to_intel_framebuffer(old_fb)->obj);
Chris Wilsonb7f1de22010-12-14 16:09:31 +00002233 }
Jesse Barnes652c3932009-08-17 13:31:43 -07002234
Chris Wilson6b8e6ed2012-04-17 15:08:19 +01002235 intel_update_fbc(dev);
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002236 mutex_unlock(&dev->struct_mutex);
Jesse Barnes79e53942008-11-07 14:24:08 -08002237
2238 if (!dev->primary->master)
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002239 return 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08002240
2241 master_priv = dev->primary->master->driver_priv;
2242 if (!master_priv->sarea_priv)
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002243 return 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08002244
Chris Wilson265db952010-09-20 15:41:01 +01002245 if (intel_crtc->pipe) {
Jesse Barnes79e53942008-11-07 14:24:08 -08002246 master_priv->sarea_priv->pipeB_x = x;
2247 master_priv->sarea_priv->pipeB_y = y;
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002248 } else {
2249 master_priv->sarea_priv->pipeA_x = x;
2250 master_priv->sarea_priv->pipeA_y = y;
Jesse Barnes79e53942008-11-07 14:24:08 -08002251 }
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002252
2253 return 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08002254}
2255
Chris Wilson5eddb702010-09-11 13:48:45 +01002256static void ironlake_set_pll_edp(struct drm_crtc *crtc, int clock)
Zhenyu Wang32f9d652009-07-24 01:00:32 +08002257{
2258 struct drm_device *dev = crtc->dev;
2259 struct drm_i915_private *dev_priv = dev->dev_private;
2260 u32 dpa_ctl;
2261
Zhao Yakui28c97732009-10-09 11:39:41 +08002262 DRM_DEBUG_KMS("eDP PLL enable for clock %d\n", clock);
Zhenyu Wang32f9d652009-07-24 01:00:32 +08002263 dpa_ctl = I915_READ(DP_A);
2264 dpa_ctl &= ~DP_PLL_FREQ_MASK;
2265
2266 if (clock < 200000) {
2267 u32 temp;
2268 dpa_ctl |= DP_PLL_FREQ_160MHZ;
2269 /* workaround for 160Mhz:
2270 1) program 0x4600c bits 15:0 = 0x8124
2271 2) program 0x46010 bit 0 = 1
2272 3) program 0x46034 bit 24 = 1
2273 4) program 0x64000 bit 14 = 1
2274 */
2275 temp = I915_READ(0x4600c);
2276 temp &= 0xffff0000;
2277 I915_WRITE(0x4600c, temp | 0x8124);
2278
2279 temp = I915_READ(0x46010);
2280 I915_WRITE(0x46010, temp | 1);
2281
2282 temp = I915_READ(0x46034);
2283 I915_WRITE(0x46034, temp | (1 << 24));
2284 } else {
2285 dpa_ctl |= DP_PLL_FREQ_270MHZ;
2286 }
2287 I915_WRITE(DP_A, dpa_ctl);
2288
Chris Wilson5eddb702010-09-11 13:48:45 +01002289 POSTING_READ(DP_A);
Zhenyu Wang32f9d652009-07-24 01:00:32 +08002290 udelay(500);
2291}
2292
Zhenyu Wang5e84e1a2010-10-28 16:38:08 +08002293static void intel_fdi_normal_train(struct drm_crtc *crtc)
2294{
2295 struct drm_device *dev = crtc->dev;
2296 struct drm_i915_private *dev_priv = dev->dev_private;
2297 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2298 int pipe = intel_crtc->pipe;
2299 u32 reg, temp;
2300
2301 /* enable normal train */
2302 reg = FDI_TX_CTL(pipe);
2303 temp = I915_READ(reg);
Keith Packard61e499b2011-05-17 16:13:52 -07002304 if (IS_IVYBRIDGE(dev)) {
Jesse Barnes357555c2011-04-28 15:09:55 -07002305 temp &= ~FDI_LINK_TRAIN_NONE_IVB;
2306 temp |= FDI_LINK_TRAIN_NONE_IVB | FDI_TX_ENHANCE_FRAME_ENABLE;
Keith Packard61e499b2011-05-17 16:13:52 -07002307 } else {
2308 temp &= ~FDI_LINK_TRAIN_NONE;
2309 temp |= FDI_LINK_TRAIN_NONE | FDI_TX_ENHANCE_FRAME_ENABLE;
Jesse Barnes357555c2011-04-28 15:09:55 -07002310 }
Zhenyu Wang5e84e1a2010-10-28 16:38:08 +08002311 I915_WRITE(reg, temp);
2312
2313 reg = FDI_RX_CTL(pipe);
2314 temp = I915_READ(reg);
2315 if (HAS_PCH_CPT(dev)) {
2316 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
2317 temp |= FDI_LINK_TRAIN_NORMAL_CPT;
2318 } else {
2319 temp &= ~FDI_LINK_TRAIN_NONE;
2320 temp |= FDI_LINK_TRAIN_NONE;
2321 }
2322 I915_WRITE(reg, temp | FDI_RX_ENHANCE_FRAME_ENABLE);
2323
2324 /* wait one idle pattern time */
2325 POSTING_READ(reg);
2326 udelay(1000);
Jesse Barnes357555c2011-04-28 15:09:55 -07002327
2328 /* IVB wants error correction enabled */
2329 if (IS_IVYBRIDGE(dev))
2330 I915_WRITE(reg, I915_READ(reg) | FDI_FS_ERRC_ENABLE |
2331 FDI_FE_ERRC_ENABLE);
Zhenyu Wang5e84e1a2010-10-28 16:38:08 +08002332}
2333
Jesse Barnes291427f2011-07-29 12:42:37 -07002334static void cpt_phase_pointer_enable(struct drm_device *dev, int pipe)
2335{
2336 struct drm_i915_private *dev_priv = dev->dev_private;
2337 u32 flags = I915_READ(SOUTH_CHICKEN1);
2338
2339 flags |= FDI_PHASE_SYNC_OVR(pipe);
2340 I915_WRITE(SOUTH_CHICKEN1, flags); /* once to unlock... */
2341 flags |= FDI_PHASE_SYNC_EN(pipe);
2342 I915_WRITE(SOUTH_CHICKEN1, flags); /* then again to enable */
2343 POSTING_READ(SOUTH_CHICKEN1);
2344}
2345
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002346/* The FDI link training functions for ILK/Ibexpeak. */
2347static void ironlake_fdi_link_train(struct drm_crtc *crtc)
2348{
2349 struct drm_device *dev = crtc->dev;
2350 struct drm_i915_private *dev_priv = dev->dev_private;
2351 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2352 int pipe = intel_crtc->pipe;
Jesse Barnes0fc932b2011-01-04 15:09:37 -08002353 int plane = intel_crtc->plane;
Chris Wilson5eddb702010-09-11 13:48:45 +01002354 u32 reg, temp, tries;
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002355
Jesse Barnes0fc932b2011-01-04 15:09:37 -08002356 /* FDI needs bits from pipe & plane first */
2357 assert_pipe_enabled(dev_priv, pipe);
2358 assert_plane_enabled(dev_priv, plane);
2359
Adam Jacksone1a44742010-06-25 15:32:14 -04002360 /* Train 1: umask FDI RX Interrupt symbol_lock and bit_lock bit
2361 for train result */
Chris Wilson5eddb702010-09-11 13:48:45 +01002362 reg = FDI_RX_IMR(pipe);
2363 temp = I915_READ(reg);
Adam Jacksone1a44742010-06-25 15:32:14 -04002364 temp &= ~FDI_RX_SYMBOL_LOCK;
2365 temp &= ~FDI_RX_BIT_LOCK;
Chris Wilson5eddb702010-09-11 13:48:45 +01002366 I915_WRITE(reg, temp);
2367 I915_READ(reg);
Adam Jacksone1a44742010-06-25 15:32:14 -04002368 udelay(150);
2369
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002370 /* enable CPU FDI TX and PCH FDI RX */
Chris Wilson5eddb702010-09-11 13:48:45 +01002371 reg = FDI_TX_CTL(pipe);
2372 temp = I915_READ(reg);
Adam Jackson77ffb592010-04-12 11:38:44 -04002373 temp &= ~(7 << 19);
2374 temp |= (intel_crtc->fdi_lanes - 1) << 19;
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002375 temp &= ~FDI_LINK_TRAIN_NONE;
2376 temp |= FDI_LINK_TRAIN_PATTERN_1;
Chris Wilson5eddb702010-09-11 13:48:45 +01002377 I915_WRITE(reg, temp | FDI_TX_ENABLE);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002378
Chris Wilson5eddb702010-09-11 13:48:45 +01002379 reg = FDI_RX_CTL(pipe);
2380 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002381 temp &= ~FDI_LINK_TRAIN_NONE;
2382 temp |= FDI_LINK_TRAIN_PATTERN_1;
Chris Wilson5eddb702010-09-11 13:48:45 +01002383 I915_WRITE(reg, temp | FDI_RX_ENABLE);
2384
2385 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002386 udelay(150);
2387
Jesse Barnes5b2adf82010-10-07 16:01:15 -07002388 /* Ironlake workaround, enable clock pointer after FDI enable*/
Jesse Barnes6f06ce12011-01-04 15:09:38 -08002389 if (HAS_PCH_IBX(dev)) {
2390 I915_WRITE(FDI_RX_CHICKEN(pipe), FDI_RX_PHASE_SYNC_POINTER_OVR);
2391 I915_WRITE(FDI_RX_CHICKEN(pipe), FDI_RX_PHASE_SYNC_POINTER_OVR |
2392 FDI_RX_PHASE_SYNC_POINTER_EN);
2393 }
Jesse Barnes5b2adf82010-10-07 16:01:15 -07002394
Chris Wilson5eddb702010-09-11 13:48:45 +01002395 reg = FDI_RX_IIR(pipe);
Adam Jacksone1a44742010-06-25 15:32:14 -04002396 for (tries = 0; tries < 5; tries++) {
Chris Wilson5eddb702010-09-11 13:48:45 +01002397 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002398 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
2399
2400 if ((temp & FDI_RX_BIT_LOCK)) {
2401 DRM_DEBUG_KMS("FDI train 1 done.\n");
Chris Wilson5eddb702010-09-11 13:48:45 +01002402 I915_WRITE(reg, temp | FDI_RX_BIT_LOCK);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002403 break;
2404 }
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002405 }
Adam Jacksone1a44742010-06-25 15:32:14 -04002406 if (tries == 5)
Chris Wilson5eddb702010-09-11 13:48:45 +01002407 DRM_ERROR("FDI train 1 fail!\n");
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002408
2409 /* Train 2 */
Chris Wilson5eddb702010-09-11 13:48:45 +01002410 reg = FDI_TX_CTL(pipe);
2411 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002412 temp &= ~FDI_LINK_TRAIN_NONE;
2413 temp |= FDI_LINK_TRAIN_PATTERN_2;
Chris Wilson5eddb702010-09-11 13:48:45 +01002414 I915_WRITE(reg, temp);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002415
Chris Wilson5eddb702010-09-11 13:48:45 +01002416 reg = FDI_RX_CTL(pipe);
2417 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002418 temp &= ~FDI_LINK_TRAIN_NONE;
2419 temp |= FDI_LINK_TRAIN_PATTERN_2;
Chris Wilson5eddb702010-09-11 13:48:45 +01002420 I915_WRITE(reg, temp);
2421
2422 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002423 udelay(150);
2424
Chris Wilson5eddb702010-09-11 13:48:45 +01002425 reg = FDI_RX_IIR(pipe);
Adam Jacksone1a44742010-06-25 15:32:14 -04002426 for (tries = 0; tries < 5; tries++) {
Chris Wilson5eddb702010-09-11 13:48:45 +01002427 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002428 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
2429
2430 if (temp & FDI_RX_SYMBOL_LOCK) {
Chris Wilson5eddb702010-09-11 13:48:45 +01002431 I915_WRITE(reg, temp | FDI_RX_SYMBOL_LOCK);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002432 DRM_DEBUG_KMS("FDI train 2 done.\n");
2433 break;
2434 }
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002435 }
Adam Jacksone1a44742010-06-25 15:32:14 -04002436 if (tries == 5)
Chris Wilson5eddb702010-09-11 13:48:45 +01002437 DRM_ERROR("FDI train 2 fail!\n");
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002438
2439 DRM_DEBUG_KMS("FDI train done\n");
Jesse Barnes5c5313c2010-10-07 16:01:11 -07002440
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002441}
2442
Akshay Joshi0206e352011-08-16 15:34:10 -04002443static const int snb_b_fdi_train_param[] = {
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002444 FDI_LINK_TRAIN_400MV_0DB_SNB_B,
2445 FDI_LINK_TRAIN_400MV_6DB_SNB_B,
2446 FDI_LINK_TRAIN_600MV_3_5DB_SNB_B,
2447 FDI_LINK_TRAIN_800MV_0DB_SNB_B,
2448};
2449
2450/* The FDI link training functions for SNB/Cougarpoint. */
2451static void gen6_fdi_link_train(struct drm_crtc *crtc)
2452{
2453 struct drm_device *dev = crtc->dev;
2454 struct drm_i915_private *dev_priv = dev->dev_private;
2455 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2456 int pipe = intel_crtc->pipe;
Sean Paulfa37d392012-03-02 12:53:39 -05002457 u32 reg, temp, i, retry;
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002458
Adam Jacksone1a44742010-06-25 15:32:14 -04002459 /* Train 1: umask FDI RX Interrupt symbol_lock and bit_lock bit
2460 for train result */
Chris Wilson5eddb702010-09-11 13:48:45 +01002461 reg = FDI_RX_IMR(pipe);
2462 temp = I915_READ(reg);
Adam Jacksone1a44742010-06-25 15:32:14 -04002463 temp &= ~FDI_RX_SYMBOL_LOCK;
2464 temp &= ~FDI_RX_BIT_LOCK;
Chris Wilson5eddb702010-09-11 13:48:45 +01002465 I915_WRITE(reg, temp);
2466
2467 POSTING_READ(reg);
Adam Jacksone1a44742010-06-25 15:32:14 -04002468 udelay(150);
2469
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002470 /* enable CPU FDI TX and PCH FDI RX */
Chris Wilson5eddb702010-09-11 13:48:45 +01002471 reg = FDI_TX_CTL(pipe);
2472 temp = I915_READ(reg);
Adam Jackson77ffb592010-04-12 11:38:44 -04002473 temp &= ~(7 << 19);
2474 temp |= (intel_crtc->fdi_lanes - 1) << 19;
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002475 temp &= ~FDI_LINK_TRAIN_NONE;
2476 temp |= FDI_LINK_TRAIN_PATTERN_1;
2477 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
2478 /* SNB-B */
2479 temp |= FDI_LINK_TRAIN_400MV_0DB_SNB_B;
Chris Wilson5eddb702010-09-11 13:48:45 +01002480 I915_WRITE(reg, temp | FDI_TX_ENABLE);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002481
Daniel Vetterd74cf322012-10-26 10:58:13 +02002482 I915_WRITE(FDI_RX_MISC(pipe),
2483 FDI_RX_TP1_TO_TP2_48 | FDI_RX_FDI_DELAY_90);
2484
Chris Wilson5eddb702010-09-11 13:48:45 +01002485 reg = FDI_RX_CTL(pipe);
2486 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002487 if (HAS_PCH_CPT(dev)) {
2488 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
2489 temp |= FDI_LINK_TRAIN_PATTERN_1_CPT;
2490 } else {
2491 temp &= ~FDI_LINK_TRAIN_NONE;
2492 temp |= FDI_LINK_TRAIN_PATTERN_1;
2493 }
Chris Wilson5eddb702010-09-11 13:48:45 +01002494 I915_WRITE(reg, temp | FDI_RX_ENABLE);
2495
2496 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002497 udelay(150);
2498
Jesse Barnes291427f2011-07-29 12:42:37 -07002499 if (HAS_PCH_CPT(dev))
2500 cpt_phase_pointer_enable(dev, pipe);
2501
Akshay Joshi0206e352011-08-16 15:34:10 -04002502 for (i = 0; i < 4; i++) {
Chris Wilson5eddb702010-09-11 13:48:45 +01002503 reg = FDI_TX_CTL(pipe);
2504 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002505 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
2506 temp |= snb_b_fdi_train_param[i];
Chris Wilson5eddb702010-09-11 13:48:45 +01002507 I915_WRITE(reg, temp);
2508
2509 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002510 udelay(500);
2511
Sean Paulfa37d392012-03-02 12:53:39 -05002512 for (retry = 0; retry < 5; retry++) {
2513 reg = FDI_RX_IIR(pipe);
2514 temp = I915_READ(reg);
2515 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
2516 if (temp & FDI_RX_BIT_LOCK) {
2517 I915_WRITE(reg, temp | FDI_RX_BIT_LOCK);
2518 DRM_DEBUG_KMS("FDI train 1 done.\n");
2519 break;
2520 }
2521 udelay(50);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002522 }
Sean Paulfa37d392012-03-02 12:53:39 -05002523 if (retry < 5)
2524 break;
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002525 }
2526 if (i == 4)
Chris Wilson5eddb702010-09-11 13:48:45 +01002527 DRM_ERROR("FDI train 1 fail!\n");
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002528
2529 /* Train 2 */
Chris Wilson5eddb702010-09-11 13:48:45 +01002530 reg = FDI_TX_CTL(pipe);
2531 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002532 temp &= ~FDI_LINK_TRAIN_NONE;
2533 temp |= FDI_LINK_TRAIN_PATTERN_2;
2534 if (IS_GEN6(dev)) {
2535 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
2536 /* SNB-B */
2537 temp |= FDI_LINK_TRAIN_400MV_0DB_SNB_B;
2538 }
Chris Wilson5eddb702010-09-11 13:48:45 +01002539 I915_WRITE(reg, temp);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002540
Chris Wilson5eddb702010-09-11 13:48:45 +01002541 reg = FDI_RX_CTL(pipe);
2542 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002543 if (HAS_PCH_CPT(dev)) {
2544 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
2545 temp |= FDI_LINK_TRAIN_PATTERN_2_CPT;
2546 } else {
2547 temp &= ~FDI_LINK_TRAIN_NONE;
2548 temp |= FDI_LINK_TRAIN_PATTERN_2;
2549 }
Chris Wilson5eddb702010-09-11 13:48:45 +01002550 I915_WRITE(reg, temp);
2551
2552 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002553 udelay(150);
2554
Akshay Joshi0206e352011-08-16 15:34:10 -04002555 for (i = 0; i < 4; i++) {
Chris Wilson5eddb702010-09-11 13:48:45 +01002556 reg = FDI_TX_CTL(pipe);
2557 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002558 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
2559 temp |= snb_b_fdi_train_param[i];
Chris Wilson5eddb702010-09-11 13:48:45 +01002560 I915_WRITE(reg, temp);
2561
2562 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002563 udelay(500);
2564
Sean Paulfa37d392012-03-02 12:53:39 -05002565 for (retry = 0; retry < 5; retry++) {
2566 reg = FDI_RX_IIR(pipe);
2567 temp = I915_READ(reg);
2568 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
2569 if (temp & FDI_RX_SYMBOL_LOCK) {
2570 I915_WRITE(reg, temp | FDI_RX_SYMBOL_LOCK);
2571 DRM_DEBUG_KMS("FDI train 2 done.\n");
2572 break;
2573 }
2574 udelay(50);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002575 }
Sean Paulfa37d392012-03-02 12:53:39 -05002576 if (retry < 5)
2577 break;
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002578 }
2579 if (i == 4)
Chris Wilson5eddb702010-09-11 13:48:45 +01002580 DRM_ERROR("FDI train 2 fail!\n");
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002581
2582 DRM_DEBUG_KMS("FDI train done.\n");
2583}
2584
Jesse Barnes357555c2011-04-28 15:09:55 -07002585/* Manual link training for Ivy Bridge A0 parts */
2586static void ivb_manual_fdi_link_train(struct drm_crtc *crtc)
2587{
2588 struct drm_device *dev = crtc->dev;
2589 struct drm_i915_private *dev_priv = dev->dev_private;
2590 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2591 int pipe = intel_crtc->pipe;
2592 u32 reg, temp, i;
2593
2594 /* Train 1: umask FDI RX Interrupt symbol_lock and bit_lock bit
2595 for train result */
2596 reg = FDI_RX_IMR(pipe);
2597 temp = I915_READ(reg);
2598 temp &= ~FDI_RX_SYMBOL_LOCK;
2599 temp &= ~FDI_RX_BIT_LOCK;
2600 I915_WRITE(reg, temp);
2601
2602 POSTING_READ(reg);
2603 udelay(150);
2604
2605 /* enable CPU FDI TX and PCH FDI RX */
2606 reg = FDI_TX_CTL(pipe);
2607 temp = I915_READ(reg);
2608 temp &= ~(7 << 19);
2609 temp |= (intel_crtc->fdi_lanes - 1) << 19;
2610 temp &= ~(FDI_LINK_TRAIN_AUTO | FDI_LINK_TRAIN_NONE_IVB);
2611 temp |= FDI_LINK_TRAIN_PATTERN_1_IVB;
2612 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
2613 temp |= FDI_LINK_TRAIN_400MV_0DB_SNB_B;
Jesse Barnesc4f9c4c2011-10-10 14:28:52 -07002614 temp |= FDI_COMPOSITE_SYNC;
Jesse Barnes357555c2011-04-28 15:09:55 -07002615 I915_WRITE(reg, temp | FDI_TX_ENABLE);
2616
Daniel Vetterd74cf322012-10-26 10:58:13 +02002617 I915_WRITE(FDI_RX_MISC(pipe),
2618 FDI_RX_TP1_TO_TP2_48 | FDI_RX_FDI_DELAY_90);
2619
Jesse Barnes357555c2011-04-28 15:09:55 -07002620 reg = FDI_RX_CTL(pipe);
2621 temp = I915_READ(reg);
2622 temp &= ~FDI_LINK_TRAIN_AUTO;
2623 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
2624 temp |= FDI_LINK_TRAIN_PATTERN_1_CPT;
Jesse Barnesc4f9c4c2011-10-10 14:28:52 -07002625 temp |= FDI_COMPOSITE_SYNC;
Jesse Barnes357555c2011-04-28 15:09:55 -07002626 I915_WRITE(reg, temp | FDI_RX_ENABLE);
2627
2628 POSTING_READ(reg);
2629 udelay(150);
2630
Jesse Barnes291427f2011-07-29 12:42:37 -07002631 if (HAS_PCH_CPT(dev))
2632 cpt_phase_pointer_enable(dev, pipe);
2633
Akshay Joshi0206e352011-08-16 15:34:10 -04002634 for (i = 0; i < 4; i++) {
Jesse Barnes357555c2011-04-28 15:09:55 -07002635 reg = FDI_TX_CTL(pipe);
2636 temp = I915_READ(reg);
2637 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
2638 temp |= snb_b_fdi_train_param[i];
2639 I915_WRITE(reg, temp);
2640
2641 POSTING_READ(reg);
2642 udelay(500);
2643
2644 reg = FDI_RX_IIR(pipe);
2645 temp = I915_READ(reg);
2646 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
2647
2648 if (temp & FDI_RX_BIT_LOCK ||
2649 (I915_READ(reg) & FDI_RX_BIT_LOCK)) {
2650 I915_WRITE(reg, temp | FDI_RX_BIT_LOCK);
2651 DRM_DEBUG_KMS("FDI train 1 done.\n");
2652 break;
2653 }
2654 }
2655 if (i == 4)
2656 DRM_ERROR("FDI train 1 fail!\n");
2657
2658 /* Train 2 */
2659 reg = FDI_TX_CTL(pipe);
2660 temp = I915_READ(reg);
2661 temp &= ~FDI_LINK_TRAIN_NONE_IVB;
2662 temp |= FDI_LINK_TRAIN_PATTERN_2_IVB;
2663 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
2664 temp |= FDI_LINK_TRAIN_400MV_0DB_SNB_B;
2665 I915_WRITE(reg, temp);
2666
2667 reg = FDI_RX_CTL(pipe);
2668 temp = I915_READ(reg);
2669 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
2670 temp |= FDI_LINK_TRAIN_PATTERN_2_CPT;
2671 I915_WRITE(reg, temp);
2672
2673 POSTING_READ(reg);
2674 udelay(150);
2675
Akshay Joshi0206e352011-08-16 15:34:10 -04002676 for (i = 0; i < 4; i++) {
Jesse Barnes357555c2011-04-28 15:09:55 -07002677 reg = FDI_TX_CTL(pipe);
2678 temp = I915_READ(reg);
2679 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
2680 temp |= snb_b_fdi_train_param[i];
2681 I915_WRITE(reg, temp);
2682
2683 POSTING_READ(reg);
2684 udelay(500);
2685
2686 reg = FDI_RX_IIR(pipe);
2687 temp = I915_READ(reg);
2688 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
2689
2690 if (temp & FDI_RX_SYMBOL_LOCK) {
2691 I915_WRITE(reg, temp | FDI_RX_SYMBOL_LOCK);
2692 DRM_DEBUG_KMS("FDI train 2 done.\n");
2693 break;
2694 }
2695 }
2696 if (i == 4)
2697 DRM_ERROR("FDI train 2 fail!\n");
2698
2699 DRM_DEBUG_KMS("FDI train done.\n");
2700}
2701
Daniel Vetter88cefb62012-08-12 19:27:14 +02002702static void ironlake_fdi_pll_enable(struct intel_crtc *intel_crtc)
Jesse Barnes0e23b992010-09-10 11:10:00 -07002703{
Daniel Vetter88cefb62012-08-12 19:27:14 +02002704 struct drm_device *dev = intel_crtc->base.dev;
Jesse Barnes0e23b992010-09-10 11:10:00 -07002705 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes0e23b992010-09-10 11:10:00 -07002706 int pipe = intel_crtc->pipe;
Chris Wilson5eddb702010-09-11 13:48:45 +01002707 u32 reg, temp;
Jesse Barnes0e23b992010-09-10 11:10:00 -07002708
Jesse Barnesc64e3112010-09-10 11:27:03 -07002709
Jesse Barnes0e23b992010-09-10 11:10:00 -07002710 /* enable PCH FDI RX PLL, wait warmup plus DMI latency */
Chris Wilson5eddb702010-09-11 13:48:45 +01002711 reg = FDI_RX_CTL(pipe);
2712 temp = I915_READ(reg);
2713 temp &= ~((0x7 << 19) | (0x7 << 16));
Jesse Barnes0e23b992010-09-10 11:10:00 -07002714 temp |= (intel_crtc->fdi_lanes - 1) << 19;
Chris Wilson5eddb702010-09-11 13:48:45 +01002715 temp |= (I915_READ(PIPECONF(pipe)) & PIPE_BPC_MASK) << 11;
2716 I915_WRITE(reg, temp | FDI_RX_PLL_ENABLE);
2717
2718 POSTING_READ(reg);
Jesse Barnes0e23b992010-09-10 11:10:00 -07002719 udelay(200);
2720
2721 /* Switch from Rawclk to PCDclk */
Chris Wilson5eddb702010-09-11 13:48:45 +01002722 temp = I915_READ(reg);
2723 I915_WRITE(reg, temp | FDI_PCDCLK);
2724
2725 POSTING_READ(reg);
Jesse Barnes0e23b992010-09-10 11:10:00 -07002726 udelay(200);
2727
Eugeni Dodonovbf507ef2012-05-09 15:37:18 -03002728 /* On Haswell, the PLL configuration for ports and pipes is handled
2729 * separately, as part of DDI setup */
2730 if (!IS_HASWELL(dev)) {
2731 /* Enable CPU FDI TX PLL, always on for Ironlake */
2732 reg = FDI_TX_CTL(pipe);
2733 temp = I915_READ(reg);
2734 if ((temp & FDI_TX_PLL_ENABLE) == 0) {
2735 I915_WRITE(reg, temp | FDI_TX_PLL_ENABLE);
Chris Wilson5eddb702010-09-11 13:48:45 +01002736
Eugeni Dodonovbf507ef2012-05-09 15:37:18 -03002737 POSTING_READ(reg);
2738 udelay(100);
2739 }
Jesse Barnes0e23b992010-09-10 11:10:00 -07002740 }
2741}
2742
Daniel Vetter88cefb62012-08-12 19:27:14 +02002743static void ironlake_fdi_pll_disable(struct intel_crtc *intel_crtc)
2744{
2745 struct drm_device *dev = intel_crtc->base.dev;
2746 struct drm_i915_private *dev_priv = dev->dev_private;
2747 int pipe = intel_crtc->pipe;
2748 u32 reg, temp;
2749
2750 /* Switch from PCDclk to Rawclk */
2751 reg = FDI_RX_CTL(pipe);
2752 temp = I915_READ(reg);
2753 I915_WRITE(reg, temp & ~FDI_PCDCLK);
2754
2755 /* Disable CPU FDI TX PLL */
2756 reg = FDI_TX_CTL(pipe);
2757 temp = I915_READ(reg);
2758 I915_WRITE(reg, temp & ~FDI_TX_PLL_ENABLE);
2759
2760 POSTING_READ(reg);
2761 udelay(100);
2762
2763 reg = FDI_RX_CTL(pipe);
2764 temp = I915_READ(reg);
2765 I915_WRITE(reg, temp & ~FDI_RX_PLL_ENABLE);
2766
2767 /* Wait for the clocks to turn off. */
2768 POSTING_READ(reg);
2769 udelay(100);
2770}
2771
Jesse Barnes291427f2011-07-29 12:42:37 -07002772static void cpt_phase_pointer_disable(struct drm_device *dev, int pipe)
2773{
2774 struct drm_i915_private *dev_priv = dev->dev_private;
2775 u32 flags = I915_READ(SOUTH_CHICKEN1);
2776
2777 flags &= ~(FDI_PHASE_SYNC_EN(pipe));
2778 I915_WRITE(SOUTH_CHICKEN1, flags); /* once to disable... */
2779 flags &= ~(FDI_PHASE_SYNC_OVR(pipe));
2780 I915_WRITE(SOUTH_CHICKEN1, flags); /* then again to lock */
2781 POSTING_READ(SOUTH_CHICKEN1);
2782}
Jesse Barnes0fc932b2011-01-04 15:09:37 -08002783static void ironlake_fdi_disable(struct drm_crtc *crtc)
2784{
2785 struct drm_device *dev = crtc->dev;
2786 struct drm_i915_private *dev_priv = dev->dev_private;
2787 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2788 int pipe = intel_crtc->pipe;
2789 u32 reg, temp;
2790
2791 /* disable CPU FDI tx and PCH FDI rx */
2792 reg = FDI_TX_CTL(pipe);
2793 temp = I915_READ(reg);
2794 I915_WRITE(reg, temp & ~FDI_TX_ENABLE);
2795 POSTING_READ(reg);
2796
2797 reg = FDI_RX_CTL(pipe);
2798 temp = I915_READ(reg);
2799 temp &= ~(0x7 << 16);
2800 temp |= (I915_READ(PIPECONF(pipe)) & PIPE_BPC_MASK) << 11;
2801 I915_WRITE(reg, temp & ~FDI_RX_ENABLE);
2802
2803 POSTING_READ(reg);
2804 udelay(100);
2805
2806 /* Ironlake workaround, disable clock pointer after downing FDI */
Jesse Barnes6f06ce12011-01-04 15:09:38 -08002807 if (HAS_PCH_IBX(dev)) {
2808 I915_WRITE(FDI_RX_CHICKEN(pipe), FDI_RX_PHASE_SYNC_POINTER_OVR);
Jesse Barnes0fc932b2011-01-04 15:09:37 -08002809 I915_WRITE(FDI_RX_CHICKEN(pipe),
2810 I915_READ(FDI_RX_CHICKEN(pipe) &
Jesse Barnes6f06ce12011-01-04 15:09:38 -08002811 ~FDI_RX_PHASE_SYNC_POINTER_EN));
Jesse Barnes291427f2011-07-29 12:42:37 -07002812 } else if (HAS_PCH_CPT(dev)) {
2813 cpt_phase_pointer_disable(dev, pipe);
Jesse Barnes6f06ce12011-01-04 15:09:38 -08002814 }
Jesse Barnes0fc932b2011-01-04 15:09:37 -08002815
2816 /* still set train pattern 1 */
2817 reg = FDI_TX_CTL(pipe);
2818 temp = I915_READ(reg);
2819 temp &= ~FDI_LINK_TRAIN_NONE;
2820 temp |= FDI_LINK_TRAIN_PATTERN_1;
2821 I915_WRITE(reg, temp);
2822
2823 reg = FDI_RX_CTL(pipe);
2824 temp = I915_READ(reg);
2825 if (HAS_PCH_CPT(dev)) {
2826 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
2827 temp |= FDI_LINK_TRAIN_PATTERN_1_CPT;
2828 } else {
2829 temp &= ~FDI_LINK_TRAIN_NONE;
2830 temp |= FDI_LINK_TRAIN_PATTERN_1;
2831 }
2832 /* BPC in FDI rx is consistent with that in PIPECONF */
2833 temp &= ~(0x07 << 16);
2834 temp |= (I915_READ(PIPECONF(pipe)) & PIPE_BPC_MASK) << 11;
2835 I915_WRITE(reg, temp);
2836
2837 POSTING_READ(reg);
2838 udelay(100);
2839}
2840
Chris Wilson5bb61642012-09-27 21:25:58 +01002841static bool intel_crtc_has_pending_flip(struct drm_crtc *crtc)
2842{
2843 struct drm_device *dev = crtc->dev;
2844 struct drm_i915_private *dev_priv = dev->dev_private;
2845 unsigned long flags;
2846 bool pending;
2847
2848 if (atomic_read(&dev_priv->mm.wedged))
2849 return false;
2850
2851 spin_lock_irqsave(&dev->event_lock, flags);
2852 pending = to_intel_crtc(crtc)->unpin_work != NULL;
2853 spin_unlock_irqrestore(&dev->event_lock, flags);
2854
2855 return pending;
2856}
2857
Chris Wilsone6c3a2a2010-09-23 23:04:43 +01002858static void intel_crtc_wait_for_pending_flips(struct drm_crtc *crtc)
2859{
Chris Wilson0f911282012-04-17 10:05:38 +01002860 struct drm_device *dev = crtc->dev;
Chris Wilson5bb61642012-09-27 21:25:58 +01002861 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsone6c3a2a2010-09-23 23:04:43 +01002862
2863 if (crtc->fb == NULL)
2864 return;
2865
Chris Wilson5bb61642012-09-27 21:25:58 +01002866 wait_event(dev_priv->pending_flip_queue,
2867 !intel_crtc_has_pending_flip(crtc));
2868
Chris Wilson0f911282012-04-17 10:05:38 +01002869 mutex_lock(&dev->struct_mutex);
2870 intel_finish_fb(crtc->fb);
2871 mutex_unlock(&dev->struct_mutex);
Chris Wilsone6c3a2a2010-09-23 23:04:43 +01002872}
2873
Paulo Zanonifc316cb2012-10-25 10:37:43 -02002874static bool ironlake_crtc_driving_pch(struct drm_crtc *crtc)
Jesse Barnes040484a2011-01-03 12:14:26 -08002875{
2876 struct drm_device *dev = crtc->dev;
Paulo Zanoni228d3e32012-08-10 10:05:10 -03002877 struct intel_encoder *intel_encoder;
Jesse Barnes040484a2011-01-03 12:14:26 -08002878
2879 /*
2880 * If there's a non-PCH eDP on this crtc, it must be DP_A, and that
2881 * must be driven by its own crtc; no sharing is possible.
2882 */
Paulo Zanoni228d3e32012-08-10 10:05:10 -03002883 for_each_encoder_on_crtc(dev, crtc, intel_encoder) {
Paulo Zanoni228d3e32012-08-10 10:05:10 -03002884 switch (intel_encoder->type) {
Jesse Barnes040484a2011-01-03 12:14:26 -08002885 case INTEL_OUTPUT_EDP:
Paulo Zanoni228d3e32012-08-10 10:05:10 -03002886 if (!intel_encoder_is_pch_edp(&intel_encoder->base))
Jesse Barnes040484a2011-01-03 12:14:26 -08002887 return false;
2888 continue;
2889 }
2890 }
2891
2892 return true;
2893}
2894
Paulo Zanonifc316cb2012-10-25 10:37:43 -02002895static bool haswell_crtc_driving_pch(struct drm_crtc *crtc)
2896{
2897 return intel_pipe_has_type(crtc, INTEL_OUTPUT_ANALOG);
2898}
2899
Eugeni Dodonove615efe2012-05-09 15:37:26 -03002900/* Program iCLKIP clock to the desired frequency */
2901static void lpt_program_iclkip(struct drm_crtc *crtc)
2902{
2903 struct drm_device *dev = crtc->dev;
2904 struct drm_i915_private *dev_priv = dev->dev_private;
2905 u32 divsel, phaseinc, auxdiv, phasedir = 0;
2906 u32 temp;
2907
2908 /* It is necessary to ungate the pixclk gate prior to programming
2909 * the divisors, and gate it back when it is done.
2910 */
2911 I915_WRITE(PIXCLK_GATE, PIXCLK_GATE_GATE);
2912
2913 /* Disable SSCCTL */
2914 intel_sbi_write(dev_priv, SBI_SSCCTL6,
2915 intel_sbi_read(dev_priv, SBI_SSCCTL6) |
2916 SBI_SSCCTL_DISABLE);
2917
2918 /* 20MHz is a corner case which is out of range for the 7-bit divisor */
2919 if (crtc->mode.clock == 20000) {
2920 auxdiv = 1;
2921 divsel = 0x41;
2922 phaseinc = 0x20;
2923 } else {
2924 /* The iCLK virtual clock root frequency is in MHz,
2925 * but the crtc->mode.clock in in KHz. To get the divisors,
2926 * it is necessary to divide one by another, so we
2927 * convert the virtual clock precision to KHz here for higher
2928 * precision.
2929 */
2930 u32 iclk_virtual_root_freq = 172800 * 1000;
2931 u32 iclk_pi_range = 64;
2932 u32 desired_divisor, msb_divisor_value, pi_value;
2933
2934 desired_divisor = (iclk_virtual_root_freq / crtc->mode.clock);
2935 msb_divisor_value = desired_divisor / iclk_pi_range;
2936 pi_value = desired_divisor % iclk_pi_range;
2937
2938 auxdiv = 0;
2939 divsel = msb_divisor_value - 2;
2940 phaseinc = pi_value;
2941 }
2942
2943 /* This should not happen with any sane values */
2944 WARN_ON(SBI_SSCDIVINTPHASE_DIVSEL(divsel) &
2945 ~SBI_SSCDIVINTPHASE_DIVSEL_MASK);
2946 WARN_ON(SBI_SSCDIVINTPHASE_DIR(phasedir) &
2947 ~SBI_SSCDIVINTPHASE_INCVAL_MASK);
2948
2949 DRM_DEBUG_KMS("iCLKIP clock: found settings for %dKHz refresh rate: auxdiv=%x, divsel=%x, phasedir=%x, phaseinc=%x\n",
2950 crtc->mode.clock,
2951 auxdiv,
2952 divsel,
2953 phasedir,
2954 phaseinc);
2955
2956 /* Program SSCDIVINTPHASE6 */
2957 temp = intel_sbi_read(dev_priv, SBI_SSCDIVINTPHASE6);
2958 temp &= ~SBI_SSCDIVINTPHASE_DIVSEL_MASK;
2959 temp |= SBI_SSCDIVINTPHASE_DIVSEL(divsel);
2960 temp &= ~SBI_SSCDIVINTPHASE_INCVAL_MASK;
2961 temp |= SBI_SSCDIVINTPHASE_INCVAL(phaseinc);
2962 temp |= SBI_SSCDIVINTPHASE_DIR(phasedir);
2963 temp |= SBI_SSCDIVINTPHASE_PROPAGATE;
2964
2965 intel_sbi_write(dev_priv,
2966 SBI_SSCDIVINTPHASE6,
2967 temp);
2968
2969 /* Program SSCAUXDIV */
2970 temp = intel_sbi_read(dev_priv, SBI_SSCAUXDIV6);
2971 temp &= ~SBI_SSCAUXDIV_FINALDIV2SEL(1);
2972 temp |= SBI_SSCAUXDIV_FINALDIV2SEL(auxdiv);
2973 intel_sbi_write(dev_priv,
2974 SBI_SSCAUXDIV6,
2975 temp);
2976
2977
2978 /* Enable modulator and associated divider */
2979 temp = intel_sbi_read(dev_priv, SBI_SSCCTL6);
2980 temp &= ~SBI_SSCCTL_DISABLE;
2981 intel_sbi_write(dev_priv,
2982 SBI_SSCCTL6,
2983 temp);
2984
2985 /* Wait for initialization time */
2986 udelay(24);
2987
2988 I915_WRITE(PIXCLK_GATE, PIXCLK_GATE_UNGATE);
2989}
2990
Jesse Barnesf67a5592011-01-05 10:31:48 -08002991/*
2992 * Enable PCH resources required for PCH ports:
2993 * - PCH PLLs
2994 * - FDI training & RX/TX
2995 * - update transcoder timings
2996 * - DP transcoding bits
2997 * - transcoder
2998 */
2999static void ironlake_pch_enable(struct drm_crtc *crtc)
Jesse Barnes79e53942008-11-07 14:24:08 -08003000{
3001 struct drm_device *dev = crtc->dev;
Zhenyu Wang2c072452009-06-05 15:38:42 +08003002 struct drm_i915_private *dev_priv = dev->dev_private;
3003 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3004 int pipe = intel_crtc->pipe;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003005 u32 reg, temp;
Jesse Barnes6be4a602010-09-10 10:26:01 -07003006
Chris Wilsone7e164d2012-05-11 09:21:25 +01003007 assert_transcoder_disabled(dev_priv, pipe);
3008
Daniel Vettercd986ab2012-10-26 10:58:12 +02003009 /* Write the TU size bits before fdi link training, so that error
3010 * detection works. */
3011 I915_WRITE(FDI_RX_TUSIZE1(pipe),
3012 I915_READ(PIPE_DATA_M1(pipe)) & TU_SIZE_MASK);
3013
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003014 /* For PCH output, training FDI link */
Jesse Barnes674cf962011-04-28 14:27:04 -07003015 dev_priv->display.fdi_link_train(crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003016
Daniel Vetter572deb32012-10-27 18:46:14 +02003017 /* XXX: pch pll's can be enabled any time before we enable the PCH
3018 * transcoder, and we actually should do this to not upset any PCH
3019 * transcoder that already use the clock when we share it.
3020 *
3021 * Note that enable_pch_pll tries to do the right thing, but get_pch_pll
3022 * unconditionally resets the pll - we need that to have the right LVDS
3023 * enable sequence. */
Chris Wilson6f13b7b2012-05-13 09:54:09 +01003024 intel_enable_pch_pll(intel_crtc);
3025
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003026 if (HAS_PCH_LPT(dev)) {
3027 DRM_DEBUG_KMS("LPT detected: programming iCLKIP\n");
3028 lpt_program_iclkip(crtc);
3029 } else if (HAS_PCH_CPT(dev)) {
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003030 u32 sel;
Jesse Barnes4b645f12011-10-12 09:51:31 -07003031
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003032 temp = I915_READ(PCH_DPLL_SEL);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003033 switch (pipe) {
3034 default:
3035 case 0:
3036 temp |= TRANSA_DPLL_ENABLE;
3037 sel = TRANSA_DPLLB_SEL;
3038 break;
3039 case 1:
3040 temp |= TRANSB_DPLL_ENABLE;
3041 sel = TRANSB_DPLLB_SEL;
3042 break;
3043 case 2:
3044 temp |= TRANSC_DPLL_ENABLE;
3045 sel = TRANSC_DPLLB_SEL;
3046 break;
Jesse Barnesd64311a2011-10-12 15:01:33 -07003047 }
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003048 if (intel_crtc->pch_pll->pll_reg == _PCH_DPLL_B)
3049 temp |= sel;
3050 else
3051 temp &= ~sel;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003052 I915_WRITE(PCH_DPLL_SEL, temp);
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003053 }
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003054
Jesse Barnesd9b6cb52011-01-04 15:09:35 -08003055 /* set transcoder timing, panel must allow it */
3056 assert_panel_unlocked(dev_priv, pipe);
Chris Wilson5eddb702010-09-11 13:48:45 +01003057 I915_WRITE(TRANS_HTOTAL(pipe), I915_READ(HTOTAL(pipe)));
3058 I915_WRITE(TRANS_HBLANK(pipe), I915_READ(HBLANK(pipe)));
3059 I915_WRITE(TRANS_HSYNC(pipe), I915_READ(HSYNC(pipe)));
3060
3061 I915_WRITE(TRANS_VTOTAL(pipe), I915_READ(VTOTAL(pipe)));
3062 I915_WRITE(TRANS_VBLANK(pipe), I915_READ(VBLANK(pipe)));
3063 I915_WRITE(TRANS_VSYNC(pipe), I915_READ(VSYNC(pipe)));
Daniel Vetter0529a0d2012-01-28 14:49:24 +01003064 I915_WRITE(TRANS_VSYNCSHIFT(pipe), I915_READ(VSYNCSHIFT(pipe)));
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003065
Eugeni Dodonovf57e1e32012-05-09 15:37:14 -03003066 if (!IS_HASWELL(dev))
3067 intel_fdi_normal_train(crtc);
Zhenyu Wang5e84e1a2010-10-28 16:38:08 +08003068
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003069 /* For PCH DP, enable TRANS_DP_CTL */
3070 if (HAS_PCH_CPT(dev) &&
Keith Packard417e8222011-11-01 19:54:11 -07003071 (intel_pipe_has_type(crtc, INTEL_OUTPUT_DISPLAYPORT) ||
3072 intel_pipe_has_type(crtc, INTEL_OUTPUT_EDP))) {
Jesse Barnes9325c9f2011-06-24 12:19:21 -07003073 u32 bpc = (I915_READ(PIPECONF(pipe)) & PIPE_BPC_MASK) >> 5;
Chris Wilson5eddb702010-09-11 13:48:45 +01003074 reg = TRANS_DP_CTL(pipe);
3075 temp = I915_READ(reg);
3076 temp &= ~(TRANS_DP_PORT_SEL_MASK |
Eric Anholt220cad32010-11-18 09:32:58 +08003077 TRANS_DP_SYNC_MASK |
3078 TRANS_DP_BPC_MASK);
Chris Wilson5eddb702010-09-11 13:48:45 +01003079 temp |= (TRANS_DP_OUTPUT_ENABLE |
3080 TRANS_DP_ENH_FRAMING);
Jesse Barnes9325c9f2011-06-24 12:19:21 -07003081 temp |= bpc << 9; /* same format but at 11:9 */
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003082
3083 if (crtc->mode.flags & DRM_MODE_FLAG_PHSYNC)
Chris Wilson5eddb702010-09-11 13:48:45 +01003084 temp |= TRANS_DP_HSYNC_ACTIVE_HIGH;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003085 if (crtc->mode.flags & DRM_MODE_FLAG_PVSYNC)
Chris Wilson5eddb702010-09-11 13:48:45 +01003086 temp |= TRANS_DP_VSYNC_ACTIVE_HIGH;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003087
3088 switch (intel_trans_dp_port_sel(crtc)) {
3089 case PCH_DP_B:
Chris Wilson5eddb702010-09-11 13:48:45 +01003090 temp |= TRANS_DP_PORT_SEL_B;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003091 break;
3092 case PCH_DP_C:
Chris Wilson5eddb702010-09-11 13:48:45 +01003093 temp |= TRANS_DP_PORT_SEL_C;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003094 break;
3095 case PCH_DP_D:
Chris Wilson5eddb702010-09-11 13:48:45 +01003096 temp |= TRANS_DP_PORT_SEL_D;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003097 break;
3098 default:
Daniel Vettere95d41e2012-10-26 10:58:16 +02003099 BUG();
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003100 }
3101
Chris Wilson5eddb702010-09-11 13:48:45 +01003102 I915_WRITE(reg, temp);
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003103 }
3104
Jesse Barnes040484a2011-01-03 12:14:26 -08003105 intel_enable_transcoder(dev_priv, pipe);
Jesse Barnesf67a5592011-01-05 10:31:48 -08003106}
3107
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003108static void intel_put_pch_pll(struct intel_crtc *intel_crtc)
3109{
3110 struct intel_pch_pll *pll = intel_crtc->pch_pll;
3111
3112 if (pll == NULL)
3113 return;
3114
3115 if (pll->refcount == 0) {
3116 WARN(1, "bad PCH PLL refcount\n");
3117 return;
3118 }
3119
3120 --pll->refcount;
3121 intel_crtc->pch_pll = NULL;
3122}
3123
3124static struct intel_pch_pll *intel_get_pch_pll(struct intel_crtc *intel_crtc, u32 dpll, u32 fp)
3125{
3126 struct drm_i915_private *dev_priv = intel_crtc->base.dev->dev_private;
3127 struct intel_pch_pll *pll;
3128 int i;
3129
3130 pll = intel_crtc->pch_pll;
3131 if (pll) {
3132 DRM_DEBUG_KMS("CRTC:%d reusing existing PCH PLL %x\n",
3133 intel_crtc->base.base.id, pll->pll_reg);
3134 goto prepare;
3135 }
3136
Daniel Vetter98b6bd92012-05-20 20:00:25 +02003137 if (HAS_PCH_IBX(dev_priv->dev)) {
3138 /* Ironlake PCH has a fixed PLL->PCH pipe mapping. */
3139 i = intel_crtc->pipe;
3140 pll = &dev_priv->pch_plls[i];
3141
3142 DRM_DEBUG_KMS("CRTC:%d using pre-allocated PCH PLL %x\n",
3143 intel_crtc->base.base.id, pll->pll_reg);
3144
3145 goto found;
3146 }
3147
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003148 for (i = 0; i < dev_priv->num_pch_pll; i++) {
3149 pll = &dev_priv->pch_plls[i];
3150
3151 /* Only want to check enabled timings first */
3152 if (pll->refcount == 0)
3153 continue;
3154
3155 if (dpll == (I915_READ(pll->pll_reg) & 0x7fffffff) &&
3156 fp == I915_READ(pll->fp0_reg)) {
3157 DRM_DEBUG_KMS("CRTC:%d sharing existing PCH PLL %x (refcount %d, ative %d)\n",
3158 intel_crtc->base.base.id,
3159 pll->pll_reg, pll->refcount, pll->active);
3160
3161 goto found;
3162 }
3163 }
3164
3165 /* Ok no matching timings, maybe there's a free one? */
3166 for (i = 0; i < dev_priv->num_pch_pll; i++) {
3167 pll = &dev_priv->pch_plls[i];
3168 if (pll->refcount == 0) {
3169 DRM_DEBUG_KMS("CRTC:%d allocated PCH PLL %x\n",
3170 intel_crtc->base.base.id, pll->pll_reg);
3171 goto found;
3172 }
3173 }
3174
3175 return NULL;
3176
3177found:
3178 intel_crtc->pch_pll = pll;
3179 pll->refcount++;
3180 DRM_DEBUG_DRIVER("using pll %d for pipe %d\n", i, intel_crtc->pipe);
3181prepare: /* separate function? */
3182 DRM_DEBUG_DRIVER("switching PLL %x off\n", pll->pll_reg);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003183
Chris Wilsone04c7352012-05-02 20:43:56 +01003184 /* Wait for the clocks to stabilize before rewriting the regs */
3185 I915_WRITE(pll->pll_reg, dpll & ~DPLL_VCO_ENABLE);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003186 POSTING_READ(pll->pll_reg);
3187 udelay(150);
Chris Wilsone04c7352012-05-02 20:43:56 +01003188
3189 I915_WRITE(pll->fp0_reg, fp);
3190 I915_WRITE(pll->pll_reg, dpll & ~DPLL_VCO_ENABLE);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003191 pll->on = false;
3192 return pll;
3193}
3194
Jesse Barnesd4270e52011-10-11 10:43:02 -07003195void intel_cpt_verify_modeset(struct drm_device *dev, int pipe)
3196{
3197 struct drm_i915_private *dev_priv = dev->dev_private;
3198 int dslreg = PIPEDSL(pipe), tc2reg = TRANS_CHICKEN2(pipe);
3199 u32 temp;
3200
3201 temp = I915_READ(dslreg);
3202 udelay(500);
3203 if (wait_for(I915_READ(dslreg) != temp, 5)) {
3204 /* Without this, mode sets may fail silently on FDI */
3205 I915_WRITE(tc2reg, TRANS_AUTOTRAIN_GEN_STALL_DIS);
3206 udelay(250);
3207 I915_WRITE(tc2reg, 0);
3208 if (wait_for(I915_READ(dslreg) != temp, 5))
3209 DRM_ERROR("mode set failed: pipe %d stuck\n", pipe);
3210 }
3211}
3212
Jesse Barnesf67a5592011-01-05 10:31:48 -08003213static void ironlake_crtc_enable(struct drm_crtc *crtc)
3214{
3215 struct drm_device *dev = crtc->dev;
3216 struct drm_i915_private *dev_priv = dev->dev_private;
3217 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02003218 struct intel_encoder *encoder;
Jesse Barnesf67a5592011-01-05 10:31:48 -08003219 int pipe = intel_crtc->pipe;
3220 int plane = intel_crtc->plane;
3221 u32 temp;
3222 bool is_pch_port;
3223
Daniel Vetter08a48462012-07-02 11:43:47 +02003224 WARN_ON(!crtc->enabled);
3225
Jesse Barnesf67a5592011-01-05 10:31:48 -08003226 if (intel_crtc->active)
3227 return;
3228
3229 intel_crtc->active = true;
3230 intel_update_watermarks(dev);
3231
3232 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS)) {
3233 temp = I915_READ(PCH_LVDS);
3234 if ((temp & LVDS_PORT_EN) == 0)
3235 I915_WRITE(PCH_LVDS, temp | LVDS_PORT_EN);
3236 }
3237
Paulo Zanonifc316cb2012-10-25 10:37:43 -02003238 is_pch_port = ironlake_crtc_driving_pch(crtc);
Jesse Barnesf67a5592011-01-05 10:31:48 -08003239
Daniel Vetter46b6f812012-09-06 22:08:33 +02003240 if (is_pch_port) {
Daniel Vetterfff367c2012-10-27 15:50:28 +02003241 /* Note: FDI PLL enabling _must_ be done before we enable the
3242 * cpu pipes, hence this is separate from all the other fdi/pch
3243 * enabling. */
Daniel Vetter88cefb62012-08-12 19:27:14 +02003244 ironlake_fdi_pll_enable(intel_crtc);
Daniel Vetter46b6f812012-09-06 22:08:33 +02003245 } else {
3246 assert_fdi_tx_disabled(dev_priv, pipe);
3247 assert_fdi_rx_disabled(dev_priv, pipe);
3248 }
Jesse Barnesf67a5592011-01-05 10:31:48 -08003249
Daniel Vetterbf49ec82012-09-06 22:15:40 +02003250 for_each_encoder_on_crtc(dev, crtc, encoder)
3251 if (encoder->pre_enable)
3252 encoder->pre_enable(encoder);
3253
Jesse Barnesf67a5592011-01-05 10:31:48 -08003254 /* Enable panel fitting for LVDS */
3255 if (dev_priv->pch_pf_size &&
3256 (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS) || HAS_eDP)) {
3257 /* Force use of hard-coded filter coefficients
3258 * as some pre-programmed values are broken,
3259 * e.g. x201.
3260 */
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08003261 I915_WRITE(PF_CTL(pipe), PF_ENABLE | PF_FILTER_MED_3x3);
3262 I915_WRITE(PF_WIN_POS(pipe), dev_priv->pch_pf_pos);
3263 I915_WRITE(PF_WIN_SZ(pipe), dev_priv->pch_pf_size);
Jesse Barnesf67a5592011-01-05 10:31:48 -08003264 }
3265
Jesse Barnes9c54c0d2011-06-15 23:32:33 +02003266 /*
3267 * On ILK+ LUT must be loaded before the pipe is running but with
3268 * clocks enabled
3269 */
3270 intel_crtc_load_lut(crtc);
3271
Jesse Barnesf67a5592011-01-05 10:31:48 -08003272 intel_enable_pipe(dev_priv, pipe, is_pch_port);
3273 intel_enable_plane(dev_priv, plane, pipe);
3274
3275 if (is_pch_port)
3276 ironlake_pch_enable(crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003277
Ben Widawskyd1ebd8162011-04-25 20:11:50 +01003278 mutex_lock(&dev->struct_mutex);
Chris Wilsonbed4a672010-09-11 10:47:47 +01003279 intel_update_fbc(dev);
Ben Widawskyd1ebd8162011-04-25 20:11:50 +01003280 mutex_unlock(&dev->struct_mutex);
3281
Chris Wilson6b383a72010-09-13 13:54:26 +01003282 intel_crtc_update_cursor(crtc, true);
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02003283
Daniel Vetterfa5c73b2012-07-01 23:24:36 +02003284 for_each_encoder_on_crtc(dev, crtc, encoder)
3285 encoder->enable(encoder);
Daniel Vetter61b77dd2012-07-02 00:16:19 +02003286
3287 if (HAS_PCH_CPT(dev))
3288 intel_cpt_verify_modeset(dev, intel_crtc->pipe);
Daniel Vetter6ce94102012-10-04 19:20:03 +02003289
3290 /*
3291 * There seems to be a race in PCH platform hw (at least on some
3292 * outputs) where an enabled pipe still completes any pageflip right
3293 * away (as if the pipe is off) instead of waiting for vblank. As soon
3294 * as the first vblank happend, everything works as expected. Hence just
3295 * wait for one vblank before returning to avoid strange things
3296 * happening.
3297 */
3298 intel_wait_for_vblank(dev, intel_crtc->pipe);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003299}
3300
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003301static void haswell_crtc_enable(struct drm_crtc *crtc)
3302{
3303 struct drm_device *dev = crtc->dev;
3304 struct drm_i915_private *dev_priv = dev->dev_private;
3305 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3306 struct intel_encoder *encoder;
3307 int pipe = intel_crtc->pipe;
3308 int plane = intel_crtc->plane;
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003309 bool is_pch_port;
3310
3311 WARN_ON(!crtc->enabled);
3312
3313 if (intel_crtc->active)
3314 return;
3315
3316 intel_crtc->active = true;
3317 intel_update_watermarks(dev);
3318
Paulo Zanonifc316cb2012-10-25 10:37:43 -02003319 is_pch_port = haswell_crtc_driving_pch(crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003320
Paulo Zanoni83616632012-10-23 18:29:54 -02003321 if (is_pch_port)
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003322 ironlake_fdi_pll_enable(intel_crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003323
3324 for_each_encoder_on_crtc(dev, crtc, encoder)
3325 if (encoder->pre_enable)
3326 encoder->pre_enable(encoder);
3327
Paulo Zanoni1f544382012-10-24 11:32:00 -02003328 intel_ddi_enable_pipe_clock(intel_crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003329
Paulo Zanoni1f544382012-10-24 11:32:00 -02003330 /* Enable panel fitting for eDP */
3331 if (dev_priv->pch_pf_size && HAS_eDP) {
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003332 /* Force use of hard-coded filter coefficients
3333 * as some pre-programmed values are broken,
3334 * e.g. x201.
3335 */
3336 I915_WRITE(PF_CTL(pipe), PF_ENABLE | PF_FILTER_MED_3x3);
3337 I915_WRITE(PF_WIN_POS(pipe), dev_priv->pch_pf_pos);
3338 I915_WRITE(PF_WIN_SZ(pipe), dev_priv->pch_pf_size);
3339 }
3340
3341 /*
3342 * On ILK+ LUT must be loaded before the pipe is running but with
3343 * clocks enabled
3344 */
3345 intel_crtc_load_lut(crtc);
3346
Paulo Zanoni1f544382012-10-24 11:32:00 -02003347 intel_ddi_set_pipe_settings(crtc);
3348 intel_ddi_enable_pipe_func(crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003349
3350 intel_enable_pipe(dev_priv, pipe, is_pch_port);
3351 intel_enable_plane(dev_priv, plane, pipe);
3352
3353 if (is_pch_port)
3354 ironlake_pch_enable(crtc);
3355
3356 mutex_lock(&dev->struct_mutex);
3357 intel_update_fbc(dev);
3358 mutex_unlock(&dev->struct_mutex);
3359
3360 intel_crtc_update_cursor(crtc, true);
3361
3362 for_each_encoder_on_crtc(dev, crtc, encoder)
3363 encoder->enable(encoder);
3364
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003365 /*
3366 * There seems to be a race in PCH platform hw (at least on some
3367 * outputs) where an enabled pipe still completes any pageflip right
3368 * away (as if the pipe is off) instead of waiting for vblank. As soon
3369 * as the first vblank happend, everything works as expected. Hence just
3370 * wait for one vblank before returning to avoid strange things
3371 * happening.
3372 */
3373 intel_wait_for_vblank(dev, intel_crtc->pipe);
3374}
3375
Jesse Barnes6be4a602010-09-10 10:26:01 -07003376static void ironlake_crtc_disable(struct drm_crtc *crtc)
3377{
3378 struct drm_device *dev = crtc->dev;
3379 struct drm_i915_private *dev_priv = dev->dev_private;
3380 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02003381 struct intel_encoder *encoder;
Jesse Barnes6be4a602010-09-10 10:26:01 -07003382 int pipe = intel_crtc->pipe;
3383 int plane = intel_crtc->plane;
Chris Wilson5eddb702010-09-11 13:48:45 +01003384 u32 reg, temp;
Jesse Barnes6be4a602010-09-10 10:26:01 -07003385
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02003386
Chris Wilsonf7abfe82010-09-13 14:19:16 +01003387 if (!intel_crtc->active)
3388 return;
3389
Daniel Vetterea9d7582012-07-10 10:42:52 +02003390 for_each_encoder_on_crtc(dev, crtc, encoder)
3391 encoder->disable(encoder);
3392
Chris Wilsone6c3a2a2010-09-23 23:04:43 +01003393 intel_crtc_wait_for_pending_flips(crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003394 drm_vblank_off(dev, pipe);
Chris Wilson6b383a72010-09-13 13:54:26 +01003395 intel_crtc_update_cursor(crtc, false);
Chris Wilson5eddb702010-09-11 13:48:45 +01003396
Jesse Barnesb24e7172011-01-04 15:09:30 -08003397 intel_disable_plane(dev_priv, plane, pipe);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003398
Chris Wilson973d04f2011-07-08 12:22:37 +01003399 if (dev_priv->cfb_plane == plane)
3400 intel_disable_fbc(dev);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003401
Jesse Barnesb24e7172011-01-04 15:09:30 -08003402 intel_disable_pipe(dev_priv, pipe);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003403
Jesse Barnes6be4a602010-09-10 10:26:01 -07003404 /* Disable PF */
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08003405 I915_WRITE(PF_CTL(pipe), 0);
3406 I915_WRITE(PF_WIN_SZ(pipe), 0);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003407
Daniel Vetterbf49ec82012-09-06 22:15:40 +02003408 for_each_encoder_on_crtc(dev, crtc, encoder)
3409 if (encoder->post_disable)
3410 encoder->post_disable(encoder);
3411
Jesse Barnes0fc932b2011-01-04 15:09:37 -08003412 ironlake_fdi_disable(crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003413
Jesse Barnes040484a2011-01-03 12:14:26 -08003414 intel_disable_transcoder(dev_priv, pipe);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003415
Jesse Barnes6be4a602010-09-10 10:26:01 -07003416 if (HAS_PCH_CPT(dev)) {
3417 /* disable TRANS_DP_CTL */
Chris Wilson5eddb702010-09-11 13:48:45 +01003418 reg = TRANS_DP_CTL(pipe);
3419 temp = I915_READ(reg);
3420 temp &= ~(TRANS_DP_OUTPUT_ENABLE | TRANS_DP_PORT_SEL_MASK);
Eric Anholtcb3543c2011-02-02 12:08:07 -08003421 temp |= TRANS_DP_PORT_SEL_NONE;
Chris Wilson5eddb702010-09-11 13:48:45 +01003422 I915_WRITE(reg, temp);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003423
3424 /* disable DPLL_SEL */
3425 temp = I915_READ(PCH_DPLL_SEL);
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08003426 switch (pipe) {
3427 case 0:
Jesse Barnesd64311a2011-10-12 15:01:33 -07003428 temp &= ~(TRANSA_DPLL_ENABLE | TRANSA_DPLLB_SEL);
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08003429 break;
3430 case 1:
Jesse Barnes6be4a602010-09-10 10:26:01 -07003431 temp &= ~(TRANSB_DPLL_ENABLE | TRANSB_DPLLB_SEL);
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08003432 break;
3433 case 2:
Jesse Barnes4b645f12011-10-12 09:51:31 -07003434 /* C shares PLL A or B */
Jesse Barnesd64311a2011-10-12 15:01:33 -07003435 temp &= ~(TRANSC_DPLL_ENABLE | TRANSC_DPLLB_SEL);
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08003436 break;
3437 default:
3438 BUG(); /* wtf */
3439 }
Jesse Barnes6be4a602010-09-10 10:26:01 -07003440 I915_WRITE(PCH_DPLL_SEL, temp);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003441 }
3442
3443 /* disable PCH DPLL */
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003444 intel_disable_pch_pll(intel_crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003445
Daniel Vetter88cefb62012-08-12 19:27:14 +02003446 ironlake_fdi_pll_disable(intel_crtc);
Chris Wilson6b383a72010-09-13 13:54:26 +01003447
Chris Wilsonf7abfe82010-09-13 14:19:16 +01003448 intel_crtc->active = false;
Chris Wilson6b383a72010-09-13 13:54:26 +01003449 intel_update_watermarks(dev);
Ben Widawskyd1ebd8162011-04-25 20:11:50 +01003450
3451 mutex_lock(&dev->struct_mutex);
Chris Wilson6b383a72010-09-13 13:54:26 +01003452 intel_update_fbc(dev);
Ben Widawskyd1ebd8162011-04-25 20:11:50 +01003453 mutex_unlock(&dev->struct_mutex);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003454}
3455
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003456static void haswell_crtc_disable(struct drm_crtc *crtc)
3457{
3458 struct drm_device *dev = crtc->dev;
3459 struct drm_i915_private *dev_priv = dev->dev_private;
3460 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3461 struct intel_encoder *encoder;
3462 int pipe = intel_crtc->pipe;
3463 int plane = intel_crtc->plane;
Paulo Zanoniad80a812012-10-24 16:06:19 -02003464 enum transcoder cpu_transcoder = intel_crtc->cpu_transcoder;
Paulo Zanoni83616632012-10-23 18:29:54 -02003465 bool is_pch_port;
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003466
3467 if (!intel_crtc->active)
3468 return;
3469
Paulo Zanoni83616632012-10-23 18:29:54 -02003470 is_pch_port = haswell_crtc_driving_pch(crtc);
3471
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003472 for_each_encoder_on_crtc(dev, crtc, encoder)
3473 encoder->disable(encoder);
3474
3475 intel_crtc_wait_for_pending_flips(crtc);
3476 drm_vblank_off(dev, pipe);
3477 intel_crtc_update_cursor(crtc, false);
3478
3479 intel_disable_plane(dev_priv, plane, pipe);
3480
3481 if (dev_priv->cfb_plane == plane)
3482 intel_disable_fbc(dev);
3483
3484 intel_disable_pipe(dev_priv, pipe);
3485
Paulo Zanoniad80a812012-10-24 16:06:19 -02003486 intel_ddi_disable_transcoder_func(dev_priv, cpu_transcoder);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003487
3488 /* Disable PF */
3489 I915_WRITE(PF_CTL(pipe), 0);
3490 I915_WRITE(PF_WIN_SZ(pipe), 0);
3491
Paulo Zanoni1f544382012-10-24 11:32:00 -02003492 intel_ddi_disable_pipe_clock(intel_crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003493
3494 for_each_encoder_on_crtc(dev, crtc, encoder)
3495 if (encoder->post_disable)
3496 encoder->post_disable(encoder);
3497
Paulo Zanoni83616632012-10-23 18:29:54 -02003498 if (is_pch_port) {
3499 ironlake_fdi_disable(crtc);
3500 intel_disable_transcoder(dev_priv, pipe);
3501 intel_disable_pch_pll(intel_crtc);
3502 ironlake_fdi_pll_disable(intel_crtc);
3503 }
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003504
3505 intel_crtc->active = false;
3506 intel_update_watermarks(dev);
3507
3508 mutex_lock(&dev->struct_mutex);
3509 intel_update_fbc(dev);
3510 mutex_unlock(&dev->struct_mutex);
3511}
3512
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003513static void ironlake_crtc_off(struct drm_crtc *crtc)
3514{
3515 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3516 intel_put_pch_pll(intel_crtc);
3517}
3518
Paulo Zanoni6441ab52012-10-05 12:05:58 -03003519static void haswell_crtc_off(struct drm_crtc *crtc)
3520{
Paulo Zanonia5c961d2012-10-24 15:59:34 -02003521 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3522
3523 /* Stop saying we're using TRANSCODER_EDP because some other CRTC might
3524 * start using it. */
3525 intel_crtc->cpu_transcoder = intel_crtc->pipe;
3526
Paulo Zanoni6441ab52012-10-05 12:05:58 -03003527 intel_ddi_put_crtc_pll(crtc);
3528}
3529
Daniel Vetter02e792f2009-09-15 22:57:34 +02003530static void intel_crtc_dpms_overlay(struct intel_crtc *intel_crtc, bool enable)
3531{
Daniel Vetter02e792f2009-09-15 22:57:34 +02003532 if (!enable && intel_crtc->overlay) {
Chris Wilson23f09ce2010-08-12 13:53:37 +01003533 struct drm_device *dev = intel_crtc->base.dev;
Chris Wilsonce453d82011-02-21 14:43:56 +00003534 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter03f77ea2009-09-15 22:57:37 +02003535
Chris Wilson23f09ce2010-08-12 13:53:37 +01003536 mutex_lock(&dev->struct_mutex);
Chris Wilsonce453d82011-02-21 14:43:56 +00003537 dev_priv->mm.interruptible = false;
3538 (void) intel_overlay_switch_off(intel_crtc->overlay);
3539 dev_priv->mm.interruptible = true;
Chris Wilson23f09ce2010-08-12 13:53:37 +01003540 mutex_unlock(&dev->struct_mutex);
Daniel Vetter02e792f2009-09-15 22:57:34 +02003541 }
Daniel Vetter02e792f2009-09-15 22:57:34 +02003542
Chris Wilson5dcdbcb2010-08-12 13:50:28 +01003543 /* Let userspace switch the overlay on again. In most cases userspace
3544 * has to recompute where to put it anyway.
3545 */
Daniel Vetter02e792f2009-09-15 22:57:34 +02003546}
3547
Jesse Barnes0b8765c62010-09-10 10:31:34 -07003548static void i9xx_crtc_enable(struct drm_crtc *crtc)
Zhenyu Wang2c072452009-06-05 15:38:42 +08003549{
3550 struct drm_device *dev = crtc->dev;
Jesse Barnes79e53942008-11-07 14:24:08 -08003551 struct drm_i915_private *dev_priv = dev->dev_private;
3552 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02003553 struct intel_encoder *encoder;
Jesse Barnes79e53942008-11-07 14:24:08 -08003554 int pipe = intel_crtc->pipe;
Jesse Barnes80824002009-09-10 15:28:06 -07003555 int plane = intel_crtc->plane;
Jesse Barnes79e53942008-11-07 14:24:08 -08003556
Daniel Vetter08a48462012-07-02 11:43:47 +02003557 WARN_ON(!crtc->enabled);
3558
Chris Wilsonf7abfe82010-09-13 14:19:16 +01003559 if (intel_crtc->active)
3560 return;
3561
3562 intel_crtc->active = true;
Chris Wilson6b383a72010-09-13 13:54:26 +01003563 intel_update_watermarks(dev);
3564
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08003565 intel_enable_pll(dev_priv, pipe);
Jesse Barnes040484a2011-01-03 12:14:26 -08003566 intel_enable_pipe(dev_priv, pipe, false);
Jesse Barnesb24e7172011-01-04 15:09:30 -08003567 intel_enable_plane(dev_priv, plane, pipe);
Jesse Barnes0b8765c62010-09-10 10:31:34 -07003568
3569 intel_crtc_load_lut(crtc);
Chris Wilsonbed4a672010-09-11 10:47:47 +01003570 intel_update_fbc(dev);
Jesse Barnes0b8765c62010-09-10 10:31:34 -07003571
3572 /* Give the overlay scaler a chance to enable if it's on this pipe */
3573 intel_crtc_dpms_overlay(intel_crtc, true);
Chris Wilson6b383a72010-09-13 13:54:26 +01003574 intel_crtc_update_cursor(crtc, true);
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02003575
Daniel Vetterfa5c73b2012-07-01 23:24:36 +02003576 for_each_encoder_on_crtc(dev, crtc, encoder)
3577 encoder->enable(encoder);
Jesse Barnes0b8765c62010-09-10 10:31:34 -07003578}
3579
3580static void i9xx_crtc_disable(struct drm_crtc *crtc)
3581{
3582 struct drm_device *dev = crtc->dev;
3583 struct drm_i915_private *dev_priv = dev->dev_private;
3584 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02003585 struct intel_encoder *encoder;
Jesse Barnes0b8765c62010-09-10 10:31:34 -07003586 int pipe = intel_crtc->pipe;
3587 int plane = intel_crtc->plane;
Jesse Barnes0b8765c62010-09-10 10:31:34 -07003588
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02003589
Chris Wilsonf7abfe82010-09-13 14:19:16 +01003590 if (!intel_crtc->active)
3591 return;
3592
Daniel Vetterea9d7582012-07-10 10:42:52 +02003593 for_each_encoder_on_crtc(dev, crtc, encoder)
3594 encoder->disable(encoder);
3595
Jesse Barnes0b8765c62010-09-10 10:31:34 -07003596 /* Give the overlay scaler a chance to disable if it's on this pipe */
Chris Wilsone6c3a2a2010-09-23 23:04:43 +01003597 intel_crtc_wait_for_pending_flips(crtc);
3598 drm_vblank_off(dev, pipe);
Jesse Barnes0b8765c62010-09-10 10:31:34 -07003599 intel_crtc_dpms_overlay(intel_crtc, false);
Chris Wilson6b383a72010-09-13 13:54:26 +01003600 intel_crtc_update_cursor(crtc, false);
Jesse Barnes0b8765c62010-09-10 10:31:34 -07003601
Chris Wilson973d04f2011-07-08 12:22:37 +01003602 if (dev_priv->cfb_plane == plane)
3603 intel_disable_fbc(dev);
Jesse Barnes0b8765c62010-09-10 10:31:34 -07003604
Jesse Barnesb24e7172011-01-04 15:09:30 -08003605 intel_disable_plane(dev_priv, plane, pipe);
Jesse Barnesb24e7172011-01-04 15:09:30 -08003606 intel_disable_pipe(dev_priv, pipe);
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08003607 intel_disable_pll(dev_priv, pipe);
Jesse Barnes0b8765c62010-09-10 10:31:34 -07003608
Chris Wilsonf7abfe82010-09-13 14:19:16 +01003609 intel_crtc->active = false;
Chris Wilson6b383a72010-09-13 13:54:26 +01003610 intel_update_fbc(dev);
3611 intel_update_watermarks(dev);
Jesse Barnes0b8765c62010-09-10 10:31:34 -07003612}
3613
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003614static void i9xx_crtc_off(struct drm_crtc *crtc)
3615{
3616}
3617
Daniel Vetter976f8a22012-07-08 22:34:21 +02003618static void intel_crtc_update_sarea(struct drm_crtc *crtc,
3619 bool enabled)
Zhenyu Wang2c072452009-06-05 15:38:42 +08003620{
3621 struct drm_device *dev = crtc->dev;
3622 struct drm_i915_master_private *master_priv;
3623 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3624 int pipe = intel_crtc->pipe;
Jesse Barnes79e53942008-11-07 14:24:08 -08003625
3626 if (!dev->primary->master)
3627 return;
3628
3629 master_priv = dev->primary->master->driver_priv;
3630 if (!master_priv->sarea_priv)
3631 return;
3632
Jesse Barnes79e53942008-11-07 14:24:08 -08003633 switch (pipe) {
3634 case 0:
3635 master_priv->sarea_priv->pipeA_w = enabled ? crtc->mode.hdisplay : 0;
3636 master_priv->sarea_priv->pipeA_h = enabled ? crtc->mode.vdisplay : 0;
3637 break;
3638 case 1:
3639 master_priv->sarea_priv->pipeB_w = enabled ? crtc->mode.hdisplay : 0;
3640 master_priv->sarea_priv->pipeB_h = enabled ? crtc->mode.vdisplay : 0;
3641 break;
3642 default:
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08003643 DRM_ERROR("Can't update pipe %c in SAREA\n", pipe_name(pipe));
Jesse Barnes79e53942008-11-07 14:24:08 -08003644 break;
3645 }
Jesse Barnes79e53942008-11-07 14:24:08 -08003646}
3647
Daniel Vetter976f8a22012-07-08 22:34:21 +02003648/**
3649 * Sets the power management mode of the pipe and plane.
3650 */
3651void intel_crtc_update_dpms(struct drm_crtc *crtc)
Chris Wilsoncdd59982010-09-08 16:30:16 +01003652{
Chris Wilsoncdd59982010-09-08 16:30:16 +01003653 struct drm_device *dev = crtc->dev;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003654 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter976f8a22012-07-08 22:34:21 +02003655 struct intel_encoder *intel_encoder;
3656 bool enable = false;
Chris Wilsoncdd59982010-09-08 16:30:16 +01003657
Daniel Vetter976f8a22012-07-08 22:34:21 +02003658 for_each_encoder_on_crtc(dev, crtc, intel_encoder)
3659 enable |= intel_encoder->connectors_active;
3660
3661 if (enable)
3662 dev_priv->display.crtc_enable(crtc);
3663 else
3664 dev_priv->display.crtc_disable(crtc);
3665
3666 intel_crtc_update_sarea(crtc, enable);
3667}
3668
3669static void intel_crtc_noop(struct drm_crtc *crtc)
3670{
3671}
3672
3673static void intel_crtc_disable(struct drm_crtc *crtc)
3674{
3675 struct drm_device *dev = crtc->dev;
3676 struct drm_connector *connector;
3677 struct drm_i915_private *dev_priv = dev->dev_private;
3678
3679 /* crtc should still be enabled when we disable it. */
3680 WARN_ON(!crtc->enabled);
3681
3682 dev_priv->display.crtc_disable(crtc);
3683 intel_crtc_update_sarea(crtc, false);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003684 dev_priv->display.off(crtc);
3685
Chris Wilson931872f2012-01-16 23:01:13 +00003686 assert_plane_disabled(dev->dev_private, to_intel_crtc(crtc)->plane);
3687 assert_pipe_disabled(dev->dev_private, to_intel_crtc(crtc)->pipe);
Chris Wilsoncdd59982010-09-08 16:30:16 +01003688
3689 if (crtc->fb) {
3690 mutex_lock(&dev->struct_mutex);
Chris Wilson1690e1e2011-12-14 13:57:08 +01003691 intel_unpin_fb_obj(to_intel_framebuffer(crtc->fb)->obj);
Chris Wilsoncdd59982010-09-08 16:30:16 +01003692 mutex_unlock(&dev->struct_mutex);
Daniel Vetter976f8a22012-07-08 22:34:21 +02003693 crtc->fb = NULL;
3694 }
3695
3696 /* Update computed state. */
3697 list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
3698 if (!connector->encoder || !connector->encoder->crtc)
3699 continue;
3700
3701 if (connector->encoder->crtc != crtc)
3702 continue;
3703
3704 connector->dpms = DRM_MODE_DPMS_OFF;
3705 to_intel_encoder(connector->encoder)->connectors_active = false;
Chris Wilsoncdd59982010-09-08 16:30:16 +01003706 }
3707}
3708
Daniel Vettera261b242012-07-26 19:21:47 +02003709void intel_modeset_disable(struct drm_device *dev)
Jesse Barnes79e53942008-11-07 14:24:08 -08003710{
Daniel Vettera261b242012-07-26 19:21:47 +02003711 struct drm_crtc *crtc;
3712
3713 list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
3714 if (crtc->enabled)
3715 intel_crtc_disable(crtc);
3716 }
Jesse Barnes79e53942008-11-07 14:24:08 -08003717}
3718
Daniel Vetter1f703852012-07-11 16:51:39 +02003719void intel_encoder_noop(struct drm_encoder *encoder)
Jesse Barnes79e53942008-11-07 14:24:08 -08003720{
Jesse Barnes79e53942008-11-07 14:24:08 -08003721}
3722
Chris Wilsonea5b2132010-08-04 13:50:23 +01003723void intel_encoder_destroy(struct drm_encoder *encoder)
3724{
Chris Wilson4ef69c72010-09-09 15:14:28 +01003725 struct intel_encoder *intel_encoder = to_intel_encoder(encoder);
Chris Wilsonea5b2132010-08-04 13:50:23 +01003726
Chris Wilsonea5b2132010-08-04 13:50:23 +01003727 drm_encoder_cleanup(encoder);
3728 kfree(intel_encoder);
3729}
3730
Daniel Vetter5ab432e2012-06-30 08:59:56 +02003731/* Simple dpms helper for encodres with just one connector, no cloning and only
3732 * one kind of off state. It clamps all !ON modes to fully OFF and changes the
3733 * state of the entire output pipe. */
3734void intel_encoder_dpms(struct intel_encoder *encoder, int mode)
3735{
3736 if (mode == DRM_MODE_DPMS_ON) {
3737 encoder->connectors_active = true;
3738
Daniel Vetterb2cabb02012-07-01 22:42:24 +02003739 intel_crtc_update_dpms(encoder->base.crtc);
Daniel Vetter5ab432e2012-06-30 08:59:56 +02003740 } else {
3741 encoder->connectors_active = false;
3742
Daniel Vetterb2cabb02012-07-01 22:42:24 +02003743 intel_crtc_update_dpms(encoder->base.crtc);
Daniel Vetter5ab432e2012-06-30 08:59:56 +02003744 }
3745}
3746
Daniel Vetter0a91ca22012-07-02 21:54:27 +02003747/* Cross check the actual hw state with our own modeset state tracking (and it's
3748 * internal consistency). */
Daniel Vetterb9805142012-08-31 17:37:33 +02003749static void intel_connector_check_state(struct intel_connector *connector)
Daniel Vetter0a91ca22012-07-02 21:54:27 +02003750{
3751 if (connector->get_hw_state(connector)) {
3752 struct intel_encoder *encoder = connector->encoder;
3753 struct drm_crtc *crtc;
3754 bool encoder_enabled;
3755 enum pipe pipe;
3756
3757 DRM_DEBUG_KMS("[CONNECTOR:%d:%s]\n",
3758 connector->base.base.id,
3759 drm_get_connector_name(&connector->base));
3760
3761 WARN(connector->base.dpms == DRM_MODE_DPMS_OFF,
3762 "wrong connector dpms state\n");
3763 WARN(connector->base.encoder != &encoder->base,
3764 "active connector not linked to encoder\n");
3765 WARN(!encoder->connectors_active,
3766 "encoder->connectors_active not set\n");
3767
3768 encoder_enabled = encoder->get_hw_state(encoder, &pipe);
3769 WARN(!encoder_enabled, "encoder not enabled\n");
3770 if (WARN_ON(!encoder->base.crtc))
3771 return;
3772
3773 crtc = encoder->base.crtc;
3774
3775 WARN(!crtc->enabled, "crtc not enabled\n");
3776 WARN(!to_intel_crtc(crtc)->active, "crtc not active\n");
3777 WARN(pipe != to_intel_crtc(crtc)->pipe,
3778 "encoder active on the wrong pipe\n");
3779 }
3780}
3781
Daniel Vetter5ab432e2012-06-30 08:59:56 +02003782/* Even simpler default implementation, if there's really no special case to
3783 * consider. */
3784void intel_connector_dpms(struct drm_connector *connector, int mode)
3785{
3786 struct intel_encoder *encoder = intel_attached_encoder(connector);
3787
3788 /* All the simple cases only support two dpms states. */
3789 if (mode != DRM_MODE_DPMS_ON)
3790 mode = DRM_MODE_DPMS_OFF;
3791
3792 if (mode == connector->dpms)
3793 return;
3794
3795 connector->dpms = mode;
3796
3797 /* Only need to change hw state when actually enabled */
3798 if (encoder->base.crtc)
3799 intel_encoder_dpms(encoder, mode);
3800 else
Daniel Vetter8af6cf82012-07-10 09:50:11 +02003801 WARN_ON(encoder->connectors_active != false);
Daniel Vetter0a91ca22012-07-02 21:54:27 +02003802
Daniel Vetterb9805142012-08-31 17:37:33 +02003803 intel_modeset_check_state(connector->dev);
Daniel Vetter5ab432e2012-06-30 08:59:56 +02003804}
3805
Daniel Vetterf0947c32012-07-02 13:10:34 +02003806/* Simple connector->get_hw_state implementation for encoders that support only
3807 * one connector and no cloning and hence the encoder state determines the state
3808 * of the connector. */
3809bool intel_connector_get_hw_state(struct intel_connector *connector)
3810{
Daniel Vetter24929352012-07-02 20:28:59 +02003811 enum pipe pipe = 0;
Daniel Vetterf0947c32012-07-02 13:10:34 +02003812 struct intel_encoder *encoder = connector->encoder;
3813
3814 return encoder->get_hw_state(encoder, &pipe);
3815}
3816
Jesse Barnes79e53942008-11-07 14:24:08 -08003817static bool intel_crtc_mode_fixup(struct drm_crtc *crtc,
Daniel Vetter35313cd2012-07-20 10:30:45 +02003818 const struct drm_display_mode *mode,
Jesse Barnes79e53942008-11-07 14:24:08 -08003819 struct drm_display_mode *adjusted_mode)
3820{
Zhenyu Wang2c072452009-06-05 15:38:42 +08003821 struct drm_device *dev = crtc->dev;
Chris Wilson89749352010-09-12 18:25:19 +01003822
Eric Anholtbad720f2009-10-22 16:11:14 -07003823 if (HAS_PCH_SPLIT(dev)) {
Zhenyu Wang2c072452009-06-05 15:38:42 +08003824 /* FDI link clock is fixed at 2.7G */
Jesse Barnes2377b742010-07-07 14:06:43 -07003825 if (mode->clock * 3 > IRONLAKE_FDI_FREQ * 4)
3826 return false;
Zhenyu Wang2c072452009-06-05 15:38:42 +08003827 }
Chris Wilson89749352010-09-12 18:25:19 +01003828
Daniel Vetterf9bef082012-04-15 19:53:19 +02003829 /* All interlaced capable intel hw wants timings in frames. Note though
3830 * that intel_lvds_mode_fixup does some funny tricks with the crtc
3831 * timings, so we need to be careful not to clobber these.*/
3832 if (!(adjusted_mode->private_flags & INTEL_MODE_CRTC_TIMINGS_SET))
3833 drm_mode_set_crtcinfo(adjusted_mode, 0);
Chris Wilson89749352010-09-12 18:25:19 +01003834
Chris Wilson44f46b422012-06-21 13:19:59 +03003835 /* WaPruneModeWithIncorrectHsyncOffset: Cantiga+ cannot handle modes
3836 * with a hsync front porch of 0.
3837 */
3838 if ((INTEL_INFO(dev)->gen > 4 || IS_G4X(dev)) &&
3839 adjusted_mode->hsync_start == adjusted_mode->hdisplay)
3840 return false;
3841
Jesse Barnes79e53942008-11-07 14:24:08 -08003842 return true;
3843}
3844
Jesse Barnes25eb05fc2012-03-28 13:39:23 -07003845static int valleyview_get_display_clock_speed(struct drm_device *dev)
3846{
3847 return 400000; /* FIXME */
3848}
3849
Jesse Barnese70236a2009-09-21 10:42:27 -07003850static int i945_get_display_clock_speed(struct drm_device *dev)
Jesse Barnes79e53942008-11-07 14:24:08 -08003851{
Jesse Barnese70236a2009-09-21 10:42:27 -07003852 return 400000;
3853}
Jesse Barnes79e53942008-11-07 14:24:08 -08003854
Jesse Barnese70236a2009-09-21 10:42:27 -07003855static int i915_get_display_clock_speed(struct drm_device *dev)
3856{
3857 return 333000;
3858}
Jesse Barnes79e53942008-11-07 14:24:08 -08003859
Jesse Barnese70236a2009-09-21 10:42:27 -07003860static int i9xx_misc_get_display_clock_speed(struct drm_device *dev)
3861{
3862 return 200000;
3863}
Jesse Barnes79e53942008-11-07 14:24:08 -08003864
Jesse Barnese70236a2009-09-21 10:42:27 -07003865static int i915gm_get_display_clock_speed(struct drm_device *dev)
3866{
3867 u16 gcfgc = 0;
3868
3869 pci_read_config_word(dev->pdev, GCFGC, &gcfgc);
3870
3871 if (gcfgc & GC_LOW_FREQUENCY_ENABLE)
Jesse Barnes79e53942008-11-07 14:24:08 -08003872 return 133000;
Jesse Barnese70236a2009-09-21 10:42:27 -07003873 else {
3874 switch (gcfgc & GC_DISPLAY_CLOCK_MASK) {
3875 case GC_DISPLAY_CLOCK_333_MHZ:
3876 return 333000;
3877 default:
3878 case GC_DISPLAY_CLOCK_190_200_MHZ:
3879 return 190000;
3880 }
3881 }
3882}
Jesse Barnes79e53942008-11-07 14:24:08 -08003883
Jesse Barnese70236a2009-09-21 10:42:27 -07003884static int i865_get_display_clock_speed(struct drm_device *dev)
3885{
3886 return 266000;
3887}
3888
3889static int i855_get_display_clock_speed(struct drm_device *dev)
3890{
3891 u16 hpllcc = 0;
3892 /* Assume that the hardware is in the high speed state. This
3893 * should be the default.
3894 */
3895 switch (hpllcc & GC_CLOCK_CONTROL_MASK) {
3896 case GC_CLOCK_133_200:
3897 case GC_CLOCK_100_200:
3898 return 200000;
3899 case GC_CLOCK_166_250:
3900 return 250000;
3901 case GC_CLOCK_100_133:
3902 return 133000;
3903 }
3904
3905 /* Shouldn't happen */
3906 return 0;
3907}
3908
3909static int i830_get_display_clock_speed(struct drm_device *dev)
3910{
3911 return 133000;
Jesse Barnes79e53942008-11-07 14:24:08 -08003912}
3913
Zhenyu Wang2c072452009-06-05 15:38:42 +08003914struct fdi_m_n {
3915 u32 tu;
3916 u32 gmch_m;
3917 u32 gmch_n;
3918 u32 link_m;
3919 u32 link_n;
3920};
3921
3922static void
3923fdi_reduce_ratio(u32 *num, u32 *den)
3924{
3925 while (*num > 0xffffff || *den > 0xffffff) {
3926 *num >>= 1;
3927 *den >>= 1;
3928 }
3929}
3930
Zhenyu Wang2c072452009-06-05 15:38:42 +08003931static void
Adam Jacksonf2b115e2009-12-03 17:14:42 -05003932ironlake_compute_m_n(int bits_per_pixel, int nlanes, int pixel_clock,
3933 int link_clock, struct fdi_m_n *m_n)
Zhenyu Wang2c072452009-06-05 15:38:42 +08003934{
Zhenyu Wang2c072452009-06-05 15:38:42 +08003935 m_n->tu = 64; /* default size */
3936
Chris Wilson22ed1112010-12-04 01:01:29 +00003937 /* BUG_ON(pixel_clock > INT_MAX / 36); */
3938 m_n->gmch_m = bits_per_pixel * pixel_clock;
3939 m_n->gmch_n = link_clock * nlanes * 8;
Zhenyu Wang2c072452009-06-05 15:38:42 +08003940 fdi_reduce_ratio(&m_n->gmch_m, &m_n->gmch_n);
3941
Chris Wilson22ed1112010-12-04 01:01:29 +00003942 m_n->link_m = pixel_clock;
3943 m_n->link_n = link_clock;
Zhenyu Wang2c072452009-06-05 15:38:42 +08003944 fdi_reduce_ratio(&m_n->link_m, &m_n->link_n);
3945}
3946
Chris Wilsona7615032011-01-12 17:04:08 +00003947static inline bool intel_panel_use_ssc(struct drm_i915_private *dev_priv)
3948{
Keith Packard72bbe582011-09-26 16:09:45 -07003949 if (i915_panel_use_ssc >= 0)
3950 return i915_panel_use_ssc != 0;
3951 return dev_priv->lvds_use_ssc
Keith Packard435793d2011-07-12 14:56:22 -07003952 && !(dev_priv->quirks & QUIRK_LVDS_SSC_DISABLE);
Chris Wilsona7615032011-01-12 17:04:08 +00003953}
3954
Jesse Barnes5a354202011-06-24 12:19:22 -07003955/**
3956 * intel_choose_pipe_bpp_dither - figure out what color depth the pipe should send
3957 * @crtc: CRTC structure
Adam Jackson3b5c78a2011-12-13 15:41:00 -08003958 * @mode: requested mode
Jesse Barnes5a354202011-06-24 12:19:22 -07003959 *
3960 * A pipe may be connected to one or more outputs. Based on the depth of the
3961 * attached framebuffer, choose a good color depth to use on the pipe.
3962 *
3963 * If possible, match the pipe depth to the fb depth. In some cases, this
3964 * isn't ideal, because the connected output supports a lesser or restricted
3965 * set of depths. Resolve that here:
3966 * LVDS typically supports only 6bpc, so clamp down in that case
3967 * HDMI supports only 8bpc or 12bpc, so clamp to 8bpc with dither for 10bpc
3968 * Displays may support a restricted set as well, check EDID and clamp as
3969 * appropriate.
Adam Jackson3b5c78a2011-12-13 15:41:00 -08003970 * DP may want to dither down to 6bpc to fit larger modes
Jesse Barnes5a354202011-06-24 12:19:22 -07003971 *
3972 * RETURNS:
3973 * Dithering requirement (i.e. false if display bpc and pipe bpc match,
3974 * true if they don't match).
3975 */
3976static bool intel_choose_pipe_bpp_dither(struct drm_crtc *crtc,
Daniel Vetter94352cf2012-07-05 22:51:56 +02003977 struct drm_framebuffer *fb,
Adam Jackson3b5c78a2011-12-13 15:41:00 -08003978 unsigned int *pipe_bpp,
3979 struct drm_display_mode *mode)
Jesse Barnes5a354202011-06-24 12:19:22 -07003980{
3981 struct drm_device *dev = crtc->dev;
3982 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes5a354202011-06-24 12:19:22 -07003983 struct drm_connector *connector;
Daniel Vetter6c2b7c122012-07-05 09:50:24 +02003984 struct intel_encoder *intel_encoder;
Jesse Barnes5a354202011-06-24 12:19:22 -07003985 unsigned int display_bpc = UINT_MAX, bpc;
3986
3987 /* Walk the encoders & connectors on this crtc, get min bpc */
Daniel Vetter6c2b7c122012-07-05 09:50:24 +02003988 for_each_encoder_on_crtc(dev, crtc, intel_encoder) {
Jesse Barnes5a354202011-06-24 12:19:22 -07003989
3990 if (intel_encoder->type == INTEL_OUTPUT_LVDS) {
3991 unsigned int lvds_bpc;
3992
3993 if ((I915_READ(PCH_LVDS) & LVDS_A3_POWER_MASK) ==
3994 LVDS_A3_POWER_UP)
3995 lvds_bpc = 8;
3996 else
3997 lvds_bpc = 6;
3998
3999 if (lvds_bpc < display_bpc) {
Adam Jackson82820492011-10-10 16:33:34 -04004000 DRM_DEBUG_KMS("clamping display bpc (was %d) to LVDS (%d)\n", display_bpc, lvds_bpc);
Jesse Barnes5a354202011-06-24 12:19:22 -07004001 display_bpc = lvds_bpc;
4002 }
4003 continue;
4004 }
4005
Jesse Barnes5a354202011-06-24 12:19:22 -07004006 /* Not one of the known troublemakers, check the EDID */
4007 list_for_each_entry(connector, &dev->mode_config.connector_list,
4008 head) {
Daniel Vetter6c2b7c122012-07-05 09:50:24 +02004009 if (connector->encoder != &intel_encoder->base)
Jesse Barnes5a354202011-06-24 12:19:22 -07004010 continue;
4011
Jesse Barnes62ac41a2011-07-28 12:55:14 -07004012 /* Don't use an invalid EDID bpc value */
4013 if (connector->display_info.bpc &&
4014 connector->display_info.bpc < display_bpc) {
Adam Jackson82820492011-10-10 16:33:34 -04004015 DRM_DEBUG_KMS("clamping display bpc (was %d) to EDID reported max of %d\n", display_bpc, connector->display_info.bpc);
Jesse Barnes5a354202011-06-24 12:19:22 -07004016 display_bpc = connector->display_info.bpc;
4017 }
4018 }
4019
4020 /*
4021 * HDMI is either 12 or 8, so if the display lets 10bpc sneak
4022 * through, clamp it down. (Note: >12bpc will be caught below.)
4023 */
4024 if (intel_encoder->type == INTEL_OUTPUT_HDMI) {
4025 if (display_bpc > 8 && display_bpc < 12) {
Adam Jackson82820492011-10-10 16:33:34 -04004026 DRM_DEBUG_KMS("forcing bpc to 12 for HDMI\n");
Jesse Barnes5a354202011-06-24 12:19:22 -07004027 display_bpc = 12;
4028 } else {
Adam Jackson82820492011-10-10 16:33:34 -04004029 DRM_DEBUG_KMS("forcing bpc to 8 for HDMI\n");
Jesse Barnes5a354202011-06-24 12:19:22 -07004030 display_bpc = 8;
4031 }
4032 }
4033 }
4034
Adam Jackson3b5c78a2011-12-13 15:41:00 -08004035 if (mode->private_flags & INTEL_MODE_DP_FORCE_6BPC) {
4036 DRM_DEBUG_KMS("Dithering DP to 6bpc\n");
4037 display_bpc = 6;
4038 }
4039
Jesse Barnes5a354202011-06-24 12:19:22 -07004040 /*
4041 * We could just drive the pipe at the highest bpc all the time and
4042 * enable dithering as needed, but that costs bandwidth. So choose
4043 * the minimum value that expresses the full color range of the fb but
4044 * also stays within the max display bpc discovered above.
4045 */
4046
Daniel Vetter94352cf2012-07-05 22:51:56 +02004047 switch (fb->depth) {
Jesse Barnes5a354202011-06-24 12:19:22 -07004048 case 8:
4049 bpc = 8; /* since we go through a colormap */
4050 break;
4051 case 15:
4052 case 16:
4053 bpc = 6; /* min is 18bpp */
4054 break;
4055 case 24:
Keith Packard578393c2011-09-05 11:53:21 -07004056 bpc = 8;
Jesse Barnes5a354202011-06-24 12:19:22 -07004057 break;
4058 case 30:
Keith Packard578393c2011-09-05 11:53:21 -07004059 bpc = 10;
Jesse Barnes5a354202011-06-24 12:19:22 -07004060 break;
4061 case 48:
Keith Packard578393c2011-09-05 11:53:21 -07004062 bpc = 12;
Jesse Barnes5a354202011-06-24 12:19:22 -07004063 break;
4064 default:
4065 DRM_DEBUG("unsupported depth, assuming 24 bits\n");
4066 bpc = min((unsigned int)8, display_bpc);
4067 break;
4068 }
4069
Keith Packard578393c2011-09-05 11:53:21 -07004070 display_bpc = min(display_bpc, bpc);
4071
Adam Jackson82820492011-10-10 16:33:34 -04004072 DRM_DEBUG_KMS("setting pipe bpc to %d (max display bpc %d)\n",
4073 bpc, display_bpc);
Jesse Barnes5a354202011-06-24 12:19:22 -07004074
Keith Packard578393c2011-09-05 11:53:21 -07004075 *pipe_bpp = display_bpc * 3;
Jesse Barnes5a354202011-06-24 12:19:22 -07004076
4077 return display_bpc != bpc;
4078}
4079
Jesse Barnesa0c4da22012-06-15 11:55:13 -07004080static int vlv_get_refclk(struct drm_crtc *crtc)
4081{
4082 struct drm_device *dev = crtc->dev;
4083 struct drm_i915_private *dev_priv = dev->dev_private;
4084 int refclk = 27000; /* for DP & HDMI */
4085
4086 return 100000; /* only one validated so far */
4087
4088 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_ANALOG)) {
4089 refclk = 96000;
4090 } else if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS)) {
4091 if (intel_panel_use_ssc(dev_priv))
4092 refclk = 100000;
4093 else
4094 refclk = 96000;
4095 } else if (intel_pipe_has_type(crtc, INTEL_OUTPUT_EDP)) {
4096 refclk = 100000;
4097 }
4098
4099 return refclk;
4100}
4101
Jesse Barnesc65d77d2011-12-15 12:30:36 -08004102static int i9xx_get_refclk(struct drm_crtc *crtc, int num_connectors)
4103{
4104 struct drm_device *dev = crtc->dev;
4105 struct drm_i915_private *dev_priv = dev->dev_private;
4106 int refclk;
4107
Jesse Barnesa0c4da22012-06-15 11:55:13 -07004108 if (IS_VALLEYVIEW(dev)) {
4109 refclk = vlv_get_refclk(crtc);
4110 } else if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS) &&
Jesse Barnesc65d77d2011-12-15 12:30:36 -08004111 intel_panel_use_ssc(dev_priv) && num_connectors < 2) {
4112 refclk = dev_priv->lvds_ssc_freq * 1000;
4113 DRM_DEBUG_KMS("using SSC reference clock of %d MHz\n",
4114 refclk / 1000);
4115 } else if (!IS_GEN2(dev)) {
4116 refclk = 96000;
4117 } else {
4118 refclk = 48000;
4119 }
4120
4121 return refclk;
4122}
4123
4124static void i9xx_adjust_sdvo_tv_clock(struct drm_display_mode *adjusted_mode,
4125 intel_clock_t *clock)
4126{
4127 /* SDVO TV has fixed PLL values depend on its clock range,
4128 this mirrors vbios setting. */
4129 if (adjusted_mode->clock >= 100000
4130 && adjusted_mode->clock < 140500) {
4131 clock->p1 = 2;
4132 clock->p2 = 10;
4133 clock->n = 3;
4134 clock->m1 = 16;
4135 clock->m2 = 8;
4136 } else if (adjusted_mode->clock >= 140500
4137 && adjusted_mode->clock <= 200000) {
4138 clock->p1 = 1;
4139 clock->p2 = 10;
4140 clock->n = 6;
4141 clock->m1 = 12;
4142 clock->m2 = 8;
4143 }
4144}
4145
Jesse Barnesa7516a02011-12-15 12:30:37 -08004146static void i9xx_update_pll_dividers(struct drm_crtc *crtc,
4147 intel_clock_t *clock,
4148 intel_clock_t *reduced_clock)
4149{
4150 struct drm_device *dev = crtc->dev;
4151 struct drm_i915_private *dev_priv = dev->dev_private;
4152 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4153 int pipe = intel_crtc->pipe;
4154 u32 fp, fp2 = 0;
4155
4156 if (IS_PINEVIEW(dev)) {
4157 fp = (1 << clock->n) << 16 | clock->m1 << 8 | clock->m2;
4158 if (reduced_clock)
4159 fp2 = (1 << reduced_clock->n) << 16 |
4160 reduced_clock->m1 << 8 | reduced_clock->m2;
4161 } else {
4162 fp = clock->n << 16 | clock->m1 << 8 | clock->m2;
4163 if (reduced_clock)
4164 fp2 = reduced_clock->n << 16 | reduced_clock->m1 << 8 |
4165 reduced_clock->m2;
4166 }
4167
4168 I915_WRITE(FP0(pipe), fp);
4169
4170 intel_crtc->lowfreq_avail = false;
4171 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS) &&
4172 reduced_clock && i915_powersave) {
4173 I915_WRITE(FP1(pipe), fp2);
4174 intel_crtc->lowfreq_avail = true;
4175 } else {
4176 I915_WRITE(FP1(pipe), fp);
4177 }
4178}
4179
Daniel Vetter93e537a2012-03-28 23:11:26 +02004180static void intel_update_lvds(struct drm_crtc *crtc, intel_clock_t *clock,
4181 struct drm_display_mode *adjusted_mode)
4182{
4183 struct drm_device *dev = crtc->dev;
4184 struct drm_i915_private *dev_priv = dev->dev_private;
4185 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4186 int pipe = intel_crtc->pipe;
Chris Wilson284d5df2012-04-14 17:41:59 +01004187 u32 temp;
Daniel Vetter93e537a2012-03-28 23:11:26 +02004188
4189 temp = I915_READ(LVDS);
4190 temp |= LVDS_PORT_EN | LVDS_A0A2_CLKA_POWER_UP;
4191 if (pipe == 1) {
4192 temp |= LVDS_PIPEB_SELECT;
4193 } else {
4194 temp &= ~LVDS_PIPEB_SELECT;
4195 }
4196 /* set the corresponsding LVDS_BORDER bit */
4197 temp |= dev_priv->lvds_border_bits;
4198 /* Set the B0-B3 data pairs corresponding to whether we're going to
4199 * set the DPLLs for dual-channel mode or not.
4200 */
4201 if (clock->p2 == 7)
4202 temp |= LVDS_B0B3_POWER_UP | LVDS_CLKB_POWER_UP;
4203 else
4204 temp &= ~(LVDS_B0B3_POWER_UP | LVDS_CLKB_POWER_UP);
4205
4206 /* It would be nice to set 24 vs 18-bit mode (LVDS_A3_POWER_UP)
4207 * appropriately here, but we need to look more thoroughly into how
4208 * panels behave in the two modes.
4209 */
4210 /* set the dithering flag on LVDS as needed */
4211 if (INTEL_INFO(dev)->gen >= 4) {
4212 if (dev_priv->lvds_dither)
4213 temp |= LVDS_ENABLE_DITHER;
4214 else
4215 temp &= ~LVDS_ENABLE_DITHER;
4216 }
Chris Wilson284d5df2012-04-14 17:41:59 +01004217 temp &= ~(LVDS_HSYNC_POLARITY | LVDS_VSYNC_POLARITY);
Daniel Vetter93e537a2012-03-28 23:11:26 +02004218 if (adjusted_mode->flags & DRM_MODE_FLAG_NHSYNC)
Chris Wilson284d5df2012-04-14 17:41:59 +01004219 temp |= LVDS_HSYNC_POLARITY;
Daniel Vetter93e537a2012-03-28 23:11:26 +02004220 if (adjusted_mode->flags & DRM_MODE_FLAG_NVSYNC)
Chris Wilson284d5df2012-04-14 17:41:59 +01004221 temp |= LVDS_VSYNC_POLARITY;
Daniel Vetter93e537a2012-03-28 23:11:26 +02004222 I915_WRITE(LVDS, temp);
4223}
4224
Jesse Barnesa0c4da22012-06-15 11:55:13 -07004225static void vlv_update_pll(struct drm_crtc *crtc,
4226 struct drm_display_mode *mode,
4227 struct drm_display_mode *adjusted_mode,
4228 intel_clock_t *clock, intel_clock_t *reduced_clock,
Vijay Purushothaman2a8f64c2012-09-27 19:13:06 +05304229 int num_connectors)
Jesse Barnesa0c4da22012-06-15 11:55:13 -07004230{
4231 struct drm_device *dev = crtc->dev;
4232 struct drm_i915_private *dev_priv = dev->dev_private;
4233 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4234 int pipe = intel_crtc->pipe;
4235 u32 dpll, mdiv, pdiv;
4236 u32 bestn, bestm1, bestm2, bestp1, bestp2;
Vijay Purushothaman2a8f64c2012-09-27 19:13:06 +05304237 bool is_sdvo;
4238 u32 temp;
Jesse Barnesa0c4da22012-06-15 11:55:13 -07004239
Vijay Purushothaman2a8f64c2012-09-27 19:13:06 +05304240 is_sdvo = intel_pipe_has_type(crtc, INTEL_OUTPUT_SDVO) ||
4241 intel_pipe_has_type(crtc, INTEL_OUTPUT_HDMI);
4242
4243 dpll = DPLL_VGA_MODE_DIS;
4244 dpll |= DPLL_EXT_BUFFER_ENABLE_VLV;
4245 dpll |= DPLL_REFA_CLK_ENABLE_VLV;
4246 dpll |= DPLL_INTEGRATED_CLOCK_VLV;
4247
4248 I915_WRITE(DPLL(pipe), dpll);
4249 POSTING_READ(DPLL(pipe));
Jesse Barnesa0c4da22012-06-15 11:55:13 -07004250
4251 bestn = clock->n;
4252 bestm1 = clock->m1;
4253 bestm2 = clock->m2;
4254 bestp1 = clock->p1;
4255 bestp2 = clock->p2;
4256
Vijay Purushothaman2a8f64c2012-09-27 19:13:06 +05304257 /*
4258 * In Valleyview PLL and program lane counter registers are exposed
4259 * through DPIO interface
4260 */
Jesse Barnesa0c4da22012-06-15 11:55:13 -07004261 mdiv = ((bestm1 << DPIO_M1DIV_SHIFT) | (bestm2 & DPIO_M2DIV_MASK));
4262 mdiv |= ((bestp1 << DPIO_P1_SHIFT) | (bestp2 << DPIO_P2_SHIFT));
4263 mdiv |= ((bestn << DPIO_N_SHIFT));
4264 mdiv |= (1 << DPIO_POST_DIV_SHIFT);
4265 mdiv |= (1 << DPIO_K_SHIFT);
4266 mdiv |= DPIO_ENABLE_CALIBRATION;
4267 intel_dpio_write(dev_priv, DPIO_DIV(pipe), mdiv);
4268
4269 intel_dpio_write(dev_priv, DPIO_CORE_CLK(pipe), 0x01000000);
4270
Vijay Purushothaman2a8f64c2012-09-27 19:13:06 +05304271 pdiv = (1 << DPIO_REFSEL_OVERRIDE) | (5 << DPIO_PLL_MODESEL_SHIFT) |
Jesse Barnesa0c4da22012-06-15 11:55:13 -07004272 (3 << DPIO_BIAS_CURRENT_CTL_SHIFT) | (1<<20) |
Vijay Purushothaman2a8f64c2012-09-27 19:13:06 +05304273 (7 << DPIO_PLL_REFCLK_SEL_SHIFT) | (8 << DPIO_DRIVER_CTL_SHIFT) |
4274 (5 << DPIO_CLK_BIAS_CTL_SHIFT);
Jesse Barnesa0c4da22012-06-15 11:55:13 -07004275 intel_dpio_write(dev_priv, DPIO_REFSFR(pipe), pdiv);
4276
Vijay Purushothaman2a8f64c2012-09-27 19:13:06 +05304277 intel_dpio_write(dev_priv, DPIO_LFP_COEFF(pipe), 0x005f003b);
Jesse Barnesa0c4da22012-06-15 11:55:13 -07004278
4279 dpll |= DPLL_VCO_ENABLE;
4280 I915_WRITE(DPLL(pipe), dpll);
4281 POSTING_READ(DPLL(pipe));
4282 if (wait_for(((I915_READ(DPLL(pipe)) & DPLL_LOCK_VLV) == DPLL_LOCK_VLV), 1))
4283 DRM_ERROR("DPLL %d failed to lock\n", pipe);
4284
Vijay Purushothaman2a8f64c2012-09-27 19:13:06 +05304285 intel_dpio_write(dev_priv, DPIO_FASTCLK_DISABLE, 0x620);
Jesse Barnesa0c4da22012-06-15 11:55:13 -07004286
Vijay Purushothaman2a8f64c2012-09-27 19:13:06 +05304287 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_DISPLAYPORT))
4288 intel_dp_set_m_n(crtc, mode, adjusted_mode);
4289
4290 I915_WRITE(DPLL(pipe), dpll);
4291
4292 /* Wait for the clocks to stabilize. */
4293 POSTING_READ(DPLL(pipe));
4294 udelay(150);
4295
4296 temp = 0;
4297 if (is_sdvo) {
4298 temp = intel_mode_get_pixel_multiplier(adjusted_mode);
Jesse Barnesa0c4da22012-06-15 11:55:13 -07004299 if (temp > 1)
4300 temp = (temp - 1) << DPLL_MD_UDI_MULTIPLIER_SHIFT;
4301 else
4302 temp = 0;
Jesse Barnesa0c4da22012-06-15 11:55:13 -07004303 }
Vijay Purushothaman2a8f64c2012-09-27 19:13:06 +05304304 I915_WRITE(DPLL_MD(pipe), temp);
4305 POSTING_READ(DPLL_MD(pipe));
Jesse Barnesa0c4da22012-06-15 11:55:13 -07004306
Vijay Purushothaman2a8f64c2012-09-27 19:13:06 +05304307 /* Now program lane control registers */
4308 if(intel_pipe_has_type(crtc, INTEL_OUTPUT_DISPLAYPORT)
4309 || intel_pipe_has_type(crtc, INTEL_OUTPUT_HDMI))
4310 {
4311 temp = 0x1000C4;
4312 if(pipe == 1)
4313 temp |= (1 << 21);
4314 intel_dpio_write(dev_priv, DPIO_DATA_CHANNEL1, temp);
4315 }
4316 if(intel_pipe_has_type(crtc,INTEL_OUTPUT_EDP))
4317 {
4318 temp = 0x1000C4;
4319 if(pipe == 1)
4320 temp |= (1 << 21);
4321 intel_dpio_write(dev_priv, DPIO_DATA_CHANNEL2, temp);
4322 }
Jesse Barnesa0c4da22012-06-15 11:55:13 -07004323}
4324
Daniel Vettereb1cbe42012-03-28 23:12:16 +02004325static void i9xx_update_pll(struct drm_crtc *crtc,
4326 struct drm_display_mode *mode,
4327 struct drm_display_mode *adjusted_mode,
4328 intel_clock_t *clock, intel_clock_t *reduced_clock,
4329 int num_connectors)
4330{
4331 struct drm_device *dev = crtc->dev;
4332 struct drm_i915_private *dev_priv = dev->dev_private;
4333 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4334 int pipe = intel_crtc->pipe;
4335 u32 dpll;
4336 bool is_sdvo;
4337
Vijay Purushothaman2a8f64c2012-09-27 19:13:06 +05304338 i9xx_update_pll_dividers(crtc, clock, reduced_clock);
4339
Daniel Vettereb1cbe42012-03-28 23:12:16 +02004340 is_sdvo = intel_pipe_has_type(crtc, INTEL_OUTPUT_SDVO) ||
4341 intel_pipe_has_type(crtc, INTEL_OUTPUT_HDMI);
4342
4343 dpll = DPLL_VGA_MODE_DIS;
4344
4345 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS))
4346 dpll |= DPLLB_MODE_LVDS;
4347 else
4348 dpll |= DPLLB_MODE_DAC_SERIAL;
4349 if (is_sdvo) {
4350 int pixel_multiplier = intel_mode_get_pixel_multiplier(adjusted_mode);
4351 if (pixel_multiplier > 1) {
4352 if (IS_I945G(dev) || IS_I945GM(dev) || IS_G33(dev))
4353 dpll |= (pixel_multiplier - 1) << SDVO_MULTIPLIER_SHIFT_HIRES;
4354 }
4355 dpll |= DPLL_DVO_HIGH_SPEED;
4356 }
4357 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_DISPLAYPORT))
4358 dpll |= DPLL_DVO_HIGH_SPEED;
4359
4360 /* compute bitmask from p1 value */
4361 if (IS_PINEVIEW(dev))
4362 dpll |= (1 << (clock->p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT_PINEVIEW;
4363 else {
4364 dpll |= (1 << (clock->p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT;
4365 if (IS_G4X(dev) && reduced_clock)
4366 dpll |= (1 << (reduced_clock->p1 - 1)) << DPLL_FPA1_P1_POST_DIV_SHIFT;
4367 }
4368 switch (clock->p2) {
4369 case 5:
4370 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_5;
4371 break;
4372 case 7:
4373 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_7;
4374 break;
4375 case 10:
4376 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_10;
4377 break;
4378 case 14:
4379 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_14;
4380 break;
4381 }
4382 if (INTEL_INFO(dev)->gen >= 4)
4383 dpll |= (6 << PLL_LOAD_PULSE_PHASE_SHIFT);
4384
4385 if (is_sdvo && intel_pipe_has_type(crtc, INTEL_OUTPUT_TVOUT))
4386 dpll |= PLL_REF_INPUT_TVCLKINBC;
4387 else if (intel_pipe_has_type(crtc, INTEL_OUTPUT_TVOUT))
4388 /* XXX: just matching BIOS for now */
4389 /* dpll |= PLL_REF_INPUT_TVCLKINBC; */
4390 dpll |= 3;
4391 else if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS) &&
4392 intel_panel_use_ssc(dev_priv) && num_connectors < 2)
4393 dpll |= PLLB_REF_INPUT_SPREADSPECTRUMIN;
4394 else
4395 dpll |= PLL_REF_INPUT_DREFCLK;
4396
4397 dpll |= DPLL_VCO_ENABLE;
4398 I915_WRITE(DPLL(pipe), dpll & ~DPLL_VCO_ENABLE);
4399 POSTING_READ(DPLL(pipe));
4400 udelay(150);
4401
4402 /* The LVDS pin pair needs to be on before the DPLLs are enabled.
4403 * This is an exception to the general rule that mode_set doesn't turn
4404 * things on.
4405 */
4406 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS))
4407 intel_update_lvds(crtc, clock, adjusted_mode);
4408
4409 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_DISPLAYPORT))
4410 intel_dp_set_m_n(crtc, mode, adjusted_mode);
4411
4412 I915_WRITE(DPLL(pipe), dpll);
4413
4414 /* Wait for the clocks to stabilize. */
4415 POSTING_READ(DPLL(pipe));
4416 udelay(150);
4417
4418 if (INTEL_INFO(dev)->gen >= 4) {
4419 u32 temp = 0;
4420 if (is_sdvo) {
4421 temp = intel_mode_get_pixel_multiplier(adjusted_mode);
4422 if (temp > 1)
4423 temp = (temp - 1) << DPLL_MD_UDI_MULTIPLIER_SHIFT;
4424 else
4425 temp = 0;
4426 }
4427 I915_WRITE(DPLL_MD(pipe), temp);
4428 } else {
4429 /* The pixel multiplier can only be updated once the
4430 * DPLL is enabled and the clocks are stable.
4431 *
4432 * So write it again.
4433 */
4434 I915_WRITE(DPLL(pipe), dpll);
4435 }
4436}
4437
4438static void i8xx_update_pll(struct drm_crtc *crtc,
4439 struct drm_display_mode *adjusted_mode,
Vijay Purushothaman2a8f64c2012-09-27 19:13:06 +05304440 intel_clock_t *clock, intel_clock_t *reduced_clock,
Daniel Vettereb1cbe42012-03-28 23:12:16 +02004441 int num_connectors)
4442{
4443 struct drm_device *dev = crtc->dev;
4444 struct drm_i915_private *dev_priv = dev->dev_private;
4445 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4446 int pipe = intel_crtc->pipe;
4447 u32 dpll;
4448
Vijay Purushothaman2a8f64c2012-09-27 19:13:06 +05304449 i9xx_update_pll_dividers(crtc, clock, reduced_clock);
4450
Daniel Vettereb1cbe42012-03-28 23:12:16 +02004451 dpll = DPLL_VGA_MODE_DIS;
4452
4453 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS)) {
4454 dpll |= (1 << (clock->p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT;
4455 } else {
4456 if (clock->p1 == 2)
4457 dpll |= PLL_P1_DIVIDE_BY_TWO;
4458 else
4459 dpll |= (clock->p1 - 2) << DPLL_FPA01_P1_POST_DIV_SHIFT;
4460 if (clock->p2 == 4)
4461 dpll |= PLL_P2_DIVIDE_BY_4;
4462 }
4463
4464 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_TVOUT))
4465 /* XXX: just matching BIOS for now */
4466 /* dpll |= PLL_REF_INPUT_TVCLKINBC; */
4467 dpll |= 3;
4468 else if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS) &&
4469 intel_panel_use_ssc(dev_priv) && num_connectors < 2)
4470 dpll |= PLLB_REF_INPUT_SPREADSPECTRUMIN;
4471 else
4472 dpll |= PLL_REF_INPUT_DREFCLK;
4473
4474 dpll |= DPLL_VCO_ENABLE;
4475 I915_WRITE(DPLL(pipe), dpll & ~DPLL_VCO_ENABLE);
4476 POSTING_READ(DPLL(pipe));
4477 udelay(150);
4478
Daniel Vettereb1cbe42012-03-28 23:12:16 +02004479 /* The LVDS pin pair needs to be on before the DPLLs are enabled.
4480 * This is an exception to the general rule that mode_set doesn't turn
4481 * things on.
4482 */
4483 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS))
4484 intel_update_lvds(crtc, clock, adjusted_mode);
4485
Daniel Vetter5b5896e2012-09-11 12:37:55 +02004486 I915_WRITE(DPLL(pipe), dpll);
4487
4488 /* Wait for the clocks to stabilize. */
4489 POSTING_READ(DPLL(pipe));
4490 udelay(150);
4491
Daniel Vettereb1cbe42012-03-28 23:12:16 +02004492 /* The pixel multiplier can only be updated once the
4493 * DPLL is enabled and the clocks are stable.
4494 *
4495 * So write it again.
4496 */
4497 I915_WRITE(DPLL(pipe), dpll);
4498}
4499
Paulo Zanonib0e77b92012-10-01 18:10:53 -03004500static void intel_set_pipe_timings(struct intel_crtc *intel_crtc,
4501 struct drm_display_mode *mode,
4502 struct drm_display_mode *adjusted_mode)
4503{
4504 struct drm_device *dev = intel_crtc->base.dev;
4505 struct drm_i915_private *dev_priv = dev->dev_private;
4506 enum pipe pipe = intel_crtc->pipe;
Paulo Zanonife2b8f92012-10-23 18:30:02 -02004507 enum transcoder cpu_transcoder = intel_crtc->cpu_transcoder;
Paulo Zanonib0e77b92012-10-01 18:10:53 -03004508 uint32_t vsyncshift;
4509
4510 if (!IS_GEN2(dev) && adjusted_mode->flags & DRM_MODE_FLAG_INTERLACE) {
4511 /* the chip adds 2 halflines automatically */
4512 adjusted_mode->crtc_vtotal -= 1;
4513 adjusted_mode->crtc_vblank_end -= 1;
4514 vsyncshift = adjusted_mode->crtc_hsync_start
4515 - adjusted_mode->crtc_htotal / 2;
4516 } else {
4517 vsyncshift = 0;
4518 }
4519
4520 if (INTEL_INFO(dev)->gen > 3)
Paulo Zanonife2b8f92012-10-23 18:30:02 -02004521 I915_WRITE(VSYNCSHIFT(cpu_transcoder), vsyncshift);
Paulo Zanonib0e77b92012-10-01 18:10:53 -03004522
Paulo Zanonife2b8f92012-10-23 18:30:02 -02004523 I915_WRITE(HTOTAL(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03004524 (adjusted_mode->crtc_hdisplay - 1) |
4525 ((adjusted_mode->crtc_htotal - 1) << 16));
Paulo Zanonife2b8f92012-10-23 18:30:02 -02004526 I915_WRITE(HBLANK(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03004527 (adjusted_mode->crtc_hblank_start - 1) |
4528 ((adjusted_mode->crtc_hblank_end - 1) << 16));
Paulo Zanonife2b8f92012-10-23 18:30:02 -02004529 I915_WRITE(HSYNC(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03004530 (adjusted_mode->crtc_hsync_start - 1) |
4531 ((adjusted_mode->crtc_hsync_end - 1) << 16));
4532
Paulo Zanonife2b8f92012-10-23 18:30:02 -02004533 I915_WRITE(VTOTAL(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03004534 (adjusted_mode->crtc_vdisplay - 1) |
4535 ((adjusted_mode->crtc_vtotal - 1) << 16));
Paulo Zanonife2b8f92012-10-23 18:30:02 -02004536 I915_WRITE(VBLANK(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03004537 (adjusted_mode->crtc_vblank_start - 1) |
4538 ((adjusted_mode->crtc_vblank_end - 1) << 16));
Paulo Zanonife2b8f92012-10-23 18:30:02 -02004539 I915_WRITE(VSYNC(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03004540 (adjusted_mode->crtc_vsync_start - 1) |
4541 ((adjusted_mode->crtc_vsync_end - 1) << 16));
4542
Paulo Zanonib5e508d2012-10-24 11:34:43 -02004543 /* Workaround: when the EDP input selection is B, the VTOTAL_B must be
4544 * programmed with the VTOTAL_EDP value. Same for VTOTAL_C. This is
4545 * documented on the DDI_FUNC_CTL register description, EDP Input Select
4546 * bits. */
4547 if (IS_HASWELL(dev) && cpu_transcoder == TRANSCODER_EDP &&
4548 (pipe == PIPE_B || pipe == PIPE_C))
4549 I915_WRITE(VTOTAL(pipe), I915_READ(VTOTAL(cpu_transcoder)));
4550
Paulo Zanonib0e77b92012-10-01 18:10:53 -03004551 /* pipesrc controls the size that is scaled from, which should
4552 * always be the user's requested size.
4553 */
4554 I915_WRITE(PIPESRC(pipe),
4555 ((mode->hdisplay - 1) << 16) | (mode->vdisplay - 1));
4556}
4557
Eric Anholtf564048e2011-03-30 13:01:02 -07004558static int i9xx_crtc_mode_set(struct drm_crtc *crtc,
4559 struct drm_display_mode *mode,
4560 struct drm_display_mode *adjusted_mode,
4561 int x, int y,
Daniel Vetter94352cf2012-07-05 22:51:56 +02004562 struct drm_framebuffer *fb)
Jesse Barnes79e53942008-11-07 14:24:08 -08004563{
4564 struct drm_device *dev = crtc->dev;
4565 struct drm_i915_private *dev_priv = dev->dev_private;
4566 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4567 int pipe = intel_crtc->pipe;
Jesse Barnes80824002009-09-10 15:28:06 -07004568 int plane = intel_crtc->plane;
Eric Anholtc751ce42010-03-25 11:48:48 -07004569 int refclk, num_connectors = 0;
Jesse Barnes652c3932009-08-17 13:31:43 -07004570 intel_clock_t clock, reduced_clock;
Paulo Zanonib0e77b92012-10-01 18:10:53 -03004571 u32 dspcntr, pipeconf;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02004572 bool ok, has_reduced_clock = false, is_sdvo = false;
4573 bool is_lvds = false, is_tv = false, is_dp = false;
Chris Wilson5eddb702010-09-11 13:48:45 +01004574 struct intel_encoder *encoder;
Ma Lingd4906092009-03-18 20:13:27 +08004575 const intel_limit_t *limit;
Chris Wilson5c3b82e2009-02-11 13:25:09 +00004576 int ret;
Jesse Barnes79e53942008-11-07 14:24:08 -08004577
Daniel Vetter6c2b7c122012-07-05 09:50:24 +02004578 for_each_encoder_on_crtc(dev, crtc, encoder) {
Chris Wilson5eddb702010-09-11 13:48:45 +01004579 switch (encoder->type) {
Jesse Barnes79e53942008-11-07 14:24:08 -08004580 case INTEL_OUTPUT_LVDS:
4581 is_lvds = true;
4582 break;
4583 case INTEL_OUTPUT_SDVO:
Eric Anholt7d573822009-01-02 13:33:00 -08004584 case INTEL_OUTPUT_HDMI:
Jesse Barnes79e53942008-11-07 14:24:08 -08004585 is_sdvo = true;
Chris Wilson5eddb702010-09-11 13:48:45 +01004586 if (encoder->needs_tv_clock)
Jesse Barnese2f0ba92009-02-02 15:11:52 -08004587 is_tv = true;
Jesse Barnes79e53942008-11-07 14:24:08 -08004588 break;
Jesse Barnes79e53942008-11-07 14:24:08 -08004589 case INTEL_OUTPUT_TVOUT:
4590 is_tv = true;
4591 break;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004592 case INTEL_OUTPUT_DISPLAYPORT:
4593 is_dp = true;
4594 break;
Jesse Barnes79e53942008-11-07 14:24:08 -08004595 }
Kristian Høgsberg43565a02009-02-13 20:56:52 -05004596
Eric Anholtc751ce42010-03-25 11:48:48 -07004597 num_connectors++;
Jesse Barnes79e53942008-11-07 14:24:08 -08004598 }
4599
Jesse Barnesc65d77d2011-12-15 12:30:36 -08004600 refclk = i9xx_get_refclk(crtc, num_connectors);
Jesse Barnes79e53942008-11-07 14:24:08 -08004601
Ma Lingd4906092009-03-18 20:13:27 +08004602 /*
4603 * Returns a set of divisors for the desired target clock with the given
4604 * refclk, or FALSE. The returned values represent the clock equation:
4605 * reflck * (5 * (m1 + 2) + (m2 + 2)) / (n + 2) / p1 / p2.
4606 */
Chris Wilson1b894b52010-12-14 20:04:54 +00004607 limit = intel_limit(crtc, refclk);
Sean Paulcec2f352012-01-10 15:09:36 -08004608 ok = limit->find_pll(limit, crtc, adjusted_mode->clock, refclk, NULL,
4609 &clock);
Jesse Barnes79e53942008-11-07 14:24:08 -08004610 if (!ok) {
4611 DRM_ERROR("Couldn't find PLL settings for mode!\n");
Eric Anholtf564048e2011-03-30 13:01:02 -07004612 return -EINVAL;
4613 }
4614
4615 /* Ensure that the cursor is valid for the new mode before changing... */
4616 intel_crtc_update_cursor(crtc, true);
4617
4618 if (is_lvds && dev_priv->lvds_downclock_avail) {
Sean Paulcec2f352012-01-10 15:09:36 -08004619 /*
4620 * Ensure we match the reduced clock's P to the target clock.
4621 * If the clocks don't match, we can't switch the display clock
4622 * by using the FP0/FP1. In such case we will disable the LVDS
4623 * downclock feature.
4624 */
Eric Anholtf564048e2011-03-30 13:01:02 -07004625 has_reduced_clock = limit->find_pll(limit, crtc,
4626 dev_priv->lvds_downclock,
4627 refclk,
Sean Paulcec2f352012-01-10 15:09:36 -08004628 &clock,
Eric Anholtf564048e2011-03-30 13:01:02 -07004629 &reduced_clock);
Eric Anholtf564048e2011-03-30 13:01:02 -07004630 }
4631
Jesse Barnesc65d77d2011-12-15 12:30:36 -08004632 if (is_sdvo && is_tv)
4633 i9xx_adjust_sdvo_tv_clock(adjusted_mode, &clock);
Eric Anholtf564048e2011-03-30 13:01:02 -07004634
Daniel Vettereb1cbe42012-03-28 23:12:16 +02004635 if (IS_GEN2(dev))
Vijay Purushothaman2a8f64c2012-09-27 19:13:06 +05304636 i8xx_update_pll(crtc, adjusted_mode, &clock,
4637 has_reduced_clock ? &reduced_clock : NULL,
4638 num_connectors);
Jesse Barnesa0c4da22012-06-15 11:55:13 -07004639 else if (IS_VALLEYVIEW(dev))
Vijay Purushothaman2a8f64c2012-09-27 19:13:06 +05304640 vlv_update_pll(crtc, mode, adjusted_mode, &clock,
4641 has_reduced_clock ? &reduced_clock : NULL,
4642 num_connectors);
Eric Anholtf564048e2011-03-30 13:01:02 -07004643 else
Daniel Vettereb1cbe42012-03-28 23:12:16 +02004644 i9xx_update_pll(crtc, mode, adjusted_mode, &clock,
4645 has_reduced_clock ? &reduced_clock : NULL,
4646 num_connectors);
Eric Anholtf564048e2011-03-30 13:01:02 -07004647
4648 /* setup pipeconf */
4649 pipeconf = I915_READ(PIPECONF(pipe));
4650
4651 /* Set up the display plane register */
4652 dspcntr = DISPPLANE_GAMMA_ENABLE;
4653
Eric Anholt929c77f2011-03-30 13:01:04 -07004654 if (pipe == 0)
4655 dspcntr &= ~DISPPLANE_SEL_PIPE_MASK;
4656 else
4657 dspcntr |= DISPPLANE_SEL_PIPE_B;
Eric Anholtf564048e2011-03-30 13:01:02 -07004658
4659 if (pipe == 0 && INTEL_INFO(dev)->gen < 4) {
4660 /* Enable pixel doubling when the dot clock is > 90% of the (display)
4661 * core speed.
4662 *
4663 * XXX: No double-wide on 915GM pipe B. Is that the only reason for the
4664 * pipe == 0 check?
4665 */
4666 if (mode->clock >
4667 dev_priv->display.get_display_clock_speed(dev) * 9 / 10)
4668 pipeconf |= PIPECONF_DOUBLE_WIDE;
4669 else
4670 pipeconf &= ~PIPECONF_DOUBLE_WIDE;
4671 }
4672
Adam Jackson3b5c78a2011-12-13 15:41:00 -08004673 /* default to 8bpc */
4674 pipeconf &= ~(PIPECONF_BPP_MASK | PIPECONF_DITHER_EN);
4675 if (is_dp) {
Jani Nikula0c96c652012-09-26 18:43:10 +03004676 if (adjusted_mode->private_flags & INTEL_MODE_DP_FORCE_6BPC) {
Adam Jackson3b5c78a2011-12-13 15:41:00 -08004677 pipeconf |= PIPECONF_BPP_6 |
4678 PIPECONF_DITHER_EN |
4679 PIPECONF_DITHER_TYPE_SP;
4680 }
4681 }
4682
Gajanan Bhat19c03922012-09-27 19:13:07 +05304683 if (IS_VALLEYVIEW(dev) && intel_pipe_has_type(crtc, INTEL_OUTPUT_EDP)) {
4684 if (adjusted_mode->private_flags & INTEL_MODE_DP_FORCE_6BPC) {
4685 pipeconf |= PIPECONF_BPP_6 |
4686 PIPECONF_ENABLE |
4687 I965_PIPECONF_ACTIVE;
4688 }
4689 }
4690
Eric Anholtf564048e2011-03-30 13:01:02 -07004691 DRM_DEBUG_KMS("Mode for pipe %c:\n", pipe == 0 ? 'A' : 'B');
4692 drm_mode_debug_printmodeline(mode);
4693
Jesse Barnesa7516a02011-12-15 12:30:37 -08004694 if (HAS_PIPE_CXSR(dev)) {
4695 if (intel_crtc->lowfreq_avail) {
Eric Anholtf564048e2011-03-30 13:01:02 -07004696 DRM_DEBUG_KMS("enabling CxSR downclocking\n");
4697 pipeconf |= PIPECONF_CXSR_DOWNCLOCK;
Jesse Barnesa7516a02011-12-15 12:30:37 -08004698 } else {
Eric Anholtf564048e2011-03-30 13:01:02 -07004699 DRM_DEBUG_KMS("disabling CxSR downclocking\n");
4700 pipeconf &= ~PIPECONF_CXSR_DOWNCLOCK;
4701 }
4702 }
4703
Keith Packard617cf882012-02-08 13:53:38 -08004704 pipeconf &= ~PIPECONF_INTERLACE_MASK;
Daniel Vetterdbb02572012-01-28 14:49:23 +01004705 if (!IS_GEN2(dev) &&
Paulo Zanonib0e77b92012-10-01 18:10:53 -03004706 adjusted_mode->flags & DRM_MODE_FLAG_INTERLACE)
Eric Anholtf564048e2011-03-30 13:01:02 -07004707 pipeconf |= PIPECONF_INTERLACE_W_FIELD_INDICATION;
Paulo Zanonib0e77b92012-10-01 18:10:53 -03004708 else
Keith Packard617cf882012-02-08 13:53:38 -08004709 pipeconf |= PIPECONF_PROGRESSIVE;
Daniel Vetter0529a0d2012-01-28 14:49:24 +01004710
Paulo Zanonib0e77b92012-10-01 18:10:53 -03004711 intel_set_pipe_timings(intel_crtc, mode, adjusted_mode);
Eric Anholtf564048e2011-03-30 13:01:02 -07004712
4713 /* pipesrc and dspsize control the size that is scaled from,
4714 * which should always be the user's requested size.
4715 */
Eric Anholt929c77f2011-03-30 13:01:04 -07004716 I915_WRITE(DSPSIZE(plane),
4717 ((mode->vdisplay - 1) << 16) |
4718 (mode->hdisplay - 1));
4719 I915_WRITE(DSPPOS(plane), 0);
Eric Anholtf564048e2011-03-30 13:01:02 -07004720
Eric Anholtf564048e2011-03-30 13:01:02 -07004721 I915_WRITE(PIPECONF(pipe), pipeconf);
4722 POSTING_READ(PIPECONF(pipe));
Eric Anholt929c77f2011-03-30 13:01:04 -07004723 intel_enable_pipe(dev_priv, pipe, false);
Eric Anholtf564048e2011-03-30 13:01:02 -07004724
4725 intel_wait_for_vblank(dev, pipe);
4726
Eric Anholtf564048e2011-03-30 13:01:02 -07004727 I915_WRITE(DSPCNTR(plane), dspcntr);
4728 POSTING_READ(DSPCNTR(plane));
4729
Daniel Vetter94352cf2012-07-05 22:51:56 +02004730 ret = intel_pipe_set_base(crtc, x, y, fb);
Eric Anholtf564048e2011-03-30 13:01:02 -07004731
4732 intel_update_watermarks(dev);
4733
Eric Anholtf564048e2011-03-30 13:01:02 -07004734 return ret;
4735}
4736
Keith Packard9fb526d2011-09-26 22:24:57 -07004737/*
4738 * Initialize reference clocks when the driver loads
4739 */
4740void ironlake_init_pch_refclk(struct drm_device *dev)
Jesse Barnes13d83a62011-08-03 12:59:20 -07004741{
4742 struct drm_i915_private *dev_priv = dev->dev_private;
4743 struct drm_mode_config *mode_config = &dev->mode_config;
Jesse Barnes13d83a62011-08-03 12:59:20 -07004744 struct intel_encoder *encoder;
Jesse Barnes13d83a62011-08-03 12:59:20 -07004745 u32 temp;
4746 bool has_lvds = false;
Keith Packard199e5d72011-09-22 12:01:57 -07004747 bool has_cpu_edp = false;
4748 bool has_pch_edp = false;
4749 bool has_panel = false;
Keith Packard99eb6a02011-09-26 14:29:12 -07004750 bool has_ck505 = false;
4751 bool can_ssc = false;
Jesse Barnes13d83a62011-08-03 12:59:20 -07004752
4753 /* We need to take the global config into account */
Keith Packard199e5d72011-09-22 12:01:57 -07004754 list_for_each_entry(encoder, &mode_config->encoder_list,
4755 base.head) {
4756 switch (encoder->type) {
4757 case INTEL_OUTPUT_LVDS:
4758 has_panel = true;
4759 has_lvds = true;
4760 break;
4761 case INTEL_OUTPUT_EDP:
4762 has_panel = true;
4763 if (intel_encoder_is_pch_edp(&encoder->base))
4764 has_pch_edp = true;
4765 else
4766 has_cpu_edp = true;
4767 break;
Jesse Barnes13d83a62011-08-03 12:59:20 -07004768 }
4769 }
4770
Keith Packard99eb6a02011-09-26 14:29:12 -07004771 if (HAS_PCH_IBX(dev)) {
4772 has_ck505 = dev_priv->display_clock_mode;
4773 can_ssc = has_ck505;
4774 } else {
4775 has_ck505 = false;
4776 can_ssc = true;
4777 }
4778
4779 DRM_DEBUG_KMS("has_panel %d has_lvds %d has_pch_edp %d has_cpu_edp %d has_ck505 %d\n",
4780 has_panel, has_lvds, has_pch_edp, has_cpu_edp,
4781 has_ck505);
Jesse Barnes13d83a62011-08-03 12:59:20 -07004782
4783 /* Ironlake: try to setup display ref clock before DPLL
4784 * enabling. This is only under driver's control after
4785 * PCH B stepping, previous chipset stepping should be
4786 * ignoring this setting.
4787 */
4788 temp = I915_READ(PCH_DREF_CONTROL);
4789 /* Always enable nonspread source */
4790 temp &= ~DREF_NONSPREAD_SOURCE_MASK;
Jesse Barnes13d83a62011-08-03 12:59:20 -07004791
Keith Packard99eb6a02011-09-26 14:29:12 -07004792 if (has_ck505)
4793 temp |= DREF_NONSPREAD_CK505_ENABLE;
4794 else
4795 temp |= DREF_NONSPREAD_SOURCE_ENABLE;
Jesse Barnes13d83a62011-08-03 12:59:20 -07004796
Keith Packard199e5d72011-09-22 12:01:57 -07004797 if (has_panel) {
4798 temp &= ~DREF_SSC_SOURCE_MASK;
4799 temp |= DREF_SSC_SOURCE_ENABLE;
Jesse Barnes13d83a62011-08-03 12:59:20 -07004800
Keith Packard199e5d72011-09-22 12:01:57 -07004801 /* SSC must be turned on before enabling the CPU output */
Keith Packard99eb6a02011-09-26 14:29:12 -07004802 if (intel_panel_use_ssc(dev_priv) && can_ssc) {
Keith Packard199e5d72011-09-22 12:01:57 -07004803 DRM_DEBUG_KMS("Using SSC on panel\n");
Jesse Barnes13d83a62011-08-03 12:59:20 -07004804 temp |= DREF_SSC1_ENABLE;
Daniel Vettere77166b2012-03-30 22:14:05 +02004805 } else
4806 temp &= ~DREF_SSC1_ENABLE;
Keith Packard199e5d72011-09-22 12:01:57 -07004807
4808 /* Get SSC going before enabling the outputs */
4809 I915_WRITE(PCH_DREF_CONTROL, temp);
4810 POSTING_READ(PCH_DREF_CONTROL);
4811 udelay(200);
4812
Jesse Barnes13d83a62011-08-03 12:59:20 -07004813 temp &= ~DREF_CPU_SOURCE_OUTPUT_MASK;
4814
4815 /* Enable CPU source on CPU attached eDP */
Keith Packard199e5d72011-09-22 12:01:57 -07004816 if (has_cpu_edp) {
Keith Packard99eb6a02011-09-26 14:29:12 -07004817 if (intel_panel_use_ssc(dev_priv) && can_ssc) {
Keith Packard199e5d72011-09-22 12:01:57 -07004818 DRM_DEBUG_KMS("Using SSC on eDP\n");
Jesse Barnes13d83a62011-08-03 12:59:20 -07004819 temp |= DREF_CPU_SOURCE_OUTPUT_DOWNSPREAD;
Keith Packard199e5d72011-09-22 12:01:57 -07004820 }
Jesse Barnes13d83a62011-08-03 12:59:20 -07004821 else
4822 temp |= DREF_CPU_SOURCE_OUTPUT_NONSPREAD;
Keith Packard199e5d72011-09-22 12:01:57 -07004823 } else
4824 temp |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
4825
4826 I915_WRITE(PCH_DREF_CONTROL, temp);
4827 POSTING_READ(PCH_DREF_CONTROL);
4828 udelay(200);
4829 } else {
4830 DRM_DEBUG_KMS("Disabling SSC entirely\n");
4831
4832 temp &= ~DREF_CPU_SOURCE_OUTPUT_MASK;
4833
4834 /* Turn off CPU output */
4835 temp |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
4836
4837 I915_WRITE(PCH_DREF_CONTROL, temp);
4838 POSTING_READ(PCH_DREF_CONTROL);
4839 udelay(200);
4840
4841 /* Turn off the SSC source */
4842 temp &= ~DREF_SSC_SOURCE_MASK;
4843 temp |= DREF_SSC_SOURCE_DISABLE;
4844
4845 /* Turn off SSC1 */
4846 temp &= ~ DREF_SSC1_ENABLE;
4847
Jesse Barnes13d83a62011-08-03 12:59:20 -07004848 I915_WRITE(PCH_DREF_CONTROL, temp);
4849 POSTING_READ(PCH_DREF_CONTROL);
4850 udelay(200);
4851 }
4852}
4853
Jesse Barnesd9d444c2011-09-02 13:03:05 -07004854static int ironlake_get_refclk(struct drm_crtc *crtc)
4855{
4856 struct drm_device *dev = crtc->dev;
4857 struct drm_i915_private *dev_priv = dev->dev_private;
4858 struct intel_encoder *encoder;
Jesse Barnesd9d444c2011-09-02 13:03:05 -07004859 struct intel_encoder *edp_encoder = NULL;
4860 int num_connectors = 0;
4861 bool is_lvds = false;
4862
Daniel Vetter6c2b7c122012-07-05 09:50:24 +02004863 for_each_encoder_on_crtc(dev, crtc, encoder) {
Jesse Barnesd9d444c2011-09-02 13:03:05 -07004864 switch (encoder->type) {
4865 case INTEL_OUTPUT_LVDS:
4866 is_lvds = true;
4867 break;
4868 case INTEL_OUTPUT_EDP:
4869 edp_encoder = encoder;
4870 break;
4871 }
4872 num_connectors++;
4873 }
4874
4875 if (is_lvds && intel_panel_use_ssc(dev_priv) && num_connectors < 2) {
4876 DRM_DEBUG_KMS("using SSC reference clock of %d MHz\n",
4877 dev_priv->lvds_ssc_freq);
4878 return dev_priv->lvds_ssc_freq * 1000;
4879 }
4880
4881 return 120000;
4882}
4883
Paulo Zanonic8203562012-09-12 10:06:29 -03004884static void ironlake_set_pipeconf(struct drm_crtc *crtc,
4885 struct drm_display_mode *adjusted_mode,
4886 bool dither)
4887{
4888 struct drm_i915_private *dev_priv = crtc->dev->dev_private;
4889 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4890 int pipe = intel_crtc->pipe;
4891 uint32_t val;
4892
4893 val = I915_READ(PIPECONF(pipe));
4894
4895 val &= ~PIPE_BPC_MASK;
4896 switch (intel_crtc->bpp) {
4897 case 18:
4898 val |= PIPE_6BPC;
4899 break;
4900 case 24:
4901 val |= PIPE_8BPC;
4902 break;
4903 case 30:
4904 val |= PIPE_10BPC;
4905 break;
4906 case 36:
4907 val |= PIPE_12BPC;
4908 break;
4909 default:
Paulo Zanonicc769b62012-09-20 18:36:03 -03004910 /* Case prevented by intel_choose_pipe_bpp_dither. */
4911 BUG();
Paulo Zanonic8203562012-09-12 10:06:29 -03004912 }
4913
4914 val &= ~(PIPECONF_DITHER_EN | PIPECONF_DITHER_TYPE_MASK);
4915 if (dither)
4916 val |= (PIPECONF_DITHER_EN | PIPECONF_DITHER_TYPE_SP);
4917
4918 val &= ~PIPECONF_INTERLACE_MASK;
4919 if (adjusted_mode->flags & DRM_MODE_FLAG_INTERLACE)
4920 val |= PIPECONF_INTERLACED_ILK;
4921 else
4922 val |= PIPECONF_PROGRESSIVE;
4923
4924 I915_WRITE(PIPECONF(pipe), val);
4925 POSTING_READ(PIPECONF(pipe));
4926}
4927
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03004928static void haswell_set_pipeconf(struct drm_crtc *crtc,
4929 struct drm_display_mode *adjusted_mode,
4930 bool dither)
4931{
4932 struct drm_i915_private *dev_priv = crtc->dev->dev_private;
4933 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Paulo Zanoni702e7a52012-10-23 18:29:59 -02004934 enum transcoder cpu_transcoder = intel_crtc->cpu_transcoder;
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03004935 uint32_t val;
4936
Paulo Zanoni702e7a52012-10-23 18:29:59 -02004937 val = I915_READ(PIPECONF(cpu_transcoder));
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03004938
4939 val &= ~(PIPECONF_DITHER_EN | PIPECONF_DITHER_TYPE_MASK);
4940 if (dither)
4941 val |= (PIPECONF_DITHER_EN | PIPECONF_DITHER_TYPE_SP);
4942
4943 val &= ~PIPECONF_INTERLACE_MASK_HSW;
4944 if (adjusted_mode->flags & DRM_MODE_FLAG_INTERLACE)
4945 val |= PIPECONF_INTERLACED_ILK;
4946 else
4947 val |= PIPECONF_PROGRESSIVE;
4948
Paulo Zanoni702e7a52012-10-23 18:29:59 -02004949 I915_WRITE(PIPECONF(cpu_transcoder), val);
4950 POSTING_READ(PIPECONF(cpu_transcoder));
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03004951}
4952
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03004953static bool ironlake_compute_clocks(struct drm_crtc *crtc,
4954 struct drm_display_mode *adjusted_mode,
4955 intel_clock_t *clock,
4956 bool *has_reduced_clock,
4957 intel_clock_t *reduced_clock)
4958{
4959 struct drm_device *dev = crtc->dev;
4960 struct drm_i915_private *dev_priv = dev->dev_private;
4961 struct intel_encoder *intel_encoder;
4962 int refclk;
4963 const intel_limit_t *limit;
4964 bool ret, is_sdvo = false, is_tv = false, is_lvds = false;
4965
4966 for_each_encoder_on_crtc(dev, crtc, intel_encoder) {
4967 switch (intel_encoder->type) {
4968 case INTEL_OUTPUT_LVDS:
4969 is_lvds = true;
4970 break;
4971 case INTEL_OUTPUT_SDVO:
4972 case INTEL_OUTPUT_HDMI:
4973 is_sdvo = true;
4974 if (intel_encoder->needs_tv_clock)
4975 is_tv = true;
4976 break;
4977 case INTEL_OUTPUT_TVOUT:
4978 is_tv = true;
4979 break;
4980 }
4981 }
4982
4983 refclk = ironlake_get_refclk(crtc);
4984
4985 /*
4986 * Returns a set of divisors for the desired target clock with the given
4987 * refclk, or FALSE. The returned values represent the clock equation:
4988 * reflck * (5 * (m1 + 2) + (m2 + 2)) / (n + 2) / p1 / p2.
4989 */
4990 limit = intel_limit(crtc, refclk);
4991 ret = limit->find_pll(limit, crtc, adjusted_mode->clock, refclk, NULL,
4992 clock);
4993 if (!ret)
4994 return false;
4995
4996 if (is_lvds && dev_priv->lvds_downclock_avail) {
4997 /*
4998 * Ensure we match the reduced clock's P to the target clock.
4999 * If the clocks don't match, we can't switch the display clock
5000 * by using the FP0/FP1. In such case we will disable the LVDS
5001 * downclock feature.
5002 */
5003 *has_reduced_clock = limit->find_pll(limit, crtc,
5004 dev_priv->lvds_downclock,
5005 refclk,
5006 clock,
5007 reduced_clock);
5008 }
5009
5010 if (is_sdvo && is_tv)
5011 i9xx_adjust_sdvo_tv_clock(adjusted_mode, clock);
5012
5013 return true;
5014}
5015
Paulo Zanonif48d8f22012-09-20 18:36:04 -03005016static void ironlake_set_m_n(struct drm_crtc *crtc,
5017 struct drm_display_mode *mode,
5018 struct drm_display_mode *adjusted_mode)
5019{
5020 struct drm_device *dev = crtc->dev;
5021 struct drm_i915_private *dev_priv = dev->dev_private;
5022 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Paulo Zanoniafe2fcf2012-10-23 18:30:01 -02005023 enum transcoder cpu_transcoder = intel_crtc->cpu_transcoder;
Paulo Zanonif48d8f22012-09-20 18:36:04 -03005024 struct intel_encoder *intel_encoder, *edp_encoder = NULL;
5025 struct fdi_m_n m_n = {0};
5026 int target_clock, pixel_multiplier, lane, link_bw;
5027 bool is_dp = false, is_cpu_edp = false;
5028
5029 for_each_encoder_on_crtc(dev, crtc, intel_encoder) {
5030 switch (intel_encoder->type) {
5031 case INTEL_OUTPUT_DISPLAYPORT:
5032 is_dp = true;
5033 break;
5034 case INTEL_OUTPUT_EDP:
5035 is_dp = true;
5036 if (!intel_encoder_is_pch_edp(&intel_encoder->base))
5037 is_cpu_edp = true;
5038 edp_encoder = intel_encoder;
5039 break;
5040 }
5041 }
5042
5043 /* FDI link */
5044 pixel_multiplier = intel_mode_get_pixel_multiplier(adjusted_mode);
5045 lane = 0;
5046 /* CPU eDP doesn't require FDI link, so just set DP M/N
5047 according to current link config */
5048 if (is_cpu_edp) {
5049 intel_edp_link_config(edp_encoder, &lane, &link_bw);
5050 } else {
5051 /* FDI is a binary signal running at ~2.7GHz, encoding
5052 * each output octet as 10 bits. The actual frequency
5053 * is stored as a divider into a 100MHz clock, and the
5054 * mode pixel clock is stored in units of 1KHz.
5055 * Hence the bw of each lane in terms of the mode signal
5056 * is:
5057 */
5058 link_bw = intel_fdi_link_freq(dev) * MHz(100)/KHz(1)/10;
5059 }
5060
5061 /* [e]DP over FDI requires target mode clock instead of link clock. */
5062 if (edp_encoder)
5063 target_clock = intel_edp_target_clock(edp_encoder, mode);
5064 else if (is_dp)
5065 target_clock = mode->clock;
5066 else
5067 target_clock = adjusted_mode->clock;
5068
5069 if (!lane) {
5070 /*
5071 * Account for spread spectrum to avoid
5072 * oversubscribing the link. Max center spread
5073 * is 2.5%; use 5% for safety's sake.
5074 */
5075 u32 bps = target_clock * intel_crtc->bpp * 21 / 20;
5076 lane = bps / (link_bw * 8) + 1;
5077 }
5078
5079 intel_crtc->fdi_lanes = lane;
5080
5081 if (pixel_multiplier > 1)
5082 link_bw *= pixel_multiplier;
5083 ironlake_compute_m_n(intel_crtc->bpp, lane, target_clock, link_bw,
5084 &m_n);
5085
Paulo Zanoniafe2fcf2012-10-23 18:30:01 -02005086 I915_WRITE(PIPE_DATA_M1(cpu_transcoder), TU_SIZE(m_n.tu) | m_n.gmch_m);
5087 I915_WRITE(PIPE_DATA_N1(cpu_transcoder), m_n.gmch_n);
5088 I915_WRITE(PIPE_LINK_M1(cpu_transcoder), m_n.link_m);
5089 I915_WRITE(PIPE_LINK_N1(cpu_transcoder), m_n.link_n);
Paulo Zanonif48d8f22012-09-20 18:36:04 -03005090}
5091
Paulo Zanonide13a2e2012-09-20 18:36:05 -03005092static uint32_t ironlake_compute_dpll(struct intel_crtc *intel_crtc,
5093 struct drm_display_mode *adjusted_mode,
5094 intel_clock_t *clock, u32 fp)
5095{
5096 struct drm_crtc *crtc = &intel_crtc->base;
5097 struct drm_device *dev = crtc->dev;
5098 struct drm_i915_private *dev_priv = dev->dev_private;
5099 struct intel_encoder *intel_encoder;
5100 uint32_t dpll;
5101 int factor, pixel_multiplier, num_connectors = 0;
5102 bool is_lvds = false, is_sdvo = false, is_tv = false;
5103 bool is_dp = false, is_cpu_edp = false;
5104
5105 for_each_encoder_on_crtc(dev, crtc, intel_encoder) {
5106 switch (intel_encoder->type) {
5107 case INTEL_OUTPUT_LVDS:
5108 is_lvds = true;
5109 break;
5110 case INTEL_OUTPUT_SDVO:
5111 case INTEL_OUTPUT_HDMI:
5112 is_sdvo = true;
5113 if (intel_encoder->needs_tv_clock)
5114 is_tv = true;
5115 break;
5116 case INTEL_OUTPUT_TVOUT:
5117 is_tv = true;
5118 break;
5119 case INTEL_OUTPUT_DISPLAYPORT:
5120 is_dp = true;
5121 break;
5122 case INTEL_OUTPUT_EDP:
5123 is_dp = true;
5124 if (!intel_encoder_is_pch_edp(&intel_encoder->base))
5125 is_cpu_edp = true;
5126 break;
5127 }
5128
5129 num_connectors++;
5130 }
5131
5132 /* Enable autotuning of the PLL clock (if permissible) */
5133 factor = 21;
5134 if (is_lvds) {
5135 if ((intel_panel_use_ssc(dev_priv) &&
5136 dev_priv->lvds_ssc_freq == 100) ||
5137 (I915_READ(PCH_LVDS) & LVDS_CLKB_POWER_MASK) == LVDS_CLKB_POWER_UP)
5138 factor = 25;
5139 } else if (is_sdvo && is_tv)
5140 factor = 20;
5141
5142 if (clock->m < factor * clock->n)
5143 fp |= FP_CB_TUNE;
5144
5145 dpll = 0;
5146
5147 if (is_lvds)
5148 dpll |= DPLLB_MODE_LVDS;
5149 else
5150 dpll |= DPLLB_MODE_DAC_SERIAL;
5151 if (is_sdvo) {
5152 pixel_multiplier = intel_mode_get_pixel_multiplier(adjusted_mode);
5153 if (pixel_multiplier > 1) {
5154 dpll |= (pixel_multiplier - 1) << PLL_REF_SDVO_HDMI_MULTIPLIER_SHIFT;
5155 }
5156 dpll |= DPLL_DVO_HIGH_SPEED;
5157 }
5158 if (is_dp && !is_cpu_edp)
5159 dpll |= DPLL_DVO_HIGH_SPEED;
5160
5161 /* compute bitmask from p1 value */
5162 dpll |= (1 << (clock->p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT;
5163 /* also FPA1 */
5164 dpll |= (1 << (clock->p1 - 1)) << DPLL_FPA1_P1_POST_DIV_SHIFT;
5165
5166 switch (clock->p2) {
5167 case 5:
5168 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_5;
5169 break;
5170 case 7:
5171 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_7;
5172 break;
5173 case 10:
5174 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_10;
5175 break;
5176 case 14:
5177 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_14;
5178 break;
5179 }
5180
5181 if (is_sdvo && is_tv)
5182 dpll |= PLL_REF_INPUT_TVCLKINBC;
5183 else if (is_tv)
5184 /* XXX: just matching BIOS for now */
5185 /* dpll |= PLL_REF_INPUT_TVCLKINBC; */
5186 dpll |= 3;
5187 else if (is_lvds && intel_panel_use_ssc(dev_priv) && num_connectors < 2)
5188 dpll |= PLLB_REF_INPUT_SPREADSPECTRUMIN;
5189 else
5190 dpll |= PLL_REF_INPUT_DREFCLK;
5191
5192 return dpll;
5193}
5194
Eric Anholtf564048e2011-03-30 13:01:02 -07005195static int ironlake_crtc_mode_set(struct drm_crtc *crtc,
5196 struct drm_display_mode *mode,
5197 struct drm_display_mode *adjusted_mode,
5198 int x, int y,
Daniel Vetter94352cf2012-07-05 22:51:56 +02005199 struct drm_framebuffer *fb)
Jesse Barnes79e53942008-11-07 14:24:08 -08005200{
5201 struct drm_device *dev = crtc->dev;
5202 struct drm_i915_private *dev_priv = dev->dev_private;
5203 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5204 int pipe = intel_crtc->pipe;
Chris Wilson5c3b82e2009-02-11 13:25:09 +00005205 int plane = intel_crtc->plane;
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03005206 int num_connectors = 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08005207 intel_clock_t clock, reduced_clock;
Paulo Zanonia1f9e772012-09-12 10:06:32 -03005208 u32 dpll, fp = 0, fp2 = 0;
Paulo Zanonie2f12b02012-09-20 18:36:06 -03005209 bool ok, has_reduced_clock = false;
5210 bool is_lvds = false, is_dp = false, is_cpu_edp = false;
Paulo Zanonif48d8f22012-09-20 18:36:04 -03005211 struct intel_encoder *encoder;
Eric Anholtfae14982011-03-30 13:01:09 -07005212 u32 temp;
Paulo Zanonide13a2e2012-09-20 18:36:05 -03005213 int ret;
Jesse Barnes5a354202011-06-24 12:19:22 -07005214 bool dither;
Jesse Barnes79e53942008-11-07 14:24:08 -08005215
Daniel Vetter6c2b7c122012-07-05 09:50:24 +02005216 for_each_encoder_on_crtc(dev, crtc, encoder) {
Jesse Barnes79e53942008-11-07 14:24:08 -08005217 switch (encoder->type) {
5218 case INTEL_OUTPUT_LVDS:
5219 is_lvds = true;
5220 break;
Jesse Barnes79e53942008-11-07 14:24:08 -08005221 case INTEL_OUTPUT_DISPLAYPORT:
5222 is_dp = true;
5223 break;
5224 case INTEL_OUTPUT_EDP:
Jesse Barnese3aef172012-04-10 11:58:03 -07005225 is_dp = true;
Paulo Zanonie2f12b02012-09-20 18:36:06 -03005226 if (!intel_encoder_is_pch_edp(&encoder->base))
Jesse Barnese3aef172012-04-10 11:58:03 -07005227 is_cpu_edp = true;
Jesse Barnes79e53942008-11-07 14:24:08 -08005228 break;
5229 }
5230
Kristian Høgsberg43565a02009-02-13 20:56:52 -05005231 num_connectors++;
5232 }
5233
Paulo Zanoni5dc52982012-10-05 12:05:56 -03005234 WARN(!(HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev)),
5235 "Unexpected PCH type %d\n", INTEL_PCH_TYPE(dev));
5236
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03005237 ok = ironlake_compute_clocks(crtc, adjusted_mode, &clock,
5238 &has_reduced_clock, &reduced_clock);
Jesse Barnes79e53942008-11-07 14:24:08 -08005239 if (!ok) {
5240 DRM_ERROR("Couldn't find PLL settings for mode!\n");
5241 return -EINVAL;
5242 }
5243
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01005244 /* Ensure that the cursor is valid for the new mode before changing... */
Chris Wilson6b383a72010-09-13 13:54:26 +01005245 intel_crtc_update_cursor(crtc, true);
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01005246
Eric Anholt8febb292011-03-30 13:01:07 -07005247 /* determine panel color depth */
Jani Nikulac8241962012-11-02 10:19:55 +02005248 dither = intel_choose_pipe_bpp_dither(crtc, fb, &intel_crtc->bpp,
5249 adjusted_mode);
Paulo Zanonic8203562012-09-12 10:06:29 -03005250 if (is_lvds && dev_priv->lvds_dither)
5251 dither = true;
Eric Anholt8febb292011-03-30 13:01:07 -07005252
Eric Anholta07d6782011-03-30 13:01:08 -07005253 fp = clock.n << 16 | clock.m1 << 8 | clock.m2;
5254 if (has_reduced_clock)
5255 fp2 = reduced_clock.n << 16 | reduced_clock.m1 << 8 |
5256 reduced_clock.m2;
Jesse Barnes79e53942008-11-07 14:24:08 -08005257
Paulo Zanonide13a2e2012-09-20 18:36:05 -03005258 dpll = ironlake_compute_dpll(intel_crtc, adjusted_mode, &clock, fp);
Jesse Barnes79e53942008-11-07 14:24:08 -08005259
Jesse Barnesf7cb34d2011-10-12 10:49:14 -07005260 DRM_DEBUG_KMS("Mode for pipe %d:\n", pipe);
Jesse Barnes79e53942008-11-07 14:24:08 -08005261 drm_mode_debug_printmodeline(mode);
5262
Paulo Zanoni5dc52982012-10-05 12:05:56 -03005263 /* CPU eDP is the only output that doesn't need a PCH PLL of its own. */
5264 if (!is_cpu_edp) {
Jesse Barnesee7b9f92012-04-20 17:11:53 +01005265 struct intel_pch_pll *pll;
Chris Wilson5eddb702010-09-11 13:48:45 +01005266
Jesse Barnesee7b9f92012-04-20 17:11:53 +01005267 pll = intel_get_pch_pll(intel_crtc, dpll, fp);
5268 if (pll == NULL) {
5269 DRM_DEBUG_DRIVER("failed to find PLL for pipe %d\n",
5270 pipe);
Jesse Barnes4b645f12011-10-12 09:51:31 -07005271 return -EINVAL;
5272 }
Jesse Barnesee7b9f92012-04-20 17:11:53 +01005273 } else
5274 intel_put_pch_pll(intel_crtc);
Jesse Barnes79e53942008-11-07 14:24:08 -08005275
5276 /* The LVDS pin pair needs to be on before the DPLLs are enabled.
5277 * This is an exception to the general rule that mode_set doesn't turn
5278 * things on.
5279 */
5280 if (is_lvds) {
Eric Anholtfae14982011-03-30 13:01:09 -07005281 temp = I915_READ(PCH_LVDS);
Chris Wilson5eddb702010-09-11 13:48:45 +01005282 temp |= LVDS_PORT_EN | LVDS_A0A2_CLKA_POWER_UP;
Jesse Barnes7885d202012-01-12 14:51:17 -08005283 if (HAS_PCH_CPT(dev)) {
5284 temp &= ~PORT_TRANS_SEL_MASK;
Jesse Barnes4b645f12011-10-12 09:51:31 -07005285 temp |= PORT_TRANS_SEL_CPT(pipe);
Jesse Barnes7885d202012-01-12 14:51:17 -08005286 } else {
5287 if (pipe == 1)
5288 temp |= LVDS_PIPEB_SELECT;
5289 else
5290 temp &= ~LVDS_PIPEB_SELECT;
5291 }
Jesse Barnes4b645f12011-10-12 09:51:31 -07005292
Zhao Yakuia3e17eb2009-10-10 10:42:37 +08005293 /* set the corresponsding LVDS_BORDER bit */
Chris Wilson5eddb702010-09-11 13:48:45 +01005294 temp |= dev_priv->lvds_border_bits;
Jesse Barnes79e53942008-11-07 14:24:08 -08005295 /* Set the B0-B3 data pairs corresponding to whether we're going to
5296 * set the DPLLs for dual-channel mode or not.
5297 */
5298 if (clock.p2 == 7)
Chris Wilson5eddb702010-09-11 13:48:45 +01005299 temp |= LVDS_B0B3_POWER_UP | LVDS_CLKB_POWER_UP;
Jesse Barnes79e53942008-11-07 14:24:08 -08005300 else
Chris Wilson5eddb702010-09-11 13:48:45 +01005301 temp &= ~(LVDS_B0B3_POWER_UP | LVDS_CLKB_POWER_UP);
Jesse Barnes79e53942008-11-07 14:24:08 -08005302
5303 /* It would be nice to set 24 vs 18-bit mode (LVDS_A3_POWER_UP)
5304 * appropriately here, but we need to look more thoroughly into how
5305 * panels behave in the two modes.
5306 */
Chris Wilson284d5df2012-04-14 17:41:59 +01005307 temp &= ~(LVDS_HSYNC_POLARITY | LVDS_VSYNC_POLARITY);
Bryan Freedaa9b5002011-01-12 13:43:19 -08005308 if (adjusted_mode->flags & DRM_MODE_FLAG_NHSYNC)
Chris Wilson284d5df2012-04-14 17:41:59 +01005309 temp |= LVDS_HSYNC_POLARITY;
Bryan Freedaa9b5002011-01-12 13:43:19 -08005310 if (adjusted_mode->flags & DRM_MODE_FLAG_NVSYNC)
Chris Wilson284d5df2012-04-14 17:41:59 +01005311 temp |= LVDS_VSYNC_POLARITY;
Eric Anholtfae14982011-03-30 13:01:09 -07005312 I915_WRITE(PCH_LVDS, temp);
Jesse Barnes79e53942008-11-07 14:24:08 -08005313 }
Jesse Barnes434ed092010-09-07 14:48:06 -07005314
Jesse Barnese3aef172012-04-10 11:58:03 -07005315 if (is_dp && !is_cpu_edp) {
Keith Packarda4fc5ed2009-04-07 16:16:42 -07005316 intel_dp_set_m_n(crtc, mode, adjusted_mode);
Eric Anholt8febb292011-03-30 13:01:07 -07005317 } else {
Zhenyu Wang8db9d772010-04-07 16:15:54 +08005318 /* For non-DP output, clear any trans DP clock recovery setting.*/
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08005319 I915_WRITE(TRANSDATA_M1(pipe), 0);
5320 I915_WRITE(TRANSDATA_N1(pipe), 0);
5321 I915_WRITE(TRANSDPLINK_M1(pipe), 0);
5322 I915_WRITE(TRANSDPLINK_N1(pipe), 0);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08005323 }
Jesse Barnes79e53942008-11-07 14:24:08 -08005324
Jesse Barnesee7b9f92012-04-20 17:11:53 +01005325 if (intel_crtc->pch_pll) {
5326 I915_WRITE(intel_crtc->pch_pll->pll_reg, dpll);
Chris Wilson5eddb702010-09-11 13:48:45 +01005327
Zhenyu Wang32f9d652009-07-24 01:00:32 +08005328 /* Wait for the clocks to stabilize. */
Jesse Barnesee7b9f92012-04-20 17:11:53 +01005329 POSTING_READ(intel_crtc->pch_pll->pll_reg);
Zhenyu Wang32f9d652009-07-24 01:00:32 +08005330 udelay(150);
5331
Eric Anholt8febb292011-03-30 13:01:07 -07005332 /* The pixel multiplier can only be updated once the
5333 * DPLL is enabled and the clocks are stable.
5334 *
5335 * So write it again.
5336 */
Jesse Barnesee7b9f92012-04-20 17:11:53 +01005337 I915_WRITE(intel_crtc->pch_pll->pll_reg, dpll);
Jesse Barnes79e53942008-11-07 14:24:08 -08005338 }
Jesse Barnes79e53942008-11-07 14:24:08 -08005339
Chris Wilson5eddb702010-09-11 13:48:45 +01005340 intel_crtc->lowfreq_avail = false;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01005341 if (intel_crtc->pch_pll) {
Jesse Barnes4b645f12011-10-12 09:51:31 -07005342 if (is_lvds && has_reduced_clock && i915_powersave) {
Jesse Barnesee7b9f92012-04-20 17:11:53 +01005343 I915_WRITE(intel_crtc->pch_pll->fp1_reg, fp2);
Jesse Barnes4b645f12011-10-12 09:51:31 -07005344 intel_crtc->lowfreq_avail = true;
Jesse Barnes4b645f12011-10-12 09:51:31 -07005345 } else {
Jesse Barnesee7b9f92012-04-20 17:11:53 +01005346 I915_WRITE(intel_crtc->pch_pll->fp1_reg, fp);
Jesse Barnes652c3932009-08-17 13:31:43 -07005347 }
5348 }
5349
Paulo Zanonib0e77b92012-10-01 18:10:53 -03005350 intel_set_pipe_timings(intel_crtc, mode, adjusted_mode);
Zhenyu Wang2c072452009-06-05 15:38:42 +08005351
Paulo Zanonif48d8f22012-09-20 18:36:04 -03005352 ironlake_set_m_n(crtc, mode, adjusted_mode);
Zhenyu Wang2c072452009-06-05 15:38:42 +08005353
Jesse Barnese3aef172012-04-10 11:58:03 -07005354 if (is_cpu_edp)
Eric Anholt8febb292011-03-30 13:01:07 -07005355 ironlake_set_pll_edp(crtc, adjusted_mode->clock);
Zhenyu Wang2c072452009-06-05 15:38:42 +08005356
Paulo Zanonic8203562012-09-12 10:06:29 -03005357 ironlake_set_pipeconf(crtc, adjusted_mode, dither);
Jesse Barnes79e53942008-11-07 14:24:08 -08005358
Jesse Barnes9d0498a2010-08-18 13:20:54 -07005359 intel_wait_for_vblank(dev, pipe);
Jesse Barnes79e53942008-11-07 14:24:08 -08005360
Paulo Zanonia1f9e772012-09-12 10:06:32 -03005361 /* Set up the display plane register */
5362 I915_WRITE(DSPCNTR(plane), DISPPLANE_GAMMA_ENABLE);
Jesse Barnesb24e7172011-01-04 15:09:30 -08005363 POSTING_READ(DSPCNTR(plane));
Jesse Barnes79e53942008-11-07 14:24:08 -08005364
Daniel Vetter94352cf2012-07-05 22:51:56 +02005365 ret = intel_pipe_set_base(crtc, x, y, fb);
Shaohua Li7662c8b2009-06-26 11:23:55 +08005366
5367 intel_update_watermarks(dev);
5368
Eugeni Dodonov1f8eeab2012-05-09 15:37:24 -03005369 intel_update_linetime_watermarks(dev, pipe, adjusted_mode);
5370
Chris Wilson1f803ee2009-06-06 09:45:59 +01005371 return ret;
Jesse Barnes79e53942008-11-07 14:24:08 -08005372}
5373
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -03005374static int haswell_crtc_mode_set(struct drm_crtc *crtc,
5375 struct drm_display_mode *mode,
5376 struct drm_display_mode *adjusted_mode,
5377 int x, int y,
5378 struct drm_framebuffer *fb)
5379{
5380 struct drm_device *dev = crtc->dev;
5381 struct drm_i915_private *dev_priv = dev->dev_private;
5382 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5383 int pipe = intel_crtc->pipe;
5384 int plane = intel_crtc->plane;
5385 int num_connectors = 0;
5386 intel_clock_t clock, reduced_clock;
Paulo Zanoni5dc52982012-10-05 12:05:56 -03005387 u32 dpll = 0, fp = 0, fp2 = 0;
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -03005388 bool ok, has_reduced_clock = false;
5389 bool is_lvds = false, is_dp = false, is_cpu_edp = false;
5390 struct intel_encoder *encoder;
5391 u32 temp;
5392 int ret;
5393 bool dither;
5394
5395 for_each_encoder_on_crtc(dev, crtc, encoder) {
5396 switch (encoder->type) {
5397 case INTEL_OUTPUT_LVDS:
5398 is_lvds = true;
5399 break;
5400 case INTEL_OUTPUT_DISPLAYPORT:
5401 is_dp = true;
5402 break;
5403 case INTEL_OUTPUT_EDP:
5404 is_dp = true;
5405 if (!intel_encoder_is_pch_edp(&encoder->base))
5406 is_cpu_edp = true;
5407 break;
5408 }
5409
5410 num_connectors++;
5411 }
5412
Paulo Zanonia5c961d2012-10-24 15:59:34 -02005413 if (is_cpu_edp)
5414 intel_crtc->cpu_transcoder = TRANSCODER_EDP;
5415 else
5416 intel_crtc->cpu_transcoder = pipe;
5417
Paulo Zanoni5dc52982012-10-05 12:05:56 -03005418 /* We are not sure yet this won't happen. */
5419 WARN(!HAS_PCH_LPT(dev), "Unexpected PCH type %d\n",
5420 INTEL_PCH_TYPE(dev));
5421
5422 WARN(num_connectors != 1, "%d connectors attached to pipe %c\n",
5423 num_connectors, pipe_name(pipe));
5424
Paulo Zanoni702e7a52012-10-23 18:29:59 -02005425 WARN_ON(I915_READ(PIPECONF(intel_crtc->cpu_transcoder)) &
Paulo Zanoni1ce42922012-10-05 12:06:01 -03005426 (PIPECONF_ENABLE | I965_PIPECONF_ACTIVE));
5427
5428 WARN_ON(I915_READ(DSPCNTR(plane)) & DISPLAY_PLANE_ENABLE);
5429
Paulo Zanoni6441ab52012-10-05 12:05:58 -03005430 if (!intel_ddi_pll_mode_set(crtc, adjusted_mode->clock))
5431 return -EINVAL;
5432
Paulo Zanoni5dc52982012-10-05 12:05:56 -03005433 if (HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev)) {
5434 ok = ironlake_compute_clocks(crtc, adjusted_mode, &clock,
5435 &has_reduced_clock,
5436 &reduced_clock);
5437 if (!ok) {
5438 DRM_ERROR("Couldn't find PLL settings for mode!\n");
5439 return -EINVAL;
5440 }
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -03005441 }
5442
5443 /* Ensure that the cursor is valid for the new mode before changing... */
5444 intel_crtc_update_cursor(crtc, true);
5445
5446 /* determine panel color depth */
Jani Nikulac8241962012-11-02 10:19:55 +02005447 dither = intel_choose_pipe_bpp_dither(crtc, fb, &intel_crtc->bpp,
5448 adjusted_mode);
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -03005449 if (is_lvds && dev_priv->lvds_dither)
5450 dither = true;
5451
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -03005452 DRM_DEBUG_KMS("Mode for pipe %d:\n", pipe);
5453 drm_mode_debug_printmodeline(mode);
5454
Paulo Zanoni5dc52982012-10-05 12:05:56 -03005455 if (HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev)) {
5456 fp = clock.n << 16 | clock.m1 << 8 | clock.m2;
5457 if (has_reduced_clock)
5458 fp2 = reduced_clock.n << 16 | reduced_clock.m1 << 8 |
5459 reduced_clock.m2;
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -03005460
Paulo Zanoni5dc52982012-10-05 12:05:56 -03005461 dpll = ironlake_compute_dpll(intel_crtc, adjusted_mode, &clock,
5462 fp);
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -03005463
Paulo Zanoni5dc52982012-10-05 12:05:56 -03005464 /* CPU eDP is the only output that doesn't need a PCH PLL of its
5465 * own on pre-Haswell/LPT generation */
5466 if (!is_cpu_edp) {
5467 struct intel_pch_pll *pll;
5468
5469 pll = intel_get_pch_pll(intel_crtc, dpll, fp);
5470 if (pll == NULL) {
5471 DRM_DEBUG_DRIVER("failed to find PLL for pipe %d\n",
5472 pipe);
5473 return -EINVAL;
5474 }
5475 } else
5476 intel_put_pch_pll(intel_crtc);
5477
5478 /* The LVDS pin pair needs to be on before the DPLLs are
5479 * enabled. This is an exception to the general rule that
5480 * mode_set doesn't turn things on.
5481 */
5482 if (is_lvds) {
5483 temp = I915_READ(PCH_LVDS);
5484 temp |= LVDS_PORT_EN | LVDS_A0A2_CLKA_POWER_UP;
5485 if (HAS_PCH_CPT(dev)) {
5486 temp &= ~PORT_TRANS_SEL_MASK;
5487 temp |= PORT_TRANS_SEL_CPT(pipe);
5488 } else {
5489 if (pipe == 1)
5490 temp |= LVDS_PIPEB_SELECT;
5491 else
5492 temp &= ~LVDS_PIPEB_SELECT;
5493 }
5494
5495 /* set the corresponsding LVDS_BORDER bit */
5496 temp |= dev_priv->lvds_border_bits;
5497 /* Set the B0-B3 data pairs corresponding to whether
5498 * we're going to set the DPLLs for dual-channel mode or
5499 * not.
5500 */
5501 if (clock.p2 == 7)
5502 temp |= LVDS_B0B3_POWER_UP | LVDS_CLKB_POWER_UP;
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -03005503 else
Paulo Zanoni5dc52982012-10-05 12:05:56 -03005504 temp &= ~(LVDS_B0B3_POWER_UP |
5505 LVDS_CLKB_POWER_UP);
5506
5507 /* It would be nice to set 24 vs 18-bit mode
5508 * (LVDS_A3_POWER_UP) appropriately here, but we need to
5509 * look more thoroughly into how panels behave in the
5510 * two modes.
5511 */
5512 temp &= ~(LVDS_HSYNC_POLARITY | LVDS_VSYNC_POLARITY);
5513 if (adjusted_mode->flags & DRM_MODE_FLAG_NHSYNC)
5514 temp |= LVDS_HSYNC_POLARITY;
5515 if (adjusted_mode->flags & DRM_MODE_FLAG_NVSYNC)
5516 temp |= LVDS_VSYNC_POLARITY;
5517 I915_WRITE(PCH_LVDS, temp);
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -03005518 }
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -03005519 }
5520
5521 if (is_dp && !is_cpu_edp) {
5522 intel_dp_set_m_n(crtc, mode, adjusted_mode);
5523 } else {
Paulo Zanoni5dc52982012-10-05 12:05:56 -03005524 if (HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev)) {
5525 /* For non-DP output, clear any trans DP clock recovery
5526 * setting.*/
5527 I915_WRITE(TRANSDATA_M1(pipe), 0);
5528 I915_WRITE(TRANSDATA_N1(pipe), 0);
5529 I915_WRITE(TRANSDPLINK_M1(pipe), 0);
5530 I915_WRITE(TRANSDPLINK_N1(pipe), 0);
5531 }
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -03005532 }
5533
5534 intel_crtc->lowfreq_avail = false;
Paulo Zanoni5dc52982012-10-05 12:05:56 -03005535 if (HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev)) {
5536 if (intel_crtc->pch_pll) {
5537 I915_WRITE(intel_crtc->pch_pll->pll_reg, dpll);
5538
5539 /* Wait for the clocks to stabilize. */
5540 POSTING_READ(intel_crtc->pch_pll->pll_reg);
5541 udelay(150);
5542
5543 /* The pixel multiplier can only be updated once the
5544 * DPLL is enabled and the clocks are stable.
5545 *
5546 * So write it again.
5547 */
5548 I915_WRITE(intel_crtc->pch_pll->pll_reg, dpll);
5549 }
5550
5551 if (intel_crtc->pch_pll) {
5552 if (is_lvds && has_reduced_clock && i915_powersave) {
5553 I915_WRITE(intel_crtc->pch_pll->fp1_reg, fp2);
5554 intel_crtc->lowfreq_avail = true;
5555 } else {
5556 I915_WRITE(intel_crtc->pch_pll->fp1_reg, fp);
5557 }
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -03005558 }
5559 }
5560
5561 intel_set_pipe_timings(intel_crtc, mode, adjusted_mode);
5562
Paulo Zanoni1eb8dfe2012-10-18 12:42:10 -03005563 if (!is_dp || is_cpu_edp)
5564 ironlake_set_m_n(crtc, mode, adjusted_mode);
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -03005565
Paulo Zanoni5dc52982012-10-05 12:05:56 -03005566 if (HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev))
5567 if (is_cpu_edp)
5568 ironlake_set_pll_edp(crtc, adjusted_mode->clock);
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -03005569
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03005570 haswell_set_pipeconf(crtc, adjusted_mode, dither);
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -03005571
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -03005572 /* Set up the display plane register */
5573 I915_WRITE(DSPCNTR(plane), DISPPLANE_GAMMA_ENABLE);
5574 POSTING_READ(DSPCNTR(plane));
5575
5576 ret = intel_pipe_set_base(crtc, x, y, fb);
5577
5578 intel_update_watermarks(dev);
5579
5580 intel_update_linetime_watermarks(dev, pipe, adjusted_mode);
5581
5582 return ret;
5583}
5584
Eric Anholtf564048e2011-03-30 13:01:02 -07005585static int intel_crtc_mode_set(struct drm_crtc *crtc,
5586 struct drm_display_mode *mode,
5587 struct drm_display_mode *adjusted_mode,
5588 int x, int y,
Daniel Vetter94352cf2012-07-05 22:51:56 +02005589 struct drm_framebuffer *fb)
Eric Anholtf564048e2011-03-30 13:01:02 -07005590{
5591 struct drm_device *dev = crtc->dev;
5592 struct drm_i915_private *dev_priv = dev->dev_private;
Eric Anholt0b701d22011-03-30 13:01:03 -07005593 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5594 int pipe = intel_crtc->pipe;
Eric Anholtf564048e2011-03-30 13:01:02 -07005595 int ret;
5596
Eric Anholt0b701d22011-03-30 13:01:03 -07005597 drm_vblank_pre_modeset(dev, pipe);
5598
Eric Anholtf564048e2011-03-30 13:01:02 -07005599 ret = dev_priv->display.crtc_mode_set(crtc, mode, adjusted_mode,
Daniel Vetter94352cf2012-07-05 22:51:56 +02005600 x, y, fb);
Jesse Barnes79e53942008-11-07 14:24:08 -08005601 drm_vblank_post_modeset(dev, pipe);
5602
5603 return ret;
5604}
5605
Wu Fengguang3a9627f2011-12-09 20:42:19 +08005606static bool intel_eld_uptodate(struct drm_connector *connector,
5607 int reg_eldv, uint32_t bits_eldv,
5608 int reg_elda, uint32_t bits_elda,
5609 int reg_edid)
5610{
5611 struct drm_i915_private *dev_priv = connector->dev->dev_private;
5612 uint8_t *eld = connector->eld;
5613 uint32_t i;
5614
5615 i = I915_READ(reg_eldv);
5616 i &= bits_eldv;
5617
5618 if (!eld[0])
5619 return !i;
5620
5621 if (!i)
5622 return false;
5623
5624 i = I915_READ(reg_elda);
5625 i &= ~bits_elda;
5626 I915_WRITE(reg_elda, i);
5627
5628 for (i = 0; i < eld[2]; i++)
5629 if (I915_READ(reg_edid) != *((uint32_t *)eld + i))
5630 return false;
5631
5632 return true;
5633}
5634
Wu Fengguange0dac652011-09-05 14:25:34 +08005635static void g4x_write_eld(struct drm_connector *connector,
5636 struct drm_crtc *crtc)
5637{
5638 struct drm_i915_private *dev_priv = connector->dev->dev_private;
5639 uint8_t *eld = connector->eld;
5640 uint32_t eldv;
5641 uint32_t len;
5642 uint32_t i;
5643
5644 i = I915_READ(G4X_AUD_VID_DID);
5645
5646 if (i == INTEL_AUDIO_DEVBLC || i == INTEL_AUDIO_DEVCL)
5647 eldv = G4X_ELDV_DEVCL_DEVBLC;
5648 else
5649 eldv = G4X_ELDV_DEVCTG;
5650
Wu Fengguang3a9627f2011-12-09 20:42:19 +08005651 if (intel_eld_uptodate(connector,
5652 G4X_AUD_CNTL_ST, eldv,
5653 G4X_AUD_CNTL_ST, G4X_ELD_ADDR,
5654 G4X_HDMIW_HDMIEDID))
5655 return;
5656
Wu Fengguange0dac652011-09-05 14:25:34 +08005657 i = I915_READ(G4X_AUD_CNTL_ST);
5658 i &= ~(eldv | G4X_ELD_ADDR);
5659 len = (i >> 9) & 0x1f; /* ELD buffer size */
5660 I915_WRITE(G4X_AUD_CNTL_ST, i);
5661
5662 if (!eld[0])
5663 return;
5664
5665 len = min_t(uint8_t, eld[2], len);
5666 DRM_DEBUG_DRIVER("ELD size %d\n", len);
5667 for (i = 0; i < len; i++)
5668 I915_WRITE(G4X_HDMIW_HDMIEDID, *((uint32_t *)eld + i));
5669
5670 i = I915_READ(G4X_AUD_CNTL_ST);
5671 i |= eldv;
5672 I915_WRITE(G4X_AUD_CNTL_ST, i);
5673}
5674
Wang Xingchao83358c852012-08-16 22:43:37 +08005675static void haswell_write_eld(struct drm_connector *connector,
5676 struct drm_crtc *crtc)
5677{
5678 struct drm_i915_private *dev_priv = connector->dev->dev_private;
5679 uint8_t *eld = connector->eld;
5680 struct drm_device *dev = crtc->dev;
5681 uint32_t eldv;
5682 uint32_t i;
5683 int len;
5684 int pipe = to_intel_crtc(crtc)->pipe;
5685 int tmp;
5686
5687 int hdmiw_hdmiedid = HSW_AUD_EDID_DATA(pipe);
5688 int aud_cntl_st = HSW_AUD_DIP_ELD_CTRL(pipe);
5689 int aud_config = HSW_AUD_CFG(pipe);
5690 int aud_cntrl_st2 = HSW_AUD_PIN_ELD_CP_VLD;
5691
5692
5693 DRM_DEBUG_DRIVER("HDMI: Haswell Audio initialize....\n");
5694
5695 /* Audio output enable */
5696 DRM_DEBUG_DRIVER("HDMI audio: enable codec\n");
5697 tmp = I915_READ(aud_cntrl_st2);
5698 tmp |= (AUDIO_OUTPUT_ENABLE_A << (pipe * 4));
5699 I915_WRITE(aud_cntrl_st2, tmp);
5700
5701 /* Wait for 1 vertical blank */
5702 intel_wait_for_vblank(dev, pipe);
5703
5704 /* Set ELD valid state */
5705 tmp = I915_READ(aud_cntrl_st2);
5706 DRM_DEBUG_DRIVER("HDMI audio: pin eld vld status=0x%8x\n", tmp);
5707 tmp |= (AUDIO_ELD_VALID_A << (pipe * 4));
5708 I915_WRITE(aud_cntrl_st2, tmp);
5709 tmp = I915_READ(aud_cntrl_st2);
5710 DRM_DEBUG_DRIVER("HDMI audio: eld vld status=0x%8x\n", tmp);
5711
5712 /* Enable HDMI mode */
5713 tmp = I915_READ(aud_config);
5714 DRM_DEBUG_DRIVER("HDMI audio: audio conf: 0x%8x\n", tmp);
5715 /* clear N_programing_enable and N_value_index */
5716 tmp &= ~(AUD_CONFIG_N_VALUE_INDEX | AUD_CONFIG_N_PROG_ENABLE);
5717 I915_WRITE(aud_config, tmp);
5718
5719 DRM_DEBUG_DRIVER("ELD on pipe %c\n", pipe_name(pipe));
5720
5721 eldv = AUDIO_ELD_VALID_A << (pipe * 4);
5722
5723 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_DISPLAYPORT)) {
5724 DRM_DEBUG_DRIVER("ELD: DisplayPort detected\n");
5725 eld[5] |= (1 << 2); /* Conn_Type, 0x1 = DisplayPort */
5726 I915_WRITE(aud_config, AUD_CONFIG_N_VALUE_INDEX); /* 0x1 = DP */
5727 } else
5728 I915_WRITE(aud_config, 0);
5729
5730 if (intel_eld_uptodate(connector,
5731 aud_cntrl_st2, eldv,
5732 aud_cntl_st, IBX_ELD_ADDRESS,
5733 hdmiw_hdmiedid))
5734 return;
5735
5736 i = I915_READ(aud_cntrl_st2);
5737 i &= ~eldv;
5738 I915_WRITE(aud_cntrl_st2, i);
5739
5740 if (!eld[0])
5741 return;
5742
5743 i = I915_READ(aud_cntl_st);
5744 i &= ~IBX_ELD_ADDRESS;
5745 I915_WRITE(aud_cntl_st, i);
5746 i = (i >> 29) & DIP_PORT_SEL_MASK; /* DIP_Port_Select, 0x1 = PortB */
5747 DRM_DEBUG_DRIVER("port num:%d\n", i);
5748
5749 len = min_t(uint8_t, eld[2], 21); /* 84 bytes of hw ELD buffer */
5750 DRM_DEBUG_DRIVER("ELD size %d\n", len);
5751 for (i = 0; i < len; i++)
5752 I915_WRITE(hdmiw_hdmiedid, *((uint32_t *)eld + i));
5753
5754 i = I915_READ(aud_cntrl_st2);
5755 i |= eldv;
5756 I915_WRITE(aud_cntrl_st2, i);
5757
5758}
5759
Wu Fengguange0dac652011-09-05 14:25:34 +08005760static void ironlake_write_eld(struct drm_connector *connector,
5761 struct drm_crtc *crtc)
5762{
5763 struct drm_i915_private *dev_priv = connector->dev->dev_private;
5764 uint8_t *eld = connector->eld;
5765 uint32_t eldv;
5766 uint32_t i;
5767 int len;
5768 int hdmiw_hdmiedid;
Wu Fengguangb6daa022012-01-06 14:41:31 -06005769 int aud_config;
Wu Fengguange0dac652011-09-05 14:25:34 +08005770 int aud_cntl_st;
5771 int aud_cntrl_st2;
Wang Xingchao9b138a82012-08-09 16:52:18 +08005772 int pipe = to_intel_crtc(crtc)->pipe;
Wu Fengguange0dac652011-09-05 14:25:34 +08005773
Wu Fengguangb3f33cb2011-12-09 20:42:17 +08005774 if (HAS_PCH_IBX(connector->dev)) {
Wang Xingchao9b138a82012-08-09 16:52:18 +08005775 hdmiw_hdmiedid = IBX_HDMIW_HDMIEDID(pipe);
5776 aud_config = IBX_AUD_CFG(pipe);
5777 aud_cntl_st = IBX_AUD_CNTL_ST(pipe);
Wu Fengguang1202b4c62011-12-09 20:42:18 +08005778 aud_cntrl_st2 = IBX_AUD_CNTL_ST2;
Wu Fengguange0dac652011-09-05 14:25:34 +08005779 } else {
Wang Xingchao9b138a82012-08-09 16:52:18 +08005780 hdmiw_hdmiedid = CPT_HDMIW_HDMIEDID(pipe);
5781 aud_config = CPT_AUD_CFG(pipe);
5782 aud_cntl_st = CPT_AUD_CNTL_ST(pipe);
Wu Fengguang1202b4c62011-12-09 20:42:18 +08005783 aud_cntrl_st2 = CPT_AUD_CNTRL_ST2;
Wu Fengguange0dac652011-09-05 14:25:34 +08005784 }
5785
Wang Xingchao9b138a82012-08-09 16:52:18 +08005786 DRM_DEBUG_DRIVER("ELD on pipe %c\n", pipe_name(pipe));
Wu Fengguange0dac652011-09-05 14:25:34 +08005787
5788 i = I915_READ(aud_cntl_st);
Wang Xingchao9b138a82012-08-09 16:52:18 +08005789 i = (i >> 29) & DIP_PORT_SEL_MASK; /* DIP_Port_Select, 0x1 = PortB */
Wu Fengguange0dac652011-09-05 14:25:34 +08005790 if (!i) {
5791 DRM_DEBUG_DRIVER("Audio directed to unknown port\n");
5792 /* operate blindly on all ports */
Wu Fengguang1202b4c62011-12-09 20:42:18 +08005793 eldv = IBX_ELD_VALIDB;
5794 eldv |= IBX_ELD_VALIDB << 4;
5795 eldv |= IBX_ELD_VALIDB << 8;
Wu Fengguange0dac652011-09-05 14:25:34 +08005796 } else {
5797 DRM_DEBUG_DRIVER("ELD on port %c\n", 'A' + i);
Wu Fengguang1202b4c62011-12-09 20:42:18 +08005798 eldv = IBX_ELD_VALIDB << ((i - 1) * 4);
Wu Fengguange0dac652011-09-05 14:25:34 +08005799 }
5800
Wu Fengguang3a9627f2011-12-09 20:42:19 +08005801 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_DISPLAYPORT)) {
5802 DRM_DEBUG_DRIVER("ELD: DisplayPort detected\n");
5803 eld[5] |= (1 << 2); /* Conn_Type, 0x1 = DisplayPort */
Wu Fengguangb6daa022012-01-06 14:41:31 -06005804 I915_WRITE(aud_config, AUD_CONFIG_N_VALUE_INDEX); /* 0x1 = DP */
5805 } else
5806 I915_WRITE(aud_config, 0);
Wu Fengguang3a9627f2011-12-09 20:42:19 +08005807
5808 if (intel_eld_uptodate(connector,
5809 aud_cntrl_st2, eldv,
5810 aud_cntl_st, IBX_ELD_ADDRESS,
5811 hdmiw_hdmiedid))
5812 return;
5813
Wu Fengguange0dac652011-09-05 14:25:34 +08005814 i = I915_READ(aud_cntrl_st2);
5815 i &= ~eldv;
5816 I915_WRITE(aud_cntrl_st2, i);
5817
5818 if (!eld[0])
5819 return;
5820
Wu Fengguange0dac652011-09-05 14:25:34 +08005821 i = I915_READ(aud_cntl_st);
Wu Fengguang1202b4c62011-12-09 20:42:18 +08005822 i &= ~IBX_ELD_ADDRESS;
Wu Fengguange0dac652011-09-05 14:25:34 +08005823 I915_WRITE(aud_cntl_st, i);
5824
5825 len = min_t(uint8_t, eld[2], 21); /* 84 bytes of hw ELD buffer */
5826 DRM_DEBUG_DRIVER("ELD size %d\n", len);
5827 for (i = 0; i < len; i++)
5828 I915_WRITE(hdmiw_hdmiedid, *((uint32_t *)eld + i));
5829
5830 i = I915_READ(aud_cntrl_st2);
5831 i |= eldv;
5832 I915_WRITE(aud_cntrl_st2, i);
5833}
5834
5835void intel_write_eld(struct drm_encoder *encoder,
5836 struct drm_display_mode *mode)
5837{
5838 struct drm_crtc *crtc = encoder->crtc;
5839 struct drm_connector *connector;
5840 struct drm_device *dev = encoder->dev;
5841 struct drm_i915_private *dev_priv = dev->dev_private;
5842
5843 connector = drm_select_eld(encoder, mode);
5844 if (!connector)
5845 return;
5846
5847 DRM_DEBUG_DRIVER("ELD on [CONNECTOR:%d:%s], [ENCODER:%d:%s]\n",
5848 connector->base.id,
5849 drm_get_connector_name(connector),
5850 connector->encoder->base.id,
5851 drm_get_encoder_name(connector->encoder));
5852
5853 connector->eld[6] = drm_av_sync_delay(connector, mode) / 2;
5854
5855 if (dev_priv->display.write_eld)
5856 dev_priv->display.write_eld(connector, crtc);
5857}
5858
Jesse Barnes79e53942008-11-07 14:24:08 -08005859/** Loads the palette/gamma unit for the CRTC with the prepared values */
5860void intel_crtc_load_lut(struct drm_crtc *crtc)
5861{
5862 struct drm_device *dev = crtc->dev;
5863 struct drm_i915_private *dev_priv = dev->dev_private;
5864 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08005865 int palreg = PALETTE(intel_crtc->pipe);
Jesse Barnes79e53942008-11-07 14:24:08 -08005866 int i;
5867
5868 /* The clocks have to be on to load the palette. */
Alban Browaeysaed3f092012-02-24 17:12:45 +00005869 if (!crtc->enabled || !intel_crtc->active)
Jesse Barnes79e53942008-11-07 14:24:08 -08005870 return;
5871
Adam Jacksonf2b115e2009-12-03 17:14:42 -05005872 /* use legacy palette for Ironlake */
Eric Anholtbad720f2009-10-22 16:11:14 -07005873 if (HAS_PCH_SPLIT(dev))
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08005874 palreg = LGC_PALETTE(intel_crtc->pipe);
Zhenyu Wang2c072452009-06-05 15:38:42 +08005875
Jesse Barnes79e53942008-11-07 14:24:08 -08005876 for (i = 0; i < 256; i++) {
5877 I915_WRITE(palreg + 4 * i,
5878 (intel_crtc->lut_r[i] << 16) |
5879 (intel_crtc->lut_g[i] << 8) |
5880 intel_crtc->lut_b[i]);
5881 }
5882}
5883
Chris Wilson560b85b2010-08-07 11:01:38 +01005884static void i845_update_cursor(struct drm_crtc *crtc, u32 base)
5885{
5886 struct drm_device *dev = crtc->dev;
5887 struct drm_i915_private *dev_priv = dev->dev_private;
5888 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5889 bool visible = base != 0;
5890 u32 cntl;
5891
5892 if (intel_crtc->cursor_visible == visible)
5893 return;
5894
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08005895 cntl = I915_READ(_CURACNTR);
Chris Wilson560b85b2010-08-07 11:01:38 +01005896 if (visible) {
5897 /* On these chipsets we can only modify the base whilst
5898 * the cursor is disabled.
5899 */
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08005900 I915_WRITE(_CURABASE, base);
Chris Wilson560b85b2010-08-07 11:01:38 +01005901
5902 cntl &= ~(CURSOR_FORMAT_MASK);
5903 /* XXX width must be 64, stride 256 => 0x00 << 28 */
5904 cntl |= CURSOR_ENABLE |
5905 CURSOR_GAMMA_ENABLE |
5906 CURSOR_FORMAT_ARGB;
5907 } else
5908 cntl &= ~(CURSOR_ENABLE | CURSOR_GAMMA_ENABLE);
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08005909 I915_WRITE(_CURACNTR, cntl);
Chris Wilson560b85b2010-08-07 11:01:38 +01005910
5911 intel_crtc->cursor_visible = visible;
5912}
5913
5914static void i9xx_update_cursor(struct drm_crtc *crtc, u32 base)
5915{
5916 struct drm_device *dev = crtc->dev;
5917 struct drm_i915_private *dev_priv = dev->dev_private;
5918 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5919 int pipe = intel_crtc->pipe;
5920 bool visible = base != 0;
5921
5922 if (intel_crtc->cursor_visible != visible) {
Jesse Barnes548f2452011-02-17 10:40:53 -08005923 uint32_t cntl = I915_READ(CURCNTR(pipe));
Chris Wilson560b85b2010-08-07 11:01:38 +01005924 if (base) {
5925 cntl &= ~(CURSOR_MODE | MCURSOR_PIPE_SELECT);
5926 cntl |= CURSOR_MODE_64_ARGB_AX | MCURSOR_GAMMA_ENABLE;
5927 cntl |= pipe << 28; /* Connect to correct pipe */
5928 } else {
5929 cntl &= ~(CURSOR_MODE | MCURSOR_GAMMA_ENABLE);
5930 cntl |= CURSOR_MODE_DISABLE;
5931 }
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08005932 I915_WRITE(CURCNTR(pipe), cntl);
Chris Wilson560b85b2010-08-07 11:01:38 +01005933
5934 intel_crtc->cursor_visible = visible;
5935 }
5936 /* and commit changes on next vblank */
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08005937 I915_WRITE(CURBASE(pipe), base);
Chris Wilson560b85b2010-08-07 11:01:38 +01005938}
5939
Jesse Barnes65a21cd2011-10-12 11:10:21 -07005940static void ivb_update_cursor(struct drm_crtc *crtc, u32 base)
5941{
5942 struct drm_device *dev = crtc->dev;
5943 struct drm_i915_private *dev_priv = dev->dev_private;
5944 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5945 int pipe = intel_crtc->pipe;
5946 bool visible = base != 0;
5947
5948 if (intel_crtc->cursor_visible != visible) {
5949 uint32_t cntl = I915_READ(CURCNTR_IVB(pipe));
5950 if (base) {
5951 cntl &= ~CURSOR_MODE;
5952 cntl |= CURSOR_MODE_64_ARGB_AX | MCURSOR_GAMMA_ENABLE;
5953 } else {
5954 cntl &= ~(CURSOR_MODE | MCURSOR_GAMMA_ENABLE);
5955 cntl |= CURSOR_MODE_DISABLE;
5956 }
5957 I915_WRITE(CURCNTR_IVB(pipe), cntl);
5958
5959 intel_crtc->cursor_visible = visible;
5960 }
5961 /* and commit changes on next vblank */
5962 I915_WRITE(CURBASE_IVB(pipe), base);
5963}
5964
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01005965/* If no-part of the cursor is visible on the framebuffer, then the GPU may hang... */
Chris Wilson6b383a72010-09-13 13:54:26 +01005966static void intel_crtc_update_cursor(struct drm_crtc *crtc,
5967 bool on)
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01005968{
5969 struct drm_device *dev = crtc->dev;
5970 struct drm_i915_private *dev_priv = dev->dev_private;
5971 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5972 int pipe = intel_crtc->pipe;
5973 int x = intel_crtc->cursor_x;
5974 int y = intel_crtc->cursor_y;
Chris Wilson560b85b2010-08-07 11:01:38 +01005975 u32 base, pos;
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01005976 bool visible;
5977
5978 pos = 0;
5979
Chris Wilson6b383a72010-09-13 13:54:26 +01005980 if (on && crtc->enabled && crtc->fb) {
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01005981 base = intel_crtc->cursor_addr;
5982 if (x > (int) crtc->fb->width)
5983 base = 0;
5984
5985 if (y > (int) crtc->fb->height)
5986 base = 0;
5987 } else
5988 base = 0;
5989
5990 if (x < 0) {
5991 if (x + intel_crtc->cursor_width < 0)
5992 base = 0;
5993
5994 pos |= CURSOR_POS_SIGN << CURSOR_X_SHIFT;
5995 x = -x;
5996 }
5997 pos |= x << CURSOR_X_SHIFT;
5998
5999 if (y < 0) {
6000 if (y + intel_crtc->cursor_height < 0)
6001 base = 0;
6002
6003 pos |= CURSOR_POS_SIGN << CURSOR_Y_SHIFT;
6004 y = -y;
6005 }
6006 pos |= y << CURSOR_Y_SHIFT;
6007
6008 visible = base != 0;
Chris Wilson560b85b2010-08-07 11:01:38 +01006009 if (!visible && !intel_crtc->cursor_visible)
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01006010 return;
6011
Eugeni Dodonov0cd83aa2012-04-13 17:08:48 -03006012 if (IS_IVYBRIDGE(dev) || IS_HASWELL(dev)) {
Jesse Barnes65a21cd2011-10-12 11:10:21 -07006013 I915_WRITE(CURPOS_IVB(pipe), pos);
6014 ivb_update_cursor(crtc, base);
6015 } else {
6016 I915_WRITE(CURPOS(pipe), pos);
6017 if (IS_845G(dev) || IS_I865G(dev))
6018 i845_update_cursor(crtc, base);
6019 else
6020 i9xx_update_cursor(crtc, base);
6021 }
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01006022}
6023
Jesse Barnes79e53942008-11-07 14:24:08 -08006024static int intel_crtc_cursor_set(struct drm_crtc *crtc,
Chris Wilson05394f32010-11-08 19:18:58 +00006025 struct drm_file *file,
Jesse Barnes79e53942008-11-07 14:24:08 -08006026 uint32_t handle,
6027 uint32_t width, uint32_t height)
6028{
6029 struct drm_device *dev = crtc->dev;
6030 struct drm_i915_private *dev_priv = dev->dev_private;
6031 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Chris Wilson05394f32010-11-08 19:18:58 +00006032 struct drm_i915_gem_object *obj;
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01006033 uint32_t addr;
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05006034 int ret;
Jesse Barnes79e53942008-11-07 14:24:08 -08006035
Jesse Barnes79e53942008-11-07 14:24:08 -08006036 /* if we want to turn off the cursor ignore width and height */
6037 if (!handle) {
Zhao Yakui28c97732009-10-09 11:39:41 +08006038 DRM_DEBUG_KMS("cursor off\n");
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05006039 addr = 0;
Chris Wilson05394f32010-11-08 19:18:58 +00006040 obj = NULL;
Pierre Willenbrock50044172009-02-23 10:12:15 +10006041 mutex_lock(&dev->struct_mutex);
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05006042 goto finish;
Jesse Barnes79e53942008-11-07 14:24:08 -08006043 }
6044
6045 /* Currently we only support 64x64 cursors */
6046 if (width != 64 || height != 64) {
6047 DRM_ERROR("we currently only support 64x64 cursors\n");
6048 return -EINVAL;
6049 }
6050
Chris Wilson05394f32010-11-08 19:18:58 +00006051 obj = to_intel_bo(drm_gem_object_lookup(dev, file, handle));
Chris Wilsonc8725222011-02-19 11:31:06 +00006052 if (&obj->base == NULL)
Jesse Barnes79e53942008-11-07 14:24:08 -08006053 return -ENOENT;
6054
Chris Wilson05394f32010-11-08 19:18:58 +00006055 if (obj->base.size < width * height * 4) {
Jesse Barnes79e53942008-11-07 14:24:08 -08006056 DRM_ERROR("buffer is to small\n");
Dave Airlie34b8686e2009-01-15 14:03:07 +10006057 ret = -ENOMEM;
6058 goto fail;
Jesse Barnes79e53942008-11-07 14:24:08 -08006059 }
6060
Dave Airlie71acb5e2008-12-30 20:31:46 +10006061 /* we only need to pin inside GTT if cursor is non-phy */
Kristian Høgsberg7f9872e2009-02-13 20:56:49 -05006062 mutex_lock(&dev->struct_mutex);
Kristian Høgsbergb295d1b2009-12-16 15:16:17 -05006063 if (!dev_priv->info->cursor_needs_physical) {
Chris Wilsond9e86c02010-11-10 16:40:20 +00006064 if (obj->tiling_mode) {
6065 DRM_ERROR("cursor cannot be tiled\n");
6066 ret = -EINVAL;
6067 goto fail_locked;
6068 }
6069
Chris Wilson2da3b9b2011-04-14 09:41:17 +01006070 ret = i915_gem_object_pin_to_display_plane(obj, 0, NULL);
Chris Wilsone7b526b2010-06-02 08:30:48 +01006071 if (ret) {
6072 DRM_ERROR("failed to move cursor bo into the GTT\n");
Chris Wilson2da3b9b2011-04-14 09:41:17 +01006073 goto fail_locked;
Chris Wilsone7b526b2010-06-02 08:30:48 +01006074 }
6075
Chris Wilsond9e86c02010-11-10 16:40:20 +00006076 ret = i915_gem_object_put_fence(obj);
6077 if (ret) {
Chris Wilson2da3b9b2011-04-14 09:41:17 +01006078 DRM_ERROR("failed to release fence for cursor");
Chris Wilsond9e86c02010-11-10 16:40:20 +00006079 goto fail_unpin;
6080 }
6081
Chris Wilson05394f32010-11-08 19:18:58 +00006082 addr = obj->gtt_offset;
Dave Airlie71acb5e2008-12-30 20:31:46 +10006083 } else {
Chris Wilson6eeefaf2010-08-07 11:01:39 +01006084 int align = IS_I830(dev) ? 16 * 1024 : 256;
Chris Wilson05394f32010-11-08 19:18:58 +00006085 ret = i915_gem_attach_phys_object(dev, obj,
Chris Wilson6eeefaf2010-08-07 11:01:39 +01006086 (intel_crtc->pipe == 0) ? I915_GEM_PHYS_CURSOR_0 : I915_GEM_PHYS_CURSOR_1,
6087 align);
Dave Airlie71acb5e2008-12-30 20:31:46 +10006088 if (ret) {
6089 DRM_ERROR("failed to attach phys object\n");
Kristian Høgsberg7f9872e2009-02-13 20:56:49 -05006090 goto fail_locked;
Dave Airlie71acb5e2008-12-30 20:31:46 +10006091 }
Chris Wilson05394f32010-11-08 19:18:58 +00006092 addr = obj->phys_obj->handle->busaddr;
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05006093 }
6094
Chris Wilsona6c45cf2010-09-17 00:32:17 +01006095 if (IS_GEN2(dev))
Jesse Barnes14b60392009-05-20 16:47:08 -04006096 I915_WRITE(CURSIZE, (height << 12) | width);
6097
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05006098 finish:
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05006099 if (intel_crtc->cursor_bo) {
Kristian Høgsbergb295d1b2009-12-16 15:16:17 -05006100 if (dev_priv->info->cursor_needs_physical) {
Chris Wilson05394f32010-11-08 19:18:58 +00006101 if (intel_crtc->cursor_bo != obj)
Dave Airlie71acb5e2008-12-30 20:31:46 +10006102 i915_gem_detach_phys_object(dev, intel_crtc->cursor_bo);
6103 } else
6104 i915_gem_object_unpin(intel_crtc->cursor_bo);
Chris Wilson05394f32010-11-08 19:18:58 +00006105 drm_gem_object_unreference(&intel_crtc->cursor_bo->base);
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05006106 }
Jesse Barnes80824002009-09-10 15:28:06 -07006107
Kristian Høgsberg7f9872e2009-02-13 20:56:49 -05006108 mutex_unlock(&dev->struct_mutex);
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05006109
6110 intel_crtc->cursor_addr = addr;
Chris Wilson05394f32010-11-08 19:18:58 +00006111 intel_crtc->cursor_bo = obj;
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01006112 intel_crtc->cursor_width = width;
6113 intel_crtc->cursor_height = height;
6114
Chris Wilson6b383a72010-09-13 13:54:26 +01006115 intel_crtc_update_cursor(crtc, true);
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05006116
Jesse Barnes79e53942008-11-07 14:24:08 -08006117 return 0;
Chris Wilsone7b526b2010-06-02 08:30:48 +01006118fail_unpin:
Chris Wilson05394f32010-11-08 19:18:58 +00006119 i915_gem_object_unpin(obj);
Kristian Høgsberg7f9872e2009-02-13 20:56:49 -05006120fail_locked:
Dave Airlie34b8686e2009-01-15 14:03:07 +10006121 mutex_unlock(&dev->struct_mutex);
Luca Barbieribc9025b2010-02-09 05:49:12 +00006122fail:
Chris Wilson05394f32010-11-08 19:18:58 +00006123 drm_gem_object_unreference_unlocked(&obj->base);
Dave Airlie34b8686e2009-01-15 14:03:07 +10006124 return ret;
Jesse Barnes79e53942008-11-07 14:24:08 -08006125}
6126
6127static int intel_crtc_cursor_move(struct drm_crtc *crtc, int x, int y)
6128{
Jesse Barnes79e53942008-11-07 14:24:08 -08006129 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Jesse Barnes79e53942008-11-07 14:24:08 -08006130
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01006131 intel_crtc->cursor_x = x;
6132 intel_crtc->cursor_y = y;
Jesse Barnes652c3932009-08-17 13:31:43 -07006133
Chris Wilson6b383a72010-09-13 13:54:26 +01006134 intel_crtc_update_cursor(crtc, true);
Jesse Barnes79e53942008-11-07 14:24:08 -08006135
6136 return 0;
6137}
6138
6139/** Sets the color ramps on behalf of RandR */
6140void intel_crtc_fb_gamma_set(struct drm_crtc *crtc, u16 red, u16 green,
6141 u16 blue, int regno)
6142{
6143 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
6144
6145 intel_crtc->lut_r[regno] = red >> 8;
6146 intel_crtc->lut_g[regno] = green >> 8;
6147 intel_crtc->lut_b[regno] = blue >> 8;
6148}
6149
Dave Airlieb8c00ac2009-10-06 13:54:01 +10006150void intel_crtc_fb_gamma_get(struct drm_crtc *crtc, u16 *red, u16 *green,
6151 u16 *blue, int regno)
6152{
6153 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
6154
6155 *red = intel_crtc->lut_r[regno] << 8;
6156 *green = intel_crtc->lut_g[regno] << 8;
6157 *blue = intel_crtc->lut_b[regno] << 8;
6158}
6159
Jesse Barnes79e53942008-11-07 14:24:08 -08006160static void intel_crtc_gamma_set(struct drm_crtc *crtc, u16 *red, u16 *green,
James Simmons72034252010-08-03 01:33:19 +01006161 u16 *blue, uint32_t start, uint32_t size)
Jesse Barnes79e53942008-11-07 14:24:08 -08006162{
James Simmons72034252010-08-03 01:33:19 +01006163 int end = (start + size > 256) ? 256 : start + size, i;
Jesse Barnes79e53942008-11-07 14:24:08 -08006164 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Jesse Barnes79e53942008-11-07 14:24:08 -08006165
James Simmons72034252010-08-03 01:33:19 +01006166 for (i = start; i < end; i++) {
Jesse Barnes79e53942008-11-07 14:24:08 -08006167 intel_crtc->lut_r[i] = red[i] >> 8;
6168 intel_crtc->lut_g[i] = green[i] >> 8;
6169 intel_crtc->lut_b[i] = blue[i] >> 8;
6170 }
6171
6172 intel_crtc_load_lut(crtc);
6173}
6174
6175/**
6176 * Get a pipe with a simple mode set on it for doing load-based monitor
6177 * detection.
6178 *
6179 * It will be up to the load-detect code to adjust the pipe as appropriate for
Eric Anholtc751ce42010-03-25 11:48:48 -07006180 * its requirements. The pipe will be connected to no other encoders.
Jesse Barnes79e53942008-11-07 14:24:08 -08006181 *
Eric Anholtc751ce42010-03-25 11:48:48 -07006182 * Currently this code will only succeed if there is a pipe with no encoders
Jesse Barnes79e53942008-11-07 14:24:08 -08006183 * configured for it. In the future, it could choose to temporarily disable
6184 * some outputs to free up a pipe for its use.
6185 *
6186 * \return crtc, or NULL if no pipes are available.
6187 */
6188
6189/* VESA 640x480x72Hz mode to set on the pipe */
6190static struct drm_display_mode load_detect_mode = {
6191 DRM_MODE("640x480", DRM_MODE_TYPE_DEFAULT, 31500, 640, 664,
6192 704, 832, 0, 480, 489, 491, 520, 0, DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC),
6193};
6194
Chris Wilsond2dff872011-04-19 08:36:26 +01006195static struct drm_framebuffer *
6196intel_framebuffer_create(struct drm_device *dev,
Jesse Barnes308e5bc2011-11-14 14:51:28 -08006197 struct drm_mode_fb_cmd2 *mode_cmd,
Chris Wilsond2dff872011-04-19 08:36:26 +01006198 struct drm_i915_gem_object *obj)
6199{
6200 struct intel_framebuffer *intel_fb;
6201 int ret;
6202
6203 intel_fb = kzalloc(sizeof(*intel_fb), GFP_KERNEL);
6204 if (!intel_fb) {
6205 drm_gem_object_unreference_unlocked(&obj->base);
6206 return ERR_PTR(-ENOMEM);
6207 }
6208
6209 ret = intel_framebuffer_init(dev, intel_fb, mode_cmd, obj);
6210 if (ret) {
6211 drm_gem_object_unreference_unlocked(&obj->base);
6212 kfree(intel_fb);
6213 return ERR_PTR(ret);
6214 }
6215
6216 return &intel_fb->base;
6217}
6218
6219static u32
6220intel_framebuffer_pitch_for_width(int width, int bpp)
6221{
6222 u32 pitch = DIV_ROUND_UP(width * bpp, 8);
6223 return ALIGN(pitch, 64);
6224}
6225
6226static u32
6227intel_framebuffer_size_for_mode(struct drm_display_mode *mode, int bpp)
6228{
6229 u32 pitch = intel_framebuffer_pitch_for_width(mode->hdisplay, bpp);
6230 return ALIGN(pitch * mode->vdisplay, PAGE_SIZE);
6231}
6232
6233static struct drm_framebuffer *
6234intel_framebuffer_create_for_mode(struct drm_device *dev,
6235 struct drm_display_mode *mode,
6236 int depth, int bpp)
6237{
6238 struct drm_i915_gem_object *obj;
Jesse Barnes308e5bc2011-11-14 14:51:28 -08006239 struct drm_mode_fb_cmd2 mode_cmd;
Chris Wilsond2dff872011-04-19 08:36:26 +01006240
6241 obj = i915_gem_alloc_object(dev,
6242 intel_framebuffer_size_for_mode(mode, bpp));
6243 if (obj == NULL)
6244 return ERR_PTR(-ENOMEM);
6245
6246 mode_cmd.width = mode->hdisplay;
6247 mode_cmd.height = mode->vdisplay;
Jesse Barnes308e5bc2011-11-14 14:51:28 -08006248 mode_cmd.pitches[0] = intel_framebuffer_pitch_for_width(mode_cmd.width,
6249 bpp);
Dave Airlie5ca0c342012-02-23 15:33:40 +00006250 mode_cmd.pixel_format = drm_mode_legacy_fb_format(bpp, depth);
Chris Wilsond2dff872011-04-19 08:36:26 +01006251
6252 return intel_framebuffer_create(dev, &mode_cmd, obj);
6253}
6254
6255static struct drm_framebuffer *
6256mode_fits_in_fbdev(struct drm_device *dev,
6257 struct drm_display_mode *mode)
6258{
6259 struct drm_i915_private *dev_priv = dev->dev_private;
6260 struct drm_i915_gem_object *obj;
6261 struct drm_framebuffer *fb;
6262
6263 if (dev_priv->fbdev == NULL)
6264 return NULL;
6265
6266 obj = dev_priv->fbdev->ifb.obj;
6267 if (obj == NULL)
6268 return NULL;
6269
6270 fb = &dev_priv->fbdev->ifb.base;
Ville Syrjälä01f2c772011-12-20 00:06:49 +02006271 if (fb->pitches[0] < intel_framebuffer_pitch_for_width(mode->hdisplay,
6272 fb->bits_per_pixel))
Chris Wilsond2dff872011-04-19 08:36:26 +01006273 return NULL;
6274
Ville Syrjälä01f2c772011-12-20 00:06:49 +02006275 if (obj->base.size < mode->vdisplay * fb->pitches[0])
Chris Wilsond2dff872011-04-19 08:36:26 +01006276 return NULL;
6277
6278 return fb;
6279}
6280
Daniel Vetterd2434ab2012-08-12 21:20:10 +02006281bool intel_get_load_detect_pipe(struct drm_connector *connector,
Chris Wilson71731882011-04-19 23:10:58 +01006282 struct drm_display_mode *mode,
Chris Wilson8261b192011-04-19 23:18:09 +01006283 struct intel_load_detect_pipe *old)
Jesse Barnes79e53942008-11-07 14:24:08 -08006284{
6285 struct intel_crtc *intel_crtc;
Daniel Vetterd2434ab2012-08-12 21:20:10 +02006286 struct intel_encoder *intel_encoder =
6287 intel_attached_encoder(connector);
Jesse Barnes79e53942008-11-07 14:24:08 -08006288 struct drm_crtc *possible_crtc;
Chris Wilson4ef69c72010-09-09 15:14:28 +01006289 struct drm_encoder *encoder = &intel_encoder->base;
Jesse Barnes79e53942008-11-07 14:24:08 -08006290 struct drm_crtc *crtc = NULL;
6291 struct drm_device *dev = encoder->dev;
Daniel Vetter94352cf2012-07-05 22:51:56 +02006292 struct drm_framebuffer *fb;
Jesse Barnes79e53942008-11-07 14:24:08 -08006293 int i = -1;
6294
Chris Wilsond2dff872011-04-19 08:36:26 +01006295 DRM_DEBUG_KMS("[CONNECTOR:%d:%s], [ENCODER:%d:%s]\n",
6296 connector->base.id, drm_get_connector_name(connector),
6297 encoder->base.id, drm_get_encoder_name(encoder));
6298
Jesse Barnes79e53942008-11-07 14:24:08 -08006299 /*
6300 * Algorithm gets a little messy:
Chris Wilson7a5e4802011-04-19 23:21:12 +01006301 *
Jesse Barnes79e53942008-11-07 14:24:08 -08006302 * - if the connector already has an assigned crtc, use it (but make
6303 * sure it's on first)
Chris Wilson7a5e4802011-04-19 23:21:12 +01006304 *
Jesse Barnes79e53942008-11-07 14:24:08 -08006305 * - try to find the first unused crtc that can drive this connector,
6306 * and use that if we find one
Jesse Barnes79e53942008-11-07 14:24:08 -08006307 */
6308
6309 /* See if we already have a CRTC for this connector */
6310 if (encoder->crtc) {
6311 crtc = encoder->crtc;
Chris Wilson8261b192011-04-19 23:18:09 +01006312
Daniel Vetter24218aa2012-08-12 19:27:11 +02006313 old->dpms_mode = connector->dpms;
Chris Wilson8261b192011-04-19 23:18:09 +01006314 old->load_detect_temp = false;
6315
6316 /* Make sure the crtc and connector are running */
Daniel Vetter24218aa2012-08-12 19:27:11 +02006317 if (connector->dpms != DRM_MODE_DPMS_ON)
6318 connector->funcs->dpms(connector, DRM_MODE_DPMS_ON);
Chris Wilson8261b192011-04-19 23:18:09 +01006319
Chris Wilson71731882011-04-19 23:10:58 +01006320 return true;
Jesse Barnes79e53942008-11-07 14:24:08 -08006321 }
6322
6323 /* Find an unused one (if possible) */
6324 list_for_each_entry(possible_crtc, &dev->mode_config.crtc_list, head) {
6325 i++;
6326 if (!(encoder->possible_crtcs & (1 << i)))
6327 continue;
6328 if (!possible_crtc->enabled) {
6329 crtc = possible_crtc;
6330 break;
6331 }
Jesse Barnes79e53942008-11-07 14:24:08 -08006332 }
6333
6334 /*
6335 * If we didn't find an unused CRTC, don't use any.
6336 */
6337 if (!crtc) {
Chris Wilson71731882011-04-19 23:10:58 +01006338 DRM_DEBUG_KMS("no pipe available for load-detect\n");
6339 return false;
Jesse Barnes79e53942008-11-07 14:24:08 -08006340 }
6341
Daniel Vetterfc303102012-07-09 10:40:58 +02006342 intel_encoder->new_crtc = to_intel_crtc(crtc);
6343 to_intel_connector(connector)->new_encoder = intel_encoder;
Jesse Barnes79e53942008-11-07 14:24:08 -08006344
6345 intel_crtc = to_intel_crtc(crtc);
Daniel Vetter24218aa2012-08-12 19:27:11 +02006346 old->dpms_mode = connector->dpms;
Chris Wilson8261b192011-04-19 23:18:09 +01006347 old->load_detect_temp = true;
Chris Wilsond2dff872011-04-19 08:36:26 +01006348 old->release_fb = NULL;
Jesse Barnes79e53942008-11-07 14:24:08 -08006349
Chris Wilson64927112011-04-20 07:25:26 +01006350 if (!mode)
6351 mode = &load_detect_mode;
Jesse Barnes79e53942008-11-07 14:24:08 -08006352
Chris Wilsond2dff872011-04-19 08:36:26 +01006353 /* We need a framebuffer large enough to accommodate all accesses
6354 * that the plane may generate whilst we perform load detection.
6355 * We can not rely on the fbcon either being present (we get called
6356 * during its initialisation to detect all boot displays, or it may
6357 * not even exist) or that it is large enough to satisfy the
6358 * requested mode.
6359 */
Daniel Vetter94352cf2012-07-05 22:51:56 +02006360 fb = mode_fits_in_fbdev(dev, mode);
6361 if (fb == NULL) {
Chris Wilsond2dff872011-04-19 08:36:26 +01006362 DRM_DEBUG_KMS("creating tmp fb for load-detection\n");
Daniel Vetter94352cf2012-07-05 22:51:56 +02006363 fb = intel_framebuffer_create_for_mode(dev, mode, 24, 32);
6364 old->release_fb = fb;
Chris Wilsond2dff872011-04-19 08:36:26 +01006365 } else
6366 DRM_DEBUG_KMS("reusing fbdev for load-detection framebuffer\n");
Daniel Vetter94352cf2012-07-05 22:51:56 +02006367 if (IS_ERR(fb)) {
Chris Wilsond2dff872011-04-19 08:36:26 +01006368 DRM_DEBUG_KMS("failed to allocate framebuffer for load-detection\n");
Daniel Vetter24218aa2012-08-12 19:27:11 +02006369 goto fail;
Jesse Barnes79e53942008-11-07 14:24:08 -08006370 }
Chris Wilsond2dff872011-04-19 08:36:26 +01006371
Daniel Vetter94352cf2012-07-05 22:51:56 +02006372 if (!intel_set_mode(crtc, mode, 0, 0, fb)) {
Chris Wilson64927112011-04-20 07:25:26 +01006373 DRM_DEBUG_KMS("failed to set mode on load-detect pipe\n");
Chris Wilsond2dff872011-04-19 08:36:26 +01006374 if (old->release_fb)
6375 old->release_fb->funcs->destroy(old->release_fb);
Daniel Vetter24218aa2012-08-12 19:27:11 +02006376 goto fail;
Jesse Barnes79e53942008-11-07 14:24:08 -08006377 }
Chris Wilson71731882011-04-19 23:10:58 +01006378
Jesse Barnes79e53942008-11-07 14:24:08 -08006379 /* let the connector get through one full cycle before testing */
Jesse Barnes9d0498a2010-08-18 13:20:54 -07006380 intel_wait_for_vblank(dev, intel_crtc->pipe);
Jesse Barnes79e53942008-11-07 14:24:08 -08006381
Chris Wilson71731882011-04-19 23:10:58 +01006382 return true;
Daniel Vetter24218aa2012-08-12 19:27:11 +02006383fail:
6384 connector->encoder = NULL;
6385 encoder->crtc = NULL;
Daniel Vetter24218aa2012-08-12 19:27:11 +02006386 return false;
Jesse Barnes79e53942008-11-07 14:24:08 -08006387}
6388
Daniel Vetterd2434ab2012-08-12 21:20:10 +02006389void intel_release_load_detect_pipe(struct drm_connector *connector,
Chris Wilson8261b192011-04-19 23:18:09 +01006390 struct intel_load_detect_pipe *old)
Jesse Barnes79e53942008-11-07 14:24:08 -08006391{
Daniel Vetterd2434ab2012-08-12 21:20:10 +02006392 struct intel_encoder *intel_encoder =
6393 intel_attached_encoder(connector);
Chris Wilson4ef69c72010-09-09 15:14:28 +01006394 struct drm_encoder *encoder = &intel_encoder->base;
Jesse Barnes79e53942008-11-07 14:24:08 -08006395
Chris Wilsond2dff872011-04-19 08:36:26 +01006396 DRM_DEBUG_KMS("[CONNECTOR:%d:%s], [ENCODER:%d:%s]\n",
6397 connector->base.id, drm_get_connector_name(connector),
6398 encoder->base.id, drm_get_encoder_name(encoder));
6399
Chris Wilson8261b192011-04-19 23:18:09 +01006400 if (old->load_detect_temp) {
Daniel Vetterfc303102012-07-09 10:40:58 +02006401 struct drm_crtc *crtc = encoder->crtc;
6402
6403 to_intel_connector(connector)->new_encoder = NULL;
6404 intel_encoder->new_crtc = NULL;
6405 intel_set_mode(crtc, NULL, 0, 0, NULL);
Chris Wilsond2dff872011-04-19 08:36:26 +01006406
6407 if (old->release_fb)
6408 old->release_fb->funcs->destroy(old->release_fb);
6409
Chris Wilson0622a532011-04-21 09:32:11 +01006410 return;
Jesse Barnes79e53942008-11-07 14:24:08 -08006411 }
6412
Eric Anholtc751ce42010-03-25 11:48:48 -07006413 /* Switch crtc and encoder back off if necessary */
Daniel Vetter24218aa2012-08-12 19:27:11 +02006414 if (old->dpms_mode != DRM_MODE_DPMS_ON)
6415 connector->funcs->dpms(connector, old->dpms_mode);
Jesse Barnes79e53942008-11-07 14:24:08 -08006416}
6417
6418/* Returns the clock of the currently programmed mode of the given pipe. */
6419static int intel_crtc_clock_get(struct drm_device *dev, struct drm_crtc *crtc)
6420{
6421 struct drm_i915_private *dev_priv = dev->dev_private;
6422 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
6423 int pipe = intel_crtc->pipe;
Jesse Barnes548f2452011-02-17 10:40:53 -08006424 u32 dpll = I915_READ(DPLL(pipe));
Jesse Barnes79e53942008-11-07 14:24:08 -08006425 u32 fp;
6426 intel_clock_t clock;
6427
6428 if ((dpll & DISPLAY_RATE_SELECT_FPA1) == 0)
Chris Wilson39adb7a2011-04-22 22:17:21 +01006429 fp = I915_READ(FP0(pipe));
Jesse Barnes79e53942008-11-07 14:24:08 -08006430 else
Chris Wilson39adb7a2011-04-22 22:17:21 +01006431 fp = I915_READ(FP1(pipe));
Jesse Barnes79e53942008-11-07 14:24:08 -08006432
6433 clock.m1 = (fp & FP_M1_DIV_MASK) >> FP_M1_DIV_SHIFT;
Adam Jacksonf2b115e2009-12-03 17:14:42 -05006434 if (IS_PINEVIEW(dev)) {
6435 clock.n = ffs((fp & FP_N_PINEVIEW_DIV_MASK) >> FP_N_DIV_SHIFT) - 1;
6436 clock.m2 = (fp & FP_M2_PINEVIEW_DIV_MASK) >> FP_M2_DIV_SHIFT;
Shaohua Li21778322009-02-23 15:19:16 +08006437 } else {
6438 clock.n = (fp & FP_N_DIV_MASK) >> FP_N_DIV_SHIFT;
6439 clock.m2 = (fp & FP_M2_DIV_MASK) >> FP_M2_DIV_SHIFT;
6440 }
6441
Chris Wilsona6c45cf2010-09-17 00:32:17 +01006442 if (!IS_GEN2(dev)) {
Adam Jacksonf2b115e2009-12-03 17:14:42 -05006443 if (IS_PINEVIEW(dev))
6444 clock.p1 = ffs((dpll & DPLL_FPA01_P1_POST_DIV_MASK_PINEVIEW) >>
6445 DPLL_FPA01_P1_POST_DIV_SHIFT_PINEVIEW);
Shaohua Li21778322009-02-23 15:19:16 +08006446 else
6447 clock.p1 = ffs((dpll & DPLL_FPA01_P1_POST_DIV_MASK) >>
Jesse Barnes79e53942008-11-07 14:24:08 -08006448 DPLL_FPA01_P1_POST_DIV_SHIFT);
6449
6450 switch (dpll & DPLL_MODE_MASK) {
6451 case DPLLB_MODE_DAC_SERIAL:
6452 clock.p2 = dpll & DPLL_DAC_SERIAL_P2_CLOCK_DIV_5 ?
6453 5 : 10;
6454 break;
6455 case DPLLB_MODE_LVDS:
6456 clock.p2 = dpll & DPLLB_LVDS_P2_CLOCK_DIV_7 ?
6457 7 : 14;
6458 break;
6459 default:
Zhao Yakui28c97732009-10-09 11:39:41 +08006460 DRM_DEBUG_KMS("Unknown DPLL mode %08x in programmed "
Jesse Barnes79e53942008-11-07 14:24:08 -08006461 "mode\n", (int)(dpll & DPLL_MODE_MASK));
6462 return 0;
6463 }
6464
6465 /* XXX: Handle the 100Mhz refclk */
Shaohua Li21778322009-02-23 15:19:16 +08006466 intel_clock(dev, 96000, &clock);
Jesse Barnes79e53942008-11-07 14:24:08 -08006467 } else {
6468 bool is_lvds = (pipe == 1) && (I915_READ(LVDS) & LVDS_PORT_EN);
6469
6470 if (is_lvds) {
6471 clock.p1 = ffs((dpll & DPLL_FPA01_P1_POST_DIV_MASK_I830_LVDS) >>
6472 DPLL_FPA01_P1_POST_DIV_SHIFT);
6473 clock.p2 = 14;
6474
6475 if ((dpll & PLL_REF_INPUT_MASK) ==
6476 PLLB_REF_INPUT_SPREADSPECTRUMIN) {
6477 /* XXX: might not be 66MHz */
Shaohua Li21778322009-02-23 15:19:16 +08006478 intel_clock(dev, 66000, &clock);
Jesse Barnes79e53942008-11-07 14:24:08 -08006479 } else
Shaohua Li21778322009-02-23 15:19:16 +08006480 intel_clock(dev, 48000, &clock);
Jesse Barnes79e53942008-11-07 14:24:08 -08006481 } else {
6482 if (dpll & PLL_P1_DIVIDE_BY_TWO)
6483 clock.p1 = 2;
6484 else {
6485 clock.p1 = ((dpll & DPLL_FPA01_P1_POST_DIV_MASK_I830) >>
6486 DPLL_FPA01_P1_POST_DIV_SHIFT) + 2;
6487 }
6488 if (dpll & PLL_P2_DIVIDE_BY_4)
6489 clock.p2 = 4;
6490 else
6491 clock.p2 = 2;
6492
Shaohua Li21778322009-02-23 15:19:16 +08006493 intel_clock(dev, 48000, &clock);
Jesse Barnes79e53942008-11-07 14:24:08 -08006494 }
6495 }
6496
6497 /* XXX: It would be nice to validate the clocks, but we can't reuse
6498 * i830PllIsValid() because it relies on the xf86_config connector
6499 * configuration being accurate, which it isn't necessarily.
6500 */
6501
6502 return clock.dot;
6503}
6504
6505/** Returns the currently programmed mode of the given pipe. */
6506struct drm_display_mode *intel_crtc_mode_get(struct drm_device *dev,
6507 struct drm_crtc *crtc)
6508{
Jesse Barnes548f2452011-02-17 10:40:53 -08006509 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes79e53942008-11-07 14:24:08 -08006510 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Paulo Zanonife2b8f92012-10-23 18:30:02 -02006511 enum transcoder cpu_transcoder = intel_crtc->cpu_transcoder;
Jesse Barnes79e53942008-11-07 14:24:08 -08006512 struct drm_display_mode *mode;
Paulo Zanonife2b8f92012-10-23 18:30:02 -02006513 int htot = I915_READ(HTOTAL(cpu_transcoder));
6514 int hsync = I915_READ(HSYNC(cpu_transcoder));
6515 int vtot = I915_READ(VTOTAL(cpu_transcoder));
6516 int vsync = I915_READ(VSYNC(cpu_transcoder));
Jesse Barnes79e53942008-11-07 14:24:08 -08006517
6518 mode = kzalloc(sizeof(*mode), GFP_KERNEL);
6519 if (!mode)
6520 return NULL;
6521
6522 mode->clock = intel_crtc_clock_get(dev, crtc);
6523 mode->hdisplay = (htot & 0xffff) + 1;
6524 mode->htotal = ((htot & 0xffff0000) >> 16) + 1;
6525 mode->hsync_start = (hsync & 0xffff) + 1;
6526 mode->hsync_end = ((hsync & 0xffff0000) >> 16) + 1;
6527 mode->vdisplay = (vtot & 0xffff) + 1;
6528 mode->vtotal = ((vtot & 0xffff0000) >> 16) + 1;
6529 mode->vsync_start = (vsync & 0xffff) + 1;
6530 mode->vsync_end = ((vsync & 0xffff0000) >> 16) + 1;
6531
6532 drm_mode_set_name(mode);
Jesse Barnes79e53942008-11-07 14:24:08 -08006533
6534 return mode;
6535}
6536
Daniel Vetter3dec0092010-08-20 21:40:52 +02006537static void intel_increase_pllclock(struct drm_crtc *crtc)
Jesse Barnes652c3932009-08-17 13:31:43 -07006538{
6539 struct drm_device *dev = crtc->dev;
6540 drm_i915_private_t *dev_priv = dev->dev_private;
6541 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
6542 int pipe = intel_crtc->pipe;
Jesse Barnesdbdc6472010-12-30 09:36:39 -08006543 int dpll_reg = DPLL(pipe);
6544 int dpll;
Jesse Barnes652c3932009-08-17 13:31:43 -07006545
Eric Anholtbad720f2009-10-22 16:11:14 -07006546 if (HAS_PCH_SPLIT(dev))
Jesse Barnes652c3932009-08-17 13:31:43 -07006547 return;
6548
6549 if (!dev_priv->lvds_downclock_avail)
6550 return;
6551
Jesse Barnesdbdc6472010-12-30 09:36:39 -08006552 dpll = I915_READ(dpll_reg);
Jesse Barnes652c3932009-08-17 13:31:43 -07006553 if (!HAS_PIPE_CXSR(dev) && (dpll & DISPLAY_RATE_SELECT_FPA1)) {
Zhao Yakui44d98a62009-10-09 11:39:40 +08006554 DRM_DEBUG_DRIVER("upclocking LVDS\n");
Jesse Barnes652c3932009-08-17 13:31:43 -07006555
Sean Paul8ac5a6d2012-02-13 13:14:51 -05006556 assert_panel_unlocked(dev_priv, pipe);
Jesse Barnes652c3932009-08-17 13:31:43 -07006557
6558 dpll &= ~DISPLAY_RATE_SELECT_FPA1;
6559 I915_WRITE(dpll_reg, dpll);
Jesse Barnes9d0498a2010-08-18 13:20:54 -07006560 intel_wait_for_vblank(dev, pipe);
Jesse Barnesdbdc6472010-12-30 09:36:39 -08006561
Jesse Barnes652c3932009-08-17 13:31:43 -07006562 dpll = I915_READ(dpll_reg);
6563 if (dpll & DISPLAY_RATE_SELECT_FPA1)
Zhao Yakui44d98a62009-10-09 11:39:40 +08006564 DRM_DEBUG_DRIVER("failed to upclock LVDS!\n");
Jesse Barnes652c3932009-08-17 13:31:43 -07006565 }
Jesse Barnes652c3932009-08-17 13:31:43 -07006566}
6567
6568static void intel_decrease_pllclock(struct drm_crtc *crtc)
6569{
6570 struct drm_device *dev = crtc->dev;
6571 drm_i915_private_t *dev_priv = dev->dev_private;
6572 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Jesse Barnes652c3932009-08-17 13:31:43 -07006573
Eric Anholtbad720f2009-10-22 16:11:14 -07006574 if (HAS_PCH_SPLIT(dev))
Jesse Barnes652c3932009-08-17 13:31:43 -07006575 return;
6576
6577 if (!dev_priv->lvds_downclock_avail)
6578 return;
6579
6580 /*
6581 * Since this is called by a timer, we should never get here in
6582 * the manual case.
6583 */
6584 if (!HAS_PIPE_CXSR(dev) && intel_crtc->lowfreq_avail) {
Chris Wilson074b5e12012-05-02 12:07:06 +01006585 int pipe = intel_crtc->pipe;
6586 int dpll_reg = DPLL(pipe);
Daniel Vetterdc257cf2012-05-07 11:30:46 +02006587 int dpll;
Chris Wilson074b5e12012-05-02 12:07:06 +01006588
Zhao Yakui44d98a62009-10-09 11:39:40 +08006589 DRM_DEBUG_DRIVER("downclocking LVDS\n");
Jesse Barnes652c3932009-08-17 13:31:43 -07006590
Sean Paul8ac5a6d2012-02-13 13:14:51 -05006591 assert_panel_unlocked(dev_priv, pipe);
Jesse Barnes652c3932009-08-17 13:31:43 -07006592
Chris Wilson074b5e12012-05-02 12:07:06 +01006593 dpll = I915_READ(dpll_reg);
Jesse Barnes652c3932009-08-17 13:31:43 -07006594 dpll |= DISPLAY_RATE_SELECT_FPA1;
6595 I915_WRITE(dpll_reg, dpll);
Jesse Barnes9d0498a2010-08-18 13:20:54 -07006596 intel_wait_for_vblank(dev, pipe);
Jesse Barnes652c3932009-08-17 13:31:43 -07006597 dpll = I915_READ(dpll_reg);
6598 if (!(dpll & DISPLAY_RATE_SELECT_FPA1))
Zhao Yakui44d98a62009-10-09 11:39:40 +08006599 DRM_DEBUG_DRIVER("failed to downclock LVDS!\n");
Jesse Barnes652c3932009-08-17 13:31:43 -07006600 }
6601
6602}
6603
Chris Wilsonf047e392012-07-21 12:31:41 +01006604void intel_mark_busy(struct drm_device *dev)
Jesse Barnes652c3932009-08-17 13:31:43 -07006605{
Chris Wilsonf047e392012-07-21 12:31:41 +01006606 i915_update_gfx_val(dev->dev_private);
6607}
6608
6609void intel_mark_idle(struct drm_device *dev)
6610{
Chris Wilsonf047e392012-07-21 12:31:41 +01006611}
6612
6613void intel_mark_fb_busy(struct drm_i915_gem_object *obj)
6614{
6615 struct drm_device *dev = obj->base.dev;
Jesse Barnes652c3932009-08-17 13:31:43 -07006616 struct drm_crtc *crtc;
Jesse Barnes652c3932009-08-17 13:31:43 -07006617
6618 if (!i915_powersave)
6619 return;
6620
Jesse Barnes652c3932009-08-17 13:31:43 -07006621 list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
Jesse Barnes652c3932009-08-17 13:31:43 -07006622 if (!crtc->fb)
6623 continue;
6624
Chris Wilsonf047e392012-07-21 12:31:41 +01006625 if (to_intel_framebuffer(crtc->fb)->obj == obj)
6626 intel_increase_pllclock(crtc);
Jesse Barnes652c3932009-08-17 13:31:43 -07006627 }
Jesse Barnes652c3932009-08-17 13:31:43 -07006628}
6629
Chris Wilsonf047e392012-07-21 12:31:41 +01006630void intel_mark_fb_idle(struct drm_i915_gem_object *obj)
Jesse Barnes652c3932009-08-17 13:31:43 -07006631{
Chris Wilsonf047e392012-07-21 12:31:41 +01006632 struct drm_device *dev = obj->base.dev;
6633 struct drm_crtc *crtc;
Jesse Barnes652c3932009-08-17 13:31:43 -07006634
Chris Wilsonf047e392012-07-21 12:31:41 +01006635 if (!i915_powersave)
Chris Wilsonacb87df2012-05-03 15:47:57 +01006636 return;
6637
Jesse Barnes652c3932009-08-17 13:31:43 -07006638 list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
6639 if (!crtc->fb)
6640 continue;
6641
Chris Wilsonf047e392012-07-21 12:31:41 +01006642 if (to_intel_framebuffer(crtc->fb)->obj == obj)
6643 intel_decrease_pllclock(crtc);
Jesse Barnes652c3932009-08-17 13:31:43 -07006644 }
6645}
6646
Jesse Barnes79e53942008-11-07 14:24:08 -08006647static void intel_crtc_destroy(struct drm_crtc *crtc)
6648{
6649 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetter67e77c52010-08-20 22:26:30 +02006650 struct drm_device *dev = crtc->dev;
6651 struct intel_unpin_work *work;
6652 unsigned long flags;
6653
6654 spin_lock_irqsave(&dev->event_lock, flags);
6655 work = intel_crtc->unpin_work;
6656 intel_crtc->unpin_work = NULL;
6657 spin_unlock_irqrestore(&dev->event_lock, flags);
6658
6659 if (work) {
6660 cancel_work_sync(&work->work);
6661 kfree(work);
6662 }
Jesse Barnes79e53942008-11-07 14:24:08 -08006663
6664 drm_crtc_cleanup(crtc);
Daniel Vetter67e77c52010-08-20 22:26:30 +02006665
Jesse Barnes79e53942008-11-07 14:24:08 -08006666 kfree(intel_crtc);
6667}
6668
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05006669static void intel_unpin_work_fn(struct work_struct *__work)
6670{
6671 struct intel_unpin_work *work =
6672 container_of(__work, struct intel_unpin_work, work);
6673
6674 mutex_lock(&work->dev->struct_mutex);
Chris Wilson1690e1e2011-12-14 13:57:08 +01006675 intel_unpin_fb_obj(work->old_fb_obj);
Chris Wilson05394f32010-11-08 19:18:58 +00006676 drm_gem_object_unreference(&work->pending_flip_obj->base);
6677 drm_gem_object_unreference(&work->old_fb_obj->base);
Chris Wilsond9e86c02010-11-10 16:40:20 +00006678
Chris Wilson7782de32011-07-08 12:22:41 +01006679 intel_update_fbc(work->dev);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05006680 mutex_unlock(&work->dev->struct_mutex);
6681 kfree(work);
6682}
6683
Jesse Barnes1afe3e92010-03-26 10:35:20 -07006684static void do_intel_finish_page_flip(struct drm_device *dev,
Mario Kleiner49b14a52010-12-09 07:00:07 +01006685 struct drm_crtc *crtc)
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05006686{
6687 drm_i915_private_t *dev_priv = dev->dev_private;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05006688 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
6689 struct intel_unpin_work *work;
Chris Wilson05394f32010-11-08 19:18:58 +00006690 struct drm_i915_gem_object *obj;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05006691 struct drm_pending_vblank_event *e;
Daniel Vetter95cb1b02012-10-02 20:10:37 +02006692 struct timeval tvbl;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05006693 unsigned long flags;
6694
6695 /* Ignore early vblank irqs */
6696 if (intel_crtc == NULL)
6697 return;
6698
6699 spin_lock_irqsave(&dev->event_lock, flags);
6700 work = intel_crtc->unpin_work;
6701 if (work == NULL || !work->pending) {
6702 spin_unlock_irqrestore(&dev->event_lock, flags);
6703 return;
6704 }
6705
6706 intel_crtc->unpin_work = NULL;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05006707
6708 if (work->event) {
6709 e = work->event;
Mario Kleiner49b14a52010-12-09 07:00:07 +01006710 e->event.sequence = drm_vblank_count_and_time(dev, intel_crtc->pipe, &tvbl);
Mario Kleiner0af7e4d2010-12-08 04:07:19 +01006711
Mario Kleiner49b14a52010-12-09 07:00:07 +01006712 e->event.tv_sec = tvbl.tv_sec;
6713 e->event.tv_usec = tvbl.tv_usec;
Mario Kleiner0af7e4d2010-12-08 04:07:19 +01006714
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05006715 list_add_tail(&e->base.link,
6716 &e->base.file_priv->event_list);
6717 wake_up_interruptible(&e->base.file_priv->event_wait);
6718 }
6719
Mario Kleiner0af7e4d2010-12-08 04:07:19 +01006720 drm_vblank_put(dev, intel_crtc->pipe);
6721
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05006722 spin_unlock_irqrestore(&dev->event_lock, flags);
6723
Chris Wilson05394f32010-11-08 19:18:58 +00006724 obj = work->old_fb_obj;
Chris Wilsond9e86c02010-11-10 16:40:20 +00006725
Chris Wilsone59f2ba2010-10-07 17:28:15 +01006726 atomic_clear_mask(1 << intel_crtc->plane,
Chris Wilson05394f32010-11-08 19:18:58 +00006727 &obj->pending_flip.counter);
Chris Wilsond9e86c02010-11-10 16:40:20 +00006728
Chris Wilson5bb61642012-09-27 21:25:58 +01006729 wake_up(&dev_priv->pending_flip_queue);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05006730 schedule_work(&work->work);
Jesse Barnese5510fa2010-07-01 16:48:37 -07006731
6732 trace_i915_flip_complete(intel_crtc->plane, work->pending_flip_obj);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05006733}
6734
Jesse Barnes1afe3e92010-03-26 10:35:20 -07006735void intel_finish_page_flip(struct drm_device *dev, int pipe)
6736{
6737 drm_i915_private_t *dev_priv = dev->dev_private;
6738 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
6739
Mario Kleiner49b14a52010-12-09 07:00:07 +01006740 do_intel_finish_page_flip(dev, crtc);
Jesse Barnes1afe3e92010-03-26 10:35:20 -07006741}
6742
6743void intel_finish_page_flip_plane(struct drm_device *dev, int plane)
6744{
6745 drm_i915_private_t *dev_priv = dev->dev_private;
6746 struct drm_crtc *crtc = dev_priv->plane_to_crtc_mapping[plane];
6747
Mario Kleiner49b14a52010-12-09 07:00:07 +01006748 do_intel_finish_page_flip(dev, crtc);
Jesse Barnes1afe3e92010-03-26 10:35:20 -07006749}
6750
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05006751void intel_prepare_page_flip(struct drm_device *dev, int plane)
6752{
6753 drm_i915_private_t *dev_priv = dev->dev_private;
6754 struct intel_crtc *intel_crtc =
6755 to_intel_crtc(dev_priv->plane_to_crtc_mapping[plane]);
6756 unsigned long flags;
6757
6758 spin_lock_irqsave(&dev->event_lock, flags);
Jesse Barnesde3f4402010-01-14 13:18:02 -08006759 if (intel_crtc->unpin_work) {
Simon Farnsworth4e5359c2010-09-01 17:47:52 +01006760 if ((++intel_crtc->unpin_work->pending) > 1)
6761 DRM_ERROR("Prepared flip multiple times\n");
Jesse Barnesde3f4402010-01-14 13:18:02 -08006762 } else {
6763 DRM_DEBUG_DRIVER("preparing flip with no unpin work?\n");
6764 }
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05006765 spin_unlock_irqrestore(&dev->event_lock, flags);
6766}
6767
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07006768static int intel_gen2_queue_flip(struct drm_device *dev,
6769 struct drm_crtc *crtc,
6770 struct drm_framebuffer *fb,
6771 struct drm_i915_gem_object *obj)
6772{
6773 struct drm_i915_private *dev_priv = dev->dev_private;
6774 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07006775 u32 flip_mask;
Daniel Vetter6d90c952012-04-26 23:28:05 +02006776 struct intel_ring_buffer *ring = &dev_priv->ring[RCS];
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07006777 int ret;
6778
Daniel Vetter6d90c952012-04-26 23:28:05 +02006779 ret = intel_pin_and_fence_fb_obj(dev, obj, ring);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07006780 if (ret)
Chris Wilson83d40922012-04-17 19:35:53 +01006781 goto err;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07006782
Daniel Vetter6d90c952012-04-26 23:28:05 +02006783 ret = intel_ring_begin(ring, 6);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07006784 if (ret)
Chris Wilson83d40922012-04-17 19:35:53 +01006785 goto err_unpin;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07006786
6787 /* Can't queue multiple flips, so wait for the previous
6788 * one to finish before executing the next.
6789 */
6790 if (intel_crtc->plane)
6791 flip_mask = MI_WAIT_FOR_PLANE_B_FLIP;
6792 else
6793 flip_mask = MI_WAIT_FOR_PLANE_A_FLIP;
Daniel Vetter6d90c952012-04-26 23:28:05 +02006794 intel_ring_emit(ring, MI_WAIT_FOR_EVENT | flip_mask);
6795 intel_ring_emit(ring, MI_NOOP);
6796 intel_ring_emit(ring, MI_DISPLAY_FLIP |
6797 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
6798 intel_ring_emit(ring, fb->pitches[0]);
Daniel Vettere506a0c2012-07-05 12:17:29 +02006799 intel_ring_emit(ring, obj->gtt_offset + intel_crtc->dspaddr_offset);
Daniel Vetter6d90c952012-04-26 23:28:05 +02006800 intel_ring_emit(ring, 0); /* aux display base address, unused */
6801 intel_ring_advance(ring);
Chris Wilson83d40922012-04-17 19:35:53 +01006802 return 0;
6803
6804err_unpin:
6805 intel_unpin_fb_obj(obj);
6806err:
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07006807 return ret;
6808}
6809
6810static int intel_gen3_queue_flip(struct drm_device *dev,
6811 struct drm_crtc *crtc,
6812 struct drm_framebuffer *fb,
6813 struct drm_i915_gem_object *obj)
6814{
6815 struct drm_i915_private *dev_priv = dev->dev_private;
6816 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07006817 u32 flip_mask;
Daniel Vetter6d90c952012-04-26 23:28:05 +02006818 struct intel_ring_buffer *ring = &dev_priv->ring[RCS];
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07006819 int ret;
6820
Daniel Vetter6d90c952012-04-26 23:28:05 +02006821 ret = intel_pin_and_fence_fb_obj(dev, obj, ring);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07006822 if (ret)
Chris Wilson83d40922012-04-17 19:35:53 +01006823 goto err;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07006824
Daniel Vetter6d90c952012-04-26 23:28:05 +02006825 ret = intel_ring_begin(ring, 6);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07006826 if (ret)
Chris Wilson83d40922012-04-17 19:35:53 +01006827 goto err_unpin;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07006828
6829 if (intel_crtc->plane)
6830 flip_mask = MI_WAIT_FOR_PLANE_B_FLIP;
6831 else
6832 flip_mask = MI_WAIT_FOR_PLANE_A_FLIP;
Daniel Vetter6d90c952012-04-26 23:28:05 +02006833 intel_ring_emit(ring, MI_WAIT_FOR_EVENT | flip_mask);
6834 intel_ring_emit(ring, MI_NOOP);
6835 intel_ring_emit(ring, MI_DISPLAY_FLIP_I915 |
6836 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
6837 intel_ring_emit(ring, fb->pitches[0]);
Daniel Vettere506a0c2012-07-05 12:17:29 +02006838 intel_ring_emit(ring, obj->gtt_offset + intel_crtc->dspaddr_offset);
Daniel Vetter6d90c952012-04-26 23:28:05 +02006839 intel_ring_emit(ring, MI_NOOP);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07006840
Daniel Vetter6d90c952012-04-26 23:28:05 +02006841 intel_ring_advance(ring);
Chris Wilson83d40922012-04-17 19:35:53 +01006842 return 0;
6843
6844err_unpin:
6845 intel_unpin_fb_obj(obj);
6846err:
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07006847 return ret;
6848}
6849
6850static int intel_gen4_queue_flip(struct drm_device *dev,
6851 struct drm_crtc *crtc,
6852 struct drm_framebuffer *fb,
6853 struct drm_i915_gem_object *obj)
6854{
6855 struct drm_i915_private *dev_priv = dev->dev_private;
6856 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
6857 uint32_t pf, pipesrc;
Daniel Vetter6d90c952012-04-26 23:28:05 +02006858 struct intel_ring_buffer *ring = &dev_priv->ring[RCS];
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07006859 int ret;
6860
Daniel Vetter6d90c952012-04-26 23:28:05 +02006861 ret = intel_pin_and_fence_fb_obj(dev, obj, ring);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07006862 if (ret)
Chris Wilson83d40922012-04-17 19:35:53 +01006863 goto err;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07006864
Daniel Vetter6d90c952012-04-26 23:28:05 +02006865 ret = intel_ring_begin(ring, 4);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07006866 if (ret)
Chris Wilson83d40922012-04-17 19:35:53 +01006867 goto err_unpin;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07006868
6869 /* i965+ uses the linear or tiled offsets from the
6870 * Display Registers (which do not change across a page-flip)
6871 * so we need only reprogram the base address.
6872 */
Daniel Vetter6d90c952012-04-26 23:28:05 +02006873 intel_ring_emit(ring, MI_DISPLAY_FLIP |
6874 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
6875 intel_ring_emit(ring, fb->pitches[0]);
Daniel Vetterc2c75132012-07-05 12:17:30 +02006876 intel_ring_emit(ring,
6877 (obj->gtt_offset + intel_crtc->dspaddr_offset) |
6878 obj->tiling_mode);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07006879
6880 /* XXX Enabling the panel-fitter across page-flip is so far
6881 * untested on non-native modes, so ignore it for now.
6882 * pf = I915_READ(pipe == 0 ? PFA_CTL_1 : PFB_CTL_1) & PF_ENABLE;
6883 */
6884 pf = 0;
6885 pipesrc = I915_READ(PIPESRC(intel_crtc->pipe)) & 0x0fff0fff;
Daniel Vetter6d90c952012-04-26 23:28:05 +02006886 intel_ring_emit(ring, pf | pipesrc);
6887 intel_ring_advance(ring);
Chris Wilson83d40922012-04-17 19:35:53 +01006888 return 0;
6889
6890err_unpin:
6891 intel_unpin_fb_obj(obj);
6892err:
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07006893 return ret;
6894}
6895
6896static int intel_gen6_queue_flip(struct drm_device *dev,
6897 struct drm_crtc *crtc,
6898 struct drm_framebuffer *fb,
6899 struct drm_i915_gem_object *obj)
6900{
6901 struct drm_i915_private *dev_priv = dev->dev_private;
6902 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetter6d90c952012-04-26 23:28:05 +02006903 struct intel_ring_buffer *ring = &dev_priv->ring[RCS];
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07006904 uint32_t pf, pipesrc;
6905 int ret;
6906
Daniel Vetter6d90c952012-04-26 23:28:05 +02006907 ret = intel_pin_and_fence_fb_obj(dev, obj, ring);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07006908 if (ret)
Chris Wilson83d40922012-04-17 19:35:53 +01006909 goto err;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07006910
Daniel Vetter6d90c952012-04-26 23:28:05 +02006911 ret = intel_ring_begin(ring, 4);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07006912 if (ret)
Chris Wilson83d40922012-04-17 19:35:53 +01006913 goto err_unpin;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07006914
Daniel Vetter6d90c952012-04-26 23:28:05 +02006915 intel_ring_emit(ring, MI_DISPLAY_FLIP |
6916 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
6917 intel_ring_emit(ring, fb->pitches[0] | obj->tiling_mode);
Daniel Vetterc2c75132012-07-05 12:17:30 +02006918 intel_ring_emit(ring, obj->gtt_offset + intel_crtc->dspaddr_offset);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07006919
Chris Wilson99d9acd2012-04-17 20:37:00 +01006920 /* Contrary to the suggestions in the documentation,
6921 * "Enable Panel Fitter" does not seem to be required when page
6922 * flipping with a non-native mode, and worse causes a normal
6923 * modeset to fail.
6924 * pf = I915_READ(PF_CTL(intel_crtc->pipe)) & PF_ENABLE;
6925 */
6926 pf = 0;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07006927 pipesrc = I915_READ(PIPESRC(intel_crtc->pipe)) & 0x0fff0fff;
Daniel Vetter6d90c952012-04-26 23:28:05 +02006928 intel_ring_emit(ring, pf | pipesrc);
6929 intel_ring_advance(ring);
Chris Wilson83d40922012-04-17 19:35:53 +01006930 return 0;
6931
6932err_unpin:
6933 intel_unpin_fb_obj(obj);
6934err:
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07006935 return ret;
6936}
6937
Jesse Barnes7c9017e2011-06-16 12:18:54 -07006938/*
6939 * On gen7 we currently use the blit ring because (in early silicon at least)
6940 * the render ring doesn't give us interrpts for page flip completion, which
6941 * means clients will hang after the first flip is queued. Fortunately the
6942 * blit ring generates interrupts properly, so use it instead.
6943 */
6944static int intel_gen7_queue_flip(struct drm_device *dev,
6945 struct drm_crtc *crtc,
6946 struct drm_framebuffer *fb,
6947 struct drm_i915_gem_object *obj)
6948{
6949 struct drm_i915_private *dev_priv = dev->dev_private;
6950 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
6951 struct intel_ring_buffer *ring = &dev_priv->ring[BCS];
Daniel Vettercb05d8d2012-05-23 14:02:00 +02006952 uint32_t plane_bit = 0;
Jesse Barnes7c9017e2011-06-16 12:18:54 -07006953 int ret;
6954
6955 ret = intel_pin_and_fence_fb_obj(dev, obj, ring);
6956 if (ret)
Chris Wilson83d40922012-04-17 19:35:53 +01006957 goto err;
Jesse Barnes7c9017e2011-06-16 12:18:54 -07006958
Daniel Vettercb05d8d2012-05-23 14:02:00 +02006959 switch(intel_crtc->plane) {
6960 case PLANE_A:
6961 plane_bit = MI_DISPLAY_FLIP_IVB_PLANE_A;
6962 break;
6963 case PLANE_B:
6964 plane_bit = MI_DISPLAY_FLIP_IVB_PLANE_B;
6965 break;
6966 case PLANE_C:
6967 plane_bit = MI_DISPLAY_FLIP_IVB_PLANE_C;
6968 break;
6969 default:
6970 WARN_ONCE(1, "unknown plane in flip command\n");
6971 ret = -ENODEV;
Eugeni Dodonovab3951e2012-06-18 19:03:38 -03006972 goto err_unpin;
Daniel Vettercb05d8d2012-05-23 14:02:00 +02006973 }
6974
Jesse Barnes7c9017e2011-06-16 12:18:54 -07006975 ret = intel_ring_begin(ring, 4);
6976 if (ret)
Chris Wilson83d40922012-04-17 19:35:53 +01006977 goto err_unpin;
Jesse Barnes7c9017e2011-06-16 12:18:54 -07006978
Daniel Vettercb05d8d2012-05-23 14:02:00 +02006979 intel_ring_emit(ring, MI_DISPLAY_FLIP_I915 | plane_bit);
Ville Syrjälä01f2c772011-12-20 00:06:49 +02006980 intel_ring_emit(ring, (fb->pitches[0] | obj->tiling_mode));
Daniel Vetterc2c75132012-07-05 12:17:30 +02006981 intel_ring_emit(ring, obj->gtt_offset + intel_crtc->dspaddr_offset);
Jesse Barnes7c9017e2011-06-16 12:18:54 -07006982 intel_ring_emit(ring, (MI_NOOP));
6983 intel_ring_advance(ring);
Chris Wilson83d40922012-04-17 19:35:53 +01006984 return 0;
6985
6986err_unpin:
6987 intel_unpin_fb_obj(obj);
6988err:
Jesse Barnes7c9017e2011-06-16 12:18:54 -07006989 return ret;
6990}
6991
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07006992static int intel_default_queue_flip(struct drm_device *dev,
6993 struct drm_crtc *crtc,
6994 struct drm_framebuffer *fb,
6995 struct drm_i915_gem_object *obj)
6996{
6997 return -ENODEV;
6998}
6999
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007000static int intel_crtc_page_flip(struct drm_crtc *crtc,
7001 struct drm_framebuffer *fb,
7002 struct drm_pending_vblank_event *event)
7003{
7004 struct drm_device *dev = crtc->dev;
7005 struct drm_i915_private *dev_priv = dev->dev_private;
7006 struct intel_framebuffer *intel_fb;
Chris Wilson05394f32010-11-08 19:18:58 +00007007 struct drm_i915_gem_object *obj;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007008 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
7009 struct intel_unpin_work *work;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007010 unsigned long flags;
Chris Wilson52e68632010-08-08 10:15:59 +01007011 int ret;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007012
Ville Syrjäläe6a595d2012-05-24 21:08:59 +03007013 /* Can't change pixel format via MI display flips. */
7014 if (fb->pixel_format != crtc->fb->pixel_format)
7015 return -EINVAL;
7016
7017 /*
7018 * TILEOFF/LINOFF registers can't be changed via MI display flips.
7019 * Note that pitch changes could also affect these register.
7020 */
7021 if (INTEL_INFO(dev)->gen > 3 &&
7022 (fb->offsets[0] != crtc->fb->offsets[0] ||
7023 fb->pitches[0] != crtc->fb->pitches[0]))
7024 return -EINVAL;
7025
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007026 work = kzalloc(sizeof *work, GFP_KERNEL);
7027 if (work == NULL)
7028 return -ENOMEM;
7029
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007030 work->event = event;
7031 work->dev = crtc->dev;
7032 intel_fb = to_intel_framebuffer(crtc->fb);
Jesse Barnesb1b87f62010-01-26 14:40:05 -08007033 work->old_fb_obj = intel_fb->obj;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007034 INIT_WORK(&work->work, intel_unpin_work_fn);
7035
Jesse Barnes7317c75e62011-08-29 09:45:28 -07007036 ret = drm_vblank_get(dev, intel_crtc->pipe);
7037 if (ret)
7038 goto free_work;
7039
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007040 /* We borrow the event spin lock for protecting unpin_work */
7041 spin_lock_irqsave(&dev->event_lock, flags);
7042 if (intel_crtc->unpin_work) {
7043 spin_unlock_irqrestore(&dev->event_lock, flags);
7044 kfree(work);
Jesse Barnes7317c75e62011-08-29 09:45:28 -07007045 drm_vblank_put(dev, intel_crtc->pipe);
Chris Wilson468f0b42010-05-27 13:18:13 +01007046
7047 DRM_DEBUG_DRIVER("flip queue: crtc already busy\n");
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007048 return -EBUSY;
7049 }
7050 intel_crtc->unpin_work = work;
7051 spin_unlock_irqrestore(&dev->event_lock, flags);
7052
7053 intel_fb = to_intel_framebuffer(fb);
7054 obj = intel_fb->obj;
7055
Chris Wilson79158102012-05-23 11:13:58 +01007056 ret = i915_mutex_lock_interruptible(dev);
7057 if (ret)
7058 goto cleanup;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007059
Jesse Barnes75dfca82010-02-10 15:09:44 -08007060 /* Reference the objects for the scheduled work. */
Chris Wilson05394f32010-11-08 19:18:58 +00007061 drm_gem_object_reference(&work->old_fb_obj->base);
7062 drm_gem_object_reference(&obj->base);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007063
7064 crtc->fb = fb;
Chris Wilson96b099f2010-06-07 14:03:04 +01007065
Chris Wilsone1f99ce2010-10-27 12:45:26 +01007066 work->pending_flip_obj = obj;
Chris Wilsone1f99ce2010-10-27 12:45:26 +01007067
Simon Farnsworth4e5359c2010-09-01 17:47:52 +01007068 work->enable_stall_check = true;
7069
Chris Wilsone1f99ce2010-10-27 12:45:26 +01007070 /* Block clients from rendering to the new back buffer until
7071 * the flip occurs and the object is no longer visible.
7072 */
Chris Wilson05394f32010-11-08 19:18:58 +00007073 atomic_add(1 << intel_crtc->plane, &work->old_fb_obj->pending_flip);
Chris Wilsone1f99ce2010-10-27 12:45:26 +01007074
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007075 ret = dev_priv->display.queue_flip(dev, crtc, fb, obj);
7076 if (ret)
7077 goto cleanup_pending;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007078
Chris Wilson7782de32011-07-08 12:22:41 +01007079 intel_disable_fbc(dev);
Chris Wilsonf047e392012-07-21 12:31:41 +01007080 intel_mark_fb_busy(obj);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007081 mutex_unlock(&dev->struct_mutex);
7082
Jesse Barnese5510fa2010-07-01 16:48:37 -07007083 trace_i915_flip_request(intel_crtc->plane, obj);
7084
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007085 return 0;
Chris Wilson96b099f2010-06-07 14:03:04 +01007086
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007087cleanup_pending:
7088 atomic_sub(1 << intel_crtc->plane, &work->old_fb_obj->pending_flip);
Chris Wilson05394f32010-11-08 19:18:58 +00007089 drm_gem_object_unreference(&work->old_fb_obj->base);
7090 drm_gem_object_unreference(&obj->base);
Chris Wilson96b099f2010-06-07 14:03:04 +01007091 mutex_unlock(&dev->struct_mutex);
7092
Chris Wilson79158102012-05-23 11:13:58 +01007093cleanup:
Chris Wilson96b099f2010-06-07 14:03:04 +01007094 spin_lock_irqsave(&dev->event_lock, flags);
7095 intel_crtc->unpin_work = NULL;
7096 spin_unlock_irqrestore(&dev->event_lock, flags);
7097
Jesse Barnes7317c75e62011-08-29 09:45:28 -07007098 drm_vblank_put(dev, intel_crtc->pipe);
7099free_work:
Chris Wilson96b099f2010-06-07 14:03:04 +01007100 kfree(work);
7101
7102 return ret;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007103}
7104
Chris Wilsonf6e5b162011-04-12 18:06:51 +01007105static struct drm_crtc_helper_funcs intel_helper_funcs = {
Chris Wilsonf6e5b162011-04-12 18:06:51 +01007106 .mode_set_base_atomic = intel_pipe_set_base_atomic,
7107 .load_lut = intel_crtc_load_lut,
Daniel Vetter976f8a22012-07-08 22:34:21 +02007108 .disable = intel_crtc_noop,
Chris Wilsonf6e5b162011-04-12 18:06:51 +01007109};
7110
Daniel Vetter6ed0f792012-07-08 19:41:43 +02007111bool intel_encoder_check_is_cloned(struct intel_encoder *encoder)
7112{
7113 struct intel_encoder *other_encoder;
7114 struct drm_crtc *crtc = &encoder->new_crtc->base;
7115
7116 if (WARN_ON(!crtc))
7117 return false;
7118
7119 list_for_each_entry(other_encoder,
7120 &crtc->dev->mode_config.encoder_list,
7121 base.head) {
7122
7123 if (&other_encoder->new_crtc->base != crtc ||
7124 encoder == other_encoder)
7125 continue;
7126 else
7127 return true;
7128 }
7129
7130 return false;
7131}
7132
Daniel Vetter50f56112012-07-02 09:35:43 +02007133static bool intel_encoder_crtc_ok(struct drm_encoder *encoder,
7134 struct drm_crtc *crtc)
7135{
7136 struct drm_device *dev;
7137 struct drm_crtc *tmp;
7138 int crtc_mask = 1;
7139
7140 WARN(!crtc, "checking null crtc?\n");
7141
7142 dev = crtc->dev;
7143
7144 list_for_each_entry(tmp, &dev->mode_config.crtc_list, head) {
7145 if (tmp == crtc)
7146 break;
7147 crtc_mask <<= 1;
7148 }
7149
7150 if (encoder->possible_crtcs & crtc_mask)
7151 return true;
7152 return false;
7153}
7154
Daniel Vetter9a935852012-07-05 22:34:27 +02007155/**
7156 * intel_modeset_update_staged_output_state
7157 *
7158 * Updates the staged output configuration state, e.g. after we've read out the
7159 * current hw state.
7160 */
7161static void intel_modeset_update_staged_output_state(struct drm_device *dev)
7162{
7163 struct intel_encoder *encoder;
7164 struct intel_connector *connector;
7165
7166 list_for_each_entry(connector, &dev->mode_config.connector_list,
7167 base.head) {
7168 connector->new_encoder =
7169 to_intel_encoder(connector->base.encoder);
7170 }
7171
7172 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
7173 base.head) {
7174 encoder->new_crtc =
7175 to_intel_crtc(encoder->base.crtc);
7176 }
7177}
7178
7179/**
7180 * intel_modeset_commit_output_state
7181 *
7182 * This function copies the stage display pipe configuration to the real one.
7183 */
7184static void intel_modeset_commit_output_state(struct drm_device *dev)
7185{
7186 struct intel_encoder *encoder;
7187 struct intel_connector *connector;
7188
7189 list_for_each_entry(connector, &dev->mode_config.connector_list,
7190 base.head) {
7191 connector->base.encoder = &connector->new_encoder->base;
7192 }
7193
7194 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
7195 base.head) {
7196 encoder->base.crtc = &encoder->new_crtc->base;
7197 }
7198}
7199
Daniel Vetter7758a112012-07-08 19:40:39 +02007200static struct drm_display_mode *
7201intel_modeset_adjusted_mode(struct drm_crtc *crtc,
7202 struct drm_display_mode *mode)
7203{
7204 struct drm_device *dev = crtc->dev;
7205 struct drm_display_mode *adjusted_mode;
7206 struct drm_encoder_helper_funcs *encoder_funcs;
7207 struct intel_encoder *encoder;
7208
7209 adjusted_mode = drm_mode_duplicate(dev, mode);
7210 if (!adjusted_mode)
7211 return ERR_PTR(-ENOMEM);
7212
7213 /* Pass our mode to the connectors and the CRTC to give them a chance to
7214 * adjust it according to limitations or connector properties, and also
7215 * a chance to reject the mode entirely.
7216 */
7217 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
7218 base.head) {
7219
7220 if (&encoder->new_crtc->base != crtc)
7221 continue;
7222 encoder_funcs = encoder->base.helper_private;
7223 if (!(encoder_funcs->mode_fixup(&encoder->base, mode,
7224 adjusted_mode))) {
7225 DRM_DEBUG_KMS("Encoder fixup failed\n");
7226 goto fail;
7227 }
7228 }
7229
7230 if (!(intel_crtc_mode_fixup(crtc, mode, adjusted_mode))) {
7231 DRM_DEBUG_KMS("CRTC fixup failed\n");
7232 goto fail;
7233 }
7234 DRM_DEBUG_KMS("[CRTC:%d]\n", crtc->base.id);
7235
7236 return adjusted_mode;
7237fail:
7238 drm_mode_destroy(dev, adjusted_mode);
7239 return ERR_PTR(-EINVAL);
7240}
7241
Daniel Vettere2e1ed42012-07-08 21:14:38 +02007242/* Computes which crtcs are affected and sets the relevant bits in the mask. For
7243 * simplicity we use the crtc's pipe number (because it's easier to obtain). */
7244static void
7245intel_modeset_affected_pipes(struct drm_crtc *crtc, unsigned *modeset_pipes,
7246 unsigned *prepare_pipes, unsigned *disable_pipes)
7247{
7248 struct intel_crtc *intel_crtc;
7249 struct drm_device *dev = crtc->dev;
7250 struct intel_encoder *encoder;
7251 struct intel_connector *connector;
7252 struct drm_crtc *tmp_crtc;
7253
7254 *disable_pipes = *modeset_pipes = *prepare_pipes = 0;
7255
7256 /* Check which crtcs have changed outputs connected to them, these need
7257 * to be part of the prepare_pipes mask. We don't (yet) support global
7258 * modeset across multiple crtcs, so modeset_pipes will only have one
7259 * bit set at most. */
7260 list_for_each_entry(connector, &dev->mode_config.connector_list,
7261 base.head) {
7262 if (connector->base.encoder == &connector->new_encoder->base)
7263 continue;
7264
7265 if (connector->base.encoder) {
7266 tmp_crtc = connector->base.encoder->crtc;
7267
7268 *prepare_pipes |= 1 << to_intel_crtc(tmp_crtc)->pipe;
7269 }
7270
7271 if (connector->new_encoder)
7272 *prepare_pipes |=
7273 1 << connector->new_encoder->new_crtc->pipe;
7274 }
7275
7276 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
7277 base.head) {
7278 if (encoder->base.crtc == &encoder->new_crtc->base)
7279 continue;
7280
7281 if (encoder->base.crtc) {
7282 tmp_crtc = encoder->base.crtc;
7283
7284 *prepare_pipes |= 1 << to_intel_crtc(tmp_crtc)->pipe;
7285 }
7286
7287 if (encoder->new_crtc)
7288 *prepare_pipes |= 1 << encoder->new_crtc->pipe;
7289 }
7290
7291 /* Check for any pipes that will be fully disabled ... */
7292 list_for_each_entry(intel_crtc, &dev->mode_config.crtc_list,
7293 base.head) {
7294 bool used = false;
7295
7296 /* Don't try to disable disabled crtcs. */
7297 if (!intel_crtc->base.enabled)
7298 continue;
7299
7300 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
7301 base.head) {
7302 if (encoder->new_crtc == intel_crtc)
7303 used = true;
7304 }
7305
7306 if (!used)
7307 *disable_pipes |= 1 << intel_crtc->pipe;
7308 }
7309
7310
7311 /* set_mode is also used to update properties on life display pipes. */
7312 intel_crtc = to_intel_crtc(crtc);
7313 if (crtc->enabled)
7314 *prepare_pipes |= 1 << intel_crtc->pipe;
7315
7316 /* We only support modeset on one single crtc, hence we need to do that
7317 * only for the passed in crtc iff we change anything else than just
7318 * disable crtcs.
7319 *
7320 * This is actually not true, to be fully compatible with the old crtc
7321 * helper we automatically disable _any_ output (i.e. doesn't need to be
7322 * connected to the crtc we're modesetting on) if it's disconnected.
7323 * Which is a rather nutty api (since changed the output configuration
7324 * without userspace's explicit request can lead to confusion), but
7325 * alas. Hence we currently need to modeset on all pipes we prepare. */
7326 if (*prepare_pipes)
7327 *modeset_pipes = *prepare_pipes;
7328
7329 /* ... and mask these out. */
7330 *modeset_pipes &= ~(*disable_pipes);
7331 *prepare_pipes &= ~(*disable_pipes);
7332}
7333
Daniel Vetterea9d7582012-07-10 10:42:52 +02007334static bool intel_crtc_in_use(struct drm_crtc *crtc)
7335{
7336 struct drm_encoder *encoder;
7337 struct drm_device *dev = crtc->dev;
7338
7339 list_for_each_entry(encoder, &dev->mode_config.encoder_list, head)
7340 if (encoder->crtc == crtc)
7341 return true;
7342
7343 return false;
7344}
7345
7346static void
7347intel_modeset_update_state(struct drm_device *dev, unsigned prepare_pipes)
7348{
7349 struct intel_encoder *intel_encoder;
7350 struct intel_crtc *intel_crtc;
7351 struct drm_connector *connector;
7352
7353 list_for_each_entry(intel_encoder, &dev->mode_config.encoder_list,
7354 base.head) {
7355 if (!intel_encoder->base.crtc)
7356 continue;
7357
7358 intel_crtc = to_intel_crtc(intel_encoder->base.crtc);
7359
7360 if (prepare_pipes & (1 << intel_crtc->pipe))
7361 intel_encoder->connectors_active = false;
7362 }
7363
7364 intel_modeset_commit_output_state(dev);
7365
7366 /* Update computed state. */
7367 list_for_each_entry(intel_crtc, &dev->mode_config.crtc_list,
7368 base.head) {
7369 intel_crtc->base.enabled = intel_crtc_in_use(&intel_crtc->base);
7370 }
7371
7372 list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
7373 if (!connector->encoder || !connector->encoder->crtc)
7374 continue;
7375
7376 intel_crtc = to_intel_crtc(connector->encoder->crtc);
7377
7378 if (prepare_pipes & (1 << intel_crtc->pipe)) {
Daniel Vetter68d34722012-09-06 22:08:35 +02007379 struct drm_property *dpms_property =
7380 dev->mode_config.dpms_property;
7381
Daniel Vetterea9d7582012-07-10 10:42:52 +02007382 connector->dpms = DRM_MODE_DPMS_ON;
Daniel Vetter68d34722012-09-06 22:08:35 +02007383 drm_connector_property_set_value(connector,
7384 dpms_property,
7385 DRM_MODE_DPMS_ON);
Daniel Vetterea9d7582012-07-10 10:42:52 +02007386
7387 intel_encoder = to_intel_encoder(connector->encoder);
7388 intel_encoder->connectors_active = true;
7389 }
7390 }
7391
7392}
7393
Daniel Vetter25c5b262012-07-08 22:08:04 +02007394#define for_each_intel_crtc_masked(dev, mask, intel_crtc) \
7395 list_for_each_entry((intel_crtc), \
7396 &(dev)->mode_config.crtc_list, \
7397 base.head) \
7398 if (mask & (1 <<(intel_crtc)->pipe)) \
7399
Daniel Vetterb9805142012-08-31 17:37:33 +02007400void
Daniel Vetter8af6cf82012-07-10 09:50:11 +02007401intel_modeset_check_state(struct drm_device *dev)
7402{
7403 struct intel_crtc *crtc;
7404 struct intel_encoder *encoder;
7405 struct intel_connector *connector;
7406
7407 list_for_each_entry(connector, &dev->mode_config.connector_list,
7408 base.head) {
7409 /* This also checks the encoder/connector hw state with the
7410 * ->get_hw_state callbacks. */
7411 intel_connector_check_state(connector);
7412
7413 WARN(&connector->new_encoder->base != connector->base.encoder,
7414 "connector's staged encoder doesn't match current encoder\n");
7415 }
7416
7417 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
7418 base.head) {
7419 bool enabled = false;
7420 bool active = false;
7421 enum pipe pipe, tracked_pipe;
7422
7423 DRM_DEBUG_KMS("[ENCODER:%d:%s]\n",
7424 encoder->base.base.id,
7425 drm_get_encoder_name(&encoder->base));
7426
7427 WARN(&encoder->new_crtc->base != encoder->base.crtc,
7428 "encoder's stage crtc doesn't match current crtc\n");
7429 WARN(encoder->connectors_active && !encoder->base.crtc,
7430 "encoder's active_connectors set, but no crtc\n");
7431
7432 list_for_each_entry(connector, &dev->mode_config.connector_list,
7433 base.head) {
7434 if (connector->base.encoder != &encoder->base)
7435 continue;
7436 enabled = true;
7437 if (connector->base.dpms != DRM_MODE_DPMS_OFF)
7438 active = true;
7439 }
7440 WARN(!!encoder->base.crtc != enabled,
7441 "encoder's enabled state mismatch "
7442 "(expected %i, found %i)\n",
7443 !!encoder->base.crtc, enabled);
7444 WARN(active && !encoder->base.crtc,
7445 "active encoder with no crtc\n");
7446
7447 WARN(encoder->connectors_active != active,
7448 "encoder's computed active state doesn't match tracked active state "
7449 "(expected %i, found %i)\n", active, encoder->connectors_active);
7450
7451 active = encoder->get_hw_state(encoder, &pipe);
7452 WARN(active != encoder->connectors_active,
7453 "encoder's hw state doesn't match sw tracking "
7454 "(expected %i, found %i)\n",
7455 encoder->connectors_active, active);
7456
7457 if (!encoder->base.crtc)
7458 continue;
7459
7460 tracked_pipe = to_intel_crtc(encoder->base.crtc)->pipe;
7461 WARN(active && pipe != tracked_pipe,
7462 "active encoder's pipe doesn't match"
7463 "(expected %i, found %i)\n",
7464 tracked_pipe, pipe);
7465
7466 }
7467
7468 list_for_each_entry(crtc, &dev->mode_config.crtc_list,
7469 base.head) {
7470 bool enabled = false;
7471 bool active = false;
7472
7473 DRM_DEBUG_KMS("[CRTC:%d]\n",
7474 crtc->base.base.id);
7475
7476 WARN(crtc->active && !crtc->base.enabled,
7477 "active crtc, but not enabled in sw tracking\n");
7478
7479 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
7480 base.head) {
7481 if (encoder->base.crtc != &crtc->base)
7482 continue;
7483 enabled = true;
7484 if (encoder->connectors_active)
7485 active = true;
7486 }
7487 WARN(active != crtc->active,
7488 "crtc's computed active state doesn't match tracked active state "
7489 "(expected %i, found %i)\n", active, crtc->active);
7490 WARN(enabled != crtc->base.enabled,
7491 "crtc's computed enabled state doesn't match tracked enabled state "
7492 "(expected %i, found %i)\n", enabled, crtc->base.enabled);
7493
7494 assert_pipe(dev->dev_private, crtc->pipe, crtc->active);
7495 }
7496}
7497
Daniel Vettera6778b32012-07-02 09:56:42 +02007498bool intel_set_mode(struct drm_crtc *crtc,
7499 struct drm_display_mode *mode,
Daniel Vetter94352cf2012-07-05 22:51:56 +02007500 int x, int y, struct drm_framebuffer *fb)
Daniel Vettera6778b32012-07-02 09:56:42 +02007501{
7502 struct drm_device *dev = crtc->dev;
Daniel Vetterdbf2b54e2012-07-02 11:18:29 +02007503 drm_i915_private_t *dev_priv = dev->dev_private;
Daniel Vettera6778b32012-07-02 09:56:42 +02007504 struct drm_display_mode *adjusted_mode, saved_mode, saved_hwmode;
Daniel Vettera6778b32012-07-02 09:56:42 +02007505 struct drm_encoder_helper_funcs *encoder_funcs;
Daniel Vettera6778b32012-07-02 09:56:42 +02007506 struct drm_encoder *encoder;
Daniel Vetter25c5b262012-07-08 22:08:04 +02007507 struct intel_crtc *intel_crtc;
7508 unsigned disable_pipes, prepare_pipes, modeset_pipes;
Daniel Vettera6778b32012-07-02 09:56:42 +02007509 bool ret = true;
7510
Daniel Vettere2e1ed42012-07-08 21:14:38 +02007511 intel_modeset_affected_pipes(crtc, &modeset_pipes,
Daniel Vetter25c5b262012-07-08 22:08:04 +02007512 &prepare_pipes, &disable_pipes);
7513
7514 DRM_DEBUG_KMS("set mode pipe masks: modeset: %x, prepare: %x, disable: %x\n",
7515 modeset_pipes, prepare_pipes, disable_pipes);
Daniel Vettere2e1ed42012-07-08 21:14:38 +02007516
Daniel Vetter976f8a22012-07-08 22:34:21 +02007517 for_each_intel_crtc_masked(dev, disable_pipes, intel_crtc)
7518 intel_crtc_disable(&intel_crtc->base);
7519
Daniel Vettera6778b32012-07-02 09:56:42 +02007520 saved_hwmode = crtc->hwmode;
7521 saved_mode = crtc->mode;
Daniel Vettera6778b32012-07-02 09:56:42 +02007522
Daniel Vetter25c5b262012-07-08 22:08:04 +02007523 /* Hack: Because we don't (yet) support global modeset on multiple
7524 * crtcs, we don't keep track of the new mode for more than one crtc.
7525 * Hence simply check whether any bit is set in modeset_pipes in all the
7526 * pieces of code that are not yet converted to deal with mutliple crtcs
7527 * changing their mode at the same time. */
7528 adjusted_mode = NULL;
7529 if (modeset_pipes) {
7530 adjusted_mode = intel_modeset_adjusted_mode(crtc, mode);
7531 if (IS_ERR(adjusted_mode)) {
7532 return false;
7533 }
Daniel Vettera6778b32012-07-02 09:56:42 +02007534 }
7535
Daniel Vetterea9d7582012-07-10 10:42:52 +02007536 for_each_intel_crtc_masked(dev, prepare_pipes, intel_crtc) {
7537 if (intel_crtc->base.enabled)
7538 dev_priv->display.crtc_disable(&intel_crtc->base);
7539 }
Daniel Vettera6778b32012-07-02 09:56:42 +02007540
Daniel Vetter6c4c86f2012-09-10 21:58:30 +02007541 /* crtc->mode is already used by the ->mode_set callbacks, hence we need
7542 * to set it here already despite that we pass it down the callchain.
7543 */
7544 if (modeset_pipes)
Daniel Vetter25c5b262012-07-08 22:08:04 +02007545 crtc->mode = *mode;
Daniel Vetter7758a112012-07-08 19:40:39 +02007546
Daniel Vetterea9d7582012-07-10 10:42:52 +02007547 /* Only after disabling all output pipelines that will be changed can we
7548 * update the the output configuration. */
7549 intel_modeset_update_state(dev, prepare_pipes);
7550
Daniel Vettera6778b32012-07-02 09:56:42 +02007551 /* Set up the DPLL and any encoders state that needs to adjust or depend
7552 * on the DPLL.
7553 */
Daniel Vetter25c5b262012-07-08 22:08:04 +02007554 for_each_intel_crtc_masked(dev, modeset_pipes, intel_crtc) {
7555 ret = !intel_crtc_mode_set(&intel_crtc->base,
7556 mode, adjusted_mode,
7557 x, y, fb);
7558 if (!ret)
7559 goto done;
Daniel Vettera6778b32012-07-02 09:56:42 +02007560
Daniel Vetter25c5b262012-07-08 22:08:04 +02007561 list_for_each_entry(encoder, &dev->mode_config.encoder_list, head) {
Daniel Vettera6778b32012-07-02 09:56:42 +02007562
Daniel Vetter25c5b262012-07-08 22:08:04 +02007563 if (encoder->crtc != &intel_crtc->base)
7564 continue;
Daniel Vettera6778b32012-07-02 09:56:42 +02007565
Daniel Vetter25c5b262012-07-08 22:08:04 +02007566 DRM_DEBUG_KMS("[ENCODER:%d:%s] set [MODE:%d:%s]\n",
7567 encoder->base.id, drm_get_encoder_name(encoder),
7568 mode->base.id, mode->name);
7569 encoder_funcs = encoder->helper_private;
7570 encoder_funcs->mode_set(encoder, mode, adjusted_mode);
7571 }
Daniel Vettera6778b32012-07-02 09:56:42 +02007572 }
7573
7574 /* Now enable the clocks, plane, pipe, and connectors that we set up. */
Daniel Vetter25c5b262012-07-08 22:08:04 +02007575 for_each_intel_crtc_masked(dev, prepare_pipes, intel_crtc)
7576 dev_priv->display.crtc_enable(&intel_crtc->base);
Daniel Vettera6778b32012-07-02 09:56:42 +02007577
Daniel Vetter25c5b262012-07-08 22:08:04 +02007578 if (modeset_pipes) {
7579 /* Store real post-adjustment hardware mode. */
7580 crtc->hwmode = *adjusted_mode;
Daniel Vettera6778b32012-07-02 09:56:42 +02007581
Daniel Vetter25c5b262012-07-08 22:08:04 +02007582 /* Calculate and store various constants which
7583 * are later needed by vblank and swap-completion
7584 * timestamping. They are derived from true hwmode.
7585 */
7586 drm_calc_timestamping_constants(crtc);
7587 }
Daniel Vettera6778b32012-07-02 09:56:42 +02007588
7589 /* FIXME: add subpixel order */
7590done:
7591 drm_mode_destroy(dev, adjusted_mode);
Daniel Vetter25c5b262012-07-08 22:08:04 +02007592 if (!ret && crtc->enabled) {
Daniel Vettera6778b32012-07-02 09:56:42 +02007593 crtc->hwmode = saved_hwmode;
7594 crtc->mode = saved_mode;
Daniel Vetter8af6cf82012-07-10 09:50:11 +02007595 } else {
7596 intel_modeset_check_state(dev);
Daniel Vettera6778b32012-07-02 09:56:42 +02007597 }
7598
7599 return ret;
7600}
7601
Daniel Vetter25c5b262012-07-08 22:08:04 +02007602#undef for_each_intel_crtc_masked
7603
Daniel Vetterd9e55602012-07-04 22:16:09 +02007604static void intel_set_config_free(struct intel_set_config *config)
7605{
7606 if (!config)
7607 return;
7608
Daniel Vetter1aa4b622012-07-05 16:20:48 +02007609 kfree(config->save_connector_encoders);
7610 kfree(config->save_encoder_crtcs);
Daniel Vetterd9e55602012-07-04 22:16:09 +02007611 kfree(config);
7612}
7613
Daniel Vetter85f9eb72012-07-04 22:24:08 +02007614static int intel_set_config_save_state(struct drm_device *dev,
7615 struct intel_set_config *config)
7616{
Daniel Vetter85f9eb72012-07-04 22:24:08 +02007617 struct drm_encoder *encoder;
7618 struct drm_connector *connector;
7619 int count;
7620
Daniel Vetter1aa4b622012-07-05 16:20:48 +02007621 config->save_encoder_crtcs =
7622 kcalloc(dev->mode_config.num_encoder,
7623 sizeof(struct drm_crtc *), GFP_KERNEL);
7624 if (!config->save_encoder_crtcs)
Daniel Vetter85f9eb72012-07-04 22:24:08 +02007625 return -ENOMEM;
7626
Daniel Vetter1aa4b622012-07-05 16:20:48 +02007627 config->save_connector_encoders =
7628 kcalloc(dev->mode_config.num_connector,
7629 sizeof(struct drm_encoder *), GFP_KERNEL);
7630 if (!config->save_connector_encoders)
Daniel Vetter85f9eb72012-07-04 22:24:08 +02007631 return -ENOMEM;
7632
7633 /* Copy data. Note that driver private data is not affected.
7634 * Should anything bad happen only the expected state is
7635 * restored, not the drivers personal bookkeeping.
7636 */
7637 count = 0;
Daniel Vetter85f9eb72012-07-04 22:24:08 +02007638 list_for_each_entry(encoder, &dev->mode_config.encoder_list, head) {
Daniel Vetter1aa4b622012-07-05 16:20:48 +02007639 config->save_encoder_crtcs[count++] = encoder->crtc;
Daniel Vetter85f9eb72012-07-04 22:24:08 +02007640 }
7641
7642 count = 0;
7643 list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
Daniel Vetter1aa4b622012-07-05 16:20:48 +02007644 config->save_connector_encoders[count++] = connector->encoder;
Daniel Vetter85f9eb72012-07-04 22:24:08 +02007645 }
7646
7647 return 0;
7648}
7649
7650static void intel_set_config_restore_state(struct drm_device *dev,
7651 struct intel_set_config *config)
7652{
Daniel Vetter9a935852012-07-05 22:34:27 +02007653 struct intel_encoder *encoder;
7654 struct intel_connector *connector;
Daniel Vetter85f9eb72012-07-04 22:24:08 +02007655 int count;
7656
7657 count = 0;
Daniel Vetter9a935852012-07-05 22:34:27 +02007658 list_for_each_entry(encoder, &dev->mode_config.encoder_list, base.head) {
7659 encoder->new_crtc =
7660 to_intel_crtc(config->save_encoder_crtcs[count++]);
Daniel Vetter85f9eb72012-07-04 22:24:08 +02007661 }
7662
7663 count = 0;
Daniel Vetter9a935852012-07-05 22:34:27 +02007664 list_for_each_entry(connector, &dev->mode_config.connector_list, base.head) {
7665 connector->new_encoder =
7666 to_intel_encoder(config->save_connector_encoders[count++]);
Daniel Vetter85f9eb72012-07-04 22:24:08 +02007667 }
7668}
7669
Daniel Vetter5e2b5842012-07-04 22:41:29 +02007670static void
7671intel_set_config_compute_mode_changes(struct drm_mode_set *set,
7672 struct intel_set_config *config)
7673{
7674
7675 /* We should be able to check here if the fb has the same properties
7676 * and then just flip_or_move it */
7677 if (set->crtc->fb != set->fb) {
7678 /* If we have no fb then treat it as a full mode set */
7679 if (set->crtc->fb == NULL) {
7680 DRM_DEBUG_KMS("crtc has no fb, full mode set\n");
7681 config->mode_changed = true;
7682 } else if (set->fb == NULL) {
7683 config->mode_changed = true;
7684 } else if (set->fb->depth != set->crtc->fb->depth) {
7685 config->mode_changed = true;
7686 } else if (set->fb->bits_per_pixel !=
7687 set->crtc->fb->bits_per_pixel) {
7688 config->mode_changed = true;
7689 } else
7690 config->fb_changed = true;
7691 }
7692
Daniel Vetter835c5872012-07-10 18:11:08 +02007693 if (set->fb && (set->x != set->crtc->x || set->y != set->crtc->y))
Daniel Vetter5e2b5842012-07-04 22:41:29 +02007694 config->fb_changed = true;
7695
7696 if (set->mode && !drm_mode_equal(set->mode, &set->crtc->mode)) {
7697 DRM_DEBUG_KMS("modes are different, full mode set\n");
7698 drm_mode_debug_printmodeline(&set->crtc->mode);
7699 drm_mode_debug_printmodeline(set->mode);
7700 config->mode_changed = true;
7701 }
7702}
7703
Daniel Vetter2e431052012-07-04 22:42:15 +02007704static int
Daniel Vetter9a935852012-07-05 22:34:27 +02007705intel_modeset_stage_output_state(struct drm_device *dev,
7706 struct drm_mode_set *set,
7707 struct intel_set_config *config)
Daniel Vetter50f56112012-07-02 09:35:43 +02007708{
Daniel Vetter85f9eb72012-07-04 22:24:08 +02007709 struct drm_crtc *new_crtc;
Daniel Vetter9a935852012-07-05 22:34:27 +02007710 struct intel_connector *connector;
7711 struct intel_encoder *encoder;
Daniel Vetter2e431052012-07-04 22:42:15 +02007712 int count, ro;
Daniel Vetter50f56112012-07-02 09:35:43 +02007713
Daniel Vetter9a935852012-07-05 22:34:27 +02007714 /* The upper layers ensure that we either disabl a crtc or have a list
7715 * of connectors. For paranoia, double-check this. */
7716 WARN_ON(!set->fb && (set->num_connectors != 0));
7717 WARN_ON(set->fb && (set->num_connectors == 0));
7718
Daniel Vetter50f56112012-07-02 09:35:43 +02007719 count = 0;
Daniel Vetter9a935852012-07-05 22:34:27 +02007720 list_for_each_entry(connector, &dev->mode_config.connector_list,
7721 base.head) {
7722 /* Otherwise traverse passed in connector list and get encoders
7723 * for them. */
Daniel Vetter50f56112012-07-02 09:35:43 +02007724 for (ro = 0; ro < set->num_connectors; ro++) {
Daniel Vetter9a935852012-07-05 22:34:27 +02007725 if (set->connectors[ro] == &connector->base) {
7726 connector->new_encoder = connector->encoder;
Daniel Vetter50f56112012-07-02 09:35:43 +02007727 break;
7728 }
7729 }
7730
Daniel Vetter9a935852012-07-05 22:34:27 +02007731 /* If we disable the crtc, disable all its connectors. Also, if
7732 * the connector is on the changing crtc but not on the new
7733 * connector list, disable it. */
7734 if ((!set->fb || ro == set->num_connectors) &&
7735 connector->base.encoder &&
7736 connector->base.encoder->crtc == set->crtc) {
7737 connector->new_encoder = NULL;
7738
7739 DRM_DEBUG_KMS("[CONNECTOR:%d:%s] to [NOCRTC]\n",
7740 connector->base.base.id,
7741 drm_get_connector_name(&connector->base));
7742 }
7743
7744
7745 if (&connector->new_encoder->base != connector->base.encoder) {
Daniel Vetter50f56112012-07-02 09:35:43 +02007746 DRM_DEBUG_KMS("encoder changed, full mode switch\n");
Daniel Vetter5e2b5842012-07-04 22:41:29 +02007747 config->mode_changed = true;
Daniel Vetter50f56112012-07-02 09:35:43 +02007748 }
Daniel Vetter50f56112012-07-02 09:35:43 +02007749
Daniel Vetter9a935852012-07-05 22:34:27 +02007750 /* Disable all disconnected encoders. */
7751 if (connector->base.status == connector_status_disconnected)
7752 connector->new_encoder = NULL;
7753 }
7754 /* connector->new_encoder is now updated for all connectors. */
7755
7756 /* Update crtc of enabled connectors. */
Daniel Vetter50f56112012-07-02 09:35:43 +02007757 count = 0;
Daniel Vetter9a935852012-07-05 22:34:27 +02007758 list_for_each_entry(connector, &dev->mode_config.connector_list,
7759 base.head) {
7760 if (!connector->new_encoder)
Daniel Vetter50f56112012-07-02 09:35:43 +02007761 continue;
7762
Daniel Vetter9a935852012-07-05 22:34:27 +02007763 new_crtc = connector->new_encoder->base.crtc;
Daniel Vetter50f56112012-07-02 09:35:43 +02007764
7765 for (ro = 0; ro < set->num_connectors; ro++) {
Daniel Vetter9a935852012-07-05 22:34:27 +02007766 if (set->connectors[ro] == &connector->base)
Daniel Vetter50f56112012-07-02 09:35:43 +02007767 new_crtc = set->crtc;
7768 }
7769
7770 /* Make sure the new CRTC will work with the encoder */
Daniel Vetter9a935852012-07-05 22:34:27 +02007771 if (!intel_encoder_crtc_ok(&connector->new_encoder->base,
7772 new_crtc)) {
Daniel Vetter5e2b5842012-07-04 22:41:29 +02007773 return -EINVAL;
Daniel Vetter50f56112012-07-02 09:35:43 +02007774 }
Daniel Vetter9a935852012-07-05 22:34:27 +02007775 connector->encoder->new_crtc = to_intel_crtc(new_crtc);
7776
7777 DRM_DEBUG_KMS("[CONNECTOR:%d:%s] to [CRTC:%d]\n",
7778 connector->base.base.id,
7779 drm_get_connector_name(&connector->base),
7780 new_crtc->base.id);
7781 }
7782
7783 /* Check for any encoders that needs to be disabled. */
7784 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
7785 base.head) {
7786 list_for_each_entry(connector,
7787 &dev->mode_config.connector_list,
7788 base.head) {
7789 if (connector->new_encoder == encoder) {
7790 WARN_ON(!connector->new_encoder->new_crtc);
7791
7792 goto next_encoder;
7793 }
7794 }
7795 encoder->new_crtc = NULL;
7796next_encoder:
7797 /* Only now check for crtc changes so we don't miss encoders
7798 * that will be disabled. */
7799 if (&encoder->new_crtc->base != encoder->base.crtc) {
Daniel Vetter50f56112012-07-02 09:35:43 +02007800 DRM_DEBUG_KMS("crtc changed, full mode switch\n");
Daniel Vetter5e2b5842012-07-04 22:41:29 +02007801 config->mode_changed = true;
Daniel Vetter50f56112012-07-02 09:35:43 +02007802 }
7803 }
Daniel Vetter9a935852012-07-05 22:34:27 +02007804 /* Now we've also updated encoder->new_crtc for all encoders. */
Daniel Vetter50f56112012-07-02 09:35:43 +02007805
Daniel Vetter2e431052012-07-04 22:42:15 +02007806 return 0;
7807}
7808
7809static int intel_crtc_set_config(struct drm_mode_set *set)
7810{
7811 struct drm_device *dev;
Daniel Vetter2e431052012-07-04 22:42:15 +02007812 struct drm_mode_set save_set;
7813 struct intel_set_config *config;
7814 int ret;
Daniel Vetter2e431052012-07-04 22:42:15 +02007815
Daniel Vetter8d3e3752012-07-05 16:09:09 +02007816 BUG_ON(!set);
7817 BUG_ON(!set->crtc);
7818 BUG_ON(!set->crtc->helper_private);
Daniel Vetter2e431052012-07-04 22:42:15 +02007819
7820 if (!set->mode)
7821 set->fb = NULL;
7822
Daniel Vetter431e50f2012-07-10 17:53:42 +02007823 /* The fb helper likes to play gross jokes with ->mode_set_config.
7824 * Unfortunately the crtc helper doesn't do much at all for this case,
7825 * so we have to cope with this madness until the fb helper is fixed up. */
7826 if (set->fb && set->num_connectors == 0)
7827 return 0;
7828
Daniel Vetter2e431052012-07-04 22:42:15 +02007829 if (set->fb) {
7830 DRM_DEBUG_KMS("[CRTC:%d] [FB:%d] #connectors=%d (x y) (%i %i)\n",
7831 set->crtc->base.id, set->fb->base.id,
7832 (int)set->num_connectors, set->x, set->y);
7833 } else {
7834 DRM_DEBUG_KMS("[CRTC:%d] [NOFB]\n", set->crtc->base.id);
Daniel Vetter2e431052012-07-04 22:42:15 +02007835 }
7836
7837 dev = set->crtc->dev;
7838
7839 ret = -ENOMEM;
7840 config = kzalloc(sizeof(*config), GFP_KERNEL);
7841 if (!config)
7842 goto out_config;
7843
7844 ret = intel_set_config_save_state(dev, config);
7845 if (ret)
7846 goto out_config;
7847
7848 save_set.crtc = set->crtc;
7849 save_set.mode = &set->crtc->mode;
7850 save_set.x = set->crtc->x;
7851 save_set.y = set->crtc->y;
7852 save_set.fb = set->crtc->fb;
7853
7854 /* Compute whether we need a full modeset, only an fb base update or no
7855 * change at all. In the future we might also check whether only the
7856 * mode changed, e.g. for LVDS where we only change the panel fitter in
7857 * such cases. */
7858 intel_set_config_compute_mode_changes(set, config);
7859
Daniel Vetter9a935852012-07-05 22:34:27 +02007860 ret = intel_modeset_stage_output_state(dev, set, config);
Daniel Vetter2e431052012-07-04 22:42:15 +02007861 if (ret)
7862 goto fail;
7863
Daniel Vetter5e2b5842012-07-04 22:41:29 +02007864 if (config->mode_changed) {
Daniel Vetter87f1faa2012-07-05 23:36:17 +02007865 if (set->mode) {
Daniel Vetter50f56112012-07-02 09:35:43 +02007866 DRM_DEBUG_KMS("attempting to set mode from"
7867 " userspace\n");
7868 drm_mode_debug_printmodeline(set->mode);
Daniel Vetter87f1faa2012-07-05 23:36:17 +02007869 }
7870
7871 if (!intel_set_mode(set->crtc, set->mode,
7872 set->x, set->y, set->fb)) {
7873 DRM_ERROR("failed to set mode on [CRTC:%d]\n",
7874 set->crtc->base.id);
7875 ret = -EINVAL;
7876 goto fail;
7877 }
Daniel Vetter5e2b5842012-07-04 22:41:29 +02007878 } else if (config->fb_changed) {
Daniel Vetter4f660f42012-07-02 09:47:37 +02007879 ret = intel_pipe_set_base(set->crtc,
Daniel Vetter94352cf2012-07-05 22:51:56 +02007880 set->x, set->y, set->fb);
Daniel Vetter50f56112012-07-02 09:35:43 +02007881 }
7882
Daniel Vetterd9e55602012-07-04 22:16:09 +02007883 intel_set_config_free(config);
7884
Daniel Vetter50f56112012-07-02 09:35:43 +02007885 return 0;
7886
7887fail:
Daniel Vetter85f9eb72012-07-04 22:24:08 +02007888 intel_set_config_restore_state(dev, config);
Daniel Vetter50f56112012-07-02 09:35:43 +02007889
7890 /* Try to restore the config */
Daniel Vetter5e2b5842012-07-04 22:41:29 +02007891 if (config->mode_changed &&
Daniel Vettera6778b32012-07-02 09:56:42 +02007892 !intel_set_mode(save_set.crtc, save_set.mode,
7893 save_set.x, save_set.y, save_set.fb))
Daniel Vetter50f56112012-07-02 09:35:43 +02007894 DRM_ERROR("failed to restore config after modeset failure\n");
7895
Daniel Vetterd9e55602012-07-04 22:16:09 +02007896out_config:
7897 intel_set_config_free(config);
Daniel Vetter50f56112012-07-02 09:35:43 +02007898 return ret;
7899}
7900
Chris Wilsonf6e5b162011-04-12 18:06:51 +01007901static const struct drm_crtc_funcs intel_crtc_funcs = {
Chris Wilsonf6e5b162011-04-12 18:06:51 +01007902 .cursor_set = intel_crtc_cursor_set,
7903 .cursor_move = intel_crtc_cursor_move,
7904 .gamma_set = intel_crtc_gamma_set,
Daniel Vetter50f56112012-07-02 09:35:43 +02007905 .set_config = intel_crtc_set_config,
Chris Wilsonf6e5b162011-04-12 18:06:51 +01007906 .destroy = intel_crtc_destroy,
7907 .page_flip = intel_crtc_page_flip,
7908};
7909
Paulo Zanoni79f689a2012-10-05 12:05:52 -03007910static void intel_cpu_pll_init(struct drm_device *dev)
7911{
7912 if (IS_HASWELL(dev))
7913 intel_ddi_pll_init(dev);
7914}
7915
Jesse Barnesee7b9f92012-04-20 17:11:53 +01007916static void intel_pch_pll_init(struct drm_device *dev)
7917{
7918 drm_i915_private_t *dev_priv = dev->dev_private;
7919 int i;
7920
7921 if (dev_priv->num_pch_pll == 0) {
7922 DRM_DEBUG_KMS("No PCH PLLs on this hardware, skipping initialisation\n");
7923 return;
7924 }
7925
7926 for (i = 0; i < dev_priv->num_pch_pll; i++) {
7927 dev_priv->pch_plls[i].pll_reg = _PCH_DPLL(i);
7928 dev_priv->pch_plls[i].fp0_reg = _PCH_FP0(i);
7929 dev_priv->pch_plls[i].fp1_reg = _PCH_FP1(i);
7930 }
7931}
7932
Hannes Ederb358d0a2008-12-18 21:18:47 +01007933static void intel_crtc_init(struct drm_device *dev, int pipe)
Jesse Barnes79e53942008-11-07 14:24:08 -08007934{
Jesse Barnes22fd0fa2009-12-02 13:42:53 -08007935 drm_i915_private_t *dev_priv = dev->dev_private;
Jesse Barnes79e53942008-11-07 14:24:08 -08007936 struct intel_crtc *intel_crtc;
7937 int i;
7938
7939 intel_crtc = kzalloc(sizeof(struct intel_crtc) + (INTELFB_CONN_LIMIT * sizeof(struct drm_connector *)), GFP_KERNEL);
7940 if (intel_crtc == NULL)
7941 return;
7942
7943 drm_crtc_init(dev, &intel_crtc->base, &intel_crtc_funcs);
7944
7945 drm_mode_crtc_set_gamma_size(&intel_crtc->base, 256);
Jesse Barnes79e53942008-11-07 14:24:08 -08007946 for (i = 0; i < 256; i++) {
7947 intel_crtc->lut_r[i] = i;
7948 intel_crtc->lut_g[i] = i;
7949 intel_crtc->lut_b[i] = i;
7950 }
7951
Jesse Barnes80824002009-09-10 15:28:06 -07007952 /* Swap pipes & planes for FBC on pre-965 */
7953 intel_crtc->pipe = pipe;
7954 intel_crtc->plane = pipe;
Paulo Zanonia5c961d2012-10-24 15:59:34 -02007955 intel_crtc->cpu_transcoder = pipe;
Chris Wilsone2e767a2010-09-13 16:53:12 +01007956 if (IS_MOBILE(dev) && IS_GEN3(dev)) {
Zhao Yakui28c97732009-10-09 11:39:41 +08007957 DRM_DEBUG_KMS("swapping pipes & planes for FBC\n");
Chris Wilsone2e767a2010-09-13 16:53:12 +01007958 intel_crtc->plane = !pipe;
Jesse Barnes80824002009-09-10 15:28:06 -07007959 }
7960
Jesse Barnes22fd0fa2009-12-02 13:42:53 -08007961 BUG_ON(pipe >= ARRAY_SIZE(dev_priv->plane_to_crtc_mapping) ||
7962 dev_priv->plane_to_crtc_mapping[intel_crtc->plane] != NULL);
7963 dev_priv->plane_to_crtc_mapping[intel_crtc->plane] = &intel_crtc->base;
7964 dev_priv->pipe_to_crtc_mapping[intel_crtc->pipe] = &intel_crtc->base;
7965
Jesse Barnes5a354202011-06-24 12:19:22 -07007966 intel_crtc->bpp = 24; /* default for pre-Ironlake */
Jesse Barnes7e7d76c2010-09-10 10:47:20 -07007967
Jesse Barnes79e53942008-11-07 14:24:08 -08007968 drm_crtc_helper_add(&intel_crtc->base, &intel_helper_funcs);
Jesse Barnes79e53942008-11-07 14:24:08 -08007969}
7970
Carl Worth08d7b3d2009-04-29 14:43:54 -07007971int intel_get_pipe_from_crtc_id(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +00007972 struct drm_file *file)
Carl Worth08d7b3d2009-04-29 14:43:54 -07007973{
Carl Worth08d7b3d2009-04-29 14:43:54 -07007974 struct drm_i915_get_pipe_from_crtc_id *pipe_from_crtc_id = data;
Daniel Vetterc05422d2009-08-11 16:05:30 +02007975 struct drm_mode_object *drmmode_obj;
7976 struct intel_crtc *crtc;
Carl Worth08d7b3d2009-04-29 14:43:54 -07007977
Daniel Vetter1cff8f62012-04-24 09:55:08 +02007978 if (!drm_core_check_feature(dev, DRIVER_MODESET))
7979 return -ENODEV;
Carl Worth08d7b3d2009-04-29 14:43:54 -07007980
Daniel Vetterc05422d2009-08-11 16:05:30 +02007981 drmmode_obj = drm_mode_object_find(dev, pipe_from_crtc_id->crtc_id,
7982 DRM_MODE_OBJECT_CRTC);
Carl Worth08d7b3d2009-04-29 14:43:54 -07007983
Daniel Vetterc05422d2009-08-11 16:05:30 +02007984 if (!drmmode_obj) {
Carl Worth08d7b3d2009-04-29 14:43:54 -07007985 DRM_ERROR("no such CRTC id\n");
7986 return -EINVAL;
7987 }
7988
Daniel Vetterc05422d2009-08-11 16:05:30 +02007989 crtc = to_intel_crtc(obj_to_crtc(drmmode_obj));
7990 pipe_from_crtc_id->pipe = crtc->pipe;
Carl Worth08d7b3d2009-04-29 14:43:54 -07007991
Daniel Vetterc05422d2009-08-11 16:05:30 +02007992 return 0;
Carl Worth08d7b3d2009-04-29 14:43:54 -07007993}
7994
Daniel Vetter66a92782012-07-12 20:08:18 +02007995static int intel_encoder_clones(struct intel_encoder *encoder)
Jesse Barnes79e53942008-11-07 14:24:08 -08007996{
Daniel Vetter66a92782012-07-12 20:08:18 +02007997 struct drm_device *dev = encoder->base.dev;
7998 struct intel_encoder *source_encoder;
Jesse Barnes79e53942008-11-07 14:24:08 -08007999 int index_mask = 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08008000 int entry = 0;
8001
Daniel Vetter66a92782012-07-12 20:08:18 +02008002 list_for_each_entry(source_encoder,
8003 &dev->mode_config.encoder_list, base.head) {
8004
8005 if (encoder == source_encoder)
Jesse Barnes79e53942008-11-07 14:24:08 -08008006 index_mask |= (1 << entry);
Daniel Vetter66a92782012-07-12 20:08:18 +02008007
8008 /* Intel hw has only one MUX where enocoders could be cloned. */
8009 if (encoder->cloneable && source_encoder->cloneable)
8010 index_mask |= (1 << entry);
8011
Jesse Barnes79e53942008-11-07 14:24:08 -08008012 entry++;
8013 }
Chris Wilson4ef69c72010-09-09 15:14:28 +01008014
Jesse Barnes79e53942008-11-07 14:24:08 -08008015 return index_mask;
8016}
8017
Chris Wilson4d302442010-12-14 19:21:29 +00008018static bool has_edp_a(struct drm_device *dev)
8019{
8020 struct drm_i915_private *dev_priv = dev->dev_private;
8021
8022 if (!IS_MOBILE(dev))
8023 return false;
8024
8025 if ((I915_READ(DP_A) & DP_DETECTED) == 0)
8026 return false;
8027
8028 if (IS_GEN5(dev) &&
8029 (I915_READ(ILK_DISPLAY_CHICKEN_FUSES) & ILK_eDP_A_DISABLE))
8030 return false;
8031
8032 return true;
8033}
8034
Jesse Barnes79e53942008-11-07 14:24:08 -08008035static void intel_setup_outputs(struct drm_device *dev)
8036{
Eric Anholt725e30a2009-01-22 13:01:02 -08008037 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson4ef69c72010-09-09 15:14:28 +01008038 struct intel_encoder *encoder;
Adam Jacksoncb0953d2010-07-16 14:46:29 -04008039 bool dpd_is_edp = false;
Chris Wilsonf3cfcba2012-02-09 09:35:53 +00008040 bool has_lvds;
Jesse Barnes79e53942008-11-07 14:24:08 -08008041
Chris Wilsonf3cfcba2012-02-09 09:35:53 +00008042 has_lvds = intel_lvds_init(dev);
Chris Wilsonc5d1b512010-11-29 18:00:23 +00008043 if (!has_lvds && !HAS_PCH_SPLIT(dev)) {
8044 /* disable the panel fitter on everything but LVDS */
8045 I915_WRITE(PFIT_CONTROL, 0);
8046 }
Jesse Barnes79e53942008-11-07 14:24:08 -08008047
Eric Anholtbad720f2009-10-22 16:11:14 -07008048 if (HAS_PCH_SPLIT(dev)) {
Adam Jacksoncb0953d2010-07-16 14:46:29 -04008049 dpd_is_edp = intel_dpd_is_edp(dev);
Zhenyu Wang30ad48b2009-06-05 15:38:43 +08008050
Chris Wilson4d302442010-12-14 19:21:29 +00008051 if (has_edp_a(dev))
Paulo Zanoniab9d7c32012-07-17 17:53:45 -03008052 intel_dp_init(dev, DP_A, PORT_A);
Zhenyu Wang32f9d652009-07-24 01:00:32 +08008053
Adam Jacksoncb0953d2010-07-16 14:46:29 -04008054 if (dpd_is_edp && (I915_READ(PCH_DP_D) & DP_DETECTED))
Paulo Zanoniab9d7c32012-07-17 17:53:45 -03008055 intel_dp_init(dev, PCH_DP_D, PORT_D);
Adam Jacksoncb0953d2010-07-16 14:46:29 -04008056 }
8057
8058 intel_crt_init(dev);
8059
Eugeni Dodonov0e72a5b2012-05-09 15:37:27 -03008060 if (IS_HASWELL(dev)) {
8061 int found;
8062
8063 /* Haswell uses DDI functions to detect digital outputs */
8064 found = I915_READ(DDI_BUF_CTL_A) & DDI_INIT_DISPLAY_DETECTED;
8065 /* DDI A only supports eDP */
8066 if (found)
8067 intel_ddi_init(dev, PORT_A);
8068
8069 /* DDI B, C and D detection is indicated by the SFUSE_STRAP
8070 * register */
8071 found = I915_READ(SFUSE_STRAP);
8072
8073 if (found & SFUSE_STRAP_DDIB_DETECTED)
8074 intel_ddi_init(dev, PORT_B);
8075 if (found & SFUSE_STRAP_DDIC_DETECTED)
8076 intel_ddi_init(dev, PORT_C);
8077 if (found & SFUSE_STRAP_DDID_DETECTED)
8078 intel_ddi_init(dev, PORT_D);
8079 } else if (HAS_PCH_SPLIT(dev)) {
Adam Jacksoncb0953d2010-07-16 14:46:29 -04008080 int found;
8081
Zhenyu Wang30ad48b2009-06-05 15:38:43 +08008082 if (I915_READ(HDMIB) & PORT_DETECTED) {
Zhao Yakui461ed3c2010-03-30 15:11:33 +08008083 /* PCH SDVOB multiplex with HDMIB */
Daniel Vettereef4eac2012-03-23 23:43:35 +01008084 found = intel_sdvo_init(dev, PCH_SDVOB, true);
Zhenyu Wang30ad48b2009-06-05 15:38:43 +08008085 if (!found)
Daniel Vetter08d644a2012-07-12 20:19:59 +02008086 intel_hdmi_init(dev, HDMIB, PORT_B);
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08008087 if (!found && (I915_READ(PCH_DP_B) & DP_DETECTED))
Paulo Zanoniab9d7c32012-07-17 17:53:45 -03008088 intel_dp_init(dev, PCH_DP_B, PORT_B);
Zhenyu Wang30ad48b2009-06-05 15:38:43 +08008089 }
8090
8091 if (I915_READ(HDMIC) & PORT_DETECTED)
Daniel Vetter08d644a2012-07-12 20:19:59 +02008092 intel_hdmi_init(dev, HDMIC, PORT_C);
Zhenyu Wang30ad48b2009-06-05 15:38:43 +08008093
Jesse Barnesb708a1d2012-06-11 14:39:56 -04008094 if (!dpd_is_edp && I915_READ(HDMID) & PORT_DETECTED)
Daniel Vetter08d644a2012-07-12 20:19:59 +02008095 intel_hdmi_init(dev, HDMID, PORT_D);
Zhenyu Wang30ad48b2009-06-05 15:38:43 +08008096
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08008097 if (I915_READ(PCH_DP_C) & DP_DETECTED)
Paulo Zanoniab9d7c32012-07-17 17:53:45 -03008098 intel_dp_init(dev, PCH_DP_C, PORT_C);
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08008099
Adam Jacksoncb0953d2010-07-16 14:46:29 -04008100 if (!dpd_is_edp && (I915_READ(PCH_DP_D) & DP_DETECTED))
Paulo Zanoniab9d7c32012-07-17 17:53:45 -03008101 intel_dp_init(dev, PCH_DP_D, PORT_D);
Jesse Barnes4a87d652012-06-15 11:55:16 -07008102 } else if (IS_VALLEYVIEW(dev)) {
8103 int found;
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08008104
Gajanan Bhat19c03922012-09-27 19:13:07 +05308105 /* Check for built-in panel first. Shares lanes with HDMI on SDVOC */
8106 if (I915_READ(DP_C) & DP_DETECTED)
8107 intel_dp_init(dev, DP_C, PORT_C);
8108
Jesse Barnes4a87d652012-06-15 11:55:16 -07008109 if (I915_READ(SDVOB) & PORT_DETECTED) {
8110 /* SDVOB multiplex with HDMIB */
8111 found = intel_sdvo_init(dev, SDVOB, true);
8112 if (!found)
Daniel Vetter08d644a2012-07-12 20:19:59 +02008113 intel_hdmi_init(dev, SDVOB, PORT_B);
Jesse Barnes4a87d652012-06-15 11:55:16 -07008114 if (!found && (I915_READ(DP_B) & DP_DETECTED))
Paulo Zanoniab9d7c32012-07-17 17:53:45 -03008115 intel_dp_init(dev, DP_B, PORT_B);
Jesse Barnes4a87d652012-06-15 11:55:16 -07008116 }
8117
8118 if (I915_READ(SDVOC) & PORT_DETECTED)
Daniel Vetter08d644a2012-07-12 20:19:59 +02008119 intel_hdmi_init(dev, SDVOC, PORT_C);
Jesse Barnes4a87d652012-06-15 11:55:16 -07008120
Zhenyu Wang103a1962009-11-27 11:44:36 +08008121 } else if (SUPPORTS_DIGITAL_OUTPUTS(dev)) {
Ma Ling27185ae2009-08-24 13:50:23 +08008122 bool found = false;
Eric Anholt7d573822009-01-02 13:33:00 -08008123
Eric Anholt725e30a2009-01-22 13:01:02 -08008124 if (I915_READ(SDVOB) & SDVO_DETECTED) {
Jesse Barnesb01f2c32009-12-11 11:07:17 -08008125 DRM_DEBUG_KMS("probing SDVOB\n");
Daniel Vettereef4eac2012-03-23 23:43:35 +01008126 found = intel_sdvo_init(dev, SDVOB, true);
Jesse Barnesb01f2c32009-12-11 11:07:17 -08008127 if (!found && SUPPORTS_INTEGRATED_HDMI(dev)) {
8128 DRM_DEBUG_KMS("probing HDMI on SDVOB\n");
Daniel Vetter08d644a2012-07-12 20:19:59 +02008129 intel_hdmi_init(dev, SDVOB, PORT_B);
Jesse Barnesb01f2c32009-12-11 11:07:17 -08008130 }
Ma Ling27185ae2009-08-24 13:50:23 +08008131
Jesse Barnesb01f2c32009-12-11 11:07:17 -08008132 if (!found && SUPPORTS_INTEGRATED_DP(dev)) {
8133 DRM_DEBUG_KMS("probing DP_B\n");
Paulo Zanoniab9d7c32012-07-17 17:53:45 -03008134 intel_dp_init(dev, DP_B, PORT_B);
Jesse Barnesb01f2c32009-12-11 11:07:17 -08008135 }
Eric Anholt725e30a2009-01-22 13:01:02 -08008136 }
Kristian Høgsberg13520b02009-03-13 15:42:14 -04008137
8138 /* Before G4X SDVOC doesn't have its own detect register */
Kristian Høgsberg13520b02009-03-13 15:42:14 -04008139
Jesse Barnesb01f2c32009-12-11 11:07:17 -08008140 if (I915_READ(SDVOB) & SDVO_DETECTED) {
8141 DRM_DEBUG_KMS("probing SDVOC\n");
Daniel Vettereef4eac2012-03-23 23:43:35 +01008142 found = intel_sdvo_init(dev, SDVOC, false);
Jesse Barnesb01f2c32009-12-11 11:07:17 -08008143 }
Ma Ling27185ae2009-08-24 13:50:23 +08008144
8145 if (!found && (I915_READ(SDVOC) & SDVO_DETECTED)) {
8146
Jesse Barnesb01f2c32009-12-11 11:07:17 -08008147 if (SUPPORTS_INTEGRATED_HDMI(dev)) {
8148 DRM_DEBUG_KMS("probing HDMI on SDVOC\n");
Daniel Vetter08d644a2012-07-12 20:19:59 +02008149 intel_hdmi_init(dev, SDVOC, PORT_C);
Jesse Barnesb01f2c32009-12-11 11:07:17 -08008150 }
8151 if (SUPPORTS_INTEGRATED_DP(dev)) {
8152 DRM_DEBUG_KMS("probing DP_C\n");
Paulo Zanoniab9d7c32012-07-17 17:53:45 -03008153 intel_dp_init(dev, DP_C, PORT_C);
Jesse Barnesb01f2c32009-12-11 11:07:17 -08008154 }
Eric Anholt725e30a2009-01-22 13:01:02 -08008155 }
Ma Ling27185ae2009-08-24 13:50:23 +08008156
Jesse Barnesb01f2c32009-12-11 11:07:17 -08008157 if (SUPPORTS_INTEGRATED_DP(dev) &&
8158 (I915_READ(DP_D) & DP_DETECTED)) {
8159 DRM_DEBUG_KMS("probing DP_D\n");
Paulo Zanoniab9d7c32012-07-17 17:53:45 -03008160 intel_dp_init(dev, DP_D, PORT_D);
Jesse Barnesb01f2c32009-12-11 11:07:17 -08008161 }
Eric Anholtbad720f2009-10-22 16:11:14 -07008162 } else if (IS_GEN2(dev))
Jesse Barnes79e53942008-11-07 14:24:08 -08008163 intel_dvo_init(dev);
8164
Zhenyu Wang103a1962009-11-27 11:44:36 +08008165 if (SUPPORTS_TV(dev))
Jesse Barnes79e53942008-11-07 14:24:08 -08008166 intel_tv_init(dev);
8167
Chris Wilson4ef69c72010-09-09 15:14:28 +01008168 list_for_each_entry(encoder, &dev->mode_config.encoder_list, base.head) {
8169 encoder->base.possible_crtcs = encoder->crtc_mask;
8170 encoder->base.possible_clones =
Daniel Vetter66a92782012-07-12 20:08:18 +02008171 intel_encoder_clones(encoder);
Jesse Barnes79e53942008-11-07 14:24:08 -08008172 }
Chris Wilson47356eb2011-01-11 17:06:04 +00008173
Paulo Zanoni40579ab2012-07-03 15:57:33 -03008174 if (HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev))
Keith Packard9fb526d2011-09-26 22:24:57 -07008175 ironlake_init_pch_refclk(dev);
Jesse Barnes79e53942008-11-07 14:24:08 -08008176}
8177
8178static void intel_user_framebuffer_destroy(struct drm_framebuffer *fb)
8179{
8180 struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
Jesse Barnes79e53942008-11-07 14:24:08 -08008181
8182 drm_framebuffer_cleanup(fb);
Chris Wilson05394f32010-11-08 19:18:58 +00008183 drm_gem_object_unreference_unlocked(&intel_fb->obj->base);
Jesse Barnes79e53942008-11-07 14:24:08 -08008184
8185 kfree(intel_fb);
8186}
8187
8188static int intel_user_framebuffer_create_handle(struct drm_framebuffer *fb,
Chris Wilson05394f32010-11-08 19:18:58 +00008189 struct drm_file *file,
Jesse Barnes79e53942008-11-07 14:24:08 -08008190 unsigned int *handle)
8191{
8192 struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
Chris Wilson05394f32010-11-08 19:18:58 +00008193 struct drm_i915_gem_object *obj = intel_fb->obj;
Jesse Barnes79e53942008-11-07 14:24:08 -08008194
Chris Wilson05394f32010-11-08 19:18:58 +00008195 return drm_gem_handle_create(file, &obj->base, handle);
Jesse Barnes79e53942008-11-07 14:24:08 -08008196}
8197
8198static const struct drm_framebuffer_funcs intel_fb_funcs = {
8199 .destroy = intel_user_framebuffer_destroy,
8200 .create_handle = intel_user_framebuffer_create_handle,
8201};
8202
Dave Airlie38651672010-03-30 05:34:13 +00008203int intel_framebuffer_init(struct drm_device *dev,
8204 struct intel_framebuffer *intel_fb,
Jesse Barnes308e5bc2011-11-14 14:51:28 -08008205 struct drm_mode_fb_cmd2 *mode_cmd,
Chris Wilson05394f32010-11-08 19:18:58 +00008206 struct drm_i915_gem_object *obj)
Jesse Barnes79e53942008-11-07 14:24:08 -08008207{
Jesse Barnes79e53942008-11-07 14:24:08 -08008208 int ret;
8209
Chris Wilson05394f32010-11-08 19:18:58 +00008210 if (obj->tiling_mode == I915_TILING_Y)
Chris Wilson57cd6502010-08-08 12:34:44 +01008211 return -EINVAL;
8212
Jesse Barnes308e5bc2011-11-14 14:51:28 -08008213 if (mode_cmd->pitches[0] & 63)
Chris Wilson57cd6502010-08-08 12:34:44 +01008214 return -EINVAL;
8215
Jesse Barnes308e5bc2011-11-14 14:51:28 -08008216 switch (mode_cmd->pixel_format) {
Ville Syrjälä04b39242011-11-17 18:05:13 +02008217 case DRM_FORMAT_RGB332:
8218 case DRM_FORMAT_RGB565:
8219 case DRM_FORMAT_XRGB8888:
Jesse Barnesb250da72012-03-07 08:49:29 -08008220 case DRM_FORMAT_XBGR8888:
Ville Syrjälä04b39242011-11-17 18:05:13 +02008221 case DRM_FORMAT_ARGB8888:
8222 case DRM_FORMAT_XRGB2101010:
8223 case DRM_FORMAT_ARGB2101010:
Jesse Barnes308e5bc2011-11-14 14:51:28 -08008224 /* RGB formats are common across chipsets */
Jesse Barnesb5626742011-06-24 12:19:27 -07008225 break;
Ville Syrjälä04b39242011-11-17 18:05:13 +02008226 case DRM_FORMAT_YUYV:
8227 case DRM_FORMAT_UYVY:
8228 case DRM_FORMAT_YVYU:
8229 case DRM_FORMAT_VYUY:
Chris Wilson57cd6502010-08-08 12:34:44 +01008230 break;
8231 default:
Eugeni Dodonovaca25842012-01-17 15:25:45 -02008232 DRM_DEBUG_KMS("unsupported pixel format %u\n",
8233 mode_cmd->pixel_format);
Chris Wilson57cd6502010-08-08 12:34:44 +01008234 return -EINVAL;
8235 }
8236
Jesse Barnes79e53942008-11-07 14:24:08 -08008237 ret = drm_framebuffer_init(dev, &intel_fb->base, &intel_fb_funcs);
8238 if (ret) {
8239 DRM_ERROR("framebuffer init failed %d\n", ret);
8240 return ret;
8241 }
8242
8243 drm_helper_mode_fill_fb_struct(&intel_fb->base, mode_cmd);
Jesse Barnes79e53942008-11-07 14:24:08 -08008244 intel_fb->obj = obj;
Jesse Barnes79e53942008-11-07 14:24:08 -08008245 return 0;
8246}
8247
Jesse Barnes79e53942008-11-07 14:24:08 -08008248static struct drm_framebuffer *
8249intel_user_framebuffer_create(struct drm_device *dev,
8250 struct drm_file *filp,
Jesse Barnes308e5bc2011-11-14 14:51:28 -08008251 struct drm_mode_fb_cmd2 *mode_cmd)
Jesse Barnes79e53942008-11-07 14:24:08 -08008252{
Chris Wilson05394f32010-11-08 19:18:58 +00008253 struct drm_i915_gem_object *obj;
Jesse Barnes79e53942008-11-07 14:24:08 -08008254
Jesse Barnes308e5bc2011-11-14 14:51:28 -08008255 obj = to_intel_bo(drm_gem_object_lookup(dev, filp,
8256 mode_cmd->handles[0]));
Chris Wilsonc8725222011-02-19 11:31:06 +00008257 if (&obj->base == NULL)
Chris Wilsoncce13ff2010-08-08 13:36:38 +01008258 return ERR_PTR(-ENOENT);
Jesse Barnes79e53942008-11-07 14:24:08 -08008259
Chris Wilsond2dff872011-04-19 08:36:26 +01008260 return intel_framebuffer_create(dev, mode_cmd, obj);
Jesse Barnes79e53942008-11-07 14:24:08 -08008261}
8262
Jesse Barnes79e53942008-11-07 14:24:08 -08008263static const struct drm_mode_config_funcs intel_mode_funcs = {
Jesse Barnes79e53942008-11-07 14:24:08 -08008264 .fb_create = intel_user_framebuffer_create,
Dave Airlieeb1f8e42010-05-07 06:42:51 +00008265 .output_poll_changed = intel_fb_output_poll_changed,
Jesse Barnes79e53942008-11-07 14:24:08 -08008266};
8267
Jesse Barnese70236a2009-09-21 10:42:27 -07008268/* Set up chip specific display functions */
8269static void intel_init_display(struct drm_device *dev)
8270{
8271 struct drm_i915_private *dev_priv = dev->dev_private;
8272
8273 /* We always want a DPMS function */
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -03008274 if (IS_HASWELL(dev)) {
8275 dev_priv->display.crtc_mode_set = haswell_crtc_mode_set;
Paulo Zanoni4f771f12012-10-23 18:29:51 -02008276 dev_priv->display.crtc_enable = haswell_crtc_enable;
8277 dev_priv->display.crtc_disable = haswell_crtc_disable;
Paulo Zanoni6441ab52012-10-05 12:05:58 -03008278 dev_priv->display.off = haswell_crtc_off;
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -03008279 dev_priv->display.update_plane = ironlake_update_plane;
8280 } else if (HAS_PCH_SPLIT(dev)) {
Eric Anholtf564048e2011-03-30 13:01:02 -07008281 dev_priv->display.crtc_mode_set = ironlake_crtc_mode_set;
Daniel Vetter76e5a892012-06-29 22:39:33 +02008282 dev_priv->display.crtc_enable = ironlake_crtc_enable;
8283 dev_priv->display.crtc_disable = ironlake_crtc_disable;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01008284 dev_priv->display.off = ironlake_crtc_off;
Jesse Barnes17638cd2011-06-24 12:19:23 -07008285 dev_priv->display.update_plane = ironlake_update_plane;
Eric Anholtf564048e2011-03-30 13:01:02 -07008286 } else {
Eric Anholtf564048e2011-03-30 13:01:02 -07008287 dev_priv->display.crtc_mode_set = i9xx_crtc_mode_set;
Daniel Vetter76e5a892012-06-29 22:39:33 +02008288 dev_priv->display.crtc_enable = i9xx_crtc_enable;
8289 dev_priv->display.crtc_disable = i9xx_crtc_disable;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01008290 dev_priv->display.off = i9xx_crtc_off;
Jesse Barnes17638cd2011-06-24 12:19:23 -07008291 dev_priv->display.update_plane = i9xx_update_plane;
Eric Anholtf564048e2011-03-30 13:01:02 -07008292 }
Jesse Barnese70236a2009-09-21 10:42:27 -07008293
Jesse Barnese70236a2009-09-21 10:42:27 -07008294 /* Returns the core display clock speed */
Jesse Barnes25eb05fc2012-03-28 13:39:23 -07008295 if (IS_VALLEYVIEW(dev))
8296 dev_priv->display.get_display_clock_speed =
8297 valleyview_get_display_clock_speed;
8298 else if (IS_I945G(dev) || (IS_G33(dev) && !IS_PINEVIEW_M(dev)))
Jesse Barnese70236a2009-09-21 10:42:27 -07008299 dev_priv->display.get_display_clock_speed =
8300 i945_get_display_clock_speed;
8301 else if (IS_I915G(dev))
8302 dev_priv->display.get_display_clock_speed =
8303 i915_get_display_clock_speed;
Adam Jacksonf2b115e2009-12-03 17:14:42 -05008304 else if (IS_I945GM(dev) || IS_845G(dev) || IS_PINEVIEW_M(dev))
Jesse Barnese70236a2009-09-21 10:42:27 -07008305 dev_priv->display.get_display_clock_speed =
8306 i9xx_misc_get_display_clock_speed;
8307 else if (IS_I915GM(dev))
8308 dev_priv->display.get_display_clock_speed =
8309 i915gm_get_display_clock_speed;
8310 else if (IS_I865G(dev))
8311 dev_priv->display.get_display_clock_speed =
8312 i865_get_display_clock_speed;
Daniel Vetterf0f8a9c2009-09-15 22:57:33 +02008313 else if (IS_I85X(dev))
Jesse Barnese70236a2009-09-21 10:42:27 -07008314 dev_priv->display.get_display_clock_speed =
8315 i855_get_display_clock_speed;
8316 else /* 852, 830 */
8317 dev_priv->display.get_display_clock_speed =
8318 i830_get_display_clock_speed;
8319
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08008320 if (HAS_PCH_SPLIT(dev)) {
Chris Wilsonf00a3dd2010-10-21 14:57:17 +01008321 if (IS_GEN5(dev)) {
Jesse Barnes674cf962011-04-28 14:27:04 -07008322 dev_priv->display.fdi_link_train = ironlake_fdi_link_train;
Wu Fengguange0dac652011-09-05 14:25:34 +08008323 dev_priv->display.write_eld = ironlake_write_eld;
Yuanhan Liu13982612010-12-15 15:42:31 +08008324 } else if (IS_GEN6(dev)) {
Jesse Barnes674cf962011-04-28 14:27:04 -07008325 dev_priv->display.fdi_link_train = gen6_fdi_link_train;
Wu Fengguange0dac652011-09-05 14:25:34 +08008326 dev_priv->display.write_eld = ironlake_write_eld;
Jesse Barnes357555c2011-04-28 15:09:55 -07008327 } else if (IS_IVYBRIDGE(dev)) {
8328 /* FIXME: detect B0+ stepping and use auto training */
8329 dev_priv->display.fdi_link_train = ivb_manual_fdi_link_train;
Wu Fengguange0dac652011-09-05 14:25:34 +08008330 dev_priv->display.write_eld = ironlake_write_eld;
Eugeni Dodonovc82e4d22012-05-09 15:37:21 -03008331 } else if (IS_HASWELL(dev)) {
8332 dev_priv->display.fdi_link_train = hsw_fdi_link_train;
Wang Xingchao83358c852012-08-16 22:43:37 +08008333 dev_priv->display.write_eld = haswell_write_eld;
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08008334 } else
8335 dev_priv->display.update_wm = NULL;
Jesse Barnes6067aae2011-04-28 15:04:31 -07008336 } else if (IS_G4X(dev)) {
Wu Fengguange0dac652011-09-05 14:25:34 +08008337 dev_priv->display.write_eld = g4x_write_eld;
Jesse Barnese70236a2009-09-21 10:42:27 -07008338 }
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008339
8340 /* Default just returns -ENODEV to indicate unsupported */
8341 dev_priv->display.queue_flip = intel_default_queue_flip;
8342
8343 switch (INTEL_INFO(dev)->gen) {
8344 case 2:
8345 dev_priv->display.queue_flip = intel_gen2_queue_flip;
8346 break;
8347
8348 case 3:
8349 dev_priv->display.queue_flip = intel_gen3_queue_flip;
8350 break;
8351
8352 case 4:
8353 case 5:
8354 dev_priv->display.queue_flip = intel_gen4_queue_flip;
8355 break;
8356
8357 case 6:
8358 dev_priv->display.queue_flip = intel_gen6_queue_flip;
8359 break;
Jesse Barnes7c9017e2011-06-16 12:18:54 -07008360 case 7:
8361 dev_priv->display.queue_flip = intel_gen7_queue_flip;
8362 break;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008363 }
Jesse Barnese70236a2009-09-21 10:42:27 -07008364}
8365
Jesse Barnesb690e962010-07-19 13:53:12 -07008366/*
8367 * Some BIOSes insist on assuming the GPU's pipe A is enabled at suspend,
8368 * resume, or other times. This quirk makes sure that's the case for
8369 * affected systems.
8370 */
Akshay Joshi0206e352011-08-16 15:34:10 -04008371static void quirk_pipea_force(struct drm_device *dev)
Jesse Barnesb690e962010-07-19 13:53:12 -07008372{
8373 struct drm_i915_private *dev_priv = dev->dev_private;
8374
8375 dev_priv->quirks |= QUIRK_PIPEA_FORCE;
Daniel Vetterbc0daf42012-04-01 13:16:49 +02008376 DRM_INFO("applying pipe a force quirk\n");
Jesse Barnesb690e962010-07-19 13:53:12 -07008377}
8378
Keith Packard435793d2011-07-12 14:56:22 -07008379/*
8380 * Some machines (Lenovo U160) do not work with SSC on LVDS for some reason
8381 */
8382static void quirk_ssc_force_disable(struct drm_device *dev)
8383{
8384 struct drm_i915_private *dev_priv = dev->dev_private;
8385 dev_priv->quirks |= QUIRK_LVDS_SSC_DISABLE;
Daniel Vetterbc0daf42012-04-01 13:16:49 +02008386 DRM_INFO("applying lvds SSC disable quirk\n");
Keith Packard435793d2011-07-12 14:56:22 -07008387}
8388
Carsten Emde4dca20e2012-03-15 15:56:26 +01008389/*
Carsten Emde5a15ab52012-03-15 15:56:27 +01008390 * A machine (e.g. Acer Aspire 5734Z) may need to invert the panel backlight
8391 * brightness value
Carsten Emde4dca20e2012-03-15 15:56:26 +01008392 */
8393static void quirk_invert_brightness(struct drm_device *dev)
8394{
8395 struct drm_i915_private *dev_priv = dev->dev_private;
8396 dev_priv->quirks |= QUIRK_INVERT_BRIGHTNESS;
Daniel Vetterbc0daf42012-04-01 13:16:49 +02008397 DRM_INFO("applying inverted panel brightness quirk\n");
Jesse Barnesb690e962010-07-19 13:53:12 -07008398}
8399
8400struct intel_quirk {
8401 int device;
8402 int subsystem_vendor;
8403 int subsystem_device;
8404 void (*hook)(struct drm_device *dev);
8405};
8406
Ben Widawskyc43b5632012-04-16 14:07:40 -07008407static struct intel_quirk intel_quirks[] = {
Jesse Barnesb690e962010-07-19 13:53:12 -07008408 /* HP Mini needs pipe A force quirk (LP: #322104) */
Akshay Joshi0206e352011-08-16 15:34:10 -04008409 { 0x27ae, 0x103c, 0x361a, quirk_pipea_force },
Jesse Barnesb690e962010-07-19 13:53:12 -07008410
Jesse Barnesb690e962010-07-19 13:53:12 -07008411 /* Toshiba Protege R-205, S-209 needs pipe A force quirk */
8412 { 0x2592, 0x1179, 0x0001, quirk_pipea_force },
8413
Jesse Barnesb690e962010-07-19 13:53:12 -07008414 /* ThinkPad T60 needs pipe A force quirk (bug #16494) */
8415 { 0x2782, 0x17aa, 0x201a, quirk_pipea_force },
8416
Daniel Vetterccd0d362012-10-10 23:13:59 +02008417 /* 830/845 need to leave pipe A & dpll A up */
Jesse Barnesb690e962010-07-19 13:53:12 -07008418 { 0x2562, PCI_ANY_ID, PCI_ANY_ID, quirk_pipea_force },
Daniel Vetterdcdaed62012-08-12 21:19:34 +02008419 { 0x3577, PCI_ANY_ID, PCI_ANY_ID, quirk_pipea_force },
Keith Packard435793d2011-07-12 14:56:22 -07008420
8421 /* Lenovo U160 cannot use SSC on LVDS */
8422 { 0x0046, 0x17aa, 0x3920, quirk_ssc_force_disable },
Michel Alexandre Salim070d3292011-07-28 18:52:06 +02008423
8424 /* Sony Vaio Y cannot use SSC on LVDS */
8425 { 0x0046, 0x104d, 0x9076, quirk_ssc_force_disable },
Carsten Emde5a15ab52012-03-15 15:56:27 +01008426
8427 /* Acer Aspire 5734Z must invert backlight brightness */
8428 { 0x2a42, 0x1025, 0x0459, quirk_invert_brightness },
Jesse Barnesb690e962010-07-19 13:53:12 -07008429};
8430
8431static void intel_init_quirks(struct drm_device *dev)
8432{
8433 struct pci_dev *d = dev->pdev;
8434 int i;
8435
8436 for (i = 0; i < ARRAY_SIZE(intel_quirks); i++) {
8437 struct intel_quirk *q = &intel_quirks[i];
8438
8439 if (d->device == q->device &&
8440 (d->subsystem_vendor == q->subsystem_vendor ||
8441 q->subsystem_vendor == PCI_ANY_ID) &&
8442 (d->subsystem_device == q->subsystem_device ||
8443 q->subsystem_device == PCI_ANY_ID))
8444 q->hook(dev);
8445 }
8446}
8447
Jesse Barnes9cce37f2010-08-13 15:11:26 -07008448/* Disable the VGA plane that we never use */
8449static void i915_disable_vga(struct drm_device *dev)
8450{
8451 struct drm_i915_private *dev_priv = dev->dev_private;
8452 u8 sr1;
8453 u32 vga_reg;
8454
8455 if (HAS_PCH_SPLIT(dev))
8456 vga_reg = CPU_VGACNTRL;
8457 else
8458 vga_reg = VGACNTRL;
8459
8460 vga_get_uninterruptible(dev->pdev, VGA_RSRC_LEGACY_IO);
Jesse Barnes3fdcf432012-04-06 11:46:27 -07008461 outb(SR01, VGA_SR_INDEX);
Jesse Barnes9cce37f2010-08-13 15:11:26 -07008462 sr1 = inb(VGA_SR_DATA);
8463 outb(sr1 | 1<<5, VGA_SR_DATA);
8464 vga_put(dev->pdev, VGA_RSRC_LEGACY_IO);
8465 udelay(300);
8466
8467 I915_WRITE(vga_reg, VGA_DISP_DISABLE);
8468 POSTING_READ(vga_reg);
8469}
8470
Daniel Vetterf8175862012-04-10 15:50:11 +02008471void intel_modeset_init_hw(struct drm_device *dev)
8472{
Eugeni Dodonov0232e922012-07-06 15:42:36 -03008473 /* We attempt to init the necessary power wells early in the initialization
8474 * time, so the subsystems that expect power to be enabled can work.
8475 */
8476 intel_init_power_wells(dev);
8477
Eugeni Dodonova8f78b52012-06-28 15:55:35 -03008478 intel_prepare_ddi(dev);
8479
Daniel Vetterf8175862012-04-10 15:50:11 +02008480 intel_init_clock_gating(dev);
8481
Daniel Vetter79f5b2c2012-06-24 16:42:33 +02008482 mutex_lock(&dev->struct_mutex);
Daniel Vetter8090c6b2012-06-24 16:42:32 +02008483 intel_enable_gt_powersave(dev);
Daniel Vetter79f5b2c2012-06-24 16:42:33 +02008484 mutex_unlock(&dev->struct_mutex);
Daniel Vetterf8175862012-04-10 15:50:11 +02008485}
8486
Jesse Barnes79e53942008-11-07 14:24:08 -08008487void intel_modeset_init(struct drm_device *dev)
8488{
Jesse Barnes652c3932009-08-17 13:31:43 -07008489 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnesb840d907f2011-12-13 13:19:38 -08008490 int i, ret;
Jesse Barnes79e53942008-11-07 14:24:08 -08008491
8492 drm_mode_config_init(dev);
8493
8494 dev->mode_config.min_width = 0;
8495 dev->mode_config.min_height = 0;
8496
Dave Airlie019d96c2011-09-29 16:20:42 +01008497 dev->mode_config.preferred_depth = 24;
8498 dev->mode_config.prefer_shadow = 1;
8499
Laurent Pincharte6ecefa2012-05-17 13:27:23 +02008500 dev->mode_config.funcs = &intel_mode_funcs;
Jesse Barnes79e53942008-11-07 14:24:08 -08008501
Jesse Barnesb690e962010-07-19 13:53:12 -07008502 intel_init_quirks(dev);
8503
Eugeni Dodonov1fa61102012-04-18 15:29:26 -03008504 intel_init_pm(dev);
8505
Jesse Barnese70236a2009-09-21 10:42:27 -07008506 intel_init_display(dev);
8507
Chris Wilsona6c45cf2010-09-17 00:32:17 +01008508 if (IS_GEN2(dev)) {
8509 dev->mode_config.max_width = 2048;
8510 dev->mode_config.max_height = 2048;
8511 } else if (IS_GEN3(dev)) {
Keith Packard5e4d6fa2009-07-12 23:53:17 -07008512 dev->mode_config.max_width = 4096;
8513 dev->mode_config.max_height = 4096;
Jesse Barnes79e53942008-11-07 14:24:08 -08008514 } else {
Chris Wilsona6c45cf2010-09-17 00:32:17 +01008515 dev->mode_config.max_width = 8192;
8516 dev->mode_config.max_height = 8192;
Jesse Barnes79e53942008-11-07 14:24:08 -08008517 }
Daniel Vetterdd2757f2012-06-07 15:55:57 +02008518 dev->mode_config.fb_base = dev_priv->mm.gtt_base_addr;
Jesse Barnes79e53942008-11-07 14:24:08 -08008519
Zhao Yakui28c97732009-10-09 11:39:41 +08008520 DRM_DEBUG_KMS("%d display pipe%s available.\n",
Dave Airliea3524f12010-06-06 18:59:41 +10008521 dev_priv->num_pipe, dev_priv->num_pipe > 1 ? "s" : "");
Jesse Barnes79e53942008-11-07 14:24:08 -08008522
Dave Airliea3524f12010-06-06 18:59:41 +10008523 for (i = 0; i < dev_priv->num_pipe; i++) {
Jesse Barnes79e53942008-11-07 14:24:08 -08008524 intel_crtc_init(dev, i);
Jesse Barnes00c2064b2012-01-13 15:48:39 -08008525 ret = intel_plane_init(dev, i);
8526 if (ret)
8527 DRM_DEBUG_KMS("plane %d init failed: %d\n", i, ret);
Jesse Barnes79e53942008-11-07 14:24:08 -08008528 }
8529
Paulo Zanoni79f689a2012-10-05 12:05:52 -03008530 intel_cpu_pll_init(dev);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01008531 intel_pch_pll_init(dev);
8532
Jesse Barnes9cce37f2010-08-13 15:11:26 -07008533 /* Just disable it once at startup */
8534 i915_disable_vga(dev);
Jesse Barnes79e53942008-11-07 14:24:08 -08008535 intel_setup_outputs(dev);
Chris Wilson2c7111d2011-03-29 10:40:27 +01008536}
8537
Daniel Vetter24929352012-07-02 20:28:59 +02008538static void
8539intel_connector_break_all_links(struct intel_connector *connector)
8540{
8541 connector->base.dpms = DRM_MODE_DPMS_OFF;
8542 connector->base.encoder = NULL;
8543 connector->encoder->connectors_active = false;
8544 connector->encoder->base.crtc = NULL;
8545}
8546
Daniel Vetter7fad7982012-07-04 17:51:47 +02008547static void intel_enable_pipe_a(struct drm_device *dev)
8548{
8549 struct intel_connector *connector;
8550 struct drm_connector *crt = NULL;
8551 struct intel_load_detect_pipe load_detect_temp;
8552
8553 /* We can't just switch on the pipe A, we need to set things up with a
8554 * proper mode and output configuration. As a gross hack, enable pipe A
8555 * by enabling the load detect pipe once. */
8556 list_for_each_entry(connector,
8557 &dev->mode_config.connector_list,
8558 base.head) {
8559 if (connector->encoder->type == INTEL_OUTPUT_ANALOG) {
8560 crt = &connector->base;
8561 break;
8562 }
8563 }
8564
8565 if (!crt)
8566 return;
8567
8568 if (intel_get_load_detect_pipe(crt, NULL, &load_detect_temp))
8569 intel_release_load_detect_pipe(crt, &load_detect_temp);
8570
8571
8572}
8573
Daniel Vetterfa555832012-10-10 23:14:00 +02008574static bool
8575intel_check_plane_mapping(struct intel_crtc *crtc)
8576{
8577 struct drm_i915_private *dev_priv = crtc->base.dev->dev_private;
8578 u32 reg, val;
8579
8580 if (dev_priv->num_pipe == 1)
8581 return true;
8582
8583 reg = DSPCNTR(!crtc->plane);
8584 val = I915_READ(reg);
8585
8586 if ((val & DISPLAY_PLANE_ENABLE) &&
8587 (!!(val & DISPPLANE_SEL_PIPE_MASK) == crtc->pipe))
8588 return false;
8589
8590 return true;
8591}
8592
Daniel Vetter24929352012-07-02 20:28:59 +02008593static void intel_sanitize_crtc(struct intel_crtc *crtc)
8594{
8595 struct drm_device *dev = crtc->base.dev;
8596 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetterfa555832012-10-10 23:14:00 +02008597 u32 reg;
Daniel Vetter24929352012-07-02 20:28:59 +02008598
Daniel Vetter24929352012-07-02 20:28:59 +02008599 /* Clear any frame start delays used for debugging left by the BIOS */
Paulo Zanoni702e7a52012-10-23 18:29:59 -02008600 reg = PIPECONF(crtc->cpu_transcoder);
Daniel Vetter24929352012-07-02 20:28:59 +02008601 I915_WRITE(reg, I915_READ(reg) & ~PIPECONF_FRAME_START_DELAY_MASK);
8602
8603 /* We need to sanitize the plane -> pipe mapping first because this will
Daniel Vetterfa555832012-10-10 23:14:00 +02008604 * disable the crtc (and hence change the state) if it is wrong. Note
8605 * that gen4+ has a fixed plane -> pipe mapping. */
8606 if (INTEL_INFO(dev)->gen < 4 && !intel_check_plane_mapping(crtc)) {
Daniel Vetter24929352012-07-02 20:28:59 +02008607 struct intel_connector *connector;
8608 bool plane;
8609
Daniel Vetter24929352012-07-02 20:28:59 +02008610 DRM_DEBUG_KMS("[CRTC:%d] wrong plane connection detected!\n",
8611 crtc->base.base.id);
8612
8613 /* Pipe has the wrong plane attached and the plane is active.
8614 * Temporarily change the plane mapping and disable everything
8615 * ... */
8616 plane = crtc->plane;
8617 crtc->plane = !plane;
8618 dev_priv->display.crtc_disable(&crtc->base);
8619 crtc->plane = plane;
8620
8621 /* ... and break all links. */
8622 list_for_each_entry(connector, &dev->mode_config.connector_list,
8623 base.head) {
8624 if (connector->encoder->base.crtc != &crtc->base)
8625 continue;
8626
8627 intel_connector_break_all_links(connector);
8628 }
8629
8630 WARN_ON(crtc->active);
8631 crtc->base.enabled = false;
8632 }
Daniel Vetter24929352012-07-02 20:28:59 +02008633
Daniel Vetter7fad7982012-07-04 17:51:47 +02008634 if (dev_priv->quirks & QUIRK_PIPEA_FORCE &&
8635 crtc->pipe == PIPE_A && !crtc->active) {
8636 /* BIOS forgot to enable pipe A, this mostly happens after
8637 * resume. Force-enable the pipe to fix this, the update_dpms
8638 * call below we restore the pipe to the right state, but leave
8639 * the required bits on. */
8640 intel_enable_pipe_a(dev);
8641 }
8642
Daniel Vetter24929352012-07-02 20:28:59 +02008643 /* Adjust the state of the output pipe according to whether we
8644 * have active connectors/encoders. */
8645 intel_crtc_update_dpms(&crtc->base);
8646
8647 if (crtc->active != crtc->base.enabled) {
8648 struct intel_encoder *encoder;
8649
8650 /* This can happen either due to bugs in the get_hw_state
8651 * functions or because the pipe is force-enabled due to the
8652 * pipe A quirk. */
8653 DRM_DEBUG_KMS("[CRTC:%d] hw state adjusted, was %s, now %s\n",
8654 crtc->base.base.id,
8655 crtc->base.enabled ? "enabled" : "disabled",
8656 crtc->active ? "enabled" : "disabled");
8657
8658 crtc->base.enabled = crtc->active;
8659
8660 /* Because we only establish the connector -> encoder ->
8661 * crtc links if something is active, this means the
8662 * crtc is now deactivated. Break the links. connector
8663 * -> encoder links are only establish when things are
8664 * actually up, hence no need to break them. */
8665 WARN_ON(crtc->active);
8666
8667 for_each_encoder_on_crtc(dev, &crtc->base, encoder) {
8668 WARN_ON(encoder->connectors_active);
8669 encoder->base.crtc = NULL;
8670 }
8671 }
8672}
8673
8674static void intel_sanitize_encoder(struct intel_encoder *encoder)
8675{
8676 struct intel_connector *connector;
8677 struct drm_device *dev = encoder->base.dev;
8678
8679 /* We need to check both for a crtc link (meaning that the
8680 * encoder is active and trying to read from a pipe) and the
8681 * pipe itself being active. */
8682 bool has_active_crtc = encoder->base.crtc &&
8683 to_intel_crtc(encoder->base.crtc)->active;
8684
8685 if (encoder->connectors_active && !has_active_crtc) {
8686 DRM_DEBUG_KMS("[ENCODER:%d:%s] has active connectors but no active pipe!\n",
8687 encoder->base.base.id,
8688 drm_get_encoder_name(&encoder->base));
8689
8690 /* Connector is active, but has no active pipe. This is
8691 * fallout from our resume register restoring. Disable
8692 * the encoder manually again. */
8693 if (encoder->base.crtc) {
8694 DRM_DEBUG_KMS("[ENCODER:%d:%s] manually disabled\n",
8695 encoder->base.base.id,
8696 drm_get_encoder_name(&encoder->base));
8697 encoder->disable(encoder);
8698 }
8699
8700 /* Inconsistent output/port/pipe state happens presumably due to
8701 * a bug in one of the get_hw_state functions. Or someplace else
8702 * in our code, like the register restore mess on resume. Clamp
8703 * things to off as a safer default. */
8704 list_for_each_entry(connector,
8705 &dev->mode_config.connector_list,
8706 base.head) {
8707 if (connector->encoder != encoder)
8708 continue;
8709
8710 intel_connector_break_all_links(connector);
8711 }
8712 }
8713 /* Enabled encoders without active connectors will be fixed in
8714 * the crtc fixup. */
8715}
8716
8717/* Scan out the current hw modeset state, sanitizes it and maps it into the drm
8718 * and i915 state tracking structures. */
8719void intel_modeset_setup_hw_state(struct drm_device *dev)
8720{
8721 struct drm_i915_private *dev_priv = dev->dev_private;
8722 enum pipe pipe;
8723 u32 tmp;
8724 struct intel_crtc *crtc;
8725 struct intel_encoder *encoder;
8726 struct intel_connector *connector;
8727
Paulo Zanonie28d54c2012-10-24 16:09:25 -02008728 if (IS_HASWELL(dev)) {
8729 tmp = I915_READ(TRANS_DDI_FUNC_CTL(TRANSCODER_EDP));
8730
8731 if (tmp & TRANS_DDI_FUNC_ENABLE) {
8732 switch (tmp & TRANS_DDI_EDP_INPUT_MASK) {
8733 case TRANS_DDI_EDP_INPUT_A_ON:
8734 case TRANS_DDI_EDP_INPUT_A_ONOFF:
8735 pipe = PIPE_A;
8736 break;
8737 case TRANS_DDI_EDP_INPUT_B_ONOFF:
8738 pipe = PIPE_B;
8739 break;
8740 case TRANS_DDI_EDP_INPUT_C_ONOFF:
8741 pipe = PIPE_C;
8742 break;
8743 }
8744
8745 crtc = to_intel_crtc(dev_priv->pipe_to_crtc_mapping[pipe]);
8746 crtc->cpu_transcoder = TRANSCODER_EDP;
8747
8748 DRM_DEBUG_KMS("Pipe %c using transcoder EDP\n",
8749 pipe_name(pipe));
8750 }
8751 }
8752
Daniel Vetter24929352012-07-02 20:28:59 +02008753 for_each_pipe(pipe) {
8754 crtc = to_intel_crtc(dev_priv->pipe_to_crtc_mapping[pipe]);
8755
Paulo Zanoni702e7a52012-10-23 18:29:59 -02008756 tmp = I915_READ(PIPECONF(crtc->cpu_transcoder));
Daniel Vetter24929352012-07-02 20:28:59 +02008757 if (tmp & PIPECONF_ENABLE)
8758 crtc->active = true;
8759 else
8760 crtc->active = false;
8761
8762 crtc->base.enabled = crtc->active;
8763
8764 DRM_DEBUG_KMS("[CRTC:%d] hw state readout: %s\n",
8765 crtc->base.base.id,
8766 crtc->active ? "enabled" : "disabled");
8767 }
8768
Paulo Zanoni6441ab52012-10-05 12:05:58 -03008769 if (IS_HASWELL(dev))
8770 intel_ddi_setup_hw_pll_state(dev);
8771
Daniel Vetter24929352012-07-02 20:28:59 +02008772 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
8773 base.head) {
8774 pipe = 0;
8775
8776 if (encoder->get_hw_state(encoder, &pipe)) {
8777 encoder->base.crtc =
8778 dev_priv->pipe_to_crtc_mapping[pipe];
8779 } else {
8780 encoder->base.crtc = NULL;
8781 }
8782
8783 encoder->connectors_active = false;
8784 DRM_DEBUG_KMS("[ENCODER:%d:%s] hw state readout: %s, pipe=%i\n",
8785 encoder->base.base.id,
8786 drm_get_encoder_name(&encoder->base),
8787 encoder->base.crtc ? "enabled" : "disabled",
8788 pipe);
8789 }
8790
8791 list_for_each_entry(connector, &dev->mode_config.connector_list,
8792 base.head) {
8793 if (connector->get_hw_state(connector)) {
8794 connector->base.dpms = DRM_MODE_DPMS_ON;
8795 connector->encoder->connectors_active = true;
8796 connector->base.encoder = &connector->encoder->base;
8797 } else {
8798 connector->base.dpms = DRM_MODE_DPMS_OFF;
8799 connector->base.encoder = NULL;
8800 }
8801 DRM_DEBUG_KMS("[CONNECTOR:%d:%s] hw state readout: %s\n",
8802 connector->base.base.id,
8803 drm_get_connector_name(&connector->base),
8804 connector->base.encoder ? "enabled" : "disabled");
8805 }
8806
8807 /* HW state is read out, now we need to sanitize this mess. */
8808 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
8809 base.head) {
8810 intel_sanitize_encoder(encoder);
8811 }
8812
8813 for_each_pipe(pipe) {
8814 crtc = to_intel_crtc(dev_priv->pipe_to_crtc_mapping[pipe]);
8815 intel_sanitize_crtc(crtc);
8816 }
Daniel Vetter9a935852012-07-05 22:34:27 +02008817
8818 intel_modeset_update_staged_output_state(dev);
Daniel Vetter8af6cf82012-07-10 09:50:11 +02008819
8820 intel_modeset_check_state(dev);
Daniel Vetter2e938892012-10-11 20:08:24 +02008821
8822 drm_mode_config_reset(dev);
Daniel Vetter24929352012-07-02 20:28:59 +02008823}
8824
Chris Wilson2c7111d2011-03-29 10:40:27 +01008825void intel_modeset_gem_init(struct drm_device *dev)
8826{
Chris Wilson1833b132012-05-09 11:56:28 +01008827 intel_modeset_init_hw(dev);
Daniel Vetter02e792f2009-09-15 22:57:34 +02008828
8829 intel_setup_overlay(dev);
Daniel Vetter24929352012-07-02 20:28:59 +02008830
8831 intel_modeset_setup_hw_state(dev);
Jesse Barnes79e53942008-11-07 14:24:08 -08008832}
8833
8834void intel_modeset_cleanup(struct drm_device *dev)
8835{
Jesse Barnes652c3932009-08-17 13:31:43 -07008836 struct drm_i915_private *dev_priv = dev->dev_private;
8837 struct drm_crtc *crtc;
8838 struct intel_crtc *intel_crtc;
8839
Keith Packardf87ea762010-10-03 19:36:26 -07008840 drm_kms_helper_poll_fini(dev);
Jesse Barnes652c3932009-08-17 13:31:43 -07008841 mutex_lock(&dev->struct_mutex);
8842
Jesse Barnes723bfd72010-10-07 16:01:13 -07008843 intel_unregister_dsm_handler();
8844
8845
Jesse Barnes652c3932009-08-17 13:31:43 -07008846 list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
8847 /* Skip inactive CRTCs */
8848 if (!crtc->fb)
8849 continue;
8850
8851 intel_crtc = to_intel_crtc(crtc);
Daniel Vetter3dec0092010-08-20 21:40:52 +02008852 intel_increase_pllclock(crtc);
Jesse Barnes652c3932009-08-17 13:31:43 -07008853 }
8854
Chris Wilson973d04f2011-07-08 12:22:37 +01008855 intel_disable_fbc(dev);
Jesse Barnese70236a2009-09-21 10:42:27 -07008856
Daniel Vetter8090c6b2012-06-24 16:42:32 +02008857 intel_disable_gt_powersave(dev);
Chris Wilson0cdab212010-12-05 17:27:06 +00008858
Daniel Vetter930ebb42012-06-29 23:32:16 +02008859 ironlake_teardown_rc6(dev);
8860
Jesse Barnes57f350b2012-03-28 13:39:25 -07008861 if (IS_VALLEYVIEW(dev))
8862 vlv_init_dpio(dev);
8863
Kristian Høgsberg69341a52009-11-11 12:19:17 -05008864 mutex_unlock(&dev->struct_mutex);
8865
Daniel Vetter6c0d93502010-08-20 18:26:46 +02008866 /* Disable the irq before mode object teardown, for the irq might
8867 * enqueue unpin/hotplug work. */
8868 drm_irq_uninstall(dev);
8869 cancel_work_sync(&dev_priv->hotplug_work);
Daniel Vetterc6a828d2012-08-08 23:35:35 +02008870 cancel_work_sync(&dev_priv->rps.work);
Daniel Vetter6c0d93502010-08-20 18:26:46 +02008871
Chris Wilson1630fe72011-07-08 12:22:42 +01008872 /* flush any delayed tasks or pending work */
8873 flush_scheduled_work();
8874
Jesse Barnes79e53942008-11-07 14:24:08 -08008875 drm_mode_config_cleanup(dev);
8876}
8877
Dave Airlie28d52042009-09-21 14:33:58 +10008878/*
Zhenyu Wangf1c79df2010-03-30 14:39:29 +08008879 * Return which encoder is currently attached for connector.
8880 */
Chris Wilsondf0e9242010-09-09 16:20:55 +01008881struct drm_encoder *intel_best_encoder(struct drm_connector *connector)
Jesse Barnes79e53942008-11-07 14:24:08 -08008882{
Chris Wilsondf0e9242010-09-09 16:20:55 +01008883 return &intel_attached_encoder(connector)->base;
8884}
Jesse Barnes79e53942008-11-07 14:24:08 -08008885
Chris Wilsondf0e9242010-09-09 16:20:55 +01008886void intel_connector_attach_encoder(struct intel_connector *connector,
8887 struct intel_encoder *encoder)
8888{
8889 connector->encoder = encoder;
8890 drm_mode_connector_attach_encoder(&connector->base,
8891 &encoder->base);
Jesse Barnes79e53942008-11-07 14:24:08 -08008892}
Dave Airlie28d52042009-09-21 14:33:58 +10008893
8894/*
8895 * set vga decode state - true == enable VGA decode
8896 */
8897int intel_modeset_vga_set_state(struct drm_device *dev, bool state)
8898{
8899 struct drm_i915_private *dev_priv = dev->dev_private;
8900 u16 gmch_ctrl;
8901
8902 pci_read_config_word(dev_priv->bridge_dev, INTEL_GMCH_CTRL, &gmch_ctrl);
8903 if (state)
8904 gmch_ctrl &= ~INTEL_GMCH_VGA_DISABLE;
8905 else
8906 gmch_ctrl |= INTEL_GMCH_VGA_DISABLE;
8907 pci_write_config_word(dev_priv->bridge_dev, INTEL_GMCH_CTRL, gmch_ctrl);
8908 return 0;
8909}
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +00008910
8911#ifdef CONFIG_DEBUG_FS
8912#include <linux/seq_file.h>
8913
8914struct intel_display_error_state {
8915 struct intel_cursor_error_state {
8916 u32 control;
8917 u32 position;
8918 u32 base;
8919 u32 size;
Damien Lespiau52331302012-08-15 19:23:25 +01008920 } cursor[I915_MAX_PIPES];
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +00008921
8922 struct intel_pipe_error_state {
8923 u32 conf;
8924 u32 source;
8925
8926 u32 htotal;
8927 u32 hblank;
8928 u32 hsync;
8929 u32 vtotal;
8930 u32 vblank;
8931 u32 vsync;
Damien Lespiau52331302012-08-15 19:23:25 +01008932 } pipe[I915_MAX_PIPES];
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +00008933
8934 struct intel_plane_error_state {
8935 u32 control;
8936 u32 stride;
8937 u32 size;
8938 u32 pos;
8939 u32 addr;
8940 u32 surface;
8941 u32 tile_offset;
Damien Lespiau52331302012-08-15 19:23:25 +01008942 } plane[I915_MAX_PIPES];
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +00008943};
8944
8945struct intel_display_error_state *
8946intel_display_capture_error_state(struct drm_device *dev)
8947{
Akshay Joshi0206e352011-08-16 15:34:10 -04008948 drm_i915_private_t *dev_priv = dev->dev_private;
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +00008949 struct intel_display_error_state *error;
Paulo Zanoni702e7a52012-10-23 18:29:59 -02008950 enum transcoder cpu_transcoder;
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +00008951 int i;
8952
8953 error = kmalloc(sizeof(*error), GFP_ATOMIC);
8954 if (error == NULL)
8955 return NULL;
8956
Damien Lespiau52331302012-08-15 19:23:25 +01008957 for_each_pipe(i) {
Paulo Zanoni702e7a52012-10-23 18:29:59 -02008958 cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv, i);
8959
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +00008960 error->cursor[i].control = I915_READ(CURCNTR(i));
8961 error->cursor[i].position = I915_READ(CURPOS(i));
8962 error->cursor[i].base = I915_READ(CURBASE(i));
8963
8964 error->plane[i].control = I915_READ(DSPCNTR(i));
8965 error->plane[i].stride = I915_READ(DSPSTRIDE(i));
8966 error->plane[i].size = I915_READ(DSPSIZE(i));
Akshay Joshi0206e352011-08-16 15:34:10 -04008967 error->plane[i].pos = I915_READ(DSPPOS(i));
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +00008968 error->plane[i].addr = I915_READ(DSPADDR(i));
8969 if (INTEL_INFO(dev)->gen >= 4) {
8970 error->plane[i].surface = I915_READ(DSPSURF(i));
8971 error->plane[i].tile_offset = I915_READ(DSPTILEOFF(i));
8972 }
8973
Paulo Zanoni702e7a52012-10-23 18:29:59 -02008974 error->pipe[i].conf = I915_READ(PIPECONF(cpu_transcoder));
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +00008975 error->pipe[i].source = I915_READ(PIPESRC(i));
Paulo Zanonife2b8f92012-10-23 18:30:02 -02008976 error->pipe[i].htotal = I915_READ(HTOTAL(cpu_transcoder));
8977 error->pipe[i].hblank = I915_READ(HBLANK(cpu_transcoder));
8978 error->pipe[i].hsync = I915_READ(HSYNC(cpu_transcoder));
8979 error->pipe[i].vtotal = I915_READ(VTOTAL(cpu_transcoder));
8980 error->pipe[i].vblank = I915_READ(VBLANK(cpu_transcoder));
8981 error->pipe[i].vsync = I915_READ(VSYNC(cpu_transcoder));
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +00008982 }
8983
8984 return error;
8985}
8986
8987void
8988intel_display_print_error_state(struct seq_file *m,
8989 struct drm_device *dev,
8990 struct intel_display_error_state *error)
8991{
Damien Lespiau52331302012-08-15 19:23:25 +01008992 drm_i915_private_t *dev_priv = dev->dev_private;
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +00008993 int i;
8994
Damien Lespiau52331302012-08-15 19:23:25 +01008995 seq_printf(m, "Num Pipes: %d\n", dev_priv->num_pipe);
8996 for_each_pipe(i) {
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +00008997 seq_printf(m, "Pipe [%d]:\n", i);
8998 seq_printf(m, " CONF: %08x\n", error->pipe[i].conf);
8999 seq_printf(m, " SRC: %08x\n", error->pipe[i].source);
9000 seq_printf(m, " HTOTAL: %08x\n", error->pipe[i].htotal);
9001 seq_printf(m, " HBLANK: %08x\n", error->pipe[i].hblank);
9002 seq_printf(m, " HSYNC: %08x\n", error->pipe[i].hsync);
9003 seq_printf(m, " VTOTAL: %08x\n", error->pipe[i].vtotal);
9004 seq_printf(m, " VBLANK: %08x\n", error->pipe[i].vblank);
9005 seq_printf(m, " VSYNC: %08x\n", error->pipe[i].vsync);
9006
9007 seq_printf(m, "Plane [%d]:\n", i);
9008 seq_printf(m, " CNTR: %08x\n", error->plane[i].control);
9009 seq_printf(m, " STRIDE: %08x\n", error->plane[i].stride);
9010 seq_printf(m, " SIZE: %08x\n", error->plane[i].size);
9011 seq_printf(m, " POS: %08x\n", error->plane[i].pos);
9012 seq_printf(m, " ADDR: %08x\n", error->plane[i].addr);
9013 if (INTEL_INFO(dev)->gen >= 4) {
9014 seq_printf(m, " SURF: %08x\n", error->plane[i].surface);
9015 seq_printf(m, " TILEOFF: %08x\n", error->plane[i].tile_offset);
9016 }
9017
9018 seq_printf(m, "Cursor [%d]:\n", i);
9019 seq_printf(m, " CNTR: %08x\n", error->cursor[i].control);
9020 seq_printf(m, " POS: %08x\n", error->cursor[i].position);
9021 seq_printf(m, " BASE: %08x\n", error->cursor[i].base);
9022 }
9023}
9024#endif