blob: 73f9a755cc91abb9e3fa7d028b5d84dec50e4f75 [file] [log] [blame]
Jesse Barnes79e53942008-11-07 14:24:08 -08001/*
2 * Copyright © 2006-2007 Intel Corporation
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER
21 * DEALINGS IN THE SOFTWARE.
22 *
23 * Authors:
24 * Eric Anholt <eric@anholt.net>
25 */
26
Daniel Vetter618563e2012-04-01 13:38:50 +020027#include <linux/dmi.h>
Jesse Barnesc1c7af62009-09-10 15:28:03 -070028#include <linux/module.h>
29#include <linux/input.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080030#include <linux/i2c.h>
Shaohua Li7662c8b2009-06-26 11:23:55 +080031#include <linux/kernel.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090032#include <linux/slab.h>
Jesse Barnes9cce37f2010-08-13 15:11:26 -070033#include <linux/vgaarb.h>
Wu Fengguange0dac652011-09-05 14:25:34 +080034#include <drm/drm_edid.h>
David Howells760285e2012-10-02 18:01:07 +010035#include <drm/drmP.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080036#include "intel_drv.h"
David Howells760285e2012-10-02 18:01:07 +010037#include <drm/i915_drm.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080038#include "i915_drv.h"
Jesse Barnese5510fa2010-07-01 16:48:37 -070039#include "i915_trace.h"
David Howells760285e2012-10-02 18:01:07 +010040#include <drm/drm_dp_helper.h>
41#include <drm/drm_crtc_helper.h>
Matt Roper465c1202014-05-29 08:06:54 -070042#include <drm/drm_plane_helper.h>
43#include <drm/drm_rect.h>
Keith Packardc0f372b32011-11-16 22:24:52 -080044#include <linux/dma_remapping.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080045
Matt Roper465c1202014-05-29 08:06:54 -070046/* Primary plane formats supported by all gen */
47#define COMMON_PRIMARY_FORMATS \
48 DRM_FORMAT_C8, \
49 DRM_FORMAT_RGB565, \
50 DRM_FORMAT_XRGB8888, \
51 DRM_FORMAT_ARGB8888
52
53/* Primary plane formats for gen <= 3 */
54static const uint32_t intel_primary_formats_gen2[] = {
55 COMMON_PRIMARY_FORMATS,
56 DRM_FORMAT_XRGB1555,
57 DRM_FORMAT_ARGB1555,
58};
59
60/* Primary plane formats for gen >= 4 */
61static const uint32_t intel_primary_formats_gen4[] = {
62 COMMON_PRIMARY_FORMATS, \
63 DRM_FORMAT_XBGR8888,
64 DRM_FORMAT_ABGR8888,
65 DRM_FORMAT_XRGB2101010,
66 DRM_FORMAT_ARGB2101010,
67 DRM_FORMAT_XBGR2101010,
68 DRM_FORMAT_ABGR2101010,
69};
70
Matt Roper3d7d6512014-06-10 08:28:13 -070071/* Cursor formats */
72static const uint32_t intel_cursor_formats[] = {
73 DRM_FORMAT_ARGB8888,
74};
75
Chris Wilson6b383a72010-09-13 13:54:26 +010076static void intel_crtc_update_cursor(struct drm_crtc *crtc, bool on);
Jesse Barnes79e53942008-11-07 14:24:08 -080077
Jesse Barnesf1f644d2013-06-27 00:39:25 +030078static void i9xx_crtc_clock_get(struct intel_crtc *crtc,
79 struct intel_crtc_config *pipe_config);
Ville Syrjälä18442d02013-09-13 16:00:08 +030080static void ironlake_pch_clock_get(struct intel_crtc *crtc,
81 struct intel_crtc_config *pipe_config);
Jesse Barnesf1f644d2013-06-27 00:39:25 +030082
Damien Lespiaue7457a92013-08-08 22:28:59 +010083static int intel_set_mode(struct drm_crtc *crtc, struct drm_display_mode *mode,
84 int x, int y, struct drm_framebuffer *old_fb);
Jesse Barneseb1bfe82014-02-12 12:26:25 -080085static int intel_framebuffer_init(struct drm_device *dev,
86 struct intel_framebuffer *ifb,
87 struct drm_mode_fb_cmd2 *mode_cmd,
88 struct drm_i915_gem_object *obj);
Daniel Vetter5b18e572014-04-24 23:55:06 +020089static void i9xx_set_pipeconf(struct intel_crtc *intel_crtc);
90static void intel_set_pipe_timings(struct intel_crtc *intel_crtc);
Daniel Vetter29407aa2014-04-24 23:55:08 +020091static void intel_cpu_transcoder_set_m_n(struct intel_crtc *crtc,
Vandana Kannanf769cd22014-08-05 07:51:22 -070092 struct intel_link_m_n *m_n,
93 struct intel_link_m_n *m2_n2);
Daniel Vetter29407aa2014-04-24 23:55:08 +020094static void ironlake_set_pipeconf(struct drm_crtc *crtc);
Daniel Vetter229fca92014-04-24 23:55:09 +020095static void haswell_set_pipeconf(struct drm_crtc *crtc);
96static void intel_set_pipe_csc(struct drm_crtc *crtc);
Ville Syrjäläd288f652014-10-28 13:20:22 +020097static void vlv_prepare_pll(struct intel_crtc *crtc,
98 const struct intel_crtc_config *pipe_config);
99static void chv_prepare_pll(struct intel_crtc *crtc,
100 const struct intel_crtc_config *pipe_config);
Matt Roperea2c67b2014-12-23 10:41:52 -0800101static void intel_begin_crtc_commit(struct drm_crtc *crtc);
102static void intel_finish_crtc_commit(struct drm_crtc *crtc);
Damien Lespiaue7457a92013-08-08 22:28:59 +0100103
Dave Airlie0e32b392014-05-02 14:02:48 +1000104static struct intel_encoder *intel_find_encoder(struct intel_connector *connector, int pipe)
105{
106 if (!connector->mst_port)
107 return connector->encoder;
108 else
109 return &connector->mst_port->mst_encoders[pipe]->base;
110}
111
Jesse Barnes79e53942008-11-07 14:24:08 -0800112typedef struct {
Akshay Joshi0206e352011-08-16 15:34:10 -0400113 int min, max;
Jesse Barnes79e53942008-11-07 14:24:08 -0800114} intel_range_t;
115
116typedef struct {
Akshay Joshi0206e352011-08-16 15:34:10 -0400117 int dot_limit;
118 int p2_slow, p2_fast;
Jesse Barnes79e53942008-11-07 14:24:08 -0800119} intel_p2_t;
120
Ma Lingd4906092009-03-18 20:13:27 +0800121typedef struct intel_limit intel_limit_t;
122struct intel_limit {
Akshay Joshi0206e352011-08-16 15:34:10 -0400123 intel_range_t dot, vco, n, m, m1, m2, p, p1;
124 intel_p2_t p2;
Ma Lingd4906092009-03-18 20:13:27 +0800125};
Jesse Barnes79e53942008-11-07 14:24:08 -0800126
Daniel Vetterd2acd212012-10-20 20:57:43 +0200127int
128intel_pch_rawclk(struct drm_device *dev)
129{
130 struct drm_i915_private *dev_priv = dev->dev_private;
131
132 WARN_ON(!HAS_PCH_SPLIT(dev));
133
134 return I915_READ(PCH_RAWCLK_FREQ) & RAWCLK_FREQ_MASK;
135}
136
Chris Wilson021357a2010-09-07 20:54:59 +0100137static inline u32 /* units of 100MHz */
138intel_fdi_link_freq(struct drm_device *dev)
139{
Chris Wilson8b99e682010-10-13 09:59:17 +0100140 if (IS_GEN5(dev)) {
141 struct drm_i915_private *dev_priv = dev->dev_private;
142 return (I915_READ(FDI_PLL_BIOS_0) & FDI_PLL_FB_CLOCK_MASK) + 2;
143 } else
144 return 27;
Chris Wilson021357a2010-09-07 20:54:59 +0100145}
146
Daniel Vetter5d536e22013-07-06 12:52:06 +0200147static const intel_limit_t intel_limits_i8xx_dac = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400148 .dot = { .min = 25000, .max = 350000 },
Ville Syrjälä9c333712013-12-09 18:54:17 +0200149 .vco = { .min = 908000, .max = 1512000 },
Ville Syrjälä91dbe5f2013-12-09 18:54:14 +0200150 .n = { .min = 2, .max = 16 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400151 .m = { .min = 96, .max = 140 },
152 .m1 = { .min = 18, .max = 26 },
153 .m2 = { .min = 6, .max = 16 },
154 .p = { .min = 4, .max = 128 },
155 .p1 = { .min = 2, .max = 33 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700156 .p2 = { .dot_limit = 165000,
157 .p2_slow = 4, .p2_fast = 2 },
Keith Packarde4b36692009-06-05 19:22:17 -0700158};
159
Daniel Vetter5d536e22013-07-06 12:52:06 +0200160static const intel_limit_t intel_limits_i8xx_dvo = {
161 .dot = { .min = 25000, .max = 350000 },
Ville Syrjälä9c333712013-12-09 18:54:17 +0200162 .vco = { .min = 908000, .max = 1512000 },
Ville Syrjälä91dbe5f2013-12-09 18:54:14 +0200163 .n = { .min = 2, .max = 16 },
Daniel Vetter5d536e22013-07-06 12:52:06 +0200164 .m = { .min = 96, .max = 140 },
165 .m1 = { .min = 18, .max = 26 },
166 .m2 = { .min = 6, .max = 16 },
167 .p = { .min = 4, .max = 128 },
168 .p1 = { .min = 2, .max = 33 },
169 .p2 = { .dot_limit = 165000,
170 .p2_slow = 4, .p2_fast = 4 },
171};
172
Keith Packarde4b36692009-06-05 19:22:17 -0700173static const intel_limit_t intel_limits_i8xx_lvds = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400174 .dot = { .min = 25000, .max = 350000 },
Ville Syrjälä9c333712013-12-09 18:54:17 +0200175 .vco = { .min = 908000, .max = 1512000 },
Ville Syrjälä91dbe5f2013-12-09 18:54:14 +0200176 .n = { .min = 2, .max = 16 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400177 .m = { .min = 96, .max = 140 },
178 .m1 = { .min = 18, .max = 26 },
179 .m2 = { .min = 6, .max = 16 },
180 .p = { .min = 4, .max = 128 },
181 .p1 = { .min = 1, .max = 6 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700182 .p2 = { .dot_limit = 165000,
183 .p2_slow = 14, .p2_fast = 7 },
Keith Packarde4b36692009-06-05 19:22:17 -0700184};
Eric Anholt273e27c2011-03-30 13:01:10 -0700185
Keith Packarde4b36692009-06-05 19:22:17 -0700186static const intel_limit_t intel_limits_i9xx_sdvo = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400187 .dot = { .min = 20000, .max = 400000 },
188 .vco = { .min = 1400000, .max = 2800000 },
189 .n = { .min = 1, .max = 6 },
190 .m = { .min = 70, .max = 120 },
Patrik Jakobsson4f7dfb62013-02-13 22:20:22 +0100191 .m1 = { .min = 8, .max = 18 },
192 .m2 = { .min = 3, .max = 7 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400193 .p = { .min = 5, .max = 80 },
194 .p1 = { .min = 1, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700195 .p2 = { .dot_limit = 200000,
196 .p2_slow = 10, .p2_fast = 5 },
Keith Packarde4b36692009-06-05 19:22:17 -0700197};
198
199static const intel_limit_t intel_limits_i9xx_lvds = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400200 .dot = { .min = 20000, .max = 400000 },
201 .vco = { .min = 1400000, .max = 2800000 },
202 .n = { .min = 1, .max = 6 },
203 .m = { .min = 70, .max = 120 },
Patrik Jakobsson53a7d2d2013-02-13 22:20:21 +0100204 .m1 = { .min = 8, .max = 18 },
205 .m2 = { .min = 3, .max = 7 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400206 .p = { .min = 7, .max = 98 },
207 .p1 = { .min = 1, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700208 .p2 = { .dot_limit = 112000,
209 .p2_slow = 14, .p2_fast = 7 },
Keith Packarde4b36692009-06-05 19:22:17 -0700210};
211
Eric Anholt273e27c2011-03-30 13:01:10 -0700212
Keith Packarde4b36692009-06-05 19:22:17 -0700213static const intel_limit_t intel_limits_g4x_sdvo = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700214 .dot = { .min = 25000, .max = 270000 },
215 .vco = { .min = 1750000, .max = 3500000},
216 .n = { .min = 1, .max = 4 },
217 .m = { .min = 104, .max = 138 },
218 .m1 = { .min = 17, .max = 23 },
219 .m2 = { .min = 5, .max = 11 },
220 .p = { .min = 10, .max = 30 },
221 .p1 = { .min = 1, .max = 3},
222 .p2 = { .dot_limit = 270000,
223 .p2_slow = 10,
224 .p2_fast = 10
Ma Ling044c7c42009-03-18 20:13:23 +0800225 },
Keith Packarde4b36692009-06-05 19:22:17 -0700226};
227
228static const intel_limit_t intel_limits_g4x_hdmi = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700229 .dot = { .min = 22000, .max = 400000 },
230 .vco = { .min = 1750000, .max = 3500000},
231 .n = { .min = 1, .max = 4 },
232 .m = { .min = 104, .max = 138 },
233 .m1 = { .min = 16, .max = 23 },
234 .m2 = { .min = 5, .max = 11 },
235 .p = { .min = 5, .max = 80 },
236 .p1 = { .min = 1, .max = 8},
237 .p2 = { .dot_limit = 165000,
238 .p2_slow = 10, .p2_fast = 5 },
Keith Packarde4b36692009-06-05 19:22:17 -0700239};
240
241static const intel_limit_t intel_limits_g4x_single_channel_lvds = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700242 .dot = { .min = 20000, .max = 115000 },
243 .vco = { .min = 1750000, .max = 3500000 },
244 .n = { .min = 1, .max = 3 },
245 .m = { .min = 104, .max = 138 },
246 .m1 = { .min = 17, .max = 23 },
247 .m2 = { .min = 5, .max = 11 },
248 .p = { .min = 28, .max = 112 },
249 .p1 = { .min = 2, .max = 8 },
250 .p2 = { .dot_limit = 0,
251 .p2_slow = 14, .p2_fast = 14
Ma Ling044c7c42009-03-18 20:13:23 +0800252 },
Keith Packarde4b36692009-06-05 19:22:17 -0700253};
254
255static const intel_limit_t intel_limits_g4x_dual_channel_lvds = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700256 .dot = { .min = 80000, .max = 224000 },
257 .vco = { .min = 1750000, .max = 3500000 },
258 .n = { .min = 1, .max = 3 },
259 .m = { .min = 104, .max = 138 },
260 .m1 = { .min = 17, .max = 23 },
261 .m2 = { .min = 5, .max = 11 },
262 .p = { .min = 14, .max = 42 },
263 .p1 = { .min = 2, .max = 6 },
264 .p2 = { .dot_limit = 0,
265 .p2_slow = 7, .p2_fast = 7
Ma Ling044c7c42009-03-18 20:13:23 +0800266 },
Keith Packarde4b36692009-06-05 19:22:17 -0700267};
268
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500269static const intel_limit_t intel_limits_pineview_sdvo = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400270 .dot = { .min = 20000, .max = 400000},
271 .vco = { .min = 1700000, .max = 3500000 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700272 /* Pineview's Ncounter is a ring counter */
Akshay Joshi0206e352011-08-16 15:34:10 -0400273 .n = { .min = 3, .max = 6 },
274 .m = { .min = 2, .max = 256 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700275 /* Pineview only has one combined m divider, which we treat as m2. */
Akshay Joshi0206e352011-08-16 15:34:10 -0400276 .m1 = { .min = 0, .max = 0 },
277 .m2 = { .min = 0, .max = 254 },
278 .p = { .min = 5, .max = 80 },
279 .p1 = { .min = 1, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700280 .p2 = { .dot_limit = 200000,
281 .p2_slow = 10, .p2_fast = 5 },
Keith Packarde4b36692009-06-05 19:22:17 -0700282};
283
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500284static const intel_limit_t intel_limits_pineview_lvds = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400285 .dot = { .min = 20000, .max = 400000 },
286 .vco = { .min = 1700000, .max = 3500000 },
287 .n = { .min = 3, .max = 6 },
288 .m = { .min = 2, .max = 256 },
289 .m1 = { .min = 0, .max = 0 },
290 .m2 = { .min = 0, .max = 254 },
291 .p = { .min = 7, .max = 112 },
292 .p1 = { .min = 1, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700293 .p2 = { .dot_limit = 112000,
294 .p2_slow = 14, .p2_fast = 14 },
Keith Packarde4b36692009-06-05 19:22:17 -0700295};
296
Eric Anholt273e27c2011-03-30 13:01:10 -0700297/* Ironlake / Sandybridge
298 *
299 * We calculate clock using (register_value + 2) for N/M1/M2, so here
300 * the range value for them is (actual_value - 2).
301 */
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800302static const intel_limit_t intel_limits_ironlake_dac = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700303 .dot = { .min = 25000, .max = 350000 },
304 .vco = { .min = 1760000, .max = 3510000 },
305 .n = { .min = 1, .max = 5 },
306 .m = { .min = 79, .max = 127 },
307 .m1 = { .min = 12, .max = 22 },
308 .m2 = { .min = 5, .max = 9 },
309 .p = { .min = 5, .max = 80 },
310 .p1 = { .min = 1, .max = 8 },
311 .p2 = { .dot_limit = 225000,
312 .p2_slow = 10, .p2_fast = 5 },
Keith Packarde4b36692009-06-05 19:22:17 -0700313};
314
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800315static const intel_limit_t intel_limits_ironlake_single_lvds = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700316 .dot = { .min = 25000, .max = 350000 },
317 .vco = { .min = 1760000, .max = 3510000 },
318 .n = { .min = 1, .max = 3 },
319 .m = { .min = 79, .max = 118 },
320 .m1 = { .min = 12, .max = 22 },
321 .m2 = { .min = 5, .max = 9 },
322 .p = { .min = 28, .max = 112 },
323 .p1 = { .min = 2, .max = 8 },
324 .p2 = { .dot_limit = 225000,
325 .p2_slow = 14, .p2_fast = 14 },
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800326};
327
328static const intel_limit_t intel_limits_ironlake_dual_lvds = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700329 .dot = { .min = 25000, .max = 350000 },
330 .vco = { .min = 1760000, .max = 3510000 },
331 .n = { .min = 1, .max = 3 },
332 .m = { .min = 79, .max = 127 },
333 .m1 = { .min = 12, .max = 22 },
334 .m2 = { .min = 5, .max = 9 },
335 .p = { .min = 14, .max = 56 },
336 .p1 = { .min = 2, .max = 8 },
337 .p2 = { .dot_limit = 225000,
338 .p2_slow = 7, .p2_fast = 7 },
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800339};
340
Eric Anholt273e27c2011-03-30 13:01:10 -0700341/* LVDS 100mhz refclk limits. */
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800342static const intel_limit_t intel_limits_ironlake_single_lvds_100m = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700343 .dot = { .min = 25000, .max = 350000 },
344 .vco = { .min = 1760000, .max = 3510000 },
345 .n = { .min = 1, .max = 2 },
346 .m = { .min = 79, .max = 126 },
347 .m1 = { .min = 12, .max = 22 },
348 .m2 = { .min = 5, .max = 9 },
349 .p = { .min = 28, .max = 112 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400350 .p1 = { .min = 2, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700351 .p2 = { .dot_limit = 225000,
352 .p2_slow = 14, .p2_fast = 14 },
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800353};
354
355static const intel_limit_t intel_limits_ironlake_dual_lvds_100m = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700356 .dot = { .min = 25000, .max = 350000 },
357 .vco = { .min = 1760000, .max = 3510000 },
358 .n = { .min = 1, .max = 3 },
359 .m = { .min = 79, .max = 126 },
360 .m1 = { .min = 12, .max = 22 },
361 .m2 = { .min = 5, .max = 9 },
362 .p = { .min = 14, .max = 42 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400363 .p1 = { .min = 2, .max = 6 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700364 .p2 = { .dot_limit = 225000,
365 .p2_slow = 7, .p2_fast = 7 },
Zhao Yakui45476682009-12-31 16:06:04 +0800366};
367
Ville Syrjälädc730512013-09-24 21:26:30 +0300368static const intel_limit_t intel_limits_vlv = {
Ville Syrjäläf01b7962013-09-27 16:55:49 +0300369 /*
370 * These are the data rate limits (measured in fast clocks)
371 * since those are the strictest limits we have. The fast
372 * clock and actual rate limits are more relaxed, so checking
373 * them would make no difference.
374 */
375 .dot = { .min = 25000 * 5, .max = 270000 * 5 },
Daniel Vetter75e53982013-04-18 21:10:43 +0200376 .vco = { .min = 4000000, .max = 6000000 },
Jesse Barnesa0c4da22012-06-15 11:55:13 -0700377 .n = { .min = 1, .max = 7 },
Jesse Barnesa0c4da22012-06-15 11:55:13 -0700378 .m1 = { .min = 2, .max = 3 },
379 .m2 = { .min = 11, .max = 156 },
Ville Syrjäläb99ab662013-09-24 21:26:26 +0300380 .p1 = { .min = 2, .max = 3 },
Ville Syrjälä5fdc9c492013-09-24 21:26:29 +0300381 .p2 = { .p2_slow = 2, .p2_fast = 20 }, /* slow=min, fast=max */
Jesse Barnesa0c4da22012-06-15 11:55:13 -0700382};
383
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300384static const intel_limit_t intel_limits_chv = {
385 /*
386 * These are the data rate limits (measured in fast clocks)
387 * since those are the strictest limits we have. The fast
388 * clock and actual rate limits are more relaxed, so checking
389 * them would make no difference.
390 */
391 .dot = { .min = 25000 * 5, .max = 540000 * 5},
392 .vco = { .min = 4860000, .max = 6700000 },
393 .n = { .min = 1, .max = 1 },
394 .m1 = { .min = 2, .max = 2 },
395 .m2 = { .min = 24 << 22, .max = 175 << 22 },
396 .p1 = { .min = 2, .max = 4 },
397 .p2 = { .p2_slow = 1, .p2_fast = 14 },
398};
399
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300400static void vlv_clock(int refclk, intel_clock_t *clock)
401{
402 clock->m = clock->m1 * clock->m2;
403 clock->p = clock->p1 * clock->p2;
Ville Syrjäläed5ca772013-12-02 19:00:45 +0200404 if (WARN_ON(clock->n == 0 || clock->p == 0))
405 return;
Ville Syrjäläfb03ac02013-10-14 14:50:30 +0300406 clock->vco = DIV_ROUND_CLOSEST(refclk * clock->m, clock->n);
407 clock->dot = DIV_ROUND_CLOSEST(clock->vco, clock->p);
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300408}
409
Paulo Zanonie0638cd2013-09-24 13:52:54 -0300410/**
411 * Returns whether any output on the specified pipe is of the specified type
412 */
Damien Lespiau40935612014-10-29 11:16:59 +0000413bool intel_pipe_has_type(struct intel_crtc *crtc, enum intel_output_type type)
Paulo Zanonie0638cd2013-09-24 13:52:54 -0300414{
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +0300415 struct drm_device *dev = crtc->base.dev;
Paulo Zanonie0638cd2013-09-24 13:52:54 -0300416 struct intel_encoder *encoder;
417
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +0300418 for_each_encoder_on_crtc(dev, &crtc->base, encoder)
Paulo Zanonie0638cd2013-09-24 13:52:54 -0300419 if (encoder->type == type)
420 return true;
421
422 return false;
423}
424
Ander Conselvan de Oliveirad0737e12014-10-29 11:32:30 +0200425/**
426 * Returns whether any output on the specified pipe will have the specified
427 * type after a staged modeset is complete, i.e., the same as
428 * intel_pipe_has_type() but looking at encoder->new_crtc instead of
429 * encoder->crtc.
430 */
431static bool intel_pipe_will_have_type(struct intel_crtc *crtc, int type)
432{
433 struct drm_device *dev = crtc->base.dev;
434 struct intel_encoder *encoder;
435
436 for_each_intel_encoder(dev, encoder)
437 if (encoder->new_crtc == crtc && encoder->type == type)
438 return true;
439
440 return false;
441}
442
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +0300443static const intel_limit_t *intel_ironlake_limit(struct intel_crtc *crtc,
Chris Wilson1b894b52010-12-14 20:04:54 +0000444 int refclk)
Zhenyu Wang2c072452009-06-05 15:38:42 +0800445{
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +0300446 struct drm_device *dev = crtc->base.dev;
Zhenyu Wang2c072452009-06-05 15:38:42 +0800447 const intel_limit_t *limit;
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800448
Ander Conselvan de Oliveirad0737e12014-10-29 11:32:30 +0200449 if (intel_pipe_will_have_type(crtc, INTEL_OUTPUT_LVDS)) {
Daniel Vetter1974cad2012-11-26 17:22:09 +0100450 if (intel_is_dual_link_lvds(dev)) {
Chris Wilson1b894b52010-12-14 20:04:54 +0000451 if (refclk == 100000)
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800452 limit = &intel_limits_ironlake_dual_lvds_100m;
453 else
454 limit = &intel_limits_ironlake_dual_lvds;
455 } else {
Chris Wilson1b894b52010-12-14 20:04:54 +0000456 if (refclk == 100000)
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800457 limit = &intel_limits_ironlake_single_lvds_100m;
458 else
459 limit = &intel_limits_ironlake_single_lvds;
460 }
Daniel Vetterc6bb3532013-04-19 11:14:33 +0200461 } else
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800462 limit = &intel_limits_ironlake_dac;
Zhenyu Wang2c072452009-06-05 15:38:42 +0800463
464 return limit;
465}
466
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +0300467static const intel_limit_t *intel_g4x_limit(struct intel_crtc *crtc)
Ma Ling044c7c42009-03-18 20:13:23 +0800468{
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +0300469 struct drm_device *dev = crtc->base.dev;
Ma Ling044c7c42009-03-18 20:13:23 +0800470 const intel_limit_t *limit;
471
Ander Conselvan de Oliveirad0737e12014-10-29 11:32:30 +0200472 if (intel_pipe_will_have_type(crtc, INTEL_OUTPUT_LVDS)) {
Daniel Vetter1974cad2012-11-26 17:22:09 +0100473 if (intel_is_dual_link_lvds(dev))
Keith Packarde4b36692009-06-05 19:22:17 -0700474 limit = &intel_limits_g4x_dual_channel_lvds;
Ma Ling044c7c42009-03-18 20:13:23 +0800475 else
Keith Packarde4b36692009-06-05 19:22:17 -0700476 limit = &intel_limits_g4x_single_channel_lvds;
Ander Conselvan de Oliveirad0737e12014-10-29 11:32:30 +0200477 } else if (intel_pipe_will_have_type(crtc, INTEL_OUTPUT_HDMI) ||
478 intel_pipe_will_have_type(crtc, INTEL_OUTPUT_ANALOG)) {
Keith Packarde4b36692009-06-05 19:22:17 -0700479 limit = &intel_limits_g4x_hdmi;
Ander Conselvan de Oliveirad0737e12014-10-29 11:32:30 +0200480 } else if (intel_pipe_will_have_type(crtc, INTEL_OUTPUT_SDVO)) {
Keith Packarde4b36692009-06-05 19:22:17 -0700481 limit = &intel_limits_g4x_sdvo;
Ma Ling044c7c42009-03-18 20:13:23 +0800482 } else /* The option is for other outputs */
Keith Packarde4b36692009-06-05 19:22:17 -0700483 limit = &intel_limits_i9xx_sdvo;
Ma Ling044c7c42009-03-18 20:13:23 +0800484
485 return limit;
486}
487
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +0300488static const intel_limit_t *intel_limit(struct intel_crtc *crtc, int refclk)
Jesse Barnes79e53942008-11-07 14:24:08 -0800489{
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +0300490 struct drm_device *dev = crtc->base.dev;
Jesse Barnes79e53942008-11-07 14:24:08 -0800491 const intel_limit_t *limit;
492
Eric Anholtbad720f2009-10-22 16:11:14 -0700493 if (HAS_PCH_SPLIT(dev))
Chris Wilson1b894b52010-12-14 20:04:54 +0000494 limit = intel_ironlake_limit(crtc, refclk);
Zhenyu Wang2c072452009-06-05 15:38:42 +0800495 else if (IS_G4X(dev)) {
Ma Ling044c7c42009-03-18 20:13:23 +0800496 limit = intel_g4x_limit(crtc);
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500497 } else if (IS_PINEVIEW(dev)) {
Ander Conselvan de Oliveirad0737e12014-10-29 11:32:30 +0200498 if (intel_pipe_will_have_type(crtc, INTEL_OUTPUT_LVDS))
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500499 limit = &intel_limits_pineview_lvds;
Shaohua Li21778322009-02-23 15:19:16 +0800500 else
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500501 limit = &intel_limits_pineview_sdvo;
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300502 } else if (IS_CHERRYVIEW(dev)) {
503 limit = &intel_limits_chv;
Jesse Barnesa0c4da22012-06-15 11:55:13 -0700504 } else if (IS_VALLEYVIEW(dev)) {
Ville Syrjälädc730512013-09-24 21:26:30 +0300505 limit = &intel_limits_vlv;
Chris Wilsona6c45cf2010-09-17 00:32:17 +0100506 } else if (!IS_GEN2(dev)) {
Ander Conselvan de Oliveirad0737e12014-10-29 11:32:30 +0200507 if (intel_pipe_will_have_type(crtc, INTEL_OUTPUT_LVDS))
Chris Wilsona6c45cf2010-09-17 00:32:17 +0100508 limit = &intel_limits_i9xx_lvds;
509 else
510 limit = &intel_limits_i9xx_sdvo;
Jesse Barnes79e53942008-11-07 14:24:08 -0800511 } else {
Ander Conselvan de Oliveirad0737e12014-10-29 11:32:30 +0200512 if (intel_pipe_will_have_type(crtc, INTEL_OUTPUT_LVDS))
Keith Packarde4b36692009-06-05 19:22:17 -0700513 limit = &intel_limits_i8xx_lvds;
Ander Conselvan de Oliveirad0737e12014-10-29 11:32:30 +0200514 else if (intel_pipe_will_have_type(crtc, INTEL_OUTPUT_DVO))
Keith Packarde4b36692009-06-05 19:22:17 -0700515 limit = &intel_limits_i8xx_dvo;
Daniel Vetter5d536e22013-07-06 12:52:06 +0200516 else
517 limit = &intel_limits_i8xx_dac;
Jesse Barnes79e53942008-11-07 14:24:08 -0800518 }
519 return limit;
520}
521
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500522/* m1 is reserved as 0 in Pineview, n is a ring counter */
523static void pineview_clock(int refclk, intel_clock_t *clock)
Jesse Barnes79e53942008-11-07 14:24:08 -0800524{
Shaohua Li21778322009-02-23 15:19:16 +0800525 clock->m = clock->m2 + 2;
526 clock->p = clock->p1 * clock->p2;
Ville Syrjäläed5ca772013-12-02 19:00:45 +0200527 if (WARN_ON(clock->n == 0 || clock->p == 0))
528 return;
Ville Syrjäläfb03ac02013-10-14 14:50:30 +0300529 clock->vco = DIV_ROUND_CLOSEST(refclk * clock->m, clock->n);
530 clock->dot = DIV_ROUND_CLOSEST(clock->vco, clock->p);
Shaohua Li21778322009-02-23 15:19:16 +0800531}
532
Daniel Vetter7429e9d2013-04-20 17:19:46 +0200533static uint32_t i9xx_dpll_compute_m(struct dpll *dpll)
534{
535 return 5 * (dpll->m1 + 2) + (dpll->m2 + 2);
536}
537
Daniel Vetterac58c3f2013-06-01 17:16:17 +0200538static void i9xx_clock(int refclk, intel_clock_t *clock)
Shaohua Li21778322009-02-23 15:19:16 +0800539{
Daniel Vetter7429e9d2013-04-20 17:19:46 +0200540 clock->m = i9xx_dpll_compute_m(clock);
Jesse Barnes79e53942008-11-07 14:24:08 -0800541 clock->p = clock->p1 * clock->p2;
Ville Syrjäläed5ca772013-12-02 19:00:45 +0200542 if (WARN_ON(clock->n + 2 == 0 || clock->p == 0))
543 return;
Ville Syrjäläfb03ac02013-10-14 14:50:30 +0300544 clock->vco = DIV_ROUND_CLOSEST(refclk * clock->m, clock->n + 2);
545 clock->dot = DIV_ROUND_CLOSEST(clock->vco, clock->p);
Jesse Barnes79e53942008-11-07 14:24:08 -0800546}
547
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300548static void chv_clock(int refclk, intel_clock_t *clock)
549{
550 clock->m = clock->m1 * clock->m2;
551 clock->p = clock->p1 * clock->p2;
552 if (WARN_ON(clock->n == 0 || clock->p == 0))
553 return;
554 clock->vco = DIV_ROUND_CLOSEST_ULL((uint64_t)refclk * clock->m,
555 clock->n << 22);
556 clock->dot = DIV_ROUND_CLOSEST(clock->vco, clock->p);
557}
558
Jesse Barnes7c04d1d2009-02-23 15:36:40 -0800559#define INTELPllInvalid(s) do { /* DRM_DEBUG(s); */ return false; } while (0)
Jesse Barnes79e53942008-11-07 14:24:08 -0800560/**
561 * Returns whether the given set of divisors are valid for a given refclk with
562 * the given connectors.
563 */
564
Chris Wilson1b894b52010-12-14 20:04:54 +0000565static bool intel_PLL_is_valid(struct drm_device *dev,
566 const intel_limit_t *limit,
567 const intel_clock_t *clock)
Jesse Barnes79e53942008-11-07 14:24:08 -0800568{
Ville Syrjäläf01b7962013-09-27 16:55:49 +0300569 if (clock->n < limit->n.min || limit->n.max < clock->n)
570 INTELPllInvalid("n out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800571 if (clock->p1 < limit->p1.min || limit->p1.max < clock->p1)
Akshay Joshi0206e352011-08-16 15:34:10 -0400572 INTELPllInvalid("p1 out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800573 if (clock->m2 < limit->m2.min || limit->m2.max < clock->m2)
Akshay Joshi0206e352011-08-16 15:34:10 -0400574 INTELPllInvalid("m2 out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800575 if (clock->m1 < limit->m1.min || limit->m1.max < clock->m1)
Akshay Joshi0206e352011-08-16 15:34:10 -0400576 INTELPllInvalid("m1 out of range\n");
Ville Syrjäläf01b7962013-09-27 16:55:49 +0300577
578 if (!IS_PINEVIEW(dev) && !IS_VALLEYVIEW(dev))
579 if (clock->m1 <= clock->m2)
580 INTELPllInvalid("m1 <= m2\n");
581
582 if (!IS_VALLEYVIEW(dev)) {
583 if (clock->p < limit->p.min || limit->p.max < clock->p)
584 INTELPllInvalid("p out of range\n");
585 if (clock->m < limit->m.min || limit->m.max < clock->m)
586 INTELPllInvalid("m out of range\n");
587 }
588
Jesse Barnes79e53942008-11-07 14:24:08 -0800589 if (clock->vco < limit->vco.min || limit->vco.max < clock->vco)
Akshay Joshi0206e352011-08-16 15:34:10 -0400590 INTELPllInvalid("vco out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800591 /* XXX: We may need to be checking "Dot clock" depending on the multiplier,
592 * connector, etc., rather than just a single range.
593 */
594 if (clock->dot < limit->dot.min || limit->dot.max < clock->dot)
Akshay Joshi0206e352011-08-16 15:34:10 -0400595 INTELPllInvalid("dot out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800596
597 return true;
598}
599
Ma Lingd4906092009-03-18 20:13:27 +0800600static bool
Ander Conselvan de Oliveiraa919ff12014-10-20 13:46:43 +0300601i9xx_find_best_dpll(const intel_limit_t *limit, struct intel_crtc *crtc,
Sean Paulcec2f352012-01-10 15:09:36 -0800602 int target, int refclk, intel_clock_t *match_clock,
603 intel_clock_t *best_clock)
Jesse Barnes79e53942008-11-07 14:24:08 -0800604{
Ander Conselvan de Oliveiraa919ff12014-10-20 13:46:43 +0300605 struct drm_device *dev = crtc->base.dev;
Jesse Barnes79e53942008-11-07 14:24:08 -0800606 intel_clock_t clock;
Jesse Barnes79e53942008-11-07 14:24:08 -0800607 int err = target;
608
Ander Conselvan de Oliveirad0737e12014-10-29 11:32:30 +0200609 if (intel_pipe_will_have_type(crtc, INTEL_OUTPUT_LVDS)) {
Jesse Barnes79e53942008-11-07 14:24:08 -0800610 /*
Daniel Vettera210b022012-11-26 17:22:08 +0100611 * For LVDS just rely on its current settings for dual-channel.
612 * We haven't figured out how to reliably set up different
613 * single/dual channel state, if we even can.
Jesse Barnes79e53942008-11-07 14:24:08 -0800614 */
Daniel Vetter1974cad2012-11-26 17:22:09 +0100615 if (intel_is_dual_link_lvds(dev))
Jesse Barnes79e53942008-11-07 14:24:08 -0800616 clock.p2 = limit->p2.p2_fast;
617 else
618 clock.p2 = limit->p2.p2_slow;
619 } else {
620 if (target < limit->p2.dot_limit)
621 clock.p2 = limit->p2.p2_slow;
622 else
623 clock.p2 = limit->p2.p2_fast;
624 }
625
Akshay Joshi0206e352011-08-16 15:34:10 -0400626 memset(best_clock, 0, sizeof(*best_clock));
Jesse Barnes79e53942008-11-07 14:24:08 -0800627
Zhao Yakui42158662009-11-20 11:24:18 +0800628 for (clock.m1 = limit->m1.min; clock.m1 <= limit->m1.max;
629 clock.m1++) {
630 for (clock.m2 = limit->m2.min;
631 clock.m2 <= limit->m2.max; clock.m2++) {
Daniel Vetterc0efc382013-06-03 20:56:24 +0200632 if (clock.m2 >= clock.m1)
Zhao Yakui42158662009-11-20 11:24:18 +0800633 break;
634 for (clock.n = limit->n.min;
635 clock.n <= limit->n.max; clock.n++) {
636 for (clock.p1 = limit->p1.min;
637 clock.p1 <= limit->p1.max; clock.p1++) {
Jesse Barnes79e53942008-11-07 14:24:08 -0800638 int this_err;
639
Daniel Vetterac58c3f2013-06-01 17:16:17 +0200640 i9xx_clock(refclk, &clock);
Chris Wilson1b894b52010-12-14 20:04:54 +0000641 if (!intel_PLL_is_valid(dev, limit,
642 &clock))
Jesse Barnes79e53942008-11-07 14:24:08 -0800643 continue;
Sean Paulcec2f352012-01-10 15:09:36 -0800644 if (match_clock &&
645 clock.p != match_clock->p)
646 continue;
Jesse Barnes79e53942008-11-07 14:24:08 -0800647
648 this_err = abs(clock.dot - target);
649 if (this_err < err) {
650 *best_clock = clock;
651 err = this_err;
652 }
653 }
654 }
655 }
656 }
657
658 return (err != target);
659}
660
Ma Lingd4906092009-03-18 20:13:27 +0800661static bool
Ander Conselvan de Oliveiraa919ff12014-10-20 13:46:43 +0300662pnv_find_best_dpll(const intel_limit_t *limit, struct intel_crtc *crtc,
Daniel Vetteree9300b2013-06-03 22:40:22 +0200663 int target, int refclk, intel_clock_t *match_clock,
664 intel_clock_t *best_clock)
Daniel Vetterac58c3f2013-06-01 17:16:17 +0200665{
Ander Conselvan de Oliveiraa919ff12014-10-20 13:46:43 +0300666 struct drm_device *dev = crtc->base.dev;
Daniel Vetterac58c3f2013-06-01 17:16:17 +0200667 intel_clock_t clock;
668 int err = target;
669
Ander Conselvan de Oliveirad0737e12014-10-29 11:32:30 +0200670 if (intel_pipe_will_have_type(crtc, INTEL_OUTPUT_LVDS)) {
Daniel Vetterac58c3f2013-06-01 17:16:17 +0200671 /*
672 * For LVDS just rely on its current settings for dual-channel.
673 * We haven't figured out how to reliably set up different
674 * single/dual channel state, if we even can.
675 */
676 if (intel_is_dual_link_lvds(dev))
677 clock.p2 = limit->p2.p2_fast;
678 else
679 clock.p2 = limit->p2.p2_slow;
680 } else {
681 if (target < limit->p2.dot_limit)
682 clock.p2 = limit->p2.p2_slow;
683 else
684 clock.p2 = limit->p2.p2_fast;
685 }
686
687 memset(best_clock, 0, sizeof(*best_clock));
688
689 for (clock.m1 = limit->m1.min; clock.m1 <= limit->m1.max;
690 clock.m1++) {
691 for (clock.m2 = limit->m2.min;
692 clock.m2 <= limit->m2.max; clock.m2++) {
Daniel Vetterac58c3f2013-06-01 17:16:17 +0200693 for (clock.n = limit->n.min;
694 clock.n <= limit->n.max; clock.n++) {
695 for (clock.p1 = limit->p1.min;
696 clock.p1 <= limit->p1.max; clock.p1++) {
697 int this_err;
698
699 pineview_clock(refclk, &clock);
Jesse Barnes79e53942008-11-07 14:24:08 -0800700 if (!intel_PLL_is_valid(dev, limit,
701 &clock))
702 continue;
703 if (match_clock &&
704 clock.p != match_clock->p)
705 continue;
706
707 this_err = abs(clock.dot - target);
708 if (this_err < err) {
709 *best_clock = clock;
710 err = this_err;
711 }
712 }
713 }
714 }
715 }
716
717 return (err != target);
718}
719
Ma Lingd4906092009-03-18 20:13:27 +0800720static bool
Ander Conselvan de Oliveiraa919ff12014-10-20 13:46:43 +0300721g4x_find_best_dpll(const intel_limit_t *limit, struct intel_crtc *crtc,
Daniel Vetteree9300b2013-06-03 22:40:22 +0200722 int target, int refclk, intel_clock_t *match_clock,
723 intel_clock_t *best_clock)
Ma Lingd4906092009-03-18 20:13:27 +0800724{
Ander Conselvan de Oliveiraa919ff12014-10-20 13:46:43 +0300725 struct drm_device *dev = crtc->base.dev;
Ma Lingd4906092009-03-18 20:13:27 +0800726 intel_clock_t clock;
727 int max_n;
728 bool found;
Adam Jackson6ba770d2010-07-02 16:43:30 -0400729 /* approximately equals target * 0.00585 */
730 int err_most = (target >> 8) + (target >> 9);
Ma Lingd4906092009-03-18 20:13:27 +0800731 found = false;
732
Ander Conselvan de Oliveirad0737e12014-10-29 11:32:30 +0200733 if (intel_pipe_will_have_type(crtc, INTEL_OUTPUT_LVDS)) {
Daniel Vetter1974cad2012-11-26 17:22:09 +0100734 if (intel_is_dual_link_lvds(dev))
Ma Lingd4906092009-03-18 20:13:27 +0800735 clock.p2 = limit->p2.p2_fast;
736 else
737 clock.p2 = limit->p2.p2_slow;
738 } else {
739 if (target < limit->p2.dot_limit)
740 clock.p2 = limit->p2.p2_slow;
741 else
742 clock.p2 = limit->p2.p2_fast;
743 }
744
745 memset(best_clock, 0, sizeof(*best_clock));
746 max_n = limit->n.max;
Gilles Espinassef77f13e2010-03-29 15:41:47 +0200747 /* based on hardware requirement, prefer smaller n to precision */
Ma Lingd4906092009-03-18 20:13:27 +0800748 for (clock.n = limit->n.min; clock.n <= max_n; clock.n++) {
Gilles Espinassef77f13e2010-03-29 15:41:47 +0200749 /* based on hardware requirement, prefere larger m1,m2 */
Ma Lingd4906092009-03-18 20:13:27 +0800750 for (clock.m1 = limit->m1.max;
751 clock.m1 >= limit->m1.min; clock.m1--) {
752 for (clock.m2 = limit->m2.max;
753 clock.m2 >= limit->m2.min; clock.m2--) {
754 for (clock.p1 = limit->p1.max;
755 clock.p1 >= limit->p1.min; clock.p1--) {
756 int this_err;
757
Daniel Vetterac58c3f2013-06-01 17:16:17 +0200758 i9xx_clock(refclk, &clock);
Chris Wilson1b894b52010-12-14 20:04:54 +0000759 if (!intel_PLL_is_valid(dev, limit,
760 &clock))
Ma Lingd4906092009-03-18 20:13:27 +0800761 continue;
Chris Wilson1b894b52010-12-14 20:04:54 +0000762
763 this_err = abs(clock.dot - target);
Ma Lingd4906092009-03-18 20:13:27 +0800764 if (this_err < err_most) {
765 *best_clock = clock;
766 err_most = this_err;
767 max_n = clock.n;
768 found = true;
769 }
770 }
771 }
772 }
773 }
Zhenyu Wang2c072452009-06-05 15:38:42 +0800774 return found;
775}
Ma Lingd4906092009-03-18 20:13:27 +0800776
Zhenyu Wang2c072452009-06-05 15:38:42 +0800777static bool
Ander Conselvan de Oliveiraa919ff12014-10-20 13:46:43 +0300778vlv_find_best_dpll(const intel_limit_t *limit, struct intel_crtc *crtc,
Daniel Vetteree9300b2013-06-03 22:40:22 +0200779 int target, int refclk, intel_clock_t *match_clock,
780 intel_clock_t *best_clock)
Jesse Barnesa0c4da22012-06-15 11:55:13 -0700781{
Ander Conselvan de Oliveiraa919ff12014-10-20 13:46:43 +0300782 struct drm_device *dev = crtc->base.dev;
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300783 intel_clock_t clock;
Ville Syrjälä69e4f9002013-09-24 21:26:20 +0300784 unsigned int bestppm = 1000000;
Ville Syrjälä27e639b2013-09-24 21:26:24 +0300785 /* min update 19.2 MHz */
786 int max_n = min(limit->n.max, refclk / 19200);
Ville Syrjälä49e497e2013-09-24 21:26:31 +0300787 bool found = false;
Jesse Barnesa0c4da22012-06-15 11:55:13 -0700788
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300789 target *= 5; /* fast clock */
790
791 memset(best_clock, 0, sizeof(*best_clock));
Jesse Barnesa0c4da22012-06-15 11:55:13 -0700792
793 /* based on hardware requirement, prefer smaller n to precision */
Ville Syrjälä27e639b2013-09-24 21:26:24 +0300794 for (clock.n = limit->n.min; clock.n <= max_n; clock.n++) {
Ville Syrjälä811bbf02013-09-24 21:26:25 +0300795 for (clock.p1 = limit->p1.max; clock.p1 >= limit->p1.min; clock.p1--) {
Ville Syrjälä889059d2013-09-24 21:26:27 +0300796 for (clock.p2 = limit->p2.p2_fast; clock.p2 >= limit->p2.p2_slow;
Ville Syrjäläc1a9ae42013-09-24 21:26:23 +0300797 clock.p2 -= clock.p2 > 10 ? 2 : 1) {
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300798 clock.p = clock.p1 * clock.p2;
Jesse Barnesa0c4da22012-06-15 11:55:13 -0700799 /* based on hardware requirement, prefer bigger m1,m2 values */
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300800 for (clock.m1 = limit->m1.min; clock.m1 <= limit->m1.max; clock.m1++) {
Ville Syrjälä69e4f9002013-09-24 21:26:20 +0300801 unsigned int ppm, diff;
802
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300803 clock.m2 = DIV_ROUND_CLOSEST(target * clock.p * clock.n,
804 refclk * clock.m1);
Ville Syrjälä43b0ac52013-09-24 21:26:18 +0300805
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300806 vlv_clock(refclk, &clock);
807
Ville Syrjäläf01b7962013-09-27 16:55:49 +0300808 if (!intel_PLL_is_valid(dev, limit,
809 &clock))
Ville Syrjälä43b0ac52013-09-24 21:26:18 +0300810 continue;
811
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300812 diff = abs(clock.dot - target);
813 ppm = div_u64(1000000ULL * diff, target);
814
815 if (ppm < 100 && clock.p > best_clock->p) {
Ville Syrjälä43b0ac52013-09-24 21:26:18 +0300816 bestppm = 0;
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300817 *best_clock = clock;
Ville Syrjälä49e497e2013-09-24 21:26:31 +0300818 found = true;
Ville Syrjälä43b0ac52013-09-24 21:26:18 +0300819 }
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300820
Ville Syrjäläc6861222013-09-24 21:26:21 +0300821 if (bestppm >= 10 && ppm < bestppm - 10) {
Ville Syrjälä69e4f9002013-09-24 21:26:20 +0300822 bestppm = ppm;
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300823 *best_clock = clock;
Ville Syrjälä49e497e2013-09-24 21:26:31 +0300824 found = true;
Jesse Barnesa0c4da22012-06-15 11:55:13 -0700825 }
826 }
827 }
828 }
829 }
Jesse Barnesa0c4da22012-06-15 11:55:13 -0700830
Ville Syrjälä49e497e2013-09-24 21:26:31 +0300831 return found;
Jesse Barnesa0c4da22012-06-15 11:55:13 -0700832}
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700833
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300834static bool
Ander Conselvan de Oliveiraa919ff12014-10-20 13:46:43 +0300835chv_find_best_dpll(const intel_limit_t *limit, struct intel_crtc *crtc,
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300836 int target, int refclk, intel_clock_t *match_clock,
837 intel_clock_t *best_clock)
838{
Ander Conselvan de Oliveiraa919ff12014-10-20 13:46:43 +0300839 struct drm_device *dev = crtc->base.dev;
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300840 intel_clock_t clock;
841 uint64_t m2;
842 int found = false;
843
844 memset(best_clock, 0, sizeof(*best_clock));
845
846 /*
847 * Based on hardware doc, the n always set to 1, and m1 always
848 * set to 2. If requires to support 200Mhz refclk, we need to
849 * revisit this because n may not 1 anymore.
850 */
851 clock.n = 1, clock.m1 = 2;
852 target *= 5; /* fast clock */
853
854 for (clock.p1 = limit->p1.max; clock.p1 >= limit->p1.min; clock.p1--) {
855 for (clock.p2 = limit->p2.p2_fast;
856 clock.p2 >= limit->p2.p2_slow;
857 clock.p2 -= clock.p2 > 10 ? 2 : 1) {
858
859 clock.p = clock.p1 * clock.p2;
860
861 m2 = DIV_ROUND_CLOSEST_ULL(((uint64_t)target * clock.p *
862 clock.n) << 22, refclk * clock.m1);
863
864 if (m2 > INT_MAX/clock.m1)
865 continue;
866
867 clock.m2 = m2;
868
869 chv_clock(refclk, &clock);
870
871 if (!intel_PLL_is_valid(dev, limit, &clock))
872 continue;
873
874 /* based on hardware requirement, prefer bigger p
875 */
876 if (clock.p > best_clock->p) {
877 *best_clock = clock;
878 found = true;
879 }
880 }
881 }
882
883 return found;
884}
885
Ville Syrjälä20ddf662013-09-04 18:25:25 +0300886bool intel_crtc_active(struct drm_crtc *crtc)
887{
888 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
889
890 /* Be paranoid as we can arrive here with only partial
891 * state retrieved from the hardware during setup.
892 *
Damien Lespiau241bfc32013-09-25 16:45:37 +0100893 * We can ditch the adjusted_mode.crtc_clock check as soon
Ville Syrjälä20ddf662013-09-04 18:25:25 +0300894 * as Haswell has gained clock readout/fastboot support.
895 *
Dave Airlie66e514c2014-04-03 07:51:54 +1000896 * We can ditch the crtc->primary->fb check as soon as we can
Ville Syrjälä20ddf662013-09-04 18:25:25 +0300897 * properly reconstruct framebuffers.
898 */
Matt Roperf4510a22014-04-01 15:22:40 -0700899 return intel_crtc->active && crtc->primary->fb &&
Damien Lespiau241bfc32013-09-25 16:45:37 +0100900 intel_crtc->config.adjusted_mode.crtc_clock;
Ville Syrjälä20ddf662013-09-04 18:25:25 +0300901}
902
Paulo Zanonia5c961d2012-10-24 15:59:34 -0200903enum transcoder intel_pipe_to_cpu_transcoder(struct drm_i915_private *dev_priv,
904 enum pipe pipe)
905{
906 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
907 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
908
Daniel Vetter3b117c82013-04-17 20:15:07 +0200909 return intel_crtc->config.cpu_transcoder;
Paulo Zanonia5c961d2012-10-24 15:59:34 -0200910}
911
Ville Syrjäläfbf49ea2013-10-11 14:21:31 +0300912static bool pipe_dsl_stopped(struct drm_device *dev, enum pipe pipe)
913{
914 struct drm_i915_private *dev_priv = dev->dev_private;
915 u32 reg = PIPEDSL(pipe);
916 u32 line1, line2;
917 u32 line_mask;
918
919 if (IS_GEN2(dev))
920 line_mask = DSL_LINEMASK_GEN2;
921 else
922 line_mask = DSL_LINEMASK_GEN3;
923
924 line1 = I915_READ(reg) & line_mask;
925 mdelay(5);
926 line2 = I915_READ(reg) & line_mask;
927
928 return line1 == line2;
929}
930
Keith Packardab7ad7f2010-10-03 00:33:06 -0700931/*
932 * intel_wait_for_pipe_off - wait for pipe to turn off
Ville Syrjälä575f7ab2014-08-15 01:21:56 +0300933 * @crtc: crtc whose pipe to wait for
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700934 *
935 * After disabling a pipe, we can't wait for vblank in the usual way,
936 * spinning on the vblank interrupt status bit, since we won't actually
937 * see an interrupt when the pipe is disabled.
938 *
Keith Packardab7ad7f2010-10-03 00:33:06 -0700939 * On Gen4 and above:
940 * wait for the pipe register state bit to turn off
941 *
942 * Otherwise:
943 * wait for the display line value to settle (it usually
944 * ends up stopping at the start of the next frame).
Chris Wilson58e10eb2010-10-03 10:56:11 +0100945 *
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700946 */
Ville Syrjälä575f7ab2014-08-15 01:21:56 +0300947static void intel_wait_for_pipe_off(struct intel_crtc *crtc)
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700948{
Ville Syrjälä575f7ab2014-08-15 01:21:56 +0300949 struct drm_device *dev = crtc->base.dev;
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700950 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjälä575f7ab2014-08-15 01:21:56 +0300951 enum transcoder cpu_transcoder = crtc->config.cpu_transcoder;
952 enum pipe pipe = crtc->pipe;
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700953
Keith Packardab7ad7f2010-10-03 00:33:06 -0700954 if (INTEL_INFO(dev)->gen >= 4) {
Paulo Zanoni702e7a52012-10-23 18:29:59 -0200955 int reg = PIPECONF(cpu_transcoder);
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700956
Keith Packardab7ad7f2010-10-03 00:33:06 -0700957 /* Wait for the Pipe State to go off */
Chris Wilson58e10eb2010-10-03 10:56:11 +0100958 if (wait_for((I915_READ(reg) & I965_PIPECONF_ACTIVE) == 0,
959 100))
Daniel Vetter284637d2012-07-09 09:51:57 +0200960 WARN(1, "pipe_off wait timed out\n");
Keith Packardab7ad7f2010-10-03 00:33:06 -0700961 } else {
Keith Packardab7ad7f2010-10-03 00:33:06 -0700962 /* Wait for the display line to settle */
Ville Syrjäläfbf49ea2013-10-11 14:21:31 +0300963 if (wait_for(pipe_dsl_stopped(dev, pipe), 100))
Daniel Vetter284637d2012-07-09 09:51:57 +0200964 WARN(1, "pipe_off wait timed out\n");
Keith Packardab7ad7f2010-10-03 00:33:06 -0700965 }
Jesse Barnes79e53942008-11-07 14:24:08 -0800966}
967
Damien Lespiaub0ea7d32012-12-13 16:09:00 +0000968/*
969 * ibx_digital_port_connected - is the specified port connected?
970 * @dev_priv: i915 private structure
971 * @port: the port to test
972 *
973 * Returns true if @port is connected, false otherwise.
974 */
975bool ibx_digital_port_connected(struct drm_i915_private *dev_priv,
976 struct intel_digital_port *port)
977{
978 u32 bit;
979
Damien Lespiauc36346e2012-12-13 16:09:03 +0000980 if (HAS_PCH_IBX(dev_priv->dev)) {
Robin Schroereba905b2014-05-18 02:24:50 +0200981 switch (port->port) {
Damien Lespiauc36346e2012-12-13 16:09:03 +0000982 case PORT_B:
983 bit = SDE_PORTB_HOTPLUG;
984 break;
985 case PORT_C:
986 bit = SDE_PORTC_HOTPLUG;
987 break;
988 case PORT_D:
989 bit = SDE_PORTD_HOTPLUG;
990 break;
991 default:
992 return true;
993 }
994 } else {
Robin Schroereba905b2014-05-18 02:24:50 +0200995 switch (port->port) {
Damien Lespiauc36346e2012-12-13 16:09:03 +0000996 case PORT_B:
997 bit = SDE_PORTB_HOTPLUG_CPT;
998 break;
999 case PORT_C:
1000 bit = SDE_PORTC_HOTPLUG_CPT;
1001 break;
1002 case PORT_D:
1003 bit = SDE_PORTD_HOTPLUG_CPT;
1004 break;
1005 default:
1006 return true;
1007 }
Damien Lespiaub0ea7d32012-12-13 16:09:00 +00001008 }
1009
1010 return I915_READ(SDEISR) & bit;
1011}
1012
Jesse Barnesb24e7172011-01-04 15:09:30 -08001013static const char *state_string(bool enabled)
1014{
1015 return enabled ? "on" : "off";
1016}
1017
1018/* Only for pre-ILK configs */
Daniel Vetter55607e82013-06-16 21:42:39 +02001019void assert_pll(struct drm_i915_private *dev_priv,
1020 enum pipe pipe, bool state)
Jesse Barnesb24e7172011-01-04 15:09:30 -08001021{
1022 int reg;
1023 u32 val;
1024 bool cur_state;
1025
1026 reg = DPLL(pipe);
1027 val = I915_READ(reg);
1028 cur_state = !!(val & DPLL_VCO_ENABLE);
Rob Clarke2c719b2014-12-15 13:56:32 -05001029 I915_STATE_WARN(cur_state != state,
Jesse Barnesb24e7172011-01-04 15:09:30 -08001030 "PLL state assertion failure (expected %s, current %s)\n",
1031 state_string(state), state_string(cur_state));
1032}
Jesse Barnesb24e7172011-01-04 15:09:30 -08001033
Jani Nikula23538ef2013-08-27 15:12:22 +03001034/* XXX: the dsi pll is shared between MIPI DSI ports */
1035static void assert_dsi_pll(struct drm_i915_private *dev_priv, bool state)
1036{
1037 u32 val;
1038 bool cur_state;
1039
1040 mutex_lock(&dev_priv->dpio_lock);
1041 val = vlv_cck_read(dev_priv, CCK_REG_DSI_PLL_CONTROL);
1042 mutex_unlock(&dev_priv->dpio_lock);
1043
1044 cur_state = val & DSI_PLL_VCO_EN;
Rob Clarke2c719b2014-12-15 13:56:32 -05001045 I915_STATE_WARN(cur_state != state,
Jani Nikula23538ef2013-08-27 15:12:22 +03001046 "DSI PLL state assertion failure (expected %s, current %s)\n",
1047 state_string(state), state_string(cur_state));
1048}
1049#define assert_dsi_pll_enabled(d) assert_dsi_pll(d, true)
1050#define assert_dsi_pll_disabled(d) assert_dsi_pll(d, false)
1051
Daniel Vetter55607e82013-06-16 21:42:39 +02001052struct intel_shared_dpll *
Daniel Vettere2b78262013-06-07 23:10:03 +02001053intel_crtc_to_shared_dpll(struct intel_crtc *crtc)
Jesse Barnes040484a2011-01-03 12:14:26 -08001054{
Daniel Vettere2b78262013-06-07 23:10:03 +02001055 struct drm_i915_private *dev_priv = crtc->base.dev->dev_private;
1056
Daniel Vettera43f6e02013-06-07 23:10:32 +02001057 if (crtc->config.shared_dpll < 0)
Daniel Vettere2b78262013-06-07 23:10:03 +02001058 return NULL;
1059
Daniel Vettera43f6e02013-06-07 23:10:32 +02001060 return &dev_priv->shared_dplls[crtc->config.shared_dpll];
Daniel Vettere2b78262013-06-07 23:10:03 +02001061}
1062
Jesse Barnesb24e7172011-01-04 15:09:30 -08001063/* For ILK+ */
Daniel Vetter55607e82013-06-16 21:42:39 +02001064void assert_shared_dpll(struct drm_i915_private *dev_priv,
1065 struct intel_shared_dpll *pll,
1066 bool state)
Jesse Barnes040484a2011-01-03 12:14:26 -08001067{
Jesse Barnes040484a2011-01-03 12:14:26 -08001068 bool cur_state;
Daniel Vetter53589012013-06-05 13:34:16 +02001069 struct intel_dpll_hw_state hw_state;
Jesse Barnes040484a2011-01-03 12:14:26 -08001070
Chris Wilson92b27b02012-05-20 18:10:50 +01001071 if (WARN (!pll,
Daniel Vetter46edb022013-06-05 13:34:12 +02001072 "asserting DPLL %s with no DPLL\n", state_string(state)))
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001073 return;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001074
Daniel Vetter53589012013-06-05 13:34:16 +02001075 cur_state = pll->get_hw_state(dev_priv, pll, &hw_state);
Rob Clarke2c719b2014-12-15 13:56:32 -05001076 I915_STATE_WARN(cur_state != state,
Daniel Vetter53589012013-06-05 13:34:16 +02001077 "%s assertion failure (expected %s, current %s)\n",
1078 pll->name, state_string(state), state_string(cur_state));
Jesse Barnes040484a2011-01-03 12:14:26 -08001079}
Jesse Barnes040484a2011-01-03 12:14:26 -08001080
1081static void assert_fdi_tx(struct drm_i915_private *dev_priv,
1082 enum pipe pipe, bool state)
1083{
1084 int reg;
1085 u32 val;
1086 bool cur_state;
Paulo Zanoniad80a812012-10-24 16:06:19 -02001087 enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
1088 pipe);
Jesse Barnes040484a2011-01-03 12:14:26 -08001089
Paulo Zanoniaffa9352012-11-23 15:30:39 -02001090 if (HAS_DDI(dev_priv->dev)) {
1091 /* DDI does not have a specific FDI_TX register */
Paulo Zanoniad80a812012-10-24 16:06:19 -02001092 reg = TRANS_DDI_FUNC_CTL(cpu_transcoder);
Eugeni Dodonovbf507ef2012-05-09 15:37:18 -03001093 val = I915_READ(reg);
Paulo Zanoniad80a812012-10-24 16:06:19 -02001094 cur_state = !!(val & TRANS_DDI_FUNC_ENABLE);
Eugeni Dodonovbf507ef2012-05-09 15:37:18 -03001095 } else {
1096 reg = FDI_TX_CTL(pipe);
1097 val = I915_READ(reg);
1098 cur_state = !!(val & FDI_TX_ENABLE);
1099 }
Rob Clarke2c719b2014-12-15 13:56:32 -05001100 I915_STATE_WARN(cur_state != state,
Jesse Barnes040484a2011-01-03 12:14:26 -08001101 "FDI TX state assertion failure (expected %s, current %s)\n",
1102 state_string(state), state_string(cur_state));
1103}
1104#define assert_fdi_tx_enabled(d, p) assert_fdi_tx(d, p, true)
1105#define assert_fdi_tx_disabled(d, p) assert_fdi_tx(d, p, false)
1106
1107static void assert_fdi_rx(struct drm_i915_private *dev_priv,
1108 enum pipe pipe, bool state)
1109{
1110 int reg;
1111 u32 val;
1112 bool cur_state;
1113
Paulo Zanonid63fa0d2012-11-20 13:27:35 -02001114 reg = FDI_RX_CTL(pipe);
1115 val = I915_READ(reg);
1116 cur_state = !!(val & FDI_RX_ENABLE);
Rob Clarke2c719b2014-12-15 13:56:32 -05001117 I915_STATE_WARN(cur_state != state,
Jesse Barnes040484a2011-01-03 12:14:26 -08001118 "FDI RX state assertion failure (expected %s, current %s)\n",
1119 state_string(state), state_string(cur_state));
1120}
1121#define assert_fdi_rx_enabled(d, p) assert_fdi_rx(d, p, true)
1122#define assert_fdi_rx_disabled(d, p) assert_fdi_rx(d, p, false)
1123
1124static void assert_fdi_tx_pll_enabled(struct drm_i915_private *dev_priv,
1125 enum pipe pipe)
1126{
1127 int reg;
1128 u32 val;
1129
1130 /* ILK FDI PLL is always enabled */
Damien Lespiau3d13ef22014-02-07 19:12:47 +00001131 if (INTEL_INFO(dev_priv->dev)->gen == 5)
Jesse Barnes040484a2011-01-03 12:14:26 -08001132 return;
1133
Eugeni Dodonovbf507ef2012-05-09 15:37:18 -03001134 /* On Haswell, DDI ports are responsible for the FDI PLL setup */
Paulo Zanoniaffa9352012-11-23 15:30:39 -02001135 if (HAS_DDI(dev_priv->dev))
Eugeni Dodonovbf507ef2012-05-09 15:37:18 -03001136 return;
1137
Jesse Barnes040484a2011-01-03 12:14:26 -08001138 reg = FDI_TX_CTL(pipe);
1139 val = I915_READ(reg);
Rob Clarke2c719b2014-12-15 13:56:32 -05001140 I915_STATE_WARN(!(val & FDI_TX_PLL_ENABLE), "FDI TX PLL assertion failure, should be active but is disabled\n");
Jesse Barnes040484a2011-01-03 12:14:26 -08001141}
1142
Daniel Vetter55607e82013-06-16 21:42:39 +02001143void assert_fdi_rx_pll(struct drm_i915_private *dev_priv,
1144 enum pipe pipe, bool state)
Jesse Barnes040484a2011-01-03 12:14:26 -08001145{
1146 int reg;
1147 u32 val;
Daniel Vetter55607e82013-06-16 21:42:39 +02001148 bool cur_state;
Jesse Barnes040484a2011-01-03 12:14:26 -08001149
1150 reg = FDI_RX_CTL(pipe);
1151 val = I915_READ(reg);
Daniel Vetter55607e82013-06-16 21:42:39 +02001152 cur_state = !!(val & FDI_RX_PLL_ENABLE);
Rob Clarke2c719b2014-12-15 13:56:32 -05001153 I915_STATE_WARN(cur_state != state,
Daniel Vetter55607e82013-06-16 21:42:39 +02001154 "FDI RX PLL assertion failure (expected %s, current %s)\n",
1155 state_string(state), state_string(cur_state));
Jesse Barnes040484a2011-01-03 12:14:26 -08001156}
1157
Daniel Vetterb680c372014-09-19 18:27:27 +02001158void assert_panel_unlocked(struct drm_i915_private *dev_priv,
1159 enum pipe pipe)
Jesse Barnesea0760c2011-01-04 15:09:32 -08001160{
Jani Nikulabedd4db2014-08-22 15:04:13 +03001161 struct drm_device *dev = dev_priv->dev;
1162 int pp_reg;
Jesse Barnesea0760c2011-01-04 15:09:32 -08001163 u32 val;
1164 enum pipe panel_pipe = PIPE_A;
Thomas Jarosch0de3b482011-08-25 15:37:45 +02001165 bool locked = true;
Jesse Barnesea0760c2011-01-04 15:09:32 -08001166
Jani Nikulabedd4db2014-08-22 15:04:13 +03001167 if (WARN_ON(HAS_DDI(dev)))
1168 return;
1169
1170 if (HAS_PCH_SPLIT(dev)) {
1171 u32 port_sel;
1172
Jesse Barnesea0760c2011-01-04 15:09:32 -08001173 pp_reg = PCH_PP_CONTROL;
Jani Nikulabedd4db2014-08-22 15:04:13 +03001174 port_sel = I915_READ(PCH_PP_ON_DELAYS) & PANEL_PORT_SELECT_MASK;
1175
1176 if (port_sel == PANEL_PORT_SELECT_LVDS &&
1177 I915_READ(PCH_LVDS) & LVDS_PIPEB_SELECT)
1178 panel_pipe = PIPE_B;
1179 /* XXX: else fix for eDP */
1180 } else if (IS_VALLEYVIEW(dev)) {
1181 /* presumably write lock depends on pipe, not port select */
1182 pp_reg = VLV_PIPE_PP_CONTROL(pipe);
1183 panel_pipe = pipe;
Jesse Barnesea0760c2011-01-04 15:09:32 -08001184 } else {
1185 pp_reg = PP_CONTROL;
Jani Nikulabedd4db2014-08-22 15:04:13 +03001186 if (I915_READ(LVDS) & LVDS_PIPEB_SELECT)
1187 panel_pipe = PIPE_B;
Jesse Barnesea0760c2011-01-04 15:09:32 -08001188 }
1189
1190 val = I915_READ(pp_reg);
1191 if (!(val & PANEL_POWER_ON) ||
Jani Nikulaec49ba22014-08-21 15:06:25 +03001192 ((val & PANEL_UNLOCK_MASK) == PANEL_UNLOCK_REGS))
Jesse Barnesea0760c2011-01-04 15:09:32 -08001193 locked = false;
1194
Rob Clarke2c719b2014-12-15 13:56:32 -05001195 I915_STATE_WARN(panel_pipe == pipe && locked,
Jesse Barnesea0760c2011-01-04 15:09:32 -08001196 "panel assertion failure, pipe %c regs locked\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001197 pipe_name(pipe));
Jesse Barnesea0760c2011-01-04 15:09:32 -08001198}
1199
Jani Nikula93ce0ba2013-09-13 11:03:08 +03001200static void assert_cursor(struct drm_i915_private *dev_priv,
1201 enum pipe pipe, bool state)
1202{
1203 struct drm_device *dev = dev_priv->dev;
1204 bool cur_state;
1205
Paulo Zanonid9d82082014-02-27 16:30:56 -03001206 if (IS_845G(dev) || IS_I865G(dev))
Jani Nikula93ce0ba2013-09-13 11:03:08 +03001207 cur_state = I915_READ(_CURACNTR) & CURSOR_ENABLE;
Paulo Zanonid9d82082014-02-27 16:30:56 -03001208 else
Ville Syrjälä5efb3e22014-04-09 13:28:53 +03001209 cur_state = I915_READ(CURCNTR(pipe)) & CURSOR_MODE;
Jani Nikula93ce0ba2013-09-13 11:03:08 +03001210
Rob Clarke2c719b2014-12-15 13:56:32 -05001211 I915_STATE_WARN(cur_state != state,
Jani Nikula93ce0ba2013-09-13 11:03:08 +03001212 "cursor on pipe %c assertion failure (expected %s, current %s)\n",
1213 pipe_name(pipe), state_string(state), state_string(cur_state));
1214}
1215#define assert_cursor_enabled(d, p) assert_cursor(d, p, true)
1216#define assert_cursor_disabled(d, p) assert_cursor(d, p, false)
1217
Jesse Barnesb840d907f2011-12-13 13:19:38 -08001218void assert_pipe(struct drm_i915_private *dev_priv,
1219 enum pipe pipe, bool state)
Jesse Barnesb24e7172011-01-04 15:09:30 -08001220{
1221 int reg;
1222 u32 val;
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001223 bool cur_state;
Paulo Zanoni702e7a52012-10-23 18:29:59 -02001224 enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
1225 pipe);
Jesse Barnesb24e7172011-01-04 15:09:30 -08001226
Ville Syrjäläb6b5d042014-08-15 01:22:07 +03001227 /* if we need the pipe quirk it must be always on */
1228 if ((pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE) ||
1229 (pipe == PIPE_B && dev_priv->quirks & QUIRK_PIPEB_FORCE))
Daniel Vetter8e636782012-01-22 01:36:48 +01001230 state = true;
1231
Daniel Vetterf458ebb2014-09-30 10:56:39 +02001232 if (!intel_display_power_is_enabled(dev_priv,
Paulo Zanonib97186f2013-05-03 12:15:36 -03001233 POWER_DOMAIN_TRANSCODER(cpu_transcoder))) {
Paulo Zanoni69310162013-01-29 16:35:19 -02001234 cur_state = false;
1235 } else {
1236 reg = PIPECONF(cpu_transcoder);
1237 val = I915_READ(reg);
1238 cur_state = !!(val & PIPECONF_ENABLE);
1239 }
1240
Rob Clarke2c719b2014-12-15 13:56:32 -05001241 I915_STATE_WARN(cur_state != state,
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001242 "pipe %c assertion failure (expected %s, current %s)\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001243 pipe_name(pipe), state_string(state), state_string(cur_state));
Jesse Barnesb24e7172011-01-04 15:09:30 -08001244}
1245
Chris Wilson931872f2012-01-16 23:01:13 +00001246static void assert_plane(struct drm_i915_private *dev_priv,
1247 enum plane plane, bool state)
Jesse Barnesb24e7172011-01-04 15:09:30 -08001248{
1249 int reg;
1250 u32 val;
Chris Wilson931872f2012-01-16 23:01:13 +00001251 bool cur_state;
Jesse Barnesb24e7172011-01-04 15:09:30 -08001252
1253 reg = DSPCNTR(plane);
1254 val = I915_READ(reg);
Chris Wilson931872f2012-01-16 23:01:13 +00001255 cur_state = !!(val & DISPLAY_PLANE_ENABLE);
Rob Clarke2c719b2014-12-15 13:56:32 -05001256 I915_STATE_WARN(cur_state != state,
Chris Wilson931872f2012-01-16 23:01:13 +00001257 "plane %c assertion failure (expected %s, current %s)\n",
1258 plane_name(plane), state_string(state), state_string(cur_state));
Jesse Barnesb24e7172011-01-04 15:09:30 -08001259}
1260
Chris Wilson931872f2012-01-16 23:01:13 +00001261#define assert_plane_enabled(d, p) assert_plane(d, p, true)
1262#define assert_plane_disabled(d, p) assert_plane(d, p, false)
1263
Jesse Barnesb24e7172011-01-04 15:09:30 -08001264static void assert_planes_disabled(struct drm_i915_private *dev_priv,
1265 enum pipe pipe)
1266{
Ville Syrjälä653e1022013-06-04 13:49:05 +03001267 struct drm_device *dev = dev_priv->dev;
Jesse Barnesb24e7172011-01-04 15:09:30 -08001268 int reg, i;
1269 u32 val;
1270 int cur_pipe;
1271
Ville Syrjälä653e1022013-06-04 13:49:05 +03001272 /* Primary planes are fixed to pipes on gen4+ */
1273 if (INTEL_INFO(dev)->gen >= 4) {
Adam Jackson28c057942011-10-07 14:38:42 -04001274 reg = DSPCNTR(pipe);
1275 val = I915_READ(reg);
Rob Clarke2c719b2014-12-15 13:56:32 -05001276 I915_STATE_WARN(val & DISPLAY_PLANE_ENABLE,
Adam Jackson28c057942011-10-07 14:38:42 -04001277 "plane %c assertion failure, should be disabled but not\n",
1278 plane_name(pipe));
Jesse Barnes19ec1352011-02-02 12:28:02 -08001279 return;
Adam Jackson28c057942011-10-07 14:38:42 -04001280 }
Jesse Barnes19ec1352011-02-02 12:28:02 -08001281
Jesse Barnesb24e7172011-01-04 15:09:30 -08001282 /* Need to check both planes against the pipe */
Damien Lespiau055e3932014-08-18 13:49:10 +01001283 for_each_pipe(dev_priv, i) {
Jesse Barnesb24e7172011-01-04 15:09:30 -08001284 reg = DSPCNTR(i);
1285 val = I915_READ(reg);
1286 cur_pipe = (val & DISPPLANE_SEL_PIPE_MASK) >>
1287 DISPPLANE_SEL_PIPE_SHIFT;
Rob Clarke2c719b2014-12-15 13:56:32 -05001288 I915_STATE_WARN((val & DISPLAY_PLANE_ENABLE) && pipe == cur_pipe,
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001289 "plane %c assertion failure, should be off on pipe %c but is still active\n",
1290 plane_name(i), pipe_name(pipe));
Jesse Barnesb24e7172011-01-04 15:09:30 -08001291 }
1292}
1293
Jesse Barnes19332d72013-03-28 09:55:38 -07001294static void assert_sprites_disabled(struct drm_i915_private *dev_priv,
1295 enum pipe pipe)
1296{
Ville Syrjälä20674ee2013-06-04 13:49:06 +03001297 struct drm_device *dev = dev_priv->dev;
Damien Lespiau1fe47782014-03-03 17:31:47 +00001298 int reg, sprite;
Jesse Barnes19332d72013-03-28 09:55:38 -07001299 u32 val;
1300
Damien Lespiau7feb8b82014-03-12 21:05:38 +00001301 if (INTEL_INFO(dev)->gen >= 9) {
1302 for_each_sprite(pipe, sprite) {
1303 val = I915_READ(PLANE_CTL(pipe, sprite));
Rob Clarke2c719b2014-12-15 13:56:32 -05001304 I915_STATE_WARN(val & PLANE_CTL_ENABLE,
Damien Lespiau7feb8b82014-03-12 21:05:38 +00001305 "plane %d assertion failure, should be off on pipe %c but is still active\n",
1306 sprite, pipe_name(pipe));
1307 }
1308 } else if (IS_VALLEYVIEW(dev)) {
Damien Lespiau1fe47782014-03-03 17:31:47 +00001309 for_each_sprite(pipe, sprite) {
1310 reg = SPCNTR(pipe, sprite);
Ville Syrjälä20674ee2013-06-04 13:49:06 +03001311 val = I915_READ(reg);
Rob Clarke2c719b2014-12-15 13:56:32 -05001312 I915_STATE_WARN(val & SP_ENABLE,
Ville Syrjälä20674ee2013-06-04 13:49:06 +03001313 "sprite %c assertion failure, should be off on pipe %c but is still active\n",
Damien Lespiau1fe47782014-03-03 17:31:47 +00001314 sprite_name(pipe, sprite), pipe_name(pipe));
Ville Syrjälä20674ee2013-06-04 13:49:06 +03001315 }
1316 } else if (INTEL_INFO(dev)->gen >= 7) {
1317 reg = SPRCTL(pipe);
Jesse Barnes19332d72013-03-28 09:55:38 -07001318 val = I915_READ(reg);
Rob Clarke2c719b2014-12-15 13:56:32 -05001319 I915_STATE_WARN(val & SPRITE_ENABLE,
Ville Syrjälä06da8da2013-04-17 17:48:51 +03001320 "sprite %c assertion failure, should be off on pipe %c but is still active\n",
Ville Syrjälä20674ee2013-06-04 13:49:06 +03001321 plane_name(pipe), pipe_name(pipe));
1322 } else if (INTEL_INFO(dev)->gen >= 5) {
1323 reg = DVSCNTR(pipe);
1324 val = I915_READ(reg);
Rob Clarke2c719b2014-12-15 13:56:32 -05001325 I915_STATE_WARN(val & DVS_ENABLE,
Ville Syrjälä20674ee2013-06-04 13:49:06 +03001326 "sprite %c assertion failure, should be off on pipe %c but is still active\n",
1327 plane_name(pipe), pipe_name(pipe));
Jesse Barnes19332d72013-03-28 09:55:38 -07001328 }
1329}
1330
Ville Syrjälä08c71e52014-08-06 14:49:45 +03001331static void assert_vblank_disabled(struct drm_crtc *crtc)
1332{
Rob Clarke2c719b2014-12-15 13:56:32 -05001333 if (I915_STATE_WARN_ON(drm_crtc_vblank_get(crtc) == 0))
Ville Syrjälä08c71e52014-08-06 14:49:45 +03001334 drm_crtc_vblank_put(crtc);
1335}
1336
Paulo Zanoni89eff4b2014-01-08 11:12:28 -02001337static void ibx_assert_pch_refclk_enabled(struct drm_i915_private *dev_priv)
Jesse Barnes92f25842011-01-04 15:09:34 -08001338{
1339 u32 val;
1340 bool enabled;
1341
Rob Clarke2c719b2014-12-15 13:56:32 -05001342 I915_STATE_WARN_ON(!(HAS_PCH_IBX(dev_priv->dev) || HAS_PCH_CPT(dev_priv->dev)));
Eugeni Dodonov9d82aa12012-05-09 15:37:17 -03001343
Jesse Barnes92f25842011-01-04 15:09:34 -08001344 val = I915_READ(PCH_DREF_CONTROL);
1345 enabled = !!(val & (DREF_SSC_SOURCE_MASK | DREF_NONSPREAD_SOURCE_MASK |
1346 DREF_SUPERSPREAD_SOURCE_MASK));
Rob Clarke2c719b2014-12-15 13:56:32 -05001347 I915_STATE_WARN(!enabled, "PCH refclk assertion failure, should be active but is disabled\n");
Jesse Barnes92f25842011-01-04 15:09:34 -08001348}
1349
Daniel Vetterab9412b2013-05-03 11:49:46 +02001350static void assert_pch_transcoder_disabled(struct drm_i915_private *dev_priv,
1351 enum pipe pipe)
Jesse Barnes92f25842011-01-04 15:09:34 -08001352{
1353 int reg;
1354 u32 val;
1355 bool enabled;
1356
Daniel Vetterab9412b2013-05-03 11:49:46 +02001357 reg = PCH_TRANSCONF(pipe);
Jesse Barnes92f25842011-01-04 15:09:34 -08001358 val = I915_READ(reg);
1359 enabled = !!(val & TRANS_ENABLE);
Rob Clarke2c719b2014-12-15 13:56:32 -05001360 I915_STATE_WARN(enabled,
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001361 "transcoder assertion failed, should be off on pipe %c but is still active\n",
1362 pipe_name(pipe));
Jesse Barnes92f25842011-01-04 15:09:34 -08001363}
1364
Keith Packard4e634382011-08-06 10:39:45 -07001365static bool dp_pipe_enabled(struct drm_i915_private *dev_priv,
1366 enum pipe pipe, u32 port_sel, u32 val)
Keith Packardf0575e92011-07-25 22:12:43 -07001367{
1368 if ((val & DP_PORT_EN) == 0)
1369 return false;
1370
1371 if (HAS_PCH_CPT(dev_priv->dev)) {
1372 u32 trans_dp_ctl_reg = TRANS_DP_CTL(pipe);
1373 u32 trans_dp_ctl = I915_READ(trans_dp_ctl_reg);
1374 if ((trans_dp_ctl & TRANS_DP_PORT_SEL_MASK) != port_sel)
1375 return false;
Chon Ming Lee44f37d12014-04-09 13:28:21 +03001376 } else if (IS_CHERRYVIEW(dev_priv->dev)) {
1377 if ((val & DP_PIPE_MASK_CHV) != DP_PIPE_SELECT_CHV(pipe))
1378 return false;
Keith Packardf0575e92011-07-25 22:12:43 -07001379 } else {
1380 if ((val & DP_PIPE_MASK) != (pipe << 30))
1381 return false;
1382 }
1383 return true;
1384}
1385
Keith Packard1519b992011-08-06 10:35:34 -07001386static bool hdmi_pipe_enabled(struct drm_i915_private *dev_priv,
1387 enum pipe pipe, u32 val)
1388{
Paulo Zanonidc0fa712013-02-19 16:21:46 -03001389 if ((val & SDVO_ENABLE) == 0)
Keith Packard1519b992011-08-06 10:35:34 -07001390 return false;
1391
1392 if (HAS_PCH_CPT(dev_priv->dev)) {
Paulo Zanonidc0fa712013-02-19 16:21:46 -03001393 if ((val & SDVO_PIPE_SEL_MASK_CPT) != SDVO_PIPE_SEL_CPT(pipe))
Keith Packard1519b992011-08-06 10:35:34 -07001394 return false;
Chon Ming Lee44f37d12014-04-09 13:28:21 +03001395 } else if (IS_CHERRYVIEW(dev_priv->dev)) {
1396 if ((val & SDVO_PIPE_SEL_MASK_CHV) != SDVO_PIPE_SEL_CHV(pipe))
1397 return false;
Keith Packard1519b992011-08-06 10:35:34 -07001398 } else {
Paulo Zanonidc0fa712013-02-19 16:21:46 -03001399 if ((val & SDVO_PIPE_SEL_MASK) != SDVO_PIPE_SEL(pipe))
Keith Packard1519b992011-08-06 10:35:34 -07001400 return false;
1401 }
1402 return true;
1403}
1404
1405static bool lvds_pipe_enabled(struct drm_i915_private *dev_priv,
1406 enum pipe pipe, u32 val)
1407{
1408 if ((val & LVDS_PORT_EN) == 0)
1409 return false;
1410
1411 if (HAS_PCH_CPT(dev_priv->dev)) {
1412 if ((val & PORT_TRANS_SEL_MASK) != PORT_TRANS_SEL_CPT(pipe))
1413 return false;
1414 } else {
1415 if ((val & LVDS_PIPE_MASK) != LVDS_PIPE(pipe))
1416 return false;
1417 }
1418 return true;
1419}
1420
1421static bool adpa_pipe_enabled(struct drm_i915_private *dev_priv,
1422 enum pipe pipe, u32 val)
1423{
1424 if ((val & ADPA_DAC_ENABLE) == 0)
1425 return false;
1426 if (HAS_PCH_CPT(dev_priv->dev)) {
1427 if ((val & PORT_TRANS_SEL_MASK) != PORT_TRANS_SEL_CPT(pipe))
1428 return false;
1429 } else {
1430 if ((val & ADPA_PIPE_SELECT_MASK) != ADPA_PIPE_SELECT(pipe))
1431 return false;
1432 }
1433 return true;
1434}
1435
Jesse Barnes291906f2011-02-02 12:28:03 -08001436static void assert_pch_dp_disabled(struct drm_i915_private *dev_priv,
Keith Packardf0575e92011-07-25 22:12:43 -07001437 enum pipe pipe, int reg, u32 port_sel)
Jesse Barnes291906f2011-02-02 12:28:03 -08001438{
Jesse Barnes47a05ec2011-02-07 13:46:40 -08001439 u32 val = I915_READ(reg);
Rob Clarke2c719b2014-12-15 13:56:32 -05001440 I915_STATE_WARN(dp_pipe_enabled(dev_priv, pipe, port_sel, val),
Jesse Barnes291906f2011-02-02 12:28:03 -08001441 "PCH DP (0x%08x) enabled on transcoder %c, should be disabled\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001442 reg, pipe_name(pipe));
Daniel Vetterde9a35a2012-06-05 11:03:40 +02001443
Rob Clarke2c719b2014-12-15 13:56:32 -05001444 I915_STATE_WARN(HAS_PCH_IBX(dev_priv->dev) && (val & DP_PORT_EN) == 0
Daniel Vetter75c5da22012-09-10 21:58:29 +02001445 && (val & DP_PIPEB_SELECT),
Daniel Vetterde9a35a2012-06-05 11:03:40 +02001446 "IBX PCH dp port still using transcoder B\n");
Jesse Barnes291906f2011-02-02 12:28:03 -08001447}
1448
1449static void assert_pch_hdmi_disabled(struct drm_i915_private *dev_priv,
1450 enum pipe pipe, int reg)
1451{
Jesse Barnes47a05ec2011-02-07 13:46:40 -08001452 u32 val = I915_READ(reg);
Rob Clarke2c719b2014-12-15 13:56:32 -05001453 I915_STATE_WARN(hdmi_pipe_enabled(dev_priv, pipe, val),
Adam Jackson23c99e72011-10-07 14:38:43 -04001454 "PCH HDMI (0x%08x) enabled on transcoder %c, should be disabled\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001455 reg, pipe_name(pipe));
Daniel Vetterde9a35a2012-06-05 11:03:40 +02001456
Rob Clarke2c719b2014-12-15 13:56:32 -05001457 I915_STATE_WARN(HAS_PCH_IBX(dev_priv->dev) && (val & SDVO_ENABLE) == 0
Daniel Vetter75c5da22012-09-10 21:58:29 +02001458 && (val & SDVO_PIPE_B_SELECT),
Daniel Vetterde9a35a2012-06-05 11:03:40 +02001459 "IBX PCH hdmi port still using transcoder B\n");
Jesse Barnes291906f2011-02-02 12:28:03 -08001460}
1461
1462static void assert_pch_ports_disabled(struct drm_i915_private *dev_priv,
1463 enum pipe pipe)
1464{
1465 int reg;
1466 u32 val;
Jesse Barnes291906f2011-02-02 12:28:03 -08001467
Keith Packardf0575e92011-07-25 22:12:43 -07001468 assert_pch_dp_disabled(dev_priv, pipe, PCH_DP_B, TRANS_DP_PORT_SEL_B);
1469 assert_pch_dp_disabled(dev_priv, pipe, PCH_DP_C, TRANS_DP_PORT_SEL_C);
1470 assert_pch_dp_disabled(dev_priv, pipe, PCH_DP_D, TRANS_DP_PORT_SEL_D);
Jesse Barnes291906f2011-02-02 12:28:03 -08001471
1472 reg = PCH_ADPA;
1473 val = I915_READ(reg);
Rob Clarke2c719b2014-12-15 13:56:32 -05001474 I915_STATE_WARN(adpa_pipe_enabled(dev_priv, pipe, val),
Jesse Barnes291906f2011-02-02 12:28:03 -08001475 "PCH VGA enabled on transcoder %c, should be disabled\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001476 pipe_name(pipe));
Jesse Barnes291906f2011-02-02 12:28:03 -08001477
1478 reg = PCH_LVDS;
1479 val = I915_READ(reg);
Rob Clarke2c719b2014-12-15 13:56:32 -05001480 I915_STATE_WARN(lvds_pipe_enabled(dev_priv, pipe, val),
Jesse Barnes291906f2011-02-02 12:28:03 -08001481 "PCH LVDS enabled on transcoder %c, should be disabled\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001482 pipe_name(pipe));
Jesse Barnes291906f2011-02-02 12:28:03 -08001483
Paulo Zanonie2debe92013-02-18 19:00:27 -03001484 assert_pch_hdmi_disabled(dev_priv, pipe, PCH_HDMIB);
1485 assert_pch_hdmi_disabled(dev_priv, pipe, PCH_HDMIC);
1486 assert_pch_hdmi_disabled(dev_priv, pipe, PCH_HDMID);
Jesse Barnes291906f2011-02-02 12:28:03 -08001487}
1488
Jesse Barnes40e9cf62013-10-03 11:35:46 -07001489static void intel_init_dpio(struct drm_device *dev)
1490{
1491 struct drm_i915_private *dev_priv = dev->dev_private;
1492
1493 if (!IS_VALLEYVIEW(dev))
1494 return;
1495
Chon Ming Leea09cadd2014-04-09 13:28:14 +03001496 /*
1497 * IOSF_PORT_DPIO is used for VLV x2 PHY (DP/HDMI B and C),
1498 * CHV x1 PHY (DP/HDMI D)
1499 * IOSF_PORT_DPIO_2 is used for CHV x2 PHY (DP/HDMI B and C)
1500 */
1501 if (IS_CHERRYVIEW(dev)) {
1502 DPIO_PHY_IOSF_PORT(DPIO_PHY0) = IOSF_PORT_DPIO_2;
1503 DPIO_PHY_IOSF_PORT(DPIO_PHY1) = IOSF_PORT_DPIO;
1504 } else {
1505 DPIO_PHY_IOSF_PORT(DPIO_PHY0) = IOSF_PORT_DPIO;
1506 }
Jesse Barnes5382f5f352013-12-16 16:34:24 -08001507}
1508
Ville Syrjäläd288f652014-10-28 13:20:22 +02001509static void vlv_enable_pll(struct intel_crtc *crtc,
1510 const struct intel_crtc_config *pipe_config)
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001511{
Daniel Vetter426115c2013-07-11 22:13:42 +02001512 struct drm_device *dev = crtc->base.dev;
1513 struct drm_i915_private *dev_priv = dev->dev_private;
1514 int reg = DPLL(crtc->pipe);
Ville Syrjäläd288f652014-10-28 13:20:22 +02001515 u32 dpll = pipe_config->dpll_hw_state.dpll;
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001516
Daniel Vetter426115c2013-07-11 22:13:42 +02001517 assert_pipe_disabled(dev_priv, crtc->pipe);
Daniel Vetter58c6eaa2013-04-11 16:29:09 +02001518
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001519 /* No really, not for ILK+ */
Daniel Vetter87442f72013-06-06 00:52:17 +02001520 BUG_ON(!IS_VALLEYVIEW(dev_priv->dev));
1521
1522 /* PLL is protected by panel, make sure we can write it */
Jani Nikula6a9e7362014-08-22 15:06:35 +03001523 if (IS_MOBILE(dev_priv->dev))
Daniel Vetter426115c2013-07-11 22:13:42 +02001524 assert_panel_unlocked(dev_priv, crtc->pipe);
Daniel Vetter87442f72013-06-06 00:52:17 +02001525
Daniel Vetter426115c2013-07-11 22:13:42 +02001526 I915_WRITE(reg, dpll);
1527 POSTING_READ(reg);
1528 udelay(150);
1529
1530 if (wait_for(((I915_READ(reg) & DPLL_LOCK_VLV) == DPLL_LOCK_VLV), 1))
1531 DRM_ERROR("DPLL %d failed to lock\n", crtc->pipe);
1532
Ville Syrjäläd288f652014-10-28 13:20:22 +02001533 I915_WRITE(DPLL_MD(crtc->pipe), pipe_config->dpll_hw_state.dpll_md);
Daniel Vetter426115c2013-07-11 22:13:42 +02001534 POSTING_READ(DPLL_MD(crtc->pipe));
Daniel Vetter87442f72013-06-06 00:52:17 +02001535
1536 /* We do this three times for luck */
Daniel Vetter426115c2013-07-11 22:13:42 +02001537 I915_WRITE(reg, dpll);
Daniel Vetter87442f72013-06-06 00:52:17 +02001538 POSTING_READ(reg);
1539 udelay(150); /* wait for warmup */
Daniel Vetter426115c2013-07-11 22:13:42 +02001540 I915_WRITE(reg, dpll);
Daniel Vetter87442f72013-06-06 00:52:17 +02001541 POSTING_READ(reg);
1542 udelay(150); /* wait for warmup */
Daniel Vetter426115c2013-07-11 22:13:42 +02001543 I915_WRITE(reg, dpll);
Daniel Vetter87442f72013-06-06 00:52:17 +02001544 POSTING_READ(reg);
1545 udelay(150); /* wait for warmup */
1546}
1547
Ville Syrjäläd288f652014-10-28 13:20:22 +02001548static void chv_enable_pll(struct intel_crtc *crtc,
1549 const struct intel_crtc_config *pipe_config)
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001550{
1551 struct drm_device *dev = crtc->base.dev;
1552 struct drm_i915_private *dev_priv = dev->dev_private;
1553 int pipe = crtc->pipe;
1554 enum dpio_channel port = vlv_pipe_to_channel(pipe);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001555 u32 tmp;
1556
1557 assert_pipe_disabled(dev_priv, crtc->pipe);
1558
1559 BUG_ON(!IS_CHERRYVIEW(dev_priv->dev));
1560
1561 mutex_lock(&dev_priv->dpio_lock);
1562
1563 /* Enable back the 10bit clock to display controller */
1564 tmp = vlv_dpio_read(dev_priv, pipe, CHV_CMN_DW14(port));
1565 tmp |= DPIO_DCLKP_EN;
1566 vlv_dpio_write(dev_priv, pipe, CHV_CMN_DW14(port), tmp);
1567
1568 /*
1569 * Need to wait > 100ns between dclkp clock enable bit and PLL enable.
1570 */
1571 udelay(1);
1572
1573 /* Enable PLL */
Ville Syrjäläd288f652014-10-28 13:20:22 +02001574 I915_WRITE(DPLL(pipe), pipe_config->dpll_hw_state.dpll);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001575
1576 /* Check PLL is locked */
Ville Syrjäläa11b0702014-04-09 13:28:57 +03001577 if (wait_for(((I915_READ(DPLL(pipe)) & DPLL_LOCK_VLV) == DPLL_LOCK_VLV), 1))
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001578 DRM_ERROR("PLL %d failed to lock\n", pipe);
1579
Ville Syrjäläa11b0702014-04-09 13:28:57 +03001580 /* not sure when this should be written */
Ville Syrjäläd288f652014-10-28 13:20:22 +02001581 I915_WRITE(DPLL_MD(pipe), pipe_config->dpll_hw_state.dpll_md);
Ville Syrjäläa11b0702014-04-09 13:28:57 +03001582 POSTING_READ(DPLL_MD(pipe));
1583
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001584 mutex_unlock(&dev_priv->dpio_lock);
1585}
1586
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03001587static int intel_num_dvo_pipes(struct drm_device *dev)
1588{
1589 struct intel_crtc *crtc;
1590 int count = 0;
1591
1592 for_each_intel_crtc(dev, crtc)
1593 count += crtc->active &&
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +03001594 intel_pipe_has_type(crtc, INTEL_OUTPUT_DVO);
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03001595
1596 return count;
1597}
1598
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001599static void i9xx_enable_pll(struct intel_crtc *crtc)
Daniel Vetter87442f72013-06-06 00:52:17 +02001600{
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001601 struct drm_device *dev = crtc->base.dev;
1602 struct drm_i915_private *dev_priv = dev->dev_private;
1603 int reg = DPLL(crtc->pipe);
1604 u32 dpll = crtc->config.dpll_hw_state.dpll;
Daniel Vetter87442f72013-06-06 00:52:17 +02001605
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001606 assert_pipe_disabled(dev_priv, crtc->pipe);
Daniel Vetter87442f72013-06-06 00:52:17 +02001607
1608 /* No really, not for ILK+ */
Damien Lespiau3d13ef22014-02-07 19:12:47 +00001609 BUG_ON(INTEL_INFO(dev)->gen >= 5);
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001610
1611 /* PLL is protected by panel, make sure we can write it */
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001612 if (IS_MOBILE(dev) && !IS_I830(dev))
1613 assert_panel_unlocked(dev_priv, crtc->pipe);
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001614
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03001615 /* Enable DVO 2x clock on both PLLs if necessary */
1616 if (IS_I830(dev) && intel_num_dvo_pipes(dev) > 0) {
1617 /*
1618 * It appears to be important that we don't enable this
1619 * for the current pipe before otherwise configuring the
1620 * PLL. No idea how this should be handled if multiple
1621 * DVO outputs are enabled simultaneosly.
1622 */
1623 dpll |= DPLL_DVO_2X_MODE;
1624 I915_WRITE(DPLL(!crtc->pipe),
1625 I915_READ(DPLL(!crtc->pipe)) | DPLL_DVO_2X_MODE);
1626 }
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001627
1628 /* Wait for the clocks to stabilize. */
1629 POSTING_READ(reg);
1630 udelay(150);
1631
1632 if (INTEL_INFO(dev)->gen >= 4) {
1633 I915_WRITE(DPLL_MD(crtc->pipe),
1634 crtc->config.dpll_hw_state.dpll_md);
1635 } else {
1636 /* The pixel multiplier can only be updated once the
1637 * DPLL is enabled and the clocks are stable.
1638 *
1639 * So write it again.
1640 */
1641 I915_WRITE(reg, dpll);
1642 }
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001643
1644 /* We do this three times for luck */
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001645 I915_WRITE(reg, dpll);
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001646 POSTING_READ(reg);
1647 udelay(150); /* wait for warmup */
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001648 I915_WRITE(reg, dpll);
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001649 POSTING_READ(reg);
1650 udelay(150); /* wait for warmup */
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001651 I915_WRITE(reg, dpll);
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001652 POSTING_READ(reg);
1653 udelay(150); /* wait for warmup */
1654}
1655
1656/**
Daniel Vetter50b44a42013-06-05 13:34:33 +02001657 * i9xx_disable_pll - disable a PLL
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001658 * @dev_priv: i915 private structure
1659 * @pipe: pipe PLL to disable
1660 *
1661 * Disable the PLL for @pipe, making sure the pipe is off first.
1662 *
1663 * Note! This is for pre-ILK only.
1664 */
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03001665static void i9xx_disable_pll(struct intel_crtc *crtc)
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001666{
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03001667 struct drm_device *dev = crtc->base.dev;
1668 struct drm_i915_private *dev_priv = dev->dev_private;
1669 enum pipe pipe = crtc->pipe;
1670
1671 /* Disable DVO 2x clock on both PLLs if necessary */
1672 if (IS_I830(dev) &&
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +03001673 intel_pipe_has_type(crtc, INTEL_OUTPUT_DVO) &&
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03001674 intel_num_dvo_pipes(dev) == 1) {
1675 I915_WRITE(DPLL(PIPE_B),
1676 I915_READ(DPLL(PIPE_B)) & ~DPLL_DVO_2X_MODE);
1677 I915_WRITE(DPLL(PIPE_A),
1678 I915_READ(DPLL(PIPE_A)) & ~DPLL_DVO_2X_MODE);
1679 }
1680
Ville Syrjäläb6b5d042014-08-15 01:22:07 +03001681 /* Don't disable pipe or pipe PLLs if needed */
1682 if ((pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE) ||
1683 (pipe == PIPE_B && dev_priv->quirks & QUIRK_PIPEB_FORCE))
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001684 return;
1685
1686 /* Make sure the pipe isn't still relying on us */
1687 assert_pipe_disabled(dev_priv, pipe);
1688
Daniel Vetter50b44a42013-06-05 13:34:33 +02001689 I915_WRITE(DPLL(pipe), 0);
1690 POSTING_READ(DPLL(pipe));
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001691}
1692
Jesse Barnesf6071162013-10-01 10:41:38 -07001693static void vlv_disable_pll(struct drm_i915_private *dev_priv, enum pipe pipe)
1694{
1695 u32 val = 0;
1696
1697 /* Make sure the pipe isn't still relying on us */
1698 assert_pipe_disabled(dev_priv, pipe);
1699
Imre Deake5cbfbf2014-01-09 17:08:16 +02001700 /*
1701 * Leave integrated clock source and reference clock enabled for pipe B.
1702 * The latter is needed for VGA hotplug / manual detection.
1703 */
Jesse Barnesf6071162013-10-01 10:41:38 -07001704 if (pipe == PIPE_B)
Imre Deake5cbfbf2014-01-09 17:08:16 +02001705 val = DPLL_INTEGRATED_CRI_CLK_VLV | DPLL_REFA_CLK_ENABLE_VLV;
Jesse Barnesf6071162013-10-01 10:41:38 -07001706 I915_WRITE(DPLL(pipe), val);
1707 POSTING_READ(DPLL(pipe));
Chon Ming Lee076ed3b2014-04-09 13:28:17 +03001708
1709}
1710
1711static void chv_disable_pll(struct drm_i915_private *dev_priv, enum pipe pipe)
1712{
Ville Syrjäläd7520482014-04-09 13:28:59 +03001713 enum dpio_channel port = vlv_pipe_to_channel(pipe);
Chon Ming Lee076ed3b2014-04-09 13:28:17 +03001714 u32 val;
1715
Ville Syrjäläa11b0702014-04-09 13:28:57 +03001716 /* Make sure the pipe isn't still relying on us */
1717 assert_pipe_disabled(dev_priv, pipe);
Chon Ming Lee076ed3b2014-04-09 13:28:17 +03001718
Ville Syrjäläa11b0702014-04-09 13:28:57 +03001719 /* Set PLL en = 0 */
Ville Syrjäläd17ec4c2014-06-28 02:03:59 +03001720 val = DPLL_SSC_REF_CLOCK_CHV | DPLL_REFA_CLK_ENABLE_VLV;
Ville Syrjäläa11b0702014-04-09 13:28:57 +03001721 if (pipe != PIPE_A)
1722 val |= DPLL_INTEGRATED_CRI_CLK_VLV;
1723 I915_WRITE(DPLL(pipe), val);
1724 POSTING_READ(DPLL(pipe));
Ville Syrjäläd7520482014-04-09 13:28:59 +03001725
1726 mutex_lock(&dev_priv->dpio_lock);
1727
1728 /* Disable 10bit clock to display controller */
1729 val = vlv_dpio_read(dev_priv, pipe, CHV_CMN_DW14(port));
1730 val &= ~DPIO_DCLKP_EN;
1731 vlv_dpio_write(dev_priv, pipe, CHV_CMN_DW14(port), val);
1732
Ville Syrjälä61407f62014-05-27 16:32:55 +03001733 /* disable left/right clock distribution */
1734 if (pipe != PIPE_B) {
1735 val = vlv_dpio_read(dev_priv, pipe, _CHV_CMN_DW5_CH0);
1736 val &= ~(CHV_BUFLEFTENA1_MASK | CHV_BUFRIGHTENA1_MASK);
1737 vlv_dpio_write(dev_priv, pipe, _CHV_CMN_DW5_CH0, val);
1738 } else {
1739 val = vlv_dpio_read(dev_priv, pipe, _CHV_CMN_DW1_CH1);
1740 val &= ~(CHV_BUFLEFTENA2_MASK | CHV_BUFRIGHTENA2_MASK);
1741 vlv_dpio_write(dev_priv, pipe, _CHV_CMN_DW1_CH1, val);
1742 }
1743
Ville Syrjäläd7520482014-04-09 13:28:59 +03001744 mutex_unlock(&dev_priv->dpio_lock);
Jesse Barnesf6071162013-10-01 10:41:38 -07001745}
1746
Chon Ming Leee4607fc2013-11-06 14:36:35 +08001747void vlv_wait_port_ready(struct drm_i915_private *dev_priv,
1748 struct intel_digital_port *dport)
Jesse Barnes89b667f2013-04-18 14:51:36 -07001749{
1750 u32 port_mask;
Chon Ming Lee00fc31b2014-04-09 13:28:15 +03001751 int dpll_reg;
Jesse Barnes89b667f2013-04-18 14:51:36 -07001752
Chon Ming Leee4607fc2013-11-06 14:36:35 +08001753 switch (dport->port) {
1754 case PORT_B:
Jesse Barnes89b667f2013-04-18 14:51:36 -07001755 port_mask = DPLL_PORTB_READY_MASK;
Chon Ming Lee00fc31b2014-04-09 13:28:15 +03001756 dpll_reg = DPLL(0);
Chon Ming Leee4607fc2013-11-06 14:36:35 +08001757 break;
1758 case PORT_C:
Jesse Barnes89b667f2013-04-18 14:51:36 -07001759 port_mask = DPLL_PORTC_READY_MASK;
Chon Ming Lee00fc31b2014-04-09 13:28:15 +03001760 dpll_reg = DPLL(0);
1761 break;
1762 case PORT_D:
1763 port_mask = DPLL_PORTD_READY_MASK;
1764 dpll_reg = DPIO_PHY_STATUS;
Chon Ming Leee4607fc2013-11-06 14:36:35 +08001765 break;
1766 default:
1767 BUG();
1768 }
Jesse Barnes89b667f2013-04-18 14:51:36 -07001769
Chon Ming Lee00fc31b2014-04-09 13:28:15 +03001770 if (wait_for((I915_READ(dpll_reg) & port_mask) == 0, 1000))
Jesse Barnes89b667f2013-04-18 14:51:36 -07001771 WARN(1, "timed out waiting for port %c ready: 0x%08x\n",
Chon Ming Lee00fc31b2014-04-09 13:28:15 +03001772 port_name(dport->port), I915_READ(dpll_reg));
Jesse Barnes89b667f2013-04-18 14:51:36 -07001773}
1774
Daniel Vetterb14b1052014-04-24 23:55:13 +02001775static void intel_prepare_shared_dpll(struct intel_crtc *crtc)
1776{
1777 struct drm_device *dev = crtc->base.dev;
1778 struct drm_i915_private *dev_priv = dev->dev_private;
1779 struct intel_shared_dpll *pll = intel_crtc_to_shared_dpll(crtc);
1780
Chris Wilsonbe19f0f2014-05-28 16:16:42 +01001781 if (WARN_ON(pll == NULL))
1782 return;
1783
Ander Conselvan de Oliveira3e369b72014-10-29 11:32:32 +02001784 WARN_ON(!pll->config.crtc_mask);
Daniel Vetterb14b1052014-04-24 23:55:13 +02001785 if (pll->active == 0) {
1786 DRM_DEBUG_DRIVER("setting up %s\n", pll->name);
1787 WARN_ON(pll->on);
1788 assert_shared_dpll_disabled(dev_priv, pll);
1789
1790 pll->mode_set(dev_priv, pll);
1791 }
1792}
1793
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001794/**
Daniel Vetter85b38942014-04-24 23:55:14 +02001795 * intel_enable_shared_dpll - enable PCH PLL
Jesse Barnes92f25842011-01-04 15:09:34 -08001796 * @dev_priv: i915 private structure
1797 * @pipe: pipe PLL to enable
1798 *
1799 * The PCH PLL needs to be enabled before the PCH transcoder, since it
1800 * drives the transcoder clock.
1801 */
Daniel Vetter85b38942014-04-24 23:55:14 +02001802static void intel_enable_shared_dpll(struct intel_crtc *crtc)
Jesse Barnes92f25842011-01-04 15:09:34 -08001803{
Damien Lespiau3d13ef22014-02-07 19:12:47 +00001804 struct drm_device *dev = crtc->base.dev;
1805 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vettere2b78262013-06-07 23:10:03 +02001806 struct intel_shared_dpll *pll = intel_crtc_to_shared_dpll(crtc);
Jesse Barnes92f25842011-01-04 15:09:34 -08001807
Daniel Vetter87a875b2013-06-05 13:34:19 +02001808 if (WARN_ON(pll == NULL))
Chris Wilson48da64a2012-05-13 20:16:12 +01001809 return;
1810
Ander Conselvan de Oliveira3e369b72014-10-29 11:32:32 +02001811 if (WARN_ON(pll->config.crtc_mask == 0))
Chris Wilson48da64a2012-05-13 20:16:12 +01001812 return;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001813
Damien Lespiau74dd6922014-07-29 18:06:17 +01001814 DRM_DEBUG_KMS("enable %s (active %d, on? %d) for crtc %d\n",
Daniel Vetter46edb022013-06-05 13:34:12 +02001815 pll->name, pll->active, pll->on,
Daniel Vettere2b78262013-06-07 23:10:03 +02001816 crtc->base.base.id);
Jesse Barnes92f25842011-01-04 15:09:34 -08001817
Daniel Vettercdbd2312013-06-05 13:34:03 +02001818 if (pll->active++) {
1819 WARN_ON(!pll->on);
Daniel Vettere9d69442013-06-05 13:34:15 +02001820 assert_shared_dpll_enabled(dev_priv, pll);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001821 return;
1822 }
Daniel Vetterf4a091c2013-06-10 17:28:22 +02001823 WARN_ON(pll->on);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001824
Paulo Zanonibd2bb1b2014-07-04 11:27:38 -03001825 intel_display_power_get(dev_priv, POWER_DOMAIN_PLLS);
1826
Daniel Vetter46edb022013-06-05 13:34:12 +02001827 DRM_DEBUG_KMS("enabling %s\n", pll->name);
Daniel Vettere7b903d2013-06-05 13:34:14 +02001828 pll->enable(dev_priv, pll);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001829 pll->on = true;
Jesse Barnes92f25842011-01-04 15:09:34 -08001830}
1831
Damien Lespiauf6daaec2014-08-09 23:00:56 +01001832static void intel_disable_shared_dpll(struct intel_crtc *crtc)
Jesse Barnes92f25842011-01-04 15:09:34 -08001833{
Damien Lespiau3d13ef22014-02-07 19:12:47 +00001834 struct drm_device *dev = crtc->base.dev;
1835 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vettere2b78262013-06-07 23:10:03 +02001836 struct intel_shared_dpll *pll = intel_crtc_to_shared_dpll(crtc);
Jesse Barnes4c609cb2011-09-02 12:52:11 -07001837
Jesse Barnes92f25842011-01-04 15:09:34 -08001838 /* PCH only available on ILK+ */
Damien Lespiau3d13ef22014-02-07 19:12:47 +00001839 BUG_ON(INTEL_INFO(dev)->gen < 5);
Daniel Vetter87a875b2013-06-05 13:34:19 +02001840 if (WARN_ON(pll == NULL))
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001841 return;
1842
Ander Conselvan de Oliveira3e369b72014-10-29 11:32:32 +02001843 if (WARN_ON(pll->config.crtc_mask == 0))
Chris Wilson48da64a2012-05-13 20:16:12 +01001844 return;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001845
Daniel Vetter46edb022013-06-05 13:34:12 +02001846 DRM_DEBUG_KMS("disable %s (active %d, on? %d) for crtc %d\n",
1847 pll->name, pll->active, pll->on,
Daniel Vettere2b78262013-06-07 23:10:03 +02001848 crtc->base.base.id);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001849
Chris Wilson48da64a2012-05-13 20:16:12 +01001850 if (WARN_ON(pll->active == 0)) {
Daniel Vettere9d69442013-06-05 13:34:15 +02001851 assert_shared_dpll_disabled(dev_priv, pll);
Chris Wilson48da64a2012-05-13 20:16:12 +01001852 return;
1853 }
1854
Daniel Vettere9d69442013-06-05 13:34:15 +02001855 assert_shared_dpll_enabled(dev_priv, pll);
Daniel Vetterf4a091c2013-06-10 17:28:22 +02001856 WARN_ON(!pll->on);
Daniel Vettercdbd2312013-06-05 13:34:03 +02001857 if (--pll->active)
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001858 return;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001859
Daniel Vetter46edb022013-06-05 13:34:12 +02001860 DRM_DEBUG_KMS("disabling %s\n", pll->name);
Daniel Vettere7b903d2013-06-05 13:34:14 +02001861 pll->disable(dev_priv, pll);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001862 pll->on = false;
Paulo Zanonibd2bb1b2014-07-04 11:27:38 -03001863
1864 intel_display_power_put(dev_priv, POWER_DOMAIN_PLLS);
Jesse Barnes92f25842011-01-04 15:09:34 -08001865}
1866
Paulo Zanonib8a4f402012-10-31 18:12:42 -02001867static void ironlake_enable_pch_transcoder(struct drm_i915_private *dev_priv,
1868 enum pipe pipe)
Jesse Barnes040484a2011-01-03 12:14:26 -08001869{
Daniel Vetter23670b322012-11-01 09:15:30 +01001870 struct drm_device *dev = dev_priv->dev;
Paulo Zanoni7c26e5c2012-02-14 17:07:09 -02001871 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
Daniel Vettere2b78262013-06-07 23:10:03 +02001872 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetter23670b322012-11-01 09:15:30 +01001873 uint32_t reg, val, pipeconf_val;
Jesse Barnes040484a2011-01-03 12:14:26 -08001874
1875 /* PCH only available on ILK+ */
Ville Syrjälä55522f32014-09-03 14:09:53 +03001876 BUG_ON(!HAS_PCH_SPLIT(dev));
Jesse Barnes040484a2011-01-03 12:14:26 -08001877
1878 /* Make sure PCH DPLL is enabled */
Daniel Vettere72f9fb2013-06-05 13:34:06 +02001879 assert_shared_dpll_enabled(dev_priv,
Daniel Vettere9d69442013-06-05 13:34:15 +02001880 intel_crtc_to_shared_dpll(intel_crtc));
Jesse Barnes040484a2011-01-03 12:14:26 -08001881
1882 /* FDI must be feeding us bits for PCH ports */
1883 assert_fdi_tx_enabled(dev_priv, pipe);
1884 assert_fdi_rx_enabled(dev_priv, pipe);
1885
Daniel Vetter23670b322012-11-01 09:15:30 +01001886 if (HAS_PCH_CPT(dev)) {
1887 /* Workaround: Set the timing override bit before enabling the
1888 * pch transcoder. */
1889 reg = TRANS_CHICKEN2(pipe);
1890 val = I915_READ(reg);
1891 val |= TRANS_CHICKEN2_TIMING_OVERRIDE;
1892 I915_WRITE(reg, val);
Eugeni Dodonov59c859d2012-05-09 15:37:19 -03001893 }
Daniel Vetter23670b322012-11-01 09:15:30 +01001894
Daniel Vetterab9412b2013-05-03 11:49:46 +02001895 reg = PCH_TRANSCONF(pipe);
Jesse Barnes040484a2011-01-03 12:14:26 -08001896 val = I915_READ(reg);
Paulo Zanoni5f7f7262012-02-03 17:47:15 -02001897 pipeconf_val = I915_READ(PIPECONF(pipe));
Jesse Barnese9bcff52011-06-24 12:19:20 -07001898
1899 if (HAS_PCH_IBX(dev_priv->dev)) {
1900 /*
1901 * make the BPC in transcoder be consistent with
1902 * that in pipeconf reg.
1903 */
Daniel Vetterdfd07d72012-12-17 11:21:38 +01001904 val &= ~PIPECONF_BPC_MASK;
1905 val |= pipeconf_val & PIPECONF_BPC_MASK;
Jesse Barnese9bcff52011-06-24 12:19:20 -07001906 }
Paulo Zanoni5f7f7262012-02-03 17:47:15 -02001907
1908 val &= ~TRANS_INTERLACE_MASK;
1909 if ((pipeconf_val & PIPECONF_INTERLACE_MASK) == PIPECONF_INTERLACED_ILK)
Paulo Zanoni7c26e5c2012-02-14 17:07:09 -02001910 if (HAS_PCH_IBX(dev_priv->dev) &&
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +03001911 intel_pipe_has_type(intel_crtc, INTEL_OUTPUT_SDVO))
Paulo Zanoni7c26e5c2012-02-14 17:07:09 -02001912 val |= TRANS_LEGACY_INTERLACED_ILK;
1913 else
1914 val |= TRANS_INTERLACED;
Paulo Zanoni5f7f7262012-02-03 17:47:15 -02001915 else
1916 val |= TRANS_PROGRESSIVE;
1917
Jesse Barnes040484a2011-01-03 12:14:26 -08001918 I915_WRITE(reg, val | TRANS_ENABLE);
1919 if (wait_for(I915_READ(reg) & TRANS_STATE_ENABLE, 100))
Ville Syrjälä4bb6f1f2013-04-17 17:48:50 +03001920 DRM_ERROR("failed to enable transcoder %c\n", pipe_name(pipe));
Jesse Barnes040484a2011-01-03 12:14:26 -08001921}
1922
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001923static void lpt_enable_pch_transcoder(struct drm_i915_private *dev_priv,
Paulo Zanoni937bb612012-10-31 18:12:47 -02001924 enum transcoder cpu_transcoder)
Jesse Barnes040484a2011-01-03 12:14:26 -08001925{
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001926 u32 val, pipeconf_val;
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001927
1928 /* PCH only available on ILK+ */
Ville Syrjälä55522f32014-09-03 14:09:53 +03001929 BUG_ON(!HAS_PCH_SPLIT(dev_priv->dev));
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001930
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001931 /* FDI must be feeding us bits for PCH ports */
Daniel Vetter1a240d42012-11-29 22:18:51 +01001932 assert_fdi_tx_enabled(dev_priv, (enum pipe) cpu_transcoder);
Paulo Zanoni937bb612012-10-31 18:12:47 -02001933 assert_fdi_rx_enabled(dev_priv, TRANSCODER_A);
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001934
Paulo Zanoni223a6fd2012-10-31 18:12:52 -02001935 /* Workaround: set timing override bit. */
1936 val = I915_READ(_TRANSA_CHICKEN2);
Daniel Vetter23670b322012-11-01 09:15:30 +01001937 val |= TRANS_CHICKEN2_TIMING_OVERRIDE;
Paulo Zanoni223a6fd2012-10-31 18:12:52 -02001938 I915_WRITE(_TRANSA_CHICKEN2, val);
1939
Paulo Zanoni25f3ef12012-10-31 18:12:49 -02001940 val = TRANS_ENABLE;
Paulo Zanoni937bb612012-10-31 18:12:47 -02001941 pipeconf_val = I915_READ(PIPECONF(cpu_transcoder));
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001942
Paulo Zanoni9a76b1c2012-10-31 18:12:48 -02001943 if ((pipeconf_val & PIPECONF_INTERLACE_MASK_HSW) ==
1944 PIPECONF_INTERLACED_ILK)
Paulo Zanonia35f2672012-10-31 18:12:45 -02001945 val |= TRANS_INTERLACED;
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001946 else
1947 val |= TRANS_PROGRESSIVE;
1948
Daniel Vetterab9412b2013-05-03 11:49:46 +02001949 I915_WRITE(LPT_TRANSCONF, val);
1950 if (wait_for(I915_READ(LPT_TRANSCONF) & TRANS_STATE_ENABLE, 100))
Paulo Zanoni937bb612012-10-31 18:12:47 -02001951 DRM_ERROR("Failed to enable PCH transcoder\n");
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001952}
1953
Paulo Zanonib8a4f402012-10-31 18:12:42 -02001954static void ironlake_disable_pch_transcoder(struct drm_i915_private *dev_priv,
1955 enum pipe pipe)
Jesse Barnes040484a2011-01-03 12:14:26 -08001956{
Daniel Vetter23670b322012-11-01 09:15:30 +01001957 struct drm_device *dev = dev_priv->dev;
1958 uint32_t reg, val;
Jesse Barnes040484a2011-01-03 12:14:26 -08001959
1960 /* FDI relies on the transcoder */
1961 assert_fdi_tx_disabled(dev_priv, pipe);
1962 assert_fdi_rx_disabled(dev_priv, pipe);
1963
Jesse Barnes291906f2011-02-02 12:28:03 -08001964 /* Ports must be off as well */
1965 assert_pch_ports_disabled(dev_priv, pipe);
1966
Daniel Vetterab9412b2013-05-03 11:49:46 +02001967 reg = PCH_TRANSCONF(pipe);
Jesse Barnes040484a2011-01-03 12:14:26 -08001968 val = I915_READ(reg);
1969 val &= ~TRANS_ENABLE;
1970 I915_WRITE(reg, val);
1971 /* wait for PCH transcoder off, transcoder state */
1972 if (wait_for((I915_READ(reg) & TRANS_STATE_ENABLE) == 0, 50))
Ville Syrjälä4bb6f1f2013-04-17 17:48:50 +03001973 DRM_ERROR("failed to disable transcoder %c\n", pipe_name(pipe));
Daniel Vetter23670b322012-11-01 09:15:30 +01001974
1975 if (!HAS_PCH_IBX(dev)) {
1976 /* Workaround: Clear the timing override chicken bit again. */
1977 reg = TRANS_CHICKEN2(pipe);
1978 val = I915_READ(reg);
1979 val &= ~TRANS_CHICKEN2_TIMING_OVERRIDE;
1980 I915_WRITE(reg, val);
1981 }
Jesse Barnes040484a2011-01-03 12:14:26 -08001982}
1983
Paulo Zanoniab4d9662012-10-31 18:12:55 -02001984static void lpt_disable_pch_transcoder(struct drm_i915_private *dev_priv)
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001985{
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001986 u32 val;
1987
Daniel Vetterab9412b2013-05-03 11:49:46 +02001988 val = I915_READ(LPT_TRANSCONF);
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001989 val &= ~TRANS_ENABLE;
Daniel Vetterab9412b2013-05-03 11:49:46 +02001990 I915_WRITE(LPT_TRANSCONF, val);
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001991 /* wait for PCH transcoder off, transcoder state */
Daniel Vetterab9412b2013-05-03 11:49:46 +02001992 if (wait_for((I915_READ(LPT_TRANSCONF) & TRANS_STATE_ENABLE) == 0, 50))
Paulo Zanoni8a52fd92012-10-31 18:12:51 -02001993 DRM_ERROR("Failed to disable PCH transcoder\n");
Paulo Zanoni223a6fd2012-10-31 18:12:52 -02001994
1995 /* Workaround: clear timing override bit. */
1996 val = I915_READ(_TRANSA_CHICKEN2);
Daniel Vetter23670b322012-11-01 09:15:30 +01001997 val &= ~TRANS_CHICKEN2_TIMING_OVERRIDE;
Paulo Zanoni223a6fd2012-10-31 18:12:52 -02001998 I915_WRITE(_TRANSA_CHICKEN2, val);
Jesse Barnes92f25842011-01-04 15:09:34 -08001999}
2000
2001/**
Chris Wilson309cfea2011-01-28 13:54:53 +00002002 * intel_enable_pipe - enable a pipe, asserting requirements
Paulo Zanoni03722642014-01-17 13:51:09 -02002003 * @crtc: crtc responsible for the pipe
Jesse Barnesb24e7172011-01-04 15:09:30 -08002004 *
Paulo Zanoni03722642014-01-17 13:51:09 -02002005 * Enable @crtc's pipe, making sure that various hardware specific requirements
Jesse Barnesb24e7172011-01-04 15:09:30 -08002006 * are met, if applicable, e.g. PLL enabled, LVDS pairs enabled, etc.
Jesse Barnesb24e7172011-01-04 15:09:30 -08002007 */
Paulo Zanonie1fdc472014-01-17 13:51:12 -02002008static void intel_enable_pipe(struct intel_crtc *crtc)
Jesse Barnesb24e7172011-01-04 15:09:30 -08002009{
Paulo Zanoni03722642014-01-17 13:51:09 -02002010 struct drm_device *dev = crtc->base.dev;
2011 struct drm_i915_private *dev_priv = dev->dev_private;
2012 enum pipe pipe = crtc->pipe;
Paulo Zanoni702e7a52012-10-23 18:29:59 -02002013 enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
2014 pipe);
Daniel Vetter1a240d42012-11-29 22:18:51 +01002015 enum pipe pch_transcoder;
Jesse Barnesb24e7172011-01-04 15:09:30 -08002016 int reg;
2017 u32 val;
2018
Daniel Vetter58c6eaa2013-04-11 16:29:09 +02002019 assert_planes_disabled(dev_priv, pipe);
Jani Nikula93ce0ba2013-09-13 11:03:08 +03002020 assert_cursor_disabled(dev_priv, pipe);
Daniel Vetter58c6eaa2013-04-11 16:29:09 +02002021 assert_sprites_disabled(dev_priv, pipe);
2022
Paulo Zanoni681e5812012-12-06 11:12:38 -02002023 if (HAS_PCH_LPT(dev_priv->dev))
Paulo Zanonicc391bb2012-11-20 13:27:37 -02002024 pch_transcoder = TRANSCODER_A;
2025 else
2026 pch_transcoder = pipe;
2027
Jesse Barnesb24e7172011-01-04 15:09:30 -08002028 /*
2029 * A pipe without a PLL won't actually be able to drive bits from
2030 * a plane. On ILK+ the pipe PLLs are integrated, so we don't
2031 * need the check.
2032 */
2033 if (!HAS_PCH_SPLIT(dev_priv->dev))
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +03002034 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_DSI))
Jani Nikula23538ef2013-08-27 15:12:22 +03002035 assert_dsi_pll_enabled(dev_priv);
2036 else
2037 assert_pll_enabled(dev_priv, pipe);
Jesse Barnes040484a2011-01-03 12:14:26 -08002038 else {
Paulo Zanoni30421c42014-01-17 13:51:10 -02002039 if (crtc->config.has_pch_encoder) {
Jesse Barnes040484a2011-01-03 12:14:26 -08002040 /* if driving the PCH, we need FDI enabled */
Paulo Zanonicc391bb2012-11-20 13:27:37 -02002041 assert_fdi_rx_pll_enabled(dev_priv, pch_transcoder);
Daniel Vetter1a240d42012-11-29 22:18:51 +01002042 assert_fdi_tx_pll_enabled(dev_priv,
2043 (enum pipe) cpu_transcoder);
Jesse Barnes040484a2011-01-03 12:14:26 -08002044 }
2045 /* FIXME: assert CPU port conditions for SNB+ */
2046 }
Jesse Barnesb24e7172011-01-04 15:09:30 -08002047
Paulo Zanoni702e7a52012-10-23 18:29:59 -02002048 reg = PIPECONF(cpu_transcoder);
Jesse Barnesb24e7172011-01-04 15:09:30 -08002049 val = I915_READ(reg);
Paulo Zanoni7ad25d42014-01-17 13:51:13 -02002050 if (val & PIPECONF_ENABLE) {
Ville Syrjäläb6b5d042014-08-15 01:22:07 +03002051 WARN_ON(!((pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE) ||
2052 (pipe == PIPE_B && dev_priv->quirks & QUIRK_PIPEB_FORCE)));
Chris Wilson00d70b12011-03-17 07:18:29 +00002053 return;
Paulo Zanoni7ad25d42014-01-17 13:51:13 -02002054 }
Chris Wilson00d70b12011-03-17 07:18:29 +00002055
2056 I915_WRITE(reg, val | PIPECONF_ENABLE);
Paulo Zanoni851855d2013-12-19 19:12:29 -02002057 POSTING_READ(reg);
Jesse Barnesb24e7172011-01-04 15:09:30 -08002058}
2059
2060/**
Chris Wilson309cfea2011-01-28 13:54:53 +00002061 * intel_disable_pipe - disable a pipe, asserting requirements
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03002062 * @crtc: crtc whose pipes is to be disabled
Jesse Barnesb24e7172011-01-04 15:09:30 -08002063 *
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03002064 * Disable the pipe of @crtc, making sure that various hardware
2065 * specific requirements are met, if applicable, e.g. plane
2066 * disabled, panel fitter off, etc.
Jesse Barnesb24e7172011-01-04 15:09:30 -08002067 *
2068 * Will wait until the pipe has shut down before returning.
2069 */
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03002070static void intel_disable_pipe(struct intel_crtc *crtc)
Jesse Barnesb24e7172011-01-04 15:09:30 -08002071{
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03002072 struct drm_i915_private *dev_priv = crtc->base.dev->dev_private;
2073 enum transcoder cpu_transcoder = crtc->config.cpu_transcoder;
2074 enum pipe pipe = crtc->pipe;
Jesse Barnesb24e7172011-01-04 15:09:30 -08002075 int reg;
2076 u32 val;
2077
2078 /*
2079 * Make sure planes won't keep trying to pump pixels to us,
2080 * or we might hang the display.
2081 */
2082 assert_planes_disabled(dev_priv, pipe);
Jani Nikula93ce0ba2013-09-13 11:03:08 +03002083 assert_cursor_disabled(dev_priv, pipe);
Jesse Barnes19332d72013-03-28 09:55:38 -07002084 assert_sprites_disabled(dev_priv, pipe);
Jesse Barnesb24e7172011-01-04 15:09:30 -08002085
Paulo Zanoni702e7a52012-10-23 18:29:59 -02002086 reg = PIPECONF(cpu_transcoder);
Jesse Barnesb24e7172011-01-04 15:09:30 -08002087 val = I915_READ(reg);
Chris Wilson00d70b12011-03-17 07:18:29 +00002088 if ((val & PIPECONF_ENABLE) == 0)
2089 return;
2090
Ville Syrjälä67adc642014-08-15 01:21:57 +03002091 /*
2092 * Double wide has implications for planes
2093 * so best keep it disabled when not needed.
2094 */
2095 if (crtc->config.double_wide)
2096 val &= ~PIPECONF_DOUBLE_WIDE;
2097
2098 /* Don't disable pipe or pipe PLLs if needed */
Ville Syrjäläb6b5d042014-08-15 01:22:07 +03002099 if (!(pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE) &&
2100 !(pipe == PIPE_B && dev_priv->quirks & QUIRK_PIPEB_FORCE))
Ville Syrjälä67adc642014-08-15 01:21:57 +03002101 val &= ~PIPECONF_ENABLE;
2102
2103 I915_WRITE(reg, val);
2104 if ((val & PIPECONF_ENABLE) == 0)
2105 intel_wait_for_pipe_off(crtc);
Jesse Barnesb24e7172011-01-04 15:09:30 -08002106}
2107
Keith Packardd74362c2011-07-28 14:47:14 -07002108/*
2109 * Plane regs are double buffered, going from enabled->disabled needs a
2110 * trigger in order to latch. The display address reg provides this.
2111 */
Ville Syrjälä1dba99f2013-10-01 18:02:18 +03002112void intel_flush_primary_plane(struct drm_i915_private *dev_priv,
2113 enum plane plane)
Keith Packardd74362c2011-07-28 14:47:14 -07002114{
Damien Lespiau3d13ef22014-02-07 19:12:47 +00002115 struct drm_device *dev = dev_priv->dev;
2116 u32 reg = INTEL_INFO(dev)->gen >= 4 ? DSPSURF(plane) : DSPADDR(plane);
Ville Syrjälä1dba99f2013-10-01 18:02:18 +03002117
2118 I915_WRITE(reg, I915_READ(reg));
2119 POSTING_READ(reg);
Keith Packardd74362c2011-07-28 14:47:14 -07002120}
2121
Jesse Barnesb24e7172011-01-04 15:09:30 -08002122/**
Matt Roper262ca2b2014-03-18 17:22:55 -07002123 * intel_enable_primary_hw_plane - enable the primary plane on a given pipe
Ville Syrjäläfdd508a2014-08-08 21:51:11 +03002124 * @plane: plane to be enabled
2125 * @crtc: crtc for the plane
Jesse Barnesb24e7172011-01-04 15:09:30 -08002126 *
Ville Syrjäläfdd508a2014-08-08 21:51:11 +03002127 * Enable @plane on @crtc, making sure that the pipe is running first.
Jesse Barnesb24e7172011-01-04 15:09:30 -08002128 */
Ville Syrjäläfdd508a2014-08-08 21:51:11 +03002129static void intel_enable_primary_hw_plane(struct drm_plane *plane,
2130 struct drm_crtc *crtc)
Jesse Barnesb24e7172011-01-04 15:09:30 -08002131{
Ville Syrjäläfdd508a2014-08-08 21:51:11 +03002132 struct drm_device *dev = plane->dev;
2133 struct drm_i915_private *dev_priv = dev->dev_private;
2134 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Jesse Barnesb24e7172011-01-04 15:09:30 -08002135
2136 /* If the pipe isn't enabled, we can't pump pixels and may hang */
Ville Syrjäläfdd508a2014-08-08 21:51:11 +03002137 assert_pipe_enabled(dev_priv, intel_crtc->pipe);
Jesse Barnesb24e7172011-01-04 15:09:30 -08002138
Ville Syrjälä98ec7732014-04-30 17:43:01 +03002139 if (intel_crtc->primary_enabled)
2140 return;
Ville Syrjälä0037f712013-10-01 18:02:20 +03002141
Ville Syrjälä4c445e02013-10-09 17:24:58 +03002142 intel_crtc->primary_enabled = true;
Ville Syrjälä939c2fe2013-10-01 18:02:10 +03002143
Ville Syrjäläfdd508a2014-08-08 21:51:11 +03002144 dev_priv->display.update_primary_plane(crtc, plane->fb,
2145 crtc->x, crtc->y);
Ville Syrjälä33c3b0d2014-06-24 13:59:28 +03002146
2147 /*
2148 * BDW signals flip done immediately if the plane
2149 * is disabled, even if the plane enable is already
2150 * armed to occur at the next vblank :(
2151 */
2152 if (IS_BROADWELL(dev))
2153 intel_wait_for_vblank(dev, intel_crtc->pipe);
Jesse Barnesb24e7172011-01-04 15:09:30 -08002154}
2155
Jesse Barnesb24e7172011-01-04 15:09:30 -08002156/**
Matt Roper262ca2b2014-03-18 17:22:55 -07002157 * intel_disable_primary_hw_plane - disable the primary hardware plane
Ville Syrjäläfdd508a2014-08-08 21:51:11 +03002158 * @plane: plane to be disabled
2159 * @crtc: crtc for the plane
Jesse Barnesb24e7172011-01-04 15:09:30 -08002160 *
Ville Syrjäläfdd508a2014-08-08 21:51:11 +03002161 * Disable @plane on @crtc, making sure that the pipe is running first.
Jesse Barnesb24e7172011-01-04 15:09:30 -08002162 */
Ville Syrjäläfdd508a2014-08-08 21:51:11 +03002163static void intel_disable_primary_hw_plane(struct drm_plane *plane,
2164 struct drm_crtc *crtc)
Jesse Barnesb24e7172011-01-04 15:09:30 -08002165{
Ville Syrjäläfdd508a2014-08-08 21:51:11 +03002166 struct drm_device *dev = plane->dev;
2167 struct drm_i915_private *dev_priv = dev->dev_private;
2168 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2169
Matt Roper32b7eee2014-12-24 07:59:06 -08002170 if (WARN_ON(!intel_crtc->active))
2171 return;
Jesse Barnesb24e7172011-01-04 15:09:30 -08002172
Ville Syrjälä98ec7732014-04-30 17:43:01 +03002173 if (!intel_crtc->primary_enabled)
2174 return;
Ville Syrjälä0037f712013-10-01 18:02:20 +03002175
Ville Syrjälä4c445e02013-10-09 17:24:58 +03002176 intel_crtc->primary_enabled = false;
Ville Syrjälä939c2fe2013-10-01 18:02:10 +03002177
Ville Syrjäläfdd508a2014-08-08 21:51:11 +03002178 dev_priv->display.update_primary_plane(crtc, plane->fb,
2179 crtc->x, crtc->y);
Jesse Barnesb24e7172011-01-04 15:09:30 -08002180}
2181
Chris Wilson693db182013-03-05 14:52:39 +00002182static bool need_vtd_wa(struct drm_device *dev)
2183{
2184#ifdef CONFIG_INTEL_IOMMU
2185 if (INTEL_INFO(dev)->gen >= 6 && intel_iommu_gfx_mapped)
2186 return true;
2187#endif
2188 return false;
2189}
2190
Jesse Barnesa57ce0b2014-02-07 12:10:35 -08002191static int intel_align_height(struct drm_device *dev, int height, bool tiled)
2192{
2193 int tile_height;
2194
2195 tile_height = tiled ? (IS_GEN2(dev) ? 16 : 8) : 1;
2196 return ALIGN(height, tile_height);
2197}
2198
Chris Wilson127bd2a2010-07-23 23:32:05 +01002199int
Tvrtko Ursulin850c4cd2014-10-30 16:39:38 +00002200intel_pin_and_fence_fb_obj(struct drm_plane *plane,
2201 struct drm_framebuffer *fb,
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002202 struct intel_engine_cs *pipelined)
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002203{
Tvrtko Ursulin850c4cd2014-10-30 16:39:38 +00002204 struct drm_device *dev = fb->dev;
Chris Wilsonce453d82011-02-21 14:43:56 +00002205 struct drm_i915_private *dev_priv = dev->dev_private;
Tvrtko Ursulin850c4cd2014-10-30 16:39:38 +00002206 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002207 u32 alignment;
2208 int ret;
2209
Matt Roperebcdd392014-07-09 16:22:11 -07002210 WARN_ON(!mutex_is_locked(&dev->struct_mutex));
2211
Chris Wilson05394f32010-11-08 19:18:58 +00002212 switch (obj->tiling_mode) {
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002213 case I915_TILING_NONE:
Damien Lespiau1fada4c2013-07-03 21:06:02 +01002214 if (INTEL_INFO(dev)->gen >= 9)
2215 alignment = 256 * 1024;
2216 else if (IS_BROADWATER(dev) || IS_CRESTLINE(dev))
Chris Wilson534843d2010-07-05 18:01:46 +01002217 alignment = 128 * 1024;
Chris Wilsona6c45cf2010-09-17 00:32:17 +01002218 else if (INTEL_INFO(dev)->gen >= 4)
Chris Wilson534843d2010-07-05 18:01:46 +01002219 alignment = 4 * 1024;
2220 else
2221 alignment = 64 * 1024;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002222 break;
2223 case I915_TILING_X:
Damien Lespiau1fada4c2013-07-03 21:06:02 +01002224 if (INTEL_INFO(dev)->gen >= 9)
2225 alignment = 256 * 1024;
2226 else {
2227 /* pin() will align the object as required by fence */
2228 alignment = 0;
2229 }
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002230 break;
2231 case I915_TILING_Y:
Daniel Vetter80075d42013-10-09 21:23:52 +02002232 WARN(1, "Y tiled bo slipped through, driver bug!\n");
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002233 return -EINVAL;
2234 default:
2235 BUG();
2236 }
2237
Chris Wilson693db182013-03-05 14:52:39 +00002238 /* Note that the w/a also requires 64 PTE of padding following the
2239 * bo. We currently fill all unused PTE with the shadow page and so
2240 * we should always have valid PTE following the scanout preventing
2241 * the VT-d warning.
2242 */
2243 if (need_vtd_wa(dev) && alignment < 256 * 1024)
2244 alignment = 256 * 1024;
2245
Paulo Zanonid6dd6842014-08-15 15:59:32 -03002246 /*
2247 * Global gtt pte registers are special registers which actually forward
2248 * writes to a chunk of system memory. Which means that there is no risk
2249 * that the register values disappear as soon as we call
2250 * intel_runtime_pm_put(), so it is correct to wrap only the
2251 * pin/unpin/fence and not more.
2252 */
2253 intel_runtime_pm_get(dev_priv);
2254
Chris Wilsonce453d82011-02-21 14:43:56 +00002255 dev_priv->mm.interruptible = false;
Chris Wilson2da3b9b2011-04-14 09:41:17 +01002256 ret = i915_gem_object_pin_to_display_plane(obj, alignment, pipelined);
Chris Wilson48b956c2010-09-14 12:50:34 +01002257 if (ret)
Chris Wilsonce453d82011-02-21 14:43:56 +00002258 goto err_interruptible;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002259
2260 /* Install a fence for tiled scan-out. Pre-i965 always needs a
2261 * fence, whereas 965+ only requires a fence if using
2262 * framebuffer compression. For simplicity, we always install
2263 * a fence as the cost is not that onerous.
2264 */
Chris Wilson06d98132012-04-17 15:31:24 +01002265 ret = i915_gem_object_get_fence(obj);
Chris Wilson9a5a53b2012-03-22 15:10:00 +00002266 if (ret)
2267 goto err_unpin;
Chris Wilson1690e1e2011-12-14 13:57:08 +01002268
Chris Wilson9a5a53b2012-03-22 15:10:00 +00002269 i915_gem_object_pin_fence(obj);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002270
Chris Wilsonce453d82011-02-21 14:43:56 +00002271 dev_priv->mm.interruptible = true;
Paulo Zanonid6dd6842014-08-15 15:59:32 -03002272 intel_runtime_pm_put(dev_priv);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002273 return 0;
Chris Wilson48b956c2010-09-14 12:50:34 +01002274
2275err_unpin:
Chris Wilsoncc98b412013-08-09 12:25:09 +01002276 i915_gem_object_unpin_from_display_plane(obj);
Chris Wilsonce453d82011-02-21 14:43:56 +00002277err_interruptible:
2278 dev_priv->mm.interruptible = true;
Paulo Zanonid6dd6842014-08-15 15:59:32 -03002279 intel_runtime_pm_put(dev_priv);
Chris Wilson48b956c2010-09-14 12:50:34 +01002280 return ret;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002281}
2282
Chris Wilson1690e1e2011-12-14 13:57:08 +01002283void intel_unpin_fb_obj(struct drm_i915_gem_object *obj)
2284{
Matt Roperebcdd392014-07-09 16:22:11 -07002285 WARN_ON(!mutex_is_locked(&obj->base.dev->struct_mutex));
2286
Chris Wilson1690e1e2011-12-14 13:57:08 +01002287 i915_gem_object_unpin_fence(obj);
Chris Wilsoncc98b412013-08-09 12:25:09 +01002288 i915_gem_object_unpin_from_display_plane(obj);
Chris Wilson1690e1e2011-12-14 13:57:08 +01002289}
2290
Daniel Vetterc2c75132012-07-05 12:17:30 +02002291/* Computes the linear offset to the base tile and adjusts x, y. bytes per pixel
2292 * is assumed to be a power-of-two. */
Chris Wilsonbc752862013-02-21 20:04:31 +00002293unsigned long intel_gen4_compute_page_offset(int *x, int *y,
2294 unsigned int tiling_mode,
2295 unsigned int cpp,
2296 unsigned int pitch)
Daniel Vetterc2c75132012-07-05 12:17:30 +02002297{
Chris Wilsonbc752862013-02-21 20:04:31 +00002298 if (tiling_mode != I915_TILING_NONE) {
2299 unsigned int tile_rows, tiles;
Daniel Vetterc2c75132012-07-05 12:17:30 +02002300
Chris Wilsonbc752862013-02-21 20:04:31 +00002301 tile_rows = *y / 8;
2302 *y %= 8;
Daniel Vetterc2c75132012-07-05 12:17:30 +02002303
Chris Wilsonbc752862013-02-21 20:04:31 +00002304 tiles = *x / (512/cpp);
2305 *x %= 512/cpp;
2306
2307 return tile_rows * pitch * 8 + tiles * 4096;
2308 } else {
2309 unsigned int offset;
2310
2311 offset = *y * pitch + *x * cpp;
2312 *y = 0;
2313 *x = (offset & 4095) / cpp;
2314 return offset & -4096;
2315 }
Daniel Vetterc2c75132012-07-05 12:17:30 +02002316}
2317
Jesse Barnes46f297f2014-03-07 08:57:48 -08002318int intel_format_to_fourcc(int format)
2319{
2320 switch (format) {
2321 case DISPPLANE_8BPP:
2322 return DRM_FORMAT_C8;
2323 case DISPPLANE_BGRX555:
2324 return DRM_FORMAT_XRGB1555;
2325 case DISPPLANE_BGRX565:
2326 return DRM_FORMAT_RGB565;
2327 default:
2328 case DISPPLANE_BGRX888:
2329 return DRM_FORMAT_XRGB8888;
2330 case DISPPLANE_RGBX888:
2331 return DRM_FORMAT_XBGR8888;
2332 case DISPPLANE_BGRX101010:
2333 return DRM_FORMAT_XRGB2101010;
2334 case DISPPLANE_RGBX101010:
2335 return DRM_FORMAT_XBGR2101010;
2336 }
2337}
2338
Jesse Barnes484b41d2014-03-07 08:57:55 -08002339static bool intel_alloc_plane_obj(struct intel_crtc *crtc,
Jesse Barnes46f297f2014-03-07 08:57:48 -08002340 struct intel_plane_config *plane_config)
2341{
2342 struct drm_device *dev = crtc->base.dev;
2343 struct drm_i915_gem_object *obj = NULL;
2344 struct drm_mode_fb_cmd2 mode_cmd = { 0 };
2345 u32 base = plane_config->base;
2346
Chris Wilsonff2652e2014-03-10 08:07:02 +00002347 if (plane_config->size == 0)
2348 return false;
2349
Jesse Barnes46f297f2014-03-07 08:57:48 -08002350 obj = i915_gem_object_create_stolen_for_preallocated(dev, base, base,
2351 plane_config->size);
2352 if (!obj)
Jesse Barnes484b41d2014-03-07 08:57:55 -08002353 return false;
Jesse Barnes46f297f2014-03-07 08:57:48 -08002354
2355 if (plane_config->tiled) {
2356 obj->tiling_mode = I915_TILING_X;
Dave Airlie66e514c2014-04-03 07:51:54 +10002357 obj->stride = crtc->base.primary->fb->pitches[0];
Jesse Barnes46f297f2014-03-07 08:57:48 -08002358 }
2359
Dave Airlie66e514c2014-04-03 07:51:54 +10002360 mode_cmd.pixel_format = crtc->base.primary->fb->pixel_format;
2361 mode_cmd.width = crtc->base.primary->fb->width;
2362 mode_cmd.height = crtc->base.primary->fb->height;
2363 mode_cmd.pitches[0] = crtc->base.primary->fb->pitches[0];
Jesse Barnes46f297f2014-03-07 08:57:48 -08002364
2365 mutex_lock(&dev->struct_mutex);
2366
Dave Airlie66e514c2014-04-03 07:51:54 +10002367 if (intel_framebuffer_init(dev, to_intel_framebuffer(crtc->base.primary->fb),
Jesse Barnes484b41d2014-03-07 08:57:55 -08002368 &mode_cmd, obj)) {
Jesse Barnes46f297f2014-03-07 08:57:48 -08002369 DRM_DEBUG_KMS("intel fb init failed\n");
2370 goto out_unref_obj;
2371 }
2372
Daniel Vettera071fa02014-06-18 23:28:09 +02002373 obj->frontbuffer_bits = INTEL_FRONTBUFFER_PRIMARY(crtc->pipe);
Jesse Barnes46f297f2014-03-07 08:57:48 -08002374 mutex_unlock(&dev->struct_mutex);
Jesse Barnes484b41d2014-03-07 08:57:55 -08002375
2376 DRM_DEBUG_KMS("plane fb obj %p\n", obj);
2377 return true;
Jesse Barnes46f297f2014-03-07 08:57:48 -08002378
2379out_unref_obj:
2380 drm_gem_object_unreference(&obj->base);
2381 mutex_unlock(&dev->struct_mutex);
Jesse Barnes484b41d2014-03-07 08:57:55 -08002382 return false;
2383}
2384
2385static void intel_find_plane_obj(struct intel_crtc *intel_crtc,
2386 struct intel_plane_config *plane_config)
2387{
2388 struct drm_device *dev = intel_crtc->base.dev;
Jesse Barnesd9ceb812014-10-09 12:57:43 -07002389 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes484b41d2014-03-07 08:57:55 -08002390 struct drm_crtc *c;
2391 struct intel_crtc *i;
Matt Roper2ff8fde2014-07-08 07:50:07 -07002392 struct drm_i915_gem_object *obj;
Jesse Barnes484b41d2014-03-07 08:57:55 -08002393
Dave Airlie66e514c2014-04-03 07:51:54 +10002394 if (!intel_crtc->base.primary->fb)
Jesse Barnes484b41d2014-03-07 08:57:55 -08002395 return;
2396
2397 if (intel_alloc_plane_obj(intel_crtc, plane_config))
2398 return;
2399
Dave Airlie66e514c2014-04-03 07:51:54 +10002400 kfree(intel_crtc->base.primary->fb);
2401 intel_crtc->base.primary->fb = NULL;
Jesse Barnes484b41d2014-03-07 08:57:55 -08002402
2403 /*
2404 * Failed to alloc the obj, check to see if we should share
2405 * an fb with another CRTC instead
2406 */
Damien Lespiau70e1e0e2014-05-13 23:32:24 +01002407 for_each_crtc(dev, c) {
Jesse Barnes484b41d2014-03-07 08:57:55 -08002408 i = to_intel_crtc(c);
2409
2410 if (c == &intel_crtc->base)
2411 continue;
2412
Matt Roper2ff8fde2014-07-08 07:50:07 -07002413 if (!i->active)
Jesse Barnes484b41d2014-03-07 08:57:55 -08002414 continue;
2415
Matt Roper2ff8fde2014-07-08 07:50:07 -07002416 obj = intel_fb_obj(c->primary->fb);
2417 if (obj == NULL)
2418 continue;
2419
2420 if (i915_gem_obj_ggtt_offset(obj) == plane_config->base) {
Jesse Barnesd9ceb812014-10-09 12:57:43 -07002421 if (obj->tiling_mode != I915_TILING_NONE)
2422 dev_priv->preserve_bios_swizzle = true;
2423
Dave Airlie66e514c2014-04-03 07:51:54 +10002424 drm_framebuffer_reference(c->primary->fb);
2425 intel_crtc->base.primary->fb = c->primary->fb;
Matt Roper2ff8fde2014-07-08 07:50:07 -07002426 obj->frontbuffer_bits |= INTEL_FRONTBUFFER_PRIMARY(intel_crtc->pipe);
Jesse Barnes484b41d2014-03-07 08:57:55 -08002427 break;
2428 }
2429 }
Jesse Barnes46f297f2014-03-07 08:57:48 -08002430}
2431
Daniel Vetter29b9bde2014-04-24 23:55:01 +02002432static void i9xx_update_primary_plane(struct drm_crtc *crtc,
2433 struct drm_framebuffer *fb,
2434 int x, int y)
Jesse Barnes81255562010-08-02 12:07:50 -07002435{
2436 struct drm_device *dev = crtc->dev;
2437 struct drm_i915_private *dev_priv = dev->dev_private;
2438 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Ville Syrjäläc9ba6fa2014-08-27 17:48:41 +03002439 struct drm_i915_gem_object *obj;
Jesse Barnes81255562010-08-02 12:07:50 -07002440 int plane = intel_crtc->plane;
Daniel Vettere506a0c2012-07-05 12:17:29 +02002441 unsigned long linear_offset;
Jesse Barnes81255562010-08-02 12:07:50 -07002442 u32 dspcntr;
Ville Syrjäläf45651b2014-08-08 21:51:10 +03002443 u32 reg = DSPCNTR(plane);
Sonika Jindal48404c12014-08-22 14:06:04 +05302444 int pixel_size;
Jesse Barnes81255562010-08-02 12:07:50 -07002445
Ville Syrjäläfdd508a2014-08-08 21:51:11 +03002446 if (!intel_crtc->primary_enabled) {
2447 I915_WRITE(reg, 0);
2448 if (INTEL_INFO(dev)->gen >= 4)
2449 I915_WRITE(DSPSURF(plane), 0);
2450 else
2451 I915_WRITE(DSPADDR(plane), 0);
2452 POSTING_READ(reg);
2453 return;
2454 }
2455
Ville Syrjäläc9ba6fa2014-08-27 17:48:41 +03002456 obj = intel_fb_obj(fb);
2457 if (WARN_ON(obj == NULL))
2458 return;
2459
2460 pixel_size = drm_format_plane_cpp(fb->pixel_format, 0);
2461
Ville Syrjäläf45651b2014-08-08 21:51:10 +03002462 dspcntr = DISPPLANE_GAMMA_ENABLE;
2463
Ville Syrjäläfdd508a2014-08-08 21:51:11 +03002464 dspcntr |= DISPLAY_PLANE_ENABLE;
Ville Syrjäläf45651b2014-08-08 21:51:10 +03002465
2466 if (INTEL_INFO(dev)->gen < 4) {
2467 if (intel_crtc->pipe == PIPE_B)
2468 dspcntr |= DISPPLANE_SEL_PIPE_B;
2469
2470 /* pipesrc and dspsize control the size that is scaled from,
2471 * which should always be the user's requested size.
2472 */
2473 I915_WRITE(DSPSIZE(plane),
2474 ((intel_crtc->config.pipe_src_h - 1) << 16) |
2475 (intel_crtc->config.pipe_src_w - 1));
2476 I915_WRITE(DSPPOS(plane), 0);
Ville Syrjäläc14b0482014-10-16 20:52:34 +03002477 } else if (IS_CHERRYVIEW(dev) && plane == PLANE_B) {
2478 I915_WRITE(PRIMSIZE(plane),
2479 ((intel_crtc->config.pipe_src_h - 1) << 16) |
2480 (intel_crtc->config.pipe_src_w - 1));
2481 I915_WRITE(PRIMPOS(plane), 0);
2482 I915_WRITE(PRIMCNSTALPHA(plane), 0);
Ville Syrjäläf45651b2014-08-08 21:51:10 +03002483 }
2484
Ville Syrjälä57779d02012-10-31 17:50:14 +02002485 switch (fb->pixel_format) {
2486 case DRM_FORMAT_C8:
Jesse Barnes81255562010-08-02 12:07:50 -07002487 dspcntr |= DISPPLANE_8BPP;
2488 break;
Ville Syrjälä57779d02012-10-31 17:50:14 +02002489 case DRM_FORMAT_XRGB1555:
2490 case DRM_FORMAT_ARGB1555:
2491 dspcntr |= DISPPLANE_BGRX555;
Jesse Barnes81255562010-08-02 12:07:50 -07002492 break;
Ville Syrjälä57779d02012-10-31 17:50:14 +02002493 case DRM_FORMAT_RGB565:
2494 dspcntr |= DISPPLANE_BGRX565;
2495 break;
2496 case DRM_FORMAT_XRGB8888:
2497 case DRM_FORMAT_ARGB8888:
2498 dspcntr |= DISPPLANE_BGRX888;
2499 break;
2500 case DRM_FORMAT_XBGR8888:
2501 case DRM_FORMAT_ABGR8888:
2502 dspcntr |= DISPPLANE_RGBX888;
2503 break;
2504 case DRM_FORMAT_XRGB2101010:
2505 case DRM_FORMAT_ARGB2101010:
2506 dspcntr |= DISPPLANE_BGRX101010;
2507 break;
2508 case DRM_FORMAT_XBGR2101010:
2509 case DRM_FORMAT_ABGR2101010:
2510 dspcntr |= DISPPLANE_RGBX101010;
Jesse Barnes81255562010-08-02 12:07:50 -07002511 break;
2512 default:
Daniel Vetterbaba1332013-03-27 00:45:00 +01002513 BUG();
Jesse Barnes81255562010-08-02 12:07:50 -07002514 }
Ville Syrjälä57779d02012-10-31 17:50:14 +02002515
Ville Syrjäläf45651b2014-08-08 21:51:10 +03002516 if (INTEL_INFO(dev)->gen >= 4 &&
2517 obj->tiling_mode != I915_TILING_NONE)
2518 dspcntr |= DISPPLANE_TILED;
Jesse Barnes81255562010-08-02 12:07:50 -07002519
Ville Syrjäläde1aa622013-06-07 10:47:01 +03002520 if (IS_G4X(dev))
2521 dspcntr |= DISPPLANE_TRICKLE_FEED_DISABLE;
2522
Ville Syrjäläb98971272014-08-27 16:51:22 +03002523 linear_offset = y * fb->pitches[0] + x * pixel_size;
Jesse Barnes81255562010-08-02 12:07:50 -07002524
Daniel Vetterc2c75132012-07-05 12:17:30 +02002525 if (INTEL_INFO(dev)->gen >= 4) {
2526 intel_crtc->dspaddr_offset =
Chris Wilsonbc752862013-02-21 20:04:31 +00002527 intel_gen4_compute_page_offset(&x, &y, obj->tiling_mode,
Ville Syrjäläb98971272014-08-27 16:51:22 +03002528 pixel_size,
Chris Wilsonbc752862013-02-21 20:04:31 +00002529 fb->pitches[0]);
Daniel Vetterc2c75132012-07-05 12:17:30 +02002530 linear_offset -= intel_crtc->dspaddr_offset;
2531 } else {
Daniel Vettere506a0c2012-07-05 12:17:29 +02002532 intel_crtc->dspaddr_offset = linear_offset;
Daniel Vetterc2c75132012-07-05 12:17:30 +02002533 }
Daniel Vettere506a0c2012-07-05 12:17:29 +02002534
Sonika Jindal48404c12014-08-22 14:06:04 +05302535 if (to_intel_plane(crtc->primary)->rotation == BIT(DRM_ROTATE_180)) {
2536 dspcntr |= DISPPLANE_ROTATE_180;
2537
2538 x += (intel_crtc->config.pipe_src_w - 1);
2539 y += (intel_crtc->config.pipe_src_h - 1);
2540
2541 /* Finding the last pixel of the last line of the display
2542 data and adding to linear_offset*/
2543 linear_offset +=
2544 (intel_crtc->config.pipe_src_h - 1) * fb->pitches[0] +
2545 (intel_crtc->config.pipe_src_w - 1) * pixel_size;
2546 }
2547
2548 I915_WRITE(reg, dspcntr);
2549
Ben Widawskyf343c5f2013-07-05 14:41:04 -07002550 DRM_DEBUG_KMS("Writing base %08lX %08lX %d %d %d\n",
2551 i915_gem_obj_ggtt_offset(obj), linear_offset, x, y,
2552 fb->pitches[0]);
Ville Syrjälä01f2c772011-12-20 00:06:49 +02002553 I915_WRITE(DSPSTRIDE(plane), fb->pitches[0]);
Chris Wilsona6c45cf2010-09-17 00:32:17 +01002554 if (INTEL_INFO(dev)->gen >= 4) {
Daniel Vetter85ba7b72014-01-24 10:31:44 +01002555 I915_WRITE(DSPSURF(plane),
2556 i915_gem_obj_ggtt_offset(obj) + intel_crtc->dspaddr_offset);
Chris Wilson5eddb702010-09-11 13:48:45 +01002557 I915_WRITE(DSPTILEOFF(plane), (y << 16) | x);
Daniel Vettere506a0c2012-07-05 12:17:29 +02002558 I915_WRITE(DSPLINOFF(plane), linear_offset);
Chris Wilson5eddb702010-09-11 13:48:45 +01002559 } else
Ben Widawskyf343c5f2013-07-05 14:41:04 -07002560 I915_WRITE(DSPADDR(plane), i915_gem_obj_ggtt_offset(obj) + linear_offset);
Chris Wilson5eddb702010-09-11 13:48:45 +01002561 POSTING_READ(reg);
Jesse Barnes17638cd2011-06-24 12:19:23 -07002562}
2563
Daniel Vetter29b9bde2014-04-24 23:55:01 +02002564static void ironlake_update_primary_plane(struct drm_crtc *crtc,
2565 struct drm_framebuffer *fb,
2566 int x, int y)
Jesse Barnes17638cd2011-06-24 12:19:23 -07002567{
2568 struct drm_device *dev = crtc->dev;
2569 struct drm_i915_private *dev_priv = dev->dev_private;
2570 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Ville Syrjäläc9ba6fa2014-08-27 17:48:41 +03002571 struct drm_i915_gem_object *obj;
Jesse Barnes17638cd2011-06-24 12:19:23 -07002572 int plane = intel_crtc->plane;
Daniel Vettere506a0c2012-07-05 12:17:29 +02002573 unsigned long linear_offset;
Jesse Barnes17638cd2011-06-24 12:19:23 -07002574 u32 dspcntr;
Ville Syrjäläf45651b2014-08-08 21:51:10 +03002575 u32 reg = DSPCNTR(plane);
Sonika Jindal48404c12014-08-22 14:06:04 +05302576 int pixel_size;
Jesse Barnes17638cd2011-06-24 12:19:23 -07002577
Ville Syrjäläfdd508a2014-08-08 21:51:11 +03002578 if (!intel_crtc->primary_enabled) {
2579 I915_WRITE(reg, 0);
2580 I915_WRITE(DSPSURF(plane), 0);
2581 POSTING_READ(reg);
2582 return;
2583 }
2584
Ville Syrjäläc9ba6fa2014-08-27 17:48:41 +03002585 obj = intel_fb_obj(fb);
2586 if (WARN_ON(obj == NULL))
2587 return;
2588
2589 pixel_size = drm_format_plane_cpp(fb->pixel_format, 0);
2590
Ville Syrjäläf45651b2014-08-08 21:51:10 +03002591 dspcntr = DISPPLANE_GAMMA_ENABLE;
2592
Ville Syrjäläfdd508a2014-08-08 21:51:11 +03002593 dspcntr |= DISPLAY_PLANE_ENABLE;
Ville Syrjäläf45651b2014-08-08 21:51:10 +03002594
2595 if (IS_HASWELL(dev) || IS_BROADWELL(dev))
2596 dspcntr |= DISPPLANE_PIPE_CSC_ENABLE;
2597
Ville Syrjälä57779d02012-10-31 17:50:14 +02002598 switch (fb->pixel_format) {
2599 case DRM_FORMAT_C8:
Jesse Barnes17638cd2011-06-24 12:19:23 -07002600 dspcntr |= DISPPLANE_8BPP;
2601 break;
Ville Syrjälä57779d02012-10-31 17:50:14 +02002602 case DRM_FORMAT_RGB565:
2603 dspcntr |= DISPPLANE_BGRX565;
Jesse Barnes17638cd2011-06-24 12:19:23 -07002604 break;
Ville Syrjälä57779d02012-10-31 17:50:14 +02002605 case DRM_FORMAT_XRGB8888:
2606 case DRM_FORMAT_ARGB8888:
2607 dspcntr |= DISPPLANE_BGRX888;
2608 break;
2609 case DRM_FORMAT_XBGR8888:
2610 case DRM_FORMAT_ABGR8888:
2611 dspcntr |= DISPPLANE_RGBX888;
2612 break;
2613 case DRM_FORMAT_XRGB2101010:
2614 case DRM_FORMAT_ARGB2101010:
2615 dspcntr |= DISPPLANE_BGRX101010;
2616 break;
2617 case DRM_FORMAT_XBGR2101010:
2618 case DRM_FORMAT_ABGR2101010:
2619 dspcntr |= DISPPLANE_RGBX101010;
Jesse Barnes17638cd2011-06-24 12:19:23 -07002620 break;
2621 default:
Daniel Vetterbaba1332013-03-27 00:45:00 +01002622 BUG();
Jesse Barnes17638cd2011-06-24 12:19:23 -07002623 }
2624
2625 if (obj->tiling_mode != I915_TILING_NONE)
2626 dspcntr |= DISPPLANE_TILED;
Jesse Barnes17638cd2011-06-24 12:19:23 -07002627
Ville Syrjäläf45651b2014-08-08 21:51:10 +03002628 if (!IS_HASWELL(dev) && !IS_BROADWELL(dev))
Paulo Zanoni1f5d76d2013-08-23 19:51:28 -03002629 dspcntr |= DISPPLANE_TRICKLE_FEED_DISABLE;
Jesse Barnes17638cd2011-06-24 12:19:23 -07002630
Ville Syrjäläb98971272014-08-27 16:51:22 +03002631 linear_offset = y * fb->pitches[0] + x * pixel_size;
Daniel Vetterc2c75132012-07-05 12:17:30 +02002632 intel_crtc->dspaddr_offset =
Chris Wilsonbc752862013-02-21 20:04:31 +00002633 intel_gen4_compute_page_offset(&x, &y, obj->tiling_mode,
Ville Syrjäläb98971272014-08-27 16:51:22 +03002634 pixel_size,
Chris Wilsonbc752862013-02-21 20:04:31 +00002635 fb->pitches[0]);
Daniel Vetterc2c75132012-07-05 12:17:30 +02002636 linear_offset -= intel_crtc->dspaddr_offset;
Sonika Jindal48404c12014-08-22 14:06:04 +05302637 if (to_intel_plane(crtc->primary)->rotation == BIT(DRM_ROTATE_180)) {
2638 dspcntr |= DISPPLANE_ROTATE_180;
2639
2640 if (!IS_HASWELL(dev) && !IS_BROADWELL(dev)) {
2641 x += (intel_crtc->config.pipe_src_w - 1);
2642 y += (intel_crtc->config.pipe_src_h - 1);
2643
2644 /* Finding the last pixel of the last line of the display
2645 data and adding to linear_offset*/
2646 linear_offset +=
2647 (intel_crtc->config.pipe_src_h - 1) * fb->pitches[0] +
2648 (intel_crtc->config.pipe_src_w - 1) * pixel_size;
2649 }
2650 }
2651
2652 I915_WRITE(reg, dspcntr);
Jesse Barnes17638cd2011-06-24 12:19:23 -07002653
Ben Widawskyf343c5f2013-07-05 14:41:04 -07002654 DRM_DEBUG_KMS("Writing base %08lX %08lX %d %d %d\n",
2655 i915_gem_obj_ggtt_offset(obj), linear_offset, x, y,
2656 fb->pitches[0]);
Ville Syrjälä01f2c772011-12-20 00:06:49 +02002657 I915_WRITE(DSPSTRIDE(plane), fb->pitches[0]);
Daniel Vetter85ba7b72014-01-24 10:31:44 +01002658 I915_WRITE(DSPSURF(plane),
2659 i915_gem_obj_ggtt_offset(obj) + intel_crtc->dspaddr_offset);
Paulo Zanonib3dc6852013-11-02 21:07:33 -07002660 if (IS_HASWELL(dev) || IS_BROADWELL(dev)) {
Damien Lespiaubc1c91e2012-10-29 12:14:21 +00002661 I915_WRITE(DSPOFFSET(plane), (y << 16) | x);
2662 } else {
2663 I915_WRITE(DSPTILEOFF(plane), (y << 16) | x);
2664 I915_WRITE(DSPLINOFF(plane), linear_offset);
2665 }
Jesse Barnes17638cd2011-06-24 12:19:23 -07002666 POSTING_READ(reg);
Jesse Barnes17638cd2011-06-24 12:19:23 -07002667}
2668
Damien Lespiau70d21f02013-07-03 21:06:04 +01002669static void skylake_update_primary_plane(struct drm_crtc *crtc,
2670 struct drm_framebuffer *fb,
2671 int x, int y)
2672{
2673 struct drm_device *dev = crtc->dev;
2674 struct drm_i915_private *dev_priv = dev->dev_private;
2675 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2676 struct intel_framebuffer *intel_fb;
2677 struct drm_i915_gem_object *obj;
2678 int pipe = intel_crtc->pipe;
2679 u32 plane_ctl, stride;
2680
2681 if (!intel_crtc->primary_enabled) {
2682 I915_WRITE(PLANE_CTL(pipe, 0), 0);
2683 I915_WRITE(PLANE_SURF(pipe, 0), 0);
2684 POSTING_READ(PLANE_CTL(pipe, 0));
2685 return;
2686 }
2687
2688 plane_ctl = PLANE_CTL_ENABLE |
2689 PLANE_CTL_PIPE_GAMMA_ENABLE |
2690 PLANE_CTL_PIPE_CSC_ENABLE;
2691
2692 switch (fb->pixel_format) {
2693 case DRM_FORMAT_RGB565:
2694 plane_ctl |= PLANE_CTL_FORMAT_RGB_565;
2695 break;
2696 case DRM_FORMAT_XRGB8888:
2697 plane_ctl |= PLANE_CTL_FORMAT_XRGB_8888;
2698 break;
2699 case DRM_FORMAT_XBGR8888:
2700 plane_ctl |= PLANE_CTL_ORDER_RGBX;
2701 plane_ctl |= PLANE_CTL_FORMAT_XRGB_8888;
2702 break;
2703 case DRM_FORMAT_XRGB2101010:
2704 plane_ctl |= PLANE_CTL_FORMAT_XRGB_2101010;
2705 break;
2706 case DRM_FORMAT_XBGR2101010:
2707 plane_ctl |= PLANE_CTL_ORDER_RGBX;
2708 plane_ctl |= PLANE_CTL_FORMAT_XRGB_2101010;
2709 break;
2710 default:
2711 BUG();
2712 }
2713
2714 intel_fb = to_intel_framebuffer(fb);
2715 obj = intel_fb->obj;
2716
2717 /*
2718 * The stride is either expressed as a multiple of 64 bytes chunks for
2719 * linear buffers or in number of tiles for tiled buffers.
2720 */
2721 switch (obj->tiling_mode) {
2722 case I915_TILING_NONE:
2723 stride = fb->pitches[0] >> 6;
2724 break;
2725 case I915_TILING_X:
2726 plane_ctl |= PLANE_CTL_TILED_X;
2727 stride = fb->pitches[0] >> 9;
2728 break;
2729 default:
2730 BUG();
2731 }
2732
2733 plane_ctl |= PLANE_CTL_PLANE_GAMMA_DISABLE;
Sonika Jindal1447dde2014-10-04 10:53:31 +01002734 if (to_intel_plane(crtc->primary)->rotation == BIT(DRM_ROTATE_180))
2735 plane_ctl |= PLANE_CTL_ROTATE_180;
Damien Lespiau70d21f02013-07-03 21:06:04 +01002736
2737 I915_WRITE(PLANE_CTL(pipe, 0), plane_ctl);
2738
2739 DRM_DEBUG_KMS("Writing base %08lX %d,%d,%d,%d pitch=%d\n",
2740 i915_gem_obj_ggtt_offset(obj),
2741 x, y, fb->width, fb->height,
2742 fb->pitches[0]);
2743
2744 I915_WRITE(PLANE_POS(pipe, 0), 0);
2745 I915_WRITE(PLANE_OFFSET(pipe, 0), (y << 16) | x);
2746 I915_WRITE(PLANE_SIZE(pipe, 0),
2747 (intel_crtc->config.pipe_src_h - 1) << 16 |
2748 (intel_crtc->config.pipe_src_w - 1));
2749 I915_WRITE(PLANE_STRIDE(pipe, 0), stride);
2750 I915_WRITE(PLANE_SURF(pipe, 0), i915_gem_obj_ggtt_offset(obj));
2751
2752 POSTING_READ(PLANE_SURF(pipe, 0));
2753}
2754
Jesse Barnes17638cd2011-06-24 12:19:23 -07002755/* Assume fb object is pinned & idle & fenced and just update base pointers */
2756static int
2757intel_pipe_set_base_atomic(struct drm_crtc *crtc, struct drm_framebuffer *fb,
2758 int x, int y, enum mode_set_atomic state)
2759{
2760 struct drm_device *dev = crtc->dev;
2761 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes17638cd2011-06-24 12:19:23 -07002762
Chris Wilson6b8e6ed2012-04-17 15:08:19 +01002763 if (dev_priv->display.disable_fbc)
2764 dev_priv->display.disable_fbc(dev);
Jesse Barnes81255562010-08-02 12:07:50 -07002765
Daniel Vetter29b9bde2014-04-24 23:55:01 +02002766 dev_priv->display.update_primary_plane(crtc, fb, x, y);
2767
2768 return 0;
Jesse Barnes81255562010-08-02 12:07:50 -07002769}
2770
Ville Syrjälä75147472014-11-24 18:28:11 +02002771static void intel_complete_page_flips(struct drm_device *dev)
Ville Syrjälä96a02912013-02-18 19:08:49 +02002772{
Ville Syrjälä96a02912013-02-18 19:08:49 +02002773 struct drm_crtc *crtc;
2774
Damien Lespiau70e1e0e2014-05-13 23:32:24 +01002775 for_each_crtc(dev, crtc) {
Ville Syrjälä96a02912013-02-18 19:08:49 +02002776 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2777 enum plane plane = intel_crtc->plane;
2778
2779 intel_prepare_page_flip(dev, plane);
2780 intel_finish_page_flip_plane(dev, plane);
2781 }
Ville Syrjälä75147472014-11-24 18:28:11 +02002782}
2783
2784static void intel_update_primary_planes(struct drm_device *dev)
2785{
2786 struct drm_i915_private *dev_priv = dev->dev_private;
2787 struct drm_crtc *crtc;
Ville Syrjälä96a02912013-02-18 19:08:49 +02002788
Damien Lespiau70e1e0e2014-05-13 23:32:24 +01002789 for_each_crtc(dev, crtc) {
Ville Syrjälä96a02912013-02-18 19:08:49 +02002790 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2791
Rob Clark51fd3712013-11-19 12:10:12 -05002792 drm_modeset_lock(&crtc->mutex, NULL);
Chris Wilson947fdaadf2013-11-27 12:01:32 +00002793 /*
2794 * FIXME: Once we have proper support for primary planes (and
2795 * disabling them without disabling the entire crtc) allow again
Dave Airlie66e514c2014-04-03 07:51:54 +10002796 * a NULL crtc->primary->fb.
Chris Wilson947fdaadf2013-11-27 12:01:32 +00002797 */
Matt Roperf4510a22014-04-01 15:22:40 -07002798 if (intel_crtc->active && crtc->primary->fb)
Matt Roper262ca2b2014-03-18 17:22:55 -07002799 dev_priv->display.update_primary_plane(crtc,
Dave Airlie66e514c2014-04-03 07:51:54 +10002800 crtc->primary->fb,
Matt Roper262ca2b2014-03-18 17:22:55 -07002801 crtc->x,
2802 crtc->y);
Rob Clark51fd3712013-11-19 12:10:12 -05002803 drm_modeset_unlock(&crtc->mutex);
Ville Syrjälä96a02912013-02-18 19:08:49 +02002804 }
2805}
2806
Ville Syrjälä75147472014-11-24 18:28:11 +02002807void intel_prepare_reset(struct drm_device *dev)
2808{
Ville Syrjäläf98ce922014-11-21 21:54:30 +02002809 struct drm_i915_private *dev_priv = to_i915(dev);
2810 struct intel_crtc *crtc;
2811
Ville Syrjälä75147472014-11-24 18:28:11 +02002812 /* no reset support for gen2 */
2813 if (IS_GEN2(dev))
2814 return;
2815
2816 /* reset doesn't touch the display */
2817 if (INTEL_INFO(dev)->gen >= 5 || IS_G4X(dev))
2818 return;
2819
2820 drm_modeset_lock_all(dev);
Ville Syrjäläf98ce922014-11-21 21:54:30 +02002821
2822 /*
2823 * Disabling the crtcs gracefully seems nicer. Also the
2824 * g33 docs say we should at least disable all the planes.
2825 */
2826 for_each_intel_crtc(dev, crtc) {
2827 if (crtc->active)
2828 dev_priv->display.crtc_disable(&crtc->base);
2829 }
Ville Syrjälä75147472014-11-24 18:28:11 +02002830}
2831
2832void intel_finish_reset(struct drm_device *dev)
2833{
2834 struct drm_i915_private *dev_priv = to_i915(dev);
2835
2836 /*
2837 * Flips in the rings will be nuked by the reset,
2838 * so complete all pending flips so that user space
2839 * will get its events and not get stuck.
2840 */
2841 intel_complete_page_flips(dev);
2842
2843 /* no reset support for gen2 */
2844 if (IS_GEN2(dev))
2845 return;
2846
2847 /* reset doesn't touch the display */
2848 if (INTEL_INFO(dev)->gen >= 5 || IS_G4X(dev)) {
2849 /*
2850 * Flips in the rings have been nuked by the reset,
2851 * so update the base address of all primary
2852 * planes to the the last fb to make sure we're
2853 * showing the correct fb after a reset.
2854 */
2855 intel_update_primary_planes(dev);
2856 return;
2857 }
2858
2859 /*
2860 * The display has been reset as well,
2861 * so need a full re-initialization.
2862 */
2863 intel_runtime_pm_disable_interrupts(dev_priv);
2864 intel_runtime_pm_enable_interrupts(dev_priv);
2865
2866 intel_modeset_init_hw(dev);
2867
2868 spin_lock_irq(&dev_priv->irq_lock);
2869 if (dev_priv->display.hpd_irq_setup)
2870 dev_priv->display.hpd_irq_setup(dev);
2871 spin_unlock_irq(&dev_priv->irq_lock);
2872
2873 intel_modeset_setup_hw_state(dev, true);
2874
2875 intel_hpd_init(dev_priv);
2876
2877 drm_modeset_unlock_all(dev);
2878}
2879
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002880static int
Chris Wilson14667a42012-04-03 17:58:35 +01002881intel_finish_fb(struct drm_framebuffer *old_fb)
2882{
Matt Roper2ff8fde2014-07-08 07:50:07 -07002883 struct drm_i915_gem_object *obj = intel_fb_obj(old_fb);
Chris Wilson14667a42012-04-03 17:58:35 +01002884 struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
2885 bool was_interruptible = dev_priv->mm.interruptible;
2886 int ret;
2887
Chris Wilson14667a42012-04-03 17:58:35 +01002888 /* Big Hammer, we also need to ensure that any pending
2889 * MI_WAIT_FOR_EVENT inside a user batch buffer on the
2890 * current scanout is retired before unpinning the old
2891 * framebuffer.
2892 *
2893 * This should only fail upon a hung GPU, in which case we
2894 * can safely continue.
2895 */
2896 dev_priv->mm.interruptible = false;
2897 ret = i915_gem_object_finish_gpu(obj);
2898 dev_priv->mm.interruptible = was_interruptible;
2899
2900 return ret;
2901}
2902
Chris Wilson7d5e3792014-03-04 13:15:08 +00002903static bool intel_crtc_has_pending_flip(struct drm_crtc *crtc)
2904{
2905 struct drm_device *dev = crtc->dev;
2906 struct drm_i915_private *dev_priv = dev->dev_private;
2907 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Chris Wilson7d5e3792014-03-04 13:15:08 +00002908 bool pending;
2909
2910 if (i915_reset_in_progress(&dev_priv->gpu_error) ||
2911 intel_crtc->reset_counter != atomic_read(&dev_priv->gpu_error.reset_counter))
2912 return false;
2913
Daniel Vetter5e2d7af2014-09-15 14:55:22 +02002914 spin_lock_irq(&dev->event_lock);
Chris Wilson7d5e3792014-03-04 13:15:08 +00002915 pending = to_intel_crtc(crtc)->unpin_work != NULL;
Daniel Vetter5e2d7af2014-09-15 14:55:22 +02002916 spin_unlock_irq(&dev->event_lock);
Chris Wilson7d5e3792014-03-04 13:15:08 +00002917
2918 return pending;
2919}
2920
Gustavo Padovane30e8f72014-09-10 12:04:17 -03002921static void intel_update_pipe_size(struct intel_crtc *crtc)
2922{
2923 struct drm_device *dev = crtc->base.dev;
2924 struct drm_i915_private *dev_priv = dev->dev_private;
2925 const struct drm_display_mode *adjusted_mode;
2926
2927 if (!i915.fastboot)
2928 return;
2929
2930 /*
2931 * Update pipe size and adjust fitter if needed: the reason for this is
2932 * that in compute_mode_changes we check the native mode (not the pfit
2933 * mode) to see if we can flip rather than do a full mode set. In the
2934 * fastboot case, we'll flip, but if we don't update the pipesrc and
2935 * pfit state, we'll end up with a big fb scanned out into the wrong
2936 * sized surface.
2937 *
2938 * To fix this properly, we need to hoist the checks up into
2939 * compute_mode_changes (or above), check the actual pfit state and
2940 * whether the platform allows pfit disable with pipe active, and only
2941 * then update the pipesrc and pfit state, even on the flip path.
2942 */
2943
2944 adjusted_mode = &crtc->config.adjusted_mode;
2945
2946 I915_WRITE(PIPESRC(crtc->pipe),
2947 ((adjusted_mode->crtc_hdisplay - 1) << 16) |
2948 (adjusted_mode->crtc_vdisplay - 1));
2949 if (!crtc->config.pch_pfit.enabled &&
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +03002950 (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS) ||
2951 intel_pipe_has_type(crtc, INTEL_OUTPUT_EDP))) {
Gustavo Padovane30e8f72014-09-10 12:04:17 -03002952 I915_WRITE(PF_CTL(crtc->pipe), 0);
2953 I915_WRITE(PF_WIN_POS(crtc->pipe), 0);
2954 I915_WRITE(PF_WIN_SZ(crtc->pipe), 0);
2955 }
2956 crtc->config.pipe_src_w = adjusted_mode->crtc_hdisplay;
2957 crtc->config.pipe_src_h = adjusted_mode->crtc_vdisplay;
2958}
2959
Zhenyu Wang5e84e1a2010-10-28 16:38:08 +08002960static void intel_fdi_normal_train(struct drm_crtc *crtc)
2961{
2962 struct drm_device *dev = crtc->dev;
2963 struct drm_i915_private *dev_priv = dev->dev_private;
2964 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2965 int pipe = intel_crtc->pipe;
2966 u32 reg, temp;
2967
2968 /* enable normal train */
2969 reg = FDI_TX_CTL(pipe);
2970 temp = I915_READ(reg);
Keith Packard61e499b2011-05-17 16:13:52 -07002971 if (IS_IVYBRIDGE(dev)) {
Jesse Barnes357555c2011-04-28 15:09:55 -07002972 temp &= ~FDI_LINK_TRAIN_NONE_IVB;
2973 temp |= FDI_LINK_TRAIN_NONE_IVB | FDI_TX_ENHANCE_FRAME_ENABLE;
Keith Packard61e499b2011-05-17 16:13:52 -07002974 } else {
2975 temp &= ~FDI_LINK_TRAIN_NONE;
2976 temp |= FDI_LINK_TRAIN_NONE | FDI_TX_ENHANCE_FRAME_ENABLE;
Jesse Barnes357555c2011-04-28 15:09:55 -07002977 }
Zhenyu Wang5e84e1a2010-10-28 16:38:08 +08002978 I915_WRITE(reg, temp);
2979
2980 reg = FDI_RX_CTL(pipe);
2981 temp = I915_READ(reg);
2982 if (HAS_PCH_CPT(dev)) {
2983 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
2984 temp |= FDI_LINK_TRAIN_NORMAL_CPT;
2985 } else {
2986 temp &= ~FDI_LINK_TRAIN_NONE;
2987 temp |= FDI_LINK_TRAIN_NONE;
2988 }
2989 I915_WRITE(reg, temp | FDI_RX_ENHANCE_FRAME_ENABLE);
2990
2991 /* wait one idle pattern time */
2992 POSTING_READ(reg);
2993 udelay(1000);
Jesse Barnes357555c2011-04-28 15:09:55 -07002994
2995 /* IVB wants error correction enabled */
2996 if (IS_IVYBRIDGE(dev))
2997 I915_WRITE(reg, I915_READ(reg) | FDI_FS_ERRC_ENABLE |
2998 FDI_FE_ERRC_ENABLE);
Zhenyu Wang5e84e1a2010-10-28 16:38:08 +08002999}
3000
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01003001static bool pipe_has_enabled_pch(struct intel_crtc *crtc)
Daniel Vetter1e833f42013-02-19 22:31:57 +01003002{
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01003003 return crtc->base.enabled && crtc->active &&
3004 crtc->config.has_pch_encoder;
Daniel Vetter1e833f42013-02-19 22:31:57 +01003005}
3006
Daniel Vetter01a415f2012-10-27 15:58:40 +02003007static void ivb_modeset_global_resources(struct drm_device *dev)
3008{
3009 struct drm_i915_private *dev_priv = dev->dev_private;
3010 struct intel_crtc *pipe_B_crtc =
3011 to_intel_crtc(dev_priv->pipe_to_crtc_mapping[PIPE_B]);
3012 struct intel_crtc *pipe_C_crtc =
3013 to_intel_crtc(dev_priv->pipe_to_crtc_mapping[PIPE_C]);
3014 uint32_t temp;
3015
Daniel Vetter1e833f42013-02-19 22:31:57 +01003016 /*
3017 * When everything is off disable fdi C so that we could enable fdi B
3018 * with all lanes. Note that we don't care about enabled pipes without
3019 * an enabled pch encoder.
3020 */
3021 if (!pipe_has_enabled_pch(pipe_B_crtc) &&
3022 !pipe_has_enabled_pch(pipe_C_crtc)) {
Daniel Vetter01a415f2012-10-27 15:58:40 +02003023 WARN_ON(I915_READ(FDI_RX_CTL(PIPE_B)) & FDI_RX_ENABLE);
3024 WARN_ON(I915_READ(FDI_RX_CTL(PIPE_C)) & FDI_RX_ENABLE);
3025
3026 temp = I915_READ(SOUTH_CHICKEN1);
3027 temp &= ~FDI_BC_BIFURCATION_SELECT;
3028 DRM_DEBUG_KMS("disabling fdi C rx\n");
3029 I915_WRITE(SOUTH_CHICKEN1, temp);
3030 }
3031}
3032
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003033/* The FDI link training functions for ILK/Ibexpeak. */
3034static void ironlake_fdi_link_train(struct drm_crtc *crtc)
3035{
3036 struct drm_device *dev = crtc->dev;
3037 struct drm_i915_private *dev_priv = dev->dev_private;
3038 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3039 int pipe = intel_crtc->pipe;
Chris Wilson5eddb702010-09-11 13:48:45 +01003040 u32 reg, temp, tries;
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003041
Ville Syrjälä1c8562f2014-04-25 22:12:07 +03003042 /* FDI needs bits from pipe first */
Jesse Barnes0fc932b2011-01-04 15:09:37 -08003043 assert_pipe_enabled(dev_priv, pipe);
Jesse Barnes0fc932b2011-01-04 15:09:37 -08003044
Adam Jacksone1a44742010-06-25 15:32:14 -04003045 /* Train 1: umask FDI RX Interrupt symbol_lock and bit_lock bit
3046 for train result */
Chris Wilson5eddb702010-09-11 13:48:45 +01003047 reg = FDI_RX_IMR(pipe);
3048 temp = I915_READ(reg);
Adam Jacksone1a44742010-06-25 15:32:14 -04003049 temp &= ~FDI_RX_SYMBOL_LOCK;
3050 temp &= ~FDI_RX_BIT_LOCK;
Chris Wilson5eddb702010-09-11 13:48:45 +01003051 I915_WRITE(reg, temp);
3052 I915_READ(reg);
Adam Jacksone1a44742010-06-25 15:32:14 -04003053 udelay(150);
3054
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003055 /* enable CPU FDI TX and PCH FDI RX */
Chris Wilson5eddb702010-09-11 13:48:45 +01003056 reg = FDI_TX_CTL(pipe);
3057 temp = I915_READ(reg);
Daniel Vetter627eb5a2013-04-29 19:33:42 +02003058 temp &= ~FDI_DP_PORT_WIDTH_MASK;
3059 temp |= FDI_DP_PORT_WIDTH(intel_crtc->config.fdi_lanes);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003060 temp &= ~FDI_LINK_TRAIN_NONE;
3061 temp |= FDI_LINK_TRAIN_PATTERN_1;
Chris Wilson5eddb702010-09-11 13:48:45 +01003062 I915_WRITE(reg, temp | FDI_TX_ENABLE);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003063
Chris Wilson5eddb702010-09-11 13:48:45 +01003064 reg = FDI_RX_CTL(pipe);
3065 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003066 temp &= ~FDI_LINK_TRAIN_NONE;
3067 temp |= FDI_LINK_TRAIN_PATTERN_1;
Chris Wilson5eddb702010-09-11 13:48:45 +01003068 I915_WRITE(reg, temp | FDI_RX_ENABLE);
3069
3070 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003071 udelay(150);
3072
Jesse Barnes5b2adf82010-10-07 16:01:15 -07003073 /* Ironlake workaround, enable clock pointer after FDI enable*/
Daniel Vetter8f5718a2012-10-31 22:52:28 +01003074 I915_WRITE(FDI_RX_CHICKEN(pipe), FDI_RX_PHASE_SYNC_POINTER_OVR);
3075 I915_WRITE(FDI_RX_CHICKEN(pipe), FDI_RX_PHASE_SYNC_POINTER_OVR |
3076 FDI_RX_PHASE_SYNC_POINTER_EN);
Jesse Barnes5b2adf82010-10-07 16:01:15 -07003077
Chris Wilson5eddb702010-09-11 13:48:45 +01003078 reg = FDI_RX_IIR(pipe);
Adam Jacksone1a44742010-06-25 15:32:14 -04003079 for (tries = 0; tries < 5; tries++) {
Chris Wilson5eddb702010-09-11 13:48:45 +01003080 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003081 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
3082
3083 if ((temp & FDI_RX_BIT_LOCK)) {
3084 DRM_DEBUG_KMS("FDI train 1 done.\n");
Chris Wilson5eddb702010-09-11 13:48:45 +01003085 I915_WRITE(reg, temp | FDI_RX_BIT_LOCK);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003086 break;
3087 }
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003088 }
Adam Jacksone1a44742010-06-25 15:32:14 -04003089 if (tries == 5)
Chris Wilson5eddb702010-09-11 13:48:45 +01003090 DRM_ERROR("FDI train 1 fail!\n");
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003091
3092 /* Train 2 */
Chris Wilson5eddb702010-09-11 13:48:45 +01003093 reg = FDI_TX_CTL(pipe);
3094 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003095 temp &= ~FDI_LINK_TRAIN_NONE;
3096 temp |= FDI_LINK_TRAIN_PATTERN_2;
Chris Wilson5eddb702010-09-11 13:48:45 +01003097 I915_WRITE(reg, temp);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003098
Chris Wilson5eddb702010-09-11 13:48:45 +01003099 reg = FDI_RX_CTL(pipe);
3100 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003101 temp &= ~FDI_LINK_TRAIN_NONE;
3102 temp |= FDI_LINK_TRAIN_PATTERN_2;
Chris Wilson5eddb702010-09-11 13:48:45 +01003103 I915_WRITE(reg, temp);
3104
3105 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003106 udelay(150);
3107
Chris Wilson5eddb702010-09-11 13:48:45 +01003108 reg = FDI_RX_IIR(pipe);
Adam Jacksone1a44742010-06-25 15:32:14 -04003109 for (tries = 0; tries < 5; tries++) {
Chris Wilson5eddb702010-09-11 13:48:45 +01003110 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003111 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
3112
3113 if (temp & FDI_RX_SYMBOL_LOCK) {
Chris Wilson5eddb702010-09-11 13:48:45 +01003114 I915_WRITE(reg, temp | FDI_RX_SYMBOL_LOCK);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003115 DRM_DEBUG_KMS("FDI train 2 done.\n");
3116 break;
3117 }
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003118 }
Adam Jacksone1a44742010-06-25 15:32:14 -04003119 if (tries == 5)
Chris Wilson5eddb702010-09-11 13:48:45 +01003120 DRM_ERROR("FDI train 2 fail!\n");
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003121
3122 DRM_DEBUG_KMS("FDI train done\n");
Jesse Barnes5c5313c2010-10-07 16:01:11 -07003123
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003124}
3125
Akshay Joshi0206e352011-08-16 15:34:10 -04003126static const int snb_b_fdi_train_param[] = {
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003127 FDI_LINK_TRAIN_400MV_0DB_SNB_B,
3128 FDI_LINK_TRAIN_400MV_6DB_SNB_B,
3129 FDI_LINK_TRAIN_600MV_3_5DB_SNB_B,
3130 FDI_LINK_TRAIN_800MV_0DB_SNB_B,
3131};
3132
3133/* The FDI link training functions for SNB/Cougarpoint. */
3134static void gen6_fdi_link_train(struct drm_crtc *crtc)
3135{
3136 struct drm_device *dev = crtc->dev;
3137 struct drm_i915_private *dev_priv = dev->dev_private;
3138 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3139 int pipe = intel_crtc->pipe;
Sean Paulfa37d392012-03-02 12:53:39 -05003140 u32 reg, temp, i, retry;
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003141
Adam Jacksone1a44742010-06-25 15:32:14 -04003142 /* Train 1: umask FDI RX Interrupt symbol_lock and bit_lock bit
3143 for train result */
Chris Wilson5eddb702010-09-11 13:48:45 +01003144 reg = FDI_RX_IMR(pipe);
3145 temp = I915_READ(reg);
Adam Jacksone1a44742010-06-25 15:32:14 -04003146 temp &= ~FDI_RX_SYMBOL_LOCK;
3147 temp &= ~FDI_RX_BIT_LOCK;
Chris Wilson5eddb702010-09-11 13:48:45 +01003148 I915_WRITE(reg, temp);
3149
3150 POSTING_READ(reg);
Adam Jacksone1a44742010-06-25 15:32:14 -04003151 udelay(150);
3152
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003153 /* enable CPU FDI TX and PCH FDI RX */
Chris Wilson5eddb702010-09-11 13:48:45 +01003154 reg = FDI_TX_CTL(pipe);
3155 temp = I915_READ(reg);
Daniel Vetter627eb5a2013-04-29 19:33:42 +02003156 temp &= ~FDI_DP_PORT_WIDTH_MASK;
3157 temp |= FDI_DP_PORT_WIDTH(intel_crtc->config.fdi_lanes);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003158 temp &= ~FDI_LINK_TRAIN_NONE;
3159 temp |= FDI_LINK_TRAIN_PATTERN_1;
3160 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
3161 /* SNB-B */
3162 temp |= FDI_LINK_TRAIN_400MV_0DB_SNB_B;
Chris Wilson5eddb702010-09-11 13:48:45 +01003163 I915_WRITE(reg, temp | FDI_TX_ENABLE);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003164
Daniel Vetterd74cf322012-10-26 10:58:13 +02003165 I915_WRITE(FDI_RX_MISC(pipe),
3166 FDI_RX_TP1_TO_TP2_48 | FDI_RX_FDI_DELAY_90);
3167
Chris Wilson5eddb702010-09-11 13:48:45 +01003168 reg = FDI_RX_CTL(pipe);
3169 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003170 if (HAS_PCH_CPT(dev)) {
3171 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
3172 temp |= FDI_LINK_TRAIN_PATTERN_1_CPT;
3173 } else {
3174 temp &= ~FDI_LINK_TRAIN_NONE;
3175 temp |= FDI_LINK_TRAIN_PATTERN_1;
3176 }
Chris Wilson5eddb702010-09-11 13:48:45 +01003177 I915_WRITE(reg, temp | FDI_RX_ENABLE);
3178
3179 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003180 udelay(150);
3181
Akshay Joshi0206e352011-08-16 15:34:10 -04003182 for (i = 0; i < 4; i++) {
Chris Wilson5eddb702010-09-11 13:48:45 +01003183 reg = FDI_TX_CTL(pipe);
3184 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003185 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
3186 temp |= snb_b_fdi_train_param[i];
Chris Wilson5eddb702010-09-11 13:48:45 +01003187 I915_WRITE(reg, temp);
3188
3189 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003190 udelay(500);
3191
Sean Paulfa37d392012-03-02 12:53:39 -05003192 for (retry = 0; retry < 5; retry++) {
3193 reg = FDI_RX_IIR(pipe);
3194 temp = I915_READ(reg);
3195 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
3196 if (temp & FDI_RX_BIT_LOCK) {
3197 I915_WRITE(reg, temp | FDI_RX_BIT_LOCK);
3198 DRM_DEBUG_KMS("FDI train 1 done.\n");
3199 break;
3200 }
3201 udelay(50);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003202 }
Sean Paulfa37d392012-03-02 12:53:39 -05003203 if (retry < 5)
3204 break;
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003205 }
3206 if (i == 4)
Chris Wilson5eddb702010-09-11 13:48:45 +01003207 DRM_ERROR("FDI train 1 fail!\n");
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003208
3209 /* Train 2 */
Chris Wilson5eddb702010-09-11 13:48:45 +01003210 reg = FDI_TX_CTL(pipe);
3211 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003212 temp &= ~FDI_LINK_TRAIN_NONE;
3213 temp |= FDI_LINK_TRAIN_PATTERN_2;
3214 if (IS_GEN6(dev)) {
3215 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
3216 /* SNB-B */
3217 temp |= FDI_LINK_TRAIN_400MV_0DB_SNB_B;
3218 }
Chris Wilson5eddb702010-09-11 13:48:45 +01003219 I915_WRITE(reg, temp);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003220
Chris Wilson5eddb702010-09-11 13:48:45 +01003221 reg = FDI_RX_CTL(pipe);
3222 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003223 if (HAS_PCH_CPT(dev)) {
3224 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
3225 temp |= FDI_LINK_TRAIN_PATTERN_2_CPT;
3226 } else {
3227 temp &= ~FDI_LINK_TRAIN_NONE;
3228 temp |= FDI_LINK_TRAIN_PATTERN_2;
3229 }
Chris Wilson5eddb702010-09-11 13:48:45 +01003230 I915_WRITE(reg, temp);
3231
3232 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003233 udelay(150);
3234
Akshay Joshi0206e352011-08-16 15:34:10 -04003235 for (i = 0; i < 4; i++) {
Chris Wilson5eddb702010-09-11 13:48:45 +01003236 reg = FDI_TX_CTL(pipe);
3237 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003238 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
3239 temp |= snb_b_fdi_train_param[i];
Chris Wilson5eddb702010-09-11 13:48:45 +01003240 I915_WRITE(reg, temp);
3241
3242 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003243 udelay(500);
3244
Sean Paulfa37d392012-03-02 12:53:39 -05003245 for (retry = 0; retry < 5; retry++) {
3246 reg = FDI_RX_IIR(pipe);
3247 temp = I915_READ(reg);
3248 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
3249 if (temp & FDI_RX_SYMBOL_LOCK) {
3250 I915_WRITE(reg, temp | FDI_RX_SYMBOL_LOCK);
3251 DRM_DEBUG_KMS("FDI train 2 done.\n");
3252 break;
3253 }
3254 udelay(50);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003255 }
Sean Paulfa37d392012-03-02 12:53:39 -05003256 if (retry < 5)
3257 break;
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003258 }
3259 if (i == 4)
Chris Wilson5eddb702010-09-11 13:48:45 +01003260 DRM_ERROR("FDI train 2 fail!\n");
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003261
3262 DRM_DEBUG_KMS("FDI train done.\n");
3263}
3264
Jesse Barnes357555c2011-04-28 15:09:55 -07003265/* Manual link training for Ivy Bridge A0 parts */
3266static void ivb_manual_fdi_link_train(struct drm_crtc *crtc)
3267{
3268 struct drm_device *dev = crtc->dev;
3269 struct drm_i915_private *dev_priv = dev->dev_private;
3270 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3271 int pipe = intel_crtc->pipe;
Jesse Barnes139ccd32013-08-19 11:04:55 -07003272 u32 reg, temp, i, j;
Jesse Barnes357555c2011-04-28 15:09:55 -07003273
3274 /* Train 1: umask FDI RX Interrupt symbol_lock and bit_lock bit
3275 for train result */
3276 reg = FDI_RX_IMR(pipe);
3277 temp = I915_READ(reg);
3278 temp &= ~FDI_RX_SYMBOL_LOCK;
3279 temp &= ~FDI_RX_BIT_LOCK;
3280 I915_WRITE(reg, temp);
3281
3282 POSTING_READ(reg);
3283 udelay(150);
3284
Daniel Vetter01a415f2012-10-27 15:58:40 +02003285 DRM_DEBUG_KMS("FDI_RX_IIR before link train 0x%x\n",
3286 I915_READ(FDI_RX_IIR(pipe)));
3287
Jesse Barnes139ccd32013-08-19 11:04:55 -07003288 /* Try each vswing and preemphasis setting twice before moving on */
3289 for (j = 0; j < ARRAY_SIZE(snb_b_fdi_train_param) * 2; j++) {
3290 /* disable first in case we need to retry */
Jesse Barnes357555c2011-04-28 15:09:55 -07003291 reg = FDI_TX_CTL(pipe);
3292 temp = I915_READ(reg);
Jesse Barnes139ccd32013-08-19 11:04:55 -07003293 temp &= ~(FDI_LINK_TRAIN_AUTO | FDI_LINK_TRAIN_NONE_IVB);
3294 temp &= ~FDI_TX_ENABLE;
3295 I915_WRITE(reg, temp);
3296
3297 reg = FDI_RX_CTL(pipe);
3298 temp = I915_READ(reg);
3299 temp &= ~FDI_LINK_TRAIN_AUTO;
3300 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
3301 temp &= ~FDI_RX_ENABLE;
3302 I915_WRITE(reg, temp);
3303
3304 /* enable CPU FDI TX and PCH FDI RX */
3305 reg = FDI_TX_CTL(pipe);
3306 temp = I915_READ(reg);
3307 temp &= ~FDI_DP_PORT_WIDTH_MASK;
3308 temp |= FDI_DP_PORT_WIDTH(intel_crtc->config.fdi_lanes);
3309 temp |= FDI_LINK_TRAIN_PATTERN_1_IVB;
Jesse Barnes357555c2011-04-28 15:09:55 -07003310 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
Jesse Barnes139ccd32013-08-19 11:04:55 -07003311 temp |= snb_b_fdi_train_param[j/2];
3312 temp |= FDI_COMPOSITE_SYNC;
3313 I915_WRITE(reg, temp | FDI_TX_ENABLE);
3314
3315 I915_WRITE(FDI_RX_MISC(pipe),
3316 FDI_RX_TP1_TO_TP2_48 | FDI_RX_FDI_DELAY_90);
3317
3318 reg = FDI_RX_CTL(pipe);
3319 temp = I915_READ(reg);
3320 temp |= FDI_LINK_TRAIN_PATTERN_1_CPT;
3321 temp |= FDI_COMPOSITE_SYNC;
3322 I915_WRITE(reg, temp | FDI_RX_ENABLE);
3323
3324 POSTING_READ(reg);
3325 udelay(1); /* should be 0.5us */
3326
3327 for (i = 0; i < 4; i++) {
3328 reg = FDI_RX_IIR(pipe);
3329 temp = I915_READ(reg);
3330 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
3331
3332 if (temp & FDI_RX_BIT_LOCK ||
3333 (I915_READ(reg) & FDI_RX_BIT_LOCK)) {
3334 I915_WRITE(reg, temp | FDI_RX_BIT_LOCK);
3335 DRM_DEBUG_KMS("FDI train 1 done, level %i.\n",
3336 i);
3337 break;
3338 }
3339 udelay(1); /* should be 0.5us */
3340 }
3341 if (i == 4) {
3342 DRM_DEBUG_KMS("FDI train 1 fail on vswing %d\n", j / 2);
3343 continue;
3344 }
3345
3346 /* Train 2 */
3347 reg = FDI_TX_CTL(pipe);
3348 temp = I915_READ(reg);
3349 temp &= ~FDI_LINK_TRAIN_NONE_IVB;
3350 temp |= FDI_LINK_TRAIN_PATTERN_2_IVB;
3351 I915_WRITE(reg, temp);
3352
3353 reg = FDI_RX_CTL(pipe);
3354 temp = I915_READ(reg);
3355 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
3356 temp |= FDI_LINK_TRAIN_PATTERN_2_CPT;
Jesse Barnes357555c2011-04-28 15:09:55 -07003357 I915_WRITE(reg, temp);
3358
3359 POSTING_READ(reg);
Jesse Barnes139ccd32013-08-19 11:04:55 -07003360 udelay(2); /* should be 1.5us */
Jesse Barnes357555c2011-04-28 15:09:55 -07003361
Jesse Barnes139ccd32013-08-19 11:04:55 -07003362 for (i = 0; i < 4; i++) {
3363 reg = FDI_RX_IIR(pipe);
3364 temp = I915_READ(reg);
3365 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
Jesse Barnes357555c2011-04-28 15:09:55 -07003366
Jesse Barnes139ccd32013-08-19 11:04:55 -07003367 if (temp & FDI_RX_SYMBOL_LOCK ||
3368 (I915_READ(reg) & FDI_RX_SYMBOL_LOCK)) {
3369 I915_WRITE(reg, temp | FDI_RX_SYMBOL_LOCK);
3370 DRM_DEBUG_KMS("FDI train 2 done, level %i.\n",
3371 i);
3372 goto train_done;
3373 }
3374 udelay(2); /* should be 1.5us */
Jesse Barnes357555c2011-04-28 15:09:55 -07003375 }
Jesse Barnes139ccd32013-08-19 11:04:55 -07003376 if (i == 4)
3377 DRM_DEBUG_KMS("FDI train 2 fail on vswing %d\n", j / 2);
Jesse Barnes357555c2011-04-28 15:09:55 -07003378 }
Jesse Barnes357555c2011-04-28 15:09:55 -07003379
Jesse Barnes139ccd32013-08-19 11:04:55 -07003380train_done:
Jesse Barnes357555c2011-04-28 15:09:55 -07003381 DRM_DEBUG_KMS("FDI train done.\n");
3382}
3383
Daniel Vetter88cefb62012-08-12 19:27:14 +02003384static void ironlake_fdi_pll_enable(struct intel_crtc *intel_crtc)
Jesse Barnes0e23b992010-09-10 11:10:00 -07003385{
Daniel Vetter88cefb62012-08-12 19:27:14 +02003386 struct drm_device *dev = intel_crtc->base.dev;
Jesse Barnes0e23b992010-09-10 11:10:00 -07003387 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes0e23b992010-09-10 11:10:00 -07003388 int pipe = intel_crtc->pipe;
Chris Wilson5eddb702010-09-11 13:48:45 +01003389 u32 reg, temp;
Jesse Barnes0e23b992010-09-10 11:10:00 -07003390
Jesse Barnesc64e3112010-09-10 11:27:03 -07003391
Jesse Barnes0e23b992010-09-10 11:10:00 -07003392 /* enable PCH FDI RX PLL, wait warmup plus DMI latency */
Chris Wilson5eddb702010-09-11 13:48:45 +01003393 reg = FDI_RX_CTL(pipe);
3394 temp = I915_READ(reg);
Daniel Vetter627eb5a2013-04-29 19:33:42 +02003395 temp &= ~(FDI_DP_PORT_WIDTH_MASK | (0x7 << 16));
3396 temp |= FDI_DP_PORT_WIDTH(intel_crtc->config.fdi_lanes);
Daniel Vetterdfd07d72012-12-17 11:21:38 +01003397 temp |= (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) << 11;
Chris Wilson5eddb702010-09-11 13:48:45 +01003398 I915_WRITE(reg, temp | FDI_RX_PLL_ENABLE);
3399
3400 POSTING_READ(reg);
Jesse Barnes0e23b992010-09-10 11:10:00 -07003401 udelay(200);
3402
3403 /* Switch from Rawclk to PCDclk */
Chris Wilson5eddb702010-09-11 13:48:45 +01003404 temp = I915_READ(reg);
3405 I915_WRITE(reg, temp | FDI_PCDCLK);
3406
3407 POSTING_READ(reg);
Jesse Barnes0e23b992010-09-10 11:10:00 -07003408 udelay(200);
3409
Paulo Zanoni20749732012-11-23 15:30:38 -02003410 /* Enable CPU FDI TX PLL, always on for Ironlake */
3411 reg = FDI_TX_CTL(pipe);
3412 temp = I915_READ(reg);
3413 if ((temp & FDI_TX_PLL_ENABLE) == 0) {
3414 I915_WRITE(reg, temp | FDI_TX_PLL_ENABLE);
Chris Wilson5eddb702010-09-11 13:48:45 +01003415
Paulo Zanoni20749732012-11-23 15:30:38 -02003416 POSTING_READ(reg);
3417 udelay(100);
Jesse Barnes0e23b992010-09-10 11:10:00 -07003418 }
3419}
3420
Daniel Vetter88cefb62012-08-12 19:27:14 +02003421static void ironlake_fdi_pll_disable(struct intel_crtc *intel_crtc)
3422{
3423 struct drm_device *dev = intel_crtc->base.dev;
3424 struct drm_i915_private *dev_priv = dev->dev_private;
3425 int pipe = intel_crtc->pipe;
3426 u32 reg, temp;
3427
3428 /* Switch from PCDclk to Rawclk */
3429 reg = FDI_RX_CTL(pipe);
3430 temp = I915_READ(reg);
3431 I915_WRITE(reg, temp & ~FDI_PCDCLK);
3432
3433 /* Disable CPU FDI TX PLL */
3434 reg = FDI_TX_CTL(pipe);
3435 temp = I915_READ(reg);
3436 I915_WRITE(reg, temp & ~FDI_TX_PLL_ENABLE);
3437
3438 POSTING_READ(reg);
3439 udelay(100);
3440
3441 reg = FDI_RX_CTL(pipe);
3442 temp = I915_READ(reg);
3443 I915_WRITE(reg, temp & ~FDI_RX_PLL_ENABLE);
3444
3445 /* Wait for the clocks to turn off. */
3446 POSTING_READ(reg);
3447 udelay(100);
3448}
3449
Jesse Barnes0fc932b2011-01-04 15:09:37 -08003450static void ironlake_fdi_disable(struct drm_crtc *crtc)
3451{
3452 struct drm_device *dev = crtc->dev;
3453 struct drm_i915_private *dev_priv = dev->dev_private;
3454 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3455 int pipe = intel_crtc->pipe;
3456 u32 reg, temp;
3457
3458 /* disable CPU FDI tx and PCH FDI rx */
3459 reg = FDI_TX_CTL(pipe);
3460 temp = I915_READ(reg);
3461 I915_WRITE(reg, temp & ~FDI_TX_ENABLE);
3462 POSTING_READ(reg);
3463
3464 reg = FDI_RX_CTL(pipe);
3465 temp = I915_READ(reg);
3466 temp &= ~(0x7 << 16);
Daniel Vetterdfd07d72012-12-17 11:21:38 +01003467 temp |= (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) << 11;
Jesse Barnes0fc932b2011-01-04 15:09:37 -08003468 I915_WRITE(reg, temp & ~FDI_RX_ENABLE);
3469
3470 POSTING_READ(reg);
3471 udelay(100);
3472
3473 /* Ironlake workaround, disable clock pointer after downing FDI */
Robin Schroereba905b2014-05-18 02:24:50 +02003474 if (HAS_PCH_IBX(dev))
Jesse Barnes6f06ce12011-01-04 15:09:38 -08003475 I915_WRITE(FDI_RX_CHICKEN(pipe), FDI_RX_PHASE_SYNC_POINTER_OVR);
Jesse Barnes0fc932b2011-01-04 15:09:37 -08003476
3477 /* still set train pattern 1 */
3478 reg = FDI_TX_CTL(pipe);
3479 temp = I915_READ(reg);
3480 temp &= ~FDI_LINK_TRAIN_NONE;
3481 temp |= FDI_LINK_TRAIN_PATTERN_1;
3482 I915_WRITE(reg, temp);
3483
3484 reg = FDI_RX_CTL(pipe);
3485 temp = I915_READ(reg);
3486 if (HAS_PCH_CPT(dev)) {
3487 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
3488 temp |= FDI_LINK_TRAIN_PATTERN_1_CPT;
3489 } else {
3490 temp &= ~FDI_LINK_TRAIN_NONE;
3491 temp |= FDI_LINK_TRAIN_PATTERN_1;
3492 }
3493 /* BPC in FDI rx is consistent with that in PIPECONF */
3494 temp &= ~(0x07 << 16);
Daniel Vetterdfd07d72012-12-17 11:21:38 +01003495 temp |= (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) << 11;
Jesse Barnes0fc932b2011-01-04 15:09:37 -08003496 I915_WRITE(reg, temp);
3497
3498 POSTING_READ(reg);
3499 udelay(100);
3500}
3501
Chris Wilson5dce5b932014-01-20 10:17:36 +00003502bool intel_has_pending_fb_unpin(struct drm_device *dev)
3503{
3504 struct intel_crtc *crtc;
3505
3506 /* Note that we don't need to be called with mode_config.lock here
3507 * as our list of CRTC objects is static for the lifetime of the
3508 * device and so cannot disappear as we iterate. Similarly, we can
3509 * happily treat the predicates as racy, atomic checks as userspace
3510 * cannot claim and pin a new fb without at least acquring the
3511 * struct_mutex and so serialising with us.
3512 */
Damien Lespiaud3fcc802014-05-13 23:32:22 +01003513 for_each_intel_crtc(dev, crtc) {
Chris Wilson5dce5b932014-01-20 10:17:36 +00003514 if (atomic_read(&crtc->unpin_work_count) == 0)
3515 continue;
3516
3517 if (crtc->unpin_work)
3518 intel_wait_for_vblank(dev, crtc->pipe);
3519
3520 return true;
3521 }
3522
3523 return false;
3524}
3525
Chris Wilsond6bbafa2014-09-05 07:13:24 +01003526static void page_flip_completed(struct intel_crtc *intel_crtc)
3527{
3528 struct drm_i915_private *dev_priv = to_i915(intel_crtc->base.dev);
3529 struct intel_unpin_work *work = intel_crtc->unpin_work;
3530
3531 /* ensure that the unpin work is consistent wrt ->pending. */
3532 smp_rmb();
3533 intel_crtc->unpin_work = NULL;
3534
3535 if (work->event)
3536 drm_send_vblank_event(intel_crtc->base.dev,
3537 intel_crtc->pipe,
3538 work->event);
3539
3540 drm_crtc_vblank_put(&intel_crtc->base);
3541
3542 wake_up_all(&dev_priv->pending_flip_queue);
3543 queue_work(dev_priv->wq, &work->work);
3544
3545 trace_i915_flip_complete(intel_crtc->plane,
3546 work->pending_flip_obj);
3547}
3548
Ville Syrjälä46a55d32014-05-21 14:04:46 +03003549void intel_crtc_wait_for_pending_flips(struct drm_crtc *crtc)
Chris Wilsone6c3a2a2010-09-23 23:04:43 +01003550{
Chris Wilson0f911282012-04-17 10:05:38 +01003551 struct drm_device *dev = crtc->dev;
Chris Wilson5bb61642012-09-27 21:25:58 +01003552 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsone6c3a2a2010-09-23 23:04:43 +01003553
Daniel Vetter2c10d572012-12-20 21:24:07 +01003554 WARN_ON(waitqueue_active(&dev_priv->pending_flip_queue));
Chris Wilson9c787942014-09-05 07:13:25 +01003555 if (WARN_ON(wait_event_timeout(dev_priv->pending_flip_queue,
3556 !intel_crtc_has_pending_flip(crtc),
3557 60*HZ) == 0)) {
3558 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetter2c10d572012-12-20 21:24:07 +01003559
Daniel Vetter5e2d7af2014-09-15 14:55:22 +02003560 spin_lock_irq(&dev->event_lock);
Chris Wilson9c787942014-09-05 07:13:25 +01003561 if (intel_crtc->unpin_work) {
3562 WARN_ONCE(1, "Removing stuck page flip\n");
3563 page_flip_completed(intel_crtc);
3564 }
Daniel Vetter5e2d7af2014-09-15 14:55:22 +02003565 spin_unlock_irq(&dev->event_lock);
Chris Wilson9c787942014-09-05 07:13:25 +01003566 }
Chris Wilson5bb61642012-09-27 21:25:58 +01003567
Chris Wilson975d5682014-08-20 13:13:34 +01003568 if (crtc->primary->fb) {
3569 mutex_lock(&dev->struct_mutex);
3570 intel_finish_fb(crtc->primary->fb);
3571 mutex_unlock(&dev->struct_mutex);
3572 }
Chris Wilsone6c3a2a2010-09-23 23:04:43 +01003573}
3574
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003575/* Program iCLKIP clock to the desired frequency */
3576static void lpt_program_iclkip(struct drm_crtc *crtc)
3577{
3578 struct drm_device *dev = crtc->dev;
3579 struct drm_i915_private *dev_priv = dev->dev_private;
Damien Lespiau241bfc32013-09-25 16:45:37 +01003580 int clock = to_intel_crtc(crtc)->config.adjusted_mode.crtc_clock;
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003581 u32 divsel, phaseinc, auxdiv, phasedir = 0;
3582 u32 temp;
3583
Daniel Vetter09153002012-12-12 14:06:44 +01003584 mutex_lock(&dev_priv->dpio_lock);
3585
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003586 /* It is necessary to ungate the pixclk gate prior to programming
3587 * the divisors, and gate it back when it is done.
3588 */
3589 I915_WRITE(PIXCLK_GATE, PIXCLK_GATE_GATE);
3590
3591 /* Disable SSCCTL */
3592 intel_sbi_write(dev_priv, SBI_SSCCTL6,
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02003593 intel_sbi_read(dev_priv, SBI_SSCCTL6, SBI_ICLK) |
3594 SBI_SSCCTL_DISABLE,
3595 SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003596
3597 /* 20MHz is a corner case which is out of range for the 7-bit divisor */
Ville Syrjälä12d7cee2013-09-04 18:25:19 +03003598 if (clock == 20000) {
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003599 auxdiv = 1;
3600 divsel = 0x41;
3601 phaseinc = 0x20;
3602 } else {
3603 /* The iCLK virtual clock root frequency is in MHz,
Damien Lespiau241bfc32013-09-25 16:45:37 +01003604 * but the adjusted_mode->crtc_clock in in KHz. To get the
3605 * divisors, it is necessary to divide one by another, so we
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003606 * convert the virtual clock precision to KHz here for higher
3607 * precision.
3608 */
3609 u32 iclk_virtual_root_freq = 172800 * 1000;
3610 u32 iclk_pi_range = 64;
3611 u32 desired_divisor, msb_divisor_value, pi_value;
3612
Ville Syrjälä12d7cee2013-09-04 18:25:19 +03003613 desired_divisor = (iclk_virtual_root_freq / clock);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003614 msb_divisor_value = desired_divisor / iclk_pi_range;
3615 pi_value = desired_divisor % iclk_pi_range;
3616
3617 auxdiv = 0;
3618 divsel = msb_divisor_value - 2;
3619 phaseinc = pi_value;
3620 }
3621
3622 /* This should not happen with any sane values */
3623 WARN_ON(SBI_SSCDIVINTPHASE_DIVSEL(divsel) &
3624 ~SBI_SSCDIVINTPHASE_DIVSEL_MASK);
3625 WARN_ON(SBI_SSCDIVINTPHASE_DIR(phasedir) &
3626 ~SBI_SSCDIVINTPHASE_INCVAL_MASK);
3627
3628 DRM_DEBUG_KMS("iCLKIP clock: found settings for %dKHz refresh rate: auxdiv=%x, divsel=%x, phasedir=%x, phaseinc=%x\n",
Ville Syrjälä12d7cee2013-09-04 18:25:19 +03003629 clock,
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003630 auxdiv,
3631 divsel,
3632 phasedir,
3633 phaseinc);
3634
3635 /* Program SSCDIVINTPHASE6 */
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02003636 temp = intel_sbi_read(dev_priv, SBI_SSCDIVINTPHASE6, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003637 temp &= ~SBI_SSCDIVINTPHASE_DIVSEL_MASK;
3638 temp |= SBI_SSCDIVINTPHASE_DIVSEL(divsel);
3639 temp &= ~SBI_SSCDIVINTPHASE_INCVAL_MASK;
3640 temp |= SBI_SSCDIVINTPHASE_INCVAL(phaseinc);
3641 temp |= SBI_SSCDIVINTPHASE_DIR(phasedir);
3642 temp |= SBI_SSCDIVINTPHASE_PROPAGATE;
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02003643 intel_sbi_write(dev_priv, SBI_SSCDIVINTPHASE6, temp, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003644
3645 /* Program SSCAUXDIV */
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02003646 temp = intel_sbi_read(dev_priv, SBI_SSCAUXDIV6, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003647 temp &= ~SBI_SSCAUXDIV_FINALDIV2SEL(1);
3648 temp |= SBI_SSCAUXDIV_FINALDIV2SEL(auxdiv);
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02003649 intel_sbi_write(dev_priv, SBI_SSCAUXDIV6, temp, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003650
3651 /* Enable modulator and associated divider */
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02003652 temp = intel_sbi_read(dev_priv, SBI_SSCCTL6, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003653 temp &= ~SBI_SSCCTL_DISABLE;
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02003654 intel_sbi_write(dev_priv, SBI_SSCCTL6, temp, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003655
3656 /* Wait for initialization time */
3657 udelay(24);
3658
3659 I915_WRITE(PIXCLK_GATE, PIXCLK_GATE_UNGATE);
Daniel Vetter09153002012-12-12 14:06:44 +01003660
3661 mutex_unlock(&dev_priv->dpio_lock);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003662}
3663
Daniel Vetter275f01b22013-05-03 11:49:47 +02003664static void ironlake_pch_transcoder_set_timings(struct intel_crtc *crtc,
3665 enum pipe pch_transcoder)
3666{
3667 struct drm_device *dev = crtc->base.dev;
3668 struct drm_i915_private *dev_priv = dev->dev_private;
3669 enum transcoder cpu_transcoder = crtc->config.cpu_transcoder;
3670
3671 I915_WRITE(PCH_TRANS_HTOTAL(pch_transcoder),
3672 I915_READ(HTOTAL(cpu_transcoder)));
3673 I915_WRITE(PCH_TRANS_HBLANK(pch_transcoder),
3674 I915_READ(HBLANK(cpu_transcoder)));
3675 I915_WRITE(PCH_TRANS_HSYNC(pch_transcoder),
3676 I915_READ(HSYNC(cpu_transcoder)));
3677
3678 I915_WRITE(PCH_TRANS_VTOTAL(pch_transcoder),
3679 I915_READ(VTOTAL(cpu_transcoder)));
3680 I915_WRITE(PCH_TRANS_VBLANK(pch_transcoder),
3681 I915_READ(VBLANK(cpu_transcoder)));
3682 I915_WRITE(PCH_TRANS_VSYNC(pch_transcoder),
3683 I915_READ(VSYNC(cpu_transcoder)));
3684 I915_WRITE(PCH_TRANS_VSYNCSHIFT(pch_transcoder),
3685 I915_READ(VSYNCSHIFT(cpu_transcoder)));
3686}
3687
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01003688static void cpt_enable_fdi_bc_bifurcation(struct drm_device *dev)
3689{
3690 struct drm_i915_private *dev_priv = dev->dev_private;
3691 uint32_t temp;
3692
3693 temp = I915_READ(SOUTH_CHICKEN1);
3694 if (temp & FDI_BC_BIFURCATION_SELECT)
3695 return;
3696
3697 WARN_ON(I915_READ(FDI_RX_CTL(PIPE_B)) & FDI_RX_ENABLE);
3698 WARN_ON(I915_READ(FDI_RX_CTL(PIPE_C)) & FDI_RX_ENABLE);
3699
3700 temp |= FDI_BC_BIFURCATION_SELECT;
3701 DRM_DEBUG_KMS("enabling fdi C rx\n");
3702 I915_WRITE(SOUTH_CHICKEN1, temp);
3703 POSTING_READ(SOUTH_CHICKEN1);
3704}
3705
3706static void ivybridge_update_fdi_bc_bifurcation(struct intel_crtc *intel_crtc)
3707{
3708 struct drm_device *dev = intel_crtc->base.dev;
3709 struct drm_i915_private *dev_priv = dev->dev_private;
3710
3711 switch (intel_crtc->pipe) {
3712 case PIPE_A:
3713 break;
3714 case PIPE_B:
3715 if (intel_crtc->config.fdi_lanes > 2)
3716 WARN_ON(I915_READ(SOUTH_CHICKEN1) & FDI_BC_BIFURCATION_SELECT);
3717 else
3718 cpt_enable_fdi_bc_bifurcation(dev);
3719
3720 break;
3721 case PIPE_C:
3722 cpt_enable_fdi_bc_bifurcation(dev);
3723
3724 break;
3725 default:
3726 BUG();
3727 }
3728}
3729
Jesse Barnesf67a5592011-01-05 10:31:48 -08003730/*
3731 * Enable PCH resources required for PCH ports:
3732 * - PCH PLLs
3733 * - FDI training & RX/TX
3734 * - update transcoder timings
3735 * - DP transcoding bits
3736 * - transcoder
3737 */
3738static void ironlake_pch_enable(struct drm_crtc *crtc)
Jesse Barnes79e53942008-11-07 14:24:08 -08003739{
3740 struct drm_device *dev = crtc->dev;
Zhenyu Wang2c072452009-06-05 15:38:42 +08003741 struct drm_i915_private *dev_priv = dev->dev_private;
3742 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3743 int pipe = intel_crtc->pipe;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003744 u32 reg, temp;
Jesse Barnes6be4a602010-09-10 10:26:01 -07003745
Daniel Vetterab9412b2013-05-03 11:49:46 +02003746 assert_pch_transcoder_disabled(dev_priv, pipe);
Chris Wilsone7e164d2012-05-11 09:21:25 +01003747
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01003748 if (IS_IVYBRIDGE(dev))
3749 ivybridge_update_fdi_bc_bifurcation(intel_crtc);
3750
Daniel Vettercd986ab2012-10-26 10:58:12 +02003751 /* Write the TU size bits before fdi link training, so that error
3752 * detection works. */
3753 I915_WRITE(FDI_RX_TUSIZE1(pipe),
3754 I915_READ(PIPE_DATA_M1(pipe)) & TU_SIZE_MASK);
3755
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003756 /* For PCH output, training FDI link */
Jesse Barnes674cf962011-04-28 14:27:04 -07003757 dev_priv->display.fdi_link_train(crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003758
Daniel Vetter3ad8a202013-06-05 13:34:32 +02003759 /* We need to program the right clock selection before writing the pixel
3760 * mutliplier into the DPLL. */
Paulo Zanoni303b81e2012-10-31 18:12:23 -02003761 if (HAS_PCH_CPT(dev)) {
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003762 u32 sel;
Jesse Barnes4b645f12011-10-12 09:51:31 -07003763
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003764 temp = I915_READ(PCH_DPLL_SEL);
Daniel Vetter11887392013-06-05 13:34:09 +02003765 temp |= TRANS_DPLL_ENABLE(pipe);
3766 sel = TRANS_DPLLB_SEL(pipe);
Daniel Vettera43f6e02013-06-07 23:10:32 +02003767 if (intel_crtc->config.shared_dpll == DPLL_ID_PCH_PLL_B)
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003768 temp |= sel;
3769 else
3770 temp &= ~sel;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003771 I915_WRITE(PCH_DPLL_SEL, temp);
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003772 }
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003773
Daniel Vetter3ad8a202013-06-05 13:34:32 +02003774 /* XXX: pch pll's can be enabled any time before we enable the PCH
3775 * transcoder, and we actually should do this to not upset any PCH
3776 * transcoder that already use the clock when we share it.
3777 *
3778 * Note that enable_shared_dpll tries to do the right thing, but
3779 * get_shared_dpll unconditionally resets the pll - we need that to have
3780 * the right LVDS enable sequence. */
Daniel Vetter85b38942014-04-24 23:55:14 +02003781 intel_enable_shared_dpll(intel_crtc);
Daniel Vetter3ad8a202013-06-05 13:34:32 +02003782
Jesse Barnesd9b6cb52011-01-04 15:09:35 -08003783 /* set transcoder timing, panel must allow it */
3784 assert_panel_unlocked(dev_priv, pipe);
Daniel Vetter275f01b22013-05-03 11:49:47 +02003785 ironlake_pch_transcoder_set_timings(intel_crtc, pipe);
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003786
Paulo Zanoni303b81e2012-10-31 18:12:23 -02003787 intel_fdi_normal_train(crtc);
Zhenyu Wang5e84e1a2010-10-28 16:38:08 +08003788
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003789 /* For PCH DP, enable TRANS_DP_CTL */
Daniel Vetter0a888182014-11-03 14:37:38 +01003790 if (HAS_PCH_CPT(dev) && intel_crtc->config.has_dp_encoder) {
Daniel Vetterdfd07d72012-12-17 11:21:38 +01003791 u32 bpc = (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) >> 5;
Chris Wilson5eddb702010-09-11 13:48:45 +01003792 reg = TRANS_DP_CTL(pipe);
3793 temp = I915_READ(reg);
3794 temp &= ~(TRANS_DP_PORT_SEL_MASK |
Eric Anholt220cad32010-11-18 09:32:58 +08003795 TRANS_DP_SYNC_MASK |
3796 TRANS_DP_BPC_MASK);
Chris Wilson5eddb702010-09-11 13:48:45 +01003797 temp |= (TRANS_DP_OUTPUT_ENABLE |
3798 TRANS_DP_ENH_FRAMING);
Jesse Barnes9325c9f2011-06-24 12:19:21 -07003799 temp |= bpc << 9; /* same format but at 11:9 */
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003800
3801 if (crtc->mode.flags & DRM_MODE_FLAG_PHSYNC)
Chris Wilson5eddb702010-09-11 13:48:45 +01003802 temp |= TRANS_DP_HSYNC_ACTIVE_HIGH;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003803 if (crtc->mode.flags & DRM_MODE_FLAG_PVSYNC)
Chris Wilson5eddb702010-09-11 13:48:45 +01003804 temp |= TRANS_DP_VSYNC_ACTIVE_HIGH;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003805
3806 switch (intel_trans_dp_port_sel(crtc)) {
3807 case PCH_DP_B:
Chris Wilson5eddb702010-09-11 13:48:45 +01003808 temp |= TRANS_DP_PORT_SEL_B;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003809 break;
3810 case PCH_DP_C:
Chris Wilson5eddb702010-09-11 13:48:45 +01003811 temp |= TRANS_DP_PORT_SEL_C;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003812 break;
3813 case PCH_DP_D:
Chris Wilson5eddb702010-09-11 13:48:45 +01003814 temp |= TRANS_DP_PORT_SEL_D;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003815 break;
3816 default:
Daniel Vettere95d41e2012-10-26 10:58:16 +02003817 BUG();
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003818 }
3819
Chris Wilson5eddb702010-09-11 13:48:45 +01003820 I915_WRITE(reg, temp);
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003821 }
3822
Paulo Zanonib8a4f402012-10-31 18:12:42 -02003823 ironlake_enable_pch_transcoder(dev_priv, pipe);
Jesse Barnesf67a5592011-01-05 10:31:48 -08003824}
3825
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02003826static void lpt_pch_enable(struct drm_crtc *crtc)
3827{
3828 struct drm_device *dev = crtc->dev;
3829 struct drm_i915_private *dev_priv = dev->dev_private;
3830 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetter3b117c82013-04-17 20:15:07 +02003831 enum transcoder cpu_transcoder = intel_crtc->config.cpu_transcoder;
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02003832
Daniel Vetterab9412b2013-05-03 11:49:46 +02003833 assert_pch_transcoder_disabled(dev_priv, TRANSCODER_A);
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02003834
Paulo Zanoni8c52b5e2012-10-31 18:12:24 -02003835 lpt_program_iclkip(crtc);
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02003836
Paulo Zanoni0540e482012-10-31 18:12:40 -02003837 /* Set transcoder timing. */
Daniel Vetter275f01b22013-05-03 11:49:47 +02003838 ironlake_pch_transcoder_set_timings(intel_crtc, PIPE_A);
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02003839
Paulo Zanoni937bb612012-10-31 18:12:47 -02003840 lpt_enable_pch_transcoder(dev_priv, cpu_transcoder);
Jesse Barnesf67a5592011-01-05 10:31:48 -08003841}
3842
Daniel Vetter716c2e52014-06-25 22:02:02 +03003843void intel_put_shared_dpll(struct intel_crtc *crtc)
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003844{
Daniel Vettere2b78262013-06-07 23:10:03 +02003845 struct intel_shared_dpll *pll = intel_crtc_to_shared_dpll(crtc);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003846
3847 if (pll == NULL)
3848 return;
3849
Ander Conselvan de Oliveira3e369b72014-10-29 11:32:32 +02003850 if (!(pll->config.crtc_mask & (1 << crtc->pipe))) {
Ander Conselvan de Oliveira1e6f2dd2014-10-29 11:32:31 +02003851 WARN(1, "bad %s crtc mask\n", pll->name);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003852 return;
3853 }
3854
Ander Conselvan de Oliveira3e369b72014-10-29 11:32:32 +02003855 pll->config.crtc_mask &= ~(1 << crtc->pipe);
3856 if (pll->config.crtc_mask == 0) {
Daniel Vetterf4a091c2013-06-10 17:28:22 +02003857 WARN_ON(pll->on);
3858 WARN_ON(pll->active);
3859 }
3860
Daniel Vettera43f6e02013-06-07 23:10:32 +02003861 crtc->config.shared_dpll = DPLL_ID_PRIVATE;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003862}
3863
Daniel Vetter716c2e52014-06-25 22:02:02 +03003864struct intel_shared_dpll *intel_get_shared_dpll(struct intel_crtc *crtc)
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003865{
Daniel Vettere2b78262013-06-07 23:10:03 +02003866 struct drm_i915_private *dev_priv = crtc->base.dev->dev_private;
Ander Conselvan de Oliveira8bd31e62014-10-29 11:32:33 +02003867 struct intel_shared_dpll *pll;
Daniel Vettere2b78262013-06-07 23:10:03 +02003868 enum intel_dpll_id i;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003869
Daniel Vetter98b6bd92012-05-20 20:00:25 +02003870 if (HAS_PCH_IBX(dev_priv->dev)) {
3871 /* Ironlake PCH has a fixed PLL->PCH pipe mapping. */
Daniel Vetterd94ab062013-07-04 12:01:16 +02003872 i = (enum intel_dpll_id) crtc->pipe;
Daniel Vettere72f9fb2013-06-05 13:34:06 +02003873 pll = &dev_priv->shared_dplls[i];
Daniel Vetter98b6bd92012-05-20 20:00:25 +02003874
Daniel Vetter46edb022013-06-05 13:34:12 +02003875 DRM_DEBUG_KMS("CRTC:%d using pre-allocated %s\n",
3876 crtc->base.base.id, pll->name);
Daniel Vetter98b6bd92012-05-20 20:00:25 +02003877
Ander Conselvan de Oliveira8bd31e62014-10-29 11:32:33 +02003878 WARN_ON(pll->new_config->crtc_mask);
Daniel Vetterf2a69f42014-05-20 15:19:19 +02003879
Daniel Vetter98b6bd92012-05-20 20:00:25 +02003880 goto found;
3881 }
3882
Daniel Vettere72f9fb2013-06-05 13:34:06 +02003883 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
3884 pll = &dev_priv->shared_dplls[i];
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003885
3886 /* Only want to check enabled timings first */
Ander Conselvan de Oliveira8bd31e62014-10-29 11:32:33 +02003887 if (pll->new_config->crtc_mask == 0)
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003888 continue;
3889
Ander Conselvan de Oliveira8bd31e62014-10-29 11:32:33 +02003890 if (memcmp(&crtc->new_config->dpll_hw_state,
3891 &pll->new_config->hw_state,
3892 sizeof(pll->new_config->hw_state)) == 0) {
3893 DRM_DEBUG_KMS("CRTC:%d sharing existing %s (crtc mask 0x%08x, ative %d)\n",
Ander Conselvan de Oliveira1e6f2dd2014-10-29 11:32:31 +02003894 crtc->base.base.id, pll->name,
Ander Conselvan de Oliveira8bd31e62014-10-29 11:32:33 +02003895 pll->new_config->crtc_mask,
3896 pll->active);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003897 goto found;
3898 }
3899 }
3900
3901 /* Ok no matching timings, maybe there's a free one? */
Daniel Vettere72f9fb2013-06-05 13:34:06 +02003902 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
3903 pll = &dev_priv->shared_dplls[i];
Ander Conselvan de Oliveira8bd31e62014-10-29 11:32:33 +02003904 if (pll->new_config->crtc_mask == 0) {
Daniel Vetter46edb022013-06-05 13:34:12 +02003905 DRM_DEBUG_KMS("CRTC:%d allocated %s\n",
3906 crtc->base.base.id, pll->name);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003907 goto found;
3908 }
3909 }
3910
3911 return NULL;
3912
3913found:
Ander Conselvan de Oliveira8bd31e62014-10-29 11:32:33 +02003914 if (pll->new_config->crtc_mask == 0)
3915 pll->new_config->hw_state = crtc->new_config->dpll_hw_state;
Daniel Vetterf2a69f42014-05-20 15:19:19 +02003916
Ander Conselvan de Oliveira8bd31e62014-10-29 11:32:33 +02003917 crtc->new_config->shared_dpll = i;
Daniel Vetter46edb022013-06-05 13:34:12 +02003918 DRM_DEBUG_DRIVER("using %s for pipe %c\n", pll->name,
3919 pipe_name(crtc->pipe));
Daniel Vetter66e985c2013-06-05 13:34:20 +02003920
Ander Conselvan de Oliveira8bd31e62014-10-29 11:32:33 +02003921 pll->new_config->crtc_mask |= 1 << crtc->pipe;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003922
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003923 return pll;
3924}
3925
Ander Conselvan de Oliveira8bd31e62014-10-29 11:32:33 +02003926/**
3927 * intel_shared_dpll_start_config - start a new PLL staged config
3928 * @dev_priv: DRM device
3929 * @clear_pipes: mask of pipes that will have their PLLs freed
3930 *
3931 * Starts a new PLL staged config, copying the current config but
3932 * releasing the references of pipes specified in clear_pipes.
3933 */
3934static int intel_shared_dpll_start_config(struct drm_i915_private *dev_priv,
3935 unsigned clear_pipes)
3936{
3937 struct intel_shared_dpll *pll;
3938 enum intel_dpll_id i;
3939
3940 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
3941 pll = &dev_priv->shared_dplls[i];
3942
3943 pll->new_config = kmemdup(&pll->config, sizeof pll->config,
3944 GFP_KERNEL);
3945 if (!pll->new_config)
3946 goto cleanup;
3947
3948 pll->new_config->crtc_mask &= ~clear_pipes;
3949 }
3950
3951 return 0;
3952
3953cleanup:
3954 while (--i >= 0) {
3955 pll = &dev_priv->shared_dplls[i];
Ander Conselvan de Oliveiraf354d732014-11-07 14:07:41 +02003956 kfree(pll->new_config);
Ander Conselvan de Oliveira8bd31e62014-10-29 11:32:33 +02003957 pll->new_config = NULL;
3958 }
3959
3960 return -ENOMEM;
3961}
3962
3963static void intel_shared_dpll_commit(struct drm_i915_private *dev_priv)
3964{
3965 struct intel_shared_dpll *pll;
3966 enum intel_dpll_id i;
3967
3968 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
3969 pll = &dev_priv->shared_dplls[i];
3970
3971 WARN_ON(pll->new_config == &pll->config);
3972
3973 pll->config = *pll->new_config;
3974 kfree(pll->new_config);
3975 pll->new_config = NULL;
3976 }
3977}
3978
3979static void intel_shared_dpll_abort_config(struct drm_i915_private *dev_priv)
3980{
3981 struct intel_shared_dpll *pll;
3982 enum intel_dpll_id i;
3983
3984 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
3985 pll = &dev_priv->shared_dplls[i];
3986
3987 WARN_ON(pll->new_config == &pll->config);
3988
3989 kfree(pll->new_config);
3990 pll->new_config = NULL;
3991 }
3992}
3993
Daniel Vettera1520312013-05-03 11:49:50 +02003994static void cpt_verify_modeset(struct drm_device *dev, int pipe)
Jesse Barnesd4270e52011-10-11 10:43:02 -07003995{
3996 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter23670b322012-11-01 09:15:30 +01003997 int dslreg = PIPEDSL(pipe);
Jesse Barnesd4270e52011-10-11 10:43:02 -07003998 u32 temp;
3999
4000 temp = I915_READ(dslreg);
4001 udelay(500);
4002 if (wait_for(I915_READ(dslreg) != temp, 5)) {
Jesse Barnesd4270e52011-10-11 10:43:02 -07004003 if (wait_for(I915_READ(dslreg) != temp, 5))
Ville Syrjälä84f44ce2013-04-17 17:48:49 +03004004 DRM_ERROR("mode set failed: pipe %c stuck\n", pipe_name(pipe));
Jesse Barnesd4270e52011-10-11 10:43:02 -07004005 }
4006}
4007
Jesse Barnesbd2e2442014-11-13 17:51:47 +00004008static void skylake_pfit_enable(struct intel_crtc *crtc)
4009{
4010 struct drm_device *dev = crtc->base.dev;
4011 struct drm_i915_private *dev_priv = dev->dev_private;
4012 int pipe = crtc->pipe;
4013
4014 if (crtc->config.pch_pfit.enabled) {
4015 I915_WRITE(PS_CTL(pipe), PS_ENABLE);
4016 I915_WRITE(PS_WIN_POS(pipe), crtc->config.pch_pfit.pos);
4017 I915_WRITE(PS_WIN_SZ(pipe), crtc->config.pch_pfit.size);
4018 }
4019}
4020
Jesse Barnesb074cec2013-04-25 12:55:02 -07004021static void ironlake_pfit_enable(struct intel_crtc *crtc)
4022{
4023 struct drm_device *dev = crtc->base.dev;
4024 struct drm_i915_private *dev_priv = dev->dev_private;
4025 int pipe = crtc->pipe;
4026
Chris Wilsonfd4daa92013-08-27 17:04:17 +01004027 if (crtc->config.pch_pfit.enabled) {
Jesse Barnesb074cec2013-04-25 12:55:02 -07004028 /* Force use of hard-coded filter coefficients
4029 * as some pre-programmed values are broken,
4030 * e.g. x201.
4031 */
4032 if (IS_IVYBRIDGE(dev) || IS_HASWELL(dev))
4033 I915_WRITE(PF_CTL(pipe), PF_ENABLE | PF_FILTER_MED_3x3 |
4034 PF_PIPE_SEL_IVB(pipe));
4035 else
4036 I915_WRITE(PF_CTL(pipe), PF_ENABLE | PF_FILTER_MED_3x3);
4037 I915_WRITE(PF_WIN_POS(pipe), crtc->config.pch_pfit.pos);
4038 I915_WRITE(PF_WIN_SZ(pipe), crtc->config.pch_pfit.size);
Jesse Barnes040484a2011-01-03 12:14:26 -08004039 }
Jesse Barnesf67a5592011-01-05 10:31:48 -08004040}
4041
Matt Roper4a3b8762014-12-23 10:41:51 -08004042static void intel_enable_sprite_planes(struct drm_crtc *crtc)
Ville Syrjäläbb53d4a2013-06-04 13:49:04 +03004043{
4044 struct drm_device *dev = crtc->dev;
4045 enum pipe pipe = to_intel_crtc(crtc)->pipe;
Matt Roperaf2b6532014-04-01 15:22:32 -07004046 struct drm_plane *plane;
Ville Syrjäläbb53d4a2013-06-04 13:49:04 +03004047 struct intel_plane *intel_plane;
4048
Matt Roperaf2b6532014-04-01 15:22:32 -07004049 drm_for_each_legacy_plane(plane, &dev->mode_config.plane_list) {
4050 intel_plane = to_intel_plane(plane);
Ville Syrjäläbb53d4a2013-06-04 13:49:04 +03004051 if (intel_plane->pipe == pipe)
4052 intel_plane_restore(&intel_plane->base);
Matt Roperaf2b6532014-04-01 15:22:32 -07004053 }
Ville Syrjäläbb53d4a2013-06-04 13:49:04 +03004054}
4055
Matt Roper4a3b8762014-12-23 10:41:51 -08004056static void intel_disable_sprite_planes(struct drm_crtc *crtc)
Ville Syrjäläbb53d4a2013-06-04 13:49:04 +03004057{
4058 struct drm_device *dev = crtc->dev;
4059 enum pipe pipe = to_intel_crtc(crtc)->pipe;
Matt Roperaf2b6532014-04-01 15:22:32 -07004060 struct drm_plane *plane;
Ville Syrjäläbb53d4a2013-06-04 13:49:04 +03004061 struct intel_plane *intel_plane;
4062
Matt Roperaf2b6532014-04-01 15:22:32 -07004063 drm_for_each_legacy_plane(plane, &dev->mode_config.plane_list) {
4064 intel_plane = to_intel_plane(plane);
Ville Syrjäläbb53d4a2013-06-04 13:49:04 +03004065 if (intel_plane->pipe == pipe)
Matt Ropercf4c7c12014-12-04 10:27:42 -08004066 plane->funcs->disable_plane(plane);
Matt Roperaf2b6532014-04-01 15:22:32 -07004067 }
Ville Syrjäläbb53d4a2013-06-04 13:49:04 +03004068}
4069
Ville Syrjälä20bc86732013-10-01 18:02:17 +03004070void hsw_enable_ips(struct intel_crtc *crtc)
Paulo Zanonid77e4532013-09-24 13:52:55 -03004071{
Ville Syrjäläcea165c2014-04-15 21:41:35 +03004072 struct drm_device *dev = crtc->base.dev;
4073 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanonid77e4532013-09-24 13:52:55 -03004074
4075 if (!crtc->config.ips_enabled)
4076 return;
4077
Ville Syrjäläcea165c2014-04-15 21:41:35 +03004078 /* We can only enable IPS after we enable a plane and wait for a vblank */
4079 intel_wait_for_vblank(dev, crtc->pipe);
4080
Paulo Zanonid77e4532013-09-24 13:52:55 -03004081 assert_plane_enabled(dev_priv, crtc->plane);
Ville Syrjäläcea165c2014-04-15 21:41:35 +03004082 if (IS_BROADWELL(dev)) {
Ben Widawsky2a114cc2013-11-02 21:07:47 -07004083 mutex_lock(&dev_priv->rps.hw_lock);
4084 WARN_ON(sandybridge_pcode_write(dev_priv, DISPLAY_IPS_CONTROL, 0xc0000000));
4085 mutex_unlock(&dev_priv->rps.hw_lock);
4086 /* Quoting Art Runyan: "its not safe to expect any particular
4087 * value in IPS_CTL bit 31 after enabling IPS through the
Jesse Barnese59150d2014-01-07 13:30:45 -08004088 * mailbox." Moreover, the mailbox may return a bogus state,
4089 * so we need to just enable it and continue on.
Ben Widawsky2a114cc2013-11-02 21:07:47 -07004090 */
4091 } else {
4092 I915_WRITE(IPS_CTL, IPS_ENABLE);
4093 /* The bit only becomes 1 in the next vblank, so this wait here
4094 * is essentially intel_wait_for_vblank. If we don't have this
4095 * and don't wait for vblanks until the end of crtc_enable, then
4096 * the HW state readout code will complain that the expected
4097 * IPS_CTL value is not the one we read. */
4098 if (wait_for(I915_READ_NOTRACE(IPS_CTL) & IPS_ENABLE, 50))
4099 DRM_ERROR("Timed out waiting for IPS enable\n");
4100 }
Paulo Zanonid77e4532013-09-24 13:52:55 -03004101}
4102
Ville Syrjälä20bc86732013-10-01 18:02:17 +03004103void hsw_disable_ips(struct intel_crtc *crtc)
Paulo Zanonid77e4532013-09-24 13:52:55 -03004104{
4105 struct drm_device *dev = crtc->base.dev;
4106 struct drm_i915_private *dev_priv = dev->dev_private;
4107
4108 if (!crtc->config.ips_enabled)
4109 return;
4110
4111 assert_plane_enabled(dev_priv, crtc->plane);
Ben Widawsky23d0b132014-04-10 14:32:41 -07004112 if (IS_BROADWELL(dev)) {
Ben Widawsky2a114cc2013-11-02 21:07:47 -07004113 mutex_lock(&dev_priv->rps.hw_lock);
4114 WARN_ON(sandybridge_pcode_write(dev_priv, DISPLAY_IPS_CONTROL, 0));
4115 mutex_unlock(&dev_priv->rps.hw_lock);
Ben Widawsky23d0b132014-04-10 14:32:41 -07004116 /* wait for pcode to finish disabling IPS, which may take up to 42ms */
4117 if (wait_for((I915_READ(IPS_CTL) & IPS_ENABLE) == 0, 42))
4118 DRM_ERROR("Timed out waiting for IPS disable\n");
Jesse Barnese59150d2014-01-07 13:30:45 -08004119 } else {
Ben Widawsky2a114cc2013-11-02 21:07:47 -07004120 I915_WRITE(IPS_CTL, 0);
Jesse Barnese59150d2014-01-07 13:30:45 -08004121 POSTING_READ(IPS_CTL);
4122 }
Paulo Zanonid77e4532013-09-24 13:52:55 -03004123
4124 /* We need to wait for a vblank before we can disable the plane. */
4125 intel_wait_for_vblank(dev, crtc->pipe);
4126}
4127
4128/** Loads the palette/gamma unit for the CRTC with the prepared values */
4129static void intel_crtc_load_lut(struct drm_crtc *crtc)
4130{
4131 struct drm_device *dev = crtc->dev;
4132 struct drm_i915_private *dev_priv = dev->dev_private;
4133 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4134 enum pipe pipe = intel_crtc->pipe;
4135 int palreg = PALETTE(pipe);
4136 int i;
4137 bool reenable_ips = false;
4138
4139 /* The clocks have to be on to load the palette. */
4140 if (!crtc->enabled || !intel_crtc->active)
4141 return;
4142
4143 if (!HAS_PCH_SPLIT(dev_priv->dev)) {
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +03004144 if (intel_pipe_has_type(intel_crtc, INTEL_OUTPUT_DSI))
Paulo Zanonid77e4532013-09-24 13:52:55 -03004145 assert_dsi_pll_enabled(dev_priv);
4146 else
4147 assert_pll_enabled(dev_priv, pipe);
4148 }
4149
4150 /* use legacy palette for Ironlake */
Sonika Jindal7a1db492014-07-22 11:18:27 +05304151 if (!HAS_GMCH_DISPLAY(dev))
Paulo Zanonid77e4532013-09-24 13:52:55 -03004152 palreg = LGC_PALETTE(pipe);
4153
4154 /* Workaround : Do not read or write the pipe palette/gamma data while
4155 * GAMMA_MODE is configured for split gamma and IPS_CTL has IPS enabled.
4156 */
Paulo Zanoni41e6fc42014-01-08 17:26:31 -02004157 if (IS_HASWELL(dev) && intel_crtc->config.ips_enabled &&
Paulo Zanonid77e4532013-09-24 13:52:55 -03004158 ((I915_READ(GAMMA_MODE(pipe)) & GAMMA_MODE_MODE_MASK) ==
4159 GAMMA_MODE_MODE_SPLIT)) {
4160 hsw_disable_ips(intel_crtc);
4161 reenable_ips = true;
4162 }
4163
4164 for (i = 0; i < 256; i++) {
4165 I915_WRITE(palreg + 4 * i,
4166 (intel_crtc->lut_r[i] << 16) |
4167 (intel_crtc->lut_g[i] << 8) |
4168 intel_crtc->lut_b[i]);
4169 }
4170
4171 if (reenable_ips)
4172 hsw_enable_ips(intel_crtc);
4173}
4174
Ville Syrjäläd3eedb12014-05-08 19:23:13 +03004175static void intel_crtc_dpms_overlay(struct intel_crtc *intel_crtc, bool enable)
4176{
4177 if (!enable && intel_crtc->overlay) {
4178 struct drm_device *dev = intel_crtc->base.dev;
4179 struct drm_i915_private *dev_priv = dev->dev_private;
4180
4181 mutex_lock(&dev->struct_mutex);
4182 dev_priv->mm.interruptible = false;
4183 (void) intel_overlay_switch_off(intel_crtc->overlay);
4184 dev_priv->mm.interruptible = true;
4185 mutex_unlock(&dev->struct_mutex);
4186 }
4187
4188 /* Let userspace switch the overlay on again. In most cases userspace
4189 * has to recompute where to put it anyway.
4190 */
4191}
4192
Ville Syrjäläd3eedb12014-05-08 19:23:13 +03004193static void intel_crtc_enable_planes(struct drm_crtc *crtc)
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004194{
4195 struct drm_device *dev = crtc->dev;
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004196 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4197 int pipe = intel_crtc->pipe;
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004198
Ville Syrjäläfdd508a2014-08-08 21:51:11 +03004199 intel_enable_primary_hw_plane(crtc->primary, crtc);
Matt Roper4a3b8762014-12-23 10:41:51 -08004200 intel_enable_sprite_planes(crtc);
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004201 intel_crtc_update_cursor(crtc, true);
Ville Syrjäläd3eedb12014-05-08 19:23:13 +03004202 intel_crtc_dpms_overlay(intel_crtc, true);
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004203
4204 hsw_enable_ips(intel_crtc);
4205
4206 mutex_lock(&dev->struct_mutex);
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -02004207 intel_fbc_update(dev);
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004208 mutex_unlock(&dev->struct_mutex);
Daniel Vetterf99d7062014-06-19 16:01:59 +02004209
4210 /*
4211 * FIXME: Once we grow proper nuclear flip support out of this we need
4212 * to compute the mask of flip planes precisely. For the time being
4213 * consider this a flip from a NULL plane.
4214 */
4215 intel_frontbuffer_flip(dev, INTEL_FRONTBUFFER_ALL_MASK(pipe));
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004216}
4217
Ville Syrjäläd3eedb12014-05-08 19:23:13 +03004218static void intel_crtc_disable_planes(struct drm_crtc *crtc)
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004219{
4220 struct drm_device *dev = crtc->dev;
4221 struct drm_i915_private *dev_priv = dev->dev_private;
4222 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4223 int pipe = intel_crtc->pipe;
4224 int plane = intel_crtc->plane;
4225
4226 intel_crtc_wait_for_pending_flips(crtc);
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004227
4228 if (dev_priv->fbc.plane == plane)
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -02004229 intel_fbc_disable(dev);
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004230
4231 hsw_disable_ips(intel_crtc);
4232
Ville Syrjäläd3eedb12014-05-08 19:23:13 +03004233 intel_crtc_dpms_overlay(intel_crtc, false);
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004234 intel_crtc_update_cursor(crtc, false);
Matt Roper4a3b8762014-12-23 10:41:51 -08004235 intel_disable_sprite_planes(crtc);
Ville Syrjäläfdd508a2014-08-08 21:51:11 +03004236 intel_disable_primary_hw_plane(crtc->primary, crtc);
Ville Syrjäläf98551a2014-05-22 17:48:06 +03004237
Daniel Vetterf99d7062014-06-19 16:01:59 +02004238 /*
4239 * FIXME: Once we grow proper nuclear flip support out of this we need
4240 * to compute the mask of flip planes precisely. For the time being
4241 * consider this a flip to a NULL plane.
4242 */
4243 intel_frontbuffer_flip(dev, INTEL_FRONTBUFFER_ALL_MASK(pipe));
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004244}
4245
Jesse Barnesf67a5592011-01-05 10:31:48 -08004246static void ironlake_crtc_enable(struct drm_crtc *crtc)
4247{
4248 struct drm_device *dev = crtc->dev;
4249 struct drm_i915_private *dev_priv = dev->dev_private;
4250 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02004251 struct intel_encoder *encoder;
Jesse Barnesf67a5592011-01-05 10:31:48 -08004252 int pipe = intel_crtc->pipe;
Jesse Barnesf67a5592011-01-05 10:31:48 -08004253
Daniel Vetter08a48462012-07-02 11:43:47 +02004254 WARN_ON(!crtc->enabled);
4255
Jesse Barnesf67a5592011-01-05 10:31:48 -08004256 if (intel_crtc->active)
4257 return;
4258
Daniel Vetterb14b1052014-04-24 23:55:13 +02004259 if (intel_crtc->config.has_pch_encoder)
4260 intel_prepare_shared_dpll(intel_crtc);
4261
Daniel Vetter29407aa2014-04-24 23:55:08 +02004262 if (intel_crtc->config.has_dp_encoder)
4263 intel_dp_set_m_n(intel_crtc);
4264
4265 intel_set_pipe_timings(intel_crtc);
4266
4267 if (intel_crtc->config.has_pch_encoder) {
4268 intel_cpu_transcoder_set_m_n(intel_crtc,
Vandana Kannanf769cd22014-08-05 07:51:22 -07004269 &intel_crtc->config.fdi_m_n, NULL);
Daniel Vetter29407aa2014-04-24 23:55:08 +02004270 }
4271
4272 ironlake_set_pipeconf(crtc);
4273
Jesse Barnesf67a5592011-01-05 10:31:48 -08004274 intel_crtc->active = true;
Paulo Zanoni86642812013-04-12 17:57:57 -03004275
Daniel Vettera72e4c92014-09-30 10:56:47 +02004276 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, true);
4277 intel_set_pch_fifo_underrun_reporting(dev_priv, pipe, true);
Paulo Zanoni86642812013-04-12 17:57:57 -03004278
Daniel Vetterf6736a12013-06-05 13:34:30 +02004279 for_each_encoder_on_crtc(dev, crtc, encoder)
Daniel Vetter952735e2013-06-05 13:34:27 +02004280 if (encoder->pre_enable)
4281 encoder->pre_enable(encoder);
Jesse Barnesf67a5592011-01-05 10:31:48 -08004282
Daniel Vetter5bfe2ac2013-03-27 00:44:55 +01004283 if (intel_crtc->config.has_pch_encoder) {
Daniel Vetterfff367c2012-10-27 15:50:28 +02004284 /* Note: FDI PLL enabling _must_ be done before we enable the
4285 * cpu pipes, hence this is separate from all the other fdi/pch
4286 * enabling. */
Daniel Vetter88cefb62012-08-12 19:27:14 +02004287 ironlake_fdi_pll_enable(intel_crtc);
Daniel Vetter46b6f812012-09-06 22:08:33 +02004288 } else {
4289 assert_fdi_tx_disabled(dev_priv, pipe);
4290 assert_fdi_rx_disabled(dev_priv, pipe);
4291 }
Jesse Barnesf67a5592011-01-05 10:31:48 -08004292
Jesse Barnesb074cec2013-04-25 12:55:02 -07004293 ironlake_pfit_enable(intel_crtc);
Jesse Barnesf67a5592011-01-05 10:31:48 -08004294
Jesse Barnes9c54c0d2011-06-15 23:32:33 +02004295 /*
4296 * On ILK+ LUT must be loaded before the pipe is running but with
4297 * clocks enabled
4298 */
4299 intel_crtc_load_lut(crtc);
4300
Ville Syrjäläf37fcc22013-09-10 11:39:55 +03004301 intel_update_watermarks(crtc);
Paulo Zanonie1fdc472014-01-17 13:51:12 -02004302 intel_enable_pipe(intel_crtc);
Jesse Barnesf67a5592011-01-05 10:31:48 -08004303
Daniel Vetter5bfe2ac2013-03-27 00:44:55 +01004304 if (intel_crtc->config.has_pch_encoder)
Jesse Barnesf67a5592011-01-05 10:31:48 -08004305 ironlake_pch_enable(crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07004306
Daniel Vetterf9b61ff2015-01-07 13:54:39 +01004307 assert_vblank_disabled(crtc);
4308 drm_crtc_vblank_on(crtc);
4309
Daniel Vetterfa5c73b2012-07-01 23:24:36 +02004310 for_each_encoder_on_crtc(dev, crtc, encoder)
4311 encoder->enable(encoder);
Daniel Vetter61b77dd2012-07-02 00:16:19 +02004312
4313 if (HAS_PCH_CPT(dev))
Daniel Vettera1520312013-05-03 11:49:50 +02004314 cpt_verify_modeset(dev, intel_crtc->pipe);
Daniel Vetter6ce94102012-10-04 19:20:03 +02004315
Ville Syrjäläd3eedb12014-05-08 19:23:13 +03004316 intel_crtc_enable_planes(crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07004317}
4318
Paulo Zanoni42db64e2013-05-31 16:33:22 -03004319/* IPS only exists on ULT machines and is tied to pipe A. */
4320static bool hsw_crtc_supports_ips(struct intel_crtc *crtc)
4321{
Damien Lespiauf5adf942013-06-24 18:29:34 +01004322 return HAS_IPS(crtc->base.dev) && crtc->pipe == PIPE_A;
Paulo Zanoni42db64e2013-05-31 16:33:22 -03004323}
4324
Paulo Zanonie4916942013-09-20 16:21:19 -03004325/*
4326 * This implements the workaround described in the "notes" section of the mode
4327 * set sequence documentation. When going from no pipes or single pipe to
4328 * multiple pipes, and planes are enabled after the pipe, we need to wait at
4329 * least 2 vblanks on the first pipe before enabling planes on the second pipe.
4330 */
4331static void haswell_mode_set_planes_workaround(struct intel_crtc *crtc)
4332{
4333 struct drm_device *dev = crtc->base.dev;
4334 struct intel_crtc *crtc_it, *other_active_crtc = NULL;
4335
4336 /* We want to get the other_active_crtc only if there's only 1 other
4337 * active crtc. */
Damien Lespiaud3fcc802014-05-13 23:32:22 +01004338 for_each_intel_crtc(dev, crtc_it) {
Paulo Zanonie4916942013-09-20 16:21:19 -03004339 if (!crtc_it->active || crtc_it == crtc)
4340 continue;
4341
4342 if (other_active_crtc)
4343 return;
4344
4345 other_active_crtc = crtc_it;
4346 }
4347 if (!other_active_crtc)
4348 return;
4349
4350 intel_wait_for_vblank(dev, other_active_crtc->pipe);
4351 intel_wait_for_vblank(dev, other_active_crtc->pipe);
4352}
4353
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004354static void haswell_crtc_enable(struct drm_crtc *crtc)
4355{
4356 struct drm_device *dev = crtc->dev;
4357 struct drm_i915_private *dev_priv = dev->dev_private;
4358 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4359 struct intel_encoder *encoder;
4360 int pipe = intel_crtc->pipe;
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004361
4362 WARN_ON(!crtc->enabled);
4363
4364 if (intel_crtc->active)
4365 return;
4366
Daniel Vetterdf8ad702014-06-25 22:02:03 +03004367 if (intel_crtc_to_shared_dpll(intel_crtc))
4368 intel_enable_shared_dpll(intel_crtc);
4369
Daniel Vetter229fca92014-04-24 23:55:09 +02004370 if (intel_crtc->config.has_dp_encoder)
4371 intel_dp_set_m_n(intel_crtc);
4372
4373 intel_set_pipe_timings(intel_crtc);
4374
Clint Taylorebb69c92014-09-30 10:30:22 -07004375 if (intel_crtc->config.cpu_transcoder != TRANSCODER_EDP) {
4376 I915_WRITE(PIPE_MULT(intel_crtc->config.cpu_transcoder),
4377 intel_crtc->config.pixel_multiplier - 1);
4378 }
4379
Daniel Vetter229fca92014-04-24 23:55:09 +02004380 if (intel_crtc->config.has_pch_encoder) {
4381 intel_cpu_transcoder_set_m_n(intel_crtc,
Vandana Kannanf769cd22014-08-05 07:51:22 -07004382 &intel_crtc->config.fdi_m_n, NULL);
Daniel Vetter229fca92014-04-24 23:55:09 +02004383 }
4384
4385 haswell_set_pipeconf(crtc);
4386
4387 intel_set_pipe_csc(crtc);
4388
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004389 intel_crtc->active = true;
Paulo Zanoni86642812013-04-12 17:57:57 -03004390
Daniel Vettera72e4c92014-09-30 10:56:47 +02004391 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, true);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004392 for_each_encoder_on_crtc(dev, crtc, encoder)
4393 if (encoder->pre_enable)
4394 encoder->pre_enable(encoder);
4395
Imre Deak4fe94672014-06-25 22:01:49 +03004396 if (intel_crtc->config.has_pch_encoder) {
Daniel Vettera72e4c92014-09-30 10:56:47 +02004397 intel_set_pch_fifo_underrun_reporting(dev_priv, TRANSCODER_A,
4398 true);
Imre Deak4fe94672014-06-25 22:01:49 +03004399 dev_priv->display.fdi_link_train(crtc);
4400 }
4401
Paulo Zanoni1f544382012-10-24 11:32:00 -02004402 intel_ddi_enable_pipe_clock(intel_crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004403
Jesse Barnesbd2e2442014-11-13 17:51:47 +00004404 if (IS_SKYLAKE(dev))
4405 skylake_pfit_enable(intel_crtc);
4406 else
4407 ironlake_pfit_enable(intel_crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004408
4409 /*
4410 * On ILK+ LUT must be loaded before the pipe is running but with
4411 * clocks enabled
4412 */
4413 intel_crtc_load_lut(crtc);
4414
Paulo Zanoni1f544382012-10-24 11:32:00 -02004415 intel_ddi_set_pipe_settings(crtc);
Damien Lespiau8228c252013-03-07 15:30:27 +00004416 intel_ddi_enable_transcoder_func(crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004417
Ville Syrjäläf37fcc22013-09-10 11:39:55 +03004418 intel_update_watermarks(crtc);
Paulo Zanonie1fdc472014-01-17 13:51:12 -02004419 intel_enable_pipe(intel_crtc);
Paulo Zanoni42db64e2013-05-31 16:33:22 -03004420
Daniel Vetter5bfe2ac2013-03-27 00:44:55 +01004421 if (intel_crtc->config.has_pch_encoder)
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02004422 lpt_pch_enable(crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004423
Dave Airlie0e32b392014-05-02 14:02:48 +10004424 if (intel_crtc->config.dp_encoder_is_mst)
4425 intel_ddi_set_vc_payload_alloc(crtc, true);
4426
Daniel Vetterf9b61ff2015-01-07 13:54:39 +01004427 assert_vblank_disabled(crtc);
4428 drm_crtc_vblank_on(crtc);
4429
Jani Nikula8807e552013-08-30 19:40:32 +03004430 for_each_encoder_on_crtc(dev, crtc, encoder) {
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004431 encoder->enable(encoder);
Jani Nikula8807e552013-08-30 19:40:32 +03004432 intel_opregion_notify_encoder(encoder, true);
4433 }
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004434
Paulo Zanonie4916942013-09-20 16:21:19 -03004435 /* If we change the relative order between pipe/planes enabling, we need
4436 * to change the workaround. */
4437 haswell_mode_set_planes_workaround(intel_crtc);
Ville Syrjäläd3eedb12014-05-08 19:23:13 +03004438 intel_crtc_enable_planes(crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004439}
4440
Jesse Barnesbd2e2442014-11-13 17:51:47 +00004441static void skylake_pfit_disable(struct intel_crtc *crtc)
4442{
4443 struct drm_device *dev = crtc->base.dev;
4444 struct drm_i915_private *dev_priv = dev->dev_private;
4445 int pipe = crtc->pipe;
4446
4447 /* To avoid upsetting the power well on haswell only disable the pfit if
4448 * it's in use. The hw state code will make sure we get this right. */
4449 if (crtc->config.pch_pfit.enabled) {
4450 I915_WRITE(PS_CTL(pipe), 0);
4451 I915_WRITE(PS_WIN_POS(pipe), 0);
4452 I915_WRITE(PS_WIN_SZ(pipe), 0);
4453 }
4454}
4455
Daniel Vetter3f8dce32013-05-08 10:36:30 +02004456static void ironlake_pfit_disable(struct intel_crtc *crtc)
4457{
4458 struct drm_device *dev = crtc->base.dev;
4459 struct drm_i915_private *dev_priv = dev->dev_private;
4460 int pipe = crtc->pipe;
4461
4462 /* To avoid upsetting the power well on haswell only disable the pfit if
4463 * it's in use. The hw state code will make sure we get this right. */
Chris Wilsonfd4daa92013-08-27 17:04:17 +01004464 if (crtc->config.pch_pfit.enabled) {
Daniel Vetter3f8dce32013-05-08 10:36:30 +02004465 I915_WRITE(PF_CTL(pipe), 0);
4466 I915_WRITE(PF_WIN_POS(pipe), 0);
4467 I915_WRITE(PF_WIN_SZ(pipe), 0);
4468 }
4469}
4470
Jesse Barnes6be4a602010-09-10 10:26:01 -07004471static void ironlake_crtc_disable(struct drm_crtc *crtc)
4472{
4473 struct drm_device *dev = crtc->dev;
4474 struct drm_i915_private *dev_priv = dev->dev_private;
4475 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02004476 struct intel_encoder *encoder;
Jesse Barnes6be4a602010-09-10 10:26:01 -07004477 int pipe = intel_crtc->pipe;
Chris Wilson5eddb702010-09-11 13:48:45 +01004478 u32 reg, temp;
Jesse Barnes6be4a602010-09-10 10:26:01 -07004479
Chris Wilsonf7abfe82010-09-13 14:19:16 +01004480 if (!intel_crtc->active)
4481 return;
4482
Ville Syrjäläd3eedb12014-05-08 19:23:13 +03004483 intel_crtc_disable_planes(crtc);
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004484
Daniel Vetterea9d7582012-07-10 10:42:52 +02004485 for_each_encoder_on_crtc(dev, crtc, encoder)
4486 encoder->disable(encoder);
4487
Daniel Vetterf9b61ff2015-01-07 13:54:39 +01004488 drm_crtc_vblank_off(crtc);
4489 assert_vblank_disabled(crtc);
4490
Daniel Vetterd925c592013-06-05 13:34:04 +02004491 if (intel_crtc->config.has_pch_encoder)
Daniel Vettera72e4c92014-09-30 10:56:47 +02004492 intel_set_pch_fifo_underrun_reporting(dev_priv, pipe, false);
Daniel Vetterd925c592013-06-05 13:34:04 +02004493
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03004494 intel_disable_pipe(intel_crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07004495
Daniel Vetter3f8dce32013-05-08 10:36:30 +02004496 ironlake_pfit_disable(intel_crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07004497
Daniel Vetterbf49ec82012-09-06 22:15:40 +02004498 for_each_encoder_on_crtc(dev, crtc, encoder)
4499 if (encoder->post_disable)
4500 encoder->post_disable(encoder);
Jesse Barnes6be4a602010-09-10 10:26:01 -07004501
Daniel Vetterd925c592013-06-05 13:34:04 +02004502 if (intel_crtc->config.has_pch_encoder) {
4503 ironlake_fdi_disable(crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07004504
Daniel Vetterd925c592013-06-05 13:34:04 +02004505 ironlake_disable_pch_transcoder(dev_priv, pipe);
Jesse Barnes6be4a602010-09-10 10:26:01 -07004506
Daniel Vetterd925c592013-06-05 13:34:04 +02004507 if (HAS_PCH_CPT(dev)) {
4508 /* disable TRANS_DP_CTL */
4509 reg = TRANS_DP_CTL(pipe);
4510 temp = I915_READ(reg);
4511 temp &= ~(TRANS_DP_OUTPUT_ENABLE |
4512 TRANS_DP_PORT_SEL_MASK);
4513 temp |= TRANS_DP_PORT_SEL_NONE;
4514 I915_WRITE(reg, temp);
Jesse Barnes6be4a602010-09-10 10:26:01 -07004515
Daniel Vetterd925c592013-06-05 13:34:04 +02004516 /* disable DPLL_SEL */
4517 temp = I915_READ(PCH_DPLL_SEL);
Daniel Vetter11887392013-06-05 13:34:09 +02004518 temp &= ~(TRANS_DPLL_ENABLE(pipe) | TRANS_DPLLB_SEL(pipe));
Daniel Vetterd925c592013-06-05 13:34:04 +02004519 I915_WRITE(PCH_DPLL_SEL, temp);
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08004520 }
Daniel Vetterd925c592013-06-05 13:34:04 +02004521
4522 /* disable PCH DPLL */
Daniel Vettere72f9fb2013-06-05 13:34:06 +02004523 intel_disable_shared_dpll(intel_crtc);
Daniel Vetterd925c592013-06-05 13:34:04 +02004524
4525 ironlake_fdi_pll_disable(intel_crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07004526 }
4527
Chris Wilsonf7abfe82010-09-13 14:19:16 +01004528 intel_crtc->active = false;
Ville Syrjälä46ba6142013-09-10 11:40:40 +03004529 intel_update_watermarks(crtc);
Ben Widawskyd1ebd8162011-04-25 20:11:50 +01004530
4531 mutex_lock(&dev->struct_mutex);
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -02004532 intel_fbc_update(dev);
Ben Widawskyd1ebd8162011-04-25 20:11:50 +01004533 mutex_unlock(&dev->struct_mutex);
Jesse Barnes6be4a602010-09-10 10:26:01 -07004534}
4535
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004536static void haswell_crtc_disable(struct drm_crtc *crtc)
4537{
4538 struct drm_device *dev = crtc->dev;
4539 struct drm_i915_private *dev_priv = dev->dev_private;
4540 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4541 struct intel_encoder *encoder;
Daniel Vetter3b117c82013-04-17 20:15:07 +02004542 enum transcoder cpu_transcoder = intel_crtc->config.cpu_transcoder;
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004543
4544 if (!intel_crtc->active)
4545 return;
4546
Ville Syrjäläd3eedb12014-05-08 19:23:13 +03004547 intel_crtc_disable_planes(crtc);
Ville Syrjälädda9a662013-09-19 17:00:37 -03004548
Jani Nikula8807e552013-08-30 19:40:32 +03004549 for_each_encoder_on_crtc(dev, crtc, encoder) {
4550 intel_opregion_notify_encoder(encoder, false);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004551 encoder->disable(encoder);
Jani Nikula8807e552013-08-30 19:40:32 +03004552 }
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004553
Daniel Vetterf9b61ff2015-01-07 13:54:39 +01004554 drm_crtc_vblank_off(crtc);
4555 assert_vblank_disabled(crtc);
4556
Paulo Zanoni86642812013-04-12 17:57:57 -03004557 if (intel_crtc->config.has_pch_encoder)
Daniel Vettera72e4c92014-09-30 10:56:47 +02004558 intel_set_pch_fifo_underrun_reporting(dev_priv, TRANSCODER_A,
4559 false);
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03004560 intel_disable_pipe(intel_crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004561
Ville Syrjäläa4bf2142014-08-18 21:27:34 +03004562 if (intel_crtc->config.dp_encoder_is_mst)
4563 intel_ddi_set_vc_payload_alloc(crtc, false);
4564
Paulo Zanoniad80a812012-10-24 16:06:19 -02004565 intel_ddi_disable_transcoder_func(dev_priv, cpu_transcoder);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004566
Jesse Barnesbd2e2442014-11-13 17:51:47 +00004567 if (IS_SKYLAKE(dev))
4568 skylake_pfit_disable(intel_crtc);
4569 else
4570 ironlake_pfit_disable(intel_crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004571
Paulo Zanoni1f544382012-10-24 11:32:00 -02004572 intel_ddi_disable_pipe_clock(intel_crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004573
Daniel Vetter88adfff2013-03-28 10:42:01 +01004574 if (intel_crtc->config.has_pch_encoder) {
Paulo Zanoniab4d9662012-10-31 18:12:55 -02004575 lpt_disable_pch_transcoder(dev_priv);
Paulo Zanoni1ad960f2012-11-01 21:05:05 -02004576 intel_ddi_fdi_disable(crtc);
Paulo Zanoni83616632012-10-23 18:29:54 -02004577 }
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004578
Imre Deak97b040a2014-06-25 22:01:50 +03004579 for_each_encoder_on_crtc(dev, crtc, encoder)
4580 if (encoder->post_disable)
4581 encoder->post_disable(encoder);
4582
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004583 intel_crtc->active = false;
Ville Syrjälä46ba6142013-09-10 11:40:40 +03004584 intel_update_watermarks(crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004585
4586 mutex_lock(&dev->struct_mutex);
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -02004587 intel_fbc_update(dev);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004588 mutex_unlock(&dev->struct_mutex);
Daniel Vetterdf8ad702014-06-25 22:02:03 +03004589
4590 if (intel_crtc_to_shared_dpll(intel_crtc))
4591 intel_disable_shared_dpll(intel_crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004592}
4593
Jesse Barnesee7b9f92012-04-20 17:11:53 +01004594static void ironlake_crtc_off(struct drm_crtc *crtc)
4595{
4596 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vettere72f9fb2013-06-05 13:34:06 +02004597 intel_put_shared_dpll(intel_crtc);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01004598}
4599
Paulo Zanoni6441ab52012-10-05 12:05:58 -03004600
Jesse Barnes2dd24552013-04-25 12:55:01 -07004601static void i9xx_pfit_enable(struct intel_crtc *crtc)
4602{
4603 struct drm_device *dev = crtc->base.dev;
4604 struct drm_i915_private *dev_priv = dev->dev_private;
4605 struct intel_crtc_config *pipe_config = &crtc->config;
4606
Daniel Vetter328d8e82013-05-08 10:36:31 +02004607 if (!crtc->config.gmch_pfit.control)
Jesse Barnes2dd24552013-04-25 12:55:01 -07004608 return;
4609
Daniel Vetterc0b03412013-05-28 12:05:54 +02004610 /*
4611 * The panel fitter should only be adjusted whilst the pipe is disabled,
4612 * according to register description and PRM.
4613 */
Jesse Barnes2dd24552013-04-25 12:55:01 -07004614 WARN_ON(I915_READ(PFIT_CONTROL) & PFIT_ENABLE);
4615 assert_pipe_disabled(dev_priv, crtc->pipe);
4616
Jesse Barnesb074cec2013-04-25 12:55:02 -07004617 I915_WRITE(PFIT_PGM_RATIOS, pipe_config->gmch_pfit.pgm_ratios);
4618 I915_WRITE(PFIT_CONTROL, pipe_config->gmch_pfit.control);
Daniel Vetter5a80c452013-04-25 22:52:18 +02004619
4620 /* Border color in case we don't scale up to the full screen. Black by
4621 * default, change to something else for debugging. */
4622 I915_WRITE(BCLRPAT(crtc->pipe), 0);
Jesse Barnes2dd24552013-04-25 12:55:01 -07004623}
4624
Dave Airlied05410f2014-06-05 13:22:59 +10004625static enum intel_display_power_domain port_to_power_domain(enum port port)
4626{
4627 switch (port) {
4628 case PORT_A:
4629 return POWER_DOMAIN_PORT_DDI_A_4_LANES;
4630 case PORT_B:
4631 return POWER_DOMAIN_PORT_DDI_B_4_LANES;
4632 case PORT_C:
4633 return POWER_DOMAIN_PORT_DDI_C_4_LANES;
4634 case PORT_D:
4635 return POWER_DOMAIN_PORT_DDI_D_4_LANES;
4636 default:
4637 WARN_ON_ONCE(1);
4638 return POWER_DOMAIN_PORT_OTHER;
4639 }
4640}
4641
Imre Deak77d22dc2014-03-05 16:20:52 +02004642#define for_each_power_domain(domain, mask) \
4643 for ((domain) = 0; (domain) < POWER_DOMAIN_NUM; (domain)++) \
4644 if ((1 << (domain)) & (mask))
4645
Imre Deak319be8a2014-03-04 19:22:57 +02004646enum intel_display_power_domain
4647intel_display_port_power_domain(struct intel_encoder *intel_encoder)
Imre Deak77d22dc2014-03-05 16:20:52 +02004648{
Imre Deak319be8a2014-03-04 19:22:57 +02004649 struct drm_device *dev = intel_encoder->base.dev;
4650 struct intel_digital_port *intel_dig_port;
4651
4652 switch (intel_encoder->type) {
4653 case INTEL_OUTPUT_UNKNOWN:
4654 /* Only DDI platforms should ever use this output type */
4655 WARN_ON_ONCE(!HAS_DDI(dev));
4656 case INTEL_OUTPUT_DISPLAYPORT:
4657 case INTEL_OUTPUT_HDMI:
4658 case INTEL_OUTPUT_EDP:
4659 intel_dig_port = enc_to_dig_port(&intel_encoder->base);
Dave Airlied05410f2014-06-05 13:22:59 +10004660 return port_to_power_domain(intel_dig_port->port);
Dave Airlie0e32b392014-05-02 14:02:48 +10004661 case INTEL_OUTPUT_DP_MST:
4662 intel_dig_port = enc_to_mst(&intel_encoder->base)->primary;
4663 return port_to_power_domain(intel_dig_port->port);
Imre Deak319be8a2014-03-04 19:22:57 +02004664 case INTEL_OUTPUT_ANALOG:
4665 return POWER_DOMAIN_PORT_CRT;
4666 case INTEL_OUTPUT_DSI:
4667 return POWER_DOMAIN_PORT_DSI;
4668 default:
4669 return POWER_DOMAIN_PORT_OTHER;
4670 }
4671}
4672
4673static unsigned long get_crtc_power_domains(struct drm_crtc *crtc)
4674{
4675 struct drm_device *dev = crtc->dev;
4676 struct intel_encoder *intel_encoder;
4677 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4678 enum pipe pipe = intel_crtc->pipe;
Imre Deak77d22dc2014-03-05 16:20:52 +02004679 unsigned long mask;
4680 enum transcoder transcoder;
4681
4682 transcoder = intel_pipe_to_cpu_transcoder(dev->dev_private, pipe);
4683
4684 mask = BIT(POWER_DOMAIN_PIPE(pipe));
4685 mask |= BIT(POWER_DOMAIN_TRANSCODER(transcoder));
Daniel Vetterfabf6e52014-05-29 14:10:22 +02004686 if (intel_crtc->config.pch_pfit.enabled ||
4687 intel_crtc->config.pch_pfit.force_thru)
Imre Deak77d22dc2014-03-05 16:20:52 +02004688 mask |= BIT(POWER_DOMAIN_PIPE_PANEL_FITTER(pipe));
4689
Imre Deak319be8a2014-03-04 19:22:57 +02004690 for_each_encoder_on_crtc(dev, crtc, intel_encoder)
4691 mask |= BIT(intel_display_port_power_domain(intel_encoder));
4692
Imre Deak77d22dc2014-03-05 16:20:52 +02004693 return mask;
4694}
4695
Imre Deak77d22dc2014-03-05 16:20:52 +02004696static void modeset_update_crtc_power_domains(struct drm_device *dev)
4697{
4698 struct drm_i915_private *dev_priv = dev->dev_private;
4699 unsigned long pipe_domains[I915_MAX_PIPES] = { 0, };
4700 struct intel_crtc *crtc;
4701
4702 /*
4703 * First get all needed power domains, then put all unneeded, to avoid
4704 * any unnecessary toggling of the power wells.
4705 */
Damien Lespiaud3fcc802014-05-13 23:32:22 +01004706 for_each_intel_crtc(dev, crtc) {
Imre Deak77d22dc2014-03-05 16:20:52 +02004707 enum intel_display_power_domain domain;
4708
4709 if (!crtc->base.enabled)
4710 continue;
4711
Imre Deak319be8a2014-03-04 19:22:57 +02004712 pipe_domains[crtc->pipe] = get_crtc_power_domains(&crtc->base);
Imre Deak77d22dc2014-03-05 16:20:52 +02004713
4714 for_each_power_domain(domain, pipe_domains[crtc->pipe])
4715 intel_display_power_get(dev_priv, domain);
4716 }
4717
Ville Syrjälä50f6e502014-11-06 14:49:12 +02004718 if (dev_priv->display.modeset_global_resources)
4719 dev_priv->display.modeset_global_resources(dev);
4720
Damien Lespiaud3fcc802014-05-13 23:32:22 +01004721 for_each_intel_crtc(dev, crtc) {
Imre Deak77d22dc2014-03-05 16:20:52 +02004722 enum intel_display_power_domain domain;
4723
4724 for_each_power_domain(domain, crtc->enabled_power_domains)
4725 intel_display_power_put(dev_priv, domain);
4726
4727 crtc->enabled_power_domains = pipe_domains[crtc->pipe];
4728 }
4729
4730 intel_display_set_init_power(dev_priv, false);
4731}
4732
Ville Syrjälädfcab172014-06-13 13:37:47 +03004733/* returns HPLL frequency in kHz */
Ville Syrjäläf8bf63f2014-06-13 13:37:54 +03004734static int valleyview_get_vco(struct drm_i915_private *dev_priv)
Jesse Barnes30a970c2013-11-04 13:48:12 -08004735{
Jesse Barnes586f49d2013-11-04 16:06:59 -08004736 int hpll_freq, vco_freq[] = { 800, 1600, 2000, 2400 };
Jesse Barnes30a970c2013-11-04 13:48:12 -08004737
Jesse Barnes586f49d2013-11-04 16:06:59 -08004738 /* Obtain SKU information */
4739 mutex_lock(&dev_priv->dpio_lock);
4740 hpll_freq = vlv_cck_read(dev_priv, CCK_FUSE_REG) &
4741 CCK_FUSE_HPLL_FREQ_MASK;
4742 mutex_unlock(&dev_priv->dpio_lock);
Jesse Barnes30a970c2013-11-04 13:48:12 -08004743
Ville Syrjälädfcab172014-06-13 13:37:47 +03004744 return vco_freq[hpll_freq] * 1000;
Jesse Barnes30a970c2013-11-04 13:48:12 -08004745}
4746
Ville Syrjäläf8bf63f2014-06-13 13:37:54 +03004747static void vlv_update_cdclk(struct drm_device *dev)
4748{
4749 struct drm_i915_private *dev_priv = dev->dev_private;
4750
4751 dev_priv->vlv_cdclk_freq = dev_priv->display.get_display_clock_speed(dev);
Ville Syrjälä43dc52c2014-10-07 17:41:20 +03004752 DRM_DEBUG_DRIVER("Current CD clock rate: %d kHz\n",
Ville Syrjäläf8bf63f2014-06-13 13:37:54 +03004753 dev_priv->vlv_cdclk_freq);
4754
4755 /*
4756 * Program the gmbus_freq based on the cdclk frequency.
4757 * BSpec erroneously claims we should aim for 4MHz, but
4758 * in fact 1MHz is the correct frequency.
4759 */
Ville Syrjälä6be1e3d2014-10-16 20:52:31 +03004760 I915_WRITE(GMBUSFREQ_VLV, DIV_ROUND_UP(dev_priv->vlv_cdclk_freq, 1000));
Ville Syrjäläf8bf63f2014-06-13 13:37:54 +03004761}
4762
Jesse Barnes30a970c2013-11-04 13:48:12 -08004763/* Adjust CDclk dividers to allow high res or save power if possible */
4764static void valleyview_set_cdclk(struct drm_device *dev, int cdclk)
4765{
4766 struct drm_i915_private *dev_priv = dev->dev_private;
4767 u32 val, cmd;
4768
Ville Syrjäläd197b7d2014-06-13 13:37:49 +03004769 WARN_ON(dev_priv->display.get_display_clock_speed(dev) != dev_priv->vlv_cdclk_freq);
Imre Deakd60c4472014-03-27 17:45:10 +02004770
Ville Syrjälädfcab172014-06-13 13:37:47 +03004771 if (cdclk >= 320000) /* jump to highest voltage for 400MHz too */
Jesse Barnes30a970c2013-11-04 13:48:12 -08004772 cmd = 2;
Ville Syrjälädfcab172014-06-13 13:37:47 +03004773 else if (cdclk == 266667)
Jesse Barnes30a970c2013-11-04 13:48:12 -08004774 cmd = 1;
4775 else
4776 cmd = 0;
4777
4778 mutex_lock(&dev_priv->rps.hw_lock);
4779 val = vlv_punit_read(dev_priv, PUNIT_REG_DSPFREQ);
4780 val &= ~DSPFREQGUAR_MASK;
4781 val |= (cmd << DSPFREQGUAR_SHIFT);
4782 vlv_punit_write(dev_priv, PUNIT_REG_DSPFREQ, val);
4783 if (wait_for((vlv_punit_read(dev_priv, PUNIT_REG_DSPFREQ) &
4784 DSPFREQSTAT_MASK) == (cmd << DSPFREQSTAT_SHIFT),
4785 50)) {
4786 DRM_ERROR("timed out waiting for CDclk change\n");
4787 }
4788 mutex_unlock(&dev_priv->rps.hw_lock);
4789
Ville Syrjälädfcab172014-06-13 13:37:47 +03004790 if (cdclk == 400000) {
Ville Syrjälä6bcda4f2014-10-07 17:41:22 +03004791 u32 divider;
Jesse Barnes30a970c2013-11-04 13:48:12 -08004792
Ville Syrjälä6bcda4f2014-10-07 17:41:22 +03004793 divider = DIV_ROUND_CLOSEST(dev_priv->hpll_freq << 1, cdclk) - 1;
Jesse Barnes30a970c2013-11-04 13:48:12 -08004794
4795 mutex_lock(&dev_priv->dpio_lock);
4796 /* adjust cdclk divider */
4797 val = vlv_cck_read(dev_priv, CCK_DISPLAY_CLOCK_CONTROL);
Ville Syrjälä9cf33db2014-06-13 13:37:48 +03004798 val &= ~DISPLAY_FREQUENCY_VALUES;
Jesse Barnes30a970c2013-11-04 13:48:12 -08004799 val |= divider;
4800 vlv_cck_write(dev_priv, CCK_DISPLAY_CLOCK_CONTROL, val);
Ville Syrjäläa877e802014-06-13 13:37:52 +03004801
4802 if (wait_for((vlv_cck_read(dev_priv, CCK_DISPLAY_CLOCK_CONTROL) &
4803 DISPLAY_FREQUENCY_STATUS) == (divider << DISPLAY_FREQUENCY_STATUS_SHIFT),
4804 50))
4805 DRM_ERROR("timed out waiting for CDclk change\n");
Jesse Barnes30a970c2013-11-04 13:48:12 -08004806 mutex_unlock(&dev_priv->dpio_lock);
4807 }
4808
4809 mutex_lock(&dev_priv->dpio_lock);
4810 /* adjust self-refresh exit latency value */
4811 val = vlv_bunit_read(dev_priv, BUNIT_REG_BISOC);
4812 val &= ~0x7f;
4813
4814 /*
4815 * For high bandwidth configs, we set a higher latency in the bunit
4816 * so that the core display fetch happens in time to avoid underruns.
4817 */
Ville Syrjälädfcab172014-06-13 13:37:47 +03004818 if (cdclk == 400000)
Jesse Barnes30a970c2013-11-04 13:48:12 -08004819 val |= 4500 / 250; /* 4.5 usec */
4820 else
4821 val |= 3000 / 250; /* 3.0 usec */
4822 vlv_bunit_write(dev_priv, BUNIT_REG_BISOC, val);
4823 mutex_unlock(&dev_priv->dpio_lock);
4824
Ville Syrjäläf8bf63f2014-06-13 13:37:54 +03004825 vlv_update_cdclk(dev);
Jesse Barnes30a970c2013-11-04 13:48:12 -08004826}
4827
Ville Syrjälä383c5a62014-06-28 02:03:57 +03004828static void cherryview_set_cdclk(struct drm_device *dev, int cdclk)
4829{
4830 struct drm_i915_private *dev_priv = dev->dev_private;
4831 u32 val, cmd;
4832
4833 WARN_ON(dev_priv->display.get_display_clock_speed(dev) != dev_priv->vlv_cdclk_freq);
4834
4835 switch (cdclk) {
4836 case 400000:
4837 cmd = 3;
4838 break;
4839 case 333333:
4840 case 320000:
4841 cmd = 2;
4842 break;
4843 case 266667:
4844 cmd = 1;
4845 break;
4846 case 200000:
4847 cmd = 0;
4848 break;
4849 default:
Daniel Vetter5f77eeb2014-12-08 16:40:10 +01004850 MISSING_CASE(cdclk);
Ville Syrjälä383c5a62014-06-28 02:03:57 +03004851 return;
4852 }
4853
4854 mutex_lock(&dev_priv->rps.hw_lock);
4855 val = vlv_punit_read(dev_priv, PUNIT_REG_DSPFREQ);
4856 val &= ~DSPFREQGUAR_MASK_CHV;
4857 val |= (cmd << DSPFREQGUAR_SHIFT_CHV);
4858 vlv_punit_write(dev_priv, PUNIT_REG_DSPFREQ, val);
4859 if (wait_for((vlv_punit_read(dev_priv, PUNIT_REG_DSPFREQ) &
4860 DSPFREQSTAT_MASK_CHV) == (cmd << DSPFREQSTAT_SHIFT_CHV),
4861 50)) {
4862 DRM_ERROR("timed out waiting for CDclk change\n");
4863 }
4864 mutex_unlock(&dev_priv->rps.hw_lock);
4865
4866 vlv_update_cdclk(dev);
4867}
4868
Jesse Barnes30a970c2013-11-04 13:48:12 -08004869static int valleyview_calc_cdclk(struct drm_i915_private *dev_priv,
4870 int max_pixclk)
4871{
Ville Syrjälä6bcda4f2014-10-07 17:41:22 +03004872 int freq_320 = (dev_priv->hpll_freq << 1) % 320000 != 0 ? 333333 : 320000;
Ville Syrjälä29dc7ef2014-06-13 13:37:50 +03004873
Ville Syrjäläd49a3402014-06-28 02:03:58 +03004874 /* FIXME: Punit isn't quite ready yet */
4875 if (IS_CHERRYVIEW(dev_priv->dev))
4876 return 400000;
4877
Jesse Barnes30a970c2013-11-04 13:48:12 -08004878 /*
4879 * Really only a few cases to deal with, as only 4 CDclks are supported:
4880 * 200MHz
4881 * 267MHz
Ville Syrjälä29dc7ef2014-06-13 13:37:50 +03004882 * 320/333MHz (depends on HPLL freq)
Jesse Barnes30a970c2013-11-04 13:48:12 -08004883 * 400MHz
4884 * So we check to see whether we're above 90% of the lower bin and
4885 * adjust if needed.
Ville Syrjäläe37c67a2014-06-13 13:37:51 +03004886 *
4887 * We seem to get an unstable or solid color picture at 200MHz.
4888 * Not sure what's wrong. For now use 200MHz only when all pipes
4889 * are off.
Jesse Barnes30a970c2013-11-04 13:48:12 -08004890 */
Ville Syrjälä29dc7ef2014-06-13 13:37:50 +03004891 if (max_pixclk > freq_320*9/10)
Ville Syrjälädfcab172014-06-13 13:37:47 +03004892 return 400000;
4893 else if (max_pixclk > 266667*9/10)
Ville Syrjälä29dc7ef2014-06-13 13:37:50 +03004894 return freq_320;
Ville Syrjäläe37c67a2014-06-13 13:37:51 +03004895 else if (max_pixclk > 0)
Ville Syrjälädfcab172014-06-13 13:37:47 +03004896 return 266667;
Ville Syrjäläe37c67a2014-06-13 13:37:51 +03004897 else
4898 return 200000;
Jesse Barnes30a970c2013-11-04 13:48:12 -08004899}
4900
Ville Syrjälä2f2d7aa2014-01-10 11:28:08 +02004901/* compute the max pixel clock for new configuration */
4902static int intel_mode_max_pixclk(struct drm_i915_private *dev_priv)
Jesse Barnes30a970c2013-11-04 13:48:12 -08004903{
4904 struct drm_device *dev = dev_priv->dev;
4905 struct intel_crtc *intel_crtc;
4906 int max_pixclk = 0;
4907
Damien Lespiaud3fcc802014-05-13 23:32:22 +01004908 for_each_intel_crtc(dev, intel_crtc) {
Ville Syrjälä2f2d7aa2014-01-10 11:28:08 +02004909 if (intel_crtc->new_enabled)
Jesse Barnes30a970c2013-11-04 13:48:12 -08004910 max_pixclk = max(max_pixclk,
Ville Syrjälä2f2d7aa2014-01-10 11:28:08 +02004911 intel_crtc->new_config->adjusted_mode.crtc_clock);
Jesse Barnes30a970c2013-11-04 13:48:12 -08004912 }
4913
4914 return max_pixclk;
4915}
4916
4917static void valleyview_modeset_global_pipes(struct drm_device *dev,
Ville Syrjälä2f2d7aa2014-01-10 11:28:08 +02004918 unsigned *prepare_pipes)
Jesse Barnes30a970c2013-11-04 13:48:12 -08004919{
4920 struct drm_i915_private *dev_priv = dev->dev_private;
4921 struct intel_crtc *intel_crtc;
Ville Syrjälä2f2d7aa2014-01-10 11:28:08 +02004922 int max_pixclk = intel_mode_max_pixclk(dev_priv);
Jesse Barnes30a970c2013-11-04 13:48:12 -08004923
Imre Deakd60c4472014-03-27 17:45:10 +02004924 if (valleyview_calc_cdclk(dev_priv, max_pixclk) ==
4925 dev_priv->vlv_cdclk_freq)
Jesse Barnes30a970c2013-11-04 13:48:12 -08004926 return;
4927
Ville Syrjälä2f2d7aa2014-01-10 11:28:08 +02004928 /* disable/enable all currently active pipes while we change cdclk */
Damien Lespiaud3fcc802014-05-13 23:32:22 +01004929 for_each_intel_crtc(dev, intel_crtc)
Jesse Barnes30a970c2013-11-04 13:48:12 -08004930 if (intel_crtc->base.enabled)
4931 *prepare_pipes |= (1 << intel_crtc->pipe);
4932}
4933
4934static void valleyview_modeset_global_resources(struct drm_device *dev)
4935{
4936 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjälä2f2d7aa2014-01-10 11:28:08 +02004937 int max_pixclk = intel_mode_max_pixclk(dev_priv);
Jesse Barnes30a970c2013-11-04 13:48:12 -08004938 int req_cdclk = valleyview_calc_cdclk(dev_priv, max_pixclk);
4939
Ville Syrjälä383c5a62014-06-28 02:03:57 +03004940 if (req_cdclk != dev_priv->vlv_cdclk_freq) {
Imre Deak738c05c2014-11-19 16:25:37 +02004941 /*
4942 * FIXME: We can end up here with all power domains off, yet
4943 * with a CDCLK frequency other than the minimum. To account
4944 * for this take the PIPE-A power domain, which covers the HW
4945 * blocks needed for the following programming. This can be
4946 * removed once it's guaranteed that we get here either with
4947 * the minimum CDCLK set, or the required power domains
4948 * enabled.
4949 */
4950 intel_display_power_get(dev_priv, POWER_DOMAIN_PIPE_A);
4951
Ville Syrjälä383c5a62014-06-28 02:03:57 +03004952 if (IS_CHERRYVIEW(dev))
4953 cherryview_set_cdclk(dev, req_cdclk);
4954 else
4955 valleyview_set_cdclk(dev, req_cdclk);
Imre Deak738c05c2014-11-19 16:25:37 +02004956
4957 intel_display_power_put(dev_priv, POWER_DOMAIN_PIPE_A);
Ville Syrjälä383c5a62014-06-28 02:03:57 +03004958 }
Jesse Barnes30a970c2013-11-04 13:48:12 -08004959}
4960
Jesse Barnes89b667f2013-04-18 14:51:36 -07004961static void valleyview_crtc_enable(struct drm_crtc *crtc)
4962{
4963 struct drm_device *dev = crtc->dev;
Daniel Vettera72e4c92014-09-30 10:56:47 +02004964 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnes89b667f2013-04-18 14:51:36 -07004965 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4966 struct intel_encoder *encoder;
4967 int pipe = intel_crtc->pipe;
Jani Nikula23538ef2013-08-27 15:12:22 +03004968 bool is_dsi;
Jesse Barnes89b667f2013-04-18 14:51:36 -07004969
4970 WARN_ON(!crtc->enabled);
4971
4972 if (intel_crtc->active)
4973 return;
4974
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +03004975 is_dsi = intel_pipe_has_type(intel_crtc, INTEL_OUTPUT_DSI);
Shobhit Kumar8525a232014-06-25 12:20:39 +05304976
Ville Syrjälä1ae0d132014-06-28 02:04:00 +03004977 if (!is_dsi) {
4978 if (IS_CHERRYVIEW(dev))
Ville Syrjäläd288f652014-10-28 13:20:22 +02004979 chv_prepare_pll(intel_crtc, &intel_crtc->config);
Ville Syrjälä1ae0d132014-06-28 02:04:00 +03004980 else
Ville Syrjäläd288f652014-10-28 13:20:22 +02004981 vlv_prepare_pll(intel_crtc, &intel_crtc->config);
Ville Syrjälä1ae0d132014-06-28 02:04:00 +03004982 }
Daniel Vetter5b18e572014-04-24 23:55:06 +02004983
4984 if (intel_crtc->config.has_dp_encoder)
4985 intel_dp_set_m_n(intel_crtc);
4986
4987 intel_set_pipe_timings(intel_crtc);
4988
Ville Syrjäläc14b0482014-10-16 20:52:34 +03004989 if (IS_CHERRYVIEW(dev) && pipe == PIPE_B) {
4990 struct drm_i915_private *dev_priv = dev->dev_private;
4991
4992 I915_WRITE(CHV_BLEND(pipe), CHV_BLEND_LEGACY);
4993 I915_WRITE(CHV_CANVAS(pipe), 0);
4994 }
4995
Daniel Vetter5b18e572014-04-24 23:55:06 +02004996 i9xx_set_pipeconf(intel_crtc);
4997
Jesse Barnes89b667f2013-04-18 14:51:36 -07004998 intel_crtc->active = true;
Jesse Barnes89b667f2013-04-18 14:51:36 -07004999
Daniel Vettera72e4c92014-09-30 10:56:47 +02005000 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, true);
Ville Syrjälä4a3436e2014-05-16 19:40:25 +03005001
Jesse Barnes89b667f2013-04-18 14:51:36 -07005002 for_each_encoder_on_crtc(dev, crtc, encoder)
5003 if (encoder->pre_pll_enable)
5004 encoder->pre_pll_enable(encoder);
5005
Chon Ming Lee9d556c92014-05-02 14:27:47 +03005006 if (!is_dsi) {
5007 if (IS_CHERRYVIEW(dev))
Ville Syrjäläd288f652014-10-28 13:20:22 +02005008 chv_enable_pll(intel_crtc, &intel_crtc->config);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03005009 else
Ville Syrjäläd288f652014-10-28 13:20:22 +02005010 vlv_enable_pll(intel_crtc, &intel_crtc->config);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03005011 }
Jesse Barnes89b667f2013-04-18 14:51:36 -07005012
5013 for_each_encoder_on_crtc(dev, crtc, encoder)
5014 if (encoder->pre_enable)
5015 encoder->pre_enable(encoder);
5016
Jesse Barnes2dd24552013-04-25 12:55:01 -07005017 i9xx_pfit_enable(intel_crtc);
5018
Ville Syrjälä63cbb072013-06-04 13:48:59 +03005019 intel_crtc_load_lut(crtc);
5020
Ville Syrjäläf37fcc22013-09-10 11:39:55 +03005021 intel_update_watermarks(crtc);
Paulo Zanonie1fdc472014-01-17 13:51:12 -02005022 intel_enable_pipe(intel_crtc);
Daniel Vetterbe6a6f82014-04-15 18:41:22 +02005023
Ville Syrjälä4b3a9522014-08-14 22:04:37 +03005024 assert_vblank_disabled(crtc);
5025 drm_crtc_vblank_on(crtc);
5026
Daniel Vetterf9b61ff2015-01-07 13:54:39 +01005027 for_each_encoder_on_crtc(dev, crtc, encoder)
5028 encoder->enable(encoder);
5029
Ville Syrjälä9ab04602014-05-08 19:23:14 +03005030 intel_crtc_enable_planes(crtc);
Daniel Vetterd40d9182014-05-21 11:45:40 +02005031
Ville Syrjälä56b80e12014-05-16 19:40:22 +03005032 /* Underruns don't raise interrupts, so check manually. */
Daniel Vettera72e4c92014-09-30 10:56:47 +02005033 i9xx_check_fifo_underruns(dev_priv);
Jesse Barnes89b667f2013-04-18 14:51:36 -07005034}
5035
Daniel Vetterf13c2ef2014-04-24 23:55:10 +02005036static void i9xx_set_pll_dividers(struct intel_crtc *crtc)
5037{
5038 struct drm_device *dev = crtc->base.dev;
5039 struct drm_i915_private *dev_priv = dev->dev_private;
5040
5041 I915_WRITE(FP0(crtc->pipe), crtc->config.dpll_hw_state.fp0);
5042 I915_WRITE(FP1(crtc->pipe), crtc->config.dpll_hw_state.fp1);
5043}
5044
Jesse Barnes0b8765c62010-09-10 10:31:34 -07005045static void i9xx_crtc_enable(struct drm_crtc *crtc)
Zhenyu Wang2c072452009-06-05 15:38:42 +08005046{
5047 struct drm_device *dev = crtc->dev;
Daniel Vettera72e4c92014-09-30 10:56:47 +02005048 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnes79e53942008-11-07 14:24:08 -08005049 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02005050 struct intel_encoder *encoder;
Jesse Barnes79e53942008-11-07 14:24:08 -08005051 int pipe = intel_crtc->pipe;
Jesse Barnes79e53942008-11-07 14:24:08 -08005052
Daniel Vetter08a48462012-07-02 11:43:47 +02005053 WARN_ON(!crtc->enabled);
5054
Chris Wilsonf7abfe82010-09-13 14:19:16 +01005055 if (intel_crtc->active)
5056 return;
5057
Daniel Vetterf13c2ef2014-04-24 23:55:10 +02005058 i9xx_set_pll_dividers(intel_crtc);
5059
Daniel Vetter5b18e572014-04-24 23:55:06 +02005060 if (intel_crtc->config.has_dp_encoder)
5061 intel_dp_set_m_n(intel_crtc);
5062
5063 intel_set_pipe_timings(intel_crtc);
5064
Daniel Vetter5b18e572014-04-24 23:55:06 +02005065 i9xx_set_pipeconf(intel_crtc);
5066
Chris Wilsonf7abfe82010-09-13 14:19:16 +01005067 intel_crtc->active = true;
Chris Wilson6b383a72010-09-13 13:54:26 +01005068
Ville Syrjälä4a3436e2014-05-16 19:40:25 +03005069 if (!IS_GEN2(dev))
Daniel Vettera72e4c92014-09-30 10:56:47 +02005070 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, true);
Ville Syrjälä4a3436e2014-05-16 19:40:25 +03005071
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02005072 for_each_encoder_on_crtc(dev, crtc, encoder)
Mika Kuoppala9d6d9f12013-02-08 16:35:38 +02005073 if (encoder->pre_enable)
5074 encoder->pre_enable(encoder);
5075
Daniel Vetterf6736a12013-06-05 13:34:30 +02005076 i9xx_enable_pll(intel_crtc);
5077
Jesse Barnes2dd24552013-04-25 12:55:01 -07005078 i9xx_pfit_enable(intel_crtc);
5079
Ville Syrjälä63cbb072013-06-04 13:48:59 +03005080 intel_crtc_load_lut(crtc);
5081
Ville Syrjäläf37fcc22013-09-10 11:39:55 +03005082 intel_update_watermarks(crtc);
Paulo Zanonie1fdc472014-01-17 13:51:12 -02005083 intel_enable_pipe(intel_crtc);
Daniel Vetterbe6a6f82014-04-15 18:41:22 +02005084
Ville Syrjälä4b3a9522014-08-14 22:04:37 +03005085 assert_vblank_disabled(crtc);
5086 drm_crtc_vblank_on(crtc);
5087
Daniel Vetterf9b61ff2015-01-07 13:54:39 +01005088 for_each_encoder_on_crtc(dev, crtc, encoder)
5089 encoder->enable(encoder);
5090
Ville Syrjälä9ab04602014-05-08 19:23:14 +03005091 intel_crtc_enable_planes(crtc);
Daniel Vetterd40d9182014-05-21 11:45:40 +02005092
Ville Syrjälä4a3436e2014-05-16 19:40:25 +03005093 /*
5094 * Gen2 reports pipe underruns whenever all planes are disabled.
5095 * So don't enable underrun reporting before at least some planes
5096 * are enabled.
5097 * FIXME: Need to fix the logic to work when we turn off all planes
5098 * but leave the pipe running.
5099 */
5100 if (IS_GEN2(dev))
Daniel Vettera72e4c92014-09-30 10:56:47 +02005101 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, true);
Ville Syrjälä4a3436e2014-05-16 19:40:25 +03005102
Ville Syrjälä56b80e12014-05-16 19:40:22 +03005103 /* Underruns don't raise interrupts, so check manually. */
Daniel Vettera72e4c92014-09-30 10:56:47 +02005104 i9xx_check_fifo_underruns(dev_priv);
Jesse Barnes0b8765c62010-09-10 10:31:34 -07005105}
5106
Daniel Vetter87476d62013-04-11 16:29:06 +02005107static void i9xx_pfit_disable(struct intel_crtc *crtc)
5108{
5109 struct drm_device *dev = crtc->base.dev;
5110 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter328d8e82013-05-08 10:36:31 +02005111
5112 if (!crtc->config.gmch_pfit.control)
5113 return;
Daniel Vetter87476d62013-04-11 16:29:06 +02005114
5115 assert_pipe_disabled(dev_priv, crtc->pipe);
5116
Daniel Vetter328d8e82013-05-08 10:36:31 +02005117 DRM_DEBUG_DRIVER("disabling pfit, current: 0x%08x\n",
5118 I915_READ(PFIT_CONTROL));
5119 I915_WRITE(PFIT_CONTROL, 0);
Daniel Vetter87476d62013-04-11 16:29:06 +02005120}
5121
Jesse Barnes0b8765c62010-09-10 10:31:34 -07005122static void i9xx_crtc_disable(struct drm_crtc *crtc)
5123{
5124 struct drm_device *dev = crtc->dev;
5125 struct drm_i915_private *dev_priv = dev->dev_private;
5126 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02005127 struct intel_encoder *encoder;
Jesse Barnes0b8765c62010-09-10 10:31:34 -07005128 int pipe = intel_crtc->pipe;
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02005129
Chris Wilsonf7abfe82010-09-13 14:19:16 +01005130 if (!intel_crtc->active)
5131 return;
5132
Ville Syrjälä4a3436e2014-05-16 19:40:25 +03005133 /*
5134 * Gen2 reports pipe underruns whenever all planes are disabled.
5135 * So diasble underrun reporting before all the planes get disabled.
5136 * FIXME: Need to fix the logic to work when we turn off all planes
5137 * but leave the pipe running.
5138 */
5139 if (IS_GEN2(dev))
Daniel Vettera72e4c92014-09-30 10:56:47 +02005140 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, false);
Ville Syrjälä4a3436e2014-05-16 19:40:25 +03005141
Imre Deak564ed192014-06-13 14:54:21 +03005142 /*
5143 * Vblank time updates from the shadow to live plane control register
5144 * are blocked if the memory self-refresh mode is active at that
5145 * moment. So to make sure the plane gets truly disabled, disable
5146 * first the self-refresh mode. The self-refresh enable bit in turn
5147 * will be checked/applied by the HW only at the next frame start
5148 * event which is after the vblank start event, so we need to have a
5149 * wait-for-vblank between disabling the plane and the pipe.
5150 */
5151 intel_set_memory_cxsr(dev_priv, false);
Ville Syrjälä9ab04602014-05-08 19:23:14 +03005152 intel_crtc_disable_planes(crtc);
5153
Ville Syrjälä6304cd92014-04-25 13:30:12 +03005154 /*
5155 * On gen2 planes are double buffered but the pipe isn't, so we must
5156 * wait for planes to fully turn off before disabling the pipe.
Imre Deak564ed192014-06-13 14:54:21 +03005157 * We also need to wait on all gmch platforms because of the
5158 * self-refresh mode constraint explained above.
Ville Syrjälä6304cd92014-04-25 13:30:12 +03005159 */
Imre Deak564ed192014-06-13 14:54:21 +03005160 intel_wait_for_vblank(dev, pipe);
Ville Syrjälä6304cd92014-04-25 13:30:12 +03005161
Ville Syrjälä4b3a9522014-08-14 22:04:37 +03005162 for_each_encoder_on_crtc(dev, crtc, encoder)
5163 encoder->disable(encoder);
5164
Daniel Vetterf9b61ff2015-01-07 13:54:39 +01005165 drm_crtc_vblank_off(crtc);
5166 assert_vblank_disabled(crtc);
5167
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03005168 intel_disable_pipe(intel_crtc);
Mika Kuoppala24a1f162013-02-08 16:35:37 +02005169
Daniel Vetter87476d62013-04-11 16:29:06 +02005170 i9xx_pfit_disable(intel_crtc);
Mika Kuoppala24a1f162013-02-08 16:35:37 +02005171
Jesse Barnes89b667f2013-04-18 14:51:36 -07005172 for_each_encoder_on_crtc(dev, crtc, encoder)
5173 if (encoder->post_disable)
5174 encoder->post_disable(encoder);
5175
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +03005176 if (!intel_pipe_has_type(intel_crtc, INTEL_OUTPUT_DSI)) {
Chon Ming Lee076ed3b2014-04-09 13:28:17 +03005177 if (IS_CHERRYVIEW(dev))
5178 chv_disable_pll(dev_priv, pipe);
5179 else if (IS_VALLEYVIEW(dev))
5180 vlv_disable_pll(dev_priv, pipe);
5181 else
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03005182 i9xx_disable_pll(intel_crtc);
Chon Ming Lee076ed3b2014-04-09 13:28:17 +03005183 }
Jesse Barnes0b8765c62010-09-10 10:31:34 -07005184
Ville Syrjälä4a3436e2014-05-16 19:40:25 +03005185 if (!IS_GEN2(dev))
Daniel Vettera72e4c92014-09-30 10:56:47 +02005186 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, false);
Ville Syrjälä4a3436e2014-05-16 19:40:25 +03005187
Chris Wilsonf7abfe82010-09-13 14:19:16 +01005188 intel_crtc->active = false;
Ville Syrjälä46ba6142013-09-10 11:40:40 +03005189 intel_update_watermarks(crtc);
Ville Syrjäläf37fcc22013-09-10 11:39:55 +03005190
Daniel Vetterefa96242014-04-24 23:55:02 +02005191 mutex_lock(&dev->struct_mutex);
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -02005192 intel_fbc_update(dev);
Daniel Vetterefa96242014-04-24 23:55:02 +02005193 mutex_unlock(&dev->struct_mutex);
Jesse Barnes0b8765c62010-09-10 10:31:34 -07005194}
5195
Jesse Barnesee7b9f92012-04-20 17:11:53 +01005196static void i9xx_crtc_off(struct drm_crtc *crtc)
5197{
5198}
5199
Borun Fub04c5bd2014-07-12 10:02:27 +05305200/* Master function to enable/disable CRTC and corresponding power wells */
5201void intel_crtc_control(struct drm_crtc *crtc, bool enable)
Chris Wilsoncdd59982010-09-08 16:30:16 +01005202{
Chris Wilsoncdd59982010-09-08 16:30:16 +01005203 struct drm_device *dev = crtc->dev;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01005204 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter0e572fe2014-04-24 23:55:42 +02005205 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetter0e572fe2014-04-24 23:55:42 +02005206 enum intel_display_power_domain domain;
5207 unsigned long domains;
Daniel Vetter976f8a22012-07-08 22:34:21 +02005208
Daniel Vetter0e572fe2014-04-24 23:55:42 +02005209 if (enable) {
5210 if (!intel_crtc->active) {
Daniel Vettere1e9fb82014-06-25 22:02:04 +03005211 domains = get_crtc_power_domains(crtc);
5212 for_each_power_domain(domain, domains)
5213 intel_display_power_get(dev_priv, domain);
5214 intel_crtc->enabled_power_domains = domains;
Daniel Vetter0e572fe2014-04-24 23:55:42 +02005215
5216 dev_priv->display.crtc_enable(crtc);
5217 }
5218 } else {
5219 if (intel_crtc->active) {
5220 dev_priv->display.crtc_disable(crtc);
5221
Daniel Vettere1e9fb82014-06-25 22:02:04 +03005222 domains = intel_crtc->enabled_power_domains;
5223 for_each_power_domain(domain, domains)
5224 intel_display_power_put(dev_priv, domain);
5225 intel_crtc->enabled_power_domains = 0;
Daniel Vetter0e572fe2014-04-24 23:55:42 +02005226 }
5227 }
Borun Fub04c5bd2014-07-12 10:02:27 +05305228}
5229
5230/**
5231 * Sets the power management mode of the pipe and plane.
5232 */
5233void intel_crtc_update_dpms(struct drm_crtc *crtc)
5234{
5235 struct drm_device *dev = crtc->dev;
5236 struct intel_encoder *intel_encoder;
5237 bool enable = false;
5238
5239 for_each_encoder_on_crtc(dev, crtc, intel_encoder)
5240 enable |= intel_encoder->connectors_active;
5241
5242 intel_crtc_control(crtc, enable);
Daniel Vetter976f8a22012-07-08 22:34:21 +02005243}
5244
Daniel Vetter976f8a22012-07-08 22:34:21 +02005245static void intel_crtc_disable(struct drm_crtc *crtc)
5246{
5247 struct drm_device *dev = crtc->dev;
5248 struct drm_connector *connector;
5249 struct drm_i915_private *dev_priv = dev->dev_private;
5250
5251 /* crtc should still be enabled when we disable it. */
5252 WARN_ON(!crtc->enabled);
5253
5254 dev_priv->display.crtc_disable(crtc);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01005255 dev_priv->display.off(crtc);
5256
Gustavo Padovan455a6802014-12-01 15:40:11 -08005257 crtc->primary->funcs->disable_plane(crtc->primary);
Daniel Vetter976f8a22012-07-08 22:34:21 +02005258
5259 /* Update computed state. */
5260 list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
5261 if (!connector->encoder || !connector->encoder->crtc)
5262 continue;
5263
5264 if (connector->encoder->crtc != crtc)
5265 continue;
5266
5267 connector->dpms = DRM_MODE_DPMS_OFF;
5268 to_intel_encoder(connector->encoder)->connectors_active = false;
Chris Wilsoncdd59982010-09-08 16:30:16 +01005269 }
5270}
5271
Chris Wilsonea5b2132010-08-04 13:50:23 +01005272void intel_encoder_destroy(struct drm_encoder *encoder)
5273{
Chris Wilson4ef69c72010-09-09 15:14:28 +01005274 struct intel_encoder *intel_encoder = to_intel_encoder(encoder);
Chris Wilsonea5b2132010-08-04 13:50:23 +01005275
Chris Wilsonea5b2132010-08-04 13:50:23 +01005276 drm_encoder_cleanup(encoder);
5277 kfree(intel_encoder);
5278}
5279
Damien Lespiau92373292013-08-08 22:28:57 +01005280/* Simple dpms helper for encoders with just one connector, no cloning and only
Daniel Vetter5ab432e2012-06-30 08:59:56 +02005281 * one kind of off state. It clamps all !ON modes to fully OFF and changes the
5282 * state of the entire output pipe. */
Damien Lespiau92373292013-08-08 22:28:57 +01005283static void intel_encoder_dpms(struct intel_encoder *encoder, int mode)
Daniel Vetter5ab432e2012-06-30 08:59:56 +02005284{
5285 if (mode == DRM_MODE_DPMS_ON) {
5286 encoder->connectors_active = true;
5287
Daniel Vetterb2cabb02012-07-01 22:42:24 +02005288 intel_crtc_update_dpms(encoder->base.crtc);
Daniel Vetter5ab432e2012-06-30 08:59:56 +02005289 } else {
5290 encoder->connectors_active = false;
5291
Daniel Vetterb2cabb02012-07-01 22:42:24 +02005292 intel_crtc_update_dpms(encoder->base.crtc);
Daniel Vetter5ab432e2012-06-30 08:59:56 +02005293 }
5294}
5295
Daniel Vetter0a91ca22012-07-02 21:54:27 +02005296/* Cross check the actual hw state with our own modeset state tracking (and it's
5297 * internal consistency). */
Daniel Vetterb9805142012-08-31 17:37:33 +02005298static void intel_connector_check_state(struct intel_connector *connector)
Daniel Vetter0a91ca22012-07-02 21:54:27 +02005299{
5300 if (connector->get_hw_state(connector)) {
5301 struct intel_encoder *encoder = connector->encoder;
5302 struct drm_crtc *crtc;
5303 bool encoder_enabled;
5304 enum pipe pipe;
5305
5306 DRM_DEBUG_KMS("[CONNECTOR:%d:%s]\n",
5307 connector->base.base.id,
Jani Nikulac23cc412014-06-03 14:56:17 +03005308 connector->base.name);
Daniel Vetter0a91ca22012-07-02 21:54:27 +02005309
Dave Airlie0e32b392014-05-02 14:02:48 +10005310 /* there is no real hw state for MST connectors */
5311 if (connector->mst_port)
5312 return;
5313
Rob Clarke2c719b2014-12-15 13:56:32 -05005314 I915_STATE_WARN(connector->base.dpms == DRM_MODE_DPMS_OFF,
Daniel Vetter0a91ca22012-07-02 21:54:27 +02005315 "wrong connector dpms state\n");
Rob Clarke2c719b2014-12-15 13:56:32 -05005316 I915_STATE_WARN(connector->base.encoder != &encoder->base,
Daniel Vetter0a91ca22012-07-02 21:54:27 +02005317 "active connector not linked to encoder\n");
Daniel Vetter0a91ca22012-07-02 21:54:27 +02005318
Dave Airlie36cd7442014-05-02 13:44:18 +10005319 if (encoder) {
Rob Clarke2c719b2014-12-15 13:56:32 -05005320 I915_STATE_WARN(!encoder->connectors_active,
Dave Airlie36cd7442014-05-02 13:44:18 +10005321 "encoder->connectors_active not set\n");
Daniel Vetter0a91ca22012-07-02 21:54:27 +02005322
Dave Airlie36cd7442014-05-02 13:44:18 +10005323 encoder_enabled = encoder->get_hw_state(encoder, &pipe);
Rob Clarke2c719b2014-12-15 13:56:32 -05005324 I915_STATE_WARN(!encoder_enabled, "encoder not enabled\n");
5325 if (I915_STATE_WARN_ON(!encoder->base.crtc))
Dave Airlie36cd7442014-05-02 13:44:18 +10005326 return;
Daniel Vetter0a91ca22012-07-02 21:54:27 +02005327
Dave Airlie36cd7442014-05-02 13:44:18 +10005328 crtc = encoder->base.crtc;
5329
Rob Clarke2c719b2014-12-15 13:56:32 -05005330 I915_STATE_WARN(!crtc->enabled, "crtc not enabled\n");
5331 I915_STATE_WARN(!to_intel_crtc(crtc)->active, "crtc not active\n");
5332 I915_STATE_WARN(pipe != to_intel_crtc(crtc)->pipe,
Dave Airlie36cd7442014-05-02 13:44:18 +10005333 "encoder active on the wrong pipe\n");
5334 }
Daniel Vetter0a91ca22012-07-02 21:54:27 +02005335 }
5336}
5337
Daniel Vetter5ab432e2012-06-30 08:59:56 +02005338/* Even simpler default implementation, if there's really no special case to
5339 * consider. */
5340void intel_connector_dpms(struct drm_connector *connector, int mode)
5341{
Daniel Vetter5ab432e2012-06-30 08:59:56 +02005342 /* All the simple cases only support two dpms states. */
5343 if (mode != DRM_MODE_DPMS_ON)
5344 mode = DRM_MODE_DPMS_OFF;
5345
5346 if (mode == connector->dpms)
5347 return;
5348
5349 connector->dpms = mode;
5350
5351 /* Only need to change hw state when actually enabled */
Chris Wilsonc9976dc2013-09-29 19:15:07 +01005352 if (connector->encoder)
5353 intel_encoder_dpms(to_intel_encoder(connector->encoder), mode);
Daniel Vetter0a91ca22012-07-02 21:54:27 +02005354
Daniel Vetterb9805142012-08-31 17:37:33 +02005355 intel_modeset_check_state(connector->dev);
Daniel Vetter5ab432e2012-06-30 08:59:56 +02005356}
5357
Daniel Vetterf0947c32012-07-02 13:10:34 +02005358/* Simple connector->get_hw_state implementation for encoders that support only
5359 * one connector and no cloning and hence the encoder state determines the state
5360 * of the connector. */
5361bool intel_connector_get_hw_state(struct intel_connector *connector)
5362{
Daniel Vetter24929352012-07-02 20:28:59 +02005363 enum pipe pipe = 0;
Daniel Vetterf0947c32012-07-02 13:10:34 +02005364 struct intel_encoder *encoder = connector->encoder;
5365
5366 return encoder->get_hw_state(encoder, &pipe);
5367}
5368
Daniel Vetter1857e1d2013-04-29 19:34:16 +02005369static bool ironlake_check_fdi_lanes(struct drm_device *dev, enum pipe pipe,
5370 struct intel_crtc_config *pipe_config)
5371{
5372 struct drm_i915_private *dev_priv = dev->dev_private;
5373 struct intel_crtc *pipe_B_crtc =
5374 to_intel_crtc(dev_priv->pipe_to_crtc_mapping[PIPE_B]);
5375
5376 DRM_DEBUG_KMS("checking fdi config on pipe %c, lanes %i\n",
5377 pipe_name(pipe), pipe_config->fdi_lanes);
5378 if (pipe_config->fdi_lanes > 4) {
5379 DRM_DEBUG_KMS("invalid fdi lane config on pipe %c: %i lanes\n",
5380 pipe_name(pipe), pipe_config->fdi_lanes);
5381 return false;
5382 }
5383
Paulo Zanonibafb6552013-11-02 21:07:44 -07005384 if (IS_HASWELL(dev) || IS_BROADWELL(dev)) {
Daniel Vetter1857e1d2013-04-29 19:34:16 +02005385 if (pipe_config->fdi_lanes > 2) {
5386 DRM_DEBUG_KMS("only 2 lanes on haswell, required: %i lanes\n",
5387 pipe_config->fdi_lanes);
5388 return false;
5389 } else {
5390 return true;
5391 }
5392 }
5393
5394 if (INTEL_INFO(dev)->num_pipes == 2)
5395 return true;
5396
5397 /* Ivybridge 3 pipe is really complicated */
5398 switch (pipe) {
5399 case PIPE_A:
5400 return true;
5401 case PIPE_B:
5402 if (dev_priv->pipe_to_crtc_mapping[PIPE_C]->enabled &&
5403 pipe_config->fdi_lanes > 2) {
5404 DRM_DEBUG_KMS("invalid shared fdi lane config on pipe %c: %i lanes\n",
5405 pipe_name(pipe), pipe_config->fdi_lanes);
5406 return false;
5407 }
5408 return true;
5409 case PIPE_C:
Daniel Vetter1e833f42013-02-19 22:31:57 +01005410 if (!pipe_has_enabled_pch(pipe_B_crtc) ||
Daniel Vetter1857e1d2013-04-29 19:34:16 +02005411 pipe_B_crtc->config.fdi_lanes <= 2) {
5412 if (pipe_config->fdi_lanes > 2) {
5413 DRM_DEBUG_KMS("invalid shared fdi lane config on pipe %c: %i lanes\n",
5414 pipe_name(pipe), pipe_config->fdi_lanes);
5415 return false;
5416 }
5417 } else {
5418 DRM_DEBUG_KMS("fdi link B uses too many lanes to enable link C\n");
5419 return false;
5420 }
5421 return true;
5422 default:
5423 BUG();
5424 }
5425}
5426
Daniel Vettere29c22c2013-02-21 00:00:16 +01005427#define RETRY 1
5428static int ironlake_fdi_compute_config(struct intel_crtc *intel_crtc,
5429 struct intel_crtc_config *pipe_config)
Daniel Vetter877d48d2013-04-19 11:24:43 +02005430{
Daniel Vetter1857e1d2013-04-29 19:34:16 +02005431 struct drm_device *dev = intel_crtc->base.dev;
Daniel Vetter877d48d2013-04-19 11:24:43 +02005432 struct drm_display_mode *adjusted_mode = &pipe_config->adjusted_mode;
Daniel Vetterff9a6752013-06-01 17:16:21 +02005433 int lane, link_bw, fdi_dotclock;
Daniel Vettere29c22c2013-02-21 00:00:16 +01005434 bool setup_ok, needs_recompute = false;
Daniel Vetter877d48d2013-04-19 11:24:43 +02005435
Daniel Vettere29c22c2013-02-21 00:00:16 +01005436retry:
Daniel Vetter877d48d2013-04-19 11:24:43 +02005437 /* FDI is a binary signal running at ~2.7GHz, encoding
5438 * each output octet as 10 bits. The actual frequency
5439 * is stored as a divider into a 100MHz clock, and the
5440 * mode pixel clock is stored in units of 1KHz.
5441 * Hence the bw of each lane in terms of the mode signal
5442 * is:
5443 */
5444 link_bw = intel_fdi_link_freq(dev) * MHz(100)/KHz(1)/10;
5445
Damien Lespiau241bfc32013-09-25 16:45:37 +01005446 fdi_dotclock = adjusted_mode->crtc_clock;
Daniel Vetter877d48d2013-04-19 11:24:43 +02005447
Daniel Vetter2bd89a02013-06-01 17:16:19 +02005448 lane = ironlake_get_lanes_required(fdi_dotclock, link_bw,
Daniel Vetter877d48d2013-04-19 11:24:43 +02005449 pipe_config->pipe_bpp);
5450
5451 pipe_config->fdi_lanes = lane;
5452
Daniel Vetter2bd89a02013-06-01 17:16:19 +02005453 intel_link_compute_m_n(pipe_config->pipe_bpp, lane, fdi_dotclock,
Daniel Vetter877d48d2013-04-19 11:24:43 +02005454 link_bw, &pipe_config->fdi_m_n);
Daniel Vetter1857e1d2013-04-29 19:34:16 +02005455
Daniel Vettere29c22c2013-02-21 00:00:16 +01005456 setup_ok = ironlake_check_fdi_lanes(intel_crtc->base.dev,
5457 intel_crtc->pipe, pipe_config);
5458 if (!setup_ok && pipe_config->pipe_bpp > 6*3) {
5459 pipe_config->pipe_bpp -= 2*3;
5460 DRM_DEBUG_KMS("fdi link bw constraint, reducing pipe bpp to %i\n",
5461 pipe_config->pipe_bpp);
5462 needs_recompute = true;
5463 pipe_config->bw_constrained = true;
5464
5465 goto retry;
5466 }
5467
5468 if (needs_recompute)
5469 return RETRY;
5470
5471 return setup_ok ? 0 : -EINVAL;
Daniel Vetter877d48d2013-04-19 11:24:43 +02005472}
5473
Paulo Zanoni42db64e2013-05-31 16:33:22 -03005474static void hsw_compute_ips_config(struct intel_crtc *crtc,
5475 struct intel_crtc_config *pipe_config)
5476{
Jani Nikulad330a952014-01-21 11:24:25 +02005477 pipe_config->ips_enabled = i915.enable_ips &&
Paulo Zanoni3c4ca582013-05-31 16:33:23 -03005478 hsw_crtc_supports_ips(crtc) &&
Jesse Barnesb6dfdc92013-07-25 10:06:50 -07005479 pipe_config->pipe_bpp <= 24;
Paulo Zanoni42db64e2013-05-31 16:33:22 -03005480}
5481
Daniel Vettera43f6e02013-06-07 23:10:32 +02005482static int intel_crtc_compute_config(struct intel_crtc *crtc,
Daniel Vettere29c22c2013-02-21 00:00:16 +01005483 struct intel_crtc_config *pipe_config)
Jesse Barnes79e53942008-11-07 14:24:08 -08005484{
Daniel Vettera43f6e02013-06-07 23:10:32 +02005485 struct drm_device *dev = crtc->base.dev;
Ander Conselvan de Oliveira8bd31e62014-10-29 11:32:33 +02005486 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01005487 struct drm_display_mode *adjusted_mode = &pipe_config->adjusted_mode;
Chris Wilson89749352010-09-12 18:25:19 +01005488
Ville Syrjäläad3a4472013-09-04 18:30:04 +03005489 /* FIXME should check pixel clock limits on all platforms */
Ville Syrjäläcf532bb2013-09-04 18:30:02 +03005490 if (INTEL_INFO(dev)->gen < 4) {
Ville Syrjäläcf532bb2013-09-04 18:30:02 +03005491 int clock_limit =
5492 dev_priv->display.get_display_clock_speed(dev);
5493
5494 /*
5495 * Enable pixel doubling when the dot clock
5496 * is > 90% of the (display) core speed.
5497 *
Ville Syrjäläb397c962013-09-04 18:30:06 +03005498 * GDG double wide on either pipe,
5499 * otherwise pipe A only.
Ville Syrjäläcf532bb2013-09-04 18:30:02 +03005500 */
Ville Syrjäläb397c962013-09-04 18:30:06 +03005501 if ((crtc->pipe == PIPE_A || IS_I915G(dev)) &&
Damien Lespiau241bfc32013-09-25 16:45:37 +01005502 adjusted_mode->crtc_clock > clock_limit * 9 / 10) {
Ville Syrjäläad3a4472013-09-04 18:30:04 +03005503 clock_limit *= 2;
Ville Syrjäläcf532bb2013-09-04 18:30:02 +03005504 pipe_config->double_wide = true;
Ville Syrjäläad3a4472013-09-04 18:30:04 +03005505 }
5506
Damien Lespiau241bfc32013-09-25 16:45:37 +01005507 if (adjusted_mode->crtc_clock > clock_limit * 9 / 10)
Daniel Vettere29c22c2013-02-21 00:00:16 +01005508 return -EINVAL;
Zhenyu Wang2c072452009-06-05 15:38:42 +08005509 }
Chris Wilson89749352010-09-12 18:25:19 +01005510
Ville Syrjälä1d1d0e22013-09-04 18:30:05 +03005511 /*
5512 * Pipe horizontal size must be even in:
5513 * - DVO ganged mode
5514 * - LVDS dual channel mode
5515 * - Double wide pipe
5516 */
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +03005517 if ((intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS) &&
Ville Syrjälä1d1d0e22013-09-04 18:30:05 +03005518 intel_is_dual_link_lvds(dev)) || pipe_config->double_wide)
5519 pipe_config->pipe_src_w &= ~1;
5520
Damien Lespiau8693a822013-05-03 18:48:11 +01005521 /* Cantiga+ cannot handle modes with a hsync front porch of 0.
5522 * WaPruneModeWithIncorrectHsyncOffset:ctg,elk,ilk,snb,ivb,vlv,hsw.
Chris Wilson44f46b422012-06-21 13:19:59 +03005523 */
5524 if ((INTEL_INFO(dev)->gen > 4 || IS_G4X(dev)) &&
5525 adjusted_mode->hsync_start == adjusted_mode->hdisplay)
Daniel Vettere29c22c2013-02-21 00:00:16 +01005526 return -EINVAL;
Chris Wilson44f46b422012-06-21 13:19:59 +03005527
Daniel Vetterbd080ee2013-04-17 20:01:39 +02005528 if ((IS_G4X(dev) || IS_VALLEYVIEW(dev)) && pipe_config->pipe_bpp > 10*3) {
Daniel Vetter5d2d38d2013-03-27 00:45:01 +01005529 pipe_config->pipe_bpp = 10*3; /* 12bpc is gen5+ */
Daniel Vetterbd080ee2013-04-17 20:01:39 +02005530 } else if (INTEL_INFO(dev)->gen <= 4 && pipe_config->pipe_bpp > 8*3) {
Daniel Vetter5d2d38d2013-03-27 00:45:01 +01005531 /* only a 8bpc pipe, with 6bpc dither through the panel fitter
5532 * for lvds. */
5533 pipe_config->pipe_bpp = 8*3;
5534 }
5535
Damien Lespiauf5adf942013-06-24 18:29:34 +01005536 if (HAS_IPS(dev))
Daniel Vettera43f6e02013-06-07 23:10:32 +02005537 hsw_compute_ips_config(crtc, pipe_config);
5538
Daniel Vetter877d48d2013-04-19 11:24:43 +02005539 if (pipe_config->has_pch_encoder)
Daniel Vettera43f6e02013-06-07 23:10:32 +02005540 return ironlake_fdi_compute_config(crtc, pipe_config);
Daniel Vetter877d48d2013-04-19 11:24:43 +02005541
Daniel Vettere29c22c2013-02-21 00:00:16 +01005542 return 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08005543}
5544
Jesse Barnes25eb05fc2012-03-28 13:39:23 -07005545static int valleyview_get_display_clock_speed(struct drm_device *dev)
5546{
Ville Syrjäläd197b7d2014-06-13 13:37:49 +03005547 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjäläd197b7d2014-06-13 13:37:49 +03005548 u32 val;
5549 int divider;
5550
Ville Syrjäläd49a3402014-06-28 02:03:58 +03005551 /* FIXME: Punit isn't quite ready yet */
5552 if (IS_CHERRYVIEW(dev))
5553 return 400000;
5554
Ville Syrjälä6bcda4f2014-10-07 17:41:22 +03005555 if (dev_priv->hpll_freq == 0)
5556 dev_priv->hpll_freq = valleyview_get_vco(dev_priv);
5557
Ville Syrjäläd197b7d2014-06-13 13:37:49 +03005558 mutex_lock(&dev_priv->dpio_lock);
5559 val = vlv_cck_read(dev_priv, CCK_DISPLAY_CLOCK_CONTROL);
5560 mutex_unlock(&dev_priv->dpio_lock);
5561
5562 divider = val & DISPLAY_FREQUENCY_VALUES;
5563
Ville Syrjälä7d007f42014-06-13 13:37:53 +03005564 WARN((val & DISPLAY_FREQUENCY_STATUS) !=
5565 (divider << DISPLAY_FREQUENCY_STATUS_SHIFT),
5566 "cdclk change in progress\n");
5567
Ville Syrjälä6bcda4f2014-10-07 17:41:22 +03005568 return DIV_ROUND_CLOSEST(dev_priv->hpll_freq << 1, divider + 1);
Jesse Barnes25eb05fc2012-03-28 13:39:23 -07005569}
5570
Jesse Barnese70236a2009-09-21 10:42:27 -07005571static int i945_get_display_clock_speed(struct drm_device *dev)
Jesse Barnes79e53942008-11-07 14:24:08 -08005572{
Jesse Barnese70236a2009-09-21 10:42:27 -07005573 return 400000;
5574}
Jesse Barnes79e53942008-11-07 14:24:08 -08005575
Jesse Barnese70236a2009-09-21 10:42:27 -07005576static int i915_get_display_clock_speed(struct drm_device *dev)
5577{
5578 return 333000;
5579}
Jesse Barnes79e53942008-11-07 14:24:08 -08005580
Jesse Barnese70236a2009-09-21 10:42:27 -07005581static int i9xx_misc_get_display_clock_speed(struct drm_device *dev)
5582{
5583 return 200000;
5584}
Jesse Barnes79e53942008-11-07 14:24:08 -08005585
Daniel Vetter257a7ff2013-07-26 08:35:42 +02005586static int pnv_get_display_clock_speed(struct drm_device *dev)
5587{
5588 u16 gcfgc = 0;
5589
5590 pci_read_config_word(dev->pdev, GCFGC, &gcfgc);
5591
5592 switch (gcfgc & GC_DISPLAY_CLOCK_MASK) {
5593 case GC_DISPLAY_CLOCK_267_MHZ_PNV:
5594 return 267000;
5595 case GC_DISPLAY_CLOCK_333_MHZ_PNV:
5596 return 333000;
5597 case GC_DISPLAY_CLOCK_444_MHZ_PNV:
5598 return 444000;
5599 case GC_DISPLAY_CLOCK_200_MHZ_PNV:
5600 return 200000;
5601 default:
5602 DRM_ERROR("Unknown pnv display core clock 0x%04x\n", gcfgc);
5603 case GC_DISPLAY_CLOCK_133_MHZ_PNV:
5604 return 133000;
5605 case GC_DISPLAY_CLOCK_167_MHZ_PNV:
5606 return 167000;
5607 }
5608}
5609
Jesse Barnese70236a2009-09-21 10:42:27 -07005610static int i915gm_get_display_clock_speed(struct drm_device *dev)
5611{
5612 u16 gcfgc = 0;
5613
5614 pci_read_config_word(dev->pdev, GCFGC, &gcfgc);
5615
5616 if (gcfgc & GC_LOW_FREQUENCY_ENABLE)
Jesse Barnes79e53942008-11-07 14:24:08 -08005617 return 133000;
Jesse Barnese70236a2009-09-21 10:42:27 -07005618 else {
5619 switch (gcfgc & GC_DISPLAY_CLOCK_MASK) {
5620 case GC_DISPLAY_CLOCK_333_MHZ:
5621 return 333000;
5622 default:
5623 case GC_DISPLAY_CLOCK_190_200_MHZ:
5624 return 190000;
5625 }
5626 }
5627}
Jesse Barnes79e53942008-11-07 14:24:08 -08005628
Jesse Barnese70236a2009-09-21 10:42:27 -07005629static int i865_get_display_clock_speed(struct drm_device *dev)
5630{
5631 return 266000;
5632}
5633
5634static int i855_get_display_clock_speed(struct drm_device *dev)
5635{
5636 u16 hpllcc = 0;
5637 /* Assume that the hardware is in the high speed state. This
5638 * should be the default.
5639 */
5640 switch (hpllcc & GC_CLOCK_CONTROL_MASK) {
5641 case GC_CLOCK_133_200:
5642 case GC_CLOCK_100_200:
5643 return 200000;
5644 case GC_CLOCK_166_250:
5645 return 250000;
5646 case GC_CLOCK_100_133:
5647 return 133000;
5648 }
5649
5650 /* Shouldn't happen */
5651 return 0;
5652}
5653
5654static int i830_get_display_clock_speed(struct drm_device *dev)
5655{
5656 return 133000;
Jesse Barnes79e53942008-11-07 14:24:08 -08005657}
5658
Zhenyu Wang2c072452009-06-05 15:38:42 +08005659static void
Ville Syrjäläa65851a2013-04-23 15:03:34 +03005660intel_reduce_m_n_ratio(uint32_t *num, uint32_t *den)
Zhenyu Wang2c072452009-06-05 15:38:42 +08005661{
Ville Syrjäläa65851a2013-04-23 15:03:34 +03005662 while (*num > DATA_LINK_M_N_MASK ||
5663 *den > DATA_LINK_M_N_MASK) {
Zhenyu Wang2c072452009-06-05 15:38:42 +08005664 *num >>= 1;
5665 *den >>= 1;
5666 }
5667}
5668
Ville Syrjäläa65851a2013-04-23 15:03:34 +03005669static void compute_m_n(unsigned int m, unsigned int n,
5670 uint32_t *ret_m, uint32_t *ret_n)
5671{
5672 *ret_n = min_t(unsigned int, roundup_pow_of_two(n), DATA_LINK_N_MAX);
5673 *ret_m = div_u64((uint64_t) m * *ret_n, n);
5674 intel_reduce_m_n_ratio(ret_m, ret_n);
5675}
5676
Daniel Vettere69d0bc2012-11-29 15:59:36 +01005677void
5678intel_link_compute_m_n(int bits_per_pixel, int nlanes,
5679 int pixel_clock, int link_clock,
5680 struct intel_link_m_n *m_n)
Zhenyu Wang2c072452009-06-05 15:38:42 +08005681{
Daniel Vettere69d0bc2012-11-29 15:59:36 +01005682 m_n->tu = 64;
Ville Syrjäläa65851a2013-04-23 15:03:34 +03005683
5684 compute_m_n(bits_per_pixel * pixel_clock,
5685 link_clock * nlanes * 8,
5686 &m_n->gmch_m, &m_n->gmch_n);
5687
5688 compute_m_n(pixel_clock, link_clock,
5689 &m_n->link_m, &m_n->link_n);
Zhenyu Wang2c072452009-06-05 15:38:42 +08005690}
5691
Chris Wilsona7615032011-01-12 17:04:08 +00005692static inline bool intel_panel_use_ssc(struct drm_i915_private *dev_priv)
5693{
Jani Nikulad330a952014-01-21 11:24:25 +02005694 if (i915.panel_use_ssc >= 0)
5695 return i915.panel_use_ssc != 0;
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03005696 return dev_priv->vbt.lvds_use_ssc
Keith Packard435793d2011-07-12 14:56:22 -07005697 && !(dev_priv->quirks & QUIRK_LVDS_SSC_DISABLE);
Chris Wilsona7615032011-01-12 17:04:08 +00005698}
5699
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +03005700static int i9xx_get_refclk(struct intel_crtc *crtc, int num_connectors)
Jesse Barnesc65d77d2011-12-15 12:30:36 -08005701{
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +03005702 struct drm_device *dev = crtc->base.dev;
Jesse Barnesc65d77d2011-12-15 12:30:36 -08005703 struct drm_i915_private *dev_priv = dev->dev_private;
5704 int refclk;
5705
Jesse Barnesa0c4da22012-06-15 11:55:13 -07005706 if (IS_VALLEYVIEW(dev)) {
Daniel Vetter9a0ea492013-09-16 11:29:34 +02005707 refclk = 100000;
Ander Conselvan de Oliveirad0737e12014-10-29 11:32:30 +02005708 } else if (intel_pipe_will_have_type(crtc, INTEL_OUTPUT_LVDS) &&
Jesse Barnesc65d77d2011-12-15 12:30:36 -08005709 intel_panel_use_ssc(dev_priv) && num_connectors < 2) {
Ville Syrjäläe91e9412013-12-09 18:54:16 +02005710 refclk = dev_priv->vbt.lvds_ssc_freq;
5711 DRM_DEBUG_KMS("using SSC reference clock of %d kHz\n", refclk);
Jesse Barnesc65d77d2011-12-15 12:30:36 -08005712 } else if (!IS_GEN2(dev)) {
5713 refclk = 96000;
5714 } else {
5715 refclk = 48000;
5716 }
5717
5718 return refclk;
5719}
5720
Daniel Vetter7429e9d2013-04-20 17:19:46 +02005721static uint32_t pnv_dpll_compute_fp(struct dpll *dpll)
Jesse Barnesc65d77d2011-12-15 12:30:36 -08005722{
Daniel Vetter7df00d72013-05-21 21:54:55 +02005723 return (1 << dpll->n) << 16 | dpll->m2;
Daniel Vetter7429e9d2013-04-20 17:19:46 +02005724}
Daniel Vetterf47709a2013-03-28 10:42:02 +01005725
Daniel Vetter7429e9d2013-04-20 17:19:46 +02005726static uint32_t i9xx_dpll_compute_fp(struct dpll *dpll)
5727{
5728 return dpll->n << 16 | dpll->m1 << 8 | dpll->m2;
Jesse Barnesc65d77d2011-12-15 12:30:36 -08005729}
5730
Daniel Vetterf47709a2013-03-28 10:42:02 +01005731static void i9xx_update_pll_dividers(struct intel_crtc *crtc,
Jesse Barnesa7516a02011-12-15 12:30:37 -08005732 intel_clock_t *reduced_clock)
5733{
Daniel Vetterf47709a2013-03-28 10:42:02 +01005734 struct drm_device *dev = crtc->base.dev;
Jesse Barnesa7516a02011-12-15 12:30:37 -08005735 u32 fp, fp2 = 0;
5736
5737 if (IS_PINEVIEW(dev)) {
Bob Paauwee1f234b2014-11-11 09:29:18 -08005738 fp = pnv_dpll_compute_fp(&crtc->new_config->dpll);
Jesse Barnesa7516a02011-12-15 12:30:37 -08005739 if (reduced_clock)
Daniel Vetter7429e9d2013-04-20 17:19:46 +02005740 fp2 = pnv_dpll_compute_fp(reduced_clock);
Jesse Barnesa7516a02011-12-15 12:30:37 -08005741 } else {
Bob Paauwee1f234b2014-11-11 09:29:18 -08005742 fp = i9xx_dpll_compute_fp(&crtc->new_config->dpll);
Jesse Barnesa7516a02011-12-15 12:30:37 -08005743 if (reduced_clock)
Daniel Vetter7429e9d2013-04-20 17:19:46 +02005744 fp2 = i9xx_dpll_compute_fp(reduced_clock);
Jesse Barnesa7516a02011-12-15 12:30:37 -08005745 }
5746
Bob Paauwee1f234b2014-11-11 09:29:18 -08005747 crtc->new_config->dpll_hw_state.fp0 = fp;
Jesse Barnesa7516a02011-12-15 12:30:37 -08005748
Daniel Vetterf47709a2013-03-28 10:42:02 +01005749 crtc->lowfreq_avail = false;
Bob Paauwee1f234b2014-11-11 09:29:18 -08005750 if (intel_pipe_will_have_type(crtc, INTEL_OUTPUT_LVDS) &&
Jani Nikulad330a952014-01-21 11:24:25 +02005751 reduced_clock && i915.powersave) {
Bob Paauwee1f234b2014-11-11 09:29:18 -08005752 crtc->new_config->dpll_hw_state.fp1 = fp2;
Daniel Vetterf47709a2013-03-28 10:42:02 +01005753 crtc->lowfreq_avail = true;
Jesse Barnesa7516a02011-12-15 12:30:37 -08005754 } else {
Bob Paauwee1f234b2014-11-11 09:29:18 -08005755 crtc->new_config->dpll_hw_state.fp1 = fp;
Jesse Barnesa7516a02011-12-15 12:30:37 -08005756 }
5757}
5758
Chon Ming Lee5e69f972013-09-05 20:41:49 +08005759static void vlv_pllb_recal_opamp(struct drm_i915_private *dev_priv, enum pipe
5760 pipe)
Jesse Barnes89b667f2013-04-18 14:51:36 -07005761{
5762 u32 reg_val;
5763
5764 /*
5765 * PLLB opamp always calibrates to max value of 0x3f, force enable it
5766 * and set it to a reasonable value instead.
5767 */
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005768 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW9(1));
Jesse Barnes89b667f2013-04-18 14:51:36 -07005769 reg_val &= 0xffffff00;
5770 reg_val |= 0x00000030;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005771 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW9(1), reg_val);
Jesse Barnes89b667f2013-04-18 14:51:36 -07005772
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005773 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_REF_DW13);
Jesse Barnes89b667f2013-04-18 14:51:36 -07005774 reg_val &= 0x8cffffff;
5775 reg_val = 0x8c000000;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005776 vlv_dpio_write(dev_priv, pipe, VLV_REF_DW13, reg_val);
Jesse Barnes89b667f2013-04-18 14:51:36 -07005777
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005778 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW9(1));
Jesse Barnes89b667f2013-04-18 14:51:36 -07005779 reg_val &= 0xffffff00;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005780 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW9(1), reg_val);
Jesse Barnes89b667f2013-04-18 14:51:36 -07005781
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005782 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_REF_DW13);
Jesse Barnes89b667f2013-04-18 14:51:36 -07005783 reg_val &= 0x00ffffff;
5784 reg_val |= 0xb0000000;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005785 vlv_dpio_write(dev_priv, pipe, VLV_REF_DW13, reg_val);
Jesse Barnes89b667f2013-04-18 14:51:36 -07005786}
5787
Daniel Vetterb5518422013-05-03 11:49:48 +02005788static void intel_pch_transcoder_set_m_n(struct intel_crtc *crtc,
5789 struct intel_link_m_n *m_n)
5790{
5791 struct drm_device *dev = crtc->base.dev;
5792 struct drm_i915_private *dev_priv = dev->dev_private;
5793 int pipe = crtc->pipe;
5794
Daniel Vettere3b95f12013-05-03 11:49:49 +02005795 I915_WRITE(PCH_TRANS_DATA_M1(pipe), TU_SIZE(m_n->tu) | m_n->gmch_m);
5796 I915_WRITE(PCH_TRANS_DATA_N1(pipe), m_n->gmch_n);
5797 I915_WRITE(PCH_TRANS_LINK_M1(pipe), m_n->link_m);
5798 I915_WRITE(PCH_TRANS_LINK_N1(pipe), m_n->link_n);
Daniel Vetterb5518422013-05-03 11:49:48 +02005799}
5800
5801static void intel_cpu_transcoder_set_m_n(struct intel_crtc *crtc,
Vandana Kannanf769cd22014-08-05 07:51:22 -07005802 struct intel_link_m_n *m_n,
5803 struct intel_link_m_n *m2_n2)
Daniel Vetterb5518422013-05-03 11:49:48 +02005804{
5805 struct drm_device *dev = crtc->base.dev;
5806 struct drm_i915_private *dev_priv = dev->dev_private;
5807 int pipe = crtc->pipe;
5808 enum transcoder transcoder = crtc->config.cpu_transcoder;
5809
5810 if (INTEL_INFO(dev)->gen >= 5) {
5811 I915_WRITE(PIPE_DATA_M1(transcoder), TU_SIZE(m_n->tu) | m_n->gmch_m);
5812 I915_WRITE(PIPE_DATA_N1(transcoder), m_n->gmch_n);
5813 I915_WRITE(PIPE_LINK_M1(transcoder), m_n->link_m);
5814 I915_WRITE(PIPE_LINK_N1(transcoder), m_n->link_n);
Vandana Kannanf769cd22014-08-05 07:51:22 -07005815 /* M2_N2 registers to be set only for gen < 8 (M2_N2 available
5816 * for gen < 8) and if DRRS is supported (to make sure the
5817 * registers are not unnecessarily accessed).
5818 */
5819 if (m2_n2 && INTEL_INFO(dev)->gen < 8 &&
5820 crtc->config.has_drrs) {
5821 I915_WRITE(PIPE_DATA_M2(transcoder),
5822 TU_SIZE(m2_n2->tu) | m2_n2->gmch_m);
5823 I915_WRITE(PIPE_DATA_N2(transcoder), m2_n2->gmch_n);
5824 I915_WRITE(PIPE_LINK_M2(transcoder), m2_n2->link_m);
5825 I915_WRITE(PIPE_LINK_N2(transcoder), m2_n2->link_n);
5826 }
Daniel Vetterb5518422013-05-03 11:49:48 +02005827 } else {
Daniel Vettere3b95f12013-05-03 11:49:49 +02005828 I915_WRITE(PIPE_DATA_M_G4X(pipe), TU_SIZE(m_n->tu) | m_n->gmch_m);
5829 I915_WRITE(PIPE_DATA_N_G4X(pipe), m_n->gmch_n);
5830 I915_WRITE(PIPE_LINK_M_G4X(pipe), m_n->link_m);
5831 I915_WRITE(PIPE_LINK_N_G4X(pipe), m_n->link_n);
Daniel Vetterb5518422013-05-03 11:49:48 +02005832 }
5833}
5834
Vandana Kannanf769cd22014-08-05 07:51:22 -07005835void intel_dp_set_m_n(struct intel_crtc *crtc)
Daniel Vetter03afc4a2013-04-02 23:42:31 +02005836{
5837 if (crtc->config.has_pch_encoder)
5838 intel_pch_transcoder_set_m_n(crtc, &crtc->config.dp_m_n);
5839 else
Vandana Kannanf769cd22014-08-05 07:51:22 -07005840 intel_cpu_transcoder_set_m_n(crtc, &crtc->config.dp_m_n,
5841 &crtc->config.dp_m2_n2);
Daniel Vetter03afc4a2013-04-02 23:42:31 +02005842}
5843
Ville Syrjäläd288f652014-10-28 13:20:22 +02005844static void vlv_update_pll(struct intel_crtc *crtc,
5845 struct intel_crtc_config *pipe_config)
Jesse Barnesa0c4da22012-06-15 11:55:13 -07005846{
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02005847 u32 dpll, dpll_md;
5848
5849 /*
5850 * Enable DPIO clock input. We should never disable the reference
5851 * clock for pipe B, since VGA hotplug / manual detection depends
5852 * on it.
5853 */
5854 dpll = DPLL_EXT_BUFFER_ENABLE_VLV | DPLL_REFA_CLK_ENABLE_VLV |
5855 DPLL_VGA_MODE_DIS | DPLL_INTEGRATED_CLOCK_VLV;
5856 /* We should never disable this, set it here for state tracking */
5857 if (crtc->pipe == PIPE_B)
5858 dpll |= DPLL_INTEGRATED_CRI_CLK_VLV;
5859 dpll |= DPLL_VCO_ENABLE;
Ville Syrjäläd288f652014-10-28 13:20:22 +02005860 pipe_config->dpll_hw_state.dpll = dpll;
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02005861
Ville Syrjäläd288f652014-10-28 13:20:22 +02005862 dpll_md = (pipe_config->pixel_multiplier - 1)
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02005863 << DPLL_MD_UDI_MULTIPLIER_SHIFT;
Ville Syrjäläd288f652014-10-28 13:20:22 +02005864 pipe_config->dpll_hw_state.dpll_md = dpll_md;
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02005865}
5866
Ville Syrjäläd288f652014-10-28 13:20:22 +02005867static void vlv_prepare_pll(struct intel_crtc *crtc,
5868 const struct intel_crtc_config *pipe_config)
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02005869{
Daniel Vetterf47709a2013-03-28 10:42:02 +01005870 struct drm_device *dev = crtc->base.dev;
Jesse Barnesa0c4da22012-06-15 11:55:13 -07005871 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetterf47709a2013-03-28 10:42:02 +01005872 int pipe = crtc->pipe;
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02005873 u32 mdiv;
Jesse Barnesa0c4da22012-06-15 11:55:13 -07005874 u32 bestn, bestm1, bestm2, bestp1, bestp2;
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02005875 u32 coreclk, reg_val;
Jesse Barnesa0c4da22012-06-15 11:55:13 -07005876
Daniel Vetter09153002012-12-12 14:06:44 +01005877 mutex_lock(&dev_priv->dpio_lock);
5878
Ville Syrjäläd288f652014-10-28 13:20:22 +02005879 bestn = pipe_config->dpll.n;
5880 bestm1 = pipe_config->dpll.m1;
5881 bestm2 = pipe_config->dpll.m2;
5882 bestp1 = pipe_config->dpll.p1;
5883 bestp2 = pipe_config->dpll.p2;
Jesse Barnesa0c4da22012-06-15 11:55:13 -07005884
Jesse Barnes89b667f2013-04-18 14:51:36 -07005885 /* See eDP HDMI DPIO driver vbios notes doc */
5886
5887 /* PLL B needs special handling */
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02005888 if (pipe == PIPE_B)
Chon Ming Lee5e69f972013-09-05 20:41:49 +08005889 vlv_pllb_recal_opamp(dev_priv, pipe);
Jesse Barnes89b667f2013-04-18 14:51:36 -07005890
5891 /* Set up Tx target for periodic Rcomp update */
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005892 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW9_BCAST, 0x0100000f);
Jesse Barnes89b667f2013-04-18 14:51:36 -07005893
5894 /* Disable target IRef on PLL */
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005895 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW8(pipe));
Jesse Barnes89b667f2013-04-18 14:51:36 -07005896 reg_val &= 0x00ffffff;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005897 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW8(pipe), reg_val);
Jesse Barnes89b667f2013-04-18 14:51:36 -07005898
5899 /* Disable fast lock */
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005900 vlv_dpio_write(dev_priv, pipe, VLV_CMN_DW0, 0x610);
Jesse Barnes89b667f2013-04-18 14:51:36 -07005901
5902 /* Set idtafcrecal before PLL is enabled */
Jesse Barnesa0c4da22012-06-15 11:55:13 -07005903 mdiv = ((bestm1 << DPIO_M1DIV_SHIFT) | (bestm2 & DPIO_M2DIV_MASK));
5904 mdiv |= ((bestp1 << DPIO_P1_SHIFT) | (bestp2 << DPIO_P2_SHIFT));
5905 mdiv |= ((bestn << DPIO_N_SHIFT));
Jesse Barnesa0c4da22012-06-15 11:55:13 -07005906 mdiv |= (1 << DPIO_K_SHIFT);
Jesse Barnes7df50802013-05-02 10:48:09 -07005907
5908 /*
5909 * Post divider depends on pixel clock rate, DAC vs digital (and LVDS,
5910 * but we don't support that).
5911 * Note: don't use the DAC post divider as it seems unstable.
5912 */
5913 mdiv |= (DPIO_POST_DIV_HDMIDP << DPIO_POST_DIV_SHIFT);
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005914 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW3(pipe), mdiv);
Jesse Barnes89b667f2013-04-18 14:51:36 -07005915
Jesse Barnesa0c4da22012-06-15 11:55:13 -07005916 mdiv |= DPIO_ENABLE_CALIBRATION;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005917 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW3(pipe), mdiv);
Jesse Barnesa0c4da22012-06-15 11:55:13 -07005918
Jesse Barnes89b667f2013-04-18 14:51:36 -07005919 /* Set HBR and RBR LPF coefficients */
Ville Syrjäläd288f652014-10-28 13:20:22 +02005920 if (pipe_config->port_clock == 162000 ||
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +03005921 intel_pipe_has_type(crtc, INTEL_OUTPUT_ANALOG) ||
5922 intel_pipe_has_type(crtc, INTEL_OUTPUT_HDMI))
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005923 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW10(pipe),
Ville Syrjälä885b0122013-07-05 19:21:38 +03005924 0x009f0003);
Jesse Barnes89b667f2013-04-18 14:51:36 -07005925 else
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005926 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW10(pipe),
Jesse Barnes89b667f2013-04-18 14:51:36 -07005927 0x00d0000f);
Jesse Barnesa0c4da22012-06-15 11:55:13 -07005928
Daniel Vetter0a888182014-11-03 14:37:38 +01005929 if (crtc->config.has_dp_encoder) {
Jesse Barnes89b667f2013-04-18 14:51:36 -07005930 /* Use SSC source */
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02005931 if (pipe == PIPE_A)
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005932 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW5(pipe),
Jesse Barnes89b667f2013-04-18 14:51:36 -07005933 0x0df40000);
5934 else
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005935 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW5(pipe),
Jesse Barnes89b667f2013-04-18 14:51:36 -07005936 0x0df70000);
5937 } else { /* HDMI or VGA */
5938 /* Use bend source */
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02005939 if (pipe == PIPE_A)
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005940 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW5(pipe),
Jesse Barnes89b667f2013-04-18 14:51:36 -07005941 0x0df70000);
5942 else
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005943 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW5(pipe),
Jesse Barnes89b667f2013-04-18 14:51:36 -07005944 0x0df40000);
5945 }
Jesse Barnesa0c4da22012-06-15 11:55:13 -07005946
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005947 coreclk = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW7(pipe));
Jesse Barnes89b667f2013-04-18 14:51:36 -07005948 coreclk = (coreclk & 0x0000ff00) | 0x01c00000;
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +03005949 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_DISPLAYPORT) ||
5950 intel_pipe_has_type(crtc, INTEL_OUTPUT_EDP))
Jesse Barnes89b667f2013-04-18 14:51:36 -07005951 coreclk |= 0x01000000;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005952 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW7(pipe), coreclk);
Jesse Barnes89b667f2013-04-18 14:51:36 -07005953
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005954 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW11(pipe), 0x87871000);
Daniel Vetter09153002012-12-12 14:06:44 +01005955 mutex_unlock(&dev_priv->dpio_lock);
Jesse Barnesa0c4da22012-06-15 11:55:13 -07005956}
5957
Ville Syrjäläd288f652014-10-28 13:20:22 +02005958static void chv_update_pll(struct intel_crtc *crtc,
5959 struct intel_crtc_config *pipe_config)
Chon Ming Lee9d556c92014-05-02 14:27:47 +03005960{
Ville Syrjäläd288f652014-10-28 13:20:22 +02005961 pipe_config->dpll_hw_state.dpll = DPLL_SSC_REF_CLOCK_CHV |
Ville Syrjälä1ae0d132014-06-28 02:04:00 +03005962 DPLL_REFA_CLK_ENABLE_VLV | DPLL_VGA_MODE_DIS |
5963 DPLL_VCO_ENABLE;
5964 if (crtc->pipe != PIPE_A)
Ville Syrjäläd288f652014-10-28 13:20:22 +02005965 pipe_config->dpll_hw_state.dpll |= DPLL_INTEGRATED_CRI_CLK_VLV;
Ville Syrjälä1ae0d132014-06-28 02:04:00 +03005966
Ville Syrjäläd288f652014-10-28 13:20:22 +02005967 pipe_config->dpll_hw_state.dpll_md =
5968 (pipe_config->pixel_multiplier - 1) << DPLL_MD_UDI_MULTIPLIER_SHIFT;
Ville Syrjälä1ae0d132014-06-28 02:04:00 +03005969}
5970
Ville Syrjäläd288f652014-10-28 13:20:22 +02005971static void chv_prepare_pll(struct intel_crtc *crtc,
5972 const struct intel_crtc_config *pipe_config)
Ville Syrjälä1ae0d132014-06-28 02:04:00 +03005973{
Chon Ming Lee9d556c92014-05-02 14:27:47 +03005974 struct drm_device *dev = crtc->base.dev;
5975 struct drm_i915_private *dev_priv = dev->dev_private;
5976 int pipe = crtc->pipe;
5977 int dpll_reg = DPLL(crtc->pipe);
5978 enum dpio_channel port = vlv_pipe_to_channel(pipe);
Ville Syrjälä580d3812014-04-09 13:29:00 +03005979 u32 loopfilter, intcoeff;
Chon Ming Lee9d556c92014-05-02 14:27:47 +03005980 u32 bestn, bestm1, bestm2, bestp1, bestp2, bestm2_frac;
5981 int refclk;
5982
Ville Syrjäläd288f652014-10-28 13:20:22 +02005983 bestn = pipe_config->dpll.n;
5984 bestm2_frac = pipe_config->dpll.m2 & 0x3fffff;
5985 bestm1 = pipe_config->dpll.m1;
5986 bestm2 = pipe_config->dpll.m2 >> 22;
5987 bestp1 = pipe_config->dpll.p1;
5988 bestp2 = pipe_config->dpll.p2;
Chon Ming Lee9d556c92014-05-02 14:27:47 +03005989
5990 /*
5991 * Enable Refclk and SSC
5992 */
Ville Syrjäläa11b0702014-04-09 13:28:57 +03005993 I915_WRITE(dpll_reg,
Ville Syrjäläd288f652014-10-28 13:20:22 +02005994 pipe_config->dpll_hw_state.dpll & ~DPLL_VCO_ENABLE);
Ville Syrjäläa11b0702014-04-09 13:28:57 +03005995
5996 mutex_lock(&dev_priv->dpio_lock);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03005997
Chon Ming Lee9d556c92014-05-02 14:27:47 +03005998 /* p1 and p2 divider */
5999 vlv_dpio_write(dev_priv, pipe, CHV_CMN_DW13(port),
6000 5 << DPIO_CHV_S1_DIV_SHIFT |
6001 bestp1 << DPIO_CHV_P1_DIV_SHIFT |
6002 bestp2 << DPIO_CHV_P2_DIV_SHIFT |
6003 1 << DPIO_CHV_K_DIV_SHIFT);
6004
6005 /* Feedback post-divider - m2 */
6006 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW0(port), bestm2);
6007
6008 /* Feedback refclk divider - n and m1 */
6009 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW1(port),
6010 DPIO_CHV_M1_DIV_BY_2 |
6011 1 << DPIO_CHV_N_DIV_SHIFT);
6012
6013 /* M2 fraction division */
6014 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW2(port), bestm2_frac);
6015
6016 /* M2 fraction division enable */
6017 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW3(port),
6018 DPIO_CHV_FRAC_DIV_EN |
6019 (2 << DPIO_CHV_FEEDFWD_GAIN_SHIFT));
6020
6021 /* Loop filter */
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +03006022 refclk = i9xx_get_refclk(crtc, 0);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03006023 loopfilter = 5 << DPIO_CHV_PROP_COEFF_SHIFT |
6024 2 << DPIO_CHV_GAIN_CTRL_SHIFT;
6025 if (refclk == 100000)
6026 intcoeff = 11;
6027 else if (refclk == 38400)
6028 intcoeff = 10;
6029 else
6030 intcoeff = 9;
6031 loopfilter |= intcoeff << DPIO_CHV_INT_COEFF_SHIFT;
6032 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW6(port), loopfilter);
6033
6034 /* AFC Recal */
6035 vlv_dpio_write(dev_priv, pipe, CHV_CMN_DW14(port),
6036 vlv_dpio_read(dev_priv, pipe, CHV_CMN_DW14(port)) |
6037 DPIO_AFC_RECAL);
6038
6039 mutex_unlock(&dev_priv->dpio_lock);
6040}
6041
Ville Syrjäläd288f652014-10-28 13:20:22 +02006042/**
6043 * vlv_force_pll_on - forcibly enable just the PLL
6044 * @dev_priv: i915 private structure
6045 * @pipe: pipe PLL to enable
6046 * @dpll: PLL configuration
6047 *
6048 * Enable the PLL for @pipe using the supplied @dpll config. To be used
6049 * in cases where we need the PLL enabled even when @pipe is not going to
6050 * be enabled.
6051 */
6052void vlv_force_pll_on(struct drm_device *dev, enum pipe pipe,
6053 const struct dpll *dpll)
6054{
6055 struct intel_crtc *crtc =
6056 to_intel_crtc(intel_get_crtc_for_pipe(dev, pipe));
6057 struct intel_crtc_config pipe_config = {
6058 .pixel_multiplier = 1,
6059 .dpll = *dpll,
6060 };
6061
6062 if (IS_CHERRYVIEW(dev)) {
6063 chv_update_pll(crtc, &pipe_config);
6064 chv_prepare_pll(crtc, &pipe_config);
6065 chv_enable_pll(crtc, &pipe_config);
6066 } else {
6067 vlv_update_pll(crtc, &pipe_config);
6068 vlv_prepare_pll(crtc, &pipe_config);
6069 vlv_enable_pll(crtc, &pipe_config);
6070 }
6071}
6072
6073/**
6074 * vlv_force_pll_off - forcibly disable just the PLL
6075 * @dev_priv: i915 private structure
6076 * @pipe: pipe PLL to disable
6077 *
6078 * Disable the PLL for @pipe. To be used in cases where we need
6079 * the PLL enabled even when @pipe is not going to be enabled.
6080 */
6081void vlv_force_pll_off(struct drm_device *dev, enum pipe pipe)
6082{
6083 if (IS_CHERRYVIEW(dev))
6084 chv_disable_pll(to_i915(dev), pipe);
6085 else
6086 vlv_disable_pll(to_i915(dev), pipe);
6087}
6088
Daniel Vetterf47709a2013-03-28 10:42:02 +01006089static void i9xx_update_pll(struct intel_crtc *crtc,
6090 intel_clock_t *reduced_clock,
Daniel Vettereb1cbe42012-03-28 23:12:16 +02006091 int num_connectors)
6092{
Daniel Vetterf47709a2013-03-28 10:42:02 +01006093 struct drm_device *dev = crtc->base.dev;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02006094 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02006095 u32 dpll;
6096 bool is_sdvo;
Ander Conselvan de Oliveirad0737e12014-10-29 11:32:30 +02006097 struct dpll *clock = &crtc->new_config->dpll;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02006098
Daniel Vetterf47709a2013-03-28 10:42:02 +01006099 i9xx_update_pll_dividers(crtc, reduced_clock);
Vijay Purushothaman2a8f64c2012-09-27 19:13:06 +05306100
Ander Conselvan de Oliveirad0737e12014-10-29 11:32:30 +02006101 is_sdvo = intel_pipe_will_have_type(crtc, INTEL_OUTPUT_SDVO) ||
6102 intel_pipe_will_have_type(crtc, INTEL_OUTPUT_HDMI);
Daniel Vettereb1cbe42012-03-28 23:12:16 +02006103
6104 dpll = DPLL_VGA_MODE_DIS;
6105
Ander Conselvan de Oliveirad0737e12014-10-29 11:32:30 +02006106 if (intel_pipe_will_have_type(crtc, INTEL_OUTPUT_LVDS))
Daniel Vettereb1cbe42012-03-28 23:12:16 +02006107 dpll |= DPLLB_MODE_LVDS;
6108 else
6109 dpll |= DPLLB_MODE_DAC_SERIAL;
Daniel Vetter6cc5f342013-03-27 00:44:53 +01006110
Daniel Vetteref1b4602013-06-01 17:17:04 +02006111 if (IS_I945G(dev) || IS_I945GM(dev) || IS_G33(dev)) {
Ander Conselvan de Oliveirad0737e12014-10-29 11:32:30 +02006112 dpll |= (crtc->new_config->pixel_multiplier - 1)
Daniel Vetter198a037f2013-04-19 11:14:37 +02006113 << SDVO_MULTIPLIER_SHIFT_HIRES;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02006114 }
Daniel Vetter198a037f2013-04-19 11:14:37 +02006115
6116 if (is_sdvo)
Daniel Vetter4a33e482013-07-06 12:52:05 +02006117 dpll |= DPLL_SDVO_HIGH_SPEED;
Daniel Vetter198a037f2013-04-19 11:14:37 +02006118
Daniel Vetter0a888182014-11-03 14:37:38 +01006119 if (crtc->new_config->has_dp_encoder)
Daniel Vetter4a33e482013-07-06 12:52:05 +02006120 dpll |= DPLL_SDVO_HIGH_SPEED;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02006121
6122 /* compute bitmask from p1 value */
6123 if (IS_PINEVIEW(dev))
6124 dpll |= (1 << (clock->p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT_PINEVIEW;
6125 else {
6126 dpll |= (1 << (clock->p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT;
6127 if (IS_G4X(dev) && reduced_clock)
6128 dpll |= (1 << (reduced_clock->p1 - 1)) << DPLL_FPA1_P1_POST_DIV_SHIFT;
6129 }
6130 switch (clock->p2) {
6131 case 5:
6132 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_5;
6133 break;
6134 case 7:
6135 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_7;
6136 break;
6137 case 10:
6138 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_10;
6139 break;
6140 case 14:
6141 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_14;
6142 break;
6143 }
6144 if (INTEL_INFO(dev)->gen >= 4)
6145 dpll |= (6 << PLL_LOAD_PULSE_PHASE_SHIFT);
6146
Ander Conselvan de Oliveirad0737e12014-10-29 11:32:30 +02006147 if (crtc->new_config->sdvo_tv_clock)
Daniel Vettereb1cbe42012-03-28 23:12:16 +02006148 dpll |= PLL_REF_INPUT_TVCLKINBC;
Ander Conselvan de Oliveirad0737e12014-10-29 11:32:30 +02006149 else if (intel_pipe_will_have_type(crtc, INTEL_OUTPUT_LVDS) &&
Daniel Vettereb1cbe42012-03-28 23:12:16 +02006150 intel_panel_use_ssc(dev_priv) && num_connectors < 2)
6151 dpll |= PLLB_REF_INPUT_SPREADSPECTRUMIN;
6152 else
6153 dpll |= PLL_REF_INPUT_DREFCLK;
6154
6155 dpll |= DPLL_VCO_ENABLE;
Ander Conselvan de Oliveirad0737e12014-10-29 11:32:30 +02006156 crtc->new_config->dpll_hw_state.dpll = dpll;
Daniel Vetter8bcc2792013-06-05 13:34:28 +02006157
Daniel Vettereb1cbe42012-03-28 23:12:16 +02006158 if (INTEL_INFO(dev)->gen >= 4) {
Ander Conselvan de Oliveirad0737e12014-10-29 11:32:30 +02006159 u32 dpll_md = (crtc->new_config->pixel_multiplier - 1)
Daniel Vetteref1b4602013-06-01 17:17:04 +02006160 << DPLL_MD_UDI_MULTIPLIER_SHIFT;
Ander Conselvan de Oliveirad0737e12014-10-29 11:32:30 +02006161 crtc->new_config->dpll_hw_state.dpll_md = dpll_md;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02006162 }
6163}
6164
Daniel Vetterf47709a2013-03-28 10:42:02 +01006165static void i8xx_update_pll(struct intel_crtc *crtc,
Daniel Vetterf47709a2013-03-28 10:42:02 +01006166 intel_clock_t *reduced_clock,
Daniel Vettereb1cbe42012-03-28 23:12:16 +02006167 int num_connectors)
6168{
Daniel Vetterf47709a2013-03-28 10:42:02 +01006169 struct drm_device *dev = crtc->base.dev;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02006170 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02006171 u32 dpll;
Ander Conselvan de Oliveirad0737e12014-10-29 11:32:30 +02006172 struct dpll *clock = &crtc->new_config->dpll;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02006173
Daniel Vetterf47709a2013-03-28 10:42:02 +01006174 i9xx_update_pll_dividers(crtc, reduced_clock);
Vijay Purushothaman2a8f64c2012-09-27 19:13:06 +05306175
Daniel Vettereb1cbe42012-03-28 23:12:16 +02006176 dpll = DPLL_VGA_MODE_DIS;
6177
Ander Conselvan de Oliveirad0737e12014-10-29 11:32:30 +02006178 if (intel_pipe_will_have_type(crtc, INTEL_OUTPUT_LVDS)) {
Daniel Vettereb1cbe42012-03-28 23:12:16 +02006179 dpll |= (1 << (clock->p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT;
6180 } else {
6181 if (clock->p1 == 2)
6182 dpll |= PLL_P1_DIVIDE_BY_TWO;
6183 else
6184 dpll |= (clock->p1 - 2) << DPLL_FPA01_P1_POST_DIV_SHIFT;
6185 if (clock->p2 == 4)
6186 dpll |= PLL_P2_DIVIDE_BY_4;
6187 }
6188
Ander Conselvan de Oliveirad0737e12014-10-29 11:32:30 +02006189 if (!IS_I830(dev) && intel_pipe_will_have_type(crtc, INTEL_OUTPUT_DVO))
Daniel Vetter4a33e482013-07-06 12:52:05 +02006190 dpll |= DPLL_DVO_2X_MODE;
6191
Ander Conselvan de Oliveirad0737e12014-10-29 11:32:30 +02006192 if (intel_pipe_will_have_type(crtc, INTEL_OUTPUT_LVDS) &&
Daniel Vettereb1cbe42012-03-28 23:12:16 +02006193 intel_panel_use_ssc(dev_priv) && num_connectors < 2)
6194 dpll |= PLLB_REF_INPUT_SPREADSPECTRUMIN;
6195 else
6196 dpll |= PLL_REF_INPUT_DREFCLK;
6197
6198 dpll |= DPLL_VCO_ENABLE;
Ander Conselvan de Oliveirad0737e12014-10-29 11:32:30 +02006199 crtc->new_config->dpll_hw_state.dpll = dpll;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02006200}
6201
Daniel Vetter8a654f32013-06-01 17:16:22 +02006202static void intel_set_pipe_timings(struct intel_crtc *intel_crtc)
Paulo Zanonib0e77b92012-10-01 18:10:53 -03006203{
6204 struct drm_device *dev = intel_crtc->base.dev;
6205 struct drm_i915_private *dev_priv = dev->dev_private;
6206 enum pipe pipe = intel_crtc->pipe;
Daniel Vetter3b117c82013-04-17 20:15:07 +02006207 enum transcoder cpu_transcoder = intel_crtc->config.cpu_transcoder;
Daniel Vetter8a654f32013-06-01 17:16:22 +02006208 struct drm_display_mode *adjusted_mode =
6209 &intel_crtc->config.adjusted_mode;
Ville Syrjälä1caea6e2014-03-28 23:29:32 +02006210 uint32_t crtc_vtotal, crtc_vblank_end;
6211 int vsyncshift = 0;
Daniel Vetter4d8a62e2013-05-03 11:49:51 +02006212
6213 /* We need to be careful not to changed the adjusted mode, for otherwise
6214 * the hw state checker will get angry at the mismatch. */
6215 crtc_vtotal = adjusted_mode->crtc_vtotal;
6216 crtc_vblank_end = adjusted_mode->crtc_vblank_end;
Paulo Zanonib0e77b92012-10-01 18:10:53 -03006217
Ville Syrjälä609aeac2014-03-28 23:29:30 +02006218 if (adjusted_mode->flags & DRM_MODE_FLAG_INTERLACE) {
Paulo Zanonib0e77b92012-10-01 18:10:53 -03006219 /* the chip adds 2 halflines automatically */
Daniel Vetter4d8a62e2013-05-03 11:49:51 +02006220 crtc_vtotal -= 1;
6221 crtc_vblank_end -= 1;
Ville Syrjälä609aeac2014-03-28 23:29:30 +02006222
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +03006223 if (intel_pipe_has_type(intel_crtc, INTEL_OUTPUT_SDVO))
Ville Syrjälä609aeac2014-03-28 23:29:30 +02006224 vsyncshift = (adjusted_mode->crtc_htotal - 1) / 2;
6225 else
6226 vsyncshift = adjusted_mode->crtc_hsync_start -
6227 adjusted_mode->crtc_htotal / 2;
Ville Syrjälä1caea6e2014-03-28 23:29:32 +02006228 if (vsyncshift < 0)
6229 vsyncshift += adjusted_mode->crtc_htotal;
Paulo Zanonib0e77b92012-10-01 18:10:53 -03006230 }
6231
6232 if (INTEL_INFO(dev)->gen > 3)
Paulo Zanonife2b8f92012-10-23 18:30:02 -02006233 I915_WRITE(VSYNCSHIFT(cpu_transcoder), vsyncshift);
Paulo Zanonib0e77b92012-10-01 18:10:53 -03006234
Paulo Zanonife2b8f92012-10-23 18:30:02 -02006235 I915_WRITE(HTOTAL(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03006236 (adjusted_mode->crtc_hdisplay - 1) |
6237 ((adjusted_mode->crtc_htotal - 1) << 16));
Paulo Zanonife2b8f92012-10-23 18:30:02 -02006238 I915_WRITE(HBLANK(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03006239 (adjusted_mode->crtc_hblank_start - 1) |
6240 ((adjusted_mode->crtc_hblank_end - 1) << 16));
Paulo Zanonife2b8f92012-10-23 18:30:02 -02006241 I915_WRITE(HSYNC(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03006242 (adjusted_mode->crtc_hsync_start - 1) |
6243 ((adjusted_mode->crtc_hsync_end - 1) << 16));
6244
Paulo Zanonife2b8f92012-10-23 18:30:02 -02006245 I915_WRITE(VTOTAL(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03006246 (adjusted_mode->crtc_vdisplay - 1) |
Daniel Vetter4d8a62e2013-05-03 11:49:51 +02006247 ((crtc_vtotal - 1) << 16));
Paulo Zanonife2b8f92012-10-23 18:30:02 -02006248 I915_WRITE(VBLANK(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03006249 (adjusted_mode->crtc_vblank_start - 1) |
Daniel Vetter4d8a62e2013-05-03 11:49:51 +02006250 ((crtc_vblank_end - 1) << 16));
Paulo Zanonife2b8f92012-10-23 18:30:02 -02006251 I915_WRITE(VSYNC(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03006252 (adjusted_mode->crtc_vsync_start - 1) |
6253 ((adjusted_mode->crtc_vsync_end - 1) << 16));
6254
Paulo Zanonib5e508d2012-10-24 11:34:43 -02006255 /* Workaround: when the EDP input selection is B, the VTOTAL_B must be
6256 * programmed with the VTOTAL_EDP value. Same for VTOTAL_C. This is
6257 * documented on the DDI_FUNC_CTL register description, EDP Input Select
6258 * bits. */
6259 if (IS_HASWELL(dev) && cpu_transcoder == TRANSCODER_EDP &&
6260 (pipe == PIPE_B || pipe == PIPE_C))
6261 I915_WRITE(VTOTAL(pipe), I915_READ(VTOTAL(cpu_transcoder)));
6262
Paulo Zanonib0e77b92012-10-01 18:10:53 -03006263 /* pipesrc controls the size that is scaled from, which should
6264 * always be the user's requested size.
6265 */
6266 I915_WRITE(PIPESRC(pipe),
Ville Syrjälä37327ab2013-09-04 18:25:28 +03006267 ((intel_crtc->config.pipe_src_w - 1) << 16) |
6268 (intel_crtc->config.pipe_src_h - 1));
Paulo Zanonib0e77b92012-10-01 18:10:53 -03006269}
6270
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02006271static void intel_get_pipe_timings(struct intel_crtc *crtc,
6272 struct intel_crtc_config *pipe_config)
6273{
6274 struct drm_device *dev = crtc->base.dev;
6275 struct drm_i915_private *dev_priv = dev->dev_private;
6276 enum transcoder cpu_transcoder = pipe_config->cpu_transcoder;
6277 uint32_t tmp;
6278
6279 tmp = I915_READ(HTOTAL(cpu_transcoder));
6280 pipe_config->adjusted_mode.crtc_hdisplay = (tmp & 0xffff) + 1;
6281 pipe_config->adjusted_mode.crtc_htotal = ((tmp >> 16) & 0xffff) + 1;
6282 tmp = I915_READ(HBLANK(cpu_transcoder));
6283 pipe_config->adjusted_mode.crtc_hblank_start = (tmp & 0xffff) + 1;
6284 pipe_config->adjusted_mode.crtc_hblank_end = ((tmp >> 16) & 0xffff) + 1;
6285 tmp = I915_READ(HSYNC(cpu_transcoder));
6286 pipe_config->adjusted_mode.crtc_hsync_start = (tmp & 0xffff) + 1;
6287 pipe_config->adjusted_mode.crtc_hsync_end = ((tmp >> 16) & 0xffff) + 1;
6288
6289 tmp = I915_READ(VTOTAL(cpu_transcoder));
6290 pipe_config->adjusted_mode.crtc_vdisplay = (tmp & 0xffff) + 1;
6291 pipe_config->adjusted_mode.crtc_vtotal = ((tmp >> 16) & 0xffff) + 1;
6292 tmp = I915_READ(VBLANK(cpu_transcoder));
6293 pipe_config->adjusted_mode.crtc_vblank_start = (tmp & 0xffff) + 1;
6294 pipe_config->adjusted_mode.crtc_vblank_end = ((tmp >> 16) & 0xffff) + 1;
6295 tmp = I915_READ(VSYNC(cpu_transcoder));
6296 pipe_config->adjusted_mode.crtc_vsync_start = (tmp & 0xffff) + 1;
6297 pipe_config->adjusted_mode.crtc_vsync_end = ((tmp >> 16) & 0xffff) + 1;
6298
6299 if (I915_READ(PIPECONF(cpu_transcoder)) & PIPECONF_INTERLACE_MASK) {
6300 pipe_config->adjusted_mode.flags |= DRM_MODE_FLAG_INTERLACE;
6301 pipe_config->adjusted_mode.crtc_vtotal += 1;
6302 pipe_config->adjusted_mode.crtc_vblank_end += 1;
6303 }
6304
6305 tmp = I915_READ(PIPESRC(crtc->pipe));
Ville Syrjälä37327ab2013-09-04 18:25:28 +03006306 pipe_config->pipe_src_h = (tmp & 0xffff) + 1;
6307 pipe_config->pipe_src_w = ((tmp >> 16) & 0xffff) + 1;
6308
6309 pipe_config->requested_mode.vdisplay = pipe_config->pipe_src_h;
6310 pipe_config->requested_mode.hdisplay = pipe_config->pipe_src_w;
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02006311}
6312
Daniel Vetterf6a83282014-02-11 15:28:57 -08006313void intel_mode_from_pipe_config(struct drm_display_mode *mode,
6314 struct intel_crtc_config *pipe_config)
Jesse Barnesbabea612013-06-26 18:57:38 +03006315{
Daniel Vetterf6a83282014-02-11 15:28:57 -08006316 mode->hdisplay = pipe_config->adjusted_mode.crtc_hdisplay;
6317 mode->htotal = pipe_config->adjusted_mode.crtc_htotal;
6318 mode->hsync_start = pipe_config->adjusted_mode.crtc_hsync_start;
6319 mode->hsync_end = pipe_config->adjusted_mode.crtc_hsync_end;
Jesse Barnesbabea612013-06-26 18:57:38 +03006320
Daniel Vetterf6a83282014-02-11 15:28:57 -08006321 mode->vdisplay = pipe_config->adjusted_mode.crtc_vdisplay;
6322 mode->vtotal = pipe_config->adjusted_mode.crtc_vtotal;
6323 mode->vsync_start = pipe_config->adjusted_mode.crtc_vsync_start;
6324 mode->vsync_end = pipe_config->adjusted_mode.crtc_vsync_end;
Jesse Barnesbabea612013-06-26 18:57:38 +03006325
Daniel Vetterf6a83282014-02-11 15:28:57 -08006326 mode->flags = pipe_config->adjusted_mode.flags;
Jesse Barnesbabea612013-06-26 18:57:38 +03006327
Daniel Vetterf6a83282014-02-11 15:28:57 -08006328 mode->clock = pipe_config->adjusted_mode.crtc_clock;
6329 mode->flags |= pipe_config->adjusted_mode.flags;
Jesse Barnesbabea612013-06-26 18:57:38 +03006330}
6331
Daniel Vetter84b046f2013-02-19 18:48:54 +01006332static void i9xx_set_pipeconf(struct intel_crtc *intel_crtc)
6333{
6334 struct drm_device *dev = intel_crtc->base.dev;
6335 struct drm_i915_private *dev_priv = dev->dev_private;
6336 uint32_t pipeconf;
6337
Daniel Vetter9f11a9e2013-06-13 00:54:58 +02006338 pipeconf = 0;
Daniel Vetter84b046f2013-02-19 18:48:54 +01006339
Ville Syrjäläb6b5d042014-08-15 01:22:07 +03006340 if ((intel_crtc->pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE) ||
6341 (intel_crtc->pipe == PIPE_B && dev_priv->quirks & QUIRK_PIPEB_FORCE))
6342 pipeconf |= I915_READ(PIPECONF(intel_crtc->pipe)) & PIPECONF_ENABLE;
Daniel Vetter67c72a12013-09-24 11:46:14 +02006343
Ville Syrjäläcf532bb2013-09-04 18:30:02 +03006344 if (intel_crtc->config.double_wide)
6345 pipeconf |= PIPECONF_DOUBLE_WIDE;
Daniel Vetter84b046f2013-02-19 18:48:54 +01006346
Daniel Vetterff9ce462013-04-24 14:57:17 +02006347 /* only g4x and later have fancy bpc/dither controls */
6348 if (IS_G4X(dev) || IS_VALLEYVIEW(dev)) {
Daniel Vetterff9ce462013-04-24 14:57:17 +02006349 /* Bspec claims that we can't use dithering for 30bpp pipes. */
6350 if (intel_crtc->config.dither && intel_crtc->config.pipe_bpp != 30)
6351 pipeconf |= PIPECONF_DITHER_EN |
6352 PIPECONF_DITHER_TYPE_SP;
6353
6354 switch (intel_crtc->config.pipe_bpp) {
6355 case 18:
6356 pipeconf |= PIPECONF_6BPC;
6357 break;
6358 case 24:
6359 pipeconf |= PIPECONF_8BPC;
6360 break;
6361 case 30:
6362 pipeconf |= PIPECONF_10BPC;
6363 break;
6364 default:
6365 /* Case prevented by intel_choose_pipe_bpp_dither. */
6366 BUG();
Daniel Vetter84b046f2013-02-19 18:48:54 +01006367 }
6368 }
6369
6370 if (HAS_PIPE_CXSR(dev)) {
6371 if (intel_crtc->lowfreq_avail) {
6372 DRM_DEBUG_KMS("enabling CxSR downclocking\n");
6373 pipeconf |= PIPECONF_CXSR_DOWNCLOCK;
6374 } else {
6375 DRM_DEBUG_KMS("disabling CxSR downclocking\n");
Daniel Vetter84b046f2013-02-19 18:48:54 +01006376 }
6377 }
6378
Ville Syrjäläefc2cff2014-03-28 23:29:31 +02006379 if (intel_crtc->config.adjusted_mode.flags & DRM_MODE_FLAG_INTERLACE) {
6380 if (INTEL_INFO(dev)->gen < 4 ||
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +03006381 intel_pipe_has_type(intel_crtc, INTEL_OUTPUT_SDVO))
Ville Syrjäläefc2cff2014-03-28 23:29:31 +02006382 pipeconf |= PIPECONF_INTERLACE_W_FIELD_INDICATION;
6383 else
6384 pipeconf |= PIPECONF_INTERLACE_W_SYNC_SHIFT;
6385 } else
Daniel Vetter84b046f2013-02-19 18:48:54 +01006386 pipeconf |= PIPECONF_PROGRESSIVE;
6387
Daniel Vetter9f11a9e2013-06-13 00:54:58 +02006388 if (IS_VALLEYVIEW(dev) && intel_crtc->config.limited_color_range)
6389 pipeconf |= PIPECONF_COLOR_RANGE_SELECT;
Ville Syrjälä9c8e09b2013-04-02 16:10:09 +03006390
Daniel Vetter84b046f2013-02-19 18:48:54 +01006391 I915_WRITE(PIPECONF(intel_crtc->pipe), pipeconf);
6392 POSTING_READ(PIPECONF(intel_crtc->pipe));
6393}
6394
Ander Conselvan de Oliveirad6dfee72014-10-29 11:32:36 +02006395static int i9xx_crtc_compute_clock(struct intel_crtc *crtc)
Jesse Barnes79e53942008-11-07 14:24:08 -08006396{
Ander Conselvan de Oliveirac7653192014-10-20 13:46:44 +03006397 struct drm_device *dev = crtc->base.dev;
Jesse Barnes79e53942008-11-07 14:24:08 -08006398 struct drm_i915_private *dev_priv = dev->dev_private;
Eric Anholtc751ce42010-03-25 11:48:48 -07006399 int refclk, num_connectors = 0;
Jesse Barnes652c3932009-08-17 13:31:43 -07006400 intel_clock_t clock, reduced_clock;
Daniel Vettera16af7212013-04-30 14:01:44 +02006401 bool ok, has_reduced_clock = false;
Jani Nikulae9fd1c02013-08-27 15:12:23 +03006402 bool is_lvds = false, is_dsi = false;
Chris Wilson5eddb702010-09-11 13:48:45 +01006403 struct intel_encoder *encoder;
Ma Lingd4906092009-03-18 20:13:27 +08006404 const intel_limit_t *limit;
Jesse Barnes79e53942008-11-07 14:24:08 -08006405
Ander Conselvan de Oliveirad0737e12014-10-29 11:32:30 +02006406 for_each_intel_encoder(dev, encoder) {
6407 if (encoder->new_crtc != crtc)
6408 continue;
6409
Chris Wilson5eddb702010-09-11 13:48:45 +01006410 switch (encoder->type) {
Jesse Barnes79e53942008-11-07 14:24:08 -08006411 case INTEL_OUTPUT_LVDS:
6412 is_lvds = true;
6413 break;
Jani Nikulae9fd1c02013-08-27 15:12:23 +03006414 case INTEL_OUTPUT_DSI:
6415 is_dsi = true;
6416 break;
Paulo Zanoni6847d712014-10-27 17:47:52 -02006417 default:
6418 break;
Jesse Barnes79e53942008-11-07 14:24:08 -08006419 }
Kristian Høgsberg43565a02009-02-13 20:56:52 -05006420
Eric Anholtc751ce42010-03-25 11:48:48 -07006421 num_connectors++;
Jesse Barnes79e53942008-11-07 14:24:08 -08006422 }
6423
Jani Nikulaf2335332013-09-13 11:03:09 +03006424 if (is_dsi)
Daniel Vetter5b18e572014-04-24 23:55:06 +02006425 return 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08006426
Ander Conselvan de Oliveirad0737e12014-10-29 11:32:30 +02006427 if (!crtc->new_config->clock_set) {
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +03006428 refclk = i9xx_get_refclk(crtc, num_connectors);
Jani Nikulaf2335332013-09-13 11:03:09 +03006429
Jani Nikulae9fd1c02013-08-27 15:12:23 +03006430 /*
6431 * Returns a set of divisors for the desired target clock with
6432 * the given refclk, or FALSE. The returned values represent
6433 * the clock equation: reflck * (5 * (m1 + 2) + (m2 + 2)) / (n +
6434 * 2) / p1 / p2.
6435 */
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +03006436 limit = intel_limit(crtc, refclk);
Ander Conselvan de Oliveirac7653192014-10-20 13:46:44 +03006437 ok = dev_priv->display.find_dpll(limit, crtc,
Ander Conselvan de Oliveirad0737e12014-10-29 11:32:30 +02006438 crtc->new_config->port_clock,
Jani Nikulae9fd1c02013-08-27 15:12:23 +03006439 refclk, NULL, &clock);
Jani Nikulaf2335332013-09-13 11:03:09 +03006440 if (!ok) {
Jani Nikulae9fd1c02013-08-27 15:12:23 +03006441 DRM_ERROR("Couldn't find PLL settings for mode!\n");
6442 return -EINVAL;
6443 }
Eric Anholtf564048e2011-03-30 13:01:02 -07006444
Jani Nikulaf2335332013-09-13 11:03:09 +03006445 if (is_lvds && dev_priv->lvds_downclock_avail) {
6446 /*
6447 * Ensure we match the reduced clock's P to the target
6448 * clock. If the clocks don't match, we can't switch
6449 * the display clock by using the FP0/FP1. In such case
6450 * we will disable the LVDS downclock feature.
6451 */
6452 has_reduced_clock =
Ander Conselvan de Oliveirac7653192014-10-20 13:46:44 +03006453 dev_priv->display.find_dpll(limit, crtc,
Jani Nikulaf2335332013-09-13 11:03:09 +03006454 dev_priv->lvds_downclock,
6455 refclk, &clock,
6456 &reduced_clock);
6457 }
6458 /* Compat-code for transition, will disappear. */
Ander Conselvan de Oliveirad0737e12014-10-29 11:32:30 +02006459 crtc->new_config->dpll.n = clock.n;
6460 crtc->new_config->dpll.m1 = clock.m1;
6461 crtc->new_config->dpll.m2 = clock.m2;
6462 crtc->new_config->dpll.p1 = clock.p1;
6463 crtc->new_config->dpll.p2 = clock.p2;
Daniel Vetterf47709a2013-03-28 10:42:02 +01006464 }
Eric Anholtf564048e2011-03-30 13:01:02 -07006465
Jani Nikulae9fd1c02013-08-27 15:12:23 +03006466 if (IS_GEN2(dev)) {
Ander Conselvan de Oliveirac7653192014-10-20 13:46:44 +03006467 i8xx_update_pll(crtc,
Vijay Purushothaman2a8f64c2012-09-27 19:13:06 +05306468 has_reduced_clock ? &reduced_clock : NULL,
6469 num_connectors);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03006470 } else if (IS_CHERRYVIEW(dev)) {
Ander Conselvan de Oliveirad0737e12014-10-29 11:32:30 +02006471 chv_update_pll(crtc, crtc->new_config);
Jani Nikulae9fd1c02013-08-27 15:12:23 +03006472 } else if (IS_VALLEYVIEW(dev)) {
Ander Conselvan de Oliveirad0737e12014-10-29 11:32:30 +02006473 vlv_update_pll(crtc, crtc->new_config);
Jani Nikulae9fd1c02013-08-27 15:12:23 +03006474 } else {
Ander Conselvan de Oliveirac7653192014-10-20 13:46:44 +03006475 i9xx_update_pll(crtc,
Daniel Vettereb1cbe42012-03-28 23:12:16 +02006476 has_reduced_clock ? &reduced_clock : NULL,
Robin Schroereba905b2014-05-18 02:24:50 +02006477 num_connectors);
Jani Nikulae9fd1c02013-08-27 15:12:23 +03006478 }
Eric Anholtf564048e2011-03-30 13:01:02 -07006479
Daniel Vetterc8f7a0d2014-04-24 23:55:04 +02006480 return 0;
Eric Anholtf564048e2011-03-30 13:01:02 -07006481}
6482
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02006483static void i9xx_get_pfit_config(struct intel_crtc *crtc,
6484 struct intel_crtc_config *pipe_config)
6485{
6486 struct drm_device *dev = crtc->base.dev;
6487 struct drm_i915_private *dev_priv = dev->dev_private;
6488 uint32_t tmp;
6489
Ville Syrjälädc9e7dec2014-01-10 14:06:45 +02006490 if (INTEL_INFO(dev)->gen <= 3 && (IS_I830(dev) || !IS_MOBILE(dev)))
6491 return;
6492
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02006493 tmp = I915_READ(PFIT_CONTROL);
Daniel Vetter06922822013-07-11 13:35:40 +02006494 if (!(tmp & PFIT_ENABLE))
6495 return;
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02006496
Daniel Vetter06922822013-07-11 13:35:40 +02006497 /* Check whether the pfit is attached to our pipe. */
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02006498 if (INTEL_INFO(dev)->gen < 4) {
6499 if (crtc->pipe != PIPE_B)
6500 return;
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02006501 } else {
6502 if ((tmp & PFIT_PIPE_MASK) != (crtc->pipe << PFIT_PIPE_SHIFT))
6503 return;
6504 }
6505
Daniel Vetter06922822013-07-11 13:35:40 +02006506 pipe_config->gmch_pfit.control = tmp;
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02006507 pipe_config->gmch_pfit.pgm_ratios = I915_READ(PFIT_PGM_RATIOS);
6508 if (INTEL_INFO(dev)->gen < 5)
6509 pipe_config->gmch_pfit.lvds_border_bits =
6510 I915_READ(LVDS) & LVDS_BORDER_ENABLE;
6511}
6512
Jesse Barnesacbec812013-09-20 11:29:32 -07006513static void vlv_crtc_clock_get(struct intel_crtc *crtc,
6514 struct intel_crtc_config *pipe_config)
6515{
6516 struct drm_device *dev = crtc->base.dev;
6517 struct drm_i915_private *dev_priv = dev->dev_private;
6518 int pipe = pipe_config->cpu_transcoder;
6519 intel_clock_t clock;
6520 u32 mdiv;
Chris Wilson662c6ec2013-09-25 14:24:01 -07006521 int refclk = 100000;
Jesse Barnesacbec812013-09-20 11:29:32 -07006522
Shobhit Kumarf573de52014-07-30 20:32:37 +05306523 /* In case of MIPI DPLL will not even be used */
6524 if (!(pipe_config->dpll_hw_state.dpll & DPLL_VCO_ENABLE))
6525 return;
6526
Jesse Barnesacbec812013-09-20 11:29:32 -07006527 mutex_lock(&dev_priv->dpio_lock);
Chon Ming Leeab3c7592013-11-07 10:43:30 +08006528 mdiv = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW3(pipe));
Jesse Barnesacbec812013-09-20 11:29:32 -07006529 mutex_unlock(&dev_priv->dpio_lock);
6530
6531 clock.m1 = (mdiv >> DPIO_M1DIV_SHIFT) & 7;
6532 clock.m2 = mdiv & DPIO_M2DIV_MASK;
6533 clock.n = (mdiv >> DPIO_N_SHIFT) & 0xf;
6534 clock.p1 = (mdiv >> DPIO_P1_SHIFT) & 7;
6535 clock.p2 = (mdiv >> DPIO_P2_SHIFT) & 0x1f;
6536
Ville Syrjäläf6466282013-10-14 14:50:31 +03006537 vlv_clock(refclk, &clock);
Jesse Barnesacbec812013-09-20 11:29:32 -07006538
Ville Syrjäläf6466282013-10-14 14:50:31 +03006539 /* clock.dot is the fast clock */
6540 pipe_config->port_clock = clock.dot / 5;
Jesse Barnesacbec812013-09-20 11:29:32 -07006541}
6542
Jesse Barnes1ad292b2014-03-07 08:57:49 -08006543static void i9xx_get_plane_config(struct intel_crtc *crtc,
6544 struct intel_plane_config *plane_config)
6545{
6546 struct drm_device *dev = crtc->base.dev;
6547 struct drm_i915_private *dev_priv = dev->dev_private;
6548 u32 val, base, offset;
6549 int pipe = crtc->pipe, plane = crtc->plane;
6550 int fourcc, pixel_format;
6551 int aligned_height;
6552
Dave Airlie66e514c2014-04-03 07:51:54 +10006553 crtc->base.primary->fb = kzalloc(sizeof(struct intel_framebuffer), GFP_KERNEL);
6554 if (!crtc->base.primary->fb) {
Jesse Barnes1ad292b2014-03-07 08:57:49 -08006555 DRM_DEBUG_KMS("failed to alloc fb\n");
6556 return;
6557 }
6558
6559 val = I915_READ(DSPCNTR(plane));
6560
6561 if (INTEL_INFO(dev)->gen >= 4)
6562 if (val & DISPPLANE_TILED)
6563 plane_config->tiled = true;
6564
6565 pixel_format = val & DISPPLANE_PIXFORMAT_MASK;
6566 fourcc = intel_format_to_fourcc(pixel_format);
Dave Airlie66e514c2014-04-03 07:51:54 +10006567 crtc->base.primary->fb->pixel_format = fourcc;
6568 crtc->base.primary->fb->bits_per_pixel =
Jesse Barnes1ad292b2014-03-07 08:57:49 -08006569 drm_format_plane_cpp(fourcc, 0) * 8;
6570
6571 if (INTEL_INFO(dev)->gen >= 4) {
6572 if (plane_config->tiled)
6573 offset = I915_READ(DSPTILEOFF(plane));
6574 else
6575 offset = I915_READ(DSPLINOFF(plane));
6576 base = I915_READ(DSPSURF(plane)) & 0xfffff000;
6577 } else {
6578 base = I915_READ(DSPADDR(plane));
6579 }
6580 plane_config->base = base;
6581
6582 val = I915_READ(PIPESRC(pipe));
Dave Airlie66e514c2014-04-03 07:51:54 +10006583 crtc->base.primary->fb->width = ((val >> 16) & 0xfff) + 1;
6584 crtc->base.primary->fb->height = ((val >> 0) & 0xfff) + 1;
Jesse Barnes1ad292b2014-03-07 08:57:49 -08006585
6586 val = I915_READ(DSPSTRIDE(pipe));
Rafael Barbalho026b96e2014-07-28 19:56:27 +01006587 crtc->base.primary->fb->pitches[0] = val & 0xffffffc0;
Jesse Barnes1ad292b2014-03-07 08:57:49 -08006588
Dave Airlie66e514c2014-04-03 07:51:54 +10006589 aligned_height = intel_align_height(dev, crtc->base.primary->fb->height,
Jesse Barnes1ad292b2014-03-07 08:57:49 -08006590 plane_config->tiled);
6591
Fabian Frederick1267a262014-07-01 20:39:41 +02006592 plane_config->size = PAGE_ALIGN(crtc->base.primary->fb->pitches[0] *
6593 aligned_height);
Jesse Barnes1ad292b2014-03-07 08:57:49 -08006594
6595 DRM_DEBUG_KMS("pipe/plane %d/%d with fb: size=%dx%d@%d, offset=%x, pitch %d, size 0x%x\n",
Dave Airlie66e514c2014-04-03 07:51:54 +10006596 pipe, plane, crtc->base.primary->fb->width,
6597 crtc->base.primary->fb->height,
6598 crtc->base.primary->fb->bits_per_pixel, base,
6599 crtc->base.primary->fb->pitches[0],
Jesse Barnes1ad292b2014-03-07 08:57:49 -08006600 plane_config->size);
6601
6602}
6603
Ville Syrjälä70b23a92014-04-09 13:28:22 +03006604static void chv_crtc_clock_get(struct intel_crtc *crtc,
6605 struct intel_crtc_config *pipe_config)
6606{
6607 struct drm_device *dev = crtc->base.dev;
6608 struct drm_i915_private *dev_priv = dev->dev_private;
6609 int pipe = pipe_config->cpu_transcoder;
6610 enum dpio_channel port = vlv_pipe_to_channel(pipe);
6611 intel_clock_t clock;
6612 u32 cmn_dw13, pll_dw0, pll_dw1, pll_dw2;
6613 int refclk = 100000;
6614
6615 mutex_lock(&dev_priv->dpio_lock);
6616 cmn_dw13 = vlv_dpio_read(dev_priv, pipe, CHV_CMN_DW13(port));
6617 pll_dw0 = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW0(port));
6618 pll_dw1 = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW1(port));
6619 pll_dw2 = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW2(port));
6620 mutex_unlock(&dev_priv->dpio_lock);
6621
6622 clock.m1 = (pll_dw1 & 0x7) == DPIO_CHV_M1_DIV_BY_2 ? 2 : 0;
6623 clock.m2 = ((pll_dw0 & 0xff) << 22) | (pll_dw2 & 0x3fffff);
6624 clock.n = (pll_dw1 >> DPIO_CHV_N_DIV_SHIFT) & 0xf;
6625 clock.p1 = (cmn_dw13 >> DPIO_CHV_P1_DIV_SHIFT) & 0x7;
6626 clock.p2 = (cmn_dw13 >> DPIO_CHV_P2_DIV_SHIFT) & 0x1f;
6627
6628 chv_clock(refclk, &clock);
6629
6630 /* clock.dot is the fast clock */
6631 pipe_config->port_clock = clock.dot / 5;
6632}
6633
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01006634static bool i9xx_get_pipe_config(struct intel_crtc *crtc,
6635 struct intel_crtc_config *pipe_config)
6636{
6637 struct drm_device *dev = crtc->base.dev;
6638 struct drm_i915_private *dev_priv = dev->dev_private;
6639 uint32_t tmp;
6640
Daniel Vetterf458ebb2014-09-30 10:56:39 +02006641 if (!intel_display_power_is_enabled(dev_priv,
6642 POWER_DOMAIN_PIPE(crtc->pipe)))
Imre Deakb5482bd2014-03-05 16:20:55 +02006643 return false;
6644
Daniel Vettere143a212013-07-04 12:01:15 +02006645 pipe_config->cpu_transcoder = (enum transcoder) crtc->pipe;
Daniel Vetterc0d43d62013-06-07 23:11:08 +02006646 pipe_config->shared_dpll = DPLL_ID_PRIVATE;
Daniel Vettereccb1402013-05-22 00:50:22 +02006647
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01006648 tmp = I915_READ(PIPECONF(crtc->pipe));
6649 if (!(tmp & PIPECONF_ENABLE))
6650 return false;
6651
Ville Syrjälä42571ae2013-09-06 23:29:00 +03006652 if (IS_G4X(dev) || IS_VALLEYVIEW(dev)) {
6653 switch (tmp & PIPECONF_BPC_MASK) {
6654 case PIPECONF_6BPC:
6655 pipe_config->pipe_bpp = 18;
6656 break;
6657 case PIPECONF_8BPC:
6658 pipe_config->pipe_bpp = 24;
6659 break;
6660 case PIPECONF_10BPC:
6661 pipe_config->pipe_bpp = 30;
6662 break;
6663 default:
6664 break;
6665 }
6666 }
6667
Daniel Vetterb5a9fa02014-04-24 23:54:49 +02006668 if (IS_VALLEYVIEW(dev) && (tmp & PIPECONF_COLOR_RANGE_SELECT))
6669 pipe_config->limited_color_range = true;
6670
Ville Syrjälä282740f2013-09-04 18:30:03 +03006671 if (INTEL_INFO(dev)->gen < 4)
6672 pipe_config->double_wide = tmp & PIPECONF_DOUBLE_WIDE;
6673
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02006674 intel_get_pipe_timings(crtc, pipe_config);
6675
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02006676 i9xx_get_pfit_config(crtc, pipe_config);
6677
Daniel Vetter6c49f242013-06-06 12:45:25 +02006678 if (INTEL_INFO(dev)->gen >= 4) {
6679 tmp = I915_READ(DPLL_MD(crtc->pipe));
6680 pipe_config->pixel_multiplier =
6681 ((tmp & DPLL_MD_UDI_MULTIPLIER_MASK)
6682 >> DPLL_MD_UDI_MULTIPLIER_SHIFT) + 1;
Daniel Vetter8bcc2792013-06-05 13:34:28 +02006683 pipe_config->dpll_hw_state.dpll_md = tmp;
Daniel Vetter6c49f242013-06-06 12:45:25 +02006684 } else if (IS_I945G(dev) || IS_I945GM(dev) || IS_G33(dev)) {
6685 tmp = I915_READ(DPLL(crtc->pipe));
6686 pipe_config->pixel_multiplier =
6687 ((tmp & SDVO_MULTIPLIER_MASK)
6688 >> SDVO_MULTIPLIER_SHIFT_HIRES) + 1;
6689 } else {
6690 /* Note that on i915G/GM the pixel multiplier is in the sdvo
6691 * port and will be fixed up in the encoder->get_config
6692 * function. */
6693 pipe_config->pixel_multiplier = 1;
6694 }
Daniel Vetter8bcc2792013-06-05 13:34:28 +02006695 pipe_config->dpll_hw_state.dpll = I915_READ(DPLL(crtc->pipe));
6696 if (!IS_VALLEYVIEW(dev)) {
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03006697 /*
6698 * DPLL_DVO_2X_MODE must be enabled for both DPLLs
6699 * on 830. Filter it out here so that we don't
6700 * report errors due to that.
6701 */
6702 if (IS_I830(dev))
6703 pipe_config->dpll_hw_state.dpll &= ~DPLL_DVO_2X_MODE;
6704
Daniel Vetter8bcc2792013-06-05 13:34:28 +02006705 pipe_config->dpll_hw_state.fp0 = I915_READ(FP0(crtc->pipe));
6706 pipe_config->dpll_hw_state.fp1 = I915_READ(FP1(crtc->pipe));
Ville Syrjälä165e9012013-06-26 17:44:15 +03006707 } else {
6708 /* Mask out read-only status bits. */
6709 pipe_config->dpll_hw_state.dpll &= ~(DPLL_LOCK_VLV |
6710 DPLL_PORTC_READY_MASK |
6711 DPLL_PORTB_READY_MASK);
Daniel Vetter8bcc2792013-06-05 13:34:28 +02006712 }
Daniel Vetter6c49f242013-06-06 12:45:25 +02006713
Ville Syrjälä70b23a92014-04-09 13:28:22 +03006714 if (IS_CHERRYVIEW(dev))
6715 chv_crtc_clock_get(crtc, pipe_config);
6716 else if (IS_VALLEYVIEW(dev))
Jesse Barnesacbec812013-09-20 11:29:32 -07006717 vlv_crtc_clock_get(crtc, pipe_config);
6718 else
6719 i9xx_crtc_clock_get(crtc, pipe_config);
Ville Syrjälä18442d02013-09-13 16:00:08 +03006720
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01006721 return true;
6722}
6723
Paulo Zanonidde86e22012-12-01 12:04:25 -02006724static void ironlake_init_pch_refclk(struct drm_device *dev)
Jesse Barnes13d83a62011-08-03 12:59:20 -07006725{
6726 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes13d83a62011-08-03 12:59:20 -07006727 struct intel_encoder *encoder;
Chris Wilson74cfd7a2013-03-26 16:33:04 -07006728 u32 val, final;
Jesse Barnes13d83a62011-08-03 12:59:20 -07006729 bool has_lvds = false;
Keith Packard199e5d72011-09-22 12:01:57 -07006730 bool has_cpu_edp = false;
Keith Packard199e5d72011-09-22 12:01:57 -07006731 bool has_panel = false;
Keith Packard99eb6a02011-09-26 14:29:12 -07006732 bool has_ck505 = false;
6733 bool can_ssc = false;
Jesse Barnes13d83a62011-08-03 12:59:20 -07006734
6735 /* We need to take the global config into account */
Damien Lespiaub2784e12014-08-05 11:29:37 +01006736 for_each_intel_encoder(dev, encoder) {
Keith Packard199e5d72011-09-22 12:01:57 -07006737 switch (encoder->type) {
6738 case INTEL_OUTPUT_LVDS:
6739 has_panel = true;
6740 has_lvds = true;
6741 break;
6742 case INTEL_OUTPUT_EDP:
6743 has_panel = true;
Imre Deak2de69052013-05-08 13:14:04 +03006744 if (enc_to_dig_port(&encoder->base)->port == PORT_A)
Keith Packard199e5d72011-09-22 12:01:57 -07006745 has_cpu_edp = true;
6746 break;
Paulo Zanoni6847d712014-10-27 17:47:52 -02006747 default:
6748 break;
Jesse Barnes13d83a62011-08-03 12:59:20 -07006749 }
6750 }
6751
Keith Packard99eb6a02011-09-26 14:29:12 -07006752 if (HAS_PCH_IBX(dev)) {
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03006753 has_ck505 = dev_priv->vbt.display_clock_mode;
Keith Packard99eb6a02011-09-26 14:29:12 -07006754 can_ssc = has_ck505;
6755 } else {
6756 has_ck505 = false;
6757 can_ssc = true;
6758 }
6759
Imre Deak2de69052013-05-08 13:14:04 +03006760 DRM_DEBUG_KMS("has_panel %d has_lvds %d has_ck505 %d\n",
6761 has_panel, has_lvds, has_ck505);
Jesse Barnes13d83a62011-08-03 12:59:20 -07006762
6763 /* Ironlake: try to setup display ref clock before DPLL
6764 * enabling. This is only under driver's control after
6765 * PCH B stepping, previous chipset stepping should be
6766 * ignoring this setting.
6767 */
Chris Wilson74cfd7a2013-03-26 16:33:04 -07006768 val = I915_READ(PCH_DREF_CONTROL);
Jesse Barnes13d83a62011-08-03 12:59:20 -07006769
Chris Wilson74cfd7a2013-03-26 16:33:04 -07006770 /* As we must carefully and slowly disable/enable each source in turn,
6771 * compute the final state we want first and check if we need to
6772 * make any changes at all.
6773 */
6774 final = val;
6775 final &= ~DREF_NONSPREAD_SOURCE_MASK;
Keith Packard99eb6a02011-09-26 14:29:12 -07006776 if (has_ck505)
Chris Wilson74cfd7a2013-03-26 16:33:04 -07006777 final |= DREF_NONSPREAD_CK505_ENABLE;
Keith Packard99eb6a02011-09-26 14:29:12 -07006778 else
Chris Wilson74cfd7a2013-03-26 16:33:04 -07006779 final |= DREF_NONSPREAD_SOURCE_ENABLE;
6780
6781 final &= ~DREF_SSC_SOURCE_MASK;
6782 final &= ~DREF_CPU_SOURCE_OUTPUT_MASK;
6783 final &= ~DREF_SSC1_ENABLE;
Jesse Barnes13d83a62011-08-03 12:59:20 -07006784
Keith Packard199e5d72011-09-22 12:01:57 -07006785 if (has_panel) {
Chris Wilson74cfd7a2013-03-26 16:33:04 -07006786 final |= DREF_SSC_SOURCE_ENABLE;
6787
6788 if (intel_panel_use_ssc(dev_priv) && can_ssc)
6789 final |= DREF_SSC1_ENABLE;
6790
6791 if (has_cpu_edp) {
6792 if (intel_panel_use_ssc(dev_priv) && can_ssc)
6793 final |= DREF_CPU_SOURCE_OUTPUT_DOWNSPREAD;
6794 else
6795 final |= DREF_CPU_SOURCE_OUTPUT_NONSPREAD;
6796 } else
6797 final |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
6798 } else {
6799 final |= DREF_SSC_SOURCE_DISABLE;
6800 final |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
6801 }
6802
6803 if (final == val)
6804 return;
6805
6806 /* Always enable nonspread source */
6807 val &= ~DREF_NONSPREAD_SOURCE_MASK;
6808
6809 if (has_ck505)
6810 val |= DREF_NONSPREAD_CK505_ENABLE;
6811 else
6812 val |= DREF_NONSPREAD_SOURCE_ENABLE;
6813
6814 if (has_panel) {
6815 val &= ~DREF_SSC_SOURCE_MASK;
6816 val |= DREF_SSC_SOURCE_ENABLE;
Jesse Barnes13d83a62011-08-03 12:59:20 -07006817
Keith Packard199e5d72011-09-22 12:01:57 -07006818 /* SSC must be turned on before enabling the CPU output */
Keith Packard99eb6a02011-09-26 14:29:12 -07006819 if (intel_panel_use_ssc(dev_priv) && can_ssc) {
Keith Packard199e5d72011-09-22 12:01:57 -07006820 DRM_DEBUG_KMS("Using SSC on panel\n");
Chris Wilson74cfd7a2013-03-26 16:33:04 -07006821 val |= DREF_SSC1_ENABLE;
Daniel Vettere77166b2012-03-30 22:14:05 +02006822 } else
Chris Wilson74cfd7a2013-03-26 16:33:04 -07006823 val &= ~DREF_SSC1_ENABLE;
Keith Packard199e5d72011-09-22 12:01:57 -07006824
6825 /* Get SSC going before enabling the outputs */
Chris Wilson74cfd7a2013-03-26 16:33:04 -07006826 I915_WRITE(PCH_DREF_CONTROL, val);
Keith Packard199e5d72011-09-22 12:01:57 -07006827 POSTING_READ(PCH_DREF_CONTROL);
6828 udelay(200);
6829
Chris Wilson74cfd7a2013-03-26 16:33:04 -07006830 val &= ~DREF_CPU_SOURCE_OUTPUT_MASK;
Jesse Barnes13d83a62011-08-03 12:59:20 -07006831
6832 /* Enable CPU source on CPU attached eDP */
Keith Packard199e5d72011-09-22 12:01:57 -07006833 if (has_cpu_edp) {
Keith Packard99eb6a02011-09-26 14:29:12 -07006834 if (intel_panel_use_ssc(dev_priv) && can_ssc) {
Keith Packard199e5d72011-09-22 12:01:57 -07006835 DRM_DEBUG_KMS("Using SSC on eDP\n");
Chris Wilson74cfd7a2013-03-26 16:33:04 -07006836 val |= DREF_CPU_SOURCE_OUTPUT_DOWNSPREAD;
Robin Schroereba905b2014-05-18 02:24:50 +02006837 } else
Chris Wilson74cfd7a2013-03-26 16:33:04 -07006838 val |= DREF_CPU_SOURCE_OUTPUT_NONSPREAD;
Keith Packard199e5d72011-09-22 12:01:57 -07006839 } else
Chris Wilson74cfd7a2013-03-26 16:33:04 -07006840 val |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
Keith Packard199e5d72011-09-22 12:01:57 -07006841
Chris Wilson74cfd7a2013-03-26 16:33:04 -07006842 I915_WRITE(PCH_DREF_CONTROL, val);
Keith Packard199e5d72011-09-22 12:01:57 -07006843 POSTING_READ(PCH_DREF_CONTROL);
6844 udelay(200);
6845 } else {
6846 DRM_DEBUG_KMS("Disabling SSC entirely\n");
6847
Chris Wilson74cfd7a2013-03-26 16:33:04 -07006848 val &= ~DREF_CPU_SOURCE_OUTPUT_MASK;
Keith Packard199e5d72011-09-22 12:01:57 -07006849
6850 /* Turn off CPU output */
Chris Wilson74cfd7a2013-03-26 16:33:04 -07006851 val |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
Keith Packard199e5d72011-09-22 12:01:57 -07006852
Chris Wilson74cfd7a2013-03-26 16:33:04 -07006853 I915_WRITE(PCH_DREF_CONTROL, val);
Keith Packard199e5d72011-09-22 12:01:57 -07006854 POSTING_READ(PCH_DREF_CONTROL);
6855 udelay(200);
6856
6857 /* Turn off the SSC source */
Chris Wilson74cfd7a2013-03-26 16:33:04 -07006858 val &= ~DREF_SSC_SOURCE_MASK;
6859 val |= DREF_SSC_SOURCE_DISABLE;
Keith Packard199e5d72011-09-22 12:01:57 -07006860
6861 /* Turn off SSC1 */
Chris Wilson74cfd7a2013-03-26 16:33:04 -07006862 val &= ~DREF_SSC1_ENABLE;
Keith Packard199e5d72011-09-22 12:01:57 -07006863
Chris Wilson74cfd7a2013-03-26 16:33:04 -07006864 I915_WRITE(PCH_DREF_CONTROL, val);
Jesse Barnes13d83a62011-08-03 12:59:20 -07006865 POSTING_READ(PCH_DREF_CONTROL);
6866 udelay(200);
6867 }
Chris Wilson74cfd7a2013-03-26 16:33:04 -07006868
6869 BUG_ON(val != final);
Jesse Barnes13d83a62011-08-03 12:59:20 -07006870}
6871
Paulo Zanonif31f2d52013-07-18 18:51:11 -03006872static void lpt_reset_fdi_mphy(struct drm_i915_private *dev_priv)
Paulo Zanonidde86e22012-12-01 12:04:25 -02006873{
Paulo Zanonif31f2d52013-07-18 18:51:11 -03006874 uint32_t tmp;
Paulo Zanonidde86e22012-12-01 12:04:25 -02006875
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03006876 tmp = I915_READ(SOUTH_CHICKEN2);
6877 tmp |= FDI_MPHY_IOSFSB_RESET_CTL;
6878 I915_WRITE(SOUTH_CHICKEN2, tmp);
Paulo Zanonidde86e22012-12-01 12:04:25 -02006879
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03006880 if (wait_for_atomic_us(I915_READ(SOUTH_CHICKEN2) &
6881 FDI_MPHY_IOSFSB_RESET_STATUS, 100))
6882 DRM_ERROR("FDI mPHY reset assert timeout\n");
Paulo Zanonidde86e22012-12-01 12:04:25 -02006883
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03006884 tmp = I915_READ(SOUTH_CHICKEN2);
6885 tmp &= ~FDI_MPHY_IOSFSB_RESET_CTL;
6886 I915_WRITE(SOUTH_CHICKEN2, tmp);
Paulo Zanonidde86e22012-12-01 12:04:25 -02006887
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03006888 if (wait_for_atomic_us((I915_READ(SOUTH_CHICKEN2) &
6889 FDI_MPHY_IOSFSB_RESET_STATUS) == 0, 100))
6890 DRM_ERROR("FDI mPHY reset de-assert timeout\n");
Paulo Zanonif31f2d52013-07-18 18:51:11 -03006891}
6892
6893/* WaMPhyProgramming:hsw */
6894static void lpt_program_fdi_mphy(struct drm_i915_private *dev_priv)
6895{
6896 uint32_t tmp;
Paulo Zanonidde86e22012-12-01 12:04:25 -02006897
6898 tmp = intel_sbi_read(dev_priv, 0x8008, SBI_MPHY);
6899 tmp &= ~(0xFF << 24);
6900 tmp |= (0x12 << 24);
6901 intel_sbi_write(dev_priv, 0x8008, tmp, SBI_MPHY);
6902
Paulo Zanonidde86e22012-12-01 12:04:25 -02006903 tmp = intel_sbi_read(dev_priv, 0x2008, SBI_MPHY);
6904 tmp |= (1 << 11);
6905 intel_sbi_write(dev_priv, 0x2008, tmp, SBI_MPHY);
6906
6907 tmp = intel_sbi_read(dev_priv, 0x2108, SBI_MPHY);
6908 tmp |= (1 << 11);
6909 intel_sbi_write(dev_priv, 0x2108, tmp, SBI_MPHY);
6910
Paulo Zanonidde86e22012-12-01 12:04:25 -02006911 tmp = intel_sbi_read(dev_priv, 0x206C, SBI_MPHY);
6912 tmp |= (1 << 24) | (1 << 21) | (1 << 18);
6913 intel_sbi_write(dev_priv, 0x206C, tmp, SBI_MPHY);
6914
6915 tmp = intel_sbi_read(dev_priv, 0x216C, SBI_MPHY);
6916 tmp |= (1 << 24) | (1 << 21) | (1 << 18);
6917 intel_sbi_write(dev_priv, 0x216C, tmp, SBI_MPHY);
6918
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03006919 tmp = intel_sbi_read(dev_priv, 0x2080, SBI_MPHY);
6920 tmp &= ~(7 << 13);
6921 tmp |= (5 << 13);
6922 intel_sbi_write(dev_priv, 0x2080, tmp, SBI_MPHY);
Paulo Zanonidde86e22012-12-01 12:04:25 -02006923
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03006924 tmp = intel_sbi_read(dev_priv, 0x2180, SBI_MPHY);
6925 tmp &= ~(7 << 13);
6926 tmp |= (5 << 13);
6927 intel_sbi_write(dev_priv, 0x2180, tmp, SBI_MPHY);
Paulo Zanonidde86e22012-12-01 12:04:25 -02006928
6929 tmp = intel_sbi_read(dev_priv, 0x208C, SBI_MPHY);
6930 tmp &= ~0xFF;
6931 tmp |= 0x1C;
6932 intel_sbi_write(dev_priv, 0x208C, tmp, SBI_MPHY);
6933
6934 tmp = intel_sbi_read(dev_priv, 0x218C, SBI_MPHY);
6935 tmp &= ~0xFF;
6936 tmp |= 0x1C;
6937 intel_sbi_write(dev_priv, 0x218C, tmp, SBI_MPHY);
6938
6939 tmp = intel_sbi_read(dev_priv, 0x2098, SBI_MPHY);
6940 tmp &= ~(0xFF << 16);
6941 tmp |= (0x1C << 16);
6942 intel_sbi_write(dev_priv, 0x2098, tmp, SBI_MPHY);
6943
6944 tmp = intel_sbi_read(dev_priv, 0x2198, SBI_MPHY);
6945 tmp &= ~(0xFF << 16);
6946 tmp |= (0x1C << 16);
6947 intel_sbi_write(dev_priv, 0x2198, tmp, SBI_MPHY);
6948
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03006949 tmp = intel_sbi_read(dev_priv, 0x20C4, SBI_MPHY);
6950 tmp |= (1 << 27);
6951 intel_sbi_write(dev_priv, 0x20C4, tmp, SBI_MPHY);
Paulo Zanonidde86e22012-12-01 12:04:25 -02006952
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03006953 tmp = intel_sbi_read(dev_priv, 0x21C4, SBI_MPHY);
6954 tmp |= (1 << 27);
6955 intel_sbi_write(dev_priv, 0x21C4, tmp, SBI_MPHY);
Paulo Zanonidde86e22012-12-01 12:04:25 -02006956
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03006957 tmp = intel_sbi_read(dev_priv, 0x20EC, SBI_MPHY);
6958 tmp &= ~(0xF << 28);
6959 tmp |= (4 << 28);
6960 intel_sbi_write(dev_priv, 0x20EC, tmp, SBI_MPHY);
Paulo Zanonidde86e22012-12-01 12:04:25 -02006961
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03006962 tmp = intel_sbi_read(dev_priv, 0x21EC, SBI_MPHY);
6963 tmp &= ~(0xF << 28);
6964 tmp |= (4 << 28);
6965 intel_sbi_write(dev_priv, 0x21EC, tmp, SBI_MPHY);
Paulo Zanonif31f2d52013-07-18 18:51:11 -03006966}
6967
Paulo Zanoni2fa86a12013-07-23 11:19:24 -03006968/* Implements 3 different sequences from BSpec chapter "Display iCLK
6969 * Programming" based on the parameters passed:
6970 * - Sequence to enable CLKOUT_DP
6971 * - Sequence to enable CLKOUT_DP without spread
6972 * - Sequence to enable CLKOUT_DP for FDI usage and configure PCH FDI I/O
6973 */
6974static void lpt_enable_clkout_dp(struct drm_device *dev, bool with_spread,
6975 bool with_fdi)
Paulo Zanonif31f2d52013-07-18 18:51:11 -03006976{
6977 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanoni2fa86a12013-07-23 11:19:24 -03006978 uint32_t reg, tmp;
6979
6980 if (WARN(with_fdi && !with_spread, "FDI requires downspread\n"))
6981 with_spread = true;
6982 if (WARN(dev_priv->pch_id == INTEL_PCH_LPT_LP_DEVICE_ID_TYPE &&
6983 with_fdi, "LP PCH doesn't have FDI\n"))
6984 with_fdi = false;
Paulo Zanonif31f2d52013-07-18 18:51:11 -03006985
6986 mutex_lock(&dev_priv->dpio_lock);
6987
6988 tmp = intel_sbi_read(dev_priv, SBI_SSCCTL, SBI_ICLK);
6989 tmp &= ~SBI_SSCCTL_DISABLE;
6990 tmp |= SBI_SSCCTL_PATHALT;
6991 intel_sbi_write(dev_priv, SBI_SSCCTL, tmp, SBI_ICLK);
6992
6993 udelay(24);
6994
Paulo Zanoni2fa86a12013-07-23 11:19:24 -03006995 if (with_spread) {
6996 tmp = intel_sbi_read(dev_priv, SBI_SSCCTL, SBI_ICLK);
6997 tmp &= ~SBI_SSCCTL_PATHALT;
6998 intel_sbi_write(dev_priv, SBI_SSCCTL, tmp, SBI_ICLK);
Paulo Zanonif31f2d52013-07-18 18:51:11 -03006999
Paulo Zanoni2fa86a12013-07-23 11:19:24 -03007000 if (with_fdi) {
7001 lpt_reset_fdi_mphy(dev_priv);
7002 lpt_program_fdi_mphy(dev_priv);
7003 }
7004 }
Paulo Zanonidde86e22012-12-01 12:04:25 -02007005
Paulo Zanoni2fa86a12013-07-23 11:19:24 -03007006 reg = (dev_priv->pch_id == INTEL_PCH_LPT_LP_DEVICE_ID_TYPE) ?
7007 SBI_GEN0 : SBI_DBUFF0;
7008 tmp = intel_sbi_read(dev_priv, reg, SBI_ICLK);
7009 tmp |= SBI_GEN0_CFG_BUFFENABLE_DISABLE;
7010 intel_sbi_write(dev_priv, reg, tmp, SBI_ICLK);
Daniel Vetterc00db242013-01-22 15:33:27 +01007011
7012 mutex_unlock(&dev_priv->dpio_lock);
Paulo Zanonidde86e22012-12-01 12:04:25 -02007013}
7014
Paulo Zanoni47701c32013-07-23 11:19:25 -03007015/* Sequence to disable CLKOUT_DP */
7016static void lpt_disable_clkout_dp(struct drm_device *dev)
7017{
7018 struct drm_i915_private *dev_priv = dev->dev_private;
7019 uint32_t reg, tmp;
7020
7021 mutex_lock(&dev_priv->dpio_lock);
7022
7023 reg = (dev_priv->pch_id == INTEL_PCH_LPT_LP_DEVICE_ID_TYPE) ?
7024 SBI_GEN0 : SBI_DBUFF0;
7025 tmp = intel_sbi_read(dev_priv, reg, SBI_ICLK);
7026 tmp &= ~SBI_GEN0_CFG_BUFFENABLE_DISABLE;
7027 intel_sbi_write(dev_priv, reg, tmp, SBI_ICLK);
7028
7029 tmp = intel_sbi_read(dev_priv, SBI_SSCCTL, SBI_ICLK);
7030 if (!(tmp & SBI_SSCCTL_DISABLE)) {
7031 if (!(tmp & SBI_SSCCTL_PATHALT)) {
7032 tmp |= SBI_SSCCTL_PATHALT;
7033 intel_sbi_write(dev_priv, SBI_SSCCTL, tmp, SBI_ICLK);
7034 udelay(32);
7035 }
7036 tmp |= SBI_SSCCTL_DISABLE;
7037 intel_sbi_write(dev_priv, SBI_SSCCTL, tmp, SBI_ICLK);
7038 }
7039
7040 mutex_unlock(&dev_priv->dpio_lock);
7041}
7042
Paulo Zanonibf8fa3d2013-07-12 14:19:38 -03007043static void lpt_init_pch_refclk(struct drm_device *dev)
7044{
Paulo Zanonibf8fa3d2013-07-12 14:19:38 -03007045 struct intel_encoder *encoder;
7046 bool has_vga = false;
7047
Damien Lespiaub2784e12014-08-05 11:29:37 +01007048 for_each_intel_encoder(dev, encoder) {
Paulo Zanonibf8fa3d2013-07-12 14:19:38 -03007049 switch (encoder->type) {
7050 case INTEL_OUTPUT_ANALOG:
7051 has_vga = true;
7052 break;
Paulo Zanoni6847d712014-10-27 17:47:52 -02007053 default:
7054 break;
Paulo Zanonibf8fa3d2013-07-12 14:19:38 -03007055 }
7056 }
7057
Paulo Zanoni47701c32013-07-23 11:19:25 -03007058 if (has_vga)
7059 lpt_enable_clkout_dp(dev, true, true);
7060 else
7061 lpt_disable_clkout_dp(dev);
Paulo Zanonibf8fa3d2013-07-12 14:19:38 -03007062}
7063
Paulo Zanonidde86e22012-12-01 12:04:25 -02007064/*
7065 * Initialize reference clocks when the driver loads
7066 */
7067void intel_init_pch_refclk(struct drm_device *dev)
7068{
7069 if (HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev))
7070 ironlake_init_pch_refclk(dev);
7071 else if (HAS_PCH_LPT(dev))
7072 lpt_init_pch_refclk(dev);
7073}
7074
Jesse Barnesd9d444c2011-09-02 13:03:05 -07007075static int ironlake_get_refclk(struct drm_crtc *crtc)
7076{
7077 struct drm_device *dev = crtc->dev;
7078 struct drm_i915_private *dev_priv = dev->dev_private;
7079 struct intel_encoder *encoder;
Jesse Barnesd9d444c2011-09-02 13:03:05 -07007080 int num_connectors = 0;
7081 bool is_lvds = false;
7082
Ander Conselvan de Oliveirad0737e12014-10-29 11:32:30 +02007083 for_each_intel_encoder(dev, encoder) {
7084 if (encoder->new_crtc != to_intel_crtc(crtc))
7085 continue;
7086
Jesse Barnesd9d444c2011-09-02 13:03:05 -07007087 switch (encoder->type) {
7088 case INTEL_OUTPUT_LVDS:
7089 is_lvds = true;
7090 break;
Paulo Zanoni6847d712014-10-27 17:47:52 -02007091 default:
7092 break;
Jesse Barnesd9d444c2011-09-02 13:03:05 -07007093 }
7094 num_connectors++;
7095 }
7096
7097 if (is_lvds && intel_panel_use_ssc(dev_priv) && num_connectors < 2) {
Ville Syrjäläe91e9412013-12-09 18:54:16 +02007098 DRM_DEBUG_KMS("using SSC reference clock of %d kHz\n",
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03007099 dev_priv->vbt.lvds_ssc_freq);
Ville Syrjäläe91e9412013-12-09 18:54:16 +02007100 return dev_priv->vbt.lvds_ssc_freq;
Jesse Barnesd9d444c2011-09-02 13:03:05 -07007101 }
7102
7103 return 120000;
7104}
7105
Daniel Vetter6ff93602013-04-19 11:24:36 +02007106static void ironlake_set_pipeconf(struct drm_crtc *crtc)
Paulo Zanonic8203562012-09-12 10:06:29 -03007107{
7108 struct drm_i915_private *dev_priv = crtc->dev->dev_private;
7109 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
7110 int pipe = intel_crtc->pipe;
7111 uint32_t val;
7112
Daniel Vetter78114072013-06-13 00:54:57 +02007113 val = 0;
Paulo Zanonic8203562012-09-12 10:06:29 -03007114
Daniel Vetter965e0c42013-03-27 00:44:57 +01007115 switch (intel_crtc->config.pipe_bpp) {
Paulo Zanonic8203562012-09-12 10:06:29 -03007116 case 18:
Daniel Vetterdfd07d72012-12-17 11:21:38 +01007117 val |= PIPECONF_6BPC;
Paulo Zanonic8203562012-09-12 10:06:29 -03007118 break;
7119 case 24:
Daniel Vetterdfd07d72012-12-17 11:21:38 +01007120 val |= PIPECONF_8BPC;
Paulo Zanonic8203562012-09-12 10:06:29 -03007121 break;
7122 case 30:
Daniel Vetterdfd07d72012-12-17 11:21:38 +01007123 val |= PIPECONF_10BPC;
Paulo Zanonic8203562012-09-12 10:06:29 -03007124 break;
7125 case 36:
Daniel Vetterdfd07d72012-12-17 11:21:38 +01007126 val |= PIPECONF_12BPC;
Paulo Zanonic8203562012-09-12 10:06:29 -03007127 break;
7128 default:
Paulo Zanonicc769b62012-09-20 18:36:03 -03007129 /* Case prevented by intel_choose_pipe_bpp_dither. */
7130 BUG();
Paulo Zanonic8203562012-09-12 10:06:29 -03007131 }
7132
Daniel Vetterd8b32242013-04-25 17:54:44 +02007133 if (intel_crtc->config.dither)
Paulo Zanonic8203562012-09-12 10:06:29 -03007134 val |= (PIPECONF_DITHER_EN | PIPECONF_DITHER_TYPE_SP);
7135
Daniel Vetter6ff93602013-04-19 11:24:36 +02007136 if (intel_crtc->config.adjusted_mode.flags & DRM_MODE_FLAG_INTERLACE)
Paulo Zanonic8203562012-09-12 10:06:29 -03007137 val |= PIPECONF_INTERLACED_ILK;
7138 else
7139 val |= PIPECONF_PROGRESSIVE;
7140
Daniel Vetter50f3b012013-03-27 00:44:56 +01007141 if (intel_crtc->config.limited_color_range)
Ville Syrjälä3685a8f2013-01-17 16:31:28 +02007142 val |= PIPECONF_COLOR_RANGE_SELECT;
Ville Syrjälä3685a8f2013-01-17 16:31:28 +02007143
Paulo Zanonic8203562012-09-12 10:06:29 -03007144 I915_WRITE(PIPECONF(pipe), val);
7145 POSTING_READ(PIPECONF(pipe));
7146}
7147
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02007148/*
7149 * Set up the pipe CSC unit.
7150 *
7151 * Currently only full range RGB to limited range RGB conversion
7152 * is supported, but eventually this should handle various
7153 * RGB<->YCbCr scenarios as well.
7154 */
Daniel Vetter50f3b012013-03-27 00:44:56 +01007155static void intel_set_pipe_csc(struct drm_crtc *crtc)
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02007156{
7157 struct drm_device *dev = crtc->dev;
7158 struct drm_i915_private *dev_priv = dev->dev_private;
7159 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
7160 int pipe = intel_crtc->pipe;
7161 uint16_t coeff = 0x7800; /* 1.0 */
7162
7163 /*
7164 * TODO: Check what kind of values actually come out of the pipe
7165 * with these coeff/postoff values and adjust to get the best
7166 * accuracy. Perhaps we even need to take the bpc value into
7167 * consideration.
7168 */
7169
Daniel Vetter50f3b012013-03-27 00:44:56 +01007170 if (intel_crtc->config.limited_color_range)
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02007171 coeff = ((235 - 16) * (1 << 12) / 255) & 0xff8; /* 0.xxx... */
7172
7173 /*
7174 * GY/GU and RY/RU should be the other way around according
7175 * to BSpec, but reality doesn't agree. Just set them up in
7176 * a way that results in the correct picture.
7177 */
7178 I915_WRITE(PIPE_CSC_COEFF_RY_GY(pipe), coeff << 16);
7179 I915_WRITE(PIPE_CSC_COEFF_BY(pipe), 0);
7180
7181 I915_WRITE(PIPE_CSC_COEFF_RU_GU(pipe), coeff);
7182 I915_WRITE(PIPE_CSC_COEFF_BU(pipe), 0);
7183
7184 I915_WRITE(PIPE_CSC_COEFF_RV_GV(pipe), 0);
7185 I915_WRITE(PIPE_CSC_COEFF_BV(pipe), coeff << 16);
7186
7187 I915_WRITE(PIPE_CSC_PREOFF_HI(pipe), 0);
7188 I915_WRITE(PIPE_CSC_PREOFF_ME(pipe), 0);
7189 I915_WRITE(PIPE_CSC_PREOFF_LO(pipe), 0);
7190
7191 if (INTEL_INFO(dev)->gen > 6) {
7192 uint16_t postoff = 0;
7193
Daniel Vetter50f3b012013-03-27 00:44:56 +01007194 if (intel_crtc->config.limited_color_range)
Ville Syrjälä32cf0cb2013-11-28 22:10:38 +02007195 postoff = (16 * (1 << 12) / 255) & 0x1fff;
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02007196
7197 I915_WRITE(PIPE_CSC_POSTOFF_HI(pipe), postoff);
7198 I915_WRITE(PIPE_CSC_POSTOFF_ME(pipe), postoff);
7199 I915_WRITE(PIPE_CSC_POSTOFF_LO(pipe), postoff);
7200
7201 I915_WRITE(PIPE_CSC_MODE(pipe), 0);
7202 } else {
7203 uint32_t mode = CSC_MODE_YUV_TO_RGB;
7204
Daniel Vetter50f3b012013-03-27 00:44:56 +01007205 if (intel_crtc->config.limited_color_range)
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02007206 mode |= CSC_BLACK_SCREEN_OFFSET;
7207
7208 I915_WRITE(PIPE_CSC_MODE(pipe), mode);
7209 }
7210}
7211
Daniel Vetter6ff93602013-04-19 11:24:36 +02007212static void haswell_set_pipeconf(struct drm_crtc *crtc)
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03007213{
Paulo Zanoni756f85c2013-11-02 21:07:38 -07007214 struct drm_device *dev = crtc->dev;
7215 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03007216 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Paulo Zanoni756f85c2013-11-02 21:07:38 -07007217 enum pipe pipe = intel_crtc->pipe;
Daniel Vetter3b117c82013-04-17 20:15:07 +02007218 enum transcoder cpu_transcoder = intel_crtc->config.cpu_transcoder;
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03007219 uint32_t val;
7220
Daniel Vetter3eff4fa2013-06-13 00:54:59 +02007221 val = 0;
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03007222
Paulo Zanoni756f85c2013-11-02 21:07:38 -07007223 if (IS_HASWELL(dev) && intel_crtc->config.dither)
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03007224 val |= (PIPECONF_DITHER_EN | PIPECONF_DITHER_TYPE_SP);
7225
Daniel Vetter6ff93602013-04-19 11:24:36 +02007226 if (intel_crtc->config.adjusted_mode.flags & DRM_MODE_FLAG_INTERLACE)
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03007227 val |= PIPECONF_INTERLACED_ILK;
7228 else
7229 val |= PIPECONF_PROGRESSIVE;
7230
Paulo Zanoni702e7a52012-10-23 18:29:59 -02007231 I915_WRITE(PIPECONF(cpu_transcoder), val);
7232 POSTING_READ(PIPECONF(cpu_transcoder));
Daniel Vetter3eff4fa2013-06-13 00:54:59 +02007233
7234 I915_WRITE(GAMMA_MODE(intel_crtc->pipe), GAMMA_MODE_MODE_8BIT);
7235 POSTING_READ(GAMMA_MODE(intel_crtc->pipe));
Paulo Zanoni756f85c2013-11-02 21:07:38 -07007236
Satheeshakrishna M3cdf1222014-04-08 15:46:53 +05307237 if (IS_BROADWELL(dev) || INTEL_INFO(dev)->gen >= 9) {
Paulo Zanoni756f85c2013-11-02 21:07:38 -07007238 val = 0;
7239
7240 switch (intel_crtc->config.pipe_bpp) {
7241 case 18:
7242 val |= PIPEMISC_DITHER_6_BPC;
7243 break;
7244 case 24:
7245 val |= PIPEMISC_DITHER_8_BPC;
7246 break;
7247 case 30:
7248 val |= PIPEMISC_DITHER_10_BPC;
7249 break;
7250 case 36:
7251 val |= PIPEMISC_DITHER_12_BPC;
7252 break;
7253 default:
7254 /* Case prevented by pipe_config_set_bpp. */
7255 BUG();
7256 }
7257
7258 if (intel_crtc->config.dither)
7259 val |= PIPEMISC_DITHER_ENABLE | PIPEMISC_DITHER_TYPE_SP;
7260
7261 I915_WRITE(PIPEMISC(pipe), val);
7262 }
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03007263}
7264
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03007265static bool ironlake_compute_clocks(struct drm_crtc *crtc,
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03007266 intel_clock_t *clock,
7267 bool *has_reduced_clock,
7268 intel_clock_t *reduced_clock)
7269{
7270 struct drm_device *dev = crtc->dev;
7271 struct drm_i915_private *dev_priv = dev->dev_private;
Ander Conselvan de Oliveiraa919ff12014-10-20 13:46:43 +03007272 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03007273 int refclk;
7274 const intel_limit_t *limit;
Daniel Vettera16af7212013-04-30 14:01:44 +02007275 bool ret, is_lvds = false;
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03007276
Ander Conselvan de Oliveirad0737e12014-10-29 11:32:30 +02007277 is_lvds = intel_pipe_will_have_type(intel_crtc, INTEL_OUTPUT_LVDS);
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03007278
7279 refclk = ironlake_get_refclk(crtc);
7280
7281 /*
7282 * Returns a set of divisors for the desired target clock with the given
7283 * refclk, or FALSE. The returned values represent the clock equation:
7284 * reflck * (5 * (m1 + 2) + (m2 + 2)) / (n + 2) / p1 / p2.
7285 */
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +03007286 limit = intel_limit(intel_crtc, refclk);
Ander Conselvan de Oliveiraa919ff12014-10-20 13:46:43 +03007287 ret = dev_priv->display.find_dpll(limit, intel_crtc,
Ander Conselvan de Oliveirad0737e12014-10-29 11:32:30 +02007288 intel_crtc->new_config->port_clock,
Daniel Vetteree9300b2013-06-03 22:40:22 +02007289 refclk, NULL, clock);
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03007290 if (!ret)
7291 return false;
7292
7293 if (is_lvds && dev_priv->lvds_downclock_avail) {
7294 /*
7295 * Ensure we match the reduced clock's P to the target clock.
7296 * If the clocks don't match, we can't switch the display clock
7297 * by using the FP0/FP1. In such case we will disable the LVDS
7298 * downclock feature.
7299 */
Daniel Vetteree9300b2013-06-03 22:40:22 +02007300 *has_reduced_clock =
Ander Conselvan de Oliveiraa919ff12014-10-20 13:46:43 +03007301 dev_priv->display.find_dpll(limit, intel_crtc,
Daniel Vetteree9300b2013-06-03 22:40:22 +02007302 dev_priv->lvds_downclock,
7303 refclk, clock,
7304 reduced_clock);
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03007305 }
7306
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03007307 return true;
7308}
7309
Paulo Zanonid4b19312012-11-29 11:29:32 -02007310int ironlake_get_lanes_required(int target_clock, int link_bw, int bpp)
7311{
7312 /*
7313 * Account for spread spectrum to avoid
7314 * oversubscribing the link. Max center spread
7315 * is 2.5%; use 5% for safety's sake.
7316 */
7317 u32 bps = target_clock * bpp * 21 / 20;
Ville Syrjälä619d4d02014-02-27 14:23:14 +02007318 return DIV_ROUND_UP(bps, link_bw * 8);
Paulo Zanonid4b19312012-11-29 11:29:32 -02007319}
7320
Daniel Vetter7429e9d2013-04-20 17:19:46 +02007321static bool ironlake_needs_fb_cb_tune(struct dpll *dpll, int factor)
Daniel Vetter6cf86a52013-04-02 23:38:10 +02007322{
Daniel Vetter7429e9d2013-04-20 17:19:46 +02007323 return i9xx_dpll_compute_m(dpll) < factor * dpll->n;
Paulo Zanonif48d8f22012-09-20 18:36:04 -03007324}
7325
Paulo Zanonide13a2e2012-09-20 18:36:05 -03007326static uint32_t ironlake_compute_dpll(struct intel_crtc *intel_crtc,
Daniel Vetter7429e9d2013-04-20 17:19:46 +02007327 u32 *fp,
Daniel Vetter9a7c7892013-04-04 22:20:34 +02007328 intel_clock_t *reduced_clock, u32 *fp2)
Paulo Zanonide13a2e2012-09-20 18:36:05 -03007329{
7330 struct drm_crtc *crtc = &intel_crtc->base;
7331 struct drm_device *dev = crtc->dev;
7332 struct drm_i915_private *dev_priv = dev->dev_private;
7333 struct intel_encoder *intel_encoder;
7334 uint32_t dpll;
Daniel Vetter6cc5f342013-03-27 00:44:53 +01007335 int factor, num_connectors = 0;
Daniel Vetter09ede542013-04-30 14:01:45 +02007336 bool is_lvds = false, is_sdvo = false;
Paulo Zanonide13a2e2012-09-20 18:36:05 -03007337
Ander Conselvan de Oliveirad0737e12014-10-29 11:32:30 +02007338 for_each_intel_encoder(dev, intel_encoder) {
7339 if (intel_encoder->new_crtc != to_intel_crtc(crtc))
7340 continue;
7341
Paulo Zanonide13a2e2012-09-20 18:36:05 -03007342 switch (intel_encoder->type) {
7343 case INTEL_OUTPUT_LVDS:
7344 is_lvds = true;
7345 break;
7346 case INTEL_OUTPUT_SDVO:
7347 case INTEL_OUTPUT_HDMI:
7348 is_sdvo = true;
Paulo Zanonide13a2e2012-09-20 18:36:05 -03007349 break;
Paulo Zanoni6847d712014-10-27 17:47:52 -02007350 default:
7351 break;
Paulo Zanonide13a2e2012-09-20 18:36:05 -03007352 }
7353
7354 num_connectors++;
7355 }
Jesse Barnes79e53942008-11-07 14:24:08 -08007356
Chris Wilsonc1858122010-12-03 21:35:48 +00007357 /* Enable autotuning of the PLL clock (if permissible) */
Eric Anholt8febb292011-03-30 13:01:07 -07007358 factor = 21;
7359 if (is_lvds) {
7360 if ((intel_panel_use_ssc(dev_priv) &&
Ville Syrjäläe91e9412013-12-09 18:54:16 +02007361 dev_priv->vbt.lvds_ssc_freq == 100000) ||
Daniel Vetterf0b44052013-04-04 22:20:33 +02007362 (HAS_PCH_IBX(dev) && intel_is_dual_link_lvds(dev)))
Eric Anholt8febb292011-03-30 13:01:07 -07007363 factor = 25;
Ander Conselvan de Oliveirad0737e12014-10-29 11:32:30 +02007364 } else if (intel_crtc->new_config->sdvo_tv_clock)
Eric Anholt8febb292011-03-30 13:01:07 -07007365 factor = 20;
Chris Wilsonc1858122010-12-03 21:35:48 +00007366
Ander Conselvan de Oliveirad0737e12014-10-29 11:32:30 +02007367 if (ironlake_needs_fb_cb_tune(&intel_crtc->new_config->dpll, factor))
Daniel Vetter7d0ac5b2013-04-04 22:20:32 +02007368 *fp |= FP_CB_TUNE;
Chris Wilsonc1858122010-12-03 21:35:48 +00007369
Daniel Vetter9a7c7892013-04-04 22:20:34 +02007370 if (fp2 && (reduced_clock->m < factor * reduced_clock->n))
7371 *fp2 |= FP_CB_TUNE;
7372
Chris Wilson5eddb702010-09-11 13:48:45 +01007373 dpll = 0;
Zhenyu Wang2c072452009-06-05 15:38:42 +08007374
Eric Anholta07d6782011-03-30 13:01:08 -07007375 if (is_lvds)
7376 dpll |= DPLLB_MODE_LVDS;
7377 else
7378 dpll |= DPLLB_MODE_DAC_SERIAL;
Daniel Vetter198a037f2013-04-19 11:14:37 +02007379
Ander Conselvan de Oliveirad0737e12014-10-29 11:32:30 +02007380 dpll |= (intel_crtc->new_config->pixel_multiplier - 1)
Daniel Vetteref1b4602013-06-01 17:17:04 +02007381 << PLL_REF_SDVO_HDMI_MULTIPLIER_SHIFT;
Daniel Vetter198a037f2013-04-19 11:14:37 +02007382
7383 if (is_sdvo)
Daniel Vetter4a33e482013-07-06 12:52:05 +02007384 dpll |= DPLL_SDVO_HIGH_SPEED;
Ander Conselvan de Oliveirad0737e12014-10-29 11:32:30 +02007385 if (intel_crtc->new_config->has_dp_encoder)
Daniel Vetter4a33e482013-07-06 12:52:05 +02007386 dpll |= DPLL_SDVO_HIGH_SPEED;
Jesse Barnes79e53942008-11-07 14:24:08 -08007387
Eric Anholta07d6782011-03-30 13:01:08 -07007388 /* compute bitmask from p1 value */
Ander Conselvan de Oliveirad0737e12014-10-29 11:32:30 +02007389 dpll |= (1 << (intel_crtc->new_config->dpll.p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT;
Eric Anholta07d6782011-03-30 13:01:08 -07007390 /* also FPA1 */
Ander Conselvan de Oliveirad0737e12014-10-29 11:32:30 +02007391 dpll |= (1 << (intel_crtc->new_config->dpll.p1 - 1)) << DPLL_FPA1_P1_POST_DIV_SHIFT;
Eric Anholta07d6782011-03-30 13:01:08 -07007392
Ander Conselvan de Oliveirad0737e12014-10-29 11:32:30 +02007393 switch (intel_crtc->new_config->dpll.p2) {
Eric Anholta07d6782011-03-30 13:01:08 -07007394 case 5:
7395 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_5;
7396 break;
7397 case 7:
7398 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_7;
7399 break;
7400 case 10:
7401 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_10;
7402 break;
7403 case 14:
7404 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_14;
7405 break;
Jesse Barnes79e53942008-11-07 14:24:08 -08007406 }
7407
Daniel Vetterb4c09f32013-04-30 14:01:42 +02007408 if (is_lvds && intel_panel_use_ssc(dev_priv) && num_connectors < 2)
Kristian Høgsberg43565a02009-02-13 20:56:52 -05007409 dpll |= PLLB_REF_INPUT_SPREADSPECTRUMIN;
Jesse Barnes79e53942008-11-07 14:24:08 -08007410 else
7411 dpll |= PLL_REF_INPUT_DREFCLK;
7412
Daniel Vetter959e16d2013-06-05 13:34:21 +02007413 return dpll | DPLL_VCO_ENABLE;
Paulo Zanonide13a2e2012-09-20 18:36:05 -03007414}
7415
Ander Conselvan de Oliveira3fb37702014-10-29 11:32:35 +02007416static int ironlake_crtc_compute_clock(struct intel_crtc *crtc)
Jesse Barnes79e53942008-11-07 14:24:08 -08007417{
Ander Conselvan de Oliveirac7653192014-10-20 13:46:44 +03007418 struct drm_device *dev = crtc->base.dev;
Jesse Barnes79e53942008-11-07 14:24:08 -08007419 intel_clock_t clock, reduced_clock;
Daniel Vettercbbab5b2013-04-19 11:14:31 +02007420 u32 dpll = 0, fp = 0, fp2 = 0;
Paulo Zanonie2f12b02012-09-20 18:36:06 -03007421 bool ok, has_reduced_clock = false;
Daniel Vetter8b470472013-03-28 10:41:59 +01007422 bool is_lvds = false;
Daniel Vettere2b78262013-06-07 23:10:03 +02007423 struct intel_shared_dpll *pll;
Jesse Barnes79e53942008-11-07 14:24:08 -08007424
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +03007425 is_lvds = intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS);
Jesse Barnes79e53942008-11-07 14:24:08 -08007426
Paulo Zanoni5dc52982012-10-05 12:05:56 -03007427 WARN(!(HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev)),
7428 "Unexpected PCH type %d\n", INTEL_PCH_TYPE(dev));
7429
Ander Conselvan de Oliveirac7653192014-10-20 13:46:44 +03007430 ok = ironlake_compute_clocks(&crtc->base, &clock,
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03007431 &has_reduced_clock, &reduced_clock);
Ander Conselvan de Oliveirad0737e12014-10-29 11:32:30 +02007432 if (!ok && !crtc->new_config->clock_set) {
Jesse Barnes79e53942008-11-07 14:24:08 -08007433 DRM_ERROR("Couldn't find PLL settings for mode!\n");
7434 return -EINVAL;
7435 }
Daniel Vetterf47709a2013-03-28 10:42:02 +01007436 /* Compat-code for transition, will disappear. */
Ander Conselvan de Oliveirad0737e12014-10-29 11:32:30 +02007437 if (!crtc->new_config->clock_set) {
7438 crtc->new_config->dpll.n = clock.n;
7439 crtc->new_config->dpll.m1 = clock.m1;
7440 crtc->new_config->dpll.m2 = clock.m2;
7441 crtc->new_config->dpll.p1 = clock.p1;
7442 crtc->new_config->dpll.p2 = clock.p2;
Daniel Vetterf47709a2013-03-28 10:42:02 +01007443 }
Jesse Barnes79e53942008-11-07 14:24:08 -08007444
Paulo Zanoni5dc52982012-10-05 12:05:56 -03007445 /* CPU eDP is the only output that doesn't need a PCH PLL of its own. */
Ander Conselvan de Oliveirad0737e12014-10-29 11:32:30 +02007446 if (crtc->new_config->has_pch_encoder) {
7447 fp = i9xx_dpll_compute_fp(&crtc->new_config->dpll);
Daniel Vettercbbab5b2013-04-19 11:14:31 +02007448 if (has_reduced_clock)
Daniel Vetter7429e9d2013-04-20 17:19:46 +02007449 fp2 = i9xx_dpll_compute_fp(&reduced_clock);
Daniel Vettercbbab5b2013-04-19 11:14:31 +02007450
Ander Conselvan de Oliveirac7653192014-10-20 13:46:44 +03007451 dpll = ironlake_compute_dpll(crtc,
Daniel Vettercbbab5b2013-04-19 11:14:31 +02007452 &fp, &reduced_clock,
7453 has_reduced_clock ? &fp2 : NULL);
7454
Ander Conselvan de Oliveirad0737e12014-10-29 11:32:30 +02007455 crtc->new_config->dpll_hw_state.dpll = dpll;
7456 crtc->new_config->dpll_hw_state.fp0 = fp;
Daniel Vetter66e985c2013-06-05 13:34:20 +02007457 if (has_reduced_clock)
Ander Conselvan de Oliveirad0737e12014-10-29 11:32:30 +02007458 crtc->new_config->dpll_hw_state.fp1 = fp2;
Daniel Vetter66e985c2013-06-05 13:34:20 +02007459 else
Ander Conselvan de Oliveirad0737e12014-10-29 11:32:30 +02007460 crtc->new_config->dpll_hw_state.fp1 = fp;
Daniel Vetter66e985c2013-06-05 13:34:20 +02007461
Ander Conselvan de Oliveirac7653192014-10-20 13:46:44 +03007462 pll = intel_get_shared_dpll(crtc);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01007463 if (pll == NULL) {
Ville Syrjälä84f44ce2013-04-17 17:48:49 +03007464 DRM_DEBUG_DRIVER("failed to find PLL for pipe %c\n",
Ander Conselvan de Oliveirac7653192014-10-20 13:46:44 +03007465 pipe_name(crtc->pipe));
Jesse Barnes4b645f12011-10-12 09:51:31 -07007466 return -EINVAL;
7467 }
Ander Conselvan de Oliveira3fb37702014-10-29 11:32:35 +02007468 }
Jesse Barnes79e53942008-11-07 14:24:08 -08007469
Jani Nikulad330a952014-01-21 11:24:25 +02007470 if (is_lvds && has_reduced_clock && i915.powersave)
Ander Conselvan de Oliveirac7653192014-10-20 13:46:44 +03007471 crtc->lowfreq_avail = true;
Daniel Vetterbcd644e2013-06-05 13:34:22 +02007472 else
Ander Conselvan de Oliveirac7653192014-10-20 13:46:44 +03007473 crtc->lowfreq_avail = false;
Daniel Vettere2b78262013-06-07 23:10:03 +02007474
Daniel Vetterc8f7a0d2014-04-24 23:55:04 +02007475 return 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08007476}
7477
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03007478static void intel_pch_transcoder_get_m_n(struct intel_crtc *crtc,
7479 struct intel_link_m_n *m_n)
Daniel Vetter72419202013-04-04 13:28:53 +02007480{
7481 struct drm_device *dev = crtc->base.dev;
7482 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03007483 enum pipe pipe = crtc->pipe;
Daniel Vetter72419202013-04-04 13:28:53 +02007484
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03007485 m_n->link_m = I915_READ(PCH_TRANS_LINK_M1(pipe));
7486 m_n->link_n = I915_READ(PCH_TRANS_LINK_N1(pipe));
7487 m_n->gmch_m = I915_READ(PCH_TRANS_DATA_M1(pipe))
7488 & ~TU_SIZE_MASK;
7489 m_n->gmch_n = I915_READ(PCH_TRANS_DATA_N1(pipe));
7490 m_n->tu = ((I915_READ(PCH_TRANS_DATA_M1(pipe))
7491 & TU_SIZE_MASK) >> TU_SIZE_SHIFT) + 1;
7492}
7493
7494static void intel_cpu_transcoder_get_m_n(struct intel_crtc *crtc,
7495 enum transcoder transcoder,
Vandana Kannanb95af8b2014-08-05 07:51:23 -07007496 struct intel_link_m_n *m_n,
7497 struct intel_link_m_n *m2_n2)
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03007498{
7499 struct drm_device *dev = crtc->base.dev;
7500 struct drm_i915_private *dev_priv = dev->dev_private;
7501 enum pipe pipe = crtc->pipe;
7502
7503 if (INTEL_INFO(dev)->gen >= 5) {
7504 m_n->link_m = I915_READ(PIPE_LINK_M1(transcoder));
7505 m_n->link_n = I915_READ(PIPE_LINK_N1(transcoder));
7506 m_n->gmch_m = I915_READ(PIPE_DATA_M1(transcoder))
7507 & ~TU_SIZE_MASK;
7508 m_n->gmch_n = I915_READ(PIPE_DATA_N1(transcoder));
7509 m_n->tu = ((I915_READ(PIPE_DATA_M1(transcoder))
7510 & TU_SIZE_MASK) >> TU_SIZE_SHIFT) + 1;
Vandana Kannanb95af8b2014-08-05 07:51:23 -07007511 /* Read M2_N2 registers only for gen < 8 (M2_N2 available for
7512 * gen < 8) and if DRRS is supported (to make sure the
7513 * registers are not unnecessarily read).
7514 */
7515 if (m2_n2 && INTEL_INFO(dev)->gen < 8 &&
7516 crtc->config.has_drrs) {
7517 m2_n2->link_m = I915_READ(PIPE_LINK_M2(transcoder));
7518 m2_n2->link_n = I915_READ(PIPE_LINK_N2(transcoder));
7519 m2_n2->gmch_m = I915_READ(PIPE_DATA_M2(transcoder))
7520 & ~TU_SIZE_MASK;
7521 m2_n2->gmch_n = I915_READ(PIPE_DATA_N2(transcoder));
7522 m2_n2->tu = ((I915_READ(PIPE_DATA_M2(transcoder))
7523 & TU_SIZE_MASK) >> TU_SIZE_SHIFT) + 1;
7524 }
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03007525 } else {
7526 m_n->link_m = I915_READ(PIPE_LINK_M_G4X(pipe));
7527 m_n->link_n = I915_READ(PIPE_LINK_N_G4X(pipe));
7528 m_n->gmch_m = I915_READ(PIPE_DATA_M_G4X(pipe))
7529 & ~TU_SIZE_MASK;
7530 m_n->gmch_n = I915_READ(PIPE_DATA_N_G4X(pipe));
7531 m_n->tu = ((I915_READ(PIPE_DATA_M_G4X(pipe))
7532 & TU_SIZE_MASK) >> TU_SIZE_SHIFT) + 1;
7533 }
7534}
7535
7536void intel_dp_get_m_n(struct intel_crtc *crtc,
7537 struct intel_crtc_config *pipe_config)
7538{
7539 if (crtc->config.has_pch_encoder)
7540 intel_pch_transcoder_get_m_n(crtc, &pipe_config->dp_m_n);
7541 else
7542 intel_cpu_transcoder_get_m_n(crtc, pipe_config->cpu_transcoder,
Vandana Kannanb95af8b2014-08-05 07:51:23 -07007543 &pipe_config->dp_m_n,
7544 &pipe_config->dp_m2_n2);
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03007545}
7546
Daniel Vetter72419202013-04-04 13:28:53 +02007547static void ironlake_get_fdi_m_n_config(struct intel_crtc *crtc,
7548 struct intel_crtc_config *pipe_config)
7549{
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03007550 intel_cpu_transcoder_get_m_n(crtc, pipe_config->cpu_transcoder,
Vandana Kannanb95af8b2014-08-05 07:51:23 -07007551 &pipe_config->fdi_m_n, NULL);
Daniel Vetter72419202013-04-04 13:28:53 +02007552}
7553
Jesse Barnesbd2e2442014-11-13 17:51:47 +00007554static void skylake_get_pfit_config(struct intel_crtc *crtc,
7555 struct intel_crtc_config *pipe_config)
7556{
7557 struct drm_device *dev = crtc->base.dev;
7558 struct drm_i915_private *dev_priv = dev->dev_private;
7559 uint32_t tmp;
7560
7561 tmp = I915_READ(PS_CTL(crtc->pipe));
7562
7563 if (tmp & PS_ENABLE) {
7564 pipe_config->pch_pfit.enabled = true;
7565 pipe_config->pch_pfit.pos = I915_READ(PS_WIN_POS(crtc->pipe));
7566 pipe_config->pch_pfit.size = I915_READ(PS_WIN_SZ(crtc->pipe));
7567 }
7568}
7569
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02007570static void ironlake_get_pfit_config(struct intel_crtc *crtc,
7571 struct intel_crtc_config *pipe_config)
7572{
7573 struct drm_device *dev = crtc->base.dev;
7574 struct drm_i915_private *dev_priv = dev->dev_private;
7575 uint32_t tmp;
7576
7577 tmp = I915_READ(PF_CTL(crtc->pipe));
7578
7579 if (tmp & PF_ENABLE) {
Chris Wilsonfd4daa92013-08-27 17:04:17 +01007580 pipe_config->pch_pfit.enabled = true;
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02007581 pipe_config->pch_pfit.pos = I915_READ(PF_WIN_POS(crtc->pipe));
7582 pipe_config->pch_pfit.size = I915_READ(PF_WIN_SZ(crtc->pipe));
Daniel Vettercb8b2a32013-06-01 17:16:23 +02007583
7584 /* We currently do not free assignements of panel fitters on
7585 * ivb/hsw (since we don't use the higher upscaling modes which
7586 * differentiates them) so just WARN about this case for now. */
7587 if (IS_GEN7(dev)) {
7588 WARN_ON((tmp & PF_PIPE_SEL_MASK_IVB) !=
7589 PF_PIPE_SEL_IVB(crtc->pipe));
7590 }
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02007591 }
Jesse Barnes79e53942008-11-07 14:24:08 -08007592}
7593
Jesse Barnes4c6baa52014-03-07 08:57:50 -08007594static void ironlake_get_plane_config(struct intel_crtc *crtc,
7595 struct intel_plane_config *plane_config)
7596{
7597 struct drm_device *dev = crtc->base.dev;
7598 struct drm_i915_private *dev_priv = dev->dev_private;
7599 u32 val, base, offset;
7600 int pipe = crtc->pipe, plane = crtc->plane;
7601 int fourcc, pixel_format;
7602 int aligned_height;
7603
Dave Airlie66e514c2014-04-03 07:51:54 +10007604 crtc->base.primary->fb = kzalloc(sizeof(struct intel_framebuffer), GFP_KERNEL);
7605 if (!crtc->base.primary->fb) {
Jesse Barnes4c6baa52014-03-07 08:57:50 -08007606 DRM_DEBUG_KMS("failed to alloc fb\n");
7607 return;
7608 }
7609
7610 val = I915_READ(DSPCNTR(plane));
7611
7612 if (INTEL_INFO(dev)->gen >= 4)
7613 if (val & DISPPLANE_TILED)
7614 plane_config->tiled = true;
7615
7616 pixel_format = val & DISPPLANE_PIXFORMAT_MASK;
7617 fourcc = intel_format_to_fourcc(pixel_format);
Dave Airlie66e514c2014-04-03 07:51:54 +10007618 crtc->base.primary->fb->pixel_format = fourcc;
7619 crtc->base.primary->fb->bits_per_pixel =
Jesse Barnes4c6baa52014-03-07 08:57:50 -08007620 drm_format_plane_cpp(fourcc, 0) * 8;
7621
7622 base = I915_READ(DSPSURF(plane)) & 0xfffff000;
7623 if (IS_HASWELL(dev) || IS_BROADWELL(dev)) {
7624 offset = I915_READ(DSPOFFSET(plane));
7625 } else {
7626 if (plane_config->tiled)
7627 offset = I915_READ(DSPTILEOFF(plane));
7628 else
7629 offset = I915_READ(DSPLINOFF(plane));
7630 }
7631 plane_config->base = base;
7632
7633 val = I915_READ(PIPESRC(pipe));
Dave Airlie66e514c2014-04-03 07:51:54 +10007634 crtc->base.primary->fb->width = ((val >> 16) & 0xfff) + 1;
7635 crtc->base.primary->fb->height = ((val >> 0) & 0xfff) + 1;
Jesse Barnes4c6baa52014-03-07 08:57:50 -08007636
7637 val = I915_READ(DSPSTRIDE(pipe));
Rafael Barbalho026b96e2014-07-28 19:56:27 +01007638 crtc->base.primary->fb->pitches[0] = val & 0xffffffc0;
Jesse Barnes4c6baa52014-03-07 08:57:50 -08007639
Dave Airlie66e514c2014-04-03 07:51:54 +10007640 aligned_height = intel_align_height(dev, crtc->base.primary->fb->height,
Jesse Barnes4c6baa52014-03-07 08:57:50 -08007641 plane_config->tiled);
7642
Fabian Frederick1267a262014-07-01 20:39:41 +02007643 plane_config->size = PAGE_ALIGN(crtc->base.primary->fb->pitches[0] *
7644 aligned_height);
Jesse Barnes4c6baa52014-03-07 08:57:50 -08007645
7646 DRM_DEBUG_KMS("pipe/plane %d/%d with fb: size=%dx%d@%d, offset=%x, pitch %d, size 0x%x\n",
Dave Airlie66e514c2014-04-03 07:51:54 +10007647 pipe, plane, crtc->base.primary->fb->width,
7648 crtc->base.primary->fb->height,
7649 crtc->base.primary->fb->bits_per_pixel, base,
7650 crtc->base.primary->fb->pitches[0],
Jesse Barnes4c6baa52014-03-07 08:57:50 -08007651 plane_config->size);
7652}
7653
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01007654static bool ironlake_get_pipe_config(struct intel_crtc *crtc,
7655 struct intel_crtc_config *pipe_config)
7656{
7657 struct drm_device *dev = crtc->base.dev;
7658 struct drm_i915_private *dev_priv = dev->dev_private;
7659 uint32_t tmp;
7660
Daniel Vetterf458ebb2014-09-30 10:56:39 +02007661 if (!intel_display_power_is_enabled(dev_priv,
7662 POWER_DOMAIN_PIPE(crtc->pipe)))
Paulo Zanoni930e8c92014-07-04 13:38:34 -03007663 return false;
7664
Daniel Vettere143a212013-07-04 12:01:15 +02007665 pipe_config->cpu_transcoder = (enum transcoder) crtc->pipe;
Daniel Vetterc0d43d62013-06-07 23:11:08 +02007666 pipe_config->shared_dpll = DPLL_ID_PRIVATE;
Daniel Vettereccb1402013-05-22 00:50:22 +02007667
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01007668 tmp = I915_READ(PIPECONF(crtc->pipe));
7669 if (!(tmp & PIPECONF_ENABLE))
7670 return false;
7671
Ville Syrjälä42571ae2013-09-06 23:29:00 +03007672 switch (tmp & PIPECONF_BPC_MASK) {
7673 case PIPECONF_6BPC:
7674 pipe_config->pipe_bpp = 18;
7675 break;
7676 case PIPECONF_8BPC:
7677 pipe_config->pipe_bpp = 24;
7678 break;
7679 case PIPECONF_10BPC:
7680 pipe_config->pipe_bpp = 30;
7681 break;
7682 case PIPECONF_12BPC:
7683 pipe_config->pipe_bpp = 36;
7684 break;
7685 default:
7686 break;
7687 }
7688
Daniel Vetterb5a9fa02014-04-24 23:54:49 +02007689 if (tmp & PIPECONF_COLOR_RANGE_SELECT)
7690 pipe_config->limited_color_range = true;
7691
Daniel Vetterab9412b2013-05-03 11:49:46 +02007692 if (I915_READ(PCH_TRANSCONF(crtc->pipe)) & TRANS_ENABLE) {
Daniel Vetter66e985c2013-06-05 13:34:20 +02007693 struct intel_shared_dpll *pll;
7694
Daniel Vetter88adfff2013-03-28 10:42:01 +01007695 pipe_config->has_pch_encoder = true;
7696
Daniel Vetter627eb5a2013-04-29 19:33:42 +02007697 tmp = I915_READ(FDI_RX_CTL(crtc->pipe));
7698 pipe_config->fdi_lanes = ((FDI_DP_PORT_WIDTH_MASK & tmp) >>
7699 FDI_DP_PORT_WIDTH_SHIFT) + 1;
Daniel Vetter72419202013-04-04 13:28:53 +02007700
7701 ironlake_get_fdi_m_n_config(crtc, pipe_config);
Daniel Vetter6c49f242013-06-06 12:45:25 +02007702
Daniel Vetterc0d43d62013-06-07 23:11:08 +02007703 if (HAS_PCH_IBX(dev_priv->dev)) {
Daniel Vetterd94ab062013-07-04 12:01:16 +02007704 pipe_config->shared_dpll =
7705 (enum intel_dpll_id) crtc->pipe;
Daniel Vetterc0d43d62013-06-07 23:11:08 +02007706 } else {
7707 tmp = I915_READ(PCH_DPLL_SEL);
7708 if (tmp & TRANS_DPLLB_SEL(crtc->pipe))
7709 pipe_config->shared_dpll = DPLL_ID_PCH_PLL_B;
7710 else
7711 pipe_config->shared_dpll = DPLL_ID_PCH_PLL_A;
7712 }
Daniel Vetter66e985c2013-06-05 13:34:20 +02007713
7714 pll = &dev_priv->shared_dplls[pipe_config->shared_dpll];
7715
7716 WARN_ON(!pll->get_hw_state(dev_priv, pll,
7717 &pipe_config->dpll_hw_state));
Daniel Vetterc93f54c2013-06-27 19:47:19 +02007718
7719 tmp = pipe_config->dpll_hw_state.dpll;
7720 pipe_config->pixel_multiplier =
7721 ((tmp & PLL_REF_SDVO_HDMI_MULTIPLIER_MASK)
7722 >> PLL_REF_SDVO_HDMI_MULTIPLIER_SHIFT) + 1;
Ville Syrjälä18442d02013-09-13 16:00:08 +03007723
7724 ironlake_pch_clock_get(crtc, pipe_config);
Daniel Vetter6c49f242013-06-06 12:45:25 +02007725 } else {
7726 pipe_config->pixel_multiplier = 1;
Daniel Vetter627eb5a2013-04-29 19:33:42 +02007727 }
7728
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02007729 intel_get_pipe_timings(crtc, pipe_config);
7730
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02007731 ironlake_get_pfit_config(crtc, pipe_config);
7732
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01007733 return true;
7734}
7735
Paulo Zanonibe256dc2013-07-23 11:19:26 -03007736static void assert_can_disable_lcpll(struct drm_i915_private *dev_priv)
7737{
7738 struct drm_device *dev = dev_priv->dev;
Paulo Zanonibe256dc2013-07-23 11:19:26 -03007739 struct intel_crtc *crtc;
Paulo Zanonibe256dc2013-07-23 11:19:26 -03007740
Damien Lespiaud3fcc802014-05-13 23:32:22 +01007741 for_each_intel_crtc(dev, crtc)
Rob Clarke2c719b2014-12-15 13:56:32 -05007742 I915_STATE_WARN(crtc->active, "CRTC for pipe %c enabled\n",
Paulo Zanonibe256dc2013-07-23 11:19:26 -03007743 pipe_name(crtc->pipe));
7744
Rob Clarke2c719b2014-12-15 13:56:32 -05007745 I915_STATE_WARN(I915_READ(HSW_PWR_WELL_DRIVER), "Power well on\n");
7746 I915_STATE_WARN(I915_READ(SPLL_CTL) & SPLL_PLL_ENABLE, "SPLL enabled\n");
7747 I915_STATE_WARN(I915_READ(WRPLL_CTL1) & WRPLL_PLL_ENABLE, "WRPLL1 enabled\n");
7748 I915_STATE_WARN(I915_READ(WRPLL_CTL2) & WRPLL_PLL_ENABLE, "WRPLL2 enabled\n");
7749 I915_STATE_WARN(I915_READ(PCH_PP_STATUS) & PP_ON, "Panel power on\n");
7750 I915_STATE_WARN(I915_READ(BLC_PWM_CPU_CTL2) & BLM_PWM_ENABLE,
Paulo Zanonibe256dc2013-07-23 11:19:26 -03007751 "CPU PWM1 enabled\n");
Paulo Zanonic5107b82014-07-04 11:50:30 -03007752 if (IS_HASWELL(dev))
Rob Clarke2c719b2014-12-15 13:56:32 -05007753 I915_STATE_WARN(I915_READ(HSW_BLC_PWM2_CTL) & BLM_PWM_ENABLE,
Paulo Zanonic5107b82014-07-04 11:50:30 -03007754 "CPU PWM2 enabled\n");
Rob Clarke2c719b2014-12-15 13:56:32 -05007755 I915_STATE_WARN(I915_READ(BLC_PWM_PCH_CTL1) & BLM_PCH_PWM_ENABLE,
Paulo Zanonibe256dc2013-07-23 11:19:26 -03007756 "PCH PWM1 enabled\n");
Rob Clarke2c719b2014-12-15 13:56:32 -05007757 I915_STATE_WARN(I915_READ(UTIL_PIN_CTL) & UTIL_PIN_ENABLE,
Paulo Zanonibe256dc2013-07-23 11:19:26 -03007758 "Utility pin enabled\n");
Rob Clarke2c719b2014-12-15 13:56:32 -05007759 I915_STATE_WARN(I915_READ(PCH_GTC_CTL) & PCH_GTC_ENABLE, "PCH GTC enabled\n");
Paulo Zanonibe256dc2013-07-23 11:19:26 -03007760
Paulo Zanoni9926ada2014-04-01 19:39:47 -03007761 /*
7762 * In theory we can still leave IRQs enabled, as long as only the HPD
7763 * interrupts remain enabled. We used to check for that, but since it's
7764 * gen-specific and since we only disable LCPLL after we fully disable
7765 * the interrupts, the check below should be enough.
7766 */
Rob Clarke2c719b2014-12-15 13:56:32 -05007767 I915_STATE_WARN(intel_irqs_enabled(dev_priv), "IRQs enabled\n");
Paulo Zanonibe256dc2013-07-23 11:19:26 -03007768}
7769
Paulo Zanoni9ccd5ae2014-07-04 11:59:58 -03007770static uint32_t hsw_read_dcomp(struct drm_i915_private *dev_priv)
7771{
7772 struct drm_device *dev = dev_priv->dev;
7773
7774 if (IS_HASWELL(dev))
7775 return I915_READ(D_COMP_HSW);
7776 else
7777 return I915_READ(D_COMP_BDW);
7778}
7779
Paulo Zanoni3c4c9b82014-03-07 20:12:36 -03007780static void hsw_write_dcomp(struct drm_i915_private *dev_priv, uint32_t val)
7781{
7782 struct drm_device *dev = dev_priv->dev;
7783
7784 if (IS_HASWELL(dev)) {
7785 mutex_lock(&dev_priv->rps.hw_lock);
7786 if (sandybridge_pcode_write(dev_priv, GEN6_PCODE_WRITE_D_COMP,
7787 val))
Paulo Zanonif475dad2014-07-04 11:59:57 -03007788 DRM_ERROR("Failed to write to D_COMP\n");
Paulo Zanoni3c4c9b82014-03-07 20:12:36 -03007789 mutex_unlock(&dev_priv->rps.hw_lock);
7790 } else {
Paulo Zanoni9ccd5ae2014-07-04 11:59:58 -03007791 I915_WRITE(D_COMP_BDW, val);
7792 POSTING_READ(D_COMP_BDW);
Paulo Zanoni3c4c9b82014-03-07 20:12:36 -03007793 }
Paulo Zanonibe256dc2013-07-23 11:19:26 -03007794}
7795
7796/*
7797 * This function implements pieces of two sequences from BSpec:
7798 * - Sequence for display software to disable LCPLL
7799 * - Sequence for display software to allow package C8+
7800 * The steps implemented here are just the steps that actually touch the LCPLL
7801 * register. Callers should take care of disabling all the display engine
7802 * functions, doing the mode unset, fixing interrupts, etc.
7803 */
Paulo Zanoni6ff58d52013-09-24 13:52:57 -03007804static void hsw_disable_lcpll(struct drm_i915_private *dev_priv,
7805 bool switch_to_fclk, bool allow_power_down)
Paulo Zanonibe256dc2013-07-23 11:19:26 -03007806{
7807 uint32_t val;
7808
7809 assert_can_disable_lcpll(dev_priv);
7810
7811 val = I915_READ(LCPLL_CTL);
7812
7813 if (switch_to_fclk) {
7814 val |= LCPLL_CD_SOURCE_FCLK;
7815 I915_WRITE(LCPLL_CTL, val);
7816
7817 if (wait_for_atomic_us(I915_READ(LCPLL_CTL) &
7818 LCPLL_CD_SOURCE_FCLK_DONE, 1))
7819 DRM_ERROR("Switching to FCLK failed\n");
7820
7821 val = I915_READ(LCPLL_CTL);
7822 }
7823
7824 val |= LCPLL_PLL_DISABLE;
7825 I915_WRITE(LCPLL_CTL, val);
7826 POSTING_READ(LCPLL_CTL);
7827
7828 if (wait_for((I915_READ(LCPLL_CTL) & LCPLL_PLL_LOCK) == 0, 1))
7829 DRM_ERROR("LCPLL still locked\n");
7830
Paulo Zanoni9ccd5ae2014-07-04 11:59:58 -03007831 val = hsw_read_dcomp(dev_priv);
Paulo Zanonibe256dc2013-07-23 11:19:26 -03007832 val |= D_COMP_COMP_DISABLE;
Paulo Zanoni3c4c9b82014-03-07 20:12:36 -03007833 hsw_write_dcomp(dev_priv, val);
Paulo Zanonibe256dc2013-07-23 11:19:26 -03007834 ndelay(100);
7835
Paulo Zanoni9ccd5ae2014-07-04 11:59:58 -03007836 if (wait_for((hsw_read_dcomp(dev_priv) & D_COMP_RCOMP_IN_PROGRESS) == 0,
7837 1))
Paulo Zanonibe256dc2013-07-23 11:19:26 -03007838 DRM_ERROR("D_COMP RCOMP still in progress\n");
7839
7840 if (allow_power_down) {
7841 val = I915_READ(LCPLL_CTL);
7842 val |= LCPLL_POWER_DOWN_ALLOW;
7843 I915_WRITE(LCPLL_CTL, val);
7844 POSTING_READ(LCPLL_CTL);
7845 }
7846}
7847
7848/*
7849 * Fully restores LCPLL, disallowing power down and switching back to LCPLL
7850 * source.
7851 */
Paulo Zanoni6ff58d52013-09-24 13:52:57 -03007852static void hsw_restore_lcpll(struct drm_i915_private *dev_priv)
Paulo Zanonibe256dc2013-07-23 11:19:26 -03007853{
7854 uint32_t val;
7855
7856 val = I915_READ(LCPLL_CTL);
7857
7858 if ((val & (LCPLL_PLL_LOCK | LCPLL_PLL_DISABLE | LCPLL_CD_SOURCE_FCLK |
7859 LCPLL_POWER_DOWN_ALLOW)) == LCPLL_PLL_LOCK)
7860 return;
7861
Paulo Zanonia8a8bd52014-03-07 20:08:05 -03007862 /*
7863 * Make sure we're not on PC8 state before disabling PC8, otherwise
7864 * we'll hang the machine. To prevent PC8 state, just enable force_wake.
7865 *
7866 * The other problem is that hsw_restore_lcpll() is called as part of
7867 * the runtime PM resume sequence, so we can't just call
7868 * gen6_gt_force_wake_get() because that function calls
7869 * intel_runtime_pm_get(), and we can't change the runtime PM refcount
7870 * while we are on the resume sequence. So to solve this problem we have
7871 * to call special forcewake code that doesn't touch runtime PM and
7872 * doesn't enable the forcewake delayed work.
7873 */
Daniel Vetterd2e40e22014-09-15 14:55:31 +02007874 spin_lock_irq(&dev_priv->uncore.lock);
Paulo Zanonia8a8bd52014-03-07 20:08:05 -03007875 if (dev_priv->uncore.forcewake_count++ == 0)
7876 dev_priv->uncore.funcs.force_wake_get(dev_priv, FORCEWAKE_ALL);
Daniel Vetterd2e40e22014-09-15 14:55:31 +02007877 spin_unlock_irq(&dev_priv->uncore.lock);
Paulo Zanoni215733f2013-08-19 13:18:07 -03007878
Paulo Zanonibe256dc2013-07-23 11:19:26 -03007879 if (val & LCPLL_POWER_DOWN_ALLOW) {
7880 val &= ~LCPLL_POWER_DOWN_ALLOW;
7881 I915_WRITE(LCPLL_CTL, val);
Daniel Vetter35d8f2e2013-08-21 23:38:08 +02007882 POSTING_READ(LCPLL_CTL);
Paulo Zanonibe256dc2013-07-23 11:19:26 -03007883 }
7884
Paulo Zanoni9ccd5ae2014-07-04 11:59:58 -03007885 val = hsw_read_dcomp(dev_priv);
Paulo Zanonibe256dc2013-07-23 11:19:26 -03007886 val |= D_COMP_COMP_FORCE;
7887 val &= ~D_COMP_COMP_DISABLE;
Paulo Zanoni3c4c9b82014-03-07 20:12:36 -03007888 hsw_write_dcomp(dev_priv, val);
Paulo Zanonibe256dc2013-07-23 11:19:26 -03007889
7890 val = I915_READ(LCPLL_CTL);
7891 val &= ~LCPLL_PLL_DISABLE;
7892 I915_WRITE(LCPLL_CTL, val);
7893
7894 if (wait_for(I915_READ(LCPLL_CTL) & LCPLL_PLL_LOCK, 5))
7895 DRM_ERROR("LCPLL not locked yet\n");
7896
7897 if (val & LCPLL_CD_SOURCE_FCLK) {
7898 val = I915_READ(LCPLL_CTL);
7899 val &= ~LCPLL_CD_SOURCE_FCLK;
7900 I915_WRITE(LCPLL_CTL, val);
7901
7902 if (wait_for_atomic_us((I915_READ(LCPLL_CTL) &
7903 LCPLL_CD_SOURCE_FCLK_DONE) == 0, 1))
7904 DRM_ERROR("Switching back to LCPLL failed\n");
7905 }
Paulo Zanoni215733f2013-08-19 13:18:07 -03007906
Paulo Zanonia8a8bd52014-03-07 20:08:05 -03007907 /* See the big comment above. */
Daniel Vetterd2e40e22014-09-15 14:55:31 +02007908 spin_lock_irq(&dev_priv->uncore.lock);
Paulo Zanonia8a8bd52014-03-07 20:08:05 -03007909 if (--dev_priv->uncore.forcewake_count == 0)
7910 dev_priv->uncore.funcs.force_wake_put(dev_priv, FORCEWAKE_ALL);
Daniel Vetterd2e40e22014-09-15 14:55:31 +02007911 spin_unlock_irq(&dev_priv->uncore.lock);
Paulo Zanonibe256dc2013-07-23 11:19:26 -03007912}
7913
Paulo Zanoni765dab62014-03-07 20:08:18 -03007914/*
7915 * Package states C8 and deeper are really deep PC states that can only be
7916 * reached when all the devices on the system allow it, so even if the graphics
7917 * device allows PC8+, it doesn't mean the system will actually get to these
7918 * states. Our driver only allows PC8+ when going into runtime PM.
7919 *
7920 * The requirements for PC8+ are that all the outputs are disabled, the power
7921 * well is disabled and most interrupts are disabled, and these are also
7922 * requirements for runtime PM. When these conditions are met, we manually do
7923 * the other conditions: disable the interrupts, clocks and switch LCPLL refclk
7924 * to Fclk. If we're in PC8+ and we get an non-hotplug interrupt, we can hard
7925 * hang the machine.
7926 *
7927 * When we really reach PC8 or deeper states (not just when we allow it) we lose
7928 * the state of some registers, so when we come back from PC8+ we need to
7929 * restore this state. We don't get into PC8+ if we're not in RC6, so we don't
7930 * need to take care of the registers kept by RC6. Notice that this happens even
7931 * if we don't put the device in PCI D3 state (which is what currently happens
7932 * because of the runtime PM support).
7933 *
7934 * For more, read "Display Sequences for Package C8" on the hardware
7935 * documentation.
7936 */
Paulo Zanonia14cb6f2014-03-07 20:08:17 -03007937void hsw_enable_pc8(struct drm_i915_private *dev_priv)
Paulo Zanonic67a4702013-08-19 13:18:09 -03007938{
Paulo Zanonic67a4702013-08-19 13:18:09 -03007939 struct drm_device *dev = dev_priv->dev;
7940 uint32_t val;
7941
Paulo Zanonic67a4702013-08-19 13:18:09 -03007942 DRM_DEBUG_KMS("Enabling package C8+\n");
7943
Paulo Zanonic67a4702013-08-19 13:18:09 -03007944 if (dev_priv->pch_id == INTEL_PCH_LPT_LP_DEVICE_ID_TYPE) {
7945 val = I915_READ(SOUTH_DSPCLK_GATE_D);
7946 val &= ~PCH_LP_PARTITION_LEVEL_DISABLE;
7947 I915_WRITE(SOUTH_DSPCLK_GATE_D, val);
7948 }
7949
7950 lpt_disable_clkout_dp(dev);
Paulo Zanonic67a4702013-08-19 13:18:09 -03007951 hsw_disable_lcpll(dev_priv, true, true);
7952}
7953
Paulo Zanonia14cb6f2014-03-07 20:08:17 -03007954void hsw_disable_pc8(struct drm_i915_private *dev_priv)
Paulo Zanonic67a4702013-08-19 13:18:09 -03007955{
7956 struct drm_device *dev = dev_priv->dev;
7957 uint32_t val;
7958
Paulo Zanonic67a4702013-08-19 13:18:09 -03007959 DRM_DEBUG_KMS("Disabling package C8+\n");
7960
7961 hsw_restore_lcpll(dev_priv);
Paulo Zanonic67a4702013-08-19 13:18:09 -03007962 lpt_init_pch_refclk(dev);
7963
7964 if (dev_priv->pch_id == INTEL_PCH_LPT_LP_DEVICE_ID_TYPE) {
7965 val = I915_READ(SOUTH_DSPCLK_GATE_D);
7966 val |= PCH_LP_PARTITION_LEVEL_DISABLE;
7967 I915_WRITE(SOUTH_DSPCLK_GATE_D, val);
7968 }
7969
7970 intel_prepare_ddi(dev);
Paulo Zanonic67a4702013-08-19 13:18:09 -03007971}
7972
Ander Conselvan de Oliveira797d0252014-10-29 11:32:34 +02007973static int haswell_crtc_compute_clock(struct intel_crtc *crtc)
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -03007974{
Ander Conselvan de Oliveirac7653192014-10-20 13:46:44 +03007975 if (!intel_ddi_pll_select(crtc))
Paulo Zanoni6441ab52012-10-05 12:05:58 -03007976 return -EINVAL;
Daniel Vetter716c2e52014-06-25 22:02:02 +03007977
Ander Conselvan de Oliveirac7653192014-10-20 13:46:44 +03007978 crtc->lowfreq_avail = false;
Daniel Vetter644cef32014-04-24 23:55:07 +02007979
Daniel Vetterc8f7a0d2014-04-24 23:55:04 +02007980 return 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08007981}
7982
Satheeshakrishna M96b7dfb2014-11-13 14:55:17 +00007983static void skylake_get_ddi_pll(struct drm_i915_private *dev_priv,
7984 enum port port,
7985 struct intel_crtc_config *pipe_config)
7986{
Damien Lespiau3148ade2014-11-21 16:14:56 +00007987 u32 temp, dpll_ctl1;
Satheeshakrishna M96b7dfb2014-11-13 14:55:17 +00007988
7989 temp = I915_READ(DPLL_CTRL2) & DPLL_CTRL2_DDI_CLK_SEL_MASK(port);
7990 pipe_config->ddi_pll_sel = temp >> (port * 3 + 1);
7991
7992 switch (pipe_config->ddi_pll_sel) {
Damien Lespiau3148ade2014-11-21 16:14:56 +00007993 case SKL_DPLL0:
7994 /*
7995 * On SKL the eDP DPLL (DPLL0 as we don't use SSC) is not part
7996 * of the shared DPLL framework and thus needs to be read out
7997 * separately
7998 */
7999 dpll_ctl1 = I915_READ(DPLL_CTRL1);
8000 pipe_config->dpll_hw_state.ctrl1 = dpll_ctl1 & 0x3f;
8001 break;
Satheeshakrishna M96b7dfb2014-11-13 14:55:17 +00008002 case SKL_DPLL1:
8003 pipe_config->shared_dpll = DPLL_ID_SKL_DPLL1;
8004 break;
8005 case SKL_DPLL2:
8006 pipe_config->shared_dpll = DPLL_ID_SKL_DPLL2;
8007 break;
8008 case SKL_DPLL3:
8009 pipe_config->shared_dpll = DPLL_ID_SKL_DPLL3;
8010 break;
Satheeshakrishna M96b7dfb2014-11-13 14:55:17 +00008011 }
8012}
8013
Damien Lespiau7d2c8172014-07-29 18:06:18 +01008014static void haswell_get_ddi_pll(struct drm_i915_private *dev_priv,
8015 enum port port,
8016 struct intel_crtc_config *pipe_config)
8017{
8018 pipe_config->ddi_pll_sel = I915_READ(PORT_CLK_SEL(port));
8019
8020 switch (pipe_config->ddi_pll_sel) {
8021 case PORT_CLK_SEL_WRPLL1:
8022 pipe_config->shared_dpll = DPLL_ID_WRPLL1;
8023 break;
8024 case PORT_CLK_SEL_WRPLL2:
8025 pipe_config->shared_dpll = DPLL_ID_WRPLL2;
8026 break;
8027 }
8028}
8029
Daniel Vetter26804af2014-06-25 22:01:55 +03008030static void haswell_get_ddi_port_state(struct intel_crtc *crtc,
8031 struct intel_crtc_config *pipe_config)
8032{
8033 struct drm_device *dev = crtc->base.dev;
8034 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetterd452c5b2014-07-04 11:27:39 -03008035 struct intel_shared_dpll *pll;
Daniel Vetter26804af2014-06-25 22:01:55 +03008036 enum port port;
8037 uint32_t tmp;
8038
8039 tmp = I915_READ(TRANS_DDI_FUNC_CTL(pipe_config->cpu_transcoder));
8040
8041 port = (tmp & TRANS_DDI_PORT_MASK) >> TRANS_DDI_PORT_SHIFT;
8042
Satheeshakrishna M96b7dfb2014-11-13 14:55:17 +00008043 if (IS_SKYLAKE(dev))
8044 skylake_get_ddi_pll(dev_priv, port, pipe_config);
8045 else
8046 haswell_get_ddi_pll(dev_priv, port, pipe_config);
Daniel Vetter9cd86932014-06-25 22:01:57 +03008047
Daniel Vetterd452c5b2014-07-04 11:27:39 -03008048 if (pipe_config->shared_dpll >= 0) {
8049 pll = &dev_priv->shared_dplls[pipe_config->shared_dpll];
8050
8051 WARN_ON(!pll->get_hw_state(dev_priv, pll,
8052 &pipe_config->dpll_hw_state));
8053 }
8054
Daniel Vetter26804af2014-06-25 22:01:55 +03008055 /*
8056 * Haswell has only FDI/PCH transcoder A. It is which is connected to
8057 * DDI E. So just check whether this pipe is wired to DDI E and whether
8058 * the PCH transcoder is on.
8059 */
Damien Lespiauca370452013-12-03 13:56:24 +00008060 if (INTEL_INFO(dev)->gen < 9 &&
8061 (port == PORT_E) && I915_READ(LPT_TRANSCONF) & TRANS_ENABLE) {
Daniel Vetter26804af2014-06-25 22:01:55 +03008062 pipe_config->has_pch_encoder = true;
8063
8064 tmp = I915_READ(FDI_RX_CTL(PIPE_A));
8065 pipe_config->fdi_lanes = ((FDI_DP_PORT_WIDTH_MASK & tmp) >>
8066 FDI_DP_PORT_WIDTH_SHIFT) + 1;
8067
8068 ironlake_get_fdi_m_n_config(crtc, pipe_config);
8069 }
8070}
8071
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01008072static bool haswell_get_pipe_config(struct intel_crtc *crtc,
8073 struct intel_crtc_config *pipe_config)
8074{
8075 struct drm_device *dev = crtc->base.dev;
8076 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02008077 enum intel_display_power_domain pfit_domain;
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01008078 uint32_t tmp;
8079
Daniel Vetterf458ebb2014-09-30 10:56:39 +02008080 if (!intel_display_power_is_enabled(dev_priv,
Imre Deakb5482bd2014-03-05 16:20:55 +02008081 POWER_DOMAIN_PIPE(crtc->pipe)))
8082 return false;
8083
Daniel Vettere143a212013-07-04 12:01:15 +02008084 pipe_config->cpu_transcoder = (enum transcoder) crtc->pipe;
Daniel Vetterc0d43d62013-06-07 23:11:08 +02008085 pipe_config->shared_dpll = DPLL_ID_PRIVATE;
8086
Daniel Vettereccb1402013-05-22 00:50:22 +02008087 tmp = I915_READ(TRANS_DDI_FUNC_CTL(TRANSCODER_EDP));
8088 if (tmp & TRANS_DDI_FUNC_ENABLE) {
8089 enum pipe trans_edp_pipe;
8090 switch (tmp & TRANS_DDI_EDP_INPUT_MASK) {
8091 default:
8092 WARN(1, "unknown pipe linked to edp transcoder\n");
8093 case TRANS_DDI_EDP_INPUT_A_ONOFF:
8094 case TRANS_DDI_EDP_INPUT_A_ON:
8095 trans_edp_pipe = PIPE_A;
8096 break;
8097 case TRANS_DDI_EDP_INPUT_B_ONOFF:
8098 trans_edp_pipe = PIPE_B;
8099 break;
8100 case TRANS_DDI_EDP_INPUT_C_ONOFF:
8101 trans_edp_pipe = PIPE_C;
8102 break;
8103 }
8104
8105 if (trans_edp_pipe == crtc->pipe)
8106 pipe_config->cpu_transcoder = TRANSCODER_EDP;
8107 }
8108
Daniel Vetterf458ebb2014-09-30 10:56:39 +02008109 if (!intel_display_power_is_enabled(dev_priv,
Daniel Vettereccb1402013-05-22 00:50:22 +02008110 POWER_DOMAIN_TRANSCODER(pipe_config->cpu_transcoder)))
Paulo Zanoni2bfce952013-04-18 16:35:40 -03008111 return false;
8112
Daniel Vettereccb1402013-05-22 00:50:22 +02008113 tmp = I915_READ(PIPECONF(pipe_config->cpu_transcoder));
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01008114 if (!(tmp & PIPECONF_ENABLE))
8115 return false;
8116
Daniel Vetter26804af2014-06-25 22:01:55 +03008117 haswell_get_ddi_port_state(crtc, pipe_config);
Daniel Vetter627eb5a2013-04-29 19:33:42 +02008118
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02008119 intel_get_pipe_timings(crtc, pipe_config);
8120
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02008121 pfit_domain = POWER_DOMAIN_PIPE_PANEL_FITTER(crtc->pipe);
Jesse Barnesbd2e2442014-11-13 17:51:47 +00008122 if (intel_display_power_is_enabled(dev_priv, pfit_domain)) {
8123 if (IS_SKYLAKE(dev))
8124 skylake_get_pfit_config(crtc, pipe_config);
8125 else
8126 ironlake_get_pfit_config(crtc, pipe_config);
8127 }
Daniel Vetter88adfff2013-03-28 10:42:01 +01008128
Jesse Barnese59150d2014-01-07 13:30:45 -08008129 if (IS_HASWELL(dev))
8130 pipe_config->ips_enabled = hsw_crtc_supports_ips(crtc) &&
8131 (I915_READ(IPS_CTL) & IPS_ENABLE);
Paulo Zanoni42db64e2013-05-31 16:33:22 -03008132
Clint Taylorebb69c92014-09-30 10:30:22 -07008133 if (pipe_config->cpu_transcoder != TRANSCODER_EDP) {
8134 pipe_config->pixel_multiplier =
8135 I915_READ(PIPE_MULT(pipe_config->cpu_transcoder)) + 1;
8136 } else {
8137 pipe_config->pixel_multiplier = 1;
8138 }
Daniel Vetter6c49f242013-06-06 12:45:25 +02008139
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01008140 return true;
8141}
8142
Chris Wilson560b85b2010-08-07 11:01:38 +01008143static void i845_update_cursor(struct drm_crtc *crtc, u32 base)
8144{
8145 struct drm_device *dev = crtc->dev;
8146 struct drm_i915_private *dev_priv = dev->dev_private;
8147 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Ville Syrjälädc41c152014-08-13 11:57:05 +03008148 uint32_t cntl = 0, size = 0;
Chris Wilson560b85b2010-08-07 11:01:38 +01008149
Ville Syrjälädc41c152014-08-13 11:57:05 +03008150 if (base) {
8151 unsigned int width = intel_crtc->cursor_width;
8152 unsigned int height = intel_crtc->cursor_height;
8153 unsigned int stride = roundup_pow_of_two(width) * 4;
8154
8155 switch (stride) {
8156 default:
8157 WARN_ONCE(1, "Invalid cursor width/stride, width=%u, stride=%u\n",
8158 width, stride);
8159 stride = 256;
8160 /* fallthrough */
8161 case 256:
8162 case 512:
8163 case 1024:
8164 case 2048:
8165 break;
Chris Wilson4b0e3332014-05-30 16:35:26 +03008166 }
8167
Ville Syrjälädc41c152014-08-13 11:57:05 +03008168 cntl |= CURSOR_ENABLE |
8169 CURSOR_GAMMA_ENABLE |
8170 CURSOR_FORMAT_ARGB |
8171 CURSOR_STRIDE(stride);
8172
8173 size = (height << 12) | width;
Chris Wilson4b0e3332014-05-30 16:35:26 +03008174 }
Chris Wilson560b85b2010-08-07 11:01:38 +01008175
Ville Syrjälädc41c152014-08-13 11:57:05 +03008176 if (intel_crtc->cursor_cntl != 0 &&
8177 (intel_crtc->cursor_base != base ||
8178 intel_crtc->cursor_size != size ||
8179 intel_crtc->cursor_cntl != cntl)) {
8180 /* On these chipsets we can only modify the base/size/stride
8181 * whilst the cursor is disabled.
8182 */
8183 I915_WRITE(_CURACNTR, 0);
8184 POSTING_READ(_CURACNTR);
8185 intel_crtc->cursor_cntl = 0;
8186 }
8187
Ville Syrjälä99d1f382014-09-12 20:53:32 +03008188 if (intel_crtc->cursor_base != base) {
Ville Syrjälädc41c152014-08-13 11:57:05 +03008189 I915_WRITE(_CURABASE, base);
Ville Syrjälä99d1f382014-09-12 20:53:32 +03008190 intel_crtc->cursor_base = base;
8191 }
Ville Syrjälädc41c152014-08-13 11:57:05 +03008192
8193 if (intel_crtc->cursor_size != size) {
8194 I915_WRITE(CURSIZE, size);
8195 intel_crtc->cursor_size = size;
8196 }
8197
Chris Wilson4b0e3332014-05-30 16:35:26 +03008198 if (intel_crtc->cursor_cntl != cntl) {
8199 I915_WRITE(_CURACNTR, cntl);
8200 POSTING_READ(_CURACNTR);
8201 intel_crtc->cursor_cntl = cntl;
8202 }
Chris Wilson560b85b2010-08-07 11:01:38 +01008203}
8204
8205static void i9xx_update_cursor(struct drm_crtc *crtc, u32 base)
8206{
8207 struct drm_device *dev = crtc->dev;
8208 struct drm_i915_private *dev_priv = dev->dev_private;
8209 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
8210 int pipe = intel_crtc->pipe;
Chris Wilson4b0e3332014-05-30 16:35:26 +03008211 uint32_t cntl;
Chris Wilson560b85b2010-08-07 11:01:38 +01008212
Chris Wilson4b0e3332014-05-30 16:35:26 +03008213 cntl = 0;
8214 if (base) {
8215 cntl = MCURSOR_GAMMA_ENABLE;
8216 switch (intel_crtc->cursor_width) {
Sagar Kamble4726e0b2014-03-10 17:06:23 +05308217 case 64:
8218 cntl |= CURSOR_MODE_64_ARGB_AX;
8219 break;
8220 case 128:
8221 cntl |= CURSOR_MODE_128_ARGB_AX;
8222 break;
8223 case 256:
8224 cntl |= CURSOR_MODE_256_ARGB_AX;
8225 break;
8226 default:
Daniel Vetter5f77eeb2014-12-08 16:40:10 +01008227 MISSING_CASE(intel_crtc->cursor_width);
Sagar Kamble4726e0b2014-03-10 17:06:23 +05308228 return;
Chris Wilson560b85b2010-08-07 11:01:38 +01008229 }
Chris Wilson4b0e3332014-05-30 16:35:26 +03008230 cntl |= pipe << 28; /* Connect to correct pipe */
Ville Syrjälä47bf17a2014-09-12 20:53:33 +03008231
8232 if (IS_HASWELL(dev) || IS_BROADWELL(dev))
8233 cntl |= CURSOR_PIPE_CSC_ENABLE;
Chris Wilson560b85b2010-08-07 11:01:38 +01008234 }
Chris Wilson4b0e3332014-05-30 16:35:26 +03008235
Ville Syrjälä4398ad42014-10-23 07:41:34 -07008236 if (to_intel_plane(crtc->cursor)->rotation == BIT(DRM_ROTATE_180))
8237 cntl |= CURSOR_ROTATE_180;
8238
Chris Wilson4b0e3332014-05-30 16:35:26 +03008239 if (intel_crtc->cursor_cntl != cntl) {
8240 I915_WRITE(CURCNTR(pipe), cntl);
8241 POSTING_READ(CURCNTR(pipe));
8242 intel_crtc->cursor_cntl = cntl;
8243 }
8244
Jesse Barnes65a21cd2011-10-12 11:10:21 -07008245 /* and commit changes on next vblank */
Ville Syrjälä5efb3e22014-04-09 13:28:53 +03008246 I915_WRITE(CURBASE(pipe), base);
8247 POSTING_READ(CURBASE(pipe));
Ville Syrjälä99d1f382014-09-12 20:53:32 +03008248
8249 intel_crtc->cursor_base = base;
Jesse Barnes65a21cd2011-10-12 11:10:21 -07008250}
8251
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01008252/* If no-part of the cursor is visible on the framebuffer, then the GPU may hang... */
Chris Wilson6b383a72010-09-13 13:54:26 +01008253static void intel_crtc_update_cursor(struct drm_crtc *crtc,
8254 bool on)
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01008255{
8256 struct drm_device *dev = crtc->dev;
8257 struct drm_i915_private *dev_priv = dev->dev_private;
8258 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
8259 int pipe = intel_crtc->pipe;
Matt Roper3d7d6512014-06-10 08:28:13 -07008260 int x = crtc->cursor_x;
8261 int y = crtc->cursor_y;
Ville Syrjäläd6e4db12013-09-04 18:25:31 +03008262 u32 base = 0, pos = 0;
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01008263
Ville Syrjäläd6e4db12013-09-04 18:25:31 +03008264 if (on)
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01008265 base = intel_crtc->cursor_addr;
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01008266
Ville Syrjäläd6e4db12013-09-04 18:25:31 +03008267 if (x >= intel_crtc->config.pipe_src_w)
8268 base = 0;
8269
8270 if (y >= intel_crtc->config.pipe_src_h)
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01008271 base = 0;
8272
8273 if (x < 0) {
Ville Syrjäläefc90642013-09-04 18:25:30 +03008274 if (x + intel_crtc->cursor_width <= 0)
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01008275 base = 0;
8276
8277 pos |= CURSOR_POS_SIGN << CURSOR_X_SHIFT;
8278 x = -x;
8279 }
8280 pos |= x << CURSOR_X_SHIFT;
8281
8282 if (y < 0) {
Ville Syrjäläefc90642013-09-04 18:25:30 +03008283 if (y + intel_crtc->cursor_height <= 0)
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01008284 base = 0;
8285
8286 pos |= CURSOR_POS_SIGN << CURSOR_Y_SHIFT;
8287 y = -y;
8288 }
8289 pos |= y << CURSOR_Y_SHIFT;
8290
Chris Wilson4b0e3332014-05-30 16:35:26 +03008291 if (base == 0 && intel_crtc->cursor_base == 0)
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01008292 return;
8293
Ville Syrjälä5efb3e22014-04-09 13:28:53 +03008294 I915_WRITE(CURPOS(pipe), pos);
8295
Ville Syrjälä4398ad42014-10-23 07:41:34 -07008296 /* ILK+ do this automagically */
8297 if (HAS_GMCH_DISPLAY(dev) &&
8298 to_intel_plane(crtc->cursor)->rotation == BIT(DRM_ROTATE_180)) {
8299 base += (intel_crtc->cursor_height *
8300 intel_crtc->cursor_width - 1) * 4;
8301 }
8302
Ville Syrjälä8ac54662014-08-12 19:39:54 +03008303 if (IS_845G(dev) || IS_I865G(dev))
Ville Syrjälä5efb3e22014-04-09 13:28:53 +03008304 i845_update_cursor(crtc, base);
8305 else
8306 i9xx_update_cursor(crtc, base);
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01008307}
8308
Ville Syrjälädc41c152014-08-13 11:57:05 +03008309static bool cursor_size_ok(struct drm_device *dev,
8310 uint32_t width, uint32_t height)
8311{
8312 if (width == 0 || height == 0)
8313 return false;
8314
8315 /*
8316 * 845g/865g are special in that they are only limited by
8317 * the width of their cursors, the height is arbitrary up to
8318 * the precision of the register. Everything else requires
8319 * square cursors, limited to a few power-of-two sizes.
8320 */
8321 if (IS_845G(dev) || IS_I865G(dev)) {
8322 if ((width & 63) != 0)
8323 return false;
8324
8325 if (width > (IS_845G(dev) ? 64 : 512))
8326 return false;
8327
8328 if (height > 1023)
8329 return false;
8330 } else {
8331 switch (width | height) {
8332 case 256:
8333 case 128:
8334 if (IS_GEN2(dev))
8335 return false;
8336 case 64:
8337 break;
8338 default:
8339 return false;
8340 }
8341 }
8342
8343 return true;
8344}
8345
Jesse Barnes79e53942008-11-07 14:24:08 -08008346static void intel_crtc_gamma_set(struct drm_crtc *crtc, u16 *red, u16 *green,
James Simmons72034252010-08-03 01:33:19 +01008347 u16 *blue, uint32_t start, uint32_t size)
Jesse Barnes79e53942008-11-07 14:24:08 -08008348{
James Simmons72034252010-08-03 01:33:19 +01008349 int end = (start + size > 256) ? 256 : start + size, i;
Jesse Barnes79e53942008-11-07 14:24:08 -08008350 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Jesse Barnes79e53942008-11-07 14:24:08 -08008351
James Simmons72034252010-08-03 01:33:19 +01008352 for (i = start; i < end; i++) {
Jesse Barnes79e53942008-11-07 14:24:08 -08008353 intel_crtc->lut_r[i] = red[i] >> 8;
8354 intel_crtc->lut_g[i] = green[i] >> 8;
8355 intel_crtc->lut_b[i] = blue[i] >> 8;
8356 }
8357
8358 intel_crtc_load_lut(crtc);
8359}
8360
Jesse Barnes79e53942008-11-07 14:24:08 -08008361/* VESA 640x480x72Hz mode to set on the pipe */
8362static struct drm_display_mode load_detect_mode = {
8363 DRM_MODE("640x480", DRM_MODE_TYPE_DEFAULT, 31500, 640, 664,
8364 704, 832, 0, 480, 489, 491, 520, 0, DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC),
8365};
8366
Daniel Vettera8bb6812014-02-10 18:00:39 +01008367struct drm_framebuffer *
8368__intel_framebuffer_create(struct drm_device *dev,
8369 struct drm_mode_fb_cmd2 *mode_cmd,
8370 struct drm_i915_gem_object *obj)
Chris Wilsond2dff872011-04-19 08:36:26 +01008371{
8372 struct intel_framebuffer *intel_fb;
8373 int ret;
8374
8375 intel_fb = kzalloc(sizeof(*intel_fb), GFP_KERNEL);
8376 if (!intel_fb) {
Alexey Khoroshilov6ccb81f2014-11-08 01:41:23 +03008377 drm_gem_object_unreference(&obj->base);
Chris Wilsond2dff872011-04-19 08:36:26 +01008378 return ERR_PTR(-ENOMEM);
8379 }
8380
8381 ret = intel_framebuffer_init(dev, intel_fb, mode_cmd, obj);
Daniel Vetterdd4916c2013-10-09 21:23:51 +02008382 if (ret)
8383 goto err;
Chris Wilsond2dff872011-04-19 08:36:26 +01008384
8385 return &intel_fb->base;
Daniel Vetterdd4916c2013-10-09 21:23:51 +02008386err:
Alexey Khoroshilov6ccb81f2014-11-08 01:41:23 +03008387 drm_gem_object_unreference(&obj->base);
Daniel Vetterdd4916c2013-10-09 21:23:51 +02008388 kfree(intel_fb);
8389
8390 return ERR_PTR(ret);
Chris Wilsond2dff872011-04-19 08:36:26 +01008391}
8392
Daniel Vetterb5ea6422014-03-02 21:18:00 +01008393static struct drm_framebuffer *
Daniel Vettera8bb6812014-02-10 18:00:39 +01008394intel_framebuffer_create(struct drm_device *dev,
8395 struct drm_mode_fb_cmd2 *mode_cmd,
8396 struct drm_i915_gem_object *obj)
8397{
8398 struct drm_framebuffer *fb;
8399 int ret;
8400
8401 ret = i915_mutex_lock_interruptible(dev);
8402 if (ret)
8403 return ERR_PTR(ret);
8404 fb = __intel_framebuffer_create(dev, mode_cmd, obj);
8405 mutex_unlock(&dev->struct_mutex);
8406
8407 return fb;
8408}
8409
Chris Wilsond2dff872011-04-19 08:36:26 +01008410static u32
8411intel_framebuffer_pitch_for_width(int width, int bpp)
8412{
8413 u32 pitch = DIV_ROUND_UP(width * bpp, 8);
8414 return ALIGN(pitch, 64);
8415}
8416
8417static u32
8418intel_framebuffer_size_for_mode(struct drm_display_mode *mode, int bpp)
8419{
8420 u32 pitch = intel_framebuffer_pitch_for_width(mode->hdisplay, bpp);
Fabian Frederick1267a262014-07-01 20:39:41 +02008421 return PAGE_ALIGN(pitch * mode->vdisplay);
Chris Wilsond2dff872011-04-19 08:36:26 +01008422}
8423
8424static struct drm_framebuffer *
8425intel_framebuffer_create_for_mode(struct drm_device *dev,
8426 struct drm_display_mode *mode,
8427 int depth, int bpp)
8428{
8429 struct drm_i915_gem_object *obj;
Chris Wilson0fed39b2012-11-05 22:25:07 +00008430 struct drm_mode_fb_cmd2 mode_cmd = { 0 };
Chris Wilsond2dff872011-04-19 08:36:26 +01008431
8432 obj = i915_gem_alloc_object(dev,
8433 intel_framebuffer_size_for_mode(mode, bpp));
8434 if (obj == NULL)
8435 return ERR_PTR(-ENOMEM);
8436
8437 mode_cmd.width = mode->hdisplay;
8438 mode_cmd.height = mode->vdisplay;
Jesse Barnes308e5bc2011-11-14 14:51:28 -08008439 mode_cmd.pitches[0] = intel_framebuffer_pitch_for_width(mode_cmd.width,
8440 bpp);
Dave Airlie5ca0c342012-02-23 15:33:40 +00008441 mode_cmd.pixel_format = drm_mode_legacy_fb_format(bpp, depth);
Chris Wilsond2dff872011-04-19 08:36:26 +01008442
8443 return intel_framebuffer_create(dev, &mode_cmd, obj);
8444}
8445
8446static struct drm_framebuffer *
8447mode_fits_in_fbdev(struct drm_device *dev,
8448 struct drm_display_mode *mode)
8449{
Daniel Vetter4520f532013-10-09 09:18:51 +02008450#ifdef CONFIG_DRM_I915_FBDEV
Chris Wilsond2dff872011-04-19 08:36:26 +01008451 struct drm_i915_private *dev_priv = dev->dev_private;
8452 struct drm_i915_gem_object *obj;
8453 struct drm_framebuffer *fb;
8454
Daniel Vetter4c0e5522014-02-14 16:35:54 +01008455 if (!dev_priv->fbdev)
8456 return NULL;
8457
8458 if (!dev_priv->fbdev->fb)
Chris Wilsond2dff872011-04-19 08:36:26 +01008459 return NULL;
8460
Jesse Barnes8bcd4552014-02-07 12:10:38 -08008461 obj = dev_priv->fbdev->fb->obj;
Daniel Vetter4c0e5522014-02-14 16:35:54 +01008462 BUG_ON(!obj);
Chris Wilsond2dff872011-04-19 08:36:26 +01008463
Jesse Barnes8bcd4552014-02-07 12:10:38 -08008464 fb = &dev_priv->fbdev->fb->base;
Ville Syrjälä01f2c772011-12-20 00:06:49 +02008465 if (fb->pitches[0] < intel_framebuffer_pitch_for_width(mode->hdisplay,
8466 fb->bits_per_pixel))
Chris Wilsond2dff872011-04-19 08:36:26 +01008467 return NULL;
8468
Ville Syrjälä01f2c772011-12-20 00:06:49 +02008469 if (obj->base.size < mode->vdisplay * fb->pitches[0])
Chris Wilsond2dff872011-04-19 08:36:26 +01008470 return NULL;
8471
8472 return fb;
Daniel Vetter4520f532013-10-09 09:18:51 +02008473#else
8474 return NULL;
8475#endif
Chris Wilsond2dff872011-04-19 08:36:26 +01008476}
8477
Daniel Vetterd2434ab2012-08-12 21:20:10 +02008478bool intel_get_load_detect_pipe(struct drm_connector *connector,
Chris Wilson71731882011-04-19 23:10:58 +01008479 struct drm_display_mode *mode,
Rob Clark51fd3712013-11-19 12:10:12 -05008480 struct intel_load_detect_pipe *old,
8481 struct drm_modeset_acquire_ctx *ctx)
Jesse Barnes79e53942008-11-07 14:24:08 -08008482{
8483 struct intel_crtc *intel_crtc;
Daniel Vetterd2434ab2012-08-12 21:20:10 +02008484 struct intel_encoder *intel_encoder =
8485 intel_attached_encoder(connector);
Jesse Barnes79e53942008-11-07 14:24:08 -08008486 struct drm_crtc *possible_crtc;
Chris Wilson4ef69c72010-09-09 15:14:28 +01008487 struct drm_encoder *encoder = &intel_encoder->base;
Jesse Barnes79e53942008-11-07 14:24:08 -08008488 struct drm_crtc *crtc = NULL;
8489 struct drm_device *dev = encoder->dev;
Daniel Vetter94352cf2012-07-05 22:51:56 +02008490 struct drm_framebuffer *fb;
Rob Clark51fd3712013-11-19 12:10:12 -05008491 struct drm_mode_config *config = &dev->mode_config;
8492 int ret, i = -1;
Jesse Barnes79e53942008-11-07 14:24:08 -08008493
Chris Wilsond2dff872011-04-19 08:36:26 +01008494 DRM_DEBUG_KMS("[CONNECTOR:%d:%s], [ENCODER:%d:%s]\n",
Jani Nikulac23cc412014-06-03 14:56:17 +03008495 connector->base.id, connector->name,
Jani Nikula8e329a02014-06-03 14:56:21 +03008496 encoder->base.id, encoder->name);
Chris Wilsond2dff872011-04-19 08:36:26 +01008497
Rob Clark51fd3712013-11-19 12:10:12 -05008498retry:
8499 ret = drm_modeset_lock(&config->connection_mutex, ctx);
8500 if (ret)
8501 goto fail_unlock;
Daniel Vetter6e9f7982014-05-29 23:54:47 +02008502
Jesse Barnes79e53942008-11-07 14:24:08 -08008503 /*
8504 * Algorithm gets a little messy:
Chris Wilson7a5e4802011-04-19 23:21:12 +01008505 *
Jesse Barnes79e53942008-11-07 14:24:08 -08008506 * - if the connector already has an assigned crtc, use it (but make
8507 * sure it's on first)
Chris Wilson7a5e4802011-04-19 23:21:12 +01008508 *
Jesse Barnes79e53942008-11-07 14:24:08 -08008509 * - try to find the first unused crtc that can drive this connector,
8510 * and use that if we find one
Jesse Barnes79e53942008-11-07 14:24:08 -08008511 */
8512
8513 /* See if we already have a CRTC for this connector */
8514 if (encoder->crtc) {
8515 crtc = encoder->crtc;
Chris Wilson8261b192011-04-19 23:18:09 +01008516
Rob Clark51fd3712013-11-19 12:10:12 -05008517 ret = drm_modeset_lock(&crtc->mutex, ctx);
8518 if (ret)
8519 goto fail_unlock;
Daniel Vetter4d02e2d2014-11-11 10:12:00 +01008520 ret = drm_modeset_lock(&crtc->primary->mutex, ctx);
8521 if (ret)
8522 goto fail_unlock;
Daniel Vetter7b240562012-12-12 00:35:33 +01008523
Daniel Vetter24218aa2012-08-12 19:27:11 +02008524 old->dpms_mode = connector->dpms;
Chris Wilson8261b192011-04-19 23:18:09 +01008525 old->load_detect_temp = false;
8526
8527 /* Make sure the crtc and connector are running */
Daniel Vetter24218aa2012-08-12 19:27:11 +02008528 if (connector->dpms != DRM_MODE_DPMS_ON)
8529 connector->funcs->dpms(connector, DRM_MODE_DPMS_ON);
Chris Wilson8261b192011-04-19 23:18:09 +01008530
Chris Wilson71731882011-04-19 23:10:58 +01008531 return true;
Jesse Barnes79e53942008-11-07 14:24:08 -08008532 }
8533
8534 /* Find an unused one (if possible) */
Damien Lespiau70e1e0e2014-05-13 23:32:24 +01008535 for_each_crtc(dev, possible_crtc) {
Jesse Barnes79e53942008-11-07 14:24:08 -08008536 i++;
8537 if (!(encoder->possible_crtcs & (1 << i)))
8538 continue;
Ville Syrjäläa4592492014-08-11 13:15:36 +03008539 if (possible_crtc->enabled)
8540 continue;
8541 /* This can occur when applying the pipe A quirk on resume. */
8542 if (to_intel_crtc(possible_crtc)->new_enabled)
8543 continue;
8544
8545 crtc = possible_crtc;
8546 break;
Jesse Barnes79e53942008-11-07 14:24:08 -08008547 }
8548
8549 /*
8550 * If we didn't find an unused CRTC, don't use any.
8551 */
8552 if (!crtc) {
Chris Wilson71731882011-04-19 23:10:58 +01008553 DRM_DEBUG_KMS("no pipe available for load-detect\n");
Rob Clark51fd3712013-11-19 12:10:12 -05008554 goto fail_unlock;
Jesse Barnes79e53942008-11-07 14:24:08 -08008555 }
8556
Rob Clark51fd3712013-11-19 12:10:12 -05008557 ret = drm_modeset_lock(&crtc->mutex, ctx);
8558 if (ret)
8559 goto fail_unlock;
Daniel Vetter4d02e2d2014-11-11 10:12:00 +01008560 ret = drm_modeset_lock(&crtc->primary->mutex, ctx);
8561 if (ret)
8562 goto fail_unlock;
Daniel Vetterfc303102012-07-09 10:40:58 +02008563 intel_encoder->new_crtc = to_intel_crtc(crtc);
8564 to_intel_connector(connector)->new_encoder = intel_encoder;
Jesse Barnes79e53942008-11-07 14:24:08 -08008565
8566 intel_crtc = to_intel_crtc(crtc);
Ville Syrjälä412b61d2014-01-17 15:59:39 +02008567 intel_crtc->new_enabled = true;
8568 intel_crtc->new_config = &intel_crtc->config;
Daniel Vetter24218aa2012-08-12 19:27:11 +02008569 old->dpms_mode = connector->dpms;
Chris Wilson8261b192011-04-19 23:18:09 +01008570 old->load_detect_temp = true;
Chris Wilsond2dff872011-04-19 08:36:26 +01008571 old->release_fb = NULL;
Jesse Barnes79e53942008-11-07 14:24:08 -08008572
Chris Wilson64927112011-04-20 07:25:26 +01008573 if (!mode)
8574 mode = &load_detect_mode;
Jesse Barnes79e53942008-11-07 14:24:08 -08008575
Chris Wilsond2dff872011-04-19 08:36:26 +01008576 /* We need a framebuffer large enough to accommodate all accesses
8577 * that the plane may generate whilst we perform load detection.
8578 * We can not rely on the fbcon either being present (we get called
8579 * during its initialisation to detect all boot displays, or it may
8580 * not even exist) or that it is large enough to satisfy the
8581 * requested mode.
8582 */
Daniel Vetter94352cf2012-07-05 22:51:56 +02008583 fb = mode_fits_in_fbdev(dev, mode);
8584 if (fb == NULL) {
Chris Wilsond2dff872011-04-19 08:36:26 +01008585 DRM_DEBUG_KMS("creating tmp fb for load-detection\n");
Daniel Vetter94352cf2012-07-05 22:51:56 +02008586 fb = intel_framebuffer_create_for_mode(dev, mode, 24, 32);
8587 old->release_fb = fb;
Chris Wilsond2dff872011-04-19 08:36:26 +01008588 } else
8589 DRM_DEBUG_KMS("reusing fbdev for load-detection framebuffer\n");
Daniel Vetter94352cf2012-07-05 22:51:56 +02008590 if (IS_ERR(fb)) {
Chris Wilsond2dff872011-04-19 08:36:26 +01008591 DRM_DEBUG_KMS("failed to allocate framebuffer for load-detection\n");
Ville Syrjälä412b61d2014-01-17 15:59:39 +02008592 goto fail;
Jesse Barnes79e53942008-11-07 14:24:08 -08008593 }
Chris Wilsond2dff872011-04-19 08:36:26 +01008594
Chris Wilsonc0c36b942012-12-19 16:08:43 +00008595 if (intel_set_mode(crtc, mode, 0, 0, fb)) {
Chris Wilson64927112011-04-20 07:25:26 +01008596 DRM_DEBUG_KMS("failed to set mode on load-detect pipe\n");
Chris Wilsond2dff872011-04-19 08:36:26 +01008597 if (old->release_fb)
8598 old->release_fb->funcs->destroy(old->release_fb);
Ville Syrjälä412b61d2014-01-17 15:59:39 +02008599 goto fail;
Jesse Barnes79e53942008-11-07 14:24:08 -08008600 }
Chris Wilson71731882011-04-19 23:10:58 +01008601
Jesse Barnes79e53942008-11-07 14:24:08 -08008602 /* let the connector get through one full cycle before testing */
Jesse Barnes9d0498a2010-08-18 13:20:54 -07008603 intel_wait_for_vblank(dev, intel_crtc->pipe);
Chris Wilson71731882011-04-19 23:10:58 +01008604 return true;
Ville Syrjälä412b61d2014-01-17 15:59:39 +02008605
8606 fail:
8607 intel_crtc->new_enabled = crtc->enabled;
8608 if (intel_crtc->new_enabled)
8609 intel_crtc->new_config = &intel_crtc->config;
8610 else
8611 intel_crtc->new_config = NULL;
Rob Clark51fd3712013-11-19 12:10:12 -05008612fail_unlock:
8613 if (ret == -EDEADLK) {
8614 drm_modeset_backoff(ctx);
8615 goto retry;
8616 }
8617
Ville Syrjälä412b61d2014-01-17 15:59:39 +02008618 return false;
Jesse Barnes79e53942008-11-07 14:24:08 -08008619}
8620
Daniel Vetterd2434ab2012-08-12 21:20:10 +02008621void intel_release_load_detect_pipe(struct drm_connector *connector,
Ville Syrjälä208bf9f2014-08-11 13:15:35 +03008622 struct intel_load_detect_pipe *old)
Jesse Barnes79e53942008-11-07 14:24:08 -08008623{
Daniel Vetterd2434ab2012-08-12 21:20:10 +02008624 struct intel_encoder *intel_encoder =
8625 intel_attached_encoder(connector);
Chris Wilson4ef69c72010-09-09 15:14:28 +01008626 struct drm_encoder *encoder = &intel_encoder->base;
Daniel Vetter7b240562012-12-12 00:35:33 +01008627 struct drm_crtc *crtc = encoder->crtc;
Ville Syrjälä412b61d2014-01-17 15:59:39 +02008628 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Jesse Barnes79e53942008-11-07 14:24:08 -08008629
Chris Wilsond2dff872011-04-19 08:36:26 +01008630 DRM_DEBUG_KMS("[CONNECTOR:%d:%s], [ENCODER:%d:%s]\n",
Jani Nikulac23cc412014-06-03 14:56:17 +03008631 connector->base.id, connector->name,
Jani Nikula8e329a02014-06-03 14:56:21 +03008632 encoder->base.id, encoder->name);
Chris Wilsond2dff872011-04-19 08:36:26 +01008633
Chris Wilson8261b192011-04-19 23:18:09 +01008634 if (old->load_detect_temp) {
Daniel Vetterfc303102012-07-09 10:40:58 +02008635 to_intel_connector(connector)->new_encoder = NULL;
8636 intel_encoder->new_crtc = NULL;
Ville Syrjälä412b61d2014-01-17 15:59:39 +02008637 intel_crtc->new_enabled = false;
8638 intel_crtc->new_config = NULL;
Daniel Vetterfc303102012-07-09 10:40:58 +02008639 intel_set_mode(crtc, NULL, 0, 0, NULL);
Chris Wilsond2dff872011-04-19 08:36:26 +01008640
Daniel Vetter36206362012-12-10 20:42:17 +01008641 if (old->release_fb) {
8642 drm_framebuffer_unregister_private(old->release_fb);
8643 drm_framebuffer_unreference(old->release_fb);
8644 }
Chris Wilsond2dff872011-04-19 08:36:26 +01008645
Chris Wilson0622a532011-04-21 09:32:11 +01008646 return;
Jesse Barnes79e53942008-11-07 14:24:08 -08008647 }
8648
Eric Anholtc751ce42010-03-25 11:48:48 -07008649 /* Switch crtc and encoder back off if necessary */
Daniel Vetter24218aa2012-08-12 19:27:11 +02008650 if (old->dpms_mode != DRM_MODE_DPMS_ON)
8651 connector->funcs->dpms(connector, old->dpms_mode);
Jesse Barnes79e53942008-11-07 14:24:08 -08008652}
8653
Ville Syrjäläda4a1ef2013-09-09 14:06:37 +03008654static int i9xx_pll_refclk(struct drm_device *dev,
8655 const struct intel_crtc_config *pipe_config)
8656{
8657 struct drm_i915_private *dev_priv = dev->dev_private;
8658 u32 dpll = pipe_config->dpll_hw_state.dpll;
8659
8660 if ((dpll & PLL_REF_INPUT_MASK) == PLLB_REF_INPUT_SPREADSPECTRUMIN)
Ville Syrjäläe91e9412013-12-09 18:54:16 +02008661 return dev_priv->vbt.lvds_ssc_freq;
Ville Syrjäläda4a1ef2013-09-09 14:06:37 +03008662 else if (HAS_PCH_SPLIT(dev))
8663 return 120000;
8664 else if (!IS_GEN2(dev))
8665 return 96000;
8666 else
8667 return 48000;
8668}
8669
Jesse Barnes79e53942008-11-07 14:24:08 -08008670/* Returns the clock of the currently programmed mode of the given pipe. */
Jesse Barnesf1f644d2013-06-27 00:39:25 +03008671static void i9xx_crtc_clock_get(struct intel_crtc *crtc,
8672 struct intel_crtc_config *pipe_config)
Jesse Barnes79e53942008-11-07 14:24:08 -08008673{
Jesse Barnesf1f644d2013-06-27 00:39:25 +03008674 struct drm_device *dev = crtc->base.dev;
Jesse Barnes79e53942008-11-07 14:24:08 -08008675 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnesf1f644d2013-06-27 00:39:25 +03008676 int pipe = pipe_config->cpu_transcoder;
Ville Syrjälä293623f2013-09-13 16:18:46 +03008677 u32 dpll = pipe_config->dpll_hw_state.dpll;
Jesse Barnes79e53942008-11-07 14:24:08 -08008678 u32 fp;
8679 intel_clock_t clock;
Ville Syrjäläda4a1ef2013-09-09 14:06:37 +03008680 int refclk = i9xx_pll_refclk(dev, pipe_config);
Jesse Barnes79e53942008-11-07 14:24:08 -08008681
8682 if ((dpll & DISPLAY_RATE_SELECT_FPA1) == 0)
Ville Syrjälä293623f2013-09-13 16:18:46 +03008683 fp = pipe_config->dpll_hw_state.fp0;
Jesse Barnes79e53942008-11-07 14:24:08 -08008684 else
Ville Syrjälä293623f2013-09-13 16:18:46 +03008685 fp = pipe_config->dpll_hw_state.fp1;
Jesse Barnes79e53942008-11-07 14:24:08 -08008686
8687 clock.m1 = (fp & FP_M1_DIV_MASK) >> FP_M1_DIV_SHIFT;
Adam Jacksonf2b115e2009-12-03 17:14:42 -05008688 if (IS_PINEVIEW(dev)) {
8689 clock.n = ffs((fp & FP_N_PINEVIEW_DIV_MASK) >> FP_N_DIV_SHIFT) - 1;
8690 clock.m2 = (fp & FP_M2_PINEVIEW_DIV_MASK) >> FP_M2_DIV_SHIFT;
Shaohua Li21778322009-02-23 15:19:16 +08008691 } else {
8692 clock.n = (fp & FP_N_DIV_MASK) >> FP_N_DIV_SHIFT;
8693 clock.m2 = (fp & FP_M2_DIV_MASK) >> FP_M2_DIV_SHIFT;
8694 }
8695
Chris Wilsona6c45cf2010-09-17 00:32:17 +01008696 if (!IS_GEN2(dev)) {
Adam Jacksonf2b115e2009-12-03 17:14:42 -05008697 if (IS_PINEVIEW(dev))
8698 clock.p1 = ffs((dpll & DPLL_FPA01_P1_POST_DIV_MASK_PINEVIEW) >>
8699 DPLL_FPA01_P1_POST_DIV_SHIFT_PINEVIEW);
Shaohua Li21778322009-02-23 15:19:16 +08008700 else
8701 clock.p1 = ffs((dpll & DPLL_FPA01_P1_POST_DIV_MASK) >>
Jesse Barnes79e53942008-11-07 14:24:08 -08008702 DPLL_FPA01_P1_POST_DIV_SHIFT);
8703
8704 switch (dpll & DPLL_MODE_MASK) {
8705 case DPLLB_MODE_DAC_SERIAL:
8706 clock.p2 = dpll & DPLL_DAC_SERIAL_P2_CLOCK_DIV_5 ?
8707 5 : 10;
8708 break;
8709 case DPLLB_MODE_LVDS:
8710 clock.p2 = dpll & DPLLB_LVDS_P2_CLOCK_DIV_7 ?
8711 7 : 14;
8712 break;
8713 default:
Zhao Yakui28c97732009-10-09 11:39:41 +08008714 DRM_DEBUG_KMS("Unknown DPLL mode %08x in programmed "
Jesse Barnes79e53942008-11-07 14:24:08 -08008715 "mode\n", (int)(dpll & DPLL_MODE_MASK));
Jesse Barnesf1f644d2013-06-27 00:39:25 +03008716 return;
Jesse Barnes79e53942008-11-07 14:24:08 -08008717 }
8718
Daniel Vetterac58c3f2013-06-01 17:16:17 +02008719 if (IS_PINEVIEW(dev))
Ville Syrjäläda4a1ef2013-09-09 14:06:37 +03008720 pineview_clock(refclk, &clock);
Daniel Vetterac58c3f2013-06-01 17:16:17 +02008721 else
Ville Syrjäläda4a1ef2013-09-09 14:06:37 +03008722 i9xx_clock(refclk, &clock);
Jesse Barnes79e53942008-11-07 14:24:08 -08008723 } else {
Ville Syrjälä0fb58222014-01-10 14:06:46 +02008724 u32 lvds = IS_I830(dev) ? 0 : I915_READ(LVDS);
Ville Syrjäläb1c560d2013-12-09 18:54:13 +02008725 bool is_lvds = (pipe == 1) && (lvds & LVDS_PORT_EN);
Jesse Barnes79e53942008-11-07 14:24:08 -08008726
8727 if (is_lvds) {
8728 clock.p1 = ffs((dpll & DPLL_FPA01_P1_POST_DIV_MASK_I830_LVDS) >>
8729 DPLL_FPA01_P1_POST_DIV_SHIFT);
Ville Syrjäläb1c560d2013-12-09 18:54:13 +02008730
8731 if (lvds & LVDS_CLKB_POWER_UP)
8732 clock.p2 = 7;
8733 else
8734 clock.p2 = 14;
Jesse Barnes79e53942008-11-07 14:24:08 -08008735 } else {
8736 if (dpll & PLL_P1_DIVIDE_BY_TWO)
8737 clock.p1 = 2;
8738 else {
8739 clock.p1 = ((dpll & DPLL_FPA01_P1_POST_DIV_MASK_I830) >>
8740 DPLL_FPA01_P1_POST_DIV_SHIFT) + 2;
8741 }
8742 if (dpll & PLL_P2_DIVIDE_BY_4)
8743 clock.p2 = 4;
8744 else
8745 clock.p2 = 2;
Jesse Barnes79e53942008-11-07 14:24:08 -08008746 }
Ville Syrjäläda4a1ef2013-09-09 14:06:37 +03008747
8748 i9xx_clock(refclk, &clock);
Jesse Barnes79e53942008-11-07 14:24:08 -08008749 }
8750
Ville Syrjälä18442d02013-09-13 16:00:08 +03008751 /*
8752 * This value includes pixel_multiplier. We will use
Damien Lespiau241bfc32013-09-25 16:45:37 +01008753 * port_clock to compute adjusted_mode.crtc_clock in the
Ville Syrjälä18442d02013-09-13 16:00:08 +03008754 * encoder's get_config() function.
8755 */
8756 pipe_config->port_clock = clock.dot;
Jesse Barnesf1f644d2013-06-27 00:39:25 +03008757}
8758
Ville Syrjälä6878da02013-09-13 15:59:11 +03008759int intel_dotclock_calculate(int link_freq,
8760 const struct intel_link_m_n *m_n)
Jesse Barnesf1f644d2013-06-27 00:39:25 +03008761{
Jesse Barnesf1f644d2013-06-27 00:39:25 +03008762 /*
8763 * The calculation for the data clock is:
Ville Syrjälä1041a022013-09-06 23:28:58 +03008764 * pixel_clock = ((m/n)*(link_clock * nr_lanes))/bpp
Jesse Barnesf1f644d2013-06-27 00:39:25 +03008765 * But we want to avoid losing precison if possible, so:
Ville Syrjälä1041a022013-09-06 23:28:58 +03008766 * pixel_clock = ((m * link_clock * nr_lanes)/(n*bpp))
Jesse Barnesf1f644d2013-06-27 00:39:25 +03008767 *
8768 * and the link clock is simpler:
Ville Syrjälä1041a022013-09-06 23:28:58 +03008769 * link_clock = (m * link_clock) / n
Jesse Barnes79e53942008-11-07 14:24:08 -08008770 */
8771
Ville Syrjälä6878da02013-09-13 15:59:11 +03008772 if (!m_n->link_n)
8773 return 0;
8774
8775 return div_u64((u64)m_n->link_m * link_freq, m_n->link_n);
8776}
8777
Ville Syrjälä18442d02013-09-13 16:00:08 +03008778static void ironlake_pch_clock_get(struct intel_crtc *crtc,
8779 struct intel_crtc_config *pipe_config)
Ville Syrjälä6878da02013-09-13 15:59:11 +03008780{
8781 struct drm_device *dev = crtc->base.dev;
Ville Syrjälä18442d02013-09-13 16:00:08 +03008782
8783 /* read out port_clock from the DPLL */
8784 i9xx_crtc_clock_get(crtc, pipe_config);
Ville Syrjälä6878da02013-09-13 15:59:11 +03008785
Jesse Barnesf1f644d2013-06-27 00:39:25 +03008786 /*
Ville Syrjälä18442d02013-09-13 16:00:08 +03008787 * This value does not include pixel_multiplier.
Damien Lespiau241bfc32013-09-25 16:45:37 +01008788 * We will check that port_clock and adjusted_mode.crtc_clock
Ville Syrjälä18442d02013-09-13 16:00:08 +03008789 * agree once we know their relationship in the encoder's
8790 * get_config() function.
Jesse Barnesf1f644d2013-06-27 00:39:25 +03008791 */
Damien Lespiau241bfc32013-09-25 16:45:37 +01008792 pipe_config->adjusted_mode.crtc_clock =
Ville Syrjälä18442d02013-09-13 16:00:08 +03008793 intel_dotclock_calculate(intel_fdi_link_freq(dev) * 10000,
8794 &pipe_config->fdi_m_n);
Jesse Barnes79e53942008-11-07 14:24:08 -08008795}
8796
8797/** Returns the currently programmed mode of the given pipe. */
8798struct drm_display_mode *intel_crtc_mode_get(struct drm_device *dev,
8799 struct drm_crtc *crtc)
8800{
Jesse Barnes548f2452011-02-17 10:40:53 -08008801 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes79e53942008-11-07 14:24:08 -08008802 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetter3b117c82013-04-17 20:15:07 +02008803 enum transcoder cpu_transcoder = intel_crtc->config.cpu_transcoder;
Jesse Barnes79e53942008-11-07 14:24:08 -08008804 struct drm_display_mode *mode;
Jesse Barnesf1f644d2013-06-27 00:39:25 +03008805 struct intel_crtc_config pipe_config;
Paulo Zanonife2b8f92012-10-23 18:30:02 -02008806 int htot = I915_READ(HTOTAL(cpu_transcoder));
8807 int hsync = I915_READ(HSYNC(cpu_transcoder));
8808 int vtot = I915_READ(VTOTAL(cpu_transcoder));
8809 int vsync = I915_READ(VSYNC(cpu_transcoder));
Ville Syrjälä293623f2013-09-13 16:18:46 +03008810 enum pipe pipe = intel_crtc->pipe;
Jesse Barnes79e53942008-11-07 14:24:08 -08008811
8812 mode = kzalloc(sizeof(*mode), GFP_KERNEL);
8813 if (!mode)
8814 return NULL;
8815
Jesse Barnesf1f644d2013-06-27 00:39:25 +03008816 /*
8817 * Construct a pipe_config sufficient for getting the clock info
8818 * back out of crtc_clock_get.
8819 *
8820 * Note, if LVDS ever uses a non-1 pixel multiplier, we'll need
8821 * to use a real value here instead.
8822 */
Ville Syrjälä293623f2013-09-13 16:18:46 +03008823 pipe_config.cpu_transcoder = (enum transcoder) pipe;
Jesse Barnesf1f644d2013-06-27 00:39:25 +03008824 pipe_config.pixel_multiplier = 1;
Ville Syrjälä293623f2013-09-13 16:18:46 +03008825 pipe_config.dpll_hw_state.dpll = I915_READ(DPLL(pipe));
8826 pipe_config.dpll_hw_state.fp0 = I915_READ(FP0(pipe));
8827 pipe_config.dpll_hw_state.fp1 = I915_READ(FP1(pipe));
Jesse Barnesf1f644d2013-06-27 00:39:25 +03008828 i9xx_crtc_clock_get(intel_crtc, &pipe_config);
8829
Ville Syrjälä773ae032013-09-23 17:48:20 +03008830 mode->clock = pipe_config.port_clock / pipe_config.pixel_multiplier;
Jesse Barnes79e53942008-11-07 14:24:08 -08008831 mode->hdisplay = (htot & 0xffff) + 1;
8832 mode->htotal = ((htot & 0xffff0000) >> 16) + 1;
8833 mode->hsync_start = (hsync & 0xffff) + 1;
8834 mode->hsync_end = ((hsync & 0xffff0000) >> 16) + 1;
8835 mode->vdisplay = (vtot & 0xffff) + 1;
8836 mode->vtotal = ((vtot & 0xffff0000) >> 16) + 1;
8837 mode->vsync_start = (vsync & 0xffff) + 1;
8838 mode->vsync_end = ((vsync & 0xffff0000) >> 16) + 1;
8839
8840 drm_mode_set_name(mode);
Jesse Barnes79e53942008-11-07 14:24:08 -08008841
8842 return mode;
8843}
8844
Jesse Barnes652c3932009-08-17 13:31:43 -07008845static void intel_decrease_pllclock(struct drm_crtc *crtc)
8846{
8847 struct drm_device *dev = crtc->dev;
Jani Nikulafbee40d2014-03-31 14:27:18 +03008848 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes652c3932009-08-17 13:31:43 -07008849 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Jesse Barnes652c3932009-08-17 13:31:43 -07008850
Sonika Jindalbaff2962014-07-22 11:16:35 +05308851 if (!HAS_GMCH_DISPLAY(dev))
Jesse Barnes652c3932009-08-17 13:31:43 -07008852 return;
8853
8854 if (!dev_priv->lvds_downclock_avail)
8855 return;
8856
8857 /*
8858 * Since this is called by a timer, we should never get here in
8859 * the manual case.
8860 */
8861 if (!HAS_PIPE_CXSR(dev) && intel_crtc->lowfreq_avail) {
Chris Wilson074b5e12012-05-02 12:07:06 +01008862 int pipe = intel_crtc->pipe;
8863 int dpll_reg = DPLL(pipe);
Daniel Vetterdc257cf2012-05-07 11:30:46 +02008864 int dpll;
Chris Wilson074b5e12012-05-02 12:07:06 +01008865
Zhao Yakui44d98a62009-10-09 11:39:40 +08008866 DRM_DEBUG_DRIVER("downclocking LVDS\n");
Jesse Barnes652c3932009-08-17 13:31:43 -07008867
Sean Paul8ac5a6d2012-02-13 13:14:51 -05008868 assert_panel_unlocked(dev_priv, pipe);
Jesse Barnes652c3932009-08-17 13:31:43 -07008869
Chris Wilson074b5e12012-05-02 12:07:06 +01008870 dpll = I915_READ(dpll_reg);
Jesse Barnes652c3932009-08-17 13:31:43 -07008871 dpll |= DISPLAY_RATE_SELECT_FPA1;
8872 I915_WRITE(dpll_reg, dpll);
Jesse Barnes9d0498a2010-08-18 13:20:54 -07008873 intel_wait_for_vblank(dev, pipe);
Jesse Barnes652c3932009-08-17 13:31:43 -07008874 dpll = I915_READ(dpll_reg);
8875 if (!(dpll & DISPLAY_RATE_SELECT_FPA1))
Zhao Yakui44d98a62009-10-09 11:39:40 +08008876 DRM_DEBUG_DRIVER("failed to downclock LVDS!\n");
Jesse Barnes652c3932009-08-17 13:31:43 -07008877 }
8878
8879}
8880
Chris Wilsonf047e392012-07-21 12:31:41 +01008881void intel_mark_busy(struct drm_device *dev)
Jesse Barnes652c3932009-08-17 13:31:43 -07008882{
Paulo Zanonic67a4702013-08-19 13:18:09 -03008883 struct drm_i915_private *dev_priv = dev->dev_private;
8884
Chris Wilsonf62a0072014-02-21 17:55:39 +00008885 if (dev_priv->mm.busy)
8886 return;
8887
Paulo Zanoni43694d62014-03-07 20:08:08 -03008888 intel_runtime_pm_get(dev_priv);
Paulo Zanonic67a4702013-08-19 13:18:09 -03008889 i915_update_gfx_val(dev_priv);
Chris Wilsonf62a0072014-02-21 17:55:39 +00008890 dev_priv->mm.busy = true;
Chris Wilsonf047e392012-07-21 12:31:41 +01008891}
8892
8893void intel_mark_idle(struct drm_device *dev)
8894{
Paulo Zanonic67a4702013-08-19 13:18:09 -03008895 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson725a5b52013-01-08 11:02:57 +00008896 struct drm_crtc *crtc;
8897
Chris Wilsonf62a0072014-02-21 17:55:39 +00008898 if (!dev_priv->mm.busy)
8899 return;
8900
8901 dev_priv->mm.busy = false;
8902
Jani Nikulad330a952014-01-21 11:24:25 +02008903 if (!i915.powersave)
Paulo Zanonibb4cdd52014-02-21 13:52:19 -03008904 goto out;
Chris Wilson725a5b52013-01-08 11:02:57 +00008905
Damien Lespiau70e1e0e2014-05-13 23:32:24 +01008906 for_each_crtc(dev, crtc) {
Matt Roperf4510a22014-04-01 15:22:40 -07008907 if (!crtc->primary->fb)
Chris Wilson725a5b52013-01-08 11:02:57 +00008908 continue;
8909
8910 intel_decrease_pllclock(crtc);
8911 }
Chris Wilsonb29c19b2013-09-25 17:34:56 +01008912
Damien Lespiau3d13ef22014-02-07 19:12:47 +00008913 if (INTEL_INFO(dev)->gen >= 6)
Chris Wilsonb29c19b2013-09-25 17:34:56 +01008914 gen6_rps_idle(dev->dev_private);
Paulo Zanonibb4cdd52014-02-21 13:52:19 -03008915
8916out:
Paulo Zanoni43694d62014-03-07 20:08:08 -03008917 intel_runtime_pm_put(dev_priv);
Chris Wilsonf047e392012-07-21 12:31:41 +01008918}
8919
Jesse Barnes79e53942008-11-07 14:24:08 -08008920static void intel_crtc_destroy(struct drm_crtc *crtc)
8921{
8922 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetter67e77c52010-08-20 22:26:30 +02008923 struct drm_device *dev = crtc->dev;
8924 struct intel_unpin_work *work;
Daniel Vetter67e77c52010-08-20 22:26:30 +02008925
Daniel Vetter5e2d7af2014-09-15 14:55:22 +02008926 spin_lock_irq(&dev->event_lock);
Daniel Vetter67e77c52010-08-20 22:26:30 +02008927 work = intel_crtc->unpin_work;
8928 intel_crtc->unpin_work = NULL;
Daniel Vetter5e2d7af2014-09-15 14:55:22 +02008929 spin_unlock_irq(&dev->event_lock);
Daniel Vetter67e77c52010-08-20 22:26:30 +02008930
8931 if (work) {
8932 cancel_work_sync(&work->work);
8933 kfree(work);
8934 }
Jesse Barnes79e53942008-11-07 14:24:08 -08008935
8936 drm_crtc_cleanup(crtc);
Daniel Vetter67e77c52010-08-20 22:26:30 +02008937
Jesse Barnes79e53942008-11-07 14:24:08 -08008938 kfree(intel_crtc);
8939}
8940
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05008941static void intel_unpin_work_fn(struct work_struct *__work)
8942{
8943 struct intel_unpin_work *work =
8944 container_of(__work, struct intel_unpin_work, work);
Chris Wilsonb4a98e52012-11-01 09:26:26 +00008945 struct drm_device *dev = work->crtc->dev;
Daniel Vetterf99d7062014-06-19 16:01:59 +02008946 enum pipe pipe = to_intel_crtc(work->crtc)->pipe;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05008947
Chris Wilsonb4a98e52012-11-01 09:26:26 +00008948 mutex_lock(&dev->struct_mutex);
Chris Wilson1690e1e2011-12-14 13:57:08 +01008949 intel_unpin_fb_obj(work->old_fb_obj);
Chris Wilson05394f32010-11-08 19:18:58 +00008950 drm_gem_object_unreference(&work->pending_flip_obj->base);
8951 drm_gem_object_unreference(&work->old_fb_obj->base);
Chris Wilsond9e86c02010-11-10 16:40:20 +00008952
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -02008953 intel_fbc_update(dev);
John Harrisonf06cc1b2014-11-24 18:49:37 +00008954
8955 if (work->flip_queued_req)
John Harrison146d84f2014-12-05 13:49:33 +00008956 i915_gem_request_assign(&work->flip_queued_req, NULL);
Chris Wilsonb4a98e52012-11-01 09:26:26 +00008957 mutex_unlock(&dev->struct_mutex);
8958
Daniel Vetterf99d7062014-06-19 16:01:59 +02008959 intel_frontbuffer_flip_complete(dev, INTEL_FRONTBUFFER_PRIMARY(pipe));
8960
Chris Wilsonb4a98e52012-11-01 09:26:26 +00008961 BUG_ON(atomic_read(&to_intel_crtc(work->crtc)->unpin_work_count) == 0);
8962 atomic_dec(&to_intel_crtc(work->crtc)->unpin_work_count);
8963
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05008964 kfree(work);
8965}
8966
Jesse Barnes1afe3e92010-03-26 10:35:20 -07008967static void do_intel_finish_page_flip(struct drm_device *dev,
Mario Kleiner49b14a52010-12-09 07:00:07 +01008968 struct drm_crtc *crtc)
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05008969{
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05008970 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
8971 struct intel_unpin_work *work;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05008972 unsigned long flags;
8973
8974 /* Ignore early vblank irqs */
8975 if (intel_crtc == NULL)
8976 return;
8977
Daniel Vetterf3260382014-09-15 14:55:23 +02008978 /*
8979 * This is called both by irq handlers and the reset code (to complete
8980 * lost pageflips) so needs the full irqsave spinlocks.
8981 */
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05008982 spin_lock_irqsave(&dev->event_lock, flags);
8983 work = intel_crtc->unpin_work;
Chris Wilsone7d841c2012-12-03 11:36:30 +00008984
8985 /* Ensure we don't miss a work->pending update ... */
8986 smp_rmb();
8987
8988 if (work == NULL || atomic_read(&work->pending) < INTEL_FLIP_COMPLETE) {
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05008989 spin_unlock_irqrestore(&dev->event_lock, flags);
8990 return;
8991 }
8992
Chris Wilsond6bbafa2014-09-05 07:13:24 +01008993 page_flip_completed(intel_crtc);
Mario Kleiner0af7e4d2010-12-08 04:07:19 +01008994
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05008995 spin_unlock_irqrestore(&dev->event_lock, flags);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05008996}
8997
Jesse Barnes1afe3e92010-03-26 10:35:20 -07008998void intel_finish_page_flip(struct drm_device *dev, int pipe)
8999{
Jani Nikulafbee40d2014-03-31 14:27:18 +03009000 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes1afe3e92010-03-26 10:35:20 -07009001 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
9002
Mario Kleiner49b14a52010-12-09 07:00:07 +01009003 do_intel_finish_page_flip(dev, crtc);
Jesse Barnes1afe3e92010-03-26 10:35:20 -07009004}
9005
9006void intel_finish_page_flip_plane(struct drm_device *dev, int plane)
9007{
Jani Nikulafbee40d2014-03-31 14:27:18 +03009008 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes1afe3e92010-03-26 10:35:20 -07009009 struct drm_crtc *crtc = dev_priv->plane_to_crtc_mapping[plane];
9010
Mario Kleiner49b14a52010-12-09 07:00:07 +01009011 do_intel_finish_page_flip(dev, crtc);
Jesse Barnes1afe3e92010-03-26 10:35:20 -07009012}
9013
Ville Syrjälä75f7f3e2014-04-15 21:41:34 +03009014/* Is 'a' after or equal to 'b'? */
9015static bool g4x_flip_count_after_eq(u32 a, u32 b)
9016{
9017 return !((a - b) & 0x80000000);
9018}
9019
9020static bool page_flip_finished(struct intel_crtc *crtc)
9021{
9022 struct drm_device *dev = crtc->base.dev;
9023 struct drm_i915_private *dev_priv = dev->dev_private;
9024
Ville Syrjäläbdfa7542014-05-27 21:33:09 +03009025 if (i915_reset_in_progress(&dev_priv->gpu_error) ||
9026 crtc->reset_counter != atomic_read(&dev_priv->gpu_error.reset_counter))
9027 return true;
9028
Ville Syrjälä75f7f3e2014-04-15 21:41:34 +03009029 /*
9030 * The relevant registers doen't exist on pre-ctg.
9031 * As the flip done interrupt doesn't trigger for mmio
9032 * flips on gmch platforms, a flip count check isn't
9033 * really needed there. But since ctg has the registers,
9034 * include it in the check anyway.
9035 */
9036 if (INTEL_INFO(dev)->gen < 5 && !IS_G4X(dev))
9037 return true;
9038
9039 /*
9040 * A DSPSURFLIVE check isn't enough in case the mmio and CS flips
9041 * used the same base address. In that case the mmio flip might
9042 * have completed, but the CS hasn't even executed the flip yet.
9043 *
9044 * A flip count check isn't enough as the CS might have updated
9045 * the base address just after start of vblank, but before we
9046 * managed to process the interrupt. This means we'd complete the
9047 * CS flip too soon.
9048 *
9049 * Combining both checks should get us a good enough result. It may
9050 * still happen that the CS flip has been executed, but has not
9051 * yet actually completed. But in case the base address is the same
9052 * anyway, we don't really care.
9053 */
9054 return (I915_READ(DSPSURFLIVE(crtc->plane)) & ~0xfff) ==
9055 crtc->unpin_work->gtt_offset &&
9056 g4x_flip_count_after_eq(I915_READ(PIPE_FLIPCOUNT_GM45(crtc->pipe)),
9057 crtc->unpin_work->flip_count);
9058}
9059
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009060void intel_prepare_page_flip(struct drm_device *dev, int plane)
9061{
Jani Nikulafbee40d2014-03-31 14:27:18 +03009062 struct drm_i915_private *dev_priv = dev->dev_private;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009063 struct intel_crtc *intel_crtc =
9064 to_intel_crtc(dev_priv->plane_to_crtc_mapping[plane]);
9065 unsigned long flags;
9066
Daniel Vetterf3260382014-09-15 14:55:23 +02009067
9068 /*
9069 * This is called both by irq handlers and the reset code (to complete
9070 * lost pageflips) so needs the full irqsave spinlocks.
9071 *
9072 * NB: An MMIO update of the plane base pointer will also
Chris Wilsone7d841c2012-12-03 11:36:30 +00009073 * generate a page-flip completion irq, i.e. every modeset
9074 * is also accompanied by a spurious intel_prepare_page_flip().
9075 */
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009076 spin_lock_irqsave(&dev->event_lock, flags);
Ville Syrjälä75f7f3e2014-04-15 21:41:34 +03009077 if (intel_crtc->unpin_work && page_flip_finished(intel_crtc))
Chris Wilsone7d841c2012-12-03 11:36:30 +00009078 atomic_inc_not_zero(&intel_crtc->unpin_work->pending);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009079 spin_unlock_irqrestore(&dev->event_lock, flags);
9080}
9081
Robin Schroereba905b2014-05-18 02:24:50 +02009082static inline void intel_mark_page_flip_active(struct intel_crtc *intel_crtc)
Chris Wilsone7d841c2012-12-03 11:36:30 +00009083{
9084 /* Ensure that the work item is consistent when activating it ... */
9085 smp_wmb();
9086 atomic_set(&intel_crtc->unpin_work->pending, INTEL_FLIP_PENDING);
9087 /* and that it is marked active as soon as the irq could fire. */
9088 smp_wmb();
9089}
9090
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009091static int intel_gen2_queue_flip(struct drm_device *dev,
9092 struct drm_crtc *crtc,
9093 struct drm_framebuffer *fb,
Keith Packarded8d1972013-07-22 18:49:58 -07009094 struct drm_i915_gem_object *obj,
Oscar Mateoa4872ba2014-05-22 14:13:33 +01009095 struct intel_engine_cs *ring,
Keith Packarded8d1972013-07-22 18:49:58 -07009096 uint32_t flags)
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009097{
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009098 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009099 u32 flip_mask;
9100 int ret;
9101
Daniel Vetter6d90c952012-04-26 23:28:05 +02009102 ret = intel_ring_begin(ring, 6);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009103 if (ret)
Ville Syrjälä4fa62c82014-04-15 21:41:38 +03009104 return ret;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009105
9106 /* Can't queue multiple flips, so wait for the previous
9107 * one to finish before executing the next.
9108 */
9109 if (intel_crtc->plane)
9110 flip_mask = MI_WAIT_FOR_PLANE_B_FLIP;
9111 else
9112 flip_mask = MI_WAIT_FOR_PLANE_A_FLIP;
Daniel Vetter6d90c952012-04-26 23:28:05 +02009113 intel_ring_emit(ring, MI_WAIT_FOR_EVENT | flip_mask);
9114 intel_ring_emit(ring, MI_NOOP);
9115 intel_ring_emit(ring, MI_DISPLAY_FLIP |
9116 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
9117 intel_ring_emit(ring, fb->pitches[0]);
Ville Syrjälä75f7f3e2014-04-15 21:41:34 +03009118 intel_ring_emit(ring, intel_crtc->unpin_work->gtt_offset);
Daniel Vetter6d90c952012-04-26 23:28:05 +02009119 intel_ring_emit(ring, 0); /* aux display base address, unused */
Chris Wilsone7d841c2012-12-03 11:36:30 +00009120
9121 intel_mark_page_flip_active(intel_crtc);
Chris Wilson09246732013-08-10 22:16:32 +01009122 __intel_ring_advance(ring);
Chris Wilson83d40922012-04-17 19:35:53 +01009123 return 0;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009124}
9125
9126static int intel_gen3_queue_flip(struct drm_device *dev,
9127 struct drm_crtc *crtc,
9128 struct drm_framebuffer *fb,
Keith Packarded8d1972013-07-22 18:49:58 -07009129 struct drm_i915_gem_object *obj,
Oscar Mateoa4872ba2014-05-22 14:13:33 +01009130 struct intel_engine_cs *ring,
Keith Packarded8d1972013-07-22 18:49:58 -07009131 uint32_t flags)
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009132{
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009133 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009134 u32 flip_mask;
9135 int ret;
9136
Daniel Vetter6d90c952012-04-26 23:28:05 +02009137 ret = intel_ring_begin(ring, 6);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009138 if (ret)
Ville Syrjälä4fa62c82014-04-15 21:41:38 +03009139 return ret;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009140
9141 if (intel_crtc->plane)
9142 flip_mask = MI_WAIT_FOR_PLANE_B_FLIP;
9143 else
9144 flip_mask = MI_WAIT_FOR_PLANE_A_FLIP;
Daniel Vetter6d90c952012-04-26 23:28:05 +02009145 intel_ring_emit(ring, MI_WAIT_FOR_EVENT | flip_mask);
9146 intel_ring_emit(ring, MI_NOOP);
9147 intel_ring_emit(ring, MI_DISPLAY_FLIP_I915 |
9148 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
9149 intel_ring_emit(ring, fb->pitches[0]);
Ville Syrjälä75f7f3e2014-04-15 21:41:34 +03009150 intel_ring_emit(ring, intel_crtc->unpin_work->gtt_offset);
Daniel Vetter6d90c952012-04-26 23:28:05 +02009151 intel_ring_emit(ring, MI_NOOP);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009152
Chris Wilsone7d841c2012-12-03 11:36:30 +00009153 intel_mark_page_flip_active(intel_crtc);
Chris Wilson09246732013-08-10 22:16:32 +01009154 __intel_ring_advance(ring);
Chris Wilson83d40922012-04-17 19:35:53 +01009155 return 0;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009156}
9157
9158static int intel_gen4_queue_flip(struct drm_device *dev,
9159 struct drm_crtc *crtc,
9160 struct drm_framebuffer *fb,
Keith Packarded8d1972013-07-22 18:49:58 -07009161 struct drm_i915_gem_object *obj,
Oscar Mateoa4872ba2014-05-22 14:13:33 +01009162 struct intel_engine_cs *ring,
Keith Packarded8d1972013-07-22 18:49:58 -07009163 uint32_t flags)
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009164{
9165 struct drm_i915_private *dev_priv = dev->dev_private;
9166 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
9167 uint32_t pf, pipesrc;
9168 int ret;
9169
Daniel Vetter6d90c952012-04-26 23:28:05 +02009170 ret = intel_ring_begin(ring, 4);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009171 if (ret)
Ville Syrjälä4fa62c82014-04-15 21:41:38 +03009172 return ret;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009173
9174 /* i965+ uses the linear or tiled offsets from the
9175 * Display Registers (which do not change across a page-flip)
9176 * so we need only reprogram the base address.
9177 */
Daniel Vetter6d90c952012-04-26 23:28:05 +02009178 intel_ring_emit(ring, MI_DISPLAY_FLIP |
9179 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
9180 intel_ring_emit(ring, fb->pitches[0]);
Ville Syrjälä75f7f3e2014-04-15 21:41:34 +03009181 intel_ring_emit(ring, intel_crtc->unpin_work->gtt_offset |
Daniel Vetterc2c75132012-07-05 12:17:30 +02009182 obj->tiling_mode);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009183
9184 /* XXX Enabling the panel-fitter across page-flip is so far
9185 * untested on non-native modes, so ignore it for now.
9186 * pf = I915_READ(pipe == 0 ? PFA_CTL_1 : PFB_CTL_1) & PF_ENABLE;
9187 */
9188 pf = 0;
9189 pipesrc = I915_READ(PIPESRC(intel_crtc->pipe)) & 0x0fff0fff;
Daniel Vetter6d90c952012-04-26 23:28:05 +02009190 intel_ring_emit(ring, pf | pipesrc);
Chris Wilsone7d841c2012-12-03 11:36:30 +00009191
9192 intel_mark_page_flip_active(intel_crtc);
Chris Wilson09246732013-08-10 22:16:32 +01009193 __intel_ring_advance(ring);
Chris Wilson83d40922012-04-17 19:35:53 +01009194 return 0;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009195}
9196
9197static int intel_gen6_queue_flip(struct drm_device *dev,
9198 struct drm_crtc *crtc,
9199 struct drm_framebuffer *fb,
Keith Packarded8d1972013-07-22 18:49:58 -07009200 struct drm_i915_gem_object *obj,
Oscar Mateoa4872ba2014-05-22 14:13:33 +01009201 struct intel_engine_cs *ring,
Keith Packarded8d1972013-07-22 18:49:58 -07009202 uint32_t flags)
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009203{
9204 struct drm_i915_private *dev_priv = dev->dev_private;
9205 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
9206 uint32_t pf, pipesrc;
9207 int ret;
9208
Daniel Vetter6d90c952012-04-26 23:28:05 +02009209 ret = intel_ring_begin(ring, 4);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009210 if (ret)
Ville Syrjälä4fa62c82014-04-15 21:41:38 +03009211 return ret;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009212
Daniel Vetter6d90c952012-04-26 23:28:05 +02009213 intel_ring_emit(ring, MI_DISPLAY_FLIP |
9214 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
9215 intel_ring_emit(ring, fb->pitches[0] | obj->tiling_mode);
Ville Syrjälä75f7f3e2014-04-15 21:41:34 +03009216 intel_ring_emit(ring, intel_crtc->unpin_work->gtt_offset);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009217
Chris Wilson99d9acd2012-04-17 20:37:00 +01009218 /* Contrary to the suggestions in the documentation,
9219 * "Enable Panel Fitter" does not seem to be required when page
9220 * flipping with a non-native mode, and worse causes a normal
9221 * modeset to fail.
9222 * pf = I915_READ(PF_CTL(intel_crtc->pipe)) & PF_ENABLE;
9223 */
9224 pf = 0;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009225 pipesrc = I915_READ(PIPESRC(intel_crtc->pipe)) & 0x0fff0fff;
Daniel Vetter6d90c952012-04-26 23:28:05 +02009226 intel_ring_emit(ring, pf | pipesrc);
Chris Wilsone7d841c2012-12-03 11:36:30 +00009227
9228 intel_mark_page_flip_active(intel_crtc);
Chris Wilson09246732013-08-10 22:16:32 +01009229 __intel_ring_advance(ring);
Chris Wilson83d40922012-04-17 19:35:53 +01009230 return 0;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009231}
9232
Jesse Barnes7c9017e2011-06-16 12:18:54 -07009233static int intel_gen7_queue_flip(struct drm_device *dev,
9234 struct drm_crtc *crtc,
9235 struct drm_framebuffer *fb,
Keith Packarded8d1972013-07-22 18:49:58 -07009236 struct drm_i915_gem_object *obj,
Oscar Mateoa4872ba2014-05-22 14:13:33 +01009237 struct intel_engine_cs *ring,
Keith Packarded8d1972013-07-22 18:49:58 -07009238 uint32_t flags)
Jesse Barnes7c9017e2011-06-16 12:18:54 -07009239{
Jesse Barnes7c9017e2011-06-16 12:18:54 -07009240 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vettercb05d8d2012-05-23 14:02:00 +02009241 uint32_t plane_bit = 0;
Chris Wilsonffe74d72013-08-26 20:58:12 +01009242 int len, ret;
9243
Robin Schroereba905b2014-05-18 02:24:50 +02009244 switch (intel_crtc->plane) {
Daniel Vettercb05d8d2012-05-23 14:02:00 +02009245 case PLANE_A:
9246 plane_bit = MI_DISPLAY_FLIP_IVB_PLANE_A;
9247 break;
9248 case PLANE_B:
9249 plane_bit = MI_DISPLAY_FLIP_IVB_PLANE_B;
9250 break;
9251 case PLANE_C:
9252 plane_bit = MI_DISPLAY_FLIP_IVB_PLANE_C;
9253 break;
9254 default:
9255 WARN_ONCE(1, "unknown plane in flip command\n");
Ville Syrjälä4fa62c82014-04-15 21:41:38 +03009256 return -ENODEV;
Daniel Vettercb05d8d2012-05-23 14:02:00 +02009257 }
9258
Chris Wilsonffe74d72013-08-26 20:58:12 +01009259 len = 4;
Damien Lespiauf4768282014-04-07 20:24:34 +01009260 if (ring->id == RCS) {
Chris Wilsonffe74d72013-08-26 20:58:12 +01009261 len += 6;
Damien Lespiauf4768282014-04-07 20:24:34 +01009262 /*
9263 * On Gen 8, SRM is now taking an extra dword to accommodate
9264 * 48bits addresses, and we need a NOOP for the batch size to
9265 * stay even.
9266 */
9267 if (IS_GEN8(dev))
9268 len += 2;
9269 }
Chris Wilsonffe74d72013-08-26 20:58:12 +01009270
Ville Syrjäläf66fab82014-02-11 19:52:06 +02009271 /*
9272 * BSpec MI_DISPLAY_FLIP for IVB:
9273 * "The full packet must be contained within the same cache line."
9274 *
9275 * Currently the LRI+SRM+MI_DISPLAY_FLIP all fit within the same
9276 * cacheline, if we ever start emitting more commands before
9277 * the MI_DISPLAY_FLIP we may need to first emit everything else,
9278 * then do the cacheline alignment, and finally emit the
9279 * MI_DISPLAY_FLIP.
9280 */
9281 ret = intel_ring_cacheline_align(ring);
9282 if (ret)
Ville Syrjälä4fa62c82014-04-15 21:41:38 +03009283 return ret;
Ville Syrjäläf66fab82014-02-11 19:52:06 +02009284
Chris Wilsonffe74d72013-08-26 20:58:12 +01009285 ret = intel_ring_begin(ring, len);
Jesse Barnes7c9017e2011-06-16 12:18:54 -07009286 if (ret)
Ville Syrjälä4fa62c82014-04-15 21:41:38 +03009287 return ret;
Jesse Barnes7c9017e2011-06-16 12:18:54 -07009288
Chris Wilsonffe74d72013-08-26 20:58:12 +01009289 /* Unmask the flip-done completion message. Note that the bspec says that
9290 * we should do this for both the BCS and RCS, and that we must not unmask
9291 * more than one flip event at any time (or ensure that one flip message
9292 * can be sent by waiting for flip-done prior to queueing new flips).
9293 * Experimentation says that BCS works despite DERRMR masking all
9294 * flip-done completion events and that unmasking all planes at once
9295 * for the RCS also doesn't appear to drop events. Setting the DERRMR
9296 * to zero does lead to lockups within MI_DISPLAY_FLIP.
9297 */
9298 if (ring->id == RCS) {
9299 intel_ring_emit(ring, MI_LOAD_REGISTER_IMM(1));
9300 intel_ring_emit(ring, DERRMR);
9301 intel_ring_emit(ring, ~(DERRMR_PIPEA_PRI_FLIP_DONE |
9302 DERRMR_PIPEB_PRI_FLIP_DONE |
9303 DERRMR_PIPEC_PRI_FLIP_DONE));
Damien Lespiauf4768282014-04-07 20:24:34 +01009304 if (IS_GEN8(dev))
9305 intel_ring_emit(ring, MI_STORE_REGISTER_MEM_GEN8(1) |
9306 MI_SRM_LRM_GLOBAL_GTT);
9307 else
9308 intel_ring_emit(ring, MI_STORE_REGISTER_MEM(1) |
9309 MI_SRM_LRM_GLOBAL_GTT);
Chris Wilsonffe74d72013-08-26 20:58:12 +01009310 intel_ring_emit(ring, DERRMR);
9311 intel_ring_emit(ring, ring->scratch.gtt_offset + 256);
Damien Lespiauf4768282014-04-07 20:24:34 +01009312 if (IS_GEN8(dev)) {
9313 intel_ring_emit(ring, 0);
9314 intel_ring_emit(ring, MI_NOOP);
9315 }
Chris Wilsonffe74d72013-08-26 20:58:12 +01009316 }
9317
Daniel Vettercb05d8d2012-05-23 14:02:00 +02009318 intel_ring_emit(ring, MI_DISPLAY_FLIP_I915 | plane_bit);
Ville Syrjälä01f2c772011-12-20 00:06:49 +02009319 intel_ring_emit(ring, (fb->pitches[0] | obj->tiling_mode));
Ville Syrjälä75f7f3e2014-04-15 21:41:34 +03009320 intel_ring_emit(ring, intel_crtc->unpin_work->gtt_offset);
Jesse Barnes7c9017e2011-06-16 12:18:54 -07009321 intel_ring_emit(ring, (MI_NOOP));
Chris Wilsone7d841c2012-12-03 11:36:30 +00009322
9323 intel_mark_page_flip_active(intel_crtc);
Chris Wilson09246732013-08-10 22:16:32 +01009324 __intel_ring_advance(ring);
Chris Wilson83d40922012-04-17 19:35:53 +01009325 return 0;
Jesse Barnes7c9017e2011-06-16 12:18:54 -07009326}
9327
Sourab Gupta84c33a62014-06-02 16:47:17 +05309328static bool use_mmio_flip(struct intel_engine_cs *ring,
9329 struct drm_i915_gem_object *obj)
9330{
9331 /*
9332 * This is not being used for older platforms, because
9333 * non-availability of flip done interrupt forces us to use
9334 * CS flips. Older platforms derive flip done using some clever
9335 * tricks involving the flip_pending status bits and vblank irqs.
9336 * So using MMIO flips there would disrupt this mechanism.
9337 */
9338
Chris Wilson8e09bf82014-07-08 10:40:30 +01009339 if (ring == NULL)
9340 return true;
9341
Sourab Gupta84c33a62014-06-02 16:47:17 +05309342 if (INTEL_INFO(ring->dev)->gen < 5)
9343 return false;
9344
9345 if (i915.use_mmio_flip < 0)
9346 return false;
9347 else if (i915.use_mmio_flip > 0)
9348 return true;
Oscar Mateo14bf9932014-07-24 17:04:34 +01009349 else if (i915.enable_execlists)
9350 return true;
Sourab Gupta84c33a62014-06-02 16:47:17 +05309351 else
John Harrison41c52412014-11-24 18:49:43 +00009352 return ring != i915_gem_request_get_ring(obj->last_read_req);
Sourab Gupta84c33a62014-06-02 16:47:17 +05309353}
9354
Damien Lespiauff944562014-11-20 14:58:16 +00009355static void skl_do_mmio_flip(struct intel_crtc *intel_crtc)
9356{
9357 struct drm_device *dev = intel_crtc->base.dev;
9358 struct drm_i915_private *dev_priv = dev->dev_private;
9359 struct drm_framebuffer *fb = intel_crtc->base.primary->fb;
9360 struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
9361 struct drm_i915_gem_object *obj = intel_fb->obj;
9362 const enum pipe pipe = intel_crtc->pipe;
9363 u32 ctl, stride;
9364
9365 ctl = I915_READ(PLANE_CTL(pipe, 0));
9366 ctl &= ~PLANE_CTL_TILED_MASK;
9367 if (obj->tiling_mode == I915_TILING_X)
9368 ctl |= PLANE_CTL_TILED_X;
9369
9370 /*
9371 * The stride is either expressed as a multiple of 64 bytes chunks for
9372 * linear buffers or in number of tiles for tiled buffers.
9373 */
9374 stride = fb->pitches[0] >> 6;
9375 if (obj->tiling_mode == I915_TILING_X)
9376 stride = fb->pitches[0] >> 9; /* X tiles are 512 bytes wide */
9377
9378 /*
9379 * Both PLANE_CTL and PLANE_STRIDE are not updated on vblank but on
9380 * PLANE_SURF updates, the update is then guaranteed to be atomic.
9381 */
9382 I915_WRITE(PLANE_CTL(pipe, 0), ctl);
9383 I915_WRITE(PLANE_STRIDE(pipe, 0), stride);
9384
9385 I915_WRITE(PLANE_SURF(pipe, 0), intel_crtc->unpin_work->gtt_offset);
9386 POSTING_READ(PLANE_SURF(pipe, 0));
9387}
9388
9389static void ilk_do_mmio_flip(struct intel_crtc *intel_crtc)
Sourab Gupta84c33a62014-06-02 16:47:17 +05309390{
9391 struct drm_device *dev = intel_crtc->base.dev;
9392 struct drm_i915_private *dev_priv = dev->dev_private;
9393 struct intel_framebuffer *intel_fb =
9394 to_intel_framebuffer(intel_crtc->base.primary->fb);
9395 struct drm_i915_gem_object *obj = intel_fb->obj;
9396 u32 dspcntr;
9397 u32 reg;
9398
Sourab Gupta84c33a62014-06-02 16:47:17 +05309399 reg = DSPCNTR(intel_crtc->plane);
9400 dspcntr = I915_READ(reg);
9401
Damien Lespiauc5d97472014-10-25 00:11:11 +01009402 if (obj->tiling_mode != I915_TILING_NONE)
9403 dspcntr |= DISPPLANE_TILED;
9404 else
9405 dspcntr &= ~DISPPLANE_TILED;
9406
Sourab Gupta84c33a62014-06-02 16:47:17 +05309407 I915_WRITE(reg, dspcntr);
9408
9409 I915_WRITE(DSPSURF(intel_crtc->plane),
9410 intel_crtc->unpin_work->gtt_offset);
9411 POSTING_READ(DSPSURF(intel_crtc->plane));
Ander Conselvan de Oliveira9362c7c2014-10-28 15:10:14 +02009412
Damien Lespiauff944562014-11-20 14:58:16 +00009413}
9414
9415/*
9416 * XXX: This is the temporary way to update the plane registers until we get
9417 * around to using the usual plane update functions for MMIO flips
9418 */
9419static void intel_do_mmio_flip(struct intel_crtc *intel_crtc)
9420{
9421 struct drm_device *dev = intel_crtc->base.dev;
9422 bool atomic_update;
9423 u32 start_vbl_count;
9424
9425 intel_mark_page_flip_active(intel_crtc);
9426
9427 atomic_update = intel_pipe_update_start(intel_crtc, &start_vbl_count);
9428
9429 if (INTEL_INFO(dev)->gen >= 9)
9430 skl_do_mmio_flip(intel_crtc);
9431 else
9432 /* use_mmio_flip() retricts MMIO flips to ilk+ */
9433 ilk_do_mmio_flip(intel_crtc);
9434
Ander Conselvan de Oliveira9362c7c2014-10-28 15:10:14 +02009435 if (atomic_update)
9436 intel_pipe_update_end(intel_crtc, start_vbl_count);
Sourab Gupta84c33a62014-06-02 16:47:17 +05309437}
9438
Ander Conselvan de Oliveira9362c7c2014-10-28 15:10:14 +02009439static void intel_mmio_flip_work_func(struct work_struct *work)
Sourab Gupta84c33a62014-06-02 16:47:17 +05309440{
John Harrisoncc8c4cc2014-11-24 18:49:34 +00009441 struct intel_crtc *crtc =
Ander Conselvan de Oliveira9362c7c2014-10-28 15:10:14 +02009442 container_of(work, struct intel_crtc, mmio_flip.work);
John Harrisoncc8c4cc2014-11-24 18:49:34 +00009443 struct intel_mmio_flip *mmio_flip;
Sourab Gupta84c33a62014-06-02 16:47:17 +05309444
John Harrisoncc8c4cc2014-11-24 18:49:34 +00009445 mmio_flip = &crtc->mmio_flip;
9446 if (mmio_flip->req)
John Harrison9c654812014-11-24 18:49:35 +00009447 WARN_ON(__i915_wait_request(mmio_flip->req,
9448 crtc->reset_counter,
9449 false, NULL, NULL) != 0);
Sourab Gupta84c33a62014-06-02 16:47:17 +05309450
John Harrisoncc8c4cc2014-11-24 18:49:34 +00009451 intel_do_mmio_flip(crtc);
9452 if (mmio_flip->req) {
9453 mutex_lock(&crtc->base.dev->struct_mutex);
John Harrison146d84f2014-12-05 13:49:33 +00009454 i915_gem_request_assign(&mmio_flip->req, NULL);
John Harrisoncc8c4cc2014-11-24 18:49:34 +00009455 mutex_unlock(&crtc->base.dev->struct_mutex);
9456 }
Sourab Gupta84c33a62014-06-02 16:47:17 +05309457}
9458
9459static int intel_queue_mmio_flip(struct drm_device *dev,
9460 struct drm_crtc *crtc,
9461 struct drm_framebuffer *fb,
9462 struct drm_i915_gem_object *obj,
9463 struct intel_engine_cs *ring,
9464 uint32_t flags)
9465{
Sourab Gupta84c33a62014-06-02 16:47:17 +05309466 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Sourab Gupta84c33a62014-06-02 16:47:17 +05309467
John Harrisoncc8c4cc2014-11-24 18:49:34 +00009468 i915_gem_request_assign(&intel_crtc->mmio_flip.req,
9469 obj->last_write_req);
Sourab Gupta84c33a62014-06-02 16:47:17 +05309470
Ander Conselvan de Oliveira536f5b52014-11-06 11:03:40 +02009471 schedule_work(&intel_crtc->mmio_flip.work);
9472
Sourab Gupta84c33a62014-06-02 16:47:17 +05309473 return 0;
9474}
9475
Damien Lespiau830c81d2014-11-13 17:51:46 +00009476static int intel_gen9_queue_flip(struct drm_device *dev,
9477 struct drm_crtc *crtc,
9478 struct drm_framebuffer *fb,
9479 struct drm_i915_gem_object *obj,
9480 struct intel_engine_cs *ring,
9481 uint32_t flags)
9482{
9483 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
9484 uint32_t plane = 0, stride;
9485 int ret;
9486
9487 switch(intel_crtc->pipe) {
9488 case PIPE_A:
9489 plane = MI_DISPLAY_FLIP_SKL_PLANE_1_A;
9490 break;
9491 case PIPE_B:
9492 plane = MI_DISPLAY_FLIP_SKL_PLANE_1_B;
9493 break;
9494 case PIPE_C:
9495 plane = MI_DISPLAY_FLIP_SKL_PLANE_1_C;
9496 break;
9497 default:
9498 WARN_ONCE(1, "unknown plane in flip command\n");
9499 return -ENODEV;
9500 }
9501
9502 switch (obj->tiling_mode) {
9503 case I915_TILING_NONE:
9504 stride = fb->pitches[0] >> 6;
9505 break;
9506 case I915_TILING_X:
9507 stride = fb->pitches[0] >> 9;
9508 break;
9509 default:
9510 WARN_ONCE(1, "unknown tiling in flip command\n");
9511 return -ENODEV;
9512 }
9513
9514 ret = intel_ring_begin(ring, 10);
9515 if (ret)
9516 return ret;
9517
9518 intel_ring_emit(ring, MI_LOAD_REGISTER_IMM(1));
9519 intel_ring_emit(ring, DERRMR);
9520 intel_ring_emit(ring, ~(DERRMR_PIPEA_PRI_FLIP_DONE |
9521 DERRMR_PIPEB_PRI_FLIP_DONE |
9522 DERRMR_PIPEC_PRI_FLIP_DONE));
9523 intel_ring_emit(ring, MI_STORE_REGISTER_MEM_GEN8(1) |
9524 MI_SRM_LRM_GLOBAL_GTT);
9525 intel_ring_emit(ring, DERRMR);
9526 intel_ring_emit(ring, ring->scratch.gtt_offset + 256);
9527 intel_ring_emit(ring, 0);
9528
9529 intel_ring_emit(ring, MI_DISPLAY_FLIP_I915 | plane);
9530 intel_ring_emit(ring, stride << 6 | obj->tiling_mode);
9531 intel_ring_emit(ring, intel_crtc->unpin_work->gtt_offset);
9532
9533 intel_mark_page_flip_active(intel_crtc);
9534 __intel_ring_advance(ring);
9535
9536 return 0;
9537}
9538
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009539static int intel_default_queue_flip(struct drm_device *dev,
9540 struct drm_crtc *crtc,
9541 struct drm_framebuffer *fb,
Keith Packarded8d1972013-07-22 18:49:58 -07009542 struct drm_i915_gem_object *obj,
Oscar Mateoa4872ba2014-05-22 14:13:33 +01009543 struct intel_engine_cs *ring,
Keith Packarded8d1972013-07-22 18:49:58 -07009544 uint32_t flags)
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009545{
9546 return -ENODEV;
9547}
9548
Chris Wilsond6bbafa2014-09-05 07:13:24 +01009549static bool __intel_pageflip_stall_check(struct drm_device *dev,
9550 struct drm_crtc *crtc)
9551{
9552 struct drm_i915_private *dev_priv = dev->dev_private;
9553 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
9554 struct intel_unpin_work *work = intel_crtc->unpin_work;
9555 u32 addr;
9556
9557 if (atomic_read(&work->pending) >= INTEL_FLIP_COMPLETE)
9558 return true;
9559
9560 if (!work->enable_stall_check)
9561 return false;
9562
9563 if (work->flip_ready_vblank == 0) {
Daniel Vetter3a8a9462014-11-26 14:39:48 +01009564 if (work->flip_queued_req &&
9565 !i915_gem_request_completed(work->flip_queued_req, true))
9566 return false;
Chris Wilsond6bbafa2014-09-05 07:13:24 +01009567
9568 work->flip_ready_vblank = drm_vblank_count(dev, intel_crtc->pipe);
9569 }
9570
9571 if (drm_vblank_count(dev, intel_crtc->pipe) - work->flip_ready_vblank < 3)
9572 return false;
9573
9574 /* Potential stall - if we see that the flip has happened,
9575 * assume a missed interrupt. */
9576 if (INTEL_INFO(dev)->gen >= 4)
9577 addr = I915_HI_DISPBASE(I915_READ(DSPSURF(intel_crtc->plane)));
9578 else
9579 addr = I915_READ(DSPADDR(intel_crtc->plane));
9580
9581 /* There is a potential issue here with a false positive after a flip
9582 * to the same address. We could address this by checking for a
9583 * non-incrementing frame counter.
9584 */
9585 return addr == work->gtt_offset;
9586}
9587
9588void intel_check_page_flip(struct drm_device *dev, int pipe)
9589{
9590 struct drm_i915_private *dev_priv = dev->dev_private;
9591 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
9592 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetterf3260382014-09-15 14:55:23 +02009593
9594 WARN_ON(!in_irq());
Chris Wilsond6bbafa2014-09-05 07:13:24 +01009595
9596 if (crtc == NULL)
9597 return;
9598
Daniel Vetterf3260382014-09-15 14:55:23 +02009599 spin_lock(&dev->event_lock);
Chris Wilsond6bbafa2014-09-05 07:13:24 +01009600 if (intel_crtc->unpin_work && __intel_pageflip_stall_check(dev, crtc)) {
9601 WARN_ONCE(1, "Kicking stuck page flip: queued at %d, now %d\n",
9602 intel_crtc->unpin_work->flip_queued_vblank, drm_vblank_count(dev, pipe));
9603 page_flip_completed(intel_crtc);
9604 }
Daniel Vetterf3260382014-09-15 14:55:23 +02009605 spin_unlock(&dev->event_lock);
Chris Wilsond6bbafa2014-09-05 07:13:24 +01009606}
9607
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009608static int intel_crtc_page_flip(struct drm_crtc *crtc,
9609 struct drm_framebuffer *fb,
Keith Packarded8d1972013-07-22 18:49:58 -07009610 struct drm_pending_vblank_event *event,
9611 uint32_t page_flip_flags)
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009612{
9613 struct drm_device *dev = crtc->dev;
9614 struct drm_i915_private *dev_priv = dev->dev_private;
Matt Roperf4510a22014-04-01 15:22:40 -07009615 struct drm_framebuffer *old_fb = crtc->primary->fb;
Matt Roper2ff8fde2014-07-08 07:50:07 -07009616 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009617 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Gustavo Padovan455a6802014-12-01 15:40:11 -08009618 struct drm_plane *primary = crtc->primary;
9619 struct intel_plane *intel_plane = to_intel_plane(primary);
Daniel Vettera071fa02014-06-18 23:28:09 +02009620 enum pipe pipe = intel_crtc->pipe;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009621 struct intel_unpin_work *work;
Oscar Mateoa4872ba2014-05-22 14:13:33 +01009622 struct intel_engine_cs *ring;
Chris Wilson52e68632010-08-08 10:15:59 +01009623 int ret;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009624
Matt Roper2ff8fde2014-07-08 07:50:07 -07009625 /*
9626 * drm_mode_page_flip_ioctl() should already catch this, but double
9627 * check to be safe. In the future we may enable pageflipping from
9628 * a disabled primary plane.
9629 */
9630 if (WARN_ON(intel_fb_obj(old_fb) == NULL))
9631 return -EBUSY;
9632
Ville Syrjäläe6a595d2012-05-24 21:08:59 +03009633 /* Can't change pixel format via MI display flips. */
Matt Roperf4510a22014-04-01 15:22:40 -07009634 if (fb->pixel_format != crtc->primary->fb->pixel_format)
Ville Syrjäläe6a595d2012-05-24 21:08:59 +03009635 return -EINVAL;
9636
9637 /*
9638 * TILEOFF/LINOFF registers can't be changed via MI display flips.
9639 * Note that pitch changes could also affect these register.
9640 */
9641 if (INTEL_INFO(dev)->gen > 3 &&
Matt Roperf4510a22014-04-01 15:22:40 -07009642 (fb->offsets[0] != crtc->primary->fb->offsets[0] ||
9643 fb->pitches[0] != crtc->primary->fb->pitches[0]))
Ville Syrjäläe6a595d2012-05-24 21:08:59 +03009644 return -EINVAL;
9645
Chris Wilsonf900db42014-02-20 09:26:13 +00009646 if (i915_terminally_wedged(&dev_priv->gpu_error))
9647 goto out_hang;
9648
Daniel Vetterb14c5672013-09-19 12:18:32 +02009649 work = kzalloc(sizeof(*work), GFP_KERNEL);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009650 if (work == NULL)
9651 return -ENOMEM;
9652
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009653 work->event = event;
Chris Wilsonb4a98e52012-11-01 09:26:26 +00009654 work->crtc = crtc;
Matt Roper2ff8fde2014-07-08 07:50:07 -07009655 work->old_fb_obj = intel_fb_obj(old_fb);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009656 INIT_WORK(&work->work, intel_unpin_work_fn);
9657
Daniel Vetter87b6b102014-05-15 15:33:46 +02009658 ret = drm_crtc_vblank_get(crtc);
Jesse Barnes7317c75e62011-08-29 09:45:28 -07009659 if (ret)
9660 goto free_work;
9661
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009662 /* We borrow the event spin lock for protecting unpin_work */
Daniel Vetter5e2d7af2014-09-15 14:55:22 +02009663 spin_lock_irq(&dev->event_lock);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009664 if (intel_crtc->unpin_work) {
Chris Wilsond6bbafa2014-09-05 07:13:24 +01009665 /* Before declaring the flip queue wedged, check if
9666 * the hardware completed the operation behind our backs.
9667 */
9668 if (__intel_pageflip_stall_check(dev, crtc)) {
9669 DRM_DEBUG_DRIVER("flip queue: previous flip completed, continuing\n");
9670 page_flip_completed(intel_crtc);
9671 } else {
9672 DRM_DEBUG_DRIVER("flip queue: crtc already busy\n");
Daniel Vetter5e2d7af2014-09-15 14:55:22 +02009673 spin_unlock_irq(&dev->event_lock);
Chris Wilson468f0b42010-05-27 13:18:13 +01009674
Chris Wilsond6bbafa2014-09-05 07:13:24 +01009675 drm_crtc_vblank_put(crtc);
9676 kfree(work);
9677 return -EBUSY;
9678 }
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009679 }
9680 intel_crtc->unpin_work = work;
Daniel Vetter5e2d7af2014-09-15 14:55:22 +02009681 spin_unlock_irq(&dev->event_lock);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009682
Chris Wilsonb4a98e52012-11-01 09:26:26 +00009683 if (atomic_read(&intel_crtc->unpin_work_count) >= 2)
9684 flush_workqueue(dev_priv->wq);
9685
Chris Wilson79158102012-05-23 11:13:58 +01009686 ret = i915_mutex_lock_interruptible(dev);
9687 if (ret)
9688 goto cleanup;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009689
Jesse Barnes75dfca82010-02-10 15:09:44 -08009690 /* Reference the objects for the scheduled work. */
Chris Wilson05394f32010-11-08 19:18:58 +00009691 drm_gem_object_reference(&work->old_fb_obj->base);
9692 drm_gem_object_reference(&obj->base);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009693
Matt Roperf4510a22014-04-01 15:22:40 -07009694 crtc->primary->fb = fb;
Chris Wilson96b099f2010-06-07 14:03:04 +01009695
Chris Wilsone1f99ce2010-10-27 12:45:26 +01009696 work->pending_flip_obj = obj;
Chris Wilsone1f99ce2010-10-27 12:45:26 +01009697
Chris Wilsonb4a98e52012-11-01 09:26:26 +00009698 atomic_inc(&intel_crtc->unpin_work_count);
Ville Syrjälä10d83732013-01-29 18:13:34 +02009699 intel_crtc->reset_counter = atomic_read(&dev_priv->gpu_error.reset_counter);
Chris Wilsone1f99ce2010-10-27 12:45:26 +01009700
Ville Syrjälä75f7f3e2014-04-15 21:41:34 +03009701 if (INTEL_INFO(dev)->gen >= 5 || IS_G4X(dev))
Daniel Vettera071fa02014-06-18 23:28:09 +02009702 work->flip_count = I915_READ(PIPE_FLIPCOUNT_GM45(pipe)) + 1;
Ville Syrjälä75f7f3e2014-04-15 21:41:34 +03009703
Ville Syrjälä4fa62c82014-04-15 21:41:38 +03009704 if (IS_VALLEYVIEW(dev)) {
9705 ring = &dev_priv->ring[BCS];
Chris Wilson8e09bf82014-07-08 10:40:30 +01009706 if (obj->tiling_mode != work->old_fb_obj->tiling_mode)
9707 /* vlv: DISPLAY_FLIP fails to change tiling */
9708 ring = NULL;
Chris Wilson2a92d5b2014-07-08 10:40:29 +01009709 } else if (IS_IVYBRIDGE(dev)) {
9710 ring = &dev_priv->ring[BCS];
Ville Syrjälä4fa62c82014-04-15 21:41:38 +03009711 } else if (INTEL_INFO(dev)->gen >= 7) {
John Harrison41c52412014-11-24 18:49:43 +00009712 ring = i915_gem_request_get_ring(obj->last_read_req);
Ville Syrjälä4fa62c82014-04-15 21:41:38 +03009713 if (ring == NULL || ring->id != RCS)
9714 ring = &dev_priv->ring[BCS];
9715 } else {
9716 ring = &dev_priv->ring[RCS];
9717 }
9718
Tvrtko Ursulin850c4cd2014-10-30 16:39:38 +00009719 ret = intel_pin_and_fence_fb_obj(crtc->primary, fb, ring);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009720 if (ret)
9721 goto cleanup_pending;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009722
Ville Syrjälä4fa62c82014-04-15 21:41:38 +03009723 work->gtt_offset =
9724 i915_gem_obj_ggtt_offset(obj) + intel_crtc->dspaddr_offset;
9725
Chris Wilsond6bbafa2014-09-05 07:13:24 +01009726 if (use_mmio_flip(ring, obj)) {
Sourab Gupta84c33a62014-06-02 16:47:17 +05309727 ret = intel_queue_mmio_flip(dev, crtc, fb, obj, ring,
9728 page_flip_flags);
Chris Wilsond6bbafa2014-09-05 07:13:24 +01009729 if (ret)
9730 goto cleanup_unpin;
9731
John Harrisonf06cc1b2014-11-24 18:49:37 +00009732 i915_gem_request_assign(&work->flip_queued_req,
9733 obj->last_write_req);
Chris Wilsond6bbafa2014-09-05 07:13:24 +01009734 } else {
Sourab Gupta84c33a62014-06-02 16:47:17 +05309735 ret = dev_priv->display.queue_flip(dev, crtc, fb, obj, ring,
Chris Wilsond6bbafa2014-09-05 07:13:24 +01009736 page_flip_flags);
9737 if (ret)
9738 goto cleanup_unpin;
9739
John Harrisonf06cc1b2014-11-24 18:49:37 +00009740 i915_gem_request_assign(&work->flip_queued_req,
9741 intel_ring_get_request(ring));
Chris Wilsond6bbafa2014-09-05 07:13:24 +01009742 }
9743
9744 work->flip_queued_vblank = drm_vblank_count(dev, intel_crtc->pipe);
9745 work->enable_stall_check = true;
Ville Syrjälä4fa62c82014-04-15 21:41:38 +03009746
Daniel Vettera071fa02014-06-18 23:28:09 +02009747 i915_gem_track_fb(work->old_fb_obj, obj,
9748 INTEL_FRONTBUFFER_PRIMARY(pipe));
9749
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -02009750 intel_fbc_disable(dev);
Daniel Vetterf99d7062014-06-19 16:01:59 +02009751 intel_frontbuffer_flip_prepare(dev, INTEL_FRONTBUFFER_PRIMARY(pipe));
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009752 mutex_unlock(&dev->struct_mutex);
9753
Jesse Barnese5510fa2010-07-01 16:48:37 -07009754 trace_i915_flip_request(intel_crtc->plane, obj);
9755
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009756 return 0;
Chris Wilson96b099f2010-06-07 14:03:04 +01009757
Ville Syrjälä4fa62c82014-04-15 21:41:38 +03009758cleanup_unpin:
9759 intel_unpin_fb_obj(obj);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009760cleanup_pending:
Chris Wilsonb4a98e52012-11-01 09:26:26 +00009761 atomic_dec(&intel_crtc->unpin_work_count);
Matt Roperf4510a22014-04-01 15:22:40 -07009762 crtc->primary->fb = old_fb;
Chris Wilson05394f32010-11-08 19:18:58 +00009763 drm_gem_object_unreference(&work->old_fb_obj->base);
9764 drm_gem_object_unreference(&obj->base);
Chris Wilson96b099f2010-06-07 14:03:04 +01009765 mutex_unlock(&dev->struct_mutex);
9766
Chris Wilson79158102012-05-23 11:13:58 +01009767cleanup:
Daniel Vetter5e2d7af2014-09-15 14:55:22 +02009768 spin_lock_irq(&dev->event_lock);
Chris Wilson96b099f2010-06-07 14:03:04 +01009769 intel_crtc->unpin_work = NULL;
Daniel Vetter5e2d7af2014-09-15 14:55:22 +02009770 spin_unlock_irq(&dev->event_lock);
Chris Wilson96b099f2010-06-07 14:03:04 +01009771
Daniel Vetter87b6b102014-05-15 15:33:46 +02009772 drm_crtc_vblank_put(crtc);
Jesse Barnes7317c75e62011-08-29 09:45:28 -07009773free_work:
Chris Wilson96b099f2010-06-07 14:03:04 +01009774 kfree(work);
9775
Chris Wilsonf900db42014-02-20 09:26:13 +00009776 if (ret == -EIO) {
9777out_hang:
Gustavo Padovan455a6802014-12-01 15:40:11 -08009778 ret = primary->funcs->update_plane(primary, crtc, fb,
9779 intel_plane->crtc_x,
9780 intel_plane->crtc_y,
9781 intel_plane->crtc_h,
9782 intel_plane->crtc_w,
9783 intel_plane->src_x,
9784 intel_plane->src_y,
9785 intel_plane->src_h,
9786 intel_plane->src_w);
Chris Wilsonf0d3dad2014-09-07 16:51:12 +01009787 if (ret == 0 && event) {
Daniel Vetter5e2d7af2014-09-15 14:55:22 +02009788 spin_lock_irq(&dev->event_lock);
Daniel Vettera071fa02014-06-18 23:28:09 +02009789 drm_send_vblank_event(dev, pipe, event);
Daniel Vetter5e2d7af2014-09-15 14:55:22 +02009790 spin_unlock_irq(&dev->event_lock);
Chris Wilsonf0d3dad2014-09-07 16:51:12 +01009791 }
Chris Wilsonf900db42014-02-20 09:26:13 +00009792 }
Chris Wilson96b099f2010-06-07 14:03:04 +01009793 return ret;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009794}
9795
Chris Wilsonf6e5b162011-04-12 18:06:51 +01009796static struct drm_crtc_helper_funcs intel_helper_funcs = {
Chris Wilsonf6e5b162011-04-12 18:06:51 +01009797 .mode_set_base_atomic = intel_pipe_set_base_atomic,
9798 .load_lut = intel_crtc_load_lut,
Matt Roperea2c67b2014-12-23 10:41:52 -08009799 .atomic_begin = intel_begin_crtc_commit,
9800 .atomic_flush = intel_finish_crtc_commit,
Chris Wilsonf6e5b162011-04-12 18:06:51 +01009801};
9802
Daniel Vetter9a935852012-07-05 22:34:27 +02009803/**
9804 * intel_modeset_update_staged_output_state
9805 *
9806 * Updates the staged output configuration state, e.g. after we've read out the
9807 * current hw state.
9808 */
9809static void intel_modeset_update_staged_output_state(struct drm_device *dev)
9810{
Ville Syrjälä76688512014-01-10 11:28:06 +02009811 struct intel_crtc *crtc;
Daniel Vetter9a935852012-07-05 22:34:27 +02009812 struct intel_encoder *encoder;
9813 struct intel_connector *connector;
9814
9815 list_for_each_entry(connector, &dev->mode_config.connector_list,
9816 base.head) {
9817 connector->new_encoder =
9818 to_intel_encoder(connector->base.encoder);
9819 }
9820
Damien Lespiaub2784e12014-08-05 11:29:37 +01009821 for_each_intel_encoder(dev, encoder) {
Daniel Vetter9a935852012-07-05 22:34:27 +02009822 encoder->new_crtc =
9823 to_intel_crtc(encoder->base.crtc);
9824 }
Ville Syrjälä76688512014-01-10 11:28:06 +02009825
Damien Lespiaud3fcc802014-05-13 23:32:22 +01009826 for_each_intel_crtc(dev, crtc) {
Ville Syrjälä76688512014-01-10 11:28:06 +02009827 crtc->new_enabled = crtc->base.enabled;
Ville Syrjälä7bd0a8e2014-01-14 14:31:38 +02009828
9829 if (crtc->new_enabled)
9830 crtc->new_config = &crtc->config;
9831 else
9832 crtc->new_config = NULL;
Ville Syrjälä76688512014-01-10 11:28:06 +02009833 }
Daniel Vetter9a935852012-07-05 22:34:27 +02009834}
9835
9836/**
9837 * intel_modeset_commit_output_state
9838 *
9839 * This function copies the stage display pipe configuration to the real one.
9840 */
9841static void intel_modeset_commit_output_state(struct drm_device *dev)
9842{
Ville Syrjälä76688512014-01-10 11:28:06 +02009843 struct intel_crtc *crtc;
Daniel Vetter9a935852012-07-05 22:34:27 +02009844 struct intel_encoder *encoder;
9845 struct intel_connector *connector;
9846
9847 list_for_each_entry(connector, &dev->mode_config.connector_list,
9848 base.head) {
9849 connector->base.encoder = &connector->new_encoder->base;
9850 }
9851
Damien Lespiaub2784e12014-08-05 11:29:37 +01009852 for_each_intel_encoder(dev, encoder) {
Daniel Vetter9a935852012-07-05 22:34:27 +02009853 encoder->base.crtc = &encoder->new_crtc->base;
9854 }
Ville Syrjälä76688512014-01-10 11:28:06 +02009855
Damien Lespiaud3fcc802014-05-13 23:32:22 +01009856 for_each_intel_crtc(dev, crtc) {
Ville Syrjälä76688512014-01-10 11:28:06 +02009857 crtc->base.enabled = crtc->new_enabled;
9858 }
Daniel Vetter9a935852012-07-05 22:34:27 +02009859}
9860
Daniel Vetter050f7ae2013-06-02 13:26:23 +02009861static void
Robin Schroereba905b2014-05-18 02:24:50 +02009862connected_sink_compute_bpp(struct intel_connector *connector,
Daniel Vetter050f7ae2013-06-02 13:26:23 +02009863 struct intel_crtc_config *pipe_config)
Daniel Vetter4e53c2e2013-03-27 00:44:58 +01009864{
Daniel Vetter050f7ae2013-06-02 13:26:23 +02009865 int bpp = pipe_config->pipe_bpp;
9866
9867 DRM_DEBUG_KMS("[CONNECTOR:%d:%s] checking for sink bpp constrains\n",
9868 connector->base.base.id,
Jani Nikulac23cc412014-06-03 14:56:17 +03009869 connector->base.name);
Daniel Vetter050f7ae2013-06-02 13:26:23 +02009870
9871 /* Don't use an invalid EDID bpc value */
9872 if (connector->base.display_info.bpc &&
9873 connector->base.display_info.bpc * 3 < bpp) {
9874 DRM_DEBUG_KMS("clamping display bpp (was %d) to EDID reported max of %d\n",
9875 bpp, connector->base.display_info.bpc*3);
9876 pipe_config->pipe_bpp = connector->base.display_info.bpc*3;
9877 }
9878
9879 /* Clamp bpp to 8 on screens without EDID 1.4 */
9880 if (connector->base.display_info.bpc == 0 && bpp > 24) {
9881 DRM_DEBUG_KMS("clamping display bpp (was %d) to default limit of 24\n",
9882 bpp);
9883 pipe_config->pipe_bpp = 24;
9884 }
9885}
9886
9887static int
9888compute_baseline_pipe_bpp(struct intel_crtc *crtc,
9889 struct drm_framebuffer *fb,
9890 struct intel_crtc_config *pipe_config)
9891{
9892 struct drm_device *dev = crtc->base.dev;
9893 struct intel_connector *connector;
Daniel Vetter4e53c2e2013-03-27 00:44:58 +01009894 int bpp;
9895
Daniel Vetterd42264b2013-03-28 16:38:08 +01009896 switch (fb->pixel_format) {
9897 case DRM_FORMAT_C8:
Daniel Vetter4e53c2e2013-03-27 00:44:58 +01009898 bpp = 8*3; /* since we go through a colormap */
9899 break;
Daniel Vetterd42264b2013-03-28 16:38:08 +01009900 case DRM_FORMAT_XRGB1555:
9901 case DRM_FORMAT_ARGB1555:
9902 /* checked in intel_framebuffer_init already */
9903 if (WARN_ON(INTEL_INFO(dev)->gen > 3))
9904 return -EINVAL;
9905 case DRM_FORMAT_RGB565:
Daniel Vetter4e53c2e2013-03-27 00:44:58 +01009906 bpp = 6*3; /* min is 18bpp */
9907 break;
Daniel Vetterd42264b2013-03-28 16:38:08 +01009908 case DRM_FORMAT_XBGR8888:
9909 case DRM_FORMAT_ABGR8888:
9910 /* checked in intel_framebuffer_init already */
9911 if (WARN_ON(INTEL_INFO(dev)->gen < 4))
9912 return -EINVAL;
9913 case DRM_FORMAT_XRGB8888:
9914 case DRM_FORMAT_ARGB8888:
Daniel Vetter4e53c2e2013-03-27 00:44:58 +01009915 bpp = 8*3;
9916 break;
Daniel Vetterd42264b2013-03-28 16:38:08 +01009917 case DRM_FORMAT_XRGB2101010:
9918 case DRM_FORMAT_ARGB2101010:
9919 case DRM_FORMAT_XBGR2101010:
9920 case DRM_FORMAT_ABGR2101010:
9921 /* checked in intel_framebuffer_init already */
9922 if (WARN_ON(INTEL_INFO(dev)->gen < 4))
Daniel Vetterbaba1332013-03-27 00:45:00 +01009923 return -EINVAL;
Daniel Vetter4e53c2e2013-03-27 00:44:58 +01009924 bpp = 10*3;
9925 break;
Daniel Vetterbaba1332013-03-27 00:45:00 +01009926 /* TODO: gen4+ supports 16 bpc floating point, too. */
Daniel Vetter4e53c2e2013-03-27 00:44:58 +01009927 default:
9928 DRM_DEBUG_KMS("unsupported depth\n");
9929 return -EINVAL;
9930 }
9931
Daniel Vetter4e53c2e2013-03-27 00:44:58 +01009932 pipe_config->pipe_bpp = bpp;
9933
9934 /* Clamp display bpp to EDID value */
9935 list_for_each_entry(connector, &dev->mode_config.connector_list,
Daniel Vetter050f7ae2013-06-02 13:26:23 +02009936 base.head) {
Daniel Vetter1b829e02013-06-02 13:26:24 +02009937 if (!connector->new_encoder ||
9938 connector->new_encoder->new_crtc != crtc)
Daniel Vetter4e53c2e2013-03-27 00:44:58 +01009939 continue;
9940
Daniel Vetter050f7ae2013-06-02 13:26:23 +02009941 connected_sink_compute_bpp(connector, pipe_config);
Daniel Vetter4e53c2e2013-03-27 00:44:58 +01009942 }
9943
9944 return bpp;
9945}
9946
Daniel Vetter644db712013-09-19 14:53:58 +02009947static void intel_dump_crtc_timings(const struct drm_display_mode *mode)
9948{
9949 DRM_DEBUG_KMS("crtc timings: %d %d %d %d %d %d %d %d %d, "
9950 "type: 0x%x flags: 0x%x\n",
Damien Lespiau13428302013-09-25 16:45:36 +01009951 mode->crtc_clock,
Daniel Vetter644db712013-09-19 14:53:58 +02009952 mode->crtc_hdisplay, mode->crtc_hsync_start,
9953 mode->crtc_hsync_end, mode->crtc_htotal,
9954 mode->crtc_vdisplay, mode->crtc_vsync_start,
9955 mode->crtc_vsync_end, mode->crtc_vtotal, mode->type, mode->flags);
9956}
9957
Daniel Vetterc0b03412013-05-28 12:05:54 +02009958static void intel_dump_pipe_config(struct intel_crtc *crtc,
9959 struct intel_crtc_config *pipe_config,
9960 const char *context)
9961{
9962 DRM_DEBUG_KMS("[CRTC:%d]%s config for pipe %c\n", crtc->base.base.id,
9963 context, pipe_name(crtc->pipe));
9964
9965 DRM_DEBUG_KMS("cpu_transcoder: %c\n", transcoder_name(pipe_config->cpu_transcoder));
9966 DRM_DEBUG_KMS("pipe bpp: %i, dithering: %i\n",
9967 pipe_config->pipe_bpp, pipe_config->dither);
9968 DRM_DEBUG_KMS("fdi/pch: %i, lanes: %i, gmch_m: %u, gmch_n: %u, link_m: %u, link_n: %u, tu: %u\n",
9969 pipe_config->has_pch_encoder,
9970 pipe_config->fdi_lanes,
9971 pipe_config->fdi_m_n.gmch_m, pipe_config->fdi_m_n.gmch_n,
9972 pipe_config->fdi_m_n.link_m, pipe_config->fdi_m_n.link_n,
9973 pipe_config->fdi_m_n.tu);
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03009974 DRM_DEBUG_KMS("dp: %i, gmch_m: %u, gmch_n: %u, link_m: %u, link_n: %u, tu: %u\n",
9975 pipe_config->has_dp_encoder,
9976 pipe_config->dp_m_n.gmch_m, pipe_config->dp_m_n.gmch_n,
9977 pipe_config->dp_m_n.link_m, pipe_config->dp_m_n.link_n,
9978 pipe_config->dp_m_n.tu);
Vandana Kannanb95af8b2014-08-05 07:51:23 -07009979
9980 DRM_DEBUG_KMS("dp: %i, gmch_m2: %u, gmch_n2: %u, link_m2: %u, link_n2: %u, tu2: %u\n",
9981 pipe_config->has_dp_encoder,
9982 pipe_config->dp_m2_n2.gmch_m,
9983 pipe_config->dp_m2_n2.gmch_n,
9984 pipe_config->dp_m2_n2.link_m,
9985 pipe_config->dp_m2_n2.link_n,
9986 pipe_config->dp_m2_n2.tu);
9987
Daniel Vetter55072d12014-11-20 16:10:28 +01009988 DRM_DEBUG_KMS("audio: %i, infoframes: %i\n",
9989 pipe_config->has_audio,
9990 pipe_config->has_infoframe);
9991
Daniel Vetterc0b03412013-05-28 12:05:54 +02009992 DRM_DEBUG_KMS("requested mode:\n");
9993 drm_mode_debug_printmodeline(&pipe_config->requested_mode);
9994 DRM_DEBUG_KMS("adjusted mode:\n");
9995 drm_mode_debug_printmodeline(&pipe_config->adjusted_mode);
Daniel Vetter644db712013-09-19 14:53:58 +02009996 intel_dump_crtc_timings(&pipe_config->adjusted_mode);
Ville Syrjäläd71b8d42013-09-06 23:29:08 +03009997 DRM_DEBUG_KMS("port clock: %d\n", pipe_config->port_clock);
Ville Syrjälä37327ab2013-09-04 18:25:28 +03009998 DRM_DEBUG_KMS("pipe src size: %dx%d\n",
9999 pipe_config->pipe_src_w, pipe_config->pipe_src_h);
Daniel Vetterc0b03412013-05-28 12:05:54 +020010000 DRM_DEBUG_KMS("gmch pfit: control: 0x%08x, ratios: 0x%08x, lvds border: 0x%08x\n",
10001 pipe_config->gmch_pfit.control,
10002 pipe_config->gmch_pfit.pgm_ratios,
10003 pipe_config->gmch_pfit.lvds_border_bits);
Chris Wilsonfd4daa92013-08-27 17:04:17 +010010004 DRM_DEBUG_KMS("pch pfit: pos: 0x%08x, size: 0x%08x, %s\n",
Daniel Vetterc0b03412013-05-28 12:05:54 +020010005 pipe_config->pch_pfit.pos,
Chris Wilsonfd4daa92013-08-27 17:04:17 +010010006 pipe_config->pch_pfit.size,
10007 pipe_config->pch_pfit.enabled ? "enabled" : "disabled");
Paulo Zanoni42db64e2013-05-31 16:33:22 -030010008 DRM_DEBUG_KMS("ips: %i\n", pipe_config->ips_enabled);
Ville Syrjäläcf532bb2013-09-04 18:30:02 +030010009 DRM_DEBUG_KMS("double wide: %i\n", pipe_config->double_wide);
Daniel Vetterc0b03412013-05-28 12:05:54 +020010010}
10011
Ville Syrjäläbc079e82014-03-03 16:15:28 +020010012static bool encoders_cloneable(const struct intel_encoder *a,
10013 const struct intel_encoder *b)
Daniel Vetteraccfc0c2013-05-30 15:04:25 +020010014{
Ville Syrjäläbc079e82014-03-03 16:15:28 +020010015 /* masks could be asymmetric, so check both ways */
10016 return a == b || (a->cloneable & (1 << b->type) &&
10017 b->cloneable & (1 << a->type));
10018}
Daniel Vetteraccfc0c2013-05-30 15:04:25 +020010019
Ville Syrjäläbc079e82014-03-03 16:15:28 +020010020static bool check_single_encoder_cloning(struct intel_crtc *crtc,
10021 struct intel_encoder *encoder)
10022{
10023 struct drm_device *dev = crtc->base.dev;
10024 struct intel_encoder *source_encoder;
10025
Damien Lespiaub2784e12014-08-05 11:29:37 +010010026 for_each_intel_encoder(dev, source_encoder) {
Ville Syrjäläbc079e82014-03-03 16:15:28 +020010027 if (source_encoder->new_crtc != crtc)
Daniel Vetteraccfc0c2013-05-30 15:04:25 +020010028 continue;
10029
Ville Syrjäläbc079e82014-03-03 16:15:28 +020010030 if (!encoders_cloneable(encoder, source_encoder))
10031 return false;
Daniel Vetteraccfc0c2013-05-30 15:04:25 +020010032 }
10033
Ville Syrjäläbc079e82014-03-03 16:15:28 +020010034 return true;
10035}
10036
10037static bool check_encoder_cloning(struct intel_crtc *crtc)
10038{
10039 struct drm_device *dev = crtc->base.dev;
10040 struct intel_encoder *encoder;
10041
Damien Lespiaub2784e12014-08-05 11:29:37 +010010042 for_each_intel_encoder(dev, encoder) {
Ville Syrjäläbc079e82014-03-03 16:15:28 +020010043 if (encoder->new_crtc != crtc)
10044 continue;
10045
10046 if (!check_single_encoder_cloning(crtc, encoder))
10047 return false;
10048 }
10049
10050 return true;
Daniel Vetteraccfc0c2013-05-30 15:04:25 +020010051}
10052
Ville Syrjälä00f0b372014-12-02 14:10:46 +020010053static bool check_digital_port_conflicts(struct drm_device *dev)
10054{
10055 struct intel_connector *connector;
10056 unsigned int used_ports = 0;
10057
10058 /*
10059 * Walk the connector list instead of the encoder
10060 * list to detect the problem on ddi platforms
10061 * where there's just one encoder per digital port.
10062 */
10063 list_for_each_entry(connector,
10064 &dev->mode_config.connector_list, base.head) {
10065 struct intel_encoder *encoder = connector->new_encoder;
10066
10067 if (!encoder)
10068 continue;
10069
10070 WARN_ON(!encoder->new_crtc);
10071
10072 switch (encoder->type) {
10073 unsigned int port_mask;
10074 case INTEL_OUTPUT_UNKNOWN:
10075 if (WARN_ON(!HAS_DDI(dev)))
10076 break;
10077 case INTEL_OUTPUT_DISPLAYPORT:
10078 case INTEL_OUTPUT_HDMI:
10079 case INTEL_OUTPUT_EDP:
10080 port_mask = 1 << enc_to_dig_port(&encoder->base)->port;
10081
10082 /* the same port mustn't appear more than once */
10083 if (used_ports & port_mask)
10084 return false;
10085
10086 used_ports |= port_mask;
10087 default:
10088 break;
10089 }
10090 }
10091
10092 return true;
10093}
10094
Daniel Vetterb8cecdf2013-03-27 00:44:50 +010010095static struct intel_crtc_config *
10096intel_modeset_pipe_config(struct drm_crtc *crtc,
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010010097 struct drm_framebuffer *fb,
Daniel Vetterb8cecdf2013-03-27 00:44:50 +010010098 struct drm_display_mode *mode)
Daniel Vetter7758a112012-07-08 19:40:39 +020010099{
10100 struct drm_device *dev = crtc->dev;
Daniel Vetter7758a112012-07-08 19:40:39 +020010101 struct intel_encoder *encoder;
Daniel Vetterb8cecdf2013-03-27 00:44:50 +010010102 struct intel_crtc_config *pipe_config;
Daniel Vettere29c22c2013-02-21 00:00:16 +010010103 int plane_bpp, ret = -EINVAL;
10104 bool retry = true;
Daniel Vetter7758a112012-07-08 19:40:39 +020010105
Ville Syrjäläbc079e82014-03-03 16:15:28 +020010106 if (!check_encoder_cloning(to_intel_crtc(crtc))) {
Daniel Vetteraccfc0c2013-05-30 15:04:25 +020010107 DRM_DEBUG_KMS("rejecting invalid cloning configuration\n");
10108 return ERR_PTR(-EINVAL);
10109 }
10110
Ville Syrjälä00f0b372014-12-02 14:10:46 +020010111 if (!check_digital_port_conflicts(dev)) {
10112 DRM_DEBUG_KMS("rejecting conflicting digital port configuration\n");
10113 return ERR_PTR(-EINVAL);
10114 }
10115
Daniel Vetterb8cecdf2013-03-27 00:44:50 +010010116 pipe_config = kzalloc(sizeof(*pipe_config), GFP_KERNEL);
10117 if (!pipe_config)
Daniel Vetter7758a112012-07-08 19:40:39 +020010118 return ERR_PTR(-ENOMEM);
10119
Daniel Vetterb8cecdf2013-03-27 00:44:50 +010010120 drm_mode_copy(&pipe_config->adjusted_mode, mode);
10121 drm_mode_copy(&pipe_config->requested_mode, mode);
Ville Syrjälä37327ab2013-09-04 18:25:28 +030010122
Daniel Vettere143a212013-07-04 12:01:15 +020010123 pipe_config->cpu_transcoder =
10124 (enum transcoder) to_intel_crtc(crtc)->pipe;
Daniel Vetterc0d43d62013-06-07 23:11:08 +020010125 pipe_config->shared_dpll = DPLL_ID_PRIVATE;
Daniel Vetterb8cecdf2013-03-27 00:44:50 +010010126
Imre Deak2960bc92013-07-30 13:36:32 +030010127 /*
10128 * Sanitize sync polarity flags based on requested ones. If neither
10129 * positive or negative polarity is requested, treat this as meaning
10130 * negative polarity.
10131 */
10132 if (!(pipe_config->adjusted_mode.flags &
10133 (DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_NHSYNC)))
10134 pipe_config->adjusted_mode.flags |= DRM_MODE_FLAG_NHSYNC;
10135
10136 if (!(pipe_config->adjusted_mode.flags &
10137 (DRM_MODE_FLAG_PVSYNC | DRM_MODE_FLAG_NVSYNC)))
10138 pipe_config->adjusted_mode.flags |= DRM_MODE_FLAG_NVSYNC;
10139
Daniel Vetter050f7ae2013-06-02 13:26:23 +020010140 /* Compute a starting value for pipe_config->pipe_bpp taking the source
10141 * plane pixel format and any sink constraints into account. Returns the
10142 * source plane bpp so that dithering can be selected on mismatches
10143 * after encoders and crtc also have had their say. */
10144 plane_bpp = compute_baseline_pipe_bpp(to_intel_crtc(crtc),
10145 fb, pipe_config);
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010010146 if (plane_bpp < 0)
10147 goto fail;
10148
Ville Syrjäläe41a56b2013-10-01 22:52:14 +030010149 /*
10150 * Determine the real pipe dimensions. Note that stereo modes can
10151 * increase the actual pipe size due to the frame doubling and
10152 * insertion of additional space for blanks between the frame. This
10153 * is stored in the crtc timings. We use the requested mode to do this
10154 * computation to clearly distinguish it from the adjusted mode, which
10155 * can be changed by the connectors in the below retry loop.
10156 */
Gustavo Padovanecb7e162014-12-01 15:40:09 -080010157 drm_crtc_get_hv_timing(&pipe_config->requested_mode,
10158 &pipe_config->pipe_src_w,
10159 &pipe_config->pipe_src_h);
Ville Syrjäläe41a56b2013-10-01 22:52:14 +030010160
Daniel Vettere29c22c2013-02-21 00:00:16 +010010161encoder_retry:
Daniel Vetteref1b4602013-06-01 17:17:04 +020010162 /* Ensure the port clock defaults are reset when retrying. */
Daniel Vetterff9a6752013-06-01 17:16:21 +020010163 pipe_config->port_clock = 0;
Daniel Vetteref1b4602013-06-01 17:17:04 +020010164 pipe_config->pixel_multiplier = 1;
Daniel Vetterff9a6752013-06-01 17:16:21 +020010165
Daniel Vetter135c81b2013-07-21 21:37:09 +020010166 /* Fill in default crtc timings, allow encoders to overwrite them. */
Damien Lespiau6ce70f52013-09-25 16:45:38 +010010167 drm_mode_set_crtcinfo(&pipe_config->adjusted_mode, CRTC_STEREO_DOUBLE);
Daniel Vetter135c81b2013-07-21 21:37:09 +020010168
Daniel Vetter7758a112012-07-08 19:40:39 +020010169 /* Pass our mode to the connectors and the CRTC to give them a chance to
10170 * adjust it according to limitations or connector properties, and also
10171 * a chance to reject the mode entirely.
10172 */
Damien Lespiaub2784e12014-08-05 11:29:37 +010010173 for_each_intel_encoder(dev, encoder) {
Daniel Vetter7758a112012-07-08 19:40:39 +020010174
10175 if (&encoder->new_crtc->base != crtc)
10176 continue;
Daniel Vetter7ae89232013-03-27 00:44:52 +010010177
Daniel Vetterefea6e82013-07-21 21:36:59 +020010178 if (!(encoder->compute_config(encoder, pipe_config))) {
10179 DRM_DEBUG_KMS("Encoder config failure\n");
Daniel Vetter7758a112012-07-08 19:40:39 +020010180 goto fail;
10181 }
10182 }
10183
Daniel Vetterff9a6752013-06-01 17:16:21 +020010184 /* Set default port clock if not overwritten by the encoder. Needs to be
10185 * done afterwards in case the encoder adjusts the mode. */
10186 if (!pipe_config->port_clock)
Damien Lespiau241bfc32013-09-25 16:45:37 +010010187 pipe_config->port_clock = pipe_config->adjusted_mode.crtc_clock
10188 * pipe_config->pixel_multiplier;
Daniel Vetterff9a6752013-06-01 17:16:21 +020010189
Daniel Vettera43f6e02013-06-07 23:10:32 +020010190 ret = intel_crtc_compute_config(to_intel_crtc(crtc), pipe_config);
Daniel Vettere29c22c2013-02-21 00:00:16 +010010191 if (ret < 0) {
Daniel Vetter7758a112012-07-08 19:40:39 +020010192 DRM_DEBUG_KMS("CRTC fixup failed\n");
10193 goto fail;
10194 }
Daniel Vettere29c22c2013-02-21 00:00:16 +010010195
10196 if (ret == RETRY) {
10197 if (WARN(!retry, "loop in pipe configuration computation\n")) {
10198 ret = -EINVAL;
10199 goto fail;
10200 }
10201
10202 DRM_DEBUG_KMS("CRTC bw constrained, retrying\n");
10203 retry = false;
10204 goto encoder_retry;
10205 }
10206
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010010207 pipe_config->dither = pipe_config->pipe_bpp != plane_bpp;
10208 DRM_DEBUG_KMS("plane bpp: %i, pipe bpp: %i, dithering: %i\n",
10209 plane_bpp, pipe_config->pipe_bpp, pipe_config->dither);
10210
Daniel Vetterb8cecdf2013-03-27 00:44:50 +010010211 return pipe_config;
Daniel Vetter7758a112012-07-08 19:40:39 +020010212fail:
Daniel Vetterb8cecdf2013-03-27 00:44:50 +010010213 kfree(pipe_config);
Daniel Vettere29c22c2013-02-21 00:00:16 +010010214 return ERR_PTR(ret);
Daniel Vetter7758a112012-07-08 19:40:39 +020010215}
10216
Daniel Vettere2e1ed42012-07-08 21:14:38 +020010217/* Computes which crtcs are affected and sets the relevant bits in the mask. For
10218 * simplicity we use the crtc's pipe number (because it's easier to obtain). */
10219static void
10220intel_modeset_affected_pipes(struct drm_crtc *crtc, unsigned *modeset_pipes,
10221 unsigned *prepare_pipes, unsigned *disable_pipes)
10222{
10223 struct intel_crtc *intel_crtc;
10224 struct drm_device *dev = crtc->dev;
10225 struct intel_encoder *encoder;
10226 struct intel_connector *connector;
10227 struct drm_crtc *tmp_crtc;
10228
10229 *disable_pipes = *modeset_pipes = *prepare_pipes = 0;
10230
10231 /* Check which crtcs have changed outputs connected to them, these need
10232 * to be part of the prepare_pipes mask. We don't (yet) support global
10233 * modeset across multiple crtcs, so modeset_pipes will only have one
10234 * bit set at most. */
10235 list_for_each_entry(connector, &dev->mode_config.connector_list,
10236 base.head) {
10237 if (connector->base.encoder == &connector->new_encoder->base)
10238 continue;
10239
10240 if (connector->base.encoder) {
10241 tmp_crtc = connector->base.encoder->crtc;
10242
10243 *prepare_pipes |= 1 << to_intel_crtc(tmp_crtc)->pipe;
10244 }
10245
10246 if (connector->new_encoder)
10247 *prepare_pipes |=
10248 1 << connector->new_encoder->new_crtc->pipe;
10249 }
10250
Damien Lespiaub2784e12014-08-05 11:29:37 +010010251 for_each_intel_encoder(dev, encoder) {
Daniel Vettere2e1ed42012-07-08 21:14:38 +020010252 if (encoder->base.crtc == &encoder->new_crtc->base)
10253 continue;
10254
10255 if (encoder->base.crtc) {
10256 tmp_crtc = encoder->base.crtc;
10257
10258 *prepare_pipes |= 1 << to_intel_crtc(tmp_crtc)->pipe;
10259 }
10260
10261 if (encoder->new_crtc)
10262 *prepare_pipes |= 1 << encoder->new_crtc->pipe;
10263 }
10264
Ville Syrjälä76688512014-01-10 11:28:06 +020010265 /* Check for pipes that will be enabled/disabled ... */
Damien Lespiaud3fcc802014-05-13 23:32:22 +010010266 for_each_intel_crtc(dev, intel_crtc) {
Ville Syrjälä76688512014-01-10 11:28:06 +020010267 if (intel_crtc->base.enabled == intel_crtc->new_enabled)
Daniel Vettere2e1ed42012-07-08 21:14:38 +020010268 continue;
10269
Ville Syrjälä76688512014-01-10 11:28:06 +020010270 if (!intel_crtc->new_enabled)
Daniel Vettere2e1ed42012-07-08 21:14:38 +020010271 *disable_pipes |= 1 << intel_crtc->pipe;
Ville Syrjälä76688512014-01-10 11:28:06 +020010272 else
10273 *prepare_pipes |= 1 << intel_crtc->pipe;
Daniel Vettere2e1ed42012-07-08 21:14:38 +020010274 }
10275
10276
10277 /* set_mode is also used to update properties on life display pipes. */
10278 intel_crtc = to_intel_crtc(crtc);
Ville Syrjälä76688512014-01-10 11:28:06 +020010279 if (intel_crtc->new_enabled)
Daniel Vettere2e1ed42012-07-08 21:14:38 +020010280 *prepare_pipes |= 1 << intel_crtc->pipe;
10281
Daniel Vetterb6c51642013-04-12 18:48:43 +020010282 /*
10283 * For simplicity do a full modeset on any pipe where the output routing
10284 * changed. We could be more clever, but that would require us to be
10285 * more careful with calling the relevant encoder->mode_set functions.
10286 */
Daniel Vettere2e1ed42012-07-08 21:14:38 +020010287 if (*prepare_pipes)
10288 *modeset_pipes = *prepare_pipes;
10289
10290 /* ... and mask these out. */
10291 *modeset_pipes &= ~(*disable_pipes);
10292 *prepare_pipes &= ~(*disable_pipes);
Daniel Vetterb6c51642013-04-12 18:48:43 +020010293
10294 /*
10295 * HACK: We don't (yet) fully support global modesets. intel_set_config
10296 * obies this rule, but the modeset restore mode of
10297 * intel_modeset_setup_hw_state does not.
10298 */
10299 *modeset_pipes &= 1 << intel_crtc->pipe;
10300 *prepare_pipes &= 1 << intel_crtc->pipe;
Daniel Vettere3641d32013-04-11 19:49:07 +020010301
10302 DRM_DEBUG_KMS("set mode pipe masks: modeset: %x, prepare: %x, disable: %x\n",
10303 *modeset_pipes, *prepare_pipes, *disable_pipes);
Daniel Vettere2e1ed42012-07-08 21:14:38 +020010304}
10305
Daniel Vetterea9d7582012-07-10 10:42:52 +020010306static bool intel_crtc_in_use(struct drm_crtc *crtc)
10307{
10308 struct drm_encoder *encoder;
10309 struct drm_device *dev = crtc->dev;
10310
10311 list_for_each_entry(encoder, &dev->mode_config.encoder_list, head)
10312 if (encoder->crtc == crtc)
10313 return true;
10314
10315 return false;
10316}
10317
10318static void
10319intel_modeset_update_state(struct drm_device *dev, unsigned prepare_pipes)
10320{
Daniel Vetterba41c0de2014-11-03 15:04:55 +010010321 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetterea9d7582012-07-10 10:42:52 +020010322 struct intel_encoder *intel_encoder;
10323 struct intel_crtc *intel_crtc;
10324 struct drm_connector *connector;
10325
Daniel Vetterba41c0de2014-11-03 15:04:55 +010010326 intel_shared_dpll_commit(dev_priv);
10327
Damien Lespiaub2784e12014-08-05 11:29:37 +010010328 for_each_intel_encoder(dev, intel_encoder) {
Daniel Vetterea9d7582012-07-10 10:42:52 +020010329 if (!intel_encoder->base.crtc)
10330 continue;
10331
10332 intel_crtc = to_intel_crtc(intel_encoder->base.crtc);
10333
10334 if (prepare_pipes & (1 << intel_crtc->pipe))
10335 intel_encoder->connectors_active = false;
10336 }
10337
10338 intel_modeset_commit_output_state(dev);
10339
Ville Syrjälä76688512014-01-10 11:28:06 +020010340 /* Double check state. */
Damien Lespiaud3fcc802014-05-13 23:32:22 +010010341 for_each_intel_crtc(dev, intel_crtc) {
Ville Syrjälä76688512014-01-10 11:28:06 +020010342 WARN_ON(intel_crtc->base.enabled != intel_crtc_in_use(&intel_crtc->base));
Ville Syrjälä7bd0a8e2014-01-14 14:31:38 +020010343 WARN_ON(intel_crtc->new_config &&
10344 intel_crtc->new_config != &intel_crtc->config);
10345 WARN_ON(intel_crtc->base.enabled != !!intel_crtc->new_config);
Daniel Vetterea9d7582012-07-10 10:42:52 +020010346 }
10347
10348 list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
10349 if (!connector->encoder || !connector->encoder->crtc)
10350 continue;
10351
10352 intel_crtc = to_intel_crtc(connector->encoder->crtc);
10353
10354 if (prepare_pipes & (1 << intel_crtc->pipe)) {
Daniel Vetter68d34722012-09-06 22:08:35 +020010355 struct drm_property *dpms_property =
10356 dev->mode_config.dpms_property;
10357
Daniel Vetterea9d7582012-07-10 10:42:52 +020010358 connector->dpms = DRM_MODE_DPMS_ON;
Rob Clark662595d2012-10-11 20:36:04 -050010359 drm_object_property_set_value(&connector->base,
Daniel Vetter68d34722012-09-06 22:08:35 +020010360 dpms_property,
10361 DRM_MODE_DPMS_ON);
Daniel Vetterea9d7582012-07-10 10:42:52 +020010362
10363 intel_encoder = to_intel_encoder(connector->encoder);
10364 intel_encoder->connectors_active = true;
10365 }
10366 }
10367
10368}
10369
Ville Syrjälä3bd26262013-09-06 23:29:02 +030010370static bool intel_fuzzy_clock_check(int clock1, int clock2)
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010371{
Ville Syrjälä3bd26262013-09-06 23:29:02 +030010372 int diff;
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010373
10374 if (clock1 == clock2)
10375 return true;
10376
10377 if (!clock1 || !clock2)
10378 return false;
10379
10380 diff = abs(clock1 - clock2);
10381
10382 if (((((diff + clock1 + clock2) * 100)) / (clock1 + clock2)) < 105)
10383 return true;
10384
10385 return false;
10386}
10387
Daniel Vetter25c5b262012-07-08 22:08:04 +020010388#define for_each_intel_crtc_masked(dev, mask, intel_crtc) \
10389 list_for_each_entry((intel_crtc), \
10390 &(dev)->mode_config.crtc_list, \
10391 base.head) \
Daniel Vetter0973f182013-04-19 11:25:33 +020010392 if (mask & (1 <<(intel_crtc)->pipe))
Daniel Vetter25c5b262012-07-08 22:08:04 +020010393
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010010394static bool
Daniel Vetter2fa2fe92013-05-07 23:34:16 +020010395intel_pipe_config_compare(struct drm_device *dev,
10396 struct intel_crtc_config *current_config,
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010010397 struct intel_crtc_config *pipe_config)
10398{
Daniel Vetter66e985c2013-06-05 13:34:20 +020010399#define PIPE_CONF_CHECK_X(name) \
10400 if (current_config->name != pipe_config->name) { \
10401 DRM_ERROR("mismatch in " #name " " \
10402 "(expected 0x%08x, found 0x%08x)\n", \
10403 current_config->name, \
10404 pipe_config->name); \
10405 return false; \
10406 }
10407
Daniel Vetter08a24032013-04-19 11:25:34 +020010408#define PIPE_CONF_CHECK_I(name) \
10409 if (current_config->name != pipe_config->name) { \
10410 DRM_ERROR("mismatch in " #name " " \
10411 "(expected %i, found %i)\n", \
10412 current_config->name, \
10413 pipe_config->name); \
10414 return false; \
Daniel Vetter88adfff2013-03-28 10:42:01 +010010415 }
10416
Vandana Kannanb95af8b2014-08-05 07:51:23 -070010417/* This is required for BDW+ where there is only one set of registers for
10418 * switching between high and low RR.
10419 * This macro can be used whenever a comparison has to be made between one
10420 * hw state and multiple sw state variables.
10421 */
10422#define PIPE_CONF_CHECK_I_ALT(name, alt_name) \
10423 if ((current_config->name != pipe_config->name) && \
10424 (current_config->alt_name != pipe_config->name)) { \
10425 DRM_ERROR("mismatch in " #name " " \
10426 "(expected %i or %i, found %i)\n", \
10427 current_config->name, \
10428 current_config->alt_name, \
10429 pipe_config->name); \
10430 return false; \
10431 }
10432
Daniel Vetter1bd1bd82013-04-29 21:56:12 +020010433#define PIPE_CONF_CHECK_FLAGS(name, mask) \
10434 if ((current_config->name ^ pipe_config->name) & (mask)) { \
Jesse Barnes6f024882013-07-01 10:19:09 -070010435 DRM_ERROR("mismatch in " #name "(" #mask ") " \
Daniel Vetter1bd1bd82013-04-29 21:56:12 +020010436 "(expected %i, found %i)\n", \
10437 current_config->name & (mask), \
10438 pipe_config->name & (mask)); \
10439 return false; \
10440 }
10441
Ville Syrjälä5e550652013-09-06 23:29:07 +030010442#define PIPE_CONF_CHECK_CLOCK_FUZZY(name) \
10443 if (!intel_fuzzy_clock_check(current_config->name, pipe_config->name)) { \
10444 DRM_ERROR("mismatch in " #name " " \
10445 "(expected %i, found %i)\n", \
10446 current_config->name, \
10447 pipe_config->name); \
10448 return false; \
10449 }
10450
Daniel Vetterbb760062013-06-06 14:55:52 +020010451#define PIPE_CONF_QUIRK(quirk) \
10452 ((current_config->quirks | pipe_config->quirks) & (quirk))
10453
Daniel Vettereccb1402013-05-22 00:50:22 +020010454 PIPE_CONF_CHECK_I(cpu_transcoder);
10455
Daniel Vetter08a24032013-04-19 11:25:34 +020010456 PIPE_CONF_CHECK_I(has_pch_encoder);
10457 PIPE_CONF_CHECK_I(fdi_lanes);
Daniel Vetter72419202013-04-04 13:28:53 +020010458 PIPE_CONF_CHECK_I(fdi_m_n.gmch_m);
10459 PIPE_CONF_CHECK_I(fdi_m_n.gmch_n);
10460 PIPE_CONF_CHECK_I(fdi_m_n.link_m);
10461 PIPE_CONF_CHECK_I(fdi_m_n.link_n);
10462 PIPE_CONF_CHECK_I(fdi_m_n.tu);
Daniel Vetter08a24032013-04-19 11:25:34 +020010463
Ville Syrjäläeb14cb72013-09-10 17:02:54 +030010464 PIPE_CONF_CHECK_I(has_dp_encoder);
Vandana Kannanb95af8b2014-08-05 07:51:23 -070010465
10466 if (INTEL_INFO(dev)->gen < 8) {
10467 PIPE_CONF_CHECK_I(dp_m_n.gmch_m);
10468 PIPE_CONF_CHECK_I(dp_m_n.gmch_n);
10469 PIPE_CONF_CHECK_I(dp_m_n.link_m);
10470 PIPE_CONF_CHECK_I(dp_m_n.link_n);
10471 PIPE_CONF_CHECK_I(dp_m_n.tu);
10472
10473 if (current_config->has_drrs) {
10474 PIPE_CONF_CHECK_I(dp_m2_n2.gmch_m);
10475 PIPE_CONF_CHECK_I(dp_m2_n2.gmch_n);
10476 PIPE_CONF_CHECK_I(dp_m2_n2.link_m);
10477 PIPE_CONF_CHECK_I(dp_m2_n2.link_n);
10478 PIPE_CONF_CHECK_I(dp_m2_n2.tu);
10479 }
10480 } else {
10481 PIPE_CONF_CHECK_I_ALT(dp_m_n.gmch_m, dp_m2_n2.gmch_m);
10482 PIPE_CONF_CHECK_I_ALT(dp_m_n.gmch_n, dp_m2_n2.gmch_n);
10483 PIPE_CONF_CHECK_I_ALT(dp_m_n.link_m, dp_m2_n2.link_m);
10484 PIPE_CONF_CHECK_I_ALT(dp_m_n.link_n, dp_m2_n2.link_n);
10485 PIPE_CONF_CHECK_I_ALT(dp_m_n.tu, dp_m2_n2.tu);
10486 }
Ville Syrjäläeb14cb72013-09-10 17:02:54 +030010487
Daniel Vetter1bd1bd82013-04-29 21:56:12 +020010488 PIPE_CONF_CHECK_I(adjusted_mode.crtc_hdisplay);
10489 PIPE_CONF_CHECK_I(adjusted_mode.crtc_htotal);
10490 PIPE_CONF_CHECK_I(adjusted_mode.crtc_hblank_start);
10491 PIPE_CONF_CHECK_I(adjusted_mode.crtc_hblank_end);
10492 PIPE_CONF_CHECK_I(adjusted_mode.crtc_hsync_start);
10493 PIPE_CONF_CHECK_I(adjusted_mode.crtc_hsync_end);
10494
10495 PIPE_CONF_CHECK_I(adjusted_mode.crtc_vdisplay);
10496 PIPE_CONF_CHECK_I(adjusted_mode.crtc_vtotal);
10497 PIPE_CONF_CHECK_I(adjusted_mode.crtc_vblank_start);
10498 PIPE_CONF_CHECK_I(adjusted_mode.crtc_vblank_end);
10499 PIPE_CONF_CHECK_I(adjusted_mode.crtc_vsync_start);
10500 PIPE_CONF_CHECK_I(adjusted_mode.crtc_vsync_end);
10501
Daniel Vetterc93f54c2013-06-27 19:47:19 +020010502 PIPE_CONF_CHECK_I(pixel_multiplier);
Daniel Vetter6897b4b2014-04-24 23:54:47 +020010503 PIPE_CONF_CHECK_I(has_hdmi_sink);
Daniel Vetterb5a9fa02014-04-24 23:54:49 +020010504 if ((INTEL_INFO(dev)->gen < 8 && !IS_HASWELL(dev)) ||
10505 IS_VALLEYVIEW(dev))
10506 PIPE_CONF_CHECK_I(limited_color_range);
Jesse Barnese43823e2014-11-05 14:26:08 -080010507 PIPE_CONF_CHECK_I(has_infoframe);
Daniel Vetter6c49f242013-06-06 12:45:25 +020010508
Daniel Vetter9ed109a2014-04-24 23:54:52 +020010509 PIPE_CONF_CHECK_I(has_audio);
10510
Daniel Vetter1bd1bd82013-04-29 21:56:12 +020010511 PIPE_CONF_CHECK_FLAGS(adjusted_mode.flags,
10512 DRM_MODE_FLAG_INTERLACE);
10513
Daniel Vetterbb760062013-06-06 14:55:52 +020010514 if (!PIPE_CONF_QUIRK(PIPE_CONFIG_QUIRK_MODE_SYNC_FLAGS)) {
10515 PIPE_CONF_CHECK_FLAGS(adjusted_mode.flags,
10516 DRM_MODE_FLAG_PHSYNC);
10517 PIPE_CONF_CHECK_FLAGS(adjusted_mode.flags,
10518 DRM_MODE_FLAG_NHSYNC);
10519 PIPE_CONF_CHECK_FLAGS(adjusted_mode.flags,
10520 DRM_MODE_FLAG_PVSYNC);
10521 PIPE_CONF_CHECK_FLAGS(adjusted_mode.flags,
10522 DRM_MODE_FLAG_NVSYNC);
10523 }
Jesse Barnes045ac3b2013-05-14 17:08:26 -070010524
Ville Syrjälä37327ab2013-09-04 18:25:28 +030010525 PIPE_CONF_CHECK_I(pipe_src_w);
10526 PIPE_CONF_CHECK_I(pipe_src_h);
Daniel Vetter1bd1bd82013-04-29 21:56:12 +020010527
Daniel Vetter99535992014-04-13 12:00:33 +020010528 /*
10529 * FIXME: BIOS likes to set up a cloned config with lvds+external
10530 * screen. Since we don't yet re-compute the pipe config when moving
10531 * just the lvds port away to another pipe the sw tracking won't match.
10532 *
10533 * Proper atomic modesets with recomputed global state will fix this.
10534 * Until then just don't check gmch state for inherited modes.
10535 */
10536 if (!PIPE_CONF_QUIRK(PIPE_CONFIG_QUIRK_INHERITED_MODE)) {
10537 PIPE_CONF_CHECK_I(gmch_pfit.control);
10538 /* pfit ratios are autocomputed by the hw on gen4+ */
10539 if (INTEL_INFO(dev)->gen < 4)
10540 PIPE_CONF_CHECK_I(gmch_pfit.pgm_ratios);
10541 PIPE_CONF_CHECK_I(gmch_pfit.lvds_border_bits);
10542 }
10543
Chris Wilsonfd4daa92013-08-27 17:04:17 +010010544 PIPE_CONF_CHECK_I(pch_pfit.enabled);
10545 if (current_config->pch_pfit.enabled) {
10546 PIPE_CONF_CHECK_I(pch_pfit.pos);
10547 PIPE_CONF_CHECK_I(pch_pfit.size);
10548 }
Daniel Vetter2fa2fe92013-05-07 23:34:16 +020010549
Jesse Barnese59150d2014-01-07 13:30:45 -080010550 /* BDW+ don't expose a synchronous way to read the state */
10551 if (IS_HASWELL(dev))
10552 PIPE_CONF_CHECK_I(ips_enabled);
Paulo Zanoni42db64e2013-05-31 16:33:22 -030010553
Ville Syrjälä282740f2013-09-04 18:30:03 +030010554 PIPE_CONF_CHECK_I(double_wide);
10555
Daniel Vetter26804af2014-06-25 22:01:55 +030010556 PIPE_CONF_CHECK_X(ddi_pll_sel);
10557
Daniel Vetterc0d43d62013-06-07 23:11:08 +020010558 PIPE_CONF_CHECK_I(shared_dpll);
Daniel Vetter66e985c2013-06-05 13:34:20 +020010559 PIPE_CONF_CHECK_X(dpll_hw_state.dpll);
Daniel Vetter8bcc2792013-06-05 13:34:28 +020010560 PIPE_CONF_CHECK_X(dpll_hw_state.dpll_md);
Daniel Vetter66e985c2013-06-05 13:34:20 +020010561 PIPE_CONF_CHECK_X(dpll_hw_state.fp0);
10562 PIPE_CONF_CHECK_X(dpll_hw_state.fp1);
Daniel Vetterd452c5b2014-07-04 11:27:39 -030010563 PIPE_CONF_CHECK_X(dpll_hw_state.wrpll);
Damien Lespiau3f4cd192014-11-13 14:55:21 +000010564 PIPE_CONF_CHECK_X(dpll_hw_state.ctrl1);
10565 PIPE_CONF_CHECK_X(dpll_hw_state.cfgcr1);
10566 PIPE_CONF_CHECK_X(dpll_hw_state.cfgcr2);
Daniel Vetterc0d43d62013-06-07 23:11:08 +020010567
Ville Syrjälä42571ae2013-09-06 23:29:00 +030010568 if (IS_G4X(dev) || INTEL_INFO(dev)->gen >= 5)
10569 PIPE_CONF_CHECK_I(pipe_bpp);
10570
Jesse Barnesa9a7e982014-01-20 14:18:04 -080010571 PIPE_CONF_CHECK_CLOCK_FUZZY(adjusted_mode.crtc_clock);
10572 PIPE_CONF_CHECK_CLOCK_FUZZY(port_clock);
Ville Syrjälä5e550652013-09-06 23:29:07 +030010573
Daniel Vetter66e985c2013-06-05 13:34:20 +020010574#undef PIPE_CONF_CHECK_X
Daniel Vetter08a24032013-04-19 11:25:34 +020010575#undef PIPE_CONF_CHECK_I
Vandana Kannanb95af8b2014-08-05 07:51:23 -070010576#undef PIPE_CONF_CHECK_I_ALT
Daniel Vetter1bd1bd82013-04-29 21:56:12 +020010577#undef PIPE_CONF_CHECK_FLAGS
Ville Syrjälä5e550652013-09-06 23:29:07 +030010578#undef PIPE_CONF_CHECK_CLOCK_FUZZY
Daniel Vetterbb760062013-06-06 14:55:52 +020010579#undef PIPE_CONF_QUIRK
Daniel Vetter627eb5a2013-04-29 19:33:42 +020010580
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010010581 return true;
10582}
10583
Damien Lespiau08db6652014-11-04 17:06:52 +000010584static void check_wm_state(struct drm_device *dev)
10585{
10586 struct drm_i915_private *dev_priv = dev->dev_private;
10587 struct skl_ddb_allocation hw_ddb, *sw_ddb;
10588 struct intel_crtc *intel_crtc;
10589 int plane;
10590
10591 if (INTEL_INFO(dev)->gen < 9)
10592 return;
10593
10594 skl_ddb_get_hw_state(dev_priv, &hw_ddb);
10595 sw_ddb = &dev_priv->wm.skl_hw.ddb;
10596
10597 for_each_intel_crtc(dev, intel_crtc) {
10598 struct skl_ddb_entry *hw_entry, *sw_entry;
10599 const enum pipe pipe = intel_crtc->pipe;
10600
10601 if (!intel_crtc->active)
10602 continue;
10603
10604 /* planes */
10605 for_each_plane(pipe, plane) {
10606 hw_entry = &hw_ddb.plane[pipe][plane];
10607 sw_entry = &sw_ddb->plane[pipe][plane];
10608
10609 if (skl_ddb_entry_equal(hw_entry, sw_entry))
10610 continue;
10611
10612 DRM_ERROR("mismatch in DDB state pipe %c plane %d "
10613 "(expected (%u,%u), found (%u,%u))\n",
10614 pipe_name(pipe), plane + 1,
10615 sw_entry->start, sw_entry->end,
10616 hw_entry->start, hw_entry->end);
10617 }
10618
10619 /* cursor */
10620 hw_entry = &hw_ddb.cursor[pipe];
10621 sw_entry = &sw_ddb->cursor[pipe];
10622
10623 if (skl_ddb_entry_equal(hw_entry, sw_entry))
10624 continue;
10625
10626 DRM_ERROR("mismatch in DDB state pipe %c cursor "
10627 "(expected (%u,%u), found (%u,%u))\n",
10628 pipe_name(pipe),
10629 sw_entry->start, sw_entry->end,
10630 hw_entry->start, hw_entry->end);
10631 }
10632}
10633
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020010634static void
10635check_connector_state(struct drm_device *dev)
Daniel Vetter8af6cf82012-07-10 09:50:11 +020010636{
Daniel Vetter8af6cf82012-07-10 09:50:11 +020010637 struct intel_connector *connector;
10638
10639 list_for_each_entry(connector, &dev->mode_config.connector_list,
10640 base.head) {
10641 /* This also checks the encoder/connector hw state with the
10642 * ->get_hw_state callbacks. */
10643 intel_connector_check_state(connector);
10644
Rob Clarke2c719b2014-12-15 13:56:32 -050010645 I915_STATE_WARN(&connector->new_encoder->base != connector->base.encoder,
Daniel Vetter8af6cf82012-07-10 09:50:11 +020010646 "connector's staged encoder doesn't match current encoder\n");
10647 }
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020010648}
10649
10650static void
10651check_encoder_state(struct drm_device *dev)
10652{
10653 struct intel_encoder *encoder;
10654 struct intel_connector *connector;
Daniel Vetter8af6cf82012-07-10 09:50:11 +020010655
Damien Lespiaub2784e12014-08-05 11:29:37 +010010656 for_each_intel_encoder(dev, encoder) {
Daniel Vetter8af6cf82012-07-10 09:50:11 +020010657 bool enabled = false;
10658 bool active = false;
10659 enum pipe pipe, tracked_pipe;
10660
10661 DRM_DEBUG_KMS("[ENCODER:%d:%s]\n",
10662 encoder->base.base.id,
Jani Nikula8e329a02014-06-03 14:56:21 +030010663 encoder->base.name);
Daniel Vetter8af6cf82012-07-10 09:50:11 +020010664
Rob Clarke2c719b2014-12-15 13:56:32 -050010665 I915_STATE_WARN(&encoder->new_crtc->base != encoder->base.crtc,
Daniel Vetter8af6cf82012-07-10 09:50:11 +020010666 "encoder's stage crtc doesn't match current crtc\n");
Rob Clarke2c719b2014-12-15 13:56:32 -050010667 I915_STATE_WARN(encoder->connectors_active && !encoder->base.crtc,
Daniel Vetter8af6cf82012-07-10 09:50:11 +020010668 "encoder's active_connectors set, but no crtc\n");
10669
10670 list_for_each_entry(connector, &dev->mode_config.connector_list,
10671 base.head) {
10672 if (connector->base.encoder != &encoder->base)
10673 continue;
10674 enabled = true;
10675 if (connector->base.dpms != DRM_MODE_DPMS_OFF)
10676 active = true;
10677 }
Dave Airlie0e32b392014-05-02 14:02:48 +100010678 /*
10679 * for MST connectors if we unplug the connector is gone
10680 * away but the encoder is still connected to a crtc
10681 * until a modeset happens in response to the hotplug.
10682 */
10683 if (!enabled && encoder->base.encoder_type == DRM_MODE_ENCODER_DPMST)
10684 continue;
10685
Rob Clarke2c719b2014-12-15 13:56:32 -050010686 I915_STATE_WARN(!!encoder->base.crtc != enabled,
Daniel Vetter8af6cf82012-07-10 09:50:11 +020010687 "encoder's enabled state mismatch "
10688 "(expected %i, found %i)\n",
10689 !!encoder->base.crtc, enabled);
Rob Clarke2c719b2014-12-15 13:56:32 -050010690 I915_STATE_WARN(active && !encoder->base.crtc,
Daniel Vetter8af6cf82012-07-10 09:50:11 +020010691 "active encoder with no crtc\n");
10692
Rob Clarke2c719b2014-12-15 13:56:32 -050010693 I915_STATE_WARN(encoder->connectors_active != active,
Daniel Vetter8af6cf82012-07-10 09:50:11 +020010694 "encoder's computed active state doesn't match tracked active state "
10695 "(expected %i, found %i)\n", active, encoder->connectors_active);
10696
10697 active = encoder->get_hw_state(encoder, &pipe);
Rob Clarke2c719b2014-12-15 13:56:32 -050010698 I915_STATE_WARN(active != encoder->connectors_active,
Daniel Vetter8af6cf82012-07-10 09:50:11 +020010699 "encoder's hw state doesn't match sw tracking "
10700 "(expected %i, found %i)\n",
10701 encoder->connectors_active, active);
10702
10703 if (!encoder->base.crtc)
10704 continue;
10705
10706 tracked_pipe = to_intel_crtc(encoder->base.crtc)->pipe;
Rob Clarke2c719b2014-12-15 13:56:32 -050010707 I915_STATE_WARN(active && pipe != tracked_pipe,
Daniel Vetter8af6cf82012-07-10 09:50:11 +020010708 "active encoder's pipe doesn't match"
10709 "(expected %i, found %i)\n",
10710 tracked_pipe, pipe);
10711
10712 }
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020010713}
10714
10715static void
10716check_crtc_state(struct drm_device *dev)
10717{
Jani Nikulafbee40d2014-03-31 14:27:18 +030010718 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020010719 struct intel_crtc *crtc;
10720 struct intel_encoder *encoder;
10721 struct intel_crtc_config pipe_config;
Daniel Vetter8af6cf82012-07-10 09:50:11 +020010722
Damien Lespiaud3fcc802014-05-13 23:32:22 +010010723 for_each_intel_crtc(dev, crtc) {
Daniel Vetter8af6cf82012-07-10 09:50:11 +020010724 bool enabled = false;
10725 bool active = false;
10726
Jesse Barnes045ac3b2013-05-14 17:08:26 -070010727 memset(&pipe_config, 0, sizeof(pipe_config));
10728
Daniel Vetter8af6cf82012-07-10 09:50:11 +020010729 DRM_DEBUG_KMS("[CRTC:%d]\n",
10730 crtc->base.base.id);
10731
Rob Clarke2c719b2014-12-15 13:56:32 -050010732 I915_STATE_WARN(crtc->active && !crtc->base.enabled,
Daniel Vetter8af6cf82012-07-10 09:50:11 +020010733 "active crtc, but not enabled in sw tracking\n");
10734
Damien Lespiaub2784e12014-08-05 11:29:37 +010010735 for_each_intel_encoder(dev, encoder) {
Daniel Vetter8af6cf82012-07-10 09:50:11 +020010736 if (encoder->base.crtc != &crtc->base)
10737 continue;
10738 enabled = true;
10739 if (encoder->connectors_active)
10740 active = true;
10741 }
Daniel Vetter6c49f242013-06-06 12:45:25 +020010742
Rob Clarke2c719b2014-12-15 13:56:32 -050010743 I915_STATE_WARN(active != crtc->active,
Daniel Vetter8af6cf82012-07-10 09:50:11 +020010744 "crtc's computed active state doesn't match tracked active state "
10745 "(expected %i, found %i)\n", active, crtc->active);
Rob Clarke2c719b2014-12-15 13:56:32 -050010746 I915_STATE_WARN(enabled != crtc->base.enabled,
Daniel Vetter8af6cf82012-07-10 09:50:11 +020010747 "crtc's computed enabled state doesn't match tracked enabled state "
10748 "(expected %i, found %i)\n", enabled, crtc->base.enabled);
10749
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010010750 active = dev_priv->display.get_pipe_config(crtc,
10751 &pipe_config);
Daniel Vetterd62cf622013-05-29 10:41:29 +020010752
Ville Syrjäläb6b5d042014-08-15 01:22:07 +030010753 /* hw state is inconsistent with the pipe quirk */
10754 if ((crtc->pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE) ||
10755 (crtc->pipe == PIPE_B && dev_priv->quirks & QUIRK_PIPEB_FORCE))
Daniel Vetterd62cf622013-05-29 10:41:29 +020010756 active = crtc->active;
10757
Damien Lespiaub2784e12014-08-05 11:29:37 +010010758 for_each_intel_encoder(dev, encoder) {
Ville Syrjälä3eaba512013-08-05 17:57:48 +030010759 enum pipe pipe;
Daniel Vetter6c49f242013-06-06 12:45:25 +020010760 if (encoder->base.crtc != &crtc->base)
10761 continue;
Daniel Vetter1d37b682013-11-18 09:00:59 +010010762 if (encoder->get_hw_state(encoder, &pipe))
Daniel Vetter6c49f242013-06-06 12:45:25 +020010763 encoder->get_config(encoder, &pipe_config);
10764 }
10765
Rob Clarke2c719b2014-12-15 13:56:32 -050010766 I915_STATE_WARN(crtc->active != active,
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010010767 "crtc active state doesn't match with hw state "
10768 "(expected %i, found %i)\n", crtc->active, active);
10769
Daniel Vetterc0b03412013-05-28 12:05:54 +020010770 if (active &&
10771 !intel_pipe_config_compare(dev, &crtc->config, &pipe_config)) {
Rob Clarke2c719b2014-12-15 13:56:32 -050010772 I915_STATE_WARN(1, "pipe state doesn't match!\n");
Daniel Vetterc0b03412013-05-28 12:05:54 +020010773 intel_dump_pipe_config(crtc, &pipe_config,
10774 "[hw state]");
10775 intel_dump_pipe_config(crtc, &crtc->config,
10776 "[sw state]");
10777 }
Daniel Vetter8af6cf82012-07-10 09:50:11 +020010778 }
10779}
10780
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020010781static void
10782check_shared_dpll_state(struct drm_device *dev)
10783{
Jani Nikulafbee40d2014-03-31 14:27:18 +030010784 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020010785 struct intel_crtc *crtc;
10786 struct intel_dpll_hw_state dpll_hw_state;
10787 int i;
Daniel Vetter53589012013-06-05 13:34:16 +020010788
10789 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
10790 struct intel_shared_dpll *pll = &dev_priv->shared_dplls[i];
10791 int enabled_crtcs = 0, active_crtcs = 0;
10792 bool active;
10793
10794 memset(&dpll_hw_state, 0, sizeof(dpll_hw_state));
10795
10796 DRM_DEBUG_KMS("%s\n", pll->name);
10797
10798 active = pll->get_hw_state(dev_priv, pll, &dpll_hw_state);
10799
Rob Clarke2c719b2014-12-15 13:56:32 -050010800 I915_STATE_WARN(pll->active > hweight32(pll->config.crtc_mask),
Daniel Vetter53589012013-06-05 13:34:16 +020010801 "more active pll users than references: %i vs %i\n",
Ander Conselvan de Oliveira3e369b72014-10-29 11:32:32 +020010802 pll->active, hweight32(pll->config.crtc_mask));
Rob Clarke2c719b2014-12-15 13:56:32 -050010803 I915_STATE_WARN(pll->active && !pll->on,
Daniel Vetter53589012013-06-05 13:34:16 +020010804 "pll in active use but not on in sw tracking\n");
Rob Clarke2c719b2014-12-15 13:56:32 -050010805 I915_STATE_WARN(pll->on && !pll->active,
Daniel Vetter35c95372013-07-17 06:55:04 +020010806 "pll in on but not on in use in sw tracking\n");
Rob Clarke2c719b2014-12-15 13:56:32 -050010807 I915_STATE_WARN(pll->on != active,
Daniel Vetter53589012013-06-05 13:34:16 +020010808 "pll on state mismatch (expected %i, found %i)\n",
10809 pll->on, active);
10810
Damien Lespiaud3fcc802014-05-13 23:32:22 +010010811 for_each_intel_crtc(dev, crtc) {
Daniel Vetter53589012013-06-05 13:34:16 +020010812 if (crtc->base.enabled && intel_crtc_to_shared_dpll(crtc) == pll)
10813 enabled_crtcs++;
10814 if (crtc->active && intel_crtc_to_shared_dpll(crtc) == pll)
10815 active_crtcs++;
10816 }
Rob Clarke2c719b2014-12-15 13:56:32 -050010817 I915_STATE_WARN(pll->active != active_crtcs,
Daniel Vetter53589012013-06-05 13:34:16 +020010818 "pll active crtcs mismatch (expected %i, found %i)\n",
10819 pll->active, active_crtcs);
Rob Clarke2c719b2014-12-15 13:56:32 -050010820 I915_STATE_WARN(hweight32(pll->config.crtc_mask) != enabled_crtcs,
Daniel Vetter53589012013-06-05 13:34:16 +020010821 "pll enabled crtcs mismatch (expected %i, found %i)\n",
Ander Conselvan de Oliveira3e369b72014-10-29 11:32:32 +020010822 hweight32(pll->config.crtc_mask), enabled_crtcs);
Daniel Vetter66e985c2013-06-05 13:34:20 +020010823
Rob Clarke2c719b2014-12-15 13:56:32 -050010824 I915_STATE_WARN(pll->on && memcmp(&pll->config.hw_state, &dpll_hw_state,
Daniel Vetter66e985c2013-06-05 13:34:20 +020010825 sizeof(dpll_hw_state)),
10826 "pll hw state mismatch\n");
Daniel Vetter53589012013-06-05 13:34:16 +020010827 }
Daniel Vettera6778b32012-07-02 09:56:42 +020010828}
10829
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020010830void
10831intel_modeset_check_state(struct drm_device *dev)
10832{
Damien Lespiau08db6652014-11-04 17:06:52 +000010833 check_wm_state(dev);
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020010834 check_connector_state(dev);
10835 check_encoder_state(dev);
10836 check_crtc_state(dev);
10837 check_shared_dpll_state(dev);
10838}
10839
Ville Syrjälä18442d02013-09-13 16:00:08 +030010840void ironlake_check_encoder_dotclock(const struct intel_crtc_config *pipe_config,
10841 int dotclock)
10842{
10843 /*
10844 * FDI already provided one idea for the dotclock.
10845 * Yell if the encoder disagrees.
10846 */
Damien Lespiau241bfc32013-09-25 16:45:37 +010010847 WARN(!intel_fuzzy_clock_check(pipe_config->adjusted_mode.crtc_clock, dotclock),
Ville Syrjälä18442d02013-09-13 16:00:08 +030010848 "FDI dotclock and encoder dotclock mismatch, fdi: %i, encoder: %i\n",
Damien Lespiau241bfc32013-09-25 16:45:37 +010010849 pipe_config->adjusted_mode.crtc_clock, dotclock);
Ville Syrjälä18442d02013-09-13 16:00:08 +030010850}
10851
Ville Syrjälä80715b22014-05-15 20:23:23 +030010852static void update_scanline_offset(struct intel_crtc *crtc)
10853{
10854 struct drm_device *dev = crtc->base.dev;
10855
10856 /*
10857 * The scanline counter increments at the leading edge of hsync.
10858 *
10859 * On most platforms it starts counting from vtotal-1 on the
10860 * first active line. That means the scanline counter value is
10861 * always one less than what we would expect. Ie. just after
10862 * start of vblank, which also occurs at start of hsync (on the
10863 * last active line), the scanline counter will read vblank_start-1.
10864 *
10865 * On gen2 the scanline counter starts counting from 1 instead
10866 * of vtotal-1, so we have to subtract one (or rather add vtotal-1
10867 * to keep the value positive), instead of adding one.
10868 *
10869 * On HSW+ the behaviour of the scanline counter depends on the output
10870 * type. For DP ports it behaves like most other platforms, but on HDMI
10871 * there's an extra 1 line difference. So we need to add two instead of
10872 * one to the value.
10873 */
10874 if (IS_GEN2(dev)) {
10875 const struct drm_display_mode *mode = &crtc->config.adjusted_mode;
10876 int vtotal;
10877
10878 vtotal = mode->crtc_vtotal;
10879 if (mode->flags & DRM_MODE_FLAG_INTERLACE)
10880 vtotal /= 2;
10881
10882 crtc->scanline_offset = vtotal - 1;
10883 } else if (HAS_DDI(dev) &&
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +030010884 intel_pipe_has_type(crtc, INTEL_OUTPUT_HDMI)) {
Ville Syrjälä80715b22014-05-15 20:23:23 +030010885 crtc->scanline_offset = 2;
10886 } else
10887 crtc->scanline_offset = 1;
10888}
10889
Jesse Barnes7f271262014-11-05 14:26:06 -080010890static struct intel_crtc_config *
10891intel_modeset_compute_config(struct drm_crtc *crtc,
10892 struct drm_display_mode *mode,
10893 struct drm_framebuffer *fb,
10894 unsigned *modeset_pipes,
10895 unsigned *prepare_pipes,
10896 unsigned *disable_pipes)
10897{
10898 struct intel_crtc_config *pipe_config = NULL;
10899
10900 intel_modeset_affected_pipes(crtc, modeset_pipes,
10901 prepare_pipes, disable_pipes);
10902
10903 if ((*modeset_pipes) == 0)
10904 goto out;
10905
10906 /*
10907 * Note this needs changes when we start tracking multiple modes
10908 * and crtcs. At that point we'll need to compute the whole config
10909 * (i.e. one pipe_config for each crtc) rather than just the one
10910 * for this crtc.
10911 */
10912 pipe_config = intel_modeset_pipe_config(crtc, fb, mode);
10913 if (IS_ERR(pipe_config)) {
10914 goto out;
10915 }
10916 intel_dump_pipe_config(to_intel_crtc(crtc), pipe_config,
10917 "[modeset]");
Jesse Barnes7f271262014-11-05 14:26:06 -080010918
10919out:
10920 return pipe_config;
10921}
10922
Daniel Vetterf30da182013-04-11 20:22:50 +020010923static int __intel_set_mode(struct drm_crtc *crtc,
10924 struct drm_display_mode *mode,
Jesse Barnes7f271262014-11-05 14:26:06 -080010925 int x, int y, struct drm_framebuffer *fb,
10926 struct intel_crtc_config *pipe_config,
10927 unsigned modeset_pipes,
10928 unsigned prepare_pipes,
10929 unsigned disable_pipes)
Daniel Vettera6778b32012-07-02 09:56:42 +020010930{
10931 struct drm_device *dev = crtc->dev;
Jani Nikulafbee40d2014-03-31 14:27:18 +030010932 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjälä4b4b9232013-10-26 17:59:30 +030010933 struct drm_display_mode *saved_mode;
Daniel Vetter25c5b262012-07-08 22:08:04 +020010934 struct intel_crtc *intel_crtc;
Chris Wilsonc0c36b942012-12-19 16:08:43 +000010935 int ret = 0;
Daniel Vettera6778b32012-07-02 09:56:42 +020010936
Ville Syrjälä4b4b9232013-10-26 17:59:30 +030010937 saved_mode = kmalloc(sizeof(*saved_mode), GFP_KERNEL);
Chris Wilsonc0c36b942012-12-19 16:08:43 +000010938 if (!saved_mode)
10939 return -ENOMEM;
Daniel Vettera6778b32012-07-02 09:56:42 +020010940
Tim Gardner3ac18232012-12-07 07:54:26 -070010941 *saved_mode = crtc->mode;
Daniel Vettera6778b32012-07-02 09:56:42 +020010942
Ville Syrjäläb9950a12014-11-21 21:00:36 +020010943 if (modeset_pipes)
10944 to_intel_crtc(crtc)->new_config = pipe_config;
10945
Jesse Barnes30a970c2013-11-04 13:48:12 -080010946 /*
10947 * See if the config requires any additional preparation, e.g.
10948 * to adjust global state with pipes off. We need to do this
10949 * here so we can get the modeset_pipe updated config for the new
10950 * mode set on this crtc. For other crtcs we need to use the
10951 * adjusted_mode bits in the crtc directly.
10952 */
Ville Syrjäläc164f832013-11-05 22:34:12 +020010953 if (IS_VALLEYVIEW(dev)) {
Ville Syrjälä2f2d7aa2014-01-10 11:28:08 +020010954 valleyview_modeset_global_pipes(dev, &prepare_pipes);
Jesse Barnes30a970c2013-11-04 13:48:12 -080010955
Ville Syrjäläc164f832013-11-05 22:34:12 +020010956 /* may have added more to prepare_pipes than we should */
10957 prepare_pipes &= ~disable_pipes;
10958 }
10959
Ander Conselvan de Oliveira8bd31e62014-10-29 11:32:33 +020010960 if (dev_priv->display.crtc_compute_clock) {
10961 unsigned clear_pipes = modeset_pipes | disable_pipes;
10962
10963 ret = intel_shared_dpll_start_config(dev_priv, clear_pipes);
10964 if (ret)
10965 goto done;
10966
10967 for_each_intel_crtc_masked(dev, modeset_pipes, intel_crtc) {
10968 ret = dev_priv->display.crtc_compute_clock(intel_crtc);
10969 if (ret) {
10970 intel_shared_dpll_abort_config(dev_priv);
10971 goto done;
10972 }
10973 }
10974 }
10975
Daniel Vetter460da9162013-03-27 00:44:51 +010010976 for_each_intel_crtc_masked(dev, disable_pipes, intel_crtc)
10977 intel_crtc_disable(&intel_crtc->base);
10978
Daniel Vetterea9d7582012-07-10 10:42:52 +020010979 for_each_intel_crtc_masked(dev, prepare_pipes, intel_crtc) {
10980 if (intel_crtc->base.enabled)
10981 dev_priv->display.crtc_disable(&intel_crtc->base);
10982 }
Daniel Vettera6778b32012-07-02 09:56:42 +020010983
Daniel Vetter6c4c86f2012-09-10 21:58:30 +020010984 /* crtc->mode is already used by the ->mode_set callbacks, hence we need
10985 * to set it here already despite that we pass it down the callchain.
Jesse Barnes7f271262014-11-05 14:26:06 -080010986 *
10987 * Note we'll need to fix this up when we start tracking multiple
10988 * pipes; here we assume a single modeset_pipe and only track the
10989 * single crtc and mode.
Daniel Vetter6c4c86f2012-09-10 21:58:30 +020010990 */
Daniel Vetterb8cecdf2013-03-27 00:44:50 +010010991 if (modeset_pipes) {
Daniel Vetter25c5b262012-07-08 22:08:04 +020010992 crtc->mode = *mode;
Daniel Vetterb8cecdf2013-03-27 00:44:50 +010010993 /* mode_set/enable/disable functions rely on a correct pipe
10994 * config. */
10995 to_intel_crtc(crtc)->config = *pipe_config;
Ville Syrjälä50741ab2014-01-10 11:28:07 +020010996 to_intel_crtc(crtc)->new_config = &to_intel_crtc(crtc)->config;
Ville Syrjäläc326c0a2013-10-28 12:53:41 +020010997
10998 /*
10999 * Calculate and store various constants which
11000 * are later needed by vblank and swap-completion
11001 * timestamping. They are derived from true hwmode.
11002 */
11003 drm_calc_timestamping_constants(crtc,
11004 &pipe_config->adjusted_mode);
Daniel Vetterb8cecdf2013-03-27 00:44:50 +010011005 }
Daniel Vetter7758a112012-07-08 19:40:39 +020011006
Daniel Vetterea9d7582012-07-10 10:42:52 +020011007 /* Only after disabling all output pipelines that will be changed can we
11008 * update the the output configuration. */
11009 intel_modeset_update_state(dev, prepare_pipes);
11010
Ville Syrjälä50f6e502014-11-06 14:49:12 +020011011 modeset_update_crtc_power_domains(dev);
Daniel Vetter47fab732012-10-26 10:58:18 +020011012
Daniel Vettera6778b32012-07-02 09:56:42 +020011013 /* Set up the DPLL and any encoders state that needs to adjust or depend
11014 * on the DPLL.
11015 */
Daniel Vetter25c5b262012-07-08 22:08:04 +020011016 for_each_intel_crtc_masked(dev, modeset_pipes, intel_crtc) {
Gustavo Padovan455a6802014-12-01 15:40:11 -080011017 struct drm_plane *primary = intel_crtc->base.primary;
11018 int vdisplay, hdisplay;
Daniel Vetter4c107942014-04-24 23:55:05 +020011019
Gustavo Padovan455a6802014-12-01 15:40:11 -080011020 drm_crtc_get_hv_timing(mode, &hdisplay, &vdisplay);
11021 ret = primary->funcs->update_plane(primary, &intel_crtc->base,
11022 fb, 0, 0,
11023 hdisplay, vdisplay,
11024 x << 16, y << 16,
11025 hdisplay << 16, vdisplay << 16);
Daniel Vettera6778b32012-07-02 09:56:42 +020011026 }
11027
11028 /* Now enable the clocks, plane, pipe, and connectors that we set up. */
Ville Syrjälä80715b22014-05-15 20:23:23 +030011029 for_each_intel_crtc_masked(dev, prepare_pipes, intel_crtc) {
11030 update_scanline_offset(intel_crtc);
11031
Daniel Vetter25c5b262012-07-08 22:08:04 +020011032 dev_priv->display.crtc_enable(&intel_crtc->base);
Ville Syrjälä80715b22014-05-15 20:23:23 +030011033 }
Daniel Vettera6778b32012-07-02 09:56:42 +020011034
Daniel Vettera6778b32012-07-02 09:56:42 +020011035 /* FIXME: add subpixel order */
11036done:
Ville Syrjälä4b4b9232013-10-26 17:59:30 +030011037 if (ret && crtc->enabled)
Tim Gardner3ac18232012-12-07 07:54:26 -070011038 crtc->mode = *saved_mode;
Daniel Vettera6778b32012-07-02 09:56:42 +020011039
Daniel Vetterb8cecdf2013-03-27 00:44:50 +010011040 kfree(pipe_config);
Tim Gardner3ac18232012-12-07 07:54:26 -070011041 kfree(saved_mode);
Daniel Vettera6778b32012-07-02 09:56:42 +020011042 return ret;
11043}
11044
Jesse Barnes7f271262014-11-05 14:26:06 -080011045static int intel_set_mode_pipes(struct drm_crtc *crtc,
11046 struct drm_display_mode *mode,
11047 int x, int y, struct drm_framebuffer *fb,
11048 struct intel_crtc_config *pipe_config,
11049 unsigned modeset_pipes,
11050 unsigned prepare_pipes,
11051 unsigned disable_pipes)
11052{
11053 int ret;
11054
11055 ret = __intel_set_mode(crtc, mode, x, y, fb, pipe_config, modeset_pipes,
11056 prepare_pipes, disable_pipes);
11057
11058 if (ret == 0)
11059 intel_modeset_check_state(crtc->dev);
11060
11061 return ret;
11062}
11063
Damien Lespiaue7457a92013-08-08 22:28:59 +010011064static int intel_set_mode(struct drm_crtc *crtc,
11065 struct drm_display_mode *mode,
11066 int x, int y, struct drm_framebuffer *fb)
Daniel Vetterf30da182013-04-11 20:22:50 +020011067{
Jesse Barnes7f271262014-11-05 14:26:06 -080011068 struct intel_crtc_config *pipe_config;
11069 unsigned modeset_pipes, prepare_pipes, disable_pipes;
Daniel Vetterf30da182013-04-11 20:22:50 +020011070
Jesse Barnes7f271262014-11-05 14:26:06 -080011071 pipe_config = intel_modeset_compute_config(crtc, mode, fb,
11072 &modeset_pipes,
11073 &prepare_pipes,
11074 &disable_pipes);
Daniel Vetterf30da182013-04-11 20:22:50 +020011075
Jesse Barnes7f271262014-11-05 14:26:06 -080011076 if (IS_ERR(pipe_config))
11077 return PTR_ERR(pipe_config);
Daniel Vetterf30da182013-04-11 20:22:50 +020011078
Jesse Barnes7f271262014-11-05 14:26:06 -080011079 return intel_set_mode_pipes(crtc, mode, x, y, fb, pipe_config,
11080 modeset_pipes, prepare_pipes,
11081 disable_pipes);
Daniel Vetterf30da182013-04-11 20:22:50 +020011082}
11083
Chris Wilsonc0c36b942012-12-19 16:08:43 +000011084void intel_crtc_restore_mode(struct drm_crtc *crtc)
11085{
Matt Roperf4510a22014-04-01 15:22:40 -070011086 intel_set_mode(crtc, &crtc->mode, crtc->x, crtc->y, crtc->primary->fb);
Chris Wilsonc0c36b942012-12-19 16:08:43 +000011087}
11088
Daniel Vetter25c5b262012-07-08 22:08:04 +020011089#undef for_each_intel_crtc_masked
11090
Daniel Vetterd9e55602012-07-04 22:16:09 +020011091static void intel_set_config_free(struct intel_set_config *config)
11092{
11093 if (!config)
11094 return;
11095
Daniel Vetter1aa4b622012-07-05 16:20:48 +020011096 kfree(config->save_connector_encoders);
11097 kfree(config->save_encoder_crtcs);
Ville Syrjälä76688512014-01-10 11:28:06 +020011098 kfree(config->save_crtc_enabled);
Daniel Vetterd9e55602012-07-04 22:16:09 +020011099 kfree(config);
11100}
11101
Daniel Vetter85f9eb72012-07-04 22:24:08 +020011102static int intel_set_config_save_state(struct drm_device *dev,
11103 struct intel_set_config *config)
11104{
Ville Syrjälä76688512014-01-10 11:28:06 +020011105 struct drm_crtc *crtc;
Daniel Vetter85f9eb72012-07-04 22:24:08 +020011106 struct drm_encoder *encoder;
11107 struct drm_connector *connector;
11108 int count;
11109
Ville Syrjälä76688512014-01-10 11:28:06 +020011110 config->save_crtc_enabled =
11111 kcalloc(dev->mode_config.num_crtc,
11112 sizeof(bool), GFP_KERNEL);
11113 if (!config->save_crtc_enabled)
11114 return -ENOMEM;
11115
Daniel Vetter1aa4b622012-07-05 16:20:48 +020011116 config->save_encoder_crtcs =
11117 kcalloc(dev->mode_config.num_encoder,
11118 sizeof(struct drm_crtc *), GFP_KERNEL);
11119 if (!config->save_encoder_crtcs)
Daniel Vetter85f9eb72012-07-04 22:24:08 +020011120 return -ENOMEM;
11121
Daniel Vetter1aa4b622012-07-05 16:20:48 +020011122 config->save_connector_encoders =
11123 kcalloc(dev->mode_config.num_connector,
11124 sizeof(struct drm_encoder *), GFP_KERNEL);
11125 if (!config->save_connector_encoders)
Daniel Vetter85f9eb72012-07-04 22:24:08 +020011126 return -ENOMEM;
11127
11128 /* Copy data. Note that driver private data is not affected.
11129 * Should anything bad happen only the expected state is
11130 * restored, not the drivers personal bookkeeping.
11131 */
11132 count = 0;
Damien Lespiau70e1e0e2014-05-13 23:32:24 +010011133 for_each_crtc(dev, crtc) {
Ville Syrjälä76688512014-01-10 11:28:06 +020011134 config->save_crtc_enabled[count++] = crtc->enabled;
11135 }
11136
11137 count = 0;
Daniel Vetter85f9eb72012-07-04 22:24:08 +020011138 list_for_each_entry(encoder, &dev->mode_config.encoder_list, head) {
Daniel Vetter1aa4b622012-07-05 16:20:48 +020011139 config->save_encoder_crtcs[count++] = encoder->crtc;
Daniel Vetter85f9eb72012-07-04 22:24:08 +020011140 }
11141
11142 count = 0;
11143 list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
Daniel Vetter1aa4b622012-07-05 16:20:48 +020011144 config->save_connector_encoders[count++] = connector->encoder;
Daniel Vetter85f9eb72012-07-04 22:24:08 +020011145 }
11146
11147 return 0;
11148}
11149
11150static void intel_set_config_restore_state(struct drm_device *dev,
11151 struct intel_set_config *config)
11152{
Ville Syrjälä76688512014-01-10 11:28:06 +020011153 struct intel_crtc *crtc;
Daniel Vetter9a935852012-07-05 22:34:27 +020011154 struct intel_encoder *encoder;
11155 struct intel_connector *connector;
Daniel Vetter85f9eb72012-07-04 22:24:08 +020011156 int count;
11157
11158 count = 0;
Damien Lespiaud3fcc802014-05-13 23:32:22 +010011159 for_each_intel_crtc(dev, crtc) {
Ville Syrjälä76688512014-01-10 11:28:06 +020011160 crtc->new_enabled = config->save_crtc_enabled[count++];
Ville Syrjälä7bd0a8e2014-01-14 14:31:38 +020011161
11162 if (crtc->new_enabled)
11163 crtc->new_config = &crtc->config;
11164 else
11165 crtc->new_config = NULL;
Ville Syrjälä76688512014-01-10 11:28:06 +020011166 }
11167
11168 count = 0;
Damien Lespiaub2784e12014-08-05 11:29:37 +010011169 for_each_intel_encoder(dev, encoder) {
Daniel Vetter9a935852012-07-05 22:34:27 +020011170 encoder->new_crtc =
11171 to_intel_crtc(config->save_encoder_crtcs[count++]);
Daniel Vetter85f9eb72012-07-04 22:24:08 +020011172 }
11173
11174 count = 0;
Daniel Vetter9a935852012-07-05 22:34:27 +020011175 list_for_each_entry(connector, &dev->mode_config.connector_list, base.head) {
11176 connector->new_encoder =
11177 to_intel_encoder(config->save_connector_encoders[count++]);
Daniel Vetter85f9eb72012-07-04 22:24:08 +020011178 }
11179}
11180
Imre Deake3de42b2013-05-03 19:44:07 +020011181static bool
Chris Wilson2e57f472013-07-17 12:14:40 +010011182is_crtc_connector_off(struct drm_mode_set *set)
Imre Deake3de42b2013-05-03 19:44:07 +020011183{
11184 int i;
11185
Chris Wilson2e57f472013-07-17 12:14:40 +010011186 if (set->num_connectors == 0)
11187 return false;
11188
11189 if (WARN_ON(set->connectors == NULL))
11190 return false;
11191
11192 for (i = 0; i < set->num_connectors; i++)
11193 if (set->connectors[i]->encoder &&
11194 set->connectors[i]->encoder->crtc == set->crtc &&
11195 set->connectors[i]->dpms != DRM_MODE_DPMS_ON)
Imre Deake3de42b2013-05-03 19:44:07 +020011196 return true;
11197
11198 return false;
11199}
11200
Daniel Vetter5e2b5842012-07-04 22:41:29 +020011201static void
11202intel_set_config_compute_mode_changes(struct drm_mode_set *set,
11203 struct intel_set_config *config)
11204{
11205
11206 /* We should be able to check here if the fb has the same properties
11207 * and then just flip_or_move it */
Chris Wilson2e57f472013-07-17 12:14:40 +010011208 if (is_crtc_connector_off(set)) {
11209 config->mode_changed = true;
Matt Roperf4510a22014-04-01 15:22:40 -070011210 } else if (set->crtc->primary->fb != set->fb) {
Matt Roper3b150f02014-05-29 08:06:53 -070011211 /*
11212 * If we have no fb, we can only flip as long as the crtc is
11213 * active, otherwise we need a full mode set. The crtc may
11214 * be active if we've only disabled the primary plane, or
11215 * in fastboot situations.
11216 */
Matt Roperf4510a22014-04-01 15:22:40 -070011217 if (set->crtc->primary->fb == NULL) {
Jesse Barnes319d9822013-06-26 01:38:19 +030011218 struct intel_crtc *intel_crtc =
11219 to_intel_crtc(set->crtc);
11220
Matt Roper3b150f02014-05-29 08:06:53 -070011221 if (intel_crtc->active) {
Jesse Barnes319d9822013-06-26 01:38:19 +030011222 DRM_DEBUG_KMS("crtc has no fb, will flip\n");
11223 config->fb_changed = true;
11224 } else {
11225 DRM_DEBUG_KMS("inactive crtc, full mode set\n");
11226 config->mode_changed = true;
11227 }
Daniel Vetter5e2b5842012-07-04 22:41:29 +020011228 } else if (set->fb == NULL) {
11229 config->mode_changed = true;
Daniel Vetter72f49012013-03-28 16:01:35 +010011230 } else if (set->fb->pixel_format !=
Matt Roperf4510a22014-04-01 15:22:40 -070011231 set->crtc->primary->fb->pixel_format) {
Daniel Vetter5e2b5842012-07-04 22:41:29 +020011232 config->mode_changed = true;
Imre Deake3de42b2013-05-03 19:44:07 +020011233 } else {
Daniel Vetter5e2b5842012-07-04 22:41:29 +020011234 config->fb_changed = true;
Imre Deake3de42b2013-05-03 19:44:07 +020011235 }
Daniel Vetter5e2b5842012-07-04 22:41:29 +020011236 }
11237
Daniel Vetter835c5872012-07-10 18:11:08 +020011238 if (set->fb && (set->x != set->crtc->x || set->y != set->crtc->y))
Daniel Vetter5e2b5842012-07-04 22:41:29 +020011239 config->fb_changed = true;
11240
11241 if (set->mode && !drm_mode_equal(set->mode, &set->crtc->mode)) {
11242 DRM_DEBUG_KMS("modes are different, full mode set\n");
11243 drm_mode_debug_printmodeline(&set->crtc->mode);
11244 drm_mode_debug_printmodeline(set->mode);
11245 config->mode_changed = true;
11246 }
Chris Wilsona1d95702013-08-13 18:48:47 +010011247
11248 DRM_DEBUG_KMS("computed changes for [CRTC:%d], mode_changed=%d, fb_changed=%d\n",
11249 set->crtc->base.id, config->mode_changed, config->fb_changed);
Daniel Vetter5e2b5842012-07-04 22:41:29 +020011250}
11251
Daniel Vetter2e431052012-07-04 22:42:15 +020011252static int
Daniel Vetter9a935852012-07-05 22:34:27 +020011253intel_modeset_stage_output_state(struct drm_device *dev,
11254 struct drm_mode_set *set,
11255 struct intel_set_config *config)
Daniel Vetter50f56112012-07-02 09:35:43 +020011256{
Daniel Vetter9a935852012-07-05 22:34:27 +020011257 struct intel_connector *connector;
11258 struct intel_encoder *encoder;
Ville Syrjälä76688512014-01-10 11:28:06 +020011259 struct intel_crtc *crtc;
Paulo Zanonif3f08572013-08-12 14:56:53 -030011260 int ro;
Daniel Vetter50f56112012-07-02 09:35:43 +020011261
Damien Lespiau9abdda72013-02-13 13:29:23 +000011262 /* The upper layers ensure that we either disable a crtc or have a list
Daniel Vetter9a935852012-07-05 22:34:27 +020011263 * of connectors. For paranoia, double-check this. */
11264 WARN_ON(!set->fb && (set->num_connectors != 0));
11265 WARN_ON(set->fb && (set->num_connectors == 0));
11266
Daniel Vetter9a935852012-07-05 22:34:27 +020011267 list_for_each_entry(connector, &dev->mode_config.connector_list,
11268 base.head) {
11269 /* Otherwise traverse passed in connector list and get encoders
11270 * for them. */
Daniel Vetter50f56112012-07-02 09:35:43 +020011271 for (ro = 0; ro < set->num_connectors; ro++) {
Daniel Vetter9a935852012-07-05 22:34:27 +020011272 if (set->connectors[ro] == &connector->base) {
Dave Airlie0e32b392014-05-02 14:02:48 +100011273 connector->new_encoder = intel_find_encoder(connector, to_intel_crtc(set->crtc)->pipe);
Daniel Vetter50f56112012-07-02 09:35:43 +020011274 break;
11275 }
11276 }
11277
Daniel Vetter9a935852012-07-05 22:34:27 +020011278 /* If we disable the crtc, disable all its connectors. Also, if
11279 * the connector is on the changing crtc but not on the new
11280 * connector list, disable it. */
11281 if ((!set->fb || ro == set->num_connectors) &&
11282 connector->base.encoder &&
11283 connector->base.encoder->crtc == set->crtc) {
11284 connector->new_encoder = NULL;
11285
11286 DRM_DEBUG_KMS("[CONNECTOR:%d:%s] to [NOCRTC]\n",
11287 connector->base.base.id,
Jani Nikulac23cc412014-06-03 14:56:17 +030011288 connector->base.name);
Daniel Vetter9a935852012-07-05 22:34:27 +020011289 }
11290
11291
11292 if (&connector->new_encoder->base != connector->base.encoder) {
Daniel Vetter50f56112012-07-02 09:35:43 +020011293 DRM_DEBUG_KMS("encoder changed, full mode switch\n");
Daniel Vetter5e2b5842012-07-04 22:41:29 +020011294 config->mode_changed = true;
Daniel Vetter50f56112012-07-02 09:35:43 +020011295 }
Daniel Vetter9a935852012-07-05 22:34:27 +020011296 }
11297 /* connector->new_encoder is now updated for all connectors. */
11298
11299 /* Update crtc of enabled connectors. */
Daniel Vetter9a935852012-07-05 22:34:27 +020011300 list_for_each_entry(connector, &dev->mode_config.connector_list,
11301 base.head) {
Ville Syrjälä76688512014-01-10 11:28:06 +020011302 struct drm_crtc *new_crtc;
11303
Daniel Vetter9a935852012-07-05 22:34:27 +020011304 if (!connector->new_encoder)
Daniel Vetter50f56112012-07-02 09:35:43 +020011305 continue;
11306
Daniel Vetter9a935852012-07-05 22:34:27 +020011307 new_crtc = connector->new_encoder->base.crtc;
Daniel Vetter50f56112012-07-02 09:35:43 +020011308
11309 for (ro = 0; ro < set->num_connectors; ro++) {
Daniel Vetter9a935852012-07-05 22:34:27 +020011310 if (set->connectors[ro] == &connector->base)
Daniel Vetter50f56112012-07-02 09:35:43 +020011311 new_crtc = set->crtc;
11312 }
11313
11314 /* Make sure the new CRTC will work with the encoder */
Thierry Reding14509912014-01-13 12:00:22 +010011315 if (!drm_encoder_crtc_ok(&connector->new_encoder->base,
11316 new_crtc)) {
Daniel Vetter5e2b5842012-07-04 22:41:29 +020011317 return -EINVAL;
Daniel Vetter50f56112012-07-02 09:35:43 +020011318 }
Dave Airlie0e32b392014-05-02 14:02:48 +100011319 connector->new_encoder->new_crtc = to_intel_crtc(new_crtc);
Daniel Vetter9a935852012-07-05 22:34:27 +020011320
11321 DRM_DEBUG_KMS("[CONNECTOR:%d:%s] to [CRTC:%d]\n",
11322 connector->base.base.id,
Jani Nikulac23cc412014-06-03 14:56:17 +030011323 connector->base.name,
Daniel Vetter9a935852012-07-05 22:34:27 +020011324 new_crtc->base.id);
11325 }
11326
11327 /* Check for any encoders that needs to be disabled. */
Damien Lespiaub2784e12014-08-05 11:29:37 +010011328 for_each_intel_encoder(dev, encoder) {
Paulo Zanoni5a65f352014-01-07 14:55:53 -020011329 int num_connectors = 0;
Daniel Vetter9a935852012-07-05 22:34:27 +020011330 list_for_each_entry(connector,
11331 &dev->mode_config.connector_list,
11332 base.head) {
11333 if (connector->new_encoder == encoder) {
11334 WARN_ON(!connector->new_encoder->new_crtc);
Paulo Zanoni5a65f352014-01-07 14:55:53 -020011335 num_connectors++;
Daniel Vetter9a935852012-07-05 22:34:27 +020011336 }
11337 }
Paulo Zanoni5a65f352014-01-07 14:55:53 -020011338
11339 if (num_connectors == 0)
11340 encoder->new_crtc = NULL;
11341 else if (num_connectors > 1)
11342 return -EINVAL;
11343
Daniel Vetter9a935852012-07-05 22:34:27 +020011344 /* Only now check for crtc changes so we don't miss encoders
11345 * that will be disabled. */
11346 if (&encoder->new_crtc->base != encoder->base.crtc) {
Daniel Vetter50f56112012-07-02 09:35:43 +020011347 DRM_DEBUG_KMS("crtc changed, full mode switch\n");
Daniel Vetter5e2b5842012-07-04 22:41:29 +020011348 config->mode_changed = true;
Daniel Vetter50f56112012-07-02 09:35:43 +020011349 }
11350 }
Daniel Vetter9a935852012-07-05 22:34:27 +020011351 /* Now we've also updated encoder->new_crtc for all encoders. */
Dave Airlie0e32b392014-05-02 14:02:48 +100011352 list_for_each_entry(connector, &dev->mode_config.connector_list,
11353 base.head) {
11354 if (connector->new_encoder)
11355 if (connector->new_encoder != connector->encoder)
11356 connector->encoder = connector->new_encoder;
11357 }
Damien Lespiaud3fcc802014-05-13 23:32:22 +010011358 for_each_intel_crtc(dev, crtc) {
Ville Syrjälä76688512014-01-10 11:28:06 +020011359 crtc->new_enabled = false;
11360
Damien Lespiaub2784e12014-08-05 11:29:37 +010011361 for_each_intel_encoder(dev, encoder) {
Ville Syrjälä76688512014-01-10 11:28:06 +020011362 if (encoder->new_crtc == crtc) {
11363 crtc->new_enabled = true;
11364 break;
11365 }
11366 }
11367
11368 if (crtc->new_enabled != crtc->base.enabled) {
11369 DRM_DEBUG_KMS("crtc %sabled, full mode switch\n",
11370 crtc->new_enabled ? "en" : "dis");
11371 config->mode_changed = true;
11372 }
Ville Syrjälä7bd0a8e2014-01-14 14:31:38 +020011373
11374 if (crtc->new_enabled)
11375 crtc->new_config = &crtc->config;
11376 else
11377 crtc->new_config = NULL;
Ville Syrjälä76688512014-01-10 11:28:06 +020011378 }
11379
Daniel Vetter2e431052012-07-04 22:42:15 +020011380 return 0;
11381}
11382
Ville Syrjälä7d00a1f2014-01-10 11:28:09 +020011383static void disable_crtc_nofb(struct intel_crtc *crtc)
11384{
11385 struct drm_device *dev = crtc->base.dev;
11386 struct intel_encoder *encoder;
11387 struct intel_connector *connector;
11388
11389 DRM_DEBUG_KMS("Trying to restore without FB -> disabling pipe %c\n",
11390 pipe_name(crtc->pipe));
11391
11392 list_for_each_entry(connector, &dev->mode_config.connector_list, base.head) {
11393 if (connector->new_encoder &&
11394 connector->new_encoder->new_crtc == crtc)
11395 connector->new_encoder = NULL;
11396 }
11397
Damien Lespiaub2784e12014-08-05 11:29:37 +010011398 for_each_intel_encoder(dev, encoder) {
Ville Syrjälä7d00a1f2014-01-10 11:28:09 +020011399 if (encoder->new_crtc == crtc)
11400 encoder->new_crtc = NULL;
11401 }
11402
11403 crtc->new_enabled = false;
Ville Syrjälä7bd0a8e2014-01-14 14:31:38 +020011404 crtc->new_config = NULL;
Ville Syrjälä7d00a1f2014-01-10 11:28:09 +020011405}
11406
Daniel Vetter2e431052012-07-04 22:42:15 +020011407static int intel_crtc_set_config(struct drm_mode_set *set)
11408{
11409 struct drm_device *dev;
Daniel Vetter2e431052012-07-04 22:42:15 +020011410 struct drm_mode_set save_set;
11411 struct intel_set_config *config;
Jesse Barnes50f52752014-11-07 13:11:00 -080011412 struct intel_crtc_config *pipe_config;
11413 unsigned modeset_pipes, prepare_pipes, disable_pipes;
Daniel Vetter2e431052012-07-04 22:42:15 +020011414 int ret;
Daniel Vetter2e431052012-07-04 22:42:15 +020011415
Daniel Vetter8d3e3752012-07-05 16:09:09 +020011416 BUG_ON(!set);
11417 BUG_ON(!set->crtc);
11418 BUG_ON(!set->crtc->helper_private);
Daniel Vetter2e431052012-07-04 22:42:15 +020011419
Daniel Vetter7e53f3a2013-01-21 10:52:17 +010011420 /* Enforce sane interface api - has been abused by the fb helper. */
11421 BUG_ON(!set->mode && set->fb);
11422 BUG_ON(set->fb && set->num_connectors == 0);
Daniel Vetter431e50f2012-07-10 17:53:42 +020011423
Daniel Vetter2e431052012-07-04 22:42:15 +020011424 if (set->fb) {
11425 DRM_DEBUG_KMS("[CRTC:%d] [FB:%d] #connectors=%d (x y) (%i %i)\n",
11426 set->crtc->base.id, set->fb->base.id,
11427 (int)set->num_connectors, set->x, set->y);
11428 } else {
11429 DRM_DEBUG_KMS("[CRTC:%d] [NOFB]\n", set->crtc->base.id);
Daniel Vetter2e431052012-07-04 22:42:15 +020011430 }
11431
11432 dev = set->crtc->dev;
11433
11434 ret = -ENOMEM;
11435 config = kzalloc(sizeof(*config), GFP_KERNEL);
11436 if (!config)
11437 goto out_config;
11438
11439 ret = intel_set_config_save_state(dev, config);
11440 if (ret)
11441 goto out_config;
11442
11443 save_set.crtc = set->crtc;
11444 save_set.mode = &set->crtc->mode;
11445 save_set.x = set->crtc->x;
11446 save_set.y = set->crtc->y;
Matt Roperf4510a22014-04-01 15:22:40 -070011447 save_set.fb = set->crtc->primary->fb;
Daniel Vetter2e431052012-07-04 22:42:15 +020011448
11449 /* Compute whether we need a full modeset, only an fb base update or no
11450 * change at all. In the future we might also check whether only the
11451 * mode changed, e.g. for LVDS where we only change the panel fitter in
11452 * such cases. */
11453 intel_set_config_compute_mode_changes(set, config);
11454
Daniel Vetter9a935852012-07-05 22:34:27 +020011455 ret = intel_modeset_stage_output_state(dev, set, config);
Daniel Vetter2e431052012-07-04 22:42:15 +020011456 if (ret)
11457 goto fail;
11458
Jesse Barnes50f52752014-11-07 13:11:00 -080011459 pipe_config = intel_modeset_compute_config(set->crtc, set->mode,
11460 set->fb,
11461 &modeset_pipes,
11462 &prepare_pipes,
11463 &disable_pipes);
Jesse Barnes20664592014-11-05 14:26:09 -080011464 if (IS_ERR(pipe_config)) {
Matt Roper6ac04832014-11-17 09:59:28 -080011465 ret = PTR_ERR(pipe_config);
Jesse Barnes50f52752014-11-07 13:11:00 -080011466 goto fail;
Jesse Barnes20664592014-11-05 14:26:09 -080011467 } else if (pipe_config) {
Ville Syrjäläb9950a12014-11-21 21:00:36 +020011468 if (pipe_config->has_audio !=
Jesse Barnes20664592014-11-05 14:26:09 -080011469 to_intel_crtc(set->crtc)->config.has_audio)
11470 config->mode_changed = true;
11471
Jesse Barnesaf15d2c2014-12-01 09:54:28 -080011472 /*
11473 * Note we have an issue here with infoframes: current code
11474 * only updates them on the full mode set path per hw
11475 * requirements. So here we should be checking for any
11476 * required changes and forcing a mode set.
11477 */
Jesse Barnes20664592014-11-05 14:26:09 -080011478 }
Jesse Barnes50f52752014-11-07 13:11:00 -080011479
11480 /* set_mode will free it in the mode_changed case */
11481 if (!config->mode_changed)
11482 kfree(pipe_config);
11483
Jesse Barnes1f9954d2014-11-05 14:26:10 -080011484 intel_update_pipe_size(to_intel_crtc(set->crtc));
11485
Daniel Vetter5e2b5842012-07-04 22:41:29 +020011486 if (config->mode_changed) {
Jesse Barnes50f52752014-11-07 13:11:00 -080011487 ret = intel_set_mode_pipes(set->crtc, set->mode,
11488 set->x, set->y, set->fb, pipe_config,
11489 modeset_pipes, prepare_pipes,
11490 disable_pipes);
Daniel Vetter5e2b5842012-07-04 22:41:29 +020011491 } else if (config->fb_changed) {
Matt Roper3b150f02014-05-29 08:06:53 -070011492 struct intel_crtc *intel_crtc = to_intel_crtc(set->crtc);
Gustavo Padovan455a6802014-12-01 15:40:11 -080011493 struct drm_plane *primary = set->crtc->primary;
11494 int vdisplay, hdisplay;
Matt Roper3b150f02014-05-29 08:06:53 -070011495
Gustavo Padovan455a6802014-12-01 15:40:11 -080011496 drm_crtc_get_hv_timing(set->mode, &hdisplay, &vdisplay);
11497 ret = primary->funcs->update_plane(primary, set->crtc, set->fb,
11498 0, 0, hdisplay, vdisplay,
11499 set->x << 16, set->y << 16,
11500 hdisplay << 16, vdisplay << 16);
Matt Roper3b150f02014-05-29 08:06:53 -070011501
11502 /*
11503 * We need to make sure the primary plane is re-enabled if it
11504 * has previously been turned off.
11505 */
11506 if (!intel_crtc->primary_enabled && ret == 0) {
11507 WARN_ON(!intel_crtc->active);
Ville Syrjäläfdd508a2014-08-08 21:51:11 +030011508 intel_enable_primary_hw_plane(set->crtc->primary, set->crtc);
Matt Roper3b150f02014-05-29 08:06:53 -070011509 }
11510
Jesse Barnes7ca51a32014-01-07 13:50:49 -080011511 /*
11512 * In the fastboot case this may be our only check of the
11513 * state after boot. It would be better to only do it on
11514 * the first update, but we don't have a nice way of doing that
11515 * (and really, set_config isn't used much for high freq page
11516 * flipping, so increasing its cost here shouldn't be a big
11517 * deal).
11518 */
Jani Nikulad330a952014-01-21 11:24:25 +020011519 if (i915.fastboot && ret == 0)
Jesse Barnes7ca51a32014-01-07 13:50:49 -080011520 intel_modeset_check_state(set->crtc->dev);
Daniel Vetter50f56112012-07-02 09:35:43 +020011521 }
11522
Chris Wilson2d05eae2013-05-03 17:36:25 +010011523 if (ret) {
Daniel Vetterbf67dfe2013-06-25 11:06:52 +020011524 DRM_DEBUG_KMS("failed to set mode on [CRTC:%d], err = %d\n",
11525 set->crtc->base.id, ret);
Daniel Vetter50f56112012-07-02 09:35:43 +020011526fail:
Chris Wilson2d05eae2013-05-03 17:36:25 +010011527 intel_set_config_restore_state(dev, config);
Daniel Vetter50f56112012-07-02 09:35:43 +020011528
Ville Syrjälä7d00a1f2014-01-10 11:28:09 +020011529 /*
11530 * HACK: if the pipe was on, but we didn't have a framebuffer,
11531 * force the pipe off to avoid oopsing in the modeset code
11532 * due to fb==NULL. This should only happen during boot since
11533 * we don't yet reconstruct the FB from the hardware state.
11534 */
11535 if (to_intel_crtc(save_set.crtc)->new_enabled && !save_set.fb)
11536 disable_crtc_nofb(to_intel_crtc(save_set.crtc));
11537
Chris Wilson2d05eae2013-05-03 17:36:25 +010011538 /* Try to restore the config */
11539 if (config->mode_changed &&
11540 intel_set_mode(save_set.crtc, save_set.mode,
11541 save_set.x, save_set.y, save_set.fb))
11542 DRM_ERROR("failed to restore config after modeset failure\n");
11543 }
Daniel Vetter50f56112012-07-02 09:35:43 +020011544
Daniel Vetterd9e55602012-07-04 22:16:09 +020011545out_config:
11546 intel_set_config_free(config);
Daniel Vetter50f56112012-07-02 09:35:43 +020011547 return ret;
11548}
11549
Chris Wilsonf6e5b162011-04-12 18:06:51 +010011550static const struct drm_crtc_funcs intel_crtc_funcs = {
Chris Wilsonf6e5b162011-04-12 18:06:51 +010011551 .gamma_set = intel_crtc_gamma_set,
Daniel Vetter50f56112012-07-02 09:35:43 +020011552 .set_config = intel_crtc_set_config,
Chris Wilsonf6e5b162011-04-12 18:06:51 +010011553 .destroy = intel_crtc_destroy,
11554 .page_flip = intel_crtc_page_flip,
11555};
11556
Daniel Vetter53589012013-06-05 13:34:16 +020011557static bool ibx_pch_dpll_get_hw_state(struct drm_i915_private *dev_priv,
11558 struct intel_shared_dpll *pll,
11559 struct intel_dpll_hw_state *hw_state)
Jesse Barnesee7b9f92012-04-20 17:11:53 +010011560{
Daniel Vetter53589012013-06-05 13:34:16 +020011561 uint32_t val;
11562
Daniel Vetterf458ebb2014-09-30 10:56:39 +020011563 if (!intel_display_power_is_enabled(dev_priv, POWER_DOMAIN_PLLS))
Paulo Zanonibd2bb1b2014-07-04 11:27:38 -030011564 return false;
11565
Daniel Vetter53589012013-06-05 13:34:16 +020011566 val = I915_READ(PCH_DPLL(pll->id));
Daniel Vetter66e985c2013-06-05 13:34:20 +020011567 hw_state->dpll = val;
11568 hw_state->fp0 = I915_READ(PCH_FP0(pll->id));
11569 hw_state->fp1 = I915_READ(PCH_FP1(pll->id));
Daniel Vetter53589012013-06-05 13:34:16 +020011570
11571 return val & DPLL_VCO_ENABLE;
11572}
11573
Daniel Vetter15bdd4c2013-06-05 13:34:23 +020011574static void ibx_pch_dpll_mode_set(struct drm_i915_private *dev_priv,
11575 struct intel_shared_dpll *pll)
11576{
Ander Conselvan de Oliveira3e369b72014-10-29 11:32:32 +020011577 I915_WRITE(PCH_FP0(pll->id), pll->config.hw_state.fp0);
11578 I915_WRITE(PCH_FP1(pll->id), pll->config.hw_state.fp1);
Daniel Vetter15bdd4c2013-06-05 13:34:23 +020011579}
11580
Daniel Vettere7b903d2013-06-05 13:34:14 +020011581static void ibx_pch_dpll_enable(struct drm_i915_private *dev_priv,
11582 struct intel_shared_dpll *pll)
11583{
Daniel Vettere7b903d2013-06-05 13:34:14 +020011584 /* PCH refclock must be enabled first */
Paulo Zanoni89eff4b2014-01-08 11:12:28 -020011585 ibx_assert_pch_refclk_enabled(dev_priv);
Daniel Vettere7b903d2013-06-05 13:34:14 +020011586
Ander Conselvan de Oliveira3e369b72014-10-29 11:32:32 +020011587 I915_WRITE(PCH_DPLL(pll->id), pll->config.hw_state.dpll);
Daniel Vetter15bdd4c2013-06-05 13:34:23 +020011588
11589 /* Wait for the clocks to stabilize. */
11590 POSTING_READ(PCH_DPLL(pll->id));
11591 udelay(150);
11592
11593 /* The pixel multiplier can only be updated once the
11594 * DPLL is enabled and the clocks are stable.
11595 *
11596 * So write it again.
11597 */
Ander Conselvan de Oliveira3e369b72014-10-29 11:32:32 +020011598 I915_WRITE(PCH_DPLL(pll->id), pll->config.hw_state.dpll);
Daniel Vetter15bdd4c2013-06-05 13:34:23 +020011599 POSTING_READ(PCH_DPLL(pll->id));
Daniel Vettere7b903d2013-06-05 13:34:14 +020011600 udelay(200);
11601}
11602
11603static void ibx_pch_dpll_disable(struct drm_i915_private *dev_priv,
11604 struct intel_shared_dpll *pll)
11605{
11606 struct drm_device *dev = dev_priv->dev;
11607 struct intel_crtc *crtc;
Daniel Vettere7b903d2013-06-05 13:34:14 +020011608
11609 /* Make sure no transcoder isn't still depending on us. */
Damien Lespiaud3fcc802014-05-13 23:32:22 +010011610 for_each_intel_crtc(dev, crtc) {
Daniel Vettere7b903d2013-06-05 13:34:14 +020011611 if (intel_crtc_to_shared_dpll(crtc) == pll)
11612 assert_pch_transcoder_disabled(dev_priv, crtc->pipe);
11613 }
11614
Daniel Vetter15bdd4c2013-06-05 13:34:23 +020011615 I915_WRITE(PCH_DPLL(pll->id), 0);
11616 POSTING_READ(PCH_DPLL(pll->id));
Daniel Vettere7b903d2013-06-05 13:34:14 +020011617 udelay(200);
11618}
11619
Daniel Vetter46edb022013-06-05 13:34:12 +020011620static char *ibx_pch_dpll_names[] = {
11621 "PCH DPLL A",
11622 "PCH DPLL B",
11623};
11624
Daniel Vetter7c74ade2013-06-05 13:34:11 +020011625static void ibx_pch_dpll_init(struct drm_device *dev)
Jesse Barnesee7b9f92012-04-20 17:11:53 +010011626{
Daniel Vettere7b903d2013-06-05 13:34:14 +020011627 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnesee7b9f92012-04-20 17:11:53 +010011628 int i;
11629
Daniel Vetter7c74ade2013-06-05 13:34:11 +020011630 dev_priv->num_shared_dpll = 2;
Jesse Barnesee7b9f92012-04-20 17:11:53 +010011631
Daniel Vettere72f9fb2013-06-05 13:34:06 +020011632 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
Daniel Vetter46edb022013-06-05 13:34:12 +020011633 dev_priv->shared_dplls[i].id = i;
11634 dev_priv->shared_dplls[i].name = ibx_pch_dpll_names[i];
Daniel Vetter15bdd4c2013-06-05 13:34:23 +020011635 dev_priv->shared_dplls[i].mode_set = ibx_pch_dpll_mode_set;
Daniel Vettere7b903d2013-06-05 13:34:14 +020011636 dev_priv->shared_dplls[i].enable = ibx_pch_dpll_enable;
11637 dev_priv->shared_dplls[i].disable = ibx_pch_dpll_disable;
Daniel Vetter53589012013-06-05 13:34:16 +020011638 dev_priv->shared_dplls[i].get_hw_state =
11639 ibx_pch_dpll_get_hw_state;
Jesse Barnesee7b9f92012-04-20 17:11:53 +010011640 }
11641}
11642
Daniel Vetter7c74ade2013-06-05 13:34:11 +020011643static void intel_shared_dpll_init(struct drm_device *dev)
11644{
Daniel Vettere7b903d2013-06-05 13:34:14 +020011645 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter7c74ade2013-06-05 13:34:11 +020011646
Daniel Vetter9cd86932014-06-25 22:01:57 +030011647 if (HAS_DDI(dev))
11648 intel_ddi_pll_init(dev);
11649 else if (HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev))
Daniel Vetter7c74ade2013-06-05 13:34:11 +020011650 ibx_pch_dpll_init(dev);
11651 else
11652 dev_priv->num_shared_dpll = 0;
11653
11654 BUG_ON(dev_priv->num_shared_dpll > I915_NUM_PLLS);
Daniel Vetter7c74ade2013-06-05 13:34:11 +020011655}
11656
Matt Roper6beb8c232014-12-01 15:40:14 -080011657/**
11658 * intel_prepare_plane_fb - Prepare fb for usage on plane
11659 * @plane: drm plane to prepare for
11660 * @fb: framebuffer to prepare for presentation
11661 *
11662 * Prepares a framebuffer for usage on a display plane. Generally this
11663 * involves pinning the underlying object and updating the frontbuffer tracking
11664 * bits. Some older platforms need special physical address handling for
11665 * cursor planes.
11666 *
11667 * Returns 0 on success, negative error code on failure.
11668 */
11669int
11670intel_prepare_plane_fb(struct drm_plane *plane,
11671 struct drm_framebuffer *fb)
11672{
11673 struct drm_device *dev = plane->dev;
11674 struct intel_plane *intel_plane = to_intel_plane(plane);
11675 enum pipe pipe = intel_plane->pipe;
11676 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
11677 struct drm_i915_gem_object *old_obj = intel_fb_obj(plane->fb);
11678 unsigned frontbuffer_bits = 0;
11679 int ret = 0;
11680
Matt Roperea2c67b2014-12-23 10:41:52 -080011681 if (!obj)
Matt Roper6beb8c232014-12-01 15:40:14 -080011682 return 0;
11683
11684 switch (plane->type) {
11685 case DRM_PLANE_TYPE_PRIMARY:
11686 frontbuffer_bits = INTEL_FRONTBUFFER_PRIMARY(pipe);
11687 break;
11688 case DRM_PLANE_TYPE_CURSOR:
11689 frontbuffer_bits = INTEL_FRONTBUFFER_CURSOR(pipe);
11690 break;
11691 case DRM_PLANE_TYPE_OVERLAY:
11692 frontbuffer_bits = INTEL_FRONTBUFFER_SPRITE(pipe);
11693 break;
11694 }
11695
11696 mutex_lock(&dev->struct_mutex);
11697
11698 if (plane->type == DRM_PLANE_TYPE_CURSOR &&
11699 INTEL_INFO(dev)->cursor_needs_physical) {
11700 int align = IS_I830(dev) ? 16 * 1024 : 256;
11701 ret = i915_gem_object_attach_phys(obj, align);
11702 if (ret)
11703 DRM_DEBUG_KMS("failed to attach phys object\n");
11704 } else {
11705 ret = intel_pin_and_fence_fb_obj(plane, fb, NULL);
11706 }
11707
11708 if (ret == 0)
11709 i915_gem_track_fb(old_obj, obj, frontbuffer_bits);
11710
11711 mutex_unlock(&dev->struct_mutex);
11712
11713 return ret;
11714}
11715
Matt Roper38f3ce32014-12-02 07:45:25 -080011716/**
11717 * intel_cleanup_plane_fb - Cleans up an fb after plane use
11718 * @plane: drm plane to clean up for
11719 * @fb: old framebuffer that was on plane
11720 *
11721 * Cleans up a framebuffer that has just been removed from a plane.
11722 */
11723void
11724intel_cleanup_plane_fb(struct drm_plane *plane,
11725 struct drm_framebuffer *fb)
11726{
11727 struct drm_device *dev = plane->dev;
11728 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
11729
11730 if (WARN_ON(!obj))
11731 return;
11732
11733 if (plane->type != DRM_PLANE_TYPE_CURSOR ||
11734 !INTEL_INFO(dev)->cursor_needs_physical) {
11735 mutex_lock(&dev->struct_mutex);
11736 intel_unpin_fb_obj(obj);
11737 mutex_unlock(&dev->struct_mutex);
11738 }
11739}
11740
Matt Roper465c1202014-05-29 08:06:54 -070011741static int
Gustavo Padovan3c692a42014-09-05 17:04:49 -030011742intel_check_primary_plane(struct drm_plane *plane,
11743 struct intel_plane_state *state)
Matt Roper465c1202014-05-29 08:06:54 -070011744{
Matt Roper32b7eee2014-12-24 07:59:06 -080011745 struct drm_device *dev = plane->dev;
11746 struct drm_i915_private *dev_priv = dev->dev_private;
Matt Roper2b875c22014-12-01 15:40:13 -080011747 struct drm_crtc *crtc = state->base.crtc;
Matt Roperea2c67b2014-12-23 10:41:52 -080011748 struct intel_crtc *intel_crtc;
Matt Roper32b7eee2014-12-24 07:59:06 -080011749 struct intel_plane *intel_plane = to_intel_plane(plane);
Matt Roper2b875c22014-12-01 15:40:13 -080011750 struct drm_framebuffer *fb = state->base.fb;
Gustavo Padovan3c692a42014-09-05 17:04:49 -030011751 struct drm_rect *dest = &state->dst;
11752 struct drm_rect *src = &state->src;
11753 const struct drm_rect *clip = &state->clip;
Matt Roperc59cb172014-12-01 15:40:16 -080011754 int ret;
Gustavo Padovan3c692a42014-09-05 17:04:49 -030011755
Matt Roperea2c67b2014-12-23 10:41:52 -080011756 crtc = crtc ? crtc : plane->crtc;
11757 intel_crtc = to_intel_crtc(crtc);
11758
Matt Roperc59cb172014-12-01 15:40:16 -080011759 ret = drm_plane_helper_check_update(plane, crtc, fb,
11760 src, dest, clip,
11761 DRM_PLANE_HELPER_NO_SCALING,
11762 DRM_PLANE_HELPER_NO_SCALING,
11763 false, true, &state->visible);
11764 if (ret)
11765 return ret;
11766
Matt Roper32b7eee2014-12-24 07:59:06 -080011767 if (intel_crtc->active) {
11768 intel_crtc->atomic.wait_for_flips = true;
11769
11770 /*
11771 * FBC does not work on some platforms for rotated
11772 * planes, so disable it when rotation is not 0 and
11773 * update it when rotation is set back to 0.
11774 *
11775 * FIXME: This is redundant with the fbc update done in
11776 * the primary plane enable function except that that
11777 * one is done too late. We eventually need to unify
11778 * this.
11779 */
11780 if (intel_crtc->primary_enabled &&
11781 INTEL_INFO(dev)->gen <= 4 && !IS_G4X(dev) &&
11782 dev_priv->fbc.plane == intel_crtc->plane &&
11783 intel_plane->rotation != BIT(DRM_ROTATE_0)) {
11784 intel_crtc->atomic.disable_fbc = true;
11785 }
11786
11787 if (state->visible) {
11788 /*
11789 * BDW signals flip done immediately if the plane
11790 * is disabled, even if the plane enable is already
11791 * armed to occur at the next vblank :(
11792 */
11793 if (IS_BROADWELL(dev) && !intel_crtc->primary_enabled)
11794 intel_crtc->atomic.wait_vblank = true;
11795 }
11796
11797 intel_crtc->atomic.fb_bits |=
11798 INTEL_FRONTBUFFER_PRIMARY(intel_crtc->pipe);
11799
11800 intel_crtc->atomic.update_fbc = true;
Matt Roperc59cb172014-12-01 15:40:16 -080011801 }
11802
11803 return 0;
Gustavo Padovan3c692a42014-09-05 17:04:49 -030011804}
11805
Gustavo Padovan14af2932014-10-24 14:51:31 +010011806static void
Gustavo Padovan3c692a42014-09-05 17:04:49 -030011807intel_commit_primary_plane(struct drm_plane *plane,
11808 struct intel_plane_state *state)
11809{
Matt Roper2b875c22014-12-01 15:40:13 -080011810 struct drm_crtc *crtc = state->base.crtc;
11811 struct drm_framebuffer *fb = state->base.fb;
11812 struct drm_device *dev = plane->dev;
Sonika Jindal48404c12014-08-22 14:06:04 +053011813 struct drm_i915_private *dev_priv = dev->dev_private;
Matt Roperea2c67b2014-12-23 10:41:52 -080011814 struct intel_crtc *intel_crtc;
Matt Roper2ff8fde2014-07-08 07:50:07 -070011815 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
Sonika Jindalce54d852014-08-21 11:44:39 +053011816 struct intel_plane *intel_plane = to_intel_plane(plane);
Gustavo Padovan3c692a42014-09-05 17:04:49 -030011817 struct drm_rect *src = &state->src;
Matt Ropercf4c7c12014-12-04 10:27:42 -080011818
Matt Roperea2c67b2014-12-23 10:41:52 -080011819 crtc = crtc ? crtc : plane->crtc;
11820 intel_crtc = to_intel_crtc(crtc);
11821
Matt Ropercf4c7c12014-12-04 10:27:42 -080011822 plane->fb = fb;
Matt Roper9dc806f2014-11-17 18:10:38 -080011823 crtc->x = src->x1 >> 16;
11824 crtc->y = src->y1 >> 16;
Gustavo Padovanccc759dc2014-09-24 14:20:22 -030011825
Matt Roperea2c67b2014-12-23 10:41:52 -080011826 intel_plane->crtc_x = state->base.crtc_x;
11827 intel_plane->crtc_y = state->base.crtc_y;
11828 intel_plane->crtc_w = state->base.crtc_w;
11829 intel_plane->crtc_h = state->base.crtc_h;
11830 intel_plane->src_x = state->base.src_x;
11831 intel_plane->src_y = state->base.src_y;
11832 intel_plane->src_w = state->base.src_w;
11833 intel_plane->src_h = state->base.src_h;
Sonika Jindalce54d852014-08-21 11:44:39 +053011834 intel_plane->obj = obj;
Matt Roper465c1202014-05-29 08:06:54 -070011835
Gustavo Padovanccc759dc2014-09-24 14:20:22 -030011836 if (intel_crtc->active) {
Gustavo Padovanccc759dc2014-09-24 14:20:22 -030011837 if (state->visible) {
Gustavo Padovanccc759dc2014-09-24 14:20:22 -030011838 /* FIXME: kill this fastboot hack */
11839 intel_update_pipe_size(intel_crtc);
11840
11841 intel_crtc->primary_enabled = true;
11842
11843 dev_priv->display.update_primary_plane(crtc, plane->fb,
11844 crtc->x, crtc->y);
Gustavo Padovanccc759dc2014-09-24 14:20:22 -030011845 } else {
11846 /*
11847 * If clipping results in a non-visible primary plane,
11848 * we'll disable the primary plane. Note that this is
11849 * a bit different than what happens if userspace
11850 * explicitly disables the plane by passing fb=0
11851 * because plane->fb still gets set and pinned.
11852 */
11853 intel_disable_primary_hw_plane(plane, crtc);
11854 }
Matt Roper32b7eee2014-12-24 07:59:06 -080011855 }
11856}
Gustavo Padovanccc759dc2014-09-24 14:20:22 -030011857
Matt Roper32b7eee2014-12-24 07:59:06 -080011858static void intel_begin_crtc_commit(struct drm_crtc *crtc)
11859{
11860 struct drm_device *dev = crtc->dev;
11861 struct drm_i915_private *dev_priv = dev->dev_private;
11862 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Matt Roperea2c67b2014-12-23 10:41:52 -080011863 struct intel_plane *intel_plane;
11864 struct drm_plane *p;
11865 unsigned fb_bits = 0;
11866
11867 /* Track fb's for any planes being disabled */
11868 list_for_each_entry(p, &dev->mode_config.plane_list, head) {
11869 intel_plane = to_intel_plane(p);
11870
11871 if (intel_crtc->atomic.disabled_planes &
11872 (1 << drm_plane_index(p))) {
11873 switch (p->type) {
11874 case DRM_PLANE_TYPE_PRIMARY:
11875 fb_bits = INTEL_FRONTBUFFER_PRIMARY(intel_plane->pipe);
11876 break;
11877 case DRM_PLANE_TYPE_CURSOR:
11878 fb_bits = INTEL_FRONTBUFFER_CURSOR(intel_plane->pipe);
11879 break;
11880 case DRM_PLANE_TYPE_OVERLAY:
11881 fb_bits = INTEL_FRONTBUFFER_SPRITE(intel_plane->pipe);
11882 break;
11883 }
11884
11885 mutex_lock(&dev->struct_mutex);
11886 i915_gem_track_fb(intel_fb_obj(p->fb), NULL, fb_bits);
11887 mutex_unlock(&dev->struct_mutex);
11888 }
11889 }
Gustavo Padovanccc759dc2014-09-24 14:20:22 -030011890
Matt Roper32b7eee2014-12-24 07:59:06 -080011891 if (intel_crtc->atomic.wait_for_flips)
11892 intel_crtc_wait_for_pending_flips(crtc);
11893
11894 if (intel_crtc->atomic.disable_fbc)
11895 intel_fbc_disable(dev);
11896
11897 if (intel_crtc->atomic.pre_disable_primary)
11898 intel_pre_disable_primary(crtc);
11899
11900 if (intel_crtc->atomic.update_wm)
11901 intel_update_watermarks(crtc);
11902
11903 intel_runtime_pm_get(dev_priv);
Matt Roperc34c9ee2014-12-23 10:41:50 -080011904
11905 /* Perform vblank evasion around commit operation */
11906 if (intel_crtc->active)
11907 intel_crtc->atomic.evade =
11908 intel_pipe_update_start(intel_crtc,
11909 &intel_crtc->atomic.start_vbl_count);
Matt Roper32b7eee2014-12-24 07:59:06 -080011910}
11911
11912static void intel_finish_crtc_commit(struct drm_crtc *crtc)
11913{
11914 struct drm_device *dev = crtc->dev;
11915 struct drm_i915_private *dev_priv = dev->dev_private;
11916 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
11917 struct drm_plane *p;
11918
Matt Roperc34c9ee2014-12-23 10:41:50 -080011919 if (intel_crtc->atomic.evade)
11920 intel_pipe_update_end(intel_crtc,
11921 intel_crtc->atomic.start_vbl_count);
11922
Matt Roper32b7eee2014-12-24 07:59:06 -080011923 intel_runtime_pm_put(dev_priv);
11924
11925 if (intel_crtc->atomic.wait_vblank)
11926 intel_wait_for_vblank(dev, intel_crtc->pipe);
11927
11928 intel_frontbuffer_flip(dev, intel_crtc->atomic.fb_bits);
11929
11930 if (intel_crtc->atomic.update_fbc) {
Gustavo Padovanccc759dc2014-09-24 14:20:22 -030011931 mutex_lock(&dev->struct_mutex);
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -020011932 intel_fbc_update(dev);
Gustavo Padovanccc759dc2014-09-24 14:20:22 -030011933 mutex_unlock(&dev->struct_mutex);
11934 }
Matt Roper32b7eee2014-12-24 07:59:06 -080011935
11936 if (intel_crtc->atomic.post_enable_primary)
11937 intel_post_enable_primary(crtc);
11938
11939 drm_for_each_legacy_plane(p, &dev->mode_config.plane_list)
11940 if (intel_crtc->atomic.update_sprite_watermarks & drm_plane_index(p))
11941 intel_update_sprite_watermarks(p, crtc, 0, 0, 0,
11942 false, false);
11943
11944 memset(&intel_crtc->atomic, 0, sizeof(intel_crtc->atomic));
Matt Roper465c1202014-05-29 08:06:54 -070011945}
11946
Matt Roper4a3b8762014-12-23 10:41:51 -080011947/**
11948 * intel_plane_destroy - destroy a plane
11949 * @plane: plane to destroy
11950 *
11951 * Common destruction function for all types of planes (primary, cursor,
11952 * sprite).
11953 */
11954void intel_plane_destroy(struct drm_plane *plane)
Matt Roper465c1202014-05-29 08:06:54 -070011955{
11956 struct intel_plane *intel_plane = to_intel_plane(plane);
Matt Roperea2c67b2014-12-23 10:41:52 -080011957 intel_plane_destroy_state(plane, plane->state);
Matt Roper465c1202014-05-29 08:06:54 -070011958 drm_plane_cleanup(plane);
11959 kfree(intel_plane);
11960}
11961
11962static const struct drm_plane_funcs intel_primary_plane_funcs = {
Matt Roperea2c67b2014-12-23 10:41:52 -080011963 .update_plane = drm_plane_helper_update,
11964 .disable_plane = drm_plane_helper_disable,
Matt Roper3d7d6512014-06-10 08:28:13 -070011965 .destroy = intel_plane_destroy,
Matt Roperea2c67b2014-12-23 10:41:52 -080011966 .set_property = intel_plane_set_property,
11967 .atomic_duplicate_state = intel_plane_duplicate_state,
11968 .atomic_destroy_state = intel_plane_destroy_state,
11969
Matt Roper465c1202014-05-29 08:06:54 -070011970};
11971
11972static struct drm_plane *intel_primary_plane_create(struct drm_device *dev,
11973 int pipe)
11974{
11975 struct intel_plane *primary;
11976 const uint32_t *intel_primary_formats;
11977 int num_formats;
11978
11979 primary = kzalloc(sizeof(*primary), GFP_KERNEL);
11980 if (primary == NULL)
11981 return NULL;
11982
Matt Roperea2c67b2014-12-23 10:41:52 -080011983 primary->base.state = intel_plane_duplicate_state(&primary->base);
11984 if (primary->base.state == NULL) {
11985 kfree(primary);
11986 return NULL;
11987 }
11988
Matt Roper465c1202014-05-29 08:06:54 -070011989 primary->can_scale = false;
11990 primary->max_downscale = 1;
11991 primary->pipe = pipe;
11992 primary->plane = pipe;
Sonika Jindal48404c12014-08-22 14:06:04 +053011993 primary->rotation = BIT(DRM_ROTATE_0);
Matt Roperc59cb172014-12-01 15:40:16 -080011994 primary->check_plane = intel_check_primary_plane;
11995 primary->commit_plane = intel_commit_primary_plane;
Matt Roper465c1202014-05-29 08:06:54 -070011996 if (HAS_FBC(dev) && INTEL_INFO(dev)->gen < 4)
11997 primary->plane = !pipe;
11998
11999 if (INTEL_INFO(dev)->gen <= 3) {
12000 intel_primary_formats = intel_primary_formats_gen2;
12001 num_formats = ARRAY_SIZE(intel_primary_formats_gen2);
12002 } else {
12003 intel_primary_formats = intel_primary_formats_gen4;
12004 num_formats = ARRAY_SIZE(intel_primary_formats_gen4);
12005 }
12006
12007 drm_universal_plane_init(dev, &primary->base, 0,
12008 &intel_primary_plane_funcs,
12009 intel_primary_formats, num_formats,
12010 DRM_PLANE_TYPE_PRIMARY);
Sonika Jindal48404c12014-08-22 14:06:04 +053012011
12012 if (INTEL_INFO(dev)->gen >= 4) {
12013 if (!dev->mode_config.rotation_property)
12014 dev->mode_config.rotation_property =
12015 drm_mode_create_rotation_property(dev,
12016 BIT(DRM_ROTATE_0) |
12017 BIT(DRM_ROTATE_180));
12018 if (dev->mode_config.rotation_property)
12019 drm_object_attach_property(&primary->base.base,
12020 dev->mode_config.rotation_property,
12021 primary->rotation);
12022 }
12023
Matt Roperea2c67b2014-12-23 10:41:52 -080012024 drm_plane_helper_add(&primary->base, &intel_plane_helper_funcs);
12025
Matt Roper465c1202014-05-29 08:06:54 -070012026 return &primary->base;
12027}
12028
Matt Roper3d7d6512014-06-10 08:28:13 -070012029static int
Gustavo Padovan852e7872014-09-05 17:22:31 -030012030intel_check_cursor_plane(struct drm_plane *plane,
12031 struct intel_plane_state *state)
Matt Roper3d7d6512014-06-10 08:28:13 -070012032{
Matt Roper2b875c22014-12-01 15:40:13 -080012033 struct drm_crtc *crtc = state->base.crtc;
Matt Roperea2c67b2014-12-23 10:41:52 -080012034 struct drm_device *dev = plane->dev;
Matt Roper2b875c22014-12-01 15:40:13 -080012035 struct drm_framebuffer *fb = state->base.fb;
Gustavo Padovan852e7872014-09-05 17:22:31 -030012036 struct drm_rect *dest = &state->dst;
12037 struct drm_rect *src = &state->src;
12038 const struct drm_rect *clip = &state->clip;
Gustavo Padovan757f9a32014-09-24 14:20:24 -030012039 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
Matt Roperea2c67b2014-12-23 10:41:52 -080012040 struct intel_crtc *intel_crtc;
Gustavo Padovan757f9a32014-09-24 14:20:24 -030012041 unsigned stride;
12042 int ret;
Gustavo Padovan852e7872014-09-05 17:22:31 -030012043
Matt Roperea2c67b2014-12-23 10:41:52 -080012044 crtc = crtc ? crtc : plane->crtc;
12045 intel_crtc = to_intel_crtc(crtc);
12046
Gustavo Padovan757f9a32014-09-24 14:20:24 -030012047 ret = drm_plane_helper_check_update(plane, crtc, fb,
Gustavo Padovan852e7872014-09-05 17:22:31 -030012048 src, dest, clip,
12049 DRM_PLANE_HELPER_NO_SCALING,
12050 DRM_PLANE_HELPER_NO_SCALING,
12051 true, true, &state->visible);
Gustavo Padovan757f9a32014-09-24 14:20:24 -030012052 if (ret)
12053 return ret;
12054
12055
12056 /* if we want to turn off the cursor ignore width and height */
12057 if (!obj)
Matt Roper32b7eee2014-12-24 07:59:06 -080012058 goto finish;
Gustavo Padovan757f9a32014-09-24 14:20:24 -030012059
Gustavo Padovan757f9a32014-09-24 14:20:24 -030012060 /* Check for which cursor types we support */
Matt Roperea2c67b2014-12-23 10:41:52 -080012061 if (!cursor_size_ok(dev, state->base.crtc_w, state->base.crtc_h)) {
12062 DRM_DEBUG("Cursor dimension %dx%d not supported\n",
12063 state->base.crtc_w, state->base.crtc_h);
Gustavo Padovan757f9a32014-09-24 14:20:24 -030012064 return -EINVAL;
12065 }
12066
Matt Roperea2c67b2014-12-23 10:41:52 -080012067 stride = roundup_pow_of_two(state->base.crtc_w) * 4;
12068 if (obj->base.size < stride * state->base.crtc_h) {
Gustavo Padovan757f9a32014-09-24 14:20:24 -030012069 DRM_DEBUG_KMS("buffer is too small\n");
12070 return -ENOMEM;
12071 }
12072
Gustavo Padovane391ea82014-09-24 14:20:25 -030012073 if (fb == crtc->cursor->fb)
12074 return 0;
12075
Gustavo Padovan757f9a32014-09-24 14:20:24 -030012076 /* we only need to pin inside GTT if cursor is non-phy */
12077 mutex_lock(&dev->struct_mutex);
12078 if (!INTEL_INFO(dev)->cursor_needs_physical && obj->tiling_mode) {
12079 DRM_DEBUG_KMS("cursor cannot be tiled\n");
12080 ret = -EINVAL;
12081 }
12082 mutex_unlock(&dev->struct_mutex);
12083
Matt Roper32b7eee2014-12-24 07:59:06 -080012084finish:
12085 if (intel_crtc->active) {
Matt Roperea2c67b2014-12-23 10:41:52 -080012086 if (intel_crtc->cursor_width != state->base.crtc_w)
Matt Roper32b7eee2014-12-24 07:59:06 -080012087 intel_crtc->atomic.update_wm = true;
12088
12089 intel_crtc->atomic.fb_bits |=
12090 INTEL_FRONTBUFFER_CURSOR(intel_crtc->pipe);
12091 }
12092
Gustavo Padovan757f9a32014-09-24 14:20:24 -030012093 return ret;
Gustavo Padovan852e7872014-09-05 17:22:31 -030012094}
12095
Matt Roperf4a2cf22014-12-01 15:40:12 -080012096static void
Gustavo Padovan852e7872014-09-05 17:22:31 -030012097intel_commit_cursor_plane(struct drm_plane *plane,
12098 struct intel_plane_state *state)
12099{
Matt Roper2b875c22014-12-01 15:40:13 -080012100 struct drm_crtc *crtc = state->base.crtc;
Matt Roperea2c67b2014-12-23 10:41:52 -080012101 struct drm_device *dev = plane->dev;
12102 struct intel_crtc *intel_crtc;
Sonika Jindala919db92014-10-23 07:41:33 -070012103 struct intel_plane *intel_plane = to_intel_plane(plane);
Matt Roper2b875c22014-12-01 15:40:13 -080012104 struct drm_i915_gem_object *obj = intel_fb_obj(state->base.fb);
Gustavo Padovana912f122014-12-01 15:40:10 -080012105 uint32_t addr;
Matt Roper3d7d6512014-06-10 08:28:13 -070012106
Matt Roperea2c67b2014-12-23 10:41:52 -080012107 crtc = crtc ? crtc : plane->crtc;
12108 intel_crtc = to_intel_crtc(crtc);
Sonika Jindala919db92014-10-23 07:41:33 -070012109
Matt Roperea2c67b2014-12-23 10:41:52 -080012110 plane->fb = state->base.fb;
12111 crtc->cursor_x = state->base.crtc_x;
12112 crtc->cursor_y = state->base.crtc_y;
12113
12114 intel_plane->crtc_x = state->base.crtc_x;
12115 intel_plane->crtc_y = state->base.crtc_y;
12116 intel_plane->crtc_w = state->base.crtc_w;
12117 intel_plane->crtc_h = state->base.crtc_h;
12118 intel_plane->src_x = state->base.src_x;
12119 intel_plane->src_y = state->base.src_y;
12120 intel_plane->src_w = state->base.src_w;
12121 intel_plane->src_h = state->base.src_h;
Sonika Jindala919db92014-10-23 07:41:33 -070012122 intel_plane->obj = obj;
12123
Gustavo Padovana912f122014-12-01 15:40:10 -080012124 if (intel_crtc->cursor_bo == obj)
12125 goto update;
12126
Matt Roperf4a2cf22014-12-01 15:40:12 -080012127 if (!obj)
Gustavo Padovana912f122014-12-01 15:40:10 -080012128 addr = 0;
Matt Roperf4a2cf22014-12-01 15:40:12 -080012129 else if (!INTEL_INFO(dev)->cursor_needs_physical)
Gustavo Padovana912f122014-12-01 15:40:10 -080012130 addr = i915_gem_obj_ggtt_offset(obj);
Matt Roperf4a2cf22014-12-01 15:40:12 -080012131 else
Gustavo Padovana912f122014-12-01 15:40:10 -080012132 addr = obj->phys_handle->busaddr;
Gustavo Padovana912f122014-12-01 15:40:10 -080012133
Gustavo Padovana912f122014-12-01 15:40:10 -080012134 intel_crtc->cursor_addr = addr;
12135 intel_crtc->cursor_bo = obj;
12136update:
Matt Roperea2c67b2014-12-23 10:41:52 -080012137 intel_crtc->cursor_width = state->base.crtc_w;
12138 intel_crtc->cursor_height = state->base.crtc_h;
Gustavo Padovana912f122014-12-01 15:40:10 -080012139
Matt Roper32b7eee2014-12-24 07:59:06 -080012140 if (intel_crtc->active)
Gustavo Padovan852e7872014-09-05 17:22:31 -030012141 intel_crtc_update_cursor(crtc, state->visible);
Matt Roper3d7d6512014-06-10 08:28:13 -070012142}
Gustavo Padovan852e7872014-09-05 17:22:31 -030012143
Matt Roper3d7d6512014-06-10 08:28:13 -070012144static const struct drm_plane_funcs intel_cursor_plane_funcs = {
Matt Roperea2c67b2014-12-23 10:41:52 -080012145 .update_plane = drm_plane_helper_update,
12146 .disable_plane = drm_plane_helper_disable,
Matt Roper3d7d6512014-06-10 08:28:13 -070012147 .destroy = intel_plane_destroy,
Ville Syrjälä4398ad42014-10-23 07:41:34 -070012148 .set_property = intel_plane_set_property,
Matt Roperea2c67b2014-12-23 10:41:52 -080012149 .atomic_duplicate_state = intel_plane_duplicate_state,
12150 .atomic_destroy_state = intel_plane_destroy_state,
Matt Roper3d7d6512014-06-10 08:28:13 -070012151};
12152
12153static struct drm_plane *intel_cursor_plane_create(struct drm_device *dev,
12154 int pipe)
12155{
12156 struct intel_plane *cursor;
12157
12158 cursor = kzalloc(sizeof(*cursor), GFP_KERNEL);
12159 if (cursor == NULL)
12160 return NULL;
12161
Matt Roperea2c67b2014-12-23 10:41:52 -080012162 cursor->base.state = intel_plane_duplicate_state(&cursor->base);
12163 if (cursor->base.state == NULL) {
12164 kfree(cursor);
12165 return NULL;
12166 }
12167
Matt Roper3d7d6512014-06-10 08:28:13 -070012168 cursor->can_scale = false;
12169 cursor->max_downscale = 1;
12170 cursor->pipe = pipe;
12171 cursor->plane = pipe;
Ville Syrjälä4398ad42014-10-23 07:41:34 -070012172 cursor->rotation = BIT(DRM_ROTATE_0);
Matt Roperc59cb172014-12-01 15:40:16 -080012173 cursor->check_plane = intel_check_cursor_plane;
12174 cursor->commit_plane = intel_commit_cursor_plane;
Matt Roper3d7d6512014-06-10 08:28:13 -070012175
12176 drm_universal_plane_init(dev, &cursor->base, 0,
12177 &intel_cursor_plane_funcs,
12178 intel_cursor_formats,
12179 ARRAY_SIZE(intel_cursor_formats),
12180 DRM_PLANE_TYPE_CURSOR);
Ville Syrjälä4398ad42014-10-23 07:41:34 -070012181
12182 if (INTEL_INFO(dev)->gen >= 4) {
12183 if (!dev->mode_config.rotation_property)
12184 dev->mode_config.rotation_property =
12185 drm_mode_create_rotation_property(dev,
12186 BIT(DRM_ROTATE_0) |
12187 BIT(DRM_ROTATE_180));
12188 if (dev->mode_config.rotation_property)
12189 drm_object_attach_property(&cursor->base.base,
12190 dev->mode_config.rotation_property,
12191 cursor->rotation);
12192 }
12193
Matt Roperea2c67b2014-12-23 10:41:52 -080012194 drm_plane_helper_add(&cursor->base, &intel_plane_helper_funcs);
12195
Matt Roper3d7d6512014-06-10 08:28:13 -070012196 return &cursor->base;
12197}
12198
Hannes Ederb358d0a2008-12-18 21:18:47 +010012199static void intel_crtc_init(struct drm_device *dev, int pipe)
Jesse Barnes79e53942008-11-07 14:24:08 -080012200{
Jani Nikulafbee40d2014-03-31 14:27:18 +030012201 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes79e53942008-11-07 14:24:08 -080012202 struct intel_crtc *intel_crtc;
Matt Roper3d7d6512014-06-10 08:28:13 -070012203 struct drm_plane *primary = NULL;
12204 struct drm_plane *cursor = NULL;
Matt Roper465c1202014-05-29 08:06:54 -070012205 int i, ret;
Jesse Barnes79e53942008-11-07 14:24:08 -080012206
Daniel Vetter955382f2013-09-19 14:05:45 +020012207 intel_crtc = kzalloc(sizeof(*intel_crtc), GFP_KERNEL);
Jesse Barnes79e53942008-11-07 14:24:08 -080012208 if (intel_crtc == NULL)
12209 return;
12210
Matt Roper465c1202014-05-29 08:06:54 -070012211 primary = intel_primary_plane_create(dev, pipe);
Matt Roper3d7d6512014-06-10 08:28:13 -070012212 if (!primary)
12213 goto fail;
12214
12215 cursor = intel_cursor_plane_create(dev, pipe);
12216 if (!cursor)
12217 goto fail;
12218
Matt Roper465c1202014-05-29 08:06:54 -070012219 ret = drm_crtc_init_with_planes(dev, &intel_crtc->base, primary,
Matt Roper3d7d6512014-06-10 08:28:13 -070012220 cursor, &intel_crtc_funcs);
12221 if (ret)
12222 goto fail;
Jesse Barnes79e53942008-11-07 14:24:08 -080012223
12224 drm_mode_crtc_set_gamma_size(&intel_crtc->base, 256);
Jesse Barnes79e53942008-11-07 14:24:08 -080012225 for (i = 0; i < 256; i++) {
12226 intel_crtc->lut_r[i] = i;
12227 intel_crtc->lut_g[i] = i;
12228 intel_crtc->lut_b[i] = i;
12229 }
12230
Ville Syrjälä1f1c2e22013-11-28 17:30:01 +020012231 /*
12232 * On gen2/3 only plane A can do fbc, but the panel fitter and lvds port
Daniel Vetter8c0f92e2014-06-16 02:08:26 +020012233 * is hooked to pipe B. Hence we want plane A feeding pipe B.
Ville Syrjälä1f1c2e22013-11-28 17:30:01 +020012234 */
Jesse Barnes80824002009-09-10 15:28:06 -070012235 intel_crtc->pipe = pipe;
12236 intel_crtc->plane = pipe;
Daniel Vetter3a77c4c2014-01-10 08:50:12 +010012237 if (HAS_FBC(dev) && INTEL_INFO(dev)->gen < 4) {
Zhao Yakui28c97732009-10-09 11:39:41 +080012238 DRM_DEBUG_KMS("swapping pipes & planes for FBC\n");
Chris Wilsone2e767a2010-09-13 16:53:12 +010012239 intel_crtc->plane = !pipe;
Jesse Barnes80824002009-09-10 15:28:06 -070012240 }
12241
Chris Wilson4b0e3332014-05-30 16:35:26 +030012242 intel_crtc->cursor_base = ~0;
12243 intel_crtc->cursor_cntl = ~0;
Ville Syrjälädc41c152014-08-13 11:57:05 +030012244 intel_crtc->cursor_size = ~0;
Ville Syrjälä8d7849d2014-04-29 13:35:46 +030012245
Jesse Barnes22fd0fa2009-12-02 13:42:53 -080012246 BUG_ON(pipe >= ARRAY_SIZE(dev_priv->plane_to_crtc_mapping) ||
12247 dev_priv->plane_to_crtc_mapping[intel_crtc->plane] != NULL);
12248 dev_priv->plane_to_crtc_mapping[intel_crtc->plane] = &intel_crtc->base;
12249 dev_priv->pipe_to_crtc_mapping[intel_crtc->pipe] = &intel_crtc->base;
12250
Ander Conselvan de Oliveira9362c7c2014-10-28 15:10:14 +020012251 INIT_WORK(&intel_crtc->mmio_flip.work, intel_mmio_flip_work_func);
12252
Jesse Barnes79e53942008-11-07 14:24:08 -080012253 drm_crtc_helper_add(&intel_crtc->base, &intel_helper_funcs);
Daniel Vetter87b6b102014-05-15 15:33:46 +020012254
12255 WARN_ON(drm_crtc_index(&intel_crtc->base) != intel_crtc->pipe);
Matt Roper3d7d6512014-06-10 08:28:13 -070012256 return;
12257
12258fail:
12259 if (primary)
12260 drm_plane_cleanup(primary);
12261 if (cursor)
12262 drm_plane_cleanup(cursor);
12263 kfree(intel_crtc);
Jesse Barnes79e53942008-11-07 14:24:08 -080012264}
12265
Jesse Barnes752aa882013-10-31 18:55:49 +020012266enum pipe intel_get_pipe_from_connector(struct intel_connector *connector)
12267{
12268 struct drm_encoder *encoder = connector->base.encoder;
Daniel Vetter6e9f7982014-05-29 23:54:47 +020012269 struct drm_device *dev = connector->base.dev;
Jesse Barnes752aa882013-10-31 18:55:49 +020012270
Rob Clark51fd3712013-11-19 12:10:12 -050012271 WARN_ON(!drm_modeset_is_locked(&dev->mode_config.connection_mutex));
Jesse Barnes752aa882013-10-31 18:55:49 +020012272
Ville Syrjäläd3babd32014-11-07 11:16:01 +020012273 if (!encoder || WARN_ON(!encoder->crtc))
Jesse Barnes752aa882013-10-31 18:55:49 +020012274 return INVALID_PIPE;
12275
12276 return to_intel_crtc(encoder->crtc)->pipe;
12277}
12278
Carl Worth08d7b3d2009-04-29 14:43:54 -070012279int intel_get_pipe_from_crtc_id(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +000012280 struct drm_file *file)
Carl Worth08d7b3d2009-04-29 14:43:54 -070012281{
Carl Worth08d7b3d2009-04-29 14:43:54 -070012282 struct drm_i915_get_pipe_from_crtc_id *pipe_from_crtc_id = data;
Rob Clark7707e652014-07-17 23:30:04 -040012283 struct drm_crtc *drmmode_crtc;
Daniel Vetterc05422d2009-08-11 16:05:30 +020012284 struct intel_crtc *crtc;
Carl Worth08d7b3d2009-04-29 14:43:54 -070012285
Daniel Vetter1cff8f62012-04-24 09:55:08 +020012286 if (!drm_core_check_feature(dev, DRIVER_MODESET))
12287 return -ENODEV;
Carl Worth08d7b3d2009-04-29 14:43:54 -070012288
Rob Clark7707e652014-07-17 23:30:04 -040012289 drmmode_crtc = drm_crtc_find(dev, pipe_from_crtc_id->crtc_id);
Carl Worth08d7b3d2009-04-29 14:43:54 -070012290
Rob Clark7707e652014-07-17 23:30:04 -040012291 if (!drmmode_crtc) {
Carl Worth08d7b3d2009-04-29 14:43:54 -070012292 DRM_ERROR("no such CRTC id\n");
Ville Syrjälä3f2c2052013-10-17 13:35:03 +030012293 return -ENOENT;
Carl Worth08d7b3d2009-04-29 14:43:54 -070012294 }
12295
Rob Clark7707e652014-07-17 23:30:04 -040012296 crtc = to_intel_crtc(drmmode_crtc);
Daniel Vetterc05422d2009-08-11 16:05:30 +020012297 pipe_from_crtc_id->pipe = crtc->pipe;
Carl Worth08d7b3d2009-04-29 14:43:54 -070012298
Daniel Vetterc05422d2009-08-11 16:05:30 +020012299 return 0;
Carl Worth08d7b3d2009-04-29 14:43:54 -070012300}
12301
Daniel Vetter66a92782012-07-12 20:08:18 +020012302static int intel_encoder_clones(struct intel_encoder *encoder)
Jesse Barnes79e53942008-11-07 14:24:08 -080012303{
Daniel Vetter66a92782012-07-12 20:08:18 +020012304 struct drm_device *dev = encoder->base.dev;
12305 struct intel_encoder *source_encoder;
Jesse Barnes79e53942008-11-07 14:24:08 -080012306 int index_mask = 0;
Jesse Barnes79e53942008-11-07 14:24:08 -080012307 int entry = 0;
12308
Damien Lespiaub2784e12014-08-05 11:29:37 +010012309 for_each_intel_encoder(dev, source_encoder) {
Ville Syrjäläbc079e82014-03-03 16:15:28 +020012310 if (encoders_cloneable(encoder, source_encoder))
Daniel Vetter66a92782012-07-12 20:08:18 +020012311 index_mask |= (1 << entry);
12312
Jesse Barnes79e53942008-11-07 14:24:08 -080012313 entry++;
12314 }
Chris Wilson4ef69c72010-09-09 15:14:28 +010012315
Jesse Barnes79e53942008-11-07 14:24:08 -080012316 return index_mask;
12317}
12318
Chris Wilson4d302442010-12-14 19:21:29 +000012319static bool has_edp_a(struct drm_device *dev)
12320{
12321 struct drm_i915_private *dev_priv = dev->dev_private;
12322
12323 if (!IS_MOBILE(dev))
12324 return false;
12325
12326 if ((I915_READ(DP_A) & DP_DETECTED) == 0)
12327 return false;
12328
Damien Lespiaue3589902014-02-07 19:12:50 +000012329 if (IS_GEN5(dev) && (I915_READ(FUSE_STRAP) & ILK_eDP_A_DISABLE))
Chris Wilson4d302442010-12-14 19:21:29 +000012330 return false;
12331
12332 return true;
12333}
12334
Jesse Barnes84b4e042014-06-25 08:24:29 -070012335static bool intel_crt_present(struct drm_device *dev)
12336{
12337 struct drm_i915_private *dev_priv = dev->dev_private;
12338
Damien Lespiau884497e2013-12-03 13:56:23 +000012339 if (INTEL_INFO(dev)->gen >= 9)
12340 return false;
12341
Damien Lespiaucf404ce2014-10-01 20:04:15 +010012342 if (IS_HSW_ULT(dev) || IS_BDW_ULT(dev))
Jesse Barnes84b4e042014-06-25 08:24:29 -070012343 return false;
12344
12345 if (IS_CHERRYVIEW(dev))
12346 return false;
12347
12348 if (IS_VALLEYVIEW(dev) && !dev_priv->vbt.int_crt_support)
12349 return false;
12350
12351 return true;
12352}
12353
Jesse Barnes79e53942008-11-07 14:24:08 -080012354static void intel_setup_outputs(struct drm_device *dev)
12355{
Eric Anholt725e30a2009-01-22 13:01:02 -080012356 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson4ef69c72010-09-09 15:14:28 +010012357 struct intel_encoder *encoder;
Adam Jacksoncb0953d2010-07-16 14:46:29 -040012358 bool dpd_is_edp = false;
Jesse Barnes79e53942008-11-07 14:24:08 -080012359
Daniel Vetterc9093352013-06-06 22:22:47 +020012360 intel_lvds_init(dev);
Jesse Barnes79e53942008-11-07 14:24:08 -080012361
Jesse Barnes84b4e042014-06-25 08:24:29 -070012362 if (intel_crt_present(dev))
Paulo Zanoni79935fc2012-11-20 13:27:40 -020012363 intel_crt_init(dev);
Adam Jacksoncb0953d2010-07-16 14:46:29 -040012364
Paulo Zanoniaffa9352012-11-23 15:30:39 -020012365 if (HAS_DDI(dev)) {
Eugeni Dodonov0e72a5b2012-05-09 15:37:27 -030012366 int found;
12367
12368 /* Haswell uses DDI functions to detect digital outputs */
12369 found = I915_READ(DDI_BUF_CTL_A) & DDI_INIT_DISPLAY_DETECTED;
12370 /* DDI A only supports eDP */
12371 if (found)
12372 intel_ddi_init(dev, PORT_A);
12373
12374 /* DDI B, C and D detection is indicated by the SFUSE_STRAP
12375 * register */
12376 found = I915_READ(SFUSE_STRAP);
12377
12378 if (found & SFUSE_STRAP_DDIB_DETECTED)
12379 intel_ddi_init(dev, PORT_B);
12380 if (found & SFUSE_STRAP_DDIC_DETECTED)
12381 intel_ddi_init(dev, PORT_C);
12382 if (found & SFUSE_STRAP_DDID_DETECTED)
12383 intel_ddi_init(dev, PORT_D);
12384 } else if (HAS_PCH_SPLIT(dev)) {
Adam Jacksoncb0953d2010-07-16 14:46:29 -040012385 int found;
Ville Syrjälä5d8a7752013-11-01 18:22:39 +020012386 dpd_is_edp = intel_dp_is_edp(dev, PORT_D);
Daniel Vetter270b3042012-10-27 15:52:05 +020012387
12388 if (has_edp_a(dev))
12389 intel_dp_init(dev, DP_A, PORT_A);
Adam Jacksoncb0953d2010-07-16 14:46:29 -040012390
Paulo Zanonidc0fa712013-02-19 16:21:46 -030012391 if (I915_READ(PCH_HDMIB) & SDVO_DETECTED) {
Zhao Yakui461ed3c2010-03-30 15:11:33 +080012392 /* PCH SDVOB multiplex with HDMIB */
Daniel Vettereef4eac2012-03-23 23:43:35 +010012393 found = intel_sdvo_init(dev, PCH_SDVOB, true);
Zhenyu Wang30ad48b2009-06-05 15:38:43 +080012394 if (!found)
Paulo Zanonie2debe92013-02-18 19:00:27 -030012395 intel_hdmi_init(dev, PCH_HDMIB, PORT_B);
Zhenyu Wang5eb08b62009-07-24 01:00:31 +080012396 if (!found && (I915_READ(PCH_DP_B) & DP_DETECTED))
Paulo Zanoniab9d7c32012-07-17 17:53:45 -030012397 intel_dp_init(dev, PCH_DP_B, PORT_B);
Zhenyu Wang30ad48b2009-06-05 15:38:43 +080012398 }
12399
Paulo Zanonidc0fa712013-02-19 16:21:46 -030012400 if (I915_READ(PCH_HDMIC) & SDVO_DETECTED)
Paulo Zanonie2debe92013-02-18 19:00:27 -030012401 intel_hdmi_init(dev, PCH_HDMIC, PORT_C);
Zhenyu Wang30ad48b2009-06-05 15:38:43 +080012402
Paulo Zanonidc0fa712013-02-19 16:21:46 -030012403 if (!dpd_is_edp && I915_READ(PCH_HDMID) & SDVO_DETECTED)
Paulo Zanonie2debe92013-02-18 19:00:27 -030012404 intel_hdmi_init(dev, PCH_HDMID, PORT_D);
Zhenyu Wang30ad48b2009-06-05 15:38:43 +080012405
Zhenyu Wang5eb08b62009-07-24 01:00:31 +080012406 if (I915_READ(PCH_DP_C) & DP_DETECTED)
Paulo Zanoniab9d7c32012-07-17 17:53:45 -030012407 intel_dp_init(dev, PCH_DP_C, PORT_C);
Zhenyu Wang5eb08b62009-07-24 01:00:31 +080012408
Daniel Vetter270b3042012-10-27 15:52:05 +020012409 if (I915_READ(PCH_DP_D) & DP_DETECTED)
Paulo Zanoniab9d7c32012-07-17 17:53:45 -030012410 intel_dp_init(dev, PCH_DP_D, PORT_D);
Jesse Barnes4a87d652012-06-15 11:55:16 -070012411 } else if (IS_VALLEYVIEW(dev)) {
Ville Syrjäläe17ac6d2014-10-09 19:37:15 +030012412 /*
12413 * The DP_DETECTED bit is the latched state of the DDC
12414 * SDA pin at boot. However since eDP doesn't require DDC
12415 * (no way to plug in a DP->HDMI dongle) the DDC pins for
12416 * eDP ports may have been muxed to an alternate function.
12417 * Thus we can't rely on the DP_DETECTED bit alone to detect
12418 * eDP ports. Consult the VBT as well as DP_DETECTED to
12419 * detect eDP ports.
12420 */
12421 if (I915_READ(VLV_DISPLAY_BASE + GEN4_HDMIB) & SDVO_DETECTED)
Artem Bityutskiy585a94b2013-10-16 18:10:41 +030012422 intel_hdmi_init(dev, VLV_DISPLAY_BASE + GEN4_HDMIB,
12423 PORT_B);
Ville Syrjäläe17ac6d2014-10-09 19:37:15 +030012424 if (I915_READ(VLV_DISPLAY_BASE + DP_B) & DP_DETECTED ||
12425 intel_dp_is_edp(dev, PORT_B))
12426 intel_dp_init(dev, VLV_DISPLAY_BASE + DP_B, PORT_B);
Artem Bityutskiy585a94b2013-10-16 18:10:41 +030012427
Ville Syrjäläe17ac6d2014-10-09 19:37:15 +030012428 if (I915_READ(VLV_DISPLAY_BASE + GEN4_HDMIC) & SDVO_DETECTED)
Jesse Barnes6f6005a2013-08-09 09:34:35 -070012429 intel_hdmi_init(dev, VLV_DISPLAY_BASE + GEN4_HDMIC,
12430 PORT_C);
Ville Syrjäläe17ac6d2014-10-09 19:37:15 +030012431 if (I915_READ(VLV_DISPLAY_BASE + DP_C) & DP_DETECTED ||
12432 intel_dp_is_edp(dev, PORT_C))
12433 intel_dp_init(dev, VLV_DISPLAY_BASE + DP_C, PORT_C);
Gajanan Bhat19c03922012-09-27 19:13:07 +053012434
Ville Syrjälä9418c1f2014-04-09 13:28:56 +030012435 if (IS_CHERRYVIEW(dev)) {
Ville Syrjäläe17ac6d2014-10-09 19:37:15 +030012436 if (I915_READ(VLV_DISPLAY_BASE + CHV_HDMID) & SDVO_DETECTED)
Ville Syrjälä9418c1f2014-04-09 13:28:56 +030012437 intel_hdmi_init(dev, VLV_DISPLAY_BASE + CHV_HDMID,
12438 PORT_D);
Ville Syrjäläe17ac6d2014-10-09 19:37:15 +030012439 /* eDP not supported on port D, so don't check VBT */
12440 if (I915_READ(VLV_DISPLAY_BASE + DP_D) & DP_DETECTED)
12441 intel_dp_init(dev, VLV_DISPLAY_BASE + DP_D, PORT_D);
Ville Syrjälä9418c1f2014-04-09 13:28:56 +030012442 }
12443
Jani Nikula3cfca972013-08-27 15:12:26 +030012444 intel_dsi_init(dev);
Zhenyu Wang103a1962009-11-27 11:44:36 +080012445 } else if (SUPPORTS_DIGITAL_OUTPUTS(dev)) {
Ma Ling27185ae2009-08-24 13:50:23 +080012446 bool found = false;
Eric Anholt7d573822009-01-02 13:33:00 -080012447
Paulo Zanonie2debe92013-02-18 19:00:27 -030012448 if (I915_READ(GEN3_SDVOB) & SDVO_DETECTED) {
Jesse Barnesb01f2c32009-12-11 11:07:17 -080012449 DRM_DEBUG_KMS("probing SDVOB\n");
Paulo Zanonie2debe92013-02-18 19:00:27 -030012450 found = intel_sdvo_init(dev, GEN3_SDVOB, true);
Jesse Barnesb01f2c32009-12-11 11:07:17 -080012451 if (!found && SUPPORTS_INTEGRATED_HDMI(dev)) {
12452 DRM_DEBUG_KMS("probing HDMI on SDVOB\n");
Paulo Zanonie2debe92013-02-18 19:00:27 -030012453 intel_hdmi_init(dev, GEN4_HDMIB, PORT_B);
Jesse Barnesb01f2c32009-12-11 11:07:17 -080012454 }
Ma Ling27185ae2009-08-24 13:50:23 +080012455
Imre Deake7281ea2013-05-08 13:14:08 +030012456 if (!found && SUPPORTS_INTEGRATED_DP(dev))
Paulo Zanoniab9d7c32012-07-17 17:53:45 -030012457 intel_dp_init(dev, DP_B, PORT_B);
Eric Anholt725e30a2009-01-22 13:01:02 -080012458 }
Kristian Høgsberg13520b02009-03-13 15:42:14 -040012459
12460 /* Before G4X SDVOC doesn't have its own detect register */
Kristian Høgsberg13520b02009-03-13 15:42:14 -040012461
Paulo Zanonie2debe92013-02-18 19:00:27 -030012462 if (I915_READ(GEN3_SDVOB) & SDVO_DETECTED) {
Jesse Barnesb01f2c32009-12-11 11:07:17 -080012463 DRM_DEBUG_KMS("probing SDVOC\n");
Paulo Zanonie2debe92013-02-18 19:00:27 -030012464 found = intel_sdvo_init(dev, GEN3_SDVOC, false);
Jesse Barnesb01f2c32009-12-11 11:07:17 -080012465 }
Ma Ling27185ae2009-08-24 13:50:23 +080012466
Paulo Zanonie2debe92013-02-18 19:00:27 -030012467 if (!found && (I915_READ(GEN3_SDVOC) & SDVO_DETECTED)) {
Ma Ling27185ae2009-08-24 13:50:23 +080012468
Jesse Barnesb01f2c32009-12-11 11:07:17 -080012469 if (SUPPORTS_INTEGRATED_HDMI(dev)) {
12470 DRM_DEBUG_KMS("probing HDMI on SDVOC\n");
Paulo Zanonie2debe92013-02-18 19:00:27 -030012471 intel_hdmi_init(dev, GEN4_HDMIC, PORT_C);
Jesse Barnesb01f2c32009-12-11 11:07:17 -080012472 }
Imre Deake7281ea2013-05-08 13:14:08 +030012473 if (SUPPORTS_INTEGRATED_DP(dev))
Paulo Zanoniab9d7c32012-07-17 17:53:45 -030012474 intel_dp_init(dev, DP_C, PORT_C);
Eric Anholt725e30a2009-01-22 13:01:02 -080012475 }
Ma Ling27185ae2009-08-24 13:50:23 +080012476
Jesse Barnesb01f2c32009-12-11 11:07:17 -080012477 if (SUPPORTS_INTEGRATED_DP(dev) &&
Imre Deake7281ea2013-05-08 13:14:08 +030012478 (I915_READ(DP_D) & DP_DETECTED))
Paulo Zanoniab9d7c32012-07-17 17:53:45 -030012479 intel_dp_init(dev, DP_D, PORT_D);
Eric Anholtbad720f2009-10-22 16:11:14 -070012480 } else if (IS_GEN2(dev))
Jesse Barnes79e53942008-11-07 14:24:08 -080012481 intel_dvo_init(dev);
12482
Zhenyu Wang103a1962009-11-27 11:44:36 +080012483 if (SUPPORTS_TV(dev))
Jesse Barnes79e53942008-11-07 14:24:08 -080012484 intel_tv_init(dev);
12485
Rodrigo Vivi0bc12bc2014-11-14 08:52:28 -080012486 intel_psr_init(dev);
Rodrigo Vivi7c8f8a72014-06-13 05:10:03 -070012487
Damien Lespiaub2784e12014-08-05 11:29:37 +010012488 for_each_intel_encoder(dev, encoder) {
Chris Wilson4ef69c72010-09-09 15:14:28 +010012489 encoder->base.possible_crtcs = encoder->crtc_mask;
12490 encoder->base.possible_clones =
Daniel Vetter66a92782012-07-12 20:08:18 +020012491 intel_encoder_clones(encoder);
Jesse Barnes79e53942008-11-07 14:24:08 -080012492 }
Chris Wilson47356eb2011-01-11 17:06:04 +000012493
Paulo Zanonidde86e22012-12-01 12:04:25 -020012494 intel_init_pch_refclk(dev);
Daniel Vetter270b3042012-10-27 15:52:05 +020012495
12496 drm_helper_move_panel_connectors_to_head(dev);
Jesse Barnes79e53942008-11-07 14:24:08 -080012497}
12498
12499static void intel_user_framebuffer_destroy(struct drm_framebuffer *fb)
12500{
Ville Syrjälä60a5ca02014-06-13 11:10:53 +030012501 struct drm_device *dev = fb->dev;
Jesse Barnes79e53942008-11-07 14:24:08 -080012502 struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
Jesse Barnes79e53942008-11-07 14:24:08 -080012503
Daniel Vetteref2d6332014-02-10 18:00:38 +010012504 drm_framebuffer_cleanup(fb);
Ville Syrjälä60a5ca02014-06-13 11:10:53 +030012505 mutex_lock(&dev->struct_mutex);
Daniel Vetteref2d6332014-02-10 18:00:38 +010012506 WARN_ON(!intel_fb->obj->framebuffer_references--);
Ville Syrjälä60a5ca02014-06-13 11:10:53 +030012507 drm_gem_object_unreference(&intel_fb->obj->base);
12508 mutex_unlock(&dev->struct_mutex);
Jesse Barnes79e53942008-11-07 14:24:08 -080012509 kfree(intel_fb);
12510}
12511
12512static int intel_user_framebuffer_create_handle(struct drm_framebuffer *fb,
Chris Wilson05394f32010-11-08 19:18:58 +000012513 struct drm_file *file,
Jesse Barnes79e53942008-11-07 14:24:08 -080012514 unsigned int *handle)
12515{
12516 struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
Chris Wilson05394f32010-11-08 19:18:58 +000012517 struct drm_i915_gem_object *obj = intel_fb->obj;
Jesse Barnes79e53942008-11-07 14:24:08 -080012518
Chris Wilson05394f32010-11-08 19:18:58 +000012519 return drm_gem_handle_create(file, &obj->base, handle);
Jesse Barnes79e53942008-11-07 14:24:08 -080012520}
12521
12522static const struct drm_framebuffer_funcs intel_fb_funcs = {
12523 .destroy = intel_user_framebuffer_destroy,
12524 .create_handle = intel_user_framebuffer_create_handle,
12525};
12526
Daniel Vetterb5ea6422014-03-02 21:18:00 +010012527static int intel_framebuffer_init(struct drm_device *dev,
12528 struct intel_framebuffer *intel_fb,
12529 struct drm_mode_fb_cmd2 *mode_cmd,
12530 struct drm_i915_gem_object *obj)
Jesse Barnes79e53942008-11-07 14:24:08 -080012531{
Jesse Barnesa57ce0b2014-02-07 12:10:35 -080012532 int aligned_height;
Chris Wilsona35cdaa2013-06-25 17:26:45 +010012533 int pitch_limit;
Jesse Barnes79e53942008-11-07 14:24:08 -080012534 int ret;
12535
Daniel Vetterdd4916c2013-10-09 21:23:51 +020012536 WARN_ON(!mutex_is_locked(&dev->struct_mutex));
12537
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000012538 if (obj->tiling_mode == I915_TILING_Y) {
12539 DRM_DEBUG("hardware does not support tiling Y\n");
Chris Wilson57cd6502010-08-08 12:34:44 +010012540 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000012541 }
Chris Wilson57cd6502010-08-08 12:34:44 +010012542
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000012543 if (mode_cmd->pitches[0] & 63) {
12544 DRM_DEBUG("pitch (%d) must be at least 64 byte aligned\n",
12545 mode_cmd->pitches[0]);
Chris Wilson57cd6502010-08-08 12:34:44 +010012546 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000012547 }
Chris Wilson57cd6502010-08-08 12:34:44 +010012548
Chris Wilsona35cdaa2013-06-25 17:26:45 +010012549 if (INTEL_INFO(dev)->gen >= 5 && !IS_VALLEYVIEW(dev)) {
12550 pitch_limit = 32*1024;
12551 } else if (INTEL_INFO(dev)->gen >= 4) {
12552 if (obj->tiling_mode)
12553 pitch_limit = 16*1024;
12554 else
12555 pitch_limit = 32*1024;
12556 } else if (INTEL_INFO(dev)->gen >= 3) {
12557 if (obj->tiling_mode)
12558 pitch_limit = 8*1024;
12559 else
12560 pitch_limit = 16*1024;
12561 } else
12562 /* XXX DSPC is limited to 4k tiled */
12563 pitch_limit = 8*1024;
12564
12565 if (mode_cmd->pitches[0] > pitch_limit) {
12566 DRM_DEBUG("%s pitch (%d) must be at less than %d\n",
12567 obj->tiling_mode ? "tiled" : "linear",
12568 mode_cmd->pitches[0], pitch_limit);
Ville Syrjälä5d7bd702012-10-31 17:50:18 +020012569 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000012570 }
Ville Syrjälä5d7bd702012-10-31 17:50:18 +020012571
12572 if (obj->tiling_mode != I915_TILING_NONE &&
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000012573 mode_cmd->pitches[0] != obj->stride) {
12574 DRM_DEBUG("pitch (%d) must match tiling stride (%d)\n",
12575 mode_cmd->pitches[0], obj->stride);
Ville Syrjälä5d7bd702012-10-31 17:50:18 +020012576 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000012577 }
Ville Syrjälä5d7bd702012-10-31 17:50:18 +020012578
Ville Syrjälä57779d02012-10-31 17:50:14 +020012579 /* Reject formats not supported by any plane early. */
Jesse Barnes308e5bc2011-11-14 14:51:28 -080012580 switch (mode_cmd->pixel_format) {
Ville Syrjälä57779d02012-10-31 17:50:14 +020012581 case DRM_FORMAT_C8:
Ville Syrjälä04b39242011-11-17 18:05:13 +020012582 case DRM_FORMAT_RGB565:
12583 case DRM_FORMAT_XRGB8888:
12584 case DRM_FORMAT_ARGB8888:
Ville Syrjälä57779d02012-10-31 17:50:14 +020012585 break;
12586 case DRM_FORMAT_XRGB1555:
12587 case DRM_FORMAT_ARGB1555:
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000012588 if (INTEL_INFO(dev)->gen > 3) {
Ville Syrjälä4ee62c72013-06-07 15:43:05 +000012589 DRM_DEBUG("unsupported pixel format: %s\n",
12590 drm_get_format_name(mode_cmd->pixel_format));
Ville Syrjälä57779d02012-10-31 17:50:14 +020012591 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000012592 }
Ville Syrjälä57779d02012-10-31 17:50:14 +020012593 break;
12594 case DRM_FORMAT_XBGR8888:
12595 case DRM_FORMAT_ABGR8888:
Ville Syrjälä04b39242011-11-17 18:05:13 +020012596 case DRM_FORMAT_XRGB2101010:
12597 case DRM_FORMAT_ARGB2101010:
Ville Syrjälä57779d02012-10-31 17:50:14 +020012598 case DRM_FORMAT_XBGR2101010:
12599 case DRM_FORMAT_ABGR2101010:
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000012600 if (INTEL_INFO(dev)->gen < 4) {
Ville Syrjälä4ee62c72013-06-07 15:43:05 +000012601 DRM_DEBUG("unsupported pixel format: %s\n",
12602 drm_get_format_name(mode_cmd->pixel_format));
Ville Syrjälä57779d02012-10-31 17:50:14 +020012603 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000012604 }
Jesse Barnesb5626742011-06-24 12:19:27 -070012605 break;
Ville Syrjälä04b39242011-11-17 18:05:13 +020012606 case DRM_FORMAT_YUYV:
12607 case DRM_FORMAT_UYVY:
12608 case DRM_FORMAT_YVYU:
12609 case DRM_FORMAT_VYUY:
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000012610 if (INTEL_INFO(dev)->gen < 5) {
Ville Syrjälä4ee62c72013-06-07 15:43:05 +000012611 DRM_DEBUG("unsupported pixel format: %s\n",
12612 drm_get_format_name(mode_cmd->pixel_format));
Ville Syrjälä57779d02012-10-31 17:50:14 +020012613 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000012614 }
Chris Wilson57cd6502010-08-08 12:34:44 +010012615 break;
12616 default:
Ville Syrjälä4ee62c72013-06-07 15:43:05 +000012617 DRM_DEBUG("unsupported pixel format: %s\n",
12618 drm_get_format_name(mode_cmd->pixel_format));
Chris Wilson57cd6502010-08-08 12:34:44 +010012619 return -EINVAL;
12620 }
12621
Ville Syrjälä90f9a332012-10-31 17:50:19 +020012622 /* FIXME need to adjust LINOFF/TILEOFF accordingly. */
12623 if (mode_cmd->offsets[0] != 0)
12624 return -EINVAL;
12625
Jesse Barnesa57ce0b2014-02-07 12:10:35 -080012626 aligned_height = intel_align_height(dev, mode_cmd->height,
12627 obj->tiling_mode);
Daniel Vetter53155c02013-10-09 21:55:33 +020012628 /* FIXME drm helper for size checks (especially planar formats)? */
12629 if (obj->base.size < aligned_height * mode_cmd->pitches[0])
12630 return -EINVAL;
12631
Daniel Vetterc7d73f62012-12-13 23:38:38 +010012632 drm_helper_mode_fill_fb_struct(&intel_fb->base, mode_cmd);
12633 intel_fb->obj = obj;
Daniel Vetter80075d42013-10-09 21:23:52 +020012634 intel_fb->obj->framebuffer_references++;
Daniel Vetterc7d73f62012-12-13 23:38:38 +010012635
Jesse Barnes79e53942008-11-07 14:24:08 -080012636 ret = drm_framebuffer_init(dev, &intel_fb->base, &intel_fb_funcs);
12637 if (ret) {
12638 DRM_ERROR("framebuffer init failed %d\n", ret);
12639 return ret;
12640 }
12641
Jesse Barnes79e53942008-11-07 14:24:08 -080012642 return 0;
12643}
12644
Jesse Barnes79e53942008-11-07 14:24:08 -080012645static struct drm_framebuffer *
12646intel_user_framebuffer_create(struct drm_device *dev,
12647 struct drm_file *filp,
Jesse Barnes308e5bc2011-11-14 14:51:28 -080012648 struct drm_mode_fb_cmd2 *mode_cmd)
Jesse Barnes79e53942008-11-07 14:24:08 -080012649{
Chris Wilson05394f32010-11-08 19:18:58 +000012650 struct drm_i915_gem_object *obj;
Jesse Barnes79e53942008-11-07 14:24:08 -080012651
Jesse Barnes308e5bc2011-11-14 14:51:28 -080012652 obj = to_intel_bo(drm_gem_object_lookup(dev, filp,
12653 mode_cmd->handles[0]));
Chris Wilsonc8725222011-02-19 11:31:06 +000012654 if (&obj->base == NULL)
Chris Wilsoncce13ff2010-08-08 13:36:38 +010012655 return ERR_PTR(-ENOENT);
Jesse Barnes79e53942008-11-07 14:24:08 -080012656
Chris Wilsond2dff872011-04-19 08:36:26 +010012657 return intel_framebuffer_create(dev, mode_cmd, obj);
Jesse Barnes79e53942008-11-07 14:24:08 -080012658}
12659
Daniel Vetter4520f532013-10-09 09:18:51 +020012660#ifndef CONFIG_DRM_I915_FBDEV
Daniel Vetter0632fef2013-10-08 17:44:49 +020012661static inline void intel_fbdev_output_poll_changed(struct drm_device *dev)
Daniel Vetter4520f532013-10-09 09:18:51 +020012662{
12663}
12664#endif
12665
Jesse Barnes79e53942008-11-07 14:24:08 -080012666static const struct drm_mode_config_funcs intel_mode_funcs = {
Jesse Barnes79e53942008-11-07 14:24:08 -080012667 .fb_create = intel_user_framebuffer_create,
Daniel Vetter0632fef2013-10-08 17:44:49 +020012668 .output_poll_changed = intel_fbdev_output_poll_changed,
Jesse Barnes79e53942008-11-07 14:24:08 -080012669};
12670
Jesse Barnese70236a2009-09-21 10:42:27 -070012671/* Set up chip specific display functions */
12672static void intel_init_display(struct drm_device *dev)
12673{
12674 struct drm_i915_private *dev_priv = dev->dev_private;
12675
Daniel Vetteree9300b2013-06-03 22:40:22 +020012676 if (HAS_PCH_SPLIT(dev) || IS_G4X(dev))
12677 dev_priv->display.find_dpll = g4x_find_best_dpll;
Chon Ming Leeef9348c2014-04-09 13:28:18 +030012678 else if (IS_CHERRYVIEW(dev))
12679 dev_priv->display.find_dpll = chv_find_best_dpll;
Daniel Vetteree9300b2013-06-03 22:40:22 +020012680 else if (IS_VALLEYVIEW(dev))
12681 dev_priv->display.find_dpll = vlv_find_best_dpll;
12682 else if (IS_PINEVIEW(dev))
12683 dev_priv->display.find_dpll = pnv_find_best_dpll;
12684 else
12685 dev_priv->display.find_dpll = i9xx_find_best_dpll;
12686
Paulo Zanoniaffa9352012-11-23 15:30:39 -020012687 if (HAS_DDI(dev)) {
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010012688 dev_priv->display.get_pipe_config = haswell_get_pipe_config;
Jesse Barnes4c6baa52014-03-07 08:57:50 -080012689 dev_priv->display.get_plane_config = ironlake_get_plane_config;
Ander Conselvan de Oliveira797d0252014-10-29 11:32:34 +020012690 dev_priv->display.crtc_compute_clock =
12691 haswell_crtc_compute_clock;
Paulo Zanoni4f771f12012-10-23 18:29:51 -020012692 dev_priv->display.crtc_enable = haswell_crtc_enable;
12693 dev_priv->display.crtc_disable = haswell_crtc_disable;
Daniel Vetterdf8ad702014-06-25 22:02:03 +030012694 dev_priv->display.off = ironlake_crtc_off;
Damien Lespiau70d21f02013-07-03 21:06:04 +010012695 if (INTEL_INFO(dev)->gen >= 9)
12696 dev_priv->display.update_primary_plane =
12697 skylake_update_primary_plane;
12698 else
12699 dev_priv->display.update_primary_plane =
12700 ironlake_update_primary_plane;
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -030012701 } else if (HAS_PCH_SPLIT(dev)) {
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010012702 dev_priv->display.get_pipe_config = ironlake_get_pipe_config;
Jesse Barnes4c6baa52014-03-07 08:57:50 -080012703 dev_priv->display.get_plane_config = ironlake_get_plane_config;
Ander Conselvan de Oliveira3fb37702014-10-29 11:32:35 +020012704 dev_priv->display.crtc_compute_clock =
12705 ironlake_crtc_compute_clock;
Daniel Vetter76e5a892012-06-29 22:39:33 +020012706 dev_priv->display.crtc_enable = ironlake_crtc_enable;
12707 dev_priv->display.crtc_disable = ironlake_crtc_disable;
Jesse Barnesee7b9f92012-04-20 17:11:53 +010012708 dev_priv->display.off = ironlake_crtc_off;
Matt Roper262ca2b2014-03-18 17:22:55 -070012709 dev_priv->display.update_primary_plane =
12710 ironlake_update_primary_plane;
Jesse Barnes89b667f2013-04-18 14:51:36 -070012711 } else if (IS_VALLEYVIEW(dev)) {
12712 dev_priv->display.get_pipe_config = i9xx_get_pipe_config;
Jesse Barnes1ad292b2014-03-07 08:57:49 -080012713 dev_priv->display.get_plane_config = i9xx_get_plane_config;
Ander Conselvan de Oliveirad6dfee72014-10-29 11:32:36 +020012714 dev_priv->display.crtc_compute_clock = i9xx_crtc_compute_clock;
Jesse Barnes89b667f2013-04-18 14:51:36 -070012715 dev_priv->display.crtc_enable = valleyview_crtc_enable;
12716 dev_priv->display.crtc_disable = i9xx_crtc_disable;
12717 dev_priv->display.off = i9xx_crtc_off;
Matt Roper262ca2b2014-03-18 17:22:55 -070012718 dev_priv->display.update_primary_plane =
12719 i9xx_update_primary_plane;
Eric Anholtf564048e2011-03-30 13:01:02 -070012720 } else {
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010012721 dev_priv->display.get_pipe_config = i9xx_get_pipe_config;
Jesse Barnes1ad292b2014-03-07 08:57:49 -080012722 dev_priv->display.get_plane_config = i9xx_get_plane_config;
Ander Conselvan de Oliveirad6dfee72014-10-29 11:32:36 +020012723 dev_priv->display.crtc_compute_clock = i9xx_crtc_compute_clock;
Daniel Vetter76e5a892012-06-29 22:39:33 +020012724 dev_priv->display.crtc_enable = i9xx_crtc_enable;
12725 dev_priv->display.crtc_disable = i9xx_crtc_disable;
Jesse Barnesee7b9f92012-04-20 17:11:53 +010012726 dev_priv->display.off = i9xx_crtc_off;
Matt Roper262ca2b2014-03-18 17:22:55 -070012727 dev_priv->display.update_primary_plane =
12728 i9xx_update_primary_plane;
Eric Anholtf564048e2011-03-30 13:01:02 -070012729 }
Jesse Barnese70236a2009-09-21 10:42:27 -070012730
Jesse Barnese70236a2009-09-21 10:42:27 -070012731 /* Returns the core display clock speed */
Jesse Barnes25eb05fc2012-03-28 13:39:23 -070012732 if (IS_VALLEYVIEW(dev))
12733 dev_priv->display.get_display_clock_speed =
12734 valleyview_get_display_clock_speed;
12735 else if (IS_I945G(dev) || (IS_G33(dev) && !IS_PINEVIEW_M(dev)))
Jesse Barnese70236a2009-09-21 10:42:27 -070012736 dev_priv->display.get_display_clock_speed =
12737 i945_get_display_clock_speed;
12738 else if (IS_I915G(dev))
12739 dev_priv->display.get_display_clock_speed =
12740 i915_get_display_clock_speed;
Daniel Vetter257a7ff2013-07-26 08:35:42 +020012741 else if (IS_I945GM(dev) || IS_845G(dev))
Jesse Barnese70236a2009-09-21 10:42:27 -070012742 dev_priv->display.get_display_clock_speed =
12743 i9xx_misc_get_display_clock_speed;
Daniel Vetter257a7ff2013-07-26 08:35:42 +020012744 else if (IS_PINEVIEW(dev))
12745 dev_priv->display.get_display_clock_speed =
12746 pnv_get_display_clock_speed;
Jesse Barnese70236a2009-09-21 10:42:27 -070012747 else if (IS_I915GM(dev))
12748 dev_priv->display.get_display_clock_speed =
12749 i915gm_get_display_clock_speed;
12750 else if (IS_I865G(dev))
12751 dev_priv->display.get_display_clock_speed =
12752 i865_get_display_clock_speed;
Daniel Vetterf0f8a9c2009-09-15 22:57:33 +020012753 else if (IS_I85X(dev))
Jesse Barnese70236a2009-09-21 10:42:27 -070012754 dev_priv->display.get_display_clock_speed =
12755 i855_get_display_clock_speed;
12756 else /* 852, 830 */
12757 dev_priv->display.get_display_clock_speed =
12758 i830_get_display_clock_speed;
12759
Jani Nikula7c10a2b2014-10-27 16:26:43 +020012760 if (IS_GEN5(dev)) {
Sonika Jindal3bb11b52014-08-11 09:06:39 +053012761 dev_priv->display.fdi_link_train = ironlake_fdi_link_train;
Sonika Jindal3bb11b52014-08-11 09:06:39 +053012762 } else if (IS_GEN6(dev)) {
12763 dev_priv->display.fdi_link_train = gen6_fdi_link_train;
Sonika Jindal3bb11b52014-08-11 09:06:39 +053012764 } else if (IS_IVYBRIDGE(dev)) {
12765 /* FIXME: detect B0+ stepping and use auto training */
12766 dev_priv->display.fdi_link_train = ivb_manual_fdi_link_train;
Sonika Jindal3bb11b52014-08-11 09:06:39 +053012767 dev_priv->display.modeset_global_resources =
12768 ivb_modeset_global_resources;
Paulo Zanoni059b2fe2014-09-02 16:53:57 -030012769 } else if (IS_HASWELL(dev) || IS_BROADWELL(dev)) {
Sonika Jindal3bb11b52014-08-11 09:06:39 +053012770 dev_priv->display.fdi_link_train = hsw_fdi_link_train;
Jesse Barnes30a970c2013-11-04 13:48:12 -080012771 } else if (IS_VALLEYVIEW(dev)) {
12772 dev_priv->display.modeset_global_resources =
12773 valleyview_modeset_global_resources;
Jesse Barnese70236a2009-09-21 10:42:27 -070012774 }
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070012775
12776 /* Default just returns -ENODEV to indicate unsupported */
12777 dev_priv->display.queue_flip = intel_default_queue_flip;
12778
12779 switch (INTEL_INFO(dev)->gen) {
12780 case 2:
12781 dev_priv->display.queue_flip = intel_gen2_queue_flip;
12782 break;
12783
12784 case 3:
12785 dev_priv->display.queue_flip = intel_gen3_queue_flip;
12786 break;
12787
12788 case 4:
12789 case 5:
12790 dev_priv->display.queue_flip = intel_gen4_queue_flip;
12791 break;
12792
12793 case 6:
12794 dev_priv->display.queue_flip = intel_gen6_queue_flip;
12795 break;
Jesse Barnes7c9017e2011-06-16 12:18:54 -070012796 case 7:
Ben Widawsky4e0bbc32013-11-02 21:07:07 -070012797 case 8: /* FIXME(BDW): Check that the gen8 RCS flip works. */
Jesse Barnes7c9017e2011-06-16 12:18:54 -070012798 dev_priv->display.queue_flip = intel_gen7_queue_flip;
12799 break;
Damien Lespiau830c81d2014-11-13 17:51:46 +000012800 case 9:
12801 dev_priv->display.queue_flip = intel_gen9_queue_flip;
12802 break;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070012803 }
Jani Nikula7bd688c2013-11-08 16:48:56 +020012804
12805 intel_panel_init_backlight_funcs(dev);
Ville Syrjäläe39b9992014-09-04 14:53:14 +030012806
12807 mutex_init(&dev_priv->pps_mutex);
Jesse Barnese70236a2009-09-21 10:42:27 -070012808}
12809
Jesse Barnesb690e962010-07-19 13:53:12 -070012810/*
12811 * Some BIOSes insist on assuming the GPU's pipe A is enabled at suspend,
12812 * resume, or other times. This quirk makes sure that's the case for
12813 * affected systems.
12814 */
Akshay Joshi0206e352011-08-16 15:34:10 -040012815static void quirk_pipea_force(struct drm_device *dev)
Jesse Barnesb690e962010-07-19 13:53:12 -070012816{
12817 struct drm_i915_private *dev_priv = dev->dev_private;
12818
12819 dev_priv->quirks |= QUIRK_PIPEA_FORCE;
Daniel Vetterbc0daf42012-04-01 13:16:49 +020012820 DRM_INFO("applying pipe a force quirk\n");
Jesse Barnesb690e962010-07-19 13:53:12 -070012821}
12822
Ville Syrjäläb6b5d042014-08-15 01:22:07 +030012823static void quirk_pipeb_force(struct drm_device *dev)
12824{
12825 struct drm_i915_private *dev_priv = dev->dev_private;
12826
12827 dev_priv->quirks |= QUIRK_PIPEB_FORCE;
12828 DRM_INFO("applying pipe b force quirk\n");
12829}
12830
Keith Packard435793d2011-07-12 14:56:22 -070012831/*
12832 * Some machines (Lenovo U160) do not work with SSC on LVDS for some reason
12833 */
12834static void quirk_ssc_force_disable(struct drm_device *dev)
12835{
12836 struct drm_i915_private *dev_priv = dev->dev_private;
12837 dev_priv->quirks |= QUIRK_LVDS_SSC_DISABLE;
Daniel Vetterbc0daf42012-04-01 13:16:49 +020012838 DRM_INFO("applying lvds SSC disable quirk\n");
Keith Packard435793d2011-07-12 14:56:22 -070012839}
12840
Carsten Emde4dca20e2012-03-15 15:56:26 +010012841/*
Carsten Emde5a15ab52012-03-15 15:56:27 +010012842 * A machine (e.g. Acer Aspire 5734Z) may need to invert the panel backlight
12843 * brightness value
Carsten Emde4dca20e2012-03-15 15:56:26 +010012844 */
12845static void quirk_invert_brightness(struct drm_device *dev)
12846{
12847 struct drm_i915_private *dev_priv = dev->dev_private;
12848 dev_priv->quirks |= QUIRK_INVERT_BRIGHTNESS;
Daniel Vetterbc0daf42012-04-01 13:16:49 +020012849 DRM_INFO("applying inverted panel brightness quirk\n");
Jesse Barnesb690e962010-07-19 13:53:12 -070012850}
12851
Scot Doyle9c72cc62014-07-03 23:27:50 +000012852/* Some VBT's incorrectly indicate no backlight is present */
12853static void quirk_backlight_present(struct drm_device *dev)
12854{
12855 struct drm_i915_private *dev_priv = dev->dev_private;
12856 dev_priv->quirks |= QUIRK_BACKLIGHT_PRESENT;
12857 DRM_INFO("applying backlight present quirk\n");
12858}
12859
Jesse Barnesb690e962010-07-19 13:53:12 -070012860struct intel_quirk {
12861 int device;
12862 int subsystem_vendor;
12863 int subsystem_device;
12864 void (*hook)(struct drm_device *dev);
12865};
12866
Egbert Eich5f85f1762012-10-14 15:46:38 +020012867/* For systems that don't have a meaningful PCI subdevice/subvendor ID */
12868struct intel_dmi_quirk {
12869 void (*hook)(struct drm_device *dev);
12870 const struct dmi_system_id (*dmi_id_list)[];
12871};
12872
12873static int intel_dmi_reverse_brightness(const struct dmi_system_id *id)
12874{
12875 DRM_INFO("Backlight polarity reversed on %s\n", id->ident);
12876 return 1;
12877}
12878
12879static const struct intel_dmi_quirk intel_dmi_quirks[] = {
12880 {
12881 .dmi_id_list = &(const struct dmi_system_id[]) {
12882 {
12883 .callback = intel_dmi_reverse_brightness,
12884 .ident = "NCR Corporation",
12885 .matches = {DMI_MATCH(DMI_SYS_VENDOR, "NCR Corporation"),
12886 DMI_MATCH(DMI_PRODUCT_NAME, ""),
12887 },
12888 },
12889 { } /* terminating entry */
12890 },
12891 .hook = quirk_invert_brightness,
12892 },
12893};
12894
Ben Widawskyc43b5632012-04-16 14:07:40 -070012895static struct intel_quirk intel_quirks[] = {
Jesse Barnesb690e962010-07-19 13:53:12 -070012896 /* HP Mini needs pipe A force quirk (LP: #322104) */
Akshay Joshi0206e352011-08-16 15:34:10 -040012897 { 0x27ae, 0x103c, 0x361a, quirk_pipea_force },
Jesse Barnesb690e962010-07-19 13:53:12 -070012898
Jesse Barnesb690e962010-07-19 13:53:12 -070012899 /* Toshiba Protege R-205, S-209 needs pipe A force quirk */
12900 { 0x2592, 0x1179, 0x0001, quirk_pipea_force },
12901
Jesse Barnesb690e962010-07-19 13:53:12 -070012902 /* ThinkPad T60 needs pipe A force quirk (bug #16494) */
12903 { 0x2782, 0x17aa, 0x201a, quirk_pipea_force },
12904
Ville Syrjälä5f080c02014-08-15 01:22:06 +030012905 /* 830 needs to leave pipe A & dpll A up */
12906 { 0x3577, PCI_ANY_ID, PCI_ANY_ID, quirk_pipea_force },
12907
Ville Syrjäläb6b5d042014-08-15 01:22:07 +030012908 /* 830 needs to leave pipe B & dpll B up */
12909 { 0x3577, PCI_ANY_ID, PCI_ANY_ID, quirk_pipeb_force },
12910
Keith Packard435793d2011-07-12 14:56:22 -070012911 /* Lenovo U160 cannot use SSC on LVDS */
12912 { 0x0046, 0x17aa, 0x3920, quirk_ssc_force_disable },
Michel Alexandre Salim070d3292011-07-28 18:52:06 +020012913
12914 /* Sony Vaio Y cannot use SSC on LVDS */
12915 { 0x0046, 0x104d, 0x9076, quirk_ssc_force_disable },
Carsten Emde5a15ab52012-03-15 15:56:27 +010012916
Alexander van Heukelumbe505f62013-12-28 21:00:39 +010012917 /* Acer Aspire 5734Z must invert backlight brightness */
12918 { 0x2a42, 0x1025, 0x0459, quirk_invert_brightness },
12919
12920 /* Acer/eMachines G725 */
12921 { 0x2a42, 0x1025, 0x0210, quirk_invert_brightness },
12922
12923 /* Acer/eMachines e725 */
12924 { 0x2a42, 0x1025, 0x0212, quirk_invert_brightness },
12925
12926 /* Acer/Packard Bell NCL20 */
12927 { 0x2a42, 0x1025, 0x034b, quirk_invert_brightness },
12928
12929 /* Acer Aspire 4736Z */
12930 { 0x2a42, 0x1025, 0x0260, quirk_invert_brightness },
Jani Nikula0f540c32014-01-13 17:30:34 +020012931
12932 /* Acer Aspire 5336 */
12933 { 0x2a42, 0x1025, 0x048a, quirk_invert_brightness },
Scot Doyle2e93a1a2014-07-03 23:27:51 +000012934
12935 /* Acer C720 and C720P Chromebooks (Celeron 2955U) have backlights */
12936 { 0x0a06, 0x1025, 0x0a11, quirk_backlight_present },
Scot Doyled4967d82014-07-03 23:27:52 +000012937
Scot Doyledfb3d47b2014-08-21 16:08:02 +000012938 /* Acer C720 Chromebook (Core i3 4005U) */
12939 { 0x0a16, 0x1025, 0x0a11, quirk_backlight_present },
12940
jens steinb2a96012014-10-28 20:25:53 +010012941 /* Apple Macbook 2,1 (Core 2 T7400) */
12942 { 0x27a2, 0x8086, 0x7270, quirk_backlight_present },
12943
Scot Doyled4967d82014-07-03 23:27:52 +000012944 /* Toshiba CB35 Chromebook (Celeron 2955U) */
12945 { 0x0a06, 0x1179, 0x0a88, quirk_backlight_present },
Scot Doyle724cb062014-07-11 22:16:30 +000012946
12947 /* HP Chromebook 14 (Celeron 2955U) */
12948 { 0x0a06, 0x103c, 0x21ed, quirk_backlight_present },
Jesse Barnesb690e962010-07-19 13:53:12 -070012949};
12950
12951static void intel_init_quirks(struct drm_device *dev)
12952{
12953 struct pci_dev *d = dev->pdev;
12954 int i;
12955
12956 for (i = 0; i < ARRAY_SIZE(intel_quirks); i++) {
12957 struct intel_quirk *q = &intel_quirks[i];
12958
12959 if (d->device == q->device &&
12960 (d->subsystem_vendor == q->subsystem_vendor ||
12961 q->subsystem_vendor == PCI_ANY_ID) &&
12962 (d->subsystem_device == q->subsystem_device ||
12963 q->subsystem_device == PCI_ANY_ID))
12964 q->hook(dev);
12965 }
Egbert Eich5f85f1762012-10-14 15:46:38 +020012966 for (i = 0; i < ARRAY_SIZE(intel_dmi_quirks); i++) {
12967 if (dmi_check_system(*intel_dmi_quirks[i].dmi_id_list) != 0)
12968 intel_dmi_quirks[i].hook(dev);
12969 }
Jesse Barnesb690e962010-07-19 13:53:12 -070012970}
12971
Jesse Barnes9cce37f2010-08-13 15:11:26 -070012972/* Disable the VGA plane that we never use */
12973static void i915_disable_vga(struct drm_device *dev)
12974{
12975 struct drm_i915_private *dev_priv = dev->dev_private;
12976 u8 sr1;
Ville Syrjälä766aa1c2013-01-25 21:44:46 +020012977 u32 vga_reg = i915_vgacntrl_reg(dev);
Jesse Barnes9cce37f2010-08-13 15:11:26 -070012978
Ville Syrjälä2b37c612014-01-22 21:32:38 +020012979 /* WaEnableVGAAccessThroughIOPort:ctg,elk,ilk,snb,ivb,vlv,hsw */
Jesse Barnes9cce37f2010-08-13 15:11:26 -070012980 vga_get_uninterruptible(dev->pdev, VGA_RSRC_LEGACY_IO);
Jesse Barnes3fdcf432012-04-06 11:46:27 -070012981 outb(SR01, VGA_SR_INDEX);
Jesse Barnes9cce37f2010-08-13 15:11:26 -070012982 sr1 = inb(VGA_SR_DATA);
12983 outb(sr1 | 1<<5, VGA_SR_DATA);
12984 vga_put(dev->pdev, VGA_RSRC_LEGACY_IO);
12985 udelay(300);
12986
Ville Syrjälä01f5a622014-12-16 18:38:37 +020012987 I915_WRITE(vga_reg, VGA_DISP_DISABLE);
Jesse Barnes9cce37f2010-08-13 15:11:26 -070012988 POSTING_READ(vga_reg);
12989}
12990
Daniel Vetterf8175862012-04-10 15:50:11 +020012991void intel_modeset_init_hw(struct drm_device *dev)
12992{
Eugeni Dodonova8f78b52012-06-28 15:55:35 -030012993 intel_prepare_ddi(dev);
12994
Ville Syrjäläf8bf63f2014-06-13 13:37:54 +030012995 if (IS_VALLEYVIEW(dev))
12996 vlv_update_cdclk(dev);
12997
Daniel Vetterf8175862012-04-10 15:50:11 +020012998 intel_init_clock_gating(dev);
12999
Daniel Vetter8090c6b2012-06-24 16:42:32 +020013000 intel_enable_gt_powersave(dev);
Daniel Vetterf8175862012-04-10 15:50:11 +020013001}
13002
Jesse Barnes79e53942008-11-07 14:24:08 -080013003void intel_modeset_init(struct drm_device *dev)
13004{
Jesse Barnes652c3932009-08-17 13:31:43 -070013005 struct drm_i915_private *dev_priv = dev->dev_private;
Damien Lespiau1fe47782014-03-03 17:31:47 +000013006 int sprite, ret;
Damien Lespiau8cc87b72014-03-03 17:31:44 +000013007 enum pipe pipe;
Jesse Barnes46f297f2014-03-07 08:57:48 -080013008 struct intel_crtc *crtc;
Jesse Barnes79e53942008-11-07 14:24:08 -080013009
13010 drm_mode_config_init(dev);
13011
13012 dev->mode_config.min_width = 0;
13013 dev->mode_config.min_height = 0;
13014
Dave Airlie019d96c2011-09-29 16:20:42 +010013015 dev->mode_config.preferred_depth = 24;
13016 dev->mode_config.prefer_shadow = 1;
13017
Laurent Pincharte6ecefa2012-05-17 13:27:23 +020013018 dev->mode_config.funcs = &intel_mode_funcs;
Jesse Barnes79e53942008-11-07 14:24:08 -080013019
Jesse Barnesb690e962010-07-19 13:53:12 -070013020 intel_init_quirks(dev);
13021
Eugeni Dodonov1fa61102012-04-18 15:29:26 -030013022 intel_init_pm(dev);
13023
Ben Widawskye3c74752013-04-05 13:12:39 -070013024 if (INTEL_INFO(dev)->num_pipes == 0)
13025 return;
13026
Jesse Barnese70236a2009-09-21 10:42:27 -070013027 intel_init_display(dev);
Jani Nikula7c10a2b2014-10-27 16:26:43 +020013028 intel_init_audio(dev);
Jesse Barnese70236a2009-09-21 10:42:27 -070013029
Chris Wilsona6c45cf2010-09-17 00:32:17 +010013030 if (IS_GEN2(dev)) {
13031 dev->mode_config.max_width = 2048;
13032 dev->mode_config.max_height = 2048;
13033 } else if (IS_GEN3(dev)) {
Keith Packard5e4d6fa2009-07-12 23:53:17 -070013034 dev->mode_config.max_width = 4096;
13035 dev->mode_config.max_height = 4096;
Jesse Barnes79e53942008-11-07 14:24:08 -080013036 } else {
Chris Wilsona6c45cf2010-09-17 00:32:17 +010013037 dev->mode_config.max_width = 8192;
13038 dev->mode_config.max_height = 8192;
Jesse Barnes79e53942008-11-07 14:24:08 -080013039 }
Damien Lespiau068be562014-03-28 14:17:49 +000013040
Ville Syrjälädc41c152014-08-13 11:57:05 +030013041 if (IS_845G(dev) || IS_I865G(dev)) {
13042 dev->mode_config.cursor_width = IS_845G(dev) ? 64 : 512;
13043 dev->mode_config.cursor_height = 1023;
13044 } else if (IS_GEN2(dev)) {
Damien Lespiau068be562014-03-28 14:17:49 +000013045 dev->mode_config.cursor_width = GEN2_CURSOR_WIDTH;
13046 dev->mode_config.cursor_height = GEN2_CURSOR_HEIGHT;
13047 } else {
13048 dev->mode_config.cursor_width = MAX_CURSOR_WIDTH;
13049 dev->mode_config.cursor_height = MAX_CURSOR_HEIGHT;
13050 }
13051
Ben Widawsky5d4545a2013-01-17 12:45:15 -080013052 dev->mode_config.fb_base = dev_priv->gtt.mappable_base;
Jesse Barnes79e53942008-11-07 14:24:08 -080013053
Zhao Yakui28c97732009-10-09 11:39:41 +080013054 DRM_DEBUG_KMS("%d display pipe%s available.\n",
Ben Widawsky7eb552a2013-03-13 14:05:41 -070013055 INTEL_INFO(dev)->num_pipes,
13056 INTEL_INFO(dev)->num_pipes > 1 ? "s" : "");
Jesse Barnes79e53942008-11-07 14:24:08 -080013057
Damien Lespiau055e3932014-08-18 13:49:10 +010013058 for_each_pipe(dev_priv, pipe) {
Damien Lespiau8cc87b72014-03-03 17:31:44 +000013059 intel_crtc_init(dev, pipe);
Damien Lespiau1fe47782014-03-03 17:31:47 +000013060 for_each_sprite(pipe, sprite) {
13061 ret = intel_plane_init(dev, pipe, sprite);
Jesse Barnes7f1f3852013-04-02 11:22:20 -070013062 if (ret)
Ville Syrjälä06da8da2013-04-17 17:48:51 +030013063 DRM_DEBUG_KMS("pipe %c sprite %c init failed: %d\n",
Damien Lespiau1fe47782014-03-03 17:31:47 +000013064 pipe_name(pipe), sprite_name(pipe, sprite), ret);
Jesse Barnes7f1f3852013-04-02 11:22:20 -070013065 }
Jesse Barnes79e53942008-11-07 14:24:08 -080013066 }
13067
Jesse Barnesf42bb702013-12-16 16:34:23 -080013068 intel_init_dpio(dev);
13069
Daniel Vettere72f9fb2013-06-05 13:34:06 +020013070 intel_shared_dpll_init(dev);
Jesse Barnesee7b9f92012-04-20 17:11:53 +010013071
Jesse Barnes9cce37f2010-08-13 15:11:26 -070013072 /* Just disable it once at startup */
13073 i915_disable_vga(dev);
Jesse Barnes79e53942008-11-07 14:24:08 -080013074 intel_setup_outputs(dev);
Chris Wilson11be49e2012-11-15 11:32:20 +000013075
13076 /* Just in case the BIOS is doing something questionable. */
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -020013077 intel_fbc_disable(dev);
Jesse Barnesfa9fa082014-02-11 15:28:56 -080013078
Daniel Vetter6e9f7982014-05-29 23:54:47 +020013079 drm_modeset_lock_all(dev);
Jesse Barnesfa9fa082014-02-11 15:28:56 -080013080 intel_modeset_setup_hw_state(dev, false);
Daniel Vetter6e9f7982014-05-29 23:54:47 +020013081 drm_modeset_unlock_all(dev);
Jesse Barnes46f297f2014-03-07 08:57:48 -080013082
Damien Lespiaud3fcc802014-05-13 23:32:22 +010013083 for_each_intel_crtc(dev, crtc) {
Jesse Barnes46f297f2014-03-07 08:57:48 -080013084 if (!crtc->active)
13085 continue;
13086
Jesse Barnes46f297f2014-03-07 08:57:48 -080013087 /*
Jesse Barnes46f297f2014-03-07 08:57:48 -080013088 * Note that reserving the BIOS fb up front prevents us
13089 * from stuffing other stolen allocations like the ring
13090 * on top. This prevents some ugliness at boot time, and
13091 * can even allow for smooth boot transitions if the BIOS
13092 * fb is large enough for the active pipe configuration.
13093 */
13094 if (dev_priv->display.get_plane_config) {
13095 dev_priv->display.get_plane_config(crtc,
13096 &crtc->plane_config);
13097 /*
13098 * If the fb is shared between multiple heads, we'll
13099 * just get the first one.
13100 */
Jesse Barnes484b41d2014-03-07 08:57:55 -080013101 intel_find_plane_obj(crtc, &crtc->plane_config);
Jesse Barnes46f297f2014-03-07 08:57:48 -080013102 }
Jesse Barnes46f297f2014-03-07 08:57:48 -080013103 }
Chris Wilson2c7111d2011-03-29 10:40:27 +010013104}
Jesse Barnesd5bb0812011-01-05 12:01:26 -080013105
Daniel Vetter7fad7982012-07-04 17:51:47 +020013106static void intel_enable_pipe_a(struct drm_device *dev)
13107{
13108 struct intel_connector *connector;
13109 struct drm_connector *crt = NULL;
13110 struct intel_load_detect_pipe load_detect_temp;
Ville Syrjälä208bf9f2014-08-11 13:15:35 +030013111 struct drm_modeset_acquire_ctx *ctx = dev->mode_config.acquire_ctx;
Daniel Vetter7fad7982012-07-04 17:51:47 +020013112
13113 /* We can't just switch on the pipe A, we need to set things up with a
13114 * proper mode and output configuration. As a gross hack, enable pipe A
13115 * by enabling the load detect pipe once. */
13116 list_for_each_entry(connector,
13117 &dev->mode_config.connector_list,
13118 base.head) {
13119 if (connector->encoder->type == INTEL_OUTPUT_ANALOG) {
13120 crt = &connector->base;
13121 break;
13122 }
13123 }
13124
13125 if (!crt)
13126 return;
13127
Ville Syrjälä208bf9f2014-08-11 13:15:35 +030013128 if (intel_get_load_detect_pipe(crt, NULL, &load_detect_temp, ctx))
13129 intel_release_load_detect_pipe(crt, &load_detect_temp);
Daniel Vetter7fad7982012-07-04 17:51:47 +020013130}
13131
Daniel Vetterfa555832012-10-10 23:14:00 +020013132static bool
13133intel_check_plane_mapping(struct intel_crtc *crtc)
13134{
Ben Widawsky7eb552a2013-03-13 14:05:41 -070013135 struct drm_device *dev = crtc->base.dev;
13136 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetterfa555832012-10-10 23:14:00 +020013137 u32 reg, val;
13138
Ben Widawsky7eb552a2013-03-13 14:05:41 -070013139 if (INTEL_INFO(dev)->num_pipes == 1)
Daniel Vetterfa555832012-10-10 23:14:00 +020013140 return true;
13141
13142 reg = DSPCNTR(!crtc->plane);
13143 val = I915_READ(reg);
13144
13145 if ((val & DISPLAY_PLANE_ENABLE) &&
13146 (!!(val & DISPPLANE_SEL_PIPE_MASK) == crtc->pipe))
13147 return false;
13148
13149 return true;
13150}
13151
Daniel Vetter24929352012-07-02 20:28:59 +020013152static void intel_sanitize_crtc(struct intel_crtc *crtc)
13153{
13154 struct drm_device *dev = crtc->base.dev;
13155 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetterfa555832012-10-10 23:14:00 +020013156 u32 reg;
Daniel Vetter24929352012-07-02 20:28:59 +020013157
Daniel Vetter24929352012-07-02 20:28:59 +020013158 /* Clear any frame start delays used for debugging left by the BIOS */
Daniel Vetter3b117c82013-04-17 20:15:07 +020013159 reg = PIPECONF(crtc->config.cpu_transcoder);
Daniel Vetter24929352012-07-02 20:28:59 +020013160 I915_WRITE(reg, I915_READ(reg) & ~PIPECONF_FRAME_START_DELAY_MASK);
13161
Ville Syrjäläd3eaf882014-05-20 17:20:05 +030013162 /* restore vblank interrupts to correct state */
Ville Syrjäläd297e102014-08-06 14:50:01 +030013163 if (crtc->active) {
13164 update_scanline_offset(crtc);
Ville Syrjäläd3eaf882014-05-20 17:20:05 +030013165 drm_vblank_on(dev, crtc->pipe);
Ville Syrjäläd297e102014-08-06 14:50:01 +030013166 } else
Ville Syrjäläd3eaf882014-05-20 17:20:05 +030013167 drm_vblank_off(dev, crtc->pipe);
13168
Daniel Vetter24929352012-07-02 20:28:59 +020013169 /* We need to sanitize the plane -> pipe mapping first because this will
Daniel Vetterfa555832012-10-10 23:14:00 +020013170 * disable the crtc (and hence change the state) if it is wrong. Note
13171 * that gen4+ has a fixed plane -> pipe mapping. */
13172 if (INTEL_INFO(dev)->gen < 4 && !intel_check_plane_mapping(crtc)) {
Daniel Vetter24929352012-07-02 20:28:59 +020013173 struct intel_connector *connector;
13174 bool plane;
13175
Daniel Vetter24929352012-07-02 20:28:59 +020013176 DRM_DEBUG_KMS("[CRTC:%d] wrong plane connection detected!\n",
13177 crtc->base.base.id);
13178
13179 /* Pipe has the wrong plane attached and the plane is active.
13180 * Temporarily change the plane mapping and disable everything
13181 * ... */
13182 plane = crtc->plane;
13183 crtc->plane = !plane;
Daniel Vetter9c8958b2014-07-14 19:35:31 +020013184 crtc->primary_enabled = true;
Daniel Vetter24929352012-07-02 20:28:59 +020013185 dev_priv->display.crtc_disable(&crtc->base);
13186 crtc->plane = plane;
13187
13188 /* ... and break all links. */
13189 list_for_each_entry(connector, &dev->mode_config.connector_list,
13190 base.head) {
13191 if (connector->encoder->base.crtc != &crtc->base)
13192 continue;
13193
Egbert Eich7f1950f2014-04-25 10:56:22 +020013194 connector->base.dpms = DRM_MODE_DPMS_OFF;
13195 connector->base.encoder = NULL;
Daniel Vetter24929352012-07-02 20:28:59 +020013196 }
Egbert Eich7f1950f2014-04-25 10:56:22 +020013197 /* multiple connectors may have the same encoder:
13198 * handle them and break crtc link separately */
13199 list_for_each_entry(connector, &dev->mode_config.connector_list,
13200 base.head)
13201 if (connector->encoder->base.crtc == &crtc->base) {
13202 connector->encoder->base.crtc = NULL;
13203 connector->encoder->connectors_active = false;
13204 }
Daniel Vetter24929352012-07-02 20:28:59 +020013205
13206 WARN_ON(crtc->active);
13207 crtc->base.enabled = false;
13208 }
Daniel Vetter24929352012-07-02 20:28:59 +020013209
Daniel Vetter7fad7982012-07-04 17:51:47 +020013210 if (dev_priv->quirks & QUIRK_PIPEA_FORCE &&
13211 crtc->pipe == PIPE_A && !crtc->active) {
13212 /* BIOS forgot to enable pipe A, this mostly happens after
13213 * resume. Force-enable the pipe to fix this, the update_dpms
13214 * call below we restore the pipe to the right state, but leave
13215 * the required bits on. */
13216 intel_enable_pipe_a(dev);
13217 }
13218
Daniel Vetter24929352012-07-02 20:28:59 +020013219 /* Adjust the state of the output pipe according to whether we
13220 * have active connectors/encoders. */
13221 intel_crtc_update_dpms(&crtc->base);
13222
13223 if (crtc->active != crtc->base.enabled) {
13224 struct intel_encoder *encoder;
13225
13226 /* This can happen either due to bugs in the get_hw_state
13227 * functions or because the pipe is force-enabled due to the
13228 * pipe A quirk. */
13229 DRM_DEBUG_KMS("[CRTC:%d] hw state adjusted, was %s, now %s\n",
13230 crtc->base.base.id,
13231 crtc->base.enabled ? "enabled" : "disabled",
13232 crtc->active ? "enabled" : "disabled");
13233
13234 crtc->base.enabled = crtc->active;
13235
13236 /* Because we only establish the connector -> encoder ->
13237 * crtc links if something is active, this means the
13238 * crtc is now deactivated. Break the links. connector
13239 * -> encoder links are only establish when things are
13240 * actually up, hence no need to break them. */
13241 WARN_ON(crtc->active);
13242
13243 for_each_encoder_on_crtc(dev, &crtc->base, encoder) {
13244 WARN_ON(encoder->connectors_active);
13245 encoder->base.crtc = NULL;
13246 }
13247 }
Daniel Vetterc5ab3bc2014-05-14 15:40:34 +020013248
Ville Syrjäläa3ed6aa2014-09-03 14:09:52 +030013249 if (crtc->active || HAS_GMCH_DISPLAY(dev)) {
Daniel Vetter4cc31482014-03-24 00:01:41 +010013250 /*
13251 * We start out with underrun reporting disabled to avoid races.
13252 * For correct bookkeeping mark this on active crtcs.
13253 *
Daniel Vetterc5ab3bc2014-05-14 15:40:34 +020013254 * Also on gmch platforms we dont have any hardware bits to
13255 * disable the underrun reporting. Which means we need to start
13256 * out with underrun reporting disabled also on inactive pipes,
13257 * since otherwise we'll complain about the garbage we read when
13258 * e.g. coming up after runtime pm.
13259 *
Daniel Vetter4cc31482014-03-24 00:01:41 +010013260 * No protection against concurrent access is required - at
13261 * worst a fifo underrun happens which also sets this to false.
13262 */
13263 crtc->cpu_fifo_underrun_disabled = true;
13264 crtc->pch_fifo_underrun_disabled = true;
13265 }
Daniel Vetter24929352012-07-02 20:28:59 +020013266}
13267
13268static void intel_sanitize_encoder(struct intel_encoder *encoder)
13269{
13270 struct intel_connector *connector;
13271 struct drm_device *dev = encoder->base.dev;
13272
13273 /* We need to check both for a crtc link (meaning that the
13274 * encoder is active and trying to read from a pipe) and the
13275 * pipe itself being active. */
13276 bool has_active_crtc = encoder->base.crtc &&
13277 to_intel_crtc(encoder->base.crtc)->active;
13278
13279 if (encoder->connectors_active && !has_active_crtc) {
13280 DRM_DEBUG_KMS("[ENCODER:%d:%s] has active connectors but no active pipe!\n",
13281 encoder->base.base.id,
Jani Nikula8e329a02014-06-03 14:56:21 +030013282 encoder->base.name);
Daniel Vetter24929352012-07-02 20:28:59 +020013283
13284 /* Connector is active, but has no active pipe. This is
13285 * fallout from our resume register restoring. Disable
13286 * the encoder manually again. */
13287 if (encoder->base.crtc) {
13288 DRM_DEBUG_KMS("[ENCODER:%d:%s] manually disabled\n",
13289 encoder->base.base.id,
Jani Nikula8e329a02014-06-03 14:56:21 +030013290 encoder->base.name);
Daniel Vetter24929352012-07-02 20:28:59 +020013291 encoder->disable(encoder);
Ville Syrjäläa62d1492014-06-28 02:04:01 +030013292 if (encoder->post_disable)
13293 encoder->post_disable(encoder);
Daniel Vetter24929352012-07-02 20:28:59 +020013294 }
Egbert Eich7f1950f2014-04-25 10:56:22 +020013295 encoder->base.crtc = NULL;
13296 encoder->connectors_active = false;
Daniel Vetter24929352012-07-02 20:28:59 +020013297
13298 /* Inconsistent output/port/pipe state happens presumably due to
13299 * a bug in one of the get_hw_state functions. Or someplace else
13300 * in our code, like the register restore mess on resume. Clamp
13301 * things to off as a safer default. */
13302 list_for_each_entry(connector,
13303 &dev->mode_config.connector_list,
13304 base.head) {
13305 if (connector->encoder != encoder)
13306 continue;
Egbert Eich7f1950f2014-04-25 10:56:22 +020013307 connector->base.dpms = DRM_MODE_DPMS_OFF;
13308 connector->base.encoder = NULL;
Daniel Vetter24929352012-07-02 20:28:59 +020013309 }
13310 }
13311 /* Enabled encoders without active connectors will be fixed in
13312 * the crtc fixup. */
13313}
13314
Imre Deak04098752014-02-18 00:02:16 +020013315void i915_redisable_vga_power_on(struct drm_device *dev)
Krzysztof Mazur0fde9012012-12-19 11:03:41 +010013316{
13317 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjälä766aa1c2013-01-25 21:44:46 +020013318 u32 vga_reg = i915_vgacntrl_reg(dev);
Krzysztof Mazur0fde9012012-12-19 11:03:41 +010013319
Imre Deak04098752014-02-18 00:02:16 +020013320 if (!(I915_READ(vga_reg) & VGA_DISP_DISABLE)) {
13321 DRM_DEBUG_KMS("Something enabled VGA plane, disabling it\n");
13322 i915_disable_vga(dev);
13323 }
13324}
13325
13326void i915_redisable_vga(struct drm_device *dev)
13327{
13328 struct drm_i915_private *dev_priv = dev->dev_private;
13329
Paulo Zanoni8dc8a272013-08-02 16:22:24 -030013330 /* This function can be called both from intel_modeset_setup_hw_state or
13331 * at a very early point in our resume sequence, where the power well
13332 * structures are not yet restored. Since this function is at a very
13333 * paranoid "someone might have enabled VGA while we were not looking"
13334 * level, just check if the power well is enabled instead of trying to
13335 * follow the "don't touch the power well if we don't need it" policy
13336 * the rest of the driver uses. */
Daniel Vetterf458ebb2014-09-30 10:56:39 +020013337 if (!intel_display_power_is_enabled(dev_priv, POWER_DOMAIN_VGA))
Paulo Zanoni8dc8a272013-08-02 16:22:24 -030013338 return;
13339
Imre Deak04098752014-02-18 00:02:16 +020013340 i915_redisable_vga_power_on(dev);
Krzysztof Mazur0fde9012012-12-19 11:03:41 +010013341}
13342
Ville Syrjälä98ec7732014-04-30 17:43:01 +030013343static bool primary_get_hw_state(struct intel_crtc *crtc)
13344{
13345 struct drm_i915_private *dev_priv = crtc->base.dev->dev_private;
13346
13347 if (!crtc->active)
13348 return false;
13349
13350 return I915_READ(DSPCNTR(crtc->plane)) & DISPLAY_PLANE_ENABLE;
13351}
13352
Daniel Vetter30e984d2013-06-05 13:34:17 +020013353static void intel_modeset_readout_hw_state(struct drm_device *dev)
Daniel Vetter24929352012-07-02 20:28:59 +020013354{
13355 struct drm_i915_private *dev_priv = dev->dev_private;
13356 enum pipe pipe;
Daniel Vetter24929352012-07-02 20:28:59 +020013357 struct intel_crtc *crtc;
13358 struct intel_encoder *encoder;
13359 struct intel_connector *connector;
Daniel Vetter53589012013-06-05 13:34:16 +020013360 int i;
Daniel Vetter24929352012-07-02 20:28:59 +020013361
Damien Lespiaud3fcc802014-05-13 23:32:22 +010013362 for_each_intel_crtc(dev, crtc) {
Daniel Vetter88adfff2013-03-28 10:42:01 +010013363 memset(&crtc->config, 0, sizeof(crtc->config));
Daniel Vetter3b117c82013-04-17 20:15:07 +020013364
Daniel Vetter99535992014-04-13 12:00:33 +020013365 crtc->config.quirks |= PIPE_CONFIG_QUIRK_INHERITED_MODE;
13366
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010013367 crtc->active = dev_priv->display.get_pipe_config(crtc,
13368 &crtc->config);
Daniel Vetter24929352012-07-02 20:28:59 +020013369
13370 crtc->base.enabled = crtc->active;
Ville Syrjälä98ec7732014-04-30 17:43:01 +030013371 crtc->primary_enabled = primary_get_hw_state(crtc);
Daniel Vetter24929352012-07-02 20:28:59 +020013372
13373 DRM_DEBUG_KMS("[CRTC:%d] hw state readout: %s\n",
13374 crtc->base.base.id,
13375 crtc->active ? "enabled" : "disabled");
13376 }
13377
Daniel Vetter53589012013-06-05 13:34:16 +020013378 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
13379 struct intel_shared_dpll *pll = &dev_priv->shared_dplls[i];
13380
Ander Conselvan de Oliveira3e369b72014-10-29 11:32:32 +020013381 pll->on = pll->get_hw_state(dev_priv, pll,
13382 &pll->config.hw_state);
Daniel Vetter53589012013-06-05 13:34:16 +020013383 pll->active = 0;
Ander Conselvan de Oliveira3e369b72014-10-29 11:32:32 +020013384 pll->config.crtc_mask = 0;
Damien Lespiaud3fcc802014-05-13 23:32:22 +010013385 for_each_intel_crtc(dev, crtc) {
Ander Conselvan de Oliveira1e6f2dd2014-10-29 11:32:31 +020013386 if (crtc->active && intel_crtc_to_shared_dpll(crtc) == pll) {
Daniel Vetter53589012013-06-05 13:34:16 +020013387 pll->active++;
Ander Conselvan de Oliveira3e369b72014-10-29 11:32:32 +020013388 pll->config.crtc_mask |= 1 << crtc->pipe;
Ander Conselvan de Oliveira1e6f2dd2014-10-29 11:32:31 +020013389 }
Daniel Vetter53589012013-06-05 13:34:16 +020013390 }
Daniel Vetter53589012013-06-05 13:34:16 +020013391
Ander Conselvan de Oliveira1e6f2dd2014-10-29 11:32:31 +020013392 DRM_DEBUG_KMS("%s hw state readout: crtc_mask 0x%08x, on %i\n",
Ander Conselvan de Oliveira3e369b72014-10-29 11:32:32 +020013393 pll->name, pll->config.crtc_mask, pll->on);
Paulo Zanonibd2bb1b2014-07-04 11:27:38 -030013394
Ander Conselvan de Oliveira3e369b72014-10-29 11:32:32 +020013395 if (pll->config.crtc_mask)
Paulo Zanonibd2bb1b2014-07-04 11:27:38 -030013396 intel_display_power_get(dev_priv, POWER_DOMAIN_PLLS);
Daniel Vetter53589012013-06-05 13:34:16 +020013397 }
13398
Damien Lespiaub2784e12014-08-05 11:29:37 +010013399 for_each_intel_encoder(dev, encoder) {
Daniel Vetter24929352012-07-02 20:28:59 +020013400 pipe = 0;
13401
13402 if (encoder->get_hw_state(encoder, &pipe)) {
Jesse Barnes045ac3b2013-05-14 17:08:26 -070013403 crtc = to_intel_crtc(dev_priv->pipe_to_crtc_mapping[pipe]);
13404 encoder->base.crtc = &crtc->base;
Daniel Vetter1d37b682013-11-18 09:00:59 +010013405 encoder->get_config(encoder, &crtc->config);
Daniel Vetter24929352012-07-02 20:28:59 +020013406 } else {
13407 encoder->base.crtc = NULL;
13408 }
13409
13410 encoder->connectors_active = false;
Damien Lespiau6f2bcce2013-10-16 12:29:54 +010013411 DRM_DEBUG_KMS("[ENCODER:%d:%s] hw state readout: %s, pipe %c\n",
Daniel Vetter24929352012-07-02 20:28:59 +020013412 encoder->base.base.id,
Jani Nikula8e329a02014-06-03 14:56:21 +030013413 encoder->base.name,
Daniel Vetter24929352012-07-02 20:28:59 +020013414 encoder->base.crtc ? "enabled" : "disabled",
Damien Lespiau6f2bcce2013-10-16 12:29:54 +010013415 pipe_name(pipe));
Daniel Vetter24929352012-07-02 20:28:59 +020013416 }
13417
13418 list_for_each_entry(connector, &dev->mode_config.connector_list,
13419 base.head) {
13420 if (connector->get_hw_state(connector)) {
13421 connector->base.dpms = DRM_MODE_DPMS_ON;
13422 connector->encoder->connectors_active = true;
13423 connector->base.encoder = &connector->encoder->base;
13424 } else {
13425 connector->base.dpms = DRM_MODE_DPMS_OFF;
13426 connector->base.encoder = NULL;
13427 }
13428 DRM_DEBUG_KMS("[CONNECTOR:%d:%s] hw state readout: %s\n",
13429 connector->base.base.id,
Jani Nikulac23cc412014-06-03 14:56:17 +030013430 connector->base.name,
Daniel Vetter24929352012-07-02 20:28:59 +020013431 connector->base.encoder ? "enabled" : "disabled");
13432 }
Daniel Vetter30e984d2013-06-05 13:34:17 +020013433}
13434
13435/* Scan out the current hw modeset state, sanitizes it and maps it into the drm
13436 * and i915 state tracking structures. */
13437void intel_modeset_setup_hw_state(struct drm_device *dev,
13438 bool force_restore)
13439{
13440 struct drm_i915_private *dev_priv = dev->dev_private;
13441 enum pipe pipe;
Daniel Vetter30e984d2013-06-05 13:34:17 +020013442 struct intel_crtc *crtc;
13443 struct intel_encoder *encoder;
Daniel Vetter35c95372013-07-17 06:55:04 +020013444 int i;
Daniel Vetter30e984d2013-06-05 13:34:17 +020013445
13446 intel_modeset_readout_hw_state(dev);
Daniel Vetter24929352012-07-02 20:28:59 +020013447
Jesse Barnesbabea612013-06-26 18:57:38 +030013448 /*
13449 * Now that we have the config, copy it to each CRTC struct
13450 * Note that this could go away if we move to using crtc_config
13451 * checking everywhere.
13452 */
Damien Lespiaud3fcc802014-05-13 23:32:22 +010013453 for_each_intel_crtc(dev, crtc) {
Jani Nikulad330a952014-01-21 11:24:25 +020013454 if (crtc->active && i915.fastboot) {
Daniel Vetterf6a83282014-02-11 15:28:57 -080013455 intel_mode_from_pipe_config(&crtc->base.mode, &crtc->config);
Jesse Barnesbabea612013-06-26 18:57:38 +030013456 DRM_DEBUG_KMS("[CRTC:%d] found active mode: ",
13457 crtc->base.base.id);
13458 drm_mode_debug_printmodeline(&crtc->base.mode);
13459 }
13460 }
13461
Daniel Vetter24929352012-07-02 20:28:59 +020013462 /* HW state is read out, now we need to sanitize this mess. */
Damien Lespiaub2784e12014-08-05 11:29:37 +010013463 for_each_intel_encoder(dev, encoder) {
Daniel Vetter24929352012-07-02 20:28:59 +020013464 intel_sanitize_encoder(encoder);
13465 }
13466
Damien Lespiau055e3932014-08-18 13:49:10 +010013467 for_each_pipe(dev_priv, pipe) {
Daniel Vetter24929352012-07-02 20:28:59 +020013468 crtc = to_intel_crtc(dev_priv->pipe_to_crtc_mapping[pipe]);
13469 intel_sanitize_crtc(crtc);
Daniel Vetterc0b03412013-05-28 12:05:54 +020013470 intel_dump_pipe_config(crtc, &crtc->config, "[setup_hw_state]");
Daniel Vetter24929352012-07-02 20:28:59 +020013471 }
Daniel Vetter9a935852012-07-05 22:34:27 +020013472
Daniel Vetter35c95372013-07-17 06:55:04 +020013473 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
13474 struct intel_shared_dpll *pll = &dev_priv->shared_dplls[i];
13475
13476 if (!pll->on || pll->active)
13477 continue;
13478
13479 DRM_DEBUG_KMS("%s enabled but not in use, disabling\n", pll->name);
13480
13481 pll->disable(dev_priv, pll);
13482 pll->on = false;
13483 }
13484
Pradeep Bhat30789992014-11-04 17:06:45 +000013485 if (IS_GEN9(dev))
13486 skl_wm_get_hw_state(dev);
13487 else if (HAS_PCH_SPLIT(dev))
Ville Syrjälä243e6a42013-10-14 14:55:24 +030013488 ilk_wm_get_hw_state(dev);
13489
Daniel Vetter45e2b5f2012-11-23 18:16:34 +010013490 if (force_restore) {
Ville Syrjälä7d0bc1e2013-09-16 17:38:33 +030013491 i915_redisable_vga(dev);
13492
Daniel Vetterf30da182013-04-11 20:22:50 +020013493 /*
13494 * We need to use raw interfaces for restoring state to avoid
13495 * checking (bogus) intermediate states.
13496 */
Damien Lespiau055e3932014-08-18 13:49:10 +010013497 for_each_pipe(dev_priv, pipe) {
Jesse Barnesb5644d02013-03-26 13:25:27 -070013498 struct drm_crtc *crtc =
13499 dev_priv->pipe_to_crtc_mapping[pipe];
Daniel Vetterf30da182013-04-11 20:22:50 +020013500
Jesse Barnes7f271262014-11-05 14:26:06 -080013501 intel_set_mode(crtc, &crtc->mode, crtc->x, crtc->y,
13502 crtc->primary->fb);
Daniel Vetter45e2b5f2012-11-23 18:16:34 +010013503 }
13504 } else {
13505 intel_modeset_update_staged_output_state(dev);
13506 }
Daniel Vetter8af6cf82012-07-10 09:50:11 +020013507
13508 intel_modeset_check_state(dev);
Chris Wilson2c7111d2011-03-29 10:40:27 +010013509}
13510
13511void intel_modeset_gem_init(struct drm_device *dev)
13512{
Jesse Barnes92122782014-10-09 12:57:42 -070013513 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes484b41d2014-03-07 08:57:55 -080013514 struct drm_crtc *c;
Matt Roper2ff8fde2014-07-08 07:50:07 -070013515 struct drm_i915_gem_object *obj;
Jesse Barnes484b41d2014-03-07 08:57:55 -080013516
Imre Deakae484342014-03-31 15:10:44 +030013517 mutex_lock(&dev->struct_mutex);
13518 intel_init_gt_powersave(dev);
13519 mutex_unlock(&dev->struct_mutex);
13520
Jesse Barnes92122782014-10-09 12:57:42 -070013521 /*
13522 * There may be no VBT; and if the BIOS enabled SSC we can
13523 * just keep using it to avoid unnecessary flicker. Whereas if the
13524 * BIOS isn't using it, don't assume it will work even if the VBT
13525 * indicates as much.
13526 */
13527 if (HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev))
13528 dev_priv->vbt.lvds_use_ssc = !!(I915_READ(PCH_DREF_CONTROL) &
13529 DREF_SSC1_ENABLE);
13530
Chris Wilson1833b132012-05-09 11:56:28 +010013531 intel_modeset_init_hw(dev);
Daniel Vetter02e792f2009-09-15 22:57:34 +020013532
13533 intel_setup_overlay(dev);
Jesse Barnes484b41d2014-03-07 08:57:55 -080013534
13535 /*
13536 * Make sure any fbs we allocated at startup are properly
13537 * pinned & fenced. When we do the allocation it's too early
13538 * for this.
13539 */
13540 mutex_lock(&dev->struct_mutex);
Damien Lespiau70e1e0e2014-05-13 23:32:24 +010013541 for_each_crtc(dev, c) {
Matt Roper2ff8fde2014-07-08 07:50:07 -070013542 obj = intel_fb_obj(c->primary->fb);
13543 if (obj == NULL)
Jesse Barnes484b41d2014-03-07 08:57:55 -080013544 continue;
13545
Tvrtko Ursulin850c4cd2014-10-30 16:39:38 +000013546 if (intel_pin_and_fence_fb_obj(c->primary,
13547 c->primary->fb,
13548 NULL)) {
Jesse Barnes484b41d2014-03-07 08:57:55 -080013549 DRM_ERROR("failed to pin boot fb on pipe %d\n",
13550 to_intel_crtc(c)->pipe);
Dave Airlie66e514c2014-04-03 07:51:54 +100013551 drm_framebuffer_unreference(c->primary->fb);
13552 c->primary->fb = NULL;
Jesse Barnes484b41d2014-03-07 08:57:55 -080013553 }
13554 }
13555 mutex_unlock(&dev->struct_mutex);
Ville Syrjälä0962c3c2014-11-07 15:19:46 +020013556
13557 intel_backlight_register(dev);
Jesse Barnes79e53942008-11-07 14:24:08 -080013558}
13559
Imre Deak4932e2c2014-02-11 17:12:48 +020013560void intel_connector_unregister(struct intel_connector *intel_connector)
13561{
13562 struct drm_connector *connector = &intel_connector->base;
13563
13564 intel_panel_destroy_backlight(connector);
Thomas Wood34ea3d32014-05-29 16:57:41 +010013565 drm_connector_unregister(connector);
Imre Deak4932e2c2014-02-11 17:12:48 +020013566}
13567
Jesse Barnes79e53942008-11-07 14:24:08 -080013568void intel_modeset_cleanup(struct drm_device *dev)
13569{
Jesse Barnes652c3932009-08-17 13:31:43 -070013570 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanonid9255d52013-09-26 20:05:59 -030013571 struct drm_connector *connector;
Jesse Barnes652c3932009-08-17 13:31:43 -070013572
Imre Deak2eb52522014-11-19 15:30:05 +020013573 intel_disable_gt_powersave(dev);
13574
Ville Syrjälä0962c3c2014-11-07 15:19:46 +020013575 intel_backlight_unregister(dev);
13576
Daniel Vetterfd0c0642013-04-24 11:13:35 +020013577 /*
13578 * Interrupts and polling as the first thing to avoid creating havoc.
Imre Deak2eb52522014-11-19 15:30:05 +020013579 * Too much stuff here (turning of connectors, ...) would
Daniel Vetterfd0c0642013-04-24 11:13:35 +020013580 * experience fancy races otherwise.
13581 */
Daniel Vetter2aeb7d32014-09-30 10:56:43 +020013582 intel_irq_uninstall(dev_priv);
Jesse Barneseb21b922014-06-20 11:57:33 -070013583
Daniel Vetterfd0c0642013-04-24 11:13:35 +020013584 /*
13585 * Due to the hpd irq storm handling the hotplug work can re-arm the
13586 * poll handlers. Hence disable polling after hpd handling is shut down.
13587 */
Keith Packardf87ea762010-10-03 19:36:26 -070013588 drm_kms_helper_poll_fini(dev);
Daniel Vetterfd0c0642013-04-24 11:13:35 +020013589
Jesse Barnes652c3932009-08-17 13:31:43 -070013590 mutex_lock(&dev->struct_mutex);
13591
Jesse Barnes723bfd72010-10-07 16:01:13 -070013592 intel_unregister_dsm_handler();
13593
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -020013594 intel_fbc_disable(dev);
Jesse Barnese70236a2009-09-21 10:42:27 -070013595
Daniel Vetter930ebb42012-06-29 23:32:16 +020013596 ironlake_teardown_rc6(dev);
13597
Kristian Høgsberg69341a52009-11-11 12:19:17 -050013598 mutex_unlock(&dev->struct_mutex);
13599
Chris Wilson1630fe72011-07-08 12:22:42 +010013600 /* flush any delayed tasks or pending work */
13601 flush_scheduled_work();
13602
Jani Nikuladb31af12013-11-08 16:48:53 +020013603 /* destroy the backlight and sysfs files before encoders/connectors */
13604 list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
Imre Deak4932e2c2014-02-11 17:12:48 +020013605 struct intel_connector *intel_connector;
13606
13607 intel_connector = to_intel_connector(connector);
13608 intel_connector->unregister(intel_connector);
Jani Nikuladb31af12013-11-08 16:48:53 +020013609 }
Paulo Zanonid9255d52013-09-26 20:05:59 -030013610
Jesse Barnes79e53942008-11-07 14:24:08 -080013611 drm_mode_config_cleanup(dev);
Daniel Vetter4d7bb012012-12-18 15:24:37 +010013612
13613 intel_cleanup_overlay(dev);
Imre Deakae484342014-03-31 15:10:44 +030013614
13615 mutex_lock(&dev->struct_mutex);
13616 intel_cleanup_gt_powersave(dev);
13617 mutex_unlock(&dev->struct_mutex);
Jesse Barnes79e53942008-11-07 14:24:08 -080013618}
13619
Dave Airlie28d52042009-09-21 14:33:58 +100013620/*
Zhenyu Wangf1c79df2010-03-30 14:39:29 +080013621 * Return which encoder is currently attached for connector.
13622 */
Chris Wilsondf0e9242010-09-09 16:20:55 +010013623struct drm_encoder *intel_best_encoder(struct drm_connector *connector)
Jesse Barnes79e53942008-11-07 14:24:08 -080013624{
Chris Wilsondf0e9242010-09-09 16:20:55 +010013625 return &intel_attached_encoder(connector)->base;
13626}
Jesse Barnes79e53942008-11-07 14:24:08 -080013627
Chris Wilsondf0e9242010-09-09 16:20:55 +010013628void intel_connector_attach_encoder(struct intel_connector *connector,
13629 struct intel_encoder *encoder)
13630{
13631 connector->encoder = encoder;
13632 drm_mode_connector_attach_encoder(&connector->base,
13633 &encoder->base);
Jesse Barnes79e53942008-11-07 14:24:08 -080013634}
Dave Airlie28d52042009-09-21 14:33:58 +100013635
13636/*
13637 * set vga decode state - true == enable VGA decode
13638 */
13639int intel_modeset_vga_set_state(struct drm_device *dev, bool state)
13640{
13641 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsona885b3c2013-12-17 14:34:50 +000013642 unsigned reg = INTEL_INFO(dev)->gen >= 6 ? SNB_GMCH_CTRL : INTEL_GMCH_CTRL;
Dave Airlie28d52042009-09-21 14:33:58 +100013643 u16 gmch_ctrl;
13644
Chris Wilson75fa0412014-02-07 18:37:02 -020013645 if (pci_read_config_word(dev_priv->bridge_dev, reg, &gmch_ctrl)) {
13646 DRM_ERROR("failed to read control word\n");
13647 return -EIO;
13648 }
13649
Chris Wilsonc0cc8a52014-02-07 18:37:03 -020013650 if (!!(gmch_ctrl & INTEL_GMCH_VGA_DISABLE) == !state)
13651 return 0;
13652
Dave Airlie28d52042009-09-21 14:33:58 +100013653 if (state)
13654 gmch_ctrl &= ~INTEL_GMCH_VGA_DISABLE;
13655 else
13656 gmch_ctrl |= INTEL_GMCH_VGA_DISABLE;
Chris Wilson75fa0412014-02-07 18:37:02 -020013657
13658 if (pci_write_config_word(dev_priv->bridge_dev, reg, gmch_ctrl)) {
13659 DRM_ERROR("failed to write control word\n");
13660 return -EIO;
13661 }
13662
Dave Airlie28d52042009-09-21 14:33:58 +100013663 return 0;
13664}
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000013665
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000013666struct intel_display_error_state {
Paulo Zanoniff57f1b2013-05-03 12:15:37 -030013667
13668 u32 power_well_driver;
13669
Chris Wilson63b66e52013-08-08 15:12:06 +020013670 int num_transcoders;
13671
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000013672 struct intel_cursor_error_state {
13673 u32 control;
13674 u32 position;
13675 u32 base;
13676 u32 size;
Damien Lespiau52331302012-08-15 19:23:25 +010013677 } cursor[I915_MAX_PIPES];
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000013678
13679 struct intel_pipe_error_state {
Imre Deakddf9c532013-11-27 22:02:02 +020013680 bool power_domain_on;
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000013681 u32 source;
Imre Deakf301b1e2014-04-18 15:55:04 +030013682 u32 stat;
Damien Lespiau52331302012-08-15 19:23:25 +010013683 } pipe[I915_MAX_PIPES];
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000013684
13685 struct intel_plane_error_state {
13686 u32 control;
13687 u32 stride;
13688 u32 size;
13689 u32 pos;
13690 u32 addr;
13691 u32 surface;
13692 u32 tile_offset;
Damien Lespiau52331302012-08-15 19:23:25 +010013693 } plane[I915_MAX_PIPES];
Chris Wilson63b66e52013-08-08 15:12:06 +020013694
13695 struct intel_transcoder_error_state {
Imre Deakddf9c532013-11-27 22:02:02 +020013696 bool power_domain_on;
Chris Wilson63b66e52013-08-08 15:12:06 +020013697 enum transcoder cpu_transcoder;
13698
13699 u32 conf;
13700
13701 u32 htotal;
13702 u32 hblank;
13703 u32 hsync;
13704 u32 vtotal;
13705 u32 vblank;
13706 u32 vsync;
13707 } transcoder[4];
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000013708};
13709
13710struct intel_display_error_state *
13711intel_display_capture_error_state(struct drm_device *dev)
13712{
Jani Nikulafbee40d2014-03-31 14:27:18 +030013713 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000013714 struct intel_display_error_state *error;
Chris Wilson63b66e52013-08-08 15:12:06 +020013715 int transcoders[] = {
13716 TRANSCODER_A,
13717 TRANSCODER_B,
13718 TRANSCODER_C,
13719 TRANSCODER_EDP,
13720 };
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000013721 int i;
13722
Chris Wilson63b66e52013-08-08 15:12:06 +020013723 if (INTEL_INFO(dev)->num_pipes == 0)
13724 return NULL;
13725
Paulo Zanoni9d1cb912013-11-01 13:32:08 -020013726 error = kzalloc(sizeof(*error), GFP_ATOMIC);
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000013727 if (error == NULL)
13728 return NULL;
13729
Imre Deak190be112013-11-25 17:15:31 +020013730 if (IS_HASWELL(dev) || IS_BROADWELL(dev))
Paulo Zanoniff57f1b2013-05-03 12:15:37 -030013731 error->power_well_driver = I915_READ(HSW_PWR_WELL_DRIVER);
13732
Damien Lespiau055e3932014-08-18 13:49:10 +010013733 for_each_pipe(dev_priv, i) {
Imre Deakddf9c532013-11-27 22:02:02 +020013734 error->pipe[i].power_domain_on =
Daniel Vetterf458ebb2014-09-30 10:56:39 +020013735 __intel_display_power_is_enabled(dev_priv,
13736 POWER_DOMAIN_PIPE(i));
Imre Deakddf9c532013-11-27 22:02:02 +020013737 if (!error->pipe[i].power_domain_on)
Paulo Zanoni9d1cb912013-11-01 13:32:08 -020013738 continue;
13739
Ville Syrjälä5efb3e22014-04-09 13:28:53 +030013740 error->cursor[i].control = I915_READ(CURCNTR(i));
13741 error->cursor[i].position = I915_READ(CURPOS(i));
13742 error->cursor[i].base = I915_READ(CURBASE(i));
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000013743
13744 error->plane[i].control = I915_READ(DSPCNTR(i));
13745 error->plane[i].stride = I915_READ(DSPSTRIDE(i));
Paulo Zanoni80ca3782013-03-22 14:20:57 -030013746 if (INTEL_INFO(dev)->gen <= 3) {
Paulo Zanoni51889b32013-03-06 20:03:13 -030013747 error->plane[i].size = I915_READ(DSPSIZE(i));
Paulo Zanoni80ca3782013-03-22 14:20:57 -030013748 error->plane[i].pos = I915_READ(DSPPOS(i));
13749 }
Paulo Zanonica291362013-03-06 20:03:14 -030013750 if (INTEL_INFO(dev)->gen <= 7 && !IS_HASWELL(dev))
13751 error->plane[i].addr = I915_READ(DSPADDR(i));
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000013752 if (INTEL_INFO(dev)->gen >= 4) {
13753 error->plane[i].surface = I915_READ(DSPSURF(i));
13754 error->plane[i].tile_offset = I915_READ(DSPTILEOFF(i));
13755 }
13756
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000013757 error->pipe[i].source = I915_READ(PIPESRC(i));
Imre Deakf301b1e2014-04-18 15:55:04 +030013758
Sonika Jindal3abfce72014-07-21 15:23:43 +053013759 if (HAS_GMCH_DISPLAY(dev))
Imre Deakf301b1e2014-04-18 15:55:04 +030013760 error->pipe[i].stat = I915_READ(PIPESTAT(i));
Chris Wilson63b66e52013-08-08 15:12:06 +020013761 }
13762
13763 error->num_transcoders = INTEL_INFO(dev)->num_pipes;
13764 if (HAS_DDI(dev_priv->dev))
13765 error->num_transcoders++; /* Account for eDP. */
13766
13767 for (i = 0; i < error->num_transcoders; i++) {
13768 enum transcoder cpu_transcoder = transcoders[i];
13769
Imre Deakddf9c532013-11-27 22:02:02 +020013770 error->transcoder[i].power_domain_on =
Daniel Vetterf458ebb2014-09-30 10:56:39 +020013771 __intel_display_power_is_enabled(dev_priv,
Paulo Zanoni38cc1da2013-12-20 15:09:41 -020013772 POWER_DOMAIN_TRANSCODER(cpu_transcoder));
Imre Deakddf9c532013-11-27 22:02:02 +020013773 if (!error->transcoder[i].power_domain_on)
Paulo Zanoni9d1cb912013-11-01 13:32:08 -020013774 continue;
13775
Chris Wilson63b66e52013-08-08 15:12:06 +020013776 error->transcoder[i].cpu_transcoder = cpu_transcoder;
13777
13778 error->transcoder[i].conf = I915_READ(PIPECONF(cpu_transcoder));
13779 error->transcoder[i].htotal = I915_READ(HTOTAL(cpu_transcoder));
13780 error->transcoder[i].hblank = I915_READ(HBLANK(cpu_transcoder));
13781 error->transcoder[i].hsync = I915_READ(HSYNC(cpu_transcoder));
13782 error->transcoder[i].vtotal = I915_READ(VTOTAL(cpu_transcoder));
13783 error->transcoder[i].vblank = I915_READ(VBLANK(cpu_transcoder));
13784 error->transcoder[i].vsync = I915_READ(VSYNC(cpu_transcoder));
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000013785 }
13786
13787 return error;
13788}
13789
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030013790#define err_printf(e, ...) i915_error_printf(e, __VA_ARGS__)
13791
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000013792void
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030013793intel_display_print_error_state(struct drm_i915_error_state_buf *m,
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000013794 struct drm_device *dev,
13795 struct intel_display_error_state *error)
13796{
Damien Lespiau055e3932014-08-18 13:49:10 +010013797 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000013798 int i;
13799
Chris Wilson63b66e52013-08-08 15:12:06 +020013800 if (!error)
13801 return;
13802
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030013803 err_printf(m, "Num Pipes: %d\n", INTEL_INFO(dev)->num_pipes);
Imre Deak190be112013-11-25 17:15:31 +020013804 if (IS_HASWELL(dev) || IS_BROADWELL(dev))
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030013805 err_printf(m, "PWR_WELL_CTL2: %08x\n",
Paulo Zanoniff57f1b2013-05-03 12:15:37 -030013806 error->power_well_driver);
Damien Lespiau055e3932014-08-18 13:49:10 +010013807 for_each_pipe(dev_priv, i) {
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030013808 err_printf(m, "Pipe [%d]:\n", i);
Imre Deakddf9c532013-11-27 22:02:02 +020013809 err_printf(m, " Power: %s\n",
13810 error->pipe[i].power_domain_on ? "on" : "off");
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030013811 err_printf(m, " SRC: %08x\n", error->pipe[i].source);
Imre Deakf301b1e2014-04-18 15:55:04 +030013812 err_printf(m, " STAT: %08x\n", error->pipe[i].stat);
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000013813
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030013814 err_printf(m, "Plane [%d]:\n", i);
13815 err_printf(m, " CNTR: %08x\n", error->plane[i].control);
13816 err_printf(m, " STRIDE: %08x\n", error->plane[i].stride);
Paulo Zanoni80ca3782013-03-22 14:20:57 -030013817 if (INTEL_INFO(dev)->gen <= 3) {
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030013818 err_printf(m, " SIZE: %08x\n", error->plane[i].size);
13819 err_printf(m, " POS: %08x\n", error->plane[i].pos);
Paulo Zanoni80ca3782013-03-22 14:20:57 -030013820 }
Paulo Zanoni4b71a572013-03-22 14:19:21 -030013821 if (INTEL_INFO(dev)->gen <= 7 && !IS_HASWELL(dev))
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030013822 err_printf(m, " ADDR: %08x\n", error->plane[i].addr);
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000013823 if (INTEL_INFO(dev)->gen >= 4) {
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030013824 err_printf(m, " SURF: %08x\n", error->plane[i].surface);
13825 err_printf(m, " TILEOFF: %08x\n", error->plane[i].tile_offset);
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000013826 }
13827
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030013828 err_printf(m, "Cursor [%d]:\n", i);
13829 err_printf(m, " CNTR: %08x\n", error->cursor[i].control);
13830 err_printf(m, " POS: %08x\n", error->cursor[i].position);
13831 err_printf(m, " BASE: %08x\n", error->cursor[i].base);
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000013832 }
Chris Wilson63b66e52013-08-08 15:12:06 +020013833
13834 for (i = 0; i < error->num_transcoders; i++) {
Chris Wilson1cf84bb2013-10-21 09:10:33 +010013835 err_printf(m, "CPU transcoder: %c\n",
Chris Wilson63b66e52013-08-08 15:12:06 +020013836 transcoder_name(error->transcoder[i].cpu_transcoder));
Imre Deakddf9c532013-11-27 22:02:02 +020013837 err_printf(m, " Power: %s\n",
13838 error->transcoder[i].power_domain_on ? "on" : "off");
Chris Wilson63b66e52013-08-08 15:12:06 +020013839 err_printf(m, " CONF: %08x\n", error->transcoder[i].conf);
13840 err_printf(m, " HTOTAL: %08x\n", error->transcoder[i].htotal);
13841 err_printf(m, " HBLANK: %08x\n", error->transcoder[i].hblank);
13842 err_printf(m, " HSYNC: %08x\n", error->transcoder[i].hsync);
13843 err_printf(m, " VTOTAL: %08x\n", error->transcoder[i].vtotal);
13844 err_printf(m, " VBLANK: %08x\n", error->transcoder[i].vblank);
13845 err_printf(m, " VSYNC: %08x\n", error->transcoder[i].vsync);
13846 }
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000013847}
Ville Syrjäläe2fcdaa2014-08-06 14:02:51 +030013848
13849void intel_modeset_preclose(struct drm_device *dev, struct drm_file *file)
13850{
13851 struct intel_crtc *crtc;
13852
13853 for_each_intel_crtc(dev, crtc) {
13854 struct intel_unpin_work *work;
Ville Syrjäläe2fcdaa2014-08-06 14:02:51 +030013855
Daniel Vetter5e2d7af2014-09-15 14:55:22 +020013856 spin_lock_irq(&dev->event_lock);
Ville Syrjäläe2fcdaa2014-08-06 14:02:51 +030013857
13858 work = crtc->unpin_work;
13859
13860 if (work && work->event &&
13861 work->event->base.file_priv == file) {
13862 kfree(work->event);
13863 work->event = NULL;
13864 }
13865
Daniel Vetter5e2d7af2014-09-15 14:55:22 +020013866 spin_unlock_irq(&dev->event_lock);
Ville Syrjäläe2fcdaa2014-08-06 14:02:51 +030013867 }
13868}