blob: d08e65d39d897e75206b2525237631e12996cf35 [file] [log] [blame]
Rob Clarkc8afe682013-06-26 12:44:06 -04001/*
2 * Copyright (C) 2013 Red Hat
3 * Author: Rob Clark <robdclark@gmail.com>
4 *
5 * This program is free software; you can redistribute it and/or modify it
6 * under the terms of the GNU General Public License version 2 as published by
7 * the Free Software Foundation.
8 *
9 * This program is distributed in the hope that it will be useful, but WITHOUT
10 * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
11 * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
12 * more details.
13 *
14 * You should have received a copy of the GNU General Public License along with
15 * this program. If not, see <http://www.gnu.org/licenses/>.
16 */
17
18#ifndef __MSM_DRV_H__
19#define __MSM_DRV_H__
20
21#include <linux/kernel.h>
22#include <linux/clk.h>
23#include <linux/cpufreq.h>
24#include <linux/module.h>
Rob Clark060530f2014-03-03 14:19:12 -050025#include <linux/component.h>
Rob Clarkc8afe682013-06-26 12:44:06 -040026#include <linux/platform_device.h>
27#include <linux/pm.h>
28#include <linux/pm_runtime.h>
29#include <linux/slab.h>
30#include <linux/list.h>
31#include <linux/iommu.h>
32#include <linux/types.h>
Archit Taneja3d6df062015-06-09 14:17:22 +053033#include <linux/of_graph.h>
Archit Tanejae9fbdaf2015-11-18 12:15:14 +053034#include <linux/of_device.h>
Dhaval Patel3949f032016-06-20 16:24:33 -070035#include <linux/mdss_io_util.h>
Rob Clarkc8afe682013-06-26 12:44:06 -040036#include <asm/sizes.h>
37
Rob Clarkc8afe682013-06-26 12:44:06 -040038#include <drm/drmP.h>
Rob Clarkcf3a7e42014-11-08 13:21:06 -050039#include <drm/drm_atomic.h>
40#include <drm/drm_atomic_helper.h>
Rob Clarkc8afe682013-06-26 12:44:06 -040041#include <drm/drm_crtc_helper.h>
Rob Clarkcf3a7e42014-11-08 13:21:06 -050042#include <drm/drm_plane_helper.h>
Rob Clarkc8afe682013-06-26 12:44:06 -040043#include <drm/drm_fb_helper.h>
Rob Clark7198e6b2013-07-19 12:59:32 -040044#include <drm/msm_drm.h>
Daniel Vetterd9fc9412014-09-23 15:46:53 +020045#include <drm/drm_gem.h>
Rob Clarkc8afe682013-06-26 12:44:06 -040046
Dhaval Patel3949f032016-06-20 16:24:33 -070047#include "sde_power_handle.h"
48
49#define GET_MAJOR_REV(rev) ((rev) >> 28)
50#define GET_MINOR_REV(rev) (((rev) >> 16) & 0xFFF)
51#define GET_STEP_REV(rev) ((rev) & 0xFFFF)
Lloyd Atkinson154b6aa2016-05-24 17:11:37 -040052
Rob Clarkc8afe682013-06-26 12:44:06 -040053struct msm_kms;
Rob Clark7198e6b2013-07-19 12:59:32 -040054struct msm_gpu;
Rob Clark871d8122013-11-16 12:56:06 -050055struct msm_mmu;
Archit Taneja990a4002016-05-07 23:11:25 +053056struct msm_mdss;
Rob Clarka7d3c952014-05-30 14:47:38 -040057struct msm_rd_state;
Rob Clark70c70f02014-05-30 14:49:43 -040058struct msm_perf_state;
Rob Clarka7d3c952014-05-30 14:47:38 -040059struct msm_gem_submit;
Rob Clarkca762a82016-03-15 17:22:13 -040060struct msm_fence_context;
Rob Clarkfde5de62016-03-15 15:35:08 -040061struct msm_fence_cb;
Rob Clarkc8afe682013-06-26 12:44:06 -040062
Alan Kwong112a84f2016-05-24 20:49:21 -040063#define NUM_DOMAINS 4 /* one for KMS, then one per gpu core (?) */
Narendra Muppalla1b0b3352015-09-29 10:16:51 -070064#define MAX_CRTCS 8
65#define MAX_PLANES 12
66#define MAX_ENCODERS 8
67#define MAX_BRIDGES 8
68#define MAX_CONNECTORS 8
Rob Clark7198e6b2013-07-19 12:59:32 -040069
70struct msm_file_private {
71 /* currently we don't do anything useful with this.. but when
72 * per-context address spaces are supported we'd keep track of
73 * the context's page-tables here.
74 */
75 int dummy;
76};
Rob Clarkc8afe682013-06-26 12:44:06 -040077
jilai wang12987782015-06-25 17:37:42 -040078enum msm_mdp_plane_property {
Clarence Ip5e2a9222016-06-26 22:38:24 -040079 /* blob properties, always put these first */
Clarence Ipb43d4592016-09-08 14:21:35 -040080 PLANE_PROP_SCALER_V1,
abeykun48f407a2016-08-25 12:06:44 -040081 PLANE_PROP_SCALER_V2,
Clarence Ip5fc00c52016-09-23 15:03:34 -040082 PLANE_PROP_CSC_V1,
Dhaval Patel4e574842016-08-23 15:11:37 -070083 PLANE_PROP_INFO,
abeykun48f407a2016-08-25 12:06:44 -040084 PLANE_PROP_SCALER_LUT_ED,
85 PLANE_PROP_SCALER_LUT_CIR,
86 PLANE_PROP_SCALER_LUT_SEP,
Clarence Ip5e2a9222016-06-26 22:38:24 -040087
88 /* # of blob properties */
89 PLANE_PROP_BLOBCOUNT,
90
Clarence Ipe78efb72016-06-24 18:35:21 -040091 /* range properties */
Clarence Ip5e2a9222016-06-26 22:38:24 -040092 PLANE_PROP_ZPOS = PLANE_PROP_BLOBCOUNT,
jilai wang12987782015-06-25 17:37:42 -040093 PLANE_PROP_ALPHA,
Clarence Ipcb410d42016-06-26 22:52:33 -040094 PLANE_PROP_COLOR_FILL,
Clarence Ipdedbba92016-09-27 17:43:10 -040095 PLANE_PROP_H_DECIMATE,
96 PLANE_PROP_V_DECIMATE,
Clarence Ipcae1bb62016-07-07 12:07:13 -040097 PLANE_PROP_INPUT_FENCE,
Benet Clarkeb1b4462016-06-27 14:43:06 -070098 PLANE_PROP_HUE_ADJUST,
99 PLANE_PROP_SATURATION_ADJUST,
100 PLANE_PROP_VALUE_ADJUST,
101 PLANE_PROP_CONTRAST_ADJUST,
Clarence Ipe78efb72016-06-24 18:35:21 -0400102
Clarence Ip5e2a9222016-06-26 22:38:24 -0400103 /* enum/bitmask properties */
104 PLANE_PROP_ROTATION,
105 PLANE_PROP_BLEND_OP,
106 PLANE_PROP_SRC_CONFIG,
Clarence Ipe78efb72016-06-24 18:35:21 -0400107
Clarence Ip5e2a9222016-06-26 22:38:24 -0400108 /* total # of properties */
109 PLANE_PROP_COUNT
jilai wang12987782015-06-25 17:37:42 -0400110};
111
Clarence Ip7a753bb2016-07-07 11:47:44 -0400112enum msm_mdp_crtc_property {
Dhaval Patele4a5dda2016-10-13 19:29:30 -0700113 CRTC_PROP_INFO,
114
Clarence Ip7a753bb2016-07-07 11:47:44 -0400115 /* # of blob properties */
116 CRTC_PROP_BLOBCOUNT,
117
118 /* range properties */
Clarence Ipcae1bb62016-07-07 12:07:13 -0400119 CRTC_PROP_INPUT_FENCE_TIMEOUT = CRTC_PROP_BLOBCOUNT,
Clarence Ip24f80662016-06-13 19:05:32 -0400120 CRTC_PROP_OUTPUT_FENCE,
Clarence Ip1d9728b2016-09-01 11:10:54 -0400121 CRTC_PROP_OUTPUT_FENCE_OFFSET,
Clarence Ip7a753bb2016-07-07 11:47:44 -0400122
123 /* total # of properties */
124 CRTC_PROP_COUNT
125};
126
Clarence Ipdd8021c2016-07-20 16:39:47 -0400127enum msm_mdp_conn_property {
128 /* blob properties, always put these first */
129 CONNECTOR_PROP_SDE_INFO,
130
131 /* # of blob properties */
132 CONNECTOR_PROP_BLOBCOUNT,
133
134 /* range properties */
135 CONNECTOR_PROP_OUT_FB = CONNECTOR_PROP_BLOBCOUNT,
136 CONNECTOR_PROP_RETIRE_FENCE,
Alan Kwongbb27c092016-07-20 16:41:25 -0400137 CONNECTOR_PROP_DST_X,
138 CONNECTOR_PROP_DST_Y,
139 CONNECTOR_PROP_DST_W,
140 CONNECTOR_PROP_DST_H,
Clarence Ipdd8021c2016-07-20 16:39:47 -0400141
142 /* enum/bitmask properties */
Lloyd Atkinsonb6191972016-08-10 18:31:46 -0400143 CONNECTOR_PROP_TOPOLOGY_NAME,
144 CONNECTOR_PROP_TOPOLOGY_CONTROL,
Clarence Ipdd8021c2016-07-20 16:39:47 -0400145
146 /* total # of properties */
147 CONNECTOR_PROP_COUNT
148};
149
Hai Li78b1d472015-07-27 13:49:45 -0400150struct msm_vblank_ctrl {
151 struct work_struct work;
152 struct list_head event_list;
153 spinlock_t lock;
154};
155
Clarence Ipa4039322016-07-15 16:23:59 -0400156#define MAX_H_TILES_PER_DISPLAY 2
157
158/**
159 * enum msm_display_compression - compression method used for pixel stream
160 * @MSM_DISPLAY_COMPRESS_NONE: Pixel data is not compressed
161 * @MSM_DISPLAY_COMPRESS_DSC: DSC compresison is used
162 * @MSM_DISPLAY_COMPRESS_FBC: FBC compression is used
163 */
164enum msm_display_compression {
165 MSM_DISPLAY_COMPRESS_NONE,
166 MSM_DISPLAY_COMPRESS_DSC,
167 MSM_DISPLAY_COMPRESS_FBC,
168};
169
170/**
171 * enum msm_display_caps - features/capabilities supported by displays
172 * @MSM_DISPLAY_CAP_VID_MODE: Video or "active" mode supported
173 * @MSM_DISPLAY_CAP_CMD_MODE: Command mode supported
174 * @MSM_DISPLAY_CAP_HOT_PLUG: Hot plug detection supported
175 * @MSM_DISPLAY_CAP_EDID: EDID supported
176 */
177enum msm_display_caps {
178 MSM_DISPLAY_CAP_VID_MODE = BIT(0),
179 MSM_DISPLAY_CAP_CMD_MODE = BIT(1),
180 MSM_DISPLAY_CAP_HOT_PLUG = BIT(2),
181 MSM_DISPLAY_CAP_EDID = BIT(3),
182};
183
184/**
185 * struct msm_display_info - defines display properties
186 * @intf_type: DRM_MODE_CONNECTOR_ display type
187 * @capabilities: Bitmask of display flags
188 * @num_of_h_tiles: Number of horizontal tiles in case of split interface
189 * @h_tile_instance: Controller instance used per tile. Number of elements is
190 * based on num_of_h_tiles
191 * @is_connected: Set to true if display is connected
192 * @width_mm: Physical width
193 * @height_mm: Physical height
194 * @max_width: Max width of display. In case of hot pluggable display
195 * this is max width supported by controller
196 * @max_height: Max height of display. In case of hot pluggable display
197 * this is max height supported by controller
198 * @compression: Compression supported by the display
199 */
200struct msm_display_info {
201 int intf_type;
202 uint32_t capabilities;
203
204 uint32_t num_of_h_tiles;
205 uint32_t h_tile_instance[MAX_H_TILES_PER_DISPLAY];
206
207 bool is_connected;
208
209 unsigned int width_mm;
210 unsigned int height_mm;
211
212 uint32_t max_width;
213 uint32_t max_height;
214
215 enum msm_display_compression compression;
216};
217
Clarence Ip3649f8b2016-10-31 09:59:44 -0400218/**
219 * struct msm_drm_event - defines custom event notification struct
220 * @base: base object required for event notification by DRM framework.
221 * @event: event object required for event notification by DRM framework.
222 * @info: contains information of DRM object for which events has been
223 * requested.
224 * @data: memory location which contains response payload for event.
225 */
226struct msm_drm_event {
227 struct drm_pending_event base;
228 struct drm_event event;
229 struct drm_msm_event_req info;
230 u8 data[];
231};
Ajay Singh Parmar64c19192016-06-10 16:44:56 -0700232
Rob Clarkc8afe682013-06-26 12:44:06 -0400233struct msm_drm_private {
234
Rob Clark68209392016-05-17 16:19:32 -0400235 struct drm_device *dev;
236
Rob Clarkc8afe682013-06-26 12:44:06 -0400237 struct msm_kms *kms;
238
Dhaval Patel3949f032016-06-20 16:24:33 -0700239 struct sde_power_handle phandle;
240 struct sde_power_client *pclient;
241
Rob Clark060530f2014-03-03 14:19:12 -0500242 /* subordinate devices, if present: */
Rob Clark067fef32014-11-04 13:33:14 -0500243 struct platform_device *gpu_pdev;
244
Archit Taneja990a4002016-05-07 23:11:25 +0530245 /* top level MDSS wrapper device (for MDP5 only) */
246 struct msm_mdss *mdss;
247
Rob Clark067fef32014-11-04 13:33:14 -0500248 /* possibly this should be in the kms component, but it is
249 * shared by both mdp4 and mdp5..
250 */
251 struct hdmi *hdmi;
Rob Clark060530f2014-03-03 14:19:12 -0500252
Hai Liab5b0102015-01-07 18:47:44 -0500253 /* eDP is for mdp5 only, but kms has not been created
254 * when edp_bind() and edp_init() are called. Here is the only
255 * place to keep the edp instance.
256 */
257 struct msm_edp *edp;
258
Hai Lia6895542015-03-31 14:36:33 -0400259 /* DSI is shared by mdp4 and mdp5 */
260 struct msm_dsi *dsi[2];
261
Rob Clark7198e6b2013-07-19 12:59:32 -0400262 /* when we have more than one 'msm_gpu' these need to be an array: */
263 struct msm_gpu *gpu;
264 struct msm_file_private *lastctx;
265
Rob Clarkc8afe682013-06-26 12:44:06 -0400266 struct drm_fb_helper *fbdev;
267
Rob Clarka7d3c952014-05-30 14:47:38 -0400268 struct msm_rd_state *rd;
Rob Clark70c70f02014-05-30 14:49:43 -0400269 struct msm_perf_state *perf;
Rob Clarka7d3c952014-05-30 14:47:38 -0400270
Rob Clarkc8afe682013-06-26 12:44:06 -0400271 /* list of GEM objects: */
272 struct list_head inactive_list;
273
274 struct workqueue_struct *wq;
Rob Clarkba00c3f2016-03-16 18:18:17 -0400275 struct workqueue_struct *atomic_wq;
Rob Clarkc8afe682013-06-26 12:44:06 -0400276
Rob Clarkf86afec2014-11-25 12:41:18 -0500277 /* crtcs pending async atomic updates: */
278 uint32_t pending_crtcs;
279 wait_queue_head_t pending_crtcs_event;
280
Rob Clark871d8122013-11-16 12:56:06 -0500281 /* registered MMUs: */
282 unsigned int num_mmus;
283 struct msm_mmu *mmus[NUM_DOMAINS];
Rob Clarkc8afe682013-06-26 12:44:06 -0400284
Rob Clarka8623912013-10-08 12:57:48 -0400285 unsigned int num_planes;
Narendra Muppalla1b0b3352015-09-29 10:16:51 -0700286 struct drm_plane *planes[MAX_PLANES];
Rob Clarka8623912013-10-08 12:57:48 -0400287
Rob Clarkc8afe682013-06-26 12:44:06 -0400288 unsigned int num_crtcs;
Narendra Muppalla1b0b3352015-09-29 10:16:51 -0700289 struct drm_crtc *crtcs[MAX_CRTCS];
Rob Clarkc8afe682013-06-26 12:44:06 -0400290
291 unsigned int num_encoders;
Narendra Muppalla1b0b3352015-09-29 10:16:51 -0700292 struct drm_encoder *encoders[MAX_ENCODERS];
Rob Clarkc8afe682013-06-26 12:44:06 -0400293
Rob Clarka3376e32013-08-30 13:02:15 -0400294 unsigned int num_bridges;
Narendra Muppalla1b0b3352015-09-29 10:16:51 -0700295 struct drm_bridge *bridges[MAX_BRIDGES];
Rob Clarka3376e32013-08-30 13:02:15 -0400296
Rob Clarkc8afe682013-06-26 12:44:06 -0400297 unsigned int num_connectors;
Narendra Muppalla1b0b3352015-09-29 10:16:51 -0700298 struct drm_connector *connectors[MAX_CONNECTORS];
Rob Clark871d8122013-11-16 12:56:06 -0500299
jilai wang12987782015-06-25 17:37:42 -0400300 /* Properties */
Clarence Ipe78efb72016-06-24 18:35:21 -0400301 struct drm_property *plane_property[PLANE_PROP_COUNT];
Clarence Ip7a753bb2016-07-07 11:47:44 -0400302 struct drm_property *crtc_property[CRTC_PROP_COUNT];
Clarence Ipdd8021c2016-07-20 16:39:47 -0400303 struct drm_property *conn_property[CONNECTOR_PROP_COUNT];
jilai wang12987782015-06-25 17:37:42 -0400304
Gopikrishnaiah Anandane0e5e0c2016-05-25 11:05:33 -0700305 /* Color processing properties for the crtc */
306 struct drm_property **cp_property;
307
Rob Clark871d8122013-11-16 12:56:06 -0500308 /* VRAM carveout, used when no IOMMU: */
309 struct {
310 unsigned long size;
311 dma_addr_t paddr;
312 /* NOTE: mm managed at the page level, size is in # of pages
313 * and position mm_node->start is in # of pages:
314 */
315 struct drm_mm mm;
316 } vram;
Hai Li78b1d472015-07-27 13:49:45 -0400317
Rob Clarke1e9db22016-05-27 11:16:28 -0400318 struct notifier_block vmap_notifier;
Rob Clark68209392016-05-17 16:19:32 -0400319 struct shrinker shrinker;
320
Hai Li78b1d472015-07-27 13:49:45 -0400321 struct msm_vblank_ctrl vblank_ctrl;
Rob Clarkd78d3832016-08-22 15:28:38 -0400322
Lloyd Atkinson5d40d312016-09-06 08:34:13 -0400323 /* list of clients waiting for events */
324 struct list_head client_event_list;
Rob Clarkc8afe682013-06-26 12:44:06 -0400325};
326
327struct msm_format {
328 uint32_t pixel_format;
329};
330
Daniel Vetterb4274fb2014-11-26 17:02:18 +0100331int msm_atomic_check(struct drm_device *dev,
332 struct drm_atomic_state *state);
Dhaval Patel7a7d85d2016-08-26 16:35:34 -0700333/* callback from wq once fence has passed: */
334struct msm_fence_cb {
335 struct work_struct work;
336 uint32_t fence;
337 void (*func)(struct msm_fence_cb *cb);
338};
339
340void __msm_fence_worker(struct work_struct *work);
341
342#define INIT_FENCE_CB(_cb, _func) do { \
343 INIT_WORK(&(_cb)->work, __msm_fence_worker); \
344 (_cb)->func = _func; \
345 } while (0)
346
Rob Clarkcf3a7e42014-11-08 13:21:06 -0500347int msm_atomic_commit(struct drm_device *dev,
Maarten Lankhorsta3ccfb92016-04-26 16:11:38 +0200348 struct drm_atomic_state *state, bool nonblock);
Rob Clarkcf3a7e42014-11-08 13:21:06 -0500349
Rob Clark871d8122013-11-16 12:56:06 -0500350int msm_register_mmu(struct drm_device *dev, struct msm_mmu *mmu);
Lloyd Atkinson1e2497e2016-09-26 17:55:48 -0400351void msm_unregister_mmu(struct drm_device *dev, struct msm_mmu *mmu);
Rob Clarkc8afe682013-06-26 12:44:06 -0400352
Rob Clark40e68152016-05-03 09:50:26 -0400353void msm_gem_submit_free(struct msm_gem_submit *submit);
Rob Clark7198e6b2013-07-19 12:59:32 -0400354int msm_ioctl_gem_submit(struct drm_device *dev, void *data,
355 struct drm_file *file);
356
Rob Clark68209392016-05-17 16:19:32 -0400357void msm_gem_shrinker_init(struct drm_device *dev);
358void msm_gem_shrinker_cleanup(struct drm_device *dev);
359
Daniel Thompson77a147e2014-11-12 11:38:14 +0000360int msm_gem_mmap_obj(struct drm_gem_object *obj,
361 struct vm_area_struct *vma);
Rob Clarkc8afe682013-06-26 12:44:06 -0400362int msm_gem_mmap(struct file *filp, struct vm_area_struct *vma);
363int msm_gem_fault(struct vm_area_struct *vma, struct vm_fault *vmf);
364uint64_t msm_gem_mmap_offset(struct drm_gem_object *obj);
365int msm_gem_get_iova_locked(struct drm_gem_object *obj, int id,
366 uint32_t *iova);
367int msm_gem_get_iova(struct drm_gem_object *obj, int id, uint32_t *iova);
Rob Clark2638d902014-11-08 09:13:37 -0500368uint32_t msm_gem_iova(struct drm_gem_object *obj, int id);
Rob Clark05b84912013-09-28 11:28:35 -0400369struct page **msm_gem_get_pages(struct drm_gem_object *obj);
370void msm_gem_put_pages(struct drm_gem_object *obj);
Rob Clarkc8afe682013-06-26 12:44:06 -0400371void msm_gem_put_iova(struct drm_gem_object *obj, int id);
372int msm_gem_dumb_create(struct drm_file *file, struct drm_device *dev,
373 struct drm_mode_create_dumb *args);
Rob Clarkc8afe682013-06-26 12:44:06 -0400374int msm_gem_dumb_map_offset(struct drm_file *file, struct drm_device *dev,
375 uint32_t handle, uint64_t *offset);
Rob Clark05b84912013-09-28 11:28:35 -0400376struct sg_table *msm_gem_prime_get_sg_table(struct drm_gem_object *obj);
377void *msm_gem_prime_vmap(struct drm_gem_object *obj);
378void msm_gem_prime_vunmap(struct drm_gem_object *obj, void *vaddr);
Daniel Thompson77a147e2014-11-12 11:38:14 +0000379int msm_gem_prime_mmap(struct drm_gem_object *obj, struct vm_area_struct *vma);
Rob Clark05b84912013-09-28 11:28:35 -0400380struct drm_gem_object *msm_gem_prime_import_sg_table(struct drm_device *dev,
Maarten Lankhorstb5e9c1a2014-01-09 11:03:14 +0100381 struct dma_buf_attachment *attach, struct sg_table *sg);
Rob Clark05b84912013-09-28 11:28:35 -0400382int msm_gem_prime_pin(struct drm_gem_object *obj);
383void msm_gem_prime_unpin(struct drm_gem_object *obj);
Rob Clark18f23042016-05-26 16:24:35 -0400384void *msm_gem_get_vaddr_locked(struct drm_gem_object *obj);
385void *msm_gem_get_vaddr(struct drm_gem_object *obj);
386void msm_gem_put_vaddr_locked(struct drm_gem_object *obj);
387void msm_gem_put_vaddr(struct drm_gem_object *obj);
Rob Clark4cd33c42016-05-17 15:44:49 -0400388int msm_gem_madvise(struct drm_gem_object *obj, unsigned madv);
Rob Clark68209392016-05-17 16:19:32 -0400389void msm_gem_purge(struct drm_gem_object *obj);
Rob Clarke1e9db22016-05-27 11:16:28 -0400390void msm_gem_vunmap(struct drm_gem_object *obj);
Rob Clarkb6295f92016-03-15 18:26:28 -0400391int msm_gem_sync_object(struct drm_gem_object *obj,
392 struct msm_fence_context *fctx, bool exclusive);
Rob Clark7198e6b2013-07-19 12:59:32 -0400393void msm_gem_move_to_active(struct drm_gem_object *obj,
Rob Clarkb6295f92016-03-15 18:26:28 -0400394 struct msm_gpu *gpu, bool exclusive, struct fence *fence);
Rob Clark7198e6b2013-07-19 12:59:32 -0400395void msm_gem_move_to_inactive(struct drm_gem_object *obj);
Rob Clarkba00c3f2016-03-16 18:18:17 -0400396int msm_gem_cpu_prep(struct drm_gem_object *obj, uint32_t op, ktime_t *timeout);
Rob Clark7198e6b2013-07-19 12:59:32 -0400397int msm_gem_cpu_fini(struct drm_gem_object *obj);
Rob Clarkc8afe682013-06-26 12:44:06 -0400398void msm_gem_free_object(struct drm_gem_object *obj);
399int msm_gem_new_handle(struct drm_device *dev, struct drm_file *file,
400 uint32_t size, uint32_t flags, uint32_t *handle);
401struct drm_gem_object *msm_gem_new(struct drm_device *dev,
402 uint32_t size, uint32_t flags);
Rob Clark05b84912013-09-28 11:28:35 -0400403struct drm_gem_object *msm_gem_import(struct drm_device *dev,
Rob Clark79f0e202016-03-16 12:40:35 -0400404 struct dma_buf *dmabuf, struct sg_table *sgt);
Rob Clarkc8afe682013-06-26 12:44:06 -0400405
Rob Clark2638d902014-11-08 09:13:37 -0500406int msm_framebuffer_prepare(struct drm_framebuffer *fb, int id);
407void msm_framebuffer_cleanup(struct drm_framebuffer *fb, int id);
408uint32_t msm_framebuffer_iova(struct drm_framebuffer *fb, int id, int plane);
Rob Clarkc8afe682013-06-26 12:44:06 -0400409struct drm_gem_object *msm_framebuffer_bo(struct drm_framebuffer *fb, int plane);
410const struct msm_format *msm_framebuffer_format(struct drm_framebuffer *fb);
411struct drm_framebuffer *msm_framebuffer_init(struct drm_device *dev,
Ville Syrjälä1eb83452015-11-11 19:11:29 +0200412 const struct drm_mode_fb_cmd2 *mode_cmd, struct drm_gem_object **bos);
Rob Clarkc8afe682013-06-26 12:44:06 -0400413struct drm_framebuffer *msm_framebuffer_create(struct drm_device *dev,
Ville Syrjälä1eb83452015-11-11 19:11:29 +0200414 struct drm_file *file, const struct drm_mode_fb_cmd2 *mode_cmd);
Rob Clarkc8afe682013-06-26 12:44:06 -0400415
416struct drm_fb_helper *msm_fbdev_init(struct drm_device *dev);
Archit Taneja1aaa57f2016-02-25 11:19:45 +0530417void msm_fbdev_free(struct drm_device *dev);
Rob Clarkc8afe682013-06-26 12:44:06 -0400418
Rob Clarkdada25b2013-12-01 12:12:54 -0500419struct hdmi;
Arnd Bergmannfcda50c2016-02-22 22:08:35 +0100420int msm_hdmi_modeset_init(struct hdmi *hdmi, struct drm_device *dev,
Rob Clark067fef32014-11-04 13:33:14 -0500421 struct drm_encoder *encoder);
Arnd Bergmannfcda50c2016-02-22 22:08:35 +0100422void __init msm_hdmi_register(void);
423void __exit msm_hdmi_unregister(void);
Rob Clarkc8afe682013-06-26 12:44:06 -0400424
Hai Li00453982014-12-12 14:41:17 -0500425struct msm_edp;
426void __init msm_edp_register(void);
427void __exit msm_edp_unregister(void);
428int msm_edp_modeset_init(struct msm_edp *edp, struct drm_device *dev,
429 struct drm_encoder *encoder);
430
Hai Lia6895542015-03-31 14:36:33 -0400431struct msm_dsi;
432enum msm_dsi_encoder_id {
433 MSM_DSI_VIDEO_ENCODER_ID = 0,
434 MSM_DSI_CMD_ENCODER_ID = 1,
435 MSM_DSI_ENCODER_NUM = 2
436};
437#ifdef CONFIG_DRM_MSM_DSI
438void __init msm_dsi_register(void);
439void __exit msm_dsi_unregister(void);
440int msm_dsi_modeset_init(struct msm_dsi *msm_dsi, struct drm_device *dev,
441 struct drm_encoder *encoders[MSM_DSI_ENCODER_NUM]);
442#else
443static inline void __init msm_dsi_register(void)
444{
445}
446static inline void __exit msm_dsi_unregister(void)
447{
448}
449static inline int msm_dsi_modeset_init(struct msm_dsi *msm_dsi,
450 struct drm_device *dev,
451 struct drm_encoder *encoders[MSM_DSI_ENCODER_NUM])
452{
453 return -EINVAL;
454}
455#endif
456
Archit Taneja1dd0a0b2016-05-30 16:36:50 +0530457void __init msm_mdp_register(void);
458void __exit msm_mdp_unregister(void);
459
Rob Clarkc8afe682013-06-26 12:44:06 -0400460#ifdef CONFIG_DEBUG_FS
461void msm_gem_describe(struct drm_gem_object *obj, struct seq_file *m);
462void msm_gem_describe_objects(struct list_head *list, struct seq_file *m);
463void msm_framebuffer_describe(struct drm_framebuffer *fb, struct seq_file *m);
Rob Clarka7d3c952014-05-30 14:47:38 -0400464int msm_debugfs_late_init(struct drm_device *dev);
465int msm_rd_debugfs_init(struct drm_minor *minor);
466void msm_rd_debugfs_cleanup(struct drm_minor *minor);
467void msm_rd_dump_submit(struct msm_gem_submit *submit);
Rob Clark70c70f02014-05-30 14:49:43 -0400468int msm_perf_debugfs_init(struct drm_minor *minor);
469void msm_perf_debugfs_cleanup(struct drm_minor *minor);
Rob Clarka7d3c952014-05-30 14:47:38 -0400470#else
471static inline int msm_debugfs_late_init(struct drm_device *dev) { return 0; }
472static inline void msm_rd_dump_submit(struct msm_gem_submit *submit) {}
Rob Clarkc8afe682013-06-26 12:44:06 -0400473#endif
474
475void __iomem *msm_ioremap(struct platform_device *pdev, const char *name,
476 const char *dbgname);
Lloyd Atkinson1a0c9172016-10-04 10:01:24 -0400477void msm_iounmap(struct platform_device *dev, void __iomem *addr);
Rob Clarkc8afe682013-06-26 12:44:06 -0400478void msm_writel(u32 data, void __iomem *addr);
479u32 msm_readl(const void __iomem *addr);
480
481#define DBG(fmt, ...) DRM_DEBUG(fmt"\n", ##__VA_ARGS__)
482#define VERB(fmt, ...) if (0) DRM_DEBUG(fmt"\n", ##__VA_ARGS__)
483
484static inline int align_pitch(int width, int bpp)
485{
486 int bytespp = (bpp + 7) / 8;
487 /* adreno needs pitch aligned to 32 pixels: */
488 return bytespp * ALIGN(width, 32);
489}
490
491/* for the generated headers: */
492#define INVALID_IDX(idx) ({BUG(); 0;})
Rob Clark7198e6b2013-07-19 12:59:32 -0400493#define fui(x) ({BUG(); 0;})
494#define util_float_to_half(x) ({BUG(); 0;})
495
Rob Clarkc8afe682013-06-26 12:44:06 -0400496
497#define FIELD(val, name) (((val) & name ## __MASK) >> name ## __SHIFT)
498
499/* for conditionally setting boolean flag(s): */
500#define COND(bool, val) ((bool) ? (val) : 0)
501
Rob Clark340ff412016-03-16 14:57:22 -0400502static inline unsigned long timeout_to_jiffies(const ktime_t *timeout)
503{
504 ktime_t now = ktime_get();
505 unsigned long remaining_jiffies;
506
507 if (ktime_compare(*timeout, now) < 0) {
508 remaining_jiffies = 0;
509 } else {
510 ktime_t rem = ktime_sub(*timeout, now);
511 struct timespec ts = ktime_to_timespec(rem);
512 remaining_jiffies = timespec_to_jiffies(&ts);
513 }
514
515 return remaining_jiffies;
516}
Rob Clarkc8afe682013-06-26 12:44:06 -0400517
518#endif /* __MSM_DRV_H__ */