blob: f2df32423c98f42f5a3a289024cdb809d97baaa7 [file] [log] [blame]
Ben Hutchings8ceee662008-04-27 12:55:59 +01001/****************************************************************************
2 * Driver for Solarflare Solarstorm network controllers and boards
3 * Copyright 2005-2006 Fen Systems Ltd.
4 * Copyright 2005-2008 Solarflare Communications Inc.
5 *
6 * This program is free software; you can redistribute it and/or modify it
7 * under the terms of the GNU General Public License version 2 as published
8 * by the Free Software Foundation, incorporated herein by reference.
9 */
10
11/* Common definitions for all Efx net driver code */
12
13#ifndef EFX_NET_DRIVER_H
14#define EFX_NET_DRIVER_H
15
16#include <linux/version.h>
17#include <linux/netdevice.h>
18#include <linux/etherdevice.h>
19#include <linux/ethtool.h>
20#include <linux/if_vlan.h>
21#include <linux/timer.h>
Ben Hutchings68e7f452009-04-29 08:05:08 +000022#include <linux/mdio.h>
Ben Hutchings8ceee662008-04-27 12:55:59 +010023#include <linux/list.h>
24#include <linux/pci.h>
25#include <linux/device.h>
26#include <linux/highmem.h>
27#include <linux/workqueue.h>
Ben Hutchings37b5a602008-05-30 22:27:04 +010028#include <linux/i2c.h>
Ben Hutchings8ceee662008-04-27 12:55:59 +010029
30#include "enum.h"
31#include "bitfield.h"
Ben Hutchings8ceee662008-04-27 12:55:59 +010032
Ben Hutchings8ceee662008-04-27 12:55:59 +010033/**************************************************************************
34 *
35 * Build definitions
36 *
37 **************************************************************************/
38#ifndef EFX_DRIVER_NAME
39#define EFX_DRIVER_NAME "sfc"
40#endif
Ben Hutchingsa7a81fc2008-12-12 22:10:23 -080041#define EFX_DRIVER_VERSION "2.3"
Ben Hutchings8ceee662008-04-27 12:55:59 +010042
43#ifdef EFX_ENABLE_DEBUG
44#define EFX_BUG_ON_PARANOID(x) BUG_ON(x)
45#define EFX_WARN_ON_PARANOID(x) WARN_ON(x)
46#else
47#define EFX_BUG_ON_PARANOID(x) do {} while (0)
48#define EFX_WARN_ON_PARANOID(x) do {} while (0)
49#endif
50
Ben Hutchings8ceee662008-04-27 12:55:59 +010051/* Un-rate-limited logging */
52#define EFX_ERR(efx, fmt, args...) \
Ben Hutchings55668612008-05-16 21:16:10 +010053dev_err(&((efx)->pci_dev->dev), "ERR: %s " fmt, efx_dev_name(efx), ##args)
Ben Hutchings8ceee662008-04-27 12:55:59 +010054
55#define EFX_INFO(efx, fmt, args...) \
Ben Hutchings55668612008-05-16 21:16:10 +010056dev_info(&((efx)->pci_dev->dev), "INFO: %s " fmt, efx_dev_name(efx), ##args)
Ben Hutchings8ceee662008-04-27 12:55:59 +010057
58#ifdef EFX_ENABLE_DEBUG
59#define EFX_LOG(efx, fmt, args...) \
Ben Hutchings55668612008-05-16 21:16:10 +010060dev_info(&((efx)->pci_dev->dev), "DBG: %s " fmt, efx_dev_name(efx), ##args)
Ben Hutchings8ceee662008-04-27 12:55:59 +010061#else
62#define EFX_LOG(efx, fmt, args...) \
Ben Hutchings55668612008-05-16 21:16:10 +010063dev_dbg(&((efx)->pci_dev->dev), "DBG: %s " fmt, efx_dev_name(efx), ##args)
Ben Hutchings8ceee662008-04-27 12:55:59 +010064#endif
65
66#define EFX_TRACE(efx, fmt, args...) do {} while (0)
67
68#define EFX_REGDUMP(efx, fmt, args...) do {} while (0)
69
70/* Rate-limited logging */
71#define EFX_ERR_RL(efx, fmt, args...) \
72do {if (net_ratelimit()) EFX_ERR(efx, fmt, ##args); } while (0)
73
74#define EFX_INFO_RL(efx, fmt, args...) \
75do {if (net_ratelimit()) EFX_INFO(efx, fmt, ##args); } while (0)
76
77#define EFX_LOG_RL(efx, fmt, args...) \
78do {if (net_ratelimit()) EFX_LOG(efx, fmt, ##args); } while (0)
79
Ben Hutchings8ceee662008-04-27 12:55:59 +010080/**************************************************************************
81 *
82 * Efx data structures
83 *
84 **************************************************************************/
85
86#define EFX_MAX_CHANNELS 32
Ben Hutchings8ceee662008-04-27 12:55:59 +010087#define EFX_MAX_RX_QUEUES EFX_MAX_CHANNELS
88
Ben Hutchings60ac1062008-09-01 12:44:59 +010089#define EFX_TX_QUEUE_OFFLOAD_CSUM 0
90#define EFX_TX_QUEUE_NO_CSUM 1
91#define EFX_TX_QUEUE_COUNT 2
92
Ben Hutchings8ceee662008-04-27 12:55:59 +010093/**
94 * struct efx_special_buffer - An Efx special buffer
95 * @addr: CPU base address of the buffer
96 * @dma_addr: DMA base address of the buffer
97 * @len: Buffer length, in bytes
98 * @index: Buffer index within controller;s buffer table
99 * @entries: Number of buffer table entries
100 *
101 * Special buffers are used for the event queues and the TX and RX
102 * descriptor queues for each channel. They are *not* used for the
103 * actual transmit and receive buffers.
104 *
105 * Note that for Falcon, TX and RX descriptor queues live in host memory.
106 * Allocation and freeing procedures must take this into account.
107 */
108struct efx_special_buffer {
109 void *addr;
110 dma_addr_t dma_addr;
111 unsigned int len;
112 int index;
113 int entries;
114};
115
116/**
117 * struct efx_tx_buffer - An Efx TX buffer
118 * @skb: The associated socket buffer.
119 * Set only on the final fragment of a packet; %NULL for all other
120 * fragments. When this fragment completes, then we can free this
121 * skb.
Ben Hutchingsb9b39b62008-05-07 12:51:12 +0100122 * @tsoh: The associated TSO header structure, or %NULL if this
123 * buffer is not a TSO header.
Ben Hutchings8ceee662008-04-27 12:55:59 +0100124 * @dma_addr: DMA address of the fragment.
125 * @len: Length of this fragment.
126 * This field is zero when the queue slot is empty.
127 * @continuation: True if this fragment is not the end of a packet.
128 * @unmap_single: True if pci_unmap_single should be used.
Ben Hutchings8ceee662008-04-27 12:55:59 +0100129 * @unmap_len: Length of this fragment to unmap
130 */
131struct efx_tx_buffer {
132 const struct sk_buff *skb;
Ben Hutchingsb9b39b62008-05-07 12:51:12 +0100133 struct efx_tso_header *tsoh;
Ben Hutchings8ceee662008-04-27 12:55:59 +0100134 dma_addr_t dma_addr;
135 unsigned short len;
Ben Hutchingsdc8cfa52008-09-01 12:46:50 +0100136 bool continuation;
137 bool unmap_single;
Ben Hutchings8ceee662008-04-27 12:55:59 +0100138 unsigned short unmap_len;
139};
140
141/**
142 * struct efx_tx_queue - An Efx TX queue
143 *
144 * This is a ring buffer of TX fragments.
145 * Since the TX completion path always executes on the same
146 * CPU and the xmit path can operate on different CPUs,
147 * performance is increased by ensuring that the completion
148 * path and the xmit path operate on different cache lines.
149 * This is particularly important if the xmit path is always
150 * executing on one CPU which is different from the completion
151 * path. There is also a cache line for members which are
152 * read but not written on the fast path.
153 *
154 * @efx: The associated Efx NIC
155 * @queue: DMA queue number
Ben Hutchings8ceee662008-04-27 12:55:59 +0100156 * @channel: The associated channel
157 * @buffer: The software buffer ring
158 * @txd: The hardware descriptor ring
Ben Hutchings6bc5d3a2008-09-01 12:49:37 +0100159 * @flushed: Used when handling queue flushing
Ben Hutchings8ceee662008-04-27 12:55:59 +0100160 * @read_count: Current read pointer.
161 * This is the number of buffers that have been removed from both rings.
Ben Hutchingsdc8cfa52008-09-01 12:46:50 +0100162 * @stopped: Stopped count.
Ben Hutchings8ceee662008-04-27 12:55:59 +0100163 * Set if this TX queue is currently stopping its port.
164 * @insert_count: Current insert pointer
165 * This is the number of buffers that have been added to the
166 * software ring.
167 * @write_count: Current write pointer
168 * This is the number of buffers that have been added to the
169 * hardware ring.
170 * @old_read_count: The value of read_count when last checked.
171 * This is here for performance reasons. The xmit path will
172 * only get the up-to-date value of read_count if this
173 * variable indicates that the queue is full. This is to
174 * avoid cache-line ping-pong between the xmit path and the
175 * completion path.
Ben Hutchingsb9b39b62008-05-07 12:51:12 +0100176 * @tso_headers_free: A list of TSO headers allocated for this TX queue
177 * that are not in use, and so available for new TSO sends. The list
178 * is protected by the TX queue lock.
179 * @tso_bursts: Number of times TSO xmit invoked by kernel
180 * @tso_long_headers: Number of packets with headers too long for standard
181 * blocks
182 * @tso_packets: Number of packets via the TSO xmit path
Ben Hutchings8ceee662008-04-27 12:55:59 +0100183 */
184struct efx_tx_queue {
185 /* Members which don't change on the fast path */
186 struct efx_nic *efx ____cacheline_aligned_in_smp;
187 int queue;
Ben Hutchings8ceee662008-04-27 12:55:59 +0100188 struct efx_channel *channel;
189 struct efx_nic *nic;
190 struct efx_tx_buffer *buffer;
191 struct efx_special_buffer txd;
Ben Hutchings6bc5d3a2008-09-01 12:49:37 +0100192 bool flushed;
Ben Hutchings8ceee662008-04-27 12:55:59 +0100193
194 /* Members used mainly on the completion path */
195 unsigned int read_count ____cacheline_aligned_in_smp;
196 int stopped;
197
198 /* Members used only on the xmit path */
199 unsigned int insert_count ____cacheline_aligned_in_smp;
200 unsigned int write_count;
201 unsigned int old_read_count;
Ben Hutchingsb9b39b62008-05-07 12:51:12 +0100202 struct efx_tso_header *tso_headers_free;
203 unsigned int tso_bursts;
204 unsigned int tso_long_headers;
205 unsigned int tso_packets;
Ben Hutchings8ceee662008-04-27 12:55:59 +0100206};
207
208/**
209 * struct efx_rx_buffer - An Efx RX data buffer
210 * @dma_addr: DMA base address of the buffer
211 * @skb: The associated socket buffer, if any.
212 * If both this and page are %NULL, the buffer slot is currently free.
213 * @page: The associated page buffer, if any.
214 * If both this and skb are %NULL, the buffer slot is currently free.
215 * @data: Pointer to ethernet header
216 * @len: Buffer length, in bytes.
217 * @unmap_addr: DMA address to unmap
218 */
219struct efx_rx_buffer {
220 dma_addr_t dma_addr;
221 struct sk_buff *skb;
222 struct page *page;
223 char *data;
224 unsigned int len;
225 dma_addr_t unmap_addr;
226};
227
228/**
229 * struct efx_rx_queue - An Efx RX queue
230 * @efx: The associated Efx NIC
231 * @queue: DMA queue number
Ben Hutchings8ceee662008-04-27 12:55:59 +0100232 * @channel: The associated channel
233 * @buffer: The software buffer ring
234 * @rxd: The hardware descriptor ring
235 * @added_count: Number of buffers added to the receive queue.
236 * @notified_count: Number of buffers given to NIC (<= @added_count).
237 * @removed_count: Number of buffers removed from the receive queue.
238 * @add_lock: Receive queue descriptor add spin lock.
239 * This lock must be held in order to add buffers to the RX
240 * descriptor ring (rxd and buffer) and to update added_count (but
241 * not removed_count).
242 * @max_fill: RX descriptor maximum fill level (<= ring size)
243 * @fast_fill_trigger: RX descriptor fill level that will trigger a fast fill
244 * (<= @max_fill)
245 * @fast_fill_limit: The level to which a fast fill will fill
246 * (@fast_fill_trigger <= @fast_fill_limit <= @max_fill)
247 * @min_fill: RX descriptor minimum non-zero fill level.
248 * This records the minimum fill level observed when a ring
249 * refill was triggered.
250 * @min_overfill: RX descriptor minimum overflow fill level.
251 * This records the minimum fill level at which RX queue
252 * overflow was observed. It should never be set.
253 * @alloc_page_count: RX allocation strategy counter.
254 * @alloc_skb_count: RX allocation strategy counter.
255 * @work: Descriptor push work thread
256 * @buf_page: Page for next RX buffer.
257 * We can use a single page for multiple RX buffers. This tracks
258 * the remaining space in the allocation.
259 * @buf_dma_addr: Page's DMA address.
260 * @buf_data: Page's host address.
Ben Hutchings6bc5d3a2008-09-01 12:49:37 +0100261 * @flushed: Use when handling queue flushing
Ben Hutchings8ceee662008-04-27 12:55:59 +0100262 */
263struct efx_rx_queue {
264 struct efx_nic *efx;
265 int queue;
Ben Hutchings8ceee662008-04-27 12:55:59 +0100266 struct efx_channel *channel;
267 struct efx_rx_buffer *buffer;
268 struct efx_special_buffer rxd;
269
270 int added_count;
271 int notified_count;
272 int removed_count;
273 spinlock_t add_lock;
274 unsigned int max_fill;
275 unsigned int fast_fill_trigger;
276 unsigned int fast_fill_limit;
277 unsigned int min_fill;
278 unsigned int min_overfill;
279 unsigned int alloc_page_count;
280 unsigned int alloc_skb_count;
281 struct delayed_work work;
282 unsigned int slow_fill_count;
283
284 struct page *buf_page;
285 dma_addr_t buf_dma_addr;
286 char *buf_data;
Ben Hutchings6bc5d3a2008-09-01 12:49:37 +0100287 bool flushed;
Ben Hutchings8ceee662008-04-27 12:55:59 +0100288};
289
290/**
291 * struct efx_buffer - An Efx general-purpose buffer
292 * @addr: host base address of the buffer
293 * @dma_addr: DMA base address of the buffer
294 * @len: Buffer length, in bytes
295 *
296 * Falcon uses these buffers for its interrupt status registers and
297 * MAC stats dumps.
298 */
299struct efx_buffer {
300 void *addr;
301 dma_addr_t dma_addr;
302 unsigned int len;
303};
304
305
306/* Flags for channel->used_flags */
307#define EFX_USED_BY_RX 1
308#define EFX_USED_BY_TX 2
309#define EFX_USED_BY_RX_TX (EFX_USED_BY_RX | EFX_USED_BY_TX)
310
311enum efx_rx_alloc_method {
312 RX_ALLOC_METHOD_AUTO = 0,
313 RX_ALLOC_METHOD_SKB = 1,
314 RX_ALLOC_METHOD_PAGE = 2,
315};
316
317/**
318 * struct efx_channel - An Efx channel
319 *
320 * A channel comprises an event queue, at least one TX queue, at least
321 * one RX queue, and an associated tasklet for processing the event
322 * queue.
323 *
324 * @efx: Associated Efx NIC
Ben Hutchings8ceee662008-04-27 12:55:59 +0100325 * @channel: Channel instance number
Ben Hutchings56536e92008-12-12 21:37:02 -0800326 * @name: Name for channel and IRQ
Ben Hutchings8ceee662008-04-27 12:55:59 +0100327 * @used_flags: Channel is used by net driver
328 * @enabled: Channel enabled indicator
329 * @irq: IRQ number (MSI and MSI-X only)
Ben Hutchings0d86ebd2009-10-23 08:32:13 +0000330 * @irq_moderation: IRQ moderation value (in hardware ticks)
Ben Hutchings8ceee662008-04-27 12:55:59 +0100331 * @napi_dev: Net device used with NAPI
332 * @napi_str: NAPI control structure
333 * @reset_work: Scheduled reset work thread
334 * @work_pending: Is work pending via NAPI?
335 * @eventq: Event queue buffer
336 * @eventq_read_ptr: Event queue read pointer
337 * @last_eventq_read_ptr: Last event queue read pointer value.
338 * @eventq_magic: Event queue magic value for driver-generated test events
Ben Hutchings6fb70fd2009-03-20 13:30:37 +0000339 * @irq_count: Number of IRQs since last adaptive moderation decision
340 * @irq_mod_score: IRQ moderation score
Ben Hutchings8ceee662008-04-27 12:55:59 +0100341 * @rx_alloc_level: Watermark based heuristic counter for pushing descriptors
342 * and diagnostic counters
343 * @rx_alloc_push_pages: RX allocation method currently in use for pushing
344 * descriptors
Ben Hutchings8ceee662008-04-27 12:55:59 +0100345 * @n_rx_tobe_disc: Count of RX_TOBE_DISC errors
346 * @n_rx_ip_frag_err: Count of RX IP fragment errors
347 * @n_rx_ip_hdr_chksum_err: Count of RX IP header checksum errors
348 * @n_rx_tcp_udp_chksum_err: Count of RX TCP and UDP checksum errors
349 * @n_rx_frm_trunc: Count of RX_FRM_TRUNC errors
350 * @n_rx_overlength: Count of RX_OVERLENGTH errors
351 * @n_skbuff_leaks: Count of skbuffs leaked due to RX overrun
352 */
353struct efx_channel {
354 struct efx_nic *efx;
Ben Hutchings8ceee662008-04-27 12:55:59 +0100355 int channel;
Ben Hutchings56536e92008-12-12 21:37:02 -0800356 char name[IFNAMSIZ + 6];
Ben Hutchings8ceee662008-04-27 12:55:59 +0100357 int used_flags;
Ben Hutchingsdc8cfa52008-09-01 12:46:50 +0100358 bool enabled;
Ben Hutchings8ceee662008-04-27 12:55:59 +0100359 int irq;
Ben Hutchings8ceee662008-04-27 12:55:59 +0100360 unsigned int irq_moderation;
361 struct net_device *napi_dev;
362 struct napi_struct napi_str;
Ben Hutchingsdc8cfa52008-09-01 12:46:50 +0100363 bool work_pending;
Ben Hutchings8ceee662008-04-27 12:55:59 +0100364 struct efx_special_buffer eventq;
365 unsigned int eventq_read_ptr;
366 unsigned int last_eventq_read_ptr;
367 unsigned int eventq_magic;
368
Ben Hutchings6fb70fd2009-03-20 13:30:37 +0000369 unsigned int irq_count;
370 unsigned int irq_mod_score;
371
Ben Hutchings8ceee662008-04-27 12:55:59 +0100372 int rx_alloc_level;
373 int rx_alloc_push_pages;
Ben Hutchings8ceee662008-04-27 12:55:59 +0100374
375 unsigned n_rx_tobe_disc;
376 unsigned n_rx_ip_frag_err;
377 unsigned n_rx_ip_hdr_chksum_err;
378 unsigned n_rx_tcp_udp_chksum_err;
379 unsigned n_rx_frm_trunc;
380 unsigned n_rx_overlength;
381 unsigned n_skbuff_leaks;
382
383 /* Used to pipeline received packets in order to optimise memory
384 * access with prefetches.
385 */
386 struct efx_rx_buffer *rx_pkt;
Ben Hutchingsdc8cfa52008-09-01 12:46:50 +0100387 bool rx_pkt_csummed;
Ben Hutchings8ceee662008-04-27 12:55:59 +0100388
389};
390
Ben Hutchings398468e2009-11-23 16:03:45 +0000391enum efx_led_mode {
392 EFX_LED_OFF = 0,
393 EFX_LED_ON = 1,
394 EFX_LED_DEFAULT = 2
395};
396
Ben Hutchings3273c2e2008-05-07 13:36:19 +0100397#define STRING_TABLE_LOOKUP(val, member) \
398 member ## _names[val]
399
Ben Hutchings8ceee662008-04-27 12:55:59 +0100400enum efx_int_mode {
401 /* Be careful if altering to correct macro below */
402 EFX_INT_MODE_MSIX = 0,
403 EFX_INT_MODE_MSI = 1,
404 EFX_INT_MODE_LEGACY = 2,
405 EFX_INT_MODE_MAX /* Insert any new items before this */
406};
407#define EFX_INT_MODE_USE_MSI(x) (((x)->interrupt_mode) <= EFX_INT_MODE_MSI)
408
409enum phy_type {
410 PHY_TYPE_NONE = 0,
Ben Hutchingsab377352008-12-12 22:06:54 -0800411 PHY_TYPE_TXC43128 = 1,
412 PHY_TYPE_88E1111 = 2,
Ben Hutchingse6fa2eb2008-12-12 22:00:17 -0800413 PHY_TYPE_SFX7101 = 3,
Ben Hutchingsab377352008-12-12 22:06:54 -0800414 PHY_TYPE_QT2022C2 = 4,
Ben Hutchings8ceee662008-04-27 12:55:59 +0100415 PHY_TYPE_PM8358 = 6,
Ben Hutchingse6fa2eb2008-12-12 22:00:17 -0800416 PHY_TYPE_SFT9001A = 8,
Ben Hutchingsd2d2c372009-02-27 13:07:33 +0000417 PHY_TYPE_QT2025C = 9,
Ben Hutchingse6fa2eb2008-12-12 22:00:17 -0800418 PHY_TYPE_SFT9001B = 10,
Ben Hutchings8ceee662008-04-27 12:55:59 +0100419 PHY_TYPE_MAX /* Insert any new items before this */
420};
421
Ben Hutchingseb50c0d2009-11-23 16:06:30 +0000422#define EFX_IS10G(efx) ((efx)->link_state.speed == 10000)
Ben Hutchings177dfcd2008-12-12 21:50:08 -0800423
Ben Hutchings8ceee662008-04-27 12:55:59 +0100424enum nic_state {
425 STATE_INIT = 0,
426 STATE_RUNNING = 1,
427 STATE_FINI = 2,
Ben Hutchings3c787082008-09-01 12:49:08 +0100428 STATE_DISABLED = 3,
Ben Hutchings8ceee662008-04-27 12:55:59 +0100429 STATE_MAX,
430};
431
432/*
433 * Alignment of page-allocated RX buffers
434 *
435 * Controls the number of bytes inserted at the start of an RX buffer.
436 * This is the equivalent of NET_IP_ALIGN [which controls the alignment
437 * of the skb->head for hardware DMA].
438 */
Ben Hutchings13e9ab12008-09-01 12:50:28 +0100439#ifdef CONFIG_HAVE_EFFICIENT_UNALIGNED_ACCESS
Ben Hutchings8ceee662008-04-27 12:55:59 +0100440#define EFX_PAGE_IP_ALIGN 0
441#else
442#define EFX_PAGE_IP_ALIGN NET_IP_ALIGN
443#endif
444
445/*
446 * Alignment of the skb->head which wraps a page-allocated RX buffer
447 *
448 * The skb allocated to wrap an rx_buffer can have this alignment. Since
449 * the data is memcpy'd from the rx_buf, it does not need to be equal to
450 * EFX_PAGE_IP_ALIGN.
451 */
452#define EFX_PAGE_SKB_ALIGN 2
453
454/* Forward declaration */
455struct efx_nic;
456
457/* Pseudo bit-mask flow control field */
458enum efx_fc_type {
Ben Hutchings3f926da2009-04-29 08:20:37 +0000459 EFX_FC_RX = FLOW_CTRL_RX,
460 EFX_FC_TX = FLOW_CTRL_TX,
Ben Hutchings8ceee662008-04-27 12:55:59 +0100461 EFX_FC_AUTO = 4,
462};
463
Ben Hutchings177dfcd2008-12-12 21:50:08 -0800464/* Supported MAC bit-mask */
465enum efx_mac_type {
466 EFX_GMAC = 1,
467 EFX_XMAC = 2,
468};
469
470/**
Ben Hutchingseb50c0d2009-11-23 16:06:30 +0000471 * struct efx_link_state - Current state of the link
472 * @up: Link is up
473 * @fd: Link is full-duplex
474 * @fc: Actual flow control flags
475 * @speed: Link speed (Mbps)
476 */
477struct efx_link_state {
478 bool up;
479 bool fd;
480 enum efx_fc_type fc;
481 unsigned int speed;
482};
483
484/**
Ben Hutchings177dfcd2008-12-12 21:50:08 -0800485 * struct efx_mac_operations - Efx MAC operations table
486 * @reconfigure: Reconfigure MAC. Serialised by the mac_lock
487 * @update_stats: Update statistics
Ben Hutchings766ca0f2008-12-12 21:59:24 -0800488 * @irq: Hardware MAC event callback. Serialised by the mac_lock
489 * @poll: Poll for hardware state. Serialised by the mac_lock
Ben Hutchings177dfcd2008-12-12 21:50:08 -0800490 */
491struct efx_mac_operations {
492 void (*reconfigure) (struct efx_nic *efx);
493 void (*update_stats) (struct efx_nic *efx);
Ben Hutchings766ca0f2008-12-12 21:59:24 -0800494 void (*irq) (struct efx_nic *efx);
495 void (*poll) (struct efx_nic *efx);
Ben Hutchings177dfcd2008-12-12 21:50:08 -0800496};
497
Ben Hutchings8ceee662008-04-27 12:55:59 +0100498/**
499 * struct efx_phy_operations - Efx PHY operations table
500 * @init: Initialise PHY
501 * @fini: Shut down PHY
502 * @reconfigure: Reconfigure PHY (e.g. for new link parameters)
503 * @clear_interrupt: Clear down interrupt
Ben Hutchings766ca0f2008-12-12 21:59:24 -0800504 * @poll: Poll for hardware state. Serialised by the mac_lock.
Ben Hutchings177dfcd2008-12-12 21:50:08 -0800505 * @get_settings: Get ethtool settings. Serialised by the mac_lock.
506 * @set_settings: Set ethtool settings. Serialised by the mac_lock.
Ben Hutchingsaf4ad9b2009-01-29 17:59:37 +0000507 * @set_npage_adv: Set abilities advertised in (Extended) Next Page
Ben Hutchings04cc8ca2008-12-12 21:50:46 -0800508 * (only needed where AN bit is set in mmds)
Ben Hutchings17967212008-12-26 13:47:25 -0800509 * @num_tests: Number of PHY-specific tests/results
510 * @test_names: Names of the tests/results
511 * @run_tests: Run tests and record results as appropriate.
512 * Flags are the ethtool tests flags.
Ben Hutchings8ceee662008-04-27 12:55:59 +0100513 * @mmds: MMD presence mask
Ben Hutchings3273c2e2008-05-07 13:36:19 +0100514 * @loopbacks: Supported loopback modes mask
Ben Hutchings8ceee662008-04-27 12:55:59 +0100515 */
516struct efx_phy_operations {
Ben Hutchings177dfcd2008-12-12 21:50:08 -0800517 enum efx_mac_type macs;
Ben Hutchings8ceee662008-04-27 12:55:59 +0100518 int (*init) (struct efx_nic *efx);
519 void (*fini) (struct efx_nic *efx);
520 void (*reconfigure) (struct efx_nic *efx);
521 void (*clear_interrupt) (struct efx_nic *efx);
Ben Hutchings766ca0f2008-12-12 21:59:24 -0800522 void (*poll) (struct efx_nic *efx);
Ben Hutchings177dfcd2008-12-12 21:50:08 -0800523 void (*get_settings) (struct efx_nic *efx,
524 struct ethtool_cmd *ecmd);
525 int (*set_settings) (struct efx_nic *efx,
526 struct ethtool_cmd *ecmd);
Ben Hutchingsaf4ad9b2009-01-29 17:59:37 +0000527 void (*set_npage_adv) (struct efx_nic *efx, u32);
Ben Hutchings17967212008-12-26 13:47:25 -0800528 u32 num_tests;
529 const char *const *test_names;
530 int (*run_tests) (struct efx_nic *efx, int *results, unsigned flags);
Ben Hutchings8ceee662008-04-27 12:55:59 +0100531 int mmds;
Ben Hutchings3273c2e2008-05-07 13:36:19 +0100532 unsigned loopbacks;
Ben Hutchings8ceee662008-04-27 12:55:59 +0100533};
534
Ben Hutchingsf8b87c12008-09-01 12:48:17 +0100535/**
536 * @enum efx_phy_mode - PHY operating mode flags
537 * @PHY_MODE_NORMAL: on and should pass traffic
538 * @PHY_MODE_TX_DISABLED: on with TX disabled
Ben Hutchings3e133c42008-11-04 20:34:56 +0000539 * @PHY_MODE_LOW_POWER: set to low power through MDIO
540 * @PHY_MODE_OFF: switched off through external control
Ben Hutchingsf8b87c12008-09-01 12:48:17 +0100541 * @PHY_MODE_SPECIAL: on but will not pass traffic
542 */
543enum efx_phy_mode {
544 PHY_MODE_NORMAL = 0,
545 PHY_MODE_TX_DISABLED = 1,
Ben Hutchings3e133c42008-11-04 20:34:56 +0000546 PHY_MODE_LOW_POWER = 2,
547 PHY_MODE_OFF = 4,
Ben Hutchingsf8b87c12008-09-01 12:48:17 +0100548 PHY_MODE_SPECIAL = 8,
549};
550
551static inline bool efx_phy_mode_disabled(enum efx_phy_mode mode)
552{
Ben Hutchings8c8661e2008-09-01 12:49:02 +0100553 return !!(mode & ~PHY_MODE_TX_DISABLED);
Ben Hutchingsf8b87c12008-09-01 12:48:17 +0100554}
555
Ben Hutchings8ceee662008-04-27 12:55:59 +0100556/*
557 * Efx extended statistics
558 *
559 * Not all statistics are provided by all supported MACs. The purpose
560 * is this structure is to contain the raw statistics provided by each
561 * MAC.
562 */
563struct efx_mac_stats {
564 u64 tx_bytes;
565 u64 tx_good_bytes;
566 u64 tx_bad_bytes;
567 unsigned long tx_packets;
568 unsigned long tx_bad;
569 unsigned long tx_pause;
570 unsigned long tx_control;
571 unsigned long tx_unicast;
572 unsigned long tx_multicast;
573 unsigned long tx_broadcast;
574 unsigned long tx_lt64;
575 unsigned long tx_64;
576 unsigned long tx_65_to_127;
577 unsigned long tx_128_to_255;
578 unsigned long tx_256_to_511;
579 unsigned long tx_512_to_1023;
580 unsigned long tx_1024_to_15xx;
581 unsigned long tx_15xx_to_jumbo;
582 unsigned long tx_gtjumbo;
583 unsigned long tx_collision;
584 unsigned long tx_single_collision;
585 unsigned long tx_multiple_collision;
586 unsigned long tx_excessive_collision;
587 unsigned long tx_deferred;
588 unsigned long tx_late_collision;
589 unsigned long tx_excessive_deferred;
590 unsigned long tx_non_tcpudp;
591 unsigned long tx_mac_src_error;
592 unsigned long tx_ip_src_error;
593 u64 rx_bytes;
594 u64 rx_good_bytes;
595 u64 rx_bad_bytes;
596 unsigned long rx_packets;
597 unsigned long rx_good;
598 unsigned long rx_bad;
599 unsigned long rx_pause;
600 unsigned long rx_control;
601 unsigned long rx_unicast;
602 unsigned long rx_multicast;
603 unsigned long rx_broadcast;
604 unsigned long rx_lt64;
605 unsigned long rx_64;
606 unsigned long rx_65_to_127;
607 unsigned long rx_128_to_255;
608 unsigned long rx_256_to_511;
609 unsigned long rx_512_to_1023;
610 unsigned long rx_1024_to_15xx;
611 unsigned long rx_15xx_to_jumbo;
612 unsigned long rx_gtjumbo;
613 unsigned long rx_bad_lt64;
614 unsigned long rx_bad_64_to_15xx;
615 unsigned long rx_bad_15xx_to_jumbo;
616 unsigned long rx_bad_gtjumbo;
617 unsigned long rx_overflow;
618 unsigned long rx_missed;
619 unsigned long rx_false_carrier;
620 unsigned long rx_symbol_error;
621 unsigned long rx_align_error;
622 unsigned long rx_length_error;
623 unsigned long rx_internal_error;
624 unsigned long rx_good_lt64;
625};
626
627/* Number of bits used in a multicast filter hash address */
628#define EFX_MCAST_HASH_BITS 8
629
630/* Number of (single-bit) entries in a multicast filter hash */
631#define EFX_MCAST_HASH_ENTRIES (1 << EFX_MCAST_HASH_BITS)
632
633/* An Efx multicast filter hash */
634union efx_multicast_hash {
635 u8 byte[EFX_MCAST_HASH_ENTRIES / 8];
636 efx_oword_t oword[EFX_MCAST_HASH_ENTRIES / sizeof(efx_oword_t) / 8];
637};
638
639/**
640 * struct efx_nic - an Efx NIC
641 * @name: Device name (net device name or bus id before net device registered)
642 * @pci_dev: The PCI device
643 * @type: Controller type attributes
644 * @legacy_irq: IRQ number
Ben Hutchings8d9853d2008-07-18 19:01:20 +0100645 * @workqueue: Workqueue for port reconfigures and the HW monitor.
646 * Work items do not hold and must not acquire RTNL.
Ben Hutchings6977dc62008-12-26 13:44:39 -0800647 * @workqueue_name: Name of workqueue
Ben Hutchings8ceee662008-04-27 12:55:59 +0100648 * @reset_work: Scheduled reset workitem
649 * @monitor_work: Hardware monitor workitem
650 * @membase_phys: Memory BAR value as physical address
651 * @membase: Memory BAR value
652 * @biu_lock: BIU (bus interface unit) lock
653 * @interrupt_mode: Interrupt mode
Ben Hutchings6fb70fd2009-03-20 13:30:37 +0000654 * @irq_rx_adaptive: Adaptive IRQ moderation enabled for RX event queues
655 * @irq_rx_moderation: IRQ moderation time for RX event queues
Ben Hutchings8ceee662008-04-27 12:55:59 +0100656 * @state: Device state flag. Serialised by the rtnl_lock.
657 * @reset_pending: Pending reset method (normally RESET_TYPE_NONE)
658 * @tx_queue: TX DMA queues
659 * @rx_queue: RX DMA queues
660 * @channel: Channels
Ben Hutchings0484e0d2009-10-23 08:32:04 +0000661 * @next_buffer_table: First available buffer table id
Ben Hutchings8831da72008-09-01 12:47:48 +0100662 * @n_rx_queues: Number of RX queues
Neil Turton28b581a2008-12-12 21:41:06 -0800663 * @n_channels: Number of channels in use
Ben Hutchings8ceee662008-04-27 12:55:59 +0100664 * @rx_buffer_len: RX buffer length
665 * @rx_buffer_order: Order (log2) of number of pages for each RX buffer
Ben Hutchings0484e0d2009-10-23 08:32:04 +0000666 * @int_error_count: Number of internal errors seen recently
667 * @int_error_expire: Time at which error count will be expired
Ben Hutchings8ceee662008-04-27 12:55:59 +0100668 * @irq_status: Interrupt status buffer
669 * @last_irq_cpu: Last CPU to handle interrupt.
670 * This register is written with the SMP processor ID whenever an
671 * interrupt is handled. It is used by falcon_test_interrupt()
672 * to verify that an interrupt has occurred.
Ben Hutchings4a5b5042008-09-01 12:47:16 +0100673 * @spi_flash: SPI flash device
674 * This field will be %NULL if no flash device is present.
675 * @spi_eeprom: SPI EEPROM device
676 * This field will be %NULL if no EEPROM device is present.
Ben Hutchingsf4150722008-11-04 20:34:28 +0000677 * @spi_lock: SPI bus lock
Ben Hutchings8ceee662008-04-27 12:55:59 +0100678 * @n_rx_nodesc_drop_cnt: RX no descriptor drop count
679 * @nic_data: Hardware dependant state
Ben Hutchings8c8661e2008-09-01 12:49:02 +0100680 * @mac_lock: MAC access lock. Protects @port_enabled, @phy_mode,
681 * @port_inhibited, efx_monitor() and efx_reconfigure_port()
Ben Hutchings8ceee662008-04-27 12:55:59 +0100682 * @port_enabled: Port enabled indicator.
Ben Hutchings766ca0f2008-12-12 21:59:24 -0800683 * Serialises efx_stop_all(), efx_start_all(), efx_monitor(),
684 * efx_phy_work(), and efx_mac_work() with kernel interfaces. Safe to read
685 * under any one of the rtnl_lock, mac_lock, or netif_tx_lock, but all
686 * three must be held to modify it.
Ben Hutchings8c8661e2008-09-01 12:49:02 +0100687 * @port_inhibited: If set, the netif_carrier is always off. Hold the mac_lock
Ben Hutchings8ceee662008-04-27 12:55:59 +0100688 * @port_initialized: Port initialized?
689 * @net_dev: Operating system network device. Consider holding the rtnl lock
690 * @rx_checksum_enabled: RX checksumming enabled
691 * @netif_stop_count: Port stop count
692 * @netif_stop_lock: Port stop lock
693 * @mac_stats: MAC statistics. These include all statistics the MACs
694 * can provide. Generic code converts these into a standard
695 * &struct net_device_stats.
696 * @stats_buffer: DMA buffer for statistics
Ben Hutchings8c8661e2008-09-01 12:49:02 +0100697 * @stats_lock: Statistics update lock. Serialises statistics fetches
Ben Hutchings1974cc22009-01-29 18:00:07 +0000698 * @stats_disable_count: Nest count for disabling statistics fetches
Ben Hutchings177dfcd2008-12-12 21:50:08 -0800699 * @mac_op: MAC interface
Ben Hutchings8ceee662008-04-27 12:55:59 +0100700 * @mac_address: Permanent MAC address
701 * @phy_type: PHY type
702 * @phy_lock: PHY access lock
703 * @phy_op: PHY interface
704 * @phy_data: PHY private data (including PHY-specific stats)
Ben Hutchings68e7f452009-04-29 08:05:08 +0000705 * @mdio: PHY MDIO interface
Ben Hutchings8c8661e2008-09-01 12:49:02 +0100706 * @phy_mode: PHY operating mode. Serialised by @mac_lock.
Ben Hutchings177dfcd2008-12-12 21:50:08 -0800707 * @mac_up: MAC link state
Ben Hutchingseb50c0d2009-11-23 16:06:30 +0000708 * @link_state: Current state of the link
Ben Hutchings8ceee662008-04-27 12:55:59 +0100709 * @n_link_state_changes: Number of times the link has changed state
710 * @promiscuous: Promiscuous flag. Protected by netif_tx_lock.
711 * @multicast_hash: Multicast hash table
Ben Hutchings04cc8ca2008-12-12 21:50:46 -0800712 * @wanted_fc: Wanted flow control flags
Ben Hutchings766ca0f2008-12-12 21:59:24 -0800713 * @phy_work: work item for dealing with PHY events
714 * @mac_work: work item for dealing with MAC events
Ben Hutchings3273c2e2008-05-07 13:36:19 +0100715 * @loopback_mode: Loopback status
716 * @loopback_modes: Supported loopback mode bitmask
717 * @loopback_selftest: Offline self-test private state
Ben Hutchings8ceee662008-04-27 12:55:59 +0100718 *
719 * The @priv field of the corresponding &struct net_device points to
720 * this.
721 */
722struct efx_nic {
723 char name[IFNAMSIZ];
724 struct pci_dev *pci_dev;
725 const struct efx_nic_type *type;
726 int legacy_irq;
727 struct workqueue_struct *workqueue;
Ben Hutchings6977dc62008-12-26 13:44:39 -0800728 char workqueue_name[16];
Ben Hutchings8ceee662008-04-27 12:55:59 +0100729 struct work_struct reset_work;
730 struct delayed_work monitor_work;
Ben Hutchings086ea352008-05-16 21:17:06 +0100731 resource_size_t membase_phys;
Ben Hutchings8ceee662008-04-27 12:55:59 +0100732 void __iomem *membase;
733 spinlock_t biu_lock;
734 enum efx_int_mode interrupt_mode;
Ben Hutchings6fb70fd2009-03-20 13:30:37 +0000735 bool irq_rx_adaptive;
736 unsigned int irq_rx_moderation;
Ben Hutchings8ceee662008-04-27 12:55:59 +0100737
Ben Hutchings8ceee662008-04-27 12:55:59 +0100738 enum nic_state state;
739 enum reset_type reset_pending;
740
Ben Hutchings60ac1062008-09-01 12:44:59 +0100741 struct efx_tx_queue tx_queue[EFX_TX_QUEUE_COUNT];
Ben Hutchings8ceee662008-04-27 12:55:59 +0100742 struct efx_rx_queue rx_queue[EFX_MAX_RX_QUEUES];
743 struct efx_channel channel[EFX_MAX_CHANNELS];
744
Ben Hutchings0484e0d2009-10-23 08:32:04 +0000745 unsigned next_buffer_table;
Ben Hutchings8831da72008-09-01 12:47:48 +0100746 int n_rx_queues;
Neil Turton28b581a2008-12-12 21:41:06 -0800747 int n_channels;
Ben Hutchings8ceee662008-04-27 12:55:59 +0100748 unsigned int rx_buffer_len;
749 unsigned int rx_buffer_order;
750
Ben Hutchings0484e0d2009-10-23 08:32:04 +0000751 unsigned int_error_count;
752 unsigned long int_error_expire;
753
Ben Hutchings8ceee662008-04-27 12:55:59 +0100754 struct efx_buffer irq_status;
755 volatile signed int last_irq_cpu;
756
Ben Hutchings4a5b5042008-09-01 12:47:16 +0100757 struct efx_spi_device *spi_flash;
758 struct efx_spi_device *spi_eeprom;
Ben Hutchingsf4150722008-11-04 20:34:28 +0000759 struct mutex spi_lock;
Ben Hutchings4a5b5042008-09-01 12:47:16 +0100760
Ben Hutchings8ceee662008-04-27 12:55:59 +0100761 unsigned n_rx_nodesc_drop_cnt;
762
Ben Hutchings5daab962008-05-16 21:19:43 +0100763 struct falcon_nic_data *nic_data;
Ben Hutchings8ceee662008-04-27 12:55:59 +0100764
765 struct mutex mac_lock;
Ben Hutchings766ca0f2008-12-12 21:59:24 -0800766 struct work_struct mac_work;
Ben Hutchingsdc8cfa52008-09-01 12:46:50 +0100767 bool port_enabled;
Ben Hutchings8c8661e2008-09-01 12:49:02 +0100768 bool port_inhibited;
Ben Hutchings8ceee662008-04-27 12:55:59 +0100769
Ben Hutchingsdc8cfa52008-09-01 12:46:50 +0100770 bool port_initialized;
Ben Hutchings8ceee662008-04-27 12:55:59 +0100771 struct net_device *net_dev;
Ben Hutchingsdc8cfa52008-09-01 12:46:50 +0100772 bool rx_checksum_enabled;
Ben Hutchings8ceee662008-04-27 12:55:59 +0100773
774 atomic_t netif_stop_count;
775 spinlock_t netif_stop_lock;
776
777 struct efx_mac_stats mac_stats;
778 struct efx_buffer stats_buffer;
779 spinlock_t stats_lock;
Ben Hutchings1974cc22009-01-29 18:00:07 +0000780 unsigned int stats_disable_count;
Ben Hutchings8ceee662008-04-27 12:55:59 +0100781
Ben Hutchings177dfcd2008-12-12 21:50:08 -0800782 struct efx_mac_operations *mac_op;
Ben Hutchings8ceee662008-04-27 12:55:59 +0100783 unsigned char mac_address[ETH_ALEN];
784
785 enum phy_type phy_type;
786 spinlock_t phy_lock;
Ben Hutchings766ca0f2008-12-12 21:59:24 -0800787 struct work_struct phy_work;
Ben Hutchings8ceee662008-04-27 12:55:59 +0100788 struct efx_phy_operations *phy_op;
789 void *phy_data;
Ben Hutchings68e7f452009-04-29 08:05:08 +0000790 struct mdio_if_info mdio;
Ben Hutchingsf8b87c12008-09-01 12:48:17 +0100791 enum efx_phy_mode phy_mode;
Ben Hutchings8ceee662008-04-27 12:55:59 +0100792
Ben Hutchings177dfcd2008-12-12 21:50:08 -0800793 bool mac_up;
Ben Hutchingseb50c0d2009-11-23 16:06:30 +0000794 struct efx_link_state link_state;
Ben Hutchings8ceee662008-04-27 12:55:59 +0100795 unsigned int n_link_state_changes;
796
Ben Hutchingsdc8cfa52008-09-01 12:46:50 +0100797 bool promiscuous;
Ben Hutchings8ceee662008-04-27 12:55:59 +0100798 union efx_multicast_hash multicast_hash;
Ben Hutchings04cc8ca2008-12-12 21:50:46 -0800799 enum efx_fc_type wanted_fc;
Ben Hutchings8ceee662008-04-27 12:55:59 +0100800
801 atomic_t rx_reset;
Ben Hutchings3273c2e2008-05-07 13:36:19 +0100802 enum efx_loopback_mode loopback_mode;
803 unsigned int loopback_modes;
804
805 void *loopback_selftest;
Ben Hutchings8ceee662008-04-27 12:55:59 +0100806};
807
Ben Hutchings55668612008-05-16 21:16:10 +0100808static inline int efx_dev_registered(struct efx_nic *efx)
809{
810 return efx->net_dev->reg_state == NETREG_REGISTERED;
811}
812
813/* Net device name, for inclusion in log messages if it has been registered.
814 * Use efx->name not efx->net_dev->name so that races with (un)registration
815 * are harmless.
816 */
817static inline const char *efx_dev_name(struct efx_nic *efx)
818{
819 return efx_dev_registered(efx) ? efx->name : "";
820}
821
Ben Hutchings8ceee662008-04-27 12:55:59 +0100822/**
823 * struct efx_nic_type - Efx device type definition
Ben Hutchings8ceee662008-04-27 12:55:59 +0100824 * @mem_map_size: Memory BAR mapped size
825 * @txd_ptr_tbl_base: TX descriptor ring base address
826 * @rxd_ptr_tbl_base: RX descriptor ring base address
827 * @buf_tbl_base: Buffer table base address
828 * @evq_ptr_tbl_base: Event queue pointer table base address
829 * @evq_rptr_tbl_base: Event queue read-pointer table base address
Ben Hutchings8ceee662008-04-27 12:55:59 +0100830 * @max_dma_mask: Maximum possible DMA mask
Ben Hutchings8ceee662008-04-27 12:55:59 +0100831 * @rx_buffer_padding: Padding added to each RX buffer
832 * @max_interrupt_mode: Highest capability interrupt mode supported
833 * from &enum efx_init_mode.
834 * @phys_addr_channels: Number of channels with physically addressed
835 * descriptors
836 */
837struct efx_nic_type {
Ben Hutchings8ceee662008-04-27 12:55:59 +0100838 unsigned int mem_map_size;
839 unsigned int txd_ptr_tbl_base;
840 unsigned int rxd_ptr_tbl_base;
841 unsigned int buf_tbl_base;
842 unsigned int evq_ptr_tbl_base;
843 unsigned int evq_rptr_tbl_base;
844
Ben Hutchings9bbd7d92008-05-16 21:18:48 +0100845 u64 max_dma_mask;
Ben Hutchings8ceee662008-04-27 12:55:59 +0100846
Ben Hutchings8ceee662008-04-27 12:55:59 +0100847 unsigned int rx_buffer_padding;
848 unsigned int max_interrupt_mode;
849 unsigned int phys_addr_channels;
850};
851
852/**************************************************************************
853 *
854 * Prototypes and inline functions
855 *
856 *************************************************************************/
857
858/* Iterate over all used channels */
859#define efx_for_each_channel(_channel, _efx) \
860 for (_channel = &_efx->channel[0]; \
861 _channel < &_efx->channel[EFX_MAX_CHANNELS]; \
862 _channel++) \
863 if (!_channel->used_flags) \
864 continue; \
865 else
866
Ben Hutchings8ceee662008-04-27 12:55:59 +0100867/* Iterate over all used TX queues */
868#define efx_for_each_tx_queue(_tx_queue, _efx) \
869 for (_tx_queue = &_efx->tx_queue[0]; \
Ben Hutchings60ac1062008-09-01 12:44:59 +0100870 _tx_queue < &_efx->tx_queue[EFX_TX_QUEUE_COUNT]; \
871 _tx_queue++)
Ben Hutchings8ceee662008-04-27 12:55:59 +0100872
873/* Iterate over all TX queues belonging to a channel */
874#define efx_for_each_channel_tx_queue(_tx_queue, _channel) \
875 for (_tx_queue = &_channel->efx->tx_queue[0]; \
Ben Hutchings60ac1062008-09-01 12:44:59 +0100876 _tx_queue < &_channel->efx->tx_queue[EFX_TX_QUEUE_COUNT]; \
Ben Hutchings8ceee662008-04-27 12:55:59 +0100877 _tx_queue++) \
Ben Hutchings60ac1062008-09-01 12:44:59 +0100878 if (_tx_queue->channel != _channel) \
Ben Hutchings8ceee662008-04-27 12:55:59 +0100879 continue; \
880 else
881
882/* Iterate over all used RX queues */
883#define efx_for_each_rx_queue(_rx_queue, _efx) \
884 for (_rx_queue = &_efx->rx_queue[0]; \
Ben Hutchings8831da72008-09-01 12:47:48 +0100885 _rx_queue < &_efx->rx_queue[_efx->n_rx_queues]; \
886 _rx_queue++)
Ben Hutchings8ceee662008-04-27 12:55:59 +0100887
888/* Iterate over all RX queues belonging to a channel */
889#define efx_for_each_channel_rx_queue(_rx_queue, _channel) \
Ben Hutchingsa2589022008-09-01 12:47:57 +0100890 for (_rx_queue = &_channel->efx->rx_queue[_channel->channel]; \
891 _rx_queue; \
892 _rx_queue = NULL) \
Ben Hutchings8831da72008-09-01 12:47:48 +0100893 if (_rx_queue->channel != _channel) \
Ben Hutchings8ceee662008-04-27 12:55:59 +0100894 continue; \
895 else
896
897/* Returns a pointer to the specified receive buffer in the RX
898 * descriptor queue.
899 */
900static inline struct efx_rx_buffer *efx_rx_buffer(struct efx_rx_queue *rx_queue,
901 unsigned int index)
902{
903 return (&rx_queue->buffer[index]);
904}
905
906/* Set bit in a little-endian bitfield */
Ben Hutchings18c2fc02008-09-01 12:43:39 +0100907static inline void set_bit_le(unsigned nr, unsigned char *addr)
Ben Hutchings8ceee662008-04-27 12:55:59 +0100908{
909 addr[nr / 8] |= (1 << (nr % 8));
910}
911
912/* Clear bit in a little-endian bitfield */
Ben Hutchings18c2fc02008-09-01 12:43:39 +0100913static inline void clear_bit_le(unsigned nr, unsigned char *addr)
Ben Hutchings8ceee662008-04-27 12:55:59 +0100914{
915 addr[nr / 8] &= ~(1 << (nr % 8));
916}
917
918
919/**
920 * EFX_MAX_FRAME_LEN - calculate maximum frame length
921 *
922 * This calculates the maximum frame length that will be used for a
923 * given MTU. The frame length will be equal to the MTU plus a
924 * constant amount of header space and padding. This is the quantity
925 * that the net driver will program into the MAC as the maximum frame
926 * length.
927 *
928 * The 10G MAC used in Falcon requires 8-byte alignment on the frame
929 * length, so we round up to the nearest 8.
Ben Hutchingscc117632009-08-26 08:17:59 +0000930 *
931 * Re-clocking by the XGXS on RX can reduce an IPG to 32 bits (half an
932 * XGMII cycle). If the frame length reaches the maximum value in the
933 * same cycle, the XMAC can miss the IPG altogether. We work around
934 * this by adding a further 16 bytes.
Ben Hutchings8ceee662008-04-27 12:55:59 +0100935 */
936#define EFX_MAX_FRAME_LEN(mtu) \
Ben Hutchingscc117632009-08-26 08:17:59 +0000937 ((((mtu) + ETH_HLEN + VLAN_HLEN + 4/* FCS */ + 7) & ~7) + 16)
Ben Hutchings8ceee662008-04-27 12:55:59 +0100938
939
940#endif /* EFX_NET_DRIVER_H */