blob: 4b27513e7204b501b86357af38a246970d2e8d6a [file] [log] [blame]
Shimoda, Yoshihiro0b2182d2012-03-07 14:46:25 +09001/*
2 * SH RSPI driver
3 *
4 * Copyright (C) 2012 Renesas Solutions Corp.
5 *
6 * Based on spi-sh.c:
7 * Copyright (C) 2011 Renesas Solutions Corp.
8 *
9 * This program is free software; you can redistribute it and/or modify
10 * it under the terms of the GNU General Public License as published by
11 * the Free Software Foundation; version 2 of the License.
12 *
13 * This program is distributed in the hope that it will be useful,
14 * but WITHOUT ANY WARRANTY; without even the implied warranty of
15 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
16 * GNU General Public License for more details.
17 *
18 * You should have received a copy of the GNU General Public License
19 * along with this program; if not, write to the Free Software
20 * Foundation, Inc., 51 Franklin St, Fifth Floor, Boston, MA 02110-1301 USA
21 *
22 */
23
24#include <linux/module.h>
25#include <linux/kernel.h>
26#include <linux/sched.h>
27#include <linux/errno.h>
Shimoda, Yoshihiro0b2182d2012-03-07 14:46:25 +090028#include <linux/interrupt.h>
29#include <linux/platform_device.h>
30#include <linux/io.h>
31#include <linux/clk.h>
Shimoda, Yoshihiroa3633fe2012-04-20 14:50:36 +090032#include <linux/dmaengine.h>
33#include <linux/dma-mapping.h>
34#include <linux/sh_dma.h>
Shimoda, Yoshihiro0b2182d2012-03-07 14:46:25 +090035#include <linux/spi/spi.h>
Shimoda, Yoshihiroa3633fe2012-04-20 14:50:36 +090036#include <linux/spi/rspi.h>
Shimoda, Yoshihiro0b2182d2012-03-07 14:46:25 +090037
Geert Uytterhoeven6ab48652014-01-12 11:27:37 +010038#define RSPI_SPCR 0x00 /* Control Register */
39#define RSPI_SSLP 0x01 /* Slave Select Polarity Register */
40#define RSPI_SPPCR 0x02 /* Pin Control Register */
41#define RSPI_SPSR 0x03 /* Status Register */
42#define RSPI_SPDR 0x04 /* Data Register */
43#define RSPI_SPSCR 0x08 /* Sequence Control Register */
44#define RSPI_SPSSR 0x09 /* Sequence Status Register */
45#define RSPI_SPBR 0x0a /* Bit Rate Register */
46#define RSPI_SPDCR 0x0b /* Data Control Register */
47#define RSPI_SPCKD 0x0c /* Clock Delay Register */
48#define RSPI_SSLND 0x0d /* Slave Select Negation Delay Register */
49#define RSPI_SPND 0x0e /* Next-Access Delay Register */
50#define RSPI_SPCR2 0x0f /* Control Register 2 */
51#define RSPI_SPCMD0 0x10 /* Command Register 0 */
52#define RSPI_SPCMD1 0x12 /* Command Register 1 */
53#define RSPI_SPCMD2 0x14 /* Command Register 2 */
54#define RSPI_SPCMD3 0x16 /* Command Register 3 */
55#define RSPI_SPCMD4 0x18 /* Command Register 4 */
56#define RSPI_SPCMD5 0x1a /* Command Register 5 */
57#define RSPI_SPCMD6 0x1c /* Command Register 6 */
58#define RSPI_SPCMD7 0x1e /* Command Register 7 */
59#define RSPI_SPBFCR 0x20 /* Buffer Control Register */
60#define RSPI_SPBFDR 0x22 /* Buffer Data Count Setting Register */
Shimoda, Yoshihiro0b2182d2012-03-07 14:46:25 +090061
Hiep Cao Minh5ce0ba82013-09-03 13:10:26 +090062/*qspi only */
Geert Uytterhoevenfbe50722014-01-12 11:27:38 +010063#define QSPI_SPBFCR 0x18 /* Buffer Control Register */
64#define QSPI_SPBDCR 0x1a /* Buffer Data Count Register */
65#define QSPI_SPBMUL0 0x1c /* Transfer Data Length Multiplier Setting Register 0 */
66#define QSPI_SPBMUL1 0x20 /* Transfer Data Length Multiplier Setting Register 1 */
67#define QSPI_SPBMUL2 0x24 /* Transfer Data Length Multiplier Setting Register 2 */
68#define QSPI_SPBMUL3 0x28 /* Transfer Data Length Multiplier Setting Register 3 */
Hiep Cao Minh5ce0ba82013-09-03 13:10:26 +090069
Geert Uytterhoeven6ab48652014-01-12 11:27:37 +010070/* SPCR - Control Register */
71#define SPCR_SPRIE 0x80 /* Receive Interrupt Enable */
72#define SPCR_SPE 0x40 /* Function Enable */
73#define SPCR_SPTIE 0x20 /* Transmit Interrupt Enable */
74#define SPCR_SPEIE 0x10 /* Error Interrupt Enable */
75#define SPCR_MSTR 0x08 /* Master/Slave Mode Select */
76#define SPCR_MODFEN 0x04 /* Mode Fault Error Detection Enable */
77/* RSPI on SH only */
78#define SPCR_TXMD 0x02 /* TX Only Mode (vs. Full Duplex) */
79#define SPCR_SPMS 0x01 /* 3-wire Mode (vs. 4-wire) */
Geert Uytterhoevenfbe50722014-01-12 11:27:38 +010080/* QSPI on R-Car M2 only */
81#define SPCR_WSWAP 0x02 /* Word Swap of read-data for DMAC */
82#define SPCR_BSWAP 0x01 /* Byte Swap of read-data for DMAC */
Shimoda, Yoshihiro0b2182d2012-03-07 14:46:25 +090083
Geert Uytterhoeven6ab48652014-01-12 11:27:37 +010084/* SSLP - Slave Select Polarity Register */
85#define SSLP_SSL1P 0x02 /* SSL1 Signal Polarity Setting */
86#define SSLP_SSL0P 0x01 /* SSL0 Signal Polarity Setting */
Shimoda, Yoshihiro0b2182d2012-03-07 14:46:25 +090087
Geert Uytterhoeven6ab48652014-01-12 11:27:37 +010088/* SPPCR - Pin Control Register */
89#define SPPCR_MOIFE 0x20 /* MOSI Idle Value Fixing Enable */
90#define SPPCR_MOIFV 0x10 /* MOSI Idle Fixed Value */
Shimoda, Yoshihiro0b2182d2012-03-07 14:46:25 +090091#define SPPCR_SPOM 0x04
Geert Uytterhoeven6ab48652014-01-12 11:27:37 +010092#define SPPCR_SPLP2 0x02 /* Loopback Mode 2 (non-inverting) */
93#define SPPCR_SPLP 0x01 /* Loopback Mode (inverting) */
Shimoda, Yoshihiro0b2182d2012-03-07 14:46:25 +090094
Geert Uytterhoevenfbe50722014-01-12 11:27:38 +010095#define SPPCR_IO3FV 0x04 /* Single-/Dual-SPI Mode IO3 Output Fixed Value */
96#define SPPCR_IO2FV 0x04 /* Single-/Dual-SPI Mode IO2 Output Fixed Value */
97
Geert Uytterhoeven6ab48652014-01-12 11:27:37 +010098/* SPSR - Status Register */
99#define SPSR_SPRF 0x80 /* Receive Buffer Full Flag */
100#define SPSR_TEND 0x40 /* Transmit End */
101#define SPSR_SPTEF 0x20 /* Transmit Buffer Empty Flag */
102#define SPSR_PERF 0x08 /* Parity Error Flag */
103#define SPSR_MODF 0x04 /* Mode Fault Error Flag */
104#define SPSR_IDLNF 0x02 /* RSPI Idle Flag */
105#define SPSR_OVRF 0x01 /* Overrun Error Flag */
Shimoda, Yoshihiro0b2182d2012-03-07 14:46:25 +0900106
Geert Uytterhoeven6ab48652014-01-12 11:27:37 +0100107/* SPSCR - Sequence Control Register */
108#define SPSCR_SPSLN_MASK 0x07 /* Sequence Length Specification */
Shimoda, Yoshihiro0b2182d2012-03-07 14:46:25 +0900109
Geert Uytterhoeven6ab48652014-01-12 11:27:37 +0100110/* SPSSR - Sequence Status Register */
111#define SPSSR_SPECM_MASK 0x70 /* Command Error Mask */
112#define SPSSR_SPCP_MASK 0x07 /* Command Pointer Mask */
Shimoda, Yoshihiro0b2182d2012-03-07 14:46:25 +0900113
Geert Uytterhoeven6ab48652014-01-12 11:27:37 +0100114/* SPDCR - Data Control Register */
115#define SPDCR_TXDMY 0x80 /* Dummy Data Transmission Enable */
116#define SPDCR_SPLW1 0x40 /* Access Width Specification (RZ) */
117#define SPDCR_SPLW0 0x20 /* Access Width Specification (RZ) */
118#define SPDCR_SPLLWORD (SPDCR_SPLW1 | SPDCR_SPLW0)
119#define SPDCR_SPLWORD SPDCR_SPLW1
120#define SPDCR_SPLBYTE SPDCR_SPLW0
121#define SPDCR_SPLW 0x20 /* Access Width Specification (SH) */
122#define SPDCR_SPRDTD 0x10 /* Receive Transmit Data Select */
Shimoda, Yoshihiro0b2182d2012-03-07 14:46:25 +0900123#define SPDCR_SLSEL1 0x08
124#define SPDCR_SLSEL0 0x04
Geert Uytterhoeven6ab48652014-01-12 11:27:37 +0100125#define SPDCR_SLSEL_MASK 0x0c /* SSL1 Output Select */
Shimoda, Yoshihiro0b2182d2012-03-07 14:46:25 +0900126#define SPDCR_SPFC1 0x02
127#define SPDCR_SPFC0 0x01
Geert Uytterhoeven6ab48652014-01-12 11:27:37 +0100128#define SPDCR_SPFC_MASK 0x03 /* Frame Count Setting (1-4) */
Shimoda, Yoshihiro0b2182d2012-03-07 14:46:25 +0900129
Geert Uytterhoeven6ab48652014-01-12 11:27:37 +0100130/* SPCKD - Clock Delay Register */
131#define SPCKD_SCKDL_MASK 0x07 /* Clock Delay Setting (1-8) */
Shimoda, Yoshihiro0b2182d2012-03-07 14:46:25 +0900132
Geert Uytterhoeven6ab48652014-01-12 11:27:37 +0100133/* SSLND - Slave Select Negation Delay Register */
134#define SSLND_SLNDL_MASK 0x07 /* SSL Negation Delay Setting (1-8) */
Shimoda, Yoshihiro0b2182d2012-03-07 14:46:25 +0900135
Geert Uytterhoeven6ab48652014-01-12 11:27:37 +0100136/* SPND - Next-Access Delay Register */
137#define SPND_SPNDL_MASK 0x07 /* Next-Access Delay Setting (1-8) */
Shimoda, Yoshihiro0b2182d2012-03-07 14:46:25 +0900138
Geert Uytterhoeven6ab48652014-01-12 11:27:37 +0100139/* SPCR2 - Control Register 2 */
140#define SPCR2_PTE 0x08 /* Parity Self-Test Enable */
141#define SPCR2_SPIE 0x04 /* Idle Interrupt Enable */
142#define SPCR2_SPOE 0x02 /* Odd Parity Enable (vs. Even) */
143#define SPCR2_SPPE 0x01 /* Parity Enable */
Shimoda, Yoshihiro0b2182d2012-03-07 14:46:25 +0900144
Geert Uytterhoeven6ab48652014-01-12 11:27:37 +0100145/* SPCMDn - Command Registers */
146#define SPCMD_SCKDEN 0x8000 /* Clock Delay Setting Enable */
147#define SPCMD_SLNDEN 0x4000 /* SSL Negation Delay Setting Enable */
148#define SPCMD_SPNDEN 0x2000 /* Next-Access Delay Enable */
149#define SPCMD_LSBF 0x1000 /* LSB First */
150#define SPCMD_SPB_MASK 0x0f00 /* Data Length Setting */
Shimoda, Yoshihiro0b2182d2012-03-07 14:46:25 +0900151#define SPCMD_SPB_8_TO_16(bit) (((bit - 1) << 8) & SPCMD_SPB_MASK)
Hiep Cao Minh5ce0ba82013-09-03 13:10:26 +0900152#define SPCMD_SPB_8BIT 0x0000 /* qspi only */
153#define SPCMD_SPB_16BIT 0x0100
Shimoda, Yoshihiro0b2182d2012-03-07 14:46:25 +0900154#define SPCMD_SPB_20BIT 0x0000
155#define SPCMD_SPB_24BIT 0x0100
156#define SPCMD_SPB_32BIT 0x0200
Geert Uytterhoeven6ab48652014-01-12 11:27:37 +0100157#define SPCMD_SSLKP 0x0080 /* SSL Signal Level Keeping */
Geert Uytterhoevenfbe50722014-01-12 11:27:38 +0100158#define SPCMD_SPIMOD_MASK 0x0060 /* SPI Operating Mode (QSPI only) */
159#define SPCMD_SPIMOD1 0x0040
160#define SPCMD_SPIMOD0 0x0020
161#define SPCMD_SPIMOD_SINGLE 0
162#define SPCMD_SPIMOD_DUAL SPCMD_SPIMOD0
163#define SPCMD_SPIMOD_QUAD SPCMD_SPIMOD1
164#define SPCMD_SPRW 0x0010 /* SPI Read/Write Access (Dual/Quad) */
Geert Uytterhoeven6ab48652014-01-12 11:27:37 +0100165#define SPCMD_SSLA_MASK 0x0030 /* SSL Assert Signal Setting (RSPI) */
166#define SPCMD_BRDV_MASK 0x000c /* Bit Rate Division Setting */
167#define SPCMD_CPOL 0x0002 /* Clock Polarity Setting */
168#define SPCMD_CPHA 0x0001 /* Clock Phase Setting */
Shimoda, Yoshihiro0b2182d2012-03-07 14:46:25 +0900169
Geert Uytterhoeven6ab48652014-01-12 11:27:37 +0100170/* SPBFCR - Buffer Control Register */
171#define SPBFCR_TXRST 0x80 /* Transmit Buffer Data Reset (qspi only) */
172#define SPBFCR_RXRST 0x40 /* Receive Buffer Data Reset (qspi only) */
173#define SPBFCR_TXTRG_MASK 0x30 /* Transmit Buffer Data Triggering Number */
174#define SPBFCR_RXTRG_MASK 0x07 /* Receive Buffer Data Triggering Number */
Hiep Cao Minh5ce0ba82013-09-03 13:10:26 +0900175
Geert Uytterhoeven2aae80b2013-12-24 10:49:33 +0100176#define DUMMY_DATA 0x00
177
Shimoda, Yoshihiro0b2182d2012-03-07 14:46:25 +0900178struct rspi_data {
179 void __iomem *addr;
180 u32 max_speed_hz;
181 struct spi_master *master;
Shimoda, Yoshihiro0b2182d2012-03-07 14:46:25 +0900182 wait_queue_head_t wait;
Shimoda, Yoshihiro0b2182d2012-03-07 14:46:25 +0900183 struct clk *clk;
Geert Uytterhoeven97b95c12013-12-24 10:49:34 +0100184 u8 spsr;
Geert Uytterhoeven348e5152014-01-12 11:27:43 +0100185 u16 spcmd;
Hiep Cao Minh5ce0ba82013-09-03 13:10:26 +0900186 const struct spi_ops *ops;
Shimoda, Yoshihiroa3633fe2012-04-20 14:50:36 +0900187
188 /* for dmaengine */
Shimoda, Yoshihiroa3633fe2012-04-20 14:50:36 +0900189 struct dma_chan *chan_tx;
190 struct dma_chan *chan_rx;
191 int irq;
192
193 unsigned dma_width_16bit:1;
194 unsigned dma_callbacked:1;
Geert Uytterhoeven74da7682014-01-24 09:43:53 +0100195 unsigned byte_access:1;
Shimoda, Yoshihiro0b2182d2012-03-07 14:46:25 +0900196};
197
Geert Uytterhoevenbaf588f2013-12-24 10:49:32 +0100198static void rspi_write8(const struct rspi_data *rspi, u8 data, u16 offset)
Shimoda, Yoshihiro0b2182d2012-03-07 14:46:25 +0900199{
200 iowrite8(data, rspi->addr + offset);
201}
202
Geert Uytterhoevenbaf588f2013-12-24 10:49:32 +0100203static void rspi_write16(const struct rspi_data *rspi, u16 data, u16 offset)
Shimoda, Yoshihiro0b2182d2012-03-07 14:46:25 +0900204{
205 iowrite16(data, rspi->addr + offset);
206}
207
Geert Uytterhoevenbaf588f2013-12-24 10:49:32 +0100208static void rspi_write32(const struct rspi_data *rspi, u32 data, u16 offset)
Hiep Cao Minh5ce0ba82013-09-03 13:10:26 +0900209{
210 iowrite32(data, rspi->addr + offset);
211}
212
Geert Uytterhoevenbaf588f2013-12-24 10:49:32 +0100213static u8 rspi_read8(const struct rspi_data *rspi, u16 offset)
Shimoda, Yoshihiro0b2182d2012-03-07 14:46:25 +0900214{
215 return ioread8(rspi->addr + offset);
216}
217
Geert Uytterhoevenbaf588f2013-12-24 10:49:32 +0100218static u16 rspi_read16(const struct rspi_data *rspi, u16 offset)
Shimoda, Yoshihiro0b2182d2012-03-07 14:46:25 +0900219{
220 return ioread16(rspi->addr + offset);
221}
222
Geert Uytterhoeven74da7682014-01-24 09:43:53 +0100223static void rspi_write_data(const struct rspi_data *rspi, u16 data)
224{
225 if (rspi->byte_access)
226 rspi_write8(rspi, data, RSPI_SPDR);
227 else /* 16 bit */
228 rspi_write16(rspi, data, RSPI_SPDR);
229}
230
231static u16 rspi_read_data(const struct rspi_data *rspi)
232{
233 if (rspi->byte_access)
234 return rspi_read8(rspi, RSPI_SPDR);
235 else /* 16 bit */
236 return rspi_read16(rspi, RSPI_SPDR);
237}
238
Hiep Cao Minh5ce0ba82013-09-03 13:10:26 +0900239/* optional functions */
240struct spi_ops {
Geert Uytterhoeven74da7682014-01-24 09:43:53 +0100241 int (*set_config_register)(struct rspi_data *rspi, int access_size);
Geert Uytterhoeven91949a22014-01-24 09:43:51 +0100242 int (*send_pio)(struct rspi_data *rspi, struct spi_transfer *t);
243 int (*receive_pio)(struct rspi_data *rspi, struct spi_transfer *t);
Hiep Cao Minh5ce0ba82013-09-03 13:10:26 +0900244};
245
246/*
247 * functions for RSPI
248 */
Geert Uytterhoeven74da7682014-01-24 09:43:53 +0100249static int rspi_set_config_register(struct rspi_data *rspi, int access_size)
Shimoda, Yoshihiro0b2182d2012-03-07 14:46:25 +0900250{
Hiep Cao Minh5ce0ba82013-09-03 13:10:26 +0900251 int spbr;
Shimoda, Yoshihiro0b2182d2012-03-07 14:46:25 +0900252
Hiep Cao Minh5ce0ba82013-09-03 13:10:26 +0900253 /* Sets output mode(CMOS) and MOSI signal(from previous transfer) */
254 rspi_write8(rspi, 0x00, RSPI_SPPCR);
Shimoda, Yoshihiro0b2182d2012-03-07 14:46:25 +0900255
Hiep Cao Minh5ce0ba82013-09-03 13:10:26 +0900256 /* Sets transfer bit rate */
257 spbr = clk_get_rate(rspi->clk) / (2 * rspi->max_speed_hz) - 1;
258 rspi_write8(rspi, clamp(spbr, 0, 255), RSPI_SPBR);
259
Geert Uytterhoeven74da7682014-01-24 09:43:53 +0100260 /* Disable dummy transmission, set 16-bit word access, 1 frame */
261 rspi_write8(rspi, 0, RSPI_SPDCR);
262 rspi->byte_access = 0;
Hiep Cao Minh5ce0ba82013-09-03 13:10:26 +0900263
264 /* Sets RSPCK, SSL, next-access delay value */
265 rspi_write8(rspi, 0x00, RSPI_SPCKD);
266 rspi_write8(rspi, 0x00, RSPI_SSLND);
267 rspi_write8(rspi, 0x00, RSPI_SPND);
268
269 /* Sets parity, interrupt mask */
270 rspi_write8(rspi, 0x00, RSPI_SPCR2);
271
272 /* Sets SPCMD */
Geert Uytterhoeven348e5152014-01-12 11:27:43 +0100273 rspi_write16(rspi, SPCMD_SPB_8_TO_16(access_size) | rspi->spcmd,
Hiep Cao Minh5ce0ba82013-09-03 13:10:26 +0900274 RSPI_SPCMD0);
275
276 /* Sets RSPI mode */
277 rspi_write8(rspi, SPCR_MSTR, RSPI_SPCR);
278
279 return 0;
Shimoda, Yoshihiro0b2182d2012-03-07 14:46:25 +0900280}
281
Hiep Cao Minh5ce0ba82013-09-03 13:10:26 +0900282/*
283 * functions for QSPI
284 */
Geert Uytterhoeven74da7682014-01-24 09:43:53 +0100285static int qspi_set_config_register(struct rspi_data *rspi, int access_size)
Hiep Cao Minh5ce0ba82013-09-03 13:10:26 +0900286{
287 u16 spcmd;
288 int spbr;
289
290 /* Sets output mode(CMOS) and MOSI signal(from previous transfer) */
291 rspi_write8(rspi, 0x00, RSPI_SPPCR);
292
293 /* Sets transfer bit rate */
294 spbr = clk_get_rate(rspi->clk) / (2 * rspi->max_speed_hz);
295 rspi_write8(rspi, clamp(spbr, 0, 255), RSPI_SPBR);
296
Geert Uytterhoeven74da7682014-01-24 09:43:53 +0100297 /* Disable dummy transmission, set byte access */
298 rspi_write8(rspi, 0, RSPI_SPDCR);
299 rspi->byte_access = 1;
Hiep Cao Minh5ce0ba82013-09-03 13:10:26 +0900300
301 /* Sets RSPCK, SSL, next-access delay value */
302 rspi_write8(rspi, 0x00, RSPI_SPCKD);
303 rspi_write8(rspi, 0x00, RSPI_SSLND);
304 rspi_write8(rspi, 0x00, RSPI_SPND);
305
306 /* Data Length Setting */
307 if (access_size == 8)
308 spcmd = SPCMD_SPB_8BIT;
309 else if (access_size == 16)
310 spcmd = SPCMD_SPB_16BIT;
Laurent Pinchart8e1c8092013-11-27 01:41:44 +0100311 else
Hiep Cao Minh5ce0ba82013-09-03 13:10:26 +0900312 spcmd = SPCMD_SPB_32BIT;
313
Geert Uytterhoeven348e5152014-01-12 11:27:43 +0100314 spcmd |= SPCMD_SCKDEN | SPCMD_SLNDEN | rspi->spcmd | SPCMD_SPNDEN;
Hiep Cao Minh5ce0ba82013-09-03 13:10:26 +0900315
316 /* Resets transfer data length */
317 rspi_write32(rspi, 0, QSPI_SPBMUL0);
318
319 /* Resets transmit and receive buffer */
320 rspi_write8(rspi, SPBFCR_TXRST | SPBFCR_RXRST, QSPI_SPBFCR);
321 /* Sets buffer to allow normal operation */
322 rspi_write8(rspi, 0x00, QSPI_SPBFCR);
323
324 /* Sets SPCMD */
325 rspi_write16(rspi, spcmd, RSPI_SPCMD0);
326
327 /* Enables SPI function in a master mode */
328 rspi_write8(rspi, SPCR_SPE | SPCR_MSTR, RSPI_SPCR);
329
330 return 0;
331}
332
333#define set_config_register(spi, n) spi->ops->set_config_register(spi, n)
334
Geert Uytterhoevenbaf588f2013-12-24 10:49:32 +0100335static void rspi_enable_irq(const struct rspi_data *rspi, u8 enable)
Shimoda, Yoshihiro0b2182d2012-03-07 14:46:25 +0900336{
337 rspi_write8(rspi, rspi_read8(rspi, RSPI_SPCR) | enable, RSPI_SPCR);
338}
339
Geert Uytterhoevenbaf588f2013-12-24 10:49:32 +0100340static void rspi_disable_irq(const struct rspi_data *rspi, u8 disable)
Shimoda, Yoshihiro0b2182d2012-03-07 14:46:25 +0900341{
342 rspi_write8(rspi, rspi_read8(rspi, RSPI_SPCR) & ~disable, RSPI_SPCR);
343}
344
345static int rspi_wait_for_interrupt(struct rspi_data *rspi, u8 wait_mask,
346 u8 enable_bit)
347{
348 int ret;
349
350 rspi->spsr = rspi_read8(rspi, RSPI_SPSR);
351 rspi_enable_irq(rspi, enable_bit);
352 ret = wait_event_timeout(rspi->wait, rspi->spsr & wait_mask, HZ);
353 if (ret == 0 && !(rspi->spsr & wait_mask))
354 return -ETIMEDOUT;
355
356 return 0;
357}
358
Geert Uytterhoeven35301c92014-01-24 09:43:54 +0100359static int rspi_data_out(struct rspi_data *rspi, u8 data)
360{
361 if (rspi_wait_for_interrupt(rspi, SPSR_SPTEF, SPCR_SPTIE) < 0) {
362 dev_err(&rspi->master->dev, "transmit timeout\n");
363 return -ETIMEDOUT;
364 }
365 rspi_write_data(rspi, data);
366 return 0;
367}
368
369static int rspi_data_in(struct rspi_data *rspi)
370{
371 u8 data;
372
373 if (rspi_wait_for_interrupt(rspi, SPSR_SPRF, SPCR_SPRIE) < 0) {
374 dev_err(&rspi->master->dev, "receive timeout\n");
375 return -ETIMEDOUT;
376 }
377 data = rspi_read_data(rspi);
378 return data;
379}
380
381static int rspi_data_out_in(struct rspi_data *rspi, u8 data)
382{
383 int ret;
384
385 ret = rspi_data_out(rspi, data);
386 if (ret < 0)
387 return ret;
388
389 return rspi_data_in(rspi);
390}
391
Geert Uytterhoeven91949a22014-01-24 09:43:51 +0100392static int rspi_send_pio(struct rspi_data *rspi, struct spi_transfer *t)
Shimoda, Yoshihiro0b2182d2012-03-07 14:46:25 +0900393{
Geert Uytterhoeven35301c92014-01-24 09:43:54 +0100394 int remain = t->len, ret;
Geert Uytterhoevenc132f092013-12-24 10:49:31 +0100395 const u8 *data = t->tx_buf;
Geert Uytterhoeven35301c92014-01-24 09:43:54 +0100396
Shimoda, Yoshihiro0b2182d2012-03-07 14:46:25 +0900397 while (remain > 0) {
398 rspi_write8(rspi, rspi_read8(rspi, RSPI_SPCR) | SPCR_TXMD,
399 RSPI_SPCR);
400
Geert Uytterhoeven35301c92014-01-24 09:43:54 +0100401 ret = rspi_data_out(rspi, *data++);
402 if (ret < 0)
403 return ret;
Shimoda, Yoshihiro0b2182d2012-03-07 14:46:25 +0900404 remain--;
405 }
406
Geert Uytterhoevenb7ed6b82014-01-14 10:20:32 +0100407 /* Waiting for the last transmission */
Shimoda, Yoshihiro0b2182d2012-03-07 14:46:25 +0900408 rspi_wait_for_interrupt(rspi, SPSR_SPTEF, SPCR_SPTIE);
409
410 return 0;
411}
412
Geert Uytterhoeven91949a22014-01-24 09:43:51 +0100413static int qspi_send_pio(struct rspi_data *rspi, struct spi_transfer *t)
Hiep Cao Minhcb52c672013-10-10 17:14:03 +0900414{
Geert Uytterhoeven35301c92014-01-24 09:43:54 +0100415 int remain = t->len, ret;
Geert Uytterhoevenc132f092013-12-24 10:49:31 +0100416 const u8 *data = t->tx_buf;
Hiep Cao Minhcb52c672013-10-10 17:14:03 +0900417
418 rspi_write8(rspi, SPBFCR_TXRST, QSPI_SPBFCR);
419 rspi_write8(rspi, 0x00, QSPI_SPBFCR);
420
Hiep Cao Minhcb52c672013-10-10 17:14:03 +0900421 while (remain > 0) {
Geert Uytterhoeven35301c92014-01-24 09:43:54 +0100422 /* dummy read */
423 ret = rspi_data_out_in(rspi, *data++);
424 if (ret < 0)
425 return ret;
Hiep Cao Minhcb52c672013-10-10 17:14:03 +0900426 remain--;
427 }
428
Geert Uytterhoevenb7ed6b82014-01-14 10:20:32 +0100429 /* Waiting for the last transmission */
Hiep Cao Minhcb52c672013-10-10 17:14:03 +0900430 rspi_wait_for_interrupt(rspi, SPSR_SPTEF, SPCR_SPTIE);
431
432 return 0;
433}
434
Geert Uytterhoeven91949a22014-01-24 09:43:51 +0100435#define send_pio(spi, t) spi->ops->send_pio(spi, t)
Hiep Cao Minhcb52c672013-10-10 17:14:03 +0900436
Shimoda, Yoshihiroa3633fe2012-04-20 14:50:36 +0900437static void rspi_dma_complete(void *arg)
Shimoda, Yoshihiro0b2182d2012-03-07 14:46:25 +0900438{
Shimoda, Yoshihiroa3633fe2012-04-20 14:50:36 +0900439 struct rspi_data *rspi = arg;
440
441 rspi->dma_callbacked = 1;
442 wake_up_interruptible(&rspi->wait);
443}
444
Geert Uytterhoevenc132f092013-12-24 10:49:31 +0100445static int rspi_dma_map_sg(struct scatterlist *sg, const void *buf,
446 unsigned len, struct dma_chan *chan,
Shimoda, Yoshihiroa3633fe2012-04-20 14:50:36 +0900447 enum dma_transfer_direction dir)
448{
449 sg_init_table(sg, 1);
450 sg_set_buf(sg, buf, len);
451 sg_dma_len(sg) = len;
452 return dma_map_sg(chan->device->dev, sg, 1, dir);
453}
454
455static void rspi_dma_unmap_sg(struct scatterlist *sg, struct dma_chan *chan,
456 enum dma_transfer_direction dir)
457{
458 dma_unmap_sg(chan->device->dev, sg, 1, dir);
459}
460
461static void rspi_memory_to_8bit(void *buf, const void *data, unsigned len)
462{
463 u16 *dst = buf;
464 const u8 *src = data;
465
466 while (len) {
467 *dst++ = (u16)(*src++);
468 len--;
469 }
470}
471
472static void rspi_memory_from_8bit(void *buf, const void *data, unsigned len)
473{
474 u8 *dst = buf;
475 const u16 *src = data;
476
477 while (len) {
478 *dst++ = (u8)*src++;
479 len--;
480 }
481}
482
483static int rspi_send_dma(struct rspi_data *rspi, struct spi_transfer *t)
484{
485 struct scatterlist sg;
Geert Uytterhoevenc132f092013-12-24 10:49:31 +0100486 const void *buf = NULL;
Shimoda, Yoshihiroa3633fe2012-04-20 14:50:36 +0900487 struct dma_async_tx_descriptor *desc;
488 unsigned len;
489 int ret = 0;
490
491 if (rspi->dma_width_16bit) {
Geert Uytterhoevenc132f092013-12-24 10:49:31 +0100492 void *tmp;
Shimoda, Yoshihiroa3633fe2012-04-20 14:50:36 +0900493 /*
494 * If DMAC bus width is 16-bit, the driver allocates a dummy
495 * buffer. And, the driver converts original data into the
496 * DMAC data as the following format:
497 * original data: 1st byte, 2nd byte ...
498 * DMAC data: 1st byte, dummy, 2nd byte, dummy ...
499 */
500 len = t->len * 2;
Geert Uytterhoevenc132f092013-12-24 10:49:31 +0100501 tmp = kmalloc(len, GFP_KERNEL);
502 if (!tmp)
Shimoda, Yoshihiroa3633fe2012-04-20 14:50:36 +0900503 return -ENOMEM;
Geert Uytterhoevenc132f092013-12-24 10:49:31 +0100504 rspi_memory_to_8bit(tmp, t->tx_buf, t->len);
505 buf = tmp;
Shimoda, Yoshihiroa3633fe2012-04-20 14:50:36 +0900506 } else {
507 len = t->len;
Geert Uytterhoevenc132f092013-12-24 10:49:31 +0100508 buf = t->tx_buf;
Shimoda, Yoshihiroa3633fe2012-04-20 14:50:36 +0900509 }
510
511 if (!rspi_dma_map_sg(&sg, buf, len, rspi->chan_tx, DMA_TO_DEVICE)) {
512 ret = -EFAULT;
513 goto end_nomap;
514 }
515 desc = dmaengine_prep_slave_sg(rspi->chan_tx, &sg, 1, DMA_TO_DEVICE,
516 DMA_PREP_INTERRUPT | DMA_CTRL_ACK);
517 if (!desc) {
518 ret = -EIO;
519 goto end;
520 }
521
522 /*
523 * DMAC needs SPTIE, but if SPTIE is set, this IRQ routine will be
524 * called. So, this driver disables the IRQ while DMA transfer.
525 */
526 disable_irq(rspi->irq);
527
528 rspi_write8(rspi, rspi_read8(rspi, RSPI_SPCR) | SPCR_TXMD, RSPI_SPCR);
529 rspi_enable_irq(rspi, SPCR_SPTIE);
530 rspi->dma_callbacked = 0;
531
532 desc->callback = rspi_dma_complete;
533 desc->callback_param = rspi;
534 dmaengine_submit(desc);
535 dma_async_issue_pending(rspi->chan_tx);
536
537 ret = wait_event_interruptible_timeout(rspi->wait,
538 rspi->dma_callbacked, HZ);
539 if (ret > 0 && rspi->dma_callbacked)
540 ret = 0;
541 else if (!ret)
542 ret = -ETIMEDOUT;
543 rspi_disable_irq(rspi, SPCR_SPTIE);
544
545 enable_irq(rspi->irq);
546
547end:
548 rspi_dma_unmap_sg(&sg, rspi->chan_tx, DMA_TO_DEVICE);
549end_nomap:
550 if (rspi->dma_width_16bit)
551 kfree(buf);
552
553 return ret;
554}
555
Geert Uytterhoevenbaf588f2013-12-24 10:49:32 +0100556static void rspi_receive_init(const struct rspi_data *rspi)
Shimoda, Yoshihiroa3633fe2012-04-20 14:50:36 +0900557{
Geert Uytterhoeven97b95c12013-12-24 10:49:34 +0100558 u8 spsr;
Shimoda, Yoshihiro0b2182d2012-03-07 14:46:25 +0900559
560 spsr = rspi_read8(rspi, RSPI_SPSR);
561 if (spsr & SPSR_SPRF)
Geert Uytterhoeven74da7682014-01-24 09:43:53 +0100562 rspi_read_data(rspi); /* dummy read */
Shimoda, Yoshihiro0b2182d2012-03-07 14:46:25 +0900563 if (spsr & SPSR_OVRF)
564 rspi_write8(rspi, rspi_read8(rspi, RSPI_SPSR) & ~SPSR_OVRF,
Geert Uytterhoevendf900e62013-12-23 19:34:24 +0100565 RSPI_SPSR);
Shimoda, Yoshihiroa3633fe2012-04-20 14:50:36 +0900566}
567
Geert Uytterhoeven91949a22014-01-24 09:43:51 +0100568static int rspi_receive_pio(struct rspi_data *rspi, struct spi_transfer *t)
Shimoda, Yoshihiroa3633fe2012-04-20 14:50:36 +0900569{
Geert Uytterhoeven35301c92014-01-24 09:43:54 +0100570 int remain = t->len, ret;
571 u8 *data = t->rx_buf;
Shimoda, Yoshihiroa3633fe2012-04-20 14:50:36 +0900572
573 rspi_receive_init(rspi);
Shimoda, Yoshihiro0b2182d2012-03-07 14:46:25 +0900574
Shimoda, Yoshihiro0b2182d2012-03-07 14:46:25 +0900575 while (remain > 0) {
576 rspi_write8(rspi, rspi_read8(rspi, RSPI_SPCR) & ~SPCR_TXMD,
577 RSPI_SPCR);
578
Geert Uytterhoeven35301c92014-01-24 09:43:54 +0100579 /* dummy write data for generate clock */
580 ret = rspi_data_out_in(rspi, DUMMY_DATA);
581 if (ret < 0)
582 return ret;
583 *data++ = ret;
Shimoda, Yoshihiro0b2182d2012-03-07 14:46:25 +0900584 remain--;
585 }
586
587 return 0;
588}
589
Geert Uytterhoevenbaf588f2013-12-24 10:49:32 +0100590static void qspi_receive_init(const struct rspi_data *rspi)
Hiep Cao Minhcb52c672013-10-10 17:14:03 +0900591{
Geert Uytterhoeven97b95c12013-12-24 10:49:34 +0100592 u8 spsr;
Hiep Cao Minhcb52c672013-10-10 17:14:03 +0900593
594 spsr = rspi_read8(rspi, RSPI_SPSR);
595 if (spsr & SPSR_SPRF)
Geert Uytterhoeven74da7682014-01-24 09:43:53 +0100596 rspi_read_data(rspi); /* dummy read */
Hiep Cao Minhcb52c672013-10-10 17:14:03 +0900597 rspi_write8(rspi, SPBFCR_TXRST | SPBFCR_RXRST, QSPI_SPBFCR);
598 rspi_write8(rspi, 0x00, QSPI_SPBFCR);
599}
600
Geert Uytterhoeven91949a22014-01-24 09:43:51 +0100601static int qspi_receive_pio(struct rspi_data *rspi, struct spi_transfer *t)
Hiep Cao Minhcb52c672013-10-10 17:14:03 +0900602{
Geert Uytterhoeven35301c92014-01-24 09:43:54 +0100603 int remain = t->len, ret;
604 u8 *data = t->rx_buf;
Hiep Cao Minhcb52c672013-10-10 17:14:03 +0900605
606 qspi_receive_init(rspi);
607
Hiep Cao Minhcb52c672013-10-10 17:14:03 +0900608 while (remain > 0) {
Hiep Cao Minhcb52c672013-10-10 17:14:03 +0900609 /* dummy write for generate clock */
Geert Uytterhoeven35301c92014-01-24 09:43:54 +0100610 ret = rspi_data_out_in(rspi, DUMMY_DATA);
611 if (ret < 0)
612 return ret;
613 *data++ = ret;
Hiep Cao Minhcb52c672013-10-10 17:14:03 +0900614 remain--;
615 }
616
617 return 0;
618}
619
Geert Uytterhoeven91949a22014-01-24 09:43:51 +0100620#define receive_pio(spi, t) spi->ops->receive_pio(spi, t)
Hiep Cao Minhcb52c672013-10-10 17:14:03 +0900621
Shimoda, Yoshihiroa3633fe2012-04-20 14:50:36 +0900622static int rspi_receive_dma(struct rspi_data *rspi, struct spi_transfer *t)
623{
624 struct scatterlist sg, sg_dummy;
625 void *dummy = NULL, *rx_buf = NULL;
626 struct dma_async_tx_descriptor *desc, *desc_dummy;
627 unsigned len;
628 int ret = 0;
629
630 if (rspi->dma_width_16bit) {
631 /*
632 * If DMAC bus width is 16-bit, the driver allocates a dummy
633 * buffer. And, finally the driver converts the DMAC data into
634 * actual data as the following format:
635 * DMAC data: 1st byte, dummy, 2nd byte, dummy ...
636 * actual data: 1st byte, 2nd byte ...
637 */
638 len = t->len * 2;
639 rx_buf = kmalloc(len, GFP_KERNEL);
640 if (!rx_buf)
641 return -ENOMEM;
642 } else {
643 len = t->len;
644 rx_buf = t->rx_buf;
645 }
646
647 /* prepare dummy transfer to generate SPI clocks */
648 dummy = kzalloc(len, GFP_KERNEL);
649 if (!dummy) {
650 ret = -ENOMEM;
651 goto end_nomap;
652 }
653 if (!rspi_dma_map_sg(&sg_dummy, dummy, len, rspi->chan_tx,
654 DMA_TO_DEVICE)) {
655 ret = -EFAULT;
656 goto end_nomap;
657 }
658 desc_dummy = dmaengine_prep_slave_sg(rspi->chan_tx, &sg_dummy, 1,
659 DMA_TO_DEVICE, DMA_PREP_INTERRUPT | DMA_CTRL_ACK);
660 if (!desc_dummy) {
661 ret = -EIO;
662 goto end_dummy_mapped;
663 }
664
665 /* prepare receive transfer */
666 if (!rspi_dma_map_sg(&sg, rx_buf, len, rspi->chan_rx,
667 DMA_FROM_DEVICE)) {
668 ret = -EFAULT;
669 goto end_dummy_mapped;
670
671 }
672 desc = dmaengine_prep_slave_sg(rspi->chan_rx, &sg, 1, DMA_FROM_DEVICE,
673 DMA_PREP_INTERRUPT | DMA_CTRL_ACK);
674 if (!desc) {
675 ret = -EIO;
676 goto end;
677 }
678
679 rspi_receive_init(rspi);
680
681 /*
682 * DMAC needs SPTIE, but if SPTIE is set, this IRQ routine will be
683 * called. So, this driver disables the IRQ while DMA transfer.
684 */
685 disable_irq(rspi->irq);
686
687 rspi_write8(rspi, rspi_read8(rspi, RSPI_SPCR) & ~SPCR_TXMD, RSPI_SPCR);
688 rspi_enable_irq(rspi, SPCR_SPTIE | SPCR_SPRIE);
689 rspi->dma_callbacked = 0;
690
691 desc->callback = rspi_dma_complete;
692 desc->callback_param = rspi;
693 dmaengine_submit(desc);
694 dma_async_issue_pending(rspi->chan_rx);
695
696 desc_dummy->callback = NULL; /* No callback */
697 dmaengine_submit(desc_dummy);
698 dma_async_issue_pending(rspi->chan_tx);
699
700 ret = wait_event_interruptible_timeout(rspi->wait,
701 rspi->dma_callbacked, HZ);
702 if (ret > 0 && rspi->dma_callbacked)
703 ret = 0;
704 else if (!ret)
705 ret = -ETIMEDOUT;
706 rspi_disable_irq(rspi, SPCR_SPTIE | SPCR_SPRIE);
707
708 enable_irq(rspi->irq);
709
710end:
711 rspi_dma_unmap_sg(&sg, rspi->chan_rx, DMA_FROM_DEVICE);
712end_dummy_mapped:
713 rspi_dma_unmap_sg(&sg_dummy, rspi->chan_tx, DMA_TO_DEVICE);
714end_nomap:
715 if (rspi->dma_width_16bit) {
716 if (!ret)
717 rspi_memory_from_8bit(t->rx_buf, rx_buf, t->len);
718 kfree(rx_buf);
719 }
720 kfree(dummy);
721
722 return ret;
723}
724
Geert Uytterhoevenbaf588f2013-12-24 10:49:32 +0100725static int rspi_is_dma(const struct rspi_data *rspi, struct spi_transfer *t)
Shimoda, Yoshihiroa3633fe2012-04-20 14:50:36 +0900726{
727 if (t->tx_buf && rspi->chan_tx)
728 return 1;
729 /* If the module receives data by DMAC, it also needs TX DMAC */
730 if (t->rx_buf && rspi->chan_tx && rspi->chan_rx)
731 return 1;
732
733 return 0;
734}
735
Geert Uytterhoeven79d23492014-01-24 09:43:52 +0100736static int rspi_transfer_one(struct spi_master *master, struct spi_device *spi,
737 struct spi_transfer *xfer)
Shimoda, Yoshihiro0b2182d2012-03-07 14:46:25 +0900738{
Geert Uytterhoeven79d23492014-01-24 09:43:52 +0100739 struct rspi_data *rspi = spi_master_get_devdata(master);
740 int ret = 0;
Shimoda, Yoshihiro0b2182d2012-03-07 14:46:25 +0900741
Geert Uytterhoeven79d23492014-01-24 09:43:52 +0100742 if (xfer->tx_buf) {
743 if (rspi_is_dma(rspi, xfer))
744 ret = rspi_send_dma(rspi, xfer);
745 else
746 ret = send_pio(rspi, xfer);
747 if (ret < 0)
748 return ret;
Shimoda, Yoshihiro0b2182d2012-03-07 14:46:25 +0900749 }
Geert Uytterhoeven79d23492014-01-24 09:43:52 +0100750 if (xfer->rx_buf) {
751 if (rspi_is_dma(rspi, xfer))
752 ret = rspi_receive_dma(rspi, xfer);
753 else
754 ret = receive_pio(rspi, xfer);
755 }
756 return ret;
Shimoda, Yoshihiro0b2182d2012-03-07 14:46:25 +0900757}
758
759static int rspi_setup(struct spi_device *spi)
760{
761 struct rspi_data *rspi = spi_master_get_devdata(spi->master);
762
Shimoda, Yoshihiro0b2182d2012-03-07 14:46:25 +0900763 rspi->max_speed_hz = spi->max_speed_hz;
764
Geert Uytterhoeven348e5152014-01-12 11:27:43 +0100765 rspi->spcmd = SPCMD_SSLKP;
766 if (spi->mode & SPI_CPOL)
767 rspi->spcmd |= SPCMD_CPOL;
768 if (spi->mode & SPI_CPHA)
769 rspi->spcmd |= SPCMD_CPHA;
770
Hiep Cao Minh5ce0ba82013-09-03 13:10:26 +0900771 set_config_register(rspi, 8);
Shimoda, Yoshihiro0b2182d2012-03-07 14:46:25 +0900772
773 return 0;
774}
775
Geert Uytterhoeven79d23492014-01-24 09:43:52 +0100776static void rspi_cleanup(struct spi_device *spi)
Shimoda, Yoshihiro0b2182d2012-03-07 14:46:25 +0900777{
Geert Uytterhoeven79d23492014-01-24 09:43:52 +0100778}
Shimoda, Yoshihiro0b2182d2012-03-07 14:46:25 +0900779
Geert Uytterhoeven79d23492014-01-24 09:43:52 +0100780static int rspi_prepare_message(struct spi_master *master,
781 struct spi_message *message)
782{
783 struct rspi_data *rspi = spi_master_get_devdata(master);
Shimoda, Yoshihiro0b2182d2012-03-07 14:46:25 +0900784
Geert Uytterhoeven79d23492014-01-24 09:43:52 +0100785 rspi_write8(rspi, rspi_read8(rspi, RSPI_SPCR) | SPCR_SPE, RSPI_SPCR);
Shimoda, Yoshihiro0b2182d2012-03-07 14:46:25 +0900786 return 0;
787}
788
Geert Uytterhoeven79d23492014-01-24 09:43:52 +0100789static int rspi_unprepare_message(struct spi_master *master,
790 struct spi_message *message)
Shimoda, Yoshihiro0b2182d2012-03-07 14:46:25 +0900791{
Geert Uytterhoeven79d23492014-01-24 09:43:52 +0100792 struct rspi_data *rspi = spi_master_get_devdata(master);
793
794 rspi_write8(rspi, rspi_read8(rspi, RSPI_SPCR) & ~SPCR_SPE, RSPI_SPCR);
795 return 0;
Shimoda, Yoshihiro0b2182d2012-03-07 14:46:25 +0900796}
797
798static irqreturn_t rspi_irq(int irq, void *_sr)
799{
Geert Uytterhoevenc132f092013-12-24 10:49:31 +0100800 struct rspi_data *rspi = _sr;
Geert Uytterhoeven97b95c12013-12-24 10:49:34 +0100801 u8 spsr;
Shimoda, Yoshihiro0b2182d2012-03-07 14:46:25 +0900802 irqreturn_t ret = IRQ_NONE;
Geert Uytterhoeven97b95c12013-12-24 10:49:34 +0100803 u8 disable_irq = 0;
Shimoda, Yoshihiro0b2182d2012-03-07 14:46:25 +0900804
805 rspi->spsr = spsr = rspi_read8(rspi, RSPI_SPSR);
806 if (spsr & SPSR_SPRF)
807 disable_irq |= SPCR_SPRIE;
808 if (spsr & SPSR_SPTEF)
809 disable_irq |= SPCR_SPTIE;
810
811 if (disable_irq) {
812 ret = IRQ_HANDLED;
813 rspi_disable_irq(rspi, disable_irq);
814 wake_up(&rspi->wait);
815 }
816
817 return ret;
818}
819
Grant Likelyfd4a3192012-12-07 16:57:14 +0000820static int rspi_request_dma(struct rspi_data *rspi,
Shimoda, Yoshihiro0243c532012-08-02 17:17:33 +0900821 struct platform_device *pdev)
Shimoda, Yoshihiroa3633fe2012-04-20 14:50:36 +0900822{
Geert Uytterhoevenbaf588f2013-12-24 10:49:32 +0100823 const struct rspi_plat_data *rspi_pd = dev_get_platdata(&pdev->dev);
Guennadi Liakhovetskie2b05092013-08-02 15:03:42 +0200824 struct resource *res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
Shimoda, Yoshihiroa3633fe2012-04-20 14:50:36 +0900825 dma_cap_mask_t mask;
Shimoda, Yoshihiro0243c532012-08-02 17:17:33 +0900826 struct dma_slave_config cfg;
827 int ret;
Shimoda, Yoshihiroa3633fe2012-04-20 14:50:36 +0900828
Guennadi Liakhovetskie2b05092013-08-02 15:03:42 +0200829 if (!res || !rspi_pd)
Shimoda, Yoshihiro0243c532012-08-02 17:17:33 +0900830 return 0; /* The driver assumes no error. */
Shimoda, Yoshihiroa3633fe2012-04-20 14:50:36 +0900831
832 rspi->dma_width_16bit = rspi_pd->dma_width_16bit;
833
834 /* If the module receives data by DMAC, it also needs TX DMAC */
835 if (rspi_pd->dma_rx_id && rspi_pd->dma_tx_id) {
836 dma_cap_zero(mask);
837 dma_cap_set(DMA_SLAVE, mask);
Shimoda, Yoshihiro0243c532012-08-02 17:17:33 +0900838 rspi->chan_rx = dma_request_channel(mask, shdma_chan_filter,
839 (void *)rspi_pd->dma_rx_id);
840 if (rspi->chan_rx) {
841 cfg.slave_id = rspi_pd->dma_rx_id;
842 cfg.direction = DMA_DEV_TO_MEM;
Guennadi Liakhovetskie2b05092013-08-02 15:03:42 +0200843 cfg.dst_addr = 0;
844 cfg.src_addr = res->start + RSPI_SPDR;
Shimoda, Yoshihiro0243c532012-08-02 17:17:33 +0900845 ret = dmaengine_slave_config(rspi->chan_rx, &cfg);
846 if (!ret)
847 dev_info(&pdev->dev, "Use DMA when rx.\n");
848 else
849 return ret;
850 }
Shimoda, Yoshihiroa3633fe2012-04-20 14:50:36 +0900851 }
852 if (rspi_pd->dma_tx_id) {
853 dma_cap_zero(mask);
854 dma_cap_set(DMA_SLAVE, mask);
Shimoda, Yoshihiro0243c532012-08-02 17:17:33 +0900855 rspi->chan_tx = dma_request_channel(mask, shdma_chan_filter,
856 (void *)rspi_pd->dma_tx_id);
857 if (rspi->chan_tx) {
858 cfg.slave_id = rspi_pd->dma_tx_id;
859 cfg.direction = DMA_MEM_TO_DEV;
Guennadi Liakhovetskie2b05092013-08-02 15:03:42 +0200860 cfg.dst_addr = res->start + RSPI_SPDR;
861 cfg.src_addr = 0;
Shimoda, Yoshihiro0243c532012-08-02 17:17:33 +0900862 ret = dmaengine_slave_config(rspi->chan_tx, &cfg);
863 if (!ret)
864 dev_info(&pdev->dev, "Use DMA when tx\n");
865 else
866 return ret;
867 }
Shimoda, Yoshihiroa3633fe2012-04-20 14:50:36 +0900868 }
Shimoda, Yoshihiro0243c532012-08-02 17:17:33 +0900869
870 return 0;
Shimoda, Yoshihiroa3633fe2012-04-20 14:50:36 +0900871}
872
Grant Likelyfd4a3192012-12-07 16:57:14 +0000873static void rspi_release_dma(struct rspi_data *rspi)
Shimoda, Yoshihiroa3633fe2012-04-20 14:50:36 +0900874{
875 if (rspi->chan_tx)
876 dma_release_channel(rspi->chan_tx);
877 if (rspi->chan_rx)
878 dma_release_channel(rspi->chan_rx);
879}
880
Grant Likelyfd4a3192012-12-07 16:57:14 +0000881static int rspi_remove(struct platform_device *pdev)
Shimoda, Yoshihiro0b2182d2012-03-07 14:46:25 +0900882{
Laurent Pinchart5ffbe2d2013-11-27 01:41:45 +0100883 struct rspi_data *rspi = platform_get_drvdata(pdev);
Shimoda, Yoshihiro0b2182d2012-03-07 14:46:25 +0900884
Shimoda, Yoshihiroa3633fe2012-04-20 14:50:36 +0900885 rspi_release_dma(rspi);
Geert Uytterhoevenfcb4ed72014-01-14 10:20:33 +0100886 clk_disable(rspi->clk);
Shimoda, Yoshihiro0b2182d2012-03-07 14:46:25 +0900887
888 return 0;
889}
890
Grant Likelyfd4a3192012-12-07 16:57:14 +0000891static int rspi_probe(struct platform_device *pdev)
Shimoda, Yoshihiro0b2182d2012-03-07 14:46:25 +0900892{
893 struct resource *res;
894 struct spi_master *master;
895 struct rspi_data *rspi;
896 int ret, irq;
897 char clk_name[16];
Geert Uytterhoevenbaf588f2013-12-24 10:49:32 +0100898 const struct rspi_plat_data *rspi_pd = dev_get_platdata(&pdev->dev);
Hiep Cao Minh5ce0ba82013-09-03 13:10:26 +0900899 const struct spi_ops *ops;
900 const struct platform_device_id *id_entry = pdev->id_entry;
Shimoda, Yoshihiro0b2182d2012-03-07 14:46:25 +0900901
Hiep Cao Minh5ce0ba82013-09-03 13:10:26 +0900902 ops = (struct spi_ops *)id_entry->driver_data;
903 /* ops parameter check */
904 if (!ops->set_config_register) {
905 dev_err(&pdev->dev, "there is no set_config_register\n");
906 return -ENODEV;
907 }
Shimoda, Yoshihiro0b2182d2012-03-07 14:46:25 +0900908
909 irq = platform_get_irq(pdev, 0);
910 if (irq < 0) {
911 dev_err(&pdev->dev, "platform_get_irq error\n");
912 return -ENODEV;
913 }
914
915 master = spi_alloc_master(&pdev->dev, sizeof(struct rspi_data));
916 if (master == NULL) {
917 dev_err(&pdev->dev, "spi_alloc_master error.\n");
918 return -ENOMEM;
919 }
920
921 rspi = spi_master_get_devdata(master);
Jingoo Han24b5a822013-05-23 19:20:40 +0900922 platform_set_drvdata(pdev, rspi);
Hiep Cao Minh5ce0ba82013-09-03 13:10:26 +0900923 rspi->ops = ops;
Shimoda, Yoshihiro0b2182d2012-03-07 14:46:25 +0900924 rspi->master = master;
Laurent Pinchart5d79e9a2013-11-27 01:41:46 +0100925
926 res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
927 rspi->addr = devm_ioremap_resource(&pdev->dev, res);
928 if (IS_ERR(rspi->addr)) {
929 ret = PTR_ERR(rspi->addr);
Shimoda, Yoshihiro0b2182d2012-03-07 14:46:25 +0900930 goto error1;
931 }
932
Hiep Cao Minh5ce0ba82013-09-03 13:10:26 +0900933 snprintf(clk_name, sizeof(clk_name), "%s%d", id_entry->name, pdev->id);
Laurent Pinchart5d79e9a2013-11-27 01:41:46 +0100934 rspi->clk = devm_clk_get(&pdev->dev, clk_name);
Shimoda, Yoshihiro0b2182d2012-03-07 14:46:25 +0900935 if (IS_ERR(rspi->clk)) {
936 dev_err(&pdev->dev, "cannot get clock\n");
937 ret = PTR_ERR(rspi->clk);
Laurent Pinchart5d79e9a2013-11-27 01:41:46 +0100938 goto error1;
Shimoda, Yoshihiro0b2182d2012-03-07 14:46:25 +0900939 }
940 clk_enable(rspi->clk);
941
Shimoda, Yoshihiro0b2182d2012-03-07 14:46:25 +0900942 init_waitqueue_head(&rspi->wait);
943
Geert Uytterhoevenefd85ac2013-12-23 19:34:23 +0100944 if (rspi_pd && rspi_pd->num_chipselect)
945 master->num_chipselect = rspi_pd->num_chipselect;
946 else
Hiep Cao Minh5ce0ba82013-09-03 13:10:26 +0900947 master->num_chipselect = 2; /* default */
948
Shimoda, Yoshihiro0b2182d2012-03-07 14:46:25 +0900949 master->bus_num = pdev->id;
950 master->setup = rspi_setup;
Geert Uytterhoeven79d23492014-01-24 09:43:52 +0100951 master->transfer_one = rspi_transfer_one;
Shimoda, Yoshihiro0b2182d2012-03-07 14:46:25 +0900952 master->cleanup = rspi_cleanup;
Geert Uytterhoeven79d23492014-01-24 09:43:52 +0100953 master->prepare_message = rspi_prepare_message;
954 master->unprepare_message = rspi_unprepare_message;
Geert Uytterhoeven348e5152014-01-12 11:27:43 +0100955 master->mode_bits = SPI_CPHA | SPI_CPOL;
Shimoda, Yoshihiro0b2182d2012-03-07 14:46:25 +0900956
Laurent Pinchart5d79e9a2013-11-27 01:41:46 +0100957 ret = devm_request_irq(&pdev->dev, irq, rspi_irq, 0,
958 dev_name(&pdev->dev), rspi);
Shimoda, Yoshihiro0b2182d2012-03-07 14:46:25 +0900959 if (ret < 0) {
960 dev_err(&pdev->dev, "request_irq error\n");
Geert Uytterhoevenfcb4ed72014-01-14 10:20:33 +0100961 goto error2;
Shimoda, Yoshihiro0b2182d2012-03-07 14:46:25 +0900962 }
963
Shimoda, Yoshihiroa3633fe2012-04-20 14:50:36 +0900964 rspi->irq = irq;
Shimoda, Yoshihiro0243c532012-08-02 17:17:33 +0900965 ret = rspi_request_dma(rspi, pdev);
966 if (ret < 0) {
967 dev_err(&pdev->dev, "rspi_request_dma failed.\n");
Geert Uytterhoevenfcb4ed72014-01-14 10:20:33 +0100968 goto error3;
Shimoda, Yoshihiro0243c532012-08-02 17:17:33 +0900969 }
Shimoda, Yoshihiroa3633fe2012-04-20 14:50:36 +0900970
Jingoo Han9e03d052013-12-04 14:13:50 +0900971 ret = devm_spi_register_master(&pdev->dev, master);
Shimoda, Yoshihiro0b2182d2012-03-07 14:46:25 +0900972 if (ret < 0) {
973 dev_err(&pdev->dev, "spi_register_master error.\n");
Geert Uytterhoevenfcb4ed72014-01-14 10:20:33 +0100974 goto error3;
Shimoda, Yoshihiro0b2182d2012-03-07 14:46:25 +0900975 }
976
977 dev_info(&pdev->dev, "probed\n");
978
979 return 0;
980
Geert Uytterhoevenfcb4ed72014-01-14 10:20:33 +0100981error3:
Laurent Pinchart5d79e9a2013-11-27 01:41:46 +0100982 rspi_release_dma(rspi);
Geert Uytterhoevenfcb4ed72014-01-14 10:20:33 +0100983error2:
984 clk_disable(rspi->clk);
Shimoda, Yoshihiro0b2182d2012-03-07 14:46:25 +0900985error1:
986 spi_master_put(master);
987
988 return ret;
989}
990
Hiep Cao Minh5ce0ba82013-09-03 13:10:26 +0900991static struct spi_ops rspi_ops = {
992 .set_config_register = rspi_set_config_register,
Hiep Cao Minhcb52c672013-10-10 17:14:03 +0900993 .send_pio = rspi_send_pio,
994 .receive_pio = rspi_receive_pio,
Hiep Cao Minh5ce0ba82013-09-03 13:10:26 +0900995};
996
997static struct spi_ops qspi_ops = {
998 .set_config_register = qspi_set_config_register,
Hiep Cao Minhcb52c672013-10-10 17:14:03 +0900999 .send_pio = qspi_send_pio,
1000 .receive_pio = qspi_receive_pio,
Hiep Cao Minh5ce0ba82013-09-03 13:10:26 +09001001};
1002
1003static struct platform_device_id spi_driver_ids[] = {
1004 { "rspi", (kernel_ulong_t)&rspi_ops },
1005 { "qspi", (kernel_ulong_t)&qspi_ops },
1006 {},
1007};
1008
1009MODULE_DEVICE_TABLE(platform, spi_driver_ids);
1010
Shimoda, Yoshihiro0b2182d2012-03-07 14:46:25 +09001011static struct platform_driver rspi_driver = {
1012 .probe = rspi_probe,
Grant Likelyfd4a3192012-12-07 16:57:14 +00001013 .remove = rspi_remove,
Hiep Cao Minh5ce0ba82013-09-03 13:10:26 +09001014 .id_table = spi_driver_ids,
Shimoda, Yoshihiro0b2182d2012-03-07 14:46:25 +09001015 .driver = {
Hiep Cao Minh5ce0ba82013-09-03 13:10:26 +09001016 .name = "renesas_spi",
Shimoda, Yoshihiro0b2182d2012-03-07 14:46:25 +09001017 .owner = THIS_MODULE,
1018 },
1019};
1020module_platform_driver(rspi_driver);
1021
1022MODULE_DESCRIPTION("Renesas RSPI bus driver");
1023MODULE_LICENSE("GPL v2");
1024MODULE_AUTHOR("Yoshihiro Shimoda");
1025MODULE_ALIAS("platform:rspi");