blob: 4739a52874c246e622a9e83958bec3e2bbe4fc6a [file] [log] [blame]
Avi Kivity6aa8b732006-12-10 02:21:36 -08001/*
2 * Kernel-based Virtual Machine driver for Linux
3 *
4 * This module enables machines with Intel VT-x extensions to run virtual
5 * machines without emulation or binary translation.
6 *
7 * Copyright (C) 2006 Qumranet, Inc.
Nicolas Kaiser9611c182010-10-06 14:23:22 +02008 * Copyright 2010 Red Hat, Inc. and/or its affiliates.
Avi Kivity6aa8b732006-12-10 02:21:36 -08009 *
10 * Authors:
11 * Avi Kivity <avi@qumranet.com>
12 * Yaniv Kamay <yaniv@qumranet.com>
13 *
14 * This work is licensed under the terms of the GNU GPL, version 2. See
15 * the COPYING file in the top-level directory.
16 *
17 */
18
Eddie Dong85f455f2007-07-06 12:20:49 +030019#include "irq.h"
Zhang Xiantao1d737c82007-12-14 09:35:10 +080020#include "mmu.h"
Avi Kivity00b27a32011-11-23 16:30:32 +020021#include "cpuid.h"
Avi Kivitye4956062007-06-28 14:15:57 -040022
Avi Kivityedf88412007-12-16 11:02:48 +020023#include <linux/kvm_host.h>
Avi Kivity6aa8b732006-12-10 02:21:36 -080024#include <linux/module.h>
Ahmed S. Darwish9d8f5492007-02-19 14:37:46 +020025#include <linux/kernel.h>
Avi Kivity6aa8b732006-12-10 02:21:36 -080026#include <linux/mm.h>
27#include <linux/highmem.h>
Alexey Dobriyane8edc6e2007-05-21 01:22:52 +040028#include <linux/sched.h>
Avi Kivityc7addb92007-09-16 18:58:32 +020029#include <linux/moduleparam.h>
Josh Triplette9bda3b2012-03-20 23:33:51 -070030#include <linux/mod_devicetable.h>
Steven Rostedt (Red Hat)af658dc2015-04-29 14:36:05 -040031#include <linux/trace_events.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090032#include <linux/slab.h>
Shane Wangcafd6652010-04-29 12:09:01 -040033#include <linux/tboot.h>
Jan Kiszkaf4124502014-03-07 20:03:13 +010034#include <linux/hrtimer.h>
Marcelo Tosatti5fdbf972008-06-27 14:58:02 -030035#include "kvm_cache_regs.h"
Avi Kivity35920a32008-07-03 14:50:12 +030036#include "x86.h"
Avi Kivitye4956062007-06-28 14:15:57 -040037
Avi Kivity6aa8b732006-12-10 02:21:36 -080038#include <asm/io.h>
Anthony Liguori3b3be0d2006-12-13 00:33:43 -080039#include <asm/desc.h>
Eduardo Habkost13673a92008-11-17 19:03:13 -020040#include <asm/vmx.h>
Eduardo Habkost6210e372008-11-17 19:03:16 -020041#include <asm/virtext.h>
Andi Kleena0861c02009-06-08 17:37:09 +080042#include <asm/mce.h>
Ingo Molnar952f07e2015-04-26 16:56:05 +020043#include <asm/fpu/internal.h>
Gleb Natapovd7cd9792011-10-05 14:01:23 +020044#include <asm/perf_event.h>
Paolo Bonzini81908bf2014-02-21 10:32:27 +010045#include <asm/debugreg.h>
Zhang Yanfei8f536b72012-12-06 23:43:34 +080046#include <asm/kexec.h>
Radim Krčmářdab20872015-02-09 22:44:07 +010047#include <asm/apic.h>
Avi Kivity6aa8b732006-12-10 02:21:36 -080048
Marcelo Tosatti229456f2009-06-17 09:22:14 -030049#include "trace.h"
Wei Huang25462f72015-06-19 15:45:05 +020050#include "pmu.h"
Marcelo Tosatti229456f2009-06-17 09:22:14 -030051
Avi Kivity4ecac3f2008-05-13 13:23:38 +030052#define __ex(x) __kvm_handle_fault_on_reboot(x)
Avi Kivity5e520e62011-05-15 10:13:12 -040053#define __ex_clear(x, reg) \
54 ____kvm_handle_fault_on_reboot(x, "xor " reg " , " reg)
Avi Kivity4ecac3f2008-05-13 13:23:38 +030055
Avi Kivity6aa8b732006-12-10 02:21:36 -080056MODULE_AUTHOR("Qumranet");
57MODULE_LICENSE("GPL");
58
Josh Triplette9bda3b2012-03-20 23:33:51 -070059static const struct x86_cpu_id vmx_cpu_id[] = {
60 X86_FEATURE_MATCH(X86_FEATURE_VMX),
61 {}
62};
63MODULE_DEVICE_TABLE(x86cpu, vmx_cpu_id);
64
Rusty Russell476bc002012-01-13 09:32:18 +103065static bool __read_mostly enable_vpid = 1;
Avi Kivity736caef2009-03-23 17:39:48 +020066module_param_named(vpid, enable_vpid, bool, 0444);
Sheng Yang2384d2b2008-01-17 15:14:33 +080067
Rusty Russell476bc002012-01-13 09:32:18 +103068static bool __read_mostly flexpriority_enabled = 1;
Avi Kivity736caef2009-03-23 17:39:48 +020069module_param_named(flexpriority, flexpriority_enabled, bool, S_IRUGO);
Avi Kivity4c9fc8e2008-03-24 18:15:14 +020070
Rusty Russell476bc002012-01-13 09:32:18 +103071static bool __read_mostly enable_ept = 1;
Avi Kivity736caef2009-03-23 17:39:48 +020072module_param_named(ept, enable_ept, bool, S_IRUGO);
Sheng Yangd56f5462008-04-25 10:13:16 +080073
Rusty Russell476bc002012-01-13 09:32:18 +103074static bool __read_mostly enable_unrestricted_guest = 1;
Nitin A Kamble3a624e22009-06-08 11:34:16 -070075module_param_named(unrestricted_guest,
76 enable_unrestricted_guest, bool, S_IRUGO);
77
Xudong Hao83c3a332012-05-28 19:33:35 +080078static bool __read_mostly enable_ept_ad_bits = 1;
79module_param_named(eptad, enable_ept_ad_bits, bool, S_IRUGO);
80
Avi Kivitya27685c2012-06-12 20:30:18 +030081static bool __read_mostly emulate_invalid_guest_state = true;
Avi Kivityc1f8bc02009-03-23 15:41:17 +020082module_param(emulate_invalid_guest_state, bool, S_IRUGO);
Mohammed Gamal04fa4d32008-08-17 16:39:48 +030083
Rusty Russell476bc002012-01-13 09:32:18 +103084static bool __read_mostly vmm_exclusive = 1;
Dongxiao Xub923e622010-05-11 18:29:45 +080085module_param(vmm_exclusive, bool, S_IRUGO);
86
Rusty Russell476bc002012-01-13 09:32:18 +103087static bool __read_mostly fasteoi = 1;
Kevin Tian58fbbf22011-08-30 13:56:17 +030088module_param(fasteoi, bool, S_IRUGO);
89
Yang Zhang5a717852013-04-11 19:25:16 +080090static bool __read_mostly enable_apicv = 1;
Yang Zhang01e439b2013-04-11 19:25:12 +080091module_param(enable_apicv, bool, S_IRUGO);
Yang Zhang83d4c282013-01-25 10:18:49 +080092
Abel Gordonabc4fc52013-04-18 14:35:25 +030093static bool __read_mostly enable_shadow_vmcs = 1;
94module_param_named(enable_shadow_vmcs, enable_shadow_vmcs, bool, S_IRUGO);
Nadav Har'El801d3422011-05-25 23:02:23 +030095/*
96 * If nested=1, nested virtualization is supported, i.e., guests may use
97 * VMX and be a hypervisor for its own guests. If nested=0, guests may not
98 * use VMX instructions.
99 */
Rusty Russell476bc002012-01-13 09:32:18 +1030100static bool __read_mostly nested = 0;
Nadav Har'El801d3422011-05-25 23:02:23 +0300101module_param(nested, bool, S_IRUGO);
102
Wanpeng Li20300092014-12-02 19:14:59 +0800103static u64 __read_mostly host_xss;
104
Kai Huang843e4332015-01-28 10:54:28 +0800105static bool __read_mostly enable_pml = 1;
106module_param_named(pml, enable_pml, bool, S_IRUGO);
107
Gleb Natapov50378782013-02-04 16:00:28 +0200108#define KVM_GUEST_CR0_MASK (X86_CR0_NW | X86_CR0_CD)
109#define KVM_VM_CR0_ALWAYS_ON_UNRESTRICTED_GUEST (X86_CR0_WP | X86_CR0_NE)
Avi Kivitycdc0e242009-12-06 17:21:14 +0200110#define KVM_VM_CR0_ALWAYS_ON \
111 (KVM_VM_CR0_ALWAYS_ON_UNRESTRICTED_GUEST | X86_CR0_PG | X86_CR0_PE)
Avi Kivity4c386092009-12-07 12:26:18 +0200112#define KVM_CR4_GUEST_OWNED_BITS \
113 (X86_CR4_PVI | X86_CR4_DE | X86_CR4_PCE | X86_CR4_OSFXSR \
Andy Lutomirski52ce3c22014-10-07 17:16:21 -0700114 | X86_CR4_OSXMMEXCPT | X86_CR4_TSD)
Avi Kivity4c386092009-12-07 12:26:18 +0200115
Avi Kivitycdc0e242009-12-06 17:21:14 +0200116#define KVM_PMODE_VM_CR4_ALWAYS_ON (X86_CR4_PAE | X86_CR4_VMXE)
117#define KVM_RMODE_VM_CR4_ALWAYS_ON (X86_CR4_VME | X86_CR4_PAE | X86_CR4_VMXE)
118
Avi Kivity78ac8b42010-04-08 18:19:35 +0300119#define RMODE_GUEST_OWNED_EFLAGS_BITS (~(X86_EFLAGS_IOPL | X86_EFLAGS_VM))
120
Jan Kiszkaf4124502014-03-07 20:03:13 +0100121#define VMX_MISC_EMULATED_PREEMPTION_TIMER_RATE 5
122
Zhai, Edwin4b8d54f2009-10-09 18:03:20 +0800123/*
124 * These 2 parameters are used to config the controls for Pause-Loop Exiting:
125 * ple_gap: upper bound on the amount of time between two successive
126 * executions of PAUSE in a loop. Also indicate if ple enabled.
Rik van Riel00c25bc2011-01-04 09:51:33 -0500127 * According to test, this time is usually smaller than 128 cycles.
Zhai, Edwin4b8d54f2009-10-09 18:03:20 +0800128 * ple_window: upper bound on the amount of time a guest is allowed to execute
129 * in a PAUSE loop. Tests indicate that most spinlocks are held for
130 * less than 2^12 cycles
131 * Time is measured based on a counter that runs at the same rate as the TSC,
132 * refer SDM volume 3b section 21.6.13 & 22.1.3.
133 */
Radim Krčmářb4a2d312014-08-21 18:08:08 +0200134#define KVM_VMX_DEFAULT_PLE_GAP 128
135#define KVM_VMX_DEFAULT_PLE_WINDOW 4096
136#define KVM_VMX_DEFAULT_PLE_WINDOW_GROW 2
137#define KVM_VMX_DEFAULT_PLE_WINDOW_SHRINK 0
138#define KVM_VMX_DEFAULT_PLE_WINDOW_MAX \
139 INT_MAX / KVM_VMX_DEFAULT_PLE_WINDOW_GROW
140
Zhai, Edwin4b8d54f2009-10-09 18:03:20 +0800141static int ple_gap = KVM_VMX_DEFAULT_PLE_GAP;
142module_param(ple_gap, int, S_IRUGO);
143
144static int ple_window = KVM_VMX_DEFAULT_PLE_WINDOW;
145module_param(ple_window, int, S_IRUGO);
146
Radim Krčmářb4a2d312014-08-21 18:08:08 +0200147/* Default doubles per-vcpu window every exit. */
148static int ple_window_grow = KVM_VMX_DEFAULT_PLE_WINDOW_GROW;
149module_param(ple_window_grow, int, S_IRUGO);
150
151/* Default resets per-vcpu window every exit to ple_window. */
152static int ple_window_shrink = KVM_VMX_DEFAULT_PLE_WINDOW_SHRINK;
153module_param(ple_window_shrink, int, S_IRUGO);
154
155/* Default is to compute the maximum so we can never overflow. */
156static int ple_window_actual_max = KVM_VMX_DEFAULT_PLE_WINDOW_MAX;
157static int ple_window_max = KVM_VMX_DEFAULT_PLE_WINDOW_MAX;
158module_param(ple_window_max, int, S_IRUGO);
159
Avi Kivity83287ea422012-09-16 15:10:57 +0300160extern const ulong vmx_return;
161
Gleb Natapov8bf00a52011-10-05 14:01:22 +0200162#define NR_AUTOLOAD_MSRS 8
Nadav Har'Elff2f6fe2011-05-25 23:05:27 +0300163#define VMCS02_POOL_SIZE 1
Avi Kivity61d2ef22010-04-28 16:40:38 +0300164
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -0400165struct vmcs {
166 u32 revision_id;
167 u32 abort;
168 char data[0];
169};
170
Nadav Har'Eld462b812011-05-24 15:26:10 +0300171/*
172 * Track a VMCS that may be loaded on a certain CPU. If it is (cpu!=-1), also
173 * remember whether it was VMLAUNCHed, and maintain a linked list of all VMCSs
174 * loaded on this CPU (so we can clear them if the CPU goes down).
175 */
176struct loaded_vmcs {
177 struct vmcs *vmcs;
178 int cpu;
179 int launched;
180 struct list_head loaded_vmcss_on_cpu_link;
181};
182
Avi Kivity26bb0982009-09-07 11:14:12 +0300183struct shared_msr_entry {
184 unsigned index;
185 u64 data;
Avi Kivityd5696722009-12-02 12:28:47 +0200186 u64 mask;
Avi Kivity26bb0982009-09-07 11:14:12 +0300187};
188
Nadav Har'Elec378ae2011-05-25 23:02:54 +0300189/*
Nadav Har'Ela9d30f32011-05-25 23:03:55 +0300190 * struct vmcs12 describes the state that our guest hypervisor (L1) keeps for a
191 * single nested guest (L2), hence the name vmcs12. Any VMX implementation has
192 * a VMCS structure, and vmcs12 is our emulated VMX's VMCS. This structure is
193 * stored in guest memory specified by VMPTRLD, but is opaque to the guest,
194 * which must access it using VMREAD/VMWRITE/VMCLEAR instructions.
195 * More than one of these structures may exist, if L1 runs multiple L2 guests.
196 * nested_vmx_run() will use the data here to build a vmcs02: a VMCS for the
197 * underlying hardware which will be used to run L2.
198 * This structure is packed to ensure that its layout is identical across
199 * machines (necessary for live migration).
200 * If there are changes in this struct, VMCS12_REVISION must be changed.
201 */
Nadav Har'El22bd0352011-05-25 23:05:57 +0300202typedef u64 natural_width;
Nadav Har'Ela9d30f32011-05-25 23:03:55 +0300203struct __packed vmcs12 {
204 /* According to the Intel spec, a VMCS region must start with the
205 * following two fields. Then follow implementation-specific data.
206 */
207 u32 revision_id;
208 u32 abort;
Nadav Har'El22bd0352011-05-25 23:05:57 +0300209
Nadav Har'El27d6c862011-05-25 23:06:59 +0300210 u32 launch_state; /* set to 0 by VMCLEAR, to 1 by VMLAUNCH */
211 u32 padding[7]; /* room for future expansion */
212
Nadav Har'El22bd0352011-05-25 23:05:57 +0300213 u64 io_bitmap_a;
214 u64 io_bitmap_b;
215 u64 msr_bitmap;
216 u64 vm_exit_msr_store_addr;
217 u64 vm_exit_msr_load_addr;
218 u64 vm_entry_msr_load_addr;
219 u64 tsc_offset;
220 u64 virtual_apic_page_addr;
221 u64 apic_access_addr;
Wincy Van705699a2015-02-03 23:58:17 +0800222 u64 posted_intr_desc_addr;
Nadav Har'El22bd0352011-05-25 23:05:57 +0300223 u64 ept_pointer;
Wincy Van608406e2015-02-03 23:57:51 +0800224 u64 eoi_exit_bitmap0;
225 u64 eoi_exit_bitmap1;
226 u64 eoi_exit_bitmap2;
227 u64 eoi_exit_bitmap3;
Wanpeng Li81dc01f2014-12-04 19:11:07 +0800228 u64 xss_exit_bitmap;
Nadav Har'El22bd0352011-05-25 23:05:57 +0300229 u64 guest_physical_address;
230 u64 vmcs_link_pointer;
231 u64 guest_ia32_debugctl;
232 u64 guest_ia32_pat;
233 u64 guest_ia32_efer;
234 u64 guest_ia32_perf_global_ctrl;
235 u64 guest_pdptr0;
236 u64 guest_pdptr1;
237 u64 guest_pdptr2;
238 u64 guest_pdptr3;
Paolo Bonzini36be0b92014-02-24 12:30:04 +0100239 u64 guest_bndcfgs;
Nadav Har'El22bd0352011-05-25 23:05:57 +0300240 u64 host_ia32_pat;
241 u64 host_ia32_efer;
242 u64 host_ia32_perf_global_ctrl;
243 u64 padding64[8]; /* room for future expansion */
244 /*
245 * To allow migration of L1 (complete with its L2 guests) between
246 * machines of different natural widths (32 or 64 bit), we cannot have
247 * unsigned long fields with no explict size. We use u64 (aliased
248 * natural_width) instead. Luckily, x86 is little-endian.
249 */
250 natural_width cr0_guest_host_mask;
251 natural_width cr4_guest_host_mask;
252 natural_width cr0_read_shadow;
253 natural_width cr4_read_shadow;
254 natural_width cr3_target_value0;
255 natural_width cr3_target_value1;
256 natural_width cr3_target_value2;
257 natural_width cr3_target_value3;
258 natural_width exit_qualification;
259 natural_width guest_linear_address;
260 natural_width guest_cr0;
261 natural_width guest_cr3;
262 natural_width guest_cr4;
263 natural_width guest_es_base;
264 natural_width guest_cs_base;
265 natural_width guest_ss_base;
266 natural_width guest_ds_base;
267 natural_width guest_fs_base;
268 natural_width guest_gs_base;
269 natural_width guest_ldtr_base;
270 natural_width guest_tr_base;
271 natural_width guest_gdtr_base;
272 natural_width guest_idtr_base;
273 natural_width guest_dr7;
274 natural_width guest_rsp;
275 natural_width guest_rip;
276 natural_width guest_rflags;
277 natural_width guest_pending_dbg_exceptions;
278 natural_width guest_sysenter_esp;
279 natural_width guest_sysenter_eip;
280 natural_width host_cr0;
281 natural_width host_cr3;
282 natural_width host_cr4;
283 natural_width host_fs_base;
284 natural_width host_gs_base;
285 natural_width host_tr_base;
286 natural_width host_gdtr_base;
287 natural_width host_idtr_base;
288 natural_width host_ia32_sysenter_esp;
289 natural_width host_ia32_sysenter_eip;
290 natural_width host_rsp;
291 natural_width host_rip;
292 natural_width paddingl[8]; /* room for future expansion */
293 u32 pin_based_vm_exec_control;
294 u32 cpu_based_vm_exec_control;
295 u32 exception_bitmap;
296 u32 page_fault_error_code_mask;
297 u32 page_fault_error_code_match;
298 u32 cr3_target_count;
299 u32 vm_exit_controls;
300 u32 vm_exit_msr_store_count;
301 u32 vm_exit_msr_load_count;
302 u32 vm_entry_controls;
303 u32 vm_entry_msr_load_count;
304 u32 vm_entry_intr_info_field;
305 u32 vm_entry_exception_error_code;
306 u32 vm_entry_instruction_len;
307 u32 tpr_threshold;
308 u32 secondary_vm_exec_control;
309 u32 vm_instruction_error;
310 u32 vm_exit_reason;
311 u32 vm_exit_intr_info;
312 u32 vm_exit_intr_error_code;
313 u32 idt_vectoring_info_field;
314 u32 idt_vectoring_error_code;
315 u32 vm_exit_instruction_len;
316 u32 vmx_instruction_info;
317 u32 guest_es_limit;
318 u32 guest_cs_limit;
319 u32 guest_ss_limit;
320 u32 guest_ds_limit;
321 u32 guest_fs_limit;
322 u32 guest_gs_limit;
323 u32 guest_ldtr_limit;
324 u32 guest_tr_limit;
325 u32 guest_gdtr_limit;
326 u32 guest_idtr_limit;
327 u32 guest_es_ar_bytes;
328 u32 guest_cs_ar_bytes;
329 u32 guest_ss_ar_bytes;
330 u32 guest_ds_ar_bytes;
331 u32 guest_fs_ar_bytes;
332 u32 guest_gs_ar_bytes;
333 u32 guest_ldtr_ar_bytes;
334 u32 guest_tr_ar_bytes;
335 u32 guest_interruptibility_info;
336 u32 guest_activity_state;
337 u32 guest_sysenter_cs;
338 u32 host_ia32_sysenter_cs;
Jan Kiszka0238ea92013-03-13 11:31:24 +0100339 u32 vmx_preemption_timer_value;
340 u32 padding32[7]; /* room for future expansion */
Nadav Har'El22bd0352011-05-25 23:05:57 +0300341 u16 virtual_processor_id;
Wincy Van705699a2015-02-03 23:58:17 +0800342 u16 posted_intr_nv;
Nadav Har'El22bd0352011-05-25 23:05:57 +0300343 u16 guest_es_selector;
344 u16 guest_cs_selector;
345 u16 guest_ss_selector;
346 u16 guest_ds_selector;
347 u16 guest_fs_selector;
348 u16 guest_gs_selector;
349 u16 guest_ldtr_selector;
350 u16 guest_tr_selector;
Wincy Van608406e2015-02-03 23:57:51 +0800351 u16 guest_intr_status;
Nadav Har'El22bd0352011-05-25 23:05:57 +0300352 u16 host_es_selector;
353 u16 host_cs_selector;
354 u16 host_ss_selector;
355 u16 host_ds_selector;
356 u16 host_fs_selector;
357 u16 host_gs_selector;
358 u16 host_tr_selector;
Nadav Har'Ela9d30f32011-05-25 23:03:55 +0300359};
360
361/*
362 * VMCS12_REVISION is an arbitrary id that should be changed if the content or
363 * layout of struct vmcs12 is changed. MSR_IA32_VMX_BASIC returns this id, and
364 * VMPTRLD verifies that the VMCS region that L1 is loading contains this id.
365 */
366#define VMCS12_REVISION 0x11e57ed0
367
368/*
369 * VMCS12_SIZE is the number of bytes L1 should allocate for the VMXON region
370 * and any VMCS region. Although only sizeof(struct vmcs12) are used by the
371 * current implementation, 4K are reserved to avoid future complications.
372 */
373#define VMCS12_SIZE 0x1000
374
Nadav Har'Elff2f6fe2011-05-25 23:05:27 +0300375/* Used to remember the last vmcs02 used for some recently used vmcs12s */
376struct vmcs02_list {
377 struct list_head list;
378 gpa_t vmptr;
379 struct loaded_vmcs vmcs02;
380};
381
Nadav Har'Ela9d30f32011-05-25 23:03:55 +0300382/*
Nadav Har'Elec378ae2011-05-25 23:02:54 +0300383 * The nested_vmx structure is part of vcpu_vmx, and holds information we need
384 * for correct emulation of VMX (i.e., nested VMX) on this vcpu.
385 */
386struct nested_vmx {
387 /* Has the level1 guest done vmxon? */
388 bool vmxon;
Bandan Das3573e222014-05-06 02:19:16 -0400389 gpa_t vmxon_ptr;
Nadav Har'Ela9d30f32011-05-25 23:03:55 +0300390
391 /* The guest-physical address of the current VMCS L1 keeps for L2 */
392 gpa_t current_vmptr;
393 /* The host-usable pointer to the above */
394 struct page *current_vmcs12_page;
395 struct vmcs12 *current_vmcs12;
Abel Gordon8de48832013-04-18 14:37:25 +0300396 struct vmcs *current_shadow_vmcs;
Abel Gordon012f83c2013-04-18 14:39:25 +0300397 /*
398 * Indicates if the shadow vmcs must be updated with the
399 * data hold by vmcs12
400 */
401 bool sync_shadow_vmcs;
Nadav Har'Elff2f6fe2011-05-25 23:05:27 +0300402
403 /* vmcs02_list cache of VMCSs recently used to run L2 guests */
404 struct list_head vmcs02_pool;
405 int vmcs02_num;
Nadav Har'Elfe3ef052011-05-25 23:10:02 +0300406 u64 vmcs01_tsc_offset;
Nadav Har'El644d7112011-05-25 23:12:35 +0300407 /* L2 must run next, and mustn't decide to exit to L1. */
408 bool nested_run_pending;
Nadav Har'Elfe3ef052011-05-25 23:10:02 +0300409 /*
410 * Guest pages referred to in vmcs02 with host-physical pointers, so
411 * we must keep them pinned while L2 runs.
412 */
413 struct page *apic_access_page;
Wanpeng Lia7c0b072014-08-21 19:46:50 +0800414 struct page *virtual_apic_page;
Wincy Van705699a2015-02-03 23:58:17 +0800415 struct page *pi_desc_page;
416 struct pi_desc *pi_desc;
417 bool pi_pending;
418 u16 posted_intr_nv;
Nadav Har'Elb3897a42013-07-08 19:12:35 +0800419 u64 msr_ia32_feature_control;
Jan Kiszkaf4124502014-03-07 20:03:13 +0100420
421 struct hrtimer preemption_timer;
422 bool preemption_timer_expired;
Jan Kiszka2996fca2014-06-16 13:59:43 +0200423
424 /* to migrate it to L2 if VM_ENTRY_LOAD_DEBUG_CONTROLS is off */
425 u64 vmcs01_debugctl;
Wincy Vanb9c237b2015-02-03 23:56:30 +0800426
427 u32 nested_vmx_procbased_ctls_low;
428 u32 nested_vmx_procbased_ctls_high;
429 u32 nested_vmx_true_procbased_ctls_low;
430 u32 nested_vmx_secondary_ctls_low;
431 u32 nested_vmx_secondary_ctls_high;
432 u32 nested_vmx_pinbased_ctls_low;
433 u32 nested_vmx_pinbased_ctls_high;
434 u32 nested_vmx_exit_ctls_low;
435 u32 nested_vmx_exit_ctls_high;
436 u32 nested_vmx_true_exit_ctls_low;
437 u32 nested_vmx_entry_ctls_low;
438 u32 nested_vmx_entry_ctls_high;
439 u32 nested_vmx_true_entry_ctls_low;
440 u32 nested_vmx_misc_low;
441 u32 nested_vmx_misc_high;
442 u32 nested_vmx_ept_caps;
Nadav Har'Elec378ae2011-05-25 23:02:54 +0300443};
444
Yang Zhang01e439b2013-04-11 19:25:12 +0800445#define POSTED_INTR_ON 0
Feng Wuebbfc762015-09-18 22:29:46 +0800446#define POSTED_INTR_SN 1
447
Yang Zhang01e439b2013-04-11 19:25:12 +0800448/* Posted-Interrupt Descriptor */
449struct pi_desc {
450 u32 pir[8]; /* Posted interrupt requested */
Feng Wu6ef15222015-09-18 22:29:45 +0800451 union {
452 struct {
453 /* bit 256 - Outstanding Notification */
454 u16 on : 1,
455 /* bit 257 - Suppress Notification */
456 sn : 1,
457 /* bit 271:258 - Reserved */
458 rsvd_1 : 14;
459 /* bit 279:272 - Notification Vector */
460 u8 nv;
461 /* bit 287:280 - Reserved */
462 u8 rsvd_2;
463 /* bit 319:288 - Notification Destination */
464 u32 ndst;
465 };
466 u64 control;
467 };
468 u32 rsvd[6];
Yang Zhang01e439b2013-04-11 19:25:12 +0800469} __aligned(64);
470
Yang Zhanga20ed542013-04-11 19:25:15 +0800471static bool pi_test_and_set_on(struct pi_desc *pi_desc)
472{
473 return test_and_set_bit(POSTED_INTR_ON,
474 (unsigned long *)&pi_desc->control);
475}
476
477static bool pi_test_and_clear_on(struct pi_desc *pi_desc)
478{
479 return test_and_clear_bit(POSTED_INTR_ON,
480 (unsigned long *)&pi_desc->control);
481}
482
483static int pi_test_and_set_pir(int vector, struct pi_desc *pi_desc)
484{
485 return test_and_set_bit(vector, (unsigned long *)pi_desc->pir);
486}
487
Feng Wuebbfc762015-09-18 22:29:46 +0800488static inline void pi_clear_sn(struct pi_desc *pi_desc)
489{
490 return clear_bit(POSTED_INTR_SN,
491 (unsigned long *)&pi_desc->control);
492}
493
494static inline void pi_set_sn(struct pi_desc *pi_desc)
495{
496 return set_bit(POSTED_INTR_SN,
497 (unsigned long *)&pi_desc->control);
498}
499
500static inline int pi_test_on(struct pi_desc *pi_desc)
501{
502 return test_bit(POSTED_INTR_ON,
503 (unsigned long *)&pi_desc->control);
504}
505
506static inline int pi_test_sn(struct pi_desc *pi_desc)
507{
508 return test_bit(POSTED_INTR_SN,
509 (unsigned long *)&pi_desc->control);
510}
511
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -0400512struct vcpu_vmx {
Rusty Russellfb3f0f52007-07-27 17:16:56 +1000513 struct kvm_vcpu vcpu;
Avi Kivity313dbd42008-07-17 18:04:30 +0300514 unsigned long host_rsp;
Avi Kivity29bd8a72007-09-10 17:27:03 +0300515 u8 fail;
Avi Kivity9d58b932011-03-07 16:52:07 +0200516 bool nmi_known_unmasked;
Avi Kivity51aa01d2010-07-20 14:31:20 +0300517 u32 exit_intr_info;
Avi Kivity1155f762007-11-22 11:30:47 +0200518 u32 idt_vectoring_info;
Avi Kivity6de12732011-03-07 12:51:22 +0200519 ulong rflags;
Avi Kivity26bb0982009-09-07 11:14:12 +0300520 struct shared_msr_entry *guest_msrs;
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -0400521 int nmsrs;
522 int save_nmsrs;
Yang Zhanga547c6d2013-04-11 19:25:10 +0800523 unsigned long host_idt_base;
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -0400524#ifdef CONFIG_X86_64
Avi Kivity44ea2b12009-09-06 15:55:37 +0300525 u64 msr_host_kernel_gs_base;
526 u64 msr_guest_kernel_gs_base;
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -0400527#endif
Gleb Natapov2961e8762013-11-25 15:37:13 +0200528 u32 vm_entry_controls_shadow;
529 u32 vm_exit_controls_shadow;
Nadav Har'Eld462b812011-05-24 15:26:10 +0300530 /*
531 * loaded_vmcs points to the VMCS currently used in this vcpu. For a
532 * non-nested (L1) guest, it always points to vmcs01. For a nested
533 * guest (L2), it points to a different VMCS.
534 */
535 struct loaded_vmcs vmcs01;
536 struct loaded_vmcs *loaded_vmcs;
537 bool __launched; /* temporary, used in vmx_vcpu_run */
Avi Kivity61d2ef22010-04-28 16:40:38 +0300538 struct msr_autoload {
539 unsigned nr;
540 struct vmx_msr_entry guest[NR_AUTOLOAD_MSRS];
541 struct vmx_msr_entry host[NR_AUTOLOAD_MSRS];
542 } msr_autoload;
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -0400543 struct {
544 int loaded;
545 u16 fs_sel, gs_sel, ldt_sel;
Avi Kivityb2da15a2012-05-13 19:53:24 +0300546#ifdef CONFIG_X86_64
547 u16 ds_sel, es_sel;
548#endif
Laurent Vivier152d3f22007-08-23 16:33:11 +0200549 int gs_ldt_reload_needed;
550 int fs_reload_needed;
Liu, Jinsongda8999d2014-02-24 10:55:46 +0000551 u64 msr_host_bndcfgs;
Andy Lutomirskid974baa2014-10-08 09:02:13 -0700552 unsigned long vmcs_host_cr4; /* May not match real cr4 */
Mike Dayd77c26f2007-10-08 09:02:08 -0400553 } host_state;
Avi Kivity9c8cba32007-11-22 11:42:59 +0200554 struct {
Avi Kivity7ffd92c2009-06-09 14:10:45 +0300555 int vm86_active;
Avi Kivity78ac8b42010-04-08 18:19:35 +0300556 ulong save_rflags;
Avi Kivityf5f7b2f2012-08-21 17:07:00 +0300557 struct kvm_segment segs[8];
558 } rmode;
559 struct {
560 u32 bitmask; /* 4 bits per segment (1 bit per field) */
Avi Kivity7ffd92c2009-06-09 14:10:45 +0300561 struct kvm_save_segment {
562 u16 selector;
563 unsigned long base;
564 u32 limit;
565 u32 ar;
Avi Kivityf5f7b2f2012-08-21 17:07:00 +0300566 } seg[8];
Avi Kivity2fb92db2011-04-27 19:42:18 +0300567 } segment_cache;
Sheng Yang2384d2b2008-01-17 15:14:33 +0800568 int vpid;
Mohammed Gamal04fa4d32008-08-17 16:39:48 +0300569 bool emulation_required;
Jan Kiszka3b86cd92008-09-26 09:30:57 +0200570
571 /* Support for vnmi-less CPUs */
572 int soft_vnmi_blocked;
573 ktime_t entry_time;
574 s64 vnmi_blocked_time;
Andi Kleena0861c02009-06-08 17:37:09 +0800575 u32 exit_reason;
Sheng Yang4e47c7a2009-12-18 16:48:47 +0800576
Yang Zhang01e439b2013-04-11 19:25:12 +0800577 /* Posted interrupt descriptor */
578 struct pi_desc pi_desc;
579
Nadav Har'Elec378ae2011-05-25 23:02:54 +0300580 /* Support for a guest hypervisor (nested VMX) */
581 struct nested_vmx nested;
Radim Krčmářa7653ec2014-08-21 18:08:07 +0200582
583 /* Dynamic PLE window. */
584 int ple_window;
585 bool ple_window_dirty;
Kai Huang843e4332015-01-28 10:54:28 +0800586
587 /* Support for PML */
588#define PML_ENTITY_NUM 512
589 struct page *pml_pg;
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -0400590};
591
Avi Kivity2fb92db2011-04-27 19:42:18 +0300592enum segment_cache_field {
593 SEG_FIELD_SEL = 0,
594 SEG_FIELD_BASE = 1,
595 SEG_FIELD_LIMIT = 2,
596 SEG_FIELD_AR = 3,
597
598 SEG_FIELD_NR = 4
599};
600
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -0400601static inline struct vcpu_vmx *to_vmx(struct kvm_vcpu *vcpu)
602{
Rusty Russellfb3f0f52007-07-27 17:16:56 +1000603 return container_of(vcpu, struct vcpu_vmx, vcpu);
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -0400604}
605
Nadav Har'El22bd0352011-05-25 23:05:57 +0300606#define VMCS12_OFFSET(x) offsetof(struct vmcs12, x)
607#define FIELD(number, name) [number] = VMCS12_OFFSET(name)
608#define FIELD64(number, name) [number] = VMCS12_OFFSET(name), \
609 [number##_HIGH] = VMCS12_OFFSET(name)+4
610
Abel Gordon4607c2d2013-04-18 14:35:55 +0300611
Bandan Dasfe2b2012014-04-21 15:20:14 -0400612static unsigned long shadow_read_only_fields[] = {
Abel Gordon4607c2d2013-04-18 14:35:55 +0300613 /*
614 * We do NOT shadow fields that are modified when L0
615 * traps and emulates any vmx instruction (e.g. VMPTRLD,
616 * VMXON...) executed by L1.
617 * For example, VM_INSTRUCTION_ERROR is read
618 * by L1 if a vmx instruction fails (part of the error path).
619 * Note the code assumes this logic. If for some reason
620 * we start shadowing these fields then we need to
621 * force a shadow sync when L0 emulates vmx instructions
622 * (e.g. force a sync if VM_INSTRUCTION_ERROR is modified
623 * by nested_vmx_failValid)
624 */
625 VM_EXIT_REASON,
626 VM_EXIT_INTR_INFO,
627 VM_EXIT_INSTRUCTION_LEN,
628 IDT_VECTORING_INFO_FIELD,
629 IDT_VECTORING_ERROR_CODE,
630 VM_EXIT_INTR_ERROR_CODE,
631 EXIT_QUALIFICATION,
632 GUEST_LINEAR_ADDRESS,
633 GUEST_PHYSICAL_ADDRESS
634};
Bandan Dasfe2b2012014-04-21 15:20:14 -0400635static int max_shadow_read_only_fields =
Abel Gordon4607c2d2013-04-18 14:35:55 +0300636 ARRAY_SIZE(shadow_read_only_fields);
637
Bandan Dasfe2b2012014-04-21 15:20:14 -0400638static unsigned long shadow_read_write_fields[] = {
Wanpeng Lia7c0b072014-08-21 19:46:50 +0800639 TPR_THRESHOLD,
Abel Gordon4607c2d2013-04-18 14:35:55 +0300640 GUEST_RIP,
641 GUEST_RSP,
642 GUEST_CR0,
643 GUEST_CR3,
644 GUEST_CR4,
645 GUEST_INTERRUPTIBILITY_INFO,
646 GUEST_RFLAGS,
647 GUEST_CS_SELECTOR,
648 GUEST_CS_AR_BYTES,
649 GUEST_CS_LIMIT,
650 GUEST_CS_BASE,
651 GUEST_ES_BASE,
Paolo Bonzini36be0b92014-02-24 12:30:04 +0100652 GUEST_BNDCFGS,
Abel Gordon4607c2d2013-04-18 14:35:55 +0300653 CR0_GUEST_HOST_MASK,
654 CR0_READ_SHADOW,
655 CR4_READ_SHADOW,
656 TSC_OFFSET,
657 EXCEPTION_BITMAP,
658 CPU_BASED_VM_EXEC_CONTROL,
659 VM_ENTRY_EXCEPTION_ERROR_CODE,
660 VM_ENTRY_INTR_INFO_FIELD,
661 VM_ENTRY_INSTRUCTION_LEN,
662 VM_ENTRY_EXCEPTION_ERROR_CODE,
663 HOST_FS_BASE,
664 HOST_GS_BASE,
665 HOST_FS_SELECTOR,
666 HOST_GS_SELECTOR
667};
Bandan Dasfe2b2012014-04-21 15:20:14 -0400668static int max_shadow_read_write_fields =
Abel Gordon4607c2d2013-04-18 14:35:55 +0300669 ARRAY_SIZE(shadow_read_write_fields);
670
Mathias Krause772e0312012-08-30 01:30:19 +0200671static const unsigned short vmcs_field_to_offset_table[] = {
Nadav Har'El22bd0352011-05-25 23:05:57 +0300672 FIELD(VIRTUAL_PROCESSOR_ID, virtual_processor_id),
Wincy Van705699a2015-02-03 23:58:17 +0800673 FIELD(POSTED_INTR_NV, posted_intr_nv),
Nadav Har'El22bd0352011-05-25 23:05:57 +0300674 FIELD(GUEST_ES_SELECTOR, guest_es_selector),
675 FIELD(GUEST_CS_SELECTOR, guest_cs_selector),
676 FIELD(GUEST_SS_SELECTOR, guest_ss_selector),
677 FIELD(GUEST_DS_SELECTOR, guest_ds_selector),
678 FIELD(GUEST_FS_SELECTOR, guest_fs_selector),
679 FIELD(GUEST_GS_SELECTOR, guest_gs_selector),
680 FIELD(GUEST_LDTR_SELECTOR, guest_ldtr_selector),
681 FIELD(GUEST_TR_SELECTOR, guest_tr_selector),
Wincy Van608406e2015-02-03 23:57:51 +0800682 FIELD(GUEST_INTR_STATUS, guest_intr_status),
Nadav Har'El22bd0352011-05-25 23:05:57 +0300683 FIELD(HOST_ES_SELECTOR, host_es_selector),
684 FIELD(HOST_CS_SELECTOR, host_cs_selector),
685 FIELD(HOST_SS_SELECTOR, host_ss_selector),
686 FIELD(HOST_DS_SELECTOR, host_ds_selector),
687 FIELD(HOST_FS_SELECTOR, host_fs_selector),
688 FIELD(HOST_GS_SELECTOR, host_gs_selector),
689 FIELD(HOST_TR_SELECTOR, host_tr_selector),
690 FIELD64(IO_BITMAP_A, io_bitmap_a),
691 FIELD64(IO_BITMAP_B, io_bitmap_b),
692 FIELD64(MSR_BITMAP, msr_bitmap),
693 FIELD64(VM_EXIT_MSR_STORE_ADDR, vm_exit_msr_store_addr),
694 FIELD64(VM_EXIT_MSR_LOAD_ADDR, vm_exit_msr_load_addr),
695 FIELD64(VM_ENTRY_MSR_LOAD_ADDR, vm_entry_msr_load_addr),
696 FIELD64(TSC_OFFSET, tsc_offset),
697 FIELD64(VIRTUAL_APIC_PAGE_ADDR, virtual_apic_page_addr),
698 FIELD64(APIC_ACCESS_ADDR, apic_access_addr),
Wincy Van705699a2015-02-03 23:58:17 +0800699 FIELD64(POSTED_INTR_DESC_ADDR, posted_intr_desc_addr),
Nadav Har'El22bd0352011-05-25 23:05:57 +0300700 FIELD64(EPT_POINTER, ept_pointer),
Wincy Van608406e2015-02-03 23:57:51 +0800701 FIELD64(EOI_EXIT_BITMAP0, eoi_exit_bitmap0),
702 FIELD64(EOI_EXIT_BITMAP1, eoi_exit_bitmap1),
703 FIELD64(EOI_EXIT_BITMAP2, eoi_exit_bitmap2),
704 FIELD64(EOI_EXIT_BITMAP3, eoi_exit_bitmap3),
Wanpeng Li81dc01f2014-12-04 19:11:07 +0800705 FIELD64(XSS_EXIT_BITMAP, xss_exit_bitmap),
Nadav Har'El22bd0352011-05-25 23:05:57 +0300706 FIELD64(GUEST_PHYSICAL_ADDRESS, guest_physical_address),
707 FIELD64(VMCS_LINK_POINTER, vmcs_link_pointer),
708 FIELD64(GUEST_IA32_DEBUGCTL, guest_ia32_debugctl),
709 FIELD64(GUEST_IA32_PAT, guest_ia32_pat),
710 FIELD64(GUEST_IA32_EFER, guest_ia32_efer),
711 FIELD64(GUEST_IA32_PERF_GLOBAL_CTRL, guest_ia32_perf_global_ctrl),
712 FIELD64(GUEST_PDPTR0, guest_pdptr0),
713 FIELD64(GUEST_PDPTR1, guest_pdptr1),
714 FIELD64(GUEST_PDPTR2, guest_pdptr2),
715 FIELD64(GUEST_PDPTR3, guest_pdptr3),
Paolo Bonzini36be0b92014-02-24 12:30:04 +0100716 FIELD64(GUEST_BNDCFGS, guest_bndcfgs),
Nadav Har'El22bd0352011-05-25 23:05:57 +0300717 FIELD64(HOST_IA32_PAT, host_ia32_pat),
718 FIELD64(HOST_IA32_EFER, host_ia32_efer),
719 FIELD64(HOST_IA32_PERF_GLOBAL_CTRL, host_ia32_perf_global_ctrl),
720 FIELD(PIN_BASED_VM_EXEC_CONTROL, pin_based_vm_exec_control),
721 FIELD(CPU_BASED_VM_EXEC_CONTROL, cpu_based_vm_exec_control),
722 FIELD(EXCEPTION_BITMAP, exception_bitmap),
723 FIELD(PAGE_FAULT_ERROR_CODE_MASK, page_fault_error_code_mask),
724 FIELD(PAGE_FAULT_ERROR_CODE_MATCH, page_fault_error_code_match),
725 FIELD(CR3_TARGET_COUNT, cr3_target_count),
726 FIELD(VM_EXIT_CONTROLS, vm_exit_controls),
727 FIELD(VM_EXIT_MSR_STORE_COUNT, vm_exit_msr_store_count),
728 FIELD(VM_EXIT_MSR_LOAD_COUNT, vm_exit_msr_load_count),
729 FIELD(VM_ENTRY_CONTROLS, vm_entry_controls),
730 FIELD(VM_ENTRY_MSR_LOAD_COUNT, vm_entry_msr_load_count),
731 FIELD(VM_ENTRY_INTR_INFO_FIELD, vm_entry_intr_info_field),
732 FIELD(VM_ENTRY_EXCEPTION_ERROR_CODE, vm_entry_exception_error_code),
733 FIELD(VM_ENTRY_INSTRUCTION_LEN, vm_entry_instruction_len),
734 FIELD(TPR_THRESHOLD, tpr_threshold),
735 FIELD(SECONDARY_VM_EXEC_CONTROL, secondary_vm_exec_control),
736 FIELD(VM_INSTRUCTION_ERROR, vm_instruction_error),
737 FIELD(VM_EXIT_REASON, vm_exit_reason),
738 FIELD(VM_EXIT_INTR_INFO, vm_exit_intr_info),
739 FIELD(VM_EXIT_INTR_ERROR_CODE, vm_exit_intr_error_code),
740 FIELD(IDT_VECTORING_INFO_FIELD, idt_vectoring_info_field),
741 FIELD(IDT_VECTORING_ERROR_CODE, idt_vectoring_error_code),
742 FIELD(VM_EXIT_INSTRUCTION_LEN, vm_exit_instruction_len),
743 FIELD(VMX_INSTRUCTION_INFO, vmx_instruction_info),
744 FIELD(GUEST_ES_LIMIT, guest_es_limit),
745 FIELD(GUEST_CS_LIMIT, guest_cs_limit),
746 FIELD(GUEST_SS_LIMIT, guest_ss_limit),
747 FIELD(GUEST_DS_LIMIT, guest_ds_limit),
748 FIELD(GUEST_FS_LIMIT, guest_fs_limit),
749 FIELD(GUEST_GS_LIMIT, guest_gs_limit),
750 FIELD(GUEST_LDTR_LIMIT, guest_ldtr_limit),
751 FIELD(GUEST_TR_LIMIT, guest_tr_limit),
752 FIELD(GUEST_GDTR_LIMIT, guest_gdtr_limit),
753 FIELD(GUEST_IDTR_LIMIT, guest_idtr_limit),
754 FIELD(GUEST_ES_AR_BYTES, guest_es_ar_bytes),
755 FIELD(GUEST_CS_AR_BYTES, guest_cs_ar_bytes),
756 FIELD(GUEST_SS_AR_BYTES, guest_ss_ar_bytes),
757 FIELD(GUEST_DS_AR_BYTES, guest_ds_ar_bytes),
758 FIELD(GUEST_FS_AR_BYTES, guest_fs_ar_bytes),
759 FIELD(GUEST_GS_AR_BYTES, guest_gs_ar_bytes),
760 FIELD(GUEST_LDTR_AR_BYTES, guest_ldtr_ar_bytes),
761 FIELD(GUEST_TR_AR_BYTES, guest_tr_ar_bytes),
762 FIELD(GUEST_INTERRUPTIBILITY_INFO, guest_interruptibility_info),
763 FIELD(GUEST_ACTIVITY_STATE, guest_activity_state),
764 FIELD(GUEST_SYSENTER_CS, guest_sysenter_cs),
765 FIELD(HOST_IA32_SYSENTER_CS, host_ia32_sysenter_cs),
Jan Kiszka0238ea92013-03-13 11:31:24 +0100766 FIELD(VMX_PREEMPTION_TIMER_VALUE, vmx_preemption_timer_value),
Nadav Har'El22bd0352011-05-25 23:05:57 +0300767 FIELD(CR0_GUEST_HOST_MASK, cr0_guest_host_mask),
768 FIELD(CR4_GUEST_HOST_MASK, cr4_guest_host_mask),
769 FIELD(CR0_READ_SHADOW, cr0_read_shadow),
770 FIELD(CR4_READ_SHADOW, cr4_read_shadow),
771 FIELD(CR3_TARGET_VALUE0, cr3_target_value0),
772 FIELD(CR3_TARGET_VALUE1, cr3_target_value1),
773 FIELD(CR3_TARGET_VALUE2, cr3_target_value2),
774 FIELD(CR3_TARGET_VALUE3, cr3_target_value3),
775 FIELD(EXIT_QUALIFICATION, exit_qualification),
776 FIELD(GUEST_LINEAR_ADDRESS, guest_linear_address),
777 FIELD(GUEST_CR0, guest_cr0),
778 FIELD(GUEST_CR3, guest_cr3),
779 FIELD(GUEST_CR4, guest_cr4),
780 FIELD(GUEST_ES_BASE, guest_es_base),
781 FIELD(GUEST_CS_BASE, guest_cs_base),
782 FIELD(GUEST_SS_BASE, guest_ss_base),
783 FIELD(GUEST_DS_BASE, guest_ds_base),
784 FIELD(GUEST_FS_BASE, guest_fs_base),
785 FIELD(GUEST_GS_BASE, guest_gs_base),
786 FIELD(GUEST_LDTR_BASE, guest_ldtr_base),
787 FIELD(GUEST_TR_BASE, guest_tr_base),
788 FIELD(GUEST_GDTR_BASE, guest_gdtr_base),
789 FIELD(GUEST_IDTR_BASE, guest_idtr_base),
790 FIELD(GUEST_DR7, guest_dr7),
791 FIELD(GUEST_RSP, guest_rsp),
792 FIELD(GUEST_RIP, guest_rip),
793 FIELD(GUEST_RFLAGS, guest_rflags),
794 FIELD(GUEST_PENDING_DBG_EXCEPTIONS, guest_pending_dbg_exceptions),
795 FIELD(GUEST_SYSENTER_ESP, guest_sysenter_esp),
796 FIELD(GUEST_SYSENTER_EIP, guest_sysenter_eip),
797 FIELD(HOST_CR0, host_cr0),
798 FIELD(HOST_CR3, host_cr3),
799 FIELD(HOST_CR4, host_cr4),
800 FIELD(HOST_FS_BASE, host_fs_base),
801 FIELD(HOST_GS_BASE, host_gs_base),
802 FIELD(HOST_TR_BASE, host_tr_base),
803 FIELD(HOST_GDTR_BASE, host_gdtr_base),
804 FIELD(HOST_IDTR_BASE, host_idtr_base),
805 FIELD(HOST_IA32_SYSENTER_ESP, host_ia32_sysenter_esp),
806 FIELD(HOST_IA32_SYSENTER_EIP, host_ia32_sysenter_eip),
807 FIELD(HOST_RSP, host_rsp),
808 FIELD(HOST_RIP, host_rip),
809};
Nadav Har'El22bd0352011-05-25 23:05:57 +0300810
811static inline short vmcs_field_to_offset(unsigned long field)
812{
Paolo Bonzinia2ae9df2014-11-04 18:31:19 +0100813 BUILD_BUG_ON(ARRAY_SIZE(vmcs_field_to_offset_table) > SHRT_MAX);
814
815 if (field >= ARRAY_SIZE(vmcs_field_to_offset_table) ||
816 vmcs_field_to_offset_table[field] == 0)
817 return -ENOENT;
818
Nadav Har'El22bd0352011-05-25 23:05:57 +0300819 return vmcs_field_to_offset_table[field];
820}
821
Nadav Har'Ela9d30f32011-05-25 23:03:55 +0300822static inline struct vmcs12 *get_vmcs12(struct kvm_vcpu *vcpu)
823{
824 return to_vmx(vcpu)->nested.current_vmcs12;
825}
826
827static struct page *nested_get_page(struct kvm_vcpu *vcpu, gpa_t addr)
828{
Paolo Bonzini54bf36a2015-04-08 15:39:23 +0200829 struct page *page = kvm_vcpu_gfn_to_page(vcpu, addr >> PAGE_SHIFT);
Xiao Guangrong32cad842012-08-03 15:42:52 +0800830 if (is_error_page(page))
Nadav Har'Ela9d30f32011-05-25 23:03:55 +0300831 return NULL;
Xiao Guangrong32cad842012-08-03 15:42:52 +0800832
Nadav Har'Ela9d30f32011-05-25 23:03:55 +0300833 return page;
834}
835
836static void nested_release_page(struct page *page)
837{
838 kvm_release_page_dirty(page);
839}
840
841static void nested_release_page_clean(struct page *page)
842{
843 kvm_release_page_clean(page);
844}
845
Nadav Har'Elbfd0a562013-08-05 11:07:17 +0300846static unsigned long nested_ept_get_cr3(struct kvm_vcpu *vcpu);
Sheng Yang4e1096d2008-07-06 19:16:51 +0800847static u64 construct_eptp(unsigned long root_hpa);
Dongxiao Xu4610c9c2010-05-11 18:29:48 +0800848static void kvm_cpu_vmxon(u64 addr);
849static void kvm_cpu_vmxoff(void);
Paolo Bonzini93c4adc2014-03-05 23:19:52 +0100850static bool vmx_mpx_supported(void);
Wanpeng Lif53cd632014-12-02 19:14:58 +0800851static bool vmx_xsaves_supported(void);
Paolo Bonzinid50ab6c2015-07-29 11:49:59 +0200852static int vmx_cpu_uses_apicv(struct kvm_vcpu *vcpu);
Gleb Natapov776e58e2011-03-13 12:34:27 +0200853static int vmx_set_tss_addr(struct kvm *kvm, unsigned int addr);
Orit Wassermanb246dd52012-05-31 14:49:22 +0300854static void vmx_set_segment(struct kvm_vcpu *vcpu,
855 struct kvm_segment *var, int seg);
856static void vmx_get_segment(struct kvm_vcpu *vcpu,
857 struct kvm_segment *var, int seg);
Gleb Natapovd99e4152012-12-20 16:57:45 +0200858static bool guest_state_valid(struct kvm_vcpu *vcpu);
859static u32 vmx_segment_access_rights(struct kvm_segment *var);
Yang Zhanga20ed542013-04-11 19:25:15 +0800860static void vmx_sync_pir_to_irr_dummy(struct kvm_vcpu *vcpu);
Abel Gordonc3114422013-04-18 14:38:55 +0300861static void copy_vmcs12_to_shadow(struct vcpu_vmx *vmx);
Abel Gordon16f5b902013-04-18 14:38:25 +0300862static void copy_shadow_to_vmcs12(struct vcpu_vmx *vmx);
Tang Chena255d472014-09-16 18:41:58 +0800863static int alloc_identity_pagetable(struct kvm *kvm);
Avi Kivity75880a02007-06-20 11:20:04 +0300864
Avi Kivity6aa8b732006-12-10 02:21:36 -0800865static DEFINE_PER_CPU(struct vmcs *, vmxarea);
866static DEFINE_PER_CPU(struct vmcs *, current_vmcs);
Nadav Har'Eld462b812011-05-24 15:26:10 +0300867/*
868 * We maintain a per-CPU linked-list of VMCS loaded on that CPU. This is needed
869 * when a CPU is brought down, and we need to VMCLEAR all VMCSs loaded on it.
870 */
871static DEFINE_PER_CPU(struct list_head, loaded_vmcss_on_cpu);
Avi Kivity3444d7d2010-07-26 18:32:38 +0300872static DEFINE_PER_CPU(struct desc_ptr, host_gdt);
Avi Kivity6aa8b732006-12-10 02:21:36 -0800873
Avi Kivity3e7c73e2009-02-24 21:46:19 +0200874static unsigned long *vmx_io_bitmap_a;
875static unsigned long *vmx_io_bitmap_b;
Avi Kivity58972972009-02-24 22:26:47 +0200876static unsigned long *vmx_msr_bitmap_legacy;
877static unsigned long *vmx_msr_bitmap_longmode;
Yang Zhang8d146952013-01-25 10:18:50 +0800878static unsigned long *vmx_msr_bitmap_legacy_x2apic;
879static unsigned long *vmx_msr_bitmap_longmode_x2apic;
Wincy Van3af18d92015-02-03 23:49:31 +0800880static unsigned long *vmx_msr_bitmap_nested;
Abel Gordon4607c2d2013-04-18 14:35:55 +0300881static unsigned long *vmx_vmread_bitmap;
882static unsigned long *vmx_vmwrite_bitmap;
He, Qingfdef3ad2007-04-30 09:45:24 +0300883
Avi Kivity110312c2010-12-21 12:54:20 +0200884static bool cpu_has_load_ia32_efer;
Gleb Natapov8bf00a52011-10-05 14:01:22 +0200885static bool cpu_has_load_perf_global_ctrl;
Avi Kivity110312c2010-12-21 12:54:20 +0200886
Sheng Yang2384d2b2008-01-17 15:14:33 +0800887static DECLARE_BITMAP(vmx_vpid_bitmap, VMX_NR_VPIDS);
888static DEFINE_SPINLOCK(vmx_vpid_lock);
889
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +0300890static struct vmcs_config {
Avi Kivity6aa8b732006-12-10 02:21:36 -0800891 int size;
892 int order;
893 u32 revision_id;
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +0300894 u32 pin_based_exec_ctrl;
895 u32 cpu_based_exec_ctrl;
Sheng Yangf78e0e22007-10-29 09:40:42 +0800896 u32 cpu_based_2nd_exec_ctrl;
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +0300897 u32 vmexit_ctrl;
898 u32 vmentry_ctrl;
899} vmcs_config;
Avi Kivity6aa8b732006-12-10 02:21:36 -0800900
Hannes Ederefff9e52008-11-28 17:02:06 +0100901static struct vmx_capability {
Sheng Yangd56f5462008-04-25 10:13:16 +0800902 u32 ept;
903 u32 vpid;
904} vmx_capability;
905
Avi Kivity6aa8b732006-12-10 02:21:36 -0800906#define VMX_SEGMENT_FIELD(seg) \
907 [VCPU_SREG_##seg] = { \
908 .selector = GUEST_##seg##_SELECTOR, \
909 .base = GUEST_##seg##_BASE, \
910 .limit = GUEST_##seg##_LIMIT, \
911 .ar_bytes = GUEST_##seg##_AR_BYTES, \
912 }
913
Mathias Krause772e0312012-08-30 01:30:19 +0200914static const struct kvm_vmx_segment_field {
Avi Kivity6aa8b732006-12-10 02:21:36 -0800915 unsigned selector;
916 unsigned base;
917 unsigned limit;
918 unsigned ar_bytes;
919} kvm_vmx_segment_fields[] = {
920 VMX_SEGMENT_FIELD(CS),
921 VMX_SEGMENT_FIELD(DS),
922 VMX_SEGMENT_FIELD(ES),
923 VMX_SEGMENT_FIELD(FS),
924 VMX_SEGMENT_FIELD(GS),
925 VMX_SEGMENT_FIELD(SS),
926 VMX_SEGMENT_FIELD(TR),
927 VMX_SEGMENT_FIELD(LDTR),
928};
929
Avi Kivity26bb0982009-09-07 11:14:12 +0300930static u64 host_efer;
931
Avi Kivity6de4f3a2009-05-31 22:58:47 +0300932static void ept_save_pdptrs(struct kvm_vcpu *vcpu);
933
Avi Kivity4d56c8a2007-04-19 14:28:44 +0300934/*
Brian Gerst8c065852010-07-17 09:03:26 -0400935 * Keep MSR_STAR at the end, as setup_msrs() will try to optimize it
Avi Kivity4d56c8a2007-04-19 14:28:44 +0300936 * away by decrementing the array size.
937 */
Avi Kivity6aa8b732006-12-10 02:21:36 -0800938static const u32 vmx_msr_index[] = {
Avi Kivity05b3e0c2006-12-13 00:33:45 -0800939#ifdef CONFIG_X86_64
Avi Kivity44ea2b12009-09-06 15:55:37 +0300940 MSR_SYSCALL_MASK, MSR_LSTAR, MSR_CSTAR,
Avi Kivity6aa8b732006-12-10 02:21:36 -0800941#endif
Brian Gerst8c065852010-07-17 09:03:26 -0400942 MSR_EFER, MSR_TSC_AUX, MSR_STAR,
Avi Kivity6aa8b732006-12-10 02:21:36 -0800943};
Avi Kivity6aa8b732006-12-10 02:21:36 -0800944
Gui Jianfeng31299942010-03-15 17:29:09 +0800945static inline bool is_page_fault(u32 intr_info)
Avi Kivity6aa8b732006-12-10 02:21:36 -0800946{
947 return (intr_info & (INTR_INFO_INTR_TYPE_MASK | INTR_INFO_VECTOR_MASK |
948 INTR_INFO_VALID_MASK)) ==
Jan Kiszka8ab2d2e2008-12-15 13:52:10 +0100949 (INTR_TYPE_HARD_EXCEPTION | PF_VECTOR | INTR_INFO_VALID_MASK);
Avi Kivity6aa8b732006-12-10 02:21:36 -0800950}
951
Gui Jianfeng31299942010-03-15 17:29:09 +0800952static inline bool is_no_device(u32 intr_info)
Anthony Liguori2ab455c2007-04-27 09:29:49 +0300953{
954 return (intr_info & (INTR_INFO_INTR_TYPE_MASK | INTR_INFO_VECTOR_MASK |
955 INTR_INFO_VALID_MASK)) ==
Jan Kiszka8ab2d2e2008-12-15 13:52:10 +0100956 (INTR_TYPE_HARD_EXCEPTION | NM_VECTOR | INTR_INFO_VALID_MASK);
Anthony Liguori2ab455c2007-04-27 09:29:49 +0300957}
958
Gui Jianfeng31299942010-03-15 17:29:09 +0800959static inline bool is_invalid_opcode(u32 intr_info)
Anthony Liguori7aa81cc2007-09-17 14:57:50 -0500960{
961 return (intr_info & (INTR_INFO_INTR_TYPE_MASK | INTR_INFO_VECTOR_MASK |
962 INTR_INFO_VALID_MASK)) ==
Jan Kiszka8ab2d2e2008-12-15 13:52:10 +0100963 (INTR_TYPE_HARD_EXCEPTION | UD_VECTOR | INTR_INFO_VALID_MASK);
Anthony Liguori7aa81cc2007-09-17 14:57:50 -0500964}
965
Gui Jianfeng31299942010-03-15 17:29:09 +0800966static inline bool is_external_interrupt(u32 intr_info)
Avi Kivity6aa8b732006-12-10 02:21:36 -0800967{
968 return (intr_info & (INTR_INFO_INTR_TYPE_MASK | INTR_INFO_VALID_MASK))
969 == (INTR_TYPE_EXT_INTR | INTR_INFO_VALID_MASK);
970}
971
Gui Jianfeng31299942010-03-15 17:29:09 +0800972static inline bool is_machine_check(u32 intr_info)
Andi Kleena0861c02009-06-08 17:37:09 +0800973{
974 return (intr_info & (INTR_INFO_INTR_TYPE_MASK | INTR_INFO_VECTOR_MASK |
975 INTR_INFO_VALID_MASK)) ==
976 (INTR_TYPE_HARD_EXCEPTION | MC_VECTOR | INTR_INFO_VALID_MASK);
977}
978
Gui Jianfeng31299942010-03-15 17:29:09 +0800979static inline bool cpu_has_vmx_msr_bitmap(void)
Sheng Yang25c5f222008-03-28 13:18:56 +0800980{
Sheng Yang04547152009-04-01 15:52:31 +0800981 return vmcs_config.cpu_based_exec_ctrl & CPU_BASED_USE_MSR_BITMAPS;
Sheng Yang25c5f222008-03-28 13:18:56 +0800982}
983
Gui Jianfeng31299942010-03-15 17:29:09 +0800984static inline bool cpu_has_vmx_tpr_shadow(void)
Yang, Sheng6e5d8652007-09-12 18:03:11 +0800985{
Sheng Yang04547152009-04-01 15:52:31 +0800986 return vmcs_config.cpu_based_exec_ctrl & CPU_BASED_TPR_SHADOW;
Yang, Sheng6e5d8652007-09-12 18:03:11 +0800987}
988
Paolo Bonzini35754c92015-07-29 12:05:37 +0200989static inline bool cpu_need_tpr_shadow(struct kvm_vcpu *vcpu)
Yang, Sheng6e5d8652007-09-12 18:03:11 +0800990{
Paolo Bonzini35754c92015-07-29 12:05:37 +0200991 return cpu_has_vmx_tpr_shadow() && lapic_in_kernel(vcpu);
Yang, Sheng6e5d8652007-09-12 18:03:11 +0800992}
993
Gui Jianfeng31299942010-03-15 17:29:09 +0800994static inline bool cpu_has_secondary_exec_ctrls(void)
Sheng Yangf78e0e22007-10-29 09:40:42 +0800995{
Sheng Yang04547152009-04-01 15:52:31 +0800996 return vmcs_config.cpu_based_exec_ctrl &
997 CPU_BASED_ACTIVATE_SECONDARY_CONTROLS;
Sheng Yangf78e0e22007-10-29 09:40:42 +0800998}
999
Avi Kivity774ead32007-12-26 13:57:04 +02001000static inline bool cpu_has_vmx_virtualize_apic_accesses(void)
Sheng Yangf78e0e22007-10-29 09:40:42 +08001001{
Sheng Yang04547152009-04-01 15:52:31 +08001002 return vmcs_config.cpu_based_2nd_exec_ctrl &
1003 SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES;
1004}
1005
Yang Zhang8d146952013-01-25 10:18:50 +08001006static inline bool cpu_has_vmx_virtualize_x2apic_mode(void)
1007{
1008 return vmcs_config.cpu_based_2nd_exec_ctrl &
1009 SECONDARY_EXEC_VIRTUALIZE_X2APIC_MODE;
1010}
1011
Yang Zhang83d4c282013-01-25 10:18:49 +08001012static inline bool cpu_has_vmx_apic_register_virt(void)
1013{
1014 return vmcs_config.cpu_based_2nd_exec_ctrl &
1015 SECONDARY_EXEC_APIC_REGISTER_VIRT;
1016}
1017
Yang Zhangc7c9c562013-01-25 10:18:51 +08001018static inline bool cpu_has_vmx_virtual_intr_delivery(void)
1019{
1020 return vmcs_config.cpu_based_2nd_exec_ctrl &
1021 SECONDARY_EXEC_VIRTUAL_INTR_DELIVERY;
1022}
1023
Yang Zhang01e439b2013-04-11 19:25:12 +08001024static inline bool cpu_has_vmx_posted_intr(void)
1025{
Paolo Bonzinid6a858d2015-09-28 11:58:14 +02001026 return IS_ENABLED(CONFIG_X86_LOCAL_APIC) &&
1027 vmcs_config.pin_based_exec_ctrl & PIN_BASED_POSTED_INTR;
Yang Zhang01e439b2013-04-11 19:25:12 +08001028}
1029
1030static inline bool cpu_has_vmx_apicv(void)
1031{
1032 return cpu_has_vmx_apic_register_virt() &&
1033 cpu_has_vmx_virtual_intr_delivery() &&
1034 cpu_has_vmx_posted_intr();
1035}
1036
Sheng Yang04547152009-04-01 15:52:31 +08001037static inline bool cpu_has_vmx_flexpriority(void)
1038{
1039 return cpu_has_vmx_tpr_shadow() &&
1040 cpu_has_vmx_virtualize_apic_accesses();
Sheng Yangf78e0e22007-10-29 09:40:42 +08001041}
1042
Marcelo Tosattie7997942009-06-11 12:07:40 -03001043static inline bool cpu_has_vmx_ept_execute_only(void)
1044{
Gui Jianfeng31299942010-03-15 17:29:09 +08001045 return vmx_capability.ept & VMX_EPT_EXECUTE_ONLY_BIT;
Marcelo Tosattie7997942009-06-11 12:07:40 -03001046}
1047
Marcelo Tosattie7997942009-06-11 12:07:40 -03001048static inline bool cpu_has_vmx_ept_2m_page(void)
1049{
Gui Jianfeng31299942010-03-15 17:29:09 +08001050 return vmx_capability.ept & VMX_EPT_2MB_PAGE_BIT;
Marcelo Tosattie7997942009-06-11 12:07:40 -03001051}
1052
Sheng Yang878403b2010-01-05 19:02:29 +08001053static inline bool cpu_has_vmx_ept_1g_page(void)
1054{
Gui Jianfeng31299942010-03-15 17:29:09 +08001055 return vmx_capability.ept & VMX_EPT_1GB_PAGE_BIT;
Sheng Yang878403b2010-01-05 19:02:29 +08001056}
1057
Sheng Yang4bc9b982010-06-02 14:05:24 +08001058static inline bool cpu_has_vmx_ept_4levels(void)
1059{
1060 return vmx_capability.ept & VMX_EPT_PAGE_WALK_4_BIT;
1061}
1062
Xudong Hao83c3a332012-05-28 19:33:35 +08001063static inline bool cpu_has_vmx_ept_ad_bits(void)
1064{
1065 return vmx_capability.ept & VMX_EPT_AD_BIT;
1066}
1067
Gui Jianfeng31299942010-03-15 17:29:09 +08001068static inline bool cpu_has_vmx_invept_context(void)
Sheng Yangd56f5462008-04-25 10:13:16 +08001069{
Gui Jianfeng31299942010-03-15 17:29:09 +08001070 return vmx_capability.ept & VMX_EPT_EXTENT_CONTEXT_BIT;
Sheng Yangd56f5462008-04-25 10:13:16 +08001071}
1072
Gui Jianfeng31299942010-03-15 17:29:09 +08001073static inline bool cpu_has_vmx_invept_global(void)
Sheng Yangd56f5462008-04-25 10:13:16 +08001074{
Gui Jianfeng31299942010-03-15 17:29:09 +08001075 return vmx_capability.ept & VMX_EPT_EXTENT_GLOBAL_BIT;
Sheng Yangd56f5462008-04-25 10:13:16 +08001076}
1077
Gui Jianfeng518c8ae2010-06-04 08:51:39 +08001078static inline bool cpu_has_vmx_invvpid_single(void)
1079{
1080 return vmx_capability.vpid & VMX_VPID_EXTENT_SINGLE_CONTEXT_BIT;
1081}
1082
Gui Jianfengb9d762f2010-06-07 10:32:29 +08001083static inline bool cpu_has_vmx_invvpid_global(void)
1084{
1085 return vmx_capability.vpid & VMX_VPID_EXTENT_GLOBAL_CONTEXT_BIT;
1086}
1087
Gui Jianfeng31299942010-03-15 17:29:09 +08001088static inline bool cpu_has_vmx_ept(void)
Sheng Yangd56f5462008-04-25 10:13:16 +08001089{
Sheng Yang04547152009-04-01 15:52:31 +08001090 return vmcs_config.cpu_based_2nd_exec_ctrl &
1091 SECONDARY_EXEC_ENABLE_EPT;
Sheng Yangd56f5462008-04-25 10:13:16 +08001092}
1093
Gui Jianfeng31299942010-03-15 17:29:09 +08001094static inline bool cpu_has_vmx_unrestricted_guest(void)
Nitin A Kamble3a624e22009-06-08 11:34:16 -07001095{
1096 return vmcs_config.cpu_based_2nd_exec_ctrl &
1097 SECONDARY_EXEC_UNRESTRICTED_GUEST;
1098}
1099
Gui Jianfeng31299942010-03-15 17:29:09 +08001100static inline bool cpu_has_vmx_ple(void)
Zhai, Edwin4b8d54f2009-10-09 18:03:20 +08001101{
1102 return vmcs_config.cpu_based_2nd_exec_ctrl &
1103 SECONDARY_EXEC_PAUSE_LOOP_EXITING;
1104}
1105
Paolo Bonzini35754c92015-07-29 12:05:37 +02001106static inline bool cpu_need_virtualize_apic_accesses(struct kvm_vcpu *vcpu)
Sheng Yangf78e0e22007-10-29 09:40:42 +08001107{
Paolo Bonzini35754c92015-07-29 12:05:37 +02001108 return flexpriority_enabled && lapic_in_kernel(vcpu);
Sheng Yangf78e0e22007-10-29 09:40:42 +08001109}
1110
Gui Jianfeng31299942010-03-15 17:29:09 +08001111static inline bool cpu_has_vmx_vpid(void)
Sheng Yang2384d2b2008-01-17 15:14:33 +08001112{
Sheng Yang04547152009-04-01 15:52:31 +08001113 return vmcs_config.cpu_based_2nd_exec_ctrl &
1114 SECONDARY_EXEC_ENABLE_VPID;
Sheng Yang2384d2b2008-01-17 15:14:33 +08001115}
1116
Gui Jianfeng31299942010-03-15 17:29:09 +08001117static inline bool cpu_has_vmx_rdtscp(void)
Sheng Yang4e47c7a2009-12-18 16:48:47 +08001118{
1119 return vmcs_config.cpu_based_2nd_exec_ctrl &
1120 SECONDARY_EXEC_RDTSCP;
1121}
1122
Mao, Junjiead756a12012-07-02 01:18:48 +00001123static inline bool cpu_has_vmx_invpcid(void)
1124{
1125 return vmcs_config.cpu_based_2nd_exec_ctrl &
1126 SECONDARY_EXEC_ENABLE_INVPCID;
1127}
1128
Gui Jianfeng31299942010-03-15 17:29:09 +08001129static inline bool cpu_has_virtual_nmis(void)
Sheng Yangf08864b2008-05-15 18:23:25 +08001130{
1131 return vmcs_config.pin_based_exec_ctrl & PIN_BASED_VIRTUAL_NMIS;
1132}
1133
Sheng Yangf5f48ee2010-06-30 12:25:15 +08001134static inline bool cpu_has_vmx_wbinvd_exit(void)
1135{
1136 return vmcs_config.cpu_based_2nd_exec_ctrl &
1137 SECONDARY_EXEC_WBINVD_EXITING;
1138}
1139
Abel Gordonabc4fc52013-04-18 14:35:25 +03001140static inline bool cpu_has_vmx_shadow_vmcs(void)
1141{
1142 u64 vmx_msr;
1143 rdmsrl(MSR_IA32_VMX_MISC, vmx_msr);
1144 /* check if the cpu supports writing r/o exit information fields */
1145 if (!(vmx_msr & MSR_IA32_VMX_MISC_VMWRITE_SHADOW_RO_FIELDS))
1146 return false;
1147
1148 return vmcs_config.cpu_based_2nd_exec_ctrl &
1149 SECONDARY_EXEC_SHADOW_VMCS;
1150}
1151
Kai Huang843e4332015-01-28 10:54:28 +08001152static inline bool cpu_has_vmx_pml(void)
1153{
1154 return vmcs_config.cpu_based_2nd_exec_ctrl & SECONDARY_EXEC_ENABLE_PML;
1155}
1156
Sheng Yang04547152009-04-01 15:52:31 +08001157static inline bool report_flexpriority(void)
1158{
1159 return flexpriority_enabled;
1160}
1161
Nadav Har'Elfe3ef052011-05-25 23:10:02 +03001162static inline bool nested_cpu_has(struct vmcs12 *vmcs12, u32 bit)
1163{
1164 return vmcs12->cpu_based_vm_exec_control & bit;
1165}
1166
1167static inline bool nested_cpu_has2(struct vmcs12 *vmcs12, u32 bit)
1168{
1169 return (vmcs12->cpu_based_vm_exec_control &
1170 CPU_BASED_ACTIVATE_SECONDARY_CONTROLS) &&
1171 (vmcs12->secondary_vm_exec_control & bit);
1172}
1173
Nadav Har'Elf5c43682013-08-05 11:07:20 +03001174static inline bool nested_cpu_has_virtual_nmis(struct vmcs12 *vmcs12)
Nadav Har'El644d7112011-05-25 23:12:35 +03001175{
1176 return vmcs12->pin_based_vm_exec_control & PIN_BASED_VIRTUAL_NMIS;
1177}
1178
Jan Kiszkaf4124502014-03-07 20:03:13 +01001179static inline bool nested_cpu_has_preemption_timer(struct vmcs12 *vmcs12)
1180{
1181 return vmcs12->pin_based_vm_exec_control &
1182 PIN_BASED_VMX_PREEMPTION_TIMER;
1183}
1184
Nadav Har'El155a97a2013-08-05 11:07:16 +03001185static inline int nested_cpu_has_ept(struct vmcs12 *vmcs12)
1186{
1187 return nested_cpu_has2(vmcs12, SECONDARY_EXEC_ENABLE_EPT);
1188}
1189
Wanpeng Li81dc01f2014-12-04 19:11:07 +08001190static inline bool nested_cpu_has_xsaves(struct vmcs12 *vmcs12)
1191{
1192 return nested_cpu_has2(vmcs12, SECONDARY_EXEC_XSAVES) &&
1193 vmx_xsaves_supported();
1194}
1195
Wincy Vanf2b93282015-02-03 23:56:03 +08001196static inline bool nested_cpu_has_virt_x2apic_mode(struct vmcs12 *vmcs12)
1197{
1198 return nested_cpu_has2(vmcs12, SECONDARY_EXEC_VIRTUALIZE_X2APIC_MODE);
1199}
1200
Wincy Van82f0dd42015-02-03 23:57:18 +08001201static inline bool nested_cpu_has_apic_reg_virt(struct vmcs12 *vmcs12)
1202{
1203 return nested_cpu_has2(vmcs12, SECONDARY_EXEC_APIC_REGISTER_VIRT);
1204}
1205
Wincy Van608406e2015-02-03 23:57:51 +08001206static inline bool nested_cpu_has_vid(struct vmcs12 *vmcs12)
1207{
1208 return nested_cpu_has2(vmcs12, SECONDARY_EXEC_VIRTUAL_INTR_DELIVERY);
1209}
1210
Wincy Van705699a2015-02-03 23:58:17 +08001211static inline bool nested_cpu_has_posted_intr(struct vmcs12 *vmcs12)
1212{
1213 return vmcs12->pin_based_vm_exec_control & PIN_BASED_POSTED_INTR;
1214}
1215
Nadav Har'El644d7112011-05-25 23:12:35 +03001216static inline bool is_exception(u32 intr_info)
1217{
1218 return (intr_info & (INTR_INFO_INTR_TYPE_MASK | INTR_INFO_VALID_MASK))
1219 == (INTR_TYPE_HARD_EXCEPTION | INTR_INFO_VALID_MASK);
1220}
1221
Jan Kiszka533558b2014-01-04 18:47:20 +01001222static void nested_vmx_vmexit(struct kvm_vcpu *vcpu, u32 exit_reason,
1223 u32 exit_intr_info,
1224 unsigned long exit_qualification);
Nadav Har'El7c177932011-05-25 23:12:04 +03001225static void nested_vmx_entry_failure(struct kvm_vcpu *vcpu,
1226 struct vmcs12 *vmcs12,
1227 u32 reason, unsigned long qualification);
1228
Rusty Russell8b9cf982007-07-30 16:31:43 +10001229static int __find_msr_index(struct vcpu_vmx *vmx, u32 msr)
Avi Kivity7725f0b2006-12-13 00:34:01 -08001230{
1231 int i;
1232
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -04001233 for (i = 0; i < vmx->nmsrs; ++i)
Avi Kivity26bb0982009-09-07 11:14:12 +03001234 if (vmx_msr_index[vmx->guest_msrs[i].index] == msr)
Eddie Donga75beee2007-05-17 18:55:15 +03001235 return i;
1236 return -1;
1237}
1238
Sheng Yang2384d2b2008-01-17 15:14:33 +08001239static inline void __invvpid(int ext, u16 vpid, gva_t gva)
1240{
1241 struct {
1242 u64 vpid : 16;
1243 u64 rsvd : 48;
1244 u64 gva;
1245 } operand = { vpid, 0, gva };
1246
Avi Kivity4ecac3f2008-05-13 13:23:38 +03001247 asm volatile (__ex(ASM_VMX_INVVPID)
Sheng Yang2384d2b2008-01-17 15:14:33 +08001248 /* CF==1 or ZF==1 --> rc = -1 */
1249 "; ja 1f ; ud2 ; 1:"
1250 : : "a"(&operand), "c"(ext) : "cc", "memory");
1251}
1252
Sheng Yang14394422008-04-28 12:24:45 +08001253static inline void __invept(int ext, u64 eptp, gpa_t gpa)
1254{
1255 struct {
1256 u64 eptp, gpa;
1257 } operand = {eptp, gpa};
1258
Avi Kivity4ecac3f2008-05-13 13:23:38 +03001259 asm volatile (__ex(ASM_VMX_INVEPT)
Sheng Yang14394422008-04-28 12:24:45 +08001260 /* CF==1 or ZF==1 --> rc = -1 */
1261 "; ja 1f ; ud2 ; 1:\n"
1262 : : "a" (&operand), "c" (ext) : "cc", "memory");
1263}
1264
Avi Kivity26bb0982009-09-07 11:14:12 +03001265static struct shared_msr_entry *find_msr_entry(struct vcpu_vmx *vmx, u32 msr)
Eddie Donga75beee2007-05-17 18:55:15 +03001266{
1267 int i;
1268
Rusty Russell8b9cf982007-07-30 16:31:43 +10001269 i = __find_msr_index(vmx, msr);
Eddie Donga75beee2007-05-17 18:55:15 +03001270 if (i >= 0)
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -04001271 return &vmx->guest_msrs[i];
Al Viro8b6d44c2007-02-09 16:38:40 +00001272 return NULL;
Avi Kivity7725f0b2006-12-13 00:34:01 -08001273}
1274
Avi Kivity6aa8b732006-12-10 02:21:36 -08001275static void vmcs_clear(struct vmcs *vmcs)
1276{
1277 u64 phys_addr = __pa(vmcs);
1278 u8 error;
1279
Avi Kivity4ecac3f2008-05-13 13:23:38 +03001280 asm volatile (__ex(ASM_VMX_VMCLEAR_RAX) "; setna %0"
Avi Kivity16d8f722010-12-21 16:51:50 +02001281 : "=qm"(error) : "a"(&phys_addr), "m"(phys_addr)
Avi Kivity6aa8b732006-12-10 02:21:36 -08001282 : "cc", "memory");
1283 if (error)
1284 printk(KERN_ERR "kvm: vmclear fail: %p/%llx\n",
1285 vmcs, phys_addr);
1286}
1287
Nadav Har'Eld462b812011-05-24 15:26:10 +03001288static inline void loaded_vmcs_init(struct loaded_vmcs *loaded_vmcs)
1289{
1290 vmcs_clear(loaded_vmcs->vmcs);
1291 loaded_vmcs->cpu = -1;
1292 loaded_vmcs->launched = 0;
1293}
1294
Dongxiao Xu7725b892010-05-11 18:29:38 +08001295static void vmcs_load(struct vmcs *vmcs)
1296{
1297 u64 phys_addr = __pa(vmcs);
1298 u8 error;
1299
1300 asm volatile (__ex(ASM_VMX_VMPTRLD_RAX) "; setna %0"
Avi Kivity16d8f722010-12-21 16:51:50 +02001301 : "=qm"(error) : "a"(&phys_addr), "m"(phys_addr)
Dongxiao Xu7725b892010-05-11 18:29:38 +08001302 : "cc", "memory");
1303 if (error)
Nadav Har'El2844d842011-05-25 23:16:40 +03001304 printk(KERN_ERR "kvm: vmptrld %p/%llx failed\n",
Dongxiao Xu7725b892010-05-11 18:29:38 +08001305 vmcs, phys_addr);
1306}
1307
Dave Young2965faa2015-09-09 15:38:55 -07001308#ifdef CONFIG_KEXEC_CORE
Zhang Yanfei8f536b72012-12-06 23:43:34 +08001309/*
1310 * This bitmap is used to indicate whether the vmclear
1311 * operation is enabled on all cpus. All disabled by
1312 * default.
1313 */
1314static cpumask_t crash_vmclear_enabled_bitmap = CPU_MASK_NONE;
1315
1316static inline void crash_enable_local_vmclear(int cpu)
1317{
1318 cpumask_set_cpu(cpu, &crash_vmclear_enabled_bitmap);
1319}
1320
1321static inline void crash_disable_local_vmclear(int cpu)
1322{
1323 cpumask_clear_cpu(cpu, &crash_vmclear_enabled_bitmap);
1324}
1325
1326static inline int crash_local_vmclear_enabled(int cpu)
1327{
1328 return cpumask_test_cpu(cpu, &crash_vmclear_enabled_bitmap);
1329}
1330
1331static void crash_vmclear_local_loaded_vmcss(void)
1332{
1333 int cpu = raw_smp_processor_id();
1334 struct loaded_vmcs *v;
1335
1336 if (!crash_local_vmclear_enabled(cpu))
1337 return;
1338
1339 list_for_each_entry(v, &per_cpu(loaded_vmcss_on_cpu, cpu),
1340 loaded_vmcss_on_cpu_link)
1341 vmcs_clear(v->vmcs);
1342}
1343#else
1344static inline void crash_enable_local_vmclear(int cpu) { }
1345static inline void crash_disable_local_vmclear(int cpu) { }
Dave Young2965faa2015-09-09 15:38:55 -07001346#endif /* CONFIG_KEXEC_CORE */
Zhang Yanfei8f536b72012-12-06 23:43:34 +08001347
Nadav Har'Eld462b812011-05-24 15:26:10 +03001348static void __loaded_vmcs_clear(void *arg)
Avi Kivity6aa8b732006-12-10 02:21:36 -08001349{
Nadav Har'Eld462b812011-05-24 15:26:10 +03001350 struct loaded_vmcs *loaded_vmcs = arg;
Ingo Molnard3b2c332007-01-05 16:36:23 -08001351 int cpu = raw_smp_processor_id();
Avi Kivity6aa8b732006-12-10 02:21:36 -08001352
Nadav Har'Eld462b812011-05-24 15:26:10 +03001353 if (loaded_vmcs->cpu != cpu)
1354 return; /* vcpu migration can race with cpu offline */
1355 if (per_cpu(current_vmcs, cpu) == loaded_vmcs->vmcs)
Avi Kivity6aa8b732006-12-10 02:21:36 -08001356 per_cpu(current_vmcs, cpu) = NULL;
Zhang Yanfei8f536b72012-12-06 23:43:34 +08001357 crash_disable_local_vmclear(cpu);
Nadav Har'Eld462b812011-05-24 15:26:10 +03001358 list_del(&loaded_vmcs->loaded_vmcss_on_cpu_link);
Xiao Guangrong5a560f82012-11-28 20:54:14 +08001359
1360 /*
1361 * we should ensure updating loaded_vmcs->loaded_vmcss_on_cpu_link
1362 * is before setting loaded_vmcs->vcpu to -1 which is done in
1363 * loaded_vmcs_init. Otherwise, other cpu can see vcpu = -1 fist
1364 * then adds the vmcs into percpu list before it is deleted.
1365 */
1366 smp_wmb();
1367
Nadav Har'Eld462b812011-05-24 15:26:10 +03001368 loaded_vmcs_init(loaded_vmcs);
Zhang Yanfei8f536b72012-12-06 23:43:34 +08001369 crash_enable_local_vmclear(cpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08001370}
1371
Nadav Har'Eld462b812011-05-24 15:26:10 +03001372static void loaded_vmcs_clear(struct loaded_vmcs *loaded_vmcs)
Avi Kivity8d0be2b2007-02-12 00:54:46 -08001373{
Xiao Guangronge6c7d322012-11-28 20:53:15 +08001374 int cpu = loaded_vmcs->cpu;
1375
1376 if (cpu != -1)
1377 smp_call_function_single(cpu,
1378 __loaded_vmcs_clear, loaded_vmcs, 1);
Avi Kivity8d0be2b2007-02-12 00:54:46 -08001379}
1380
Gui Jianfeng1760dd42010-06-07 10:33:27 +08001381static inline void vpid_sync_vcpu_single(struct vcpu_vmx *vmx)
Sheng Yang2384d2b2008-01-17 15:14:33 +08001382{
1383 if (vmx->vpid == 0)
1384 return;
1385
Gui Jianfeng518c8ae2010-06-04 08:51:39 +08001386 if (cpu_has_vmx_invvpid_single())
1387 __invvpid(VMX_VPID_EXTENT_SINGLE_CONTEXT, vmx->vpid, 0);
Sheng Yang2384d2b2008-01-17 15:14:33 +08001388}
1389
Gui Jianfengb9d762f2010-06-07 10:32:29 +08001390static inline void vpid_sync_vcpu_global(void)
1391{
1392 if (cpu_has_vmx_invvpid_global())
1393 __invvpid(VMX_VPID_EXTENT_ALL_CONTEXT, 0, 0);
1394}
1395
1396static inline void vpid_sync_context(struct vcpu_vmx *vmx)
1397{
1398 if (cpu_has_vmx_invvpid_single())
Gui Jianfeng1760dd42010-06-07 10:33:27 +08001399 vpid_sync_vcpu_single(vmx);
Gui Jianfengb9d762f2010-06-07 10:32:29 +08001400 else
1401 vpid_sync_vcpu_global();
1402}
1403
Sheng Yang14394422008-04-28 12:24:45 +08001404static inline void ept_sync_global(void)
1405{
1406 if (cpu_has_vmx_invept_global())
1407 __invept(VMX_EPT_EXTENT_GLOBAL, 0, 0);
1408}
1409
1410static inline void ept_sync_context(u64 eptp)
1411{
Avi Kivity089d0342009-03-23 18:26:32 +02001412 if (enable_ept) {
Sheng Yang14394422008-04-28 12:24:45 +08001413 if (cpu_has_vmx_invept_context())
1414 __invept(VMX_EPT_EXTENT_CONTEXT, eptp, 0);
1415 else
1416 ept_sync_global();
1417 }
1418}
1419
Avi Kivity96304212011-05-15 10:13:13 -04001420static __always_inline unsigned long vmcs_readl(unsigned long field)
Avi Kivity6aa8b732006-12-10 02:21:36 -08001421{
Avi Kivity5e520e62011-05-15 10:13:12 -04001422 unsigned long value;
Avi Kivity6aa8b732006-12-10 02:21:36 -08001423
Avi Kivity5e520e62011-05-15 10:13:12 -04001424 asm volatile (__ex_clear(ASM_VMX_VMREAD_RDX_RAX, "%0")
1425 : "=a"(value) : "d"(field) : "cc");
Avi Kivity6aa8b732006-12-10 02:21:36 -08001426 return value;
1427}
1428
Avi Kivity96304212011-05-15 10:13:13 -04001429static __always_inline u16 vmcs_read16(unsigned long field)
Avi Kivity6aa8b732006-12-10 02:21:36 -08001430{
1431 return vmcs_readl(field);
1432}
1433
Avi Kivity96304212011-05-15 10:13:13 -04001434static __always_inline u32 vmcs_read32(unsigned long field)
Avi Kivity6aa8b732006-12-10 02:21:36 -08001435{
1436 return vmcs_readl(field);
1437}
1438
Avi Kivity96304212011-05-15 10:13:13 -04001439static __always_inline u64 vmcs_read64(unsigned long field)
Avi Kivity6aa8b732006-12-10 02:21:36 -08001440{
Avi Kivity05b3e0c2006-12-13 00:33:45 -08001441#ifdef CONFIG_X86_64
Avi Kivity6aa8b732006-12-10 02:21:36 -08001442 return vmcs_readl(field);
1443#else
1444 return vmcs_readl(field) | ((u64)vmcs_readl(field+1) << 32);
1445#endif
1446}
1447
Avi Kivitye52de1b2007-01-05 16:36:56 -08001448static noinline void vmwrite_error(unsigned long field, unsigned long value)
1449{
1450 printk(KERN_ERR "vmwrite error: reg %lx value %lx (err %d)\n",
1451 field, value, vmcs_read32(VM_INSTRUCTION_ERROR));
1452 dump_stack();
1453}
1454
Avi Kivity6aa8b732006-12-10 02:21:36 -08001455static void vmcs_writel(unsigned long field, unsigned long value)
1456{
1457 u8 error;
1458
Avi Kivity4ecac3f2008-05-13 13:23:38 +03001459 asm volatile (__ex(ASM_VMX_VMWRITE_RAX_RDX) "; setna %0"
Mike Dayd77c26f2007-10-08 09:02:08 -04001460 : "=q"(error) : "a"(value), "d"(field) : "cc");
Avi Kivitye52de1b2007-01-05 16:36:56 -08001461 if (unlikely(error))
1462 vmwrite_error(field, value);
Avi Kivity6aa8b732006-12-10 02:21:36 -08001463}
1464
1465static void vmcs_write16(unsigned long field, u16 value)
1466{
1467 vmcs_writel(field, value);
1468}
1469
1470static void vmcs_write32(unsigned long field, u32 value)
1471{
1472 vmcs_writel(field, value);
1473}
1474
1475static void vmcs_write64(unsigned long field, u64 value)
1476{
Avi Kivity6aa8b732006-12-10 02:21:36 -08001477 vmcs_writel(field, value);
Avi Kivity7682f2d2008-05-12 19:25:43 +03001478#ifndef CONFIG_X86_64
Avi Kivity6aa8b732006-12-10 02:21:36 -08001479 asm volatile ("");
1480 vmcs_writel(field+1, value >> 32);
1481#endif
1482}
1483
Anthony Liguori2ab455c2007-04-27 09:29:49 +03001484static void vmcs_clear_bits(unsigned long field, u32 mask)
1485{
1486 vmcs_writel(field, vmcs_readl(field) & ~mask);
1487}
1488
1489static void vmcs_set_bits(unsigned long field, u32 mask)
1490{
1491 vmcs_writel(field, vmcs_readl(field) | mask);
1492}
1493
Gleb Natapov2961e8762013-11-25 15:37:13 +02001494static inline void vm_entry_controls_init(struct vcpu_vmx *vmx, u32 val)
1495{
1496 vmcs_write32(VM_ENTRY_CONTROLS, val);
1497 vmx->vm_entry_controls_shadow = val;
1498}
1499
1500static inline void vm_entry_controls_set(struct vcpu_vmx *vmx, u32 val)
1501{
1502 if (vmx->vm_entry_controls_shadow != val)
1503 vm_entry_controls_init(vmx, val);
1504}
1505
1506static inline u32 vm_entry_controls_get(struct vcpu_vmx *vmx)
1507{
1508 return vmx->vm_entry_controls_shadow;
1509}
1510
1511
1512static inline void vm_entry_controls_setbit(struct vcpu_vmx *vmx, u32 val)
1513{
1514 vm_entry_controls_set(vmx, vm_entry_controls_get(vmx) | val);
1515}
1516
1517static inline void vm_entry_controls_clearbit(struct vcpu_vmx *vmx, u32 val)
1518{
1519 vm_entry_controls_set(vmx, vm_entry_controls_get(vmx) & ~val);
1520}
1521
1522static inline void vm_exit_controls_init(struct vcpu_vmx *vmx, u32 val)
1523{
1524 vmcs_write32(VM_EXIT_CONTROLS, val);
1525 vmx->vm_exit_controls_shadow = val;
1526}
1527
1528static inline void vm_exit_controls_set(struct vcpu_vmx *vmx, u32 val)
1529{
1530 if (vmx->vm_exit_controls_shadow != val)
1531 vm_exit_controls_init(vmx, val);
1532}
1533
1534static inline u32 vm_exit_controls_get(struct vcpu_vmx *vmx)
1535{
1536 return vmx->vm_exit_controls_shadow;
1537}
1538
1539
1540static inline void vm_exit_controls_setbit(struct vcpu_vmx *vmx, u32 val)
1541{
1542 vm_exit_controls_set(vmx, vm_exit_controls_get(vmx) | val);
1543}
1544
1545static inline void vm_exit_controls_clearbit(struct vcpu_vmx *vmx, u32 val)
1546{
1547 vm_exit_controls_set(vmx, vm_exit_controls_get(vmx) & ~val);
1548}
1549
Avi Kivity2fb92db2011-04-27 19:42:18 +03001550static void vmx_segment_cache_clear(struct vcpu_vmx *vmx)
1551{
1552 vmx->segment_cache.bitmask = 0;
1553}
1554
1555static bool vmx_segment_cache_test_set(struct vcpu_vmx *vmx, unsigned seg,
1556 unsigned field)
1557{
1558 bool ret;
1559 u32 mask = 1 << (seg * SEG_FIELD_NR + field);
1560
1561 if (!(vmx->vcpu.arch.regs_avail & (1 << VCPU_EXREG_SEGMENTS))) {
1562 vmx->vcpu.arch.regs_avail |= (1 << VCPU_EXREG_SEGMENTS);
1563 vmx->segment_cache.bitmask = 0;
1564 }
1565 ret = vmx->segment_cache.bitmask & mask;
1566 vmx->segment_cache.bitmask |= mask;
1567 return ret;
1568}
1569
1570static u16 vmx_read_guest_seg_selector(struct vcpu_vmx *vmx, unsigned seg)
1571{
1572 u16 *p = &vmx->segment_cache.seg[seg].selector;
1573
1574 if (!vmx_segment_cache_test_set(vmx, seg, SEG_FIELD_SEL))
1575 *p = vmcs_read16(kvm_vmx_segment_fields[seg].selector);
1576 return *p;
1577}
1578
1579static ulong vmx_read_guest_seg_base(struct vcpu_vmx *vmx, unsigned seg)
1580{
1581 ulong *p = &vmx->segment_cache.seg[seg].base;
1582
1583 if (!vmx_segment_cache_test_set(vmx, seg, SEG_FIELD_BASE))
1584 *p = vmcs_readl(kvm_vmx_segment_fields[seg].base);
1585 return *p;
1586}
1587
1588static u32 vmx_read_guest_seg_limit(struct vcpu_vmx *vmx, unsigned seg)
1589{
1590 u32 *p = &vmx->segment_cache.seg[seg].limit;
1591
1592 if (!vmx_segment_cache_test_set(vmx, seg, SEG_FIELD_LIMIT))
1593 *p = vmcs_read32(kvm_vmx_segment_fields[seg].limit);
1594 return *p;
1595}
1596
1597static u32 vmx_read_guest_seg_ar(struct vcpu_vmx *vmx, unsigned seg)
1598{
1599 u32 *p = &vmx->segment_cache.seg[seg].ar;
1600
1601 if (!vmx_segment_cache_test_set(vmx, seg, SEG_FIELD_AR))
1602 *p = vmcs_read32(kvm_vmx_segment_fields[seg].ar_bytes);
1603 return *p;
1604}
1605
Avi Kivityabd3f2d2007-05-02 17:57:40 +03001606static void update_exception_bitmap(struct kvm_vcpu *vcpu)
1607{
1608 u32 eb;
1609
Jan Kiszkafd7373c2010-01-20 18:20:20 +01001610 eb = (1u << PF_VECTOR) | (1u << UD_VECTOR) | (1u << MC_VECTOR) |
1611 (1u << NM_VECTOR) | (1u << DB_VECTOR);
1612 if ((vcpu->guest_debug &
1613 (KVM_GUESTDBG_ENABLE | KVM_GUESTDBG_USE_SW_BP)) ==
1614 (KVM_GUESTDBG_ENABLE | KVM_GUESTDBG_USE_SW_BP))
1615 eb |= 1u << BP_VECTOR;
Avi Kivity7ffd92c2009-06-09 14:10:45 +03001616 if (to_vmx(vcpu)->rmode.vm86_active)
Avi Kivityabd3f2d2007-05-02 17:57:40 +03001617 eb = ~0;
Avi Kivity089d0342009-03-23 18:26:32 +02001618 if (enable_ept)
Sheng Yang14394422008-04-28 12:24:45 +08001619 eb &= ~(1u << PF_VECTOR); /* bypass_guest_pf = 0 */
Avi Kivity02daab22009-12-30 12:40:26 +02001620 if (vcpu->fpu_active)
1621 eb &= ~(1u << NM_VECTOR);
Nadav Har'El36cf24e2011-05-25 23:15:08 +03001622
1623 /* When we are running a nested L2 guest and L1 specified for it a
1624 * certain exception bitmap, we must trap the same exceptions and pass
1625 * them to L1. When running L2, we will only handle the exceptions
1626 * specified above if L1 did not want them.
1627 */
1628 if (is_guest_mode(vcpu))
1629 eb |= get_vmcs12(vcpu)->exception_bitmap;
1630
Avi Kivityabd3f2d2007-05-02 17:57:40 +03001631 vmcs_write32(EXCEPTION_BITMAP, eb);
1632}
1633
Gleb Natapov2961e8762013-11-25 15:37:13 +02001634static void clear_atomic_switch_msr_special(struct vcpu_vmx *vmx,
1635 unsigned long entry, unsigned long exit)
Gleb Natapov8bf00a52011-10-05 14:01:22 +02001636{
Gleb Natapov2961e8762013-11-25 15:37:13 +02001637 vm_entry_controls_clearbit(vmx, entry);
1638 vm_exit_controls_clearbit(vmx, exit);
Gleb Natapov8bf00a52011-10-05 14:01:22 +02001639}
1640
Avi Kivity61d2ef22010-04-28 16:40:38 +03001641static void clear_atomic_switch_msr(struct vcpu_vmx *vmx, unsigned msr)
1642{
1643 unsigned i;
1644 struct msr_autoload *m = &vmx->msr_autoload;
1645
Gleb Natapov8bf00a52011-10-05 14:01:22 +02001646 switch (msr) {
1647 case MSR_EFER:
1648 if (cpu_has_load_ia32_efer) {
Gleb Natapov2961e8762013-11-25 15:37:13 +02001649 clear_atomic_switch_msr_special(vmx,
1650 VM_ENTRY_LOAD_IA32_EFER,
Gleb Natapov8bf00a52011-10-05 14:01:22 +02001651 VM_EXIT_LOAD_IA32_EFER);
1652 return;
1653 }
1654 break;
1655 case MSR_CORE_PERF_GLOBAL_CTRL:
1656 if (cpu_has_load_perf_global_ctrl) {
Gleb Natapov2961e8762013-11-25 15:37:13 +02001657 clear_atomic_switch_msr_special(vmx,
Gleb Natapov8bf00a52011-10-05 14:01:22 +02001658 VM_ENTRY_LOAD_IA32_PERF_GLOBAL_CTRL,
1659 VM_EXIT_LOAD_IA32_PERF_GLOBAL_CTRL);
1660 return;
1661 }
1662 break;
Avi Kivity110312c2010-12-21 12:54:20 +02001663 }
1664
Avi Kivity61d2ef22010-04-28 16:40:38 +03001665 for (i = 0; i < m->nr; ++i)
1666 if (m->guest[i].index == msr)
1667 break;
1668
1669 if (i == m->nr)
1670 return;
1671 --m->nr;
1672 m->guest[i] = m->guest[m->nr];
1673 m->host[i] = m->host[m->nr];
1674 vmcs_write32(VM_ENTRY_MSR_LOAD_COUNT, m->nr);
1675 vmcs_write32(VM_EXIT_MSR_LOAD_COUNT, m->nr);
1676}
1677
Gleb Natapov2961e8762013-11-25 15:37:13 +02001678static void add_atomic_switch_msr_special(struct vcpu_vmx *vmx,
1679 unsigned long entry, unsigned long exit,
1680 unsigned long guest_val_vmcs, unsigned long host_val_vmcs,
1681 u64 guest_val, u64 host_val)
Gleb Natapov8bf00a52011-10-05 14:01:22 +02001682{
1683 vmcs_write64(guest_val_vmcs, guest_val);
1684 vmcs_write64(host_val_vmcs, host_val);
Gleb Natapov2961e8762013-11-25 15:37:13 +02001685 vm_entry_controls_setbit(vmx, entry);
1686 vm_exit_controls_setbit(vmx, exit);
Gleb Natapov8bf00a52011-10-05 14:01:22 +02001687}
1688
Avi Kivity61d2ef22010-04-28 16:40:38 +03001689static void add_atomic_switch_msr(struct vcpu_vmx *vmx, unsigned msr,
1690 u64 guest_val, u64 host_val)
1691{
1692 unsigned i;
1693 struct msr_autoload *m = &vmx->msr_autoload;
1694
Gleb Natapov8bf00a52011-10-05 14:01:22 +02001695 switch (msr) {
1696 case MSR_EFER:
1697 if (cpu_has_load_ia32_efer) {
Gleb Natapov2961e8762013-11-25 15:37:13 +02001698 add_atomic_switch_msr_special(vmx,
1699 VM_ENTRY_LOAD_IA32_EFER,
Gleb Natapov8bf00a52011-10-05 14:01:22 +02001700 VM_EXIT_LOAD_IA32_EFER,
1701 GUEST_IA32_EFER,
1702 HOST_IA32_EFER,
1703 guest_val, host_val);
1704 return;
1705 }
1706 break;
1707 case MSR_CORE_PERF_GLOBAL_CTRL:
1708 if (cpu_has_load_perf_global_ctrl) {
Gleb Natapov2961e8762013-11-25 15:37:13 +02001709 add_atomic_switch_msr_special(vmx,
Gleb Natapov8bf00a52011-10-05 14:01:22 +02001710 VM_ENTRY_LOAD_IA32_PERF_GLOBAL_CTRL,
1711 VM_EXIT_LOAD_IA32_PERF_GLOBAL_CTRL,
1712 GUEST_IA32_PERF_GLOBAL_CTRL,
1713 HOST_IA32_PERF_GLOBAL_CTRL,
1714 guest_val, host_val);
1715 return;
1716 }
1717 break;
Avi Kivity110312c2010-12-21 12:54:20 +02001718 }
1719
Avi Kivity61d2ef22010-04-28 16:40:38 +03001720 for (i = 0; i < m->nr; ++i)
1721 if (m->guest[i].index == msr)
1722 break;
1723
Gleb Natapove7fc6f93b2011-10-05 14:01:24 +02001724 if (i == NR_AUTOLOAD_MSRS) {
Michael S. Tsirkin60266202013-10-31 00:34:56 +02001725 printk_once(KERN_WARNING "Not enough msr switch entries. "
Gleb Natapove7fc6f93b2011-10-05 14:01:24 +02001726 "Can't add msr %x\n", msr);
1727 return;
1728 } else if (i == m->nr) {
Avi Kivity61d2ef22010-04-28 16:40:38 +03001729 ++m->nr;
1730 vmcs_write32(VM_ENTRY_MSR_LOAD_COUNT, m->nr);
1731 vmcs_write32(VM_EXIT_MSR_LOAD_COUNT, m->nr);
1732 }
1733
1734 m->guest[i].index = msr;
1735 m->guest[i].value = guest_val;
1736 m->host[i].index = msr;
1737 m->host[i].value = host_val;
1738}
1739
Avi Kivity33ed6322007-05-02 16:54:03 +03001740static void reload_tss(void)
1741{
Avi Kivity33ed6322007-05-02 16:54:03 +03001742 /*
1743 * VT restores TR but not its size. Useless.
1744 */
Christoph Lameter89cbc762014-08-17 12:30:40 -05001745 struct desc_ptr *gdt = this_cpu_ptr(&host_gdt);
Avi Kivitya5f61302008-02-20 17:57:21 +02001746 struct desc_struct *descs;
Avi Kivity33ed6322007-05-02 16:54:03 +03001747
Avi Kivityd3591922010-07-26 18:32:39 +03001748 descs = (void *)gdt->address;
Avi Kivity33ed6322007-05-02 16:54:03 +03001749 descs[GDT_ENTRY_TSS].type = 9; /* available TSS */
1750 load_TR_desc();
Avi Kivity33ed6322007-05-02 16:54:03 +03001751}
1752
Avi Kivity92c0d902009-10-29 11:00:16 +02001753static bool update_transition_efer(struct vcpu_vmx *vmx, int efer_offset)
Eddie Dong2cc51562007-05-21 07:28:09 +03001754{
Roel Kluin3a34a882009-08-04 02:08:45 -07001755 u64 guest_efer;
Avi Kivity51c6cf62007-08-29 03:48:05 +03001756 u64 ignore_bits;
Eddie Dong2cc51562007-05-21 07:28:09 +03001757
Avi Kivityf6801df2010-01-21 15:31:50 +02001758 guest_efer = vmx->vcpu.arch.efer;
Roel Kluin3a34a882009-08-04 02:08:45 -07001759
Avi Kivity51c6cf62007-08-29 03:48:05 +03001760 /*
Guo Chao0fa06072012-06-28 15:16:19 +08001761 * NX is emulated; LMA and LME handled by hardware; SCE meaningless
Avi Kivity51c6cf62007-08-29 03:48:05 +03001762 * outside long mode
1763 */
1764 ignore_bits = EFER_NX | EFER_SCE;
1765#ifdef CONFIG_X86_64
1766 ignore_bits |= EFER_LMA | EFER_LME;
1767 /* SCE is meaningful only in long mode on Intel */
1768 if (guest_efer & EFER_LMA)
1769 ignore_bits &= ~(u64)EFER_SCE;
1770#endif
Avi Kivity51c6cf62007-08-29 03:48:05 +03001771 guest_efer &= ~ignore_bits;
1772 guest_efer |= host_efer & ignore_bits;
Avi Kivity26bb0982009-09-07 11:14:12 +03001773 vmx->guest_msrs[efer_offset].data = guest_efer;
Avi Kivityd5696722009-12-02 12:28:47 +02001774 vmx->guest_msrs[efer_offset].mask = ~ignore_bits;
Avi Kivity84ad33e2010-04-28 16:42:29 +03001775
1776 clear_atomic_switch_msr(vmx, MSR_EFER);
Andy Lutomirskif6577a5f2014-11-07 18:25:18 -08001777
1778 /*
1779 * On EPT, we can't emulate NX, so we must switch EFER atomically.
1780 * On CPUs that support "load IA32_EFER", always switch EFER
1781 * atomically, since it's faster than switching it manually.
1782 */
1783 if (cpu_has_load_ia32_efer ||
1784 (enable_ept && ((vmx->vcpu.arch.efer ^ host_efer) & EFER_NX))) {
Avi Kivity84ad33e2010-04-28 16:42:29 +03001785 guest_efer = vmx->vcpu.arch.efer;
1786 if (!(guest_efer & EFER_LMA))
1787 guest_efer &= ~EFER_LME;
Andy Lutomirski54b98bf2014-11-10 11:19:15 -08001788 if (guest_efer != host_efer)
1789 add_atomic_switch_msr(vmx, MSR_EFER,
1790 guest_efer, host_efer);
Avi Kivity84ad33e2010-04-28 16:42:29 +03001791 return false;
1792 }
1793
Avi Kivity26bb0982009-09-07 11:14:12 +03001794 return true;
Avi Kivity51c6cf62007-08-29 03:48:05 +03001795}
1796
Gleb Natapov2d49ec72010-02-25 12:43:09 +02001797static unsigned long segment_base(u16 selector)
1798{
Christoph Lameter89cbc762014-08-17 12:30:40 -05001799 struct desc_ptr *gdt = this_cpu_ptr(&host_gdt);
Gleb Natapov2d49ec72010-02-25 12:43:09 +02001800 struct desc_struct *d;
1801 unsigned long table_base;
1802 unsigned long v;
1803
1804 if (!(selector & ~3))
1805 return 0;
1806
Avi Kivityd3591922010-07-26 18:32:39 +03001807 table_base = gdt->address;
Gleb Natapov2d49ec72010-02-25 12:43:09 +02001808
1809 if (selector & 4) { /* from ldt */
1810 u16 ldt_selector = kvm_read_ldt();
1811
1812 if (!(ldt_selector & ~3))
1813 return 0;
1814
1815 table_base = segment_base(ldt_selector);
1816 }
1817 d = (struct desc_struct *)(table_base + (selector & ~7));
1818 v = get_desc_base(d);
1819#ifdef CONFIG_X86_64
1820 if (d->s == 0 && (d->type == 2 || d->type == 9 || d->type == 11))
1821 v |= ((unsigned long)((struct ldttss_desc64 *)d)->base3) << 32;
1822#endif
1823 return v;
1824}
1825
1826static inline unsigned long kvm_read_tr_base(void)
1827{
1828 u16 tr;
1829 asm("str %0" : "=g"(tr));
1830 return segment_base(tr);
1831}
1832
Avi Kivity04d2cc72007-09-10 18:10:54 +03001833static void vmx_save_host_state(struct kvm_vcpu *vcpu)
Avi Kivity33ed6322007-05-02 16:54:03 +03001834{
Avi Kivity04d2cc72007-09-10 18:10:54 +03001835 struct vcpu_vmx *vmx = to_vmx(vcpu);
Avi Kivity26bb0982009-09-07 11:14:12 +03001836 int i;
Avi Kivity04d2cc72007-09-10 18:10:54 +03001837
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -04001838 if (vmx->host_state.loaded)
Avi Kivity33ed6322007-05-02 16:54:03 +03001839 return;
1840
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -04001841 vmx->host_state.loaded = 1;
Avi Kivity33ed6322007-05-02 16:54:03 +03001842 /*
1843 * Set host fs and gs selectors. Unfortunately, 22.2.3 does not
1844 * allow segment selectors with cpl > 0 or ti == 1.
1845 */
Avi Kivityd6e88ae2008-07-10 16:53:33 +03001846 vmx->host_state.ldt_sel = kvm_read_ldt();
Laurent Vivier152d3f22007-08-23 16:33:11 +02001847 vmx->host_state.gs_ldt_reload_needed = vmx->host_state.ldt_sel;
Avi Kivity9581d442010-10-19 16:46:55 +02001848 savesegment(fs, vmx->host_state.fs_sel);
Laurent Vivier152d3f22007-08-23 16:33:11 +02001849 if (!(vmx->host_state.fs_sel & 7)) {
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -04001850 vmcs_write16(HOST_FS_SELECTOR, vmx->host_state.fs_sel);
Laurent Vivier152d3f22007-08-23 16:33:11 +02001851 vmx->host_state.fs_reload_needed = 0;
1852 } else {
Avi Kivity33ed6322007-05-02 16:54:03 +03001853 vmcs_write16(HOST_FS_SELECTOR, 0);
Laurent Vivier152d3f22007-08-23 16:33:11 +02001854 vmx->host_state.fs_reload_needed = 1;
Avi Kivity33ed6322007-05-02 16:54:03 +03001855 }
Avi Kivity9581d442010-10-19 16:46:55 +02001856 savesegment(gs, vmx->host_state.gs_sel);
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -04001857 if (!(vmx->host_state.gs_sel & 7))
1858 vmcs_write16(HOST_GS_SELECTOR, vmx->host_state.gs_sel);
Avi Kivity33ed6322007-05-02 16:54:03 +03001859 else {
1860 vmcs_write16(HOST_GS_SELECTOR, 0);
Laurent Vivier152d3f22007-08-23 16:33:11 +02001861 vmx->host_state.gs_ldt_reload_needed = 1;
Avi Kivity33ed6322007-05-02 16:54:03 +03001862 }
1863
1864#ifdef CONFIG_X86_64
Avi Kivityb2da15a2012-05-13 19:53:24 +03001865 savesegment(ds, vmx->host_state.ds_sel);
1866 savesegment(es, vmx->host_state.es_sel);
1867#endif
1868
1869#ifdef CONFIG_X86_64
Avi Kivity33ed6322007-05-02 16:54:03 +03001870 vmcs_writel(HOST_FS_BASE, read_msr(MSR_FS_BASE));
1871 vmcs_writel(HOST_GS_BASE, read_msr(MSR_GS_BASE));
1872#else
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -04001873 vmcs_writel(HOST_FS_BASE, segment_base(vmx->host_state.fs_sel));
1874 vmcs_writel(HOST_GS_BASE, segment_base(vmx->host_state.gs_sel));
Avi Kivity33ed6322007-05-02 16:54:03 +03001875#endif
Avi Kivity707c0872007-05-02 17:33:43 +03001876
1877#ifdef CONFIG_X86_64
Avi Kivityc8770e72010-11-11 12:37:26 +02001878 rdmsrl(MSR_KERNEL_GS_BASE, vmx->msr_host_kernel_gs_base);
1879 if (is_long_mode(&vmx->vcpu))
Avi Kivity44ea2b12009-09-06 15:55:37 +03001880 wrmsrl(MSR_KERNEL_GS_BASE, vmx->msr_guest_kernel_gs_base);
Avi Kivity707c0872007-05-02 17:33:43 +03001881#endif
Liu, Jinsongda8999d2014-02-24 10:55:46 +00001882 if (boot_cpu_has(X86_FEATURE_MPX))
1883 rdmsrl(MSR_IA32_BNDCFGS, vmx->host_state.msr_host_bndcfgs);
Avi Kivity26bb0982009-09-07 11:14:12 +03001884 for (i = 0; i < vmx->save_nmsrs; ++i)
1885 kvm_set_shared_msr(vmx->guest_msrs[i].index,
Avi Kivityd5696722009-12-02 12:28:47 +02001886 vmx->guest_msrs[i].data,
1887 vmx->guest_msrs[i].mask);
Avi Kivity33ed6322007-05-02 16:54:03 +03001888}
1889
Avi Kivitya9b21b62008-06-24 11:48:49 +03001890static void __vmx_load_host_state(struct vcpu_vmx *vmx)
Avi Kivity33ed6322007-05-02 16:54:03 +03001891{
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -04001892 if (!vmx->host_state.loaded)
Avi Kivity33ed6322007-05-02 16:54:03 +03001893 return;
1894
Avi Kivitye1beb1d2007-11-18 13:50:24 +02001895 ++vmx->vcpu.stat.host_state_reload;
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -04001896 vmx->host_state.loaded = 0;
Avi Kivityc8770e72010-11-11 12:37:26 +02001897#ifdef CONFIG_X86_64
1898 if (is_long_mode(&vmx->vcpu))
1899 rdmsrl(MSR_KERNEL_GS_BASE, vmx->msr_guest_kernel_gs_base);
1900#endif
Laurent Vivier152d3f22007-08-23 16:33:11 +02001901 if (vmx->host_state.gs_ldt_reload_needed) {
Avi Kivityd6e88ae2008-07-10 16:53:33 +03001902 kvm_load_ldt(vmx->host_state.ldt_sel);
Avi Kivity33ed6322007-05-02 16:54:03 +03001903#ifdef CONFIG_X86_64
Avi Kivity9581d442010-10-19 16:46:55 +02001904 load_gs_index(vmx->host_state.gs_sel);
Avi Kivity9581d442010-10-19 16:46:55 +02001905#else
1906 loadsegment(gs, vmx->host_state.gs_sel);
Avi Kivity33ed6322007-05-02 16:54:03 +03001907#endif
Avi Kivity33ed6322007-05-02 16:54:03 +03001908 }
Avi Kivity0a77fe42010-10-19 18:48:35 +02001909 if (vmx->host_state.fs_reload_needed)
1910 loadsegment(fs, vmx->host_state.fs_sel);
Avi Kivityb2da15a2012-05-13 19:53:24 +03001911#ifdef CONFIG_X86_64
1912 if (unlikely(vmx->host_state.ds_sel | vmx->host_state.es_sel)) {
1913 loadsegment(ds, vmx->host_state.ds_sel);
1914 loadsegment(es, vmx->host_state.es_sel);
1915 }
Avi Kivityb2da15a2012-05-13 19:53:24 +03001916#endif
Laurent Vivier152d3f22007-08-23 16:33:11 +02001917 reload_tss();
Avi Kivity44ea2b12009-09-06 15:55:37 +03001918#ifdef CONFIG_X86_64
Avi Kivityc8770e72010-11-11 12:37:26 +02001919 wrmsrl(MSR_KERNEL_GS_BASE, vmx->msr_host_kernel_gs_base);
Avi Kivity44ea2b12009-09-06 15:55:37 +03001920#endif
Liu, Jinsongda8999d2014-02-24 10:55:46 +00001921 if (vmx->host_state.msr_host_bndcfgs)
1922 wrmsrl(MSR_IA32_BNDCFGS, vmx->host_state.msr_host_bndcfgs);
Suresh Siddhab1a74bf2012-09-20 11:01:49 -07001923 /*
1924 * If the FPU is not active (through the host task or
1925 * the guest vcpu), then restore the cr0.TS bit.
1926 */
Ingo Molnar3c6dffa2015-04-28 12:28:08 +02001927 if (!fpregs_active() && !vmx->vcpu.guest_fpu_loaded)
Suresh Siddhab1a74bf2012-09-20 11:01:49 -07001928 stts();
Christoph Lameter89cbc762014-08-17 12:30:40 -05001929 load_gdt(this_cpu_ptr(&host_gdt));
Avi Kivity33ed6322007-05-02 16:54:03 +03001930}
1931
Avi Kivitya9b21b62008-06-24 11:48:49 +03001932static void vmx_load_host_state(struct vcpu_vmx *vmx)
1933{
1934 preempt_disable();
1935 __vmx_load_host_state(vmx);
1936 preempt_enable();
1937}
1938
Avi Kivity6aa8b732006-12-10 02:21:36 -08001939/*
1940 * Switches to specified vcpu, until a matching vcpu_put(), but assumes
1941 * vcpu mutex is already taken.
1942 */
Avi Kivity15ad7142007-07-11 18:17:21 +03001943static void vmx_vcpu_load(struct kvm_vcpu *vcpu, int cpu)
Avi Kivity6aa8b732006-12-10 02:21:36 -08001944{
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -04001945 struct vcpu_vmx *vmx = to_vmx(vcpu);
Dongxiao Xu4610c9c2010-05-11 18:29:48 +08001946 u64 phys_addr = __pa(per_cpu(vmxarea, cpu));
Avi Kivity6aa8b732006-12-10 02:21:36 -08001947
Dongxiao Xu4610c9c2010-05-11 18:29:48 +08001948 if (!vmm_exclusive)
1949 kvm_cpu_vmxon(phys_addr);
Nadav Har'Eld462b812011-05-24 15:26:10 +03001950 else if (vmx->loaded_vmcs->cpu != cpu)
1951 loaded_vmcs_clear(vmx->loaded_vmcs);
Avi Kivity6aa8b732006-12-10 02:21:36 -08001952
Nadav Har'Eld462b812011-05-24 15:26:10 +03001953 if (per_cpu(current_vmcs, cpu) != vmx->loaded_vmcs->vmcs) {
1954 per_cpu(current_vmcs, cpu) = vmx->loaded_vmcs->vmcs;
1955 vmcs_load(vmx->loaded_vmcs->vmcs);
Avi Kivity6aa8b732006-12-10 02:21:36 -08001956 }
1957
Nadav Har'Eld462b812011-05-24 15:26:10 +03001958 if (vmx->loaded_vmcs->cpu != cpu) {
Christoph Lameter89cbc762014-08-17 12:30:40 -05001959 struct desc_ptr *gdt = this_cpu_ptr(&host_gdt);
Avi Kivity6aa8b732006-12-10 02:21:36 -08001960 unsigned long sysenter_esp;
1961
Avi Kivitya8eeb042010-05-10 12:34:53 +03001962 kvm_make_request(KVM_REQ_TLB_FLUSH, vcpu);
Dongxiao Xu92fe13b2010-05-11 18:29:42 +08001963 local_irq_disable();
Zhang Yanfei8f536b72012-12-06 23:43:34 +08001964 crash_disable_local_vmclear(cpu);
Xiao Guangrong5a560f82012-11-28 20:54:14 +08001965
1966 /*
1967 * Read loaded_vmcs->cpu should be before fetching
1968 * loaded_vmcs->loaded_vmcss_on_cpu_link.
1969 * See the comments in __loaded_vmcs_clear().
1970 */
1971 smp_rmb();
1972
Nadav Har'Eld462b812011-05-24 15:26:10 +03001973 list_add(&vmx->loaded_vmcs->loaded_vmcss_on_cpu_link,
1974 &per_cpu(loaded_vmcss_on_cpu, cpu));
Zhang Yanfei8f536b72012-12-06 23:43:34 +08001975 crash_enable_local_vmclear(cpu);
Dongxiao Xu92fe13b2010-05-11 18:29:42 +08001976 local_irq_enable();
1977
Avi Kivity6aa8b732006-12-10 02:21:36 -08001978 /*
1979 * Linux uses per-cpu TSS and GDT, so set these when switching
1980 * processors.
1981 */
Avi Kivityd6e88ae2008-07-10 16:53:33 +03001982 vmcs_writel(HOST_TR_BASE, kvm_read_tr_base()); /* 22.2.4 */
Avi Kivityd3591922010-07-26 18:32:39 +03001983 vmcs_writel(HOST_GDTR_BASE, gdt->address); /* 22.2.4 */
Avi Kivity6aa8b732006-12-10 02:21:36 -08001984
1985 rdmsrl(MSR_IA32_SYSENTER_ESP, sysenter_esp);
1986 vmcs_writel(HOST_IA32_SYSENTER_ESP, sysenter_esp); /* 22.2.3 */
Nadav Har'Eld462b812011-05-24 15:26:10 +03001987 vmx->loaded_vmcs->cpu = cpu;
Avi Kivity6aa8b732006-12-10 02:21:36 -08001988 }
Avi Kivity6aa8b732006-12-10 02:21:36 -08001989}
1990
1991static void vmx_vcpu_put(struct kvm_vcpu *vcpu)
1992{
Avi Kivitya9b21b62008-06-24 11:48:49 +03001993 __vmx_load_host_state(to_vmx(vcpu));
Dongxiao Xu4610c9c2010-05-11 18:29:48 +08001994 if (!vmm_exclusive) {
Nadav Har'Eld462b812011-05-24 15:26:10 +03001995 __loaded_vmcs_clear(to_vmx(vcpu)->loaded_vmcs);
1996 vcpu->cpu = -1;
Dongxiao Xu4610c9c2010-05-11 18:29:48 +08001997 kvm_cpu_vmxoff();
1998 }
Avi Kivity6aa8b732006-12-10 02:21:36 -08001999}
2000
Avi Kivity5fd86fc2007-05-02 20:40:00 +03002001static void vmx_fpu_activate(struct kvm_vcpu *vcpu)
2002{
Avi Kivity81231c62010-01-24 16:26:40 +02002003 ulong cr0;
2004
Avi Kivity5fd86fc2007-05-02 20:40:00 +03002005 if (vcpu->fpu_active)
2006 return;
2007 vcpu->fpu_active = 1;
Avi Kivity81231c62010-01-24 16:26:40 +02002008 cr0 = vmcs_readl(GUEST_CR0);
2009 cr0 &= ~(X86_CR0_TS | X86_CR0_MP);
2010 cr0 |= kvm_read_cr0_bits(vcpu, X86_CR0_TS | X86_CR0_MP);
2011 vmcs_writel(GUEST_CR0, cr0);
Avi Kivity5fd86fc2007-05-02 20:40:00 +03002012 update_exception_bitmap(vcpu);
Avi Kivityedcafe32009-12-30 18:07:40 +02002013 vcpu->arch.cr0_guest_owned_bits = X86_CR0_TS;
Nadav Har'El36cf24e2011-05-25 23:15:08 +03002014 if (is_guest_mode(vcpu))
2015 vcpu->arch.cr0_guest_owned_bits &=
2016 ~get_vmcs12(vcpu)->cr0_guest_host_mask;
Avi Kivityedcafe32009-12-30 18:07:40 +02002017 vmcs_writel(CR0_GUEST_HOST_MASK, ~vcpu->arch.cr0_guest_owned_bits);
Avi Kivity5fd86fc2007-05-02 20:40:00 +03002018}
2019
Avi Kivityedcafe32009-12-30 18:07:40 +02002020static void vmx_decache_cr0_guest_bits(struct kvm_vcpu *vcpu);
2021
Nadav Har'Elfe3ef052011-05-25 23:10:02 +03002022/*
2023 * Return the cr0 value that a nested guest would read. This is a combination
2024 * of the real cr0 used to run the guest (guest_cr0), and the bits shadowed by
2025 * its hypervisor (cr0_read_shadow).
2026 */
2027static inline unsigned long nested_read_cr0(struct vmcs12 *fields)
2028{
2029 return (fields->guest_cr0 & ~fields->cr0_guest_host_mask) |
2030 (fields->cr0_read_shadow & fields->cr0_guest_host_mask);
2031}
2032static inline unsigned long nested_read_cr4(struct vmcs12 *fields)
2033{
2034 return (fields->guest_cr4 & ~fields->cr4_guest_host_mask) |
2035 (fields->cr4_read_shadow & fields->cr4_guest_host_mask);
2036}
2037
Avi Kivity5fd86fc2007-05-02 20:40:00 +03002038static void vmx_fpu_deactivate(struct kvm_vcpu *vcpu)
2039{
Nadav Har'El36cf24e2011-05-25 23:15:08 +03002040 /* Note that there is no vcpu->fpu_active = 0 here. The caller must
2041 * set this *before* calling this function.
2042 */
Avi Kivityedcafe32009-12-30 18:07:40 +02002043 vmx_decache_cr0_guest_bits(vcpu);
Avi Kivity81231c62010-01-24 16:26:40 +02002044 vmcs_set_bits(GUEST_CR0, X86_CR0_TS | X86_CR0_MP);
Avi Kivity5fd86fc2007-05-02 20:40:00 +03002045 update_exception_bitmap(vcpu);
Avi Kivityedcafe32009-12-30 18:07:40 +02002046 vcpu->arch.cr0_guest_owned_bits = 0;
2047 vmcs_writel(CR0_GUEST_HOST_MASK, ~vcpu->arch.cr0_guest_owned_bits);
Nadav Har'El36cf24e2011-05-25 23:15:08 +03002048 if (is_guest_mode(vcpu)) {
2049 /*
2050 * L1's specified read shadow might not contain the TS bit,
2051 * so now that we turned on shadowing of this bit, we need to
2052 * set this bit of the shadow. Like in nested_vmx_run we need
2053 * nested_read_cr0(vmcs12), but vmcs12->guest_cr0 is not yet
2054 * up-to-date here because we just decached cr0.TS (and we'll
2055 * only update vmcs12->guest_cr0 on nested exit).
2056 */
2057 struct vmcs12 *vmcs12 = get_vmcs12(vcpu);
2058 vmcs12->guest_cr0 = (vmcs12->guest_cr0 & ~X86_CR0_TS) |
2059 (vcpu->arch.cr0 & X86_CR0_TS);
2060 vmcs_writel(CR0_READ_SHADOW, nested_read_cr0(vmcs12));
2061 } else
2062 vmcs_writel(CR0_READ_SHADOW, vcpu->arch.cr0);
Avi Kivity5fd86fc2007-05-02 20:40:00 +03002063}
2064
Avi Kivity6aa8b732006-12-10 02:21:36 -08002065static unsigned long vmx_get_rflags(struct kvm_vcpu *vcpu)
2066{
Avi Kivity78ac8b42010-04-08 18:19:35 +03002067 unsigned long rflags, save_rflags;
Avi Kivity345dcaa2009-08-12 15:29:37 +03002068
Avi Kivity6de12732011-03-07 12:51:22 +02002069 if (!test_bit(VCPU_EXREG_RFLAGS, (ulong *)&vcpu->arch.regs_avail)) {
2070 __set_bit(VCPU_EXREG_RFLAGS, (ulong *)&vcpu->arch.regs_avail);
2071 rflags = vmcs_readl(GUEST_RFLAGS);
2072 if (to_vmx(vcpu)->rmode.vm86_active) {
2073 rflags &= RMODE_GUEST_OWNED_EFLAGS_BITS;
2074 save_rflags = to_vmx(vcpu)->rmode.save_rflags;
2075 rflags |= save_rflags & ~RMODE_GUEST_OWNED_EFLAGS_BITS;
2076 }
2077 to_vmx(vcpu)->rflags = rflags;
Avi Kivity78ac8b42010-04-08 18:19:35 +03002078 }
Avi Kivity6de12732011-03-07 12:51:22 +02002079 return to_vmx(vcpu)->rflags;
Avi Kivity6aa8b732006-12-10 02:21:36 -08002080}
2081
2082static void vmx_set_rflags(struct kvm_vcpu *vcpu, unsigned long rflags)
2083{
Avi Kivity6de12732011-03-07 12:51:22 +02002084 __set_bit(VCPU_EXREG_RFLAGS, (ulong *)&vcpu->arch.regs_avail);
2085 to_vmx(vcpu)->rflags = rflags;
Avi Kivity78ac8b42010-04-08 18:19:35 +03002086 if (to_vmx(vcpu)->rmode.vm86_active) {
2087 to_vmx(vcpu)->rmode.save_rflags = rflags;
Glauber de Oliveira Costa053de042008-01-30 13:31:27 +01002088 rflags |= X86_EFLAGS_IOPL | X86_EFLAGS_VM;
Avi Kivity78ac8b42010-04-08 18:19:35 +03002089 }
Avi Kivity6aa8b732006-12-10 02:21:36 -08002090 vmcs_writel(GUEST_RFLAGS, rflags);
2091}
2092
Paolo Bonzini37ccdcb2014-05-20 14:29:47 +02002093static u32 vmx_get_interrupt_shadow(struct kvm_vcpu *vcpu)
Glauber Costa2809f5d2009-05-12 16:21:05 -04002094{
2095 u32 interruptibility = vmcs_read32(GUEST_INTERRUPTIBILITY_INFO);
2096 int ret = 0;
2097
2098 if (interruptibility & GUEST_INTR_STATE_STI)
Jan Kiszka48005f62010-02-19 19:38:07 +01002099 ret |= KVM_X86_SHADOW_INT_STI;
Glauber Costa2809f5d2009-05-12 16:21:05 -04002100 if (interruptibility & GUEST_INTR_STATE_MOV_SS)
Jan Kiszka48005f62010-02-19 19:38:07 +01002101 ret |= KVM_X86_SHADOW_INT_MOV_SS;
Glauber Costa2809f5d2009-05-12 16:21:05 -04002102
Paolo Bonzini37ccdcb2014-05-20 14:29:47 +02002103 return ret;
Glauber Costa2809f5d2009-05-12 16:21:05 -04002104}
2105
2106static void vmx_set_interrupt_shadow(struct kvm_vcpu *vcpu, int mask)
2107{
2108 u32 interruptibility_old = vmcs_read32(GUEST_INTERRUPTIBILITY_INFO);
2109 u32 interruptibility = interruptibility_old;
2110
2111 interruptibility &= ~(GUEST_INTR_STATE_STI | GUEST_INTR_STATE_MOV_SS);
2112
Jan Kiszka48005f62010-02-19 19:38:07 +01002113 if (mask & KVM_X86_SHADOW_INT_MOV_SS)
Glauber Costa2809f5d2009-05-12 16:21:05 -04002114 interruptibility |= GUEST_INTR_STATE_MOV_SS;
Jan Kiszka48005f62010-02-19 19:38:07 +01002115 else if (mask & KVM_X86_SHADOW_INT_STI)
Glauber Costa2809f5d2009-05-12 16:21:05 -04002116 interruptibility |= GUEST_INTR_STATE_STI;
2117
2118 if ((interruptibility != interruptibility_old))
2119 vmcs_write32(GUEST_INTERRUPTIBILITY_INFO, interruptibility);
2120}
2121
Avi Kivity6aa8b732006-12-10 02:21:36 -08002122static void skip_emulated_instruction(struct kvm_vcpu *vcpu)
2123{
2124 unsigned long rip;
Avi Kivity6aa8b732006-12-10 02:21:36 -08002125
Marcelo Tosatti5fdbf972008-06-27 14:58:02 -03002126 rip = kvm_rip_read(vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002127 rip += vmcs_read32(VM_EXIT_INSTRUCTION_LEN);
Marcelo Tosatti5fdbf972008-06-27 14:58:02 -03002128 kvm_rip_write(vcpu, rip);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002129
Glauber Costa2809f5d2009-05-12 16:21:05 -04002130 /* skipping an emulated instruction also counts */
2131 vmx_set_interrupt_shadow(vcpu, 0);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002132}
2133
Nadav Har'El0b6ac342011-05-25 23:13:36 +03002134/*
2135 * KVM wants to inject page-faults which it got to the guest. This function
2136 * checks whether in a nested guest, we need to inject them to L1 or L2.
Nadav Har'El0b6ac342011-05-25 23:13:36 +03002137 */
Gleb Natapove011c662013-09-25 12:51:35 +03002138static int nested_vmx_check_exception(struct kvm_vcpu *vcpu, unsigned nr)
Nadav Har'El0b6ac342011-05-25 23:13:36 +03002139{
2140 struct vmcs12 *vmcs12 = get_vmcs12(vcpu);
2141
Gleb Natapove011c662013-09-25 12:51:35 +03002142 if (!(vmcs12->exception_bitmap & (1u << nr)))
Nadav Har'El0b6ac342011-05-25 23:13:36 +03002143 return 0;
2144
Jan Kiszka533558b2014-01-04 18:47:20 +01002145 nested_vmx_vmexit(vcpu, to_vmx(vcpu)->exit_reason,
2146 vmcs_read32(VM_EXIT_INTR_INFO),
2147 vmcs_readl(EXIT_QUALIFICATION));
Nadav Har'El0b6ac342011-05-25 23:13:36 +03002148 return 1;
2149}
2150
Avi Kivity298101d2007-11-25 13:41:11 +02002151static void vmx_queue_exception(struct kvm_vcpu *vcpu, unsigned nr,
Joerg Roedelce7ddec2010-04-22 12:33:13 +02002152 bool has_error_code, u32 error_code,
2153 bool reinject)
Avi Kivity298101d2007-11-25 13:41:11 +02002154{
Jan Kiszka77ab6db2008-07-14 12:28:51 +02002155 struct vcpu_vmx *vmx = to_vmx(vcpu);
Jan Kiszka8ab2d2e2008-12-15 13:52:10 +01002156 u32 intr_info = nr | INTR_INFO_VALID_MASK;
Jan Kiszka77ab6db2008-07-14 12:28:51 +02002157
Gleb Natapove011c662013-09-25 12:51:35 +03002158 if (!reinject && is_guest_mode(vcpu) &&
2159 nested_vmx_check_exception(vcpu, nr))
Nadav Har'El0b6ac342011-05-25 23:13:36 +03002160 return;
2161
Jan Kiszka8ab2d2e2008-12-15 13:52:10 +01002162 if (has_error_code) {
Jan Kiszka77ab6db2008-07-14 12:28:51 +02002163 vmcs_write32(VM_ENTRY_EXCEPTION_ERROR_CODE, error_code);
Jan Kiszka8ab2d2e2008-12-15 13:52:10 +01002164 intr_info |= INTR_INFO_DELIVER_CODE_MASK;
2165 }
Jan Kiszka77ab6db2008-07-14 12:28:51 +02002166
Avi Kivity7ffd92c2009-06-09 14:10:45 +03002167 if (vmx->rmode.vm86_active) {
Serge E. Hallyn71f98332011-04-13 09:12:54 -05002168 int inc_eip = 0;
2169 if (kvm_exception_is_soft(nr))
2170 inc_eip = vcpu->arch.event_exit_inst_len;
2171 if (kvm_inject_realmode_interrupt(vcpu, nr, inc_eip) != EMULATE_DONE)
Mohammed Gamala92601b2010-09-19 14:34:07 +02002172 kvm_make_request(KVM_REQ_TRIPLE_FAULT, vcpu);
Jan Kiszka77ab6db2008-07-14 12:28:51 +02002173 return;
2174 }
2175
Gleb Natapov66fd3f72009-05-11 13:35:50 +03002176 if (kvm_exception_is_soft(nr)) {
2177 vmcs_write32(VM_ENTRY_INSTRUCTION_LEN,
2178 vmx->vcpu.arch.event_exit_inst_len);
Jan Kiszka8ab2d2e2008-12-15 13:52:10 +01002179 intr_info |= INTR_TYPE_SOFT_EXCEPTION;
2180 } else
2181 intr_info |= INTR_TYPE_HARD_EXCEPTION;
2182
2183 vmcs_write32(VM_ENTRY_INTR_INFO_FIELD, intr_info);
Avi Kivity298101d2007-11-25 13:41:11 +02002184}
2185
Sheng Yang4e47c7a2009-12-18 16:48:47 +08002186static bool vmx_rdtscp_supported(void)
2187{
2188 return cpu_has_vmx_rdtscp();
2189}
2190
Mao, Junjiead756a12012-07-02 01:18:48 +00002191static bool vmx_invpcid_supported(void)
2192{
2193 return cpu_has_vmx_invpcid() && enable_ept;
2194}
2195
Avi Kivity6aa8b732006-12-10 02:21:36 -08002196/*
Eddie Donga75beee2007-05-17 18:55:15 +03002197 * Swap MSR entry in host/guest MSR entry array.
2198 */
Rusty Russell8b9cf982007-07-30 16:31:43 +10002199static void move_msr_up(struct vcpu_vmx *vmx, int from, int to)
Eddie Donga75beee2007-05-17 18:55:15 +03002200{
Avi Kivity26bb0982009-09-07 11:14:12 +03002201 struct shared_msr_entry tmp;
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -04002202
2203 tmp = vmx->guest_msrs[to];
2204 vmx->guest_msrs[to] = vmx->guest_msrs[from];
2205 vmx->guest_msrs[from] = tmp;
Eddie Donga75beee2007-05-17 18:55:15 +03002206}
2207
Yang Zhang8d146952013-01-25 10:18:50 +08002208static void vmx_set_msr_bitmap(struct kvm_vcpu *vcpu)
2209{
2210 unsigned long *msr_bitmap;
2211
Wincy Van670125b2015-03-04 14:31:56 +08002212 if (is_guest_mode(vcpu))
2213 msr_bitmap = vmx_msr_bitmap_nested;
Jan Kiszka8a9781f2015-05-04 08:32:32 +02002214 else if (vcpu->arch.apic_base & X2APIC_ENABLE) {
Yang Zhang8d146952013-01-25 10:18:50 +08002215 if (is_long_mode(vcpu))
2216 msr_bitmap = vmx_msr_bitmap_longmode_x2apic;
2217 else
2218 msr_bitmap = vmx_msr_bitmap_legacy_x2apic;
2219 } else {
2220 if (is_long_mode(vcpu))
2221 msr_bitmap = vmx_msr_bitmap_longmode;
2222 else
2223 msr_bitmap = vmx_msr_bitmap_legacy;
2224 }
2225
2226 vmcs_write64(MSR_BITMAP, __pa(msr_bitmap));
2227}
2228
Eddie Donga75beee2007-05-17 18:55:15 +03002229/*
Avi Kivitye38aea32007-04-19 13:22:48 +03002230 * Set up the vmcs to automatically save and restore system
2231 * msrs. Don't touch the 64-bit msrs if the guest is in legacy
2232 * mode, as fiddling with msrs is very expensive.
2233 */
Rusty Russell8b9cf982007-07-30 16:31:43 +10002234static void setup_msrs(struct vcpu_vmx *vmx)
Avi Kivitye38aea32007-04-19 13:22:48 +03002235{
Avi Kivity26bb0982009-09-07 11:14:12 +03002236 int save_nmsrs, index;
Avi Kivitye38aea32007-04-19 13:22:48 +03002237
Eddie Donga75beee2007-05-17 18:55:15 +03002238 save_nmsrs = 0;
Avi Kivity4d56c8a2007-04-19 14:28:44 +03002239#ifdef CONFIG_X86_64
Rusty Russell8b9cf982007-07-30 16:31:43 +10002240 if (is_long_mode(&vmx->vcpu)) {
Rusty Russell8b9cf982007-07-30 16:31:43 +10002241 index = __find_msr_index(vmx, MSR_SYSCALL_MASK);
Eddie Donga75beee2007-05-17 18:55:15 +03002242 if (index >= 0)
Rusty Russell8b9cf982007-07-30 16:31:43 +10002243 move_msr_up(vmx, index, save_nmsrs++);
2244 index = __find_msr_index(vmx, MSR_LSTAR);
Eddie Donga75beee2007-05-17 18:55:15 +03002245 if (index >= 0)
Rusty Russell8b9cf982007-07-30 16:31:43 +10002246 move_msr_up(vmx, index, save_nmsrs++);
2247 index = __find_msr_index(vmx, MSR_CSTAR);
Eddie Donga75beee2007-05-17 18:55:15 +03002248 if (index >= 0)
Rusty Russell8b9cf982007-07-30 16:31:43 +10002249 move_msr_up(vmx, index, save_nmsrs++);
Sheng Yang4e47c7a2009-12-18 16:48:47 +08002250 index = __find_msr_index(vmx, MSR_TSC_AUX);
Xiao Guangrong1cea0ce2015-09-09 14:05:57 +08002251 if (index >= 0 && guest_cpuid_has_rdtscp(&vmx->vcpu))
Sheng Yang4e47c7a2009-12-18 16:48:47 +08002252 move_msr_up(vmx, index, save_nmsrs++);
Eddie Donga75beee2007-05-17 18:55:15 +03002253 /*
Brian Gerst8c065852010-07-17 09:03:26 -04002254 * MSR_STAR is only needed on long mode guests, and only
Eddie Donga75beee2007-05-17 18:55:15 +03002255 * if efer.sce is enabled.
2256 */
Brian Gerst8c065852010-07-17 09:03:26 -04002257 index = __find_msr_index(vmx, MSR_STAR);
Avi Kivityf6801df2010-01-21 15:31:50 +02002258 if ((index >= 0) && (vmx->vcpu.arch.efer & EFER_SCE))
Rusty Russell8b9cf982007-07-30 16:31:43 +10002259 move_msr_up(vmx, index, save_nmsrs++);
Avi Kivity4d56c8a2007-04-19 14:28:44 +03002260 }
Eddie Donga75beee2007-05-17 18:55:15 +03002261#endif
Avi Kivity92c0d902009-10-29 11:00:16 +02002262 index = __find_msr_index(vmx, MSR_EFER);
2263 if (index >= 0 && update_transition_efer(vmx, index))
Avi Kivity26bb0982009-09-07 11:14:12 +03002264 move_msr_up(vmx, index, save_nmsrs++);
Avi Kivity4d56c8a2007-04-19 14:28:44 +03002265
Avi Kivity26bb0982009-09-07 11:14:12 +03002266 vmx->save_nmsrs = save_nmsrs;
Avi Kivity58972972009-02-24 22:26:47 +02002267
Yang Zhang8d146952013-01-25 10:18:50 +08002268 if (cpu_has_vmx_msr_bitmap())
2269 vmx_set_msr_bitmap(&vmx->vcpu);
Avi Kivitye38aea32007-04-19 13:22:48 +03002270}
2271
2272/*
Avi Kivity6aa8b732006-12-10 02:21:36 -08002273 * reads and returns guest's timestamp counter "register"
2274 * guest_tsc = host_tsc + tsc_offset -- 21.3
2275 */
2276static u64 guest_read_tsc(void)
2277{
2278 u64 host_tsc, tsc_offset;
2279
Andy Lutomirski4ea16362015-06-25 18:44:07 +02002280 host_tsc = rdtsc();
Avi Kivity6aa8b732006-12-10 02:21:36 -08002281 tsc_offset = vmcs_read64(TSC_OFFSET);
2282 return host_tsc + tsc_offset;
2283}
2284
2285/*
Nadav Har'Eld5c17852011-08-02 15:54:20 +03002286 * Like guest_read_tsc, but always returns L1's notion of the timestamp
2287 * counter, even if a nested guest (L2) is currently running.
2288 */
Paolo Bonzini48d89b92014-08-26 13:27:46 +02002289static u64 vmx_read_l1_tsc(struct kvm_vcpu *vcpu, u64 host_tsc)
Nadav Har'Eld5c17852011-08-02 15:54:20 +03002290{
Marcelo Tosatti886b4702012-11-27 23:28:58 -02002291 u64 tsc_offset;
Nadav Har'Eld5c17852011-08-02 15:54:20 +03002292
Nadav Har'Eld5c17852011-08-02 15:54:20 +03002293 tsc_offset = is_guest_mode(vcpu) ?
2294 to_vmx(vcpu)->nested.vmcs01_tsc_offset :
2295 vmcs_read64(TSC_OFFSET);
2296 return host_tsc + tsc_offset;
2297}
2298
2299/*
Zachary Amsdencc578282012-02-03 15:43:50 -02002300 * Engage any workarounds for mis-matched TSC rates. Currently limited to
2301 * software catchup for faster rates on slower CPUs.
Joerg Roedel4051b182011-03-25 09:44:49 +01002302 */
Zachary Amsdencc578282012-02-03 15:43:50 -02002303static void vmx_set_tsc_khz(struct kvm_vcpu *vcpu, u32 user_tsc_khz, bool scale)
Joerg Roedel4051b182011-03-25 09:44:49 +01002304{
Zachary Amsdencc578282012-02-03 15:43:50 -02002305 if (!scale)
2306 return;
2307
2308 if (user_tsc_khz > tsc_khz) {
2309 vcpu->arch.tsc_catchup = 1;
2310 vcpu->arch.tsc_always_catchup = 1;
2311 } else
2312 WARN(1, "user requested TSC rate below hardware speed\n");
Joerg Roedel4051b182011-03-25 09:44:49 +01002313}
2314
Will Auldba904632012-11-29 12:42:50 -08002315static u64 vmx_read_tsc_offset(struct kvm_vcpu *vcpu)
2316{
2317 return vmcs_read64(TSC_OFFSET);
2318}
2319
Joerg Roedel4051b182011-03-25 09:44:49 +01002320/*
Zachary Amsden99e3e302010-08-19 22:07:17 -10002321 * writes 'offset' into guest's timestamp counter offset register
Avi Kivity6aa8b732006-12-10 02:21:36 -08002322 */
Zachary Amsden99e3e302010-08-19 22:07:17 -10002323static void vmx_write_tsc_offset(struct kvm_vcpu *vcpu, u64 offset)
Avi Kivity6aa8b732006-12-10 02:21:36 -08002324{
Nadav Har'El27fc51b2011-08-02 15:54:52 +03002325 if (is_guest_mode(vcpu)) {
Nadav Har'El79918252011-05-25 23:15:39 +03002326 /*
Nadav Har'El27fc51b2011-08-02 15:54:52 +03002327 * We're here if L1 chose not to trap WRMSR to TSC. According
2328 * to the spec, this should set L1's TSC; The offset that L1
2329 * set for L2 remains unchanged, and still needs to be added
2330 * to the newly set TSC to get L2's TSC.
Nadav Har'El79918252011-05-25 23:15:39 +03002331 */
Nadav Har'El27fc51b2011-08-02 15:54:52 +03002332 struct vmcs12 *vmcs12;
2333 to_vmx(vcpu)->nested.vmcs01_tsc_offset = offset;
2334 /* recalculate vmcs02.TSC_OFFSET: */
2335 vmcs12 = get_vmcs12(vcpu);
2336 vmcs_write64(TSC_OFFSET, offset +
2337 (nested_cpu_has(vmcs12, CPU_BASED_USE_TSC_OFFSETING) ?
2338 vmcs12->tsc_offset : 0));
2339 } else {
Yoshihiro YUNOMAE489223e2013-06-12 16:43:44 +09002340 trace_kvm_write_tsc_offset(vcpu->vcpu_id,
2341 vmcs_read64(TSC_OFFSET), offset);
Nadav Har'El27fc51b2011-08-02 15:54:52 +03002342 vmcs_write64(TSC_OFFSET, offset);
2343 }
Avi Kivity6aa8b732006-12-10 02:21:36 -08002344}
2345
Marcelo Tosattif1e2b262012-02-03 15:43:55 -02002346static void vmx_adjust_tsc_offset(struct kvm_vcpu *vcpu, s64 adjustment, bool host)
Zachary Amsdene48672f2010-08-19 22:07:23 -10002347{
2348 u64 offset = vmcs_read64(TSC_OFFSET);
Yoshihiro YUNOMAE489223e2013-06-12 16:43:44 +09002349
Zachary Amsdene48672f2010-08-19 22:07:23 -10002350 vmcs_write64(TSC_OFFSET, offset + adjustment);
Nadav Har'El79918252011-05-25 23:15:39 +03002351 if (is_guest_mode(vcpu)) {
2352 /* Even when running L2, the adjustment needs to apply to L1 */
2353 to_vmx(vcpu)->nested.vmcs01_tsc_offset += adjustment;
Yoshihiro YUNOMAE489223e2013-06-12 16:43:44 +09002354 } else
2355 trace_kvm_write_tsc_offset(vcpu->vcpu_id, offset,
2356 offset + adjustment);
Zachary Amsdene48672f2010-08-19 22:07:23 -10002357}
2358
Joerg Roedel857e4092011-03-25 09:44:50 +01002359static u64 vmx_compute_tsc_offset(struct kvm_vcpu *vcpu, u64 target_tsc)
2360{
Andy Lutomirski4ea16362015-06-25 18:44:07 +02002361 return target_tsc - rdtsc();
Joerg Roedel857e4092011-03-25 09:44:50 +01002362}
2363
Nadav Har'El801d3422011-05-25 23:02:23 +03002364static bool guest_cpuid_has_vmx(struct kvm_vcpu *vcpu)
2365{
2366 struct kvm_cpuid_entry2 *best = kvm_find_cpuid_entry(vcpu, 1, 0);
2367 return best && (best->ecx & (1 << (X86_FEATURE_VMX & 31)));
2368}
2369
2370/*
2371 * nested_vmx_allowed() checks whether a guest should be allowed to use VMX
2372 * instructions and MSRs (i.e., nested VMX). Nested VMX is disabled for
2373 * all guests if the "nested" module option is off, and can also be disabled
2374 * for a single guest by disabling its VMX cpuid bit.
2375 */
2376static inline bool nested_vmx_allowed(struct kvm_vcpu *vcpu)
2377{
2378 return nested && guest_cpuid_has_vmx(vcpu);
2379}
2380
Avi Kivity6aa8b732006-12-10 02:21:36 -08002381/*
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03002382 * nested_vmx_setup_ctls_msrs() sets up variables containing the values to be
2383 * returned for the various VMX controls MSRs when nested VMX is enabled.
2384 * The same values should also be used to verify that vmcs12 control fields are
2385 * valid during nested entry from L1 to L2.
2386 * Each of these control msrs has a low and high 32-bit half: A low bit is on
2387 * if the corresponding bit in the (32-bit) control field *must* be on, and a
2388 * bit in the high half is on if the corresponding bit in the control field
2389 * may be on. See also vmx_control_verify().
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03002390 */
Wincy Vanb9c237b2015-02-03 23:56:30 +08002391static void nested_vmx_setup_ctls_msrs(struct vcpu_vmx *vmx)
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03002392{
2393 /*
2394 * Note that as a general rule, the high half of the MSRs (bits in
2395 * the control fields which may be 1) should be initialized by the
2396 * intersection of the underlying hardware's MSR (i.e., features which
2397 * can be supported) and the list of features we want to expose -
2398 * because they are known to be properly supported in our code.
2399 * Also, usually, the low half of the MSRs (bits which must be 1) can
2400 * be set to 0, meaning that L1 may turn off any of these bits. The
2401 * reason is that if one of these bits is necessary, it will appear
2402 * in vmcs01 and prepare_vmcs02, when it bitwise-or's the control
2403 * fields of vmcs01 and vmcs02, will turn these bits off - and
2404 * nested_vmx_exit_handled() will not pass related exits to L1.
2405 * These rules have exceptions below.
2406 */
2407
2408 /* pin-based controls */
Jan Kiszkaeabeaac2013-03-13 11:30:50 +01002409 rdmsr(MSR_IA32_VMX_PINBASED_CTLS,
Wincy Vanb9c237b2015-02-03 23:56:30 +08002410 vmx->nested.nested_vmx_pinbased_ctls_low,
2411 vmx->nested.nested_vmx_pinbased_ctls_high);
2412 vmx->nested.nested_vmx_pinbased_ctls_low |=
2413 PIN_BASED_ALWAYSON_WITHOUT_TRUE_MSR;
2414 vmx->nested.nested_vmx_pinbased_ctls_high &=
2415 PIN_BASED_EXT_INTR_MASK |
2416 PIN_BASED_NMI_EXITING |
2417 PIN_BASED_VIRTUAL_NMIS;
2418 vmx->nested.nested_vmx_pinbased_ctls_high |=
2419 PIN_BASED_ALWAYSON_WITHOUT_TRUE_MSR |
Jan Kiszka0238ea92013-03-13 11:31:24 +01002420 PIN_BASED_VMX_PREEMPTION_TIMER;
Paolo Bonzini35754c92015-07-29 12:05:37 +02002421 if (vmx_cpu_uses_apicv(&vmx->vcpu))
Wincy Van705699a2015-02-03 23:58:17 +08002422 vmx->nested.nested_vmx_pinbased_ctls_high |=
2423 PIN_BASED_POSTED_INTR;
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03002424
Jan Kiszka3dbcd8d2014-06-16 13:59:40 +02002425 /* exit controls */
Arthur Chunqi Lic0dfee52013-08-06 18:41:45 +08002426 rdmsr(MSR_IA32_VMX_EXIT_CTLS,
Wincy Vanb9c237b2015-02-03 23:56:30 +08002427 vmx->nested.nested_vmx_exit_ctls_low,
2428 vmx->nested.nested_vmx_exit_ctls_high);
2429 vmx->nested.nested_vmx_exit_ctls_low =
2430 VM_EXIT_ALWAYSON_WITHOUT_TRUE_MSR;
Bandan Dase0ba1a62014-04-19 18:17:46 -04002431
Wincy Vanb9c237b2015-02-03 23:56:30 +08002432 vmx->nested.nested_vmx_exit_ctls_high &=
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03002433#ifdef CONFIG_X86_64
Arthur Chunqi Lic0dfee52013-08-06 18:41:45 +08002434 VM_EXIT_HOST_ADDR_SPACE_SIZE |
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03002435#endif
Jan Kiszkaf4124502014-03-07 20:03:13 +01002436 VM_EXIT_LOAD_IA32_PAT | VM_EXIT_SAVE_IA32_PAT;
Wincy Vanb9c237b2015-02-03 23:56:30 +08002437 vmx->nested.nested_vmx_exit_ctls_high |=
2438 VM_EXIT_ALWAYSON_WITHOUT_TRUE_MSR |
Jan Kiszkaf4124502014-03-07 20:03:13 +01002439 VM_EXIT_LOAD_IA32_EFER | VM_EXIT_SAVE_IA32_EFER |
Bandan Dase0ba1a62014-04-19 18:17:46 -04002440 VM_EXIT_SAVE_VMX_PREEMPTION_TIMER | VM_EXIT_ACK_INTR_ON_EXIT;
2441
Paolo Bonzini36be0b92014-02-24 12:30:04 +01002442 if (vmx_mpx_supported())
Wincy Vanb9c237b2015-02-03 23:56:30 +08002443 vmx->nested.nested_vmx_exit_ctls_high |= VM_EXIT_CLEAR_BNDCFGS;
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03002444
Jan Kiszka2996fca2014-06-16 13:59:43 +02002445 /* We support free control of debug control saving. */
Wincy Vanb9c237b2015-02-03 23:56:30 +08002446 vmx->nested.nested_vmx_true_exit_ctls_low =
2447 vmx->nested.nested_vmx_exit_ctls_low &
Jan Kiszka2996fca2014-06-16 13:59:43 +02002448 ~VM_EXIT_SAVE_DEBUG_CONTROLS;
2449
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03002450 /* entry controls */
2451 rdmsr(MSR_IA32_VMX_ENTRY_CTLS,
Wincy Vanb9c237b2015-02-03 23:56:30 +08002452 vmx->nested.nested_vmx_entry_ctls_low,
2453 vmx->nested.nested_vmx_entry_ctls_high);
2454 vmx->nested.nested_vmx_entry_ctls_low =
2455 VM_ENTRY_ALWAYSON_WITHOUT_TRUE_MSR;
2456 vmx->nested.nested_vmx_entry_ctls_high &=
Jan Kiszka57435342013-08-06 10:39:56 +02002457#ifdef CONFIG_X86_64
2458 VM_ENTRY_IA32E_MODE |
2459#endif
2460 VM_ENTRY_LOAD_IA32_PAT;
Wincy Vanb9c237b2015-02-03 23:56:30 +08002461 vmx->nested.nested_vmx_entry_ctls_high |=
2462 (VM_ENTRY_ALWAYSON_WITHOUT_TRUE_MSR | VM_ENTRY_LOAD_IA32_EFER);
Paolo Bonzini36be0b92014-02-24 12:30:04 +01002463 if (vmx_mpx_supported())
Wincy Vanb9c237b2015-02-03 23:56:30 +08002464 vmx->nested.nested_vmx_entry_ctls_high |= VM_ENTRY_LOAD_BNDCFGS;
Jan Kiszka57435342013-08-06 10:39:56 +02002465
Jan Kiszka2996fca2014-06-16 13:59:43 +02002466 /* We support free control of debug control loading. */
Wincy Vanb9c237b2015-02-03 23:56:30 +08002467 vmx->nested.nested_vmx_true_entry_ctls_low =
2468 vmx->nested.nested_vmx_entry_ctls_low &
Jan Kiszka2996fca2014-06-16 13:59:43 +02002469 ~VM_ENTRY_LOAD_DEBUG_CONTROLS;
2470
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03002471 /* cpu-based controls */
2472 rdmsr(MSR_IA32_VMX_PROCBASED_CTLS,
Wincy Vanb9c237b2015-02-03 23:56:30 +08002473 vmx->nested.nested_vmx_procbased_ctls_low,
2474 vmx->nested.nested_vmx_procbased_ctls_high);
2475 vmx->nested.nested_vmx_procbased_ctls_low =
2476 CPU_BASED_ALWAYSON_WITHOUT_TRUE_MSR;
2477 vmx->nested.nested_vmx_procbased_ctls_high &=
Jan Kiszkaa294c9b2013-10-23 17:43:09 +01002478 CPU_BASED_VIRTUAL_INTR_PENDING |
2479 CPU_BASED_VIRTUAL_NMI_PENDING | CPU_BASED_USE_TSC_OFFSETING |
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03002480 CPU_BASED_HLT_EXITING | CPU_BASED_INVLPG_EXITING |
2481 CPU_BASED_MWAIT_EXITING | CPU_BASED_CR3_LOAD_EXITING |
2482 CPU_BASED_CR3_STORE_EXITING |
2483#ifdef CONFIG_X86_64
2484 CPU_BASED_CR8_LOAD_EXITING | CPU_BASED_CR8_STORE_EXITING |
2485#endif
2486 CPU_BASED_MOV_DR_EXITING | CPU_BASED_UNCOND_IO_EXITING |
Mihai Donțu5f3d45e2015-07-05 20:08:57 +03002487 CPU_BASED_USE_IO_BITMAPS | CPU_BASED_MONITOR_TRAP_FLAG |
2488 CPU_BASED_MONITOR_EXITING | CPU_BASED_RDPMC_EXITING |
2489 CPU_BASED_RDTSC_EXITING | CPU_BASED_PAUSE_EXITING |
2490 CPU_BASED_TPR_SHADOW | CPU_BASED_ACTIVATE_SECONDARY_CONTROLS;
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03002491 /*
2492 * We can allow some features even when not supported by the
2493 * hardware. For example, L1 can specify an MSR bitmap - and we
2494 * can use it to avoid exits to L1 - even when L0 runs L2
2495 * without MSR bitmaps.
2496 */
Wincy Vanb9c237b2015-02-03 23:56:30 +08002497 vmx->nested.nested_vmx_procbased_ctls_high |=
2498 CPU_BASED_ALWAYSON_WITHOUT_TRUE_MSR |
Jan Kiszka560b7ee2014-06-16 13:59:42 +02002499 CPU_BASED_USE_MSR_BITMAPS;
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03002500
Jan Kiszka3dcdf3e2014-06-16 13:59:41 +02002501 /* We support free control of CR3 access interception. */
Wincy Vanb9c237b2015-02-03 23:56:30 +08002502 vmx->nested.nested_vmx_true_procbased_ctls_low =
2503 vmx->nested.nested_vmx_procbased_ctls_low &
Jan Kiszka3dcdf3e2014-06-16 13:59:41 +02002504 ~(CPU_BASED_CR3_LOAD_EXITING | CPU_BASED_CR3_STORE_EXITING);
2505
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03002506 /* secondary cpu-based controls */
2507 rdmsr(MSR_IA32_VMX_PROCBASED_CTLS2,
Wincy Vanb9c237b2015-02-03 23:56:30 +08002508 vmx->nested.nested_vmx_secondary_ctls_low,
2509 vmx->nested.nested_vmx_secondary_ctls_high);
2510 vmx->nested.nested_vmx_secondary_ctls_low = 0;
2511 vmx->nested.nested_vmx_secondary_ctls_high &=
Jan Kiszkad6851fb2013-02-23 22:34:39 +01002512 SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES |
Jan Kiszkab3a2a902015-03-23 19:27:19 +01002513 SECONDARY_EXEC_RDTSCP |
Wincy Vanf2b93282015-02-03 23:56:03 +08002514 SECONDARY_EXEC_VIRTUALIZE_X2APIC_MODE |
Wincy Van82f0dd42015-02-03 23:57:18 +08002515 SECONDARY_EXEC_APIC_REGISTER_VIRT |
Wincy Van608406e2015-02-03 23:57:51 +08002516 SECONDARY_EXEC_VIRTUAL_INTR_DELIVERY |
Wanpeng Li81dc01f2014-12-04 19:11:07 +08002517 SECONDARY_EXEC_WBINVD_EXITING |
Xiao Guangrong8b3e34e2015-09-09 14:05:51 +08002518 SECONDARY_EXEC_XSAVES |
2519 SECONDARY_EXEC_PCOMMIT;
Jan Kiszkac18911a2013-03-13 16:06:41 +01002520
Nadav Har'Elafa61f72013-08-07 14:59:22 +02002521 if (enable_ept) {
2522 /* nested EPT: emulate EPT also to L1 */
Wincy Vanb9c237b2015-02-03 23:56:30 +08002523 vmx->nested.nested_vmx_secondary_ctls_high |=
Radim Krčmář0790ec12015-03-17 14:02:32 +01002524 SECONDARY_EXEC_ENABLE_EPT;
Wincy Vanb9c237b2015-02-03 23:56:30 +08002525 vmx->nested.nested_vmx_ept_caps = VMX_EPT_PAGE_WALK_4_BIT |
Jan Kiszkad3134db2013-10-23 14:40:31 +01002526 VMX_EPTP_WB_BIT | VMX_EPT_2MB_PAGE_BIT |
2527 VMX_EPT_INVEPT_BIT;
Wincy Vanb9c237b2015-02-03 23:56:30 +08002528 vmx->nested.nested_vmx_ept_caps &= vmx_capability.ept;
Nadav Har'Elafa61f72013-08-07 14:59:22 +02002529 /*
Bandan Das4b855072014-04-19 18:17:44 -04002530 * For nested guests, we don't do anything specific
2531 * for single context invalidation. Hence, only advertise
2532 * support for global context invalidation.
Nadav Har'Elafa61f72013-08-07 14:59:22 +02002533 */
Wincy Vanb9c237b2015-02-03 23:56:30 +08002534 vmx->nested.nested_vmx_ept_caps |= VMX_EPT_EXTENT_GLOBAL_BIT;
Nadav Har'Elafa61f72013-08-07 14:59:22 +02002535 } else
Wincy Vanb9c237b2015-02-03 23:56:30 +08002536 vmx->nested.nested_vmx_ept_caps = 0;
Nadav Har'Elafa61f72013-08-07 14:59:22 +02002537
Radim Krčmář0790ec12015-03-17 14:02:32 +01002538 if (enable_unrestricted_guest)
2539 vmx->nested.nested_vmx_secondary_ctls_high |=
2540 SECONDARY_EXEC_UNRESTRICTED_GUEST;
2541
Jan Kiszkac18911a2013-03-13 16:06:41 +01002542 /* miscellaneous data */
Wincy Vanb9c237b2015-02-03 23:56:30 +08002543 rdmsr(MSR_IA32_VMX_MISC,
2544 vmx->nested.nested_vmx_misc_low,
2545 vmx->nested.nested_vmx_misc_high);
2546 vmx->nested.nested_vmx_misc_low &= VMX_MISC_SAVE_EFER_LMA;
2547 vmx->nested.nested_vmx_misc_low |=
2548 VMX_MISC_EMULATED_PREEMPTION_TIMER_RATE |
Jan Kiszkaf4124502014-03-07 20:03:13 +01002549 VMX_MISC_ACTIVITY_HLT;
Wincy Vanb9c237b2015-02-03 23:56:30 +08002550 vmx->nested.nested_vmx_misc_high = 0;
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03002551}
2552
2553static inline bool vmx_control_verify(u32 control, u32 low, u32 high)
2554{
2555 /*
2556 * Bits 0 in high must be 0, and bits 1 in low must be 1.
2557 */
2558 return ((control & high) | low) == control;
2559}
2560
2561static inline u64 vmx_control_msr(u32 low, u32 high)
2562{
2563 return low | ((u64)high << 32);
2564}
2565
Jan Kiszkacae50132014-01-04 18:47:22 +01002566/* Returns 0 on success, non-0 otherwise. */
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03002567static int vmx_get_vmx_msr(struct kvm_vcpu *vcpu, u32 msr_index, u64 *pdata)
2568{
Wincy Vanb9c237b2015-02-03 23:56:30 +08002569 struct vcpu_vmx *vmx = to_vmx(vcpu);
2570
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03002571 switch (msr_index) {
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03002572 case MSR_IA32_VMX_BASIC:
2573 /*
2574 * This MSR reports some information about VMX support. We
2575 * should return information about the VMX we emulate for the
2576 * guest, and the VMCS structure we give it - not about the
2577 * VMX support of the underlying hardware.
2578 */
Jan Kiszka3dbcd8d2014-06-16 13:59:40 +02002579 *pdata = VMCS12_REVISION | VMX_BASIC_TRUE_CTLS |
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03002580 ((u64)VMCS12_SIZE << VMX_BASIC_VMCS_SIZE_SHIFT) |
2581 (VMX_BASIC_MEM_TYPE_WB << VMX_BASIC_MEM_TYPE_SHIFT);
2582 break;
2583 case MSR_IA32_VMX_TRUE_PINBASED_CTLS:
2584 case MSR_IA32_VMX_PINBASED_CTLS:
Wincy Vanb9c237b2015-02-03 23:56:30 +08002585 *pdata = vmx_control_msr(
2586 vmx->nested.nested_vmx_pinbased_ctls_low,
2587 vmx->nested.nested_vmx_pinbased_ctls_high);
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03002588 break;
2589 case MSR_IA32_VMX_TRUE_PROCBASED_CTLS:
Wincy Vanb9c237b2015-02-03 23:56:30 +08002590 *pdata = vmx_control_msr(
2591 vmx->nested.nested_vmx_true_procbased_ctls_low,
2592 vmx->nested.nested_vmx_procbased_ctls_high);
Jan Kiszka3dcdf3e2014-06-16 13:59:41 +02002593 break;
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03002594 case MSR_IA32_VMX_PROCBASED_CTLS:
Wincy Vanb9c237b2015-02-03 23:56:30 +08002595 *pdata = vmx_control_msr(
2596 vmx->nested.nested_vmx_procbased_ctls_low,
2597 vmx->nested.nested_vmx_procbased_ctls_high);
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03002598 break;
2599 case MSR_IA32_VMX_TRUE_EXIT_CTLS:
Wincy Vanb9c237b2015-02-03 23:56:30 +08002600 *pdata = vmx_control_msr(
2601 vmx->nested.nested_vmx_true_exit_ctls_low,
2602 vmx->nested.nested_vmx_exit_ctls_high);
Jan Kiszka2996fca2014-06-16 13:59:43 +02002603 break;
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03002604 case MSR_IA32_VMX_EXIT_CTLS:
Wincy Vanb9c237b2015-02-03 23:56:30 +08002605 *pdata = vmx_control_msr(
2606 vmx->nested.nested_vmx_exit_ctls_low,
2607 vmx->nested.nested_vmx_exit_ctls_high);
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03002608 break;
2609 case MSR_IA32_VMX_TRUE_ENTRY_CTLS:
Wincy Vanb9c237b2015-02-03 23:56:30 +08002610 *pdata = vmx_control_msr(
2611 vmx->nested.nested_vmx_true_entry_ctls_low,
2612 vmx->nested.nested_vmx_entry_ctls_high);
Jan Kiszka2996fca2014-06-16 13:59:43 +02002613 break;
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03002614 case MSR_IA32_VMX_ENTRY_CTLS:
Wincy Vanb9c237b2015-02-03 23:56:30 +08002615 *pdata = vmx_control_msr(
2616 vmx->nested.nested_vmx_entry_ctls_low,
2617 vmx->nested.nested_vmx_entry_ctls_high);
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03002618 break;
2619 case MSR_IA32_VMX_MISC:
Wincy Vanb9c237b2015-02-03 23:56:30 +08002620 *pdata = vmx_control_msr(
2621 vmx->nested.nested_vmx_misc_low,
2622 vmx->nested.nested_vmx_misc_high);
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03002623 break;
2624 /*
2625 * These MSRs specify bits which the guest must keep fixed (on or off)
2626 * while L1 is in VMXON mode (in L1's root mode, or running an L2).
2627 * We picked the standard core2 setting.
2628 */
2629#define VMXON_CR0_ALWAYSON (X86_CR0_PE | X86_CR0_PG | X86_CR0_NE)
2630#define VMXON_CR4_ALWAYSON X86_CR4_VMXE
2631 case MSR_IA32_VMX_CR0_FIXED0:
2632 *pdata = VMXON_CR0_ALWAYSON;
2633 break;
2634 case MSR_IA32_VMX_CR0_FIXED1:
2635 *pdata = -1ULL;
2636 break;
2637 case MSR_IA32_VMX_CR4_FIXED0:
2638 *pdata = VMXON_CR4_ALWAYSON;
2639 break;
2640 case MSR_IA32_VMX_CR4_FIXED1:
2641 *pdata = -1ULL;
2642 break;
2643 case MSR_IA32_VMX_VMCS_ENUM:
Jan Kiszka53814172014-06-16 13:59:44 +02002644 *pdata = 0x2e; /* highest index: VMX_PREEMPTION_TIMER_VALUE */
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03002645 break;
2646 case MSR_IA32_VMX_PROCBASED_CTLS2:
Wincy Vanb9c237b2015-02-03 23:56:30 +08002647 *pdata = vmx_control_msr(
2648 vmx->nested.nested_vmx_secondary_ctls_low,
2649 vmx->nested.nested_vmx_secondary_ctls_high);
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03002650 break;
2651 case MSR_IA32_VMX_EPT_VPID_CAP:
Nadav Har'Elafa61f72013-08-07 14:59:22 +02002652 /* Currently, no nested vpid support */
Wincy Vanb9c237b2015-02-03 23:56:30 +08002653 *pdata = vmx->nested.nested_vmx_ept_caps;
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03002654 break;
2655 default:
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03002656 return 1;
Nadav Har'Elb3897a42013-07-08 19:12:35 +08002657 }
2658
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03002659 return 0;
2660}
2661
2662/*
Avi Kivity6aa8b732006-12-10 02:21:36 -08002663 * Reads an msr value (of 'msr_index') into 'pdata'.
2664 * Returns 0 on success, non-0 otherwise.
2665 * Assumes vcpu_load() was already called.
2666 */
Paolo Bonzini609e36d2015-04-08 15:30:38 +02002667static int vmx_get_msr(struct kvm_vcpu *vcpu, struct msr_data *msr_info)
Avi Kivity6aa8b732006-12-10 02:21:36 -08002668{
Avi Kivity26bb0982009-09-07 11:14:12 +03002669 struct shared_msr_entry *msr;
Avi Kivity6aa8b732006-12-10 02:21:36 -08002670
Paolo Bonzini609e36d2015-04-08 15:30:38 +02002671 switch (msr_info->index) {
Avi Kivity05b3e0c2006-12-13 00:33:45 -08002672#ifdef CONFIG_X86_64
Avi Kivity6aa8b732006-12-10 02:21:36 -08002673 case MSR_FS_BASE:
Paolo Bonzini609e36d2015-04-08 15:30:38 +02002674 msr_info->data = vmcs_readl(GUEST_FS_BASE);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002675 break;
2676 case MSR_GS_BASE:
Paolo Bonzini609e36d2015-04-08 15:30:38 +02002677 msr_info->data = vmcs_readl(GUEST_GS_BASE);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002678 break;
Avi Kivity44ea2b12009-09-06 15:55:37 +03002679 case MSR_KERNEL_GS_BASE:
2680 vmx_load_host_state(to_vmx(vcpu));
Paolo Bonzini609e36d2015-04-08 15:30:38 +02002681 msr_info->data = to_vmx(vcpu)->msr_guest_kernel_gs_base;
Avi Kivity44ea2b12009-09-06 15:55:37 +03002682 break;
Avi Kivity26bb0982009-09-07 11:14:12 +03002683#endif
Avi Kivity6aa8b732006-12-10 02:21:36 -08002684 case MSR_EFER:
Paolo Bonzini609e36d2015-04-08 15:30:38 +02002685 return kvm_get_msr_common(vcpu, msr_info);
Jaswinder Singh Rajputaf24a4e2009-05-15 18:42:05 +05302686 case MSR_IA32_TSC:
Paolo Bonzini609e36d2015-04-08 15:30:38 +02002687 msr_info->data = guest_read_tsc();
Avi Kivity6aa8b732006-12-10 02:21:36 -08002688 break;
2689 case MSR_IA32_SYSENTER_CS:
Paolo Bonzini609e36d2015-04-08 15:30:38 +02002690 msr_info->data = vmcs_read32(GUEST_SYSENTER_CS);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002691 break;
2692 case MSR_IA32_SYSENTER_EIP:
Paolo Bonzini609e36d2015-04-08 15:30:38 +02002693 msr_info->data = vmcs_readl(GUEST_SYSENTER_EIP);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002694 break;
2695 case MSR_IA32_SYSENTER_ESP:
Paolo Bonzini609e36d2015-04-08 15:30:38 +02002696 msr_info->data = vmcs_readl(GUEST_SYSENTER_ESP);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002697 break;
Liu, Jinsong0dd376e2014-02-24 10:56:53 +00002698 case MSR_IA32_BNDCFGS:
Paolo Bonzini93c4adc2014-03-05 23:19:52 +01002699 if (!vmx_mpx_supported())
2700 return 1;
Paolo Bonzini609e36d2015-04-08 15:30:38 +02002701 msr_info->data = vmcs_read64(GUEST_BNDCFGS);
Liu, Jinsong0dd376e2014-02-24 10:56:53 +00002702 break;
Jan Kiszkacae50132014-01-04 18:47:22 +01002703 case MSR_IA32_FEATURE_CONTROL:
2704 if (!nested_vmx_allowed(vcpu))
2705 return 1;
Paolo Bonzini609e36d2015-04-08 15:30:38 +02002706 msr_info->data = to_vmx(vcpu)->nested.msr_ia32_feature_control;
Jan Kiszkacae50132014-01-04 18:47:22 +01002707 break;
2708 case MSR_IA32_VMX_BASIC ... MSR_IA32_VMX_VMFUNC:
2709 if (!nested_vmx_allowed(vcpu))
2710 return 1;
Paolo Bonzini609e36d2015-04-08 15:30:38 +02002711 return vmx_get_vmx_msr(vcpu, msr_info->index, &msr_info->data);
Wanpeng Li20300092014-12-02 19:14:59 +08002712 case MSR_IA32_XSS:
2713 if (!vmx_xsaves_supported())
2714 return 1;
Paolo Bonzini609e36d2015-04-08 15:30:38 +02002715 msr_info->data = vcpu->arch.ia32_xss;
Wanpeng Li20300092014-12-02 19:14:59 +08002716 break;
Sheng Yang4e47c7a2009-12-18 16:48:47 +08002717 case MSR_TSC_AUX:
Xiao Guangrong1cea0ce2015-09-09 14:05:57 +08002718 if (!guest_cpuid_has_rdtscp(vcpu))
Sheng Yang4e47c7a2009-12-18 16:48:47 +08002719 return 1;
2720 /* Otherwise falls through */
Avi Kivity6aa8b732006-12-10 02:21:36 -08002721 default:
Paolo Bonzini609e36d2015-04-08 15:30:38 +02002722 msr = find_msr_entry(to_vmx(vcpu), msr_info->index);
Avi Kivity3bab1f52006-12-29 16:49:48 -08002723 if (msr) {
Paolo Bonzini609e36d2015-04-08 15:30:38 +02002724 msr_info->data = msr->data;
Avi Kivity3bab1f52006-12-29 16:49:48 -08002725 break;
Avi Kivity6aa8b732006-12-10 02:21:36 -08002726 }
Paolo Bonzini609e36d2015-04-08 15:30:38 +02002727 return kvm_get_msr_common(vcpu, msr_info);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002728 }
2729
Avi Kivity6aa8b732006-12-10 02:21:36 -08002730 return 0;
2731}
2732
Jan Kiszkacae50132014-01-04 18:47:22 +01002733static void vmx_leave_nested(struct kvm_vcpu *vcpu);
2734
Avi Kivity6aa8b732006-12-10 02:21:36 -08002735/*
2736 * Writes msr value into into the appropriate "register".
2737 * Returns 0 on success, non-0 otherwise.
2738 * Assumes vcpu_load() was already called.
2739 */
Will Auld8fe8ab42012-11-29 12:42:12 -08002740static int vmx_set_msr(struct kvm_vcpu *vcpu, struct msr_data *msr_info)
Avi Kivity6aa8b732006-12-10 02:21:36 -08002741{
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -04002742 struct vcpu_vmx *vmx = to_vmx(vcpu);
Avi Kivity26bb0982009-09-07 11:14:12 +03002743 struct shared_msr_entry *msr;
Eddie Dong2cc51562007-05-21 07:28:09 +03002744 int ret = 0;
Will Auld8fe8ab42012-11-29 12:42:12 -08002745 u32 msr_index = msr_info->index;
2746 u64 data = msr_info->data;
Eddie Dong2cc51562007-05-21 07:28:09 +03002747
Avi Kivity6aa8b732006-12-10 02:21:36 -08002748 switch (msr_index) {
Avi Kivity3bab1f52006-12-29 16:49:48 -08002749 case MSR_EFER:
Will Auld8fe8ab42012-11-29 12:42:12 -08002750 ret = kvm_set_msr_common(vcpu, msr_info);
Eddie Dong2cc51562007-05-21 07:28:09 +03002751 break;
Avi Kivity16175a72009-03-23 22:13:44 +02002752#ifdef CONFIG_X86_64
Avi Kivity6aa8b732006-12-10 02:21:36 -08002753 case MSR_FS_BASE:
Avi Kivity2fb92db2011-04-27 19:42:18 +03002754 vmx_segment_cache_clear(vmx);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002755 vmcs_writel(GUEST_FS_BASE, data);
2756 break;
2757 case MSR_GS_BASE:
Avi Kivity2fb92db2011-04-27 19:42:18 +03002758 vmx_segment_cache_clear(vmx);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002759 vmcs_writel(GUEST_GS_BASE, data);
2760 break;
Avi Kivity44ea2b12009-09-06 15:55:37 +03002761 case MSR_KERNEL_GS_BASE:
2762 vmx_load_host_state(vmx);
2763 vmx->msr_guest_kernel_gs_base = data;
2764 break;
Avi Kivity6aa8b732006-12-10 02:21:36 -08002765#endif
2766 case MSR_IA32_SYSENTER_CS:
2767 vmcs_write32(GUEST_SYSENTER_CS, data);
2768 break;
2769 case MSR_IA32_SYSENTER_EIP:
Avi Kivityf5b42c32007-03-06 12:05:53 +02002770 vmcs_writel(GUEST_SYSENTER_EIP, data);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002771 break;
2772 case MSR_IA32_SYSENTER_ESP:
Avi Kivityf5b42c32007-03-06 12:05:53 +02002773 vmcs_writel(GUEST_SYSENTER_ESP, data);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002774 break;
Liu, Jinsong0dd376e2014-02-24 10:56:53 +00002775 case MSR_IA32_BNDCFGS:
Paolo Bonzini93c4adc2014-03-05 23:19:52 +01002776 if (!vmx_mpx_supported())
2777 return 1;
Liu, Jinsong0dd376e2014-02-24 10:56:53 +00002778 vmcs_write64(GUEST_BNDCFGS, data);
2779 break;
Jaswinder Singh Rajputaf24a4e2009-05-15 18:42:05 +05302780 case MSR_IA32_TSC:
Will Auld8fe8ab42012-11-29 12:42:12 -08002781 kvm_write_tsc(vcpu, msr_info);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002782 break;
Sheng Yang468d4722008-10-09 16:01:55 +08002783 case MSR_IA32_CR_PAT:
2784 if (vmcs_config.vmentry_ctrl & VM_ENTRY_LOAD_IA32_PAT) {
Nadav Amit45666542014-09-18 22:39:44 +03002785 if (!kvm_mtrr_valid(vcpu, MSR_IA32_CR_PAT, data))
2786 return 1;
Sheng Yang468d4722008-10-09 16:01:55 +08002787 vmcs_write64(GUEST_IA32_PAT, data);
2788 vcpu->arch.pat = data;
2789 break;
2790 }
Will Auld8fe8ab42012-11-29 12:42:12 -08002791 ret = kvm_set_msr_common(vcpu, msr_info);
Sheng Yang4e47c7a2009-12-18 16:48:47 +08002792 break;
Will Auldba904632012-11-29 12:42:50 -08002793 case MSR_IA32_TSC_ADJUST:
2794 ret = kvm_set_msr_common(vcpu, msr_info);
Sheng Yang4e47c7a2009-12-18 16:48:47 +08002795 break;
Jan Kiszkacae50132014-01-04 18:47:22 +01002796 case MSR_IA32_FEATURE_CONTROL:
2797 if (!nested_vmx_allowed(vcpu) ||
2798 (to_vmx(vcpu)->nested.msr_ia32_feature_control &
2799 FEATURE_CONTROL_LOCKED && !msr_info->host_initiated))
2800 return 1;
2801 vmx->nested.msr_ia32_feature_control = data;
2802 if (msr_info->host_initiated && data == 0)
2803 vmx_leave_nested(vcpu);
2804 break;
2805 case MSR_IA32_VMX_BASIC ... MSR_IA32_VMX_VMFUNC:
2806 return 1; /* they are read-only */
Wanpeng Li20300092014-12-02 19:14:59 +08002807 case MSR_IA32_XSS:
2808 if (!vmx_xsaves_supported())
2809 return 1;
2810 /*
2811 * The only supported bit as of Skylake is bit 8, but
2812 * it is not supported on KVM.
2813 */
2814 if (data != 0)
2815 return 1;
2816 vcpu->arch.ia32_xss = data;
2817 if (vcpu->arch.ia32_xss != host_xss)
2818 add_atomic_switch_msr(vmx, MSR_IA32_XSS,
2819 vcpu->arch.ia32_xss, host_xss);
2820 else
2821 clear_atomic_switch_msr(vmx, MSR_IA32_XSS);
2822 break;
Sheng Yang4e47c7a2009-12-18 16:48:47 +08002823 case MSR_TSC_AUX:
Xiao Guangrong1cea0ce2015-09-09 14:05:57 +08002824 if (!guest_cpuid_has_rdtscp(vcpu))
Sheng Yang4e47c7a2009-12-18 16:48:47 +08002825 return 1;
2826 /* Check reserved bit, higher 32 bits should be zero */
2827 if ((data >> 32) != 0)
2828 return 1;
2829 /* Otherwise falls through */
Avi Kivity6aa8b732006-12-10 02:21:36 -08002830 default:
Rusty Russell8b9cf982007-07-30 16:31:43 +10002831 msr = find_msr_entry(vmx, msr_index);
Avi Kivity3bab1f52006-12-29 16:49:48 -08002832 if (msr) {
Andy Honig8b3c3102014-08-27 11:16:44 -07002833 u64 old_msr_data = msr->data;
Avi Kivity3bab1f52006-12-29 16:49:48 -08002834 msr->data = data;
Avi Kivity2225fd52012-04-18 15:03:04 +03002835 if (msr - vmx->guest_msrs < vmx->save_nmsrs) {
2836 preempt_disable();
Andy Honig8b3c3102014-08-27 11:16:44 -07002837 ret = kvm_set_shared_msr(msr->index, msr->data,
2838 msr->mask);
Avi Kivity2225fd52012-04-18 15:03:04 +03002839 preempt_enable();
Andy Honig8b3c3102014-08-27 11:16:44 -07002840 if (ret)
2841 msr->data = old_msr_data;
Avi Kivity2225fd52012-04-18 15:03:04 +03002842 }
Avi Kivity3bab1f52006-12-29 16:49:48 -08002843 break;
Avi Kivity6aa8b732006-12-10 02:21:36 -08002844 }
Will Auld8fe8ab42012-11-29 12:42:12 -08002845 ret = kvm_set_msr_common(vcpu, msr_info);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002846 }
2847
Eddie Dong2cc51562007-05-21 07:28:09 +03002848 return ret;
Avi Kivity6aa8b732006-12-10 02:21:36 -08002849}
2850
Marcelo Tosatti5fdbf972008-06-27 14:58:02 -03002851static void vmx_cache_reg(struct kvm_vcpu *vcpu, enum kvm_reg reg)
Avi Kivity6aa8b732006-12-10 02:21:36 -08002852{
Marcelo Tosatti5fdbf972008-06-27 14:58:02 -03002853 __set_bit(reg, (unsigned long *)&vcpu->arch.regs_avail);
2854 switch (reg) {
2855 case VCPU_REGS_RSP:
2856 vcpu->arch.regs[VCPU_REGS_RSP] = vmcs_readl(GUEST_RSP);
2857 break;
2858 case VCPU_REGS_RIP:
2859 vcpu->arch.regs[VCPU_REGS_RIP] = vmcs_readl(GUEST_RIP);
2860 break;
Avi Kivity6de4f3a2009-05-31 22:58:47 +03002861 case VCPU_EXREG_PDPTR:
2862 if (enable_ept)
2863 ept_save_pdptrs(vcpu);
2864 break;
Marcelo Tosatti5fdbf972008-06-27 14:58:02 -03002865 default:
2866 break;
2867 }
Avi Kivity6aa8b732006-12-10 02:21:36 -08002868}
2869
Avi Kivity6aa8b732006-12-10 02:21:36 -08002870static __init int cpu_has_kvm_support(void)
2871{
Eduardo Habkost6210e372008-11-17 19:03:16 -02002872 return cpu_has_vmx();
Avi Kivity6aa8b732006-12-10 02:21:36 -08002873}
2874
2875static __init int vmx_disabled_by_bios(void)
2876{
2877 u64 msr;
2878
2879 rdmsrl(MSR_IA32_FEATURE_CONTROL, msr);
Shane Wangcafd6652010-04-29 12:09:01 -04002880 if (msr & FEATURE_CONTROL_LOCKED) {
Joseph Cihula23f3e992011-02-08 11:45:56 -08002881 /* launched w/ TXT and VMX disabled */
Shane Wangcafd6652010-04-29 12:09:01 -04002882 if (!(msr & FEATURE_CONTROL_VMXON_ENABLED_INSIDE_SMX)
2883 && tboot_enabled())
2884 return 1;
Joseph Cihula23f3e992011-02-08 11:45:56 -08002885 /* launched w/o TXT and VMX only enabled w/ TXT */
Shane Wangcafd6652010-04-29 12:09:01 -04002886 if (!(msr & FEATURE_CONTROL_VMXON_ENABLED_OUTSIDE_SMX)
Joseph Cihula23f3e992011-02-08 11:45:56 -08002887 && (msr & FEATURE_CONTROL_VMXON_ENABLED_INSIDE_SMX)
Shane Wangf9335af2010-11-17 11:40:17 +08002888 && !tboot_enabled()) {
2889 printk(KERN_WARNING "kvm: disable TXT in the BIOS or "
Joseph Cihula23f3e992011-02-08 11:45:56 -08002890 "activate TXT before enabling KVM\n");
Shane Wangcafd6652010-04-29 12:09:01 -04002891 return 1;
Shane Wangf9335af2010-11-17 11:40:17 +08002892 }
Joseph Cihula23f3e992011-02-08 11:45:56 -08002893 /* launched w/o TXT and VMX disabled */
2894 if (!(msr & FEATURE_CONTROL_VMXON_ENABLED_OUTSIDE_SMX)
2895 && !tboot_enabled())
2896 return 1;
Shane Wangcafd6652010-04-29 12:09:01 -04002897 }
2898
2899 return 0;
Avi Kivity6aa8b732006-12-10 02:21:36 -08002900}
2901
Dongxiao Xu7725b892010-05-11 18:29:38 +08002902static void kvm_cpu_vmxon(u64 addr)
2903{
2904 asm volatile (ASM_VMX_VMXON_RAX
2905 : : "a"(&addr), "m"(addr)
2906 : "memory", "cc");
2907}
2908
Radim Krčmář13a34e02014-08-28 15:13:03 +02002909static int hardware_enable(void)
Avi Kivity6aa8b732006-12-10 02:21:36 -08002910{
2911 int cpu = raw_smp_processor_id();
2912 u64 phys_addr = __pa(per_cpu(vmxarea, cpu));
Shane Wangcafd6652010-04-29 12:09:01 -04002913 u64 old, test_bits;
Avi Kivity6aa8b732006-12-10 02:21:36 -08002914
Andy Lutomirski1e02ce42014-10-24 15:58:08 -07002915 if (cr4_read_shadow() & X86_CR4_VMXE)
Alexander Graf10474ae2009-09-15 11:37:46 +02002916 return -EBUSY;
2917
Nadav Har'Eld462b812011-05-24 15:26:10 +03002918 INIT_LIST_HEAD(&per_cpu(loaded_vmcss_on_cpu, cpu));
Zhang Yanfei8f536b72012-12-06 23:43:34 +08002919
2920 /*
2921 * Now we can enable the vmclear operation in kdump
2922 * since the loaded_vmcss_on_cpu list on this cpu
2923 * has been initialized.
2924 *
2925 * Though the cpu is not in VMX operation now, there
2926 * is no problem to enable the vmclear operation
2927 * for the loaded_vmcss_on_cpu list is empty!
2928 */
2929 crash_enable_local_vmclear(cpu);
2930
Avi Kivity6aa8b732006-12-10 02:21:36 -08002931 rdmsrl(MSR_IA32_FEATURE_CONTROL, old);
Shane Wangcafd6652010-04-29 12:09:01 -04002932
2933 test_bits = FEATURE_CONTROL_LOCKED;
2934 test_bits |= FEATURE_CONTROL_VMXON_ENABLED_OUTSIDE_SMX;
2935 if (tboot_enabled())
2936 test_bits |= FEATURE_CONTROL_VMXON_ENABLED_INSIDE_SMX;
2937
2938 if ((old & test_bits) != test_bits) {
Avi Kivity6aa8b732006-12-10 02:21:36 -08002939 /* enable and lock */
Shane Wangcafd6652010-04-29 12:09:01 -04002940 wrmsrl(MSR_IA32_FEATURE_CONTROL, old | test_bits);
2941 }
Andy Lutomirski375074c2014-10-24 15:58:07 -07002942 cr4_set_bits(X86_CR4_VMXE);
Alexander Graf10474ae2009-09-15 11:37:46 +02002943
Dongxiao Xu4610c9c2010-05-11 18:29:48 +08002944 if (vmm_exclusive) {
2945 kvm_cpu_vmxon(phys_addr);
2946 ept_sync_global();
2947 }
Alexander Graf10474ae2009-09-15 11:37:46 +02002948
Christoph Lameter89cbc762014-08-17 12:30:40 -05002949 native_store_gdt(this_cpu_ptr(&host_gdt));
Avi Kivity3444d7d2010-07-26 18:32:38 +03002950
Alexander Graf10474ae2009-09-15 11:37:46 +02002951 return 0;
Avi Kivity6aa8b732006-12-10 02:21:36 -08002952}
2953
Nadav Har'Eld462b812011-05-24 15:26:10 +03002954static void vmclear_local_loaded_vmcss(void)
Avi Kivity543e4242008-05-13 16:22:47 +03002955{
2956 int cpu = raw_smp_processor_id();
Nadav Har'Eld462b812011-05-24 15:26:10 +03002957 struct loaded_vmcs *v, *n;
Avi Kivity543e4242008-05-13 16:22:47 +03002958
Nadav Har'Eld462b812011-05-24 15:26:10 +03002959 list_for_each_entry_safe(v, n, &per_cpu(loaded_vmcss_on_cpu, cpu),
2960 loaded_vmcss_on_cpu_link)
2961 __loaded_vmcs_clear(v);
Avi Kivity543e4242008-05-13 16:22:47 +03002962}
2963
Eduardo Habkost710ff4a2008-11-17 19:03:18 -02002964
2965/* Just like cpu_vmxoff(), but with the __kvm_handle_fault_on_reboot()
2966 * tricks.
2967 */
2968static void kvm_cpu_vmxoff(void)
2969{
2970 asm volatile (__ex(ASM_VMX_VMXOFF) : : : "cc");
Eduardo Habkost710ff4a2008-11-17 19:03:18 -02002971}
2972
Radim Krčmář13a34e02014-08-28 15:13:03 +02002973static void hardware_disable(void)
Avi Kivity6aa8b732006-12-10 02:21:36 -08002974{
Dongxiao Xu4610c9c2010-05-11 18:29:48 +08002975 if (vmm_exclusive) {
Nadav Har'Eld462b812011-05-24 15:26:10 +03002976 vmclear_local_loaded_vmcss();
Dongxiao Xu4610c9c2010-05-11 18:29:48 +08002977 kvm_cpu_vmxoff();
2978 }
Andy Lutomirski375074c2014-10-24 15:58:07 -07002979 cr4_clear_bits(X86_CR4_VMXE);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002980}
2981
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03002982static __init int adjust_vmx_controls(u32 ctl_min, u32 ctl_opt,
Mike Dayd77c26f2007-10-08 09:02:08 -04002983 u32 msr, u32 *result)
Avi Kivity6aa8b732006-12-10 02:21:36 -08002984{
2985 u32 vmx_msr_low, vmx_msr_high;
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03002986 u32 ctl = ctl_min | ctl_opt;
2987
2988 rdmsr(msr, vmx_msr_low, vmx_msr_high);
2989
2990 ctl &= vmx_msr_high; /* bit == 0 in high word ==> must be zero */
2991 ctl |= vmx_msr_low; /* bit == 1 in low word ==> must be one */
2992
2993 /* Ensure minimum (required) set of control bits are supported. */
2994 if (ctl_min & ~ctl)
Yang, Sheng002c7f72007-07-31 14:23:01 +03002995 return -EIO;
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03002996
2997 *result = ctl;
2998 return 0;
2999}
3000
Avi Kivity110312c2010-12-21 12:54:20 +02003001static __init bool allow_1_setting(u32 msr, u32 ctl)
3002{
3003 u32 vmx_msr_low, vmx_msr_high;
3004
3005 rdmsr(msr, vmx_msr_low, vmx_msr_high);
3006 return vmx_msr_high & ctl;
3007}
3008
Yang, Sheng002c7f72007-07-31 14:23:01 +03003009static __init int setup_vmcs_config(struct vmcs_config *vmcs_conf)
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03003010{
3011 u32 vmx_msr_low, vmx_msr_high;
Sheng Yangd56f5462008-04-25 10:13:16 +08003012 u32 min, opt, min2, opt2;
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03003013 u32 _pin_based_exec_control = 0;
3014 u32 _cpu_based_exec_control = 0;
Sheng Yangf78e0e22007-10-29 09:40:42 +08003015 u32 _cpu_based_2nd_exec_control = 0;
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03003016 u32 _vmexit_control = 0;
3017 u32 _vmentry_control = 0;
3018
Raghavendra K T10166742012-02-07 23:19:20 +05303019 min = CPU_BASED_HLT_EXITING |
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03003020#ifdef CONFIG_X86_64
3021 CPU_BASED_CR8_LOAD_EXITING |
3022 CPU_BASED_CR8_STORE_EXITING |
3023#endif
Sheng Yangd56f5462008-04-25 10:13:16 +08003024 CPU_BASED_CR3_LOAD_EXITING |
3025 CPU_BASED_CR3_STORE_EXITING |
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03003026 CPU_BASED_USE_IO_BITMAPS |
3027 CPU_BASED_MOV_DR_EXITING |
Marcelo Tosattia7052892008-09-23 13:18:35 -03003028 CPU_BASED_USE_TSC_OFFSETING |
Sheng Yang59708672009-12-15 13:29:54 +08003029 CPU_BASED_MWAIT_EXITING |
3030 CPU_BASED_MONITOR_EXITING |
Avi Kivityfee84b02011-11-10 14:57:25 +02003031 CPU_BASED_INVLPG_EXITING |
3032 CPU_BASED_RDPMC_EXITING;
Anthony Liguori443381a2010-12-06 10:53:38 -06003033
Sheng Yangf78e0e22007-10-29 09:40:42 +08003034 opt = CPU_BASED_TPR_SHADOW |
Sheng Yang25c5f222008-03-28 13:18:56 +08003035 CPU_BASED_USE_MSR_BITMAPS |
Sheng Yangf78e0e22007-10-29 09:40:42 +08003036 CPU_BASED_ACTIVATE_SECONDARY_CONTROLS;
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03003037 if (adjust_vmx_controls(min, opt, MSR_IA32_VMX_PROCBASED_CTLS,
3038 &_cpu_based_exec_control) < 0)
Yang, Sheng002c7f72007-07-31 14:23:01 +03003039 return -EIO;
Yang, Sheng6e5d8652007-09-12 18:03:11 +08003040#ifdef CONFIG_X86_64
3041 if ((_cpu_based_exec_control & CPU_BASED_TPR_SHADOW))
3042 _cpu_based_exec_control &= ~CPU_BASED_CR8_LOAD_EXITING &
3043 ~CPU_BASED_CR8_STORE_EXITING;
3044#endif
Sheng Yangf78e0e22007-10-29 09:40:42 +08003045 if (_cpu_based_exec_control & CPU_BASED_ACTIVATE_SECONDARY_CONTROLS) {
Sheng Yangd56f5462008-04-25 10:13:16 +08003046 min2 = 0;
3047 opt2 = SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES |
Yang Zhang8d146952013-01-25 10:18:50 +08003048 SECONDARY_EXEC_VIRTUALIZE_X2APIC_MODE |
Sheng Yang2384d2b2008-01-17 15:14:33 +08003049 SECONDARY_EXEC_WBINVD_EXITING |
Sheng Yangd56f5462008-04-25 10:13:16 +08003050 SECONDARY_EXEC_ENABLE_VPID |
Nitin A Kamble3a624e22009-06-08 11:34:16 -07003051 SECONDARY_EXEC_ENABLE_EPT |
Zhai, Edwin4b8d54f2009-10-09 18:03:20 +08003052 SECONDARY_EXEC_UNRESTRICTED_GUEST |
Sheng Yang4e47c7a2009-12-18 16:48:47 +08003053 SECONDARY_EXEC_PAUSE_LOOP_EXITING |
Mao, Junjiead756a12012-07-02 01:18:48 +00003054 SECONDARY_EXEC_RDTSCP |
Yang Zhang83d4c282013-01-25 10:18:49 +08003055 SECONDARY_EXEC_ENABLE_INVPCID |
Yang Zhangc7c9c562013-01-25 10:18:51 +08003056 SECONDARY_EXEC_APIC_REGISTER_VIRT |
Abel Gordonabc4fc52013-04-18 14:35:25 +03003057 SECONDARY_EXEC_VIRTUAL_INTR_DELIVERY |
Wanpeng Li20300092014-12-02 19:14:59 +08003058 SECONDARY_EXEC_SHADOW_VMCS |
Kai Huang843e4332015-01-28 10:54:28 +08003059 SECONDARY_EXEC_XSAVES |
Xiao Guangrong8b3e34e2015-09-09 14:05:51 +08003060 SECONDARY_EXEC_ENABLE_PML |
3061 SECONDARY_EXEC_PCOMMIT;
Sheng Yangd56f5462008-04-25 10:13:16 +08003062 if (adjust_vmx_controls(min2, opt2,
3063 MSR_IA32_VMX_PROCBASED_CTLS2,
Sheng Yangf78e0e22007-10-29 09:40:42 +08003064 &_cpu_based_2nd_exec_control) < 0)
3065 return -EIO;
3066 }
3067#ifndef CONFIG_X86_64
3068 if (!(_cpu_based_2nd_exec_control &
3069 SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES))
3070 _cpu_based_exec_control &= ~CPU_BASED_TPR_SHADOW;
3071#endif
Yang Zhang83d4c282013-01-25 10:18:49 +08003072
3073 if (!(_cpu_based_exec_control & CPU_BASED_TPR_SHADOW))
3074 _cpu_based_2nd_exec_control &= ~(
Yang Zhang8d146952013-01-25 10:18:50 +08003075 SECONDARY_EXEC_APIC_REGISTER_VIRT |
Yang Zhangc7c9c562013-01-25 10:18:51 +08003076 SECONDARY_EXEC_VIRTUALIZE_X2APIC_MODE |
3077 SECONDARY_EXEC_VIRTUAL_INTR_DELIVERY);
Yang Zhang83d4c282013-01-25 10:18:49 +08003078
Sheng Yangd56f5462008-04-25 10:13:16 +08003079 if (_cpu_based_2nd_exec_control & SECONDARY_EXEC_ENABLE_EPT) {
Marcelo Tosattia7052892008-09-23 13:18:35 -03003080 /* CR3 accesses and invlpg don't need to cause VM Exits when EPT
3081 enabled */
Gleb Natapov5fff7d22009-08-27 18:41:30 +03003082 _cpu_based_exec_control &= ~(CPU_BASED_CR3_LOAD_EXITING |
3083 CPU_BASED_CR3_STORE_EXITING |
3084 CPU_BASED_INVLPG_EXITING);
Sheng Yangd56f5462008-04-25 10:13:16 +08003085 rdmsr(MSR_IA32_VMX_EPT_VPID_CAP,
3086 vmx_capability.ept, vmx_capability.vpid);
3087 }
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03003088
Paolo Bonzini81908bf2014-02-21 10:32:27 +01003089 min = VM_EXIT_SAVE_DEBUG_CONTROLS;
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03003090#ifdef CONFIG_X86_64
3091 min |= VM_EXIT_HOST_ADDR_SPACE_SIZE;
3092#endif
Yang Zhanga547c6d2013-04-11 19:25:10 +08003093 opt = VM_EXIT_SAVE_IA32_PAT | VM_EXIT_LOAD_IA32_PAT |
Liu, Jinsongda8999d2014-02-24 10:55:46 +00003094 VM_EXIT_ACK_INTR_ON_EXIT | VM_EXIT_CLEAR_BNDCFGS;
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03003095 if (adjust_vmx_controls(min, opt, MSR_IA32_VMX_EXIT_CTLS,
3096 &_vmexit_control) < 0)
Yang, Sheng002c7f72007-07-31 14:23:01 +03003097 return -EIO;
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03003098
Yang Zhang01e439b2013-04-11 19:25:12 +08003099 min = PIN_BASED_EXT_INTR_MASK | PIN_BASED_NMI_EXITING;
3100 opt = PIN_BASED_VIRTUAL_NMIS | PIN_BASED_POSTED_INTR;
3101 if (adjust_vmx_controls(min, opt, MSR_IA32_VMX_PINBASED_CTLS,
3102 &_pin_based_exec_control) < 0)
3103 return -EIO;
3104
3105 if (!(_cpu_based_2nd_exec_control &
3106 SECONDARY_EXEC_VIRTUAL_INTR_DELIVERY) ||
3107 !(_vmexit_control & VM_EXIT_ACK_INTR_ON_EXIT))
3108 _pin_based_exec_control &= ~PIN_BASED_POSTED_INTR;
3109
Paolo Bonzinic845f9c2014-02-21 10:55:44 +01003110 min = VM_ENTRY_LOAD_DEBUG_CONTROLS;
Liu, Jinsongda8999d2014-02-24 10:55:46 +00003111 opt = VM_ENTRY_LOAD_IA32_PAT | VM_ENTRY_LOAD_BNDCFGS;
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03003112 if (adjust_vmx_controls(min, opt, MSR_IA32_VMX_ENTRY_CTLS,
3113 &_vmentry_control) < 0)
Yang, Sheng002c7f72007-07-31 14:23:01 +03003114 return -EIO;
Avi Kivity6aa8b732006-12-10 02:21:36 -08003115
Nguyen Anh Quynhc68876f2006-12-29 16:49:54 -08003116 rdmsr(MSR_IA32_VMX_BASIC, vmx_msr_low, vmx_msr_high);
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03003117
3118 /* IA-32 SDM Vol 3B: VMCS size is never greater than 4kB. */
3119 if ((vmx_msr_high & 0x1fff) > PAGE_SIZE)
Yang, Sheng002c7f72007-07-31 14:23:01 +03003120 return -EIO;
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03003121
3122#ifdef CONFIG_X86_64
3123 /* IA-32 SDM Vol 3B: 64-bit CPUs always have VMX_BASIC_MSR[48]==0. */
3124 if (vmx_msr_high & (1u<<16))
Yang, Sheng002c7f72007-07-31 14:23:01 +03003125 return -EIO;
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03003126#endif
3127
3128 /* Require Write-Back (WB) memory type for VMCS accesses. */
3129 if (((vmx_msr_high >> 18) & 15) != 6)
Yang, Sheng002c7f72007-07-31 14:23:01 +03003130 return -EIO;
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03003131
Yang, Sheng002c7f72007-07-31 14:23:01 +03003132 vmcs_conf->size = vmx_msr_high & 0x1fff;
3133 vmcs_conf->order = get_order(vmcs_config.size);
3134 vmcs_conf->revision_id = vmx_msr_low;
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03003135
Yang, Sheng002c7f72007-07-31 14:23:01 +03003136 vmcs_conf->pin_based_exec_ctrl = _pin_based_exec_control;
3137 vmcs_conf->cpu_based_exec_ctrl = _cpu_based_exec_control;
Sheng Yangf78e0e22007-10-29 09:40:42 +08003138 vmcs_conf->cpu_based_2nd_exec_ctrl = _cpu_based_2nd_exec_control;
Yang, Sheng002c7f72007-07-31 14:23:01 +03003139 vmcs_conf->vmexit_ctrl = _vmexit_control;
3140 vmcs_conf->vmentry_ctrl = _vmentry_control;
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03003141
Avi Kivity110312c2010-12-21 12:54:20 +02003142 cpu_has_load_ia32_efer =
3143 allow_1_setting(MSR_IA32_VMX_ENTRY_CTLS,
3144 VM_ENTRY_LOAD_IA32_EFER)
3145 && allow_1_setting(MSR_IA32_VMX_EXIT_CTLS,
3146 VM_EXIT_LOAD_IA32_EFER);
3147
Gleb Natapov8bf00a52011-10-05 14:01:22 +02003148 cpu_has_load_perf_global_ctrl =
3149 allow_1_setting(MSR_IA32_VMX_ENTRY_CTLS,
3150 VM_ENTRY_LOAD_IA32_PERF_GLOBAL_CTRL)
3151 && allow_1_setting(MSR_IA32_VMX_EXIT_CTLS,
3152 VM_EXIT_LOAD_IA32_PERF_GLOBAL_CTRL);
3153
3154 /*
3155 * Some cpus support VM_ENTRY_(LOAD|SAVE)_IA32_PERF_GLOBAL_CTRL
3156 * but due to arrata below it can't be used. Workaround is to use
3157 * msr load mechanism to switch IA32_PERF_GLOBAL_CTRL.
3158 *
3159 * VM Exit May Incorrectly Clear IA32_PERF_GLOBAL_CTRL [34:32]
3160 *
3161 * AAK155 (model 26)
3162 * AAP115 (model 30)
3163 * AAT100 (model 37)
3164 * BC86,AAY89,BD102 (model 44)
3165 * BA97 (model 46)
3166 *
3167 */
3168 if (cpu_has_load_perf_global_ctrl && boot_cpu_data.x86 == 0x6) {
3169 switch (boot_cpu_data.x86_model) {
3170 case 26:
3171 case 30:
3172 case 37:
3173 case 44:
3174 case 46:
3175 cpu_has_load_perf_global_ctrl = false;
3176 printk_once(KERN_WARNING"kvm: VM_EXIT_LOAD_IA32_PERF_GLOBAL_CTRL "
3177 "does not work properly. Using workaround\n");
3178 break;
3179 default:
3180 break;
3181 }
3182 }
3183
Wanpeng Li20300092014-12-02 19:14:59 +08003184 if (cpu_has_xsaves)
3185 rdmsrl(MSR_IA32_XSS, host_xss);
3186
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03003187 return 0;
Nguyen Anh Quynhc68876f2006-12-29 16:49:54 -08003188}
Avi Kivity6aa8b732006-12-10 02:21:36 -08003189
3190static struct vmcs *alloc_vmcs_cpu(int cpu)
3191{
3192 int node = cpu_to_node(cpu);
3193 struct page *pages;
3194 struct vmcs *vmcs;
3195
Vlastimil Babka96db8002015-09-08 15:03:50 -07003196 pages = __alloc_pages_node(node, GFP_KERNEL, vmcs_config.order);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003197 if (!pages)
3198 return NULL;
3199 vmcs = page_address(pages);
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03003200 memset(vmcs, 0, vmcs_config.size);
3201 vmcs->revision_id = vmcs_config.revision_id; /* vmcs revision id */
Avi Kivity6aa8b732006-12-10 02:21:36 -08003202 return vmcs;
3203}
3204
3205static struct vmcs *alloc_vmcs(void)
3206{
Ingo Molnard3b2c332007-01-05 16:36:23 -08003207 return alloc_vmcs_cpu(raw_smp_processor_id());
Avi Kivity6aa8b732006-12-10 02:21:36 -08003208}
3209
3210static void free_vmcs(struct vmcs *vmcs)
3211{
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03003212 free_pages((unsigned long)vmcs, vmcs_config.order);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003213}
3214
Nadav Har'Eld462b812011-05-24 15:26:10 +03003215/*
3216 * Free a VMCS, but before that VMCLEAR it on the CPU where it was last loaded
3217 */
3218static void free_loaded_vmcs(struct loaded_vmcs *loaded_vmcs)
3219{
3220 if (!loaded_vmcs->vmcs)
3221 return;
3222 loaded_vmcs_clear(loaded_vmcs);
3223 free_vmcs(loaded_vmcs->vmcs);
3224 loaded_vmcs->vmcs = NULL;
3225}
3226
Sam Ravnborg39959582007-06-01 00:47:13 -07003227static void free_kvm_area(void)
Avi Kivity6aa8b732006-12-10 02:21:36 -08003228{
3229 int cpu;
3230
Zachary Amsden3230bb42009-09-29 11:38:37 -10003231 for_each_possible_cpu(cpu) {
Avi Kivity6aa8b732006-12-10 02:21:36 -08003232 free_vmcs(per_cpu(vmxarea, cpu));
Zachary Amsden3230bb42009-09-29 11:38:37 -10003233 per_cpu(vmxarea, cpu) = NULL;
3234 }
Avi Kivity6aa8b732006-12-10 02:21:36 -08003235}
3236
Bandan Dasfe2b2012014-04-21 15:20:14 -04003237static void init_vmcs_shadow_fields(void)
3238{
3239 int i, j;
3240
3241 /* No checks for read only fields yet */
3242
3243 for (i = j = 0; i < max_shadow_read_write_fields; i++) {
3244 switch (shadow_read_write_fields[i]) {
3245 case GUEST_BNDCFGS:
3246 if (!vmx_mpx_supported())
3247 continue;
3248 break;
3249 default:
3250 break;
3251 }
3252
3253 if (j < i)
3254 shadow_read_write_fields[j] =
3255 shadow_read_write_fields[i];
3256 j++;
3257 }
3258 max_shadow_read_write_fields = j;
3259
3260 /* shadowed fields guest access without vmexit */
3261 for (i = 0; i < max_shadow_read_write_fields; i++) {
3262 clear_bit(shadow_read_write_fields[i],
3263 vmx_vmwrite_bitmap);
3264 clear_bit(shadow_read_write_fields[i],
3265 vmx_vmread_bitmap);
3266 }
3267 for (i = 0; i < max_shadow_read_only_fields; i++)
3268 clear_bit(shadow_read_only_fields[i],
3269 vmx_vmread_bitmap);
3270}
3271
Avi Kivity6aa8b732006-12-10 02:21:36 -08003272static __init int alloc_kvm_area(void)
3273{
3274 int cpu;
3275
Zachary Amsden3230bb42009-09-29 11:38:37 -10003276 for_each_possible_cpu(cpu) {
Avi Kivity6aa8b732006-12-10 02:21:36 -08003277 struct vmcs *vmcs;
3278
3279 vmcs = alloc_vmcs_cpu(cpu);
3280 if (!vmcs) {
3281 free_kvm_area();
3282 return -ENOMEM;
3283 }
3284
3285 per_cpu(vmxarea, cpu) = vmcs;
3286 }
3287 return 0;
3288}
3289
Gleb Natapov14168782013-01-21 15:36:49 +02003290static bool emulation_required(struct kvm_vcpu *vcpu)
3291{
3292 return emulate_invalid_guest_state && !guest_state_valid(vcpu);
3293}
3294
Gleb Natapov91b0aa22013-01-21 15:36:47 +02003295static void fix_pmode_seg(struct kvm_vcpu *vcpu, int seg,
Gleb Natapovd99e4152012-12-20 16:57:45 +02003296 struct kvm_segment *save)
Avi Kivity6aa8b732006-12-10 02:21:36 -08003297{
Gleb Natapovd99e4152012-12-20 16:57:45 +02003298 if (!emulate_invalid_guest_state) {
3299 /*
3300 * CS and SS RPL should be equal during guest entry according
3301 * to VMX spec, but in reality it is not always so. Since vcpu
3302 * is in the middle of the transition from real mode to
3303 * protected mode it is safe to assume that RPL 0 is a good
3304 * default value.
3305 */
3306 if (seg == VCPU_SREG_CS || seg == VCPU_SREG_SS)
Nadav Amitb32a9912015-03-29 16:33:04 +03003307 save->selector &= ~SEGMENT_RPL_MASK;
3308 save->dpl = save->selector & SEGMENT_RPL_MASK;
Gleb Natapovd99e4152012-12-20 16:57:45 +02003309 save->s = 1;
Avi Kivity6aa8b732006-12-10 02:21:36 -08003310 }
Gleb Natapovd99e4152012-12-20 16:57:45 +02003311 vmx_set_segment(vcpu, save, seg);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003312}
3313
3314static void enter_pmode(struct kvm_vcpu *vcpu)
3315{
3316 unsigned long flags;
Mohammed Gamala89a8fb2008-08-17 16:42:16 +03003317 struct vcpu_vmx *vmx = to_vmx(vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003318
Gleb Natapovd99e4152012-12-20 16:57:45 +02003319 /*
3320 * Update real mode segment cache. It may be not up-to-date if sement
3321 * register was written while vcpu was in a guest mode.
3322 */
3323 vmx_get_segment(vcpu, &vmx->rmode.segs[VCPU_SREG_ES], VCPU_SREG_ES);
3324 vmx_get_segment(vcpu, &vmx->rmode.segs[VCPU_SREG_DS], VCPU_SREG_DS);
3325 vmx_get_segment(vcpu, &vmx->rmode.segs[VCPU_SREG_FS], VCPU_SREG_FS);
3326 vmx_get_segment(vcpu, &vmx->rmode.segs[VCPU_SREG_GS], VCPU_SREG_GS);
3327 vmx_get_segment(vcpu, &vmx->rmode.segs[VCPU_SREG_SS], VCPU_SREG_SS);
3328 vmx_get_segment(vcpu, &vmx->rmode.segs[VCPU_SREG_CS], VCPU_SREG_CS);
3329
Avi Kivity7ffd92c2009-06-09 14:10:45 +03003330 vmx->rmode.vm86_active = 0;
Avi Kivity6aa8b732006-12-10 02:21:36 -08003331
Avi Kivity2fb92db2011-04-27 19:42:18 +03003332 vmx_segment_cache_clear(vmx);
3333
Avi Kivityf5f7b2f2012-08-21 17:07:00 +03003334 vmx_set_segment(vcpu, &vmx->rmode.segs[VCPU_SREG_TR], VCPU_SREG_TR);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003335
3336 flags = vmcs_readl(GUEST_RFLAGS);
Avi Kivity78ac8b42010-04-08 18:19:35 +03003337 flags &= RMODE_GUEST_OWNED_EFLAGS_BITS;
3338 flags |= vmx->rmode.save_rflags & ~RMODE_GUEST_OWNED_EFLAGS_BITS;
Avi Kivity6aa8b732006-12-10 02:21:36 -08003339 vmcs_writel(GUEST_RFLAGS, flags);
3340
Rusty Russell66aee912007-07-17 23:34:16 +10003341 vmcs_writel(GUEST_CR4, (vmcs_readl(GUEST_CR4) & ~X86_CR4_VME) |
3342 (vmcs_readl(CR4_READ_SHADOW) & X86_CR4_VME));
Avi Kivity6aa8b732006-12-10 02:21:36 -08003343
3344 update_exception_bitmap(vcpu);
3345
Gleb Natapov91b0aa22013-01-21 15:36:47 +02003346 fix_pmode_seg(vcpu, VCPU_SREG_CS, &vmx->rmode.segs[VCPU_SREG_CS]);
3347 fix_pmode_seg(vcpu, VCPU_SREG_SS, &vmx->rmode.segs[VCPU_SREG_SS]);
3348 fix_pmode_seg(vcpu, VCPU_SREG_ES, &vmx->rmode.segs[VCPU_SREG_ES]);
3349 fix_pmode_seg(vcpu, VCPU_SREG_DS, &vmx->rmode.segs[VCPU_SREG_DS]);
3350 fix_pmode_seg(vcpu, VCPU_SREG_FS, &vmx->rmode.segs[VCPU_SREG_FS]);
3351 fix_pmode_seg(vcpu, VCPU_SREG_GS, &vmx->rmode.segs[VCPU_SREG_GS]);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003352}
3353
Avi Kivityf5f7b2f2012-08-21 17:07:00 +03003354static void fix_rmode_seg(int seg, struct kvm_segment *save)
Avi Kivity6aa8b732006-12-10 02:21:36 -08003355{
Mathias Krause772e0312012-08-30 01:30:19 +02003356 const struct kvm_vmx_segment_field *sf = &kvm_vmx_segment_fields[seg];
Gleb Natapovd99e4152012-12-20 16:57:45 +02003357 struct kvm_segment var = *save;
Avi Kivity6aa8b732006-12-10 02:21:36 -08003358
Gleb Natapovd99e4152012-12-20 16:57:45 +02003359 var.dpl = 0x3;
3360 if (seg == VCPU_SREG_CS)
3361 var.type = 0x3;
3362
3363 if (!emulate_invalid_guest_state) {
3364 var.selector = var.base >> 4;
3365 var.base = var.base & 0xffff0;
3366 var.limit = 0xffff;
3367 var.g = 0;
3368 var.db = 0;
3369 var.present = 1;
3370 var.s = 1;
3371 var.l = 0;
3372 var.unusable = 0;
3373 var.type = 0x3;
3374 var.avl = 0;
3375 if (save->base & 0xf)
3376 printk_once(KERN_WARNING "kvm: segment base is not "
3377 "paragraph aligned when entering "
3378 "protected mode (seg=%d)", seg);
3379 }
3380
3381 vmcs_write16(sf->selector, var.selector);
3382 vmcs_write32(sf->base, var.base);
3383 vmcs_write32(sf->limit, var.limit);
3384 vmcs_write32(sf->ar_bytes, vmx_segment_access_rights(&var));
Avi Kivity6aa8b732006-12-10 02:21:36 -08003385}
3386
3387static void enter_rmode(struct kvm_vcpu *vcpu)
3388{
3389 unsigned long flags;
Mohammed Gamala89a8fb2008-08-17 16:42:16 +03003390 struct vcpu_vmx *vmx = to_vmx(vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003391
Avi Kivityf5f7b2f2012-08-21 17:07:00 +03003392 vmx_get_segment(vcpu, &vmx->rmode.segs[VCPU_SREG_TR], VCPU_SREG_TR);
3393 vmx_get_segment(vcpu, &vmx->rmode.segs[VCPU_SREG_ES], VCPU_SREG_ES);
3394 vmx_get_segment(vcpu, &vmx->rmode.segs[VCPU_SREG_DS], VCPU_SREG_DS);
3395 vmx_get_segment(vcpu, &vmx->rmode.segs[VCPU_SREG_FS], VCPU_SREG_FS);
3396 vmx_get_segment(vcpu, &vmx->rmode.segs[VCPU_SREG_GS], VCPU_SREG_GS);
Gleb Natapovc6ad11532012-12-12 19:10:51 +02003397 vmx_get_segment(vcpu, &vmx->rmode.segs[VCPU_SREG_SS], VCPU_SREG_SS);
3398 vmx_get_segment(vcpu, &vmx->rmode.segs[VCPU_SREG_CS], VCPU_SREG_CS);
Avi Kivityf5f7b2f2012-08-21 17:07:00 +03003399
Avi Kivity7ffd92c2009-06-09 14:10:45 +03003400 vmx->rmode.vm86_active = 1;
Avi Kivity6aa8b732006-12-10 02:21:36 -08003401
Gleb Natapov776e58e2011-03-13 12:34:27 +02003402 /*
3403 * Very old userspace does not call KVM_SET_TSS_ADDR before entering
Jan Kiszka4918c6c2013-03-15 08:38:56 +01003404 * vcpu. Warn the user that an update is overdue.
Gleb Natapov776e58e2011-03-13 12:34:27 +02003405 */
Jan Kiszka4918c6c2013-03-15 08:38:56 +01003406 if (!vcpu->kvm->arch.tss_addr)
Gleb Natapov776e58e2011-03-13 12:34:27 +02003407 printk_once(KERN_WARNING "kvm: KVM_SET_TSS_ADDR need to be "
3408 "called before entering vcpu\n");
Gleb Natapov776e58e2011-03-13 12:34:27 +02003409
Avi Kivity2fb92db2011-04-27 19:42:18 +03003410 vmx_segment_cache_clear(vmx);
3411
Jan Kiszka4918c6c2013-03-15 08:38:56 +01003412 vmcs_writel(GUEST_TR_BASE, vcpu->kvm->arch.tss_addr);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003413 vmcs_write32(GUEST_TR_LIMIT, RMODE_TSS_SIZE - 1);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003414 vmcs_write32(GUEST_TR_AR_BYTES, 0x008b);
3415
3416 flags = vmcs_readl(GUEST_RFLAGS);
Avi Kivity78ac8b42010-04-08 18:19:35 +03003417 vmx->rmode.save_rflags = flags;
Avi Kivity6aa8b732006-12-10 02:21:36 -08003418
Glauber de Oliveira Costa053de042008-01-30 13:31:27 +01003419 flags |= X86_EFLAGS_IOPL | X86_EFLAGS_VM;
Avi Kivity6aa8b732006-12-10 02:21:36 -08003420
3421 vmcs_writel(GUEST_RFLAGS, flags);
Rusty Russell66aee912007-07-17 23:34:16 +10003422 vmcs_writel(GUEST_CR4, vmcs_readl(GUEST_CR4) | X86_CR4_VME);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003423 update_exception_bitmap(vcpu);
3424
Gleb Natapovd99e4152012-12-20 16:57:45 +02003425 fix_rmode_seg(VCPU_SREG_SS, &vmx->rmode.segs[VCPU_SREG_SS]);
3426 fix_rmode_seg(VCPU_SREG_CS, &vmx->rmode.segs[VCPU_SREG_CS]);
3427 fix_rmode_seg(VCPU_SREG_ES, &vmx->rmode.segs[VCPU_SREG_ES]);
3428 fix_rmode_seg(VCPU_SREG_DS, &vmx->rmode.segs[VCPU_SREG_DS]);
3429 fix_rmode_seg(VCPU_SREG_GS, &vmx->rmode.segs[VCPU_SREG_GS]);
3430 fix_rmode_seg(VCPU_SREG_FS, &vmx->rmode.segs[VCPU_SREG_FS]);
Mohammed Gamala89a8fb2008-08-17 16:42:16 +03003431
Eddie Dong8668a3c2007-10-10 14:26:45 +08003432 kvm_mmu_reset_context(vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003433}
3434
Amit Shah401d10d2009-02-20 22:53:37 +05303435static void vmx_set_efer(struct kvm_vcpu *vcpu, u64 efer)
3436{
3437 struct vcpu_vmx *vmx = to_vmx(vcpu);
Avi Kivity26bb0982009-09-07 11:14:12 +03003438 struct shared_msr_entry *msr = find_msr_entry(vmx, MSR_EFER);
3439
3440 if (!msr)
3441 return;
Amit Shah401d10d2009-02-20 22:53:37 +05303442
Avi Kivity44ea2b12009-09-06 15:55:37 +03003443 /*
3444 * Force kernel_gs_base reloading before EFER changes, as control
3445 * of this msr depends on is_long_mode().
3446 */
3447 vmx_load_host_state(to_vmx(vcpu));
Avi Kivityf6801df2010-01-21 15:31:50 +02003448 vcpu->arch.efer = efer;
Amit Shah401d10d2009-02-20 22:53:37 +05303449 if (efer & EFER_LMA) {
Gleb Natapov2961e8762013-11-25 15:37:13 +02003450 vm_entry_controls_setbit(to_vmx(vcpu), VM_ENTRY_IA32E_MODE);
Amit Shah401d10d2009-02-20 22:53:37 +05303451 msr->data = efer;
3452 } else {
Gleb Natapov2961e8762013-11-25 15:37:13 +02003453 vm_entry_controls_clearbit(to_vmx(vcpu), VM_ENTRY_IA32E_MODE);
Amit Shah401d10d2009-02-20 22:53:37 +05303454
3455 msr->data = efer & ~EFER_LME;
3456 }
3457 setup_msrs(vmx);
3458}
3459
Avi Kivity05b3e0c2006-12-13 00:33:45 -08003460#ifdef CONFIG_X86_64
Avi Kivity6aa8b732006-12-10 02:21:36 -08003461
3462static void enter_lmode(struct kvm_vcpu *vcpu)
3463{
3464 u32 guest_tr_ar;
3465
Avi Kivity2fb92db2011-04-27 19:42:18 +03003466 vmx_segment_cache_clear(to_vmx(vcpu));
3467
Avi Kivity6aa8b732006-12-10 02:21:36 -08003468 guest_tr_ar = vmcs_read32(GUEST_TR_AR_BYTES);
Andy Lutomirski4d283ec2015-08-13 13:18:48 -07003469 if ((guest_tr_ar & VMX_AR_TYPE_MASK) != VMX_AR_TYPE_BUSY_64_TSS) {
Jan Kiszkabd801582011-09-12 11:26:22 +02003470 pr_debug_ratelimited("%s: tss fixup for long mode. \n",
3471 __func__);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003472 vmcs_write32(GUEST_TR_AR_BYTES,
Andy Lutomirski4d283ec2015-08-13 13:18:48 -07003473 (guest_tr_ar & ~VMX_AR_TYPE_MASK)
3474 | VMX_AR_TYPE_BUSY_64_TSS);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003475 }
Avi Kivityda38f432010-07-06 11:30:49 +03003476 vmx_set_efer(vcpu, vcpu->arch.efer | EFER_LMA);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003477}
3478
3479static void exit_lmode(struct kvm_vcpu *vcpu)
3480{
Gleb Natapov2961e8762013-11-25 15:37:13 +02003481 vm_entry_controls_clearbit(to_vmx(vcpu), VM_ENTRY_IA32E_MODE);
Avi Kivityda38f432010-07-06 11:30:49 +03003482 vmx_set_efer(vcpu, vcpu->arch.efer & ~EFER_LMA);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003483}
3484
3485#endif
3486
Sheng Yang2384d2b2008-01-17 15:14:33 +08003487static void vmx_flush_tlb(struct kvm_vcpu *vcpu)
3488{
Gui Jianfengb9d762f2010-06-07 10:32:29 +08003489 vpid_sync_context(to_vmx(vcpu));
Xiao Guangrongdd180b32010-07-03 16:02:42 +08003490 if (enable_ept) {
3491 if (!VALID_PAGE(vcpu->arch.mmu.root_hpa))
3492 return;
Sheng Yang4e1096d2008-07-06 19:16:51 +08003493 ept_sync_context(construct_eptp(vcpu->arch.mmu.root_hpa));
Xiao Guangrongdd180b32010-07-03 16:02:42 +08003494 }
Sheng Yang2384d2b2008-01-17 15:14:33 +08003495}
3496
Avi Kivitye8467fd2009-12-29 18:43:06 +02003497static void vmx_decache_cr0_guest_bits(struct kvm_vcpu *vcpu)
3498{
3499 ulong cr0_guest_owned_bits = vcpu->arch.cr0_guest_owned_bits;
3500
3501 vcpu->arch.cr0 &= ~cr0_guest_owned_bits;
3502 vcpu->arch.cr0 |= vmcs_readl(GUEST_CR0) & cr0_guest_owned_bits;
3503}
3504
Avi Kivityaff48ba2010-12-05 18:56:11 +02003505static void vmx_decache_cr3(struct kvm_vcpu *vcpu)
3506{
3507 if (enable_ept && is_paging(vcpu))
3508 vcpu->arch.cr3 = vmcs_readl(GUEST_CR3);
3509 __set_bit(VCPU_EXREG_CR3, (ulong *)&vcpu->arch.regs_avail);
3510}
3511
Anthony Liguori25c4c272007-04-27 09:29:21 +03003512static void vmx_decache_cr4_guest_bits(struct kvm_vcpu *vcpu)
Avi Kivity399badf2007-01-05 16:36:38 -08003513{
Avi Kivityfc78f512009-12-07 12:16:48 +02003514 ulong cr4_guest_owned_bits = vcpu->arch.cr4_guest_owned_bits;
3515
3516 vcpu->arch.cr4 &= ~cr4_guest_owned_bits;
3517 vcpu->arch.cr4 |= vmcs_readl(GUEST_CR4) & cr4_guest_owned_bits;
Avi Kivity399badf2007-01-05 16:36:38 -08003518}
3519
Sheng Yang14394422008-04-28 12:24:45 +08003520static void ept_load_pdptrs(struct kvm_vcpu *vcpu)
3521{
Gleb Natapovd0d538b2013-10-09 19:13:19 +03003522 struct kvm_mmu *mmu = vcpu->arch.walk_mmu;
3523
Avi Kivity6de4f3a2009-05-31 22:58:47 +03003524 if (!test_bit(VCPU_EXREG_PDPTR,
3525 (unsigned long *)&vcpu->arch.regs_dirty))
3526 return;
3527
Sheng Yang14394422008-04-28 12:24:45 +08003528 if (is_paging(vcpu) && is_pae(vcpu) && !is_long_mode(vcpu)) {
Gleb Natapovd0d538b2013-10-09 19:13:19 +03003529 vmcs_write64(GUEST_PDPTR0, mmu->pdptrs[0]);
3530 vmcs_write64(GUEST_PDPTR1, mmu->pdptrs[1]);
3531 vmcs_write64(GUEST_PDPTR2, mmu->pdptrs[2]);
3532 vmcs_write64(GUEST_PDPTR3, mmu->pdptrs[3]);
Sheng Yang14394422008-04-28 12:24:45 +08003533 }
3534}
3535
Avi Kivity8f5d5492009-05-31 18:41:29 +03003536static void ept_save_pdptrs(struct kvm_vcpu *vcpu)
3537{
Gleb Natapovd0d538b2013-10-09 19:13:19 +03003538 struct kvm_mmu *mmu = vcpu->arch.walk_mmu;
3539
Avi Kivity8f5d5492009-05-31 18:41:29 +03003540 if (is_paging(vcpu) && is_pae(vcpu) && !is_long_mode(vcpu)) {
Gleb Natapovd0d538b2013-10-09 19:13:19 +03003541 mmu->pdptrs[0] = vmcs_read64(GUEST_PDPTR0);
3542 mmu->pdptrs[1] = vmcs_read64(GUEST_PDPTR1);
3543 mmu->pdptrs[2] = vmcs_read64(GUEST_PDPTR2);
3544 mmu->pdptrs[3] = vmcs_read64(GUEST_PDPTR3);
Avi Kivity8f5d5492009-05-31 18:41:29 +03003545 }
Avi Kivity6de4f3a2009-05-31 22:58:47 +03003546
3547 __set_bit(VCPU_EXREG_PDPTR,
3548 (unsigned long *)&vcpu->arch.regs_avail);
3549 __set_bit(VCPU_EXREG_PDPTR,
3550 (unsigned long *)&vcpu->arch.regs_dirty);
Avi Kivity8f5d5492009-05-31 18:41:29 +03003551}
3552
Nadav Har'El5e1746d2011-05-25 23:03:24 +03003553static int vmx_set_cr4(struct kvm_vcpu *vcpu, unsigned long cr4);
Sheng Yang14394422008-04-28 12:24:45 +08003554
3555static void ept_update_paging_mode_cr0(unsigned long *hw_cr0,
3556 unsigned long cr0,
3557 struct kvm_vcpu *vcpu)
3558{
Marcelo Tosatti5233dd52011-06-06 14:27:47 -03003559 if (!test_bit(VCPU_EXREG_CR3, (ulong *)&vcpu->arch.regs_avail))
3560 vmx_decache_cr3(vcpu);
Sheng Yang14394422008-04-28 12:24:45 +08003561 if (!(cr0 & X86_CR0_PG)) {
3562 /* From paging/starting to nonpaging */
3563 vmcs_write32(CPU_BASED_VM_EXEC_CONTROL,
Sheng Yang65267ea2008-06-18 14:43:38 +08003564 vmcs_read32(CPU_BASED_VM_EXEC_CONTROL) |
Sheng Yang14394422008-04-28 12:24:45 +08003565 (CPU_BASED_CR3_LOAD_EXITING |
3566 CPU_BASED_CR3_STORE_EXITING));
3567 vcpu->arch.cr0 = cr0;
Avi Kivityfc78f512009-12-07 12:16:48 +02003568 vmx_set_cr4(vcpu, kvm_read_cr4(vcpu));
Sheng Yang14394422008-04-28 12:24:45 +08003569 } else if (!is_paging(vcpu)) {
3570 /* From nonpaging to paging */
3571 vmcs_write32(CPU_BASED_VM_EXEC_CONTROL,
Sheng Yang65267ea2008-06-18 14:43:38 +08003572 vmcs_read32(CPU_BASED_VM_EXEC_CONTROL) &
Sheng Yang14394422008-04-28 12:24:45 +08003573 ~(CPU_BASED_CR3_LOAD_EXITING |
3574 CPU_BASED_CR3_STORE_EXITING));
3575 vcpu->arch.cr0 = cr0;
Avi Kivityfc78f512009-12-07 12:16:48 +02003576 vmx_set_cr4(vcpu, kvm_read_cr4(vcpu));
Sheng Yang14394422008-04-28 12:24:45 +08003577 }
Sheng Yang95eb84a2009-08-19 09:52:18 +08003578
3579 if (!(cr0 & X86_CR0_WP))
3580 *hw_cr0 &= ~X86_CR0_WP;
Sheng Yang14394422008-04-28 12:24:45 +08003581}
3582
Avi Kivity6aa8b732006-12-10 02:21:36 -08003583static void vmx_set_cr0(struct kvm_vcpu *vcpu, unsigned long cr0)
3584{
Avi Kivity7ffd92c2009-06-09 14:10:45 +03003585 struct vcpu_vmx *vmx = to_vmx(vcpu);
Nitin A Kamble3a624e22009-06-08 11:34:16 -07003586 unsigned long hw_cr0;
3587
Gleb Natapov50378782013-02-04 16:00:28 +02003588 hw_cr0 = (cr0 & ~KVM_GUEST_CR0_MASK);
Nitin A Kamble3a624e22009-06-08 11:34:16 -07003589 if (enable_unrestricted_guest)
Gleb Natapov50378782013-02-04 16:00:28 +02003590 hw_cr0 |= KVM_VM_CR0_ALWAYS_ON_UNRESTRICTED_GUEST;
Gleb Natapov218e7632013-01-21 15:36:45 +02003591 else {
Gleb Natapov50378782013-02-04 16:00:28 +02003592 hw_cr0 |= KVM_VM_CR0_ALWAYS_ON;
Sheng Yang14394422008-04-28 12:24:45 +08003593
Gleb Natapov218e7632013-01-21 15:36:45 +02003594 if (vmx->rmode.vm86_active && (cr0 & X86_CR0_PE))
3595 enter_pmode(vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003596
Gleb Natapov218e7632013-01-21 15:36:45 +02003597 if (!vmx->rmode.vm86_active && !(cr0 & X86_CR0_PE))
3598 enter_rmode(vcpu);
3599 }
Avi Kivity6aa8b732006-12-10 02:21:36 -08003600
Avi Kivity05b3e0c2006-12-13 00:33:45 -08003601#ifdef CONFIG_X86_64
Avi Kivityf6801df2010-01-21 15:31:50 +02003602 if (vcpu->arch.efer & EFER_LME) {
Rusty Russell707d92fa2007-07-17 23:19:08 +10003603 if (!is_paging(vcpu) && (cr0 & X86_CR0_PG))
Avi Kivity6aa8b732006-12-10 02:21:36 -08003604 enter_lmode(vcpu);
Rusty Russell707d92fa2007-07-17 23:19:08 +10003605 if (is_paging(vcpu) && !(cr0 & X86_CR0_PG))
Avi Kivity6aa8b732006-12-10 02:21:36 -08003606 exit_lmode(vcpu);
3607 }
3608#endif
3609
Avi Kivity089d0342009-03-23 18:26:32 +02003610 if (enable_ept)
Sheng Yang14394422008-04-28 12:24:45 +08003611 ept_update_paging_mode_cr0(&hw_cr0, cr0, vcpu);
3612
Avi Kivity02daab22009-12-30 12:40:26 +02003613 if (!vcpu->fpu_active)
Avi Kivity81231c62010-01-24 16:26:40 +02003614 hw_cr0 |= X86_CR0_TS | X86_CR0_MP;
Avi Kivity02daab22009-12-30 12:40:26 +02003615
Avi Kivity6aa8b732006-12-10 02:21:36 -08003616 vmcs_writel(CR0_READ_SHADOW, cr0);
Sheng Yang14394422008-04-28 12:24:45 +08003617 vmcs_writel(GUEST_CR0, hw_cr0);
Zhang Xiantaoad312c72007-12-13 23:50:52 +08003618 vcpu->arch.cr0 = cr0;
Gleb Natapov14168782013-01-21 15:36:49 +02003619
3620 /* depends on vcpu->arch.cr0 to be set to a new value */
3621 vmx->emulation_required = emulation_required(vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003622}
3623
Sheng Yang14394422008-04-28 12:24:45 +08003624static u64 construct_eptp(unsigned long root_hpa)
3625{
3626 u64 eptp;
3627
3628 /* TODO write the value reading from MSR */
3629 eptp = VMX_EPT_DEFAULT_MT |
3630 VMX_EPT_DEFAULT_GAW << VMX_EPT_GAW_EPTP_SHIFT;
Xudong Haob38f9932012-05-28 19:33:36 +08003631 if (enable_ept_ad_bits)
3632 eptp |= VMX_EPT_AD_ENABLE_BIT;
Sheng Yang14394422008-04-28 12:24:45 +08003633 eptp |= (root_hpa & PAGE_MASK);
3634
3635 return eptp;
3636}
3637
Avi Kivity6aa8b732006-12-10 02:21:36 -08003638static void vmx_set_cr3(struct kvm_vcpu *vcpu, unsigned long cr3)
3639{
Sheng Yang14394422008-04-28 12:24:45 +08003640 unsigned long guest_cr3;
3641 u64 eptp;
3642
3643 guest_cr3 = cr3;
Avi Kivity089d0342009-03-23 18:26:32 +02003644 if (enable_ept) {
Sheng Yang14394422008-04-28 12:24:45 +08003645 eptp = construct_eptp(cr3);
3646 vmcs_write64(EPT_POINTER, eptp);
Jan Kiszka59ab5a82013-08-08 16:26:29 +02003647 if (is_paging(vcpu) || is_guest_mode(vcpu))
3648 guest_cr3 = kvm_read_cr3(vcpu);
3649 else
3650 guest_cr3 = vcpu->kvm->arch.ept_identity_map_addr;
Marcelo Tosatti7c93be42009-10-26 16:48:33 -02003651 ept_load_pdptrs(vcpu);
Sheng Yang14394422008-04-28 12:24:45 +08003652 }
3653
Sheng Yang2384d2b2008-01-17 15:14:33 +08003654 vmx_flush_tlb(vcpu);
Sheng Yang14394422008-04-28 12:24:45 +08003655 vmcs_writel(GUEST_CR3, guest_cr3);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003656}
3657
Nadav Har'El5e1746d2011-05-25 23:03:24 +03003658static int vmx_set_cr4(struct kvm_vcpu *vcpu, unsigned long cr4)
Avi Kivity6aa8b732006-12-10 02:21:36 -08003659{
Ben Serebrin085e68e2015-04-16 11:58:05 -07003660 /*
3661 * Pass through host's Machine Check Enable value to hw_cr4, which
3662 * is in force while we are in guest mode. Do not let guests control
3663 * this bit, even if host CR4.MCE == 0.
3664 */
3665 unsigned long hw_cr4 =
3666 (cr4_read_shadow() & X86_CR4_MCE) |
3667 (cr4 & ~X86_CR4_MCE) |
3668 (to_vmx(vcpu)->rmode.vm86_active ?
3669 KVM_RMODE_VM_CR4_ALWAYS_ON : KVM_PMODE_VM_CR4_ALWAYS_ON);
Sheng Yang14394422008-04-28 12:24:45 +08003670
Nadav Har'El5e1746d2011-05-25 23:03:24 +03003671 if (cr4 & X86_CR4_VMXE) {
3672 /*
3673 * To use VMXON (and later other VMX instructions), a guest
3674 * must first be able to turn on cr4.VMXE (see handle_vmon()).
3675 * So basically the check on whether to allow nested VMX
3676 * is here.
3677 */
3678 if (!nested_vmx_allowed(vcpu))
3679 return 1;
Jan Kiszka1a0d74e2013-03-07 14:08:07 +01003680 }
3681 if (to_vmx(vcpu)->nested.vmxon &&
3682 ((cr4 & VMXON_CR4_ALWAYSON) != VMXON_CR4_ALWAYSON))
Nadav Har'El5e1746d2011-05-25 23:03:24 +03003683 return 1;
3684
Zhang Xiantaoad312c72007-12-13 23:50:52 +08003685 vcpu->arch.cr4 = cr4;
Avi Kivitybc230082009-12-08 12:14:42 +02003686 if (enable_ept) {
3687 if (!is_paging(vcpu)) {
3688 hw_cr4 &= ~X86_CR4_PAE;
3689 hw_cr4 |= X86_CR4_PSE;
Dongxiao Xuc08800a2013-02-04 11:50:43 +08003690 /*
Feng Wue1e746b2014-04-01 17:46:35 +08003691 * SMEP/SMAP is disabled if CPU is in non-paging mode
3692 * in hardware. However KVM always uses paging mode to
Dongxiao Xuc08800a2013-02-04 11:50:43 +08003693 * emulate guest non-paging mode with TDP.
Feng Wue1e746b2014-04-01 17:46:35 +08003694 * To emulate this behavior, SMEP/SMAP needs to be
3695 * manually disabled when guest switches to non-paging
3696 * mode.
Dongxiao Xuc08800a2013-02-04 11:50:43 +08003697 */
Feng Wue1e746b2014-04-01 17:46:35 +08003698 hw_cr4 &= ~(X86_CR4_SMEP | X86_CR4_SMAP);
Avi Kivitybc230082009-12-08 12:14:42 +02003699 } else if (!(cr4 & X86_CR4_PAE)) {
3700 hw_cr4 &= ~X86_CR4_PAE;
3701 }
3702 }
Sheng Yang14394422008-04-28 12:24:45 +08003703
3704 vmcs_writel(CR4_READ_SHADOW, cr4);
3705 vmcs_writel(GUEST_CR4, hw_cr4);
Nadav Har'El5e1746d2011-05-25 23:03:24 +03003706 return 0;
Avi Kivity6aa8b732006-12-10 02:21:36 -08003707}
3708
Avi Kivity6aa8b732006-12-10 02:21:36 -08003709static void vmx_get_segment(struct kvm_vcpu *vcpu,
3710 struct kvm_segment *var, int seg)
3711{
Avi Kivitya9179492011-01-03 14:28:52 +02003712 struct vcpu_vmx *vmx = to_vmx(vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003713 u32 ar;
3714
Gleb Natapovc6ad11532012-12-12 19:10:51 +02003715 if (vmx->rmode.vm86_active && seg != VCPU_SREG_LDTR) {
Avi Kivityf5f7b2f2012-08-21 17:07:00 +03003716 *var = vmx->rmode.segs[seg];
Avi Kivitya9179492011-01-03 14:28:52 +02003717 if (seg == VCPU_SREG_TR
Avi Kivity2fb92db2011-04-27 19:42:18 +03003718 || var->selector == vmx_read_guest_seg_selector(vmx, seg))
Avi Kivityf5f7b2f2012-08-21 17:07:00 +03003719 return;
Avi Kivity1390a282012-08-21 17:07:08 +03003720 var->base = vmx_read_guest_seg_base(vmx, seg);
3721 var->selector = vmx_read_guest_seg_selector(vmx, seg);
3722 return;
Avi Kivitya9179492011-01-03 14:28:52 +02003723 }
Avi Kivity2fb92db2011-04-27 19:42:18 +03003724 var->base = vmx_read_guest_seg_base(vmx, seg);
3725 var->limit = vmx_read_guest_seg_limit(vmx, seg);
3726 var->selector = vmx_read_guest_seg_selector(vmx, seg);
3727 ar = vmx_read_guest_seg_ar(vmx, seg);
Gleb Natapov03617c12013-06-28 13:17:18 +03003728 var->unusable = (ar >> 16) & 1;
Avi Kivity6aa8b732006-12-10 02:21:36 -08003729 var->type = ar & 15;
3730 var->s = (ar >> 4) & 1;
3731 var->dpl = (ar >> 5) & 3;
Gleb Natapov03617c12013-06-28 13:17:18 +03003732 /*
3733 * Some userspaces do not preserve unusable property. Since usable
3734 * segment has to be present according to VMX spec we can use present
3735 * property to amend userspace bug by making unusable segment always
3736 * nonpresent. vmx_segment_access_rights() already marks nonpresent
3737 * segment as unusable.
3738 */
3739 var->present = !var->unusable;
Avi Kivity6aa8b732006-12-10 02:21:36 -08003740 var->avl = (ar >> 12) & 1;
3741 var->l = (ar >> 13) & 1;
3742 var->db = (ar >> 14) & 1;
3743 var->g = (ar >> 15) & 1;
Avi Kivity6aa8b732006-12-10 02:21:36 -08003744}
3745
Avi Kivitya9179492011-01-03 14:28:52 +02003746static u64 vmx_get_segment_base(struct kvm_vcpu *vcpu, int seg)
3747{
Avi Kivitya9179492011-01-03 14:28:52 +02003748 struct kvm_segment s;
3749
3750 if (to_vmx(vcpu)->rmode.vm86_active) {
3751 vmx_get_segment(vcpu, &s, seg);
3752 return s.base;
3753 }
Avi Kivity2fb92db2011-04-27 19:42:18 +03003754 return vmx_read_guest_seg_base(to_vmx(vcpu), seg);
Avi Kivitya9179492011-01-03 14:28:52 +02003755}
3756
Marcelo Tosattib09408d2013-01-07 19:27:06 -02003757static int vmx_get_cpl(struct kvm_vcpu *vcpu)
Izik Eidus2e4d2652008-03-24 19:38:34 +02003758{
Marcelo Tosattib09408d2013-01-07 19:27:06 -02003759 struct vcpu_vmx *vmx = to_vmx(vcpu);
3760
Paolo Bonziniae9fedc2014-05-14 09:39:49 +02003761 if (unlikely(vmx->rmode.vm86_active))
Izik Eidus2e4d2652008-03-24 19:38:34 +02003762 return 0;
Paolo Bonziniae9fedc2014-05-14 09:39:49 +02003763 else {
3764 int ar = vmx_read_guest_seg_ar(vmx, VCPU_SREG_SS);
Andy Lutomirski4d283ec2015-08-13 13:18:48 -07003765 return VMX_AR_DPL(ar);
Avi Kivity69c73022011-03-07 15:26:44 +02003766 }
Avi Kivity69c73022011-03-07 15:26:44 +02003767}
3768
Avi Kivity653e3102007-05-07 10:55:37 +03003769static u32 vmx_segment_access_rights(struct kvm_segment *var)
Avi Kivity6aa8b732006-12-10 02:21:36 -08003770{
Avi Kivity6aa8b732006-12-10 02:21:36 -08003771 u32 ar;
3772
Avi Kivityf0495f92012-06-07 17:06:10 +03003773 if (var->unusable || !var->present)
Avi Kivity6aa8b732006-12-10 02:21:36 -08003774 ar = 1 << 16;
3775 else {
3776 ar = var->type & 15;
3777 ar |= (var->s & 1) << 4;
3778 ar |= (var->dpl & 3) << 5;
3779 ar |= (var->present & 1) << 7;
3780 ar |= (var->avl & 1) << 12;
3781 ar |= (var->l & 1) << 13;
3782 ar |= (var->db & 1) << 14;
3783 ar |= (var->g & 1) << 15;
3784 }
Avi Kivity653e3102007-05-07 10:55:37 +03003785
3786 return ar;
3787}
3788
3789static void vmx_set_segment(struct kvm_vcpu *vcpu,
3790 struct kvm_segment *var, int seg)
3791{
Avi Kivity7ffd92c2009-06-09 14:10:45 +03003792 struct vcpu_vmx *vmx = to_vmx(vcpu);
Mathias Krause772e0312012-08-30 01:30:19 +02003793 const struct kvm_vmx_segment_field *sf = &kvm_vmx_segment_fields[seg];
Avi Kivity653e3102007-05-07 10:55:37 +03003794
Avi Kivity2fb92db2011-04-27 19:42:18 +03003795 vmx_segment_cache_clear(vmx);
3796
Gleb Natapov1ecd50a2012-12-12 19:10:54 +02003797 if (vmx->rmode.vm86_active && seg != VCPU_SREG_LDTR) {
3798 vmx->rmode.segs[seg] = *var;
3799 if (seg == VCPU_SREG_TR)
3800 vmcs_write16(sf->selector, var->selector);
3801 else if (var->s)
3802 fix_rmode_seg(seg, &vmx->rmode.segs[seg]);
Gleb Natapovd99e4152012-12-20 16:57:45 +02003803 goto out;
Avi Kivity653e3102007-05-07 10:55:37 +03003804 }
Gleb Natapov1ecd50a2012-12-12 19:10:54 +02003805
Avi Kivity653e3102007-05-07 10:55:37 +03003806 vmcs_writel(sf->base, var->base);
3807 vmcs_write32(sf->limit, var->limit);
3808 vmcs_write16(sf->selector, var->selector);
Nitin A Kamble3a624e22009-06-08 11:34:16 -07003809
3810 /*
3811 * Fix the "Accessed" bit in AR field of segment registers for older
3812 * qemu binaries.
3813 * IA32 arch specifies that at the time of processor reset the
3814 * "Accessed" bit in the AR field of segment registers is 1. And qemu
Guo Chao0fa06072012-06-28 15:16:19 +08003815 * is setting it to 0 in the userland code. This causes invalid guest
Nitin A Kamble3a624e22009-06-08 11:34:16 -07003816 * state vmexit when "unrestricted guest" mode is turned on.
3817 * Fix for this setup issue in cpu_reset is being pushed in the qemu
3818 * tree. Newer qemu binaries with that qemu fix would not need this
3819 * kvm hack.
3820 */
3821 if (enable_unrestricted_guest && (seg != VCPU_SREG_LDTR))
Gleb Natapovf924d662012-12-12 19:10:55 +02003822 var->type |= 0x1; /* Accessed */
Nitin A Kamble3a624e22009-06-08 11:34:16 -07003823
Gleb Natapovf924d662012-12-12 19:10:55 +02003824 vmcs_write32(sf->ar_bytes, vmx_segment_access_rights(var));
Gleb Natapovd99e4152012-12-20 16:57:45 +02003825
3826out:
Paolo Bonzini98eb2f82014-03-27 09:51:52 +01003827 vmx->emulation_required = emulation_required(vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003828}
3829
Avi Kivity6aa8b732006-12-10 02:21:36 -08003830static void vmx_get_cs_db_l_bits(struct kvm_vcpu *vcpu, int *db, int *l)
3831{
Avi Kivity2fb92db2011-04-27 19:42:18 +03003832 u32 ar = vmx_read_guest_seg_ar(to_vmx(vcpu), VCPU_SREG_CS);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003833
3834 *db = (ar >> 14) & 1;
3835 *l = (ar >> 13) & 1;
3836}
3837
Gleb Natapov89a27f42010-02-16 10:51:48 +02003838static void vmx_get_idt(struct kvm_vcpu *vcpu, struct desc_ptr *dt)
Avi Kivity6aa8b732006-12-10 02:21:36 -08003839{
Gleb Natapov89a27f42010-02-16 10:51:48 +02003840 dt->size = vmcs_read32(GUEST_IDTR_LIMIT);
3841 dt->address = vmcs_readl(GUEST_IDTR_BASE);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003842}
3843
Gleb Natapov89a27f42010-02-16 10:51:48 +02003844static void vmx_set_idt(struct kvm_vcpu *vcpu, struct desc_ptr *dt)
Avi Kivity6aa8b732006-12-10 02:21:36 -08003845{
Gleb Natapov89a27f42010-02-16 10:51:48 +02003846 vmcs_write32(GUEST_IDTR_LIMIT, dt->size);
3847 vmcs_writel(GUEST_IDTR_BASE, dt->address);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003848}
3849
Gleb Natapov89a27f42010-02-16 10:51:48 +02003850static void vmx_get_gdt(struct kvm_vcpu *vcpu, struct desc_ptr *dt)
Avi Kivity6aa8b732006-12-10 02:21:36 -08003851{
Gleb Natapov89a27f42010-02-16 10:51:48 +02003852 dt->size = vmcs_read32(GUEST_GDTR_LIMIT);
3853 dt->address = vmcs_readl(GUEST_GDTR_BASE);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003854}
3855
Gleb Natapov89a27f42010-02-16 10:51:48 +02003856static void vmx_set_gdt(struct kvm_vcpu *vcpu, struct desc_ptr *dt)
Avi Kivity6aa8b732006-12-10 02:21:36 -08003857{
Gleb Natapov89a27f42010-02-16 10:51:48 +02003858 vmcs_write32(GUEST_GDTR_LIMIT, dt->size);
3859 vmcs_writel(GUEST_GDTR_BASE, dt->address);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003860}
3861
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03003862static bool rmode_segment_valid(struct kvm_vcpu *vcpu, int seg)
3863{
3864 struct kvm_segment var;
3865 u32 ar;
3866
3867 vmx_get_segment(vcpu, &var, seg);
Gleb Natapov07f42f52012-12-12 19:10:49 +02003868 var.dpl = 0x3;
Gleb Natapov0647f4a2012-12-12 19:10:50 +02003869 if (seg == VCPU_SREG_CS)
3870 var.type = 0x3;
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03003871 ar = vmx_segment_access_rights(&var);
3872
3873 if (var.base != (var.selector << 4))
3874 return false;
Gleb Natapov89efbed2012-12-20 16:57:44 +02003875 if (var.limit != 0xffff)
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03003876 return false;
Gleb Natapov07f42f52012-12-12 19:10:49 +02003877 if (ar != 0xf3)
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03003878 return false;
3879
3880 return true;
3881}
3882
3883static bool code_segment_valid(struct kvm_vcpu *vcpu)
3884{
3885 struct kvm_segment cs;
3886 unsigned int cs_rpl;
3887
3888 vmx_get_segment(vcpu, &cs, VCPU_SREG_CS);
Nadav Amitb32a9912015-03-29 16:33:04 +03003889 cs_rpl = cs.selector & SEGMENT_RPL_MASK;
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03003890
Avi Kivity1872a3f2009-01-04 23:26:52 +02003891 if (cs.unusable)
3892 return false;
Andy Lutomirski4d283ec2015-08-13 13:18:48 -07003893 if (~cs.type & (VMX_AR_TYPE_CODE_MASK|VMX_AR_TYPE_ACCESSES_MASK))
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03003894 return false;
3895 if (!cs.s)
3896 return false;
Andy Lutomirski4d283ec2015-08-13 13:18:48 -07003897 if (cs.type & VMX_AR_TYPE_WRITEABLE_MASK) {
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03003898 if (cs.dpl > cs_rpl)
3899 return false;
Avi Kivity1872a3f2009-01-04 23:26:52 +02003900 } else {
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03003901 if (cs.dpl != cs_rpl)
3902 return false;
3903 }
3904 if (!cs.present)
3905 return false;
3906
3907 /* TODO: Add Reserved field check, this'll require a new member in the kvm_segment_field structure */
3908 return true;
3909}
3910
3911static bool stack_segment_valid(struct kvm_vcpu *vcpu)
3912{
3913 struct kvm_segment ss;
3914 unsigned int ss_rpl;
3915
3916 vmx_get_segment(vcpu, &ss, VCPU_SREG_SS);
Nadav Amitb32a9912015-03-29 16:33:04 +03003917 ss_rpl = ss.selector & SEGMENT_RPL_MASK;
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03003918
Avi Kivity1872a3f2009-01-04 23:26:52 +02003919 if (ss.unusable)
3920 return true;
3921 if (ss.type != 3 && ss.type != 7)
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03003922 return false;
3923 if (!ss.s)
3924 return false;
3925 if (ss.dpl != ss_rpl) /* DPL != RPL */
3926 return false;
3927 if (!ss.present)
3928 return false;
3929
3930 return true;
3931}
3932
3933static bool data_segment_valid(struct kvm_vcpu *vcpu, int seg)
3934{
3935 struct kvm_segment var;
3936 unsigned int rpl;
3937
3938 vmx_get_segment(vcpu, &var, seg);
Nadav Amitb32a9912015-03-29 16:33:04 +03003939 rpl = var.selector & SEGMENT_RPL_MASK;
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03003940
Avi Kivity1872a3f2009-01-04 23:26:52 +02003941 if (var.unusable)
3942 return true;
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03003943 if (!var.s)
3944 return false;
3945 if (!var.present)
3946 return false;
Andy Lutomirski4d283ec2015-08-13 13:18:48 -07003947 if (~var.type & (VMX_AR_TYPE_CODE_MASK|VMX_AR_TYPE_WRITEABLE_MASK)) {
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03003948 if (var.dpl < rpl) /* DPL < RPL */
3949 return false;
3950 }
3951
3952 /* TODO: Add other members to kvm_segment_field to allow checking for other access
3953 * rights flags
3954 */
3955 return true;
3956}
3957
3958static bool tr_valid(struct kvm_vcpu *vcpu)
3959{
3960 struct kvm_segment tr;
3961
3962 vmx_get_segment(vcpu, &tr, VCPU_SREG_TR);
3963
Avi Kivity1872a3f2009-01-04 23:26:52 +02003964 if (tr.unusable)
3965 return false;
Nadav Amitb32a9912015-03-29 16:33:04 +03003966 if (tr.selector & SEGMENT_TI_MASK) /* TI = 1 */
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03003967 return false;
Avi Kivity1872a3f2009-01-04 23:26:52 +02003968 if (tr.type != 3 && tr.type != 11) /* TODO: Check if guest is in IA32e mode */
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03003969 return false;
3970 if (!tr.present)
3971 return false;
3972
3973 return true;
3974}
3975
3976static bool ldtr_valid(struct kvm_vcpu *vcpu)
3977{
3978 struct kvm_segment ldtr;
3979
3980 vmx_get_segment(vcpu, &ldtr, VCPU_SREG_LDTR);
3981
Avi Kivity1872a3f2009-01-04 23:26:52 +02003982 if (ldtr.unusable)
3983 return true;
Nadav Amitb32a9912015-03-29 16:33:04 +03003984 if (ldtr.selector & SEGMENT_TI_MASK) /* TI = 1 */
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03003985 return false;
3986 if (ldtr.type != 2)
3987 return false;
3988 if (!ldtr.present)
3989 return false;
3990
3991 return true;
3992}
3993
3994static bool cs_ss_rpl_check(struct kvm_vcpu *vcpu)
3995{
3996 struct kvm_segment cs, ss;
3997
3998 vmx_get_segment(vcpu, &cs, VCPU_SREG_CS);
3999 vmx_get_segment(vcpu, &ss, VCPU_SREG_SS);
4000
Nadav Amitb32a9912015-03-29 16:33:04 +03004001 return ((cs.selector & SEGMENT_RPL_MASK) ==
4002 (ss.selector & SEGMENT_RPL_MASK));
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03004003}
4004
4005/*
4006 * Check if guest state is valid. Returns true if valid, false if
4007 * not.
4008 * We assume that registers are always usable
4009 */
4010static bool guest_state_valid(struct kvm_vcpu *vcpu)
4011{
Gleb Natapovc5e97c82013-01-21 15:36:43 +02004012 if (enable_unrestricted_guest)
4013 return true;
4014
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03004015 /* real mode guest state checks */
Gleb Natapovf13882d2013-04-14 16:07:37 +03004016 if (!is_protmode(vcpu) || (vmx_get_rflags(vcpu) & X86_EFLAGS_VM)) {
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03004017 if (!rmode_segment_valid(vcpu, VCPU_SREG_CS))
4018 return false;
4019 if (!rmode_segment_valid(vcpu, VCPU_SREG_SS))
4020 return false;
4021 if (!rmode_segment_valid(vcpu, VCPU_SREG_DS))
4022 return false;
4023 if (!rmode_segment_valid(vcpu, VCPU_SREG_ES))
4024 return false;
4025 if (!rmode_segment_valid(vcpu, VCPU_SREG_FS))
4026 return false;
4027 if (!rmode_segment_valid(vcpu, VCPU_SREG_GS))
4028 return false;
4029 } else {
4030 /* protected mode guest state checks */
4031 if (!cs_ss_rpl_check(vcpu))
4032 return false;
4033 if (!code_segment_valid(vcpu))
4034 return false;
4035 if (!stack_segment_valid(vcpu))
4036 return false;
4037 if (!data_segment_valid(vcpu, VCPU_SREG_DS))
4038 return false;
4039 if (!data_segment_valid(vcpu, VCPU_SREG_ES))
4040 return false;
4041 if (!data_segment_valid(vcpu, VCPU_SREG_FS))
4042 return false;
4043 if (!data_segment_valid(vcpu, VCPU_SREG_GS))
4044 return false;
4045 if (!tr_valid(vcpu))
4046 return false;
4047 if (!ldtr_valid(vcpu))
4048 return false;
4049 }
4050 /* TODO:
4051 * - Add checks on RIP
4052 * - Add checks on RFLAGS
4053 */
4054
4055 return true;
4056}
4057
Mike Dayd77c26f2007-10-08 09:02:08 -04004058static int init_rmode_tss(struct kvm *kvm)
Avi Kivity6aa8b732006-12-10 02:21:36 -08004059{
Xiao Guangrong40dcaa92011-03-09 15:41:04 +08004060 gfn_t fn;
Izik Eidus195aefd2007-10-01 22:14:18 +02004061 u16 data = 0;
Paolo Bonzini1f755a82014-09-16 13:37:40 +02004062 int idx, r;
Avi Kivity6aa8b732006-12-10 02:21:36 -08004063
Xiao Guangrong40dcaa92011-03-09 15:41:04 +08004064 idx = srcu_read_lock(&kvm->srcu);
Jan Kiszka4918c6c2013-03-15 08:38:56 +01004065 fn = kvm->arch.tss_addr >> PAGE_SHIFT;
Izik Eidus195aefd2007-10-01 22:14:18 +02004066 r = kvm_clear_guest_page(kvm, fn, 0, PAGE_SIZE);
4067 if (r < 0)
Marcelo Tosatti10589a42007-12-20 19:18:22 -05004068 goto out;
Izik Eidus195aefd2007-10-01 22:14:18 +02004069 data = TSS_BASE_SIZE + TSS_REDIRECTION_SIZE;
Sheng Yang464d17c2008-08-13 14:10:33 +08004070 r = kvm_write_guest_page(kvm, fn++, &data,
4071 TSS_IOPB_BASE_OFFSET, sizeof(u16));
Izik Eidus195aefd2007-10-01 22:14:18 +02004072 if (r < 0)
Marcelo Tosatti10589a42007-12-20 19:18:22 -05004073 goto out;
Izik Eidus195aefd2007-10-01 22:14:18 +02004074 r = kvm_clear_guest_page(kvm, fn++, 0, PAGE_SIZE);
4075 if (r < 0)
Marcelo Tosatti10589a42007-12-20 19:18:22 -05004076 goto out;
Izik Eidus195aefd2007-10-01 22:14:18 +02004077 r = kvm_clear_guest_page(kvm, fn, 0, PAGE_SIZE);
4078 if (r < 0)
Marcelo Tosatti10589a42007-12-20 19:18:22 -05004079 goto out;
Izik Eidus195aefd2007-10-01 22:14:18 +02004080 data = ~0;
Marcelo Tosatti10589a42007-12-20 19:18:22 -05004081 r = kvm_write_guest_page(kvm, fn, &data,
4082 RMODE_TSS_SIZE - 2 * PAGE_SIZE - 1,
4083 sizeof(u8));
Marcelo Tosatti10589a42007-12-20 19:18:22 -05004084out:
Xiao Guangrong40dcaa92011-03-09 15:41:04 +08004085 srcu_read_unlock(&kvm->srcu, idx);
Paolo Bonzini1f755a82014-09-16 13:37:40 +02004086 return r;
Avi Kivity6aa8b732006-12-10 02:21:36 -08004087}
4088
Sheng Yangb7ebfb02008-04-25 21:44:52 +08004089static int init_rmode_identity_map(struct kvm *kvm)
4090{
Tang Chenf51770e2014-09-16 18:41:59 +08004091 int i, idx, r = 0;
Sheng Yangb7ebfb02008-04-25 21:44:52 +08004092 pfn_t identity_map_pfn;
4093 u32 tmp;
4094
Avi Kivity089d0342009-03-23 18:26:32 +02004095 if (!enable_ept)
Tang Chenf51770e2014-09-16 18:41:59 +08004096 return 0;
Tang Chena255d472014-09-16 18:41:58 +08004097
4098 /* Protect kvm->arch.ept_identity_pagetable_done. */
4099 mutex_lock(&kvm->slots_lock);
4100
Tang Chenf51770e2014-09-16 18:41:59 +08004101 if (likely(kvm->arch.ept_identity_pagetable_done))
Tang Chena255d472014-09-16 18:41:58 +08004102 goto out2;
Tang Chena255d472014-09-16 18:41:58 +08004103
Sheng Yangb927a3c2009-07-21 10:42:48 +08004104 identity_map_pfn = kvm->arch.ept_identity_map_addr >> PAGE_SHIFT;
Tang Chena255d472014-09-16 18:41:58 +08004105
4106 r = alloc_identity_pagetable(kvm);
Tang Chenf51770e2014-09-16 18:41:59 +08004107 if (r < 0)
Tang Chena255d472014-09-16 18:41:58 +08004108 goto out2;
4109
Xiao Guangrong40dcaa92011-03-09 15:41:04 +08004110 idx = srcu_read_lock(&kvm->srcu);
Sheng Yangb7ebfb02008-04-25 21:44:52 +08004111 r = kvm_clear_guest_page(kvm, identity_map_pfn, 0, PAGE_SIZE);
4112 if (r < 0)
4113 goto out;
4114 /* Set up identity-mapping pagetable for EPT in real mode */
4115 for (i = 0; i < PT32_ENT_PER_PAGE; i++) {
4116 tmp = (i << 22) + (_PAGE_PRESENT | _PAGE_RW | _PAGE_USER |
4117 _PAGE_ACCESSED | _PAGE_DIRTY | _PAGE_PSE);
4118 r = kvm_write_guest_page(kvm, identity_map_pfn,
4119 &tmp, i * sizeof(tmp), sizeof(tmp));
4120 if (r < 0)
4121 goto out;
4122 }
4123 kvm->arch.ept_identity_pagetable_done = true;
Tang Chenf51770e2014-09-16 18:41:59 +08004124
Sheng Yangb7ebfb02008-04-25 21:44:52 +08004125out:
Xiao Guangrong40dcaa92011-03-09 15:41:04 +08004126 srcu_read_unlock(&kvm->srcu, idx);
Tang Chena255d472014-09-16 18:41:58 +08004127
4128out2:
4129 mutex_unlock(&kvm->slots_lock);
Tang Chenf51770e2014-09-16 18:41:59 +08004130 return r;
Sheng Yangb7ebfb02008-04-25 21:44:52 +08004131}
4132
Avi Kivity6aa8b732006-12-10 02:21:36 -08004133static void seg_setup(int seg)
4134{
Mathias Krause772e0312012-08-30 01:30:19 +02004135 const struct kvm_vmx_segment_field *sf = &kvm_vmx_segment_fields[seg];
Nitin A Kamble3a624e22009-06-08 11:34:16 -07004136 unsigned int ar;
Avi Kivity6aa8b732006-12-10 02:21:36 -08004137
4138 vmcs_write16(sf->selector, 0);
4139 vmcs_writel(sf->base, 0);
4140 vmcs_write32(sf->limit, 0xffff);
Gleb Natapovd54d07b2012-12-20 16:57:46 +02004141 ar = 0x93;
4142 if (seg == VCPU_SREG_CS)
4143 ar |= 0x08; /* code segment */
Nitin A Kamble3a624e22009-06-08 11:34:16 -07004144
4145 vmcs_write32(sf->ar_bytes, ar);
Avi Kivity6aa8b732006-12-10 02:21:36 -08004146}
4147
Sheng Yangf78e0e22007-10-29 09:40:42 +08004148static int alloc_apic_access_page(struct kvm *kvm)
4149{
Xiao Guangrong44841412012-09-07 14:14:20 +08004150 struct page *page;
Sheng Yangf78e0e22007-10-29 09:40:42 +08004151 struct kvm_userspace_memory_region kvm_userspace_mem;
4152 int r = 0;
4153
Marcelo Tosatti79fac952009-12-23 14:35:26 -02004154 mutex_lock(&kvm->slots_lock);
Tang Chenc24ae0d2014-09-24 15:57:58 +08004155 if (kvm->arch.apic_access_page_done)
Sheng Yangf78e0e22007-10-29 09:40:42 +08004156 goto out;
4157 kvm_userspace_mem.slot = APIC_ACCESS_PAGE_PRIVATE_MEMSLOT;
4158 kvm_userspace_mem.flags = 0;
Tang Chen73a6d942014-09-11 13:38:00 +08004159 kvm_userspace_mem.guest_phys_addr = APIC_DEFAULT_PHYS_BASE;
Sheng Yangf78e0e22007-10-29 09:40:42 +08004160 kvm_userspace_mem.memory_size = PAGE_SIZE;
Paolo Bonzini9da0e4d2015-05-18 13:33:16 +02004161 r = __x86_set_memory_region(kvm, &kvm_userspace_mem);
Sheng Yangf78e0e22007-10-29 09:40:42 +08004162 if (r)
4163 goto out;
Izik Eidus72dc67a2008-02-10 18:04:15 +02004164
Tang Chen73a6d942014-09-11 13:38:00 +08004165 page = gfn_to_page(kvm, APIC_DEFAULT_PHYS_BASE >> PAGE_SHIFT);
Xiao Guangrong44841412012-09-07 14:14:20 +08004166 if (is_error_page(page)) {
4167 r = -EFAULT;
4168 goto out;
4169 }
4170
Tang Chenc24ae0d2014-09-24 15:57:58 +08004171 /*
4172 * Do not pin the page in memory, so that memory hot-unplug
4173 * is able to migrate it.
4174 */
4175 put_page(page);
4176 kvm->arch.apic_access_page_done = true;
Sheng Yangf78e0e22007-10-29 09:40:42 +08004177out:
Marcelo Tosatti79fac952009-12-23 14:35:26 -02004178 mutex_unlock(&kvm->slots_lock);
Sheng Yangf78e0e22007-10-29 09:40:42 +08004179 return r;
4180}
4181
Sheng Yangb7ebfb02008-04-25 21:44:52 +08004182static int alloc_identity_pagetable(struct kvm *kvm)
4183{
Tang Chena255d472014-09-16 18:41:58 +08004184 /* Called with kvm->slots_lock held. */
4185
Sheng Yangb7ebfb02008-04-25 21:44:52 +08004186 struct kvm_userspace_memory_region kvm_userspace_mem;
4187 int r = 0;
4188
Tang Chena255d472014-09-16 18:41:58 +08004189 BUG_ON(kvm->arch.ept_identity_pagetable_done);
4190
Sheng Yangb7ebfb02008-04-25 21:44:52 +08004191 kvm_userspace_mem.slot = IDENTITY_PAGETABLE_PRIVATE_MEMSLOT;
4192 kvm_userspace_mem.flags = 0;
Sheng Yangb927a3c2009-07-21 10:42:48 +08004193 kvm_userspace_mem.guest_phys_addr =
4194 kvm->arch.ept_identity_map_addr;
Sheng Yangb7ebfb02008-04-25 21:44:52 +08004195 kvm_userspace_mem.memory_size = PAGE_SIZE;
Paolo Bonzini9da0e4d2015-05-18 13:33:16 +02004196 r = __x86_set_memory_region(kvm, &kvm_userspace_mem);
Sheng Yangb7ebfb02008-04-25 21:44:52 +08004197
Sheng Yangb7ebfb02008-04-25 21:44:52 +08004198 return r;
4199}
4200
Sheng Yang2384d2b2008-01-17 15:14:33 +08004201static void allocate_vpid(struct vcpu_vmx *vmx)
4202{
4203 int vpid;
4204
4205 vmx->vpid = 0;
Avi Kivity919818a2009-03-23 18:01:29 +02004206 if (!enable_vpid)
Sheng Yang2384d2b2008-01-17 15:14:33 +08004207 return;
4208 spin_lock(&vmx_vpid_lock);
4209 vpid = find_first_zero_bit(vmx_vpid_bitmap, VMX_NR_VPIDS);
4210 if (vpid < VMX_NR_VPIDS) {
4211 vmx->vpid = vpid;
4212 __set_bit(vpid, vmx_vpid_bitmap);
4213 }
4214 spin_unlock(&vmx_vpid_lock);
4215}
4216
Lai Jiangshancdbecfc2010-04-17 16:41:47 +08004217static void free_vpid(struct vcpu_vmx *vmx)
4218{
4219 if (!enable_vpid)
4220 return;
4221 spin_lock(&vmx_vpid_lock);
4222 if (vmx->vpid != 0)
4223 __clear_bit(vmx->vpid, vmx_vpid_bitmap);
4224 spin_unlock(&vmx_vpid_lock);
4225}
4226
Yang Zhang8d146952013-01-25 10:18:50 +08004227#define MSR_TYPE_R 1
4228#define MSR_TYPE_W 2
4229static void __vmx_disable_intercept_for_msr(unsigned long *msr_bitmap,
4230 u32 msr, int type)
Sheng Yang25c5f222008-03-28 13:18:56 +08004231{
Avi Kivity3e7c73e2009-02-24 21:46:19 +02004232 int f = sizeof(unsigned long);
Sheng Yang25c5f222008-03-28 13:18:56 +08004233
4234 if (!cpu_has_vmx_msr_bitmap())
4235 return;
4236
4237 /*
4238 * See Intel PRM Vol. 3, 20.6.9 (MSR-Bitmap Address). Early manuals
4239 * have the write-low and read-high bitmap offsets the wrong way round.
4240 * We can control MSRs 0x00000000-0x00001fff and 0xc0000000-0xc0001fff.
4241 */
Sheng Yang25c5f222008-03-28 13:18:56 +08004242 if (msr <= 0x1fff) {
Yang Zhang8d146952013-01-25 10:18:50 +08004243 if (type & MSR_TYPE_R)
4244 /* read-low */
4245 __clear_bit(msr, msr_bitmap + 0x000 / f);
4246
4247 if (type & MSR_TYPE_W)
4248 /* write-low */
4249 __clear_bit(msr, msr_bitmap + 0x800 / f);
4250
Sheng Yang25c5f222008-03-28 13:18:56 +08004251 } else if ((msr >= 0xc0000000) && (msr <= 0xc0001fff)) {
4252 msr &= 0x1fff;
Yang Zhang8d146952013-01-25 10:18:50 +08004253 if (type & MSR_TYPE_R)
4254 /* read-high */
4255 __clear_bit(msr, msr_bitmap + 0x400 / f);
4256
4257 if (type & MSR_TYPE_W)
4258 /* write-high */
4259 __clear_bit(msr, msr_bitmap + 0xc00 / f);
4260
4261 }
4262}
4263
4264static void __vmx_enable_intercept_for_msr(unsigned long *msr_bitmap,
4265 u32 msr, int type)
4266{
4267 int f = sizeof(unsigned long);
4268
4269 if (!cpu_has_vmx_msr_bitmap())
4270 return;
4271
4272 /*
4273 * See Intel PRM Vol. 3, 20.6.9 (MSR-Bitmap Address). Early manuals
4274 * have the write-low and read-high bitmap offsets the wrong way round.
4275 * We can control MSRs 0x00000000-0x00001fff and 0xc0000000-0xc0001fff.
4276 */
4277 if (msr <= 0x1fff) {
4278 if (type & MSR_TYPE_R)
4279 /* read-low */
4280 __set_bit(msr, msr_bitmap + 0x000 / f);
4281
4282 if (type & MSR_TYPE_W)
4283 /* write-low */
4284 __set_bit(msr, msr_bitmap + 0x800 / f);
4285
4286 } else if ((msr >= 0xc0000000) && (msr <= 0xc0001fff)) {
4287 msr &= 0x1fff;
4288 if (type & MSR_TYPE_R)
4289 /* read-high */
4290 __set_bit(msr, msr_bitmap + 0x400 / f);
4291
4292 if (type & MSR_TYPE_W)
4293 /* write-high */
4294 __set_bit(msr, msr_bitmap + 0xc00 / f);
4295
Sheng Yang25c5f222008-03-28 13:18:56 +08004296 }
Sheng Yang25c5f222008-03-28 13:18:56 +08004297}
4298
Wincy Vanf2b93282015-02-03 23:56:03 +08004299/*
4300 * If a msr is allowed by L0, we should check whether it is allowed by L1.
4301 * The corresponding bit will be cleared unless both of L0 and L1 allow it.
4302 */
4303static void nested_vmx_disable_intercept_for_msr(unsigned long *msr_bitmap_l1,
4304 unsigned long *msr_bitmap_nested,
4305 u32 msr, int type)
4306{
4307 int f = sizeof(unsigned long);
4308
4309 if (!cpu_has_vmx_msr_bitmap()) {
4310 WARN_ON(1);
4311 return;
4312 }
4313
4314 /*
4315 * See Intel PRM Vol. 3, 20.6.9 (MSR-Bitmap Address). Early manuals
4316 * have the write-low and read-high bitmap offsets the wrong way round.
4317 * We can control MSRs 0x00000000-0x00001fff and 0xc0000000-0xc0001fff.
4318 */
4319 if (msr <= 0x1fff) {
4320 if (type & MSR_TYPE_R &&
4321 !test_bit(msr, msr_bitmap_l1 + 0x000 / f))
4322 /* read-low */
4323 __clear_bit(msr, msr_bitmap_nested + 0x000 / f);
4324
4325 if (type & MSR_TYPE_W &&
4326 !test_bit(msr, msr_bitmap_l1 + 0x800 / f))
4327 /* write-low */
4328 __clear_bit(msr, msr_bitmap_nested + 0x800 / f);
4329
4330 } else if ((msr >= 0xc0000000) && (msr <= 0xc0001fff)) {
4331 msr &= 0x1fff;
4332 if (type & MSR_TYPE_R &&
4333 !test_bit(msr, msr_bitmap_l1 + 0x400 / f))
4334 /* read-high */
4335 __clear_bit(msr, msr_bitmap_nested + 0x400 / f);
4336
4337 if (type & MSR_TYPE_W &&
4338 !test_bit(msr, msr_bitmap_l1 + 0xc00 / f))
4339 /* write-high */
4340 __clear_bit(msr, msr_bitmap_nested + 0xc00 / f);
4341
4342 }
4343}
4344
Avi Kivity58972972009-02-24 22:26:47 +02004345static void vmx_disable_intercept_for_msr(u32 msr, bool longmode_only)
4346{
4347 if (!longmode_only)
Yang Zhang8d146952013-01-25 10:18:50 +08004348 __vmx_disable_intercept_for_msr(vmx_msr_bitmap_legacy,
4349 msr, MSR_TYPE_R | MSR_TYPE_W);
4350 __vmx_disable_intercept_for_msr(vmx_msr_bitmap_longmode,
4351 msr, MSR_TYPE_R | MSR_TYPE_W);
4352}
4353
4354static void vmx_enable_intercept_msr_read_x2apic(u32 msr)
4355{
4356 __vmx_enable_intercept_for_msr(vmx_msr_bitmap_legacy_x2apic,
4357 msr, MSR_TYPE_R);
4358 __vmx_enable_intercept_for_msr(vmx_msr_bitmap_longmode_x2apic,
4359 msr, MSR_TYPE_R);
4360}
4361
4362static void vmx_disable_intercept_msr_read_x2apic(u32 msr)
4363{
4364 __vmx_disable_intercept_for_msr(vmx_msr_bitmap_legacy_x2apic,
4365 msr, MSR_TYPE_R);
4366 __vmx_disable_intercept_for_msr(vmx_msr_bitmap_longmode_x2apic,
4367 msr, MSR_TYPE_R);
4368}
4369
4370static void vmx_disable_intercept_msr_write_x2apic(u32 msr)
4371{
4372 __vmx_disable_intercept_for_msr(vmx_msr_bitmap_legacy_x2apic,
4373 msr, MSR_TYPE_W);
4374 __vmx_disable_intercept_for_msr(vmx_msr_bitmap_longmode_x2apic,
4375 msr, MSR_TYPE_W);
Avi Kivity58972972009-02-24 22:26:47 +02004376}
4377
Paolo Bonzinid50ab6c2015-07-29 11:49:59 +02004378static int vmx_cpu_uses_apicv(struct kvm_vcpu *vcpu)
4379{
Paolo Bonzini35754c92015-07-29 12:05:37 +02004380 return enable_apicv && lapic_in_kernel(vcpu);
Paolo Bonzinid50ab6c2015-07-29 11:49:59 +02004381}
4382
Wincy Van705699a2015-02-03 23:58:17 +08004383static int vmx_complete_nested_posted_interrupt(struct kvm_vcpu *vcpu)
4384{
4385 struct vcpu_vmx *vmx = to_vmx(vcpu);
4386 int max_irr;
4387 void *vapic_page;
4388 u16 status;
4389
4390 if (vmx->nested.pi_desc &&
4391 vmx->nested.pi_pending) {
4392 vmx->nested.pi_pending = false;
4393 if (!pi_test_and_clear_on(vmx->nested.pi_desc))
4394 return 0;
4395
4396 max_irr = find_last_bit(
4397 (unsigned long *)vmx->nested.pi_desc->pir, 256);
4398
4399 if (max_irr == 256)
4400 return 0;
4401
4402 vapic_page = kmap(vmx->nested.virtual_apic_page);
4403 if (!vapic_page) {
4404 WARN_ON(1);
4405 return -ENOMEM;
4406 }
4407 __kvm_apic_update_irr(vmx->nested.pi_desc->pir, vapic_page);
4408 kunmap(vmx->nested.virtual_apic_page);
4409
4410 status = vmcs_read16(GUEST_INTR_STATUS);
4411 if ((u8)max_irr > ((u8)status & 0xff)) {
4412 status &= ~0xff;
4413 status |= (u8)max_irr;
4414 vmcs_write16(GUEST_INTR_STATUS, status);
4415 }
4416 }
4417 return 0;
4418}
4419
Radim Krčmář21bc8dc2015-02-16 15:36:33 +01004420static inline bool kvm_vcpu_trigger_posted_interrupt(struct kvm_vcpu *vcpu)
4421{
4422#ifdef CONFIG_SMP
4423 if (vcpu->mode == IN_GUEST_MODE) {
4424 apic->send_IPI_mask(get_cpu_mask(vcpu->cpu),
4425 POSTED_INTR_VECTOR);
4426 return true;
4427 }
4428#endif
4429 return false;
4430}
4431
Wincy Van705699a2015-02-03 23:58:17 +08004432static int vmx_deliver_nested_posted_interrupt(struct kvm_vcpu *vcpu,
4433 int vector)
4434{
4435 struct vcpu_vmx *vmx = to_vmx(vcpu);
4436
4437 if (is_guest_mode(vcpu) &&
4438 vector == vmx->nested.posted_intr_nv) {
4439 /* the PIR and ON have been set by L1. */
Radim Krčmář21bc8dc2015-02-16 15:36:33 +01004440 kvm_vcpu_trigger_posted_interrupt(vcpu);
Wincy Van705699a2015-02-03 23:58:17 +08004441 /*
4442 * If a posted intr is not recognized by hardware,
4443 * we will accomplish it in the next vmentry.
4444 */
4445 vmx->nested.pi_pending = true;
4446 kvm_make_request(KVM_REQ_EVENT, vcpu);
4447 return 0;
4448 }
4449 return -1;
4450}
Avi Kivity6aa8b732006-12-10 02:21:36 -08004451/*
Yang Zhanga20ed542013-04-11 19:25:15 +08004452 * Send interrupt to vcpu via posted interrupt way.
4453 * 1. If target vcpu is running(non-root mode), send posted interrupt
4454 * notification to vcpu and hardware will sync PIR to vIRR atomically.
4455 * 2. If target vcpu isn't running(root mode), kick it to pick up the
4456 * interrupt from PIR in next vmentry.
4457 */
4458static void vmx_deliver_posted_interrupt(struct kvm_vcpu *vcpu, int vector)
4459{
4460 struct vcpu_vmx *vmx = to_vmx(vcpu);
4461 int r;
4462
Wincy Van705699a2015-02-03 23:58:17 +08004463 r = vmx_deliver_nested_posted_interrupt(vcpu, vector);
4464 if (!r)
4465 return;
4466
Yang Zhanga20ed542013-04-11 19:25:15 +08004467 if (pi_test_and_set_pir(vector, &vmx->pi_desc))
4468 return;
4469
4470 r = pi_test_and_set_on(&vmx->pi_desc);
4471 kvm_make_request(KVM_REQ_EVENT, vcpu);
Radim Krčmář21bc8dc2015-02-16 15:36:33 +01004472 if (r || !kvm_vcpu_trigger_posted_interrupt(vcpu))
Yang Zhanga20ed542013-04-11 19:25:15 +08004473 kvm_vcpu_kick(vcpu);
4474}
4475
4476static void vmx_sync_pir_to_irr(struct kvm_vcpu *vcpu)
4477{
4478 struct vcpu_vmx *vmx = to_vmx(vcpu);
4479
4480 if (!pi_test_and_clear_on(&vmx->pi_desc))
4481 return;
4482
4483 kvm_apic_update_irr(vcpu, vmx->pi_desc.pir);
4484}
4485
4486static void vmx_sync_pir_to_irr_dummy(struct kvm_vcpu *vcpu)
4487{
4488 return;
4489}
4490
Avi Kivity6aa8b732006-12-10 02:21:36 -08004491/*
Nadav Har'Ela3a8ff82011-05-25 23:09:01 +03004492 * Set up the vmcs's constant host-state fields, i.e., host-state fields that
4493 * will not change in the lifetime of the guest.
4494 * Note that host-state that does change is set elsewhere. E.g., host-state
4495 * that is set differently for each CPU is set in vmx_vcpu_load(), not here.
4496 */
Yang Zhanga547c6d2013-04-11 19:25:10 +08004497static void vmx_set_constant_host_state(struct vcpu_vmx *vmx)
Nadav Har'Ela3a8ff82011-05-25 23:09:01 +03004498{
4499 u32 low32, high32;
4500 unsigned long tmpl;
4501 struct desc_ptr dt;
Andy Lutomirskid974baa2014-10-08 09:02:13 -07004502 unsigned long cr4;
Nadav Har'Ela3a8ff82011-05-25 23:09:01 +03004503
Suresh Siddhab1a74bf2012-09-20 11:01:49 -07004504 vmcs_writel(HOST_CR0, read_cr0() & ~X86_CR0_TS); /* 22.2.3 */
Nadav Har'Ela3a8ff82011-05-25 23:09:01 +03004505 vmcs_writel(HOST_CR3, read_cr3()); /* 22.2.3 FIXME: shadow tables */
4506
Andy Lutomirskid974baa2014-10-08 09:02:13 -07004507 /* Save the most likely value for this task's CR4 in the VMCS. */
Andy Lutomirski1e02ce42014-10-24 15:58:08 -07004508 cr4 = cr4_read_shadow();
Andy Lutomirskid974baa2014-10-08 09:02:13 -07004509 vmcs_writel(HOST_CR4, cr4); /* 22.2.3, 22.2.5 */
4510 vmx->host_state.vmcs_host_cr4 = cr4;
4511
Nadav Har'Ela3a8ff82011-05-25 23:09:01 +03004512 vmcs_write16(HOST_CS_SELECTOR, __KERNEL_CS); /* 22.2.4 */
Avi Kivityb2da15a2012-05-13 19:53:24 +03004513#ifdef CONFIG_X86_64
4514 /*
4515 * Load null selectors, so we can avoid reloading them in
4516 * __vmx_load_host_state(), in case userspace uses the null selectors
4517 * too (the expected case).
4518 */
4519 vmcs_write16(HOST_DS_SELECTOR, 0);
4520 vmcs_write16(HOST_ES_SELECTOR, 0);
4521#else
Nadav Har'Ela3a8ff82011-05-25 23:09:01 +03004522 vmcs_write16(HOST_DS_SELECTOR, __KERNEL_DS); /* 22.2.4 */
4523 vmcs_write16(HOST_ES_SELECTOR, __KERNEL_DS); /* 22.2.4 */
Avi Kivityb2da15a2012-05-13 19:53:24 +03004524#endif
Nadav Har'Ela3a8ff82011-05-25 23:09:01 +03004525 vmcs_write16(HOST_SS_SELECTOR, __KERNEL_DS); /* 22.2.4 */
4526 vmcs_write16(HOST_TR_SELECTOR, GDT_ENTRY_TSS*8); /* 22.2.4 */
4527
4528 native_store_idt(&dt);
4529 vmcs_writel(HOST_IDTR_BASE, dt.address); /* 22.2.4 */
Yang Zhanga547c6d2013-04-11 19:25:10 +08004530 vmx->host_idt_base = dt.address;
Nadav Har'Ela3a8ff82011-05-25 23:09:01 +03004531
Avi Kivity83287ea422012-09-16 15:10:57 +03004532 vmcs_writel(HOST_RIP, vmx_return); /* 22.2.5 */
Nadav Har'Ela3a8ff82011-05-25 23:09:01 +03004533
4534 rdmsr(MSR_IA32_SYSENTER_CS, low32, high32);
4535 vmcs_write32(HOST_IA32_SYSENTER_CS, low32);
4536 rdmsrl(MSR_IA32_SYSENTER_EIP, tmpl);
4537 vmcs_writel(HOST_IA32_SYSENTER_EIP, tmpl); /* 22.2.3 */
4538
4539 if (vmcs_config.vmexit_ctrl & VM_EXIT_LOAD_IA32_PAT) {
4540 rdmsr(MSR_IA32_CR_PAT, low32, high32);
4541 vmcs_write64(HOST_IA32_PAT, low32 | ((u64) high32 << 32));
4542 }
4543}
4544
Nadav Har'Elbf8179a2011-05-25 23:09:31 +03004545static void set_cr4_guest_host_mask(struct vcpu_vmx *vmx)
4546{
4547 vmx->vcpu.arch.cr4_guest_owned_bits = KVM_CR4_GUEST_OWNED_BITS;
4548 if (enable_ept)
4549 vmx->vcpu.arch.cr4_guest_owned_bits |= X86_CR4_PGE;
Nadav Har'Elfe3ef052011-05-25 23:10:02 +03004550 if (is_guest_mode(&vmx->vcpu))
4551 vmx->vcpu.arch.cr4_guest_owned_bits &=
4552 ~get_vmcs12(&vmx->vcpu)->cr4_guest_host_mask;
Nadav Har'Elbf8179a2011-05-25 23:09:31 +03004553 vmcs_writel(CR4_GUEST_HOST_MASK, ~vmx->vcpu.arch.cr4_guest_owned_bits);
4554}
4555
Yang Zhang01e439b2013-04-11 19:25:12 +08004556static u32 vmx_pin_based_exec_ctrl(struct vcpu_vmx *vmx)
4557{
4558 u32 pin_based_exec_ctrl = vmcs_config.pin_based_exec_ctrl;
4559
Paolo Bonzini35754c92015-07-29 12:05:37 +02004560 if (!vmx_cpu_uses_apicv(&vmx->vcpu))
Yang Zhang01e439b2013-04-11 19:25:12 +08004561 pin_based_exec_ctrl &= ~PIN_BASED_POSTED_INTR;
4562 return pin_based_exec_ctrl;
4563}
4564
Nadav Har'Elbf8179a2011-05-25 23:09:31 +03004565static u32 vmx_exec_control(struct vcpu_vmx *vmx)
4566{
4567 u32 exec_control = vmcs_config.cpu_based_exec_ctrl;
Paolo Bonzinid16c2932014-02-21 10:36:37 +01004568
4569 if (vmx->vcpu.arch.switch_db_regs & KVM_DEBUGREG_WONT_EXIT)
4570 exec_control &= ~CPU_BASED_MOV_DR_EXITING;
4571
Paolo Bonzini35754c92015-07-29 12:05:37 +02004572 if (!cpu_need_tpr_shadow(&vmx->vcpu)) {
Nadav Har'Elbf8179a2011-05-25 23:09:31 +03004573 exec_control &= ~CPU_BASED_TPR_SHADOW;
4574#ifdef CONFIG_X86_64
4575 exec_control |= CPU_BASED_CR8_STORE_EXITING |
4576 CPU_BASED_CR8_LOAD_EXITING;
4577#endif
4578 }
4579 if (!enable_ept)
4580 exec_control |= CPU_BASED_CR3_STORE_EXITING |
4581 CPU_BASED_CR3_LOAD_EXITING |
4582 CPU_BASED_INVLPG_EXITING;
4583 return exec_control;
4584}
4585
4586static u32 vmx_secondary_exec_control(struct vcpu_vmx *vmx)
4587{
4588 u32 exec_control = vmcs_config.cpu_based_2nd_exec_ctrl;
Paolo Bonzini35754c92015-07-29 12:05:37 +02004589 if (!cpu_need_virtualize_apic_accesses(&vmx->vcpu))
Nadav Har'Elbf8179a2011-05-25 23:09:31 +03004590 exec_control &= ~SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES;
4591 if (vmx->vpid == 0)
4592 exec_control &= ~SECONDARY_EXEC_ENABLE_VPID;
4593 if (!enable_ept) {
4594 exec_control &= ~SECONDARY_EXEC_ENABLE_EPT;
4595 enable_unrestricted_guest = 0;
Mao, Junjiead756a12012-07-02 01:18:48 +00004596 /* Enable INVPCID for non-ept guests may cause performance regression. */
4597 exec_control &= ~SECONDARY_EXEC_ENABLE_INVPCID;
Nadav Har'Elbf8179a2011-05-25 23:09:31 +03004598 }
4599 if (!enable_unrestricted_guest)
4600 exec_control &= ~SECONDARY_EXEC_UNRESTRICTED_GUEST;
4601 if (!ple_gap)
4602 exec_control &= ~SECONDARY_EXEC_PAUSE_LOOP_EXITING;
Paolo Bonzini35754c92015-07-29 12:05:37 +02004603 if (!vmx_cpu_uses_apicv(&vmx->vcpu))
Yang Zhangc7c9c562013-01-25 10:18:51 +08004604 exec_control &= ~(SECONDARY_EXEC_APIC_REGISTER_VIRT |
4605 SECONDARY_EXEC_VIRTUAL_INTR_DELIVERY);
Yang Zhang8d146952013-01-25 10:18:50 +08004606 exec_control &= ~SECONDARY_EXEC_VIRTUALIZE_X2APIC_MODE;
Abel Gordonabc4fc52013-04-18 14:35:25 +03004607 /* SECONDARY_EXEC_SHADOW_VMCS is enabled when L1 executes VMPTRLD
4608 (handle_vmptrld).
4609 We can NOT enable shadow_vmcs here because we don't have yet
4610 a current VMCS12
4611 */
4612 exec_control &= ~SECONDARY_EXEC_SHADOW_VMCS;
Kai Huang843e4332015-01-28 10:54:28 +08004613 /* PML is enabled/disabled in creating/destorying vcpu */
4614 exec_control &= ~SECONDARY_EXEC_ENABLE_PML;
4615
Xiao Guangrong8b3e34e2015-09-09 14:05:51 +08004616 /* Currently, we allow L1 guest to directly run pcommit instruction. */
4617 exec_control &= ~SECONDARY_EXEC_PCOMMIT;
4618
Nadav Har'Elbf8179a2011-05-25 23:09:31 +03004619 return exec_control;
4620}
4621
Xiao Guangrongce88dec2011-07-12 03:33:44 +08004622static void ept_set_mmio_spte_mask(void)
4623{
4624 /*
4625 * EPT Misconfigurations can be generated if the value of bits 2:0
4626 * of an EPT paging-structure entry is 110b (write/execute).
Xiao Guangrong885032b2013-06-07 16:51:23 +08004627 * Also, magic bits (0x3ull << 62) is set to quickly identify mmio
Xiao Guangrongce88dec2011-07-12 03:33:44 +08004628 * spte.
4629 */
Xiao Guangrong885032b2013-06-07 16:51:23 +08004630 kvm_mmu_set_mmio_spte_mask((0x3ull << 62) | 0x6ull);
Xiao Guangrongce88dec2011-07-12 03:33:44 +08004631}
4632
Wanpeng Lif53cd632014-12-02 19:14:58 +08004633#define VMX_XSS_EXIT_BITMAP 0
Nadav Har'Ela3a8ff82011-05-25 23:09:01 +03004634/*
Avi Kivity6aa8b732006-12-10 02:21:36 -08004635 * Sets up the vmcs for emulated real mode.
4636 */
Rusty Russell8b9cf982007-07-30 16:31:43 +10004637static int vmx_vcpu_setup(struct vcpu_vmx *vmx)
Avi Kivity6aa8b732006-12-10 02:21:36 -08004638{
Jan Kiszka2e4ce7f2011-06-01 12:57:30 +02004639#ifdef CONFIG_X86_64
Avi Kivity6aa8b732006-12-10 02:21:36 -08004640 unsigned long a;
Jan Kiszka2e4ce7f2011-06-01 12:57:30 +02004641#endif
Avi Kivity6aa8b732006-12-10 02:21:36 -08004642 int i;
Avi Kivity6aa8b732006-12-10 02:21:36 -08004643
Avi Kivity6aa8b732006-12-10 02:21:36 -08004644 /* I/O */
Avi Kivity3e7c73e2009-02-24 21:46:19 +02004645 vmcs_write64(IO_BITMAP_A, __pa(vmx_io_bitmap_a));
4646 vmcs_write64(IO_BITMAP_B, __pa(vmx_io_bitmap_b));
Avi Kivity6aa8b732006-12-10 02:21:36 -08004647
Abel Gordon4607c2d2013-04-18 14:35:55 +03004648 if (enable_shadow_vmcs) {
4649 vmcs_write64(VMREAD_BITMAP, __pa(vmx_vmread_bitmap));
4650 vmcs_write64(VMWRITE_BITMAP, __pa(vmx_vmwrite_bitmap));
4651 }
Sheng Yang25c5f222008-03-28 13:18:56 +08004652 if (cpu_has_vmx_msr_bitmap())
Avi Kivity58972972009-02-24 22:26:47 +02004653 vmcs_write64(MSR_BITMAP, __pa(vmx_msr_bitmap_legacy));
Sheng Yang25c5f222008-03-28 13:18:56 +08004654
Avi Kivity6aa8b732006-12-10 02:21:36 -08004655 vmcs_write64(VMCS_LINK_POINTER, -1ull); /* 22.3.1.5 */
4656
Avi Kivity6aa8b732006-12-10 02:21:36 -08004657 /* Control */
Yang Zhang01e439b2013-04-11 19:25:12 +08004658 vmcs_write32(PIN_BASED_VM_EXEC_CONTROL, vmx_pin_based_exec_ctrl(vmx));
Yang, Sheng6e5d8652007-09-12 18:03:11 +08004659
Nadav Har'Elbf8179a2011-05-25 23:09:31 +03004660 vmcs_write32(CPU_BASED_VM_EXEC_CONTROL, vmx_exec_control(vmx));
Avi Kivity6aa8b732006-12-10 02:21:36 -08004661
Xiao Guangrong8b3e34e2015-09-09 14:05:51 +08004662 if (cpu_has_secondary_exec_ctrls())
Nadav Har'Elbf8179a2011-05-25 23:09:31 +03004663 vmcs_write32(SECONDARY_VM_EXEC_CONTROL,
4664 vmx_secondary_exec_control(vmx));
Sheng Yangf78e0e22007-10-29 09:40:42 +08004665
Paolo Bonzini35754c92015-07-29 12:05:37 +02004666 if (vmx_cpu_uses_apicv(&vmx->vcpu)) {
Yang Zhangc7c9c562013-01-25 10:18:51 +08004667 vmcs_write64(EOI_EXIT_BITMAP0, 0);
4668 vmcs_write64(EOI_EXIT_BITMAP1, 0);
4669 vmcs_write64(EOI_EXIT_BITMAP2, 0);
4670 vmcs_write64(EOI_EXIT_BITMAP3, 0);
4671
4672 vmcs_write16(GUEST_INTR_STATUS, 0);
Yang Zhang01e439b2013-04-11 19:25:12 +08004673
4674 vmcs_write64(POSTED_INTR_NV, POSTED_INTR_VECTOR);
4675 vmcs_write64(POSTED_INTR_DESC_ADDR, __pa((&vmx->pi_desc)));
Yang Zhangc7c9c562013-01-25 10:18:51 +08004676 }
4677
Zhai, Edwin4b8d54f2009-10-09 18:03:20 +08004678 if (ple_gap) {
4679 vmcs_write32(PLE_GAP, ple_gap);
Radim Krčmářa7653ec2014-08-21 18:08:07 +02004680 vmx->ple_window = ple_window;
4681 vmx->ple_window_dirty = true;
Zhai, Edwin4b8d54f2009-10-09 18:03:20 +08004682 }
4683
Xiao Guangrongc3707952011-07-12 03:28:04 +08004684 vmcs_write32(PAGE_FAULT_ERROR_CODE_MASK, 0);
4685 vmcs_write32(PAGE_FAULT_ERROR_CODE_MATCH, 0);
Avi Kivity6aa8b732006-12-10 02:21:36 -08004686 vmcs_write32(CR3_TARGET_COUNT, 0); /* 22.2.1 */
4687
Avi Kivity9581d442010-10-19 16:46:55 +02004688 vmcs_write16(HOST_FS_SELECTOR, 0); /* 22.2.4 */
4689 vmcs_write16(HOST_GS_SELECTOR, 0); /* 22.2.4 */
Yang Zhanga547c6d2013-04-11 19:25:10 +08004690 vmx_set_constant_host_state(vmx);
Avi Kivity05b3e0c2006-12-13 00:33:45 -08004691#ifdef CONFIG_X86_64
Avi Kivity6aa8b732006-12-10 02:21:36 -08004692 rdmsrl(MSR_FS_BASE, a);
4693 vmcs_writel(HOST_FS_BASE, a); /* 22.2.4 */
4694 rdmsrl(MSR_GS_BASE, a);
4695 vmcs_writel(HOST_GS_BASE, a); /* 22.2.4 */
4696#else
4697 vmcs_writel(HOST_FS_BASE, 0); /* 22.2.4 */
4698 vmcs_writel(HOST_GS_BASE, 0); /* 22.2.4 */
4699#endif
4700
Eddie Dong2cc51562007-05-21 07:28:09 +03004701 vmcs_write32(VM_EXIT_MSR_STORE_COUNT, 0);
4702 vmcs_write32(VM_EXIT_MSR_LOAD_COUNT, 0);
Avi Kivity61d2ef22010-04-28 16:40:38 +03004703 vmcs_write64(VM_EXIT_MSR_LOAD_ADDR, __pa(vmx->msr_autoload.host));
Eddie Dong2cc51562007-05-21 07:28:09 +03004704 vmcs_write32(VM_ENTRY_MSR_LOAD_COUNT, 0);
Avi Kivity61d2ef22010-04-28 16:40:38 +03004705 vmcs_write64(VM_ENTRY_MSR_LOAD_ADDR, __pa(vmx->msr_autoload.guest));
Avi Kivity6aa8b732006-12-10 02:21:36 -08004706
Radim Krčmář74545702015-04-27 15:11:25 +02004707 if (vmcs_config.vmentry_ctrl & VM_ENTRY_LOAD_IA32_PAT)
4708 vmcs_write64(GUEST_IA32_PAT, vmx->vcpu.arch.pat);
Sheng Yang468d4722008-10-09 16:01:55 +08004709
Paolo Bonzini03916db2014-07-24 14:21:57 +02004710 for (i = 0; i < ARRAY_SIZE(vmx_msr_index); ++i) {
Avi Kivity6aa8b732006-12-10 02:21:36 -08004711 u32 index = vmx_msr_index[i];
4712 u32 data_low, data_high;
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -04004713 int j = vmx->nmsrs;
Avi Kivity6aa8b732006-12-10 02:21:36 -08004714
4715 if (rdmsr_safe(index, &data_low, &data_high) < 0)
4716 continue;
Avi Kivity432bd6c2007-01-31 23:48:13 -08004717 if (wrmsr_safe(index, data_low, data_high) < 0)
4718 continue;
Avi Kivity26bb0982009-09-07 11:14:12 +03004719 vmx->guest_msrs[j].index = i;
4720 vmx->guest_msrs[j].data = 0;
Avi Kivityd5696722009-12-02 12:28:47 +02004721 vmx->guest_msrs[j].mask = -1ull;
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -04004722 ++vmx->nmsrs;
Avi Kivity6aa8b732006-12-10 02:21:36 -08004723 }
Avi Kivity6aa8b732006-12-10 02:21:36 -08004724
Gleb Natapov2961e8762013-11-25 15:37:13 +02004725
4726 vm_exit_controls_init(vmx, vmcs_config.vmexit_ctrl);
Avi Kivity6aa8b732006-12-10 02:21:36 -08004727
4728 /* 22.2.1, 20.8.1 */
Gleb Natapov2961e8762013-11-25 15:37:13 +02004729 vm_entry_controls_init(vmx, vmcs_config.vmentry_ctrl);
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03004730
Avi Kivitye00c8cf2007-10-21 11:00:39 +02004731 vmcs_writel(CR0_GUEST_HOST_MASK, ~0UL);
Nadav Har'Elbf8179a2011-05-25 23:09:31 +03004732 set_cr4_guest_host_mask(vmx);
Avi Kivitye00c8cf2007-10-21 11:00:39 +02004733
Wanpeng Lif53cd632014-12-02 19:14:58 +08004734 if (vmx_xsaves_supported())
4735 vmcs_write64(XSS_EXIT_BITMAP, VMX_XSS_EXIT_BITMAP);
4736
Avi Kivitye00c8cf2007-10-21 11:00:39 +02004737 return 0;
4738}
4739
Nadav Amitd28bc9d2015-04-13 14:34:08 +03004740static void vmx_vcpu_reset(struct kvm_vcpu *vcpu, bool init_event)
Avi Kivitye00c8cf2007-10-21 11:00:39 +02004741{
4742 struct vcpu_vmx *vmx = to_vmx(vcpu);
Jan Kiszka58cb6282014-01-24 16:48:44 +01004743 struct msr_data apic_base_msr;
Nadav Amitd28bc9d2015-04-13 14:34:08 +03004744 u64 cr0;
Avi Kivitye00c8cf2007-10-21 11:00:39 +02004745
Avi Kivity7ffd92c2009-06-09 14:10:45 +03004746 vmx->rmode.vm86_active = 0;
Avi Kivitye00c8cf2007-10-21 11:00:39 +02004747
Jan Kiszka3b86cd92008-09-26 09:30:57 +02004748 vmx->soft_vnmi_blocked = 0;
4749
Zhang Xiantaoad312c72007-12-13 23:50:52 +08004750 vmx->vcpu.arch.regs[VCPU_REGS_RDX] = get_rdx_init_val();
Nadav Amitd28bc9d2015-04-13 14:34:08 +03004751 kvm_set_cr8(vcpu, 0);
4752
4753 if (!init_event) {
4754 apic_base_msr.data = APIC_DEFAULT_PHYS_BASE |
4755 MSR_IA32_APICBASE_ENABLE;
4756 if (kvm_vcpu_is_reset_bsp(vcpu))
4757 apic_base_msr.data |= MSR_IA32_APICBASE_BSP;
4758 apic_base_msr.host_initiated = true;
4759 kvm_set_apic_base(vcpu, &apic_base_msr);
4760 }
Avi Kivitye00c8cf2007-10-21 11:00:39 +02004761
Avi Kivity2fb92db2011-04-27 19:42:18 +03004762 vmx_segment_cache_clear(vmx);
4763
Avi Kivity5706be02008-08-20 15:07:31 +03004764 seg_setup(VCPU_SREG_CS);
Jan Kiszka66450a22013-03-13 12:42:34 +01004765 vmcs_write16(GUEST_CS_SELECTOR, 0xf000);
Paolo Bonzini04b66832013-03-19 16:30:26 +01004766 vmcs_write32(GUEST_CS_BASE, 0xffff0000);
Avi Kivitye00c8cf2007-10-21 11:00:39 +02004767
4768 seg_setup(VCPU_SREG_DS);
4769 seg_setup(VCPU_SREG_ES);
4770 seg_setup(VCPU_SREG_FS);
4771 seg_setup(VCPU_SREG_GS);
4772 seg_setup(VCPU_SREG_SS);
4773
4774 vmcs_write16(GUEST_TR_SELECTOR, 0);
4775 vmcs_writel(GUEST_TR_BASE, 0);
4776 vmcs_write32(GUEST_TR_LIMIT, 0xffff);
4777 vmcs_write32(GUEST_TR_AR_BYTES, 0x008b);
4778
4779 vmcs_write16(GUEST_LDTR_SELECTOR, 0);
4780 vmcs_writel(GUEST_LDTR_BASE, 0);
4781 vmcs_write32(GUEST_LDTR_LIMIT, 0xffff);
4782 vmcs_write32(GUEST_LDTR_AR_BYTES, 0x00082);
4783
Nadav Amitd28bc9d2015-04-13 14:34:08 +03004784 if (!init_event) {
4785 vmcs_write32(GUEST_SYSENTER_CS, 0);
4786 vmcs_writel(GUEST_SYSENTER_ESP, 0);
4787 vmcs_writel(GUEST_SYSENTER_EIP, 0);
4788 vmcs_write64(GUEST_IA32_DEBUGCTL, 0);
4789 }
Avi Kivitye00c8cf2007-10-21 11:00:39 +02004790
4791 vmcs_writel(GUEST_RFLAGS, 0x02);
Jan Kiszka66450a22013-03-13 12:42:34 +01004792 kvm_rip_write(vcpu, 0xfff0);
Avi Kivitye00c8cf2007-10-21 11:00:39 +02004793
Avi Kivitye00c8cf2007-10-21 11:00:39 +02004794 vmcs_writel(GUEST_GDTR_BASE, 0);
4795 vmcs_write32(GUEST_GDTR_LIMIT, 0xffff);
4796
4797 vmcs_writel(GUEST_IDTR_BASE, 0);
4798 vmcs_write32(GUEST_IDTR_LIMIT, 0xffff);
4799
Anthony Liguori443381a2010-12-06 10:53:38 -06004800 vmcs_write32(GUEST_ACTIVITY_STATE, GUEST_ACTIVITY_ACTIVE);
Avi Kivitye00c8cf2007-10-21 11:00:39 +02004801 vmcs_write32(GUEST_INTERRUPTIBILITY_INFO, 0);
4802 vmcs_write32(GUEST_PENDING_DBG_EXCEPTIONS, 0);
4803
Avi Kivitye00c8cf2007-10-21 11:00:39 +02004804 setup_msrs(vmx);
4805
Avi Kivity6aa8b732006-12-10 02:21:36 -08004806 vmcs_write32(VM_ENTRY_INTR_INFO_FIELD, 0); /* 22.2.1 */
4807
Nadav Amitd28bc9d2015-04-13 14:34:08 +03004808 if (cpu_has_vmx_tpr_shadow() && !init_event) {
Sheng Yangf78e0e22007-10-29 09:40:42 +08004809 vmcs_write64(VIRTUAL_APIC_PAGE_ADDR, 0);
Paolo Bonzini35754c92015-07-29 12:05:37 +02004810 if (cpu_need_tpr_shadow(vcpu))
Sheng Yangf78e0e22007-10-29 09:40:42 +08004811 vmcs_write64(VIRTUAL_APIC_PAGE_ADDR,
Nadav Amitd28bc9d2015-04-13 14:34:08 +03004812 __pa(vcpu->arch.apic->regs));
Sheng Yangf78e0e22007-10-29 09:40:42 +08004813 vmcs_write32(TPR_THRESHOLD, 0);
4814 }
4815
Paolo Bonzinia73896c2014-11-02 07:54:30 +01004816 kvm_make_request(KVM_REQ_APIC_PAGE_RELOAD, vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08004817
Paolo Bonzini35754c92015-07-29 12:05:37 +02004818 if (vmx_cpu_uses_apicv(vcpu))
Yang Zhang01e439b2013-04-11 19:25:12 +08004819 memset(&vmx->pi_desc, 0, sizeof(struct pi_desc));
4820
Sheng Yang2384d2b2008-01-17 15:14:33 +08004821 if (vmx->vpid != 0)
4822 vmcs_write16(VIRTUAL_PROCESSOR_ID, vmx->vpid);
4823
Nadav Amitd28bc9d2015-04-13 14:34:08 +03004824 cr0 = X86_CR0_NW | X86_CR0_CD | X86_CR0_ET;
4825 vmx_set_cr0(vcpu, cr0); /* enter rmode */
4826 vmx->vcpu.arch.cr0 = cr0;
4827 vmx_set_cr4(vcpu, 0);
4828 if (!init_event)
4829 vmx_set_efer(vcpu, 0);
4830 vmx_fpu_activate(vcpu);
4831 update_exception_bitmap(vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08004832
Gui Jianfengb9d762f2010-06-07 10:32:29 +08004833 vpid_sync_context(vmx);
Avi Kivity6aa8b732006-12-10 02:21:36 -08004834}
4835
Nadav Har'Elb6f12502011-05-25 23:13:06 +03004836/*
4837 * In nested virtualization, check if L1 asked to exit on external interrupts.
4838 * For most existing hypervisors, this will always return true.
4839 */
4840static bool nested_exit_on_intr(struct kvm_vcpu *vcpu)
4841{
4842 return get_vmcs12(vcpu)->pin_based_vm_exec_control &
4843 PIN_BASED_EXT_INTR_MASK;
4844}
4845
Bandan Das77b0f5d2014-04-19 18:17:45 -04004846/*
4847 * In nested virtualization, check if L1 has set
4848 * VM_EXIT_ACK_INTR_ON_EXIT
4849 */
4850static bool nested_exit_intr_ack_set(struct kvm_vcpu *vcpu)
4851{
4852 return get_vmcs12(vcpu)->vm_exit_controls &
4853 VM_EXIT_ACK_INTR_ON_EXIT;
4854}
4855
Jan Kiszkaea8ceb82013-04-14 21:04:26 +02004856static bool nested_exit_on_nmi(struct kvm_vcpu *vcpu)
4857{
4858 return get_vmcs12(vcpu)->pin_based_vm_exec_control &
4859 PIN_BASED_NMI_EXITING;
4860}
4861
Jan Kiszkac9a79532014-03-07 20:03:15 +01004862static void enable_irq_window(struct kvm_vcpu *vcpu)
Jan Kiszka3b86cd92008-09-26 09:30:57 +02004863{
4864 u32 cpu_based_vm_exec_control;
Jan Kiszka730dca42013-04-28 10:50:52 +02004865
Jan Kiszka3b86cd92008-09-26 09:30:57 +02004866 cpu_based_vm_exec_control = vmcs_read32(CPU_BASED_VM_EXEC_CONTROL);
4867 cpu_based_vm_exec_control |= CPU_BASED_VIRTUAL_INTR_PENDING;
4868 vmcs_write32(CPU_BASED_VM_EXEC_CONTROL, cpu_based_vm_exec_control);
4869}
4870
Jan Kiszkac9a79532014-03-07 20:03:15 +01004871static void enable_nmi_window(struct kvm_vcpu *vcpu)
Jan Kiszka3b86cd92008-09-26 09:30:57 +02004872{
4873 u32 cpu_based_vm_exec_control;
4874
Jan Kiszkac9a79532014-03-07 20:03:15 +01004875 if (!cpu_has_virtual_nmis() ||
4876 vmcs_read32(GUEST_INTERRUPTIBILITY_INFO) & GUEST_INTR_STATE_STI) {
4877 enable_irq_window(vcpu);
4878 return;
4879 }
Jan Kiszka03b28f82013-04-29 16:46:42 +02004880
Jan Kiszka3b86cd92008-09-26 09:30:57 +02004881 cpu_based_vm_exec_control = vmcs_read32(CPU_BASED_VM_EXEC_CONTROL);
4882 cpu_based_vm_exec_control |= CPU_BASED_VIRTUAL_NMI_PENDING;
4883 vmcs_write32(CPU_BASED_VM_EXEC_CONTROL, cpu_based_vm_exec_control);
4884}
4885
Gleb Natapov66fd3f72009-05-11 13:35:50 +03004886static void vmx_inject_irq(struct kvm_vcpu *vcpu)
Eddie Dong85f455f2007-07-06 12:20:49 +03004887{
Avi Kivity9c8cba32007-11-22 11:42:59 +02004888 struct vcpu_vmx *vmx = to_vmx(vcpu);
Gleb Natapov66fd3f72009-05-11 13:35:50 +03004889 uint32_t intr;
4890 int irq = vcpu->arch.interrupt.nr;
Avi Kivity9c8cba32007-11-22 11:42:59 +02004891
Marcelo Tosatti229456f2009-06-17 09:22:14 -03004892 trace_kvm_inj_virq(irq);
Feng (Eric) Liu2714d1d2008-04-10 15:31:10 -04004893
Avi Kivityfa89a812008-09-01 15:57:51 +03004894 ++vcpu->stat.irq_injections;
Avi Kivity7ffd92c2009-06-09 14:10:45 +03004895 if (vmx->rmode.vm86_active) {
Serge E. Hallyn71f98332011-04-13 09:12:54 -05004896 int inc_eip = 0;
4897 if (vcpu->arch.interrupt.soft)
4898 inc_eip = vcpu->arch.event_exit_inst_len;
4899 if (kvm_inject_realmode_interrupt(vcpu, irq, inc_eip) != EMULATE_DONE)
Mohammed Gamala92601b2010-09-19 14:34:07 +02004900 kvm_make_request(KVM_REQ_TRIPLE_FAULT, vcpu);
Eddie Dong85f455f2007-07-06 12:20:49 +03004901 return;
4902 }
Gleb Natapov66fd3f72009-05-11 13:35:50 +03004903 intr = irq | INTR_INFO_VALID_MASK;
4904 if (vcpu->arch.interrupt.soft) {
4905 intr |= INTR_TYPE_SOFT_INTR;
4906 vmcs_write32(VM_ENTRY_INSTRUCTION_LEN,
4907 vmx->vcpu.arch.event_exit_inst_len);
4908 } else
4909 intr |= INTR_TYPE_EXT_INTR;
4910 vmcs_write32(VM_ENTRY_INTR_INFO_FIELD, intr);
Eddie Dong85f455f2007-07-06 12:20:49 +03004911}
4912
Sheng Yangf08864b2008-05-15 18:23:25 +08004913static void vmx_inject_nmi(struct kvm_vcpu *vcpu)
4914{
Jan Kiszka66a5a342008-09-26 09:30:51 +02004915 struct vcpu_vmx *vmx = to_vmx(vcpu);
4916
Nadav Har'El0b6ac342011-05-25 23:13:36 +03004917 if (is_guest_mode(vcpu))
4918 return;
4919
Jan Kiszka3b86cd92008-09-26 09:30:57 +02004920 if (!cpu_has_virtual_nmis()) {
4921 /*
4922 * Tracking the NMI-blocked state in software is built upon
4923 * finding the next open IRQ window. This, in turn, depends on
4924 * well-behaving guests: They have to keep IRQs disabled at
4925 * least as long as the NMI handler runs. Otherwise we may
4926 * cause NMI nesting, maybe breaking the guest. But as this is
4927 * highly unlikely, we can live with the residual risk.
4928 */
4929 vmx->soft_vnmi_blocked = 1;
4930 vmx->vnmi_blocked_time = 0;
4931 }
4932
Jan Kiszka487b3912008-09-26 09:30:56 +02004933 ++vcpu->stat.nmi_injections;
Avi Kivity9d58b932011-03-07 16:52:07 +02004934 vmx->nmi_known_unmasked = false;
Avi Kivity7ffd92c2009-06-09 14:10:45 +03004935 if (vmx->rmode.vm86_active) {
Serge E. Hallyn71f98332011-04-13 09:12:54 -05004936 if (kvm_inject_realmode_interrupt(vcpu, NMI_VECTOR, 0) != EMULATE_DONE)
Mohammed Gamala92601b2010-09-19 14:34:07 +02004937 kvm_make_request(KVM_REQ_TRIPLE_FAULT, vcpu);
Jan Kiszka66a5a342008-09-26 09:30:51 +02004938 return;
4939 }
Sheng Yangf08864b2008-05-15 18:23:25 +08004940 vmcs_write32(VM_ENTRY_INTR_INFO_FIELD,
4941 INTR_TYPE_NMI_INTR | INTR_INFO_VALID_MASK | NMI_VECTOR);
Sheng Yangf08864b2008-05-15 18:23:25 +08004942}
4943
Jan Kiszka3cfc3092009-11-12 01:04:25 +01004944static bool vmx_get_nmi_mask(struct kvm_vcpu *vcpu)
4945{
4946 if (!cpu_has_virtual_nmis())
4947 return to_vmx(vcpu)->soft_vnmi_blocked;
Avi Kivity9d58b932011-03-07 16:52:07 +02004948 if (to_vmx(vcpu)->nmi_known_unmasked)
4949 return false;
Avi Kivityc332c832010-05-04 12:24:12 +03004950 return vmcs_read32(GUEST_INTERRUPTIBILITY_INFO) & GUEST_INTR_STATE_NMI;
Jan Kiszka3cfc3092009-11-12 01:04:25 +01004951}
4952
4953static void vmx_set_nmi_mask(struct kvm_vcpu *vcpu, bool masked)
4954{
4955 struct vcpu_vmx *vmx = to_vmx(vcpu);
4956
4957 if (!cpu_has_virtual_nmis()) {
4958 if (vmx->soft_vnmi_blocked != masked) {
4959 vmx->soft_vnmi_blocked = masked;
4960 vmx->vnmi_blocked_time = 0;
4961 }
4962 } else {
Avi Kivity9d58b932011-03-07 16:52:07 +02004963 vmx->nmi_known_unmasked = !masked;
Jan Kiszka3cfc3092009-11-12 01:04:25 +01004964 if (masked)
4965 vmcs_set_bits(GUEST_INTERRUPTIBILITY_INFO,
4966 GUEST_INTR_STATE_NMI);
4967 else
4968 vmcs_clear_bits(GUEST_INTERRUPTIBILITY_INFO,
4969 GUEST_INTR_STATE_NMI);
4970 }
4971}
4972
Jan Kiszka2505dc92013-04-14 12:12:47 +02004973static int vmx_nmi_allowed(struct kvm_vcpu *vcpu)
4974{
Jan Kiszkab6b8a142014-03-07 20:03:12 +01004975 if (to_vmx(vcpu)->nested.nested_run_pending)
4976 return 0;
Jan Kiszkaea8ceb82013-04-14 21:04:26 +02004977
Jan Kiszka2505dc92013-04-14 12:12:47 +02004978 if (!cpu_has_virtual_nmis() && to_vmx(vcpu)->soft_vnmi_blocked)
4979 return 0;
4980
4981 return !(vmcs_read32(GUEST_INTERRUPTIBILITY_INFO) &
4982 (GUEST_INTR_STATE_MOV_SS | GUEST_INTR_STATE_STI
4983 | GUEST_INTR_STATE_NMI));
4984}
4985
Gleb Natapov78646122009-03-23 12:12:11 +02004986static int vmx_interrupt_allowed(struct kvm_vcpu *vcpu)
4987{
Jan Kiszkab6b8a142014-03-07 20:03:12 +01004988 return (!to_vmx(vcpu)->nested.nested_run_pending &&
4989 vmcs_readl(GUEST_RFLAGS) & X86_EFLAGS_IF) &&
Gleb Natapovc4282df2009-04-21 17:45:07 +03004990 !(vmcs_read32(GUEST_INTERRUPTIBILITY_INFO) &
4991 (GUEST_INTR_STATE_STI | GUEST_INTR_STATE_MOV_SS));
Gleb Natapov78646122009-03-23 12:12:11 +02004992}
4993
Izik Eiduscbc94022007-10-25 00:29:55 +02004994static int vmx_set_tss_addr(struct kvm *kvm, unsigned int addr)
4995{
4996 int ret;
4997 struct kvm_userspace_memory_region tss_mem = {
Sheng Yang6fe63972008-10-16 17:30:58 +08004998 .slot = TSS_PRIVATE_MEMSLOT,
Izik Eiduscbc94022007-10-25 00:29:55 +02004999 .guest_phys_addr = addr,
5000 .memory_size = PAGE_SIZE * 3,
5001 .flags = 0,
5002 };
5003
Paolo Bonzini9da0e4d2015-05-18 13:33:16 +02005004 ret = x86_set_memory_region(kvm, &tss_mem);
Izik Eiduscbc94022007-10-25 00:29:55 +02005005 if (ret)
5006 return ret;
Zhang Xiantaobfc6d222007-12-14 10:20:16 +08005007 kvm->arch.tss_addr = addr;
Paolo Bonzini1f755a82014-09-16 13:37:40 +02005008 return init_rmode_tss(kvm);
Izik Eiduscbc94022007-10-25 00:29:55 +02005009}
5010
Gleb Natapov0ca1b4f2012-12-20 16:57:47 +02005011static bool rmode_exception(struct kvm_vcpu *vcpu, int vec)
Avi Kivity6aa8b732006-12-10 02:21:36 -08005012{
Jan Kiszka77ab6db2008-07-14 12:28:51 +02005013 switch (vec) {
Jan Kiszka77ab6db2008-07-14 12:28:51 +02005014 case BP_VECTOR:
Jan Kiszkac573cd22010-02-23 17:47:53 +01005015 /*
5016 * Update instruction length as we may reinject the exception
5017 * from user space while in guest debugging mode.
5018 */
5019 to_vmx(vcpu)->vcpu.arch.event_exit_inst_len =
5020 vmcs_read32(VM_EXIT_INSTRUCTION_LEN);
Jan Kiszkad0bfb942008-12-15 13:52:10 +01005021 if (vcpu->guest_debug & KVM_GUESTDBG_USE_SW_BP)
Gleb Natapov0ca1b4f2012-12-20 16:57:47 +02005022 return false;
5023 /* fall through */
5024 case DB_VECTOR:
5025 if (vcpu->guest_debug &
5026 (KVM_GUESTDBG_SINGLESTEP | KVM_GUESTDBG_USE_HW_BP))
5027 return false;
Jan Kiszkad0bfb942008-12-15 13:52:10 +01005028 /* fall through */
5029 case DE_VECTOR:
Jan Kiszka77ab6db2008-07-14 12:28:51 +02005030 case OF_VECTOR:
5031 case BR_VECTOR:
5032 case UD_VECTOR:
5033 case DF_VECTOR:
5034 case SS_VECTOR:
5035 case GP_VECTOR:
5036 case MF_VECTOR:
Gleb Natapov0ca1b4f2012-12-20 16:57:47 +02005037 return true;
5038 break;
Jan Kiszka77ab6db2008-07-14 12:28:51 +02005039 }
Gleb Natapov0ca1b4f2012-12-20 16:57:47 +02005040 return false;
5041}
5042
5043static int handle_rmode_exception(struct kvm_vcpu *vcpu,
5044 int vec, u32 err_code)
5045{
5046 /*
5047 * Instruction with address size override prefix opcode 0x67
5048 * Cause the #SS fault with 0 error code in VM86 mode.
5049 */
5050 if (((vec == GP_VECTOR) || (vec == SS_VECTOR)) && err_code == 0) {
5051 if (emulate_instruction(vcpu, 0) == EMULATE_DONE) {
5052 if (vcpu->arch.halt_request) {
5053 vcpu->arch.halt_request = 0;
Joel Schopp5cb56052015-03-02 13:43:31 -06005054 return kvm_vcpu_halt(vcpu);
Gleb Natapov0ca1b4f2012-12-20 16:57:47 +02005055 }
5056 return 1;
5057 }
5058 return 0;
5059 }
5060
5061 /*
5062 * Forward all other exceptions that are valid in real mode.
5063 * FIXME: Breaks guest debugging in real mode, needs to be fixed with
5064 * the required debugging infrastructure rework.
5065 */
5066 kvm_queue_exception(vcpu, vec);
5067 return 1;
Avi Kivity6aa8b732006-12-10 02:21:36 -08005068}
5069
Andi Kleena0861c02009-06-08 17:37:09 +08005070/*
5071 * Trigger machine check on the host. We assume all the MSRs are already set up
5072 * by the CPU and that we still run on the same CPU as the MCE occurred on.
5073 * We pass a fake environment to the machine check handler because we want
5074 * the guest to be always treated like user space, no matter what context
5075 * it used internally.
5076 */
5077static void kvm_machine_check(void)
5078{
5079#if defined(CONFIG_X86_MCE) && defined(CONFIG_X86_64)
5080 struct pt_regs regs = {
5081 .cs = 3, /* Fake ring 3 no matter what the guest ran on */
5082 .flags = X86_EFLAGS_IF,
5083 };
5084
5085 do_machine_check(&regs, 0);
5086#endif
5087}
5088
Avi Kivity851ba692009-08-24 11:10:17 +03005089static int handle_machine_check(struct kvm_vcpu *vcpu)
Andi Kleena0861c02009-06-08 17:37:09 +08005090{
5091 /* already handled by vcpu_run */
5092 return 1;
5093}
5094
Avi Kivity851ba692009-08-24 11:10:17 +03005095static int handle_exception(struct kvm_vcpu *vcpu)
Avi Kivity6aa8b732006-12-10 02:21:36 -08005096{
Avi Kivity1155f762007-11-22 11:30:47 +02005097 struct vcpu_vmx *vmx = to_vmx(vcpu);
Avi Kivity851ba692009-08-24 11:10:17 +03005098 struct kvm_run *kvm_run = vcpu->run;
Jan Kiszkad0bfb942008-12-15 13:52:10 +01005099 u32 intr_info, ex_no, error_code;
Jan Kiszka42dbaa52008-12-15 13:52:10 +01005100 unsigned long cr2, rip, dr6;
Avi Kivity6aa8b732006-12-10 02:21:36 -08005101 u32 vect_info;
5102 enum emulation_result er;
5103
Avi Kivity1155f762007-11-22 11:30:47 +02005104 vect_info = vmx->idt_vectoring_info;
Avi Kivity88786472011-03-07 17:39:45 +02005105 intr_info = vmx->exit_intr_info;
Avi Kivity6aa8b732006-12-10 02:21:36 -08005106
Andi Kleena0861c02009-06-08 17:37:09 +08005107 if (is_machine_check(intr_info))
Avi Kivity851ba692009-08-24 11:10:17 +03005108 return handle_machine_check(vcpu);
Andi Kleena0861c02009-06-08 17:37:09 +08005109
Jan Kiszkae4a41882008-09-26 09:30:46 +02005110 if ((intr_info & INTR_INFO_INTR_TYPE_MASK) == INTR_TYPE_NMI_INTR)
Avi Kivity1b6269d2007-10-09 12:12:19 +02005111 return 1; /* already handled by vmx_vcpu_run() */
Anthony Liguori2ab455c2007-04-27 09:29:49 +03005112
5113 if (is_no_device(intr_info)) {
Avi Kivity5fd86fc2007-05-02 20:40:00 +03005114 vmx_fpu_activate(vcpu);
Anthony Liguori2ab455c2007-04-27 09:29:49 +03005115 return 1;
5116 }
5117
Anthony Liguori7aa81cc2007-09-17 14:57:50 -05005118 if (is_invalid_opcode(intr_info)) {
Jan Kiszkaae1f5762015-03-09 20:56:43 +01005119 if (is_guest_mode(vcpu)) {
5120 kvm_queue_exception(vcpu, UD_VECTOR);
5121 return 1;
5122 }
Andre Przywara51d8b662010-12-21 11:12:02 +01005123 er = emulate_instruction(vcpu, EMULTYPE_TRAP_UD);
Anthony Liguori7aa81cc2007-09-17 14:57:50 -05005124 if (er != EMULATE_DONE)
Avi Kivity7ee5d9402007-11-25 15:22:50 +02005125 kvm_queue_exception(vcpu, UD_VECTOR);
Anthony Liguori7aa81cc2007-09-17 14:57:50 -05005126 return 1;
5127 }
5128
Avi Kivity6aa8b732006-12-10 02:21:36 -08005129 error_code = 0;
Ryan Harper2e113842008-02-11 10:26:38 -06005130 if (intr_info & INTR_INFO_DELIVER_CODE_MASK)
Avi Kivity6aa8b732006-12-10 02:21:36 -08005131 error_code = vmcs_read32(VM_EXIT_INTR_ERROR_CODE);
Xiao Guangrongbf4ca232012-10-17 13:48:06 +08005132
5133 /*
5134 * The #PF with PFEC.RSVD = 1 indicates the guest is accessing
5135 * MMIO, it is better to report an internal error.
5136 * See the comments in vmx_handle_exit.
5137 */
5138 if ((vect_info & VECTORING_INFO_VALID_MASK) &&
5139 !(is_page_fault(intr_info) && !(error_code & PFERR_RSVD_MASK))) {
5140 vcpu->run->exit_reason = KVM_EXIT_INTERNAL_ERROR;
5141 vcpu->run->internal.suberror = KVM_INTERNAL_ERROR_SIMUL_EX;
Radim Krčmář80f0e952015-04-02 21:11:05 +02005142 vcpu->run->internal.ndata = 3;
Xiao Guangrongbf4ca232012-10-17 13:48:06 +08005143 vcpu->run->internal.data[0] = vect_info;
5144 vcpu->run->internal.data[1] = intr_info;
Radim Krčmář80f0e952015-04-02 21:11:05 +02005145 vcpu->run->internal.data[2] = error_code;
Xiao Guangrongbf4ca232012-10-17 13:48:06 +08005146 return 0;
5147 }
5148
Avi Kivity6aa8b732006-12-10 02:21:36 -08005149 if (is_page_fault(intr_info)) {
Sheng Yang14394422008-04-28 12:24:45 +08005150 /* EPT won't cause page fault directly */
Julia Lawallcf3ace72011-08-02 12:34:57 +02005151 BUG_ON(enable_ept);
Avi Kivity6aa8b732006-12-10 02:21:36 -08005152 cr2 = vmcs_readl(EXIT_QUALIFICATION);
Marcelo Tosatti229456f2009-06-17 09:22:14 -03005153 trace_kvm_page_fault(cr2, error_code);
5154
Gleb Natapov3298b752009-05-11 13:35:46 +03005155 if (kvm_event_needs_reinjection(vcpu))
Avi Kivity577bdc42008-07-19 08:57:05 +03005156 kvm_mmu_unprotect_page_virt(vcpu, cr2);
Andre Przywaradc25e892010-12-21 11:12:07 +01005157 return kvm_mmu_page_fault(vcpu, cr2, error_code, NULL, 0);
Avi Kivity6aa8b732006-12-10 02:21:36 -08005158 }
5159
Jan Kiszkad0bfb942008-12-15 13:52:10 +01005160 ex_no = intr_info & INTR_INFO_VECTOR_MASK;
Gleb Natapov0ca1b4f2012-12-20 16:57:47 +02005161
5162 if (vmx->rmode.vm86_active && rmode_exception(vcpu, ex_no))
5163 return handle_rmode_exception(vcpu, ex_no, error_code);
5164
Jan Kiszka42dbaa52008-12-15 13:52:10 +01005165 switch (ex_no) {
5166 case DB_VECTOR:
5167 dr6 = vmcs_readl(EXIT_QUALIFICATION);
5168 if (!(vcpu->guest_debug &
5169 (KVM_GUESTDBG_SINGLESTEP | KVM_GUESTDBG_USE_HW_BP))) {
Jan Kiszka8246bf52014-01-04 18:47:17 +01005170 vcpu->arch.dr6 &= ~15;
Nadav Amit6f43ed02014-07-15 17:37:46 +03005171 vcpu->arch.dr6 |= dr6 | DR6_RTM;
Huw Daviesfd2a4452014-04-16 10:02:51 +01005172 if (!(dr6 & ~DR6_RESERVED)) /* icebp */
5173 skip_emulated_instruction(vcpu);
5174
Jan Kiszka42dbaa52008-12-15 13:52:10 +01005175 kvm_queue_exception(vcpu, DB_VECTOR);
5176 return 1;
5177 }
5178 kvm_run->debug.arch.dr6 = dr6 | DR6_FIXED_1;
5179 kvm_run->debug.arch.dr7 = vmcs_readl(GUEST_DR7);
5180 /* fall through */
5181 case BP_VECTOR:
Jan Kiszkac573cd22010-02-23 17:47:53 +01005182 /*
5183 * Update instruction length as we may reinject #BP from
5184 * user space while in guest debugging mode. Reading it for
5185 * #DB as well causes no harm, it is not used in that case.
5186 */
5187 vmx->vcpu.arch.event_exit_inst_len =
5188 vmcs_read32(VM_EXIT_INSTRUCTION_LEN);
Avi Kivity6aa8b732006-12-10 02:21:36 -08005189 kvm_run->exit_reason = KVM_EXIT_DEBUG;
Avi Kivity0a434bb2011-04-28 15:59:33 +03005190 rip = kvm_rip_read(vcpu);
Jan Kiszkad0bfb942008-12-15 13:52:10 +01005191 kvm_run->debug.arch.pc = vmcs_readl(GUEST_CS_BASE) + rip;
5192 kvm_run->debug.arch.exception = ex_no;
Jan Kiszka42dbaa52008-12-15 13:52:10 +01005193 break;
5194 default:
Jan Kiszkad0bfb942008-12-15 13:52:10 +01005195 kvm_run->exit_reason = KVM_EXIT_EXCEPTION;
5196 kvm_run->ex.exception = ex_no;
5197 kvm_run->ex.error_code = error_code;
Jan Kiszka42dbaa52008-12-15 13:52:10 +01005198 break;
Avi Kivity6aa8b732006-12-10 02:21:36 -08005199 }
Avi Kivity6aa8b732006-12-10 02:21:36 -08005200 return 0;
5201}
5202
Avi Kivity851ba692009-08-24 11:10:17 +03005203static int handle_external_interrupt(struct kvm_vcpu *vcpu)
Avi Kivity6aa8b732006-12-10 02:21:36 -08005204{
Avi Kivity1165f5f2007-04-19 17:27:43 +03005205 ++vcpu->stat.irq_exits;
Avi Kivity6aa8b732006-12-10 02:21:36 -08005206 return 1;
5207}
5208
Avi Kivity851ba692009-08-24 11:10:17 +03005209static int handle_triple_fault(struct kvm_vcpu *vcpu)
Avi Kivity988ad742007-02-12 00:54:36 -08005210{
Avi Kivity851ba692009-08-24 11:10:17 +03005211 vcpu->run->exit_reason = KVM_EXIT_SHUTDOWN;
Avi Kivity988ad742007-02-12 00:54:36 -08005212 return 0;
5213}
Avi Kivity6aa8b732006-12-10 02:21:36 -08005214
Avi Kivity851ba692009-08-24 11:10:17 +03005215static int handle_io(struct kvm_vcpu *vcpu)
Avi Kivity6aa8b732006-12-10 02:21:36 -08005216{
He, Qingbfdaab02007-09-12 14:18:28 +08005217 unsigned long exit_qualification;
Jan Kiszka34c33d12009-02-08 13:28:15 +01005218 int size, in, string;
Avi Kivity039576c2007-03-20 12:46:50 +02005219 unsigned port;
Avi Kivity6aa8b732006-12-10 02:21:36 -08005220
He, Qingbfdaab02007-09-12 14:18:28 +08005221 exit_qualification = vmcs_readl(EXIT_QUALIFICATION);
Avi Kivity039576c2007-03-20 12:46:50 +02005222 string = (exit_qualification & 16) != 0;
Laurent Viviere70669a2007-08-05 10:36:40 +03005223 in = (exit_qualification & 8) != 0;
Laurent Viviere70669a2007-08-05 10:36:40 +03005224
Gleb Natapovcf8f70b2010-03-18 15:20:23 +02005225 ++vcpu->stat.io_exits;
5226
5227 if (string || in)
Andre Przywara51d8b662010-12-21 11:12:02 +01005228 return emulate_instruction(vcpu, 0) == EMULATE_DONE;
Gleb Natapovcf8f70b2010-03-18 15:20:23 +02005229
5230 port = exit_qualification >> 16;
5231 size = (exit_qualification & 7) + 1;
Guillaume Thouvenine93f36b2008-10-28 10:51:30 +01005232 skip_emulated_instruction(vcpu);
Gleb Natapovcf8f70b2010-03-18 15:20:23 +02005233
5234 return kvm_fast_pio_out(vcpu, size, port);
Avi Kivity6aa8b732006-12-10 02:21:36 -08005235}
5236
Ingo Molnar102d8322007-02-19 14:37:47 +02005237static void
5238vmx_patch_hypercall(struct kvm_vcpu *vcpu, unsigned char *hypercall)
5239{
5240 /*
5241 * Patch in the VMCALL instruction:
5242 */
5243 hypercall[0] = 0x0f;
5244 hypercall[1] = 0x01;
5245 hypercall[2] = 0xc1;
Ingo Molnar102d8322007-02-19 14:37:47 +02005246}
5247
Wincy Vanb9c237b2015-02-03 23:56:30 +08005248static bool nested_cr0_valid(struct kvm_vcpu *vcpu, unsigned long val)
Jan Kiszka92fbc7b2013-08-08 16:26:33 +02005249{
5250 unsigned long always_on = VMXON_CR0_ALWAYSON;
Wincy Vanb9c237b2015-02-03 23:56:30 +08005251 struct vmcs12 *vmcs12 = get_vmcs12(vcpu);
Jan Kiszka92fbc7b2013-08-08 16:26:33 +02005252
Wincy Vanb9c237b2015-02-03 23:56:30 +08005253 if (to_vmx(vcpu)->nested.nested_vmx_secondary_ctls_high &
Jan Kiszka92fbc7b2013-08-08 16:26:33 +02005254 SECONDARY_EXEC_UNRESTRICTED_GUEST &&
5255 nested_cpu_has2(vmcs12, SECONDARY_EXEC_UNRESTRICTED_GUEST))
5256 always_on &= ~(X86_CR0_PE | X86_CR0_PG);
5257 return (val & always_on) == always_on;
5258}
5259
Guo Chao0fa06072012-06-28 15:16:19 +08005260/* called to set cr0 as appropriate for a mov-to-cr0 exit. */
Nadav Har'Eleeadf9e2011-05-25 23:14:38 +03005261static int handle_set_cr0(struct kvm_vcpu *vcpu, unsigned long val)
5262{
Nadav Har'Eleeadf9e2011-05-25 23:14:38 +03005263 if (is_guest_mode(vcpu)) {
Jan Kiszka1a0d74e2013-03-07 14:08:07 +01005264 struct vmcs12 *vmcs12 = get_vmcs12(vcpu);
5265 unsigned long orig_val = val;
5266
Nadav Har'Eleeadf9e2011-05-25 23:14:38 +03005267 /*
5268 * We get here when L2 changed cr0 in a way that did not change
5269 * any of L1's shadowed bits (see nested_vmx_exit_handled_cr),
Jan Kiszka1a0d74e2013-03-07 14:08:07 +01005270 * but did change L0 shadowed bits. So we first calculate the
5271 * effective cr0 value that L1 would like to write into the
5272 * hardware. It consists of the L2-owned bits from the new
5273 * value combined with the L1-owned bits from L1's guest_cr0.
Nadav Har'Eleeadf9e2011-05-25 23:14:38 +03005274 */
Jan Kiszka1a0d74e2013-03-07 14:08:07 +01005275 val = (val & ~vmcs12->cr0_guest_host_mask) |
5276 (vmcs12->guest_cr0 & vmcs12->cr0_guest_host_mask);
5277
Wincy Vanb9c237b2015-02-03 23:56:30 +08005278 if (!nested_cr0_valid(vcpu, val))
Nadav Har'Eleeadf9e2011-05-25 23:14:38 +03005279 return 1;
Jan Kiszka1a0d74e2013-03-07 14:08:07 +01005280
5281 if (kvm_set_cr0(vcpu, val))
5282 return 1;
5283 vmcs_writel(CR0_READ_SHADOW, orig_val);
Nadav Har'Eleeadf9e2011-05-25 23:14:38 +03005284 return 0;
Jan Kiszka1a0d74e2013-03-07 14:08:07 +01005285 } else {
5286 if (to_vmx(vcpu)->nested.vmxon &&
5287 ((val & VMXON_CR0_ALWAYSON) != VMXON_CR0_ALWAYSON))
5288 return 1;
Nadav Har'Eleeadf9e2011-05-25 23:14:38 +03005289 return kvm_set_cr0(vcpu, val);
Jan Kiszka1a0d74e2013-03-07 14:08:07 +01005290 }
Nadav Har'Eleeadf9e2011-05-25 23:14:38 +03005291}
5292
5293static int handle_set_cr4(struct kvm_vcpu *vcpu, unsigned long val)
5294{
5295 if (is_guest_mode(vcpu)) {
Jan Kiszka1a0d74e2013-03-07 14:08:07 +01005296 struct vmcs12 *vmcs12 = get_vmcs12(vcpu);
5297 unsigned long orig_val = val;
5298
5299 /* analogously to handle_set_cr0 */
5300 val = (val & ~vmcs12->cr4_guest_host_mask) |
5301 (vmcs12->guest_cr4 & vmcs12->cr4_guest_host_mask);
5302 if (kvm_set_cr4(vcpu, val))
Nadav Har'Eleeadf9e2011-05-25 23:14:38 +03005303 return 1;
Jan Kiszka1a0d74e2013-03-07 14:08:07 +01005304 vmcs_writel(CR4_READ_SHADOW, orig_val);
Nadav Har'Eleeadf9e2011-05-25 23:14:38 +03005305 return 0;
5306 } else
5307 return kvm_set_cr4(vcpu, val);
5308}
5309
5310/* called to set cr0 as approriate for clts instruction exit. */
5311static void handle_clts(struct kvm_vcpu *vcpu)
5312{
5313 if (is_guest_mode(vcpu)) {
5314 /*
5315 * We get here when L2 did CLTS, and L1 didn't shadow CR0.TS
5316 * but we did (!fpu_active). We need to keep GUEST_CR0.TS on,
5317 * just pretend it's off (also in arch.cr0 for fpu_activate).
5318 */
5319 vmcs_writel(CR0_READ_SHADOW,
5320 vmcs_readl(CR0_READ_SHADOW) & ~X86_CR0_TS);
5321 vcpu->arch.cr0 &= ~X86_CR0_TS;
5322 } else
5323 vmx_set_cr0(vcpu, kvm_read_cr0_bits(vcpu, ~X86_CR0_TS));
5324}
5325
Avi Kivity851ba692009-08-24 11:10:17 +03005326static int handle_cr(struct kvm_vcpu *vcpu)
Avi Kivity6aa8b732006-12-10 02:21:36 -08005327{
Marcelo Tosatti229456f2009-06-17 09:22:14 -03005328 unsigned long exit_qualification, val;
Avi Kivity6aa8b732006-12-10 02:21:36 -08005329 int cr;
5330 int reg;
Avi Kivity49a9b072010-06-10 17:02:14 +03005331 int err;
Avi Kivity6aa8b732006-12-10 02:21:36 -08005332
He, Qingbfdaab02007-09-12 14:18:28 +08005333 exit_qualification = vmcs_readl(EXIT_QUALIFICATION);
Avi Kivity6aa8b732006-12-10 02:21:36 -08005334 cr = exit_qualification & 15;
5335 reg = (exit_qualification >> 8) & 15;
5336 switch ((exit_qualification >> 4) & 3) {
5337 case 0: /* mov to cr */
Nadav Amit1e32c072014-06-18 17:19:25 +03005338 val = kvm_register_readl(vcpu, reg);
Marcelo Tosatti229456f2009-06-17 09:22:14 -03005339 trace_kvm_cr_write(cr, val);
Avi Kivity6aa8b732006-12-10 02:21:36 -08005340 switch (cr) {
5341 case 0:
Nadav Har'Eleeadf9e2011-05-25 23:14:38 +03005342 err = handle_set_cr0(vcpu, val);
Andre Przywaradb8fcef2010-12-21 11:12:01 +01005343 kvm_complete_insn_gp(vcpu, err);
Avi Kivity6aa8b732006-12-10 02:21:36 -08005344 return 1;
5345 case 3:
Avi Kivity23902182010-06-10 17:02:16 +03005346 err = kvm_set_cr3(vcpu, val);
Andre Przywaradb8fcef2010-12-21 11:12:01 +01005347 kvm_complete_insn_gp(vcpu, err);
Avi Kivity6aa8b732006-12-10 02:21:36 -08005348 return 1;
5349 case 4:
Nadav Har'Eleeadf9e2011-05-25 23:14:38 +03005350 err = handle_set_cr4(vcpu, val);
Andre Przywaradb8fcef2010-12-21 11:12:01 +01005351 kvm_complete_insn_gp(vcpu, err);
Avi Kivity6aa8b732006-12-10 02:21:36 -08005352 return 1;
Gleb Natapov0a5fff192009-04-21 17:45:06 +03005353 case 8: {
5354 u8 cr8_prev = kvm_get_cr8(vcpu);
Nadav Amit1e32c072014-06-18 17:19:25 +03005355 u8 cr8 = (u8)val;
Andre Przywaraeea1cff2010-12-21 11:12:00 +01005356 err = kvm_set_cr8(vcpu, cr8);
Andre Przywaradb8fcef2010-12-21 11:12:01 +01005357 kvm_complete_insn_gp(vcpu, err);
Paolo Bonzini35754c92015-07-29 12:05:37 +02005358 if (lapic_in_kernel(vcpu))
Gleb Natapov0a5fff192009-04-21 17:45:06 +03005359 return 1;
5360 if (cr8_prev <= cr8)
5361 return 1;
Avi Kivity851ba692009-08-24 11:10:17 +03005362 vcpu->run->exit_reason = KVM_EXIT_SET_TPR;
Gleb Natapov0a5fff192009-04-21 17:45:06 +03005363 return 0;
5364 }
Peter Senna Tschudin4b8073e2012-09-18 18:36:14 +02005365 }
Avi Kivity6aa8b732006-12-10 02:21:36 -08005366 break;
Anthony Liguori25c4c272007-04-27 09:29:21 +03005367 case 2: /* clts */
Nadav Har'Eleeadf9e2011-05-25 23:14:38 +03005368 handle_clts(vcpu);
Avi Kivity4d4ec082009-12-29 18:07:30 +02005369 trace_kvm_cr_write(0, kvm_read_cr0(vcpu));
Anthony Liguori25c4c272007-04-27 09:29:21 +03005370 skip_emulated_instruction(vcpu);
Avi Kivity6b52d182010-01-21 15:31:47 +02005371 vmx_fpu_activate(vcpu);
Anthony Liguori25c4c272007-04-27 09:29:21 +03005372 return 1;
Avi Kivity6aa8b732006-12-10 02:21:36 -08005373 case 1: /*mov from cr*/
5374 switch (cr) {
5375 case 3:
Avi Kivity9f8fe502010-12-05 17:30:00 +02005376 val = kvm_read_cr3(vcpu);
5377 kvm_register_write(vcpu, reg, val);
5378 trace_kvm_cr_read(cr, val);
Avi Kivity6aa8b732006-12-10 02:21:36 -08005379 skip_emulated_instruction(vcpu);
5380 return 1;
5381 case 8:
Marcelo Tosatti229456f2009-06-17 09:22:14 -03005382 val = kvm_get_cr8(vcpu);
5383 kvm_register_write(vcpu, reg, val);
5384 trace_kvm_cr_read(cr, val);
Avi Kivity6aa8b732006-12-10 02:21:36 -08005385 skip_emulated_instruction(vcpu);
5386 return 1;
5387 }
5388 break;
5389 case 3: /* lmsw */
Avi Kivitya1f83a72009-12-29 17:33:58 +02005390 val = (exit_qualification >> LMSW_SOURCE_DATA_SHIFT) & 0x0f;
Avi Kivity4d4ec082009-12-29 18:07:30 +02005391 trace_kvm_cr_write(0, (kvm_read_cr0(vcpu) & ~0xful) | val);
Avi Kivitya1f83a72009-12-29 17:33:58 +02005392 kvm_lmsw(vcpu, val);
Avi Kivity6aa8b732006-12-10 02:21:36 -08005393
5394 skip_emulated_instruction(vcpu);
5395 return 1;
5396 default:
5397 break;
5398 }
Avi Kivity851ba692009-08-24 11:10:17 +03005399 vcpu->run->exit_reason = 0;
Christoffer Dalla737f252012-06-03 21:17:48 +03005400 vcpu_unimpl(vcpu, "unhandled control register: op %d cr %d\n",
Avi Kivity6aa8b732006-12-10 02:21:36 -08005401 (int)(exit_qualification >> 4) & 3, cr);
5402 return 0;
5403}
5404
Avi Kivity851ba692009-08-24 11:10:17 +03005405static int handle_dr(struct kvm_vcpu *vcpu)
Avi Kivity6aa8b732006-12-10 02:21:36 -08005406{
He, Qingbfdaab02007-09-12 14:18:28 +08005407 unsigned long exit_qualification;
Nadav Amit16f8a6f2014-10-03 01:10:05 +03005408 int dr, dr7, reg;
5409
5410 exit_qualification = vmcs_readl(EXIT_QUALIFICATION);
5411 dr = exit_qualification & DEBUG_REG_ACCESS_NUM;
5412
5413 /* First, if DR does not exist, trigger UD */
5414 if (!kvm_require_dr(vcpu, dr))
5415 return 1;
Avi Kivity6aa8b732006-12-10 02:21:36 -08005416
Jan Kiszkaf2483412010-01-20 18:20:20 +01005417 /* Do not handle if the CPL > 0, will trigger GP on re-entry */
Avi Kivity0a79b002009-09-01 12:03:25 +03005418 if (!kvm_require_cpl(vcpu, 0))
5419 return 1;
Nadav Amit16f8a6f2014-10-03 01:10:05 +03005420 dr7 = vmcs_readl(GUEST_DR7);
5421 if (dr7 & DR7_GD) {
Jan Kiszka42dbaa52008-12-15 13:52:10 +01005422 /*
5423 * As the vm-exit takes precedence over the debug trap, we
5424 * need to emulate the latter, either for the host or the
5425 * guest debugging itself.
5426 */
5427 if (vcpu->guest_debug & KVM_GUESTDBG_USE_HW_BP) {
Avi Kivity851ba692009-08-24 11:10:17 +03005428 vcpu->run->debug.arch.dr6 = vcpu->arch.dr6;
Nadav Amit16f8a6f2014-10-03 01:10:05 +03005429 vcpu->run->debug.arch.dr7 = dr7;
Nadav Amit82b32772014-11-02 11:54:45 +02005430 vcpu->run->debug.arch.pc = kvm_get_linear_rip(vcpu);
Avi Kivity851ba692009-08-24 11:10:17 +03005431 vcpu->run->debug.arch.exception = DB_VECTOR;
5432 vcpu->run->exit_reason = KVM_EXIT_DEBUG;
Jan Kiszka42dbaa52008-12-15 13:52:10 +01005433 return 0;
5434 } else {
Nadav Amit7305eb52014-11-02 11:54:44 +02005435 vcpu->arch.dr6 &= ~15;
Nadav Amit6f43ed02014-07-15 17:37:46 +03005436 vcpu->arch.dr6 |= DR6_BD | DR6_RTM;
Jan Kiszka42dbaa52008-12-15 13:52:10 +01005437 kvm_queue_exception(vcpu, DB_VECTOR);
5438 return 1;
5439 }
5440 }
5441
Paolo Bonzini81908bf2014-02-21 10:32:27 +01005442 if (vcpu->guest_debug == 0) {
5443 u32 cpu_based_vm_exec_control;
5444
5445 cpu_based_vm_exec_control = vmcs_read32(CPU_BASED_VM_EXEC_CONTROL);
5446 cpu_based_vm_exec_control &= ~CPU_BASED_MOV_DR_EXITING;
5447 vmcs_write32(CPU_BASED_VM_EXEC_CONTROL, cpu_based_vm_exec_control);
5448
5449 /*
5450 * No more DR vmexits; force a reload of the debug registers
5451 * and reenter on this instruction. The next vmexit will
5452 * retrieve the full state of the debug registers.
5453 */
5454 vcpu->arch.switch_db_regs |= KVM_DEBUGREG_WONT_EXIT;
5455 return 1;
5456 }
5457
Jan Kiszka42dbaa52008-12-15 13:52:10 +01005458 reg = DEBUG_REG_ACCESS_REG(exit_qualification);
5459 if (exit_qualification & TYPE_MOV_FROM_DR) {
Gleb Natapov020df072010-04-13 10:05:23 +03005460 unsigned long val;
Jan Kiszka4c4d5632013-12-18 19:16:24 +01005461
5462 if (kvm_get_dr(vcpu, dr, &val))
5463 return 1;
5464 kvm_register_write(vcpu, reg, val);
Gleb Natapov020df072010-04-13 10:05:23 +03005465 } else
Nadav Amit57773922014-06-18 17:19:23 +03005466 if (kvm_set_dr(vcpu, dr, kvm_register_readl(vcpu, reg)))
Jan Kiszka4c4d5632013-12-18 19:16:24 +01005467 return 1;
5468
Avi Kivity6aa8b732006-12-10 02:21:36 -08005469 skip_emulated_instruction(vcpu);
5470 return 1;
5471}
5472
Jan Kiszka73aaf249e2014-01-04 18:47:16 +01005473static u64 vmx_get_dr6(struct kvm_vcpu *vcpu)
5474{
5475 return vcpu->arch.dr6;
5476}
5477
5478static void vmx_set_dr6(struct kvm_vcpu *vcpu, unsigned long val)
5479{
5480}
5481
Paolo Bonzini81908bf2014-02-21 10:32:27 +01005482static void vmx_sync_dirty_debug_regs(struct kvm_vcpu *vcpu)
5483{
5484 u32 cpu_based_vm_exec_control;
5485
5486 get_debugreg(vcpu->arch.db[0], 0);
5487 get_debugreg(vcpu->arch.db[1], 1);
5488 get_debugreg(vcpu->arch.db[2], 2);
5489 get_debugreg(vcpu->arch.db[3], 3);
5490 get_debugreg(vcpu->arch.dr6, 6);
5491 vcpu->arch.dr7 = vmcs_readl(GUEST_DR7);
5492
5493 vcpu->arch.switch_db_regs &= ~KVM_DEBUGREG_WONT_EXIT;
5494
5495 cpu_based_vm_exec_control = vmcs_read32(CPU_BASED_VM_EXEC_CONTROL);
5496 cpu_based_vm_exec_control |= CPU_BASED_MOV_DR_EXITING;
5497 vmcs_write32(CPU_BASED_VM_EXEC_CONTROL, cpu_based_vm_exec_control);
5498}
5499
Gleb Natapov020df072010-04-13 10:05:23 +03005500static void vmx_set_dr7(struct kvm_vcpu *vcpu, unsigned long val)
5501{
5502 vmcs_writel(GUEST_DR7, val);
5503}
5504
Avi Kivity851ba692009-08-24 11:10:17 +03005505static int handle_cpuid(struct kvm_vcpu *vcpu)
Avi Kivity6aa8b732006-12-10 02:21:36 -08005506{
Avi Kivity06465c52007-02-28 20:46:53 +02005507 kvm_emulate_cpuid(vcpu);
5508 return 1;
Avi Kivity6aa8b732006-12-10 02:21:36 -08005509}
5510
Avi Kivity851ba692009-08-24 11:10:17 +03005511static int handle_rdmsr(struct kvm_vcpu *vcpu)
Avi Kivity6aa8b732006-12-10 02:21:36 -08005512{
Zhang Xiantaoad312c72007-12-13 23:50:52 +08005513 u32 ecx = vcpu->arch.regs[VCPU_REGS_RCX];
Paolo Bonzini609e36d2015-04-08 15:30:38 +02005514 struct msr_data msr_info;
Avi Kivity6aa8b732006-12-10 02:21:36 -08005515
Paolo Bonzini609e36d2015-04-08 15:30:38 +02005516 msr_info.index = ecx;
5517 msr_info.host_initiated = false;
5518 if (vmx_get_msr(vcpu, &msr_info)) {
Avi Kivity59200272010-01-25 19:47:02 +02005519 trace_kvm_msr_read_ex(ecx);
Avi Kivityc1a5d4f2007-11-25 14:12:03 +02005520 kvm_inject_gp(vcpu, 0);
Avi Kivity6aa8b732006-12-10 02:21:36 -08005521 return 1;
5522 }
5523
Paolo Bonzini609e36d2015-04-08 15:30:38 +02005524 trace_kvm_msr_read(ecx, msr_info.data);
Feng (Eric) Liu2714d1d2008-04-10 15:31:10 -04005525
Avi Kivity6aa8b732006-12-10 02:21:36 -08005526 /* FIXME: handling of bits 32:63 of rax, rdx */
Paolo Bonzini609e36d2015-04-08 15:30:38 +02005527 vcpu->arch.regs[VCPU_REGS_RAX] = msr_info.data & -1u;
5528 vcpu->arch.regs[VCPU_REGS_RDX] = (msr_info.data >> 32) & -1u;
Avi Kivity6aa8b732006-12-10 02:21:36 -08005529 skip_emulated_instruction(vcpu);
5530 return 1;
5531}
5532
Avi Kivity851ba692009-08-24 11:10:17 +03005533static int handle_wrmsr(struct kvm_vcpu *vcpu)
Avi Kivity6aa8b732006-12-10 02:21:36 -08005534{
Will Auld8fe8ab42012-11-29 12:42:12 -08005535 struct msr_data msr;
Zhang Xiantaoad312c72007-12-13 23:50:52 +08005536 u32 ecx = vcpu->arch.regs[VCPU_REGS_RCX];
5537 u64 data = (vcpu->arch.regs[VCPU_REGS_RAX] & -1u)
5538 | ((u64)(vcpu->arch.regs[VCPU_REGS_RDX] & -1u) << 32);
Avi Kivity6aa8b732006-12-10 02:21:36 -08005539
Will Auld8fe8ab42012-11-29 12:42:12 -08005540 msr.data = data;
5541 msr.index = ecx;
5542 msr.host_initiated = false;
Nadav Amit854e8bb2014-09-16 03:24:05 +03005543 if (kvm_set_msr(vcpu, &msr) != 0) {
Avi Kivity59200272010-01-25 19:47:02 +02005544 trace_kvm_msr_write_ex(ecx, data);
Avi Kivityc1a5d4f2007-11-25 14:12:03 +02005545 kvm_inject_gp(vcpu, 0);
Avi Kivity6aa8b732006-12-10 02:21:36 -08005546 return 1;
5547 }
5548
Avi Kivity59200272010-01-25 19:47:02 +02005549 trace_kvm_msr_write(ecx, data);
Avi Kivity6aa8b732006-12-10 02:21:36 -08005550 skip_emulated_instruction(vcpu);
5551 return 1;
5552}
5553
Avi Kivity851ba692009-08-24 11:10:17 +03005554static int handle_tpr_below_threshold(struct kvm_vcpu *vcpu)
Yang, Sheng6e5d8652007-09-12 18:03:11 +08005555{
Avi Kivity3842d132010-07-27 12:30:24 +03005556 kvm_make_request(KVM_REQ_EVENT, vcpu);
Yang, Sheng6e5d8652007-09-12 18:03:11 +08005557 return 1;
5558}
5559
Avi Kivity851ba692009-08-24 11:10:17 +03005560static int handle_interrupt_window(struct kvm_vcpu *vcpu)
Avi Kivity6aa8b732006-12-10 02:21:36 -08005561{
Eddie Dong85f455f2007-07-06 12:20:49 +03005562 u32 cpu_based_vm_exec_control;
5563
5564 /* clear pending irq */
5565 cpu_based_vm_exec_control = vmcs_read32(CPU_BASED_VM_EXEC_CONTROL);
5566 cpu_based_vm_exec_control &= ~CPU_BASED_VIRTUAL_INTR_PENDING;
5567 vmcs_write32(CPU_BASED_VM_EXEC_CONTROL, cpu_based_vm_exec_control);
Feng (Eric) Liu2714d1d2008-04-10 15:31:10 -04005568
Avi Kivity3842d132010-07-27 12:30:24 +03005569 kvm_make_request(KVM_REQ_EVENT, vcpu);
5570
Jan Kiszkaa26bf122008-09-26 09:30:45 +02005571 ++vcpu->stat.irq_window_exits;
Avi Kivity6aa8b732006-12-10 02:21:36 -08005572 return 1;
5573}
5574
Avi Kivity851ba692009-08-24 11:10:17 +03005575static int handle_halt(struct kvm_vcpu *vcpu)
Avi Kivity6aa8b732006-12-10 02:21:36 -08005576{
Avi Kivityd3bef152007-06-05 15:53:05 +03005577 return kvm_emulate_halt(vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08005578}
5579
Avi Kivity851ba692009-08-24 11:10:17 +03005580static int handle_vmcall(struct kvm_vcpu *vcpu)
Ingo Molnarc21415e2007-02-19 14:37:47 +02005581{
Anthony Liguori7aa81cc2007-09-17 14:57:50 -05005582 kvm_emulate_hypercall(vcpu);
5583 return 1;
Ingo Molnarc21415e2007-02-19 14:37:47 +02005584}
5585
Gleb Natapovec25d5e2010-11-01 15:35:01 +02005586static int handle_invd(struct kvm_vcpu *vcpu)
5587{
Andre Przywara51d8b662010-12-21 11:12:02 +01005588 return emulate_instruction(vcpu, 0) == EMULATE_DONE;
Gleb Natapovec25d5e2010-11-01 15:35:01 +02005589}
5590
Avi Kivity851ba692009-08-24 11:10:17 +03005591static int handle_invlpg(struct kvm_vcpu *vcpu)
Marcelo Tosattia7052892008-09-23 13:18:35 -03005592{
Sheng Yangf9c617f2009-03-25 10:08:52 +08005593 unsigned long exit_qualification = vmcs_readl(EXIT_QUALIFICATION);
Marcelo Tosattia7052892008-09-23 13:18:35 -03005594
5595 kvm_mmu_invlpg(vcpu, exit_qualification);
5596 skip_emulated_instruction(vcpu);
5597 return 1;
5598}
5599
Avi Kivityfee84b02011-11-10 14:57:25 +02005600static int handle_rdpmc(struct kvm_vcpu *vcpu)
5601{
5602 int err;
5603
5604 err = kvm_rdpmc(vcpu);
5605 kvm_complete_insn_gp(vcpu, err);
5606
5607 return 1;
5608}
5609
Avi Kivity851ba692009-08-24 11:10:17 +03005610static int handle_wbinvd(struct kvm_vcpu *vcpu)
Eddie Donge5edaa02007-11-11 12:28:35 +02005611{
Sheng Yangf5f48ee2010-06-30 12:25:15 +08005612 kvm_emulate_wbinvd(vcpu);
Eddie Donge5edaa02007-11-11 12:28:35 +02005613 return 1;
5614}
5615
Dexuan Cui2acf9232010-06-10 11:27:12 +08005616static int handle_xsetbv(struct kvm_vcpu *vcpu)
5617{
5618 u64 new_bv = kvm_read_edx_eax(vcpu);
5619 u32 index = kvm_register_read(vcpu, VCPU_REGS_RCX);
5620
5621 if (kvm_set_xcr(vcpu, index, new_bv) == 0)
5622 skip_emulated_instruction(vcpu);
5623 return 1;
5624}
5625
Wanpeng Lif53cd632014-12-02 19:14:58 +08005626static int handle_xsaves(struct kvm_vcpu *vcpu)
5627{
5628 skip_emulated_instruction(vcpu);
5629 WARN(1, "this should never happen\n");
5630 return 1;
5631}
5632
5633static int handle_xrstors(struct kvm_vcpu *vcpu)
5634{
5635 skip_emulated_instruction(vcpu);
5636 WARN(1, "this should never happen\n");
5637 return 1;
5638}
5639
Avi Kivity851ba692009-08-24 11:10:17 +03005640static int handle_apic_access(struct kvm_vcpu *vcpu)
Sheng Yangf78e0e22007-10-29 09:40:42 +08005641{
Kevin Tian58fbbf22011-08-30 13:56:17 +03005642 if (likely(fasteoi)) {
5643 unsigned long exit_qualification = vmcs_readl(EXIT_QUALIFICATION);
5644 int access_type, offset;
5645
5646 access_type = exit_qualification & APIC_ACCESS_TYPE;
5647 offset = exit_qualification & APIC_ACCESS_OFFSET;
5648 /*
5649 * Sane guest uses MOV to write EOI, with written value
5650 * not cared. So make a short-circuit here by avoiding
5651 * heavy instruction emulation.
5652 */
5653 if ((access_type == TYPE_LINEAR_APIC_INST_WRITE) &&
5654 (offset == APIC_EOI)) {
5655 kvm_lapic_set_eoi(vcpu);
5656 skip_emulated_instruction(vcpu);
5657 return 1;
5658 }
5659 }
Andre Przywara51d8b662010-12-21 11:12:02 +01005660 return emulate_instruction(vcpu, 0) == EMULATE_DONE;
Sheng Yangf78e0e22007-10-29 09:40:42 +08005661}
5662
Yang Zhangc7c9c562013-01-25 10:18:51 +08005663static int handle_apic_eoi_induced(struct kvm_vcpu *vcpu)
5664{
5665 unsigned long exit_qualification = vmcs_readl(EXIT_QUALIFICATION);
5666 int vector = exit_qualification & 0xff;
5667
5668 /* EOI-induced VM exit is trap-like and thus no need to adjust IP */
5669 kvm_apic_set_eoi_accelerated(vcpu, vector);
5670 return 1;
5671}
5672
Yang Zhang83d4c282013-01-25 10:18:49 +08005673static int handle_apic_write(struct kvm_vcpu *vcpu)
5674{
5675 unsigned long exit_qualification = vmcs_readl(EXIT_QUALIFICATION);
5676 u32 offset = exit_qualification & 0xfff;
5677
5678 /* APIC-write VM exit is trap-like and thus no need to adjust IP */
5679 kvm_apic_write_nodecode(vcpu, offset);
5680 return 1;
5681}
5682
Avi Kivity851ba692009-08-24 11:10:17 +03005683static int handle_task_switch(struct kvm_vcpu *vcpu)
Izik Eidus37817f22008-03-24 23:14:53 +02005684{
Jan Kiszka60637aa2008-09-26 09:30:47 +02005685 struct vcpu_vmx *vmx = to_vmx(vcpu);
Izik Eidus37817f22008-03-24 23:14:53 +02005686 unsigned long exit_qualification;
Jan Kiszkae269fb22010-04-14 15:51:09 +02005687 bool has_error_code = false;
5688 u32 error_code = 0;
Izik Eidus37817f22008-03-24 23:14:53 +02005689 u16 tss_selector;
Kevin Wolf7f3d35f2012-02-08 14:34:38 +01005690 int reason, type, idt_v, idt_index;
Gleb Natapov64a7ec02009-03-30 16:03:29 +03005691
5692 idt_v = (vmx->idt_vectoring_info & VECTORING_INFO_VALID_MASK);
Kevin Wolf7f3d35f2012-02-08 14:34:38 +01005693 idt_index = (vmx->idt_vectoring_info & VECTORING_INFO_VECTOR_MASK);
Gleb Natapov64a7ec02009-03-30 16:03:29 +03005694 type = (vmx->idt_vectoring_info & VECTORING_INFO_TYPE_MASK);
Izik Eidus37817f22008-03-24 23:14:53 +02005695
5696 exit_qualification = vmcs_readl(EXIT_QUALIFICATION);
5697
5698 reason = (u32)exit_qualification >> 30;
Gleb Natapov64a7ec02009-03-30 16:03:29 +03005699 if (reason == TASK_SWITCH_GATE && idt_v) {
5700 switch (type) {
5701 case INTR_TYPE_NMI_INTR:
5702 vcpu->arch.nmi_injected = false;
Avi Kivity654f06f2011-03-23 15:02:47 +02005703 vmx_set_nmi_mask(vcpu, true);
Gleb Natapov64a7ec02009-03-30 16:03:29 +03005704 break;
5705 case INTR_TYPE_EXT_INTR:
Gleb Natapov66fd3f72009-05-11 13:35:50 +03005706 case INTR_TYPE_SOFT_INTR:
Gleb Natapov64a7ec02009-03-30 16:03:29 +03005707 kvm_clear_interrupt_queue(vcpu);
5708 break;
5709 case INTR_TYPE_HARD_EXCEPTION:
Jan Kiszkae269fb22010-04-14 15:51:09 +02005710 if (vmx->idt_vectoring_info &
5711 VECTORING_INFO_DELIVER_CODE_MASK) {
5712 has_error_code = true;
5713 error_code =
5714 vmcs_read32(IDT_VECTORING_ERROR_CODE);
5715 }
5716 /* fall through */
Gleb Natapov64a7ec02009-03-30 16:03:29 +03005717 case INTR_TYPE_SOFT_EXCEPTION:
5718 kvm_clear_exception_queue(vcpu);
5719 break;
5720 default:
5721 break;
5722 }
Jan Kiszka60637aa2008-09-26 09:30:47 +02005723 }
Izik Eidus37817f22008-03-24 23:14:53 +02005724 tss_selector = exit_qualification;
5725
Gleb Natapov64a7ec02009-03-30 16:03:29 +03005726 if (!idt_v || (type != INTR_TYPE_HARD_EXCEPTION &&
5727 type != INTR_TYPE_EXT_INTR &&
5728 type != INTR_TYPE_NMI_INTR))
5729 skip_emulated_instruction(vcpu);
5730
Kevin Wolf7f3d35f2012-02-08 14:34:38 +01005731 if (kvm_task_switch(vcpu, tss_selector,
5732 type == INTR_TYPE_SOFT_INTR ? idt_index : -1, reason,
5733 has_error_code, error_code) == EMULATE_FAIL) {
Gleb Natapovacb54512010-04-15 21:03:50 +03005734 vcpu->run->exit_reason = KVM_EXIT_INTERNAL_ERROR;
5735 vcpu->run->internal.suberror = KVM_INTERNAL_ERROR_EMULATION;
5736 vcpu->run->internal.ndata = 0;
Jan Kiszka42dbaa52008-12-15 13:52:10 +01005737 return 0;
Gleb Natapovacb54512010-04-15 21:03:50 +03005738 }
Jan Kiszka42dbaa52008-12-15 13:52:10 +01005739
Jan Kiszka42dbaa52008-12-15 13:52:10 +01005740 /*
5741 * TODO: What about debug traps on tss switch?
5742 * Are we supposed to inject them and update dr6?
5743 */
5744
5745 return 1;
Izik Eidus37817f22008-03-24 23:14:53 +02005746}
5747
Avi Kivity851ba692009-08-24 11:10:17 +03005748static int handle_ept_violation(struct kvm_vcpu *vcpu)
Sheng Yang14394422008-04-28 12:24:45 +08005749{
Sheng Yangf9c617f2009-03-25 10:08:52 +08005750 unsigned long exit_qualification;
Sheng Yang14394422008-04-28 12:24:45 +08005751 gpa_t gpa;
Xiao Guangrong4f5982a2012-06-20 15:58:04 +08005752 u32 error_code;
Sheng Yang14394422008-04-28 12:24:45 +08005753 int gla_validity;
Sheng Yang14394422008-04-28 12:24:45 +08005754
Sheng Yangf9c617f2009-03-25 10:08:52 +08005755 exit_qualification = vmcs_readl(EXIT_QUALIFICATION);
Sheng Yang14394422008-04-28 12:24:45 +08005756
Sheng Yang14394422008-04-28 12:24:45 +08005757 gla_validity = (exit_qualification >> 7) & 0x3;
5758 if (gla_validity != 0x3 && gla_validity != 0x1 && gla_validity != 0) {
5759 printk(KERN_ERR "EPT: Handling EPT violation failed!\n");
5760 printk(KERN_ERR "EPT: GPA: 0x%lx, GVA: 0x%lx\n",
5761 (long unsigned int)vmcs_read64(GUEST_PHYSICAL_ADDRESS),
Sheng Yangf9c617f2009-03-25 10:08:52 +08005762 vmcs_readl(GUEST_LINEAR_ADDRESS));
Sheng Yang14394422008-04-28 12:24:45 +08005763 printk(KERN_ERR "EPT: Exit qualification is 0x%lx\n",
5764 (long unsigned int)exit_qualification);
Avi Kivity851ba692009-08-24 11:10:17 +03005765 vcpu->run->exit_reason = KVM_EXIT_UNKNOWN;
5766 vcpu->run->hw.hardware_exit_reason = EXIT_REASON_EPT_VIOLATION;
Avi Kivity596ae892009-06-03 14:12:10 +03005767 return 0;
Sheng Yang14394422008-04-28 12:24:45 +08005768 }
5769
Gleb Natapov0be9c7a2013-09-15 11:07:23 +03005770 /*
5771 * EPT violation happened while executing iret from NMI,
5772 * "blocked by NMI" bit has to be set before next VM entry.
5773 * There are errata that may cause this bit to not be set:
5774 * AAK134, BY25.
5775 */
Gleb Natapovbcd1c292013-09-25 10:58:22 +03005776 if (!(to_vmx(vcpu)->idt_vectoring_info & VECTORING_INFO_VALID_MASK) &&
5777 cpu_has_virtual_nmis() &&
5778 (exit_qualification & INTR_INFO_UNBLOCK_NMI))
Gleb Natapov0be9c7a2013-09-15 11:07:23 +03005779 vmcs_set_bits(GUEST_INTERRUPTIBILITY_INFO, GUEST_INTR_STATE_NMI);
5780
Sheng Yang14394422008-04-28 12:24:45 +08005781 gpa = vmcs_read64(GUEST_PHYSICAL_ADDRESS);
Marcelo Tosatti229456f2009-06-17 09:22:14 -03005782 trace_kvm_page_fault(gpa, exit_qualification);
Xiao Guangrong4f5982a2012-06-20 15:58:04 +08005783
5784 /* It is a write fault? */
Tiejun Chen81ed33e2014-11-18 17:12:56 +08005785 error_code = exit_qualification & PFERR_WRITE_MASK;
Yang Zhang25d92082013-08-06 12:00:32 +03005786 /* It is a fetch fault? */
Tiejun Chen81ed33e2014-11-18 17:12:56 +08005787 error_code |= (exit_qualification << 2) & PFERR_FETCH_MASK;
Xiao Guangrong4f5982a2012-06-20 15:58:04 +08005788 /* ept page table is present? */
Tiejun Chen81ed33e2014-11-18 17:12:56 +08005789 error_code |= (exit_qualification >> 3) & PFERR_PRESENT_MASK;
Xiao Guangrong4f5982a2012-06-20 15:58:04 +08005790
Yang Zhang25d92082013-08-06 12:00:32 +03005791 vcpu->arch.exit_qualification = exit_qualification;
5792
Xiao Guangrong4f5982a2012-06-20 15:58:04 +08005793 return kvm_mmu_page_fault(vcpu, gpa, error_code, NULL, 0);
Sheng Yang14394422008-04-28 12:24:45 +08005794}
5795
Avi Kivity851ba692009-08-24 11:10:17 +03005796static int handle_ept_misconfig(struct kvm_vcpu *vcpu)
Marcelo Tosatti68f89402009-06-11 12:07:43 -03005797{
Xiao Guangrongf735d4a2015-08-05 12:04:27 +08005798 int ret;
Marcelo Tosatti68f89402009-06-11 12:07:43 -03005799 gpa_t gpa;
5800
5801 gpa = vmcs_read64(GUEST_PHYSICAL_ADDRESS);
Nikolay Nikolaeve32edf42015-03-26 14:39:28 +00005802 if (!kvm_io_bus_write(vcpu, KVM_FAST_MMIO_BUS, gpa, 0, NULL)) {
Michael S. Tsirkin68c3b4d2014-03-31 21:50:44 +03005803 skip_emulated_instruction(vcpu);
Jason Wang931c33b2015-09-15 14:41:58 +08005804 trace_kvm_fast_mmio(gpa);
Michael S. Tsirkin68c3b4d2014-03-31 21:50:44 +03005805 return 1;
5806 }
Marcelo Tosatti68f89402009-06-11 12:07:43 -03005807
Xiao Guangrongce88dec2011-07-12 03:33:44 +08005808 ret = handle_mmio_page_fault_common(vcpu, gpa, true);
Xiao Guangrongb37fbea2013-06-07 16:51:25 +08005809 if (likely(ret == RET_MMIO_PF_EMULATE))
Xiao Guangrongce88dec2011-07-12 03:33:44 +08005810 return x86_emulate_instruction(vcpu, gpa, 0, NULL, 0) ==
5811 EMULATE_DONE;
Xiao Guangrongf8f55942013-06-07 16:51:26 +08005812
5813 if (unlikely(ret == RET_MMIO_PF_INVALID))
5814 return kvm_mmu_page_fault(vcpu, gpa, 0, NULL, 0);
5815
Xiao Guangrongb37fbea2013-06-07 16:51:25 +08005816 if (unlikely(ret == RET_MMIO_PF_RETRY))
Xiao Guangrongce88dec2011-07-12 03:33:44 +08005817 return 1;
5818
5819 /* It is the real ept misconfig */
Xiao Guangrongf735d4a2015-08-05 12:04:27 +08005820 WARN_ON(1);
Marcelo Tosatti68f89402009-06-11 12:07:43 -03005821
Avi Kivity851ba692009-08-24 11:10:17 +03005822 vcpu->run->exit_reason = KVM_EXIT_UNKNOWN;
5823 vcpu->run->hw.hardware_exit_reason = EXIT_REASON_EPT_MISCONFIG;
Marcelo Tosatti68f89402009-06-11 12:07:43 -03005824
5825 return 0;
5826}
5827
Avi Kivity851ba692009-08-24 11:10:17 +03005828static int handle_nmi_window(struct kvm_vcpu *vcpu)
Sheng Yangf08864b2008-05-15 18:23:25 +08005829{
5830 u32 cpu_based_vm_exec_control;
5831
5832 /* clear pending NMI */
5833 cpu_based_vm_exec_control = vmcs_read32(CPU_BASED_VM_EXEC_CONTROL);
5834 cpu_based_vm_exec_control &= ~CPU_BASED_VIRTUAL_NMI_PENDING;
5835 vmcs_write32(CPU_BASED_VM_EXEC_CONTROL, cpu_based_vm_exec_control);
5836 ++vcpu->stat.nmi_window_exits;
Avi Kivity3842d132010-07-27 12:30:24 +03005837 kvm_make_request(KVM_REQ_EVENT, vcpu);
Sheng Yangf08864b2008-05-15 18:23:25 +08005838
5839 return 1;
5840}
5841
Mohammed Gamal80ced182009-09-01 12:48:18 +02005842static int handle_invalid_guest_state(struct kvm_vcpu *vcpu)
Mohammed Gamalea953ef2008-08-17 16:47:05 +03005843{
Avi Kivity8b3079a2009-01-05 12:10:54 +02005844 struct vcpu_vmx *vmx = to_vmx(vcpu);
5845 enum emulation_result err = EMULATE_DONE;
Mohammed Gamal80ced182009-09-01 12:48:18 +02005846 int ret = 1;
Avi Kivity49e9d552010-09-19 14:34:08 +02005847 u32 cpu_exec_ctrl;
5848 bool intr_window_requested;
Avi Kivityb8405c12012-06-07 17:08:48 +03005849 unsigned count = 130;
Avi Kivity49e9d552010-09-19 14:34:08 +02005850
5851 cpu_exec_ctrl = vmcs_read32(CPU_BASED_VM_EXEC_CONTROL);
5852 intr_window_requested = cpu_exec_ctrl & CPU_BASED_VIRTUAL_INTR_PENDING;
Mohammed Gamalea953ef2008-08-17 16:47:05 +03005853
Paolo Bonzini98eb2f82014-03-27 09:51:52 +01005854 while (vmx->emulation_required && count-- != 0) {
Avi Kivitybdea48e2012-06-10 18:07:57 +03005855 if (intr_window_requested && vmx_interrupt_allowed(vcpu))
Avi Kivity49e9d552010-09-19 14:34:08 +02005856 return handle_interrupt_window(&vmx->vcpu);
5857
Avi Kivityde87dcd2012-06-12 20:21:38 +03005858 if (test_bit(KVM_REQ_EVENT, &vcpu->requests))
5859 return 1;
5860
Gleb Natapov991eebf2013-04-11 12:10:51 +03005861 err = emulate_instruction(vcpu, EMULTYPE_NO_REEXECUTE);
Mohammed Gamalea953ef2008-08-17 16:47:05 +03005862
Paolo Bonziniac0a48c2013-06-25 18:24:41 +02005863 if (err == EMULATE_USER_EXIT) {
Paolo Bonzini94452b92013-08-27 15:41:42 +02005864 ++vcpu->stat.mmio_exits;
Mohammed Gamal80ced182009-09-01 12:48:18 +02005865 ret = 0;
5866 goto out;
5867 }
Guillaume Thouvenin1d5a4d92008-10-29 09:39:42 +01005868
Avi Kivityde5f70e2012-06-12 20:22:28 +03005869 if (err != EMULATE_DONE) {
5870 vcpu->run->exit_reason = KVM_EXIT_INTERNAL_ERROR;
5871 vcpu->run->internal.suberror = KVM_INTERNAL_ERROR_EMULATION;
5872 vcpu->run->internal.ndata = 0;
Gleb Natapov6d77dbf2010-05-10 11:16:56 +03005873 return 0;
Avi Kivityde5f70e2012-06-12 20:22:28 +03005874 }
Mohammed Gamalea953ef2008-08-17 16:47:05 +03005875
Gleb Natapov8d76c492013-05-08 18:38:44 +03005876 if (vcpu->arch.halt_request) {
5877 vcpu->arch.halt_request = 0;
Joel Schopp5cb56052015-03-02 13:43:31 -06005878 ret = kvm_vcpu_halt(vcpu);
Gleb Natapov8d76c492013-05-08 18:38:44 +03005879 goto out;
5880 }
5881
Mohammed Gamalea953ef2008-08-17 16:47:05 +03005882 if (signal_pending(current))
Mohammed Gamal80ced182009-09-01 12:48:18 +02005883 goto out;
Mohammed Gamalea953ef2008-08-17 16:47:05 +03005884 if (need_resched())
5885 schedule();
5886 }
5887
Mohammed Gamal80ced182009-09-01 12:48:18 +02005888out:
5889 return ret;
Mohammed Gamalea953ef2008-08-17 16:47:05 +03005890}
5891
Radim Krčmářb4a2d312014-08-21 18:08:08 +02005892static int __grow_ple_window(int val)
5893{
5894 if (ple_window_grow < 1)
5895 return ple_window;
5896
5897 val = min(val, ple_window_actual_max);
5898
5899 if (ple_window_grow < ple_window)
5900 val *= ple_window_grow;
5901 else
5902 val += ple_window_grow;
5903
5904 return val;
5905}
5906
5907static int __shrink_ple_window(int val, int modifier, int minimum)
5908{
5909 if (modifier < 1)
5910 return ple_window;
5911
5912 if (modifier < ple_window)
5913 val /= modifier;
5914 else
5915 val -= modifier;
5916
5917 return max(val, minimum);
5918}
5919
5920static void grow_ple_window(struct kvm_vcpu *vcpu)
5921{
5922 struct vcpu_vmx *vmx = to_vmx(vcpu);
5923 int old = vmx->ple_window;
5924
5925 vmx->ple_window = __grow_ple_window(old);
5926
5927 if (vmx->ple_window != old)
5928 vmx->ple_window_dirty = true;
Radim Krčmář7b462682014-08-21 18:08:09 +02005929
5930 trace_kvm_ple_window_grow(vcpu->vcpu_id, vmx->ple_window, old);
Radim Krčmářb4a2d312014-08-21 18:08:08 +02005931}
5932
5933static void shrink_ple_window(struct kvm_vcpu *vcpu)
5934{
5935 struct vcpu_vmx *vmx = to_vmx(vcpu);
5936 int old = vmx->ple_window;
5937
5938 vmx->ple_window = __shrink_ple_window(old,
5939 ple_window_shrink, ple_window);
5940
5941 if (vmx->ple_window != old)
5942 vmx->ple_window_dirty = true;
Radim Krčmář7b462682014-08-21 18:08:09 +02005943
5944 trace_kvm_ple_window_shrink(vcpu->vcpu_id, vmx->ple_window, old);
Radim Krčmářb4a2d312014-08-21 18:08:08 +02005945}
5946
5947/*
5948 * ple_window_actual_max is computed to be one grow_ple_window() below
5949 * ple_window_max. (See __grow_ple_window for the reason.)
5950 * This prevents overflows, because ple_window_max is int.
5951 * ple_window_max effectively rounded down to a multiple of ple_window_grow in
5952 * this process.
5953 * ple_window_max is also prevented from setting vmx->ple_window < ple_window.
5954 */
5955static void update_ple_window_actual_max(void)
5956{
5957 ple_window_actual_max =
5958 __shrink_ple_window(max(ple_window_max, ple_window),
5959 ple_window_grow, INT_MIN);
5960}
5961
Tiejun Chenf2c76482014-10-28 10:14:47 +08005962static __init int hardware_setup(void)
5963{
Tiejun Chen34a1cd62014-10-28 10:14:48 +08005964 int r = -ENOMEM, i, msr;
5965
5966 rdmsrl_safe(MSR_EFER, &host_efer);
5967
5968 for (i = 0; i < ARRAY_SIZE(vmx_msr_index); ++i)
5969 kvm_define_shared_msr(i, vmx_msr_index[i]);
5970
5971 vmx_io_bitmap_a = (unsigned long *)__get_free_page(GFP_KERNEL);
5972 if (!vmx_io_bitmap_a)
5973 return r;
5974
5975 vmx_io_bitmap_b = (unsigned long *)__get_free_page(GFP_KERNEL);
5976 if (!vmx_io_bitmap_b)
5977 goto out;
5978
5979 vmx_msr_bitmap_legacy = (unsigned long *)__get_free_page(GFP_KERNEL);
5980 if (!vmx_msr_bitmap_legacy)
5981 goto out1;
5982
5983 vmx_msr_bitmap_legacy_x2apic =
5984 (unsigned long *)__get_free_page(GFP_KERNEL);
5985 if (!vmx_msr_bitmap_legacy_x2apic)
5986 goto out2;
5987
5988 vmx_msr_bitmap_longmode = (unsigned long *)__get_free_page(GFP_KERNEL);
5989 if (!vmx_msr_bitmap_longmode)
5990 goto out3;
5991
5992 vmx_msr_bitmap_longmode_x2apic =
5993 (unsigned long *)__get_free_page(GFP_KERNEL);
5994 if (!vmx_msr_bitmap_longmode_x2apic)
5995 goto out4;
Wincy Van3af18d92015-02-03 23:49:31 +08005996
5997 if (nested) {
5998 vmx_msr_bitmap_nested =
5999 (unsigned long *)__get_free_page(GFP_KERNEL);
6000 if (!vmx_msr_bitmap_nested)
6001 goto out5;
6002 }
6003
Tiejun Chen34a1cd62014-10-28 10:14:48 +08006004 vmx_vmread_bitmap = (unsigned long *)__get_free_page(GFP_KERNEL);
6005 if (!vmx_vmread_bitmap)
Wincy Van3af18d92015-02-03 23:49:31 +08006006 goto out6;
Tiejun Chen34a1cd62014-10-28 10:14:48 +08006007
6008 vmx_vmwrite_bitmap = (unsigned long *)__get_free_page(GFP_KERNEL);
6009 if (!vmx_vmwrite_bitmap)
Wincy Van3af18d92015-02-03 23:49:31 +08006010 goto out7;
Tiejun Chen34a1cd62014-10-28 10:14:48 +08006011
6012 memset(vmx_vmread_bitmap, 0xff, PAGE_SIZE);
6013 memset(vmx_vmwrite_bitmap, 0xff, PAGE_SIZE);
6014
6015 /*
6016 * Allow direct access to the PC debug port (it is often used for I/O
6017 * delays, but the vmexits simply slow things down).
6018 */
6019 memset(vmx_io_bitmap_a, 0xff, PAGE_SIZE);
6020 clear_bit(0x80, vmx_io_bitmap_a);
6021
6022 memset(vmx_io_bitmap_b, 0xff, PAGE_SIZE);
6023
6024 memset(vmx_msr_bitmap_legacy, 0xff, PAGE_SIZE);
6025 memset(vmx_msr_bitmap_longmode, 0xff, PAGE_SIZE);
Wincy Van3af18d92015-02-03 23:49:31 +08006026 if (nested)
6027 memset(vmx_msr_bitmap_nested, 0xff, PAGE_SIZE);
Tiejun Chen34a1cd62014-10-28 10:14:48 +08006028
Tiejun Chen34a1cd62014-10-28 10:14:48 +08006029 if (setup_vmcs_config(&vmcs_config) < 0) {
6030 r = -EIO;
Wincy Van3af18d92015-02-03 23:49:31 +08006031 goto out8;
Tiejun Chenbaa03522014-12-23 16:21:11 +08006032 }
Tiejun Chenf2c76482014-10-28 10:14:47 +08006033
6034 if (boot_cpu_has(X86_FEATURE_NX))
6035 kvm_enable_efer_bits(EFER_NX);
6036
6037 if (!cpu_has_vmx_vpid())
6038 enable_vpid = 0;
6039 if (!cpu_has_vmx_shadow_vmcs())
6040 enable_shadow_vmcs = 0;
6041 if (enable_shadow_vmcs)
6042 init_vmcs_shadow_fields();
6043
6044 if (!cpu_has_vmx_ept() ||
6045 !cpu_has_vmx_ept_4levels()) {
6046 enable_ept = 0;
6047 enable_unrestricted_guest = 0;
6048 enable_ept_ad_bits = 0;
6049 }
6050
6051 if (!cpu_has_vmx_ept_ad_bits())
6052 enable_ept_ad_bits = 0;
6053
6054 if (!cpu_has_vmx_unrestricted_guest())
6055 enable_unrestricted_guest = 0;
6056
Paolo Bonziniad15a292015-01-30 16:18:49 +01006057 if (!cpu_has_vmx_flexpriority())
Tiejun Chenf2c76482014-10-28 10:14:47 +08006058 flexpriority_enabled = 0;
6059
Paolo Bonziniad15a292015-01-30 16:18:49 +01006060 /*
6061 * set_apic_access_page_addr() is used to reload apic access
6062 * page upon invalidation. No need to do anything if not
6063 * using the APIC_ACCESS_ADDR VMCS field.
6064 */
6065 if (!flexpriority_enabled)
Tiejun Chenf2c76482014-10-28 10:14:47 +08006066 kvm_x86_ops->set_apic_access_page_addr = NULL;
Tiejun Chenf2c76482014-10-28 10:14:47 +08006067
6068 if (!cpu_has_vmx_tpr_shadow())
6069 kvm_x86_ops->update_cr8_intercept = NULL;
6070
6071 if (enable_ept && !cpu_has_vmx_ept_2m_page())
6072 kvm_disable_largepages();
6073
6074 if (!cpu_has_vmx_ple())
6075 ple_gap = 0;
6076
6077 if (!cpu_has_vmx_apicv())
6078 enable_apicv = 0;
6079
6080 if (enable_apicv)
6081 kvm_x86_ops->update_cr8_intercept = NULL;
6082 else {
6083 kvm_x86_ops->hwapic_irr_update = NULL;
Tiejun Chenb4eef9b2014-12-22 10:32:57 +01006084 kvm_x86_ops->hwapic_isr_update = NULL;
Tiejun Chenf2c76482014-10-28 10:14:47 +08006085 kvm_x86_ops->deliver_posted_interrupt = NULL;
6086 kvm_x86_ops->sync_pir_to_irr = vmx_sync_pir_to_irr_dummy;
6087 }
6088
Tiejun Chenbaa03522014-12-23 16:21:11 +08006089 vmx_disable_intercept_for_msr(MSR_FS_BASE, false);
6090 vmx_disable_intercept_for_msr(MSR_GS_BASE, false);
6091 vmx_disable_intercept_for_msr(MSR_KERNEL_GS_BASE, true);
6092 vmx_disable_intercept_for_msr(MSR_IA32_SYSENTER_CS, false);
6093 vmx_disable_intercept_for_msr(MSR_IA32_SYSENTER_ESP, false);
6094 vmx_disable_intercept_for_msr(MSR_IA32_SYSENTER_EIP, false);
6095 vmx_disable_intercept_for_msr(MSR_IA32_BNDCFGS, true);
6096
6097 memcpy(vmx_msr_bitmap_legacy_x2apic,
6098 vmx_msr_bitmap_legacy, PAGE_SIZE);
6099 memcpy(vmx_msr_bitmap_longmode_x2apic,
6100 vmx_msr_bitmap_longmode, PAGE_SIZE);
6101
Wanpeng Li04bb92e2015-09-16 19:31:11 +08006102 set_bit(0, vmx_vpid_bitmap); /* 0 is reserved for host */
6103
Tiejun Chenbaa03522014-12-23 16:21:11 +08006104 if (enable_apicv) {
6105 for (msr = 0x800; msr <= 0x8ff; msr++)
6106 vmx_disable_intercept_msr_read_x2apic(msr);
6107
6108 /* According SDM, in x2apic mode, the whole id reg is used.
6109 * But in KVM, it only use the highest eight bits. Need to
6110 * intercept it */
6111 vmx_enable_intercept_msr_read_x2apic(0x802);
6112 /* TMCCT */
6113 vmx_enable_intercept_msr_read_x2apic(0x839);
6114 /* TPR */
6115 vmx_disable_intercept_msr_write_x2apic(0x808);
6116 /* EOI */
6117 vmx_disable_intercept_msr_write_x2apic(0x80b);
6118 /* SELF-IPI */
6119 vmx_disable_intercept_msr_write_x2apic(0x83f);
6120 }
6121
6122 if (enable_ept) {
6123 kvm_mmu_set_mask_ptes(0ull,
6124 (enable_ept_ad_bits) ? VMX_EPT_ACCESS_BIT : 0ull,
6125 (enable_ept_ad_bits) ? VMX_EPT_DIRTY_BIT : 0ull,
6126 0ull, VMX_EPT_EXECUTABLE_MASK);
6127 ept_set_mmio_spte_mask();
6128 kvm_enable_tdp();
6129 } else
6130 kvm_disable_tdp();
6131
6132 update_ple_window_actual_max();
6133
Kai Huang843e4332015-01-28 10:54:28 +08006134 /*
6135 * Only enable PML when hardware supports PML feature, and both EPT
6136 * and EPT A/D bit features are enabled -- PML depends on them to work.
6137 */
6138 if (!enable_ept || !enable_ept_ad_bits || !cpu_has_vmx_pml())
6139 enable_pml = 0;
6140
6141 if (!enable_pml) {
6142 kvm_x86_ops->slot_enable_log_dirty = NULL;
6143 kvm_x86_ops->slot_disable_log_dirty = NULL;
6144 kvm_x86_ops->flush_log_dirty = NULL;
6145 kvm_x86_ops->enable_log_dirty_pt_masked = NULL;
6146 }
6147
Tiejun Chenf2c76482014-10-28 10:14:47 +08006148 return alloc_kvm_area();
Tiejun Chen34a1cd62014-10-28 10:14:48 +08006149
Wincy Van3af18d92015-02-03 23:49:31 +08006150out8:
Tiejun Chen34a1cd62014-10-28 10:14:48 +08006151 free_page((unsigned long)vmx_vmwrite_bitmap);
Wincy Van3af18d92015-02-03 23:49:31 +08006152out7:
Tiejun Chen34a1cd62014-10-28 10:14:48 +08006153 free_page((unsigned long)vmx_vmread_bitmap);
Wincy Van3af18d92015-02-03 23:49:31 +08006154out6:
6155 if (nested)
6156 free_page((unsigned long)vmx_msr_bitmap_nested);
Tiejun Chen34a1cd62014-10-28 10:14:48 +08006157out5:
6158 free_page((unsigned long)vmx_msr_bitmap_longmode_x2apic);
6159out4:
6160 free_page((unsigned long)vmx_msr_bitmap_longmode);
6161out3:
6162 free_page((unsigned long)vmx_msr_bitmap_legacy_x2apic);
6163out2:
6164 free_page((unsigned long)vmx_msr_bitmap_legacy);
6165out1:
6166 free_page((unsigned long)vmx_io_bitmap_b);
6167out:
6168 free_page((unsigned long)vmx_io_bitmap_a);
6169
6170 return r;
Tiejun Chenf2c76482014-10-28 10:14:47 +08006171}
6172
6173static __exit void hardware_unsetup(void)
6174{
Tiejun Chen34a1cd62014-10-28 10:14:48 +08006175 free_page((unsigned long)vmx_msr_bitmap_legacy_x2apic);
6176 free_page((unsigned long)vmx_msr_bitmap_longmode_x2apic);
6177 free_page((unsigned long)vmx_msr_bitmap_legacy);
6178 free_page((unsigned long)vmx_msr_bitmap_longmode);
6179 free_page((unsigned long)vmx_io_bitmap_b);
6180 free_page((unsigned long)vmx_io_bitmap_a);
6181 free_page((unsigned long)vmx_vmwrite_bitmap);
6182 free_page((unsigned long)vmx_vmread_bitmap);
Wincy Van3af18d92015-02-03 23:49:31 +08006183 if (nested)
6184 free_page((unsigned long)vmx_msr_bitmap_nested);
Tiejun Chen34a1cd62014-10-28 10:14:48 +08006185
Tiejun Chenf2c76482014-10-28 10:14:47 +08006186 free_kvm_area();
6187}
6188
Avi Kivity6aa8b732006-12-10 02:21:36 -08006189/*
Zhai, Edwin4b8d54f2009-10-09 18:03:20 +08006190 * Indicate a busy-waiting vcpu in spinlock. We do not enable the PAUSE
6191 * exiting, so only get here on cpu with PAUSE-Loop-Exiting.
6192 */
Marcelo Tosatti9fb41ba2009-10-12 19:37:31 -03006193static int handle_pause(struct kvm_vcpu *vcpu)
Zhai, Edwin4b8d54f2009-10-09 18:03:20 +08006194{
Radim Krčmářb4a2d312014-08-21 18:08:08 +02006195 if (ple_gap)
6196 grow_ple_window(vcpu);
6197
Zhai, Edwin4b8d54f2009-10-09 18:03:20 +08006198 skip_emulated_instruction(vcpu);
6199 kvm_vcpu_on_spin(vcpu);
6200
6201 return 1;
6202}
6203
Gabriel L. Somlo87c00572014-05-07 16:52:13 -04006204static int handle_nop(struct kvm_vcpu *vcpu)
Sheng Yang59708672009-12-15 13:29:54 +08006205{
Gabriel L. Somlo87c00572014-05-07 16:52:13 -04006206 skip_emulated_instruction(vcpu);
Sheng Yang59708672009-12-15 13:29:54 +08006207 return 1;
6208}
6209
Gabriel L. Somlo87c00572014-05-07 16:52:13 -04006210static int handle_mwait(struct kvm_vcpu *vcpu)
6211{
6212 printk_once(KERN_WARNING "kvm: MWAIT instruction emulated as NOP!\n");
6213 return handle_nop(vcpu);
6214}
6215
Mihai Donțu5f3d45e2015-07-05 20:08:57 +03006216static int handle_monitor_trap(struct kvm_vcpu *vcpu)
6217{
6218 return 1;
6219}
6220
Gabriel L. Somlo87c00572014-05-07 16:52:13 -04006221static int handle_monitor(struct kvm_vcpu *vcpu)
6222{
6223 printk_once(KERN_WARNING "kvm: MONITOR instruction emulated as NOP!\n");
6224 return handle_nop(vcpu);
6225}
6226
Zhai, Edwin4b8d54f2009-10-09 18:03:20 +08006227/*
Nadav Har'Elff2f6fe2011-05-25 23:05:27 +03006228 * To run an L2 guest, we need a vmcs02 based on the L1-specified vmcs12.
6229 * We could reuse a single VMCS for all the L2 guests, but we also want the
6230 * option to allocate a separate vmcs02 for each separate loaded vmcs12 - this
6231 * allows keeping them loaded on the processor, and in the future will allow
6232 * optimizations where prepare_vmcs02 doesn't need to set all the fields on
6233 * every entry if they never change.
6234 * So we keep, in vmx->nested.vmcs02_pool, a cache of size VMCS02_POOL_SIZE
6235 * (>=0) with a vmcs02 for each recently loaded vmcs12s, most recent first.
6236 *
6237 * The following functions allocate and free a vmcs02 in this pool.
6238 */
6239
6240/* Get a VMCS from the pool to use as vmcs02 for the current vmcs12. */
6241static struct loaded_vmcs *nested_get_current_vmcs02(struct vcpu_vmx *vmx)
6242{
6243 struct vmcs02_list *item;
6244 list_for_each_entry(item, &vmx->nested.vmcs02_pool, list)
6245 if (item->vmptr == vmx->nested.current_vmptr) {
6246 list_move(&item->list, &vmx->nested.vmcs02_pool);
6247 return &item->vmcs02;
6248 }
6249
6250 if (vmx->nested.vmcs02_num >= max(VMCS02_POOL_SIZE, 1)) {
6251 /* Recycle the least recently used VMCS. */
6252 item = list_entry(vmx->nested.vmcs02_pool.prev,
6253 struct vmcs02_list, list);
6254 item->vmptr = vmx->nested.current_vmptr;
6255 list_move(&item->list, &vmx->nested.vmcs02_pool);
6256 return &item->vmcs02;
6257 }
6258
6259 /* Create a new VMCS */
Ioan Orghici0fa24ce2013-03-10 15:46:00 +02006260 item = kmalloc(sizeof(struct vmcs02_list), GFP_KERNEL);
Nadav Har'Elff2f6fe2011-05-25 23:05:27 +03006261 if (!item)
6262 return NULL;
6263 item->vmcs02.vmcs = alloc_vmcs();
6264 if (!item->vmcs02.vmcs) {
6265 kfree(item);
6266 return NULL;
6267 }
6268 loaded_vmcs_init(&item->vmcs02);
6269 item->vmptr = vmx->nested.current_vmptr;
6270 list_add(&(item->list), &(vmx->nested.vmcs02_pool));
6271 vmx->nested.vmcs02_num++;
6272 return &item->vmcs02;
6273}
6274
6275/* Free and remove from pool a vmcs02 saved for a vmcs12 (if there is one) */
6276static void nested_free_vmcs02(struct vcpu_vmx *vmx, gpa_t vmptr)
6277{
6278 struct vmcs02_list *item;
6279 list_for_each_entry(item, &vmx->nested.vmcs02_pool, list)
6280 if (item->vmptr == vmptr) {
6281 free_loaded_vmcs(&item->vmcs02);
6282 list_del(&item->list);
6283 kfree(item);
6284 vmx->nested.vmcs02_num--;
6285 return;
6286 }
6287}
6288
6289/*
6290 * Free all VMCSs saved for this vcpu, except the one pointed by
Paolo Bonzini4fa77342014-07-17 12:25:16 +02006291 * vmx->loaded_vmcs. We must be running L1, so vmx->loaded_vmcs
6292 * must be &vmx->vmcs01.
Nadav Har'Elff2f6fe2011-05-25 23:05:27 +03006293 */
6294static void nested_free_all_saved_vmcss(struct vcpu_vmx *vmx)
6295{
6296 struct vmcs02_list *item, *n;
Paolo Bonzini4fa77342014-07-17 12:25:16 +02006297
6298 WARN_ON(vmx->loaded_vmcs != &vmx->vmcs01);
Nadav Har'Elff2f6fe2011-05-25 23:05:27 +03006299 list_for_each_entry_safe(item, n, &vmx->nested.vmcs02_pool, list) {
Paolo Bonzini4fa77342014-07-17 12:25:16 +02006300 /*
6301 * Something will leak if the above WARN triggers. Better than
6302 * a use-after-free.
6303 */
6304 if (vmx->loaded_vmcs == &item->vmcs02)
6305 continue;
6306
6307 free_loaded_vmcs(&item->vmcs02);
Nadav Har'Elff2f6fe2011-05-25 23:05:27 +03006308 list_del(&item->list);
6309 kfree(item);
Paolo Bonzini4fa77342014-07-17 12:25:16 +02006310 vmx->nested.vmcs02_num--;
Nadav Har'Elff2f6fe2011-05-25 23:05:27 +03006311 }
Nadav Har'Elff2f6fe2011-05-25 23:05:27 +03006312}
6313
Arthur Chunqi Li0658fba2013-07-04 15:03:32 +08006314/*
6315 * The following 3 functions, nested_vmx_succeed()/failValid()/failInvalid(),
6316 * set the success or error code of an emulated VMX instruction, as specified
6317 * by Vol 2B, VMX Instruction Reference, "Conventions".
6318 */
6319static void nested_vmx_succeed(struct kvm_vcpu *vcpu)
6320{
6321 vmx_set_rflags(vcpu, vmx_get_rflags(vcpu)
6322 & ~(X86_EFLAGS_CF | X86_EFLAGS_PF | X86_EFLAGS_AF |
6323 X86_EFLAGS_ZF | X86_EFLAGS_SF | X86_EFLAGS_OF));
6324}
6325
6326static void nested_vmx_failInvalid(struct kvm_vcpu *vcpu)
6327{
6328 vmx_set_rflags(vcpu, (vmx_get_rflags(vcpu)
6329 & ~(X86_EFLAGS_PF | X86_EFLAGS_AF | X86_EFLAGS_ZF |
6330 X86_EFLAGS_SF | X86_EFLAGS_OF))
6331 | X86_EFLAGS_CF);
6332}
6333
Abel Gordon145c28d2013-04-18 14:36:55 +03006334static void nested_vmx_failValid(struct kvm_vcpu *vcpu,
Arthur Chunqi Li0658fba2013-07-04 15:03:32 +08006335 u32 vm_instruction_error)
6336{
6337 if (to_vmx(vcpu)->nested.current_vmptr == -1ull) {
6338 /*
6339 * failValid writes the error number to the current VMCS, which
6340 * can't be done there isn't a current VMCS.
6341 */
6342 nested_vmx_failInvalid(vcpu);
6343 return;
6344 }
6345 vmx_set_rflags(vcpu, (vmx_get_rflags(vcpu)
6346 & ~(X86_EFLAGS_CF | X86_EFLAGS_PF | X86_EFLAGS_AF |
6347 X86_EFLAGS_SF | X86_EFLAGS_OF))
6348 | X86_EFLAGS_ZF);
6349 get_vmcs12(vcpu)->vm_instruction_error = vm_instruction_error;
6350 /*
6351 * We don't need to force a shadow sync because
6352 * VM_INSTRUCTION_ERROR is not shadowed
6353 */
6354}
Abel Gordon145c28d2013-04-18 14:36:55 +03006355
Wincy Vanff651cb2014-12-11 08:52:58 +03006356static void nested_vmx_abort(struct kvm_vcpu *vcpu, u32 indicator)
6357{
6358 /* TODO: not to reset guest simply here. */
6359 kvm_make_request(KVM_REQ_TRIPLE_FAULT, vcpu);
6360 pr_warn("kvm: nested vmx abort, indicator %d\n", indicator);
6361}
6362
Jan Kiszkaf4124502014-03-07 20:03:13 +01006363static enum hrtimer_restart vmx_preemption_timer_fn(struct hrtimer *timer)
6364{
6365 struct vcpu_vmx *vmx =
6366 container_of(timer, struct vcpu_vmx, nested.preemption_timer);
6367
6368 vmx->nested.preemption_timer_expired = true;
6369 kvm_make_request(KVM_REQ_EVENT, &vmx->vcpu);
6370 kvm_vcpu_kick(&vmx->vcpu);
6371
6372 return HRTIMER_NORESTART;
6373}
6374
Nadav Har'Elff2f6fe2011-05-25 23:05:27 +03006375/*
Bandan Das19677e32014-05-06 02:19:15 -04006376 * Decode the memory-address operand of a vmx instruction, as recorded on an
6377 * exit caused by such an instruction (run by a guest hypervisor).
6378 * On success, returns 0. When the operand is invalid, returns 1 and throws
6379 * #UD or #GP.
6380 */
6381static int get_vmx_mem_address(struct kvm_vcpu *vcpu,
6382 unsigned long exit_qualification,
Eugene Korenevskyf9eb4af2015-04-17 02:22:21 +00006383 u32 vmx_instruction_info, bool wr, gva_t *ret)
Bandan Das19677e32014-05-06 02:19:15 -04006384{
Eugene Korenevskyf9eb4af2015-04-17 02:22:21 +00006385 gva_t off;
6386 bool exn;
6387 struct kvm_segment s;
6388
Bandan Das19677e32014-05-06 02:19:15 -04006389 /*
6390 * According to Vol. 3B, "Information for VM Exits Due to Instruction
6391 * Execution", on an exit, vmx_instruction_info holds most of the
6392 * addressing components of the operand. Only the displacement part
6393 * is put in exit_qualification (see 3B, "Basic VM-Exit Information").
6394 * For how an actual address is calculated from all these components,
6395 * refer to Vol. 1, "Operand Addressing".
6396 */
6397 int scaling = vmx_instruction_info & 3;
6398 int addr_size = (vmx_instruction_info >> 7) & 7;
6399 bool is_reg = vmx_instruction_info & (1u << 10);
6400 int seg_reg = (vmx_instruction_info >> 15) & 7;
6401 int index_reg = (vmx_instruction_info >> 18) & 0xf;
6402 bool index_is_valid = !(vmx_instruction_info & (1u << 22));
6403 int base_reg = (vmx_instruction_info >> 23) & 0xf;
6404 bool base_is_valid = !(vmx_instruction_info & (1u << 27));
6405
6406 if (is_reg) {
6407 kvm_queue_exception(vcpu, UD_VECTOR);
6408 return 1;
6409 }
6410
6411 /* Addr = segment_base + offset */
6412 /* offset = base + [index * scale] + displacement */
Eugene Korenevskyf9eb4af2015-04-17 02:22:21 +00006413 off = exit_qualification; /* holds the displacement */
Bandan Das19677e32014-05-06 02:19:15 -04006414 if (base_is_valid)
Eugene Korenevskyf9eb4af2015-04-17 02:22:21 +00006415 off += kvm_register_read(vcpu, base_reg);
Bandan Das19677e32014-05-06 02:19:15 -04006416 if (index_is_valid)
Eugene Korenevskyf9eb4af2015-04-17 02:22:21 +00006417 off += kvm_register_read(vcpu, index_reg)<<scaling;
6418 vmx_get_segment(vcpu, &s, seg_reg);
6419 *ret = s.base + off;
Bandan Das19677e32014-05-06 02:19:15 -04006420
6421 if (addr_size == 1) /* 32 bit */
6422 *ret &= 0xffffffff;
6423
Eugene Korenevskyf9eb4af2015-04-17 02:22:21 +00006424 /* Checks for #GP/#SS exceptions. */
6425 exn = false;
6426 if (is_protmode(vcpu)) {
6427 /* Protected mode: apply checks for segment validity in the
6428 * following order:
6429 * - segment type check (#GP(0) may be thrown)
6430 * - usability check (#GP(0)/#SS(0))
6431 * - limit check (#GP(0)/#SS(0))
6432 */
6433 if (wr)
6434 /* #GP(0) if the destination operand is located in a
6435 * read-only data segment or any code segment.
6436 */
6437 exn = ((s.type & 0xa) == 0 || (s.type & 8));
6438 else
6439 /* #GP(0) if the source operand is located in an
6440 * execute-only code segment
6441 */
6442 exn = ((s.type & 0xa) == 8);
6443 }
6444 if (exn) {
6445 kvm_queue_exception_e(vcpu, GP_VECTOR, 0);
6446 return 1;
6447 }
6448 if (is_long_mode(vcpu)) {
6449 /* Long mode: #GP(0)/#SS(0) if the memory address is in a
6450 * non-canonical form. This is an only check for long mode.
6451 */
6452 exn = is_noncanonical_address(*ret);
6453 } else if (is_protmode(vcpu)) {
6454 /* Protected mode: #GP(0)/#SS(0) if the segment is unusable.
6455 */
6456 exn = (s.unusable != 0);
6457 /* Protected mode: #GP(0)/#SS(0) if the memory
6458 * operand is outside the segment limit.
6459 */
6460 exn = exn || (off + sizeof(u64) > s.limit);
6461 }
6462 if (exn) {
6463 kvm_queue_exception_e(vcpu,
6464 seg_reg == VCPU_SREG_SS ?
6465 SS_VECTOR : GP_VECTOR,
6466 0);
6467 return 1;
6468 }
6469
Bandan Das19677e32014-05-06 02:19:15 -04006470 return 0;
6471}
6472
6473/*
Bandan Das3573e222014-05-06 02:19:16 -04006474 * This function performs the various checks including
6475 * - if it's 4KB aligned
6476 * - No bits beyond the physical address width are set
6477 * - Returns 0 on success or else 1
Bandan Das4291b582014-05-06 02:19:18 -04006478 * (Intel SDM Section 30.3)
Bandan Das3573e222014-05-06 02:19:16 -04006479 */
Bandan Das4291b582014-05-06 02:19:18 -04006480static int nested_vmx_check_vmptr(struct kvm_vcpu *vcpu, int exit_reason,
6481 gpa_t *vmpointer)
Bandan Das3573e222014-05-06 02:19:16 -04006482{
6483 gva_t gva;
6484 gpa_t vmptr;
6485 struct x86_exception e;
6486 struct page *page;
6487 struct vcpu_vmx *vmx = to_vmx(vcpu);
6488 int maxphyaddr = cpuid_maxphyaddr(vcpu);
6489
6490 if (get_vmx_mem_address(vcpu, vmcs_readl(EXIT_QUALIFICATION),
Eugene Korenevskyf9eb4af2015-04-17 02:22:21 +00006491 vmcs_read32(VMX_INSTRUCTION_INFO), false, &gva))
Bandan Das3573e222014-05-06 02:19:16 -04006492 return 1;
6493
6494 if (kvm_read_guest_virt(&vcpu->arch.emulate_ctxt, gva, &vmptr,
6495 sizeof(vmptr), &e)) {
6496 kvm_inject_page_fault(vcpu, &e);
6497 return 1;
6498 }
6499
6500 switch (exit_reason) {
6501 case EXIT_REASON_VMON:
6502 /*
6503 * SDM 3: 24.11.5
6504 * The first 4 bytes of VMXON region contain the supported
6505 * VMCS revision identifier
6506 *
6507 * Note - IA32_VMX_BASIC[48] will never be 1
6508 * for the nested case;
6509 * which replaces physical address width with 32
6510 *
6511 */
Fabian Frederickbc39c4d2014-06-14 23:44:29 +02006512 if (!PAGE_ALIGNED(vmptr) || (vmptr >> maxphyaddr)) {
Bandan Das3573e222014-05-06 02:19:16 -04006513 nested_vmx_failInvalid(vcpu);
6514 skip_emulated_instruction(vcpu);
6515 return 1;
6516 }
6517
6518 page = nested_get_page(vcpu, vmptr);
6519 if (page == NULL ||
6520 *(u32 *)kmap(page) != VMCS12_REVISION) {
6521 nested_vmx_failInvalid(vcpu);
6522 kunmap(page);
6523 skip_emulated_instruction(vcpu);
6524 return 1;
6525 }
6526 kunmap(page);
6527 vmx->nested.vmxon_ptr = vmptr;
6528 break;
Bandan Das4291b582014-05-06 02:19:18 -04006529 case EXIT_REASON_VMCLEAR:
Fabian Frederickbc39c4d2014-06-14 23:44:29 +02006530 if (!PAGE_ALIGNED(vmptr) || (vmptr >> maxphyaddr)) {
Bandan Das4291b582014-05-06 02:19:18 -04006531 nested_vmx_failValid(vcpu,
6532 VMXERR_VMCLEAR_INVALID_ADDRESS);
6533 skip_emulated_instruction(vcpu);
6534 return 1;
6535 }
Bandan Das3573e222014-05-06 02:19:16 -04006536
Bandan Das4291b582014-05-06 02:19:18 -04006537 if (vmptr == vmx->nested.vmxon_ptr) {
6538 nested_vmx_failValid(vcpu,
6539 VMXERR_VMCLEAR_VMXON_POINTER);
6540 skip_emulated_instruction(vcpu);
6541 return 1;
6542 }
6543 break;
6544 case EXIT_REASON_VMPTRLD:
Fabian Frederickbc39c4d2014-06-14 23:44:29 +02006545 if (!PAGE_ALIGNED(vmptr) || (vmptr >> maxphyaddr)) {
Bandan Das4291b582014-05-06 02:19:18 -04006546 nested_vmx_failValid(vcpu,
6547 VMXERR_VMPTRLD_INVALID_ADDRESS);
6548 skip_emulated_instruction(vcpu);
6549 return 1;
6550 }
6551
6552 if (vmptr == vmx->nested.vmxon_ptr) {
6553 nested_vmx_failValid(vcpu,
6554 VMXERR_VMCLEAR_VMXON_POINTER);
6555 skip_emulated_instruction(vcpu);
6556 return 1;
6557 }
6558 break;
Bandan Das3573e222014-05-06 02:19:16 -04006559 default:
6560 return 1; /* shouldn't happen */
6561 }
6562
Bandan Das4291b582014-05-06 02:19:18 -04006563 if (vmpointer)
6564 *vmpointer = vmptr;
Bandan Das3573e222014-05-06 02:19:16 -04006565 return 0;
6566}
6567
6568/*
Nadav Har'Elec378ae2011-05-25 23:02:54 +03006569 * Emulate the VMXON instruction.
6570 * Currently, we just remember that VMX is active, and do not save or even
6571 * inspect the argument to VMXON (the so-called "VMXON pointer") because we
6572 * do not currently need to store anything in that guest-allocated memory
6573 * region. Consequently, VMCLEAR and VMPTRLD also do not verify that the their
6574 * argument is different from the VMXON pointer (which the spec says they do).
6575 */
6576static int handle_vmon(struct kvm_vcpu *vcpu)
6577{
6578 struct kvm_segment cs;
6579 struct vcpu_vmx *vmx = to_vmx(vcpu);
Abel Gordon8de48832013-04-18 14:37:25 +03006580 struct vmcs *shadow_vmcs;
Nadav Har'Elb3897a42013-07-08 19:12:35 +08006581 const u64 VMXON_NEEDED_FEATURES = FEATURE_CONTROL_LOCKED
6582 | FEATURE_CONTROL_VMXON_ENABLED_OUTSIDE_SMX;
Nadav Har'Elec378ae2011-05-25 23:02:54 +03006583
6584 /* The Intel VMX Instruction Reference lists a bunch of bits that
6585 * are prerequisite to running VMXON, most notably cr4.VMXE must be
6586 * set to 1 (see vmx_set_cr4() for when we allow the guest to set this).
6587 * Otherwise, we should fail with #UD. We test these now:
6588 */
6589 if (!kvm_read_cr4_bits(vcpu, X86_CR4_VMXE) ||
6590 !kvm_read_cr0_bits(vcpu, X86_CR0_PE) ||
6591 (vmx_get_rflags(vcpu) & X86_EFLAGS_VM)) {
6592 kvm_queue_exception(vcpu, UD_VECTOR);
6593 return 1;
6594 }
6595
6596 vmx_get_segment(vcpu, &cs, VCPU_SREG_CS);
6597 if (is_long_mode(vcpu) && !cs.l) {
6598 kvm_queue_exception(vcpu, UD_VECTOR);
6599 return 1;
6600 }
6601
6602 if (vmx_get_cpl(vcpu)) {
6603 kvm_inject_gp(vcpu, 0);
6604 return 1;
6605 }
Bandan Das3573e222014-05-06 02:19:16 -04006606
Bandan Das4291b582014-05-06 02:19:18 -04006607 if (nested_vmx_check_vmptr(vcpu, EXIT_REASON_VMON, NULL))
Bandan Das3573e222014-05-06 02:19:16 -04006608 return 1;
6609
Abel Gordon145c28d2013-04-18 14:36:55 +03006610 if (vmx->nested.vmxon) {
6611 nested_vmx_failValid(vcpu, VMXERR_VMXON_IN_VMX_ROOT_OPERATION);
6612 skip_emulated_instruction(vcpu);
6613 return 1;
6614 }
Nadav Har'Elb3897a42013-07-08 19:12:35 +08006615
6616 if ((vmx->nested.msr_ia32_feature_control & VMXON_NEEDED_FEATURES)
6617 != VMXON_NEEDED_FEATURES) {
6618 kvm_inject_gp(vcpu, 0);
6619 return 1;
6620 }
6621
Abel Gordon8de48832013-04-18 14:37:25 +03006622 if (enable_shadow_vmcs) {
6623 shadow_vmcs = alloc_vmcs();
6624 if (!shadow_vmcs)
6625 return -ENOMEM;
6626 /* mark vmcs as shadow */
6627 shadow_vmcs->revision_id |= (1u << 31);
6628 /* init shadow vmcs */
6629 vmcs_clear(shadow_vmcs);
6630 vmx->nested.current_shadow_vmcs = shadow_vmcs;
6631 }
Nadav Har'Elec378ae2011-05-25 23:02:54 +03006632
Nadav Har'Elff2f6fe2011-05-25 23:05:27 +03006633 INIT_LIST_HEAD(&(vmx->nested.vmcs02_pool));
6634 vmx->nested.vmcs02_num = 0;
6635
Jan Kiszkaf4124502014-03-07 20:03:13 +01006636 hrtimer_init(&vmx->nested.preemption_timer, CLOCK_MONOTONIC,
6637 HRTIMER_MODE_REL);
6638 vmx->nested.preemption_timer.function = vmx_preemption_timer_fn;
6639
Nadav Har'Elec378ae2011-05-25 23:02:54 +03006640 vmx->nested.vmxon = true;
6641
6642 skip_emulated_instruction(vcpu);
Arthur Chunqi Lia25eb112013-07-04 15:03:33 +08006643 nested_vmx_succeed(vcpu);
Nadav Har'Elec378ae2011-05-25 23:02:54 +03006644 return 1;
6645}
6646
6647/*
6648 * Intel's VMX Instruction Reference specifies a common set of prerequisites
6649 * for running VMX instructions (except VMXON, whose prerequisites are
6650 * slightly different). It also specifies what exception to inject otherwise.
6651 */
6652static int nested_vmx_check_permission(struct kvm_vcpu *vcpu)
6653{
6654 struct kvm_segment cs;
6655 struct vcpu_vmx *vmx = to_vmx(vcpu);
6656
6657 if (!vmx->nested.vmxon) {
6658 kvm_queue_exception(vcpu, UD_VECTOR);
6659 return 0;
6660 }
6661
6662 vmx_get_segment(vcpu, &cs, VCPU_SREG_CS);
6663 if ((vmx_get_rflags(vcpu) & X86_EFLAGS_VM) ||
6664 (is_long_mode(vcpu) && !cs.l)) {
6665 kvm_queue_exception(vcpu, UD_VECTOR);
6666 return 0;
6667 }
6668
6669 if (vmx_get_cpl(vcpu)) {
6670 kvm_inject_gp(vcpu, 0);
6671 return 0;
6672 }
6673
6674 return 1;
6675}
6676
Abel Gordone7953d72013-04-18 14:37:55 +03006677static inline void nested_release_vmcs12(struct vcpu_vmx *vmx)
6678{
Paolo Bonzini9a2a05b2014-07-17 11:55:46 +02006679 if (vmx->nested.current_vmptr == -1ull)
6680 return;
6681
6682 /* current_vmptr and current_vmcs12 are always set/reset together */
6683 if (WARN_ON(vmx->nested.current_vmcs12 == NULL))
6684 return;
6685
Abel Gordon012f83c2013-04-18 14:39:25 +03006686 if (enable_shadow_vmcs) {
Paolo Bonzini9a2a05b2014-07-17 11:55:46 +02006687 /* copy to memory all shadowed fields in case
6688 they were modified */
6689 copy_shadow_to_vmcs12(vmx);
6690 vmx->nested.sync_shadow_vmcs = false;
Xiao Guangrong7ec36292015-09-09 14:05:56 +08006691 vmcs_clear_bits(SECONDARY_VM_EXEC_CONTROL,
6692 SECONDARY_EXEC_SHADOW_VMCS);
Paolo Bonzini9a2a05b2014-07-17 11:55:46 +02006693 vmcs_write64(VMCS_LINK_POINTER, -1ull);
Abel Gordon012f83c2013-04-18 14:39:25 +03006694 }
Wincy Van705699a2015-02-03 23:58:17 +08006695 vmx->nested.posted_intr_nv = -1;
Abel Gordone7953d72013-04-18 14:37:55 +03006696 kunmap(vmx->nested.current_vmcs12_page);
6697 nested_release_page(vmx->nested.current_vmcs12_page);
Paolo Bonzini9a2a05b2014-07-17 11:55:46 +02006698 vmx->nested.current_vmptr = -1ull;
6699 vmx->nested.current_vmcs12 = NULL;
Abel Gordone7953d72013-04-18 14:37:55 +03006700}
6701
Nadav Har'Elec378ae2011-05-25 23:02:54 +03006702/*
6703 * Free whatever needs to be freed from vmx->nested when L1 goes down, or
6704 * just stops using VMX.
6705 */
6706static void free_nested(struct vcpu_vmx *vmx)
6707{
6708 if (!vmx->nested.vmxon)
6709 return;
Paolo Bonzini9a2a05b2014-07-17 11:55:46 +02006710
Nadav Har'Elec378ae2011-05-25 23:02:54 +03006711 vmx->nested.vmxon = false;
Paolo Bonzini9a2a05b2014-07-17 11:55:46 +02006712 nested_release_vmcs12(vmx);
Abel Gordone7953d72013-04-18 14:37:55 +03006713 if (enable_shadow_vmcs)
6714 free_vmcs(vmx->nested.current_shadow_vmcs);
Nadav Har'Elfe3ef052011-05-25 23:10:02 +03006715 /* Unpin physical memory we referred to in current vmcs02 */
6716 if (vmx->nested.apic_access_page) {
6717 nested_release_page(vmx->nested.apic_access_page);
Paolo Bonzini48d89b92014-08-26 13:27:46 +02006718 vmx->nested.apic_access_page = NULL;
Nadav Har'Elfe3ef052011-05-25 23:10:02 +03006719 }
Wanpeng Lia7c0b072014-08-21 19:46:50 +08006720 if (vmx->nested.virtual_apic_page) {
6721 nested_release_page(vmx->nested.virtual_apic_page);
Paolo Bonzini48d89b92014-08-26 13:27:46 +02006722 vmx->nested.virtual_apic_page = NULL;
Wanpeng Lia7c0b072014-08-21 19:46:50 +08006723 }
Wincy Van705699a2015-02-03 23:58:17 +08006724 if (vmx->nested.pi_desc_page) {
6725 kunmap(vmx->nested.pi_desc_page);
6726 nested_release_page(vmx->nested.pi_desc_page);
6727 vmx->nested.pi_desc_page = NULL;
6728 vmx->nested.pi_desc = NULL;
6729 }
Nadav Har'Elff2f6fe2011-05-25 23:05:27 +03006730
6731 nested_free_all_saved_vmcss(vmx);
Nadav Har'Elec378ae2011-05-25 23:02:54 +03006732}
6733
6734/* Emulate the VMXOFF instruction */
6735static int handle_vmoff(struct kvm_vcpu *vcpu)
6736{
6737 if (!nested_vmx_check_permission(vcpu))
6738 return 1;
6739 free_nested(to_vmx(vcpu));
6740 skip_emulated_instruction(vcpu);
Arthur Chunqi Lia25eb112013-07-04 15:03:33 +08006741 nested_vmx_succeed(vcpu);
Nadav Har'Elec378ae2011-05-25 23:02:54 +03006742 return 1;
6743}
6744
Nadav Har'El27d6c862011-05-25 23:06:59 +03006745/* Emulate the VMCLEAR instruction */
6746static int handle_vmclear(struct kvm_vcpu *vcpu)
6747{
6748 struct vcpu_vmx *vmx = to_vmx(vcpu);
Nadav Har'El27d6c862011-05-25 23:06:59 +03006749 gpa_t vmptr;
6750 struct vmcs12 *vmcs12;
6751 struct page *page;
Nadav Har'El27d6c862011-05-25 23:06:59 +03006752
6753 if (!nested_vmx_check_permission(vcpu))
6754 return 1;
6755
Bandan Das4291b582014-05-06 02:19:18 -04006756 if (nested_vmx_check_vmptr(vcpu, EXIT_REASON_VMCLEAR, &vmptr))
Nadav Har'El27d6c862011-05-25 23:06:59 +03006757 return 1;
6758
Paolo Bonzini9a2a05b2014-07-17 11:55:46 +02006759 if (vmptr == vmx->nested.current_vmptr)
Abel Gordone7953d72013-04-18 14:37:55 +03006760 nested_release_vmcs12(vmx);
Nadav Har'El27d6c862011-05-25 23:06:59 +03006761
6762 page = nested_get_page(vcpu, vmptr);
6763 if (page == NULL) {
6764 /*
6765 * For accurate processor emulation, VMCLEAR beyond available
6766 * physical memory should do nothing at all. However, it is
6767 * possible that a nested vmx bug, not a guest hypervisor bug,
6768 * resulted in this case, so let's shut down before doing any
6769 * more damage:
6770 */
6771 kvm_make_request(KVM_REQ_TRIPLE_FAULT, vcpu);
6772 return 1;
6773 }
6774 vmcs12 = kmap(page);
6775 vmcs12->launch_state = 0;
6776 kunmap(page);
6777 nested_release_page(page);
6778
6779 nested_free_vmcs02(vmx, vmptr);
6780
6781 skip_emulated_instruction(vcpu);
6782 nested_vmx_succeed(vcpu);
6783 return 1;
6784}
6785
Nadav Har'Elcd232ad2011-05-25 23:10:33 +03006786static int nested_vmx_run(struct kvm_vcpu *vcpu, bool launch);
6787
6788/* Emulate the VMLAUNCH instruction */
6789static int handle_vmlaunch(struct kvm_vcpu *vcpu)
6790{
6791 return nested_vmx_run(vcpu, true);
6792}
6793
6794/* Emulate the VMRESUME instruction */
6795static int handle_vmresume(struct kvm_vcpu *vcpu)
6796{
6797
6798 return nested_vmx_run(vcpu, false);
6799}
6800
Nadav Har'El49f705c2011-05-25 23:08:30 +03006801enum vmcs_field_type {
6802 VMCS_FIELD_TYPE_U16 = 0,
6803 VMCS_FIELD_TYPE_U64 = 1,
6804 VMCS_FIELD_TYPE_U32 = 2,
6805 VMCS_FIELD_TYPE_NATURAL_WIDTH = 3
6806};
6807
6808static inline int vmcs_field_type(unsigned long field)
6809{
6810 if (0x1 & field) /* the *_HIGH fields are all 32 bit */
6811 return VMCS_FIELD_TYPE_U32;
6812 return (field >> 13) & 0x3 ;
6813}
6814
6815static inline int vmcs_field_readonly(unsigned long field)
6816{
6817 return (((field >> 10) & 0x3) == 1);
6818}
6819
6820/*
6821 * Read a vmcs12 field. Since these can have varying lengths and we return
6822 * one type, we chose the biggest type (u64) and zero-extend the return value
6823 * to that size. Note that the caller, handle_vmread, might need to use only
6824 * some of the bits we return here (e.g., on 32-bit guests, only 32 bits of
6825 * 64-bit fields are to be returned).
6826 */
Paolo Bonzinia2ae9df2014-11-04 18:31:19 +01006827static inline int vmcs12_read_any(struct kvm_vcpu *vcpu,
6828 unsigned long field, u64 *ret)
Nadav Har'El49f705c2011-05-25 23:08:30 +03006829{
6830 short offset = vmcs_field_to_offset(field);
6831 char *p;
6832
6833 if (offset < 0)
Paolo Bonzinia2ae9df2014-11-04 18:31:19 +01006834 return offset;
Nadav Har'El49f705c2011-05-25 23:08:30 +03006835
6836 p = ((char *)(get_vmcs12(vcpu))) + offset;
6837
6838 switch (vmcs_field_type(field)) {
6839 case VMCS_FIELD_TYPE_NATURAL_WIDTH:
6840 *ret = *((natural_width *)p);
Paolo Bonzinia2ae9df2014-11-04 18:31:19 +01006841 return 0;
Nadav Har'El49f705c2011-05-25 23:08:30 +03006842 case VMCS_FIELD_TYPE_U16:
6843 *ret = *((u16 *)p);
Paolo Bonzinia2ae9df2014-11-04 18:31:19 +01006844 return 0;
Nadav Har'El49f705c2011-05-25 23:08:30 +03006845 case VMCS_FIELD_TYPE_U32:
6846 *ret = *((u32 *)p);
Paolo Bonzinia2ae9df2014-11-04 18:31:19 +01006847 return 0;
Nadav Har'El49f705c2011-05-25 23:08:30 +03006848 case VMCS_FIELD_TYPE_U64:
6849 *ret = *((u64 *)p);
Paolo Bonzinia2ae9df2014-11-04 18:31:19 +01006850 return 0;
Nadav Har'El49f705c2011-05-25 23:08:30 +03006851 default:
Paolo Bonzinia2ae9df2014-11-04 18:31:19 +01006852 WARN_ON(1);
6853 return -ENOENT;
Nadav Har'El49f705c2011-05-25 23:08:30 +03006854 }
6855}
6856
Abel Gordon20b97fe2013-04-18 14:36:25 +03006857
Paolo Bonzinia2ae9df2014-11-04 18:31:19 +01006858static inline int vmcs12_write_any(struct kvm_vcpu *vcpu,
6859 unsigned long field, u64 field_value){
Abel Gordon20b97fe2013-04-18 14:36:25 +03006860 short offset = vmcs_field_to_offset(field);
6861 char *p = ((char *) get_vmcs12(vcpu)) + offset;
6862 if (offset < 0)
Paolo Bonzinia2ae9df2014-11-04 18:31:19 +01006863 return offset;
Abel Gordon20b97fe2013-04-18 14:36:25 +03006864
6865 switch (vmcs_field_type(field)) {
6866 case VMCS_FIELD_TYPE_U16:
6867 *(u16 *)p = field_value;
Paolo Bonzinia2ae9df2014-11-04 18:31:19 +01006868 return 0;
Abel Gordon20b97fe2013-04-18 14:36:25 +03006869 case VMCS_FIELD_TYPE_U32:
6870 *(u32 *)p = field_value;
Paolo Bonzinia2ae9df2014-11-04 18:31:19 +01006871 return 0;
Abel Gordon20b97fe2013-04-18 14:36:25 +03006872 case VMCS_FIELD_TYPE_U64:
6873 *(u64 *)p = field_value;
Paolo Bonzinia2ae9df2014-11-04 18:31:19 +01006874 return 0;
Abel Gordon20b97fe2013-04-18 14:36:25 +03006875 case VMCS_FIELD_TYPE_NATURAL_WIDTH:
6876 *(natural_width *)p = field_value;
Paolo Bonzinia2ae9df2014-11-04 18:31:19 +01006877 return 0;
Abel Gordon20b97fe2013-04-18 14:36:25 +03006878 default:
Paolo Bonzinia2ae9df2014-11-04 18:31:19 +01006879 WARN_ON(1);
6880 return -ENOENT;
Abel Gordon20b97fe2013-04-18 14:36:25 +03006881 }
6882
6883}
6884
Abel Gordon16f5b902013-04-18 14:38:25 +03006885static void copy_shadow_to_vmcs12(struct vcpu_vmx *vmx)
6886{
6887 int i;
6888 unsigned long field;
6889 u64 field_value;
6890 struct vmcs *shadow_vmcs = vmx->nested.current_shadow_vmcs;
Mathias Krausec2bae892013-06-26 20:36:21 +02006891 const unsigned long *fields = shadow_read_write_fields;
6892 const int num_fields = max_shadow_read_write_fields;
Abel Gordon16f5b902013-04-18 14:38:25 +03006893
Jan Kiszka282da872014-10-08 18:05:39 +02006894 preempt_disable();
6895
Abel Gordon16f5b902013-04-18 14:38:25 +03006896 vmcs_load(shadow_vmcs);
6897
6898 for (i = 0; i < num_fields; i++) {
6899 field = fields[i];
6900 switch (vmcs_field_type(field)) {
6901 case VMCS_FIELD_TYPE_U16:
6902 field_value = vmcs_read16(field);
6903 break;
6904 case VMCS_FIELD_TYPE_U32:
6905 field_value = vmcs_read32(field);
6906 break;
6907 case VMCS_FIELD_TYPE_U64:
6908 field_value = vmcs_read64(field);
6909 break;
6910 case VMCS_FIELD_TYPE_NATURAL_WIDTH:
6911 field_value = vmcs_readl(field);
6912 break;
Paolo Bonzinia2ae9df2014-11-04 18:31:19 +01006913 default:
6914 WARN_ON(1);
6915 continue;
Abel Gordon16f5b902013-04-18 14:38:25 +03006916 }
6917 vmcs12_write_any(&vmx->vcpu, field, field_value);
6918 }
6919
6920 vmcs_clear(shadow_vmcs);
6921 vmcs_load(vmx->loaded_vmcs->vmcs);
Jan Kiszka282da872014-10-08 18:05:39 +02006922
6923 preempt_enable();
Abel Gordon16f5b902013-04-18 14:38:25 +03006924}
6925
Abel Gordonc3114422013-04-18 14:38:55 +03006926static void copy_vmcs12_to_shadow(struct vcpu_vmx *vmx)
6927{
Mathias Krausec2bae892013-06-26 20:36:21 +02006928 const unsigned long *fields[] = {
6929 shadow_read_write_fields,
6930 shadow_read_only_fields
Abel Gordonc3114422013-04-18 14:38:55 +03006931 };
Mathias Krausec2bae892013-06-26 20:36:21 +02006932 const int max_fields[] = {
Abel Gordonc3114422013-04-18 14:38:55 +03006933 max_shadow_read_write_fields,
6934 max_shadow_read_only_fields
6935 };
6936 int i, q;
6937 unsigned long field;
6938 u64 field_value = 0;
6939 struct vmcs *shadow_vmcs = vmx->nested.current_shadow_vmcs;
6940
6941 vmcs_load(shadow_vmcs);
6942
Mathias Krausec2bae892013-06-26 20:36:21 +02006943 for (q = 0; q < ARRAY_SIZE(fields); q++) {
Abel Gordonc3114422013-04-18 14:38:55 +03006944 for (i = 0; i < max_fields[q]; i++) {
6945 field = fields[q][i];
6946 vmcs12_read_any(&vmx->vcpu, field, &field_value);
6947
6948 switch (vmcs_field_type(field)) {
6949 case VMCS_FIELD_TYPE_U16:
6950 vmcs_write16(field, (u16)field_value);
6951 break;
6952 case VMCS_FIELD_TYPE_U32:
6953 vmcs_write32(field, (u32)field_value);
6954 break;
6955 case VMCS_FIELD_TYPE_U64:
6956 vmcs_write64(field, (u64)field_value);
6957 break;
6958 case VMCS_FIELD_TYPE_NATURAL_WIDTH:
6959 vmcs_writel(field, (long)field_value);
6960 break;
Paolo Bonzinia2ae9df2014-11-04 18:31:19 +01006961 default:
6962 WARN_ON(1);
6963 break;
Abel Gordonc3114422013-04-18 14:38:55 +03006964 }
6965 }
6966 }
6967
6968 vmcs_clear(shadow_vmcs);
6969 vmcs_load(vmx->loaded_vmcs->vmcs);
6970}
6971
Nadav Har'El49f705c2011-05-25 23:08:30 +03006972/*
6973 * VMX instructions which assume a current vmcs12 (i.e., that VMPTRLD was
6974 * used before) all generate the same failure when it is missing.
6975 */
6976static int nested_vmx_check_vmcs12(struct kvm_vcpu *vcpu)
6977{
6978 struct vcpu_vmx *vmx = to_vmx(vcpu);
6979 if (vmx->nested.current_vmptr == -1ull) {
6980 nested_vmx_failInvalid(vcpu);
6981 skip_emulated_instruction(vcpu);
6982 return 0;
6983 }
6984 return 1;
6985}
6986
6987static int handle_vmread(struct kvm_vcpu *vcpu)
6988{
6989 unsigned long field;
6990 u64 field_value;
6991 unsigned long exit_qualification = vmcs_readl(EXIT_QUALIFICATION);
6992 u32 vmx_instruction_info = vmcs_read32(VMX_INSTRUCTION_INFO);
6993 gva_t gva = 0;
6994
6995 if (!nested_vmx_check_permission(vcpu) ||
6996 !nested_vmx_check_vmcs12(vcpu))
6997 return 1;
6998
6999 /* Decode instruction info and find the field to read */
Nadav Amit27e6fb52014-06-18 17:19:26 +03007000 field = kvm_register_readl(vcpu, (((vmx_instruction_info) >> 28) & 0xf));
Nadav Har'El49f705c2011-05-25 23:08:30 +03007001 /* Read the field, zero-extended to a u64 field_value */
Paolo Bonzinia2ae9df2014-11-04 18:31:19 +01007002 if (vmcs12_read_any(vcpu, field, &field_value) < 0) {
Nadav Har'El49f705c2011-05-25 23:08:30 +03007003 nested_vmx_failValid(vcpu, VMXERR_UNSUPPORTED_VMCS_COMPONENT);
7004 skip_emulated_instruction(vcpu);
7005 return 1;
7006 }
7007 /*
7008 * Now copy part of this value to register or memory, as requested.
7009 * Note that the number of bits actually copied is 32 or 64 depending
7010 * on the guest's mode (32 or 64 bit), not on the given field's length.
7011 */
7012 if (vmx_instruction_info & (1u << 10)) {
Nadav Amit27e6fb52014-06-18 17:19:26 +03007013 kvm_register_writel(vcpu, (((vmx_instruction_info) >> 3) & 0xf),
Nadav Har'El49f705c2011-05-25 23:08:30 +03007014 field_value);
7015 } else {
7016 if (get_vmx_mem_address(vcpu, exit_qualification,
Eugene Korenevskyf9eb4af2015-04-17 02:22:21 +00007017 vmx_instruction_info, true, &gva))
Nadav Har'El49f705c2011-05-25 23:08:30 +03007018 return 1;
7019 /* _system ok, as nested_vmx_check_permission verified cpl=0 */
7020 kvm_write_guest_virt_system(&vcpu->arch.emulate_ctxt, gva,
7021 &field_value, (is_long_mode(vcpu) ? 8 : 4), NULL);
7022 }
7023
7024 nested_vmx_succeed(vcpu);
7025 skip_emulated_instruction(vcpu);
7026 return 1;
7027}
7028
7029
7030static int handle_vmwrite(struct kvm_vcpu *vcpu)
7031{
7032 unsigned long field;
7033 gva_t gva;
7034 unsigned long exit_qualification = vmcs_readl(EXIT_QUALIFICATION);
7035 u32 vmx_instruction_info = vmcs_read32(VMX_INSTRUCTION_INFO);
Nadav Har'El49f705c2011-05-25 23:08:30 +03007036 /* The value to write might be 32 or 64 bits, depending on L1's long
7037 * mode, and eventually we need to write that into a field of several
7038 * possible lengths. The code below first zero-extends the value to 64
7039 * bit (field_value), and then copies only the approriate number of
7040 * bits into the vmcs12 field.
7041 */
7042 u64 field_value = 0;
7043 struct x86_exception e;
7044
7045 if (!nested_vmx_check_permission(vcpu) ||
7046 !nested_vmx_check_vmcs12(vcpu))
7047 return 1;
7048
7049 if (vmx_instruction_info & (1u << 10))
Nadav Amit27e6fb52014-06-18 17:19:26 +03007050 field_value = kvm_register_readl(vcpu,
Nadav Har'El49f705c2011-05-25 23:08:30 +03007051 (((vmx_instruction_info) >> 3) & 0xf));
7052 else {
7053 if (get_vmx_mem_address(vcpu, exit_qualification,
Eugene Korenevskyf9eb4af2015-04-17 02:22:21 +00007054 vmx_instruction_info, false, &gva))
Nadav Har'El49f705c2011-05-25 23:08:30 +03007055 return 1;
7056 if (kvm_read_guest_virt(&vcpu->arch.emulate_ctxt, gva,
Nadav Amit27e6fb52014-06-18 17:19:26 +03007057 &field_value, (is_64_bit_mode(vcpu) ? 8 : 4), &e)) {
Nadav Har'El49f705c2011-05-25 23:08:30 +03007058 kvm_inject_page_fault(vcpu, &e);
7059 return 1;
7060 }
7061 }
7062
7063
Nadav Amit27e6fb52014-06-18 17:19:26 +03007064 field = kvm_register_readl(vcpu, (((vmx_instruction_info) >> 28) & 0xf));
Nadav Har'El49f705c2011-05-25 23:08:30 +03007065 if (vmcs_field_readonly(field)) {
7066 nested_vmx_failValid(vcpu,
7067 VMXERR_VMWRITE_READ_ONLY_VMCS_COMPONENT);
7068 skip_emulated_instruction(vcpu);
7069 return 1;
7070 }
7071
Paolo Bonzinia2ae9df2014-11-04 18:31:19 +01007072 if (vmcs12_write_any(vcpu, field, field_value) < 0) {
Nadav Har'El49f705c2011-05-25 23:08:30 +03007073 nested_vmx_failValid(vcpu, VMXERR_UNSUPPORTED_VMCS_COMPONENT);
7074 skip_emulated_instruction(vcpu);
7075 return 1;
7076 }
7077
7078 nested_vmx_succeed(vcpu);
7079 skip_emulated_instruction(vcpu);
7080 return 1;
7081}
7082
Nadav Har'El63846662011-05-25 23:07:29 +03007083/* Emulate the VMPTRLD instruction */
7084static int handle_vmptrld(struct kvm_vcpu *vcpu)
7085{
7086 struct vcpu_vmx *vmx = to_vmx(vcpu);
Nadav Har'El63846662011-05-25 23:07:29 +03007087 gpa_t vmptr;
Nadav Har'El63846662011-05-25 23:07:29 +03007088
7089 if (!nested_vmx_check_permission(vcpu))
7090 return 1;
7091
Bandan Das4291b582014-05-06 02:19:18 -04007092 if (nested_vmx_check_vmptr(vcpu, EXIT_REASON_VMPTRLD, &vmptr))
Nadav Har'El63846662011-05-25 23:07:29 +03007093 return 1;
7094
Nadav Har'El63846662011-05-25 23:07:29 +03007095 if (vmx->nested.current_vmptr != vmptr) {
7096 struct vmcs12 *new_vmcs12;
7097 struct page *page;
7098 page = nested_get_page(vcpu, vmptr);
7099 if (page == NULL) {
7100 nested_vmx_failInvalid(vcpu);
7101 skip_emulated_instruction(vcpu);
7102 return 1;
7103 }
7104 new_vmcs12 = kmap(page);
7105 if (new_vmcs12->revision_id != VMCS12_REVISION) {
7106 kunmap(page);
7107 nested_release_page_clean(page);
7108 nested_vmx_failValid(vcpu,
7109 VMXERR_VMPTRLD_INCORRECT_VMCS_REVISION_ID);
7110 skip_emulated_instruction(vcpu);
7111 return 1;
7112 }
Nadav Har'El63846662011-05-25 23:07:29 +03007113
Paolo Bonzini9a2a05b2014-07-17 11:55:46 +02007114 nested_release_vmcs12(vmx);
Nadav Har'El63846662011-05-25 23:07:29 +03007115 vmx->nested.current_vmptr = vmptr;
7116 vmx->nested.current_vmcs12 = new_vmcs12;
7117 vmx->nested.current_vmcs12_page = page;
Abel Gordon012f83c2013-04-18 14:39:25 +03007118 if (enable_shadow_vmcs) {
Xiao Guangrong7ec36292015-09-09 14:05:56 +08007119 vmcs_set_bits(SECONDARY_VM_EXEC_CONTROL,
7120 SECONDARY_EXEC_SHADOW_VMCS);
Abel Gordon8a1b9dd2013-04-18 14:39:55 +03007121 vmcs_write64(VMCS_LINK_POINTER,
7122 __pa(vmx->nested.current_shadow_vmcs));
Abel Gordon012f83c2013-04-18 14:39:25 +03007123 vmx->nested.sync_shadow_vmcs = true;
7124 }
Nadav Har'El63846662011-05-25 23:07:29 +03007125 }
7126
7127 nested_vmx_succeed(vcpu);
7128 skip_emulated_instruction(vcpu);
7129 return 1;
7130}
7131
Nadav Har'El6a4d7552011-05-25 23:08:00 +03007132/* Emulate the VMPTRST instruction */
7133static int handle_vmptrst(struct kvm_vcpu *vcpu)
7134{
7135 unsigned long exit_qualification = vmcs_readl(EXIT_QUALIFICATION);
7136 u32 vmx_instruction_info = vmcs_read32(VMX_INSTRUCTION_INFO);
7137 gva_t vmcs_gva;
7138 struct x86_exception e;
7139
7140 if (!nested_vmx_check_permission(vcpu))
7141 return 1;
7142
7143 if (get_vmx_mem_address(vcpu, exit_qualification,
Eugene Korenevskyf9eb4af2015-04-17 02:22:21 +00007144 vmx_instruction_info, true, &vmcs_gva))
Nadav Har'El6a4d7552011-05-25 23:08:00 +03007145 return 1;
7146 /* ok to use *_system, as nested_vmx_check_permission verified cpl=0 */
7147 if (kvm_write_guest_virt_system(&vcpu->arch.emulate_ctxt, vmcs_gva,
7148 (void *)&to_vmx(vcpu)->nested.current_vmptr,
7149 sizeof(u64), &e)) {
7150 kvm_inject_page_fault(vcpu, &e);
7151 return 1;
7152 }
7153 nested_vmx_succeed(vcpu);
7154 skip_emulated_instruction(vcpu);
7155 return 1;
7156}
7157
Nadav Har'Elbfd0a562013-08-05 11:07:17 +03007158/* Emulate the INVEPT instruction */
7159static int handle_invept(struct kvm_vcpu *vcpu)
7160{
Wincy Vanb9c237b2015-02-03 23:56:30 +08007161 struct vcpu_vmx *vmx = to_vmx(vcpu);
Nadav Har'Elbfd0a562013-08-05 11:07:17 +03007162 u32 vmx_instruction_info, types;
7163 unsigned long type;
7164 gva_t gva;
7165 struct x86_exception e;
7166 struct {
7167 u64 eptp, gpa;
7168 } operand;
Nadav Har'Elbfd0a562013-08-05 11:07:17 +03007169
Wincy Vanb9c237b2015-02-03 23:56:30 +08007170 if (!(vmx->nested.nested_vmx_secondary_ctls_high &
7171 SECONDARY_EXEC_ENABLE_EPT) ||
7172 !(vmx->nested.nested_vmx_ept_caps & VMX_EPT_INVEPT_BIT)) {
Nadav Har'Elbfd0a562013-08-05 11:07:17 +03007173 kvm_queue_exception(vcpu, UD_VECTOR);
7174 return 1;
7175 }
7176
7177 if (!nested_vmx_check_permission(vcpu))
7178 return 1;
7179
7180 if (!kvm_read_cr0_bits(vcpu, X86_CR0_PE)) {
7181 kvm_queue_exception(vcpu, UD_VECTOR);
7182 return 1;
7183 }
7184
7185 vmx_instruction_info = vmcs_read32(VMX_INSTRUCTION_INFO);
Nadav Amit27e6fb52014-06-18 17:19:26 +03007186 type = kvm_register_readl(vcpu, (vmx_instruction_info >> 28) & 0xf);
Nadav Har'Elbfd0a562013-08-05 11:07:17 +03007187
Wincy Vanb9c237b2015-02-03 23:56:30 +08007188 types = (vmx->nested.nested_vmx_ept_caps >> VMX_EPT_EXTENT_SHIFT) & 6;
Nadav Har'Elbfd0a562013-08-05 11:07:17 +03007189
7190 if (!(types & (1UL << type))) {
7191 nested_vmx_failValid(vcpu,
7192 VMXERR_INVALID_OPERAND_TO_INVEPT_INVVPID);
7193 return 1;
7194 }
7195
7196 /* According to the Intel VMX instruction reference, the memory
7197 * operand is read even if it isn't needed (e.g., for type==global)
7198 */
7199 if (get_vmx_mem_address(vcpu, vmcs_readl(EXIT_QUALIFICATION),
Eugene Korenevskyf9eb4af2015-04-17 02:22:21 +00007200 vmx_instruction_info, false, &gva))
Nadav Har'Elbfd0a562013-08-05 11:07:17 +03007201 return 1;
7202 if (kvm_read_guest_virt(&vcpu->arch.emulate_ctxt, gva, &operand,
7203 sizeof(operand), &e)) {
7204 kvm_inject_page_fault(vcpu, &e);
7205 return 1;
7206 }
7207
7208 switch (type) {
Nadav Har'Elbfd0a562013-08-05 11:07:17 +03007209 case VMX_EPT_EXTENT_GLOBAL:
7210 kvm_mmu_sync_roots(vcpu);
Liang Chen77c39132014-09-18 12:38:37 -04007211 kvm_make_request(KVM_REQ_TLB_FLUSH, vcpu);
Nadav Har'Elbfd0a562013-08-05 11:07:17 +03007212 nested_vmx_succeed(vcpu);
7213 break;
7214 default:
Bandan Das4b855072014-04-19 18:17:44 -04007215 /* Trap single context invalidation invept calls */
Nadav Har'Elbfd0a562013-08-05 11:07:17 +03007216 BUG_ON(1);
7217 break;
7218 }
7219
7220 skip_emulated_instruction(vcpu);
7221 return 1;
7222}
7223
Petr Matouseka642fc32014-09-23 20:22:30 +02007224static int handle_invvpid(struct kvm_vcpu *vcpu)
7225{
7226 kvm_queue_exception(vcpu, UD_VECTOR);
7227 return 1;
7228}
7229
Kai Huang843e4332015-01-28 10:54:28 +08007230static int handle_pml_full(struct kvm_vcpu *vcpu)
7231{
7232 unsigned long exit_qualification;
7233
7234 trace_kvm_pml_full(vcpu->vcpu_id);
7235
7236 exit_qualification = vmcs_readl(EXIT_QUALIFICATION);
7237
7238 /*
7239 * PML buffer FULL happened while executing iret from NMI,
7240 * "blocked by NMI" bit has to be set before next VM entry.
7241 */
7242 if (!(to_vmx(vcpu)->idt_vectoring_info & VECTORING_INFO_VALID_MASK) &&
7243 cpu_has_virtual_nmis() &&
7244 (exit_qualification & INTR_INFO_UNBLOCK_NMI))
7245 vmcs_set_bits(GUEST_INTERRUPTIBILITY_INFO,
7246 GUEST_INTR_STATE_NMI);
7247
7248 /*
7249 * PML buffer already flushed at beginning of VMEXIT. Nothing to do
7250 * here.., and there's no userspace involvement needed for PML.
7251 */
7252 return 1;
7253}
7254
Xiao Guangrong8b3e34e2015-09-09 14:05:51 +08007255static int handle_pcommit(struct kvm_vcpu *vcpu)
7256{
7257 /* we never catch pcommit instruct for L1 guest. */
7258 WARN_ON(1);
7259 return 1;
7260}
7261
Nadav Har'El0140cae2011-05-25 23:06:28 +03007262/*
Avi Kivity6aa8b732006-12-10 02:21:36 -08007263 * The exit handlers return 1 if the exit was handled fully and guest execution
7264 * may resume. Otherwise they set the kvm_run parameter to indicate what needs
7265 * to be done to userspace and return 0.
7266 */
Mathias Krause772e0312012-08-30 01:30:19 +02007267static int (*const kvm_vmx_exit_handlers[])(struct kvm_vcpu *vcpu) = {
Avi Kivity6aa8b732006-12-10 02:21:36 -08007268 [EXIT_REASON_EXCEPTION_NMI] = handle_exception,
7269 [EXIT_REASON_EXTERNAL_INTERRUPT] = handle_external_interrupt,
Avi Kivity988ad742007-02-12 00:54:36 -08007270 [EXIT_REASON_TRIPLE_FAULT] = handle_triple_fault,
Sheng Yangf08864b2008-05-15 18:23:25 +08007271 [EXIT_REASON_NMI_WINDOW] = handle_nmi_window,
Avi Kivity6aa8b732006-12-10 02:21:36 -08007272 [EXIT_REASON_IO_INSTRUCTION] = handle_io,
Avi Kivity6aa8b732006-12-10 02:21:36 -08007273 [EXIT_REASON_CR_ACCESS] = handle_cr,
7274 [EXIT_REASON_DR_ACCESS] = handle_dr,
7275 [EXIT_REASON_CPUID] = handle_cpuid,
7276 [EXIT_REASON_MSR_READ] = handle_rdmsr,
7277 [EXIT_REASON_MSR_WRITE] = handle_wrmsr,
7278 [EXIT_REASON_PENDING_INTERRUPT] = handle_interrupt_window,
7279 [EXIT_REASON_HLT] = handle_halt,
Gleb Natapovec25d5e2010-11-01 15:35:01 +02007280 [EXIT_REASON_INVD] = handle_invd,
Marcelo Tosattia7052892008-09-23 13:18:35 -03007281 [EXIT_REASON_INVLPG] = handle_invlpg,
Avi Kivityfee84b02011-11-10 14:57:25 +02007282 [EXIT_REASON_RDPMC] = handle_rdpmc,
Ingo Molnarc21415e2007-02-19 14:37:47 +02007283 [EXIT_REASON_VMCALL] = handle_vmcall,
Nadav Har'El27d6c862011-05-25 23:06:59 +03007284 [EXIT_REASON_VMCLEAR] = handle_vmclear,
Nadav Har'Elcd232ad2011-05-25 23:10:33 +03007285 [EXIT_REASON_VMLAUNCH] = handle_vmlaunch,
Nadav Har'El63846662011-05-25 23:07:29 +03007286 [EXIT_REASON_VMPTRLD] = handle_vmptrld,
Nadav Har'El6a4d7552011-05-25 23:08:00 +03007287 [EXIT_REASON_VMPTRST] = handle_vmptrst,
Nadav Har'El49f705c2011-05-25 23:08:30 +03007288 [EXIT_REASON_VMREAD] = handle_vmread,
Nadav Har'Elcd232ad2011-05-25 23:10:33 +03007289 [EXIT_REASON_VMRESUME] = handle_vmresume,
Nadav Har'El49f705c2011-05-25 23:08:30 +03007290 [EXIT_REASON_VMWRITE] = handle_vmwrite,
Nadav Har'Elec378ae2011-05-25 23:02:54 +03007291 [EXIT_REASON_VMOFF] = handle_vmoff,
7292 [EXIT_REASON_VMON] = handle_vmon,
Sheng Yangf78e0e22007-10-29 09:40:42 +08007293 [EXIT_REASON_TPR_BELOW_THRESHOLD] = handle_tpr_below_threshold,
7294 [EXIT_REASON_APIC_ACCESS] = handle_apic_access,
Yang Zhang83d4c282013-01-25 10:18:49 +08007295 [EXIT_REASON_APIC_WRITE] = handle_apic_write,
Yang Zhangc7c9c562013-01-25 10:18:51 +08007296 [EXIT_REASON_EOI_INDUCED] = handle_apic_eoi_induced,
Eddie Donge5edaa02007-11-11 12:28:35 +02007297 [EXIT_REASON_WBINVD] = handle_wbinvd,
Dexuan Cui2acf9232010-06-10 11:27:12 +08007298 [EXIT_REASON_XSETBV] = handle_xsetbv,
Izik Eidus37817f22008-03-24 23:14:53 +02007299 [EXIT_REASON_TASK_SWITCH] = handle_task_switch,
Andi Kleena0861c02009-06-08 17:37:09 +08007300 [EXIT_REASON_MCE_DURING_VMENTRY] = handle_machine_check,
Marcelo Tosatti68f89402009-06-11 12:07:43 -03007301 [EXIT_REASON_EPT_VIOLATION] = handle_ept_violation,
7302 [EXIT_REASON_EPT_MISCONFIG] = handle_ept_misconfig,
Zhai, Edwin4b8d54f2009-10-09 18:03:20 +08007303 [EXIT_REASON_PAUSE_INSTRUCTION] = handle_pause,
Gabriel L. Somlo87c00572014-05-07 16:52:13 -04007304 [EXIT_REASON_MWAIT_INSTRUCTION] = handle_mwait,
Mihai Donțu5f3d45e2015-07-05 20:08:57 +03007305 [EXIT_REASON_MONITOR_TRAP_FLAG] = handle_monitor_trap,
Gabriel L. Somlo87c00572014-05-07 16:52:13 -04007306 [EXIT_REASON_MONITOR_INSTRUCTION] = handle_monitor,
Nadav Har'Elbfd0a562013-08-05 11:07:17 +03007307 [EXIT_REASON_INVEPT] = handle_invept,
Petr Matouseka642fc32014-09-23 20:22:30 +02007308 [EXIT_REASON_INVVPID] = handle_invvpid,
Wanpeng Lif53cd632014-12-02 19:14:58 +08007309 [EXIT_REASON_XSAVES] = handle_xsaves,
7310 [EXIT_REASON_XRSTORS] = handle_xrstors,
Kai Huang843e4332015-01-28 10:54:28 +08007311 [EXIT_REASON_PML_FULL] = handle_pml_full,
Xiao Guangrong8b3e34e2015-09-09 14:05:51 +08007312 [EXIT_REASON_PCOMMIT] = handle_pcommit,
Avi Kivity6aa8b732006-12-10 02:21:36 -08007313};
7314
7315static const int kvm_vmx_max_exit_handlers =
Robert P. J. Day50a34852007-06-03 13:35:29 -04007316 ARRAY_SIZE(kvm_vmx_exit_handlers);
Avi Kivity6aa8b732006-12-10 02:21:36 -08007317
Jan Kiszka908a7bd2013-02-18 11:21:16 +01007318static bool nested_vmx_exit_handled_io(struct kvm_vcpu *vcpu,
7319 struct vmcs12 *vmcs12)
7320{
7321 unsigned long exit_qualification;
7322 gpa_t bitmap, last_bitmap;
7323 unsigned int port;
7324 int size;
7325 u8 b;
7326
Jan Kiszka908a7bd2013-02-18 11:21:16 +01007327 if (!nested_cpu_has(vmcs12, CPU_BASED_USE_IO_BITMAPS))
Zhihui Zhang2f0a6392013-12-30 15:56:29 -05007328 return nested_cpu_has(vmcs12, CPU_BASED_UNCOND_IO_EXITING);
Jan Kiszka908a7bd2013-02-18 11:21:16 +01007329
7330 exit_qualification = vmcs_readl(EXIT_QUALIFICATION);
7331
7332 port = exit_qualification >> 16;
7333 size = (exit_qualification & 7) + 1;
7334
7335 last_bitmap = (gpa_t)-1;
7336 b = -1;
7337
7338 while (size > 0) {
7339 if (port < 0x8000)
7340 bitmap = vmcs12->io_bitmap_a;
7341 else if (port < 0x10000)
7342 bitmap = vmcs12->io_bitmap_b;
7343 else
Joe Perches1d804d02015-03-30 16:46:09 -07007344 return true;
Jan Kiszka908a7bd2013-02-18 11:21:16 +01007345 bitmap += (port & 0x7fff) / 8;
7346
7347 if (last_bitmap != bitmap)
Paolo Bonzini54bf36a2015-04-08 15:39:23 +02007348 if (kvm_vcpu_read_guest(vcpu, bitmap, &b, 1))
Joe Perches1d804d02015-03-30 16:46:09 -07007349 return true;
Jan Kiszka908a7bd2013-02-18 11:21:16 +01007350 if (b & (1 << (port & 7)))
Joe Perches1d804d02015-03-30 16:46:09 -07007351 return true;
Jan Kiszka908a7bd2013-02-18 11:21:16 +01007352
7353 port++;
7354 size--;
7355 last_bitmap = bitmap;
7356 }
7357
Joe Perches1d804d02015-03-30 16:46:09 -07007358 return false;
Jan Kiszka908a7bd2013-02-18 11:21:16 +01007359}
7360
Nadav Har'El644d7112011-05-25 23:12:35 +03007361/*
7362 * Return 1 if we should exit from L2 to L1 to handle an MSR access access,
7363 * rather than handle it ourselves in L0. I.e., check whether L1 expressed
7364 * disinterest in the current event (read or write a specific MSR) by using an
7365 * MSR bitmap. This may be the case even when L0 doesn't use MSR bitmaps.
7366 */
7367static bool nested_vmx_exit_handled_msr(struct kvm_vcpu *vcpu,
7368 struct vmcs12 *vmcs12, u32 exit_reason)
7369{
7370 u32 msr_index = vcpu->arch.regs[VCPU_REGS_RCX];
7371 gpa_t bitmap;
7372
Jan Kiszkacbd29cb2013-02-11 12:19:28 +01007373 if (!nested_cpu_has(vmcs12, CPU_BASED_USE_MSR_BITMAPS))
Joe Perches1d804d02015-03-30 16:46:09 -07007374 return true;
Nadav Har'El644d7112011-05-25 23:12:35 +03007375
7376 /*
7377 * The MSR_BITMAP page is divided into four 1024-byte bitmaps,
7378 * for the four combinations of read/write and low/high MSR numbers.
7379 * First we need to figure out which of the four to use:
7380 */
7381 bitmap = vmcs12->msr_bitmap;
7382 if (exit_reason == EXIT_REASON_MSR_WRITE)
7383 bitmap += 2048;
7384 if (msr_index >= 0xc0000000) {
7385 msr_index -= 0xc0000000;
7386 bitmap += 1024;
7387 }
7388
7389 /* Then read the msr_index'th bit from this bitmap: */
7390 if (msr_index < 1024*8) {
7391 unsigned char b;
Paolo Bonzini54bf36a2015-04-08 15:39:23 +02007392 if (kvm_vcpu_read_guest(vcpu, bitmap + msr_index/8, &b, 1))
Joe Perches1d804d02015-03-30 16:46:09 -07007393 return true;
Nadav Har'El644d7112011-05-25 23:12:35 +03007394 return 1 & (b >> (msr_index & 7));
7395 } else
Joe Perches1d804d02015-03-30 16:46:09 -07007396 return true; /* let L1 handle the wrong parameter */
Nadav Har'El644d7112011-05-25 23:12:35 +03007397}
7398
7399/*
7400 * Return 1 if we should exit from L2 to L1 to handle a CR access exit,
7401 * rather than handle it ourselves in L0. I.e., check if L1 wanted to
7402 * intercept (via guest_host_mask etc.) the current event.
7403 */
7404static bool nested_vmx_exit_handled_cr(struct kvm_vcpu *vcpu,
7405 struct vmcs12 *vmcs12)
7406{
7407 unsigned long exit_qualification = vmcs_readl(EXIT_QUALIFICATION);
7408 int cr = exit_qualification & 15;
7409 int reg = (exit_qualification >> 8) & 15;
Nadav Amit1e32c072014-06-18 17:19:25 +03007410 unsigned long val = kvm_register_readl(vcpu, reg);
Nadav Har'El644d7112011-05-25 23:12:35 +03007411
7412 switch ((exit_qualification >> 4) & 3) {
7413 case 0: /* mov to cr */
7414 switch (cr) {
7415 case 0:
7416 if (vmcs12->cr0_guest_host_mask &
7417 (val ^ vmcs12->cr0_read_shadow))
Joe Perches1d804d02015-03-30 16:46:09 -07007418 return true;
Nadav Har'El644d7112011-05-25 23:12:35 +03007419 break;
7420 case 3:
7421 if ((vmcs12->cr3_target_count >= 1 &&
7422 vmcs12->cr3_target_value0 == val) ||
7423 (vmcs12->cr3_target_count >= 2 &&
7424 vmcs12->cr3_target_value1 == val) ||
7425 (vmcs12->cr3_target_count >= 3 &&
7426 vmcs12->cr3_target_value2 == val) ||
7427 (vmcs12->cr3_target_count >= 4 &&
7428 vmcs12->cr3_target_value3 == val))
Joe Perches1d804d02015-03-30 16:46:09 -07007429 return false;
Nadav Har'El644d7112011-05-25 23:12:35 +03007430 if (nested_cpu_has(vmcs12, CPU_BASED_CR3_LOAD_EXITING))
Joe Perches1d804d02015-03-30 16:46:09 -07007431 return true;
Nadav Har'El644d7112011-05-25 23:12:35 +03007432 break;
7433 case 4:
7434 if (vmcs12->cr4_guest_host_mask &
7435 (vmcs12->cr4_read_shadow ^ val))
Joe Perches1d804d02015-03-30 16:46:09 -07007436 return true;
Nadav Har'El644d7112011-05-25 23:12:35 +03007437 break;
7438 case 8:
7439 if (nested_cpu_has(vmcs12, CPU_BASED_CR8_LOAD_EXITING))
Joe Perches1d804d02015-03-30 16:46:09 -07007440 return true;
Nadav Har'El644d7112011-05-25 23:12:35 +03007441 break;
7442 }
7443 break;
7444 case 2: /* clts */
7445 if ((vmcs12->cr0_guest_host_mask & X86_CR0_TS) &&
7446 (vmcs12->cr0_read_shadow & X86_CR0_TS))
Joe Perches1d804d02015-03-30 16:46:09 -07007447 return true;
Nadav Har'El644d7112011-05-25 23:12:35 +03007448 break;
7449 case 1: /* mov from cr */
7450 switch (cr) {
7451 case 3:
7452 if (vmcs12->cpu_based_vm_exec_control &
7453 CPU_BASED_CR3_STORE_EXITING)
Joe Perches1d804d02015-03-30 16:46:09 -07007454 return true;
Nadav Har'El644d7112011-05-25 23:12:35 +03007455 break;
7456 case 8:
7457 if (vmcs12->cpu_based_vm_exec_control &
7458 CPU_BASED_CR8_STORE_EXITING)
Joe Perches1d804d02015-03-30 16:46:09 -07007459 return true;
Nadav Har'El644d7112011-05-25 23:12:35 +03007460 break;
7461 }
7462 break;
7463 case 3: /* lmsw */
7464 /*
7465 * lmsw can change bits 1..3 of cr0, and only set bit 0 of
7466 * cr0. Other attempted changes are ignored, with no exit.
7467 */
7468 if (vmcs12->cr0_guest_host_mask & 0xe &
7469 (val ^ vmcs12->cr0_read_shadow))
Joe Perches1d804d02015-03-30 16:46:09 -07007470 return true;
Nadav Har'El644d7112011-05-25 23:12:35 +03007471 if ((vmcs12->cr0_guest_host_mask & 0x1) &&
7472 !(vmcs12->cr0_read_shadow & 0x1) &&
7473 (val & 0x1))
Joe Perches1d804d02015-03-30 16:46:09 -07007474 return true;
Nadav Har'El644d7112011-05-25 23:12:35 +03007475 break;
7476 }
Joe Perches1d804d02015-03-30 16:46:09 -07007477 return false;
Nadav Har'El644d7112011-05-25 23:12:35 +03007478}
7479
7480/*
7481 * Return 1 if we should exit from L2 to L1 to handle an exit, or 0 if we
7482 * should handle it ourselves in L0 (and then continue L2). Only call this
7483 * when in is_guest_mode (L2).
7484 */
7485static bool nested_vmx_exit_handled(struct kvm_vcpu *vcpu)
7486{
Nadav Har'El644d7112011-05-25 23:12:35 +03007487 u32 intr_info = vmcs_read32(VM_EXIT_INTR_INFO);
7488 struct vcpu_vmx *vmx = to_vmx(vcpu);
7489 struct vmcs12 *vmcs12 = get_vmcs12(vcpu);
Jan Kiszka957c8972013-02-24 14:11:34 +01007490 u32 exit_reason = vmx->exit_reason;
Nadav Har'El644d7112011-05-25 23:12:35 +03007491
Jan Kiszka542060e2014-01-04 18:47:21 +01007492 trace_kvm_nested_vmexit(kvm_rip_read(vcpu), exit_reason,
7493 vmcs_readl(EXIT_QUALIFICATION),
7494 vmx->idt_vectoring_info,
7495 intr_info,
7496 vmcs_read32(VM_EXIT_INTR_ERROR_CODE),
7497 KVM_ISA_VMX);
7498
Nadav Har'El644d7112011-05-25 23:12:35 +03007499 if (vmx->nested.nested_run_pending)
Joe Perches1d804d02015-03-30 16:46:09 -07007500 return false;
Nadav Har'El644d7112011-05-25 23:12:35 +03007501
7502 if (unlikely(vmx->fail)) {
Jan Kiszkabd801582011-09-12 11:26:22 +02007503 pr_info_ratelimited("%s failed vm entry %x\n", __func__,
7504 vmcs_read32(VM_INSTRUCTION_ERROR));
Joe Perches1d804d02015-03-30 16:46:09 -07007505 return true;
Nadav Har'El644d7112011-05-25 23:12:35 +03007506 }
7507
7508 switch (exit_reason) {
7509 case EXIT_REASON_EXCEPTION_NMI:
7510 if (!is_exception(intr_info))
Joe Perches1d804d02015-03-30 16:46:09 -07007511 return false;
Nadav Har'El644d7112011-05-25 23:12:35 +03007512 else if (is_page_fault(intr_info))
7513 return enable_ept;
Anthoine Bourgeoise504c902013-11-13 11:45:37 +01007514 else if (is_no_device(intr_info) &&
Paolo Bonziniccf98442014-02-27 22:54:11 +01007515 !(vmcs12->guest_cr0 & X86_CR0_TS))
Joe Perches1d804d02015-03-30 16:46:09 -07007516 return false;
Nadav Har'El644d7112011-05-25 23:12:35 +03007517 return vmcs12->exception_bitmap &
7518 (1u << (intr_info & INTR_INFO_VECTOR_MASK));
7519 case EXIT_REASON_EXTERNAL_INTERRUPT:
Joe Perches1d804d02015-03-30 16:46:09 -07007520 return false;
Nadav Har'El644d7112011-05-25 23:12:35 +03007521 case EXIT_REASON_TRIPLE_FAULT:
Joe Perches1d804d02015-03-30 16:46:09 -07007522 return true;
Nadav Har'El644d7112011-05-25 23:12:35 +03007523 case EXIT_REASON_PENDING_INTERRUPT:
Jan Kiszka3b656cf2013-04-14 12:12:45 +02007524 return nested_cpu_has(vmcs12, CPU_BASED_VIRTUAL_INTR_PENDING);
Nadav Har'El644d7112011-05-25 23:12:35 +03007525 case EXIT_REASON_NMI_WINDOW:
Jan Kiszka3b656cf2013-04-14 12:12:45 +02007526 return nested_cpu_has(vmcs12, CPU_BASED_VIRTUAL_NMI_PENDING);
Nadav Har'El644d7112011-05-25 23:12:35 +03007527 case EXIT_REASON_TASK_SWITCH:
Joe Perches1d804d02015-03-30 16:46:09 -07007528 return true;
Nadav Har'El644d7112011-05-25 23:12:35 +03007529 case EXIT_REASON_CPUID:
Marcelo Tosattibc613492014-09-18 18:24:57 -03007530 if (kvm_register_read(vcpu, VCPU_REGS_RAX) == 0xa)
Joe Perches1d804d02015-03-30 16:46:09 -07007531 return false;
7532 return true;
Nadav Har'El644d7112011-05-25 23:12:35 +03007533 case EXIT_REASON_HLT:
7534 return nested_cpu_has(vmcs12, CPU_BASED_HLT_EXITING);
7535 case EXIT_REASON_INVD:
Joe Perches1d804d02015-03-30 16:46:09 -07007536 return true;
Nadav Har'El644d7112011-05-25 23:12:35 +03007537 case EXIT_REASON_INVLPG:
7538 return nested_cpu_has(vmcs12, CPU_BASED_INVLPG_EXITING);
7539 case EXIT_REASON_RDPMC:
7540 return nested_cpu_has(vmcs12, CPU_BASED_RDPMC_EXITING);
Jan Kiszkab3a2a902015-03-23 19:27:19 +01007541 case EXIT_REASON_RDTSC: case EXIT_REASON_RDTSCP:
Nadav Har'El644d7112011-05-25 23:12:35 +03007542 return nested_cpu_has(vmcs12, CPU_BASED_RDTSC_EXITING);
7543 case EXIT_REASON_VMCALL: case EXIT_REASON_VMCLEAR:
7544 case EXIT_REASON_VMLAUNCH: case EXIT_REASON_VMPTRLD:
7545 case EXIT_REASON_VMPTRST: case EXIT_REASON_VMREAD:
7546 case EXIT_REASON_VMRESUME: case EXIT_REASON_VMWRITE:
7547 case EXIT_REASON_VMOFF: case EXIT_REASON_VMON:
Petr Matouseka642fc32014-09-23 20:22:30 +02007548 case EXIT_REASON_INVEPT: case EXIT_REASON_INVVPID:
Nadav Har'El644d7112011-05-25 23:12:35 +03007549 /*
7550 * VMX instructions trap unconditionally. This allows L1 to
7551 * emulate them for its L2 guest, i.e., allows 3-level nesting!
7552 */
Joe Perches1d804d02015-03-30 16:46:09 -07007553 return true;
Nadav Har'El644d7112011-05-25 23:12:35 +03007554 case EXIT_REASON_CR_ACCESS:
7555 return nested_vmx_exit_handled_cr(vcpu, vmcs12);
7556 case EXIT_REASON_DR_ACCESS:
7557 return nested_cpu_has(vmcs12, CPU_BASED_MOV_DR_EXITING);
7558 case EXIT_REASON_IO_INSTRUCTION:
Jan Kiszka908a7bd2013-02-18 11:21:16 +01007559 return nested_vmx_exit_handled_io(vcpu, vmcs12);
Nadav Har'El644d7112011-05-25 23:12:35 +03007560 case EXIT_REASON_MSR_READ:
7561 case EXIT_REASON_MSR_WRITE:
7562 return nested_vmx_exit_handled_msr(vcpu, vmcs12, exit_reason);
7563 case EXIT_REASON_INVALID_STATE:
Joe Perches1d804d02015-03-30 16:46:09 -07007564 return true;
Nadav Har'El644d7112011-05-25 23:12:35 +03007565 case EXIT_REASON_MWAIT_INSTRUCTION:
7566 return nested_cpu_has(vmcs12, CPU_BASED_MWAIT_EXITING);
Mihai Donțu5f3d45e2015-07-05 20:08:57 +03007567 case EXIT_REASON_MONITOR_TRAP_FLAG:
7568 return nested_cpu_has(vmcs12, CPU_BASED_MONITOR_TRAP_FLAG);
Nadav Har'El644d7112011-05-25 23:12:35 +03007569 case EXIT_REASON_MONITOR_INSTRUCTION:
7570 return nested_cpu_has(vmcs12, CPU_BASED_MONITOR_EXITING);
7571 case EXIT_REASON_PAUSE_INSTRUCTION:
7572 return nested_cpu_has(vmcs12, CPU_BASED_PAUSE_EXITING) ||
7573 nested_cpu_has2(vmcs12,
7574 SECONDARY_EXEC_PAUSE_LOOP_EXITING);
7575 case EXIT_REASON_MCE_DURING_VMENTRY:
Joe Perches1d804d02015-03-30 16:46:09 -07007576 return false;
Nadav Har'El644d7112011-05-25 23:12:35 +03007577 case EXIT_REASON_TPR_BELOW_THRESHOLD:
Wanpeng Lia7c0b072014-08-21 19:46:50 +08007578 return nested_cpu_has(vmcs12, CPU_BASED_TPR_SHADOW);
Nadav Har'El644d7112011-05-25 23:12:35 +03007579 case EXIT_REASON_APIC_ACCESS:
7580 return nested_cpu_has2(vmcs12,
7581 SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES);
Wincy Van82f0dd42015-02-03 23:57:18 +08007582 case EXIT_REASON_APIC_WRITE:
Wincy Van608406e2015-02-03 23:57:51 +08007583 case EXIT_REASON_EOI_INDUCED:
7584 /* apic_write and eoi_induced should exit unconditionally. */
Joe Perches1d804d02015-03-30 16:46:09 -07007585 return true;
Nadav Har'El644d7112011-05-25 23:12:35 +03007586 case EXIT_REASON_EPT_VIOLATION:
Nadav Har'El2b1be672013-08-05 11:07:19 +03007587 /*
7588 * L0 always deals with the EPT violation. If nested EPT is
7589 * used, and the nested mmu code discovers that the address is
7590 * missing in the guest EPT table (EPT12), the EPT violation
7591 * will be injected with nested_ept_inject_page_fault()
7592 */
Joe Perches1d804d02015-03-30 16:46:09 -07007593 return false;
Nadav Har'El644d7112011-05-25 23:12:35 +03007594 case EXIT_REASON_EPT_MISCONFIG:
Nadav Har'El2b1be672013-08-05 11:07:19 +03007595 /*
7596 * L2 never uses directly L1's EPT, but rather L0's own EPT
7597 * table (shadow on EPT) or a merged EPT table that L0 built
7598 * (EPT on EPT). So any problems with the structure of the
7599 * table is L0's fault.
7600 */
Joe Perches1d804d02015-03-30 16:46:09 -07007601 return false;
Nadav Har'El644d7112011-05-25 23:12:35 +03007602 case EXIT_REASON_WBINVD:
7603 return nested_cpu_has2(vmcs12, SECONDARY_EXEC_WBINVD_EXITING);
7604 case EXIT_REASON_XSETBV:
Joe Perches1d804d02015-03-30 16:46:09 -07007605 return true;
Wanpeng Li81dc01f2014-12-04 19:11:07 +08007606 case EXIT_REASON_XSAVES: case EXIT_REASON_XRSTORS:
7607 /*
7608 * This should never happen, since it is not possible to
7609 * set XSS to a non-zero value---neither in L1 nor in L2.
7610 * If if it were, XSS would have to be checked against
7611 * the XSS exit bitmap in vmcs12.
7612 */
7613 return nested_cpu_has2(vmcs12, SECONDARY_EXEC_XSAVES);
Xiao Guangrong8b3e34e2015-09-09 14:05:51 +08007614 case EXIT_REASON_PCOMMIT:
7615 return nested_cpu_has2(vmcs12, SECONDARY_EXEC_PCOMMIT);
Nadav Har'El644d7112011-05-25 23:12:35 +03007616 default:
Joe Perches1d804d02015-03-30 16:46:09 -07007617 return true;
Nadav Har'El644d7112011-05-25 23:12:35 +03007618 }
7619}
7620
Avi Kivity586f9602010-11-18 13:09:54 +02007621static void vmx_get_exit_info(struct kvm_vcpu *vcpu, u64 *info1, u64 *info2)
7622{
7623 *info1 = vmcs_readl(EXIT_QUALIFICATION);
7624 *info2 = vmcs_read32(VM_EXIT_INTR_INFO);
7625}
7626
Kai Huang843e4332015-01-28 10:54:28 +08007627static int vmx_enable_pml(struct vcpu_vmx *vmx)
7628{
7629 struct page *pml_pg;
Kai Huang843e4332015-01-28 10:54:28 +08007630
7631 pml_pg = alloc_page(GFP_KERNEL | __GFP_ZERO);
7632 if (!pml_pg)
7633 return -ENOMEM;
7634
7635 vmx->pml_pg = pml_pg;
7636
7637 vmcs_write64(PML_ADDRESS, page_to_phys(vmx->pml_pg));
7638 vmcs_write16(GUEST_PML_INDEX, PML_ENTITY_NUM - 1);
7639
Xiao Guangrong7ec36292015-09-09 14:05:56 +08007640 vmcs_set_bits(SECONDARY_VM_EXEC_CONTROL, SECONDARY_EXEC_ENABLE_PML);
Kai Huang843e4332015-01-28 10:54:28 +08007641
7642 return 0;
7643}
7644
7645static void vmx_disable_pml(struct vcpu_vmx *vmx)
7646{
Kai Huang843e4332015-01-28 10:54:28 +08007647 ASSERT(vmx->pml_pg);
7648 __free_page(vmx->pml_pg);
7649 vmx->pml_pg = NULL;
7650
Xiao Guangrong7ec36292015-09-09 14:05:56 +08007651 vmcs_clear_bits(SECONDARY_VM_EXEC_CONTROL, SECONDARY_EXEC_ENABLE_PML);
Kai Huang843e4332015-01-28 10:54:28 +08007652}
7653
Paolo Bonzini54bf36a2015-04-08 15:39:23 +02007654static void vmx_flush_pml_buffer(struct kvm_vcpu *vcpu)
Kai Huang843e4332015-01-28 10:54:28 +08007655{
Paolo Bonzini54bf36a2015-04-08 15:39:23 +02007656 struct vcpu_vmx *vmx = to_vmx(vcpu);
Kai Huang843e4332015-01-28 10:54:28 +08007657 u64 *pml_buf;
7658 u16 pml_idx;
7659
7660 pml_idx = vmcs_read16(GUEST_PML_INDEX);
7661
7662 /* Do nothing if PML buffer is empty */
7663 if (pml_idx == (PML_ENTITY_NUM - 1))
7664 return;
7665
7666 /* PML index always points to next available PML buffer entity */
7667 if (pml_idx >= PML_ENTITY_NUM)
7668 pml_idx = 0;
7669 else
7670 pml_idx++;
7671
7672 pml_buf = page_address(vmx->pml_pg);
7673 for (; pml_idx < PML_ENTITY_NUM; pml_idx++) {
7674 u64 gpa;
7675
7676 gpa = pml_buf[pml_idx];
7677 WARN_ON(gpa & (PAGE_SIZE - 1));
Paolo Bonzini54bf36a2015-04-08 15:39:23 +02007678 kvm_vcpu_mark_page_dirty(vcpu, gpa >> PAGE_SHIFT);
Kai Huang843e4332015-01-28 10:54:28 +08007679 }
7680
7681 /* reset PML index */
7682 vmcs_write16(GUEST_PML_INDEX, PML_ENTITY_NUM - 1);
7683}
7684
7685/*
7686 * Flush all vcpus' PML buffer and update logged GPAs to dirty_bitmap.
7687 * Called before reporting dirty_bitmap to userspace.
7688 */
7689static void kvm_flush_pml_buffers(struct kvm *kvm)
7690{
7691 int i;
7692 struct kvm_vcpu *vcpu;
7693 /*
7694 * We only need to kick vcpu out of guest mode here, as PML buffer
7695 * is flushed at beginning of all VMEXITs, and it's obvious that only
7696 * vcpus running in guest are possible to have unflushed GPAs in PML
7697 * buffer.
7698 */
7699 kvm_for_each_vcpu(i, vcpu, kvm)
7700 kvm_vcpu_kick(vcpu);
7701}
7702
Paolo Bonzini4eb64dc2015-04-30 12:57:28 +02007703static void vmx_dump_sel(char *name, uint32_t sel)
7704{
7705 pr_err("%s sel=0x%04x, attr=0x%05x, limit=0x%08x, base=0x%016lx\n",
7706 name, vmcs_read32(sel),
7707 vmcs_read32(sel + GUEST_ES_AR_BYTES - GUEST_ES_SELECTOR),
7708 vmcs_read32(sel + GUEST_ES_LIMIT - GUEST_ES_SELECTOR),
7709 vmcs_readl(sel + GUEST_ES_BASE - GUEST_ES_SELECTOR));
7710}
7711
7712static void vmx_dump_dtsel(char *name, uint32_t limit)
7713{
7714 pr_err("%s limit=0x%08x, base=0x%016lx\n",
7715 name, vmcs_read32(limit),
7716 vmcs_readl(limit + GUEST_GDTR_BASE - GUEST_GDTR_LIMIT));
7717}
7718
7719static void dump_vmcs(void)
7720{
7721 u32 vmentry_ctl = vmcs_read32(VM_ENTRY_CONTROLS);
7722 u32 vmexit_ctl = vmcs_read32(VM_EXIT_CONTROLS);
7723 u32 cpu_based_exec_ctrl = vmcs_read32(CPU_BASED_VM_EXEC_CONTROL);
7724 u32 pin_based_exec_ctrl = vmcs_read32(PIN_BASED_VM_EXEC_CONTROL);
7725 u32 secondary_exec_control = 0;
7726 unsigned long cr4 = vmcs_readl(GUEST_CR4);
7727 u64 efer = vmcs_readl(GUEST_IA32_EFER);
7728 int i, n;
7729
7730 if (cpu_has_secondary_exec_ctrls())
7731 secondary_exec_control = vmcs_read32(SECONDARY_VM_EXEC_CONTROL);
7732
7733 pr_err("*** Guest State ***\n");
7734 pr_err("CR0: actual=0x%016lx, shadow=0x%016lx, gh_mask=%016lx\n",
7735 vmcs_readl(GUEST_CR0), vmcs_readl(CR0_READ_SHADOW),
7736 vmcs_readl(CR0_GUEST_HOST_MASK));
7737 pr_err("CR4: actual=0x%016lx, shadow=0x%016lx, gh_mask=%016lx\n",
7738 cr4, vmcs_readl(CR4_READ_SHADOW), vmcs_readl(CR4_GUEST_HOST_MASK));
7739 pr_err("CR3 = 0x%016lx\n", vmcs_readl(GUEST_CR3));
7740 if ((secondary_exec_control & SECONDARY_EXEC_ENABLE_EPT) &&
7741 (cr4 & X86_CR4_PAE) && !(efer & EFER_LMA))
7742 {
7743 pr_err("PDPTR0 = 0x%016lx PDPTR1 = 0x%016lx\n",
7744 vmcs_readl(GUEST_PDPTR0), vmcs_readl(GUEST_PDPTR1));
7745 pr_err("PDPTR2 = 0x%016lx PDPTR3 = 0x%016lx\n",
7746 vmcs_readl(GUEST_PDPTR2), vmcs_readl(GUEST_PDPTR3));
7747 }
7748 pr_err("RSP = 0x%016lx RIP = 0x%016lx\n",
7749 vmcs_readl(GUEST_RSP), vmcs_readl(GUEST_RIP));
7750 pr_err("RFLAGS=0x%08lx DR7 = 0x%016lx\n",
7751 vmcs_readl(GUEST_RFLAGS), vmcs_readl(GUEST_DR7));
7752 pr_err("Sysenter RSP=%016lx CS:RIP=%04x:%016lx\n",
7753 vmcs_readl(GUEST_SYSENTER_ESP),
7754 vmcs_read32(GUEST_SYSENTER_CS), vmcs_readl(GUEST_SYSENTER_EIP));
7755 vmx_dump_sel("CS: ", GUEST_CS_SELECTOR);
7756 vmx_dump_sel("DS: ", GUEST_DS_SELECTOR);
7757 vmx_dump_sel("SS: ", GUEST_SS_SELECTOR);
7758 vmx_dump_sel("ES: ", GUEST_ES_SELECTOR);
7759 vmx_dump_sel("FS: ", GUEST_FS_SELECTOR);
7760 vmx_dump_sel("GS: ", GUEST_GS_SELECTOR);
7761 vmx_dump_dtsel("GDTR:", GUEST_GDTR_LIMIT);
7762 vmx_dump_sel("LDTR:", GUEST_LDTR_SELECTOR);
7763 vmx_dump_dtsel("IDTR:", GUEST_IDTR_LIMIT);
7764 vmx_dump_sel("TR: ", GUEST_TR_SELECTOR);
7765 if ((vmexit_ctl & (VM_EXIT_SAVE_IA32_PAT | VM_EXIT_SAVE_IA32_EFER)) ||
7766 (vmentry_ctl & (VM_ENTRY_LOAD_IA32_PAT | VM_ENTRY_LOAD_IA32_EFER)))
7767 pr_err("EFER = 0x%016llx PAT = 0x%016lx\n",
7768 efer, vmcs_readl(GUEST_IA32_PAT));
7769 pr_err("DebugCtl = 0x%016lx DebugExceptions = 0x%016lx\n",
7770 vmcs_readl(GUEST_IA32_DEBUGCTL),
7771 vmcs_readl(GUEST_PENDING_DBG_EXCEPTIONS));
7772 if (vmentry_ctl & VM_ENTRY_LOAD_IA32_PERF_GLOBAL_CTRL)
7773 pr_err("PerfGlobCtl = 0x%016lx\n",
7774 vmcs_readl(GUEST_IA32_PERF_GLOBAL_CTRL));
7775 if (vmentry_ctl & VM_ENTRY_LOAD_BNDCFGS)
7776 pr_err("BndCfgS = 0x%016lx\n", vmcs_readl(GUEST_BNDCFGS));
7777 pr_err("Interruptibility = %08x ActivityState = %08x\n",
7778 vmcs_read32(GUEST_INTERRUPTIBILITY_INFO),
7779 vmcs_read32(GUEST_ACTIVITY_STATE));
7780 if (secondary_exec_control & SECONDARY_EXEC_VIRTUAL_INTR_DELIVERY)
7781 pr_err("InterruptStatus = %04x\n",
7782 vmcs_read16(GUEST_INTR_STATUS));
7783
7784 pr_err("*** Host State ***\n");
7785 pr_err("RIP = 0x%016lx RSP = 0x%016lx\n",
7786 vmcs_readl(HOST_RIP), vmcs_readl(HOST_RSP));
7787 pr_err("CS=%04x SS=%04x DS=%04x ES=%04x FS=%04x GS=%04x TR=%04x\n",
7788 vmcs_read16(HOST_CS_SELECTOR), vmcs_read16(HOST_SS_SELECTOR),
7789 vmcs_read16(HOST_DS_SELECTOR), vmcs_read16(HOST_ES_SELECTOR),
7790 vmcs_read16(HOST_FS_SELECTOR), vmcs_read16(HOST_GS_SELECTOR),
7791 vmcs_read16(HOST_TR_SELECTOR));
7792 pr_err("FSBase=%016lx GSBase=%016lx TRBase=%016lx\n",
7793 vmcs_readl(HOST_FS_BASE), vmcs_readl(HOST_GS_BASE),
7794 vmcs_readl(HOST_TR_BASE));
7795 pr_err("GDTBase=%016lx IDTBase=%016lx\n",
7796 vmcs_readl(HOST_GDTR_BASE), vmcs_readl(HOST_IDTR_BASE));
7797 pr_err("CR0=%016lx CR3=%016lx CR4=%016lx\n",
7798 vmcs_readl(HOST_CR0), vmcs_readl(HOST_CR3),
7799 vmcs_readl(HOST_CR4));
7800 pr_err("Sysenter RSP=%016lx CS:RIP=%04x:%016lx\n",
7801 vmcs_readl(HOST_IA32_SYSENTER_ESP),
7802 vmcs_read32(HOST_IA32_SYSENTER_CS),
7803 vmcs_readl(HOST_IA32_SYSENTER_EIP));
7804 if (vmexit_ctl & (VM_EXIT_LOAD_IA32_PAT | VM_EXIT_LOAD_IA32_EFER))
7805 pr_err("EFER = 0x%016lx PAT = 0x%016lx\n",
7806 vmcs_readl(HOST_IA32_EFER), vmcs_readl(HOST_IA32_PAT));
7807 if (vmexit_ctl & VM_EXIT_LOAD_IA32_PERF_GLOBAL_CTRL)
7808 pr_err("PerfGlobCtl = 0x%016lx\n",
7809 vmcs_readl(HOST_IA32_PERF_GLOBAL_CTRL));
7810
7811 pr_err("*** Control State ***\n");
7812 pr_err("PinBased=%08x CPUBased=%08x SecondaryExec=%08x\n",
7813 pin_based_exec_ctrl, cpu_based_exec_ctrl, secondary_exec_control);
7814 pr_err("EntryControls=%08x ExitControls=%08x\n", vmentry_ctl, vmexit_ctl);
7815 pr_err("ExceptionBitmap=%08x PFECmask=%08x PFECmatch=%08x\n",
7816 vmcs_read32(EXCEPTION_BITMAP),
7817 vmcs_read32(PAGE_FAULT_ERROR_CODE_MASK),
7818 vmcs_read32(PAGE_FAULT_ERROR_CODE_MATCH));
7819 pr_err("VMEntry: intr_info=%08x errcode=%08x ilen=%08x\n",
7820 vmcs_read32(VM_ENTRY_INTR_INFO_FIELD),
7821 vmcs_read32(VM_ENTRY_EXCEPTION_ERROR_CODE),
7822 vmcs_read32(VM_ENTRY_INSTRUCTION_LEN));
7823 pr_err("VMExit: intr_info=%08x errcode=%08x ilen=%08x\n",
7824 vmcs_read32(VM_EXIT_INTR_INFO),
7825 vmcs_read32(VM_EXIT_INTR_ERROR_CODE),
7826 vmcs_read32(VM_EXIT_INSTRUCTION_LEN));
7827 pr_err(" reason=%08x qualification=%016lx\n",
7828 vmcs_read32(VM_EXIT_REASON), vmcs_readl(EXIT_QUALIFICATION));
7829 pr_err("IDTVectoring: info=%08x errcode=%08x\n",
7830 vmcs_read32(IDT_VECTORING_INFO_FIELD),
7831 vmcs_read32(IDT_VECTORING_ERROR_CODE));
7832 pr_err("TSC Offset = 0x%016lx\n", vmcs_readl(TSC_OFFSET));
7833 if (cpu_based_exec_ctrl & CPU_BASED_TPR_SHADOW)
7834 pr_err("TPR Threshold = 0x%02x\n", vmcs_read32(TPR_THRESHOLD));
7835 if (pin_based_exec_ctrl & PIN_BASED_POSTED_INTR)
7836 pr_err("PostedIntrVec = 0x%02x\n", vmcs_read16(POSTED_INTR_NV));
7837 if ((secondary_exec_control & SECONDARY_EXEC_ENABLE_EPT))
7838 pr_err("EPT pointer = 0x%016lx\n", vmcs_readl(EPT_POINTER));
7839 n = vmcs_read32(CR3_TARGET_COUNT);
7840 for (i = 0; i + 1 < n; i += 4)
7841 pr_err("CR3 target%u=%016lx target%u=%016lx\n",
7842 i, vmcs_readl(CR3_TARGET_VALUE0 + i * 2),
7843 i + 1, vmcs_readl(CR3_TARGET_VALUE0 + i * 2 + 2));
7844 if (i < n)
7845 pr_err("CR3 target%u=%016lx\n",
7846 i, vmcs_readl(CR3_TARGET_VALUE0 + i * 2));
7847 if (secondary_exec_control & SECONDARY_EXEC_PAUSE_LOOP_EXITING)
7848 pr_err("PLE Gap=%08x Window=%08x\n",
7849 vmcs_read32(PLE_GAP), vmcs_read32(PLE_WINDOW));
7850 if (secondary_exec_control & SECONDARY_EXEC_ENABLE_VPID)
7851 pr_err("Virtual processor ID = 0x%04x\n",
7852 vmcs_read16(VIRTUAL_PROCESSOR_ID));
7853}
7854
Avi Kivity6aa8b732006-12-10 02:21:36 -08007855/*
7856 * The guest has exited. See if we can fix it or if we need userspace
7857 * assistance.
7858 */
Avi Kivity851ba692009-08-24 11:10:17 +03007859static int vmx_handle_exit(struct kvm_vcpu *vcpu)
Avi Kivity6aa8b732006-12-10 02:21:36 -08007860{
Avi Kivity29bd8a72007-09-10 17:27:03 +03007861 struct vcpu_vmx *vmx = to_vmx(vcpu);
Andi Kleena0861c02009-06-08 17:37:09 +08007862 u32 exit_reason = vmx->exit_reason;
Avi Kivity1155f762007-11-22 11:30:47 +02007863 u32 vectoring_info = vmx->idt_vectoring_info;
Avi Kivity29bd8a72007-09-10 17:27:03 +03007864
Kai Huang843e4332015-01-28 10:54:28 +08007865 /*
7866 * Flush logged GPAs PML buffer, this will make dirty_bitmap more
7867 * updated. Another good is, in kvm_vm_ioctl_get_dirty_log, before
7868 * querying dirty_bitmap, we only need to kick all vcpus out of guest
7869 * mode as if vcpus is in root mode, the PML buffer must has been
7870 * flushed already.
7871 */
7872 if (enable_pml)
Paolo Bonzini54bf36a2015-04-08 15:39:23 +02007873 vmx_flush_pml_buffer(vcpu);
Kai Huang843e4332015-01-28 10:54:28 +08007874
Mohammed Gamal80ced182009-09-01 12:48:18 +02007875 /* If guest state is invalid, start emulating */
Gleb Natapov14168782013-01-21 15:36:49 +02007876 if (vmx->emulation_required)
Mohammed Gamal80ced182009-09-01 12:48:18 +02007877 return handle_invalid_guest_state(vcpu);
Guillaume Thouvenin1d5a4d92008-10-29 09:39:42 +01007878
Nadav Har'El644d7112011-05-25 23:12:35 +03007879 if (is_guest_mode(vcpu) && nested_vmx_exit_handled(vcpu)) {
Jan Kiszka533558b2014-01-04 18:47:20 +01007880 nested_vmx_vmexit(vcpu, exit_reason,
7881 vmcs_read32(VM_EXIT_INTR_INFO),
7882 vmcs_readl(EXIT_QUALIFICATION));
Nadav Har'El644d7112011-05-25 23:12:35 +03007883 return 1;
7884 }
7885
Mohammed Gamal51207022010-05-31 22:40:54 +03007886 if (exit_reason & VMX_EXIT_REASONS_FAILED_VMENTRY) {
Paolo Bonzini4eb64dc2015-04-30 12:57:28 +02007887 dump_vmcs();
Mohammed Gamal51207022010-05-31 22:40:54 +03007888 vcpu->run->exit_reason = KVM_EXIT_FAIL_ENTRY;
7889 vcpu->run->fail_entry.hardware_entry_failure_reason
7890 = exit_reason;
7891 return 0;
7892 }
7893
Avi Kivity29bd8a72007-09-10 17:27:03 +03007894 if (unlikely(vmx->fail)) {
Avi Kivity851ba692009-08-24 11:10:17 +03007895 vcpu->run->exit_reason = KVM_EXIT_FAIL_ENTRY;
7896 vcpu->run->fail_entry.hardware_entry_failure_reason
Avi Kivity29bd8a72007-09-10 17:27:03 +03007897 = vmcs_read32(VM_INSTRUCTION_ERROR);
7898 return 0;
7899 }
Avi Kivity6aa8b732006-12-10 02:21:36 -08007900
Xiao Guangrongb9bf6882012-10-17 13:46:52 +08007901 /*
7902 * Note:
7903 * Do not try to fix EXIT_REASON_EPT_MISCONFIG if it caused by
7904 * delivery event since it indicates guest is accessing MMIO.
7905 * The vm-exit can be triggered again after return to guest that
7906 * will cause infinite loop.
7907 */
Mike Dayd77c26f2007-10-08 09:02:08 -04007908 if ((vectoring_info & VECTORING_INFO_VALID_MASK) &&
Sheng Yang14394422008-04-28 12:24:45 +08007909 (exit_reason != EXIT_REASON_EXCEPTION_NMI &&
Jan Kiszka60637aa2008-09-26 09:30:47 +02007910 exit_reason != EXIT_REASON_EPT_VIOLATION &&
Xiao Guangrongb9bf6882012-10-17 13:46:52 +08007911 exit_reason != EXIT_REASON_TASK_SWITCH)) {
7912 vcpu->run->exit_reason = KVM_EXIT_INTERNAL_ERROR;
7913 vcpu->run->internal.suberror = KVM_INTERNAL_ERROR_DELIVERY_EV;
7914 vcpu->run->internal.ndata = 2;
7915 vcpu->run->internal.data[0] = vectoring_info;
7916 vcpu->run->internal.data[1] = exit_reason;
7917 return 0;
7918 }
Jan Kiszka3b86cd92008-09-26 09:30:57 +02007919
Nadav Har'El644d7112011-05-25 23:12:35 +03007920 if (unlikely(!cpu_has_virtual_nmis() && vmx->soft_vnmi_blocked &&
7921 !(is_guest_mode(vcpu) && nested_cpu_has_virtual_nmis(
Nadav Har'Elf5c43682013-08-05 11:07:20 +03007922 get_vmcs12(vcpu))))) {
Gleb Natapovc4282df2009-04-21 17:45:07 +03007923 if (vmx_interrupt_allowed(vcpu)) {
Jan Kiszka3b86cd92008-09-26 09:30:57 +02007924 vmx->soft_vnmi_blocked = 0;
Jan Kiszka3b86cd92008-09-26 09:30:57 +02007925 } else if (vmx->vnmi_blocked_time > 1000000000LL &&
Jan Kiszka45312202008-12-11 16:54:54 +01007926 vcpu->arch.nmi_pending) {
Jan Kiszka3b86cd92008-09-26 09:30:57 +02007927 /*
7928 * This CPU don't support us in finding the end of an
7929 * NMI-blocked window if the guest runs with IRQs
7930 * disabled. So we pull the trigger after 1 s of
7931 * futile waiting, but inform the user about this.
7932 */
7933 printk(KERN_WARNING "%s: Breaking out of NMI-blocked "
7934 "state on VCPU %d after 1 s timeout\n",
7935 __func__, vcpu->vcpu_id);
7936 vmx->soft_vnmi_blocked = 0;
Jan Kiszka3b86cd92008-09-26 09:30:57 +02007937 }
Jan Kiszka3b86cd92008-09-26 09:30:57 +02007938 }
7939
Avi Kivity6aa8b732006-12-10 02:21:36 -08007940 if (exit_reason < kvm_vmx_max_exit_handlers
7941 && kvm_vmx_exit_handlers[exit_reason])
Avi Kivity851ba692009-08-24 11:10:17 +03007942 return kvm_vmx_exit_handlers[exit_reason](vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08007943 else {
Michael S. Tsirkin2bc19dc2014-09-18 16:21:16 +03007944 WARN_ONCE(1, "vmx: unexpected exit reason 0x%x\n", exit_reason);
7945 kvm_queue_exception(vcpu, UD_VECTOR);
7946 return 1;
Avi Kivity6aa8b732006-12-10 02:21:36 -08007947 }
Avi Kivity6aa8b732006-12-10 02:21:36 -08007948}
7949
Gleb Natapov95ba8273132009-04-21 17:45:08 +03007950static void update_cr8_intercept(struct kvm_vcpu *vcpu, int tpr, int irr)
Yang, Sheng6e5d8652007-09-12 18:03:11 +08007951{
Wanpeng Lia7c0b072014-08-21 19:46:50 +08007952 struct vmcs12 *vmcs12 = get_vmcs12(vcpu);
7953
7954 if (is_guest_mode(vcpu) &&
7955 nested_cpu_has(vmcs12, CPU_BASED_TPR_SHADOW))
7956 return;
7957
Gleb Natapov95ba8273132009-04-21 17:45:08 +03007958 if (irr == -1 || tpr < irr) {
Yang, Sheng6e5d8652007-09-12 18:03:11 +08007959 vmcs_write32(TPR_THRESHOLD, 0);
7960 return;
7961 }
7962
Gleb Natapov95ba8273132009-04-21 17:45:08 +03007963 vmcs_write32(TPR_THRESHOLD, irr);
Yang, Sheng6e5d8652007-09-12 18:03:11 +08007964}
7965
Yang Zhang8d146952013-01-25 10:18:50 +08007966static void vmx_set_virtual_x2apic_mode(struct kvm_vcpu *vcpu, bool set)
7967{
7968 u32 sec_exec_control;
7969
7970 /*
7971 * There is not point to enable virtualize x2apic without enable
7972 * apicv
7973 */
Yang Zhangc7c9c562013-01-25 10:18:51 +08007974 if (!cpu_has_vmx_virtualize_x2apic_mode() ||
Paolo Bonzini35754c92015-07-29 12:05:37 +02007975 !vmx_cpu_uses_apicv(vcpu))
Yang Zhang8d146952013-01-25 10:18:50 +08007976 return;
7977
Paolo Bonzini35754c92015-07-29 12:05:37 +02007978 if (!cpu_need_tpr_shadow(vcpu))
Yang Zhang8d146952013-01-25 10:18:50 +08007979 return;
7980
7981 sec_exec_control = vmcs_read32(SECONDARY_VM_EXEC_CONTROL);
7982
7983 if (set) {
7984 sec_exec_control &= ~SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES;
7985 sec_exec_control |= SECONDARY_EXEC_VIRTUALIZE_X2APIC_MODE;
7986 } else {
7987 sec_exec_control &= ~SECONDARY_EXEC_VIRTUALIZE_X2APIC_MODE;
7988 sec_exec_control |= SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES;
7989 }
7990 vmcs_write32(SECONDARY_VM_EXEC_CONTROL, sec_exec_control);
7991
7992 vmx_set_msr_bitmap(vcpu);
7993}
7994
Tang Chen38b99172014-09-24 15:57:54 +08007995static void vmx_set_apic_access_page_addr(struct kvm_vcpu *vcpu, hpa_t hpa)
7996{
7997 struct vcpu_vmx *vmx = to_vmx(vcpu);
7998
7999 /*
8000 * Currently we do not handle the nested case where L2 has an
8001 * APIC access page of its own; that page is still pinned.
8002 * Hence, we skip the case where the VCPU is in guest mode _and_
8003 * L1 prepared an APIC access page for L2.
8004 *
8005 * For the case where L1 and L2 share the same APIC access page
8006 * (flexpriority=Y but SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES clear
8007 * in the vmcs12), this function will only update either the vmcs01
8008 * or the vmcs02. If the former, the vmcs02 will be updated by
8009 * prepare_vmcs02. If the latter, the vmcs01 will be updated in
8010 * the next L2->L1 exit.
8011 */
8012 if (!is_guest_mode(vcpu) ||
8013 !nested_cpu_has2(vmx->nested.current_vmcs12,
8014 SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES))
8015 vmcs_write64(APIC_ACCESS_ADDR, hpa);
8016}
8017
Yang Zhangc7c9c562013-01-25 10:18:51 +08008018static void vmx_hwapic_isr_update(struct kvm *kvm, int isr)
8019{
8020 u16 status;
8021 u8 old;
8022
Yang Zhangc7c9c562013-01-25 10:18:51 +08008023 if (isr == -1)
8024 isr = 0;
8025
8026 status = vmcs_read16(GUEST_INTR_STATUS);
8027 old = status >> 8;
8028 if (isr != old) {
8029 status &= 0xff;
8030 status |= isr << 8;
8031 vmcs_write16(GUEST_INTR_STATUS, status);
8032 }
8033}
8034
8035static void vmx_set_rvi(int vector)
8036{
8037 u16 status;
8038 u8 old;
8039
Wei Wang4114c272014-11-05 10:53:43 +08008040 if (vector == -1)
8041 vector = 0;
8042
Yang Zhangc7c9c562013-01-25 10:18:51 +08008043 status = vmcs_read16(GUEST_INTR_STATUS);
8044 old = (u8)status & 0xff;
8045 if ((u8)vector != old) {
8046 status &= ~0xff;
8047 status |= (u8)vector;
8048 vmcs_write16(GUEST_INTR_STATUS, status);
8049 }
8050}
8051
8052static void vmx_hwapic_irr_update(struct kvm_vcpu *vcpu, int max_irr)
8053{
Wanpeng Li963fee12014-07-17 19:03:00 +08008054 if (!is_guest_mode(vcpu)) {
8055 vmx_set_rvi(max_irr);
8056 return;
8057 }
8058
Wei Wang4114c272014-11-05 10:53:43 +08008059 if (max_irr == -1)
8060 return;
8061
Wanpeng Li963fee12014-07-17 19:03:00 +08008062 /*
Wei Wang4114c272014-11-05 10:53:43 +08008063 * In guest mode. If a vmexit is needed, vmx_check_nested_events
8064 * handles it.
8065 */
8066 if (nested_exit_on_intr(vcpu))
8067 return;
8068
8069 /*
8070 * Else, fall back to pre-APICv interrupt injection since L2
Wanpeng Li963fee12014-07-17 19:03:00 +08008071 * is run without virtual interrupt delivery.
8072 */
8073 if (!kvm_event_needs_reinjection(vcpu) &&
8074 vmx_interrupt_allowed(vcpu)) {
8075 kvm_queue_interrupt(vcpu, max_irr, false);
8076 vmx_inject_irq(vcpu);
8077 }
Yang Zhangc7c9c562013-01-25 10:18:51 +08008078}
8079
Paolo Bonzini3bb345f2015-07-29 10:43:18 +02008080static void vmx_load_eoi_exitmap(struct kvm_vcpu *vcpu)
Yang Zhangc7c9c562013-01-25 10:18:51 +08008081{
Paolo Bonzini3bb345f2015-07-29 10:43:18 +02008082 u64 *eoi_exit_bitmap = vcpu->arch.eoi_exit_bitmap;
Paolo Bonzini35754c92015-07-29 12:05:37 +02008083 if (!vmx_cpu_uses_apicv(vcpu))
Yang Zhang3d81bc72013-04-11 19:25:13 +08008084 return;
8085
Yang Zhangc7c9c562013-01-25 10:18:51 +08008086 vmcs_write64(EOI_EXIT_BITMAP0, eoi_exit_bitmap[0]);
8087 vmcs_write64(EOI_EXIT_BITMAP1, eoi_exit_bitmap[1]);
8088 vmcs_write64(EOI_EXIT_BITMAP2, eoi_exit_bitmap[2]);
8089 vmcs_write64(EOI_EXIT_BITMAP3, eoi_exit_bitmap[3]);
8090}
8091
Avi Kivity51aa01d2010-07-20 14:31:20 +03008092static void vmx_complete_atomic_exit(struct vcpu_vmx *vmx)
Avi Kivitycf393f72008-07-01 16:20:21 +03008093{
Avi Kivity00eba012011-03-07 17:24:54 +02008094 u32 exit_intr_info;
8095
8096 if (!(vmx->exit_reason == EXIT_REASON_MCE_DURING_VMENTRY
8097 || vmx->exit_reason == EXIT_REASON_EXCEPTION_NMI))
8098 return;
8099
Avi Kivityc5ca8e52011-03-07 17:37:37 +02008100 vmx->exit_intr_info = vmcs_read32(VM_EXIT_INTR_INFO);
Avi Kivity00eba012011-03-07 17:24:54 +02008101 exit_intr_info = vmx->exit_intr_info;
Andi Kleena0861c02009-06-08 17:37:09 +08008102
8103 /* Handle machine checks before interrupts are enabled */
Avi Kivity00eba012011-03-07 17:24:54 +02008104 if (is_machine_check(exit_intr_info))
Andi Kleena0861c02009-06-08 17:37:09 +08008105 kvm_machine_check();
8106
Gleb Natapov20f65982009-05-11 13:35:55 +03008107 /* We need to handle NMIs before interrupts are enabled */
Avi Kivity00eba012011-03-07 17:24:54 +02008108 if ((exit_intr_info & INTR_INFO_INTR_TYPE_MASK) == INTR_TYPE_NMI_INTR &&
Zhang, Yanminff9d07a2010-04-19 13:32:45 +08008109 (exit_intr_info & INTR_INFO_VALID_MASK)) {
8110 kvm_before_handle_nmi(&vmx->vcpu);
Gleb Natapov20f65982009-05-11 13:35:55 +03008111 asm("int $2");
Zhang, Yanminff9d07a2010-04-19 13:32:45 +08008112 kvm_after_handle_nmi(&vmx->vcpu);
8113 }
Avi Kivity51aa01d2010-07-20 14:31:20 +03008114}
Gleb Natapov20f65982009-05-11 13:35:55 +03008115
Yang Zhanga547c6d2013-04-11 19:25:10 +08008116static void vmx_handle_external_intr(struct kvm_vcpu *vcpu)
8117{
8118 u32 exit_intr_info = vmcs_read32(VM_EXIT_INTR_INFO);
8119
8120 /*
8121 * If external interrupt exists, IF bit is set in rflags/eflags on the
8122 * interrupt stack frame, and interrupt will be enabled on a return
8123 * from interrupt handler.
8124 */
8125 if ((exit_intr_info & (INTR_INFO_VALID_MASK | INTR_INFO_INTR_TYPE_MASK))
8126 == (INTR_INFO_VALID_MASK | INTR_TYPE_EXT_INTR)) {
8127 unsigned int vector;
8128 unsigned long entry;
8129 gate_desc *desc;
8130 struct vcpu_vmx *vmx = to_vmx(vcpu);
8131#ifdef CONFIG_X86_64
8132 unsigned long tmp;
8133#endif
8134
8135 vector = exit_intr_info & INTR_INFO_VECTOR_MASK;
8136 desc = (gate_desc *)vmx->host_idt_base + vector;
8137 entry = gate_offset(*desc);
8138 asm volatile(
8139#ifdef CONFIG_X86_64
8140 "mov %%" _ASM_SP ", %[sp]\n\t"
8141 "and $0xfffffffffffffff0, %%" _ASM_SP "\n\t"
8142 "push $%c[ss]\n\t"
8143 "push %[sp]\n\t"
8144#endif
8145 "pushf\n\t"
8146 "orl $0x200, (%%" _ASM_SP ")\n\t"
8147 __ASM_SIZE(push) " $%c[cs]\n\t"
8148 "call *%[entry]\n\t"
8149 :
8150#ifdef CONFIG_X86_64
8151 [sp]"=&r"(tmp)
8152#endif
8153 :
8154 [entry]"r"(entry),
8155 [ss]"i"(__KERNEL_DS),
8156 [cs]"i"(__KERNEL_CS)
8157 );
8158 } else
8159 local_irq_enable();
8160}
8161
Paolo Bonzini6d396b52015-04-01 14:25:33 +02008162static bool vmx_has_high_real_mode_segbase(void)
8163{
8164 return enable_unrestricted_guest || emulate_invalid_guest_state;
8165}
8166
Liu, Jinsongda8999d2014-02-24 10:55:46 +00008167static bool vmx_mpx_supported(void)
8168{
8169 return (vmcs_config.vmexit_ctrl & VM_EXIT_CLEAR_BNDCFGS) &&
8170 (vmcs_config.vmentry_ctrl & VM_ENTRY_LOAD_BNDCFGS);
8171}
8172
Wanpeng Li55412b22014-12-02 19:21:30 +08008173static bool vmx_xsaves_supported(void)
8174{
8175 return vmcs_config.cpu_based_2nd_exec_ctrl &
8176 SECONDARY_EXEC_XSAVES;
8177}
8178
Avi Kivity51aa01d2010-07-20 14:31:20 +03008179static void vmx_recover_nmi_blocking(struct vcpu_vmx *vmx)
8180{
Avi Kivityc5ca8e52011-03-07 17:37:37 +02008181 u32 exit_intr_info;
Avi Kivity51aa01d2010-07-20 14:31:20 +03008182 bool unblock_nmi;
8183 u8 vector;
8184 bool idtv_info_valid;
8185
8186 idtv_info_valid = vmx->idt_vectoring_info & VECTORING_INFO_VALID_MASK;
Gleb Natapov20f65982009-05-11 13:35:55 +03008187
Avi Kivitycf393f72008-07-01 16:20:21 +03008188 if (cpu_has_virtual_nmis()) {
Avi Kivity9d58b932011-03-07 16:52:07 +02008189 if (vmx->nmi_known_unmasked)
8190 return;
Avi Kivityc5ca8e52011-03-07 17:37:37 +02008191 /*
8192 * Can't use vmx->exit_intr_info since we're not sure what
8193 * the exit reason is.
8194 */
8195 exit_intr_info = vmcs_read32(VM_EXIT_INTR_INFO);
Avi Kivitycf393f72008-07-01 16:20:21 +03008196 unblock_nmi = (exit_intr_info & INTR_INFO_UNBLOCK_NMI) != 0;
8197 vector = exit_intr_info & INTR_INFO_VECTOR_MASK;
8198 /*
Gleb Natapov7b4a25c2009-03-30 16:03:08 +03008199 * SDM 3: 27.7.1.2 (September 2008)
Avi Kivitycf393f72008-07-01 16:20:21 +03008200 * Re-set bit "block by NMI" before VM entry if vmexit caused by
8201 * a guest IRET fault.
Gleb Natapov7b4a25c2009-03-30 16:03:08 +03008202 * SDM 3: 23.2.2 (September 2008)
8203 * Bit 12 is undefined in any of the following cases:
8204 * If the VM exit sets the valid bit in the IDT-vectoring
8205 * information field.
8206 * If the VM exit is due to a double fault.
Avi Kivitycf393f72008-07-01 16:20:21 +03008207 */
Gleb Natapov7b4a25c2009-03-30 16:03:08 +03008208 if ((exit_intr_info & INTR_INFO_VALID_MASK) && unblock_nmi &&
8209 vector != DF_VECTOR && !idtv_info_valid)
Avi Kivitycf393f72008-07-01 16:20:21 +03008210 vmcs_set_bits(GUEST_INTERRUPTIBILITY_INFO,
8211 GUEST_INTR_STATE_NMI);
Avi Kivity9d58b932011-03-07 16:52:07 +02008212 else
8213 vmx->nmi_known_unmasked =
8214 !(vmcs_read32(GUEST_INTERRUPTIBILITY_INFO)
8215 & GUEST_INTR_STATE_NMI);
Jan Kiszka3b86cd92008-09-26 09:30:57 +02008216 } else if (unlikely(vmx->soft_vnmi_blocked))
8217 vmx->vnmi_blocked_time +=
8218 ktime_to_ns(ktime_sub(ktime_get(), vmx->entry_time));
Avi Kivity51aa01d2010-07-20 14:31:20 +03008219}
8220
Jan Kiszka3ab66e82013-02-20 14:03:24 +01008221static void __vmx_complete_interrupts(struct kvm_vcpu *vcpu,
Avi Kivity83422e12010-07-20 14:43:23 +03008222 u32 idt_vectoring_info,
8223 int instr_len_field,
8224 int error_code_field)
Avi Kivity51aa01d2010-07-20 14:31:20 +03008225{
Avi Kivity51aa01d2010-07-20 14:31:20 +03008226 u8 vector;
8227 int type;
8228 bool idtv_info_valid;
8229
8230 idtv_info_valid = idt_vectoring_info & VECTORING_INFO_VALID_MASK;
Avi Kivity668f6122008-07-02 09:28:55 +03008231
Jan Kiszka3ab66e82013-02-20 14:03:24 +01008232 vcpu->arch.nmi_injected = false;
8233 kvm_clear_exception_queue(vcpu);
8234 kvm_clear_interrupt_queue(vcpu);
Gleb Natapov37b96e92009-03-30 16:03:13 +03008235
8236 if (!idtv_info_valid)
8237 return;
8238
Jan Kiszka3ab66e82013-02-20 14:03:24 +01008239 kvm_make_request(KVM_REQ_EVENT, vcpu);
Avi Kivity3842d132010-07-27 12:30:24 +03008240
Avi Kivity668f6122008-07-02 09:28:55 +03008241 vector = idt_vectoring_info & VECTORING_INFO_VECTOR_MASK;
8242 type = idt_vectoring_info & VECTORING_INFO_TYPE_MASK;
Gleb Natapov37b96e92009-03-30 16:03:13 +03008243
Gleb Natapov64a7ec02009-03-30 16:03:29 +03008244 switch (type) {
Gleb Natapov37b96e92009-03-30 16:03:13 +03008245 case INTR_TYPE_NMI_INTR:
Jan Kiszka3ab66e82013-02-20 14:03:24 +01008246 vcpu->arch.nmi_injected = true;
Avi Kivity668f6122008-07-02 09:28:55 +03008247 /*
Gleb Natapov7b4a25c2009-03-30 16:03:08 +03008248 * SDM 3: 27.7.1.2 (September 2008)
Gleb Natapov37b96e92009-03-30 16:03:13 +03008249 * Clear bit "block by NMI" before VM entry if a NMI
8250 * delivery faulted.
Avi Kivity668f6122008-07-02 09:28:55 +03008251 */
Jan Kiszka3ab66e82013-02-20 14:03:24 +01008252 vmx_set_nmi_mask(vcpu, false);
Gleb Natapov37b96e92009-03-30 16:03:13 +03008253 break;
Gleb Natapov37b96e92009-03-30 16:03:13 +03008254 case INTR_TYPE_SOFT_EXCEPTION:
Jan Kiszka3ab66e82013-02-20 14:03:24 +01008255 vcpu->arch.event_exit_inst_len = vmcs_read32(instr_len_field);
Gleb Natapov66fd3f72009-05-11 13:35:50 +03008256 /* fall through */
8257 case INTR_TYPE_HARD_EXCEPTION:
Avi Kivity35920a32008-07-03 14:50:12 +03008258 if (idt_vectoring_info & VECTORING_INFO_DELIVER_CODE_MASK) {
Avi Kivity83422e12010-07-20 14:43:23 +03008259 u32 err = vmcs_read32(error_code_field);
Gleb Natapov851eb6672013-09-25 12:51:34 +03008260 kvm_requeue_exception_e(vcpu, vector, err);
Avi Kivity35920a32008-07-03 14:50:12 +03008261 } else
Gleb Natapov851eb6672013-09-25 12:51:34 +03008262 kvm_requeue_exception(vcpu, vector);
Gleb Natapov37b96e92009-03-30 16:03:13 +03008263 break;
Gleb Natapov66fd3f72009-05-11 13:35:50 +03008264 case INTR_TYPE_SOFT_INTR:
Jan Kiszka3ab66e82013-02-20 14:03:24 +01008265 vcpu->arch.event_exit_inst_len = vmcs_read32(instr_len_field);
Gleb Natapov66fd3f72009-05-11 13:35:50 +03008266 /* fall through */
Gleb Natapov37b96e92009-03-30 16:03:13 +03008267 case INTR_TYPE_EXT_INTR:
Jan Kiszka3ab66e82013-02-20 14:03:24 +01008268 kvm_queue_interrupt(vcpu, vector, type == INTR_TYPE_SOFT_INTR);
Gleb Natapov37b96e92009-03-30 16:03:13 +03008269 break;
8270 default:
8271 break;
Avi Kivityf7d92382008-07-03 16:14:28 +03008272 }
Avi Kivitycf393f72008-07-01 16:20:21 +03008273}
8274
Avi Kivity83422e12010-07-20 14:43:23 +03008275static void vmx_complete_interrupts(struct vcpu_vmx *vmx)
8276{
Jan Kiszka3ab66e82013-02-20 14:03:24 +01008277 __vmx_complete_interrupts(&vmx->vcpu, vmx->idt_vectoring_info,
Avi Kivity83422e12010-07-20 14:43:23 +03008278 VM_EXIT_INSTRUCTION_LEN,
8279 IDT_VECTORING_ERROR_CODE);
8280}
8281
Avi Kivityb463a6f2010-07-20 15:06:17 +03008282static void vmx_cancel_injection(struct kvm_vcpu *vcpu)
8283{
Jan Kiszka3ab66e82013-02-20 14:03:24 +01008284 __vmx_complete_interrupts(vcpu,
Avi Kivityb463a6f2010-07-20 15:06:17 +03008285 vmcs_read32(VM_ENTRY_INTR_INFO_FIELD),
8286 VM_ENTRY_INSTRUCTION_LEN,
8287 VM_ENTRY_EXCEPTION_ERROR_CODE);
8288
8289 vmcs_write32(VM_ENTRY_INTR_INFO_FIELD, 0);
8290}
8291
Gleb Natapovd7cd9792011-10-05 14:01:23 +02008292static void atomic_switch_perf_msrs(struct vcpu_vmx *vmx)
8293{
8294 int i, nr_msrs;
8295 struct perf_guest_switch_msr *msrs;
8296
8297 msrs = perf_guest_get_msrs(&nr_msrs);
8298
8299 if (!msrs)
8300 return;
8301
8302 for (i = 0; i < nr_msrs; i++)
8303 if (msrs[i].host == msrs[i].guest)
8304 clear_atomic_switch_msr(vmx, msrs[i].msr);
8305 else
8306 add_atomic_switch_msr(vmx, msrs[i].msr, msrs[i].guest,
8307 msrs[i].host);
8308}
8309
Lai Jiangshana3b5ba42011-02-11 14:29:40 +08008310static void __noclone vmx_vcpu_run(struct kvm_vcpu *vcpu)
Avi Kivity6aa8b732006-12-10 02:21:36 -08008311{
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -04008312 struct vcpu_vmx *vmx = to_vmx(vcpu);
Andy Lutomirskid974baa2014-10-08 09:02:13 -07008313 unsigned long debugctlmsr, cr4;
Avi Kivity104f2262010-11-18 13:12:52 +02008314
8315 /* Record the guest's net vcpu time for enforced NMI injections. */
8316 if (unlikely(!cpu_has_virtual_nmis() && vmx->soft_vnmi_blocked))
8317 vmx->entry_time = ktime_get();
8318
8319 /* Don't enter VMX if guest state is invalid, let the exit handler
8320 start emulation until we arrive back to a valid state */
Gleb Natapov14168782013-01-21 15:36:49 +02008321 if (vmx->emulation_required)
Avi Kivity104f2262010-11-18 13:12:52 +02008322 return;
8323
Radim Krčmářa7653ec2014-08-21 18:08:07 +02008324 if (vmx->ple_window_dirty) {
8325 vmx->ple_window_dirty = false;
8326 vmcs_write32(PLE_WINDOW, vmx->ple_window);
8327 }
8328
Abel Gordon012f83c2013-04-18 14:39:25 +03008329 if (vmx->nested.sync_shadow_vmcs) {
8330 copy_vmcs12_to_shadow(vmx);
8331 vmx->nested.sync_shadow_vmcs = false;
8332 }
8333
Avi Kivity104f2262010-11-18 13:12:52 +02008334 if (test_bit(VCPU_REGS_RSP, (unsigned long *)&vcpu->arch.regs_dirty))
8335 vmcs_writel(GUEST_RSP, vcpu->arch.regs[VCPU_REGS_RSP]);
8336 if (test_bit(VCPU_REGS_RIP, (unsigned long *)&vcpu->arch.regs_dirty))
8337 vmcs_writel(GUEST_RIP, vcpu->arch.regs[VCPU_REGS_RIP]);
8338
Andy Lutomirski1e02ce42014-10-24 15:58:08 -07008339 cr4 = cr4_read_shadow();
Andy Lutomirskid974baa2014-10-08 09:02:13 -07008340 if (unlikely(cr4 != vmx->host_state.vmcs_host_cr4)) {
8341 vmcs_writel(HOST_CR4, cr4);
8342 vmx->host_state.vmcs_host_cr4 = cr4;
8343 }
8344
Avi Kivity104f2262010-11-18 13:12:52 +02008345 /* When single-stepping over STI and MOV SS, we must clear the
8346 * corresponding interruptibility bits in the guest state. Otherwise
8347 * vmentry fails as it then expects bit 14 (BS) in pending debug
8348 * exceptions being set, but that's not correct for the guest debugging
8349 * case. */
8350 if (vcpu->guest_debug & KVM_GUESTDBG_SINGLESTEP)
8351 vmx_set_interrupt_shadow(vcpu, 0);
8352
Gleb Natapovd7cd9792011-10-05 14:01:23 +02008353 atomic_switch_perf_msrs(vmx);
Gleb Natapov2a7921b2012-08-12 16:12:29 +03008354 debugctlmsr = get_debugctlmsr();
Gleb Natapovd7cd9792011-10-05 14:01:23 +02008355
Nadav Har'Eld462b812011-05-24 15:26:10 +03008356 vmx->__launched = vmx->loaded_vmcs->launched;
Avi Kivity104f2262010-11-18 13:12:52 +02008357 asm(
Avi Kivity6aa8b732006-12-10 02:21:36 -08008358 /* Store host registers */
Avi Kivityb188c81f2012-09-16 15:10:58 +03008359 "push %%" _ASM_DX "; push %%" _ASM_BP ";"
8360 "push %%" _ASM_CX " \n\t" /* placeholder for guest rcx */
8361 "push %%" _ASM_CX " \n\t"
8362 "cmp %%" _ASM_SP ", %c[host_rsp](%0) \n\t"
Avi Kivity313dbd42008-07-17 18:04:30 +03008363 "je 1f \n\t"
Avi Kivityb188c81f2012-09-16 15:10:58 +03008364 "mov %%" _ASM_SP ", %c[host_rsp](%0) \n\t"
Avi Kivity4ecac3f2008-05-13 13:23:38 +03008365 __ex(ASM_VMX_VMWRITE_RSP_RDX) "\n\t"
Avi Kivity313dbd42008-07-17 18:04:30 +03008366 "1: \n\t"
Avi Kivityd3edefc2009-06-16 12:33:56 +03008367 /* Reload cr2 if changed */
Avi Kivityb188c81f2012-09-16 15:10:58 +03008368 "mov %c[cr2](%0), %%" _ASM_AX " \n\t"
8369 "mov %%cr2, %%" _ASM_DX " \n\t"
8370 "cmp %%" _ASM_AX ", %%" _ASM_DX " \n\t"
Avi Kivityd3edefc2009-06-16 12:33:56 +03008371 "je 2f \n\t"
Avi Kivityb188c81f2012-09-16 15:10:58 +03008372 "mov %%" _ASM_AX", %%cr2 \n\t"
Avi Kivityd3edefc2009-06-16 12:33:56 +03008373 "2: \n\t"
Avi Kivity6aa8b732006-12-10 02:21:36 -08008374 /* Check if vmlaunch of vmresume is needed */
Avi Kivitye08aa782007-11-15 18:06:18 +02008375 "cmpl $0, %c[launched](%0) \n\t"
Avi Kivity6aa8b732006-12-10 02:21:36 -08008376 /* Load guest registers. Don't clobber flags. */
Avi Kivityb188c81f2012-09-16 15:10:58 +03008377 "mov %c[rax](%0), %%" _ASM_AX " \n\t"
8378 "mov %c[rbx](%0), %%" _ASM_BX " \n\t"
8379 "mov %c[rdx](%0), %%" _ASM_DX " \n\t"
8380 "mov %c[rsi](%0), %%" _ASM_SI " \n\t"
8381 "mov %c[rdi](%0), %%" _ASM_DI " \n\t"
8382 "mov %c[rbp](%0), %%" _ASM_BP " \n\t"
Avi Kivity05b3e0c2006-12-13 00:33:45 -08008383#ifdef CONFIG_X86_64
Avi Kivitye08aa782007-11-15 18:06:18 +02008384 "mov %c[r8](%0), %%r8 \n\t"
8385 "mov %c[r9](%0), %%r9 \n\t"
8386 "mov %c[r10](%0), %%r10 \n\t"
8387 "mov %c[r11](%0), %%r11 \n\t"
8388 "mov %c[r12](%0), %%r12 \n\t"
8389 "mov %c[r13](%0), %%r13 \n\t"
8390 "mov %c[r14](%0), %%r14 \n\t"
8391 "mov %c[r15](%0), %%r15 \n\t"
Avi Kivity6aa8b732006-12-10 02:21:36 -08008392#endif
Avi Kivityb188c81f2012-09-16 15:10:58 +03008393 "mov %c[rcx](%0), %%" _ASM_CX " \n\t" /* kills %0 (ecx) */
Avi Kivityc8019492008-07-14 14:44:59 +03008394
Avi Kivity6aa8b732006-12-10 02:21:36 -08008395 /* Enter guest mode */
Avi Kivity83287ea422012-09-16 15:10:57 +03008396 "jne 1f \n\t"
Avi Kivity4ecac3f2008-05-13 13:23:38 +03008397 __ex(ASM_VMX_VMLAUNCH) "\n\t"
Avi Kivity83287ea422012-09-16 15:10:57 +03008398 "jmp 2f \n\t"
8399 "1: " __ex(ASM_VMX_VMRESUME) "\n\t"
8400 "2: "
Avi Kivity6aa8b732006-12-10 02:21:36 -08008401 /* Save guest registers, load host registers, keep flags */
Avi Kivityb188c81f2012-09-16 15:10:58 +03008402 "mov %0, %c[wordsize](%%" _ASM_SP ") \n\t"
Avi Kivity40712fa2011-01-06 18:09:12 +02008403 "pop %0 \n\t"
Avi Kivityb188c81f2012-09-16 15:10:58 +03008404 "mov %%" _ASM_AX ", %c[rax](%0) \n\t"
8405 "mov %%" _ASM_BX ", %c[rbx](%0) \n\t"
8406 __ASM_SIZE(pop) " %c[rcx](%0) \n\t"
8407 "mov %%" _ASM_DX ", %c[rdx](%0) \n\t"
8408 "mov %%" _ASM_SI ", %c[rsi](%0) \n\t"
8409 "mov %%" _ASM_DI ", %c[rdi](%0) \n\t"
8410 "mov %%" _ASM_BP ", %c[rbp](%0) \n\t"
Avi Kivity05b3e0c2006-12-13 00:33:45 -08008411#ifdef CONFIG_X86_64
Avi Kivitye08aa782007-11-15 18:06:18 +02008412 "mov %%r8, %c[r8](%0) \n\t"
8413 "mov %%r9, %c[r9](%0) \n\t"
8414 "mov %%r10, %c[r10](%0) \n\t"
8415 "mov %%r11, %c[r11](%0) \n\t"
8416 "mov %%r12, %c[r12](%0) \n\t"
8417 "mov %%r13, %c[r13](%0) \n\t"
8418 "mov %%r14, %c[r14](%0) \n\t"
8419 "mov %%r15, %c[r15](%0) \n\t"
Avi Kivity6aa8b732006-12-10 02:21:36 -08008420#endif
Avi Kivityb188c81f2012-09-16 15:10:58 +03008421 "mov %%cr2, %%" _ASM_AX " \n\t"
8422 "mov %%" _ASM_AX ", %c[cr2](%0) \n\t"
Avi Kivityc8019492008-07-14 14:44:59 +03008423
Avi Kivityb188c81f2012-09-16 15:10:58 +03008424 "pop %%" _ASM_BP "; pop %%" _ASM_DX " \n\t"
Avi Kivitye08aa782007-11-15 18:06:18 +02008425 "setbe %c[fail](%0) \n\t"
Avi Kivity83287ea422012-09-16 15:10:57 +03008426 ".pushsection .rodata \n\t"
8427 ".global vmx_return \n\t"
8428 "vmx_return: " _ASM_PTR " 2b \n\t"
8429 ".popsection"
Avi Kivitye08aa782007-11-15 18:06:18 +02008430 : : "c"(vmx), "d"((unsigned long)HOST_RSP),
Nadav Har'Eld462b812011-05-24 15:26:10 +03008431 [launched]"i"(offsetof(struct vcpu_vmx, __launched)),
Avi Kivitye08aa782007-11-15 18:06:18 +02008432 [fail]"i"(offsetof(struct vcpu_vmx, fail)),
Avi Kivity313dbd42008-07-17 18:04:30 +03008433 [host_rsp]"i"(offsetof(struct vcpu_vmx, host_rsp)),
Zhang Xiantaoad312c72007-12-13 23:50:52 +08008434 [rax]"i"(offsetof(struct vcpu_vmx, vcpu.arch.regs[VCPU_REGS_RAX])),
8435 [rbx]"i"(offsetof(struct vcpu_vmx, vcpu.arch.regs[VCPU_REGS_RBX])),
8436 [rcx]"i"(offsetof(struct vcpu_vmx, vcpu.arch.regs[VCPU_REGS_RCX])),
8437 [rdx]"i"(offsetof(struct vcpu_vmx, vcpu.arch.regs[VCPU_REGS_RDX])),
8438 [rsi]"i"(offsetof(struct vcpu_vmx, vcpu.arch.regs[VCPU_REGS_RSI])),
8439 [rdi]"i"(offsetof(struct vcpu_vmx, vcpu.arch.regs[VCPU_REGS_RDI])),
8440 [rbp]"i"(offsetof(struct vcpu_vmx, vcpu.arch.regs[VCPU_REGS_RBP])),
Avi Kivity05b3e0c2006-12-13 00:33:45 -08008441#ifdef CONFIG_X86_64
Zhang Xiantaoad312c72007-12-13 23:50:52 +08008442 [r8]"i"(offsetof(struct vcpu_vmx, vcpu.arch.regs[VCPU_REGS_R8])),
8443 [r9]"i"(offsetof(struct vcpu_vmx, vcpu.arch.regs[VCPU_REGS_R9])),
8444 [r10]"i"(offsetof(struct vcpu_vmx, vcpu.arch.regs[VCPU_REGS_R10])),
8445 [r11]"i"(offsetof(struct vcpu_vmx, vcpu.arch.regs[VCPU_REGS_R11])),
8446 [r12]"i"(offsetof(struct vcpu_vmx, vcpu.arch.regs[VCPU_REGS_R12])),
8447 [r13]"i"(offsetof(struct vcpu_vmx, vcpu.arch.regs[VCPU_REGS_R13])),
8448 [r14]"i"(offsetof(struct vcpu_vmx, vcpu.arch.regs[VCPU_REGS_R14])),
8449 [r15]"i"(offsetof(struct vcpu_vmx, vcpu.arch.regs[VCPU_REGS_R15])),
Avi Kivity6aa8b732006-12-10 02:21:36 -08008450#endif
Avi Kivity40712fa2011-01-06 18:09:12 +02008451 [cr2]"i"(offsetof(struct vcpu_vmx, vcpu.arch.cr2)),
8452 [wordsize]"i"(sizeof(ulong))
Laurent Vivierc2036302007-10-25 14:18:52 +02008453 : "cc", "memory"
8454#ifdef CONFIG_X86_64
Avi Kivityb188c81f2012-09-16 15:10:58 +03008455 , "rax", "rbx", "rdi", "rsi"
Laurent Vivierc2036302007-10-25 14:18:52 +02008456 , "r8", "r9", "r10", "r11", "r12", "r13", "r14", "r15"
Avi Kivityb188c81f2012-09-16 15:10:58 +03008457#else
8458 , "eax", "ebx", "edi", "esi"
Laurent Vivierc2036302007-10-25 14:18:52 +02008459#endif
8460 );
Avi Kivity6aa8b732006-12-10 02:21:36 -08008461
Gleb Natapov2a7921b2012-08-12 16:12:29 +03008462 /* MSR_IA32_DEBUGCTLMSR is zeroed on vmexit. Restore it if needed */
8463 if (debugctlmsr)
8464 update_debugctlmsr(debugctlmsr);
8465
Avi Kivityaa67f602012-08-01 16:48:03 +03008466#ifndef CONFIG_X86_64
8467 /*
8468 * The sysexit path does not restore ds/es, so we must set them to
8469 * a reasonable value ourselves.
8470 *
8471 * We can't defer this to vmx_load_host_state() since that function
8472 * may be executed in interrupt context, which saves and restore segments
8473 * around it, nullifying its effect.
8474 */
8475 loadsegment(ds, __USER_DS);
8476 loadsegment(es, __USER_DS);
8477#endif
8478
Avi Kivity6de4f3a2009-05-31 22:58:47 +03008479 vcpu->arch.regs_avail = ~((1 << VCPU_REGS_RIP) | (1 << VCPU_REGS_RSP)
Avi Kivity6de12732011-03-07 12:51:22 +02008480 | (1 << VCPU_EXREG_RFLAGS)
Avi Kivityaff48ba2010-12-05 18:56:11 +02008481 | (1 << VCPU_EXREG_PDPTR)
Avi Kivity2fb92db2011-04-27 19:42:18 +03008482 | (1 << VCPU_EXREG_SEGMENTS)
Avi Kivityaff48ba2010-12-05 18:56:11 +02008483 | (1 << VCPU_EXREG_CR3));
Marcelo Tosatti5fdbf972008-06-27 14:58:02 -03008484 vcpu->arch.regs_dirty = 0;
8485
Avi Kivity1155f762007-11-22 11:30:47 +02008486 vmx->idt_vectoring_info = vmcs_read32(IDT_VECTORING_INFO_FIELD);
8487
Nadav Har'Eld462b812011-05-24 15:26:10 +03008488 vmx->loaded_vmcs->launched = 1;
Avi Kivity1b6269d2007-10-09 12:12:19 +02008489
Avi Kivity51aa01d2010-07-20 14:31:20 +03008490 vmx->exit_reason = vmcs_read32(VM_EXIT_REASON);
Jan Kiszka1e2b1dd2011-09-12 10:52:24 +02008491 trace_kvm_exit(vmx->exit_reason, vcpu, KVM_ISA_VMX);
Avi Kivity51aa01d2010-07-20 14:31:20 +03008492
Gleb Natapove0b890d2013-09-25 12:51:33 +03008493 /*
8494 * the KVM_REQ_EVENT optimization bit is only on for one entry, and if
8495 * we did not inject a still-pending event to L1 now because of
8496 * nested_run_pending, we need to re-enable this bit.
8497 */
8498 if (vmx->nested.nested_run_pending)
8499 kvm_make_request(KVM_REQ_EVENT, vcpu);
8500
8501 vmx->nested.nested_run_pending = 0;
8502
Avi Kivity51aa01d2010-07-20 14:31:20 +03008503 vmx_complete_atomic_exit(vmx);
8504 vmx_recover_nmi_blocking(vmx);
Avi Kivitycf393f72008-07-01 16:20:21 +03008505 vmx_complete_interrupts(vmx);
Avi Kivity6aa8b732006-12-10 02:21:36 -08008506}
8507
Paolo Bonzini4fa77342014-07-17 12:25:16 +02008508static void vmx_load_vmcs01(struct kvm_vcpu *vcpu)
8509{
8510 struct vcpu_vmx *vmx = to_vmx(vcpu);
8511 int cpu;
8512
8513 if (vmx->loaded_vmcs == &vmx->vmcs01)
8514 return;
8515
8516 cpu = get_cpu();
8517 vmx->loaded_vmcs = &vmx->vmcs01;
8518 vmx_vcpu_put(vcpu);
8519 vmx_vcpu_load(vcpu, cpu);
8520 vcpu->cpu = cpu;
8521 put_cpu();
8522}
8523
Avi Kivity6aa8b732006-12-10 02:21:36 -08008524static void vmx_free_vcpu(struct kvm_vcpu *vcpu)
8525{
Rusty Russellfb3f0f52007-07-27 17:16:56 +10008526 struct vcpu_vmx *vmx = to_vmx(vcpu);
8527
Kai Huang843e4332015-01-28 10:54:28 +08008528 if (enable_pml)
8529 vmx_disable_pml(vmx);
Lai Jiangshancdbecfc2010-04-17 16:41:47 +08008530 free_vpid(vmx);
Paolo Bonzini4fa77342014-07-17 12:25:16 +02008531 leave_guest_mode(vcpu);
8532 vmx_load_vmcs01(vcpu);
Marcelo Tosatti26a865f2014-01-03 17:00:51 -02008533 free_nested(vmx);
Paolo Bonzini4fa77342014-07-17 12:25:16 +02008534 free_loaded_vmcs(vmx->loaded_vmcs);
Rusty Russellfb3f0f52007-07-27 17:16:56 +10008535 kfree(vmx->guest_msrs);
8536 kvm_vcpu_uninit(vcpu);
Rusty Russella4770342007-08-01 14:46:11 +10008537 kmem_cache_free(kvm_vcpu_cache, vmx);
Avi Kivity6aa8b732006-12-10 02:21:36 -08008538}
8539
Rusty Russellfb3f0f52007-07-27 17:16:56 +10008540static struct kvm_vcpu *vmx_create_vcpu(struct kvm *kvm, unsigned int id)
Avi Kivity6aa8b732006-12-10 02:21:36 -08008541{
Rusty Russellfb3f0f52007-07-27 17:16:56 +10008542 int err;
Rusty Russellc16f8622007-07-30 21:12:19 +10008543 struct vcpu_vmx *vmx = kmem_cache_zalloc(kvm_vcpu_cache, GFP_KERNEL);
Avi Kivity15ad7142007-07-11 18:17:21 +03008544 int cpu;
Avi Kivity6aa8b732006-12-10 02:21:36 -08008545
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -04008546 if (!vmx)
Rusty Russellfb3f0f52007-07-27 17:16:56 +10008547 return ERR_PTR(-ENOMEM);
8548
Sheng Yang2384d2b2008-01-17 15:14:33 +08008549 allocate_vpid(vmx);
8550
Rusty Russellfb3f0f52007-07-27 17:16:56 +10008551 err = kvm_vcpu_init(&vmx->vcpu, kvm, id);
8552 if (err)
8553 goto free_vcpu;
Ingo Molnar965b58a2007-01-05 16:36:23 -08008554
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -04008555 vmx->guest_msrs = kmalloc(PAGE_SIZE, GFP_KERNEL);
Paolo Bonzini03916db2014-07-24 14:21:57 +02008556 BUILD_BUG_ON(ARRAY_SIZE(vmx_msr_index) * sizeof(vmx->guest_msrs[0])
8557 > PAGE_SIZE);
Nadav Amit0123be42014-07-24 15:06:56 +03008558
Jan Kiszkabe6d05c2011-04-13 01:27:55 +02008559 err = -ENOMEM;
Rusty Russellfb3f0f52007-07-27 17:16:56 +10008560 if (!vmx->guest_msrs) {
Rusty Russellfb3f0f52007-07-27 17:16:56 +10008561 goto uninit_vcpu;
8562 }
Ingo Molnar965b58a2007-01-05 16:36:23 -08008563
Nadav Har'Eld462b812011-05-24 15:26:10 +03008564 vmx->loaded_vmcs = &vmx->vmcs01;
8565 vmx->loaded_vmcs->vmcs = alloc_vmcs();
8566 if (!vmx->loaded_vmcs->vmcs)
Rusty Russellfb3f0f52007-07-27 17:16:56 +10008567 goto free_msrs;
Nadav Har'Eld462b812011-05-24 15:26:10 +03008568 if (!vmm_exclusive)
8569 kvm_cpu_vmxon(__pa(per_cpu(vmxarea, raw_smp_processor_id())));
8570 loaded_vmcs_init(vmx->loaded_vmcs);
8571 if (!vmm_exclusive)
8572 kvm_cpu_vmxoff();
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -04008573
Avi Kivity15ad7142007-07-11 18:17:21 +03008574 cpu = get_cpu();
8575 vmx_vcpu_load(&vmx->vcpu, cpu);
Zachary Amsdene48672f2010-08-19 22:07:23 -10008576 vmx->vcpu.cpu = cpu;
Rusty Russell8b9cf982007-07-30 16:31:43 +10008577 err = vmx_vcpu_setup(vmx);
Rusty Russellfb3f0f52007-07-27 17:16:56 +10008578 vmx_vcpu_put(&vmx->vcpu);
Avi Kivity15ad7142007-07-11 18:17:21 +03008579 put_cpu();
Rusty Russellfb3f0f52007-07-27 17:16:56 +10008580 if (err)
8581 goto free_vmcs;
Paolo Bonzini35754c92015-07-29 12:05:37 +02008582 if (cpu_need_virtualize_apic_accesses(&vmx->vcpu)) {
Jan Kiszkabe6d05c2011-04-13 01:27:55 +02008583 err = alloc_apic_access_page(kvm);
8584 if (err)
Marcelo Tosatti5e4a0b32008-02-14 21:21:43 -02008585 goto free_vmcs;
Jan Kiszkaa63cb562013-04-08 11:07:46 +02008586 }
Ingo Molnar965b58a2007-01-05 16:36:23 -08008587
Sheng Yangb927a3c2009-07-21 10:42:48 +08008588 if (enable_ept) {
8589 if (!kvm->arch.ept_identity_map_addr)
8590 kvm->arch.ept_identity_map_addr =
8591 VMX_EPT_IDENTITY_PAGETABLE_ADDR;
Tang Chenf51770e2014-09-16 18:41:59 +08008592 err = init_rmode_identity_map(kvm);
8593 if (err)
Gleb Natapov93ea5382011-02-21 12:07:59 +02008594 goto free_vmcs;
Sheng Yangb927a3c2009-07-21 10:42:48 +08008595 }
Sheng Yangb7ebfb02008-04-25 21:44:52 +08008596
Wincy Vanb9c237b2015-02-03 23:56:30 +08008597 if (nested)
8598 nested_vmx_setup_ctls_msrs(vmx);
8599
Wincy Van705699a2015-02-03 23:58:17 +08008600 vmx->nested.posted_intr_nv = -1;
Nadav Har'Ela9d30f32011-05-25 23:03:55 +03008601 vmx->nested.current_vmptr = -1ull;
8602 vmx->nested.current_vmcs12 = NULL;
8603
Kai Huang843e4332015-01-28 10:54:28 +08008604 /*
8605 * If PML is turned on, failure on enabling PML just results in failure
8606 * of creating the vcpu, therefore we can simplify PML logic (by
8607 * avoiding dealing with cases, such as enabling PML partially on vcpus
8608 * for the guest, etc.
8609 */
8610 if (enable_pml) {
8611 err = vmx_enable_pml(vmx);
8612 if (err)
8613 goto free_vmcs;
8614 }
8615
Rusty Russellfb3f0f52007-07-27 17:16:56 +10008616 return &vmx->vcpu;
Ingo Molnar965b58a2007-01-05 16:36:23 -08008617
Rusty Russellfb3f0f52007-07-27 17:16:56 +10008618free_vmcs:
Xiao Guangrong5f3fbc32012-05-14 14:58:58 +08008619 free_loaded_vmcs(vmx->loaded_vmcs);
Rusty Russellfb3f0f52007-07-27 17:16:56 +10008620free_msrs:
Rusty Russellfb3f0f52007-07-27 17:16:56 +10008621 kfree(vmx->guest_msrs);
8622uninit_vcpu:
8623 kvm_vcpu_uninit(&vmx->vcpu);
8624free_vcpu:
Lai Jiangshancdbecfc2010-04-17 16:41:47 +08008625 free_vpid(vmx);
Rusty Russella4770342007-08-01 14:46:11 +10008626 kmem_cache_free(kvm_vcpu_cache, vmx);
Rusty Russellfb3f0f52007-07-27 17:16:56 +10008627 return ERR_PTR(err);
Avi Kivity6aa8b732006-12-10 02:21:36 -08008628}
8629
Yang, Sheng002c7f72007-07-31 14:23:01 +03008630static void __init vmx_check_processor_compat(void *rtn)
8631{
8632 struct vmcs_config vmcs_conf;
8633
8634 *(int *)rtn = 0;
8635 if (setup_vmcs_config(&vmcs_conf) < 0)
8636 *(int *)rtn = -EIO;
8637 if (memcmp(&vmcs_config, &vmcs_conf, sizeof(struct vmcs_config)) != 0) {
8638 printk(KERN_ERR "kvm: CPU %d feature inconsistency!\n",
8639 smp_processor_id());
8640 *(int *)rtn = -EIO;
8641 }
8642}
8643
Sheng Yang67253af2008-04-25 10:20:22 +08008644static int get_ept_level(void)
8645{
8646 return VMX_EPT_DEFAULT_GAW + 1;
8647}
8648
Sheng Yang4b12f0d2009-04-27 20:35:42 +08008649static u64 vmx_get_mt_mask(struct kvm_vcpu *vcpu, gfn_t gfn, bool is_mmio)
Sheng Yang64d4d522008-10-09 16:01:57 +08008650{
Xiao Guangrongb18d5432015-06-15 16:55:21 +08008651 u8 cache;
8652 u64 ipat = 0;
Sheng Yang4b12f0d2009-04-27 20:35:42 +08008653
Sheng Yang522c68c2009-04-27 20:35:43 +08008654 /* For VT-d and EPT combination
Paolo Bonzini606decd2015-10-01 13:12:47 +02008655 * 1. MMIO: always map as UC
Sheng Yang522c68c2009-04-27 20:35:43 +08008656 * 2. EPT with VT-d:
8657 * a. VT-d without snooping control feature: can't guarantee the
Paolo Bonzini606decd2015-10-01 13:12:47 +02008658 * result, try to trust guest.
Sheng Yang522c68c2009-04-27 20:35:43 +08008659 * b. VT-d with snooping control feature: snooping control feature of
8660 * VT-d engine can guarantee the cache correctness. Just set it
8661 * to WB to keep consistent with host. So the same as item 3.
Sheng Yanga19a6d12010-02-09 16:41:53 +08008662 * 3. EPT without VT-d: always map as WB and set IPAT=1 to keep
Sheng Yang522c68c2009-04-27 20:35:43 +08008663 * consistent with host MTRR
8664 */
Paolo Bonzini606decd2015-10-01 13:12:47 +02008665 if (is_mmio) {
8666 cache = MTRR_TYPE_UNCACHABLE;
8667 goto exit;
8668 }
8669
8670 if (!kvm_arch_has_noncoherent_dma(vcpu->kvm)) {
Xiao Guangrongb18d5432015-06-15 16:55:21 +08008671 ipat = VMX_EPT_IPAT_BIT;
8672 cache = MTRR_TYPE_WRBACK;
8673 goto exit;
8674 }
8675
8676 if (kvm_read_cr0(vcpu) & X86_CR0_CD) {
8677 ipat = VMX_EPT_IPAT_BIT;
Paolo Bonzini0da029e2015-07-23 08:24:42 +02008678 if (kvm_check_has_quirk(vcpu->kvm, KVM_X86_QUIRK_CD_NW_CLEARED))
Xiao Guangrongfb2799502015-07-16 03:25:56 +08008679 cache = MTRR_TYPE_WRBACK;
8680 else
8681 cache = MTRR_TYPE_UNCACHABLE;
Xiao Guangrongb18d5432015-06-15 16:55:21 +08008682 goto exit;
8683 }
8684
Xiao Guangrongff536042015-06-15 16:55:22 +08008685 cache = kvm_mtrr_get_guest_memory_type(vcpu, gfn);
Xiao Guangrongb18d5432015-06-15 16:55:21 +08008686
8687exit:
8688 return (cache << VMX_EPT_MT_EPTE_SHIFT) | ipat;
Sheng Yang64d4d522008-10-09 16:01:57 +08008689}
8690
Sheng Yang17cc3932010-01-05 19:02:27 +08008691static int vmx_get_lpage_level(void)
Joerg Roedel344f4142009-07-27 16:30:48 +02008692{
Sheng Yang878403b2010-01-05 19:02:29 +08008693 if (enable_ept && !cpu_has_vmx_ept_1g_page())
8694 return PT_DIRECTORY_LEVEL;
8695 else
8696 /* For shadow and EPT supported 1GB page */
8697 return PT_PDPE_LEVEL;
Joerg Roedel344f4142009-07-27 16:30:48 +02008698}
8699
Xiao Guangrongfeda8052015-09-09 14:05:55 +08008700static void vmcs_set_secondary_exec_control(u32 new_ctl)
8701{
8702 /*
8703 * These bits in the secondary execution controls field
8704 * are dynamic, the others are mostly based on the hypervisor
8705 * architecture and the guest's CPUID. Do not touch the
8706 * dynamic bits.
8707 */
8708 u32 mask =
8709 SECONDARY_EXEC_SHADOW_VMCS |
8710 SECONDARY_EXEC_VIRTUALIZE_X2APIC_MODE |
8711 SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES;
8712
8713 u32 cur_ctl = vmcs_read32(SECONDARY_VM_EXEC_CONTROL);
8714
8715 vmcs_write32(SECONDARY_VM_EXEC_CONTROL,
8716 (new_ctl & ~mask) | (cur_ctl & mask));
8717}
8718
Sheng Yang0e851882009-12-18 16:48:46 +08008719static void vmx_cpuid_update(struct kvm_vcpu *vcpu)
8720{
Sheng Yang4e47c7a2009-12-18 16:48:47 +08008721 struct kvm_cpuid_entry2 *best;
8722 struct vcpu_vmx *vmx = to_vmx(vcpu);
Xiao Guangrongfeda8052015-09-09 14:05:55 +08008723 u32 secondary_exec_ctl = vmx_secondary_exec_control(vmx);
Sheng Yang4e47c7a2009-12-18 16:48:47 +08008724
Sheng Yang4e47c7a2009-12-18 16:48:47 +08008725 if (vmx_rdtscp_supported()) {
Xiao Guangrong1cea0ce2015-09-09 14:05:57 +08008726 bool rdtscp_enabled = guest_cpuid_has_rdtscp(vcpu);
8727 if (!rdtscp_enabled)
Xiao Guangrongfeda8052015-09-09 14:05:55 +08008728 secondary_exec_ctl &= ~SECONDARY_EXEC_RDTSCP;
Xiao Guangrongf36201e2015-09-09 14:05:53 +08008729
Paolo Bonzini8b972652015-09-15 17:34:42 +02008730 if (nested) {
Xiao Guangrong1cea0ce2015-09-09 14:05:57 +08008731 if (rdtscp_enabled)
Paolo Bonzini8b972652015-09-15 17:34:42 +02008732 vmx->nested.nested_vmx_secondary_ctls_high |=
8733 SECONDARY_EXEC_RDTSCP;
8734 else
8735 vmx->nested.nested_vmx_secondary_ctls_high &=
8736 ~SECONDARY_EXEC_RDTSCP;
8737 }
Sheng Yang4e47c7a2009-12-18 16:48:47 +08008738 }
Mao, Junjiead756a12012-07-02 01:18:48 +00008739
Mao, Junjiead756a12012-07-02 01:18:48 +00008740 /* Exposing INVPCID only when PCID is exposed */
8741 best = kvm_find_cpuid_entry(vcpu, 0x7, 0);
8742 if (vmx_invpcid_supported() &&
Xiao Guangrong29541bb2015-09-09 14:05:54 +08008743 (!best || !(best->ebx & bit(X86_FEATURE_INVPCID)) ||
8744 !guest_cpuid_has_pcid(vcpu))) {
Xiao Guangrongfeda8052015-09-09 14:05:55 +08008745 secondary_exec_ctl &= ~SECONDARY_EXEC_ENABLE_INVPCID;
Xiao Guangrong29541bb2015-09-09 14:05:54 +08008746
Mao, Junjiead756a12012-07-02 01:18:48 +00008747 if (best)
Ren, Yongjie4f977042012-09-07 07:36:59 +00008748 best->ebx &= ~bit(X86_FEATURE_INVPCID);
Mao, Junjiead756a12012-07-02 01:18:48 +00008749 }
Xiao Guangrong8b3e34e2015-09-09 14:05:51 +08008750
Xiao Guangrongfeda8052015-09-09 14:05:55 +08008751 vmcs_set_secondary_exec_control(secondary_exec_ctl);
8752
Xiao Guangrong8b3e34e2015-09-09 14:05:51 +08008753 if (static_cpu_has(X86_FEATURE_PCOMMIT) && nested) {
8754 if (guest_cpuid_has_pcommit(vcpu))
8755 vmx->nested.nested_vmx_secondary_ctls_high |=
8756 SECONDARY_EXEC_PCOMMIT;
8757 else
8758 vmx->nested.nested_vmx_secondary_ctls_high &=
8759 ~SECONDARY_EXEC_PCOMMIT;
8760 }
Sheng Yang0e851882009-12-18 16:48:46 +08008761}
8762
Joerg Roedeld4330ef2010-04-22 12:33:11 +02008763static void vmx_set_supported_cpuid(u32 func, struct kvm_cpuid_entry2 *entry)
8764{
Nadav Har'El7b8050f2011-05-25 23:16:10 +03008765 if (func == 1 && nested)
8766 entry->ecx |= bit(X86_FEATURE_VMX);
Joerg Roedeld4330ef2010-04-22 12:33:11 +02008767}
8768
Yang Zhang25d92082013-08-06 12:00:32 +03008769static void nested_ept_inject_page_fault(struct kvm_vcpu *vcpu,
8770 struct x86_exception *fault)
8771{
Jan Kiszka533558b2014-01-04 18:47:20 +01008772 struct vmcs12 *vmcs12 = get_vmcs12(vcpu);
8773 u32 exit_reason;
Yang Zhang25d92082013-08-06 12:00:32 +03008774
8775 if (fault->error_code & PFERR_RSVD_MASK)
Jan Kiszka533558b2014-01-04 18:47:20 +01008776 exit_reason = EXIT_REASON_EPT_MISCONFIG;
Yang Zhang25d92082013-08-06 12:00:32 +03008777 else
Jan Kiszka533558b2014-01-04 18:47:20 +01008778 exit_reason = EXIT_REASON_EPT_VIOLATION;
8779 nested_vmx_vmexit(vcpu, exit_reason, 0, vcpu->arch.exit_qualification);
Yang Zhang25d92082013-08-06 12:00:32 +03008780 vmcs12->guest_physical_address = fault->address;
8781}
8782
Nadav Har'El155a97a2013-08-05 11:07:16 +03008783/* Callbacks for nested_ept_init_mmu_context: */
8784
8785static unsigned long nested_ept_get_cr3(struct kvm_vcpu *vcpu)
8786{
8787 /* return the page table to be shadowed - in our case, EPT12 */
8788 return get_vmcs12(vcpu)->ept_pointer;
8789}
8790
Paolo Bonzini8a3c1a332013-10-02 16:56:13 +02008791static void nested_ept_init_mmu_context(struct kvm_vcpu *vcpu)
Nadav Har'El155a97a2013-08-05 11:07:16 +03008792{
Paolo Bonziniad896af2013-10-02 16:56:14 +02008793 WARN_ON(mmu_is_nested(vcpu));
8794 kvm_init_shadow_ept_mmu(vcpu,
Wincy Vanb9c237b2015-02-03 23:56:30 +08008795 to_vmx(vcpu)->nested.nested_vmx_ept_caps &
8796 VMX_EPT_EXECUTE_ONLY_BIT);
Nadav Har'El155a97a2013-08-05 11:07:16 +03008797 vcpu->arch.mmu.set_cr3 = vmx_set_cr3;
8798 vcpu->arch.mmu.get_cr3 = nested_ept_get_cr3;
8799 vcpu->arch.mmu.inject_page_fault = nested_ept_inject_page_fault;
8800
8801 vcpu->arch.walk_mmu = &vcpu->arch.nested_mmu;
Nadav Har'El155a97a2013-08-05 11:07:16 +03008802}
8803
8804static void nested_ept_uninit_mmu_context(struct kvm_vcpu *vcpu)
8805{
8806 vcpu->arch.walk_mmu = &vcpu->arch.mmu;
8807}
8808
Eugene Korenevsky19d5f102014-12-16 22:35:53 +03008809static bool nested_vmx_is_page_fault_vmexit(struct vmcs12 *vmcs12,
8810 u16 error_code)
8811{
8812 bool inequality, bit;
8813
8814 bit = (vmcs12->exception_bitmap & (1u << PF_VECTOR)) != 0;
8815 inequality =
8816 (error_code & vmcs12->page_fault_error_code_mask) !=
8817 vmcs12->page_fault_error_code_match;
8818 return inequality ^ bit;
8819}
8820
Gleb Natapovfeaf0c7d2013-09-25 12:51:36 +03008821static void vmx_inject_page_fault_nested(struct kvm_vcpu *vcpu,
8822 struct x86_exception *fault)
8823{
8824 struct vmcs12 *vmcs12 = get_vmcs12(vcpu);
8825
8826 WARN_ON(!is_guest_mode(vcpu));
8827
Eugene Korenevsky19d5f102014-12-16 22:35:53 +03008828 if (nested_vmx_is_page_fault_vmexit(vmcs12, fault->error_code))
Jan Kiszka533558b2014-01-04 18:47:20 +01008829 nested_vmx_vmexit(vcpu, to_vmx(vcpu)->exit_reason,
8830 vmcs_read32(VM_EXIT_INTR_INFO),
8831 vmcs_readl(EXIT_QUALIFICATION));
Gleb Natapovfeaf0c7d2013-09-25 12:51:36 +03008832 else
8833 kvm_inject_page_fault(vcpu, fault);
8834}
8835
Wanpeng Lia2bcba52014-08-21 19:46:49 +08008836static bool nested_get_vmcs12_pages(struct kvm_vcpu *vcpu,
8837 struct vmcs12 *vmcs12)
8838{
8839 struct vcpu_vmx *vmx = to_vmx(vcpu);
Eugene Korenevsky90904222015-03-29 23:56:27 +03008840 int maxphyaddr = cpuid_maxphyaddr(vcpu);
Wanpeng Lia2bcba52014-08-21 19:46:49 +08008841
8842 if (nested_cpu_has2(vmcs12, SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES)) {
Eugene Korenevsky90904222015-03-29 23:56:27 +03008843 if (!PAGE_ALIGNED(vmcs12->apic_access_addr) ||
8844 vmcs12->apic_access_addr >> maxphyaddr)
Wanpeng Lia2bcba52014-08-21 19:46:49 +08008845 return false;
8846
8847 /*
8848 * Translate L1 physical address to host physical
8849 * address for vmcs02. Keep the page pinned, so this
8850 * physical address remains valid. We keep a reference
8851 * to it so we can release it later.
8852 */
8853 if (vmx->nested.apic_access_page) /* shouldn't happen */
8854 nested_release_page(vmx->nested.apic_access_page);
8855 vmx->nested.apic_access_page =
8856 nested_get_page(vcpu, vmcs12->apic_access_addr);
8857 }
Wanpeng Lia7c0b072014-08-21 19:46:50 +08008858
8859 if (nested_cpu_has(vmcs12, CPU_BASED_TPR_SHADOW)) {
Eugene Korenevsky90904222015-03-29 23:56:27 +03008860 if (!PAGE_ALIGNED(vmcs12->virtual_apic_page_addr) ||
8861 vmcs12->virtual_apic_page_addr >> maxphyaddr)
Wanpeng Lia7c0b072014-08-21 19:46:50 +08008862 return false;
8863
8864 if (vmx->nested.virtual_apic_page) /* shouldn't happen */
8865 nested_release_page(vmx->nested.virtual_apic_page);
8866 vmx->nested.virtual_apic_page =
8867 nested_get_page(vcpu, vmcs12->virtual_apic_page_addr);
8868
8869 /*
8870 * Failing the vm entry is _not_ what the processor does
8871 * but it's basically the only possibility we have.
8872 * We could still enter the guest if CR8 load exits are
8873 * enabled, CR8 store exits are enabled, and virtualize APIC
8874 * access is disabled; in this case the processor would never
8875 * use the TPR shadow and we could simply clear the bit from
8876 * the execution control. But such a configuration is useless,
8877 * so let's keep the code simple.
8878 */
8879 if (!vmx->nested.virtual_apic_page)
8880 return false;
8881 }
8882
Wincy Van705699a2015-02-03 23:58:17 +08008883 if (nested_cpu_has_posted_intr(vmcs12)) {
Eugene Korenevsky90904222015-03-29 23:56:27 +03008884 if (!IS_ALIGNED(vmcs12->posted_intr_desc_addr, 64) ||
8885 vmcs12->posted_intr_desc_addr >> maxphyaddr)
Wincy Van705699a2015-02-03 23:58:17 +08008886 return false;
8887
8888 if (vmx->nested.pi_desc_page) { /* shouldn't happen */
8889 kunmap(vmx->nested.pi_desc_page);
8890 nested_release_page(vmx->nested.pi_desc_page);
8891 }
8892 vmx->nested.pi_desc_page =
8893 nested_get_page(vcpu, vmcs12->posted_intr_desc_addr);
8894 if (!vmx->nested.pi_desc_page)
8895 return false;
8896
8897 vmx->nested.pi_desc =
8898 (struct pi_desc *)kmap(vmx->nested.pi_desc_page);
8899 if (!vmx->nested.pi_desc) {
8900 nested_release_page_clean(vmx->nested.pi_desc_page);
8901 return false;
8902 }
8903 vmx->nested.pi_desc =
8904 (struct pi_desc *)((void *)vmx->nested.pi_desc +
8905 (unsigned long)(vmcs12->posted_intr_desc_addr &
8906 (PAGE_SIZE - 1)));
8907 }
8908
Wanpeng Lia2bcba52014-08-21 19:46:49 +08008909 return true;
8910}
8911
Jan Kiszkaf4124502014-03-07 20:03:13 +01008912static void vmx_start_preemption_timer(struct kvm_vcpu *vcpu)
8913{
8914 u64 preemption_timeout = get_vmcs12(vcpu)->vmx_preemption_timer_value;
8915 struct vcpu_vmx *vmx = to_vmx(vcpu);
8916
8917 if (vcpu->arch.virtual_tsc_khz == 0)
8918 return;
8919
8920 /* Make sure short timeouts reliably trigger an immediate vmexit.
8921 * hrtimer_start does not guarantee this. */
8922 if (preemption_timeout <= 1) {
8923 vmx_preemption_timer_fn(&vmx->nested.preemption_timer);
8924 return;
8925 }
8926
8927 preemption_timeout <<= VMX_MISC_EMULATED_PREEMPTION_TIMER_RATE;
8928 preemption_timeout *= 1000000;
8929 do_div(preemption_timeout, vcpu->arch.virtual_tsc_khz);
8930 hrtimer_start(&vmx->nested.preemption_timer,
8931 ns_to_ktime(preemption_timeout), HRTIMER_MODE_REL);
8932}
8933
Wincy Van3af18d92015-02-03 23:49:31 +08008934static int nested_vmx_check_msr_bitmap_controls(struct kvm_vcpu *vcpu,
8935 struct vmcs12 *vmcs12)
8936{
8937 int maxphyaddr;
8938 u64 addr;
8939
8940 if (!nested_cpu_has(vmcs12, CPU_BASED_USE_MSR_BITMAPS))
8941 return 0;
8942
8943 if (vmcs12_read_any(vcpu, MSR_BITMAP, &addr)) {
8944 WARN_ON(1);
8945 return -EINVAL;
8946 }
8947 maxphyaddr = cpuid_maxphyaddr(vcpu);
8948
8949 if (!PAGE_ALIGNED(vmcs12->msr_bitmap) ||
8950 ((addr + PAGE_SIZE) >> maxphyaddr))
8951 return -EINVAL;
8952
8953 return 0;
8954}
8955
8956/*
8957 * Merge L0's and L1's MSR bitmap, return false to indicate that
8958 * we do not use the hardware.
8959 */
8960static inline bool nested_vmx_merge_msr_bitmap(struct kvm_vcpu *vcpu,
8961 struct vmcs12 *vmcs12)
8962{
Wincy Van82f0dd42015-02-03 23:57:18 +08008963 int msr;
Wincy Vanf2b93282015-02-03 23:56:03 +08008964 struct page *page;
8965 unsigned long *msr_bitmap;
8966
8967 if (!nested_cpu_has_virt_x2apic_mode(vmcs12))
8968 return false;
8969
8970 page = nested_get_page(vcpu, vmcs12->msr_bitmap);
8971 if (!page) {
8972 WARN_ON(1);
8973 return false;
8974 }
8975 msr_bitmap = (unsigned long *)kmap(page);
8976 if (!msr_bitmap) {
8977 nested_release_page_clean(page);
8978 WARN_ON(1);
8979 return false;
8980 }
8981
8982 if (nested_cpu_has_virt_x2apic_mode(vmcs12)) {
Wincy Van82f0dd42015-02-03 23:57:18 +08008983 if (nested_cpu_has_apic_reg_virt(vmcs12))
8984 for (msr = 0x800; msr <= 0x8ff; msr++)
8985 nested_vmx_disable_intercept_for_msr(
8986 msr_bitmap,
8987 vmx_msr_bitmap_nested,
8988 msr, MSR_TYPE_R);
Wincy Vanf2b93282015-02-03 23:56:03 +08008989 /* TPR is allowed */
8990 nested_vmx_disable_intercept_for_msr(msr_bitmap,
8991 vmx_msr_bitmap_nested,
8992 APIC_BASE_MSR + (APIC_TASKPRI >> 4),
8993 MSR_TYPE_R | MSR_TYPE_W);
Wincy Van608406e2015-02-03 23:57:51 +08008994 if (nested_cpu_has_vid(vmcs12)) {
8995 /* EOI and self-IPI are allowed */
8996 nested_vmx_disable_intercept_for_msr(
8997 msr_bitmap,
8998 vmx_msr_bitmap_nested,
8999 APIC_BASE_MSR + (APIC_EOI >> 4),
9000 MSR_TYPE_W);
9001 nested_vmx_disable_intercept_for_msr(
9002 msr_bitmap,
9003 vmx_msr_bitmap_nested,
9004 APIC_BASE_MSR + (APIC_SELF_IPI >> 4),
9005 MSR_TYPE_W);
9006 }
Wincy Van82f0dd42015-02-03 23:57:18 +08009007 } else {
9008 /*
9009 * Enable reading intercept of all the x2apic
9010 * MSRs. We should not rely on vmcs12 to do any
9011 * optimizations here, it may have been modified
9012 * by L1.
9013 */
9014 for (msr = 0x800; msr <= 0x8ff; msr++)
9015 __vmx_enable_intercept_for_msr(
9016 vmx_msr_bitmap_nested,
9017 msr,
9018 MSR_TYPE_R);
9019
Wincy Vanf2b93282015-02-03 23:56:03 +08009020 __vmx_enable_intercept_for_msr(
9021 vmx_msr_bitmap_nested,
9022 APIC_BASE_MSR + (APIC_TASKPRI >> 4),
Wincy Van82f0dd42015-02-03 23:57:18 +08009023 MSR_TYPE_W);
Wincy Van608406e2015-02-03 23:57:51 +08009024 __vmx_enable_intercept_for_msr(
9025 vmx_msr_bitmap_nested,
9026 APIC_BASE_MSR + (APIC_EOI >> 4),
9027 MSR_TYPE_W);
9028 __vmx_enable_intercept_for_msr(
9029 vmx_msr_bitmap_nested,
9030 APIC_BASE_MSR + (APIC_SELF_IPI >> 4),
9031 MSR_TYPE_W);
Wincy Van82f0dd42015-02-03 23:57:18 +08009032 }
Wincy Vanf2b93282015-02-03 23:56:03 +08009033 kunmap(page);
9034 nested_release_page_clean(page);
9035
9036 return true;
9037}
9038
9039static int nested_vmx_check_apicv_controls(struct kvm_vcpu *vcpu,
9040 struct vmcs12 *vmcs12)
9041{
Wincy Van82f0dd42015-02-03 23:57:18 +08009042 if (!nested_cpu_has_virt_x2apic_mode(vmcs12) &&
Wincy Van608406e2015-02-03 23:57:51 +08009043 !nested_cpu_has_apic_reg_virt(vmcs12) &&
Wincy Van705699a2015-02-03 23:58:17 +08009044 !nested_cpu_has_vid(vmcs12) &&
9045 !nested_cpu_has_posted_intr(vmcs12))
Wincy Vanf2b93282015-02-03 23:56:03 +08009046 return 0;
9047
9048 /*
9049 * If virtualize x2apic mode is enabled,
9050 * virtualize apic access must be disabled.
9051 */
Wincy Van82f0dd42015-02-03 23:57:18 +08009052 if (nested_cpu_has_virt_x2apic_mode(vmcs12) &&
9053 nested_cpu_has2(vmcs12, SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES))
Wincy Vanf2b93282015-02-03 23:56:03 +08009054 return -EINVAL;
9055
Wincy Van608406e2015-02-03 23:57:51 +08009056 /*
9057 * If virtual interrupt delivery is enabled,
9058 * we must exit on external interrupts.
9059 */
9060 if (nested_cpu_has_vid(vmcs12) &&
9061 !nested_exit_on_intr(vcpu))
9062 return -EINVAL;
9063
Wincy Van705699a2015-02-03 23:58:17 +08009064 /*
9065 * bits 15:8 should be zero in posted_intr_nv,
9066 * the descriptor address has been already checked
9067 * in nested_get_vmcs12_pages.
9068 */
9069 if (nested_cpu_has_posted_intr(vmcs12) &&
9070 (!nested_cpu_has_vid(vmcs12) ||
9071 !nested_exit_intr_ack_set(vcpu) ||
9072 vmcs12->posted_intr_nv & 0xff00))
9073 return -EINVAL;
9074
Wincy Vanf2b93282015-02-03 23:56:03 +08009075 /* tpr shadow is needed by all apicv features. */
9076 if (!nested_cpu_has(vmcs12, CPU_BASED_TPR_SHADOW))
9077 return -EINVAL;
9078
9079 return 0;
Wincy Van3af18d92015-02-03 23:49:31 +08009080}
9081
Eugene Korenevskye9ac0332014-12-11 08:53:27 +03009082static int nested_vmx_check_msr_switch(struct kvm_vcpu *vcpu,
9083 unsigned long count_field,
Eugene Korenevsky92d71bc2015-03-29 23:56:44 +03009084 unsigned long addr_field)
Wincy Vanff651cb2014-12-11 08:52:58 +03009085{
Eugene Korenevsky92d71bc2015-03-29 23:56:44 +03009086 int maxphyaddr;
Eugene Korenevskye9ac0332014-12-11 08:53:27 +03009087 u64 count, addr;
9088
9089 if (vmcs12_read_any(vcpu, count_field, &count) ||
9090 vmcs12_read_any(vcpu, addr_field, &addr)) {
9091 WARN_ON(1);
9092 return -EINVAL;
9093 }
9094 if (count == 0)
9095 return 0;
Eugene Korenevsky92d71bc2015-03-29 23:56:44 +03009096 maxphyaddr = cpuid_maxphyaddr(vcpu);
Eugene Korenevskye9ac0332014-12-11 08:53:27 +03009097 if (!IS_ALIGNED(addr, 16) || addr >> maxphyaddr ||
9098 (addr + count * sizeof(struct vmx_msr_entry) - 1) >> maxphyaddr) {
9099 pr_warn_ratelimited(
9100 "nVMX: invalid MSR switch (0x%lx, %d, %llu, 0x%08llx)",
9101 addr_field, maxphyaddr, count, addr);
9102 return -EINVAL;
9103 }
9104 return 0;
9105}
9106
9107static int nested_vmx_check_msr_switch_controls(struct kvm_vcpu *vcpu,
9108 struct vmcs12 *vmcs12)
9109{
Eugene Korenevskye9ac0332014-12-11 08:53:27 +03009110 if (vmcs12->vm_exit_msr_load_count == 0 &&
9111 vmcs12->vm_exit_msr_store_count == 0 &&
9112 vmcs12->vm_entry_msr_load_count == 0)
9113 return 0; /* Fast path */
Eugene Korenevskye9ac0332014-12-11 08:53:27 +03009114 if (nested_vmx_check_msr_switch(vcpu, VM_EXIT_MSR_LOAD_COUNT,
Eugene Korenevsky92d71bc2015-03-29 23:56:44 +03009115 VM_EXIT_MSR_LOAD_ADDR) ||
Eugene Korenevskye9ac0332014-12-11 08:53:27 +03009116 nested_vmx_check_msr_switch(vcpu, VM_EXIT_MSR_STORE_COUNT,
Eugene Korenevsky92d71bc2015-03-29 23:56:44 +03009117 VM_EXIT_MSR_STORE_ADDR) ||
Eugene Korenevskye9ac0332014-12-11 08:53:27 +03009118 nested_vmx_check_msr_switch(vcpu, VM_ENTRY_MSR_LOAD_COUNT,
Eugene Korenevsky92d71bc2015-03-29 23:56:44 +03009119 VM_ENTRY_MSR_LOAD_ADDR))
Wincy Vanff651cb2014-12-11 08:52:58 +03009120 return -EINVAL;
9121 return 0;
9122}
9123
Eugene Korenevskye9ac0332014-12-11 08:53:27 +03009124static int nested_vmx_msr_check_common(struct kvm_vcpu *vcpu,
9125 struct vmx_msr_entry *e)
9126{
9127 /* x2APIC MSR accesses are not allowed */
Jan Kiszka8a9781f2015-05-04 08:32:32 +02009128 if (vcpu->arch.apic_base & X2APIC_ENABLE && e->index >> 8 == 0x8)
Eugene Korenevskye9ac0332014-12-11 08:53:27 +03009129 return -EINVAL;
9130 if (e->index == MSR_IA32_UCODE_WRITE || /* SDM Table 35-2 */
9131 e->index == MSR_IA32_UCODE_REV)
9132 return -EINVAL;
9133 if (e->reserved != 0)
9134 return -EINVAL;
9135 return 0;
9136}
9137
9138static int nested_vmx_load_msr_check(struct kvm_vcpu *vcpu,
9139 struct vmx_msr_entry *e)
Wincy Vanff651cb2014-12-11 08:52:58 +03009140{
9141 if (e->index == MSR_FS_BASE ||
9142 e->index == MSR_GS_BASE ||
Eugene Korenevskye9ac0332014-12-11 08:53:27 +03009143 e->index == MSR_IA32_SMM_MONITOR_CTL || /* SMM is not supported */
9144 nested_vmx_msr_check_common(vcpu, e))
9145 return -EINVAL;
9146 return 0;
9147}
9148
9149static int nested_vmx_store_msr_check(struct kvm_vcpu *vcpu,
9150 struct vmx_msr_entry *e)
9151{
9152 if (e->index == MSR_IA32_SMBASE || /* SMM is not supported */
9153 nested_vmx_msr_check_common(vcpu, e))
Wincy Vanff651cb2014-12-11 08:52:58 +03009154 return -EINVAL;
9155 return 0;
9156}
9157
9158/*
9159 * Load guest's/host's msr at nested entry/exit.
9160 * return 0 for success, entry index for failure.
9161 */
9162static u32 nested_vmx_load_msr(struct kvm_vcpu *vcpu, u64 gpa, u32 count)
9163{
9164 u32 i;
9165 struct vmx_msr_entry e;
9166 struct msr_data msr;
9167
9168 msr.host_initiated = false;
9169 for (i = 0; i < count; i++) {
Paolo Bonzini54bf36a2015-04-08 15:39:23 +02009170 if (kvm_vcpu_read_guest(vcpu, gpa + i * sizeof(e),
9171 &e, sizeof(e))) {
Eugene Korenevskye9ac0332014-12-11 08:53:27 +03009172 pr_warn_ratelimited(
9173 "%s cannot read MSR entry (%u, 0x%08llx)\n",
9174 __func__, i, gpa + i * sizeof(e));
Wincy Vanff651cb2014-12-11 08:52:58 +03009175 goto fail;
Eugene Korenevskye9ac0332014-12-11 08:53:27 +03009176 }
9177 if (nested_vmx_load_msr_check(vcpu, &e)) {
9178 pr_warn_ratelimited(
9179 "%s check failed (%u, 0x%x, 0x%x)\n",
9180 __func__, i, e.index, e.reserved);
9181 goto fail;
9182 }
Wincy Vanff651cb2014-12-11 08:52:58 +03009183 msr.index = e.index;
9184 msr.data = e.value;
Eugene Korenevskye9ac0332014-12-11 08:53:27 +03009185 if (kvm_set_msr(vcpu, &msr)) {
9186 pr_warn_ratelimited(
9187 "%s cannot write MSR (%u, 0x%x, 0x%llx)\n",
9188 __func__, i, e.index, e.value);
Wincy Vanff651cb2014-12-11 08:52:58 +03009189 goto fail;
Eugene Korenevskye9ac0332014-12-11 08:53:27 +03009190 }
Wincy Vanff651cb2014-12-11 08:52:58 +03009191 }
9192 return 0;
9193fail:
9194 return i + 1;
9195}
9196
9197static int nested_vmx_store_msr(struct kvm_vcpu *vcpu, u64 gpa, u32 count)
9198{
9199 u32 i;
9200 struct vmx_msr_entry e;
9201
9202 for (i = 0; i < count; i++) {
Paolo Bonzini609e36d2015-04-08 15:30:38 +02009203 struct msr_data msr_info;
Paolo Bonzini54bf36a2015-04-08 15:39:23 +02009204 if (kvm_vcpu_read_guest(vcpu,
9205 gpa + i * sizeof(e),
9206 &e, 2 * sizeof(u32))) {
Eugene Korenevskye9ac0332014-12-11 08:53:27 +03009207 pr_warn_ratelimited(
9208 "%s cannot read MSR entry (%u, 0x%08llx)\n",
9209 __func__, i, gpa + i * sizeof(e));
Wincy Vanff651cb2014-12-11 08:52:58 +03009210 return -EINVAL;
Eugene Korenevskye9ac0332014-12-11 08:53:27 +03009211 }
9212 if (nested_vmx_store_msr_check(vcpu, &e)) {
9213 pr_warn_ratelimited(
9214 "%s check failed (%u, 0x%x, 0x%x)\n",
9215 __func__, i, e.index, e.reserved);
Wincy Vanff651cb2014-12-11 08:52:58 +03009216 return -EINVAL;
Eugene Korenevskye9ac0332014-12-11 08:53:27 +03009217 }
Paolo Bonzini609e36d2015-04-08 15:30:38 +02009218 msr_info.host_initiated = false;
9219 msr_info.index = e.index;
9220 if (kvm_get_msr(vcpu, &msr_info)) {
Eugene Korenevskye9ac0332014-12-11 08:53:27 +03009221 pr_warn_ratelimited(
9222 "%s cannot read MSR (%u, 0x%x)\n",
9223 __func__, i, e.index);
9224 return -EINVAL;
9225 }
Paolo Bonzini54bf36a2015-04-08 15:39:23 +02009226 if (kvm_vcpu_write_guest(vcpu,
9227 gpa + i * sizeof(e) +
9228 offsetof(struct vmx_msr_entry, value),
9229 &msr_info.data, sizeof(msr_info.data))) {
Eugene Korenevskye9ac0332014-12-11 08:53:27 +03009230 pr_warn_ratelimited(
9231 "%s cannot write MSR (%u, 0x%x, 0x%llx)\n",
Paolo Bonzini609e36d2015-04-08 15:30:38 +02009232 __func__, i, e.index, msr_info.data);
Eugene Korenevskye9ac0332014-12-11 08:53:27 +03009233 return -EINVAL;
9234 }
Wincy Vanff651cb2014-12-11 08:52:58 +03009235 }
9236 return 0;
9237}
9238
Nadav Har'Elfe3ef052011-05-25 23:10:02 +03009239/*
9240 * prepare_vmcs02 is called when the L1 guest hypervisor runs its nested
9241 * L2 guest. L1 has a vmcs for L2 (vmcs12), and this function "merges" it
Tiejun Chenb4619662014-09-22 10:31:38 +08009242 * with L0's requirements for its guest (a.k.a. vmcs01), so we can run the L2
Nadav Har'Elfe3ef052011-05-25 23:10:02 +03009243 * guest in a way that will both be appropriate to L1's requests, and our
9244 * needs. In addition to modifying the active vmcs (which is vmcs02), this
9245 * function also has additional necessary side-effects, like setting various
9246 * vcpu->arch fields.
9247 */
9248static void prepare_vmcs02(struct kvm_vcpu *vcpu, struct vmcs12 *vmcs12)
9249{
9250 struct vcpu_vmx *vmx = to_vmx(vcpu);
9251 u32 exec_control;
9252
9253 vmcs_write16(GUEST_ES_SELECTOR, vmcs12->guest_es_selector);
9254 vmcs_write16(GUEST_CS_SELECTOR, vmcs12->guest_cs_selector);
9255 vmcs_write16(GUEST_SS_SELECTOR, vmcs12->guest_ss_selector);
9256 vmcs_write16(GUEST_DS_SELECTOR, vmcs12->guest_ds_selector);
9257 vmcs_write16(GUEST_FS_SELECTOR, vmcs12->guest_fs_selector);
9258 vmcs_write16(GUEST_GS_SELECTOR, vmcs12->guest_gs_selector);
9259 vmcs_write16(GUEST_LDTR_SELECTOR, vmcs12->guest_ldtr_selector);
9260 vmcs_write16(GUEST_TR_SELECTOR, vmcs12->guest_tr_selector);
9261 vmcs_write32(GUEST_ES_LIMIT, vmcs12->guest_es_limit);
9262 vmcs_write32(GUEST_CS_LIMIT, vmcs12->guest_cs_limit);
9263 vmcs_write32(GUEST_SS_LIMIT, vmcs12->guest_ss_limit);
9264 vmcs_write32(GUEST_DS_LIMIT, vmcs12->guest_ds_limit);
9265 vmcs_write32(GUEST_FS_LIMIT, vmcs12->guest_fs_limit);
9266 vmcs_write32(GUEST_GS_LIMIT, vmcs12->guest_gs_limit);
9267 vmcs_write32(GUEST_LDTR_LIMIT, vmcs12->guest_ldtr_limit);
9268 vmcs_write32(GUEST_TR_LIMIT, vmcs12->guest_tr_limit);
9269 vmcs_write32(GUEST_GDTR_LIMIT, vmcs12->guest_gdtr_limit);
9270 vmcs_write32(GUEST_IDTR_LIMIT, vmcs12->guest_idtr_limit);
9271 vmcs_write32(GUEST_ES_AR_BYTES, vmcs12->guest_es_ar_bytes);
9272 vmcs_write32(GUEST_CS_AR_BYTES, vmcs12->guest_cs_ar_bytes);
9273 vmcs_write32(GUEST_SS_AR_BYTES, vmcs12->guest_ss_ar_bytes);
9274 vmcs_write32(GUEST_DS_AR_BYTES, vmcs12->guest_ds_ar_bytes);
9275 vmcs_write32(GUEST_FS_AR_BYTES, vmcs12->guest_fs_ar_bytes);
9276 vmcs_write32(GUEST_GS_AR_BYTES, vmcs12->guest_gs_ar_bytes);
9277 vmcs_write32(GUEST_LDTR_AR_BYTES, vmcs12->guest_ldtr_ar_bytes);
9278 vmcs_write32(GUEST_TR_AR_BYTES, vmcs12->guest_tr_ar_bytes);
9279 vmcs_writel(GUEST_ES_BASE, vmcs12->guest_es_base);
9280 vmcs_writel(GUEST_CS_BASE, vmcs12->guest_cs_base);
9281 vmcs_writel(GUEST_SS_BASE, vmcs12->guest_ss_base);
9282 vmcs_writel(GUEST_DS_BASE, vmcs12->guest_ds_base);
9283 vmcs_writel(GUEST_FS_BASE, vmcs12->guest_fs_base);
9284 vmcs_writel(GUEST_GS_BASE, vmcs12->guest_gs_base);
9285 vmcs_writel(GUEST_LDTR_BASE, vmcs12->guest_ldtr_base);
9286 vmcs_writel(GUEST_TR_BASE, vmcs12->guest_tr_base);
9287 vmcs_writel(GUEST_GDTR_BASE, vmcs12->guest_gdtr_base);
9288 vmcs_writel(GUEST_IDTR_BASE, vmcs12->guest_idtr_base);
9289
Jan Kiszka2996fca2014-06-16 13:59:43 +02009290 if (vmcs12->vm_entry_controls & VM_ENTRY_LOAD_DEBUG_CONTROLS) {
9291 kvm_set_dr(vcpu, 7, vmcs12->guest_dr7);
9292 vmcs_write64(GUEST_IA32_DEBUGCTL, vmcs12->guest_ia32_debugctl);
9293 } else {
9294 kvm_set_dr(vcpu, 7, vcpu->arch.dr7);
9295 vmcs_write64(GUEST_IA32_DEBUGCTL, vmx->nested.vmcs01_debugctl);
9296 }
Nadav Har'Elfe3ef052011-05-25 23:10:02 +03009297 vmcs_write32(VM_ENTRY_INTR_INFO_FIELD,
9298 vmcs12->vm_entry_intr_info_field);
9299 vmcs_write32(VM_ENTRY_EXCEPTION_ERROR_CODE,
9300 vmcs12->vm_entry_exception_error_code);
9301 vmcs_write32(VM_ENTRY_INSTRUCTION_LEN,
9302 vmcs12->vm_entry_instruction_len);
9303 vmcs_write32(GUEST_INTERRUPTIBILITY_INFO,
9304 vmcs12->guest_interruptibility_info);
Nadav Har'Elfe3ef052011-05-25 23:10:02 +03009305 vmcs_write32(GUEST_SYSENTER_CS, vmcs12->guest_sysenter_cs);
Gleb Natapov63fbf592013-07-28 18:31:06 +03009306 vmx_set_rflags(vcpu, vmcs12->guest_rflags);
Nadav Har'Elfe3ef052011-05-25 23:10:02 +03009307 vmcs_writel(GUEST_PENDING_DBG_EXCEPTIONS,
9308 vmcs12->guest_pending_dbg_exceptions);
9309 vmcs_writel(GUEST_SYSENTER_ESP, vmcs12->guest_sysenter_esp);
9310 vmcs_writel(GUEST_SYSENTER_EIP, vmcs12->guest_sysenter_eip);
9311
Wanpeng Li81dc01f2014-12-04 19:11:07 +08009312 if (nested_cpu_has_xsaves(vmcs12))
9313 vmcs_write64(XSS_EXIT_BITMAP, vmcs12->xss_exit_bitmap);
Nadav Har'Elfe3ef052011-05-25 23:10:02 +03009314 vmcs_write64(VMCS_LINK_POINTER, -1ull);
9315
Jan Kiszkaf4124502014-03-07 20:03:13 +01009316 exec_control = vmcs12->pin_based_vm_exec_control;
9317 exec_control |= vmcs_config.pin_based_exec_ctrl;
Wincy Van705699a2015-02-03 23:58:17 +08009318 exec_control &= ~PIN_BASED_VMX_PREEMPTION_TIMER;
9319
9320 if (nested_cpu_has_posted_intr(vmcs12)) {
9321 /*
9322 * Note that we use L0's vector here and in
9323 * vmx_deliver_nested_posted_interrupt.
9324 */
9325 vmx->nested.posted_intr_nv = vmcs12->posted_intr_nv;
9326 vmx->nested.pi_pending = false;
9327 vmcs_write64(POSTED_INTR_NV, POSTED_INTR_VECTOR);
9328 vmcs_write64(POSTED_INTR_DESC_ADDR,
9329 page_to_phys(vmx->nested.pi_desc_page) +
9330 (unsigned long)(vmcs12->posted_intr_desc_addr &
9331 (PAGE_SIZE - 1)));
9332 } else
9333 exec_control &= ~PIN_BASED_POSTED_INTR;
9334
Jan Kiszkaf4124502014-03-07 20:03:13 +01009335 vmcs_write32(PIN_BASED_VM_EXEC_CONTROL, exec_control);
Nadav Har'Elfe3ef052011-05-25 23:10:02 +03009336
Jan Kiszkaf4124502014-03-07 20:03:13 +01009337 vmx->nested.preemption_timer_expired = false;
9338 if (nested_cpu_has_preemption_timer(vmcs12))
9339 vmx_start_preemption_timer(vcpu);
Jan Kiszka0238ea92013-03-13 11:31:24 +01009340
Nadav Har'Elfe3ef052011-05-25 23:10:02 +03009341 /*
9342 * Whether page-faults are trapped is determined by a combination of
9343 * 3 settings: PFEC_MASK, PFEC_MATCH and EXCEPTION_BITMAP.PF.
9344 * If enable_ept, L0 doesn't care about page faults and we should
9345 * set all of these to L1's desires. However, if !enable_ept, L0 does
9346 * care about (at least some) page faults, and because it is not easy
9347 * (if at all possible?) to merge L0 and L1's desires, we simply ask
9348 * to exit on each and every L2 page fault. This is done by setting
9349 * MASK=MATCH=0 and (see below) EB.PF=1.
9350 * Note that below we don't need special code to set EB.PF beyond the
9351 * "or"ing of the EB of vmcs01 and vmcs12, because when enable_ept,
9352 * vmcs01's EB.PF is 0 so the "or" will take vmcs12's value, and when
9353 * !enable_ept, EB.PF is 1, so the "or" will always be 1.
9354 *
9355 * A problem with this approach (when !enable_ept) is that L1 may be
9356 * injected with more page faults than it asked for. This could have
9357 * caused problems, but in practice existing hypervisors don't care.
9358 * To fix this, we will need to emulate the PFEC checking (on the L1
9359 * page tables), using walk_addr(), when injecting PFs to L1.
9360 */
9361 vmcs_write32(PAGE_FAULT_ERROR_CODE_MASK,
9362 enable_ept ? vmcs12->page_fault_error_code_mask : 0);
9363 vmcs_write32(PAGE_FAULT_ERROR_CODE_MATCH,
9364 enable_ept ? vmcs12->page_fault_error_code_match : 0);
9365
9366 if (cpu_has_secondary_exec_ctrls()) {
Jan Kiszkaf4124502014-03-07 20:03:13 +01009367 exec_control = vmx_secondary_exec_control(vmx);
Xiao Guangronge2821622015-09-09 14:05:52 +08009368
Nadav Har'Elfe3ef052011-05-25 23:10:02 +03009369 /* Take the following fields only from vmcs12 */
Paolo Bonzini696dfd92014-05-07 11:20:54 +02009370 exec_control &= ~(SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES |
Jan Kiszkab3a2a902015-03-23 19:27:19 +01009371 SECONDARY_EXEC_RDTSCP |
Paolo Bonzini696dfd92014-05-07 11:20:54 +02009372 SECONDARY_EXEC_VIRTUAL_INTR_DELIVERY |
Xiao Guangrong8b3e34e2015-09-09 14:05:51 +08009373 SECONDARY_EXEC_APIC_REGISTER_VIRT |
9374 SECONDARY_EXEC_PCOMMIT);
Nadav Har'Elfe3ef052011-05-25 23:10:02 +03009375 if (nested_cpu_has(vmcs12,
9376 CPU_BASED_ACTIVATE_SECONDARY_CONTROLS))
9377 exec_control |= vmcs12->secondary_vm_exec_control;
9378
9379 if (exec_control & SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES) {
9380 /*
Nadav Har'Elfe3ef052011-05-25 23:10:02 +03009381 * If translation failed, no matter: This feature asks
9382 * to exit when accessing the given address, and if it
9383 * can never be accessed, this feature won't do
9384 * anything anyway.
9385 */
9386 if (!vmx->nested.apic_access_page)
9387 exec_control &=
9388 ~SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES;
9389 else
9390 vmcs_write64(APIC_ACCESS_ADDR,
9391 page_to_phys(vmx->nested.apic_access_page));
Wincy Vanf2b93282015-02-03 23:56:03 +08009392 } else if (!(nested_cpu_has_virt_x2apic_mode(vmcs12)) &&
Paolo Bonzini35754c92015-07-29 12:05:37 +02009393 cpu_need_virtualize_apic_accesses(&vmx->vcpu)) {
Jan Kiszkaca3f2572013-12-16 12:55:46 +01009394 exec_control |=
9395 SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES;
Tang Chen38b99172014-09-24 15:57:54 +08009396 kvm_vcpu_reload_apic_access_page(vcpu);
Nadav Har'Elfe3ef052011-05-25 23:10:02 +03009397 }
9398
Wincy Van608406e2015-02-03 23:57:51 +08009399 if (exec_control & SECONDARY_EXEC_VIRTUAL_INTR_DELIVERY) {
9400 vmcs_write64(EOI_EXIT_BITMAP0,
9401 vmcs12->eoi_exit_bitmap0);
9402 vmcs_write64(EOI_EXIT_BITMAP1,
9403 vmcs12->eoi_exit_bitmap1);
9404 vmcs_write64(EOI_EXIT_BITMAP2,
9405 vmcs12->eoi_exit_bitmap2);
9406 vmcs_write64(EOI_EXIT_BITMAP3,
9407 vmcs12->eoi_exit_bitmap3);
9408 vmcs_write16(GUEST_INTR_STATUS,
9409 vmcs12->guest_intr_status);
9410 }
9411
Nadav Har'Elfe3ef052011-05-25 23:10:02 +03009412 vmcs_write32(SECONDARY_VM_EXEC_CONTROL, exec_control);
9413 }
9414
9415
9416 /*
9417 * Set host-state according to L0's settings (vmcs12 is irrelevant here)
9418 * Some constant fields are set here by vmx_set_constant_host_state().
9419 * Other fields are different per CPU, and will be set later when
9420 * vmx_vcpu_load() is called, and when vmx_save_host_state() is called.
9421 */
Yang Zhanga547c6d2013-04-11 19:25:10 +08009422 vmx_set_constant_host_state(vmx);
Nadav Har'Elfe3ef052011-05-25 23:10:02 +03009423
9424 /*
9425 * HOST_RSP is normally set correctly in vmx_vcpu_run() just before
9426 * entry, but only if the current (host) sp changed from the value
9427 * we wrote last (vmx->host_rsp). This cache is no longer relevant
9428 * if we switch vmcs, and rather than hold a separate cache per vmcs,
9429 * here we just force the write to happen on entry.
9430 */
9431 vmx->host_rsp = 0;
9432
9433 exec_control = vmx_exec_control(vmx); /* L0's desires */
9434 exec_control &= ~CPU_BASED_VIRTUAL_INTR_PENDING;
9435 exec_control &= ~CPU_BASED_VIRTUAL_NMI_PENDING;
9436 exec_control &= ~CPU_BASED_TPR_SHADOW;
9437 exec_control |= vmcs12->cpu_based_vm_exec_control;
Wanpeng Lia7c0b072014-08-21 19:46:50 +08009438
9439 if (exec_control & CPU_BASED_TPR_SHADOW) {
9440 vmcs_write64(VIRTUAL_APIC_PAGE_ADDR,
9441 page_to_phys(vmx->nested.virtual_apic_page));
9442 vmcs_write32(TPR_THRESHOLD, vmcs12->tpr_threshold);
9443 }
9444
Wincy Van3af18d92015-02-03 23:49:31 +08009445 if (cpu_has_vmx_msr_bitmap() &&
Wincy Van670125b2015-03-04 14:31:56 +08009446 exec_control & CPU_BASED_USE_MSR_BITMAPS) {
9447 nested_vmx_merge_msr_bitmap(vcpu, vmcs12);
9448 /* MSR_BITMAP will be set by following vmx_set_efer. */
Wincy Van3af18d92015-02-03 23:49:31 +08009449 } else
9450 exec_control &= ~CPU_BASED_USE_MSR_BITMAPS;
9451
Nadav Har'Elfe3ef052011-05-25 23:10:02 +03009452 /*
Wincy Van3af18d92015-02-03 23:49:31 +08009453 * Merging of IO bitmap not currently supported.
Nadav Har'Elfe3ef052011-05-25 23:10:02 +03009454 * Rather, exit every time.
9455 */
Nadav Har'Elfe3ef052011-05-25 23:10:02 +03009456 exec_control &= ~CPU_BASED_USE_IO_BITMAPS;
9457 exec_control |= CPU_BASED_UNCOND_IO_EXITING;
9458
9459 vmcs_write32(CPU_BASED_VM_EXEC_CONTROL, exec_control);
9460
9461 /* EXCEPTION_BITMAP and CR0_GUEST_HOST_MASK should basically be the
9462 * bitwise-or of what L1 wants to trap for L2, and what we want to
9463 * trap. Note that CR0.TS also needs updating - we do this later.
9464 */
9465 update_exception_bitmap(vcpu);
9466 vcpu->arch.cr0_guest_owned_bits &= ~vmcs12->cr0_guest_host_mask;
9467 vmcs_writel(CR0_GUEST_HOST_MASK, ~vcpu->arch.cr0_guest_owned_bits);
9468
Nadav Har'El8049d652013-08-05 11:07:06 +03009469 /* L2->L1 exit controls are emulated - the hardware exit is to L0 so
9470 * we should use its exit controls. Note that VM_EXIT_LOAD_IA32_EFER
9471 * bits are further modified by vmx_set_efer() below.
9472 */
Jan Kiszkaf4124502014-03-07 20:03:13 +01009473 vmcs_write32(VM_EXIT_CONTROLS, vmcs_config.vmexit_ctrl);
Nadav Har'El8049d652013-08-05 11:07:06 +03009474
9475 /* vmcs12's VM_ENTRY_LOAD_IA32_EFER and VM_ENTRY_IA32E_MODE are
9476 * emulated by vmx_set_efer(), below.
9477 */
Gleb Natapov2961e8762013-11-25 15:37:13 +02009478 vm_entry_controls_init(vmx,
Nadav Har'El8049d652013-08-05 11:07:06 +03009479 (vmcs12->vm_entry_controls & ~VM_ENTRY_LOAD_IA32_EFER &
9480 ~VM_ENTRY_IA32E_MODE) |
Nadav Har'Elfe3ef052011-05-25 23:10:02 +03009481 (vmcs_config.vmentry_ctrl & ~VM_ENTRY_IA32E_MODE));
9482
Jan Kiszka44811c02013-08-04 17:17:27 +02009483 if (vmcs12->vm_entry_controls & VM_ENTRY_LOAD_IA32_PAT) {
Nadav Har'Elfe3ef052011-05-25 23:10:02 +03009484 vmcs_write64(GUEST_IA32_PAT, vmcs12->guest_ia32_pat);
Jan Kiszka44811c02013-08-04 17:17:27 +02009485 vcpu->arch.pat = vmcs12->guest_ia32_pat;
9486 } else if (vmcs_config.vmentry_ctrl & VM_ENTRY_LOAD_IA32_PAT)
Nadav Har'Elfe3ef052011-05-25 23:10:02 +03009487 vmcs_write64(GUEST_IA32_PAT, vmx->vcpu.arch.pat);
9488
9489
9490 set_cr4_guest_host_mask(vmx);
9491
Paolo Bonzini36be0b92014-02-24 12:30:04 +01009492 if (vmcs12->vm_entry_controls & VM_ENTRY_LOAD_BNDCFGS)
9493 vmcs_write64(GUEST_BNDCFGS, vmcs12->guest_bndcfgs);
9494
Nadav Har'El27fc51b2011-08-02 15:54:52 +03009495 if (vmcs12->cpu_based_vm_exec_control & CPU_BASED_USE_TSC_OFFSETING)
9496 vmcs_write64(TSC_OFFSET,
9497 vmx->nested.vmcs01_tsc_offset + vmcs12->tsc_offset);
9498 else
9499 vmcs_write64(TSC_OFFSET, vmx->nested.vmcs01_tsc_offset);
Nadav Har'Elfe3ef052011-05-25 23:10:02 +03009500
9501 if (enable_vpid) {
9502 /*
9503 * Trivially support vpid by letting L2s share their parent
9504 * L1's vpid. TODO: move to a more elaborate solution, giving
9505 * each L2 its own vpid and exposing the vpid feature to L1.
9506 */
9507 vmcs_write16(VIRTUAL_PROCESSOR_ID, vmx->vpid);
9508 vmx_flush_tlb(vcpu);
9509 }
9510
Nadav Har'El155a97a2013-08-05 11:07:16 +03009511 if (nested_cpu_has_ept(vmcs12)) {
9512 kvm_mmu_unload(vcpu);
9513 nested_ept_init_mmu_context(vcpu);
9514 }
9515
Nadav Har'Elfe3ef052011-05-25 23:10:02 +03009516 if (vmcs12->vm_entry_controls & VM_ENTRY_LOAD_IA32_EFER)
9517 vcpu->arch.efer = vmcs12->guest_ia32_efer;
Jan Kiszkad1fa0352013-04-14 12:44:54 +02009518 else if (vmcs12->vm_entry_controls & VM_ENTRY_IA32E_MODE)
Nadav Har'Elfe3ef052011-05-25 23:10:02 +03009519 vcpu->arch.efer |= (EFER_LMA | EFER_LME);
9520 else
9521 vcpu->arch.efer &= ~(EFER_LMA | EFER_LME);
9522 /* Note: modifies VM_ENTRY/EXIT_CONTROLS and GUEST/HOST_IA32_EFER */
9523 vmx_set_efer(vcpu, vcpu->arch.efer);
9524
9525 /*
9526 * This sets GUEST_CR0 to vmcs12->guest_cr0, with possibly a modified
9527 * TS bit (for lazy fpu) and bits which we consider mandatory enabled.
9528 * The CR0_READ_SHADOW is what L2 should have expected to read given
9529 * the specifications by L1; It's not enough to take
9530 * vmcs12->cr0_read_shadow because on our cr0_guest_host_mask we we
9531 * have more bits than L1 expected.
9532 */
9533 vmx_set_cr0(vcpu, vmcs12->guest_cr0);
9534 vmcs_writel(CR0_READ_SHADOW, nested_read_cr0(vmcs12));
9535
9536 vmx_set_cr4(vcpu, vmcs12->guest_cr4);
9537 vmcs_writel(CR4_READ_SHADOW, nested_read_cr4(vmcs12));
9538
9539 /* shadow page tables on either EPT or shadow page tables */
9540 kvm_set_cr3(vcpu, vmcs12->guest_cr3);
9541 kvm_mmu_reset_context(vcpu);
9542
Gleb Natapovfeaf0c7d2013-09-25 12:51:36 +03009543 if (!enable_ept)
9544 vcpu->arch.walk_mmu->inject_page_fault = vmx_inject_page_fault_nested;
9545
Nadav Har'El3633cfc2013-08-05 11:07:07 +03009546 /*
9547 * L1 may access the L2's PDPTR, so save them to construct vmcs12
9548 */
9549 if (enable_ept) {
9550 vmcs_write64(GUEST_PDPTR0, vmcs12->guest_pdptr0);
9551 vmcs_write64(GUEST_PDPTR1, vmcs12->guest_pdptr1);
9552 vmcs_write64(GUEST_PDPTR2, vmcs12->guest_pdptr2);
9553 vmcs_write64(GUEST_PDPTR3, vmcs12->guest_pdptr3);
9554 }
9555
Nadav Har'Elfe3ef052011-05-25 23:10:02 +03009556 kvm_register_write(vcpu, VCPU_REGS_RSP, vmcs12->guest_rsp);
9557 kvm_register_write(vcpu, VCPU_REGS_RIP, vmcs12->guest_rip);
9558}
9559
Nadav Har'Elcd232ad2011-05-25 23:10:33 +03009560/*
9561 * nested_vmx_run() handles a nested entry, i.e., a VMLAUNCH or VMRESUME on L1
9562 * for running an L2 nested guest.
9563 */
9564static int nested_vmx_run(struct kvm_vcpu *vcpu, bool launch)
9565{
9566 struct vmcs12 *vmcs12;
9567 struct vcpu_vmx *vmx = to_vmx(vcpu);
9568 int cpu;
9569 struct loaded_vmcs *vmcs02;
Jan Kiszka384bb782013-04-20 10:52:36 +02009570 bool ia32e;
Wincy Vanff651cb2014-12-11 08:52:58 +03009571 u32 msr_entry_idx;
Nadav Har'Elcd232ad2011-05-25 23:10:33 +03009572
9573 if (!nested_vmx_check_permission(vcpu) ||
9574 !nested_vmx_check_vmcs12(vcpu))
9575 return 1;
9576
9577 skip_emulated_instruction(vcpu);
9578 vmcs12 = get_vmcs12(vcpu);
9579
Abel Gordon012f83c2013-04-18 14:39:25 +03009580 if (enable_shadow_vmcs)
9581 copy_shadow_to_vmcs12(vmx);
9582
Nadav Har'El7c177932011-05-25 23:12:04 +03009583 /*
9584 * The nested entry process starts with enforcing various prerequisites
9585 * on vmcs12 as required by the Intel SDM, and act appropriately when
9586 * they fail: As the SDM explains, some conditions should cause the
9587 * instruction to fail, while others will cause the instruction to seem
9588 * to succeed, but return an EXIT_REASON_INVALID_STATE.
9589 * To speed up the normal (success) code path, we should avoid checking
9590 * for misconfigurations which will anyway be caught by the processor
9591 * when using the merged vmcs02.
9592 */
9593 if (vmcs12->launch_state == launch) {
9594 nested_vmx_failValid(vcpu,
9595 launch ? VMXERR_VMLAUNCH_NONCLEAR_VMCS
9596 : VMXERR_VMRESUME_NONLAUNCHED_VMCS);
9597 return 1;
9598 }
9599
Jan Kiszka6dfacad2013-12-04 08:58:54 +01009600 if (vmcs12->guest_activity_state != GUEST_ACTIVITY_ACTIVE &&
9601 vmcs12->guest_activity_state != GUEST_ACTIVITY_HLT) {
Paolo Bonzini26539bd2013-04-15 15:00:27 +02009602 nested_vmx_failValid(vcpu, VMXERR_ENTRY_INVALID_CONTROL_FIELD);
9603 return 1;
9604 }
9605
Wincy Van3af18d92015-02-03 23:49:31 +08009606 if (!nested_get_vmcs12_pages(vcpu, vmcs12)) {
Nadav Har'El7c177932011-05-25 23:12:04 +03009607 nested_vmx_failValid(vcpu, VMXERR_ENTRY_INVALID_CONTROL_FIELD);
9608 return 1;
9609 }
9610
Wincy Van3af18d92015-02-03 23:49:31 +08009611 if (nested_vmx_check_msr_bitmap_controls(vcpu, vmcs12)) {
Nadav Har'El7c177932011-05-25 23:12:04 +03009612 nested_vmx_failValid(vcpu, VMXERR_ENTRY_INVALID_CONTROL_FIELD);
9613 return 1;
9614 }
9615
Wincy Vanf2b93282015-02-03 23:56:03 +08009616 if (nested_vmx_check_apicv_controls(vcpu, vmcs12)) {
9617 nested_vmx_failValid(vcpu, VMXERR_ENTRY_INVALID_CONTROL_FIELD);
9618 return 1;
9619 }
9620
Eugene Korenevskye9ac0332014-12-11 08:53:27 +03009621 if (nested_vmx_check_msr_switch_controls(vcpu, vmcs12)) {
9622 nested_vmx_failValid(vcpu, VMXERR_ENTRY_INVALID_CONTROL_FIELD);
9623 return 1;
9624 }
9625
Nadav Har'El7c177932011-05-25 23:12:04 +03009626 if (!vmx_control_verify(vmcs12->cpu_based_vm_exec_control,
Wincy Vanb9c237b2015-02-03 23:56:30 +08009627 vmx->nested.nested_vmx_true_procbased_ctls_low,
9628 vmx->nested.nested_vmx_procbased_ctls_high) ||
Nadav Har'El7c177932011-05-25 23:12:04 +03009629 !vmx_control_verify(vmcs12->secondary_vm_exec_control,
Wincy Vanb9c237b2015-02-03 23:56:30 +08009630 vmx->nested.nested_vmx_secondary_ctls_low,
9631 vmx->nested.nested_vmx_secondary_ctls_high) ||
Nadav Har'El7c177932011-05-25 23:12:04 +03009632 !vmx_control_verify(vmcs12->pin_based_vm_exec_control,
Wincy Vanb9c237b2015-02-03 23:56:30 +08009633 vmx->nested.nested_vmx_pinbased_ctls_low,
9634 vmx->nested.nested_vmx_pinbased_ctls_high) ||
Nadav Har'El7c177932011-05-25 23:12:04 +03009635 !vmx_control_verify(vmcs12->vm_exit_controls,
Wincy Vanb9c237b2015-02-03 23:56:30 +08009636 vmx->nested.nested_vmx_true_exit_ctls_low,
9637 vmx->nested.nested_vmx_exit_ctls_high) ||
Nadav Har'El7c177932011-05-25 23:12:04 +03009638 !vmx_control_verify(vmcs12->vm_entry_controls,
Wincy Vanb9c237b2015-02-03 23:56:30 +08009639 vmx->nested.nested_vmx_true_entry_ctls_low,
9640 vmx->nested.nested_vmx_entry_ctls_high))
Nadav Har'El7c177932011-05-25 23:12:04 +03009641 {
9642 nested_vmx_failValid(vcpu, VMXERR_ENTRY_INVALID_CONTROL_FIELD);
9643 return 1;
9644 }
9645
9646 if (((vmcs12->host_cr0 & VMXON_CR0_ALWAYSON) != VMXON_CR0_ALWAYSON) ||
9647 ((vmcs12->host_cr4 & VMXON_CR4_ALWAYSON) != VMXON_CR4_ALWAYSON)) {
9648 nested_vmx_failValid(vcpu,
9649 VMXERR_ENTRY_INVALID_HOST_STATE_FIELD);
9650 return 1;
9651 }
9652
Wincy Vanb9c237b2015-02-03 23:56:30 +08009653 if (!nested_cr0_valid(vcpu, vmcs12->guest_cr0) ||
Nadav Har'El7c177932011-05-25 23:12:04 +03009654 ((vmcs12->guest_cr4 & VMXON_CR4_ALWAYSON) != VMXON_CR4_ALWAYSON)) {
9655 nested_vmx_entry_failure(vcpu, vmcs12,
9656 EXIT_REASON_INVALID_STATE, ENTRY_FAIL_DEFAULT);
9657 return 1;
9658 }
9659 if (vmcs12->vmcs_link_pointer != -1ull) {
9660 nested_vmx_entry_failure(vcpu, vmcs12,
9661 EXIT_REASON_INVALID_STATE, ENTRY_FAIL_VMCS_LINK_PTR);
9662 return 1;
9663 }
9664
9665 /*
Jan Kiszkacb0c8cda2013-04-27 12:58:00 +02009666 * If the load IA32_EFER VM-entry control is 1, the following checks
Jan Kiszka384bb782013-04-20 10:52:36 +02009667 * are performed on the field for the IA32_EFER MSR:
9668 * - Bits reserved in the IA32_EFER MSR must be 0.
9669 * - Bit 10 (corresponding to IA32_EFER.LMA) must equal the value of
9670 * the IA-32e mode guest VM-exit control. It must also be identical
9671 * to bit 8 (LME) if bit 31 in the CR0 field (corresponding to
9672 * CR0.PG) is 1.
9673 */
9674 if (vmcs12->vm_entry_controls & VM_ENTRY_LOAD_IA32_EFER) {
9675 ia32e = (vmcs12->vm_entry_controls & VM_ENTRY_IA32E_MODE) != 0;
9676 if (!kvm_valid_efer(vcpu, vmcs12->guest_ia32_efer) ||
9677 ia32e != !!(vmcs12->guest_ia32_efer & EFER_LMA) ||
9678 ((vmcs12->guest_cr0 & X86_CR0_PG) &&
9679 ia32e != !!(vmcs12->guest_ia32_efer & EFER_LME))) {
9680 nested_vmx_entry_failure(vcpu, vmcs12,
9681 EXIT_REASON_INVALID_STATE, ENTRY_FAIL_DEFAULT);
9682 return 1;
9683 }
9684 }
9685
9686 /*
9687 * If the load IA32_EFER VM-exit control is 1, bits reserved in the
9688 * IA32_EFER MSR must be 0 in the field for that register. In addition,
9689 * the values of the LMA and LME bits in the field must each be that of
9690 * the host address-space size VM-exit control.
9691 */
9692 if (vmcs12->vm_exit_controls & VM_EXIT_LOAD_IA32_EFER) {
9693 ia32e = (vmcs12->vm_exit_controls &
9694 VM_EXIT_HOST_ADDR_SPACE_SIZE) != 0;
9695 if (!kvm_valid_efer(vcpu, vmcs12->host_ia32_efer) ||
9696 ia32e != !!(vmcs12->host_ia32_efer & EFER_LMA) ||
9697 ia32e != !!(vmcs12->host_ia32_efer & EFER_LME)) {
9698 nested_vmx_entry_failure(vcpu, vmcs12,
9699 EXIT_REASON_INVALID_STATE, ENTRY_FAIL_DEFAULT);
9700 return 1;
9701 }
9702 }
9703
9704 /*
Nadav Har'El7c177932011-05-25 23:12:04 +03009705 * We're finally done with prerequisite checking, and can start with
9706 * the nested entry.
9707 */
9708
Nadav Har'Elcd232ad2011-05-25 23:10:33 +03009709 vmcs02 = nested_get_current_vmcs02(vmx);
9710 if (!vmcs02)
9711 return -ENOMEM;
9712
9713 enter_guest_mode(vcpu);
9714
9715 vmx->nested.vmcs01_tsc_offset = vmcs_read64(TSC_OFFSET);
9716
Jan Kiszka2996fca2014-06-16 13:59:43 +02009717 if (!(vmcs12->vm_entry_controls & VM_ENTRY_LOAD_DEBUG_CONTROLS))
9718 vmx->nested.vmcs01_debugctl = vmcs_read64(GUEST_IA32_DEBUGCTL);
9719
Nadav Har'Elcd232ad2011-05-25 23:10:33 +03009720 cpu = get_cpu();
9721 vmx->loaded_vmcs = vmcs02;
9722 vmx_vcpu_put(vcpu);
9723 vmx_vcpu_load(vcpu, cpu);
9724 vcpu->cpu = cpu;
9725 put_cpu();
9726
Jan Kiszka36c3cc42013-02-23 22:35:37 +01009727 vmx_segment_cache_clear(vmx);
9728
Nadav Har'Elcd232ad2011-05-25 23:10:33 +03009729 prepare_vmcs02(vcpu, vmcs12);
9730
Wincy Vanff651cb2014-12-11 08:52:58 +03009731 msr_entry_idx = nested_vmx_load_msr(vcpu,
9732 vmcs12->vm_entry_msr_load_addr,
9733 vmcs12->vm_entry_msr_load_count);
9734 if (msr_entry_idx) {
9735 leave_guest_mode(vcpu);
9736 vmx_load_vmcs01(vcpu);
9737 nested_vmx_entry_failure(vcpu, vmcs12,
9738 EXIT_REASON_MSR_LOAD_FAIL, msr_entry_idx);
9739 return 1;
9740 }
9741
9742 vmcs12->launch_state = 1;
9743
Jan Kiszka6dfacad2013-12-04 08:58:54 +01009744 if (vmcs12->guest_activity_state == GUEST_ACTIVITY_HLT)
Joel Schopp5cb56052015-03-02 13:43:31 -06009745 return kvm_vcpu_halt(vcpu);
Jan Kiszka6dfacad2013-12-04 08:58:54 +01009746
Jan Kiszka7af40ad32014-01-04 18:47:23 +01009747 vmx->nested.nested_run_pending = 1;
9748
Nadav Har'Elcd232ad2011-05-25 23:10:33 +03009749 /*
9750 * Note no nested_vmx_succeed or nested_vmx_fail here. At this point
9751 * we are no longer running L1, and VMLAUNCH/VMRESUME has not yet
9752 * returned as far as L1 is concerned. It will only return (and set
9753 * the success flag) when L2 exits (see nested_vmx_vmexit()).
9754 */
9755 return 1;
9756}
9757
Nadav Har'El4704d0b2011-05-25 23:11:34 +03009758/*
9759 * On a nested exit from L2 to L1, vmcs12.guest_cr0 might not be up-to-date
9760 * because L2 may have changed some cr0 bits directly (CRO_GUEST_HOST_MASK).
9761 * This function returns the new value we should put in vmcs12.guest_cr0.
9762 * It's not enough to just return the vmcs02 GUEST_CR0. Rather,
9763 * 1. Bits that neither L0 nor L1 trapped, were set directly by L2 and are now
9764 * available in vmcs02 GUEST_CR0. (Note: It's enough to check that L0
9765 * didn't trap the bit, because if L1 did, so would L0).
9766 * 2. Bits that L1 asked to trap (and therefore L0 also did) could not have
9767 * been modified by L2, and L1 knows it. So just leave the old value of
9768 * the bit from vmcs12.guest_cr0. Note that the bit from vmcs02 GUEST_CR0
9769 * isn't relevant, because if L0 traps this bit it can set it to anything.
9770 * 3. Bits that L1 didn't trap, but L0 did. L1 believes the guest could have
9771 * changed these bits, and therefore they need to be updated, but L0
9772 * didn't necessarily allow them to be changed in GUEST_CR0 - and rather
9773 * put them in vmcs02 CR0_READ_SHADOW. So take these bits from there.
9774 */
9775static inline unsigned long
9776vmcs12_guest_cr0(struct kvm_vcpu *vcpu, struct vmcs12 *vmcs12)
9777{
9778 return
9779 /*1*/ (vmcs_readl(GUEST_CR0) & vcpu->arch.cr0_guest_owned_bits) |
9780 /*2*/ (vmcs12->guest_cr0 & vmcs12->cr0_guest_host_mask) |
9781 /*3*/ (vmcs_readl(CR0_READ_SHADOW) & ~(vmcs12->cr0_guest_host_mask |
9782 vcpu->arch.cr0_guest_owned_bits));
9783}
9784
9785static inline unsigned long
9786vmcs12_guest_cr4(struct kvm_vcpu *vcpu, struct vmcs12 *vmcs12)
9787{
9788 return
9789 /*1*/ (vmcs_readl(GUEST_CR4) & vcpu->arch.cr4_guest_owned_bits) |
9790 /*2*/ (vmcs12->guest_cr4 & vmcs12->cr4_guest_host_mask) |
9791 /*3*/ (vmcs_readl(CR4_READ_SHADOW) & ~(vmcs12->cr4_guest_host_mask |
9792 vcpu->arch.cr4_guest_owned_bits));
9793}
9794
Jan Kiszka5f3d5792013-04-14 12:12:46 +02009795static void vmcs12_save_pending_event(struct kvm_vcpu *vcpu,
9796 struct vmcs12 *vmcs12)
9797{
9798 u32 idt_vectoring;
9799 unsigned int nr;
9800
Gleb Natapov851eb6672013-09-25 12:51:34 +03009801 if (vcpu->arch.exception.pending && vcpu->arch.exception.reinject) {
Jan Kiszka5f3d5792013-04-14 12:12:46 +02009802 nr = vcpu->arch.exception.nr;
9803 idt_vectoring = nr | VECTORING_INFO_VALID_MASK;
9804
9805 if (kvm_exception_is_soft(nr)) {
9806 vmcs12->vm_exit_instruction_len =
9807 vcpu->arch.event_exit_inst_len;
9808 idt_vectoring |= INTR_TYPE_SOFT_EXCEPTION;
9809 } else
9810 idt_vectoring |= INTR_TYPE_HARD_EXCEPTION;
9811
9812 if (vcpu->arch.exception.has_error_code) {
9813 idt_vectoring |= VECTORING_INFO_DELIVER_CODE_MASK;
9814 vmcs12->idt_vectoring_error_code =
9815 vcpu->arch.exception.error_code;
9816 }
9817
9818 vmcs12->idt_vectoring_info_field = idt_vectoring;
Jan Kiszkacd2633c2013-10-23 17:42:15 +01009819 } else if (vcpu->arch.nmi_injected) {
Jan Kiszka5f3d5792013-04-14 12:12:46 +02009820 vmcs12->idt_vectoring_info_field =
9821 INTR_TYPE_NMI_INTR | INTR_INFO_VALID_MASK | NMI_VECTOR;
9822 } else if (vcpu->arch.interrupt.pending) {
9823 nr = vcpu->arch.interrupt.nr;
9824 idt_vectoring = nr | VECTORING_INFO_VALID_MASK;
9825
9826 if (vcpu->arch.interrupt.soft) {
9827 idt_vectoring |= INTR_TYPE_SOFT_INTR;
9828 vmcs12->vm_entry_instruction_len =
9829 vcpu->arch.event_exit_inst_len;
9830 } else
9831 idt_vectoring |= INTR_TYPE_EXT_INTR;
9832
9833 vmcs12->idt_vectoring_info_field = idt_vectoring;
9834 }
9835}
9836
Jan Kiszkab6b8a142014-03-07 20:03:12 +01009837static int vmx_check_nested_events(struct kvm_vcpu *vcpu, bool external_intr)
9838{
9839 struct vcpu_vmx *vmx = to_vmx(vcpu);
9840
Jan Kiszkaf4124502014-03-07 20:03:13 +01009841 if (nested_cpu_has_preemption_timer(get_vmcs12(vcpu)) &&
9842 vmx->nested.preemption_timer_expired) {
9843 if (vmx->nested.nested_run_pending)
9844 return -EBUSY;
9845 nested_vmx_vmexit(vcpu, EXIT_REASON_PREEMPTION_TIMER, 0, 0);
9846 return 0;
9847 }
9848
Jan Kiszkab6b8a142014-03-07 20:03:12 +01009849 if (vcpu->arch.nmi_pending && nested_exit_on_nmi(vcpu)) {
Jan Kiszka220c5672014-03-07 20:03:14 +01009850 if (vmx->nested.nested_run_pending ||
9851 vcpu->arch.interrupt.pending)
Jan Kiszkab6b8a142014-03-07 20:03:12 +01009852 return -EBUSY;
9853 nested_vmx_vmexit(vcpu, EXIT_REASON_EXCEPTION_NMI,
9854 NMI_VECTOR | INTR_TYPE_NMI_INTR |
9855 INTR_INFO_VALID_MASK, 0);
9856 /*
9857 * The NMI-triggered VM exit counts as injection:
9858 * clear this one and block further NMIs.
9859 */
9860 vcpu->arch.nmi_pending = 0;
9861 vmx_set_nmi_mask(vcpu, true);
9862 return 0;
9863 }
9864
9865 if ((kvm_cpu_has_interrupt(vcpu) || external_intr) &&
9866 nested_exit_on_intr(vcpu)) {
9867 if (vmx->nested.nested_run_pending)
9868 return -EBUSY;
9869 nested_vmx_vmexit(vcpu, EXIT_REASON_EXTERNAL_INTERRUPT, 0, 0);
Wincy Van705699a2015-02-03 23:58:17 +08009870 return 0;
Jan Kiszkab6b8a142014-03-07 20:03:12 +01009871 }
9872
Wincy Van705699a2015-02-03 23:58:17 +08009873 return vmx_complete_nested_posted_interrupt(vcpu);
Jan Kiszkab6b8a142014-03-07 20:03:12 +01009874}
9875
Jan Kiszkaf4124502014-03-07 20:03:13 +01009876static u32 vmx_get_preemption_timer_value(struct kvm_vcpu *vcpu)
9877{
9878 ktime_t remaining =
9879 hrtimer_get_remaining(&to_vmx(vcpu)->nested.preemption_timer);
9880 u64 value;
9881
9882 if (ktime_to_ns(remaining) <= 0)
9883 return 0;
9884
9885 value = ktime_to_ns(remaining) * vcpu->arch.virtual_tsc_khz;
9886 do_div(value, 1000000);
9887 return value >> VMX_MISC_EMULATED_PREEMPTION_TIMER_RATE;
9888}
9889
Nadav Har'El4704d0b2011-05-25 23:11:34 +03009890/*
9891 * prepare_vmcs12 is part of what we need to do when the nested L2 guest exits
9892 * and we want to prepare to run its L1 parent. L1 keeps a vmcs for L2 (vmcs12),
9893 * and this function updates it to reflect the changes to the guest state while
9894 * L2 was running (and perhaps made some exits which were handled directly by L0
9895 * without going back to L1), and to reflect the exit reason.
9896 * Note that we do not have to copy here all VMCS fields, just those that
9897 * could have changed by the L2 guest or the exit - i.e., the guest-state and
9898 * exit-information fields only. Other fields are modified by L1 with VMWRITE,
9899 * which already writes to vmcs12 directly.
9900 */
Jan Kiszka533558b2014-01-04 18:47:20 +01009901static void prepare_vmcs12(struct kvm_vcpu *vcpu, struct vmcs12 *vmcs12,
9902 u32 exit_reason, u32 exit_intr_info,
9903 unsigned long exit_qualification)
Nadav Har'El4704d0b2011-05-25 23:11:34 +03009904{
9905 /* update guest state fields: */
9906 vmcs12->guest_cr0 = vmcs12_guest_cr0(vcpu, vmcs12);
9907 vmcs12->guest_cr4 = vmcs12_guest_cr4(vcpu, vmcs12);
9908
Nadav Har'El4704d0b2011-05-25 23:11:34 +03009909 vmcs12->guest_rsp = kvm_register_read(vcpu, VCPU_REGS_RSP);
9910 vmcs12->guest_rip = kvm_register_read(vcpu, VCPU_REGS_RIP);
9911 vmcs12->guest_rflags = vmcs_readl(GUEST_RFLAGS);
9912
9913 vmcs12->guest_es_selector = vmcs_read16(GUEST_ES_SELECTOR);
9914 vmcs12->guest_cs_selector = vmcs_read16(GUEST_CS_SELECTOR);
9915 vmcs12->guest_ss_selector = vmcs_read16(GUEST_SS_SELECTOR);
9916 vmcs12->guest_ds_selector = vmcs_read16(GUEST_DS_SELECTOR);
9917 vmcs12->guest_fs_selector = vmcs_read16(GUEST_FS_SELECTOR);
9918 vmcs12->guest_gs_selector = vmcs_read16(GUEST_GS_SELECTOR);
9919 vmcs12->guest_ldtr_selector = vmcs_read16(GUEST_LDTR_SELECTOR);
9920 vmcs12->guest_tr_selector = vmcs_read16(GUEST_TR_SELECTOR);
9921 vmcs12->guest_es_limit = vmcs_read32(GUEST_ES_LIMIT);
9922 vmcs12->guest_cs_limit = vmcs_read32(GUEST_CS_LIMIT);
9923 vmcs12->guest_ss_limit = vmcs_read32(GUEST_SS_LIMIT);
9924 vmcs12->guest_ds_limit = vmcs_read32(GUEST_DS_LIMIT);
9925 vmcs12->guest_fs_limit = vmcs_read32(GUEST_FS_LIMIT);
9926 vmcs12->guest_gs_limit = vmcs_read32(GUEST_GS_LIMIT);
9927 vmcs12->guest_ldtr_limit = vmcs_read32(GUEST_LDTR_LIMIT);
9928 vmcs12->guest_tr_limit = vmcs_read32(GUEST_TR_LIMIT);
9929 vmcs12->guest_gdtr_limit = vmcs_read32(GUEST_GDTR_LIMIT);
9930 vmcs12->guest_idtr_limit = vmcs_read32(GUEST_IDTR_LIMIT);
9931 vmcs12->guest_es_ar_bytes = vmcs_read32(GUEST_ES_AR_BYTES);
9932 vmcs12->guest_cs_ar_bytes = vmcs_read32(GUEST_CS_AR_BYTES);
9933 vmcs12->guest_ss_ar_bytes = vmcs_read32(GUEST_SS_AR_BYTES);
9934 vmcs12->guest_ds_ar_bytes = vmcs_read32(GUEST_DS_AR_BYTES);
9935 vmcs12->guest_fs_ar_bytes = vmcs_read32(GUEST_FS_AR_BYTES);
9936 vmcs12->guest_gs_ar_bytes = vmcs_read32(GUEST_GS_AR_BYTES);
9937 vmcs12->guest_ldtr_ar_bytes = vmcs_read32(GUEST_LDTR_AR_BYTES);
9938 vmcs12->guest_tr_ar_bytes = vmcs_read32(GUEST_TR_AR_BYTES);
9939 vmcs12->guest_es_base = vmcs_readl(GUEST_ES_BASE);
9940 vmcs12->guest_cs_base = vmcs_readl(GUEST_CS_BASE);
9941 vmcs12->guest_ss_base = vmcs_readl(GUEST_SS_BASE);
9942 vmcs12->guest_ds_base = vmcs_readl(GUEST_DS_BASE);
9943 vmcs12->guest_fs_base = vmcs_readl(GUEST_FS_BASE);
9944 vmcs12->guest_gs_base = vmcs_readl(GUEST_GS_BASE);
9945 vmcs12->guest_ldtr_base = vmcs_readl(GUEST_LDTR_BASE);
9946 vmcs12->guest_tr_base = vmcs_readl(GUEST_TR_BASE);
9947 vmcs12->guest_gdtr_base = vmcs_readl(GUEST_GDTR_BASE);
9948 vmcs12->guest_idtr_base = vmcs_readl(GUEST_IDTR_BASE);
9949
Nadav Har'El4704d0b2011-05-25 23:11:34 +03009950 vmcs12->guest_interruptibility_info =
9951 vmcs_read32(GUEST_INTERRUPTIBILITY_INFO);
9952 vmcs12->guest_pending_dbg_exceptions =
9953 vmcs_readl(GUEST_PENDING_DBG_EXCEPTIONS);
Jan Kiszka3edf1e62014-01-04 18:47:24 +01009954 if (vcpu->arch.mp_state == KVM_MP_STATE_HALTED)
9955 vmcs12->guest_activity_state = GUEST_ACTIVITY_HLT;
9956 else
9957 vmcs12->guest_activity_state = GUEST_ACTIVITY_ACTIVE;
Nadav Har'El4704d0b2011-05-25 23:11:34 +03009958
Jan Kiszkaf4124502014-03-07 20:03:13 +01009959 if (nested_cpu_has_preemption_timer(vmcs12)) {
9960 if (vmcs12->vm_exit_controls &
9961 VM_EXIT_SAVE_VMX_PREEMPTION_TIMER)
9962 vmcs12->vmx_preemption_timer_value =
9963 vmx_get_preemption_timer_value(vcpu);
9964 hrtimer_cancel(&to_vmx(vcpu)->nested.preemption_timer);
9965 }
Arthur Chunqi Li7854cbc2013-09-16 16:11:44 +08009966
Nadav Har'El3633cfc2013-08-05 11:07:07 +03009967 /*
9968 * In some cases (usually, nested EPT), L2 is allowed to change its
9969 * own CR3 without exiting. If it has changed it, we must keep it.
9970 * Of course, if L0 is using shadow page tables, GUEST_CR3 was defined
9971 * by L0, not L1 or L2, so we mustn't unconditionally copy it to vmcs12.
9972 *
9973 * Additionally, restore L2's PDPTR to vmcs12.
9974 */
9975 if (enable_ept) {
9976 vmcs12->guest_cr3 = vmcs_read64(GUEST_CR3);
9977 vmcs12->guest_pdptr0 = vmcs_read64(GUEST_PDPTR0);
9978 vmcs12->guest_pdptr1 = vmcs_read64(GUEST_PDPTR1);
9979 vmcs12->guest_pdptr2 = vmcs_read64(GUEST_PDPTR2);
9980 vmcs12->guest_pdptr3 = vmcs_read64(GUEST_PDPTR3);
9981 }
9982
Wincy Van608406e2015-02-03 23:57:51 +08009983 if (nested_cpu_has_vid(vmcs12))
9984 vmcs12->guest_intr_status = vmcs_read16(GUEST_INTR_STATUS);
9985
Jan Kiszkac18911a2013-03-13 16:06:41 +01009986 vmcs12->vm_entry_controls =
9987 (vmcs12->vm_entry_controls & ~VM_ENTRY_IA32E_MODE) |
Gleb Natapov2961e8762013-11-25 15:37:13 +02009988 (vm_entry_controls_get(to_vmx(vcpu)) & VM_ENTRY_IA32E_MODE);
Jan Kiszkac18911a2013-03-13 16:06:41 +01009989
Jan Kiszka2996fca2014-06-16 13:59:43 +02009990 if (vmcs12->vm_exit_controls & VM_EXIT_SAVE_DEBUG_CONTROLS) {
9991 kvm_get_dr(vcpu, 7, (unsigned long *)&vmcs12->guest_dr7);
9992 vmcs12->guest_ia32_debugctl = vmcs_read64(GUEST_IA32_DEBUGCTL);
9993 }
9994
Nadav Har'El4704d0b2011-05-25 23:11:34 +03009995 /* TODO: These cannot have changed unless we have MSR bitmaps and
9996 * the relevant bit asks not to trap the change */
Jan Kiszkab8c07d52013-04-06 13:51:21 +02009997 if (vmcs12->vm_exit_controls & VM_EXIT_SAVE_IA32_PAT)
Nadav Har'El4704d0b2011-05-25 23:11:34 +03009998 vmcs12->guest_ia32_pat = vmcs_read64(GUEST_IA32_PAT);
Jan Kiszka10ba54a2013-08-08 16:26:31 +02009999 if (vmcs12->vm_exit_controls & VM_EXIT_SAVE_IA32_EFER)
10000 vmcs12->guest_ia32_efer = vcpu->arch.efer;
Nadav Har'El4704d0b2011-05-25 23:11:34 +030010001 vmcs12->guest_sysenter_cs = vmcs_read32(GUEST_SYSENTER_CS);
10002 vmcs12->guest_sysenter_esp = vmcs_readl(GUEST_SYSENTER_ESP);
10003 vmcs12->guest_sysenter_eip = vmcs_readl(GUEST_SYSENTER_EIP);
Paolo Bonzini36be0b92014-02-24 12:30:04 +010010004 if (vmx_mpx_supported())
10005 vmcs12->guest_bndcfgs = vmcs_read64(GUEST_BNDCFGS);
Wanpeng Li81dc01f2014-12-04 19:11:07 +080010006 if (nested_cpu_has_xsaves(vmcs12))
10007 vmcs12->xss_exit_bitmap = vmcs_read64(XSS_EXIT_BITMAP);
Nadav Har'El4704d0b2011-05-25 23:11:34 +030010008
10009 /* update exit information fields: */
10010
Jan Kiszka533558b2014-01-04 18:47:20 +010010011 vmcs12->vm_exit_reason = exit_reason;
10012 vmcs12->exit_qualification = exit_qualification;
Nadav Har'El4704d0b2011-05-25 23:11:34 +030010013
Jan Kiszka533558b2014-01-04 18:47:20 +010010014 vmcs12->vm_exit_intr_info = exit_intr_info;
Jan Kiszkac0d1c772013-04-14 12:12:50 +020010015 if ((vmcs12->vm_exit_intr_info &
10016 (INTR_INFO_VALID_MASK | INTR_INFO_DELIVER_CODE_MASK)) ==
10017 (INTR_INFO_VALID_MASK | INTR_INFO_DELIVER_CODE_MASK))
10018 vmcs12->vm_exit_intr_error_code =
10019 vmcs_read32(VM_EXIT_INTR_ERROR_CODE);
Jan Kiszka5f3d5792013-04-14 12:12:46 +020010020 vmcs12->idt_vectoring_info_field = 0;
Nadav Har'El4704d0b2011-05-25 23:11:34 +030010021 vmcs12->vm_exit_instruction_len = vmcs_read32(VM_EXIT_INSTRUCTION_LEN);
10022 vmcs12->vmx_instruction_info = vmcs_read32(VMX_INSTRUCTION_INFO);
10023
Jan Kiszka5f3d5792013-04-14 12:12:46 +020010024 if (!(vmcs12->vm_exit_reason & VMX_EXIT_REASONS_FAILED_VMENTRY)) {
10025 /* vm_entry_intr_info_field is cleared on exit. Emulate this
10026 * instead of reading the real value. */
Nadav Har'El4704d0b2011-05-25 23:11:34 +030010027 vmcs12->vm_entry_intr_info_field &= ~INTR_INFO_VALID_MASK;
Jan Kiszka5f3d5792013-04-14 12:12:46 +020010028
10029 /*
10030 * Transfer the event that L0 or L1 may wanted to inject into
10031 * L2 to IDT_VECTORING_INFO_FIELD.
10032 */
10033 vmcs12_save_pending_event(vcpu, vmcs12);
10034 }
10035
10036 /*
10037 * Drop what we picked up for L2 via vmx_complete_interrupts. It is
10038 * preserved above and would only end up incorrectly in L1.
10039 */
10040 vcpu->arch.nmi_injected = false;
10041 kvm_clear_exception_queue(vcpu);
10042 kvm_clear_interrupt_queue(vcpu);
Nadav Har'El4704d0b2011-05-25 23:11:34 +030010043}
10044
10045/*
10046 * A part of what we need to when the nested L2 guest exits and we want to
10047 * run its L1 parent, is to reset L1's guest state to the host state specified
10048 * in vmcs12.
10049 * This function is to be called not only on normal nested exit, but also on
10050 * a nested entry failure, as explained in Intel's spec, 3B.23.7 ("VM-Entry
10051 * Failures During or After Loading Guest State").
10052 * This function should be called when the active VMCS is L1's (vmcs01).
10053 */
Jan Kiszka733568f2013-02-23 15:07:47 +010010054static void load_vmcs12_host_state(struct kvm_vcpu *vcpu,
10055 struct vmcs12 *vmcs12)
Nadav Har'El4704d0b2011-05-25 23:11:34 +030010056{
Arthur Chunqi Li21feb4e2013-07-15 16:04:08 +080010057 struct kvm_segment seg;
10058
Nadav Har'El4704d0b2011-05-25 23:11:34 +030010059 if (vmcs12->vm_exit_controls & VM_EXIT_LOAD_IA32_EFER)
10060 vcpu->arch.efer = vmcs12->host_ia32_efer;
Jan Kiszkad1fa0352013-04-14 12:44:54 +020010061 else if (vmcs12->vm_exit_controls & VM_EXIT_HOST_ADDR_SPACE_SIZE)
Nadav Har'El4704d0b2011-05-25 23:11:34 +030010062 vcpu->arch.efer |= (EFER_LMA | EFER_LME);
10063 else
10064 vcpu->arch.efer &= ~(EFER_LMA | EFER_LME);
10065 vmx_set_efer(vcpu, vcpu->arch.efer);
10066
10067 kvm_register_write(vcpu, VCPU_REGS_RSP, vmcs12->host_rsp);
10068 kvm_register_write(vcpu, VCPU_REGS_RIP, vmcs12->host_rip);
H. Peter Anvin1adfa762013-04-27 16:10:11 -070010069 vmx_set_rflags(vcpu, X86_EFLAGS_FIXED);
Nadav Har'El4704d0b2011-05-25 23:11:34 +030010070 /*
10071 * Note that calling vmx_set_cr0 is important, even if cr0 hasn't
10072 * actually changed, because it depends on the current state of
10073 * fpu_active (which may have changed).
10074 * Note that vmx_set_cr0 refers to efer set above.
10075 */
Jan Kiszka9e3e4db2013-09-03 21:11:45 +020010076 vmx_set_cr0(vcpu, vmcs12->host_cr0);
Nadav Har'El4704d0b2011-05-25 23:11:34 +030010077 /*
10078 * If we did fpu_activate()/fpu_deactivate() during L2's run, we need
10079 * to apply the same changes to L1's vmcs. We just set cr0 correctly,
10080 * but we also need to update cr0_guest_host_mask and exception_bitmap.
10081 */
10082 update_exception_bitmap(vcpu);
10083 vcpu->arch.cr0_guest_owned_bits = (vcpu->fpu_active ? X86_CR0_TS : 0);
10084 vmcs_writel(CR0_GUEST_HOST_MASK, ~vcpu->arch.cr0_guest_owned_bits);
10085
10086 /*
10087 * Note that CR4_GUEST_HOST_MASK is already set in the original vmcs01
10088 * (KVM doesn't change it)- no reason to call set_cr4_guest_host_mask();
10089 */
10090 vcpu->arch.cr4_guest_owned_bits = ~vmcs_readl(CR4_GUEST_HOST_MASK);
10091 kvm_set_cr4(vcpu, vmcs12->host_cr4);
10092
Jan Kiszka29bf08f2013-12-28 16:31:52 +010010093 nested_ept_uninit_mmu_context(vcpu);
Nadav Har'El155a97a2013-08-05 11:07:16 +030010094
Nadav Har'El4704d0b2011-05-25 23:11:34 +030010095 kvm_set_cr3(vcpu, vmcs12->host_cr3);
10096 kvm_mmu_reset_context(vcpu);
10097
Gleb Natapovfeaf0c7d2013-09-25 12:51:36 +030010098 if (!enable_ept)
10099 vcpu->arch.walk_mmu->inject_page_fault = kvm_inject_page_fault;
10100
Nadav Har'El4704d0b2011-05-25 23:11:34 +030010101 if (enable_vpid) {
10102 /*
10103 * Trivially support vpid by letting L2s share their parent
10104 * L1's vpid. TODO: move to a more elaborate solution, giving
10105 * each L2 its own vpid and exposing the vpid feature to L1.
10106 */
10107 vmx_flush_tlb(vcpu);
10108 }
10109
10110
10111 vmcs_write32(GUEST_SYSENTER_CS, vmcs12->host_ia32_sysenter_cs);
10112 vmcs_writel(GUEST_SYSENTER_ESP, vmcs12->host_ia32_sysenter_esp);
10113 vmcs_writel(GUEST_SYSENTER_EIP, vmcs12->host_ia32_sysenter_eip);
10114 vmcs_writel(GUEST_IDTR_BASE, vmcs12->host_idtr_base);
10115 vmcs_writel(GUEST_GDTR_BASE, vmcs12->host_gdtr_base);
Nadav Har'El4704d0b2011-05-25 23:11:34 +030010116
Paolo Bonzini36be0b92014-02-24 12:30:04 +010010117 /* If not VM_EXIT_CLEAR_BNDCFGS, the L2 value propagates to L1. */
10118 if (vmcs12->vm_exit_controls & VM_EXIT_CLEAR_BNDCFGS)
10119 vmcs_write64(GUEST_BNDCFGS, 0);
10120
Jan Kiszka44811c02013-08-04 17:17:27 +020010121 if (vmcs12->vm_exit_controls & VM_EXIT_LOAD_IA32_PAT) {
Nadav Har'El4704d0b2011-05-25 23:11:34 +030010122 vmcs_write64(GUEST_IA32_PAT, vmcs12->host_ia32_pat);
Jan Kiszka44811c02013-08-04 17:17:27 +020010123 vcpu->arch.pat = vmcs12->host_ia32_pat;
10124 }
Nadav Har'El4704d0b2011-05-25 23:11:34 +030010125 if (vmcs12->vm_exit_controls & VM_EXIT_LOAD_IA32_PERF_GLOBAL_CTRL)
10126 vmcs_write64(GUEST_IA32_PERF_GLOBAL_CTRL,
10127 vmcs12->host_ia32_perf_global_ctrl);
Jan Kiszka503cd0c2013-03-03 13:05:44 +010010128
Arthur Chunqi Li21feb4e2013-07-15 16:04:08 +080010129 /* Set L1 segment info according to Intel SDM
10130 27.5.2 Loading Host Segment and Descriptor-Table Registers */
10131 seg = (struct kvm_segment) {
10132 .base = 0,
10133 .limit = 0xFFFFFFFF,
10134 .selector = vmcs12->host_cs_selector,
10135 .type = 11,
10136 .present = 1,
10137 .s = 1,
10138 .g = 1
10139 };
10140 if (vmcs12->vm_exit_controls & VM_EXIT_HOST_ADDR_SPACE_SIZE)
10141 seg.l = 1;
10142 else
10143 seg.db = 1;
10144 vmx_set_segment(vcpu, &seg, VCPU_SREG_CS);
10145 seg = (struct kvm_segment) {
10146 .base = 0,
10147 .limit = 0xFFFFFFFF,
10148 .type = 3,
10149 .present = 1,
10150 .s = 1,
10151 .db = 1,
10152 .g = 1
10153 };
10154 seg.selector = vmcs12->host_ds_selector;
10155 vmx_set_segment(vcpu, &seg, VCPU_SREG_DS);
10156 seg.selector = vmcs12->host_es_selector;
10157 vmx_set_segment(vcpu, &seg, VCPU_SREG_ES);
10158 seg.selector = vmcs12->host_ss_selector;
10159 vmx_set_segment(vcpu, &seg, VCPU_SREG_SS);
10160 seg.selector = vmcs12->host_fs_selector;
10161 seg.base = vmcs12->host_fs_base;
10162 vmx_set_segment(vcpu, &seg, VCPU_SREG_FS);
10163 seg.selector = vmcs12->host_gs_selector;
10164 seg.base = vmcs12->host_gs_base;
10165 vmx_set_segment(vcpu, &seg, VCPU_SREG_GS);
10166 seg = (struct kvm_segment) {
Gleb Natapov205befd2013-08-04 15:08:06 +030010167 .base = vmcs12->host_tr_base,
Arthur Chunqi Li21feb4e2013-07-15 16:04:08 +080010168 .limit = 0x67,
10169 .selector = vmcs12->host_tr_selector,
10170 .type = 11,
10171 .present = 1
10172 };
10173 vmx_set_segment(vcpu, &seg, VCPU_SREG_TR);
10174
Jan Kiszka503cd0c2013-03-03 13:05:44 +010010175 kvm_set_dr(vcpu, 7, 0x400);
10176 vmcs_write64(GUEST_IA32_DEBUGCTL, 0);
Wincy Vanff651cb2014-12-11 08:52:58 +030010177
Wincy Van3af18d92015-02-03 23:49:31 +080010178 if (cpu_has_vmx_msr_bitmap())
10179 vmx_set_msr_bitmap(vcpu);
10180
Wincy Vanff651cb2014-12-11 08:52:58 +030010181 if (nested_vmx_load_msr(vcpu, vmcs12->vm_exit_msr_load_addr,
10182 vmcs12->vm_exit_msr_load_count))
10183 nested_vmx_abort(vcpu, VMX_ABORT_LOAD_HOST_MSR_FAIL);
Nadav Har'El4704d0b2011-05-25 23:11:34 +030010184}
10185
10186/*
10187 * Emulate an exit from nested guest (L2) to L1, i.e., prepare to run L1
10188 * and modify vmcs12 to make it see what it would expect to see there if
10189 * L2 was its real guest. Must only be called when in L2 (is_guest_mode())
10190 */
Jan Kiszka533558b2014-01-04 18:47:20 +010010191static void nested_vmx_vmexit(struct kvm_vcpu *vcpu, u32 exit_reason,
10192 u32 exit_intr_info,
10193 unsigned long exit_qualification)
Nadav Har'El4704d0b2011-05-25 23:11:34 +030010194{
10195 struct vcpu_vmx *vmx = to_vmx(vcpu);
Nadav Har'El4704d0b2011-05-25 23:11:34 +030010196 struct vmcs12 *vmcs12 = get_vmcs12(vcpu);
10197
Jan Kiszka5f3d5792013-04-14 12:12:46 +020010198 /* trying to cancel vmlaunch/vmresume is a bug */
10199 WARN_ON_ONCE(vmx->nested.nested_run_pending);
10200
Nadav Har'El4704d0b2011-05-25 23:11:34 +030010201 leave_guest_mode(vcpu);
Jan Kiszka533558b2014-01-04 18:47:20 +010010202 prepare_vmcs12(vcpu, vmcs12, exit_reason, exit_intr_info,
10203 exit_qualification);
Nadav Har'El4704d0b2011-05-25 23:11:34 +030010204
Wincy Vanff651cb2014-12-11 08:52:58 +030010205 if (nested_vmx_store_msr(vcpu, vmcs12->vm_exit_msr_store_addr,
10206 vmcs12->vm_exit_msr_store_count))
10207 nested_vmx_abort(vcpu, VMX_ABORT_SAVE_GUEST_MSR_FAIL);
10208
Wanpeng Lif3380ca2014-08-05 12:42:23 +080010209 vmx_load_vmcs01(vcpu);
10210
Bandan Das77b0f5d2014-04-19 18:17:45 -040010211 if ((exit_reason == EXIT_REASON_EXTERNAL_INTERRUPT)
10212 && nested_exit_intr_ack_set(vcpu)) {
10213 int irq = kvm_cpu_get_interrupt(vcpu);
10214 WARN_ON(irq < 0);
10215 vmcs12->vm_exit_intr_info = irq |
10216 INTR_INFO_VALID_MASK | INTR_TYPE_EXT_INTR;
10217 }
10218
Jan Kiszka542060e2014-01-04 18:47:21 +010010219 trace_kvm_nested_vmexit_inject(vmcs12->vm_exit_reason,
10220 vmcs12->exit_qualification,
10221 vmcs12->idt_vectoring_info_field,
10222 vmcs12->vm_exit_intr_info,
10223 vmcs12->vm_exit_intr_error_code,
10224 KVM_ISA_VMX);
Nadav Har'El4704d0b2011-05-25 23:11:34 +030010225
Gleb Natapov2961e8762013-11-25 15:37:13 +020010226 vm_entry_controls_init(vmx, vmcs_read32(VM_ENTRY_CONTROLS));
10227 vm_exit_controls_init(vmx, vmcs_read32(VM_EXIT_CONTROLS));
Jan Kiszka36c3cc42013-02-23 22:35:37 +010010228 vmx_segment_cache_clear(vmx);
10229
Nadav Har'El4704d0b2011-05-25 23:11:34 +030010230 /* if no vmcs02 cache requested, remove the one we used */
10231 if (VMCS02_POOL_SIZE == 0)
10232 nested_free_vmcs02(vmx, vmx->nested.current_vmptr);
10233
10234 load_vmcs12_host_state(vcpu, vmcs12);
10235
Nadav Har'El27fc51b2011-08-02 15:54:52 +030010236 /* Update TSC_OFFSET if TSC was changed while L2 ran */
Nadav Har'El4704d0b2011-05-25 23:11:34 +030010237 vmcs_write64(TSC_OFFSET, vmx->nested.vmcs01_tsc_offset);
10238
10239 /* This is needed for same reason as it was needed in prepare_vmcs02 */
10240 vmx->host_rsp = 0;
10241
10242 /* Unpin physical memory we referred to in vmcs02 */
10243 if (vmx->nested.apic_access_page) {
10244 nested_release_page(vmx->nested.apic_access_page);
Paolo Bonzini48d89b92014-08-26 13:27:46 +020010245 vmx->nested.apic_access_page = NULL;
Nadav Har'El4704d0b2011-05-25 23:11:34 +030010246 }
Wanpeng Lia7c0b072014-08-21 19:46:50 +080010247 if (vmx->nested.virtual_apic_page) {
10248 nested_release_page(vmx->nested.virtual_apic_page);
Paolo Bonzini48d89b92014-08-26 13:27:46 +020010249 vmx->nested.virtual_apic_page = NULL;
Wanpeng Lia7c0b072014-08-21 19:46:50 +080010250 }
Wincy Van705699a2015-02-03 23:58:17 +080010251 if (vmx->nested.pi_desc_page) {
10252 kunmap(vmx->nested.pi_desc_page);
10253 nested_release_page(vmx->nested.pi_desc_page);
10254 vmx->nested.pi_desc_page = NULL;
10255 vmx->nested.pi_desc = NULL;
10256 }
Nadav Har'El4704d0b2011-05-25 23:11:34 +030010257
10258 /*
Tang Chen38b99172014-09-24 15:57:54 +080010259 * We are now running in L2, mmu_notifier will force to reload the
10260 * page's hpa for L2 vmcs. Need to reload it for L1 before entering L1.
10261 */
10262 kvm_vcpu_reload_apic_access_page(vcpu);
10263
10264 /*
Nadav Har'El4704d0b2011-05-25 23:11:34 +030010265 * Exiting from L2 to L1, we're now back to L1 which thinks it just
10266 * finished a VMLAUNCH or VMRESUME instruction, so we need to set the
10267 * success or failure flag accordingly.
10268 */
10269 if (unlikely(vmx->fail)) {
10270 vmx->fail = 0;
10271 nested_vmx_failValid(vcpu, vmcs_read32(VM_INSTRUCTION_ERROR));
10272 } else
10273 nested_vmx_succeed(vcpu);
Abel Gordon012f83c2013-04-18 14:39:25 +030010274 if (enable_shadow_vmcs)
10275 vmx->nested.sync_shadow_vmcs = true;
Jan Kiszkab6b8a142014-03-07 20:03:12 +010010276
10277 /* in case we halted in L2 */
10278 vcpu->arch.mp_state = KVM_MP_STATE_RUNNABLE;
Nadav Har'El4704d0b2011-05-25 23:11:34 +030010279}
10280
Nadav Har'El7c177932011-05-25 23:12:04 +030010281/*
Jan Kiszka42124922014-01-04 18:47:19 +010010282 * Forcibly leave nested mode in order to be able to reset the VCPU later on.
10283 */
10284static void vmx_leave_nested(struct kvm_vcpu *vcpu)
10285{
10286 if (is_guest_mode(vcpu))
Jan Kiszka533558b2014-01-04 18:47:20 +010010287 nested_vmx_vmexit(vcpu, -1, 0, 0);
Jan Kiszka42124922014-01-04 18:47:19 +010010288 free_nested(to_vmx(vcpu));
10289}
10290
10291/*
Nadav Har'El7c177932011-05-25 23:12:04 +030010292 * L1's failure to enter L2 is a subset of a normal exit, as explained in
10293 * 23.7 "VM-entry failures during or after loading guest state" (this also
10294 * lists the acceptable exit-reason and exit-qualification parameters).
10295 * It should only be called before L2 actually succeeded to run, and when
10296 * vmcs01 is current (it doesn't leave_guest_mode() or switch vmcss).
10297 */
10298static void nested_vmx_entry_failure(struct kvm_vcpu *vcpu,
10299 struct vmcs12 *vmcs12,
10300 u32 reason, unsigned long qualification)
10301{
10302 load_vmcs12_host_state(vcpu, vmcs12);
10303 vmcs12->vm_exit_reason = reason | VMX_EXIT_REASONS_FAILED_VMENTRY;
10304 vmcs12->exit_qualification = qualification;
10305 nested_vmx_succeed(vcpu);
Abel Gordon012f83c2013-04-18 14:39:25 +030010306 if (enable_shadow_vmcs)
10307 to_vmx(vcpu)->nested.sync_shadow_vmcs = true;
Nadav Har'El7c177932011-05-25 23:12:04 +030010308}
10309
Joerg Roedel8a76d7f2011-04-04 12:39:27 +020010310static int vmx_check_intercept(struct kvm_vcpu *vcpu,
10311 struct x86_instruction_info *info,
10312 enum x86_intercept_stage stage)
10313{
10314 return X86EMUL_CONTINUE;
10315}
10316
Paolo Bonzini48d89b92014-08-26 13:27:46 +020010317static void vmx_sched_in(struct kvm_vcpu *vcpu, int cpu)
Radim Krčmářae97a3b2014-08-21 18:08:06 +020010318{
Radim Krčmářb4a2d312014-08-21 18:08:08 +020010319 if (ple_gap)
10320 shrink_ple_window(vcpu);
Radim Krčmářae97a3b2014-08-21 18:08:06 +020010321}
10322
Kai Huang843e4332015-01-28 10:54:28 +080010323static void vmx_slot_enable_log_dirty(struct kvm *kvm,
10324 struct kvm_memory_slot *slot)
10325{
10326 kvm_mmu_slot_leaf_clear_dirty(kvm, slot);
10327 kvm_mmu_slot_largepage_remove_write_access(kvm, slot);
10328}
10329
10330static void vmx_slot_disable_log_dirty(struct kvm *kvm,
10331 struct kvm_memory_slot *slot)
10332{
10333 kvm_mmu_slot_set_dirty(kvm, slot);
10334}
10335
10336static void vmx_flush_log_dirty(struct kvm *kvm)
10337{
10338 kvm_flush_pml_buffers(kvm);
10339}
10340
10341static void vmx_enable_log_dirty_pt_masked(struct kvm *kvm,
10342 struct kvm_memory_slot *memslot,
10343 gfn_t offset, unsigned long mask)
10344{
10345 kvm_mmu_clear_dirty_pt_masked(kvm, memslot, offset, mask);
10346}
10347
Christian Ehrhardtcbdd1be2007-09-09 15:41:59 +030010348static struct kvm_x86_ops vmx_x86_ops = {
Avi Kivity6aa8b732006-12-10 02:21:36 -080010349 .cpu_has_kvm_support = cpu_has_kvm_support,
10350 .disabled_by_bios = vmx_disabled_by_bios,
10351 .hardware_setup = hardware_setup,
10352 .hardware_unsetup = hardware_unsetup,
Yang, Sheng002c7f72007-07-31 14:23:01 +030010353 .check_processor_compatibility = vmx_check_processor_compat,
Avi Kivity6aa8b732006-12-10 02:21:36 -080010354 .hardware_enable = hardware_enable,
10355 .hardware_disable = hardware_disable,
Sheng Yang04547152009-04-01 15:52:31 +080010356 .cpu_has_accelerated_tpr = report_flexpriority,
Paolo Bonzini6d396b52015-04-01 14:25:33 +020010357 .cpu_has_high_real_mode_segbase = vmx_has_high_real_mode_segbase,
Avi Kivity6aa8b732006-12-10 02:21:36 -080010358
10359 .vcpu_create = vmx_create_vcpu,
10360 .vcpu_free = vmx_free_vcpu,
Avi Kivity04d2cc72007-09-10 18:10:54 +030010361 .vcpu_reset = vmx_vcpu_reset,
Avi Kivity6aa8b732006-12-10 02:21:36 -080010362
Avi Kivity04d2cc72007-09-10 18:10:54 +030010363 .prepare_guest_switch = vmx_save_host_state,
Avi Kivity6aa8b732006-12-10 02:21:36 -080010364 .vcpu_load = vmx_vcpu_load,
10365 .vcpu_put = vmx_vcpu_put,
10366
Jan Kiszkac8639012012-09-21 05:42:55 +020010367 .update_db_bp_intercept = update_exception_bitmap,
Avi Kivity6aa8b732006-12-10 02:21:36 -080010368 .get_msr = vmx_get_msr,
10369 .set_msr = vmx_set_msr,
10370 .get_segment_base = vmx_get_segment_base,
10371 .get_segment = vmx_get_segment,
10372 .set_segment = vmx_set_segment,
Izik Eidus2e4d2652008-03-24 19:38:34 +020010373 .get_cpl = vmx_get_cpl,
Avi Kivity6aa8b732006-12-10 02:21:36 -080010374 .get_cs_db_l_bits = vmx_get_cs_db_l_bits,
Avi Kivitye8467fd2009-12-29 18:43:06 +020010375 .decache_cr0_guest_bits = vmx_decache_cr0_guest_bits,
Avi Kivityaff48ba2010-12-05 18:56:11 +020010376 .decache_cr3 = vmx_decache_cr3,
Anthony Liguori25c4c272007-04-27 09:29:21 +030010377 .decache_cr4_guest_bits = vmx_decache_cr4_guest_bits,
Avi Kivity6aa8b732006-12-10 02:21:36 -080010378 .set_cr0 = vmx_set_cr0,
Avi Kivity6aa8b732006-12-10 02:21:36 -080010379 .set_cr3 = vmx_set_cr3,
10380 .set_cr4 = vmx_set_cr4,
Avi Kivity6aa8b732006-12-10 02:21:36 -080010381 .set_efer = vmx_set_efer,
Avi Kivity6aa8b732006-12-10 02:21:36 -080010382 .get_idt = vmx_get_idt,
10383 .set_idt = vmx_set_idt,
10384 .get_gdt = vmx_get_gdt,
10385 .set_gdt = vmx_set_gdt,
Jan Kiszka73aaf249e2014-01-04 18:47:16 +010010386 .get_dr6 = vmx_get_dr6,
10387 .set_dr6 = vmx_set_dr6,
Gleb Natapov020df072010-04-13 10:05:23 +030010388 .set_dr7 = vmx_set_dr7,
Paolo Bonzini81908bf2014-02-21 10:32:27 +010010389 .sync_dirty_debug_regs = vmx_sync_dirty_debug_regs,
Marcelo Tosatti5fdbf972008-06-27 14:58:02 -030010390 .cache_reg = vmx_cache_reg,
Avi Kivity6aa8b732006-12-10 02:21:36 -080010391 .get_rflags = vmx_get_rflags,
10392 .set_rflags = vmx_set_rflags,
Paolo Bonzini0fdd74f2015-05-20 11:33:43 +020010393 .fpu_activate = vmx_fpu_activate,
Avi Kivity02daab22009-12-30 12:40:26 +020010394 .fpu_deactivate = vmx_fpu_deactivate,
Avi Kivity6aa8b732006-12-10 02:21:36 -080010395
10396 .tlb_flush = vmx_flush_tlb,
Avi Kivity6aa8b732006-12-10 02:21:36 -080010397
Avi Kivity6aa8b732006-12-10 02:21:36 -080010398 .run = vmx_vcpu_run,
Avi Kivity6062d012009-03-23 17:35:17 +020010399 .handle_exit = vmx_handle_exit,
Avi Kivity6aa8b732006-12-10 02:21:36 -080010400 .skip_emulated_instruction = skip_emulated_instruction,
Glauber Costa2809f5d2009-05-12 16:21:05 -040010401 .set_interrupt_shadow = vmx_set_interrupt_shadow,
10402 .get_interrupt_shadow = vmx_get_interrupt_shadow,
Ingo Molnar102d8322007-02-19 14:37:47 +020010403 .patch_hypercall = vmx_patch_hypercall,
Eddie Dong2a8067f2007-08-06 16:29:07 +030010404 .set_irq = vmx_inject_irq,
Gleb Natapov95ba8273132009-04-21 17:45:08 +030010405 .set_nmi = vmx_inject_nmi,
Avi Kivity298101d2007-11-25 13:41:11 +020010406 .queue_exception = vmx_queue_exception,
Avi Kivityb463a6f2010-07-20 15:06:17 +030010407 .cancel_injection = vmx_cancel_injection,
Gleb Natapov78646122009-03-23 12:12:11 +020010408 .interrupt_allowed = vmx_interrupt_allowed,
Gleb Natapov95ba8273132009-04-21 17:45:08 +030010409 .nmi_allowed = vmx_nmi_allowed,
Jan Kiszka3cfc3092009-11-12 01:04:25 +010010410 .get_nmi_mask = vmx_get_nmi_mask,
10411 .set_nmi_mask = vmx_set_nmi_mask,
Gleb Natapov95ba8273132009-04-21 17:45:08 +030010412 .enable_nmi_window = enable_nmi_window,
10413 .enable_irq_window = enable_irq_window,
10414 .update_cr8_intercept = update_cr8_intercept,
Yang Zhang8d146952013-01-25 10:18:50 +080010415 .set_virtual_x2apic_mode = vmx_set_virtual_x2apic_mode,
Tang Chen38b99172014-09-24 15:57:54 +080010416 .set_apic_access_page_addr = vmx_set_apic_access_page_addr,
Paolo Bonzinid50ab6c2015-07-29 11:49:59 +020010417 .cpu_uses_apicv = vmx_cpu_uses_apicv,
Yang Zhangc7c9c562013-01-25 10:18:51 +080010418 .load_eoi_exitmap = vmx_load_eoi_exitmap,
10419 .hwapic_irr_update = vmx_hwapic_irr_update,
10420 .hwapic_isr_update = vmx_hwapic_isr_update,
Yang Zhanga20ed542013-04-11 19:25:15 +080010421 .sync_pir_to_irr = vmx_sync_pir_to_irr,
10422 .deliver_posted_interrupt = vmx_deliver_posted_interrupt,
Gleb Natapov95ba8273132009-04-21 17:45:08 +030010423
Izik Eiduscbc94022007-10-25 00:29:55 +020010424 .set_tss_addr = vmx_set_tss_addr,
Sheng Yang67253af2008-04-25 10:20:22 +080010425 .get_tdp_level = get_ept_level,
Sheng Yang4b12f0d2009-04-27 20:35:42 +080010426 .get_mt_mask = vmx_get_mt_mask,
Marcelo Tosatti229456f2009-06-17 09:22:14 -030010427
Avi Kivity586f9602010-11-18 13:09:54 +020010428 .get_exit_info = vmx_get_exit_info,
Avi Kivity586f9602010-11-18 13:09:54 +020010429
Sheng Yang17cc3932010-01-05 19:02:27 +080010430 .get_lpage_level = vmx_get_lpage_level,
Sheng Yang0e851882009-12-18 16:48:46 +080010431
10432 .cpuid_update = vmx_cpuid_update,
Sheng Yang4e47c7a2009-12-18 16:48:47 +080010433
10434 .rdtscp_supported = vmx_rdtscp_supported,
Mao, Junjiead756a12012-07-02 01:18:48 +000010435 .invpcid_supported = vmx_invpcid_supported,
Joerg Roedeld4330ef2010-04-22 12:33:11 +020010436
10437 .set_supported_cpuid = vmx_set_supported_cpuid,
Sheng Yangf5f48ee2010-06-30 12:25:15 +080010438
10439 .has_wbinvd_exit = cpu_has_vmx_wbinvd_exit,
Zachary Amsden99e3e302010-08-19 22:07:17 -100010440
Joerg Roedel4051b182011-03-25 09:44:49 +010010441 .set_tsc_khz = vmx_set_tsc_khz,
Will Auldba904632012-11-29 12:42:50 -080010442 .read_tsc_offset = vmx_read_tsc_offset,
Zachary Amsden99e3e302010-08-19 22:07:17 -100010443 .write_tsc_offset = vmx_write_tsc_offset,
Zachary Amsdene48672f2010-08-19 22:07:23 -100010444 .adjust_tsc_offset = vmx_adjust_tsc_offset,
Joerg Roedel857e4092011-03-25 09:44:50 +010010445 .compute_tsc_offset = vmx_compute_tsc_offset,
Nadav Har'Eld5c17852011-08-02 15:54:20 +030010446 .read_l1_tsc = vmx_read_l1_tsc,
Joerg Roedel1c97f0a2010-09-10 17:30:41 +020010447
10448 .set_tdp_cr3 = vmx_set_cr3,
Joerg Roedel8a76d7f2011-04-04 12:39:27 +020010449
10450 .check_intercept = vmx_check_intercept,
Yang Zhanga547c6d2013-04-11 19:25:10 +080010451 .handle_external_intr = vmx_handle_external_intr,
Liu, Jinsongda8999d2014-02-24 10:55:46 +000010452 .mpx_supported = vmx_mpx_supported,
Wanpeng Li55412b22014-12-02 19:21:30 +080010453 .xsaves_supported = vmx_xsaves_supported,
Jan Kiszkab6b8a142014-03-07 20:03:12 +010010454
10455 .check_nested_events = vmx_check_nested_events,
Radim Krčmářae97a3b2014-08-21 18:08:06 +020010456
10457 .sched_in = vmx_sched_in,
Kai Huang843e4332015-01-28 10:54:28 +080010458
10459 .slot_enable_log_dirty = vmx_slot_enable_log_dirty,
10460 .slot_disable_log_dirty = vmx_slot_disable_log_dirty,
10461 .flush_log_dirty = vmx_flush_log_dirty,
10462 .enable_log_dirty_pt_masked = vmx_enable_log_dirty_pt_masked,
Wei Huang25462f72015-06-19 15:45:05 +020010463
10464 .pmu_ops = &intel_pmu_ops,
Avi Kivity6aa8b732006-12-10 02:21:36 -080010465};
10466
10467static int __init vmx_init(void)
10468{
Tiejun Chen34a1cd62014-10-28 10:14:48 +080010469 int r = kvm_init(&vmx_x86_ops, sizeof(struct vcpu_vmx),
10470 __alignof__(struct vcpu_vmx), THIS_MODULE);
He, Qingfdef3ad2007-04-30 09:45:24 +030010471 if (r)
Tiejun Chen34a1cd62014-10-28 10:14:48 +080010472 return r;
Sheng Yang25c5f222008-03-28 13:18:56 +080010473
Dave Young2965faa2015-09-09 15:38:55 -070010474#ifdef CONFIG_KEXEC_CORE
Zhang Yanfei8f536b72012-12-06 23:43:34 +080010475 rcu_assign_pointer(crash_vmclear_loaded_vmcss,
10476 crash_vmclear_local_loaded_vmcss);
10477#endif
10478
He, Qingfdef3ad2007-04-30 09:45:24 +030010479 return 0;
Avi Kivity6aa8b732006-12-10 02:21:36 -080010480}
10481
10482static void __exit vmx_exit(void)
10483{
Dave Young2965faa2015-09-09 15:38:55 -070010484#ifdef CONFIG_KEXEC_CORE
Monam Agarwal3b63a432014-03-22 12:28:10 +053010485 RCU_INIT_POINTER(crash_vmclear_loaded_vmcss, NULL);
Zhang Yanfei8f536b72012-12-06 23:43:34 +080010486 synchronize_rcu();
10487#endif
10488
Zhang Xiantaocb498ea2007-11-14 20:39:31 +080010489 kvm_exit();
Avi Kivity6aa8b732006-12-10 02:21:36 -080010490}
10491
10492module_init(vmx_init)
10493module_exit(vmx_exit)