blob: 9bfdd5ad2441f6fc863ab47e2ff69a476ef31b7a [file] [log] [blame]
Arve Hjønnevåg3e4ea372007-11-26 04:11:58 -08001/* linux/arch/arm/mach-msm/timer.c
2 *
3 * Copyright (C) 2007 Google, Inc.
4 *
5 * This software is licensed under the terms of the GNU General Public
6 * License version 2, as published by the Free Software Foundation, and
7 * may be copied, distributed, and modified under those terms.
8 *
9 * This program is distributed in the hope that it will be useful,
10 * but WITHOUT ANY WARRANTY; without even the implied warranty of
11 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
12 * GNU General Public License for more details.
13 *
14 */
15
16#include <linux/init.h>
17#include <linux/time.h>
18#include <linux/interrupt.h>
19#include <linux/irq.h>
20#include <linux/clk.h>
21#include <linux/clockchips.h>
22#include <linux/delay.h>
Russell Kingfced80c2008-09-06 12:10:45 +010023#include <linux/io.h>
Arve Hjønnevåg3e4ea372007-11-26 04:11:58 -080024
25#include <asm/mach/time.h>
Stephen Boydebf30dc2011-05-31 16:10:00 -070026#include <asm/hardware/gic.h>
27
Russell Kinga09e64f2008-08-05 16:14:15 +010028#include <mach/msm_iomap.h>
David Brown8c27e6f2011-01-07 10:20:49 -080029#include <mach/cpu.h>
Arve Hjønnevåg3e4ea372007-11-26 04:11:58 -080030
31#define TIMER_MATCH_VAL 0x0000
32#define TIMER_COUNT_VAL 0x0004
33#define TIMER_ENABLE 0x0008
34#define TIMER_ENABLE_CLR_ON_MATCH_EN 2
35#define TIMER_ENABLE_EN 1
36#define TIMER_CLEAR 0x000C
Jeff Ohlstein672039f2010-10-05 15:23:57 -070037#define DGT_CLK_CTL 0x0034
38enum {
39 DGT_CLK_CTL_DIV_1 = 0,
40 DGT_CLK_CTL_DIV_2 = 1,
41 DGT_CLK_CTL_DIV_3 = 2,
42 DGT_CLK_CTL_DIV_4 = 3,
43};
Arve Hjønnevåg3e4ea372007-11-26 04:11:58 -080044#define CSR_PROTECTION 0x0020
45#define CSR_PROTECTION_EN 1
46
47#define GPT_HZ 32768
Jeff Ohlstein672039f2010-10-05 15:23:57 -070048
Jeff Ohlstein94790ec2010-12-02 12:05:12 -080049enum timer_location {
50 LOCAL_TIMER = 0,
51 GLOBAL_TIMER = 1,
52};
53
Jeff Ohlstein94790ec2010-12-02 12:05:12 -080054#define MSM_GLOBAL_TIMER MSM_CLOCK_DGT
55
David Brown8c27e6f2011-01-07 10:20:49 -080056/* TODO: Remove these ifdefs */
Jeff Ohlstein672039f2010-10-05 15:23:57 -070057#if defined(CONFIG_ARCH_QSD8X50)
58#define DGT_HZ (19200000 / 4) /* 19.2 MHz / 4 by default */
59#define MSM_DGT_SHIFT (0)
Stepan Moskovchenkoa81c8c32010-12-01 19:25:14 -080060#elif defined(CONFIG_ARCH_MSM7X30) || defined(CONFIG_ARCH_MSM8X60) || \
61 defined(CONFIG_ARCH_MSM8960)
Jeff Ohlstein672039f2010-10-05 15:23:57 -070062#define DGT_HZ (24576000 / 4) /* 24.576 MHz (LPXO) / 4 by default */
63#define MSM_DGT_SHIFT (0)
64#else
Arve Hjønnevåg3e4ea372007-11-26 04:11:58 -080065#define DGT_HZ 19200000 /* 19.2 MHz or 600 KHz after shift */
Jeff Ohlstein672039f2010-10-05 15:23:57 -070066#define MSM_DGT_SHIFT (5)
67#endif
Arve Hjønnevåg3e4ea372007-11-26 04:11:58 -080068
69struct msm_clock {
70 struct clock_event_device clockevent;
71 struct clocksource clocksource;
72 struct irqaction irq;
Brian Swetlandbcc0f6a2008-09-10 14:00:53 -070073 void __iomem *regbase;
Arve Hjønnevåg3e4ea372007-11-26 04:11:58 -080074 uint32_t freq;
75 uint32_t shift;
Jeff Ohlstein94790ec2010-12-02 12:05:12 -080076 void __iomem *global_counter;
77 void __iomem *local_counter;
Arve Hjønnevåg3e4ea372007-11-26 04:11:58 -080078};
79
Jeff Ohlstein94790ec2010-12-02 12:05:12 -080080enum {
81 MSM_CLOCK_GPT,
82 MSM_CLOCK_DGT,
83 NR_TIMERS,
84};
85
86
87static struct msm_clock msm_clocks[];
88static struct clock_event_device *local_clock_event;
89
Arve Hjønnevåg3e4ea372007-11-26 04:11:58 -080090static irqreturn_t msm_timer_interrupt(int irq, void *dev_id)
91{
92 struct clock_event_device *evt = dev_id;
Jeff Ohlstein94790ec2010-12-02 12:05:12 -080093 if (smp_processor_id() != 0)
94 evt = local_clock_event;
95 if (evt->event_handler == NULL)
96 return IRQ_HANDLED;
Arve Hjønnevåg3e4ea372007-11-26 04:11:58 -080097 evt->event_handler(evt);
98 return IRQ_HANDLED;
99}
100
Jeff Ohlstein94790ec2010-12-02 12:05:12 -0800101static cycle_t msm_read_timer_count(struct clocksource *cs)
Arve Hjønnevåg3e4ea372007-11-26 04:11:58 -0800102{
Jeff Ohlstein94790ec2010-12-02 12:05:12 -0800103 struct msm_clock *clk = container_of(cs, struct msm_clock, clocksource);
104
105 return readl(clk->global_counter);
Arve Hjønnevåg3e4ea372007-11-26 04:11:58 -0800106}
107
Jeff Ohlstein94790ec2010-12-02 12:05:12 -0800108static struct msm_clock *clockevent_to_clock(struct clock_event_device *evt)
Arve Hjønnevåg3e4ea372007-11-26 04:11:58 -0800109{
Jeff Ohlstein94790ec2010-12-02 12:05:12 -0800110#ifdef CONFIG_SMP
111 int i;
112 for (i = 0; i < NR_TIMERS; i++)
113 if (evt == &(msm_clocks[i].clockevent))
114 return &msm_clocks[i];
115 return &msm_clocks[MSM_GLOBAL_TIMER];
116#else
117 return container_of(evt, struct msm_clock, clockevent);
118#endif
Arve Hjønnevåg3e4ea372007-11-26 04:11:58 -0800119}
120
121static int msm_timer_set_next_event(unsigned long cycles,
122 struct clock_event_device *evt)
123{
Jeff Ohlstein94790ec2010-12-02 12:05:12 -0800124 struct msm_clock *clock = clockevent_to_clock(evt);
125 uint32_t now = readl(clock->local_counter);
Arve Hjønnevåg3e4ea372007-11-26 04:11:58 -0800126 uint32_t alarm = now + (cycles << clock->shift);
Arve Hjønnevåg3e4ea372007-11-26 04:11:58 -0800127
128 writel(alarm, clock->regbase + TIMER_MATCH_VAL);
Arve Hjønnevåg3e4ea372007-11-26 04:11:58 -0800129 return 0;
130}
131
132static void msm_timer_set_mode(enum clock_event_mode mode,
133 struct clock_event_device *evt)
134{
Jeff Ohlstein94790ec2010-12-02 12:05:12 -0800135 struct msm_clock *clock = clockevent_to_clock(evt);
136
Arve Hjønnevåg3e4ea372007-11-26 04:11:58 -0800137 switch (mode) {
138 case CLOCK_EVT_MODE_RESUME:
139 case CLOCK_EVT_MODE_PERIODIC:
140 break;
141 case CLOCK_EVT_MODE_ONESHOT:
142 writel(TIMER_ENABLE_EN, clock->regbase + TIMER_ENABLE);
143 break;
144 case CLOCK_EVT_MODE_UNUSED:
145 case CLOCK_EVT_MODE_SHUTDOWN:
146 writel(0, clock->regbase + TIMER_ENABLE);
147 break;
148 }
149}
150
151static struct msm_clock msm_clocks[] = {
Jeff Ohlstein94790ec2010-12-02 12:05:12 -0800152 [MSM_CLOCK_GPT] = {
Arve Hjønnevåg3e4ea372007-11-26 04:11:58 -0800153 .clockevent = {
154 .name = "gp_timer",
155 .features = CLOCK_EVT_FEAT_ONESHOT,
156 .shift = 32,
157 .rating = 200,
158 .set_next_event = msm_timer_set_next_event,
159 .set_mode = msm_timer_set_mode,
160 },
161 .clocksource = {
162 .name = "gp_timer",
163 .rating = 200,
Jeff Ohlstein94790ec2010-12-02 12:05:12 -0800164 .read = msm_read_timer_count,
Arve Hjønnevåg3e4ea372007-11-26 04:11:58 -0800165 .mask = CLOCKSOURCE_MASK(32),
Arve Hjønnevåg3e4ea372007-11-26 04:11:58 -0800166 .flags = CLOCK_SOURCE_IS_CONTINUOUS,
167 },
168 .irq = {
169 .name = "gp_timer",
170 .flags = IRQF_DISABLED | IRQF_TIMER | IRQF_TRIGGER_RISING,
171 .handler = msm_timer_interrupt,
172 .dev_id = &msm_clocks[0].clockevent,
173 .irq = INT_GP_TIMER_EXP
174 },
Jeff Ohlstein94790ec2010-12-02 12:05:12 -0800175 .freq = GPT_HZ,
Arve Hjønnevåg3e4ea372007-11-26 04:11:58 -0800176 },
Jeff Ohlstein94790ec2010-12-02 12:05:12 -0800177 [MSM_CLOCK_DGT] = {
Arve Hjønnevåg3e4ea372007-11-26 04:11:58 -0800178 .clockevent = {
179 .name = "dg_timer",
180 .features = CLOCK_EVT_FEAT_ONESHOT,
181 .shift = 32 + MSM_DGT_SHIFT,
182 .rating = 300,
183 .set_next_event = msm_timer_set_next_event,
184 .set_mode = msm_timer_set_mode,
185 },
186 .clocksource = {
187 .name = "dg_timer",
188 .rating = 300,
Jeff Ohlstein94790ec2010-12-02 12:05:12 -0800189 .read = msm_read_timer_count,
Arve Hjønnevåg3e4ea372007-11-26 04:11:58 -0800190 .mask = CLOCKSOURCE_MASK((32 - MSM_DGT_SHIFT)),
Arve Hjønnevåg3e4ea372007-11-26 04:11:58 -0800191 .flags = CLOCK_SOURCE_IS_CONTINUOUS,
192 },
193 .irq = {
194 .name = "dg_timer",
195 .flags = IRQF_DISABLED | IRQF_TIMER | IRQF_TRIGGER_RISING,
196 .handler = msm_timer_interrupt,
197 .dev_id = &msm_clocks[1].clockevent,
198 .irq = INT_DEBUG_TIMER_EXP
199 },
Arve Hjønnevåg3e4ea372007-11-26 04:11:58 -0800200 .freq = DGT_HZ >> MSM_DGT_SHIFT,
Jeff Ohlstein94790ec2010-12-02 12:05:12 -0800201 .shift = MSM_DGT_SHIFT,
Arve Hjønnevåg3e4ea372007-11-26 04:11:58 -0800202 }
203};
204
205static void __init msm_timer_init(void)
206{
207 int i;
208 int res;
David Brown8c27e6f2011-01-07 10:20:49 -0800209 int global_offset = 0;
210
211 if (cpu_is_msm7x01()) {
212 msm_clocks[MSM_CLOCK_GPT].regbase = MSM_CSR_BASE;
213 msm_clocks[MSM_CLOCK_DGT].regbase = MSM_CSR_BASE + 0x10;
214 } else if (cpu_is_msm7x30()) {
215 msm_clocks[MSM_CLOCK_GPT].regbase = MSM_CSR_BASE + 0x04;
216 msm_clocks[MSM_CLOCK_DGT].regbase = MSM_CSR_BASE + 0x24;
217 } else if (cpu_is_qsd8x50()) {
218 msm_clocks[MSM_CLOCK_GPT].regbase = MSM_CSR_BASE;
219 msm_clocks[MSM_CLOCK_DGT].regbase = MSM_CSR_BASE + 0x10;
Stepan Moskovchenkoa81c8c32010-12-01 19:25:14 -0800220 } else if (cpu_is_msm8x60() || cpu_is_msm8960()) {
David Brown8c27e6f2011-01-07 10:20:49 -0800221 msm_clocks[MSM_CLOCK_GPT].regbase = MSM_TMR_BASE + 0x04;
222 msm_clocks[MSM_CLOCK_DGT].regbase = MSM_TMR_BASE + 0x24;
223
224 /* Use CPU0's timer as the global timer. */
225 global_offset = MSM_TMR0_BASE - MSM_TMR_BASE;
226 } else
227 BUG();
Arve Hjønnevåg3e4ea372007-11-26 04:11:58 -0800228
Jeff Ohlstein94790ec2010-12-02 12:05:12 -0800229#ifdef CONFIG_ARCH_MSM_SCORPIONMP
Jeff Ohlstein672039f2010-10-05 15:23:57 -0700230 writel(DGT_CLK_CTL_DIV_4, MSM_TMR_BASE + DGT_CLK_CTL);
231#endif
232
Arve Hjønnevåg3e4ea372007-11-26 04:11:58 -0800233 for (i = 0; i < ARRAY_SIZE(msm_clocks); i++) {
234 struct msm_clock *clock = &msm_clocks[i];
235 struct clock_event_device *ce = &clock->clockevent;
236 struct clocksource *cs = &clock->clocksource;
David Brown8c27e6f2011-01-07 10:20:49 -0800237
238 clock->local_counter = clock->regbase + TIMER_COUNT_VAL;
239 clock->global_counter = clock->local_counter + global_offset;
240
Arve Hjønnevåg3e4ea372007-11-26 04:11:58 -0800241 writel(0, clock->regbase + TIMER_ENABLE);
242 writel(0, clock->regbase + TIMER_CLEAR);
243 writel(~0, clock->regbase + TIMER_MATCH_VAL);
244
245 ce->mult = div_sc(clock->freq, NSEC_PER_SEC, ce->shift);
246 /* allow at least 10 seconds to notice that the timer wrapped */
247 ce->max_delta_ns =
248 clockevent_delta2ns(0xf0000000 >> clock->shift, ce);
249 /* 4 gets rounded down to 3 */
250 ce->min_delta_ns = clockevent_delta2ns(4, ce);
Rusty Russell320ab2b2008-12-13 21:20:26 +1030251 ce->cpumask = cpumask_of(0);
Arve Hjønnevåg3e4ea372007-11-26 04:11:58 -0800252
Russell Kingff9c9772010-12-13 13:18:12 +0000253 res = clocksource_register_hz(cs, clock->freq);
Arve Hjønnevåg3e4ea372007-11-26 04:11:58 -0800254 if (res)
255 printk(KERN_ERR "msm_timer_init: clocksource_register "
256 "failed for %s\n", cs->name);
257
258 res = setup_irq(clock->irq.irq, &clock->irq);
259 if (res)
260 printk(KERN_ERR "msm_timer_init: setup_irq "
261 "failed for %s\n", cs->name);
262
263 clockevents_register_device(ce);
264 }
265}
266
Jeff Ohlstein94790ec2010-12-02 12:05:12 -0800267#ifdef CONFIG_SMP
Santosh Shilimkaraf90f102011-02-23 18:53:15 +0100268int __cpuinit local_timer_setup(struct clock_event_device *evt)
Jeff Ohlstein94790ec2010-12-02 12:05:12 -0800269{
270 struct msm_clock *clock = &msm_clocks[MSM_GLOBAL_TIMER];
271
272 /* Use existing clock_event for cpu 0 */
273 if (!smp_processor_id())
David Brown893b66c2011-03-30 11:26:57 -0700274 return 0;
Jeff Ohlstein94790ec2010-12-02 12:05:12 -0800275
276 writel(DGT_CLK_CTL_DIV_4, MSM_TMR_BASE + DGT_CLK_CTL);
277
278 if (!local_clock_event) {
279 writel(0, clock->regbase + TIMER_ENABLE);
280 writel(0, clock->regbase + TIMER_CLEAR);
281 writel(~0, clock->regbase + TIMER_MATCH_VAL);
282 }
283 evt->irq = clock->irq.irq;
284 evt->name = "local_timer";
285 evt->features = CLOCK_EVT_FEAT_ONESHOT;
286 evt->rating = clock->clockevent.rating;
287 evt->set_mode = msm_timer_set_mode;
288 evt->set_next_event = msm_timer_set_next_event;
289 evt->shift = clock->clockevent.shift;
290 evt->mult = div_sc(clock->freq, NSEC_PER_SEC, evt->shift);
291 evt->max_delta_ns =
292 clockevent_delta2ns(0xf0000000 >> clock->shift, evt);
293 evt->min_delta_ns = clockevent_delta2ns(4, evt);
294
295 local_clock_event = evt;
296
297 gic_enable_ppi(clock->irq.irq);
298
299 clockevents_register_device(evt);
Santosh Shilimkaraf90f102011-02-23 18:53:15 +0100300 return 0;
Jeff Ohlstein94790ec2010-12-02 12:05:12 -0800301}
302
303inline int local_timer_ack(void)
304{
305 return 1;
306}
307
308#endif
309
Arve Hjønnevåg3e4ea372007-11-26 04:11:58 -0800310struct sys_timer msm_timer = {
311 .init = msm_timer_init
312};