blob: 6aee02ed97ac9dc93c2f9a2ba81cf1b98d7beab6 [file] [log] [blame]
David Daney25d967b2009-10-14 12:04:38 -07001/*
2 * This file is subject to the terms and conditions of the GNU General Public
3 * License. See the file "COPYING" in the main directory of this archive
4 * for more details.
5 *
David Daney775ae9b2013-04-03 09:25:32 +00006 * Copyright (C) 2009-2012 Cavium, Inc.
David Daney25d967b2009-10-14 12:04:38 -07007 */
8
David Daney25d967b2009-10-14 12:04:38 -07009#include <linux/platform_device.h>
David Daney2fd46f42012-07-05 18:12:39 +020010#include <linux/of_mdio.h>
11#include <linux/delay.h>
12#include <linux/module.h>
13#include <linux/init.h>
14#include <linux/gfp.h>
David Daney25d967b2009-10-14 12:04:38 -070015#include <linux/phy.h>
David Daney2fd46f42012-07-05 18:12:39 +020016#include <linux/io.h>
David Daney25d967b2009-10-14 12:04:38 -070017
18#include <asm/octeon/octeon.h>
19#include <asm/octeon/cvmx-smix-defs.h>
20
21#define DRV_VERSION "1.0"
22#define DRV_DESCRIPTION "Cavium Networks Octeon SMI/MDIO driver"
23
David Daney2fd46f42012-07-05 18:12:39 +020024#define SMI_CMD 0x0
25#define SMI_WR_DAT 0x8
26#define SMI_RD_DAT 0x10
27#define SMI_CLK 0x18
28#define SMI_EN 0x20
29
David Daney775ae9b2013-04-03 09:25:32 +000030enum octeon_mdiobus_mode {
31 UNINIT = 0,
32 C22,
33 C45
34};
35
David Daney25d967b2009-10-14 12:04:38 -070036struct octeon_mdiobus {
37 struct mii_bus *mii_bus;
David Daney2fd46f42012-07-05 18:12:39 +020038 u64 register_base;
39 resource_size_t mdio_phys;
40 resource_size_t regsize;
David Daney775ae9b2013-04-03 09:25:32 +000041 enum octeon_mdiobus_mode mode;
David Daney25d967b2009-10-14 12:04:38 -070042 int phy_irq[PHY_MAX_ADDR];
43};
44
David Daney775ae9b2013-04-03 09:25:32 +000045static void octeon_mdiobus_set_mode(struct octeon_mdiobus *p,
46 enum octeon_mdiobus_mode m)
47{
48 union cvmx_smix_clk smi_clk;
49
50 if (m == p->mode)
51 return;
52
53 smi_clk.u64 = cvmx_read_csr(p->register_base + SMI_CLK);
54 smi_clk.s.mode = (m == C45) ? 1 : 0;
55 smi_clk.s.preamble = 1;
56 cvmx_write_csr(p->register_base + SMI_CLK, smi_clk.u64);
57 p->mode = m;
58}
59
60static int octeon_mdiobus_c45_addr(struct octeon_mdiobus *p,
61 int phy_id, int regnum)
62{
63 union cvmx_smix_cmd smi_cmd;
64 union cvmx_smix_wr_dat smi_wr;
65 int timeout = 1000;
66
67 octeon_mdiobus_set_mode(p, C45);
68
69 smi_wr.u64 = 0;
70 smi_wr.s.dat = regnum & 0xffff;
71 cvmx_write_csr(p->register_base + SMI_WR_DAT, smi_wr.u64);
72
73 regnum = (regnum >> 16) & 0x1f;
74
75 smi_cmd.u64 = 0;
76 smi_cmd.s.phy_op = 0; /* MDIO_CLAUSE_45_ADDRESS */
77 smi_cmd.s.phy_adr = phy_id;
78 smi_cmd.s.reg_adr = regnum;
79 cvmx_write_csr(p->register_base + SMI_CMD, smi_cmd.u64);
80
81 do {
82 /* Wait 1000 clocks so we don't saturate the RSL bus
83 * doing reads.
84 */
85 __delay(1000);
86 smi_wr.u64 = cvmx_read_csr(p->register_base + SMI_WR_DAT);
87 } while (smi_wr.s.pending && --timeout);
88
89 if (timeout <= 0)
90 return -EIO;
91 return 0;
92}
93
David Daney25d967b2009-10-14 12:04:38 -070094static int octeon_mdiobus_read(struct mii_bus *bus, int phy_id, int regnum)
95{
96 struct octeon_mdiobus *p = bus->priv;
97 union cvmx_smix_cmd smi_cmd;
98 union cvmx_smix_rd_dat smi_rd;
David Daney775ae9b2013-04-03 09:25:32 +000099 unsigned int op = 1; /* MDIO_CLAUSE_22_READ */
David Daney25d967b2009-10-14 12:04:38 -0700100 int timeout = 1000;
101
David Daney775ae9b2013-04-03 09:25:32 +0000102 if (regnum & MII_ADDR_C45) {
103 int r = octeon_mdiobus_c45_addr(p, phy_id, regnum);
104 if (r < 0)
105 return r;
106
107 regnum = (regnum >> 16) & 0x1f;
108 op = 3; /* MDIO_CLAUSE_45_READ */
109 } else {
110 octeon_mdiobus_set_mode(p, C22);
111 }
112
113
David Daney25d967b2009-10-14 12:04:38 -0700114 smi_cmd.u64 = 0;
David Daney775ae9b2013-04-03 09:25:32 +0000115 smi_cmd.s.phy_op = op;
David Daney25d967b2009-10-14 12:04:38 -0700116 smi_cmd.s.phy_adr = phy_id;
117 smi_cmd.s.reg_adr = regnum;
David Daney2fd46f42012-07-05 18:12:39 +0200118 cvmx_write_csr(p->register_base + SMI_CMD, smi_cmd.u64);
David Daney25d967b2009-10-14 12:04:38 -0700119
120 do {
David Daney775ae9b2013-04-03 09:25:32 +0000121 /* Wait 1000 clocks so we don't saturate the RSL bus
David Daney25d967b2009-10-14 12:04:38 -0700122 * doing reads.
123 */
David Daney2fd46f42012-07-05 18:12:39 +0200124 __delay(1000);
125 smi_rd.u64 = cvmx_read_csr(p->register_base + SMI_RD_DAT);
David Daney25d967b2009-10-14 12:04:38 -0700126 } while (smi_rd.s.pending && --timeout);
127
128 if (smi_rd.s.val)
129 return smi_rd.s.dat;
130 else
131 return -EIO;
132}
133
134static int octeon_mdiobus_write(struct mii_bus *bus, int phy_id,
135 int regnum, u16 val)
136{
137 struct octeon_mdiobus *p = bus->priv;
138 union cvmx_smix_cmd smi_cmd;
139 union cvmx_smix_wr_dat smi_wr;
David Daney775ae9b2013-04-03 09:25:32 +0000140 unsigned int op = 0; /* MDIO_CLAUSE_22_WRITE */
David Daney25d967b2009-10-14 12:04:38 -0700141 int timeout = 1000;
142
David Daney775ae9b2013-04-03 09:25:32 +0000143
144 if (regnum & MII_ADDR_C45) {
145 int r = octeon_mdiobus_c45_addr(p, phy_id, regnum);
146 if (r < 0)
147 return r;
148
149 regnum = (regnum >> 16) & 0x1f;
150 op = 1; /* MDIO_CLAUSE_45_WRITE */
151 } else {
152 octeon_mdiobus_set_mode(p, C22);
153 }
154
David Daney25d967b2009-10-14 12:04:38 -0700155 smi_wr.u64 = 0;
156 smi_wr.s.dat = val;
David Daney2fd46f42012-07-05 18:12:39 +0200157 cvmx_write_csr(p->register_base + SMI_WR_DAT, smi_wr.u64);
David Daney25d967b2009-10-14 12:04:38 -0700158
159 smi_cmd.u64 = 0;
David Daney775ae9b2013-04-03 09:25:32 +0000160 smi_cmd.s.phy_op = op;
David Daney25d967b2009-10-14 12:04:38 -0700161 smi_cmd.s.phy_adr = phy_id;
162 smi_cmd.s.reg_adr = regnum;
David Daney2fd46f42012-07-05 18:12:39 +0200163 cvmx_write_csr(p->register_base + SMI_CMD, smi_cmd.u64);
David Daney25d967b2009-10-14 12:04:38 -0700164
165 do {
David Daney775ae9b2013-04-03 09:25:32 +0000166 /* Wait 1000 clocks so we don't saturate the RSL bus
David Daney25d967b2009-10-14 12:04:38 -0700167 * doing reads.
168 */
David Daney2fd46f42012-07-05 18:12:39 +0200169 __delay(1000);
170 smi_wr.u64 = cvmx_read_csr(p->register_base + SMI_WR_DAT);
David Daney25d967b2009-10-14 12:04:38 -0700171 } while (smi_wr.s.pending && --timeout);
172
173 if (timeout <= 0)
174 return -EIO;
175
176 return 0;
177}
178
Bill Pemberton633d1592012-12-03 09:24:14 -0500179static int octeon_mdiobus_probe(struct platform_device *pdev)
David Daney25d967b2009-10-14 12:04:38 -0700180{
181 struct octeon_mdiobus *bus;
David Daney2fd46f42012-07-05 18:12:39 +0200182 struct resource *res_mem;
David Daney6c178122010-04-01 18:17:54 -0700183 union cvmx_smix_en smi_en;
David Daney25d967b2009-10-14 12:04:38 -0700184 int err = -ENOENT;
185
186 bus = devm_kzalloc(&pdev->dev, sizeof(*bus), GFP_KERNEL);
187 if (!bus)
188 return -ENOMEM;
189
David Daney2fd46f42012-07-05 18:12:39 +0200190 res_mem = platform_get_resource(pdev, IORESOURCE_MEM, 0);
191
192 if (res_mem == NULL) {
193 dev_err(&pdev->dev, "found no memory resource\n");
194 err = -ENXIO;
195 goto fail;
196 }
197 bus->mdio_phys = res_mem->start;
198 bus->regsize = resource_size(res_mem);
199 if (!devm_request_mem_region(&pdev->dev, bus->mdio_phys, bus->regsize,
200 res_mem->name)) {
201 dev_err(&pdev->dev, "request_mem_region failed\n");
202 goto fail;
203 }
204 bus->register_base =
205 (u64)devm_ioremap(&pdev->dev, bus->mdio_phys, bus->regsize);
David Daney25d967b2009-10-14 12:04:38 -0700206
207 bus->mii_bus = mdiobus_alloc();
208
209 if (!bus->mii_bus)
David Daney2fd46f42012-07-05 18:12:39 +0200210 goto fail;
David Daney25d967b2009-10-14 12:04:38 -0700211
David Daney6c178122010-04-01 18:17:54 -0700212 smi_en.u64 = 0;
213 smi_en.s.en = 1;
David Daney2fd46f42012-07-05 18:12:39 +0200214 cvmx_write_csr(bus->register_base + SMI_EN, smi_en.u64);
David Daney25d967b2009-10-14 12:04:38 -0700215
216 bus->mii_bus->priv = bus;
217 bus->mii_bus->irq = bus->phy_irq;
218 bus->mii_bus->name = "mdio-octeon";
David Daney2fd46f42012-07-05 18:12:39 +0200219 snprintf(bus->mii_bus->id, MII_BUS_ID_SIZE, "%llx", bus->register_base);
David Daney25d967b2009-10-14 12:04:38 -0700220 bus->mii_bus->parent = &pdev->dev;
221
222 bus->mii_bus->read = octeon_mdiobus_read;
223 bus->mii_bus->write = octeon_mdiobus_write;
224
Libo Chenf8825662013-08-21 18:15:15 +0800225 platform_set_drvdata(pdev, bus);
David Daney25d967b2009-10-14 12:04:38 -0700226
David Daney2fd46f42012-07-05 18:12:39 +0200227 err = of_mdiobus_register(bus->mii_bus, pdev->dev.of_node);
David Daney25d967b2009-10-14 12:04:38 -0700228 if (err)
David Daney2fd46f42012-07-05 18:12:39 +0200229 goto fail_register;
David Daney25d967b2009-10-14 12:04:38 -0700230
231 dev_info(&pdev->dev, "Version " DRV_VERSION "\n");
232
233 return 0;
David Daney2fd46f42012-07-05 18:12:39 +0200234fail_register:
David Daney25d967b2009-10-14 12:04:38 -0700235 mdiobus_free(bus->mii_bus);
David Daney2fd46f42012-07-05 18:12:39 +0200236fail:
David Daney6c178122010-04-01 18:17:54 -0700237 smi_en.u64 = 0;
David Daney2fd46f42012-07-05 18:12:39 +0200238 cvmx_write_csr(bus->register_base + SMI_EN, smi_en.u64);
David Daney25d967b2009-10-14 12:04:38 -0700239 return err;
240}
241
Bill Pemberton633d1592012-12-03 09:24:14 -0500242static int octeon_mdiobus_remove(struct platform_device *pdev)
David Daney25d967b2009-10-14 12:04:38 -0700243{
244 struct octeon_mdiobus *bus;
David Daney6c178122010-04-01 18:17:54 -0700245 union cvmx_smix_en smi_en;
David Daney25d967b2009-10-14 12:04:38 -0700246
Jingoo Han2c0c4fb2013-09-02 17:10:09 +0900247 bus = platform_get_drvdata(pdev);
David Daney25d967b2009-10-14 12:04:38 -0700248
249 mdiobus_unregister(bus->mii_bus);
250 mdiobus_free(bus->mii_bus);
David Daney6c178122010-04-01 18:17:54 -0700251 smi_en.u64 = 0;
David Daney2fd46f42012-07-05 18:12:39 +0200252 cvmx_write_csr(bus->register_base + SMI_EN, smi_en.u64);
David Daney25d967b2009-10-14 12:04:38 -0700253 return 0;
254}
255
David Daney2fd46f42012-07-05 18:12:39 +0200256static struct of_device_id octeon_mdiobus_match[] = {
257 {
258 .compatible = "cavium,octeon-3860-mdio",
259 },
260 {},
261};
262MODULE_DEVICE_TABLE(of, octeon_mdiobus_match);
263
David Daney25d967b2009-10-14 12:04:38 -0700264static struct platform_driver octeon_mdiobus_driver = {
265 .driver = {
266 .name = "mdio-octeon",
267 .owner = THIS_MODULE,
David Daney2fd46f42012-07-05 18:12:39 +0200268 .of_match_table = octeon_mdiobus_match,
David Daney25d967b2009-10-14 12:04:38 -0700269 },
270 .probe = octeon_mdiobus_probe,
Bill Pemberton633d1592012-12-03 09:24:14 -0500271 .remove = octeon_mdiobus_remove,
David Daney25d967b2009-10-14 12:04:38 -0700272};
273
274void octeon_mdiobus_force_mod_depencency(void)
275{
276 /* Let ethernet drivers force us to be loaded. */
277}
278EXPORT_SYMBOL(octeon_mdiobus_force_mod_depencency);
279
Sachin Kamat9fad0c92013-03-20 01:41:32 +0000280module_platform_driver(octeon_mdiobus_driver);
David Daney25d967b2009-10-14 12:04:38 -0700281
282MODULE_DESCRIPTION(DRV_DESCRIPTION);
283MODULE_VERSION(DRV_VERSION);
284MODULE_AUTHOR("David Daney");
285MODULE_LICENSE("GPL");