blob: bd6fca91c736cb98e3bb655ef4db4698250c47f1 [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001/*
2 * drivers/pci/setup-res.c
3 *
4 * Extruded from code written by
5 * Dave Rusling (david.rusling@reo.mts.dec.com)
6 * David Mosberger (davidm@cs.arizona.edu)
7 * David Miller (davem@redhat.com)
8 *
9 * Support routines for initializing a PCI subsystem.
10 */
11
12/* fixed for multiple pci buses, 1999 Andrea Arcangeli <andrea@suse.de> */
13
14/*
15 * Nov 2000, Ivan Kokshaysky <ink@jurassic.park.msu.ru>
16 * Resource sorting
17 */
18
Linus Torvalds1da177e2005-04-16 15:20:36 -070019#include <linux/kernel.h>
Paul Gortmaker363c75d2011-05-27 09:37:25 -040020#include <linux/export.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070021#include <linux/pci.h>
22#include <linux/errno.h>
23#include <linux/ioport.h>
24#include <linux/cache.h>
25#include <linux/slab.h>
26#include "pci.h"
27
Bjorn Helgaas6a5f3e62017-03-17 00:48:22 +000028static void pci_std_update_resource(struct pci_dev *dev, int resno)
Linus Torvalds1da177e2005-04-16 15:20:36 -070029{
30 struct pci_bus_region region;
Bjorn Helgaas9aac5372012-07-09 19:49:37 -060031 bool disable;
32 u16 cmd;
Linus Torvalds1da177e2005-04-16 15:20:36 -070033 u32 new, check, mask;
34 int reg;
Yu Zhao14add802008-11-22 02:38:52 +080035 struct resource *res = dev->resource + resno;
Linus Torvalds1da177e2005-04-16 15:20:36 -070036
Wei Yang70675e02015-07-29 16:52:58 +080037 if (dev->is_virtfn) {
38 dev_warn(&dev->dev, "can't update VF BAR%d\n", resno);
39 return;
40 }
41
Ralf Baechlefb0f2b42006-12-19 13:12:08 -080042 /*
43 * Ignore resources for unimplemented BARs and unused resource slots
44 * for 64 bit BARs.
45 */
Ivan Kokshayskycf7bee52005-08-07 13:49:59 +040046 if (!res->flags)
47 return;
48
Bjorn Helgaascd8a4d32014-02-26 11:25:59 -070049 if (res->flags & IORESOURCE_UNSET)
50 return;
51
Ralf Baechlefb0f2b42006-12-19 13:12:08 -080052 /*
53 * Ignore non-moveable resources. This might be legacy resources for
54 * which no functional BAR register exists or another important
Bjorn Helgaas80ccba12008-06-13 10:52:11 -060055 * system resource we shouldn't move around.
Ralf Baechlefb0f2b42006-12-19 13:12:08 -080056 */
57 if (res->flags & IORESOURCE_PCI_FIXED)
58 return;
59
Yinghai Lufc279852013-12-09 22:54:40 -080060 pcibios_resource_to_bus(dev->bus, &region, res);
Linus Torvalds1da177e2005-04-16 15:20:36 -070061
Linus Torvalds1da177e2005-04-16 15:20:36 -070062 new = region.start | (res->flags & PCI_REGION_FLAG_MASK);
63 if (res->flags & IORESOURCE_IO)
64 mask = (u32)PCI_BASE_ADDRESS_IO_MASK;
65 else
66 mask = (u32)PCI_BASE_ADDRESS_MEM_MASK;
67
Bjorn Helgaas7b65c3a2017-03-17 00:48:23 +000068 if (resno < PCI_ROM_RESOURCE) {
69 reg = PCI_BASE_ADDRESS_0 + 4 * resno;
70 } else if (resno == PCI_ROM_RESOURCE) {
Bjorn Helgaased09d212017-03-17 00:48:23 +000071
72 /*
73 * Apparently some Matrox devices have ROM BARs that read
74 * as zero when disabled, so don't update ROM BARs unless
75 * they're enabled. See https://lkml.org/lkml/2005/8/30/138.
76 */
Linus Torvalds755528c2005-08-26 10:49:22 -070077 if (!(res->flags & IORESOURCE_ROM_ENABLE))
78 return;
Bjorn Helgaas7b65c3a2017-03-17 00:48:23 +000079
80 reg = dev->rom_base_reg;
Linus Torvalds755528c2005-08-26 10:49:22 -070081 new |= PCI_ROM_ADDRESS_ENABLE;
Bjorn Helgaas7b65c3a2017-03-17 00:48:23 +000082 } else
83 return;
Linus Torvalds1da177e2005-04-16 15:20:36 -070084
Bjorn Helgaas9aac5372012-07-09 19:49:37 -060085 /*
86 * We can't update a 64-bit BAR atomically, so when possible,
87 * disable decoding so that a half-updated BAR won't conflict
88 * with another device.
89 */
90 disable = (res->flags & IORESOURCE_MEM_64) && !dev->mmio_always_on;
91 if (disable) {
92 pci_read_config_word(dev, PCI_COMMAND, &cmd);
93 pci_write_config_word(dev, PCI_COMMAND,
94 cmd & ~PCI_COMMAND_MEMORY);
95 }
96
Linus Torvalds1da177e2005-04-16 15:20:36 -070097 pci_write_config_dword(dev, reg, new);
98 pci_read_config_dword(dev, reg, &check);
99
100 if ((new ^ check) & mask) {
Bjorn Helgaas80ccba12008-06-13 10:52:11 -0600101 dev_err(&dev->dev, "BAR %d: error updating (%#08x != %#08x)\n",
102 resno, new, check);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700103 }
104
Bjorn Helgaas28c68212011-06-14 13:04:35 -0600105 if (res->flags & IORESOURCE_MEM_64) {
Ivan Kokshayskycf7bee52005-08-07 13:49:59 +0400106 new = region.start >> 16 >> 16;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700107 pci_write_config_dword(dev, reg + 4, new);
108 pci_read_config_dword(dev, reg + 4, &check);
109 if (check != new) {
Ryan Desfosses227f0642014-04-18 20:13:50 -0400110 dev_err(&dev->dev, "BAR %d: error updating (high %#08x != %#08x)\n",
111 resno, new, check);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700112 }
113 }
Bjorn Helgaas9aac5372012-07-09 19:49:37 -0600114
115 if (disable)
116 pci_write_config_word(dev, PCI_COMMAND, cmd);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700117}
118
Bjorn Helgaas6a5f3e62017-03-17 00:48:22 +0000119void pci_update_resource(struct pci_dev *dev, int resno)
120{
121 if (resno <= PCI_ROM_RESOURCE)
122 pci_std_update_resource(dev, resno);
123#ifdef CONFIG_PCI_IOV
124 else if (resno >= PCI_IOV_RESOURCES && resno <= PCI_IOV_RESOURCE_END)
125 pci_iov_update_resource(dev, resno);
126#endif
127}
128
Sam Ravnborg96bde062007-03-26 21:53:30 -0800129int pci_claim_resource(struct pci_dev *dev, int resource)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700130{
131 struct resource *res = &dev->resource[resource];
Bjorn Helgaas966f3a72010-03-11 17:01:19 -0700132 struct resource *root, *conflict;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700133
Bjorn Helgaas29003be2014-02-26 11:25:59 -0700134 if (res->flags & IORESOURCE_UNSET) {
135 dev_info(&dev->dev, "can't claim BAR %d %pR: no address assigned\n",
136 resource, res);
137 return -EINVAL;
138 }
139
Bjorn Helgaas16d917b2016-11-08 14:25:24 -0600140 /*
141 * If we have a shadow copy in RAM, the PCI device doesn't respond
142 * to the shadow range, so we don't need to claim it, and upstream
143 * bridges don't need to route the range to the device.
144 */
145 if (res->flags & IORESOURCE_ROM_SHADOW)
146 return 0;
147
Matthew Wilcoxcebd78a2009-06-17 16:33:33 -0400148 root = pci_find_parent_resource(dev, res);
Bjorn Helgaas865df572009-11-04 10:32:57 -0700149 if (!root) {
Bjorn Helgaas29003be2014-02-26 11:25:59 -0700150 dev_info(&dev->dev, "can't claim BAR %d %pR: no compatible bridge window\n",
151 resource, res);
Bjorn Helgaasc770cb42015-03-12 12:30:06 -0500152 res->flags |= IORESOURCE_UNSET;
Bjorn Helgaas865df572009-11-04 10:32:57 -0700153 return -EINVAL;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700154 }
155
Bjorn Helgaas966f3a72010-03-11 17:01:19 -0700156 conflict = request_resource_conflict(root, res);
157 if (conflict) {
Bjorn Helgaas29003be2014-02-26 11:25:59 -0700158 dev_info(&dev->dev, "can't claim BAR %d %pR: address conflict with %s %pR\n",
159 resource, res, conflict->name, conflict);
Bjorn Helgaasc770cb42015-03-12 12:30:06 -0500160 res->flags |= IORESOURCE_UNSET;
Bjorn Helgaas966f3a72010-03-11 17:01:19 -0700161 return -EBUSY;
162 }
Bjorn Helgaas865df572009-11-04 10:32:57 -0700163
Bjorn Helgaas966f3a72010-03-11 17:01:19 -0700164 return 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700165}
Jesse Barneseaa959d2009-06-30 21:45:44 -0700166EXPORT_SYMBOL(pci_claim_resource);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700167
Yuji Shimada32a9a6822009-03-16 17:13:39 +0900168void pci_disable_bridge_window(struct pci_dev *dev)
169{
Bjorn Helgaas865df572009-11-04 10:32:57 -0700170 dev_info(&dev->dev, "disabling bridge mem windows\n");
Yuji Shimada32a9a6822009-03-16 17:13:39 +0900171
172 /* MMIO Base/Limit */
173 pci_write_config_dword(dev, PCI_MEMORY_BASE, 0x0000fff0);
174
175 /* Prefetchable MMIO Base/Limit */
176 pci_write_config_dword(dev, PCI_PREF_LIMIT_UPPER32, 0);
177 pci_write_config_dword(dev, PCI_PREF_MEMORY_BASE, 0x0000fff0);
178 pci_write_config_dword(dev, PCI_PREF_BASE_UPPER32, 0xffffffff);
179}
Ram Pai2bbc6942011-07-25 13:08:39 -0700180
Myron Stowe6535943f2011-11-21 11:54:19 -0700181/*
182 * Generic function that returns a value indicating that the device's
183 * original BIOS BAR address was not saved and so is not available for
184 * reinstatement.
185 *
186 * Can be over-ridden by architecture specific code that implements
187 * reinstatement functionality rather than leaving it disabled when
188 * normal allocation attempts fail.
189 */
190resource_size_t __weak pcibios_retrieve_fw_addr(struct pci_dev *dev, int idx)
191{
192 return 0;
193}
194
Bjorn Helgaasf7625982013-11-14 11:28:18 -0700195static int pci_revert_fw_address(struct resource *res, struct pci_dev *dev,
Ram Pai2bbc6942011-07-25 13:08:39 -0700196 int resno, resource_size_t size)
197{
198 struct resource *root, *conflict;
Myron Stowe6535943f2011-11-21 11:54:19 -0700199 resource_size_t fw_addr, start, end;
Ram Pai2bbc6942011-07-25 13:08:39 -0700200
Myron Stowe6535943f2011-11-21 11:54:19 -0700201 fw_addr = pcibios_retrieve_fw_addr(dev, resno);
202 if (!fw_addr)
Bjorn Helgaas94778832014-07-08 16:00:42 -0600203 return -ENOMEM;
Myron Stowe6535943f2011-11-21 11:54:19 -0700204
Ram Pai2bbc6942011-07-25 13:08:39 -0700205 start = res->start;
206 end = res->end;
Myron Stowe6535943f2011-11-21 11:54:19 -0700207 res->start = fw_addr;
Ram Pai2bbc6942011-07-25 13:08:39 -0700208 res->end = res->start + size - 1;
Bjorn Helgaas0b26cd62015-09-21 18:26:45 -0500209 res->flags &= ~IORESOURCE_UNSET;
Myron Stowe351fc6d2011-11-21 11:54:07 -0700210
211 root = pci_find_parent_resource(dev, res);
212 if (!root) {
213 if (res->flags & IORESOURCE_IO)
214 root = &ioport_resource;
215 else
216 root = &iomem_resource;
217 }
218
Ram Pai2bbc6942011-07-25 13:08:39 -0700219 dev_info(&dev->dev, "BAR %d: trying firmware assignment %pR\n",
220 resno, res);
221 conflict = request_resource_conflict(root, res);
222 if (conflict) {
Bjorn Helgaas94778832014-07-08 16:00:42 -0600223 dev_info(&dev->dev, "BAR %d: %pR conflicts with %s %pR\n",
224 resno, res, conflict->name, conflict);
Ram Pai2bbc6942011-07-25 13:08:39 -0700225 res->start = start;
226 res->end = end;
Bjorn Helgaas0b26cd62015-09-21 18:26:45 -0500227 res->flags |= IORESOURCE_UNSET;
Bjorn Helgaas94778832014-07-08 16:00:42 -0600228 return -EBUSY;
Ram Pai2bbc6942011-07-25 13:08:39 -0700229 }
Bjorn Helgaas94778832014-07-08 16:00:42 -0600230 return 0;
Ram Pai2bbc6942011-07-25 13:08:39 -0700231}
232
Bjorn Helgaasfe6dacd2012-07-11 17:05:43 -0600233static int __pci_assign_resource(struct pci_bus *bus, struct pci_dev *dev,
234 int resno, resource_size_t size, resource_size_t align)
235{
236 struct resource *res = dev->resource + resno;
237 resource_size_t min;
238 int ret;
239
240 min = (res->flags & IORESOURCE_IO) ? PCIBIOS_MIN_IO : PCIBIOS_MIN_MEM;
241
Bjorn Helgaas67d29b52014-05-19 18:32:18 -0600242 /*
243 * First, try exact prefetching match. Even if a 64-bit
244 * prefetchable bridge window is below 4GB, we can't put a 32-bit
245 * prefetchable resource in it because pbus_size_mem() assumes a
246 * 64-bit window will contain no 32-bit resources. If we assign
247 * things differently than they were sized, not everything will fit.
248 */
Bjorn Helgaasfe6dacd2012-07-11 17:05:43 -0600249 ret = pci_bus_alloc_resource(bus, res, size, align, min,
Yinghai Lu5b285412014-05-19 17:01:55 -0600250 IORESOURCE_PREFETCH | IORESOURCE_MEM_64,
Bjorn Helgaasfe6dacd2012-07-11 17:05:43 -0600251 pcibios_align_resource, dev);
Bjorn Helgaasd3689df2014-05-19 18:39:07 -0600252 if (ret == 0)
253 return 0;
Bjorn Helgaasfe6dacd2012-07-11 17:05:43 -0600254
Bjorn Helgaas67d29b52014-05-19 18:32:18 -0600255 /*
256 * If the prefetchable window is only 32 bits wide, we can put
257 * 64-bit prefetchable resources in it.
258 */
Bjorn Helgaasd3689df2014-05-19 18:39:07 -0600259 if ((res->flags & (IORESOURCE_PREFETCH | IORESOURCE_MEM_64)) ==
Yinghai Lu5b285412014-05-19 17:01:55 -0600260 (IORESOURCE_PREFETCH | IORESOURCE_MEM_64)) {
Yinghai Lu5b285412014-05-19 17:01:55 -0600261 ret = pci_bus_alloc_resource(bus, res, size, align, min,
262 IORESOURCE_PREFETCH,
263 pcibios_align_resource, dev);
Bjorn Helgaasd3689df2014-05-19 18:39:07 -0600264 if (ret == 0)
265 return 0;
Yinghai Lu5b285412014-05-19 17:01:55 -0600266 }
267
Bjorn Helgaas67d29b52014-05-19 18:32:18 -0600268 /*
269 * If we didn't find a better match, we can put any memory resource
270 * in a non-prefetchable window. If this resource is 32 bits and
271 * non-prefetchable, the first call already tried the only possibility
272 * so we don't need to try again.
273 */
274 if (res->flags & (IORESOURCE_PREFETCH | IORESOURCE_MEM_64))
Bjorn Helgaasfe6dacd2012-07-11 17:05:43 -0600275 ret = pci_bus_alloc_resource(bus, res, size, align, min, 0,
276 pcibios_align_resource, dev);
Bjorn Helgaas67d29b52014-05-19 18:32:18 -0600277
Bjorn Helgaasfe6dacd2012-07-11 17:05:43 -0600278 return ret;
279}
280
Nikhil P Raod6776e62012-06-20 12:56:00 -0700281static int _pci_assign_resource(struct pci_dev *dev, int resno,
282 resource_size_t size, resource_size_t min_align)
Yinghai Lud09ee962009-04-23 20:49:25 -0700283{
Yinghai Lud09ee962009-04-23 20:49:25 -0700284 struct pci_bus *bus;
285 int ret;
286
Yinghai Lud09ee962009-04-23 20:49:25 -0700287 bus = dev->bus;
Ram Pai2bbc6942011-07-25 13:08:39 -0700288 while ((ret = __pci_assign_resource(bus, dev, resno, size, min_align))) {
289 if (!bus->parent || !bus->self->transparent)
290 break;
291 bus = bus->parent;
Yinghai Lud09ee962009-04-23 20:49:25 -0700292 }
293
Yinghai Lud09ee962009-04-23 20:49:25 -0700294 return ret;
295}
296
Ram Pai2bbc6942011-07-25 13:08:39 -0700297int pci_assign_resource(struct pci_dev *dev, int resno)
298{
299 struct resource *res = dev->resource + resno;
300 resource_size_t align, size;
Ram Pai2bbc6942011-07-25 13:08:39 -0700301 int ret;
302
Bjorn Helgaas2ea4adf2016-03-01 10:58:04 -0600303 if (res->flags & IORESOURCE_PCI_FIXED)
304 return 0;
305
Bjorn Helgaasbd064f02014-02-26 11:25:58 -0700306 res->flags |= IORESOURCE_UNSET;
Ram Pai2bbc6942011-07-25 13:08:39 -0700307 align = pci_resource_alignment(dev, res);
308 if (!align) {
Ryan Desfosses227f0642014-04-18 20:13:50 -0400309 dev_info(&dev->dev, "BAR %d: can't assign %pR (bogus alignment)\n",
310 resno, res);
Ram Pai2bbc6942011-07-25 13:08:39 -0700311 return -EINVAL;
312 }
313
Ram Pai2bbc6942011-07-25 13:08:39 -0700314 size = resource_size(res);
315 ret = _pci_assign_resource(dev, resno, size, align);
316
317 /*
318 * If we failed to assign anything, let's try the address
319 * where firmware left it. That at least has a chance of
320 * working, which is better than just leaving it disabled.
321 */
Bjorn Helgaas64da4652014-07-08 16:04:22 -0600322 if (ret < 0) {
323 dev_info(&dev->dev, "BAR %d: no space for %pR\n", resno, res);
Ram Pai2bbc6942011-07-25 13:08:39 -0700324 ret = pci_revert_fw_address(res, dev, resno, size);
Bjorn Helgaas64da4652014-07-08 16:04:22 -0600325 }
Ram Pai2bbc6942011-07-25 13:08:39 -0700326
Bjorn Helgaas64da4652014-07-08 16:04:22 -0600327 if (ret < 0) {
328 dev_info(&dev->dev, "BAR %d: failed to assign %pR\n", resno,
329 res);
Bjorn Helgaas28f6dbe2014-07-04 15:58:15 -0600330 return ret;
Bjorn Helgaas64da4652014-07-08 16:04:22 -0600331 }
Bjorn Helgaas28f6dbe2014-07-04 15:58:15 -0600332
333 res->flags &= ~IORESOURCE_UNSET;
334 res->flags &= ~IORESOURCE_STARTALIGN;
335 dev_info(&dev->dev, "BAR %d: assigned %pR\n", resno, res);
336 if (resno < PCI_BRIDGE_RESOURCES)
337 pci_update_resource(dev, resno);
338
339 return 0;
Ram Pai2bbc6942011-07-25 13:08:39 -0700340}
Ryan Desfossesb7fe9432014-04-25 14:32:25 -0600341EXPORT_SYMBOL(pci_assign_resource);
Ram Pai2bbc6942011-07-25 13:08:39 -0700342
Bjorn Helgaasfe6dacd2012-07-11 17:05:43 -0600343int pci_reassign_resource(struct pci_dev *dev, int resno, resource_size_t addsize,
344 resource_size_t min_align)
345{
346 struct resource *res = dev->resource + resno;
Guo Chaoc3337702014-07-03 18:30:29 -0600347 unsigned long flags;
Bjorn Helgaasfe6dacd2012-07-11 17:05:43 -0600348 resource_size_t new_size;
349 int ret;
350
Bjorn Helgaas2ea4adf2016-03-01 10:58:04 -0600351 if (res->flags & IORESOURCE_PCI_FIXED)
352 return 0;
353
Guo Chaoc3337702014-07-03 18:30:29 -0600354 flags = res->flags;
Bjorn Helgaasbd064f02014-02-26 11:25:58 -0700355 res->flags |= IORESOURCE_UNSET;
Bjorn Helgaasfe6dacd2012-07-11 17:05:43 -0600356 if (!res->parent) {
Ryan Desfosses227f0642014-04-18 20:13:50 -0400357 dev_info(&dev->dev, "BAR %d: can't reassign an unassigned resource %pR\n",
358 resno, res);
Bjorn Helgaasfe6dacd2012-07-11 17:05:43 -0600359 return -EINVAL;
360 }
361
362 /* already aligned with min_align */
363 new_size = resource_size(res) + addsize;
364 ret = _pci_assign_resource(dev, resno, new_size, min_align);
Bjorn Helgaas28f6dbe2014-07-04 15:58:15 -0600365 if (ret) {
Guo Chaoc3337702014-07-03 18:30:29 -0600366 res->flags = flags;
367 dev_info(&dev->dev, "BAR %d: %pR (failed to expand by %#llx)\n",
368 resno, res, (unsigned long long) addsize);
Bjorn Helgaas28f6dbe2014-07-04 15:58:15 -0600369 return ret;
Bjorn Helgaasfe6dacd2012-07-11 17:05:43 -0600370 }
Guo Chaoc3337702014-07-03 18:30:29 -0600371
Bjorn Helgaas28f6dbe2014-07-04 15:58:15 -0600372 res->flags &= ~IORESOURCE_UNSET;
373 res->flags &= ~IORESOURCE_STARTALIGN;
Bjorn Helgaas64da4652014-07-08 16:04:22 -0600374 dev_info(&dev->dev, "BAR %d: reassigned %pR (expanded by %#llx)\n",
375 resno, res, (unsigned long long) addsize);
Bjorn Helgaas28f6dbe2014-07-04 15:58:15 -0600376 if (resno < PCI_BRIDGE_RESOURCES)
377 pci_update_resource(dev, resno);
378
379 return 0;
Bjorn Helgaasfe6dacd2012-07-11 17:05:43 -0600380}
381
Bjorn Helgaas842de402008-03-04 11:56:47 -0700382int pci_enable_resources(struct pci_dev *dev, int mask)
383{
384 u16 cmd, old_cmd;
385 int i;
386 struct resource *r;
387
388 pci_read_config_word(dev, PCI_COMMAND, &cmd);
389 old_cmd = cmd;
390
391 for (i = 0; i < PCI_NUM_RESOURCES; i++) {
392 if (!(mask & (1 << i)))
393 continue;
394
395 r = &dev->resource[i];
396
397 if (!(r->flags & (IORESOURCE_IO | IORESOURCE_MEM)))
398 continue;
399 if ((i == PCI_ROM_RESOURCE) &&
400 (!(r->flags & IORESOURCE_ROM_ENABLE)))
401 continue;
402
Bjorn Helgaas3cedcc32014-02-26 11:26:00 -0700403 if (r->flags & IORESOURCE_UNSET) {
404 dev_err(&dev->dev, "can't enable device: BAR %d %pR not assigned\n",
405 i, r);
406 return -EINVAL;
407 }
408
Bjorn Helgaas842de402008-03-04 11:56:47 -0700409 if (!r->parent) {
Bjorn Helgaas3cedcc32014-02-26 11:26:00 -0700410 dev_err(&dev->dev, "can't enable device: BAR %d %pR not claimed\n",
411 i, r);
Bjorn Helgaas842de402008-03-04 11:56:47 -0700412 return -EINVAL;
413 }
414
415 if (r->flags & IORESOURCE_IO)
416 cmd |= PCI_COMMAND_IO;
417 if (r->flags & IORESOURCE_MEM)
418 cmd |= PCI_COMMAND_MEMORY;
419 }
420
421 if (cmd != old_cmd) {
422 dev_info(&dev->dev, "enabling device (%04x -> %04x)\n",
423 old_cmd, cmd);
424 pci_write_config_word(dev, PCI_COMMAND, cmd);
425 }
426 return 0;
427}