blob: 7c1880d8b31ff6300973dfc4dae4c10cd86e94f7 [file] [log] [blame]
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001/*
2 * New driver for Marvell Yukon 2 chipset.
3 * Based on earlier sk98lin, and skge driver.
4 *
5 * This driver intentionally does not support all the features
6 * of the original driver such as link fail-over and link management because
7 * those should be done at higher levels.
8 *
9 * Copyright (C) 2005 Stephen Hemminger <shemminger@osdl.org>
10 *
11 * This program is free software; you can redistribute it and/or modify
12 * it under the terms of the GNU General Public License as published by
Stephen Hemminger798b6b12006-10-22 20:16:57 -070013 * the Free Software Foundation; either version 2 of the License.
Stephen Hemmingercd28ab62005-08-16 16:36:49 -070014 *
15 * This program is distributed in the hope that it will be useful,
16 * but WITHOUT ANY WARRANTY; without even the implied warranty of
Stephen Hemminger793b8832005-09-14 16:06:14 -070017 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
Stephen Hemmingercd28ab62005-08-16 16:36:49 -070018 * GNU General Public License for more details.
19 *
20 * You should have received a copy of the GNU General Public License
21 * along with this program; if not, write to the Free Software
22 * Foundation, Inc., 675 Mass Ave, Cambridge, MA 02139, USA.
23 */
24
Stephen Hemminger793b8832005-09-14 16:06:14 -070025#include <linux/crc32.h>
Stephen Hemmingercd28ab62005-08-16 16:36:49 -070026#include <linux/kernel.h>
Stephen Hemmingercd28ab62005-08-16 16:36:49 -070027#include <linux/module.h>
28#include <linux/netdevice.h>
Andrew Mortond0bbccf2005-11-10 15:29:27 -080029#include <linux/dma-mapping.h>
Stephen Hemmingercd28ab62005-08-16 16:36:49 -070030#include <linux/etherdevice.h>
31#include <linux/ethtool.h>
32#include <linux/pci.h>
33#include <linux/ip.h>
Arnaldo Carvalho de Meloc9bdd4b2007-03-12 20:09:15 -030034#include <net/ip.h>
Stephen Hemmingercd28ab62005-08-16 16:36:49 -070035#include <linux/tcp.h>
36#include <linux/in.h>
37#include <linux/delay.h>
Stephen Hemminger91c86df2005-12-09 11:34:57 -080038#include <linux/workqueue.h>
shemminger@osdl.orgd1f13702005-09-27 15:02:57 -070039#include <linux/if_vlan.h>
Stephen Hemmingerd70cd512005-12-09 11:35:09 -080040#include <linux/prefetch.h>
Stephen Hemminger3cf26752007-07-09 15:33:35 -070041#include <linux/debugfs.h>
shemminger@osdl.orgef743d32005-11-30 11:45:12 -080042#include <linux/mii.h>
Stephen Hemmingercd28ab62005-08-16 16:36:49 -070043
44#include <asm/irq.h>
45
shemminger@osdl.orgd1f13702005-09-27 15:02:57 -070046#if defined(CONFIG_VLAN_8021Q) || defined(CONFIG_VLAN_8021Q_MODULE)
47#define SKY2_VLAN_TAG_USED 1
48#endif
49
Stephen Hemmingercd28ab62005-08-16 16:36:49 -070050#include "sky2.h"
51
52#define DRV_NAME "sky2"
Stephen Hemmingerdeeb16d2009-08-14 05:15:20 +000053#define DRV_VERSION "1.24"
Stephen Hemmingercd28ab62005-08-16 16:36:49 -070054#define PFX DRV_NAME " "
55
56/*
57 * The Yukon II chipset takes 64 bit command blocks (called list elements)
58 * that are organized into three (receive, transmit, status) different rings
Stephen Hemminger14d02632006-09-26 11:57:43 -070059 * similar to Tigon3.
Stephen Hemmingercd28ab62005-08-16 16:36:49 -070060 */
61
Stephen Hemminger14d02632006-09-26 11:57:43 -070062#define RX_LE_SIZE 1024
Stephen Hemmingercd28ab62005-08-16 16:36:49 -070063#define RX_LE_BYTES (RX_LE_SIZE*sizeof(struct sky2_rx_le))
Stephen Hemminger14d02632006-09-26 11:57:43 -070064#define RX_MAX_PENDING (RX_LE_SIZE/6 - 2)
shemminger@osdl.org13210ce2005-11-30 11:45:14 -080065#define RX_DEF_PENDING RX_MAX_PENDING
Stephen Hemmingercd28ab62005-08-16 16:36:49 -070066
Stephen Hemmingeree5f68f2009-08-18 15:17:08 +000067/* This is the worst case number of transmit list elements for a single skb:
68 VLAN + TSO + CKSUM + Data + skb_frags * DMA */
69#define MAX_SKB_TX_LE (4 + (sizeof(dma_addr_t)/sizeof(u32))*MAX_SKB_FRAGS)
Stephen Hemmingere9c1be82009-06-17 07:30:37 +000070#define TX_MIN_PENDING (MAX_SKB_TX_LE+1)
Stephen Hemmingeree5f68f2009-08-18 15:17:08 +000071#define TX_MAX_PENDING 4096
72#define TX_DEF_PENDING 127
Stephen Hemminger793b8832005-09-14 16:06:14 -070073
74#define STATUS_RING_SIZE 2048 /* 2 ports * (TX + 2*RX) */
Stephen Hemmingercd28ab62005-08-16 16:36:49 -070075#define STATUS_LE_BYTES (STATUS_RING_SIZE*sizeof(struct sky2_status_le))
Stephen Hemmingercd28ab62005-08-16 16:36:49 -070076#define TX_WATCHDOG (5 * HZ)
77#define NAPI_WEIGHT 64
78#define PHY_RETRIES 1000
79
Stephen Hemmingerf4331a62007-07-09 15:33:39 -070080#define SKY2_EEPROM_MAGIC 0x9955aabb
81
82
Stephen Hemmingercb5d9542006-05-08 15:11:29 -070083#define RING_NEXT(x,s) (((x)+1) & ((s)-1))
84
Stephen Hemmingercd28ab62005-08-16 16:36:49 -070085static const u32 default_msg =
Stephen Hemminger793b8832005-09-14 16:06:14 -070086 NETIF_MSG_DRV | NETIF_MSG_PROBE | NETIF_MSG_LINK
87 | NETIF_MSG_TIMER | NETIF_MSG_TX_ERR | NETIF_MSG_RX_ERR
Stephen Hemminger3be92a72006-01-17 13:43:17 -080088 | NETIF_MSG_IFUP | NETIF_MSG_IFDOWN;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -070089
Stephen Hemminger793b8832005-09-14 16:06:14 -070090static int debug = -1; /* defaults above */
Stephen Hemmingercd28ab62005-08-16 16:36:49 -070091module_param(debug, int, 0);
92MODULE_PARM_DESC(debug, "Debug level (0=none,...,16=all)");
93
Stephen Hemminger14d02632006-09-26 11:57:43 -070094static int copybreak __read_mostly = 128;
Stephen Hemmingerbdb5c582005-12-09 11:34:55 -080095module_param(copybreak, int, 0);
96MODULE_PARM_DESC(copybreak, "Receive copy threshold");
97
Stephen Hemmingerfb2690a2006-03-20 15:48:19 -080098static int disable_msi = 0;
99module_param(disable_msi, int, 0);
100MODULE_PARM_DESC(disable_msi, "Disable Message Signaled Interrupt (MSI)");
101
Stephen Hemmingere6cac9b2008-06-17 09:04:26 -0700102static DEFINE_PCI_DEVICE_TABLE(sky2_id_table) = {
Stephen Hemmingere5b74c72006-12-04 15:53:36 -0800103 { PCI_DEVICE(PCI_VENDOR_ID_SYSKONNECT, 0x9000) }, /* SK-9Sxx */
104 { PCI_DEVICE(PCI_VENDOR_ID_SYSKONNECT, 0x9E00) }, /* SK-9Exx */
Stephen Hemminger2d2a3872006-05-17 14:37:04 -0700105 { PCI_DEVICE(PCI_VENDOR_ID_DLINK, 0x4b00) }, /* DGE-560T */
Stephen Hemminger2f4a66a2006-09-01 14:52:04 -0700106 { PCI_DEVICE(PCI_VENDOR_ID_DLINK, 0x4001) }, /* DGE-550SX */
Stephen Hemminger508f89e2006-12-01 14:29:34 -0800107 { PCI_DEVICE(PCI_VENDOR_ID_DLINK, 0x4B02) }, /* DGE-560SX */
Stephen Hemmingerf1a0b6f2007-02-06 10:45:44 -0800108 { PCI_DEVICE(PCI_VENDOR_ID_DLINK, 0x4B03) }, /* DGE-550T */
Stephen Hemmingere5b74c72006-12-04 15:53:36 -0800109 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4340) }, /* 88E8021 */
110 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4341) }, /* 88E8022 */
111 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4342) }, /* 88E8061 */
112 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4343) }, /* 88E8062 */
113 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4344) }, /* 88E8021 */
114 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4345) }, /* 88E8022 */
115 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4346) }, /* 88E8061 */
116 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4347) }, /* 88E8062 */
117 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4350) }, /* 88E8035 */
118 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4351) }, /* 88E8036 */
119 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4352) }, /* 88E8038 */
120 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4353) }, /* 88E8039 */
Stephen Hemminger05745c42007-09-19 15:36:45 -0700121 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4354) }, /* 88E8040 */
Stephen Hemmingera3b4fce2008-06-14 10:32:15 -0700122 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4355) }, /* 88E8040T */
Stephen Hemmingere5b74c72006-12-04 15:53:36 -0800123 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4356) }, /* 88EC033 */
Stephen Hemminger5a37a682007-11-08 08:20:17 -0800124 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4357) }, /* 88E8042 */
Stephen Hemminger05745c42007-09-19 15:36:45 -0700125 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x435A) }, /* 88E8048 */
Stephen Hemmingere5b74c72006-12-04 15:53:36 -0800126 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4360) }, /* 88E8052 */
127 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4361) }, /* 88E8050 */
128 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4362) }, /* 88E8053 */
129 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4363) }, /* 88E8055 */
130 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4364) }, /* 88E8056 */
Stephen Hemminger05745c42007-09-19 15:36:45 -0700131 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4365) }, /* 88E8070 */
Stephen Hemmingere5b74c72006-12-04 15:53:36 -0800132 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4366) }, /* 88EC036 */
133 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4367) }, /* 88EC032 */
134 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4368) }, /* 88EC034 */
Stephen Hemmingerf1a0b6f2007-02-06 10:45:44 -0800135 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4369) }, /* 88EC042 */
136 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x436A) }, /* 88E8058 */
Stephen Hemminger69161612007-06-04 17:23:26 -0700137 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x436B) }, /* 88E8071 */
Stephen Hemminger5a37a682007-11-08 08:20:17 -0800138 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x436C) }, /* 88E8072 */
Stephen Hemmingered4d4162008-01-10 16:14:14 -0800139 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x436D) }, /* 88E8055 */
140 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4370) }, /* 88E8075 */
Stephen Hemminger0ce8b982008-06-17 09:04:27 -0700141 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4380) }, /* 88E8057 */
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700142 { 0 }
143};
Stephen Hemminger793b8832005-09-14 16:06:14 -0700144
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700145MODULE_DEVICE_TABLE(pci, sky2_id_table);
146
147/* Avoid conditionals by using array */
148static const unsigned txqaddr[] = { Q_XA1, Q_XA2 };
149static const unsigned rxqaddr[] = { Q_R1, Q_R2 };
Stephen Hemmingerf4ea4312006-05-09 14:46:54 -0700150static const u32 portirq_msk[] = { Y2_IS_PORT_1, Y2_IS_PORT_2 };
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700151
Stephen Hemmingerd1b139c2007-09-05 16:56:19 +0100152static void sky2_set_multicast(struct net_device *dev);
153
Stephen Hemmingeraf043aa2007-11-05 15:52:10 -0800154/* Access to PHY via serial interconnect */
shemminger@osdl.orgef743d32005-11-30 11:45:12 -0800155static int gm_phy_write(struct sky2_hw *hw, unsigned port, u16 reg, u16 val)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700156{
157 int i;
158
159 gma_write16(hw, port, GM_SMI_DATA, val);
160 gma_write16(hw, port, GM_SMI_CTRL,
161 GM_SMI_CT_PHY_AD(PHY_ADDR_MARV) | GM_SMI_CT_REG_AD(reg));
162
163 for (i = 0; i < PHY_RETRIES; i++) {
Stephen Hemmingeraf043aa2007-11-05 15:52:10 -0800164 u16 ctrl = gma_read16(hw, port, GM_SMI_CTRL);
165 if (ctrl == 0xffff)
166 goto io_error;
167
168 if (!(ctrl & GM_SMI_CT_BUSY))
shemminger@osdl.orgef743d32005-11-30 11:45:12 -0800169 return 0;
Stephen Hemmingeraf043aa2007-11-05 15:52:10 -0800170
171 udelay(10);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700172 }
shemminger@osdl.orgef743d32005-11-30 11:45:12 -0800173
Stephen Hemmingeraf043aa2007-11-05 15:52:10 -0800174 dev_warn(&hw->pdev->dev,"%s: phy write timeout\n", hw->dev[port]->name);
shemminger@osdl.orgef743d32005-11-30 11:45:12 -0800175 return -ETIMEDOUT;
Stephen Hemmingeraf043aa2007-11-05 15:52:10 -0800176
177io_error:
178 dev_err(&hw->pdev->dev, "%s: phy I/O error\n", hw->dev[port]->name);
179 return -EIO;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700180}
181
shemminger@osdl.orgef743d32005-11-30 11:45:12 -0800182static int __gm_phy_read(struct sky2_hw *hw, unsigned port, u16 reg, u16 *val)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700183{
184 int i;
185
Stephen Hemminger793b8832005-09-14 16:06:14 -0700186 gma_write16(hw, port, GM_SMI_CTRL, GM_SMI_CT_PHY_AD(PHY_ADDR_MARV)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700187 | GM_SMI_CT_REG_AD(reg) | GM_SMI_CT_OP_RD);
188
189 for (i = 0; i < PHY_RETRIES; i++) {
Stephen Hemmingeraf043aa2007-11-05 15:52:10 -0800190 u16 ctrl = gma_read16(hw, port, GM_SMI_CTRL);
191 if (ctrl == 0xffff)
192 goto io_error;
193
194 if (ctrl & GM_SMI_CT_RD_VAL) {
shemminger@osdl.orgef743d32005-11-30 11:45:12 -0800195 *val = gma_read16(hw, port, GM_SMI_DATA);
196 return 0;
197 }
198
Stephen Hemmingeraf043aa2007-11-05 15:52:10 -0800199 udelay(10);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700200 }
201
Stephen Hemmingeraf043aa2007-11-05 15:52:10 -0800202 dev_warn(&hw->pdev->dev, "%s: phy read timeout\n", hw->dev[port]->name);
shemminger@osdl.orgef743d32005-11-30 11:45:12 -0800203 return -ETIMEDOUT;
Stephen Hemmingeraf043aa2007-11-05 15:52:10 -0800204io_error:
205 dev_err(&hw->pdev->dev, "%s: phy I/O error\n", hw->dev[port]->name);
206 return -EIO;
shemminger@osdl.orgef743d32005-11-30 11:45:12 -0800207}
208
Stephen Hemmingeraf043aa2007-11-05 15:52:10 -0800209static inline u16 gm_phy_read(struct sky2_hw *hw, unsigned port, u16 reg)
shemminger@osdl.orgef743d32005-11-30 11:45:12 -0800210{
211 u16 v;
Stephen Hemmingeraf043aa2007-11-05 15:52:10 -0800212 __gm_phy_read(hw, port, reg, &v);
shemminger@osdl.orgef743d32005-11-30 11:45:12 -0800213 return v;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700214}
215
Stephen Hemmingerae306cc2006-12-20 13:06:36 -0800216
217static void sky2_power_on(struct sky2_hw *hw)
shemminger@osdl.org5afa0a92005-09-27 15:03:00 -0700218{
Stephen Hemmingerae306cc2006-12-20 13:06:36 -0800219 /* switch power to VCC (WA for VAUX problem) */
220 sky2_write8(hw, B0_POWER_CTRL,
221 PC_VAUX_ENA | PC_VCC_ENA | PC_VAUX_OFF | PC_VCC_ON);
shemminger@osdl.org5afa0a92005-09-27 15:03:00 -0700222
Stephen Hemmingerae306cc2006-12-20 13:06:36 -0800223 /* disable Core Clock Division, */
224 sky2_write32(hw, B2_Y2_CLK_CTRL, Y2_CLK_DIV_DIS);
shemminger@osdl.org5afa0a92005-09-27 15:03:00 -0700225
Stephen Hemmingerae306cc2006-12-20 13:06:36 -0800226 if (hw->chip_id == CHIP_ID_YUKON_XL && hw->chip_rev > 1)
227 /* enable bits are inverted */
228 sky2_write8(hw, B2_Y2_CLK_GATE,
229 Y2_PCI_CLK_LNK1_DIS | Y2_COR_CLK_LNK1_DIS |
230 Y2_CLK_GAT_LNK1_DIS | Y2_PCI_CLK_LNK2_DIS |
231 Y2_COR_CLK_LNK2_DIS | Y2_CLK_GAT_LNK2_DIS);
232 else
233 sky2_write8(hw, B2_Y2_CLK_GATE, 0);
shemminger@osdl.org5afa0a92005-09-27 15:03:00 -0700234
Stephen Hemmingerea76e632007-09-19 15:36:44 -0700235 if (hw->flags & SKY2_HW_ADV_POWER_CTL) {
Stephen Hemmingerfc99fe02007-06-04 17:23:22 -0700236 u32 reg;
shemminger@osdl.org5afa0a92005-09-27 15:03:00 -0700237
Stephen Hemmingerb32f40c2007-11-27 10:57:27 -0800238 sky2_pci_write32(hw, PCI_DEV_REG3, 0);
Stephen Hemmingerb2345772007-08-21 14:34:02 -0700239
Stephen Hemmingerb32f40c2007-11-27 10:57:27 -0800240 reg = sky2_pci_read32(hw, PCI_DEV_REG4);
Stephen Hemmingerfc99fe02007-06-04 17:23:22 -0700241 /* set all bits to 0 except bits 15..12 and 8 */
242 reg &= P_ASPM_CONTROL_MSK;
Stephen Hemmingerb32f40c2007-11-27 10:57:27 -0800243 sky2_pci_write32(hw, PCI_DEV_REG4, reg);
Stephen Hemmingerfc99fe02007-06-04 17:23:22 -0700244
Stephen Hemmingerb32f40c2007-11-27 10:57:27 -0800245 reg = sky2_pci_read32(hw, PCI_DEV_REG5);
Stephen Hemmingerfc99fe02007-06-04 17:23:22 -0700246 /* set all bits to 0 except bits 28 & 27 */
247 reg &= P_CTL_TIM_VMAIN_AV_MSK;
Stephen Hemmingerb32f40c2007-11-27 10:57:27 -0800248 sky2_pci_write32(hw, PCI_DEV_REG5, reg);
Stephen Hemmingerfc99fe02007-06-04 17:23:22 -0700249
Stephen Hemmingerb32f40c2007-11-27 10:57:27 -0800250 sky2_pci_write32(hw, PCI_CFG_REG_1, 0);
Stephen Hemminger8f709202007-06-04 17:23:25 -0700251
252 /* Enable workaround for dev 4.107 on Yukon-Ultra & Extreme */
253 reg = sky2_read32(hw, B2_GP_IO);
254 reg |= GLB_GPIO_STAT_RACE_DIS;
255 sky2_write32(hw, B2_GP_IO, reg);
Stephen Hemmingerb2345772007-08-21 14:34:02 -0700256
257 sky2_read32(hw, B2_GP_IO);
shemminger@osdl.org5afa0a92005-09-27 15:03:00 -0700258 }
Stephen Hemmingerae306cc2006-12-20 13:06:36 -0800259}
shemminger@osdl.org5afa0a92005-09-27 15:03:00 -0700260
Stephen Hemmingerae306cc2006-12-20 13:06:36 -0800261static void sky2_power_aux(struct sky2_hw *hw)
262{
263 if (hw->chip_id == CHIP_ID_YUKON_XL && hw->chip_rev > 1)
264 sky2_write8(hw, B2_Y2_CLK_GATE, 0);
265 else
266 /* enable bits are inverted */
267 sky2_write8(hw, B2_Y2_CLK_GATE,
268 Y2_PCI_CLK_LNK1_DIS | Y2_COR_CLK_LNK1_DIS |
269 Y2_CLK_GAT_LNK1_DIS | Y2_PCI_CLK_LNK2_DIS |
270 Y2_COR_CLK_LNK2_DIS | Y2_CLK_GAT_LNK2_DIS);
271
272 /* switch power to VAUX */
273 if (sky2_read16(hw, B0_CTST) & Y2_VAUX_AVAIL)
274 sky2_write8(hw, B0_POWER_CTRL,
275 (PC_VAUX_ENA | PC_VCC_ENA |
276 PC_VAUX_ON | PC_VCC_OFF));
shemminger@osdl.org5afa0a92005-09-27 15:03:00 -0700277}
278
shemminger@osdl.orgd3bcfbe2006-08-28 10:00:51 -0700279static void sky2_gmac_reset(struct sky2_hw *hw, unsigned port)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700280{
281 u16 reg;
282
283 /* disable all GMAC IRQ's */
284 sky2_write8(hw, SK_REG(port, GMAC_IRQ_MSK), 0);
Stephen Hemminger793b8832005-09-14 16:06:14 -0700285
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700286 gma_write16(hw, port, GM_MC_ADDR_H1, 0); /* clear MC hash */
287 gma_write16(hw, port, GM_MC_ADDR_H2, 0);
288 gma_write16(hw, port, GM_MC_ADDR_H3, 0);
289 gma_write16(hw, port, GM_MC_ADDR_H4, 0);
290
291 reg = gma_read16(hw, port, GM_RX_CTRL);
292 reg |= GM_RXCR_UCF_ENA | GM_RXCR_MCF_ENA;
293 gma_write16(hw, port, GM_RX_CTRL, reg);
294}
295
Stephen Hemminger16ad91e2006-10-17 10:24:13 -0700296/* flow control to advertise bits */
297static const u16 copper_fc_adv[] = {
298 [FC_NONE] = 0,
299 [FC_TX] = PHY_M_AN_ASP,
300 [FC_RX] = PHY_M_AN_PC,
301 [FC_BOTH] = PHY_M_AN_PC | PHY_M_AN_ASP,
302};
303
304/* flow control to advertise bits when using 1000BaseX */
305static const u16 fiber_fc_adv[] = {
Stephen Hemmingerdf3fe1f2007-10-11 19:48:04 -0700306 [FC_NONE] = PHY_M_P_NO_PAUSE_X,
Stephen Hemminger16ad91e2006-10-17 10:24:13 -0700307 [FC_TX] = PHY_M_P_ASYM_MD_X,
308 [FC_RX] = PHY_M_P_SYM_MD_X,
Stephen Hemmingerdf3fe1f2007-10-11 19:48:04 -0700309 [FC_BOTH] = PHY_M_P_BOTH_MD_X,
Stephen Hemminger16ad91e2006-10-17 10:24:13 -0700310};
311
312/* flow control to GMA disable bits */
313static const u16 gm_fc_disable[] = {
314 [FC_NONE] = GM_GPCR_FC_RX_DIS | GM_GPCR_FC_TX_DIS,
315 [FC_TX] = GM_GPCR_FC_RX_DIS,
316 [FC_RX] = GM_GPCR_FC_TX_DIS,
317 [FC_BOTH] = 0,
318};
319
320
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700321static void sky2_phy_init(struct sky2_hw *hw, unsigned port)
322{
323 struct sky2_port *sky2 = netdev_priv(hw->dev[port]);
Stephen Hemminger2eaba1a2006-09-06 12:44:47 -0700324 u16 ctrl, ct1000, adv, pg, ledctrl, ledover, reg;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700325
Stephen Hemminger0ea065e2009-08-14 15:36:41 -0700326 if ( (sky2->flags & SKY2_FLAG_AUTO_SPEED) &&
Stephen Hemmingerea76e632007-09-19 15:36:44 -0700327 !(hw->flags & SKY2_HW_NEWER_PHY)) {
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700328 u16 ectrl = gm_phy_read(hw, port, PHY_MARV_EXT_CTRL);
329
330 ectrl &= ~(PHY_M_EC_M_DSC_MSK | PHY_M_EC_S_DSC_MSK |
Stephen Hemminger793b8832005-09-14 16:06:14 -0700331 PHY_M_EC_MAC_S_MSK);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700332 ectrl |= PHY_M_EC_MAC_S(MAC_TX_CLK_25_MHZ);
333
Stephen Hemminger53419c62007-05-14 12:38:11 -0700334 /* on PHY 88E1040 Rev.D0 (and newer) downshift control changed */
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700335 if (hw->chip_id == CHIP_ID_YUKON_EC)
Stephen Hemminger53419c62007-05-14 12:38:11 -0700336 /* set downshift counter to 3x and enable downshift */
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700337 ectrl |= PHY_M_EC_DSC_2(2) | PHY_M_EC_DOWN_S_ENA;
338 else
Stephen Hemminger53419c62007-05-14 12:38:11 -0700339 /* set master & slave downshift counter to 1x */
340 ectrl |= PHY_M_EC_M_DSC(0) | PHY_M_EC_S_DSC(1);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700341
342 gm_phy_write(hw, port, PHY_MARV_EXT_CTRL, ectrl);
343 }
344
345 ctrl = gm_phy_read(hw, port, PHY_MARV_PHY_CTRL);
Stephen Hemmingerb89165f2006-09-06 12:44:53 -0700346 if (sky2_is_copper(hw)) {
Stephen Hemminger05745c42007-09-19 15:36:45 -0700347 if (!(hw->flags & SKY2_HW_GIGABIT)) {
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700348 /* enable automatic crossover */
349 ctrl |= PHY_M_PC_MDI_XMODE(PHY_M_PC_ENA_AUTO) >> 1;
Stephen Hemminger6d3105d2007-09-24 19:34:51 -0700350
351 if (hw->chip_id == CHIP_ID_YUKON_FE_P &&
352 hw->chip_rev == CHIP_REV_YU_FE2_A0) {
353 u16 spec;
354
355 /* Enable Class A driver for FE+ A0 */
356 spec = gm_phy_read(hw, port, PHY_MARV_FE_SPEC_2);
357 spec |= PHY_M_FESC_SEL_CL_A;
358 gm_phy_write(hw, port, PHY_MARV_FE_SPEC_2, spec);
359 }
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700360 } else {
361 /* disable energy detect */
362 ctrl &= ~PHY_M_PC_EN_DET_MSK;
363
364 /* enable automatic crossover */
365 ctrl |= PHY_M_PC_MDI_XMODE(PHY_M_PC_ENA_AUTO);
366
Stephen Hemminger53419c62007-05-14 12:38:11 -0700367 /* downshift on PHY 88E1112 and 88E1149 is changed */
Stephen Hemminger0ea065e2009-08-14 15:36:41 -0700368 if ( (sky2->flags & SKY2_FLAG_AUTO_SPEED)
Stephen Hemmingerea76e632007-09-19 15:36:44 -0700369 && (hw->flags & SKY2_HW_NEWER_PHY)) {
Stephen Hemminger53419c62007-05-14 12:38:11 -0700370 /* set downshift counter to 3x and enable downshift */
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700371 ctrl &= ~PHY_M_PC_DSC_MSK;
372 ctrl |= PHY_M_PC_DSC(2) | PHY_M_PC_DOWN_S_ENA;
373 }
374 }
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700375 } else {
376 /* workaround for deviation #4.88 (CRC errors) */
377 /* disable Automatic Crossover */
378
379 ctrl &= ~PHY_M_PC_MDIX_MSK;
Stephen Hemmingerb89165f2006-09-06 12:44:53 -0700380 }
381
382 gm_phy_write(hw, port, PHY_MARV_PHY_CTRL, ctrl);
383
384 /* special setup for PHY 88E1112 Fiber */
Stephen Hemmingerea76e632007-09-19 15:36:44 -0700385 if (hw->chip_id == CHIP_ID_YUKON_XL && (hw->flags & SKY2_HW_FIBRE_PHY)) {
Stephen Hemmingerb89165f2006-09-06 12:44:53 -0700386 pg = gm_phy_read(hw, port, PHY_MARV_EXT_ADR);
387
388 /* Fiber: select 1000BASE-X only mode MAC Specific Ctrl Reg. */
389 gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 2);
390 ctrl = gm_phy_read(hw, port, PHY_MARV_PHY_CTRL);
391 ctrl &= ~PHY_M_MAC_MD_MSK;
392 ctrl |= PHY_M_MAC_MODE_SEL(PHY_M_MAC_MD_1000BX);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700393 gm_phy_write(hw, port, PHY_MARV_PHY_CTRL, ctrl);
394
Stephen Hemmingerb89165f2006-09-06 12:44:53 -0700395 if (hw->pmd_type == 'P') {
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700396 /* select page 1 to access Fiber registers */
397 gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 1);
Stephen Hemmingerb89165f2006-09-06 12:44:53 -0700398
399 /* for SFP-module set SIGDET polarity to low */
400 ctrl = gm_phy_read(hw, port, PHY_MARV_PHY_CTRL);
401 ctrl |= PHY_M_FIB_SIGD_POL;
Stephen Hemminger34dd9622007-05-24 15:22:45 -0700402 gm_phy_write(hw, port, PHY_MARV_PHY_CTRL, ctrl);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700403 }
Stephen Hemmingerb89165f2006-09-06 12:44:53 -0700404
405 gm_phy_write(hw, port, PHY_MARV_EXT_ADR, pg);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700406 }
407
Stephen Hemminger7800fdd2006-10-17 10:24:10 -0700408 ctrl = PHY_CT_RESET;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700409 ct1000 = 0;
410 adv = PHY_AN_CSMA;
Stephen Hemminger2eaba1a2006-09-06 12:44:47 -0700411 reg = 0;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700412
Stephen Hemminger0ea065e2009-08-14 15:36:41 -0700413 if (sky2->flags & SKY2_FLAG_AUTO_SPEED) {
Stephen Hemmingerb89165f2006-09-06 12:44:53 -0700414 if (sky2_is_copper(hw)) {
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700415 if (sky2->advertising & ADVERTISED_1000baseT_Full)
416 ct1000 |= PHY_M_1000C_AFD;
417 if (sky2->advertising & ADVERTISED_1000baseT_Half)
418 ct1000 |= PHY_M_1000C_AHD;
419 if (sky2->advertising & ADVERTISED_100baseT_Full)
420 adv |= PHY_M_AN_100_FD;
421 if (sky2->advertising & ADVERTISED_100baseT_Half)
422 adv |= PHY_M_AN_100_HD;
423 if (sky2->advertising & ADVERTISED_10baseT_Full)
424 adv |= PHY_M_AN_10_FD;
425 if (sky2->advertising & ADVERTISED_10baseT_Half)
426 adv |= PHY_M_AN_10_HD;
Stephen Hemminger709c6e72006-10-17 10:24:04 -0700427
Stephen Hemmingerb89165f2006-09-06 12:44:53 -0700428 } else { /* special defines for FIBER (88E1040S only) */
429 if (sky2->advertising & ADVERTISED_1000baseT_Full)
430 adv |= PHY_M_AN_1000X_AFD;
431 if (sky2->advertising & ADVERTISED_1000baseT_Half)
432 adv |= PHY_M_AN_1000X_AHD;
Stephen Hemminger709c6e72006-10-17 10:24:04 -0700433 }
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700434
435 /* Restart Auto-negotiation */
436 ctrl |= PHY_CT_ANE | PHY_CT_RE_CFG;
437 } else {
438 /* forced speed/duplex settings */
439 ct1000 = PHY_M_1000C_MSE;
440
Stephen Hemminger0ea065e2009-08-14 15:36:41 -0700441 /* Disable auto update for duplex flow control and duplex */
442 reg |= GM_GPCR_AU_DUP_DIS | GM_GPCR_AU_SPD_DIS;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700443
444 switch (sky2->speed) {
445 case SPEED_1000:
446 ctrl |= PHY_CT_SP1000;
Stephen Hemminger2eaba1a2006-09-06 12:44:47 -0700447 reg |= GM_GPCR_SPEED_1000;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700448 break;
449 case SPEED_100:
450 ctrl |= PHY_CT_SP100;
Stephen Hemminger2eaba1a2006-09-06 12:44:47 -0700451 reg |= GM_GPCR_SPEED_100;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700452 break;
453 }
454
Stephen Hemminger2eaba1a2006-09-06 12:44:47 -0700455 if (sky2->duplex == DUPLEX_FULL) {
456 reg |= GM_GPCR_DUP_FULL;
457 ctrl |= PHY_CT_DUP_MD;
Stephen Hemminger16ad91e2006-10-17 10:24:13 -0700458 } else if (sky2->speed < SPEED_1000)
459 sky2->flow_mode = FC_NONE;
Stephen Hemminger0ea065e2009-08-14 15:36:41 -0700460 }
Stephen Hemminger2eaba1a2006-09-06 12:44:47 -0700461
Stephen Hemminger0ea065e2009-08-14 15:36:41 -0700462 if (sky2->flags & SKY2_FLAG_AUTO_PAUSE) {
463 if (sky2_is_copper(hw))
464 adv |= copper_fc_adv[sky2->flow_mode];
465 else
466 adv |= fiber_fc_adv[sky2->flow_mode];
467 } else {
468 reg |= GM_GPCR_AU_FCT_DIS;
Stephen Hemminger16ad91e2006-10-17 10:24:13 -0700469 reg |= gm_fc_disable[sky2->flow_mode];
Stephen Hemminger2eaba1a2006-09-06 12:44:47 -0700470
471 /* Forward pause packets to GMAC? */
Stephen Hemminger16ad91e2006-10-17 10:24:13 -0700472 if (sky2->flow_mode & FC_RX)
Stephen Hemminger2eaba1a2006-09-06 12:44:47 -0700473 sky2_write8(hw, SK_REG(port, GMAC_CTRL), GMC_PAUSE_ON);
474 else
475 sky2_write8(hw, SK_REG(port, GMAC_CTRL), GMC_PAUSE_OFF);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700476 }
477
Stephen Hemminger2eaba1a2006-09-06 12:44:47 -0700478 gma_write16(hw, port, GM_GP_CTRL, reg);
479
Stephen Hemminger05745c42007-09-19 15:36:45 -0700480 if (hw->flags & SKY2_HW_GIGABIT)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700481 gm_phy_write(hw, port, PHY_MARV_1000T_CTRL, ct1000);
482
483 gm_phy_write(hw, port, PHY_MARV_AUNE_ADV, adv);
484 gm_phy_write(hw, port, PHY_MARV_CTRL, ctrl);
485
486 /* Setup Phy LED's */
487 ledctrl = PHY_M_LED_PULS_DUR(PULS_170MS);
488 ledover = 0;
489
490 switch (hw->chip_id) {
491 case CHIP_ID_YUKON_FE:
492 /* on 88E3082 these bits are at 11..9 (shifted left) */
493 ledctrl |= PHY_M_LED_BLINK_RT(BLINK_84MS) << 1;
494
495 ctrl = gm_phy_read(hw, port, PHY_MARV_FE_LED_PAR);
496
497 /* delete ACT LED control bits */
498 ctrl &= ~PHY_M_FELP_LED1_MSK;
499 /* change ACT LED control to blink mode */
500 ctrl |= PHY_M_FELP_LED1_CTRL(LED_PAR_CTRL_ACT_BL);
501 gm_phy_write(hw, port, PHY_MARV_FE_LED_PAR, ctrl);
502 break;
503
Stephen Hemminger05745c42007-09-19 15:36:45 -0700504 case CHIP_ID_YUKON_FE_P:
505 /* Enable Link Partner Next Page */
506 ctrl = gm_phy_read(hw, port, PHY_MARV_PHY_CTRL);
507 ctrl |= PHY_M_PC_ENA_LIP_NP;
508
509 /* disable Energy Detect and enable scrambler */
510 ctrl &= ~(PHY_M_PC_ENA_ENE_DT | PHY_M_PC_DIS_SCRAMB);
511 gm_phy_write(hw, port, PHY_MARV_PHY_CTRL, ctrl);
512
513 /* set LED2 -> ACT, LED1 -> LINK, LED0 -> SPEED */
514 ctrl = PHY_M_FELP_LED2_CTRL(LED_PAR_CTRL_ACT_BL) |
515 PHY_M_FELP_LED1_CTRL(LED_PAR_CTRL_LINK) |
516 PHY_M_FELP_LED0_CTRL(LED_PAR_CTRL_SPEED);
517
518 gm_phy_write(hw, port, PHY_MARV_FE_LED_PAR, ctrl);
519 break;
520
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700521 case CHIP_ID_YUKON_XL:
Stephen Hemminger793b8832005-09-14 16:06:14 -0700522 pg = gm_phy_read(hw, port, PHY_MARV_EXT_ADR);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700523
524 /* select page 3 to access LED control register */
525 gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 3);
526
527 /* set LED Function Control register */
Stephen Hemmingered6d32c2006-05-08 15:11:33 -0700528 gm_phy_write(hw, port, PHY_MARV_PHY_CTRL,
529 (PHY_M_LEDC_LOS_CTRL(1) | /* LINK/ACT */
530 PHY_M_LEDC_INIT_CTRL(7) | /* 10 Mbps */
531 PHY_M_LEDC_STA1_CTRL(7) | /* 100 Mbps */
532 PHY_M_LEDC_STA0_CTRL(7))); /* 1000 Mbps */
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700533
534 /* set Polarity Control register */
535 gm_phy_write(hw, port, PHY_MARV_PHY_STAT,
Stephen Hemminger793b8832005-09-14 16:06:14 -0700536 (PHY_M_POLC_LS1_P_MIX(4) |
537 PHY_M_POLC_IS0_P_MIX(4) |
538 PHY_M_POLC_LOS_CTRL(2) |
539 PHY_M_POLC_INIT_CTRL(2) |
540 PHY_M_POLC_STA1_CTRL(2) |
541 PHY_M_POLC_STA0_CTRL(2)));
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700542
543 /* restore page register */
Stephen Hemminger793b8832005-09-14 16:06:14 -0700544 gm_phy_write(hw, port, PHY_MARV_EXT_ADR, pg);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700545 break;
Stephen Hemminger93745492007-02-06 10:45:43 -0800546
Stephen Hemmingered6d32c2006-05-08 15:11:33 -0700547 case CHIP_ID_YUKON_EC_U:
Stephen Hemminger93745492007-02-06 10:45:43 -0800548 case CHIP_ID_YUKON_EX:
Stephen Hemmingered4d4162008-01-10 16:14:14 -0800549 case CHIP_ID_YUKON_SUPR:
Stephen Hemmingered6d32c2006-05-08 15:11:33 -0700550 pg = gm_phy_read(hw, port, PHY_MARV_EXT_ADR);
551
552 /* select page 3 to access LED control register */
553 gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 3);
554
555 /* set LED Function Control register */
556 gm_phy_write(hw, port, PHY_MARV_PHY_CTRL,
557 (PHY_M_LEDC_LOS_CTRL(1) | /* LINK/ACT */
558 PHY_M_LEDC_INIT_CTRL(8) | /* 10 Mbps */
559 PHY_M_LEDC_STA1_CTRL(7) | /* 100 Mbps */
560 PHY_M_LEDC_STA0_CTRL(7)));/* 1000 Mbps */
561
562 /* set Blink Rate in LED Timer Control Register */
563 gm_phy_write(hw, port, PHY_MARV_INT_MASK,
564 ledctrl | PHY_M_LED_BLINK_RT(BLINK_84MS));
565 /* restore page register */
566 gm_phy_write(hw, port, PHY_MARV_EXT_ADR, pg);
567 break;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700568
569 default:
570 /* set Tx LED (LED_TX) to blink mode on Rx OR Tx activity */
571 ledctrl |= PHY_M_LED_BLINK_RT(BLINK_84MS) | PHY_M_LEDC_TX_CTRL;
Stephen Hemmingera84d0a32008-02-22 16:00:33 -0800572
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700573 /* turn off the Rx LED (LED_RX) */
Stephen Hemmingera84d0a32008-02-22 16:00:33 -0800574 ledover |= PHY_M_LED_MO_RX(MO_LED_OFF);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700575 }
576
Stephen Hemminger0ce8b982008-06-17 09:04:27 -0700577 if (hw->chip_id == CHIP_ID_YUKON_EC_U || hw->chip_id == CHIP_ID_YUKON_UL_2) {
Stephen Hemminger977bdf02006-02-22 11:44:58 -0800578 /* apply fixes in PHY AFE */
Stephen Hemmingered6d32c2006-05-08 15:11:33 -0700579 gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 255);
580
Stephen Hemminger977bdf02006-02-22 11:44:58 -0800581 /* increase differential signal amplitude in 10BASE-T */
Stephen Hemmingered6d32c2006-05-08 15:11:33 -0700582 gm_phy_write(hw, port, 0x18, 0xaa99);
583 gm_phy_write(hw, port, 0x17, 0x2011);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700584
Stephen Hemminger0ce8b982008-06-17 09:04:27 -0700585 if (hw->chip_id == CHIP_ID_YUKON_EC_U) {
586 /* fix for IEEE A/B Symmetry failure in 1000BASE-T */
587 gm_phy_write(hw, port, 0x18, 0xa204);
588 gm_phy_write(hw, port, 0x17, 0x2002);
589 }
Stephen Hemminger977bdf02006-02-22 11:44:58 -0800590
591 /* set page register to 0 */
Stephen Hemminger9467a8f2007-04-07 16:02:28 -0700592 gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 0);
Stephen Hemminger05745c42007-09-19 15:36:45 -0700593 } else if (hw->chip_id == CHIP_ID_YUKON_FE_P &&
594 hw->chip_rev == CHIP_REV_YU_FE2_A0) {
595 /* apply workaround for integrated resistors calibration */
596 gm_phy_write(hw, port, PHY_MARV_PAGE_ADDR, 17);
597 gm_phy_write(hw, port, PHY_MARV_PAGE_DATA, 0x3f60);
Stephen Hemmingere1a74b32008-06-17 09:04:24 -0700598 } else if (hw->chip_id != CHIP_ID_YUKON_EX &&
599 hw->chip_id < CHIP_ID_YUKON_SUPR) {
Stephen Hemminger05745c42007-09-19 15:36:45 -0700600 /* no effect on Yukon-XL */
Stephen Hemminger977bdf02006-02-22 11:44:58 -0800601 gm_phy_write(hw, port, PHY_MARV_LED_CTRL, ledctrl);
602
Stephen Hemminger0ea065e2009-08-14 15:36:41 -0700603 if ( !(sky2->flags & SKY2_FLAG_AUTO_SPEED)
604 || sky2->speed == SPEED_100) {
Stephen Hemminger977bdf02006-02-22 11:44:58 -0800605 /* turn on 100 Mbps LED (LED_LINK100) */
Stephen Hemmingera84d0a32008-02-22 16:00:33 -0800606 ledover |= PHY_M_LED_MO_100(MO_LED_ON);
Stephen Hemminger977bdf02006-02-22 11:44:58 -0800607 }
608
609 if (ledover)
610 gm_phy_write(hw, port, PHY_MARV_LED_OVER, ledover);
611
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700612 }
Stephen Hemminger2eaba1a2006-09-06 12:44:47 -0700613
shemminger@osdl.orgd571b692005-10-26 12:16:09 -0700614 /* Enable phy interrupt on auto-negotiation complete (or link up) */
Stephen Hemminger0ea065e2009-08-14 15:36:41 -0700615 if (sky2->flags & SKY2_FLAG_AUTO_SPEED)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700616 gm_phy_write(hw, port, PHY_MARV_INT_MASK, PHY_M_IS_AN_COMPL);
617 else
618 gm_phy_write(hw, port, PHY_MARV_INT_MASK, PHY_M_DEF_MSK);
619}
620
Stephen Hemmingerb96936da72008-05-14 17:04:15 -0700621static const u32 phy_power[] = { PCI_Y2_PHY1_POWD, PCI_Y2_PHY2_POWD };
622static const u32 coma_mode[] = { PCI_Y2_PHY1_COMA, PCI_Y2_PHY2_COMA };
623
624static void sky2_phy_power_up(struct sky2_hw *hw, unsigned port)
shemminger@osdl.orgd3bcfbe2006-08-28 10:00:51 -0700625{
626 u32 reg1;
shemminger@osdl.orgd3bcfbe2006-08-28 10:00:51 -0700627
Stephen Hemminger82637e82008-01-23 19:16:04 -0800628 sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_ON);
Stephen Hemmingerb32f40c2007-11-27 10:57:27 -0800629 reg1 = sky2_pci_read32(hw, PCI_DEV_REG1);
Stephen Hemmingerb96936da72008-05-14 17:04:15 -0700630 reg1 &= ~phy_power[port];
shemminger@osdl.orgd3bcfbe2006-08-28 10:00:51 -0700631
Stephen Hemmingerb96936da72008-05-14 17:04:15 -0700632 if (hw->chip_id == CHIP_ID_YUKON_XL && hw->chip_rev > 1)
Stephen Hemmingerff35164e2007-10-11 19:47:44 -0700633 reg1 |= coma_mode[port];
634
Stephen Hemmingerb32f40c2007-11-27 10:57:27 -0800635 sky2_pci_write32(hw, PCI_DEV_REG1, reg1);
Stephen Hemminger82637e82008-01-23 19:16:04 -0800636 sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_OFF);
637 sky2_pci_read32(hw, PCI_DEV_REG1);
Stephen Hemmingerf71eb1a2008-08-04 13:33:37 -0700638
639 if (hw->chip_id == CHIP_ID_YUKON_FE)
640 gm_phy_write(hw, port, PHY_MARV_CTRL, PHY_CT_ANE);
641 else if (hw->flags & SKY2_HW_ADV_POWER_CTL)
642 sky2_write8(hw, SK_REG(port, GPHY_CTRL), GPC_RST_CLR);
Stephen Hemmingerb96936da72008-05-14 17:04:15 -0700643}
Stephen Hemminger167f53d2007-09-25 19:01:02 -0700644
Stephen Hemmingerb96936da72008-05-14 17:04:15 -0700645static void sky2_phy_power_down(struct sky2_hw *hw, unsigned port)
646{
647 u32 reg1;
Stephen Hemmingerdb99b982008-05-14 17:04:16 -0700648 u16 ctrl;
649
650 /* release GPHY Control reset */
651 sky2_write8(hw, SK_REG(port, GPHY_CTRL), GPC_RST_CLR);
652
653 /* release GMAC reset */
654 sky2_write8(hw, SK_REG(port, GMAC_CTRL), GMC_RST_CLR);
655
656 if (hw->flags & SKY2_HW_NEWER_PHY) {
657 /* select page 2 to access MAC control register */
658 gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 2);
659
660 ctrl = gm_phy_read(hw, port, PHY_MARV_PHY_CTRL);
661 /* allow GMII Power Down */
662 ctrl &= ~PHY_M_MAC_GMIF_PUP;
663 gm_phy_write(hw, port, PHY_MARV_PHY_CTRL, ctrl);
664
665 /* set page register back to 0 */
666 gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 0);
667 }
668
669 /* setup General Purpose Control Register */
670 gma_write16(hw, port, GM_GP_CTRL,
Stephen Hemminger0ea065e2009-08-14 15:36:41 -0700671 GM_GPCR_FL_PASS | GM_GPCR_SPEED_100 |
672 GM_GPCR_AU_DUP_DIS | GM_GPCR_AU_FCT_DIS |
673 GM_GPCR_AU_SPD_DIS);
Stephen Hemmingerdb99b982008-05-14 17:04:16 -0700674
675 if (hw->chip_id != CHIP_ID_YUKON_EC) {
676 if (hw->chip_id == CHIP_ID_YUKON_EC_U) {
Rafael J. Wysockie484d5f2008-08-10 19:30:28 +0200677 /* select page 2 to access MAC control register */
678 gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 2);
Stephen Hemmingerdb99b982008-05-14 17:04:16 -0700679
Rafael J. Wysockie484d5f2008-08-10 19:30:28 +0200680 ctrl = gm_phy_read(hw, port, PHY_MARV_PHY_CTRL);
Stephen Hemmingerdb99b982008-05-14 17:04:16 -0700681 /* enable Power Down */
682 ctrl |= PHY_M_PC_POW_D_ENA;
683 gm_phy_write(hw, port, PHY_MARV_PHY_CTRL, ctrl);
Rafael J. Wysockie484d5f2008-08-10 19:30:28 +0200684
685 /* set page register back to 0 */
686 gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 0);
Stephen Hemmingerdb99b982008-05-14 17:04:16 -0700687 }
688
689 /* set IEEE compatible Power Down Mode (dev. #4.99) */
690 gm_phy_write(hw, port, PHY_MARV_CTRL, PHY_CT_PDOWN);
691 }
Stephen Hemmingerb96936da72008-05-14 17:04:15 -0700692
693 sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_ON);
694 reg1 = sky2_pci_read32(hw, PCI_DEV_REG1);
Stephen Hemmingerdb99b982008-05-14 17:04:16 -0700695 reg1 |= phy_power[port]; /* set PHY to PowerDown/COMA Mode */
Stephen Hemmingerb96936da72008-05-14 17:04:15 -0700696 sky2_pci_write32(hw, PCI_DEV_REG1, reg1);
697 sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_OFF);
shemminger@osdl.orgd3bcfbe2006-08-28 10:00:51 -0700698}
699
Stephen Hemminger1b537562005-12-20 15:08:07 -0800700/* Force a renegotiation */
701static void sky2_phy_reinit(struct sky2_port *sky2)
702{
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -0800703 spin_lock_bh(&sky2->phy_lock);
Stephen Hemminger1b537562005-12-20 15:08:07 -0800704 sky2_phy_init(sky2->hw, sky2->port);
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -0800705 spin_unlock_bh(&sky2->phy_lock);
Stephen Hemminger1b537562005-12-20 15:08:07 -0800706}
707
Stephen Hemmingere3173832007-02-06 10:45:39 -0800708/* Put device in state to listen for Wake On Lan */
709static void sky2_wol_init(struct sky2_port *sky2)
710{
711 struct sky2_hw *hw = sky2->hw;
712 unsigned port = sky2->port;
713 enum flow_control save_mode;
714 u16 ctrl;
715 u32 reg1;
716
717 /* Bring hardware out of reset */
718 sky2_write16(hw, B0_CTST, CS_RST_CLR);
719 sky2_write16(hw, SK_REG(port, GMAC_LINK_CTRL), GMLC_RST_CLR);
720
721 sky2_write8(hw, SK_REG(port, GPHY_CTRL), GPC_RST_CLR);
722 sky2_write8(hw, SK_REG(port, GMAC_CTRL), GMC_RST_CLR);
723
724 /* Force to 10/100
725 * sky2_reset will re-enable on resume
726 */
727 save_mode = sky2->flow_mode;
728 ctrl = sky2->advertising;
729
730 sky2->advertising &= ~(ADVERTISED_1000baseT_Half|ADVERTISED_1000baseT_Full);
731 sky2->flow_mode = FC_NONE;
Stephen Hemmingerb96936da72008-05-14 17:04:15 -0700732
733 spin_lock_bh(&sky2->phy_lock);
734 sky2_phy_power_up(hw, port);
735 sky2_phy_init(hw, port);
736 spin_unlock_bh(&sky2->phy_lock);
Stephen Hemmingere3173832007-02-06 10:45:39 -0800737
738 sky2->flow_mode = save_mode;
739 sky2->advertising = ctrl;
740
741 /* Set GMAC to no flow control and auto update for speed/duplex */
742 gma_write16(hw, port, GM_GP_CTRL,
743 GM_GPCR_FC_TX_DIS|GM_GPCR_TX_ENA|GM_GPCR_RX_ENA|
744 GM_GPCR_DUP_FULL|GM_GPCR_FC_RX_DIS|GM_GPCR_AU_FCT_DIS);
745
746 /* Set WOL address */
747 memcpy_toio(hw->regs + WOL_REGS(port, WOL_MAC_ADDR),
748 sky2->netdev->dev_addr, ETH_ALEN);
749
750 /* Turn on appropriate WOL control bits */
751 sky2_write16(hw, WOL_REGS(port, WOL_CTRL_STAT), WOL_CTL_CLEAR_RESULT);
752 ctrl = 0;
753 if (sky2->wol & WAKE_PHY)
754 ctrl |= WOL_CTL_ENA_PME_ON_LINK_CHG|WOL_CTL_ENA_LINK_CHG_UNIT;
755 else
756 ctrl |= WOL_CTL_DIS_PME_ON_LINK_CHG|WOL_CTL_DIS_LINK_CHG_UNIT;
757
758 if (sky2->wol & WAKE_MAGIC)
759 ctrl |= WOL_CTL_ENA_PME_ON_MAGIC_PKT|WOL_CTL_ENA_MAGIC_PKT_UNIT;
760 else
761 ctrl |= WOL_CTL_DIS_PME_ON_MAGIC_PKT|WOL_CTL_DIS_MAGIC_PKT_UNIT;;
762
763 ctrl |= WOL_CTL_DIS_PME_ON_PATTERN|WOL_CTL_DIS_PATTERN_UNIT;
764 sky2_write16(hw, WOL_REGS(port, WOL_CTRL_STAT), ctrl);
765
766 /* Turn on legacy PCI-Express PME mode */
Stephen Hemmingerb32f40c2007-11-27 10:57:27 -0800767 reg1 = sky2_pci_read32(hw, PCI_DEV_REG1);
Stephen Hemmingere3173832007-02-06 10:45:39 -0800768 reg1 |= PCI_Y2_PME_LEGACY;
Stephen Hemmingerb32f40c2007-11-27 10:57:27 -0800769 sky2_pci_write32(hw, PCI_DEV_REG1, reg1);
Stephen Hemmingere3173832007-02-06 10:45:39 -0800770
771 /* block receiver */
772 sky2_write8(hw, SK_REG(port, RX_GMF_CTRL_T), GMF_RST_SET);
773
774}
775
Stephen Hemminger69161612007-06-04 17:23:26 -0700776static void sky2_set_tx_stfwd(struct sky2_hw *hw, unsigned port)
777{
Stephen Hemminger05745c42007-09-19 15:36:45 -0700778 struct net_device *dev = hw->dev[port];
779
Stephen Hemmingered4d4162008-01-10 16:14:14 -0800780 if ( (hw->chip_id == CHIP_ID_YUKON_EX &&
781 hw->chip_rev != CHIP_REV_YU_EX_A0) ||
782 hw->chip_id == CHIP_ID_YUKON_FE_P ||
783 hw->chip_id == CHIP_ID_YUKON_SUPR) {
784 /* Yukon-Extreme B0 and further Extreme devices */
785 /* enable Store & Forward mode for TX */
Stephen Hemminger69161612007-06-04 17:23:26 -0700786
Stephen Hemmingered4d4162008-01-10 16:14:14 -0800787 if (dev->mtu <= ETH_DATA_LEN)
788 sky2_write32(hw, SK_REG(port, TX_GMF_CTRL_T),
789 TX_JUMBO_DIS | TX_STFW_ENA);
Stephen Hemminger69161612007-06-04 17:23:26 -0700790
Stephen Hemmingered4d4162008-01-10 16:14:14 -0800791 else
792 sky2_write32(hw, SK_REG(port, TX_GMF_CTRL_T),
793 TX_JUMBO_ENA| TX_STFW_ENA);
794 } else {
795 if (dev->mtu <= ETH_DATA_LEN)
796 sky2_write32(hw, SK_REG(port, TX_GMF_CTRL_T), TX_STFW_ENA);
797 else {
798 /* set Tx GMAC FIFO Almost Empty Threshold */
799 sky2_write32(hw, SK_REG(port, TX_GMF_AE_THR),
800 (ECU_JUMBO_WM << 16) | ECU_AE_THR);
Stephen Hemminger05745c42007-09-19 15:36:45 -0700801
Stephen Hemmingered4d4162008-01-10 16:14:14 -0800802 sky2_write32(hw, SK_REG(port, TX_GMF_CTRL_T), TX_STFW_DIS);
803
804 /* Can't do offload because of lack of store/forward */
805 dev->features &= ~(NETIF_F_TSO | NETIF_F_SG | NETIF_F_ALL_CSUM);
806 }
Stephen Hemminger69161612007-06-04 17:23:26 -0700807 }
808}
809
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700810static void sky2_mac_init(struct sky2_hw *hw, unsigned port)
811{
812 struct sky2_port *sky2 = netdev_priv(hw->dev[port]);
813 u16 reg;
Al Viro25cccec2007-07-20 16:07:33 +0100814 u32 rx_reg;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700815 int i;
816 const u8 *addr = hw->dev[port]->dev_addr;
817
Stephen Hemmingerf3503392007-08-21 11:10:22 -0700818 sky2_write8(hw, SK_REG(port, GPHY_CTRL), GPC_RST_SET);
819 sky2_write8(hw, SK_REG(port, GPHY_CTRL), GPC_RST_CLR);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700820
821 sky2_write8(hw, SK_REG(port, GMAC_CTRL), GMC_RST_CLR);
822
Stephen Hemminger793b8832005-09-14 16:06:14 -0700823 if (hw->chip_id == CHIP_ID_YUKON_XL && hw->chip_rev == 0 && port == 1) {
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700824 /* WA DEV_472 -- looks like crossed wires on port 2 */
825 /* clear GMAC 1 Control reset */
826 sky2_write8(hw, SK_REG(0, GMAC_CTRL), GMC_RST_CLR);
827 do {
828 sky2_write8(hw, SK_REG(1, GMAC_CTRL), GMC_RST_SET);
829 sky2_write8(hw, SK_REG(1, GMAC_CTRL), GMC_RST_CLR);
830 } while (gm_phy_read(hw, 1, PHY_MARV_ID0) != PHY_MARV_ID0_VAL ||
831 gm_phy_read(hw, 1, PHY_MARV_ID1) != PHY_MARV_ID1_Y2 ||
832 gm_phy_read(hw, 1, PHY_MARV_INT_MASK) != 0);
833 }
834
Stephen Hemminger793b8832005-09-14 16:06:14 -0700835 sky2_read16(hw, SK_REG(port, GMAC_IRQ_SRC));
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700836
Stephen Hemminger2eaba1a2006-09-06 12:44:47 -0700837 /* Enable Transmit FIFO Underrun */
838 sky2_write8(hw, SK_REG(port, GMAC_IRQ_MSK), GMAC_DEF_MSK);
839
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -0800840 spin_lock_bh(&sky2->phy_lock);
Stephen Hemmingerb96936da72008-05-14 17:04:15 -0700841 sky2_phy_power_up(hw, port);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700842 sky2_phy_init(hw, port);
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -0800843 spin_unlock_bh(&sky2->phy_lock);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700844
845 /* MIB clear */
846 reg = gma_read16(hw, port, GM_PHY_ADDR);
847 gma_write16(hw, port, GM_PHY_ADDR, reg | GM_PAR_MIB_CLR);
848
Stephen Hemminger43f2f102006-04-05 17:47:15 -0700849 for (i = GM_MIB_CNT_BASE; i <= GM_MIB_CNT_END; i += 4)
850 gma_read16(hw, port, i);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700851 gma_write16(hw, port, GM_PHY_ADDR, reg);
852
853 /* transmit control */
854 gma_write16(hw, port, GM_TX_CTRL, TX_COL_THR(TX_COL_DEF));
855
856 /* receive control reg: unicast + multicast + no FCS */
857 gma_write16(hw, port, GM_RX_CTRL,
Stephen Hemminger793b8832005-09-14 16:06:14 -0700858 GM_RXCR_UCF_ENA | GM_RXCR_CRC_DIS | GM_RXCR_MCF_ENA);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700859
860 /* transmit flow control */
861 gma_write16(hw, port, GM_TX_FLOW_CTRL, 0xffff);
862
863 /* transmit parameter */
864 gma_write16(hw, port, GM_TX_PARAM,
865 TX_JAM_LEN_VAL(TX_JAM_LEN_DEF) |
866 TX_JAM_IPG_VAL(TX_JAM_IPG_DEF) |
867 TX_IPG_JAM_DATA(TX_IPG_JAM_DEF) |
868 TX_BACK_OFF_LIM(TX_BOF_LIM_DEF));
869
870 /* serial mode register */
871 reg = DATA_BLIND_VAL(DATA_BLIND_DEF) |
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -0700872 GM_SMOD_VLAN_ENA | IPG_DATA_VAL(IPG_DATA_DEF);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700873
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -0700874 if (hw->dev[port]->mtu > ETH_DATA_LEN)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700875 reg |= GM_SMOD_JUMBO_ENA;
876
877 gma_write16(hw, port, GM_SERIAL_MODE, reg);
878
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700879 /* virtual address for data */
880 gma_set_addr(hw, port, GM_SRC_ADDR_2L, addr);
881
Stephen Hemminger793b8832005-09-14 16:06:14 -0700882 /* physical address: used for pause frames */
883 gma_set_addr(hw, port, GM_SRC_ADDR_1L, addr);
884
885 /* ignore counter overflows */
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700886 gma_write16(hw, port, GM_TX_IRQ_MSK, 0);
887 gma_write16(hw, port, GM_RX_IRQ_MSK, 0);
888 gma_write16(hw, port, GM_TR_IRQ_MSK, 0);
889
890 /* Configure Rx MAC FIFO */
891 sky2_write8(hw, SK_REG(port, RX_GMF_CTRL_T), GMF_RST_CLR);
Al Viro25cccec2007-07-20 16:07:33 +0100892 rx_reg = GMF_OPER_ON | GMF_RX_F_FL_ON;
Stephen Hemminger05745c42007-09-19 15:36:45 -0700893 if (hw->chip_id == CHIP_ID_YUKON_EX ||
894 hw->chip_id == CHIP_ID_YUKON_FE_P)
Al Viro25cccec2007-07-20 16:07:33 +0100895 rx_reg |= GMF_RX_OVER_ON;
Stephen Hemminger69161612007-06-04 17:23:26 -0700896
Al Viro25cccec2007-07-20 16:07:33 +0100897 sky2_write32(hw, SK_REG(port, RX_GMF_CTRL_T), rx_reg);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700898
Stephen Hemminger798fdd02007-12-07 15:22:15 -0800899 if (hw->chip_id == CHIP_ID_YUKON_XL) {
900 /* Hardware errata - clear flush mask */
901 sky2_write16(hw, SK_REG(port, RX_GMF_FL_MSK), 0);
902 } else {
903 /* Flush Rx MAC FIFO on any flow control or error */
904 sky2_write16(hw, SK_REG(port, RX_GMF_FL_MSK), GMR_FS_ANY_ERR);
905 }
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700906
Stephen Hemminger8df9a872006-12-01 14:29:35 -0800907 /* Set threshold to 0xa (64 bytes) + 1 to workaround pause bug */
Stephen Hemminger05745c42007-09-19 15:36:45 -0700908 reg = RX_GMF_FL_THR_DEF + 1;
909 /* Another magic mystery workaround from sk98lin */
910 if (hw->chip_id == CHIP_ID_YUKON_FE_P &&
911 hw->chip_rev == CHIP_REV_YU_FE2_A0)
912 reg = 0x178;
913 sky2_write16(hw, SK_REG(port, RX_GMF_FL_THR), reg);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700914
915 /* Configure Tx MAC FIFO */
916 sky2_write8(hw, SK_REG(port, TX_GMF_CTRL_T), GMF_RST_CLR);
917 sky2_write16(hw, SK_REG(port, TX_GMF_CTRL_T), GMF_OPER_ON);
shemminger@osdl.org5a5b1ea2005-11-30 11:45:15 -0800918
Stephen Hemmingere0c28112007-09-20 13:03:49 -0700919 /* On chips without ram buffer, pause is controled by MAC level */
Stephen Hemminger39dbd952008-02-04 19:45:13 -0800920 if (!(hw->flags & SKY2_HW_RAM_BUFFER)) {
Stephen Hemminger8df9a872006-12-01 14:29:35 -0800921 sky2_write8(hw, SK_REG(port, RX_GMF_LP_THR), 768/8);
shemminger@osdl.org5a5b1ea2005-11-30 11:45:15 -0800922 sky2_write8(hw, SK_REG(port, RX_GMF_UP_THR), 1024/8);
Stephen Hemmingerb628ed92007-04-11 14:48:01 -0700923
Stephen Hemminger69161612007-06-04 17:23:26 -0700924 sky2_set_tx_stfwd(hw, port);
shemminger@osdl.org5a5b1ea2005-11-30 11:45:15 -0800925 }
926
Stephen Hemmingere970d1f2007-11-27 11:02:07 -0800927 if (hw->chip_id == CHIP_ID_YUKON_FE_P &&
928 hw->chip_rev == CHIP_REV_YU_FE2_A0) {
929 /* disable dynamic watermark */
930 reg = sky2_read16(hw, SK_REG(port, TX_GMF_EA));
931 reg &= ~TX_DYN_WM_ENA;
932 sky2_write16(hw, SK_REG(port, TX_GMF_EA), reg);
933 }
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700934}
935
Stephen Hemminger67712902006-12-04 15:53:45 -0800936/* Assign Ram Buffer allocation to queue */
937static void sky2_ramset(struct sky2_hw *hw, u16 q, u32 start, u32 space)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700938{
Stephen Hemminger67712902006-12-04 15:53:45 -0800939 u32 end;
940
941 /* convert from K bytes to qwords used for hw register */
942 start *= 1024/8;
943 space *= 1024/8;
944 end = start + space - 1;
Stephen Hemminger793b8832005-09-14 16:06:14 -0700945
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700946 sky2_write8(hw, RB_ADDR(q, RB_CTRL), RB_RST_CLR);
947 sky2_write32(hw, RB_ADDR(q, RB_START), start);
948 sky2_write32(hw, RB_ADDR(q, RB_END), end);
949 sky2_write32(hw, RB_ADDR(q, RB_WP), start);
950 sky2_write32(hw, RB_ADDR(q, RB_RP), start);
951
952 if (q == Q_R1 || q == Q_R2) {
Stephen Hemminger1c28f6b2006-01-17 13:43:13 -0800953 u32 tp = space - space/4;
Stephen Hemminger793b8832005-09-14 16:06:14 -0700954
Stephen Hemminger1c28f6b2006-01-17 13:43:13 -0800955 /* On receive queue's set the thresholds
956 * give receiver priority when > 3/4 full
957 * send pause when down to 2K
958 */
959 sky2_write32(hw, RB_ADDR(q, RB_RX_UTHP), tp);
960 sky2_write32(hw, RB_ADDR(q, RB_RX_LTHP), space/2);
Stephen Hemminger793b8832005-09-14 16:06:14 -0700961
Stephen Hemminger1c28f6b2006-01-17 13:43:13 -0800962 tp = space - 2048/8;
963 sky2_write32(hw, RB_ADDR(q, RB_RX_UTPP), tp);
964 sky2_write32(hw, RB_ADDR(q, RB_RX_LTPP), space/4);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700965 } else {
966 /* Enable store & forward on Tx queue's because
967 * Tx FIFO is only 1K on Yukon
968 */
969 sky2_write8(hw, RB_ADDR(q, RB_CTRL), RB_ENA_STFWD);
970 }
971
972 sky2_write8(hw, RB_ADDR(q, RB_CTRL), RB_ENA_OP_MD);
Stephen Hemminger793b8832005-09-14 16:06:14 -0700973 sky2_read8(hw, RB_ADDR(q, RB_CTRL));
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700974}
975
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700976/* Setup Bus Memory Interface */
shemminger@osdl.orgaf4ed7e2005-11-30 11:45:21 -0800977static void sky2_qset(struct sky2_hw *hw, u16 q)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700978{
979 sky2_write32(hw, Q_ADDR(q, Q_CSR), BMU_CLR_RESET);
980 sky2_write32(hw, Q_ADDR(q, Q_CSR), BMU_OPER_INIT);
981 sky2_write32(hw, Q_ADDR(q, Q_CSR), BMU_FIFO_OP_ON);
shemminger@osdl.orgaf4ed7e2005-11-30 11:45:21 -0800982 sky2_write32(hw, Q_ADDR(q, Q_WM), BMU_WM_DEFAULT);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700983}
984
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700985/* Setup prefetch unit registers. This is the interface between
986 * hardware and driver list elements
987 */
Stephen Hemminger8cc048e2005-12-09 11:35:07 -0800988static void sky2_prefetch_init(struct sky2_hw *hw, u32 qaddr,
Stephen Hemmingerd6e74b62009-08-18 15:17:05 +0000989 dma_addr_t addr, u32 last)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700990{
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700991 sky2_write32(hw, Y2_QADDR(qaddr, PREF_UNIT_CTRL), PREF_UNIT_RST_SET);
992 sky2_write32(hw, Y2_QADDR(qaddr, PREF_UNIT_CTRL), PREF_UNIT_RST_CLR);
Stephen Hemmingerd6e74b62009-08-18 15:17:05 +0000993 sky2_write32(hw, Y2_QADDR(qaddr, PREF_UNIT_ADDR_HI), upper_32_bits(addr));
994 sky2_write32(hw, Y2_QADDR(qaddr, PREF_UNIT_ADDR_LO), lower_32_bits(addr));
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700995 sky2_write16(hw, Y2_QADDR(qaddr, PREF_UNIT_LAST_IDX), last);
996 sky2_write32(hw, Y2_QADDR(qaddr, PREF_UNIT_CTRL), PREF_UNIT_OP_ON);
Stephen Hemminger793b8832005-09-14 16:06:14 -0700997
998 sky2_read32(hw, Y2_QADDR(qaddr, PREF_UNIT_CTRL));
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700999}
1000
Mike McCormack9b289c32009-08-14 05:15:12 +00001001static inline struct sky2_tx_le *get_tx_le(struct sky2_port *sky2, u16 *slot)
Stephen Hemminger793b8832005-09-14 16:06:14 -07001002{
Mike McCormack9b289c32009-08-14 05:15:12 +00001003 struct sky2_tx_le *le = sky2->tx_le + *slot;
Stephen Hemminger793b8832005-09-14 16:06:14 -07001004
Stephen Hemmingeree5f68f2009-08-18 15:17:08 +00001005 *slot = RING_NEXT(*slot, sky2->tx_ring_size);
Stephen Hemminger291ea612006-09-26 11:57:41 -07001006 le->ctrl = 0;
Stephen Hemminger793b8832005-09-14 16:06:14 -07001007 return le;
1008}
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001009
Stephen Hemminger88f5f0c2007-09-27 12:38:12 -07001010static void tx_init(struct sky2_port *sky2)
1011{
1012 struct sky2_tx_le *le;
1013
1014 sky2->tx_prod = sky2->tx_cons = 0;
1015 sky2->tx_tcpsum = 0;
1016 sky2->tx_last_mss = 0;
1017
Mike McCormack9b289c32009-08-14 05:15:12 +00001018 le = get_tx_le(sky2, &sky2->tx_prod);
Stephen Hemminger88f5f0c2007-09-27 12:38:12 -07001019 le->addr = 0;
1020 le->opcode = OP_ADDR64 | HW_OWNER;
Stephen Hemminger5dce95e2009-08-18 15:17:06 +00001021 sky2->tx_last_upper = 0;
Stephen Hemminger88f5f0c2007-09-27 12:38:12 -07001022}
1023
Stephen Hemminger291ea612006-09-26 11:57:41 -07001024static inline struct tx_ring_info *tx_le_re(struct sky2_port *sky2,
1025 struct sky2_tx_le *le)
1026{
1027 return sky2->tx_ring + (le - sky2->tx_le);
1028}
1029
Stephen Hemminger290d4de2006-03-20 15:48:15 -08001030/* Update chip's next pointer */
1031static inline void sky2_put_idx(struct sky2_hw *hw, unsigned q, u16 idx)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001032{
Stephen Hemminger50432cb2007-05-14 12:38:15 -07001033 /* Make sure write' to descriptors are complete before we tell hardware */
Stephen Hemminger762c2de2006-01-17 13:43:14 -08001034 wmb();
Stephen Hemminger50432cb2007-05-14 12:38:15 -07001035 sky2_write16(hw, Y2_QADDR(q, PREF_UNIT_PUT_IDX), idx);
1036
1037 /* Synchronize I/O on since next processor may write to tail */
1038 mmiowb();
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001039}
1040
Stephen Hemminger793b8832005-09-14 16:06:14 -07001041
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001042static inline struct sky2_rx_le *sky2_next_rx(struct sky2_port *sky2)
1043{
1044 struct sky2_rx_le *le = sky2->rx_le + sky2->rx_put;
Stephen Hemmingercb5d9542006-05-08 15:11:29 -07001045 sky2->rx_put = RING_NEXT(sky2->rx_put, RX_LE_SIZE);
Stephen Hemminger291ea612006-09-26 11:57:41 -07001046 le->ctrl = 0;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001047 return le;
1048}
1049
Stephen Hemminger14d02632006-09-26 11:57:43 -07001050/* Build description to hardware for one receive segment */
1051static void sky2_rx_add(struct sky2_port *sky2, u8 op,
1052 dma_addr_t map, unsigned len)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001053{
1054 struct sky2_rx_le *le;
1055
Stephen Hemminger86c68872008-01-10 16:14:12 -08001056 if (sizeof(dma_addr_t) > sizeof(u32)) {
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001057 le = sky2_next_rx(sky2);
Stephen Hemminger86c68872008-01-10 16:14:12 -08001058 le->addr = cpu_to_le32(upper_32_bits(map));
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001059 le->opcode = OP_ADDR64 | HW_OWNER;
1060 }
Stephen Hemminger793b8832005-09-14 16:06:14 -07001061
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001062 le = sky2_next_rx(sky2);
Stephen Hemmingerd6e74b62009-08-18 15:17:05 +00001063 le->addr = cpu_to_le32(lower_32_bits(map));
Stephen Hemminger734d1862005-12-09 11:35:00 -08001064 le->length = cpu_to_le16(len);
Stephen Hemminger14d02632006-09-26 11:57:43 -07001065 le->opcode = op | HW_OWNER;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001066}
1067
Stephen Hemminger14d02632006-09-26 11:57:43 -07001068/* Build description to hardware for one possibly fragmented skb */
1069static void sky2_rx_submit(struct sky2_port *sky2,
1070 const struct rx_ring_info *re)
1071{
1072 int i;
1073
1074 sky2_rx_add(sky2, OP_PACKET, re->data_addr, sky2->rx_data_size);
1075
1076 for (i = 0; i < skb_shinfo(re->skb)->nr_frags; i++)
1077 sky2_rx_add(sky2, OP_BUFFER, re->frag_addr[i], PAGE_SIZE);
1078}
1079
1080
Stephen Hemminger454e6cb62009-02-03 11:27:28 +00001081static int sky2_rx_map_skb(struct pci_dev *pdev, struct rx_ring_info *re,
Stephen Hemminger14d02632006-09-26 11:57:43 -07001082 unsigned size)
1083{
1084 struct sk_buff *skb = re->skb;
1085 int i;
1086
1087 re->data_addr = pci_map_single(pdev, skb->data, size, PCI_DMA_FROMDEVICE);
Stephen Hemminger454e6cb62009-02-03 11:27:28 +00001088 if (unlikely(pci_dma_mapping_error(pdev, re->data_addr)))
1089 return -EIO;
1090
Stephen Hemminger14d02632006-09-26 11:57:43 -07001091 pci_unmap_len_set(re, data_size, size);
1092
1093 for (i = 0; i < skb_shinfo(skb)->nr_frags; i++)
1094 re->frag_addr[i] = pci_map_page(pdev,
1095 skb_shinfo(skb)->frags[i].page,
1096 skb_shinfo(skb)->frags[i].page_offset,
1097 skb_shinfo(skb)->frags[i].size,
1098 PCI_DMA_FROMDEVICE);
Stephen Hemminger454e6cb62009-02-03 11:27:28 +00001099 return 0;
Stephen Hemminger14d02632006-09-26 11:57:43 -07001100}
1101
1102static void sky2_rx_unmap_skb(struct pci_dev *pdev, struct rx_ring_info *re)
1103{
1104 struct sk_buff *skb = re->skb;
1105 int i;
1106
1107 pci_unmap_single(pdev, re->data_addr, pci_unmap_len(re, data_size),
1108 PCI_DMA_FROMDEVICE);
1109
1110 for (i = 0; i < skb_shinfo(skb)->nr_frags; i++)
1111 pci_unmap_page(pdev, re->frag_addr[i],
1112 skb_shinfo(skb)->frags[i].size,
1113 PCI_DMA_FROMDEVICE);
1114}
Stephen Hemminger793b8832005-09-14 16:06:14 -07001115
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001116/* Tell chip where to start receive checksum.
1117 * Actually has two checksums, but set both same to avoid possible byte
1118 * order problems.
1119 */
Stephen Hemminger793b8832005-09-14 16:06:14 -07001120static void rx_set_checksum(struct sky2_port *sky2)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001121{
Stephen Hemmingerea76e632007-09-19 15:36:44 -07001122 struct sky2_rx_le *le = sky2_next_rx(sky2);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001123
Stephen Hemmingerea76e632007-09-19 15:36:44 -07001124 le->addr = cpu_to_le32((ETH_HLEN << 16) | ETH_HLEN);
1125 le->ctrl = 0;
1126 le->opcode = OP_TCPSTART | HW_OWNER;
Stephen Hemminger793b8832005-09-14 16:06:14 -07001127
Stephen Hemmingerea76e632007-09-19 15:36:44 -07001128 sky2_write32(sky2->hw,
1129 Q_ADDR(rxqaddr[sky2->port], Q_CSR),
Stephen Hemminger0ea065e2009-08-14 15:36:41 -07001130 (sky2->flags & SKY2_FLAG_RX_CHECKSUM)
1131 ? BMU_ENA_RX_CHKSUM : BMU_DIS_RX_CHKSUM);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001132}
1133
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -07001134/*
1135 * The RX Stop command will not work for Yukon-2 if the BMU does not
1136 * reach the end of packet and since we can't make sure that we have
1137 * incoming data, we must reset the BMU while it is not doing a DMA
1138 * transfer. Since it is possible that the RX path is still active,
1139 * the RX RAM buffer will be stopped first, so any possible incoming
1140 * data will not trigger a DMA. After the RAM buffer is stopped, the
1141 * BMU is polled until any DMA in progress is ended and only then it
1142 * will be reset.
1143 */
1144static void sky2_rx_stop(struct sky2_port *sky2)
1145{
1146 struct sky2_hw *hw = sky2->hw;
1147 unsigned rxq = rxqaddr[sky2->port];
1148 int i;
1149
1150 /* disable the RAM Buffer receive queue */
1151 sky2_write8(hw, RB_ADDR(rxq, RB_CTRL), RB_DIS_OP_MD);
1152
1153 for (i = 0; i < 0xffff; i++)
1154 if (sky2_read8(hw, RB_ADDR(rxq, Q_RSL))
1155 == sky2_read8(hw, RB_ADDR(rxq, Q_RL)))
1156 goto stopped;
1157
1158 printk(KERN_WARNING PFX "%s: receiver stop failed\n",
1159 sky2->netdev->name);
1160stopped:
1161 sky2_write32(hw, Q_ADDR(rxq, Q_CSR), BMU_RST_SET | BMU_FIFO_RST);
1162
1163 /* reset the Rx prefetch unit */
1164 sky2_write32(hw, Y2_QADDR(rxq, PREF_UNIT_CTRL), PREF_UNIT_RST_SET);
Stephen Hemminger3d1454dd2009-07-16 13:20:57 +00001165 mmiowb();
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -07001166}
Stephen Hemminger793b8832005-09-14 16:06:14 -07001167
shemminger@osdl.orgd571b692005-10-26 12:16:09 -07001168/* Clean out receive buffer area, assumes receiver hardware stopped */
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001169static void sky2_rx_clean(struct sky2_port *sky2)
1170{
1171 unsigned i;
1172
1173 memset(sky2->rx_le, 0, RX_LE_BYTES);
Stephen Hemminger793b8832005-09-14 16:06:14 -07001174 for (i = 0; i < sky2->rx_pending; i++) {
Stephen Hemminger291ea612006-09-26 11:57:41 -07001175 struct rx_ring_info *re = sky2->rx_ring + i;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001176
1177 if (re->skb) {
Stephen Hemminger14d02632006-09-26 11:57:43 -07001178 sky2_rx_unmap_skb(sky2->hw->pdev, re);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001179 kfree_skb(re->skb);
1180 re->skb = NULL;
1181 }
1182 }
Stephen Hemmingerbd1c6862009-06-17 07:30:38 +00001183 skb_queue_purge(&sky2->rx_recycle);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001184}
1185
shemminger@osdl.orgef743d32005-11-30 11:45:12 -08001186/* Basic MII support */
1187static int sky2_ioctl(struct net_device *dev, struct ifreq *ifr, int cmd)
1188{
1189 struct mii_ioctl_data *data = if_mii(ifr);
1190 struct sky2_port *sky2 = netdev_priv(dev);
1191 struct sky2_hw *hw = sky2->hw;
1192 int err = -EOPNOTSUPP;
1193
1194 if (!netif_running(dev))
1195 return -ENODEV; /* Phy still in reset */
1196
Stephen Hemmingerd89e1342006-03-20 15:48:20 -08001197 switch (cmd) {
shemminger@osdl.orgef743d32005-11-30 11:45:12 -08001198 case SIOCGMIIPHY:
1199 data->phy_id = PHY_ADDR_MARV;
1200
1201 /* fallthru */
1202 case SIOCGMIIREG: {
1203 u16 val = 0;
Stephen Hemminger91c86df2005-12-09 11:34:57 -08001204
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08001205 spin_lock_bh(&sky2->phy_lock);
shemminger@osdl.orgef743d32005-11-30 11:45:12 -08001206 err = __gm_phy_read(hw, sky2->port, data->reg_num & 0x1f, &val);
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08001207 spin_unlock_bh(&sky2->phy_lock);
Stephen Hemminger91c86df2005-12-09 11:34:57 -08001208
shemminger@osdl.orgef743d32005-11-30 11:45:12 -08001209 data->val_out = val;
1210 break;
1211 }
1212
1213 case SIOCSMIIREG:
1214 if (!capable(CAP_NET_ADMIN))
1215 return -EPERM;
1216
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08001217 spin_lock_bh(&sky2->phy_lock);
shemminger@osdl.orgef743d32005-11-30 11:45:12 -08001218 err = gm_phy_write(hw, sky2->port, data->reg_num & 0x1f,
1219 data->val_in);
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08001220 spin_unlock_bh(&sky2->phy_lock);
shemminger@osdl.orgef743d32005-11-30 11:45:12 -08001221 break;
1222 }
1223 return err;
1224}
1225
shemminger@osdl.orgd1f13702005-09-27 15:02:57 -07001226#ifdef SKY2_VLAN_TAG_USED
Stephen Hemmingerd494eac2008-05-14 17:04:13 -07001227static void sky2_set_vlan_mode(struct sky2_hw *hw, u16 port, bool onoff)
shemminger@osdl.orgd1f13702005-09-27 15:02:57 -07001228{
Stephen Hemmingerd494eac2008-05-14 17:04:13 -07001229 if (onoff) {
Stephen Hemminger3d4e66f2007-06-01 09:43:58 -07001230 sky2_write32(hw, SK_REG(port, RX_GMF_CTRL_T),
1231 RX_VLAN_STRIP_ON);
1232 sky2_write32(hw, SK_REG(port, TX_GMF_CTRL_T),
1233 TX_VLAN_TAG_ON);
1234 } else {
1235 sky2_write32(hw, SK_REG(port, RX_GMF_CTRL_T),
1236 RX_VLAN_STRIP_OFF);
1237 sky2_write32(hw, SK_REG(port, TX_GMF_CTRL_T),
1238 TX_VLAN_TAG_OFF);
1239 }
Stephen Hemmingerd494eac2008-05-14 17:04:13 -07001240}
1241
1242static void sky2_vlan_rx_register(struct net_device *dev, struct vlan_group *grp)
1243{
1244 struct sky2_port *sky2 = netdev_priv(dev);
1245 struct sky2_hw *hw = sky2->hw;
1246 u16 port = sky2->port;
1247
1248 netif_tx_lock_bh(dev);
1249 napi_disable(&hw->napi);
1250
1251 sky2->vlgrp = grp;
1252 sky2_set_vlan_mode(hw, port, grp != NULL);
shemminger@osdl.orgd1f13702005-09-27 15:02:57 -07001253
David S. Millerd1d08d12008-01-07 20:53:33 -08001254 sky2_read32(hw, B0_Y2_SP_LISR);
Stephen Hemmingerbea33482007-10-03 16:41:36 -07001255 napi_enable(&hw->napi);
Stephen Hemminger2bb8c262006-09-26 11:57:42 -07001256 netif_tx_unlock_bh(dev);
shemminger@osdl.orgd1f13702005-09-27 15:02:57 -07001257}
1258#endif
1259
Stephen Hemmingerbd1c6862009-06-17 07:30:38 +00001260/* Amount of required worst case padding in rx buffer */
1261static inline unsigned sky2_rx_pad(const struct sky2_hw *hw)
1262{
1263 return (hw->flags & SKY2_HW_RAM_BUFFER) ? 8 : 2;
1264}
1265
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001266/*
Stephen Hemminger14d02632006-09-26 11:57:43 -07001267 * Allocate an skb for receiving. If the MTU is large enough
1268 * make the skb non-linear with a fragment list of pages.
Stephen Hemminger82788c72006-01-17 13:43:10 -08001269 */
Stephen Hemminger14d02632006-09-26 11:57:43 -07001270static struct sk_buff *sky2_rx_alloc(struct sky2_port *sky2)
Stephen Hemminger82788c72006-01-17 13:43:10 -08001271{
1272 struct sk_buff *skb;
Stephen Hemminger14d02632006-09-26 11:57:43 -07001273 int i;
Stephen Hemminger82788c72006-01-17 13:43:10 -08001274
Stephen Hemmingerbd1c6862009-06-17 07:30:38 +00001275 skb = __skb_dequeue(&sky2->rx_recycle);
1276 if (!skb)
1277 skb = netdev_alloc_skb(sky2->netdev, sky2->rx_data_size
1278 + sky2_rx_pad(sky2->hw));
1279 if (!skb)
1280 goto nomem;
1281
Stephen Hemminger39dbd952008-02-04 19:45:13 -08001282 if (sky2->hw->flags & SKY2_HW_RAM_BUFFER) {
Stephen Hemmingerf03b8652007-11-28 14:27:03 -08001283 unsigned char *start;
1284 /*
1285 * Workaround for a bug in FIFO that cause hang
1286 * if the FIFO if the receive buffer is not 64 byte aligned.
1287 * The buffer returned from netdev_alloc_skb is
1288 * aligned except if slab debugging is enabled.
1289 */
Stephen Hemmingerf03b8652007-11-28 14:27:03 -08001290 start = PTR_ALIGN(skb->data, 8);
1291 skb_reserve(skb, start - skb->data);
Stephen Hemmingerbd1c6862009-06-17 07:30:38 +00001292 } else
Stephen Hemmingerf03b8652007-11-28 14:27:03 -08001293 skb_reserve(skb, NET_IP_ALIGN);
Stephen Hemminger14d02632006-09-26 11:57:43 -07001294
1295 for (i = 0; i < sky2->rx_nfrags; i++) {
1296 struct page *page = alloc_page(GFP_ATOMIC);
1297
1298 if (!page)
1299 goto free_partial;
1300 skb_fill_page_desc(skb, i, page, 0, PAGE_SIZE);
Stephen Hemminger82788c72006-01-17 13:43:10 -08001301 }
1302
1303 return skb;
Stephen Hemminger14d02632006-09-26 11:57:43 -07001304free_partial:
1305 kfree_skb(skb);
1306nomem:
1307 return NULL;
Stephen Hemminger82788c72006-01-17 13:43:10 -08001308}
1309
Stephen Hemminger55c9dd32007-07-09 15:33:37 -07001310static inline void sky2_rx_update(struct sky2_port *sky2, unsigned rxq)
1311{
1312 sky2_put_idx(sky2->hw, rxq, sky2->rx_put);
1313}
1314
Stephen Hemminger82788c72006-01-17 13:43:10 -08001315/*
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001316 * Allocate and setup receiver buffer pool.
Stephen Hemminger14d02632006-09-26 11:57:43 -07001317 * Normal case this ends up creating one list element for skb
1318 * in the receive ring. Worst case if using large MTU and each
1319 * allocation falls on a different 64 bit region, that results
1320 * in 6 list elements per ring entry.
1321 * One element is used for checksum enable/disable, and one
1322 * extra to avoid wrap.
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001323 */
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -07001324static int sky2_rx_start(struct sky2_port *sky2)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001325{
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -07001326 struct sky2_hw *hw = sky2->hw;
Stephen Hemminger14d02632006-09-26 11:57:43 -07001327 struct rx_ring_info *re;
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -07001328 unsigned rxq = rxqaddr[sky2->port];
Stephen Hemminger5f06eba2007-11-28 14:50:16 -08001329 unsigned i, size, thresh;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001330
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -07001331 sky2->rx_put = sky2->rx_next = 0;
shemminger@osdl.orgaf4ed7e2005-11-30 11:45:21 -08001332 sky2_qset(hw, rxq);
Stephen Hemminger977bdf02006-02-22 11:44:58 -08001333
Stephen Hemmingerc3905bc2006-12-04 17:08:19 -08001334 /* On PCI express lowering the watermark gives better performance */
1335 if (pci_find_capability(hw->pdev, PCI_CAP_ID_EXP))
1336 sky2_write32(hw, Q_ADDR(rxq, Q_WM), BMU_WM_PEX);
1337
1338 /* These chips have no ram buffer?
1339 * MAC Rx RAM Read is controlled by hardware */
Stephen Hemminger8df9a872006-12-01 14:29:35 -08001340 if (hw->chip_id == CHIP_ID_YUKON_EC_U &&
Stephen Hemmingerc3905bc2006-12-04 17:08:19 -08001341 (hw->chip_rev == CHIP_REV_YU_EC_U_A1
1342 || hw->chip_rev == CHIP_REV_YU_EC_U_B0))
Stephen Hemmingerf449c7c2007-06-04 17:23:23 -07001343 sky2_write32(hw, Q_ADDR(rxq, Q_TEST), F_M_RX_RAM_DIS);
Stephen Hemminger977bdf02006-02-22 11:44:58 -08001344
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -07001345 sky2_prefetch_init(hw, rxq, sky2->rx_le_map, RX_LE_SIZE - 1);
1346
Stephen Hemmingerea76e632007-09-19 15:36:44 -07001347 if (!(hw->flags & SKY2_HW_NEW_LE))
1348 rx_set_checksum(sky2);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001349
Stephen Hemminger14d02632006-09-26 11:57:43 -07001350 /* Space needed for frame data + headers rounded up */
Stephen Hemmingerf957da22007-07-09 15:33:41 -07001351 size = roundup(sky2->netdev->mtu + ETH_HLEN + VLAN_HLEN, 8);
Stephen Hemminger14d02632006-09-26 11:57:43 -07001352
1353 /* Stopping point for hardware truncation */
1354 thresh = (size - 8) / sizeof(u32);
1355
Stephen Hemminger5f06eba2007-11-28 14:50:16 -08001356 sky2->rx_nfrags = size >> PAGE_SHIFT;
Stephen Hemminger14d02632006-09-26 11:57:43 -07001357 BUG_ON(sky2->rx_nfrags > ARRAY_SIZE(re->frag_addr));
1358
Stephen Hemminger5f06eba2007-11-28 14:50:16 -08001359 /* Compute residue after pages */
1360 size -= sky2->rx_nfrags << PAGE_SHIFT;
Stephen Hemminger14d02632006-09-26 11:57:43 -07001361
Stephen Hemminger5f06eba2007-11-28 14:50:16 -08001362 /* Optimize to handle small packets and headers */
1363 if (size < copybreak)
1364 size = copybreak;
1365 if (size < ETH_HLEN)
1366 size = ETH_HLEN;
Stephen Hemminger14d02632006-09-26 11:57:43 -07001367
Stephen Hemminger14d02632006-09-26 11:57:43 -07001368 sky2->rx_data_size = size;
1369
Stephen Hemmingerbd1c6862009-06-17 07:30:38 +00001370 skb_queue_head_init(&sky2->rx_recycle);
1371
Stephen Hemminger14d02632006-09-26 11:57:43 -07001372 /* Fill Rx ring */
1373 for (i = 0; i < sky2->rx_pending; i++) {
1374 re = sky2->rx_ring + i;
1375
1376 re->skb = sky2_rx_alloc(sky2);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001377 if (!re->skb)
1378 goto nomem;
1379
Stephen Hemminger454e6cb62009-02-03 11:27:28 +00001380 if (sky2_rx_map_skb(hw->pdev, re, sky2->rx_data_size)) {
1381 dev_kfree_skb(re->skb);
1382 re->skb = NULL;
1383 goto nomem;
1384 }
1385
Stephen Hemminger14d02632006-09-26 11:57:43 -07001386 sky2_rx_submit(sky2, re);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001387 }
1388
Stephen Hemmingera1433ac2006-05-22 12:03:42 -07001389 /*
1390 * The receiver hangs if it receives frames larger than the
1391 * packet buffer. As a workaround, truncate oversize frames, but
1392 * the register is limited to 9 bits, so if you do frames > 2052
1393 * you better get the MTU right!
1394 */
Stephen Hemmingera1433ac2006-05-22 12:03:42 -07001395 if (thresh > 0x1ff)
1396 sky2_write32(hw, SK_REG(sky2->port, RX_GMF_CTRL_T), RX_TRUNC_OFF);
1397 else {
1398 sky2_write16(hw, SK_REG(sky2->port, RX_GMF_TR_THR), thresh);
1399 sky2_write32(hw, SK_REG(sky2->port, RX_GMF_CTRL_T), RX_TRUNC_ON);
1400 }
1401
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -07001402 /* Tell chip about available buffers */
Stephen Hemminger55c9dd32007-07-09 15:33:37 -07001403 sky2_rx_update(sky2, rxq);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001404 return 0;
1405nomem:
1406 sky2_rx_clean(sky2);
1407 return -ENOMEM;
1408}
1409
1410/* Bring up network interface. */
1411static int sky2_up(struct net_device *dev)
1412{
1413 struct sky2_port *sky2 = netdev_priv(dev);
1414 struct sky2_hw *hw = sky2->hw;
1415 unsigned port = sky2->port;
Stephen Hemmingere0c28112007-09-20 13:03:49 -07001416 u32 imask, ramsize;
Stephen Hemmingeree7abb02006-05-18 11:16:21 -07001417 int cap, err = -ENOMEM;
Stephen Hemminger843a46f2006-05-11 15:07:28 -07001418 struct net_device *otherdev = hw->dev[sky2->port^1];
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001419
Stephen Hemmingeree7abb02006-05-18 11:16:21 -07001420 /*
1421 * On dual port PCI-X card, there is an problem where status
1422 * can be received out of order due to split transactions
Stephen Hemminger843a46f2006-05-11 15:07:28 -07001423 */
Stephen Hemmingeree7abb02006-05-18 11:16:21 -07001424 if (otherdev && netif_running(otherdev) &&
1425 (cap = pci_find_capability(hw->pdev, PCI_CAP_ID_PCIX))) {
Stephen Hemmingeree7abb02006-05-18 11:16:21 -07001426 u16 cmd;
Stephen Hemminger843a46f2006-05-11 15:07:28 -07001427
Stephen Hemmingerb32f40c2007-11-27 10:57:27 -08001428 cmd = sky2_pci_read16(hw, cap + PCI_X_CMD);
Stephen Hemmingeree7abb02006-05-18 11:16:21 -07001429 cmd &= ~PCI_X_CMD_MAX_SPLIT;
Stephen Hemmingerb32f40c2007-11-27 10:57:27 -08001430 sky2_pci_write16(hw, cap + PCI_X_CMD, cmd);
1431
Stephen Hemmingeree7abb02006-05-18 11:16:21 -07001432 }
1433
Stephen Hemminger55d7b4e2007-07-09 15:33:34 -07001434 netif_carrier_off(dev);
1435
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001436 /* must be power of 2 */
1437 sky2->tx_le = pci_alloc_consistent(hw->pdev,
Stephen Hemmingeree5f68f2009-08-18 15:17:08 +00001438 sky2->tx_ring_size *
Stephen Hemminger793b8832005-09-14 16:06:14 -07001439 sizeof(struct sky2_tx_le),
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001440 &sky2->tx_le_map);
1441 if (!sky2->tx_le)
1442 goto err_out;
1443
Stephen Hemmingeree5f68f2009-08-18 15:17:08 +00001444 sky2->tx_ring = kcalloc(sky2->tx_ring_size, sizeof(struct tx_ring_info),
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001445 GFP_KERNEL);
1446 if (!sky2->tx_ring)
1447 goto err_out;
Stephen Hemminger88f5f0c2007-09-27 12:38:12 -07001448
1449 tx_init(sky2);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001450
1451 sky2->rx_le = pci_alloc_consistent(hw->pdev, RX_LE_BYTES,
1452 &sky2->rx_le_map);
1453 if (!sky2->rx_le)
1454 goto err_out;
1455 memset(sky2->rx_le, 0, RX_LE_BYTES);
1456
Stephen Hemminger291ea612006-09-26 11:57:41 -07001457 sky2->rx_ring = kcalloc(sky2->rx_pending, sizeof(struct rx_ring_info),
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001458 GFP_KERNEL);
1459 if (!sky2->rx_ring)
1460 goto err_out;
1461
1462 sky2_mac_init(hw, port);
1463
Stephen Hemmingere0c28112007-09-20 13:03:49 -07001464 /* Register is number of 4K blocks on internal RAM buffer. */
1465 ramsize = sky2_read8(hw, B2_E_0) * 4;
1466 if (ramsize > 0) {
Stephen Hemminger67712902006-12-04 15:53:45 -08001467 u32 rxspace;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001468
Stephen Hemminger39dbd952008-02-04 19:45:13 -08001469 hw->flags |= SKY2_HW_RAM_BUFFER;
Stephen Hemmingere0c28112007-09-20 13:03:49 -07001470 pr_debug(PFX "%s: ram buffer %dK\n", dev->name, ramsize);
Stephen Hemminger67712902006-12-04 15:53:45 -08001471 if (ramsize < 16)
1472 rxspace = ramsize / 2;
1473 else
1474 rxspace = 8 + (2*(ramsize - 16))/3;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001475
Stephen Hemminger67712902006-12-04 15:53:45 -08001476 sky2_ramset(hw, rxqaddr[port], 0, rxspace);
1477 sky2_ramset(hw, txqaddr[port], rxspace, ramsize - rxspace);
1478
1479 /* Make sure SyncQ is disabled */
1480 sky2_write8(hw, RB_ADDR(port == 0 ? Q_XS1 : Q_XS2, RB_CTRL),
1481 RB_RST_SET);
1482 }
Stephen Hemminger793b8832005-09-14 16:06:14 -07001483
shemminger@osdl.orgaf4ed7e2005-11-30 11:45:21 -08001484 sky2_qset(hw, txqaddr[port]);
shemminger@osdl.org5a5b1ea2005-11-30 11:45:15 -08001485
Stephen Hemminger69161612007-06-04 17:23:26 -07001486 /* This is copied from sk98lin 10.0.5.3; no one tells me about erratta's */
1487 if (hw->chip_id == CHIP_ID_YUKON_EX && hw->chip_rev == CHIP_REV_YU_EX_B0)
1488 sky2_write32(hw, Q_ADDR(txqaddr[port], Q_TEST), F_TX_CHK_AUTO_OFF);
1489
Stephen Hemminger977bdf02006-02-22 11:44:58 -08001490 /* Set almost empty threshold */
Stephen Hemmingerc2716fb2006-09-26 11:57:39 -07001491 if (hw->chip_id == CHIP_ID_YUKON_EC_U
1492 && hw->chip_rev == CHIP_REV_YU_EC_U_A0)
Stephen Hemmingerb628ed92007-04-11 14:48:01 -07001493 sky2_write16(hw, Q_ADDR(txqaddr[port], Q_AL), ECU_TXFF_LEV);
shemminger@osdl.org5a5b1ea2005-11-30 11:45:15 -08001494
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001495 sky2_prefetch_init(hw, txqaddr[port], sky2->tx_le_map,
Stephen Hemmingeree5f68f2009-08-18 15:17:08 +00001496 sky2->tx_ring_size - 1);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001497
Stephen Hemmingerd494eac2008-05-14 17:04:13 -07001498#ifdef SKY2_VLAN_TAG_USED
1499 sky2_set_vlan_mode(hw, port, sky2->vlgrp != NULL);
1500#endif
1501
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -07001502 err = sky2_rx_start(sky2);
Stephen Hemminger6de16232007-10-17 13:26:42 -07001503 if (err)
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -07001504 goto err_out;
1505
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001506 /* Enable interrupts from phy/mac for port */
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08001507 imask = sky2_read32(hw, B0_IMSK);
Stephen Hemmingerf4ea4312006-05-09 14:46:54 -07001508 imask |= portirq_msk[port];
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08001509 sky2_write32(hw, B0_IMSK, imask);
Stephen Hemminger1fd82f32009-06-17 07:30:34 +00001510 sky2_read32(hw, B0_IMSK);
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08001511
Alexey Dobriyana11da892009-01-30 13:45:31 -08001512 if (netif_msg_ifup(sky2))
1513 printk(KERN_INFO PFX "%s: enabling interface\n", dev->name);
Stephen Hemmingeraf18d8b2009-08-14 15:31:25 -07001514
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001515 return 0;
1516
1517err_out:
Stephen Hemminger1b537562005-12-20 15:08:07 -08001518 if (sky2->rx_le) {
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001519 pci_free_consistent(hw->pdev, RX_LE_BYTES,
1520 sky2->rx_le, sky2->rx_le_map);
Stephen Hemminger1b537562005-12-20 15:08:07 -08001521 sky2->rx_le = NULL;
1522 }
1523 if (sky2->tx_le) {
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001524 pci_free_consistent(hw->pdev,
Stephen Hemmingeree5f68f2009-08-18 15:17:08 +00001525 sky2->tx_ring_size * sizeof(struct sky2_tx_le),
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001526 sky2->tx_le, sky2->tx_le_map);
Stephen Hemminger1b537562005-12-20 15:08:07 -08001527 sky2->tx_le = NULL;
1528 }
1529 kfree(sky2->tx_ring);
1530 kfree(sky2->rx_ring);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001531
Stephen Hemminger1b537562005-12-20 15:08:07 -08001532 sky2->tx_ring = NULL;
1533 sky2->rx_ring = NULL;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001534 return err;
1535}
1536
Stephen Hemminger793b8832005-09-14 16:06:14 -07001537/* Modular subtraction in ring */
Stephen Hemmingeree5f68f2009-08-18 15:17:08 +00001538static inline int tx_inuse(const struct sky2_port *sky2)
Stephen Hemminger793b8832005-09-14 16:06:14 -07001539{
Stephen Hemmingeree5f68f2009-08-18 15:17:08 +00001540 return (sky2->tx_prod - sky2->tx_cons) & (sky2->tx_ring_size - 1);
Stephen Hemminger793b8832005-09-14 16:06:14 -07001541}
1542
1543/* Number of list elements available for next tx */
1544static inline int tx_avail(const struct sky2_port *sky2)
1545{
Stephen Hemmingeree5f68f2009-08-18 15:17:08 +00001546 return sky2->tx_pending - tx_inuse(sky2);
Stephen Hemminger793b8832005-09-14 16:06:14 -07001547}
1548
1549/* Estimate of number of transmit list elements required */
Stephen Hemminger28bd1812006-01-17 13:43:19 -08001550static unsigned tx_le_req(const struct sk_buff *skb)
Stephen Hemminger793b8832005-09-14 16:06:14 -07001551{
1552 unsigned count;
1553
1554 count = sizeof(dma_addr_t) / sizeof(u32);
1555 count += skb_shinfo(skb)->nr_frags * count;
1556
Herbert Xu89114af2006-07-08 13:34:32 -07001557 if (skb_is_gso(skb))
Stephen Hemminger793b8832005-09-14 16:06:14 -07001558 ++count;
1559
Patrick McHardy84fa7932006-08-29 16:44:56 -07001560 if (skb->ip_summed == CHECKSUM_PARTIAL)
Stephen Hemminger793b8832005-09-14 16:06:14 -07001561 ++count;
1562
1563 return count;
1564}
1565
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001566/*
Stephen Hemminger793b8832005-09-14 16:06:14 -07001567 * Put one packet in ring for transmit.
1568 * A single packet can generate multiple list elements, and
1569 * the number of ring elements will probably be less than the number
1570 * of list elements used.
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001571 */
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001572static int sky2_xmit_frame(struct sk_buff *skb, struct net_device *dev)
1573{
1574 struct sky2_port *sky2 = netdev_priv(dev);
1575 struct sky2_hw *hw = sky2->hw;
shemminger@osdl.orgd1f13702005-09-27 15:02:57 -07001576 struct sky2_tx_le *le = NULL;
Stephen Hemminger6cdbbdf2005-12-09 11:35:01 -08001577 struct tx_ring_info *re;
Mike McCormack9b289c32009-08-14 05:15:12 +00001578 unsigned i, len;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001579 dma_addr_t mapping;
Stephen Hemminger5dce95e2009-08-18 15:17:06 +00001580 u32 upper;
1581 u16 slot;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001582 u16 mss;
1583 u8 ctrl;
1584
Stephen Hemminger2bb8c262006-09-26 11:57:42 -07001585 if (unlikely(tx_avail(sky2) < tx_le_req(skb)))
1586 return NETDEV_TX_BUSY;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001587
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001588 len = skb_headlen(skb);
1589 mapping = pci_map_single(hw->pdev, skb->data, len, PCI_DMA_TODEVICE);
Stephen Hemminger793b8832005-09-14 16:06:14 -07001590
Stephen Hemminger454e6cb62009-02-03 11:27:28 +00001591 if (pci_dma_mapping_error(hw->pdev, mapping))
1592 goto mapping_error;
1593
Mike McCormack9b289c32009-08-14 05:15:12 +00001594 slot = sky2->tx_prod;
Stephen Hemminger454e6cb62009-02-03 11:27:28 +00001595 if (unlikely(netif_msg_tx_queued(sky2)))
1596 printk(KERN_DEBUG "%s: tx queued, slot %u, len %d\n",
Mike McCormack9b289c32009-08-14 05:15:12 +00001597 dev->name, slot, skb->len);
Stephen Hemminger454e6cb62009-02-03 11:27:28 +00001598
Stephen Hemminger86c68872008-01-10 16:14:12 -08001599 /* Send high bits if needed */
Stephen Hemminger5dce95e2009-08-18 15:17:06 +00001600 upper = upper_32_bits(mapping);
1601 if (upper != sky2->tx_last_upper) {
Mike McCormack9b289c32009-08-14 05:15:12 +00001602 le = get_tx_le(sky2, &slot);
Stephen Hemminger5dce95e2009-08-18 15:17:06 +00001603 le->addr = cpu_to_le32(upper);
1604 sky2->tx_last_upper = upper;
Stephen Hemminger793b8832005-09-14 16:06:14 -07001605 le->opcode = OP_ADDR64 | HW_OWNER;
Stephen Hemminger793b8832005-09-14 16:06:14 -07001606 }
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001607
1608 /* Check for TCP Segmentation Offload */
Herbert Xu79671682006-06-22 02:40:14 -07001609 mss = skb_shinfo(skb)->gso_size;
Stephen Hemminger793b8832005-09-14 16:06:14 -07001610 if (mss != 0) {
Stephen Hemmingerea76e632007-09-19 15:36:44 -07001611
1612 if (!(hw->flags & SKY2_HW_NEW_LE))
Stephen Hemminger69161612007-06-04 17:23:26 -07001613 mss += ETH_HLEN + ip_hdrlen(skb) + tcp_hdrlen(skb);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001614
Stephen Hemminger69161612007-06-04 17:23:26 -07001615 if (mss != sky2->tx_last_mss) {
Mike McCormack9b289c32009-08-14 05:15:12 +00001616 le = get_tx_le(sky2, &slot);
Stephen Hemminger69161612007-06-04 17:23:26 -07001617 le->addr = cpu_to_le32(mss);
Stephen Hemmingerea76e632007-09-19 15:36:44 -07001618
1619 if (hw->flags & SKY2_HW_NEW_LE)
Stephen Hemminger69161612007-06-04 17:23:26 -07001620 le->opcode = OP_MSS | HW_OWNER;
1621 else
1622 le->opcode = OP_LRGLEN | HW_OWNER;
shemminger@osdl.orge07560c2006-08-28 10:00:49 -07001623 sky2->tx_last_mss = mss;
1624 }
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001625 }
1626
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001627 ctrl = 0;
shemminger@osdl.orgd1f13702005-09-27 15:02:57 -07001628#ifdef SKY2_VLAN_TAG_USED
1629 /* Add VLAN tag, can piggyback on LRGLEN or ADDR64 */
1630 if (sky2->vlgrp && vlan_tx_tag_present(skb)) {
1631 if (!le) {
Mike McCormack9b289c32009-08-14 05:15:12 +00001632 le = get_tx_le(sky2, &slot);
Stephen Hemmingerf65b1382006-09-06 12:45:02 -07001633 le->addr = 0;
shemminger@osdl.orgd1f13702005-09-27 15:02:57 -07001634 le->opcode = OP_VLAN|HW_OWNER;
shemminger@osdl.orgd1f13702005-09-27 15:02:57 -07001635 } else
1636 le->opcode |= OP_VLAN;
1637 le->length = cpu_to_be16(vlan_tx_tag_get(skb));
1638 ctrl |= INS_VLAN;
1639 }
1640#endif
1641
1642 /* Handle TCP checksum offload */
Patrick McHardy84fa7932006-08-29 16:44:56 -07001643 if (skb->ip_summed == CHECKSUM_PARTIAL) {
Stephen Hemminger69161612007-06-04 17:23:26 -07001644 /* On Yukon EX (some versions) encoding change. */
Stephen Hemmingerea76e632007-09-19 15:36:44 -07001645 if (hw->flags & SKY2_HW_AUTO_TX_SUM)
Stephen Hemminger69161612007-06-04 17:23:26 -07001646 ctrl |= CALSUM; /* auto checksum */
1647 else {
1648 const unsigned offset = skb_transport_offset(skb);
1649 u32 tcpsum;
Stephen Hemmingerf65b1382006-09-06 12:45:02 -07001650
Stephen Hemminger69161612007-06-04 17:23:26 -07001651 tcpsum = offset << 16; /* sum start */
1652 tcpsum |= offset + skb->csum_offset; /* sum write */
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001653
Stephen Hemminger69161612007-06-04 17:23:26 -07001654 ctrl |= CALSUM | WR_SUM | INIT_SUM | LOCK_SUM;
1655 if (ip_hdr(skb)->protocol == IPPROTO_UDP)
1656 ctrl |= UDPTCP;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001657
Stephen Hemminger69161612007-06-04 17:23:26 -07001658 if (tcpsum != sky2->tx_tcpsum) {
1659 sky2->tx_tcpsum = tcpsum;
shemminger@osdl.org1d179332006-08-28 10:00:50 -07001660
Mike McCormack9b289c32009-08-14 05:15:12 +00001661 le = get_tx_le(sky2, &slot);
Stephen Hemminger69161612007-06-04 17:23:26 -07001662 le->addr = cpu_to_le32(tcpsum);
1663 le->length = 0; /* initial checksum value */
1664 le->ctrl = 1; /* one packet */
1665 le->opcode = OP_TCPLISW | HW_OWNER;
1666 }
shemminger@osdl.org1d179332006-08-28 10:00:50 -07001667 }
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001668 }
1669
Mike McCormack9b289c32009-08-14 05:15:12 +00001670 le = get_tx_le(sky2, &slot);
Stephen Hemmingerd6e74b62009-08-18 15:17:05 +00001671 le->addr = cpu_to_le32(lower_32_bits(mapping));
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001672 le->length = cpu_to_le16(len);
1673 le->ctrl = ctrl;
Stephen Hemminger793b8832005-09-14 16:06:14 -07001674 le->opcode = mss ? (OP_LARGESEND | HW_OWNER) : (OP_PACKET | HW_OWNER);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001675
Stephen Hemminger291ea612006-09-26 11:57:41 -07001676 re = tx_le_re(sky2, le);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001677 re->skb = skb;
Stephen Hemminger6cdbbdf2005-12-09 11:35:01 -08001678 pci_unmap_addr_set(re, mapaddr, mapping);
Stephen Hemminger291ea612006-09-26 11:57:41 -07001679 pci_unmap_len_set(re, maplen, len);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001680
1681 for (i = 0; i < skb_shinfo(skb)->nr_frags; i++) {
Stephen Hemminger291ea612006-09-26 11:57:41 -07001682 const skb_frag_t *frag = &skb_shinfo(skb)->frags[i];
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001683
1684 mapping = pci_map_page(hw->pdev, frag->page, frag->page_offset,
1685 frag->size, PCI_DMA_TODEVICE);
Stephen Hemminger86c68872008-01-10 16:14:12 -08001686
Stephen Hemminger454e6cb62009-02-03 11:27:28 +00001687 if (pci_dma_mapping_error(hw->pdev, mapping))
1688 goto mapping_unwind;
1689
Stephen Hemminger5dce95e2009-08-18 15:17:06 +00001690 upper = upper_32_bits(mapping);
1691 if (upper != sky2->tx_last_upper) {
Mike McCormack9b289c32009-08-14 05:15:12 +00001692 le = get_tx_le(sky2, &slot);
Stephen Hemminger5dce95e2009-08-18 15:17:06 +00001693 le->addr = cpu_to_le32(upper);
1694 sky2->tx_last_upper = upper;
Stephen Hemminger793b8832005-09-14 16:06:14 -07001695 le->opcode = OP_ADDR64 | HW_OWNER;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001696 }
1697
Mike McCormack9b289c32009-08-14 05:15:12 +00001698 le = get_tx_le(sky2, &slot);
Stephen Hemmingerd6e74b62009-08-18 15:17:05 +00001699 le->addr = cpu_to_le32(lower_32_bits(mapping));
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001700 le->length = cpu_to_le16(frag->size);
1701 le->ctrl = ctrl;
Stephen Hemminger793b8832005-09-14 16:06:14 -07001702 le->opcode = OP_BUFFER | HW_OWNER;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001703
Stephen Hemminger291ea612006-09-26 11:57:41 -07001704 re = tx_le_re(sky2, le);
1705 re->skb = skb;
1706 pci_unmap_addr_set(re, mapaddr, mapping);
1707 pci_unmap_len_set(re, maplen, frag->size);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001708 }
Stephen Hemminger6cdbbdf2005-12-09 11:35:01 -08001709
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001710 le->ctrl |= EOP;
1711
Mike McCormack9b289c32009-08-14 05:15:12 +00001712 sky2->tx_prod = slot;
1713
shemminger@osdl.org97bda702006-08-28 10:00:47 -07001714 if (tx_avail(sky2) <= MAX_SKB_TX_LE)
1715 netif_stop_queue(dev);
Stephen Hemmingerb19666d2006-03-07 11:06:36 -08001716
Stephen Hemminger290d4de2006-03-20 15:48:15 -08001717 sky2_put_idx(hw, txqaddr[sky2->port], sky2->tx_prod);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001718
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001719 return NETDEV_TX_OK;
Stephen Hemminger454e6cb62009-02-03 11:27:28 +00001720
1721mapping_unwind:
Stephen Hemmingeree5f68f2009-08-18 15:17:08 +00001722 for (i = sky2->tx_prod; i != slot; i = RING_NEXT(i, sky2->tx_ring_size)) {
Stephen Hemminger454e6cb62009-02-03 11:27:28 +00001723 le = sky2->tx_le + i;
1724 re = sky2->tx_ring + i;
1725
1726 switch(le->opcode & ~HW_OWNER) {
1727 case OP_LARGESEND:
1728 case OP_PACKET:
1729 pci_unmap_single(hw->pdev,
1730 pci_unmap_addr(re, mapaddr),
1731 pci_unmap_len(re, maplen),
1732 PCI_DMA_TODEVICE);
1733 break;
1734 case OP_BUFFER:
1735 pci_unmap_page(hw->pdev, pci_unmap_addr(re, mapaddr),
1736 pci_unmap_len(re, maplen),
1737 PCI_DMA_TODEVICE);
1738 break;
1739 }
1740 }
1741
Stephen Hemminger454e6cb62009-02-03 11:27:28 +00001742mapping_error:
1743 if (net_ratelimit())
1744 dev_warn(&hw->pdev->dev, "%s: tx mapping error\n", dev->name);
1745 dev_kfree_skb(skb);
1746 return NETDEV_TX_OK;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001747}
1748
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001749/*
Stephen Hemminger793b8832005-09-14 16:06:14 -07001750 * Free ring elements from starting at tx_cons until "done"
1751 *
Stephen Hemminger481cea42009-08-14 15:33:19 -07001752 * NB:
1753 * 1. The hardware will tell us about partial completion of multi-part
Stephen Hemminger291ea612006-09-26 11:57:41 -07001754 * buffers so make sure not to free skb to early.
Stephen Hemminger481cea42009-08-14 15:33:19 -07001755 * 2. This may run in parallel start_xmit because the it only
1756 * looks at the tail of the queue of FIFO (tx_cons), not
1757 * the head (tx_prod)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001758 */
shemminger@osdl.orgd11c13e2005-09-27 15:02:56 -07001759static void sky2_tx_complete(struct sky2_port *sky2, u16 done)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001760{
shemminger@osdl.orgd11c13e2005-09-27 15:02:56 -07001761 struct net_device *dev = sky2->netdev;
Stephen Hemmingeraf2a58a2005-12-09 11:35:04 -08001762 struct pci_dev *pdev = sky2->hw->pdev;
Stephen Hemminger291ea612006-09-26 11:57:41 -07001763 unsigned idx;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001764
Stephen Hemmingeree5f68f2009-08-18 15:17:08 +00001765 BUG_ON(done >= sky2->tx_ring_size);
shemminger@osdl.org22247952005-11-30 11:45:19 -08001766
Stephen Hemminger291ea612006-09-26 11:57:41 -07001767 for (idx = sky2->tx_cons; idx != done;
Stephen Hemmingeree5f68f2009-08-18 15:17:08 +00001768 idx = RING_NEXT(idx, sky2->tx_ring_size)) {
Stephen Hemminger291ea612006-09-26 11:57:41 -07001769 struct sky2_tx_le *le = sky2->tx_le + idx;
1770 struct tx_ring_info *re = sky2->tx_ring + idx;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001771
Stephen Hemminger291ea612006-09-26 11:57:41 -07001772 switch(le->opcode & ~HW_OWNER) {
1773 case OP_LARGESEND:
1774 case OP_PACKET:
1775 pci_unmap_single(pdev,
1776 pci_unmap_addr(re, mapaddr),
1777 pci_unmap_len(re, maplen),
1778 PCI_DMA_TODEVICE);
Stephen Hemmingeraf2a58a2005-12-09 11:35:04 -08001779 break;
Stephen Hemminger291ea612006-09-26 11:57:41 -07001780 case OP_BUFFER:
1781 pci_unmap_page(pdev, pci_unmap_addr(re, mapaddr),
1782 pci_unmap_len(re, maplen),
Stephen Hemminger734d1862005-12-09 11:35:00 -08001783 PCI_DMA_TODEVICE);
Stephen Hemminger291ea612006-09-26 11:57:41 -07001784 break;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001785 }
1786
Stephen Hemminger291ea612006-09-26 11:57:41 -07001787 if (le->ctrl & EOP) {
Stephen Hemmingerbd1c6862009-06-17 07:30:38 +00001788 struct sk_buff *skb = re->skb;
1789
Stephen Hemminger291ea612006-09-26 11:57:41 -07001790 if (unlikely(netif_msg_tx_done(sky2)))
1791 printk(KERN_DEBUG "%s: tx done %u\n",
1792 dev->name, idx);
Stephen Hemminger3cf26752007-07-09 15:33:35 -07001793
Stephen Hemminger7138a0f2007-10-11 19:48:22 -07001794 dev->stats.tx_packets++;
Stephen Hemmingerbd1c6862009-06-17 07:30:38 +00001795 dev->stats.tx_bytes += skb->len;
shemminger@linux-foundation.org2bf56fe2007-01-26 11:38:39 -08001796
Stephen Hemmingerbd1c6862009-06-17 07:30:38 +00001797 if (skb_queue_len(&sky2->rx_recycle) < sky2->rx_pending
1798 && skb_recycle_check(skb, sky2->rx_data_size
1799 + sky2_rx_pad(sky2->hw)))
1800 __skb_queue_head(&sky2->rx_recycle, skb);
1801 else
1802 dev_kfree_skb_any(skb);
1803
Stephen Hemmingeree5f68f2009-08-18 15:17:08 +00001804 sky2->tx_next = RING_NEXT(idx, sky2->tx_ring_size);
Stephen Hemminger291ea612006-09-26 11:57:41 -07001805 }
Stephen Hemminger793b8832005-09-14 16:06:14 -07001806 }
Stephen Hemminger793b8832005-09-14 16:06:14 -07001807
Stephen Hemminger291ea612006-09-26 11:57:41 -07001808 sky2->tx_cons = idx;
Stephen Hemminger50432cb2007-05-14 12:38:15 -07001809 smp_mb();
1810
Stephen Hemminger22e11702006-07-12 15:23:48 -07001811 if (tx_avail(sky2) > MAX_SKB_TX_LE + 4)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001812 netif_wake_queue(dev);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001813}
1814
Mike McCormack264bb4f2009-08-14 05:15:14 +00001815static void sky2_tx_reset(struct sky2_hw *hw, unsigned port)
Mike McCormacka5109962009-08-14 05:15:13 +00001816{
Mike McCormacka5109962009-08-14 05:15:13 +00001817 /* Disable Force Sync bit and Enable Alloc bit */
1818 sky2_write8(hw, SK_REG(port, TXA_CTRL),
1819 TXA_DIS_FSYNC | TXA_DIS_ALLOC | TXA_STOP_RC);
1820
1821 /* Stop Interval Timer and Limit Counter of Tx Arbiter */
1822 sky2_write32(hw, SK_REG(port, TXA_ITI_INI), 0L);
1823 sky2_write32(hw, SK_REG(port, TXA_LIM_INI), 0L);
1824
1825 /* Reset the PCI FIFO of the async Tx queue */
1826 sky2_write32(hw, Q_ADDR(txqaddr[port], Q_CSR),
1827 BMU_RST_SET | BMU_FIFO_RST);
1828
1829 /* Reset the Tx prefetch units */
1830 sky2_write32(hw, Y2_QADDR(txqaddr[port], PREF_UNIT_CTRL),
1831 PREF_UNIT_RST_SET);
1832
1833 sky2_write32(hw, RB_ADDR(txqaddr[port], RB_CTRL), RB_RST_SET);
1834 sky2_write8(hw, SK_REG(port, TX_GMF_CTRL_T), GMF_RST_SET);
1835}
1836
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001837/* Network shutdown */
1838static int sky2_down(struct net_device *dev)
1839{
1840 struct sky2_port *sky2 = netdev_priv(dev);
1841 struct sky2_hw *hw = sky2->hw;
1842 unsigned port = sky2->port;
1843 u16 ctrl;
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08001844 u32 imask;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001845
Stephen Hemminger1b537562005-12-20 15:08:07 -08001846 /* Never really got started! */
1847 if (!sky2->tx_le)
1848 return 0;
1849
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001850 if (netif_msg_ifdown(sky2))
1851 printk(KERN_INFO PFX "%s: disabling interface\n", dev->name);
1852
Stephen Hemmingerd104aca2009-06-17 07:30:32 +00001853 /* Force flow control off */
1854 sky2_write8(hw, SK_REG(port, GMAC_CTRL), GMC_PAUSE_OFF);
Stephen Hemminger793b8832005-09-14 16:06:14 -07001855
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001856 /* Stop transmitter */
1857 sky2_write32(hw, Q_ADDR(txqaddr[port], Q_CSR), BMU_STOP);
1858 sky2_read32(hw, Q_ADDR(txqaddr[port], Q_CSR));
1859
1860 sky2_write32(hw, RB_ADDR(txqaddr[port], RB_CTRL),
Stephen Hemminger793b8832005-09-14 16:06:14 -07001861 RB_RST_SET | RB_DIS_OP_MD);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001862
1863 ctrl = gma_read16(hw, port, GM_GP_CTRL);
Stephen Hemminger793b8832005-09-14 16:06:14 -07001864 ctrl &= ~(GM_GPCR_TX_ENA | GM_GPCR_RX_ENA);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001865 gma_write16(hw, port, GM_GP_CTRL, ctrl);
1866
1867 sky2_write8(hw, SK_REG(port, GPHY_CTRL), GPC_RST_SET);
1868
1869 /* Workaround shared GMAC reset */
Stephen Hemminger793b8832005-09-14 16:06:14 -07001870 if (!(hw->chip_id == CHIP_ID_YUKON_XL && hw->chip_rev == 0
1871 && port == 0 && hw->dev[1] && netif_running(hw->dev[1])))
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001872 sky2_write8(hw, SK_REG(port, GMAC_CTRL), GMC_RST_SET);
1873
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001874 sky2_write8(hw, SK_REG(port, RX_GMF_CTRL_T), GMF_RST_SET);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001875
Stephen Hemminger6c835042009-06-17 07:30:35 +00001876 /* Force any delayed status interrrupt and NAPI */
1877 sky2_write32(hw, STAT_LEV_TIMER_CNT, 0);
1878 sky2_write32(hw, STAT_TX_TIMER_CNT, 0);
1879 sky2_write32(hw, STAT_ISR_TIMER_CNT, 0);
1880 sky2_read8(hw, STAT_ISR_TIMER_CTRL);
1881
Mike McCormacka947a392009-07-21 20:57:56 -07001882 sky2_rx_stop(sky2);
1883
1884 /* Disable port IRQ */
1885 imask = sky2_read32(hw, B0_IMSK);
1886 imask &= ~portirq_msk[port];
1887 sky2_write32(hw, B0_IMSK, imask);
1888 sky2_read32(hw, B0_IMSK);
1889
Stephen Hemminger6c835042009-06-17 07:30:35 +00001890 synchronize_irq(hw->pdev->irq);
1891 napi_synchronize(&hw->napi);
1892
Stephen Hemminger0da6d7b2009-08-14 05:15:15 +00001893 spin_lock_bh(&sky2->phy_lock);
Stephen Hemmingerb96936da72008-05-14 17:04:15 -07001894 sky2_phy_power_down(hw, port);
Stephen Hemminger0da6d7b2009-08-14 05:15:15 +00001895 spin_unlock_bh(&sky2->phy_lock);
shemminger@osdl.orgd3bcfbe2006-08-28 10:00:51 -07001896
shemminger@osdl.orgd571b692005-10-26 12:16:09 -07001897 /* turn off LED's */
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001898 sky2_write16(hw, B0_Y2LED, LED_STAT_OFF);
1899
Mike McCormack264bb4f2009-08-14 05:15:14 +00001900 sky2_tx_reset(hw, port);
1901
Stephen Hemminger481cea42009-08-14 15:33:19 -07001902 /* Free any pending frames stuck in HW queue */
1903 sky2_tx_complete(sky2, sky2->tx_prod);
1904
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001905 sky2_rx_clean(sky2);
1906
1907 pci_free_consistent(hw->pdev, RX_LE_BYTES,
1908 sky2->rx_le, sky2->rx_le_map);
1909 kfree(sky2->rx_ring);
1910
1911 pci_free_consistent(hw->pdev,
Stephen Hemmingeree5f68f2009-08-18 15:17:08 +00001912 sky2->tx_ring_size * sizeof(struct sky2_tx_le),
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001913 sky2->tx_le, sky2->tx_le_map);
1914 kfree(sky2->tx_ring);
1915
Stephen Hemminger1b537562005-12-20 15:08:07 -08001916 sky2->tx_le = NULL;
1917 sky2->rx_le = NULL;
1918
1919 sky2->rx_ring = NULL;
1920 sky2->tx_ring = NULL;
1921
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001922 return 0;
1923}
1924
1925static u16 sky2_phy_speed(const struct sky2_hw *hw, u16 aux)
1926{
Stephen Hemmingerea76e632007-09-19 15:36:44 -07001927 if (hw->flags & SKY2_HW_FIBRE_PHY)
Stephen Hemminger793b8832005-09-14 16:06:14 -07001928 return SPEED_1000;
1929
Stephen Hemminger05745c42007-09-19 15:36:45 -07001930 if (!(hw->flags & SKY2_HW_GIGABIT)) {
1931 if (aux & PHY_M_PS_SPEED_100)
1932 return SPEED_100;
1933 else
1934 return SPEED_10;
1935 }
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001936
1937 switch (aux & PHY_M_PS_SPEED_MSK) {
1938 case PHY_M_PS_SPEED_1000:
1939 return SPEED_1000;
1940 case PHY_M_PS_SPEED_100:
1941 return SPEED_100;
1942 default:
1943 return SPEED_10;
1944 }
1945}
1946
1947static void sky2_link_up(struct sky2_port *sky2)
1948{
1949 struct sky2_hw *hw = sky2->hw;
1950 unsigned port = sky2->port;
1951 u16 reg;
Stephen Hemminger16ad91e2006-10-17 10:24:13 -07001952 static const char *fc_name[] = {
1953 [FC_NONE] = "none",
1954 [FC_TX] = "tx",
1955 [FC_RX] = "rx",
1956 [FC_BOTH] = "both",
1957 };
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001958
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001959 /* enable Rx/Tx */
Stephen Hemminger2eaba1a2006-09-06 12:44:47 -07001960 reg = gma_read16(hw, port, GM_GP_CTRL);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001961 reg |= GM_GPCR_RX_ENA | GM_GPCR_TX_ENA;
1962 gma_write16(hw, port, GM_GP_CTRL, reg);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001963
1964 gm_phy_write(hw, port, PHY_MARV_INT_MASK, PHY_M_DEF_MSK);
1965
1966 netif_carrier_on(sky2->netdev);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001967
Stephen Hemminger75e80682007-09-19 15:36:46 -07001968 mod_timer(&hw->watchdog_timer, jiffies + 1);
Stephen Hemminger32c2c302007-08-21 14:34:03 -07001969
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001970 /* Turn on link LED */
Stephen Hemminger793b8832005-09-14 16:06:14 -07001971 sky2_write8(hw, SK_REG(port, LNK_LED_REG),
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001972 LINKLED_ON | LINKLED_BLINK_OFF | LINKLED_LINKSYNC_OFF);
1973
1974 if (netif_msg_link(sky2))
1975 printk(KERN_INFO PFX
shemminger@osdl.orgd571b692005-10-26 12:16:09 -07001976 "%s: Link is up at %d Mbps, %s duplex, flow control %s\n",
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001977 sky2->netdev->name, sky2->speed,
1978 sky2->duplex == DUPLEX_FULL ? "full" : "half",
Stephen Hemminger16ad91e2006-10-17 10:24:13 -07001979 fc_name[sky2->flow_status]);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001980}
1981
1982static void sky2_link_down(struct sky2_port *sky2)
1983{
1984 struct sky2_hw *hw = sky2->hw;
1985 unsigned port = sky2->port;
1986 u16 reg;
1987
1988 gm_phy_write(hw, port, PHY_MARV_INT_MASK, 0);
1989
1990 reg = gma_read16(hw, port, GM_GP_CTRL);
1991 reg &= ~(GM_GPCR_RX_ENA | GM_GPCR_TX_ENA);
1992 gma_write16(hw, port, GM_GP_CTRL, reg);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001993
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001994 netif_carrier_off(sky2->netdev);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001995
1996 /* Turn on link LED */
1997 sky2_write8(hw, SK_REG(port, LNK_LED_REG), LINKLED_OFF);
1998
1999 if (netif_msg_link(sky2))
2000 printk(KERN_INFO PFX "%s: Link is down.\n", sky2->netdev->name);
Stephen Hemminger2eaba1a2006-09-06 12:44:47 -07002001
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002002 sky2_phy_init(hw, port);
2003}
2004
Stephen Hemminger16ad91e2006-10-17 10:24:13 -07002005static enum flow_control sky2_flow(int rx, int tx)
2006{
2007 if (rx)
2008 return tx ? FC_BOTH : FC_RX;
2009 else
2010 return tx ? FC_TX : FC_NONE;
2011}
2012
Stephen Hemminger793b8832005-09-14 16:06:14 -07002013static int sky2_autoneg_done(struct sky2_port *sky2, u16 aux)
2014{
2015 struct sky2_hw *hw = sky2->hw;
2016 unsigned port = sky2->port;
Stephen Hemmingerda4c1ff2007-02-15 16:40:32 -08002017 u16 advert, lpa;
Stephen Hemminger793b8832005-09-14 16:06:14 -07002018
Stephen Hemmingerda4c1ff2007-02-15 16:40:32 -08002019 advert = gm_phy_read(hw, port, PHY_MARV_AUNE_ADV);
Stephen Hemminger793b8832005-09-14 16:06:14 -07002020 lpa = gm_phy_read(hw, port, PHY_MARV_AUNE_LP);
Stephen Hemminger793b8832005-09-14 16:06:14 -07002021 if (lpa & PHY_M_AN_RF) {
2022 printk(KERN_ERR PFX "%s: remote fault", sky2->netdev->name);
2023 return -1;
2024 }
2025
Stephen Hemminger793b8832005-09-14 16:06:14 -07002026 if (!(aux & PHY_M_PS_SPDUP_RES)) {
2027 printk(KERN_ERR PFX "%s: speed/duplex mismatch",
2028 sky2->netdev->name);
2029 return -1;
2030 }
2031
Stephen Hemminger793b8832005-09-14 16:06:14 -07002032 sky2->speed = sky2_phy_speed(hw, aux);
Stephen Hemminger7c74ac12006-10-17 10:24:08 -07002033 sky2->duplex = (aux & PHY_M_PS_FULL_DUP) ? DUPLEX_FULL : DUPLEX_HALF;
Stephen Hemminger793b8832005-09-14 16:06:14 -07002034
Stephen Hemmingerda4c1ff2007-02-15 16:40:32 -08002035 /* Since the pause result bits seem to in different positions on
2036 * different chips. look at registers.
2037 */
Stephen Hemmingerea76e632007-09-19 15:36:44 -07002038 if (hw->flags & SKY2_HW_FIBRE_PHY) {
Stephen Hemmingerda4c1ff2007-02-15 16:40:32 -08002039 /* Shift for bits in fiber PHY */
2040 advert &= ~(ADVERTISE_PAUSE_CAP|ADVERTISE_PAUSE_ASYM);
2041 lpa &= ~(LPA_PAUSE_CAP|LPA_PAUSE_ASYM);
Stephen Hemminger793b8832005-09-14 16:06:14 -07002042
Stephen Hemmingerda4c1ff2007-02-15 16:40:32 -08002043 if (advert & ADVERTISE_1000XPAUSE)
2044 advert |= ADVERTISE_PAUSE_CAP;
2045 if (advert & ADVERTISE_1000XPSE_ASYM)
2046 advert |= ADVERTISE_PAUSE_ASYM;
2047 if (lpa & LPA_1000XPAUSE)
2048 lpa |= LPA_PAUSE_CAP;
2049 if (lpa & LPA_1000XPAUSE_ASYM)
2050 lpa |= LPA_PAUSE_ASYM;
2051 }
2052
2053 sky2->flow_status = FC_NONE;
2054 if (advert & ADVERTISE_PAUSE_CAP) {
2055 if (lpa & LPA_PAUSE_CAP)
2056 sky2->flow_status = FC_BOTH;
2057 else if (advert & ADVERTISE_PAUSE_ASYM)
2058 sky2->flow_status = FC_RX;
2059 } else if (advert & ADVERTISE_PAUSE_ASYM) {
2060 if ((lpa & LPA_PAUSE_CAP) && (lpa & LPA_PAUSE_ASYM))
2061 sky2->flow_status = FC_TX;
2062 }
Stephen Hemminger793b8832005-09-14 16:06:14 -07002063
Stephen Hemminger16ad91e2006-10-17 10:24:13 -07002064 if (sky2->duplex == DUPLEX_HALF && sky2->speed < SPEED_1000
Stephen Hemminger93745492007-02-06 10:45:43 -08002065 && !(hw->chip_id == CHIP_ID_YUKON_EC_U || hw->chip_id == CHIP_ID_YUKON_EX))
Stephen Hemminger16ad91e2006-10-17 10:24:13 -07002066 sky2->flow_status = FC_NONE;
Stephen Hemminger2eaba1a2006-09-06 12:44:47 -07002067
Stephen Hemmingerda4c1ff2007-02-15 16:40:32 -08002068 if (sky2->flow_status & FC_TX)
Stephen Hemminger793b8832005-09-14 16:06:14 -07002069 sky2_write8(hw, SK_REG(port, GMAC_CTRL), GMC_PAUSE_ON);
2070 else
2071 sky2_write8(hw, SK_REG(port, GMAC_CTRL), GMC_PAUSE_OFF);
2072
2073 return 0;
2074}
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002075
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08002076/* Interrupt from PHY */
2077static void sky2_phy_intr(struct sky2_hw *hw, unsigned port)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002078{
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08002079 struct net_device *dev = hw->dev[port];
2080 struct sky2_port *sky2 = netdev_priv(dev);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002081 u16 istatus, phystat;
2082
Stephen Hemmingerebc646f2006-10-17 10:23:56 -07002083 if (!netif_running(dev))
2084 return;
2085
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08002086 spin_lock(&sky2->phy_lock);
2087 istatus = gm_phy_read(hw, port, PHY_MARV_INT_STAT);
2088 phystat = gm_phy_read(hw, port, PHY_MARV_PHY_STAT);
2089
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002090 if (netif_msg_intr(sky2))
2091 printk(KERN_INFO PFX "%s: phy interrupt status 0x%x 0x%x\n",
2092 sky2->netdev->name, istatus, phystat);
2093
Stephen Hemminger0ea065e2009-08-14 15:36:41 -07002094 if (istatus & PHY_M_IS_AN_COMPL) {
Stephen Hemminger793b8832005-09-14 16:06:14 -07002095 if (sky2_autoneg_done(sky2, phystat) == 0)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002096 sky2_link_up(sky2);
Stephen Hemminger793b8832005-09-14 16:06:14 -07002097 goto out;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002098 }
2099
Stephen Hemminger793b8832005-09-14 16:06:14 -07002100 if (istatus & PHY_M_IS_LSP_CHANGE)
2101 sky2->speed = sky2_phy_speed(hw, phystat);
2102
2103 if (istatus & PHY_M_IS_DUP_CHANGE)
2104 sky2->duplex =
2105 (phystat & PHY_M_PS_FULL_DUP) ? DUPLEX_FULL : DUPLEX_HALF;
2106
2107 if (istatus & PHY_M_IS_LST_CHANGE) {
2108 if (phystat & PHY_M_PS_LINK_UP)
2109 sky2_link_up(sky2);
2110 else
2111 sky2_link_down(sky2);
2112 }
2113out:
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08002114 spin_unlock(&sky2->phy_lock);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002115}
2116
Stephen Hemminger62335ab2007-02-06 10:45:42 -08002117/* Transmit timeout is only called if we are running, carrier is up
Stephen Hemminger302d1252006-01-17 13:43:20 -08002118 * and tx queue is full (stopped).
2119 */
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002120static void sky2_tx_timeout(struct net_device *dev)
2121{
2122 struct sky2_port *sky2 = netdev_priv(dev);
Stephen Hemminger8cc048e2005-12-09 11:35:07 -08002123 struct sky2_hw *hw = sky2->hw;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002124
2125 if (netif_msg_timer(sky2))
2126 printk(KERN_ERR PFX "%s: tx timeout\n", dev->name);
2127
Stephen Hemminger8f246642006-03-20 15:48:21 -08002128 printk(KERN_DEBUG PFX "%s: transmit ring %u .. %u report=%u done=%u\n",
Stephen Hemminger62335ab2007-02-06 10:45:42 -08002129 dev->name, sky2->tx_cons, sky2->tx_prod,
2130 sky2_read16(hw, sky2->port == 0 ? STAT_TXA1_RIDX : STAT_TXA2_RIDX),
2131 sky2_read16(hw, Q_ADDR(txqaddr[sky2->port], Q_DONE)));
Stephen Hemminger8cc048e2005-12-09 11:35:07 -08002132
Stephen Hemminger81906792007-02-15 16:40:33 -08002133 /* can't restart safely under softirq */
2134 schedule_work(&hw->restart_work);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002135}
2136
2137static int sky2_change_mtu(struct net_device *dev, int new_mtu)
2138{
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -07002139 struct sky2_port *sky2 = netdev_priv(dev);
2140 struct sky2_hw *hw = sky2->hw;
Stephen Hemmingerb628ed92007-04-11 14:48:01 -07002141 unsigned port = sky2->port;
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -07002142 int err;
2143 u16 ctl, mode;
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08002144 u32 imask;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002145
2146 if (new_mtu < ETH_ZLEN || new_mtu > ETH_JUMBO_MTU)
2147 return -EINVAL;
2148
Stephen Hemminger05745c42007-09-19 15:36:45 -07002149 if (new_mtu > ETH_DATA_LEN &&
2150 (hw->chip_id == CHIP_ID_YUKON_FE ||
2151 hw->chip_id == CHIP_ID_YUKON_FE_P))
Stephen Hemmingerd2adf4f2007-04-11 14:48:02 -07002152 return -EINVAL;
2153
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -07002154 if (!netif_running(dev)) {
2155 dev->mtu = new_mtu;
2156 return 0;
2157 }
2158
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08002159 imask = sky2_read32(hw, B0_IMSK);
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -07002160 sky2_write32(hw, B0_IMSK, 0);
2161
shemminger@osdl.org018d1c62005-11-30 11:45:18 -08002162 dev->trans_start = jiffies; /* prevent tx timeout */
2163 netif_stop_queue(dev);
Stephen Hemmingerbea33482007-10-03 16:41:36 -07002164 napi_disable(&hw->napi);
shemminger@osdl.org018d1c62005-11-30 11:45:18 -08002165
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08002166 synchronize_irq(hw->pdev->irq);
2167
Stephen Hemminger39dbd952008-02-04 19:45:13 -08002168 if (!(hw->flags & SKY2_HW_RAM_BUFFER))
Stephen Hemminger69161612007-06-04 17:23:26 -07002169 sky2_set_tx_stfwd(hw, port);
Stephen Hemmingerb628ed92007-04-11 14:48:01 -07002170
2171 ctl = gma_read16(hw, port, GM_GP_CTRL);
2172 gma_write16(hw, port, GM_GP_CTRL, ctl & ~GM_GPCR_RX_ENA);
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -07002173 sky2_rx_stop(sky2);
2174 sky2_rx_clean(sky2);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002175
2176 dev->mtu = new_mtu;
Stephen Hemminger14d02632006-09-26 11:57:43 -07002177
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -07002178 mode = DATA_BLIND_VAL(DATA_BLIND_DEF) |
2179 GM_SMOD_VLAN_ENA | IPG_DATA_VAL(IPG_DATA_DEF);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002180
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -07002181 if (dev->mtu > ETH_DATA_LEN)
2182 mode |= GM_SMOD_JUMBO_ENA;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002183
Stephen Hemmingerb628ed92007-04-11 14:48:01 -07002184 gma_write16(hw, port, GM_SERIAL_MODE, mode);
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -07002185
Stephen Hemmingerb628ed92007-04-11 14:48:01 -07002186 sky2_write8(hw, RB_ADDR(rxqaddr[port], RB_CTRL), RB_ENA_OP_MD);
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -07002187
2188 err = sky2_rx_start(sky2);
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08002189 sky2_write32(hw, B0_IMSK, imask);
shemminger@osdl.org018d1c62005-11-30 11:45:18 -08002190
David S. Millerd1d08d12008-01-07 20:53:33 -08002191 sky2_read32(hw, B0_Y2_SP_LISR);
Stephen Hemmingerbea33482007-10-03 16:41:36 -07002192 napi_enable(&hw->napi);
2193
Stephen Hemminger1b537562005-12-20 15:08:07 -08002194 if (err)
2195 dev_close(dev);
2196 else {
Stephen Hemmingerb628ed92007-04-11 14:48:01 -07002197 gma_write16(hw, port, GM_GP_CTRL, ctl);
Stephen Hemminger1b537562005-12-20 15:08:07 -08002198
Stephen Hemminger1b537562005-12-20 15:08:07 -08002199 netif_wake_queue(dev);
2200 }
2201
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002202 return err;
2203}
2204
Stephen Hemminger14d02632006-09-26 11:57:43 -07002205/* For small just reuse existing skb for next receive */
2206static struct sk_buff *receive_copy(struct sky2_port *sky2,
2207 const struct rx_ring_info *re,
2208 unsigned length)
2209{
2210 struct sk_buff *skb;
2211
2212 skb = netdev_alloc_skb(sky2->netdev, length + 2);
2213 if (likely(skb)) {
2214 skb_reserve(skb, 2);
2215 pci_dma_sync_single_for_cpu(sky2->hw->pdev, re->data_addr,
2216 length, PCI_DMA_FROMDEVICE);
Arnaldo Carvalho de Melod626f622007-03-27 18:55:52 -03002217 skb_copy_from_linear_data(re->skb, skb->data, length);
Stephen Hemminger14d02632006-09-26 11:57:43 -07002218 skb->ip_summed = re->skb->ip_summed;
2219 skb->csum = re->skb->csum;
2220 pci_dma_sync_single_for_device(sky2->hw->pdev, re->data_addr,
2221 length, PCI_DMA_FROMDEVICE);
2222 re->skb->ip_summed = CHECKSUM_NONE;
Stephen Hemminger489b10c2006-10-03 16:39:12 -07002223 skb_put(skb, length);
Stephen Hemminger14d02632006-09-26 11:57:43 -07002224 }
2225 return skb;
2226}
2227
2228/* Adjust length of skb with fragments to match received data */
2229static void skb_put_frags(struct sk_buff *skb, unsigned int hdr_space,
2230 unsigned int length)
2231{
2232 int i, num_frags;
2233 unsigned int size;
2234
2235 /* put header into skb */
2236 size = min(length, hdr_space);
2237 skb->tail += size;
2238 skb->len += size;
2239 length -= size;
2240
2241 num_frags = skb_shinfo(skb)->nr_frags;
2242 for (i = 0; i < num_frags; i++) {
2243 skb_frag_t *frag = &skb_shinfo(skb)->frags[i];
2244
2245 if (length == 0) {
2246 /* don't need this page */
2247 __free_page(frag->page);
2248 --skb_shinfo(skb)->nr_frags;
2249 } else {
2250 size = min(length, (unsigned) PAGE_SIZE);
2251
2252 frag->size = size;
2253 skb->data_len += size;
2254 skb->truesize += size;
2255 skb->len += size;
2256 length -= size;
2257 }
2258 }
2259}
2260
2261/* Normal packet - take skb from ring element and put in a new one */
2262static struct sk_buff *receive_new(struct sky2_port *sky2,
2263 struct rx_ring_info *re,
2264 unsigned int length)
2265{
2266 struct sk_buff *skb, *nskb;
2267 unsigned hdr_space = sky2->rx_data_size;
2268
Stephen Hemminger14d02632006-09-26 11:57:43 -07002269 /* Don't be tricky about reusing pages (yet) */
2270 nskb = sky2_rx_alloc(sky2);
2271 if (unlikely(!nskb))
2272 return NULL;
2273
2274 skb = re->skb;
2275 sky2_rx_unmap_skb(sky2->hw->pdev, re);
2276
2277 prefetch(skb->data);
2278 re->skb = nskb;
Stephen Hemminger454e6cb62009-02-03 11:27:28 +00002279 if (sky2_rx_map_skb(sky2->hw->pdev, re, hdr_space)) {
2280 dev_kfree_skb(nskb);
2281 re->skb = skb;
2282 return NULL;
2283 }
Stephen Hemminger14d02632006-09-26 11:57:43 -07002284
2285 if (skb_shinfo(skb)->nr_frags)
2286 skb_put_frags(skb, hdr_space, length);
2287 else
Stephen Hemminger489b10c2006-10-03 16:39:12 -07002288 skb_put(skb, length);
Stephen Hemminger14d02632006-09-26 11:57:43 -07002289 return skb;
2290}
2291
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002292/*
2293 * Receive one packet.
shemminger@osdl.orgd571b692005-10-26 12:16:09 -07002294 * For larger packets, get new buffer.
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002295 */
shemminger@osdl.org497d7c82006-08-28 10:00:46 -07002296static struct sk_buff *sky2_receive(struct net_device *dev,
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002297 u16 length, u32 status)
2298{
shemminger@osdl.org497d7c82006-08-28 10:00:46 -07002299 struct sky2_port *sky2 = netdev_priv(dev);
Stephen Hemminger291ea612006-09-26 11:57:41 -07002300 struct rx_ring_info *re = sky2->rx_ring + sky2->rx_next;
Stephen Hemminger79e57d32005-09-19 15:42:33 -07002301 struct sk_buff *skb = NULL;
Stephen Hemmingerd6532232007-09-19 15:36:42 -07002302 u16 count = (status & GMR_FS_LEN) >> 16;
2303
2304#ifdef SKY2_VLAN_TAG_USED
2305 /* Account for vlan tag */
2306 if (sky2->vlgrp && (status & GMR_FS_VLAN))
2307 count -= VLAN_HLEN;
2308#endif
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002309
2310 if (unlikely(netif_msg_rx_status(sky2)))
2311 printk(KERN_DEBUG PFX "%s: rx slot %u status 0x%x len %d\n",
shemminger@osdl.org497d7c82006-08-28 10:00:46 -07002312 dev->name, sky2->rx_next, status, length);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002313
Stephen Hemminger793b8832005-09-14 16:06:14 -07002314 sky2->rx_next = (sky2->rx_next + 1) % sky2->rx_pending;
Stephen Hemmingerd70cd512005-12-09 11:35:09 -08002315 prefetch(sky2->rx_ring + sky2->rx_next);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002316
Stephen Hemminger3b12e012007-09-26 17:58:47 -07002317 /* This chip has hardware problems that generates bogus status.
2318 * So do only marginal checking and expect higher level protocols
2319 * to handle crap frames.
2320 */
2321 if (sky2->hw->chip_id == CHIP_ID_YUKON_FE_P &&
2322 sky2->hw->chip_rev == CHIP_REV_YU_FE2_A0 &&
2323 length != count)
2324 goto okay;
2325
shemminger@osdl.org42eeea02005-11-30 11:45:13 -08002326 if (status & GMR_FS_ANY_ERR)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002327 goto error;
2328
shemminger@osdl.org42eeea02005-11-30 11:45:13 -08002329 if (!(status & GMR_FS_RX_OK))
2330 goto resubmit;
2331
Stephen Hemmingerd6532232007-09-19 15:36:42 -07002332 /* if length reported by DMA does not match PHY, packet was truncated */
2333 if (length != count)
Stephen Hemminger3b12e012007-09-26 17:58:47 -07002334 goto len_error;
Stephen Hemminger71749532007-07-09 15:33:40 -07002335
Stephen Hemminger3b12e012007-09-26 17:58:47 -07002336okay:
Stephen Hemminger14d02632006-09-26 11:57:43 -07002337 if (length < copybreak)
2338 skb = receive_copy(sky2, re, length);
2339 else
2340 skb = receive_new(sky2, re, length);
Stephen Hemminger793b8832005-09-14 16:06:14 -07002341resubmit:
Stephen Hemminger14d02632006-09-26 11:57:43 -07002342 sky2_rx_submit(sky2, re);
Stephen Hemminger79e57d32005-09-19 15:42:33 -07002343
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002344 return skb;
2345
Stephen Hemminger3b12e012007-09-26 17:58:47 -07002346len_error:
Stephen Hemminger71749532007-07-09 15:33:40 -07002347 /* Truncation of overlength packets
2348 causes PHY length to not match MAC length */
Stephen Hemminger7138a0f2007-10-11 19:48:22 -07002349 ++dev->stats.rx_length_errors;
Stephen Hemmingerd6532232007-09-19 15:36:42 -07002350 if (netif_msg_rx_err(sky2) && net_ratelimit())
Stephen Hemminger3b12e012007-09-26 17:58:47 -07002351 pr_info(PFX "%s: rx length error: status %#x length %d\n",
2352 dev->name, status, length);
Stephen Hemmingerd6532232007-09-19 15:36:42 -07002353 goto resubmit;
Stephen Hemminger71749532007-07-09 15:33:40 -07002354
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002355error:
Stephen Hemminger7138a0f2007-10-11 19:48:22 -07002356 ++dev->stats.rx_errors;
Stephen Hemmingerb6d77732006-10-17 10:24:16 -07002357 if (status & GMR_FS_RX_FF_OV) {
Stephen Hemminger7138a0f2007-10-11 19:48:22 -07002358 dev->stats.rx_over_errors++;
Stephen Hemmingerb6d77732006-10-17 10:24:16 -07002359 goto resubmit;
2360 }
Stephen Hemminger6e15b712005-12-20 15:08:09 -08002361
Stephen Hemminger3be92a72006-01-17 13:43:17 -08002362 if (netif_msg_rx_err(sky2) && net_ratelimit())
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002363 printk(KERN_INFO PFX "%s: rx error, status 0x%x length %d\n",
shemminger@osdl.org497d7c82006-08-28 10:00:46 -07002364 dev->name, status, length);
Stephen Hemminger793b8832005-09-14 16:06:14 -07002365
2366 if (status & (GMR_FS_LONG_ERR | GMR_FS_UN_SIZE))
Stephen Hemminger7138a0f2007-10-11 19:48:22 -07002367 dev->stats.rx_length_errors++;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002368 if (status & GMR_FS_FRAGMENT)
Stephen Hemminger7138a0f2007-10-11 19:48:22 -07002369 dev->stats.rx_frame_errors++;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002370 if (status & GMR_FS_CRC_ERR)
Stephen Hemminger7138a0f2007-10-11 19:48:22 -07002371 dev->stats.rx_crc_errors++;
Stephen Hemminger79e57d32005-09-19 15:42:33 -07002372
Stephen Hemminger793b8832005-09-14 16:06:14 -07002373 goto resubmit;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002374}
2375
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08002376/* Transmit complete */
2377static inline void sky2_tx_done(struct net_device *dev, u16 last)
Stephen Hemminger13b97b72005-12-09 11:35:03 -08002378{
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08002379 struct sky2_port *sky2 = netdev_priv(dev);
Stephen Hemminger302d1252006-01-17 13:43:20 -08002380
Stephen Hemminger49d4b8b2009-08-14 13:33:17 +00002381 if (netif_running(dev))
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08002382 sky2_tx_complete(sky2, last);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002383}
2384
Stephen Hemminger37e5a242009-06-17 07:30:39 +00002385static inline void sky2_skb_rx(const struct sky2_port *sky2,
2386 u32 status, struct sk_buff *skb)
2387{
2388#ifdef SKY2_VLAN_TAG_USED
2389 u16 vlan_tag = be16_to_cpu(sky2->rx_tag);
2390 if (sky2->vlgrp && (status & GMR_FS_VLAN)) {
2391 if (skb->ip_summed == CHECKSUM_NONE)
2392 vlan_hwaccel_receive_skb(skb, sky2->vlgrp, vlan_tag);
2393 else
2394 vlan_gro_receive(&sky2->hw->napi, sky2->vlgrp,
2395 vlan_tag, skb);
2396 return;
2397 }
2398#endif
2399 if (skb->ip_summed == CHECKSUM_NONE)
2400 netif_receive_skb(skb);
2401 else
2402 napi_gro_receive(&sky2->hw->napi, skb);
2403}
2404
Stephen Hemmingerbf15fe92009-06-17 07:30:36 +00002405static inline void sky2_rx_done(struct sky2_hw *hw, unsigned port,
2406 unsigned packets, unsigned bytes)
2407{
2408 if (packets) {
2409 struct net_device *dev = hw->dev[port];
2410
2411 dev->stats.rx_packets += packets;
2412 dev->stats.rx_bytes += bytes;
2413 dev->last_rx = jiffies;
2414 sky2_rx_update(netdev_priv(dev), rxqaddr[port]);
2415 }
2416}
2417
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08002418/* Process status response ring */
Stephen Hemminger26691832007-10-11 18:31:13 -07002419static int sky2_status_intr(struct sky2_hw *hw, int to_do, u16 idx)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002420{
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08002421 int work_done = 0;
Stephen Hemmingerbf15fe92009-06-17 07:30:36 +00002422 unsigned int total_bytes[2] = { 0 };
2423 unsigned int total_packets[2] = { 0 };
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002424
Stephen Hemmingeraf2a58a2005-12-09 11:35:04 -08002425 rmb();
Stephen Hemminger26691832007-10-11 18:31:13 -07002426 do {
Stephen Hemminger55c9dd32007-07-09 15:33:37 -07002427 struct sky2_port *sky2;
shemminger@osdl.org13210ce2005-11-30 11:45:14 -08002428 struct sky2_status_le *le = hw->st_le + hw->st_idx;
Stephen Hemmingerab5adec2007-11-05 15:52:09 -08002429 unsigned port;
shemminger@osdl.org13210ce2005-11-30 11:45:14 -08002430 struct net_device *dev;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002431 struct sk_buff *skb;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002432 u32 status;
2433 u16 length;
Stephen Hemmingerab5adec2007-11-05 15:52:09 -08002434 u8 opcode = le->opcode;
2435
2436 if (!(opcode & HW_OWNER))
2437 break;
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08002438
Stephen Hemmingercb5d9542006-05-08 15:11:29 -07002439 hw->st_idx = RING_NEXT(hw->st_idx, STATUS_RING_SIZE);
shemminger@osdl.orgbea86102005-10-26 12:16:10 -07002440
Stephen Hemmingerab5adec2007-11-05 15:52:09 -08002441 port = le->css & CSS_LINK_BIT;
Stephen Hemminger69161612007-06-04 17:23:26 -07002442 dev = hw->dev[port];
shemminger@osdl.org13210ce2005-11-30 11:45:14 -08002443 sky2 = netdev_priv(dev);
Stephen Hemmingerf65b1382006-09-06 12:45:02 -07002444 length = le16_to_cpu(le->length);
2445 status = le32_to_cpu(le->status);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002446
Stephen Hemmingerab5adec2007-11-05 15:52:09 -08002447 le->opcode = 0;
2448 switch (opcode & ~HW_OWNER) {
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002449 case OP_RXSTAT:
Stephen Hemmingerbf15fe92009-06-17 07:30:36 +00002450 total_packets[port]++;
2451 total_bytes[port] += length;
shemminger@osdl.org497d7c82006-08-28 10:00:46 -07002452 skb = sky2_receive(dev, length, status);
Stephen Hemminger3225b912007-05-14 12:38:12 -07002453 if (unlikely(!skb)) {
Stephen Hemminger7138a0f2007-10-11 19:48:22 -07002454 dev->stats.rx_dropped++;
Stephen Hemminger55c9dd32007-07-09 15:33:37 -07002455 break;
Stephen Hemminger3225b912007-05-14 12:38:12 -07002456 }
shemminger@osdl.org13210ce2005-11-30 11:45:14 -08002457
Stephen Hemminger69161612007-06-04 17:23:26 -07002458 /* This chip reports checksum status differently */
Stephen Hemminger05745c42007-09-19 15:36:45 -07002459 if (hw->flags & SKY2_HW_NEW_LE) {
Stephen Hemminger0ea065e2009-08-14 15:36:41 -07002460 if ((sky2->flags & SKY2_FLAG_RX_CHECKSUM) &&
Stephen Hemminger69161612007-06-04 17:23:26 -07002461 (le->css & (CSS_ISIPV4 | CSS_ISIPV6)) &&
2462 (le->css & CSS_TCPUDPCSOK))
2463 skb->ip_summed = CHECKSUM_UNNECESSARY;
2464 else
2465 skb->ip_summed = CHECKSUM_NONE;
2466 }
2467
shemminger@osdl.org13210ce2005-11-30 11:45:14 -08002468 skb->protocol = eth_type_trans(skb, dev);
shemminger@osdl.org13210ce2005-11-30 11:45:14 -08002469
Stephen Hemminger37e5a242009-06-17 07:30:39 +00002470 sky2_skb_rx(sky2, status, skb);
shemminger@osdl.org13210ce2005-11-30 11:45:14 -08002471
Stephen Hemminger22e11702006-07-12 15:23:48 -07002472 /* Stop after net poll weight */
shemminger@osdl.org13210ce2005-11-30 11:45:14 -08002473 if (++work_done >= to_do)
2474 goto exit_loop;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002475 break;
2476
shemminger@osdl.orgd1f13702005-09-27 15:02:57 -07002477#ifdef SKY2_VLAN_TAG_USED
2478 case OP_RXVLAN:
2479 sky2->rx_tag = length;
2480 break;
2481
2482 case OP_RXCHKSVLAN:
2483 sky2->rx_tag = length;
2484 /* fall through */
2485#endif
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002486 case OP_RXCHKS:
Stephen Hemminger0ea065e2009-08-14 15:36:41 -07002487 if (!(sky2->flags & SKY2_FLAG_RX_CHECKSUM))
Stephen Hemminger87418302007-03-08 12:42:30 -08002488 break;
2489
Stephen Hemminger05745c42007-09-19 15:36:45 -07002490 /* If this happens then driver assuming wrong format */
2491 if (unlikely(hw->flags & SKY2_HW_NEW_LE)) {
2492 if (net_ratelimit())
2493 printk(KERN_NOTICE "%s: unexpected"
2494 " checksum status\n",
2495 dev->name);
Stephen Hemminger69161612007-06-04 17:23:26 -07002496 break;
Stephen Hemminger05745c42007-09-19 15:36:45 -07002497 }
Stephen Hemminger69161612007-06-04 17:23:26 -07002498
Stephen Hemminger87418302007-03-08 12:42:30 -08002499 /* Both checksum counters are programmed to start at
2500 * the same offset, so unless there is a problem they
2501 * should match. This failure is an early indication that
2502 * hardware receive checksumming won't work.
2503 */
2504 if (likely(status >> 16 == (status & 0xffff))) {
2505 skb = sky2->rx_ring[sky2->rx_next].skb;
2506 skb->ip_summed = CHECKSUM_COMPLETE;
Anton Vorontsovb9389792009-06-26 09:28:42 -07002507 skb->csum = le16_to_cpu(status);
Stephen Hemminger87418302007-03-08 12:42:30 -08002508 } else {
2509 printk(KERN_NOTICE PFX "%s: hardware receive "
2510 "checksum problem (status = %#x)\n",
2511 dev->name, status);
Stephen Hemminger0ea065e2009-08-14 15:36:41 -07002512 sky2->flags &= ~SKY2_FLAG_RX_CHECKSUM;
2513
Stephen Hemminger87418302007-03-08 12:42:30 -08002514 sky2_write32(sky2->hw,
Stephen Hemminger69161612007-06-04 17:23:26 -07002515 Q_ADDR(rxqaddr[port], Q_CSR),
Stephen Hemminger87418302007-03-08 12:42:30 -08002516 BMU_DIS_RX_CHKSUM);
2517 }
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002518 break;
2519
2520 case OP_TXINDEXLE:
Stephen Hemminger13b97b72005-12-09 11:35:03 -08002521 /* TX index reports status for both ports */
Stephen Hemmingerf55925d2006-05-08 15:11:28 -07002522 sky2_tx_done(hw->dev[0], status & 0xfff);
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08002523 if (hw->dev[1])
2524 sky2_tx_done(hw->dev[1],
2525 ((status >> 24) & 0xff)
2526 | (u16)(length & 0xf) << 8);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002527 break;
2528
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002529 default:
2530 if (net_ratelimit())
Stephen Hemminger793b8832005-09-14 16:06:14 -07002531 printk(KERN_WARNING PFX
Stephen Hemmingerab5adec2007-11-05 15:52:09 -08002532 "unknown status opcode 0x%x\n", opcode);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002533 }
Stephen Hemminger26691832007-10-11 18:31:13 -07002534 } while (hw->st_idx != idx);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002535
Stephen Hemmingerfe2a24d2006-08-01 11:55:23 -07002536 /* Fully processed status ring so clear irq */
2537 sky2_write32(hw, STAT_CTRL, SC_STAT_CLR_IRQ);
2538
shemminger@osdl.org13210ce2005-11-30 11:45:14 -08002539exit_loop:
Stephen Hemmingerbf15fe92009-06-17 07:30:36 +00002540 sky2_rx_done(hw, 0, total_packets[0], total_bytes[0]);
2541 sky2_rx_done(hw, 1, total_packets[1], total_bytes[1]);
Stephen Hemminger22e11702006-07-12 15:23:48 -07002542
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08002543 return work_done;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002544}
2545
2546static void sky2_hw_error(struct sky2_hw *hw, unsigned port, u32 status)
2547{
2548 struct net_device *dev = hw->dev[port];
2549
Stephen Hemminger3be92a72006-01-17 13:43:17 -08002550 if (net_ratelimit())
2551 printk(KERN_INFO PFX "%s: hw error interrupt status 0x%x\n",
2552 dev->name, status);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002553
2554 if (status & Y2_IS_PAR_RD1) {
Stephen Hemminger3be92a72006-01-17 13:43:17 -08002555 if (net_ratelimit())
2556 printk(KERN_ERR PFX "%s: ram data read parity error\n",
2557 dev->name);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002558 /* Clear IRQ */
2559 sky2_write16(hw, RAM_BUFFER(port, B3_RI_CTRL), RI_CLR_RD_PERR);
2560 }
2561
2562 if (status & Y2_IS_PAR_WR1) {
Stephen Hemminger3be92a72006-01-17 13:43:17 -08002563 if (net_ratelimit())
2564 printk(KERN_ERR PFX "%s: ram data write parity error\n",
2565 dev->name);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002566
2567 sky2_write16(hw, RAM_BUFFER(port, B3_RI_CTRL), RI_CLR_WR_PERR);
2568 }
2569
2570 if (status & Y2_IS_PAR_MAC1) {
Stephen Hemminger3be92a72006-01-17 13:43:17 -08002571 if (net_ratelimit())
2572 printk(KERN_ERR PFX "%s: MAC parity error\n", dev->name);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002573 sky2_write8(hw, SK_REG(port, TX_GMF_CTRL_T), GMF_CLI_TX_PE);
2574 }
2575
2576 if (status & Y2_IS_PAR_RX1) {
Stephen Hemminger3be92a72006-01-17 13:43:17 -08002577 if (net_ratelimit())
2578 printk(KERN_ERR PFX "%s: RX parity error\n", dev->name);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002579 sky2_write32(hw, Q_ADDR(rxqaddr[port], Q_CSR), BMU_CLR_IRQ_PAR);
2580 }
2581
2582 if (status & Y2_IS_TCP_TXA1) {
Stephen Hemminger3be92a72006-01-17 13:43:17 -08002583 if (net_ratelimit())
2584 printk(KERN_ERR PFX "%s: TCP segmentation error\n",
2585 dev->name);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002586 sky2_write32(hw, Q_ADDR(txqaddr[port], Q_CSR), BMU_CLR_IRQ_TCP);
2587 }
2588}
2589
2590static void sky2_hw_intr(struct sky2_hw *hw)
2591{
Stephen Hemminger555382c2007-08-29 12:58:14 -07002592 struct pci_dev *pdev = hw->pdev;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002593 u32 status = sky2_read32(hw, B0_HWE_ISRC);
Stephen Hemminger555382c2007-08-29 12:58:14 -07002594 u32 hwmsk = sky2_read32(hw, B0_HWE_IMSK);
2595
2596 status &= hwmsk;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002597
Stephen Hemminger793b8832005-09-14 16:06:14 -07002598 if (status & Y2_IS_TIST_OV)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002599 sky2_write8(hw, GMAC_TI_ST_CTRL, GMT_ST_CLR_IRQ);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002600
2601 if (status & (Y2_IS_MST_ERR | Y2_IS_IRQ_STAT)) {
Stephen Hemminger793b8832005-09-14 16:06:14 -07002602 u16 pci_err;
2603
Stephen Hemminger82637e82008-01-23 19:16:04 -08002604 sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_ON);
Stephen Hemmingerb32f40c2007-11-27 10:57:27 -08002605 pci_err = sky2_pci_read16(hw, PCI_STATUS);
Stephen Hemminger3be92a72006-01-17 13:43:17 -08002606 if (net_ratelimit())
Stephen Hemminger555382c2007-08-29 12:58:14 -07002607 dev_err(&pdev->dev, "PCI hardware error (0x%x)\n",
Stephen Hemmingerb02a9252007-02-06 10:45:40 -08002608 pci_err);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002609
Stephen Hemmingerb32f40c2007-11-27 10:57:27 -08002610 sky2_pci_write16(hw, PCI_STATUS,
Stephen Hemminger167f53d2007-09-25 19:01:02 -07002611 pci_err | PCI_STATUS_ERROR_BITS);
Stephen Hemminger82637e82008-01-23 19:16:04 -08002612 sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_OFF);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002613 }
2614
2615 if (status & Y2_IS_PCI_EXP) {
shemminger@osdl.orgd571b692005-10-26 12:16:09 -07002616 /* PCI-Express uncorrectable Error occurred */
Stephen Hemminger555382c2007-08-29 12:58:14 -07002617 u32 err;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002618
Stephen Hemminger82637e82008-01-23 19:16:04 -08002619 sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_ON);
Stephen Hemminger7782c8c2007-11-27 11:02:32 -08002620 err = sky2_read32(hw, Y2_CFG_AER + PCI_ERR_UNCOR_STATUS);
2621 sky2_write32(hw, Y2_CFG_AER + PCI_ERR_UNCOR_STATUS,
2622 0xfffffffful);
Stephen Hemminger3be92a72006-01-17 13:43:17 -08002623 if (net_ratelimit())
Stephen Hemminger555382c2007-08-29 12:58:14 -07002624 dev_err(&pdev->dev, "PCI Express error (0x%x)\n", err);
Stephen Hemmingercf06ffb2007-11-05 15:52:13 -08002625
Stephen Hemminger7782c8c2007-11-27 11:02:32 -08002626 sky2_read32(hw, Y2_CFG_AER + PCI_ERR_UNCOR_STATUS);
Stephen Hemminger82637e82008-01-23 19:16:04 -08002627 sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_OFF);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002628 }
2629
2630 if (status & Y2_HWE_L1_MASK)
2631 sky2_hw_error(hw, 0, status);
2632 status >>= 8;
2633 if (status & Y2_HWE_L1_MASK)
2634 sky2_hw_error(hw, 1, status);
2635}
2636
2637static void sky2_mac_intr(struct sky2_hw *hw, unsigned port)
2638{
2639 struct net_device *dev = hw->dev[port];
2640 struct sky2_port *sky2 = netdev_priv(dev);
2641 u8 status = sky2_read8(hw, SK_REG(port, GMAC_IRQ_SRC));
2642
2643 if (netif_msg_intr(sky2))
2644 printk(KERN_INFO PFX "%s: mac interrupt status 0x%x\n",
2645 dev->name, status);
2646
Stephen Hemmingera3caead2007-05-14 12:38:13 -07002647 if (status & GM_IS_RX_CO_OV)
2648 gma_read16(hw, port, GM_RX_IRQ_SRC);
2649
2650 if (status & GM_IS_TX_CO_OV)
2651 gma_read16(hw, port, GM_TX_IRQ_SRC);
2652
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002653 if (status & GM_IS_RX_FF_OR) {
Stephen Hemminger7138a0f2007-10-11 19:48:22 -07002654 ++dev->stats.rx_fifo_errors;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002655 sky2_write8(hw, SK_REG(port, RX_GMF_CTRL_T), GMF_CLI_RX_FO);
2656 }
2657
2658 if (status & GM_IS_TX_FF_UR) {
Stephen Hemminger7138a0f2007-10-11 19:48:22 -07002659 ++dev->stats.tx_fifo_errors;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002660 sky2_write8(hw, SK_REG(port, TX_GMF_CTRL_T), GMF_CLI_TX_FU);
2661 }
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002662}
2663
Stephen Hemminger40b01722007-04-11 14:47:59 -07002664/* This should never happen it is a bug. */
Stephen Hemmingerc1197312009-08-18 15:17:07 +00002665static void sky2_le_error(struct sky2_hw *hw, unsigned port, u16 q)
Stephen Hemmingerd2579242006-03-20 15:48:22 -08002666{
2667 struct net_device *dev = hw->dev[port];
Stephen Hemmingerc1197312009-08-18 15:17:07 +00002668 u16 idx = sky2_read16(hw, Y2_QADDR(q, PREF_UNIT_GET_IDX));
Stephen Hemmingerd2579242006-03-20 15:48:22 -08002669
Stephen Hemmingerc1197312009-08-18 15:17:07 +00002670 dev_err(&hw->pdev->dev, PFX
2671 "%s: descriptor error q=%#x get=%u put=%u\n",
2672 dev->name, (unsigned) q, (unsigned) idx,
2673 (unsigned) sky2_read16(hw, Y2_QADDR(q, PREF_UNIT_PUT_IDX)));
Stephen Hemmingerd2579242006-03-20 15:48:22 -08002674
Stephen Hemminger40b01722007-04-11 14:47:59 -07002675 sky2_write32(hw, Q_ADDR(q, Q_CSR), BMU_CLR_IRQ_CHK);
Stephen Hemmingerd2579242006-03-20 15:48:22 -08002676}
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08002677
Stephen Hemminger75e80682007-09-19 15:36:46 -07002678static int sky2_rx_hung(struct net_device *dev)
2679{
2680 struct sky2_port *sky2 = netdev_priv(dev);
2681 struct sky2_hw *hw = sky2->hw;
2682 unsigned port = sky2->port;
2683 unsigned rxq = rxqaddr[port];
2684 u32 mac_rp = sky2_read32(hw, SK_REG(port, RX_GMF_RP));
2685 u8 mac_lev = sky2_read8(hw, SK_REG(port, RX_GMF_RLEV));
2686 u8 fifo_rp = sky2_read8(hw, Q_ADDR(rxq, Q_RP));
2687 u8 fifo_lev = sky2_read8(hw, Q_ADDR(rxq, Q_RL));
2688
2689 /* If idle and MAC or PCI is stuck */
2690 if (sky2->check.last == dev->last_rx &&
2691 ((mac_rp == sky2->check.mac_rp &&
2692 mac_lev != 0 && mac_lev >= sky2->check.mac_lev) ||
2693 /* Check if the PCI RX hang */
2694 (fifo_rp == sky2->check.fifo_rp &&
2695 fifo_lev != 0 && fifo_lev >= sky2->check.fifo_lev))) {
2696 printk(KERN_DEBUG PFX "%s: hung mac %d:%d fifo %d (%d:%d)\n",
2697 dev->name, mac_lev, mac_rp, fifo_lev, fifo_rp,
2698 sky2_read8(hw, Q_ADDR(rxq, Q_WP)));
2699 return 1;
2700 } else {
2701 sky2->check.last = dev->last_rx;
2702 sky2->check.mac_rp = mac_rp;
2703 sky2->check.mac_lev = mac_lev;
2704 sky2->check.fifo_rp = fifo_rp;
2705 sky2->check.fifo_lev = fifo_lev;
2706 return 0;
2707 }
2708}
2709
Stephen Hemminger32c2c302007-08-21 14:34:03 -07002710static void sky2_watchdog(unsigned long arg)
Stephen Hemmingerd27ed382006-04-25 10:58:51 -07002711{
Stephen Hemminger01bd7562006-05-08 15:11:30 -07002712 struct sky2_hw *hw = (struct sky2_hw *) arg;
Stephen Hemmingerd27ed382006-04-25 10:58:51 -07002713
Stephen Hemminger75e80682007-09-19 15:36:46 -07002714 /* Check for lost IRQ once a second */
Stephen Hemminger32c2c302007-08-21 14:34:03 -07002715 if (sky2_read32(hw, B0_ISRC)) {
Stephen Hemmingerbea33482007-10-03 16:41:36 -07002716 napi_schedule(&hw->napi);
Stephen Hemminger75e80682007-09-19 15:36:46 -07002717 } else {
2718 int i, active = 0;
2719
2720 for (i = 0; i < hw->ports; i++) {
Stephen Hemmingerbea33482007-10-03 16:41:36 -07002721 struct net_device *dev = hw->dev[i];
Stephen Hemminger75e80682007-09-19 15:36:46 -07002722 if (!netif_running(dev))
2723 continue;
2724 ++active;
2725
2726 /* For chips with Rx FIFO, check if stuck */
Stephen Hemminger39dbd952008-02-04 19:45:13 -08002727 if ((hw->flags & SKY2_HW_RAM_BUFFER) &&
Stephen Hemminger75e80682007-09-19 15:36:46 -07002728 sky2_rx_hung(dev)) {
2729 pr_info(PFX "%s: receiver hang detected\n",
2730 dev->name);
2731 schedule_work(&hw->restart_work);
2732 return;
2733 }
2734 }
2735
2736 if (active == 0)
2737 return;
Stephen Hemminger32c2c302007-08-21 14:34:03 -07002738 }
2739
Stephen Hemminger75e80682007-09-19 15:36:46 -07002740 mod_timer(&hw->watchdog_timer, round_jiffies(jiffies + HZ));
Stephen Hemmingerd27ed382006-04-25 10:58:51 -07002741}
2742
Stephen Hemminger40b01722007-04-11 14:47:59 -07002743/* Hardware/software error handling */
2744static void sky2_err_intr(struct sky2_hw *hw, u32 status)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002745{
Stephen Hemminger40b01722007-04-11 14:47:59 -07002746 if (net_ratelimit())
2747 dev_warn(&hw->pdev->dev, "error interrupt status=%#x\n", status);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002748
Stephen Hemminger1e5f1282006-05-08 15:11:27 -07002749 if (status & Y2_IS_HW_ERR)
2750 sky2_hw_intr(hw);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002751
Stephen Hemminger1e5f1282006-05-08 15:11:27 -07002752 if (status & Y2_IS_IRQ_MAC1)
2753 sky2_mac_intr(hw, 0);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002754
Stephen Hemminger1e5f1282006-05-08 15:11:27 -07002755 if (status & Y2_IS_IRQ_MAC2)
2756 sky2_mac_intr(hw, 1);
Stephen Hemmingerd2579242006-03-20 15:48:22 -08002757
Stephen Hemminger1e5f1282006-05-08 15:11:27 -07002758 if (status & Y2_IS_CHK_RX1)
Stephen Hemmingerc1197312009-08-18 15:17:07 +00002759 sky2_le_error(hw, 0, Q_R1);
Stephen Hemmingerd2579242006-03-20 15:48:22 -08002760
Stephen Hemminger1e5f1282006-05-08 15:11:27 -07002761 if (status & Y2_IS_CHK_RX2)
Stephen Hemmingerc1197312009-08-18 15:17:07 +00002762 sky2_le_error(hw, 1, Q_R2);
Stephen Hemmingerd2579242006-03-20 15:48:22 -08002763
Stephen Hemminger1e5f1282006-05-08 15:11:27 -07002764 if (status & Y2_IS_CHK_TXA1)
Stephen Hemmingerc1197312009-08-18 15:17:07 +00002765 sky2_le_error(hw, 0, Q_XA1);
Stephen Hemmingerd2579242006-03-20 15:48:22 -08002766
Stephen Hemminger1e5f1282006-05-08 15:11:27 -07002767 if (status & Y2_IS_CHK_TXA2)
Stephen Hemmingerc1197312009-08-18 15:17:07 +00002768 sky2_le_error(hw, 1, Q_XA2);
Stephen Hemminger40b01722007-04-11 14:47:59 -07002769}
2770
Stephen Hemmingerbea33482007-10-03 16:41:36 -07002771static int sky2_poll(struct napi_struct *napi, int work_limit)
Stephen Hemminger40b01722007-04-11 14:47:59 -07002772{
Stephen Hemmingerbea33482007-10-03 16:41:36 -07002773 struct sky2_hw *hw = container_of(napi, struct sky2_hw, napi);
Stephen Hemminger40b01722007-04-11 14:47:59 -07002774 u32 status = sky2_read32(hw, B0_Y2_SP_EISR);
David S. Miller6f535762007-10-11 18:08:29 -07002775 int work_done = 0;
Stephen Hemminger26691832007-10-11 18:31:13 -07002776 u16 idx;
Stephen Hemminger40b01722007-04-11 14:47:59 -07002777
2778 if (unlikely(status & Y2_IS_ERROR))
2779 sky2_err_intr(hw, status);
2780
2781 if (status & Y2_IS_IRQ_PHY1)
2782 sky2_phy_intr(hw, 0);
2783
2784 if (status & Y2_IS_IRQ_PHY2)
2785 sky2_phy_intr(hw, 1);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002786
Stephen Hemminger26691832007-10-11 18:31:13 -07002787 while ((idx = sky2_read16(hw, STAT_PUT_IDX)) != hw->st_idx) {
2788 work_done += sky2_status_intr(hw, work_limit - work_done, idx);
Stephen Hemminger1e5f1282006-05-08 15:11:27 -07002789
David S. Miller6f535762007-10-11 18:08:29 -07002790 if (work_done >= work_limit)
Stephen Hemminger26691832007-10-11 18:31:13 -07002791 goto done;
Stephen Hemmingerfe2a24d2006-08-01 11:55:23 -07002792 }
David S. Miller6f535762007-10-11 18:08:29 -07002793
Stephen Hemminger26691832007-10-11 18:31:13 -07002794 napi_complete(napi);
2795 sky2_read32(hw, B0_Y2_SP_LISR);
2796done:
2797
Stephen Hemmingerbea33482007-10-03 16:41:36 -07002798 return work_done;
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08002799}
2800
David Howells7d12e782006-10-05 14:55:46 +01002801static irqreturn_t sky2_intr(int irq, void *dev_id)
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08002802{
2803 struct sky2_hw *hw = dev_id;
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08002804 u32 status;
2805
2806 /* Reading this mask interrupts as side effect */
2807 status = sky2_read32(hw, B0_Y2_SP_ISRC2);
2808 if (status == 0 || status == ~0)
2809 return IRQ_NONE;
2810
2811 prefetch(&hw->st_le[hw->st_idx]);
Stephen Hemmingerbea33482007-10-03 16:41:36 -07002812
2813 napi_schedule(&hw->napi);
Stephen Hemminger793b8832005-09-14 16:06:14 -07002814
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002815 return IRQ_HANDLED;
2816}
2817
2818#ifdef CONFIG_NET_POLL_CONTROLLER
2819static void sky2_netpoll(struct net_device *dev)
2820{
2821 struct sky2_port *sky2 = netdev_priv(dev);
2822
Stephen Hemmingerbea33482007-10-03 16:41:36 -07002823 napi_schedule(&sky2->hw->napi);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002824}
2825#endif
2826
2827/* Chip internal frequency for clock calculations */
Stephen Hemminger05745c42007-09-19 15:36:45 -07002828static u32 sky2_mhz(const struct sky2_hw *hw)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002829{
Stephen Hemminger793b8832005-09-14 16:06:14 -07002830 switch (hw->chip_id) {
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002831 case CHIP_ID_YUKON_EC:
shemminger@osdl.org5a5b1ea2005-11-30 11:45:15 -08002832 case CHIP_ID_YUKON_EC_U:
Stephen Hemminger93745492007-02-06 10:45:43 -08002833 case CHIP_ID_YUKON_EX:
Stephen Hemmingered4d4162008-01-10 16:14:14 -08002834 case CHIP_ID_YUKON_SUPR:
Stephen Hemminger0ce8b982008-06-17 09:04:27 -07002835 case CHIP_ID_YUKON_UL_2:
Stephen Hemminger05745c42007-09-19 15:36:45 -07002836 return 125;
2837
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002838 case CHIP_ID_YUKON_FE:
Stephen Hemminger05745c42007-09-19 15:36:45 -07002839 return 100;
2840
2841 case CHIP_ID_YUKON_FE_P:
2842 return 50;
2843
2844 case CHIP_ID_YUKON_XL:
2845 return 156;
2846
2847 default:
2848 BUG();
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002849 }
2850}
2851
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002852static inline u32 sky2_us2clk(const struct sky2_hw *hw, u32 us)
2853{
Stephen Hemmingerfb173582005-12-09 11:34:56 -08002854 return sky2_mhz(hw) * us;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002855}
2856
Stephen Hemmingerfb173582005-12-09 11:34:56 -08002857static inline u32 sky2_clk2us(const struct sky2_hw *hw, u32 clk)
2858{
2859 return clk / sky2_mhz(hw);
2860}
2861
2862
Stephen Hemmingere3173832007-02-06 10:45:39 -08002863static int __devinit sky2_init(struct sky2_hw *hw)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002864{
Stephen Hemmingerb89165f2006-09-06 12:44:53 -07002865 u8 t8;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002866
Stephen Hemminger167f53d2007-09-25 19:01:02 -07002867 /* Enable all clocks and check for bad PCI access */
Stephen Hemmingerb32f40c2007-11-27 10:57:27 -08002868 sky2_pci_write32(hw, PCI_DEV_REG3, 0);
Stephen Hemminger451af332007-06-04 17:23:24 -07002869
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002870 sky2_write8(hw, B0_CTST, CS_RST_CLR);
Stephen Hemminger08c06d82006-01-30 11:37:54 -08002871
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002872 hw->chip_id = sky2_read8(hw, B2_CHIP_ID);
Stephen Hemmingerea76e632007-09-19 15:36:44 -07002873 hw->chip_rev = (sky2_read8(hw, B2_MAC_CFG) & CFG_CHIP_R_MSK) >> 4;
2874
2875 switch(hw->chip_id) {
2876 case CHIP_ID_YUKON_XL:
Stephen Hemminger39dbd952008-02-04 19:45:13 -08002877 hw->flags = SKY2_HW_GIGABIT | SKY2_HW_NEWER_PHY;
Stephen Hemmingerea76e632007-09-19 15:36:44 -07002878 break;
2879
2880 case CHIP_ID_YUKON_EC_U:
2881 hw->flags = SKY2_HW_GIGABIT
2882 | SKY2_HW_NEWER_PHY
2883 | SKY2_HW_ADV_POWER_CTL;
2884 break;
2885
2886 case CHIP_ID_YUKON_EX:
2887 hw->flags = SKY2_HW_GIGABIT
2888 | SKY2_HW_NEWER_PHY
2889 | SKY2_HW_NEW_LE
2890 | SKY2_HW_ADV_POWER_CTL;
2891
2892 /* New transmit checksum */
2893 if (hw->chip_rev != CHIP_REV_YU_EX_B0)
2894 hw->flags |= SKY2_HW_AUTO_TX_SUM;
2895 break;
2896
2897 case CHIP_ID_YUKON_EC:
2898 /* This rev is really old, and requires untested workarounds */
2899 if (hw->chip_rev == CHIP_REV_YU_EC_A1) {
2900 dev_err(&hw->pdev->dev, "unsupported revision Yukon-EC rev A1\n");
2901 return -EOPNOTSUPP;
2902 }
Stephen Hemminger39dbd952008-02-04 19:45:13 -08002903 hw->flags = SKY2_HW_GIGABIT;
Stephen Hemmingerea76e632007-09-19 15:36:44 -07002904 break;
2905
2906 case CHIP_ID_YUKON_FE:
Stephen Hemmingerea76e632007-09-19 15:36:44 -07002907 break;
2908
Stephen Hemminger05745c42007-09-19 15:36:45 -07002909 case CHIP_ID_YUKON_FE_P:
2910 hw->flags = SKY2_HW_NEWER_PHY
2911 | SKY2_HW_NEW_LE
2912 | SKY2_HW_AUTO_TX_SUM
2913 | SKY2_HW_ADV_POWER_CTL;
2914 break;
Stephen Hemmingered4d4162008-01-10 16:14:14 -08002915
2916 case CHIP_ID_YUKON_SUPR:
2917 hw->flags = SKY2_HW_GIGABIT
2918 | SKY2_HW_NEWER_PHY
2919 | SKY2_HW_NEW_LE
2920 | SKY2_HW_AUTO_TX_SUM
2921 | SKY2_HW_ADV_POWER_CTL;
2922 break;
2923
Stephen Hemminger0ce8b982008-06-17 09:04:27 -07002924 case CHIP_ID_YUKON_UL_2:
2925 hw->flags = SKY2_HW_GIGABIT
2926 | SKY2_HW_ADV_POWER_CTL;
2927 break;
2928
Stephen Hemmingerea76e632007-09-19 15:36:44 -07002929 default:
Stephen Hemmingerb02a9252007-02-06 10:45:40 -08002930 dev_err(&hw->pdev->dev, "unsupported chip type 0x%x\n",
2931 hw->chip_id);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002932 return -EOPNOTSUPP;
2933 }
2934
Stephen Hemmingere3173832007-02-06 10:45:39 -08002935 hw->pmd_type = sky2_read8(hw, B2_PMD_TYP);
Stephen Hemmingerea76e632007-09-19 15:36:44 -07002936 if (hw->pmd_type == 'L' || hw->pmd_type == 'S' || hw->pmd_type == 'P')
2937 hw->flags |= SKY2_HW_FIBRE_PHY;
2938
Stephen Hemmingere3173832007-02-06 10:45:39 -08002939 hw->ports = 1;
2940 t8 = sky2_read8(hw, B2_Y2_HW_RES);
2941 if ((t8 & CFG_DUAL_MAC_MSK) == CFG_DUAL_MAC_MSK) {
2942 if (!(sky2_read8(hw, B2_Y2_CLK_GATE) & Y2_STATUS_LNK2_INAC))
2943 ++hw->ports;
2944 }
2945
2946 return 0;
2947}
2948
2949static void sky2_reset(struct sky2_hw *hw)
2950{
Stephen Hemminger555382c2007-08-29 12:58:14 -07002951 struct pci_dev *pdev = hw->pdev;
Stephen Hemmingere3173832007-02-06 10:45:39 -08002952 u16 status;
Stephen Hemminger555382c2007-08-29 12:58:14 -07002953 int i, cap;
2954 u32 hwe_mask = Y2_HWE_ALL_MASK;
Stephen Hemmingere3173832007-02-06 10:45:39 -08002955
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002956 /* disable ASF */
Stephen Hemminger4f44d8b2007-04-11 14:48:00 -07002957 if (hw->chip_id == CHIP_ID_YUKON_EX) {
2958 status = sky2_read16(hw, HCU_CCSR);
2959 status &= ~(HCU_CCSR_AHB_RST | HCU_CCSR_CPU_RST_MODE |
2960 HCU_CCSR_UC_STATE_MSK);
2961 sky2_write16(hw, HCU_CCSR, status);
2962 } else
2963 sky2_write8(hw, B28_Y2_ASF_STAT_CMD, Y2_ASF_RESET);
2964 sky2_write16(hw, B0_CTST, Y2_ASF_DISABLE);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002965
2966 /* do a SW reset */
2967 sky2_write8(hw, B0_CTST, CS_RST_SET);
2968 sky2_write8(hw, B0_CTST, CS_RST_CLR);
2969
Stephen Hemmingerac93a392007-11-05 15:52:08 -08002970 /* allow writes to PCI config */
2971 sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_ON);
2972
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002973 /* clear PCI errors, if any */
Stephen Hemmingerb32f40c2007-11-27 10:57:27 -08002974 status = sky2_pci_read16(hw, PCI_STATUS);
Stephen Hemminger167f53d2007-09-25 19:01:02 -07002975 status |= PCI_STATUS_ERROR_BITS;
Stephen Hemmingerb32f40c2007-11-27 10:57:27 -08002976 sky2_pci_write16(hw, PCI_STATUS, status);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002977
2978 sky2_write8(hw, B0_CTST, CS_MRST_CLR);
2979
Stephen Hemminger555382c2007-08-29 12:58:14 -07002980 cap = pci_find_capability(pdev, PCI_CAP_ID_EXP);
2981 if (cap) {
Stephen Hemminger7782c8c2007-11-27 11:02:32 -08002982 sky2_write32(hw, Y2_CFG_AER + PCI_ERR_UNCOR_STATUS,
2983 0xfffffffful);
Stephen Hemminger7bd656d2006-10-09 14:40:38 -07002984
Stephen Hemminger555382c2007-08-29 12:58:14 -07002985 /* If error bit is stuck on ignore it */
2986 if (sky2_read32(hw, B0_HWE_ISRC) & Y2_IS_PCI_EXP)
2987 dev_info(&pdev->dev, "ignoring stuck error report bit\n");
Stephen Hemminger7782c8c2007-11-27 11:02:32 -08002988 else
Stephen Hemminger555382c2007-08-29 12:58:14 -07002989 hwe_mask |= Y2_IS_PCI_EXP;
2990 }
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002991
Stephen Hemmingerae306cc2006-12-20 13:06:36 -08002992 sky2_power_on(hw);
Stephen Hemminger82637e82008-01-23 19:16:04 -08002993 sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_OFF);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002994
2995 for (i = 0; i < hw->ports; i++) {
2996 sky2_write8(hw, SK_REG(i, GMAC_LINK_CTRL), GMLC_RST_SET);
2997 sky2_write8(hw, SK_REG(i, GMAC_LINK_CTRL), GMLC_RST_CLR);
Stephen Hemminger69161612007-06-04 17:23:26 -07002998
Stephen Hemmingered4d4162008-01-10 16:14:14 -08002999 if (hw->chip_id == CHIP_ID_YUKON_EX ||
3000 hw->chip_id == CHIP_ID_YUKON_SUPR)
Stephen Hemminger69161612007-06-04 17:23:26 -07003001 sky2_write16(hw, SK_REG(i, GMAC_CTRL),
3002 GMC_BYP_MACSECRX_ON | GMC_BYP_MACSECTX_ON
3003 | GMC_BYP_RETR_ON);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003004 }
3005
Stephen Hemminger793b8832005-09-14 16:06:14 -07003006 /* Clear I2C IRQ noise */
3007 sky2_write32(hw, B2_I2C_IRQ, 1);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003008
3009 /* turn off hardware timer (unused) */
3010 sky2_write8(hw, B2_TI_CTRL, TIM_STOP);
3011 sky2_write8(hw, B2_TI_CTRL, TIM_CLR_IRQ);
Stephen Hemminger793b8832005-09-14 16:06:14 -07003012
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003013 sky2_write8(hw, B0_Y2LED, LED_STAT_ON);
3014
Stephen Hemminger69634ee2005-12-09 11:35:06 -08003015 /* Turn off descriptor polling */
3016 sky2_write32(hw, B28_DPT_CTRL, DPT_STOP);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003017
3018 /* Turn off receive timestamp */
3019 sky2_write8(hw, GMAC_TI_ST_CTRL, GMT_ST_STOP);
Stephen Hemminger793b8832005-09-14 16:06:14 -07003020 sky2_write8(hw, GMAC_TI_ST_CTRL, GMT_ST_CLR_IRQ);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003021
3022 /* enable the Tx Arbiters */
3023 for (i = 0; i < hw->ports; i++)
3024 sky2_write8(hw, SK_REG(i, TXA_CTRL), TXA_ENA_ARB);
3025
3026 /* Initialize ram interface */
3027 for (i = 0; i < hw->ports; i++) {
Stephen Hemminger793b8832005-09-14 16:06:14 -07003028 sky2_write8(hw, RAM_BUFFER(i, B3_RI_CTRL), RI_RST_CLR);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003029
3030 sky2_write8(hw, RAM_BUFFER(i, B3_RI_WTO_R1), SK_RI_TO_53);
3031 sky2_write8(hw, RAM_BUFFER(i, B3_RI_WTO_XA1), SK_RI_TO_53);
3032 sky2_write8(hw, RAM_BUFFER(i, B3_RI_WTO_XS1), SK_RI_TO_53);
3033 sky2_write8(hw, RAM_BUFFER(i, B3_RI_RTO_R1), SK_RI_TO_53);
3034 sky2_write8(hw, RAM_BUFFER(i, B3_RI_RTO_XA1), SK_RI_TO_53);
3035 sky2_write8(hw, RAM_BUFFER(i, B3_RI_RTO_XS1), SK_RI_TO_53);
3036 sky2_write8(hw, RAM_BUFFER(i, B3_RI_WTO_R2), SK_RI_TO_53);
3037 sky2_write8(hw, RAM_BUFFER(i, B3_RI_WTO_XA2), SK_RI_TO_53);
3038 sky2_write8(hw, RAM_BUFFER(i, B3_RI_WTO_XS2), SK_RI_TO_53);
3039 sky2_write8(hw, RAM_BUFFER(i, B3_RI_RTO_R2), SK_RI_TO_53);
3040 sky2_write8(hw, RAM_BUFFER(i, B3_RI_RTO_XA2), SK_RI_TO_53);
3041 sky2_write8(hw, RAM_BUFFER(i, B3_RI_RTO_XS2), SK_RI_TO_53);
3042 }
3043
Stephen Hemminger555382c2007-08-29 12:58:14 -07003044 sky2_write32(hw, B0_HWE_IMSK, hwe_mask);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003045
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003046 for (i = 0; i < hw->ports; i++)
shemminger@osdl.orgd3bcfbe2006-08-28 10:00:51 -07003047 sky2_gmac_reset(hw, i);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003048
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003049 memset(hw->st_le, 0, STATUS_LE_BYTES);
3050 hw->st_idx = 0;
3051
3052 sky2_write32(hw, STAT_CTRL, SC_STAT_RST_SET);
3053 sky2_write32(hw, STAT_CTRL, SC_STAT_RST_CLR);
3054
3055 sky2_write32(hw, STAT_LIST_ADDR_LO, hw->st_dma);
Stephen Hemminger793b8832005-09-14 16:06:14 -07003056 sky2_write32(hw, STAT_LIST_ADDR_HI, (u64) hw->st_dma >> 32);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003057
3058 /* Set the list last index */
Stephen Hemminger793b8832005-09-14 16:06:14 -07003059 sky2_write16(hw, STAT_LAST_IDX, STATUS_RING_SIZE - 1);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003060
Stephen Hemminger290d4de2006-03-20 15:48:15 -08003061 sky2_write16(hw, STAT_TX_IDX_TH, 10);
3062 sky2_write8(hw, STAT_FIFO_WM, 16);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003063
Stephen Hemminger290d4de2006-03-20 15:48:15 -08003064 /* set Status-FIFO ISR watermark */
3065 if (hw->chip_id == CHIP_ID_YUKON_XL && hw->chip_rev == 0)
3066 sky2_write8(hw, STAT_FIFO_ISR_WM, 4);
3067 else
3068 sky2_write8(hw, STAT_FIFO_ISR_WM, 16);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003069
Stephen Hemminger290d4de2006-03-20 15:48:15 -08003070 sky2_write32(hw, STAT_TX_TIMER_INI, sky2_us2clk(hw, 1000));
Stephen Hemminger77b3d6a2006-03-20 15:48:18 -08003071 sky2_write32(hw, STAT_ISR_TIMER_INI, sky2_us2clk(hw, 20));
3072 sky2_write32(hw, STAT_LEV_TIMER_INI, sky2_us2clk(hw, 100));
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003073
Stephen Hemminger793b8832005-09-14 16:06:14 -07003074 /* enable status unit */
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003075 sky2_write32(hw, STAT_CTRL, SC_STAT_OP_ON);
3076
3077 sky2_write8(hw, STAT_TX_TIMER_CTRL, TIM_START);
3078 sky2_write8(hw, STAT_LEV_TIMER_CTRL, TIM_START);
3079 sky2_write8(hw, STAT_ISR_TIMER_CTRL, TIM_START);
Stephen Hemmingere3173832007-02-06 10:45:39 -08003080}
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003081
Stephen Hemmingeraf18d8b2009-08-14 15:31:25 -07003082/* Take device down (offline).
3083 * Equivalent to doing dev_stop() but this does not
3084 * inform upper layers of the transistion.
3085 */
3086static void sky2_detach(struct net_device *dev)
3087{
3088 if (netif_running(dev)) {
3089 netif_device_detach(dev); /* stop txq */
3090 sky2_down(dev);
3091 }
3092}
3093
3094/* Bring device back after doing sky2_detach */
3095static int sky2_reattach(struct net_device *dev)
3096{
3097 int err = 0;
3098
3099 if (netif_running(dev)) {
3100 err = sky2_up(dev);
3101 if (err) {
3102 printk(KERN_INFO PFX "%s: could not restart %d\n",
3103 dev->name, err);
3104 dev_close(dev);
3105 } else {
3106 netif_device_attach(dev);
3107 sky2_set_multicast(dev);
3108 }
3109 }
3110
3111 return err;
3112}
3113
Stephen Hemminger81906792007-02-15 16:40:33 -08003114static void sky2_restart(struct work_struct *work)
3115{
3116 struct sky2_hw *hw = container_of(work, struct sky2_hw, restart_work);
Stephen Hemmingeraf18d8b2009-08-14 15:31:25 -07003117 int i;
Stephen Hemminger81906792007-02-15 16:40:33 -08003118
Stephen Hemminger81906792007-02-15 16:40:33 -08003119 rtnl_lock();
Stephen Hemmingeraf18d8b2009-08-14 15:31:25 -07003120 for (i = 0; i < hw->ports; i++)
3121 sky2_detach(hw->dev[i]);
Stephen Hemminger81906792007-02-15 16:40:33 -08003122
Stephen Hemminger8cfcbe92007-12-03 17:02:17 -08003123 napi_disable(&hw->napi);
3124 sky2_write32(hw, B0_IMSK, 0);
Stephen Hemminger81906792007-02-15 16:40:33 -08003125 sky2_reset(hw);
3126 sky2_write32(hw, B0_IMSK, Y2_IS_BASE);
Stephen Hemminger6de16232007-10-17 13:26:42 -07003127 napi_enable(&hw->napi);
Stephen Hemminger81906792007-02-15 16:40:33 -08003128
Stephen Hemmingeraf18d8b2009-08-14 15:31:25 -07003129 for (i = 0; i < hw->ports; i++)
3130 sky2_reattach(hw->dev[i]);
Stephen Hemminger81906792007-02-15 16:40:33 -08003131
Stephen Hemminger81906792007-02-15 16:40:33 -08003132 rtnl_unlock();
3133}
3134
Stephen Hemmingere3173832007-02-06 10:45:39 -08003135static inline u8 sky2_wol_supported(const struct sky2_hw *hw)
3136{
3137 return sky2_is_copper(hw) ? (WAKE_PHY | WAKE_MAGIC) : 0;
3138}
3139
3140static void sky2_get_wol(struct net_device *dev, struct ethtool_wolinfo *wol)
3141{
3142 const struct sky2_port *sky2 = netdev_priv(dev);
3143
3144 wol->supported = sky2_wol_supported(sky2->hw);
3145 wol->wolopts = sky2->wol;
3146}
3147
3148static int sky2_set_wol(struct net_device *dev, struct ethtool_wolinfo *wol)
3149{
3150 struct sky2_port *sky2 = netdev_priv(dev);
3151 struct sky2_hw *hw = sky2->hw;
3152
Rafael J. Wysocki9d731d72008-10-12 20:59:48 -07003153 if ((wol->wolopts & ~sky2_wol_supported(sky2->hw))
3154 || !device_can_wakeup(&hw->pdev->dev))
Stephen Hemmingere3173832007-02-06 10:45:39 -08003155 return -EOPNOTSUPP;
3156
3157 sky2->wol = wol->wolopts;
3158
Stephen Hemminger05745c42007-09-19 15:36:45 -07003159 if (hw->chip_id == CHIP_ID_YUKON_EC_U ||
3160 hw->chip_id == CHIP_ID_YUKON_EX ||
3161 hw->chip_id == CHIP_ID_YUKON_FE_P)
Stephen Hemmingere3173832007-02-06 10:45:39 -08003162 sky2_write32(hw, B0_CTST, sky2->wol
3163 ? Y2_HW_WOL_ON : Y2_HW_WOL_OFF);
3164
Rafael J. Wysocki9d731d72008-10-12 20:59:48 -07003165 device_set_wakeup_enable(&hw->pdev->dev, sky2->wol);
3166
Stephen Hemmingere3173832007-02-06 10:45:39 -08003167 if (!netif_running(dev))
3168 sky2_wol_init(sky2);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003169 return 0;
3170}
3171
Stephen Hemminger28bd1812006-01-17 13:43:19 -08003172static u32 sky2_supported_modes(const struct sky2_hw *hw)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003173{
Stephen Hemmingerb89165f2006-09-06 12:44:53 -07003174 if (sky2_is_copper(hw)) {
3175 u32 modes = SUPPORTED_10baseT_Half
3176 | SUPPORTED_10baseT_Full
3177 | SUPPORTED_100baseT_Half
3178 | SUPPORTED_100baseT_Full
3179 | SUPPORTED_Autoneg | SUPPORTED_TP;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003180
Stephen Hemmingerea76e632007-09-19 15:36:44 -07003181 if (hw->flags & SKY2_HW_GIGABIT)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003182 modes |= SUPPORTED_1000baseT_Half
Stephen Hemmingerb89165f2006-09-06 12:44:53 -07003183 | SUPPORTED_1000baseT_Full;
3184 return modes;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003185 } else
Stephen Hemmingerb89165f2006-09-06 12:44:53 -07003186 return SUPPORTED_1000baseT_Half
3187 | SUPPORTED_1000baseT_Full
3188 | SUPPORTED_Autoneg
3189 | SUPPORTED_FIBRE;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003190}
3191
Stephen Hemminger793b8832005-09-14 16:06:14 -07003192static int sky2_get_settings(struct net_device *dev, struct ethtool_cmd *ecmd)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003193{
3194 struct sky2_port *sky2 = netdev_priv(dev);
3195 struct sky2_hw *hw = sky2->hw;
3196
3197 ecmd->transceiver = XCVR_INTERNAL;
3198 ecmd->supported = sky2_supported_modes(hw);
3199 ecmd->phy_address = PHY_ADDR_MARV;
Stephen Hemmingerb89165f2006-09-06 12:44:53 -07003200 if (sky2_is_copper(hw)) {
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003201 ecmd->port = PORT_TP;
Stephen Hemmingerb89165f2006-09-06 12:44:53 -07003202 ecmd->speed = sky2->speed;
3203 } else {
3204 ecmd->speed = SPEED_1000;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003205 ecmd->port = PORT_FIBRE;
Stephen Hemmingerb89165f2006-09-06 12:44:53 -07003206 }
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003207
3208 ecmd->advertising = sky2->advertising;
Stephen Hemminger0ea065e2009-08-14 15:36:41 -07003209 ecmd->autoneg = (sky2->flags & SKY2_FLAG_AUTO_SPEED)
3210 ? AUTONEG_ENABLE : AUTONEG_DISABLE;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003211 ecmd->duplex = sky2->duplex;
3212 return 0;
3213}
3214
3215static int sky2_set_settings(struct net_device *dev, struct ethtool_cmd *ecmd)
3216{
3217 struct sky2_port *sky2 = netdev_priv(dev);
3218 const struct sky2_hw *hw = sky2->hw;
3219 u32 supported = sky2_supported_modes(hw);
3220
3221 if (ecmd->autoneg == AUTONEG_ENABLE) {
Stephen Hemminger0ea065e2009-08-14 15:36:41 -07003222 sky2->flags |= SKY2_FLAG_AUTO_SPEED;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003223 ecmd->advertising = supported;
3224 sky2->duplex = -1;
3225 sky2->speed = -1;
3226 } else {
3227 u32 setting;
3228
Stephen Hemminger793b8832005-09-14 16:06:14 -07003229 switch (ecmd->speed) {
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003230 case SPEED_1000:
3231 if (ecmd->duplex == DUPLEX_FULL)
3232 setting = SUPPORTED_1000baseT_Full;
3233 else if (ecmd->duplex == DUPLEX_HALF)
3234 setting = SUPPORTED_1000baseT_Half;
3235 else
3236 return -EINVAL;
3237 break;
3238 case SPEED_100:
3239 if (ecmd->duplex == DUPLEX_FULL)
3240 setting = SUPPORTED_100baseT_Full;
3241 else if (ecmd->duplex == DUPLEX_HALF)
3242 setting = SUPPORTED_100baseT_Half;
3243 else
3244 return -EINVAL;
3245 break;
3246
3247 case SPEED_10:
3248 if (ecmd->duplex == DUPLEX_FULL)
3249 setting = SUPPORTED_10baseT_Full;
3250 else if (ecmd->duplex == DUPLEX_HALF)
3251 setting = SUPPORTED_10baseT_Half;
3252 else
3253 return -EINVAL;
3254 break;
3255 default:
3256 return -EINVAL;
3257 }
3258
3259 if ((setting & supported) == 0)
3260 return -EINVAL;
3261
3262 sky2->speed = ecmd->speed;
3263 sky2->duplex = ecmd->duplex;
Stephen Hemminger0ea065e2009-08-14 15:36:41 -07003264 sky2->flags &= ~SKY2_FLAG_AUTO_SPEED;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003265 }
3266
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003267 sky2->advertising = ecmd->advertising;
3268
Stephen Hemmingerd1b139c2007-09-05 16:56:19 +01003269 if (netif_running(dev)) {
Stephen Hemminger1b537562005-12-20 15:08:07 -08003270 sky2_phy_reinit(sky2);
Stephen Hemmingerd1b139c2007-09-05 16:56:19 +01003271 sky2_set_multicast(dev);
3272 }
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003273
3274 return 0;
3275}
3276
3277static void sky2_get_drvinfo(struct net_device *dev,
3278 struct ethtool_drvinfo *info)
3279{
3280 struct sky2_port *sky2 = netdev_priv(dev);
3281
3282 strcpy(info->driver, DRV_NAME);
3283 strcpy(info->version, DRV_VERSION);
3284 strcpy(info->fw_version, "N/A");
3285 strcpy(info->bus_info, pci_name(sky2->hw->pdev));
3286}
3287
3288static const struct sky2_stat {
Stephen Hemminger793b8832005-09-14 16:06:14 -07003289 char name[ETH_GSTRING_LEN];
3290 u16 offset;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003291} sky2_stats[] = {
3292 { "tx_bytes", GM_TXO_OK_HI },
3293 { "rx_bytes", GM_RXO_OK_HI },
3294 { "tx_broadcast", GM_TXF_BC_OK },
3295 { "rx_broadcast", GM_RXF_BC_OK },
3296 { "tx_multicast", GM_TXF_MC_OK },
3297 { "rx_multicast", GM_RXF_MC_OK },
3298 { "tx_unicast", GM_TXF_UC_OK },
3299 { "rx_unicast", GM_RXF_UC_OK },
3300 { "tx_mac_pause", GM_TXF_MPAUSE },
3301 { "rx_mac_pause", GM_RXF_MPAUSE },
Stephen Hemmingereadfa7d2006-03-22 10:38:45 -08003302 { "collisions", GM_TXF_COL },
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003303 { "late_collision",GM_TXF_LAT_COL },
3304 { "aborted", GM_TXF_ABO_COL },
Stephen Hemmingereadfa7d2006-03-22 10:38:45 -08003305 { "single_collisions", GM_TXF_SNG_COL },
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003306 { "multi_collisions", GM_TXF_MUL_COL },
Stephen Hemmingereadfa7d2006-03-22 10:38:45 -08003307
Stephen Hemmingerd2604542006-03-23 08:51:36 -08003308 { "rx_short", GM_RXF_SHT },
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003309 { "rx_runt", GM_RXE_FRAG },
Stephen Hemmingereadfa7d2006-03-22 10:38:45 -08003310 { "rx_64_byte_packets", GM_RXF_64B },
3311 { "rx_65_to_127_byte_packets", GM_RXF_127B },
3312 { "rx_128_to_255_byte_packets", GM_RXF_255B },
3313 { "rx_256_to_511_byte_packets", GM_RXF_511B },
3314 { "rx_512_to_1023_byte_packets", GM_RXF_1023B },
3315 { "rx_1024_to_1518_byte_packets", GM_RXF_1518B },
3316 { "rx_1518_to_max_byte_packets", GM_RXF_MAX_SZ },
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003317 { "rx_too_long", GM_RXF_LNG_ERR },
Stephen Hemmingereadfa7d2006-03-22 10:38:45 -08003318 { "rx_fifo_overflow", GM_RXE_FIFO_OV },
3319 { "rx_jabber", GM_RXF_JAB_PKT },
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003320 { "rx_fcs_error", GM_RXF_FCS_ERR },
Stephen Hemmingereadfa7d2006-03-22 10:38:45 -08003321
3322 { "tx_64_byte_packets", GM_TXF_64B },
3323 { "tx_65_to_127_byte_packets", GM_TXF_127B },
3324 { "tx_128_to_255_byte_packets", GM_TXF_255B },
3325 { "tx_256_to_511_byte_packets", GM_TXF_511B },
3326 { "tx_512_to_1023_byte_packets", GM_TXF_1023B },
3327 { "tx_1024_to_1518_byte_packets", GM_TXF_1518B },
3328 { "tx_1519_to_max_byte_packets", GM_TXF_MAX_SZ },
3329 { "tx_fifo_underrun", GM_TXE_FIFO_UR },
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003330};
3331
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003332static u32 sky2_get_rx_csum(struct net_device *dev)
3333{
3334 struct sky2_port *sky2 = netdev_priv(dev);
3335
Stephen Hemminger0ea065e2009-08-14 15:36:41 -07003336 return !!(sky2->flags & SKY2_FLAG_RX_CHECKSUM);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003337}
3338
3339static int sky2_set_rx_csum(struct net_device *dev, u32 data)
3340{
3341 struct sky2_port *sky2 = netdev_priv(dev);
3342
Stephen Hemminger0ea065e2009-08-14 15:36:41 -07003343 if (data)
3344 sky2->flags |= SKY2_FLAG_RX_CHECKSUM;
3345 else
3346 sky2->flags &= ~SKY2_FLAG_RX_CHECKSUM;
Stephen Hemminger793b8832005-09-14 16:06:14 -07003347
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003348 sky2_write32(sky2->hw, Q_ADDR(rxqaddr[sky2->port], Q_CSR),
3349 data ? BMU_ENA_RX_CHKSUM : BMU_DIS_RX_CHKSUM);
3350
3351 return 0;
3352}
3353
3354static u32 sky2_get_msglevel(struct net_device *netdev)
3355{
3356 struct sky2_port *sky2 = netdev_priv(netdev);
3357 return sky2->msg_enable;
3358}
3359
Stephen Hemminger9a7ae0a2005-09-27 15:28:42 -07003360static int sky2_nway_reset(struct net_device *dev)
3361{
3362 struct sky2_port *sky2 = netdev_priv(dev);
Stephen Hemminger9a7ae0a2005-09-27 15:28:42 -07003363
Stephen Hemminger0ea065e2009-08-14 15:36:41 -07003364 if (!netif_running(dev) || !(sky2->flags & SKY2_FLAG_AUTO_SPEED))
Stephen Hemminger9a7ae0a2005-09-27 15:28:42 -07003365 return -EINVAL;
3366
Stephen Hemminger1b537562005-12-20 15:08:07 -08003367 sky2_phy_reinit(sky2);
Stephen Hemmingerd1b139c2007-09-05 16:56:19 +01003368 sky2_set_multicast(dev);
Stephen Hemminger9a7ae0a2005-09-27 15:28:42 -07003369
3370 return 0;
3371}
3372
Stephen Hemminger793b8832005-09-14 16:06:14 -07003373static void sky2_phy_stats(struct sky2_port *sky2, u64 * data, unsigned count)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003374{
3375 struct sky2_hw *hw = sky2->hw;
3376 unsigned port = sky2->port;
3377 int i;
3378
3379 data[0] = (u64) gma_read32(hw, port, GM_TXO_OK_HI) << 32
Stephen Hemminger793b8832005-09-14 16:06:14 -07003380 | (u64) gma_read32(hw, port, GM_TXO_OK_LO);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003381 data[1] = (u64) gma_read32(hw, port, GM_RXO_OK_HI) << 32
Stephen Hemminger793b8832005-09-14 16:06:14 -07003382 | (u64) gma_read32(hw, port, GM_RXO_OK_LO);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003383
Stephen Hemminger793b8832005-09-14 16:06:14 -07003384 for (i = 2; i < count; i++)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003385 data[i] = (u64) gma_read32(hw, port, sky2_stats[i].offset);
3386}
3387
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003388static void sky2_set_msglevel(struct net_device *netdev, u32 value)
3389{
3390 struct sky2_port *sky2 = netdev_priv(netdev);
3391 sky2->msg_enable = value;
3392}
3393
Jeff Garzikb9f2c042007-10-03 18:07:32 -07003394static int sky2_get_sset_count(struct net_device *dev, int sset)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003395{
Jeff Garzikb9f2c042007-10-03 18:07:32 -07003396 switch (sset) {
3397 case ETH_SS_STATS:
3398 return ARRAY_SIZE(sky2_stats);
3399 default:
3400 return -EOPNOTSUPP;
3401 }
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003402}
3403
3404static void sky2_get_ethtool_stats(struct net_device *dev,
Stephen Hemminger793b8832005-09-14 16:06:14 -07003405 struct ethtool_stats *stats, u64 * data)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003406{
3407 struct sky2_port *sky2 = netdev_priv(dev);
3408
Stephen Hemminger793b8832005-09-14 16:06:14 -07003409 sky2_phy_stats(sky2, data, ARRAY_SIZE(sky2_stats));
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003410}
3411
Stephen Hemminger793b8832005-09-14 16:06:14 -07003412static void sky2_get_strings(struct net_device *dev, u32 stringset, u8 * data)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003413{
3414 int i;
3415
3416 switch (stringset) {
3417 case ETH_SS_STATS:
3418 for (i = 0; i < ARRAY_SIZE(sky2_stats); i++)
3419 memcpy(data + i * ETH_GSTRING_LEN,
3420 sky2_stats[i].name, ETH_GSTRING_LEN);
3421 break;
3422 }
3423}
3424
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003425static int sky2_set_mac_address(struct net_device *dev, void *p)
3426{
3427 struct sky2_port *sky2 = netdev_priv(dev);
Stephen Hemmingera8ab1ec2006-01-30 11:37:57 -08003428 struct sky2_hw *hw = sky2->hw;
3429 unsigned port = sky2->port;
3430 const struct sockaddr *addr = p;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003431
3432 if (!is_valid_ether_addr(addr->sa_data))
3433 return -EADDRNOTAVAIL;
3434
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003435 memcpy(dev->dev_addr, addr->sa_data, ETH_ALEN);
Stephen Hemmingera8ab1ec2006-01-30 11:37:57 -08003436 memcpy_toio(hw->regs + B2_MAC_1 + port * 8,
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003437 dev->dev_addr, ETH_ALEN);
Stephen Hemmingera8ab1ec2006-01-30 11:37:57 -08003438 memcpy_toio(hw->regs + B2_MAC_2 + port * 8,
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003439 dev->dev_addr, ETH_ALEN);
Stephen Hemminger1b537562005-12-20 15:08:07 -08003440
Stephen Hemmingera8ab1ec2006-01-30 11:37:57 -08003441 /* virtual address for data */
3442 gma_set_addr(hw, port, GM_SRC_ADDR_2L, dev->dev_addr);
3443
3444 /* physical address: used for pause frames */
3445 gma_set_addr(hw, port, GM_SRC_ADDR_1L, dev->dev_addr);
Stephen Hemminger1b537562005-12-20 15:08:07 -08003446
3447 return 0;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003448}
3449
Stephen Hemmingera052b522006-10-17 10:24:23 -07003450static void inline sky2_add_filter(u8 filter[8], const u8 *addr)
3451{
3452 u32 bit;
3453
3454 bit = ether_crc(ETH_ALEN, addr) & 63;
3455 filter[bit >> 3] |= 1 << (bit & 7);
3456}
3457
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003458static void sky2_set_multicast(struct net_device *dev)
3459{
3460 struct sky2_port *sky2 = netdev_priv(dev);
3461 struct sky2_hw *hw = sky2->hw;
3462 unsigned port = sky2->port;
3463 struct dev_mc_list *list = dev->mc_list;
3464 u16 reg;
3465 u8 filter[8];
Stephen Hemmingera052b522006-10-17 10:24:23 -07003466 int rx_pause;
3467 static const u8 pause_mc_addr[ETH_ALEN] = { 0x1, 0x80, 0xc2, 0x0, 0x0, 0x1 };
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003468
Stephen Hemmingera052b522006-10-17 10:24:23 -07003469 rx_pause = (sky2->flow_status == FC_RX || sky2->flow_status == FC_BOTH);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003470 memset(filter, 0, sizeof(filter));
3471
3472 reg = gma_read16(hw, port, GM_RX_CTRL);
3473 reg |= GM_RXCR_UCF_ENA;
3474
shemminger@osdl.orgd571b692005-10-26 12:16:09 -07003475 if (dev->flags & IFF_PROMISC) /* promiscuous */
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003476 reg &= ~(GM_RXCR_UCF_ENA | GM_RXCR_MCF_ENA);
Stephen Hemmingera052b522006-10-17 10:24:23 -07003477 else if (dev->flags & IFF_ALLMULTI)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003478 memset(filter, 0xff, sizeof(filter));
Stephen Hemmingera052b522006-10-17 10:24:23 -07003479 else if (dev->mc_count == 0 && !rx_pause)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003480 reg &= ~GM_RXCR_MCF_ENA;
3481 else {
3482 int i;
3483 reg |= GM_RXCR_MCF_ENA;
3484
Stephen Hemmingera052b522006-10-17 10:24:23 -07003485 if (rx_pause)
3486 sky2_add_filter(filter, pause_mc_addr);
3487
3488 for (i = 0; list && i < dev->mc_count; i++, list = list->next)
3489 sky2_add_filter(filter, list->dmi_addr);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003490 }
3491
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003492 gma_write16(hw, port, GM_MC_ADDR_H1,
Stephen Hemminger793b8832005-09-14 16:06:14 -07003493 (u16) filter[0] | ((u16) filter[1] << 8));
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003494 gma_write16(hw, port, GM_MC_ADDR_H2,
Stephen Hemminger793b8832005-09-14 16:06:14 -07003495 (u16) filter[2] | ((u16) filter[3] << 8));
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003496 gma_write16(hw, port, GM_MC_ADDR_H3,
Stephen Hemminger793b8832005-09-14 16:06:14 -07003497 (u16) filter[4] | ((u16) filter[5] << 8));
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003498 gma_write16(hw, port, GM_MC_ADDR_H4,
Stephen Hemminger793b8832005-09-14 16:06:14 -07003499 (u16) filter[6] | ((u16) filter[7] << 8));
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003500
3501 gma_write16(hw, port, GM_RX_CTRL, reg);
3502}
3503
3504/* Can have one global because blinking is controlled by
3505 * ethtool and that is always under RTNL mutex
3506 */
Stephen Hemmingera84d0a32008-02-22 16:00:33 -08003507static void sky2_led(struct sky2_port *sky2, enum led_mode mode)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003508{
Stephen Hemmingera84d0a32008-02-22 16:00:33 -08003509 struct sky2_hw *hw = sky2->hw;
3510 unsigned port = sky2->port;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003511
Stephen Hemmingera84d0a32008-02-22 16:00:33 -08003512 spin_lock_bh(&sky2->phy_lock);
3513 if (hw->chip_id == CHIP_ID_YUKON_EC_U ||
3514 hw->chip_id == CHIP_ID_YUKON_EX ||
3515 hw->chip_id == CHIP_ID_YUKON_SUPR) {
3516 u16 pg;
Stephen Hemminger793b8832005-09-14 16:06:14 -07003517 pg = gm_phy_read(hw, port, PHY_MARV_EXT_ADR);
3518 gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 3);
Stephen Hemmingera84d0a32008-02-22 16:00:33 -08003519
3520 switch (mode) {
3521 case MO_LED_OFF:
3522 gm_phy_write(hw, port, PHY_MARV_PHY_CTRL,
3523 PHY_M_LEDC_LOS_CTRL(8) |
3524 PHY_M_LEDC_INIT_CTRL(8) |
3525 PHY_M_LEDC_STA1_CTRL(8) |
3526 PHY_M_LEDC_STA0_CTRL(8));
3527 break;
3528 case MO_LED_ON:
3529 gm_phy_write(hw, port, PHY_MARV_PHY_CTRL,
3530 PHY_M_LEDC_LOS_CTRL(9) |
3531 PHY_M_LEDC_INIT_CTRL(9) |
3532 PHY_M_LEDC_STA1_CTRL(9) |
3533 PHY_M_LEDC_STA0_CTRL(9));
3534 break;
3535 case MO_LED_BLINK:
3536 gm_phy_write(hw, port, PHY_MARV_PHY_CTRL,
3537 PHY_M_LEDC_LOS_CTRL(0xa) |
3538 PHY_M_LEDC_INIT_CTRL(0xa) |
3539 PHY_M_LEDC_STA1_CTRL(0xa) |
3540 PHY_M_LEDC_STA0_CTRL(0xa));
3541 break;
3542 case MO_LED_NORM:
3543 gm_phy_write(hw, port, PHY_MARV_PHY_CTRL,
3544 PHY_M_LEDC_LOS_CTRL(1) |
3545 PHY_M_LEDC_INIT_CTRL(8) |
3546 PHY_M_LEDC_STA1_CTRL(7) |
3547 PHY_M_LEDC_STA0_CTRL(7));
3548 }
Stephen Hemminger793b8832005-09-14 16:06:14 -07003549
3550 gm_phy_write(hw, port, PHY_MARV_EXT_ADR, pg);
Stephen Hemmingera84d0a32008-02-22 16:00:33 -08003551 } else
Jeff Garzik7d2e3cb2008-05-13 01:41:58 -04003552 gm_phy_write(hw, port, PHY_MARV_LED_OVER,
Stephen Hemmingera84d0a32008-02-22 16:00:33 -08003553 PHY_M_LED_MO_DUP(mode) |
3554 PHY_M_LED_MO_10(mode) |
3555 PHY_M_LED_MO_100(mode) |
3556 PHY_M_LED_MO_1000(mode) |
3557 PHY_M_LED_MO_RX(mode) |
3558 PHY_M_LED_MO_TX(mode));
3559
3560 spin_unlock_bh(&sky2->phy_lock);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003561}
3562
3563/* blink LED's for finding board */
3564static int sky2_phys_id(struct net_device *dev, u32 data)
3565{
3566 struct sky2_port *sky2 = netdev_priv(dev);
Stephen Hemmingera84d0a32008-02-22 16:00:33 -08003567 unsigned int i;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003568
Stephen Hemmingera84d0a32008-02-22 16:00:33 -08003569 if (data == 0)
3570 data = UINT_MAX;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003571
Stephen Hemmingera84d0a32008-02-22 16:00:33 -08003572 for (i = 0; i < data; i++) {
3573 sky2_led(sky2, MO_LED_ON);
3574 if (msleep_interruptible(500))
3575 break;
3576 sky2_led(sky2, MO_LED_OFF);
3577 if (msleep_interruptible(500))
3578 break;
Stephen Hemminger793b8832005-09-14 16:06:14 -07003579 }
Stephen Hemmingera84d0a32008-02-22 16:00:33 -08003580 sky2_led(sky2, MO_LED_NORM);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003581
3582 return 0;
3583}
3584
3585static void sky2_get_pauseparam(struct net_device *dev,
3586 struct ethtool_pauseparam *ecmd)
3587{
3588 struct sky2_port *sky2 = netdev_priv(dev);
3589
Stephen Hemminger16ad91e2006-10-17 10:24:13 -07003590 switch (sky2->flow_mode) {
3591 case FC_NONE:
3592 ecmd->tx_pause = ecmd->rx_pause = 0;
3593 break;
3594 case FC_TX:
3595 ecmd->tx_pause = 1, ecmd->rx_pause = 0;
3596 break;
3597 case FC_RX:
3598 ecmd->tx_pause = 0, ecmd->rx_pause = 1;
3599 break;
3600 case FC_BOTH:
3601 ecmd->tx_pause = ecmd->rx_pause = 1;
3602 }
3603
Stephen Hemminger0ea065e2009-08-14 15:36:41 -07003604 ecmd->autoneg = (sky2->flags & SKY2_FLAG_AUTO_PAUSE)
3605 ? AUTONEG_ENABLE : AUTONEG_DISABLE;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003606}
3607
3608static int sky2_set_pauseparam(struct net_device *dev,
3609 struct ethtool_pauseparam *ecmd)
3610{
3611 struct sky2_port *sky2 = netdev_priv(dev);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003612
Stephen Hemminger0ea065e2009-08-14 15:36:41 -07003613 if (ecmd->autoneg == AUTONEG_ENABLE)
3614 sky2->flags |= SKY2_FLAG_AUTO_PAUSE;
3615 else
3616 sky2->flags &= ~SKY2_FLAG_AUTO_PAUSE;
3617
Stephen Hemminger16ad91e2006-10-17 10:24:13 -07003618 sky2->flow_mode = sky2_flow(ecmd->rx_pause, ecmd->tx_pause);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003619
Stephen Hemminger16ad91e2006-10-17 10:24:13 -07003620 if (netif_running(dev))
3621 sky2_phy_reinit(sky2);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003622
Stephen Hemminger2eaba1a2006-09-06 12:44:47 -07003623 return 0;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003624}
3625
Stephen Hemmingerfb173582005-12-09 11:34:56 -08003626static int sky2_get_coalesce(struct net_device *dev,
3627 struct ethtool_coalesce *ecmd)
3628{
3629 struct sky2_port *sky2 = netdev_priv(dev);
3630 struct sky2_hw *hw = sky2->hw;
3631
3632 if (sky2_read8(hw, STAT_TX_TIMER_CTRL) == TIM_STOP)
3633 ecmd->tx_coalesce_usecs = 0;
3634 else {
3635 u32 clks = sky2_read32(hw, STAT_TX_TIMER_INI);
3636 ecmd->tx_coalesce_usecs = sky2_clk2us(hw, clks);
3637 }
3638 ecmd->tx_max_coalesced_frames = sky2_read16(hw, STAT_TX_IDX_TH);
3639
3640 if (sky2_read8(hw, STAT_LEV_TIMER_CTRL) == TIM_STOP)
3641 ecmd->rx_coalesce_usecs = 0;
3642 else {
3643 u32 clks = sky2_read32(hw, STAT_LEV_TIMER_INI);
3644 ecmd->rx_coalesce_usecs = sky2_clk2us(hw, clks);
3645 }
3646 ecmd->rx_max_coalesced_frames = sky2_read8(hw, STAT_FIFO_WM);
3647
3648 if (sky2_read8(hw, STAT_ISR_TIMER_CTRL) == TIM_STOP)
3649 ecmd->rx_coalesce_usecs_irq = 0;
3650 else {
3651 u32 clks = sky2_read32(hw, STAT_ISR_TIMER_INI);
3652 ecmd->rx_coalesce_usecs_irq = sky2_clk2us(hw, clks);
3653 }
3654
3655 ecmd->rx_max_coalesced_frames_irq = sky2_read8(hw, STAT_FIFO_ISR_WM);
3656
3657 return 0;
3658}
3659
3660/* Note: this affect both ports */
3661static int sky2_set_coalesce(struct net_device *dev,
3662 struct ethtool_coalesce *ecmd)
3663{
3664 struct sky2_port *sky2 = netdev_priv(dev);
3665 struct sky2_hw *hw = sky2->hw;
Stephen Hemminger77b3d6a2006-03-20 15:48:18 -08003666 const u32 tmax = sky2_clk2us(hw, 0x0ffffff);
Stephen Hemmingerfb173582005-12-09 11:34:56 -08003667
Stephen Hemminger77b3d6a2006-03-20 15:48:18 -08003668 if (ecmd->tx_coalesce_usecs > tmax ||
3669 ecmd->rx_coalesce_usecs > tmax ||
3670 ecmd->rx_coalesce_usecs_irq > tmax)
Stephen Hemmingerfb173582005-12-09 11:34:56 -08003671 return -EINVAL;
3672
Stephen Hemmingeree5f68f2009-08-18 15:17:08 +00003673 if (ecmd->tx_max_coalesced_frames >= sky2->tx_ring_size-1)
Stephen Hemmingerfb173582005-12-09 11:34:56 -08003674 return -EINVAL;
Stephen Hemmingerff81fbb2006-02-22 11:44:59 -08003675 if (ecmd->rx_max_coalesced_frames > RX_MAX_PENDING)
Stephen Hemmingerfb173582005-12-09 11:34:56 -08003676 return -EINVAL;
Stephen Hemmingerff81fbb2006-02-22 11:44:59 -08003677 if (ecmd->rx_max_coalesced_frames_irq >RX_MAX_PENDING)
Stephen Hemmingerfb173582005-12-09 11:34:56 -08003678 return -EINVAL;
3679
3680 if (ecmd->tx_coalesce_usecs == 0)
3681 sky2_write8(hw, STAT_TX_TIMER_CTRL, TIM_STOP);
3682 else {
3683 sky2_write32(hw, STAT_TX_TIMER_INI,
3684 sky2_us2clk(hw, ecmd->tx_coalesce_usecs));
3685 sky2_write8(hw, STAT_TX_TIMER_CTRL, TIM_START);
3686 }
3687 sky2_write16(hw, STAT_TX_IDX_TH, ecmd->tx_max_coalesced_frames);
3688
3689 if (ecmd->rx_coalesce_usecs == 0)
3690 sky2_write8(hw, STAT_LEV_TIMER_CTRL, TIM_STOP);
3691 else {
3692 sky2_write32(hw, STAT_LEV_TIMER_INI,
3693 sky2_us2clk(hw, ecmd->rx_coalesce_usecs));
3694 sky2_write8(hw, STAT_LEV_TIMER_CTRL, TIM_START);
3695 }
3696 sky2_write8(hw, STAT_FIFO_WM, ecmd->rx_max_coalesced_frames);
3697
3698 if (ecmd->rx_coalesce_usecs_irq == 0)
3699 sky2_write8(hw, STAT_ISR_TIMER_CTRL, TIM_STOP);
3700 else {
Stephen Hemmingerd28d4872006-01-30 11:37:56 -08003701 sky2_write32(hw, STAT_ISR_TIMER_INI,
Stephen Hemmingerfb173582005-12-09 11:34:56 -08003702 sky2_us2clk(hw, ecmd->rx_coalesce_usecs_irq));
3703 sky2_write8(hw, STAT_ISR_TIMER_CTRL, TIM_START);
3704 }
3705 sky2_write8(hw, STAT_FIFO_ISR_WM, ecmd->rx_max_coalesced_frames_irq);
3706 return 0;
3707}
3708
Stephen Hemminger793b8832005-09-14 16:06:14 -07003709static void sky2_get_ringparam(struct net_device *dev,
3710 struct ethtool_ringparam *ering)
3711{
3712 struct sky2_port *sky2 = netdev_priv(dev);
3713
3714 ering->rx_max_pending = RX_MAX_PENDING;
3715 ering->rx_mini_max_pending = 0;
3716 ering->rx_jumbo_max_pending = 0;
Stephen Hemmingeree5f68f2009-08-18 15:17:08 +00003717 ering->tx_max_pending = TX_MAX_PENDING;
Stephen Hemminger793b8832005-09-14 16:06:14 -07003718
3719 ering->rx_pending = sky2->rx_pending;
3720 ering->rx_mini_pending = 0;
3721 ering->rx_jumbo_pending = 0;
3722 ering->tx_pending = sky2->tx_pending;
3723}
3724
3725static int sky2_set_ringparam(struct net_device *dev,
3726 struct ethtool_ringparam *ering)
3727{
3728 struct sky2_port *sky2 = netdev_priv(dev);
Stephen Hemminger793b8832005-09-14 16:06:14 -07003729
3730 if (ering->rx_pending > RX_MAX_PENDING ||
3731 ering->rx_pending < 8 ||
Stephen Hemmingeree5f68f2009-08-18 15:17:08 +00003732 ering->tx_pending < TX_MIN_PENDING ||
3733 ering->tx_pending > TX_MAX_PENDING)
Stephen Hemminger793b8832005-09-14 16:06:14 -07003734 return -EINVAL;
3735
Stephen Hemmingeraf18d8b2009-08-14 15:31:25 -07003736 sky2_detach(dev);
Stephen Hemminger793b8832005-09-14 16:06:14 -07003737
3738 sky2->rx_pending = ering->rx_pending;
3739 sky2->tx_pending = ering->tx_pending;
Stephen Hemmingeree5f68f2009-08-18 15:17:08 +00003740 sky2->tx_ring_size = roundup_pow_of_two(sky2->tx_pending+1);
Stephen Hemminger793b8832005-09-14 16:06:14 -07003741
Stephen Hemmingeraf18d8b2009-08-14 15:31:25 -07003742 return sky2_reattach(dev);
Stephen Hemminger793b8832005-09-14 16:06:14 -07003743}
3744
Stephen Hemminger793b8832005-09-14 16:06:14 -07003745static int sky2_get_regs_len(struct net_device *dev)
3746{
Stephen Hemminger6e4cbb32005-09-19 15:47:57 -07003747 return 0x4000;
Stephen Hemminger793b8832005-09-14 16:06:14 -07003748}
3749
3750/*
3751 * Returns copy of control register region
Stephen Hemminger3ead5db2007-06-04 17:23:21 -07003752 * Note: ethtool_get_regs always provides full size (16k) buffer
Stephen Hemminger793b8832005-09-14 16:06:14 -07003753 */
3754static void sky2_get_regs(struct net_device *dev, struct ethtool_regs *regs,
3755 void *p)
3756{
3757 const struct sky2_port *sky2 = netdev_priv(dev);
Stephen Hemminger793b8832005-09-14 16:06:14 -07003758 const void __iomem *io = sky2->hw->regs;
Stephen Hemminger295b54c2007-10-11 19:47:22 -07003759 unsigned int b;
Stephen Hemminger793b8832005-09-14 16:06:14 -07003760
3761 regs->version = 1;
Stephen Hemminger793b8832005-09-14 16:06:14 -07003762
Stephen Hemminger295b54c2007-10-11 19:47:22 -07003763 for (b = 0; b < 128; b++) {
3764 /* This complicated switch statement is to make sure and
3765 * only access regions that are unreserved.
3766 * Some blocks are only valid on dual port cards.
3767 * and block 3 has some special diagnostic registers that
3768 * are poison.
3769 */
3770 switch (b) {
3771 case 3:
3772 /* skip diagnostic ram region */
3773 memcpy_fromio(p + 0x10, io + 0x10, 128 - 0x10);
3774 break;
Stephen Hemminger6e4cbb32005-09-19 15:47:57 -07003775
Stephen Hemminger295b54c2007-10-11 19:47:22 -07003776 /* dual port cards only */
3777 case 5: /* Tx Arbiter 2 */
3778 case 9: /* RX2 */
3779 case 14 ... 15: /* TX2 */
3780 case 17: case 19: /* Ram Buffer 2 */
3781 case 22 ... 23: /* Tx Ram Buffer 2 */
3782 case 25: /* Rx MAC Fifo 1 */
3783 case 27: /* Tx MAC Fifo 2 */
3784 case 31: /* GPHY 2 */
3785 case 40 ... 47: /* Pattern Ram 2 */
3786 case 52: case 54: /* TCP Segmentation 2 */
3787 case 112 ... 116: /* GMAC 2 */
3788 if (sky2->hw->ports == 1)
3789 goto reserved;
3790 /* fall through */
3791 case 0: /* Control */
3792 case 2: /* Mac address */
3793 case 4: /* Tx Arbiter 1 */
3794 case 7: /* PCI express reg */
3795 case 8: /* RX1 */
3796 case 12 ... 13: /* TX1 */
3797 case 16: case 18:/* Rx Ram Buffer 1 */
3798 case 20 ... 21: /* Tx Ram Buffer 1 */
3799 case 24: /* Rx MAC Fifo 1 */
3800 case 26: /* Tx MAC Fifo 1 */
3801 case 28 ... 29: /* Descriptor and status unit */
3802 case 30: /* GPHY 1*/
3803 case 32 ... 39: /* Pattern Ram 1 */
3804 case 48: case 50: /* TCP Segmentation 1 */
3805 case 56 ... 60: /* PCI space */
3806 case 80 ... 84: /* GMAC 1 */
3807 memcpy_fromio(p, io, 128);
3808 break;
3809 default:
3810reserved:
3811 memset(p, 0, 128);
3812 }
Stephen Hemminger3ead5db2007-06-04 17:23:21 -07003813
Stephen Hemminger295b54c2007-10-11 19:47:22 -07003814 p += 128;
3815 io += 128;
3816 }
Stephen Hemminger793b8832005-09-14 16:06:14 -07003817}
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003818
Stephen Hemmingerb628ed92007-04-11 14:48:01 -07003819/* In order to do Jumbo packets on these chips, need to turn off the
3820 * transmit store/forward. Therefore checksum offload won't work.
3821 */
3822static int no_tx_offload(struct net_device *dev)
3823{
3824 const struct sky2_port *sky2 = netdev_priv(dev);
3825 const struct sky2_hw *hw = sky2->hw;
3826
Stephen Hemminger69161612007-06-04 17:23:26 -07003827 return dev->mtu > ETH_DATA_LEN && hw->chip_id == CHIP_ID_YUKON_EC_U;
Stephen Hemmingerb628ed92007-04-11 14:48:01 -07003828}
3829
3830static int sky2_set_tx_csum(struct net_device *dev, u32 data)
3831{
3832 if (data && no_tx_offload(dev))
3833 return -EINVAL;
3834
3835 return ethtool_op_set_tx_csum(dev, data);
3836}
3837
3838
3839static int sky2_set_tso(struct net_device *dev, u32 data)
3840{
3841 if (data && no_tx_offload(dev))
3842 return -EINVAL;
3843
3844 return ethtool_op_set_tso(dev, data);
3845}
3846
Stephen Hemmingerf4331a62007-07-09 15:33:39 -07003847static int sky2_get_eeprom_len(struct net_device *dev)
3848{
3849 struct sky2_port *sky2 = netdev_priv(dev);
Stephen Hemmingerb32f40c2007-11-27 10:57:27 -08003850 struct sky2_hw *hw = sky2->hw;
Stephen Hemmingerf4331a62007-07-09 15:33:39 -07003851 u16 reg2;
3852
Stephen Hemmingerb32f40c2007-11-27 10:57:27 -08003853 reg2 = sky2_pci_read16(hw, PCI_DEV_REG2);
Stephen Hemmingerf4331a62007-07-09 15:33:39 -07003854 return 1 << ( ((reg2 & PCI_VPD_ROM_SZ) >> 14) + 8);
3855}
3856
Stephen Hemminger14132352008-08-27 20:46:26 -07003857static int sky2_vpd_wait(const struct sky2_hw *hw, int cap, u16 busy)
Stephen Hemmingerf4331a62007-07-09 15:33:39 -07003858{
Stephen Hemminger14132352008-08-27 20:46:26 -07003859 unsigned long start = jiffies;
Stephen Hemmingerf4331a62007-07-09 15:33:39 -07003860
Stephen Hemminger14132352008-08-27 20:46:26 -07003861 while ( (sky2_pci_read16(hw, cap + PCI_VPD_ADDR) & PCI_VPD_ADDR_F) == busy) {
3862 /* Can take up to 10.6 ms for write */
3863 if (time_after(jiffies, start + HZ/4)) {
3864 dev_err(&hw->pdev->dev, PFX "VPD cycle timed out");
3865 return -ETIMEDOUT;
3866 }
3867 mdelay(1);
3868 }
Stephen Hemminger167f53d2007-09-25 19:01:02 -07003869
Stephen Hemminger14132352008-08-27 20:46:26 -07003870 return 0;
Stephen Hemmingerf4331a62007-07-09 15:33:39 -07003871}
3872
Stephen Hemminger14132352008-08-27 20:46:26 -07003873static int sky2_vpd_read(struct sky2_hw *hw, int cap, void *data,
3874 u16 offset, size_t length)
Stephen Hemmingerf4331a62007-07-09 15:33:39 -07003875{
Stephen Hemminger14132352008-08-27 20:46:26 -07003876 int rc = 0;
3877
3878 while (length > 0) {
3879 u32 val;
3880
3881 sky2_pci_write16(hw, cap + PCI_VPD_ADDR, offset);
3882 rc = sky2_vpd_wait(hw, cap, 0);
3883 if (rc)
3884 break;
3885
3886 val = sky2_pci_read32(hw, cap + PCI_VPD_DATA);
3887
3888 memcpy(data, &val, min(sizeof(val), length));
3889 offset += sizeof(u32);
3890 data += sizeof(u32);
3891 length -= sizeof(u32);
3892 }
3893
3894 return rc;
3895}
3896
3897static int sky2_vpd_write(struct sky2_hw *hw, int cap, const void *data,
3898 u16 offset, unsigned int length)
3899{
3900 unsigned int i;
3901 int rc = 0;
3902
3903 for (i = 0; i < length; i += sizeof(u32)) {
3904 u32 val = *(u32 *)(data + i);
3905
3906 sky2_pci_write32(hw, cap + PCI_VPD_DATA, val);
3907 sky2_pci_write32(hw, cap + PCI_VPD_ADDR, offset | PCI_VPD_ADDR_F);
3908
3909 rc = sky2_vpd_wait(hw, cap, PCI_VPD_ADDR_F);
3910 if (rc)
3911 break;
3912 }
3913 return rc;
Stephen Hemmingerf4331a62007-07-09 15:33:39 -07003914}
3915
3916static int sky2_get_eeprom(struct net_device *dev, struct ethtool_eeprom *eeprom,
3917 u8 *data)
3918{
3919 struct sky2_port *sky2 = netdev_priv(dev);
3920 int cap = pci_find_capability(sky2->hw->pdev, PCI_CAP_ID_VPD);
Stephen Hemmingerf4331a62007-07-09 15:33:39 -07003921
3922 if (!cap)
3923 return -EINVAL;
3924
3925 eeprom->magic = SKY2_EEPROM_MAGIC;
3926
Stephen Hemminger14132352008-08-27 20:46:26 -07003927 return sky2_vpd_read(sky2->hw, cap, data, eeprom->offset, eeprom->len);
Stephen Hemmingerf4331a62007-07-09 15:33:39 -07003928}
3929
3930static int sky2_set_eeprom(struct net_device *dev, struct ethtool_eeprom *eeprom,
3931 u8 *data)
3932{
3933 struct sky2_port *sky2 = netdev_priv(dev);
3934 int cap = pci_find_capability(sky2->hw->pdev, PCI_CAP_ID_VPD);
Stephen Hemmingerf4331a62007-07-09 15:33:39 -07003935
3936 if (!cap)
3937 return -EINVAL;
3938
3939 if (eeprom->magic != SKY2_EEPROM_MAGIC)
3940 return -EINVAL;
3941
Stephen Hemminger14132352008-08-27 20:46:26 -07003942 /* Partial writes not supported */
3943 if ((eeprom->offset & 3) || (eeprom->len & 3))
3944 return -EINVAL;
Stephen Hemmingerf4331a62007-07-09 15:33:39 -07003945
Stephen Hemminger14132352008-08-27 20:46:26 -07003946 return sky2_vpd_write(sky2->hw, cap, data, eeprom->offset, eeprom->len);
Stephen Hemmingerf4331a62007-07-09 15:33:39 -07003947}
3948
3949
Jeff Garzik7282d492006-09-13 14:30:00 -04003950static const struct ethtool_ops sky2_ethtool_ops = {
Stephen Hemmingerf4331a62007-07-09 15:33:39 -07003951 .get_settings = sky2_get_settings,
3952 .set_settings = sky2_set_settings,
3953 .get_drvinfo = sky2_get_drvinfo,
3954 .get_wol = sky2_get_wol,
3955 .set_wol = sky2_set_wol,
3956 .get_msglevel = sky2_get_msglevel,
3957 .set_msglevel = sky2_set_msglevel,
3958 .nway_reset = sky2_nway_reset,
3959 .get_regs_len = sky2_get_regs_len,
3960 .get_regs = sky2_get_regs,
3961 .get_link = ethtool_op_get_link,
3962 .get_eeprom_len = sky2_get_eeprom_len,
3963 .get_eeprom = sky2_get_eeprom,
3964 .set_eeprom = sky2_set_eeprom,
Stephen Hemmingerf4331a62007-07-09 15:33:39 -07003965 .set_sg = ethtool_op_set_sg,
Stephen Hemmingerf4331a62007-07-09 15:33:39 -07003966 .set_tx_csum = sky2_set_tx_csum,
Stephen Hemmingerf4331a62007-07-09 15:33:39 -07003967 .set_tso = sky2_set_tso,
3968 .get_rx_csum = sky2_get_rx_csum,
3969 .set_rx_csum = sky2_set_rx_csum,
3970 .get_strings = sky2_get_strings,
3971 .get_coalesce = sky2_get_coalesce,
3972 .set_coalesce = sky2_set_coalesce,
3973 .get_ringparam = sky2_get_ringparam,
3974 .set_ringparam = sky2_set_ringparam,
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003975 .get_pauseparam = sky2_get_pauseparam,
3976 .set_pauseparam = sky2_set_pauseparam,
Stephen Hemmingerf4331a62007-07-09 15:33:39 -07003977 .phys_id = sky2_phys_id,
Jeff Garzikb9f2c042007-10-03 18:07:32 -07003978 .get_sset_count = sky2_get_sset_count,
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003979 .get_ethtool_stats = sky2_get_ethtool_stats,
3980};
3981
Stephen Hemminger3cf26752007-07-09 15:33:35 -07003982#ifdef CONFIG_SKY2_DEBUG
3983
3984static struct dentry *sky2_debug;
3985
Stephen Hemmingere4c2abe2009-02-03 11:27:29 +00003986
3987/*
3988 * Read and parse the first part of Vital Product Data
3989 */
3990#define VPD_SIZE 128
3991#define VPD_MAGIC 0x82
3992
3993static const struct vpd_tag {
3994 char tag[2];
3995 char *label;
3996} vpd_tags[] = {
3997 { "PN", "Part Number" },
3998 { "EC", "Engineering Level" },
3999 { "MN", "Manufacturer" },
4000 { "SN", "Serial Number" },
4001 { "YA", "Asset Tag" },
4002 { "VL", "First Error Log Message" },
4003 { "VF", "Second Error Log Message" },
4004 { "VB", "Boot Agent ROM Configuration" },
4005 { "VE", "EFI UNDI Configuration" },
4006};
4007
4008static void sky2_show_vpd(struct seq_file *seq, struct sky2_hw *hw)
4009{
4010 size_t vpd_size;
4011 loff_t offs;
4012 u8 len;
4013 unsigned char *buf;
4014 u16 reg2;
4015
4016 reg2 = sky2_pci_read16(hw, PCI_DEV_REG2);
4017 vpd_size = 1 << ( ((reg2 & PCI_VPD_ROM_SZ) >> 14) + 8);
4018
4019 seq_printf(seq, "%s Product Data\n", pci_name(hw->pdev));
4020 buf = kmalloc(vpd_size, GFP_KERNEL);
4021 if (!buf) {
4022 seq_puts(seq, "no memory!\n");
4023 return;
4024 }
4025
4026 if (pci_read_vpd(hw->pdev, 0, vpd_size, buf) < 0) {
4027 seq_puts(seq, "VPD read failed\n");
4028 goto out;
4029 }
4030
4031 if (buf[0] != VPD_MAGIC) {
4032 seq_printf(seq, "VPD tag mismatch: %#x\n", buf[0]);
4033 goto out;
4034 }
4035 len = buf[1];
4036 if (len == 0 || len > vpd_size - 4) {
4037 seq_printf(seq, "Invalid id length: %d\n", len);
4038 goto out;
4039 }
4040
4041 seq_printf(seq, "%.*s\n", len, buf + 3);
4042 offs = len + 3;
4043
4044 while (offs < vpd_size - 4) {
4045 int i;
4046
4047 if (!memcmp("RW", buf + offs, 2)) /* end marker */
4048 break;
4049 len = buf[offs + 2];
4050 if (offs + len + 3 >= vpd_size)
4051 break;
4052
4053 for (i = 0; i < ARRAY_SIZE(vpd_tags); i++) {
4054 if (!memcmp(vpd_tags[i].tag, buf + offs, 2)) {
4055 seq_printf(seq, " %s: %.*s\n",
4056 vpd_tags[i].label, len, buf + offs + 3);
4057 break;
4058 }
4059 }
4060 offs += len + 3;
4061 }
4062out:
4063 kfree(buf);
4064}
4065
Stephen Hemminger3cf26752007-07-09 15:33:35 -07004066static int sky2_debug_show(struct seq_file *seq, void *v)
4067{
4068 struct net_device *dev = seq->private;
4069 const struct sky2_port *sky2 = netdev_priv(dev);
Stephen Hemmingerbea33482007-10-03 16:41:36 -07004070 struct sky2_hw *hw = sky2->hw;
Stephen Hemminger3cf26752007-07-09 15:33:35 -07004071 unsigned port = sky2->port;
4072 unsigned idx, last;
4073 int sop;
4074
Stephen Hemmingere4c2abe2009-02-03 11:27:29 +00004075 sky2_show_vpd(seq, hw);
Stephen Hemminger3cf26752007-07-09 15:33:35 -07004076
Stephen Hemmingere4c2abe2009-02-03 11:27:29 +00004077 seq_printf(seq, "\nIRQ src=%x mask=%x control=%x\n",
Stephen Hemminger3cf26752007-07-09 15:33:35 -07004078 sky2_read32(hw, B0_ISRC),
4079 sky2_read32(hw, B0_IMSK),
4080 sky2_read32(hw, B0_Y2_SP_ICR));
4081
Stephen Hemmingere4c2abe2009-02-03 11:27:29 +00004082 if (!netif_running(dev)) {
4083 seq_printf(seq, "network not running\n");
4084 return 0;
4085 }
4086
Stephen Hemmingerbea33482007-10-03 16:41:36 -07004087 napi_disable(&hw->napi);
Stephen Hemminger3cf26752007-07-09 15:33:35 -07004088 last = sky2_read16(hw, STAT_PUT_IDX);
4089
4090 if (hw->st_idx == last)
4091 seq_puts(seq, "Status ring (empty)\n");
4092 else {
4093 seq_puts(seq, "Status ring\n");
4094 for (idx = hw->st_idx; idx != last && idx < STATUS_RING_SIZE;
4095 idx = RING_NEXT(idx, STATUS_RING_SIZE)) {
4096 const struct sky2_status_le *le = hw->st_le + idx;
4097 seq_printf(seq, "[%d] %#x %d %#x\n",
4098 idx, le->opcode, le->length, le->status);
4099 }
4100 seq_puts(seq, "\n");
4101 }
4102
4103 seq_printf(seq, "Tx ring pending=%u...%u report=%d done=%d\n",
4104 sky2->tx_cons, sky2->tx_prod,
4105 sky2_read16(hw, port == 0 ? STAT_TXA1_RIDX : STAT_TXA2_RIDX),
4106 sky2_read16(hw, Q_ADDR(txqaddr[port], Q_DONE)));
4107
4108 /* Dump contents of tx ring */
4109 sop = 1;
Stephen Hemmingeree5f68f2009-08-18 15:17:08 +00004110 for (idx = sky2->tx_next; idx != sky2->tx_prod && idx < sky2->tx_ring_size;
4111 idx = RING_NEXT(idx, sky2->tx_ring_size)) {
Stephen Hemminger3cf26752007-07-09 15:33:35 -07004112 const struct sky2_tx_le *le = sky2->tx_le + idx;
4113 u32 a = le32_to_cpu(le->addr);
4114
4115 if (sop)
4116 seq_printf(seq, "%u:", idx);
4117 sop = 0;
4118
4119 switch(le->opcode & ~HW_OWNER) {
4120 case OP_ADDR64:
4121 seq_printf(seq, " %#x:", a);
4122 break;
4123 case OP_LRGLEN:
4124 seq_printf(seq, " mtu=%d", a);
4125 break;
4126 case OP_VLAN:
4127 seq_printf(seq, " vlan=%d", be16_to_cpu(le->length));
4128 break;
4129 case OP_TCPLISW:
4130 seq_printf(seq, " csum=%#x", a);
4131 break;
4132 case OP_LARGESEND:
4133 seq_printf(seq, " tso=%#x(%d)", a, le16_to_cpu(le->length));
4134 break;
4135 case OP_PACKET:
4136 seq_printf(seq, " %#x(%d)", a, le16_to_cpu(le->length));
4137 break;
4138 case OP_BUFFER:
4139 seq_printf(seq, " frag=%#x(%d)", a, le16_to_cpu(le->length));
4140 break;
4141 default:
4142 seq_printf(seq, " op=%#x,%#x(%d)", le->opcode,
4143 a, le16_to_cpu(le->length));
4144 }
4145
4146 if (le->ctrl & EOP) {
4147 seq_putc(seq, '\n');
4148 sop = 1;
4149 }
4150 }
4151
4152 seq_printf(seq, "\nRx ring hw get=%d put=%d last=%d\n",
4153 sky2_read16(hw, Y2_QADDR(rxqaddr[port], PREF_UNIT_GET_IDX)),
Mike McCormackc409c342009-07-21 14:51:20 +00004154 sky2_read16(hw, Y2_QADDR(rxqaddr[port], PREF_UNIT_PUT_IDX)),
Stephen Hemminger3cf26752007-07-09 15:33:35 -07004155 sky2_read16(hw, Y2_QADDR(rxqaddr[port], PREF_UNIT_LAST_IDX)));
4156
David S. Millerd1d08d12008-01-07 20:53:33 -08004157 sky2_read32(hw, B0_Y2_SP_LISR);
Stephen Hemmingerbea33482007-10-03 16:41:36 -07004158 napi_enable(&hw->napi);
Stephen Hemminger3cf26752007-07-09 15:33:35 -07004159 return 0;
4160}
4161
4162static int sky2_debug_open(struct inode *inode, struct file *file)
4163{
4164 return single_open(file, sky2_debug_show, inode->i_private);
4165}
4166
4167static const struct file_operations sky2_debug_fops = {
4168 .owner = THIS_MODULE,
4169 .open = sky2_debug_open,
4170 .read = seq_read,
4171 .llseek = seq_lseek,
4172 .release = single_release,
4173};
4174
4175/*
4176 * Use network device events to create/remove/rename
4177 * debugfs file entries
4178 */
4179static int sky2_device_event(struct notifier_block *unused,
4180 unsigned long event, void *ptr)
4181{
4182 struct net_device *dev = ptr;
Stephen Hemminger5b296bc2007-08-29 12:58:11 -07004183 struct sky2_port *sky2 = netdev_priv(dev);
Stephen Hemminger3cf26752007-07-09 15:33:35 -07004184
Stephen Hemminger1436b302008-11-19 21:59:54 -08004185 if (dev->netdev_ops->ndo_open != sky2_up || !sky2_debug)
Stephen Hemminger5b296bc2007-08-29 12:58:11 -07004186 return NOTIFY_DONE;
Stephen Hemminger3cf26752007-07-09 15:33:35 -07004187
Stephen Hemminger5b296bc2007-08-29 12:58:11 -07004188 switch(event) {
4189 case NETDEV_CHANGENAME:
4190 if (sky2->debugfs) {
4191 sky2->debugfs = debugfs_rename(sky2_debug, sky2->debugfs,
4192 sky2_debug, dev->name);
Stephen Hemminger3cf26752007-07-09 15:33:35 -07004193 }
Stephen Hemminger5b296bc2007-08-29 12:58:11 -07004194 break;
4195
4196 case NETDEV_GOING_DOWN:
4197 if (sky2->debugfs) {
4198 printk(KERN_DEBUG PFX "%s: remove debugfs\n",
4199 dev->name);
4200 debugfs_remove(sky2->debugfs);
4201 sky2->debugfs = NULL;
4202 }
4203 break;
4204
4205 case NETDEV_UP:
4206 sky2->debugfs = debugfs_create_file(dev->name, S_IRUGO,
4207 sky2_debug, dev,
4208 &sky2_debug_fops);
4209 if (IS_ERR(sky2->debugfs))
4210 sky2->debugfs = NULL;
Stephen Hemminger3cf26752007-07-09 15:33:35 -07004211 }
4212
4213 return NOTIFY_DONE;
4214}
4215
4216static struct notifier_block sky2_notifier = {
4217 .notifier_call = sky2_device_event,
4218};
4219
4220
4221static __init void sky2_debug_init(void)
4222{
4223 struct dentry *ent;
4224
4225 ent = debugfs_create_dir("sky2", NULL);
4226 if (!ent || IS_ERR(ent))
4227 return;
4228
4229 sky2_debug = ent;
4230 register_netdevice_notifier(&sky2_notifier);
4231}
4232
4233static __exit void sky2_debug_cleanup(void)
4234{
4235 if (sky2_debug) {
4236 unregister_netdevice_notifier(&sky2_notifier);
4237 debugfs_remove(sky2_debug);
4238 sky2_debug = NULL;
4239 }
4240}
4241
4242#else
4243#define sky2_debug_init()
4244#define sky2_debug_cleanup()
4245#endif
4246
Stephen Hemminger1436b302008-11-19 21:59:54 -08004247/* Two copies of network device operations to handle special case of
4248 not allowing netpoll on second port */
4249static const struct net_device_ops sky2_netdev_ops[2] = {
4250 {
4251 .ndo_open = sky2_up,
4252 .ndo_stop = sky2_down,
Stephen Hemminger00829822008-11-20 20:14:53 -08004253 .ndo_start_xmit = sky2_xmit_frame,
Stephen Hemminger1436b302008-11-19 21:59:54 -08004254 .ndo_do_ioctl = sky2_ioctl,
4255 .ndo_validate_addr = eth_validate_addr,
4256 .ndo_set_mac_address = sky2_set_mac_address,
4257 .ndo_set_multicast_list = sky2_set_multicast,
4258 .ndo_change_mtu = sky2_change_mtu,
4259 .ndo_tx_timeout = sky2_tx_timeout,
4260#ifdef SKY2_VLAN_TAG_USED
4261 .ndo_vlan_rx_register = sky2_vlan_rx_register,
4262#endif
4263#ifdef CONFIG_NET_POLL_CONTROLLER
4264 .ndo_poll_controller = sky2_netpoll,
4265#endif
4266 },
4267 {
4268 .ndo_open = sky2_up,
4269 .ndo_stop = sky2_down,
Stephen Hemminger00829822008-11-20 20:14:53 -08004270 .ndo_start_xmit = sky2_xmit_frame,
Stephen Hemminger1436b302008-11-19 21:59:54 -08004271 .ndo_do_ioctl = sky2_ioctl,
4272 .ndo_validate_addr = eth_validate_addr,
4273 .ndo_set_mac_address = sky2_set_mac_address,
4274 .ndo_set_multicast_list = sky2_set_multicast,
4275 .ndo_change_mtu = sky2_change_mtu,
4276 .ndo_tx_timeout = sky2_tx_timeout,
4277#ifdef SKY2_VLAN_TAG_USED
4278 .ndo_vlan_rx_register = sky2_vlan_rx_register,
4279#endif
4280 },
4281};
Stephen Hemminger3cf26752007-07-09 15:33:35 -07004282
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004283/* Initialize network device */
4284static __devinit struct net_device *sky2_init_netdev(struct sky2_hw *hw,
Stephen Hemmingere3173832007-02-06 10:45:39 -08004285 unsigned port,
Stephen Hemmingerbe63a212008-01-15 11:29:29 -08004286 int highmem, int wol)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004287{
4288 struct sky2_port *sky2;
4289 struct net_device *dev = alloc_etherdev(sizeof(*sky2));
4290
4291 if (!dev) {
Joe Perches898eb712007-10-18 03:06:30 -07004292 dev_err(&hw->pdev->dev, "etherdev alloc failed\n");
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004293 return NULL;
4294 }
4295
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004296 SET_NETDEV_DEV(dev, &hw->pdev->dev);
shemminger@osdl.orgef743d32005-11-30 11:45:12 -08004297 dev->irq = hw->pdev->irq;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004298 SET_ETHTOOL_OPS(dev, &sky2_ethtool_ops);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004299 dev->watchdog_timeo = TX_WATCHDOG;
Stephen Hemminger1436b302008-11-19 21:59:54 -08004300 dev->netdev_ops = &sky2_netdev_ops[port];
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004301
4302 sky2 = netdev_priv(dev);
4303 sky2->netdev = dev;
4304 sky2->hw = hw;
4305 sky2->msg_enable = netif_msg_init(debug, default_msg);
4306
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004307 /* Auto speed and flow control */
Stephen Hemminger0ea065e2009-08-14 15:36:41 -07004308 sky2->flags = SKY2_FLAG_AUTO_SPEED | SKY2_FLAG_AUTO_PAUSE;
4309 if (hw->chip_id != CHIP_ID_YUKON_XL)
4310 sky2->flags |= SKY2_FLAG_RX_CHECKSUM;
4311
Stephen Hemminger16ad91e2006-10-17 10:24:13 -07004312 sky2->flow_mode = FC_BOTH;
4313
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004314 sky2->duplex = -1;
4315 sky2->speed = -1;
4316 sky2->advertising = sky2_supported_modes(hw);
Stephen Hemmingerbe63a212008-01-15 11:29:29 -08004317 sky2->wol = wol;
Stephen Hemminger75d070c2005-12-09 11:35:11 -08004318
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08004319 spin_lock_init(&sky2->phy_lock);
Stephen Hemmingeree5f68f2009-08-18 15:17:08 +00004320
Stephen Hemminger793b8832005-09-14 16:06:14 -07004321 sky2->tx_pending = TX_DEF_PENDING;
Stephen Hemmingeree5f68f2009-08-18 15:17:08 +00004322 sky2->tx_ring_size = roundup_pow_of_two(TX_DEF_PENDING+1);
Stephen Hemminger290d4de2006-03-20 15:48:15 -08004323 sky2->rx_pending = RX_DEF_PENDING;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004324
4325 hw->dev[port] = dev;
4326
4327 sky2->port = port;
4328
Stephen Hemminger4a50a872007-02-06 10:45:41 -08004329 dev->features |= NETIF_F_TSO | NETIF_F_IP_CSUM | NETIF_F_SG;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004330 if (highmem)
4331 dev->features |= NETIF_F_HIGHDMA;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004332
shemminger@osdl.orgd1f13702005-09-27 15:02:57 -07004333#ifdef SKY2_VLAN_TAG_USED
Stephen Hemmingerd6c9bc12007-09-27 12:32:44 -07004334 /* The workaround for FE+ status conflicts with VLAN tag detection. */
4335 if (!(sky2->hw->chip_id == CHIP_ID_YUKON_FE_P &&
4336 sky2->hw->chip_rev == CHIP_REV_YU_FE2_A0)) {
4337 dev->features |= NETIF_F_HW_VLAN_TX | NETIF_F_HW_VLAN_RX;
Stephen Hemmingerd6c9bc12007-09-27 12:32:44 -07004338 }
shemminger@osdl.orgd1f13702005-09-27 15:02:57 -07004339#endif
4340
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004341 /* read the mac address */
Stephen Hemminger793b8832005-09-14 16:06:14 -07004342 memcpy_fromio(dev->dev_addr, hw->regs + B2_MAC_1 + port * 8, ETH_ALEN);
Stephen Hemminger2995bfb2005-09-28 10:01:03 -07004343 memcpy(dev->perm_addr, dev->dev_addr, dev->addr_len);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004344
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004345 return dev;
4346}
4347
Stephen Hemminger28bd1812006-01-17 13:43:19 -08004348static void __devinit sky2_show_addr(struct net_device *dev)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004349{
4350 const struct sky2_port *sky2 = netdev_priv(dev);
4351
4352 if (netif_msg_probe(sky2))
Johannes Berge1749612008-10-27 15:59:26 -07004353 printk(KERN_INFO PFX "%s: addr %pM\n",
4354 dev->name, dev->dev_addr);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004355}
4356
Stephen Hemmingerfb2690a2006-03-20 15:48:19 -08004357/* Handle software interrupt used during MSI test */
David Howells7d12e782006-10-05 14:55:46 +01004358static irqreturn_t __devinit sky2_test_intr(int irq, void *dev_id)
Stephen Hemmingerfb2690a2006-03-20 15:48:19 -08004359{
4360 struct sky2_hw *hw = dev_id;
4361 u32 status = sky2_read32(hw, B0_Y2_SP_ISRC2);
4362
4363 if (status == 0)
4364 return IRQ_NONE;
4365
4366 if (status & Y2_IS_IRQ_SW) {
Stephen Hemmingerea76e632007-09-19 15:36:44 -07004367 hw->flags |= SKY2_HW_USE_MSI;
Stephen Hemmingerfb2690a2006-03-20 15:48:19 -08004368 wake_up(&hw->msi_wait);
4369 sky2_write8(hw, B0_CTST, CS_CL_SW_IRQ);
4370 }
4371 sky2_write32(hw, B0_Y2_SP_ICR, 2);
4372
4373 return IRQ_HANDLED;
4374}
4375
4376/* Test interrupt path by forcing a a software IRQ */
4377static int __devinit sky2_test_msi(struct sky2_hw *hw)
4378{
4379 struct pci_dev *pdev = hw->pdev;
4380 int err;
4381
shemminger@osdl.orgbb507fe2006-08-28 10:00:48 -07004382 init_waitqueue_head (&hw->msi_wait);
4383
Stephen Hemmingerfb2690a2006-03-20 15:48:19 -08004384 sky2_write32(hw, B0_IMSK, Y2_IS_IRQ_SW);
4385
Stephen Hemmingerb0a20de2006-12-01 14:29:37 -08004386 err = request_irq(pdev->irq, sky2_test_intr, 0, DRV_NAME, hw);
Stephen Hemmingerfb2690a2006-03-20 15:48:19 -08004387 if (err) {
Stephen Hemmingerb02a9252007-02-06 10:45:40 -08004388 dev_err(&pdev->dev, "cannot assign irq %d\n", pdev->irq);
Stephen Hemmingerfb2690a2006-03-20 15:48:19 -08004389 return err;
4390 }
4391
Stephen Hemmingerfb2690a2006-03-20 15:48:19 -08004392 sky2_write8(hw, B0_CTST, CS_ST_SW_IRQ);
shemminger@osdl.orgbb507fe2006-08-28 10:00:48 -07004393 sky2_read8(hw, B0_CTST);
Stephen Hemmingerfb2690a2006-03-20 15:48:19 -08004394
Stephen Hemmingerea76e632007-09-19 15:36:44 -07004395 wait_event_timeout(hw->msi_wait, (hw->flags & SKY2_HW_USE_MSI), HZ/10);
Stephen Hemmingerfb2690a2006-03-20 15:48:19 -08004396
Stephen Hemmingerea76e632007-09-19 15:36:44 -07004397 if (!(hw->flags & SKY2_HW_USE_MSI)) {
Stephen Hemmingerfb2690a2006-03-20 15:48:19 -08004398 /* MSI test failed, go back to INTx mode */
Stephen Hemmingerb02a9252007-02-06 10:45:40 -08004399 dev_info(&pdev->dev, "No interrupt generated using MSI, "
4400 "switching to INTx mode.\n");
Stephen Hemmingerfb2690a2006-03-20 15:48:19 -08004401
4402 err = -EOPNOTSUPP;
4403 sky2_write8(hw, B0_CTST, CS_CL_SW_IRQ);
4404 }
4405
4406 sky2_write32(hw, B0_IMSK, 0);
Stephen Hemminger2bffc232006-10-17 10:17:18 -07004407 sky2_read32(hw, B0_IMSK);
Stephen Hemmingerfb2690a2006-03-20 15:48:19 -08004408
4409 free_irq(pdev->irq, hw);
4410
4411 return err;
4412}
4413
Stephen Hemmingerc7127a32008-06-17 09:04:25 -07004414/* This driver supports yukon2 chipset only */
4415static const char *sky2_name(u8 chipid, char *buf, int sz)
4416{
4417 const char *name[] = {
4418 "XL", /* 0xb3 */
4419 "EC Ultra", /* 0xb4 */
4420 "Extreme", /* 0xb5 */
4421 "EC", /* 0xb6 */
4422 "FE", /* 0xb7 */
4423 "FE+", /* 0xb8 */
4424 "Supreme", /* 0xb9 */
Stephen Hemminger0ce8b982008-06-17 09:04:27 -07004425 "UL 2", /* 0xba */
Stephen Hemmingerc7127a32008-06-17 09:04:25 -07004426 };
4427
Stephen Hemminger0ce8b982008-06-17 09:04:27 -07004428 if (chipid >= CHIP_ID_YUKON_XL && chipid < CHIP_ID_YUKON_UL_2)
Stephen Hemmingerc7127a32008-06-17 09:04:25 -07004429 strncpy(buf, name[chipid - CHIP_ID_YUKON_XL], sz);
4430 else
4431 snprintf(buf, sz, "(chip %#x)", chipid);
4432 return buf;
4433}
4434
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004435static int __devinit sky2_probe(struct pci_dev *pdev,
4436 const struct pci_device_id *ent)
4437{
shemminger@linux-foundation.org7f60c64b2007-01-26 11:38:36 -08004438 struct net_device *dev;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004439 struct sky2_hw *hw;
Stephen Hemmingerbe63a212008-01-15 11:29:29 -08004440 int err, using_dac = 0, wol_default;
Stephen Hemminger38345072009-02-03 11:27:30 +00004441 u32 reg;
Stephen Hemmingerc7127a32008-06-17 09:04:25 -07004442 char buf1[16];
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004443
Stephen Hemminger793b8832005-09-14 16:06:14 -07004444 err = pci_enable_device(pdev);
4445 if (err) {
Stephen Hemmingerb02a9252007-02-06 10:45:40 -08004446 dev_err(&pdev->dev, "cannot enable PCI device\n");
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004447 goto err_out;
4448 }
4449
Stephen Hemminger6cc90a52009-06-11 07:03:47 +00004450 /* Get configuration information
4451 * Note: only regular PCI config access once to test for HW issues
4452 * other PCI access through shared memory for speed and to
4453 * avoid MMCONFIG problems.
4454 */
4455 err = pci_read_config_dword(pdev, PCI_DEV_REG2, &reg);
4456 if (err) {
4457 dev_err(&pdev->dev, "PCI read config failed\n");
4458 goto err_out;
4459 }
4460
4461 if (~reg == 0) {
4462 dev_err(&pdev->dev, "PCI configuration read error\n");
4463 goto err_out;
4464 }
4465
Stephen Hemminger793b8832005-09-14 16:06:14 -07004466 err = pci_request_regions(pdev, DRV_NAME);
4467 if (err) {
Stephen Hemmingerb02a9252007-02-06 10:45:40 -08004468 dev_err(&pdev->dev, "cannot obtain PCI resources\n");
Stephen Hemminger44a1d2e2007-04-30 14:23:49 -07004469 goto err_out_disable;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004470 }
4471
4472 pci_set_master(pdev);
4473
Stephen Hemmingerd1f3d4d2006-01-17 13:43:11 -08004474 if (sizeof(dma_addr_t) > sizeof(u32) &&
Yang Hongyang6a355282009-04-06 19:01:13 -07004475 !(err = pci_set_dma_mask(pdev, DMA_BIT_MASK(64)))) {
Stephen Hemmingerd1f3d4d2006-01-17 13:43:11 -08004476 using_dac = 1;
Yang Hongyang6a355282009-04-06 19:01:13 -07004477 err = pci_set_consistent_dma_mask(pdev, DMA_BIT_MASK(64));
Stephen Hemmingerd1f3d4d2006-01-17 13:43:11 -08004478 if (err < 0) {
Stephen Hemmingerb02a9252007-02-06 10:45:40 -08004479 dev_err(&pdev->dev, "unable to obtain 64 bit DMA "
4480 "for consistent allocations\n");
Stephen Hemmingerd1f3d4d2006-01-17 13:43:11 -08004481 goto err_out_free_regions;
4482 }
Stephen Hemmingerd1f3d4d2006-01-17 13:43:11 -08004483 } else {
Yang Hongyang284901a2009-04-06 19:01:15 -07004484 err = pci_set_dma_mask(pdev, DMA_BIT_MASK(32));
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004485 if (err) {
Stephen Hemmingerb02a9252007-02-06 10:45:40 -08004486 dev_err(&pdev->dev, "no usable DMA configuration\n");
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004487 goto err_out_free_regions;
4488 }
4489 }
Stephen Hemmingerd1f3d4d2006-01-17 13:43:11 -08004490
Stephen Hemminger38345072009-02-03 11:27:30 +00004491
4492#ifdef __BIG_ENDIAN
4493 /* The sk98lin vendor driver uses hardware byte swapping but
4494 * this driver uses software swapping.
4495 */
4496 reg &= ~PCI_REV_DESC;
4497 err = pci_write_config_dword(pdev,PCI_DEV_REG2, reg);
4498 if (err) {
4499 dev_err(&pdev->dev, "PCI write config failed\n");
4500 goto err_out_free_regions;
4501 }
4502#endif
4503
Rafael J. Wysocki9d731d72008-10-12 20:59:48 -07004504 wol_default = device_may_wakeup(&pdev->dev) ? WAKE_MAGIC : 0;
Stephen Hemmingerbe63a212008-01-15 11:29:29 -08004505
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004506 err = -ENOMEM;
Stephen Hemminger6aad85d2006-01-17 13:43:18 -08004507 hw = kzalloc(sizeof(*hw), GFP_KERNEL);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004508 if (!hw) {
Stephen Hemmingerb02a9252007-02-06 10:45:40 -08004509 dev_err(&pdev->dev, "cannot allocate hardware struct\n");
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004510 goto err_out_free_regions;
4511 }
4512
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004513 hw->pdev = pdev;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004514
4515 hw->regs = ioremap_nocache(pci_resource_start(pdev, 0), 0x4000);
4516 if (!hw->regs) {
Stephen Hemmingerb02a9252007-02-06 10:45:40 -08004517 dev_err(&pdev->dev, "cannot map device registers\n");
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004518 goto err_out_free_hw;
4519 }
4520
Stephen Hemminger08c06d82006-01-30 11:37:54 -08004521 /* ring for status responses */
Stephen Hemminger167f53d2007-09-25 19:01:02 -07004522 hw->st_le = pci_alloc_consistent(pdev, STATUS_LE_BYTES, &hw->st_dma);
Stephen Hemminger08c06d82006-01-30 11:37:54 -08004523 if (!hw->st_le)
4524 goto err_out_iounmap;
4525
Stephen Hemmingere3173832007-02-06 10:45:39 -08004526 err = sky2_init(hw);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004527 if (err)
Stephen Hemminger793b8832005-09-14 16:06:14 -07004528 goto err_out_iounmap;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004529
Stephen Hemmingerc844d482008-08-27 20:48:23 -07004530 dev_info(&pdev->dev, "Yukon-2 %s chip revision %d\n",
4531 sky2_name(hw->chip_id, buf1, sizeof(buf1)), hw->chip_rev);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004532
Stephen Hemmingere3173832007-02-06 10:45:39 -08004533 sky2_reset(hw);
4534
Stephen Hemmingerbe63a212008-01-15 11:29:29 -08004535 dev = sky2_init_netdev(hw, 0, using_dac, wol_default);
shemminger@linux-foundation.org7f60c64b2007-01-26 11:38:36 -08004536 if (!dev) {
4537 err = -ENOMEM;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004538 goto err_out_free_pci;
shemminger@linux-foundation.org7f60c64b2007-01-26 11:38:36 -08004539 }
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004540
Stephen Hemminger9fa1b1f2006-09-26 11:57:40 -07004541 if (!disable_msi && pci_enable_msi(pdev) == 0) {
4542 err = sky2_test_msi(hw);
4543 if (err == -EOPNOTSUPP)
4544 pci_disable_msi(pdev);
4545 else if (err)
4546 goto err_out_free_netdev;
4547 }
4548
Stephen Hemminger793b8832005-09-14 16:06:14 -07004549 err = register_netdev(dev);
4550 if (err) {
Stephen Hemmingerb02a9252007-02-06 10:45:40 -08004551 dev_err(&pdev->dev, "cannot register net device\n");
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004552 goto err_out_free_netdev;
4553 }
4554
Stephen Hemminger6de16232007-10-17 13:26:42 -07004555 netif_napi_add(dev, &hw->napi, sky2_poll, NAPI_WEIGHT);
4556
Stephen Hemmingerea76e632007-09-19 15:36:44 -07004557 err = request_irq(pdev->irq, sky2_intr,
4558 (hw->flags & SKY2_HW_USE_MSI) ? 0 : IRQF_SHARED,
Stephen Hemmingerb0a20de2006-12-01 14:29:37 -08004559 dev->name, hw);
Stephen Hemminger9fa1b1f2006-09-26 11:57:40 -07004560 if (err) {
Stephen Hemmingerb02a9252007-02-06 10:45:40 -08004561 dev_err(&pdev->dev, "cannot assign irq %d\n", pdev->irq);
Stephen Hemminger9fa1b1f2006-09-26 11:57:40 -07004562 goto err_out_unregister;
4563 }
4564 sky2_write32(hw, B0_IMSK, Y2_IS_BASE);
Stephen Hemminger6de16232007-10-17 13:26:42 -07004565 napi_enable(&hw->napi);
Stephen Hemminger9fa1b1f2006-09-26 11:57:40 -07004566
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004567 sky2_show_addr(dev);
4568
shemminger@linux-foundation.org7f60c64b2007-01-26 11:38:36 -08004569 if (hw->ports > 1) {
4570 struct net_device *dev1;
4571
Stephen Hemmingerbe63a212008-01-15 11:29:29 -08004572 dev1 = sky2_init_netdev(hw, 1, using_dac, wol_default);
Stephen Hemmingerb02a9252007-02-06 10:45:40 -08004573 if (!dev1)
4574 dev_warn(&pdev->dev, "allocation for second device failed\n");
4575 else if ((err = register_netdev(dev1))) {
4576 dev_warn(&pdev->dev,
4577 "register of second port failed (%d)\n", err);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004578 hw->dev[1] = NULL;
4579 free_netdev(dev1);
Stephen Hemmingerb02a9252007-02-06 10:45:40 -08004580 } else
4581 sky2_show_addr(dev1);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004582 }
4583
Stephen Hemminger32c2c302007-08-21 14:34:03 -07004584 setup_timer(&hw->watchdog_timer, sky2_watchdog, (unsigned long) hw);
Stephen Hemminger81906792007-02-15 16:40:33 -08004585 INIT_WORK(&hw->restart_work, sky2_restart);
4586
Stephen Hemminger793b8832005-09-14 16:06:14 -07004587 pci_set_drvdata(pdev, hw);
4588
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004589 return 0;
4590
Stephen Hemminger793b8832005-09-14 16:06:14 -07004591err_out_unregister:
Stephen Hemmingerea76e632007-09-19 15:36:44 -07004592 if (hw->flags & SKY2_HW_USE_MSI)
Stephen Hemmingerb0a20de2006-12-01 14:29:37 -08004593 pci_disable_msi(pdev);
Stephen Hemminger793b8832005-09-14 16:06:14 -07004594 unregister_netdev(dev);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004595err_out_free_netdev:
4596 free_netdev(dev);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004597err_out_free_pci:
Stephen Hemminger793b8832005-09-14 16:06:14 -07004598 sky2_write8(hw, B0_CTST, CS_RST_SET);
Stephen Hemminger167f53d2007-09-25 19:01:02 -07004599 pci_free_consistent(pdev, STATUS_LE_BYTES, hw->st_le, hw->st_dma);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004600err_out_iounmap:
4601 iounmap(hw->regs);
4602err_out_free_hw:
4603 kfree(hw);
4604err_out_free_regions:
4605 pci_release_regions(pdev);
Stephen Hemminger44a1d2e2007-04-30 14:23:49 -07004606err_out_disable:
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004607 pci_disable_device(pdev);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004608err_out:
Stephen Hemminger549a68c2007-05-11 11:21:44 -07004609 pci_set_drvdata(pdev, NULL);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004610 return err;
4611}
4612
4613static void __devexit sky2_remove(struct pci_dev *pdev)
4614{
Stephen Hemminger793b8832005-09-14 16:06:14 -07004615 struct sky2_hw *hw = pci_get_drvdata(pdev);
Stephen Hemminger6de16232007-10-17 13:26:42 -07004616 int i;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004617
Stephen Hemminger793b8832005-09-14 16:06:14 -07004618 if (!hw)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004619 return;
4620
Stephen Hemminger32c2c302007-08-21 14:34:03 -07004621 del_timer_sync(&hw->watchdog_timer);
Stephen Hemminger6de16232007-10-17 13:26:42 -07004622 cancel_work_sync(&hw->restart_work);
Stephen Hemmingerd27ed382006-04-25 10:58:51 -07004623
Stephen Hemmingerb877fe22007-10-22 13:39:09 -07004624 for (i = hw->ports-1; i >= 0; --i)
Stephen Hemminger6de16232007-10-17 13:26:42 -07004625 unregister_netdev(hw->dev[i]);
Stephen Hemminger81906792007-02-15 16:40:33 -08004626
Stephen Hemmingerd27ed382006-04-25 10:58:51 -07004627 sky2_write32(hw, B0_IMSK, 0);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004628
Stephen Hemmingerae306cc2006-12-20 13:06:36 -08004629 sky2_power_aux(hw);
4630
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004631 sky2_write16(hw, B0_Y2LED, LED_STAT_OFF);
Stephen Hemminger793b8832005-09-14 16:06:14 -07004632 sky2_write8(hw, B0_CTST, CS_RST_SET);
shemminger@osdl.org5afa0a92005-09-27 15:03:00 -07004633 sky2_read8(hw, B0_CTST);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004634
4635 free_irq(pdev->irq, hw);
Stephen Hemmingerea76e632007-09-19 15:36:44 -07004636 if (hw->flags & SKY2_HW_USE_MSI)
Stephen Hemmingerb0a20de2006-12-01 14:29:37 -08004637 pci_disable_msi(pdev);
Stephen Hemminger793b8832005-09-14 16:06:14 -07004638 pci_free_consistent(pdev, STATUS_LE_BYTES, hw->st_le, hw->st_dma);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004639 pci_release_regions(pdev);
4640 pci_disable_device(pdev);
Stephen Hemminger793b8832005-09-14 16:06:14 -07004641
Stephen Hemmingerb877fe22007-10-22 13:39:09 -07004642 for (i = hw->ports-1; i >= 0; --i)
Stephen Hemminger6de16232007-10-17 13:26:42 -07004643 free_netdev(hw->dev[i]);
4644
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004645 iounmap(hw->regs);
4646 kfree(hw);
shemminger@osdl.org5afa0a92005-09-27 15:03:00 -07004647
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004648 pci_set_drvdata(pdev, NULL);
4649}
4650
4651#ifdef CONFIG_PM
4652static int sky2_suspend(struct pci_dev *pdev, pm_message_t state)
4653{
Stephen Hemminger793b8832005-09-14 16:06:14 -07004654 struct sky2_hw *hw = pci_get_drvdata(pdev);
Stephen Hemmingere3173832007-02-06 10:45:39 -08004655 int i, wol = 0;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004656
Stephen Hemminger549a68c2007-05-11 11:21:44 -07004657 if (!hw)
4658 return 0;
4659
Stephen Hemminger063a0b32008-04-02 09:03:23 -07004660 del_timer_sync(&hw->watchdog_timer);
4661 cancel_work_sync(&hw->restart_work);
4662
Stephen Hemminger19720732009-08-14 05:15:16 +00004663 rtnl_lock();
Stephen Hemmingerf05267e2006-06-13 17:17:28 +09004664 for (i = 0; i < hw->ports; i++) {
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004665 struct net_device *dev = hw->dev[i];
Stephen Hemmingere3173832007-02-06 10:45:39 -08004666 struct sky2_port *sky2 = netdev_priv(dev);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004667
Stephen Hemmingeraf18d8b2009-08-14 15:31:25 -07004668 sky2_detach(dev);
Stephen Hemmingere3173832007-02-06 10:45:39 -08004669
4670 if (sky2->wol)
4671 sky2_wol_init(sky2);
4672
4673 wol |= sky2->wol;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004674 }
4675
Stephen Hemminger8ab8fca2006-06-13 17:17:30 +09004676 sky2_write32(hw, B0_IMSK, 0);
Stephen Hemminger6de16232007-10-17 13:26:42 -07004677 napi_disable(&hw->napi);
Stephen Hemmingerae306cc2006-12-20 13:06:36 -08004678 sky2_power_aux(hw);
Stephen Hemminger19720732009-08-14 05:15:16 +00004679 rtnl_unlock();
Stephen Hemmingere3173832007-02-06 10:45:39 -08004680
Linus Torvaldsd374c1c2006-06-12 12:53:27 -07004681 pci_save_state(pdev);
Stephen Hemmingere3173832007-02-06 10:45:39 -08004682 pci_enable_wake(pdev, pci_choose_state(pdev, state), wol);
Stephen Hemmingerf71eb1a2008-08-04 13:33:37 -07004683 pci_set_power_state(pdev, pci_choose_state(pdev, state));
Stephen Hemmingerae306cc2006-12-20 13:06:36 -08004684
Stephen Hemminger2ccc99b2006-06-13 17:17:27 +09004685 return 0;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004686}
4687
4688static int sky2_resume(struct pci_dev *pdev)
4689{
Stephen Hemminger793b8832005-09-14 16:06:14 -07004690 struct sky2_hw *hw = pci_get_drvdata(pdev);
Stephen Hemminger08c06d82006-01-30 11:37:54 -08004691 int i, err;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004692
Stephen Hemminger549a68c2007-05-11 11:21:44 -07004693 if (!hw)
4694 return 0;
4695
Stephen Hemmingerf71eb1a2008-08-04 13:33:37 -07004696 err = pci_set_power_state(pdev, PCI_D0);
4697 if (err)
4698 goto out;
Stephen Hemmingerae306cc2006-12-20 13:06:36 -08004699
4700 err = pci_restore_state(pdev);
4701 if (err)
4702 goto out;
4703
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004704 pci_enable_wake(pdev, PCI_D0, 0);
Stephen Hemminger1ad5b4a2007-04-07 16:02:27 -07004705
4706 /* Re-enable all clocks */
Stephen Hemminger05745c42007-09-19 15:36:45 -07004707 if (hw->chip_id == CHIP_ID_YUKON_EX ||
4708 hw->chip_id == CHIP_ID_YUKON_EC_U ||
4709 hw->chip_id == CHIP_ID_YUKON_FE_P)
Stephen Hemmingerb32f40c2007-11-27 10:57:27 -08004710 sky2_pci_write32(hw, PCI_DEV_REG3, 0);
Stephen Hemminger1ad5b4a2007-04-07 16:02:27 -07004711
Stephen Hemmingere3173832007-02-06 10:45:39 -08004712 sky2_reset(hw);
Stephen Hemminger8ab8fca2006-06-13 17:17:30 +09004713 sky2_write32(hw, B0_IMSK, Y2_IS_BASE);
Stephen Hemminger6de16232007-10-17 13:26:42 -07004714 napi_enable(&hw->napi);
Stephen Hemminger8ab8fca2006-06-13 17:17:30 +09004715
Stephen Hemmingeraf18d8b2009-08-14 15:31:25 -07004716 rtnl_lock();
Stephen Hemmingerf05267e2006-06-13 17:17:28 +09004717 for (i = 0; i < hw->ports; i++) {
Stephen Hemmingeraf18d8b2009-08-14 15:31:25 -07004718 err = sky2_reattach(hw->dev[i]);
4719 if (err)
4720 goto out;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004721 }
Stephen Hemmingeraf18d8b2009-08-14 15:31:25 -07004722 rtnl_unlock();
Stephen Hemmingereb35cf62006-06-13 17:17:31 +09004723
Stephen Hemmingerae306cc2006-12-20 13:06:36 -08004724 return 0;
Stephen Hemminger08c06d82006-01-30 11:37:54 -08004725out:
Stephen Hemmingeraf18d8b2009-08-14 15:31:25 -07004726 rtnl_unlock();
4727
Stephen Hemmingerb02a9252007-02-06 10:45:40 -08004728 dev_err(&pdev->dev, "resume failed (%d)\n", err);
Stephen Hemmingerae306cc2006-12-20 13:06:36 -08004729 pci_disable_device(pdev);
Stephen Hemminger08c06d82006-01-30 11:37:54 -08004730 return err;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004731}
4732#endif
4733
Stephen Hemmingere3173832007-02-06 10:45:39 -08004734static void sky2_shutdown(struct pci_dev *pdev)
4735{
4736 struct sky2_hw *hw = pci_get_drvdata(pdev);
4737 int i, wol = 0;
4738
Stephen Hemminger549a68c2007-05-11 11:21:44 -07004739 if (!hw)
4740 return;
4741
Stephen Hemminger19720732009-08-14 05:15:16 +00004742 rtnl_lock();
Stephen Hemminger5c0d6b32007-10-14 13:25:22 -07004743 del_timer_sync(&hw->watchdog_timer);
Stephen Hemmingere3173832007-02-06 10:45:39 -08004744
4745 for (i = 0; i < hw->ports; i++) {
4746 struct net_device *dev = hw->dev[i];
4747 struct sky2_port *sky2 = netdev_priv(dev);
4748
4749 if (sky2->wol) {
4750 wol = 1;
4751 sky2_wol_init(sky2);
4752 }
4753 }
4754
4755 if (wol)
4756 sky2_power_aux(hw);
Stephen Hemminger19720732009-08-14 05:15:16 +00004757 rtnl_unlock();
Stephen Hemmingere3173832007-02-06 10:45:39 -08004758
4759 pci_enable_wake(pdev, PCI_D3hot, wol);
4760 pci_enable_wake(pdev, PCI_D3cold, wol);
4761
4762 pci_disable_device(pdev);
Stephen Hemmingerf71eb1a2008-08-04 13:33:37 -07004763 pci_set_power_state(pdev, PCI_D3hot);
Stephen Hemmingere3173832007-02-06 10:45:39 -08004764}
4765
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004766static struct pci_driver sky2_driver = {
Stephen Hemminger793b8832005-09-14 16:06:14 -07004767 .name = DRV_NAME,
4768 .id_table = sky2_id_table,
4769 .probe = sky2_probe,
4770 .remove = __devexit_p(sky2_remove),
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004771#ifdef CONFIG_PM
Stephen Hemminger793b8832005-09-14 16:06:14 -07004772 .suspend = sky2_suspend,
4773 .resume = sky2_resume,
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004774#endif
Stephen Hemmingere3173832007-02-06 10:45:39 -08004775 .shutdown = sky2_shutdown,
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004776};
4777
4778static int __init sky2_init_module(void)
4779{
Stephen Hemmingerc844d482008-08-27 20:48:23 -07004780 pr_info(PFX "driver version " DRV_VERSION "\n");
4781
Stephen Hemminger3cf26752007-07-09 15:33:35 -07004782 sky2_debug_init();
shemminger@osdl.org50241c42005-11-30 11:45:22 -08004783 return pci_register_driver(&sky2_driver);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004784}
4785
4786static void __exit sky2_cleanup_module(void)
4787{
4788 pci_unregister_driver(&sky2_driver);
Stephen Hemminger3cf26752007-07-09 15:33:35 -07004789 sky2_debug_cleanup();
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004790}
4791
4792module_init(sky2_init_module);
4793module_exit(sky2_cleanup_module);
4794
4795MODULE_DESCRIPTION("Marvell Yukon 2 Gigabit Ethernet driver");
Stephen Hemminger65ebe6342007-01-23 11:38:57 -08004796MODULE_AUTHOR("Stephen Hemminger <shemminger@linux-foundation.org>");
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004797MODULE_LICENSE("GPL");
shemminger@osdl.org5f4f9dc2005-11-30 11:45:23 -08004798MODULE_VERSION(DRV_VERSION);