blob: e0fe8e88fbfae7abab75b07e7718560108c3316b [file] [log] [blame]
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +00001/*******************************************************************************
2
3 Intel 10 Gigabit PCI Express Linux driver
Don Skidmorec97506a2014-02-27 20:32:43 -08004 Copyright(c) 1999 - 2014 Intel Corporation.
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +00005
6 This program is free software; you can redistribute it and/or modify it
7 under the terms and conditions of the GNU General Public License,
8 version 2, as published by the Free Software Foundation.
9
10 This program is distributed in the hope it will be useful, but WITHOUT
11 ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
12 FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
13 more details.
14
15 You should have received a copy of the GNU General Public License along with
16 this program; if not, write to the Free Software Foundation, Inc.,
17 51 Franklin St - Fifth Floor, Boston, MA 02110-1301 USA.
18
19 The full GNU General Public License is included in this distribution in
20 the file called "COPYING".
21
22 Contact Information:
Jacob Kellerb89aae72014-02-22 01:23:50 +000023 Linux NICS <linux.nics@intel.com>
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +000024 e1000-devel Mailing List <e1000-devel@lists.sourceforge.net>
25 Intel Corporation, 5200 N.E. Elam Young Parkway, Hillsboro, OR 97124-6497
26
27*******************************************************************************/
28
29#include <linux/pci.h>
30#include <linux/delay.h>
31#include <linux/sched.h>
32
33#include "ixgbe.h"
34#include "ixgbe_phy.h"
Greg Rose096a58f2010-01-09 02:26:26 +000035#include "ixgbe_mbx.h"
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +000036
37#define IXGBE_82599_MAX_TX_QUEUES 128
38#define IXGBE_82599_MAX_RX_QUEUES 128
39#define IXGBE_82599_RAR_ENTRIES 128
40#define IXGBE_82599_MC_TBL_SIZE 128
41#define IXGBE_82599_VFT_TBL_SIZE 128
John Fastabende09ad232011-04-04 04:29:41 +000042#define IXGBE_82599_RX_PB_SIZE 512
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +000043
Emil Tantilov5d5b7c32010-10-12 22:20:59 +000044static void ixgbe_disable_tx_laser_multispeed_fiber(struct ixgbe_hw *hw);
45static void ixgbe_enable_tx_laser_multispeed_fiber(struct ixgbe_hw *hw);
46static void ixgbe_flap_tx_laser_multispeed_fiber(struct ixgbe_hw *hw);
47static s32 ixgbe_setup_mac_link_multispeed_fiber(struct ixgbe_hw *hw,
48 ixgbe_link_speed speed,
Emil Tantilov5d5b7c32010-10-12 22:20:59 +000049 bool autoneg_wait_to_complete);
Don Skidmorecd7e1f02009-10-08 15:36:22 +000050static s32 ixgbe_setup_mac_link_smartspeed(struct ixgbe_hw *hw,
51 ixgbe_link_speed speed,
Don Skidmorecd7e1f02009-10-08 15:36:22 +000052 bool autoneg_wait_to_complete);
Jacob Kellerf4f10402013-06-25 07:59:23 +000053static void ixgbe_stop_mac_link_on_d3_82599(struct ixgbe_hw *hw);
Emil Tantilov5d5b7c32010-10-12 22:20:59 +000054static s32 ixgbe_start_mac_link_82599(struct ixgbe_hw *hw,
55 bool autoneg_wait_to_complete);
56static s32 ixgbe_setup_mac_link_82599(struct ixgbe_hw *hw,
Mallikarjuna R Chilakala8620a102009-09-01 13:49:35 +000057 ixgbe_link_speed speed,
Mallikarjuna R Chilakala8620a102009-09-01 13:49:35 +000058 bool autoneg_wait_to_complete);
Mallikarjuna R Chilakala8620a102009-09-01 13:49:35 +000059static s32 ixgbe_setup_copper_link_82599(struct ixgbe_hw *hw,
60 ixgbe_link_speed speed,
Mallikarjuna R Chilakala8620a102009-09-01 13:49:35 +000061 bool autoneg_wait_to_complete);
Peter P Waskiewicz Jr794caeb2009-06-04 16:02:24 +000062static s32 ixgbe_verify_fw_version_82599(struct ixgbe_hw *hw);
Don Skidmore8f583322013-07-27 06:25:38 +000063static s32 ixgbe_read_i2c_byte_82599(struct ixgbe_hw *hw, u8 byte_offset,
64 u8 dev_addr, u8 *data);
65static s32 ixgbe_write_i2c_byte_82599(struct ixgbe_hw *hw, u8 byte_offset,
66 u8 dev_addr, u8 data);
Don Skidmore429d6a32014-02-27 20:32:41 -080067static s32 ixgbe_reset_pipeline_82599(struct ixgbe_hw *hw);
68static bool ixgbe_verify_lesm_fw_enabled_82599(struct ixgbe_hw *hw);
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +000069
Don Skidmore0b2679d2013-02-21 03:00:04 +000070static bool ixgbe_mng_enabled(struct ixgbe_hw *hw)
71{
72 u32 fwsm, manc, factps;
73
74 fwsm = IXGBE_READ_REG(hw, IXGBE_FWSM);
75 if ((fwsm & IXGBE_FWSM_MODE_MASK) != IXGBE_FWSM_FW_MODE_PT)
76 return false;
77
78 manc = IXGBE_READ_REG(hw, IXGBE_MANC);
79 if (!(manc & IXGBE_MANC_RCV_TCO_EN))
80 return false;
81
82 factps = IXGBE_READ_REG(hw, IXGBE_FACTPS);
83 if (factps & IXGBE_FACTPS_MNGCG)
84 return false;
85
86 return true;
87}
88
Don Skidmore7b25cdb2009-08-25 04:47:32 +000089static void ixgbe_init_mac_link_ops_82599(struct ixgbe_hw *hw)
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +000090{
91 struct ixgbe_mac_info *mac = &hw->mac;
Don Skidmorec6ecf392010-12-03 03:31:51 +000092
Don Skidmore0b2679d2013-02-21 03:00:04 +000093 /* enable the laser control functions for SFP+ fiber
94 * and MNG not enabled
95 */
96 if ((mac->ops.get_media_type(hw) == ixgbe_media_type_fiber) &&
97 !hw->mng_fw_enabled) {
Peter Waskiewicz61fac742010-04-27 00:38:15 +000098 mac->ops.disable_tx_laser =
99 &ixgbe_disable_tx_laser_multispeed_fiber;
100 mac->ops.enable_tx_laser =
101 &ixgbe_enable_tx_laser_multispeed_fiber;
Mallikarjuna R Chilakala1097cd12010-03-18 14:34:52 +0000102 mac->ops.flap_tx_laser = &ixgbe_flap_tx_laser_multispeed_fiber;
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +0000103 } else {
Peter Waskiewicz61fac742010-04-27 00:38:15 +0000104 mac->ops.disable_tx_laser = NULL;
105 mac->ops.enable_tx_laser = NULL;
Mallikarjuna R Chilakala1097cd12010-03-18 14:34:52 +0000106 mac->ops.flap_tx_laser = NULL;
Don Skidmorec6ecf392010-12-03 03:31:51 +0000107 }
108
109 if (hw->phy.multispeed_fiber) {
110 /* Set up dual speed SFP+ support */
111 mac->ops.setup_link = &ixgbe_setup_mac_link_multispeed_fiber;
112 } else {
Don Skidmorecd7e1f02009-10-08 15:36:22 +0000113 if ((mac->ops.get_media_type(hw) ==
114 ixgbe_media_type_backplane) &&
115 (hw->phy.smart_speed == ixgbe_smart_speed_auto ||
Emil Tantilov0fa6d832011-03-18 08:18:32 +0000116 hw->phy.smart_speed == ixgbe_smart_speed_on) &&
117 !ixgbe_verify_lesm_fw_enabled_82599(hw))
Don Skidmorecd7e1f02009-10-08 15:36:22 +0000118 mac->ops.setup_link = &ixgbe_setup_mac_link_smartspeed;
119 else
120 mac->ops.setup_link = &ixgbe_setup_mac_link_82599;
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +0000121 }
122}
123
Don Skidmore7b25cdb2009-08-25 04:47:32 +0000124static s32 ixgbe_setup_sfp_modules_82599(struct ixgbe_hw *hw)
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +0000125{
126 s32 ret_val = 0;
127 u16 list_offset, data_offset, data_value;
128
129 if (hw->phy.sfp_type != ixgbe_sfp_type_unknown) {
130 ixgbe_init_mac_link_ops_82599(hw);
PJ Waskiewicz553b4492009-04-09 22:28:15 +0000131
132 hw->phy.ops.reset = NULL;
133
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +0000134 ret_val = ixgbe_get_sfp_init_sequence_offsets(hw, &list_offset,
135 &data_offset);
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +0000136 if (ret_val != 0)
137 goto setup_sfp_out;
138
Peter P Waskiewicz Jraa5aec82009-05-19 09:18:34 +0000139 /* PHY config will finish before releasing the semaphore */
Don Skidmore5e655102011-02-25 01:58:04 +0000140 ret_val = hw->mac.ops.acquire_swfw_sync(hw,
141 IXGBE_GSSR_MAC_CSR_SM);
Peter P Waskiewicz Jraa5aec82009-05-19 09:18:34 +0000142 if (ret_val != 0) {
143 ret_val = IXGBE_ERR_SWFW_SYNC;
144 goto setup_sfp_out;
145 }
146
Mark Rustadbe0c27b2013-05-24 07:31:09 +0000147 if (hw->eeprom.ops.read(hw, ++data_offset, &data_value))
148 goto setup_sfp_err;
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +0000149 while (data_value != 0xffff) {
150 IXGBE_WRITE_REG(hw, IXGBE_CORECTL, data_value);
151 IXGBE_WRITE_FLUSH(hw);
Mark Rustadbe0c27b2013-05-24 07:31:09 +0000152 if (hw->eeprom.ops.read(hw, ++data_offset, &data_value))
153 goto setup_sfp_err;
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +0000154 }
Peter P Waskiewicz Jraa5aec82009-05-19 09:18:34 +0000155
156 /* Release the semaphore */
Emil Tantilov6d980c32011-04-13 04:56:15 +0000157 hw->mac.ops.release_swfw_sync(hw, IXGBE_GSSR_MAC_CSR_SM);
Don Skidmore032b4322011-03-18 09:32:53 +0000158 /*
159 * Delay obtaining semaphore again to allow FW access,
160 * semaphore_delay is in ms usleep_range needs us.
161 */
162 usleep_range(hw->eeprom.semaphore_delay * 1000,
163 hw->eeprom.semaphore_delay * 2000);
Don Skidmorea7f5a5f2010-12-03 13:23:30 +0000164
Don Skidmored7bbcd32012-10-24 06:19:01 +0000165 /* Restart DSP and set SFI mode */
Don Skidmore429d6a32014-02-27 20:32:41 -0800166 ret_val = hw->mac.ops.prot_autoc_write(hw,
167 hw->mac.orig_autoc | IXGBE_AUTOC_LMS_10G_SERIAL,
168 false);
Don Skidmored7bbcd32012-10-24 06:19:01 +0000169
170 if (ret_val) {
171 hw_dbg(hw, " sfp module setup not complete\n");
Don Skidmorea7f5a5f2010-12-03 13:23:30 +0000172 ret_val = IXGBE_ERR_SFP_SETUP_NOT_COMPLETE;
173 goto setup_sfp_out;
174 }
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +0000175 }
176
177setup_sfp_out:
178 return ret_val;
Mark Rustadbe0c27b2013-05-24 07:31:09 +0000179
180setup_sfp_err:
181 /* Release the semaphore */
182 hw->mac.ops.release_swfw_sync(hw, IXGBE_GSSR_MAC_CSR_SM);
183 /* Delay obtaining semaphore again to allow FW access,
184 * semaphore_delay is in ms usleep_range needs us.
185 */
186 usleep_range(hw->eeprom.semaphore_delay * 1000,
187 hw->eeprom.semaphore_delay * 2000);
188 hw_err(hw, "eeprom read at offset %d failed\n", data_offset);
189 return IXGBE_ERR_SFP_SETUP_NOT_COMPLETE;
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +0000190}
191
Don Skidmore429d6a32014-02-27 20:32:41 -0800192/**
193 * prot_autoc_read_82599 - Hides MAC differences needed for AUTOC read
194 * @hw: pointer to hardware structure
195 * @locked: Return the if we locked for this read.
196 * @reg_val: Value we read from AUTOC
197 *
198 * For this part (82599) we need to wrap read-modify-writes with a possible
199 * FW/SW lock. It is assumed this lock will be freed with the next
200 * prot_autoc_write_82599(). Note, that locked can only be true in cases
201 * where this function doesn't return an error.
202 **/
203static s32 prot_autoc_read_82599(struct ixgbe_hw *hw, bool *locked,
204 u32 *reg_val)
205{
206 s32 ret_val;
207
208 *locked = false;
209 /* If LESM is on then we need to hold the SW/FW semaphore. */
210 if (ixgbe_verify_lesm_fw_enabled_82599(hw)) {
211 ret_val = hw->mac.ops.acquire_swfw_sync(hw,
212 IXGBE_GSSR_MAC_CSR_SM);
Don Skidmoref8cf7a02014-03-19 09:16:26 +0000213 if (ret_val)
Don Skidmore429d6a32014-02-27 20:32:41 -0800214 return IXGBE_ERR_SWFW_SYNC;
215
216 *locked = true;
217 }
218
219 *reg_val = IXGBE_READ_REG(hw, IXGBE_AUTOC);
220 return 0;
221}
222
223/**
224 * prot_autoc_write_82599 - Hides MAC differences needed for AUTOC write
225 * @hw: pointer to hardware structure
226 * @reg_val: value to write to AUTOC
227 * @locked: bool to indicate whether the SW/FW lock was already taken by
228 * previous proc_autoc_read_82599.
229 *
230 * This part (82599) may need to hold a the SW/FW lock around all writes to
231 * AUTOC. Likewise after a write we need to do a pipeline reset.
232 **/
233static s32 prot_autoc_write_82599(struct ixgbe_hw *hw, u32 autoc, bool locked)
234{
235 s32 ret_val = 0;
236
Don Skidmorec97506a2014-02-27 20:32:43 -0800237 /* Blocked by MNG FW so bail */
238 if (ixgbe_check_reset_blocked(hw))
239 goto out;
240
Don Skidmore429d6a32014-02-27 20:32:41 -0800241 /* We only need to get the lock if:
242 * - We didn't do it already (in the read part of a read-modify-write)
243 * - LESM is enabled.
244 */
245 if (!locked && ixgbe_verify_lesm_fw_enabled_82599(hw)) {
246 ret_val = hw->mac.ops.acquire_swfw_sync(hw,
247 IXGBE_GSSR_MAC_CSR_SM);
Don Skidmoref8cf7a02014-03-19 09:16:26 +0000248 if (ret_val)
Don Skidmore429d6a32014-02-27 20:32:41 -0800249 return IXGBE_ERR_SWFW_SYNC;
Don Skidmoref8cf7a02014-03-19 09:16:26 +0000250
251 locked = true;
Don Skidmore429d6a32014-02-27 20:32:41 -0800252 }
253
254 IXGBE_WRITE_REG(hw, IXGBE_AUTOC, autoc);
255 ret_val = ixgbe_reset_pipeline_82599(hw);
256
Don Skidmorec97506a2014-02-27 20:32:43 -0800257out:
Don Skidmore429d6a32014-02-27 20:32:41 -0800258 /* Free the SW/FW semaphore as we either grabbed it here or
259 * already had it when this function was called.
260 */
261 if (locked)
262 hw->mac.ops.release_swfw_sync(hw, IXGBE_GSSR_MAC_CSR_SM);
263
264 return ret_val;
265}
266
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +0000267static s32 ixgbe_get_invariants_82599(struct ixgbe_hw *hw)
268{
269 struct ixgbe_mac_info *mac = &hw->mac;
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +0000270
271 ixgbe_init_mac_link_ops_82599(hw);
272
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +0000273 mac->mcft_size = IXGBE_82599_MC_TBL_SIZE;
274 mac->vft_size = IXGBE_82599_VFT_TBL_SIZE;
275 mac->num_rar_entries = IXGBE_82599_RAR_ENTRIES;
Jacob Keller6997d4d2014-02-22 01:23:49 +0000276 mac->rx_pb_size = IXGBE_82599_RX_PB_SIZE;
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +0000277 mac->max_rx_queues = IXGBE_82599_MAX_RX_QUEUES;
278 mac->max_tx_queues = IXGBE_82599_MAX_TX_QUEUES;
Mallikarjuna R Chilakala21ce8492010-05-13 17:33:41 +0000279 mac->max_msix_vectors = ixgbe_get_pcie_msix_count_generic(hw);
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +0000280
PJ Waskiewicz04f165e2009-04-09 22:27:57 +0000281 return 0;
282}
283
284/**
285 * ixgbe_init_phy_ops_82599 - PHY/SFP specific init
286 * @hw: pointer to hardware structure
287 *
288 * Initialize any function pointers that were not able to be
289 * set during get_invariants because the PHY/SFP type was
290 * not known. Perform the SFP init if necessary.
291 *
292 **/
Don Skidmore7b25cdb2009-08-25 04:47:32 +0000293static s32 ixgbe_init_phy_ops_82599(struct ixgbe_hw *hw)
PJ Waskiewicz04f165e2009-04-09 22:27:57 +0000294{
295 struct ixgbe_mac_info *mac = &hw->mac;
296 struct ixgbe_phy_info *phy = &hw->phy;
297 s32 ret_val = 0;
Don Skidmore8f583322013-07-27 06:25:38 +0000298 u32 esdp;
299
300 if (hw->device_id == IXGBE_DEV_ID_82599_QSFP_SF_QP) {
301 /* Store flag indicating I2C bus access control unit. */
302 hw->phy.qsfp_shared_i2c_bus = true;
303
304 /* Initialize access to QSFP+ I2C bus */
305 esdp = IXGBE_READ_REG(hw, IXGBE_ESDP);
306 esdp |= IXGBE_ESDP_SDP0_DIR;
307 esdp &= ~IXGBE_ESDP_SDP1_DIR;
308 esdp &= ~IXGBE_ESDP_SDP0;
309 esdp &= ~IXGBE_ESDP_SDP0_NATIVE;
310 esdp &= ~IXGBE_ESDP_SDP1_NATIVE;
311 IXGBE_WRITE_REG(hw, IXGBE_ESDP, esdp);
312 IXGBE_WRITE_FLUSH(hw);
313
314 phy->ops.read_i2c_byte = &ixgbe_read_i2c_byte_82599;
315 phy->ops.write_i2c_byte = &ixgbe_write_i2c_byte_82599;
316 }
PJ Waskiewicz04f165e2009-04-09 22:27:57 +0000317
318 /* Identify the PHY or SFP module */
319 ret_val = phy->ops.identify(hw);
320
321 /* Setup function pointers based on detected SFP module and speeds */
322 ixgbe_init_mac_link_ops_82599(hw);
323
324 /* If copper media, overwrite with copper function pointers */
325 if (mac->ops.get_media_type(hw) == ixgbe_media_type_copper) {
326 mac->ops.setup_link = &ixgbe_setup_copper_link_82599;
PJ Waskiewicz04f165e2009-04-09 22:27:57 +0000327 mac->ops.get_link_capabilities =
Don Skidmorea391f1d2010-11-16 19:27:15 -0800328 &ixgbe_get_copper_link_capabilities_generic;
PJ Waskiewicz04f165e2009-04-09 22:27:57 +0000329 }
330
331 /* Set necessary function pointers based on phy type */
332 switch (hw->phy.type) {
333 case ixgbe_phy_tn:
334 phy->ops.check_link = &ixgbe_check_phy_link_tnx;
Emil Tantilovb57e35b2011-07-28 06:17:04 +0000335 phy->ops.setup_link = &ixgbe_setup_phy_link_tnx;
PJ Waskiewicz04f165e2009-04-09 22:27:57 +0000336 phy->ops.get_firmware_version =
337 &ixgbe_get_phy_firmware_version_tnx;
338 break;
339 default:
340 break;
341 }
342
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +0000343 return ret_val;
344}
345
346/**
347 * ixgbe_get_link_capabilities_82599 - Determines link capabilities
348 * @hw: pointer to hardware structure
349 * @speed: pointer to link speed
Josh Hay3d292262012-12-15 03:28:19 +0000350 * @autoneg: true when autoneg or autotry is enabled
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +0000351 *
352 * Determines the link capabilities by reading the AUTOC register.
353 **/
Don Skidmore7b25cdb2009-08-25 04:47:32 +0000354static s32 ixgbe_get_link_capabilities_82599(struct ixgbe_hw *hw,
355 ixgbe_link_speed *speed,
Josh Hay3d292262012-12-15 03:28:19 +0000356 bool *autoneg)
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +0000357{
358 s32 status = 0;
PJ Waskiewicz1eb99d52009-04-09 22:28:33 +0000359 u32 autoc = 0;
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +0000360
Don Skidmorecb836a92010-06-29 18:30:59 +0000361 /* Determine 1G link capabilities off of SFP+ type */
362 if (hw->phy.sfp_type == ixgbe_sfp_type_1g_cu_core0 ||
Jacob Kellera49fda32012-06-08 06:59:09 +0000363 hw->phy.sfp_type == ixgbe_sfp_type_1g_cu_core1 ||
Don Skidmore345be202013-04-11 06:23:34 +0000364 hw->phy.sfp_type == ixgbe_sfp_type_1g_lx_core0 ||
365 hw->phy.sfp_type == ixgbe_sfp_type_1g_lx_core1 ||
Jacob Kellera49fda32012-06-08 06:59:09 +0000366 hw->phy.sfp_type == ixgbe_sfp_type_1g_sx_core0 ||
367 hw->phy.sfp_type == ixgbe_sfp_type_1g_sx_core1) {
Don Skidmorecb836a92010-06-29 18:30:59 +0000368 *speed = IXGBE_LINK_SPEED_1GB_FULL;
Josh Hay3d292262012-12-15 03:28:19 +0000369 *autoneg = true;
Don Skidmorecb836a92010-06-29 18:30:59 +0000370 goto out;
371 }
372
PJ Waskiewicz1eb99d52009-04-09 22:28:33 +0000373 /*
374 * Determine link capabilities based on the stored value of AUTOC,
375 * which represents EEPROM defaults. If AUTOC value has not been
376 * stored, use the current register value.
377 */
378 if (hw->mac.orig_link_settings_stored)
379 autoc = hw->mac.orig_autoc;
380 else
381 autoc = IXGBE_READ_REG(hw, IXGBE_AUTOC);
382
383 switch (autoc & IXGBE_AUTOC_LMS_MASK) {
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +0000384 case IXGBE_AUTOC_LMS_1G_LINK_NO_AN:
385 *speed = IXGBE_LINK_SPEED_1GB_FULL;
Josh Hay3d292262012-12-15 03:28:19 +0000386 *autoneg = false;
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +0000387 break;
388
389 case IXGBE_AUTOC_LMS_10G_LINK_NO_AN:
390 *speed = IXGBE_LINK_SPEED_10GB_FULL;
Josh Hay3d292262012-12-15 03:28:19 +0000391 *autoneg = false;
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +0000392 break;
393
394 case IXGBE_AUTOC_LMS_1G_AN:
395 *speed = IXGBE_LINK_SPEED_1GB_FULL;
Josh Hay3d292262012-12-15 03:28:19 +0000396 *autoneg = true;
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +0000397 break;
398
399 case IXGBE_AUTOC_LMS_10G_SERIAL:
400 *speed = IXGBE_LINK_SPEED_10GB_FULL;
Josh Hay3d292262012-12-15 03:28:19 +0000401 *autoneg = false;
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +0000402 break;
403
404 case IXGBE_AUTOC_LMS_KX4_KX_KR:
405 case IXGBE_AUTOC_LMS_KX4_KX_KR_1G_AN:
406 *speed = IXGBE_LINK_SPEED_UNKNOWN;
PJ Waskiewicz1eb99d52009-04-09 22:28:33 +0000407 if (autoc & IXGBE_AUTOC_KR_SUPP)
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +0000408 *speed |= IXGBE_LINK_SPEED_10GB_FULL;
PJ Waskiewicz1eb99d52009-04-09 22:28:33 +0000409 if (autoc & IXGBE_AUTOC_KX4_SUPP)
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +0000410 *speed |= IXGBE_LINK_SPEED_10GB_FULL;
PJ Waskiewicz1eb99d52009-04-09 22:28:33 +0000411 if (autoc & IXGBE_AUTOC_KX_SUPP)
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +0000412 *speed |= IXGBE_LINK_SPEED_1GB_FULL;
Josh Hay3d292262012-12-15 03:28:19 +0000413 *autoneg = true;
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +0000414 break;
415
416 case IXGBE_AUTOC_LMS_KX4_KX_KR_SGMII:
417 *speed = IXGBE_LINK_SPEED_100_FULL;
PJ Waskiewicz1eb99d52009-04-09 22:28:33 +0000418 if (autoc & IXGBE_AUTOC_KR_SUPP)
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +0000419 *speed |= IXGBE_LINK_SPEED_10GB_FULL;
PJ Waskiewicz1eb99d52009-04-09 22:28:33 +0000420 if (autoc & IXGBE_AUTOC_KX4_SUPP)
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +0000421 *speed |= IXGBE_LINK_SPEED_10GB_FULL;
PJ Waskiewicz1eb99d52009-04-09 22:28:33 +0000422 if (autoc & IXGBE_AUTOC_KX_SUPP)
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +0000423 *speed |= IXGBE_LINK_SPEED_1GB_FULL;
Josh Hay3d292262012-12-15 03:28:19 +0000424 *autoneg = true;
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +0000425 break;
426
427 case IXGBE_AUTOC_LMS_SGMII_1G_100M:
428 *speed = IXGBE_LINK_SPEED_1GB_FULL | IXGBE_LINK_SPEED_100_FULL;
Josh Hay3d292262012-12-15 03:28:19 +0000429 *autoneg = false;
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +0000430 break;
431
432 default:
433 status = IXGBE_ERR_LINK_SETUP;
434 goto out;
435 break;
436 }
437
438 if (hw->phy.multispeed_fiber) {
439 *speed |= IXGBE_LINK_SPEED_10GB_FULL |
Emil Tantilov61aaf9e2013-08-13 07:22:16 +0000440 IXGBE_LINK_SPEED_1GB_FULL;
441
442 /* QSFP must not enable auto-negotiation */
443 if (hw->phy.media_type == ixgbe_media_type_fiber_qsfp)
444 *autoneg = false;
445 else
446 *autoneg = true;
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +0000447 }
448
449out:
450 return status;
451}
452
453/**
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +0000454 * ixgbe_get_media_type_82599 - Get media type
455 * @hw: pointer to hardware structure
456 *
457 * Returns the media type (fiber, copper, backplane)
458 **/
Don Skidmore7b25cdb2009-08-25 04:47:32 +0000459static enum ixgbe_media_type ixgbe_get_media_type_82599(struct ixgbe_hw *hw)
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +0000460{
461 enum ixgbe_media_type media_type;
462
463 /* Detect if there is a copper PHY attached. */
Emil Tantilov21cc5b42011-02-12 10:52:07 +0000464 switch (hw->phy.type) {
465 case ixgbe_phy_cu_unknown:
466 case ixgbe_phy_tn:
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +0000467 media_type = ixgbe_media_type_copper;
468 goto out;
Emil Tantilov21cc5b42011-02-12 10:52:07 +0000469 default:
470 break;
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +0000471 }
472
473 switch (hw->device_id) {
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +0000474 case IXGBE_DEV_ID_82599_KX4:
Don Skidmoredbfec662009-10-02 08:58:25 +0000475 case IXGBE_DEV_ID_82599_KX4_MEZZ:
Don Skidmore312eb932009-10-02 08:58:04 +0000476 case IXGBE_DEV_ID_82599_COMBO_BACKPLANE:
Don Skidmore74757d42009-12-08 07:22:23 +0000477 case IXGBE_DEV_ID_82599_KR:
Don Skidmoredbffcb22010-12-03 03:32:34 +0000478 case IXGBE_DEV_ID_82599_BACKPLANE_FCOE:
Peter P Waskiewicz Jr1fcf03e2009-05-17 20:58:04 +0000479 case IXGBE_DEV_ID_82599_XAUI_LOM:
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +0000480 /* Default device ID is mezzanine card KX/KX4 */
481 media_type = ixgbe_media_type_backplane;
482 break;
483 case IXGBE_DEV_ID_82599_SFP:
Don Skidmoredbffcb22010-12-03 03:32:34 +0000484 case IXGBE_DEV_ID_82599_SFP_FCOE:
Don Skidmore38ad1c82009-10-08 15:35:58 +0000485 case IXGBE_DEV_ID_82599_SFP_EM:
Emil Tantilov4c40ef02011-03-24 07:06:02 +0000486 case IXGBE_DEV_ID_82599_SFP_SF2:
Emil Tantilov9e791e42011-11-04 06:43:29 +0000487 case IXGBE_DEV_ID_82599_SFP_SF_QP:
Emil Tantilov7d145282011-09-08 08:30:14 +0000488 case IXGBE_DEV_ID_82599EN_SFP:
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +0000489 media_type = ixgbe_media_type_fiber;
490 break;
Peter P Waskiewicz Jr89111842009-09-14 07:47:49 +0000491 case IXGBE_DEV_ID_82599_CX4:
Peter P Waskiewicz Jr6b1be192009-09-14 07:48:10 +0000492 media_type = ixgbe_media_type_cx4;
Peter P Waskiewicz Jr89111842009-09-14 07:47:49 +0000493 break;
Emil Tantilov21cc5b42011-02-12 10:52:07 +0000494 case IXGBE_DEV_ID_82599_T3_LOM:
495 media_type = ixgbe_media_type_copper;
496 break;
Don Skidmore4f6290c2011-05-14 06:36:35 +0000497 case IXGBE_DEV_ID_82599_LS:
498 media_type = ixgbe_media_type_fiber_lco;
499 break;
Don Skidmore8f583322013-07-27 06:25:38 +0000500 case IXGBE_DEV_ID_82599_QSFP_SF_QP:
501 media_type = ixgbe_media_type_fiber_qsfp;
502 break;
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +0000503 default:
504 media_type = ixgbe_media_type_unknown;
505 break;
506 }
507out:
508 return media_type;
509}
510
511/**
Jacob Kellerf4f10402013-06-25 07:59:23 +0000512 * ixgbe_stop_mac_link_on_d3_82599 - Disables link on D3
513 * @hw: pointer to hardware structure
514 *
515 * Disables link, should be called during D3 power down sequence.
516 *
Jacob Keller305f8ce2014-02-22 01:23:52 +0000517 **/
Jacob Kellerf4f10402013-06-25 07:59:23 +0000518static void ixgbe_stop_mac_link_on_d3_82599(struct ixgbe_hw *hw)
519{
Jacob Keller8036d292014-02-22 01:23:55 +0000520 u32 autoc2_reg, fwsm;
Jacob Kellerf68bfdb2014-02-22 01:23:54 +0000521 u16 ee_ctrl_2 = 0;
Jacob Kellerf4f10402013-06-25 07:59:23 +0000522
Jacob Kellerf68bfdb2014-02-22 01:23:54 +0000523 hw->eeprom.ops.read(hw, IXGBE_EEPROM_CTRL_2, &ee_ctrl_2);
524
Jacob Keller8036d292014-02-22 01:23:55 +0000525 /* Check to see if MNG FW could be enabled */
526 fwsm = IXGBE_READ_REG(hw, IXGBE_FWSM);
527
528 if (((fwsm & IXGBE_FWSM_MODE_MASK) != IXGBE_FWSM_FW_MODE_PT) &&
529 !hw->wol_enabled &&
Jacob Kellerf68bfdb2014-02-22 01:23:54 +0000530 ee_ctrl_2 & IXGBE_EEPROM_CCD_BIT) {
Jacob Kellerf4f10402013-06-25 07:59:23 +0000531 autoc2_reg = IXGBE_READ_REG(hw, IXGBE_AUTOC2);
532 autoc2_reg |= IXGBE_AUTOC2_LINK_DISABLE_ON_D3_MASK;
533 IXGBE_WRITE_REG(hw, IXGBE_AUTOC2, autoc2_reg);
534 }
535}
536
537/**
Mallikarjuna R Chilakala8620a102009-09-01 13:49:35 +0000538 * ixgbe_start_mac_link_82599 - Setup MAC link settings
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +0000539 * @hw: pointer to hardware structure
Mallikarjuna R Chilakala8620a102009-09-01 13:49:35 +0000540 * @autoneg_wait_to_complete: true when waiting for completion is needed
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +0000541 *
542 * Configures link settings based on values in the ixgbe_hw struct.
543 * Restarts the link. Performs autonegotiation if needed.
544 **/
Emil Tantilov5d5b7c32010-10-12 22:20:59 +0000545static s32 ixgbe_start_mac_link_82599(struct ixgbe_hw *hw,
Mallikarjuna R Chilakala8620a102009-09-01 13:49:35 +0000546 bool autoneg_wait_to_complete)
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +0000547{
548 u32 autoc_reg;
549 u32 links_reg;
550 u32 i;
551 s32 status = 0;
Don Skidmored7bbcd32012-10-24 06:19:01 +0000552 bool got_lock = false;
553
554 if (ixgbe_verify_lesm_fw_enabled_82599(hw)) {
555 status = hw->mac.ops.acquire_swfw_sync(hw,
556 IXGBE_GSSR_MAC_CSR_SM);
557 if (status)
558 goto out;
559
560 got_lock = true;
561 }
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +0000562
563 /* Restart link */
Don Skidmored7bbcd32012-10-24 06:19:01 +0000564 ixgbe_reset_pipeline_82599(hw);
565
566 if (got_lock)
567 hw->mac.ops.release_swfw_sync(hw, IXGBE_GSSR_MAC_CSR_SM);
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +0000568
569 /* Only poll for autoneg to complete if specified to do so */
Mallikarjuna R Chilakala8620a102009-09-01 13:49:35 +0000570 if (autoneg_wait_to_complete) {
Don Skidmored7bbcd32012-10-24 06:19:01 +0000571 autoc_reg = IXGBE_READ_REG(hw, IXGBE_AUTOC);
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +0000572 if ((autoc_reg & IXGBE_AUTOC_LMS_MASK) ==
573 IXGBE_AUTOC_LMS_KX4_KX_KR ||
574 (autoc_reg & IXGBE_AUTOC_LMS_MASK) ==
575 IXGBE_AUTOC_LMS_KX4_KX_KR_1G_AN ||
576 (autoc_reg & IXGBE_AUTOC_LMS_MASK) ==
577 IXGBE_AUTOC_LMS_KX4_KX_KR_SGMII) {
578 links_reg = 0; /* Just in case Autoneg time = 0 */
579 for (i = 0; i < IXGBE_AUTO_NEG_TIME; i++) {
580 links_reg = IXGBE_READ_REG(hw, IXGBE_LINKS);
581 if (links_reg & IXGBE_LINKS_KX_AN_COMP)
582 break;
583 msleep(100);
584 }
585 if (!(links_reg & IXGBE_LINKS_KX_AN_COMP)) {
586 status = IXGBE_ERR_AUTONEG_NOT_COMPLETE;
587 hw_dbg(hw, "Autoneg did not complete.\n");
588 }
589 }
590 }
591
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +0000592 /* Add delay to filter out noises during initial link setup */
593 msleep(50);
594
Don Skidmored7bbcd32012-10-24 06:19:01 +0000595out:
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +0000596 return status;
597}
598
Emil Tantilov8c7bea32011-02-19 08:43:44 +0000599/**
600 * ixgbe_disable_tx_laser_multispeed_fiber - Disable Tx laser
601 * @hw: pointer to hardware structure
602 *
603 * The base drivers may require better control over SFP+ module
604 * PHY states. This includes selectively shutting down the Tx
605 * laser on the PHY, effectively halting physical link.
606 **/
Emil Tantilov5d5b7c32010-10-12 22:20:59 +0000607static void ixgbe_disable_tx_laser_multispeed_fiber(struct ixgbe_hw *hw)
Peter Waskiewicz61fac742010-04-27 00:38:15 +0000608{
609 u32 esdp_reg = IXGBE_READ_REG(hw, IXGBE_ESDP);
610
Don Skidmorec97506a2014-02-27 20:32:43 -0800611 /* Blocked by MNG FW so bail */
612 if (ixgbe_check_reset_blocked(hw))
613 return;
614
Peter Waskiewicz61fac742010-04-27 00:38:15 +0000615 /* Disable tx laser; allow 100us to go dark per spec */
616 esdp_reg |= IXGBE_ESDP_SDP3;
617 IXGBE_WRITE_REG(hw, IXGBE_ESDP, esdp_reg);
618 IXGBE_WRITE_FLUSH(hw);
619 udelay(100);
620}
621
622/**
623 * ixgbe_enable_tx_laser_multispeed_fiber - Enable Tx laser
624 * @hw: pointer to hardware structure
625 *
626 * The base drivers may require better control over SFP+ module
627 * PHY states. This includes selectively turning on the Tx
628 * laser on the PHY, effectively starting physical link.
629 **/
Emil Tantilov5d5b7c32010-10-12 22:20:59 +0000630static void ixgbe_enable_tx_laser_multispeed_fiber(struct ixgbe_hw *hw)
Peter Waskiewicz61fac742010-04-27 00:38:15 +0000631{
632 u32 esdp_reg = IXGBE_READ_REG(hw, IXGBE_ESDP);
633
634 /* Enable tx laser; allow 100ms to light up */
635 esdp_reg &= ~IXGBE_ESDP_SDP3;
636 IXGBE_WRITE_REG(hw, IXGBE_ESDP, esdp_reg);
637 IXGBE_WRITE_FLUSH(hw);
638 msleep(100);
639}
640
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +0000641/**
Mallikarjuna R Chilakala1097cd12010-03-18 14:34:52 +0000642 * ixgbe_flap_tx_laser_multispeed_fiber - Flap Tx laser
643 * @hw: pointer to hardware structure
644 *
645 * When the driver changes the link speeds that it can support,
646 * it sets autotry_restart to true to indicate that we need to
647 * initiate a new autotry session with the link partner. To do
648 * so, we set the speed then disable and re-enable the tx laser, to
649 * alert the link partner that it also needs to restart autotry on its
650 * end. This is consistent with true clause 37 autoneg, which also
651 * involves a loss of signal.
652 **/
Emil Tantilov5d5b7c32010-10-12 22:20:59 +0000653static void ixgbe_flap_tx_laser_multispeed_fiber(struct ixgbe_hw *hw)
Mallikarjuna R Chilakala1097cd12010-03-18 14:34:52 +0000654{
Don Skidmorec97506a2014-02-27 20:32:43 -0800655 /* Blocked by MNG FW so bail */
656 if (ixgbe_check_reset_blocked(hw))
657 return;
658
Mallikarjuna R Chilakala1097cd12010-03-18 14:34:52 +0000659 if (hw->mac.autotry_restart) {
Peter Waskiewicz61fac742010-04-27 00:38:15 +0000660 ixgbe_disable_tx_laser_multispeed_fiber(hw);
661 ixgbe_enable_tx_laser_multispeed_fiber(hw);
Mallikarjuna R Chilakala1097cd12010-03-18 14:34:52 +0000662 hw->mac.autotry_restart = false;
663 }
664}
665
666/**
Don Skidmore4e8e1bc2013-07-31 02:17:40 +0000667 * ixgbe_set_fiber_fixed_speed - Set module link speed for fixed fiber
668 * @hw: pointer to hardware structure
669 * @speed: link speed to set
670 *
671 * We set the module speed differently for fixed fiber. For other
672 * multi-speed devices we don't have an error value so here if we
673 * detect an error we just log it and exit.
674 */
675static void ixgbe_set_fiber_fixed_speed(struct ixgbe_hw *hw,
676 ixgbe_link_speed speed)
677{
678 s32 status;
679 u8 rs, eeprom_data;
680
681 switch (speed) {
682 case IXGBE_LINK_SPEED_10GB_FULL:
683 /* one bit mask same as setting on */
684 rs = IXGBE_SFF_SOFT_RS_SELECT_10G;
685 break;
686 case IXGBE_LINK_SPEED_1GB_FULL:
687 rs = IXGBE_SFF_SOFT_RS_SELECT_1G;
688 break;
689 default:
690 hw_dbg(hw, "Invalid fixed module speed\n");
691 return;
692 }
693
694 /* Set RS0 */
695 status = hw->phy.ops.read_i2c_byte(hw, IXGBE_SFF_SFF_8472_OSCB,
696 IXGBE_I2C_EEPROM_DEV_ADDR2,
697 &eeprom_data);
698 if (status) {
699 hw_dbg(hw, "Failed to read Rx Rate Select RS0\n");
700 goto out;
701 }
702
Don Skidmored3cec9272014-01-16 02:30:10 -0800703 eeprom_data = (eeprom_data & ~IXGBE_SFF_SOFT_RS_SELECT_MASK) | rs;
Don Skidmore4e8e1bc2013-07-31 02:17:40 +0000704
705 status = hw->phy.ops.write_i2c_byte(hw, IXGBE_SFF_SFF_8472_OSCB,
706 IXGBE_I2C_EEPROM_DEV_ADDR2,
707 eeprom_data);
708 if (status) {
709 hw_dbg(hw, "Failed to write Rx Rate Select RS0\n");
710 goto out;
711 }
712
713 /* Set RS1 */
714 status = hw->phy.ops.read_i2c_byte(hw, IXGBE_SFF_SFF_8472_ESCB,
715 IXGBE_I2C_EEPROM_DEV_ADDR2,
716 &eeprom_data);
717 if (status) {
718 hw_dbg(hw, "Failed to read Rx Rate Select RS1\n");
719 goto out;
720 }
721
722 eeprom_data = (eeprom_data & ~IXGBE_SFF_SOFT_RS_SELECT_MASK) & rs;
723
724 status = hw->phy.ops.write_i2c_byte(hw, IXGBE_SFF_SFF_8472_ESCB,
725 IXGBE_I2C_EEPROM_DEV_ADDR2,
726 eeprom_data);
727 if (status) {
728 hw_dbg(hw, "Failed to write Rx Rate Select RS1\n");
729 goto out;
730 }
731out:
732 return;
733}
734
735/**
Mallikarjuna R Chilakala8620a102009-09-01 13:49:35 +0000736 * ixgbe_setup_mac_link_multispeed_fiber - Set MAC link speed
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +0000737 * @hw: pointer to hardware structure
738 * @speed: new link speed
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +0000739 * @autoneg_wait_to_complete: true when waiting for completion is needed
740 *
741 * Set the link speed in the AUTOC register and restarts link.
742 **/
John Fastabendb32c8dc2011-04-12 02:44:55 +0000743static s32 ixgbe_setup_mac_link_multispeed_fiber(struct ixgbe_hw *hw,
Mallikarjuna R Chilakala8620a102009-09-01 13:49:35 +0000744 ixgbe_link_speed speed,
Mallikarjuna R Chilakala8620a102009-09-01 13:49:35 +0000745 bool autoneg_wait_to_complete)
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +0000746{
747 s32 status = 0;
Emil Tantilov037c6d02011-02-25 07:49:39 +0000748 ixgbe_link_speed link_speed = IXGBE_LINK_SPEED_UNKNOWN;
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +0000749 ixgbe_link_speed highest_link_speed = IXGBE_LINK_SPEED_UNKNOWN;
750 u32 speedcnt = 0;
751 u32 esdp_reg = IXGBE_READ_REG(hw, IXGBE_ESDP);
Emil Tantilov037c6d02011-02-25 07:49:39 +0000752 u32 i = 0;
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +0000753 bool link_up = false;
Josh Hayfd0326f2012-12-15 03:28:30 +0000754 bool autoneg = false;
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +0000755
756 /* Mask off requested but non-supported speeds */
Emil Tantilov037c6d02011-02-25 07:49:39 +0000757 status = hw->mac.ops.get_link_capabilities(hw, &link_speed,
Josh Hay3d292262012-12-15 03:28:19 +0000758 &autoneg);
Emil Tantilov037c6d02011-02-25 07:49:39 +0000759 if (status != 0)
760 return status;
761
762 speed &= link_speed;
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +0000763
764 /*
765 * Try each speed one by one, highest priority first. We do this in
766 * software because 10gb fiber doesn't support speed autonegotiation.
767 */
768 if (speed & IXGBE_LINK_SPEED_10GB_FULL) {
769 speedcnt++;
770 highest_link_speed = IXGBE_LINK_SPEED_10GB_FULL;
771
Peter P Waskiewicz Jr50ac58b2009-06-04 11:10:53 +0000772 /* If we already have link at this speed, just jump out */
Emil Tantilov037c6d02011-02-25 07:49:39 +0000773 status = hw->mac.ops.check_link(hw, &link_speed, &link_up,
774 false);
775 if (status != 0)
776 return status;
Peter P Waskiewicz Jr50ac58b2009-06-04 11:10:53 +0000777
Emil Tantilov037c6d02011-02-25 07:49:39 +0000778 if ((link_speed == IXGBE_LINK_SPEED_10GB_FULL) && link_up)
Peter P Waskiewicz Jr50ac58b2009-06-04 11:10:53 +0000779 goto out;
780
781 /* Set the module link speed */
Emil Tantilov61aaf9e2013-08-13 07:22:16 +0000782 switch (hw->phy.media_type) {
783 case ixgbe_media_type_fiber:
Don Skidmore4e8e1bc2013-07-31 02:17:40 +0000784 esdp_reg |= (IXGBE_ESDP_SDP5_DIR | IXGBE_ESDP_SDP5);
785 IXGBE_WRITE_REG(hw, IXGBE_ESDP, esdp_reg);
786 IXGBE_WRITE_FLUSH(hw);
Emil Tantilov61aaf9e2013-08-13 07:22:16 +0000787 break;
788 case ixgbe_media_type_fiber_qsfp:
789 /* QSFP module automatically detects MAC link speed */
790 break;
791 default:
792 hw_dbg(hw, "Unexpected media type.\n");
793 break;
Don Skidmore4e8e1bc2013-07-31 02:17:40 +0000794 }
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +0000795
Peter P Waskiewicz Jr50ac58b2009-06-04 11:10:53 +0000796 /* Allow module to change analog characteristics (1G->10G) */
797 msleep(40);
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +0000798
Mallikarjuna R Chilakala8620a102009-09-01 13:49:35 +0000799 status = ixgbe_setup_mac_link_82599(hw,
Emil Tantilov037c6d02011-02-25 07:49:39 +0000800 IXGBE_LINK_SPEED_10GB_FULL,
Emil Tantilov037c6d02011-02-25 07:49:39 +0000801 autoneg_wait_to_complete);
Peter P Waskiewicz Jr50ac58b2009-06-04 11:10:53 +0000802 if (status != 0)
Mallikarjuna R Chilakalac3c74322009-09-01 13:50:14 +0000803 return status;
Peter P Waskiewicz Jr50ac58b2009-06-04 11:10:53 +0000804
805 /* Flap the tx laser if it has not already been done */
Don Skidmore0b2679d2013-02-21 03:00:04 +0000806 if (hw->mac.ops.flap_tx_laser)
807 hw->mac.ops.flap_tx_laser(hw);
Peter P Waskiewicz Jr50ac58b2009-06-04 11:10:53 +0000808
Don Skidmorecd7e1f02009-10-08 15:36:22 +0000809 /*
810 * Wait for the controller to acquire link. Per IEEE 802.3ap,
811 * Section 73.10.2, we may have to wait up to 500ms if KR is
812 * attempted. 82599 uses the same timing for 10g SFI.
813 */
Peter P Waskiewicz Jr50ac58b2009-06-04 11:10:53 +0000814 for (i = 0; i < 5; i++) {
815 /* Wait for the link partner to also set speed */
816 msleep(100);
817
818 /* If we have link, just jump out */
Emil Tantilov037c6d02011-02-25 07:49:39 +0000819 status = hw->mac.ops.check_link(hw, &link_speed,
820 &link_up, false);
821 if (status != 0)
822 return status;
823
Peter P Waskiewicz Jr50ac58b2009-06-04 11:10:53 +0000824 if (link_up)
825 goto out;
826 }
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +0000827 }
828
829 if (speed & IXGBE_LINK_SPEED_1GB_FULL) {
830 speedcnt++;
831 if (highest_link_speed == IXGBE_LINK_SPEED_UNKNOWN)
832 highest_link_speed = IXGBE_LINK_SPEED_1GB_FULL;
833
Peter P Waskiewicz Jr50ac58b2009-06-04 11:10:53 +0000834 /* If we already have link at this speed, just jump out */
Emil Tantilov037c6d02011-02-25 07:49:39 +0000835 status = hw->mac.ops.check_link(hw, &link_speed, &link_up,
836 false);
837 if (status != 0)
838 return status;
Peter P Waskiewicz Jr50ac58b2009-06-04 11:10:53 +0000839
Emil Tantilov037c6d02011-02-25 07:49:39 +0000840 if ((link_speed == IXGBE_LINK_SPEED_1GB_FULL) && link_up)
Peter P Waskiewicz Jr50ac58b2009-06-04 11:10:53 +0000841 goto out;
842
843 /* Set the module link speed */
Emil Tantilov61aaf9e2013-08-13 07:22:16 +0000844 switch (hw->phy.media_type) {
845 case ixgbe_media_type_fiber_fixed:
Don Skidmore4e8e1bc2013-07-31 02:17:40 +0000846 ixgbe_set_fiber_fixed_speed(hw,
847 IXGBE_LINK_SPEED_1GB_FULL);
Emil Tantilov61aaf9e2013-08-13 07:22:16 +0000848 break;
849 case ixgbe_media_type_fiber:
Don Skidmore4e8e1bc2013-07-31 02:17:40 +0000850 esdp_reg &= ~IXGBE_ESDP_SDP5;
851 esdp_reg |= IXGBE_ESDP_SDP5_DIR;
852 IXGBE_WRITE_REG(hw, IXGBE_ESDP, esdp_reg);
853 IXGBE_WRITE_FLUSH(hw);
Emil Tantilov61aaf9e2013-08-13 07:22:16 +0000854 break;
855 case ixgbe_media_type_fiber_qsfp:
856 /* QSFP module automatically detects MAC link speed */
857 break;
858 default:
859 hw_dbg(hw, "Unexpected media type.\n");
860 break;
Don Skidmore4e8e1bc2013-07-31 02:17:40 +0000861 }
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +0000862
Peter P Waskiewicz Jr50ac58b2009-06-04 11:10:53 +0000863 /* Allow module to change analog characteristics (10G->1G) */
864 msleep(40);
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +0000865
Mallikarjuna R Chilakala8620a102009-09-01 13:49:35 +0000866 status = ixgbe_setup_mac_link_82599(hw,
Emil Tantilov037c6d02011-02-25 07:49:39 +0000867 IXGBE_LINK_SPEED_1GB_FULL,
Emil Tantilov037c6d02011-02-25 07:49:39 +0000868 autoneg_wait_to_complete);
Peter P Waskiewicz Jr50ac58b2009-06-04 11:10:53 +0000869 if (status != 0)
Mallikarjuna R Chilakalac3c74322009-09-01 13:50:14 +0000870 return status;
Peter P Waskiewicz Jr50ac58b2009-06-04 11:10:53 +0000871
872 /* Flap the tx laser if it has not already been done */
Don Skidmore0b2679d2013-02-21 03:00:04 +0000873 if (hw->mac.ops.flap_tx_laser)
874 hw->mac.ops.flap_tx_laser(hw);
Peter P Waskiewicz Jr50ac58b2009-06-04 11:10:53 +0000875
876 /* Wait for the link partner to also set speed */
877 msleep(100);
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +0000878
879 /* If we have link, just jump out */
Emil Tantilov037c6d02011-02-25 07:49:39 +0000880 status = hw->mac.ops.check_link(hw, &link_speed, &link_up,
881 false);
882 if (status != 0)
883 return status;
884
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +0000885 if (link_up)
886 goto out;
887 }
888
889 /*
890 * We didn't get link. Configure back to the highest speed we tried,
891 * (if there was more than one). We call ourselves back with just the
892 * single highest speed that the user requested.
893 */
894 if (speedcnt > 1)
Mallikarjuna R Chilakala8620a102009-09-01 13:49:35 +0000895 status = ixgbe_setup_mac_link_multispeed_fiber(hw,
896 highest_link_speed,
Mallikarjuna R Chilakala8620a102009-09-01 13:49:35 +0000897 autoneg_wait_to_complete);
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +0000898
899out:
Mallikarjuna R Chilakalac3c74322009-09-01 13:50:14 +0000900 /* Set autoneg_advertised value based on input link speed */
901 hw->phy.autoneg_advertised = 0;
902
903 if (speed & IXGBE_LINK_SPEED_10GB_FULL)
904 hw->phy.autoneg_advertised |= IXGBE_LINK_SPEED_10GB_FULL;
905
906 if (speed & IXGBE_LINK_SPEED_1GB_FULL)
907 hw->phy.autoneg_advertised |= IXGBE_LINK_SPEED_1GB_FULL;
908
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +0000909 return status;
910}
911
912/**
Don Skidmorecd7e1f02009-10-08 15:36:22 +0000913 * ixgbe_setup_mac_link_smartspeed - Set MAC link speed using SmartSpeed
914 * @hw: pointer to hardware structure
915 * @speed: new link speed
Don Skidmorecd7e1f02009-10-08 15:36:22 +0000916 * @autoneg_wait_to_complete: true when waiting for completion is needed
917 *
918 * Implements the Intel SmartSpeed algorithm.
919 **/
920static s32 ixgbe_setup_mac_link_smartspeed(struct ixgbe_hw *hw,
Josh Hayfd0326f2012-12-15 03:28:30 +0000921 ixgbe_link_speed speed,
Don Skidmorecd7e1f02009-10-08 15:36:22 +0000922 bool autoneg_wait_to_complete)
923{
924 s32 status = 0;
Emil Tantilov037c6d02011-02-25 07:49:39 +0000925 ixgbe_link_speed link_speed = IXGBE_LINK_SPEED_UNKNOWN;
Don Skidmorecd7e1f02009-10-08 15:36:22 +0000926 s32 i, j;
927 bool link_up = false;
928 u32 autoc_reg = IXGBE_READ_REG(hw, IXGBE_AUTOC);
Don Skidmorecd7e1f02009-10-08 15:36:22 +0000929
930 /* Set autoneg_advertised value based on input link speed */
931 hw->phy.autoneg_advertised = 0;
932
933 if (speed & IXGBE_LINK_SPEED_10GB_FULL)
934 hw->phy.autoneg_advertised |= IXGBE_LINK_SPEED_10GB_FULL;
935
936 if (speed & IXGBE_LINK_SPEED_1GB_FULL)
937 hw->phy.autoneg_advertised |= IXGBE_LINK_SPEED_1GB_FULL;
938
939 if (speed & IXGBE_LINK_SPEED_100_FULL)
940 hw->phy.autoneg_advertised |= IXGBE_LINK_SPEED_100_FULL;
941
942 /*
943 * Implement Intel SmartSpeed algorithm. SmartSpeed will reduce the
944 * autoneg advertisement if link is unable to be established at the
945 * highest negotiated rate. This can sometimes happen due to integrity
946 * issues with the physical media connection.
947 */
948
949 /* First, try to get link with full advertisement */
950 hw->phy.smart_speed_active = false;
951 for (j = 0; j < IXGBE_SMARTSPEED_MAX_RETRIES; j++) {
Josh Hayfd0326f2012-12-15 03:28:30 +0000952 status = ixgbe_setup_mac_link_82599(hw, speed,
Don Skidmorecd7e1f02009-10-08 15:36:22 +0000953 autoneg_wait_to_complete);
Emil Tantilov037c6d02011-02-25 07:49:39 +0000954 if (status != 0)
Don Skidmorecd7e1f02009-10-08 15:36:22 +0000955 goto out;
956
957 /*
958 * Wait for the controller to acquire link. Per IEEE 802.3ap,
959 * Section 73.10.2, we may have to wait up to 500ms if KR is
960 * attempted, or 200ms if KX/KX4/BX/BX4 is attempted, per
961 * Table 9 in the AN MAS.
962 */
963 for (i = 0; i < 5; i++) {
964 mdelay(100);
965
966 /* If we have link, just jump out */
Emil Tantilov037c6d02011-02-25 07:49:39 +0000967 status = hw->mac.ops.check_link(hw, &link_speed,
968 &link_up, false);
969 if (status != 0)
970 goto out;
971
Don Skidmorecd7e1f02009-10-08 15:36:22 +0000972 if (link_up)
973 goto out;
974 }
975 }
976
977 /*
978 * We didn't get link. If we advertised KR plus one of KX4/KX
979 * (or BX4/BX), then disable KR and try again.
980 */
981 if (((autoc_reg & IXGBE_AUTOC_KR_SUPP) == 0) ||
982 ((autoc_reg & IXGBE_AUTOC_KX4_KX_SUPP_MASK) == 0))
983 goto out;
984
985 /* Turn SmartSpeed on to disable KR support */
986 hw->phy.smart_speed_active = true;
Josh Hayfd0326f2012-12-15 03:28:30 +0000987 status = ixgbe_setup_mac_link_82599(hw, speed,
Don Skidmorecd7e1f02009-10-08 15:36:22 +0000988 autoneg_wait_to_complete);
Emil Tantilov037c6d02011-02-25 07:49:39 +0000989 if (status != 0)
Don Skidmorecd7e1f02009-10-08 15:36:22 +0000990 goto out;
991
992 /*
993 * Wait for the controller to acquire link. 600ms will allow for
994 * the AN link_fail_inhibit_timer as well for multiple cycles of
995 * parallel detect, both 10g and 1g. This allows for the maximum
996 * connect attempts as defined in the AN MAS table 73-7.
997 */
998 for (i = 0; i < 6; i++) {
999 mdelay(100);
1000
1001 /* If we have link, just jump out */
Emil Tantilov037c6d02011-02-25 07:49:39 +00001002 status = hw->mac.ops.check_link(hw, &link_speed,
1003 &link_up, false);
1004 if (status != 0)
1005 goto out;
1006
Don Skidmorecd7e1f02009-10-08 15:36:22 +00001007 if (link_up)
1008 goto out;
1009 }
1010
1011 /* We didn't get link. Turn SmartSpeed back off. */
1012 hw->phy.smart_speed_active = false;
Josh Hayfd0326f2012-12-15 03:28:30 +00001013 status = ixgbe_setup_mac_link_82599(hw, speed,
Don Skidmorecd7e1f02009-10-08 15:36:22 +00001014 autoneg_wait_to_complete);
1015
1016out:
Anjali Singhaic4ee6a52010-04-27 11:31:25 +00001017 if (link_up && (link_speed == IXGBE_LINK_SPEED_1GB_FULL))
Jacob Keller305f8ce2014-02-22 01:23:52 +00001018 hw_dbg(hw, "Smartspeed has downgraded the link speed from the maximum advertised\n");
Don Skidmorecd7e1f02009-10-08 15:36:22 +00001019 return status;
1020}
1021
1022/**
Mallikarjuna R Chilakala8620a102009-09-01 13:49:35 +00001023 * ixgbe_setup_mac_link_82599 - Set MAC link speed
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +00001024 * @hw: pointer to hardware structure
1025 * @speed: new link speed
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +00001026 * @autoneg_wait_to_complete: true when waiting for completion is needed
1027 *
1028 * Set the link speed in the AUTOC register and restarts link.
1029 **/
Emil Tantilov5d5b7c32010-10-12 22:20:59 +00001030static s32 ixgbe_setup_mac_link_82599(struct ixgbe_hw *hw,
Josh Hayfd0326f2012-12-15 03:28:30 +00001031 ixgbe_link_speed speed,
1032 bool autoneg_wait_to_complete)
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +00001033{
Josh Hayfd0326f2012-12-15 03:28:30 +00001034 bool autoneg = false;
Jacob Kelleree98b572014-02-22 01:23:56 +00001035 s32 status = 0;
1036 u32 pma_pmd_1g, link_mode, links_reg, i;
1037 u32 autoc2 = IXGBE_READ_REG(hw, IXGBE_AUTOC2);
1038 u32 pma_pmd_10g_serial = autoc2 & IXGBE_AUTOC2_10G_SERIAL_PMA_PMD_MASK;
1039 ixgbe_link_speed link_capabilities = IXGBE_LINK_SPEED_UNKNOWN;
1040
1041 /* holds the value of AUTOC register at this current point in time */
1042 u32 current_autoc = IXGBE_READ_REG(hw, IXGBE_AUTOC);
1043 /* holds the cached value of AUTOC register */
1044 u32 orig_autoc = 0;
1045 /* temporary variable used for comparison purposes */
1046 u32 autoc = current_autoc;
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +00001047
1048 /* Check to see if speed passed in is supported. */
Don Skidmore9cdcf092012-02-17 07:38:13 +00001049 status = hw->mac.ops.get_link_capabilities(hw, &link_capabilities,
1050 &autoneg);
Emil Tantilov0b0c2b32011-02-26 06:40:16 +00001051 if (status != 0)
1052 goto out;
1053
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +00001054 speed &= link_capabilities;
1055
Peter P Waskiewicz Jr50ac58b2009-06-04 11:10:53 +00001056 if (speed == IXGBE_LINK_SPEED_UNKNOWN) {
1057 status = IXGBE_ERR_LINK_SETUP;
1058 goto out;
1059 }
1060
PJ Waskiewicz1eb99d52009-04-09 22:28:33 +00001061 /* Use stored value (EEPROM defaults) of AUTOC to find KR/KX4 support*/
1062 if (hw->mac.orig_link_settings_stored)
Jacob Kelleree98b572014-02-22 01:23:56 +00001063 orig_autoc = hw->mac.orig_autoc;
PJ Waskiewicz1eb99d52009-04-09 22:28:33 +00001064 else
Jacob Kelleree98b572014-02-22 01:23:56 +00001065 orig_autoc = autoc;
Emil Tantilov5e82f2f2013-04-12 08:36:42 +00001066
Emil Tantilov5e82f2f2013-04-12 08:36:42 +00001067 link_mode = autoc & IXGBE_AUTOC_LMS_MASK;
1068 pma_pmd_1g = autoc & IXGBE_AUTOC_1G_PMA_PMD_MASK;
PJ Waskiewicz1eb99d52009-04-09 22:28:33 +00001069
Peter P Waskiewicz Jr50ac58b2009-06-04 11:10:53 +00001070 if (link_mode == IXGBE_AUTOC_LMS_KX4_KX_KR ||
1071 link_mode == IXGBE_AUTOC_LMS_KX4_KX_KR_1G_AN ||
1072 link_mode == IXGBE_AUTOC_LMS_KX4_KX_KR_SGMII) {
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +00001073 /* Set KX4/KX/KR support according to speed requested */
1074 autoc &= ~(IXGBE_AUTOC_KX4_KX_SUPP_MASK | IXGBE_AUTOC_KR_SUPP);
Emil Tantilov55461dd2012-08-10 07:35:14 +00001075 if (speed & IXGBE_LINK_SPEED_10GB_FULL) {
PJ Waskiewicz1eb99d52009-04-09 22:28:33 +00001076 if (orig_autoc & IXGBE_AUTOC_KX4_SUPP)
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +00001077 autoc |= IXGBE_AUTOC_KX4_SUPP;
Don Skidmorecd7e1f02009-10-08 15:36:22 +00001078 if ((orig_autoc & IXGBE_AUTOC_KR_SUPP) &&
1079 (hw->phy.smart_speed_active == false))
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +00001080 autoc |= IXGBE_AUTOC_KR_SUPP;
Emil Tantilov55461dd2012-08-10 07:35:14 +00001081 }
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +00001082 if (speed & IXGBE_LINK_SPEED_1GB_FULL)
1083 autoc |= IXGBE_AUTOC_KX_SUPP;
1084 } else if ((pma_pmd_1g == IXGBE_AUTOC_1G_SFI) &&
1085 (link_mode == IXGBE_AUTOC_LMS_1G_LINK_NO_AN ||
1086 link_mode == IXGBE_AUTOC_LMS_1G_AN)) {
1087 /* Switch from 1G SFI to 10G SFI if requested */
1088 if ((speed == IXGBE_LINK_SPEED_10GB_FULL) &&
1089 (pma_pmd_10g_serial == IXGBE_AUTOC2_10G_SFI)) {
1090 autoc &= ~IXGBE_AUTOC_LMS_MASK;
1091 autoc |= IXGBE_AUTOC_LMS_10G_SERIAL;
1092 }
1093 } else if ((pma_pmd_10g_serial == IXGBE_AUTOC2_10G_SFI) &&
1094 (link_mode == IXGBE_AUTOC_LMS_10G_SERIAL)) {
1095 /* Switch from 10G SFI to 1G SFI if requested */
1096 if ((speed == IXGBE_LINK_SPEED_1GB_FULL) &&
1097 (pma_pmd_1g == IXGBE_AUTOC_1G_SFI)) {
1098 autoc &= ~IXGBE_AUTOC_LMS_MASK;
1099 if (autoneg)
1100 autoc |= IXGBE_AUTOC_LMS_1G_AN;
1101 else
1102 autoc |= IXGBE_AUTOC_LMS_1G_LINK_NO_AN;
1103 }
1104 }
1105
Jacob Kelleree98b572014-02-22 01:23:56 +00001106 if (autoc != current_autoc) {
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +00001107 /* Restart link */
Don Skidmore429d6a32014-02-27 20:32:41 -08001108 status = hw->mac.ops.prot_autoc_write(hw, autoc, false);
Don Skidmoref8cf7a02014-03-19 09:16:26 +00001109 if (status)
Don Skidmore429d6a32014-02-27 20:32:41 -08001110 goto out;
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +00001111
1112 /* Only poll for autoneg to complete if specified to do so */
1113 if (autoneg_wait_to_complete) {
1114 if (link_mode == IXGBE_AUTOC_LMS_KX4_KX_KR ||
1115 link_mode == IXGBE_AUTOC_LMS_KX4_KX_KR_1G_AN ||
1116 link_mode == IXGBE_AUTOC_LMS_KX4_KX_KR_SGMII) {
1117 links_reg = 0; /*Just in case Autoneg time=0*/
1118 for (i = 0; i < IXGBE_AUTO_NEG_TIME; i++) {
1119 links_reg =
1120 IXGBE_READ_REG(hw, IXGBE_LINKS);
1121 if (links_reg & IXGBE_LINKS_KX_AN_COMP)
1122 break;
1123 msleep(100);
1124 }
1125 if (!(links_reg & IXGBE_LINKS_KX_AN_COMP)) {
1126 status =
1127 IXGBE_ERR_AUTONEG_NOT_COMPLETE;
Jacob Keller305f8ce2014-02-22 01:23:52 +00001128 hw_dbg(hw, "Autoneg did not complete.\n");
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +00001129 }
1130 }
1131 }
1132
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +00001133 /* Add delay to filter out noises during initial link setup */
1134 msleep(50);
1135 }
1136
Peter P Waskiewicz Jr50ac58b2009-06-04 11:10:53 +00001137out:
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +00001138 return status;
1139}
1140
1141/**
Mallikarjuna R Chilakala8620a102009-09-01 13:49:35 +00001142 * ixgbe_setup_copper_link_82599 - Set the PHY autoneg advertised field
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +00001143 * @hw: pointer to hardware structure
1144 * @speed: new link speed
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +00001145 * @autoneg_wait_to_complete: true if waiting is needed to complete
1146 *
1147 * Restarts link on PHY and MAC based on settings passed in.
1148 **/
Mallikarjuna R Chilakala8620a102009-09-01 13:49:35 +00001149static s32 ixgbe_setup_copper_link_82599(struct ixgbe_hw *hw,
1150 ixgbe_link_speed speed,
Mallikarjuna R Chilakala8620a102009-09-01 13:49:35 +00001151 bool autoneg_wait_to_complete)
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +00001152{
1153 s32 status;
1154
1155 /* Setup the PHY according to input speed */
Josh Hay99b76642012-12-15 03:28:24 +00001156 status = hw->phy.ops.setup_link_speed(hw, speed,
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +00001157 autoneg_wait_to_complete);
1158 /* Set up MAC */
Mallikarjuna R Chilakala8620a102009-09-01 13:49:35 +00001159 ixgbe_start_mac_link_82599(hw, autoneg_wait_to_complete);
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +00001160
1161 return status;
1162}
1163
1164/**
1165 * ixgbe_reset_hw_82599 - Perform hardware reset
1166 * @hw: pointer to hardware structure
1167 *
1168 * Resets the hardware by resetting the transmit and receive units, masks
1169 * and clears all interrupts, perform a PHY reset, and perform a link (MAC)
1170 * reset.
1171 **/
Don Skidmore7b25cdb2009-08-25 04:47:32 +00001172static s32 ixgbe_reset_hw_82599(struct ixgbe_hw *hw)
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +00001173{
Alexander Duyck8132b542011-07-15 07:29:44 +00001174 ixgbe_link_speed link_speed;
1175 s32 status;
Don Skidmore429d6a32014-02-27 20:32:41 -08001176 u32 ctrl, i, autoc, autoc2;
Don Skidmore0b2679d2013-02-21 03:00:04 +00001177 u32 curr_lms;
Alexander Duyck8132b542011-07-15 07:29:44 +00001178 bool link_up = false;
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +00001179
1180 /* Call adapter stop to disable tx/rx and clear interrupts */
Emil Tantilovff9d1a52011-08-16 04:35:11 +00001181 status = hw->mac.ops.stop_adapter(hw);
1182 if (status != 0)
1183 goto reset_hw_out;
1184
1185 /* flush pending Tx transactions */
1186 ixgbe_clear_tx_pending(hw);
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +00001187
PJ Waskiewicz553b4492009-04-09 22:28:15 +00001188 /* PHY ops must be identified and initialized prior to reset */
PJ Waskiewicz04f165e2009-04-09 22:27:57 +00001189
Emil Tantilov037c6d02011-02-25 07:49:39 +00001190 /* Identify PHY and related function pointers */
PJ Waskiewicz553b4492009-04-09 22:28:15 +00001191 status = hw->phy.ops.init(hw);
PJ Waskiewicz04f165e2009-04-09 22:27:57 +00001192
PJ Waskiewicz553b4492009-04-09 22:28:15 +00001193 if (status == IXGBE_ERR_SFP_NOT_SUPPORTED)
1194 goto reset_hw_out;
PJ Waskiewicz04f165e2009-04-09 22:27:57 +00001195
PJ Waskiewicz553b4492009-04-09 22:28:15 +00001196 /* Setup SFP module if there is one present. */
1197 if (hw->phy.sfp_setup_needed) {
1198 status = hw->mac.ops.setup_sfp(hw);
1199 hw->phy.sfp_setup_needed = false;
PJ Waskiewicz04f165e2009-04-09 22:27:57 +00001200 }
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +00001201
Emil Tantilov037c6d02011-02-25 07:49:39 +00001202 if (status == IXGBE_ERR_SFP_NOT_SUPPORTED)
1203 goto reset_hw_out;
1204
PJ Waskiewicz553b4492009-04-09 22:28:15 +00001205 /* Reset PHY */
1206 if (hw->phy.reset_disable == false && hw->phy.ops.reset != NULL)
1207 hw->phy.ops.reset(hw);
1208
Emil Tantilov5e82f2f2013-04-12 08:36:42 +00001209 /* remember AUTOC from before we reset */
Don Skidmore429d6a32014-02-27 20:32:41 -08001210 curr_lms = IXGBE_READ_REG(hw, IXGBE_AUTOC) & IXGBE_AUTOC_LMS_MASK;
Don Skidmore0b2679d2013-02-21 03:00:04 +00001211
Emil Tantilova4297dc2011-02-14 08:45:13 +00001212mac_reset_top:
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +00001213 /*
Alexander Duyck8132b542011-07-15 07:29:44 +00001214 * Issue global reset to the MAC. Needs to be SW reset if link is up.
1215 * If link reset is used when link is up, it might reset the PHY when
1216 * mng is using it. If link is down or the flag to force full link
1217 * reset is set, then perform link reset.
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +00001218 */
Alexander Duyck8132b542011-07-15 07:29:44 +00001219 ctrl = IXGBE_CTRL_LNK_RST;
1220 if (!hw->force_full_reset) {
1221 hw->mac.ops.check_link(hw, &link_speed, &link_up, false);
1222 if (link_up)
1223 ctrl = IXGBE_CTRL_RST;
1224 }
1225
1226 ctrl |= IXGBE_READ_REG(hw, IXGBE_CTRL);
1227 IXGBE_WRITE_REG(hw, IXGBE_CTRL, ctrl);
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +00001228 IXGBE_WRITE_FLUSH(hw);
1229
1230 /* Poll for reset bit to self-clear indicating reset is complete */
1231 for (i = 0; i < 10; i++) {
1232 udelay(1);
1233 ctrl = IXGBE_READ_REG(hw, IXGBE_CTRL);
Alexander Duyck8132b542011-07-15 07:29:44 +00001234 if (!(ctrl & IXGBE_CTRL_RST_MASK))
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +00001235 break;
1236 }
Alexander Duyck8132b542011-07-15 07:29:44 +00001237
1238 if (ctrl & IXGBE_CTRL_RST_MASK) {
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +00001239 status = IXGBE_ERR_RESET_FAILED;
1240 hw_dbg(hw, "Reset polling failed to complete.\n");
1241 }
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +00001242
Alexander Duyck8132b542011-07-15 07:29:44 +00001243 msleep(50);
1244
Emil Tantilova4297dc2011-02-14 08:45:13 +00001245 /*
1246 * Double resets are required for recovery from certain error
1247 * conditions. Between resets, it is necessary to stall to allow time
Alexander Duyck8132b542011-07-15 07:29:44 +00001248 * for any pending HW events to complete.
Emil Tantilova4297dc2011-02-14 08:45:13 +00001249 */
1250 if (hw->mac.flags & IXGBE_FLAGS_DOUBLE_RESET_REQUIRED) {
1251 hw->mac.flags &= ~IXGBE_FLAGS_DOUBLE_RESET_REQUIRED;
Emil Tantilova4297dc2011-02-14 08:45:13 +00001252 goto mac_reset_top;
1253 }
1254
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +00001255 /*
1256 * Store the original AUTOC/AUTOC2 values if they have not been
1257 * stored off yet. Otherwise restore the stored original
1258 * values since the reset operation sets back to defaults.
1259 */
Don Skidmore429d6a32014-02-27 20:32:41 -08001260 autoc = IXGBE_READ_REG(hw, IXGBE_AUTOC);
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +00001261 autoc2 = IXGBE_READ_REG(hw, IXGBE_AUTOC2);
Emil Tantilov46d5ced2013-04-12 08:36:47 +00001262
1263 /* Enable link if disabled in NVM */
1264 if (autoc2 & IXGBE_AUTOC2_LINK_DISABLE_MASK) {
1265 autoc2 &= ~IXGBE_AUTOC2_LINK_DISABLE_MASK;
1266 IXGBE_WRITE_REG(hw, IXGBE_AUTOC2, autoc2);
1267 IXGBE_WRITE_FLUSH(hw);
1268 }
1269
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +00001270 if (hw->mac.orig_link_settings_stored == false) {
Don Skidmore429d6a32014-02-27 20:32:41 -08001271 hw->mac.orig_autoc = autoc;
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +00001272 hw->mac.orig_autoc2 = autoc2;
1273 hw->mac.orig_link_settings_stored = true;
Jesse Brandeburg4df10462009-03-13 22:15:31 +00001274 } else {
Don Skidmore0b2679d2013-02-21 03:00:04 +00001275
1276 /* If MNG FW is running on a multi-speed device that
1277 * doesn't autoneg with out driver support we need to
1278 * leave LMS in the state it was before we MAC reset.
Don Skidmoreb8f83632013-02-28 08:08:44 +00001279 * Likewise if we support WoL we don't want change the
1280 * LMS state either.
Don Skidmore0b2679d2013-02-21 03:00:04 +00001281 */
Don Skidmoreb8f83632013-02-28 08:08:44 +00001282 if ((hw->phy.multispeed_fiber && hw->mng_fw_enabled) ||
Jacob Keller6b92b0b2013-04-13 05:40:37 +00001283 hw->wol_enabled)
Don Skidmore0b2679d2013-02-21 03:00:04 +00001284 hw->mac.orig_autoc =
1285 (hw->mac.orig_autoc & ~IXGBE_AUTOC_LMS_MASK) |
1286 curr_lms;
1287
Don Skidmore429d6a32014-02-27 20:32:41 -08001288 if (autoc != hw->mac.orig_autoc) {
1289 status = hw->mac.ops.prot_autoc_write(hw,
1290 hw->mac.orig_autoc,
1291 false);
Don Skidmoref8cf7a02014-03-19 09:16:26 +00001292 if (status)
Don Skidmore429d6a32014-02-27 20:32:41 -08001293 goto reset_hw_out;
Don Skidmored7bbcd32012-10-24 06:19:01 +00001294 }
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +00001295
1296 if ((autoc2 & IXGBE_AUTOC2_UPPER_MASK) !=
1297 (hw->mac.orig_autoc2 & IXGBE_AUTOC2_UPPER_MASK)) {
1298 autoc2 &= ~IXGBE_AUTOC2_UPPER_MASK;
1299 autoc2 |= (hw->mac.orig_autoc2 &
1300 IXGBE_AUTOC2_UPPER_MASK);
1301 IXGBE_WRITE_REG(hw, IXGBE_AUTOC2, autoc2);
1302 }
1303 }
1304
Emil Tantilov278675d2011-02-19 08:43:49 +00001305 /* Store the permanent mac address */
1306 hw->mac.ops.get_mac_addr(hw, hw->mac.perm_addr);
1307
Waskiewicz Jr, Peter Paca6bee2009-05-17 12:32:48 +00001308 /*
1309 * Store MAC address from RAR0, clear receive address registers, and
1310 * clear the multicast table. Also reset num_rar_entries to 128,
1311 * since we modify this value when programming the SAN MAC address.
1312 */
1313 hw->mac.num_rar_entries = 128;
1314 hw->mac.ops.init_rx_addrs(hw);
1315
PJ Waskiewicz0365e6e2009-05-17 12:32:25 +00001316 /* Store the permanent SAN mac address */
1317 hw->mac.ops.get_san_mac_addr(hw, hw->mac.san_addr);
1318
Waskiewicz Jr, Peter Paca6bee2009-05-17 12:32:48 +00001319 /* Add the SAN MAC address to the RAR only if it's a valid address */
Joe Perchesf8ebc682012-10-24 17:19:02 +00001320 if (is_valid_ether_addr(hw->mac.san_addr)) {
Waskiewicz Jr, Peter Paca6bee2009-05-17 12:32:48 +00001321 hw->mac.ops.set_rar(hw, hw->mac.num_rar_entries - 1,
1322 hw->mac.san_addr, 0, IXGBE_RAH_AV);
1323
Alexander Duyck7fa7c9d2012-05-05 05:32:52 +00001324 /* Save the SAN MAC RAR index */
1325 hw->mac.san_mac_rar_index = hw->mac.num_rar_entries - 1;
1326
Waskiewicz Jr, Peter Paca6bee2009-05-17 12:32:48 +00001327 /* Reserve the last RAR for the SAN MAC address */
1328 hw->mac.num_rar_entries--;
1329 }
1330
Yi Zou383ff342009-10-28 18:23:57 +00001331 /* Store the alternative WWNN/WWPN prefix */
1332 hw->mac.ops.get_wwn_prefix(hw, &hw->mac.wwnn_prefix,
1333 &hw->mac.wwpn_prefix);
1334
PJ Waskiewicz04f165e2009-04-09 22:27:57 +00001335reset_hw_out:
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +00001336 return status;
1337}
1338
1339/**
Peter P Waskiewicz Jrffff4772009-06-04 16:01:25 +00001340 * ixgbe_reinit_fdir_tables_82599 - Reinitialize Flow Director tables.
1341 * @hw: pointer to hardware structure
1342 **/
1343s32 ixgbe_reinit_fdir_tables_82599(struct ixgbe_hw *hw)
1344{
1345 int i;
1346 u32 fdirctrl = IXGBE_READ_REG(hw, IXGBE_FDIRCTRL);
1347 fdirctrl &= ~IXGBE_FDIRCTRL_INIT_DONE;
1348
1349 /*
1350 * Before starting reinitialization process,
1351 * FDIRCMD.CMD must be zero.
1352 */
1353 for (i = 0; i < IXGBE_FDIRCMD_CMD_POLL; i++) {
1354 if (!(IXGBE_READ_REG(hw, IXGBE_FDIRCMD) &
1355 IXGBE_FDIRCMD_CMD_MASK))
1356 break;
1357 udelay(10);
1358 }
1359 if (i >= IXGBE_FDIRCMD_CMD_POLL) {
Alexander Duyck905e4a42011-01-06 14:29:57 +00001360 hw_dbg(hw, "Flow Director previous command isn't complete, "
Frans Popd6dbee82010-03-24 07:57:35 +00001361 "aborting table re-initialization.\n");
Peter P Waskiewicz Jrffff4772009-06-04 16:01:25 +00001362 return IXGBE_ERR_FDIR_REINIT_FAILED;
1363 }
1364
1365 IXGBE_WRITE_REG(hw, IXGBE_FDIRFREE, 0);
1366 IXGBE_WRITE_FLUSH(hw);
1367 /*
1368 * 82599 adapters flow director init flow cannot be restarted,
1369 * Workaround 82599 silicon errata by performing the following steps
1370 * before re-writing the FDIRCTRL control register with the same value.
1371 * - write 1 to bit 8 of FDIRCMD register &
1372 * - write 0 to bit 8 of FDIRCMD register
1373 */
1374 IXGBE_WRITE_REG(hw, IXGBE_FDIRCMD,
1375 (IXGBE_READ_REG(hw, IXGBE_FDIRCMD) |
1376 IXGBE_FDIRCMD_CLEARHT));
1377 IXGBE_WRITE_FLUSH(hw);
1378 IXGBE_WRITE_REG(hw, IXGBE_FDIRCMD,
1379 (IXGBE_READ_REG(hw, IXGBE_FDIRCMD) &
1380 ~IXGBE_FDIRCMD_CLEARHT));
1381 IXGBE_WRITE_FLUSH(hw);
1382 /*
1383 * Clear FDIR Hash register to clear any leftover hashes
1384 * waiting to be programmed.
1385 */
1386 IXGBE_WRITE_REG(hw, IXGBE_FDIRHASH, 0x00);
1387 IXGBE_WRITE_FLUSH(hw);
1388
1389 IXGBE_WRITE_REG(hw, IXGBE_FDIRCTRL, fdirctrl);
1390 IXGBE_WRITE_FLUSH(hw);
1391
1392 /* Poll init-done after we write FDIRCTRL register */
1393 for (i = 0; i < IXGBE_FDIR_INIT_DONE_POLL; i++) {
1394 if (IXGBE_READ_REG(hw, IXGBE_FDIRCTRL) &
1395 IXGBE_FDIRCTRL_INIT_DONE)
1396 break;
Emil Tantilov4a97df02012-09-20 03:33:51 +00001397 usleep_range(1000, 2000);
Peter P Waskiewicz Jrffff4772009-06-04 16:01:25 +00001398 }
1399 if (i >= IXGBE_FDIR_INIT_DONE_POLL) {
1400 hw_dbg(hw, "Flow Director Signature poll time exceeded!\n");
1401 return IXGBE_ERR_FDIR_REINIT_FAILED;
1402 }
1403
1404 /* Clear FDIR statistics registers (read to clear) */
1405 IXGBE_READ_REG(hw, IXGBE_FDIRUSTAT);
1406 IXGBE_READ_REG(hw, IXGBE_FDIRFSTAT);
1407 IXGBE_READ_REG(hw, IXGBE_FDIRMATCH);
1408 IXGBE_READ_REG(hw, IXGBE_FDIRMISS);
1409 IXGBE_READ_REG(hw, IXGBE_FDIRLEN);
1410
1411 return 0;
1412}
1413
1414/**
Alexander Duyckc04f6ca2011-05-11 07:18:36 +00001415 * ixgbe_fdir_enable_82599 - Initialize Flow Director control registers
1416 * @hw: pointer to hardware structure
1417 * @fdirctrl: value to write to flow director control register
1418 **/
1419static void ixgbe_fdir_enable_82599(struct ixgbe_hw *hw, u32 fdirctrl)
1420{
1421 int i;
Peter P Waskiewicz Jrffff4772009-06-04 16:01:25 +00001422
1423 /* Prime the keys for hashing */
Alexander Duyck905e4a42011-01-06 14:29:57 +00001424 IXGBE_WRITE_REG(hw, IXGBE_FDIRHKEY, IXGBE_ATR_BUCKET_HASH_KEY);
1425 IXGBE_WRITE_REG(hw, IXGBE_FDIRSKEY, IXGBE_ATR_SIGNATURE_HASH_KEY);
Peter P Waskiewicz Jrffff4772009-06-04 16:01:25 +00001426
1427 /*
1428 * Poll init-done after we write the register. Estimated times:
1429 * 10G: PBALLOC = 11b, timing is 60us
1430 * 1G: PBALLOC = 11b, timing is 600us
1431 * 100M: PBALLOC = 11b, timing is 6ms
1432 *
1433 * Multiple these timings by 4 if under full Rx load
1434 *
1435 * So we'll poll for IXGBE_FDIR_INIT_DONE_POLL times, sleeping for
1436 * 1 msec per poll time. If we're at line rate and drop to 100M, then
1437 * this might not finish in our poll time, but we can live with that
1438 * for now.
1439 */
1440 IXGBE_WRITE_REG(hw, IXGBE_FDIRCTRL, fdirctrl);
1441 IXGBE_WRITE_FLUSH(hw);
1442 for (i = 0; i < IXGBE_FDIR_INIT_DONE_POLL; i++) {
1443 if (IXGBE_READ_REG(hw, IXGBE_FDIRCTRL) &
1444 IXGBE_FDIRCTRL_INIT_DONE)
1445 break;
Don Skidmore032b4322011-03-18 09:32:53 +00001446 usleep_range(1000, 2000);
Peter P Waskiewicz Jrffff4772009-06-04 16:01:25 +00001447 }
Alexander Duyckc04f6ca2011-05-11 07:18:36 +00001448
Peter P Waskiewicz Jrffff4772009-06-04 16:01:25 +00001449 if (i >= IXGBE_FDIR_INIT_DONE_POLL)
Alexander Duyckc04f6ca2011-05-11 07:18:36 +00001450 hw_dbg(hw, "Flow Director poll time exceeded!\n");
1451}
1452
1453/**
1454 * ixgbe_init_fdir_signature_82599 - Initialize Flow Director signature filters
1455 * @hw: pointer to hardware structure
1456 * @fdirctrl: value to write to flow director control register, initially
1457 * contains just the value of the Rx packet buffer allocation
1458 **/
1459s32 ixgbe_init_fdir_signature_82599(struct ixgbe_hw *hw, u32 fdirctrl)
1460{
Alexander Duyckc04f6ca2011-05-11 07:18:36 +00001461 /*
1462 * Continue setup of fdirctrl register bits:
1463 * Move the flexible bytes to use the ethertype - shift 6 words
1464 * Set the maximum length per hash bucket to 0xA filters
1465 * Send interrupt when 64 filters are left
1466 */
1467 fdirctrl |= (0x6 << IXGBE_FDIRCTRL_FLEX_SHIFT) |
1468 (0xA << IXGBE_FDIRCTRL_MAX_LENGTH_SHIFT) |
1469 (4 << IXGBE_FDIRCTRL_FULL_THRESH_SHIFT);
1470
1471 /* write hashes and fdirctrl register, poll for completion */
1472 ixgbe_fdir_enable_82599(hw, fdirctrl);
Peter P Waskiewicz Jrffff4772009-06-04 16:01:25 +00001473
1474 return 0;
1475}
1476
1477/**
1478 * ixgbe_init_fdir_perfect_82599 - Initialize Flow Director perfect filters
1479 * @hw: pointer to hardware structure
Alexander Duyckc04f6ca2011-05-11 07:18:36 +00001480 * @fdirctrl: value to write to flow director control register, initially
1481 * contains just the value of the Rx packet buffer allocation
Peter P Waskiewicz Jrffff4772009-06-04 16:01:25 +00001482 **/
Alexander Duyckc04f6ca2011-05-11 07:18:36 +00001483s32 ixgbe_init_fdir_perfect_82599(struct ixgbe_hw *hw, u32 fdirctrl)
Peter P Waskiewicz Jrffff4772009-06-04 16:01:25 +00001484{
Peter P Waskiewicz Jrffff4772009-06-04 16:01:25 +00001485 /*
Alexander Duyckc04f6ca2011-05-11 07:18:36 +00001486 * Continue setup of fdirctrl register bits:
1487 * Turn perfect match filtering on
1488 * Report hash in RSS field of Rx wb descriptor
1489 * Initialize the drop queue
1490 * Move the flexible bytes to use the ethertype - shift 6 words
1491 * Set the maximum length per hash bucket to 0xA filters
1492 * Send interrupt when 64 (0x4 * 16) filters are left
Peter P Waskiewicz Jrffff4772009-06-04 16:01:25 +00001493 */
Alexander Duyckc04f6ca2011-05-11 07:18:36 +00001494 fdirctrl |= IXGBE_FDIRCTRL_PERFECT_MATCH |
1495 IXGBE_FDIRCTRL_REPORT_STATUS |
1496 (IXGBE_FDIR_DROP_QUEUE << IXGBE_FDIRCTRL_DROP_Q_SHIFT) |
1497 (0x6 << IXGBE_FDIRCTRL_FLEX_SHIFT) |
1498 (0xA << IXGBE_FDIRCTRL_MAX_LENGTH_SHIFT) |
1499 (4 << IXGBE_FDIRCTRL_FULL_THRESH_SHIFT);
Peter P Waskiewicz Jrffff4772009-06-04 16:01:25 +00001500
Alexander Duyckc04f6ca2011-05-11 07:18:36 +00001501 /* write hashes and fdirctrl register, poll for completion */
1502 ixgbe_fdir_enable_82599(hw, fdirctrl);
Peter P Waskiewicz Jrffff4772009-06-04 16:01:25 +00001503
1504 return 0;
1505}
1506
Alexander Duyck69830522011-01-06 14:29:58 +00001507/*
1508 * These defines allow us to quickly generate all of the necessary instructions
1509 * in the function below by simply calling out IXGBE_COMPUTE_SIG_HASH_ITERATION
1510 * for values 0 through 15
1511 */
1512#define IXGBE_ATR_COMMON_HASH_KEY \
1513 (IXGBE_ATR_BUCKET_HASH_KEY & IXGBE_ATR_SIGNATURE_HASH_KEY)
1514#define IXGBE_COMPUTE_SIG_HASH_ITERATION(_n) \
1515do { \
1516 u32 n = (_n); \
1517 if (IXGBE_ATR_COMMON_HASH_KEY & (0x01 << n)) \
1518 common_hash ^= lo_hash_dword >> n; \
1519 else if (IXGBE_ATR_BUCKET_HASH_KEY & (0x01 << n)) \
1520 bucket_hash ^= lo_hash_dword >> n; \
1521 else if (IXGBE_ATR_SIGNATURE_HASH_KEY & (0x01 << n)) \
1522 sig_hash ^= lo_hash_dword << (16 - n); \
1523 if (IXGBE_ATR_COMMON_HASH_KEY & (0x01 << (n + 16))) \
1524 common_hash ^= hi_hash_dword >> n; \
1525 else if (IXGBE_ATR_BUCKET_HASH_KEY & (0x01 << (n + 16))) \
1526 bucket_hash ^= hi_hash_dword >> n; \
1527 else if (IXGBE_ATR_SIGNATURE_HASH_KEY & (0x01 << (n + 16))) \
1528 sig_hash ^= hi_hash_dword << (16 - n); \
1529} while (0);
1530
1531/**
1532 * ixgbe_atr_compute_sig_hash_82599 - Compute the signature hash
1533 * @stream: input bitstream to compute the hash on
1534 *
1535 * This function is almost identical to the function above but contains
1536 * several optomizations such as unwinding all of the loops, letting the
1537 * compiler work out all of the conditional ifs since the keys are static
1538 * defines, and computing two keys at once since the hashed dword stream
1539 * will be the same for both keys.
1540 **/
1541static u32 ixgbe_atr_compute_sig_hash_82599(union ixgbe_atr_hash_dword input,
1542 union ixgbe_atr_hash_dword common)
1543{
1544 u32 hi_hash_dword, lo_hash_dword, flow_vm_vlan;
1545 u32 sig_hash = 0, bucket_hash = 0, common_hash = 0;
1546
1547 /* record the flow_vm_vlan bits as they are a key part to the hash */
1548 flow_vm_vlan = ntohl(input.dword);
1549
1550 /* generate common hash dword */
1551 hi_hash_dword = ntohl(common.dword);
1552
1553 /* low dword is word swapped version of common */
1554 lo_hash_dword = (hi_hash_dword >> 16) | (hi_hash_dword << 16);
1555
1556 /* apply flow ID/VM pool/VLAN ID bits to hash words */
1557 hi_hash_dword ^= flow_vm_vlan ^ (flow_vm_vlan >> 16);
1558
1559 /* Process bits 0 and 16 */
1560 IXGBE_COMPUTE_SIG_HASH_ITERATION(0);
1561
1562 /*
1563 * apply flow ID/VM pool/VLAN ID bits to lo hash dword, we had to
1564 * delay this because bit 0 of the stream should not be processed
1565 * so we do not add the vlan until after bit 0 was processed
1566 */
1567 lo_hash_dword ^= flow_vm_vlan ^ (flow_vm_vlan << 16);
1568
1569 /* Process remaining 30 bit of the key */
1570 IXGBE_COMPUTE_SIG_HASH_ITERATION(1);
1571 IXGBE_COMPUTE_SIG_HASH_ITERATION(2);
1572 IXGBE_COMPUTE_SIG_HASH_ITERATION(3);
1573 IXGBE_COMPUTE_SIG_HASH_ITERATION(4);
1574 IXGBE_COMPUTE_SIG_HASH_ITERATION(5);
1575 IXGBE_COMPUTE_SIG_HASH_ITERATION(6);
1576 IXGBE_COMPUTE_SIG_HASH_ITERATION(7);
1577 IXGBE_COMPUTE_SIG_HASH_ITERATION(8);
1578 IXGBE_COMPUTE_SIG_HASH_ITERATION(9);
1579 IXGBE_COMPUTE_SIG_HASH_ITERATION(10);
1580 IXGBE_COMPUTE_SIG_HASH_ITERATION(11);
1581 IXGBE_COMPUTE_SIG_HASH_ITERATION(12);
1582 IXGBE_COMPUTE_SIG_HASH_ITERATION(13);
1583 IXGBE_COMPUTE_SIG_HASH_ITERATION(14);
1584 IXGBE_COMPUTE_SIG_HASH_ITERATION(15);
1585
1586 /* combine common_hash result with signature and bucket hashes */
1587 bucket_hash ^= common_hash;
1588 bucket_hash &= IXGBE_ATR_HASH_MASK;
1589
1590 sig_hash ^= common_hash << 16;
1591 sig_hash &= IXGBE_ATR_HASH_MASK << 16;
1592
1593 /* return completed signature hash */
1594 return sig_hash ^ bucket_hash;
1595}
1596
Peter P Waskiewicz Jrffff4772009-06-04 16:01:25 +00001597/**
Peter P Waskiewicz Jrffff4772009-06-04 16:01:25 +00001598 * ixgbe_atr_add_signature_filter_82599 - Adds a signature hash filter
1599 * @hw: pointer to hardware structure
Alexander Duyck69830522011-01-06 14:29:58 +00001600 * @input: unique input dword
1601 * @common: compressed common input dword
Peter P Waskiewicz Jrffff4772009-06-04 16:01:25 +00001602 * @queue: queue index to direct traffic to
1603 **/
1604s32 ixgbe_fdir_add_signature_filter_82599(struct ixgbe_hw *hw,
Alexander Duyck69830522011-01-06 14:29:58 +00001605 union ixgbe_atr_hash_dword input,
1606 union ixgbe_atr_hash_dword common,
Peter P Waskiewicz Jrffff4772009-06-04 16:01:25 +00001607 u8 queue)
1608{
1609 u64 fdirhashcmd;
Alexander Duyck905e4a42011-01-06 14:29:57 +00001610 u32 fdircmd;
Peter P Waskiewicz Jrffff4772009-06-04 16:01:25 +00001611
Alexander Duyck905e4a42011-01-06 14:29:57 +00001612 /*
1613 * Get the flow_type in order to program FDIRCMD properly
1614 * lowest 2 bits are FDIRCMD.L4TYPE, third lowest bit is FDIRCMD.IPV6
1615 */
Alexander Duyck69830522011-01-06 14:29:58 +00001616 switch (input.formatted.flow_type) {
Alexander Duyck905e4a42011-01-06 14:29:57 +00001617 case IXGBE_ATR_FLOW_TYPE_TCPV4:
1618 case IXGBE_ATR_FLOW_TYPE_UDPV4:
1619 case IXGBE_ATR_FLOW_TYPE_SCTPV4:
1620 case IXGBE_ATR_FLOW_TYPE_TCPV6:
1621 case IXGBE_ATR_FLOW_TYPE_UDPV6:
1622 case IXGBE_ATR_FLOW_TYPE_SCTPV6:
1623 break;
1624 default:
1625 hw_dbg(hw, " Error on flow type input\n");
1626 return IXGBE_ERR_CONFIG;
1627 }
Peter P Waskiewicz Jrffff4772009-06-04 16:01:25 +00001628
Alexander Duyck905e4a42011-01-06 14:29:57 +00001629 /* configure FDIRCMD register */
1630 fdircmd = IXGBE_FDIRCMD_CMD_ADD_FLOW | IXGBE_FDIRCMD_FILTER_UPDATE |
1631 IXGBE_FDIRCMD_LAST | IXGBE_FDIRCMD_QUEUE_EN;
Alexander Duyck69830522011-01-06 14:29:58 +00001632 fdircmd |= input.formatted.flow_type << IXGBE_FDIRCMD_FLOW_TYPE_SHIFT;
Alexander Duyck905e4a42011-01-06 14:29:57 +00001633 fdircmd |= (u32)queue << IXGBE_FDIRCMD_RX_QUEUE_SHIFT;
Peter P Waskiewicz Jrffff4772009-06-04 16:01:25 +00001634
1635 /*
1636 * The lower 32-bits of fdirhashcmd is for FDIRHASH, the upper 32-bits
1637 * is for FDIRCMD. Then do a 64-bit register write from FDIRHASH.
1638 */
Alexander Duyck905e4a42011-01-06 14:29:57 +00001639 fdirhashcmd = (u64)fdircmd << 32;
Alexander Duyck69830522011-01-06 14:29:58 +00001640 fdirhashcmd |= ixgbe_atr_compute_sig_hash_82599(input, common);
Peter P Waskiewicz Jrffff4772009-06-04 16:01:25 +00001641 IXGBE_WRITE_REG64(hw, IXGBE_FDIRHASH, fdirhashcmd);
1642
Alexander Duyck69830522011-01-06 14:29:58 +00001643 hw_dbg(hw, "Tx Queue=%x hash=%x\n", queue, (u32)fdirhashcmd);
1644
Peter P Waskiewicz Jrffff4772009-06-04 16:01:25 +00001645 return 0;
1646}
1647
Alexander Duyckc04f6ca2011-05-11 07:18:36 +00001648#define IXGBE_COMPUTE_BKT_HASH_ITERATION(_n) \
1649do { \
1650 u32 n = (_n); \
1651 if (IXGBE_ATR_BUCKET_HASH_KEY & (0x01 << n)) \
1652 bucket_hash ^= lo_hash_dword >> n; \
1653 if (IXGBE_ATR_BUCKET_HASH_KEY & (0x01 << (n + 16))) \
1654 bucket_hash ^= hi_hash_dword >> n; \
1655} while (0);
1656
1657/**
1658 * ixgbe_atr_compute_perfect_hash_82599 - Compute the perfect filter hash
1659 * @atr_input: input bitstream to compute the hash on
1660 * @input_mask: mask for the input bitstream
1661 *
1662 * This function serves two main purposes. First it applys the input_mask
1663 * to the atr_input resulting in a cleaned up atr_input data stream.
1664 * Secondly it computes the hash and stores it in the bkt_hash field at
1665 * the end of the input byte stream. This way it will be available for
1666 * future use without needing to recompute the hash.
1667 **/
1668void ixgbe_atr_compute_perfect_hash_82599(union ixgbe_atr_input *input,
1669 union ixgbe_atr_input *input_mask)
1670{
1671
1672 u32 hi_hash_dword, lo_hash_dword, flow_vm_vlan;
1673 u32 bucket_hash = 0;
1674
1675 /* Apply masks to input data */
1676 input->dword_stream[0] &= input_mask->dword_stream[0];
1677 input->dword_stream[1] &= input_mask->dword_stream[1];
1678 input->dword_stream[2] &= input_mask->dword_stream[2];
1679 input->dword_stream[3] &= input_mask->dword_stream[3];
1680 input->dword_stream[4] &= input_mask->dword_stream[4];
1681 input->dword_stream[5] &= input_mask->dword_stream[5];
1682 input->dword_stream[6] &= input_mask->dword_stream[6];
1683 input->dword_stream[7] &= input_mask->dword_stream[7];
1684 input->dword_stream[8] &= input_mask->dword_stream[8];
1685 input->dword_stream[9] &= input_mask->dword_stream[9];
1686 input->dword_stream[10] &= input_mask->dword_stream[10];
1687
1688 /* record the flow_vm_vlan bits as they are a key part to the hash */
1689 flow_vm_vlan = ntohl(input->dword_stream[0]);
1690
1691 /* generate common hash dword */
1692 hi_hash_dword = ntohl(input->dword_stream[1] ^
1693 input->dword_stream[2] ^
1694 input->dword_stream[3] ^
1695 input->dword_stream[4] ^
1696 input->dword_stream[5] ^
1697 input->dword_stream[6] ^
1698 input->dword_stream[7] ^
1699 input->dword_stream[8] ^
1700 input->dword_stream[9] ^
1701 input->dword_stream[10]);
1702
1703 /* low dword is word swapped version of common */
1704 lo_hash_dword = (hi_hash_dword >> 16) | (hi_hash_dword << 16);
1705
1706 /* apply flow ID/VM pool/VLAN ID bits to hash words */
1707 hi_hash_dword ^= flow_vm_vlan ^ (flow_vm_vlan >> 16);
1708
1709 /* Process bits 0 and 16 */
1710 IXGBE_COMPUTE_BKT_HASH_ITERATION(0);
1711
1712 /*
1713 * apply flow ID/VM pool/VLAN ID bits to lo hash dword, we had to
1714 * delay this because bit 0 of the stream should not be processed
1715 * so we do not add the vlan until after bit 0 was processed
1716 */
1717 lo_hash_dword ^= flow_vm_vlan ^ (flow_vm_vlan << 16);
1718
1719 /* Process remaining 30 bit of the key */
1720 IXGBE_COMPUTE_BKT_HASH_ITERATION(1);
1721 IXGBE_COMPUTE_BKT_HASH_ITERATION(2);
1722 IXGBE_COMPUTE_BKT_HASH_ITERATION(3);
1723 IXGBE_COMPUTE_BKT_HASH_ITERATION(4);
1724 IXGBE_COMPUTE_BKT_HASH_ITERATION(5);
1725 IXGBE_COMPUTE_BKT_HASH_ITERATION(6);
1726 IXGBE_COMPUTE_BKT_HASH_ITERATION(7);
1727 IXGBE_COMPUTE_BKT_HASH_ITERATION(8);
1728 IXGBE_COMPUTE_BKT_HASH_ITERATION(9);
1729 IXGBE_COMPUTE_BKT_HASH_ITERATION(10);
1730 IXGBE_COMPUTE_BKT_HASH_ITERATION(11);
1731 IXGBE_COMPUTE_BKT_HASH_ITERATION(12);
1732 IXGBE_COMPUTE_BKT_HASH_ITERATION(13);
1733 IXGBE_COMPUTE_BKT_HASH_ITERATION(14);
1734 IXGBE_COMPUTE_BKT_HASH_ITERATION(15);
1735
1736 /*
1737 * Limit hash to 13 bits since max bucket count is 8K.
1738 * Store result at the end of the input stream.
1739 */
1740 input->formatted.bkt_hash = bucket_hash & 0x1FFF;
1741}
1742
Peter P Waskiewicz Jrffff4772009-06-04 16:01:25 +00001743/**
Alexander Duyck45b9f502011-01-06 14:29:59 +00001744 * ixgbe_get_fdirtcpm_82599 - generate a tcp port from atr_input_masks
1745 * @input_mask: mask to be bit swapped
1746 *
1747 * The source and destination port masks for flow director are bit swapped
1748 * in that bit 15 effects bit 0, 14 effects 1, 13, 2 etc. In order to
1749 * generate a correctly swapped value we need to bit swap the mask and that
1750 * is what is accomplished by this function.
1751 **/
Alexander Duyckc04f6ca2011-05-11 07:18:36 +00001752static u32 ixgbe_get_fdirtcpm_82599(union ixgbe_atr_input *input_mask)
Alexander Duyck45b9f502011-01-06 14:29:59 +00001753{
Alexander Duyckc04f6ca2011-05-11 07:18:36 +00001754 u32 mask = ntohs(input_mask->formatted.dst_port);
Alexander Duyck45b9f502011-01-06 14:29:59 +00001755 mask <<= IXGBE_FDIRTCPM_DPORTM_SHIFT;
Alexander Duyckc04f6ca2011-05-11 07:18:36 +00001756 mask |= ntohs(input_mask->formatted.src_port);
Alexander Duyck45b9f502011-01-06 14:29:59 +00001757 mask = ((mask & 0x55555555) << 1) | ((mask & 0xAAAAAAAA) >> 1);
1758 mask = ((mask & 0x33333333) << 2) | ((mask & 0xCCCCCCCC) >> 2);
1759 mask = ((mask & 0x0F0F0F0F) << 4) | ((mask & 0xF0F0F0F0) >> 4);
1760 return ((mask & 0x00FF00FF) << 8) | ((mask & 0xFF00FF00) >> 8);
1761}
1762
1763/*
1764 * These two macros are meant to address the fact that we have registers
1765 * that are either all or in part big-endian. As a result on big-endian
1766 * systems we will end up byte swapping the value to little-endian before
1767 * it is byte swapped again and written to the hardware in the original
1768 * big-endian format.
1769 */
1770#define IXGBE_STORE_AS_BE32(_value) \
1771 (((u32)(_value) >> 24) | (((u32)(_value) & 0x00FF0000) >> 8) | \
1772 (((u32)(_value) & 0x0000FF00) << 8) | ((u32)(_value) << 24))
1773
1774#define IXGBE_WRITE_REG_BE32(a, reg, value) \
1775 IXGBE_WRITE_REG((a), (reg), IXGBE_STORE_AS_BE32(ntohl(value)))
1776
1777#define IXGBE_STORE_AS_BE16(_value) \
Alexander Duyckc04f6ca2011-05-11 07:18:36 +00001778 ntohs(((u16)(_value) >> 8) | ((u16)(_value) << 8))
Alexander Duyck45b9f502011-01-06 14:29:59 +00001779
Alexander Duyckc04f6ca2011-05-11 07:18:36 +00001780s32 ixgbe_fdir_set_input_mask_82599(struct ixgbe_hw *hw,
1781 union ixgbe_atr_input *input_mask)
Peter P Waskiewicz Jrffff4772009-06-04 16:01:25 +00001782{
Alexander Duyckc04f6ca2011-05-11 07:18:36 +00001783 /* mask IPv6 since it is currently not supported */
1784 u32 fdirm = IXGBE_FDIRM_DIPv6;
1785 u32 fdirtcpm;
Peter P Waskiewicz Jrffff4772009-06-04 16:01:25 +00001786
Peter Waskiewicz9a713e72010-02-10 16:07:54 +00001787 /*
Alexander Duyck45b9f502011-01-06 14:29:59 +00001788 * Program the relevant mask registers. If src/dst_port or src/dst_addr
1789 * are zero, then assume a full mask for that field. Also assume that
1790 * a VLAN of 0 is unspecified, so mask that out as well. L4type
1791 * cannot be masked out in this implementation.
Peter Waskiewicz9a713e72010-02-10 16:07:54 +00001792 *
1793 * This also assumes IPv4 only. IPv6 masking isn't supported at this
1794 * point in time.
1795 */
Peter Waskiewicz9a713e72010-02-10 16:07:54 +00001796
Alexander Duyckc04f6ca2011-05-11 07:18:36 +00001797 /* verify bucket hash is cleared on hash generation */
1798 if (input_mask->formatted.bkt_hash)
1799 hw_dbg(hw, " bucket hash should always be 0 in mask\n");
1800
1801 /* Program FDIRM and verify partial masks */
1802 switch (input_mask->formatted.vm_pool & 0x7F) {
1803 case 0x0:
1804 fdirm |= IXGBE_FDIRM_POOL;
1805 case 0x7F:
Peter Waskiewicz9a713e72010-02-10 16:07:54 +00001806 break;
Alexander Duyckc04f6ca2011-05-11 07:18:36 +00001807 default:
1808 hw_dbg(hw, " Error on vm pool mask\n");
1809 return IXGBE_ERR_CONFIG;
1810 }
1811
1812 switch (input_mask->formatted.flow_type & IXGBE_ATR_L4TYPE_MASK) {
1813 case 0x0:
1814 fdirm |= IXGBE_FDIRM_L4P;
1815 if (input_mask->formatted.dst_port ||
1816 input_mask->formatted.src_port) {
1817 hw_dbg(hw, " Error on src/dst port mask\n");
1818 return IXGBE_ERR_CONFIG;
1819 }
1820 case IXGBE_ATR_L4TYPE_MASK:
Alexander Duyck45b9f502011-01-06 14:29:59 +00001821 break;
Alexander Duyckc04f6ca2011-05-11 07:18:36 +00001822 default:
1823 hw_dbg(hw, " Error on flow type mask\n");
1824 return IXGBE_ERR_CONFIG;
1825 }
1826
1827 switch (ntohs(input_mask->formatted.vlan_id) & 0xEFFF) {
Alexander Duyck45b9f502011-01-06 14:29:59 +00001828 case 0x0000:
Alexander Duyckc04f6ca2011-05-11 07:18:36 +00001829 /* mask VLAN ID, fall through to mask VLAN priority */
1830 fdirm |= IXGBE_FDIRM_VLANID;
1831 case 0x0FFF:
1832 /* mask VLAN priority */
1833 fdirm |= IXGBE_FDIRM_VLANP;
1834 break;
1835 case 0xE000:
1836 /* mask VLAN ID only, fall through */
1837 fdirm |= IXGBE_FDIRM_VLANID;
1838 case 0xEFFF:
1839 /* no VLAN fields masked */
Peter Waskiewicz9a713e72010-02-10 16:07:54 +00001840 break;
1841 default:
Alexander Duyck45b9f502011-01-06 14:29:59 +00001842 hw_dbg(hw, " Error on VLAN mask\n");
1843 return IXGBE_ERR_CONFIG;
Peter Waskiewicz9a713e72010-02-10 16:07:54 +00001844 }
1845
Alexander Duyckc04f6ca2011-05-11 07:18:36 +00001846 switch (input_mask->formatted.flex_bytes & 0xFFFF) {
1847 case 0x0000:
1848 /* Mask Flex Bytes, fall through */
1849 fdirm |= IXGBE_FDIRM_FLEX;
1850 case 0xFFFF:
1851 break;
1852 default:
1853 hw_dbg(hw, " Error on flexible byte mask\n");
1854 return IXGBE_ERR_CONFIG;
Alexander Duyck45b9f502011-01-06 14:29:59 +00001855 }
Peter Waskiewicz9a713e72010-02-10 16:07:54 +00001856
1857 /* Now mask VM pool and destination IPv6 - bits 5 and 2 */
Peter Waskiewicz9a713e72010-02-10 16:07:54 +00001858 IXGBE_WRITE_REG(hw, IXGBE_FDIRM, fdirm);
Peter P Waskiewicz Jrffff4772009-06-04 16:01:25 +00001859
Alexander Duyck45b9f502011-01-06 14:29:59 +00001860 /* store the TCP/UDP port masks, bit reversed from port layout */
Alexander Duyckc04f6ca2011-05-11 07:18:36 +00001861 fdirtcpm = ixgbe_get_fdirtcpm_82599(input_mask);
Alexander Duyck45b9f502011-01-06 14:29:59 +00001862
1863 /* write both the same so that UDP and TCP use the same mask */
1864 IXGBE_WRITE_REG(hw, IXGBE_FDIRTCPM, ~fdirtcpm);
1865 IXGBE_WRITE_REG(hw, IXGBE_FDIRUDPM, ~fdirtcpm);
1866
1867 /* store source and destination IP masks (big-enian) */
1868 IXGBE_WRITE_REG_BE32(hw, IXGBE_FDIRSIP4M,
Alexander Duyckc04f6ca2011-05-11 07:18:36 +00001869 ~input_mask->formatted.src_ip[0]);
Alexander Duyck45b9f502011-01-06 14:29:59 +00001870 IXGBE_WRITE_REG_BE32(hw, IXGBE_FDIRDIP4M,
Alexander Duyckc04f6ca2011-05-11 07:18:36 +00001871 ~input_mask->formatted.dst_ip[0]);
Alexander Duyck45b9f502011-01-06 14:29:59 +00001872
Alexander Duyckc04f6ca2011-05-11 07:18:36 +00001873 return 0;
1874}
Alexander Duyck45b9f502011-01-06 14:29:59 +00001875
Alexander Duyckc04f6ca2011-05-11 07:18:36 +00001876s32 ixgbe_fdir_write_perfect_filter_82599(struct ixgbe_hw *hw,
1877 union ixgbe_atr_input *input,
1878 u16 soft_id, u8 queue)
1879{
1880 u32 fdirport, fdirvlan, fdirhash, fdircmd;
1881
1882 /* currently IPv6 is not supported, must be programmed with 0 */
1883 IXGBE_WRITE_REG_BE32(hw, IXGBE_FDIRSIPv6(0),
1884 input->formatted.src_ip[0]);
1885 IXGBE_WRITE_REG_BE32(hw, IXGBE_FDIRSIPv6(1),
1886 input->formatted.src_ip[1]);
1887 IXGBE_WRITE_REG_BE32(hw, IXGBE_FDIRSIPv6(2),
1888 input->formatted.src_ip[2]);
1889
1890 /* record the source address (big-endian) */
1891 IXGBE_WRITE_REG_BE32(hw, IXGBE_FDIRIPSA, input->formatted.src_ip[0]);
1892
1893 /* record the first 32 bits of the destination address (big-endian) */
1894 IXGBE_WRITE_REG_BE32(hw, IXGBE_FDIRIPDA, input->formatted.dst_ip[0]);
Alexander Duyck45b9f502011-01-06 14:29:59 +00001895
1896 /* record source and destination port (little-endian)*/
1897 fdirport = ntohs(input->formatted.dst_port);
1898 fdirport <<= IXGBE_FDIRPORT_DESTINATION_SHIFT;
1899 fdirport |= ntohs(input->formatted.src_port);
1900 IXGBE_WRITE_REG(hw, IXGBE_FDIRPORT, fdirport);
1901
Alexander Duyckc04f6ca2011-05-11 07:18:36 +00001902 /* record vlan (little-endian) and flex_bytes(big-endian) */
1903 fdirvlan = IXGBE_STORE_AS_BE16(input->formatted.flex_bytes);
1904 fdirvlan <<= IXGBE_FDIRVLAN_FLEX_SHIFT;
1905 fdirvlan |= ntohs(input->formatted.vlan_id);
1906 IXGBE_WRITE_REG(hw, IXGBE_FDIRVLAN, fdirvlan);
Alexander Duyck45b9f502011-01-06 14:29:59 +00001907
Alexander Duyckc04f6ca2011-05-11 07:18:36 +00001908 /* configure FDIRHASH register */
1909 fdirhash = input->formatted.bkt_hash;
1910 fdirhash |= soft_id << IXGBE_FDIRHASH_SIG_SW_INDEX_SHIFT;
1911 IXGBE_WRITE_REG(hw, IXGBE_FDIRHASH, fdirhash);
1912
1913 /*
1914 * flush all previous writes to make certain registers are
1915 * programmed prior to issuing the command
1916 */
1917 IXGBE_WRITE_FLUSH(hw);
Alexander Duyck45b9f502011-01-06 14:29:59 +00001918
1919 /* configure FDIRCMD register */
1920 fdircmd = IXGBE_FDIRCMD_CMD_ADD_FLOW | IXGBE_FDIRCMD_FILTER_UPDATE |
1921 IXGBE_FDIRCMD_LAST | IXGBE_FDIRCMD_QUEUE_EN;
Alexander Duyckc04f6ca2011-05-11 07:18:36 +00001922 if (queue == IXGBE_FDIR_DROP_QUEUE)
1923 fdircmd |= IXGBE_FDIRCMD_DROP;
Alexander Duyck45b9f502011-01-06 14:29:59 +00001924 fdircmd |= input->formatted.flow_type << IXGBE_FDIRCMD_FLOW_TYPE_SHIFT;
1925 fdircmd |= (u32)queue << IXGBE_FDIRCMD_RX_QUEUE_SHIFT;
Alexander Duyckc04f6ca2011-05-11 07:18:36 +00001926 fdircmd |= (u32)input->formatted.vm_pool << IXGBE_FDIRCMD_VT_POOL_SHIFT;
Alexander Duyck45b9f502011-01-06 14:29:59 +00001927
Peter P Waskiewicz Jrffff4772009-06-04 16:01:25 +00001928 IXGBE_WRITE_REG(hw, IXGBE_FDIRCMD, fdircmd);
1929
1930 return 0;
1931}
Alexander Duyck45b9f502011-01-06 14:29:59 +00001932
Alexander Duyckc04f6ca2011-05-11 07:18:36 +00001933s32 ixgbe_fdir_erase_perfect_filter_82599(struct ixgbe_hw *hw,
1934 union ixgbe_atr_input *input,
1935 u16 soft_id)
1936{
1937 u32 fdirhash;
1938 u32 fdircmd = 0;
1939 u32 retry_count;
1940 s32 err = 0;
1941
1942 /* configure FDIRHASH register */
1943 fdirhash = input->formatted.bkt_hash;
1944 fdirhash |= soft_id << IXGBE_FDIRHASH_SIG_SW_INDEX_SHIFT;
1945 IXGBE_WRITE_REG(hw, IXGBE_FDIRHASH, fdirhash);
1946
1947 /* flush hash to HW */
1948 IXGBE_WRITE_FLUSH(hw);
1949
1950 /* Query if filter is present */
1951 IXGBE_WRITE_REG(hw, IXGBE_FDIRCMD, IXGBE_FDIRCMD_CMD_QUERY_REM_FILT);
1952
1953 for (retry_count = 10; retry_count; retry_count--) {
1954 /* allow 10us for query to process */
1955 udelay(10);
1956 /* verify query completed successfully */
1957 fdircmd = IXGBE_READ_REG(hw, IXGBE_FDIRCMD);
1958 if (!(fdircmd & IXGBE_FDIRCMD_CMD_MASK))
1959 break;
1960 }
1961
1962 if (!retry_count)
1963 err = IXGBE_ERR_FDIR_REINIT_FAILED;
1964
1965 /* if filter exists in hardware then remove it */
1966 if (fdircmd & IXGBE_FDIRCMD_FILTER_VALID) {
1967 IXGBE_WRITE_REG(hw, IXGBE_FDIRHASH, fdirhash);
1968 IXGBE_WRITE_FLUSH(hw);
1969 IXGBE_WRITE_REG(hw, IXGBE_FDIRCMD,
1970 IXGBE_FDIRCMD_CMD_REMOVE_FLOW);
1971 }
1972
1973 return err;
1974}
1975
Peter P Waskiewicz Jrffff4772009-06-04 16:01:25 +00001976/**
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +00001977 * ixgbe_read_analog_reg8_82599 - Reads 8 bit Omer analog register
1978 * @hw: pointer to hardware structure
1979 * @reg: analog register to read
1980 * @val: read value
1981 *
1982 * Performs read operation to Omer analog register specified.
1983 **/
Don Skidmore7b25cdb2009-08-25 04:47:32 +00001984static s32 ixgbe_read_analog_reg8_82599(struct ixgbe_hw *hw, u32 reg, u8 *val)
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +00001985{
1986 u32 core_ctl;
1987
1988 IXGBE_WRITE_REG(hw, IXGBE_CORECTL, IXGBE_CORECTL_WRITE_CMD |
1989 (reg << 8));
1990 IXGBE_WRITE_FLUSH(hw);
1991 udelay(10);
1992 core_ctl = IXGBE_READ_REG(hw, IXGBE_CORECTL);
1993 *val = (u8)core_ctl;
1994
1995 return 0;
1996}
1997
1998/**
1999 * ixgbe_write_analog_reg8_82599 - Writes 8 bit Omer analog register
2000 * @hw: pointer to hardware structure
2001 * @reg: atlas register to write
2002 * @val: value to write
2003 *
2004 * Performs write operation to Omer analog register specified.
2005 **/
Don Skidmore7b25cdb2009-08-25 04:47:32 +00002006static s32 ixgbe_write_analog_reg8_82599(struct ixgbe_hw *hw, u32 reg, u8 val)
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +00002007{
2008 u32 core_ctl;
2009
2010 core_ctl = (reg << 8) | val;
2011 IXGBE_WRITE_REG(hw, IXGBE_CORECTL, core_ctl);
2012 IXGBE_WRITE_FLUSH(hw);
2013 udelay(10);
2014
2015 return 0;
2016}
2017
2018/**
2019 * ixgbe_start_hw_82599 - Prepare hardware for Tx/Rx
2020 * @hw: pointer to hardware structure
2021 *
Emil Tantilov7184b7c2011-03-18 08:18:22 +00002022 * Starts the hardware using the generic start_hw function
2023 * and the generation start_hw function.
2024 * Then performs revision-specific operations, if any.
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +00002025 **/
Don Skidmore7b25cdb2009-08-25 04:47:32 +00002026static s32 ixgbe_start_hw_82599(struct ixgbe_hw *hw)
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +00002027{
Emil Tantilov7184b7c2011-03-18 08:18:22 +00002028 s32 ret_val = 0;
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +00002029
Peter P Waskiewicz Jr794caeb2009-06-04 16:02:24 +00002030 ret_val = ixgbe_start_hw_generic(hw);
Emil Tantilov7184b7c2011-03-18 08:18:22 +00002031 if (ret_val != 0)
2032 goto out;
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +00002033
Emil Tantilov7184b7c2011-03-18 08:18:22 +00002034 ret_val = ixgbe_start_hw_gen2(hw);
2035 if (ret_val != 0)
2036 goto out;
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +00002037
Peter P Waskiewicz Jr50ac58b2009-06-04 11:10:53 +00002038 /* We need to run link autotry after the driver loads */
2039 hw->mac.autotry_restart = true;
2040
Peter P Waskiewicz Jr794caeb2009-06-04 16:02:24 +00002041 if (ret_val == 0)
2042 ret_val = ixgbe_verify_fw_version_82599(hw);
Emil Tantilov7184b7c2011-03-18 08:18:22 +00002043out:
Peter P Waskiewicz Jr794caeb2009-06-04 16:02:24 +00002044 return ret_val;
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +00002045}
2046
2047/**
2048 * ixgbe_identify_phy_82599 - Get physical layer module
2049 * @hw: pointer to hardware structure
2050 *
2051 * Determines the physical layer module found on the current adapter.
Emil Tantilov21cc5b42011-02-12 10:52:07 +00002052 * If PHY already detected, maintains current PHY type in hw struct,
2053 * otherwise executes the PHY detection routine.
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +00002054 **/
Emil Tantilovd6cd8e02011-03-16 01:58:20 +00002055static s32 ixgbe_identify_phy_82599(struct ixgbe_hw *hw)
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +00002056{
2057 s32 status = IXGBE_ERR_PHY_ADDR_INVALID;
Emil Tantilov21cc5b42011-02-12 10:52:07 +00002058
2059 /* Detect PHY if not unknown - returns success if already detected. */
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +00002060 status = ixgbe_identify_phy_generic(hw);
Emil Tantilov21cc5b42011-02-12 10:52:07 +00002061 if (status != 0) {
2062 /* 82599 10GBASE-T requires an external PHY */
2063 if (hw->mac.ops.get_media_type(hw) == ixgbe_media_type_copper)
2064 goto out;
2065 else
Don Skidmore8f583322013-07-27 06:25:38 +00002066 status = ixgbe_identify_module_generic(hw);
Emil Tantilov21cc5b42011-02-12 10:52:07 +00002067 }
2068
2069 /* Set PHY type none if no PHY detected */
2070 if (hw->phy.type == ixgbe_phy_unknown) {
2071 hw->phy.type = ixgbe_phy_none;
2072 status = 0;
2073 }
2074
2075 /* Return error if SFP module has been detected but is not supported */
2076 if (hw->phy.type == ixgbe_phy_sfp_unsupported)
2077 status = IXGBE_ERR_SFP_NOT_SUPPORTED;
2078
2079out:
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +00002080 return status;
2081}
2082
2083/**
2084 * ixgbe_get_supported_physical_layer_82599 - Returns physical layer type
2085 * @hw: pointer to hardware structure
2086 *
2087 * Determines physical layer capabilities of the current configuration.
2088 **/
Don Skidmore7b25cdb2009-08-25 04:47:32 +00002089static u32 ixgbe_get_supported_physical_layer_82599(struct ixgbe_hw *hw)
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +00002090{
2091 u32 physical_layer = IXGBE_PHYSICAL_LAYER_UNKNOWN;
Peter P Waskiewicz Jr04193052009-04-09 22:28:50 +00002092 u32 autoc = IXGBE_READ_REG(hw, IXGBE_AUTOC);
2093 u32 autoc2 = IXGBE_READ_REG(hw, IXGBE_AUTOC2);
2094 u32 pma_pmd_10g_serial = autoc2 & IXGBE_AUTOC2_10G_SERIAL_PMA_PMD_MASK;
2095 u32 pma_pmd_10g_parallel = autoc & IXGBE_AUTOC_10G_PMA_PMD_MASK;
2096 u32 pma_pmd_1g = autoc & IXGBE_AUTOC_1G_PMA_PMD_MASK;
2097 u16 ext_ability = 0;
PJ Waskiewicz1339b9e2009-03-13 22:12:29 +00002098 u8 comp_codes_10g = 0;
Don Skidmorecb836a92010-06-29 18:30:59 +00002099 u8 comp_codes_1g = 0;
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +00002100
Peter P Waskiewicz Jr04193052009-04-09 22:28:50 +00002101 hw->phy.ops.identify(hw);
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +00002102
Emil Tantilov21cc5b42011-02-12 10:52:07 +00002103 switch (hw->phy.type) {
2104 case ixgbe_phy_tn:
Emil Tantilov21cc5b42011-02-12 10:52:07 +00002105 case ixgbe_phy_cu_unknown:
Ben Hutchings6b73e102009-04-29 08:08:58 +00002106 hw->phy.ops.read_reg(hw, MDIO_PMA_EXTABLE, MDIO_MMD_PMAPMD,
Emil Tantilov21cc5b42011-02-12 10:52:07 +00002107 &ext_ability);
Ben Hutchings6b73e102009-04-29 08:08:58 +00002108 if (ext_ability & MDIO_PMA_EXTABLE_10GBT)
Peter P Waskiewicz Jr04193052009-04-09 22:28:50 +00002109 physical_layer |= IXGBE_PHYSICAL_LAYER_10GBASE_T;
Ben Hutchings6b73e102009-04-29 08:08:58 +00002110 if (ext_ability & MDIO_PMA_EXTABLE_1000BT)
Peter P Waskiewicz Jr04193052009-04-09 22:28:50 +00002111 physical_layer |= IXGBE_PHYSICAL_LAYER_1000BASE_T;
Ben Hutchings6b73e102009-04-29 08:08:58 +00002112 if (ext_ability & MDIO_PMA_EXTABLE_100BTX)
Peter P Waskiewicz Jr04193052009-04-09 22:28:50 +00002113 physical_layer |= IXGBE_PHYSICAL_LAYER_100BASE_TX;
2114 goto out;
Emil Tantilov21cc5b42011-02-12 10:52:07 +00002115 default:
2116 break;
Peter P Waskiewicz Jr04193052009-04-09 22:28:50 +00002117 }
2118
2119 switch (autoc & IXGBE_AUTOC_LMS_MASK) {
2120 case IXGBE_AUTOC_LMS_1G_AN:
2121 case IXGBE_AUTOC_LMS_1G_LINK_NO_AN:
2122 if (pma_pmd_1g == IXGBE_AUTOC_1G_KX_BX) {
2123 physical_layer = IXGBE_PHYSICAL_LAYER_1000BASE_KX |
2124 IXGBE_PHYSICAL_LAYER_1000BASE_BX;
2125 goto out;
2126 } else
2127 /* SFI mode so read SFP module */
2128 goto sfp_check;
2129 break;
2130 case IXGBE_AUTOC_LMS_10G_LINK_NO_AN:
2131 if (pma_pmd_10g_parallel == IXGBE_AUTOC_10G_CX4)
2132 physical_layer = IXGBE_PHYSICAL_LAYER_10GBASE_CX4;
2133 else if (pma_pmd_10g_parallel == IXGBE_AUTOC_10G_KX4)
2134 physical_layer = IXGBE_PHYSICAL_LAYER_10GBASE_KX4;
Peter P Waskiewicz Jr1fcf03e2009-05-17 20:58:04 +00002135 else if (pma_pmd_10g_parallel == IXGBE_AUTOC_10G_XAUI)
2136 physical_layer = IXGBE_PHYSICAL_LAYER_10GBASE_XAUI;
Peter P Waskiewicz Jr04193052009-04-09 22:28:50 +00002137 goto out;
2138 break;
2139 case IXGBE_AUTOC_LMS_10G_SERIAL:
2140 if (pma_pmd_10g_serial == IXGBE_AUTOC2_10G_KR) {
2141 physical_layer = IXGBE_PHYSICAL_LAYER_10GBASE_KR;
2142 goto out;
2143 } else if (pma_pmd_10g_serial == IXGBE_AUTOC2_10G_SFI)
2144 goto sfp_check;
2145 break;
2146 case IXGBE_AUTOC_LMS_KX4_KX_KR:
2147 case IXGBE_AUTOC_LMS_KX4_KX_KR_1G_AN:
2148 if (autoc & IXGBE_AUTOC_KX_SUPP)
2149 physical_layer |= IXGBE_PHYSICAL_LAYER_1000BASE_KX;
2150 if (autoc & IXGBE_AUTOC_KX4_SUPP)
2151 physical_layer |= IXGBE_PHYSICAL_LAYER_10GBASE_KX4;
2152 if (autoc & IXGBE_AUTOC_KR_SUPP)
2153 physical_layer |= IXGBE_PHYSICAL_LAYER_10GBASE_KR;
2154 goto out;
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +00002155 break;
2156 default:
Peter P Waskiewicz Jr04193052009-04-09 22:28:50 +00002157 goto out;
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +00002158 break;
2159 }
2160
Peter P Waskiewicz Jr04193052009-04-09 22:28:50 +00002161sfp_check:
2162 /* SFP check must be done last since DA modules are sometimes used to
2163 * test KR mode - we need to id KR mode correctly before SFP module.
2164 * Call identify_sfp because the pluggable module may have changed */
2165 hw->phy.ops.identify_sfp(hw);
2166 if (hw->phy.sfp_type == ixgbe_sfp_type_not_present)
2167 goto out;
2168
2169 switch (hw->phy.type) {
Don Skidmoreea0a04d2010-05-18 16:00:13 +00002170 case ixgbe_phy_sfp_passive_tyco:
2171 case ixgbe_phy_sfp_passive_unknown:
Don Skidmore8f583322013-07-27 06:25:38 +00002172 case ixgbe_phy_qsfp_passive_unknown:
Peter P Waskiewicz Jr04193052009-04-09 22:28:50 +00002173 physical_layer = IXGBE_PHYSICAL_LAYER_SFP_PLUS_CU;
2174 break;
Don Skidmoreea0a04d2010-05-18 16:00:13 +00002175 case ixgbe_phy_sfp_ftl_active:
2176 case ixgbe_phy_sfp_active_unknown:
Don Skidmore8f583322013-07-27 06:25:38 +00002177 case ixgbe_phy_qsfp_active_unknown:
Don Skidmoreea0a04d2010-05-18 16:00:13 +00002178 physical_layer = IXGBE_PHYSICAL_LAYER_SFP_ACTIVE_DA;
2179 break;
Peter P Waskiewicz Jr04193052009-04-09 22:28:50 +00002180 case ixgbe_phy_sfp_avago:
2181 case ixgbe_phy_sfp_ftl:
2182 case ixgbe_phy_sfp_intel:
2183 case ixgbe_phy_sfp_unknown:
2184 hw->phy.ops.read_i2c_eeprom(hw,
Don Skidmorecb836a92010-06-29 18:30:59 +00002185 IXGBE_SFF_1GBE_COMP_CODES, &comp_codes_1g);
2186 hw->phy.ops.read_i2c_eeprom(hw,
Peter P Waskiewicz Jr04193052009-04-09 22:28:50 +00002187 IXGBE_SFF_10GBE_COMP_CODES, &comp_codes_10g);
2188 if (comp_codes_10g & IXGBE_SFF_10GBASESR_CAPABLE)
2189 physical_layer = IXGBE_PHYSICAL_LAYER_10GBASE_SR;
2190 else if (comp_codes_10g & IXGBE_SFF_10GBASELR_CAPABLE)
2191 physical_layer = IXGBE_PHYSICAL_LAYER_10GBASE_LR;
Don Skidmorecb836a92010-06-29 18:30:59 +00002192 else if (comp_codes_1g & IXGBE_SFF_1GBASET_CAPABLE)
2193 physical_layer = IXGBE_PHYSICAL_LAYER_1000BASE_T;
Peter P Waskiewicz Jr04193052009-04-09 22:28:50 +00002194 break;
Don Skidmore8f583322013-07-27 06:25:38 +00002195 case ixgbe_phy_qsfp_intel:
2196 case ixgbe_phy_qsfp_unknown:
2197 hw->phy.ops.read_i2c_eeprom(hw,
2198 IXGBE_SFF_QSFP_10GBE_COMP, &comp_codes_10g);
2199 if (comp_codes_10g & IXGBE_SFF_10GBASESR_CAPABLE)
2200 physical_layer = IXGBE_PHYSICAL_LAYER_10GBASE_SR;
2201 else if (comp_codes_10g & IXGBE_SFF_10GBASELR_CAPABLE)
2202 physical_layer = IXGBE_PHYSICAL_LAYER_10GBASE_LR;
2203 break;
Peter P Waskiewicz Jr04193052009-04-09 22:28:50 +00002204 default:
2205 break;
2206 }
2207
2208out:
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +00002209 return physical_layer;
2210}
2211
2212/**
2213 * ixgbe_enable_rx_dma_82599 - Enable the Rx DMA unit on 82599
2214 * @hw: pointer to hardware structure
2215 * @regval: register value to write to RXCTRL
2216 *
2217 * Enables the Rx DMA unit for 82599
2218 **/
Don Skidmore7b25cdb2009-08-25 04:47:32 +00002219static s32 ixgbe_enable_rx_dma_82599(struct ixgbe_hw *hw, u32 regval)
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +00002220{
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +00002221 /*
2222 * Workaround for 82599 silicon errata when enabling the Rx datapath.
2223 * If traffic is incoming before we enable the Rx unit, it could hang
2224 * the Rx DMA unit. Therefore, make sure the security engine is
2225 * completely disabled prior to enabling the Rx unit.
2226 */
Atita Shirwaikard2f5e7f2012-02-18 02:58:58 +00002227 hw->mac.ops.disable_rx_buff(hw);
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +00002228
2229 IXGBE_WRITE_REG(hw, IXGBE_RXCTRL, regval);
Atita Shirwaikard2f5e7f2012-02-18 02:58:58 +00002230
2231 hw->mac.ops.enable_rx_buff(hw);
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +00002232
2233 return 0;
2234}
2235
Peter P Waskiewicz Jr04193052009-04-09 22:28:50 +00002236/**
Peter P Waskiewicz Jr794caeb2009-06-04 16:02:24 +00002237 * ixgbe_verify_fw_version_82599 - verify fw version for 82599
2238 * @hw: pointer to hardware structure
2239 *
2240 * Verifies that installed the firmware version is 0.6 or higher
2241 * for SFI devices. All 82599 SFI devices should have version 0.6 or higher.
2242 *
2243 * Returns IXGBE_ERR_EEPROM_VERSION if the FW is not present or
2244 * if the FW version is not supported.
2245 **/
2246static s32 ixgbe_verify_fw_version_82599(struct ixgbe_hw *hw)
2247{
2248 s32 status = IXGBE_ERR_EEPROM_VERSION;
2249 u16 fw_offset, fw_ptp_cfg_offset;
Mark Rustadbe0c27b2013-05-24 07:31:09 +00002250 u16 offset;
Peter P Waskiewicz Jr794caeb2009-06-04 16:02:24 +00002251 u16 fw_version = 0;
2252
2253 /* firmware check is only necessary for SFI devices */
2254 if (hw->phy.media_type != ixgbe_media_type_fiber) {
2255 status = 0;
2256 goto fw_version_out;
2257 }
2258
2259 /* get the offset to the Firmware Module block */
Mark Rustadbe0c27b2013-05-24 07:31:09 +00002260 offset = IXGBE_FW_PTR;
2261 if (hw->eeprom.ops.read(hw, offset, &fw_offset))
2262 goto fw_version_err;
Peter P Waskiewicz Jr794caeb2009-06-04 16:02:24 +00002263
2264 if ((fw_offset == 0) || (fw_offset == 0xFFFF))
2265 goto fw_version_out;
2266
2267 /* get the offset to the Pass Through Patch Configuration block */
Mark Rustadbe0c27b2013-05-24 07:31:09 +00002268 offset = fw_offset + IXGBE_FW_PASSTHROUGH_PATCH_CONFIG_PTR;
2269 if (hw->eeprom.ops.read(hw, offset, &fw_ptp_cfg_offset))
2270 goto fw_version_err;
Peter P Waskiewicz Jr794caeb2009-06-04 16:02:24 +00002271
2272 if ((fw_ptp_cfg_offset == 0) || (fw_ptp_cfg_offset == 0xFFFF))
2273 goto fw_version_out;
2274
2275 /* get the firmware version */
Mark Rustadbe0c27b2013-05-24 07:31:09 +00002276 offset = fw_ptp_cfg_offset + IXGBE_FW_PATCH_VERSION_4;
2277 if (hw->eeprom.ops.read(hw, offset, &fw_version))
2278 goto fw_version_err;
Peter P Waskiewicz Jr794caeb2009-06-04 16:02:24 +00002279
2280 if (fw_version > 0x5)
2281 status = 0;
2282
2283fw_version_out:
2284 return status;
Mark Rustadbe0c27b2013-05-24 07:31:09 +00002285
2286fw_version_err:
2287 hw_err(hw, "eeprom read at offset %d failed\n", offset);
2288 return IXGBE_ERR_EEPROM_VERSION;
Peter P Waskiewicz Jr794caeb2009-06-04 16:02:24 +00002289}
2290
Emil Tantilov0fa6d832011-03-18 08:18:32 +00002291/**
2292 * ixgbe_verify_lesm_fw_enabled_82599 - Checks LESM FW module state.
2293 * @hw: pointer to hardware structure
2294 *
2295 * Returns true if the LESM FW module is present and enabled. Otherwise
2296 * returns false. Smart Speed must be disabled if LESM FW module is enabled.
2297 **/
Don Skidmore429d6a32014-02-27 20:32:41 -08002298static bool ixgbe_verify_lesm_fw_enabled_82599(struct ixgbe_hw *hw)
Emil Tantilov0fa6d832011-03-18 08:18:32 +00002299{
2300 bool lesm_enabled = false;
2301 u16 fw_offset, fw_lesm_param_offset, fw_lesm_state;
2302 s32 status;
2303
2304 /* get the offset to the Firmware Module block */
2305 status = hw->eeprom.ops.read(hw, IXGBE_FW_PTR, &fw_offset);
2306
2307 if ((status != 0) ||
2308 (fw_offset == 0) || (fw_offset == 0xFFFF))
2309 goto out;
2310
2311 /* get the offset to the LESM Parameters block */
2312 status = hw->eeprom.ops.read(hw, (fw_offset +
2313 IXGBE_FW_LESM_PARAMETERS_PTR),
2314 &fw_lesm_param_offset);
2315
2316 if ((status != 0) ||
2317 (fw_lesm_param_offset == 0) || (fw_lesm_param_offset == 0xFFFF))
2318 goto out;
2319
2320 /* get the lesm state word */
2321 status = hw->eeprom.ops.read(hw, (fw_lesm_param_offset +
2322 IXGBE_FW_LESM_STATE_1),
2323 &fw_lesm_state);
2324
2325 if ((status == 0) &&
2326 (fw_lesm_state & IXGBE_FW_LESM_STATE_ENABLED))
2327 lesm_enabled = true;
2328
2329out:
2330 return lesm_enabled;
2331}
2332
Emil Tantilov0665b092011-04-01 08:17:19 +00002333/**
Emil Tantilov68c70052011-04-20 08:49:06 +00002334 * ixgbe_read_eeprom_buffer_82599 - Read EEPROM word(s) using
2335 * fastest available method
2336 *
2337 * @hw: pointer to hardware structure
2338 * @offset: offset of word in EEPROM to read
2339 * @words: number of words
2340 * @data: word(s) read from the EEPROM
2341 *
2342 * Retrieves 16 bit word(s) read from EEPROM
2343 **/
2344static s32 ixgbe_read_eeprom_buffer_82599(struct ixgbe_hw *hw, u16 offset,
2345 u16 words, u16 *data)
2346{
2347 struct ixgbe_eeprom_info *eeprom = &hw->eeprom;
2348 s32 ret_val = IXGBE_ERR_CONFIG;
2349
2350 /*
2351 * If EEPROM is detected and can be addressed using 14 bits,
2352 * use EERD otherwise use bit bang
2353 */
2354 if ((eeprom->type == ixgbe_eeprom_spi) &&
2355 (offset + (words - 1) <= IXGBE_EERD_MAX_ADDR))
2356 ret_val = ixgbe_read_eerd_buffer_generic(hw, offset, words,
2357 data);
2358 else
2359 ret_val = ixgbe_read_eeprom_buffer_bit_bang_generic(hw, offset,
2360 words,
2361 data);
2362
2363 return ret_val;
2364}
2365
2366/**
Emil Tantilov0665b092011-04-01 08:17:19 +00002367 * ixgbe_read_eeprom_82599 - Read EEPROM word using
2368 * fastest available method
2369 *
2370 * @hw: pointer to hardware structure
2371 * @offset: offset of word in the EEPROM to read
2372 * @data: word read from the EEPROM
2373 *
2374 * Reads a 16 bit word from the EEPROM
2375 **/
2376static s32 ixgbe_read_eeprom_82599(struct ixgbe_hw *hw,
2377 u16 offset, u16 *data)
2378{
2379 struct ixgbe_eeprom_info *eeprom = &hw->eeprom;
2380 s32 ret_val = IXGBE_ERR_CONFIG;
2381
2382 /*
2383 * If EEPROM is detected and can be addressed using 14 bits,
2384 * use EERD otherwise use bit bang
2385 */
2386 if ((eeprom->type == ixgbe_eeprom_spi) &&
2387 (offset <= IXGBE_EERD_MAX_ADDR))
2388 ret_val = ixgbe_read_eerd_generic(hw, offset, data);
2389 else
2390 ret_val = ixgbe_read_eeprom_bit_bang_generic(hw, offset, data);
2391
2392 return ret_val;
2393}
2394
Don Skidmorede52a122012-09-11 06:58:19 +00002395/**
2396 * ixgbe_reset_pipeline_82599 - perform pipeline reset
2397 *
2398 * @hw: pointer to hardware structure
2399 *
2400 * Reset pipeline by asserting Restart_AN together with LMS change to ensure
2401 * full pipeline reset. Note - We must hold the SW/FW semaphore before writing
2402 * to AUTOC, so this function assumes the semaphore is held.
2403 **/
Don Skidmore429d6a32014-02-27 20:32:41 -08002404static s32 ixgbe_reset_pipeline_82599(struct ixgbe_hw *hw)
Don Skidmorede52a122012-09-11 06:58:19 +00002405{
Emil Tantilov46d5ced2013-04-12 08:36:47 +00002406 s32 ret_val;
2407 u32 anlp1_reg = 0;
2408 u32 i, autoc_reg, autoc2_reg;
2409
2410 /* Enable link if disabled in NVM */
2411 autoc2_reg = IXGBE_READ_REG(hw, IXGBE_AUTOC2);
2412 if (autoc2_reg & IXGBE_AUTOC2_LINK_DISABLE_MASK) {
2413 autoc2_reg &= ~IXGBE_AUTOC2_LINK_DISABLE_MASK;
2414 IXGBE_WRITE_REG(hw, IXGBE_AUTOC2, autoc2_reg);
2415 IXGBE_WRITE_FLUSH(hw);
2416 }
Don Skidmorede52a122012-09-11 06:58:19 +00002417
Don Skidmore429d6a32014-02-27 20:32:41 -08002418 autoc_reg = IXGBE_READ_REG(hw, IXGBE_AUTOC);
Don Skidmorede52a122012-09-11 06:58:19 +00002419 autoc_reg |= IXGBE_AUTOC_AN_RESTART;
2420
2421 /* Write AUTOC register with toggled LMS[2] bit and Restart_AN */
Don Skidmore9f4d2782014-02-27 20:32:42 -08002422 IXGBE_WRITE_REG(hw, IXGBE_AUTOC,
2423 autoc_reg ^ (0x4 << IXGBE_AUTOC_LMS_SHIFT));
Don Skidmorede52a122012-09-11 06:58:19 +00002424
2425 /* Wait for AN to leave state 0 */
2426 for (i = 0; i < 10; i++) {
2427 usleep_range(4000, 8000);
2428 anlp1_reg = IXGBE_READ_REG(hw, IXGBE_ANLP1);
2429 if (anlp1_reg & IXGBE_ANLP1_AN_STATE_MASK)
2430 break;
2431 }
2432
2433 if (!(anlp1_reg & IXGBE_ANLP1_AN_STATE_MASK)) {
2434 hw_dbg(hw, "auto negotiation not completed\n");
2435 ret_val = IXGBE_ERR_RESET_FAILED;
2436 goto reset_pipeline_out;
2437 }
2438
2439 ret_val = 0;
2440
2441reset_pipeline_out:
2442 /* Write AUTOC register with original LMS field and Restart_AN */
2443 IXGBE_WRITE_REG(hw, IXGBE_AUTOC, autoc_reg);
2444 IXGBE_WRITE_FLUSH(hw);
2445
2446 return ret_val;
2447}
2448
Don Skidmore8f583322013-07-27 06:25:38 +00002449/**
2450 * ixgbe_read_i2c_byte_82599 - Reads 8 bit word over I2C
2451 * @hw: pointer to hardware structure
2452 * @byte_offset: byte offset to read
2453 * @data: value read
2454 *
2455 * Performs byte read operation to SFP module's EEPROM over I2C interface at
2456 * a specified device address.
2457 **/
2458static s32 ixgbe_read_i2c_byte_82599(struct ixgbe_hw *hw, u8 byte_offset,
2459 u8 dev_addr, u8 *data)
2460{
2461 u32 esdp;
2462 s32 status;
2463 s32 timeout = 200;
2464
2465 if (hw->phy.qsfp_shared_i2c_bus == true) {
2466 /* Acquire I2C bus ownership. */
2467 esdp = IXGBE_READ_REG(hw, IXGBE_ESDP);
2468 esdp |= IXGBE_ESDP_SDP0;
2469 IXGBE_WRITE_REG(hw, IXGBE_ESDP, esdp);
2470 IXGBE_WRITE_FLUSH(hw);
2471
2472 while (timeout) {
2473 esdp = IXGBE_READ_REG(hw, IXGBE_ESDP);
2474 if (esdp & IXGBE_ESDP_SDP1)
2475 break;
2476
2477 usleep_range(5000, 10000);
2478 timeout--;
2479 }
2480
2481 if (!timeout) {
2482 hw_dbg(hw, "Driver can't access resource, acquiring I2C bus timeout.\n");
2483 status = IXGBE_ERR_I2C;
2484 goto release_i2c_access;
2485 }
2486 }
2487
2488 status = ixgbe_read_i2c_byte_generic(hw, byte_offset, dev_addr, data);
2489
2490release_i2c_access:
2491 if (hw->phy.qsfp_shared_i2c_bus == true) {
2492 /* Release I2C bus ownership. */
2493 esdp = IXGBE_READ_REG(hw, IXGBE_ESDP);
2494 esdp &= ~IXGBE_ESDP_SDP0;
2495 IXGBE_WRITE_REG(hw, IXGBE_ESDP, esdp);
2496 IXGBE_WRITE_FLUSH(hw);
2497 }
2498
2499 return status;
2500}
2501
2502/**
2503 * ixgbe_write_i2c_byte_82599 - Writes 8 bit word over I2C
2504 * @hw: pointer to hardware structure
2505 * @byte_offset: byte offset to write
2506 * @data: value to write
2507 *
2508 * Performs byte write operation to SFP module's EEPROM over I2C interface at
2509 * a specified device address.
2510 **/
2511static s32 ixgbe_write_i2c_byte_82599(struct ixgbe_hw *hw, u8 byte_offset,
2512 u8 dev_addr, u8 data)
2513{
2514 u32 esdp;
2515 s32 status;
2516 s32 timeout = 200;
2517
2518 if (hw->phy.qsfp_shared_i2c_bus == true) {
2519 /* Acquire I2C bus ownership. */
2520 esdp = IXGBE_READ_REG(hw, IXGBE_ESDP);
2521 esdp |= IXGBE_ESDP_SDP0;
2522 IXGBE_WRITE_REG(hw, IXGBE_ESDP, esdp);
2523 IXGBE_WRITE_FLUSH(hw);
2524
2525 while (timeout) {
2526 esdp = IXGBE_READ_REG(hw, IXGBE_ESDP);
2527 if (esdp & IXGBE_ESDP_SDP1)
2528 break;
2529
2530 usleep_range(5000, 10000);
2531 timeout--;
2532 }
2533
2534 if (!timeout) {
2535 hw_dbg(hw, "Driver can't access resource, acquiring I2C bus timeout.\n");
2536 status = IXGBE_ERR_I2C;
2537 goto release_i2c_access;
2538 }
2539 }
2540
2541 status = ixgbe_write_i2c_byte_generic(hw, byte_offset, dev_addr, data);
2542
2543release_i2c_access:
2544 if (hw->phy.qsfp_shared_i2c_bus == true) {
2545 /* Release I2C bus ownership. */
2546 esdp = IXGBE_READ_REG(hw, IXGBE_ESDP);
2547 esdp &= ~IXGBE_ESDP_SDP0;
2548 IXGBE_WRITE_REG(hw, IXGBE_ESDP, esdp);
2549 IXGBE_WRITE_FLUSH(hw);
2550 }
2551
2552 return status;
2553}
2554
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +00002555static struct ixgbe_mac_operations mac_ops_82599 = {
2556 .init_hw = &ixgbe_init_hw_generic,
2557 .reset_hw = &ixgbe_reset_hw_82599,
2558 .start_hw = &ixgbe_start_hw_82599,
2559 .clear_hw_cntrs = &ixgbe_clear_hw_cntrs_generic,
2560 .get_media_type = &ixgbe_get_media_type_82599,
2561 .get_supported_physical_layer = &ixgbe_get_supported_physical_layer_82599,
2562 .enable_rx_dma = &ixgbe_enable_rx_dma_82599,
Atita Shirwaikard2f5e7f2012-02-18 02:58:58 +00002563 .disable_rx_buff = &ixgbe_disable_rx_buff_generic,
2564 .enable_rx_buff = &ixgbe_enable_rx_buff_generic,
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +00002565 .get_mac_addr = &ixgbe_get_mac_addr_generic,
Mallikarjuna R Chilakala21ce8492010-05-13 17:33:41 +00002566 .get_san_mac_addr = &ixgbe_get_san_mac_addr_generic,
Emil Tantilovb776d102011-03-31 09:36:18 +00002567 .get_device_caps = &ixgbe_get_device_caps_generic,
Don Skidmorea391f1d2010-11-16 19:27:15 -08002568 .get_wwn_prefix = &ixgbe_get_wwn_prefix_generic,
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +00002569 .stop_adapter = &ixgbe_stop_adapter_generic,
2570 .get_bus_info = &ixgbe_get_bus_info_generic,
2571 .set_lan_id = &ixgbe_set_lan_id_multi_port_pcie,
2572 .read_analog_reg8 = &ixgbe_read_analog_reg8_82599,
2573 .write_analog_reg8 = &ixgbe_write_analog_reg8_82599,
Jacob Kellerf4f10402013-06-25 07:59:23 +00002574 .stop_link_on_d3 = &ixgbe_stop_mac_link_on_d3_82599,
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +00002575 .setup_link = &ixgbe_setup_mac_link_82599,
John Fastabend80605c652011-05-02 12:34:10 +00002576 .set_rxpba = &ixgbe_set_rxpba_generic,
Mallikarjuna R Chilakala21ce8492010-05-13 17:33:41 +00002577 .check_link = &ixgbe_check_mac_link_generic,
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +00002578 .get_link_capabilities = &ixgbe_get_link_capabilities_82599,
2579 .led_on = &ixgbe_led_on_generic,
2580 .led_off = &ixgbe_led_off_generic,
PJ Waskiewicz87c12012009-04-08 13:20:31 +00002581 .blink_led_start = &ixgbe_blink_led_start_generic,
2582 .blink_led_stop = &ixgbe_blink_led_stop_generic,
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +00002583 .set_rar = &ixgbe_set_rar_generic,
2584 .clear_rar = &ixgbe_clear_rar_generic,
Mallikarjuna R Chilakala21ce8492010-05-13 17:33:41 +00002585 .set_vmdq = &ixgbe_set_vmdq_generic,
Alexander Duyck7fa7c9d2012-05-05 05:32:52 +00002586 .set_vmdq_san_mac = &ixgbe_set_vmdq_san_mac_generic,
Mallikarjuna R Chilakala21ce8492010-05-13 17:33:41 +00002587 .clear_vmdq = &ixgbe_clear_vmdq_generic,
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +00002588 .init_rx_addrs = &ixgbe_init_rx_addrs_generic,
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +00002589 .update_mc_addr_list = &ixgbe_update_mc_addr_list_generic,
2590 .enable_mc = &ixgbe_enable_mc_generic,
2591 .disable_mc = &ixgbe_disable_mc_generic,
Mallikarjuna R Chilakala21ce8492010-05-13 17:33:41 +00002592 .clear_vfta = &ixgbe_clear_vfta_generic,
2593 .set_vfta = &ixgbe_set_vfta_generic,
2594 .fc_enable = &ixgbe_fc_enable_generic,
Emil Tantilov9612de92011-05-07 07:40:20 +00002595 .set_fw_drv_ver = &ixgbe_set_fw_drv_ver_generic,
Mallikarjuna R Chilakala21ce8492010-05-13 17:33:41 +00002596 .init_uta_tables = &ixgbe_init_uta_tables_generic,
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +00002597 .setup_sfp = &ixgbe_setup_sfp_modules_82599,
Greg Rosea985b6c32010-11-18 03:02:52 +00002598 .set_mac_anti_spoofing = &ixgbe_set_mac_anti_spoofing,
2599 .set_vlan_anti_spoofing = &ixgbe_set_vlan_anti_spoofing,
Don Skidmore5e655102011-02-25 01:58:04 +00002600 .acquire_swfw_sync = &ixgbe_acquire_swfw_sync,
2601 .release_swfw_sync = &ixgbe_release_swfw_sync,
Don Skidmore3ca8bc62012-04-12 00:33:31 +00002602 .get_thermal_sensor_data = &ixgbe_get_thermal_sensor_data_generic,
2603 .init_thermal_sensor_thresh = &ixgbe_init_thermal_sensor_thresh_generic,
Don Skidmore0b2679d2013-02-21 03:00:04 +00002604 .mng_fw_enabled = &ixgbe_mng_enabled,
Don Skidmore429d6a32014-02-27 20:32:41 -08002605 .prot_autoc_read = &prot_autoc_read_82599,
2606 .prot_autoc_write = &prot_autoc_write_82599,
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +00002607};
2608
2609static struct ixgbe_eeprom_operations eeprom_ops_82599 = {
Emil Tantilov037c6d02011-02-25 07:49:39 +00002610 .init_params = &ixgbe_init_eeprom_params_generic,
Emil Tantilov0665b092011-04-01 08:17:19 +00002611 .read = &ixgbe_read_eeprom_82599,
Emil Tantilov68c70052011-04-20 08:49:06 +00002612 .read_buffer = &ixgbe_read_eeprom_buffer_82599,
Emil Tantilov037c6d02011-02-25 07:49:39 +00002613 .write = &ixgbe_write_eeprom_generic,
Emil Tantilov68c70052011-04-20 08:49:06 +00002614 .write_buffer = &ixgbe_write_eeprom_buffer_bit_bang_generic,
Emil Tantilov037c6d02011-02-25 07:49:39 +00002615 .calc_checksum = &ixgbe_calc_eeprom_checksum_generic,
2616 .validate_checksum = &ixgbe_validate_eeprom_checksum_generic,
2617 .update_checksum = &ixgbe_update_eeprom_checksum_generic,
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +00002618};
2619
2620static struct ixgbe_phy_operations phy_ops_82599 = {
Emil Tantilov037c6d02011-02-25 07:49:39 +00002621 .identify = &ixgbe_identify_phy_82599,
Don Skidmore8f583322013-07-27 06:25:38 +00002622 .identify_sfp = &ixgbe_identify_module_generic,
Emil Tantilov037c6d02011-02-25 07:49:39 +00002623 .init = &ixgbe_init_phy_ops_82599,
2624 .reset = &ixgbe_reset_phy_generic,
2625 .read_reg = &ixgbe_read_phy_reg_generic,
2626 .write_reg = &ixgbe_write_phy_reg_generic,
2627 .setup_link = &ixgbe_setup_phy_link_generic,
2628 .setup_link_speed = &ixgbe_setup_phy_link_speed_generic,
2629 .read_i2c_byte = &ixgbe_read_i2c_byte_generic,
2630 .write_i2c_byte = &ixgbe_write_i2c_byte_generic,
Emil Tantilov07ce8702012-12-19 07:14:17 +00002631 .read_i2c_sff8472 = &ixgbe_read_i2c_sff8472_generic,
Emil Tantilov037c6d02011-02-25 07:49:39 +00002632 .read_i2c_eeprom = &ixgbe_read_i2c_eeprom_generic,
2633 .write_i2c_eeprom = &ixgbe_write_i2c_eeprom_generic,
2634 .check_overtemp = &ixgbe_tn_check_overtemp,
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +00002635};
2636
2637struct ixgbe_info ixgbe_82599_info = {
2638 .mac = ixgbe_mac_82599EB,
2639 .get_invariants = &ixgbe_get_invariants_82599,
2640 .mac_ops = &mac_ops_82599,
2641 .eeprom_ops = &eeprom_ops_82599,
2642 .phy_ops = &phy_ops_82599,
Don Skidmorea391f1d2010-11-16 19:27:15 -08002643 .mbx_ops = &mbx_ops_generic,
PJ Waskiewicz11afc1b2009-02-27 15:44:30 +00002644};