blob: 56d1d13c075a21fac1690457da25e57172ac2790 [file] [log] [blame]
Eric Anholt7d573822009-01-02 13:33:00 -08001/*
2 * Copyright 2006 Dave Airlie <airlied@linux.ie>
3 * Copyright © 2006-2009 Intel Corporation
4 *
5 * Permission is hereby granted, free of charge, to any person obtaining a
6 * copy of this software and associated documentation files (the "Software"),
7 * to deal in the Software without restriction, including without limitation
8 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
9 * and/or sell copies of the Software, and to permit persons to whom the
10 * Software is furnished to do so, subject to the following conditions:
11 *
12 * The above copyright notice and this permission notice (including the next
13 * paragraph) shall be included in all copies or substantial portions of the
14 * Software.
15 *
16 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
17 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
18 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
19 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
20 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
21 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER
22 * DEALINGS IN THE SOFTWARE.
23 *
24 * Authors:
25 * Eric Anholt <eric@anholt.net>
26 * Jesse Barnes <jesse.barnes@intel.com>
27 */
28
29#include <linux/i2c.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090030#include <linux/slab.h>
Eric Anholt7d573822009-01-02 13:33:00 -080031#include <linux/delay.h>
Damien Lespiau178f7362013-08-06 20:32:18 +010032#include <linux/hdmi.h>
David Howells760285e2012-10-02 18:01:07 +010033#include <drm/drmP.h>
Matt Roperc6f95f22015-01-22 16:50:32 -080034#include <drm/drm_atomic_helper.h>
David Howells760285e2012-10-02 18:01:07 +010035#include <drm/drm_crtc.h>
36#include <drm/drm_edid.h>
Eric Anholt7d573822009-01-02 13:33:00 -080037#include "intel_drv.h"
David Howells760285e2012-10-02 18:01:07 +010038#include <drm/i915_drm.h>
Eric Anholt7d573822009-01-02 13:33:00 -080039#include "i915_drv.h"
40
Paulo Zanoni30add222012-10-26 19:05:45 -020041static struct drm_device *intel_hdmi_to_dev(struct intel_hdmi *intel_hdmi)
42{
Paulo Zanonida63a9f2012-10-26 19:05:46 -020043 return hdmi_to_dig_port(intel_hdmi)->base.base.dev;
Paulo Zanoni30add222012-10-26 19:05:45 -020044}
45
Daniel Vetterafba0182012-06-12 16:36:45 +020046static void
47assert_hdmi_port_disabled(struct intel_hdmi *intel_hdmi)
48{
Paulo Zanoni30add222012-10-26 19:05:45 -020049 struct drm_device *dev = intel_hdmi_to_dev(intel_hdmi);
Daniel Vetterafba0182012-06-12 16:36:45 +020050 struct drm_i915_private *dev_priv = dev->dev_private;
51 uint32_t enabled_bits;
52
Paulo Zanoniaffa9352012-11-23 15:30:39 -020053 enabled_bits = HAS_DDI(dev) ? DDI_BUF_CTL_ENABLE : SDVO_ENABLE;
Daniel Vetterafba0182012-06-12 16:36:45 +020054
Paulo Zanonib242b7f2013-02-18 19:00:26 -030055 WARN(I915_READ(intel_hdmi->hdmi_reg) & enabled_bits,
Daniel Vetterafba0182012-06-12 16:36:45 +020056 "HDMI port enabled, expecting disabled\n");
57}
58
Eugeni Dodonovf5bbfca2012-05-09 15:37:30 -030059struct intel_hdmi *enc_to_intel_hdmi(struct drm_encoder *encoder)
Chris Wilsonea5b2132010-08-04 13:50:23 +010060{
Paulo Zanonida63a9f2012-10-26 19:05:46 -020061 struct intel_digital_port *intel_dig_port =
62 container_of(encoder, struct intel_digital_port, base.base);
63 return &intel_dig_port->hdmi;
Chris Wilsonea5b2132010-08-04 13:50:23 +010064}
65
Chris Wilsondf0e9242010-09-09 16:20:55 +010066static struct intel_hdmi *intel_attached_hdmi(struct drm_connector *connector)
67{
Paulo Zanonida63a9f2012-10-26 19:05:46 -020068 return enc_to_intel_hdmi(&intel_attached_encoder(connector)->base);
Chris Wilsondf0e9242010-09-09 16:20:55 +010069}
70
Damien Lespiau178f7362013-08-06 20:32:18 +010071static u32 g4x_infoframe_index(enum hdmi_infoframe_type type)
David Härdeman3c17fe42010-09-24 21:44:32 +020072{
Damien Lespiau178f7362013-08-06 20:32:18 +010073 switch (type) {
74 case HDMI_INFOFRAME_TYPE_AVI:
Paulo Zanonied517fb2012-05-14 17:12:50 -030075 return VIDEO_DIP_SELECT_AVI;
Damien Lespiau178f7362013-08-06 20:32:18 +010076 case HDMI_INFOFRAME_TYPE_SPD:
Paulo Zanonied517fb2012-05-14 17:12:50 -030077 return VIDEO_DIP_SELECT_SPD;
Lespiau, Damienc8bb75a2013-08-19 16:59:04 +010078 case HDMI_INFOFRAME_TYPE_VENDOR:
79 return VIDEO_DIP_SELECT_VENDOR;
Jesse Barnes45187ac2011-08-03 09:22:55 -070080 default:
Damien Lespiau178f7362013-08-06 20:32:18 +010081 DRM_DEBUG_DRIVER("unknown info frame type %d\n", type);
Paulo Zanonied517fb2012-05-14 17:12:50 -030082 return 0;
Jesse Barnes45187ac2011-08-03 09:22:55 -070083 }
Jesse Barnes45187ac2011-08-03 09:22:55 -070084}
85
Damien Lespiau178f7362013-08-06 20:32:18 +010086static u32 g4x_infoframe_enable(enum hdmi_infoframe_type type)
Jesse Barnes45187ac2011-08-03 09:22:55 -070087{
Damien Lespiau178f7362013-08-06 20:32:18 +010088 switch (type) {
89 case HDMI_INFOFRAME_TYPE_AVI:
Paulo Zanonied517fb2012-05-14 17:12:50 -030090 return VIDEO_DIP_ENABLE_AVI;
Damien Lespiau178f7362013-08-06 20:32:18 +010091 case HDMI_INFOFRAME_TYPE_SPD:
Paulo Zanonied517fb2012-05-14 17:12:50 -030092 return VIDEO_DIP_ENABLE_SPD;
Lespiau, Damienc8bb75a2013-08-19 16:59:04 +010093 case HDMI_INFOFRAME_TYPE_VENDOR:
94 return VIDEO_DIP_ENABLE_VENDOR;
Paulo Zanonifa193ff2012-05-04 17:18:20 -030095 default:
Damien Lespiau178f7362013-08-06 20:32:18 +010096 DRM_DEBUG_DRIVER("unknown info frame type %d\n", type);
Paulo Zanonied517fb2012-05-14 17:12:50 -030097 return 0;
Paulo Zanonifa193ff2012-05-04 17:18:20 -030098 }
Paulo Zanonifa193ff2012-05-04 17:18:20 -030099}
100
Damien Lespiau178f7362013-08-06 20:32:18 +0100101static u32 hsw_infoframe_enable(enum hdmi_infoframe_type type)
Paulo Zanoni2da8af52012-05-14 17:12:51 -0300102{
Damien Lespiau178f7362013-08-06 20:32:18 +0100103 switch (type) {
104 case HDMI_INFOFRAME_TYPE_AVI:
Paulo Zanoni2da8af52012-05-14 17:12:51 -0300105 return VIDEO_DIP_ENABLE_AVI_HSW;
Damien Lespiau178f7362013-08-06 20:32:18 +0100106 case HDMI_INFOFRAME_TYPE_SPD:
Paulo Zanoni2da8af52012-05-14 17:12:51 -0300107 return VIDEO_DIP_ENABLE_SPD_HSW;
Lespiau, Damienc8bb75a2013-08-19 16:59:04 +0100108 case HDMI_INFOFRAME_TYPE_VENDOR:
109 return VIDEO_DIP_ENABLE_VS_HSW;
Paulo Zanoni2da8af52012-05-14 17:12:51 -0300110 default:
Damien Lespiau178f7362013-08-06 20:32:18 +0100111 DRM_DEBUG_DRIVER("unknown info frame type %d\n", type);
Paulo Zanoni2da8af52012-05-14 17:12:51 -0300112 return 0;
113 }
114}
115
Damien Lespiau178f7362013-08-06 20:32:18 +0100116static u32 hsw_infoframe_data_reg(enum hdmi_infoframe_type type,
Antti Koskipaaa57c7742014-02-04 14:22:24 +0200117 enum transcoder cpu_transcoder,
118 struct drm_i915_private *dev_priv)
Paulo Zanoni2da8af52012-05-14 17:12:51 -0300119{
Damien Lespiau178f7362013-08-06 20:32:18 +0100120 switch (type) {
121 case HDMI_INFOFRAME_TYPE_AVI:
Rodrigo Vivi7d9bceb2013-02-25 19:55:16 -0300122 return HSW_TVIDEO_DIP_AVI_DATA(cpu_transcoder);
Damien Lespiau178f7362013-08-06 20:32:18 +0100123 case HDMI_INFOFRAME_TYPE_SPD:
Rodrigo Vivi7d9bceb2013-02-25 19:55:16 -0300124 return HSW_TVIDEO_DIP_SPD_DATA(cpu_transcoder);
Lespiau, Damienc8bb75a2013-08-19 16:59:04 +0100125 case HDMI_INFOFRAME_TYPE_VENDOR:
126 return HSW_TVIDEO_DIP_VS_DATA(cpu_transcoder);
Paulo Zanoni2da8af52012-05-14 17:12:51 -0300127 default:
Damien Lespiau178f7362013-08-06 20:32:18 +0100128 DRM_DEBUG_DRIVER("unknown info frame type %d\n", type);
Paulo Zanoni2da8af52012-05-14 17:12:51 -0300129 return 0;
130 }
131}
132
Daniel Vettera3da1df2012-05-08 15:19:06 +0200133static void g4x_write_infoframe(struct drm_encoder *encoder,
Damien Lespiau178f7362013-08-06 20:32:18 +0100134 enum hdmi_infoframe_type type,
Ville Syrjäläfff63862013-12-10 15:19:08 +0200135 const void *frame, ssize_t len)
Jesse Barnes45187ac2011-08-03 09:22:55 -0700136{
Ville Syrjäläfff63862013-12-10 15:19:08 +0200137 const uint32_t *data = frame;
David Härdeman3c17fe42010-09-24 21:44:32 +0200138 struct drm_device *dev = encoder->dev;
139 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanoni22509ec2012-05-04 17:18:17 -0300140 u32 val = I915_READ(VIDEO_DIP_CTL);
Damien Lespiau178f7362013-08-06 20:32:18 +0100141 int i;
David Härdeman3c17fe42010-09-24 21:44:32 +0200142
Paulo Zanoni822974a2012-05-28 16:42:51 -0300143 WARN(!(val & VIDEO_DIP_ENABLE), "Writing DIP with CTL reg disabled\n");
144
Paulo Zanoni1d4f85a2012-05-04 17:18:18 -0300145 val &= ~(VIDEO_DIP_SELECT_MASK | 0xf); /* clear DIP data offset */
Damien Lespiau178f7362013-08-06 20:32:18 +0100146 val |= g4x_infoframe_index(type);
Jesse Barnes45187ac2011-08-03 09:22:55 -0700147
Damien Lespiau178f7362013-08-06 20:32:18 +0100148 val &= ~g4x_infoframe_enable(type);
Paulo Zanoni22509ec2012-05-04 17:18:17 -0300149
150 I915_WRITE(VIDEO_DIP_CTL, val);
Jesse Barnes45187ac2011-08-03 09:22:55 -0700151
Paulo Zanoni9d9740f2012-05-28 16:43:00 -0300152 mmiowb();
Jesse Barnes45187ac2011-08-03 09:22:55 -0700153 for (i = 0; i < len; i += 4) {
David Härdeman3c17fe42010-09-24 21:44:32 +0200154 I915_WRITE(VIDEO_DIP_DATA, *data);
155 data++;
156 }
Paulo Zanoniadf00b22012-09-25 13:23:34 -0300157 /* Write every possible data byte to force correct ECC calculation. */
158 for (; i < VIDEO_DIP_DATA_SIZE; i += 4)
159 I915_WRITE(VIDEO_DIP_DATA, 0);
Paulo Zanoni9d9740f2012-05-28 16:43:00 -0300160 mmiowb();
David Härdeman3c17fe42010-09-24 21:44:32 +0200161
Damien Lespiau178f7362013-08-06 20:32:18 +0100162 val |= g4x_infoframe_enable(type);
Paulo Zanoni60c5ea22012-05-04 17:18:22 -0300163 val &= ~VIDEO_DIP_FREQ_MASK;
Daniel Vetter4b24c932012-05-08 14:41:00 +0200164 val |= VIDEO_DIP_FREQ_VSYNC;
Jesse Barnes45187ac2011-08-03 09:22:55 -0700165
Paulo Zanoni22509ec2012-05-04 17:18:17 -0300166 I915_WRITE(VIDEO_DIP_CTL, val);
Paulo Zanoni9d9740f2012-05-28 16:43:00 -0300167 POSTING_READ(VIDEO_DIP_CTL);
David Härdeman3c17fe42010-09-24 21:44:32 +0200168}
169
Jesse Barnese43823e2014-11-05 14:26:08 -0800170static bool g4x_infoframe_enabled(struct drm_encoder *encoder)
171{
172 struct drm_device *dev = encoder->dev;
173 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes89a35ec2014-11-20 13:24:13 -0800174 struct intel_digital_port *intel_dig_port = enc_to_dig_port(encoder);
Jesse Barnese43823e2014-11-05 14:26:08 -0800175 u32 val = I915_READ(VIDEO_DIP_CTL);
176
Jesse Barnes89a35ec2014-11-20 13:24:13 -0800177 if (VIDEO_DIP_PORT(intel_dig_port->port) == (val & VIDEO_DIP_PORT_MASK))
178 return val & VIDEO_DIP_ENABLE;
179
180 return false;
Jesse Barnese43823e2014-11-05 14:26:08 -0800181}
182
Paulo Zanonifdf12502012-05-04 17:18:24 -0300183static void ibx_write_infoframe(struct drm_encoder *encoder,
Damien Lespiau178f7362013-08-06 20:32:18 +0100184 enum hdmi_infoframe_type type,
Ville Syrjäläfff63862013-12-10 15:19:08 +0200185 const void *frame, ssize_t len)
Paulo Zanonifdf12502012-05-04 17:18:24 -0300186{
Ville Syrjäläfff63862013-12-10 15:19:08 +0200187 const uint32_t *data = frame;
Paulo Zanonifdf12502012-05-04 17:18:24 -0300188 struct drm_device *dev = encoder->dev;
189 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanonied517fb2012-05-14 17:12:50 -0300190 struct intel_crtc *intel_crtc = to_intel_crtc(encoder->crtc);
Damien Lespiau178f7362013-08-06 20:32:18 +0100191 int i, reg = TVIDEO_DIP_CTL(intel_crtc->pipe);
Paulo Zanonifdf12502012-05-04 17:18:24 -0300192 u32 val = I915_READ(reg);
193
Paulo Zanoni822974a2012-05-28 16:42:51 -0300194 WARN(!(val & VIDEO_DIP_ENABLE), "Writing DIP with CTL reg disabled\n");
195
Paulo Zanonifdf12502012-05-04 17:18:24 -0300196 val &= ~(VIDEO_DIP_SELECT_MASK | 0xf); /* clear DIP data offset */
Damien Lespiau178f7362013-08-06 20:32:18 +0100197 val |= g4x_infoframe_index(type);
Paulo Zanonifdf12502012-05-04 17:18:24 -0300198
Damien Lespiau178f7362013-08-06 20:32:18 +0100199 val &= ~g4x_infoframe_enable(type);
Paulo Zanonifdf12502012-05-04 17:18:24 -0300200
201 I915_WRITE(reg, val);
202
Paulo Zanoni9d9740f2012-05-28 16:43:00 -0300203 mmiowb();
Paulo Zanonifdf12502012-05-04 17:18:24 -0300204 for (i = 0; i < len; i += 4) {
205 I915_WRITE(TVIDEO_DIP_DATA(intel_crtc->pipe), *data);
206 data++;
207 }
Paulo Zanoniadf00b22012-09-25 13:23:34 -0300208 /* Write every possible data byte to force correct ECC calculation. */
209 for (; i < VIDEO_DIP_DATA_SIZE; i += 4)
210 I915_WRITE(TVIDEO_DIP_DATA(intel_crtc->pipe), 0);
Paulo Zanoni9d9740f2012-05-28 16:43:00 -0300211 mmiowb();
Paulo Zanonifdf12502012-05-04 17:18:24 -0300212
Damien Lespiau178f7362013-08-06 20:32:18 +0100213 val |= g4x_infoframe_enable(type);
Paulo Zanonifdf12502012-05-04 17:18:24 -0300214 val &= ~VIDEO_DIP_FREQ_MASK;
Daniel Vetter4b24c932012-05-08 14:41:00 +0200215 val |= VIDEO_DIP_FREQ_VSYNC;
Paulo Zanonifdf12502012-05-04 17:18:24 -0300216
217 I915_WRITE(reg, val);
Paulo Zanoni9d9740f2012-05-28 16:43:00 -0300218 POSTING_READ(reg);
Paulo Zanonifdf12502012-05-04 17:18:24 -0300219}
220
Jesse Barnese43823e2014-11-05 14:26:08 -0800221static bool ibx_infoframe_enabled(struct drm_encoder *encoder)
222{
223 struct drm_device *dev = encoder->dev;
224 struct drm_i915_private *dev_priv = dev->dev_private;
225 struct intel_crtc *intel_crtc = to_intel_crtc(encoder->crtc);
226 int reg = TVIDEO_DIP_CTL(intel_crtc->pipe);
227 u32 val = I915_READ(reg);
228
229 return val & VIDEO_DIP_ENABLE;
230}
231
Paulo Zanonifdf12502012-05-04 17:18:24 -0300232static void cpt_write_infoframe(struct drm_encoder *encoder,
Damien Lespiau178f7362013-08-06 20:32:18 +0100233 enum hdmi_infoframe_type type,
Ville Syrjäläfff63862013-12-10 15:19:08 +0200234 const void *frame, ssize_t len)
Jesse Barnes45187ac2011-08-03 09:22:55 -0700235{
Ville Syrjäläfff63862013-12-10 15:19:08 +0200236 const uint32_t *data = frame;
Jesse Barnes45187ac2011-08-03 09:22:55 -0700237 struct drm_device *dev = encoder->dev;
238 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanonied517fb2012-05-14 17:12:50 -0300239 struct intel_crtc *intel_crtc = to_intel_crtc(encoder->crtc);
Damien Lespiau178f7362013-08-06 20:32:18 +0100240 int i, reg = TVIDEO_DIP_CTL(intel_crtc->pipe);
Paulo Zanoni22509ec2012-05-04 17:18:17 -0300241 u32 val = I915_READ(reg);
Jesse Barnes45187ac2011-08-03 09:22:55 -0700242
Paulo Zanoni822974a2012-05-28 16:42:51 -0300243 WARN(!(val & VIDEO_DIP_ENABLE), "Writing DIP with CTL reg disabled\n");
244
Jesse Barnes64a8fc02011-09-22 11:16:00 +0530245 val &= ~(VIDEO_DIP_SELECT_MASK | 0xf); /* clear DIP data offset */
Damien Lespiau178f7362013-08-06 20:32:18 +0100246 val |= g4x_infoframe_index(type);
Jesse Barnes45187ac2011-08-03 09:22:55 -0700247
Paulo Zanoniecb97852012-05-04 17:18:21 -0300248 /* The DIP control register spec says that we need to update the AVI
249 * infoframe without clearing its enable bit */
Damien Lespiau178f7362013-08-06 20:32:18 +0100250 if (type != HDMI_INFOFRAME_TYPE_AVI)
251 val &= ~g4x_infoframe_enable(type);
Paulo Zanoniecb97852012-05-04 17:18:21 -0300252
Paulo Zanoni22509ec2012-05-04 17:18:17 -0300253 I915_WRITE(reg, val);
Jesse Barnes45187ac2011-08-03 09:22:55 -0700254
Paulo Zanoni9d9740f2012-05-28 16:43:00 -0300255 mmiowb();
Jesse Barnes45187ac2011-08-03 09:22:55 -0700256 for (i = 0; i < len; i += 4) {
257 I915_WRITE(TVIDEO_DIP_DATA(intel_crtc->pipe), *data);
258 data++;
259 }
Paulo Zanoniadf00b22012-09-25 13:23:34 -0300260 /* Write every possible data byte to force correct ECC calculation. */
261 for (; i < VIDEO_DIP_DATA_SIZE; i += 4)
262 I915_WRITE(TVIDEO_DIP_DATA(intel_crtc->pipe), 0);
Paulo Zanoni9d9740f2012-05-28 16:43:00 -0300263 mmiowb();
Jesse Barnes45187ac2011-08-03 09:22:55 -0700264
Damien Lespiau178f7362013-08-06 20:32:18 +0100265 val |= g4x_infoframe_enable(type);
Paulo Zanoni60c5ea22012-05-04 17:18:22 -0300266 val &= ~VIDEO_DIP_FREQ_MASK;
Daniel Vetter4b24c932012-05-08 14:41:00 +0200267 val |= VIDEO_DIP_FREQ_VSYNC;
Jesse Barnes45187ac2011-08-03 09:22:55 -0700268
Paulo Zanoni22509ec2012-05-04 17:18:17 -0300269 I915_WRITE(reg, val);
Paulo Zanoni9d9740f2012-05-28 16:43:00 -0300270 POSTING_READ(reg);
Jesse Barnes45187ac2011-08-03 09:22:55 -0700271}
Shobhit Kumar90b107c2012-03-28 13:39:32 -0700272
Jesse Barnese43823e2014-11-05 14:26:08 -0800273static bool cpt_infoframe_enabled(struct drm_encoder *encoder)
274{
275 struct drm_device *dev = encoder->dev;
276 struct drm_i915_private *dev_priv = dev->dev_private;
277 struct intel_crtc *intel_crtc = to_intel_crtc(encoder->crtc);
278 int reg = TVIDEO_DIP_CTL(intel_crtc->pipe);
279 u32 val = I915_READ(reg);
280
281 return val & VIDEO_DIP_ENABLE;
282}
283
Shobhit Kumar90b107c2012-03-28 13:39:32 -0700284static void vlv_write_infoframe(struct drm_encoder *encoder,
Damien Lespiau178f7362013-08-06 20:32:18 +0100285 enum hdmi_infoframe_type type,
Ville Syrjäläfff63862013-12-10 15:19:08 +0200286 const void *frame, ssize_t len)
Shobhit Kumar90b107c2012-03-28 13:39:32 -0700287{
Ville Syrjäläfff63862013-12-10 15:19:08 +0200288 const uint32_t *data = frame;
Shobhit Kumar90b107c2012-03-28 13:39:32 -0700289 struct drm_device *dev = encoder->dev;
290 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanonied517fb2012-05-14 17:12:50 -0300291 struct intel_crtc *intel_crtc = to_intel_crtc(encoder->crtc);
Damien Lespiau178f7362013-08-06 20:32:18 +0100292 int i, reg = VLV_TVIDEO_DIP_CTL(intel_crtc->pipe);
Paulo Zanoni22509ec2012-05-04 17:18:17 -0300293 u32 val = I915_READ(reg);
Shobhit Kumar90b107c2012-03-28 13:39:32 -0700294
Paulo Zanoni822974a2012-05-28 16:42:51 -0300295 WARN(!(val & VIDEO_DIP_ENABLE), "Writing DIP with CTL reg disabled\n");
296
Shobhit Kumar90b107c2012-03-28 13:39:32 -0700297 val &= ~(VIDEO_DIP_SELECT_MASK | 0xf); /* clear DIP data offset */
Damien Lespiau178f7362013-08-06 20:32:18 +0100298 val |= g4x_infoframe_index(type);
Shobhit Kumar90b107c2012-03-28 13:39:32 -0700299
Damien Lespiau178f7362013-08-06 20:32:18 +0100300 val &= ~g4x_infoframe_enable(type);
Paulo Zanoni22509ec2012-05-04 17:18:17 -0300301
302 I915_WRITE(reg, val);
Shobhit Kumar90b107c2012-03-28 13:39:32 -0700303
Paulo Zanoni9d9740f2012-05-28 16:43:00 -0300304 mmiowb();
Shobhit Kumar90b107c2012-03-28 13:39:32 -0700305 for (i = 0; i < len; i += 4) {
306 I915_WRITE(VLV_TVIDEO_DIP_DATA(intel_crtc->pipe), *data);
307 data++;
308 }
Paulo Zanoniadf00b22012-09-25 13:23:34 -0300309 /* Write every possible data byte to force correct ECC calculation. */
310 for (; i < VIDEO_DIP_DATA_SIZE; i += 4)
311 I915_WRITE(VLV_TVIDEO_DIP_DATA(intel_crtc->pipe), 0);
Paulo Zanoni9d9740f2012-05-28 16:43:00 -0300312 mmiowb();
Shobhit Kumar90b107c2012-03-28 13:39:32 -0700313
Damien Lespiau178f7362013-08-06 20:32:18 +0100314 val |= g4x_infoframe_enable(type);
Paulo Zanoni60c5ea22012-05-04 17:18:22 -0300315 val &= ~VIDEO_DIP_FREQ_MASK;
Daniel Vetter4b24c932012-05-08 14:41:00 +0200316 val |= VIDEO_DIP_FREQ_VSYNC;
Shobhit Kumar90b107c2012-03-28 13:39:32 -0700317
Paulo Zanoni22509ec2012-05-04 17:18:17 -0300318 I915_WRITE(reg, val);
Paulo Zanoni9d9740f2012-05-28 16:43:00 -0300319 POSTING_READ(reg);
Shobhit Kumar90b107c2012-03-28 13:39:32 -0700320}
321
Jesse Barnese43823e2014-11-05 14:26:08 -0800322static bool vlv_infoframe_enabled(struct drm_encoder *encoder)
323{
324 struct drm_device *dev = encoder->dev;
325 struct drm_i915_private *dev_priv = dev->dev_private;
326 struct intel_crtc *intel_crtc = to_intel_crtc(encoder->crtc);
Jesse Barnes535afa22015-04-15 16:52:29 -0700327 struct intel_digital_port *intel_dig_port = enc_to_dig_port(encoder);
Jesse Barnese43823e2014-11-05 14:26:08 -0800328 int reg = VLV_TVIDEO_DIP_CTL(intel_crtc->pipe);
329 u32 val = I915_READ(reg);
Jesse Barnes535afa22015-04-15 16:52:29 -0700330 u32 port = intel_dig_port->port;
Jesse Barnese43823e2014-11-05 14:26:08 -0800331
Jesse Barnes535afa22015-04-15 16:52:29 -0700332 if (port == (val & VIDEO_DIP_PORT_MASK))
333 return val & VIDEO_DIP_ENABLE;
334
335 return false;
Jesse Barnese43823e2014-11-05 14:26:08 -0800336}
337
Eugeni Dodonov8c5f5f72012-05-10 10:18:02 -0300338static void hsw_write_infoframe(struct drm_encoder *encoder,
Damien Lespiau178f7362013-08-06 20:32:18 +0100339 enum hdmi_infoframe_type type,
Ville Syrjäläfff63862013-12-10 15:19:08 +0200340 const void *frame, ssize_t len)
Eugeni Dodonov8c5f5f72012-05-10 10:18:02 -0300341{
Ville Syrjäläfff63862013-12-10 15:19:08 +0200342 const uint32_t *data = frame;
Paulo Zanoni2da8af52012-05-14 17:12:51 -0300343 struct drm_device *dev = encoder->dev;
344 struct drm_i915_private *dev_priv = dev->dev_private;
345 struct intel_crtc *intel_crtc = to_intel_crtc(encoder->crtc);
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +0200346 u32 ctl_reg = HSW_TVIDEO_DIP_CTL(intel_crtc->config->cpu_transcoder);
Damien Lespiau178f7362013-08-06 20:32:18 +0100347 u32 data_reg;
348 int i;
Paulo Zanoni2da8af52012-05-14 17:12:51 -0300349 u32 val = I915_READ(ctl_reg);
Eugeni Dodonov8c5f5f72012-05-10 10:18:02 -0300350
Damien Lespiau178f7362013-08-06 20:32:18 +0100351 data_reg = hsw_infoframe_data_reg(type,
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +0200352 intel_crtc->config->cpu_transcoder,
Antti Koskipaaa57c7742014-02-04 14:22:24 +0200353 dev_priv);
Paulo Zanoni2da8af52012-05-14 17:12:51 -0300354 if (data_reg == 0)
355 return;
Eugeni Dodonov8c5f5f72012-05-10 10:18:02 -0300356
Damien Lespiau178f7362013-08-06 20:32:18 +0100357 val &= ~hsw_infoframe_enable(type);
Paulo Zanoni2da8af52012-05-14 17:12:51 -0300358 I915_WRITE(ctl_reg, val);
359
Paulo Zanoni9d9740f2012-05-28 16:43:00 -0300360 mmiowb();
Paulo Zanoni2da8af52012-05-14 17:12:51 -0300361 for (i = 0; i < len; i += 4) {
362 I915_WRITE(data_reg + i, *data);
363 data++;
364 }
Paulo Zanoniadf00b22012-09-25 13:23:34 -0300365 /* Write every possible data byte to force correct ECC calculation. */
366 for (; i < VIDEO_DIP_DATA_SIZE; i += 4)
367 I915_WRITE(data_reg + i, 0);
Paulo Zanoni9d9740f2012-05-28 16:43:00 -0300368 mmiowb();
Paulo Zanoni2da8af52012-05-14 17:12:51 -0300369
Damien Lespiau178f7362013-08-06 20:32:18 +0100370 val |= hsw_infoframe_enable(type);
Paulo Zanoni2da8af52012-05-14 17:12:51 -0300371 I915_WRITE(ctl_reg, val);
Paulo Zanoni9d9740f2012-05-28 16:43:00 -0300372 POSTING_READ(ctl_reg);
Eugeni Dodonov8c5f5f72012-05-10 10:18:02 -0300373}
374
Jesse Barnese43823e2014-11-05 14:26:08 -0800375static bool hsw_infoframe_enabled(struct drm_encoder *encoder)
376{
377 struct drm_device *dev = encoder->dev;
378 struct drm_i915_private *dev_priv = dev->dev_private;
379 struct intel_crtc *intel_crtc = to_intel_crtc(encoder->crtc);
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +0200380 u32 ctl_reg = HSW_TVIDEO_DIP_CTL(intel_crtc->config->cpu_transcoder);
Jesse Barnese43823e2014-11-05 14:26:08 -0800381 u32 val = I915_READ(ctl_reg);
382
383 return val & (VIDEO_DIP_ENABLE_AVI_HSW | VIDEO_DIP_ENABLE_SPD_HSW |
384 VIDEO_DIP_ENABLE_VS_HSW);
385}
386
Damien Lespiau5adaea72013-08-06 20:32:19 +0100387/*
388 * The data we write to the DIP data buffer registers is 1 byte bigger than the
389 * HDMI infoframe size because of an ECC/reserved byte at position 3 (starting
390 * at 0). It's also a byte used by DisplayPort so the same DIP registers can be
391 * used for both technologies.
392 *
393 * DW0: Reserved/ECC/DP | HB2 | HB1 | HB0
394 * DW1: DB3 | DB2 | DB1 | DB0
395 * DW2: DB7 | DB6 | DB5 | DB4
396 * DW3: ...
397 *
398 * (HB is Header Byte, DB is Data Byte)
399 *
400 * The hdmi pack() functions don't know about that hardware specific hole so we
401 * trick them by giving an offset into the buffer and moving back the header
402 * bytes by one.
403 */
Damien Lespiau9198ee52013-08-06 20:32:24 +0100404static void intel_write_infoframe(struct drm_encoder *encoder,
405 union hdmi_infoframe *frame)
Jesse Barnes45187ac2011-08-03 09:22:55 -0700406{
407 struct intel_hdmi *intel_hdmi = enc_to_intel_hdmi(encoder);
Damien Lespiau5adaea72013-08-06 20:32:19 +0100408 uint8_t buffer[VIDEO_DIP_DATA_SIZE];
409 ssize_t len;
Jesse Barnes45187ac2011-08-03 09:22:55 -0700410
Damien Lespiau5adaea72013-08-06 20:32:19 +0100411 /* see comment above for the reason for this offset */
412 len = hdmi_infoframe_pack(frame, buffer + 1, sizeof(buffer) - 1);
413 if (len < 0)
414 return;
415
416 /* Insert the 'hole' (see big comment above) at position 3 */
417 buffer[0] = buffer[1];
418 buffer[1] = buffer[2];
419 buffer[2] = buffer[3];
420 buffer[3] = 0;
421 len++;
422
423 intel_hdmi->write_infoframe(encoder, frame->any.type, buffer, len);
Jesse Barnes45187ac2011-08-03 09:22:55 -0700424}
425
Paulo Zanoni687f4d02012-05-28 16:42:48 -0300426static void intel_hdmi_set_avi_infoframe(struct drm_encoder *encoder,
Paulo Zanonic846b612012-04-13 16:31:41 -0300427 struct drm_display_mode *adjusted_mode)
Jesse Barnesb055c8f2011-07-08 11:31:57 -0700428{
Ville Syrjäläabedc072013-01-17 16:31:31 +0200429 struct intel_hdmi *intel_hdmi = enc_to_intel_hdmi(encoder);
Daniel Vetter50f3b012013-03-27 00:44:56 +0100430 struct intel_crtc *intel_crtc = to_intel_crtc(encoder->crtc);
Damien Lespiau5adaea72013-08-06 20:32:19 +0100431 union hdmi_infoframe frame;
432 int ret;
Jesse Barnesb055c8f2011-07-08 11:31:57 -0700433
Vandana Kannan94a11dd2014-06-11 11:06:01 +0530434 /* Set user selected PAR to incoming mode's member */
435 adjusted_mode->picture_aspect_ratio = intel_hdmi->aspect_ratio;
436
Damien Lespiau5adaea72013-08-06 20:32:19 +0100437 ret = drm_hdmi_avi_infoframe_from_display_mode(&frame.avi,
438 adjusted_mode);
439 if (ret < 0) {
440 DRM_ERROR("couldn't fill AVI infoframe\n");
441 return;
442 }
Paulo Zanonic846b612012-04-13 16:31:41 -0300443
Ville Syrjäläabedc072013-01-17 16:31:31 +0200444 if (intel_hdmi->rgb_quant_range_selectable) {
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +0200445 if (intel_crtc->config->limited_color_range)
Damien Lespiau5adaea72013-08-06 20:32:19 +0100446 frame.avi.quantization_range =
447 HDMI_QUANTIZATION_RANGE_LIMITED;
Ville Syrjäläabedc072013-01-17 16:31:31 +0200448 else
Damien Lespiau5adaea72013-08-06 20:32:19 +0100449 frame.avi.quantization_range =
450 HDMI_QUANTIZATION_RANGE_FULL;
Ville Syrjäläabedc072013-01-17 16:31:31 +0200451 }
452
Damien Lespiau9198ee52013-08-06 20:32:24 +0100453 intel_write_infoframe(encoder, &frame);
Jesse Barnesb055c8f2011-07-08 11:31:57 -0700454}
455
Paulo Zanoni687f4d02012-05-28 16:42:48 -0300456static void intel_hdmi_set_spd_infoframe(struct drm_encoder *encoder)
Jesse Barnesc0864cb2011-08-03 09:22:56 -0700457{
Damien Lespiau5adaea72013-08-06 20:32:19 +0100458 union hdmi_infoframe frame;
459 int ret;
Jesse Barnesc0864cb2011-08-03 09:22:56 -0700460
Damien Lespiau5adaea72013-08-06 20:32:19 +0100461 ret = hdmi_spd_infoframe_init(&frame.spd, "Intel", "Integrated gfx");
462 if (ret < 0) {
463 DRM_ERROR("couldn't fill SPD infoframe\n");
464 return;
465 }
Jesse Barnesc0864cb2011-08-03 09:22:56 -0700466
Damien Lespiau5adaea72013-08-06 20:32:19 +0100467 frame.spd.sdi = HDMI_SPD_SDI_PC;
468
Damien Lespiau9198ee52013-08-06 20:32:24 +0100469 intel_write_infoframe(encoder, &frame);
Jesse Barnesc0864cb2011-08-03 09:22:56 -0700470}
471
Lespiau, Damienc8bb75a2013-08-19 16:59:04 +0100472static void
473intel_hdmi_set_hdmi_infoframe(struct drm_encoder *encoder,
474 struct drm_display_mode *adjusted_mode)
475{
476 union hdmi_infoframe frame;
477 int ret;
478
479 ret = drm_hdmi_vendor_infoframe_from_display_mode(&frame.vendor.hdmi,
480 adjusted_mode);
481 if (ret < 0)
482 return;
483
484 intel_write_infoframe(encoder, &frame);
485}
486
Paulo Zanoni687f4d02012-05-28 16:42:48 -0300487static void g4x_set_infoframes(struct drm_encoder *encoder,
Daniel Vetter6897b4b2014-04-24 23:54:47 +0200488 bool enable,
Paulo Zanoni687f4d02012-05-28 16:42:48 -0300489 struct drm_display_mode *adjusted_mode)
490{
Paulo Zanoni0c14c7f2012-05-28 16:42:49 -0300491 struct drm_i915_private *dev_priv = encoder->dev->dev_private;
Ville Syrjälä69fde0a2013-01-24 15:29:26 +0200492 struct intel_digital_port *intel_dig_port = enc_to_dig_port(encoder);
493 struct intel_hdmi *intel_hdmi = &intel_dig_port->hdmi;
Paulo Zanoni0c14c7f2012-05-28 16:42:49 -0300494 u32 reg = VIDEO_DIP_CTL;
495 u32 val = I915_READ(reg);
Ville Syrjälä822cdc52014-01-23 23:15:34 +0200496 u32 port = VIDEO_DIP_PORT(intel_dig_port->port);
Paulo Zanoni0c14c7f2012-05-28 16:42:49 -0300497
Daniel Vetterafba0182012-06-12 16:36:45 +0200498 assert_hdmi_port_disabled(intel_hdmi);
499
Paulo Zanoni0c14c7f2012-05-28 16:42:49 -0300500 /* If the registers were not initialized yet, they might be zeroes,
501 * which means we're selecting the AVI DIP and we're setting its
502 * frequency to once. This seems to really confuse the HW and make
503 * things stop working (the register spec says the AVI always needs to
504 * be sent every VSync). So here we avoid writing to the register more
505 * than we need and also explicitly select the AVI DIP and explicitly
506 * set its frequency to every VSync. Avoiding to write it twice seems to
507 * be enough to solve the problem, but being defensive shouldn't hurt us
508 * either. */
509 val |= VIDEO_DIP_SELECT_AVI | VIDEO_DIP_FREQ_VSYNC;
510
Daniel Vetter6897b4b2014-04-24 23:54:47 +0200511 if (!enable) {
Paulo Zanoni0c14c7f2012-05-28 16:42:49 -0300512 if (!(val & VIDEO_DIP_ENABLE))
513 return;
514 val &= ~VIDEO_DIP_ENABLE;
515 I915_WRITE(reg, val);
Paulo Zanoni9d9740f2012-05-28 16:43:00 -0300516 POSTING_READ(reg);
Paulo Zanoni0c14c7f2012-05-28 16:42:49 -0300517 return;
518 }
519
Paulo Zanoni72b78c92012-05-28 16:42:54 -0300520 if (port != (val & VIDEO_DIP_PORT_MASK)) {
521 if (val & VIDEO_DIP_ENABLE) {
522 val &= ~VIDEO_DIP_ENABLE;
523 I915_WRITE(reg, val);
Paulo Zanoni9d9740f2012-05-28 16:43:00 -0300524 POSTING_READ(reg);
Paulo Zanoni72b78c92012-05-28 16:42:54 -0300525 }
526 val &= ~VIDEO_DIP_PORT_MASK;
527 val |= port;
528 }
529
Paulo Zanoni822974a2012-05-28 16:42:51 -0300530 val |= VIDEO_DIP_ENABLE;
Paulo Zanoni0dd87d22012-05-28 16:42:53 -0300531 val &= ~VIDEO_DIP_ENABLE_VENDOR;
Paulo Zanoni822974a2012-05-28 16:42:51 -0300532
Paulo Zanonif278d972012-05-28 16:42:50 -0300533 I915_WRITE(reg, val);
Paulo Zanoni9d9740f2012-05-28 16:43:00 -0300534 POSTING_READ(reg);
Paulo Zanonif278d972012-05-28 16:42:50 -0300535
Paulo Zanoni687f4d02012-05-28 16:42:48 -0300536 intel_hdmi_set_avi_infoframe(encoder, adjusted_mode);
537 intel_hdmi_set_spd_infoframe(encoder);
Lespiau, Damienc8bb75a2013-08-19 16:59:04 +0100538 intel_hdmi_set_hdmi_infoframe(encoder, adjusted_mode);
Paulo Zanoni687f4d02012-05-28 16:42:48 -0300539}
540
541static void ibx_set_infoframes(struct drm_encoder *encoder,
Daniel Vetter6897b4b2014-04-24 23:54:47 +0200542 bool enable,
Paulo Zanoni687f4d02012-05-28 16:42:48 -0300543 struct drm_display_mode *adjusted_mode)
544{
Paulo Zanoni0c14c7f2012-05-28 16:42:49 -0300545 struct drm_i915_private *dev_priv = encoder->dev->dev_private;
546 struct intel_crtc *intel_crtc = to_intel_crtc(encoder->crtc);
Ville Syrjälä69fde0a2013-01-24 15:29:26 +0200547 struct intel_digital_port *intel_dig_port = enc_to_dig_port(encoder);
548 struct intel_hdmi *intel_hdmi = &intel_dig_port->hdmi;
Paulo Zanoni0c14c7f2012-05-28 16:42:49 -0300549 u32 reg = TVIDEO_DIP_CTL(intel_crtc->pipe);
550 u32 val = I915_READ(reg);
Ville Syrjälä822cdc52014-01-23 23:15:34 +0200551 u32 port = VIDEO_DIP_PORT(intel_dig_port->port);
Paulo Zanoni0c14c7f2012-05-28 16:42:49 -0300552
Daniel Vetterafba0182012-06-12 16:36:45 +0200553 assert_hdmi_port_disabled(intel_hdmi);
554
Paulo Zanoni0c14c7f2012-05-28 16:42:49 -0300555 /* See the big comment in g4x_set_infoframes() */
556 val |= VIDEO_DIP_SELECT_AVI | VIDEO_DIP_FREQ_VSYNC;
557
Daniel Vetter6897b4b2014-04-24 23:54:47 +0200558 if (!enable) {
Paulo Zanoni0c14c7f2012-05-28 16:42:49 -0300559 if (!(val & VIDEO_DIP_ENABLE))
560 return;
561 val &= ~VIDEO_DIP_ENABLE;
562 I915_WRITE(reg, val);
Paulo Zanoni9d9740f2012-05-28 16:43:00 -0300563 POSTING_READ(reg);
Paulo Zanoni0c14c7f2012-05-28 16:42:49 -0300564 return;
565 }
566
Paulo Zanoni72b78c92012-05-28 16:42:54 -0300567 if (port != (val & VIDEO_DIP_PORT_MASK)) {
568 if (val & VIDEO_DIP_ENABLE) {
569 val &= ~VIDEO_DIP_ENABLE;
570 I915_WRITE(reg, val);
Paulo Zanoni9d9740f2012-05-28 16:43:00 -0300571 POSTING_READ(reg);
Paulo Zanoni72b78c92012-05-28 16:42:54 -0300572 }
573 val &= ~VIDEO_DIP_PORT_MASK;
574 val |= port;
575 }
576
Paulo Zanoni822974a2012-05-28 16:42:51 -0300577 val |= VIDEO_DIP_ENABLE;
Paulo Zanoni0dd87d22012-05-28 16:42:53 -0300578 val &= ~(VIDEO_DIP_ENABLE_VENDOR | VIDEO_DIP_ENABLE_GAMUT |
579 VIDEO_DIP_ENABLE_GCP);
Paulo Zanoni822974a2012-05-28 16:42:51 -0300580
Paulo Zanonif278d972012-05-28 16:42:50 -0300581 I915_WRITE(reg, val);
Paulo Zanoni9d9740f2012-05-28 16:43:00 -0300582 POSTING_READ(reg);
Paulo Zanonif278d972012-05-28 16:42:50 -0300583
Paulo Zanoni687f4d02012-05-28 16:42:48 -0300584 intel_hdmi_set_avi_infoframe(encoder, adjusted_mode);
585 intel_hdmi_set_spd_infoframe(encoder);
Lespiau, Damienc8bb75a2013-08-19 16:59:04 +0100586 intel_hdmi_set_hdmi_infoframe(encoder, adjusted_mode);
Paulo Zanoni687f4d02012-05-28 16:42:48 -0300587}
588
589static void cpt_set_infoframes(struct drm_encoder *encoder,
Daniel Vetter6897b4b2014-04-24 23:54:47 +0200590 bool enable,
Paulo Zanoni687f4d02012-05-28 16:42:48 -0300591 struct drm_display_mode *adjusted_mode)
592{
Paulo Zanoni0c14c7f2012-05-28 16:42:49 -0300593 struct drm_i915_private *dev_priv = encoder->dev->dev_private;
594 struct intel_crtc *intel_crtc = to_intel_crtc(encoder->crtc);
595 struct intel_hdmi *intel_hdmi = enc_to_intel_hdmi(encoder);
596 u32 reg = TVIDEO_DIP_CTL(intel_crtc->pipe);
597 u32 val = I915_READ(reg);
598
Daniel Vetterafba0182012-06-12 16:36:45 +0200599 assert_hdmi_port_disabled(intel_hdmi);
600
Paulo Zanoni0c14c7f2012-05-28 16:42:49 -0300601 /* See the big comment in g4x_set_infoframes() */
602 val |= VIDEO_DIP_SELECT_AVI | VIDEO_DIP_FREQ_VSYNC;
603
Daniel Vetter6897b4b2014-04-24 23:54:47 +0200604 if (!enable) {
Paulo Zanoni0c14c7f2012-05-28 16:42:49 -0300605 if (!(val & VIDEO_DIP_ENABLE))
606 return;
607 val &= ~(VIDEO_DIP_ENABLE | VIDEO_DIP_ENABLE_AVI);
608 I915_WRITE(reg, val);
Paulo Zanoni9d9740f2012-05-28 16:43:00 -0300609 POSTING_READ(reg);
Paulo Zanoni0c14c7f2012-05-28 16:42:49 -0300610 return;
611 }
612
Paulo Zanoni822974a2012-05-28 16:42:51 -0300613 /* Set both together, unset both together: see the spec. */
614 val |= VIDEO_DIP_ENABLE | VIDEO_DIP_ENABLE_AVI;
Paulo Zanoni0dd87d22012-05-28 16:42:53 -0300615 val &= ~(VIDEO_DIP_ENABLE_VENDOR | VIDEO_DIP_ENABLE_GAMUT |
616 VIDEO_DIP_ENABLE_GCP);
Paulo Zanoni822974a2012-05-28 16:42:51 -0300617
618 I915_WRITE(reg, val);
Paulo Zanoni9d9740f2012-05-28 16:43:00 -0300619 POSTING_READ(reg);
Paulo Zanoni822974a2012-05-28 16:42:51 -0300620
Paulo Zanoni687f4d02012-05-28 16:42:48 -0300621 intel_hdmi_set_avi_infoframe(encoder, adjusted_mode);
622 intel_hdmi_set_spd_infoframe(encoder);
Lespiau, Damienc8bb75a2013-08-19 16:59:04 +0100623 intel_hdmi_set_hdmi_infoframe(encoder, adjusted_mode);
Paulo Zanoni687f4d02012-05-28 16:42:48 -0300624}
625
626static void vlv_set_infoframes(struct drm_encoder *encoder,
Daniel Vetter6897b4b2014-04-24 23:54:47 +0200627 bool enable,
Paulo Zanoni687f4d02012-05-28 16:42:48 -0300628 struct drm_display_mode *adjusted_mode)
629{
Paulo Zanoni0c14c7f2012-05-28 16:42:49 -0300630 struct drm_i915_private *dev_priv = encoder->dev->dev_private;
Jesse Barnes6a2b8022014-04-02 10:08:51 -0700631 struct intel_digital_port *intel_dig_port = enc_to_dig_port(encoder);
Paulo Zanoni0c14c7f2012-05-28 16:42:49 -0300632 struct intel_crtc *intel_crtc = to_intel_crtc(encoder->crtc);
633 struct intel_hdmi *intel_hdmi = enc_to_intel_hdmi(encoder);
634 u32 reg = VLV_TVIDEO_DIP_CTL(intel_crtc->pipe);
635 u32 val = I915_READ(reg);
Jesse Barnes6a2b8022014-04-02 10:08:51 -0700636 u32 port = VIDEO_DIP_PORT(intel_dig_port->port);
Paulo Zanoni0c14c7f2012-05-28 16:42:49 -0300637
Daniel Vetterafba0182012-06-12 16:36:45 +0200638 assert_hdmi_port_disabled(intel_hdmi);
639
Paulo Zanoni0c14c7f2012-05-28 16:42:49 -0300640 /* See the big comment in g4x_set_infoframes() */
641 val |= VIDEO_DIP_SELECT_AVI | VIDEO_DIP_FREQ_VSYNC;
642
Daniel Vetter6897b4b2014-04-24 23:54:47 +0200643 if (!enable) {
Paulo Zanoni0c14c7f2012-05-28 16:42:49 -0300644 if (!(val & VIDEO_DIP_ENABLE))
645 return;
646 val &= ~VIDEO_DIP_ENABLE;
647 I915_WRITE(reg, val);
Paulo Zanoni9d9740f2012-05-28 16:43:00 -0300648 POSTING_READ(reg);
Paulo Zanoni0c14c7f2012-05-28 16:42:49 -0300649 return;
650 }
651
Jesse Barnes6a2b8022014-04-02 10:08:51 -0700652 if (port != (val & VIDEO_DIP_PORT_MASK)) {
653 if (val & VIDEO_DIP_ENABLE) {
654 val &= ~VIDEO_DIP_ENABLE;
655 I915_WRITE(reg, val);
656 POSTING_READ(reg);
657 }
658 val &= ~VIDEO_DIP_PORT_MASK;
659 val |= port;
660 }
661
Paulo Zanoni822974a2012-05-28 16:42:51 -0300662 val |= VIDEO_DIP_ENABLE;
Jesse Barnes4d47dfb2014-04-02 10:08:52 -0700663 val &= ~(VIDEO_DIP_ENABLE_AVI | VIDEO_DIP_ENABLE_VENDOR |
664 VIDEO_DIP_ENABLE_GAMUT | VIDEO_DIP_ENABLE_GCP);
Paulo Zanoni822974a2012-05-28 16:42:51 -0300665
666 I915_WRITE(reg, val);
Paulo Zanoni9d9740f2012-05-28 16:43:00 -0300667 POSTING_READ(reg);
Paulo Zanoni822974a2012-05-28 16:42:51 -0300668
Paulo Zanoni687f4d02012-05-28 16:42:48 -0300669 intel_hdmi_set_avi_infoframe(encoder, adjusted_mode);
670 intel_hdmi_set_spd_infoframe(encoder);
Lespiau, Damienc8bb75a2013-08-19 16:59:04 +0100671 intel_hdmi_set_hdmi_infoframe(encoder, adjusted_mode);
Paulo Zanoni687f4d02012-05-28 16:42:48 -0300672}
673
674static void hsw_set_infoframes(struct drm_encoder *encoder,
Daniel Vetter6897b4b2014-04-24 23:54:47 +0200675 bool enable,
Paulo Zanoni687f4d02012-05-28 16:42:48 -0300676 struct drm_display_mode *adjusted_mode)
677{
Paulo Zanoni0c14c7f2012-05-28 16:42:49 -0300678 struct drm_i915_private *dev_priv = encoder->dev->dev_private;
679 struct intel_crtc *intel_crtc = to_intel_crtc(encoder->crtc);
680 struct intel_hdmi *intel_hdmi = enc_to_intel_hdmi(encoder);
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +0200681 u32 reg = HSW_TVIDEO_DIP_CTL(intel_crtc->config->cpu_transcoder);
Paulo Zanoni0dd87d22012-05-28 16:42:53 -0300682 u32 val = I915_READ(reg);
Paulo Zanoni0c14c7f2012-05-28 16:42:49 -0300683
Daniel Vetterafba0182012-06-12 16:36:45 +0200684 assert_hdmi_port_disabled(intel_hdmi);
685
Daniel Vetter6897b4b2014-04-24 23:54:47 +0200686 if (!enable) {
Paulo Zanoni0c14c7f2012-05-28 16:42:49 -0300687 I915_WRITE(reg, 0);
Paulo Zanoni9d9740f2012-05-28 16:43:00 -0300688 POSTING_READ(reg);
Paulo Zanoni0c14c7f2012-05-28 16:42:49 -0300689 return;
690 }
691
Paulo Zanoni0dd87d22012-05-28 16:42:53 -0300692 val &= ~(VIDEO_DIP_ENABLE_VSC_HSW | VIDEO_DIP_ENABLE_GCP_HSW |
693 VIDEO_DIP_ENABLE_VS_HSW | VIDEO_DIP_ENABLE_GMP_HSW);
694
695 I915_WRITE(reg, val);
Paulo Zanoni9d9740f2012-05-28 16:43:00 -0300696 POSTING_READ(reg);
Paulo Zanoni0dd87d22012-05-28 16:42:53 -0300697
Paulo Zanoni687f4d02012-05-28 16:42:48 -0300698 intel_hdmi_set_avi_infoframe(encoder, adjusted_mode);
699 intel_hdmi_set_spd_infoframe(encoder);
Lespiau, Damienc8bb75a2013-08-19 16:59:04 +0100700 intel_hdmi_set_hdmi_infoframe(encoder, adjusted_mode);
Paulo Zanoni687f4d02012-05-28 16:42:48 -0300701}
702
Daniel Vetter4cde8a22014-04-24 23:54:56 +0200703static void intel_hdmi_prepare(struct intel_encoder *encoder)
Eric Anholt7d573822009-01-02 13:33:00 -0800704{
Daniel Vetterc59423a2013-07-21 21:37:04 +0200705 struct drm_device *dev = encoder->base.dev;
Eric Anholt7d573822009-01-02 13:33:00 -0800706 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetterc59423a2013-07-21 21:37:04 +0200707 struct intel_crtc *crtc = to_intel_crtc(encoder->base.crtc);
708 struct intel_hdmi *intel_hdmi = enc_to_intel_hdmi(&encoder->base);
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +0200709 struct drm_display_mode *adjusted_mode = &crtc->config->base.adjusted_mode;
Paulo Zanonib242b7f2013-02-18 19:00:26 -0300710 u32 hdmi_val;
Eric Anholt7d573822009-01-02 13:33:00 -0800711
Paulo Zanonib242b7f2013-02-18 19:00:26 -0300712 hdmi_val = SDVO_ENCODING_HDMI;
Ville Syrjälä2af2c492013-06-25 14:16:34 +0300713 if (!HAS_PCH_SPLIT(dev))
Paulo Zanonib242b7f2013-02-18 19:00:26 -0300714 hdmi_val |= intel_hdmi->color_range;
Adam Jacksonb599c0b2010-07-16 14:46:31 -0400715 if (adjusted_mode->flags & DRM_MODE_FLAG_PVSYNC)
Paulo Zanonib242b7f2013-02-18 19:00:26 -0300716 hdmi_val |= SDVO_VSYNC_ACTIVE_HIGH;
Adam Jacksonb599c0b2010-07-16 14:46:31 -0400717 if (adjusted_mode->flags & DRM_MODE_FLAG_PHSYNC)
Paulo Zanonib242b7f2013-02-18 19:00:26 -0300718 hdmi_val |= SDVO_HSYNC_ACTIVE_HIGH;
Eric Anholt7d573822009-01-02 13:33:00 -0800719
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +0200720 if (crtc->config->pipe_bpp > 24)
Paulo Zanoni4f3a8bc2013-02-19 16:21:47 -0300721 hdmi_val |= HDMI_COLOR_FORMAT_12bpc;
Jesse Barnes020f6702011-06-24 12:19:25 -0700722 else
Paulo Zanoni4f3a8bc2013-02-19 16:21:47 -0300723 hdmi_val |= SDVO_COLOR_FORMAT_8bpc;
Jesse Barnes020f6702011-06-24 12:19:25 -0700724
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +0200725 if (crtc->config->has_hdmi_sink)
Paulo Zanonidc0fa712013-02-19 16:21:46 -0300726 hdmi_val |= HDMI_MODE_SELECT_HDMI;
Zhenyu Wang2e3d6002010-09-10 10:39:40 +0800727
Jesse Barnes75770562011-10-12 09:01:58 -0700728 if (HAS_PCH_CPT(dev))
Daniel Vetterc59423a2013-07-21 21:37:04 +0200729 hdmi_val |= SDVO_PIPE_SEL_CPT(crtc->pipe);
Chon Ming Lee44f37d12014-04-09 13:28:21 +0300730 else if (IS_CHERRYVIEW(dev))
731 hdmi_val |= SDVO_PIPE_SEL_CHV(crtc->pipe);
Paulo Zanonidc0fa712013-02-19 16:21:46 -0300732 else
Daniel Vetterc59423a2013-07-21 21:37:04 +0200733 hdmi_val |= SDVO_PIPE_SEL(crtc->pipe);
Eric Anholt7d573822009-01-02 13:33:00 -0800734
Paulo Zanonib242b7f2013-02-18 19:00:26 -0300735 I915_WRITE(intel_hdmi->hdmi_reg, hdmi_val);
736 POSTING_READ(intel_hdmi->hdmi_reg);
Eric Anholt7d573822009-01-02 13:33:00 -0800737}
738
Daniel Vetter85234cd2012-07-02 13:27:29 +0200739static bool intel_hdmi_get_hw_state(struct intel_encoder *encoder,
740 enum pipe *pipe)
Eric Anholt7d573822009-01-02 13:33:00 -0800741{
Daniel Vetter85234cd2012-07-02 13:27:29 +0200742 struct drm_device *dev = encoder->base.dev;
Eric Anholt7d573822009-01-02 13:33:00 -0800743 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter85234cd2012-07-02 13:27:29 +0200744 struct intel_hdmi *intel_hdmi = enc_to_intel_hdmi(&encoder->base);
Imre Deak6d129be2014-03-05 16:20:54 +0200745 enum intel_display_power_domain power_domain;
Daniel Vetter85234cd2012-07-02 13:27:29 +0200746 u32 tmp;
747
Imre Deak6d129be2014-03-05 16:20:54 +0200748 power_domain = intel_display_port_power_domain(encoder);
Daniel Vetterf458ebb2014-09-30 10:56:39 +0200749 if (!intel_display_power_is_enabled(dev_priv, power_domain))
Imre Deak6d129be2014-03-05 16:20:54 +0200750 return false;
751
Paulo Zanonib242b7f2013-02-18 19:00:26 -0300752 tmp = I915_READ(intel_hdmi->hdmi_reg);
Daniel Vetter85234cd2012-07-02 13:27:29 +0200753
754 if (!(tmp & SDVO_ENABLE))
755 return false;
756
757 if (HAS_PCH_CPT(dev))
758 *pipe = PORT_TO_PIPE_CPT(tmp);
Ville Syrjälä71485e02014-04-09 13:28:55 +0300759 else if (IS_CHERRYVIEW(dev))
760 *pipe = SDVO_PORT_TO_PIPE_CHV(tmp);
Daniel Vetter85234cd2012-07-02 13:27:29 +0200761 else
762 *pipe = PORT_TO_PIPE(tmp);
763
764 return true;
765}
766
Jesse Barnes045ac3b2013-05-14 17:08:26 -0700767static void intel_hdmi_get_config(struct intel_encoder *encoder,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +0200768 struct intel_crtc_state *pipe_config)
Jesse Barnes045ac3b2013-05-14 17:08:26 -0700769{
770 struct intel_hdmi *intel_hdmi = enc_to_intel_hdmi(&encoder->base);
Ville Syrjälä8c875fc2014-09-12 15:46:29 +0300771 struct drm_device *dev = encoder->base.dev;
772 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes045ac3b2013-05-14 17:08:26 -0700773 u32 tmp, flags = 0;
Ville Syrjälä18442d02013-09-13 16:00:08 +0300774 int dotclock;
Jesse Barnes045ac3b2013-05-14 17:08:26 -0700775
776 tmp = I915_READ(intel_hdmi->hdmi_reg);
777
778 if (tmp & SDVO_HSYNC_ACTIVE_HIGH)
779 flags |= DRM_MODE_FLAG_PHSYNC;
780 else
781 flags |= DRM_MODE_FLAG_NHSYNC;
782
783 if (tmp & SDVO_VSYNC_ACTIVE_HIGH)
784 flags |= DRM_MODE_FLAG_PVSYNC;
785 else
786 flags |= DRM_MODE_FLAG_NVSYNC;
787
Daniel Vetter6897b4b2014-04-24 23:54:47 +0200788 if (tmp & HDMI_MODE_SELECT_HDMI)
789 pipe_config->has_hdmi_sink = true;
790
Jesse Barnese43823e2014-11-05 14:26:08 -0800791 if (intel_hdmi->infoframe_enabled(&encoder->base))
792 pipe_config->has_infoframe = true;
793
Jani Nikulac84db772014-09-17 15:34:58 +0300794 if (tmp & SDVO_AUDIO_ENABLE)
Daniel Vetter9ed109a2014-04-24 23:54:52 +0200795 pipe_config->has_audio = true;
796
Ville Syrjälä8c875fc2014-09-12 15:46:29 +0300797 if (!HAS_PCH_SPLIT(dev) &&
798 tmp & HDMI_COLOR_RANGE_16_235)
799 pipe_config->limited_color_range = true;
800
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +0200801 pipe_config->base.adjusted_mode.flags |= flags;
Ville Syrjälä18442d02013-09-13 16:00:08 +0300802
803 if ((tmp & SDVO_COLOR_FORMAT_MASK) == HDMI_COLOR_FORMAT_12bpc)
804 dotclock = pipe_config->port_clock * 2 / 3;
805 else
806 dotclock = pipe_config->port_clock;
807
808 if (HAS_PCH_SPLIT(dev_priv->dev))
809 ironlake_check_encoder_dotclock(pipe_config, dotclock);
810
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +0200811 pipe_config->base.adjusted_mode.crtc_clock = dotclock;
Jesse Barnes045ac3b2013-05-14 17:08:26 -0700812}
813
Daniel Vetter5ab432e2012-06-30 08:59:56 +0200814static void intel_enable_hdmi(struct intel_encoder *encoder)
Eric Anholt7d573822009-01-02 13:33:00 -0800815{
Daniel Vetter5ab432e2012-06-30 08:59:56 +0200816 struct drm_device *dev = encoder->base.dev;
Eric Anholt7d573822009-01-02 13:33:00 -0800817 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanonidc0fa712013-02-19 16:21:46 -0300818 struct intel_crtc *intel_crtc = to_intel_crtc(encoder->base.crtc);
Daniel Vetter5ab432e2012-06-30 08:59:56 +0200819 struct intel_hdmi *intel_hdmi = enc_to_intel_hdmi(&encoder->base);
Eric Anholt7d573822009-01-02 13:33:00 -0800820 u32 temp;
Wu Fengguang2deed762011-12-09 20:42:20 +0800821 u32 enable_bits = SDVO_ENABLE;
822
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +0200823 if (intel_crtc->config->has_audio)
Wu Fengguang2deed762011-12-09 20:42:20 +0800824 enable_bits |= SDVO_AUDIO_ENABLE;
Eric Anholt7d573822009-01-02 13:33:00 -0800825
Paulo Zanonib242b7f2013-02-18 19:00:26 -0300826 temp = I915_READ(intel_hdmi->hdmi_reg);
Zhenyu Wangd8a2d0e2009-11-02 07:52:30 +0000827
Daniel Vetter7a87c282012-06-05 11:03:39 +0200828 /* HW workaround for IBX, we need to move the port to transcoder A
Paulo Zanonidc0fa712013-02-19 16:21:46 -0300829 * before disabling it, so restore the transcoder select bit here. */
830 if (HAS_PCH_IBX(dev))
831 enable_bits |= SDVO_PIPE_SEL(intel_crtc->pipe);
Daniel Vetter7a87c282012-06-05 11:03:39 +0200832
Daniel Vetter5ab432e2012-06-30 08:59:56 +0200833 /* HW workaround, need to toggle enable bit off and on for 12bpc, but
834 * we do this anyway which shows more stable in testing.
835 */
836 if (HAS_PCH_SPLIT(dev)) {
Paulo Zanonib242b7f2013-02-18 19:00:26 -0300837 I915_WRITE(intel_hdmi->hdmi_reg, temp & ~SDVO_ENABLE);
838 POSTING_READ(intel_hdmi->hdmi_reg);
Daniel Vetter5ab432e2012-06-30 08:59:56 +0200839 }
Daniel Vetter7a87c282012-06-05 11:03:39 +0200840
Daniel Vetter5ab432e2012-06-30 08:59:56 +0200841 temp |= enable_bits;
842
Paulo Zanonib242b7f2013-02-18 19:00:26 -0300843 I915_WRITE(intel_hdmi->hdmi_reg, temp);
844 POSTING_READ(intel_hdmi->hdmi_reg);
Daniel Vetter5ab432e2012-06-30 08:59:56 +0200845
846 /* HW workaround, need to write this twice for issue that may result
847 * in first write getting masked.
848 */
849 if (HAS_PCH_SPLIT(dev)) {
Paulo Zanonib242b7f2013-02-18 19:00:26 -0300850 I915_WRITE(intel_hdmi->hdmi_reg, temp);
851 POSTING_READ(intel_hdmi->hdmi_reg);
Daniel Vetter5ab432e2012-06-30 08:59:56 +0200852 }
Jani Nikulac1dec792014-10-27 16:26:56 +0200853
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +0200854 if (intel_crtc->config->has_audio) {
855 WARN_ON(!intel_crtc->config->has_hdmi_sink);
Jani Nikulac1dec792014-10-27 16:26:56 +0200856 DRM_DEBUG_DRIVER("Enabling HDMI audio on pipe %c\n",
857 pipe_name(intel_crtc->pipe));
858 intel_audio_codec_enable(encoder);
859 }
Jani Nikulab76cf762013-07-30 12:20:31 +0300860}
Jesse Barnes89b667f2013-04-18 14:51:36 -0700861
Jani Nikulab76cf762013-07-30 12:20:31 +0300862static void vlv_enable_hdmi(struct intel_encoder *encoder)
863{
Daniel Vetter5ab432e2012-06-30 08:59:56 +0200864}
865
866static void intel_disable_hdmi(struct intel_encoder *encoder)
867{
868 struct drm_device *dev = encoder->base.dev;
869 struct drm_i915_private *dev_priv = dev->dev_private;
870 struct intel_hdmi *intel_hdmi = enc_to_intel_hdmi(&encoder->base);
Jani Nikula495a5bb2014-10-27 16:26:55 +0200871 struct intel_crtc *crtc = to_intel_crtc(encoder->base.crtc);
Daniel Vetter5ab432e2012-06-30 08:59:56 +0200872 u32 temp;
Wang Xingchao3cce5742012-09-13 11:19:00 +0800873 u32 enable_bits = SDVO_ENABLE | SDVO_AUDIO_ENABLE;
Daniel Vetter5ab432e2012-06-30 08:59:56 +0200874
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +0200875 if (crtc->config->has_audio)
Jani Nikula495a5bb2014-10-27 16:26:55 +0200876 intel_audio_codec_disable(encoder);
877
Paulo Zanonib242b7f2013-02-18 19:00:26 -0300878 temp = I915_READ(intel_hdmi->hdmi_reg);
Daniel Vetter5ab432e2012-06-30 08:59:56 +0200879
880 /* HW workaround for IBX, we need to move the port to transcoder A
881 * before disabling it. */
882 if (HAS_PCH_IBX(dev)) {
883 struct drm_crtc *crtc = encoder->base.crtc;
884 int pipe = crtc ? to_intel_crtc(crtc)->pipe : -1;
885
886 if (temp & SDVO_PIPE_B_SELECT) {
887 temp &= ~SDVO_PIPE_B_SELECT;
Paulo Zanonib242b7f2013-02-18 19:00:26 -0300888 I915_WRITE(intel_hdmi->hdmi_reg, temp);
889 POSTING_READ(intel_hdmi->hdmi_reg);
Daniel Vetter5ab432e2012-06-30 08:59:56 +0200890
891 /* Again we need to write this twice. */
Paulo Zanonib242b7f2013-02-18 19:00:26 -0300892 I915_WRITE(intel_hdmi->hdmi_reg, temp);
893 POSTING_READ(intel_hdmi->hdmi_reg);
Daniel Vetter5ab432e2012-06-30 08:59:56 +0200894
895 /* Transcoder selection bits only update
896 * effectively on vblank. */
897 if (crtc)
898 intel_wait_for_vblank(dev, pipe);
899 else
900 msleep(50);
Daniel Vetter7a87c282012-06-05 11:03:39 +0200901 }
902 }
903
Zhenyu Wangd8a2d0e2009-11-02 07:52:30 +0000904 /* HW workaround, need to toggle enable bit off and on for 12bpc, but
905 * we do this anyway which shows more stable in testing.
906 */
Eric Anholtc619eed2010-01-28 16:45:52 -0800907 if (HAS_PCH_SPLIT(dev)) {
Paulo Zanonib242b7f2013-02-18 19:00:26 -0300908 I915_WRITE(intel_hdmi->hdmi_reg, temp & ~SDVO_ENABLE);
909 POSTING_READ(intel_hdmi->hdmi_reg);
Eric Anholt7d573822009-01-02 13:33:00 -0800910 }
Zhenyu Wangd8a2d0e2009-11-02 07:52:30 +0000911
Daniel Vetter5ab432e2012-06-30 08:59:56 +0200912 temp &= ~enable_bits;
Zhenyu Wangd8a2d0e2009-11-02 07:52:30 +0000913
Paulo Zanonib242b7f2013-02-18 19:00:26 -0300914 I915_WRITE(intel_hdmi->hdmi_reg, temp);
915 POSTING_READ(intel_hdmi->hdmi_reg);
Zhenyu Wangd8a2d0e2009-11-02 07:52:30 +0000916
917 /* HW workaround, need to write this twice for issue that may result
918 * in first write getting masked.
919 */
Eric Anholtc619eed2010-01-28 16:45:52 -0800920 if (HAS_PCH_SPLIT(dev)) {
Paulo Zanonib242b7f2013-02-18 19:00:26 -0300921 I915_WRITE(intel_hdmi->hdmi_reg, temp);
922 POSTING_READ(intel_hdmi->hdmi_reg);
Zhenyu Wangd8a2d0e2009-11-02 07:52:30 +0000923 }
Eric Anholt7d573822009-01-02 13:33:00 -0800924}
925
Ville Syrjälä40478452014-03-27 11:08:45 +0200926static int hdmi_portclock_limit(struct intel_hdmi *hdmi, bool respect_dvi_limit)
Daniel Vetter7d148ef2013-07-22 18:02:39 +0200927{
928 struct drm_device *dev = intel_hdmi_to_dev(hdmi);
929
Ville Syrjälä40478452014-03-27 11:08:45 +0200930 if ((respect_dvi_limit && !hdmi->has_hdmi_sink) || IS_G4X(dev))
Daniel Vetter7d148ef2013-07-22 18:02:39 +0200931 return 165000;
Damien Lespiaue3c33572013-11-02 21:07:51 -0700932 else if (IS_HASWELL(dev) || INTEL_INFO(dev)->gen >= 8)
Daniel Vetter7d148ef2013-07-22 18:02:39 +0200933 return 300000;
934 else
935 return 225000;
936}
937
Damien Lespiauc19de8e2013-11-28 15:29:18 +0000938static enum drm_mode_status
939intel_hdmi_mode_valid(struct drm_connector *connector,
940 struct drm_display_mode *mode)
Eric Anholt7d573822009-01-02 13:33:00 -0800941{
Clint Taylor697c4072014-09-02 17:03:36 -0700942 int clock = mode->clock;
943
944 if (mode->flags & DRM_MODE_FLAG_DBLCLK)
945 clock *= 2;
946
947 if (clock > hdmi_portclock_limit(intel_attached_hdmi(connector),
948 true))
Eric Anholt7d573822009-01-02 13:33:00 -0800949 return MODE_CLOCK_HIGH;
Clint Taylor697c4072014-09-02 17:03:36 -0700950 if (clock < 20000)
Nicolas Kaiser5cbba412011-05-30 12:48:26 +0200951 return MODE_CLOCK_LOW;
Eric Anholt7d573822009-01-02 13:33:00 -0800952
953 if (mode->flags & DRM_MODE_FLAG_DBLSCAN)
954 return MODE_NO_DBLESCAN;
955
956 return MODE_OK;
957}
958
Ander Conselvan de Oliveira77f06c82015-03-20 16:18:11 +0200959static bool hdmi_12bpc_possible(struct intel_crtc_state *crtc_state)
Ville Syrjälä71800632014-03-03 16:15:29 +0200960{
Ander Conselvan de Oliveira77f06c82015-03-20 16:18:11 +0200961 struct drm_device *dev = crtc_state->base.crtc->dev;
962 struct drm_atomic_state *state;
Ville Syrjälä71800632014-03-03 16:15:29 +0200963 struct intel_encoder *encoder;
Ander Conselvan de Oliveira77f06c82015-03-20 16:18:11 +0200964 struct drm_connector_state *connector_state;
Ville Syrjälä71800632014-03-03 16:15:29 +0200965 int count = 0, count_hdmi = 0;
Ander Conselvan de Oliveira77f06c82015-03-20 16:18:11 +0200966 int i;
Ville Syrjälä71800632014-03-03 16:15:29 +0200967
Sonika Jindalf227ae92014-07-21 15:23:45 +0530968 if (HAS_GMCH_DISPLAY(dev))
Ville Syrjälä71800632014-03-03 16:15:29 +0200969 return false;
970
Ander Conselvan de Oliveira77f06c82015-03-20 16:18:11 +0200971 state = crtc_state->base.state;
972
973 for (i = 0; i < state->num_connector; i++) {
974 if (!state->connectors[i])
Ville Syrjälä71800632014-03-03 16:15:29 +0200975 continue;
976
Ander Conselvan de Oliveira77f06c82015-03-20 16:18:11 +0200977 connector_state = state->connector_states[i];
978 if (connector_state->crtc != crtc_state->base.crtc)
979 continue;
980
981 encoder = to_intel_encoder(connector_state->best_encoder);
982
Ville Syrjälä71800632014-03-03 16:15:29 +0200983 count_hdmi += encoder->type == INTEL_OUTPUT_HDMI;
984 count++;
985 }
986
987 /*
988 * HDMI 12bpc affects the clocks, so it's only possible
989 * when not cloning with other encoder types.
990 */
991 return count_hdmi > 0 && count_hdmi == count;
992}
993
Daniel Vetter5bfe2ac2013-03-27 00:44:55 +0100994bool intel_hdmi_compute_config(struct intel_encoder *encoder,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +0200995 struct intel_crtc_state *pipe_config)
Eric Anholt7d573822009-01-02 13:33:00 -0800996{
Daniel Vetter5bfe2ac2013-03-27 00:44:55 +0100997 struct intel_hdmi *intel_hdmi = enc_to_intel_hdmi(&encoder->base);
998 struct drm_device *dev = encoder->base.dev;
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +0200999 struct drm_display_mode *adjusted_mode = &pipe_config->base.adjusted_mode;
1000 int clock_12bpc = pipe_config->base.adjusted_mode.crtc_clock * 3 / 2;
Ville Syrjälä40478452014-03-27 11:08:45 +02001001 int portclock_limit = hdmi_portclock_limit(intel_hdmi, false);
Daniel Vettere29c22c2013-02-21 00:00:16 +01001002 int desired_bpp;
Ville Syrjälä3685a8f2013-01-17 16:31:28 +02001003
Daniel Vetter6897b4b2014-04-24 23:54:47 +02001004 pipe_config->has_hdmi_sink = intel_hdmi->has_hdmi_sink;
1005
Jesse Barnese43823e2014-11-05 14:26:08 -08001006 if (pipe_config->has_hdmi_sink)
1007 pipe_config->has_infoframe = true;
1008
Ville Syrjälä55bc60d2013-01-17 16:31:29 +02001009 if (intel_hdmi->color_range_auto) {
1010 /* See CEA-861-E - 5.1 Default Encoding Parameters */
Daniel Vetter6897b4b2014-04-24 23:54:47 +02001011 if (pipe_config->has_hdmi_sink &&
Thierry Reding18316c82012-12-20 15:41:44 +01001012 drm_match_cea_mode(adjusted_mode) > 1)
Paulo Zanoni4f3a8bc2013-02-19 16:21:47 -03001013 intel_hdmi->color_range = HDMI_COLOR_RANGE_16_235;
Ville Syrjälä55bc60d2013-01-17 16:31:29 +02001014 else
1015 intel_hdmi->color_range = 0;
1016 }
1017
Clint Taylor697c4072014-09-02 17:03:36 -07001018 if (adjusted_mode->flags & DRM_MODE_FLAG_DBLCLK) {
1019 pipe_config->pixel_multiplier = 2;
1020 }
1021
Ville Syrjälä3685a8f2013-01-17 16:31:28 +02001022 if (intel_hdmi->color_range)
Daniel Vetter50f3b012013-03-27 00:44:56 +01001023 pipe_config->limited_color_range = true;
Ville Syrjälä3685a8f2013-01-17 16:31:28 +02001024
Daniel Vetter5bfe2ac2013-03-27 00:44:55 +01001025 if (HAS_PCH_SPLIT(dev) && !HAS_DDI(dev))
1026 pipe_config->has_pch_encoder = true;
1027
Daniel Vetter9ed109a2014-04-24 23:54:52 +02001028 if (pipe_config->has_hdmi_sink && intel_hdmi->has_audio)
1029 pipe_config->has_audio = true;
1030
Daniel Vetter4e53c2e2013-03-27 00:44:58 +01001031 /*
1032 * HDMI is either 12 or 8, so if the display lets 10bpc sneak
1033 * through, clamp it down. Note that g4x/vlv don't support 12bpc hdmi
Daniel Vetter325b9d02013-04-19 11:24:33 +02001034 * outputs. We also need to check that the higher clock still fits
1035 * within limits.
Daniel Vetter4e53c2e2013-03-27 00:44:58 +01001036 */
Daniel Vetter6897b4b2014-04-24 23:54:47 +02001037 if (pipe_config->pipe_bpp > 8*3 && pipe_config->has_hdmi_sink &&
Ville Syrjälä71800632014-03-03 16:15:29 +02001038 clock_12bpc <= portclock_limit &&
Ander Conselvan de Oliveira77f06c82015-03-20 16:18:11 +02001039 hdmi_12bpc_possible(pipe_config)) {
Daniel Vettere29c22c2013-02-21 00:00:16 +01001040 DRM_DEBUG_KMS("picking bpc to 12 for HDMI output\n");
1041 desired_bpp = 12*3;
Daniel Vetter325b9d02013-04-19 11:24:33 +02001042
1043 /* Need to adjust the port link by 1.5x for 12bpc. */
Daniel Vetterff9a6752013-06-01 17:16:21 +02001044 pipe_config->port_clock = clock_12bpc;
Daniel Vetter4e53c2e2013-03-27 00:44:58 +01001045 } else {
Daniel Vettere29c22c2013-02-21 00:00:16 +01001046 DRM_DEBUG_KMS("picking bpc to 8 for HDMI output\n");
1047 desired_bpp = 8*3;
1048 }
1049
1050 if (!pipe_config->bw_constrained) {
1051 DRM_DEBUG_KMS("forcing pipe bpc to %i for HDMI\n", desired_bpp);
1052 pipe_config->pipe_bpp = desired_bpp;
Daniel Vetter4e53c2e2013-03-27 00:44:58 +01001053 }
1054
Damien Lespiau241bfc32013-09-25 16:45:37 +01001055 if (adjusted_mode->crtc_clock > portclock_limit) {
Daniel Vetter325b9d02013-04-19 11:24:33 +02001056 DRM_DEBUG_KMS("too high HDMI clock, rejecting mode\n");
1057 return false;
1058 }
1059
Eric Anholt7d573822009-01-02 13:33:00 -08001060 return true;
1061}
1062
Chris Wilson953ece6972014-09-02 20:04:01 +01001063static void
1064intel_hdmi_unset_edid(struct drm_connector *connector)
Ma Ling9dff6af2009-04-02 13:13:26 +08001065{
Chris Wilsondf0e9242010-09-09 16:20:55 +01001066 struct intel_hdmi *intel_hdmi = intel_attached_hdmi(connector);
Imre Deak671dedd2014-03-05 16:20:53 +02001067
Chris Wilsonea5b2132010-08-04 13:50:23 +01001068 intel_hdmi->has_hdmi_sink = false;
Zhenyu Wang2e3d6002010-09-10 10:39:40 +08001069 intel_hdmi->has_audio = false;
Ville Syrjäläabedc072013-01-17 16:31:31 +02001070 intel_hdmi->rgb_quant_range_selectable = false;
ling.ma@intel.com2ded9e22009-07-16 17:23:09 +08001071
Chris Wilson953ece6972014-09-02 20:04:01 +01001072 kfree(to_intel_connector(connector)->detect_edid);
1073 to_intel_connector(connector)->detect_edid = NULL;
Ma Ling9dff6af2009-04-02 13:13:26 +08001074}
1075
Chris Wilson953ece6972014-09-02 20:04:01 +01001076static bool
1077intel_hdmi_set_edid(struct drm_connector *connector)
Eric Anholt7d573822009-01-02 13:33:00 -08001078{
Chris Wilson953ece6972014-09-02 20:04:01 +01001079 struct drm_i915_private *dev_priv = to_i915(connector->dev);
1080 struct intel_hdmi *intel_hdmi = intel_attached_hdmi(connector);
1081 struct intel_encoder *intel_encoder =
1082 &hdmi_to_dig_port(intel_hdmi)->base;
Imre Deak671dedd2014-03-05 16:20:53 +02001083 enum intel_display_power_domain power_domain;
Chris Wilson953ece6972014-09-02 20:04:01 +01001084 struct edid *edid;
1085 bool connected = false;
Eric Anholt7d573822009-01-02 13:33:00 -08001086
Imre Deak671dedd2014-03-05 16:20:53 +02001087 power_domain = intel_display_port_power_domain(intel_encoder);
1088 intel_display_power_get(dev_priv, power_domain);
1089
Chris Wilson953ece6972014-09-02 20:04:01 +01001090 edid = drm_get_edid(connector,
1091 intel_gmbus_get_adapter(dev_priv,
1092 intel_hdmi->ddc_bus));
Imre Deak671dedd2014-03-05 16:20:53 +02001093
1094 intel_display_power_put(dev_priv, power_domain);
1095
Chris Wilson953ece6972014-09-02 20:04:01 +01001096 to_intel_connector(connector)->detect_edid = edid;
1097 if (edid && edid->input & DRM_EDID_INPUT_DIGITAL) {
1098 intel_hdmi->rgb_quant_range_selectable =
1099 drm_rgb_quant_range_selectable(edid);
1100
1101 intel_hdmi->has_audio = drm_detect_monitor_audio(edid);
1102 if (intel_hdmi->force_audio != HDMI_AUDIO_AUTO)
1103 intel_hdmi->has_audio =
1104 intel_hdmi->force_audio == HDMI_AUDIO_ON;
1105
1106 if (intel_hdmi->force_audio != HDMI_AUDIO_OFF_DVI)
1107 intel_hdmi->has_hdmi_sink =
1108 drm_detect_hdmi_monitor(edid);
1109
1110 connected = true;
1111 }
1112
1113 return connected;
1114}
1115
1116static enum drm_connector_status
1117intel_hdmi_detect(struct drm_connector *connector, bool force)
1118{
1119 enum drm_connector_status status;
1120
1121 DRM_DEBUG_KMS("[CONNECTOR:%d:%s]\n",
1122 connector->base.id, connector->name);
1123
1124 intel_hdmi_unset_edid(connector);
1125
1126 if (intel_hdmi_set_edid(connector)) {
1127 struct intel_hdmi *intel_hdmi = intel_attached_hdmi(connector);
1128
1129 hdmi_to_dig_port(intel_hdmi)->base.type = INTEL_OUTPUT_HDMI;
1130 status = connector_status_connected;
1131 } else
1132 status = connector_status_disconnected;
1133
1134 return status;
1135}
1136
1137static void
1138intel_hdmi_force(struct drm_connector *connector)
1139{
1140 struct intel_hdmi *intel_hdmi = intel_attached_hdmi(connector);
1141
1142 DRM_DEBUG_KMS("[CONNECTOR:%d:%s]\n",
1143 connector->base.id, connector->name);
1144
1145 intel_hdmi_unset_edid(connector);
1146
1147 if (connector->status != connector_status_connected)
1148 return;
1149
1150 intel_hdmi_set_edid(connector);
1151 hdmi_to_dig_port(intel_hdmi)->base.type = INTEL_OUTPUT_HDMI;
1152}
1153
1154static int intel_hdmi_get_modes(struct drm_connector *connector)
1155{
1156 struct edid *edid;
1157
1158 edid = to_intel_connector(connector)->detect_edid;
1159 if (edid == NULL)
1160 return 0;
1161
1162 return intel_connector_update_modes(connector, edid);
Eric Anholt7d573822009-01-02 13:33:00 -08001163}
1164
Chris Wilson1aad7ac2011-02-09 18:46:58 +00001165static bool
1166intel_hdmi_detect_audio(struct drm_connector *connector)
1167{
Chris Wilson1aad7ac2011-02-09 18:46:58 +00001168 bool has_audio = false;
Chris Wilson953ece6972014-09-02 20:04:01 +01001169 struct edid *edid;
Chris Wilson1aad7ac2011-02-09 18:46:58 +00001170
Chris Wilson953ece6972014-09-02 20:04:01 +01001171 edid = to_intel_connector(connector)->detect_edid;
1172 if (edid && edid->input & DRM_EDID_INPUT_DIGITAL)
1173 has_audio = drm_detect_monitor_audio(edid);
Imre Deak671dedd2014-03-05 16:20:53 +02001174
Chris Wilson1aad7ac2011-02-09 18:46:58 +00001175 return has_audio;
1176}
1177
Chris Wilson55b7d6e82010-09-19 09:29:33 +01001178static int
1179intel_hdmi_set_property(struct drm_connector *connector,
Paulo Zanonied517fb2012-05-14 17:12:50 -03001180 struct drm_property *property,
1181 uint64_t val)
Chris Wilson55b7d6e82010-09-19 09:29:33 +01001182{
1183 struct intel_hdmi *intel_hdmi = intel_attached_hdmi(connector);
Paulo Zanonida63a9f2012-10-26 19:05:46 -02001184 struct intel_digital_port *intel_dig_port =
1185 hdmi_to_dig_port(intel_hdmi);
Chris Wilsone953fd72011-02-21 22:23:52 +00001186 struct drm_i915_private *dev_priv = connector->dev->dev_private;
Chris Wilson55b7d6e82010-09-19 09:29:33 +01001187 int ret;
1188
Rob Clark662595d2012-10-11 20:36:04 -05001189 ret = drm_object_property_set_value(&connector->base, property, val);
Chris Wilson55b7d6e82010-09-19 09:29:33 +01001190 if (ret)
1191 return ret;
1192
Chris Wilson3f43c482011-05-12 22:17:24 +01001193 if (property == dev_priv->force_audio_property) {
Wu Fengguangb1d7e4b2012-02-14 11:45:36 +08001194 enum hdmi_force_audio i = val;
Chris Wilson1aad7ac2011-02-09 18:46:58 +00001195 bool has_audio;
1196
1197 if (i == intel_hdmi->force_audio)
Chris Wilson55b7d6e82010-09-19 09:29:33 +01001198 return 0;
1199
Chris Wilson1aad7ac2011-02-09 18:46:58 +00001200 intel_hdmi->force_audio = i;
Chris Wilson55b7d6e82010-09-19 09:29:33 +01001201
Wu Fengguangb1d7e4b2012-02-14 11:45:36 +08001202 if (i == HDMI_AUDIO_AUTO)
Chris Wilson1aad7ac2011-02-09 18:46:58 +00001203 has_audio = intel_hdmi_detect_audio(connector);
1204 else
Wu Fengguangb1d7e4b2012-02-14 11:45:36 +08001205 has_audio = (i == HDMI_AUDIO_ON);
Chris Wilson1aad7ac2011-02-09 18:46:58 +00001206
Wu Fengguangb1d7e4b2012-02-14 11:45:36 +08001207 if (i == HDMI_AUDIO_OFF_DVI)
1208 intel_hdmi->has_hdmi_sink = 0;
Chris Wilson55b7d6e82010-09-19 09:29:33 +01001209
Chris Wilson1aad7ac2011-02-09 18:46:58 +00001210 intel_hdmi->has_audio = has_audio;
Chris Wilson55b7d6e82010-09-19 09:29:33 +01001211 goto done;
1212 }
1213
Chris Wilsone953fd72011-02-21 22:23:52 +00001214 if (property == dev_priv->broadcast_rgb_property) {
Daniel Vetterae4edb82013-04-22 17:07:23 +02001215 bool old_auto = intel_hdmi->color_range_auto;
1216 uint32_t old_range = intel_hdmi->color_range;
1217
Ville Syrjälä55bc60d2013-01-17 16:31:29 +02001218 switch (val) {
1219 case INTEL_BROADCAST_RGB_AUTO:
1220 intel_hdmi->color_range_auto = true;
1221 break;
1222 case INTEL_BROADCAST_RGB_FULL:
1223 intel_hdmi->color_range_auto = false;
1224 intel_hdmi->color_range = 0;
1225 break;
1226 case INTEL_BROADCAST_RGB_LIMITED:
1227 intel_hdmi->color_range_auto = false;
Paulo Zanoni4f3a8bc2013-02-19 16:21:47 -03001228 intel_hdmi->color_range = HDMI_COLOR_RANGE_16_235;
Ville Syrjälä55bc60d2013-01-17 16:31:29 +02001229 break;
1230 default:
1231 return -EINVAL;
1232 }
Daniel Vetterae4edb82013-04-22 17:07:23 +02001233
1234 if (old_auto == intel_hdmi->color_range_auto &&
1235 old_range == intel_hdmi->color_range)
1236 return 0;
1237
Chris Wilsone953fd72011-02-21 22:23:52 +00001238 goto done;
1239 }
1240
Vandana Kannan94a11dd2014-06-11 11:06:01 +05301241 if (property == connector->dev->mode_config.aspect_ratio_property) {
1242 switch (val) {
1243 case DRM_MODE_PICTURE_ASPECT_NONE:
1244 intel_hdmi->aspect_ratio = HDMI_PICTURE_ASPECT_NONE;
1245 break;
1246 case DRM_MODE_PICTURE_ASPECT_4_3:
1247 intel_hdmi->aspect_ratio = HDMI_PICTURE_ASPECT_4_3;
1248 break;
1249 case DRM_MODE_PICTURE_ASPECT_16_9:
1250 intel_hdmi->aspect_ratio = HDMI_PICTURE_ASPECT_16_9;
1251 break;
1252 default:
1253 return -EINVAL;
1254 }
1255 goto done;
1256 }
1257
Chris Wilson55b7d6e82010-09-19 09:29:33 +01001258 return -EINVAL;
1259
1260done:
Chris Wilsonc0c36b942012-12-19 16:08:43 +00001261 if (intel_dig_port->base.base.crtc)
1262 intel_crtc_restore_mode(intel_dig_port->base.base.crtc);
Chris Wilson55b7d6e82010-09-19 09:29:33 +01001263
1264 return 0;
1265}
1266
Jesse Barnes13732ba2014-04-05 11:51:35 -07001267static void intel_hdmi_pre_enable(struct intel_encoder *encoder)
1268{
1269 struct intel_hdmi *intel_hdmi = enc_to_intel_hdmi(&encoder->base);
1270 struct intel_crtc *intel_crtc = to_intel_crtc(encoder->base.crtc);
1271 struct drm_display_mode *adjusted_mode =
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02001272 &intel_crtc->config->base.adjusted_mode;
Jesse Barnes13732ba2014-04-05 11:51:35 -07001273
Daniel Vetter4cde8a22014-04-24 23:54:56 +02001274 intel_hdmi_prepare(encoder);
1275
Daniel Vetter6897b4b2014-04-24 23:54:47 +02001276 intel_hdmi->set_infoframes(&encoder->base,
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02001277 intel_crtc->config->has_hdmi_sink,
Daniel Vetter6897b4b2014-04-24 23:54:47 +02001278 adjusted_mode);
Jesse Barnes13732ba2014-04-05 11:51:35 -07001279}
1280
Chon Ming Lee9514ac62013-10-16 17:07:41 +08001281static void vlv_hdmi_pre_enable(struct intel_encoder *encoder)
Jesse Barnes89b667f2013-04-18 14:51:36 -07001282{
1283 struct intel_digital_port *dport = enc_to_dig_port(&encoder->base);
Jesse Barnes13732ba2014-04-05 11:51:35 -07001284 struct intel_hdmi *intel_hdmi = &dport->hdmi;
Jesse Barnes89b667f2013-04-18 14:51:36 -07001285 struct drm_device *dev = encoder->base.dev;
1286 struct drm_i915_private *dev_priv = dev->dev_private;
1287 struct intel_crtc *intel_crtc =
1288 to_intel_crtc(encoder->base.crtc);
Jesse Barnes13732ba2014-04-05 11:51:35 -07001289 struct drm_display_mode *adjusted_mode =
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02001290 &intel_crtc->config->base.adjusted_mode;
Chon Ming Leee4607fc2013-11-06 14:36:35 +08001291 enum dpio_channel port = vlv_dport_to_channel(dport);
Jesse Barnes89b667f2013-04-18 14:51:36 -07001292 int pipe = intel_crtc->pipe;
1293 u32 val;
1294
Jesse Barnes89b667f2013-04-18 14:51:36 -07001295 /* Enable clock channels for this port */
Chris Wilson0980a602013-07-26 19:57:35 +01001296 mutex_lock(&dev_priv->dpio_lock);
Chon Ming Leeab3c7592013-11-07 10:43:30 +08001297 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS01_DW8(port));
Jesse Barnes89b667f2013-04-18 14:51:36 -07001298 val = 0;
1299 if (pipe)
1300 val |= (1<<21);
1301 else
1302 val &= ~(1<<21);
1303 val |= 0x001000c4;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08001304 vlv_dpio_write(dev_priv, pipe, VLV_PCS_DW8(port), val);
Jesse Barnes89b667f2013-04-18 14:51:36 -07001305
1306 /* HDMI 1.0V-2dB */
Chon Ming Leeab3c7592013-11-07 10:43:30 +08001307 vlv_dpio_write(dev_priv, pipe, VLV_TX_DW5(port), 0);
1308 vlv_dpio_write(dev_priv, pipe, VLV_TX_DW4(port), 0x2b245f5f);
1309 vlv_dpio_write(dev_priv, pipe, VLV_TX_DW2(port), 0x5578b83a);
1310 vlv_dpio_write(dev_priv, pipe, VLV_TX_DW3(port), 0x0c782040);
1311 vlv_dpio_write(dev_priv, pipe, VLV_TX3_DW4(port), 0x2b247878);
1312 vlv_dpio_write(dev_priv, pipe, VLV_PCS_DW11(port), 0x00030000);
1313 vlv_dpio_write(dev_priv, pipe, VLV_PCS_DW9(port), 0x00002000);
1314 vlv_dpio_write(dev_priv, pipe, VLV_TX_DW5(port), DPIO_TX_OCALINIT_EN);
Jesse Barnes89b667f2013-04-18 14:51:36 -07001315
1316 /* Program lane clock */
Chon Ming Leeab3c7592013-11-07 10:43:30 +08001317 vlv_dpio_write(dev_priv, pipe, VLV_PCS_DW14(port), 0x00760018);
1318 vlv_dpio_write(dev_priv, pipe, VLV_PCS_DW23(port), 0x00400888);
Chris Wilson0980a602013-07-26 19:57:35 +01001319 mutex_unlock(&dev_priv->dpio_lock);
Jani Nikulab76cf762013-07-30 12:20:31 +03001320
Daniel Vetter6897b4b2014-04-24 23:54:47 +02001321 intel_hdmi->set_infoframes(&encoder->base,
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02001322 intel_crtc->config->has_hdmi_sink,
Daniel Vetter6897b4b2014-04-24 23:54:47 +02001323 adjusted_mode);
Jesse Barnes13732ba2014-04-05 11:51:35 -07001324
Jani Nikulab76cf762013-07-30 12:20:31 +03001325 intel_enable_hdmi(encoder);
1326
Chon Ming Leee4607fc2013-11-06 14:36:35 +08001327 vlv_wait_port_ready(dev_priv, dport);
Jesse Barnes89b667f2013-04-18 14:51:36 -07001328}
1329
Chon Ming Lee9514ac62013-10-16 17:07:41 +08001330static void vlv_hdmi_pre_pll_enable(struct intel_encoder *encoder)
Jesse Barnes89b667f2013-04-18 14:51:36 -07001331{
1332 struct intel_digital_port *dport = enc_to_dig_port(&encoder->base);
1333 struct drm_device *dev = encoder->base.dev;
1334 struct drm_i915_private *dev_priv = dev->dev_private;
Chon Ming Lee5e69f972013-09-05 20:41:49 +08001335 struct intel_crtc *intel_crtc =
1336 to_intel_crtc(encoder->base.crtc);
Chon Ming Leee4607fc2013-11-06 14:36:35 +08001337 enum dpio_channel port = vlv_dport_to_channel(dport);
Chon Ming Lee5e69f972013-09-05 20:41:49 +08001338 int pipe = intel_crtc->pipe;
Jesse Barnes89b667f2013-04-18 14:51:36 -07001339
Daniel Vetter4cde8a22014-04-24 23:54:56 +02001340 intel_hdmi_prepare(encoder);
1341
Jesse Barnes89b667f2013-04-18 14:51:36 -07001342 /* Program Tx lane resets to default */
Chris Wilson0980a602013-07-26 19:57:35 +01001343 mutex_lock(&dev_priv->dpio_lock);
Chon Ming Leeab3c7592013-11-07 10:43:30 +08001344 vlv_dpio_write(dev_priv, pipe, VLV_PCS_DW0(port),
Jesse Barnes89b667f2013-04-18 14:51:36 -07001345 DPIO_PCS_TX_LANE2_RESET |
1346 DPIO_PCS_TX_LANE1_RESET);
Chon Ming Leeab3c7592013-11-07 10:43:30 +08001347 vlv_dpio_write(dev_priv, pipe, VLV_PCS_DW1(port),
Jesse Barnes89b667f2013-04-18 14:51:36 -07001348 DPIO_PCS_CLK_CRI_RXEB_EIOS_EN |
1349 DPIO_PCS_CLK_CRI_RXDIGFILTSG_EN |
1350 (1<<DPIO_PCS_CLK_DATAWIDTH_SHIFT) |
1351 DPIO_PCS_CLK_SOFT_RESET);
1352
1353 /* Fix up inter-pair skew failure */
Chon Ming Leeab3c7592013-11-07 10:43:30 +08001354 vlv_dpio_write(dev_priv, pipe, VLV_PCS_DW12(port), 0x00750f00);
1355 vlv_dpio_write(dev_priv, pipe, VLV_TX_DW11(port), 0x00001500);
1356 vlv_dpio_write(dev_priv, pipe, VLV_TX_DW14(port), 0x40400000);
Jesse Barnes89b667f2013-04-18 14:51:36 -07001357
Chon Ming Leeab3c7592013-11-07 10:43:30 +08001358 vlv_dpio_write(dev_priv, pipe, VLV_PCS_DW9(port), 0x00002000);
1359 vlv_dpio_write(dev_priv, pipe, VLV_TX_DW5(port), DPIO_TX_OCALINIT_EN);
Chris Wilson0980a602013-07-26 19:57:35 +01001360 mutex_unlock(&dev_priv->dpio_lock);
Jesse Barnes89b667f2013-04-18 14:51:36 -07001361}
1362
Ville Syrjälä9197c882014-04-09 13:29:05 +03001363static void chv_hdmi_pre_pll_enable(struct intel_encoder *encoder)
1364{
1365 struct intel_digital_port *dport = enc_to_dig_port(&encoder->base);
1366 struct drm_device *dev = encoder->base.dev;
1367 struct drm_i915_private *dev_priv = dev->dev_private;
1368 struct intel_crtc *intel_crtc =
1369 to_intel_crtc(encoder->base.crtc);
1370 enum dpio_channel ch = vlv_dport_to_channel(dport);
1371 enum pipe pipe = intel_crtc->pipe;
1372 u32 val;
1373
Ville Syrjälä625695f2014-06-28 02:04:02 +03001374 intel_hdmi_prepare(encoder);
1375
Ville Syrjälä9197c882014-04-09 13:29:05 +03001376 mutex_lock(&dev_priv->dpio_lock);
1377
Ville Syrjäläb9e5ac32014-05-27 16:30:18 +03001378 /* program left/right clock distribution */
1379 if (pipe != PIPE_B) {
1380 val = vlv_dpio_read(dev_priv, pipe, _CHV_CMN_DW5_CH0);
1381 val &= ~(CHV_BUFLEFTENA1_MASK | CHV_BUFRIGHTENA1_MASK);
1382 if (ch == DPIO_CH0)
1383 val |= CHV_BUFLEFTENA1_FORCE;
1384 if (ch == DPIO_CH1)
1385 val |= CHV_BUFRIGHTENA1_FORCE;
1386 vlv_dpio_write(dev_priv, pipe, _CHV_CMN_DW5_CH0, val);
1387 } else {
1388 val = vlv_dpio_read(dev_priv, pipe, _CHV_CMN_DW1_CH1);
1389 val &= ~(CHV_BUFLEFTENA2_MASK | CHV_BUFRIGHTENA2_MASK);
1390 if (ch == DPIO_CH0)
1391 val |= CHV_BUFLEFTENA2_FORCE;
1392 if (ch == DPIO_CH1)
1393 val |= CHV_BUFRIGHTENA2_FORCE;
1394 vlv_dpio_write(dev_priv, pipe, _CHV_CMN_DW1_CH1, val);
1395 }
1396
Ville Syrjälä9197c882014-04-09 13:29:05 +03001397 /* program clock channel usage */
1398 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS01_DW8(ch));
1399 val |= CHV_PCS_USEDCLKCHANNEL_OVRRIDE;
1400 if (pipe != PIPE_B)
1401 val &= ~CHV_PCS_USEDCLKCHANNEL;
1402 else
1403 val |= CHV_PCS_USEDCLKCHANNEL;
1404 vlv_dpio_write(dev_priv, pipe, VLV_PCS01_DW8(ch), val);
1405
1406 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS23_DW8(ch));
1407 val |= CHV_PCS_USEDCLKCHANNEL_OVRRIDE;
1408 if (pipe != PIPE_B)
1409 val &= ~CHV_PCS_USEDCLKCHANNEL;
1410 else
1411 val |= CHV_PCS_USEDCLKCHANNEL;
1412 vlv_dpio_write(dev_priv, pipe, VLV_PCS23_DW8(ch), val);
1413
1414 /*
1415 * This a a bit weird since generally CL
1416 * matches the pipe, but here we need to
1417 * pick the CL based on the port.
1418 */
1419 val = vlv_dpio_read(dev_priv, pipe, CHV_CMN_DW19(ch));
1420 if (pipe != PIPE_B)
1421 val &= ~CHV_CMN_USEDCLKCHANNEL;
1422 else
1423 val |= CHV_CMN_USEDCLKCHANNEL;
1424 vlv_dpio_write(dev_priv, pipe, CHV_CMN_DW19(ch), val);
1425
1426 mutex_unlock(&dev_priv->dpio_lock);
1427}
1428
Chon Ming Lee9514ac62013-10-16 17:07:41 +08001429static void vlv_hdmi_post_disable(struct intel_encoder *encoder)
Jesse Barnes89b667f2013-04-18 14:51:36 -07001430{
1431 struct intel_digital_port *dport = enc_to_dig_port(&encoder->base);
1432 struct drm_i915_private *dev_priv = encoder->base.dev->dev_private;
Chon Ming Lee5e69f972013-09-05 20:41:49 +08001433 struct intel_crtc *intel_crtc =
1434 to_intel_crtc(encoder->base.crtc);
Chon Ming Leee4607fc2013-11-06 14:36:35 +08001435 enum dpio_channel port = vlv_dport_to_channel(dport);
Chon Ming Lee5e69f972013-09-05 20:41:49 +08001436 int pipe = intel_crtc->pipe;
Jesse Barnes89b667f2013-04-18 14:51:36 -07001437
1438 /* Reset lanes to avoid HDMI flicker (VLV w/a) */
1439 mutex_lock(&dev_priv->dpio_lock);
Chon Ming Leeab3c7592013-11-07 10:43:30 +08001440 vlv_dpio_write(dev_priv, pipe, VLV_PCS_DW0(port), 0x00000000);
1441 vlv_dpio_write(dev_priv, pipe, VLV_PCS_DW1(port), 0x00e00060);
Jesse Barnes89b667f2013-04-18 14:51:36 -07001442 mutex_unlock(&dev_priv->dpio_lock);
1443}
1444
Ville Syrjälä580d3812014-04-09 13:29:00 +03001445static void chv_hdmi_post_disable(struct intel_encoder *encoder)
1446{
1447 struct intel_digital_port *dport = enc_to_dig_port(&encoder->base);
1448 struct drm_device *dev = encoder->base.dev;
1449 struct drm_i915_private *dev_priv = dev->dev_private;
1450 struct intel_crtc *intel_crtc =
1451 to_intel_crtc(encoder->base.crtc);
1452 enum dpio_channel ch = vlv_dport_to_channel(dport);
1453 enum pipe pipe = intel_crtc->pipe;
1454 u32 val;
1455
1456 mutex_lock(&dev_priv->dpio_lock);
1457
1458 /* Propagate soft reset to data lane reset */
Ville Syrjälä97fd4d52014-04-09 13:29:02 +03001459 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS01_DW1(ch));
Ville Syrjäläd2152b22014-04-28 14:15:24 +03001460 val |= CHV_PCS_REQ_SOFTRESET_EN;
Ville Syrjälä97fd4d52014-04-09 13:29:02 +03001461 vlv_dpio_write(dev_priv, pipe, VLV_PCS01_DW1(ch), val);
Ville Syrjäläd2152b22014-04-28 14:15:24 +03001462
Ville Syrjälä97fd4d52014-04-09 13:29:02 +03001463 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS23_DW1(ch));
1464 val |= CHV_PCS_REQ_SOFTRESET_EN;
1465 vlv_dpio_write(dev_priv, pipe, VLV_PCS23_DW1(ch), val);
1466
1467 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS01_DW0(ch));
Ville Syrjälä580d3812014-04-09 13:29:00 +03001468 val &= ~(DPIO_PCS_TX_LANE2_RESET | DPIO_PCS_TX_LANE1_RESET);
Ville Syrjälä97fd4d52014-04-09 13:29:02 +03001469 vlv_dpio_write(dev_priv, pipe, VLV_PCS01_DW0(ch), val);
1470
1471 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS23_DW0(ch));
1472 val &= ~(DPIO_PCS_TX_LANE2_RESET | DPIO_PCS_TX_LANE1_RESET);
1473 vlv_dpio_write(dev_priv, pipe, VLV_PCS23_DW0(ch), val);
Ville Syrjälä580d3812014-04-09 13:29:00 +03001474
1475 mutex_unlock(&dev_priv->dpio_lock);
1476}
1477
Chon Ming Leee4a1d842014-04-09 13:28:20 +03001478static void chv_hdmi_pre_enable(struct intel_encoder *encoder)
1479{
1480 struct intel_digital_port *dport = enc_to_dig_port(&encoder->base);
Clint Taylorb4eb1562014-11-21 11:13:02 -08001481 struct intel_hdmi *intel_hdmi = &dport->hdmi;
Chon Ming Leee4a1d842014-04-09 13:28:20 +03001482 struct drm_device *dev = encoder->base.dev;
1483 struct drm_i915_private *dev_priv = dev->dev_private;
1484 struct intel_crtc *intel_crtc =
1485 to_intel_crtc(encoder->base.crtc);
Clint Taylorb4eb1562014-11-21 11:13:02 -08001486 struct drm_display_mode *adjusted_mode =
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02001487 &intel_crtc->config->base.adjusted_mode;
Chon Ming Leee4a1d842014-04-09 13:28:20 +03001488 enum dpio_channel ch = vlv_dport_to_channel(dport);
1489 int pipe = intel_crtc->pipe;
1490 int data, i;
1491 u32 val;
1492
Chon Ming Leee4a1d842014-04-09 13:28:20 +03001493 mutex_lock(&dev_priv->dpio_lock);
Ville Syrjälä949c1d42014-04-09 13:28:58 +03001494
Ville Syrjälä570e2a72014-08-18 14:42:46 +03001495 /* allow hardware to manage TX FIFO reset source */
1496 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS01_DW11(ch));
1497 val &= ~DPIO_LANEDESKEW_STRAP_OVRD;
1498 vlv_dpio_write(dev_priv, pipe, VLV_PCS01_DW11(ch), val);
1499
1500 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS23_DW11(ch));
1501 val &= ~DPIO_LANEDESKEW_STRAP_OVRD;
1502 vlv_dpio_write(dev_priv, pipe, VLV_PCS23_DW11(ch), val);
1503
Ville Syrjälä949c1d42014-04-09 13:28:58 +03001504 /* Deassert soft data lane reset*/
Ville Syrjälä97fd4d52014-04-09 13:29:02 +03001505 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS01_DW1(ch));
Ville Syrjäläd2152b22014-04-28 14:15:24 +03001506 val |= CHV_PCS_REQ_SOFTRESET_EN;
Ville Syrjälä97fd4d52014-04-09 13:29:02 +03001507 vlv_dpio_write(dev_priv, pipe, VLV_PCS01_DW1(ch), val);
Ville Syrjäläd2152b22014-04-28 14:15:24 +03001508
Ville Syrjälä97fd4d52014-04-09 13:29:02 +03001509 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS23_DW1(ch));
1510 val |= CHV_PCS_REQ_SOFTRESET_EN;
1511 vlv_dpio_write(dev_priv, pipe, VLV_PCS23_DW1(ch), val);
1512
1513 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS01_DW0(ch));
Ville Syrjälä949c1d42014-04-09 13:28:58 +03001514 val |= (DPIO_PCS_TX_LANE2_RESET | DPIO_PCS_TX_LANE1_RESET);
Ville Syrjälä97fd4d52014-04-09 13:29:02 +03001515 vlv_dpio_write(dev_priv, pipe, VLV_PCS01_DW0(ch), val);
1516
1517 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS23_DW0(ch));
1518 val |= (DPIO_PCS_TX_LANE2_RESET | DPIO_PCS_TX_LANE1_RESET);
1519 vlv_dpio_write(dev_priv, pipe, VLV_PCS23_DW0(ch), val);
Ville Syrjälä949c1d42014-04-09 13:28:58 +03001520
1521 /* Program Tx latency optimal setting */
Chon Ming Leee4a1d842014-04-09 13:28:20 +03001522 for (i = 0; i < 4; i++) {
1523 /* Set the latency optimal bit */
1524 data = (i == 1) ? 0x0 : 0x6;
1525 vlv_dpio_write(dev_priv, pipe, CHV_TX_DW11(ch, i),
1526 data << DPIO_FRC_LATENCY_SHFIT);
1527
1528 /* Set the upar bit */
1529 data = (i == 1) ? 0x0 : 0x1;
1530 vlv_dpio_write(dev_priv, pipe, CHV_TX_DW14(ch, i),
1531 data << DPIO_UPAR_SHIFT);
1532 }
1533
1534 /* Data lane stagger programming */
1535 /* FIXME: Fix up value only after power analysis */
1536
1537 /* Clear calc init */
Ville Syrjälä1966e592014-04-09 13:29:04 +03001538 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS01_DW10(ch));
1539 val &= ~(DPIO_PCS_SWING_CALC_TX0_TX2 | DPIO_PCS_SWING_CALC_TX1_TX3);
Ville Syrjäläa02ef3c2014-08-18 14:42:45 +03001540 val &= ~(DPIO_PCS_TX1DEEMP_MASK | DPIO_PCS_TX2DEEMP_MASK);
1541 val |= DPIO_PCS_TX1DEEMP_9P5 | DPIO_PCS_TX2DEEMP_9P5;
Ville Syrjälä1966e592014-04-09 13:29:04 +03001542 vlv_dpio_write(dev_priv, pipe, VLV_PCS01_DW10(ch), val);
1543
1544 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS23_DW10(ch));
1545 val &= ~(DPIO_PCS_SWING_CALC_TX0_TX2 | DPIO_PCS_SWING_CALC_TX1_TX3);
Ville Syrjäläa02ef3c2014-08-18 14:42:45 +03001546 val &= ~(DPIO_PCS_TX1DEEMP_MASK | DPIO_PCS_TX2DEEMP_MASK);
1547 val |= DPIO_PCS_TX1DEEMP_9P5 | DPIO_PCS_TX2DEEMP_9P5;
Ville Syrjälä1966e592014-04-09 13:29:04 +03001548 vlv_dpio_write(dev_priv, pipe, VLV_PCS23_DW10(ch), val);
Chon Ming Leee4a1d842014-04-09 13:28:20 +03001549
Ville Syrjäläa02ef3c2014-08-18 14:42:45 +03001550 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS01_DW9(ch));
1551 val &= ~(DPIO_PCS_TX1MARGIN_MASK | DPIO_PCS_TX2MARGIN_MASK);
1552 val |= DPIO_PCS_TX1MARGIN_000 | DPIO_PCS_TX2MARGIN_000;
1553 vlv_dpio_write(dev_priv, pipe, VLV_PCS01_DW9(ch), val);
1554
1555 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS23_DW9(ch));
1556 val &= ~(DPIO_PCS_TX1MARGIN_MASK | DPIO_PCS_TX2MARGIN_MASK);
1557 val |= DPIO_PCS_TX1MARGIN_000 | DPIO_PCS_TX2MARGIN_000;
1558 vlv_dpio_write(dev_priv, pipe, VLV_PCS23_DW9(ch), val);
1559
Chon Ming Leee4a1d842014-04-09 13:28:20 +03001560 /* FIXME: Program the support xxx V-dB */
1561 /* Use 800mV-0dB */
Ville Syrjäläf72df8d2014-04-09 13:29:03 +03001562 for (i = 0; i < 4; i++) {
1563 val = vlv_dpio_read(dev_priv, pipe, CHV_TX_DW4(ch, i));
1564 val &= ~DPIO_SWING_DEEMPH9P5_MASK;
1565 val |= 128 << DPIO_SWING_DEEMPH9P5_SHIFT;
1566 vlv_dpio_write(dev_priv, pipe, CHV_TX_DW4(ch, i), val);
1567 }
Chon Ming Leee4a1d842014-04-09 13:28:20 +03001568
Ville Syrjäläf72df8d2014-04-09 13:29:03 +03001569 for (i = 0; i < 4; i++) {
1570 val = vlv_dpio_read(dev_priv, pipe, CHV_TX_DW2(ch, i));
Ville Syrjälä1fb44502014-06-28 02:04:03 +03001571 val &= ~DPIO_SWING_MARGIN000_MASK;
1572 val |= 102 << DPIO_SWING_MARGIN000_SHIFT;
Ville Syrjäläf72df8d2014-04-09 13:29:03 +03001573 vlv_dpio_write(dev_priv, pipe, CHV_TX_DW2(ch, i), val);
1574 }
Chon Ming Leee4a1d842014-04-09 13:28:20 +03001575
1576 /* Disable unique transition scale */
Ville Syrjäläf72df8d2014-04-09 13:29:03 +03001577 for (i = 0; i < 4; i++) {
1578 val = vlv_dpio_read(dev_priv, pipe, CHV_TX_DW3(ch, i));
1579 val &= ~DPIO_TX_UNIQ_TRANS_SCALE_EN;
1580 vlv_dpio_write(dev_priv, pipe, CHV_TX_DW3(ch, i), val);
1581 }
Chon Ming Leee4a1d842014-04-09 13:28:20 +03001582
1583 /* Additional steps for 1200mV-0dB */
1584#if 0
1585 val = vlv_dpio_read(dev_priv, pipe, VLV_TX_DW3(ch));
1586 if (ch)
1587 val |= DPIO_TX_UNIQ_TRANS_SCALE_CH1;
1588 else
1589 val |= DPIO_TX_UNIQ_TRANS_SCALE_CH0;
1590 vlv_dpio_write(dev_priv, pipe, VLV_TX_DW3(ch), val);
1591
1592 vlv_dpio_write(dev_priv, pipe, VLV_TX_DW2(ch),
1593 vlv_dpio_read(dev_priv, pipe, VLV_TX_DW2(ch)) |
1594 (0x9a << DPIO_UNIQ_TRANS_SCALE_SHIFT));
1595#endif
1596 /* Start swing calculation */
Ville Syrjälä1966e592014-04-09 13:29:04 +03001597 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS01_DW10(ch));
1598 val |= DPIO_PCS_SWING_CALC_TX0_TX2 | DPIO_PCS_SWING_CALC_TX1_TX3;
1599 vlv_dpio_write(dev_priv, pipe, VLV_PCS01_DW10(ch), val);
1600
1601 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS23_DW10(ch));
1602 val |= DPIO_PCS_SWING_CALC_TX0_TX2 | DPIO_PCS_SWING_CALC_TX1_TX3;
1603 vlv_dpio_write(dev_priv, pipe, VLV_PCS23_DW10(ch), val);
Chon Ming Leee4a1d842014-04-09 13:28:20 +03001604
1605 /* LRC Bypass */
1606 val = vlv_dpio_read(dev_priv, pipe, CHV_CMN_DW30);
1607 val |= DPIO_LRC_BYPASS;
1608 vlv_dpio_write(dev_priv, pipe, CHV_CMN_DW30, val);
1609
1610 mutex_unlock(&dev_priv->dpio_lock);
1611
Clint Taylorb4eb1562014-11-21 11:13:02 -08001612 intel_hdmi->set_infoframes(&encoder->base,
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02001613 intel_crtc->config->has_hdmi_sink,
Clint Taylorb4eb1562014-11-21 11:13:02 -08001614 adjusted_mode);
1615
Chon Ming Leee4a1d842014-04-09 13:28:20 +03001616 intel_enable_hdmi(encoder);
1617
1618 vlv_wait_port_ready(dev_priv, dport);
1619}
1620
Eric Anholt7d573822009-01-02 13:33:00 -08001621static void intel_hdmi_destroy(struct drm_connector *connector)
1622{
Chris Wilson10e972d2014-09-04 21:43:45 +01001623 kfree(to_intel_connector(connector)->detect_edid);
Eric Anholt7d573822009-01-02 13:33:00 -08001624 drm_connector_cleanup(connector);
Zhenyu Wang674e2d02010-03-29 15:57:42 +08001625 kfree(connector);
Eric Anholt7d573822009-01-02 13:33:00 -08001626}
1627
Eric Anholt7d573822009-01-02 13:33:00 -08001628static const struct drm_connector_funcs intel_hdmi_connector_funcs = {
Daniel Vetter5ab432e2012-06-30 08:59:56 +02001629 .dpms = intel_connector_dpms,
Eric Anholt7d573822009-01-02 13:33:00 -08001630 .detect = intel_hdmi_detect,
Chris Wilson953ece6972014-09-02 20:04:01 +01001631 .force = intel_hdmi_force,
Eric Anholt7d573822009-01-02 13:33:00 -08001632 .fill_modes = drm_helper_probe_single_connector_modes,
Chris Wilson55b7d6e82010-09-19 09:29:33 +01001633 .set_property = intel_hdmi_set_property,
Matt Roper2545e4a2015-01-22 16:51:27 -08001634 .atomic_get_property = intel_connector_atomic_get_property,
Eric Anholt7d573822009-01-02 13:33:00 -08001635 .destroy = intel_hdmi_destroy,
Matt Roperc6f95f22015-01-22 16:50:32 -08001636 .atomic_destroy_state = drm_atomic_helper_connector_destroy_state,
Ander Conselvan de Oliveira98969722015-03-20 16:18:06 +02001637 .atomic_duplicate_state = drm_atomic_helper_connector_duplicate_state,
Eric Anholt7d573822009-01-02 13:33:00 -08001638};
1639
1640static const struct drm_connector_helper_funcs intel_hdmi_connector_helper_funcs = {
1641 .get_modes = intel_hdmi_get_modes,
1642 .mode_valid = intel_hdmi_mode_valid,
Chris Wilsondf0e9242010-09-09 16:20:55 +01001643 .best_encoder = intel_best_encoder,
Eric Anholt7d573822009-01-02 13:33:00 -08001644};
1645
Eric Anholt7d573822009-01-02 13:33:00 -08001646static const struct drm_encoder_funcs intel_hdmi_enc_funcs = {
Chris Wilsonea5b2132010-08-04 13:50:23 +01001647 .destroy = intel_encoder_destroy,
Eric Anholt7d573822009-01-02 13:33:00 -08001648};
1649
Chris Wilson55b7d6e82010-09-19 09:29:33 +01001650static void
Vandana Kannan94a11dd2014-06-11 11:06:01 +05301651intel_attach_aspect_ratio_property(struct drm_connector *connector)
1652{
1653 if (!drm_mode_create_aspect_ratio_property(connector->dev))
1654 drm_object_attach_property(&connector->base,
1655 connector->dev->mode_config.aspect_ratio_property,
1656 DRM_MODE_PICTURE_ASPECT_NONE);
1657}
1658
1659static void
Chris Wilson55b7d6e82010-09-19 09:29:33 +01001660intel_hdmi_add_properties(struct intel_hdmi *intel_hdmi, struct drm_connector *connector)
1661{
Chris Wilson3f43c482011-05-12 22:17:24 +01001662 intel_attach_force_audio_property(connector);
Chris Wilsone953fd72011-02-21 22:23:52 +00001663 intel_attach_broadcast_rgb_property(connector);
Ville Syrjälä55bc60d2013-01-17 16:31:29 +02001664 intel_hdmi->color_range_auto = true;
Vandana Kannan94a11dd2014-06-11 11:06:01 +05301665 intel_attach_aspect_ratio_property(connector);
1666 intel_hdmi->aspect_ratio = HDMI_PICTURE_ASPECT_NONE;
Chris Wilson55b7d6e82010-09-19 09:29:33 +01001667}
1668
Paulo Zanoni00c09d72012-10-26 19:05:52 -02001669void intel_hdmi_init_connector(struct intel_digital_port *intel_dig_port,
1670 struct intel_connector *intel_connector)
Eric Anholt7d573822009-01-02 13:33:00 -08001671{
Paulo Zanonib9cb2342012-10-26 19:05:47 -02001672 struct drm_connector *connector = &intel_connector->base;
1673 struct intel_hdmi *intel_hdmi = &intel_dig_port->hdmi;
1674 struct intel_encoder *intel_encoder = &intel_dig_port->base;
1675 struct drm_device *dev = intel_encoder->base.dev;
Eric Anholt7d573822009-01-02 13:33:00 -08001676 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanoni174edf12012-10-26 19:05:50 -02001677 enum port port = intel_dig_port->port;
Eric Anholt7d573822009-01-02 13:33:00 -08001678
Eric Anholt7d573822009-01-02 13:33:00 -08001679 drm_connector_init(dev, connector, &intel_hdmi_connector_funcs,
Adam Jackson8d911042009-09-23 15:08:29 -04001680 DRM_MODE_CONNECTOR_HDMIA);
Eric Anholt7d573822009-01-02 13:33:00 -08001681 drm_connector_helper_add(connector, &intel_hdmi_connector_helper_funcs);
1682
Peter Rossc3febcc2012-01-28 14:49:26 +01001683 connector->interlace_allowed = 1;
Eric Anholt7d573822009-01-02 13:33:00 -08001684 connector->doublescan_allowed = 0;
Damien Lespiau573e74a2013-09-25 16:45:40 +01001685 connector->stereo_allowed = 1;
Eric Anholt7d573822009-01-02 13:33:00 -08001686
Daniel Vetter08d644a2012-07-12 20:19:59 +02001687 switch (port) {
1688 case PORT_B:
Jani Nikula4c272832015-04-01 10:58:05 +03001689 if (IS_BROXTON(dev_priv))
1690 intel_hdmi->ddc_bus = GMBUS_PIN_1_BXT;
1691 else
1692 intel_hdmi->ddc_bus = GMBUS_PIN_DPB;
Egbert Eich1d843f92013-02-25 12:06:49 -05001693 intel_encoder->hpd_pin = HPD_PORT_B;
Daniel Vetter08d644a2012-07-12 20:19:59 +02001694 break;
1695 case PORT_C:
Jani Nikula4c272832015-04-01 10:58:05 +03001696 if (IS_BROXTON(dev_priv))
1697 intel_hdmi->ddc_bus = GMBUS_PIN_2_BXT;
1698 else
1699 intel_hdmi->ddc_bus = GMBUS_PIN_DPC;
Egbert Eich1d843f92013-02-25 12:06:49 -05001700 intel_encoder->hpd_pin = HPD_PORT_C;
Daniel Vetter08d644a2012-07-12 20:19:59 +02001701 break;
1702 case PORT_D:
Jani Nikula4c272832015-04-01 10:58:05 +03001703 if (WARN_ON(IS_BROXTON(dev_priv)))
1704 intel_hdmi->ddc_bus = GMBUS_PIN_DISABLED;
1705 else if (IS_CHERRYVIEW(dev_priv))
Jani Nikula988c7012015-03-27 00:20:19 +02001706 intel_hdmi->ddc_bus = GMBUS_PIN_DPD_CHV;
Ville Syrjäläc0c35322014-04-09 13:28:52 +03001707 else
Jani Nikula988c7012015-03-27 00:20:19 +02001708 intel_hdmi->ddc_bus = GMBUS_PIN_DPD;
Egbert Eich1d843f92013-02-25 12:06:49 -05001709 intel_encoder->hpd_pin = HPD_PORT_D;
Daniel Vetter08d644a2012-07-12 20:19:59 +02001710 break;
1711 case PORT_A:
Egbert Eich1d843f92013-02-25 12:06:49 -05001712 intel_encoder->hpd_pin = HPD_PORT_A;
Daniel Vetter08d644a2012-07-12 20:19:59 +02001713 /* Internal port only for eDP. */
1714 default:
Eugeni Dodonov6e4c1672012-05-09 15:37:13 -03001715 BUG();
Ma Lingf8aed702009-08-24 13:50:24 +08001716 }
Eric Anholt7d573822009-01-02 13:33:00 -08001717
Jesse Barnes7637bfd2013-03-08 10:46:01 -08001718 if (IS_VALLEYVIEW(dev)) {
Shobhit Kumar90b107c2012-03-28 13:39:32 -07001719 intel_hdmi->write_infoframe = vlv_write_infoframe;
Paulo Zanoni687f4d02012-05-28 16:42:48 -03001720 intel_hdmi->set_infoframes = vlv_set_infoframes;
Jesse Barnese43823e2014-11-05 14:26:08 -08001721 intel_hdmi->infoframe_enabled = vlv_infoframe_enabled;
Sonika Jindalb98856a2014-07-22 11:13:46 +05301722 } else if (IS_G4X(dev)) {
Jesse Barnes7637bfd2013-03-08 10:46:01 -08001723 intel_hdmi->write_infoframe = g4x_write_infoframe;
1724 intel_hdmi->set_infoframes = g4x_set_infoframes;
Jesse Barnese43823e2014-11-05 14:26:08 -08001725 intel_hdmi->infoframe_enabled = g4x_infoframe_enabled;
Paulo Zanoni22b8bf12013-02-18 19:00:23 -03001726 } else if (HAS_DDI(dev)) {
Eugeni Dodonov8c5f5f72012-05-10 10:18:02 -03001727 intel_hdmi->write_infoframe = hsw_write_infoframe;
Paulo Zanoni687f4d02012-05-28 16:42:48 -03001728 intel_hdmi->set_infoframes = hsw_set_infoframes;
Jesse Barnese43823e2014-11-05 14:26:08 -08001729 intel_hdmi->infoframe_enabled = hsw_infoframe_enabled;
Paulo Zanonifdf12502012-05-04 17:18:24 -03001730 } else if (HAS_PCH_IBX(dev)) {
1731 intel_hdmi->write_infoframe = ibx_write_infoframe;
Paulo Zanoni687f4d02012-05-28 16:42:48 -03001732 intel_hdmi->set_infoframes = ibx_set_infoframes;
Jesse Barnese43823e2014-11-05 14:26:08 -08001733 intel_hdmi->infoframe_enabled = ibx_infoframe_enabled;
Paulo Zanonifdf12502012-05-04 17:18:24 -03001734 } else {
1735 intel_hdmi->write_infoframe = cpt_write_infoframe;
Paulo Zanoni687f4d02012-05-28 16:42:48 -03001736 intel_hdmi->set_infoframes = cpt_set_infoframes;
Jesse Barnese43823e2014-11-05 14:26:08 -08001737 intel_hdmi->infoframe_enabled = cpt_infoframe_enabled;
Jesse Barnes64a8fc02011-09-22 11:16:00 +05301738 }
Jesse Barnes45187ac2011-08-03 09:22:55 -07001739
Paulo Zanoniaffa9352012-11-23 15:30:39 -02001740 if (HAS_DDI(dev))
Paulo Zanonibcbc8892012-10-26 19:05:51 -02001741 intel_connector->get_hw_state = intel_ddi_connector_get_hw_state;
1742 else
1743 intel_connector->get_hw_state = intel_connector_get_hw_state;
Imre Deak4932e2c2014-02-11 17:12:48 +02001744 intel_connector->unregister = intel_connector_unregister;
Paulo Zanonib9cb2342012-10-26 19:05:47 -02001745
1746 intel_hdmi_add_properties(intel_hdmi, connector);
1747
1748 intel_connector_attach_encoder(intel_connector, intel_encoder);
Thomas Wood34ea3d32014-05-29 16:57:41 +01001749 drm_connector_register(connector);
Paulo Zanonib9cb2342012-10-26 19:05:47 -02001750
1751 /* For G4X desktop chip, PEG_BAND_GAP_DATA 3:0 must first be written
1752 * 0xd. Failure to do so will result in spurious interrupts being
1753 * generated on the port when a cable is not attached.
1754 */
1755 if (IS_G4X(dev) && !IS_GM45(dev)) {
1756 u32 temp = I915_READ(PEG_BAND_GAP_DATA);
1757 I915_WRITE(PEG_BAND_GAP_DATA, (temp & ~0xf) | 0xd);
1758 }
1759}
1760
Paulo Zanonib242b7f2013-02-18 19:00:26 -03001761void intel_hdmi_init(struct drm_device *dev, int hdmi_reg, enum port port)
Paulo Zanonib9cb2342012-10-26 19:05:47 -02001762{
1763 struct intel_digital_port *intel_dig_port;
1764 struct intel_encoder *intel_encoder;
Paulo Zanonib9cb2342012-10-26 19:05:47 -02001765 struct intel_connector *intel_connector;
1766
Daniel Vetterb14c5672013-09-19 12:18:32 +02001767 intel_dig_port = kzalloc(sizeof(*intel_dig_port), GFP_KERNEL);
Paulo Zanonib9cb2342012-10-26 19:05:47 -02001768 if (!intel_dig_port)
1769 return;
1770
Ander Conselvan de Oliveira9bdbd0b2015-04-10 10:59:10 +03001771 intel_connector = intel_connector_alloc();
Paulo Zanonib9cb2342012-10-26 19:05:47 -02001772 if (!intel_connector) {
1773 kfree(intel_dig_port);
1774 return;
1775 }
1776
1777 intel_encoder = &intel_dig_port->base;
Paulo Zanonib9cb2342012-10-26 19:05:47 -02001778
1779 drm_encoder_init(dev, &intel_encoder->base, &intel_hdmi_enc_funcs,
1780 DRM_MODE_ENCODER_TMDS);
Paulo Zanoni00c09d72012-10-26 19:05:52 -02001781
Daniel Vetter5bfe2ac2013-03-27 00:44:55 +01001782 intel_encoder->compute_config = intel_hdmi_compute_config;
Paulo Zanoni00c09d72012-10-26 19:05:52 -02001783 intel_encoder->disable = intel_disable_hdmi;
1784 intel_encoder->get_hw_state = intel_hdmi_get_hw_state;
Jesse Barnes045ac3b2013-05-14 17:08:26 -07001785 intel_encoder->get_config = intel_hdmi_get_config;
Chon Ming Leee4a1d842014-04-09 13:28:20 +03001786 if (IS_CHERRYVIEW(dev)) {
Ville Syrjälä9197c882014-04-09 13:29:05 +03001787 intel_encoder->pre_pll_enable = chv_hdmi_pre_pll_enable;
Chon Ming Leee4a1d842014-04-09 13:28:20 +03001788 intel_encoder->pre_enable = chv_hdmi_pre_enable;
1789 intel_encoder->enable = vlv_enable_hdmi;
Ville Syrjälä580d3812014-04-09 13:29:00 +03001790 intel_encoder->post_disable = chv_hdmi_post_disable;
Chon Ming Leee4a1d842014-04-09 13:28:20 +03001791 } else if (IS_VALLEYVIEW(dev)) {
Chon Ming Lee9514ac62013-10-16 17:07:41 +08001792 intel_encoder->pre_pll_enable = vlv_hdmi_pre_pll_enable;
1793 intel_encoder->pre_enable = vlv_hdmi_pre_enable;
Jani Nikulab76cf762013-07-30 12:20:31 +03001794 intel_encoder->enable = vlv_enable_hdmi;
Chon Ming Lee9514ac62013-10-16 17:07:41 +08001795 intel_encoder->post_disable = vlv_hdmi_post_disable;
Jani Nikulab76cf762013-07-30 12:20:31 +03001796 } else {
Jesse Barnes13732ba2014-04-05 11:51:35 -07001797 intel_encoder->pre_enable = intel_hdmi_pre_enable;
Jani Nikulab76cf762013-07-30 12:20:31 +03001798 intel_encoder->enable = intel_enable_hdmi;
Jesse Barnes89b667f2013-04-18 14:51:36 -07001799 }
Daniel Vetter5ab432e2012-06-30 08:59:56 +02001800
Paulo Zanonib9cb2342012-10-26 19:05:47 -02001801 intel_encoder->type = INTEL_OUTPUT_HDMI;
Ville Syrjälä882ec382014-04-28 14:07:43 +03001802 if (IS_CHERRYVIEW(dev)) {
1803 if (port == PORT_D)
1804 intel_encoder->crtc_mask = 1 << 2;
1805 else
1806 intel_encoder->crtc_mask = (1 << 0) | (1 << 1);
1807 } else {
1808 intel_encoder->crtc_mask = (1 << 0) | (1 << 1) | (1 << 2);
1809 }
Ville Syrjälä301ea742014-03-03 16:15:30 +02001810 intel_encoder->cloneable = 1 << INTEL_OUTPUT_ANALOG;
Ville Syrjäläc6f14952014-03-03 16:15:31 +02001811 /*
1812 * BSpec is unclear about HDMI+HDMI cloning on g4x, but it seems
1813 * to work on real hardware. And since g4x can send infoframes to
1814 * only one port anyway, nothing is lost by allowing it.
1815 */
1816 if (IS_G4X(dev))
1817 intel_encoder->cloneable |= 1 << INTEL_OUTPUT_HDMI;
Eric Anholt7d573822009-01-02 13:33:00 -08001818
Paulo Zanoni174edf12012-10-26 19:05:50 -02001819 intel_dig_port->port = port;
Paulo Zanonib242b7f2013-02-18 19:00:26 -03001820 intel_dig_port->hdmi.hdmi_reg = hdmi_reg;
Paulo Zanonib9cb2342012-10-26 19:05:47 -02001821 intel_dig_port->dp.output_reg = 0;
Chris Wilson55b7d6e82010-09-19 09:29:33 +01001822
Paulo Zanonib9cb2342012-10-26 19:05:47 -02001823 intel_hdmi_init_connector(intel_dig_port, intel_connector);
Eric Anholt7d573822009-01-02 13:33:00 -08001824}