blob: d58fbb6b5ffd0007a8f075c8fd0e0526ed80e5b8 [file] [log] [blame]
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001/*
2 * Copyright © 2008 Intel Corporation
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
21 * IN THE SOFTWARE.
22 *
23 * Authors:
24 * Keith Packard <keithp@keithp.com>
25 *
26 */
27
28#include <linux/i2c.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090029#include <linux/slab.h>
Paul Gortmaker2d1a8a42011-08-30 18:16:33 -040030#include <linux/export.h>
David Howells760285e2012-10-02 18:01:07 +010031#include <drm/drmP.h>
32#include <drm/drm_crtc.h>
33#include <drm/drm_crtc_helper.h>
34#include <drm/drm_edid.h>
Keith Packarda4fc5ed2009-04-07 16:16:42 -070035#include "intel_drv.h"
David Howells760285e2012-10-02 18:01:07 +010036#include <drm/i915_drm.h>
Keith Packarda4fc5ed2009-04-07 16:16:42 -070037#include "i915_drv.h"
Keith Packarda4fc5ed2009-04-07 16:16:42 -070038
Keith Packarda4fc5ed2009-04-07 16:16:42 -070039#define DP_LINK_CHECK_TIMEOUT (10 * 1000)
40
Chon Ming Lee9dd4ffd2013-09-04 01:30:37 +080041struct dp_link_dpll {
42 int link_bw;
43 struct dpll dpll;
44};
45
46static const struct dp_link_dpll gen4_dpll[] = {
47 { DP_LINK_BW_1_62,
48 { .p1 = 2, .p2 = 10, .n = 2, .m1 = 23, .m2 = 8 } },
49 { DP_LINK_BW_2_7,
50 { .p1 = 1, .p2 = 10, .n = 1, .m1 = 14, .m2 = 2 } }
51};
52
53static const struct dp_link_dpll pch_dpll[] = {
54 { DP_LINK_BW_1_62,
55 { .p1 = 2, .p2 = 10, .n = 1, .m1 = 12, .m2 = 9 } },
56 { DP_LINK_BW_2_7,
57 { .p1 = 1, .p2 = 10, .n = 2, .m1 = 14, .m2 = 8 } }
58};
59
Chon Ming Lee65ce4bf2013-09-04 01:30:38 +080060static const struct dp_link_dpll vlv_dpll[] = {
61 { DP_LINK_BW_1_62,
Chon Ming Lee58f6e632013-09-25 15:47:51 +080062 { .p1 = 3, .p2 = 2, .n = 5, .m1 = 3, .m2 = 81 } },
Chon Ming Lee65ce4bf2013-09-04 01:30:38 +080063 { DP_LINK_BW_2_7,
64 { .p1 = 2, .p2 = 2, .n = 1, .m1 = 2, .m2 = 27 } }
65};
66
Jesse Barnescfcb0fc2010-10-07 16:01:06 -070067/**
68 * is_edp - is the given port attached to an eDP panel (either CPU or PCH)
69 * @intel_dp: DP struct
70 *
71 * If a CPU or PCH DP output is attached to an eDP panel, this function
72 * will return true, and false otherwise.
73 */
74static bool is_edp(struct intel_dp *intel_dp)
75{
Paulo Zanonida63a9f2012-10-26 19:05:46 -020076 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
77
78 return intel_dig_port->base.type == INTEL_OUTPUT_EDP;
Jesse Barnescfcb0fc2010-10-07 16:01:06 -070079}
80
Imre Deak68b4d822013-05-08 13:14:06 +030081static struct drm_device *intel_dp_to_dev(struct intel_dp *intel_dp)
Jesse Barnescfcb0fc2010-10-07 16:01:06 -070082{
Imre Deak68b4d822013-05-08 13:14:06 +030083 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
84
85 return intel_dig_port->base.base.dev;
Jesse Barnescfcb0fc2010-10-07 16:01:06 -070086}
87
Chris Wilsondf0e9242010-09-09 16:20:55 +010088static struct intel_dp *intel_attached_dp(struct drm_connector *connector)
89{
Paulo Zanonifa90ece2012-10-26 19:05:44 -020090 return enc_to_intel_dp(&intel_attached_encoder(connector)->base);
Chris Wilsondf0e9242010-09-09 16:20:55 +010091}
92
Chris Wilsonea5b2132010-08-04 13:50:23 +010093static void intel_dp_link_down(struct intel_dp *intel_dp);
Keith Packarda4fc5ed2009-04-07 16:16:42 -070094
95static int
Chris Wilsonea5b2132010-08-04 13:50:23 +010096intel_dp_max_link_bw(struct intel_dp *intel_dp)
Keith Packarda4fc5ed2009-04-07 16:16:42 -070097{
Jesse Barnes7183dc22011-07-07 11:10:58 -070098 int max_link_bw = intel_dp->dpcd[DP_MAX_LINK_RATE];
Keith Packarda4fc5ed2009-04-07 16:16:42 -070099
100 switch (max_link_bw) {
101 case DP_LINK_BW_1_62:
102 case DP_LINK_BW_2_7:
103 break;
Imre Deakd4eead52013-07-09 17:05:26 +0300104 case DP_LINK_BW_5_4: /* 1.2 capable displays may advertise higher bw */
105 max_link_bw = DP_LINK_BW_2_7;
106 break;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700107 default:
Imre Deakd4eead52013-07-09 17:05:26 +0300108 WARN(1, "invalid max DP link bw val %x, using 1.62Gbps\n",
109 max_link_bw);
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700110 max_link_bw = DP_LINK_BW_1_62;
111 break;
112 }
113 return max_link_bw;
114}
115
Adam Jacksoncd9dde42011-10-14 12:43:49 -0400116/*
117 * The units on the numbers in the next two are... bizarre. Examples will
118 * make it clearer; this one parallels an example in the eDP spec.
119 *
120 * intel_dp_max_data_rate for one lane of 2.7GHz evaluates as:
121 *
122 * 270000 * 1 * 8 / 10 == 216000
123 *
124 * The actual data capacity of that configuration is 2.16Gbit/s, so the
125 * units are decakilobits. ->clock in a drm_display_mode is in kilohertz -
126 * or equivalently, kilopixels per second - so for 1680x1050R it'd be
127 * 119000. At 18bpp that's 2142000 kilobits per second.
128 *
129 * Thus the strange-looking division by 10 in intel_dp_link_required, to
130 * get the result in decakilobits instead of kilobits.
131 */
132
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700133static int
Keith Packardc8982612012-01-25 08:16:25 -0800134intel_dp_link_required(int pixel_clock, int bpp)
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700135{
Adam Jacksoncd9dde42011-10-14 12:43:49 -0400136 return (pixel_clock * bpp + 9) / 10;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700137}
138
139static int
Dave Airliefe27d532010-06-30 11:46:17 +1000140intel_dp_max_data_rate(int max_link_clock, int max_lanes)
141{
142 return (max_link_clock * max_lanes * 8) / 10;
143}
144
145static int
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700146intel_dp_mode_valid(struct drm_connector *connector,
147 struct drm_display_mode *mode)
148{
Chris Wilsondf0e9242010-09-09 16:20:55 +0100149 struct intel_dp *intel_dp = intel_attached_dp(connector);
Jani Nikuladd06f902012-10-19 14:51:50 +0300150 struct intel_connector *intel_connector = to_intel_connector(connector);
151 struct drm_display_mode *fixed_mode = intel_connector->panel.fixed_mode;
Daniel Vetter36008362013-03-27 00:44:59 +0100152 int target_clock = mode->clock;
153 int max_rate, mode_rate, max_lanes, max_link_clock;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700154
Jani Nikuladd06f902012-10-19 14:51:50 +0300155 if (is_edp(intel_dp) && fixed_mode) {
156 if (mode->hdisplay > fixed_mode->hdisplay)
Zhao Yakui7de56f42010-07-19 09:43:14 +0100157 return MODE_PANEL;
158
Jani Nikuladd06f902012-10-19 14:51:50 +0300159 if (mode->vdisplay > fixed_mode->vdisplay)
Zhao Yakui7de56f42010-07-19 09:43:14 +0100160 return MODE_PANEL;
Daniel Vetter03afc4a2013-04-02 23:42:31 +0200161
162 target_clock = fixed_mode->clock;
Zhao Yakui7de56f42010-07-19 09:43:14 +0100163 }
164
Daniel Vetter36008362013-03-27 00:44:59 +0100165 max_link_clock = drm_dp_bw_code_to_link_rate(intel_dp_max_link_bw(intel_dp));
166 max_lanes = drm_dp_max_lane_count(intel_dp->dpcd);
167
168 max_rate = intel_dp_max_data_rate(max_link_clock, max_lanes);
169 mode_rate = intel_dp_link_required(target_clock, 18);
170
171 if (mode_rate > max_rate)
Daniel Vetterc4867932012-04-10 10:42:36 +0200172 return MODE_CLOCK_HIGH;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700173
174 if (mode->clock < 10000)
175 return MODE_CLOCK_LOW;
176
Daniel Vetter0af78a22012-05-23 11:30:55 +0200177 if (mode->flags & DRM_MODE_FLAG_DBLCLK)
178 return MODE_H_ILLEGAL;
179
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700180 return MODE_OK;
181}
182
183static uint32_t
184pack_aux(uint8_t *src, int src_bytes)
185{
186 int i;
187 uint32_t v = 0;
188
189 if (src_bytes > 4)
190 src_bytes = 4;
191 for (i = 0; i < src_bytes; i++)
192 v |= ((uint32_t) src[i]) << ((3-i) * 8);
193 return v;
194}
195
196static void
197unpack_aux(uint32_t src, uint8_t *dst, int dst_bytes)
198{
199 int i;
200 if (dst_bytes > 4)
201 dst_bytes = 4;
202 for (i = 0; i < dst_bytes; i++)
203 dst[i] = src >> ((3-i) * 8);
204}
205
Keith Packardfb0f8fb2009-06-11 22:31:31 -0700206/* hrawclock is 1/4 the FSB frequency */
207static int
208intel_hrawclk(struct drm_device *dev)
209{
210 struct drm_i915_private *dev_priv = dev->dev_private;
211 uint32_t clkcfg;
212
Vijay Purushothaman9473c8f2012-09-27 19:13:01 +0530213 /* There is no CLKCFG reg in Valleyview. VLV hrawclk is 200 MHz */
214 if (IS_VALLEYVIEW(dev))
215 return 200;
216
Keith Packardfb0f8fb2009-06-11 22:31:31 -0700217 clkcfg = I915_READ(CLKCFG);
218 switch (clkcfg & CLKCFG_FSB_MASK) {
219 case CLKCFG_FSB_400:
220 return 100;
221 case CLKCFG_FSB_533:
222 return 133;
223 case CLKCFG_FSB_667:
224 return 166;
225 case CLKCFG_FSB_800:
226 return 200;
227 case CLKCFG_FSB_1067:
228 return 266;
229 case CLKCFG_FSB_1333:
230 return 333;
231 /* these two are just a guess; one of them might be right */
232 case CLKCFG_FSB_1600:
233 case CLKCFG_FSB_1600_ALT:
234 return 400;
235 default:
236 return 133;
237 }
238}
239
Jani Nikulabf13e812013-09-06 07:40:05 +0300240static void
241intel_dp_init_panel_power_sequencer(struct drm_device *dev,
242 struct intel_dp *intel_dp,
243 struct edp_power_seq *out);
244static void
245intel_dp_init_panel_power_sequencer_registers(struct drm_device *dev,
246 struct intel_dp *intel_dp,
247 struct edp_power_seq *out);
248
249static enum pipe
250vlv_power_sequencer_pipe(struct intel_dp *intel_dp)
251{
252 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
253 struct drm_crtc *crtc = intel_dig_port->base.base.crtc;
254 struct drm_device *dev = intel_dig_port->base.base.dev;
255 struct drm_i915_private *dev_priv = dev->dev_private;
256 enum port port = intel_dig_port->port;
257 enum pipe pipe;
258
259 /* modeset should have pipe */
260 if (crtc)
261 return to_intel_crtc(crtc)->pipe;
262
263 /* init time, try to find a pipe with this port selected */
264 for (pipe = PIPE_A; pipe <= PIPE_B; pipe++) {
265 u32 port_sel = I915_READ(VLV_PIPE_PP_ON_DELAYS(pipe)) &
266 PANEL_PORT_SELECT_MASK;
267 if (port_sel == PANEL_PORT_SELECT_DPB_VLV && port == PORT_B)
268 return pipe;
269 if (port_sel == PANEL_PORT_SELECT_DPC_VLV && port == PORT_C)
270 return pipe;
271 }
272
273 /* shrug */
274 return PIPE_A;
275}
276
277static u32 _pp_ctrl_reg(struct intel_dp *intel_dp)
278{
279 struct drm_device *dev = intel_dp_to_dev(intel_dp);
280
281 if (HAS_PCH_SPLIT(dev))
282 return PCH_PP_CONTROL;
283 else
284 return VLV_PIPE_PP_CONTROL(vlv_power_sequencer_pipe(intel_dp));
285}
286
287static u32 _pp_stat_reg(struct intel_dp *intel_dp)
288{
289 struct drm_device *dev = intel_dp_to_dev(intel_dp);
290
291 if (HAS_PCH_SPLIT(dev))
292 return PCH_PP_STATUS;
293 else
294 return VLV_PIPE_PP_STATUS(vlv_power_sequencer_pipe(intel_dp));
295}
296
Keith Packardebf33b12011-09-29 15:53:27 -0700297static bool ironlake_edp_have_panel_power(struct intel_dp *intel_dp)
298{
Paulo Zanoni30add222012-10-26 19:05:45 -0200299 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Keith Packardebf33b12011-09-29 15:53:27 -0700300 struct drm_i915_private *dev_priv = dev->dev_private;
301
Jani Nikulabf13e812013-09-06 07:40:05 +0300302 return (I915_READ(_pp_stat_reg(intel_dp)) & PP_ON) != 0;
Keith Packardebf33b12011-09-29 15:53:27 -0700303}
304
305static bool ironlake_edp_have_panel_vdd(struct intel_dp *intel_dp)
306{
Paulo Zanoni30add222012-10-26 19:05:45 -0200307 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Keith Packardebf33b12011-09-29 15:53:27 -0700308 struct drm_i915_private *dev_priv = dev->dev_private;
309
Jani Nikulabf13e812013-09-06 07:40:05 +0300310 return (I915_READ(_pp_ctrl_reg(intel_dp)) & EDP_FORCE_VDD) != 0;
Keith Packardebf33b12011-09-29 15:53:27 -0700311}
312
Keith Packard9b984da2011-09-19 13:54:47 -0700313static void
314intel_dp_check_edp(struct intel_dp *intel_dp)
315{
Paulo Zanoni30add222012-10-26 19:05:45 -0200316 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Keith Packard9b984da2011-09-19 13:54:47 -0700317 struct drm_i915_private *dev_priv = dev->dev_private;
Keith Packardebf33b12011-09-29 15:53:27 -0700318
Keith Packard9b984da2011-09-19 13:54:47 -0700319 if (!is_edp(intel_dp))
320 return;
Jesse Barnes453c5422013-03-28 09:55:41 -0700321
Keith Packardebf33b12011-09-29 15:53:27 -0700322 if (!ironlake_edp_have_panel_power(intel_dp) && !ironlake_edp_have_panel_vdd(intel_dp)) {
Keith Packard9b984da2011-09-19 13:54:47 -0700323 WARN(1, "eDP powered off while attempting aux channel communication.\n");
324 DRM_DEBUG_KMS("Status 0x%08x Control 0x%08x\n",
Jani Nikulabf13e812013-09-06 07:40:05 +0300325 I915_READ(_pp_stat_reg(intel_dp)),
326 I915_READ(_pp_ctrl_reg(intel_dp)));
Keith Packard9b984da2011-09-19 13:54:47 -0700327 }
328}
329
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100330static uint32_t
331intel_dp_aux_wait_done(struct intel_dp *intel_dp, bool has_aux_irq)
332{
333 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
334 struct drm_device *dev = intel_dig_port->base.base.dev;
335 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanoni9ed35ab2013-02-18 19:00:25 -0300336 uint32_t ch_ctl = intel_dp->aux_ch_ctl_reg;
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100337 uint32_t status;
338 bool done;
339
Daniel Vetteref04f002012-12-01 21:03:59 +0100340#define C (((status = I915_READ_NOTRACE(ch_ctl)) & DP_AUX_CH_CTL_SEND_BUSY) == 0)
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100341 if (has_aux_irq)
Paulo Zanonib18ac462013-02-18 19:00:24 -0300342 done = wait_event_timeout(dev_priv->gmbus_wait_queue, C,
Imre Deak35987062013-05-21 20:03:20 +0300343 msecs_to_jiffies_timeout(10));
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100344 else
345 done = wait_for_atomic(C, 10) == 0;
346 if (!done)
347 DRM_ERROR("dp aux hw did not signal timeout (has irq: %i)!\n",
348 has_aux_irq);
349#undef C
350
351 return status;
352}
353
Chris Wilsonbc866252013-07-21 16:00:03 +0100354static uint32_t get_aux_clock_divider(struct intel_dp *intel_dp,
355 int index)
Rodrigo Vivib84a1cf2013-07-11 18:44:57 -0300356{
357 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
358 struct drm_device *dev = intel_dig_port->base.base.dev;
359 struct drm_i915_private *dev_priv = dev->dev_private;
360
361 /* The clock divider is based off the hrawclk,
362 * and would like to run at 2MHz. So, take the
363 * hrawclk value and divide by 2 and use that
364 *
365 * Note that PCH attached eDP panels should use a 125MHz input
366 * clock divider.
367 */
368 if (IS_VALLEYVIEW(dev)) {
Chris Wilsonbc866252013-07-21 16:00:03 +0100369 return index ? 0 : 100;
Rodrigo Vivib84a1cf2013-07-11 18:44:57 -0300370 } else if (intel_dig_port->port == PORT_A) {
Chris Wilsonbc866252013-07-21 16:00:03 +0100371 if (index)
372 return 0;
Rodrigo Vivib84a1cf2013-07-11 18:44:57 -0300373 if (HAS_DDI(dev))
Chris Wilsonbc866252013-07-21 16:00:03 +0100374 return DIV_ROUND_CLOSEST(intel_ddi_get_cdclk_freq(dev_priv), 2000);
Rodrigo Vivib84a1cf2013-07-11 18:44:57 -0300375 else if (IS_GEN6(dev) || IS_GEN7(dev))
376 return 200; /* SNB & IVB eDP input clock at 400Mhz */
377 else
378 return 225; /* eDP input clock at 450Mhz */
379 } else if (dev_priv->pch_id == INTEL_PCH_LPT_DEVICE_ID_TYPE) {
380 /* Workaround for non-ULT HSW */
Chris Wilsonbc866252013-07-21 16:00:03 +0100381 switch (index) {
382 case 0: return 63;
383 case 1: return 72;
384 default: return 0;
385 }
Rodrigo Vivib84a1cf2013-07-11 18:44:57 -0300386 } else if (HAS_PCH_SPLIT(dev)) {
Chris Wilsonbc866252013-07-21 16:00:03 +0100387 return index ? 0 : DIV_ROUND_UP(intel_pch_rawclk(dev), 2);
Rodrigo Vivib84a1cf2013-07-11 18:44:57 -0300388 } else {
Chris Wilsonbc866252013-07-21 16:00:03 +0100389 return index ? 0 :intel_hrawclk(dev) / 2;
Rodrigo Vivib84a1cf2013-07-11 18:44:57 -0300390 }
391}
392
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700393static int
Chris Wilsonea5b2132010-08-04 13:50:23 +0100394intel_dp_aux_ch(struct intel_dp *intel_dp,
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700395 uint8_t *send, int send_bytes,
396 uint8_t *recv, int recv_size)
397{
Paulo Zanoni174edf12012-10-26 19:05:50 -0200398 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
399 struct drm_device *dev = intel_dig_port->base.base.dev;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700400 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanoni9ed35ab2013-02-18 19:00:25 -0300401 uint32_t ch_ctl = intel_dp->aux_ch_ctl_reg;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700402 uint32_t ch_data = ch_ctl + 4;
Chris Wilsonbc866252013-07-21 16:00:03 +0100403 uint32_t aux_clock_divider;
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100404 int i, ret, recv_bytes;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700405 uint32_t status;
Chris Wilsonbc866252013-07-21 16:00:03 +0100406 int try, precharge, clock = 0;
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100407 bool has_aux_irq = INTEL_INFO(dev)->gen >= 5 && !IS_VALLEYVIEW(dev);
408
409 /* dp aux is extremely sensitive to irq latency, hence request the
410 * lowest possible wakeup latency and so prevent the cpu from going into
411 * deep sleep states.
412 */
413 pm_qos_update_request(&dev_priv->pm_qos, 0);
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700414
Keith Packard9b984da2011-09-19 13:54:47 -0700415 intel_dp_check_edp(intel_dp);
Zhenyu Wang5eb08b62009-07-24 01:00:31 +0800416
Daniel Vetter6b4e0a92012-06-14 22:15:00 +0200417 if (IS_GEN6(dev))
418 precharge = 3;
419 else
420 precharge = 5;
421
Paulo Zanonic67a4702013-08-19 13:18:09 -0300422 intel_aux_display_runtime_get(dev_priv);
423
Jesse Barnes11bee432011-08-01 15:02:20 -0700424 /* Try to wait for any previous AUX channel activity */
425 for (try = 0; try < 3; try++) {
Daniel Vetteref04f002012-12-01 21:03:59 +0100426 status = I915_READ_NOTRACE(ch_ctl);
Jesse Barnes11bee432011-08-01 15:02:20 -0700427 if ((status & DP_AUX_CH_CTL_SEND_BUSY) == 0)
428 break;
429 msleep(1);
430 }
431
432 if (try == 3) {
433 WARN(1, "dp_aux_ch not started status 0x%08x\n",
434 I915_READ(ch_ctl));
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100435 ret = -EBUSY;
436 goto out;
Chris Wilson4f7f7b72010-08-18 18:12:56 +0100437 }
438
Paulo Zanoni46a5ae92013-09-17 11:14:10 -0300439 /* Only 5 data registers! */
440 if (WARN_ON(send_bytes > 20 || recv_size > 20)) {
441 ret = -E2BIG;
442 goto out;
443 }
444
Chris Wilsonbc866252013-07-21 16:00:03 +0100445 while ((aux_clock_divider = get_aux_clock_divider(intel_dp, clock++))) {
446 /* Must try at least 3 times according to DP spec */
447 for (try = 0; try < 5; try++) {
448 /* Load the send data into the aux channel data registers */
449 for (i = 0; i < send_bytes; i += 4)
450 I915_WRITE(ch_data + i,
451 pack_aux(send + i, send_bytes - i));
Akshay Joshi0206e352011-08-16 15:34:10 -0400452
Chris Wilsonbc866252013-07-21 16:00:03 +0100453 /* Send the command and wait for it to complete */
454 I915_WRITE(ch_ctl,
455 DP_AUX_CH_CTL_SEND_BUSY |
456 (has_aux_irq ? DP_AUX_CH_CTL_INTERRUPT : 0) |
457 DP_AUX_CH_CTL_TIME_OUT_400us |
458 (send_bytes << DP_AUX_CH_CTL_MESSAGE_SIZE_SHIFT) |
459 (precharge << DP_AUX_CH_CTL_PRECHARGE_2US_SHIFT) |
460 (aux_clock_divider << DP_AUX_CH_CTL_BIT_CLOCK_2X_SHIFT) |
461 DP_AUX_CH_CTL_DONE |
462 DP_AUX_CH_CTL_TIME_OUT_ERROR |
463 DP_AUX_CH_CTL_RECEIVE_ERROR);
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100464
Chris Wilsonbc866252013-07-21 16:00:03 +0100465 status = intel_dp_aux_wait_done(intel_dp, has_aux_irq);
Akshay Joshi0206e352011-08-16 15:34:10 -0400466
Chris Wilsonbc866252013-07-21 16:00:03 +0100467 /* Clear done status and any errors */
468 I915_WRITE(ch_ctl,
469 status |
470 DP_AUX_CH_CTL_DONE |
471 DP_AUX_CH_CTL_TIME_OUT_ERROR |
472 DP_AUX_CH_CTL_RECEIVE_ERROR);
Adam Jacksond7e96fe2011-07-26 15:39:46 -0400473
Chris Wilsonbc866252013-07-21 16:00:03 +0100474 if (status & (DP_AUX_CH_CTL_TIME_OUT_ERROR |
475 DP_AUX_CH_CTL_RECEIVE_ERROR))
476 continue;
477 if (status & DP_AUX_CH_CTL_DONE)
478 break;
479 }
Chris Wilson4f7f7b72010-08-18 18:12:56 +0100480 if (status & DP_AUX_CH_CTL_DONE)
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700481 break;
482 }
483
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700484 if ((status & DP_AUX_CH_CTL_DONE) == 0) {
Keith Packard1ae8c0a2009-06-28 15:42:17 -0700485 DRM_ERROR("dp_aux_ch not done status 0x%08x\n", status);
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100486 ret = -EBUSY;
487 goto out;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700488 }
489
490 /* Check for timeout or receive error.
491 * Timeouts occur when the sink is not connected
492 */
Keith Packarda5b3da52009-06-11 22:30:32 -0700493 if (status & DP_AUX_CH_CTL_RECEIVE_ERROR) {
Keith Packard1ae8c0a2009-06-28 15:42:17 -0700494 DRM_ERROR("dp_aux_ch receive error status 0x%08x\n", status);
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100495 ret = -EIO;
496 goto out;
Keith Packarda5b3da52009-06-11 22:30:32 -0700497 }
Keith Packard1ae8c0a2009-06-28 15:42:17 -0700498
499 /* Timeouts occur when the device isn't connected, so they're
500 * "normal" -- don't fill the kernel log with these */
Keith Packarda5b3da52009-06-11 22:30:32 -0700501 if (status & DP_AUX_CH_CTL_TIME_OUT_ERROR) {
Zhao Yakui28c97732009-10-09 11:39:41 +0800502 DRM_DEBUG_KMS("dp_aux_ch timeout status 0x%08x\n", status);
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100503 ret = -ETIMEDOUT;
504 goto out;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700505 }
506
507 /* Unload any bytes sent back from the other side */
508 recv_bytes = ((status & DP_AUX_CH_CTL_MESSAGE_SIZE_MASK) >>
509 DP_AUX_CH_CTL_MESSAGE_SIZE_SHIFT);
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700510 if (recv_bytes > recv_size)
511 recv_bytes = recv_size;
Akshay Joshi0206e352011-08-16 15:34:10 -0400512
Chris Wilson4f7f7b72010-08-18 18:12:56 +0100513 for (i = 0; i < recv_bytes; i += 4)
514 unpack_aux(I915_READ(ch_data + i),
515 recv + i, recv_bytes - i);
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700516
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100517 ret = recv_bytes;
518out:
519 pm_qos_update_request(&dev_priv->pm_qos, PM_QOS_DEFAULT_VALUE);
Paulo Zanonic67a4702013-08-19 13:18:09 -0300520 intel_aux_display_runtime_put(dev_priv);
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100521
522 return ret;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700523}
524
525/* Write data to the aux channel in native mode */
526static int
Chris Wilsonea5b2132010-08-04 13:50:23 +0100527intel_dp_aux_native_write(struct intel_dp *intel_dp,
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700528 uint16_t address, uint8_t *send, int send_bytes)
529{
530 int ret;
531 uint8_t msg[20];
532 int msg_bytes;
533 uint8_t ack;
534
Paulo Zanoni46a5ae92013-09-17 11:14:10 -0300535 if (WARN_ON(send_bytes > 16))
536 return -E2BIG;
537
Keith Packard9b984da2011-09-19 13:54:47 -0700538 intel_dp_check_edp(intel_dp);
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700539 msg[0] = AUX_NATIVE_WRITE << 4;
540 msg[1] = address >> 8;
Zhenyu Wangeebc8632009-07-24 01:00:30 +0800541 msg[2] = address & 0xff;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700542 msg[3] = send_bytes - 1;
543 memcpy(&msg[4], send, send_bytes);
544 msg_bytes = send_bytes + 4;
545 for (;;) {
Chris Wilsonea5b2132010-08-04 13:50:23 +0100546 ret = intel_dp_aux_ch(intel_dp, msg, msg_bytes, &ack, 1);
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700547 if (ret < 0)
548 return ret;
549 if ((ack & AUX_NATIVE_REPLY_MASK) == AUX_NATIVE_REPLY_ACK)
550 break;
551 else if ((ack & AUX_NATIVE_REPLY_MASK) == AUX_NATIVE_REPLY_DEFER)
552 udelay(100);
553 else
Keith Packarda5b3da52009-06-11 22:30:32 -0700554 return -EIO;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700555 }
556 return send_bytes;
557}
558
559/* Write a single byte to the aux channel in native mode */
560static int
Chris Wilsonea5b2132010-08-04 13:50:23 +0100561intel_dp_aux_native_write_1(struct intel_dp *intel_dp,
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700562 uint16_t address, uint8_t byte)
563{
Chris Wilsonea5b2132010-08-04 13:50:23 +0100564 return intel_dp_aux_native_write(intel_dp, address, &byte, 1);
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700565}
566
567/* read bytes from a native aux channel */
568static int
Chris Wilsonea5b2132010-08-04 13:50:23 +0100569intel_dp_aux_native_read(struct intel_dp *intel_dp,
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700570 uint16_t address, uint8_t *recv, int recv_bytes)
571{
572 uint8_t msg[4];
573 int msg_bytes;
574 uint8_t reply[20];
575 int reply_bytes;
576 uint8_t ack;
577 int ret;
578
Paulo Zanoni46a5ae92013-09-17 11:14:10 -0300579 if (WARN_ON(recv_bytes > 19))
580 return -E2BIG;
581
Keith Packard9b984da2011-09-19 13:54:47 -0700582 intel_dp_check_edp(intel_dp);
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700583 msg[0] = AUX_NATIVE_READ << 4;
584 msg[1] = address >> 8;
585 msg[2] = address & 0xff;
586 msg[3] = recv_bytes - 1;
587
588 msg_bytes = 4;
589 reply_bytes = recv_bytes + 1;
590
591 for (;;) {
Chris Wilsonea5b2132010-08-04 13:50:23 +0100592 ret = intel_dp_aux_ch(intel_dp, msg, msg_bytes,
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700593 reply, reply_bytes);
Keith Packarda5b3da52009-06-11 22:30:32 -0700594 if (ret == 0)
595 return -EPROTO;
596 if (ret < 0)
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700597 return ret;
598 ack = reply[0];
599 if ((ack & AUX_NATIVE_REPLY_MASK) == AUX_NATIVE_REPLY_ACK) {
600 memcpy(recv, reply + 1, ret - 1);
601 return ret - 1;
602 }
603 else if ((ack & AUX_NATIVE_REPLY_MASK) == AUX_NATIVE_REPLY_DEFER)
604 udelay(100);
605 else
Keith Packarda5b3da52009-06-11 22:30:32 -0700606 return -EIO;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700607 }
608}
609
610static int
Dave Airlieab2c0672009-12-04 10:55:24 +1000611intel_dp_i2c_aux_ch(struct i2c_adapter *adapter, int mode,
612 uint8_t write_byte, uint8_t *read_byte)
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700613{
Dave Airlieab2c0672009-12-04 10:55:24 +1000614 struct i2c_algo_dp_aux_data *algo_data = adapter->algo_data;
Chris Wilsonea5b2132010-08-04 13:50:23 +0100615 struct intel_dp *intel_dp = container_of(adapter,
616 struct intel_dp,
617 adapter);
Dave Airlieab2c0672009-12-04 10:55:24 +1000618 uint16_t address = algo_data->address;
619 uint8_t msg[5];
620 uint8_t reply[2];
David Flynn8316f332010-12-08 16:10:21 +0000621 unsigned retry;
Dave Airlieab2c0672009-12-04 10:55:24 +1000622 int msg_bytes;
623 int reply_bytes;
624 int ret;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700625
Paulo Zanoni8a5e6aeb2013-10-30 19:50:26 -0200626 ironlake_edp_panel_vdd_on(intel_dp);
Keith Packard9b984da2011-09-19 13:54:47 -0700627 intel_dp_check_edp(intel_dp);
Dave Airlieab2c0672009-12-04 10:55:24 +1000628 /* Set up the command byte */
629 if (mode & MODE_I2C_READ)
630 msg[0] = AUX_I2C_READ << 4;
631 else
632 msg[0] = AUX_I2C_WRITE << 4;
633
634 if (!(mode & MODE_I2C_STOP))
635 msg[0] |= AUX_I2C_MOT << 4;
636
637 msg[1] = address >> 8;
638 msg[2] = address;
639
640 switch (mode) {
641 case MODE_I2C_WRITE:
642 msg[3] = 0;
643 msg[4] = write_byte;
644 msg_bytes = 5;
645 reply_bytes = 1;
646 break;
647 case MODE_I2C_READ:
648 msg[3] = 0;
649 msg_bytes = 4;
650 reply_bytes = 2;
651 break;
652 default:
653 msg_bytes = 3;
654 reply_bytes = 1;
655 break;
656 }
657
Jani Nikula58c67ce2013-09-20 16:42:14 +0300658 /*
659 * DP1.2 sections 2.7.7.1.5.6.1 and 2.7.7.1.6.6.1: A DP Source device is
660 * required to retry at least seven times upon receiving AUX_DEFER
661 * before giving up the AUX transaction.
662 */
663 for (retry = 0; retry < 7; retry++) {
David Flynn8316f332010-12-08 16:10:21 +0000664 ret = intel_dp_aux_ch(intel_dp,
665 msg, msg_bytes,
666 reply, reply_bytes);
Dave Airlieab2c0672009-12-04 10:55:24 +1000667 if (ret < 0) {
Dave Airlie3ff99162009-12-08 14:03:47 +1000668 DRM_DEBUG_KMS("aux_ch failed %d\n", ret);
Paulo Zanoni8a5e6aeb2013-10-30 19:50:26 -0200669 goto out;
Dave Airlieab2c0672009-12-04 10:55:24 +1000670 }
David Flynn8316f332010-12-08 16:10:21 +0000671
672 switch (reply[0] & AUX_NATIVE_REPLY_MASK) {
673 case AUX_NATIVE_REPLY_ACK:
674 /* I2C-over-AUX Reply field is only valid
675 * when paired with AUX ACK.
676 */
677 break;
678 case AUX_NATIVE_REPLY_NACK:
679 DRM_DEBUG_KMS("aux_ch native nack\n");
Paulo Zanoni8a5e6aeb2013-10-30 19:50:26 -0200680 ret = -EREMOTEIO;
681 goto out;
David Flynn8316f332010-12-08 16:10:21 +0000682 case AUX_NATIVE_REPLY_DEFER:
Jani Nikula8d16f252013-09-20 16:42:15 +0300683 /*
684 * For now, just give more slack to branch devices. We
685 * could check the DPCD for I2C bit rate capabilities,
686 * and if available, adjust the interval. We could also
687 * be more careful with DP-to-Legacy adapters where a
688 * long legacy cable may force very low I2C bit rates.
689 */
690 if (intel_dp->dpcd[DP_DOWNSTREAMPORT_PRESENT] &
691 DP_DWN_STRM_PORT_PRESENT)
692 usleep_range(500, 600);
693 else
694 usleep_range(300, 400);
David Flynn8316f332010-12-08 16:10:21 +0000695 continue;
696 default:
697 DRM_ERROR("aux_ch invalid native reply 0x%02x\n",
698 reply[0]);
Paulo Zanoni8a5e6aeb2013-10-30 19:50:26 -0200699 ret = -EREMOTEIO;
700 goto out;
David Flynn8316f332010-12-08 16:10:21 +0000701 }
702
Dave Airlieab2c0672009-12-04 10:55:24 +1000703 switch (reply[0] & AUX_I2C_REPLY_MASK) {
704 case AUX_I2C_REPLY_ACK:
705 if (mode == MODE_I2C_READ) {
706 *read_byte = reply[1];
707 }
Paulo Zanoni8a5e6aeb2013-10-30 19:50:26 -0200708 ret = reply_bytes - 1;
709 goto out;
Dave Airlieab2c0672009-12-04 10:55:24 +1000710 case AUX_I2C_REPLY_NACK:
David Flynn8316f332010-12-08 16:10:21 +0000711 DRM_DEBUG_KMS("aux_i2c nack\n");
Paulo Zanoni8a5e6aeb2013-10-30 19:50:26 -0200712 ret = -EREMOTEIO;
713 goto out;
Dave Airlieab2c0672009-12-04 10:55:24 +1000714 case AUX_I2C_REPLY_DEFER:
David Flynn8316f332010-12-08 16:10:21 +0000715 DRM_DEBUG_KMS("aux_i2c defer\n");
Dave Airlieab2c0672009-12-04 10:55:24 +1000716 udelay(100);
717 break;
718 default:
David Flynn8316f332010-12-08 16:10:21 +0000719 DRM_ERROR("aux_i2c invalid reply 0x%02x\n", reply[0]);
Paulo Zanoni8a5e6aeb2013-10-30 19:50:26 -0200720 ret = -EREMOTEIO;
721 goto out;
Dave Airlieab2c0672009-12-04 10:55:24 +1000722 }
723 }
David Flynn8316f332010-12-08 16:10:21 +0000724
725 DRM_ERROR("too many retries, giving up\n");
Paulo Zanoni8a5e6aeb2013-10-30 19:50:26 -0200726 ret = -EREMOTEIO;
727
728out:
729 ironlake_edp_panel_vdd_off(intel_dp, false);
730 return ret;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700731}
732
733static int
Chris Wilsonea5b2132010-08-04 13:50:23 +0100734intel_dp_i2c_init(struct intel_dp *intel_dp,
Zhenyu Wang55f78c42010-03-29 16:13:57 +0800735 struct intel_connector *intel_connector, const char *name)
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700736{
Keith Packard0b5c5412011-09-28 16:41:05 -0700737 int ret;
738
Zhenyu Wangd54e9d22009-10-19 15:43:51 +0800739 DRM_DEBUG_KMS("i2c_init %s\n", name);
Chris Wilsonea5b2132010-08-04 13:50:23 +0100740 intel_dp->algo.running = false;
741 intel_dp->algo.address = 0;
742 intel_dp->algo.aux_ch = intel_dp_i2c_aux_ch;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700743
Akshay Joshi0206e352011-08-16 15:34:10 -0400744 memset(&intel_dp->adapter, '\0', sizeof(intel_dp->adapter));
Chris Wilsonea5b2132010-08-04 13:50:23 +0100745 intel_dp->adapter.owner = THIS_MODULE;
746 intel_dp->adapter.class = I2C_CLASS_DDC;
Akshay Joshi0206e352011-08-16 15:34:10 -0400747 strncpy(intel_dp->adapter.name, name, sizeof(intel_dp->adapter.name) - 1);
Chris Wilsonea5b2132010-08-04 13:50:23 +0100748 intel_dp->adapter.name[sizeof(intel_dp->adapter.name) - 1] = '\0';
749 intel_dp->adapter.algo_data = &intel_dp->algo;
750 intel_dp->adapter.dev.parent = &intel_connector->base.kdev;
751
Keith Packard0b5c5412011-09-28 16:41:05 -0700752 ret = i2c_dp_aux_add_bus(&intel_dp->adapter);
Keith Packard0b5c5412011-09-28 16:41:05 -0700753 return ret;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700754}
755
Daniel Vetterc6bb3532013-04-19 11:14:33 +0200756static void
757intel_dp_set_clock(struct intel_encoder *encoder,
758 struct intel_crtc_config *pipe_config, int link_bw)
759{
760 struct drm_device *dev = encoder->base.dev;
Chon Ming Lee9dd4ffd2013-09-04 01:30:37 +0800761 const struct dp_link_dpll *divisor = NULL;
762 int i, count = 0;
Daniel Vetterc6bb3532013-04-19 11:14:33 +0200763
764 if (IS_G4X(dev)) {
Chon Ming Lee9dd4ffd2013-09-04 01:30:37 +0800765 divisor = gen4_dpll;
766 count = ARRAY_SIZE(gen4_dpll);
Daniel Vetterc6bb3532013-04-19 11:14:33 +0200767 } else if (IS_HASWELL(dev)) {
768 /* Haswell has special-purpose DP DDI clocks. */
769 } else if (HAS_PCH_SPLIT(dev)) {
Chon Ming Lee9dd4ffd2013-09-04 01:30:37 +0800770 divisor = pch_dpll;
771 count = ARRAY_SIZE(pch_dpll);
Daniel Vetterc6bb3532013-04-19 11:14:33 +0200772 } else if (IS_VALLEYVIEW(dev)) {
Chon Ming Lee65ce4bf2013-09-04 01:30:38 +0800773 divisor = vlv_dpll;
774 count = ARRAY_SIZE(vlv_dpll);
Daniel Vetterc6bb3532013-04-19 11:14:33 +0200775 }
Chon Ming Lee9dd4ffd2013-09-04 01:30:37 +0800776
777 if (divisor && count) {
778 for (i = 0; i < count; i++) {
779 if (link_bw == divisor[i].link_bw) {
780 pipe_config->dpll = divisor[i].dpll;
781 pipe_config->clock_set = true;
782 break;
783 }
784 }
Daniel Vetterc6bb3532013-04-19 11:14:33 +0200785 }
786}
787
Paulo Zanoni00c09d72012-10-26 19:05:52 -0200788bool
Daniel Vetter5bfe2ac2013-03-27 00:44:55 +0100789intel_dp_compute_config(struct intel_encoder *encoder,
790 struct intel_crtc_config *pipe_config)
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700791{
Daniel Vetter5bfe2ac2013-03-27 00:44:55 +0100792 struct drm_device *dev = encoder->base.dev;
Daniel Vetter36008362013-03-27 00:44:59 +0100793 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter5bfe2ac2013-03-27 00:44:55 +0100794 struct drm_display_mode *adjusted_mode = &pipe_config->adjusted_mode;
Daniel Vetter5bfe2ac2013-03-27 00:44:55 +0100795 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
Imre Deakbc7d38a2013-05-16 14:40:36 +0300796 enum port port = dp_to_dig_port(intel_dp)->port;
Jesse Barnes2dd24552013-04-25 12:55:01 -0700797 struct intel_crtc *intel_crtc = encoder->new_crtc;
Jani Nikuladd06f902012-10-19 14:51:50 +0300798 struct intel_connector *intel_connector = intel_dp->attached_connector;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700799 int lane_count, clock;
Daniel Vetter397fe152012-10-22 22:56:43 +0200800 int max_lane_count = drm_dp_max_lane_count(intel_dp->dpcd);
Chris Wilsonea5b2132010-08-04 13:50:23 +0100801 int max_clock = intel_dp_max_link_bw(intel_dp) == DP_LINK_BW_2_7 ? 1 : 0;
Daniel Vetter083f9562012-04-20 20:23:49 +0200802 int bpp, mode_rate;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700803 static int bws[2] = { DP_LINK_BW_1_62, DP_LINK_BW_2_7 };
Daniel Vetterff9a6752013-06-01 17:16:21 +0200804 int link_avail, link_clock;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700805
Imre Deakbc7d38a2013-05-16 14:40:36 +0300806 if (HAS_PCH_SPLIT(dev) && !HAS_DDI(dev) && port != PORT_A)
Daniel Vetter5bfe2ac2013-03-27 00:44:55 +0100807 pipe_config->has_pch_encoder = true;
808
Daniel Vetter03afc4a2013-04-02 23:42:31 +0200809 pipe_config->has_dp_encoder = true;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700810
Jani Nikuladd06f902012-10-19 14:51:50 +0300811 if (is_edp(intel_dp) && intel_connector->panel.fixed_mode) {
812 intel_fixed_panel_mode(intel_connector->panel.fixed_mode,
813 adjusted_mode);
Jesse Barnes2dd24552013-04-25 12:55:01 -0700814 if (!HAS_PCH_SPLIT(dev))
815 intel_gmch_panel_fitting(intel_crtc, pipe_config,
816 intel_connector->panel.fitting_mode);
817 else
Jesse Barnesb074cec2013-04-25 12:55:02 -0700818 intel_pch_panel_fitting(intel_crtc, pipe_config,
819 intel_connector->panel.fitting_mode);
Zhao Yakui0d3a1be2010-07-19 09:43:13 +0100820 }
821
Daniel Vettercb1793c2012-06-04 18:39:21 +0200822 if (adjusted_mode->flags & DRM_MODE_FLAG_DBLCLK)
Daniel Vetter0af78a22012-05-23 11:30:55 +0200823 return false;
824
Daniel Vetter083f9562012-04-20 20:23:49 +0200825 DRM_DEBUG_KMS("DP link computation with max lane count %i "
826 "max bw %02x pixel clock %iKHz\n",
Damien Lespiau241bfc32013-09-25 16:45:37 +0100827 max_lane_count, bws[max_clock],
828 adjusted_mode->crtc_clock);
Daniel Vetter083f9562012-04-20 20:23:49 +0200829
Daniel Vetter36008362013-03-27 00:44:59 +0100830 /* Walk through all bpp values. Luckily they're all nicely spaced with 2
831 * bpc in between. */
Daniel Vetter3e7ca982013-06-01 19:45:56 +0200832 bpp = pipe_config->pipe_bpp;
Jani Nikula6da7f102013-10-16 17:06:17 +0300833 if (is_edp(intel_dp) && dev_priv->vbt.edp_bpp &&
834 dev_priv->vbt.edp_bpp < bpp) {
Imre Deak79842112013-07-18 17:44:13 +0300835 DRM_DEBUG_KMS("clamping bpp for eDP panel to BIOS-provided %i\n",
836 dev_priv->vbt.edp_bpp);
Jani Nikula6da7f102013-10-16 17:06:17 +0300837 bpp = dev_priv->vbt.edp_bpp;
Imre Deak79842112013-07-18 17:44:13 +0300838 }
Daniel Vetter657445f2013-05-04 10:09:18 +0200839
Daniel Vetter36008362013-03-27 00:44:59 +0100840 for (; bpp >= 6*3; bpp -= 2*3) {
Damien Lespiau241bfc32013-09-25 16:45:37 +0100841 mode_rate = intel_dp_link_required(adjusted_mode->crtc_clock,
842 bpp);
Daniel Vetterc4867932012-04-10 10:42:36 +0200843
Daniel Vetter36008362013-03-27 00:44:59 +0100844 for (clock = 0; clock <= max_clock; clock++) {
845 for (lane_count = 1; lane_count <= max_lane_count; lane_count <<= 1) {
846 link_clock = drm_dp_bw_code_to_link_rate(bws[clock]);
847 link_avail = intel_dp_max_data_rate(link_clock,
848 lane_count);
Ville Syrjälä3685a8f2013-01-17 16:31:28 +0200849
Daniel Vetter36008362013-03-27 00:44:59 +0100850 if (mode_rate <= link_avail) {
851 goto found;
852 }
853 }
854 }
855 }
856
857 return false;
858
859found:
Ville Syrjälä55bc60d2013-01-17 16:31:29 +0200860 if (intel_dp->color_range_auto) {
861 /*
862 * See:
863 * CEA-861-E - 5.1 Default Encoding Parameters
864 * VESA DisplayPort Ver.1.2a - 5.1.1.1 Video Colorimetry
865 */
Thierry Reding18316c82012-12-20 15:41:44 +0100866 if (bpp != 18 && drm_match_cea_mode(adjusted_mode) > 1)
Ville Syrjälä55bc60d2013-01-17 16:31:29 +0200867 intel_dp->color_range = DP_COLOR_RANGE_16_235;
868 else
869 intel_dp->color_range = 0;
870 }
871
Ville Syrjälä3685a8f2013-01-17 16:31:28 +0200872 if (intel_dp->color_range)
Daniel Vetter50f3b012013-03-27 00:44:56 +0100873 pipe_config->limited_color_range = true;
Ville Syrjälä3685a8f2013-01-17 16:31:28 +0200874
Daniel Vetter36008362013-03-27 00:44:59 +0100875 intel_dp->link_bw = bws[clock];
876 intel_dp->lane_count = lane_count;
Daniel Vetter657445f2013-05-04 10:09:18 +0200877 pipe_config->pipe_bpp = bpp;
Daniel Vetterff9a6752013-06-01 17:16:21 +0200878 pipe_config->port_clock = drm_dp_bw_code_to_link_rate(intel_dp->link_bw);
Daniel Vetterc4867932012-04-10 10:42:36 +0200879
Daniel Vetter36008362013-03-27 00:44:59 +0100880 DRM_DEBUG_KMS("DP link bw %02x lane count %d clock %d bpp %d\n",
881 intel_dp->link_bw, intel_dp->lane_count,
Daniel Vetterff9a6752013-06-01 17:16:21 +0200882 pipe_config->port_clock, bpp);
Daniel Vetter36008362013-03-27 00:44:59 +0100883 DRM_DEBUG_KMS("DP link bw required %i available %i\n",
884 mode_rate, link_avail);
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700885
Daniel Vetter03afc4a2013-04-02 23:42:31 +0200886 intel_link_compute_m_n(bpp, lane_count,
Damien Lespiau241bfc32013-09-25 16:45:37 +0100887 adjusted_mode->crtc_clock,
888 pipe_config->port_clock,
Daniel Vetter03afc4a2013-04-02 23:42:31 +0200889 &pipe_config->dp_m_n);
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700890
Daniel Vetterc6bb3532013-04-19 11:14:33 +0200891 intel_dp_set_clock(encoder, pipe_config, intel_dp->link_bw);
892
Daniel Vetter36008362013-03-27 00:44:59 +0100893 return true;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700894}
895
Daniel Vetter7c62a162013-06-01 17:16:20 +0200896static void ironlake_set_pll_cpu_edp(struct intel_dp *intel_dp)
Daniel Vetterea9b6002012-11-29 15:59:31 +0100897{
Daniel Vetter7c62a162013-06-01 17:16:20 +0200898 struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
899 struct intel_crtc *crtc = to_intel_crtc(dig_port->base.base.crtc);
900 struct drm_device *dev = crtc->base.dev;
Daniel Vetterea9b6002012-11-29 15:59:31 +0100901 struct drm_i915_private *dev_priv = dev->dev_private;
902 u32 dpa_ctl;
903
Daniel Vetterff9a6752013-06-01 17:16:21 +0200904 DRM_DEBUG_KMS("eDP PLL enable for clock %d\n", crtc->config.port_clock);
Daniel Vetterea9b6002012-11-29 15:59:31 +0100905 dpa_ctl = I915_READ(DP_A);
906 dpa_ctl &= ~DP_PLL_FREQ_MASK;
907
Daniel Vetterff9a6752013-06-01 17:16:21 +0200908 if (crtc->config.port_clock == 162000) {
Daniel Vetter1ce17032012-11-29 15:59:32 +0100909 /* For a long time we've carried around a ILK-DevA w/a for the
910 * 160MHz clock. If we're really unlucky, it's still required.
911 */
912 DRM_DEBUG_KMS("160MHz cpu eDP clock, might need ilk devA w/a\n");
Daniel Vetterea9b6002012-11-29 15:59:31 +0100913 dpa_ctl |= DP_PLL_FREQ_160MHZ;
Daniel Vetter7c62a162013-06-01 17:16:20 +0200914 intel_dp->DP |= DP_PLL_FREQ_160MHZ;
Daniel Vetterea9b6002012-11-29 15:59:31 +0100915 } else {
916 dpa_ctl |= DP_PLL_FREQ_270MHZ;
Daniel Vetter7c62a162013-06-01 17:16:20 +0200917 intel_dp->DP |= DP_PLL_FREQ_270MHZ;
Daniel Vetterea9b6002012-11-29 15:59:31 +0100918 }
Daniel Vetter1ce17032012-11-29 15:59:32 +0100919
Daniel Vetterea9b6002012-11-29 15:59:31 +0100920 I915_WRITE(DP_A, dpa_ctl);
921
922 POSTING_READ(DP_A);
923 udelay(500);
924}
925
Daniel Vetterb934223d2013-07-21 21:37:05 +0200926static void intel_dp_mode_set(struct intel_encoder *encoder)
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700927{
Daniel Vetterb934223d2013-07-21 21:37:05 +0200928 struct drm_device *dev = encoder->base.dev;
Keith Packard417e8222011-11-01 19:54:11 -0700929 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetterb934223d2013-07-21 21:37:05 +0200930 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
Imre Deakbc7d38a2013-05-16 14:40:36 +0300931 enum port port = dp_to_dig_port(intel_dp)->port;
Daniel Vetterb934223d2013-07-21 21:37:05 +0200932 struct intel_crtc *crtc = to_intel_crtc(encoder->base.crtc);
933 struct drm_display_mode *adjusted_mode = &crtc->config.adjusted_mode;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700934
Keith Packard417e8222011-11-01 19:54:11 -0700935 /*
Keith Packard1a2eb462011-11-16 16:26:07 -0800936 * There are four kinds of DP registers:
Keith Packard417e8222011-11-01 19:54:11 -0700937 *
938 * IBX PCH
Keith Packard1a2eb462011-11-16 16:26:07 -0800939 * SNB CPU
940 * IVB CPU
Keith Packard417e8222011-11-01 19:54:11 -0700941 * CPT PCH
942 *
943 * IBX PCH and CPU are the same for almost everything,
944 * except that the CPU DP PLL is configured in this
945 * register
946 *
947 * CPT PCH is quite different, having many bits moved
948 * to the TRANS_DP_CTL register instead. That
949 * configuration happens (oddly) in ironlake_pch_enable
950 */
Adam Jackson9c9e7922010-04-05 17:57:59 -0400951
Keith Packard417e8222011-11-01 19:54:11 -0700952 /* Preserve the BIOS-computed detected bit. This is
953 * supposed to be read-only.
954 */
955 intel_dp->DP = I915_READ(intel_dp->output_reg) & DP_DETECTED;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700956
Keith Packard417e8222011-11-01 19:54:11 -0700957 /* Handle DP bits in common between all three register formats */
Keith Packard417e8222011-11-01 19:54:11 -0700958 intel_dp->DP |= DP_VOLTAGE_0_4 | DP_PRE_EMPHASIS_0;
Daniel Vetter17aa6be2013-04-30 14:01:40 +0200959 intel_dp->DP |= DP_PORT_WIDTH(intel_dp->lane_count);
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700960
Wu Fengguange0dac652011-09-05 14:25:34 +0800961 if (intel_dp->has_audio) {
962 DRM_DEBUG_DRIVER("Enabling DP audio on pipe %c\n",
Daniel Vetter7c62a162013-06-01 17:16:20 +0200963 pipe_name(crtc->pipe));
Chris Wilsonea5b2132010-08-04 13:50:23 +0100964 intel_dp->DP |= DP_AUDIO_OUTPUT_ENABLE;
Daniel Vetterb934223d2013-07-21 21:37:05 +0200965 intel_write_eld(&encoder->base, adjusted_mode);
Wu Fengguange0dac652011-09-05 14:25:34 +0800966 }
Paulo Zanoni247d89f2012-10-15 15:51:33 -0300967
Keith Packard417e8222011-11-01 19:54:11 -0700968 /* Split out the IBX/CPU vs CPT settings */
Zhenyu Wang32f9d652009-07-24 01:00:32 +0800969
Imre Deakbc7d38a2013-05-16 14:40:36 +0300970 if (port == PORT_A && IS_GEN7(dev) && !IS_VALLEYVIEW(dev)) {
Keith Packard1a2eb462011-11-16 16:26:07 -0800971 if (adjusted_mode->flags & DRM_MODE_FLAG_PHSYNC)
972 intel_dp->DP |= DP_SYNC_HS_HIGH;
973 if (adjusted_mode->flags & DRM_MODE_FLAG_PVSYNC)
974 intel_dp->DP |= DP_SYNC_VS_HIGH;
975 intel_dp->DP |= DP_LINK_TRAIN_OFF_CPT;
976
Jani Nikula6aba5b62013-10-04 15:08:10 +0300977 if (drm_dp_enhanced_frame_cap(intel_dp->dpcd))
Keith Packard1a2eb462011-11-16 16:26:07 -0800978 intel_dp->DP |= DP_ENHANCED_FRAMING;
979
Daniel Vetter7c62a162013-06-01 17:16:20 +0200980 intel_dp->DP |= crtc->pipe << 29;
Imre Deakbc7d38a2013-05-16 14:40:36 +0300981 } else if (!HAS_PCH_CPT(dev) || port == PORT_A) {
Jesse Barnesb2634012013-03-28 09:55:40 -0700982 if (!HAS_PCH_SPLIT(dev) && !IS_VALLEYVIEW(dev))
Ville Syrjälä3685a8f2013-01-17 16:31:28 +0200983 intel_dp->DP |= intel_dp->color_range;
Keith Packard417e8222011-11-01 19:54:11 -0700984
985 if (adjusted_mode->flags & DRM_MODE_FLAG_PHSYNC)
986 intel_dp->DP |= DP_SYNC_HS_HIGH;
987 if (adjusted_mode->flags & DRM_MODE_FLAG_PVSYNC)
988 intel_dp->DP |= DP_SYNC_VS_HIGH;
989 intel_dp->DP |= DP_LINK_TRAIN_OFF;
990
Jani Nikula6aba5b62013-10-04 15:08:10 +0300991 if (drm_dp_enhanced_frame_cap(intel_dp->dpcd))
Keith Packard417e8222011-11-01 19:54:11 -0700992 intel_dp->DP |= DP_ENHANCED_FRAMING;
993
Daniel Vetter7c62a162013-06-01 17:16:20 +0200994 if (crtc->pipe == 1)
Keith Packard417e8222011-11-01 19:54:11 -0700995 intel_dp->DP |= DP_PIPEB_SELECT;
Keith Packard417e8222011-11-01 19:54:11 -0700996 } else {
997 intel_dp->DP |= DP_LINK_TRAIN_OFF_CPT;
Zhenyu Wang32f9d652009-07-24 01:00:32 +0800998 }
Daniel Vetterea9b6002012-11-29 15:59:31 +0100999
Imre Deakbc7d38a2013-05-16 14:40:36 +03001000 if (port == PORT_A && !IS_VALLEYVIEW(dev))
Daniel Vetter7c62a162013-06-01 17:16:20 +02001001 ironlake_set_pll_cpu_edp(intel_dp);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001002}
1003
Keith Packard99ea7122011-11-01 19:57:50 -07001004#define IDLE_ON_MASK (PP_ON | 0 | PP_SEQUENCE_MASK | 0 | PP_SEQUENCE_STATE_MASK)
1005#define IDLE_ON_VALUE (PP_ON | 0 | PP_SEQUENCE_NONE | 0 | PP_SEQUENCE_STATE_ON_IDLE)
1006
1007#define IDLE_OFF_MASK (PP_ON | 0 | PP_SEQUENCE_MASK | 0 | PP_SEQUENCE_STATE_MASK)
1008#define IDLE_OFF_VALUE (0 | 0 | PP_SEQUENCE_NONE | 0 | PP_SEQUENCE_STATE_OFF_IDLE)
1009
1010#define IDLE_CYCLE_MASK (PP_ON | 0 | PP_SEQUENCE_MASK | PP_CYCLE_DELAY_ACTIVE | PP_SEQUENCE_STATE_MASK)
1011#define IDLE_CYCLE_VALUE (0 | 0 | PP_SEQUENCE_NONE | 0 | PP_SEQUENCE_STATE_OFF_IDLE)
1012
1013static void ironlake_wait_panel_status(struct intel_dp *intel_dp,
1014 u32 mask,
1015 u32 value)
1016{
Paulo Zanoni30add222012-10-26 19:05:45 -02001017 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Keith Packard99ea7122011-11-01 19:57:50 -07001018 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes453c5422013-03-28 09:55:41 -07001019 u32 pp_stat_reg, pp_ctrl_reg;
1020
Jani Nikulabf13e812013-09-06 07:40:05 +03001021 pp_stat_reg = _pp_stat_reg(intel_dp);
1022 pp_ctrl_reg = _pp_ctrl_reg(intel_dp);
Keith Packard99ea7122011-11-01 19:57:50 -07001023
1024 DRM_DEBUG_KMS("mask %08x value %08x status %08x control %08x\n",
Jesse Barnes453c5422013-03-28 09:55:41 -07001025 mask, value,
1026 I915_READ(pp_stat_reg),
1027 I915_READ(pp_ctrl_reg));
Keith Packard99ea7122011-11-01 19:57:50 -07001028
Jesse Barnes453c5422013-03-28 09:55:41 -07001029 if (_wait_for((I915_READ(pp_stat_reg) & mask) == value, 5000, 10)) {
Keith Packard99ea7122011-11-01 19:57:50 -07001030 DRM_ERROR("Panel status timeout: status %08x control %08x\n",
Jesse Barnes453c5422013-03-28 09:55:41 -07001031 I915_READ(pp_stat_reg),
1032 I915_READ(pp_ctrl_reg));
Keith Packard99ea7122011-11-01 19:57:50 -07001033 }
1034}
1035
1036static void ironlake_wait_panel_on(struct intel_dp *intel_dp)
1037{
1038 DRM_DEBUG_KMS("Wait for panel power on\n");
1039 ironlake_wait_panel_status(intel_dp, IDLE_ON_MASK, IDLE_ON_VALUE);
1040}
1041
Keith Packardbd943152011-09-18 23:09:52 -07001042static void ironlake_wait_panel_off(struct intel_dp *intel_dp)
1043{
Keith Packardbd943152011-09-18 23:09:52 -07001044 DRM_DEBUG_KMS("Wait for panel power off time\n");
Keith Packard99ea7122011-11-01 19:57:50 -07001045 ironlake_wait_panel_status(intel_dp, IDLE_OFF_MASK, IDLE_OFF_VALUE);
Keith Packardbd943152011-09-18 23:09:52 -07001046}
Keith Packardbd943152011-09-18 23:09:52 -07001047
Keith Packard99ea7122011-11-01 19:57:50 -07001048static void ironlake_wait_panel_power_cycle(struct intel_dp *intel_dp)
1049{
1050 DRM_DEBUG_KMS("Wait for panel power cycle\n");
1051 ironlake_wait_panel_status(intel_dp, IDLE_CYCLE_MASK, IDLE_CYCLE_VALUE);
1052}
Keith Packardbd943152011-09-18 23:09:52 -07001053
Keith Packard99ea7122011-11-01 19:57:50 -07001054
Keith Packard832dd3c2011-11-01 19:34:06 -07001055/* Read the current pp_control value, unlocking the register if it
1056 * is locked
1057 */
1058
Jesse Barnes453c5422013-03-28 09:55:41 -07001059static u32 ironlake_get_pp_control(struct intel_dp *intel_dp)
Keith Packard832dd3c2011-11-01 19:34:06 -07001060{
Jesse Barnes453c5422013-03-28 09:55:41 -07001061 struct drm_device *dev = intel_dp_to_dev(intel_dp);
1062 struct drm_i915_private *dev_priv = dev->dev_private;
1063 u32 control;
Jesse Barnes453c5422013-03-28 09:55:41 -07001064
Jani Nikulabf13e812013-09-06 07:40:05 +03001065 control = I915_READ(_pp_ctrl_reg(intel_dp));
Keith Packard832dd3c2011-11-01 19:34:06 -07001066 control &= ~PANEL_UNLOCK_MASK;
1067 control |= PANEL_UNLOCK_REGS;
1068 return control;
Keith Packardbd943152011-09-18 23:09:52 -07001069}
1070
Paulo Zanoni82a4d9c2012-10-23 18:30:07 -02001071void ironlake_edp_panel_vdd_on(struct intel_dp *intel_dp)
Jesse Barnes5d613502011-01-24 17:10:54 -08001072{
Paulo Zanoni30add222012-10-26 19:05:45 -02001073 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Jesse Barnes5d613502011-01-24 17:10:54 -08001074 struct drm_i915_private *dev_priv = dev->dev_private;
1075 u32 pp;
Jesse Barnes453c5422013-03-28 09:55:41 -07001076 u32 pp_stat_reg, pp_ctrl_reg;
Jesse Barnes5d613502011-01-24 17:10:54 -08001077
Keith Packard97af61f572011-09-28 16:23:51 -07001078 if (!is_edp(intel_dp))
1079 return;
Jesse Barnes5d613502011-01-24 17:10:54 -08001080
Keith Packardbd943152011-09-18 23:09:52 -07001081 WARN(intel_dp->want_panel_vdd,
1082 "eDP VDD already requested on\n");
1083
1084 intel_dp->want_panel_vdd = true;
Keith Packard99ea7122011-11-01 19:57:50 -07001085
Paulo Zanonib0665d52013-10-30 19:50:27 -02001086 if (ironlake_edp_have_panel_vdd(intel_dp))
Keith Packardbd943152011-09-18 23:09:52 -07001087 return;
Paulo Zanonib0665d52013-10-30 19:50:27 -02001088
1089 DRM_DEBUG_KMS("Turning eDP VDD on\n");
Keith Packardbd943152011-09-18 23:09:52 -07001090
Keith Packard99ea7122011-11-01 19:57:50 -07001091 if (!ironlake_edp_have_panel_power(intel_dp))
1092 ironlake_wait_panel_power_cycle(intel_dp);
1093
Jesse Barnes453c5422013-03-28 09:55:41 -07001094 pp = ironlake_get_pp_control(intel_dp);
Jesse Barnes5d613502011-01-24 17:10:54 -08001095 pp |= EDP_FORCE_VDD;
Keith Packardebf33b12011-09-29 15:53:27 -07001096
Jani Nikulabf13e812013-09-06 07:40:05 +03001097 pp_stat_reg = _pp_stat_reg(intel_dp);
1098 pp_ctrl_reg = _pp_ctrl_reg(intel_dp);
Jesse Barnes453c5422013-03-28 09:55:41 -07001099
1100 I915_WRITE(pp_ctrl_reg, pp);
1101 POSTING_READ(pp_ctrl_reg);
1102 DRM_DEBUG_KMS("PP_STATUS: 0x%08x PP_CONTROL: 0x%08x\n",
1103 I915_READ(pp_stat_reg), I915_READ(pp_ctrl_reg));
Keith Packardebf33b12011-09-29 15:53:27 -07001104 /*
1105 * If the panel wasn't on, delay before accessing aux channel
1106 */
1107 if (!ironlake_edp_have_panel_power(intel_dp)) {
Keith Packardbd943152011-09-18 23:09:52 -07001108 DRM_DEBUG_KMS("eDP was not running\n");
Keith Packardf01eca22011-09-28 16:48:10 -07001109 msleep(intel_dp->panel_power_up_delay);
Keith Packardf01eca22011-09-28 16:48:10 -07001110 }
Jesse Barnes5d613502011-01-24 17:10:54 -08001111}
1112
Keith Packardbd943152011-09-18 23:09:52 -07001113static void ironlake_panel_vdd_off_sync(struct intel_dp *intel_dp)
Jesse Barnes5d613502011-01-24 17:10:54 -08001114{
Paulo Zanoni30add222012-10-26 19:05:45 -02001115 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Jesse Barnes5d613502011-01-24 17:10:54 -08001116 struct drm_i915_private *dev_priv = dev->dev_private;
1117 u32 pp;
Jesse Barnes453c5422013-03-28 09:55:41 -07001118 u32 pp_stat_reg, pp_ctrl_reg;
Jesse Barnes5d613502011-01-24 17:10:54 -08001119
Daniel Vettera0e99e62012-12-02 01:05:46 +01001120 WARN_ON(!mutex_is_locked(&dev->mode_config.mutex));
1121
Keith Packardbd943152011-09-18 23:09:52 -07001122 if (!intel_dp->want_panel_vdd && ironlake_edp_have_panel_vdd(intel_dp)) {
Paulo Zanonib0665d52013-10-30 19:50:27 -02001123 DRM_DEBUG_KMS("Turning eDP VDD off\n");
1124
Jesse Barnes453c5422013-03-28 09:55:41 -07001125 pp = ironlake_get_pp_control(intel_dp);
Keith Packardbd943152011-09-18 23:09:52 -07001126 pp &= ~EDP_FORCE_VDD;
Jesse Barnes453c5422013-03-28 09:55:41 -07001127
Paulo Zanoni9f08ef52013-10-31 12:44:21 -02001128 pp_ctrl_reg = _pp_ctrl_reg(intel_dp);
1129 pp_stat_reg = _pp_stat_reg(intel_dp);
Jesse Barnes453c5422013-03-28 09:55:41 -07001130
1131 I915_WRITE(pp_ctrl_reg, pp);
1132 POSTING_READ(pp_ctrl_reg);
Jesse Barnes5d613502011-01-24 17:10:54 -08001133
Keith Packardbd943152011-09-18 23:09:52 -07001134 /* Make sure sequencer is idle before allowing subsequent activity */
Jesse Barnes453c5422013-03-28 09:55:41 -07001135 DRM_DEBUG_KMS("PP_STATUS: 0x%08x PP_CONTROL: 0x%08x\n",
1136 I915_READ(pp_stat_reg), I915_READ(pp_ctrl_reg));
Keith Packard99ea7122011-11-01 19:57:50 -07001137 msleep(intel_dp->panel_power_down_delay);
Keith Packardbd943152011-09-18 23:09:52 -07001138 }
1139}
1140
1141static void ironlake_panel_vdd_work(struct work_struct *__work)
1142{
1143 struct intel_dp *intel_dp = container_of(to_delayed_work(__work),
1144 struct intel_dp, panel_vdd_work);
Paulo Zanoni30add222012-10-26 19:05:45 -02001145 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Keith Packardbd943152011-09-18 23:09:52 -07001146
Keith Packard627f7672011-10-31 11:30:10 -07001147 mutex_lock(&dev->mode_config.mutex);
Keith Packardbd943152011-09-18 23:09:52 -07001148 ironlake_panel_vdd_off_sync(intel_dp);
Keith Packard627f7672011-10-31 11:30:10 -07001149 mutex_unlock(&dev->mode_config.mutex);
Keith Packardbd943152011-09-18 23:09:52 -07001150}
1151
Paulo Zanoni82a4d9c2012-10-23 18:30:07 -02001152void ironlake_edp_panel_vdd_off(struct intel_dp *intel_dp, bool sync)
Keith Packardbd943152011-09-18 23:09:52 -07001153{
Keith Packard97af61f572011-09-28 16:23:51 -07001154 if (!is_edp(intel_dp))
1155 return;
Jesse Barnes5d613502011-01-24 17:10:54 -08001156
Keith Packardbd943152011-09-18 23:09:52 -07001157 WARN(!intel_dp->want_panel_vdd, "eDP VDD not forced on");
Keith Packardf2e8b182011-11-01 20:01:35 -07001158
Keith Packardbd943152011-09-18 23:09:52 -07001159 intel_dp->want_panel_vdd = false;
1160
1161 if (sync) {
1162 ironlake_panel_vdd_off_sync(intel_dp);
1163 } else {
1164 /*
1165 * Queue the timer to fire a long
1166 * time from now (relative to the power down delay)
1167 * to keep the panel power up across a sequence of operations
1168 */
1169 schedule_delayed_work(&intel_dp->panel_vdd_work,
1170 msecs_to_jiffies(intel_dp->panel_power_cycle_delay * 5));
1171 }
Jesse Barnes5d613502011-01-24 17:10:54 -08001172}
1173
Paulo Zanoni82a4d9c2012-10-23 18:30:07 -02001174void ironlake_edp_panel_on(struct intel_dp *intel_dp)
Jesse Barnes9934c132010-07-22 13:18:19 -07001175{
Paulo Zanoni30add222012-10-26 19:05:45 -02001176 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Jesse Barnes9934c132010-07-22 13:18:19 -07001177 struct drm_i915_private *dev_priv = dev->dev_private;
Keith Packard99ea7122011-11-01 19:57:50 -07001178 u32 pp;
Jesse Barnes453c5422013-03-28 09:55:41 -07001179 u32 pp_ctrl_reg;
Jesse Barnes9934c132010-07-22 13:18:19 -07001180
Keith Packard97af61f572011-09-28 16:23:51 -07001181 if (!is_edp(intel_dp))
Keith Packardbd943152011-09-18 23:09:52 -07001182 return;
Keith Packard99ea7122011-11-01 19:57:50 -07001183
1184 DRM_DEBUG_KMS("Turn eDP power on\n");
1185
1186 if (ironlake_edp_have_panel_power(intel_dp)) {
1187 DRM_DEBUG_KMS("eDP power already on\n");
Keith Packard7d639f32011-09-29 16:05:34 -07001188 return;
Keith Packard99ea7122011-11-01 19:57:50 -07001189 }
Jesse Barnes9934c132010-07-22 13:18:19 -07001190
Keith Packard99ea7122011-11-01 19:57:50 -07001191 ironlake_wait_panel_power_cycle(intel_dp);
Jesse Barnes37c6c9b2010-08-11 10:04:43 -07001192
Jani Nikulabf13e812013-09-06 07:40:05 +03001193 pp_ctrl_reg = _pp_ctrl_reg(intel_dp);
Jesse Barnes453c5422013-03-28 09:55:41 -07001194 pp = ironlake_get_pp_control(intel_dp);
Keith Packard05ce1a42011-09-29 16:33:01 -07001195 if (IS_GEN5(dev)) {
1196 /* ILK workaround: disable reset around power sequence */
1197 pp &= ~PANEL_POWER_RESET;
Jani Nikulabf13e812013-09-06 07:40:05 +03001198 I915_WRITE(pp_ctrl_reg, pp);
1199 POSTING_READ(pp_ctrl_reg);
Keith Packard05ce1a42011-09-29 16:33:01 -07001200 }
Jesse Barnes37c6c9b2010-08-11 10:04:43 -07001201
Keith Packard1c0ae802011-09-19 13:59:29 -07001202 pp |= POWER_TARGET_ON;
Keith Packard99ea7122011-11-01 19:57:50 -07001203 if (!IS_GEN5(dev))
1204 pp |= PANEL_POWER_RESET;
1205
Jesse Barnes453c5422013-03-28 09:55:41 -07001206 I915_WRITE(pp_ctrl_reg, pp);
1207 POSTING_READ(pp_ctrl_reg);
Jesse Barnes9934c132010-07-22 13:18:19 -07001208
Keith Packard99ea7122011-11-01 19:57:50 -07001209 ironlake_wait_panel_on(intel_dp);
Jesse Barnes9934c132010-07-22 13:18:19 -07001210
Keith Packard05ce1a42011-09-29 16:33:01 -07001211 if (IS_GEN5(dev)) {
1212 pp |= PANEL_POWER_RESET; /* restore panel reset bit */
Jani Nikulabf13e812013-09-06 07:40:05 +03001213 I915_WRITE(pp_ctrl_reg, pp);
1214 POSTING_READ(pp_ctrl_reg);
Keith Packard05ce1a42011-09-29 16:33:01 -07001215 }
Jesse Barnes9934c132010-07-22 13:18:19 -07001216}
1217
Paulo Zanoni82a4d9c2012-10-23 18:30:07 -02001218void ironlake_edp_panel_off(struct intel_dp *intel_dp)
Jesse Barnes9934c132010-07-22 13:18:19 -07001219{
Paulo Zanoni30add222012-10-26 19:05:45 -02001220 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Jesse Barnes9934c132010-07-22 13:18:19 -07001221 struct drm_i915_private *dev_priv = dev->dev_private;
Keith Packard99ea7122011-11-01 19:57:50 -07001222 u32 pp;
Jesse Barnes453c5422013-03-28 09:55:41 -07001223 u32 pp_ctrl_reg;
Jesse Barnes9934c132010-07-22 13:18:19 -07001224
Keith Packard97af61f572011-09-28 16:23:51 -07001225 if (!is_edp(intel_dp))
1226 return;
Jesse Barnes37c6c9b2010-08-11 10:04:43 -07001227
Keith Packard99ea7122011-11-01 19:57:50 -07001228 DRM_DEBUG_KMS("Turn eDP power off\n");
Jesse Barnes37c6c9b2010-08-11 10:04:43 -07001229
Daniel Vetter6cb49832012-05-20 17:14:50 +02001230 WARN(!intel_dp->want_panel_vdd, "Need VDD to turn off panel\n");
Jesse Barnes9934c132010-07-22 13:18:19 -07001231
Jesse Barnes453c5422013-03-28 09:55:41 -07001232 pp = ironlake_get_pp_control(intel_dp);
Daniel Vetter35a38552012-08-12 22:17:14 +02001233 /* We need to switch off panel power _and_ force vdd, for otherwise some
1234 * panels get very unhappy and cease to work. */
1235 pp &= ~(POWER_TARGET_ON | EDP_FORCE_VDD | PANEL_POWER_RESET | EDP_BLC_ENABLE);
Jesse Barnes453c5422013-03-28 09:55:41 -07001236
Jani Nikulabf13e812013-09-06 07:40:05 +03001237 pp_ctrl_reg = _pp_ctrl_reg(intel_dp);
Jesse Barnes453c5422013-03-28 09:55:41 -07001238
1239 I915_WRITE(pp_ctrl_reg, pp);
1240 POSTING_READ(pp_ctrl_reg);
Jesse Barnes9934c132010-07-22 13:18:19 -07001241
Daniel Vetter35a38552012-08-12 22:17:14 +02001242 intel_dp->want_panel_vdd = false;
1243
Keith Packard99ea7122011-11-01 19:57:50 -07001244 ironlake_wait_panel_off(intel_dp);
Jesse Barnes9934c132010-07-22 13:18:19 -07001245}
1246
Paulo Zanonid6c50ff2012-10-23 18:30:06 -02001247void ironlake_edp_backlight_on(struct intel_dp *intel_dp)
Zhenyu Wang32f9d652009-07-24 01:00:32 +08001248{
Paulo Zanonida63a9f2012-10-26 19:05:46 -02001249 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
1250 struct drm_device *dev = intel_dig_port->base.base.dev;
Zhenyu Wang32f9d652009-07-24 01:00:32 +08001251 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanonida63a9f2012-10-26 19:05:46 -02001252 int pipe = to_intel_crtc(intel_dig_port->base.base.crtc)->pipe;
Zhenyu Wang32f9d652009-07-24 01:00:32 +08001253 u32 pp;
Jesse Barnes453c5422013-03-28 09:55:41 -07001254 u32 pp_ctrl_reg;
Zhenyu Wang32f9d652009-07-24 01:00:32 +08001255
Keith Packardf01eca22011-09-28 16:48:10 -07001256 if (!is_edp(intel_dp))
1257 return;
1258
Zhao Yakui28c97732009-10-09 11:39:41 +08001259 DRM_DEBUG_KMS("\n");
Jesse Barnes01cb9ea2010-10-07 16:01:12 -07001260 /*
1261 * If we enable the backlight right away following a panel power
1262 * on, we may see slight flicker as the panel syncs with the eDP
1263 * link. So delay a bit to make sure the image is solid before
1264 * allowing it to appear.
1265 */
Keith Packardf01eca22011-09-28 16:48:10 -07001266 msleep(intel_dp->backlight_on_delay);
Jesse Barnes453c5422013-03-28 09:55:41 -07001267 pp = ironlake_get_pp_control(intel_dp);
Zhenyu Wang32f9d652009-07-24 01:00:32 +08001268 pp |= EDP_BLC_ENABLE;
Jesse Barnes453c5422013-03-28 09:55:41 -07001269
Jani Nikulabf13e812013-09-06 07:40:05 +03001270 pp_ctrl_reg = _pp_ctrl_reg(intel_dp);
Jesse Barnes453c5422013-03-28 09:55:41 -07001271
1272 I915_WRITE(pp_ctrl_reg, pp);
1273 POSTING_READ(pp_ctrl_reg);
Daniel Vetter035aa3d2012-10-20 20:57:42 +02001274
1275 intel_panel_enable_backlight(dev, pipe);
Zhenyu Wang32f9d652009-07-24 01:00:32 +08001276}
1277
Paulo Zanonid6c50ff2012-10-23 18:30:06 -02001278void ironlake_edp_backlight_off(struct intel_dp *intel_dp)
Zhenyu Wang32f9d652009-07-24 01:00:32 +08001279{
Paulo Zanoni30add222012-10-26 19:05:45 -02001280 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Zhenyu Wang32f9d652009-07-24 01:00:32 +08001281 struct drm_i915_private *dev_priv = dev->dev_private;
1282 u32 pp;
Jesse Barnes453c5422013-03-28 09:55:41 -07001283 u32 pp_ctrl_reg;
Zhenyu Wang32f9d652009-07-24 01:00:32 +08001284
Keith Packardf01eca22011-09-28 16:48:10 -07001285 if (!is_edp(intel_dp))
1286 return;
1287
Daniel Vetter035aa3d2012-10-20 20:57:42 +02001288 intel_panel_disable_backlight(dev);
1289
Zhao Yakui28c97732009-10-09 11:39:41 +08001290 DRM_DEBUG_KMS("\n");
Jesse Barnes453c5422013-03-28 09:55:41 -07001291 pp = ironlake_get_pp_control(intel_dp);
Zhenyu Wang32f9d652009-07-24 01:00:32 +08001292 pp &= ~EDP_BLC_ENABLE;
Jesse Barnes453c5422013-03-28 09:55:41 -07001293
Jani Nikulabf13e812013-09-06 07:40:05 +03001294 pp_ctrl_reg = _pp_ctrl_reg(intel_dp);
Jesse Barnes453c5422013-03-28 09:55:41 -07001295
1296 I915_WRITE(pp_ctrl_reg, pp);
1297 POSTING_READ(pp_ctrl_reg);
Keith Packardf01eca22011-09-28 16:48:10 -07001298 msleep(intel_dp->backlight_off_delay);
Zhenyu Wang32f9d652009-07-24 01:00:32 +08001299}
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001300
Daniel Vetter2bd2ad62012-09-06 22:15:41 +02001301static void ironlake_edp_pll_on(struct intel_dp *intel_dp)
Jesse Barnesd240f202010-08-13 15:43:26 -07001302{
Paulo Zanonida63a9f2012-10-26 19:05:46 -02001303 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
1304 struct drm_crtc *crtc = intel_dig_port->base.base.crtc;
1305 struct drm_device *dev = crtc->dev;
Jesse Barnesd240f202010-08-13 15:43:26 -07001306 struct drm_i915_private *dev_priv = dev->dev_private;
1307 u32 dpa_ctl;
1308
Daniel Vetter2bd2ad62012-09-06 22:15:41 +02001309 assert_pipe_disabled(dev_priv,
1310 to_intel_crtc(crtc)->pipe);
1311
Jesse Barnesd240f202010-08-13 15:43:26 -07001312 DRM_DEBUG_KMS("\n");
1313 dpa_ctl = I915_READ(DP_A);
Daniel Vetter07679352012-09-06 22:15:42 +02001314 WARN(dpa_ctl & DP_PLL_ENABLE, "dp pll on, should be off\n");
1315 WARN(dpa_ctl & DP_PORT_EN, "dp port still on, should be off\n");
1316
1317 /* We don't adjust intel_dp->DP while tearing down the link, to
1318 * facilitate link retraining (e.g. after hotplug). Hence clear all
1319 * enable bits here to ensure that we don't enable too much. */
1320 intel_dp->DP &= ~(DP_PORT_EN | DP_AUDIO_OUTPUT_ENABLE);
1321 intel_dp->DP |= DP_PLL_ENABLE;
1322 I915_WRITE(DP_A, intel_dp->DP);
Jesse Barnes298b0b32010-10-07 16:01:24 -07001323 POSTING_READ(DP_A);
1324 udelay(200);
Jesse Barnesd240f202010-08-13 15:43:26 -07001325}
1326
Daniel Vetter2bd2ad62012-09-06 22:15:41 +02001327static void ironlake_edp_pll_off(struct intel_dp *intel_dp)
Jesse Barnesd240f202010-08-13 15:43:26 -07001328{
Paulo Zanonida63a9f2012-10-26 19:05:46 -02001329 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
1330 struct drm_crtc *crtc = intel_dig_port->base.base.crtc;
1331 struct drm_device *dev = crtc->dev;
Jesse Barnesd240f202010-08-13 15:43:26 -07001332 struct drm_i915_private *dev_priv = dev->dev_private;
1333 u32 dpa_ctl;
1334
Daniel Vetter2bd2ad62012-09-06 22:15:41 +02001335 assert_pipe_disabled(dev_priv,
1336 to_intel_crtc(crtc)->pipe);
1337
Jesse Barnesd240f202010-08-13 15:43:26 -07001338 dpa_ctl = I915_READ(DP_A);
Daniel Vetter07679352012-09-06 22:15:42 +02001339 WARN((dpa_ctl & DP_PLL_ENABLE) == 0,
1340 "dp pll off, should be on\n");
1341 WARN(dpa_ctl & DP_PORT_EN, "dp port still on, should be off\n");
1342
1343 /* We can't rely on the value tracked for the DP register in
1344 * intel_dp->DP because link_down must not change that (otherwise link
1345 * re-training will fail. */
Jesse Barnes298b0b32010-10-07 16:01:24 -07001346 dpa_ctl &= ~DP_PLL_ENABLE;
Jesse Barnesd240f202010-08-13 15:43:26 -07001347 I915_WRITE(DP_A, dpa_ctl);
Chris Wilson1af5fa12010-09-08 21:07:28 +01001348 POSTING_READ(DP_A);
Jesse Barnesd240f202010-08-13 15:43:26 -07001349 udelay(200);
1350}
1351
Jesse Barnesc7ad3812011-07-07 11:11:03 -07001352/* If the sink supports it, try to set the power state appropriately */
Paulo Zanonic19b0662012-10-15 15:51:41 -03001353void intel_dp_sink_dpms(struct intel_dp *intel_dp, int mode)
Jesse Barnesc7ad3812011-07-07 11:11:03 -07001354{
1355 int ret, i;
1356
1357 /* Should have a valid DPCD by this point */
1358 if (intel_dp->dpcd[DP_DPCD_REV] < 0x11)
1359 return;
1360
1361 if (mode != DRM_MODE_DPMS_ON) {
1362 ret = intel_dp_aux_native_write_1(intel_dp, DP_SET_POWER,
1363 DP_SET_POWER_D3);
1364 if (ret != 1)
1365 DRM_DEBUG_DRIVER("failed to write sink power state\n");
1366 } else {
1367 /*
1368 * When turning on, we need to retry for 1ms to give the sink
1369 * time to wake up.
1370 */
1371 for (i = 0; i < 3; i++) {
1372 ret = intel_dp_aux_native_write_1(intel_dp,
1373 DP_SET_POWER,
1374 DP_SET_POWER_D0);
1375 if (ret == 1)
1376 break;
1377 msleep(1);
1378 }
1379 }
1380}
1381
Daniel Vetter19d8fe12012-07-02 13:26:27 +02001382static bool intel_dp_get_hw_state(struct intel_encoder *encoder,
1383 enum pipe *pipe)
Jesse Barnesd240f202010-08-13 15:43:26 -07001384{
Daniel Vetter19d8fe12012-07-02 13:26:27 +02001385 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
Imre Deakbc7d38a2013-05-16 14:40:36 +03001386 enum port port = dp_to_dig_port(intel_dp)->port;
Daniel Vetter19d8fe12012-07-02 13:26:27 +02001387 struct drm_device *dev = encoder->base.dev;
1388 struct drm_i915_private *dev_priv = dev->dev_private;
1389 u32 tmp = I915_READ(intel_dp->output_reg);
Jesse Barnesd240f202010-08-13 15:43:26 -07001390
Daniel Vetter19d8fe12012-07-02 13:26:27 +02001391 if (!(tmp & DP_PORT_EN))
1392 return false;
1393
Imre Deakbc7d38a2013-05-16 14:40:36 +03001394 if (port == PORT_A && IS_GEN7(dev) && !IS_VALLEYVIEW(dev)) {
Daniel Vetter19d8fe12012-07-02 13:26:27 +02001395 *pipe = PORT_TO_PIPE_CPT(tmp);
Imre Deakbc7d38a2013-05-16 14:40:36 +03001396 } else if (!HAS_PCH_CPT(dev) || port == PORT_A) {
Daniel Vetter19d8fe12012-07-02 13:26:27 +02001397 *pipe = PORT_TO_PIPE(tmp);
1398 } else {
1399 u32 trans_sel;
1400 u32 trans_dp;
1401 int i;
1402
1403 switch (intel_dp->output_reg) {
1404 case PCH_DP_B:
1405 trans_sel = TRANS_DP_PORT_SEL_B;
1406 break;
1407 case PCH_DP_C:
1408 trans_sel = TRANS_DP_PORT_SEL_C;
1409 break;
1410 case PCH_DP_D:
1411 trans_sel = TRANS_DP_PORT_SEL_D;
1412 break;
1413 default:
1414 return true;
1415 }
1416
1417 for_each_pipe(i) {
1418 trans_dp = I915_READ(TRANS_DP_CTL(i));
1419 if ((trans_dp & TRANS_DP_PORT_SEL_MASK) == trans_sel) {
1420 *pipe = i;
1421 return true;
1422 }
1423 }
Daniel Vetter19d8fe12012-07-02 13:26:27 +02001424
Daniel Vetter4a0833e2012-10-26 10:58:11 +02001425 DRM_DEBUG_KMS("No pipe for dp port 0x%x found\n",
1426 intel_dp->output_reg);
1427 }
Daniel Vetter19d8fe12012-07-02 13:26:27 +02001428
1429 return true;
1430}
1431
Jesse Barnes045ac3b2013-05-14 17:08:26 -07001432static void intel_dp_get_config(struct intel_encoder *encoder,
1433 struct intel_crtc_config *pipe_config)
1434{
1435 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
Jesse Barnes045ac3b2013-05-14 17:08:26 -07001436 u32 tmp, flags = 0;
Xiong Zhang63000ef2013-06-28 12:59:06 +08001437 struct drm_device *dev = encoder->base.dev;
1438 struct drm_i915_private *dev_priv = dev->dev_private;
1439 enum port port = dp_to_dig_port(intel_dp)->port;
1440 struct intel_crtc *crtc = to_intel_crtc(encoder->base.crtc);
Ville Syrjälä18442d02013-09-13 16:00:08 +03001441 int dotclock;
Jesse Barnes045ac3b2013-05-14 17:08:26 -07001442
Xiong Zhang63000ef2013-06-28 12:59:06 +08001443 if ((port == PORT_A) || !HAS_PCH_CPT(dev)) {
1444 tmp = I915_READ(intel_dp->output_reg);
1445 if (tmp & DP_SYNC_HS_HIGH)
1446 flags |= DRM_MODE_FLAG_PHSYNC;
1447 else
1448 flags |= DRM_MODE_FLAG_NHSYNC;
Jesse Barnes045ac3b2013-05-14 17:08:26 -07001449
Xiong Zhang63000ef2013-06-28 12:59:06 +08001450 if (tmp & DP_SYNC_VS_HIGH)
1451 flags |= DRM_MODE_FLAG_PVSYNC;
1452 else
1453 flags |= DRM_MODE_FLAG_NVSYNC;
1454 } else {
1455 tmp = I915_READ(TRANS_DP_CTL(crtc->pipe));
1456 if (tmp & TRANS_DP_HSYNC_ACTIVE_HIGH)
1457 flags |= DRM_MODE_FLAG_PHSYNC;
1458 else
1459 flags |= DRM_MODE_FLAG_NHSYNC;
Jesse Barnes045ac3b2013-05-14 17:08:26 -07001460
Xiong Zhang63000ef2013-06-28 12:59:06 +08001461 if (tmp & TRANS_DP_VSYNC_ACTIVE_HIGH)
1462 flags |= DRM_MODE_FLAG_PVSYNC;
1463 else
1464 flags |= DRM_MODE_FLAG_NVSYNC;
1465 }
Jesse Barnes045ac3b2013-05-14 17:08:26 -07001466
1467 pipe_config->adjusted_mode.flags |= flags;
Jesse Barnesf1f644d2013-06-27 00:39:25 +03001468
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03001469 pipe_config->has_dp_encoder = true;
1470
1471 intel_dp_get_m_n(crtc, pipe_config);
1472
Ville Syrjälä18442d02013-09-13 16:00:08 +03001473 if (port == PORT_A) {
Jesse Barnesf1f644d2013-06-27 00:39:25 +03001474 if ((I915_READ(DP_A) & DP_PLL_FREQ_MASK) == DP_PLL_FREQ_160MHZ)
1475 pipe_config->port_clock = 162000;
1476 else
1477 pipe_config->port_clock = 270000;
1478 }
Ville Syrjälä18442d02013-09-13 16:00:08 +03001479
1480 dotclock = intel_dotclock_calculate(pipe_config->port_clock,
1481 &pipe_config->dp_m_n);
1482
1483 if (HAS_PCH_SPLIT(dev_priv->dev) && port != PORT_A)
1484 ironlake_check_encoder_dotclock(pipe_config, dotclock);
1485
Damien Lespiau241bfc32013-09-25 16:45:37 +01001486 pipe_config->adjusted_mode.crtc_clock = dotclock;
Daniel Vetter7f16e5c2013-11-04 16:28:47 +01001487
Jani Nikulac6cd2ee2013-10-21 10:52:07 +03001488 if (is_edp(intel_dp) && dev_priv->vbt.edp_bpp &&
1489 pipe_config->pipe_bpp > dev_priv->vbt.edp_bpp) {
1490 /*
1491 * This is a big fat ugly hack.
1492 *
1493 * Some machines in UEFI boot mode provide us a VBT that has 18
1494 * bpp and 1.62 GHz link bandwidth for eDP, which for reasons
1495 * unknown we fail to light up. Yet the same BIOS boots up with
1496 * 24 bpp and 2.7 GHz link. Use the same bpp as the BIOS uses as
1497 * max, not what it tells us to use.
1498 *
1499 * Note: This will still be broken if the eDP panel is not lit
1500 * up by the BIOS, and thus we can't get the mode at module
1501 * load.
1502 */
1503 DRM_DEBUG_KMS("pipe has %d bpp for eDP panel, overriding BIOS-provided max %d bpp\n",
1504 pipe_config->pipe_bpp, dev_priv->vbt.edp_bpp);
1505 dev_priv->vbt.edp_bpp = pipe_config->pipe_bpp;
1506 }
Jesse Barnes045ac3b2013-05-14 17:08:26 -07001507}
1508
Rodrigo Vivia031d702013-10-03 16:15:06 -03001509static bool is_edp_psr(struct drm_device *dev)
Shobhit Kumar2293bb52013-07-11 18:44:56 -03001510{
Rodrigo Vivia031d702013-10-03 16:15:06 -03001511 struct drm_i915_private *dev_priv = dev->dev_private;
1512
1513 return dev_priv->psr.sink_support;
Shobhit Kumar2293bb52013-07-11 18:44:56 -03001514}
1515
Rodrigo Vivi2b28bb12013-07-11 18:44:58 -03001516static bool intel_edp_is_psr_enabled(struct drm_device *dev)
1517{
1518 struct drm_i915_private *dev_priv = dev->dev_private;
1519
Ben Widawsky18b59922013-09-20 09:35:30 -07001520 if (!HAS_PSR(dev))
Rodrigo Vivi2b28bb12013-07-11 18:44:58 -03001521 return false;
1522
Ben Widawsky18b59922013-09-20 09:35:30 -07001523 return I915_READ(EDP_PSR_CTL(dev)) & EDP_PSR_ENABLE;
Rodrigo Vivi2b28bb12013-07-11 18:44:58 -03001524}
1525
1526static void intel_edp_psr_write_vsc(struct intel_dp *intel_dp,
1527 struct edp_vsc_psr *vsc_psr)
1528{
1529 struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
1530 struct drm_device *dev = dig_port->base.base.dev;
1531 struct drm_i915_private *dev_priv = dev->dev_private;
1532 struct intel_crtc *crtc = to_intel_crtc(dig_port->base.base.crtc);
1533 u32 ctl_reg = HSW_TVIDEO_DIP_CTL(crtc->config.cpu_transcoder);
1534 u32 data_reg = HSW_TVIDEO_DIP_VSC_DATA(crtc->config.cpu_transcoder);
1535 uint32_t *data = (uint32_t *) vsc_psr;
1536 unsigned int i;
1537
1538 /* As per BSPec (Pipe Video Data Island Packet), we need to disable
1539 the video DIP being updated before program video DIP data buffer
1540 registers for DIP being updated. */
1541 I915_WRITE(ctl_reg, 0);
1542 POSTING_READ(ctl_reg);
1543
1544 for (i = 0; i < VIDEO_DIP_VSC_DATA_SIZE; i += 4) {
1545 if (i < sizeof(struct edp_vsc_psr))
1546 I915_WRITE(data_reg + i, *data++);
1547 else
1548 I915_WRITE(data_reg + i, 0);
1549 }
1550
1551 I915_WRITE(ctl_reg, VIDEO_DIP_ENABLE_VSC_HSW);
1552 POSTING_READ(ctl_reg);
1553}
1554
1555static void intel_edp_psr_setup(struct intel_dp *intel_dp)
1556{
1557 struct drm_device *dev = intel_dp_to_dev(intel_dp);
1558 struct drm_i915_private *dev_priv = dev->dev_private;
1559 struct edp_vsc_psr psr_vsc;
1560
1561 if (intel_dp->psr_setup_done)
1562 return;
1563
1564 /* Prepare VSC packet as per EDP 1.3 spec, Table 3.10 */
1565 memset(&psr_vsc, 0, sizeof(psr_vsc));
1566 psr_vsc.sdp_header.HB0 = 0;
1567 psr_vsc.sdp_header.HB1 = 0x7;
1568 psr_vsc.sdp_header.HB2 = 0x2;
1569 psr_vsc.sdp_header.HB3 = 0x8;
1570 intel_edp_psr_write_vsc(intel_dp, &psr_vsc);
1571
1572 /* Avoid continuous PSR exit by masking memup and hpd */
Ben Widawsky18b59922013-09-20 09:35:30 -07001573 I915_WRITE(EDP_PSR_DEBUG_CTL(dev), EDP_PSR_DEBUG_MASK_MEMUP |
Rodrigo Vivi0cc4b692013-10-03 13:31:26 -03001574 EDP_PSR_DEBUG_MASK_HPD | EDP_PSR_DEBUG_MASK_LPSP);
Rodrigo Vivi2b28bb12013-07-11 18:44:58 -03001575
1576 intel_dp->psr_setup_done = true;
1577}
1578
1579static void intel_edp_psr_enable_sink(struct intel_dp *intel_dp)
1580{
1581 struct drm_device *dev = intel_dp_to_dev(intel_dp);
1582 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsonbc866252013-07-21 16:00:03 +01001583 uint32_t aux_clock_divider = get_aux_clock_divider(intel_dp, 0);
Rodrigo Vivi2b28bb12013-07-11 18:44:58 -03001584 int precharge = 0x3;
1585 int msg_size = 5; /* Header(4) + Message(1) */
1586
1587 /* Enable PSR in sink */
1588 if (intel_dp->psr_dpcd[1] & DP_PSR_NO_TRAIN_ON_EXIT)
1589 intel_dp_aux_native_write_1(intel_dp, DP_PSR_EN_CFG,
1590 DP_PSR_ENABLE &
1591 ~DP_PSR_MAIN_LINK_ACTIVE);
1592 else
1593 intel_dp_aux_native_write_1(intel_dp, DP_PSR_EN_CFG,
1594 DP_PSR_ENABLE |
1595 DP_PSR_MAIN_LINK_ACTIVE);
1596
1597 /* Setup AUX registers */
Ben Widawsky18b59922013-09-20 09:35:30 -07001598 I915_WRITE(EDP_PSR_AUX_DATA1(dev), EDP_PSR_DPCD_COMMAND);
1599 I915_WRITE(EDP_PSR_AUX_DATA2(dev), EDP_PSR_DPCD_NORMAL_OPERATION);
1600 I915_WRITE(EDP_PSR_AUX_CTL(dev),
Rodrigo Vivi2b28bb12013-07-11 18:44:58 -03001601 DP_AUX_CH_CTL_TIME_OUT_400us |
1602 (msg_size << DP_AUX_CH_CTL_MESSAGE_SIZE_SHIFT) |
1603 (precharge << DP_AUX_CH_CTL_PRECHARGE_2US_SHIFT) |
1604 (aux_clock_divider << DP_AUX_CH_CTL_BIT_CLOCK_2X_SHIFT));
1605}
1606
1607static void intel_edp_psr_enable_source(struct intel_dp *intel_dp)
1608{
1609 struct drm_device *dev = intel_dp_to_dev(intel_dp);
1610 struct drm_i915_private *dev_priv = dev->dev_private;
1611 uint32_t max_sleep_time = 0x1f;
1612 uint32_t idle_frames = 1;
1613 uint32_t val = 0x0;
1614
1615 if (intel_dp->psr_dpcd[1] & DP_PSR_NO_TRAIN_ON_EXIT) {
1616 val |= EDP_PSR_LINK_STANDBY;
1617 val |= EDP_PSR_TP2_TP3_TIME_0us;
1618 val |= EDP_PSR_TP1_TIME_0us;
1619 val |= EDP_PSR_SKIP_AUX_EXIT;
1620 } else
1621 val |= EDP_PSR_LINK_DISABLE;
1622
Ben Widawsky18b59922013-09-20 09:35:30 -07001623 I915_WRITE(EDP_PSR_CTL(dev), val |
Rodrigo Vivi2b28bb12013-07-11 18:44:58 -03001624 EDP_PSR_MIN_LINK_ENTRY_TIME_8_LINES |
1625 max_sleep_time << EDP_PSR_MAX_SLEEP_TIME_SHIFT |
1626 idle_frames << EDP_PSR_IDLE_FRAME_SHIFT |
1627 EDP_PSR_ENABLE);
1628}
1629
Rodrigo Vivi3f51e472013-07-11 18:45:00 -03001630static bool intel_edp_psr_match_conditions(struct intel_dp *intel_dp)
1631{
1632 struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
1633 struct drm_device *dev = dig_port->base.base.dev;
1634 struct drm_i915_private *dev_priv = dev->dev_private;
1635 struct drm_crtc *crtc = dig_port->base.base.crtc;
1636 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
1637 struct drm_i915_gem_object *obj = to_intel_framebuffer(crtc->fb)->obj;
1638 struct intel_encoder *intel_encoder = &dp_to_dig_port(intel_dp)->base;
1639
Rodrigo Vivia031d702013-10-03 16:15:06 -03001640 dev_priv->psr.source_ok = false;
1641
Ben Widawsky18b59922013-09-20 09:35:30 -07001642 if (!HAS_PSR(dev)) {
Rodrigo Vivi3f51e472013-07-11 18:45:00 -03001643 DRM_DEBUG_KMS("PSR not supported on this platform\n");
Rodrigo Vivi3f51e472013-07-11 18:45:00 -03001644 return false;
1645 }
1646
1647 if ((intel_encoder->type != INTEL_OUTPUT_EDP) ||
1648 (dig_port->port != PORT_A)) {
1649 DRM_DEBUG_KMS("HSW ties PSR to DDI A (eDP)\n");
Rodrigo Vivi3f51e472013-07-11 18:45:00 -03001650 return false;
1651 }
1652
Rodrigo Vivi105b7c12013-07-11 18:45:02 -03001653 if (!i915_enable_psr) {
1654 DRM_DEBUG_KMS("PSR disable by flag\n");
Rodrigo Vivi105b7c12013-07-11 18:45:02 -03001655 return false;
1656 }
1657
Chris Wilsoncd234b02013-08-02 20:39:49 +01001658 crtc = dig_port->base.base.crtc;
1659 if (crtc == NULL) {
1660 DRM_DEBUG_KMS("crtc not active for PSR\n");
Chris Wilsoncd234b02013-08-02 20:39:49 +01001661 return false;
1662 }
1663
1664 intel_crtc = to_intel_crtc(crtc);
Ville Syrjälä20ddf662013-09-04 18:25:25 +03001665 if (!intel_crtc_active(crtc)) {
Rodrigo Vivi3f51e472013-07-11 18:45:00 -03001666 DRM_DEBUG_KMS("crtc not active for PSR\n");
Rodrigo Vivi3f51e472013-07-11 18:45:00 -03001667 return false;
1668 }
1669
Chris Wilsoncd234b02013-08-02 20:39:49 +01001670 obj = to_intel_framebuffer(crtc->fb)->obj;
Rodrigo Vivi3f51e472013-07-11 18:45:00 -03001671 if (obj->tiling_mode != I915_TILING_X ||
1672 obj->fence_reg == I915_FENCE_REG_NONE) {
1673 DRM_DEBUG_KMS("PSR condition failed: fb not tiled or fenced\n");
Rodrigo Vivi3f51e472013-07-11 18:45:00 -03001674 return false;
1675 }
1676
1677 if (I915_READ(SPRCTL(intel_crtc->pipe)) & SPRITE_ENABLE) {
1678 DRM_DEBUG_KMS("PSR condition failed: Sprite is Enabled\n");
Rodrigo Vivi3f51e472013-07-11 18:45:00 -03001679 return false;
1680 }
1681
1682 if (I915_READ(HSW_STEREO_3D_CTL(intel_crtc->config.cpu_transcoder)) &
1683 S3D_ENABLE) {
1684 DRM_DEBUG_KMS("PSR condition failed: Stereo 3D is Enabled\n");
Rodrigo Vivi3f51e472013-07-11 18:45:00 -03001685 return false;
1686 }
1687
Ville Syrjäläca73b4f2013-09-04 18:25:24 +03001688 if (intel_crtc->config.adjusted_mode.flags & DRM_MODE_FLAG_INTERLACE) {
Rodrigo Vivi3f51e472013-07-11 18:45:00 -03001689 DRM_DEBUG_KMS("PSR condition failed: Interlaced is Enabled\n");
Rodrigo Vivi3f51e472013-07-11 18:45:00 -03001690 return false;
1691 }
1692
Rodrigo Vivia031d702013-10-03 16:15:06 -03001693 dev_priv->psr.source_ok = true;
Rodrigo Vivi3f51e472013-07-11 18:45:00 -03001694 return true;
1695}
1696
Rodrigo Vivi3d739d92013-07-11 18:45:01 -03001697static void intel_edp_psr_do_enable(struct intel_dp *intel_dp)
Rodrigo Vivi2b28bb12013-07-11 18:44:58 -03001698{
1699 struct drm_device *dev = intel_dp_to_dev(intel_dp);
1700
Rodrigo Vivi3f51e472013-07-11 18:45:00 -03001701 if (!intel_edp_psr_match_conditions(intel_dp) ||
1702 intel_edp_is_psr_enabled(dev))
Rodrigo Vivi2b28bb12013-07-11 18:44:58 -03001703 return;
1704
1705 /* Setup PSR once */
1706 intel_edp_psr_setup(intel_dp);
1707
1708 /* Enable PSR on the panel */
1709 intel_edp_psr_enable_sink(intel_dp);
1710
1711 /* Enable PSR on the host */
1712 intel_edp_psr_enable_source(intel_dp);
1713}
1714
Rodrigo Vivi3d739d92013-07-11 18:45:01 -03001715void intel_edp_psr_enable(struct intel_dp *intel_dp)
1716{
1717 struct drm_device *dev = intel_dp_to_dev(intel_dp);
1718
1719 if (intel_edp_psr_match_conditions(intel_dp) &&
1720 !intel_edp_is_psr_enabled(dev))
1721 intel_edp_psr_do_enable(intel_dp);
1722}
1723
Rodrigo Vivi2b28bb12013-07-11 18:44:58 -03001724void intel_edp_psr_disable(struct intel_dp *intel_dp)
1725{
1726 struct drm_device *dev = intel_dp_to_dev(intel_dp);
1727 struct drm_i915_private *dev_priv = dev->dev_private;
1728
1729 if (!intel_edp_is_psr_enabled(dev))
1730 return;
1731
Ben Widawsky18b59922013-09-20 09:35:30 -07001732 I915_WRITE(EDP_PSR_CTL(dev),
1733 I915_READ(EDP_PSR_CTL(dev)) & ~EDP_PSR_ENABLE);
Rodrigo Vivi2b28bb12013-07-11 18:44:58 -03001734
1735 /* Wait till PSR is idle */
Ben Widawsky18b59922013-09-20 09:35:30 -07001736 if (_wait_for((I915_READ(EDP_PSR_STATUS_CTL(dev)) &
Rodrigo Vivi2b28bb12013-07-11 18:44:58 -03001737 EDP_PSR_STATUS_STATE_MASK) == 0, 2000, 10))
1738 DRM_ERROR("Timed out waiting for PSR Idle State\n");
1739}
1740
Rodrigo Vivi3d739d92013-07-11 18:45:01 -03001741void intel_edp_psr_update(struct drm_device *dev)
1742{
1743 struct intel_encoder *encoder;
1744 struct intel_dp *intel_dp = NULL;
1745
1746 list_for_each_entry(encoder, &dev->mode_config.encoder_list, base.head)
1747 if (encoder->type == INTEL_OUTPUT_EDP) {
1748 intel_dp = enc_to_intel_dp(&encoder->base);
1749
Rodrigo Vivia031d702013-10-03 16:15:06 -03001750 if (!is_edp_psr(dev))
Rodrigo Vivi3d739d92013-07-11 18:45:01 -03001751 return;
1752
1753 if (!intel_edp_psr_match_conditions(intel_dp))
1754 intel_edp_psr_disable(intel_dp);
1755 else
1756 if (!intel_edp_is_psr_enabled(dev))
1757 intel_edp_psr_do_enable(intel_dp);
1758 }
1759}
1760
Daniel Vettere8cb4552012-07-01 13:05:48 +02001761static void intel_disable_dp(struct intel_encoder *encoder)
Jesse Barnesd240f202010-08-13 15:43:26 -07001762{
Daniel Vettere8cb4552012-07-01 13:05:48 +02001763 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
Imre Deak982a3862013-05-23 19:39:40 +03001764 enum port port = dp_to_dig_port(intel_dp)->port;
1765 struct drm_device *dev = encoder->base.dev;
Daniel Vetter6cb49832012-05-20 17:14:50 +02001766
1767 /* Make sure the panel is off before trying to change the mode. But also
1768 * ensure that we have vdd while we switch off the panel. */
1769 ironlake_edp_panel_vdd_on(intel_dp);
Keith Packard21264c62011-11-01 20:25:21 -07001770 ironlake_edp_backlight_off(intel_dp);
Jesse Barnesc7ad3812011-07-07 11:11:03 -07001771 intel_dp_sink_dpms(intel_dp, DRM_MODE_DPMS_ON);
Daniel Vetter35a38552012-08-12 22:17:14 +02001772 ironlake_edp_panel_off(intel_dp);
Daniel Vetter37398502012-09-06 22:15:44 +02001773
1774 /* cpu edp my only be disable _after_ the cpu pipe/plane is disabled. */
Imre Deak982a3862013-05-23 19:39:40 +03001775 if (!(port == PORT_A || IS_VALLEYVIEW(dev)))
Daniel Vetter37398502012-09-06 22:15:44 +02001776 intel_dp_link_down(intel_dp);
Jesse Barnesd240f202010-08-13 15:43:26 -07001777}
1778
Daniel Vetter2bd2ad62012-09-06 22:15:41 +02001779static void intel_post_disable_dp(struct intel_encoder *encoder)
Jesse Barnesd240f202010-08-13 15:43:26 -07001780{
Daniel Vetter2bd2ad62012-09-06 22:15:41 +02001781 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
Imre Deak982a3862013-05-23 19:39:40 +03001782 enum port port = dp_to_dig_port(intel_dp)->port;
Jesse Barnesb2634012013-03-28 09:55:40 -07001783 struct drm_device *dev = encoder->base.dev;
Daniel Vetter2bd2ad62012-09-06 22:15:41 +02001784
Imre Deak982a3862013-05-23 19:39:40 +03001785 if (port == PORT_A || IS_VALLEYVIEW(dev)) {
Daniel Vetter37398502012-09-06 22:15:44 +02001786 intel_dp_link_down(intel_dp);
Jesse Barnesb2634012013-03-28 09:55:40 -07001787 if (!IS_VALLEYVIEW(dev))
1788 ironlake_edp_pll_off(intel_dp);
Daniel Vetter37398502012-09-06 22:15:44 +02001789 }
Daniel Vetter2bd2ad62012-09-06 22:15:41 +02001790}
1791
Daniel Vettere8cb4552012-07-01 13:05:48 +02001792static void intel_enable_dp(struct intel_encoder *encoder)
Jesse Barnesd240f202010-08-13 15:43:26 -07001793{
Daniel Vettere8cb4552012-07-01 13:05:48 +02001794 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
1795 struct drm_device *dev = encoder->base.dev;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001796 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsonea5b2132010-08-04 13:50:23 +01001797 uint32_t dp_reg = I915_READ(intel_dp->output_reg);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001798
Daniel Vetter0c33d8d2012-09-06 22:15:43 +02001799 if (WARN_ON(dp_reg & DP_PORT_EN))
1800 return;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001801
1802 ironlake_edp_panel_vdd_on(intel_dp);
1803 intel_dp_sink_dpms(intel_dp, DRM_MODE_DPMS_ON);
1804 intel_dp_start_link_train(intel_dp);
1805 ironlake_edp_panel_on(intel_dp);
1806 ironlake_edp_panel_vdd_off(intel_dp, true);
1807 intel_dp_complete_link_train(intel_dp);
Imre Deak3ab9c632013-05-03 12:57:41 +03001808 intel_dp_stop_link_train(intel_dp);
Jani Nikulaab1f90f2013-07-30 12:20:30 +03001809}
Jesse Barnes89b667f2013-04-18 14:51:36 -07001810
Jani Nikulaecff4f32013-09-06 07:38:29 +03001811static void g4x_enable_dp(struct intel_encoder *encoder)
1812{
Jani Nikula828f5c62013-09-05 16:44:45 +03001813 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
1814
Jani Nikulaecff4f32013-09-06 07:38:29 +03001815 intel_enable_dp(encoder);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001816 ironlake_edp_backlight_on(intel_dp);
1817}
Jesse Barnes89b667f2013-04-18 14:51:36 -07001818
Jani Nikulaab1f90f2013-07-30 12:20:30 +03001819static void vlv_enable_dp(struct intel_encoder *encoder)
1820{
Jani Nikula828f5c62013-09-05 16:44:45 +03001821 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
1822
1823 ironlake_edp_backlight_on(intel_dp);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001824}
1825
Jani Nikulaecff4f32013-09-06 07:38:29 +03001826static void g4x_pre_enable_dp(struct intel_encoder *encoder)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001827{
Daniel Vetter2bd2ad62012-09-06 22:15:41 +02001828 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
Imre Deakbc7d38a2013-05-16 14:40:36 +03001829 struct intel_digital_port *dport = dp_to_dig_port(intel_dp);
Jani Nikulaab1f90f2013-07-30 12:20:30 +03001830
1831 if (dport->port == PORT_A)
1832 ironlake_edp_pll_on(intel_dp);
1833}
1834
1835static void vlv_pre_enable_dp(struct intel_encoder *encoder)
1836{
1837 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
1838 struct intel_digital_port *dport = dp_to_dig_port(intel_dp);
Jesse Barnesb2634012013-03-28 09:55:40 -07001839 struct drm_device *dev = encoder->base.dev;
Jesse Barnes89b667f2013-04-18 14:51:36 -07001840 struct drm_i915_private *dev_priv = dev->dev_private;
Jani Nikulaab1f90f2013-07-30 12:20:30 +03001841 struct intel_crtc *intel_crtc = to_intel_crtc(encoder->base.crtc);
1842 int port = vlv_dport_to_channel(dport);
1843 int pipe = intel_crtc->pipe;
Jani Nikulabf13e812013-09-06 07:40:05 +03001844 struct edp_power_seq power_seq;
Jani Nikulaab1f90f2013-07-30 12:20:30 +03001845 u32 val;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001846
Jani Nikulaab1f90f2013-07-30 12:20:30 +03001847 mutex_lock(&dev_priv->dpio_lock);
Jesse Barnes89b667f2013-04-18 14:51:36 -07001848
Chon Ming Lee5e69f972013-09-05 20:41:49 +08001849 val = vlv_dpio_read(dev_priv, pipe, DPIO_DATA_LANE_A(port));
Jani Nikulaab1f90f2013-07-30 12:20:30 +03001850 val = 0;
1851 if (pipe)
1852 val |= (1<<21);
1853 else
1854 val &= ~(1<<21);
1855 val |= 0x001000c4;
Chon Ming Lee5e69f972013-09-05 20:41:49 +08001856 vlv_dpio_write(dev_priv, pipe, DPIO_DATA_CHANNEL(port), val);
1857 vlv_dpio_write(dev_priv, pipe, DPIO_PCS_CLOCKBUF0(port), 0x00760018);
1858 vlv_dpio_write(dev_priv, pipe, DPIO_PCS_CLOCKBUF8(port), 0x00400888);
Jesse Barnes89b667f2013-04-18 14:51:36 -07001859
Jani Nikulaab1f90f2013-07-30 12:20:30 +03001860 mutex_unlock(&dev_priv->dpio_lock);
Jesse Barnes89b667f2013-04-18 14:51:36 -07001861
Jani Nikulabf13e812013-09-06 07:40:05 +03001862 /* init power sequencer on this pipe and port */
1863 intel_dp_init_panel_power_sequencer(dev, intel_dp, &power_seq);
1864 intel_dp_init_panel_power_sequencer_registers(dev, intel_dp,
1865 &power_seq);
1866
Jani Nikulaab1f90f2013-07-30 12:20:30 +03001867 intel_enable_dp(encoder);
1868
1869 vlv_wait_port_ready(dev_priv, port);
Jesse Barnes89b667f2013-04-18 14:51:36 -07001870}
1871
Jani Nikulaecff4f32013-09-06 07:38:29 +03001872static void vlv_dp_pre_pll_enable(struct intel_encoder *encoder)
Jesse Barnes89b667f2013-04-18 14:51:36 -07001873{
1874 struct intel_digital_port *dport = enc_to_dig_port(&encoder->base);
1875 struct drm_device *dev = encoder->base.dev;
1876 struct drm_i915_private *dev_priv = dev->dev_private;
Chon Ming Lee5e69f972013-09-05 20:41:49 +08001877 struct intel_crtc *intel_crtc =
1878 to_intel_crtc(encoder->base.crtc);
Jesse Barnes89b667f2013-04-18 14:51:36 -07001879 int port = vlv_dport_to_channel(dport);
Chon Ming Lee5e69f972013-09-05 20:41:49 +08001880 int pipe = intel_crtc->pipe;
Jesse Barnes89b667f2013-04-18 14:51:36 -07001881
Jesse Barnes89b667f2013-04-18 14:51:36 -07001882 /* Program Tx lane resets to default */
Chris Wilson0980a602013-07-26 19:57:35 +01001883 mutex_lock(&dev_priv->dpio_lock);
Chon Ming Lee5e69f972013-09-05 20:41:49 +08001884 vlv_dpio_write(dev_priv, pipe, DPIO_PCS_TX(port),
Jesse Barnes89b667f2013-04-18 14:51:36 -07001885 DPIO_PCS_TX_LANE2_RESET |
1886 DPIO_PCS_TX_LANE1_RESET);
Chon Ming Lee5e69f972013-09-05 20:41:49 +08001887 vlv_dpio_write(dev_priv, pipe, DPIO_PCS_CLK(port),
Jesse Barnes89b667f2013-04-18 14:51:36 -07001888 DPIO_PCS_CLK_CRI_RXEB_EIOS_EN |
1889 DPIO_PCS_CLK_CRI_RXDIGFILTSG_EN |
1890 (1<<DPIO_PCS_CLK_DATAWIDTH_SHIFT) |
1891 DPIO_PCS_CLK_SOFT_RESET);
1892
1893 /* Fix up inter-pair skew failure */
Chon Ming Lee5e69f972013-09-05 20:41:49 +08001894 vlv_dpio_write(dev_priv, pipe, DPIO_PCS_STAGGER1(port), 0x00750f00);
1895 vlv_dpio_write(dev_priv, pipe, DPIO_TX_CTL(port), 0x00001500);
1896 vlv_dpio_write(dev_priv, pipe, DPIO_TX_LANE(port), 0x40400000);
Chris Wilson0980a602013-07-26 19:57:35 +01001897 mutex_unlock(&dev_priv->dpio_lock);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001898}
1899
1900/*
Jesse Barnesdf0c2372011-07-07 11:11:02 -07001901 * Native read with retry for link status and receiver capability reads for
1902 * cases where the sink may still be asleep.
1903 */
1904static bool
1905intel_dp_aux_native_read_retry(struct intel_dp *intel_dp, uint16_t address,
1906 uint8_t *recv, int recv_bytes)
1907{
1908 int ret, i;
1909
1910 /*
1911 * Sinks are *supposed* to come up within 1ms from an off state,
1912 * but we're also supposed to retry 3 times per the spec.
1913 */
1914 for (i = 0; i < 3; i++) {
1915 ret = intel_dp_aux_native_read(intel_dp, address, recv,
1916 recv_bytes);
1917 if (ret == recv_bytes)
1918 return true;
1919 msleep(1);
1920 }
1921
1922 return false;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001923}
1924
1925/*
1926 * Fetch AUX CH registers 0x202 - 0x207 which contain
1927 * link status information
1928 */
1929static bool
Keith Packard93f62da2011-11-01 19:45:03 -07001930intel_dp_get_link_status(struct intel_dp *intel_dp, uint8_t link_status[DP_LINK_STATUS_SIZE])
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001931{
Jesse Barnesdf0c2372011-07-07 11:11:02 -07001932 return intel_dp_aux_native_read_retry(intel_dp,
1933 DP_LANE0_1_STATUS,
Keith Packard93f62da2011-11-01 19:45:03 -07001934 link_status,
Jesse Barnesdf0c2372011-07-07 11:11:02 -07001935 DP_LINK_STATUS_SIZE);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001936}
1937
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001938#if 0
1939static char *voltage_names[] = {
1940 "0.4V", "0.6V", "0.8V", "1.2V"
1941};
1942static char *pre_emph_names[] = {
1943 "0dB", "3.5dB", "6dB", "9.5dB"
1944};
1945static char *link_train_names[] = {
1946 "pattern 1", "pattern 2", "idle", "off"
1947};
1948#endif
1949
1950/*
1951 * These are source-specific values; current Intel hardware supports
1952 * a maximum voltage of 800mV and a maximum pre-emphasis of 6dB
1953 */
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001954
1955static uint8_t
Keith Packard1a2eb462011-11-16 16:26:07 -08001956intel_dp_voltage_max(struct intel_dp *intel_dp)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001957{
Paulo Zanoni30add222012-10-26 19:05:45 -02001958 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Imre Deakbc7d38a2013-05-16 14:40:36 +03001959 enum port port = dp_to_dig_port(intel_dp)->port;
Keith Packard1a2eb462011-11-16 16:26:07 -08001960
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07001961 if (IS_VALLEYVIEW(dev))
1962 return DP_TRAIN_VOLTAGE_SWING_1200;
Imre Deakbc7d38a2013-05-16 14:40:36 +03001963 else if (IS_GEN7(dev) && port == PORT_A)
Keith Packard1a2eb462011-11-16 16:26:07 -08001964 return DP_TRAIN_VOLTAGE_SWING_800;
Imre Deakbc7d38a2013-05-16 14:40:36 +03001965 else if (HAS_PCH_CPT(dev) && port != PORT_A)
Keith Packard1a2eb462011-11-16 16:26:07 -08001966 return DP_TRAIN_VOLTAGE_SWING_1200;
1967 else
1968 return DP_TRAIN_VOLTAGE_SWING_800;
1969}
1970
1971static uint8_t
1972intel_dp_pre_emphasis_max(struct intel_dp *intel_dp, uint8_t voltage_swing)
1973{
Paulo Zanoni30add222012-10-26 19:05:45 -02001974 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Imre Deakbc7d38a2013-05-16 14:40:36 +03001975 enum port port = dp_to_dig_port(intel_dp)->port;
Keith Packard1a2eb462011-11-16 16:26:07 -08001976
Paulo Zanoni22b8bf12013-02-18 19:00:23 -03001977 if (HAS_DDI(dev)) {
Paulo Zanonid6c0d722012-10-15 15:51:34 -03001978 switch (voltage_swing & DP_TRAIN_VOLTAGE_SWING_MASK) {
1979 case DP_TRAIN_VOLTAGE_SWING_400:
1980 return DP_TRAIN_PRE_EMPHASIS_9_5;
1981 case DP_TRAIN_VOLTAGE_SWING_600:
1982 return DP_TRAIN_PRE_EMPHASIS_6;
1983 case DP_TRAIN_VOLTAGE_SWING_800:
1984 return DP_TRAIN_PRE_EMPHASIS_3_5;
1985 case DP_TRAIN_VOLTAGE_SWING_1200:
1986 default:
1987 return DP_TRAIN_PRE_EMPHASIS_0;
1988 }
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07001989 } else if (IS_VALLEYVIEW(dev)) {
1990 switch (voltage_swing & DP_TRAIN_VOLTAGE_SWING_MASK) {
1991 case DP_TRAIN_VOLTAGE_SWING_400:
1992 return DP_TRAIN_PRE_EMPHASIS_9_5;
1993 case DP_TRAIN_VOLTAGE_SWING_600:
1994 return DP_TRAIN_PRE_EMPHASIS_6;
1995 case DP_TRAIN_VOLTAGE_SWING_800:
1996 return DP_TRAIN_PRE_EMPHASIS_3_5;
1997 case DP_TRAIN_VOLTAGE_SWING_1200:
1998 default:
1999 return DP_TRAIN_PRE_EMPHASIS_0;
2000 }
Imre Deakbc7d38a2013-05-16 14:40:36 +03002001 } else if (IS_GEN7(dev) && port == PORT_A) {
Keith Packard1a2eb462011-11-16 16:26:07 -08002002 switch (voltage_swing & DP_TRAIN_VOLTAGE_SWING_MASK) {
2003 case DP_TRAIN_VOLTAGE_SWING_400:
2004 return DP_TRAIN_PRE_EMPHASIS_6;
2005 case DP_TRAIN_VOLTAGE_SWING_600:
2006 case DP_TRAIN_VOLTAGE_SWING_800:
2007 return DP_TRAIN_PRE_EMPHASIS_3_5;
2008 default:
2009 return DP_TRAIN_PRE_EMPHASIS_0;
2010 }
2011 } else {
2012 switch (voltage_swing & DP_TRAIN_VOLTAGE_SWING_MASK) {
2013 case DP_TRAIN_VOLTAGE_SWING_400:
2014 return DP_TRAIN_PRE_EMPHASIS_6;
2015 case DP_TRAIN_VOLTAGE_SWING_600:
2016 return DP_TRAIN_PRE_EMPHASIS_6;
2017 case DP_TRAIN_VOLTAGE_SWING_800:
2018 return DP_TRAIN_PRE_EMPHASIS_3_5;
2019 case DP_TRAIN_VOLTAGE_SWING_1200:
2020 default:
2021 return DP_TRAIN_PRE_EMPHASIS_0;
2022 }
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002023 }
2024}
2025
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07002026static uint32_t intel_vlv_signal_levels(struct intel_dp *intel_dp)
2027{
2028 struct drm_device *dev = intel_dp_to_dev(intel_dp);
2029 struct drm_i915_private *dev_priv = dev->dev_private;
2030 struct intel_digital_port *dport = dp_to_dig_port(intel_dp);
Chon Ming Lee5e69f972013-09-05 20:41:49 +08002031 struct intel_crtc *intel_crtc =
2032 to_intel_crtc(dport->base.base.crtc);
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07002033 unsigned long demph_reg_value, preemph_reg_value,
2034 uniqtranscale_reg_value;
2035 uint8_t train_set = intel_dp->train_set[0];
Jesse Barnescece5d52013-04-19 08:46:35 -07002036 int port = vlv_dport_to_channel(dport);
Chon Ming Lee5e69f972013-09-05 20:41:49 +08002037 int pipe = intel_crtc->pipe;
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07002038
2039 switch (train_set & DP_TRAIN_PRE_EMPHASIS_MASK) {
2040 case DP_TRAIN_PRE_EMPHASIS_0:
2041 preemph_reg_value = 0x0004000;
2042 switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
2043 case DP_TRAIN_VOLTAGE_SWING_400:
2044 demph_reg_value = 0x2B405555;
2045 uniqtranscale_reg_value = 0x552AB83A;
2046 break;
2047 case DP_TRAIN_VOLTAGE_SWING_600:
2048 demph_reg_value = 0x2B404040;
2049 uniqtranscale_reg_value = 0x5548B83A;
2050 break;
2051 case DP_TRAIN_VOLTAGE_SWING_800:
2052 demph_reg_value = 0x2B245555;
2053 uniqtranscale_reg_value = 0x5560B83A;
2054 break;
2055 case DP_TRAIN_VOLTAGE_SWING_1200:
2056 demph_reg_value = 0x2B405555;
2057 uniqtranscale_reg_value = 0x5598DA3A;
2058 break;
2059 default:
2060 return 0;
2061 }
2062 break;
2063 case DP_TRAIN_PRE_EMPHASIS_3_5:
2064 preemph_reg_value = 0x0002000;
2065 switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
2066 case DP_TRAIN_VOLTAGE_SWING_400:
2067 demph_reg_value = 0x2B404040;
2068 uniqtranscale_reg_value = 0x5552B83A;
2069 break;
2070 case DP_TRAIN_VOLTAGE_SWING_600:
2071 demph_reg_value = 0x2B404848;
2072 uniqtranscale_reg_value = 0x5580B83A;
2073 break;
2074 case DP_TRAIN_VOLTAGE_SWING_800:
2075 demph_reg_value = 0x2B404040;
2076 uniqtranscale_reg_value = 0x55ADDA3A;
2077 break;
2078 default:
2079 return 0;
2080 }
2081 break;
2082 case DP_TRAIN_PRE_EMPHASIS_6:
2083 preemph_reg_value = 0x0000000;
2084 switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
2085 case DP_TRAIN_VOLTAGE_SWING_400:
2086 demph_reg_value = 0x2B305555;
2087 uniqtranscale_reg_value = 0x5570B83A;
2088 break;
2089 case DP_TRAIN_VOLTAGE_SWING_600:
2090 demph_reg_value = 0x2B2B4040;
2091 uniqtranscale_reg_value = 0x55ADDA3A;
2092 break;
2093 default:
2094 return 0;
2095 }
2096 break;
2097 case DP_TRAIN_PRE_EMPHASIS_9_5:
2098 preemph_reg_value = 0x0006000;
2099 switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
2100 case DP_TRAIN_VOLTAGE_SWING_400:
2101 demph_reg_value = 0x1B405555;
2102 uniqtranscale_reg_value = 0x55ADDA3A;
2103 break;
2104 default:
2105 return 0;
2106 }
2107 break;
2108 default:
2109 return 0;
2110 }
2111
Chris Wilson0980a602013-07-26 19:57:35 +01002112 mutex_lock(&dev_priv->dpio_lock);
Chon Ming Lee5e69f972013-09-05 20:41:49 +08002113 vlv_dpio_write(dev_priv, pipe, DPIO_TX_OCALINIT(port), 0x00000000);
2114 vlv_dpio_write(dev_priv, pipe, DPIO_TX_SWING_CTL4(port), demph_reg_value);
2115 vlv_dpio_write(dev_priv, pipe, DPIO_TX_SWING_CTL2(port),
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07002116 uniqtranscale_reg_value);
Chon Ming Lee5e69f972013-09-05 20:41:49 +08002117 vlv_dpio_write(dev_priv, pipe, DPIO_TX_SWING_CTL3(port), 0x0C782040);
2118 vlv_dpio_write(dev_priv, pipe, DPIO_PCS_STAGGER0(port), 0x00030000);
2119 vlv_dpio_write(dev_priv, pipe, DPIO_PCS_CTL_OVER1(port), preemph_reg_value);
2120 vlv_dpio_write(dev_priv, pipe, DPIO_TX_OCALINIT(port), 0x80000000);
Chris Wilson0980a602013-07-26 19:57:35 +01002121 mutex_unlock(&dev_priv->dpio_lock);
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07002122
2123 return 0;
2124}
2125
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002126static void
Jani Nikula0301b3a2013-10-15 09:36:08 +03002127intel_get_adjust_train(struct intel_dp *intel_dp,
2128 const uint8_t link_status[DP_LINK_STATUS_SIZE])
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002129{
2130 uint8_t v = 0;
2131 uint8_t p = 0;
2132 int lane;
Keith Packard1a2eb462011-11-16 16:26:07 -08002133 uint8_t voltage_max;
2134 uint8_t preemph_max;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002135
Jesse Barnes33a34e42010-09-08 12:42:02 -07002136 for (lane = 0; lane < intel_dp->lane_count; lane++) {
Daniel Vetter0f037bd2012-10-18 10:15:27 +02002137 uint8_t this_v = drm_dp_get_adjust_request_voltage(link_status, lane);
2138 uint8_t this_p = drm_dp_get_adjust_request_pre_emphasis(link_status, lane);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002139
2140 if (this_v > v)
2141 v = this_v;
2142 if (this_p > p)
2143 p = this_p;
2144 }
2145
Keith Packard1a2eb462011-11-16 16:26:07 -08002146 voltage_max = intel_dp_voltage_max(intel_dp);
Keith Packard417e8222011-11-01 19:54:11 -07002147 if (v >= voltage_max)
2148 v = voltage_max | DP_TRAIN_MAX_SWING_REACHED;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002149
Keith Packard1a2eb462011-11-16 16:26:07 -08002150 preemph_max = intel_dp_pre_emphasis_max(intel_dp, v);
2151 if (p >= preemph_max)
2152 p = preemph_max | DP_TRAIN_MAX_PRE_EMPHASIS_REACHED;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002153
2154 for (lane = 0; lane < 4; lane++)
Jesse Barnes33a34e42010-09-08 12:42:02 -07002155 intel_dp->train_set[lane] = v | p;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002156}
2157
2158static uint32_t
Paulo Zanonif0a34242012-12-06 16:51:50 -02002159intel_gen4_signal_levels(uint8_t train_set)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002160{
Chris Wilson3cf2efb2010-11-29 10:09:55 +00002161 uint32_t signal_levels = 0;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002162
Chris Wilson3cf2efb2010-11-29 10:09:55 +00002163 switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002164 case DP_TRAIN_VOLTAGE_SWING_400:
2165 default:
2166 signal_levels |= DP_VOLTAGE_0_4;
2167 break;
2168 case DP_TRAIN_VOLTAGE_SWING_600:
2169 signal_levels |= DP_VOLTAGE_0_6;
2170 break;
2171 case DP_TRAIN_VOLTAGE_SWING_800:
2172 signal_levels |= DP_VOLTAGE_0_8;
2173 break;
2174 case DP_TRAIN_VOLTAGE_SWING_1200:
2175 signal_levels |= DP_VOLTAGE_1_2;
2176 break;
2177 }
Chris Wilson3cf2efb2010-11-29 10:09:55 +00002178 switch (train_set & DP_TRAIN_PRE_EMPHASIS_MASK) {
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002179 case DP_TRAIN_PRE_EMPHASIS_0:
2180 default:
2181 signal_levels |= DP_PRE_EMPHASIS_0;
2182 break;
2183 case DP_TRAIN_PRE_EMPHASIS_3_5:
2184 signal_levels |= DP_PRE_EMPHASIS_3_5;
2185 break;
2186 case DP_TRAIN_PRE_EMPHASIS_6:
2187 signal_levels |= DP_PRE_EMPHASIS_6;
2188 break;
2189 case DP_TRAIN_PRE_EMPHASIS_9_5:
2190 signal_levels |= DP_PRE_EMPHASIS_9_5;
2191 break;
2192 }
2193 return signal_levels;
2194}
2195
Zhenyu Wange3421a12010-04-08 09:43:27 +08002196/* Gen6's DP voltage swing and pre-emphasis control */
2197static uint32_t
2198intel_gen6_edp_signal_levels(uint8_t train_set)
2199{
Yuanhan Liu3c5a62b2011-01-06 18:26:08 +08002200 int signal_levels = train_set & (DP_TRAIN_VOLTAGE_SWING_MASK |
2201 DP_TRAIN_PRE_EMPHASIS_MASK);
2202 switch (signal_levels) {
Zhenyu Wange3421a12010-04-08 09:43:27 +08002203 case DP_TRAIN_VOLTAGE_SWING_400 | DP_TRAIN_PRE_EMPHASIS_0:
Yuanhan Liu3c5a62b2011-01-06 18:26:08 +08002204 case DP_TRAIN_VOLTAGE_SWING_600 | DP_TRAIN_PRE_EMPHASIS_0:
2205 return EDP_LINK_TRAIN_400_600MV_0DB_SNB_B;
2206 case DP_TRAIN_VOLTAGE_SWING_400 | DP_TRAIN_PRE_EMPHASIS_3_5:
2207 return EDP_LINK_TRAIN_400MV_3_5DB_SNB_B;
Zhenyu Wange3421a12010-04-08 09:43:27 +08002208 case DP_TRAIN_VOLTAGE_SWING_400 | DP_TRAIN_PRE_EMPHASIS_6:
Yuanhan Liu3c5a62b2011-01-06 18:26:08 +08002209 case DP_TRAIN_VOLTAGE_SWING_600 | DP_TRAIN_PRE_EMPHASIS_6:
2210 return EDP_LINK_TRAIN_400_600MV_6DB_SNB_B;
Zhenyu Wange3421a12010-04-08 09:43:27 +08002211 case DP_TRAIN_VOLTAGE_SWING_600 | DP_TRAIN_PRE_EMPHASIS_3_5:
Yuanhan Liu3c5a62b2011-01-06 18:26:08 +08002212 case DP_TRAIN_VOLTAGE_SWING_800 | DP_TRAIN_PRE_EMPHASIS_3_5:
2213 return EDP_LINK_TRAIN_600_800MV_3_5DB_SNB_B;
Zhenyu Wange3421a12010-04-08 09:43:27 +08002214 case DP_TRAIN_VOLTAGE_SWING_800 | DP_TRAIN_PRE_EMPHASIS_0:
Yuanhan Liu3c5a62b2011-01-06 18:26:08 +08002215 case DP_TRAIN_VOLTAGE_SWING_1200 | DP_TRAIN_PRE_EMPHASIS_0:
2216 return EDP_LINK_TRAIN_800_1200MV_0DB_SNB_B;
Zhenyu Wange3421a12010-04-08 09:43:27 +08002217 default:
Yuanhan Liu3c5a62b2011-01-06 18:26:08 +08002218 DRM_DEBUG_KMS("Unsupported voltage swing/pre-emphasis level:"
2219 "0x%x\n", signal_levels);
2220 return EDP_LINK_TRAIN_400_600MV_0DB_SNB_B;
Zhenyu Wange3421a12010-04-08 09:43:27 +08002221 }
2222}
2223
Keith Packard1a2eb462011-11-16 16:26:07 -08002224/* Gen7's DP voltage swing and pre-emphasis control */
2225static uint32_t
2226intel_gen7_edp_signal_levels(uint8_t train_set)
2227{
2228 int signal_levels = train_set & (DP_TRAIN_VOLTAGE_SWING_MASK |
2229 DP_TRAIN_PRE_EMPHASIS_MASK);
2230 switch (signal_levels) {
2231 case DP_TRAIN_VOLTAGE_SWING_400 | DP_TRAIN_PRE_EMPHASIS_0:
2232 return EDP_LINK_TRAIN_400MV_0DB_IVB;
2233 case DP_TRAIN_VOLTAGE_SWING_400 | DP_TRAIN_PRE_EMPHASIS_3_5:
2234 return EDP_LINK_TRAIN_400MV_3_5DB_IVB;
2235 case DP_TRAIN_VOLTAGE_SWING_400 | DP_TRAIN_PRE_EMPHASIS_6:
2236 return EDP_LINK_TRAIN_400MV_6DB_IVB;
2237
2238 case DP_TRAIN_VOLTAGE_SWING_600 | DP_TRAIN_PRE_EMPHASIS_0:
2239 return EDP_LINK_TRAIN_600MV_0DB_IVB;
2240 case DP_TRAIN_VOLTAGE_SWING_600 | DP_TRAIN_PRE_EMPHASIS_3_5:
2241 return EDP_LINK_TRAIN_600MV_3_5DB_IVB;
2242
2243 case DP_TRAIN_VOLTAGE_SWING_800 | DP_TRAIN_PRE_EMPHASIS_0:
2244 return EDP_LINK_TRAIN_800MV_0DB_IVB;
2245 case DP_TRAIN_VOLTAGE_SWING_800 | DP_TRAIN_PRE_EMPHASIS_3_5:
2246 return EDP_LINK_TRAIN_800MV_3_5DB_IVB;
2247
2248 default:
2249 DRM_DEBUG_KMS("Unsupported voltage swing/pre-emphasis level:"
2250 "0x%x\n", signal_levels);
2251 return EDP_LINK_TRAIN_500MV_0DB_IVB;
2252 }
2253}
2254
Paulo Zanonid6c0d722012-10-15 15:51:34 -03002255/* Gen7.5's (HSW) DP voltage swing and pre-emphasis control */
2256static uint32_t
Paulo Zanonif0a34242012-12-06 16:51:50 -02002257intel_hsw_signal_levels(uint8_t train_set)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002258{
Paulo Zanonid6c0d722012-10-15 15:51:34 -03002259 int signal_levels = train_set & (DP_TRAIN_VOLTAGE_SWING_MASK |
2260 DP_TRAIN_PRE_EMPHASIS_MASK);
2261 switch (signal_levels) {
2262 case DP_TRAIN_VOLTAGE_SWING_400 | DP_TRAIN_PRE_EMPHASIS_0:
2263 return DDI_BUF_EMP_400MV_0DB_HSW;
2264 case DP_TRAIN_VOLTAGE_SWING_400 | DP_TRAIN_PRE_EMPHASIS_3_5:
2265 return DDI_BUF_EMP_400MV_3_5DB_HSW;
2266 case DP_TRAIN_VOLTAGE_SWING_400 | DP_TRAIN_PRE_EMPHASIS_6:
2267 return DDI_BUF_EMP_400MV_6DB_HSW;
2268 case DP_TRAIN_VOLTAGE_SWING_400 | DP_TRAIN_PRE_EMPHASIS_9_5:
2269 return DDI_BUF_EMP_400MV_9_5DB_HSW;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002270
Paulo Zanonid6c0d722012-10-15 15:51:34 -03002271 case DP_TRAIN_VOLTAGE_SWING_600 | DP_TRAIN_PRE_EMPHASIS_0:
2272 return DDI_BUF_EMP_600MV_0DB_HSW;
2273 case DP_TRAIN_VOLTAGE_SWING_600 | DP_TRAIN_PRE_EMPHASIS_3_5:
2274 return DDI_BUF_EMP_600MV_3_5DB_HSW;
2275 case DP_TRAIN_VOLTAGE_SWING_600 | DP_TRAIN_PRE_EMPHASIS_6:
2276 return DDI_BUF_EMP_600MV_6DB_HSW;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002277
Paulo Zanonid6c0d722012-10-15 15:51:34 -03002278 case DP_TRAIN_VOLTAGE_SWING_800 | DP_TRAIN_PRE_EMPHASIS_0:
2279 return DDI_BUF_EMP_800MV_0DB_HSW;
2280 case DP_TRAIN_VOLTAGE_SWING_800 | DP_TRAIN_PRE_EMPHASIS_3_5:
2281 return DDI_BUF_EMP_800MV_3_5DB_HSW;
2282 default:
2283 DRM_DEBUG_KMS("Unsupported voltage swing/pre-emphasis level:"
2284 "0x%x\n", signal_levels);
2285 return DDI_BUF_EMP_400MV_0DB_HSW;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002286 }
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002287}
2288
Paulo Zanonif0a34242012-12-06 16:51:50 -02002289/* Properly updates "DP" with the correct signal levels. */
2290static void
2291intel_dp_set_signal_levels(struct intel_dp *intel_dp, uint32_t *DP)
2292{
2293 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
Imre Deakbc7d38a2013-05-16 14:40:36 +03002294 enum port port = intel_dig_port->port;
Paulo Zanonif0a34242012-12-06 16:51:50 -02002295 struct drm_device *dev = intel_dig_port->base.base.dev;
2296 uint32_t signal_levels, mask;
2297 uint8_t train_set = intel_dp->train_set[0];
2298
Paulo Zanoni22b8bf12013-02-18 19:00:23 -03002299 if (HAS_DDI(dev)) {
Paulo Zanonif0a34242012-12-06 16:51:50 -02002300 signal_levels = intel_hsw_signal_levels(train_set);
2301 mask = DDI_BUF_EMP_MASK;
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07002302 } else if (IS_VALLEYVIEW(dev)) {
2303 signal_levels = intel_vlv_signal_levels(intel_dp);
2304 mask = 0;
Imre Deakbc7d38a2013-05-16 14:40:36 +03002305 } else if (IS_GEN7(dev) && port == PORT_A) {
Paulo Zanonif0a34242012-12-06 16:51:50 -02002306 signal_levels = intel_gen7_edp_signal_levels(train_set);
2307 mask = EDP_LINK_TRAIN_VOL_EMP_MASK_IVB;
Imre Deakbc7d38a2013-05-16 14:40:36 +03002308 } else if (IS_GEN6(dev) && port == PORT_A) {
Paulo Zanonif0a34242012-12-06 16:51:50 -02002309 signal_levels = intel_gen6_edp_signal_levels(train_set);
2310 mask = EDP_LINK_TRAIN_VOL_EMP_MASK_SNB;
2311 } else {
2312 signal_levels = intel_gen4_signal_levels(train_set);
2313 mask = DP_VOLTAGE_MASK | DP_PRE_EMPHASIS_MASK;
2314 }
2315
2316 DRM_DEBUG_KMS("Using signal levels %08x\n", signal_levels);
2317
2318 *DP = (*DP & ~mask) | signal_levels;
2319}
2320
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002321static bool
Chris Wilsonea5b2132010-08-04 13:50:23 +01002322intel_dp_set_link_train(struct intel_dp *intel_dp,
Jani Nikula70aff662013-09-27 15:10:44 +03002323 uint32_t *DP,
Chris Wilson58e10eb2010-10-03 10:56:11 +01002324 uint8_t dp_train_pat)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002325{
Paulo Zanoni174edf12012-10-26 19:05:50 -02002326 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
2327 struct drm_device *dev = intel_dig_port->base.base.dev;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002328 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanoni174edf12012-10-26 19:05:50 -02002329 enum port port = intel_dig_port->port;
Jani Nikula2cdfe6c2013-10-04 15:08:48 +03002330 uint8_t buf[sizeof(intel_dp->train_set) + 1];
2331 int ret, len;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002332
Paulo Zanoni22b8bf12013-02-18 19:00:23 -03002333 if (HAS_DDI(dev)) {
Imre Deak3ab9c632013-05-03 12:57:41 +03002334 uint32_t temp = I915_READ(DP_TP_CTL(port));
Paulo Zanonid6c0d722012-10-15 15:51:34 -03002335
2336 if (dp_train_pat & DP_LINK_SCRAMBLING_DISABLE)
2337 temp |= DP_TP_CTL_SCRAMBLE_DISABLE;
2338 else
2339 temp &= ~DP_TP_CTL_SCRAMBLE_DISABLE;
2340
2341 temp &= ~DP_TP_CTL_LINK_TRAIN_MASK;
2342 switch (dp_train_pat & DP_TRAINING_PATTERN_MASK) {
2343 case DP_TRAINING_PATTERN_DISABLE:
Paulo Zanonid6c0d722012-10-15 15:51:34 -03002344 temp |= DP_TP_CTL_LINK_TRAIN_NORMAL;
2345
2346 break;
2347 case DP_TRAINING_PATTERN_1:
2348 temp |= DP_TP_CTL_LINK_TRAIN_PAT1;
2349 break;
2350 case DP_TRAINING_PATTERN_2:
2351 temp |= DP_TP_CTL_LINK_TRAIN_PAT2;
2352 break;
2353 case DP_TRAINING_PATTERN_3:
2354 temp |= DP_TP_CTL_LINK_TRAIN_PAT3;
2355 break;
2356 }
Paulo Zanoni174edf12012-10-26 19:05:50 -02002357 I915_WRITE(DP_TP_CTL(port), temp);
Paulo Zanonid6c0d722012-10-15 15:51:34 -03002358
Imre Deakbc7d38a2013-05-16 14:40:36 +03002359 } else if (HAS_PCH_CPT(dev) && (IS_GEN7(dev) || port != PORT_A)) {
Jani Nikula70aff662013-09-27 15:10:44 +03002360 *DP &= ~DP_LINK_TRAIN_MASK_CPT;
Paulo Zanoni47ea7542012-07-17 16:55:16 -03002361
2362 switch (dp_train_pat & DP_TRAINING_PATTERN_MASK) {
2363 case DP_TRAINING_PATTERN_DISABLE:
Jani Nikula70aff662013-09-27 15:10:44 +03002364 *DP |= DP_LINK_TRAIN_OFF_CPT;
Paulo Zanoni47ea7542012-07-17 16:55:16 -03002365 break;
2366 case DP_TRAINING_PATTERN_1:
Jani Nikula70aff662013-09-27 15:10:44 +03002367 *DP |= DP_LINK_TRAIN_PAT_1_CPT;
Paulo Zanoni47ea7542012-07-17 16:55:16 -03002368 break;
2369 case DP_TRAINING_PATTERN_2:
Jani Nikula70aff662013-09-27 15:10:44 +03002370 *DP |= DP_LINK_TRAIN_PAT_2_CPT;
Paulo Zanoni47ea7542012-07-17 16:55:16 -03002371 break;
2372 case DP_TRAINING_PATTERN_3:
2373 DRM_ERROR("DP training pattern 3 not supported\n");
Jani Nikula70aff662013-09-27 15:10:44 +03002374 *DP |= DP_LINK_TRAIN_PAT_2_CPT;
Paulo Zanoni47ea7542012-07-17 16:55:16 -03002375 break;
2376 }
2377
2378 } else {
Jani Nikula70aff662013-09-27 15:10:44 +03002379 *DP &= ~DP_LINK_TRAIN_MASK;
Paulo Zanoni47ea7542012-07-17 16:55:16 -03002380
2381 switch (dp_train_pat & DP_TRAINING_PATTERN_MASK) {
2382 case DP_TRAINING_PATTERN_DISABLE:
Jani Nikula70aff662013-09-27 15:10:44 +03002383 *DP |= DP_LINK_TRAIN_OFF;
Paulo Zanoni47ea7542012-07-17 16:55:16 -03002384 break;
2385 case DP_TRAINING_PATTERN_1:
Jani Nikula70aff662013-09-27 15:10:44 +03002386 *DP |= DP_LINK_TRAIN_PAT_1;
Paulo Zanoni47ea7542012-07-17 16:55:16 -03002387 break;
2388 case DP_TRAINING_PATTERN_2:
Jani Nikula70aff662013-09-27 15:10:44 +03002389 *DP |= DP_LINK_TRAIN_PAT_2;
Paulo Zanoni47ea7542012-07-17 16:55:16 -03002390 break;
2391 case DP_TRAINING_PATTERN_3:
2392 DRM_ERROR("DP training pattern 3 not supported\n");
Jani Nikula70aff662013-09-27 15:10:44 +03002393 *DP |= DP_LINK_TRAIN_PAT_2;
Paulo Zanoni47ea7542012-07-17 16:55:16 -03002394 break;
2395 }
2396 }
2397
Jani Nikula70aff662013-09-27 15:10:44 +03002398 I915_WRITE(intel_dp->output_reg, *DP);
Chris Wilsonea5b2132010-08-04 13:50:23 +01002399 POSTING_READ(intel_dp->output_reg);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002400
Jani Nikula2cdfe6c2013-10-04 15:08:48 +03002401 buf[0] = dp_train_pat;
2402 if ((dp_train_pat & DP_TRAINING_PATTERN_MASK) ==
Paulo Zanoni47ea7542012-07-17 16:55:16 -03002403 DP_TRAINING_PATTERN_DISABLE) {
Jani Nikula2cdfe6c2013-10-04 15:08:48 +03002404 /* don't write DP_TRAINING_LANEx_SET on disable */
2405 len = 1;
2406 } else {
2407 /* DP_TRAINING_LANEx_SET follow DP_TRAINING_PATTERN_SET */
2408 memcpy(buf + 1, intel_dp->train_set, intel_dp->lane_count);
2409 len = intel_dp->lane_count + 1;
Paulo Zanoni47ea7542012-07-17 16:55:16 -03002410 }
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002411
Jani Nikula2cdfe6c2013-10-04 15:08:48 +03002412 ret = intel_dp_aux_native_write(intel_dp, DP_TRAINING_PATTERN_SET,
2413 buf, len);
2414
2415 return ret == len;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002416}
2417
Jani Nikula70aff662013-09-27 15:10:44 +03002418static bool
2419intel_dp_reset_link_train(struct intel_dp *intel_dp, uint32_t *DP,
2420 uint8_t dp_train_pat)
2421{
Jani Nikula953d22e2013-10-04 15:08:47 +03002422 memset(intel_dp->train_set, 0, sizeof(intel_dp->train_set));
Jani Nikula70aff662013-09-27 15:10:44 +03002423 intel_dp_set_signal_levels(intel_dp, DP);
2424 return intel_dp_set_link_train(intel_dp, DP, dp_train_pat);
2425}
2426
2427static bool
2428intel_dp_update_link_train(struct intel_dp *intel_dp, uint32_t *DP,
Jani Nikula0301b3a2013-10-15 09:36:08 +03002429 const uint8_t link_status[DP_LINK_STATUS_SIZE])
Jani Nikula70aff662013-09-27 15:10:44 +03002430{
2431 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
2432 struct drm_device *dev = intel_dig_port->base.base.dev;
2433 struct drm_i915_private *dev_priv = dev->dev_private;
2434 int ret;
2435
2436 intel_get_adjust_train(intel_dp, link_status);
2437 intel_dp_set_signal_levels(intel_dp, DP);
2438
2439 I915_WRITE(intel_dp->output_reg, *DP);
2440 POSTING_READ(intel_dp->output_reg);
2441
2442 ret = intel_dp_aux_native_write(intel_dp, DP_TRAINING_LANE0_SET,
2443 intel_dp->train_set,
2444 intel_dp->lane_count);
2445
2446 return ret == intel_dp->lane_count;
2447}
2448
Imre Deak3ab9c632013-05-03 12:57:41 +03002449static void intel_dp_set_idle_link_train(struct intel_dp *intel_dp)
2450{
2451 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
2452 struct drm_device *dev = intel_dig_port->base.base.dev;
2453 struct drm_i915_private *dev_priv = dev->dev_private;
2454 enum port port = intel_dig_port->port;
2455 uint32_t val;
2456
2457 if (!HAS_DDI(dev))
2458 return;
2459
2460 val = I915_READ(DP_TP_CTL(port));
2461 val &= ~DP_TP_CTL_LINK_TRAIN_MASK;
2462 val |= DP_TP_CTL_LINK_TRAIN_IDLE;
2463 I915_WRITE(DP_TP_CTL(port), val);
2464
2465 /*
2466 * On PORT_A we can have only eDP in SST mode. There the only reason
2467 * we need to set idle transmission mode is to work around a HW issue
2468 * where we enable the pipe while not in idle link-training mode.
2469 * In this case there is requirement to wait for a minimum number of
2470 * idle patterns to be sent.
2471 */
2472 if (port == PORT_A)
2473 return;
2474
2475 if (wait_for((I915_READ(DP_TP_STATUS(port)) & DP_TP_STATUS_IDLE_DONE),
2476 1))
2477 DRM_ERROR("Timed out waiting for DP idle patterns\n");
2478}
2479
Jesse Barnes33a34e42010-09-08 12:42:02 -07002480/* Enable corresponding port and start training pattern 1 */
Paulo Zanonic19b0662012-10-15 15:51:41 -03002481void
Jesse Barnes33a34e42010-09-08 12:42:02 -07002482intel_dp_start_link_train(struct intel_dp *intel_dp)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002483{
Paulo Zanonida63a9f2012-10-26 19:05:46 -02002484 struct drm_encoder *encoder = &dp_to_dig_port(intel_dp)->base.base;
Paulo Zanonic19b0662012-10-15 15:51:41 -03002485 struct drm_device *dev = encoder->dev;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002486 int i;
2487 uint8_t voltage;
Keith Packardcdb0e952011-11-01 20:00:06 -07002488 int voltage_tries, loop_tries;
Chris Wilsonea5b2132010-08-04 13:50:23 +01002489 uint32_t DP = intel_dp->DP;
Jani Nikula6aba5b62013-10-04 15:08:10 +03002490 uint8_t link_config[2];
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002491
Paulo Zanoniaffa9352012-11-23 15:30:39 -02002492 if (HAS_DDI(dev))
Paulo Zanonic19b0662012-10-15 15:51:41 -03002493 intel_ddi_prepare_link_retrain(encoder);
2494
Chris Wilson3cf2efb2010-11-29 10:09:55 +00002495 /* Write the link configuration data */
Jani Nikula6aba5b62013-10-04 15:08:10 +03002496 link_config[0] = intel_dp->link_bw;
2497 link_config[1] = intel_dp->lane_count;
2498 if (drm_dp_enhanced_frame_cap(intel_dp->dpcd))
2499 link_config[1] |= DP_LANE_COUNT_ENHANCED_FRAME_EN;
2500 intel_dp_aux_native_write(intel_dp, DP_LINK_BW_SET, link_config, 2);
2501
2502 link_config[0] = 0;
2503 link_config[1] = DP_SET_ANSI_8B10B;
2504 intel_dp_aux_native_write(intel_dp, DP_DOWNSPREAD_CTRL, link_config, 2);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002505
2506 DP |= DP_PORT_EN;
Keith Packard1a2eb462011-11-16 16:26:07 -08002507
Jani Nikula70aff662013-09-27 15:10:44 +03002508 /* clock recovery */
2509 if (!intel_dp_reset_link_train(intel_dp, &DP,
2510 DP_TRAINING_PATTERN_1 |
2511 DP_LINK_SCRAMBLING_DISABLE)) {
2512 DRM_ERROR("failed to enable link training\n");
2513 return;
2514 }
2515
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002516 voltage = 0xff;
Keith Packardcdb0e952011-11-01 20:00:06 -07002517 voltage_tries = 0;
2518 loop_tries = 0;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002519 for (;;) {
Jani Nikula70aff662013-09-27 15:10:44 +03002520 uint8_t link_status[DP_LINK_STATUS_SIZE];
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002521
Daniel Vettera7c96552012-10-18 10:15:30 +02002522 drm_dp_link_train_clock_recovery_delay(intel_dp->dpcd);
Keith Packard93f62da2011-11-01 19:45:03 -07002523 if (!intel_dp_get_link_status(intel_dp, link_status)) {
2524 DRM_ERROR("failed to get link status\n");
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002525 break;
Keith Packard93f62da2011-11-01 19:45:03 -07002526 }
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002527
Daniel Vetter01916272012-10-18 10:15:25 +02002528 if (drm_dp_clock_recovery_ok(link_status, intel_dp->lane_count)) {
Keith Packard93f62da2011-11-01 19:45:03 -07002529 DRM_DEBUG_KMS("clock recovery OK\n");
Chris Wilson3cf2efb2010-11-29 10:09:55 +00002530 break;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002531 }
Chris Wilson3cf2efb2010-11-29 10:09:55 +00002532
2533 /* Check to see if we've tried the max voltage */
2534 for (i = 0; i < intel_dp->lane_count; i++)
2535 if ((intel_dp->train_set[i] & DP_TRAIN_MAX_SWING_REACHED) == 0)
2536 break;
Takashi Iwai3b4f8192013-03-11 18:40:16 +01002537 if (i == intel_dp->lane_count) {
Daniel Vetterb06fbda2012-10-16 09:50:25 +02002538 ++loop_tries;
2539 if (loop_tries == 5) {
Jani Nikula3def84b2013-10-05 16:13:56 +03002540 DRM_ERROR("too many full retries, give up\n");
Keith Packardcdb0e952011-11-01 20:00:06 -07002541 break;
2542 }
Jani Nikula70aff662013-09-27 15:10:44 +03002543 intel_dp_reset_link_train(intel_dp, &DP,
2544 DP_TRAINING_PATTERN_1 |
2545 DP_LINK_SCRAMBLING_DISABLE);
Keith Packardcdb0e952011-11-01 20:00:06 -07002546 voltage_tries = 0;
2547 continue;
2548 }
Chris Wilson3cf2efb2010-11-29 10:09:55 +00002549
2550 /* Check to see if we've tried the same voltage 5 times */
Daniel Vetterb06fbda2012-10-16 09:50:25 +02002551 if ((intel_dp->train_set[0] & DP_TRAIN_VOLTAGE_SWING_MASK) == voltage) {
Chris Wilson24773672012-09-26 16:48:30 +01002552 ++voltage_tries;
Daniel Vetterb06fbda2012-10-16 09:50:25 +02002553 if (voltage_tries == 5) {
Jani Nikula3def84b2013-10-05 16:13:56 +03002554 DRM_ERROR("too many voltage retries, give up\n");
Daniel Vetterb06fbda2012-10-16 09:50:25 +02002555 break;
2556 }
2557 } else
2558 voltage_tries = 0;
2559 voltage = intel_dp->train_set[0] & DP_TRAIN_VOLTAGE_SWING_MASK;
Chris Wilson3cf2efb2010-11-29 10:09:55 +00002560
Jani Nikula70aff662013-09-27 15:10:44 +03002561 /* Update training set as requested by target */
2562 if (!intel_dp_update_link_train(intel_dp, &DP, link_status)) {
2563 DRM_ERROR("failed to update link training\n");
2564 break;
2565 }
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002566 }
2567
Jesse Barnes33a34e42010-09-08 12:42:02 -07002568 intel_dp->DP = DP;
2569}
2570
Paulo Zanonic19b0662012-10-15 15:51:41 -03002571void
Jesse Barnes33a34e42010-09-08 12:42:02 -07002572intel_dp_complete_link_train(struct intel_dp *intel_dp)
2573{
Jesse Barnes33a34e42010-09-08 12:42:02 -07002574 bool channel_eq = false;
Jesse Barnes37f80972011-01-05 14:45:24 -08002575 int tries, cr_tries;
Jesse Barnes33a34e42010-09-08 12:42:02 -07002576 uint32_t DP = intel_dp->DP;
2577
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002578 /* channel equalization */
Jani Nikula70aff662013-09-27 15:10:44 +03002579 if (!intel_dp_set_link_train(intel_dp, &DP,
2580 DP_TRAINING_PATTERN_2 |
2581 DP_LINK_SCRAMBLING_DISABLE)) {
2582 DRM_ERROR("failed to start channel equalization\n");
2583 return;
2584 }
2585
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002586 tries = 0;
Jesse Barnes37f80972011-01-05 14:45:24 -08002587 cr_tries = 0;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002588 channel_eq = false;
2589 for (;;) {
Jani Nikula70aff662013-09-27 15:10:44 +03002590 uint8_t link_status[DP_LINK_STATUS_SIZE];
Zhenyu Wange3421a12010-04-08 09:43:27 +08002591
Jesse Barnes37f80972011-01-05 14:45:24 -08002592 if (cr_tries > 5) {
2593 DRM_ERROR("failed to train DP, aborting\n");
2594 intel_dp_link_down(intel_dp);
2595 break;
2596 }
2597
Daniel Vettera7c96552012-10-18 10:15:30 +02002598 drm_dp_link_train_channel_eq_delay(intel_dp->dpcd);
Jani Nikula70aff662013-09-27 15:10:44 +03002599 if (!intel_dp_get_link_status(intel_dp, link_status)) {
2600 DRM_ERROR("failed to get link status\n");
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002601 break;
Jani Nikula70aff662013-09-27 15:10:44 +03002602 }
Jesse Barnes869184a2010-10-07 16:01:22 -07002603
Jesse Barnes37f80972011-01-05 14:45:24 -08002604 /* Make sure clock is still ok */
Daniel Vetter01916272012-10-18 10:15:25 +02002605 if (!drm_dp_clock_recovery_ok(link_status, intel_dp->lane_count)) {
Jesse Barnes37f80972011-01-05 14:45:24 -08002606 intel_dp_start_link_train(intel_dp);
Jani Nikula70aff662013-09-27 15:10:44 +03002607 intel_dp_set_link_train(intel_dp, &DP,
2608 DP_TRAINING_PATTERN_2 |
2609 DP_LINK_SCRAMBLING_DISABLE);
Jesse Barnes37f80972011-01-05 14:45:24 -08002610 cr_tries++;
2611 continue;
2612 }
2613
Daniel Vetter1ffdff12012-10-18 10:15:24 +02002614 if (drm_dp_channel_eq_ok(link_status, intel_dp->lane_count)) {
Chris Wilson3cf2efb2010-11-29 10:09:55 +00002615 channel_eq = true;
2616 break;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002617 }
Chris Wilson3cf2efb2010-11-29 10:09:55 +00002618
Jesse Barnes37f80972011-01-05 14:45:24 -08002619 /* Try 5 times, then try clock recovery if that fails */
2620 if (tries > 5) {
2621 intel_dp_link_down(intel_dp);
2622 intel_dp_start_link_train(intel_dp);
Jani Nikula70aff662013-09-27 15:10:44 +03002623 intel_dp_set_link_train(intel_dp, &DP,
2624 DP_TRAINING_PATTERN_2 |
2625 DP_LINK_SCRAMBLING_DISABLE);
Jesse Barnes37f80972011-01-05 14:45:24 -08002626 tries = 0;
2627 cr_tries++;
2628 continue;
2629 }
Chris Wilson3cf2efb2010-11-29 10:09:55 +00002630
Jani Nikula70aff662013-09-27 15:10:44 +03002631 /* Update training set as requested by target */
2632 if (!intel_dp_update_link_train(intel_dp, &DP, link_status)) {
2633 DRM_ERROR("failed to update link training\n");
2634 break;
2635 }
Chris Wilson3cf2efb2010-11-29 10:09:55 +00002636 ++tries;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002637 }
Chris Wilson3cf2efb2010-11-29 10:09:55 +00002638
Imre Deak3ab9c632013-05-03 12:57:41 +03002639 intel_dp_set_idle_link_train(intel_dp);
2640
2641 intel_dp->DP = DP;
2642
Paulo Zanonid6c0d722012-10-15 15:51:34 -03002643 if (channel_eq)
Masanari Iida07f42252013-03-20 11:00:34 +09002644 DRM_DEBUG_KMS("Channel EQ done. DP Training successful\n");
Paulo Zanonid6c0d722012-10-15 15:51:34 -03002645
Imre Deak3ab9c632013-05-03 12:57:41 +03002646}
2647
2648void intel_dp_stop_link_train(struct intel_dp *intel_dp)
2649{
Jani Nikula70aff662013-09-27 15:10:44 +03002650 intel_dp_set_link_train(intel_dp, &intel_dp->DP,
Imre Deak3ab9c632013-05-03 12:57:41 +03002651 DP_TRAINING_PATTERN_DISABLE);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002652}
2653
2654static void
Chris Wilsonea5b2132010-08-04 13:50:23 +01002655intel_dp_link_down(struct intel_dp *intel_dp)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002656{
Paulo Zanonida63a9f2012-10-26 19:05:46 -02002657 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
Imre Deakbc7d38a2013-05-16 14:40:36 +03002658 enum port port = intel_dig_port->port;
Paulo Zanonida63a9f2012-10-26 19:05:46 -02002659 struct drm_device *dev = intel_dig_port->base.base.dev;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002660 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetterab527ef2012-11-29 15:59:33 +01002661 struct intel_crtc *intel_crtc =
2662 to_intel_crtc(intel_dig_port->base.base.crtc);
Chris Wilsonea5b2132010-08-04 13:50:23 +01002663 uint32_t DP = intel_dp->DP;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002664
Paulo Zanonic19b0662012-10-15 15:51:41 -03002665 /*
2666 * DDI code has a strict mode set sequence and we should try to respect
2667 * it, otherwise we might hang the machine in many different ways. So we
2668 * really should be disabling the port only on a complete crtc_disable
2669 * sequence. This function is just called under two conditions on DDI
2670 * code:
2671 * - Link train failed while doing crtc_enable, and on this case we
2672 * really should respect the mode set sequence and wait for a
2673 * crtc_disable.
2674 * - Someone turned the monitor off and intel_dp_check_link_status
2675 * called us. We don't need to disable the whole port on this case, so
2676 * when someone turns the monitor on again,
2677 * intel_ddi_prepare_link_retrain will take care of redoing the link
2678 * train.
2679 */
Paulo Zanoniaffa9352012-11-23 15:30:39 -02002680 if (HAS_DDI(dev))
Paulo Zanonic19b0662012-10-15 15:51:41 -03002681 return;
2682
Daniel Vetter0c33d8d2012-09-06 22:15:43 +02002683 if (WARN_ON((I915_READ(intel_dp->output_reg) & DP_PORT_EN) == 0))
Chris Wilson1b39d6f2010-12-06 11:20:45 +00002684 return;
2685
Zhao Yakui28c97732009-10-09 11:39:41 +08002686 DRM_DEBUG_KMS("\n");
Zhenyu Wang32f9d652009-07-24 01:00:32 +08002687
Imre Deakbc7d38a2013-05-16 14:40:36 +03002688 if (HAS_PCH_CPT(dev) && (IS_GEN7(dev) || port != PORT_A)) {
Zhenyu Wange3421a12010-04-08 09:43:27 +08002689 DP &= ~DP_LINK_TRAIN_MASK_CPT;
Chris Wilsonea5b2132010-08-04 13:50:23 +01002690 I915_WRITE(intel_dp->output_reg, DP | DP_LINK_TRAIN_PAT_IDLE_CPT);
Zhenyu Wange3421a12010-04-08 09:43:27 +08002691 } else {
2692 DP &= ~DP_LINK_TRAIN_MASK;
Chris Wilsonea5b2132010-08-04 13:50:23 +01002693 I915_WRITE(intel_dp->output_reg, DP | DP_LINK_TRAIN_PAT_IDLE);
Zhenyu Wange3421a12010-04-08 09:43:27 +08002694 }
Chris Wilsonfe255d02010-09-11 21:37:48 +01002695 POSTING_READ(intel_dp->output_reg);
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08002696
Daniel Vetterab527ef2012-11-29 15:59:33 +01002697 /* We don't really know why we're doing this */
2698 intel_wait_for_vblank(dev, intel_crtc->pipe);
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08002699
Daniel Vetter493a7082012-05-30 12:31:56 +02002700 if (HAS_PCH_IBX(dev) &&
Chris Wilson1b39d6f2010-12-06 11:20:45 +00002701 I915_READ(intel_dp->output_reg) & DP_PIPEB_SELECT) {
Paulo Zanonida63a9f2012-10-26 19:05:46 -02002702 struct drm_crtc *crtc = intel_dig_port->base.base.crtc;
Chris Wilson31acbcc2011-04-17 06:38:35 +01002703
Eric Anholt5bddd172010-11-18 09:32:59 +08002704 /* Hardware workaround: leaving our transcoder select
2705 * set to transcoder B while it's off will prevent the
2706 * corresponding HDMI output on transcoder A.
2707 *
2708 * Combine this with another hardware workaround:
2709 * transcoder select bit can only be cleared while the
2710 * port is enabled.
2711 */
2712 DP &= ~DP_PIPEB_SELECT;
2713 I915_WRITE(intel_dp->output_reg, DP);
2714
2715 /* Changes to enable or select take place the vblank
2716 * after being written.
2717 */
Daniel Vetterff50afe2012-11-29 15:59:34 +01002718 if (WARN_ON(crtc == NULL)) {
2719 /* We should never try to disable a port without a crtc
2720 * attached. For paranoia keep the code around for a
2721 * bit. */
Chris Wilson31acbcc2011-04-17 06:38:35 +01002722 POSTING_READ(intel_dp->output_reg);
2723 msleep(50);
2724 } else
Daniel Vetterab527ef2012-11-29 15:59:33 +01002725 intel_wait_for_vblank(dev, intel_crtc->pipe);
Eric Anholt5bddd172010-11-18 09:32:59 +08002726 }
2727
Wu Fengguang832afda2011-12-09 20:42:21 +08002728 DP &= ~DP_AUDIO_OUTPUT_ENABLE;
Chris Wilsonea5b2132010-08-04 13:50:23 +01002729 I915_WRITE(intel_dp->output_reg, DP & ~DP_PORT_EN);
2730 POSTING_READ(intel_dp->output_reg);
Keith Packardf01eca22011-09-28 16:48:10 -07002731 msleep(intel_dp->panel_power_down_delay);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002732}
2733
Keith Packard26d61aa2011-07-25 20:01:09 -07002734static bool
2735intel_dp_get_dpcd(struct intel_dp *intel_dp)
Keith Packard92fd8fd2011-07-25 19:50:10 -07002736{
Rodrigo Vivia031d702013-10-03 16:15:06 -03002737 struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
2738 struct drm_device *dev = dig_port->base.base.dev;
2739 struct drm_i915_private *dev_priv = dev->dev_private;
2740
Damien Lespiau577c7a52012-12-13 16:09:02 +00002741 char dpcd_hex_dump[sizeof(intel_dp->dpcd) * 3];
2742
Keith Packard92fd8fd2011-07-25 19:50:10 -07002743 if (intel_dp_aux_native_read_retry(intel_dp, 0x000, intel_dp->dpcd,
Adam Jacksonedb39242012-09-18 10:58:49 -04002744 sizeof(intel_dp->dpcd)) == 0)
2745 return false; /* aux transfer failed */
Keith Packard92fd8fd2011-07-25 19:50:10 -07002746
Damien Lespiau577c7a52012-12-13 16:09:02 +00002747 hex_dump_to_buffer(intel_dp->dpcd, sizeof(intel_dp->dpcd),
2748 32, 1, dpcd_hex_dump, sizeof(dpcd_hex_dump), false);
2749 DRM_DEBUG_KMS("DPCD: %s\n", dpcd_hex_dump);
2750
Adam Jacksonedb39242012-09-18 10:58:49 -04002751 if (intel_dp->dpcd[DP_DPCD_REV] == 0)
2752 return false; /* DPCD not present */
2753
Shobhit Kumar2293bb52013-07-11 18:44:56 -03002754 /* Check if the panel supports PSR */
2755 memset(intel_dp->psr_dpcd, 0, sizeof(intel_dp->psr_dpcd));
Jani Nikula50003932013-09-20 16:42:17 +03002756 if (is_edp(intel_dp)) {
2757 intel_dp_aux_native_read_retry(intel_dp, DP_PSR_SUPPORT,
2758 intel_dp->psr_dpcd,
2759 sizeof(intel_dp->psr_dpcd));
Rodrigo Vivia031d702013-10-03 16:15:06 -03002760 if (intel_dp->psr_dpcd[0] & DP_PSR_IS_SUPPORTED) {
2761 dev_priv->psr.sink_support = true;
Jani Nikula50003932013-09-20 16:42:17 +03002762 DRM_DEBUG_KMS("Detected EDP PSR Panel.\n");
Rodrigo Vivia031d702013-10-03 16:15:06 -03002763 }
Jani Nikula50003932013-09-20 16:42:17 +03002764 }
2765
Adam Jacksonedb39242012-09-18 10:58:49 -04002766 if (!(intel_dp->dpcd[DP_DOWNSTREAMPORT_PRESENT] &
2767 DP_DWN_STRM_PORT_PRESENT))
2768 return true; /* native DP sink */
2769
2770 if (intel_dp->dpcd[DP_DPCD_REV] == 0x10)
2771 return true; /* no per-port downstream info */
2772
2773 if (intel_dp_aux_native_read_retry(intel_dp, DP_DOWNSTREAM_PORT_0,
2774 intel_dp->downstream_ports,
2775 DP_MAX_DOWNSTREAM_PORTS) == 0)
2776 return false; /* downstream port status fetch failed */
2777
2778 return true;
Keith Packard92fd8fd2011-07-25 19:50:10 -07002779}
2780
Adam Jackson0d198322012-05-14 16:05:47 -04002781static void
2782intel_dp_probe_oui(struct intel_dp *intel_dp)
2783{
2784 u8 buf[3];
2785
2786 if (!(intel_dp->dpcd[DP_DOWN_STREAM_PORT_COUNT] & DP_OUI_SUPPORT))
2787 return;
2788
Daniel Vetter351cfc32012-06-12 13:20:47 +02002789 ironlake_edp_panel_vdd_on(intel_dp);
2790
Adam Jackson0d198322012-05-14 16:05:47 -04002791 if (intel_dp_aux_native_read_retry(intel_dp, DP_SINK_OUI, buf, 3))
2792 DRM_DEBUG_KMS("Sink OUI: %02hx%02hx%02hx\n",
2793 buf[0], buf[1], buf[2]);
2794
2795 if (intel_dp_aux_native_read_retry(intel_dp, DP_BRANCH_OUI, buf, 3))
2796 DRM_DEBUG_KMS("Branch OUI: %02hx%02hx%02hx\n",
2797 buf[0], buf[1], buf[2]);
Daniel Vetter351cfc32012-06-12 13:20:47 +02002798
2799 ironlake_edp_panel_vdd_off(intel_dp, false);
Adam Jackson0d198322012-05-14 16:05:47 -04002800}
2801
Jesse Barnesa60f0e32011-10-20 15:09:17 -07002802static bool
2803intel_dp_get_sink_irq(struct intel_dp *intel_dp, u8 *sink_irq_vector)
2804{
2805 int ret;
2806
2807 ret = intel_dp_aux_native_read_retry(intel_dp,
2808 DP_DEVICE_SERVICE_IRQ_VECTOR,
2809 sink_irq_vector, 1);
2810 if (!ret)
2811 return false;
2812
2813 return true;
2814}
2815
2816static void
2817intel_dp_handle_test_request(struct intel_dp *intel_dp)
2818{
2819 /* NAK by default */
Daniel Vetter9324cf72012-10-20 21:13:05 +02002820 intel_dp_aux_native_write_1(intel_dp, DP_TEST_RESPONSE, DP_TEST_NAK);
Jesse Barnesa60f0e32011-10-20 15:09:17 -07002821}
2822
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002823/*
2824 * According to DP spec
2825 * 5.1.2:
2826 * 1. Read DPCD
2827 * 2. Configure link according to Receiver Capabilities
2828 * 3. Use Link Training from 2.5.3.3 and 3.5.1.3
2829 * 4. Check link status on receipt of hot-plug interrupt
2830 */
2831
Paulo Zanoni00c09d72012-10-26 19:05:52 -02002832void
Chris Wilsonea5b2132010-08-04 13:50:23 +01002833intel_dp_check_link_status(struct intel_dp *intel_dp)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002834{
Paulo Zanonida63a9f2012-10-26 19:05:46 -02002835 struct intel_encoder *intel_encoder = &dp_to_dig_port(intel_dp)->base;
Jesse Barnesa60f0e32011-10-20 15:09:17 -07002836 u8 sink_irq_vector;
Keith Packard93f62da2011-11-01 19:45:03 -07002837 u8 link_status[DP_LINK_STATUS_SIZE];
Jesse Barnesa60f0e32011-10-20 15:09:17 -07002838
Paulo Zanonida63a9f2012-10-26 19:05:46 -02002839 if (!intel_encoder->connectors_active)
Keith Packardd2b996a2011-07-25 22:37:51 -07002840 return;
Jesse Barnes59cd09e2011-07-07 11:10:59 -07002841
Paulo Zanonida63a9f2012-10-26 19:05:46 -02002842 if (WARN_ON(!intel_encoder->base.crtc))
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002843 return;
2844
Keith Packard92fd8fd2011-07-25 19:50:10 -07002845 /* Try to read receiver status if the link appears to be up */
Keith Packard93f62da2011-11-01 19:45:03 -07002846 if (!intel_dp_get_link_status(intel_dp, link_status)) {
Chris Wilsonea5b2132010-08-04 13:50:23 +01002847 intel_dp_link_down(intel_dp);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002848 return;
2849 }
2850
Keith Packard92fd8fd2011-07-25 19:50:10 -07002851 /* Now read the DPCD to see if it's actually running */
Keith Packard26d61aa2011-07-25 20:01:09 -07002852 if (!intel_dp_get_dpcd(intel_dp)) {
Jesse Barnes59cd09e2011-07-07 11:10:59 -07002853 intel_dp_link_down(intel_dp);
2854 return;
2855 }
2856
Jesse Barnesa60f0e32011-10-20 15:09:17 -07002857 /* Try to read the source of the interrupt */
2858 if (intel_dp->dpcd[DP_DPCD_REV] >= 0x11 &&
2859 intel_dp_get_sink_irq(intel_dp, &sink_irq_vector)) {
2860 /* Clear interrupt source */
2861 intel_dp_aux_native_write_1(intel_dp,
2862 DP_DEVICE_SERVICE_IRQ_VECTOR,
2863 sink_irq_vector);
2864
2865 if (sink_irq_vector & DP_AUTOMATED_TEST_REQUEST)
2866 intel_dp_handle_test_request(intel_dp);
2867 if (sink_irq_vector & (DP_CP_IRQ | DP_SINK_SPECIFIC_IRQ))
2868 DRM_DEBUG_DRIVER("CP or sink specific irq unhandled\n");
2869 }
2870
Daniel Vetter1ffdff12012-10-18 10:15:24 +02002871 if (!drm_dp_channel_eq_ok(link_status, intel_dp->lane_count)) {
Keith Packard92fd8fd2011-07-25 19:50:10 -07002872 DRM_DEBUG_KMS("%s: channel EQ not ok, retraining\n",
Paulo Zanonida63a9f2012-10-26 19:05:46 -02002873 drm_get_encoder_name(&intel_encoder->base));
Jesse Barnes33a34e42010-09-08 12:42:02 -07002874 intel_dp_start_link_train(intel_dp);
2875 intel_dp_complete_link_train(intel_dp);
Imre Deak3ab9c632013-05-03 12:57:41 +03002876 intel_dp_stop_link_train(intel_dp);
Jesse Barnes33a34e42010-09-08 12:42:02 -07002877 }
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002878}
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002879
Adam Jacksoncaf9ab22012-09-18 10:58:50 -04002880/* XXX this is probably wrong for multiple downstream ports */
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08002881static enum drm_connector_status
Keith Packard26d61aa2011-07-25 20:01:09 -07002882intel_dp_detect_dpcd(struct intel_dp *intel_dp)
Adam Jackson71ba90002011-07-12 17:38:04 -04002883{
Adam Jacksoncaf9ab22012-09-18 10:58:50 -04002884 uint8_t *dpcd = intel_dp->dpcd;
Adam Jacksoncaf9ab22012-09-18 10:58:50 -04002885 uint8_t type;
2886
2887 if (!intel_dp_get_dpcd(intel_dp))
2888 return connector_status_disconnected;
2889
2890 /* if there's no downstream port, we're done */
2891 if (!(dpcd[DP_DOWNSTREAMPORT_PRESENT] & DP_DWN_STRM_PORT_PRESENT))
Keith Packard26d61aa2011-07-25 20:01:09 -07002892 return connector_status_connected;
Adam Jacksoncaf9ab22012-09-18 10:58:50 -04002893
2894 /* If we're HPD-aware, SINK_COUNT changes dynamically */
Jani Nikulac9ff1602013-09-27 14:48:42 +03002895 if (intel_dp->dpcd[DP_DPCD_REV] >= 0x11 &&
2896 intel_dp->downstream_ports[0] & DP_DS_PORT_HPD) {
Adam Jackson23235172012-09-20 16:42:45 -04002897 uint8_t reg;
Adam Jacksoncaf9ab22012-09-18 10:58:50 -04002898 if (!intel_dp_aux_native_read_retry(intel_dp, DP_SINK_COUNT,
Adam Jackson23235172012-09-20 16:42:45 -04002899 &reg, 1))
Adam Jacksoncaf9ab22012-09-18 10:58:50 -04002900 return connector_status_unknown;
Adam Jackson23235172012-09-20 16:42:45 -04002901 return DP_GET_SINK_COUNT(reg) ? connector_status_connected
2902 : connector_status_disconnected;
Adam Jacksoncaf9ab22012-09-18 10:58:50 -04002903 }
2904
2905 /* If no HPD, poke DDC gently */
2906 if (drm_probe_ddc(&intel_dp->adapter))
2907 return connector_status_connected;
2908
2909 /* Well we tried, say unknown for unreliable port types */
Jani Nikulac9ff1602013-09-27 14:48:42 +03002910 if (intel_dp->dpcd[DP_DPCD_REV] >= 0x11) {
2911 type = intel_dp->downstream_ports[0] & DP_DS_PORT_TYPE_MASK;
2912 if (type == DP_DS_PORT_TYPE_VGA ||
2913 type == DP_DS_PORT_TYPE_NON_EDID)
2914 return connector_status_unknown;
2915 } else {
2916 type = intel_dp->dpcd[DP_DOWNSTREAMPORT_PRESENT] &
2917 DP_DWN_STRM_PORT_TYPE_MASK;
2918 if (type == DP_DWN_STRM_PORT_TYPE_ANALOG ||
2919 type == DP_DWN_STRM_PORT_TYPE_OTHER)
2920 return connector_status_unknown;
2921 }
Adam Jacksoncaf9ab22012-09-18 10:58:50 -04002922
2923 /* Anything else is out of spec, warn and ignore */
2924 DRM_DEBUG_KMS("Broken DP branch device, ignoring\n");
Keith Packard26d61aa2011-07-25 20:01:09 -07002925 return connector_status_disconnected;
Adam Jackson71ba90002011-07-12 17:38:04 -04002926}
2927
2928static enum drm_connector_status
Zhenyu Wanga9756bb2010-09-19 13:09:06 +08002929ironlake_dp_detect(struct intel_dp *intel_dp)
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08002930{
Paulo Zanoni30add222012-10-26 19:05:45 -02002931 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Damien Lespiau1b469632012-12-13 16:09:01 +00002932 struct drm_i915_private *dev_priv = dev->dev_private;
2933 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08002934 enum drm_connector_status status;
2935
Chris Wilsonfe16d942011-02-12 10:29:38 +00002936 /* Can't disconnect eDP, but you can close the lid... */
2937 if (is_edp(intel_dp)) {
Paulo Zanoni30add222012-10-26 19:05:45 -02002938 status = intel_panel_detect(dev);
Chris Wilsonfe16d942011-02-12 10:29:38 +00002939 if (status == connector_status_unknown)
2940 status = connector_status_connected;
2941 return status;
2942 }
Jesse Barnes01cb9ea2010-10-07 16:01:12 -07002943
Damien Lespiau1b469632012-12-13 16:09:01 +00002944 if (!ibx_digital_port_connected(dev_priv, intel_dig_port))
2945 return connector_status_disconnected;
2946
Keith Packard26d61aa2011-07-25 20:01:09 -07002947 return intel_dp_detect_dpcd(intel_dp);
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08002948}
2949
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002950static enum drm_connector_status
Zhenyu Wanga9756bb2010-09-19 13:09:06 +08002951g4x_dp_detect(struct intel_dp *intel_dp)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002952{
Paulo Zanoni30add222012-10-26 19:05:45 -02002953 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002954 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjälä34f2be42013-01-24 15:29:27 +02002955 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
Chris Wilson10f76a32012-05-11 18:01:32 +01002956 uint32_t bit;
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08002957
Jesse Barnes35aad752013-03-01 13:14:31 -08002958 /* Can't disconnect eDP, but you can close the lid... */
2959 if (is_edp(intel_dp)) {
2960 enum drm_connector_status status;
2961
2962 status = intel_panel_detect(dev);
2963 if (status == connector_status_unknown)
2964 status = connector_status_connected;
2965 return status;
2966 }
2967
Ville Syrjälä34f2be42013-01-24 15:29:27 +02002968 switch (intel_dig_port->port) {
2969 case PORT_B:
Daniel Vetter26739f12013-02-07 12:42:32 +01002970 bit = PORTB_HOTPLUG_LIVE_STATUS;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002971 break;
Ville Syrjälä34f2be42013-01-24 15:29:27 +02002972 case PORT_C:
Daniel Vetter26739f12013-02-07 12:42:32 +01002973 bit = PORTC_HOTPLUG_LIVE_STATUS;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002974 break;
Ville Syrjälä34f2be42013-01-24 15:29:27 +02002975 case PORT_D:
Daniel Vetter26739f12013-02-07 12:42:32 +01002976 bit = PORTD_HOTPLUG_LIVE_STATUS;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002977 break;
2978 default:
2979 return connector_status_unknown;
2980 }
2981
Chris Wilson10f76a32012-05-11 18:01:32 +01002982 if ((I915_READ(PORT_HOTPLUG_STAT) & bit) == 0)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002983 return connector_status_disconnected;
2984
Keith Packard26d61aa2011-07-25 20:01:09 -07002985 return intel_dp_detect_dpcd(intel_dp);
Zhenyu Wanga9756bb2010-09-19 13:09:06 +08002986}
2987
Keith Packard8c241fe2011-09-28 16:38:44 -07002988static struct edid *
2989intel_dp_get_edid(struct drm_connector *connector, struct i2c_adapter *adapter)
2990{
Jani Nikula9cd300e2012-10-19 14:51:52 +03002991 struct intel_connector *intel_connector = to_intel_connector(connector);
Keith Packard8c241fe2011-09-28 16:38:44 -07002992
Jani Nikula9cd300e2012-10-19 14:51:52 +03002993 /* use cached edid if we have one */
2994 if (intel_connector->edid) {
Jani Nikula9cd300e2012-10-19 14:51:52 +03002995 /* invalid edid */
2996 if (IS_ERR(intel_connector->edid))
Jesse Barnesd6f24d02012-06-14 15:28:33 -04002997 return NULL;
2998
Jani Nikula55e9ede2013-10-01 10:38:54 +03002999 return drm_edid_duplicate(intel_connector->edid);
Jesse Barnesd6f24d02012-06-14 15:28:33 -04003000 }
3001
Jani Nikula9cd300e2012-10-19 14:51:52 +03003002 return drm_get_edid(connector, adapter);
Keith Packard8c241fe2011-09-28 16:38:44 -07003003}
3004
3005static int
3006intel_dp_get_edid_modes(struct drm_connector *connector, struct i2c_adapter *adapter)
3007{
Jani Nikula9cd300e2012-10-19 14:51:52 +03003008 struct intel_connector *intel_connector = to_intel_connector(connector);
Keith Packard8c241fe2011-09-28 16:38:44 -07003009
Jani Nikula9cd300e2012-10-19 14:51:52 +03003010 /* use cached edid if we have one */
3011 if (intel_connector->edid) {
3012 /* invalid edid */
3013 if (IS_ERR(intel_connector->edid))
3014 return 0;
3015
3016 return intel_connector_update_modes(connector,
3017 intel_connector->edid);
Jesse Barnesd6f24d02012-06-14 15:28:33 -04003018 }
3019
Jani Nikula9cd300e2012-10-19 14:51:52 +03003020 return intel_ddc_get_modes(connector, adapter);
Keith Packard8c241fe2011-09-28 16:38:44 -07003021}
3022
Zhenyu Wanga9756bb2010-09-19 13:09:06 +08003023static enum drm_connector_status
3024intel_dp_detect(struct drm_connector *connector, bool force)
3025{
3026 struct intel_dp *intel_dp = intel_attached_dp(connector);
Paulo Zanonid63885d2012-10-26 19:05:49 -02003027 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
3028 struct intel_encoder *intel_encoder = &intel_dig_port->base;
Paulo Zanonifa90ece2012-10-26 19:05:44 -02003029 struct drm_device *dev = connector->dev;
Zhenyu Wanga9756bb2010-09-19 13:09:06 +08003030 enum drm_connector_status status;
3031 struct edid *edid = NULL;
3032
Chris Wilson164c8592013-07-20 20:27:08 +01003033 DRM_DEBUG_KMS("[CONNECTOR:%d:%s]\n",
3034 connector->base.id, drm_get_connector_name(connector));
3035
Zhenyu Wanga9756bb2010-09-19 13:09:06 +08003036 intel_dp->has_audio = false;
3037
3038 if (HAS_PCH_SPLIT(dev))
3039 status = ironlake_dp_detect(intel_dp);
3040 else
3041 status = g4x_dp_detect(intel_dp);
Adam Jackson1b9be9d2011-07-12 17:38:01 -04003042
Zhenyu Wanga9756bb2010-09-19 13:09:06 +08003043 if (status != connector_status_connected)
3044 return status;
3045
Adam Jackson0d198322012-05-14 16:05:47 -04003046 intel_dp_probe_oui(intel_dp);
3047
Daniel Vetterc3e5f672012-02-23 17:14:47 +01003048 if (intel_dp->force_audio != HDMI_AUDIO_AUTO) {
3049 intel_dp->has_audio = (intel_dp->force_audio == HDMI_AUDIO_ON);
Chris Wilsonf6849602010-09-19 09:29:33 +01003050 } else {
Keith Packard8c241fe2011-09-28 16:38:44 -07003051 edid = intel_dp_get_edid(connector, &intel_dp->adapter);
Chris Wilsonf6849602010-09-19 09:29:33 +01003052 if (edid) {
3053 intel_dp->has_audio = drm_detect_monitor_audio(edid);
Chris Wilsonf6849602010-09-19 09:29:33 +01003054 kfree(edid);
3055 }
Zhenyu Wanga9756bb2010-09-19 13:09:06 +08003056 }
3057
Paulo Zanonid63885d2012-10-26 19:05:49 -02003058 if (intel_encoder->type != INTEL_OUTPUT_EDP)
3059 intel_encoder->type = INTEL_OUTPUT_DISPLAYPORT;
Zhenyu Wanga9756bb2010-09-19 13:09:06 +08003060 return connector_status_connected;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003061}
3062
3063static int intel_dp_get_modes(struct drm_connector *connector)
3064{
Chris Wilsondf0e9242010-09-09 16:20:55 +01003065 struct intel_dp *intel_dp = intel_attached_dp(connector);
Jani Nikuladd06f902012-10-19 14:51:50 +03003066 struct intel_connector *intel_connector = to_intel_connector(connector);
Paulo Zanonifa90ece2012-10-26 19:05:44 -02003067 struct drm_device *dev = connector->dev;
Zhenyu Wang32f9d652009-07-24 01:00:32 +08003068 int ret;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003069
3070 /* We should parse the EDID data and find out if it has an audio sink
3071 */
3072
Keith Packard8c241fe2011-09-28 16:38:44 -07003073 ret = intel_dp_get_edid_modes(connector, &intel_dp->adapter);
Jani Nikulaf8779fd2012-10-19 14:51:48 +03003074 if (ret)
Zhenyu Wang32f9d652009-07-24 01:00:32 +08003075 return ret;
3076
Jani Nikulaf8779fd2012-10-19 14:51:48 +03003077 /* if eDP has no EDID, fall back to fixed mode */
Jani Nikuladd06f902012-10-19 14:51:50 +03003078 if (is_edp(intel_dp) && intel_connector->panel.fixed_mode) {
Jani Nikulaf8779fd2012-10-19 14:51:48 +03003079 struct drm_display_mode *mode;
Jani Nikuladd06f902012-10-19 14:51:50 +03003080 mode = drm_mode_duplicate(dev,
3081 intel_connector->panel.fixed_mode);
Jani Nikulaf8779fd2012-10-19 14:51:48 +03003082 if (mode) {
Zhenyu Wang32f9d652009-07-24 01:00:32 +08003083 drm_mode_probed_add(connector, mode);
3084 return 1;
3085 }
3086 }
3087 return 0;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003088}
3089
Chris Wilson1aad7ac2011-02-09 18:46:58 +00003090static bool
3091intel_dp_detect_audio(struct drm_connector *connector)
3092{
3093 struct intel_dp *intel_dp = intel_attached_dp(connector);
3094 struct edid *edid;
3095 bool has_audio = false;
3096
Keith Packard8c241fe2011-09-28 16:38:44 -07003097 edid = intel_dp_get_edid(connector, &intel_dp->adapter);
Chris Wilson1aad7ac2011-02-09 18:46:58 +00003098 if (edid) {
3099 has_audio = drm_detect_monitor_audio(edid);
Chris Wilson1aad7ac2011-02-09 18:46:58 +00003100 kfree(edid);
3101 }
3102
3103 return has_audio;
3104}
3105
Chris Wilsonf6849602010-09-19 09:29:33 +01003106static int
3107intel_dp_set_property(struct drm_connector *connector,
3108 struct drm_property *property,
3109 uint64_t val)
3110{
Chris Wilsone953fd72011-02-21 22:23:52 +00003111 struct drm_i915_private *dev_priv = connector->dev->dev_private;
Yuly Novikov53b41832012-10-26 12:04:00 +03003112 struct intel_connector *intel_connector = to_intel_connector(connector);
Paulo Zanonida63a9f2012-10-26 19:05:46 -02003113 struct intel_encoder *intel_encoder = intel_attached_encoder(connector);
3114 struct intel_dp *intel_dp = enc_to_intel_dp(&intel_encoder->base);
Chris Wilsonf6849602010-09-19 09:29:33 +01003115 int ret;
3116
Rob Clark662595d2012-10-11 20:36:04 -05003117 ret = drm_object_property_set_value(&connector->base, property, val);
Chris Wilsonf6849602010-09-19 09:29:33 +01003118 if (ret)
3119 return ret;
3120
Chris Wilson3f43c482011-05-12 22:17:24 +01003121 if (property == dev_priv->force_audio_property) {
Chris Wilson1aad7ac2011-02-09 18:46:58 +00003122 int i = val;
3123 bool has_audio;
3124
3125 if (i == intel_dp->force_audio)
Chris Wilsonf6849602010-09-19 09:29:33 +01003126 return 0;
3127
Chris Wilson1aad7ac2011-02-09 18:46:58 +00003128 intel_dp->force_audio = i;
Chris Wilsonf6849602010-09-19 09:29:33 +01003129
Daniel Vetterc3e5f672012-02-23 17:14:47 +01003130 if (i == HDMI_AUDIO_AUTO)
Chris Wilson1aad7ac2011-02-09 18:46:58 +00003131 has_audio = intel_dp_detect_audio(connector);
3132 else
Daniel Vetterc3e5f672012-02-23 17:14:47 +01003133 has_audio = (i == HDMI_AUDIO_ON);
Chris Wilson1aad7ac2011-02-09 18:46:58 +00003134
3135 if (has_audio == intel_dp->has_audio)
Chris Wilsonf6849602010-09-19 09:29:33 +01003136 return 0;
3137
Chris Wilson1aad7ac2011-02-09 18:46:58 +00003138 intel_dp->has_audio = has_audio;
Chris Wilsonf6849602010-09-19 09:29:33 +01003139 goto done;
3140 }
3141
Chris Wilsone953fd72011-02-21 22:23:52 +00003142 if (property == dev_priv->broadcast_rgb_property) {
Daniel Vetterae4edb82013-04-22 17:07:23 +02003143 bool old_auto = intel_dp->color_range_auto;
3144 uint32_t old_range = intel_dp->color_range;
3145
Ville Syrjälä55bc60d2013-01-17 16:31:29 +02003146 switch (val) {
3147 case INTEL_BROADCAST_RGB_AUTO:
3148 intel_dp->color_range_auto = true;
3149 break;
3150 case INTEL_BROADCAST_RGB_FULL:
3151 intel_dp->color_range_auto = false;
3152 intel_dp->color_range = 0;
3153 break;
3154 case INTEL_BROADCAST_RGB_LIMITED:
3155 intel_dp->color_range_auto = false;
3156 intel_dp->color_range = DP_COLOR_RANGE_16_235;
3157 break;
3158 default:
3159 return -EINVAL;
3160 }
Daniel Vetterae4edb82013-04-22 17:07:23 +02003161
3162 if (old_auto == intel_dp->color_range_auto &&
3163 old_range == intel_dp->color_range)
3164 return 0;
3165
Chris Wilsone953fd72011-02-21 22:23:52 +00003166 goto done;
3167 }
3168
Yuly Novikov53b41832012-10-26 12:04:00 +03003169 if (is_edp(intel_dp) &&
3170 property == connector->dev->mode_config.scaling_mode_property) {
3171 if (val == DRM_MODE_SCALE_NONE) {
3172 DRM_DEBUG_KMS("no scaling not supported\n");
3173 return -EINVAL;
3174 }
3175
3176 if (intel_connector->panel.fitting_mode == val) {
3177 /* the eDP scaling property is not changed */
3178 return 0;
3179 }
3180 intel_connector->panel.fitting_mode = val;
3181
3182 goto done;
3183 }
3184
Chris Wilsonf6849602010-09-19 09:29:33 +01003185 return -EINVAL;
3186
3187done:
Chris Wilsonc0c36b942012-12-19 16:08:43 +00003188 if (intel_encoder->base.crtc)
3189 intel_crtc_restore_mode(intel_encoder->base.crtc);
Chris Wilsonf6849602010-09-19 09:29:33 +01003190
3191 return 0;
3192}
3193
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003194static void
Paulo Zanoni73845ad2013-06-12 17:27:30 -03003195intel_dp_connector_destroy(struct drm_connector *connector)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003196{
Jani Nikula1d508702012-10-19 14:51:49 +03003197 struct intel_connector *intel_connector = to_intel_connector(connector);
Matthew Garrettaaa6fd22011-08-12 12:11:33 +02003198
Jani Nikula9cd300e2012-10-19 14:51:52 +03003199 if (!IS_ERR_OR_NULL(intel_connector->edid))
3200 kfree(intel_connector->edid);
3201
Paulo Zanoniacd8db102013-06-12 17:27:23 -03003202 /* Can't call is_edp() since the encoder may have been destroyed
3203 * already. */
3204 if (connector->connector_type == DRM_MODE_CONNECTOR_eDP)
Jani Nikula1d508702012-10-19 14:51:49 +03003205 intel_panel_fini(&intel_connector->panel);
Matthew Garrettaaa6fd22011-08-12 12:11:33 +02003206
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003207 drm_connector_cleanup(connector);
Zhenyu Wang55f78c42010-03-29 16:13:57 +08003208 kfree(connector);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003209}
3210
Paulo Zanoni00c09d72012-10-26 19:05:52 -02003211void intel_dp_encoder_destroy(struct drm_encoder *encoder)
Daniel Vetter24d05922010-08-20 18:08:28 +02003212{
Paulo Zanonida63a9f2012-10-26 19:05:46 -02003213 struct intel_digital_port *intel_dig_port = enc_to_dig_port(encoder);
3214 struct intel_dp *intel_dp = &intel_dig_port->dp;
Daniel Vetterbd173812013-03-25 11:24:10 +01003215 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Daniel Vetter24d05922010-08-20 18:08:28 +02003216
3217 i2c_del_adapter(&intel_dp->adapter);
3218 drm_encoder_cleanup(encoder);
Keith Packardbd943152011-09-18 23:09:52 -07003219 if (is_edp(intel_dp)) {
3220 cancel_delayed_work_sync(&intel_dp->panel_vdd_work);
Daniel Vetterbd173812013-03-25 11:24:10 +01003221 mutex_lock(&dev->mode_config.mutex);
Keith Packardbd943152011-09-18 23:09:52 -07003222 ironlake_panel_vdd_off_sync(intel_dp);
Daniel Vetterbd173812013-03-25 11:24:10 +01003223 mutex_unlock(&dev->mode_config.mutex);
Keith Packardbd943152011-09-18 23:09:52 -07003224 }
Paulo Zanonida63a9f2012-10-26 19:05:46 -02003225 kfree(intel_dig_port);
Daniel Vetter24d05922010-08-20 18:08:28 +02003226}
3227
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003228static const struct drm_connector_funcs intel_dp_connector_funcs = {
Daniel Vetter2bd2ad62012-09-06 22:15:41 +02003229 .dpms = intel_connector_dpms,
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003230 .detect = intel_dp_detect,
3231 .fill_modes = drm_helper_probe_single_connector_modes,
Chris Wilsonf6849602010-09-19 09:29:33 +01003232 .set_property = intel_dp_set_property,
Paulo Zanoni73845ad2013-06-12 17:27:30 -03003233 .destroy = intel_dp_connector_destroy,
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003234};
3235
3236static const struct drm_connector_helper_funcs intel_dp_connector_helper_funcs = {
3237 .get_modes = intel_dp_get_modes,
3238 .mode_valid = intel_dp_mode_valid,
Chris Wilsondf0e9242010-09-09 16:20:55 +01003239 .best_encoder = intel_best_encoder,
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003240};
3241
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003242static const struct drm_encoder_funcs intel_dp_enc_funcs = {
Daniel Vetter24d05922010-08-20 18:08:28 +02003243 .destroy = intel_dp_encoder_destroy,
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003244};
3245
Chris Wilson995b6762010-08-20 13:23:26 +01003246static void
Eric Anholt21d40d32010-03-25 11:11:14 -07003247intel_dp_hot_plug(struct intel_encoder *intel_encoder)
Keith Packardc8110e52009-05-06 11:51:10 -07003248{
Paulo Zanonifa90ece2012-10-26 19:05:44 -02003249 struct intel_dp *intel_dp = enc_to_intel_dp(&intel_encoder->base);
Keith Packardc8110e52009-05-06 11:51:10 -07003250
Jesse Barnes885a5012011-07-07 11:11:01 -07003251 intel_dp_check_link_status(intel_dp);
Keith Packardc8110e52009-05-06 11:51:10 -07003252}
3253
Zhenyu Wange3421a12010-04-08 09:43:27 +08003254/* Return which DP Port should be selected for Transcoder DP control */
3255int
Akshay Joshi0206e352011-08-16 15:34:10 -04003256intel_trans_dp_port_sel(struct drm_crtc *crtc)
Zhenyu Wange3421a12010-04-08 09:43:27 +08003257{
3258 struct drm_device *dev = crtc->dev;
Paulo Zanonifa90ece2012-10-26 19:05:44 -02003259 struct intel_encoder *intel_encoder;
3260 struct intel_dp *intel_dp;
Zhenyu Wange3421a12010-04-08 09:43:27 +08003261
Paulo Zanonifa90ece2012-10-26 19:05:44 -02003262 for_each_encoder_on_crtc(dev, crtc, intel_encoder) {
3263 intel_dp = enc_to_intel_dp(&intel_encoder->base);
Chris Wilsonea5b2132010-08-04 13:50:23 +01003264
Paulo Zanonifa90ece2012-10-26 19:05:44 -02003265 if (intel_encoder->type == INTEL_OUTPUT_DISPLAYPORT ||
3266 intel_encoder->type == INTEL_OUTPUT_EDP)
Chris Wilsonea5b2132010-08-04 13:50:23 +01003267 return intel_dp->output_reg;
Zhenyu Wange3421a12010-04-08 09:43:27 +08003268 }
Chris Wilsonea5b2132010-08-04 13:50:23 +01003269
Zhenyu Wange3421a12010-04-08 09:43:27 +08003270 return -1;
3271}
3272
Zhao Yakui36e83a12010-06-12 14:32:21 +08003273/* check the VBT to see whether the eDP is on DP-D port */
Adam Jacksoncb0953d2010-07-16 14:46:29 -04003274bool intel_dpd_is_edp(struct drm_device *dev)
Zhao Yakui36e83a12010-06-12 14:32:21 +08003275{
3276 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanoni768f69c2013-09-11 18:02:47 -03003277 union child_device_config *p_child;
Zhao Yakui36e83a12010-06-12 14:32:21 +08003278 int i;
3279
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03003280 if (!dev_priv->vbt.child_dev_num)
Zhao Yakui36e83a12010-06-12 14:32:21 +08003281 return false;
3282
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03003283 for (i = 0; i < dev_priv->vbt.child_dev_num; i++) {
3284 p_child = dev_priv->vbt.child_dev + i;
Zhao Yakui36e83a12010-06-12 14:32:21 +08003285
Paulo Zanoni768f69c2013-09-11 18:02:47 -03003286 if (p_child->common.dvo_port == PORT_IDPD &&
Ville Syrjäläf02586d2013-11-01 20:32:08 +02003287 (p_child->common.device_type & DEVICE_TYPE_eDP_BITS) ==
3288 (DEVICE_TYPE_eDP & DEVICE_TYPE_eDP_BITS))
Zhao Yakui36e83a12010-06-12 14:32:21 +08003289 return true;
3290 }
3291 return false;
3292}
3293
Chris Wilsonf6849602010-09-19 09:29:33 +01003294static void
3295intel_dp_add_properties(struct intel_dp *intel_dp, struct drm_connector *connector)
3296{
Yuly Novikov53b41832012-10-26 12:04:00 +03003297 struct intel_connector *intel_connector = to_intel_connector(connector);
3298
Chris Wilson3f43c482011-05-12 22:17:24 +01003299 intel_attach_force_audio_property(connector);
Chris Wilsone953fd72011-02-21 22:23:52 +00003300 intel_attach_broadcast_rgb_property(connector);
Ville Syrjälä55bc60d2013-01-17 16:31:29 +02003301 intel_dp->color_range_auto = true;
Yuly Novikov53b41832012-10-26 12:04:00 +03003302
3303 if (is_edp(intel_dp)) {
3304 drm_mode_create_scaling_mode_property(connector->dev);
Rob Clark6de6d842012-10-11 20:36:04 -05003305 drm_object_attach_property(
3306 &connector->base,
Yuly Novikov53b41832012-10-26 12:04:00 +03003307 connector->dev->mode_config.scaling_mode_property,
Yuly Novikov8e740cd2012-10-26 12:04:01 +03003308 DRM_MODE_SCALE_ASPECT);
3309 intel_connector->panel.fitting_mode = DRM_MODE_SCALE_ASPECT;
Yuly Novikov53b41832012-10-26 12:04:00 +03003310 }
Chris Wilsonf6849602010-09-19 09:29:33 +01003311}
3312
Daniel Vetter67a54562012-10-20 20:57:45 +02003313static void
3314intel_dp_init_panel_power_sequencer(struct drm_device *dev,
Jani Nikulaf30d26e2013-01-16 10:53:40 +02003315 struct intel_dp *intel_dp,
3316 struct edp_power_seq *out)
Daniel Vetter67a54562012-10-20 20:57:45 +02003317{
3318 struct drm_i915_private *dev_priv = dev->dev_private;
3319 struct edp_power_seq cur, vbt, spec, final;
3320 u32 pp_on, pp_off, pp_div, pp;
Jani Nikulabf13e812013-09-06 07:40:05 +03003321 int pp_ctrl_reg, pp_on_reg, pp_off_reg, pp_div_reg;
Jesse Barnes453c5422013-03-28 09:55:41 -07003322
3323 if (HAS_PCH_SPLIT(dev)) {
Jani Nikulabf13e812013-09-06 07:40:05 +03003324 pp_ctrl_reg = PCH_PP_CONTROL;
Jesse Barnes453c5422013-03-28 09:55:41 -07003325 pp_on_reg = PCH_PP_ON_DELAYS;
3326 pp_off_reg = PCH_PP_OFF_DELAYS;
3327 pp_div_reg = PCH_PP_DIVISOR;
3328 } else {
Jani Nikulabf13e812013-09-06 07:40:05 +03003329 enum pipe pipe = vlv_power_sequencer_pipe(intel_dp);
3330
3331 pp_ctrl_reg = VLV_PIPE_PP_CONTROL(pipe);
3332 pp_on_reg = VLV_PIPE_PP_ON_DELAYS(pipe);
3333 pp_off_reg = VLV_PIPE_PP_OFF_DELAYS(pipe);
3334 pp_div_reg = VLV_PIPE_PP_DIVISOR(pipe);
Jesse Barnes453c5422013-03-28 09:55:41 -07003335 }
Daniel Vetter67a54562012-10-20 20:57:45 +02003336
3337 /* Workaround: Need to write PP_CONTROL with the unlock key as
3338 * the very first thing. */
Jesse Barnes453c5422013-03-28 09:55:41 -07003339 pp = ironlake_get_pp_control(intel_dp);
Jani Nikulabf13e812013-09-06 07:40:05 +03003340 I915_WRITE(pp_ctrl_reg, pp);
Daniel Vetter67a54562012-10-20 20:57:45 +02003341
Jesse Barnes453c5422013-03-28 09:55:41 -07003342 pp_on = I915_READ(pp_on_reg);
3343 pp_off = I915_READ(pp_off_reg);
3344 pp_div = I915_READ(pp_div_reg);
Daniel Vetter67a54562012-10-20 20:57:45 +02003345
3346 /* Pull timing values out of registers */
3347 cur.t1_t3 = (pp_on & PANEL_POWER_UP_DELAY_MASK) >>
3348 PANEL_POWER_UP_DELAY_SHIFT;
3349
3350 cur.t8 = (pp_on & PANEL_LIGHT_ON_DELAY_MASK) >>
3351 PANEL_LIGHT_ON_DELAY_SHIFT;
3352
3353 cur.t9 = (pp_off & PANEL_LIGHT_OFF_DELAY_MASK) >>
3354 PANEL_LIGHT_OFF_DELAY_SHIFT;
3355
3356 cur.t10 = (pp_off & PANEL_POWER_DOWN_DELAY_MASK) >>
3357 PANEL_POWER_DOWN_DELAY_SHIFT;
3358
3359 cur.t11_t12 = ((pp_div & PANEL_POWER_CYCLE_DELAY_MASK) >>
3360 PANEL_POWER_CYCLE_DELAY_SHIFT) * 1000;
3361
3362 DRM_DEBUG_KMS("cur t1_t3 %d t8 %d t9 %d t10 %d t11_t12 %d\n",
3363 cur.t1_t3, cur.t8, cur.t9, cur.t10, cur.t11_t12);
3364
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03003365 vbt = dev_priv->vbt.edp_pps;
Daniel Vetter67a54562012-10-20 20:57:45 +02003366
3367 /* Upper limits from eDP 1.3 spec. Note that we use the clunky units of
3368 * our hw here, which are all in 100usec. */
3369 spec.t1_t3 = 210 * 10;
3370 spec.t8 = 50 * 10; /* no limit for t8, use t7 instead */
3371 spec.t9 = 50 * 10; /* no limit for t9, make it symmetric with t8 */
3372 spec.t10 = 500 * 10;
3373 /* This one is special and actually in units of 100ms, but zero
3374 * based in the hw (so we need to add 100 ms). But the sw vbt
3375 * table multiplies it with 1000 to make it in units of 100usec,
3376 * too. */
3377 spec.t11_t12 = (510 + 100) * 10;
3378
3379 DRM_DEBUG_KMS("vbt t1_t3 %d t8 %d t9 %d t10 %d t11_t12 %d\n",
3380 vbt.t1_t3, vbt.t8, vbt.t9, vbt.t10, vbt.t11_t12);
3381
3382 /* Use the max of the register settings and vbt. If both are
3383 * unset, fall back to the spec limits. */
3384#define assign_final(field) final.field = (max(cur.field, vbt.field) == 0 ? \
3385 spec.field : \
3386 max(cur.field, vbt.field))
3387 assign_final(t1_t3);
3388 assign_final(t8);
3389 assign_final(t9);
3390 assign_final(t10);
3391 assign_final(t11_t12);
3392#undef assign_final
3393
3394#define get_delay(field) (DIV_ROUND_UP(final.field, 10))
3395 intel_dp->panel_power_up_delay = get_delay(t1_t3);
3396 intel_dp->backlight_on_delay = get_delay(t8);
3397 intel_dp->backlight_off_delay = get_delay(t9);
3398 intel_dp->panel_power_down_delay = get_delay(t10);
3399 intel_dp->panel_power_cycle_delay = get_delay(t11_t12);
3400#undef get_delay
3401
Jani Nikulaf30d26e2013-01-16 10:53:40 +02003402 DRM_DEBUG_KMS("panel power up delay %d, power down delay %d, power cycle delay %d\n",
3403 intel_dp->panel_power_up_delay, intel_dp->panel_power_down_delay,
3404 intel_dp->panel_power_cycle_delay);
3405
3406 DRM_DEBUG_KMS("backlight on delay %d, off delay %d\n",
3407 intel_dp->backlight_on_delay, intel_dp->backlight_off_delay);
3408
3409 if (out)
3410 *out = final;
3411}
3412
3413static void
3414intel_dp_init_panel_power_sequencer_registers(struct drm_device *dev,
3415 struct intel_dp *intel_dp,
3416 struct edp_power_seq *seq)
3417{
3418 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes453c5422013-03-28 09:55:41 -07003419 u32 pp_on, pp_off, pp_div, port_sel = 0;
3420 int div = HAS_PCH_SPLIT(dev) ? intel_pch_rawclk(dev) : intel_hrawclk(dev);
3421 int pp_on_reg, pp_off_reg, pp_div_reg;
3422
3423 if (HAS_PCH_SPLIT(dev)) {
3424 pp_on_reg = PCH_PP_ON_DELAYS;
3425 pp_off_reg = PCH_PP_OFF_DELAYS;
3426 pp_div_reg = PCH_PP_DIVISOR;
3427 } else {
Jani Nikulabf13e812013-09-06 07:40:05 +03003428 enum pipe pipe = vlv_power_sequencer_pipe(intel_dp);
3429
3430 pp_on_reg = VLV_PIPE_PP_ON_DELAYS(pipe);
3431 pp_off_reg = VLV_PIPE_PP_OFF_DELAYS(pipe);
3432 pp_div_reg = VLV_PIPE_PP_DIVISOR(pipe);
Jesse Barnes453c5422013-03-28 09:55:41 -07003433 }
3434
Daniel Vetter67a54562012-10-20 20:57:45 +02003435 /* And finally store the new values in the power sequencer. */
Jani Nikulaf30d26e2013-01-16 10:53:40 +02003436 pp_on = (seq->t1_t3 << PANEL_POWER_UP_DELAY_SHIFT) |
3437 (seq->t8 << PANEL_LIGHT_ON_DELAY_SHIFT);
3438 pp_off = (seq->t9 << PANEL_LIGHT_OFF_DELAY_SHIFT) |
3439 (seq->t10 << PANEL_POWER_DOWN_DELAY_SHIFT);
Daniel Vetter67a54562012-10-20 20:57:45 +02003440 /* Compute the divisor for the pp clock, simply match the Bspec
3441 * formula. */
Jesse Barnes453c5422013-03-28 09:55:41 -07003442 pp_div = ((100 * div)/2 - 1) << PP_REFERENCE_DIVIDER_SHIFT;
Jani Nikulaf30d26e2013-01-16 10:53:40 +02003443 pp_div |= (DIV_ROUND_UP(seq->t11_t12, 1000)
Daniel Vetter67a54562012-10-20 20:57:45 +02003444 << PANEL_POWER_CYCLE_DELAY_SHIFT);
3445
3446 /* Haswell doesn't have any port selection bits for the panel
3447 * power sequencer any more. */
Imre Deakbc7d38a2013-05-16 14:40:36 +03003448 if (IS_VALLEYVIEW(dev)) {
Jani Nikulabf13e812013-09-06 07:40:05 +03003449 if (dp_to_dig_port(intel_dp)->port == PORT_B)
3450 port_sel = PANEL_PORT_SELECT_DPB_VLV;
3451 else
3452 port_sel = PANEL_PORT_SELECT_DPC_VLV;
Imre Deakbc7d38a2013-05-16 14:40:36 +03003453 } else if (HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev)) {
3454 if (dp_to_dig_port(intel_dp)->port == PORT_A)
Jani Nikulaa24c1442013-09-05 16:44:46 +03003455 port_sel = PANEL_PORT_SELECT_DPA;
Daniel Vetter67a54562012-10-20 20:57:45 +02003456 else
Jani Nikulaa24c1442013-09-05 16:44:46 +03003457 port_sel = PANEL_PORT_SELECT_DPD;
Daniel Vetter67a54562012-10-20 20:57:45 +02003458 }
3459
Jesse Barnes453c5422013-03-28 09:55:41 -07003460 pp_on |= port_sel;
3461
3462 I915_WRITE(pp_on_reg, pp_on);
3463 I915_WRITE(pp_off_reg, pp_off);
3464 I915_WRITE(pp_div_reg, pp_div);
Daniel Vetter67a54562012-10-20 20:57:45 +02003465
Daniel Vetter67a54562012-10-20 20:57:45 +02003466 DRM_DEBUG_KMS("panel power sequencer register settings: PP_ON %#x, PP_OFF %#x, PP_DIV %#x\n",
Jesse Barnes453c5422013-03-28 09:55:41 -07003467 I915_READ(pp_on_reg),
3468 I915_READ(pp_off_reg),
3469 I915_READ(pp_div_reg));
Keith Packardc8110e52009-05-06 11:51:10 -07003470}
3471
Paulo Zanonied92f0b2013-06-12 17:27:24 -03003472static bool intel_edp_init_connector(struct intel_dp *intel_dp,
3473 struct intel_connector *intel_connector)
3474{
3475 struct drm_connector *connector = &intel_connector->base;
3476 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
3477 struct drm_device *dev = intel_dig_port->base.base.dev;
3478 struct drm_i915_private *dev_priv = dev->dev_private;
3479 struct drm_display_mode *fixed_mode = NULL;
3480 struct edp_power_seq power_seq = { 0 };
3481 bool has_dpcd;
3482 struct drm_display_mode *scan;
3483 struct edid *edid;
3484
3485 if (!is_edp(intel_dp))
3486 return true;
3487
3488 intel_dp_init_panel_power_sequencer(dev, intel_dp, &power_seq);
3489
3490 /* Cache DPCD and EDID for edp. */
3491 ironlake_edp_panel_vdd_on(intel_dp);
3492 has_dpcd = intel_dp_get_dpcd(intel_dp);
3493 ironlake_edp_panel_vdd_off(intel_dp, false);
3494
3495 if (has_dpcd) {
3496 if (intel_dp->dpcd[DP_DPCD_REV] >= 0x11)
3497 dev_priv->no_aux_handshake =
3498 intel_dp->dpcd[DP_MAX_DOWNSPREAD] &
3499 DP_NO_AUX_HANDSHAKE_LINK_TRAINING;
3500 } else {
3501 /* if this fails, presume the device is a ghost */
3502 DRM_INFO("failed to retrieve link info, disabling eDP\n");
Paulo Zanonied92f0b2013-06-12 17:27:24 -03003503 return false;
3504 }
3505
3506 /* We now know it's not a ghost, init power sequence regs. */
3507 intel_dp_init_panel_power_sequencer_registers(dev, intel_dp,
3508 &power_seq);
3509
Paulo Zanonied92f0b2013-06-12 17:27:24 -03003510 edid = drm_get_edid(connector, &intel_dp->adapter);
3511 if (edid) {
3512 if (drm_add_edid_modes(connector, edid)) {
3513 drm_mode_connector_update_edid_property(connector,
3514 edid);
3515 drm_edid_to_eld(connector, edid);
3516 } else {
3517 kfree(edid);
3518 edid = ERR_PTR(-EINVAL);
3519 }
3520 } else {
3521 edid = ERR_PTR(-ENOENT);
3522 }
3523 intel_connector->edid = edid;
3524
3525 /* prefer fixed mode from EDID if available */
3526 list_for_each_entry(scan, &connector->probed_modes, head) {
3527 if ((scan->type & DRM_MODE_TYPE_PREFERRED)) {
3528 fixed_mode = drm_mode_duplicate(dev, scan);
3529 break;
3530 }
3531 }
3532
3533 /* fallback to VBT if available for eDP */
3534 if (!fixed_mode && dev_priv->vbt.lfp_lvds_vbt_mode) {
3535 fixed_mode = drm_mode_duplicate(dev,
3536 dev_priv->vbt.lfp_lvds_vbt_mode);
3537 if (fixed_mode)
3538 fixed_mode->type |= DRM_MODE_TYPE_PREFERRED;
3539 }
3540
Paulo Zanonied92f0b2013-06-12 17:27:24 -03003541 intel_panel_init(&intel_connector->panel, fixed_mode);
3542 intel_panel_setup_backlight(connector);
3543
3544 return true;
3545}
3546
Paulo Zanoni16c25532013-06-12 17:27:25 -03003547bool
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02003548intel_dp_init_connector(struct intel_digital_port *intel_dig_port,
3549 struct intel_connector *intel_connector)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003550{
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02003551 struct drm_connector *connector = &intel_connector->base;
3552 struct intel_dp *intel_dp = &intel_dig_port->dp;
3553 struct intel_encoder *intel_encoder = &intel_dig_port->base;
3554 struct drm_device *dev = intel_encoder->base.dev;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003555 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanoni174edf12012-10-26 19:05:50 -02003556 enum port port = intel_dig_port->port;
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08003557 const char *name = NULL;
Paulo Zanonib2a14752013-06-12 17:27:28 -03003558 int type, error;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003559
Daniel Vetter07679352012-09-06 22:15:42 +02003560 /* Preserve the current hw state. */
3561 intel_dp->DP = I915_READ(intel_dp->output_reg);
Jani Nikuladd06f902012-10-19 14:51:50 +03003562 intel_dp->attached_connector = intel_connector;
Chris Wilson3d3dc142011-02-12 10:33:12 +00003563
Imre Deakf7d24902013-05-08 13:14:05 +03003564 type = DRM_MODE_CONNECTOR_DisplayPort;
Gajanan Bhat19c03922012-09-27 19:13:07 +05303565 /*
3566 * FIXME : We need to initialize built-in panels before external panels.
3567 * For X0, DP_C is fixed as eDP. Revisit this as part of VLV eDP cleanup
3568 */
Imre Deakf7d24902013-05-08 13:14:05 +03003569 switch (port) {
3570 case PORT_A:
Gajanan Bhat19c03922012-09-27 19:13:07 +05303571 type = DRM_MODE_CONNECTOR_eDP;
Imre Deakf7d24902013-05-08 13:14:05 +03003572 break;
3573 case PORT_C:
3574 if (IS_VALLEYVIEW(dev))
3575 type = DRM_MODE_CONNECTOR_eDP;
3576 break;
3577 case PORT_D:
3578 if (HAS_PCH_SPLIT(dev) && intel_dpd_is_edp(dev))
3579 type = DRM_MODE_CONNECTOR_eDP;
3580 break;
3581 default: /* silence GCC warning */
3582 break;
Adam Jacksonb3295302010-07-16 14:46:28 -04003583 }
3584
Imre Deakf7d24902013-05-08 13:14:05 +03003585 /*
3586 * For eDP we always set the encoder type to INTEL_OUTPUT_EDP, but
3587 * for DP the encoder type can be set by the caller to
3588 * INTEL_OUTPUT_UNKNOWN for DDI, so don't rewrite it.
3589 */
3590 if (type == DRM_MODE_CONNECTOR_eDP)
3591 intel_encoder->type = INTEL_OUTPUT_EDP;
3592
Imre Deake7281ea2013-05-08 13:14:08 +03003593 DRM_DEBUG_KMS("Adding %s connector on port %c\n",
3594 type == DRM_MODE_CONNECTOR_eDP ? "eDP" : "DP",
3595 port_name(port));
3596
Adam Jacksonb3295302010-07-16 14:46:28 -04003597 drm_connector_init(dev, connector, &intel_dp_connector_funcs, type);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003598 drm_connector_helper_add(connector, &intel_dp_connector_helper_funcs);
3599
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02003600 connector->interlace_allowed = true;
3601 connector->doublescan_allowed = 0;
Ma Lingf8aed702009-08-24 13:50:24 +08003602
Daniel Vetter66a92782012-07-12 20:08:18 +02003603 INIT_DELAYED_WORK(&intel_dp->panel_vdd_work,
3604 ironlake_panel_vdd_work);
Zhenyu Wang6251ec02010-01-12 05:38:32 +08003605
Chris Wilsondf0e9242010-09-09 16:20:55 +01003606 intel_connector_attach_encoder(intel_connector, intel_encoder);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003607 drm_sysfs_connector_add(connector);
3608
Paulo Zanoniaffa9352012-11-23 15:30:39 -02003609 if (HAS_DDI(dev))
Paulo Zanonibcbc8892012-10-26 19:05:51 -02003610 intel_connector->get_hw_state = intel_ddi_connector_get_hw_state;
3611 else
3612 intel_connector->get_hw_state = intel_connector_get_hw_state;
3613
Paulo Zanoni9ed35ab2013-02-18 19:00:25 -03003614 intel_dp->aux_ch_ctl_reg = intel_dp->output_reg + 0x10;
3615 if (HAS_DDI(dev)) {
3616 switch (intel_dig_port->port) {
3617 case PORT_A:
3618 intel_dp->aux_ch_ctl_reg = DPA_AUX_CH_CTL;
3619 break;
3620 case PORT_B:
3621 intel_dp->aux_ch_ctl_reg = PCH_DPB_AUX_CH_CTL;
3622 break;
3623 case PORT_C:
3624 intel_dp->aux_ch_ctl_reg = PCH_DPC_AUX_CH_CTL;
3625 break;
3626 case PORT_D:
3627 intel_dp->aux_ch_ctl_reg = PCH_DPD_AUX_CH_CTL;
3628 break;
3629 default:
3630 BUG();
3631 }
3632 }
Daniel Vettere8cb4552012-07-01 13:05:48 +02003633
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003634 /* Set up the DDC bus. */
Paulo Zanoniab9d7c32012-07-17 17:53:45 -03003635 switch (port) {
3636 case PORT_A:
Egbert Eich1d843f92013-02-25 12:06:49 -05003637 intel_encoder->hpd_pin = HPD_PORT_A;
Paulo Zanoniab9d7c32012-07-17 17:53:45 -03003638 name = "DPDDC-A";
3639 break;
3640 case PORT_B:
Egbert Eich1d843f92013-02-25 12:06:49 -05003641 intel_encoder->hpd_pin = HPD_PORT_B;
Paulo Zanoniab9d7c32012-07-17 17:53:45 -03003642 name = "DPDDC-B";
3643 break;
3644 case PORT_C:
Egbert Eich1d843f92013-02-25 12:06:49 -05003645 intel_encoder->hpd_pin = HPD_PORT_C;
Paulo Zanoniab9d7c32012-07-17 17:53:45 -03003646 name = "DPDDC-C";
3647 break;
3648 case PORT_D:
Egbert Eich1d843f92013-02-25 12:06:49 -05003649 intel_encoder->hpd_pin = HPD_PORT_D;
Paulo Zanoniab9d7c32012-07-17 17:53:45 -03003650 name = "DPDDC-D";
3651 break;
3652 default:
Damien Lespiauad1c0b12013-03-07 15:30:28 +00003653 BUG();
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08003654 }
3655
Paulo Zanonib2a14752013-06-12 17:27:28 -03003656 error = intel_dp_i2c_init(intel_dp, intel_connector, name);
3657 WARN(error, "intel_dp_i2c_init failed with error %d for port %c\n",
3658 error, port_name(port));
Dave Airliec1f05262012-08-30 11:06:18 +10003659
Rodrigo Vivi2b28bb12013-07-11 18:44:58 -03003660 intel_dp->psr_setup_done = false;
3661
Paulo Zanonib2f246a2013-06-12 17:27:26 -03003662 if (!intel_edp_init_connector(intel_dp, intel_connector)) {
Paulo Zanoni15b1d172013-06-12 17:27:27 -03003663 i2c_del_adapter(&intel_dp->adapter);
3664 if (is_edp(intel_dp)) {
3665 cancel_delayed_work_sync(&intel_dp->panel_vdd_work);
3666 mutex_lock(&dev->mode_config.mutex);
3667 ironlake_panel_vdd_off_sync(intel_dp);
3668 mutex_unlock(&dev->mode_config.mutex);
3669 }
Paulo Zanonib2f246a2013-06-12 17:27:26 -03003670 drm_sysfs_connector_remove(connector);
3671 drm_connector_cleanup(connector);
Paulo Zanoni16c25532013-06-12 17:27:25 -03003672 return false;
Paulo Zanonib2f246a2013-06-12 17:27:26 -03003673 }
Zhenyu Wang32f9d652009-07-24 01:00:32 +08003674
Chris Wilsonf6849602010-09-19 09:29:33 +01003675 intel_dp_add_properties(intel_dp, connector);
3676
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003677 /* For G4X desktop chip, PEG_BAND_GAP_DATA 3:0 must first be written
3678 * 0xd. Failure to do so will result in spurious interrupts being
3679 * generated on the port when a cable is not attached.
3680 */
3681 if (IS_G4X(dev) && !IS_GM45(dev)) {
3682 u32 temp = I915_READ(PEG_BAND_GAP_DATA);
3683 I915_WRITE(PEG_BAND_GAP_DATA, (temp & ~0xf) | 0xd);
3684 }
Paulo Zanoni16c25532013-06-12 17:27:25 -03003685
3686 return true;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003687}
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02003688
3689void
3690intel_dp_init(struct drm_device *dev, int output_reg, enum port port)
3691{
3692 struct intel_digital_port *intel_dig_port;
3693 struct intel_encoder *intel_encoder;
3694 struct drm_encoder *encoder;
3695 struct intel_connector *intel_connector;
3696
Daniel Vetterb14c5672013-09-19 12:18:32 +02003697 intel_dig_port = kzalloc(sizeof(*intel_dig_port), GFP_KERNEL);
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02003698 if (!intel_dig_port)
3699 return;
3700
Daniel Vetterb14c5672013-09-19 12:18:32 +02003701 intel_connector = kzalloc(sizeof(*intel_connector), GFP_KERNEL);
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02003702 if (!intel_connector) {
3703 kfree(intel_dig_port);
3704 return;
3705 }
3706
3707 intel_encoder = &intel_dig_port->base;
3708 encoder = &intel_encoder->base;
3709
3710 drm_encoder_init(dev, &intel_encoder->base, &intel_dp_enc_funcs,
3711 DRM_MODE_ENCODER_TMDS);
3712
Daniel Vetter5bfe2ac2013-03-27 00:44:55 +01003713 intel_encoder->compute_config = intel_dp_compute_config;
Daniel Vetterb934223d2013-07-21 21:37:05 +02003714 intel_encoder->mode_set = intel_dp_mode_set;
Paulo Zanoni00c09d72012-10-26 19:05:52 -02003715 intel_encoder->disable = intel_disable_dp;
3716 intel_encoder->post_disable = intel_post_disable_dp;
3717 intel_encoder->get_hw_state = intel_dp_get_hw_state;
Jesse Barnes045ac3b2013-05-14 17:08:26 -07003718 intel_encoder->get_config = intel_dp_get_config;
Jani Nikulaab1f90f2013-07-30 12:20:30 +03003719 if (IS_VALLEYVIEW(dev)) {
Jani Nikulaecff4f32013-09-06 07:38:29 +03003720 intel_encoder->pre_pll_enable = vlv_dp_pre_pll_enable;
Jani Nikulaab1f90f2013-07-30 12:20:30 +03003721 intel_encoder->pre_enable = vlv_pre_enable_dp;
3722 intel_encoder->enable = vlv_enable_dp;
3723 } else {
Jani Nikulaecff4f32013-09-06 07:38:29 +03003724 intel_encoder->pre_enable = g4x_pre_enable_dp;
3725 intel_encoder->enable = g4x_enable_dp;
Jani Nikulaab1f90f2013-07-30 12:20:30 +03003726 }
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02003727
Paulo Zanoni174edf12012-10-26 19:05:50 -02003728 intel_dig_port->port = port;
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02003729 intel_dig_port->dp.output_reg = output_reg;
3730
Paulo Zanoni00c09d72012-10-26 19:05:52 -02003731 intel_encoder->type = INTEL_OUTPUT_DISPLAYPORT;
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02003732 intel_encoder->crtc_mask = (1 << 0) | (1 << 1) | (1 << 2);
3733 intel_encoder->cloneable = false;
3734 intel_encoder->hot_plug = intel_dp_hot_plug;
3735
Paulo Zanoni15b1d172013-06-12 17:27:27 -03003736 if (!intel_dp_init_connector(intel_dig_port, intel_connector)) {
3737 drm_encoder_cleanup(encoder);
3738 kfree(intel_dig_port);
Paulo Zanonib2f246a2013-06-12 17:27:26 -03003739 kfree(intel_connector);
Paulo Zanoni15b1d172013-06-12 17:27:27 -03003740 }
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02003741}