Hiroshi DOYU | a9dcad5 | 2009-01-26 15:13:40 +0200 | [diff] [blame] | 1 | /* |
| 2 | * omap iommu: tlb and pagetable primitives |
| 3 | * |
Hiroshi DOYU | c127c7d | 2010-02-15 10:03:32 -0800 | [diff] [blame] | 4 | * Copyright (C) 2008-2010 Nokia Corporation |
Hiroshi DOYU | a9dcad5 | 2009-01-26 15:13:40 +0200 | [diff] [blame] | 5 | * |
| 6 | * Written by Hiroshi DOYU <Hiroshi.DOYU@nokia.com>, |
| 7 | * Paul Mundt and Toshihiro Kobayashi |
| 8 | * |
| 9 | * This program is free software; you can redistribute it and/or modify |
| 10 | * it under the terms of the GNU General Public License version 2 as |
| 11 | * published by the Free Software Foundation. |
| 12 | */ |
| 13 | |
| 14 | #include <linux/err.h> |
| 15 | #include <linux/module.h> |
Tejun Heo | 5a0e3ad | 2010-03-24 17:04:11 +0900 | [diff] [blame] | 16 | #include <linux/slab.h> |
Hiroshi DOYU | a9dcad5 | 2009-01-26 15:13:40 +0200 | [diff] [blame] | 17 | #include <linux/interrupt.h> |
| 18 | #include <linux/ioport.h> |
Hiroshi DOYU | a9dcad5 | 2009-01-26 15:13:40 +0200 | [diff] [blame] | 19 | #include <linux/platform_device.h> |
Ohad Ben-Cohen | f626b52 | 2011-06-02 01:46:12 +0300 | [diff] [blame] | 20 | #include <linux/iommu.h> |
Tony Lindgren | c8d35c8 | 2012-11-02 12:24:03 -0700 | [diff] [blame] | 21 | #include <linux/omap-iommu.h> |
Ohad Ben-Cohen | f626b52 | 2011-06-02 01:46:12 +0300 | [diff] [blame] | 22 | #include <linux/mutex.h> |
| 23 | #include <linux/spinlock.h> |
Tony Lindgren | ed1c7de | 2012-11-02 12:24:06 -0700 | [diff] [blame] | 24 | #include <linux/io.h> |
Omar Ramirez Luna | ebf7cda | 2012-11-19 19:05:51 -0600 | [diff] [blame] | 25 | #include <linux/pm_runtime.h> |
Florian Vaussard | 3c92748 | 2014-02-28 14:42:36 -0600 | [diff] [blame] | 26 | #include <linux/of.h> |
| 27 | #include <linux/of_iommu.h> |
| 28 | #include <linux/of_irq.h> |
Hiroshi DOYU | a9dcad5 | 2009-01-26 15:13:40 +0200 | [diff] [blame] | 29 | |
| 30 | #include <asm/cacheflush.h> |
| 31 | |
Tony Lindgren | 2ab7c84 | 2012-11-02 12:24:14 -0700 | [diff] [blame] | 32 | #include <linux/platform_data/iommu-omap.h> |
Hiroshi DOYU | a9dcad5 | 2009-01-26 15:13:40 +0200 | [diff] [blame] | 33 | |
Ido Yariv | 2f7702a | 2012-11-02 12:24:00 -0700 | [diff] [blame] | 34 | #include "omap-iopgtable.h" |
Tony Lindgren | ed1c7de | 2012-11-02 12:24:06 -0700 | [diff] [blame] | 35 | #include "omap-iommu.h" |
Hiroshi DOYU | a9dcad5 | 2009-01-26 15:13:40 +0200 | [diff] [blame] | 36 | |
Suman Anna | 5acc97d | 2014-03-17 20:31:34 -0500 | [diff] [blame] | 37 | #define to_iommu(dev) \ |
| 38 | ((struct omap_iommu *)platform_get_drvdata(to_platform_device(dev))) |
| 39 | |
Hiroshi DOYU | 37c2836 | 2010-04-27 05:37:12 +0000 | [diff] [blame] | 40 | #define for_each_iotlb_cr(obj, n, __i, cr) \ |
| 41 | for (__i = 0; \ |
| 42 | (__i < (n)) && (cr = __iotlb_read_cr((obj), __i), true); \ |
| 43 | __i++) |
| 44 | |
Ohad Ben-Cohen | 66bc8cf | 2011-11-10 11:32:27 +0200 | [diff] [blame] | 45 | /* bitmap of the page sizes currently supported */ |
| 46 | #define OMAP_IOMMU_PGSIZES (SZ_4K | SZ_64K | SZ_1M | SZ_16M) |
| 47 | |
Ohad Ben-Cohen | f626b52 | 2011-06-02 01:46:12 +0300 | [diff] [blame] | 48 | /** |
| 49 | * struct omap_iommu_domain - omap iommu domain |
| 50 | * @pgtable: the page table |
| 51 | * @iommu_dev: an omap iommu device attached to this domain. only a single |
| 52 | * iommu device can be attached for now. |
Omar Ramirez Luna | 803b527 | 2012-04-18 13:09:41 -0500 | [diff] [blame] | 53 | * @dev: Device using this domain. |
Ohad Ben-Cohen | f626b52 | 2011-06-02 01:46:12 +0300 | [diff] [blame] | 54 | * @lock: domain lock, should be taken when attaching/detaching |
| 55 | */ |
| 56 | struct omap_iommu_domain { |
| 57 | u32 *pgtable; |
Ohad Ben-Cohen | 6c32df4 | 2011-08-17 22:57:56 +0300 | [diff] [blame] | 58 | struct omap_iommu *iommu_dev; |
Omar Ramirez Luna | 803b527 | 2012-04-18 13:09:41 -0500 | [diff] [blame] | 59 | struct device *dev; |
Ohad Ben-Cohen | f626b52 | 2011-06-02 01:46:12 +0300 | [diff] [blame] | 60 | spinlock_t lock; |
| 61 | }; |
| 62 | |
Ido Yariv | 7bd9e25 | 2012-11-02 12:24:09 -0700 | [diff] [blame] | 63 | #define MMU_LOCK_BASE_SHIFT 10 |
| 64 | #define MMU_LOCK_BASE_MASK (0x1f << MMU_LOCK_BASE_SHIFT) |
| 65 | #define MMU_LOCK_BASE(x) \ |
| 66 | ((x & MMU_LOCK_BASE_MASK) >> MMU_LOCK_BASE_SHIFT) |
| 67 | |
| 68 | #define MMU_LOCK_VICT_SHIFT 4 |
| 69 | #define MMU_LOCK_VICT_MASK (0x1f << MMU_LOCK_VICT_SHIFT) |
| 70 | #define MMU_LOCK_VICT(x) \ |
| 71 | ((x & MMU_LOCK_VICT_MASK) >> MMU_LOCK_VICT_SHIFT) |
| 72 | |
| 73 | struct iotlb_lock { |
| 74 | short base; |
| 75 | short vict; |
| 76 | }; |
| 77 | |
Hiroshi DOYU | a9dcad5 | 2009-01-26 15:13:40 +0200 | [diff] [blame] | 78 | /* accommodate the difference between omap1 and omap2/3 */ |
| 79 | static const struct iommu_functions *arch_iommu; |
| 80 | |
| 81 | static struct platform_driver omap_iommu_driver; |
| 82 | static struct kmem_cache *iopte_cachep; |
| 83 | |
| 84 | /** |
Ohad Ben-Cohen | 6c32df4 | 2011-08-17 22:57:56 +0300 | [diff] [blame] | 85 | * omap_install_iommu_arch - Install archtecure specific iommu functions |
Hiroshi DOYU | a9dcad5 | 2009-01-26 15:13:40 +0200 | [diff] [blame] | 86 | * @ops: a pointer to architecture specific iommu functions |
| 87 | * |
| 88 | * There are several kind of iommu algorithm(tlb, pagetable) among |
| 89 | * omap series. This interface installs such an iommu algorighm. |
| 90 | **/ |
Ohad Ben-Cohen | 6c32df4 | 2011-08-17 22:57:56 +0300 | [diff] [blame] | 91 | int omap_install_iommu_arch(const struct iommu_functions *ops) |
Hiroshi DOYU | a9dcad5 | 2009-01-26 15:13:40 +0200 | [diff] [blame] | 92 | { |
| 93 | if (arch_iommu) |
| 94 | return -EBUSY; |
| 95 | |
| 96 | arch_iommu = ops; |
| 97 | return 0; |
| 98 | } |
Ohad Ben-Cohen | 6c32df4 | 2011-08-17 22:57:56 +0300 | [diff] [blame] | 99 | EXPORT_SYMBOL_GPL(omap_install_iommu_arch); |
Hiroshi DOYU | a9dcad5 | 2009-01-26 15:13:40 +0200 | [diff] [blame] | 100 | |
| 101 | /** |
Ohad Ben-Cohen | 6c32df4 | 2011-08-17 22:57:56 +0300 | [diff] [blame] | 102 | * omap_uninstall_iommu_arch - Uninstall archtecure specific iommu functions |
Hiroshi DOYU | a9dcad5 | 2009-01-26 15:13:40 +0200 | [diff] [blame] | 103 | * @ops: a pointer to architecture specific iommu functions |
| 104 | * |
| 105 | * This interface uninstalls the iommu algorighm installed previously. |
| 106 | **/ |
Ohad Ben-Cohen | 6c32df4 | 2011-08-17 22:57:56 +0300 | [diff] [blame] | 107 | void omap_uninstall_iommu_arch(const struct iommu_functions *ops) |
Hiroshi DOYU | a9dcad5 | 2009-01-26 15:13:40 +0200 | [diff] [blame] | 108 | { |
| 109 | if (arch_iommu != ops) |
| 110 | pr_err("%s: not your arch\n", __func__); |
| 111 | |
| 112 | arch_iommu = NULL; |
| 113 | } |
Ohad Ben-Cohen | 6c32df4 | 2011-08-17 22:57:56 +0300 | [diff] [blame] | 114 | EXPORT_SYMBOL_GPL(omap_uninstall_iommu_arch); |
Hiroshi DOYU | a9dcad5 | 2009-01-26 15:13:40 +0200 | [diff] [blame] | 115 | |
| 116 | /** |
Ohad Ben-Cohen | 6c32df4 | 2011-08-17 22:57:56 +0300 | [diff] [blame] | 117 | * omap_iommu_save_ctx - Save registers for pm off-mode support |
Ohad Ben-Cohen | fabdbca | 2011-10-11 00:18:33 +0200 | [diff] [blame] | 118 | * @dev: client device |
Hiroshi DOYU | a9dcad5 | 2009-01-26 15:13:40 +0200 | [diff] [blame] | 119 | **/ |
Ohad Ben-Cohen | fabdbca | 2011-10-11 00:18:33 +0200 | [diff] [blame] | 120 | void omap_iommu_save_ctx(struct device *dev) |
Hiroshi DOYU | a9dcad5 | 2009-01-26 15:13:40 +0200 | [diff] [blame] | 121 | { |
Ohad Ben-Cohen | fabdbca | 2011-10-11 00:18:33 +0200 | [diff] [blame] | 122 | struct omap_iommu *obj = dev_to_omap_iommu(dev); |
| 123 | |
Hiroshi DOYU | a9dcad5 | 2009-01-26 15:13:40 +0200 | [diff] [blame] | 124 | arch_iommu->save_ctx(obj); |
| 125 | } |
Ohad Ben-Cohen | 6c32df4 | 2011-08-17 22:57:56 +0300 | [diff] [blame] | 126 | EXPORT_SYMBOL_GPL(omap_iommu_save_ctx); |
Hiroshi DOYU | a9dcad5 | 2009-01-26 15:13:40 +0200 | [diff] [blame] | 127 | |
| 128 | /** |
Ohad Ben-Cohen | 6c32df4 | 2011-08-17 22:57:56 +0300 | [diff] [blame] | 129 | * omap_iommu_restore_ctx - Restore registers for pm off-mode support |
Ohad Ben-Cohen | fabdbca | 2011-10-11 00:18:33 +0200 | [diff] [blame] | 130 | * @dev: client device |
Hiroshi DOYU | a9dcad5 | 2009-01-26 15:13:40 +0200 | [diff] [blame] | 131 | **/ |
Ohad Ben-Cohen | fabdbca | 2011-10-11 00:18:33 +0200 | [diff] [blame] | 132 | void omap_iommu_restore_ctx(struct device *dev) |
Hiroshi DOYU | a9dcad5 | 2009-01-26 15:13:40 +0200 | [diff] [blame] | 133 | { |
Ohad Ben-Cohen | fabdbca | 2011-10-11 00:18:33 +0200 | [diff] [blame] | 134 | struct omap_iommu *obj = dev_to_omap_iommu(dev); |
| 135 | |
Hiroshi DOYU | a9dcad5 | 2009-01-26 15:13:40 +0200 | [diff] [blame] | 136 | arch_iommu->restore_ctx(obj); |
| 137 | } |
Ohad Ben-Cohen | 6c32df4 | 2011-08-17 22:57:56 +0300 | [diff] [blame] | 138 | EXPORT_SYMBOL_GPL(omap_iommu_restore_ctx); |
Hiroshi DOYU | a9dcad5 | 2009-01-26 15:13:40 +0200 | [diff] [blame] | 139 | |
| 140 | /** |
Ohad Ben-Cohen | 6c32df4 | 2011-08-17 22:57:56 +0300 | [diff] [blame] | 141 | * omap_iommu_arch_version - Return running iommu arch version |
Hiroshi DOYU | a9dcad5 | 2009-01-26 15:13:40 +0200 | [diff] [blame] | 142 | **/ |
Ohad Ben-Cohen | 6c32df4 | 2011-08-17 22:57:56 +0300 | [diff] [blame] | 143 | u32 omap_iommu_arch_version(void) |
Hiroshi DOYU | a9dcad5 | 2009-01-26 15:13:40 +0200 | [diff] [blame] | 144 | { |
| 145 | return arch_iommu->version; |
| 146 | } |
Ohad Ben-Cohen | 6c32df4 | 2011-08-17 22:57:56 +0300 | [diff] [blame] | 147 | EXPORT_SYMBOL_GPL(omap_iommu_arch_version); |
Hiroshi DOYU | a9dcad5 | 2009-01-26 15:13:40 +0200 | [diff] [blame] | 148 | |
Ohad Ben-Cohen | 6c32df4 | 2011-08-17 22:57:56 +0300 | [diff] [blame] | 149 | static int iommu_enable(struct omap_iommu *obj) |
Hiroshi DOYU | a9dcad5 | 2009-01-26 15:13:40 +0200 | [diff] [blame] | 150 | { |
| 151 | int err; |
Omar Ramirez Luna | 72b15b6 | 2012-11-19 19:05:50 -0600 | [diff] [blame] | 152 | struct platform_device *pdev = to_platform_device(obj->dev); |
| 153 | struct iommu_platform_data *pdata = pdev->dev.platform_data; |
Hiroshi DOYU | a9dcad5 | 2009-01-26 15:13:40 +0200 | [diff] [blame] | 154 | |
Martin Hostettler | ef4815a | 2011-02-24 12:51:31 -0800 | [diff] [blame] | 155 | if (!arch_iommu) |
| 156 | return -ENODEV; |
| 157 | |
Florian Vaussard | 90e569c | 2014-02-28 14:42:34 -0600 | [diff] [blame] | 158 | if (pdata && pdata->deassert_reset) { |
Omar Ramirez Luna | 72b15b6 | 2012-11-19 19:05:50 -0600 | [diff] [blame] | 159 | err = pdata->deassert_reset(pdev, pdata->reset_name); |
| 160 | if (err) { |
| 161 | dev_err(obj->dev, "deassert_reset failed: %d\n", err); |
| 162 | return err; |
| 163 | } |
| 164 | } |
| 165 | |
Omar Ramirez Luna | ebf7cda | 2012-11-19 19:05:51 -0600 | [diff] [blame] | 166 | pm_runtime_get_sync(obj->dev); |
Hiroshi DOYU | a9dcad5 | 2009-01-26 15:13:40 +0200 | [diff] [blame] | 167 | |
| 168 | err = arch_iommu->enable(obj); |
| 169 | |
Hiroshi DOYU | a9dcad5 | 2009-01-26 15:13:40 +0200 | [diff] [blame] | 170 | return err; |
| 171 | } |
| 172 | |
Ohad Ben-Cohen | 6c32df4 | 2011-08-17 22:57:56 +0300 | [diff] [blame] | 173 | static void iommu_disable(struct omap_iommu *obj) |
Hiroshi DOYU | a9dcad5 | 2009-01-26 15:13:40 +0200 | [diff] [blame] | 174 | { |
Omar Ramirez Luna | 72b15b6 | 2012-11-19 19:05:50 -0600 | [diff] [blame] | 175 | struct platform_device *pdev = to_platform_device(obj->dev); |
| 176 | struct iommu_platform_data *pdata = pdev->dev.platform_data; |
| 177 | |
Hiroshi DOYU | a9dcad5 | 2009-01-26 15:13:40 +0200 | [diff] [blame] | 178 | arch_iommu->disable(obj); |
| 179 | |
Omar Ramirez Luna | ebf7cda | 2012-11-19 19:05:51 -0600 | [diff] [blame] | 180 | pm_runtime_put_sync(obj->dev); |
Omar Ramirez Luna | 72b15b6 | 2012-11-19 19:05:50 -0600 | [diff] [blame] | 181 | |
Florian Vaussard | 90e569c | 2014-02-28 14:42:34 -0600 | [diff] [blame] | 182 | if (pdata && pdata->assert_reset) |
Omar Ramirez Luna | 72b15b6 | 2012-11-19 19:05:50 -0600 | [diff] [blame] | 183 | pdata->assert_reset(pdev, pdata->reset_name); |
Hiroshi DOYU | a9dcad5 | 2009-01-26 15:13:40 +0200 | [diff] [blame] | 184 | } |
| 185 | |
| 186 | /* |
| 187 | * TLB operations |
| 188 | */ |
Ohad Ben-Cohen | 6c32df4 | 2011-08-17 22:57:56 +0300 | [diff] [blame] | 189 | void omap_iotlb_cr_to_e(struct cr_regs *cr, struct iotlb_entry *e) |
Hiroshi DOYU | a9dcad5 | 2009-01-26 15:13:40 +0200 | [diff] [blame] | 190 | { |
| 191 | BUG_ON(!cr || !e); |
| 192 | |
| 193 | arch_iommu->cr_to_e(cr, e); |
| 194 | } |
Ohad Ben-Cohen | 6c32df4 | 2011-08-17 22:57:56 +0300 | [diff] [blame] | 195 | EXPORT_SYMBOL_GPL(omap_iotlb_cr_to_e); |
Hiroshi DOYU | a9dcad5 | 2009-01-26 15:13:40 +0200 | [diff] [blame] | 196 | |
| 197 | static inline int iotlb_cr_valid(struct cr_regs *cr) |
| 198 | { |
| 199 | if (!cr) |
| 200 | return -EINVAL; |
| 201 | |
| 202 | return arch_iommu->cr_valid(cr); |
| 203 | } |
| 204 | |
Ohad Ben-Cohen | 6c32df4 | 2011-08-17 22:57:56 +0300 | [diff] [blame] | 205 | static inline struct cr_regs *iotlb_alloc_cr(struct omap_iommu *obj, |
Hiroshi DOYU | a9dcad5 | 2009-01-26 15:13:40 +0200 | [diff] [blame] | 206 | struct iotlb_entry *e) |
| 207 | { |
| 208 | if (!e) |
| 209 | return NULL; |
| 210 | |
| 211 | return arch_iommu->alloc_cr(obj, e); |
| 212 | } |
| 213 | |
Ohad Ben-Cohen | e1f2381 | 2011-08-16 14:58:14 +0300 | [diff] [blame] | 214 | static u32 iotlb_cr_to_virt(struct cr_regs *cr) |
Hiroshi DOYU | a9dcad5 | 2009-01-26 15:13:40 +0200 | [diff] [blame] | 215 | { |
| 216 | return arch_iommu->cr_to_virt(cr); |
| 217 | } |
Hiroshi DOYU | a9dcad5 | 2009-01-26 15:13:40 +0200 | [diff] [blame] | 218 | |
| 219 | static u32 get_iopte_attr(struct iotlb_entry *e) |
| 220 | { |
| 221 | return arch_iommu->get_pte_attr(e); |
| 222 | } |
| 223 | |
Ohad Ben-Cohen | 6c32df4 | 2011-08-17 22:57:56 +0300 | [diff] [blame] | 224 | static u32 iommu_report_fault(struct omap_iommu *obj, u32 *da) |
Hiroshi DOYU | a9dcad5 | 2009-01-26 15:13:40 +0200 | [diff] [blame] | 225 | { |
| 226 | return arch_iommu->fault_isr(obj, da); |
| 227 | } |
| 228 | |
Ohad Ben-Cohen | 6c32df4 | 2011-08-17 22:57:56 +0300 | [diff] [blame] | 229 | static void iotlb_lock_get(struct omap_iommu *obj, struct iotlb_lock *l) |
Hiroshi DOYU | a9dcad5 | 2009-01-26 15:13:40 +0200 | [diff] [blame] | 230 | { |
| 231 | u32 val; |
| 232 | |
| 233 | val = iommu_read_reg(obj, MMU_LOCK); |
| 234 | |
| 235 | l->base = MMU_LOCK_BASE(val); |
| 236 | l->vict = MMU_LOCK_VICT(val); |
| 237 | |
Hiroshi DOYU | a9dcad5 | 2009-01-26 15:13:40 +0200 | [diff] [blame] | 238 | } |
| 239 | |
Ohad Ben-Cohen | 6c32df4 | 2011-08-17 22:57:56 +0300 | [diff] [blame] | 240 | static void iotlb_lock_set(struct omap_iommu *obj, struct iotlb_lock *l) |
Hiroshi DOYU | a9dcad5 | 2009-01-26 15:13:40 +0200 | [diff] [blame] | 241 | { |
| 242 | u32 val; |
| 243 | |
Hiroshi DOYU | a9dcad5 | 2009-01-26 15:13:40 +0200 | [diff] [blame] | 244 | val = (l->base << MMU_LOCK_BASE_SHIFT); |
| 245 | val |= (l->vict << MMU_LOCK_VICT_SHIFT); |
| 246 | |
| 247 | iommu_write_reg(obj, val, MMU_LOCK); |
| 248 | } |
| 249 | |
Ohad Ben-Cohen | 6c32df4 | 2011-08-17 22:57:56 +0300 | [diff] [blame] | 250 | static void iotlb_read_cr(struct omap_iommu *obj, struct cr_regs *cr) |
Hiroshi DOYU | a9dcad5 | 2009-01-26 15:13:40 +0200 | [diff] [blame] | 251 | { |
| 252 | arch_iommu->tlb_read_cr(obj, cr); |
| 253 | } |
| 254 | |
Ohad Ben-Cohen | 6c32df4 | 2011-08-17 22:57:56 +0300 | [diff] [blame] | 255 | static void iotlb_load_cr(struct omap_iommu *obj, struct cr_regs *cr) |
Hiroshi DOYU | a9dcad5 | 2009-01-26 15:13:40 +0200 | [diff] [blame] | 256 | { |
| 257 | arch_iommu->tlb_load_cr(obj, cr); |
| 258 | |
| 259 | iommu_write_reg(obj, 1, MMU_FLUSH_ENTRY); |
| 260 | iommu_write_reg(obj, 1, MMU_LD_TLB); |
| 261 | } |
| 262 | |
| 263 | /** |
| 264 | * iotlb_dump_cr - Dump an iommu tlb entry into buf |
| 265 | * @obj: target iommu |
| 266 | * @cr: contents of cam and ram register |
| 267 | * @buf: output buffer |
| 268 | **/ |
Ohad Ben-Cohen | 6c32df4 | 2011-08-17 22:57:56 +0300 | [diff] [blame] | 269 | static inline ssize_t iotlb_dump_cr(struct omap_iommu *obj, struct cr_regs *cr, |
Hiroshi DOYU | a9dcad5 | 2009-01-26 15:13:40 +0200 | [diff] [blame] | 270 | char *buf) |
| 271 | { |
| 272 | BUG_ON(!cr || !buf); |
| 273 | |
| 274 | return arch_iommu->dump_cr(obj, cr, buf); |
| 275 | } |
| 276 | |
Hiroshi DOYU | 37c2836 | 2010-04-27 05:37:12 +0000 | [diff] [blame] | 277 | /* only used in iotlb iteration for-loop */ |
Ohad Ben-Cohen | 6c32df4 | 2011-08-17 22:57:56 +0300 | [diff] [blame] | 278 | static struct cr_regs __iotlb_read_cr(struct omap_iommu *obj, int n) |
Hiroshi DOYU | 37c2836 | 2010-04-27 05:37:12 +0000 | [diff] [blame] | 279 | { |
| 280 | struct cr_regs cr; |
| 281 | struct iotlb_lock l; |
| 282 | |
| 283 | iotlb_lock_get(obj, &l); |
| 284 | l.vict = n; |
| 285 | iotlb_lock_set(obj, &l); |
| 286 | iotlb_read_cr(obj, &cr); |
| 287 | |
| 288 | return cr; |
| 289 | } |
| 290 | |
Hiroshi DOYU | a9dcad5 | 2009-01-26 15:13:40 +0200 | [diff] [blame] | 291 | /** |
| 292 | * load_iotlb_entry - Set an iommu tlb entry |
| 293 | * @obj: target iommu |
| 294 | * @e: an iommu tlb entry info |
| 295 | **/ |
Ohad Ben-Cohen | 5da14a4 | 2011-08-16 15:19:10 +0300 | [diff] [blame] | 296 | #ifdef PREFETCH_IOTLB |
Ohad Ben-Cohen | 6c32df4 | 2011-08-17 22:57:56 +0300 | [diff] [blame] | 297 | static int load_iotlb_entry(struct omap_iommu *obj, struct iotlb_entry *e) |
Hiroshi DOYU | a9dcad5 | 2009-01-26 15:13:40 +0200 | [diff] [blame] | 298 | { |
Hiroshi DOYU | a9dcad5 | 2009-01-26 15:13:40 +0200 | [diff] [blame] | 299 | int err = 0; |
| 300 | struct iotlb_lock l; |
| 301 | struct cr_regs *cr; |
| 302 | |
| 303 | if (!obj || !obj->nr_tlb_entries || !e) |
| 304 | return -EINVAL; |
| 305 | |
Omar Ramirez Luna | ebf7cda | 2012-11-19 19:05:51 -0600 | [diff] [blame] | 306 | pm_runtime_get_sync(obj->dev); |
Hiroshi DOYU | a9dcad5 | 2009-01-26 15:13:40 +0200 | [diff] [blame] | 307 | |
Kanigeri, Hari | be6d802 | 2010-04-22 23:26:11 +0000 | [diff] [blame] | 308 | iotlb_lock_get(obj, &l); |
| 309 | if (l.base == obj->nr_tlb_entries) { |
| 310 | dev_warn(obj->dev, "%s: preserve entries full\n", __func__); |
Hiroshi DOYU | a9dcad5 | 2009-01-26 15:13:40 +0200 | [diff] [blame] | 311 | err = -EBUSY; |
| 312 | goto out; |
| 313 | } |
Kanigeri, Hari | be6d802 | 2010-04-22 23:26:11 +0000 | [diff] [blame] | 314 | if (!e->prsvd) { |
Hiroshi DOYU | 37c2836 | 2010-04-27 05:37:12 +0000 | [diff] [blame] | 315 | int i; |
| 316 | struct cr_regs tmp; |
Kanigeri, Hari | be6d802 | 2010-04-22 23:26:11 +0000 | [diff] [blame] | 317 | |
Hiroshi DOYU | 37c2836 | 2010-04-27 05:37:12 +0000 | [diff] [blame] | 318 | for_each_iotlb_cr(obj, obj->nr_tlb_entries, i, tmp) |
Kanigeri, Hari | be6d802 | 2010-04-22 23:26:11 +0000 | [diff] [blame] | 319 | if (!iotlb_cr_valid(&tmp)) |
| 320 | break; |
Hiroshi DOYU | 37c2836 | 2010-04-27 05:37:12 +0000 | [diff] [blame] | 321 | |
Kanigeri, Hari | be6d802 | 2010-04-22 23:26:11 +0000 | [diff] [blame] | 322 | if (i == obj->nr_tlb_entries) { |
| 323 | dev_dbg(obj->dev, "%s: full: no entry\n", __func__); |
| 324 | err = -EBUSY; |
| 325 | goto out; |
| 326 | } |
Hiroshi DOYU | 37c2836 | 2010-04-27 05:37:12 +0000 | [diff] [blame] | 327 | |
| 328 | iotlb_lock_get(obj, &l); |
Kanigeri, Hari | be6d802 | 2010-04-22 23:26:11 +0000 | [diff] [blame] | 329 | } else { |
| 330 | l.vict = l.base; |
| 331 | iotlb_lock_set(obj, &l); |
| 332 | } |
Hiroshi DOYU | a9dcad5 | 2009-01-26 15:13:40 +0200 | [diff] [blame] | 333 | |
| 334 | cr = iotlb_alloc_cr(obj, e); |
| 335 | if (IS_ERR(cr)) { |
Omar Ramirez Luna | ebf7cda | 2012-11-19 19:05:51 -0600 | [diff] [blame] | 336 | pm_runtime_put_sync(obj->dev); |
Hiroshi DOYU | a9dcad5 | 2009-01-26 15:13:40 +0200 | [diff] [blame] | 337 | return PTR_ERR(cr); |
| 338 | } |
| 339 | |
| 340 | iotlb_load_cr(obj, cr); |
| 341 | kfree(cr); |
| 342 | |
Kanigeri, Hari | be6d802 | 2010-04-22 23:26:11 +0000 | [diff] [blame] | 343 | if (e->prsvd) |
| 344 | l.base++; |
Hiroshi DOYU | a9dcad5 | 2009-01-26 15:13:40 +0200 | [diff] [blame] | 345 | /* increment victim for next tlb load */ |
| 346 | if (++l.vict == obj->nr_tlb_entries) |
Kanigeri, Hari | be6d802 | 2010-04-22 23:26:11 +0000 | [diff] [blame] | 347 | l.vict = l.base; |
Hiroshi DOYU | a9dcad5 | 2009-01-26 15:13:40 +0200 | [diff] [blame] | 348 | iotlb_lock_set(obj, &l); |
| 349 | out: |
Omar Ramirez Luna | ebf7cda | 2012-11-19 19:05:51 -0600 | [diff] [blame] | 350 | pm_runtime_put_sync(obj->dev); |
Hiroshi DOYU | a9dcad5 | 2009-01-26 15:13:40 +0200 | [diff] [blame] | 351 | return err; |
| 352 | } |
Hiroshi DOYU | a9dcad5 | 2009-01-26 15:13:40 +0200 | [diff] [blame] | 353 | |
Ohad Ben-Cohen | 5da14a4 | 2011-08-16 15:19:10 +0300 | [diff] [blame] | 354 | #else /* !PREFETCH_IOTLB */ |
| 355 | |
Ohad Ben-Cohen | 6c32df4 | 2011-08-17 22:57:56 +0300 | [diff] [blame] | 356 | static int load_iotlb_entry(struct omap_iommu *obj, struct iotlb_entry *e) |
Ohad Ben-Cohen | 5da14a4 | 2011-08-16 15:19:10 +0300 | [diff] [blame] | 357 | { |
| 358 | return 0; |
| 359 | } |
| 360 | |
| 361 | #endif /* !PREFETCH_IOTLB */ |
| 362 | |
Ohad Ben-Cohen | 6c32df4 | 2011-08-17 22:57:56 +0300 | [diff] [blame] | 363 | static int prefetch_iotlb_entry(struct omap_iommu *obj, struct iotlb_entry *e) |
Ohad Ben-Cohen | 5da14a4 | 2011-08-16 15:19:10 +0300 | [diff] [blame] | 364 | { |
| 365 | return load_iotlb_entry(obj, e); |
| 366 | } |
Hiroshi DOYU | a9dcad5 | 2009-01-26 15:13:40 +0200 | [diff] [blame] | 367 | |
| 368 | /** |
| 369 | * flush_iotlb_page - Clear an iommu tlb entry |
| 370 | * @obj: target iommu |
| 371 | * @da: iommu device virtual address |
| 372 | * |
| 373 | * Clear an iommu tlb entry which includes 'da' address. |
| 374 | **/ |
Ohad Ben-Cohen | 6c32df4 | 2011-08-17 22:57:56 +0300 | [diff] [blame] | 375 | static void flush_iotlb_page(struct omap_iommu *obj, u32 da) |
Hiroshi DOYU | a9dcad5 | 2009-01-26 15:13:40 +0200 | [diff] [blame] | 376 | { |
Hiroshi DOYU | a9dcad5 | 2009-01-26 15:13:40 +0200 | [diff] [blame] | 377 | int i; |
Hiroshi DOYU | 37c2836 | 2010-04-27 05:37:12 +0000 | [diff] [blame] | 378 | struct cr_regs cr; |
Hiroshi DOYU | a9dcad5 | 2009-01-26 15:13:40 +0200 | [diff] [blame] | 379 | |
Omar Ramirez Luna | ebf7cda | 2012-11-19 19:05:51 -0600 | [diff] [blame] | 380 | pm_runtime_get_sync(obj->dev); |
Hiroshi DOYU | a9dcad5 | 2009-01-26 15:13:40 +0200 | [diff] [blame] | 381 | |
Hiroshi DOYU | 37c2836 | 2010-04-27 05:37:12 +0000 | [diff] [blame] | 382 | for_each_iotlb_cr(obj, obj->nr_tlb_entries, i, cr) { |
Hiroshi DOYU | a9dcad5 | 2009-01-26 15:13:40 +0200 | [diff] [blame] | 383 | u32 start; |
| 384 | size_t bytes; |
| 385 | |
Hiroshi DOYU | a9dcad5 | 2009-01-26 15:13:40 +0200 | [diff] [blame] | 386 | if (!iotlb_cr_valid(&cr)) |
| 387 | continue; |
| 388 | |
| 389 | start = iotlb_cr_to_virt(&cr); |
| 390 | bytes = iopgsz_to_bytes(cr.cam & 3); |
| 391 | |
| 392 | if ((start <= da) && (da < start + bytes)) { |
| 393 | dev_dbg(obj->dev, "%s: %08x<=%08x(%x)\n", |
| 394 | __func__, start, da, bytes); |
Hari Kanigeri | 0fa035e | 2010-08-20 13:50:18 +0000 | [diff] [blame] | 395 | iotlb_load_cr(obj, &cr); |
Hiroshi DOYU | a9dcad5 | 2009-01-26 15:13:40 +0200 | [diff] [blame] | 396 | iommu_write_reg(obj, 1, MMU_FLUSH_ENTRY); |
Laurent Pinchart | f7129a0 | 2014-03-07 23:47:03 +0100 | [diff] [blame] | 397 | break; |
Hiroshi DOYU | a9dcad5 | 2009-01-26 15:13:40 +0200 | [diff] [blame] | 398 | } |
| 399 | } |
Omar Ramirez Luna | ebf7cda | 2012-11-19 19:05:51 -0600 | [diff] [blame] | 400 | pm_runtime_put_sync(obj->dev); |
Hiroshi DOYU | a9dcad5 | 2009-01-26 15:13:40 +0200 | [diff] [blame] | 401 | |
| 402 | if (i == obj->nr_tlb_entries) |
| 403 | dev_dbg(obj->dev, "%s: no page for %08x\n", __func__, da); |
| 404 | } |
Hiroshi DOYU | a9dcad5 | 2009-01-26 15:13:40 +0200 | [diff] [blame] | 405 | |
| 406 | /** |
| 407 | * flush_iotlb_all - Clear all iommu tlb entries |
| 408 | * @obj: target iommu |
| 409 | **/ |
Ohad Ben-Cohen | 6c32df4 | 2011-08-17 22:57:56 +0300 | [diff] [blame] | 410 | static void flush_iotlb_all(struct omap_iommu *obj) |
Hiroshi DOYU | a9dcad5 | 2009-01-26 15:13:40 +0200 | [diff] [blame] | 411 | { |
| 412 | struct iotlb_lock l; |
| 413 | |
Omar Ramirez Luna | ebf7cda | 2012-11-19 19:05:51 -0600 | [diff] [blame] | 414 | pm_runtime_get_sync(obj->dev); |
Hiroshi DOYU | a9dcad5 | 2009-01-26 15:13:40 +0200 | [diff] [blame] | 415 | |
| 416 | l.base = 0; |
| 417 | l.vict = 0; |
| 418 | iotlb_lock_set(obj, &l); |
| 419 | |
| 420 | iommu_write_reg(obj, 1, MMU_GFLUSH); |
| 421 | |
Omar Ramirez Luna | ebf7cda | 2012-11-19 19:05:51 -0600 | [diff] [blame] | 422 | pm_runtime_put_sync(obj->dev); |
Hiroshi DOYU | a9dcad5 | 2009-01-26 15:13:40 +0200 | [diff] [blame] | 423 | } |
Hiroshi DOYU | a9dcad5 | 2009-01-26 15:13:40 +0200 | [diff] [blame] | 424 | |
Arnd Bergmann | e4efd94 | 2011-10-02 14:34:05 -0400 | [diff] [blame] | 425 | #if defined(CONFIG_OMAP_IOMMU_DEBUG) || defined(CONFIG_OMAP_IOMMU_DEBUG_MODULE) |
Kanigeri, Hari | ddfa975 | 2010-05-24 02:01:51 +0000 | [diff] [blame] | 426 | |
Ohad Ben-Cohen | 6c32df4 | 2011-08-17 22:57:56 +0300 | [diff] [blame] | 427 | ssize_t omap_iommu_dump_ctx(struct omap_iommu *obj, char *buf, ssize_t bytes) |
Hiroshi DOYU | a9dcad5 | 2009-01-26 15:13:40 +0200 | [diff] [blame] | 428 | { |
Hiroshi DOYU | a9dcad5 | 2009-01-26 15:13:40 +0200 | [diff] [blame] | 429 | if (!obj || !buf) |
| 430 | return -EINVAL; |
| 431 | |
Omar Ramirez Luna | ebf7cda | 2012-11-19 19:05:51 -0600 | [diff] [blame] | 432 | pm_runtime_get_sync(obj->dev); |
Hiroshi DOYU | a9dcad5 | 2009-01-26 15:13:40 +0200 | [diff] [blame] | 433 | |
Hiroshi DOYU | 14e0e67 | 2009-08-28 10:54:41 -0700 | [diff] [blame] | 434 | bytes = arch_iommu->dump_ctx(obj, buf, bytes); |
Hiroshi DOYU | a9dcad5 | 2009-01-26 15:13:40 +0200 | [diff] [blame] | 435 | |
Omar Ramirez Luna | ebf7cda | 2012-11-19 19:05:51 -0600 | [diff] [blame] | 436 | pm_runtime_put_sync(obj->dev); |
Hiroshi DOYU | a9dcad5 | 2009-01-26 15:13:40 +0200 | [diff] [blame] | 437 | |
| 438 | return bytes; |
| 439 | } |
Ohad Ben-Cohen | 6c32df4 | 2011-08-17 22:57:56 +0300 | [diff] [blame] | 440 | EXPORT_SYMBOL_GPL(omap_iommu_dump_ctx); |
Hiroshi DOYU | a9dcad5 | 2009-01-26 15:13:40 +0200 | [diff] [blame] | 441 | |
Ohad Ben-Cohen | 6c32df4 | 2011-08-17 22:57:56 +0300 | [diff] [blame] | 442 | static int |
| 443 | __dump_tlb_entries(struct omap_iommu *obj, struct cr_regs *crs, int num) |
Hiroshi DOYU | a9dcad5 | 2009-01-26 15:13:40 +0200 | [diff] [blame] | 444 | { |
| 445 | int i; |
Hiroshi DOYU | 37c2836 | 2010-04-27 05:37:12 +0000 | [diff] [blame] | 446 | struct iotlb_lock saved; |
| 447 | struct cr_regs tmp; |
Hiroshi DOYU | a9dcad5 | 2009-01-26 15:13:40 +0200 | [diff] [blame] | 448 | struct cr_regs *p = crs; |
| 449 | |
Omar Ramirez Luna | ebf7cda | 2012-11-19 19:05:51 -0600 | [diff] [blame] | 450 | pm_runtime_get_sync(obj->dev); |
Hiroshi DOYU | a9dcad5 | 2009-01-26 15:13:40 +0200 | [diff] [blame] | 451 | iotlb_lock_get(obj, &saved); |
Hiroshi DOYU | a9dcad5 | 2009-01-26 15:13:40 +0200 | [diff] [blame] | 452 | |
Hiroshi DOYU | 37c2836 | 2010-04-27 05:37:12 +0000 | [diff] [blame] | 453 | for_each_iotlb_cr(obj, num, i, tmp) { |
Hiroshi DOYU | a9dcad5 | 2009-01-26 15:13:40 +0200 | [diff] [blame] | 454 | if (!iotlb_cr_valid(&tmp)) |
| 455 | continue; |
Hiroshi DOYU | a9dcad5 | 2009-01-26 15:13:40 +0200 | [diff] [blame] | 456 | *p++ = tmp; |
| 457 | } |
Hiroshi DOYU | 37c2836 | 2010-04-27 05:37:12 +0000 | [diff] [blame] | 458 | |
Hiroshi DOYU | a9dcad5 | 2009-01-26 15:13:40 +0200 | [diff] [blame] | 459 | iotlb_lock_set(obj, &saved); |
Omar Ramirez Luna | ebf7cda | 2012-11-19 19:05:51 -0600 | [diff] [blame] | 460 | pm_runtime_put_sync(obj->dev); |
Hiroshi DOYU | a9dcad5 | 2009-01-26 15:13:40 +0200 | [diff] [blame] | 461 | |
| 462 | return p - crs; |
| 463 | } |
| 464 | |
| 465 | /** |
Ohad Ben-Cohen | 6c32df4 | 2011-08-17 22:57:56 +0300 | [diff] [blame] | 466 | * omap_dump_tlb_entries - dump cr arrays to given buffer |
Hiroshi DOYU | a9dcad5 | 2009-01-26 15:13:40 +0200 | [diff] [blame] | 467 | * @obj: target iommu |
| 468 | * @buf: output buffer |
| 469 | **/ |
Ohad Ben-Cohen | 6c32df4 | 2011-08-17 22:57:56 +0300 | [diff] [blame] | 470 | size_t omap_dump_tlb_entries(struct omap_iommu *obj, char *buf, ssize_t bytes) |
Hiroshi DOYU | a9dcad5 | 2009-01-26 15:13:40 +0200 | [diff] [blame] | 471 | { |
Hiroshi DOYU | 14e0e67 | 2009-08-28 10:54:41 -0700 | [diff] [blame] | 472 | int i, num; |
Hiroshi DOYU | a9dcad5 | 2009-01-26 15:13:40 +0200 | [diff] [blame] | 473 | struct cr_regs *cr; |
| 474 | char *p = buf; |
| 475 | |
Hiroshi DOYU | 14e0e67 | 2009-08-28 10:54:41 -0700 | [diff] [blame] | 476 | num = bytes / sizeof(*cr); |
| 477 | num = min(obj->nr_tlb_entries, num); |
| 478 | |
| 479 | cr = kcalloc(num, sizeof(*cr), GFP_KERNEL); |
Hiroshi DOYU | a9dcad5 | 2009-01-26 15:13:40 +0200 | [diff] [blame] | 480 | if (!cr) |
| 481 | return 0; |
| 482 | |
Hiroshi DOYU | 14e0e67 | 2009-08-28 10:54:41 -0700 | [diff] [blame] | 483 | num = __dump_tlb_entries(obj, cr, num); |
| 484 | for (i = 0; i < num; i++) |
Hiroshi DOYU | a9dcad5 | 2009-01-26 15:13:40 +0200 | [diff] [blame] | 485 | p += iotlb_dump_cr(obj, cr + i, p); |
| 486 | kfree(cr); |
| 487 | |
| 488 | return p - buf; |
| 489 | } |
Ohad Ben-Cohen | 6c32df4 | 2011-08-17 22:57:56 +0300 | [diff] [blame] | 490 | EXPORT_SYMBOL_GPL(omap_dump_tlb_entries); |
Hiroshi DOYU | a9dcad5 | 2009-01-26 15:13:40 +0200 | [diff] [blame] | 491 | |
Ohad Ben-Cohen | 6c32df4 | 2011-08-17 22:57:56 +0300 | [diff] [blame] | 492 | int omap_foreach_iommu_device(void *data, int (*fn)(struct device *, void *)) |
Hiroshi DOYU | a9dcad5 | 2009-01-26 15:13:40 +0200 | [diff] [blame] | 493 | { |
| 494 | return driver_for_each_device(&omap_iommu_driver.driver, |
| 495 | NULL, data, fn); |
| 496 | } |
Ohad Ben-Cohen | 6c32df4 | 2011-08-17 22:57:56 +0300 | [diff] [blame] | 497 | EXPORT_SYMBOL_GPL(omap_foreach_iommu_device); |
Hiroshi DOYU | a9dcad5 | 2009-01-26 15:13:40 +0200 | [diff] [blame] | 498 | |
| 499 | #endif /* CONFIG_OMAP_IOMMU_DEBUG_MODULE */ |
| 500 | |
| 501 | /* |
| 502 | * H/W pagetable operations |
| 503 | */ |
| 504 | static void flush_iopgd_range(u32 *first, u32 *last) |
| 505 | { |
| 506 | /* FIXME: L2 cache should be taken care of if it exists */ |
| 507 | do { |
| 508 | asm("mcr p15, 0, %0, c7, c10, 1 @ flush_pgd" |
| 509 | : : "r" (first)); |
| 510 | first += L1_CACHE_BYTES / sizeof(*first); |
| 511 | } while (first <= last); |
| 512 | } |
| 513 | |
| 514 | static void flush_iopte_range(u32 *first, u32 *last) |
| 515 | { |
| 516 | /* FIXME: L2 cache should be taken care of if it exists */ |
| 517 | do { |
| 518 | asm("mcr p15, 0, %0, c7, c10, 1 @ flush_pte" |
| 519 | : : "r" (first)); |
| 520 | first += L1_CACHE_BYTES / sizeof(*first); |
| 521 | } while (first <= last); |
| 522 | } |
| 523 | |
| 524 | static void iopte_free(u32 *iopte) |
| 525 | { |
| 526 | /* Note: freed iopte's must be clean ready for re-use */ |
Zhouyi Zhou | e28045a | 2014-03-05 18:20:19 +0800 | [diff] [blame] | 527 | if (iopte) |
| 528 | kmem_cache_free(iopte_cachep, iopte); |
Hiroshi DOYU | a9dcad5 | 2009-01-26 15:13:40 +0200 | [diff] [blame] | 529 | } |
| 530 | |
Ohad Ben-Cohen | 6c32df4 | 2011-08-17 22:57:56 +0300 | [diff] [blame] | 531 | static u32 *iopte_alloc(struct omap_iommu *obj, u32 *iopgd, u32 da) |
Hiroshi DOYU | a9dcad5 | 2009-01-26 15:13:40 +0200 | [diff] [blame] | 532 | { |
| 533 | u32 *iopte; |
| 534 | |
| 535 | /* a table has already existed */ |
| 536 | if (*iopgd) |
| 537 | goto pte_ready; |
| 538 | |
| 539 | /* |
| 540 | * do the allocation outside the page table lock |
| 541 | */ |
| 542 | spin_unlock(&obj->page_table_lock); |
| 543 | iopte = kmem_cache_zalloc(iopte_cachep, GFP_KERNEL); |
| 544 | spin_lock(&obj->page_table_lock); |
| 545 | |
| 546 | if (!*iopgd) { |
| 547 | if (!iopte) |
| 548 | return ERR_PTR(-ENOMEM); |
| 549 | |
| 550 | *iopgd = virt_to_phys(iopte) | IOPGD_TABLE; |
| 551 | flush_iopgd_range(iopgd, iopgd); |
| 552 | |
| 553 | dev_vdbg(obj->dev, "%s: a new pte:%p\n", __func__, iopte); |
| 554 | } else { |
| 555 | /* We raced, free the reduniovant table */ |
| 556 | iopte_free(iopte); |
| 557 | } |
| 558 | |
| 559 | pte_ready: |
| 560 | iopte = iopte_offset(iopgd, da); |
| 561 | |
| 562 | dev_vdbg(obj->dev, |
| 563 | "%s: da:%08x pgd:%p *pgd:%08x pte:%p *pte:%08x\n", |
| 564 | __func__, da, iopgd, *iopgd, iopte, *iopte); |
| 565 | |
| 566 | return iopte; |
| 567 | } |
| 568 | |
Ohad Ben-Cohen | 6c32df4 | 2011-08-17 22:57:56 +0300 | [diff] [blame] | 569 | static int iopgd_alloc_section(struct omap_iommu *obj, u32 da, u32 pa, u32 prot) |
Hiroshi DOYU | a9dcad5 | 2009-01-26 15:13:40 +0200 | [diff] [blame] | 570 | { |
| 571 | u32 *iopgd = iopgd_offset(obj, da); |
| 572 | |
Hiroshi DOYU | 4abb761 | 2010-05-06 18:24:04 +0300 | [diff] [blame] | 573 | if ((da | pa) & ~IOSECTION_MASK) { |
| 574 | dev_err(obj->dev, "%s: %08x:%08x should aligned on %08lx\n", |
| 575 | __func__, da, pa, IOSECTION_SIZE); |
| 576 | return -EINVAL; |
| 577 | } |
| 578 | |
Hiroshi DOYU | a9dcad5 | 2009-01-26 15:13:40 +0200 | [diff] [blame] | 579 | *iopgd = (pa & IOSECTION_MASK) | prot | IOPGD_SECTION; |
| 580 | flush_iopgd_range(iopgd, iopgd); |
| 581 | return 0; |
| 582 | } |
| 583 | |
Ohad Ben-Cohen | 6c32df4 | 2011-08-17 22:57:56 +0300 | [diff] [blame] | 584 | static int iopgd_alloc_super(struct omap_iommu *obj, u32 da, u32 pa, u32 prot) |
Hiroshi DOYU | a9dcad5 | 2009-01-26 15:13:40 +0200 | [diff] [blame] | 585 | { |
| 586 | u32 *iopgd = iopgd_offset(obj, da); |
| 587 | int i; |
| 588 | |
Hiroshi DOYU | 4abb761 | 2010-05-06 18:24:04 +0300 | [diff] [blame] | 589 | if ((da | pa) & ~IOSUPER_MASK) { |
| 590 | dev_err(obj->dev, "%s: %08x:%08x should aligned on %08lx\n", |
| 591 | __func__, da, pa, IOSUPER_SIZE); |
| 592 | return -EINVAL; |
| 593 | } |
| 594 | |
Hiroshi DOYU | a9dcad5 | 2009-01-26 15:13:40 +0200 | [diff] [blame] | 595 | for (i = 0; i < 16; i++) |
| 596 | *(iopgd + i) = (pa & IOSUPER_MASK) | prot | IOPGD_SUPER; |
| 597 | flush_iopgd_range(iopgd, iopgd + 15); |
| 598 | return 0; |
| 599 | } |
| 600 | |
Ohad Ben-Cohen | 6c32df4 | 2011-08-17 22:57:56 +0300 | [diff] [blame] | 601 | static int iopte_alloc_page(struct omap_iommu *obj, u32 da, u32 pa, u32 prot) |
Hiroshi DOYU | a9dcad5 | 2009-01-26 15:13:40 +0200 | [diff] [blame] | 602 | { |
| 603 | u32 *iopgd = iopgd_offset(obj, da); |
| 604 | u32 *iopte = iopte_alloc(obj, iopgd, da); |
| 605 | |
| 606 | if (IS_ERR(iopte)) |
| 607 | return PTR_ERR(iopte); |
| 608 | |
| 609 | *iopte = (pa & IOPAGE_MASK) | prot | IOPTE_SMALL; |
| 610 | flush_iopte_range(iopte, iopte); |
| 611 | |
| 612 | dev_vdbg(obj->dev, "%s: da:%08x pa:%08x pte:%p *pte:%08x\n", |
| 613 | __func__, da, pa, iopte, *iopte); |
| 614 | |
| 615 | return 0; |
| 616 | } |
| 617 | |
Ohad Ben-Cohen | 6c32df4 | 2011-08-17 22:57:56 +0300 | [diff] [blame] | 618 | static int iopte_alloc_large(struct omap_iommu *obj, u32 da, u32 pa, u32 prot) |
Hiroshi DOYU | a9dcad5 | 2009-01-26 15:13:40 +0200 | [diff] [blame] | 619 | { |
| 620 | u32 *iopgd = iopgd_offset(obj, da); |
| 621 | u32 *iopte = iopte_alloc(obj, iopgd, da); |
| 622 | int i; |
| 623 | |
Hiroshi DOYU | 4abb761 | 2010-05-06 18:24:04 +0300 | [diff] [blame] | 624 | if ((da | pa) & ~IOLARGE_MASK) { |
| 625 | dev_err(obj->dev, "%s: %08x:%08x should aligned on %08lx\n", |
| 626 | __func__, da, pa, IOLARGE_SIZE); |
| 627 | return -EINVAL; |
| 628 | } |
| 629 | |
Hiroshi DOYU | a9dcad5 | 2009-01-26 15:13:40 +0200 | [diff] [blame] | 630 | if (IS_ERR(iopte)) |
| 631 | return PTR_ERR(iopte); |
| 632 | |
| 633 | for (i = 0; i < 16; i++) |
| 634 | *(iopte + i) = (pa & IOLARGE_MASK) | prot | IOPTE_LARGE; |
| 635 | flush_iopte_range(iopte, iopte + 15); |
| 636 | return 0; |
| 637 | } |
| 638 | |
Ohad Ben-Cohen | 6c32df4 | 2011-08-17 22:57:56 +0300 | [diff] [blame] | 639 | static int |
| 640 | iopgtable_store_entry_core(struct omap_iommu *obj, struct iotlb_entry *e) |
Hiroshi DOYU | a9dcad5 | 2009-01-26 15:13:40 +0200 | [diff] [blame] | 641 | { |
Ohad Ben-Cohen | 6c32df4 | 2011-08-17 22:57:56 +0300 | [diff] [blame] | 642 | int (*fn)(struct omap_iommu *, u32, u32, u32); |
Hiroshi DOYU | a9dcad5 | 2009-01-26 15:13:40 +0200 | [diff] [blame] | 643 | u32 prot; |
| 644 | int err; |
| 645 | |
| 646 | if (!obj || !e) |
| 647 | return -EINVAL; |
| 648 | |
| 649 | switch (e->pgsz) { |
| 650 | case MMU_CAM_PGSZ_16M: |
| 651 | fn = iopgd_alloc_super; |
| 652 | break; |
| 653 | case MMU_CAM_PGSZ_1M: |
| 654 | fn = iopgd_alloc_section; |
| 655 | break; |
| 656 | case MMU_CAM_PGSZ_64K: |
| 657 | fn = iopte_alloc_large; |
| 658 | break; |
| 659 | case MMU_CAM_PGSZ_4K: |
| 660 | fn = iopte_alloc_page; |
| 661 | break; |
| 662 | default: |
| 663 | fn = NULL; |
| 664 | BUG(); |
| 665 | break; |
| 666 | } |
| 667 | |
| 668 | prot = get_iopte_attr(e); |
| 669 | |
| 670 | spin_lock(&obj->page_table_lock); |
| 671 | err = fn(obj, e->da, e->pa, prot); |
| 672 | spin_unlock(&obj->page_table_lock); |
| 673 | |
| 674 | return err; |
| 675 | } |
| 676 | |
| 677 | /** |
Ohad Ben-Cohen | 6c32df4 | 2011-08-17 22:57:56 +0300 | [diff] [blame] | 678 | * omap_iopgtable_store_entry - Make an iommu pte entry |
Hiroshi DOYU | a9dcad5 | 2009-01-26 15:13:40 +0200 | [diff] [blame] | 679 | * @obj: target iommu |
| 680 | * @e: an iommu tlb entry info |
| 681 | **/ |
Ohad Ben-Cohen | 6c32df4 | 2011-08-17 22:57:56 +0300 | [diff] [blame] | 682 | int omap_iopgtable_store_entry(struct omap_iommu *obj, struct iotlb_entry *e) |
Hiroshi DOYU | a9dcad5 | 2009-01-26 15:13:40 +0200 | [diff] [blame] | 683 | { |
| 684 | int err; |
| 685 | |
| 686 | flush_iotlb_page(obj, e->da); |
| 687 | err = iopgtable_store_entry_core(obj, e); |
Hiroshi DOYU | a9dcad5 | 2009-01-26 15:13:40 +0200 | [diff] [blame] | 688 | if (!err) |
Ohad Ben-Cohen | 5da14a4 | 2011-08-16 15:19:10 +0300 | [diff] [blame] | 689 | prefetch_iotlb_entry(obj, e); |
Hiroshi DOYU | a9dcad5 | 2009-01-26 15:13:40 +0200 | [diff] [blame] | 690 | return err; |
| 691 | } |
Ohad Ben-Cohen | 6c32df4 | 2011-08-17 22:57:56 +0300 | [diff] [blame] | 692 | EXPORT_SYMBOL_GPL(omap_iopgtable_store_entry); |
Hiroshi DOYU | a9dcad5 | 2009-01-26 15:13:40 +0200 | [diff] [blame] | 693 | |
| 694 | /** |
| 695 | * iopgtable_lookup_entry - Lookup an iommu pte entry |
| 696 | * @obj: target iommu |
| 697 | * @da: iommu device virtual address |
| 698 | * @ppgd: iommu pgd entry pointer to be returned |
| 699 | * @ppte: iommu pte entry pointer to be returned |
| 700 | **/ |
Ohad Ben-Cohen | e1f2381 | 2011-08-16 14:58:14 +0300 | [diff] [blame] | 701 | static void |
| 702 | iopgtable_lookup_entry(struct omap_iommu *obj, u32 da, u32 **ppgd, u32 **ppte) |
Hiroshi DOYU | a9dcad5 | 2009-01-26 15:13:40 +0200 | [diff] [blame] | 703 | { |
| 704 | u32 *iopgd, *iopte = NULL; |
| 705 | |
| 706 | iopgd = iopgd_offset(obj, da); |
| 707 | if (!*iopgd) |
| 708 | goto out; |
| 709 | |
Hiroshi DOYU | a1a5445 | 2010-05-13 09:45:35 +0300 | [diff] [blame] | 710 | if (iopgd_is_table(*iopgd)) |
Hiroshi DOYU | a9dcad5 | 2009-01-26 15:13:40 +0200 | [diff] [blame] | 711 | iopte = iopte_offset(iopgd, da); |
| 712 | out: |
| 713 | *ppgd = iopgd; |
| 714 | *ppte = iopte; |
| 715 | } |
Hiroshi DOYU | a9dcad5 | 2009-01-26 15:13:40 +0200 | [diff] [blame] | 716 | |
Ohad Ben-Cohen | 6c32df4 | 2011-08-17 22:57:56 +0300 | [diff] [blame] | 717 | static size_t iopgtable_clear_entry_core(struct omap_iommu *obj, u32 da) |
Hiroshi DOYU | a9dcad5 | 2009-01-26 15:13:40 +0200 | [diff] [blame] | 718 | { |
| 719 | size_t bytes; |
| 720 | u32 *iopgd = iopgd_offset(obj, da); |
| 721 | int nent = 1; |
| 722 | |
| 723 | if (!*iopgd) |
| 724 | return 0; |
| 725 | |
Hiroshi DOYU | a1a5445 | 2010-05-13 09:45:35 +0300 | [diff] [blame] | 726 | if (iopgd_is_table(*iopgd)) { |
Hiroshi DOYU | a9dcad5 | 2009-01-26 15:13:40 +0200 | [diff] [blame] | 727 | int i; |
| 728 | u32 *iopte = iopte_offset(iopgd, da); |
| 729 | |
| 730 | bytes = IOPTE_SIZE; |
| 731 | if (*iopte & IOPTE_LARGE) { |
| 732 | nent *= 16; |
| 733 | /* rewind to the 1st entry */ |
Hiroshi DOYU | c127c7d | 2010-02-15 10:03:32 -0800 | [diff] [blame] | 734 | iopte = iopte_offset(iopgd, (da & IOLARGE_MASK)); |
Hiroshi DOYU | a9dcad5 | 2009-01-26 15:13:40 +0200 | [diff] [blame] | 735 | } |
| 736 | bytes *= nent; |
| 737 | memset(iopte, 0, nent * sizeof(*iopte)); |
| 738 | flush_iopte_range(iopte, iopte + (nent - 1) * sizeof(*iopte)); |
| 739 | |
| 740 | /* |
| 741 | * do table walk to check if this table is necessary or not |
| 742 | */ |
| 743 | iopte = iopte_offset(iopgd, 0); |
| 744 | for (i = 0; i < PTRS_PER_IOPTE; i++) |
| 745 | if (iopte[i]) |
| 746 | goto out; |
| 747 | |
| 748 | iopte_free(iopte); |
| 749 | nent = 1; /* for the next L1 entry */ |
| 750 | } else { |
| 751 | bytes = IOPGD_SIZE; |
Hiroshi DOYU | dcc730d | 2009-10-22 14:46:32 -0700 | [diff] [blame] | 752 | if ((*iopgd & IOPGD_SUPER) == IOPGD_SUPER) { |
Hiroshi DOYU | a9dcad5 | 2009-01-26 15:13:40 +0200 | [diff] [blame] | 753 | nent *= 16; |
| 754 | /* rewind to the 1st entry */ |
Hiroshi DOYU | 8d33ea5 | 2010-02-15 10:03:32 -0800 | [diff] [blame] | 755 | iopgd = iopgd_offset(obj, (da & IOSUPER_MASK)); |
Hiroshi DOYU | a9dcad5 | 2009-01-26 15:13:40 +0200 | [diff] [blame] | 756 | } |
| 757 | bytes *= nent; |
| 758 | } |
| 759 | memset(iopgd, 0, nent * sizeof(*iopgd)); |
| 760 | flush_iopgd_range(iopgd, iopgd + (nent - 1) * sizeof(*iopgd)); |
| 761 | out: |
| 762 | return bytes; |
| 763 | } |
| 764 | |
| 765 | /** |
| 766 | * iopgtable_clear_entry - Remove an iommu pte entry |
| 767 | * @obj: target iommu |
| 768 | * @da: iommu device virtual address |
| 769 | **/ |
Ohad Ben-Cohen | 6c32df4 | 2011-08-17 22:57:56 +0300 | [diff] [blame] | 770 | static size_t iopgtable_clear_entry(struct omap_iommu *obj, u32 da) |
Hiroshi DOYU | a9dcad5 | 2009-01-26 15:13:40 +0200 | [diff] [blame] | 771 | { |
| 772 | size_t bytes; |
| 773 | |
| 774 | spin_lock(&obj->page_table_lock); |
| 775 | |
| 776 | bytes = iopgtable_clear_entry_core(obj, da); |
| 777 | flush_iotlb_page(obj, da); |
| 778 | |
| 779 | spin_unlock(&obj->page_table_lock); |
| 780 | |
| 781 | return bytes; |
| 782 | } |
Hiroshi DOYU | a9dcad5 | 2009-01-26 15:13:40 +0200 | [diff] [blame] | 783 | |
Ohad Ben-Cohen | 6c32df4 | 2011-08-17 22:57:56 +0300 | [diff] [blame] | 784 | static void iopgtable_clear_entry_all(struct omap_iommu *obj) |
Hiroshi DOYU | a9dcad5 | 2009-01-26 15:13:40 +0200 | [diff] [blame] | 785 | { |
| 786 | int i; |
| 787 | |
| 788 | spin_lock(&obj->page_table_lock); |
| 789 | |
| 790 | for (i = 0; i < PTRS_PER_IOPGD; i++) { |
| 791 | u32 da; |
| 792 | u32 *iopgd; |
| 793 | |
| 794 | da = i << IOPGD_SHIFT; |
| 795 | iopgd = iopgd_offset(obj, da); |
| 796 | |
| 797 | if (!*iopgd) |
| 798 | continue; |
| 799 | |
Hiroshi DOYU | a1a5445 | 2010-05-13 09:45:35 +0300 | [diff] [blame] | 800 | if (iopgd_is_table(*iopgd)) |
Hiroshi DOYU | a9dcad5 | 2009-01-26 15:13:40 +0200 | [diff] [blame] | 801 | iopte_free(iopte_offset(iopgd, 0)); |
| 802 | |
| 803 | *iopgd = 0; |
| 804 | flush_iopgd_range(iopgd, iopgd); |
| 805 | } |
| 806 | |
| 807 | flush_iotlb_all(obj); |
| 808 | |
| 809 | spin_unlock(&obj->page_table_lock); |
| 810 | } |
| 811 | |
| 812 | /* |
| 813 | * Device IOMMU generic operations |
| 814 | */ |
| 815 | static irqreturn_t iommu_fault_handler(int irq, void *data) |
| 816 | { |
David Cohen | d594f1f | 2011-02-16 19:35:51 +0000 | [diff] [blame] | 817 | u32 da, errs; |
Hiroshi DOYU | a9dcad5 | 2009-01-26 15:13:40 +0200 | [diff] [blame] | 818 | u32 *iopgd, *iopte; |
Ohad Ben-Cohen | 6c32df4 | 2011-08-17 22:57:56 +0300 | [diff] [blame] | 819 | struct omap_iommu *obj = data; |
Ohad Ben-Cohen | e7f10f0 | 2011-09-13 15:26:29 -0400 | [diff] [blame] | 820 | struct iommu_domain *domain = obj->domain; |
Hiroshi DOYU | a9dcad5 | 2009-01-26 15:13:40 +0200 | [diff] [blame] | 821 | |
| 822 | if (!obj->refcount) |
| 823 | return IRQ_NONE; |
| 824 | |
David Cohen | d594f1f | 2011-02-16 19:35:51 +0000 | [diff] [blame] | 825 | errs = iommu_report_fault(obj, &da); |
Laurent Pinchart | c56b2dd | 2011-05-10 16:56:46 +0200 | [diff] [blame] | 826 | if (errs == 0) |
| 827 | return IRQ_HANDLED; |
David Cohen | d594f1f | 2011-02-16 19:35:51 +0000 | [diff] [blame] | 828 | |
| 829 | /* Fault callback or TLB/PTE Dynamic loading */ |
Ohad Ben-Cohen | e7f10f0 | 2011-09-13 15:26:29 -0400 | [diff] [blame] | 830 | if (!report_iommu_fault(domain, obj->dev, da, 0)) |
Hiroshi DOYU | a9dcad5 | 2009-01-26 15:13:40 +0200 | [diff] [blame] | 831 | return IRQ_HANDLED; |
| 832 | |
Hiroshi DOYU | 37b2981 | 2010-05-24 02:01:52 +0000 | [diff] [blame] | 833 | iommu_disable(obj); |
| 834 | |
Hiroshi DOYU | a9dcad5 | 2009-01-26 15:13:40 +0200 | [diff] [blame] | 835 | iopgd = iopgd_offset(obj, da); |
| 836 | |
Hiroshi DOYU | a1a5445 | 2010-05-13 09:45:35 +0300 | [diff] [blame] | 837 | if (!iopgd_is_table(*iopgd)) { |
Suman Anna | b6c2e09 | 2013-05-30 18:10:59 -0500 | [diff] [blame] | 838 | dev_err(obj->dev, "%s: errs:0x%08x da:0x%08x pgd:0x%p *pgd:px%08x\n", |
| 839 | obj->name, errs, da, iopgd, *iopgd); |
Hiroshi DOYU | a9dcad5 | 2009-01-26 15:13:40 +0200 | [diff] [blame] | 840 | return IRQ_NONE; |
| 841 | } |
| 842 | |
| 843 | iopte = iopte_offset(iopgd, da); |
| 844 | |
Suman Anna | b6c2e09 | 2013-05-30 18:10:59 -0500 | [diff] [blame] | 845 | dev_err(obj->dev, "%s: errs:0x%08x da:0x%08x pgd:0x%p *pgd:0x%08x pte:0x%p *pte:0x%08x\n", |
| 846 | obj->name, errs, da, iopgd, *iopgd, iopte, *iopte); |
Hiroshi DOYU | a9dcad5 | 2009-01-26 15:13:40 +0200 | [diff] [blame] | 847 | |
| 848 | return IRQ_NONE; |
| 849 | } |
| 850 | |
| 851 | static int device_match_by_alias(struct device *dev, void *data) |
| 852 | { |
Ohad Ben-Cohen | 6c32df4 | 2011-08-17 22:57:56 +0300 | [diff] [blame] | 853 | struct omap_iommu *obj = to_iommu(dev); |
Hiroshi DOYU | a9dcad5 | 2009-01-26 15:13:40 +0200 | [diff] [blame] | 854 | const char *name = data; |
| 855 | |
| 856 | pr_debug("%s: %s %s\n", __func__, obj->name, name); |
| 857 | |
| 858 | return strcmp(obj->name, name) == 0; |
| 859 | } |
| 860 | |
| 861 | /** |
Ohad Ben-Cohen | f626b52 | 2011-06-02 01:46:12 +0300 | [diff] [blame] | 862 | * omap_iommu_attach() - attach iommu device to an iommu domain |
Ohad Ben-Cohen | fabdbca | 2011-10-11 00:18:33 +0200 | [diff] [blame] | 863 | * @name: name of target omap iommu device |
Ohad Ben-Cohen | f626b52 | 2011-06-02 01:46:12 +0300 | [diff] [blame] | 864 | * @iopgd: page table |
Hiroshi DOYU | a9dcad5 | 2009-01-26 15:13:40 +0200 | [diff] [blame] | 865 | **/ |
Ohad Ben-Cohen | fabdbca | 2011-10-11 00:18:33 +0200 | [diff] [blame] | 866 | static struct omap_iommu *omap_iommu_attach(const char *name, u32 *iopgd) |
Hiroshi DOYU | a9dcad5 | 2009-01-26 15:13:40 +0200 | [diff] [blame] | 867 | { |
Suman Anna | 7ee08b9e | 2014-02-28 14:42:33 -0600 | [diff] [blame] | 868 | int err; |
Ohad Ben-Cohen | fabdbca | 2011-10-11 00:18:33 +0200 | [diff] [blame] | 869 | struct device *dev; |
| 870 | struct omap_iommu *obj; |
| 871 | |
| 872 | dev = driver_find_device(&omap_iommu_driver.driver, NULL, |
| 873 | (void *)name, |
| 874 | device_match_by_alias); |
| 875 | if (!dev) |
Suman Anna | 7ee08b9e | 2014-02-28 14:42:33 -0600 | [diff] [blame] | 876 | return ERR_PTR(-ENODEV); |
Ohad Ben-Cohen | fabdbca | 2011-10-11 00:18:33 +0200 | [diff] [blame] | 877 | |
| 878 | obj = to_iommu(dev); |
Hiroshi DOYU | a9dcad5 | 2009-01-26 15:13:40 +0200 | [diff] [blame] | 879 | |
Ohad Ben-Cohen | f626b52 | 2011-06-02 01:46:12 +0300 | [diff] [blame] | 880 | spin_lock(&obj->iommu_lock); |
Hiroshi DOYU | a9dcad5 | 2009-01-26 15:13:40 +0200 | [diff] [blame] | 881 | |
Ohad Ben-Cohen | f626b52 | 2011-06-02 01:46:12 +0300 | [diff] [blame] | 882 | /* an iommu device can only be attached once */ |
| 883 | if (++obj->refcount > 1) { |
| 884 | dev_err(dev, "%s: already attached!\n", obj->name); |
| 885 | err = -EBUSY; |
| 886 | goto err_enable; |
Hiroshi DOYU | a9dcad5 | 2009-01-26 15:13:40 +0200 | [diff] [blame] | 887 | } |
| 888 | |
Ohad Ben-Cohen | f626b52 | 2011-06-02 01:46:12 +0300 | [diff] [blame] | 889 | obj->iopgd = iopgd; |
| 890 | err = iommu_enable(obj); |
| 891 | if (err) |
| 892 | goto err_enable; |
| 893 | flush_iotlb_all(obj); |
| 894 | |
Suman Anna | 7ee08b9e | 2014-02-28 14:42:33 -0600 | [diff] [blame] | 895 | if (!try_module_get(obj->owner)) { |
| 896 | err = -ENODEV; |
Hiroshi DOYU | a9dcad5 | 2009-01-26 15:13:40 +0200 | [diff] [blame] | 897 | goto err_module; |
Suman Anna | 7ee08b9e | 2014-02-28 14:42:33 -0600 | [diff] [blame] | 898 | } |
Hiroshi DOYU | a9dcad5 | 2009-01-26 15:13:40 +0200 | [diff] [blame] | 899 | |
Ohad Ben-Cohen | f626b52 | 2011-06-02 01:46:12 +0300 | [diff] [blame] | 900 | spin_unlock(&obj->iommu_lock); |
Hiroshi DOYU | a9dcad5 | 2009-01-26 15:13:40 +0200 | [diff] [blame] | 901 | |
| 902 | dev_dbg(obj->dev, "%s: %s\n", __func__, obj->name); |
| 903 | return obj; |
| 904 | |
| 905 | err_module: |
| 906 | if (obj->refcount == 1) |
| 907 | iommu_disable(obj); |
| 908 | err_enable: |
| 909 | obj->refcount--; |
Ohad Ben-Cohen | f626b52 | 2011-06-02 01:46:12 +0300 | [diff] [blame] | 910 | spin_unlock(&obj->iommu_lock); |
Hiroshi DOYU | a9dcad5 | 2009-01-26 15:13:40 +0200 | [diff] [blame] | 911 | return ERR_PTR(err); |
| 912 | } |
Hiroshi DOYU | a9dcad5 | 2009-01-26 15:13:40 +0200 | [diff] [blame] | 913 | |
| 914 | /** |
Ohad Ben-Cohen | f626b52 | 2011-06-02 01:46:12 +0300 | [diff] [blame] | 915 | * omap_iommu_detach - release iommu device |
Hiroshi DOYU | a9dcad5 | 2009-01-26 15:13:40 +0200 | [diff] [blame] | 916 | * @obj: target iommu |
| 917 | **/ |
Ohad Ben-Cohen | 6c32df4 | 2011-08-17 22:57:56 +0300 | [diff] [blame] | 918 | static void omap_iommu_detach(struct omap_iommu *obj) |
Hiroshi DOYU | a9dcad5 | 2009-01-26 15:13:40 +0200 | [diff] [blame] | 919 | { |
Roel Kluin | acf9d46 | 2010-01-08 10:29:05 -0800 | [diff] [blame] | 920 | if (!obj || IS_ERR(obj)) |
Hiroshi DOYU | a9dcad5 | 2009-01-26 15:13:40 +0200 | [diff] [blame] | 921 | return; |
| 922 | |
Ohad Ben-Cohen | f626b52 | 2011-06-02 01:46:12 +0300 | [diff] [blame] | 923 | spin_lock(&obj->iommu_lock); |
Hiroshi DOYU | a9dcad5 | 2009-01-26 15:13:40 +0200 | [diff] [blame] | 924 | |
| 925 | if (--obj->refcount == 0) |
| 926 | iommu_disable(obj); |
| 927 | |
| 928 | module_put(obj->owner); |
| 929 | |
Ohad Ben-Cohen | f626b52 | 2011-06-02 01:46:12 +0300 | [diff] [blame] | 930 | obj->iopgd = NULL; |
| 931 | |
| 932 | spin_unlock(&obj->iommu_lock); |
Hiroshi DOYU | a9dcad5 | 2009-01-26 15:13:40 +0200 | [diff] [blame] | 933 | |
| 934 | dev_dbg(obj->dev, "%s: %s\n", __func__, obj->name); |
| 935 | } |
David Cohen | d594f1f | 2011-02-16 19:35:51 +0000 | [diff] [blame] | 936 | |
Hiroshi DOYU | a9dcad5 | 2009-01-26 15:13:40 +0200 | [diff] [blame] | 937 | /* |
| 938 | * OMAP Device MMU(IOMMU) detection |
| 939 | */ |
Greg Kroah-Hartman | d34d651 | 2012-12-21 15:05:21 -0800 | [diff] [blame] | 940 | static int omap_iommu_probe(struct platform_device *pdev) |
Hiroshi DOYU | a9dcad5 | 2009-01-26 15:13:40 +0200 | [diff] [blame] | 941 | { |
| 942 | int err = -ENODEV; |
Hiroshi DOYU | a9dcad5 | 2009-01-26 15:13:40 +0200 | [diff] [blame] | 943 | int irq; |
Ohad Ben-Cohen | 6c32df4 | 2011-08-17 22:57:56 +0300 | [diff] [blame] | 944 | struct omap_iommu *obj; |
Hiroshi DOYU | a9dcad5 | 2009-01-26 15:13:40 +0200 | [diff] [blame] | 945 | struct resource *res; |
| 946 | struct iommu_platform_data *pdata = pdev->dev.platform_data; |
Florian Vaussard | 3c92748 | 2014-02-28 14:42:36 -0600 | [diff] [blame] | 947 | struct device_node *of = pdev->dev.of_node; |
Hiroshi DOYU | a9dcad5 | 2009-01-26 15:13:40 +0200 | [diff] [blame] | 948 | |
Suman Anna | f129b3d | 2014-02-28 14:42:32 -0600 | [diff] [blame] | 949 | obj = devm_kzalloc(&pdev->dev, sizeof(*obj) + MMU_REG_SIZE, GFP_KERNEL); |
Hiroshi DOYU | a9dcad5 | 2009-01-26 15:13:40 +0200 | [diff] [blame] | 950 | if (!obj) |
| 951 | return -ENOMEM; |
| 952 | |
Florian Vaussard | 3c92748 | 2014-02-28 14:42:36 -0600 | [diff] [blame] | 953 | if (of) { |
| 954 | obj->name = dev_name(&pdev->dev); |
| 955 | obj->nr_tlb_entries = 32; |
| 956 | err = of_property_read_u32(of, "ti,#tlb-entries", |
| 957 | &obj->nr_tlb_entries); |
| 958 | if (err && err != -EINVAL) |
| 959 | return err; |
| 960 | if (obj->nr_tlb_entries != 32 && obj->nr_tlb_entries != 8) |
| 961 | return -EINVAL; |
| 962 | /* |
| 963 | * da_start and da_end are needed for omap-iovmm, so hardcode |
| 964 | * these values as used by OMAP3 ISP - the only user for |
| 965 | * omap-iovmm |
| 966 | */ |
| 967 | obj->da_start = 0; |
| 968 | obj->da_end = 0xfffff000; |
Suman Anna | b148d5f | 2014-02-28 14:42:37 -0600 | [diff] [blame] | 969 | if (of_find_property(of, "ti,iommu-bus-err-back", NULL)) |
| 970 | obj->has_bus_err_back = MMU_GP_REG_BUS_ERR_BACK_EN; |
Florian Vaussard | 3c92748 | 2014-02-28 14:42:36 -0600 | [diff] [blame] | 971 | } else { |
| 972 | obj->nr_tlb_entries = pdata->nr_tlb_entries; |
| 973 | obj->name = pdata->name; |
| 974 | obj->da_start = pdata->da_start; |
| 975 | obj->da_end = pdata->da_end; |
| 976 | } |
| 977 | if (obj->da_end <= obj->da_start) |
| 978 | return -EINVAL; |
| 979 | |
Hiroshi DOYU | a9dcad5 | 2009-01-26 15:13:40 +0200 | [diff] [blame] | 980 | obj->dev = &pdev->dev; |
| 981 | obj->ctx = (void *)obj + sizeof(*obj); |
Hiroshi DOYU | a9dcad5 | 2009-01-26 15:13:40 +0200 | [diff] [blame] | 982 | |
Ohad Ben-Cohen | f626b52 | 2011-06-02 01:46:12 +0300 | [diff] [blame] | 983 | spin_lock_init(&obj->iommu_lock); |
Hiroshi DOYU | a9dcad5 | 2009-01-26 15:13:40 +0200 | [diff] [blame] | 984 | mutex_init(&obj->mmap_lock); |
| 985 | spin_lock_init(&obj->page_table_lock); |
| 986 | INIT_LIST_HEAD(&obj->mmap); |
| 987 | |
| 988 | res = platform_get_resource(pdev, IORESOURCE_MEM, 0); |
Suman Anna | f129b3d | 2014-02-28 14:42:32 -0600 | [diff] [blame] | 989 | obj->regbase = devm_ioremap_resource(obj->dev, res); |
| 990 | if (IS_ERR(obj->regbase)) |
| 991 | return PTR_ERR(obj->regbase); |
Aaro Koskinen | da4a0f7 | 2011-03-14 12:28:32 +0000 | [diff] [blame] | 992 | |
Hiroshi DOYU | a9dcad5 | 2009-01-26 15:13:40 +0200 | [diff] [blame] | 993 | irq = platform_get_irq(pdev, 0); |
Suman Anna | f129b3d | 2014-02-28 14:42:32 -0600 | [diff] [blame] | 994 | if (irq < 0) |
| 995 | return -ENODEV; |
| 996 | |
| 997 | err = devm_request_irq(obj->dev, irq, iommu_fault_handler, IRQF_SHARED, |
| 998 | dev_name(obj->dev), obj); |
Hiroshi DOYU | a9dcad5 | 2009-01-26 15:13:40 +0200 | [diff] [blame] | 999 | if (err < 0) |
Suman Anna | f129b3d | 2014-02-28 14:42:32 -0600 | [diff] [blame] | 1000 | return err; |
Hiroshi DOYU | a9dcad5 | 2009-01-26 15:13:40 +0200 | [diff] [blame] | 1001 | platform_set_drvdata(pdev, obj); |
| 1002 | |
Omar Ramirez Luna | ebf7cda | 2012-11-19 19:05:51 -0600 | [diff] [blame] | 1003 | pm_runtime_irq_safe(obj->dev); |
| 1004 | pm_runtime_enable(obj->dev); |
| 1005 | |
Hiroshi DOYU | a9dcad5 | 2009-01-26 15:13:40 +0200 | [diff] [blame] | 1006 | dev_info(&pdev->dev, "%s registered\n", obj->name); |
| 1007 | return 0; |
Hiroshi DOYU | a9dcad5 | 2009-01-26 15:13:40 +0200 | [diff] [blame] | 1008 | } |
| 1009 | |
Greg Kroah-Hartman | d34d651 | 2012-12-21 15:05:21 -0800 | [diff] [blame] | 1010 | static int omap_iommu_remove(struct platform_device *pdev) |
Hiroshi DOYU | a9dcad5 | 2009-01-26 15:13:40 +0200 | [diff] [blame] | 1011 | { |
Ohad Ben-Cohen | 6c32df4 | 2011-08-17 22:57:56 +0300 | [diff] [blame] | 1012 | struct omap_iommu *obj = platform_get_drvdata(pdev); |
Hiroshi DOYU | a9dcad5 | 2009-01-26 15:13:40 +0200 | [diff] [blame] | 1013 | |
Hiroshi DOYU | a9dcad5 | 2009-01-26 15:13:40 +0200 | [diff] [blame] | 1014 | iopgtable_clear_entry_all(obj); |
Hiroshi DOYU | a9dcad5 | 2009-01-26 15:13:40 +0200 | [diff] [blame] | 1015 | |
Omar Ramirez Luna | ebf7cda | 2012-11-19 19:05:51 -0600 | [diff] [blame] | 1016 | pm_runtime_disable(obj->dev); |
| 1017 | |
Hiroshi DOYU | a9dcad5 | 2009-01-26 15:13:40 +0200 | [diff] [blame] | 1018 | dev_info(&pdev->dev, "%s removed\n", obj->name); |
Hiroshi DOYU | a9dcad5 | 2009-01-26 15:13:40 +0200 | [diff] [blame] | 1019 | return 0; |
| 1020 | } |
| 1021 | |
Florian Vaussard | 3c92748 | 2014-02-28 14:42:36 -0600 | [diff] [blame] | 1022 | static struct of_device_id omap_iommu_of_match[] = { |
| 1023 | { .compatible = "ti,omap2-iommu" }, |
| 1024 | { .compatible = "ti,omap4-iommu" }, |
| 1025 | { .compatible = "ti,dra7-iommu" }, |
| 1026 | {}, |
| 1027 | }; |
| 1028 | MODULE_DEVICE_TABLE(of, omap_iommu_of_match); |
| 1029 | |
Hiroshi DOYU | a9dcad5 | 2009-01-26 15:13:40 +0200 | [diff] [blame] | 1030 | static struct platform_driver omap_iommu_driver = { |
| 1031 | .probe = omap_iommu_probe, |
Greg Kroah-Hartman | d34d651 | 2012-12-21 15:05:21 -0800 | [diff] [blame] | 1032 | .remove = omap_iommu_remove, |
Hiroshi DOYU | a9dcad5 | 2009-01-26 15:13:40 +0200 | [diff] [blame] | 1033 | .driver = { |
| 1034 | .name = "omap-iommu", |
Florian Vaussard | 3c92748 | 2014-02-28 14:42:36 -0600 | [diff] [blame] | 1035 | .of_match_table = of_match_ptr(omap_iommu_of_match), |
Hiroshi DOYU | a9dcad5 | 2009-01-26 15:13:40 +0200 | [diff] [blame] | 1036 | }, |
| 1037 | }; |
| 1038 | |
| 1039 | static void iopte_cachep_ctor(void *iopte) |
| 1040 | { |
| 1041 | clean_dcache_area(iopte, IOPTE_TABLE_SIZE); |
| 1042 | } |
| 1043 | |
Laurent Pinchart | 286f600 | 2014-03-08 00:44:38 +0100 | [diff] [blame] | 1044 | static u32 iotlb_init_entry(struct iotlb_entry *e, u32 da, u32 pa, int pgsz) |
Tony Lindgren | ed1c7de | 2012-11-02 12:24:06 -0700 | [diff] [blame] | 1045 | { |
| 1046 | memset(e, 0, sizeof(*e)); |
| 1047 | |
| 1048 | e->da = da; |
| 1049 | e->pa = pa; |
Suman Anna | d760e3e | 2014-03-17 20:31:32 -0500 | [diff] [blame] | 1050 | e->valid = MMU_CAM_V; |
Tony Lindgren | ed1c7de | 2012-11-02 12:24:06 -0700 | [diff] [blame] | 1051 | /* FIXME: add OMAP1 support */ |
Laurent Pinchart | 286f600 | 2014-03-08 00:44:38 +0100 | [diff] [blame] | 1052 | e->pgsz = pgsz; |
| 1053 | e->endian = MMU_RAM_ENDIAN_LITTLE; |
| 1054 | e->elsz = MMU_RAM_ELSZ_8; |
| 1055 | e->mixed = 0; |
Tony Lindgren | ed1c7de | 2012-11-02 12:24:06 -0700 | [diff] [blame] | 1056 | |
| 1057 | return iopgsz_to_bytes(e->pgsz); |
| 1058 | } |
| 1059 | |
Ohad Ben-Cohen | f626b52 | 2011-06-02 01:46:12 +0300 | [diff] [blame] | 1060 | static int omap_iommu_map(struct iommu_domain *domain, unsigned long da, |
Ohad Ben-Cohen | 5009065 | 2011-11-10 11:32:25 +0200 | [diff] [blame] | 1061 | phys_addr_t pa, size_t bytes, int prot) |
Ohad Ben-Cohen | f626b52 | 2011-06-02 01:46:12 +0300 | [diff] [blame] | 1062 | { |
| 1063 | struct omap_iommu_domain *omap_domain = domain->priv; |
Ohad Ben-Cohen | 6c32df4 | 2011-08-17 22:57:56 +0300 | [diff] [blame] | 1064 | struct omap_iommu *oiommu = omap_domain->iommu_dev; |
Ohad Ben-Cohen | f626b52 | 2011-06-02 01:46:12 +0300 | [diff] [blame] | 1065 | struct device *dev = oiommu->dev; |
Ohad Ben-Cohen | f626b52 | 2011-06-02 01:46:12 +0300 | [diff] [blame] | 1066 | struct iotlb_entry e; |
| 1067 | int omap_pgsz; |
Laurent Pinchart | 286f600 | 2014-03-08 00:44:38 +0100 | [diff] [blame] | 1068 | u32 ret; |
Ohad Ben-Cohen | f626b52 | 2011-06-02 01:46:12 +0300 | [diff] [blame] | 1069 | |
Ohad Ben-Cohen | f626b52 | 2011-06-02 01:46:12 +0300 | [diff] [blame] | 1070 | omap_pgsz = bytes_to_iopgsz(bytes); |
| 1071 | if (omap_pgsz < 0) { |
| 1072 | dev_err(dev, "invalid size to map: %d\n", bytes); |
| 1073 | return -EINVAL; |
| 1074 | } |
| 1075 | |
| 1076 | dev_dbg(dev, "mapping da 0x%lx to pa 0x%x size 0x%x\n", da, pa, bytes); |
| 1077 | |
Laurent Pinchart | 286f600 | 2014-03-08 00:44:38 +0100 | [diff] [blame] | 1078 | iotlb_init_entry(&e, da, pa, omap_pgsz); |
Ohad Ben-Cohen | f626b52 | 2011-06-02 01:46:12 +0300 | [diff] [blame] | 1079 | |
Ohad Ben-Cohen | 6c32df4 | 2011-08-17 22:57:56 +0300 | [diff] [blame] | 1080 | ret = omap_iopgtable_store_entry(oiommu, &e); |
Ohad Ben-Cohen | b4550d4 | 2011-09-02 13:32:31 -0400 | [diff] [blame] | 1081 | if (ret) |
Ohad Ben-Cohen | 6c32df4 | 2011-08-17 22:57:56 +0300 | [diff] [blame] | 1082 | dev_err(dev, "omap_iopgtable_store_entry failed: %d\n", ret); |
Ohad Ben-Cohen | f626b52 | 2011-06-02 01:46:12 +0300 | [diff] [blame] | 1083 | |
Ohad Ben-Cohen | b4550d4 | 2011-09-02 13:32:31 -0400 | [diff] [blame] | 1084 | return ret; |
Ohad Ben-Cohen | f626b52 | 2011-06-02 01:46:12 +0300 | [diff] [blame] | 1085 | } |
| 1086 | |
Ohad Ben-Cohen | 5009065 | 2011-11-10 11:32:25 +0200 | [diff] [blame] | 1087 | static size_t omap_iommu_unmap(struct iommu_domain *domain, unsigned long da, |
| 1088 | size_t size) |
Ohad Ben-Cohen | f626b52 | 2011-06-02 01:46:12 +0300 | [diff] [blame] | 1089 | { |
| 1090 | struct omap_iommu_domain *omap_domain = domain->priv; |
Ohad Ben-Cohen | 6c32df4 | 2011-08-17 22:57:56 +0300 | [diff] [blame] | 1091 | struct omap_iommu *oiommu = omap_domain->iommu_dev; |
Ohad Ben-Cohen | f626b52 | 2011-06-02 01:46:12 +0300 | [diff] [blame] | 1092 | struct device *dev = oiommu->dev; |
Ohad Ben-Cohen | f626b52 | 2011-06-02 01:46:12 +0300 | [diff] [blame] | 1093 | |
Ohad Ben-Cohen | 5009065 | 2011-11-10 11:32:25 +0200 | [diff] [blame] | 1094 | dev_dbg(dev, "unmapping da 0x%lx size %u\n", da, size); |
Ohad Ben-Cohen | f626b52 | 2011-06-02 01:46:12 +0300 | [diff] [blame] | 1095 | |
Ohad Ben-Cohen | 5009065 | 2011-11-10 11:32:25 +0200 | [diff] [blame] | 1096 | return iopgtable_clear_entry(oiommu, da); |
Ohad Ben-Cohen | f626b52 | 2011-06-02 01:46:12 +0300 | [diff] [blame] | 1097 | } |
| 1098 | |
| 1099 | static int |
| 1100 | omap_iommu_attach_dev(struct iommu_domain *domain, struct device *dev) |
| 1101 | { |
| 1102 | struct omap_iommu_domain *omap_domain = domain->priv; |
Ohad Ben-Cohen | 6c32df4 | 2011-08-17 22:57:56 +0300 | [diff] [blame] | 1103 | struct omap_iommu *oiommu; |
Ohad Ben-Cohen | fabdbca | 2011-10-11 00:18:33 +0200 | [diff] [blame] | 1104 | struct omap_iommu_arch_data *arch_data = dev->archdata.iommu; |
Ohad Ben-Cohen | f626b52 | 2011-06-02 01:46:12 +0300 | [diff] [blame] | 1105 | int ret = 0; |
| 1106 | |
| 1107 | spin_lock(&omap_domain->lock); |
| 1108 | |
| 1109 | /* only a single device is supported per domain for now */ |
| 1110 | if (omap_domain->iommu_dev) { |
| 1111 | dev_err(dev, "iommu domain is already attached\n"); |
| 1112 | ret = -EBUSY; |
| 1113 | goto out; |
| 1114 | } |
| 1115 | |
| 1116 | /* get a handle to and enable the omap iommu */ |
Ohad Ben-Cohen | fabdbca | 2011-10-11 00:18:33 +0200 | [diff] [blame] | 1117 | oiommu = omap_iommu_attach(arch_data->name, omap_domain->pgtable); |
Ohad Ben-Cohen | f626b52 | 2011-06-02 01:46:12 +0300 | [diff] [blame] | 1118 | if (IS_ERR(oiommu)) { |
| 1119 | ret = PTR_ERR(oiommu); |
| 1120 | dev_err(dev, "can't get omap iommu: %d\n", ret); |
| 1121 | goto out; |
| 1122 | } |
| 1123 | |
Ohad Ben-Cohen | fabdbca | 2011-10-11 00:18:33 +0200 | [diff] [blame] | 1124 | omap_domain->iommu_dev = arch_data->iommu_dev = oiommu; |
Omar Ramirez Luna | 803b527 | 2012-04-18 13:09:41 -0500 | [diff] [blame] | 1125 | omap_domain->dev = dev; |
Ohad Ben-Cohen | e7f10f0 | 2011-09-13 15:26:29 -0400 | [diff] [blame] | 1126 | oiommu->domain = domain; |
Ohad Ben-Cohen | f626b52 | 2011-06-02 01:46:12 +0300 | [diff] [blame] | 1127 | |
| 1128 | out: |
| 1129 | spin_unlock(&omap_domain->lock); |
| 1130 | return ret; |
| 1131 | } |
| 1132 | |
Omar Ramirez Luna | 803b527 | 2012-04-18 13:09:41 -0500 | [diff] [blame] | 1133 | static void _omap_iommu_detach_dev(struct omap_iommu_domain *omap_domain, |
| 1134 | struct device *dev) |
Ohad Ben-Cohen | f626b52 | 2011-06-02 01:46:12 +0300 | [diff] [blame] | 1135 | { |
Ohad Ben-Cohen | fabdbca | 2011-10-11 00:18:33 +0200 | [diff] [blame] | 1136 | struct omap_iommu *oiommu = dev_to_omap_iommu(dev); |
Omar Ramirez Luna | 803b527 | 2012-04-18 13:09:41 -0500 | [diff] [blame] | 1137 | struct omap_iommu_arch_data *arch_data = dev->archdata.iommu; |
Ohad Ben-Cohen | f626b52 | 2011-06-02 01:46:12 +0300 | [diff] [blame] | 1138 | |
| 1139 | /* only a single device is supported per domain for now */ |
| 1140 | if (omap_domain->iommu_dev != oiommu) { |
| 1141 | dev_err(dev, "invalid iommu device\n"); |
Omar Ramirez Luna | 803b527 | 2012-04-18 13:09:41 -0500 | [diff] [blame] | 1142 | return; |
Ohad Ben-Cohen | f626b52 | 2011-06-02 01:46:12 +0300 | [diff] [blame] | 1143 | } |
| 1144 | |
| 1145 | iopgtable_clear_entry_all(oiommu); |
| 1146 | |
| 1147 | omap_iommu_detach(oiommu); |
| 1148 | |
Ohad Ben-Cohen | fabdbca | 2011-10-11 00:18:33 +0200 | [diff] [blame] | 1149 | omap_domain->iommu_dev = arch_data->iommu_dev = NULL; |
Omar Ramirez Luna | 803b527 | 2012-04-18 13:09:41 -0500 | [diff] [blame] | 1150 | omap_domain->dev = NULL; |
| 1151 | } |
Ohad Ben-Cohen | f626b52 | 2011-06-02 01:46:12 +0300 | [diff] [blame] | 1152 | |
Omar Ramirez Luna | 803b527 | 2012-04-18 13:09:41 -0500 | [diff] [blame] | 1153 | static void omap_iommu_detach_dev(struct iommu_domain *domain, |
| 1154 | struct device *dev) |
| 1155 | { |
| 1156 | struct omap_iommu_domain *omap_domain = domain->priv; |
| 1157 | |
| 1158 | spin_lock(&omap_domain->lock); |
| 1159 | _omap_iommu_detach_dev(omap_domain, dev); |
Ohad Ben-Cohen | f626b52 | 2011-06-02 01:46:12 +0300 | [diff] [blame] | 1160 | spin_unlock(&omap_domain->lock); |
| 1161 | } |
| 1162 | |
| 1163 | static int omap_iommu_domain_init(struct iommu_domain *domain) |
| 1164 | { |
| 1165 | struct omap_iommu_domain *omap_domain; |
| 1166 | |
| 1167 | omap_domain = kzalloc(sizeof(*omap_domain), GFP_KERNEL); |
| 1168 | if (!omap_domain) { |
| 1169 | pr_err("kzalloc failed\n"); |
| 1170 | goto out; |
| 1171 | } |
| 1172 | |
| 1173 | omap_domain->pgtable = kzalloc(IOPGD_TABLE_SIZE, GFP_KERNEL); |
| 1174 | if (!omap_domain->pgtable) { |
| 1175 | pr_err("kzalloc failed\n"); |
| 1176 | goto fail_nomem; |
| 1177 | } |
| 1178 | |
| 1179 | /* |
| 1180 | * should never fail, but please keep this around to ensure |
| 1181 | * we keep the hardware happy |
| 1182 | */ |
| 1183 | BUG_ON(!IS_ALIGNED((long)omap_domain->pgtable, IOPGD_TABLE_SIZE)); |
| 1184 | |
| 1185 | clean_dcache_area(omap_domain->pgtable, IOPGD_TABLE_SIZE); |
| 1186 | spin_lock_init(&omap_domain->lock); |
| 1187 | |
| 1188 | domain->priv = omap_domain; |
| 1189 | |
Joerg Roedel | 2c6edb0 | 2012-01-26 19:40:55 +0100 | [diff] [blame] | 1190 | domain->geometry.aperture_start = 0; |
| 1191 | domain->geometry.aperture_end = (1ULL << 32) - 1; |
| 1192 | domain->geometry.force_aperture = true; |
| 1193 | |
Ohad Ben-Cohen | f626b52 | 2011-06-02 01:46:12 +0300 | [diff] [blame] | 1194 | return 0; |
| 1195 | |
| 1196 | fail_nomem: |
| 1197 | kfree(omap_domain); |
| 1198 | out: |
| 1199 | return -ENOMEM; |
| 1200 | } |
| 1201 | |
Ohad Ben-Cohen | f626b52 | 2011-06-02 01:46:12 +0300 | [diff] [blame] | 1202 | static void omap_iommu_domain_destroy(struct iommu_domain *domain) |
| 1203 | { |
| 1204 | struct omap_iommu_domain *omap_domain = domain->priv; |
| 1205 | |
| 1206 | domain->priv = NULL; |
| 1207 | |
Omar Ramirez Luna | 803b527 | 2012-04-18 13:09:41 -0500 | [diff] [blame] | 1208 | /* |
| 1209 | * An iommu device is still attached |
| 1210 | * (currently, only one device can be attached) ? |
| 1211 | */ |
| 1212 | if (omap_domain->iommu_dev) |
| 1213 | _omap_iommu_detach_dev(omap_domain, omap_domain->dev); |
| 1214 | |
Ohad Ben-Cohen | f626b52 | 2011-06-02 01:46:12 +0300 | [diff] [blame] | 1215 | kfree(omap_domain->pgtable); |
| 1216 | kfree(omap_domain); |
| 1217 | } |
| 1218 | |
| 1219 | static phys_addr_t omap_iommu_iova_to_phys(struct iommu_domain *domain, |
Varun Sethi | bb5547ac | 2013-03-29 01:23:58 +0530 | [diff] [blame] | 1220 | dma_addr_t da) |
Ohad Ben-Cohen | f626b52 | 2011-06-02 01:46:12 +0300 | [diff] [blame] | 1221 | { |
| 1222 | struct omap_iommu_domain *omap_domain = domain->priv; |
Ohad Ben-Cohen | 6c32df4 | 2011-08-17 22:57:56 +0300 | [diff] [blame] | 1223 | struct omap_iommu *oiommu = omap_domain->iommu_dev; |
Ohad Ben-Cohen | f626b52 | 2011-06-02 01:46:12 +0300 | [diff] [blame] | 1224 | struct device *dev = oiommu->dev; |
| 1225 | u32 *pgd, *pte; |
| 1226 | phys_addr_t ret = 0; |
| 1227 | |
| 1228 | iopgtable_lookup_entry(oiommu, da, &pgd, &pte); |
| 1229 | |
| 1230 | if (pte) { |
| 1231 | if (iopte_is_small(*pte)) |
| 1232 | ret = omap_iommu_translate(*pte, da, IOPTE_MASK); |
| 1233 | else if (iopte_is_large(*pte)) |
| 1234 | ret = omap_iommu_translate(*pte, da, IOLARGE_MASK); |
| 1235 | else |
Suman Anna | 2abfcfb | 2013-05-30 18:10:38 -0500 | [diff] [blame] | 1236 | dev_err(dev, "bogus pte 0x%x, da 0x%llx", *pte, |
| 1237 | (unsigned long long)da); |
Ohad Ben-Cohen | f626b52 | 2011-06-02 01:46:12 +0300 | [diff] [blame] | 1238 | } else { |
| 1239 | if (iopgd_is_section(*pgd)) |
| 1240 | ret = omap_iommu_translate(*pgd, da, IOSECTION_MASK); |
| 1241 | else if (iopgd_is_super(*pgd)) |
| 1242 | ret = omap_iommu_translate(*pgd, da, IOSUPER_MASK); |
| 1243 | else |
Suman Anna | 2abfcfb | 2013-05-30 18:10:38 -0500 | [diff] [blame] | 1244 | dev_err(dev, "bogus pgd 0x%x, da 0x%llx", *pgd, |
| 1245 | (unsigned long long)da); |
Ohad Ben-Cohen | f626b52 | 2011-06-02 01:46:12 +0300 | [diff] [blame] | 1246 | } |
| 1247 | |
| 1248 | return ret; |
| 1249 | } |
| 1250 | |
Laurent Pinchart | 07a0203 | 2014-02-28 14:42:38 -0600 | [diff] [blame] | 1251 | static int omap_iommu_add_device(struct device *dev) |
| 1252 | { |
| 1253 | struct omap_iommu_arch_data *arch_data; |
| 1254 | struct device_node *np; |
| 1255 | |
| 1256 | /* |
| 1257 | * Allocate the archdata iommu structure for DT-based devices. |
| 1258 | * |
| 1259 | * TODO: Simplify this when removing non-DT support completely from the |
| 1260 | * IOMMU users. |
| 1261 | */ |
| 1262 | if (!dev->of_node) |
| 1263 | return 0; |
| 1264 | |
| 1265 | np = of_parse_phandle(dev->of_node, "iommus", 0); |
| 1266 | if (!np) |
| 1267 | return 0; |
| 1268 | |
| 1269 | arch_data = kzalloc(sizeof(*arch_data), GFP_KERNEL); |
| 1270 | if (!arch_data) { |
| 1271 | of_node_put(np); |
| 1272 | return -ENOMEM; |
| 1273 | } |
| 1274 | |
| 1275 | arch_data->name = kstrdup(dev_name(dev), GFP_KERNEL); |
| 1276 | dev->archdata.iommu = arch_data; |
| 1277 | |
| 1278 | of_node_put(np); |
| 1279 | |
| 1280 | return 0; |
| 1281 | } |
| 1282 | |
| 1283 | static void omap_iommu_remove_device(struct device *dev) |
| 1284 | { |
| 1285 | struct omap_iommu_arch_data *arch_data = dev->archdata.iommu; |
| 1286 | |
| 1287 | if (!dev->of_node || !arch_data) |
| 1288 | return; |
| 1289 | |
| 1290 | kfree(arch_data->name); |
| 1291 | kfree(arch_data); |
| 1292 | } |
| 1293 | |
Ohad Ben-Cohen | f626b52 | 2011-06-02 01:46:12 +0300 | [diff] [blame] | 1294 | static struct iommu_ops omap_iommu_ops = { |
| 1295 | .domain_init = omap_iommu_domain_init, |
| 1296 | .domain_destroy = omap_iommu_domain_destroy, |
| 1297 | .attach_dev = omap_iommu_attach_dev, |
| 1298 | .detach_dev = omap_iommu_detach_dev, |
| 1299 | .map = omap_iommu_map, |
| 1300 | .unmap = omap_iommu_unmap, |
| 1301 | .iova_to_phys = omap_iommu_iova_to_phys, |
Laurent Pinchart | 07a0203 | 2014-02-28 14:42:38 -0600 | [diff] [blame] | 1302 | .add_device = omap_iommu_add_device, |
| 1303 | .remove_device = omap_iommu_remove_device, |
Ohad Ben-Cohen | 66bc8cf | 2011-11-10 11:32:27 +0200 | [diff] [blame] | 1304 | .pgsize_bitmap = OMAP_IOMMU_PGSIZES, |
Ohad Ben-Cohen | f626b52 | 2011-06-02 01:46:12 +0300 | [diff] [blame] | 1305 | }; |
| 1306 | |
Hiroshi DOYU | a9dcad5 | 2009-01-26 15:13:40 +0200 | [diff] [blame] | 1307 | static int __init omap_iommu_init(void) |
| 1308 | { |
| 1309 | struct kmem_cache *p; |
| 1310 | const unsigned long flags = SLAB_HWCACHE_ALIGN; |
| 1311 | size_t align = 1 << 10; /* L2 pagetable alignement */ |
| 1312 | |
| 1313 | p = kmem_cache_create("iopte_cache", IOPTE_TABLE_SIZE, align, flags, |
| 1314 | iopte_cachep_ctor); |
| 1315 | if (!p) |
| 1316 | return -ENOMEM; |
| 1317 | iopte_cachep = p; |
| 1318 | |
Joerg Roedel | a65bc64 | 2011-09-06 17:56:07 +0200 | [diff] [blame] | 1319 | bus_set_iommu(&platform_bus_type, &omap_iommu_ops); |
Ohad Ben-Cohen | f626b52 | 2011-06-02 01:46:12 +0300 | [diff] [blame] | 1320 | |
Hiroshi DOYU | a9dcad5 | 2009-01-26 15:13:40 +0200 | [diff] [blame] | 1321 | return platform_driver_register(&omap_iommu_driver); |
| 1322 | } |
Ohad Ben-Cohen | 435792d | 2012-02-26 12:14:14 +0200 | [diff] [blame] | 1323 | /* must be ready before omap3isp is probed */ |
| 1324 | subsys_initcall(omap_iommu_init); |
Hiroshi DOYU | a9dcad5 | 2009-01-26 15:13:40 +0200 | [diff] [blame] | 1325 | |
| 1326 | static void __exit omap_iommu_exit(void) |
| 1327 | { |
| 1328 | kmem_cache_destroy(iopte_cachep); |
| 1329 | |
| 1330 | platform_driver_unregister(&omap_iommu_driver); |
| 1331 | } |
| 1332 | module_exit(omap_iommu_exit); |
| 1333 | |
| 1334 | MODULE_DESCRIPTION("omap iommu: tlb and pagetable primitives"); |
| 1335 | MODULE_ALIAS("platform:omap-iommu"); |
| 1336 | MODULE_AUTHOR("Hiroshi DOYU, Paul Mundt and Toshihiro Kobayashi"); |
| 1337 | MODULE_LICENSE("GPL v2"); |