blob: 27da9b75dedc7a34e744bef81f31aa96ecc6bbe1 [file] [log] [blame]
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001/*
2 * New driver for Marvell Yukon 2 chipset.
3 * Based on earlier sk98lin, and skge driver.
4 *
5 * This driver intentionally does not support all the features
6 * of the original driver such as link fail-over and link management because
7 * those should be done at higher levels.
8 *
9 * Copyright (C) 2005 Stephen Hemminger <shemminger@osdl.org>
10 *
11 * This program is free software; you can redistribute it and/or modify
12 * it under the terms of the GNU General Public License as published by
13 * the Free Software Foundation; either version 2 of the License, or
14 * (at your option) any later version.
15 *
16 * This program is distributed in the hope that it will be useful,
17 * but WITHOUT ANY WARRANTY; without even the implied warranty of
Stephen Hemminger793b8832005-09-14 16:06:14 -070018 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
Stephen Hemmingercd28ab62005-08-16 16:36:49 -070019 * GNU General Public License for more details.
20 *
21 * You should have received a copy of the GNU General Public License
22 * along with this program; if not, write to the Free Software
23 * Foundation, Inc., 675 Mass Ave, Cambridge, MA 02139, USA.
24 */
25
Stephen Hemmingercd28ab62005-08-16 16:36:49 -070026#include <linux/config.h>
Stephen Hemminger793b8832005-09-14 16:06:14 -070027#include <linux/crc32.h>
Stephen Hemmingercd28ab62005-08-16 16:36:49 -070028#include <linux/kernel.h>
29#include <linux/version.h>
30#include <linux/module.h>
31#include <linux/netdevice.h>
Andrew Mortond0bbccf2005-11-10 15:29:27 -080032#include <linux/dma-mapping.h>
Stephen Hemmingercd28ab62005-08-16 16:36:49 -070033#include <linux/etherdevice.h>
34#include <linux/ethtool.h>
35#include <linux/pci.h>
36#include <linux/ip.h>
37#include <linux/tcp.h>
38#include <linux/in.h>
39#include <linux/delay.h>
Stephen Hemminger91c86df2005-12-09 11:34:57 -080040#include <linux/workqueue.h>
shemminger@osdl.orgd1f13702005-09-27 15:02:57 -070041#include <linux/if_vlan.h>
Stephen Hemmingerd70cd512005-12-09 11:35:09 -080042#include <linux/prefetch.h>
shemminger@osdl.orgef743d32005-11-30 11:45:12 -080043#include <linux/mii.h>
Stephen Hemmingercd28ab62005-08-16 16:36:49 -070044
45#include <asm/irq.h>
46
shemminger@osdl.orgd1f13702005-09-27 15:02:57 -070047#if defined(CONFIG_VLAN_8021Q) || defined(CONFIG_VLAN_8021Q_MODULE)
48#define SKY2_VLAN_TAG_USED 1
49#endif
50
Stephen Hemmingercd28ab62005-08-16 16:36:49 -070051#include "sky2.h"
52
53#define DRV_NAME "sky2"
Stephen Hemmingerbdf9c272006-04-25 10:58:54 -070054#define DRV_VERSION "1.2"
Stephen Hemmingercd28ab62005-08-16 16:36:49 -070055#define PFX DRV_NAME " "
56
57/*
58 * The Yukon II chipset takes 64 bit command blocks (called list elements)
59 * that are organized into three (receive, transmit, status) different rings
60 * similar to Tigon3. A transmit can require several elements;
61 * a receive requires one (or two if using 64 bit dma).
62 */
63
shemminger@osdl.org13210ce2005-11-30 11:45:14 -080064#define RX_LE_SIZE 512
Stephen Hemmingercd28ab62005-08-16 16:36:49 -070065#define RX_LE_BYTES (RX_LE_SIZE*sizeof(struct sky2_rx_le))
shemminger@osdl.orgbea86102005-10-26 12:16:10 -070066#define RX_MAX_PENDING (RX_LE_SIZE/2 - 2)
shemminger@osdl.org13210ce2005-11-30 11:45:14 -080067#define RX_DEF_PENDING RX_MAX_PENDING
Stephen Hemminger82788c72006-01-17 13:43:10 -080068#define RX_SKB_ALIGN 8
Stephen Hemmingercd28ab62005-08-16 16:36:49 -070069
Stephen Hemminger793b8832005-09-14 16:06:14 -070070#define TX_RING_SIZE 512
71#define TX_DEF_PENDING (TX_RING_SIZE - 1)
72#define TX_MIN_PENDING 64
Stephen Hemmingerb19666d2006-03-07 11:06:36 -080073#define MAX_SKB_TX_LE (4 + (sizeof(dma_addr_t)/sizeof(u32))*MAX_SKB_FRAGS)
Stephen Hemminger793b8832005-09-14 16:06:14 -070074
75#define STATUS_RING_SIZE 2048 /* 2 ports * (TX + 2*RX) */
Stephen Hemmingercd28ab62005-08-16 16:36:49 -070076#define STATUS_LE_BYTES (STATUS_RING_SIZE*sizeof(struct sky2_status_le))
77#define ETH_JUMBO_MTU 9000
78#define TX_WATCHDOG (5 * HZ)
79#define NAPI_WEIGHT 64
80#define PHY_RETRIES 1000
81
82static const u32 default_msg =
Stephen Hemminger793b8832005-09-14 16:06:14 -070083 NETIF_MSG_DRV | NETIF_MSG_PROBE | NETIF_MSG_LINK
84 | NETIF_MSG_TIMER | NETIF_MSG_TX_ERR | NETIF_MSG_RX_ERR
Stephen Hemminger3be92a72006-01-17 13:43:17 -080085 | NETIF_MSG_IFUP | NETIF_MSG_IFDOWN;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -070086
Stephen Hemminger793b8832005-09-14 16:06:14 -070087static int debug = -1; /* defaults above */
Stephen Hemmingercd28ab62005-08-16 16:36:49 -070088module_param(debug, int, 0);
89MODULE_PARM_DESC(debug, "Debug level (0=none,...,16=all)");
90
Stephen Hemmingerbdb5c582005-12-09 11:34:55 -080091static int copybreak __read_mostly = 256;
92module_param(copybreak, int, 0);
93MODULE_PARM_DESC(copybreak, "Receive copy threshold");
94
Stephen Hemmingerfb2690a2006-03-20 15:48:19 -080095static int disable_msi = 0;
96module_param(disable_msi, int, 0);
97MODULE_PARM_DESC(disable_msi, "Disable Message Signaled Interrupt (MSI)");
98
Stephen Hemmingercd28ab62005-08-16 16:36:49 -070099static const struct pci_device_id sky2_id_table[] = {
Stephen Hemminger793b8832005-09-14 16:06:14 -0700100 { PCI_DEVICE(PCI_VENDOR_ID_SYSKONNECT, 0x9000) },
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700101 { PCI_DEVICE(PCI_VENDOR_ID_SYSKONNECT, 0x9E00) },
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700102 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4340) },
103 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4341) },
104 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4342) },
105 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4343) },
106 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4344) },
107 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4345) },
108 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4346) },
109 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4347) },
110 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4350) },
111 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4351) },
shemminger@osdl.org5a5b1ea2005-11-30 11:45:15 -0800112 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4352) },
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700113 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4360) },
114 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4361) },
115 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4362) },
shemminger@osdl.org5a5b1ea2005-11-30 11:45:15 -0800116 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4363) },
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700117 { 0 }
118};
Stephen Hemminger793b8832005-09-14 16:06:14 -0700119
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700120MODULE_DEVICE_TABLE(pci, sky2_id_table);
121
122/* Avoid conditionals by using array */
123static const unsigned txqaddr[] = { Q_XA1, Q_XA2 };
124static const unsigned rxqaddr[] = { Q_R1, Q_R2 };
Stephen Hemmingerf4ea4312006-05-09 14:46:54 -0700125static const u32 portirq_msk[] = { Y2_IS_PORT_1, Y2_IS_PORT_2 };
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700126
Stephen Hemminger92f965e2005-12-09 11:34:53 -0800127/* This driver supports yukon2 chipset only */
128static const char *yukon2_name[] = {
129 "XL", /* 0xb3 */
130 "EC Ultra", /* 0xb4 */
131 "UNKNOWN", /* 0xb5 */
132 "EC", /* 0xb6 */
133 "FE", /* 0xb7 */
Stephen Hemminger793b8832005-09-14 16:06:14 -0700134};
135
Stephen Hemminger793b8832005-09-14 16:06:14 -0700136/* Access to external PHY */
shemminger@osdl.orgef743d32005-11-30 11:45:12 -0800137static int gm_phy_write(struct sky2_hw *hw, unsigned port, u16 reg, u16 val)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700138{
139 int i;
140
141 gma_write16(hw, port, GM_SMI_DATA, val);
142 gma_write16(hw, port, GM_SMI_CTRL,
143 GM_SMI_CT_PHY_AD(PHY_ADDR_MARV) | GM_SMI_CT_REG_AD(reg));
144
145 for (i = 0; i < PHY_RETRIES; i++) {
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700146 if (!(gma_read16(hw, port, GM_SMI_CTRL) & GM_SMI_CT_BUSY))
shemminger@osdl.orgef743d32005-11-30 11:45:12 -0800147 return 0;
Stephen Hemminger793b8832005-09-14 16:06:14 -0700148 udelay(1);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700149 }
shemminger@osdl.orgef743d32005-11-30 11:45:12 -0800150
Stephen Hemminger793b8832005-09-14 16:06:14 -0700151 printk(KERN_WARNING PFX "%s: phy write timeout\n", hw->dev[port]->name);
shemminger@osdl.orgef743d32005-11-30 11:45:12 -0800152 return -ETIMEDOUT;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700153}
154
shemminger@osdl.orgef743d32005-11-30 11:45:12 -0800155static int __gm_phy_read(struct sky2_hw *hw, unsigned port, u16 reg, u16 *val)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700156{
157 int i;
158
Stephen Hemminger793b8832005-09-14 16:06:14 -0700159 gma_write16(hw, port, GM_SMI_CTRL, GM_SMI_CT_PHY_AD(PHY_ADDR_MARV)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700160 | GM_SMI_CT_REG_AD(reg) | GM_SMI_CT_OP_RD);
161
162 for (i = 0; i < PHY_RETRIES; i++) {
shemminger@osdl.orgef743d32005-11-30 11:45:12 -0800163 if (gma_read16(hw, port, GM_SMI_CTRL) & GM_SMI_CT_RD_VAL) {
164 *val = gma_read16(hw, port, GM_SMI_DATA);
165 return 0;
166 }
167
Stephen Hemminger793b8832005-09-14 16:06:14 -0700168 udelay(1);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700169 }
170
shemminger@osdl.orgef743d32005-11-30 11:45:12 -0800171 return -ETIMEDOUT;
172}
173
174static u16 gm_phy_read(struct sky2_hw *hw, unsigned port, u16 reg)
175{
176 u16 v;
177
178 if (__gm_phy_read(hw, port, reg, &v) != 0)
179 printk(KERN_WARNING PFX "%s: phy read timeout\n", hw->dev[port]->name);
180 return v;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700181}
182
shemminger@osdl.org5afa0a92005-09-27 15:03:00 -0700183static int sky2_set_power_state(struct sky2_hw *hw, pci_power_t state)
184{
185 u16 power_control;
186 u32 reg1;
187 int vaux;
188 int ret = 0;
189
190 pr_debug("sky2_set_power_state %d\n", state);
191 sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_ON);
192
Stephen Hemminger56a645c2006-02-22 11:45:02 -0800193 power_control = sky2_pci_read16(hw, hw->pm_cap + PCI_PM_PMC);
Stephen Hemminger08c06d82006-01-30 11:37:54 -0800194 vaux = (sky2_read16(hw, B0_CTST) & Y2_VAUX_AVAIL) &&
shemminger@osdl.org5afa0a92005-09-27 15:03:00 -0700195 (power_control & PCI_PM_CAP_PME_D3cold);
196
Stephen Hemminger56a645c2006-02-22 11:45:02 -0800197 power_control = sky2_pci_read16(hw, hw->pm_cap + PCI_PM_CTRL);
shemminger@osdl.org5afa0a92005-09-27 15:03:00 -0700198
199 power_control |= PCI_PM_CTRL_PME_STATUS;
200 power_control &= ~(PCI_PM_CTRL_STATE_MASK);
201
202 switch (state) {
203 case PCI_D0:
204 /* switch power to VCC (WA for VAUX problem) */
205 sky2_write8(hw, B0_POWER_CTRL,
206 PC_VAUX_ENA | PC_VCC_ENA | PC_VAUX_OFF | PC_VCC_ON);
207
208 /* disable Core Clock Division, */
209 sky2_write32(hw, B2_Y2_CLK_CTRL, Y2_CLK_DIV_DIS);
210
211 if (hw->chip_id == CHIP_ID_YUKON_XL && hw->chip_rev > 1)
212 /* enable bits are inverted */
213 sky2_write8(hw, B2_Y2_CLK_GATE,
214 Y2_PCI_CLK_LNK1_DIS | Y2_COR_CLK_LNK1_DIS |
215 Y2_CLK_GAT_LNK1_DIS | Y2_PCI_CLK_LNK2_DIS |
216 Y2_COR_CLK_LNK2_DIS | Y2_CLK_GAT_LNK2_DIS);
217 else
218 sky2_write8(hw, B2_Y2_CLK_GATE, 0);
219
220 /* Turn off phy power saving */
Stephen Hemminger56a645c2006-02-22 11:45:02 -0800221 reg1 = sky2_pci_read32(hw, PCI_DEV_REG1);
shemminger@osdl.org5afa0a92005-09-27 15:03:00 -0700222 reg1 &= ~(PCI_Y2_PHY1_POWD | PCI_Y2_PHY2_POWD);
223
shemminger@osdl.orgd571b692005-10-26 12:16:09 -0700224 /* looks like this XL is back asswards .. */
shemminger@osdl.org5afa0a92005-09-27 15:03:00 -0700225 if (hw->chip_id == CHIP_ID_YUKON_XL && hw->chip_rev > 1) {
226 reg1 |= PCI_Y2_PHY1_COMA;
227 if (hw->ports > 1)
228 reg1 |= PCI_Y2_PHY2_COMA;
229 }
Stephen Hemminger977bdf02006-02-22 11:44:58 -0800230
231 if (hw->chip_id == CHIP_ID_YUKON_EC_U) {
Stephen Hemminger56a645c2006-02-22 11:45:02 -0800232 sky2_pci_write32(hw, PCI_DEV_REG3, 0);
233 reg1 = sky2_pci_read32(hw, PCI_DEV_REG4);
Stephen Hemminger977bdf02006-02-22 11:44:58 -0800234 reg1 &= P_ASPM_CONTROL_MSK;
Stephen Hemminger56a645c2006-02-22 11:45:02 -0800235 sky2_pci_write32(hw, PCI_DEV_REG4, reg1);
236 sky2_pci_write32(hw, PCI_DEV_REG5, 0);
Stephen Hemminger977bdf02006-02-22 11:44:58 -0800237 }
238
Stephen Hemminger56a645c2006-02-22 11:45:02 -0800239 sky2_pci_write32(hw, PCI_DEV_REG1, reg1);
Stephen Hemminger977bdf02006-02-22 11:44:58 -0800240
shemminger@osdl.org5afa0a92005-09-27 15:03:00 -0700241 break;
242
243 case PCI_D3hot:
244 case PCI_D3cold:
245 /* Turn on phy power saving */
Stephen Hemminger56a645c2006-02-22 11:45:02 -0800246 reg1 = sky2_pci_read32(hw, PCI_DEV_REG1);
shemminger@osdl.org5afa0a92005-09-27 15:03:00 -0700247 if (hw->chip_id == CHIP_ID_YUKON_XL && hw->chip_rev > 1)
248 reg1 &= ~(PCI_Y2_PHY1_POWD | PCI_Y2_PHY2_POWD);
249 else
250 reg1 |= (PCI_Y2_PHY1_POWD | PCI_Y2_PHY2_POWD);
Stephen Hemminger56a645c2006-02-22 11:45:02 -0800251 sky2_pci_write32(hw, PCI_DEV_REG1, reg1);
shemminger@osdl.org5afa0a92005-09-27 15:03:00 -0700252
253 if (hw->chip_id == CHIP_ID_YUKON_XL && hw->chip_rev > 1)
254 sky2_write8(hw, B2_Y2_CLK_GATE, 0);
255 else
256 /* enable bits are inverted */
257 sky2_write8(hw, B2_Y2_CLK_GATE,
258 Y2_PCI_CLK_LNK1_DIS | Y2_COR_CLK_LNK1_DIS |
259 Y2_CLK_GAT_LNK1_DIS | Y2_PCI_CLK_LNK2_DIS |
260 Y2_COR_CLK_LNK2_DIS | Y2_CLK_GAT_LNK2_DIS);
261
262 /* switch power to VAUX */
263 if (vaux && state != PCI_D3cold)
264 sky2_write8(hw, B0_POWER_CTRL,
265 (PC_VAUX_ENA | PC_VCC_ENA |
266 PC_VAUX_ON | PC_VCC_OFF));
267 break;
268 default:
269 printk(KERN_ERR PFX "Unknown power state %d\n", state);
270 ret = -1;
271 }
272
Stephen Hemminger56a645c2006-02-22 11:45:02 -0800273 sky2_pci_write16(hw, hw->pm_cap + PCI_PM_CTRL, power_control);
shemminger@osdl.org5afa0a92005-09-27 15:03:00 -0700274 sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_OFF);
275 return ret;
276}
277
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700278static void sky2_phy_reset(struct sky2_hw *hw, unsigned port)
279{
280 u16 reg;
281
282 /* disable all GMAC IRQ's */
283 sky2_write8(hw, SK_REG(port, GMAC_IRQ_MSK), 0);
284 /* disable PHY IRQs */
285 gm_phy_write(hw, port, PHY_MARV_INT_MASK, 0);
Stephen Hemminger793b8832005-09-14 16:06:14 -0700286
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700287 gma_write16(hw, port, GM_MC_ADDR_H1, 0); /* clear MC hash */
288 gma_write16(hw, port, GM_MC_ADDR_H2, 0);
289 gma_write16(hw, port, GM_MC_ADDR_H3, 0);
290 gma_write16(hw, port, GM_MC_ADDR_H4, 0);
291
292 reg = gma_read16(hw, port, GM_RX_CTRL);
293 reg |= GM_RXCR_UCF_ENA | GM_RXCR_MCF_ENA;
294 gma_write16(hw, port, GM_RX_CTRL, reg);
295}
296
297static void sky2_phy_init(struct sky2_hw *hw, unsigned port)
298{
299 struct sky2_port *sky2 = netdev_priv(hw->dev[port]);
Stephen Hemminger793b8832005-09-14 16:06:14 -0700300 u16 ctrl, ct1000, adv, pg, ledctrl, ledover;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700301
Stephen Hemminger793b8832005-09-14 16:06:14 -0700302 if (sky2->autoneg == AUTONEG_ENABLE && hw->chip_id != CHIP_ID_YUKON_XL) {
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700303 u16 ectrl = gm_phy_read(hw, port, PHY_MARV_EXT_CTRL);
304
305 ectrl &= ~(PHY_M_EC_M_DSC_MSK | PHY_M_EC_S_DSC_MSK |
Stephen Hemminger793b8832005-09-14 16:06:14 -0700306 PHY_M_EC_MAC_S_MSK);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700307 ectrl |= PHY_M_EC_MAC_S(MAC_TX_CLK_25_MHZ);
308
309 if (hw->chip_id == CHIP_ID_YUKON_EC)
310 ectrl |= PHY_M_EC_DSC_2(2) | PHY_M_EC_DOWN_S_ENA;
311 else
312 ectrl |= PHY_M_EC_M_DSC(2) | PHY_M_EC_S_DSC(3);
313
314 gm_phy_write(hw, port, PHY_MARV_EXT_CTRL, ectrl);
315 }
316
317 ctrl = gm_phy_read(hw, port, PHY_MARV_PHY_CTRL);
318 if (hw->copper) {
319 if (hw->chip_id == CHIP_ID_YUKON_FE) {
320 /* enable automatic crossover */
321 ctrl |= PHY_M_PC_MDI_XMODE(PHY_M_PC_ENA_AUTO) >> 1;
322 } else {
323 /* disable energy detect */
324 ctrl &= ~PHY_M_PC_EN_DET_MSK;
325
326 /* enable automatic crossover */
327 ctrl |= PHY_M_PC_MDI_XMODE(PHY_M_PC_ENA_AUTO);
328
329 if (sky2->autoneg == AUTONEG_ENABLE &&
330 hw->chip_id == CHIP_ID_YUKON_XL) {
331 ctrl &= ~PHY_M_PC_DSC_MSK;
332 ctrl |= PHY_M_PC_DSC(2) | PHY_M_PC_DOWN_S_ENA;
333 }
334 }
335 gm_phy_write(hw, port, PHY_MARV_PHY_CTRL, ctrl);
336 } else {
337 /* workaround for deviation #4.88 (CRC errors) */
338 /* disable Automatic Crossover */
339
340 ctrl &= ~PHY_M_PC_MDIX_MSK;
341 gm_phy_write(hw, port, PHY_MARV_PHY_CTRL, ctrl);
342
343 if (hw->chip_id == CHIP_ID_YUKON_XL) {
344 /* Fiber: select 1000BASE-X only mode MAC Specific Ctrl Reg. */
345 gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 2);
346 ctrl = gm_phy_read(hw, port, PHY_MARV_PHY_CTRL);
347 ctrl &= ~PHY_M_MAC_MD_MSK;
348 ctrl |= PHY_M_MAC_MODE_SEL(PHY_M_MAC_MD_1000BX);
349 gm_phy_write(hw, port, PHY_MARV_PHY_CTRL, ctrl);
350
351 /* select page 1 to access Fiber registers */
352 gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 1);
353 }
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700354 }
355
356 ctrl = gm_phy_read(hw, port, PHY_MARV_CTRL);
357 if (sky2->autoneg == AUTONEG_DISABLE)
358 ctrl &= ~PHY_CT_ANE;
359 else
360 ctrl |= PHY_CT_ANE;
361
362 ctrl |= PHY_CT_RESET;
363 gm_phy_write(hw, port, PHY_MARV_CTRL, ctrl);
364
365 ctrl = 0;
366 ct1000 = 0;
367 adv = PHY_AN_CSMA;
368
369 if (sky2->autoneg == AUTONEG_ENABLE) {
370 if (hw->copper) {
371 if (sky2->advertising & ADVERTISED_1000baseT_Full)
372 ct1000 |= PHY_M_1000C_AFD;
373 if (sky2->advertising & ADVERTISED_1000baseT_Half)
374 ct1000 |= PHY_M_1000C_AHD;
375 if (sky2->advertising & ADVERTISED_100baseT_Full)
376 adv |= PHY_M_AN_100_FD;
377 if (sky2->advertising & ADVERTISED_100baseT_Half)
378 adv |= PHY_M_AN_100_HD;
379 if (sky2->advertising & ADVERTISED_10baseT_Full)
380 adv |= PHY_M_AN_10_FD;
381 if (sky2->advertising & ADVERTISED_10baseT_Half)
382 adv |= PHY_M_AN_10_HD;
Stephen Hemminger793b8832005-09-14 16:06:14 -0700383 } else /* special defines for FIBER (88E1011S only) */
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700384 adv |= PHY_M_AN_1000X_AHD | PHY_M_AN_1000X_AFD;
385
386 /* Set Flow-control capabilities */
387 if (sky2->tx_pause && sky2->rx_pause)
Stephen Hemminger793b8832005-09-14 16:06:14 -0700388 adv |= PHY_AN_PAUSE_CAP; /* symmetric */
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700389 else if (sky2->rx_pause && !sky2->tx_pause)
Stephen Hemminger793b8832005-09-14 16:06:14 -0700390 adv |= PHY_AN_PAUSE_ASYM | PHY_AN_PAUSE_CAP;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700391 else if (!sky2->rx_pause && sky2->tx_pause)
392 adv |= PHY_AN_PAUSE_ASYM; /* local */
393
394 /* Restart Auto-negotiation */
395 ctrl |= PHY_CT_ANE | PHY_CT_RE_CFG;
396 } else {
397 /* forced speed/duplex settings */
398 ct1000 = PHY_M_1000C_MSE;
399
400 if (sky2->duplex == DUPLEX_FULL)
401 ctrl |= PHY_CT_DUP_MD;
402
403 switch (sky2->speed) {
404 case SPEED_1000:
405 ctrl |= PHY_CT_SP1000;
406 break;
407 case SPEED_100:
408 ctrl |= PHY_CT_SP100;
409 break;
410 }
411
412 ctrl |= PHY_CT_RESET;
413 }
414
415 if (hw->chip_id != CHIP_ID_YUKON_FE)
416 gm_phy_write(hw, port, PHY_MARV_1000T_CTRL, ct1000);
417
418 gm_phy_write(hw, port, PHY_MARV_AUNE_ADV, adv);
419 gm_phy_write(hw, port, PHY_MARV_CTRL, ctrl);
420
421 /* Setup Phy LED's */
422 ledctrl = PHY_M_LED_PULS_DUR(PULS_170MS);
423 ledover = 0;
424
425 switch (hw->chip_id) {
426 case CHIP_ID_YUKON_FE:
427 /* on 88E3082 these bits are at 11..9 (shifted left) */
428 ledctrl |= PHY_M_LED_BLINK_RT(BLINK_84MS) << 1;
429
430 ctrl = gm_phy_read(hw, port, PHY_MARV_FE_LED_PAR);
431
432 /* delete ACT LED control bits */
433 ctrl &= ~PHY_M_FELP_LED1_MSK;
434 /* change ACT LED control to blink mode */
435 ctrl |= PHY_M_FELP_LED1_CTRL(LED_PAR_CTRL_ACT_BL);
436 gm_phy_write(hw, port, PHY_MARV_FE_LED_PAR, ctrl);
437 break;
438
439 case CHIP_ID_YUKON_XL:
Stephen Hemminger793b8832005-09-14 16:06:14 -0700440 pg = gm_phy_read(hw, port, PHY_MARV_EXT_ADR);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700441
442 /* select page 3 to access LED control register */
443 gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 3);
444
445 /* set LED Function Control register */
Stephen Hemminger793b8832005-09-14 16:06:14 -0700446 gm_phy_write(hw, port, PHY_MARV_PHY_CTRL, (PHY_M_LEDC_LOS_CTRL(1) | /* LINK/ACT */
447 PHY_M_LEDC_INIT_CTRL(7) | /* 10 Mbps */
448 PHY_M_LEDC_STA1_CTRL(7) | /* 100 Mbps */
449 PHY_M_LEDC_STA0_CTRL(7))); /* 1000 Mbps */
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700450
451 /* set Polarity Control register */
452 gm_phy_write(hw, port, PHY_MARV_PHY_STAT,
Stephen Hemminger793b8832005-09-14 16:06:14 -0700453 (PHY_M_POLC_LS1_P_MIX(4) |
454 PHY_M_POLC_IS0_P_MIX(4) |
455 PHY_M_POLC_LOS_CTRL(2) |
456 PHY_M_POLC_INIT_CTRL(2) |
457 PHY_M_POLC_STA1_CTRL(2) |
458 PHY_M_POLC_STA0_CTRL(2)));
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700459
460 /* restore page register */
Stephen Hemminger793b8832005-09-14 16:06:14 -0700461 gm_phy_write(hw, port, PHY_MARV_EXT_ADR, pg);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700462 break;
463
464 default:
465 /* set Tx LED (LED_TX) to blink mode on Rx OR Tx activity */
466 ledctrl |= PHY_M_LED_BLINK_RT(BLINK_84MS) | PHY_M_LEDC_TX_CTRL;
467 /* turn off the Rx LED (LED_RX) */
468 ledover |= PHY_M_LED_MO_RX(MO_LED_OFF);
469 }
470
Stephen Hemminger977bdf02006-02-22 11:44:58 -0800471 if (hw->chip_id == CHIP_ID_YUKON_EC_U && hw->chip_rev >= 2) {
472 /* apply fixes in PHY AFE */
473 gm_phy_write(hw, port, 22, 255);
474 /* increase differential signal amplitude in 10BASE-T */
475 gm_phy_write(hw, port, 24, 0xaa99);
476 gm_phy_write(hw, port, 23, 0x2011);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700477
Stephen Hemminger977bdf02006-02-22 11:44:58 -0800478 /* fix for IEEE A/B Symmetry failure in 1000BASE-T */
479 gm_phy_write(hw, port, 24, 0xa204);
480 gm_phy_write(hw, port, 23, 0x2002);
481
482 /* set page register to 0 */
483 gm_phy_write(hw, port, 22, 0);
484 } else {
485 gm_phy_write(hw, port, PHY_MARV_LED_CTRL, ledctrl);
486
487 if (sky2->autoneg == AUTONEG_DISABLE || sky2->speed == SPEED_100) {
488 /* turn on 100 Mbps LED (LED_LINK100) */
489 ledover |= PHY_M_LED_MO_100(MO_LED_ON);
490 }
491
492 if (ledover)
493 gm_phy_write(hw, port, PHY_MARV_LED_OVER, ledover);
494
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700495 }
shemminger@osdl.orgd571b692005-10-26 12:16:09 -0700496 /* Enable phy interrupt on auto-negotiation complete (or link up) */
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700497 if (sky2->autoneg == AUTONEG_ENABLE)
498 gm_phy_write(hw, port, PHY_MARV_INT_MASK, PHY_M_IS_AN_COMPL);
499 else
500 gm_phy_write(hw, port, PHY_MARV_INT_MASK, PHY_M_DEF_MSK);
501}
502
Stephen Hemminger1b537562005-12-20 15:08:07 -0800503/* Force a renegotiation */
504static void sky2_phy_reinit(struct sky2_port *sky2)
505{
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -0800506 spin_lock_bh(&sky2->phy_lock);
Stephen Hemminger1b537562005-12-20 15:08:07 -0800507 sky2_phy_init(sky2->hw, sky2->port);
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -0800508 spin_unlock_bh(&sky2->phy_lock);
Stephen Hemminger1b537562005-12-20 15:08:07 -0800509}
510
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700511static void sky2_mac_init(struct sky2_hw *hw, unsigned port)
512{
513 struct sky2_port *sky2 = netdev_priv(hw->dev[port]);
514 u16 reg;
515 int i;
516 const u8 *addr = hw->dev[port]->dev_addr;
517
shemminger@osdl.org42eeea02005-11-30 11:45:13 -0800518 sky2_write32(hw, SK_REG(port, GPHY_CTRL), GPC_RST_SET);
519 sky2_write32(hw, SK_REG(port, GPHY_CTRL), GPC_RST_CLR|GPC_ENA_PAUSE);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700520
521 sky2_write8(hw, SK_REG(port, GMAC_CTRL), GMC_RST_CLR);
522
Stephen Hemminger793b8832005-09-14 16:06:14 -0700523 if (hw->chip_id == CHIP_ID_YUKON_XL && hw->chip_rev == 0 && port == 1) {
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700524 /* WA DEV_472 -- looks like crossed wires on port 2 */
525 /* clear GMAC 1 Control reset */
526 sky2_write8(hw, SK_REG(0, GMAC_CTRL), GMC_RST_CLR);
527 do {
528 sky2_write8(hw, SK_REG(1, GMAC_CTRL), GMC_RST_SET);
529 sky2_write8(hw, SK_REG(1, GMAC_CTRL), GMC_RST_CLR);
530 } while (gm_phy_read(hw, 1, PHY_MARV_ID0) != PHY_MARV_ID0_VAL ||
531 gm_phy_read(hw, 1, PHY_MARV_ID1) != PHY_MARV_ID1_Y2 ||
532 gm_phy_read(hw, 1, PHY_MARV_INT_MASK) != 0);
533 }
534
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700535 if (sky2->autoneg == AUTONEG_DISABLE) {
536 reg = gma_read16(hw, port, GM_GP_CTRL);
537 reg |= GM_GPCR_AU_ALL_DIS;
538 gma_write16(hw, port, GM_GP_CTRL, reg);
539 gma_read16(hw, port, GM_GP_CTRL);
540
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700541 switch (sky2->speed) {
542 case SPEED_1000:
Stephen Hemminger6f4c56b2006-02-10 15:58:59 -0800543 reg &= ~GM_GPCR_SPEED_100;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700544 reg |= GM_GPCR_SPEED_1000;
Stephen Hemminger6f4c56b2006-02-10 15:58:59 -0800545 break;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700546 case SPEED_100:
Stephen Hemminger6f4c56b2006-02-10 15:58:59 -0800547 reg &= ~GM_GPCR_SPEED_1000;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700548 reg |= GM_GPCR_SPEED_100;
Stephen Hemminger6f4c56b2006-02-10 15:58:59 -0800549 break;
550 case SPEED_10:
551 reg &= ~(GM_GPCR_SPEED_1000 | GM_GPCR_SPEED_100);
552 break;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700553 }
554
555 if (sky2->duplex == DUPLEX_FULL)
556 reg |= GM_GPCR_DUP_FULL;
557 } else
558 reg = GM_GPCR_SPEED_1000 | GM_GPCR_SPEED_100 | GM_GPCR_DUP_FULL;
559
560 if (!sky2->tx_pause && !sky2->rx_pause) {
561 sky2_write32(hw, SK_REG(port, GMAC_CTRL), GMC_PAUSE_OFF);
Stephen Hemminger793b8832005-09-14 16:06:14 -0700562 reg |=
563 GM_GPCR_FC_TX_DIS | GM_GPCR_FC_RX_DIS | GM_GPCR_AU_FCT_DIS;
564 } else if (sky2->tx_pause && !sky2->rx_pause) {
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700565 /* disable Rx flow-control */
566 reg |= GM_GPCR_FC_RX_DIS | GM_GPCR_AU_FCT_DIS;
567 }
568
569 gma_write16(hw, port, GM_GP_CTRL, reg);
570
Stephen Hemminger793b8832005-09-14 16:06:14 -0700571 sky2_read16(hw, SK_REG(port, GMAC_IRQ_SRC));
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700572
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -0800573 spin_lock_bh(&sky2->phy_lock);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700574 sky2_phy_init(hw, port);
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -0800575 spin_unlock_bh(&sky2->phy_lock);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700576
577 /* MIB clear */
578 reg = gma_read16(hw, port, GM_PHY_ADDR);
579 gma_write16(hw, port, GM_PHY_ADDR, reg | GM_PAR_MIB_CLR);
580
Stephen Hemminger43f2f102006-04-05 17:47:15 -0700581 for (i = GM_MIB_CNT_BASE; i <= GM_MIB_CNT_END; i += 4)
582 gma_read16(hw, port, i);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700583 gma_write16(hw, port, GM_PHY_ADDR, reg);
584
585 /* transmit control */
586 gma_write16(hw, port, GM_TX_CTRL, TX_COL_THR(TX_COL_DEF));
587
588 /* receive control reg: unicast + multicast + no FCS */
589 gma_write16(hw, port, GM_RX_CTRL,
Stephen Hemminger793b8832005-09-14 16:06:14 -0700590 GM_RXCR_UCF_ENA | GM_RXCR_CRC_DIS | GM_RXCR_MCF_ENA);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700591
592 /* transmit flow control */
593 gma_write16(hw, port, GM_TX_FLOW_CTRL, 0xffff);
594
595 /* transmit parameter */
596 gma_write16(hw, port, GM_TX_PARAM,
597 TX_JAM_LEN_VAL(TX_JAM_LEN_DEF) |
598 TX_JAM_IPG_VAL(TX_JAM_IPG_DEF) |
599 TX_IPG_JAM_DATA(TX_IPG_JAM_DEF) |
600 TX_BACK_OFF_LIM(TX_BOF_LIM_DEF));
601
602 /* serial mode register */
603 reg = DATA_BLIND_VAL(DATA_BLIND_DEF) |
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -0700604 GM_SMOD_VLAN_ENA | IPG_DATA_VAL(IPG_DATA_DEF);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700605
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -0700606 if (hw->dev[port]->mtu > ETH_DATA_LEN)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700607 reg |= GM_SMOD_JUMBO_ENA;
608
609 gma_write16(hw, port, GM_SERIAL_MODE, reg);
610
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700611 /* virtual address for data */
612 gma_set_addr(hw, port, GM_SRC_ADDR_2L, addr);
613
Stephen Hemminger793b8832005-09-14 16:06:14 -0700614 /* physical address: used for pause frames */
615 gma_set_addr(hw, port, GM_SRC_ADDR_1L, addr);
616
617 /* ignore counter overflows */
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700618 gma_write16(hw, port, GM_TX_IRQ_MSK, 0);
619 gma_write16(hw, port, GM_RX_IRQ_MSK, 0);
620 gma_write16(hw, port, GM_TR_IRQ_MSK, 0);
621
622 /* Configure Rx MAC FIFO */
623 sky2_write8(hw, SK_REG(port, RX_GMF_CTRL_T), GMF_RST_CLR);
Stephen Hemminger70f1be42006-03-07 11:06:37 -0800624 sky2_write32(hw, SK_REG(port, RX_GMF_CTRL_T),
625 GMF_OPER_ON | GMF_RX_F_FL_ON);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700626
shemminger@osdl.orgd571b692005-10-26 12:16:09 -0700627 /* Flush Rx MAC FIFO on any flow control or error */
shemminger@osdl.org42eeea02005-11-30 11:45:13 -0800628 sky2_write16(hw, SK_REG(port, RX_GMF_FL_MSK), GMR_FS_ANY_ERR);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700629
Stephen Hemminger793b8832005-09-14 16:06:14 -0700630 /* Set threshold to 0xa (64 bytes)
631 * ASF disabled so no need to do WA dev #4.30
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700632 */
633 sky2_write16(hw, SK_REG(port, RX_GMF_FL_THR), RX_GMF_FL_THR_DEF);
634
635 /* Configure Tx MAC FIFO */
636 sky2_write8(hw, SK_REG(port, TX_GMF_CTRL_T), GMF_RST_CLR);
637 sky2_write16(hw, SK_REG(port, TX_GMF_CTRL_T), GMF_OPER_ON);
shemminger@osdl.org5a5b1ea2005-11-30 11:45:15 -0800638
639 if (hw->chip_id == CHIP_ID_YUKON_EC_U) {
640 sky2_write8(hw, SK_REG(port, RX_GMF_LP_THR), 768/8);
641 sky2_write8(hw, SK_REG(port, RX_GMF_UP_THR), 1024/8);
642 if (hw->dev[port]->mtu > ETH_DATA_LEN) {
643 /* set Tx GMAC FIFO Almost Empty Threshold */
644 sky2_write32(hw, SK_REG(port, TX_GMF_AE_THR), 0x180);
645 /* Disable Store & Forward mode for TX */
646 sky2_write32(hw, SK_REG(port, TX_GMF_CTRL_T), TX_STFW_DIS);
647 }
648 }
649
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700650}
651
Stephen Hemminger1c28f6b2006-01-17 13:43:13 -0800652/* Assign Ram Buffer allocation.
653 * start and end are in units of 4k bytes
654 * ram registers are in units of 64bit words
655 */
656static void sky2_ramset(struct sky2_hw *hw, u16 q, u8 startk, u8 endk)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700657{
Stephen Hemminger1c28f6b2006-01-17 13:43:13 -0800658 u32 start, end;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700659
Stephen Hemminger1c28f6b2006-01-17 13:43:13 -0800660 start = startk * 4096/8;
661 end = (endk * 4096/8) - 1;
Stephen Hemminger793b8832005-09-14 16:06:14 -0700662
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700663 sky2_write8(hw, RB_ADDR(q, RB_CTRL), RB_RST_CLR);
664 sky2_write32(hw, RB_ADDR(q, RB_START), start);
665 sky2_write32(hw, RB_ADDR(q, RB_END), end);
666 sky2_write32(hw, RB_ADDR(q, RB_WP), start);
667 sky2_write32(hw, RB_ADDR(q, RB_RP), start);
668
669 if (q == Q_R1 || q == Q_R2) {
Stephen Hemminger1c28f6b2006-01-17 13:43:13 -0800670 u32 space = (endk - startk) * 4096/8;
671 u32 tp = space - space/4;
Stephen Hemminger793b8832005-09-14 16:06:14 -0700672
Stephen Hemminger1c28f6b2006-01-17 13:43:13 -0800673 /* On receive queue's set the thresholds
674 * give receiver priority when > 3/4 full
675 * send pause when down to 2K
676 */
677 sky2_write32(hw, RB_ADDR(q, RB_RX_UTHP), tp);
678 sky2_write32(hw, RB_ADDR(q, RB_RX_LTHP), space/2);
Stephen Hemminger793b8832005-09-14 16:06:14 -0700679
Stephen Hemminger1c28f6b2006-01-17 13:43:13 -0800680 tp = space - 2048/8;
681 sky2_write32(hw, RB_ADDR(q, RB_RX_UTPP), tp);
682 sky2_write32(hw, RB_ADDR(q, RB_RX_LTPP), space/4);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700683 } else {
684 /* Enable store & forward on Tx queue's because
685 * Tx FIFO is only 1K on Yukon
686 */
687 sky2_write8(hw, RB_ADDR(q, RB_CTRL), RB_ENA_STFWD);
688 }
689
690 sky2_write8(hw, RB_ADDR(q, RB_CTRL), RB_ENA_OP_MD);
Stephen Hemminger793b8832005-09-14 16:06:14 -0700691 sky2_read8(hw, RB_ADDR(q, RB_CTRL));
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700692}
693
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700694/* Setup Bus Memory Interface */
shemminger@osdl.orgaf4ed7e2005-11-30 11:45:21 -0800695static void sky2_qset(struct sky2_hw *hw, u16 q)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700696{
697 sky2_write32(hw, Q_ADDR(q, Q_CSR), BMU_CLR_RESET);
698 sky2_write32(hw, Q_ADDR(q, Q_CSR), BMU_OPER_INIT);
699 sky2_write32(hw, Q_ADDR(q, Q_CSR), BMU_FIFO_OP_ON);
shemminger@osdl.orgaf4ed7e2005-11-30 11:45:21 -0800700 sky2_write32(hw, Q_ADDR(q, Q_WM), BMU_WM_DEFAULT);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700701}
702
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700703/* Setup prefetch unit registers. This is the interface between
704 * hardware and driver list elements
705 */
Stephen Hemminger8cc048e2005-12-09 11:35:07 -0800706static void sky2_prefetch_init(struct sky2_hw *hw, u32 qaddr,
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700707 u64 addr, u32 last)
708{
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700709 sky2_write32(hw, Y2_QADDR(qaddr, PREF_UNIT_CTRL), PREF_UNIT_RST_SET);
710 sky2_write32(hw, Y2_QADDR(qaddr, PREF_UNIT_CTRL), PREF_UNIT_RST_CLR);
711 sky2_write32(hw, Y2_QADDR(qaddr, PREF_UNIT_ADDR_HI), addr >> 32);
712 sky2_write32(hw, Y2_QADDR(qaddr, PREF_UNIT_ADDR_LO), (u32) addr);
713 sky2_write16(hw, Y2_QADDR(qaddr, PREF_UNIT_LAST_IDX), last);
714 sky2_write32(hw, Y2_QADDR(qaddr, PREF_UNIT_CTRL), PREF_UNIT_OP_ON);
Stephen Hemminger793b8832005-09-14 16:06:14 -0700715
716 sky2_read32(hw, Y2_QADDR(qaddr, PREF_UNIT_CTRL));
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700717}
718
Stephen Hemminger793b8832005-09-14 16:06:14 -0700719static inline struct sky2_tx_le *get_tx_le(struct sky2_port *sky2)
720{
721 struct sky2_tx_le *le = sky2->tx_le + sky2->tx_prod;
722
723 sky2->tx_prod = (sky2->tx_prod + 1) % TX_RING_SIZE;
724 return le;
725}
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700726
Stephen Hemminger290d4de2006-03-20 15:48:15 -0800727/* Update chip's next pointer */
728static inline void sky2_put_idx(struct sky2_hw *hw, unsigned q, u16 idx)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700729{
Stephen Hemminger762c2de2006-01-17 13:43:14 -0800730 wmb();
Stephen Hemminger290d4de2006-03-20 15:48:15 -0800731 sky2_write16(hw, Y2_QADDR(q, PREF_UNIT_PUT_IDX), idx);
Stephen Hemminger762c2de2006-01-17 13:43:14 -0800732 mmiowb();
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700733}
734
Stephen Hemminger793b8832005-09-14 16:06:14 -0700735
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700736static inline struct sky2_rx_le *sky2_next_rx(struct sky2_port *sky2)
737{
738 struct sky2_rx_le *le = sky2->rx_le + sky2->rx_put;
739 sky2->rx_put = (sky2->rx_put + 1) % RX_LE_SIZE;
740 return le;
741}
742
shemminger@osdl.orga018e332005-11-30 11:45:16 -0800743/* Return high part of DMA address (could be 32 or 64 bit) */
744static inline u32 high32(dma_addr_t a)
745{
Stephen Hemmingera0361192006-01-17 13:43:16 -0800746 return sizeof(a) > sizeof(u32) ? (a >> 16) >> 16 : 0;
shemminger@osdl.orga018e332005-11-30 11:45:16 -0800747}
748
Stephen Hemminger793b8832005-09-14 16:06:14 -0700749/* Build description to hardware about buffer */
Stephen Hemminger28bd1812006-01-17 13:43:19 -0800750static void sky2_rx_add(struct sky2_port *sky2, dma_addr_t map)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700751{
752 struct sky2_rx_le *le;
Stephen Hemminger734d1862005-12-09 11:35:00 -0800753 u32 hi = high32(map);
754 u16 len = sky2->rx_bufsize;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700755
Stephen Hemminger793b8832005-09-14 16:06:14 -0700756 if (sky2->rx_addr64 != hi) {
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700757 le = sky2_next_rx(sky2);
Stephen Hemminger793b8832005-09-14 16:06:14 -0700758 le->addr = cpu_to_le32(hi);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700759 le->ctrl = 0;
760 le->opcode = OP_ADDR64 | HW_OWNER;
Stephen Hemminger734d1862005-12-09 11:35:00 -0800761 sky2->rx_addr64 = high32(map + len);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700762 }
Stephen Hemminger793b8832005-09-14 16:06:14 -0700763
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700764 le = sky2_next_rx(sky2);
Stephen Hemminger734d1862005-12-09 11:35:00 -0800765 le->addr = cpu_to_le32((u32) map);
766 le->length = cpu_to_le16(len);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700767 le->ctrl = 0;
768 le->opcode = OP_PACKET | HW_OWNER;
769}
770
Stephen Hemminger793b8832005-09-14 16:06:14 -0700771
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700772/* Tell chip where to start receive checksum.
773 * Actually has two checksums, but set both same to avoid possible byte
774 * order problems.
775 */
Stephen Hemminger793b8832005-09-14 16:06:14 -0700776static void rx_set_checksum(struct sky2_port *sky2)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700777{
778 struct sky2_rx_le *le;
779
Stephen Hemminger793b8832005-09-14 16:06:14 -0700780 le = sky2_next_rx(sky2);
781 le->addr = (ETH_HLEN << 16) | ETH_HLEN;
782 le->ctrl = 0;
783 le->opcode = OP_TCPSTART | HW_OWNER;
784
Stephen Hemminger793b8832005-09-14 16:06:14 -0700785 sky2_write32(sky2->hw,
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700786 Q_ADDR(rxqaddr[sky2->port], Q_CSR),
787 sky2->rx_csum ? BMU_ENA_RX_CHKSUM : BMU_DIS_RX_CHKSUM);
788
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700789}
790
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -0700791/*
792 * The RX Stop command will not work for Yukon-2 if the BMU does not
793 * reach the end of packet and since we can't make sure that we have
794 * incoming data, we must reset the BMU while it is not doing a DMA
795 * transfer. Since it is possible that the RX path is still active,
796 * the RX RAM buffer will be stopped first, so any possible incoming
797 * data will not trigger a DMA. After the RAM buffer is stopped, the
798 * BMU is polled until any DMA in progress is ended and only then it
799 * will be reset.
800 */
801static void sky2_rx_stop(struct sky2_port *sky2)
802{
803 struct sky2_hw *hw = sky2->hw;
804 unsigned rxq = rxqaddr[sky2->port];
805 int i;
806
807 /* disable the RAM Buffer receive queue */
808 sky2_write8(hw, RB_ADDR(rxq, RB_CTRL), RB_DIS_OP_MD);
809
810 for (i = 0; i < 0xffff; i++)
811 if (sky2_read8(hw, RB_ADDR(rxq, Q_RSL))
812 == sky2_read8(hw, RB_ADDR(rxq, Q_RL)))
813 goto stopped;
814
815 printk(KERN_WARNING PFX "%s: receiver stop failed\n",
816 sky2->netdev->name);
817stopped:
818 sky2_write32(hw, Q_ADDR(rxq, Q_CSR), BMU_RST_SET | BMU_FIFO_RST);
819
820 /* reset the Rx prefetch unit */
821 sky2_write32(hw, Y2_QADDR(rxq, PREF_UNIT_CTRL), PREF_UNIT_RST_SET);
822}
Stephen Hemminger793b8832005-09-14 16:06:14 -0700823
shemminger@osdl.orgd571b692005-10-26 12:16:09 -0700824/* Clean out receive buffer area, assumes receiver hardware stopped */
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700825static void sky2_rx_clean(struct sky2_port *sky2)
826{
827 unsigned i;
828
829 memset(sky2->rx_le, 0, RX_LE_BYTES);
Stephen Hemminger793b8832005-09-14 16:06:14 -0700830 for (i = 0; i < sky2->rx_pending; i++) {
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700831 struct ring_info *re = sky2->rx_ring + i;
832
833 if (re->skb) {
Stephen Hemminger793b8832005-09-14 16:06:14 -0700834 pci_unmap_single(sky2->hw->pdev,
Stephen Hemminger734d1862005-12-09 11:35:00 -0800835 re->mapaddr, sky2->rx_bufsize,
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700836 PCI_DMA_FROMDEVICE);
837 kfree_skb(re->skb);
838 re->skb = NULL;
839 }
840 }
841}
842
shemminger@osdl.orgef743d32005-11-30 11:45:12 -0800843/* Basic MII support */
844static int sky2_ioctl(struct net_device *dev, struct ifreq *ifr, int cmd)
845{
846 struct mii_ioctl_data *data = if_mii(ifr);
847 struct sky2_port *sky2 = netdev_priv(dev);
848 struct sky2_hw *hw = sky2->hw;
849 int err = -EOPNOTSUPP;
850
851 if (!netif_running(dev))
852 return -ENODEV; /* Phy still in reset */
853
Stephen Hemmingerd89e1342006-03-20 15:48:20 -0800854 switch (cmd) {
shemminger@osdl.orgef743d32005-11-30 11:45:12 -0800855 case SIOCGMIIPHY:
856 data->phy_id = PHY_ADDR_MARV;
857
858 /* fallthru */
859 case SIOCGMIIREG: {
860 u16 val = 0;
Stephen Hemminger91c86df2005-12-09 11:34:57 -0800861
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -0800862 spin_lock_bh(&sky2->phy_lock);
shemminger@osdl.orgef743d32005-11-30 11:45:12 -0800863 err = __gm_phy_read(hw, sky2->port, data->reg_num & 0x1f, &val);
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -0800864 spin_unlock_bh(&sky2->phy_lock);
Stephen Hemminger91c86df2005-12-09 11:34:57 -0800865
shemminger@osdl.orgef743d32005-11-30 11:45:12 -0800866 data->val_out = val;
867 break;
868 }
869
870 case SIOCSMIIREG:
871 if (!capable(CAP_NET_ADMIN))
872 return -EPERM;
873
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -0800874 spin_lock_bh(&sky2->phy_lock);
shemminger@osdl.orgef743d32005-11-30 11:45:12 -0800875 err = gm_phy_write(hw, sky2->port, data->reg_num & 0x1f,
876 data->val_in);
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -0800877 spin_unlock_bh(&sky2->phy_lock);
shemminger@osdl.orgef743d32005-11-30 11:45:12 -0800878 break;
879 }
880 return err;
881}
882
shemminger@osdl.orgd1f13702005-09-27 15:02:57 -0700883#ifdef SKY2_VLAN_TAG_USED
884static void sky2_vlan_rx_register(struct net_device *dev, struct vlan_group *grp)
885{
886 struct sky2_port *sky2 = netdev_priv(dev);
887 struct sky2_hw *hw = sky2->hw;
888 u16 port = sky2->port;
shemminger@osdl.orgd1f13702005-09-27 15:02:57 -0700889
Stephen Hemminger302d1252006-01-17 13:43:20 -0800890 spin_lock_bh(&sky2->tx_lock);
shemminger@osdl.orgd1f13702005-09-27 15:02:57 -0700891
892 sky2_write32(hw, SK_REG(port, RX_GMF_CTRL_T), RX_VLAN_STRIP_ON);
893 sky2_write32(hw, SK_REG(port, TX_GMF_CTRL_T), TX_VLAN_TAG_ON);
894 sky2->vlgrp = grp;
895
Stephen Hemminger302d1252006-01-17 13:43:20 -0800896 spin_unlock_bh(&sky2->tx_lock);
shemminger@osdl.orgd1f13702005-09-27 15:02:57 -0700897}
898
899static void sky2_vlan_rx_kill_vid(struct net_device *dev, unsigned short vid)
900{
901 struct sky2_port *sky2 = netdev_priv(dev);
902 struct sky2_hw *hw = sky2->hw;
903 u16 port = sky2->port;
shemminger@osdl.orgd1f13702005-09-27 15:02:57 -0700904
Stephen Hemminger302d1252006-01-17 13:43:20 -0800905 spin_lock_bh(&sky2->tx_lock);
shemminger@osdl.orgd1f13702005-09-27 15:02:57 -0700906
907 sky2_write32(hw, SK_REG(port, RX_GMF_CTRL_T), RX_VLAN_STRIP_OFF);
908 sky2_write32(hw, SK_REG(port, TX_GMF_CTRL_T), TX_VLAN_TAG_OFF);
909 if (sky2->vlgrp)
910 sky2->vlgrp->vlan_devices[vid] = NULL;
911
Stephen Hemminger302d1252006-01-17 13:43:20 -0800912 spin_unlock_bh(&sky2->tx_lock);
shemminger@osdl.orgd1f13702005-09-27 15:02:57 -0700913}
914#endif
915
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700916/*
Stephen Hemminger82788c72006-01-17 13:43:10 -0800917 * It appears the hardware has a bug in the FIFO logic that
918 * cause it to hang if the FIFO gets overrun and the receive buffer
919 * is not aligned. ALso alloc_skb() won't align properly if slab
920 * debugging is enabled.
921 */
922static inline struct sk_buff *sky2_alloc_skb(unsigned int size, gfp_t gfp_mask)
923{
924 struct sk_buff *skb;
925
926 skb = alloc_skb(size + RX_SKB_ALIGN, gfp_mask);
927 if (likely(skb)) {
928 unsigned long p = (unsigned long) skb->data;
Stephen Hemminger4a15d562006-04-25 10:58:52 -0700929 skb_reserve(skb, ALIGN(p, RX_SKB_ALIGN) - p);
Stephen Hemminger82788c72006-01-17 13:43:10 -0800930 }
931
932 return skb;
933}
934
935/*
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700936 * Allocate and setup receiver buffer pool.
937 * In case of 64 bit dma, there are 2X as many list elements
938 * available as ring entries
939 * and need to reserve one list element so we don't wrap around.
940 */
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -0700941static int sky2_rx_start(struct sky2_port *sky2)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700942{
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -0700943 struct sky2_hw *hw = sky2->hw;
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -0700944 unsigned rxq = rxqaddr[sky2->port];
945 int i;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700946
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -0700947 sky2->rx_put = sky2->rx_next = 0;
shemminger@osdl.orgaf4ed7e2005-11-30 11:45:21 -0800948 sky2_qset(hw, rxq);
Stephen Hemminger977bdf02006-02-22 11:44:58 -0800949
950 if (hw->chip_id == CHIP_ID_YUKON_EC_U && hw->chip_rev >= 2) {
951 /* MAC Rx RAM Read is controlled by hardware */
952 sky2_write32(hw, Q_ADDR(rxq, Q_F), F_M_RX_RAM_DIS);
953 }
954
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -0700955 sky2_prefetch_init(hw, rxq, sky2->rx_le_map, RX_LE_SIZE - 1);
956
957 rx_set_checksum(sky2);
Stephen Hemminger793b8832005-09-14 16:06:14 -0700958 for (i = 0; i < sky2->rx_pending; i++) {
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700959 struct ring_info *re = sky2->rx_ring + i;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700960
Stephen Hemminger82788c72006-01-17 13:43:10 -0800961 re->skb = sky2_alloc_skb(sky2->rx_bufsize, GFP_KERNEL);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700962 if (!re->skb)
963 goto nomem;
964
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -0700965 re->mapaddr = pci_map_single(hw->pdev, re->skb->data,
Stephen Hemminger734d1862005-12-09 11:35:00 -0800966 sky2->rx_bufsize, PCI_DMA_FROMDEVICE);
967 sky2_rx_add(sky2, re->mapaddr);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700968 }
969
Stephen Hemminger70f1be42006-03-07 11:06:37 -0800970 /* Truncate oversize frames */
971 sky2_write16(hw, SK_REG(sky2->port, RX_GMF_TR_THR), sky2->rx_bufsize - 8);
972 sky2_write32(hw, SK_REG(sky2->port, RX_GMF_CTRL_T), RX_TRUNC_ON);
973
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -0700974 /* Tell chip about available buffers */
975 sky2_write16(hw, Y2_QADDR(rxq, PREF_UNIT_PUT_IDX), sky2->rx_put);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700976 return 0;
977nomem:
978 sky2_rx_clean(sky2);
979 return -ENOMEM;
980}
981
982/* Bring up network interface. */
983static int sky2_up(struct net_device *dev)
984{
985 struct sky2_port *sky2 = netdev_priv(dev);
986 struct sky2_hw *hw = sky2->hw;
987 unsigned port = sky2->port;
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -0800988 u32 ramsize, rxspace, imask;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700989 int err = -ENOMEM;
990
991 if (netif_msg_ifup(sky2))
992 printk(KERN_INFO PFX "%s: enabling interface\n", dev->name);
993
994 /* must be power of 2 */
995 sky2->tx_le = pci_alloc_consistent(hw->pdev,
Stephen Hemminger793b8832005-09-14 16:06:14 -0700996 TX_RING_SIZE *
997 sizeof(struct sky2_tx_le),
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700998 &sky2->tx_le_map);
999 if (!sky2->tx_le)
1000 goto err_out;
1001
Stephen Hemminger6cdbbdf2005-12-09 11:35:01 -08001002 sky2->tx_ring = kcalloc(TX_RING_SIZE, sizeof(struct tx_ring_info),
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001003 GFP_KERNEL);
1004 if (!sky2->tx_ring)
1005 goto err_out;
1006 sky2->tx_prod = sky2->tx_cons = 0;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001007
1008 sky2->rx_le = pci_alloc_consistent(hw->pdev, RX_LE_BYTES,
1009 &sky2->rx_le_map);
1010 if (!sky2->rx_le)
1011 goto err_out;
1012 memset(sky2->rx_le, 0, RX_LE_BYTES);
1013
Stephen Hemminger6cdbbdf2005-12-09 11:35:01 -08001014 sky2->rx_ring = kcalloc(sky2->rx_pending, sizeof(struct ring_info),
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001015 GFP_KERNEL);
1016 if (!sky2->rx_ring)
1017 goto err_out;
1018
1019 sky2_mac_init(hw, port);
1020
Stephen Hemminger1c28f6b2006-01-17 13:43:13 -08001021 /* Determine available ram buffer space (in 4K blocks).
1022 * Note: not sure about the FE setting below yet
1023 */
1024 if (hw->chip_id == CHIP_ID_YUKON_FE)
1025 ramsize = 4;
1026 else
1027 ramsize = sky2_read8(hw, B2_E_0);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001028
Stephen Hemminger1c28f6b2006-01-17 13:43:13 -08001029 /* Give transmitter one third (rounded up) */
1030 rxspace = ramsize - (ramsize + 2) / 3;
1031
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001032 sky2_ramset(hw, rxqaddr[port], 0, rxspace);
Stephen Hemminger1c28f6b2006-01-17 13:43:13 -08001033 sky2_ramset(hw, txqaddr[port], rxspace, ramsize);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001034
Stephen Hemminger793b8832005-09-14 16:06:14 -07001035 /* Make sure SyncQ is disabled */
1036 sky2_write8(hw, RB_ADDR(port == 0 ? Q_XS1 : Q_XS2, RB_CTRL),
1037 RB_RST_SET);
1038
shemminger@osdl.orgaf4ed7e2005-11-30 11:45:21 -08001039 sky2_qset(hw, txqaddr[port]);
shemminger@osdl.org5a5b1ea2005-11-30 11:45:15 -08001040
Stephen Hemminger977bdf02006-02-22 11:44:58 -08001041 /* Set almost empty threshold */
1042 if (hw->chip_id == CHIP_ID_YUKON_EC_U && hw->chip_rev == 1)
1043 sky2_write16(hw, Q_ADDR(txqaddr[port], Q_AL), 0x1a0);
shemminger@osdl.org5a5b1ea2005-11-30 11:45:15 -08001044
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001045 sky2_prefetch_init(hw, txqaddr[port], sky2->tx_le_map,
1046 TX_RING_SIZE - 1);
1047
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -07001048 err = sky2_rx_start(sky2);
1049 if (err)
1050 goto err_out;
1051
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001052 /* Enable interrupts from phy/mac for port */
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08001053 imask = sky2_read32(hw, B0_IMSK);
Stephen Hemmingerf4ea4312006-05-09 14:46:54 -07001054 imask |= portirq_msk[port];
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08001055 sky2_write32(hw, B0_IMSK, imask);
1056
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001057 return 0;
1058
1059err_out:
Stephen Hemminger1b537562005-12-20 15:08:07 -08001060 if (sky2->rx_le) {
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001061 pci_free_consistent(hw->pdev, RX_LE_BYTES,
1062 sky2->rx_le, sky2->rx_le_map);
Stephen Hemminger1b537562005-12-20 15:08:07 -08001063 sky2->rx_le = NULL;
1064 }
1065 if (sky2->tx_le) {
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001066 pci_free_consistent(hw->pdev,
1067 TX_RING_SIZE * sizeof(struct sky2_tx_le),
1068 sky2->tx_le, sky2->tx_le_map);
Stephen Hemminger1b537562005-12-20 15:08:07 -08001069 sky2->tx_le = NULL;
1070 }
1071 kfree(sky2->tx_ring);
1072 kfree(sky2->rx_ring);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001073
Stephen Hemminger1b537562005-12-20 15:08:07 -08001074 sky2->tx_ring = NULL;
1075 sky2->rx_ring = NULL;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001076 return err;
1077}
1078
Stephen Hemminger793b8832005-09-14 16:06:14 -07001079/* Modular subtraction in ring */
1080static inline int tx_dist(unsigned tail, unsigned head)
1081{
Stephen Hemminger129372d2005-12-09 11:34:59 -08001082 return (head - tail) % TX_RING_SIZE;
Stephen Hemminger793b8832005-09-14 16:06:14 -07001083}
1084
1085/* Number of list elements available for next tx */
1086static inline int tx_avail(const struct sky2_port *sky2)
1087{
1088 return sky2->tx_pending - tx_dist(sky2->tx_cons, sky2->tx_prod);
1089}
1090
1091/* Estimate of number of transmit list elements required */
Stephen Hemminger28bd1812006-01-17 13:43:19 -08001092static unsigned tx_le_req(const struct sk_buff *skb)
Stephen Hemminger793b8832005-09-14 16:06:14 -07001093{
1094 unsigned count;
1095
1096 count = sizeof(dma_addr_t) / sizeof(u32);
1097 count += skb_shinfo(skb)->nr_frags * count;
1098
1099 if (skb_shinfo(skb)->tso_size)
1100 ++count;
1101
Stephen Hemminger0e3ff6a2005-12-09 11:35:02 -08001102 if (skb->ip_summed == CHECKSUM_HW)
Stephen Hemminger793b8832005-09-14 16:06:14 -07001103 ++count;
1104
1105 return count;
1106}
1107
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001108/*
Stephen Hemminger793b8832005-09-14 16:06:14 -07001109 * Put one packet in ring for transmit.
1110 * A single packet can generate multiple list elements, and
1111 * the number of ring elements will probably be less than the number
1112 * of list elements used.
Stephen Hemmingerf2e46562005-12-09 11:34:58 -08001113 *
1114 * No BH disabling for tx_lock here (like tg3)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001115 */
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001116static int sky2_xmit_frame(struct sk_buff *skb, struct net_device *dev)
1117{
1118 struct sky2_port *sky2 = netdev_priv(dev);
1119 struct sky2_hw *hw = sky2->hw;
shemminger@osdl.orgd1f13702005-09-27 15:02:57 -07001120 struct sky2_tx_le *le = NULL;
Stephen Hemminger6cdbbdf2005-12-09 11:35:01 -08001121 struct tx_ring_info *re;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001122 unsigned i, len;
Stephen Hemmingerb19666d2006-03-07 11:06:36 -08001123 int avail;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001124 dma_addr_t mapping;
1125 u32 addr64;
1126 u16 mss;
1127 u8 ctrl;
1128
Stephen Hemminger302d1252006-01-17 13:43:20 -08001129 /* No BH disabling for tx_lock here. We are running in BH disabled
1130 * context and TX reclaim runs via poll inside of a software
1131 * interrupt, and no related locks in IRQ processing.
1132 */
Stephen Hemmingerf2e46562005-12-09 11:34:58 -08001133 if (!spin_trylock(&sky2->tx_lock))
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001134 return NETDEV_TX_LOCKED;
1135
Stephen Hemminger793b8832005-09-14 16:06:14 -07001136 if (unlikely(tx_avail(sky2) < tx_le_req(skb))) {
Stephen Hemminger8c463ef2005-12-09 11:35:08 -08001137 /* There is a known but harmless race with lockless tx
1138 * and netif_stop_queue.
1139 */
1140 if (!netif_queue_stopped(dev)) {
1141 netif_stop_queue(dev);
Stephen Hemminger3be92a72006-01-17 13:43:17 -08001142 if (net_ratelimit())
1143 printk(KERN_WARNING PFX "%s: ring full when queue awake!\n",
1144 dev->name);
Stephen Hemminger8c463ef2005-12-09 11:35:08 -08001145 }
Stephen Hemmingerf2e46562005-12-09 11:34:58 -08001146 spin_unlock(&sky2->tx_lock);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001147
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001148 return NETDEV_TX_BUSY;
1149 }
1150
Stephen Hemminger793b8832005-09-14 16:06:14 -07001151 if (unlikely(netif_msg_tx_queued(sky2)))
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001152 printk(KERN_DEBUG "%s: tx queued, slot %u, len %d\n",
1153 dev->name, sky2->tx_prod, skb->len);
1154
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001155 len = skb_headlen(skb);
1156 mapping = pci_map_single(hw->pdev, skb->data, len, PCI_DMA_TODEVICE);
shemminger@osdl.orga018e332005-11-30 11:45:16 -08001157 addr64 = high32(mapping);
Stephen Hemminger793b8832005-09-14 16:06:14 -07001158
1159 re = sky2->tx_ring + sky2->tx_prod;
1160
shemminger@osdl.orga018e332005-11-30 11:45:16 -08001161 /* Send high bits if changed or crosses boundary */
1162 if (addr64 != sky2->tx_addr64 || high32(mapping + len) != sky2->tx_addr64) {
Stephen Hemminger793b8832005-09-14 16:06:14 -07001163 le = get_tx_le(sky2);
1164 le->tx.addr = cpu_to_le32(addr64);
1165 le->ctrl = 0;
1166 le->opcode = OP_ADDR64 | HW_OWNER;
shemminger@osdl.orga018e332005-11-30 11:45:16 -08001167 sky2->tx_addr64 = high32(mapping + len);
Stephen Hemminger793b8832005-09-14 16:06:14 -07001168 }
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001169
1170 /* Check for TCP Segmentation Offload */
1171 mss = skb_shinfo(skb)->tso_size;
Stephen Hemminger793b8832005-09-14 16:06:14 -07001172 if (mss != 0) {
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001173 /* just drop the packet if non-linear expansion fails */
1174 if (skb_header_cloned(skb) &&
1175 pskb_expand_head(skb, 0, 0, GFP_ATOMIC)) {
Stephen Hemminger15240072006-03-23 08:51:38 -08001176 dev_kfree_skb(skb);
Stephen Hemminger793b8832005-09-14 16:06:14 -07001177 goto out_unlock;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001178 }
1179
1180 mss += ((skb->h.th->doff - 5) * 4); /* TCP options */
1181 mss += (skb->nh.iph->ihl * 4) + sizeof(struct tcphdr);
1182 mss += ETH_HLEN;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001183 }
1184
Stephen Hemminger793b8832005-09-14 16:06:14 -07001185 if (mss != sky2->tx_last_mss) {
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001186 le = get_tx_le(sky2);
Stephen Hemminger793b8832005-09-14 16:06:14 -07001187 le->tx.tso.size = cpu_to_le16(mss);
1188 le->tx.tso.rsvd = 0;
1189 le->opcode = OP_LRGLEN | HW_OWNER;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001190 le->ctrl = 0;
Stephen Hemminger793b8832005-09-14 16:06:14 -07001191 sky2->tx_last_mss = mss;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001192 }
1193
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001194 ctrl = 0;
shemminger@osdl.orgd1f13702005-09-27 15:02:57 -07001195#ifdef SKY2_VLAN_TAG_USED
1196 /* Add VLAN tag, can piggyback on LRGLEN or ADDR64 */
1197 if (sky2->vlgrp && vlan_tx_tag_present(skb)) {
1198 if (!le) {
1199 le = get_tx_le(sky2);
1200 le->tx.addr = 0;
1201 le->opcode = OP_VLAN|HW_OWNER;
1202 le->ctrl = 0;
1203 } else
1204 le->opcode |= OP_VLAN;
1205 le->length = cpu_to_be16(vlan_tx_tag_get(skb));
1206 ctrl |= INS_VLAN;
1207 }
1208#endif
1209
1210 /* Handle TCP checksum offload */
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001211 if (skb->ip_summed == CHECKSUM_HW) {
Stephen Hemminger793b8832005-09-14 16:06:14 -07001212 u16 hdr = skb->h.raw - skb->data;
1213 u16 offset = hdr + skb->csum;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001214
1215 ctrl = CALSUM | WR_SUM | INIT_SUM | LOCK_SUM;
1216 if (skb->nh.iph->protocol == IPPROTO_UDP)
1217 ctrl |= UDPTCP;
1218
1219 le = get_tx_le(sky2);
1220 le->tx.csum.start = cpu_to_le16(hdr);
Stephen Hemminger793b8832005-09-14 16:06:14 -07001221 le->tx.csum.offset = cpu_to_le16(offset);
1222 le->length = 0; /* initial checksum value */
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001223 le->ctrl = 1; /* one packet */
Stephen Hemminger793b8832005-09-14 16:06:14 -07001224 le->opcode = OP_TCPLISW | HW_OWNER;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001225 }
1226
1227 le = get_tx_le(sky2);
1228 le->tx.addr = cpu_to_le32((u32) mapping);
1229 le->length = cpu_to_le16(len);
1230 le->ctrl = ctrl;
Stephen Hemminger793b8832005-09-14 16:06:14 -07001231 le->opcode = mss ? (OP_LARGESEND | HW_OWNER) : (OP_PACKET | HW_OWNER);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001232
Stephen Hemminger793b8832005-09-14 16:06:14 -07001233 /* Record the transmit mapping info */
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001234 re->skb = skb;
Stephen Hemminger6cdbbdf2005-12-09 11:35:01 -08001235 pci_unmap_addr_set(re, mapaddr, mapping);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001236
1237 for (i = 0; i < skb_shinfo(skb)->nr_frags; i++) {
1238 skb_frag_t *frag = &skb_shinfo(skb)->frags[i];
Stephen Hemminger6cdbbdf2005-12-09 11:35:01 -08001239 struct tx_ring_info *fre;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001240
1241 mapping = pci_map_page(hw->pdev, frag->page, frag->page_offset,
1242 frag->size, PCI_DMA_TODEVICE);
Stephen Hemmingera0361192006-01-17 13:43:16 -08001243 addr64 = high32(mapping);
Stephen Hemminger793b8832005-09-14 16:06:14 -07001244 if (addr64 != sky2->tx_addr64) {
1245 le = get_tx_le(sky2);
1246 le->tx.addr = cpu_to_le32(addr64);
1247 le->ctrl = 0;
1248 le->opcode = OP_ADDR64 | HW_OWNER;
1249 sky2->tx_addr64 = addr64;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001250 }
1251
1252 le = get_tx_le(sky2);
1253 le->tx.addr = cpu_to_le32((u32) mapping);
1254 le->length = cpu_to_le16(frag->size);
1255 le->ctrl = ctrl;
Stephen Hemminger793b8832005-09-14 16:06:14 -07001256 le->opcode = OP_BUFFER | HW_OWNER;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001257
Stephen Hemminger793b8832005-09-14 16:06:14 -07001258 fre = sky2->tx_ring
1259 + ((re - sky2->tx_ring) + i + 1) % TX_RING_SIZE;
Stephen Hemminger6cdbbdf2005-12-09 11:35:01 -08001260 pci_unmap_addr_set(fre, mapaddr, mapping);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001261 }
Stephen Hemminger6cdbbdf2005-12-09 11:35:01 -08001262
Stephen Hemminger793b8832005-09-14 16:06:14 -07001263 re->idx = sky2->tx_prod;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001264 le->ctrl |= EOP;
1265
Stephen Hemmingerb19666d2006-03-07 11:06:36 -08001266 avail = tx_avail(sky2);
1267 if (mss != 0 || avail < TX_MIN_PENDING) {
1268 le->ctrl |= FRC_STAT;
1269 if (avail <= MAX_SKB_TX_LE)
1270 netif_stop_queue(dev);
1271 }
1272
Stephen Hemminger290d4de2006-03-20 15:48:15 -08001273 sky2_put_idx(hw, txqaddr[sky2->port], sky2->tx_prod);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001274
Stephen Hemminger793b8832005-09-14 16:06:14 -07001275out_unlock:
Stephen Hemmingerf2e46562005-12-09 11:34:58 -08001276 spin_unlock(&sky2->tx_lock);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001277
1278 dev->trans_start = jiffies;
1279 return NETDEV_TX_OK;
1280}
1281
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001282/*
Stephen Hemminger793b8832005-09-14 16:06:14 -07001283 * Free ring elements from starting at tx_cons until "done"
1284 *
1285 * NB: the hardware will tell us about partial completion of multi-part
shemminger@osdl.orgd571b692005-10-26 12:16:09 -07001286 * buffers; these are deferred until completion.
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001287 */
shemminger@osdl.orgd11c13e2005-09-27 15:02:56 -07001288static void sky2_tx_complete(struct sky2_port *sky2, u16 done)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001289{
shemminger@osdl.orgd11c13e2005-09-27 15:02:56 -07001290 struct net_device *dev = sky2->netdev;
Stephen Hemmingeraf2a58a2005-12-09 11:35:04 -08001291 struct pci_dev *pdev = sky2->hw->pdev;
1292 u16 nxt, put;
Stephen Hemminger793b8832005-09-14 16:06:14 -07001293 unsigned i;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001294
Stephen Hemminger0e3ff6a2005-12-09 11:35:02 -08001295 BUG_ON(done >= TX_RING_SIZE);
shemminger@osdl.org22247952005-11-30 11:45:19 -08001296
shemminger@osdl.orgd11c13e2005-09-27 15:02:56 -07001297 if (unlikely(netif_msg_tx_done(sky2)))
shemminger@osdl.orgd571b692005-10-26 12:16:09 -07001298 printk(KERN_DEBUG "%s: tx done, up to %u\n",
shemminger@osdl.orgd11c13e2005-09-27 15:02:56 -07001299 dev->name, done);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001300
Stephen Hemmingeraf2a58a2005-12-09 11:35:04 -08001301 for (put = sky2->tx_cons; put != done; put = nxt) {
1302 struct tx_ring_info *re = sky2->tx_ring + put;
1303 struct sk_buff *skb = re->skb;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001304
Stephen Hemmingerd89e1342006-03-20 15:48:20 -08001305 nxt = re->idx;
Stephen Hemmingeraf2a58a2005-12-09 11:35:04 -08001306 BUG_ON(nxt >= TX_RING_SIZE);
Stephen Hemmingerd70cd512005-12-09 11:35:09 -08001307 prefetch(sky2->tx_ring + nxt);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001308
Stephen Hemminger793b8832005-09-14 16:06:14 -07001309 /* Check for partial status */
Stephen Hemmingeraf2a58a2005-12-09 11:35:04 -08001310 if (tx_dist(put, done) < tx_dist(put, nxt))
1311 break;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001312
Stephen Hemminger793b8832005-09-14 16:06:14 -07001313 skb = re->skb;
Stephen Hemmingeraf2a58a2005-12-09 11:35:04 -08001314 pci_unmap_single(pdev, pci_unmap_addr(re, mapaddr),
Stephen Hemminger734d1862005-12-09 11:35:00 -08001315 skb_headlen(skb), PCI_DMA_TODEVICE);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001316
Stephen Hemminger793b8832005-09-14 16:06:14 -07001317 for (i = 0; i < skb_shinfo(skb)->nr_frags; i++) {
Stephen Hemminger6cdbbdf2005-12-09 11:35:01 -08001318 struct tx_ring_info *fre;
Stephen Hemmingeraf2a58a2005-12-09 11:35:04 -08001319 fre = sky2->tx_ring + (put + i + 1) % TX_RING_SIZE;
1320 pci_unmap_page(pdev, pci_unmap_addr(fre, mapaddr),
Stephen Hemmingerd89e1342006-03-20 15:48:20 -08001321 skb_shinfo(skb)->frags[i].size,
Stephen Hemminger734d1862005-12-09 11:35:00 -08001322 PCI_DMA_TODEVICE);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001323 }
1324
Stephen Hemminger15240072006-03-23 08:51:38 -08001325 dev_kfree_skb(skb);
Stephen Hemminger793b8832005-09-14 16:06:14 -07001326 }
Stephen Hemminger793b8832005-09-14 16:06:14 -07001327
Stephen Hemmingeraf2a58a2005-12-09 11:35:04 -08001328 sky2->tx_cons = put;
Stephen Hemminger8f246642006-03-20 15:48:21 -08001329 if (tx_avail(sky2) > MAX_SKB_TX_LE)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001330 netif_wake_queue(dev);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001331}
1332
1333/* Cleanup all untransmitted buffers, assume transmitter not running */
Stephen Hemminger13b97b72005-12-09 11:35:03 -08001334static void sky2_tx_clean(struct sky2_port *sky2)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001335{
Stephen Hemminger302d1252006-01-17 13:43:20 -08001336 spin_lock_bh(&sky2->tx_lock);
shemminger@osdl.orgd11c13e2005-09-27 15:02:56 -07001337 sky2_tx_complete(sky2, sky2->tx_prod);
Stephen Hemminger302d1252006-01-17 13:43:20 -08001338 spin_unlock_bh(&sky2->tx_lock);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001339}
1340
1341/* Network shutdown */
1342static int sky2_down(struct net_device *dev)
1343{
1344 struct sky2_port *sky2 = netdev_priv(dev);
1345 struct sky2_hw *hw = sky2->hw;
1346 unsigned port = sky2->port;
1347 u16 ctrl;
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08001348 u32 imask;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001349
Stephen Hemminger1b537562005-12-20 15:08:07 -08001350 /* Never really got started! */
1351 if (!sky2->tx_le)
1352 return 0;
1353
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001354 if (netif_msg_ifdown(sky2))
1355 printk(KERN_INFO PFX "%s: disabling interface\n", dev->name);
1356
shemminger@osdl.org018d1c62005-11-30 11:45:18 -08001357 /* Stop more packets from being queued */
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001358 netif_stop_queue(dev);
1359
Stephen Hemminger793b8832005-09-14 16:06:14 -07001360 sky2_phy_reset(hw, port);
1361
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001362 /* Stop transmitter */
1363 sky2_write32(hw, Q_ADDR(txqaddr[port], Q_CSR), BMU_STOP);
1364 sky2_read32(hw, Q_ADDR(txqaddr[port], Q_CSR));
1365
1366 sky2_write32(hw, RB_ADDR(txqaddr[port], RB_CTRL),
Stephen Hemminger793b8832005-09-14 16:06:14 -07001367 RB_RST_SET | RB_DIS_OP_MD);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001368
1369 ctrl = gma_read16(hw, port, GM_GP_CTRL);
Stephen Hemminger793b8832005-09-14 16:06:14 -07001370 ctrl &= ~(GM_GPCR_TX_ENA | GM_GPCR_RX_ENA);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001371 gma_write16(hw, port, GM_GP_CTRL, ctrl);
1372
1373 sky2_write8(hw, SK_REG(port, GPHY_CTRL), GPC_RST_SET);
1374
1375 /* Workaround shared GMAC reset */
Stephen Hemminger793b8832005-09-14 16:06:14 -07001376 if (!(hw->chip_id == CHIP_ID_YUKON_XL && hw->chip_rev == 0
1377 && port == 0 && hw->dev[1] && netif_running(hw->dev[1])))
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001378 sky2_write8(hw, SK_REG(port, GMAC_CTRL), GMC_RST_SET);
1379
1380 /* Disable Force Sync bit and Enable Alloc bit */
1381 sky2_write8(hw, SK_REG(port, TXA_CTRL),
1382 TXA_DIS_FSYNC | TXA_DIS_ALLOC | TXA_STOP_RC);
1383
1384 /* Stop Interval Timer and Limit Counter of Tx Arbiter */
1385 sky2_write32(hw, SK_REG(port, TXA_ITI_INI), 0L);
1386 sky2_write32(hw, SK_REG(port, TXA_LIM_INI), 0L);
1387
1388 /* Reset the PCI FIFO of the async Tx queue */
Stephen Hemminger793b8832005-09-14 16:06:14 -07001389 sky2_write32(hw, Q_ADDR(txqaddr[port], Q_CSR),
1390 BMU_RST_SET | BMU_FIFO_RST);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001391
1392 /* Reset the Tx prefetch units */
1393 sky2_write32(hw, Y2_QADDR(txqaddr[port], PREF_UNIT_CTRL),
1394 PREF_UNIT_RST_SET);
1395
1396 sky2_write32(hw, RB_ADDR(txqaddr[port], RB_CTRL), RB_RST_SET);
1397
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -07001398 sky2_rx_stop(sky2);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001399
1400 sky2_write8(hw, SK_REG(port, RX_GMF_CTRL_T), GMF_RST_SET);
1401 sky2_write8(hw, SK_REG(port, TX_GMF_CTRL_T), GMF_RST_SET);
1402
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08001403 /* Disable port IRQ */
1404 imask = sky2_read32(hw, B0_IMSK);
Stephen Hemmingerf4ea4312006-05-09 14:46:54 -07001405 imask &= ~portirq_msk[port];
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08001406 sky2_write32(hw, B0_IMSK, imask);
1407
shemminger@osdl.orgd571b692005-10-26 12:16:09 -07001408 /* turn off LED's */
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001409 sky2_write16(hw, B0_Y2LED, LED_STAT_OFF);
1410
shemminger@osdl.org018d1c62005-11-30 11:45:18 -08001411 synchronize_irq(hw->pdev->irq);
1412
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001413 sky2_tx_clean(sky2);
1414 sky2_rx_clean(sky2);
1415
1416 pci_free_consistent(hw->pdev, RX_LE_BYTES,
1417 sky2->rx_le, sky2->rx_le_map);
1418 kfree(sky2->rx_ring);
1419
1420 pci_free_consistent(hw->pdev,
1421 TX_RING_SIZE * sizeof(struct sky2_tx_le),
1422 sky2->tx_le, sky2->tx_le_map);
1423 kfree(sky2->tx_ring);
1424
Stephen Hemminger1b537562005-12-20 15:08:07 -08001425 sky2->tx_le = NULL;
1426 sky2->rx_le = NULL;
1427
1428 sky2->rx_ring = NULL;
1429 sky2->tx_ring = NULL;
1430
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001431 return 0;
1432}
1433
1434static u16 sky2_phy_speed(const struct sky2_hw *hw, u16 aux)
1435{
Stephen Hemminger793b8832005-09-14 16:06:14 -07001436 if (!hw->copper)
1437 return SPEED_1000;
1438
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001439 if (hw->chip_id == CHIP_ID_YUKON_FE)
1440 return (aux & PHY_M_PS_SPEED_100) ? SPEED_100 : SPEED_10;
1441
1442 switch (aux & PHY_M_PS_SPEED_MSK) {
1443 case PHY_M_PS_SPEED_1000:
1444 return SPEED_1000;
1445 case PHY_M_PS_SPEED_100:
1446 return SPEED_100;
1447 default:
1448 return SPEED_10;
1449 }
1450}
1451
1452static void sky2_link_up(struct sky2_port *sky2)
1453{
1454 struct sky2_hw *hw = sky2->hw;
1455 unsigned port = sky2->port;
1456 u16 reg;
1457
1458 /* Enable Transmit FIFO Underrun */
Stephen Hemminger793b8832005-09-14 16:06:14 -07001459 sky2_write8(hw, SK_REG(port, GMAC_IRQ_MSK), GMAC_DEF_MSK);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001460
1461 reg = gma_read16(hw, port, GM_GP_CTRL);
Stephen Hemminger6f4c56b2006-02-10 15:58:59 -08001462 if (sky2->autoneg == AUTONEG_DISABLE) {
1463 reg |= GM_GPCR_AU_ALL_DIS;
1464
1465 /* Is write/read necessary? Copied from sky2_mac_init */
1466 gma_write16(hw, port, GM_GP_CTRL, reg);
1467 gma_read16(hw, port, GM_GP_CTRL);
1468
1469 switch (sky2->speed) {
1470 case SPEED_1000:
1471 reg &= ~GM_GPCR_SPEED_100;
1472 reg |= GM_GPCR_SPEED_1000;
1473 break;
1474 case SPEED_100:
1475 reg &= ~GM_GPCR_SPEED_1000;
1476 reg |= GM_GPCR_SPEED_100;
1477 break;
1478 case SPEED_10:
1479 reg &= ~(GM_GPCR_SPEED_1000 | GM_GPCR_SPEED_100);
1480 break;
1481 }
1482 } else
1483 reg &= ~GM_GPCR_AU_ALL_DIS;
1484
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001485 if (sky2->duplex == DUPLEX_FULL || sky2->autoneg == AUTONEG_ENABLE)
1486 reg |= GM_GPCR_DUP_FULL;
1487
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001488 /* enable Rx/Tx */
1489 reg |= GM_GPCR_RX_ENA | GM_GPCR_TX_ENA;
1490 gma_write16(hw, port, GM_GP_CTRL, reg);
1491 gma_read16(hw, port, GM_GP_CTRL);
1492
1493 gm_phy_write(hw, port, PHY_MARV_INT_MASK, PHY_M_DEF_MSK);
1494
1495 netif_carrier_on(sky2->netdev);
1496 netif_wake_queue(sky2->netdev);
1497
1498 /* Turn on link LED */
Stephen Hemminger793b8832005-09-14 16:06:14 -07001499 sky2_write8(hw, SK_REG(port, LNK_LED_REG),
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001500 LINKLED_ON | LINKLED_BLINK_OFF | LINKLED_LINKSYNC_OFF);
1501
Stephen Hemminger793b8832005-09-14 16:06:14 -07001502 if (hw->chip_id == CHIP_ID_YUKON_XL) {
1503 u16 pg = gm_phy_read(hw, port, PHY_MARV_EXT_ADR);
1504
1505 gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 3);
1506 gm_phy_write(hw, port, PHY_MARV_PHY_CTRL, PHY_M_LEDC_LOS_CTRL(1) | /* LINK/ACT */
1507 PHY_M_LEDC_INIT_CTRL(sky2->speed ==
1508 SPEED_10 ? 7 : 0) |
1509 PHY_M_LEDC_STA1_CTRL(sky2->speed ==
1510 SPEED_100 ? 7 : 0) |
1511 PHY_M_LEDC_STA0_CTRL(sky2->speed ==
1512 SPEED_1000 ? 7 : 0));
1513 gm_phy_write(hw, port, PHY_MARV_EXT_ADR, pg);
1514 }
1515
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001516 if (netif_msg_link(sky2))
1517 printk(KERN_INFO PFX
shemminger@osdl.orgd571b692005-10-26 12:16:09 -07001518 "%s: Link is up at %d Mbps, %s duplex, flow control %s\n",
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001519 sky2->netdev->name, sky2->speed,
1520 sky2->duplex == DUPLEX_FULL ? "full" : "half",
1521 (sky2->tx_pause && sky2->rx_pause) ? "both" :
Stephen Hemminger793b8832005-09-14 16:06:14 -07001522 sky2->tx_pause ? "tx" : sky2->rx_pause ? "rx" : "none");
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001523}
1524
1525static void sky2_link_down(struct sky2_port *sky2)
1526{
1527 struct sky2_hw *hw = sky2->hw;
1528 unsigned port = sky2->port;
1529 u16 reg;
1530
1531 gm_phy_write(hw, port, PHY_MARV_INT_MASK, 0);
1532
1533 reg = gma_read16(hw, port, GM_GP_CTRL);
1534 reg &= ~(GM_GPCR_RX_ENA | GM_GPCR_TX_ENA);
1535 gma_write16(hw, port, GM_GP_CTRL, reg);
1536 gma_read16(hw, port, GM_GP_CTRL); /* PCI post */
1537
1538 if (sky2->rx_pause && !sky2->tx_pause) {
1539 /* restore Asymmetric Pause bit */
1540 gm_phy_write(hw, port, PHY_MARV_AUNE_ADV,
Stephen Hemminger793b8832005-09-14 16:06:14 -07001541 gm_phy_read(hw, port, PHY_MARV_AUNE_ADV)
1542 | PHY_M_AN_ASP);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001543 }
1544
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001545 netif_carrier_off(sky2->netdev);
1546 netif_stop_queue(sky2->netdev);
1547
1548 /* Turn on link LED */
1549 sky2_write8(hw, SK_REG(port, LNK_LED_REG), LINKLED_OFF);
1550
1551 if (netif_msg_link(sky2))
1552 printk(KERN_INFO PFX "%s: Link is down.\n", sky2->netdev->name);
1553 sky2_phy_init(hw, port);
1554}
1555
Stephen Hemminger793b8832005-09-14 16:06:14 -07001556static int sky2_autoneg_done(struct sky2_port *sky2, u16 aux)
1557{
1558 struct sky2_hw *hw = sky2->hw;
1559 unsigned port = sky2->port;
1560 u16 lpa;
1561
1562 lpa = gm_phy_read(hw, port, PHY_MARV_AUNE_LP);
1563
1564 if (lpa & PHY_M_AN_RF) {
1565 printk(KERN_ERR PFX "%s: remote fault", sky2->netdev->name);
1566 return -1;
1567 }
1568
1569 if (hw->chip_id != CHIP_ID_YUKON_FE &&
1570 gm_phy_read(hw, port, PHY_MARV_1000T_STAT) & PHY_B_1000S_MSF) {
1571 printk(KERN_ERR PFX "%s: master/slave fault",
1572 sky2->netdev->name);
1573 return -1;
1574 }
1575
1576 if (!(aux & PHY_M_PS_SPDUP_RES)) {
1577 printk(KERN_ERR PFX "%s: speed/duplex mismatch",
1578 sky2->netdev->name);
1579 return -1;
1580 }
1581
1582 sky2->duplex = (aux & PHY_M_PS_FULL_DUP) ? DUPLEX_FULL : DUPLEX_HALF;
1583
1584 sky2->speed = sky2_phy_speed(hw, aux);
1585
1586 /* Pause bits are offset (9..8) */
1587 if (hw->chip_id == CHIP_ID_YUKON_XL)
1588 aux >>= 6;
1589
1590 sky2->rx_pause = (aux & PHY_M_PS_RX_P_EN) != 0;
1591 sky2->tx_pause = (aux & PHY_M_PS_TX_P_EN) != 0;
1592
1593 if ((sky2->tx_pause || sky2->rx_pause)
1594 && !(sky2->speed < SPEED_1000 && sky2->duplex == DUPLEX_HALF))
1595 sky2_write8(hw, SK_REG(port, GMAC_CTRL), GMC_PAUSE_ON);
1596 else
1597 sky2_write8(hw, SK_REG(port, GMAC_CTRL), GMC_PAUSE_OFF);
1598
1599 return 0;
1600}
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001601
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08001602/* Interrupt from PHY */
1603static void sky2_phy_intr(struct sky2_hw *hw, unsigned port)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001604{
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08001605 struct net_device *dev = hw->dev[port];
1606 struct sky2_port *sky2 = netdev_priv(dev);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001607 u16 istatus, phystat;
1608
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08001609 spin_lock(&sky2->phy_lock);
1610 istatus = gm_phy_read(hw, port, PHY_MARV_INT_STAT);
1611 phystat = gm_phy_read(hw, port, PHY_MARV_PHY_STAT);
1612
1613 if (!netif_running(dev))
1614 goto out;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001615
1616 if (netif_msg_intr(sky2))
1617 printk(KERN_INFO PFX "%s: phy interrupt status 0x%x 0x%x\n",
1618 sky2->netdev->name, istatus, phystat);
1619
1620 if (istatus & PHY_M_IS_AN_COMPL) {
Stephen Hemminger793b8832005-09-14 16:06:14 -07001621 if (sky2_autoneg_done(sky2, phystat) == 0)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001622 sky2_link_up(sky2);
Stephen Hemminger793b8832005-09-14 16:06:14 -07001623 goto out;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001624 }
1625
Stephen Hemminger793b8832005-09-14 16:06:14 -07001626 if (istatus & PHY_M_IS_LSP_CHANGE)
1627 sky2->speed = sky2_phy_speed(hw, phystat);
1628
1629 if (istatus & PHY_M_IS_DUP_CHANGE)
1630 sky2->duplex =
1631 (phystat & PHY_M_PS_FULL_DUP) ? DUPLEX_FULL : DUPLEX_HALF;
1632
1633 if (istatus & PHY_M_IS_LST_CHANGE) {
1634 if (phystat & PHY_M_PS_LINK_UP)
1635 sky2_link_up(sky2);
1636 else
1637 sky2_link_down(sky2);
1638 }
1639out:
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08001640 spin_unlock(&sky2->phy_lock);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001641}
1642
Stephen Hemminger302d1252006-01-17 13:43:20 -08001643
1644/* Transmit timeout is only called if we are running, carries is up
1645 * and tx queue is full (stopped).
1646 */
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001647static void sky2_tx_timeout(struct net_device *dev)
1648{
1649 struct sky2_port *sky2 = netdev_priv(dev);
Stephen Hemminger8cc048e2005-12-09 11:35:07 -08001650 struct sky2_hw *hw = sky2->hw;
1651 unsigned txq = txqaddr[sky2->port];
Stephen Hemminger8f246642006-03-20 15:48:21 -08001652 u16 report, done;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001653
1654 if (netif_msg_timer(sky2))
1655 printk(KERN_ERR PFX "%s: tx timeout\n", dev->name);
1656
Stephen Hemminger8f246642006-03-20 15:48:21 -08001657 report = sky2_read16(hw, sky2->port == 0 ? STAT_TXA1_RIDX : STAT_TXA2_RIDX);
1658 done = sky2_read16(hw, Q_ADDR(txq, Q_DONE));
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001659
Stephen Hemminger8f246642006-03-20 15:48:21 -08001660 printk(KERN_DEBUG PFX "%s: transmit ring %u .. %u report=%u done=%u\n",
1661 dev->name,
1662 sky2->tx_cons, sky2->tx_prod, report, done);
Stephen Hemminger8cc048e2005-12-09 11:35:07 -08001663
Stephen Hemminger8f246642006-03-20 15:48:21 -08001664 if (report != done) {
1665 printk(KERN_INFO PFX "status burst pending (irq moderation?)\n");
1666
1667 sky2_write8(hw, STAT_TX_TIMER_CTRL, TIM_STOP);
1668 sky2_write8(hw, STAT_TX_TIMER_CTRL, TIM_START);
1669 } else if (report != sky2->tx_cons) {
1670 printk(KERN_INFO PFX "status report lost?\n");
1671
1672 spin_lock_bh(&sky2->tx_lock);
1673 sky2_tx_complete(sky2, report);
1674 spin_unlock_bh(&sky2->tx_lock);
1675 } else {
1676 printk(KERN_INFO PFX "hardware hung? flushing\n");
1677
1678 sky2_write32(hw, Q_ADDR(txq, Q_CSR), BMU_STOP);
1679 sky2_write32(hw, Y2_QADDR(txq, PREF_UNIT_CTRL), PREF_UNIT_RST_SET);
1680
1681 sky2_tx_clean(sky2);
1682
1683 sky2_qset(hw, txq);
1684 sky2_prefetch_init(hw, txq, sky2->tx_le_map, TX_RING_SIZE - 1);
1685 }
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001686}
1687
Stephen Hemminger734d1862005-12-09 11:35:00 -08001688
Stephen Hemminger70f1be42006-03-07 11:06:37 -08001689/* Want receive buffer size to be multiple of 64 bits
1690 * and incl room for vlan and truncation
1691 */
Stephen Hemminger734d1862005-12-09 11:35:00 -08001692static inline unsigned sky2_buf_size(int mtu)
1693{
Stephen Hemminger4a15d562006-04-25 10:58:52 -07001694 return ALIGN(mtu + ETH_HLEN + VLAN_HLEN, 8) + 8;
Stephen Hemminger734d1862005-12-09 11:35:00 -08001695}
1696
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001697static int sky2_change_mtu(struct net_device *dev, int new_mtu)
1698{
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -07001699 struct sky2_port *sky2 = netdev_priv(dev);
1700 struct sky2_hw *hw = sky2->hw;
1701 int err;
1702 u16 ctl, mode;
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08001703 u32 imask;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001704
1705 if (new_mtu < ETH_ZLEN || new_mtu > ETH_JUMBO_MTU)
1706 return -EINVAL;
1707
shemminger@osdl.org5a5b1ea2005-11-30 11:45:15 -08001708 if (hw->chip_id == CHIP_ID_YUKON_EC_U && new_mtu > ETH_DATA_LEN)
1709 return -EINVAL;
1710
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -07001711 if (!netif_running(dev)) {
1712 dev->mtu = new_mtu;
1713 return 0;
1714 }
1715
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08001716 imask = sky2_read32(hw, B0_IMSK);
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -07001717 sky2_write32(hw, B0_IMSK, 0);
1718
shemminger@osdl.org018d1c62005-11-30 11:45:18 -08001719 dev->trans_start = jiffies; /* prevent tx timeout */
1720 netif_stop_queue(dev);
1721 netif_poll_disable(hw->dev[0]);
1722
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08001723 synchronize_irq(hw->pdev->irq);
1724
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -07001725 ctl = gma_read16(hw, sky2->port, GM_GP_CTRL);
1726 gma_write16(hw, sky2->port, GM_GP_CTRL, ctl & ~GM_GPCR_RX_ENA);
1727 sky2_rx_stop(sky2);
1728 sky2_rx_clean(sky2);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001729
1730 dev->mtu = new_mtu;
Stephen Hemminger734d1862005-12-09 11:35:00 -08001731 sky2->rx_bufsize = sky2_buf_size(new_mtu);
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -07001732 mode = DATA_BLIND_VAL(DATA_BLIND_DEF) |
1733 GM_SMOD_VLAN_ENA | IPG_DATA_VAL(IPG_DATA_DEF);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001734
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -07001735 if (dev->mtu > ETH_DATA_LEN)
1736 mode |= GM_SMOD_JUMBO_ENA;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001737
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -07001738 gma_write16(hw, sky2->port, GM_SERIAL_MODE, mode);
1739
1740 sky2_write8(hw, RB_ADDR(rxqaddr[sky2->port], RB_CTRL), RB_ENA_OP_MD);
1741
1742 err = sky2_rx_start(sky2);
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08001743 sky2_write32(hw, B0_IMSK, imask);
shemminger@osdl.org018d1c62005-11-30 11:45:18 -08001744
Stephen Hemminger1b537562005-12-20 15:08:07 -08001745 if (err)
1746 dev_close(dev);
1747 else {
1748 gma_write16(hw, sky2->port, GM_GP_CTRL, ctl);
1749
1750 netif_poll_enable(hw->dev[0]);
1751 netif_wake_queue(dev);
1752 }
1753
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001754 return err;
1755}
1756
1757/*
1758 * Receive one packet.
1759 * For small packets or errors, just reuse existing skb.
shemminger@osdl.orgd571b692005-10-26 12:16:09 -07001760 * For larger packets, get new buffer.
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001761 */
shemminger@osdl.orgd11c13e2005-09-27 15:02:56 -07001762static struct sk_buff *sky2_receive(struct sky2_port *sky2,
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001763 u16 length, u32 status)
1764{
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001765 struct ring_info *re = sky2->rx_ring + sky2->rx_next;
Stephen Hemminger79e57d32005-09-19 15:42:33 -07001766 struct sk_buff *skb = NULL;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001767
1768 if (unlikely(netif_msg_rx_status(sky2)))
1769 printk(KERN_DEBUG PFX "%s: rx slot %u status 0x%x len %d\n",
shemminger@osdl.orgd11c13e2005-09-27 15:02:56 -07001770 sky2->netdev->name, sky2->rx_next, status, length);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001771
Stephen Hemminger793b8832005-09-14 16:06:14 -07001772 sky2->rx_next = (sky2->rx_next + 1) % sky2->rx_pending;
Stephen Hemmingerd70cd512005-12-09 11:35:09 -08001773 prefetch(sky2->rx_ring + sky2->rx_next);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001774
shemminger@osdl.org42eeea02005-11-30 11:45:13 -08001775 if (status & GMR_FS_ANY_ERR)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001776 goto error;
1777
shemminger@osdl.org42eeea02005-11-30 11:45:13 -08001778 if (!(status & GMR_FS_RX_OK))
1779 goto resubmit;
1780
Stephen Hemminger70f1be42006-03-07 11:06:37 -08001781 if (length > sky2->netdev->mtu + ETH_HLEN)
Stephen Hemminger6e15b712005-12-20 15:08:09 -08001782 goto oversize;
1783
Stephen Hemmingerbdb5c582005-12-09 11:34:55 -08001784 if (length < copybreak) {
Stephen Hemminger79e57d32005-09-19 15:42:33 -07001785 skb = alloc_skb(length + 2, GFP_ATOMIC);
1786 if (!skb)
Stephen Hemminger793b8832005-09-14 16:06:14 -07001787 goto resubmit;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001788
Stephen Hemminger79e57d32005-09-19 15:42:33 -07001789 skb_reserve(skb, 2);
Stephen Hemminger793b8832005-09-14 16:06:14 -07001790 pci_dma_sync_single_for_cpu(sky2->hw->pdev, re->mapaddr,
1791 length, PCI_DMA_FROMDEVICE);
Stephen Hemminger79e57d32005-09-19 15:42:33 -07001792 memcpy(skb->data, re->skb->data, length);
shemminger@osdl.orgd11c13e2005-09-27 15:02:56 -07001793 skb->ip_summed = re->skb->ip_summed;
1794 skb->csum = re->skb->csum;
Stephen Hemminger793b8832005-09-14 16:06:14 -07001795 pci_dma_sync_single_for_device(sky2->hw->pdev, re->mapaddr,
1796 length, PCI_DMA_FROMDEVICE);
Stephen Hemminger793b8832005-09-14 16:06:14 -07001797 } else {
Stephen Hemminger79e57d32005-09-19 15:42:33 -07001798 struct sk_buff *nskb;
1799
Stephen Hemminger82788c72006-01-17 13:43:10 -08001800 nskb = sky2_alloc_skb(sky2->rx_bufsize, GFP_ATOMIC);
Stephen Hemminger793b8832005-09-14 16:06:14 -07001801 if (!nskb)
1802 goto resubmit;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001803
Stephen Hemminger793b8832005-09-14 16:06:14 -07001804 skb = re->skb;
Stephen Hemminger79e57d32005-09-19 15:42:33 -07001805 re->skb = nskb;
Stephen Hemminger793b8832005-09-14 16:06:14 -07001806 pci_unmap_single(sky2->hw->pdev, re->mapaddr,
Stephen Hemminger734d1862005-12-09 11:35:00 -08001807 sky2->rx_bufsize, PCI_DMA_FROMDEVICE);
Stephen Hemminger793b8832005-09-14 16:06:14 -07001808 prefetch(skb->data);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001809
Stephen Hemminger793b8832005-09-14 16:06:14 -07001810 re->mapaddr = pci_map_single(sky2->hw->pdev, nskb->data,
Stephen Hemminger734d1862005-12-09 11:35:00 -08001811 sky2->rx_bufsize, PCI_DMA_FROMDEVICE);
Stephen Hemminger793b8832005-09-14 16:06:14 -07001812 }
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001813
Stephen Hemminger79e57d32005-09-19 15:42:33 -07001814 skb_put(skb, length);
Stephen Hemminger793b8832005-09-14 16:06:14 -07001815resubmit:
shemminger@osdl.orgd11c13e2005-09-27 15:02:56 -07001816 re->skb->ip_summed = CHECKSUM_NONE;
Stephen Hemminger734d1862005-12-09 11:35:00 -08001817 sky2_rx_add(sky2, re->mapaddr);
Stephen Hemminger79e57d32005-09-19 15:42:33 -07001818
shemminger@osdl.orgbea86102005-10-26 12:16:10 -07001819 /* Tell receiver about new buffers. */
Stephen Hemminger290d4de2006-03-20 15:48:15 -08001820 sky2_put_idx(sky2->hw, rxqaddr[sky2->port], sky2->rx_put);
shemminger@osdl.orgbea86102005-10-26 12:16:10 -07001821
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001822 return skb;
1823
Stephen Hemminger6e15b712005-12-20 15:08:09 -08001824oversize:
1825 ++sky2->net_stats.rx_over_errors;
1826 goto resubmit;
1827
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001828error:
Stephen Hemminger6e15b712005-12-20 15:08:09 -08001829 ++sky2->net_stats.rx_errors;
1830
Stephen Hemminger3be92a72006-01-17 13:43:17 -08001831 if (netif_msg_rx_err(sky2) && net_ratelimit())
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001832 printk(KERN_INFO PFX "%s: rx error, status 0x%x length %d\n",
1833 sky2->netdev->name, status, length);
Stephen Hemminger793b8832005-09-14 16:06:14 -07001834
1835 if (status & (GMR_FS_LONG_ERR | GMR_FS_UN_SIZE))
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001836 sky2->net_stats.rx_length_errors++;
1837 if (status & GMR_FS_FRAGMENT)
1838 sky2->net_stats.rx_frame_errors++;
1839 if (status & GMR_FS_CRC_ERR)
1840 sky2->net_stats.rx_crc_errors++;
Stephen Hemminger793b8832005-09-14 16:06:14 -07001841 if (status & GMR_FS_RX_FF_OV)
1842 sky2->net_stats.rx_fifo_errors++;
Stephen Hemminger79e57d32005-09-19 15:42:33 -07001843
Stephen Hemminger793b8832005-09-14 16:06:14 -07001844 goto resubmit;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001845}
1846
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08001847/* Transmit complete */
1848static inline void sky2_tx_done(struct net_device *dev, u16 last)
Stephen Hemminger13b97b72005-12-09 11:35:03 -08001849{
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08001850 struct sky2_port *sky2 = netdev_priv(dev);
Stephen Hemminger302d1252006-01-17 13:43:20 -08001851
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08001852 if (netif_running(dev)) {
1853 spin_lock(&sky2->tx_lock);
1854 sky2_tx_complete(sky2, last);
1855 spin_unlock(&sky2->tx_lock);
shemminger@osdl.org22247952005-11-30 11:45:19 -08001856 }
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001857}
1858
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08001859/* Process status response ring */
1860static int sky2_status_intr(struct sky2_hw *hw, int to_do)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001861{
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08001862 int work_done = 0;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001863
Stephen Hemmingeraf2a58a2005-12-09 11:35:04 -08001864 rmb();
shemminger@osdl.orgbea86102005-10-26 12:16:10 -07001865
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08001866 for(;;) {
shemminger@osdl.org13210ce2005-11-30 11:45:14 -08001867 struct sky2_status_le *le = hw->st_le + hw->st_idx;
1868 struct net_device *dev;
shemminger@osdl.orgd11c13e2005-09-27 15:02:56 -07001869 struct sky2_port *sky2;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001870 struct sk_buff *skb;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001871 u32 status;
1872 u16 length;
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08001873 u8 link, opcode;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001874
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08001875 opcode = le->opcode;
1876 if (!opcode)
1877 break;
1878 opcode &= ~HW_OWNER;
1879
shemminger@osdl.orgbea86102005-10-26 12:16:10 -07001880 hw->st_idx = (hw->st_idx + 1) % STATUS_RING_SIZE;
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08001881 le->opcode = 0;
shemminger@osdl.orgbea86102005-10-26 12:16:10 -07001882
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08001883 link = le->link;
1884 BUG_ON(link >= 2);
1885 dev = hw->dev[link];
shemminger@osdl.org13210ce2005-11-30 11:45:14 -08001886
1887 sky2 = netdev_priv(dev);
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08001888 length = le->length;
1889 status = le->status;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001890
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08001891 switch (opcode) {
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001892 case OP_RXSTAT:
shemminger@osdl.orgd11c13e2005-09-27 15:02:56 -07001893 skb = sky2_receive(sky2, length, status);
shemminger@osdl.orgd1f13702005-09-27 15:02:57 -07001894 if (!skb)
1895 break;
shemminger@osdl.org13210ce2005-11-30 11:45:14 -08001896
1897 skb->dev = dev;
1898 skb->protocol = eth_type_trans(skb, dev);
1899 dev->last_rx = jiffies;
1900
shemminger@osdl.orgd1f13702005-09-27 15:02:57 -07001901#ifdef SKY2_VLAN_TAG_USED
1902 if (sky2->vlgrp && (status & GMR_FS_VLAN)) {
1903 vlan_hwaccel_receive_skb(skb,
1904 sky2->vlgrp,
1905 be16_to_cpu(sky2->rx_tag));
1906 } else
1907#endif
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001908 netif_receive_skb(skb);
shemminger@osdl.org13210ce2005-11-30 11:45:14 -08001909
1910 if (++work_done >= to_do)
1911 goto exit_loop;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001912 break;
1913
shemminger@osdl.orgd1f13702005-09-27 15:02:57 -07001914#ifdef SKY2_VLAN_TAG_USED
1915 case OP_RXVLAN:
1916 sky2->rx_tag = length;
1917 break;
1918
1919 case OP_RXCHKSVLAN:
1920 sky2->rx_tag = length;
1921 /* fall through */
1922#endif
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001923 case OP_RXCHKS:
shemminger@osdl.orgd11c13e2005-09-27 15:02:56 -07001924 skb = sky2->rx_ring[sky2->rx_next].skb;
1925 skb->ip_summed = CHECKSUM_HW;
1926 skb->csum = le16_to_cpu(status);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001927 break;
1928
1929 case OP_TXINDEXLE:
Stephen Hemminger13b97b72005-12-09 11:35:03 -08001930 /* TX index reports status for both ports */
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08001931 sky2_tx_done(hw->dev[0], status & 0xffff);
1932 if (hw->dev[1])
1933 sky2_tx_done(hw->dev[1],
1934 ((status >> 24) & 0xff)
1935 | (u16)(length & 0xf) << 8);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001936 break;
1937
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001938 default:
1939 if (net_ratelimit())
Stephen Hemminger793b8832005-09-14 16:06:14 -07001940 printk(KERN_WARNING PFX
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08001941 "unknown status opcode 0x%x\n", opcode);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001942 break;
1943 }
shemminger@osdl.org13210ce2005-11-30 11:45:14 -08001944 }
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001945
shemminger@osdl.org13210ce2005-11-30 11:45:14 -08001946exit_loop:
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08001947 return work_done;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001948}
1949
1950static void sky2_hw_error(struct sky2_hw *hw, unsigned port, u32 status)
1951{
1952 struct net_device *dev = hw->dev[port];
1953
Stephen Hemminger3be92a72006-01-17 13:43:17 -08001954 if (net_ratelimit())
1955 printk(KERN_INFO PFX "%s: hw error interrupt status 0x%x\n",
1956 dev->name, status);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001957
1958 if (status & Y2_IS_PAR_RD1) {
Stephen Hemminger3be92a72006-01-17 13:43:17 -08001959 if (net_ratelimit())
1960 printk(KERN_ERR PFX "%s: ram data read parity error\n",
1961 dev->name);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001962 /* Clear IRQ */
1963 sky2_write16(hw, RAM_BUFFER(port, B3_RI_CTRL), RI_CLR_RD_PERR);
1964 }
1965
1966 if (status & Y2_IS_PAR_WR1) {
Stephen Hemminger3be92a72006-01-17 13:43:17 -08001967 if (net_ratelimit())
1968 printk(KERN_ERR PFX "%s: ram data write parity error\n",
1969 dev->name);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001970
1971 sky2_write16(hw, RAM_BUFFER(port, B3_RI_CTRL), RI_CLR_WR_PERR);
1972 }
1973
1974 if (status & Y2_IS_PAR_MAC1) {
Stephen Hemminger3be92a72006-01-17 13:43:17 -08001975 if (net_ratelimit())
1976 printk(KERN_ERR PFX "%s: MAC parity error\n", dev->name);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001977 sky2_write8(hw, SK_REG(port, TX_GMF_CTRL_T), GMF_CLI_TX_PE);
1978 }
1979
1980 if (status & Y2_IS_PAR_RX1) {
Stephen Hemminger3be92a72006-01-17 13:43:17 -08001981 if (net_ratelimit())
1982 printk(KERN_ERR PFX "%s: RX parity error\n", dev->name);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001983 sky2_write32(hw, Q_ADDR(rxqaddr[port], Q_CSR), BMU_CLR_IRQ_PAR);
1984 }
1985
1986 if (status & Y2_IS_TCP_TXA1) {
Stephen Hemminger3be92a72006-01-17 13:43:17 -08001987 if (net_ratelimit())
1988 printk(KERN_ERR PFX "%s: TCP segmentation error\n",
1989 dev->name);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001990 sky2_write32(hw, Q_ADDR(txqaddr[port], Q_CSR), BMU_CLR_IRQ_TCP);
1991 }
1992}
1993
1994static void sky2_hw_intr(struct sky2_hw *hw)
1995{
1996 u32 status = sky2_read32(hw, B0_HWE_ISRC);
1997
Stephen Hemminger793b8832005-09-14 16:06:14 -07001998 if (status & Y2_IS_TIST_OV)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001999 sky2_write8(hw, GMAC_TI_ST_CTRL, GMT_ST_CLR_IRQ);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002000
2001 if (status & (Y2_IS_MST_ERR | Y2_IS_IRQ_STAT)) {
Stephen Hemminger793b8832005-09-14 16:06:14 -07002002 u16 pci_err;
2003
Stephen Hemminger56a645c2006-02-22 11:45:02 -08002004 pci_err = sky2_pci_read16(hw, PCI_STATUS);
Stephen Hemminger3be92a72006-01-17 13:43:17 -08002005 if (net_ratelimit())
2006 printk(KERN_ERR PFX "%s: pci hw error (0x%x)\n",
2007 pci_name(hw->pdev), pci_err);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002008
2009 sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_ON);
Stephen Hemminger56a645c2006-02-22 11:45:02 -08002010 sky2_pci_write16(hw, PCI_STATUS,
Stephen Hemminger793b8832005-09-14 16:06:14 -07002011 pci_err | PCI_STATUS_ERROR_BITS);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002012 sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_OFF);
2013 }
2014
2015 if (status & Y2_IS_PCI_EXP) {
shemminger@osdl.orgd571b692005-10-26 12:16:09 -07002016 /* PCI-Express uncorrectable Error occurred */
Stephen Hemminger793b8832005-09-14 16:06:14 -07002017 u32 pex_err;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002018
Stephen Hemminger56a645c2006-02-22 11:45:02 -08002019 pex_err = sky2_pci_read32(hw, PEX_UNC_ERR_STAT);
Stephen Hemminger793b8832005-09-14 16:06:14 -07002020
Stephen Hemminger3be92a72006-01-17 13:43:17 -08002021 if (net_ratelimit())
2022 printk(KERN_ERR PFX "%s: pci express error (0x%x)\n",
2023 pci_name(hw->pdev), pex_err);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002024
2025 /* clear the interrupt */
2026 sky2_write32(hw, B2_TST_CTRL1, TST_CFG_WRITE_ON);
Stephen Hemminger56a645c2006-02-22 11:45:02 -08002027 sky2_pci_write32(hw, PEX_UNC_ERR_STAT,
Stephen Hemminger793b8832005-09-14 16:06:14 -07002028 0xffffffffUL);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002029 sky2_write32(hw, B2_TST_CTRL1, TST_CFG_WRITE_OFF);
2030
2031 if (pex_err & PEX_FATAL_ERRORS) {
2032 u32 hwmsk = sky2_read32(hw, B0_HWE_IMSK);
2033 hwmsk &= ~Y2_IS_PCI_EXP;
2034 sky2_write32(hw, B0_HWE_IMSK, hwmsk);
2035 }
2036 }
2037
2038 if (status & Y2_HWE_L1_MASK)
2039 sky2_hw_error(hw, 0, status);
2040 status >>= 8;
2041 if (status & Y2_HWE_L1_MASK)
2042 sky2_hw_error(hw, 1, status);
2043}
2044
2045static void sky2_mac_intr(struct sky2_hw *hw, unsigned port)
2046{
2047 struct net_device *dev = hw->dev[port];
2048 struct sky2_port *sky2 = netdev_priv(dev);
2049 u8 status = sky2_read8(hw, SK_REG(port, GMAC_IRQ_SRC));
2050
2051 if (netif_msg_intr(sky2))
2052 printk(KERN_INFO PFX "%s: mac interrupt status 0x%x\n",
2053 dev->name, status);
2054
2055 if (status & GM_IS_RX_FF_OR) {
2056 ++sky2->net_stats.rx_fifo_errors;
2057 sky2_write8(hw, SK_REG(port, RX_GMF_CTRL_T), GMF_CLI_RX_FO);
2058 }
2059
2060 if (status & GM_IS_TX_FF_UR) {
2061 ++sky2->net_stats.tx_fifo_errors;
2062 sky2_write8(hw, SK_REG(port, TX_GMF_CTRL_T), GMF_CLI_TX_FU);
2063 }
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002064}
2065
Stephen Hemmingerd2579242006-03-20 15:48:22 -08002066/* This should never happen it is a fatal situation */
2067static void sky2_descriptor_error(struct sky2_hw *hw, unsigned port,
2068 const char *rxtx, u32 mask)
2069{
2070 struct net_device *dev = hw->dev[port];
2071 struct sky2_port *sky2 = netdev_priv(dev);
2072 u32 imask;
2073
2074 printk(KERN_ERR PFX "%s: %s descriptor error (hardware problem)\n",
2075 dev ? dev->name : "<not registered>", rxtx);
2076
2077 imask = sky2_read32(hw, B0_IMSK);
2078 imask &= ~mask;
2079 sky2_write32(hw, B0_IMSK, imask);
2080
2081 if (dev) {
2082 spin_lock(&sky2->phy_lock);
2083 sky2_link_down(sky2);
2084 spin_unlock(&sky2->phy_lock);
2085 }
2086}
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08002087
Stephen Hemmingerd27ed382006-04-25 10:58:51 -07002088/* If idle then force a fake soft NAPI poll once a second
2089 * to work around cases where sharing an edge triggered interrupt.
2090 */
2091static void sky2_idle(unsigned long arg)
2092{
2093 struct net_device *dev = (struct net_device *) arg;
2094
2095 local_irq_disable();
2096 if (__netif_rx_schedule_prep(dev))
2097 __netif_rx_schedule(dev);
2098 local_irq_enable();
2099}
2100
2101
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08002102static int sky2_poll(struct net_device *dev0, int *budget)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002103{
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08002104 struct sky2_hw *hw = ((struct sky2_port *) netdev_priv(dev0))->hw;
2105 int work_limit = min(dev0->quota, *budget);
2106 int work_done = 0;
Stephen Hemmingerfb2690a2006-03-20 15:48:19 -08002107 u32 status = sky2_read32(hw, B0_Y2_SP_EISR);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002108
Stephen Hemminger734cbc32006-04-25 10:58:50 -07002109 restart_poll:
Stephen Hemmingerd2579242006-03-20 15:48:22 -08002110 if (unlikely(status & ~Y2_IS_STAT_BMU)) {
2111 if (status & Y2_IS_HW_ERR)
2112 sky2_hw_intr(hw);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002113
Stephen Hemmingerd2579242006-03-20 15:48:22 -08002114 if (status & Y2_IS_IRQ_PHY1)
2115 sky2_phy_intr(hw, 0);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002116
Stephen Hemmingerd2579242006-03-20 15:48:22 -08002117 if (status & Y2_IS_IRQ_PHY2)
2118 sky2_phy_intr(hw, 1);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002119
Stephen Hemmingerd2579242006-03-20 15:48:22 -08002120 if (status & Y2_IS_IRQ_MAC1)
2121 sky2_mac_intr(hw, 0);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002122
Stephen Hemmingerd2579242006-03-20 15:48:22 -08002123 if (status & Y2_IS_IRQ_MAC2)
2124 sky2_mac_intr(hw, 1);
2125
2126 if (status & Y2_IS_CHK_RX1)
2127 sky2_descriptor_error(hw, 0, "receive", Y2_IS_CHK_RX1);
2128
2129 if (status & Y2_IS_CHK_RX2)
2130 sky2_descriptor_error(hw, 1, "receive", Y2_IS_CHK_RX2);
2131
2132 if (status & Y2_IS_CHK_TXA1)
2133 sky2_descriptor_error(hw, 0, "transmit", Y2_IS_CHK_TXA1);
2134
2135 if (status & Y2_IS_CHK_TXA2)
2136 sky2_descriptor_error(hw, 1, "transmit", Y2_IS_CHK_TXA2);
2137 }
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002138
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08002139 if (status & Y2_IS_STAT_BMU) {
Stephen Hemminger734cbc32006-04-25 10:58:50 -07002140 work_done += sky2_status_intr(hw, work_limit - work_done);
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08002141 *budget -= work_done;
2142 dev0->quota -= work_done;
Stephen Hemminger793b8832005-09-14 16:06:14 -07002143
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08002144 if (work_done >= work_limit)
2145 return 1;
2146
2147 sky2_write32(hw, STAT_CTRL, SC_STAT_CLR_IRQ);
2148 }
2149
Stephen Hemmingerd27ed382006-04-25 10:58:51 -07002150 mod_timer(&hw->idle_timer, jiffies + HZ);
2151
Stephen Hemminger734cbc32006-04-25 10:58:50 -07002152 local_irq_disable();
2153 __netif_rx_complete(dev0);
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08002154
Stephen Hemmingerfb2690a2006-03-20 15:48:19 -08002155 status = sky2_read32(hw, B0_Y2_SP_LISR);
Stephen Hemminger734cbc32006-04-25 10:58:50 -07002156
2157 if (unlikely(status)) {
2158 /* More work pending, try and keep going */
2159 if (__netif_rx_schedule_prep(dev0)) {
2160 __netif_rx_reschedule(dev0, work_done);
2161 status = sky2_read32(hw, B0_Y2_SP_EISR);
2162 local_irq_enable();
2163 goto restart_poll;
2164 }
2165 }
2166
2167 local_irq_enable();
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08002168 return 0;
2169}
2170
2171static irqreturn_t sky2_intr(int irq, void *dev_id, struct pt_regs *regs)
2172{
2173 struct sky2_hw *hw = dev_id;
2174 struct net_device *dev0 = hw->dev[0];
2175 u32 status;
2176
2177 /* Reading this mask interrupts as side effect */
2178 status = sky2_read32(hw, B0_Y2_SP_ISRC2);
2179 if (status == 0 || status == ~0)
2180 return IRQ_NONE;
2181
2182 prefetch(&hw->st_le[hw->st_idx]);
2183 if (likely(__netif_rx_schedule_prep(dev0)))
2184 __netif_rx_schedule(dev0);
Stephen Hemminger793b8832005-09-14 16:06:14 -07002185
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002186 return IRQ_HANDLED;
2187}
2188
2189#ifdef CONFIG_NET_POLL_CONTROLLER
2190static void sky2_netpoll(struct net_device *dev)
2191{
2192 struct sky2_port *sky2 = netdev_priv(dev);
2193
Stephen Hemminger793b8832005-09-14 16:06:14 -07002194 sky2_intr(sky2->hw->pdev->irq, sky2->hw, NULL);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002195}
2196#endif
2197
2198/* Chip internal frequency for clock calculations */
Stephen Hemmingerfb173582005-12-09 11:34:56 -08002199static inline u32 sky2_mhz(const struct sky2_hw *hw)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002200{
Stephen Hemminger793b8832005-09-14 16:06:14 -07002201 switch (hw->chip_id) {
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002202 case CHIP_ID_YUKON_EC:
shemminger@osdl.org5a5b1ea2005-11-30 11:45:15 -08002203 case CHIP_ID_YUKON_EC_U:
Stephen Hemmingerfb173582005-12-09 11:34:56 -08002204 return 125; /* 125 Mhz */
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002205 case CHIP_ID_YUKON_FE:
Stephen Hemmingerfb173582005-12-09 11:34:56 -08002206 return 100; /* 100 Mhz */
Stephen Hemminger793b8832005-09-14 16:06:14 -07002207 default: /* YUKON_XL */
Stephen Hemmingerfb173582005-12-09 11:34:56 -08002208 return 156; /* 156 Mhz */
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002209 }
2210}
2211
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002212static inline u32 sky2_us2clk(const struct sky2_hw *hw, u32 us)
2213{
Stephen Hemmingerfb173582005-12-09 11:34:56 -08002214 return sky2_mhz(hw) * us;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002215}
2216
Stephen Hemmingerfb173582005-12-09 11:34:56 -08002217static inline u32 sky2_clk2us(const struct sky2_hw *hw, u32 clk)
2218{
2219 return clk / sky2_mhz(hw);
2220}
2221
2222
Stephen Hemminger98712e52006-04-25 10:58:53 -07002223static int __devinit sky2_reset(struct sky2_hw *hw)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002224{
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002225 u16 status;
2226 u8 t8, pmd_type;
Stephen Hemminger56a645c2006-02-22 11:45:02 -08002227 int i;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002228
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002229 sky2_write8(hw, B0_CTST, CS_RST_CLR);
Stephen Hemminger08c06d82006-01-30 11:37:54 -08002230
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002231 hw->chip_id = sky2_read8(hw, B2_CHIP_ID);
2232 if (hw->chip_id < CHIP_ID_YUKON_XL || hw->chip_id > CHIP_ID_YUKON_FE) {
2233 printk(KERN_ERR PFX "%s: unsupported chip type 0x%x\n",
2234 pci_name(hw->pdev), hw->chip_id);
2235 return -EOPNOTSUPP;
2236 }
2237
Stephen Hemminger290d4de2006-03-20 15:48:15 -08002238 hw->chip_rev = (sky2_read8(hw, B2_MAC_CFG) & CFG_CHIP_R_MSK) >> 4;
2239
2240 /* This rev is really old, and requires untested workarounds */
2241 if (hw->chip_id == CHIP_ID_YUKON_EC && hw->chip_rev == CHIP_REV_YU_EC_A1) {
2242 printk(KERN_ERR PFX "%s: unsupported revision Yukon-%s (0x%x) rev %d\n",
2243 pci_name(hw->pdev), yukon2_name[hw->chip_id - CHIP_ID_YUKON_XL],
2244 hw->chip_id, hw->chip_rev);
2245 return -EOPNOTSUPP;
2246 }
2247
2248 /* This chip is new and not tested yet */
2249 if (hw->chip_id == CHIP_ID_YUKON_EC_U) {
2250 pr_info(PFX "%s: is a version of Yukon 2 chipset that has not been tested yet.\n",
2251 pci_name(hw->pdev));
2252 pr_info("Please report success/failure to maintainer <shemminger@osdl.org>\n");
2253 }
2254
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002255 /* disable ASF */
2256 if (hw->chip_id <= CHIP_ID_YUKON_EC) {
2257 sky2_write8(hw, B28_Y2_ASF_STAT_CMD, Y2_ASF_RESET);
2258 sky2_write16(hw, B0_CTST, Y2_ASF_DISABLE);
2259 }
2260
2261 /* do a SW reset */
2262 sky2_write8(hw, B0_CTST, CS_RST_SET);
2263 sky2_write8(hw, B0_CTST, CS_RST_CLR);
2264
2265 /* clear PCI errors, if any */
Stephen Hemminger56a645c2006-02-22 11:45:02 -08002266 status = sky2_pci_read16(hw, PCI_STATUS);
Stephen Hemminger2d42d212006-01-30 11:37:55 -08002267
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002268 sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_ON);
Stephen Hemminger56a645c2006-02-22 11:45:02 -08002269 sky2_pci_write16(hw, PCI_STATUS, status | PCI_STATUS_ERROR_BITS);
2270
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002271
2272 sky2_write8(hw, B0_CTST, CS_MRST_CLR);
2273
2274 /* clear any PEX errors */
Stephen Hemmingerd89e1342006-03-20 15:48:20 -08002275 if (pci_find_capability(hw->pdev, PCI_CAP_ID_EXP))
Stephen Hemminger56a645c2006-02-22 11:45:02 -08002276 sky2_pci_write32(hw, PEX_UNC_ERR_STAT, 0xffffffffUL);
2277
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002278
2279 pmd_type = sky2_read8(hw, B2_PMD_TYP);
2280 hw->copper = !(pmd_type == 'L' || pmd_type == 'S');
2281
2282 hw->ports = 1;
2283 t8 = sky2_read8(hw, B2_Y2_HW_RES);
2284 if ((t8 & CFG_DUAL_MAC_MSK) == CFG_DUAL_MAC_MSK) {
2285 if (!(sky2_read8(hw, B2_Y2_CLK_GATE) & Y2_STATUS_LNK2_INAC))
2286 ++hw->ports;
2287 }
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002288
shemminger@osdl.org5afa0a92005-09-27 15:03:00 -07002289 sky2_set_power_state(hw, PCI_D0);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002290
2291 for (i = 0; i < hw->ports; i++) {
2292 sky2_write8(hw, SK_REG(i, GMAC_LINK_CTRL), GMLC_RST_SET);
2293 sky2_write8(hw, SK_REG(i, GMAC_LINK_CTRL), GMLC_RST_CLR);
2294 }
2295
2296 sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_OFF);
2297
Stephen Hemminger793b8832005-09-14 16:06:14 -07002298 /* Clear I2C IRQ noise */
2299 sky2_write32(hw, B2_I2C_IRQ, 1);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002300
2301 /* turn off hardware timer (unused) */
2302 sky2_write8(hw, B2_TI_CTRL, TIM_STOP);
2303 sky2_write8(hw, B2_TI_CTRL, TIM_CLR_IRQ);
Stephen Hemminger793b8832005-09-14 16:06:14 -07002304
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002305 sky2_write8(hw, B0_Y2LED, LED_STAT_ON);
2306
Stephen Hemminger69634ee2005-12-09 11:35:06 -08002307 /* Turn off descriptor polling */
2308 sky2_write32(hw, B28_DPT_CTRL, DPT_STOP);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002309
2310 /* Turn off receive timestamp */
2311 sky2_write8(hw, GMAC_TI_ST_CTRL, GMT_ST_STOP);
Stephen Hemminger793b8832005-09-14 16:06:14 -07002312 sky2_write8(hw, GMAC_TI_ST_CTRL, GMT_ST_CLR_IRQ);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002313
2314 /* enable the Tx Arbiters */
2315 for (i = 0; i < hw->ports; i++)
2316 sky2_write8(hw, SK_REG(i, TXA_CTRL), TXA_ENA_ARB);
2317
2318 /* Initialize ram interface */
2319 for (i = 0; i < hw->ports; i++) {
Stephen Hemminger793b8832005-09-14 16:06:14 -07002320 sky2_write8(hw, RAM_BUFFER(i, B3_RI_CTRL), RI_RST_CLR);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002321
2322 sky2_write8(hw, RAM_BUFFER(i, B3_RI_WTO_R1), SK_RI_TO_53);
2323 sky2_write8(hw, RAM_BUFFER(i, B3_RI_WTO_XA1), SK_RI_TO_53);
2324 sky2_write8(hw, RAM_BUFFER(i, B3_RI_WTO_XS1), SK_RI_TO_53);
2325 sky2_write8(hw, RAM_BUFFER(i, B3_RI_RTO_R1), SK_RI_TO_53);
2326 sky2_write8(hw, RAM_BUFFER(i, B3_RI_RTO_XA1), SK_RI_TO_53);
2327 sky2_write8(hw, RAM_BUFFER(i, B3_RI_RTO_XS1), SK_RI_TO_53);
2328 sky2_write8(hw, RAM_BUFFER(i, B3_RI_WTO_R2), SK_RI_TO_53);
2329 sky2_write8(hw, RAM_BUFFER(i, B3_RI_WTO_XA2), SK_RI_TO_53);
2330 sky2_write8(hw, RAM_BUFFER(i, B3_RI_WTO_XS2), SK_RI_TO_53);
2331 sky2_write8(hw, RAM_BUFFER(i, B3_RI_RTO_R2), SK_RI_TO_53);
2332 sky2_write8(hw, RAM_BUFFER(i, B3_RI_RTO_XA2), SK_RI_TO_53);
2333 sky2_write8(hw, RAM_BUFFER(i, B3_RI_RTO_XS2), SK_RI_TO_53);
2334 }
2335
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002336 sky2_write32(hw, B0_HWE_IMSK, Y2_HWE_ALL_MASK);
2337
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002338 for (i = 0; i < hw->ports; i++)
2339 sky2_phy_reset(hw, i);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002340
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002341 memset(hw->st_le, 0, STATUS_LE_BYTES);
2342 hw->st_idx = 0;
2343
2344 sky2_write32(hw, STAT_CTRL, SC_STAT_RST_SET);
2345 sky2_write32(hw, STAT_CTRL, SC_STAT_RST_CLR);
2346
2347 sky2_write32(hw, STAT_LIST_ADDR_LO, hw->st_dma);
Stephen Hemminger793b8832005-09-14 16:06:14 -07002348 sky2_write32(hw, STAT_LIST_ADDR_HI, (u64) hw->st_dma >> 32);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002349
2350 /* Set the list last index */
Stephen Hemminger793b8832005-09-14 16:06:14 -07002351 sky2_write16(hw, STAT_LAST_IDX, STATUS_RING_SIZE - 1);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002352
Stephen Hemminger290d4de2006-03-20 15:48:15 -08002353 sky2_write16(hw, STAT_TX_IDX_TH, 10);
2354 sky2_write8(hw, STAT_FIFO_WM, 16);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002355
Stephen Hemminger290d4de2006-03-20 15:48:15 -08002356 /* set Status-FIFO ISR watermark */
2357 if (hw->chip_id == CHIP_ID_YUKON_XL && hw->chip_rev == 0)
2358 sky2_write8(hw, STAT_FIFO_ISR_WM, 4);
2359 else
2360 sky2_write8(hw, STAT_FIFO_ISR_WM, 16);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002361
Stephen Hemminger290d4de2006-03-20 15:48:15 -08002362 sky2_write32(hw, STAT_TX_TIMER_INI, sky2_us2clk(hw, 1000));
Stephen Hemminger77b3d6a2006-03-20 15:48:18 -08002363 sky2_write32(hw, STAT_ISR_TIMER_INI, sky2_us2clk(hw, 20));
2364 sky2_write32(hw, STAT_LEV_TIMER_INI, sky2_us2clk(hw, 100));
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002365
Stephen Hemminger793b8832005-09-14 16:06:14 -07002366 /* enable status unit */
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002367 sky2_write32(hw, STAT_CTRL, SC_STAT_OP_ON);
2368
2369 sky2_write8(hw, STAT_TX_TIMER_CTRL, TIM_START);
2370 sky2_write8(hw, STAT_LEV_TIMER_CTRL, TIM_START);
2371 sky2_write8(hw, STAT_ISR_TIMER_CTRL, TIM_START);
2372
2373 return 0;
2374}
2375
Stephen Hemminger28bd1812006-01-17 13:43:19 -08002376static u32 sky2_supported_modes(const struct sky2_hw *hw)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002377{
2378 u32 modes;
2379 if (hw->copper) {
Stephen Hemminger793b8832005-09-14 16:06:14 -07002380 modes = SUPPORTED_10baseT_Half
2381 | SUPPORTED_10baseT_Full
2382 | SUPPORTED_100baseT_Half
2383 | SUPPORTED_100baseT_Full
2384 | SUPPORTED_Autoneg | SUPPORTED_TP;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002385
2386 if (hw->chip_id != CHIP_ID_YUKON_FE)
2387 modes |= SUPPORTED_1000baseT_Half
Stephen Hemminger793b8832005-09-14 16:06:14 -07002388 | SUPPORTED_1000baseT_Full;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002389 } else
2390 modes = SUPPORTED_1000baseT_Full | SUPPORTED_FIBRE
Stephen Hemminger793b8832005-09-14 16:06:14 -07002391 | SUPPORTED_Autoneg;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002392 return modes;
2393}
2394
Stephen Hemminger793b8832005-09-14 16:06:14 -07002395static int sky2_get_settings(struct net_device *dev, struct ethtool_cmd *ecmd)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002396{
2397 struct sky2_port *sky2 = netdev_priv(dev);
2398 struct sky2_hw *hw = sky2->hw;
2399
2400 ecmd->transceiver = XCVR_INTERNAL;
2401 ecmd->supported = sky2_supported_modes(hw);
2402 ecmd->phy_address = PHY_ADDR_MARV;
2403 if (hw->copper) {
2404 ecmd->supported = SUPPORTED_10baseT_Half
Stephen Hemminger793b8832005-09-14 16:06:14 -07002405 | SUPPORTED_10baseT_Full
2406 | SUPPORTED_100baseT_Half
2407 | SUPPORTED_100baseT_Full
2408 | SUPPORTED_1000baseT_Half
2409 | SUPPORTED_1000baseT_Full
2410 | SUPPORTED_Autoneg | SUPPORTED_TP;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002411 ecmd->port = PORT_TP;
2412 } else
2413 ecmd->port = PORT_FIBRE;
2414
2415 ecmd->advertising = sky2->advertising;
2416 ecmd->autoneg = sky2->autoneg;
2417 ecmd->speed = sky2->speed;
2418 ecmd->duplex = sky2->duplex;
2419 return 0;
2420}
2421
2422static int sky2_set_settings(struct net_device *dev, struct ethtool_cmd *ecmd)
2423{
2424 struct sky2_port *sky2 = netdev_priv(dev);
2425 const struct sky2_hw *hw = sky2->hw;
2426 u32 supported = sky2_supported_modes(hw);
2427
2428 if (ecmd->autoneg == AUTONEG_ENABLE) {
2429 ecmd->advertising = supported;
2430 sky2->duplex = -1;
2431 sky2->speed = -1;
2432 } else {
2433 u32 setting;
2434
Stephen Hemminger793b8832005-09-14 16:06:14 -07002435 switch (ecmd->speed) {
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002436 case SPEED_1000:
2437 if (ecmd->duplex == DUPLEX_FULL)
2438 setting = SUPPORTED_1000baseT_Full;
2439 else if (ecmd->duplex == DUPLEX_HALF)
2440 setting = SUPPORTED_1000baseT_Half;
2441 else
2442 return -EINVAL;
2443 break;
2444 case SPEED_100:
2445 if (ecmd->duplex == DUPLEX_FULL)
2446 setting = SUPPORTED_100baseT_Full;
2447 else if (ecmd->duplex == DUPLEX_HALF)
2448 setting = SUPPORTED_100baseT_Half;
2449 else
2450 return -EINVAL;
2451 break;
2452
2453 case SPEED_10:
2454 if (ecmd->duplex == DUPLEX_FULL)
2455 setting = SUPPORTED_10baseT_Full;
2456 else if (ecmd->duplex == DUPLEX_HALF)
2457 setting = SUPPORTED_10baseT_Half;
2458 else
2459 return -EINVAL;
2460 break;
2461 default:
2462 return -EINVAL;
2463 }
2464
2465 if ((setting & supported) == 0)
2466 return -EINVAL;
2467
2468 sky2->speed = ecmd->speed;
2469 sky2->duplex = ecmd->duplex;
2470 }
2471
2472 sky2->autoneg = ecmd->autoneg;
2473 sky2->advertising = ecmd->advertising;
2474
Stephen Hemminger1b537562005-12-20 15:08:07 -08002475 if (netif_running(dev))
2476 sky2_phy_reinit(sky2);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002477
2478 return 0;
2479}
2480
2481static void sky2_get_drvinfo(struct net_device *dev,
2482 struct ethtool_drvinfo *info)
2483{
2484 struct sky2_port *sky2 = netdev_priv(dev);
2485
2486 strcpy(info->driver, DRV_NAME);
2487 strcpy(info->version, DRV_VERSION);
2488 strcpy(info->fw_version, "N/A");
2489 strcpy(info->bus_info, pci_name(sky2->hw->pdev));
2490}
2491
2492static const struct sky2_stat {
Stephen Hemminger793b8832005-09-14 16:06:14 -07002493 char name[ETH_GSTRING_LEN];
2494 u16 offset;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002495} sky2_stats[] = {
2496 { "tx_bytes", GM_TXO_OK_HI },
2497 { "rx_bytes", GM_RXO_OK_HI },
2498 { "tx_broadcast", GM_TXF_BC_OK },
2499 { "rx_broadcast", GM_RXF_BC_OK },
2500 { "tx_multicast", GM_TXF_MC_OK },
2501 { "rx_multicast", GM_RXF_MC_OK },
2502 { "tx_unicast", GM_TXF_UC_OK },
2503 { "rx_unicast", GM_RXF_UC_OK },
2504 { "tx_mac_pause", GM_TXF_MPAUSE },
2505 { "rx_mac_pause", GM_RXF_MPAUSE },
Stephen Hemmingereadfa7d2006-03-22 10:38:45 -08002506 { "collisions", GM_TXF_COL },
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002507 { "late_collision",GM_TXF_LAT_COL },
2508 { "aborted", GM_TXF_ABO_COL },
Stephen Hemmingereadfa7d2006-03-22 10:38:45 -08002509 { "single_collisions", GM_TXF_SNG_COL },
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002510 { "multi_collisions", GM_TXF_MUL_COL },
Stephen Hemmingereadfa7d2006-03-22 10:38:45 -08002511
Stephen Hemmingerd2604542006-03-23 08:51:36 -08002512 { "rx_short", GM_RXF_SHT },
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002513 { "rx_runt", GM_RXE_FRAG },
Stephen Hemmingereadfa7d2006-03-22 10:38:45 -08002514 { "rx_64_byte_packets", GM_RXF_64B },
2515 { "rx_65_to_127_byte_packets", GM_RXF_127B },
2516 { "rx_128_to_255_byte_packets", GM_RXF_255B },
2517 { "rx_256_to_511_byte_packets", GM_RXF_511B },
2518 { "rx_512_to_1023_byte_packets", GM_RXF_1023B },
2519 { "rx_1024_to_1518_byte_packets", GM_RXF_1518B },
2520 { "rx_1518_to_max_byte_packets", GM_RXF_MAX_SZ },
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002521 { "rx_too_long", GM_RXF_LNG_ERR },
Stephen Hemmingereadfa7d2006-03-22 10:38:45 -08002522 { "rx_fifo_overflow", GM_RXE_FIFO_OV },
2523 { "rx_jabber", GM_RXF_JAB_PKT },
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002524 { "rx_fcs_error", GM_RXF_FCS_ERR },
Stephen Hemmingereadfa7d2006-03-22 10:38:45 -08002525
2526 { "tx_64_byte_packets", GM_TXF_64B },
2527 { "tx_65_to_127_byte_packets", GM_TXF_127B },
2528 { "tx_128_to_255_byte_packets", GM_TXF_255B },
2529 { "tx_256_to_511_byte_packets", GM_TXF_511B },
2530 { "tx_512_to_1023_byte_packets", GM_TXF_1023B },
2531 { "tx_1024_to_1518_byte_packets", GM_TXF_1518B },
2532 { "tx_1519_to_max_byte_packets", GM_TXF_MAX_SZ },
2533 { "tx_fifo_underrun", GM_TXE_FIFO_UR },
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002534};
2535
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002536static u32 sky2_get_rx_csum(struct net_device *dev)
2537{
2538 struct sky2_port *sky2 = netdev_priv(dev);
2539
2540 return sky2->rx_csum;
2541}
2542
2543static int sky2_set_rx_csum(struct net_device *dev, u32 data)
2544{
2545 struct sky2_port *sky2 = netdev_priv(dev);
2546
2547 sky2->rx_csum = data;
Stephen Hemminger793b8832005-09-14 16:06:14 -07002548
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002549 sky2_write32(sky2->hw, Q_ADDR(rxqaddr[sky2->port], Q_CSR),
2550 data ? BMU_ENA_RX_CHKSUM : BMU_DIS_RX_CHKSUM);
2551
2552 return 0;
2553}
2554
2555static u32 sky2_get_msglevel(struct net_device *netdev)
2556{
2557 struct sky2_port *sky2 = netdev_priv(netdev);
2558 return sky2->msg_enable;
2559}
2560
Stephen Hemminger9a7ae0a2005-09-27 15:28:42 -07002561static int sky2_nway_reset(struct net_device *dev)
2562{
2563 struct sky2_port *sky2 = netdev_priv(dev);
Stephen Hemminger9a7ae0a2005-09-27 15:28:42 -07002564
2565 if (sky2->autoneg != AUTONEG_ENABLE)
2566 return -EINVAL;
2567
Stephen Hemminger1b537562005-12-20 15:08:07 -08002568 sky2_phy_reinit(sky2);
Stephen Hemminger9a7ae0a2005-09-27 15:28:42 -07002569
2570 return 0;
2571}
2572
Stephen Hemminger793b8832005-09-14 16:06:14 -07002573static void sky2_phy_stats(struct sky2_port *sky2, u64 * data, unsigned count)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002574{
2575 struct sky2_hw *hw = sky2->hw;
2576 unsigned port = sky2->port;
2577 int i;
2578
2579 data[0] = (u64) gma_read32(hw, port, GM_TXO_OK_HI) << 32
Stephen Hemminger793b8832005-09-14 16:06:14 -07002580 | (u64) gma_read32(hw, port, GM_TXO_OK_LO);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002581 data[1] = (u64) gma_read32(hw, port, GM_RXO_OK_HI) << 32
Stephen Hemminger793b8832005-09-14 16:06:14 -07002582 | (u64) gma_read32(hw, port, GM_RXO_OK_LO);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002583
Stephen Hemminger793b8832005-09-14 16:06:14 -07002584 for (i = 2; i < count; i++)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002585 data[i] = (u64) gma_read32(hw, port, sky2_stats[i].offset);
2586}
2587
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002588static void sky2_set_msglevel(struct net_device *netdev, u32 value)
2589{
2590 struct sky2_port *sky2 = netdev_priv(netdev);
2591 sky2->msg_enable = value;
2592}
2593
2594static int sky2_get_stats_count(struct net_device *dev)
2595{
2596 return ARRAY_SIZE(sky2_stats);
2597}
2598
2599static void sky2_get_ethtool_stats(struct net_device *dev,
Stephen Hemminger793b8832005-09-14 16:06:14 -07002600 struct ethtool_stats *stats, u64 * data)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002601{
2602 struct sky2_port *sky2 = netdev_priv(dev);
2603
Stephen Hemminger793b8832005-09-14 16:06:14 -07002604 sky2_phy_stats(sky2, data, ARRAY_SIZE(sky2_stats));
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002605}
2606
Stephen Hemminger793b8832005-09-14 16:06:14 -07002607static void sky2_get_strings(struct net_device *dev, u32 stringset, u8 * data)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002608{
2609 int i;
2610
2611 switch (stringset) {
2612 case ETH_SS_STATS:
2613 for (i = 0; i < ARRAY_SIZE(sky2_stats); i++)
2614 memcpy(data + i * ETH_GSTRING_LEN,
2615 sky2_stats[i].name, ETH_GSTRING_LEN);
2616 break;
2617 }
2618}
2619
2620/* Use hardware MIB variables for critical path statistics and
2621 * transmit feedback not reported at interrupt.
2622 * Other errors are accounted for in interrupt handler.
2623 */
2624static struct net_device_stats *sky2_get_stats(struct net_device *dev)
2625{
2626 struct sky2_port *sky2 = netdev_priv(dev);
Stephen Hemminger793b8832005-09-14 16:06:14 -07002627 u64 data[13];
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002628
Stephen Hemminger793b8832005-09-14 16:06:14 -07002629 sky2_phy_stats(sky2, data, ARRAY_SIZE(data));
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002630
2631 sky2->net_stats.tx_bytes = data[0];
2632 sky2->net_stats.rx_bytes = data[1];
2633 sky2->net_stats.tx_packets = data[2] + data[4] + data[6];
2634 sky2->net_stats.rx_packets = data[3] + data[5] + data[7];
Stephen Hemminger050ff182006-03-23 08:51:37 -08002635 sky2->net_stats.multicast = data[3] + data[5];
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002636 sky2->net_stats.collisions = data[10];
2637 sky2->net_stats.tx_aborted_errors = data[12];
2638
2639 return &sky2->net_stats;
2640}
2641
2642static int sky2_set_mac_address(struct net_device *dev, void *p)
2643{
2644 struct sky2_port *sky2 = netdev_priv(dev);
Stephen Hemmingera8ab1ec2006-01-30 11:37:57 -08002645 struct sky2_hw *hw = sky2->hw;
2646 unsigned port = sky2->port;
2647 const struct sockaddr *addr = p;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002648
2649 if (!is_valid_ether_addr(addr->sa_data))
2650 return -EADDRNOTAVAIL;
2651
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002652 memcpy(dev->dev_addr, addr->sa_data, ETH_ALEN);
Stephen Hemmingera8ab1ec2006-01-30 11:37:57 -08002653 memcpy_toio(hw->regs + B2_MAC_1 + port * 8,
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002654 dev->dev_addr, ETH_ALEN);
Stephen Hemmingera8ab1ec2006-01-30 11:37:57 -08002655 memcpy_toio(hw->regs + B2_MAC_2 + port * 8,
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002656 dev->dev_addr, ETH_ALEN);
Stephen Hemminger1b537562005-12-20 15:08:07 -08002657
Stephen Hemmingera8ab1ec2006-01-30 11:37:57 -08002658 /* virtual address for data */
2659 gma_set_addr(hw, port, GM_SRC_ADDR_2L, dev->dev_addr);
2660
2661 /* physical address: used for pause frames */
2662 gma_set_addr(hw, port, GM_SRC_ADDR_1L, dev->dev_addr);
Stephen Hemminger1b537562005-12-20 15:08:07 -08002663
2664 return 0;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002665}
2666
2667static void sky2_set_multicast(struct net_device *dev)
2668{
2669 struct sky2_port *sky2 = netdev_priv(dev);
2670 struct sky2_hw *hw = sky2->hw;
2671 unsigned port = sky2->port;
2672 struct dev_mc_list *list = dev->mc_list;
2673 u16 reg;
2674 u8 filter[8];
2675
2676 memset(filter, 0, sizeof(filter));
2677
2678 reg = gma_read16(hw, port, GM_RX_CTRL);
2679 reg |= GM_RXCR_UCF_ENA;
2680
shemminger@osdl.orgd571b692005-10-26 12:16:09 -07002681 if (dev->flags & IFF_PROMISC) /* promiscuous */
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002682 reg &= ~(GM_RXCR_UCF_ENA | GM_RXCR_MCF_ENA);
Stephen Hemminger793b8832005-09-14 16:06:14 -07002683 else if ((dev->flags & IFF_ALLMULTI) || dev->mc_count > 16) /* all multicast */
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002684 memset(filter, 0xff, sizeof(filter));
Stephen Hemminger793b8832005-09-14 16:06:14 -07002685 else if (dev->mc_count == 0) /* no multicast */
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002686 reg &= ~GM_RXCR_MCF_ENA;
2687 else {
2688 int i;
2689 reg |= GM_RXCR_MCF_ENA;
2690
2691 for (i = 0; list && i < dev->mc_count; i++, list = list->next) {
2692 u32 bit = ether_crc(ETH_ALEN, list->dmi_addr) & 0x3f;
Stephen Hemminger793b8832005-09-14 16:06:14 -07002693 filter[bit / 8] |= 1 << (bit % 8);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002694 }
2695 }
2696
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002697 gma_write16(hw, port, GM_MC_ADDR_H1,
Stephen Hemminger793b8832005-09-14 16:06:14 -07002698 (u16) filter[0] | ((u16) filter[1] << 8));
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002699 gma_write16(hw, port, GM_MC_ADDR_H2,
Stephen Hemminger793b8832005-09-14 16:06:14 -07002700 (u16) filter[2] | ((u16) filter[3] << 8));
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002701 gma_write16(hw, port, GM_MC_ADDR_H3,
Stephen Hemminger793b8832005-09-14 16:06:14 -07002702 (u16) filter[4] | ((u16) filter[5] << 8));
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002703 gma_write16(hw, port, GM_MC_ADDR_H4,
Stephen Hemminger793b8832005-09-14 16:06:14 -07002704 (u16) filter[6] | ((u16) filter[7] << 8));
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002705
2706 gma_write16(hw, port, GM_RX_CTRL, reg);
2707}
2708
2709/* Can have one global because blinking is controlled by
2710 * ethtool and that is always under RTNL mutex
2711 */
Stephen Hemminger91c86df2005-12-09 11:34:57 -08002712static void sky2_led(struct sky2_hw *hw, unsigned port, int on)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002713{
Stephen Hemminger793b8832005-09-14 16:06:14 -07002714 u16 pg;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002715
Stephen Hemminger793b8832005-09-14 16:06:14 -07002716 switch (hw->chip_id) {
2717 case CHIP_ID_YUKON_XL:
2718 pg = gm_phy_read(hw, port, PHY_MARV_EXT_ADR);
2719 gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 3);
2720 gm_phy_write(hw, port, PHY_MARV_PHY_CTRL,
2721 on ? (PHY_M_LEDC_LOS_CTRL(1) |
2722 PHY_M_LEDC_INIT_CTRL(7) |
2723 PHY_M_LEDC_STA1_CTRL(7) |
2724 PHY_M_LEDC_STA0_CTRL(7))
2725 : 0);
2726
2727 gm_phy_write(hw, port, PHY_MARV_EXT_ADR, pg);
2728 break;
2729
2730 default:
2731 gm_phy_write(hw, port, PHY_MARV_LED_CTRL, 0);
2732 gm_phy_write(hw, port, PHY_MARV_LED_OVER,
2733 on ? PHY_M_LED_MO_DUP(MO_LED_ON) |
2734 PHY_M_LED_MO_10(MO_LED_ON) |
2735 PHY_M_LED_MO_100(MO_LED_ON) |
2736 PHY_M_LED_MO_1000(MO_LED_ON) |
2737 PHY_M_LED_MO_RX(MO_LED_ON)
2738 : PHY_M_LED_MO_DUP(MO_LED_OFF) |
2739 PHY_M_LED_MO_10(MO_LED_OFF) |
2740 PHY_M_LED_MO_100(MO_LED_OFF) |
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002741 PHY_M_LED_MO_1000(MO_LED_OFF) |
2742 PHY_M_LED_MO_RX(MO_LED_OFF));
2743
Stephen Hemminger793b8832005-09-14 16:06:14 -07002744 }
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002745}
2746
2747/* blink LED's for finding board */
2748static int sky2_phys_id(struct net_device *dev, u32 data)
2749{
2750 struct sky2_port *sky2 = netdev_priv(dev);
2751 struct sky2_hw *hw = sky2->hw;
2752 unsigned port = sky2->port;
Stephen Hemminger793b8832005-09-14 16:06:14 -07002753 u16 ledctrl, ledover = 0;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002754 long ms;
Stephen Hemminger91c86df2005-12-09 11:34:57 -08002755 int interrupted;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002756 int onoff = 1;
2757
Stephen Hemminger793b8832005-09-14 16:06:14 -07002758 if (!data || data > (u32) (MAX_SCHEDULE_TIMEOUT / HZ))
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002759 ms = jiffies_to_msecs(MAX_SCHEDULE_TIMEOUT);
2760 else
2761 ms = data * 1000;
2762
2763 /* save initial values */
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08002764 spin_lock_bh(&sky2->phy_lock);
Stephen Hemminger793b8832005-09-14 16:06:14 -07002765 if (hw->chip_id == CHIP_ID_YUKON_XL) {
2766 u16 pg = gm_phy_read(hw, port, PHY_MARV_EXT_ADR);
2767 gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 3);
2768 ledctrl = gm_phy_read(hw, port, PHY_MARV_PHY_CTRL);
2769 gm_phy_write(hw, port, PHY_MARV_EXT_ADR, pg);
2770 } else {
2771 ledctrl = gm_phy_read(hw, port, PHY_MARV_LED_CTRL);
2772 ledover = gm_phy_read(hw, port, PHY_MARV_LED_OVER);
2773 }
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002774
Stephen Hemminger91c86df2005-12-09 11:34:57 -08002775 interrupted = 0;
2776 while (!interrupted && ms > 0) {
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002777 sky2_led(hw, port, onoff);
2778 onoff = !onoff;
2779
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08002780 spin_unlock_bh(&sky2->phy_lock);
Stephen Hemminger91c86df2005-12-09 11:34:57 -08002781 interrupted = msleep_interruptible(250);
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08002782 spin_lock_bh(&sky2->phy_lock);
Stephen Hemminger91c86df2005-12-09 11:34:57 -08002783
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002784 ms -= 250;
2785 }
2786
2787 /* resume regularly scheduled programming */
Stephen Hemminger793b8832005-09-14 16:06:14 -07002788 if (hw->chip_id == CHIP_ID_YUKON_XL) {
2789 u16 pg = gm_phy_read(hw, port, PHY_MARV_EXT_ADR);
2790 gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 3);
2791 gm_phy_write(hw, port, PHY_MARV_PHY_CTRL, ledctrl);
2792 gm_phy_write(hw, port, PHY_MARV_EXT_ADR, pg);
2793 } else {
2794 gm_phy_write(hw, port, PHY_MARV_LED_CTRL, ledctrl);
2795 gm_phy_write(hw, port, PHY_MARV_LED_OVER, ledover);
2796 }
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08002797 spin_unlock_bh(&sky2->phy_lock);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002798
2799 return 0;
2800}
2801
2802static void sky2_get_pauseparam(struct net_device *dev,
2803 struct ethtool_pauseparam *ecmd)
2804{
2805 struct sky2_port *sky2 = netdev_priv(dev);
2806
2807 ecmd->tx_pause = sky2->tx_pause;
2808 ecmd->rx_pause = sky2->rx_pause;
2809 ecmd->autoneg = sky2->autoneg;
2810}
2811
2812static int sky2_set_pauseparam(struct net_device *dev,
2813 struct ethtool_pauseparam *ecmd)
2814{
2815 struct sky2_port *sky2 = netdev_priv(dev);
2816 int err = 0;
2817
2818 sky2->autoneg = ecmd->autoneg;
2819 sky2->tx_pause = ecmd->tx_pause != 0;
2820 sky2->rx_pause = ecmd->rx_pause != 0;
2821
Stephen Hemminger1b537562005-12-20 15:08:07 -08002822 sky2_phy_reinit(sky2);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002823
2824 return err;
2825}
2826
Stephen Hemmingerfb173582005-12-09 11:34:56 -08002827static int sky2_get_coalesce(struct net_device *dev,
2828 struct ethtool_coalesce *ecmd)
2829{
2830 struct sky2_port *sky2 = netdev_priv(dev);
2831 struct sky2_hw *hw = sky2->hw;
2832
2833 if (sky2_read8(hw, STAT_TX_TIMER_CTRL) == TIM_STOP)
2834 ecmd->tx_coalesce_usecs = 0;
2835 else {
2836 u32 clks = sky2_read32(hw, STAT_TX_TIMER_INI);
2837 ecmd->tx_coalesce_usecs = sky2_clk2us(hw, clks);
2838 }
2839 ecmd->tx_max_coalesced_frames = sky2_read16(hw, STAT_TX_IDX_TH);
2840
2841 if (sky2_read8(hw, STAT_LEV_TIMER_CTRL) == TIM_STOP)
2842 ecmd->rx_coalesce_usecs = 0;
2843 else {
2844 u32 clks = sky2_read32(hw, STAT_LEV_TIMER_INI);
2845 ecmd->rx_coalesce_usecs = sky2_clk2us(hw, clks);
2846 }
2847 ecmd->rx_max_coalesced_frames = sky2_read8(hw, STAT_FIFO_WM);
2848
2849 if (sky2_read8(hw, STAT_ISR_TIMER_CTRL) == TIM_STOP)
2850 ecmd->rx_coalesce_usecs_irq = 0;
2851 else {
2852 u32 clks = sky2_read32(hw, STAT_ISR_TIMER_INI);
2853 ecmd->rx_coalesce_usecs_irq = sky2_clk2us(hw, clks);
2854 }
2855
2856 ecmd->rx_max_coalesced_frames_irq = sky2_read8(hw, STAT_FIFO_ISR_WM);
2857
2858 return 0;
2859}
2860
2861/* Note: this affect both ports */
2862static int sky2_set_coalesce(struct net_device *dev,
2863 struct ethtool_coalesce *ecmd)
2864{
2865 struct sky2_port *sky2 = netdev_priv(dev);
2866 struct sky2_hw *hw = sky2->hw;
Stephen Hemminger77b3d6a2006-03-20 15:48:18 -08002867 const u32 tmax = sky2_clk2us(hw, 0x0ffffff);
Stephen Hemmingerfb173582005-12-09 11:34:56 -08002868
Stephen Hemminger77b3d6a2006-03-20 15:48:18 -08002869 if (ecmd->tx_coalesce_usecs > tmax ||
2870 ecmd->rx_coalesce_usecs > tmax ||
2871 ecmd->rx_coalesce_usecs_irq > tmax)
Stephen Hemmingerfb173582005-12-09 11:34:56 -08002872 return -EINVAL;
2873
Stephen Hemmingerff81fbb2006-02-22 11:44:59 -08002874 if (ecmd->tx_max_coalesced_frames >= TX_RING_SIZE-1)
Stephen Hemmingerfb173582005-12-09 11:34:56 -08002875 return -EINVAL;
Stephen Hemmingerff81fbb2006-02-22 11:44:59 -08002876 if (ecmd->rx_max_coalesced_frames > RX_MAX_PENDING)
Stephen Hemmingerfb173582005-12-09 11:34:56 -08002877 return -EINVAL;
Stephen Hemmingerff81fbb2006-02-22 11:44:59 -08002878 if (ecmd->rx_max_coalesced_frames_irq >RX_MAX_PENDING)
Stephen Hemmingerfb173582005-12-09 11:34:56 -08002879 return -EINVAL;
2880
2881 if (ecmd->tx_coalesce_usecs == 0)
2882 sky2_write8(hw, STAT_TX_TIMER_CTRL, TIM_STOP);
2883 else {
2884 sky2_write32(hw, STAT_TX_TIMER_INI,
2885 sky2_us2clk(hw, ecmd->tx_coalesce_usecs));
2886 sky2_write8(hw, STAT_TX_TIMER_CTRL, TIM_START);
2887 }
2888 sky2_write16(hw, STAT_TX_IDX_TH, ecmd->tx_max_coalesced_frames);
2889
2890 if (ecmd->rx_coalesce_usecs == 0)
2891 sky2_write8(hw, STAT_LEV_TIMER_CTRL, TIM_STOP);
2892 else {
2893 sky2_write32(hw, STAT_LEV_TIMER_INI,
2894 sky2_us2clk(hw, ecmd->rx_coalesce_usecs));
2895 sky2_write8(hw, STAT_LEV_TIMER_CTRL, TIM_START);
2896 }
2897 sky2_write8(hw, STAT_FIFO_WM, ecmd->rx_max_coalesced_frames);
2898
2899 if (ecmd->rx_coalesce_usecs_irq == 0)
2900 sky2_write8(hw, STAT_ISR_TIMER_CTRL, TIM_STOP);
2901 else {
Stephen Hemmingerd28d4872006-01-30 11:37:56 -08002902 sky2_write32(hw, STAT_ISR_TIMER_INI,
Stephen Hemmingerfb173582005-12-09 11:34:56 -08002903 sky2_us2clk(hw, ecmd->rx_coalesce_usecs_irq));
2904 sky2_write8(hw, STAT_ISR_TIMER_CTRL, TIM_START);
2905 }
2906 sky2_write8(hw, STAT_FIFO_ISR_WM, ecmd->rx_max_coalesced_frames_irq);
2907 return 0;
2908}
2909
Stephen Hemminger793b8832005-09-14 16:06:14 -07002910static void sky2_get_ringparam(struct net_device *dev,
2911 struct ethtool_ringparam *ering)
2912{
2913 struct sky2_port *sky2 = netdev_priv(dev);
2914
2915 ering->rx_max_pending = RX_MAX_PENDING;
2916 ering->rx_mini_max_pending = 0;
2917 ering->rx_jumbo_max_pending = 0;
2918 ering->tx_max_pending = TX_RING_SIZE - 1;
2919
2920 ering->rx_pending = sky2->rx_pending;
2921 ering->rx_mini_pending = 0;
2922 ering->rx_jumbo_pending = 0;
2923 ering->tx_pending = sky2->tx_pending;
2924}
2925
2926static int sky2_set_ringparam(struct net_device *dev,
2927 struct ethtool_ringparam *ering)
2928{
2929 struct sky2_port *sky2 = netdev_priv(dev);
2930 int err = 0;
2931
2932 if (ering->rx_pending > RX_MAX_PENDING ||
2933 ering->rx_pending < 8 ||
2934 ering->tx_pending < MAX_SKB_TX_LE ||
2935 ering->tx_pending > TX_RING_SIZE - 1)
2936 return -EINVAL;
2937
2938 if (netif_running(dev))
2939 sky2_down(dev);
2940
2941 sky2->rx_pending = ering->rx_pending;
2942 sky2->tx_pending = ering->tx_pending;
2943
Stephen Hemminger1b537562005-12-20 15:08:07 -08002944 if (netif_running(dev)) {
Stephen Hemminger793b8832005-09-14 16:06:14 -07002945 err = sky2_up(dev);
Stephen Hemminger1b537562005-12-20 15:08:07 -08002946 if (err)
2947 dev_close(dev);
Stephen Hemminger6ed995b2005-12-20 15:08:08 -08002948 else
2949 sky2_set_multicast(dev);
Stephen Hemminger1b537562005-12-20 15:08:07 -08002950 }
Stephen Hemminger793b8832005-09-14 16:06:14 -07002951
2952 return err;
2953}
2954
Stephen Hemminger793b8832005-09-14 16:06:14 -07002955static int sky2_get_regs_len(struct net_device *dev)
2956{
Stephen Hemminger6e4cbb32005-09-19 15:47:57 -07002957 return 0x4000;
Stephen Hemminger793b8832005-09-14 16:06:14 -07002958}
2959
2960/*
2961 * Returns copy of control register region
Stephen Hemminger6e4cbb32005-09-19 15:47:57 -07002962 * Note: access to the RAM address register set will cause timeouts.
Stephen Hemminger793b8832005-09-14 16:06:14 -07002963 */
2964static void sky2_get_regs(struct net_device *dev, struct ethtool_regs *regs,
2965 void *p)
2966{
2967 const struct sky2_port *sky2 = netdev_priv(dev);
Stephen Hemminger793b8832005-09-14 16:06:14 -07002968 const void __iomem *io = sky2->hw->regs;
Stephen Hemminger793b8832005-09-14 16:06:14 -07002969
Stephen Hemminger6e4cbb32005-09-19 15:47:57 -07002970 BUG_ON(regs->len < B3_RI_WTO_R1);
Stephen Hemminger793b8832005-09-14 16:06:14 -07002971 regs->version = 1;
Stephen Hemminger6e4cbb32005-09-19 15:47:57 -07002972 memset(p, 0, regs->len);
Stephen Hemminger793b8832005-09-14 16:06:14 -07002973
Stephen Hemminger6e4cbb32005-09-19 15:47:57 -07002974 memcpy_fromio(p, io, B3_RAM_ADDR);
2975
2976 memcpy_fromio(p + B3_RI_WTO_R1,
2977 io + B3_RI_WTO_R1,
2978 regs->len - B3_RI_WTO_R1);
Stephen Hemminger793b8832005-09-14 16:06:14 -07002979}
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002980
2981static struct ethtool_ops sky2_ethtool_ops = {
Stephen Hemminger793b8832005-09-14 16:06:14 -07002982 .get_settings = sky2_get_settings,
2983 .set_settings = sky2_set_settings,
2984 .get_drvinfo = sky2_get_drvinfo,
2985 .get_msglevel = sky2_get_msglevel,
2986 .set_msglevel = sky2_set_msglevel,
Stephen Hemminger9a7ae0a2005-09-27 15:28:42 -07002987 .nway_reset = sky2_nway_reset,
Stephen Hemminger793b8832005-09-14 16:06:14 -07002988 .get_regs_len = sky2_get_regs_len,
2989 .get_regs = sky2_get_regs,
2990 .get_link = ethtool_op_get_link,
2991 .get_sg = ethtool_op_get_sg,
2992 .set_sg = ethtool_op_set_sg,
2993 .get_tx_csum = ethtool_op_get_tx_csum,
2994 .set_tx_csum = ethtool_op_set_tx_csum,
2995 .get_tso = ethtool_op_get_tso,
2996 .set_tso = ethtool_op_set_tso,
2997 .get_rx_csum = sky2_get_rx_csum,
2998 .set_rx_csum = sky2_set_rx_csum,
2999 .get_strings = sky2_get_strings,
Stephen Hemmingerfb173582005-12-09 11:34:56 -08003000 .get_coalesce = sky2_get_coalesce,
3001 .set_coalesce = sky2_set_coalesce,
Stephen Hemminger793b8832005-09-14 16:06:14 -07003002 .get_ringparam = sky2_get_ringparam,
3003 .set_ringparam = sky2_set_ringparam,
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003004 .get_pauseparam = sky2_get_pauseparam,
3005 .set_pauseparam = sky2_set_pauseparam,
Stephen Hemminger793b8832005-09-14 16:06:14 -07003006 .phys_id = sky2_phys_id,
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003007 .get_stats_count = sky2_get_stats_count,
3008 .get_ethtool_stats = sky2_get_ethtool_stats,
Stephen Hemminger2995bfb2005-09-28 10:01:03 -07003009 .get_perm_addr = ethtool_op_get_perm_addr,
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003010};
3011
3012/* Initialize network device */
3013static __devinit struct net_device *sky2_init_netdev(struct sky2_hw *hw,
3014 unsigned port, int highmem)
3015{
3016 struct sky2_port *sky2;
3017 struct net_device *dev = alloc_etherdev(sizeof(*sky2));
3018
3019 if (!dev) {
3020 printk(KERN_ERR "sky2 etherdev alloc failed");
3021 return NULL;
3022 }
3023
3024 SET_MODULE_OWNER(dev);
3025 SET_NETDEV_DEV(dev, &hw->pdev->dev);
shemminger@osdl.orgef743d32005-11-30 11:45:12 -08003026 dev->irq = hw->pdev->irq;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003027 dev->open = sky2_up;
3028 dev->stop = sky2_down;
shemminger@osdl.orgef743d32005-11-30 11:45:12 -08003029 dev->do_ioctl = sky2_ioctl;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003030 dev->hard_start_xmit = sky2_xmit_frame;
3031 dev->get_stats = sky2_get_stats;
3032 dev->set_multicast_list = sky2_set_multicast;
3033 dev->set_mac_address = sky2_set_mac_address;
3034 dev->change_mtu = sky2_change_mtu;
3035 SET_ETHTOOL_OPS(dev, &sky2_ethtool_ops);
3036 dev->tx_timeout = sky2_tx_timeout;
3037 dev->watchdog_timeo = TX_WATCHDOG;
3038 if (port == 0)
3039 dev->poll = sky2_poll;
3040 dev->weight = NAPI_WEIGHT;
3041#ifdef CONFIG_NET_POLL_CONTROLLER
3042 dev->poll_controller = sky2_netpoll;
3043#endif
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003044
3045 sky2 = netdev_priv(dev);
3046 sky2->netdev = dev;
3047 sky2->hw = hw;
3048 sky2->msg_enable = netif_msg_init(debug, default_msg);
3049
3050 spin_lock_init(&sky2->tx_lock);
3051 /* Auto speed and flow control */
3052 sky2->autoneg = AUTONEG_ENABLE;
Stephen Hemminger585b56012005-12-09 11:35:10 -08003053 sky2->tx_pause = 1;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003054 sky2->rx_pause = 1;
3055 sky2->duplex = -1;
3056 sky2->speed = -1;
3057 sky2->advertising = sky2_supported_modes(hw);
Stephen Hemminger75d070c2005-12-09 11:35:11 -08003058
Stephen Hemmingerd89e1342006-03-20 15:48:20 -08003059 /* Receive checksum disabled for Yukon XL
Stephen Hemminger75d070c2005-12-09 11:35:11 -08003060 * because of observed problems with incorrect
3061 * values when multiple packets are received in one interrupt
3062 */
3063 sky2->rx_csum = (hw->chip_id != CHIP_ID_YUKON_XL);
3064
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08003065 spin_lock_init(&sky2->phy_lock);
Stephen Hemminger793b8832005-09-14 16:06:14 -07003066 sky2->tx_pending = TX_DEF_PENDING;
Stephen Hemminger290d4de2006-03-20 15:48:15 -08003067 sky2->rx_pending = RX_DEF_PENDING;
Stephen Hemminger734d1862005-12-09 11:35:00 -08003068 sky2->rx_bufsize = sky2_buf_size(ETH_DATA_LEN);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003069
3070 hw->dev[port] = dev;
3071
3072 sky2->port = port;
3073
shemminger@osdl.org5a5b1ea2005-11-30 11:45:15 -08003074 dev->features |= NETIF_F_LLTX;
3075 if (hw->chip_id != CHIP_ID_YUKON_EC_U)
3076 dev->features |= NETIF_F_TSO;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003077 if (highmem)
3078 dev->features |= NETIF_F_HIGHDMA;
Stephen Hemminger793b8832005-09-14 16:06:14 -07003079 dev->features |= NETIF_F_IP_CSUM | NETIF_F_SG;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003080
shemminger@osdl.orgd1f13702005-09-27 15:02:57 -07003081#ifdef SKY2_VLAN_TAG_USED
3082 dev->features |= NETIF_F_HW_VLAN_TX | NETIF_F_HW_VLAN_RX;
3083 dev->vlan_rx_register = sky2_vlan_rx_register;
3084 dev->vlan_rx_kill_vid = sky2_vlan_rx_kill_vid;
3085#endif
3086
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003087 /* read the mac address */
Stephen Hemminger793b8832005-09-14 16:06:14 -07003088 memcpy_fromio(dev->dev_addr, hw->regs + B2_MAC_1 + port * 8, ETH_ALEN);
Stephen Hemminger2995bfb2005-09-28 10:01:03 -07003089 memcpy(dev->perm_addr, dev->dev_addr, dev->addr_len);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003090
3091 /* device is off until link detection */
3092 netif_carrier_off(dev);
3093 netif_stop_queue(dev);
3094
3095 return dev;
3096}
3097
Stephen Hemminger28bd1812006-01-17 13:43:19 -08003098static void __devinit sky2_show_addr(struct net_device *dev)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003099{
3100 const struct sky2_port *sky2 = netdev_priv(dev);
3101
3102 if (netif_msg_probe(sky2))
3103 printk(KERN_INFO PFX "%s: addr %02x:%02x:%02x:%02x:%02x:%02x\n",
3104 dev->name,
3105 dev->dev_addr[0], dev->dev_addr[1], dev->dev_addr[2],
3106 dev->dev_addr[3], dev->dev_addr[4], dev->dev_addr[5]);
3107}
3108
Stephen Hemmingerfb2690a2006-03-20 15:48:19 -08003109/* Handle software interrupt used during MSI test */
3110static irqreturn_t __devinit sky2_test_intr(int irq, void *dev_id,
3111 struct pt_regs *regs)
3112{
3113 struct sky2_hw *hw = dev_id;
3114 u32 status = sky2_read32(hw, B0_Y2_SP_ISRC2);
3115
3116 if (status == 0)
3117 return IRQ_NONE;
3118
3119 if (status & Y2_IS_IRQ_SW) {
3120 hw->msi_detected = 1;
3121 wake_up(&hw->msi_wait);
3122 sky2_write8(hw, B0_CTST, CS_CL_SW_IRQ);
3123 }
3124 sky2_write32(hw, B0_Y2_SP_ICR, 2);
3125
3126 return IRQ_HANDLED;
3127}
3128
3129/* Test interrupt path by forcing a a software IRQ */
3130static int __devinit sky2_test_msi(struct sky2_hw *hw)
3131{
3132 struct pci_dev *pdev = hw->pdev;
3133 int err;
3134
3135 sky2_write32(hw, B0_IMSK, Y2_IS_IRQ_SW);
3136
3137 err = request_irq(pdev->irq, sky2_test_intr, SA_SHIRQ, DRV_NAME, hw);
3138 if (err) {
3139 printk(KERN_ERR PFX "%s: cannot assign irq %d\n",
3140 pci_name(pdev), pdev->irq);
3141 return err;
3142 }
3143
3144 init_waitqueue_head (&hw->msi_wait);
3145
3146 sky2_write8(hw, B0_CTST, CS_ST_SW_IRQ);
3147 wmb();
3148
3149 wait_event_timeout(hw->msi_wait, hw->msi_detected, HZ/10);
3150
3151 if (!hw->msi_detected) {
3152 /* MSI test failed, go back to INTx mode */
3153 printk(KERN_WARNING PFX "%s: No interrupt was generated using MSI, "
3154 "switching to INTx mode. Please report this failure to "
3155 "the PCI maintainer and include system chipset information.\n",
3156 pci_name(pdev));
3157
3158 err = -EOPNOTSUPP;
3159 sky2_write8(hw, B0_CTST, CS_CL_SW_IRQ);
3160 }
3161
3162 sky2_write32(hw, B0_IMSK, 0);
3163
3164 free_irq(pdev->irq, hw);
3165
3166 return err;
3167}
3168
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003169static int __devinit sky2_probe(struct pci_dev *pdev,
3170 const struct pci_device_id *ent)
3171{
Stephen Hemminger793b8832005-09-14 16:06:14 -07003172 struct net_device *dev, *dev1 = NULL;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003173 struct sky2_hw *hw;
shemminger@osdl.org5afa0a92005-09-27 15:03:00 -07003174 int err, pm_cap, using_dac = 0;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003175
Stephen Hemminger793b8832005-09-14 16:06:14 -07003176 err = pci_enable_device(pdev);
3177 if (err) {
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003178 printk(KERN_ERR PFX "%s cannot enable PCI device\n",
3179 pci_name(pdev));
3180 goto err_out;
3181 }
3182
Stephen Hemminger793b8832005-09-14 16:06:14 -07003183 err = pci_request_regions(pdev, DRV_NAME);
3184 if (err) {
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003185 printk(KERN_ERR PFX "%s cannot obtain PCI resources\n",
3186 pci_name(pdev));
Stephen Hemminger793b8832005-09-14 16:06:14 -07003187 goto err_out;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003188 }
3189
3190 pci_set_master(pdev);
3191
shemminger@osdl.org5afa0a92005-09-27 15:03:00 -07003192 /* Find power-management capability. */
3193 pm_cap = pci_find_capability(pdev, PCI_CAP_ID_PM);
3194 if (pm_cap == 0) {
3195 printk(KERN_ERR PFX "Cannot find PowerManagement capability, "
3196 "aborting.\n");
3197 err = -EIO;
3198 goto err_out_free_regions;
3199 }
3200
Stephen Hemmingerd1f3d4d2006-01-17 13:43:11 -08003201 if (sizeof(dma_addr_t) > sizeof(u32) &&
3202 !(err = pci_set_dma_mask(pdev, DMA_64BIT_MASK))) {
3203 using_dac = 1;
3204 err = pci_set_consistent_dma_mask(pdev, DMA_64BIT_MASK);
3205 if (err < 0) {
3206 printk(KERN_ERR PFX "%s unable to obtain 64 bit DMA "
3207 "for consistent allocations\n", pci_name(pdev));
3208 goto err_out_free_regions;
3209 }
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003210
Stephen Hemmingerd1f3d4d2006-01-17 13:43:11 -08003211 } else {
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003212 err = pci_set_dma_mask(pdev, DMA_32BIT_MASK);
3213 if (err) {
3214 printk(KERN_ERR PFX "%s no usable DMA configuration\n",
3215 pci_name(pdev));
3216 goto err_out_free_regions;
3217 }
3218 }
Stephen Hemmingerd1f3d4d2006-01-17 13:43:11 -08003219
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003220 err = -ENOMEM;
Stephen Hemminger6aad85d2006-01-17 13:43:18 -08003221 hw = kzalloc(sizeof(*hw), GFP_KERNEL);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003222 if (!hw) {
3223 printk(KERN_ERR PFX "%s: cannot allocate hardware struct\n",
3224 pci_name(pdev));
3225 goto err_out_free_regions;
3226 }
3227
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003228 hw->pdev = pdev;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003229
3230 hw->regs = ioremap_nocache(pci_resource_start(pdev, 0), 0x4000);
3231 if (!hw->regs) {
3232 printk(KERN_ERR PFX "%s: cannot map device registers\n",
3233 pci_name(pdev));
3234 goto err_out_free_hw;
3235 }
shemminger@osdl.org5afa0a92005-09-27 15:03:00 -07003236 hw->pm_cap = pm_cap;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003237
Stephen Hemminger56a645c2006-02-22 11:45:02 -08003238#ifdef __BIG_ENDIAN
3239 /* byte swap descriptors in hardware */
3240 {
3241 u32 reg;
3242
3243 reg = sky2_pci_read32(hw, PCI_DEV_REG2);
3244 reg |= PCI_REV_DESC;
3245 sky2_pci_write32(hw, PCI_DEV_REG2, reg);
3246 }
3247#endif
3248
Stephen Hemminger08c06d82006-01-30 11:37:54 -08003249 /* ring for status responses */
3250 hw->st_le = pci_alloc_consistent(hw->pdev, STATUS_LE_BYTES,
3251 &hw->st_dma);
3252 if (!hw->st_le)
3253 goto err_out_iounmap;
3254
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003255 err = sky2_reset(hw);
3256 if (err)
Stephen Hemminger793b8832005-09-14 16:06:14 -07003257 goto err_out_iounmap;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003258
shemminger@osdl.org5f4f9dc2005-11-30 11:45:23 -08003259 printk(KERN_INFO PFX "v%s addr 0x%lx irq %d Yukon-%s (0x%x) rev %d\n",
3260 DRV_VERSION, pci_resource_start(pdev, 0), pdev->irq,
Stephen Hemminger92f965e2005-12-09 11:34:53 -08003261 yukon2_name[hw->chip_id - CHIP_ID_YUKON_XL],
Stephen Hemminger793b8832005-09-14 16:06:14 -07003262 hw->chip_id, hw->chip_rev);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003263
Stephen Hemminger793b8832005-09-14 16:06:14 -07003264 dev = sky2_init_netdev(hw, 0, using_dac);
3265 if (!dev)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003266 goto err_out_free_pci;
3267
Stephen Hemminger793b8832005-09-14 16:06:14 -07003268 err = register_netdev(dev);
3269 if (err) {
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003270 printk(KERN_ERR PFX "%s: cannot register net device\n",
3271 pci_name(pdev));
3272 goto err_out_free_netdev;
3273 }
3274
3275 sky2_show_addr(dev);
3276
3277 if (hw->ports > 1 && (dev1 = sky2_init_netdev(hw, 1, using_dac))) {
3278 if (register_netdev(dev1) == 0)
3279 sky2_show_addr(dev1);
3280 else {
3281 /* Failure to register second port need not be fatal */
Stephen Hemminger793b8832005-09-14 16:06:14 -07003282 printk(KERN_WARNING PFX
3283 "register of second port failed\n");
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003284 hw->dev[1] = NULL;
3285 free_netdev(dev1);
3286 }
3287 }
3288
Stephen Hemmingerfb2690a2006-03-20 15:48:19 -08003289 if (!disable_msi && pci_enable_msi(pdev) == 0) {
3290 err = sky2_test_msi(hw);
3291 if (err == -EOPNOTSUPP)
3292 pci_disable_msi(pdev);
3293 else if (err)
3294 goto err_out_unregister;
3295 }
3296
3297 err = request_irq(pdev->irq, sky2_intr, SA_SHIRQ, DRV_NAME, hw);
Stephen Hemminger793b8832005-09-14 16:06:14 -07003298 if (err) {
3299 printk(KERN_ERR PFX "%s: cannot assign irq %d\n",
3300 pci_name(pdev), pdev->irq);
3301 goto err_out_unregister;
3302 }
3303
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08003304 sky2_write32(hw, B0_IMSK, Y2_IS_BASE);
Stephen Hemminger793b8832005-09-14 16:06:14 -07003305
Stephen Hemmingerd27ed382006-04-25 10:58:51 -07003306 setup_timer(&hw->idle_timer, sky2_idle, (unsigned long) dev);
3307
Stephen Hemminger793b8832005-09-14 16:06:14 -07003308 pci_set_drvdata(pdev, hw);
3309
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003310 return 0;
3311
Stephen Hemminger793b8832005-09-14 16:06:14 -07003312err_out_unregister:
Stephen Hemmingerfb2690a2006-03-20 15:48:19 -08003313 pci_disable_msi(pdev);
Stephen Hemminger793b8832005-09-14 16:06:14 -07003314 if (dev1) {
3315 unregister_netdev(dev1);
3316 free_netdev(dev1);
3317 }
3318 unregister_netdev(dev);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003319err_out_free_netdev:
3320 free_netdev(dev);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003321err_out_free_pci:
Stephen Hemminger793b8832005-09-14 16:06:14 -07003322 sky2_write8(hw, B0_CTST, CS_RST_SET);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003323 pci_free_consistent(hw->pdev, STATUS_LE_BYTES, hw->st_le, hw->st_dma);
3324err_out_iounmap:
3325 iounmap(hw->regs);
3326err_out_free_hw:
3327 kfree(hw);
3328err_out_free_regions:
3329 pci_release_regions(pdev);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003330 pci_disable_device(pdev);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003331err_out:
3332 return err;
3333}
3334
3335static void __devexit sky2_remove(struct pci_dev *pdev)
3336{
Stephen Hemminger793b8832005-09-14 16:06:14 -07003337 struct sky2_hw *hw = pci_get_drvdata(pdev);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003338 struct net_device *dev0, *dev1;
3339
Stephen Hemminger793b8832005-09-14 16:06:14 -07003340 if (!hw)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003341 return;
3342
Stephen Hemmingerd27ed382006-04-25 10:58:51 -07003343 del_timer_sync(&hw->idle_timer);
3344
3345 sky2_write32(hw, B0_IMSK, 0);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003346 dev0 = hw->dev[0];
Stephen Hemminger793b8832005-09-14 16:06:14 -07003347 dev1 = hw->dev[1];
3348 if (dev1)
3349 unregister_netdev(dev1);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003350 unregister_netdev(dev0);
3351
shemminger@osdl.org5afa0a92005-09-27 15:03:00 -07003352 sky2_set_power_state(hw, PCI_D3hot);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003353 sky2_write16(hw, B0_Y2LED, LED_STAT_OFF);
Stephen Hemminger793b8832005-09-14 16:06:14 -07003354 sky2_write8(hw, B0_CTST, CS_RST_SET);
shemminger@osdl.org5afa0a92005-09-27 15:03:00 -07003355 sky2_read8(hw, B0_CTST);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003356
3357 free_irq(pdev->irq, hw);
Stephen Hemmingerfb2690a2006-03-20 15:48:19 -08003358 pci_disable_msi(pdev);
Stephen Hemminger793b8832005-09-14 16:06:14 -07003359 pci_free_consistent(pdev, STATUS_LE_BYTES, hw->st_le, hw->st_dma);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003360 pci_release_regions(pdev);
3361 pci_disable_device(pdev);
Stephen Hemminger793b8832005-09-14 16:06:14 -07003362
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003363 if (dev1)
3364 free_netdev(dev1);
3365 free_netdev(dev0);
3366 iounmap(hw->regs);
3367 kfree(hw);
shemminger@osdl.org5afa0a92005-09-27 15:03:00 -07003368
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003369 pci_set_drvdata(pdev, NULL);
3370}
3371
3372#ifdef CONFIG_PM
3373static int sky2_suspend(struct pci_dev *pdev, pm_message_t state)
3374{
Stephen Hemminger793b8832005-09-14 16:06:14 -07003375 struct sky2_hw *hw = pci_get_drvdata(pdev);
shemminger@osdl.org5afa0a92005-09-27 15:03:00 -07003376 int i;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003377
3378 for (i = 0; i < 2; i++) {
3379 struct net_device *dev = hw->dev[i];
3380
3381 if (dev) {
shemminger@osdl.org5afa0a92005-09-27 15:03:00 -07003382 if (!netif_running(dev))
3383 continue;
3384
3385 sky2_down(dev);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003386 netif_device_detach(dev);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003387 }
3388 }
3389
shemminger@osdl.org5afa0a92005-09-27 15:03:00 -07003390 return sky2_set_power_state(hw, pci_choose_state(pdev, state));
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003391}
3392
3393static int sky2_resume(struct pci_dev *pdev)
3394{
Stephen Hemminger793b8832005-09-14 16:06:14 -07003395 struct sky2_hw *hw = pci_get_drvdata(pdev);
Stephen Hemminger08c06d82006-01-30 11:37:54 -08003396 int i, err;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003397
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003398 pci_restore_state(pdev);
3399 pci_enable_wake(pdev, PCI_D0, 0);
Stephen Hemminger08c06d82006-01-30 11:37:54 -08003400 err = sky2_set_power_state(hw, PCI_D0);
3401 if (err)
3402 goto out;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003403
Stephen Hemminger08c06d82006-01-30 11:37:54 -08003404 err = sky2_reset(hw);
3405 if (err)
3406 goto out;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003407
3408 for (i = 0; i < 2; i++) {
3409 struct net_device *dev = hw->dev[i];
Stephen Hemminger08c06d82006-01-30 11:37:54 -08003410 if (dev && netif_running(dev)) {
3411 netif_device_attach(dev);
3412 err = sky2_up(dev);
3413 if (err) {
3414 printk(KERN_ERR PFX "%s: could not up: %d\n",
3415 dev->name, err);
3416 dev_close(dev);
3417 break;
shemminger@osdl.org5afa0a92005-09-27 15:03:00 -07003418 }
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003419 }
3420 }
Stephen Hemminger08c06d82006-01-30 11:37:54 -08003421out:
3422 return err;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003423}
3424#endif
3425
3426static struct pci_driver sky2_driver = {
Stephen Hemminger793b8832005-09-14 16:06:14 -07003427 .name = DRV_NAME,
3428 .id_table = sky2_id_table,
3429 .probe = sky2_probe,
3430 .remove = __devexit_p(sky2_remove),
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003431#ifdef CONFIG_PM
Stephen Hemminger793b8832005-09-14 16:06:14 -07003432 .suspend = sky2_suspend,
3433 .resume = sky2_resume,
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003434#endif
3435};
3436
3437static int __init sky2_init_module(void)
3438{
shemminger@osdl.org50241c42005-11-30 11:45:22 -08003439 return pci_register_driver(&sky2_driver);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003440}
3441
3442static void __exit sky2_cleanup_module(void)
3443{
3444 pci_unregister_driver(&sky2_driver);
3445}
3446
3447module_init(sky2_init_module);
3448module_exit(sky2_cleanup_module);
3449
3450MODULE_DESCRIPTION("Marvell Yukon 2 Gigabit Ethernet driver");
3451MODULE_AUTHOR("Stephen Hemminger <shemminger@osdl.org>");
3452MODULE_LICENSE("GPL");
shemminger@osdl.org5f4f9dc2005-11-30 11:45:23 -08003453MODULE_VERSION(DRV_VERSION);