blob: 6f3a9e8f7078133521c2e452cc6292dea44aa594 [file] [log] [blame]
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001/*
2 * Copyright © 2008 Intel Corporation
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
21 * IN THE SOFTWARE.
22 *
23 * Authors:
24 * Keith Packard <keithp@keithp.com>
25 *
26 */
27
28#include <linux/i2c.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090029#include <linux/slab.h>
Paul Gortmaker2d1a8a42011-08-30 18:16:33 -040030#include <linux/export.h>
David Howells760285e2012-10-02 18:01:07 +010031#include <drm/drmP.h>
32#include <drm/drm_crtc.h>
33#include <drm/drm_crtc_helper.h>
34#include <drm/drm_edid.h>
Keith Packarda4fc5ed2009-04-07 16:16:42 -070035#include "intel_drv.h"
David Howells760285e2012-10-02 18:01:07 +010036#include <drm/i915_drm.h>
Keith Packarda4fc5ed2009-04-07 16:16:42 -070037#include "i915_drv.h"
Keith Packarda4fc5ed2009-04-07 16:16:42 -070038
Keith Packarda4fc5ed2009-04-07 16:16:42 -070039#define DP_LINK_CHECK_TIMEOUT (10 * 1000)
40
Jesse Barnescfcb0fc2010-10-07 16:01:06 -070041/**
42 * is_edp - is the given port attached to an eDP panel (either CPU or PCH)
43 * @intel_dp: DP struct
44 *
45 * If a CPU or PCH DP output is attached to an eDP panel, this function
46 * will return true, and false otherwise.
47 */
48static bool is_edp(struct intel_dp *intel_dp)
49{
Paulo Zanonida63a9f2012-10-26 19:05:46 -020050 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
51
52 return intel_dig_port->base.type == INTEL_OUTPUT_EDP;
Jesse Barnescfcb0fc2010-10-07 16:01:06 -070053}
54
55/**
56 * is_pch_edp - is the port on the PCH and attached to an eDP panel?
57 * @intel_dp: DP struct
58 *
59 * Returns true if the given DP struct corresponds to a PCH DP port attached
60 * to an eDP panel, false otherwise. Helpful for determining whether we
61 * may need FDI resources for a given DP output or not.
62 */
63static bool is_pch_edp(struct intel_dp *intel_dp)
64{
65 return intel_dp->is_pch_edp;
66}
67
Adam Jackson1c958222011-10-14 17:22:25 -040068/**
69 * is_cpu_edp - is the port on the CPU and attached to an eDP panel?
70 * @intel_dp: DP struct
71 *
72 * Returns true if the given DP struct corresponds to a CPU eDP port.
73 */
74static bool is_cpu_edp(struct intel_dp *intel_dp)
75{
76 return is_edp(intel_dp) && !is_pch_edp(intel_dp);
77}
78
Paulo Zanoni30add222012-10-26 19:05:45 -020079static struct drm_device *intel_dp_to_dev(struct intel_dp *intel_dp)
Chris Wilsonea5b2132010-08-04 13:50:23 +010080{
Paulo Zanonida63a9f2012-10-26 19:05:46 -020081 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
82
83 return intel_dig_port->base.base.dev;
Chris Wilsonea5b2132010-08-04 13:50:23 +010084}
Keith Packarda4fc5ed2009-04-07 16:16:42 -070085
Chris Wilsondf0e9242010-09-09 16:20:55 +010086static struct intel_dp *intel_attached_dp(struct drm_connector *connector)
87{
Paulo Zanonifa90ece2012-10-26 19:05:44 -020088 return enc_to_intel_dp(&intel_attached_encoder(connector)->base);
Chris Wilsondf0e9242010-09-09 16:20:55 +010089}
90
Jesse Barnes814948a2010-10-07 16:01:09 -070091/**
92 * intel_encoder_is_pch_edp - is the given encoder a PCH attached eDP?
93 * @encoder: DRM encoder
94 *
95 * Return true if @encoder corresponds to a PCH attached eDP panel. Needed
96 * by intel_display.c.
97 */
98bool intel_encoder_is_pch_edp(struct drm_encoder *encoder)
99{
100 struct intel_dp *intel_dp;
101
102 if (!encoder)
103 return false;
104
105 intel_dp = enc_to_intel_dp(encoder);
106
107 return is_pch_edp(intel_dp);
108}
109
Chris Wilsonea5b2132010-08-04 13:50:23 +0100110static void intel_dp_link_down(struct intel_dp *intel_dp);
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700111
112static int
Chris Wilsonea5b2132010-08-04 13:50:23 +0100113intel_dp_max_link_bw(struct intel_dp *intel_dp)
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700114{
Jesse Barnes7183dc22011-07-07 11:10:58 -0700115 int max_link_bw = intel_dp->dpcd[DP_MAX_LINK_RATE];
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700116
117 switch (max_link_bw) {
118 case DP_LINK_BW_1_62:
119 case DP_LINK_BW_2_7:
120 break;
121 default:
122 max_link_bw = DP_LINK_BW_1_62;
123 break;
124 }
125 return max_link_bw;
126}
127
Adam Jacksoncd9dde42011-10-14 12:43:49 -0400128/*
129 * The units on the numbers in the next two are... bizarre. Examples will
130 * make it clearer; this one parallels an example in the eDP spec.
131 *
132 * intel_dp_max_data_rate for one lane of 2.7GHz evaluates as:
133 *
134 * 270000 * 1 * 8 / 10 == 216000
135 *
136 * The actual data capacity of that configuration is 2.16Gbit/s, so the
137 * units are decakilobits. ->clock in a drm_display_mode is in kilohertz -
138 * or equivalently, kilopixels per second - so for 1680x1050R it'd be
139 * 119000. At 18bpp that's 2142000 kilobits per second.
140 *
141 * Thus the strange-looking division by 10 in intel_dp_link_required, to
142 * get the result in decakilobits instead of kilobits.
143 */
144
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700145static int
Keith Packardc8982612012-01-25 08:16:25 -0800146intel_dp_link_required(int pixel_clock, int bpp)
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700147{
Adam Jacksoncd9dde42011-10-14 12:43:49 -0400148 return (pixel_clock * bpp + 9) / 10;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700149}
150
151static int
Dave Airliefe27d532010-06-30 11:46:17 +1000152intel_dp_max_data_rate(int max_link_clock, int max_lanes)
153{
154 return (max_link_clock * max_lanes * 8) / 10;
155}
156
157static int
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700158intel_dp_mode_valid(struct drm_connector *connector,
159 struct drm_display_mode *mode)
160{
Chris Wilsondf0e9242010-09-09 16:20:55 +0100161 struct intel_dp *intel_dp = intel_attached_dp(connector);
Jani Nikuladd06f902012-10-19 14:51:50 +0300162 struct intel_connector *intel_connector = to_intel_connector(connector);
163 struct drm_display_mode *fixed_mode = intel_connector->panel.fixed_mode;
Daniel Vetter36008362013-03-27 00:44:59 +0100164 int target_clock = mode->clock;
165 int max_rate, mode_rate, max_lanes, max_link_clock;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700166
Jani Nikuladd06f902012-10-19 14:51:50 +0300167 if (is_edp(intel_dp) && fixed_mode) {
168 if (mode->hdisplay > fixed_mode->hdisplay)
Zhao Yakui7de56f42010-07-19 09:43:14 +0100169 return MODE_PANEL;
170
Jani Nikuladd06f902012-10-19 14:51:50 +0300171 if (mode->vdisplay > fixed_mode->vdisplay)
Zhao Yakui7de56f42010-07-19 09:43:14 +0100172 return MODE_PANEL;
Daniel Vetter03afc4a2013-04-02 23:42:31 +0200173
174 target_clock = fixed_mode->clock;
Zhao Yakui7de56f42010-07-19 09:43:14 +0100175 }
176
Daniel Vetter36008362013-03-27 00:44:59 +0100177 max_link_clock = drm_dp_bw_code_to_link_rate(intel_dp_max_link_bw(intel_dp));
178 max_lanes = drm_dp_max_lane_count(intel_dp->dpcd);
179
180 max_rate = intel_dp_max_data_rate(max_link_clock, max_lanes);
181 mode_rate = intel_dp_link_required(target_clock, 18);
182
183 if (mode_rate > max_rate)
Daniel Vetterc4867932012-04-10 10:42:36 +0200184 return MODE_CLOCK_HIGH;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700185
186 if (mode->clock < 10000)
187 return MODE_CLOCK_LOW;
188
Daniel Vetter0af78a22012-05-23 11:30:55 +0200189 if (mode->flags & DRM_MODE_FLAG_DBLCLK)
190 return MODE_H_ILLEGAL;
191
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700192 return MODE_OK;
193}
194
195static uint32_t
196pack_aux(uint8_t *src, int src_bytes)
197{
198 int i;
199 uint32_t v = 0;
200
201 if (src_bytes > 4)
202 src_bytes = 4;
203 for (i = 0; i < src_bytes; i++)
204 v |= ((uint32_t) src[i]) << ((3-i) * 8);
205 return v;
206}
207
208static void
209unpack_aux(uint32_t src, uint8_t *dst, int dst_bytes)
210{
211 int i;
212 if (dst_bytes > 4)
213 dst_bytes = 4;
214 for (i = 0; i < dst_bytes; i++)
215 dst[i] = src >> ((3-i) * 8);
216}
217
Keith Packardfb0f8fb2009-06-11 22:31:31 -0700218/* hrawclock is 1/4 the FSB frequency */
219static int
220intel_hrawclk(struct drm_device *dev)
221{
222 struct drm_i915_private *dev_priv = dev->dev_private;
223 uint32_t clkcfg;
224
Vijay Purushothaman9473c8f2012-09-27 19:13:01 +0530225 /* There is no CLKCFG reg in Valleyview. VLV hrawclk is 200 MHz */
226 if (IS_VALLEYVIEW(dev))
227 return 200;
228
Keith Packardfb0f8fb2009-06-11 22:31:31 -0700229 clkcfg = I915_READ(CLKCFG);
230 switch (clkcfg & CLKCFG_FSB_MASK) {
231 case CLKCFG_FSB_400:
232 return 100;
233 case CLKCFG_FSB_533:
234 return 133;
235 case CLKCFG_FSB_667:
236 return 166;
237 case CLKCFG_FSB_800:
238 return 200;
239 case CLKCFG_FSB_1067:
240 return 266;
241 case CLKCFG_FSB_1333:
242 return 333;
243 /* these two are just a guess; one of them might be right */
244 case CLKCFG_FSB_1600:
245 case CLKCFG_FSB_1600_ALT:
246 return 400;
247 default:
248 return 133;
249 }
250}
251
Keith Packardebf33b12011-09-29 15:53:27 -0700252static bool ironlake_edp_have_panel_power(struct intel_dp *intel_dp)
253{
Paulo Zanoni30add222012-10-26 19:05:45 -0200254 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Keith Packardebf33b12011-09-29 15:53:27 -0700255 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes453c5422013-03-28 09:55:41 -0700256 u32 pp_stat_reg;
Keith Packardebf33b12011-09-29 15:53:27 -0700257
Jesse Barnes453c5422013-03-28 09:55:41 -0700258 pp_stat_reg = IS_VALLEYVIEW(dev) ? PIPEA_PP_STATUS : PCH_PP_STATUS;
259 return (I915_READ(pp_stat_reg) & PP_ON) != 0;
Keith Packardebf33b12011-09-29 15:53:27 -0700260}
261
262static bool ironlake_edp_have_panel_vdd(struct intel_dp *intel_dp)
263{
Paulo Zanoni30add222012-10-26 19:05:45 -0200264 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Keith Packardebf33b12011-09-29 15:53:27 -0700265 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes453c5422013-03-28 09:55:41 -0700266 u32 pp_ctrl_reg;
Keith Packardebf33b12011-09-29 15:53:27 -0700267
Jesse Barnes453c5422013-03-28 09:55:41 -0700268 pp_ctrl_reg = IS_VALLEYVIEW(dev) ? PIPEA_PP_CONTROL : PCH_PP_CONTROL;
269 return (I915_READ(pp_ctrl_reg) & EDP_FORCE_VDD) != 0;
Keith Packardebf33b12011-09-29 15:53:27 -0700270}
271
Keith Packard9b984da2011-09-19 13:54:47 -0700272static void
273intel_dp_check_edp(struct intel_dp *intel_dp)
274{
Paulo Zanoni30add222012-10-26 19:05:45 -0200275 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Keith Packard9b984da2011-09-19 13:54:47 -0700276 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes453c5422013-03-28 09:55:41 -0700277 u32 pp_stat_reg, pp_ctrl_reg;
Keith Packardebf33b12011-09-29 15:53:27 -0700278
Keith Packard9b984da2011-09-19 13:54:47 -0700279 if (!is_edp(intel_dp))
280 return;
Jesse Barnes453c5422013-03-28 09:55:41 -0700281
282 pp_stat_reg = IS_VALLEYVIEW(dev) ? PIPEA_PP_STATUS : PCH_PP_STATUS;
283 pp_ctrl_reg = IS_VALLEYVIEW(dev) ? PIPEA_PP_CONTROL : PCH_PP_CONTROL;
284
Keith Packardebf33b12011-09-29 15:53:27 -0700285 if (!ironlake_edp_have_panel_power(intel_dp) && !ironlake_edp_have_panel_vdd(intel_dp)) {
Keith Packard9b984da2011-09-19 13:54:47 -0700286 WARN(1, "eDP powered off while attempting aux channel communication.\n");
287 DRM_DEBUG_KMS("Status 0x%08x Control 0x%08x\n",
Jesse Barnes453c5422013-03-28 09:55:41 -0700288 I915_READ(pp_stat_reg),
289 I915_READ(pp_ctrl_reg));
Keith Packard9b984da2011-09-19 13:54:47 -0700290 }
291}
292
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100293static uint32_t
294intel_dp_aux_wait_done(struct intel_dp *intel_dp, bool has_aux_irq)
295{
296 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
297 struct drm_device *dev = intel_dig_port->base.base.dev;
298 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanoni9ed35ab2013-02-18 19:00:25 -0300299 uint32_t ch_ctl = intel_dp->aux_ch_ctl_reg;
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100300 uint32_t status;
301 bool done;
302
Daniel Vetteref04f002012-12-01 21:03:59 +0100303#define C (((status = I915_READ_NOTRACE(ch_ctl)) & DP_AUX_CH_CTL_SEND_BUSY) == 0)
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100304 if (has_aux_irq)
Paulo Zanonib90f5172013-02-18 19:00:24 -0300305 done = wait_event_timeout(dev_priv->gmbus_wait_queue, C,
306 msecs_to_jiffies(10));
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100307 else
308 done = wait_for_atomic(C, 10) == 0;
309 if (!done)
310 DRM_ERROR("dp aux hw did not signal timeout (has irq: %i)!\n",
311 has_aux_irq);
312#undef C
313
314 return status;
315}
316
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700317static int
Chris Wilsonea5b2132010-08-04 13:50:23 +0100318intel_dp_aux_ch(struct intel_dp *intel_dp,
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700319 uint8_t *send, int send_bytes,
320 uint8_t *recv, int recv_size)
321{
Paulo Zanoni174edf12012-10-26 19:05:50 -0200322 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
323 struct drm_device *dev = intel_dig_port->base.base.dev;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700324 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanoni9ed35ab2013-02-18 19:00:25 -0300325 uint32_t ch_ctl = intel_dp->aux_ch_ctl_reg;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700326 uint32_t ch_data = ch_ctl + 4;
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100327 int i, ret, recv_bytes;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700328 uint32_t status;
Keith Packardfb0f8fb2009-06-11 22:31:31 -0700329 uint32_t aux_clock_divider;
Daniel Vetter6b4e0a92012-06-14 22:15:00 +0200330 int try, precharge;
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100331 bool has_aux_irq = INTEL_INFO(dev)->gen >= 5 && !IS_VALLEYVIEW(dev);
332
333 /* dp aux is extremely sensitive to irq latency, hence request the
334 * lowest possible wakeup latency and so prevent the cpu from going into
335 * deep sleep states.
336 */
337 pm_qos_update_request(&dev_priv->pm_qos, 0);
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700338
Keith Packard9b984da2011-09-19 13:54:47 -0700339 intel_dp_check_edp(intel_dp);
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700340 /* The clock divider is based off the hrawclk,
Keith Packardfb0f8fb2009-06-11 22:31:31 -0700341 * and would like to run at 2MHz. So, take the
342 * hrawclk value and divide by 2 and use that
Jesse Barnes6176b8f2010-09-08 12:42:00 -0700343 *
344 * Note that PCH attached eDP panels should use a 125MHz input
345 * clock divider.
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700346 */
Adam Jackson1c958222011-10-14 17:22:25 -0400347 if (is_cpu_edp(intel_dp)) {
Paulo Zanoniaffa9352012-11-23 15:30:39 -0200348 if (HAS_DDI(dev))
Paulo Zanonib8fc2f62012-10-23 18:30:05 -0200349 aux_clock_divider = intel_ddi_get_cdclk_freq(dev_priv) >> 1;
350 else if (IS_VALLEYVIEW(dev))
Vijay Purushothaman9473c8f2012-09-27 19:13:01 +0530351 aux_clock_divider = 100;
352 else if (IS_GEN6(dev) || IS_GEN7(dev))
Keith Packard1a2eb462011-11-16 16:26:07 -0800353 aux_clock_divider = 200; /* SNB & IVB eDP input clock at 400Mhz */
Zhenyu Wange3421a12010-04-08 09:43:27 +0800354 else
355 aux_clock_divider = 225; /* eDP input clock at 450Mhz */
Jani Nikula2c55c332013-04-09 08:11:00 +0300356 } else if (dev_priv->pch_id == INTEL_PCH_LPT_DEVICE_ID_TYPE) {
357 /* Workaround for non-ULT HSW */
358 aux_clock_divider = 74;
359 } else if (HAS_PCH_SPLIT(dev)) {
Daniel Vetter6b3ec1c2012-10-20 20:57:44 +0200360 aux_clock_divider = DIV_ROUND_UP(intel_pch_rawclk(dev), 2);
Jani Nikula2c55c332013-04-09 08:11:00 +0300361 } else {
Zhenyu Wang5eb08b62009-07-24 01:00:31 +0800362 aux_clock_divider = intel_hrawclk(dev) / 2;
Jani Nikula2c55c332013-04-09 08:11:00 +0300363 }
Zhenyu Wang5eb08b62009-07-24 01:00:31 +0800364
Daniel Vetter6b4e0a92012-06-14 22:15:00 +0200365 if (IS_GEN6(dev))
366 precharge = 3;
367 else
368 precharge = 5;
369
Jesse Barnes11bee432011-08-01 15:02:20 -0700370 /* Try to wait for any previous AUX channel activity */
371 for (try = 0; try < 3; try++) {
Daniel Vetteref04f002012-12-01 21:03:59 +0100372 status = I915_READ_NOTRACE(ch_ctl);
Jesse Barnes11bee432011-08-01 15:02:20 -0700373 if ((status & DP_AUX_CH_CTL_SEND_BUSY) == 0)
374 break;
375 msleep(1);
376 }
377
378 if (try == 3) {
379 WARN(1, "dp_aux_ch not started status 0x%08x\n",
380 I915_READ(ch_ctl));
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100381 ret = -EBUSY;
382 goto out;
Chris Wilson4f7f7b72010-08-18 18:12:56 +0100383 }
384
Keith Packardfb0f8fb2009-06-11 22:31:31 -0700385 /* Must try at least 3 times according to DP spec */
386 for (try = 0; try < 5; try++) {
387 /* Load the send data into the aux channel data registers */
Chris Wilson4f7f7b72010-08-18 18:12:56 +0100388 for (i = 0; i < send_bytes; i += 4)
389 I915_WRITE(ch_data + i,
390 pack_aux(send + i, send_bytes - i));
Akshay Joshi0206e352011-08-16 15:34:10 -0400391
Keith Packardfb0f8fb2009-06-11 22:31:31 -0700392 /* Send the command and wait for it to complete */
Chris Wilson4f7f7b72010-08-18 18:12:56 +0100393 I915_WRITE(ch_ctl,
394 DP_AUX_CH_CTL_SEND_BUSY |
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100395 (has_aux_irq ? DP_AUX_CH_CTL_INTERRUPT : 0) |
Chris Wilson4f7f7b72010-08-18 18:12:56 +0100396 DP_AUX_CH_CTL_TIME_OUT_400us |
397 (send_bytes << DP_AUX_CH_CTL_MESSAGE_SIZE_SHIFT) |
398 (precharge << DP_AUX_CH_CTL_PRECHARGE_2US_SHIFT) |
399 (aux_clock_divider << DP_AUX_CH_CTL_BIT_CLOCK_2X_SHIFT) |
400 DP_AUX_CH_CTL_DONE |
401 DP_AUX_CH_CTL_TIME_OUT_ERROR |
402 DP_AUX_CH_CTL_RECEIVE_ERROR);
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100403
404 status = intel_dp_aux_wait_done(intel_dp, has_aux_irq);
Akshay Joshi0206e352011-08-16 15:34:10 -0400405
Keith Packardfb0f8fb2009-06-11 22:31:31 -0700406 /* Clear done status and any errors */
Chris Wilson4f7f7b72010-08-18 18:12:56 +0100407 I915_WRITE(ch_ctl,
408 status |
409 DP_AUX_CH_CTL_DONE |
410 DP_AUX_CH_CTL_TIME_OUT_ERROR |
411 DP_AUX_CH_CTL_RECEIVE_ERROR);
Adam Jacksond7e96fe2011-07-26 15:39:46 -0400412
413 if (status & (DP_AUX_CH_CTL_TIME_OUT_ERROR |
414 DP_AUX_CH_CTL_RECEIVE_ERROR))
415 continue;
Chris Wilson4f7f7b72010-08-18 18:12:56 +0100416 if (status & DP_AUX_CH_CTL_DONE)
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700417 break;
418 }
419
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700420 if ((status & DP_AUX_CH_CTL_DONE) == 0) {
Keith Packard1ae8c0a2009-06-28 15:42:17 -0700421 DRM_ERROR("dp_aux_ch not done status 0x%08x\n", status);
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100422 ret = -EBUSY;
423 goto out;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700424 }
425
426 /* Check for timeout or receive error.
427 * Timeouts occur when the sink is not connected
428 */
Keith Packarda5b3da52009-06-11 22:30:32 -0700429 if (status & DP_AUX_CH_CTL_RECEIVE_ERROR) {
Keith Packard1ae8c0a2009-06-28 15:42:17 -0700430 DRM_ERROR("dp_aux_ch receive error status 0x%08x\n", status);
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100431 ret = -EIO;
432 goto out;
Keith Packarda5b3da52009-06-11 22:30:32 -0700433 }
Keith Packard1ae8c0a2009-06-28 15:42:17 -0700434
435 /* Timeouts occur when the device isn't connected, so they're
436 * "normal" -- don't fill the kernel log with these */
Keith Packarda5b3da52009-06-11 22:30:32 -0700437 if (status & DP_AUX_CH_CTL_TIME_OUT_ERROR) {
Zhao Yakui28c97732009-10-09 11:39:41 +0800438 DRM_DEBUG_KMS("dp_aux_ch timeout status 0x%08x\n", status);
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100439 ret = -ETIMEDOUT;
440 goto out;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700441 }
442
443 /* Unload any bytes sent back from the other side */
444 recv_bytes = ((status & DP_AUX_CH_CTL_MESSAGE_SIZE_MASK) >>
445 DP_AUX_CH_CTL_MESSAGE_SIZE_SHIFT);
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700446 if (recv_bytes > recv_size)
447 recv_bytes = recv_size;
Akshay Joshi0206e352011-08-16 15:34:10 -0400448
Chris Wilson4f7f7b72010-08-18 18:12:56 +0100449 for (i = 0; i < recv_bytes; i += 4)
450 unpack_aux(I915_READ(ch_data + i),
451 recv + i, recv_bytes - i);
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700452
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100453 ret = recv_bytes;
454out:
455 pm_qos_update_request(&dev_priv->pm_qos, PM_QOS_DEFAULT_VALUE);
456
457 return ret;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700458}
459
460/* Write data to the aux channel in native mode */
461static int
Chris Wilsonea5b2132010-08-04 13:50:23 +0100462intel_dp_aux_native_write(struct intel_dp *intel_dp,
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700463 uint16_t address, uint8_t *send, int send_bytes)
464{
465 int ret;
466 uint8_t msg[20];
467 int msg_bytes;
468 uint8_t ack;
469
Keith Packard9b984da2011-09-19 13:54:47 -0700470 intel_dp_check_edp(intel_dp);
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700471 if (send_bytes > 16)
472 return -1;
473 msg[0] = AUX_NATIVE_WRITE << 4;
474 msg[1] = address >> 8;
Zhenyu Wangeebc8632009-07-24 01:00:30 +0800475 msg[2] = address & 0xff;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700476 msg[3] = send_bytes - 1;
477 memcpy(&msg[4], send, send_bytes);
478 msg_bytes = send_bytes + 4;
479 for (;;) {
Chris Wilsonea5b2132010-08-04 13:50:23 +0100480 ret = intel_dp_aux_ch(intel_dp, msg, msg_bytes, &ack, 1);
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700481 if (ret < 0)
482 return ret;
483 if ((ack & AUX_NATIVE_REPLY_MASK) == AUX_NATIVE_REPLY_ACK)
484 break;
485 else if ((ack & AUX_NATIVE_REPLY_MASK) == AUX_NATIVE_REPLY_DEFER)
486 udelay(100);
487 else
Keith Packarda5b3da52009-06-11 22:30:32 -0700488 return -EIO;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700489 }
490 return send_bytes;
491}
492
493/* Write a single byte to the aux channel in native mode */
494static int
Chris Wilsonea5b2132010-08-04 13:50:23 +0100495intel_dp_aux_native_write_1(struct intel_dp *intel_dp,
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700496 uint16_t address, uint8_t byte)
497{
Chris Wilsonea5b2132010-08-04 13:50:23 +0100498 return intel_dp_aux_native_write(intel_dp, address, &byte, 1);
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700499}
500
501/* read bytes from a native aux channel */
502static int
Chris Wilsonea5b2132010-08-04 13:50:23 +0100503intel_dp_aux_native_read(struct intel_dp *intel_dp,
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700504 uint16_t address, uint8_t *recv, int recv_bytes)
505{
506 uint8_t msg[4];
507 int msg_bytes;
508 uint8_t reply[20];
509 int reply_bytes;
510 uint8_t ack;
511 int ret;
512
Keith Packard9b984da2011-09-19 13:54:47 -0700513 intel_dp_check_edp(intel_dp);
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700514 msg[0] = AUX_NATIVE_READ << 4;
515 msg[1] = address >> 8;
516 msg[2] = address & 0xff;
517 msg[3] = recv_bytes - 1;
518
519 msg_bytes = 4;
520 reply_bytes = recv_bytes + 1;
521
522 for (;;) {
Chris Wilsonea5b2132010-08-04 13:50:23 +0100523 ret = intel_dp_aux_ch(intel_dp, msg, msg_bytes,
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700524 reply, reply_bytes);
Keith Packarda5b3da52009-06-11 22:30:32 -0700525 if (ret == 0)
526 return -EPROTO;
527 if (ret < 0)
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700528 return ret;
529 ack = reply[0];
530 if ((ack & AUX_NATIVE_REPLY_MASK) == AUX_NATIVE_REPLY_ACK) {
531 memcpy(recv, reply + 1, ret - 1);
532 return ret - 1;
533 }
534 else if ((ack & AUX_NATIVE_REPLY_MASK) == AUX_NATIVE_REPLY_DEFER)
535 udelay(100);
536 else
Keith Packarda5b3da52009-06-11 22:30:32 -0700537 return -EIO;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700538 }
539}
540
541static int
Dave Airlieab2c0672009-12-04 10:55:24 +1000542intel_dp_i2c_aux_ch(struct i2c_adapter *adapter, int mode,
543 uint8_t write_byte, uint8_t *read_byte)
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700544{
Dave Airlieab2c0672009-12-04 10:55:24 +1000545 struct i2c_algo_dp_aux_data *algo_data = adapter->algo_data;
Chris Wilsonea5b2132010-08-04 13:50:23 +0100546 struct intel_dp *intel_dp = container_of(adapter,
547 struct intel_dp,
548 adapter);
Dave Airlieab2c0672009-12-04 10:55:24 +1000549 uint16_t address = algo_data->address;
550 uint8_t msg[5];
551 uint8_t reply[2];
David Flynn8316f332010-12-08 16:10:21 +0000552 unsigned retry;
Dave Airlieab2c0672009-12-04 10:55:24 +1000553 int msg_bytes;
554 int reply_bytes;
555 int ret;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700556
Keith Packard9b984da2011-09-19 13:54:47 -0700557 intel_dp_check_edp(intel_dp);
Dave Airlieab2c0672009-12-04 10:55:24 +1000558 /* Set up the command byte */
559 if (mode & MODE_I2C_READ)
560 msg[0] = AUX_I2C_READ << 4;
561 else
562 msg[0] = AUX_I2C_WRITE << 4;
563
564 if (!(mode & MODE_I2C_STOP))
565 msg[0] |= AUX_I2C_MOT << 4;
566
567 msg[1] = address >> 8;
568 msg[2] = address;
569
570 switch (mode) {
571 case MODE_I2C_WRITE:
572 msg[3] = 0;
573 msg[4] = write_byte;
574 msg_bytes = 5;
575 reply_bytes = 1;
576 break;
577 case MODE_I2C_READ:
578 msg[3] = 0;
579 msg_bytes = 4;
580 reply_bytes = 2;
581 break;
582 default:
583 msg_bytes = 3;
584 reply_bytes = 1;
585 break;
586 }
587
David Flynn8316f332010-12-08 16:10:21 +0000588 for (retry = 0; retry < 5; retry++) {
589 ret = intel_dp_aux_ch(intel_dp,
590 msg, msg_bytes,
591 reply, reply_bytes);
Dave Airlieab2c0672009-12-04 10:55:24 +1000592 if (ret < 0) {
Dave Airlie3ff99162009-12-08 14:03:47 +1000593 DRM_DEBUG_KMS("aux_ch failed %d\n", ret);
Dave Airlieab2c0672009-12-04 10:55:24 +1000594 return ret;
595 }
David Flynn8316f332010-12-08 16:10:21 +0000596
597 switch (reply[0] & AUX_NATIVE_REPLY_MASK) {
598 case AUX_NATIVE_REPLY_ACK:
599 /* I2C-over-AUX Reply field is only valid
600 * when paired with AUX ACK.
601 */
602 break;
603 case AUX_NATIVE_REPLY_NACK:
604 DRM_DEBUG_KMS("aux_ch native nack\n");
605 return -EREMOTEIO;
606 case AUX_NATIVE_REPLY_DEFER:
607 udelay(100);
608 continue;
609 default:
610 DRM_ERROR("aux_ch invalid native reply 0x%02x\n",
611 reply[0]);
612 return -EREMOTEIO;
613 }
614
Dave Airlieab2c0672009-12-04 10:55:24 +1000615 switch (reply[0] & AUX_I2C_REPLY_MASK) {
616 case AUX_I2C_REPLY_ACK:
617 if (mode == MODE_I2C_READ) {
618 *read_byte = reply[1];
619 }
620 return reply_bytes - 1;
621 case AUX_I2C_REPLY_NACK:
David Flynn8316f332010-12-08 16:10:21 +0000622 DRM_DEBUG_KMS("aux_i2c nack\n");
Dave Airlieab2c0672009-12-04 10:55:24 +1000623 return -EREMOTEIO;
624 case AUX_I2C_REPLY_DEFER:
David Flynn8316f332010-12-08 16:10:21 +0000625 DRM_DEBUG_KMS("aux_i2c defer\n");
Dave Airlieab2c0672009-12-04 10:55:24 +1000626 udelay(100);
627 break;
628 default:
David Flynn8316f332010-12-08 16:10:21 +0000629 DRM_ERROR("aux_i2c invalid reply 0x%02x\n", reply[0]);
Dave Airlieab2c0672009-12-04 10:55:24 +1000630 return -EREMOTEIO;
631 }
632 }
David Flynn8316f332010-12-08 16:10:21 +0000633
634 DRM_ERROR("too many retries, giving up\n");
635 return -EREMOTEIO;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700636}
637
638static int
Chris Wilsonea5b2132010-08-04 13:50:23 +0100639intel_dp_i2c_init(struct intel_dp *intel_dp,
Zhenyu Wang55f78c42010-03-29 16:13:57 +0800640 struct intel_connector *intel_connector, const char *name)
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700641{
Keith Packard0b5c5412011-09-28 16:41:05 -0700642 int ret;
643
Zhenyu Wangd54e9d22009-10-19 15:43:51 +0800644 DRM_DEBUG_KMS("i2c_init %s\n", name);
Chris Wilsonea5b2132010-08-04 13:50:23 +0100645 intel_dp->algo.running = false;
646 intel_dp->algo.address = 0;
647 intel_dp->algo.aux_ch = intel_dp_i2c_aux_ch;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700648
Akshay Joshi0206e352011-08-16 15:34:10 -0400649 memset(&intel_dp->adapter, '\0', sizeof(intel_dp->adapter));
Chris Wilsonea5b2132010-08-04 13:50:23 +0100650 intel_dp->adapter.owner = THIS_MODULE;
651 intel_dp->adapter.class = I2C_CLASS_DDC;
Akshay Joshi0206e352011-08-16 15:34:10 -0400652 strncpy(intel_dp->adapter.name, name, sizeof(intel_dp->adapter.name) - 1);
Chris Wilsonea5b2132010-08-04 13:50:23 +0100653 intel_dp->adapter.name[sizeof(intel_dp->adapter.name) - 1] = '\0';
654 intel_dp->adapter.algo_data = &intel_dp->algo;
655 intel_dp->adapter.dev.parent = &intel_connector->base.kdev;
656
Keith Packard0b5c5412011-09-28 16:41:05 -0700657 ironlake_edp_panel_vdd_on(intel_dp);
658 ret = i2c_dp_aux_add_bus(&intel_dp->adapter);
Keith Packardbd943152011-09-18 23:09:52 -0700659 ironlake_edp_panel_vdd_off(intel_dp, false);
Keith Packard0b5c5412011-09-28 16:41:05 -0700660 return ret;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700661}
662
Daniel Vetterc6bb3532013-04-19 11:14:33 +0200663static void
664intel_dp_set_clock(struct intel_encoder *encoder,
665 struct intel_crtc_config *pipe_config, int link_bw)
666{
667 struct drm_device *dev = encoder->base.dev;
668
669 if (IS_G4X(dev)) {
670 if (link_bw == DP_LINK_BW_1_62) {
671 pipe_config->dpll.p1 = 2;
672 pipe_config->dpll.p2 = 10;
673 pipe_config->dpll.n = 2;
674 pipe_config->dpll.m1 = 23;
675 pipe_config->dpll.m2 = 8;
676 } else {
677 pipe_config->dpll.p1 = 1;
678 pipe_config->dpll.p2 = 10;
679 pipe_config->dpll.n = 1;
680 pipe_config->dpll.m1 = 14;
681 pipe_config->dpll.m2 = 2;
682 }
683 pipe_config->clock_set = true;
684 } else if (IS_HASWELL(dev)) {
685 /* Haswell has special-purpose DP DDI clocks. */
686 } else if (HAS_PCH_SPLIT(dev)) {
687 if (link_bw == DP_LINK_BW_1_62) {
688 pipe_config->dpll.n = 1;
689 pipe_config->dpll.p1 = 2;
690 pipe_config->dpll.p2 = 10;
691 pipe_config->dpll.m1 = 12;
692 pipe_config->dpll.m2 = 9;
693 } else {
694 pipe_config->dpll.n = 2;
695 pipe_config->dpll.p1 = 1;
696 pipe_config->dpll.p2 = 10;
697 pipe_config->dpll.m1 = 14;
698 pipe_config->dpll.m2 = 8;
699 }
700 pipe_config->clock_set = true;
701 } else if (IS_VALLEYVIEW(dev)) {
702 /* FIXME: Need to figure out optimized DP clocks for vlv. */
703 }
704}
705
Paulo Zanoni00c09d72012-10-26 19:05:52 -0200706bool
Daniel Vetter5bfe2ac2013-03-27 00:44:55 +0100707intel_dp_compute_config(struct intel_encoder *encoder,
708 struct intel_crtc_config *pipe_config)
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700709{
Daniel Vetter5bfe2ac2013-03-27 00:44:55 +0100710 struct drm_device *dev = encoder->base.dev;
Daniel Vetter36008362013-03-27 00:44:59 +0100711 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter5bfe2ac2013-03-27 00:44:55 +0100712 struct drm_display_mode *adjusted_mode = &pipe_config->adjusted_mode;
Daniel Vetter5bfe2ac2013-03-27 00:44:55 +0100713 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
Jesse Barnes2dd24552013-04-25 12:55:01 -0700714 struct intel_crtc *intel_crtc = encoder->new_crtc;
Jani Nikuladd06f902012-10-19 14:51:50 +0300715 struct intel_connector *intel_connector = intel_dp->attached_connector;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700716 int lane_count, clock;
Daniel Vetter397fe152012-10-22 22:56:43 +0200717 int max_lane_count = drm_dp_max_lane_count(intel_dp->dpcd);
Chris Wilsonea5b2132010-08-04 13:50:23 +0100718 int max_clock = intel_dp_max_link_bw(intel_dp) == DP_LINK_BW_2_7 ? 1 : 0;
Daniel Vetter083f9562012-04-20 20:23:49 +0200719 int bpp, mode_rate;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700720 static int bws[2] = { DP_LINK_BW_1_62, DP_LINK_BW_2_7 };
Daniel Vetter36008362013-03-27 00:44:59 +0100721 int target_clock, link_avail, link_clock;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700722
Daniel Vetter5bfe2ac2013-03-27 00:44:55 +0100723 if (HAS_PCH_SPLIT(dev) && !HAS_DDI(dev) && !is_cpu_edp(intel_dp))
724 pipe_config->has_pch_encoder = true;
725
Daniel Vetter03afc4a2013-04-02 23:42:31 +0200726 pipe_config->has_dp_encoder = true;
727
Jani Nikuladd06f902012-10-19 14:51:50 +0300728 if (is_edp(intel_dp) && intel_connector->panel.fixed_mode) {
729 intel_fixed_panel_mode(intel_connector->panel.fixed_mode,
730 adjusted_mode);
Jesse Barnes2dd24552013-04-25 12:55:01 -0700731 if (!HAS_PCH_SPLIT(dev))
732 intel_gmch_panel_fitting(intel_crtc, pipe_config,
733 intel_connector->panel.fitting_mode);
734 else
Jesse Barnesb074cec2013-04-25 12:55:02 -0700735 intel_pch_panel_fitting(intel_crtc, pipe_config,
736 intel_connector->panel.fitting_mode);
Zhao Yakui0d3a1be2010-07-19 09:43:13 +0100737 }
Daniel Vetter36008362013-03-27 00:44:59 +0100738 /* We need to take the panel's fixed mode into account. */
739 target_clock = adjusted_mode->clock;
Zhao Yakui0d3a1be2010-07-19 09:43:13 +0100740
Daniel Vettercb1793c2012-06-04 18:39:21 +0200741 if (adjusted_mode->flags & DRM_MODE_FLAG_DBLCLK)
Daniel Vetter0af78a22012-05-23 11:30:55 +0200742 return false;
743
Daniel Vetter083f9562012-04-20 20:23:49 +0200744 DRM_DEBUG_KMS("DP link computation with max lane count %i "
745 "max bw %02x pixel clock %iKHz\n",
Daniel Vetter71244652012-06-04 18:39:20 +0200746 max_lane_count, bws[max_clock], adjusted_mode->clock);
Daniel Vetter083f9562012-04-20 20:23:49 +0200747
Daniel Vetter36008362013-03-27 00:44:59 +0100748 /* Walk through all bpp values. Luckily they're all nicely spaced with 2
749 * bpc in between. */
Daniel Vetter52541e32013-04-19 11:24:38 +0200750 bpp = pipe_config->pipe_bpp;
Daniel Vetteraf131882013-02-19 17:45:00 +0100751
752 /*
753 * eDP panels are really fickle, try to enfore the bpp the firmware
754 * recomments. This means we'll up-dither 16bpp framebuffers on
755 * high-depth panels.
756 */
757 if (is_edp(intel_dp) && dev_priv->edp.bpp) {
758 DRM_DEBUG_KMS("forcing bpp for eDP panel to BIOS-provided %i\n",
759 dev_priv->edp.bpp);
760 bpp = dev_priv->edp.bpp;
761 }
762
Daniel Vetter36008362013-03-27 00:44:59 +0100763 for (; bpp >= 6*3; bpp -= 2*3) {
764 mode_rate = intel_dp_link_required(target_clock, bpp);
Ville Syrjälä3685a8f2013-01-17 16:31:28 +0200765
Daniel Vetter36008362013-03-27 00:44:59 +0100766 for (clock = 0; clock <= max_clock; clock++) {
767 for (lane_count = 1; lane_count <= max_lane_count; lane_count <<= 1) {
768 link_clock = drm_dp_bw_code_to_link_rate(bws[clock]);
769 link_avail = intel_dp_max_data_rate(link_clock,
770 lane_count);
771
772 if (mode_rate <= link_avail) {
773 goto found;
774 }
775 }
776 }
777 }
778
779 return false;
780
781found:
Ville Syrjälä55bc60d2013-01-17 16:31:29 +0200782 if (intel_dp->color_range_auto) {
783 /*
784 * See:
785 * CEA-861-E - 5.1 Default Encoding Parameters
786 * VESA DisplayPort Ver.1.2a - 5.1.1.1 Video Colorimetry
787 */
Thierry Reding18316c82012-12-20 15:41:44 +0100788 if (bpp != 18 && drm_match_cea_mode(adjusted_mode) > 1)
Ville Syrjälä55bc60d2013-01-17 16:31:29 +0200789 intel_dp->color_range = DP_COLOR_RANGE_16_235;
790 else
791 intel_dp->color_range = 0;
792 }
793
Ville Syrjälä3685a8f2013-01-17 16:31:28 +0200794 if (intel_dp->color_range)
Daniel Vetter50f3b012013-03-27 00:44:56 +0100795 pipe_config->limited_color_range = true;
Ville Syrjälä3685a8f2013-01-17 16:31:28 +0200796
Daniel Vetter36008362013-03-27 00:44:59 +0100797 intel_dp->link_bw = bws[clock];
798 intel_dp->lane_count = lane_count;
799 adjusted_mode->clock = drm_dp_bw_code_to_link_rate(intel_dp->link_bw);
Daniel Vetterdf92b1e2013-03-28 10:41:58 +0100800 pipe_config->pixel_target_clock = target_clock;
Daniel Vetterc4867932012-04-10 10:42:36 +0200801
Daniel Vetter36008362013-03-27 00:44:59 +0100802 DRM_DEBUG_KMS("DP link bw %02x lane count %d clock %d bpp %d\n",
803 intel_dp->link_bw, intel_dp->lane_count,
804 adjusted_mode->clock, bpp);
805 DRM_DEBUG_KMS("DP link bw required %i available %i\n",
806 mode_rate, link_avail);
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700807
Daniel Vetter03afc4a2013-04-02 23:42:31 +0200808 intel_link_compute_m_n(bpp, lane_count,
809 target_clock, adjusted_mode->clock,
810 &pipe_config->dp_m_n);
811
Daniel Vetter57c21962013-04-04 17:19:37 +0200812 pipe_config->pipe_bpp = bpp;
813
Daniel Vetterc6bb3532013-04-19 11:14:33 +0200814 intel_dp_set_clock(encoder, pipe_config, intel_dp->link_bw);
815
Daniel Vetter36008362013-03-27 00:44:59 +0100816 return true;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700817}
818
Paulo Zanoni247d89f2012-10-15 15:51:33 -0300819void intel_dp_init_link_config(struct intel_dp *intel_dp)
820{
821 memset(intel_dp->link_configuration, 0, DP_LINK_CONFIGURATION_SIZE);
822 intel_dp->link_configuration[0] = intel_dp->link_bw;
823 intel_dp->link_configuration[1] = intel_dp->lane_count;
824 intel_dp->link_configuration[8] = DP_SET_ANSI_8B10B;
825 /*
826 * Check for DPCD version > 1.1 and enhanced framing support
827 */
828 if (intel_dp->dpcd[DP_DPCD_REV] >= 0x11 &&
829 (intel_dp->dpcd[DP_MAX_LANE_COUNT] & DP_ENHANCED_FRAME_CAP)) {
830 intel_dp->link_configuration[1] |= DP_LANE_COUNT_ENHANCED_FRAME_EN;
831 }
832}
833
Daniel Vetterea9b6002012-11-29 15:59:31 +0100834static void ironlake_set_pll_edp(struct drm_crtc *crtc, int clock)
835{
836 struct drm_device *dev = crtc->dev;
837 struct drm_i915_private *dev_priv = dev->dev_private;
838 u32 dpa_ctl;
839
840 DRM_DEBUG_KMS("eDP PLL enable for clock %d\n", clock);
841 dpa_ctl = I915_READ(DP_A);
842 dpa_ctl &= ~DP_PLL_FREQ_MASK;
843
844 if (clock < 200000) {
Daniel Vetter1ce17032012-11-29 15:59:32 +0100845 /* For a long time we've carried around a ILK-DevA w/a for the
846 * 160MHz clock. If we're really unlucky, it's still required.
847 */
848 DRM_DEBUG_KMS("160MHz cpu eDP clock, might need ilk devA w/a\n");
Daniel Vetterea9b6002012-11-29 15:59:31 +0100849 dpa_ctl |= DP_PLL_FREQ_160MHZ;
Daniel Vetterea9b6002012-11-29 15:59:31 +0100850 } else {
851 dpa_ctl |= DP_PLL_FREQ_270MHZ;
852 }
Daniel Vetter1ce17032012-11-29 15:59:32 +0100853
Daniel Vetterea9b6002012-11-29 15:59:31 +0100854 I915_WRITE(DP_A, dpa_ctl);
855
856 POSTING_READ(DP_A);
857 udelay(500);
858}
859
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700860static void
861intel_dp_mode_set(struct drm_encoder *encoder, struct drm_display_mode *mode,
862 struct drm_display_mode *adjusted_mode)
863{
Zhenyu Wange3421a12010-04-08 09:43:27 +0800864 struct drm_device *dev = encoder->dev;
Keith Packard417e8222011-11-01 19:54:11 -0700865 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsonea5b2132010-08-04 13:50:23 +0100866 struct intel_dp *intel_dp = enc_to_intel_dp(encoder);
Paulo Zanonifa90ece2012-10-26 19:05:44 -0200867 struct drm_crtc *crtc = encoder->crtc;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700868 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
869
Keith Packard417e8222011-11-01 19:54:11 -0700870 /*
Keith Packard1a2eb462011-11-16 16:26:07 -0800871 * There are four kinds of DP registers:
Keith Packard417e8222011-11-01 19:54:11 -0700872 *
873 * IBX PCH
Keith Packard1a2eb462011-11-16 16:26:07 -0800874 * SNB CPU
875 * IVB CPU
Keith Packard417e8222011-11-01 19:54:11 -0700876 * CPT PCH
877 *
878 * IBX PCH and CPU are the same for almost everything,
879 * except that the CPU DP PLL is configured in this
880 * register
881 *
882 * CPT PCH is quite different, having many bits moved
883 * to the TRANS_DP_CTL register instead. That
884 * configuration happens (oddly) in ironlake_pch_enable
885 */
Adam Jackson9c9e7922010-04-05 17:57:59 -0400886
Keith Packard417e8222011-11-01 19:54:11 -0700887 /* Preserve the BIOS-computed detected bit. This is
888 * supposed to be read-only.
889 */
890 intel_dp->DP = I915_READ(intel_dp->output_reg) & DP_DETECTED;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700891
Keith Packard417e8222011-11-01 19:54:11 -0700892 /* Handle DP bits in common between all three register formats */
Keith Packard417e8222011-11-01 19:54:11 -0700893 intel_dp->DP |= DP_VOLTAGE_0_4 | DP_PRE_EMPHASIS_0;
Daniel Vetter17aa6be2013-04-30 14:01:40 +0200894 intel_dp->DP |= DP_PORT_WIDTH(intel_dp->lane_count);
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700895
Wu Fengguange0dac652011-09-05 14:25:34 +0800896 if (intel_dp->has_audio) {
897 DRM_DEBUG_DRIVER("Enabling DP audio on pipe %c\n",
898 pipe_name(intel_crtc->pipe));
Chris Wilsonea5b2132010-08-04 13:50:23 +0100899 intel_dp->DP |= DP_AUDIO_OUTPUT_ENABLE;
Wu Fengguange0dac652011-09-05 14:25:34 +0800900 intel_write_eld(encoder, adjusted_mode);
901 }
Paulo Zanoni247d89f2012-10-15 15:51:33 -0300902
903 intel_dp_init_link_config(intel_dp);
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700904
Keith Packard417e8222011-11-01 19:54:11 -0700905 /* Split out the IBX/CPU vs CPT settings */
Zhenyu Wang32f9d652009-07-24 01:00:32 +0800906
Gajanan Bhat19c03922012-09-27 19:13:07 +0530907 if (is_cpu_edp(intel_dp) && IS_GEN7(dev) && !IS_VALLEYVIEW(dev)) {
Keith Packard1a2eb462011-11-16 16:26:07 -0800908 if (adjusted_mode->flags & DRM_MODE_FLAG_PHSYNC)
909 intel_dp->DP |= DP_SYNC_HS_HIGH;
910 if (adjusted_mode->flags & DRM_MODE_FLAG_PVSYNC)
911 intel_dp->DP |= DP_SYNC_VS_HIGH;
912 intel_dp->DP |= DP_LINK_TRAIN_OFF_CPT;
913
914 if (intel_dp->link_configuration[1] & DP_LANE_COUNT_ENHANCED_FRAME_EN)
915 intel_dp->DP |= DP_ENHANCED_FRAMING;
916
917 intel_dp->DP |= intel_crtc->pipe << 29;
918
919 /* don't miss out required setting for eDP */
Keith Packard1a2eb462011-11-16 16:26:07 -0800920 if (adjusted_mode->clock < 200000)
921 intel_dp->DP |= DP_PLL_FREQ_160MHZ;
922 else
923 intel_dp->DP |= DP_PLL_FREQ_270MHZ;
924 } else if (!HAS_PCH_CPT(dev) || is_cpu_edp(intel_dp)) {
Jesse Barnesb2634012013-03-28 09:55:40 -0700925 if (!HAS_PCH_SPLIT(dev) && !IS_VALLEYVIEW(dev))
Ville Syrjälä3685a8f2013-01-17 16:31:28 +0200926 intel_dp->DP |= intel_dp->color_range;
Keith Packard417e8222011-11-01 19:54:11 -0700927
928 if (adjusted_mode->flags & DRM_MODE_FLAG_PHSYNC)
929 intel_dp->DP |= DP_SYNC_HS_HIGH;
930 if (adjusted_mode->flags & DRM_MODE_FLAG_PVSYNC)
931 intel_dp->DP |= DP_SYNC_VS_HIGH;
932 intel_dp->DP |= DP_LINK_TRAIN_OFF;
933
934 if (intel_dp->link_configuration[1] & DP_LANE_COUNT_ENHANCED_FRAME_EN)
935 intel_dp->DP |= DP_ENHANCED_FRAMING;
936
937 if (intel_crtc->pipe == 1)
938 intel_dp->DP |= DP_PIPEB_SELECT;
939
Jesse Barnesb2634012013-03-28 09:55:40 -0700940 if (is_cpu_edp(intel_dp) && !IS_VALLEYVIEW(dev)) {
Keith Packard417e8222011-11-01 19:54:11 -0700941 /* don't miss out required setting for eDP */
Keith Packard417e8222011-11-01 19:54:11 -0700942 if (adjusted_mode->clock < 200000)
943 intel_dp->DP |= DP_PLL_FREQ_160MHZ;
944 else
945 intel_dp->DP |= DP_PLL_FREQ_270MHZ;
946 }
947 } else {
948 intel_dp->DP |= DP_LINK_TRAIN_OFF_CPT;
Zhenyu Wang32f9d652009-07-24 01:00:32 +0800949 }
Daniel Vetterea9b6002012-11-29 15:59:31 +0100950
Jesse Barnes5d66d5b2013-03-01 13:14:30 -0800951 if (is_cpu_edp(intel_dp) && !IS_VALLEYVIEW(dev))
Daniel Vetterea9b6002012-11-29 15:59:31 +0100952 ironlake_set_pll_edp(crtc, adjusted_mode->clock);
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700953}
954
Keith Packard99ea7122011-11-01 19:57:50 -0700955#define IDLE_ON_MASK (PP_ON | 0 | PP_SEQUENCE_MASK | 0 | PP_SEQUENCE_STATE_MASK)
956#define IDLE_ON_VALUE (PP_ON | 0 | PP_SEQUENCE_NONE | 0 | PP_SEQUENCE_STATE_ON_IDLE)
957
958#define IDLE_OFF_MASK (PP_ON | 0 | PP_SEQUENCE_MASK | 0 | PP_SEQUENCE_STATE_MASK)
959#define IDLE_OFF_VALUE (0 | 0 | PP_SEQUENCE_NONE | 0 | PP_SEQUENCE_STATE_OFF_IDLE)
960
961#define IDLE_CYCLE_MASK (PP_ON | 0 | PP_SEQUENCE_MASK | PP_CYCLE_DELAY_ACTIVE | PP_SEQUENCE_STATE_MASK)
962#define IDLE_CYCLE_VALUE (0 | 0 | PP_SEQUENCE_NONE | 0 | PP_SEQUENCE_STATE_OFF_IDLE)
963
964static void ironlake_wait_panel_status(struct intel_dp *intel_dp,
965 u32 mask,
966 u32 value)
967{
Paulo Zanoni30add222012-10-26 19:05:45 -0200968 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Keith Packard99ea7122011-11-01 19:57:50 -0700969 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes453c5422013-03-28 09:55:41 -0700970 u32 pp_stat_reg, pp_ctrl_reg;
971
972 pp_stat_reg = IS_VALLEYVIEW(dev) ? PIPEA_PP_STATUS : PCH_PP_STATUS;
973 pp_ctrl_reg = IS_VALLEYVIEW(dev) ? PIPEA_PP_CONTROL : PCH_PP_CONTROL;
Keith Packard99ea7122011-11-01 19:57:50 -0700974
975 DRM_DEBUG_KMS("mask %08x value %08x status %08x control %08x\n",
Jesse Barnes453c5422013-03-28 09:55:41 -0700976 mask, value,
977 I915_READ(pp_stat_reg),
978 I915_READ(pp_ctrl_reg));
Keith Packard99ea7122011-11-01 19:57:50 -0700979
Jesse Barnes453c5422013-03-28 09:55:41 -0700980 if (_wait_for((I915_READ(pp_stat_reg) & mask) == value, 5000, 10)) {
Keith Packard99ea7122011-11-01 19:57:50 -0700981 DRM_ERROR("Panel status timeout: status %08x control %08x\n",
Jesse Barnes453c5422013-03-28 09:55:41 -0700982 I915_READ(pp_stat_reg),
983 I915_READ(pp_ctrl_reg));
Keith Packard99ea7122011-11-01 19:57:50 -0700984 }
985}
986
987static void ironlake_wait_panel_on(struct intel_dp *intel_dp)
988{
989 DRM_DEBUG_KMS("Wait for panel power on\n");
990 ironlake_wait_panel_status(intel_dp, IDLE_ON_MASK, IDLE_ON_VALUE);
991}
992
Keith Packardbd943152011-09-18 23:09:52 -0700993static void ironlake_wait_panel_off(struct intel_dp *intel_dp)
994{
Keith Packardbd943152011-09-18 23:09:52 -0700995 DRM_DEBUG_KMS("Wait for panel power off time\n");
Keith Packard99ea7122011-11-01 19:57:50 -0700996 ironlake_wait_panel_status(intel_dp, IDLE_OFF_MASK, IDLE_OFF_VALUE);
Keith Packardbd943152011-09-18 23:09:52 -0700997}
Keith Packardbd943152011-09-18 23:09:52 -0700998
Keith Packard99ea7122011-11-01 19:57:50 -0700999static void ironlake_wait_panel_power_cycle(struct intel_dp *intel_dp)
1000{
1001 DRM_DEBUG_KMS("Wait for panel power cycle\n");
1002 ironlake_wait_panel_status(intel_dp, IDLE_CYCLE_MASK, IDLE_CYCLE_VALUE);
1003}
Keith Packardbd943152011-09-18 23:09:52 -07001004
Keith Packard99ea7122011-11-01 19:57:50 -07001005
Keith Packard832dd3c2011-11-01 19:34:06 -07001006/* Read the current pp_control value, unlocking the register if it
1007 * is locked
1008 */
1009
Jesse Barnes453c5422013-03-28 09:55:41 -07001010static u32 ironlake_get_pp_control(struct intel_dp *intel_dp)
Keith Packard832dd3c2011-11-01 19:34:06 -07001011{
Jesse Barnes453c5422013-03-28 09:55:41 -07001012 struct drm_device *dev = intel_dp_to_dev(intel_dp);
1013 struct drm_i915_private *dev_priv = dev->dev_private;
1014 u32 control;
1015 u32 pp_ctrl_reg;
1016
1017 pp_ctrl_reg = IS_VALLEYVIEW(dev) ? PIPEA_PP_CONTROL : PCH_PP_CONTROL;
1018 control = I915_READ(pp_ctrl_reg);
Keith Packard832dd3c2011-11-01 19:34:06 -07001019
1020 control &= ~PANEL_UNLOCK_MASK;
1021 control |= PANEL_UNLOCK_REGS;
1022 return control;
Keith Packardbd943152011-09-18 23:09:52 -07001023}
1024
Paulo Zanoni82a4d9c2012-10-23 18:30:07 -02001025void ironlake_edp_panel_vdd_on(struct intel_dp *intel_dp)
Jesse Barnes5d613502011-01-24 17:10:54 -08001026{
Paulo Zanoni30add222012-10-26 19:05:45 -02001027 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Jesse Barnes5d613502011-01-24 17:10:54 -08001028 struct drm_i915_private *dev_priv = dev->dev_private;
1029 u32 pp;
Jesse Barnes453c5422013-03-28 09:55:41 -07001030 u32 pp_stat_reg, pp_ctrl_reg;
Jesse Barnes5d613502011-01-24 17:10:54 -08001031
Keith Packard97af61f572011-09-28 16:23:51 -07001032 if (!is_edp(intel_dp))
1033 return;
Keith Packardf01eca22011-09-28 16:48:10 -07001034 DRM_DEBUG_KMS("Turn eDP VDD on\n");
Jesse Barnes5d613502011-01-24 17:10:54 -08001035
Keith Packardbd943152011-09-18 23:09:52 -07001036 WARN(intel_dp->want_panel_vdd,
1037 "eDP VDD already requested on\n");
1038
1039 intel_dp->want_panel_vdd = true;
Keith Packard99ea7122011-11-01 19:57:50 -07001040
Keith Packardbd943152011-09-18 23:09:52 -07001041 if (ironlake_edp_have_panel_vdd(intel_dp)) {
1042 DRM_DEBUG_KMS("eDP VDD already on\n");
1043 return;
1044 }
1045
Keith Packard99ea7122011-11-01 19:57:50 -07001046 if (!ironlake_edp_have_panel_power(intel_dp))
1047 ironlake_wait_panel_power_cycle(intel_dp);
1048
Jesse Barnes453c5422013-03-28 09:55:41 -07001049 pp = ironlake_get_pp_control(intel_dp);
Jesse Barnes5d613502011-01-24 17:10:54 -08001050 pp |= EDP_FORCE_VDD;
Keith Packardebf33b12011-09-29 15:53:27 -07001051
Jesse Barnes453c5422013-03-28 09:55:41 -07001052 pp_stat_reg = IS_VALLEYVIEW(dev) ? PIPEA_PP_STATUS : PCH_PP_STATUS;
1053 pp_ctrl_reg = IS_VALLEYVIEW(dev) ? PIPEA_PP_CONTROL : PCH_PP_CONTROL;
1054
1055 I915_WRITE(pp_ctrl_reg, pp);
1056 POSTING_READ(pp_ctrl_reg);
1057 DRM_DEBUG_KMS("PP_STATUS: 0x%08x PP_CONTROL: 0x%08x\n",
1058 I915_READ(pp_stat_reg), I915_READ(pp_ctrl_reg));
Keith Packardebf33b12011-09-29 15:53:27 -07001059 /*
1060 * If the panel wasn't on, delay before accessing aux channel
1061 */
1062 if (!ironlake_edp_have_panel_power(intel_dp)) {
Keith Packardbd943152011-09-18 23:09:52 -07001063 DRM_DEBUG_KMS("eDP was not running\n");
Keith Packardf01eca22011-09-28 16:48:10 -07001064 msleep(intel_dp->panel_power_up_delay);
Keith Packardf01eca22011-09-28 16:48:10 -07001065 }
Jesse Barnes5d613502011-01-24 17:10:54 -08001066}
1067
Keith Packardbd943152011-09-18 23:09:52 -07001068static void ironlake_panel_vdd_off_sync(struct intel_dp *intel_dp)
Jesse Barnes5d613502011-01-24 17:10:54 -08001069{
Paulo Zanoni30add222012-10-26 19:05:45 -02001070 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Jesse Barnes5d613502011-01-24 17:10:54 -08001071 struct drm_i915_private *dev_priv = dev->dev_private;
1072 u32 pp;
Jesse Barnes453c5422013-03-28 09:55:41 -07001073 u32 pp_stat_reg, pp_ctrl_reg;
Jesse Barnes5d613502011-01-24 17:10:54 -08001074
Daniel Vettera0e99e62012-12-02 01:05:46 +01001075 WARN_ON(!mutex_is_locked(&dev->mode_config.mutex));
1076
Keith Packardbd943152011-09-18 23:09:52 -07001077 if (!intel_dp->want_panel_vdd && ironlake_edp_have_panel_vdd(intel_dp)) {
Jesse Barnes453c5422013-03-28 09:55:41 -07001078 pp = ironlake_get_pp_control(intel_dp);
Keith Packardbd943152011-09-18 23:09:52 -07001079 pp &= ~EDP_FORCE_VDD;
Jesse Barnes453c5422013-03-28 09:55:41 -07001080
1081 pp_stat_reg = IS_VALLEYVIEW(dev) ? PIPEA_PP_STATUS : PCH_PP_STATUS;
1082 pp_ctrl_reg = IS_VALLEYVIEW(dev) ? PIPEA_PP_CONTROL : PCH_PP_CONTROL;
1083
1084 I915_WRITE(pp_ctrl_reg, pp);
1085 POSTING_READ(pp_ctrl_reg);
Jesse Barnes5d613502011-01-24 17:10:54 -08001086
Keith Packardbd943152011-09-18 23:09:52 -07001087 /* Make sure sequencer is idle before allowing subsequent activity */
Jesse Barnes453c5422013-03-28 09:55:41 -07001088 DRM_DEBUG_KMS("PP_STATUS: 0x%08x PP_CONTROL: 0x%08x\n",
1089 I915_READ(pp_stat_reg), I915_READ(pp_ctrl_reg));
Keith Packard99ea7122011-11-01 19:57:50 -07001090 msleep(intel_dp->panel_power_down_delay);
Keith Packardbd943152011-09-18 23:09:52 -07001091 }
1092}
1093
1094static void ironlake_panel_vdd_work(struct work_struct *__work)
1095{
1096 struct intel_dp *intel_dp = container_of(to_delayed_work(__work),
1097 struct intel_dp, panel_vdd_work);
Paulo Zanoni30add222012-10-26 19:05:45 -02001098 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Keith Packardbd943152011-09-18 23:09:52 -07001099
Keith Packard627f7672011-10-31 11:30:10 -07001100 mutex_lock(&dev->mode_config.mutex);
Keith Packardbd943152011-09-18 23:09:52 -07001101 ironlake_panel_vdd_off_sync(intel_dp);
Keith Packard627f7672011-10-31 11:30:10 -07001102 mutex_unlock(&dev->mode_config.mutex);
Keith Packardbd943152011-09-18 23:09:52 -07001103}
1104
Paulo Zanoni82a4d9c2012-10-23 18:30:07 -02001105void ironlake_edp_panel_vdd_off(struct intel_dp *intel_dp, bool sync)
Keith Packardbd943152011-09-18 23:09:52 -07001106{
Keith Packard97af61f572011-09-28 16:23:51 -07001107 if (!is_edp(intel_dp))
1108 return;
Jesse Barnes5d613502011-01-24 17:10:54 -08001109
Keith Packardbd943152011-09-18 23:09:52 -07001110 DRM_DEBUG_KMS("Turn eDP VDD off %d\n", intel_dp->want_panel_vdd);
1111 WARN(!intel_dp->want_panel_vdd, "eDP VDD not forced on");
Keith Packardf2e8b182011-11-01 20:01:35 -07001112
Keith Packardbd943152011-09-18 23:09:52 -07001113 intel_dp->want_panel_vdd = false;
1114
1115 if (sync) {
1116 ironlake_panel_vdd_off_sync(intel_dp);
1117 } else {
1118 /*
1119 * Queue the timer to fire a long
1120 * time from now (relative to the power down delay)
1121 * to keep the panel power up across a sequence of operations
1122 */
1123 schedule_delayed_work(&intel_dp->panel_vdd_work,
1124 msecs_to_jiffies(intel_dp->panel_power_cycle_delay * 5));
1125 }
Jesse Barnes5d613502011-01-24 17:10:54 -08001126}
1127
Paulo Zanoni82a4d9c2012-10-23 18:30:07 -02001128void ironlake_edp_panel_on(struct intel_dp *intel_dp)
Jesse Barnes9934c132010-07-22 13:18:19 -07001129{
Paulo Zanoni30add222012-10-26 19:05:45 -02001130 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Jesse Barnes9934c132010-07-22 13:18:19 -07001131 struct drm_i915_private *dev_priv = dev->dev_private;
Keith Packard99ea7122011-11-01 19:57:50 -07001132 u32 pp;
Jesse Barnes453c5422013-03-28 09:55:41 -07001133 u32 pp_ctrl_reg;
Jesse Barnes9934c132010-07-22 13:18:19 -07001134
Keith Packard97af61f572011-09-28 16:23:51 -07001135 if (!is_edp(intel_dp))
Keith Packardbd943152011-09-18 23:09:52 -07001136 return;
Keith Packard99ea7122011-11-01 19:57:50 -07001137
1138 DRM_DEBUG_KMS("Turn eDP power on\n");
1139
1140 if (ironlake_edp_have_panel_power(intel_dp)) {
1141 DRM_DEBUG_KMS("eDP power already on\n");
Keith Packard7d639f32011-09-29 16:05:34 -07001142 return;
Keith Packard99ea7122011-11-01 19:57:50 -07001143 }
Jesse Barnes9934c132010-07-22 13:18:19 -07001144
Keith Packard99ea7122011-11-01 19:57:50 -07001145 ironlake_wait_panel_power_cycle(intel_dp);
Jesse Barnes37c6c9b2010-08-11 10:04:43 -07001146
Jesse Barnes453c5422013-03-28 09:55:41 -07001147 pp = ironlake_get_pp_control(intel_dp);
Keith Packard05ce1a42011-09-29 16:33:01 -07001148 if (IS_GEN5(dev)) {
1149 /* ILK workaround: disable reset around power sequence */
1150 pp &= ~PANEL_POWER_RESET;
1151 I915_WRITE(PCH_PP_CONTROL, pp);
1152 POSTING_READ(PCH_PP_CONTROL);
1153 }
Jesse Barnes37c6c9b2010-08-11 10:04:43 -07001154
Keith Packard1c0ae802011-09-19 13:59:29 -07001155 pp |= POWER_TARGET_ON;
Keith Packard99ea7122011-11-01 19:57:50 -07001156 if (!IS_GEN5(dev))
1157 pp |= PANEL_POWER_RESET;
1158
Jesse Barnes453c5422013-03-28 09:55:41 -07001159 pp_ctrl_reg = IS_VALLEYVIEW(dev) ? PIPEA_PP_CONTROL : PCH_PP_CONTROL;
1160
1161 I915_WRITE(pp_ctrl_reg, pp);
1162 POSTING_READ(pp_ctrl_reg);
Jesse Barnes9934c132010-07-22 13:18:19 -07001163
Keith Packard99ea7122011-11-01 19:57:50 -07001164 ironlake_wait_panel_on(intel_dp);
Jesse Barnes9934c132010-07-22 13:18:19 -07001165
Keith Packard05ce1a42011-09-29 16:33:01 -07001166 if (IS_GEN5(dev)) {
1167 pp |= PANEL_POWER_RESET; /* restore panel reset bit */
1168 I915_WRITE(PCH_PP_CONTROL, pp);
1169 POSTING_READ(PCH_PP_CONTROL);
1170 }
Jesse Barnes9934c132010-07-22 13:18:19 -07001171}
1172
Paulo Zanoni82a4d9c2012-10-23 18:30:07 -02001173void ironlake_edp_panel_off(struct intel_dp *intel_dp)
Jesse Barnes9934c132010-07-22 13:18:19 -07001174{
Paulo Zanoni30add222012-10-26 19:05:45 -02001175 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Jesse Barnes9934c132010-07-22 13:18:19 -07001176 struct drm_i915_private *dev_priv = dev->dev_private;
Keith Packard99ea7122011-11-01 19:57:50 -07001177 u32 pp;
Jesse Barnes453c5422013-03-28 09:55:41 -07001178 u32 pp_ctrl_reg;
Jesse Barnes9934c132010-07-22 13:18:19 -07001179
Keith Packard97af61f572011-09-28 16:23:51 -07001180 if (!is_edp(intel_dp))
1181 return;
Jesse Barnes37c6c9b2010-08-11 10:04:43 -07001182
Keith Packard99ea7122011-11-01 19:57:50 -07001183 DRM_DEBUG_KMS("Turn eDP power off\n");
Jesse Barnes37c6c9b2010-08-11 10:04:43 -07001184
Daniel Vetter6cb49832012-05-20 17:14:50 +02001185 WARN(!intel_dp->want_panel_vdd, "Need VDD to turn off panel\n");
Jesse Barnes9934c132010-07-22 13:18:19 -07001186
Jesse Barnes453c5422013-03-28 09:55:41 -07001187 pp = ironlake_get_pp_control(intel_dp);
Daniel Vetter35a38552012-08-12 22:17:14 +02001188 /* We need to switch off panel power _and_ force vdd, for otherwise some
1189 * panels get very unhappy and cease to work. */
1190 pp &= ~(POWER_TARGET_ON | EDP_FORCE_VDD | PANEL_POWER_RESET | EDP_BLC_ENABLE);
Jesse Barnes453c5422013-03-28 09:55:41 -07001191
1192 pp_ctrl_reg = IS_VALLEYVIEW(dev) ? PIPEA_PP_CONTROL : PCH_PP_CONTROL;
1193
1194 I915_WRITE(pp_ctrl_reg, pp);
1195 POSTING_READ(pp_ctrl_reg);
Jesse Barnes9934c132010-07-22 13:18:19 -07001196
Daniel Vetter35a38552012-08-12 22:17:14 +02001197 intel_dp->want_panel_vdd = false;
1198
Keith Packard99ea7122011-11-01 19:57:50 -07001199 ironlake_wait_panel_off(intel_dp);
Jesse Barnes9934c132010-07-22 13:18:19 -07001200}
1201
Paulo Zanonid6c50ff2012-10-23 18:30:06 -02001202void ironlake_edp_backlight_on(struct intel_dp *intel_dp)
Zhenyu Wang32f9d652009-07-24 01:00:32 +08001203{
Paulo Zanonida63a9f2012-10-26 19:05:46 -02001204 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
1205 struct drm_device *dev = intel_dig_port->base.base.dev;
Zhenyu Wang32f9d652009-07-24 01:00:32 +08001206 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanonida63a9f2012-10-26 19:05:46 -02001207 int pipe = to_intel_crtc(intel_dig_port->base.base.crtc)->pipe;
Zhenyu Wang32f9d652009-07-24 01:00:32 +08001208 u32 pp;
Jesse Barnes453c5422013-03-28 09:55:41 -07001209 u32 pp_ctrl_reg;
Zhenyu Wang32f9d652009-07-24 01:00:32 +08001210
Keith Packardf01eca22011-09-28 16:48:10 -07001211 if (!is_edp(intel_dp))
1212 return;
1213
Zhao Yakui28c97732009-10-09 11:39:41 +08001214 DRM_DEBUG_KMS("\n");
Jesse Barnes01cb9ea2010-10-07 16:01:12 -07001215 /*
1216 * If we enable the backlight right away following a panel power
1217 * on, we may see slight flicker as the panel syncs with the eDP
1218 * link. So delay a bit to make sure the image is solid before
1219 * allowing it to appear.
1220 */
Keith Packardf01eca22011-09-28 16:48:10 -07001221 msleep(intel_dp->backlight_on_delay);
Jesse Barnes453c5422013-03-28 09:55:41 -07001222 pp = ironlake_get_pp_control(intel_dp);
Zhenyu Wang32f9d652009-07-24 01:00:32 +08001223 pp |= EDP_BLC_ENABLE;
Jesse Barnes453c5422013-03-28 09:55:41 -07001224
1225 pp_ctrl_reg = IS_VALLEYVIEW(dev) ? PIPEA_PP_CONTROL : PCH_PP_CONTROL;
1226
1227 I915_WRITE(pp_ctrl_reg, pp);
1228 POSTING_READ(pp_ctrl_reg);
Daniel Vetter035aa3d2012-10-20 20:57:42 +02001229
1230 intel_panel_enable_backlight(dev, pipe);
Zhenyu Wang32f9d652009-07-24 01:00:32 +08001231}
1232
Paulo Zanonid6c50ff2012-10-23 18:30:06 -02001233void ironlake_edp_backlight_off(struct intel_dp *intel_dp)
Zhenyu Wang32f9d652009-07-24 01:00:32 +08001234{
Paulo Zanoni30add222012-10-26 19:05:45 -02001235 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Zhenyu Wang32f9d652009-07-24 01:00:32 +08001236 struct drm_i915_private *dev_priv = dev->dev_private;
1237 u32 pp;
Jesse Barnes453c5422013-03-28 09:55:41 -07001238 u32 pp_ctrl_reg;
Zhenyu Wang32f9d652009-07-24 01:00:32 +08001239
Keith Packardf01eca22011-09-28 16:48:10 -07001240 if (!is_edp(intel_dp))
1241 return;
1242
Daniel Vetter035aa3d2012-10-20 20:57:42 +02001243 intel_panel_disable_backlight(dev);
1244
Zhao Yakui28c97732009-10-09 11:39:41 +08001245 DRM_DEBUG_KMS("\n");
Jesse Barnes453c5422013-03-28 09:55:41 -07001246 pp = ironlake_get_pp_control(intel_dp);
Zhenyu Wang32f9d652009-07-24 01:00:32 +08001247 pp &= ~EDP_BLC_ENABLE;
Jesse Barnes453c5422013-03-28 09:55:41 -07001248
1249 pp_ctrl_reg = IS_VALLEYVIEW(dev) ? PIPEA_PP_CONTROL : PCH_PP_CONTROL;
1250
1251 I915_WRITE(pp_ctrl_reg, pp);
1252 POSTING_READ(pp_ctrl_reg);
Keith Packardf01eca22011-09-28 16:48:10 -07001253 msleep(intel_dp->backlight_off_delay);
Zhenyu Wang32f9d652009-07-24 01:00:32 +08001254}
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001255
Daniel Vetter2bd2ad62012-09-06 22:15:41 +02001256static void ironlake_edp_pll_on(struct intel_dp *intel_dp)
Jesse Barnesd240f202010-08-13 15:43:26 -07001257{
Paulo Zanonida63a9f2012-10-26 19:05:46 -02001258 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
1259 struct drm_crtc *crtc = intel_dig_port->base.base.crtc;
1260 struct drm_device *dev = crtc->dev;
Jesse Barnesd240f202010-08-13 15:43:26 -07001261 struct drm_i915_private *dev_priv = dev->dev_private;
1262 u32 dpa_ctl;
1263
Daniel Vetter2bd2ad62012-09-06 22:15:41 +02001264 assert_pipe_disabled(dev_priv,
1265 to_intel_crtc(crtc)->pipe);
1266
Jesse Barnesd240f202010-08-13 15:43:26 -07001267 DRM_DEBUG_KMS("\n");
1268 dpa_ctl = I915_READ(DP_A);
Daniel Vetter07679352012-09-06 22:15:42 +02001269 WARN(dpa_ctl & DP_PLL_ENABLE, "dp pll on, should be off\n");
1270 WARN(dpa_ctl & DP_PORT_EN, "dp port still on, should be off\n");
1271
1272 /* We don't adjust intel_dp->DP while tearing down the link, to
1273 * facilitate link retraining (e.g. after hotplug). Hence clear all
1274 * enable bits here to ensure that we don't enable too much. */
1275 intel_dp->DP &= ~(DP_PORT_EN | DP_AUDIO_OUTPUT_ENABLE);
1276 intel_dp->DP |= DP_PLL_ENABLE;
1277 I915_WRITE(DP_A, intel_dp->DP);
Jesse Barnes298b0b32010-10-07 16:01:24 -07001278 POSTING_READ(DP_A);
1279 udelay(200);
Jesse Barnesd240f202010-08-13 15:43:26 -07001280}
1281
Daniel Vetter2bd2ad62012-09-06 22:15:41 +02001282static void ironlake_edp_pll_off(struct intel_dp *intel_dp)
Jesse Barnesd240f202010-08-13 15:43:26 -07001283{
Paulo Zanonida63a9f2012-10-26 19:05:46 -02001284 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
1285 struct drm_crtc *crtc = intel_dig_port->base.base.crtc;
1286 struct drm_device *dev = crtc->dev;
Jesse Barnesd240f202010-08-13 15:43:26 -07001287 struct drm_i915_private *dev_priv = dev->dev_private;
1288 u32 dpa_ctl;
1289
Daniel Vetter2bd2ad62012-09-06 22:15:41 +02001290 assert_pipe_disabled(dev_priv,
1291 to_intel_crtc(crtc)->pipe);
1292
Jesse Barnesd240f202010-08-13 15:43:26 -07001293 dpa_ctl = I915_READ(DP_A);
Daniel Vetter07679352012-09-06 22:15:42 +02001294 WARN((dpa_ctl & DP_PLL_ENABLE) == 0,
1295 "dp pll off, should be on\n");
1296 WARN(dpa_ctl & DP_PORT_EN, "dp port still on, should be off\n");
1297
1298 /* We can't rely on the value tracked for the DP register in
1299 * intel_dp->DP because link_down must not change that (otherwise link
1300 * re-training will fail. */
Jesse Barnes298b0b32010-10-07 16:01:24 -07001301 dpa_ctl &= ~DP_PLL_ENABLE;
Jesse Barnesd240f202010-08-13 15:43:26 -07001302 I915_WRITE(DP_A, dpa_ctl);
Chris Wilson1af5fa12010-09-08 21:07:28 +01001303 POSTING_READ(DP_A);
Jesse Barnesd240f202010-08-13 15:43:26 -07001304 udelay(200);
1305}
1306
Jesse Barnesc7ad3812011-07-07 11:11:03 -07001307/* If the sink supports it, try to set the power state appropriately */
Paulo Zanonic19b0662012-10-15 15:51:41 -03001308void intel_dp_sink_dpms(struct intel_dp *intel_dp, int mode)
Jesse Barnesc7ad3812011-07-07 11:11:03 -07001309{
1310 int ret, i;
1311
1312 /* Should have a valid DPCD by this point */
1313 if (intel_dp->dpcd[DP_DPCD_REV] < 0x11)
1314 return;
1315
1316 if (mode != DRM_MODE_DPMS_ON) {
1317 ret = intel_dp_aux_native_write_1(intel_dp, DP_SET_POWER,
1318 DP_SET_POWER_D3);
1319 if (ret != 1)
1320 DRM_DEBUG_DRIVER("failed to write sink power state\n");
1321 } else {
1322 /*
1323 * When turning on, we need to retry for 1ms to give the sink
1324 * time to wake up.
1325 */
1326 for (i = 0; i < 3; i++) {
1327 ret = intel_dp_aux_native_write_1(intel_dp,
1328 DP_SET_POWER,
1329 DP_SET_POWER_D0);
1330 if (ret == 1)
1331 break;
1332 msleep(1);
1333 }
1334 }
1335}
1336
Daniel Vetter19d8fe12012-07-02 13:26:27 +02001337static bool intel_dp_get_hw_state(struct intel_encoder *encoder,
1338 enum pipe *pipe)
Jesse Barnesd240f202010-08-13 15:43:26 -07001339{
Daniel Vetter19d8fe12012-07-02 13:26:27 +02001340 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
1341 struct drm_device *dev = encoder->base.dev;
1342 struct drm_i915_private *dev_priv = dev->dev_private;
1343 u32 tmp = I915_READ(intel_dp->output_reg);
Jesse Barnesd240f202010-08-13 15:43:26 -07001344
Daniel Vetter19d8fe12012-07-02 13:26:27 +02001345 if (!(tmp & DP_PORT_EN))
1346 return false;
1347
Jesse Barnes5d66d5b2013-03-01 13:14:30 -08001348 if (is_cpu_edp(intel_dp) && IS_GEN7(dev) && !IS_VALLEYVIEW(dev)) {
Daniel Vetter19d8fe12012-07-02 13:26:27 +02001349 *pipe = PORT_TO_PIPE_CPT(tmp);
1350 } else if (!HAS_PCH_CPT(dev) || is_cpu_edp(intel_dp)) {
1351 *pipe = PORT_TO_PIPE(tmp);
1352 } else {
1353 u32 trans_sel;
1354 u32 trans_dp;
1355 int i;
1356
1357 switch (intel_dp->output_reg) {
1358 case PCH_DP_B:
1359 trans_sel = TRANS_DP_PORT_SEL_B;
1360 break;
1361 case PCH_DP_C:
1362 trans_sel = TRANS_DP_PORT_SEL_C;
1363 break;
1364 case PCH_DP_D:
1365 trans_sel = TRANS_DP_PORT_SEL_D;
1366 break;
1367 default:
1368 return true;
1369 }
1370
1371 for_each_pipe(i) {
1372 trans_dp = I915_READ(TRANS_DP_CTL(i));
1373 if ((trans_dp & TRANS_DP_PORT_SEL_MASK) == trans_sel) {
1374 *pipe = i;
1375 return true;
1376 }
1377 }
Daniel Vetter19d8fe12012-07-02 13:26:27 +02001378
Daniel Vetter4a0833e2012-10-26 10:58:11 +02001379 DRM_DEBUG_KMS("No pipe for dp port 0x%x found\n",
1380 intel_dp->output_reg);
1381 }
Daniel Vetter19d8fe12012-07-02 13:26:27 +02001382
Daniel Vetter2af88982013-04-04 01:15:45 +02001383 return true;
Daniel Vetter19d8fe12012-07-02 13:26:27 +02001384}
1385
Daniel Vettere8cb4552012-07-01 13:05:48 +02001386static void intel_disable_dp(struct intel_encoder *encoder)
Jesse Barnesd240f202010-08-13 15:43:26 -07001387{
Daniel Vettere8cb4552012-07-01 13:05:48 +02001388 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
Daniel Vetter6cb49832012-05-20 17:14:50 +02001389
1390 /* Make sure the panel is off before trying to change the mode. But also
1391 * ensure that we have vdd while we switch off the panel. */
1392 ironlake_edp_panel_vdd_on(intel_dp);
Keith Packard21264c62011-11-01 20:25:21 -07001393 ironlake_edp_backlight_off(intel_dp);
Jesse Barnesc7ad3812011-07-07 11:11:03 -07001394 intel_dp_sink_dpms(intel_dp, DRM_MODE_DPMS_ON);
Daniel Vetter35a38552012-08-12 22:17:14 +02001395 ironlake_edp_panel_off(intel_dp);
Daniel Vetter37398502012-09-06 22:15:44 +02001396
1397 /* cpu edp my only be disable _after_ the cpu pipe/plane is disabled. */
1398 if (!is_cpu_edp(intel_dp))
1399 intel_dp_link_down(intel_dp);
Jesse Barnesd240f202010-08-13 15:43:26 -07001400}
1401
Daniel Vetter2bd2ad62012-09-06 22:15:41 +02001402static void intel_post_disable_dp(struct intel_encoder *encoder)
Jesse Barnesd240f202010-08-13 15:43:26 -07001403{
Daniel Vetter2bd2ad62012-09-06 22:15:41 +02001404 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
Jesse Barnesb2634012013-03-28 09:55:40 -07001405 struct drm_device *dev = encoder->base.dev;
Daniel Vetter2bd2ad62012-09-06 22:15:41 +02001406
Daniel Vetter37398502012-09-06 22:15:44 +02001407 if (is_cpu_edp(intel_dp)) {
1408 intel_dp_link_down(intel_dp);
Jesse Barnesb2634012013-03-28 09:55:40 -07001409 if (!IS_VALLEYVIEW(dev))
1410 ironlake_edp_pll_off(intel_dp);
Daniel Vetter37398502012-09-06 22:15:44 +02001411 }
Daniel Vetter2bd2ad62012-09-06 22:15:41 +02001412}
1413
Daniel Vettere8cb4552012-07-01 13:05:48 +02001414static void intel_enable_dp(struct intel_encoder *encoder)
Jesse Barnesd240f202010-08-13 15:43:26 -07001415{
Daniel Vettere8cb4552012-07-01 13:05:48 +02001416 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
1417 struct drm_device *dev = encoder->base.dev;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001418 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsonea5b2132010-08-04 13:50:23 +01001419 uint32_t dp_reg = I915_READ(intel_dp->output_reg);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001420
Daniel Vetter0c33d8d2012-09-06 22:15:43 +02001421 if (WARN_ON(dp_reg & DP_PORT_EN))
1422 return;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001423
1424 ironlake_edp_panel_vdd_on(intel_dp);
1425 intel_dp_sink_dpms(intel_dp, DRM_MODE_DPMS_ON);
1426 intel_dp_start_link_train(intel_dp);
1427 ironlake_edp_panel_on(intel_dp);
1428 ironlake_edp_panel_vdd_off(intel_dp, true);
1429 intel_dp_complete_link_train(intel_dp);
1430 ironlake_edp_backlight_on(intel_dp);
Jesse Barnes89b667f2013-04-18 14:51:36 -07001431
1432 if (IS_VALLEYVIEW(dev)) {
1433 struct intel_digital_port *dport =
1434 enc_to_dig_port(&encoder->base);
1435 int channel = vlv_dport_to_channel(dport);
1436
1437 vlv_wait_port_ready(dev_priv, channel);
1438 }
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001439}
1440
Daniel Vetter2bd2ad62012-09-06 22:15:41 +02001441static void intel_pre_enable_dp(struct intel_encoder *encoder)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001442{
Daniel Vetter2bd2ad62012-09-06 22:15:41 +02001443 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
Jesse Barnesb2634012013-03-28 09:55:40 -07001444 struct drm_device *dev = encoder->base.dev;
Jesse Barnes89b667f2013-04-18 14:51:36 -07001445 struct drm_i915_private *dev_priv = dev->dev_private;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001446
Jesse Barnesb2634012013-03-28 09:55:40 -07001447 if (is_cpu_edp(intel_dp) && !IS_VALLEYVIEW(dev))
Daniel Vetter2bd2ad62012-09-06 22:15:41 +02001448 ironlake_edp_pll_on(intel_dp);
Jesse Barnes89b667f2013-04-18 14:51:36 -07001449
1450 if (IS_VALLEYVIEW(dev)) {
1451 struct intel_digital_port *dport = enc_to_dig_port(&encoder->base);
1452 struct intel_crtc *intel_crtc =
1453 to_intel_crtc(encoder->base.crtc);
1454 int port = vlv_dport_to_channel(dport);
1455 int pipe = intel_crtc->pipe;
1456 u32 val;
1457
1458 WARN_ON(!mutex_is_locked(&dev_priv->dpio_lock));
1459
1460 val = intel_dpio_read(dev_priv, DPIO_DATA_LANE_A(port));
1461 val = 0;
1462 if (pipe)
1463 val |= (1<<21);
1464 else
1465 val &= ~(1<<21);
1466 val |= 0x001000c4;
1467 intel_dpio_write(dev_priv, DPIO_DATA_CHANNEL(port), val);
1468
1469 intel_dpio_write(dev_priv, DPIO_PCS_CLOCKBUF0(port),
1470 0x00760018);
1471 intel_dpio_write(dev_priv, DPIO_PCS_CLOCKBUF8(port),
1472 0x00400888);
1473 }
1474}
1475
1476static void intel_dp_pre_pll_enable(struct intel_encoder *encoder)
1477{
1478 struct intel_digital_port *dport = enc_to_dig_port(&encoder->base);
1479 struct drm_device *dev = encoder->base.dev;
1480 struct drm_i915_private *dev_priv = dev->dev_private;
1481 int port = vlv_dport_to_channel(dport);
1482
1483 if (!IS_VALLEYVIEW(dev))
1484 return;
1485
1486 WARN_ON(!mutex_is_locked(&dev_priv->dpio_lock));
1487
1488 /* Program Tx lane resets to default */
1489 intel_dpio_write(dev_priv, DPIO_PCS_TX(port),
1490 DPIO_PCS_TX_LANE2_RESET |
1491 DPIO_PCS_TX_LANE1_RESET);
1492 intel_dpio_write(dev_priv, DPIO_PCS_CLK(port),
1493 DPIO_PCS_CLK_CRI_RXEB_EIOS_EN |
1494 DPIO_PCS_CLK_CRI_RXDIGFILTSG_EN |
1495 (1<<DPIO_PCS_CLK_DATAWIDTH_SHIFT) |
1496 DPIO_PCS_CLK_SOFT_RESET);
1497
1498 /* Fix up inter-pair skew failure */
1499 intel_dpio_write(dev_priv, DPIO_PCS_STAGGER1(port), 0x00750f00);
1500 intel_dpio_write(dev_priv, DPIO_TX_CTL(port), 0x00001500);
1501 intel_dpio_write(dev_priv, DPIO_TX_LANE(port), 0x40400000);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001502}
1503
1504/*
Jesse Barnesdf0c2372011-07-07 11:11:02 -07001505 * Native read with retry for link status and receiver capability reads for
1506 * cases where the sink may still be asleep.
1507 */
1508static bool
1509intel_dp_aux_native_read_retry(struct intel_dp *intel_dp, uint16_t address,
1510 uint8_t *recv, int recv_bytes)
1511{
1512 int ret, i;
1513
1514 /*
1515 * Sinks are *supposed* to come up within 1ms from an off state,
1516 * but we're also supposed to retry 3 times per the spec.
1517 */
1518 for (i = 0; i < 3; i++) {
1519 ret = intel_dp_aux_native_read(intel_dp, address, recv,
1520 recv_bytes);
1521 if (ret == recv_bytes)
1522 return true;
1523 msleep(1);
1524 }
1525
1526 return false;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001527}
1528
1529/*
1530 * Fetch AUX CH registers 0x202 - 0x207 which contain
1531 * link status information
1532 */
1533static bool
Keith Packard93f62da2011-11-01 19:45:03 -07001534intel_dp_get_link_status(struct intel_dp *intel_dp, uint8_t link_status[DP_LINK_STATUS_SIZE])
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001535{
Jesse Barnesdf0c2372011-07-07 11:11:02 -07001536 return intel_dp_aux_native_read_retry(intel_dp,
1537 DP_LANE0_1_STATUS,
Keith Packard93f62da2011-11-01 19:45:03 -07001538 link_status,
Jesse Barnesdf0c2372011-07-07 11:11:02 -07001539 DP_LINK_STATUS_SIZE);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001540}
1541
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001542#if 0
1543static char *voltage_names[] = {
1544 "0.4V", "0.6V", "0.8V", "1.2V"
1545};
1546static char *pre_emph_names[] = {
1547 "0dB", "3.5dB", "6dB", "9.5dB"
1548};
1549static char *link_train_names[] = {
1550 "pattern 1", "pattern 2", "idle", "off"
1551};
1552#endif
1553
1554/*
1555 * These are source-specific values; current Intel hardware supports
1556 * a maximum voltage of 800mV and a maximum pre-emphasis of 6dB
1557 */
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001558
1559static uint8_t
Keith Packard1a2eb462011-11-16 16:26:07 -08001560intel_dp_voltage_max(struct intel_dp *intel_dp)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001561{
Paulo Zanoni30add222012-10-26 19:05:45 -02001562 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Keith Packard1a2eb462011-11-16 16:26:07 -08001563
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07001564 if (IS_VALLEYVIEW(dev))
1565 return DP_TRAIN_VOLTAGE_SWING_1200;
1566 else if (IS_GEN7(dev) && is_cpu_edp(intel_dp))
Keith Packard1a2eb462011-11-16 16:26:07 -08001567 return DP_TRAIN_VOLTAGE_SWING_800;
1568 else if (HAS_PCH_CPT(dev) && !is_cpu_edp(intel_dp))
1569 return DP_TRAIN_VOLTAGE_SWING_1200;
1570 else
1571 return DP_TRAIN_VOLTAGE_SWING_800;
1572}
1573
1574static uint8_t
1575intel_dp_pre_emphasis_max(struct intel_dp *intel_dp, uint8_t voltage_swing)
1576{
Paulo Zanoni30add222012-10-26 19:05:45 -02001577 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Keith Packard1a2eb462011-11-16 16:26:07 -08001578
Paulo Zanoni22b8bf12013-02-18 19:00:23 -03001579 if (HAS_DDI(dev)) {
Paulo Zanonid6c0d722012-10-15 15:51:34 -03001580 switch (voltage_swing & DP_TRAIN_VOLTAGE_SWING_MASK) {
1581 case DP_TRAIN_VOLTAGE_SWING_400:
1582 return DP_TRAIN_PRE_EMPHASIS_9_5;
1583 case DP_TRAIN_VOLTAGE_SWING_600:
1584 return DP_TRAIN_PRE_EMPHASIS_6;
1585 case DP_TRAIN_VOLTAGE_SWING_800:
1586 return DP_TRAIN_PRE_EMPHASIS_3_5;
1587 case DP_TRAIN_VOLTAGE_SWING_1200:
1588 default:
1589 return DP_TRAIN_PRE_EMPHASIS_0;
1590 }
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07001591 } else if (IS_VALLEYVIEW(dev)) {
1592 switch (voltage_swing & DP_TRAIN_VOLTAGE_SWING_MASK) {
1593 case DP_TRAIN_VOLTAGE_SWING_400:
1594 return DP_TRAIN_PRE_EMPHASIS_9_5;
1595 case DP_TRAIN_VOLTAGE_SWING_600:
1596 return DP_TRAIN_PRE_EMPHASIS_6;
1597 case DP_TRAIN_VOLTAGE_SWING_800:
1598 return DP_TRAIN_PRE_EMPHASIS_3_5;
1599 case DP_TRAIN_VOLTAGE_SWING_1200:
1600 default:
1601 return DP_TRAIN_PRE_EMPHASIS_0;
1602 }
1603 } else if (IS_GEN7(dev) && is_cpu_edp(intel_dp)) {
Keith Packard1a2eb462011-11-16 16:26:07 -08001604 switch (voltage_swing & DP_TRAIN_VOLTAGE_SWING_MASK) {
1605 case DP_TRAIN_VOLTAGE_SWING_400:
1606 return DP_TRAIN_PRE_EMPHASIS_6;
1607 case DP_TRAIN_VOLTAGE_SWING_600:
1608 case DP_TRAIN_VOLTAGE_SWING_800:
1609 return DP_TRAIN_PRE_EMPHASIS_3_5;
1610 default:
1611 return DP_TRAIN_PRE_EMPHASIS_0;
1612 }
1613 } else {
1614 switch (voltage_swing & DP_TRAIN_VOLTAGE_SWING_MASK) {
1615 case DP_TRAIN_VOLTAGE_SWING_400:
1616 return DP_TRAIN_PRE_EMPHASIS_6;
1617 case DP_TRAIN_VOLTAGE_SWING_600:
1618 return DP_TRAIN_PRE_EMPHASIS_6;
1619 case DP_TRAIN_VOLTAGE_SWING_800:
1620 return DP_TRAIN_PRE_EMPHASIS_3_5;
1621 case DP_TRAIN_VOLTAGE_SWING_1200:
1622 default:
1623 return DP_TRAIN_PRE_EMPHASIS_0;
1624 }
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001625 }
1626}
1627
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07001628static uint32_t intel_vlv_signal_levels(struct intel_dp *intel_dp)
1629{
1630 struct drm_device *dev = intel_dp_to_dev(intel_dp);
1631 struct drm_i915_private *dev_priv = dev->dev_private;
1632 struct intel_digital_port *dport = dp_to_dig_port(intel_dp);
1633 unsigned long demph_reg_value, preemph_reg_value,
1634 uniqtranscale_reg_value;
1635 uint8_t train_set = intel_dp->train_set[0];
Jesse Barnescece5d52013-04-19 08:46:35 -07001636 int port = vlv_dport_to_channel(dport);
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07001637
Jesse Barnes89b667f2013-04-18 14:51:36 -07001638 WARN_ON(!mutex_is_locked(&dev_priv->dpio_lock));
1639
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07001640 switch (train_set & DP_TRAIN_PRE_EMPHASIS_MASK) {
1641 case DP_TRAIN_PRE_EMPHASIS_0:
1642 preemph_reg_value = 0x0004000;
1643 switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
1644 case DP_TRAIN_VOLTAGE_SWING_400:
1645 demph_reg_value = 0x2B405555;
1646 uniqtranscale_reg_value = 0x552AB83A;
1647 break;
1648 case DP_TRAIN_VOLTAGE_SWING_600:
1649 demph_reg_value = 0x2B404040;
1650 uniqtranscale_reg_value = 0x5548B83A;
1651 break;
1652 case DP_TRAIN_VOLTAGE_SWING_800:
1653 demph_reg_value = 0x2B245555;
1654 uniqtranscale_reg_value = 0x5560B83A;
1655 break;
1656 case DP_TRAIN_VOLTAGE_SWING_1200:
1657 demph_reg_value = 0x2B405555;
1658 uniqtranscale_reg_value = 0x5598DA3A;
1659 break;
1660 default:
1661 return 0;
1662 }
1663 break;
1664 case DP_TRAIN_PRE_EMPHASIS_3_5:
1665 preemph_reg_value = 0x0002000;
1666 switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
1667 case DP_TRAIN_VOLTAGE_SWING_400:
1668 demph_reg_value = 0x2B404040;
1669 uniqtranscale_reg_value = 0x5552B83A;
1670 break;
1671 case DP_TRAIN_VOLTAGE_SWING_600:
1672 demph_reg_value = 0x2B404848;
1673 uniqtranscale_reg_value = 0x5580B83A;
1674 break;
1675 case DP_TRAIN_VOLTAGE_SWING_800:
1676 demph_reg_value = 0x2B404040;
1677 uniqtranscale_reg_value = 0x55ADDA3A;
1678 break;
1679 default:
1680 return 0;
1681 }
1682 break;
1683 case DP_TRAIN_PRE_EMPHASIS_6:
1684 preemph_reg_value = 0x0000000;
1685 switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
1686 case DP_TRAIN_VOLTAGE_SWING_400:
1687 demph_reg_value = 0x2B305555;
1688 uniqtranscale_reg_value = 0x5570B83A;
1689 break;
1690 case DP_TRAIN_VOLTAGE_SWING_600:
1691 demph_reg_value = 0x2B2B4040;
1692 uniqtranscale_reg_value = 0x55ADDA3A;
1693 break;
1694 default:
1695 return 0;
1696 }
1697 break;
1698 case DP_TRAIN_PRE_EMPHASIS_9_5:
1699 preemph_reg_value = 0x0006000;
1700 switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
1701 case DP_TRAIN_VOLTAGE_SWING_400:
1702 demph_reg_value = 0x1B405555;
1703 uniqtranscale_reg_value = 0x55ADDA3A;
1704 break;
1705 default:
1706 return 0;
1707 }
1708 break;
1709 default:
1710 return 0;
1711 }
1712
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07001713 intel_dpio_write(dev_priv, DPIO_TX_OCALINIT(port), 0x00000000);
1714 intel_dpio_write(dev_priv, DPIO_TX_SWING_CTL4(port), demph_reg_value);
1715 intel_dpio_write(dev_priv, DPIO_TX_SWING_CTL2(port),
1716 uniqtranscale_reg_value);
1717 intel_dpio_write(dev_priv, DPIO_TX_SWING_CTL3(port), 0x0C782040);
1718 intel_dpio_write(dev_priv, DPIO_PCS_STAGGER0(port), 0x00030000);
1719 intel_dpio_write(dev_priv, DPIO_PCS_CTL_OVER1(port), preemph_reg_value);
1720 intel_dpio_write(dev_priv, DPIO_TX_OCALINIT(port), 0x80000000);
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07001721
1722 return 0;
1723}
1724
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001725static void
Keith Packard93f62da2011-11-01 19:45:03 -07001726intel_get_adjust_train(struct intel_dp *intel_dp, uint8_t link_status[DP_LINK_STATUS_SIZE])
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001727{
1728 uint8_t v = 0;
1729 uint8_t p = 0;
1730 int lane;
Keith Packard1a2eb462011-11-16 16:26:07 -08001731 uint8_t voltage_max;
1732 uint8_t preemph_max;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001733
Jesse Barnes33a34e42010-09-08 12:42:02 -07001734 for (lane = 0; lane < intel_dp->lane_count; lane++) {
Daniel Vetter0f037bd2012-10-18 10:15:27 +02001735 uint8_t this_v = drm_dp_get_adjust_request_voltage(link_status, lane);
1736 uint8_t this_p = drm_dp_get_adjust_request_pre_emphasis(link_status, lane);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001737
1738 if (this_v > v)
1739 v = this_v;
1740 if (this_p > p)
1741 p = this_p;
1742 }
1743
Keith Packard1a2eb462011-11-16 16:26:07 -08001744 voltage_max = intel_dp_voltage_max(intel_dp);
Keith Packard417e8222011-11-01 19:54:11 -07001745 if (v >= voltage_max)
1746 v = voltage_max | DP_TRAIN_MAX_SWING_REACHED;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001747
Keith Packard1a2eb462011-11-16 16:26:07 -08001748 preemph_max = intel_dp_pre_emphasis_max(intel_dp, v);
1749 if (p >= preemph_max)
1750 p = preemph_max | DP_TRAIN_MAX_PRE_EMPHASIS_REACHED;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001751
1752 for (lane = 0; lane < 4; lane++)
Jesse Barnes33a34e42010-09-08 12:42:02 -07001753 intel_dp->train_set[lane] = v | p;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001754}
1755
1756static uint32_t
Paulo Zanonif0a34242012-12-06 16:51:50 -02001757intel_gen4_signal_levels(uint8_t train_set)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001758{
Chris Wilson3cf2efb2010-11-29 10:09:55 +00001759 uint32_t signal_levels = 0;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001760
Chris Wilson3cf2efb2010-11-29 10:09:55 +00001761 switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001762 case DP_TRAIN_VOLTAGE_SWING_400:
1763 default:
1764 signal_levels |= DP_VOLTAGE_0_4;
1765 break;
1766 case DP_TRAIN_VOLTAGE_SWING_600:
1767 signal_levels |= DP_VOLTAGE_0_6;
1768 break;
1769 case DP_TRAIN_VOLTAGE_SWING_800:
1770 signal_levels |= DP_VOLTAGE_0_8;
1771 break;
1772 case DP_TRAIN_VOLTAGE_SWING_1200:
1773 signal_levels |= DP_VOLTAGE_1_2;
1774 break;
1775 }
Chris Wilson3cf2efb2010-11-29 10:09:55 +00001776 switch (train_set & DP_TRAIN_PRE_EMPHASIS_MASK) {
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001777 case DP_TRAIN_PRE_EMPHASIS_0:
1778 default:
1779 signal_levels |= DP_PRE_EMPHASIS_0;
1780 break;
1781 case DP_TRAIN_PRE_EMPHASIS_3_5:
1782 signal_levels |= DP_PRE_EMPHASIS_3_5;
1783 break;
1784 case DP_TRAIN_PRE_EMPHASIS_6:
1785 signal_levels |= DP_PRE_EMPHASIS_6;
1786 break;
1787 case DP_TRAIN_PRE_EMPHASIS_9_5:
1788 signal_levels |= DP_PRE_EMPHASIS_9_5;
1789 break;
1790 }
1791 return signal_levels;
1792}
1793
Zhenyu Wange3421a12010-04-08 09:43:27 +08001794/* Gen6's DP voltage swing and pre-emphasis control */
1795static uint32_t
1796intel_gen6_edp_signal_levels(uint8_t train_set)
1797{
Yuanhan Liu3c5a62b2011-01-06 18:26:08 +08001798 int signal_levels = train_set & (DP_TRAIN_VOLTAGE_SWING_MASK |
1799 DP_TRAIN_PRE_EMPHASIS_MASK);
1800 switch (signal_levels) {
Zhenyu Wange3421a12010-04-08 09:43:27 +08001801 case DP_TRAIN_VOLTAGE_SWING_400 | DP_TRAIN_PRE_EMPHASIS_0:
Yuanhan Liu3c5a62b2011-01-06 18:26:08 +08001802 case DP_TRAIN_VOLTAGE_SWING_600 | DP_TRAIN_PRE_EMPHASIS_0:
1803 return EDP_LINK_TRAIN_400_600MV_0DB_SNB_B;
1804 case DP_TRAIN_VOLTAGE_SWING_400 | DP_TRAIN_PRE_EMPHASIS_3_5:
1805 return EDP_LINK_TRAIN_400MV_3_5DB_SNB_B;
Zhenyu Wange3421a12010-04-08 09:43:27 +08001806 case DP_TRAIN_VOLTAGE_SWING_400 | DP_TRAIN_PRE_EMPHASIS_6:
Yuanhan Liu3c5a62b2011-01-06 18:26:08 +08001807 case DP_TRAIN_VOLTAGE_SWING_600 | DP_TRAIN_PRE_EMPHASIS_6:
1808 return EDP_LINK_TRAIN_400_600MV_6DB_SNB_B;
Zhenyu Wange3421a12010-04-08 09:43:27 +08001809 case DP_TRAIN_VOLTAGE_SWING_600 | DP_TRAIN_PRE_EMPHASIS_3_5:
Yuanhan Liu3c5a62b2011-01-06 18:26:08 +08001810 case DP_TRAIN_VOLTAGE_SWING_800 | DP_TRAIN_PRE_EMPHASIS_3_5:
1811 return EDP_LINK_TRAIN_600_800MV_3_5DB_SNB_B;
Zhenyu Wange3421a12010-04-08 09:43:27 +08001812 case DP_TRAIN_VOLTAGE_SWING_800 | DP_TRAIN_PRE_EMPHASIS_0:
Yuanhan Liu3c5a62b2011-01-06 18:26:08 +08001813 case DP_TRAIN_VOLTAGE_SWING_1200 | DP_TRAIN_PRE_EMPHASIS_0:
1814 return EDP_LINK_TRAIN_800_1200MV_0DB_SNB_B;
Zhenyu Wange3421a12010-04-08 09:43:27 +08001815 default:
Yuanhan Liu3c5a62b2011-01-06 18:26:08 +08001816 DRM_DEBUG_KMS("Unsupported voltage swing/pre-emphasis level:"
1817 "0x%x\n", signal_levels);
1818 return EDP_LINK_TRAIN_400_600MV_0DB_SNB_B;
Zhenyu Wange3421a12010-04-08 09:43:27 +08001819 }
1820}
1821
Keith Packard1a2eb462011-11-16 16:26:07 -08001822/* Gen7's DP voltage swing and pre-emphasis control */
1823static uint32_t
1824intel_gen7_edp_signal_levels(uint8_t train_set)
1825{
1826 int signal_levels = train_set & (DP_TRAIN_VOLTAGE_SWING_MASK |
1827 DP_TRAIN_PRE_EMPHASIS_MASK);
1828 switch (signal_levels) {
1829 case DP_TRAIN_VOLTAGE_SWING_400 | DP_TRAIN_PRE_EMPHASIS_0:
1830 return EDP_LINK_TRAIN_400MV_0DB_IVB;
1831 case DP_TRAIN_VOLTAGE_SWING_400 | DP_TRAIN_PRE_EMPHASIS_3_5:
1832 return EDP_LINK_TRAIN_400MV_3_5DB_IVB;
1833 case DP_TRAIN_VOLTAGE_SWING_400 | DP_TRAIN_PRE_EMPHASIS_6:
1834 return EDP_LINK_TRAIN_400MV_6DB_IVB;
1835
1836 case DP_TRAIN_VOLTAGE_SWING_600 | DP_TRAIN_PRE_EMPHASIS_0:
1837 return EDP_LINK_TRAIN_600MV_0DB_IVB;
1838 case DP_TRAIN_VOLTAGE_SWING_600 | DP_TRAIN_PRE_EMPHASIS_3_5:
1839 return EDP_LINK_TRAIN_600MV_3_5DB_IVB;
1840
1841 case DP_TRAIN_VOLTAGE_SWING_800 | DP_TRAIN_PRE_EMPHASIS_0:
1842 return EDP_LINK_TRAIN_800MV_0DB_IVB;
1843 case DP_TRAIN_VOLTAGE_SWING_800 | DP_TRAIN_PRE_EMPHASIS_3_5:
1844 return EDP_LINK_TRAIN_800MV_3_5DB_IVB;
1845
1846 default:
1847 DRM_DEBUG_KMS("Unsupported voltage swing/pre-emphasis level:"
1848 "0x%x\n", signal_levels);
1849 return EDP_LINK_TRAIN_500MV_0DB_IVB;
1850 }
1851}
1852
Paulo Zanonid6c0d722012-10-15 15:51:34 -03001853/* Gen7.5's (HSW) DP voltage swing and pre-emphasis control */
1854static uint32_t
Paulo Zanonif0a34242012-12-06 16:51:50 -02001855intel_hsw_signal_levels(uint8_t train_set)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001856{
Paulo Zanonid6c0d722012-10-15 15:51:34 -03001857 int signal_levels = train_set & (DP_TRAIN_VOLTAGE_SWING_MASK |
1858 DP_TRAIN_PRE_EMPHASIS_MASK);
1859 switch (signal_levels) {
1860 case DP_TRAIN_VOLTAGE_SWING_400 | DP_TRAIN_PRE_EMPHASIS_0:
1861 return DDI_BUF_EMP_400MV_0DB_HSW;
1862 case DP_TRAIN_VOLTAGE_SWING_400 | DP_TRAIN_PRE_EMPHASIS_3_5:
1863 return DDI_BUF_EMP_400MV_3_5DB_HSW;
1864 case DP_TRAIN_VOLTAGE_SWING_400 | DP_TRAIN_PRE_EMPHASIS_6:
1865 return DDI_BUF_EMP_400MV_6DB_HSW;
1866 case DP_TRAIN_VOLTAGE_SWING_400 | DP_TRAIN_PRE_EMPHASIS_9_5:
1867 return DDI_BUF_EMP_400MV_9_5DB_HSW;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001868
Paulo Zanonid6c0d722012-10-15 15:51:34 -03001869 case DP_TRAIN_VOLTAGE_SWING_600 | DP_TRAIN_PRE_EMPHASIS_0:
1870 return DDI_BUF_EMP_600MV_0DB_HSW;
1871 case DP_TRAIN_VOLTAGE_SWING_600 | DP_TRAIN_PRE_EMPHASIS_3_5:
1872 return DDI_BUF_EMP_600MV_3_5DB_HSW;
1873 case DP_TRAIN_VOLTAGE_SWING_600 | DP_TRAIN_PRE_EMPHASIS_6:
1874 return DDI_BUF_EMP_600MV_6DB_HSW;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001875
Paulo Zanonid6c0d722012-10-15 15:51:34 -03001876 case DP_TRAIN_VOLTAGE_SWING_800 | DP_TRAIN_PRE_EMPHASIS_0:
1877 return DDI_BUF_EMP_800MV_0DB_HSW;
1878 case DP_TRAIN_VOLTAGE_SWING_800 | DP_TRAIN_PRE_EMPHASIS_3_5:
1879 return DDI_BUF_EMP_800MV_3_5DB_HSW;
1880 default:
1881 DRM_DEBUG_KMS("Unsupported voltage swing/pre-emphasis level:"
1882 "0x%x\n", signal_levels);
1883 return DDI_BUF_EMP_400MV_0DB_HSW;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001884 }
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001885}
1886
Paulo Zanonif0a34242012-12-06 16:51:50 -02001887/* Properly updates "DP" with the correct signal levels. */
1888static void
1889intel_dp_set_signal_levels(struct intel_dp *intel_dp, uint32_t *DP)
1890{
1891 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
1892 struct drm_device *dev = intel_dig_port->base.base.dev;
1893 uint32_t signal_levels, mask;
1894 uint8_t train_set = intel_dp->train_set[0];
1895
Paulo Zanoni22b8bf12013-02-18 19:00:23 -03001896 if (HAS_DDI(dev)) {
Paulo Zanonif0a34242012-12-06 16:51:50 -02001897 signal_levels = intel_hsw_signal_levels(train_set);
1898 mask = DDI_BUF_EMP_MASK;
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07001899 } else if (IS_VALLEYVIEW(dev)) {
1900 signal_levels = intel_vlv_signal_levels(intel_dp);
1901 mask = 0;
1902 } else if (IS_GEN7(dev) && is_cpu_edp(intel_dp)) {
Paulo Zanonif0a34242012-12-06 16:51:50 -02001903 signal_levels = intel_gen7_edp_signal_levels(train_set);
1904 mask = EDP_LINK_TRAIN_VOL_EMP_MASK_IVB;
1905 } else if (IS_GEN6(dev) && is_cpu_edp(intel_dp)) {
1906 signal_levels = intel_gen6_edp_signal_levels(train_set);
1907 mask = EDP_LINK_TRAIN_VOL_EMP_MASK_SNB;
1908 } else {
1909 signal_levels = intel_gen4_signal_levels(train_set);
1910 mask = DP_VOLTAGE_MASK | DP_PRE_EMPHASIS_MASK;
1911 }
1912
1913 DRM_DEBUG_KMS("Using signal levels %08x\n", signal_levels);
1914
1915 *DP = (*DP & ~mask) | signal_levels;
1916}
1917
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001918static bool
Chris Wilsonea5b2132010-08-04 13:50:23 +01001919intel_dp_set_link_train(struct intel_dp *intel_dp,
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001920 uint32_t dp_reg_value,
Chris Wilson58e10eb2010-10-03 10:56:11 +01001921 uint8_t dp_train_pat)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001922{
Paulo Zanoni174edf12012-10-26 19:05:50 -02001923 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
1924 struct drm_device *dev = intel_dig_port->base.base.dev;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001925 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanoni174edf12012-10-26 19:05:50 -02001926 enum port port = intel_dig_port->port;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001927 int ret;
Paulo Zanonid6c0d722012-10-15 15:51:34 -03001928 uint32_t temp;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001929
Paulo Zanoni22b8bf12013-02-18 19:00:23 -03001930 if (HAS_DDI(dev)) {
Paulo Zanoni174edf12012-10-26 19:05:50 -02001931 temp = I915_READ(DP_TP_CTL(port));
Paulo Zanonid6c0d722012-10-15 15:51:34 -03001932
1933 if (dp_train_pat & DP_LINK_SCRAMBLING_DISABLE)
1934 temp |= DP_TP_CTL_SCRAMBLE_DISABLE;
1935 else
1936 temp &= ~DP_TP_CTL_SCRAMBLE_DISABLE;
1937
1938 temp &= ~DP_TP_CTL_LINK_TRAIN_MASK;
1939 switch (dp_train_pat & DP_TRAINING_PATTERN_MASK) {
1940 case DP_TRAINING_PATTERN_DISABLE:
Paulo Zanonid6c0d722012-10-15 15:51:34 -03001941
Paulo Zanoni10aa17c2013-01-29 16:35:18 -02001942 if (port != PORT_A) {
1943 temp |= DP_TP_CTL_LINK_TRAIN_IDLE;
1944 I915_WRITE(DP_TP_CTL(port), temp);
Paulo Zanonid6c0d722012-10-15 15:51:34 -03001945
Paulo Zanoni10aa17c2013-01-29 16:35:18 -02001946 if (wait_for((I915_READ(DP_TP_STATUS(port)) &
1947 DP_TP_STATUS_IDLE_DONE), 1))
1948 DRM_ERROR("Timed out waiting for DP idle patterns\n");
1949
1950 temp &= ~DP_TP_CTL_LINK_TRAIN_MASK;
1951 }
1952
Paulo Zanonid6c0d722012-10-15 15:51:34 -03001953 temp |= DP_TP_CTL_LINK_TRAIN_NORMAL;
1954
1955 break;
1956 case DP_TRAINING_PATTERN_1:
1957 temp |= DP_TP_CTL_LINK_TRAIN_PAT1;
1958 break;
1959 case DP_TRAINING_PATTERN_2:
1960 temp |= DP_TP_CTL_LINK_TRAIN_PAT2;
1961 break;
1962 case DP_TRAINING_PATTERN_3:
1963 temp |= DP_TP_CTL_LINK_TRAIN_PAT3;
1964 break;
1965 }
Paulo Zanoni174edf12012-10-26 19:05:50 -02001966 I915_WRITE(DP_TP_CTL(port), temp);
Paulo Zanonid6c0d722012-10-15 15:51:34 -03001967
1968 } else if (HAS_PCH_CPT(dev) &&
1969 (IS_GEN7(dev) || !is_cpu_edp(intel_dp))) {
Paulo Zanoni47ea7542012-07-17 16:55:16 -03001970 dp_reg_value &= ~DP_LINK_TRAIN_MASK_CPT;
1971
1972 switch (dp_train_pat & DP_TRAINING_PATTERN_MASK) {
1973 case DP_TRAINING_PATTERN_DISABLE:
1974 dp_reg_value |= DP_LINK_TRAIN_OFF_CPT;
1975 break;
1976 case DP_TRAINING_PATTERN_1:
1977 dp_reg_value |= DP_LINK_TRAIN_PAT_1_CPT;
1978 break;
1979 case DP_TRAINING_PATTERN_2:
1980 dp_reg_value |= DP_LINK_TRAIN_PAT_2_CPT;
1981 break;
1982 case DP_TRAINING_PATTERN_3:
1983 DRM_ERROR("DP training pattern 3 not supported\n");
1984 dp_reg_value |= DP_LINK_TRAIN_PAT_2_CPT;
1985 break;
1986 }
1987
1988 } else {
1989 dp_reg_value &= ~DP_LINK_TRAIN_MASK;
1990
1991 switch (dp_train_pat & DP_TRAINING_PATTERN_MASK) {
1992 case DP_TRAINING_PATTERN_DISABLE:
1993 dp_reg_value |= DP_LINK_TRAIN_OFF;
1994 break;
1995 case DP_TRAINING_PATTERN_1:
1996 dp_reg_value |= DP_LINK_TRAIN_PAT_1;
1997 break;
1998 case DP_TRAINING_PATTERN_2:
1999 dp_reg_value |= DP_LINK_TRAIN_PAT_2;
2000 break;
2001 case DP_TRAINING_PATTERN_3:
2002 DRM_ERROR("DP training pattern 3 not supported\n");
2003 dp_reg_value |= DP_LINK_TRAIN_PAT_2;
2004 break;
2005 }
2006 }
2007
Chris Wilsonea5b2132010-08-04 13:50:23 +01002008 I915_WRITE(intel_dp->output_reg, dp_reg_value);
2009 POSTING_READ(intel_dp->output_reg);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002010
Chris Wilsonea5b2132010-08-04 13:50:23 +01002011 intel_dp_aux_native_write_1(intel_dp,
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002012 DP_TRAINING_PATTERN_SET,
2013 dp_train_pat);
2014
Paulo Zanoni47ea7542012-07-17 16:55:16 -03002015 if ((dp_train_pat & DP_TRAINING_PATTERN_MASK) !=
2016 DP_TRAINING_PATTERN_DISABLE) {
2017 ret = intel_dp_aux_native_write(intel_dp,
2018 DP_TRAINING_LANE0_SET,
2019 intel_dp->train_set,
2020 intel_dp->lane_count);
2021 if (ret != intel_dp->lane_count)
2022 return false;
2023 }
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002024
2025 return true;
2026}
2027
Jesse Barnes33a34e42010-09-08 12:42:02 -07002028/* Enable corresponding port and start training pattern 1 */
Paulo Zanonic19b0662012-10-15 15:51:41 -03002029void
Jesse Barnes33a34e42010-09-08 12:42:02 -07002030intel_dp_start_link_train(struct intel_dp *intel_dp)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002031{
Paulo Zanonida63a9f2012-10-26 19:05:46 -02002032 struct drm_encoder *encoder = &dp_to_dig_port(intel_dp)->base.base;
Paulo Zanonic19b0662012-10-15 15:51:41 -03002033 struct drm_device *dev = encoder->dev;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002034 int i;
2035 uint8_t voltage;
2036 bool clock_recovery = false;
Keith Packardcdb0e952011-11-01 20:00:06 -07002037 int voltage_tries, loop_tries;
Chris Wilsonea5b2132010-08-04 13:50:23 +01002038 uint32_t DP = intel_dp->DP;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002039
Paulo Zanoniaffa9352012-11-23 15:30:39 -02002040 if (HAS_DDI(dev))
Paulo Zanonic19b0662012-10-15 15:51:41 -03002041 intel_ddi_prepare_link_retrain(encoder);
2042
Chris Wilson3cf2efb2010-11-29 10:09:55 +00002043 /* Write the link configuration data */
2044 intel_dp_aux_native_write(intel_dp, DP_LINK_BW_SET,
2045 intel_dp->link_configuration,
2046 DP_LINK_CONFIGURATION_SIZE);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002047
2048 DP |= DP_PORT_EN;
Keith Packard1a2eb462011-11-16 16:26:07 -08002049
Jesse Barnes33a34e42010-09-08 12:42:02 -07002050 memset(intel_dp->train_set, 0, 4);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002051 voltage = 0xff;
Keith Packardcdb0e952011-11-01 20:00:06 -07002052 voltage_tries = 0;
2053 loop_tries = 0;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002054 clock_recovery = false;
2055 for (;;) {
Jesse Barnes33a34e42010-09-08 12:42:02 -07002056 /* Use intel_dp->train_set[0] to set the voltage and pre emphasis values */
Keith Packard93f62da2011-11-01 19:45:03 -07002057 uint8_t link_status[DP_LINK_STATUS_SIZE];
Keith Packard417e8222011-11-01 19:54:11 -07002058
Paulo Zanonif0a34242012-12-06 16:51:50 -02002059 intel_dp_set_signal_levels(intel_dp, &DP);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002060
Daniel Vettera7c96552012-10-18 10:15:30 +02002061 /* Set training pattern 1 */
Paulo Zanoni47ea7542012-07-17 16:55:16 -03002062 if (!intel_dp_set_link_train(intel_dp, DP,
Adam Jackson81055852011-07-21 17:48:37 -04002063 DP_TRAINING_PATTERN_1 |
2064 DP_LINK_SCRAMBLING_DISABLE))
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002065 break;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002066
Daniel Vettera7c96552012-10-18 10:15:30 +02002067 drm_dp_link_train_clock_recovery_delay(intel_dp->dpcd);
Keith Packard93f62da2011-11-01 19:45:03 -07002068 if (!intel_dp_get_link_status(intel_dp, link_status)) {
2069 DRM_ERROR("failed to get link status\n");
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002070 break;
Keith Packard93f62da2011-11-01 19:45:03 -07002071 }
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002072
Daniel Vetter01916272012-10-18 10:15:25 +02002073 if (drm_dp_clock_recovery_ok(link_status, intel_dp->lane_count)) {
Keith Packard93f62da2011-11-01 19:45:03 -07002074 DRM_DEBUG_KMS("clock recovery OK\n");
Chris Wilson3cf2efb2010-11-29 10:09:55 +00002075 clock_recovery = true;
2076 break;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002077 }
Chris Wilson3cf2efb2010-11-29 10:09:55 +00002078
2079 /* Check to see if we've tried the max voltage */
2080 for (i = 0; i < intel_dp->lane_count; i++)
2081 if ((intel_dp->train_set[i] & DP_TRAIN_MAX_SWING_REACHED) == 0)
2082 break;
Takashi Iwai3b4f8192013-03-11 18:40:16 +01002083 if (i == intel_dp->lane_count) {
Daniel Vetterb06fbda2012-10-16 09:50:25 +02002084 ++loop_tries;
2085 if (loop_tries == 5) {
Keith Packardcdb0e952011-11-01 20:00:06 -07002086 DRM_DEBUG_KMS("too many full retries, give up\n");
2087 break;
2088 }
2089 memset(intel_dp->train_set, 0, 4);
2090 voltage_tries = 0;
2091 continue;
2092 }
Chris Wilson3cf2efb2010-11-29 10:09:55 +00002093
2094 /* Check to see if we've tried the same voltage 5 times */
Daniel Vetterb06fbda2012-10-16 09:50:25 +02002095 if ((intel_dp->train_set[0] & DP_TRAIN_VOLTAGE_SWING_MASK) == voltage) {
Chris Wilson24773672012-09-26 16:48:30 +01002096 ++voltage_tries;
Daniel Vetterb06fbda2012-10-16 09:50:25 +02002097 if (voltage_tries == 5) {
2098 DRM_DEBUG_KMS("too many voltage retries, give up\n");
2099 break;
2100 }
2101 } else
2102 voltage_tries = 0;
2103 voltage = intel_dp->train_set[0] & DP_TRAIN_VOLTAGE_SWING_MASK;
Chris Wilson3cf2efb2010-11-29 10:09:55 +00002104
2105 /* Compute new intel_dp->train_set as requested by target */
Keith Packard93f62da2011-11-01 19:45:03 -07002106 intel_get_adjust_train(intel_dp, link_status);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002107 }
2108
Jesse Barnes33a34e42010-09-08 12:42:02 -07002109 intel_dp->DP = DP;
2110}
2111
Paulo Zanonic19b0662012-10-15 15:51:41 -03002112void
Jesse Barnes33a34e42010-09-08 12:42:02 -07002113intel_dp_complete_link_train(struct intel_dp *intel_dp)
2114{
Jesse Barnes33a34e42010-09-08 12:42:02 -07002115 bool channel_eq = false;
Jesse Barnes37f80972011-01-05 14:45:24 -08002116 int tries, cr_tries;
Jesse Barnes33a34e42010-09-08 12:42:02 -07002117 uint32_t DP = intel_dp->DP;
2118
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002119 /* channel equalization */
2120 tries = 0;
Jesse Barnes37f80972011-01-05 14:45:24 -08002121 cr_tries = 0;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002122 channel_eq = false;
2123 for (;;) {
Keith Packard93f62da2011-11-01 19:45:03 -07002124 uint8_t link_status[DP_LINK_STATUS_SIZE];
Zhenyu Wange3421a12010-04-08 09:43:27 +08002125
Jesse Barnes37f80972011-01-05 14:45:24 -08002126 if (cr_tries > 5) {
2127 DRM_ERROR("failed to train DP, aborting\n");
2128 intel_dp_link_down(intel_dp);
2129 break;
2130 }
2131
Paulo Zanonif0a34242012-12-06 16:51:50 -02002132 intel_dp_set_signal_levels(intel_dp, &DP);
Zhenyu Wange3421a12010-04-08 09:43:27 +08002133
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002134 /* channel eq pattern */
Paulo Zanoni47ea7542012-07-17 16:55:16 -03002135 if (!intel_dp_set_link_train(intel_dp, DP,
Adam Jackson81055852011-07-21 17:48:37 -04002136 DP_TRAINING_PATTERN_2 |
2137 DP_LINK_SCRAMBLING_DISABLE))
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002138 break;
2139
Daniel Vettera7c96552012-10-18 10:15:30 +02002140 drm_dp_link_train_channel_eq_delay(intel_dp->dpcd);
Keith Packard93f62da2011-11-01 19:45:03 -07002141 if (!intel_dp_get_link_status(intel_dp, link_status))
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002142 break;
Jesse Barnes869184a2010-10-07 16:01:22 -07002143
Jesse Barnes37f80972011-01-05 14:45:24 -08002144 /* Make sure clock is still ok */
Daniel Vetter01916272012-10-18 10:15:25 +02002145 if (!drm_dp_clock_recovery_ok(link_status, intel_dp->lane_count)) {
Jesse Barnes37f80972011-01-05 14:45:24 -08002146 intel_dp_start_link_train(intel_dp);
2147 cr_tries++;
2148 continue;
2149 }
2150
Daniel Vetter1ffdff12012-10-18 10:15:24 +02002151 if (drm_dp_channel_eq_ok(link_status, intel_dp->lane_count)) {
Chris Wilson3cf2efb2010-11-29 10:09:55 +00002152 channel_eq = true;
2153 break;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002154 }
Chris Wilson3cf2efb2010-11-29 10:09:55 +00002155
Jesse Barnes37f80972011-01-05 14:45:24 -08002156 /* Try 5 times, then try clock recovery if that fails */
2157 if (tries > 5) {
2158 intel_dp_link_down(intel_dp);
2159 intel_dp_start_link_train(intel_dp);
2160 tries = 0;
2161 cr_tries++;
2162 continue;
2163 }
Chris Wilson3cf2efb2010-11-29 10:09:55 +00002164
2165 /* Compute new intel_dp->train_set as requested by target */
Keith Packard93f62da2011-11-01 19:45:03 -07002166 intel_get_adjust_train(intel_dp, link_status);
Chris Wilson3cf2efb2010-11-29 10:09:55 +00002167 ++tries;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002168 }
Chris Wilson3cf2efb2010-11-29 10:09:55 +00002169
Paulo Zanonid6c0d722012-10-15 15:51:34 -03002170 if (channel_eq)
2171 DRM_DEBUG_KMS("Channel EQ done. DP Training successfull\n");
2172
Paulo Zanoni47ea7542012-07-17 16:55:16 -03002173 intel_dp_set_link_train(intel_dp, DP, DP_TRAINING_PATTERN_DISABLE);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002174}
2175
2176static void
Chris Wilsonea5b2132010-08-04 13:50:23 +01002177intel_dp_link_down(struct intel_dp *intel_dp)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002178{
Paulo Zanonida63a9f2012-10-26 19:05:46 -02002179 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
2180 struct drm_device *dev = intel_dig_port->base.base.dev;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002181 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetterab527ef2012-11-29 15:59:33 +01002182 struct intel_crtc *intel_crtc =
2183 to_intel_crtc(intel_dig_port->base.base.crtc);
Chris Wilsonea5b2132010-08-04 13:50:23 +01002184 uint32_t DP = intel_dp->DP;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002185
Paulo Zanonic19b0662012-10-15 15:51:41 -03002186 /*
2187 * DDI code has a strict mode set sequence and we should try to respect
2188 * it, otherwise we might hang the machine in many different ways. So we
2189 * really should be disabling the port only on a complete crtc_disable
2190 * sequence. This function is just called under two conditions on DDI
2191 * code:
2192 * - Link train failed while doing crtc_enable, and on this case we
2193 * really should respect the mode set sequence and wait for a
2194 * crtc_disable.
2195 * - Someone turned the monitor off and intel_dp_check_link_status
2196 * called us. We don't need to disable the whole port on this case, so
2197 * when someone turns the monitor on again,
2198 * intel_ddi_prepare_link_retrain will take care of redoing the link
2199 * train.
2200 */
Paulo Zanoniaffa9352012-11-23 15:30:39 -02002201 if (HAS_DDI(dev))
Paulo Zanonic19b0662012-10-15 15:51:41 -03002202 return;
2203
Daniel Vetter0c33d8d2012-09-06 22:15:43 +02002204 if (WARN_ON((I915_READ(intel_dp->output_reg) & DP_PORT_EN) == 0))
Chris Wilson1b39d6f2010-12-06 11:20:45 +00002205 return;
2206
Zhao Yakui28c97732009-10-09 11:39:41 +08002207 DRM_DEBUG_KMS("\n");
Zhenyu Wang32f9d652009-07-24 01:00:32 +08002208
Keith Packard1a2eb462011-11-16 16:26:07 -08002209 if (HAS_PCH_CPT(dev) && (IS_GEN7(dev) || !is_cpu_edp(intel_dp))) {
Zhenyu Wange3421a12010-04-08 09:43:27 +08002210 DP &= ~DP_LINK_TRAIN_MASK_CPT;
Chris Wilsonea5b2132010-08-04 13:50:23 +01002211 I915_WRITE(intel_dp->output_reg, DP | DP_LINK_TRAIN_PAT_IDLE_CPT);
Zhenyu Wange3421a12010-04-08 09:43:27 +08002212 } else {
2213 DP &= ~DP_LINK_TRAIN_MASK;
Chris Wilsonea5b2132010-08-04 13:50:23 +01002214 I915_WRITE(intel_dp->output_reg, DP | DP_LINK_TRAIN_PAT_IDLE);
Zhenyu Wange3421a12010-04-08 09:43:27 +08002215 }
Chris Wilsonfe255d02010-09-11 21:37:48 +01002216 POSTING_READ(intel_dp->output_reg);
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08002217
Daniel Vetterab527ef2012-11-29 15:59:33 +01002218 /* We don't really know why we're doing this */
2219 intel_wait_for_vblank(dev, intel_crtc->pipe);
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08002220
Daniel Vetter493a7082012-05-30 12:31:56 +02002221 if (HAS_PCH_IBX(dev) &&
Chris Wilson1b39d6f2010-12-06 11:20:45 +00002222 I915_READ(intel_dp->output_reg) & DP_PIPEB_SELECT) {
Paulo Zanonida63a9f2012-10-26 19:05:46 -02002223 struct drm_crtc *crtc = intel_dig_port->base.base.crtc;
Chris Wilson31acbcc2011-04-17 06:38:35 +01002224
Eric Anholt5bddd172010-11-18 09:32:59 +08002225 /* Hardware workaround: leaving our transcoder select
2226 * set to transcoder B while it's off will prevent the
2227 * corresponding HDMI output on transcoder A.
2228 *
2229 * Combine this with another hardware workaround:
2230 * transcoder select bit can only be cleared while the
2231 * port is enabled.
2232 */
2233 DP &= ~DP_PIPEB_SELECT;
2234 I915_WRITE(intel_dp->output_reg, DP);
2235
2236 /* Changes to enable or select take place the vblank
2237 * after being written.
2238 */
Daniel Vetterff50afe2012-11-29 15:59:34 +01002239 if (WARN_ON(crtc == NULL)) {
2240 /* We should never try to disable a port without a crtc
2241 * attached. For paranoia keep the code around for a
2242 * bit. */
Chris Wilson31acbcc2011-04-17 06:38:35 +01002243 POSTING_READ(intel_dp->output_reg);
2244 msleep(50);
2245 } else
Daniel Vetterab527ef2012-11-29 15:59:33 +01002246 intel_wait_for_vblank(dev, intel_crtc->pipe);
Eric Anholt5bddd172010-11-18 09:32:59 +08002247 }
2248
Wu Fengguang832afda2011-12-09 20:42:21 +08002249 DP &= ~DP_AUDIO_OUTPUT_ENABLE;
Chris Wilsonea5b2132010-08-04 13:50:23 +01002250 I915_WRITE(intel_dp->output_reg, DP & ~DP_PORT_EN);
2251 POSTING_READ(intel_dp->output_reg);
Keith Packardf01eca22011-09-28 16:48:10 -07002252 msleep(intel_dp->panel_power_down_delay);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002253}
2254
Keith Packard26d61aa2011-07-25 20:01:09 -07002255static bool
2256intel_dp_get_dpcd(struct intel_dp *intel_dp)
Keith Packard92fd8fd2011-07-25 19:50:10 -07002257{
Damien Lespiau577c7a52012-12-13 16:09:02 +00002258 char dpcd_hex_dump[sizeof(intel_dp->dpcd) * 3];
2259
Keith Packard92fd8fd2011-07-25 19:50:10 -07002260 if (intel_dp_aux_native_read_retry(intel_dp, 0x000, intel_dp->dpcd,
Adam Jacksonedb39242012-09-18 10:58:49 -04002261 sizeof(intel_dp->dpcd)) == 0)
2262 return false; /* aux transfer failed */
Keith Packard92fd8fd2011-07-25 19:50:10 -07002263
Damien Lespiau577c7a52012-12-13 16:09:02 +00002264 hex_dump_to_buffer(intel_dp->dpcd, sizeof(intel_dp->dpcd),
2265 32, 1, dpcd_hex_dump, sizeof(dpcd_hex_dump), false);
2266 DRM_DEBUG_KMS("DPCD: %s\n", dpcd_hex_dump);
2267
Adam Jacksonedb39242012-09-18 10:58:49 -04002268 if (intel_dp->dpcd[DP_DPCD_REV] == 0)
2269 return false; /* DPCD not present */
2270
2271 if (!(intel_dp->dpcd[DP_DOWNSTREAMPORT_PRESENT] &
2272 DP_DWN_STRM_PORT_PRESENT))
2273 return true; /* native DP sink */
2274
2275 if (intel_dp->dpcd[DP_DPCD_REV] == 0x10)
2276 return true; /* no per-port downstream info */
2277
2278 if (intel_dp_aux_native_read_retry(intel_dp, DP_DOWNSTREAM_PORT_0,
2279 intel_dp->downstream_ports,
2280 DP_MAX_DOWNSTREAM_PORTS) == 0)
2281 return false; /* downstream port status fetch failed */
2282
2283 return true;
Keith Packard92fd8fd2011-07-25 19:50:10 -07002284}
2285
Adam Jackson0d198322012-05-14 16:05:47 -04002286static void
2287intel_dp_probe_oui(struct intel_dp *intel_dp)
2288{
2289 u8 buf[3];
2290
2291 if (!(intel_dp->dpcd[DP_DOWN_STREAM_PORT_COUNT] & DP_OUI_SUPPORT))
2292 return;
2293
Daniel Vetter351cfc32012-06-12 13:20:47 +02002294 ironlake_edp_panel_vdd_on(intel_dp);
2295
Adam Jackson0d198322012-05-14 16:05:47 -04002296 if (intel_dp_aux_native_read_retry(intel_dp, DP_SINK_OUI, buf, 3))
2297 DRM_DEBUG_KMS("Sink OUI: %02hx%02hx%02hx\n",
2298 buf[0], buf[1], buf[2]);
2299
2300 if (intel_dp_aux_native_read_retry(intel_dp, DP_BRANCH_OUI, buf, 3))
2301 DRM_DEBUG_KMS("Branch OUI: %02hx%02hx%02hx\n",
2302 buf[0], buf[1], buf[2]);
Daniel Vetter351cfc32012-06-12 13:20:47 +02002303
2304 ironlake_edp_panel_vdd_off(intel_dp, false);
Adam Jackson0d198322012-05-14 16:05:47 -04002305}
2306
Jesse Barnesa60f0e32011-10-20 15:09:17 -07002307static bool
2308intel_dp_get_sink_irq(struct intel_dp *intel_dp, u8 *sink_irq_vector)
2309{
2310 int ret;
2311
2312 ret = intel_dp_aux_native_read_retry(intel_dp,
2313 DP_DEVICE_SERVICE_IRQ_VECTOR,
2314 sink_irq_vector, 1);
2315 if (!ret)
2316 return false;
2317
2318 return true;
2319}
2320
2321static void
2322intel_dp_handle_test_request(struct intel_dp *intel_dp)
2323{
2324 /* NAK by default */
Daniel Vetter9324cf72012-10-20 21:13:05 +02002325 intel_dp_aux_native_write_1(intel_dp, DP_TEST_RESPONSE, DP_TEST_NAK);
Jesse Barnesa60f0e32011-10-20 15:09:17 -07002326}
2327
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002328/*
2329 * According to DP spec
2330 * 5.1.2:
2331 * 1. Read DPCD
2332 * 2. Configure link according to Receiver Capabilities
2333 * 3. Use Link Training from 2.5.3.3 and 3.5.1.3
2334 * 4. Check link status on receipt of hot-plug interrupt
2335 */
2336
Paulo Zanoni00c09d72012-10-26 19:05:52 -02002337void
Chris Wilsonea5b2132010-08-04 13:50:23 +01002338intel_dp_check_link_status(struct intel_dp *intel_dp)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002339{
Paulo Zanonida63a9f2012-10-26 19:05:46 -02002340 struct intel_encoder *intel_encoder = &dp_to_dig_port(intel_dp)->base;
Jesse Barnesa60f0e32011-10-20 15:09:17 -07002341 u8 sink_irq_vector;
Keith Packard93f62da2011-11-01 19:45:03 -07002342 u8 link_status[DP_LINK_STATUS_SIZE];
Jesse Barnesa60f0e32011-10-20 15:09:17 -07002343
Paulo Zanonida63a9f2012-10-26 19:05:46 -02002344 if (!intel_encoder->connectors_active)
Keith Packardd2b996a2011-07-25 22:37:51 -07002345 return;
Jesse Barnes59cd09e2011-07-07 11:10:59 -07002346
Paulo Zanonida63a9f2012-10-26 19:05:46 -02002347 if (WARN_ON(!intel_encoder->base.crtc))
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002348 return;
2349
Keith Packard92fd8fd2011-07-25 19:50:10 -07002350 /* Try to read receiver status if the link appears to be up */
Keith Packard93f62da2011-11-01 19:45:03 -07002351 if (!intel_dp_get_link_status(intel_dp, link_status)) {
Chris Wilsonea5b2132010-08-04 13:50:23 +01002352 intel_dp_link_down(intel_dp);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002353 return;
2354 }
2355
Keith Packard92fd8fd2011-07-25 19:50:10 -07002356 /* Now read the DPCD to see if it's actually running */
Keith Packard26d61aa2011-07-25 20:01:09 -07002357 if (!intel_dp_get_dpcd(intel_dp)) {
Jesse Barnes59cd09e2011-07-07 11:10:59 -07002358 intel_dp_link_down(intel_dp);
2359 return;
2360 }
2361
Jesse Barnesa60f0e32011-10-20 15:09:17 -07002362 /* Try to read the source of the interrupt */
2363 if (intel_dp->dpcd[DP_DPCD_REV] >= 0x11 &&
2364 intel_dp_get_sink_irq(intel_dp, &sink_irq_vector)) {
2365 /* Clear interrupt source */
2366 intel_dp_aux_native_write_1(intel_dp,
2367 DP_DEVICE_SERVICE_IRQ_VECTOR,
2368 sink_irq_vector);
2369
2370 if (sink_irq_vector & DP_AUTOMATED_TEST_REQUEST)
2371 intel_dp_handle_test_request(intel_dp);
2372 if (sink_irq_vector & (DP_CP_IRQ | DP_SINK_SPECIFIC_IRQ))
2373 DRM_DEBUG_DRIVER("CP or sink specific irq unhandled\n");
2374 }
2375
Daniel Vetter1ffdff12012-10-18 10:15:24 +02002376 if (!drm_dp_channel_eq_ok(link_status, intel_dp->lane_count)) {
Keith Packard92fd8fd2011-07-25 19:50:10 -07002377 DRM_DEBUG_KMS("%s: channel EQ not ok, retraining\n",
Paulo Zanonida63a9f2012-10-26 19:05:46 -02002378 drm_get_encoder_name(&intel_encoder->base));
Jesse Barnes33a34e42010-09-08 12:42:02 -07002379 intel_dp_start_link_train(intel_dp);
2380 intel_dp_complete_link_train(intel_dp);
2381 }
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002382}
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002383
Adam Jacksoncaf9ab22012-09-18 10:58:50 -04002384/* XXX this is probably wrong for multiple downstream ports */
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08002385static enum drm_connector_status
Keith Packard26d61aa2011-07-25 20:01:09 -07002386intel_dp_detect_dpcd(struct intel_dp *intel_dp)
Adam Jackson71ba90002011-07-12 17:38:04 -04002387{
Adam Jacksoncaf9ab22012-09-18 10:58:50 -04002388 uint8_t *dpcd = intel_dp->dpcd;
2389 bool hpd;
2390 uint8_t type;
2391
2392 if (!intel_dp_get_dpcd(intel_dp))
2393 return connector_status_disconnected;
2394
2395 /* if there's no downstream port, we're done */
2396 if (!(dpcd[DP_DOWNSTREAMPORT_PRESENT] & DP_DWN_STRM_PORT_PRESENT))
Keith Packard26d61aa2011-07-25 20:01:09 -07002397 return connector_status_connected;
Adam Jacksoncaf9ab22012-09-18 10:58:50 -04002398
2399 /* If we're HPD-aware, SINK_COUNT changes dynamically */
2400 hpd = !!(intel_dp->downstream_ports[0] & DP_DS_PORT_HPD);
2401 if (hpd) {
Adam Jackson23235172012-09-20 16:42:45 -04002402 uint8_t reg;
Adam Jacksoncaf9ab22012-09-18 10:58:50 -04002403 if (!intel_dp_aux_native_read_retry(intel_dp, DP_SINK_COUNT,
Adam Jackson23235172012-09-20 16:42:45 -04002404 &reg, 1))
Adam Jacksoncaf9ab22012-09-18 10:58:50 -04002405 return connector_status_unknown;
Adam Jackson23235172012-09-20 16:42:45 -04002406 return DP_GET_SINK_COUNT(reg) ? connector_status_connected
2407 : connector_status_disconnected;
Adam Jacksoncaf9ab22012-09-18 10:58:50 -04002408 }
2409
2410 /* If no HPD, poke DDC gently */
2411 if (drm_probe_ddc(&intel_dp->adapter))
2412 return connector_status_connected;
2413
2414 /* Well we tried, say unknown for unreliable port types */
2415 type = intel_dp->downstream_ports[0] & DP_DS_PORT_TYPE_MASK;
2416 if (type == DP_DS_PORT_TYPE_VGA || type == DP_DS_PORT_TYPE_NON_EDID)
2417 return connector_status_unknown;
2418
2419 /* Anything else is out of spec, warn and ignore */
2420 DRM_DEBUG_KMS("Broken DP branch device, ignoring\n");
Keith Packard26d61aa2011-07-25 20:01:09 -07002421 return connector_status_disconnected;
Adam Jackson71ba90002011-07-12 17:38:04 -04002422}
2423
2424static enum drm_connector_status
Zhenyu Wanga9756bb2010-09-19 13:09:06 +08002425ironlake_dp_detect(struct intel_dp *intel_dp)
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08002426{
Paulo Zanoni30add222012-10-26 19:05:45 -02002427 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Damien Lespiau1b469632012-12-13 16:09:01 +00002428 struct drm_i915_private *dev_priv = dev->dev_private;
2429 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08002430 enum drm_connector_status status;
2431
Chris Wilsonfe16d942011-02-12 10:29:38 +00002432 /* Can't disconnect eDP, but you can close the lid... */
2433 if (is_edp(intel_dp)) {
Paulo Zanoni30add222012-10-26 19:05:45 -02002434 status = intel_panel_detect(dev);
Chris Wilsonfe16d942011-02-12 10:29:38 +00002435 if (status == connector_status_unknown)
2436 status = connector_status_connected;
2437 return status;
2438 }
Jesse Barnes01cb9ea2010-10-07 16:01:12 -07002439
Damien Lespiau1b469632012-12-13 16:09:01 +00002440 if (!ibx_digital_port_connected(dev_priv, intel_dig_port))
2441 return connector_status_disconnected;
2442
Keith Packard26d61aa2011-07-25 20:01:09 -07002443 return intel_dp_detect_dpcd(intel_dp);
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08002444}
2445
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002446static enum drm_connector_status
Zhenyu Wanga9756bb2010-09-19 13:09:06 +08002447g4x_dp_detect(struct intel_dp *intel_dp)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002448{
Paulo Zanoni30add222012-10-26 19:05:45 -02002449 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002450 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjälä34f2be42013-01-24 15:29:27 +02002451 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
Chris Wilson10f76a32012-05-11 18:01:32 +01002452 uint32_t bit;
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08002453
Jesse Barnes35aad752013-03-01 13:14:31 -08002454 /* Can't disconnect eDP, but you can close the lid... */
2455 if (is_edp(intel_dp)) {
2456 enum drm_connector_status status;
2457
2458 status = intel_panel_detect(dev);
2459 if (status == connector_status_unknown)
2460 status = connector_status_connected;
2461 return status;
2462 }
2463
Ville Syrjälä34f2be42013-01-24 15:29:27 +02002464 switch (intel_dig_port->port) {
2465 case PORT_B:
Daniel Vetter26739f12013-02-07 12:42:32 +01002466 bit = PORTB_HOTPLUG_LIVE_STATUS;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002467 break;
Ville Syrjälä34f2be42013-01-24 15:29:27 +02002468 case PORT_C:
Daniel Vetter26739f12013-02-07 12:42:32 +01002469 bit = PORTC_HOTPLUG_LIVE_STATUS;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002470 break;
Ville Syrjälä34f2be42013-01-24 15:29:27 +02002471 case PORT_D:
Daniel Vetter26739f12013-02-07 12:42:32 +01002472 bit = PORTD_HOTPLUG_LIVE_STATUS;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002473 break;
2474 default:
2475 return connector_status_unknown;
2476 }
2477
Chris Wilson10f76a32012-05-11 18:01:32 +01002478 if ((I915_READ(PORT_HOTPLUG_STAT) & bit) == 0)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002479 return connector_status_disconnected;
2480
Keith Packard26d61aa2011-07-25 20:01:09 -07002481 return intel_dp_detect_dpcd(intel_dp);
Zhenyu Wanga9756bb2010-09-19 13:09:06 +08002482}
2483
Keith Packard8c241fe2011-09-28 16:38:44 -07002484static struct edid *
2485intel_dp_get_edid(struct drm_connector *connector, struct i2c_adapter *adapter)
2486{
Jani Nikula9cd300e2012-10-19 14:51:52 +03002487 struct intel_connector *intel_connector = to_intel_connector(connector);
Keith Packard8c241fe2011-09-28 16:38:44 -07002488
Jani Nikula9cd300e2012-10-19 14:51:52 +03002489 /* use cached edid if we have one */
2490 if (intel_connector->edid) {
2491 struct edid *edid;
2492 int size;
2493
2494 /* invalid edid */
2495 if (IS_ERR(intel_connector->edid))
Jesse Barnesd6f24d02012-06-14 15:28:33 -04002496 return NULL;
2497
Jani Nikula9cd300e2012-10-19 14:51:52 +03002498 size = (intel_connector->edid->extensions + 1) * EDID_LENGTH;
Jesse Barnesd6f24d02012-06-14 15:28:33 -04002499 edid = kmalloc(size, GFP_KERNEL);
2500 if (!edid)
2501 return NULL;
2502
Jani Nikula9cd300e2012-10-19 14:51:52 +03002503 memcpy(edid, intel_connector->edid, size);
Jesse Barnesd6f24d02012-06-14 15:28:33 -04002504 return edid;
2505 }
2506
Jani Nikula9cd300e2012-10-19 14:51:52 +03002507 return drm_get_edid(connector, adapter);
Keith Packard8c241fe2011-09-28 16:38:44 -07002508}
2509
2510static int
2511intel_dp_get_edid_modes(struct drm_connector *connector, struct i2c_adapter *adapter)
2512{
Jani Nikula9cd300e2012-10-19 14:51:52 +03002513 struct intel_connector *intel_connector = to_intel_connector(connector);
Keith Packard8c241fe2011-09-28 16:38:44 -07002514
Jani Nikula9cd300e2012-10-19 14:51:52 +03002515 /* use cached edid if we have one */
2516 if (intel_connector->edid) {
2517 /* invalid edid */
2518 if (IS_ERR(intel_connector->edid))
2519 return 0;
2520
2521 return intel_connector_update_modes(connector,
2522 intel_connector->edid);
Jesse Barnesd6f24d02012-06-14 15:28:33 -04002523 }
2524
Jani Nikula9cd300e2012-10-19 14:51:52 +03002525 return intel_ddc_get_modes(connector, adapter);
Keith Packard8c241fe2011-09-28 16:38:44 -07002526}
2527
Zhenyu Wanga9756bb2010-09-19 13:09:06 +08002528static enum drm_connector_status
2529intel_dp_detect(struct drm_connector *connector, bool force)
2530{
2531 struct intel_dp *intel_dp = intel_attached_dp(connector);
Paulo Zanonid63885d2012-10-26 19:05:49 -02002532 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
2533 struct intel_encoder *intel_encoder = &intel_dig_port->base;
Paulo Zanonifa90ece2012-10-26 19:05:44 -02002534 struct drm_device *dev = connector->dev;
Zhenyu Wanga9756bb2010-09-19 13:09:06 +08002535 enum drm_connector_status status;
2536 struct edid *edid = NULL;
2537
2538 intel_dp->has_audio = false;
2539
2540 if (HAS_PCH_SPLIT(dev))
2541 status = ironlake_dp_detect(intel_dp);
2542 else
2543 status = g4x_dp_detect(intel_dp);
Adam Jackson1b9be9d2011-07-12 17:38:01 -04002544
Zhenyu Wanga9756bb2010-09-19 13:09:06 +08002545 if (status != connector_status_connected)
2546 return status;
2547
Adam Jackson0d198322012-05-14 16:05:47 -04002548 intel_dp_probe_oui(intel_dp);
2549
Daniel Vetterc3e5f672012-02-23 17:14:47 +01002550 if (intel_dp->force_audio != HDMI_AUDIO_AUTO) {
2551 intel_dp->has_audio = (intel_dp->force_audio == HDMI_AUDIO_ON);
Chris Wilsonf6849602010-09-19 09:29:33 +01002552 } else {
Keith Packard8c241fe2011-09-28 16:38:44 -07002553 edid = intel_dp_get_edid(connector, &intel_dp->adapter);
Chris Wilsonf6849602010-09-19 09:29:33 +01002554 if (edid) {
2555 intel_dp->has_audio = drm_detect_monitor_audio(edid);
Chris Wilsonf6849602010-09-19 09:29:33 +01002556 kfree(edid);
2557 }
Zhenyu Wanga9756bb2010-09-19 13:09:06 +08002558 }
2559
Paulo Zanonid63885d2012-10-26 19:05:49 -02002560 if (intel_encoder->type != INTEL_OUTPUT_EDP)
2561 intel_encoder->type = INTEL_OUTPUT_DISPLAYPORT;
Zhenyu Wanga9756bb2010-09-19 13:09:06 +08002562 return connector_status_connected;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002563}
2564
2565static int intel_dp_get_modes(struct drm_connector *connector)
2566{
Chris Wilsondf0e9242010-09-09 16:20:55 +01002567 struct intel_dp *intel_dp = intel_attached_dp(connector);
Jani Nikuladd06f902012-10-19 14:51:50 +03002568 struct intel_connector *intel_connector = to_intel_connector(connector);
Paulo Zanonifa90ece2012-10-26 19:05:44 -02002569 struct drm_device *dev = connector->dev;
Zhenyu Wang32f9d652009-07-24 01:00:32 +08002570 int ret;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002571
2572 /* We should parse the EDID data and find out if it has an audio sink
2573 */
2574
Keith Packard8c241fe2011-09-28 16:38:44 -07002575 ret = intel_dp_get_edid_modes(connector, &intel_dp->adapter);
Jani Nikulaf8779fd2012-10-19 14:51:48 +03002576 if (ret)
Zhenyu Wang32f9d652009-07-24 01:00:32 +08002577 return ret;
2578
Jani Nikulaf8779fd2012-10-19 14:51:48 +03002579 /* if eDP has no EDID, fall back to fixed mode */
Jani Nikuladd06f902012-10-19 14:51:50 +03002580 if (is_edp(intel_dp) && intel_connector->panel.fixed_mode) {
Jani Nikulaf8779fd2012-10-19 14:51:48 +03002581 struct drm_display_mode *mode;
Jani Nikuladd06f902012-10-19 14:51:50 +03002582 mode = drm_mode_duplicate(dev,
2583 intel_connector->panel.fixed_mode);
Jani Nikulaf8779fd2012-10-19 14:51:48 +03002584 if (mode) {
Zhenyu Wang32f9d652009-07-24 01:00:32 +08002585 drm_mode_probed_add(connector, mode);
2586 return 1;
2587 }
2588 }
2589 return 0;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002590}
2591
Chris Wilson1aad7ac2011-02-09 18:46:58 +00002592static bool
2593intel_dp_detect_audio(struct drm_connector *connector)
2594{
2595 struct intel_dp *intel_dp = intel_attached_dp(connector);
2596 struct edid *edid;
2597 bool has_audio = false;
2598
Keith Packard8c241fe2011-09-28 16:38:44 -07002599 edid = intel_dp_get_edid(connector, &intel_dp->adapter);
Chris Wilson1aad7ac2011-02-09 18:46:58 +00002600 if (edid) {
2601 has_audio = drm_detect_monitor_audio(edid);
Chris Wilson1aad7ac2011-02-09 18:46:58 +00002602 kfree(edid);
2603 }
2604
2605 return has_audio;
2606}
2607
Chris Wilsonf6849602010-09-19 09:29:33 +01002608static int
2609intel_dp_set_property(struct drm_connector *connector,
2610 struct drm_property *property,
2611 uint64_t val)
2612{
Chris Wilsone953fd72011-02-21 22:23:52 +00002613 struct drm_i915_private *dev_priv = connector->dev->dev_private;
Yuly Novikov53b41832012-10-26 12:04:00 +03002614 struct intel_connector *intel_connector = to_intel_connector(connector);
Paulo Zanonida63a9f2012-10-26 19:05:46 -02002615 struct intel_encoder *intel_encoder = intel_attached_encoder(connector);
2616 struct intel_dp *intel_dp = enc_to_intel_dp(&intel_encoder->base);
Chris Wilsonf6849602010-09-19 09:29:33 +01002617 int ret;
2618
Rob Clark662595d2012-10-11 20:36:04 -05002619 ret = drm_object_property_set_value(&connector->base, property, val);
Chris Wilsonf6849602010-09-19 09:29:33 +01002620 if (ret)
2621 return ret;
2622
Chris Wilson3f43c482011-05-12 22:17:24 +01002623 if (property == dev_priv->force_audio_property) {
Chris Wilson1aad7ac2011-02-09 18:46:58 +00002624 int i = val;
2625 bool has_audio;
2626
2627 if (i == intel_dp->force_audio)
Chris Wilsonf6849602010-09-19 09:29:33 +01002628 return 0;
2629
Chris Wilson1aad7ac2011-02-09 18:46:58 +00002630 intel_dp->force_audio = i;
Chris Wilsonf6849602010-09-19 09:29:33 +01002631
Daniel Vetterc3e5f672012-02-23 17:14:47 +01002632 if (i == HDMI_AUDIO_AUTO)
Chris Wilson1aad7ac2011-02-09 18:46:58 +00002633 has_audio = intel_dp_detect_audio(connector);
2634 else
Daniel Vetterc3e5f672012-02-23 17:14:47 +01002635 has_audio = (i == HDMI_AUDIO_ON);
Chris Wilson1aad7ac2011-02-09 18:46:58 +00002636
2637 if (has_audio == intel_dp->has_audio)
Chris Wilsonf6849602010-09-19 09:29:33 +01002638 return 0;
2639
Chris Wilson1aad7ac2011-02-09 18:46:58 +00002640 intel_dp->has_audio = has_audio;
Chris Wilsonf6849602010-09-19 09:29:33 +01002641 goto done;
2642 }
2643
Chris Wilsone953fd72011-02-21 22:23:52 +00002644 if (property == dev_priv->broadcast_rgb_property) {
Ville Syrjälä55bc60d2013-01-17 16:31:29 +02002645 switch (val) {
2646 case INTEL_BROADCAST_RGB_AUTO:
2647 intel_dp->color_range_auto = true;
2648 break;
2649 case INTEL_BROADCAST_RGB_FULL:
2650 intel_dp->color_range_auto = false;
2651 intel_dp->color_range = 0;
2652 break;
2653 case INTEL_BROADCAST_RGB_LIMITED:
2654 intel_dp->color_range_auto = false;
2655 intel_dp->color_range = DP_COLOR_RANGE_16_235;
2656 break;
2657 default:
2658 return -EINVAL;
2659 }
Chris Wilsone953fd72011-02-21 22:23:52 +00002660 goto done;
2661 }
2662
Yuly Novikov53b41832012-10-26 12:04:00 +03002663 if (is_edp(intel_dp) &&
2664 property == connector->dev->mode_config.scaling_mode_property) {
2665 if (val == DRM_MODE_SCALE_NONE) {
2666 DRM_DEBUG_KMS("no scaling not supported\n");
2667 return -EINVAL;
2668 }
2669
2670 if (intel_connector->panel.fitting_mode == val) {
2671 /* the eDP scaling property is not changed */
2672 return 0;
2673 }
2674 intel_connector->panel.fitting_mode = val;
2675
2676 goto done;
2677 }
2678
Chris Wilsonf6849602010-09-19 09:29:33 +01002679 return -EINVAL;
2680
2681done:
Chris Wilsonc0c36b942012-12-19 16:08:43 +00002682 if (intel_encoder->base.crtc)
2683 intel_crtc_restore_mode(intel_encoder->base.crtc);
Chris Wilsonf6849602010-09-19 09:29:33 +01002684
2685 return 0;
2686}
2687
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002688static void
Akshay Joshi0206e352011-08-16 15:34:10 -04002689intel_dp_destroy(struct drm_connector *connector)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002690{
Jani Nikulabe3cd5e2012-10-12 10:33:05 +03002691 struct intel_dp *intel_dp = intel_attached_dp(connector);
Jani Nikula1d508702012-10-19 14:51:49 +03002692 struct intel_connector *intel_connector = to_intel_connector(connector);
Matthew Garrettaaa6fd22011-08-12 12:11:33 +02002693
Jani Nikula9cd300e2012-10-19 14:51:52 +03002694 if (!IS_ERR_OR_NULL(intel_connector->edid))
2695 kfree(intel_connector->edid);
2696
Jani Nikuladc652f92013-04-12 15:18:38 +03002697 if (is_edp(intel_dp))
Jani Nikula1d508702012-10-19 14:51:49 +03002698 intel_panel_fini(&intel_connector->panel);
Matthew Garrettaaa6fd22011-08-12 12:11:33 +02002699
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002700 drm_sysfs_connector_remove(connector);
2701 drm_connector_cleanup(connector);
Zhenyu Wang55f78c42010-03-29 16:13:57 +08002702 kfree(connector);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002703}
2704
Paulo Zanoni00c09d72012-10-26 19:05:52 -02002705void intel_dp_encoder_destroy(struct drm_encoder *encoder)
Daniel Vetter24d05922010-08-20 18:08:28 +02002706{
Paulo Zanonida63a9f2012-10-26 19:05:46 -02002707 struct intel_digital_port *intel_dig_port = enc_to_dig_port(encoder);
2708 struct intel_dp *intel_dp = &intel_dig_port->dp;
Daniel Vetter24d05922010-08-20 18:08:28 +02002709
2710 i2c_del_adapter(&intel_dp->adapter);
2711 drm_encoder_cleanup(encoder);
Keith Packardbd943152011-09-18 23:09:52 -07002712 if (is_edp(intel_dp)) {
2713 cancel_delayed_work_sync(&intel_dp->panel_vdd_work);
2714 ironlake_panel_vdd_off_sync(intel_dp);
2715 }
Paulo Zanonida63a9f2012-10-26 19:05:46 -02002716 kfree(intel_dig_port);
Daniel Vetter24d05922010-08-20 18:08:28 +02002717}
2718
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002719static const struct drm_encoder_helper_funcs intel_dp_helper_funcs = {
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002720 .mode_set = intel_dp_mode_set,
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002721};
2722
2723static const struct drm_connector_funcs intel_dp_connector_funcs = {
Daniel Vetter2bd2ad62012-09-06 22:15:41 +02002724 .dpms = intel_connector_dpms,
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002725 .detect = intel_dp_detect,
2726 .fill_modes = drm_helper_probe_single_connector_modes,
Chris Wilsonf6849602010-09-19 09:29:33 +01002727 .set_property = intel_dp_set_property,
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002728 .destroy = intel_dp_destroy,
2729};
2730
2731static const struct drm_connector_helper_funcs intel_dp_connector_helper_funcs = {
2732 .get_modes = intel_dp_get_modes,
2733 .mode_valid = intel_dp_mode_valid,
Chris Wilsondf0e9242010-09-09 16:20:55 +01002734 .best_encoder = intel_best_encoder,
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002735};
2736
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002737static const struct drm_encoder_funcs intel_dp_enc_funcs = {
Daniel Vetter24d05922010-08-20 18:08:28 +02002738 .destroy = intel_dp_encoder_destroy,
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002739};
2740
Chris Wilson995b6762010-08-20 13:23:26 +01002741static void
Eric Anholt21d40d32010-03-25 11:11:14 -07002742intel_dp_hot_plug(struct intel_encoder *intel_encoder)
Keith Packardc8110e52009-05-06 11:51:10 -07002743{
Paulo Zanonifa90ece2012-10-26 19:05:44 -02002744 struct intel_dp *intel_dp = enc_to_intel_dp(&intel_encoder->base);
Keith Packardc8110e52009-05-06 11:51:10 -07002745
Jesse Barnes885a5012011-07-07 11:11:01 -07002746 intel_dp_check_link_status(intel_dp);
Keith Packardc8110e52009-05-06 11:51:10 -07002747}
2748
Zhenyu Wange3421a12010-04-08 09:43:27 +08002749/* Return which DP Port should be selected for Transcoder DP control */
2750int
Akshay Joshi0206e352011-08-16 15:34:10 -04002751intel_trans_dp_port_sel(struct drm_crtc *crtc)
Zhenyu Wange3421a12010-04-08 09:43:27 +08002752{
2753 struct drm_device *dev = crtc->dev;
Paulo Zanonifa90ece2012-10-26 19:05:44 -02002754 struct intel_encoder *intel_encoder;
2755 struct intel_dp *intel_dp;
Zhenyu Wange3421a12010-04-08 09:43:27 +08002756
Paulo Zanonifa90ece2012-10-26 19:05:44 -02002757 for_each_encoder_on_crtc(dev, crtc, intel_encoder) {
2758 intel_dp = enc_to_intel_dp(&intel_encoder->base);
Chris Wilsonea5b2132010-08-04 13:50:23 +01002759
Paulo Zanonifa90ece2012-10-26 19:05:44 -02002760 if (intel_encoder->type == INTEL_OUTPUT_DISPLAYPORT ||
2761 intel_encoder->type == INTEL_OUTPUT_EDP)
Chris Wilsonea5b2132010-08-04 13:50:23 +01002762 return intel_dp->output_reg;
Zhenyu Wange3421a12010-04-08 09:43:27 +08002763 }
Chris Wilsonea5b2132010-08-04 13:50:23 +01002764
Zhenyu Wange3421a12010-04-08 09:43:27 +08002765 return -1;
2766}
2767
Zhao Yakui36e83a12010-06-12 14:32:21 +08002768/* check the VBT to see whether the eDP is on DP-D port */
Adam Jacksoncb0953d2010-07-16 14:46:29 -04002769bool intel_dpd_is_edp(struct drm_device *dev)
Zhao Yakui36e83a12010-06-12 14:32:21 +08002770{
2771 struct drm_i915_private *dev_priv = dev->dev_private;
2772 struct child_device_config *p_child;
2773 int i;
2774
2775 if (!dev_priv->child_dev_num)
2776 return false;
2777
2778 for (i = 0; i < dev_priv->child_dev_num; i++) {
2779 p_child = dev_priv->child_dev + i;
2780
2781 if (p_child->dvo_port == PORT_IDPD &&
2782 p_child->device_type == DEVICE_TYPE_eDP)
2783 return true;
2784 }
2785 return false;
2786}
2787
Chris Wilsonf6849602010-09-19 09:29:33 +01002788static void
2789intel_dp_add_properties(struct intel_dp *intel_dp, struct drm_connector *connector)
2790{
Yuly Novikov53b41832012-10-26 12:04:00 +03002791 struct intel_connector *intel_connector = to_intel_connector(connector);
2792
Chris Wilson3f43c482011-05-12 22:17:24 +01002793 intel_attach_force_audio_property(connector);
Chris Wilsone953fd72011-02-21 22:23:52 +00002794 intel_attach_broadcast_rgb_property(connector);
Ville Syrjälä55bc60d2013-01-17 16:31:29 +02002795 intel_dp->color_range_auto = true;
Yuly Novikov53b41832012-10-26 12:04:00 +03002796
2797 if (is_edp(intel_dp)) {
2798 drm_mode_create_scaling_mode_property(connector->dev);
Rob Clark6de6d842012-10-11 20:36:04 -05002799 drm_object_attach_property(
2800 &connector->base,
Yuly Novikov53b41832012-10-26 12:04:00 +03002801 connector->dev->mode_config.scaling_mode_property,
Yuly Novikov8e740cd2012-10-26 12:04:01 +03002802 DRM_MODE_SCALE_ASPECT);
2803 intel_connector->panel.fitting_mode = DRM_MODE_SCALE_ASPECT;
Yuly Novikov53b41832012-10-26 12:04:00 +03002804 }
Chris Wilsonf6849602010-09-19 09:29:33 +01002805}
2806
Daniel Vetter67a54562012-10-20 20:57:45 +02002807static void
2808intel_dp_init_panel_power_sequencer(struct drm_device *dev,
Jani Nikulaf30d26e2013-01-16 10:53:40 +02002809 struct intel_dp *intel_dp,
2810 struct edp_power_seq *out)
Daniel Vetter67a54562012-10-20 20:57:45 +02002811{
2812 struct drm_i915_private *dev_priv = dev->dev_private;
2813 struct edp_power_seq cur, vbt, spec, final;
2814 u32 pp_on, pp_off, pp_div, pp;
Jesse Barnes453c5422013-03-28 09:55:41 -07002815 int pp_control_reg, pp_on_reg, pp_off_reg, pp_div_reg;
2816
2817 if (HAS_PCH_SPLIT(dev)) {
2818 pp_control_reg = PCH_PP_CONTROL;
2819 pp_on_reg = PCH_PP_ON_DELAYS;
2820 pp_off_reg = PCH_PP_OFF_DELAYS;
2821 pp_div_reg = PCH_PP_DIVISOR;
2822 } else {
2823 pp_control_reg = PIPEA_PP_CONTROL;
2824 pp_on_reg = PIPEA_PP_ON_DELAYS;
2825 pp_off_reg = PIPEA_PP_OFF_DELAYS;
2826 pp_div_reg = PIPEA_PP_DIVISOR;
2827 }
Daniel Vetter67a54562012-10-20 20:57:45 +02002828
2829 /* Workaround: Need to write PP_CONTROL with the unlock key as
2830 * the very first thing. */
Jesse Barnes453c5422013-03-28 09:55:41 -07002831 pp = ironlake_get_pp_control(intel_dp);
2832 I915_WRITE(pp_control_reg, pp);
Daniel Vetter67a54562012-10-20 20:57:45 +02002833
Jesse Barnes453c5422013-03-28 09:55:41 -07002834 pp_on = I915_READ(pp_on_reg);
2835 pp_off = I915_READ(pp_off_reg);
2836 pp_div = I915_READ(pp_div_reg);
Daniel Vetter67a54562012-10-20 20:57:45 +02002837
2838 /* Pull timing values out of registers */
2839 cur.t1_t3 = (pp_on & PANEL_POWER_UP_DELAY_MASK) >>
2840 PANEL_POWER_UP_DELAY_SHIFT;
2841
2842 cur.t8 = (pp_on & PANEL_LIGHT_ON_DELAY_MASK) >>
2843 PANEL_LIGHT_ON_DELAY_SHIFT;
2844
2845 cur.t9 = (pp_off & PANEL_LIGHT_OFF_DELAY_MASK) >>
2846 PANEL_LIGHT_OFF_DELAY_SHIFT;
2847
2848 cur.t10 = (pp_off & PANEL_POWER_DOWN_DELAY_MASK) >>
2849 PANEL_POWER_DOWN_DELAY_SHIFT;
2850
2851 cur.t11_t12 = ((pp_div & PANEL_POWER_CYCLE_DELAY_MASK) >>
2852 PANEL_POWER_CYCLE_DELAY_SHIFT) * 1000;
2853
2854 DRM_DEBUG_KMS("cur t1_t3 %d t8 %d t9 %d t10 %d t11_t12 %d\n",
2855 cur.t1_t3, cur.t8, cur.t9, cur.t10, cur.t11_t12);
2856
2857 vbt = dev_priv->edp.pps;
2858
2859 /* Upper limits from eDP 1.3 spec. Note that we use the clunky units of
2860 * our hw here, which are all in 100usec. */
2861 spec.t1_t3 = 210 * 10;
2862 spec.t8 = 50 * 10; /* no limit for t8, use t7 instead */
2863 spec.t9 = 50 * 10; /* no limit for t9, make it symmetric with t8 */
2864 spec.t10 = 500 * 10;
2865 /* This one is special and actually in units of 100ms, but zero
2866 * based in the hw (so we need to add 100 ms). But the sw vbt
2867 * table multiplies it with 1000 to make it in units of 100usec,
2868 * too. */
2869 spec.t11_t12 = (510 + 100) * 10;
2870
2871 DRM_DEBUG_KMS("vbt t1_t3 %d t8 %d t9 %d t10 %d t11_t12 %d\n",
2872 vbt.t1_t3, vbt.t8, vbt.t9, vbt.t10, vbt.t11_t12);
2873
2874 /* Use the max of the register settings and vbt. If both are
2875 * unset, fall back to the spec limits. */
2876#define assign_final(field) final.field = (max(cur.field, vbt.field) == 0 ? \
2877 spec.field : \
2878 max(cur.field, vbt.field))
2879 assign_final(t1_t3);
2880 assign_final(t8);
2881 assign_final(t9);
2882 assign_final(t10);
2883 assign_final(t11_t12);
2884#undef assign_final
2885
2886#define get_delay(field) (DIV_ROUND_UP(final.field, 10))
2887 intel_dp->panel_power_up_delay = get_delay(t1_t3);
2888 intel_dp->backlight_on_delay = get_delay(t8);
2889 intel_dp->backlight_off_delay = get_delay(t9);
2890 intel_dp->panel_power_down_delay = get_delay(t10);
2891 intel_dp->panel_power_cycle_delay = get_delay(t11_t12);
2892#undef get_delay
2893
Jani Nikulaf30d26e2013-01-16 10:53:40 +02002894 DRM_DEBUG_KMS("panel power up delay %d, power down delay %d, power cycle delay %d\n",
2895 intel_dp->panel_power_up_delay, intel_dp->panel_power_down_delay,
2896 intel_dp->panel_power_cycle_delay);
2897
2898 DRM_DEBUG_KMS("backlight on delay %d, off delay %d\n",
2899 intel_dp->backlight_on_delay, intel_dp->backlight_off_delay);
2900
2901 if (out)
2902 *out = final;
2903}
2904
2905static void
2906intel_dp_init_panel_power_sequencer_registers(struct drm_device *dev,
2907 struct intel_dp *intel_dp,
2908 struct edp_power_seq *seq)
2909{
2910 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes453c5422013-03-28 09:55:41 -07002911 u32 pp_on, pp_off, pp_div, port_sel = 0;
2912 int div = HAS_PCH_SPLIT(dev) ? intel_pch_rawclk(dev) : intel_hrawclk(dev);
2913 int pp_on_reg, pp_off_reg, pp_div_reg;
2914
2915 if (HAS_PCH_SPLIT(dev)) {
2916 pp_on_reg = PCH_PP_ON_DELAYS;
2917 pp_off_reg = PCH_PP_OFF_DELAYS;
2918 pp_div_reg = PCH_PP_DIVISOR;
2919 } else {
2920 pp_on_reg = PIPEA_PP_ON_DELAYS;
2921 pp_off_reg = PIPEA_PP_OFF_DELAYS;
2922 pp_div_reg = PIPEA_PP_DIVISOR;
2923 }
2924
2925 if (IS_VALLEYVIEW(dev))
2926 port_sel = I915_READ(pp_on_reg) & 0xc0000000;
Jani Nikulaf30d26e2013-01-16 10:53:40 +02002927
Daniel Vetter67a54562012-10-20 20:57:45 +02002928 /* And finally store the new values in the power sequencer. */
Jani Nikulaf30d26e2013-01-16 10:53:40 +02002929 pp_on = (seq->t1_t3 << PANEL_POWER_UP_DELAY_SHIFT) |
2930 (seq->t8 << PANEL_LIGHT_ON_DELAY_SHIFT);
2931 pp_off = (seq->t9 << PANEL_LIGHT_OFF_DELAY_SHIFT) |
2932 (seq->t10 << PANEL_POWER_DOWN_DELAY_SHIFT);
Daniel Vetter67a54562012-10-20 20:57:45 +02002933 /* Compute the divisor for the pp clock, simply match the Bspec
2934 * formula. */
Jesse Barnes453c5422013-03-28 09:55:41 -07002935 pp_div = ((100 * div)/2 - 1) << PP_REFERENCE_DIVIDER_SHIFT;
Jani Nikulaf30d26e2013-01-16 10:53:40 +02002936 pp_div |= (DIV_ROUND_UP(seq->t11_t12, 1000)
Daniel Vetter67a54562012-10-20 20:57:45 +02002937 << PANEL_POWER_CYCLE_DELAY_SHIFT);
2938
2939 /* Haswell doesn't have any port selection bits for the panel
2940 * power sequencer any more. */
2941 if (HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev)) {
2942 if (is_cpu_edp(intel_dp))
Jesse Barnes453c5422013-03-28 09:55:41 -07002943 port_sel = PANEL_POWER_PORT_DP_A;
Daniel Vetter67a54562012-10-20 20:57:45 +02002944 else
Jesse Barnes453c5422013-03-28 09:55:41 -07002945 port_sel = PANEL_POWER_PORT_DP_D;
Daniel Vetter67a54562012-10-20 20:57:45 +02002946 }
2947
Jesse Barnes453c5422013-03-28 09:55:41 -07002948 pp_on |= port_sel;
2949
2950 I915_WRITE(pp_on_reg, pp_on);
2951 I915_WRITE(pp_off_reg, pp_off);
2952 I915_WRITE(pp_div_reg, pp_div);
Daniel Vetter67a54562012-10-20 20:57:45 +02002953
Daniel Vetter67a54562012-10-20 20:57:45 +02002954 DRM_DEBUG_KMS("panel power sequencer register settings: PP_ON %#x, PP_OFF %#x, PP_DIV %#x\n",
Jesse Barnes453c5422013-03-28 09:55:41 -07002955 I915_READ(pp_on_reg),
2956 I915_READ(pp_off_reg),
2957 I915_READ(pp_div_reg));
Keith Packardc8110e52009-05-06 11:51:10 -07002958}
2959
2960void
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02002961intel_dp_init_connector(struct intel_digital_port *intel_dig_port,
2962 struct intel_connector *intel_connector)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002963{
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02002964 struct drm_connector *connector = &intel_connector->base;
2965 struct intel_dp *intel_dp = &intel_dig_port->dp;
2966 struct intel_encoder *intel_encoder = &intel_dig_port->base;
2967 struct drm_device *dev = intel_encoder->base.dev;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002968 struct drm_i915_private *dev_priv = dev->dev_private;
Jani Nikulaf8779fd2012-10-19 14:51:48 +03002969 struct drm_display_mode *fixed_mode = NULL;
Jani Nikulaf30d26e2013-01-16 10:53:40 +02002970 struct edp_power_seq power_seq = { 0 };
Paulo Zanoni174edf12012-10-26 19:05:50 -02002971 enum port port = intel_dig_port->port;
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08002972 const char *name = NULL;
Adam Jacksonb3295302010-07-16 14:46:28 -04002973 int type;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002974
Daniel Vetter07679352012-09-06 22:15:42 +02002975 /* Preserve the current hw state. */
2976 intel_dp->DP = I915_READ(intel_dp->output_reg);
Jani Nikuladd06f902012-10-19 14:51:50 +03002977 intel_dp->attached_connector = intel_connector;
Chris Wilson3d3dc142011-02-12 10:33:12 +00002978
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02002979 if (HAS_PCH_SPLIT(dev) && port == PORT_D)
Adam Jacksonb3295302010-07-16 14:46:28 -04002980 if (intel_dpd_is_edp(dev))
Chris Wilsonea5b2132010-08-04 13:50:23 +01002981 intel_dp->is_pch_edp = true;
Adam Jacksonb3295302010-07-16 14:46:28 -04002982
Imre Deakf7d24902013-05-08 13:14:05 +03002983 type = DRM_MODE_CONNECTOR_DisplayPort;
Gajanan Bhat19c03922012-09-27 19:13:07 +05302984 /*
2985 * FIXME : We need to initialize built-in panels before external panels.
2986 * For X0, DP_C is fixed as eDP. Revisit this as part of VLV eDP cleanup
2987 */
Imre Deakf7d24902013-05-08 13:14:05 +03002988 switch (port) {
2989 case PORT_A:
Gajanan Bhat19c03922012-09-27 19:13:07 +05302990 type = DRM_MODE_CONNECTOR_eDP;
Imre Deakf7d24902013-05-08 13:14:05 +03002991 break;
2992 case PORT_C:
2993 if (IS_VALLEYVIEW(dev))
2994 type = DRM_MODE_CONNECTOR_eDP;
2995 break;
2996 case PORT_D:
2997 if (HAS_PCH_SPLIT(dev) && intel_dpd_is_edp(dev))
2998 type = DRM_MODE_CONNECTOR_eDP;
2999 break;
3000 default: /* silence GCC warning */
3001 break;
Adam Jacksonb3295302010-07-16 14:46:28 -04003002 }
3003
Imre Deakf7d24902013-05-08 13:14:05 +03003004 /*
3005 * For eDP we always set the encoder type to INTEL_OUTPUT_EDP, but
3006 * for DP the encoder type can be set by the caller to
3007 * INTEL_OUTPUT_UNKNOWN for DDI, so don't rewrite it.
3008 */
3009 if (type == DRM_MODE_CONNECTOR_eDP)
3010 intel_encoder->type = INTEL_OUTPUT_EDP;
3011
Adam Jacksonb3295302010-07-16 14:46:28 -04003012 drm_connector_init(dev, connector, &intel_dp_connector_funcs, type);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003013 drm_connector_helper_add(connector, &intel_dp_connector_helper_funcs);
3014
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02003015 connector->interlace_allowed = true;
3016 connector->doublescan_allowed = 0;
Ma Lingf8aed702009-08-24 13:50:24 +08003017
Daniel Vetter66a92782012-07-12 20:08:18 +02003018 INIT_DELAYED_WORK(&intel_dp->panel_vdd_work,
3019 ironlake_panel_vdd_work);
Zhenyu Wang6251ec02010-01-12 05:38:32 +08003020
Chris Wilsondf0e9242010-09-09 16:20:55 +01003021 intel_connector_attach_encoder(intel_connector, intel_encoder);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003022 drm_sysfs_connector_add(connector);
3023
Paulo Zanoniaffa9352012-11-23 15:30:39 -02003024 if (HAS_DDI(dev))
Paulo Zanonibcbc8892012-10-26 19:05:51 -02003025 intel_connector->get_hw_state = intel_ddi_connector_get_hw_state;
3026 else
3027 intel_connector->get_hw_state = intel_connector_get_hw_state;
3028
Paulo Zanoni9ed35ab2013-02-18 19:00:25 -03003029 intel_dp->aux_ch_ctl_reg = intel_dp->output_reg + 0x10;
3030 if (HAS_DDI(dev)) {
3031 switch (intel_dig_port->port) {
3032 case PORT_A:
3033 intel_dp->aux_ch_ctl_reg = DPA_AUX_CH_CTL;
3034 break;
3035 case PORT_B:
3036 intel_dp->aux_ch_ctl_reg = PCH_DPB_AUX_CH_CTL;
3037 break;
3038 case PORT_C:
3039 intel_dp->aux_ch_ctl_reg = PCH_DPC_AUX_CH_CTL;
3040 break;
3041 case PORT_D:
3042 intel_dp->aux_ch_ctl_reg = PCH_DPD_AUX_CH_CTL;
3043 break;
3044 default:
3045 BUG();
3046 }
3047 }
Daniel Vettere8cb4552012-07-01 13:05:48 +02003048
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003049 /* Set up the DDC bus. */
Paulo Zanoniab9d7c32012-07-17 17:53:45 -03003050 switch (port) {
3051 case PORT_A:
Egbert Eich1d843f92013-02-25 12:06:49 -05003052 intel_encoder->hpd_pin = HPD_PORT_A;
Paulo Zanoniab9d7c32012-07-17 17:53:45 -03003053 name = "DPDDC-A";
3054 break;
3055 case PORT_B:
Egbert Eich1d843f92013-02-25 12:06:49 -05003056 intel_encoder->hpd_pin = HPD_PORT_B;
Paulo Zanoniab9d7c32012-07-17 17:53:45 -03003057 name = "DPDDC-B";
3058 break;
3059 case PORT_C:
Egbert Eich1d843f92013-02-25 12:06:49 -05003060 intel_encoder->hpd_pin = HPD_PORT_C;
Paulo Zanoniab9d7c32012-07-17 17:53:45 -03003061 name = "DPDDC-C";
3062 break;
3063 case PORT_D:
Egbert Eich1d843f92013-02-25 12:06:49 -05003064 intel_encoder->hpd_pin = HPD_PORT_D;
Paulo Zanoniab9d7c32012-07-17 17:53:45 -03003065 name = "DPDDC-D";
3066 break;
3067 default:
Damien Lespiauad1c0b12013-03-07 15:30:28 +00003068 BUG();
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08003069 }
3070
Daniel Vetter67a54562012-10-20 20:57:45 +02003071 if (is_edp(intel_dp))
Jani Nikulaf30d26e2013-01-16 10:53:40 +02003072 intel_dp_init_panel_power_sequencer(dev, intel_dp, &power_seq);
Dave Airliec1f05262012-08-30 11:06:18 +10003073
3074 intel_dp_i2c_init(intel_dp, intel_connector, name);
3075
Daniel Vetter67a54562012-10-20 20:57:45 +02003076 /* Cache DPCD and EDID for edp. */
Dave Airliec1f05262012-08-30 11:06:18 +10003077 if (is_edp(intel_dp)) {
3078 bool ret;
Jani Nikulaf8779fd2012-10-19 14:51:48 +03003079 struct drm_display_mode *scan;
Dave Airliec1f05262012-08-30 11:06:18 +10003080 struct edid *edid;
Jesse Barnes5d613502011-01-24 17:10:54 -08003081
3082 ironlake_edp_panel_vdd_on(intel_dp);
Keith Packard59f3e272011-07-25 20:01:56 -07003083 ret = intel_dp_get_dpcd(intel_dp);
Keith Packardbd943152011-09-18 23:09:52 -07003084 ironlake_edp_panel_vdd_off(intel_dp, false);
Keith Packard99ea7122011-11-01 19:57:50 -07003085
Keith Packard59f3e272011-07-25 20:01:56 -07003086 if (ret) {
Jesse Barnes7183dc22011-07-07 11:10:58 -07003087 if (intel_dp->dpcd[DP_DPCD_REV] >= 0x11)
3088 dev_priv->no_aux_handshake =
3089 intel_dp->dpcd[DP_MAX_DOWNSPREAD] &
Jesse Barnes89667382010-10-07 16:01:21 -07003090 DP_NO_AUX_HANDSHAKE_LINK_TRAINING;
3091 } else {
Chris Wilson3d3dc142011-02-12 10:33:12 +00003092 /* if this fails, presume the device is a ghost */
Takashi Iwai48898b02011-03-18 09:06:49 +00003093 DRM_INFO("failed to retrieve link info, disabling eDP\n");
Paulo Zanonifa90ece2012-10-26 19:05:44 -02003094 intel_dp_encoder_destroy(&intel_encoder->base);
3095 intel_dp_destroy(connector);
Chris Wilson3d3dc142011-02-12 10:33:12 +00003096 return;
Jesse Barnes89667382010-10-07 16:01:21 -07003097 }
Jesse Barnes89667382010-10-07 16:01:21 -07003098
Jani Nikulaf30d26e2013-01-16 10:53:40 +02003099 /* We now know it's not a ghost, init power sequence regs. */
3100 intel_dp_init_panel_power_sequencer_registers(dev, intel_dp,
3101 &power_seq);
3102
Jesse Barnesd6f24d02012-06-14 15:28:33 -04003103 ironlake_edp_panel_vdd_on(intel_dp);
3104 edid = drm_get_edid(connector, &intel_dp->adapter);
3105 if (edid) {
Jani Nikula9cd300e2012-10-19 14:51:52 +03003106 if (drm_add_edid_modes(connector, edid)) {
3107 drm_mode_connector_update_edid_property(connector, edid);
3108 drm_edid_to_eld(connector, edid);
3109 } else {
3110 kfree(edid);
3111 edid = ERR_PTR(-EINVAL);
3112 }
3113 } else {
3114 edid = ERR_PTR(-ENOENT);
Jesse Barnesd6f24d02012-06-14 15:28:33 -04003115 }
Jani Nikula9cd300e2012-10-19 14:51:52 +03003116 intel_connector->edid = edid;
Jani Nikulaf8779fd2012-10-19 14:51:48 +03003117
3118 /* prefer fixed mode from EDID if available */
3119 list_for_each_entry(scan, &connector->probed_modes, head) {
3120 if ((scan->type & DRM_MODE_TYPE_PREFERRED)) {
3121 fixed_mode = drm_mode_duplicate(dev, scan);
3122 break;
3123 }
3124 }
3125
3126 /* fallback to VBT if available for eDP */
3127 if (!fixed_mode && dev_priv->lfp_lvds_vbt_mode) {
3128 fixed_mode = drm_mode_duplicate(dev, dev_priv->lfp_lvds_vbt_mode);
3129 if (fixed_mode)
3130 fixed_mode->type |= DRM_MODE_TYPE_PREFERRED;
3131 }
Jani Nikulaf8779fd2012-10-19 14:51:48 +03003132
Jesse Barnesd6f24d02012-06-14 15:28:33 -04003133 ironlake_edp_panel_vdd_off(intel_dp, false);
3134 }
Keith Packard552fb0b2011-09-28 16:31:53 -07003135
Jesse Barnes4d926462010-10-07 16:01:07 -07003136 if (is_edp(intel_dp)) {
Jani Nikuladd06f902012-10-19 14:51:50 +03003137 intel_panel_init(&intel_connector->panel, fixed_mode);
Jani Nikula0657b6b2012-10-19 14:51:46 +03003138 intel_panel_setup_backlight(connector);
Zhenyu Wang32f9d652009-07-24 01:00:32 +08003139 }
3140
Chris Wilsonf6849602010-09-19 09:29:33 +01003141 intel_dp_add_properties(intel_dp, connector);
3142
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003143 /* For G4X desktop chip, PEG_BAND_GAP_DATA 3:0 must first be written
3144 * 0xd. Failure to do so will result in spurious interrupts being
3145 * generated on the port when a cable is not attached.
3146 */
3147 if (IS_G4X(dev) && !IS_GM45(dev)) {
3148 u32 temp = I915_READ(PEG_BAND_GAP_DATA);
3149 I915_WRITE(PEG_BAND_GAP_DATA, (temp & ~0xf) | 0xd);
3150 }
3151}
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02003152
3153void
3154intel_dp_init(struct drm_device *dev, int output_reg, enum port port)
3155{
3156 struct intel_digital_port *intel_dig_port;
3157 struct intel_encoder *intel_encoder;
3158 struct drm_encoder *encoder;
3159 struct intel_connector *intel_connector;
3160
3161 intel_dig_port = kzalloc(sizeof(struct intel_digital_port), GFP_KERNEL);
3162 if (!intel_dig_port)
3163 return;
3164
3165 intel_connector = kzalloc(sizeof(struct intel_connector), GFP_KERNEL);
3166 if (!intel_connector) {
3167 kfree(intel_dig_port);
3168 return;
3169 }
3170
3171 intel_encoder = &intel_dig_port->base;
3172 encoder = &intel_encoder->base;
3173
3174 drm_encoder_init(dev, &intel_encoder->base, &intel_dp_enc_funcs,
3175 DRM_MODE_ENCODER_TMDS);
Paulo Zanoni00c09d72012-10-26 19:05:52 -02003176 drm_encoder_helper_add(&intel_encoder->base, &intel_dp_helper_funcs);
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02003177
Daniel Vetter5bfe2ac2013-03-27 00:44:55 +01003178 intel_encoder->compute_config = intel_dp_compute_config;
Paulo Zanoni00c09d72012-10-26 19:05:52 -02003179 intel_encoder->enable = intel_enable_dp;
3180 intel_encoder->pre_enable = intel_pre_enable_dp;
3181 intel_encoder->disable = intel_disable_dp;
3182 intel_encoder->post_disable = intel_post_disable_dp;
3183 intel_encoder->get_hw_state = intel_dp_get_hw_state;
Jesse Barnes89b667f2013-04-18 14:51:36 -07003184 if (IS_VALLEYVIEW(dev))
3185 intel_encoder->pre_pll_enable = intel_dp_pre_pll_enable;
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02003186
Paulo Zanoni174edf12012-10-26 19:05:50 -02003187 intel_dig_port->port = port;
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02003188 intel_dig_port->dp.output_reg = output_reg;
3189
Paulo Zanoni00c09d72012-10-26 19:05:52 -02003190 intel_encoder->type = INTEL_OUTPUT_DISPLAYPORT;
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02003191 intel_encoder->crtc_mask = (1 << 0) | (1 << 1) | (1 << 2);
3192 intel_encoder->cloneable = false;
3193 intel_encoder->hot_plug = intel_dp_hot_plug;
3194
3195 intel_dp_init_connector(intel_dig_port, intel_connector);
3196}