blob: 57beb5c8e3fd2bf15eda13c7464525398534fc07 [file] [log] [blame]
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001/*
2 * Driver for the Synopsys DesignWare DMA Controller (aka DMACA on
3 * AVR32 systems.)
4 *
5 * Copyright (C) 2007-2008 Atmel Corporation
Viresh Kumaraecb7b62011-05-24 14:04:09 +05306 * Copyright (C) 2010-2011 ST Microelectronics
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07007 *
8 * This program is free software; you can redistribute it and/or modify
9 * it under the terms of the GNU General Public License version 2 as
10 * published by the Free Software Foundation.
11 */
Viresh Kumar327e6972012-02-01 16:12:26 +053012#include <linux/bitops.h>
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -070013#include <linux/clk.h>
14#include <linux/delay.h>
15#include <linux/dmaengine.h>
16#include <linux/dma-mapping.h>
17#include <linux/init.h>
18#include <linux/interrupt.h>
19#include <linux/io.h>
Viresh Kumard3f797d2012-04-20 20:15:34 +053020#include <linux/of.h>
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -070021#include <linux/mm.h>
22#include <linux/module.h>
23#include <linux/platform_device.h>
24#include <linux/slab.h>
25
26#include "dw_dmac_regs.h"
Russell King - ARM Linuxd2ebfb32012-03-06 22:34:26 +000027#include "dmaengine.h"
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -070028
29/*
30 * This supports the Synopsys "DesignWare AHB Central DMA Controller",
31 * (DW_ahb_dmac) which is used with various AMBA 2.0 systems (not all
32 * of which use ARM any more). See the "Databook" from Synopsys for
33 * information beyond what licensees probably provide.
34 *
35 * The driver has currently been tested only with the Atmel AT32AP7000,
36 * which does not support descriptor writeback.
37 */
38
Viresh Kumar327e6972012-02-01 16:12:26 +053039#define DWC_DEFAULT_CTLLO(_chan) ({ \
40 struct dw_dma_slave *__slave = (_chan->private); \
41 struct dw_dma_chan *_dwc = to_dw_dma_chan(_chan); \
42 struct dma_slave_config *_sconfig = &_dwc->dma_sconfig; \
43 int _dms = __slave ? __slave->dst_master : 0; \
44 int _sms = __slave ? __slave->src_master : 1; \
45 u8 _smsize = __slave ? _sconfig->src_maxburst : \
46 DW_DMA_MSIZE_16; \
47 u8 _dmsize = __slave ? _sconfig->dst_maxburst : \
48 DW_DMA_MSIZE_16; \
Jamie Ilesf301c062011-01-21 14:11:53 +000049 \
Viresh Kumar327e6972012-02-01 16:12:26 +053050 (DWC_CTLL_DST_MSIZE(_dmsize) \
51 | DWC_CTLL_SRC_MSIZE(_smsize) \
Jamie Ilesf301c062011-01-21 14:11:53 +000052 | DWC_CTLL_LLP_D_EN \
53 | DWC_CTLL_LLP_S_EN \
Viresh Kumar327e6972012-02-01 16:12:26 +053054 | DWC_CTLL_DMS(_dms) \
55 | DWC_CTLL_SMS(_sms)); \
Jamie Ilesf301c062011-01-21 14:11:53 +000056 })
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -070057
58/*
59 * This is configuration-dependent and usually a funny size like 4095.
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -070060 *
61 * Note that this is a transfer count, i.e. if we transfer 32-bit
Viresh Kumar418e7402011-03-04 15:42:50 +053062 * words, we can do 16380 bytes per descriptor.
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -070063 *
64 * This parameter is also system-specific.
65 */
Viresh Kumar418e7402011-03-04 15:42:50 +053066#define DWC_MAX_COUNT 4095U
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -070067
68/*
69 * Number of descriptors to allocate for each channel. This should be
70 * made configurable somehow; preferably, the clients (at least the
71 * ones using slave transfers) should be able to give us a hint.
72 */
73#define NR_DESCS_PER_CHANNEL 64
74
75/*----------------------------------------------------------------------*/
76
77/*
78 * Because we're not relying on writeback from the controller (it may not
79 * even be configured into the core!) we don't need to use dma_pool. These
80 * descriptors -- and associated data -- are cacheable. We do need to make
81 * sure their dcache entries are written back before handing them off to
82 * the controller, though.
83 */
84
Dan Williams41d5e592009-01-06 11:38:21 -070085static struct device *chan2dev(struct dma_chan *chan)
86{
87 return &chan->dev->device;
88}
89static struct device *chan2parent(struct dma_chan *chan)
90{
91 return chan->dev->device.parent;
92}
93
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -070094static struct dw_desc *dwc_first_active(struct dw_dma_chan *dwc)
95{
96 return list_entry(dwc->active_list.next, struct dw_desc, desc_node);
97}
98
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -070099static struct dw_desc *dwc_desc_get(struct dw_dma_chan *dwc)
100{
101 struct dw_desc *desc, *_desc;
102 struct dw_desc *ret = NULL;
103 unsigned int i = 0;
Viresh Kumar69cea5a2011-04-15 16:03:35 +0530104 unsigned long flags;
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700105
Viresh Kumar69cea5a2011-04-15 16:03:35 +0530106 spin_lock_irqsave(&dwc->lock, flags);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700107 list_for_each_entry_safe(desc, _desc, &dwc->free_list, desc_node) {
Andy Shevchenko2ab37272012-06-19 13:34:04 +0300108 i++;
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700109 if (async_tx_test_ack(&desc->txd)) {
110 list_del(&desc->desc_node);
111 ret = desc;
112 break;
113 }
Dan Williams41d5e592009-01-06 11:38:21 -0700114 dev_dbg(chan2dev(&dwc->chan), "desc %p not ACKed\n", desc);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700115 }
Viresh Kumar69cea5a2011-04-15 16:03:35 +0530116 spin_unlock_irqrestore(&dwc->lock, flags);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700117
Dan Williams41d5e592009-01-06 11:38:21 -0700118 dev_vdbg(chan2dev(&dwc->chan), "scanned %u descriptors on freelist\n", i);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700119
120 return ret;
121}
122
123static void dwc_sync_desc_for_cpu(struct dw_dma_chan *dwc, struct dw_desc *desc)
124{
125 struct dw_desc *child;
126
Dan Williamse0bd0f82009-09-08 17:53:02 -0700127 list_for_each_entry(child, &desc->tx_list, desc_node)
Dan Williams41d5e592009-01-06 11:38:21 -0700128 dma_sync_single_for_cpu(chan2parent(&dwc->chan),
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700129 child->txd.phys, sizeof(child->lli),
130 DMA_TO_DEVICE);
Dan Williams41d5e592009-01-06 11:38:21 -0700131 dma_sync_single_for_cpu(chan2parent(&dwc->chan),
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700132 desc->txd.phys, sizeof(desc->lli),
133 DMA_TO_DEVICE);
134}
135
136/*
137 * Move a descriptor, including any children, to the free list.
138 * `desc' must not be on any lists.
139 */
140static void dwc_desc_put(struct dw_dma_chan *dwc, struct dw_desc *desc)
141{
Viresh Kumar69cea5a2011-04-15 16:03:35 +0530142 unsigned long flags;
143
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700144 if (desc) {
145 struct dw_desc *child;
146
147 dwc_sync_desc_for_cpu(dwc, desc);
148
Viresh Kumar69cea5a2011-04-15 16:03:35 +0530149 spin_lock_irqsave(&dwc->lock, flags);
Dan Williamse0bd0f82009-09-08 17:53:02 -0700150 list_for_each_entry(child, &desc->tx_list, desc_node)
Dan Williams41d5e592009-01-06 11:38:21 -0700151 dev_vdbg(chan2dev(&dwc->chan),
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700152 "moving child desc %p to freelist\n",
153 child);
Dan Williamse0bd0f82009-09-08 17:53:02 -0700154 list_splice_init(&desc->tx_list, &dwc->free_list);
Dan Williams41d5e592009-01-06 11:38:21 -0700155 dev_vdbg(chan2dev(&dwc->chan), "moving desc %p to freelist\n", desc);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700156 list_add(&desc->desc_node, &dwc->free_list);
Viresh Kumar69cea5a2011-04-15 16:03:35 +0530157 spin_unlock_irqrestore(&dwc->lock, flags);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700158 }
159}
160
Viresh Kumar61e183f2011-11-17 16:01:29 +0530161static void dwc_initialize(struct dw_dma_chan *dwc)
162{
163 struct dw_dma *dw = to_dw_dma(dwc->chan.device);
164 struct dw_dma_slave *dws = dwc->chan.private;
165 u32 cfghi = DWC_CFGH_FIFO_MODE;
166 u32 cfglo = DWC_CFGL_CH_PRIOR(dwc->priority);
167
168 if (dwc->initialized == true)
169 return;
170
171 if (dws) {
172 /*
173 * We need controller-specific data to set up slave
174 * transfers.
175 */
176 BUG_ON(!dws->dma_dev || dws->dma_dev != dw->dma.dev);
177
178 cfghi = dws->cfg_hi;
179 cfglo |= dws->cfg_lo & ~DWC_CFGL_CH_PRIOR_MASK;
180 }
181
182 channel_writel(dwc, CFG_LO, cfglo);
183 channel_writel(dwc, CFG_HI, cfghi);
184
185 /* Enable interrupts */
186 channel_set_bit(dw, MASK.XFER, dwc->mask);
Viresh Kumar61e183f2011-11-17 16:01:29 +0530187 channel_set_bit(dw, MASK.ERROR, dwc->mask);
188
189 dwc->initialized = true;
190}
191
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700192/*----------------------------------------------------------------------*/
193
Andy Shevchenko4c2d56c2012-06-19 13:34:08 +0300194static inline unsigned int dwc_fast_fls(unsigned long long v)
195{
196 /*
197 * We can be a lot more clever here, but this should take care
198 * of the most common optimization.
199 */
200 if (!(v & 7))
201 return 3;
202 else if (!(v & 3))
203 return 2;
204 else if (!(v & 1))
205 return 1;
206 return 0;
207}
208
Andy Shevchenko1d455432012-06-19 13:34:03 +0300209static void dwc_dump_chan_regs(struct dw_dma_chan *dwc)
210{
211 dev_err(chan2dev(&dwc->chan),
212 " SAR: 0x%x DAR: 0x%x LLP: 0x%x CTL: 0x%x:%08x\n",
213 channel_readl(dwc, SAR),
214 channel_readl(dwc, DAR),
215 channel_readl(dwc, LLP),
216 channel_readl(dwc, CTL_HI),
217 channel_readl(dwc, CTL_LO));
218}
219
Andy Shevchenko3f9362072012-06-19 13:46:32 +0300220
221static inline void dwc_chan_disable(struct dw_dma *dw, struct dw_dma_chan *dwc)
222{
223 channel_clear_bit(dw, CH_EN, dwc->mask);
224 while (dma_readl(dw, CH_EN) & dwc->mask)
225 cpu_relax();
226}
227
Andy Shevchenko1d455432012-06-19 13:34:03 +0300228/*----------------------------------------------------------------------*/
229
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700230/* Called with dwc->lock held and bh disabled */
231static void dwc_dostart(struct dw_dma_chan *dwc, struct dw_desc *first)
232{
233 struct dw_dma *dw = to_dw_dma(dwc->chan.device);
234
235 /* ASSERT: channel is idle */
236 if (dma_readl(dw, CH_EN) & dwc->mask) {
Dan Williams41d5e592009-01-06 11:38:21 -0700237 dev_err(chan2dev(&dwc->chan),
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700238 "BUG: Attempted to start non-idle channel\n");
Andy Shevchenko1d455432012-06-19 13:34:03 +0300239 dwc_dump_chan_regs(dwc);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700240
241 /* The tasklet will hopefully advance the queue... */
242 return;
243 }
244
Viresh Kumar61e183f2011-11-17 16:01:29 +0530245 dwc_initialize(dwc);
246
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700247 channel_writel(dwc, LLP, first->txd.phys);
248 channel_writel(dwc, CTL_LO,
249 DWC_CTLL_LLP_D_EN | DWC_CTLL_LLP_S_EN);
250 channel_writel(dwc, CTL_HI, 0);
251 channel_set_bit(dw, CH_EN, dwc->mask);
252}
253
254/*----------------------------------------------------------------------*/
255
256static void
Viresh Kumar5fedefb2011-04-15 16:03:35 +0530257dwc_descriptor_complete(struct dw_dma_chan *dwc, struct dw_desc *desc,
258 bool callback_required)
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700259{
Viresh Kumar5fedefb2011-04-15 16:03:35 +0530260 dma_async_tx_callback callback = NULL;
261 void *param = NULL;
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700262 struct dma_async_tx_descriptor *txd = &desc->txd;
Viresh Kumare5180762011-03-03 15:47:20 +0530263 struct dw_desc *child;
Viresh Kumar69cea5a2011-04-15 16:03:35 +0530264 unsigned long flags;
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700265
Dan Williams41d5e592009-01-06 11:38:21 -0700266 dev_vdbg(chan2dev(&dwc->chan), "descriptor %u complete\n", txd->cookie);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700267
Viresh Kumar69cea5a2011-04-15 16:03:35 +0530268 spin_lock_irqsave(&dwc->lock, flags);
Russell King - ARM Linuxf7fbce02012-03-06 22:35:07 +0000269 dma_cookie_complete(txd);
Viresh Kumar5fedefb2011-04-15 16:03:35 +0530270 if (callback_required) {
271 callback = txd->callback;
272 param = txd->callback_param;
273 }
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700274
275 dwc_sync_desc_for_cpu(dwc, desc);
Viresh Kumare5180762011-03-03 15:47:20 +0530276
277 /* async_tx_ack */
278 list_for_each_entry(child, &desc->tx_list, desc_node)
279 async_tx_ack(&child->txd);
280 async_tx_ack(&desc->txd);
281
Dan Williamse0bd0f82009-09-08 17:53:02 -0700282 list_splice_init(&desc->tx_list, &dwc->free_list);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700283 list_move(&desc->desc_node, &dwc->free_list);
284
Atsushi Nemoto657a77fa2009-09-08 17:53:05 -0700285 if (!dwc->chan.private) {
286 struct device *parent = chan2parent(&dwc->chan);
287 if (!(txd->flags & DMA_COMPL_SKIP_DEST_UNMAP)) {
288 if (txd->flags & DMA_COMPL_DEST_UNMAP_SINGLE)
289 dma_unmap_single(parent, desc->lli.dar,
290 desc->len, DMA_FROM_DEVICE);
291 else
292 dma_unmap_page(parent, desc->lli.dar,
293 desc->len, DMA_FROM_DEVICE);
294 }
295 if (!(txd->flags & DMA_COMPL_SKIP_SRC_UNMAP)) {
296 if (txd->flags & DMA_COMPL_SRC_UNMAP_SINGLE)
297 dma_unmap_single(parent, desc->lli.sar,
298 desc->len, DMA_TO_DEVICE);
299 else
300 dma_unmap_page(parent, desc->lli.sar,
301 desc->len, DMA_TO_DEVICE);
302 }
303 }
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700304
Viresh Kumar69cea5a2011-04-15 16:03:35 +0530305 spin_unlock_irqrestore(&dwc->lock, flags);
306
Viresh Kumar5fedefb2011-04-15 16:03:35 +0530307 if (callback_required && callback)
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700308 callback(param);
309}
310
311static void dwc_complete_all(struct dw_dma *dw, struct dw_dma_chan *dwc)
312{
313 struct dw_desc *desc, *_desc;
314 LIST_HEAD(list);
Viresh Kumar69cea5a2011-04-15 16:03:35 +0530315 unsigned long flags;
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700316
Viresh Kumar69cea5a2011-04-15 16:03:35 +0530317 spin_lock_irqsave(&dwc->lock, flags);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700318 if (dma_readl(dw, CH_EN) & dwc->mask) {
Dan Williams41d5e592009-01-06 11:38:21 -0700319 dev_err(chan2dev(&dwc->chan),
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700320 "BUG: XFER bit set, but channel not idle!\n");
321
322 /* Try to continue after resetting the channel... */
Andy Shevchenko3f9362072012-06-19 13:46:32 +0300323 dwc_chan_disable(dw, dwc);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700324 }
325
326 /*
327 * Submit queued descriptors ASAP, i.e. before we go through
328 * the completed ones.
329 */
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700330 list_splice_init(&dwc->active_list, &list);
Viresh Kumarf336e422011-03-03 15:47:16 +0530331 if (!list_empty(&dwc->queue)) {
332 list_move(dwc->queue.next, &dwc->active_list);
333 dwc_dostart(dwc, dwc_first_active(dwc));
334 }
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700335
Viresh Kumar69cea5a2011-04-15 16:03:35 +0530336 spin_unlock_irqrestore(&dwc->lock, flags);
337
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700338 list_for_each_entry_safe(desc, _desc, &list, desc_node)
Viresh Kumar5fedefb2011-04-15 16:03:35 +0530339 dwc_descriptor_complete(dwc, desc, true);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700340}
341
342static void dwc_scan_descriptors(struct dw_dma *dw, struct dw_dma_chan *dwc)
343{
344 dma_addr_t llp;
345 struct dw_desc *desc, *_desc;
346 struct dw_desc *child;
347 u32 status_xfer;
Viresh Kumar69cea5a2011-04-15 16:03:35 +0530348 unsigned long flags;
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700349
Viresh Kumar69cea5a2011-04-15 16:03:35 +0530350 spin_lock_irqsave(&dwc->lock, flags);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700351 llp = channel_readl(dwc, LLP);
352 status_xfer = dma_readl(dw, RAW.XFER);
353
354 if (status_xfer & dwc->mask) {
355 /* Everything we've submitted is done */
356 dma_writel(dw, CLEAR.XFER, dwc->mask);
Viresh Kumar69cea5a2011-04-15 16:03:35 +0530357 spin_unlock_irqrestore(&dwc->lock, flags);
358
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700359 dwc_complete_all(dw, dwc);
360 return;
361 }
362
Viresh Kumar69cea5a2011-04-15 16:03:35 +0530363 if (list_empty(&dwc->active_list)) {
364 spin_unlock_irqrestore(&dwc->lock, flags);
Jamie Iles087809f2011-01-21 14:11:52 +0000365 return;
Viresh Kumar69cea5a2011-04-15 16:03:35 +0530366 }
Jamie Iles087809f2011-01-21 14:11:52 +0000367
Andy Shevchenko2e4c3642012-06-19 13:34:05 +0300368 dev_vdbg(chan2dev(&dwc->chan), "%s: llp=0x%llx\n", __func__,
Andy Shevchenko2f45d612012-06-19 13:34:02 +0300369 (unsigned long long)llp);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700370
371 list_for_each_entry_safe(desc, _desc, &dwc->active_list, desc_node) {
Viresh Kumar84adccf2011-03-24 11:32:15 +0530372 /* check first descriptors addr */
Viresh Kumar69cea5a2011-04-15 16:03:35 +0530373 if (desc->txd.phys == llp) {
374 spin_unlock_irqrestore(&dwc->lock, flags);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700375 return;
Viresh Kumar69cea5a2011-04-15 16:03:35 +0530376 }
Viresh Kumar84adccf2011-03-24 11:32:15 +0530377
378 /* check first descriptors llp */
Viresh Kumar69cea5a2011-04-15 16:03:35 +0530379 if (desc->lli.llp == llp) {
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700380 /* This one is currently in progress */
Viresh Kumar69cea5a2011-04-15 16:03:35 +0530381 spin_unlock_irqrestore(&dwc->lock, flags);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700382 return;
Viresh Kumar69cea5a2011-04-15 16:03:35 +0530383 }
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700384
Dan Williamse0bd0f82009-09-08 17:53:02 -0700385 list_for_each_entry(child, &desc->tx_list, desc_node)
Viresh Kumar69cea5a2011-04-15 16:03:35 +0530386 if (child->lli.llp == llp) {
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700387 /* Currently in progress */
Viresh Kumar69cea5a2011-04-15 16:03:35 +0530388 spin_unlock_irqrestore(&dwc->lock, flags);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700389 return;
Viresh Kumar69cea5a2011-04-15 16:03:35 +0530390 }
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700391
392 /*
393 * No descriptors so far seem to be in progress, i.e.
394 * this one must be done.
395 */
Viresh Kumar69cea5a2011-04-15 16:03:35 +0530396 spin_unlock_irqrestore(&dwc->lock, flags);
Viresh Kumar5fedefb2011-04-15 16:03:35 +0530397 dwc_descriptor_complete(dwc, desc, true);
Viresh Kumar69cea5a2011-04-15 16:03:35 +0530398 spin_lock_irqsave(&dwc->lock, flags);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700399 }
400
Dan Williams41d5e592009-01-06 11:38:21 -0700401 dev_err(chan2dev(&dwc->chan),
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700402 "BUG: All descriptors done, but channel not idle!\n");
403
404 /* Try to continue after resetting the channel... */
Andy Shevchenko3f9362072012-06-19 13:46:32 +0300405 dwc_chan_disable(dw, dwc);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700406
407 if (!list_empty(&dwc->queue)) {
Viresh Kumarf336e422011-03-03 15:47:16 +0530408 list_move(dwc->queue.next, &dwc->active_list);
409 dwc_dostart(dwc, dwc_first_active(dwc));
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700410 }
Viresh Kumar69cea5a2011-04-15 16:03:35 +0530411 spin_unlock_irqrestore(&dwc->lock, flags);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700412}
413
Andy Shevchenko93aad1b2012-07-13 11:09:32 +0300414static inline void dwc_dump_lli(struct dw_dma_chan *dwc, struct dw_lli *lli)
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700415{
Dan Williams41d5e592009-01-06 11:38:21 -0700416 dev_printk(KERN_CRIT, chan2dev(&dwc->chan),
Andy Shevchenkof8609c22012-07-13 11:09:33 +0300417 " desc: s0x%x d0x%x l0x%x c0x%x:%x\n",
418 lli->sar, lli->dar, lli->llp, lli->ctlhi, lli->ctllo);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700419}
420
421static void dwc_handle_error(struct dw_dma *dw, struct dw_dma_chan *dwc)
422{
423 struct dw_desc *bad_desc;
424 struct dw_desc *child;
Viresh Kumar69cea5a2011-04-15 16:03:35 +0530425 unsigned long flags;
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700426
427 dwc_scan_descriptors(dw, dwc);
428
Viresh Kumar69cea5a2011-04-15 16:03:35 +0530429 spin_lock_irqsave(&dwc->lock, flags);
430
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700431 /*
432 * The descriptor currently at the head of the active list is
433 * borked. Since we don't have any way to report errors, we'll
434 * just have to scream loudly and try to carry on.
435 */
436 bad_desc = dwc_first_active(dwc);
437 list_del_init(&bad_desc->desc_node);
Viresh Kumarf336e422011-03-03 15:47:16 +0530438 list_move(dwc->queue.next, dwc->active_list.prev);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700439
440 /* Clear the error flag and try to restart the controller */
441 dma_writel(dw, CLEAR.ERROR, dwc->mask);
442 if (!list_empty(&dwc->active_list))
443 dwc_dostart(dwc, dwc_first_active(dwc));
444
445 /*
446 * KERN_CRITICAL may seem harsh, but since this only happens
447 * when someone submits a bad physical address in a
448 * descriptor, we should consider ourselves lucky that the
449 * controller flagged an error instead of scribbling over
450 * random memory locations.
451 */
Dan Williams41d5e592009-01-06 11:38:21 -0700452 dev_printk(KERN_CRIT, chan2dev(&dwc->chan),
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700453 "Bad descriptor submitted for DMA!\n");
Dan Williams41d5e592009-01-06 11:38:21 -0700454 dev_printk(KERN_CRIT, chan2dev(&dwc->chan),
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700455 " cookie: %d\n", bad_desc->txd.cookie);
456 dwc_dump_lli(dwc, &bad_desc->lli);
Dan Williamse0bd0f82009-09-08 17:53:02 -0700457 list_for_each_entry(child, &bad_desc->tx_list, desc_node)
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700458 dwc_dump_lli(dwc, &child->lli);
459
Viresh Kumar69cea5a2011-04-15 16:03:35 +0530460 spin_unlock_irqrestore(&dwc->lock, flags);
461
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700462 /* Pretend the descriptor completed successfully */
Viresh Kumar5fedefb2011-04-15 16:03:35 +0530463 dwc_descriptor_complete(dwc, bad_desc, true);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700464}
465
Hans-Christian Egtvedtd9de4512009-04-01 15:47:02 +0200466/* --------------------- Cyclic DMA API extensions -------------------- */
467
468inline dma_addr_t dw_dma_get_src_addr(struct dma_chan *chan)
469{
470 struct dw_dma_chan *dwc = to_dw_dma_chan(chan);
471 return channel_readl(dwc, SAR);
472}
473EXPORT_SYMBOL(dw_dma_get_src_addr);
474
475inline dma_addr_t dw_dma_get_dst_addr(struct dma_chan *chan)
476{
477 struct dw_dma_chan *dwc = to_dw_dma_chan(chan);
478 return channel_readl(dwc, DAR);
479}
480EXPORT_SYMBOL(dw_dma_get_dst_addr);
481
482/* called with dwc->lock held and all DMAC interrupts disabled */
483static void dwc_handle_cyclic(struct dw_dma *dw, struct dw_dma_chan *dwc,
Viresh Kumarff7b05f2012-02-01 16:12:23 +0530484 u32 status_err, u32 status_xfer)
Hans-Christian Egtvedtd9de4512009-04-01 15:47:02 +0200485{
Viresh Kumar69cea5a2011-04-15 16:03:35 +0530486 unsigned long flags;
487
Viresh Kumarff7b05f2012-02-01 16:12:23 +0530488 if (dwc->mask) {
Hans-Christian Egtvedtd9de4512009-04-01 15:47:02 +0200489 void (*callback)(void *param);
490 void *callback_param;
491
492 dev_vdbg(chan2dev(&dwc->chan), "new cyclic period llp 0x%08x\n",
493 channel_readl(dwc, LLP));
Hans-Christian Egtvedtd9de4512009-04-01 15:47:02 +0200494
495 callback = dwc->cdesc->period_callback;
496 callback_param = dwc->cdesc->period_callback_param;
Viresh Kumar69cea5a2011-04-15 16:03:35 +0530497
498 if (callback)
Hans-Christian Egtvedtd9de4512009-04-01 15:47:02 +0200499 callback(callback_param);
Hans-Christian Egtvedtd9de4512009-04-01 15:47:02 +0200500 }
501
502 /*
503 * Error and transfer complete are highly unlikely, and will most
504 * likely be due to a configuration error by the user.
505 */
506 if (unlikely(status_err & dwc->mask) ||
507 unlikely(status_xfer & dwc->mask)) {
508 int i;
509
510 dev_err(chan2dev(&dwc->chan), "cyclic DMA unexpected %s "
511 "interrupt, stopping DMA transfer\n",
512 status_xfer ? "xfer" : "error");
Viresh Kumar69cea5a2011-04-15 16:03:35 +0530513
514 spin_lock_irqsave(&dwc->lock, flags);
515
Andy Shevchenko1d455432012-06-19 13:34:03 +0300516 dwc_dump_chan_regs(dwc);
Hans-Christian Egtvedtd9de4512009-04-01 15:47:02 +0200517
Andy Shevchenko3f9362072012-06-19 13:46:32 +0300518 dwc_chan_disable(dw, dwc);
Hans-Christian Egtvedtd9de4512009-04-01 15:47:02 +0200519
520 /* make sure DMA does not restart by loading a new list */
521 channel_writel(dwc, LLP, 0);
522 channel_writel(dwc, CTL_LO, 0);
523 channel_writel(dwc, CTL_HI, 0);
524
Hans-Christian Egtvedtd9de4512009-04-01 15:47:02 +0200525 dma_writel(dw, CLEAR.ERROR, dwc->mask);
526 dma_writel(dw, CLEAR.XFER, dwc->mask);
527
528 for (i = 0; i < dwc->cdesc->periods; i++)
529 dwc_dump_lli(dwc, &dwc->cdesc->desc[i]->lli);
Viresh Kumar69cea5a2011-04-15 16:03:35 +0530530
531 spin_unlock_irqrestore(&dwc->lock, flags);
Hans-Christian Egtvedtd9de4512009-04-01 15:47:02 +0200532 }
533}
534
535/* ------------------------------------------------------------------------- */
536
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700537static void dw_dma_tasklet(unsigned long data)
538{
539 struct dw_dma *dw = (struct dw_dma *)data;
540 struct dw_dma_chan *dwc;
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700541 u32 status_xfer;
542 u32 status_err;
543 int i;
544
Haavard Skinnemoen7fe7b2f2008-10-03 15:23:46 -0700545 status_xfer = dma_readl(dw, RAW.XFER);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700546 status_err = dma_readl(dw, RAW.ERROR);
547
Andy Shevchenko2e4c3642012-06-19 13:34:05 +0300548 dev_vdbg(dw->dma.dev, "%s: status_err=%x\n", __func__, status_err);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700549
550 for (i = 0; i < dw->dma.chancnt; i++) {
551 dwc = &dw->chan[i];
Hans-Christian Egtvedtd9de4512009-04-01 15:47:02 +0200552 if (test_bit(DW_DMA_IS_CYCLIC, &dwc->flags))
Viresh Kumarff7b05f2012-02-01 16:12:23 +0530553 dwc_handle_cyclic(dw, dwc, status_err, status_xfer);
Hans-Christian Egtvedtd9de4512009-04-01 15:47:02 +0200554 else if (status_err & (1 << i))
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700555 dwc_handle_error(dw, dwc);
Viresh Kumarff7b05f2012-02-01 16:12:23 +0530556 else if (status_xfer & (1 << i))
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700557 dwc_scan_descriptors(dw, dwc);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700558 }
559
560 /*
Viresh Kumarff7b05f2012-02-01 16:12:23 +0530561 * Re-enable interrupts.
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700562 */
563 channel_set_bit(dw, MASK.XFER, dw->all_chan_mask);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700564 channel_set_bit(dw, MASK.ERROR, dw->all_chan_mask);
565}
566
567static irqreturn_t dw_dma_interrupt(int irq, void *dev_id)
568{
569 struct dw_dma *dw = dev_id;
570 u32 status;
571
Andy Shevchenko2e4c3642012-06-19 13:34:05 +0300572 dev_vdbg(dw->dma.dev, "%s: status=0x%x\n", __func__,
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700573 dma_readl(dw, STATUS_INT));
574
575 /*
576 * Just disable the interrupts. We'll turn them back on in the
577 * softirq handler.
578 */
579 channel_clear_bit(dw, MASK.XFER, dw->all_chan_mask);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700580 channel_clear_bit(dw, MASK.ERROR, dw->all_chan_mask);
581
582 status = dma_readl(dw, STATUS_INT);
583 if (status) {
584 dev_err(dw->dma.dev,
585 "BUG: Unexpected interrupts pending: 0x%x\n",
586 status);
587
588 /* Try to recover */
589 channel_clear_bit(dw, MASK.XFER, (1 << 8) - 1);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700590 channel_clear_bit(dw, MASK.SRC_TRAN, (1 << 8) - 1);
591 channel_clear_bit(dw, MASK.DST_TRAN, (1 << 8) - 1);
592 channel_clear_bit(dw, MASK.ERROR, (1 << 8) - 1);
593 }
594
595 tasklet_schedule(&dw->tasklet);
596
597 return IRQ_HANDLED;
598}
599
600/*----------------------------------------------------------------------*/
601
602static dma_cookie_t dwc_tx_submit(struct dma_async_tx_descriptor *tx)
603{
604 struct dw_desc *desc = txd_to_dw_desc(tx);
605 struct dw_dma_chan *dwc = to_dw_dma_chan(tx->chan);
606 dma_cookie_t cookie;
Viresh Kumar69cea5a2011-04-15 16:03:35 +0530607 unsigned long flags;
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700608
Viresh Kumar69cea5a2011-04-15 16:03:35 +0530609 spin_lock_irqsave(&dwc->lock, flags);
Russell King - ARM Linux884485e2012-03-06 22:34:46 +0000610 cookie = dma_cookie_assign(tx);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700611
612 /*
613 * REVISIT: We should attempt to chain as many descriptors as
614 * possible, perhaps even appending to those already submitted
615 * for DMA. But this is hard to do in a race-free manner.
616 */
617 if (list_empty(&dwc->active_list)) {
Andy Shevchenko2e4c3642012-06-19 13:34:05 +0300618 dev_vdbg(chan2dev(tx->chan), "%s: started %u\n", __func__,
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700619 desc->txd.cookie);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700620 list_add_tail(&desc->desc_node, &dwc->active_list);
Viresh Kumarf336e422011-03-03 15:47:16 +0530621 dwc_dostart(dwc, dwc_first_active(dwc));
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700622 } else {
Andy Shevchenko2e4c3642012-06-19 13:34:05 +0300623 dev_vdbg(chan2dev(tx->chan), "%s: queued %u\n", __func__,
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700624 desc->txd.cookie);
625
626 list_add_tail(&desc->desc_node, &dwc->queue);
627 }
628
Viresh Kumar69cea5a2011-04-15 16:03:35 +0530629 spin_unlock_irqrestore(&dwc->lock, flags);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700630
631 return cookie;
632}
633
634static struct dma_async_tx_descriptor *
635dwc_prep_dma_memcpy(struct dma_chan *chan, dma_addr_t dest, dma_addr_t src,
636 size_t len, unsigned long flags)
637{
638 struct dw_dma_chan *dwc = to_dw_dma_chan(chan);
639 struct dw_desc *desc;
640 struct dw_desc *first;
641 struct dw_desc *prev;
642 size_t xfer_count;
643 size_t offset;
644 unsigned int src_width;
645 unsigned int dst_width;
646 u32 ctllo;
647
Andy Shevchenko2f45d612012-06-19 13:34:02 +0300648 dev_vdbg(chan2dev(chan),
Andy Shevchenko2e4c3642012-06-19 13:34:05 +0300649 "%s: d0x%llx s0x%llx l0x%zx f0x%lx\n", __func__,
Andy Shevchenko2f45d612012-06-19 13:34:02 +0300650 (unsigned long long)dest, (unsigned long long)src,
651 len, flags);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700652
653 if (unlikely(!len)) {
Andy Shevchenko2e4c3642012-06-19 13:34:05 +0300654 dev_dbg(chan2dev(chan), "%s: length is zero!\n", __func__);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700655 return NULL;
656 }
657
Andy Shevchenko4c2d56c2012-06-19 13:34:08 +0300658 src_width = dst_width = dwc_fast_fls(src | dest | len);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700659
Viresh Kumar327e6972012-02-01 16:12:26 +0530660 ctllo = DWC_DEFAULT_CTLLO(chan)
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700661 | DWC_CTLL_DST_WIDTH(dst_width)
662 | DWC_CTLL_SRC_WIDTH(src_width)
663 | DWC_CTLL_DST_INC
664 | DWC_CTLL_SRC_INC
665 | DWC_CTLL_FC_M2M;
666 prev = first = NULL;
667
668 for (offset = 0; offset < len; offset += xfer_count << src_width) {
669 xfer_count = min_t(size_t, (len - offset) >> src_width,
670 DWC_MAX_COUNT);
671
672 desc = dwc_desc_get(dwc);
673 if (!desc)
674 goto err_desc_get;
675
676 desc->lli.sar = src + offset;
677 desc->lli.dar = dest + offset;
678 desc->lli.ctllo = ctllo;
679 desc->lli.ctlhi = xfer_count;
680
681 if (!first) {
682 first = desc;
683 } else {
684 prev->lli.llp = desc->txd.phys;
Dan Williams41d5e592009-01-06 11:38:21 -0700685 dma_sync_single_for_device(chan2parent(chan),
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700686 prev->txd.phys, sizeof(prev->lli),
687 DMA_TO_DEVICE);
688 list_add_tail(&desc->desc_node,
Dan Williamse0bd0f82009-09-08 17:53:02 -0700689 &first->tx_list);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700690 }
691 prev = desc;
692 }
693
694
695 if (flags & DMA_PREP_INTERRUPT)
696 /* Trigger interrupt after last block */
697 prev->lli.ctllo |= DWC_CTLL_INT_EN;
698
699 prev->lli.llp = 0;
Dan Williams41d5e592009-01-06 11:38:21 -0700700 dma_sync_single_for_device(chan2parent(chan),
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700701 prev->txd.phys, sizeof(prev->lli),
702 DMA_TO_DEVICE);
703
704 first->txd.flags = flags;
705 first->len = len;
706
707 return &first->txd;
708
709err_desc_get:
710 dwc_desc_put(dwc, first);
711 return NULL;
712}
713
714static struct dma_async_tx_descriptor *
715dwc_prep_slave_sg(struct dma_chan *chan, struct scatterlist *sgl,
Vinod Kouldb8196d2011-10-13 22:34:23 +0530716 unsigned int sg_len, enum dma_transfer_direction direction,
Alexandre Bounine185ecb52012-03-08 15:35:13 -0500717 unsigned long flags, void *context)
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700718{
719 struct dw_dma_chan *dwc = to_dw_dma_chan(chan);
Dan Williams287d8592009-02-18 14:48:26 -0800720 struct dw_dma_slave *dws = chan->private;
Viresh Kumar327e6972012-02-01 16:12:26 +0530721 struct dma_slave_config *sconfig = &dwc->dma_sconfig;
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700722 struct dw_desc *prev;
723 struct dw_desc *first;
724 u32 ctllo;
725 dma_addr_t reg;
726 unsigned int reg_width;
727 unsigned int mem_width;
728 unsigned int i;
729 struct scatterlist *sg;
730 size_t total_len = 0;
731
Andy Shevchenko2e4c3642012-06-19 13:34:05 +0300732 dev_vdbg(chan2dev(chan), "%s\n", __func__);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700733
734 if (unlikely(!dws || !sg_len))
735 return NULL;
736
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700737 prev = first = NULL;
738
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700739 switch (direction) {
Vinod Kouldb8196d2011-10-13 22:34:23 +0530740 case DMA_MEM_TO_DEV:
Viresh Kumar327e6972012-02-01 16:12:26 +0530741 reg_width = __fls(sconfig->dst_addr_width);
742 reg = sconfig->dst_addr;
743 ctllo = (DWC_DEFAULT_CTLLO(chan)
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700744 | DWC_CTLL_DST_WIDTH(reg_width)
745 | DWC_CTLL_DST_FIX
Viresh Kumar327e6972012-02-01 16:12:26 +0530746 | DWC_CTLL_SRC_INC);
747
748 ctllo |= sconfig->device_fc ? DWC_CTLL_FC(DW_DMA_FC_P_M2P) :
749 DWC_CTLL_FC(DW_DMA_FC_D_M2P);
750
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700751 for_each_sg(sgl, sg, sg_len, i) {
752 struct dw_desc *desc;
Viresh Kumar69dc14b2011-04-18 14:54:56 +0530753 u32 len, dlen, mem;
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700754
Lars-Peter Clausencbb796c2012-04-25 20:50:51 +0200755 mem = sg_dma_address(sg);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700756 len = sg_dma_len(sg);
Viresh Kumar6bc711f2012-02-01 16:12:25 +0530757
Andy Shevchenko4c2d56c2012-06-19 13:34:08 +0300758 mem_width = dwc_fast_fls(mem | len);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700759
Viresh Kumar69dc14b2011-04-18 14:54:56 +0530760slave_sg_todev_fill_desc:
761 desc = dwc_desc_get(dwc);
762 if (!desc) {
763 dev_err(chan2dev(chan),
764 "not enough descriptors available\n");
765 goto err_desc_get;
766 }
767
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700768 desc->lli.sar = mem;
769 desc->lli.dar = reg;
770 desc->lli.ctllo = ctllo | DWC_CTLL_SRC_WIDTH(mem_width);
Viresh Kumar69dc14b2011-04-18 14:54:56 +0530771 if ((len >> mem_width) > DWC_MAX_COUNT) {
772 dlen = DWC_MAX_COUNT << mem_width;
773 mem += dlen;
774 len -= dlen;
775 } else {
776 dlen = len;
777 len = 0;
778 }
779
780 desc->lli.ctlhi = dlen >> mem_width;
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700781
782 if (!first) {
783 first = desc;
784 } else {
785 prev->lli.llp = desc->txd.phys;
Dan Williams41d5e592009-01-06 11:38:21 -0700786 dma_sync_single_for_device(chan2parent(chan),
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700787 prev->txd.phys,
788 sizeof(prev->lli),
789 DMA_TO_DEVICE);
790 list_add_tail(&desc->desc_node,
Dan Williamse0bd0f82009-09-08 17:53:02 -0700791 &first->tx_list);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700792 }
793 prev = desc;
Viresh Kumar69dc14b2011-04-18 14:54:56 +0530794 total_len += dlen;
795
796 if (len)
797 goto slave_sg_todev_fill_desc;
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700798 }
799 break;
Vinod Kouldb8196d2011-10-13 22:34:23 +0530800 case DMA_DEV_TO_MEM:
Viresh Kumar327e6972012-02-01 16:12:26 +0530801 reg_width = __fls(sconfig->src_addr_width);
802 reg = sconfig->src_addr;
803 ctllo = (DWC_DEFAULT_CTLLO(chan)
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700804 | DWC_CTLL_SRC_WIDTH(reg_width)
805 | DWC_CTLL_DST_INC
Viresh Kumar327e6972012-02-01 16:12:26 +0530806 | DWC_CTLL_SRC_FIX);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700807
Viresh Kumar327e6972012-02-01 16:12:26 +0530808 ctllo |= sconfig->device_fc ? DWC_CTLL_FC(DW_DMA_FC_P_P2M) :
809 DWC_CTLL_FC(DW_DMA_FC_D_P2M);
810
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700811 for_each_sg(sgl, sg, sg_len, i) {
812 struct dw_desc *desc;
Viresh Kumar69dc14b2011-04-18 14:54:56 +0530813 u32 len, dlen, mem;
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700814
Lars-Peter Clausencbb796c2012-04-25 20:50:51 +0200815 mem = sg_dma_address(sg);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700816 len = sg_dma_len(sg);
Viresh Kumar6bc711f2012-02-01 16:12:25 +0530817
Andy Shevchenko4c2d56c2012-06-19 13:34:08 +0300818 mem_width = dwc_fast_fls(mem | len);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700819
Viresh Kumar69dc14b2011-04-18 14:54:56 +0530820slave_sg_fromdev_fill_desc:
821 desc = dwc_desc_get(dwc);
822 if (!desc) {
823 dev_err(chan2dev(chan),
824 "not enough descriptors available\n");
825 goto err_desc_get;
826 }
827
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700828 desc->lli.sar = reg;
829 desc->lli.dar = mem;
830 desc->lli.ctllo = ctllo | DWC_CTLL_DST_WIDTH(mem_width);
Viresh Kumar69dc14b2011-04-18 14:54:56 +0530831 if ((len >> reg_width) > DWC_MAX_COUNT) {
832 dlen = DWC_MAX_COUNT << reg_width;
833 mem += dlen;
834 len -= dlen;
835 } else {
836 dlen = len;
837 len = 0;
838 }
839 desc->lli.ctlhi = dlen >> reg_width;
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700840
841 if (!first) {
842 first = desc;
843 } else {
844 prev->lli.llp = desc->txd.phys;
Dan Williams41d5e592009-01-06 11:38:21 -0700845 dma_sync_single_for_device(chan2parent(chan),
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700846 prev->txd.phys,
847 sizeof(prev->lli),
848 DMA_TO_DEVICE);
849 list_add_tail(&desc->desc_node,
Dan Williamse0bd0f82009-09-08 17:53:02 -0700850 &first->tx_list);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700851 }
852 prev = desc;
Viresh Kumar69dc14b2011-04-18 14:54:56 +0530853 total_len += dlen;
854
855 if (len)
856 goto slave_sg_fromdev_fill_desc;
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700857 }
858 break;
859 default:
860 return NULL;
861 }
862
863 if (flags & DMA_PREP_INTERRUPT)
864 /* Trigger interrupt after last block */
865 prev->lli.ctllo |= DWC_CTLL_INT_EN;
866
867 prev->lli.llp = 0;
Dan Williams41d5e592009-01-06 11:38:21 -0700868 dma_sync_single_for_device(chan2parent(chan),
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700869 prev->txd.phys, sizeof(prev->lli),
870 DMA_TO_DEVICE);
871
872 first->len = total_len;
873
874 return &first->txd;
875
876err_desc_get:
877 dwc_desc_put(dwc, first);
878 return NULL;
879}
880
Viresh Kumar327e6972012-02-01 16:12:26 +0530881/*
882 * Fix sconfig's burst size according to dw_dmac. We need to convert them as:
883 * 1 -> 0, 4 -> 1, 8 -> 2, 16 -> 3.
884 *
885 * NOTE: burst size 2 is not supported by controller.
886 *
887 * This can be done by finding least significant bit set: n & (n - 1)
888 */
889static inline void convert_burst(u32 *maxburst)
890{
891 if (*maxburst > 1)
892 *maxburst = fls(*maxburst) - 2;
893 else
894 *maxburst = 0;
895}
896
897static int
898set_runtime_config(struct dma_chan *chan, struct dma_slave_config *sconfig)
899{
900 struct dw_dma_chan *dwc = to_dw_dma_chan(chan);
901
902 /* Check if it is chan is configured for slave transfers */
903 if (!chan->private)
904 return -EINVAL;
905
906 memcpy(&dwc->dma_sconfig, sconfig, sizeof(*sconfig));
907
908 convert_burst(&dwc->dma_sconfig.src_maxburst);
909 convert_burst(&dwc->dma_sconfig.dst_maxburst);
910
911 return 0;
912}
913
Linus Walleij05827632010-05-17 16:30:42 -0700914static int dwc_control(struct dma_chan *chan, enum dma_ctrl_cmd cmd,
915 unsigned long arg)
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700916{
917 struct dw_dma_chan *dwc = to_dw_dma_chan(chan);
918 struct dw_dma *dw = to_dw_dma(chan->device);
919 struct dw_desc *desc, *_desc;
Viresh Kumar69cea5a2011-04-15 16:03:35 +0530920 unsigned long flags;
Linus Walleija7c57cf2011-04-19 08:31:32 +0800921 u32 cfglo;
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700922 LIST_HEAD(list);
923
Linus Walleija7c57cf2011-04-19 08:31:32 +0800924 if (cmd == DMA_PAUSE) {
925 spin_lock_irqsave(&dwc->lock, flags);
926
927 cfglo = channel_readl(dwc, CFG_LO);
928 channel_writel(dwc, CFG_LO, cfglo | DWC_CFGL_CH_SUSP);
929 while (!(channel_readl(dwc, CFG_LO) & DWC_CFGL_FIFO_EMPTY))
930 cpu_relax();
931
932 dwc->paused = true;
933 spin_unlock_irqrestore(&dwc->lock, flags);
934 } else if (cmd == DMA_RESUME) {
935 if (!dwc->paused)
936 return 0;
937
938 spin_lock_irqsave(&dwc->lock, flags);
939
940 cfglo = channel_readl(dwc, CFG_LO);
941 channel_writel(dwc, CFG_LO, cfglo & ~DWC_CFGL_CH_SUSP);
942 dwc->paused = false;
943
944 spin_unlock_irqrestore(&dwc->lock, flags);
945 } else if (cmd == DMA_TERMINATE_ALL) {
946 spin_lock_irqsave(&dwc->lock, flags);
947
Andy Shevchenko3f9362072012-06-19 13:46:32 +0300948 dwc_chan_disable(dw, dwc);
Linus Walleija7c57cf2011-04-19 08:31:32 +0800949
950 dwc->paused = false;
951
952 /* active_list entries will end up before queued entries */
953 list_splice_init(&dwc->queue, &list);
954 list_splice_init(&dwc->active_list, &list);
955
956 spin_unlock_irqrestore(&dwc->lock, flags);
957
958 /* Flush all pending and queued descriptors */
959 list_for_each_entry_safe(desc, _desc, &list, desc_node)
960 dwc_descriptor_complete(dwc, desc, false);
Viresh Kumar327e6972012-02-01 16:12:26 +0530961 } else if (cmd == DMA_SLAVE_CONFIG) {
962 return set_runtime_config(chan, (struct dma_slave_config *)arg);
963 } else {
Linus Walleijc3635c72010-03-26 16:44:01 -0700964 return -ENXIO;
Viresh Kumar327e6972012-02-01 16:12:26 +0530965 }
Linus Walleijc3635c72010-03-26 16:44:01 -0700966
Linus Walleijc3635c72010-03-26 16:44:01 -0700967 return 0;
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700968}
969
970static enum dma_status
Linus Walleij07934482010-03-26 16:50:49 -0700971dwc_tx_status(struct dma_chan *chan,
972 dma_cookie_t cookie,
973 struct dma_tx_state *txstate)
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700974{
975 struct dw_dma_chan *dwc = to_dw_dma_chan(chan);
Russell King - ARM Linux96a2af42012-03-06 22:35:27 +0000976 enum dma_status ret;
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700977
Russell King - ARM Linux96a2af42012-03-06 22:35:27 +0000978 ret = dma_cookie_status(chan, cookie, txstate);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700979 if (ret != DMA_SUCCESS) {
980 dwc_scan_descriptors(to_dw_dma(chan->device), dwc);
981
Russell King - ARM Linux96a2af42012-03-06 22:35:27 +0000982 ret = dma_cookie_status(chan, cookie, txstate);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700983 }
984
Viresh Kumarabf53902011-04-15 16:03:35 +0530985 if (ret != DMA_SUCCESS)
Russell King - ARM Linux96a2af42012-03-06 22:35:27 +0000986 dma_set_residue(txstate, dwc_first_active(dwc)->len);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700987
Linus Walleija7c57cf2011-04-19 08:31:32 +0800988 if (dwc->paused)
989 return DMA_PAUSED;
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700990
991 return ret;
992}
993
994static void dwc_issue_pending(struct dma_chan *chan)
995{
996 struct dw_dma_chan *dwc = to_dw_dma_chan(chan);
997
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700998 if (!list_empty(&dwc->queue))
999 dwc_scan_descriptors(to_dw_dma(chan->device), dwc);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001000}
1001
Dan Williamsaa1e6f12009-01-06 11:38:17 -07001002static int dwc_alloc_chan_resources(struct dma_chan *chan)
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001003{
1004 struct dw_dma_chan *dwc = to_dw_dma_chan(chan);
1005 struct dw_dma *dw = to_dw_dma(chan->device);
1006 struct dw_desc *desc;
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001007 int i;
Viresh Kumar69cea5a2011-04-15 16:03:35 +05301008 unsigned long flags;
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001009
Andy Shevchenko2e4c3642012-06-19 13:34:05 +03001010 dev_vdbg(chan2dev(chan), "%s\n", __func__);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001011
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001012 /* ASSERT: channel is idle */
1013 if (dma_readl(dw, CH_EN) & dwc->mask) {
Dan Williams41d5e592009-01-06 11:38:21 -07001014 dev_dbg(chan2dev(chan), "DMA channel not idle?\n");
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001015 return -EIO;
1016 }
1017
Russell King - ARM Linuxd3ee98cdc2012-03-06 22:35:47 +00001018 dma_cookie_init(chan);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001019
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001020 /*
1021 * NOTE: some controllers may have additional features that we
1022 * need to initialize here, like "scatter-gather" (which
1023 * doesn't mean what you think it means), and status writeback.
1024 */
1025
Viresh Kumar69cea5a2011-04-15 16:03:35 +05301026 spin_lock_irqsave(&dwc->lock, flags);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001027 i = dwc->descs_allocated;
1028 while (dwc->descs_allocated < NR_DESCS_PER_CHANNEL) {
Viresh Kumar69cea5a2011-04-15 16:03:35 +05301029 spin_unlock_irqrestore(&dwc->lock, flags);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001030
1031 desc = kzalloc(sizeof(struct dw_desc), GFP_KERNEL);
1032 if (!desc) {
Dan Williams41d5e592009-01-06 11:38:21 -07001033 dev_info(chan2dev(chan),
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001034 "only allocated %d descriptors\n", i);
Viresh Kumar69cea5a2011-04-15 16:03:35 +05301035 spin_lock_irqsave(&dwc->lock, flags);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001036 break;
1037 }
1038
Dan Williamse0bd0f82009-09-08 17:53:02 -07001039 INIT_LIST_HEAD(&desc->tx_list);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001040 dma_async_tx_descriptor_init(&desc->txd, chan);
1041 desc->txd.tx_submit = dwc_tx_submit;
1042 desc->txd.flags = DMA_CTRL_ACK;
Dan Williams41d5e592009-01-06 11:38:21 -07001043 desc->txd.phys = dma_map_single(chan2parent(chan), &desc->lli,
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001044 sizeof(desc->lli), DMA_TO_DEVICE);
1045 dwc_desc_put(dwc, desc);
1046
Viresh Kumar69cea5a2011-04-15 16:03:35 +05301047 spin_lock_irqsave(&dwc->lock, flags);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001048 i = ++dwc->descs_allocated;
1049 }
1050
Viresh Kumar69cea5a2011-04-15 16:03:35 +05301051 spin_unlock_irqrestore(&dwc->lock, flags);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001052
Andy Shevchenko2e4c3642012-06-19 13:34:05 +03001053 dev_dbg(chan2dev(chan), "%s: allocated %d descriptors\n", __func__, i);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001054
1055 return i;
1056}
1057
1058static void dwc_free_chan_resources(struct dma_chan *chan)
1059{
1060 struct dw_dma_chan *dwc = to_dw_dma_chan(chan);
1061 struct dw_dma *dw = to_dw_dma(chan->device);
1062 struct dw_desc *desc, *_desc;
Viresh Kumar69cea5a2011-04-15 16:03:35 +05301063 unsigned long flags;
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001064 LIST_HEAD(list);
1065
Andy Shevchenko2e4c3642012-06-19 13:34:05 +03001066 dev_dbg(chan2dev(chan), "%s: descs allocated=%u\n", __func__,
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001067 dwc->descs_allocated);
1068
1069 /* ASSERT: channel is idle */
1070 BUG_ON(!list_empty(&dwc->active_list));
1071 BUG_ON(!list_empty(&dwc->queue));
1072 BUG_ON(dma_readl(to_dw_dma(chan->device), CH_EN) & dwc->mask);
1073
Viresh Kumar69cea5a2011-04-15 16:03:35 +05301074 spin_lock_irqsave(&dwc->lock, flags);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001075 list_splice_init(&dwc->free_list, &list);
1076 dwc->descs_allocated = 0;
Viresh Kumar61e183f2011-11-17 16:01:29 +05301077 dwc->initialized = false;
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001078
1079 /* Disable interrupts */
1080 channel_clear_bit(dw, MASK.XFER, dwc->mask);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001081 channel_clear_bit(dw, MASK.ERROR, dwc->mask);
1082
Viresh Kumar69cea5a2011-04-15 16:03:35 +05301083 spin_unlock_irqrestore(&dwc->lock, flags);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001084
1085 list_for_each_entry_safe(desc, _desc, &list, desc_node) {
Dan Williams41d5e592009-01-06 11:38:21 -07001086 dev_vdbg(chan2dev(chan), " freeing descriptor %p\n", desc);
1087 dma_unmap_single(chan2parent(chan), desc->txd.phys,
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001088 sizeof(desc->lli), DMA_TO_DEVICE);
1089 kfree(desc);
1090 }
1091
Andy Shevchenko2e4c3642012-06-19 13:34:05 +03001092 dev_vdbg(chan2dev(chan), "%s: done\n", __func__);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001093}
1094
Hans-Christian Egtvedtd9de4512009-04-01 15:47:02 +02001095/* --------------------- Cyclic DMA API extensions -------------------- */
1096
1097/**
1098 * dw_dma_cyclic_start - start the cyclic DMA transfer
1099 * @chan: the DMA channel to start
1100 *
1101 * Must be called with soft interrupts disabled. Returns zero on success or
1102 * -errno on failure.
1103 */
1104int dw_dma_cyclic_start(struct dma_chan *chan)
1105{
1106 struct dw_dma_chan *dwc = to_dw_dma_chan(chan);
1107 struct dw_dma *dw = to_dw_dma(dwc->chan.device);
Viresh Kumar69cea5a2011-04-15 16:03:35 +05301108 unsigned long flags;
Hans-Christian Egtvedtd9de4512009-04-01 15:47:02 +02001109
1110 if (!test_bit(DW_DMA_IS_CYCLIC, &dwc->flags)) {
1111 dev_err(chan2dev(&dwc->chan), "missing prep for cyclic DMA\n");
1112 return -ENODEV;
1113 }
1114
Viresh Kumar69cea5a2011-04-15 16:03:35 +05301115 spin_lock_irqsave(&dwc->lock, flags);
Hans-Christian Egtvedtd9de4512009-04-01 15:47:02 +02001116
1117 /* assert channel is idle */
1118 if (dma_readl(dw, CH_EN) & dwc->mask) {
1119 dev_err(chan2dev(&dwc->chan),
1120 "BUG: Attempted to start non-idle channel\n");
Andy Shevchenko1d455432012-06-19 13:34:03 +03001121 dwc_dump_chan_regs(dwc);
Viresh Kumar69cea5a2011-04-15 16:03:35 +05301122 spin_unlock_irqrestore(&dwc->lock, flags);
Hans-Christian Egtvedtd9de4512009-04-01 15:47:02 +02001123 return -EBUSY;
1124 }
1125
Hans-Christian Egtvedtd9de4512009-04-01 15:47:02 +02001126 dma_writel(dw, CLEAR.ERROR, dwc->mask);
1127 dma_writel(dw, CLEAR.XFER, dwc->mask);
1128
1129 /* setup DMAC channel registers */
1130 channel_writel(dwc, LLP, dwc->cdesc->desc[0]->txd.phys);
1131 channel_writel(dwc, CTL_LO, DWC_CTLL_LLP_D_EN | DWC_CTLL_LLP_S_EN);
1132 channel_writel(dwc, CTL_HI, 0);
1133
1134 channel_set_bit(dw, CH_EN, dwc->mask);
1135
Viresh Kumar69cea5a2011-04-15 16:03:35 +05301136 spin_unlock_irqrestore(&dwc->lock, flags);
Hans-Christian Egtvedtd9de4512009-04-01 15:47:02 +02001137
1138 return 0;
1139}
1140EXPORT_SYMBOL(dw_dma_cyclic_start);
1141
1142/**
1143 * dw_dma_cyclic_stop - stop the cyclic DMA transfer
1144 * @chan: the DMA channel to stop
1145 *
1146 * Must be called with soft interrupts disabled.
1147 */
1148void dw_dma_cyclic_stop(struct dma_chan *chan)
1149{
1150 struct dw_dma_chan *dwc = to_dw_dma_chan(chan);
1151 struct dw_dma *dw = to_dw_dma(dwc->chan.device);
Viresh Kumar69cea5a2011-04-15 16:03:35 +05301152 unsigned long flags;
Hans-Christian Egtvedtd9de4512009-04-01 15:47:02 +02001153
Viresh Kumar69cea5a2011-04-15 16:03:35 +05301154 spin_lock_irqsave(&dwc->lock, flags);
Hans-Christian Egtvedtd9de4512009-04-01 15:47:02 +02001155
Andy Shevchenko3f9362072012-06-19 13:46:32 +03001156 dwc_chan_disable(dw, dwc);
Hans-Christian Egtvedtd9de4512009-04-01 15:47:02 +02001157
Viresh Kumar69cea5a2011-04-15 16:03:35 +05301158 spin_unlock_irqrestore(&dwc->lock, flags);
Hans-Christian Egtvedtd9de4512009-04-01 15:47:02 +02001159}
1160EXPORT_SYMBOL(dw_dma_cyclic_stop);
1161
1162/**
1163 * dw_dma_cyclic_prep - prepare the cyclic DMA transfer
1164 * @chan: the DMA channel to prepare
1165 * @buf_addr: physical DMA address where the buffer starts
1166 * @buf_len: total number of bytes for the entire buffer
1167 * @period_len: number of bytes for each period
1168 * @direction: transfer direction, to or from device
1169 *
1170 * Must be called before trying to start the transfer. Returns a valid struct
1171 * dw_cyclic_desc if successful or an ERR_PTR(-errno) if not successful.
1172 */
1173struct dw_cyclic_desc *dw_dma_cyclic_prep(struct dma_chan *chan,
1174 dma_addr_t buf_addr, size_t buf_len, size_t period_len,
Vinod Kouldb8196d2011-10-13 22:34:23 +05301175 enum dma_transfer_direction direction)
Hans-Christian Egtvedtd9de4512009-04-01 15:47:02 +02001176{
1177 struct dw_dma_chan *dwc = to_dw_dma_chan(chan);
Viresh Kumar327e6972012-02-01 16:12:26 +05301178 struct dma_slave_config *sconfig = &dwc->dma_sconfig;
Hans-Christian Egtvedtd9de4512009-04-01 15:47:02 +02001179 struct dw_cyclic_desc *cdesc;
1180 struct dw_cyclic_desc *retval = NULL;
1181 struct dw_desc *desc;
1182 struct dw_desc *last = NULL;
Hans-Christian Egtvedtd9de4512009-04-01 15:47:02 +02001183 unsigned long was_cyclic;
1184 unsigned int reg_width;
1185 unsigned int periods;
1186 unsigned int i;
Viresh Kumar69cea5a2011-04-15 16:03:35 +05301187 unsigned long flags;
Hans-Christian Egtvedtd9de4512009-04-01 15:47:02 +02001188
Viresh Kumar69cea5a2011-04-15 16:03:35 +05301189 spin_lock_irqsave(&dwc->lock, flags);
Hans-Christian Egtvedtd9de4512009-04-01 15:47:02 +02001190 if (!list_empty(&dwc->queue) || !list_empty(&dwc->active_list)) {
Viresh Kumar69cea5a2011-04-15 16:03:35 +05301191 spin_unlock_irqrestore(&dwc->lock, flags);
Hans-Christian Egtvedtd9de4512009-04-01 15:47:02 +02001192 dev_dbg(chan2dev(&dwc->chan),
1193 "queue and/or active list are not empty\n");
1194 return ERR_PTR(-EBUSY);
1195 }
1196
1197 was_cyclic = test_and_set_bit(DW_DMA_IS_CYCLIC, &dwc->flags);
Viresh Kumar69cea5a2011-04-15 16:03:35 +05301198 spin_unlock_irqrestore(&dwc->lock, flags);
Hans-Christian Egtvedtd9de4512009-04-01 15:47:02 +02001199 if (was_cyclic) {
1200 dev_dbg(chan2dev(&dwc->chan),
1201 "channel already prepared for cyclic DMA\n");
1202 return ERR_PTR(-EBUSY);
1203 }
1204
1205 retval = ERR_PTR(-EINVAL);
Viresh Kumar327e6972012-02-01 16:12:26 +05301206
1207 if (direction == DMA_MEM_TO_DEV)
1208 reg_width = __ffs(sconfig->dst_addr_width);
1209 else
1210 reg_width = __ffs(sconfig->src_addr_width);
1211
Hans-Christian Egtvedtd9de4512009-04-01 15:47:02 +02001212 periods = buf_len / period_len;
1213
1214 /* Check for too big/unaligned periods and unaligned DMA buffer. */
1215 if (period_len > (DWC_MAX_COUNT << reg_width))
1216 goto out_err;
1217 if (unlikely(period_len & ((1 << reg_width) - 1)))
1218 goto out_err;
1219 if (unlikely(buf_addr & ((1 << reg_width) - 1)))
1220 goto out_err;
Vinod Kouldb8196d2011-10-13 22:34:23 +05301221 if (unlikely(!(direction & (DMA_MEM_TO_DEV | DMA_DEV_TO_MEM))))
Hans-Christian Egtvedtd9de4512009-04-01 15:47:02 +02001222 goto out_err;
1223
1224 retval = ERR_PTR(-ENOMEM);
1225
1226 if (periods > NR_DESCS_PER_CHANNEL)
1227 goto out_err;
1228
1229 cdesc = kzalloc(sizeof(struct dw_cyclic_desc), GFP_KERNEL);
1230 if (!cdesc)
1231 goto out_err;
1232
1233 cdesc->desc = kzalloc(sizeof(struct dw_desc *) * periods, GFP_KERNEL);
1234 if (!cdesc->desc)
1235 goto out_err_alloc;
1236
1237 for (i = 0; i < periods; i++) {
1238 desc = dwc_desc_get(dwc);
1239 if (!desc)
1240 goto out_err_desc_get;
1241
1242 switch (direction) {
Vinod Kouldb8196d2011-10-13 22:34:23 +05301243 case DMA_MEM_TO_DEV:
Viresh Kumar327e6972012-02-01 16:12:26 +05301244 desc->lli.dar = sconfig->dst_addr;
Hans-Christian Egtvedtd9de4512009-04-01 15:47:02 +02001245 desc->lli.sar = buf_addr + (period_len * i);
Viresh Kumar327e6972012-02-01 16:12:26 +05301246 desc->lli.ctllo = (DWC_DEFAULT_CTLLO(chan)
Hans-Christian Egtvedtd9de4512009-04-01 15:47:02 +02001247 | DWC_CTLL_DST_WIDTH(reg_width)
1248 | DWC_CTLL_SRC_WIDTH(reg_width)
1249 | DWC_CTLL_DST_FIX
1250 | DWC_CTLL_SRC_INC
Hans-Christian Egtvedtd9de4512009-04-01 15:47:02 +02001251 | DWC_CTLL_INT_EN);
Viresh Kumar327e6972012-02-01 16:12:26 +05301252
1253 desc->lli.ctllo |= sconfig->device_fc ?
1254 DWC_CTLL_FC(DW_DMA_FC_P_M2P) :
1255 DWC_CTLL_FC(DW_DMA_FC_D_M2P);
1256
Hans-Christian Egtvedtd9de4512009-04-01 15:47:02 +02001257 break;
Vinod Kouldb8196d2011-10-13 22:34:23 +05301258 case DMA_DEV_TO_MEM:
Hans-Christian Egtvedtd9de4512009-04-01 15:47:02 +02001259 desc->lli.dar = buf_addr + (period_len * i);
Viresh Kumar327e6972012-02-01 16:12:26 +05301260 desc->lli.sar = sconfig->src_addr;
1261 desc->lli.ctllo = (DWC_DEFAULT_CTLLO(chan)
Hans-Christian Egtvedtd9de4512009-04-01 15:47:02 +02001262 | DWC_CTLL_SRC_WIDTH(reg_width)
1263 | DWC_CTLL_DST_WIDTH(reg_width)
1264 | DWC_CTLL_DST_INC
1265 | DWC_CTLL_SRC_FIX
Hans-Christian Egtvedtd9de4512009-04-01 15:47:02 +02001266 | DWC_CTLL_INT_EN);
Viresh Kumar327e6972012-02-01 16:12:26 +05301267
1268 desc->lli.ctllo |= sconfig->device_fc ?
1269 DWC_CTLL_FC(DW_DMA_FC_P_P2M) :
1270 DWC_CTLL_FC(DW_DMA_FC_D_P2M);
1271
Hans-Christian Egtvedtd9de4512009-04-01 15:47:02 +02001272 break;
1273 default:
1274 break;
1275 }
1276
1277 desc->lli.ctlhi = (period_len >> reg_width);
1278 cdesc->desc[i] = desc;
1279
1280 if (last) {
1281 last->lli.llp = desc->txd.phys;
1282 dma_sync_single_for_device(chan2parent(chan),
1283 last->txd.phys, sizeof(last->lli),
1284 DMA_TO_DEVICE);
1285 }
1286
1287 last = desc;
1288 }
1289
1290 /* lets make a cyclic list */
1291 last->lli.llp = cdesc->desc[0]->txd.phys;
1292 dma_sync_single_for_device(chan2parent(chan), last->txd.phys,
1293 sizeof(last->lli), DMA_TO_DEVICE);
1294
Andy Shevchenko2f45d612012-06-19 13:34:02 +03001295 dev_dbg(chan2dev(&dwc->chan), "cyclic prepared buf 0x%llx len %zu "
1296 "period %zu periods %d\n", (unsigned long long)buf_addr,
1297 buf_len, period_len, periods);
Hans-Christian Egtvedtd9de4512009-04-01 15:47:02 +02001298
1299 cdesc->periods = periods;
1300 dwc->cdesc = cdesc;
1301
1302 return cdesc;
1303
1304out_err_desc_get:
1305 while (i--)
1306 dwc_desc_put(dwc, cdesc->desc[i]);
1307out_err_alloc:
1308 kfree(cdesc);
1309out_err:
1310 clear_bit(DW_DMA_IS_CYCLIC, &dwc->flags);
1311 return (struct dw_cyclic_desc *)retval;
1312}
1313EXPORT_SYMBOL(dw_dma_cyclic_prep);
1314
1315/**
1316 * dw_dma_cyclic_free - free a prepared cyclic DMA transfer
1317 * @chan: the DMA channel to free
1318 */
1319void dw_dma_cyclic_free(struct dma_chan *chan)
1320{
1321 struct dw_dma_chan *dwc = to_dw_dma_chan(chan);
1322 struct dw_dma *dw = to_dw_dma(dwc->chan.device);
1323 struct dw_cyclic_desc *cdesc = dwc->cdesc;
1324 int i;
Viresh Kumar69cea5a2011-04-15 16:03:35 +05301325 unsigned long flags;
Hans-Christian Egtvedtd9de4512009-04-01 15:47:02 +02001326
Andy Shevchenko2e4c3642012-06-19 13:34:05 +03001327 dev_dbg(chan2dev(&dwc->chan), "%s\n", __func__);
Hans-Christian Egtvedtd9de4512009-04-01 15:47:02 +02001328
1329 if (!cdesc)
1330 return;
1331
Viresh Kumar69cea5a2011-04-15 16:03:35 +05301332 spin_lock_irqsave(&dwc->lock, flags);
Hans-Christian Egtvedtd9de4512009-04-01 15:47:02 +02001333
Andy Shevchenko3f9362072012-06-19 13:46:32 +03001334 dwc_chan_disable(dw, dwc);
Hans-Christian Egtvedtd9de4512009-04-01 15:47:02 +02001335
Hans-Christian Egtvedtd9de4512009-04-01 15:47:02 +02001336 dma_writel(dw, CLEAR.ERROR, dwc->mask);
1337 dma_writel(dw, CLEAR.XFER, dwc->mask);
1338
Viresh Kumar69cea5a2011-04-15 16:03:35 +05301339 spin_unlock_irqrestore(&dwc->lock, flags);
Hans-Christian Egtvedtd9de4512009-04-01 15:47:02 +02001340
1341 for (i = 0; i < cdesc->periods; i++)
1342 dwc_desc_put(dwc, cdesc->desc[i]);
1343
1344 kfree(cdesc->desc);
1345 kfree(cdesc);
1346
1347 clear_bit(DW_DMA_IS_CYCLIC, &dwc->flags);
1348}
1349EXPORT_SYMBOL(dw_dma_cyclic_free);
1350
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001351/*----------------------------------------------------------------------*/
1352
1353static void dw_dma_off(struct dw_dma *dw)
1354{
Viresh Kumar61e183f2011-11-17 16:01:29 +05301355 int i;
1356
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001357 dma_writel(dw, CFG, 0);
1358
1359 channel_clear_bit(dw, MASK.XFER, dw->all_chan_mask);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001360 channel_clear_bit(dw, MASK.SRC_TRAN, dw->all_chan_mask);
1361 channel_clear_bit(dw, MASK.DST_TRAN, dw->all_chan_mask);
1362 channel_clear_bit(dw, MASK.ERROR, dw->all_chan_mask);
1363
1364 while (dma_readl(dw, CFG) & DW_CFG_DMA_EN)
1365 cpu_relax();
Viresh Kumar61e183f2011-11-17 16:01:29 +05301366
1367 for (i = 0; i < dw->dma.chancnt; i++)
1368 dw->chan[i].initialized = false;
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001369}
1370
Andy Shevchenko0272e932012-06-19 13:34:09 +03001371static int __devinit dw_probe(struct platform_device *pdev)
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001372{
1373 struct dw_dma_platform_data *pdata;
1374 struct resource *io;
1375 struct dw_dma *dw;
1376 size_t size;
1377 int irq;
1378 int err;
1379 int i;
1380
Viresh Kumar6c618c92012-02-01 16:12:22 +05301381 pdata = dev_get_platdata(&pdev->dev);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001382 if (!pdata || pdata->nr_channels > DW_DMA_MAX_NR_CHANNELS)
1383 return -EINVAL;
1384
1385 io = platform_get_resource(pdev, IORESOURCE_MEM, 0);
1386 if (!io)
1387 return -EINVAL;
1388
1389 irq = platform_get_irq(pdev, 0);
1390 if (irq < 0)
1391 return irq;
1392
1393 size = sizeof(struct dw_dma);
1394 size += pdata->nr_channels * sizeof(struct dw_dma_chan);
1395 dw = kzalloc(size, GFP_KERNEL);
1396 if (!dw)
1397 return -ENOMEM;
1398
1399 if (!request_mem_region(io->start, DW_REGLEN, pdev->dev.driver->name)) {
1400 err = -EBUSY;
1401 goto err_kfree;
1402 }
1403
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001404 dw->regs = ioremap(io->start, DW_REGLEN);
1405 if (!dw->regs) {
1406 err = -ENOMEM;
1407 goto err_release_r;
1408 }
1409
1410 dw->clk = clk_get(&pdev->dev, "hclk");
1411 if (IS_ERR(dw->clk)) {
1412 err = PTR_ERR(dw->clk);
1413 goto err_clk;
1414 }
Viresh Kumar30755282012-04-17 17:10:07 +05301415 clk_prepare_enable(dw->clk);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001416
Andy Shevchenko11f932e2012-06-19 13:34:06 +03001417 /* Calculate all channel mask before DMA setup */
1418 dw->all_chan_mask = (1 << pdata->nr_channels) - 1;
1419
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001420 /* force dma off, just in case */
1421 dw_dma_off(dw);
1422
Andy Shevchenko236b1062012-06-19 13:34:07 +03001423 /* disable BLOCK interrupts as well */
1424 channel_clear_bit(dw, MASK.BLOCK, dw->all_chan_mask);
1425
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001426 err = request_irq(irq, dw_dma_interrupt, 0, "dw_dmac", dw);
1427 if (err)
1428 goto err_irq;
1429
1430 platform_set_drvdata(pdev, dw);
1431
1432 tasklet_init(&dw->tasklet, dw_dma_tasklet, (unsigned long)dw);
1433
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001434 INIT_LIST_HEAD(&dw->dma.channels);
Barry Song463894702011-09-15 03:06:30 -07001435 for (i = 0; i < pdata->nr_channels; i++) {
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001436 struct dw_dma_chan *dwc = &dw->chan[i];
1437
1438 dwc->chan.device = &dw->dma;
Russell King - ARM Linuxd3ee98cdc2012-03-06 22:35:47 +00001439 dma_cookie_init(&dwc->chan);
Viresh Kumarb0c31302011-03-03 15:47:21 +05301440 if (pdata->chan_allocation_order == CHAN_ALLOCATION_ASCENDING)
1441 list_add_tail(&dwc->chan.device_node,
1442 &dw->dma.channels);
1443 else
1444 list_add(&dwc->chan.device_node, &dw->dma.channels);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001445
Viresh Kumar93317e82011-03-03 15:47:22 +05301446 /* 7 is highest priority & 0 is lowest. */
1447 if (pdata->chan_priority == CHAN_PRIORITY_ASCENDING)
Viresh Kumare8d9f872012-02-01 16:12:21 +05301448 dwc->priority = pdata->nr_channels - i - 1;
Viresh Kumar93317e82011-03-03 15:47:22 +05301449 else
1450 dwc->priority = i;
1451
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001452 dwc->ch_regs = &__dw_regs(dw)->CHAN[i];
1453 spin_lock_init(&dwc->lock);
1454 dwc->mask = 1 << i;
1455
1456 INIT_LIST_HEAD(&dwc->active_list);
1457 INIT_LIST_HEAD(&dwc->queue);
1458 INIT_LIST_HEAD(&dwc->free_list);
1459
1460 channel_clear_bit(dw, CH_EN, dwc->mask);
1461 }
1462
Andy Shevchenko11f932e2012-06-19 13:34:06 +03001463 /* Clear all interrupts on all channels. */
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001464 dma_writel(dw, CLEAR.XFER, dw->all_chan_mask);
Andy Shevchenko236b1062012-06-19 13:34:07 +03001465 dma_writel(dw, CLEAR.BLOCK, dw->all_chan_mask);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001466 dma_writel(dw, CLEAR.SRC_TRAN, dw->all_chan_mask);
1467 dma_writel(dw, CLEAR.DST_TRAN, dw->all_chan_mask);
1468 dma_writel(dw, CLEAR.ERROR, dw->all_chan_mask);
1469
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001470 dma_cap_set(DMA_MEMCPY, dw->dma.cap_mask);
1471 dma_cap_set(DMA_SLAVE, dw->dma.cap_mask);
Jamie Iles95ea7592011-01-21 14:11:54 +00001472 if (pdata->is_private)
1473 dma_cap_set(DMA_PRIVATE, dw->dma.cap_mask);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001474 dw->dma.dev = &pdev->dev;
1475 dw->dma.device_alloc_chan_resources = dwc_alloc_chan_resources;
1476 dw->dma.device_free_chan_resources = dwc_free_chan_resources;
1477
1478 dw->dma.device_prep_dma_memcpy = dwc_prep_dma_memcpy;
1479
1480 dw->dma.device_prep_slave_sg = dwc_prep_slave_sg;
Linus Walleijc3635c72010-03-26 16:44:01 -07001481 dw->dma.device_control = dwc_control;
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001482
Linus Walleij07934482010-03-26 16:50:49 -07001483 dw->dma.device_tx_status = dwc_tx_status;
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001484 dw->dma.device_issue_pending = dwc_issue_pending;
1485
1486 dma_writel(dw, CFG, DW_CFG_DMA_EN);
1487
1488 printk(KERN_INFO "%s: DesignWare DMA Controller, %d channels\n",
Barry Song463894702011-09-15 03:06:30 -07001489 dev_name(&pdev->dev), pdata->nr_channels);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001490
1491 dma_async_device_register(&dw->dma);
1492
1493 return 0;
1494
1495err_irq:
Viresh Kumar30755282012-04-17 17:10:07 +05301496 clk_disable_unprepare(dw->clk);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001497 clk_put(dw->clk);
1498err_clk:
1499 iounmap(dw->regs);
1500 dw->regs = NULL;
1501err_release_r:
1502 release_resource(io);
1503err_kfree:
1504 kfree(dw);
1505 return err;
1506}
1507
Andy Shevchenko0272e932012-06-19 13:34:09 +03001508static int __devexit dw_remove(struct platform_device *pdev)
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001509{
1510 struct dw_dma *dw = platform_get_drvdata(pdev);
1511 struct dw_dma_chan *dwc, *_dwc;
1512 struct resource *io;
1513
1514 dw_dma_off(dw);
1515 dma_async_device_unregister(&dw->dma);
1516
1517 free_irq(platform_get_irq(pdev, 0), dw);
1518 tasklet_kill(&dw->tasklet);
1519
1520 list_for_each_entry_safe(dwc, _dwc, &dw->dma.channels,
1521 chan.device_node) {
1522 list_del(&dwc->chan.device_node);
1523 channel_clear_bit(dw, CH_EN, dwc->mask);
1524 }
1525
Viresh Kumar30755282012-04-17 17:10:07 +05301526 clk_disable_unprepare(dw->clk);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001527 clk_put(dw->clk);
1528
1529 iounmap(dw->regs);
1530 dw->regs = NULL;
1531
1532 io = platform_get_resource(pdev, IORESOURCE_MEM, 0);
1533 release_mem_region(io->start, DW_REGLEN);
1534
1535 kfree(dw);
1536
1537 return 0;
1538}
1539
1540static void dw_shutdown(struct platform_device *pdev)
1541{
1542 struct dw_dma *dw = platform_get_drvdata(pdev);
1543
1544 dw_dma_off(platform_get_drvdata(pdev));
Viresh Kumar30755282012-04-17 17:10:07 +05301545 clk_disable_unprepare(dw->clk);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001546}
1547
Magnus Damm4a256b52009-07-08 13:22:18 +02001548static int dw_suspend_noirq(struct device *dev)
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001549{
Magnus Damm4a256b52009-07-08 13:22:18 +02001550 struct platform_device *pdev = to_platform_device(dev);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001551 struct dw_dma *dw = platform_get_drvdata(pdev);
1552
1553 dw_dma_off(platform_get_drvdata(pdev));
Viresh Kumar30755282012-04-17 17:10:07 +05301554 clk_disable_unprepare(dw->clk);
Viresh Kumar61e183f2011-11-17 16:01:29 +05301555
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001556 return 0;
1557}
1558
Magnus Damm4a256b52009-07-08 13:22:18 +02001559static int dw_resume_noirq(struct device *dev)
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001560{
Magnus Damm4a256b52009-07-08 13:22:18 +02001561 struct platform_device *pdev = to_platform_device(dev);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001562 struct dw_dma *dw = platform_get_drvdata(pdev);
1563
Viresh Kumar30755282012-04-17 17:10:07 +05301564 clk_prepare_enable(dw->clk);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001565 dma_writel(dw, CFG, DW_CFG_DMA_EN);
1566 return 0;
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001567}
1568
Alexey Dobriyan47145212009-12-14 18:00:08 -08001569static const struct dev_pm_ops dw_dev_pm_ops = {
Magnus Damm4a256b52009-07-08 13:22:18 +02001570 .suspend_noirq = dw_suspend_noirq,
1571 .resume_noirq = dw_resume_noirq,
Rajeev KUMAR7414a1b2012-02-01 16:12:17 +05301572 .freeze_noirq = dw_suspend_noirq,
1573 .thaw_noirq = dw_resume_noirq,
1574 .restore_noirq = dw_resume_noirq,
1575 .poweroff_noirq = dw_suspend_noirq,
Magnus Damm4a256b52009-07-08 13:22:18 +02001576};
1577
Viresh Kumard3f797d2012-04-20 20:15:34 +05301578#ifdef CONFIG_OF
1579static const struct of_device_id dw_dma_id_table[] = {
1580 { .compatible = "snps,dma-spear1340" },
1581 {}
1582};
1583MODULE_DEVICE_TABLE(of, dw_dma_id_table);
1584#endif
1585
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001586static struct platform_driver dw_driver = {
Andy Shevchenko0272e932012-06-19 13:34:09 +03001587 .remove = __devexit_p(dw_remove),
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001588 .shutdown = dw_shutdown,
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001589 .driver = {
1590 .name = "dw_dmac",
Magnus Damm4a256b52009-07-08 13:22:18 +02001591 .pm = &dw_dev_pm_ops,
Viresh Kumard3f797d2012-04-20 20:15:34 +05301592 .of_match_table = of_match_ptr(dw_dma_id_table),
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001593 },
1594};
1595
1596static int __init dw_init(void)
1597{
1598 return platform_driver_probe(&dw_driver, dw_probe);
1599}
Viresh Kumarcb689a72011-03-03 15:47:15 +05301600subsys_initcall(dw_init);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001601
1602static void __exit dw_exit(void)
1603{
1604 platform_driver_unregister(&dw_driver);
1605}
1606module_exit(dw_exit);
1607
1608MODULE_LICENSE("GPL v2");
1609MODULE_DESCRIPTION("Synopsys DesignWare DMA Controller driver");
Jean Delvaree05503e2011-05-18 16:49:24 +02001610MODULE_AUTHOR("Haavard Skinnemoen (Atmel)");
Viresh Kumaraecb7b62011-05-24 14:04:09 +05301611MODULE_AUTHOR("Viresh Kumar <viresh.kumar@st.com>");