| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1 | /* | 
| Uwe Kleine-König | f890cef | 2015-02-24 11:17:08 +0100 | [diff] [blame^] | 2 | * Driver for Motorola/Freescale IMX serial ports | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 3 | * | 
| Uwe Kleine-König | f890cef | 2015-02-24 11:17:08 +0100 | [diff] [blame^] | 4 | * Based on drivers/char/serial.c, by Linus Torvalds, Theodore Ts'o. | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 5 | * | 
| Uwe Kleine-König | f890cef | 2015-02-24 11:17:08 +0100 | [diff] [blame^] | 6 | * Author: Sascha Hauer <sascha@saschahauer.de> | 
|  | 7 | * Copyright (C) 2004 Pengutronix | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 8 | * | 
| Uwe Kleine-König | f890cef | 2015-02-24 11:17:08 +0100 | [diff] [blame^] | 9 | * Author: Fabian Godehardt (added IrDA support for iMX) | 
|  | 10 | * Copyright (C) 2009 emlix GmbH | 
| Fabian Godehardt | b6e4913 | 2009-06-11 14:53:18 +0100 | [diff] [blame] | 11 | * | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 12 | * This program is free software; you can redistribute it and/or modify | 
|  | 13 | * it under the terms of the GNU General Public License as published by | 
|  | 14 | * the Free Software Foundation; either version 2 of the License, or | 
|  | 15 | * (at your option) any later version. | 
|  | 16 | * | 
|  | 17 | * This program is distributed in the hope that it will be useful, | 
|  | 18 | * but WITHOUT ANY WARRANTY; without even the implied warranty of | 
|  | 19 | * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.  See the | 
|  | 20 | * GNU General Public License for more details. | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 21 | */ | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 22 |  | 
|  | 23 | #if defined(CONFIG_SERIAL_IMX_CONSOLE) && defined(CONFIG_MAGIC_SYSRQ) | 
|  | 24 | #define SUPPORT_SYSRQ | 
|  | 25 | #endif | 
|  | 26 |  | 
|  | 27 | #include <linux/module.h> | 
|  | 28 | #include <linux/ioport.h> | 
|  | 29 | #include <linux/init.h> | 
|  | 30 | #include <linux/console.h> | 
|  | 31 | #include <linux/sysrq.h> | 
| Russell King | d052d1b | 2005-10-29 19:07:23 +0100 | [diff] [blame] | 32 | #include <linux/platform_device.h> | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 33 | #include <linux/tty.h> | 
|  | 34 | #include <linux/tty_flip.h> | 
|  | 35 | #include <linux/serial_core.h> | 
|  | 36 | #include <linux/serial.h> | 
| Sascha Hauer | 38a41fd | 2008-07-05 10:02:46 +0200 | [diff] [blame] | 37 | #include <linux/clk.h> | 
| Fabian Godehardt | b6e4913 | 2009-06-11 14:53:18 +0100 | [diff] [blame] | 38 | #include <linux/delay.h> | 
| Oskar Schirmer | 534fca0 | 2009-06-11 14:52:23 +0100 | [diff] [blame] | 39 | #include <linux/rational.h> | 
| Tejun Heo | 5a0e3ad | 2010-03-24 17:04:11 +0900 | [diff] [blame] | 40 | #include <linux/slab.h> | 
| Shawn Guo | 22698aa | 2011-06-25 02:04:34 +0800 | [diff] [blame] | 41 | #include <linux/of.h> | 
|  | 42 | #include <linux/of_device.h> | 
| Sachin Kamat | e32a9f8 | 2013-01-07 10:25:03 +0530 | [diff] [blame] | 43 | #include <linux/io.h> | 
| Huang Shijie | b4cdc8f | 2013-07-08 17:14:18 +0800 | [diff] [blame] | 44 | #include <linux/dma-mapping.h> | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 45 |  | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 46 | #include <asm/irq.h> | 
| Arnd Bergmann | 82906b1 | 2012-08-24 15:14:29 +0200 | [diff] [blame] | 47 | #include <linux/platform_data/serial-imx.h> | 
| Huang Shijie | b4cdc8f | 2013-07-08 17:14:18 +0800 | [diff] [blame] | 48 | #include <linux/platform_data/dma-imx.h> | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 49 |  | 
| Sascha Hauer | ff4bfb2 | 2007-04-26 08:26:13 +0100 | [diff] [blame] | 50 | /* Register definitions */ | 
|  | 51 | #define URXD0 0x0  /* Receiver Register */ | 
|  | 52 | #define URTX0 0x40 /* Transmitter Register */ | 
|  | 53 | #define UCR1  0x80 /* Control Register 1 */ | 
|  | 54 | #define UCR2  0x84 /* Control Register 2 */ | 
|  | 55 | #define UCR3  0x88 /* Control Register 3 */ | 
|  | 56 | #define UCR4  0x8c /* Control Register 4 */ | 
|  | 57 | #define UFCR  0x90 /* FIFO Control Register */ | 
|  | 58 | #define USR1  0x94 /* Status Register 1 */ | 
|  | 59 | #define USR2  0x98 /* Status Register 2 */ | 
|  | 60 | #define UESC  0x9c /* Escape Character Register */ | 
|  | 61 | #define UTIM  0xa0 /* Escape Timer Register */ | 
|  | 62 | #define UBIR  0xa4 /* BRM Incremental Register */ | 
|  | 63 | #define UBMR  0xa8 /* BRM Modulator Register */ | 
|  | 64 | #define UBRC  0xac /* Baud Rate Count Register */ | 
| Shawn Guo | fe6b540 | 2011-06-25 02:04:33 +0800 | [diff] [blame] | 65 | #define IMX21_ONEMS 0xb0 /* One Millisecond register */ | 
|  | 66 | #define IMX1_UTS 0xd0 /* UART Test Register on i.mx1 */ | 
|  | 67 | #define IMX21_UTS 0xb4 /* UART Test Register on all other i.mx*/ | 
| Sascha Hauer | ff4bfb2 | 2007-04-26 08:26:13 +0100 | [diff] [blame] | 68 |  | 
|  | 69 | /* UART Control Register Bit Fields.*/ | 
| Jiada Wang | 55d8693 | 2014-12-09 18:11:22 +0900 | [diff] [blame] | 70 | #define URXD_DUMMY_READ (1<<16) | 
| Sachin Kamat | 82313e6 | 2013-01-07 10:25:02 +0530 | [diff] [blame] | 71 | #define URXD_CHARRDY	(1<<15) | 
|  | 72 | #define URXD_ERR	(1<<14) | 
|  | 73 | #define URXD_OVRRUN	(1<<13) | 
|  | 74 | #define URXD_FRMERR	(1<<12) | 
|  | 75 | #define URXD_BRK	(1<<11) | 
|  | 76 | #define URXD_PRERR	(1<<10) | 
| Dirk Behme | 26c4741 | 2014-09-03 12:33:53 +0100 | [diff] [blame] | 77 | #define URXD_RX_DATA	(0xFF<<0) | 
| Sachin Kamat | 82313e6 | 2013-01-07 10:25:02 +0530 | [diff] [blame] | 78 | #define UCR1_ADEN	(1<<15) /* Auto detect interrupt */ | 
|  | 79 | #define UCR1_ADBR	(1<<14) /* Auto detect baud rate */ | 
|  | 80 | #define UCR1_TRDYEN	(1<<13) /* Transmitter ready interrupt enable */ | 
|  | 81 | #define UCR1_IDEN	(1<<12) /* Idle condition interrupt */ | 
| Huang Shijie | b4cdc8f | 2013-07-08 17:14:18 +0800 | [diff] [blame] | 82 | #define UCR1_ICD_REG(x) (((x) & 3) << 10) /* idle condition detect */ | 
| Sachin Kamat | 82313e6 | 2013-01-07 10:25:02 +0530 | [diff] [blame] | 83 | #define UCR1_RRDYEN	(1<<9)	/* Recv ready interrupt enable */ | 
|  | 84 | #define UCR1_RDMAEN	(1<<8)	/* Recv ready DMA enable */ | 
|  | 85 | #define UCR1_IREN	(1<<7)	/* Infrared interface enable */ | 
|  | 86 | #define UCR1_TXMPTYEN	(1<<6)	/* Transimitter empty interrupt enable */ | 
|  | 87 | #define UCR1_RTSDEN	(1<<5)	/* RTS delta interrupt enable */ | 
|  | 88 | #define UCR1_SNDBRK	(1<<4)	/* Send break */ | 
|  | 89 | #define UCR1_TDMAEN	(1<<3)	/* Transmitter ready DMA enable */ | 
|  | 90 | #define IMX1_UCR1_UARTCLKEN (1<<2) /* UART clock enabled, i.mx1 only */ | 
| Huang Shijie | b4cdc8f | 2013-07-08 17:14:18 +0800 | [diff] [blame] | 91 | #define UCR1_ATDMAEN    (1<<2)  /* Aging DMA Timer Enable */ | 
| Sachin Kamat | 82313e6 | 2013-01-07 10:25:02 +0530 | [diff] [blame] | 92 | #define UCR1_DOZE	(1<<1)	/* Doze */ | 
|  | 93 | #define UCR1_UARTEN	(1<<0)	/* UART enabled */ | 
|  | 94 | #define UCR2_ESCI	(1<<15)	/* Escape seq interrupt enable */ | 
|  | 95 | #define UCR2_IRTS	(1<<14)	/* Ignore RTS pin */ | 
|  | 96 | #define UCR2_CTSC	(1<<13)	/* CTS pin control */ | 
|  | 97 | #define UCR2_CTS	(1<<12)	/* Clear to send */ | 
|  | 98 | #define UCR2_ESCEN	(1<<11)	/* Escape enable */ | 
|  | 99 | #define UCR2_PREN	(1<<8)	/* Parity enable */ | 
|  | 100 | #define UCR2_PROE	(1<<7)	/* Parity odd/even */ | 
|  | 101 | #define UCR2_STPB	(1<<6)	/* Stop */ | 
|  | 102 | #define UCR2_WS		(1<<5)	/* Word size */ | 
|  | 103 | #define UCR2_RTSEN	(1<<4)	/* Request to send interrupt enable */ | 
|  | 104 | #define UCR2_ATEN	(1<<3)	/* Aging Timer Enable */ | 
|  | 105 | #define UCR2_TXEN	(1<<2)	/* Transmitter enabled */ | 
|  | 106 | #define UCR2_RXEN	(1<<1)	/* Receiver enabled */ | 
|  | 107 | #define UCR2_SRST	(1<<0)	/* SW reset */ | 
|  | 108 | #define UCR3_DTREN	(1<<13) /* DTR interrupt enable */ | 
|  | 109 | #define UCR3_PARERREN	(1<<12) /* Parity enable */ | 
|  | 110 | #define UCR3_FRAERREN	(1<<11) /* Frame error interrupt enable */ | 
|  | 111 | #define UCR3_DSR	(1<<10) /* Data set ready */ | 
|  | 112 | #define UCR3_DCD	(1<<9)	/* Data carrier detect */ | 
|  | 113 | #define UCR3_RI		(1<<8)	/* Ring indicator */ | 
| Fabio Estevam | b38cb7d | 2014-05-14 15:55:03 -0300 | [diff] [blame] | 114 | #define UCR3_ADNIMP	(1<<7)	/* Autobaud Detection Not Improved */ | 
| Sachin Kamat | 82313e6 | 2013-01-07 10:25:02 +0530 | [diff] [blame] | 115 | #define UCR3_RXDSEN	(1<<6)	/* Receive status interrupt enable */ | 
|  | 116 | #define UCR3_AIRINTEN	(1<<5)	/* Async IR wake interrupt enable */ | 
|  | 117 | #define UCR3_AWAKEN	(1<<4)	/* Async wake interrupt enable */ | 
|  | 118 | #define IMX21_UCR3_RXDMUXSEL	(1<<2)	/* RXD Muxed Input Select */ | 
|  | 119 | #define UCR3_INVT	(1<<1)	/* Inverted Infrared transmission */ | 
|  | 120 | #define UCR3_BPEN	(1<<0)	/* Preset registers enable */ | 
|  | 121 | #define UCR4_CTSTL_SHF	10	/* CTS trigger level shift */ | 
|  | 122 | #define UCR4_CTSTL_MASK	0x3F	/* CTS trigger is 6 bits wide */ | 
|  | 123 | #define UCR4_INVR	(1<<9)	/* Inverted infrared reception */ | 
|  | 124 | #define UCR4_ENIRI	(1<<8)	/* Serial infrared interrupt enable */ | 
|  | 125 | #define UCR4_WKEN	(1<<7)	/* Wake interrupt enable */ | 
|  | 126 | #define UCR4_REF16	(1<<6)	/* Ref freq 16 MHz */ | 
| Huang Shijie | b4cdc8f | 2013-07-08 17:14:18 +0800 | [diff] [blame] | 127 | #define UCR4_IDDMAEN    (1<<6)  /* DMA IDLE Condition Detected */ | 
| Sachin Kamat | 82313e6 | 2013-01-07 10:25:02 +0530 | [diff] [blame] | 128 | #define UCR4_IRSC	(1<<5)	/* IR special case */ | 
|  | 129 | #define UCR4_TCEN	(1<<3)	/* Transmit complete interrupt enable */ | 
|  | 130 | #define UCR4_BKEN	(1<<2)	/* Break condition interrupt enable */ | 
|  | 131 | #define UCR4_OREN	(1<<1)	/* Receiver overrun interrupt enable */ | 
|  | 132 | #define UCR4_DREN	(1<<0)	/* Recv data ready interrupt enable */ | 
|  | 133 | #define UFCR_RXTL_SHF	0	/* Receiver trigger level shift */ | 
|  | 134 | #define UFCR_DCEDTE	(1<<6)	/* DCE/DTE mode select */ | 
|  | 135 | #define UFCR_RFDIV	(7<<7)	/* Reference freq divider mask */ | 
|  | 136 | #define UFCR_RFDIV_REG(x)	(((x) < 7 ? 6 - (x) : 6) << 7) | 
|  | 137 | #define UFCR_TXTL_SHF	10	/* Transmitter trigger level shift */ | 
|  | 138 | #define USR1_PARITYERR	(1<<15) /* Parity error interrupt flag */ | 
|  | 139 | #define USR1_RTSS	(1<<14) /* RTS pin status */ | 
|  | 140 | #define USR1_TRDY	(1<<13) /* Transmitter ready interrupt/dma flag */ | 
|  | 141 | #define USR1_RTSD	(1<<12) /* RTS delta */ | 
|  | 142 | #define USR1_ESCF	(1<<11) /* Escape seq interrupt flag */ | 
|  | 143 | #define USR1_FRAMERR	(1<<10) /* Frame error interrupt flag */ | 
|  | 144 | #define USR1_RRDY	(1<<9)	 /* Receiver ready interrupt/dma flag */ | 
|  | 145 | #define USR1_TIMEOUT	(1<<7)	 /* Receive timeout interrupt status */ | 
|  | 146 | #define USR1_RXDS	 (1<<6)	 /* Receiver idle interrupt flag */ | 
|  | 147 | #define USR1_AIRINT	 (1<<5)	 /* Async IR wake interrupt flag */ | 
|  | 148 | #define USR1_AWAKE	 (1<<4)	 /* Aysnc wake interrupt flag */ | 
|  | 149 | #define USR2_ADET	 (1<<15) /* Auto baud rate detect complete */ | 
|  | 150 | #define USR2_TXFE	 (1<<14) /* Transmit buffer FIFO empty */ | 
|  | 151 | #define USR2_DTRF	 (1<<13) /* DTR edge interrupt flag */ | 
|  | 152 | #define USR2_IDLE	 (1<<12) /* Idle condition */ | 
|  | 153 | #define USR2_IRINT	 (1<<8)	 /* Serial infrared interrupt flag */ | 
|  | 154 | #define USR2_WAKE	 (1<<7)	 /* Wake */ | 
|  | 155 | #define USR2_RTSF	 (1<<4)	 /* RTS edge interrupt flag */ | 
|  | 156 | #define USR2_TXDC	 (1<<3)	 /* Transmitter complete */ | 
|  | 157 | #define USR2_BRCD	 (1<<2)	 /* Break condition */ | 
|  | 158 | #define USR2_ORE	(1<<1)	 /* Overrun error */ | 
|  | 159 | #define USR2_RDR	(1<<0)	 /* Recv data ready */ | 
|  | 160 | #define UTS_FRCPERR	(1<<13) /* Force parity error */ | 
|  | 161 | #define UTS_LOOP	(1<<12)	 /* Loop tx and rx */ | 
|  | 162 | #define UTS_TXEMPTY	 (1<<6)	 /* TxFIFO empty */ | 
|  | 163 | #define UTS_RXEMPTY	 (1<<5)	 /* RxFIFO empty */ | 
|  | 164 | #define UTS_TXFULL	 (1<<4)	 /* TxFIFO full */ | 
|  | 165 | #define UTS_RXFULL	 (1<<3)	 /* RxFIFO full */ | 
|  | 166 | #define UTS_SOFTRST	 (1<<0)	 /* Software reset */ | 
| Sascha Hauer | ff4bfb2 | 2007-04-26 08:26:13 +0100 | [diff] [blame] | 167 |  | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 168 | /* We've been assigned a range on the "Low-density serial ports" major */ | 
| Sachin Kamat | 82313e6 | 2013-01-07 10:25:02 +0530 | [diff] [blame] | 169 | #define SERIAL_IMX_MAJOR	207 | 
|  | 170 | #define MINOR_START		16 | 
| Sascha Hauer | e3d13ff | 2008-07-05 10:02:48 +0200 | [diff] [blame] | 171 | #define DEV_NAME		"ttymxc" | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 172 |  | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 173 | /* | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 174 | * This determines how often we check the modem status signals | 
|  | 175 | * for any change.  They generally aren't connected to an IRQ | 
|  | 176 | * so we have to poll them.  We also check immediately before | 
|  | 177 | * filling the TX fifo incase CTS has been dropped. | 
|  | 178 | */ | 
|  | 179 | #define MCTRL_TIMEOUT	(250*HZ/1000) | 
|  | 180 |  | 
|  | 181 | #define DRIVER_NAME "IMX-uart" | 
|  | 182 |  | 
| Sascha Hauer | dbff4e9 | 2008-07-05 10:02:45 +0200 | [diff] [blame] | 183 | #define UART_NR 8 | 
|  | 184 |  | 
| Shawn Guo | fe6b540 | 2011-06-25 02:04:33 +0800 | [diff] [blame] | 185 | /* i.mx21 type uart runs on all i.mx except i.mx1 */ | 
|  | 186 | enum imx_uart_type { | 
|  | 187 | IMX1_UART, | 
|  | 188 | IMX21_UART, | 
| Huang Shijie | a496e62 | 2013-07-08 17:14:17 +0800 | [diff] [blame] | 189 | IMX6Q_UART, | 
| Shawn Guo | fe6b540 | 2011-06-25 02:04:33 +0800 | [diff] [blame] | 190 | }; | 
|  | 191 |  | 
|  | 192 | /* device type dependent stuff */ | 
|  | 193 | struct imx_uart_data { | 
|  | 194 | unsigned uts_reg; | 
|  | 195 | enum imx_uart_type devtype; | 
|  | 196 | }; | 
|  | 197 |  | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 198 | struct imx_port { | 
|  | 199 | struct uart_port	port; | 
|  | 200 | struct timer_list	timer; | 
|  | 201 | unsigned int		old_status; | 
| Daniel Glöckner | 26bbb3f | 2009-06-11 14:36:29 +0100 | [diff] [blame] | 202 | unsigned int		have_rtscts:1; | 
| Huang Shijie | 20ff2fe | 2013-05-30 14:07:12 +0800 | [diff] [blame] | 203 | unsigned int		dte_mode:1; | 
| Fabian Godehardt | b6e4913 | 2009-06-11 14:53:18 +0100 | [diff] [blame] | 204 | unsigned int		use_irda:1; | 
|  | 205 | unsigned int		irda_inv_rx:1; | 
|  | 206 | unsigned int		irda_inv_tx:1; | 
|  | 207 | unsigned short		trcv_delay; /* transceiver delay */ | 
| Sascha Hauer | 3a9465f | 2012-03-07 09:31:43 +0100 | [diff] [blame] | 208 | struct clk		*clk_ipg; | 
|  | 209 | struct clk		*clk_per; | 
| Uwe Kleine-König | 7d0b066 | 2012-05-21 21:57:39 +0200 | [diff] [blame] | 210 | const struct imx_uart_data *devdata; | 
| Huang Shijie | b4cdc8f | 2013-07-08 17:14:18 +0800 | [diff] [blame] | 211 |  | 
|  | 212 | /* DMA fields */ | 
|  | 213 | unsigned int		dma_is_inited:1; | 
|  | 214 | unsigned int		dma_is_enabled:1; | 
|  | 215 | unsigned int		dma_is_rxing:1; | 
|  | 216 | unsigned int		dma_is_txing:1; | 
|  | 217 | struct dma_chan		*dma_chan_rx, *dma_chan_tx; | 
|  | 218 | struct scatterlist	rx_sgl, tx_sgl[2]; | 
|  | 219 | void			*rx_buf; | 
| Huang Shijie | 7cb92fd | 2013-10-15 15:23:40 +0800 | [diff] [blame] | 220 | unsigned int		tx_bytes; | 
| Huang Shijie | b4cdc8f | 2013-07-08 17:14:18 +0800 | [diff] [blame] | 221 | unsigned int		dma_tx_nents; | 
| Greg Kroah-Hartman | 9ce4f8f | 2014-05-29 19:30:54 -0700 | [diff] [blame] | 222 | wait_queue_head_t	dma_wait; | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 223 | }; | 
|  | 224 |  | 
| Dirk Behme | 0ad5a81 | 2011-12-22 09:57:52 +0100 | [diff] [blame] | 225 | struct imx_port_ucrs { | 
|  | 226 | unsigned int	ucr1; | 
|  | 227 | unsigned int	ucr2; | 
|  | 228 | unsigned int	ucr3; | 
|  | 229 | }; | 
|  | 230 |  | 
| Fabian Godehardt | b6e4913 | 2009-06-11 14:53:18 +0100 | [diff] [blame] | 231 | #ifdef CONFIG_IRDA | 
|  | 232 | #define USE_IRDA(sport)	((sport)->use_irda) | 
|  | 233 | #else | 
|  | 234 | #define USE_IRDA(sport)	(0) | 
|  | 235 | #endif | 
|  | 236 |  | 
| Shawn Guo | fe6b540 | 2011-06-25 02:04:33 +0800 | [diff] [blame] | 237 | static struct imx_uart_data imx_uart_devdata[] = { | 
|  | 238 | [IMX1_UART] = { | 
|  | 239 | .uts_reg = IMX1_UTS, | 
|  | 240 | .devtype = IMX1_UART, | 
|  | 241 | }, | 
|  | 242 | [IMX21_UART] = { | 
|  | 243 | .uts_reg = IMX21_UTS, | 
|  | 244 | .devtype = IMX21_UART, | 
|  | 245 | }, | 
| Huang Shijie | a496e62 | 2013-07-08 17:14:17 +0800 | [diff] [blame] | 246 | [IMX6Q_UART] = { | 
|  | 247 | .uts_reg = IMX21_UTS, | 
|  | 248 | .devtype = IMX6Q_UART, | 
|  | 249 | }, | 
| Shawn Guo | fe6b540 | 2011-06-25 02:04:33 +0800 | [diff] [blame] | 250 | }; | 
|  | 251 |  | 
|  | 252 | static struct platform_device_id imx_uart_devtype[] = { | 
|  | 253 | { | 
|  | 254 | .name = "imx1-uart", | 
|  | 255 | .driver_data = (kernel_ulong_t) &imx_uart_devdata[IMX1_UART], | 
|  | 256 | }, { | 
|  | 257 | .name = "imx21-uart", | 
|  | 258 | .driver_data = (kernel_ulong_t) &imx_uart_devdata[IMX21_UART], | 
|  | 259 | }, { | 
| Huang Shijie | a496e62 | 2013-07-08 17:14:17 +0800 | [diff] [blame] | 260 | .name = "imx6q-uart", | 
|  | 261 | .driver_data = (kernel_ulong_t) &imx_uart_devdata[IMX6Q_UART], | 
|  | 262 | }, { | 
| Shawn Guo | fe6b540 | 2011-06-25 02:04:33 +0800 | [diff] [blame] | 263 | /* sentinel */ | 
|  | 264 | } | 
|  | 265 | }; | 
|  | 266 | MODULE_DEVICE_TABLE(platform, imx_uart_devtype); | 
|  | 267 |  | 
| Sanjeev Sharma | ad3d4fd | 2015-02-03 16:16:06 +0530 | [diff] [blame] | 268 | static const struct of_device_id imx_uart_dt_ids[] = { | 
| Huang Shijie | a496e62 | 2013-07-08 17:14:17 +0800 | [diff] [blame] | 269 | { .compatible = "fsl,imx6q-uart", .data = &imx_uart_devdata[IMX6Q_UART], }, | 
| Shawn Guo | 22698aa | 2011-06-25 02:04:34 +0800 | [diff] [blame] | 270 | { .compatible = "fsl,imx1-uart", .data = &imx_uart_devdata[IMX1_UART], }, | 
|  | 271 | { .compatible = "fsl,imx21-uart", .data = &imx_uart_devdata[IMX21_UART], }, | 
|  | 272 | { /* sentinel */ } | 
|  | 273 | }; | 
|  | 274 | MODULE_DEVICE_TABLE(of, imx_uart_dt_ids); | 
|  | 275 |  | 
| Shawn Guo | fe6b540 | 2011-06-25 02:04:33 +0800 | [diff] [blame] | 276 | static inline unsigned uts_reg(struct imx_port *sport) | 
|  | 277 | { | 
|  | 278 | return sport->devdata->uts_reg; | 
|  | 279 | } | 
|  | 280 |  | 
|  | 281 | static inline int is_imx1_uart(struct imx_port *sport) | 
|  | 282 | { | 
|  | 283 | return sport->devdata->devtype == IMX1_UART; | 
|  | 284 | } | 
|  | 285 |  | 
|  | 286 | static inline int is_imx21_uart(struct imx_port *sport) | 
|  | 287 | { | 
|  | 288 | return sport->devdata->devtype == IMX21_UART; | 
|  | 289 | } | 
|  | 290 |  | 
| Huang Shijie | a496e62 | 2013-07-08 17:14:17 +0800 | [diff] [blame] | 291 | static inline int is_imx6q_uart(struct imx_port *sport) | 
|  | 292 | { | 
|  | 293 | return sport->devdata->devtype == IMX6Q_UART; | 
|  | 294 | } | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 295 | /* | 
| fabio.estevam@freescale.com | 44a7541 | 2013-02-06 19:00:02 -0200 | [diff] [blame] | 296 | * Save and restore functions for UCR1, UCR2 and UCR3 registers | 
|  | 297 | */ | 
| Fabio Estevam | 93d94b3 | 2014-11-12 15:55:07 -0200 | [diff] [blame] | 298 | #if defined(CONFIG_SERIAL_IMX_CONSOLE) | 
| fabio.estevam@freescale.com | 44a7541 | 2013-02-06 19:00:02 -0200 | [diff] [blame] | 299 | static void imx_port_ucrs_save(struct uart_port *port, | 
|  | 300 | struct imx_port_ucrs *ucr) | 
|  | 301 | { | 
|  | 302 | /* save control registers */ | 
|  | 303 | ucr->ucr1 = readl(port->membase + UCR1); | 
|  | 304 | ucr->ucr2 = readl(port->membase + UCR2); | 
|  | 305 | ucr->ucr3 = readl(port->membase + UCR3); | 
|  | 306 | } | 
|  | 307 |  | 
|  | 308 | static void imx_port_ucrs_restore(struct uart_port *port, | 
|  | 309 | struct imx_port_ucrs *ucr) | 
|  | 310 | { | 
|  | 311 | /* restore control registers */ | 
|  | 312 | writel(ucr->ucr1, port->membase + UCR1); | 
|  | 313 | writel(ucr->ucr2, port->membase + UCR2); | 
|  | 314 | writel(ucr->ucr3, port->membase + UCR3); | 
|  | 315 | } | 
| Fabio Estevam | e8bfa76 | 2013-06-05 00:58:46 -0300 | [diff] [blame] | 316 | #endif | 
| fabio.estevam@freescale.com | 44a7541 | 2013-02-06 19:00:02 -0200 | [diff] [blame] | 317 |  | 
|  | 318 | /* | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 319 | * Handle any change of modem status signal since we were last called. | 
|  | 320 | */ | 
|  | 321 | static void imx_mctrl_check(struct imx_port *sport) | 
|  | 322 | { | 
|  | 323 | unsigned int status, changed; | 
|  | 324 |  | 
|  | 325 | status = sport->port.ops->get_mctrl(&sport->port); | 
|  | 326 | changed = status ^ sport->old_status; | 
|  | 327 |  | 
|  | 328 | if (changed == 0) | 
|  | 329 | return; | 
|  | 330 |  | 
|  | 331 | sport->old_status = status; | 
|  | 332 |  | 
|  | 333 | if (changed & TIOCM_RI) | 
|  | 334 | sport->port.icount.rng++; | 
|  | 335 | if (changed & TIOCM_DSR) | 
|  | 336 | sport->port.icount.dsr++; | 
|  | 337 | if (changed & TIOCM_CAR) | 
|  | 338 | uart_handle_dcd_change(&sport->port, status & TIOCM_CAR); | 
|  | 339 | if (changed & TIOCM_CTS) | 
|  | 340 | uart_handle_cts_change(&sport->port, status & TIOCM_CTS); | 
|  | 341 |  | 
| Alan Cox | bdc04e3 | 2009-09-19 13:13:31 -0700 | [diff] [blame] | 342 | wake_up_interruptible(&sport->port.state->port.delta_msr_wait); | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 343 | } | 
|  | 344 |  | 
|  | 345 | /* | 
|  | 346 | * This is our per-port timeout handler, for checking the | 
|  | 347 | * modem status signals. | 
|  | 348 | */ | 
|  | 349 | static void imx_timeout(unsigned long data) | 
|  | 350 | { | 
|  | 351 | struct imx_port *sport = (struct imx_port *)data; | 
|  | 352 | unsigned long flags; | 
|  | 353 |  | 
| Alan Cox | ebd2c8f | 2009-09-19 13:13:28 -0700 | [diff] [blame] | 354 | if (sport->port.state) { | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 355 | spin_lock_irqsave(&sport->port.lock, flags); | 
|  | 356 | imx_mctrl_check(sport); | 
|  | 357 | spin_unlock_irqrestore(&sport->port.lock, flags); | 
|  | 358 |  | 
|  | 359 | mod_timer(&sport->timer, jiffies + MCTRL_TIMEOUT); | 
|  | 360 | } | 
|  | 361 | } | 
|  | 362 |  | 
|  | 363 | /* | 
|  | 364 | * interrupts disabled on entry | 
|  | 365 | */ | 
| Russell King | b129a8c | 2005-08-31 10:12:14 +0100 | [diff] [blame] | 366 | static void imx_stop_tx(struct uart_port *port) | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 367 | { | 
|  | 368 | struct imx_port *sport = (struct imx_port *)port; | 
| Sascha Hauer | ff4bfb2 | 2007-04-26 08:26:13 +0100 | [diff] [blame] | 369 | unsigned long temp; | 
|  | 370 |  | 
| Fabian Godehardt | b6e4913 | 2009-06-11 14:53:18 +0100 | [diff] [blame] | 371 | if (USE_IRDA(sport)) { | 
|  | 372 | /* half duplex - wait for end of transmission */ | 
|  | 373 | int n = 256; | 
|  | 374 | while ((--n > 0) && | 
|  | 375 | !(readl(sport->port.membase + USR2) & USR2_TXDC)) { | 
|  | 376 | udelay(5); | 
|  | 377 | barrier(); | 
|  | 378 | } | 
|  | 379 | /* | 
|  | 380 | * irda transceiver - wait a bit more to avoid | 
|  | 381 | * cutoff, hardware dependent | 
|  | 382 | */ | 
|  | 383 | udelay(sport->trcv_delay); | 
|  | 384 |  | 
|  | 385 | /* | 
|  | 386 | * half duplex - reactivate receive mode, | 
|  | 387 | * flush receive pipe echo crap | 
|  | 388 | */ | 
|  | 389 | if (readl(sport->port.membase + USR2) & USR2_TXDC) { | 
|  | 390 | temp = readl(sport->port.membase + UCR1); | 
|  | 391 | temp &= ~(UCR1_TXMPTYEN | UCR1_TRDYEN); | 
|  | 392 | writel(temp, sport->port.membase + UCR1); | 
|  | 393 |  | 
|  | 394 | temp = readl(sport->port.membase + UCR4); | 
|  | 395 | temp &= ~(UCR4_TCEN); | 
|  | 396 | writel(temp, sport->port.membase + UCR4); | 
|  | 397 |  | 
|  | 398 | while (readl(sport->port.membase + URXD0) & | 
|  | 399 | URXD_CHARRDY) | 
|  | 400 | barrier(); | 
|  | 401 |  | 
|  | 402 | temp = readl(sport->port.membase + UCR1); | 
|  | 403 | temp |= UCR1_RRDYEN; | 
|  | 404 | writel(temp, sport->port.membase + UCR1); | 
|  | 405 |  | 
|  | 406 | temp = readl(sport->port.membase + UCR4); | 
|  | 407 | temp |= UCR4_DREN; | 
|  | 408 | writel(temp, sport->port.membase + UCR4); | 
|  | 409 | } | 
|  | 410 | return; | 
|  | 411 | } | 
|  | 412 |  | 
| Greg Kroah-Hartman | 9ce4f8f | 2014-05-29 19:30:54 -0700 | [diff] [blame] | 413 | /* | 
|  | 414 | * We are maybe in the SMP context, so if the DMA TX thread is running | 
|  | 415 | * on other cpu, we have to wait for it to finish. | 
|  | 416 | */ | 
|  | 417 | if (sport->dma_is_enabled && sport->dma_is_txing) | 
|  | 418 | return; | 
| Huang Shijie | b4cdc8f | 2013-07-08 17:14:18 +0800 | [diff] [blame] | 419 |  | 
| Sascha Hauer | ff4bfb2 | 2007-04-26 08:26:13 +0100 | [diff] [blame] | 420 | temp = readl(sport->port.membase + UCR1); | 
|  | 421 | writel(temp & ~UCR1_TXMPTYEN, sport->port.membase + UCR1); | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 422 | } | 
|  | 423 |  | 
|  | 424 | /* | 
|  | 425 | * interrupts disabled on entry | 
|  | 426 | */ | 
|  | 427 | static void imx_stop_rx(struct uart_port *port) | 
|  | 428 | { | 
|  | 429 | struct imx_port *sport = (struct imx_port *)port; | 
| Sascha Hauer | ff4bfb2 | 2007-04-26 08:26:13 +0100 | [diff] [blame] | 430 | unsigned long temp; | 
|  | 431 |  | 
| Huang Shijie | 45564a6 | 2014-09-19 15:33:12 +0800 | [diff] [blame] | 432 | if (sport->dma_is_enabled && sport->dma_is_rxing) { | 
|  | 433 | if (sport->port.suspended) { | 
|  | 434 | dmaengine_terminate_all(sport->dma_chan_rx); | 
|  | 435 | sport->dma_is_rxing = 0; | 
|  | 436 | } else { | 
|  | 437 | return; | 
|  | 438 | } | 
|  | 439 | } | 
| Huang Shijie | b4cdc8f | 2013-07-08 17:14:18 +0800 | [diff] [blame] | 440 |  | 
| Sascha Hauer | ff4bfb2 | 2007-04-26 08:26:13 +0100 | [diff] [blame] | 441 | temp = readl(sport->port.membase + UCR2); | 
| Sachin Kamat | 82313e6 | 2013-01-07 10:25:02 +0530 | [diff] [blame] | 442 | writel(temp & ~UCR2_RXEN, sport->port.membase + UCR2); | 
| Huang Shijie | 8587839 | 2014-05-23 12:32:54 +0800 | [diff] [blame] | 443 |  | 
|  | 444 | /* disable the `Receiver Ready Interrrupt` */ | 
|  | 445 | temp = readl(sport->port.membase + UCR1); | 
|  | 446 | writel(temp & ~UCR1_RRDYEN, sport->port.membase + UCR1); | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 447 | } | 
|  | 448 |  | 
|  | 449 | /* | 
|  | 450 | * Set the modem control timer to fire immediately. | 
|  | 451 | */ | 
|  | 452 | static void imx_enable_ms(struct uart_port *port) | 
|  | 453 | { | 
|  | 454 | struct imx_port *sport = (struct imx_port *)port; | 
|  | 455 |  | 
|  | 456 | mod_timer(&sport->timer, jiffies); | 
|  | 457 | } | 
|  | 458 |  | 
| Jiada Wang | 91a1a90 | 2014-12-09 18:11:36 +0900 | [diff] [blame] | 459 | static void imx_dma_tx(struct imx_port *sport); | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 460 | static inline void imx_transmit_buffer(struct imx_port *sport) | 
|  | 461 | { | 
| Alan Cox | ebd2c8f | 2009-09-19 13:13:28 -0700 | [diff] [blame] | 462 | struct circ_buf *xmit = &sport->port.state->xmit; | 
| Jiada Wang | 91a1a90 | 2014-12-09 18:11:36 +0900 | [diff] [blame] | 463 | unsigned long temp; | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 464 |  | 
| Peter Hurley | 5e42e9a | 2014-09-02 17:39:12 -0400 | [diff] [blame] | 465 | if (sport->port.x_char) { | 
|  | 466 | /* Send next char */ | 
|  | 467 | writel(sport->port.x_char, sport->port.membase + URTX0); | 
| Jiada Wang | 7e2fb5a | 2014-12-09 18:11:35 +0900 | [diff] [blame] | 468 | sport->port.icount.tx++; | 
|  | 469 | sport->port.x_char = 0; | 
| Peter Hurley | 5e42e9a | 2014-09-02 17:39:12 -0400 | [diff] [blame] | 470 | return; | 
|  | 471 | } | 
|  | 472 |  | 
|  | 473 | if (uart_circ_empty(xmit) || uart_tx_stopped(&sport->port)) { | 
|  | 474 | imx_stop_tx(&sport->port); | 
|  | 475 | return; | 
|  | 476 | } | 
|  | 477 |  | 
| Jiada Wang | 91a1a90 | 2014-12-09 18:11:36 +0900 | [diff] [blame] | 478 | if (sport->dma_is_enabled) { | 
|  | 479 | /* | 
|  | 480 | * We've just sent a X-char Ensure the TX DMA is enabled | 
|  | 481 | * and the TX IRQ is disabled. | 
|  | 482 | **/ | 
|  | 483 | temp = readl(sport->port.membase + UCR1); | 
|  | 484 | temp &= ~UCR1_TXMPTYEN; | 
|  | 485 | if (sport->dma_is_txing) { | 
|  | 486 | temp |= UCR1_TDMAEN; | 
|  | 487 | writel(temp, sport->port.membase + UCR1); | 
|  | 488 | } else { | 
|  | 489 | writel(temp, sport->port.membase + UCR1); | 
|  | 490 | imx_dma_tx(sport); | 
|  | 491 | } | 
|  | 492 | } | 
|  | 493 |  | 
| Volker Ernst | 4e4e660 | 2010-10-13 11:03:57 +0200 | [diff] [blame] | 494 | while (!uart_circ_empty(xmit) && | 
| Peter Hurley | 5e42e9a | 2014-09-02 17:39:12 -0400 | [diff] [blame] | 495 | !(readl(sport->port.membase + uts_reg(sport)) & UTS_TXFULL)) { | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 496 | /* send xmit->buf[xmit->tail] | 
|  | 497 | * out the port here */ | 
| Sascha Hauer | ff4bfb2 | 2007-04-26 08:26:13 +0100 | [diff] [blame] | 498 | writel(xmit->buf[xmit->tail], sport->port.membase + URTX0); | 
| Oskar Schirmer | d3810cd | 2009-06-11 14:35:01 +0100 | [diff] [blame] | 499 | xmit->tail = (xmit->tail + 1) & (UART_XMIT_SIZE - 1); | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 500 | sport->port.icount.tx++; | 
| Sascha Hauer | 8c0b254 | 2007-02-05 16:10:16 -0800 | [diff] [blame] | 501 | } | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 502 |  | 
| Fabian Godehardt | 97775731 | 2009-06-11 14:37:19 +0100 | [diff] [blame] | 503 | if (uart_circ_chars_pending(xmit) < WAKEUP_CHARS) | 
|  | 504 | uart_write_wakeup(&sport->port); | 
|  | 505 |  | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 506 | if (uart_circ_empty(xmit)) | 
| Russell King | b129a8c | 2005-08-31 10:12:14 +0100 | [diff] [blame] | 507 | imx_stop_tx(&sport->port); | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 508 | } | 
|  | 509 |  | 
| Huang Shijie | b4cdc8f | 2013-07-08 17:14:18 +0800 | [diff] [blame] | 510 | static void dma_tx_callback(void *data) | 
|  | 511 | { | 
|  | 512 | struct imx_port *sport = data; | 
|  | 513 | struct scatterlist *sgl = &sport->tx_sgl[0]; | 
|  | 514 | struct circ_buf *xmit = &sport->port.state->xmit; | 
|  | 515 | unsigned long flags; | 
| Dirk Behme | a2c718c | 2014-12-09 18:11:31 +0900 | [diff] [blame] | 516 | unsigned long temp; | 
| Huang Shijie | b4cdc8f | 2013-07-08 17:14:18 +0800 | [diff] [blame] | 517 |  | 
| Dirk Behme | 42f752b | 2014-12-09 18:11:28 +0900 | [diff] [blame] | 518 | spin_lock_irqsave(&sport->port.lock, flags); | 
|  | 519 |  | 
| Huang Shijie | b4cdc8f | 2013-07-08 17:14:18 +0800 | [diff] [blame] | 520 | dma_unmap_sg(sport->port.dev, sgl, sport->dma_tx_nents, DMA_TO_DEVICE); | 
|  | 521 |  | 
| Dirk Behme | a2c718c | 2014-12-09 18:11:31 +0900 | [diff] [blame] | 522 | temp = readl(sport->port.membase + UCR1); | 
|  | 523 | temp &= ~UCR1_TDMAEN; | 
|  | 524 | writel(temp, sport->port.membase + UCR1); | 
|  | 525 |  | 
| Dirk Behme | 42f752b | 2014-12-09 18:11:28 +0900 | [diff] [blame] | 526 | /* update the stat */ | 
|  | 527 | xmit->tail = (xmit->tail + sport->tx_bytes) & (UART_XMIT_SIZE - 1); | 
|  | 528 | sport->port.icount.tx += sport->tx_bytes; | 
|  | 529 |  | 
|  | 530 | dev_dbg(sport->port.dev, "we finish the TX DMA.\n"); | 
|  | 531 |  | 
| Huang Shijie | b4cdc8f | 2013-07-08 17:14:18 +0800 | [diff] [blame] | 532 | sport->dma_is_txing = 0; | 
|  | 533 |  | 
| Huang Shijie | b4cdc8f | 2013-07-08 17:14:18 +0800 | [diff] [blame] | 534 | spin_unlock_irqrestore(&sport->port.lock, flags); | 
|  | 535 |  | 
| Jiada Wang | d64b860 | 2014-12-09 18:11:29 +0900 | [diff] [blame] | 536 | if (uart_circ_chars_pending(xmit) < WAKEUP_CHARS) | 
|  | 537 | uart_write_wakeup(&sport->port); | 
| Greg Kroah-Hartman | 9ce4f8f | 2014-05-29 19:30:54 -0700 | [diff] [blame] | 538 |  | 
|  | 539 | if (waitqueue_active(&sport->dma_wait)) { | 
|  | 540 | wake_up(&sport->dma_wait); | 
|  | 541 | dev_dbg(sport->port.dev, "exit in %s.\n", __func__); | 
|  | 542 | return; | 
|  | 543 | } | 
| Jiada Wang | 0bbc9b8 | 2014-12-09 18:11:30 +0900 | [diff] [blame] | 544 |  | 
|  | 545 | spin_lock_irqsave(&sport->port.lock, flags); | 
|  | 546 | if (!uart_circ_empty(xmit) && !uart_tx_stopped(&sport->port)) | 
|  | 547 | imx_dma_tx(sport); | 
|  | 548 | spin_unlock_irqrestore(&sport->port.lock, flags); | 
| Huang Shijie | b4cdc8f | 2013-07-08 17:14:18 +0800 | [diff] [blame] | 549 | } | 
|  | 550 |  | 
| Huang Shijie | 7cb92fd | 2013-10-15 15:23:40 +0800 | [diff] [blame] | 551 | static void imx_dma_tx(struct imx_port *sport) | 
| Huang Shijie | b4cdc8f | 2013-07-08 17:14:18 +0800 | [diff] [blame] | 552 | { | 
| Huang Shijie | b4cdc8f | 2013-07-08 17:14:18 +0800 | [diff] [blame] | 553 | struct circ_buf *xmit = &sport->port.state->xmit; | 
|  | 554 | struct scatterlist *sgl = sport->tx_sgl; | 
|  | 555 | struct dma_async_tx_descriptor *desc; | 
|  | 556 | struct dma_chan	*chan = sport->dma_chan_tx; | 
|  | 557 | struct device *dev = sport->port.dev; | 
| Dirk Behme | a2c718c | 2014-12-09 18:11:31 +0900 | [diff] [blame] | 558 | unsigned long temp; | 
| Huang Shijie | b4cdc8f | 2013-07-08 17:14:18 +0800 | [diff] [blame] | 559 | int ret; | 
|  | 560 |  | 
| Dirk Behme | 42f752b | 2014-12-09 18:11:28 +0900 | [diff] [blame] | 561 | if (sport->dma_is_txing) | 
| Huang Shijie | b4cdc8f | 2013-07-08 17:14:18 +0800 | [diff] [blame] | 562 | return; | 
|  | 563 |  | 
| Huang Shijie | b4cdc8f | 2013-07-08 17:14:18 +0800 | [diff] [blame] | 564 | sport->tx_bytes = uart_circ_chars_pending(xmit); | 
| Huang Shijie | b4cdc8f | 2013-07-08 17:14:18 +0800 | [diff] [blame] | 565 |  | 
| Dirk Behme | 7942f85 | 2014-12-09 18:11:25 +0900 | [diff] [blame] | 566 | if (xmit->tail < xmit->head) { | 
|  | 567 | sport->dma_tx_nents = 1; | 
|  | 568 | sg_init_one(sgl, xmit->buf + xmit->tail, sport->tx_bytes); | 
|  | 569 | } else { | 
| Huang Shijie | b4cdc8f | 2013-07-08 17:14:18 +0800 | [diff] [blame] | 570 | sport->dma_tx_nents = 2; | 
|  | 571 | sg_init_table(sgl, 2); | 
|  | 572 | sg_set_buf(sgl, xmit->buf + xmit->tail, | 
|  | 573 | UART_XMIT_SIZE - xmit->tail); | 
|  | 574 | sg_set_buf(sgl + 1, xmit->buf, xmit->head); | 
| Huang Shijie | b4cdc8f | 2013-07-08 17:14:18 +0800 | [diff] [blame] | 575 | } | 
| Huang Shijie | b4cdc8f | 2013-07-08 17:14:18 +0800 | [diff] [blame] | 576 |  | 
|  | 577 | ret = dma_map_sg(dev, sgl, sport->dma_tx_nents, DMA_TO_DEVICE); | 
|  | 578 | if (ret == 0) { | 
|  | 579 | dev_err(dev, "DMA mapping error for TX.\n"); | 
|  | 580 | return; | 
|  | 581 | } | 
|  | 582 | desc = dmaengine_prep_slave_sg(chan, sgl, sport->dma_tx_nents, | 
|  | 583 | DMA_MEM_TO_DEV, DMA_PREP_INTERRUPT); | 
|  | 584 | if (!desc) { | 
| Dirk Behme | 2464982 | 2014-12-09 18:11:26 +0900 | [diff] [blame] | 585 | dma_unmap_sg(dev, sgl, sport->dma_tx_nents, | 
|  | 586 | DMA_TO_DEVICE); | 
| Huang Shijie | b4cdc8f | 2013-07-08 17:14:18 +0800 | [diff] [blame] | 587 | dev_err(dev, "We cannot prepare for the TX slave dma!\n"); | 
|  | 588 | return; | 
|  | 589 | } | 
|  | 590 | desc->callback = dma_tx_callback; | 
|  | 591 | desc->callback_param = sport; | 
|  | 592 |  | 
|  | 593 | dev_dbg(dev, "TX: prepare to send %lu bytes by DMA.\n", | 
|  | 594 | uart_circ_chars_pending(xmit)); | 
| Dirk Behme | a2c718c | 2014-12-09 18:11:31 +0900 | [diff] [blame] | 595 |  | 
|  | 596 | temp = readl(sport->port.membase + UCR1); | 
|  | 597 | temp |= UCR1_TDMAEN; | 
|  | 598 | writel(temp, sport->port.membase + UCR1); | 
|  | 599 |  | 
| Huang Shijie | b4cdc8f | 2013-07-08 17:14:18 +0800 | [diff] [blame] | 600 | /* fire it */ | 
|  | 601 | sport->dma_is_txing = 1; | 
|  | 602 | dmaengine_submit(desc); | 
|  | 603 | dma_async_issue_pending(chan); | 
|  | 604 | return; | 
|  | 605 | } | 
|  | 606 |  | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 607 | /* | 
|  | 608 | * interrupts disabled on entry | 
|  | 609 | */ | 
| Russell King | b129a8c | 2005-08-31 10:12:14 +0100 | [diff] [blame] | 610 | static void imx_start_tx(struct uart_port *port) | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 611 | { | 
|  | 612 | struct imx_port *sport = (struct imx_port *)port; | 
| Sascha Hauer | ff4bfb2 | 2007-04-26 08:26:13 +0100 | [diff] [blame] | 613 | unsigned long temp; | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 614 |  | 
| Fabian Godehardt | b6e4913 | 2009-06-11 14:53:18 +0100 | [diff] [blame] | 615 | if (USE_IRDA(sport)) { | 
|  | 616 | /* half duplex in IrDA mode; have to disable receive mode */ | 
|  | 617 | temp = readl(sport->port.membase + UCR4); | 
|  | 618 | temp &= ~(UCR4_DREN); | 
|  | 619 | writel(temp, sport->port.membase + UCR4); | 
|  | 620 |  | 
|  | 621 | temp = readl(sport->port.membase + UCR1); | 
|  | 622 | temp &= ~(UCR1_RRDYEN); | 
|  | 623 | writel(temp, sport->port.membase + UCR1); | 
|  | 624 | } | 
|  | 625 |  | 
| Huang Shijie | b4cdc8f | 2013-07-08 17:14:18 +0800 | [diff] [blame] | 626 | if (!sport->dma_is_enabled) { | 
|  | 627 | temp = readl(sport->port.membase + UCR1); | 
|  | 628 | writel(temp | UCR1_TXMPTYEN, sport->port.membase + UCR1); | 
|  | 629 | } | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 630 |  | 
| Fabian Godehardt | b6e4913 | 2009-06-11 14:53:18 +0100 | [diff] [blame] | 631 | if (USE_IRDA(sport)) { | 
|  | 632 | temp = readl(sport->port.membase + UCR1); | 
|  | 633 | temp |= UCR1_TRDYEN; | 
|  | 634 | writel(temp, sport->port.membase + UCR1); | 
|  | 635 |  | 
|  | 636 | temp = readl(sport->port.membase + UCR4); | 
|  | 637 | temp |= UCR4_TCEN; | 
|  | 638 | writel(temp, sport->port.membase + UCR4); | 
|  | 639 | } | 
|  | 640 |  | 
| Huang Shijie | b4cdc8f | 2013-07-08 17:14:18 +0800 | [diff] [blame] | 641 | if (sport->dma_is_enabled) { | 
| Jiada Wang | 91a1a90 | 2014-12-09 18:11:36 +0900 | [diff] [blame] | 642 | if (sport->port.x_char) { | 
|  | 643 | /* We have X-char to send, so enable TX IRQ and | 
|  | 644 | * disable TX DMA to let TX interrupt to send X-char */ | 
|  | 645 | temp = readl(sport->port.membase + UCR1); | 
|  | 646 | temp &= ~UCR1_TDMAEN; | 
|  | 647 | temp |= UCR1_TXMPTYEN; | 
|  | 648 | writel(temp, sport->port.membase + UCR1); | 
|  | 649 | return; | 
|  | 650 | } | 
|  | 651 |  | 
| Peter Hurley | 5e42e9a | 2014-09-02 17:39:12 -0400 | [diff] [blame] | 652 | if (!uart_circ_empty(&port->state->xmit) && | 
|  | 653 | !uart_tx_stopped(port)) | 
|  | 654 | imx_dma_tx(sport); | 
| Huang Shijie | b4cdc8f | 2013-07-08 17:14:18 +0800 | [diff] [blame] | 655 | return; | 
|  | 656 | } | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 657 | } | 
|  | 658 |  | 
| David Howells | 7d12e78 | 2006-10-05 14:55:46 +0100 | [diff] [blame] | 659 | static irqreturn_t imx_rtsint(int irq, void *dev_id) | 
| Sascha Hauer | ceca629 | 2005-10-12 19:58:08 +0100 | [diff] [blame] | 660 | { | 
| Jeff Garzik | 15aafa2 | 2008-02-06 01:36:20 -0800 | [diff] [blame] | 661 | struct imx_port *sport = dev_id; | 
| Uwe Kleine-König | 5680e94 | 2011-04-11 10:59:09 +0200 | [diff] [blame] | 662 | unsigned int val; | 
| Sascha Hauer | ceca629 | 2005-10-12 19:58:08 +0100 | [diff] [blame] | 663 | unsigned long flags; | 
|  | 664 |  | 
|  | 665 | spin_lock_irqsave(&sport->port.lock, flags); | 
|  | 666 |  | 
| Sascha Hauer | ff4bfb2 | 2007-04-26 08:26:13 +0100 | [diff] [blame] | 667 | writel(USR1_RTSD, sport->port.membase + USR1); | 
| Uwe Kleine-König | 5680e94 | 2011-04-11 10:59:09 +0200 | [diff] [blame] | 668 | val = readl(sport->port.membase + USR1) & USR1_RTSS; | 
| Sascha Hauer | ceca629 | 2005-10-12 19:58:08 +0100 | [diff] [blame] | 669 | uart_handle_cts_change(&sport->port, !!val); | 
| Alan Cox | bdc04e3 | 2009-09-19 13:13:31 -0700 | [diff] [blame] | 670 | wake_up_interruptible(&sport->port.state->port.delta_msr_wait); | 
| Sascha Hauer | ceca629 | 2005-10-12 19:58:08 +0100 | [diff] [blame] | 671 |  | 
|  | 672 | spin_unlock_irqrestore(&sport->port.lock, flags); | 
|  | 673 | return IRQ_HANDLED; | 
|  | 674 | } | 
|  | 675 |  | 
| David Howells | 7d12e78 | 2006-10-05 14:55:46 +0100 | [diff] [blame] | 676 | static irqreturn_t imx_txint(int irq, void *dev_id) | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 677 | { | 
| Jeff Garzik | 15aafa2 | 2008-02-06 01:36:20 -0800 | [diff] [blame] | 678 | struct imx_port *sport = dev_id; | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 679 | unsigned long flags; | 
|  | 680 |  | 
| Sachin Kamat | 82313e6 | 2013-01-07 10:25:02 +0530 | [diff] [blame] | 681 | spin_lock_irqsave(&sport->port.lock, flags); | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 682 | imx_transmit_buffer(sport); | 
| Sachin Kamat | 82313e6 | 2013-01-07 10:25:02 +0530 | [diff] [blame] | 683 | spin_unlock_irqrestore(&sport->port.lock, flags); | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 684 | return IRQ_HANDLED; | 
|  | 685 | } | 
|  | 686 |  | 
| David Howells | 7d12e78 | 2006-10-05 14:55:46 +0100 | [diff] [blame] | 687 | static irqreturn_t imx_rxint(int irq, void *dev_id) | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 688 | { | 
|  | 689 | struct imx_port *sport = dev_id; | 
| Sachin Kamat | 82313e6 | 2013-01-07 10:25:02 +0530 | [diff] [blame] | 690 | unsigned int rx, flg, ignored = 0; | 
| Jiri Slaby | 92a19f9 | 2013-01-03 15:53:03 +0100 | [diff] [blame] | 691 | struct tty_port *port = &sport->port.state->port; | 
| Sascha Hauer | ff4bfb2 | 2007-04-26 08:26:13 +0100 | [diff] [blame] | 692 | unsigned long flags, temp; | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 693 |  | 
| Sachin Kamat | 82313e6 | 2013-01-07 10:25:02 +0530 | [diff] [blame] | 694 | spin_lock_irqsave(&sport->port.lock, flags); | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 695 |  | 
| Sascha Hauer | 0d3c393 | 2008-04-17 08:43:14 +0100 | [diff] [blame] | 696 | while (readl(sport->port.membase + USR2) & USR2_RDR) { | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 697 | flg = TTY_NORMAL; | 
|  | 698 | sport->port.icount.rx++; | 
|  | 699 |  | 
| Sascha Hauer | 0d3c393 | 2008-04-17 08:43:14 +0100 | [diff] [blame] | 700 | rx = readl(sport->port.membase + URXD0); | 
|  | 701 |  | 
| Sascha Hauer | ff4bfb2 | 2007-04-26 08:26:13 +0100 | [diff] [blame] | 702 | temp = readl(sport->port.membase + USR2); | 
| Sascha Hauer | 864eeed | 2008-04-17 08:39:22 +0100 | [diff] [blame] | 703 | if (temp & USR2_BRCD) { | 
| Andy Green | 94d32f9 | 2010-02-01 13:28:54 +0100 | [diff] [blame] | 704 | writel(USR2_BRCD, sport->port.membase + USR2); | 
| Sascha Hauer | 864eeed | 2008-04-17 08:39:22 +0100 | [diff] [blame] | 705 | if (uart_handle_break(&sport->port)) | 
|  | 706 | continue; | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 707 | } | 
|  | 708 |  | 
| Oskar Schirmer | d3810cd | 2009-06-11 14:35:01 +0100 | [diff] [blame] | 709 | if (uart_handle_sysrq_char(&sport->port, (unsigned char)rx)) | 
| Sascha Hauer | 864eeed | 2008-04-17 08:39:22 +0100 | [diff] [blame] | 710 | continue; | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 711 |  | 
| Hui Wang | 019dc9e | 2011-08-24 17:41:47 +0800 | [diff] [blame] | 712 | if (unlikely(rx & URXD_ERR)) { | 
|  | 713 | if (rx & URXD_BRK) | 
|  | 714 | sport->port.icount.brk++; | 
|  | 715 | else if (rx & URXD_PRERR) | 
| Sascha Hauer | 864eeed | 2008-04-17 08:39:22 +0100 | [diff] [blame] | 716 | sport->port.icount.parity++; | 
|  | 717 | else if (rx & URXD_FRMERR) | 
|  | 718 | sport->port.icount.frame++; | 
|  | 719 | if (rx & URXD_OVRRUN) | 
|  | 720 | sport->port.icount.overrun++; | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 721 |  | 
| Sascha Hauer | 864eeed | 2008-04-17 08:39:22 +0100 | [diff] [blame] | 722 | if (rx & sport->port.ignore_status_mask) { | 
|  | 723 | if (++ignored > 100) | 
|  | 724 | goto out; | 
|  | 725 | continue; | 
|  | 726 | } | 
|  | 727 |  | 
| Eric Nelson | 8d267fd | 2014-12-18 12:37:13 -0700 | [diff] [blame] | 728 | rx &= (sport->port.read_status_mask | 0xFF); | 
| Sascha Hauer | 864eeed | 2008-04-17 08:39:22 +0100 | [diff] [blame] | 729 |  | 
| Hui Wang | 019dc9e | 2011-08-24 17:41:47 +0800 | [diff] [blame] | 730 | if (rx & URXD_BRK) | 
|  | 731 | flg = TTY_BREAK; | 
|  | 732 | else if (rx & URXD_PRERR) | 
| Sascha Hauer | 864eeed | 2008-04-17 08:39:22 +0100 | [diff] [blame] | 733 | flg = TTY_PARITY; | 
|  | 734 | else if (rx & URXD_FRMERR) | 
|  | 735 | flg = TTY_FRAME; | 
|  | 736 | if (rx & URXD_OVRRUN) | 
|  | 737 | flg = TTY_OVERRUN; | 
|  | 738 |  | 
|  | 739 | #ifdef SUPPORT_SYSRQ | 
|  | 740 | sport->port.sysrq = 0; | 
|  | 741 | #endif | 
|  | 742 | } | 
|  | 743 |  | 
| Jiada Wang | 55d8693 | 2014-12-09 18:11:22 +0900 | [diff] [blame] | 744 | if (sport->port.ignore_status_mask & URXD_DUMMY_READ) | 
|  | 745 | goto out; | 
|  | 746 |  | 
| Jiri Slaby | 92a19f9 | 2013-01-03 15:53:03 +0100 | [diff] [blame] | 747 | tty_insert_flip_char(port, rx, flg); | 
| Sascha Hauer | 864eeed | 2008-04-17 08:39:22 +0100 | [diff] [blame] | 748 | } | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 749 |  | 
|  | 750 | out: | 
| Sachin Kamat | 82313e6 | 2013-01-07 10:25:02 +0530 | [diff] [blame] | 751 | spin_unlock_irqrestore(&sport->port.lock, flags); | 
| Jiri Slaby | 2e124b4 | 2013-01-03 15:53:06 +0100 | [diff] [blame] | 752 | tty_flip_buffer_push(port); | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 753 | return IRQ_HANDLED; | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 754 | } | 
|  | 755 |  | 
| Huang Shijie | 7cb92fd | 2013-10-15 15:23:40 +0800 | [diff] [blame] | 756 | static int start_rx_dma(struct imx_port *sport); | 
| Huang Shijie | b4cdc8f | 2013-07-08 17:14:18 +0800 | [diff] [blame] | 757 | /* | 
|  | 758 | * If the RXFIFO is filled with some data, and then we | 
|  | 759 | * arise a DMA operation to receive them. | 
|  | 760 | */ | 
|  | 761 | static void imx_dma_rxint(struct imx_port *sport) | 
|  | 762 | { | 
|  | 763 | unsigned long temp; | 
| Jiada Wang | 7363181 | 2014-12-09 18:11:23 +0900 | [diff] [blame] | 764 | unsigned long flags; | 
|  | 765 |  | 
|  | 766 | spin_lock_irqsave(&sport->port.lock, flags); | 
| Huang Shijie | b4cdc8f | 2013-07-08 17:14:18 +0800 | [diff] [blame] | 767 |  | 
|  | 768 | temp = readl(sport->port.membase + USR2); | 
|  | 769 | if ((temp & USR2_RDR) && !sport->dma_is_rxing) { | 
|  | 770 | sport->dma_is_rxing = 1; | 
|  | 771 |  | 
|  | 772 | /* disable the `Recerver Ready Interrrupt` */ | 
|  | 773 | temp = readl(sport->port.membase + UCR1); | 
|  | 774 | temp &= ~(UCR1_RRDYEN); | 
|  | 775 | writel(temp, sport->port.membase + UCR1); | 
|  | 776 |  | 
|  | 777 | /* tell the DMA to receive the data. */ | 
| Huang Shijie | 7cb92fd | 2013-10-15 15:23:40 +0800 | [diff] [blame] | 778 | start_rx_dma(sport); | 
| Huang Shijie | b4cdc8f | 2013-07-08 17:14:18 +0800 | [diff] [blame] | 779 | } | 
| Jiada Wang | 7363181 | 2014-12-09 18:11:23 +0900 | [diff] [blame] | 780 |  | 
|  | 781 | spin_unlock_irqrestore(&sport->port.lock, flags); | 
| Huang Shijie | b4cdc8f | 2013-07-08 17:14:18 +0800 | [diff] [blame] | 782 | } | 
|  | 783 |  | 
| Sascha Hauer | e3d13ff | 2008-07-05 10:02:48 +0200 | [diff] [blame] | 784 | static irqreturn_t imx_int(int irq, void *dev_id) | 
|  | 785 | { | 
|  | 786 | struct imx_port *sport = dev_id; | 
|  | 787 | unsigned int sts; | 
| Alexander Stein | f1f836e | 2013-05-14 17:06:07 +0200 | [diff] [blame] | 788 | unsigned int sts2; | 
| Sascha Hauer | e3d13ff | 2008-07-05 10:02:48 +0200 | [diff] [blame] | 789 |  | 
|  | 790 | sts = readl(sport->port.membase + USR1); | 
|  | 791 |  | 
| Huang Shijie | b4cdc8f | 2013-07-08 17:14:18 +0800 | [diff] [blame] | 792 | if (sts & USR1_RRDY) { | 
|  | 793 | if (sport->dma_is_enabled) | 
|  | 794 | imx_dma_rxint(sport); | 
|  | 795 | else | 
|  | 796 | imx_rxint(irq, dev_id); | 
|  | 797 | } | 
| Sascha Hauer | e3d13ff | 2008-07-05 10:02:48 +0200 | [diff] [blame] | 798 |  | 
|  | 799 | if (sts & USR1_TRDY && | 
|  | 800 | readl(sport->port.membase + UCR1) & UCR1_TXMPTYEN) | 
|  | 801 | imx_txint(irq, dev_id); | 
|  | 802 |  | 
| Marc Kleine-Budde | 9fbe604 | 2008-07-28 21:26:01 +0200 | [diff] [blame] | 803 | if (sts & USR1_RTSD) | 
| Sascha Hauer | e3d13ff | 2008-07-05 10:02:48 +0200 | [diff] [blame] | 804 | imx_rtsint(irq, dev_id); | 
|  | 805 |  | 
| Fabio Estevam | db1a9b5 | 2011-12-13 01:23:48 -0200 | [diff] [blame] | 806 | if (sts & USR1_AWAKE) | 
|  | 807 | writel(USR1_AWAKE, sport->port.membase + USR1); | 
|  | 808 |  | 
| Alexander Stein | f1f836e | 2013-05-14 17:06:07 +0200 | [diff] [blame] | 809 | sts2 = readl(sport->port.membase + USR2); | 
|  | 810 | if (sts2 & USR2_ORE) { | 
|  | 811 | dev_err(sport->port.dev, "Rx FIFO overrun\n"); | 
|  | 812 | sport->port.icount.overrun++; | 
| Uwe Kleine-König | 91555ce | 2015-02-24 11:17:05 +0100 | [diff] [blame] | 813 | writel(USR2_ORE, sport->port.membase + USR2); | 
| Alexander Stein | f1f836e | 2013-05-14 17:06:07 +0200 | [diff] [blame] | 814 | } | 
|  | 815 |  | 
| Sascha Hauer | e3d13ff | 2008-07-05 10:02:48 +0200 | [diff] [blame] | 816 | return IRQ_HANDLED; | 
|  | 817 | } | 
|  | 818 |  | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 819 | /* | 
|  | 820 | * Return TIOCSER_TEMT when transmitter is not busy. | 
|  | 821 | */ | 
|  | 822 | static unsigned int imx_tx_empty(struct uart_port *port) | 
|  | 823 | { | 
|  | 824 | struct imx_port *sport = (struct imx_port *)port; | 
| Huang Shijie | 1ce43e5 | 2013-10-11 18:30:59 +0800 | [diff] [blame] | 825 | unsigned int ret; | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 826 |  | 
| Huang Shijie | 1ce43e5 | 2013-10-11 18:30:59 +0800 | [diff] [blame] | 827 | ret = (readl(sport->port.membase + USR2) & USR2_TXDC) ?  TIOCSER_TEMT : 0; | 
|  | 828 |  | 
|  | 829 | /* If the TX DMA is working, return 0. */ | 
|  | 830 | if (sport->dma_is_enabled && sport->dma_is_txing) | 
|  | 831 | ret = 0; | 
|  | 832 |  | 
|  | 833 | return ret; | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 834 | } | 
|  | 835 |  | 
| Sascha Hauer | 0f302dc | 2005-08-31 21:48:47 +0100 | [diff] [blame] | 836 | /* | 
|  | 837 | * We have a modem side uart, so the meanings of RTS and CTS are inverted. | 
|  | 838 | */ | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 839 | static unsigned int imx_get_mctrl(struct uart_port *port) | 
|  | 840 | { | 
| Oskar Schirmer | d3810cd | 2009-06-11 14:35:01 +0100 | [diff] [blame] | 841 | struct imx_port *sport = (struct imx_port *)port; | 
|  | 842 | unsigned int tmp = TIOCM_DSR | TIOCM_CAR; | 
| Sascha Hauer | 0f302dc | 2005-08-31 21:48:47 +0100 | [diff] [blame] | 843 |  | 
| Oskar Schirmer | d3810cd | 2009-06-11 14:35:01 +0100 | [diff] [blame] | 844 | if (readl(sport->port.membase + USR1) & USR1_RTSS) | 
|  | 845 | tmp |= TIOCM_CTS; | 
| Sascha Hauer | 0f302dc | 2005-08-31 21:48:47 +0100 | [diff] [blame] | 846 |  | 
| Oskar Schirmer | d3810cd | 2009-06-11 14:35:01 +0100 | [diff] [blame] | 847 | if (readl(sport->port.membase + UCR2) & UCR2_CTS) | 
|  | 848 | tmp |= TIOCM_RTS; | 
| Sascha Hauer | 0f302dc | 2005-08-31 21:48:47 +0100 | [diff] [blame] | 849 |  | 
| Huang Shijie | 6b471a9 | 2013-11-29 17:29:24 +0800 | [diff] [blame] | 850 | if (readl(sport->port.membase + uts_reg(sport)) & UTS_LOOP) | 
|  | 851 | tmp |= TIOCM_LOOP; | 
|  | 852 |  | 
| Oskar Schirmer | d3810cd | 2009-06-11 14:35:01 +0100 | [diff] [blame] | 853 | return tmp; | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 854 | } | 
|  | 855 |  | 
|  | 856 | static void imx_set_mctrl(struct uart_port *port, unsigned int mctrl) | 
|  | 857 | { | 
| Oskar Schirmer | d3810cd | 2009-06-11 14:35:01 +0100 | [diff] [blame] | 858 | struct imx_port *sport = (struct imx_port *)port; | 
| Sascha Hauer | ff4bfb2 | 2007-04-26 08:26:13 +0100 | [diff] [blame] | 859 | unsigned long temp; | 
|  | 860 |  | 
| Fugang Duan | bb2f861 | 2014-09-19 15:26:40 +0800 | [diff] [blame] | 861 | temp = readl(sport->port.membase + UCR2) & ~(UCR2_CTS | UCR2_CTSC); | 
| Oskar Schirmer | d3810cd | 2009-06-11 14:35:01 +0100 | [diff] [blame] | 862 | if (mctrl & TIOCM_RTS) | 
| Fugang Duan | bb2f861 | 2014-09-19 15:26:40 +0800 | [diff] [blame] | 863 | temp |= UCR2_CTS | UCR2_CTSC; | 
| Sascha Hauer | ff4bfb2 | 2007-04-26 08:26:13 +0100 | [diff] [blame] | 864 |  | 
|  | 865 | writel(temp, sport->port.membase + UCR2); | 
| Huang Shijie | 6b471a9 | 2013-11-29 17:29:24 +0800 | [diff] [blame] | 866 |  | 
|  | 867 | temp = readl(sport->port.membase + uts_reg(sport)) & ~UTS_LOOP; | 
|  | 868 | if (mctrl & TIOCM_LOOP) | 
|  | 869 | temp |= UTS_LOOP; | 
|  | 870 | writel(temp, sport->port.membase + uts_reg(sport)); | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 871 | } | 
|  | 872 |  | 
|  | 873 | /* | 
|  | 874 | * Interrupts always disabled. | 
|  | 875 | */ | 
|  | 876 | static void imx_break_ctl(struct uart_port *port, int break_state) | 
|  | 877 | { | 
|  | 878 | struct imx_port *sport = (struct imx_port *)port; | 
| Sascha Hauer | ff4bfb2 | 2007-04-26 08:26:13 +0100 | [diff] [blame] | 879 | unsigned long flags, temp; | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 880 |  | 
|  | 881 | spin_lock_irqsave(&sport->port.lock, flags); | 
|  | 882 |  | 
| Sascha Hauer | ff4bfb2 | 2007-04-26 08:26:13 +0100 | [diff] [blame] | 883 | temp = readl(sport->port.membase + UCR1) & ~UCR1_SNDBRK; | 
|  | 884 |  | 
| Sachin Kamat | 82313e6 | 2013-01-07 10:25:02 +0530 | [diff] [blame] | 885 | if (break_state != 0) | 
| Sascha Hauer | ff4bfb2 | 2007-04-26 08:26:13 +0100 | [diff] [blame] | 886 | temp |= UCR1_SNDBRK; | 
|  | 887 |  | 
|  | 888 | writel(temp, sport->port.membase + UCR1); | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 889 |  | 
|  | 890 | spin_unlock_irqrestore(&sport->port.lock, flags); | 
|  | 891 | } | 
|  | 892 |  | 
|  | 893 | #define TXTL 2 /* reset default */ | 
|  | 894 | #define RXTL 1 /* reset default */ | 
|  | 895 |  | 
| Sascha Hauer | 587897f | 2005-04-29 22:46:40 +0100 | [diff] [blame] | 896 | static int imx_setup_ufcr(struct imx_port *sport, unsigned int mode) | 
|  | 897 | { | 
|  | 898 | unsigned int val; | 
| Sascha Hauer | 587897f | 2005-04-29 22:46:40 +0100 | [diff] [blame] | 899 |  | 
| Dirk Behme | 7be0670 | 2012-08-31 10:02:47 +0200 | [diff] [blame] | 900 | /* set receiver / transmitter trigger level */ | 
|  | 901 | val = readl(sport->port.membase + UFCR) & (UFCR_RFDIV | UFCR_DCEDTE); | 
|  | 902 | val |= TXTL << UFCR_TXTL_SHF | RXTL; | 
| Sascha Hauer | ff4bfb2 | 2007-04-26 08:26:13 +0100 | [diff] [blame] | 903 | writel(val, sport->port.membase + UFCR); | 
| Sascha Hauer | 587897f | 2005-04-29 22:46:40 +0100 | [diff] [blame] | 904 | return 0; | 
|  | 905 | } | 
|  | 906 |  | 
| Huang Shijie | b4cdc8f | 2013-07-08 17:14:18 +0800 | [diff] [blame] | 907 | #define RX_BUF_SIZE	(PAGE_SIZE) | 
| Huang Shijie | b4cdc8f | 2013-07-08 17:14:18 +0800 | [diff] [blame] | 908 | static void imx_rx_dma_done(struct imx_port *sport) | 
|  | 909 | { | 
|  | 910 | unsigned long temp; | 
| Jiada Wang | 7363181 | 2014-12-09 18:11:23 +0900 | [diff] [blame] | 911 | unsigned long flags; | 
|  | 912 |  | 
|  | 913 | spin_lock_irqsave(&sport->port.lock, flags); | 
| Huang Shijie | b4cdc8f | 2013-07-08 17:14:18 +0800 | [diff] [blame] | 914 |  | 
|  | 915 | /* Enable this interrupt when the RXFIFO is empty. */ | 
|  | 916 | temp = readl(sport->port.membase + UCR1); | 
|  | 917 | temp |= UCR1_RRDYEN; | 
|  | 918 | writel(temp, sport->port.membase + UCR1); | 
|  | 919 |  | 
|  | 920 | sport->dma_is_rxing = 0; | 
| Greg Kroah-Hartman | 9ce4f8f | 2014-05-29 19:30:54 -0700 | [diff] [blame] | 921 |  | 
|  | 922 | /* Is the shutdown waiting for us? */ | 
|  | 923 | if (waitqueue_active(&sport->dma_wait)) | 
|  | 924 | wake_up(&sport->dma_wait); | 
| Jiada Wang | 7363181 | 2014-12-09 18:11:23 +0900 | [diff] [blame] | 925 |  | 
|  | 926 | spin_unlock_irqrestore(&sport->port.lock, flags); | 
| Huang Shijie | b4cdc8f | 2013-07-08 17:14:18 +0800 | [diff] [blame] | 927 | } | 
|  | 928 |  | 
|  | 929 | /* | 
|  | 930 | * There are three kinds of RX DMA interrupts(such as in the MX6Q): | 
|  | 931 | *   [1] the RX DMA buffer is full. | 
|  | 932 | *   [2] the Aging timer expires(wait for 8 bytes long) | 
|  | 933 | *   [3] the Idle Condition Detect(enabled the UCR4_IDDMAEN). | 
|  | 934 | * | 
|  | 935 | * The [2] is trigger when a character was been sitting in the FIFO | 
|  | 936 | * meanwhile [3] can wait for 32 bytes long when the RX line is | 
|  | 937 | * on IDLE state and RxFIFO is empty. | 
|  | 938 | */ | 
|  | 939 | static void dma_rx_callback(void *data) | 
|  | 940 | { | 
|  | 941 | struct imx_port *sport = data; | 
|  | 942 | struct dma_chan	*chan = sport->dma_chan_rx; | 
|  | 943 | struct scatterlist *sgl = &sport->rx_sgl; | 
| Huang Shijie | 7cb92fd | 2013-10-15 15:23:40 +0800 | [diff] [blame] | 944 | struct tty_port *port = &sport->port.state->port; | 
| Huang Shijie | b4cdc8f | 2013-07-08 17:14:18 +0800 | [diff] [blame] | 945 | struct dma_tx_state state; | 
|  | 946 | enum dma_status status; | 
|  | 947 | unsigned int count; | 
|  | 948 |  | 
|  | 949 | /* unmap it first */ | 
|  | 950 | dma_unmap_sg(sport->port.dev, sgl, 1, DMA_FROM_DEVICE); | 
|  | 951 |  | 
| Huang Shijie | f0ef883 | 2013-10-11 18:31:01 +0800 | [diff] [blame] | 952 | status = dmaengine_tx_status(chan, (dma_cookie_t)0, &state); | 
| Huang Shijie | b4cdc8f | 2013-07-08 17:14:18 +0800 | [diff] [blame] | 953 | count = RX_BUF_SIZE - state.residue; | 
|  | 954 | dev_dbg(sport->port.dev, "We get %d bytes.\n", count); | 
|  | 955 |  | 
|  | 956 | if (count) { | 
| Jiada Wang | 55d8693 | 2014-12-09 18:11:22 +0900 | [diff] [blame] | 957 | if (!(sport->port.ignore_status_mask & URXD_DUMMY_READ)) | 
|  | 958 | tty_insert_flip_string(port, sport->rx_buf, count); | 
| Huang Shijie | 7cb92fd | 2013-10-15 15:23:40 +0800 | [diff] [blame] | 959 | tty_flip_buffer_push(port); | 
|  | 960 |  | 
|  | 961 | start_rx_dma(sport); | 
| Robin Gong | ee5e7c1 | 2014-12-09 18:11:33 +0900 | [diff] [blame] | 962 | } else if (readl(sport->port.membase + USR2) & USR2_RDR) { | 
|  | 963 | /* | 
|  | 964 | * start rx_dma directly once data in RXFIFO, more efficient | 
|  | 965 | * than before: | 
|  | 966 | *	1. call imx_rx_dma_done to stop dma if no data received | 
|  | 967 | *	2. wait next  RDR interrupt to start dma transfer. | 
|  | 968 | */ | 
|  | 969 | start_rx_dma(sport); | 
|  | 970 | } else { | 
|  | 971 | /* | 
|  | 972 | * stop dma to prevent too many IDLE event trigged if no data | 
|  | 973 | * in RXFIFO | 
|  | 974 | */ | 
| Huang Shijie | b4cdc8f | 2013-07-08 17:14:18 +0800 | [diff] [blame] | 975 | imx_rx_dma_done(sport); | 
| Robin Gong | ee5e7c1 | 2014-12-09 18:11:33 +0900 | [diff] [blame] | 976 | } | 
| Huang Shijie | b4cdc8f | 2013-07-08 17:14:18 +0800 | [diff] [blame] | 977 | } | 
|  | 978 |  | 
|  | 979 | static int start_rx_dma(struct imx_port *sport) | 
|  | 980 | { | 
|  | 981 | struct scatterlist *sgl = &sport->rx_sgl; | 
|  | 982 | struct dma_chan	*chan = sport->dma_chan_rx; | 
|  | 983 | struct device *dev = sport->port.dev; | 
|  | 984 | struct dma_async_tx_descriptor *desc; | 
|  | 985 | int ret; | 
|  | 986 |  | 
|  | 987 | sg_init_one(sgl, sport->rx_buf, RX_BUF_SIZE); | 
|  | 988 | ret = dma_map_sg(dev, sgl, 1, DMA_FROM_DEVICE); | 
|  | 989 | if (ret == 0) { | 
|  | 990 | dev_err(dev, "DMA mapping error for RX.\n"); | 
|  | 991 | return -EINVAL; | 
|  | 992 | } | 
|  | 993 | desc = dmaengine_prep_slave_sg(chan, sgl, 1, DMA_DEV_TO_MEM, | 
|  | 994 | DMA_PREP_INTERRUPT); | 
|  | 995 | if (!desc) { | 
| Dirk Behme | 2464982 | 2014-12-09 18:11:26 +0900 | [diff] [blame] | 996 | dma_unmap_sg(dev, sgl, 1, DMA_FROM_DEVICE); | 
| Huang Shijie | b4cdc8f | 2013-07-08 17:14:18 +0800 | [diff] [blame] | 997 | dev_err(dev, "We cannot prepare for the RX slave dma!\n"); | 
|  | 998 | return -EINVAL; | 
|  | 999 | } | 
|  | 1000 | desc->callback = dma_rx_callback; | 
|  | 1001 | desc->callback_param = sport; | 
|  | 1002 |  | 
|  | 1003 | dev_dbg(dev, "RX: prepare for the DMA.\n"); | 
|  | 1004 | dmaengine_submit(desc); | 
|  | 1005 | dma_async_issue_pending(chan); | 
|  | 1006 | return 0; | 
|  | 1007 | } | 
|  | 1008 |  | 
|  | 1009 | static void imx_uart_dma_exit(struct imx_port *sport) | 
|  | 1010 | { | 
|  | 1011 | if (sport->dma_chan_rx) { | 
|  | 1012 | dma_release_channel(sport->dma_chan_rx); | 
|  | 1013 | sport->dma_chan_rx = NULL; | 
|  | 1014 |  | 
|  | 1015 | kfree(sport->rx_buf); | 
|  | 1016 | sport->rx_buf = NULL; | 
|  | 1017 | } | 
|  | 1018 |  | 
|  | 1019 | if (sport->dma_chan_tx) { | 
|  | 1020 | dma_release_channel(sport->dma_chan_tx); | 
|  | 1021 | sport->dma_chan_tx = NULL; | 
|  | 1022 | } | 
|  | 1023 |  | 
|  | 1024 | sport->dma_is_inited = 0; | 
|  | 1025 | } | 
|  | 1026 |  | 
|  | 1027 | static int imx_uart_dma_init(struct imx_port *sport) | 
|  | 1028 | { | 
| Huang Shijie | b09c74a | 2013-08-29 16:29:25 +0800 | [diff] [blame] | 1029 | struct dma_slave_config slave_config = {}; | 
| Huang Shijie | b4cdc8f | 2013-07-08 17:14:18 +0800 | [diff] [blame] | 1030 | struct device *dev = sport->port.dev; | 
|  | 1031 | int ret; | 
|  | 1032 |  | 
|  | 1033 | /* Prepare for RX : */ | 
|  | 1034 | sport->dma_chan_rx = dma_request_slave_channel(dev, "rx"); | 
|  | 1035 | if (!sport->dma_chan_rx) { | 
|  | 1036 | dev_dbg(dev, "cannot get the DMA channel.\n"); | 
|  | 1037 | ret = -EINVAL; | 
|  | 1038 | goto err; | 
|  | 1039 | } | 
|  | 1040 |  | 
|  | 1041 | slave_config.direction = DMA_DEV_TO_MEM; | 
|  | 1042 | slave_config.src_addr = sport->port.mapbase + URXD0; | 
|  | 1043 | slave_config.src_addr_width = DMA_SLAVE_BUSWIDTH_1_BYTE; | 
|  | 1044 | slave_config.src_maxburst = RXTL; | 
|  | 1045 | ret = dmaengine_slave_config(sport->dma_chan_rx, &slave_config); | 
|  | 1046 | if (ret) { | 
|  | 1047 | dev_err(dev, "error in RX dma configuration.\n"); | 
|  | 1048 | goto err; | 
|  | 1049 | } | 
|  | 1050 |  | 
|  | 1051 | sport->rx_buf = kzalloc(PAGE_SIZE, GFP_KERNEL); | 
|  | 1052 | if (!sport->rx_buf) { | 
| Huang Shijie | b4cdc8f | 2013-07-08 17:14:18 +0800 | [diff] [blame] | 1053 | ret = -ENOMEM; | 
|  | 1054 | goto err; | 
|  | 1055 | } | 
| Huang Shijie | b4cdc8f | 2013-07-08 17:14:18 +0800 | [diff] [blame] | 1056 |  | 
|  | 1057 | /* Prepare for TX : */ | 
|  | 1058 | sport->dma_chan_tx = dma_request_slave_channel(dev, "tx"); | 
|  | 1059 | if (!sport->dma_chan_tx) { | 
|  | 1060 | dev_err(dev, "cannot get the TX DMA channel!\n"); | 
|  | 1061 | ret = -EINVAL; | 
|  | 1062 | goto err; | 
|  | 1063 | } | 
|  | 1064 |  | 
|  | 1065 | slave_config.direction = DMA_MEM_TO_DEV; | 
|  | 1066 | slave_config.dst_addr = sport->port.mapbase + URTX0; | 
|  | 1067 | slave_config.dst_addr_width = DMA_SLAVE_BUSWIDTH_1_BYTE; | 
|  | 1068 | slave_config.dst_maxburst = TXTL; | 
|  | 1069 | ret = dmaengine_slave_config(sport->dma_chan_tx, &slave_config); | 
|  | 1070 | if (ret) { | 
|  | 1071 | dev_err(dev, "error in TX dma configuration."); | 
|  | 1072 | goto err; | 
|  | 1073 | } | 
|  | 1074 |  | 
|  | 1075 | sport->dma_is_inited = 1; | 
|  | 1076 |  | 
|  | 1077 | return 0; | 
|  | 1078 | err: | 
|  | 1079 | imx_uart_dma_exit(sport); | 
|  | 1080 | return ret; | 
|  | 1081 | } | 
|  | 1082 |  | 
|  | 1083 | static void imx_enable_dma(struct imx_port *sport) | 
|  | 1084 | { | 
|  | 1085 | unsigned long temp; | 
| Huang Shijie | b4cdc8f | 2013-07-08 17:14:18 +0800 | [diff] [blame] | 1086 |  | 
| Greg Kroah-Hartman | 9ce4f8f | 2014-05-29 19:30:54 -0700 | [diff] [blame] | 1087 | init_waitqueue_head(&sport->dma_wait); | 
|  | 1088 |  | 
| Huang Shijie | b4cdc8f | 2013-07-08 17:14:18 +0800 | [diff] [blame] | 1089 | /* set UCR1 */ | 
|  | 1090 | temp = readl(sport->port.membase + UCR1); | 
|  | 1091 | temp |= UCR1_RDMAEN | UCR1_TDMAEN | UCR1_ATDMAEN | | 
|  | 1092 | /* wait for 32 idle frames for IDDMA interrupt */ | 
|  | 1093 | UCR1_ICD_REG(3); | 
|  | 1094 | writel(temp, sport->port.membase + UCR1); | 
|  | 1095 |  | 
|  | 1096 | /* set UCR4 */ | 
|  | 1097 | temp = readl(sport->port.membase + UCR4); | 
|  | 1098 | temp |= UCR4_IDDMAEN; | 
|  | 1099 | writel(temp, sport->port.membase + UCR4); | 
|  | 1100 |  | 
|  | 1101 | sport->dma_is_enabled = 1; | 
|  | 1102 | } | 
|  | 1103 |  | 
|  | 1104 | static void imx_disable_dma(struct imx_port *sport) | 
|  | 1105 | { | 
|  | 1106 | unsigned long temp; | 
| Huang Shijie | b4cdc8f | 2013-07-08 17:14:18 +0800 | [diff] [blame] | 1107 |  | 
|  | 1108 | /* clear UCR1 */ | 
|  | 1109 | temp = readl(sport->port.membase + UCR1); | 
|  | 1110 | temp &= ~(UCR1_RDMAEN | UCR1_TDMAEN | UCR1_ATDMAEN); | 
|  | 1111 | writel(temp, sport->port.membase + UCR1); | 
|  | 1112 |  | 
|  | 1113 | /* clear UCR2 */ | 
|  | 1114 | temp = readl(sport->port.membase + UCR2); | 
|  | 1115 | temp &= ~(UCR2_CTSC | UCR2_CTS); | 
|  | 1116 | writel(temp, sport->port.membase + UCR2); | 
|  | 1117 |  | 
|  | 1118 | /* clear UCR4 */ | 
|  | 1119 | temp = readl(sport->port.membase + UCR4); | 
|  | 1120 | temp &= ~UCR4_IDDMAEN; | 
|  | 1121 | writel(temp, sport->port.membase + UCR4); | 
|  | 1122 |  | 
|  | 1123 | sport->dma_is_enabled = 0; | 
| Huang Shijie | b4cdc8f | 2013-07-08 17:14:18 +0800 | [diff] [blame] | 1124 | } | 
|  | 1125 |  | 
| Valentin Longchamp | 1c5250d | 2010-05-05 11:47:07 +0200 | [diff] [blame] | 1126 | /* half the RX buffer size */ | 
|  | 1127 | #define CTSTL 16 | 
|  | 1128 |  | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1129 | static int imx_startup(struct uart_port *port) | 
|  | 1130 | { | 
|  | 1131 | struct imx_port *sport = (struct imx_port *)port; | 
| Huang Shijie | 772f899 | 2014-05-21 08:56:28 +0800 | [diff] [blame] | 1132 | int retval, i; | 
| Sascha Hauer | ff4bfb2 | 2007-04-26 08:26:13 +0100 | [diff] [blame] | 1133 | unsigned long flags, temp; | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1134 |  | 
| Huang Shijie | 1cf93e0 | 2013-06-28 13:39:42 +0800 | [diff] [blame] | 1135 | retval = clk_prepare_enable(sport->clk_per); | 
|  | 1136 | if (retval) | 
| Fabio Estevam | cb0f0a5 | 2014-10-27 14:49:38 -0200 | [diff] [blame] | 1137 | return retval; | 
| Huang Shijie | 1cf93e0 | 2013-06-28 13:39:42 +0800 | [diff] [blame] | 1138 | retval = clk_prepare_enable(sport->clk_ipg); | 
|  | 1139 | if (retval) { | 
|  | 1140 | clk_disable_unprepare(sport->clk_per); | 
| Fabio Estevam | cb0f0a5 | 2014-10-27 14:49:38 -0200 | [diff] [blame] | 1141 | return retval; | 
| Huang Shijie | 0c37550 | 2013-06-09 10:01:19 +0800 | [diff] [blame] | 1142 | } | 
| Huang Shijie | 28eb427 | 2013-06-04 09:59:33 +0800 | [diff] [blame] | 1143 |  | 
| Sascha Hauer | 587897f | 2005-04-29 22:46:40 +0100 | [diff] [blame] | 1144 | imx_setup_ufcr(sport, 0); | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1145 |  | 
|  | 1146 | /* disable the DREN bit (Data Ready interrupt enable) before | 
|  | 1147 | * requesting IRQs | 
|  | 1148 | */ | 
| Sascha Hauer | ff4bfb2 | 2007-04-26 08:26:13 +0100 | [diff] [blame] | 1149 | temp = readl(sport->port.membase + UCR4); | 
| Fabian Godehardt | b6e4913 | 2009-06-11 14:53:18 +0100 | [diff] [blame] | 1150 |  | 
|  | 1151 | if (USE_IRDA(sport)) | 
|  | 1152 | temp |= UCR4_IRSC; | 
|  | 1153 |  | 
| Valentin Longchamp | 1c5250d | 2010-05-05 11:47:07 +0200 | [diff] [blame] | 1154 | /* set the trigger level for CTS */ | 
| Sachin Kamat | 82313e6 | 2013-01-07 10:25:02 +0530 | [diff] [blame] | 1155 | temp &= ~(UCR4_CTSTL_MASK << UCR4_CTSTL_SHF); | 
|  | 1156 | temp |= CTSTL << UCR4_CTSTL_SHF; | 
| Valentin Longchamp | 1c5250d | 2010-05-05 11:47:07 +0200 | [diff] [blame] | 1157 |  | 
| Sascha Hauer | ff4bfb2 | 2007-04-26 08:26:13 +0100 | [diff] [blame] | 1158 | writel(temp & ~UCR4_DREN, sport->port.membase + UCR4); | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1159 |  | 
| Huang Shijie | 772f899 | 2014-05-21 08:56:28 +0800 | [diff] [blame] | 1160 | /* Reset fifo's and state machines */ | 
|  | 1161 | i = 100; | 
|  | 1162 |  | 
|  | 1163 | temp = readl(sport->port.membase + UCR2); | 
|  | 1164 | temp &= ~UCR2_SRST; | 
|  | 1165 | writel(temp, sport->port.membase + UCR2); | 
|  | 1166 |  | 
|  | 1167 | while (!(readl(sport->port.membase + UCR2) & UCR2_SRST) && (--i > 0)) | 
|  | 1168 | udelay(1); | 
| Fabian Godehardt | b6e4913 | 2009-06-11 14:53:18 +0100 | [diff] [blame] | 1169 |  | 
| Anton Bondarenko | 068500e | 2014-12-09 18:11:32 +0900 | [diff] [blame] | 1170 | /* Can we enable the DMA support? */ | 
|  | 1171 | if (is_imx6q_uart(sport) && !uart_console(port) && | 
|  | 1172 | !sport->dma_is_inited) | 
|  | 1173 | imx_uart_dma_init(sport); | 
|  | 1174 |  | 
| Xinyu Chen | 9ec1882 | 2012-08-27 09:36:51 +0200 | [diff] [blame] | 1175 | spin_lock_irqsave(&sport->port.lock, flags); | 
| Uwe Kleine-König | 91555ce | 2015-02-24 11:17:05 +0100 | [diff] [blame] | 1176 |  | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1177 | /* | 
|  | 1178 | * Finally, clear and enable interrupts | 
|  | 1179 | */ | 
| Sascha Hauer | ff4bfb2 | 2007-04-26 08:26:13 +0100 | [diff] [blame] | 1180 | writel(USR1_RTSD, sport->port.membase + USR1); | 
| Uwe Kleine-König | 91555ce | 2015-02-24 11:17:05 +0100 | [diff] [blame] | 1181 | writel(USR2_ORE, sport->port.membase + USR2); | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1182 |  | 
| Anton Bondarenko | 068500e | 2014-12-09 18:11:32 +0900 | [diff] [blame] | 1183 | if (sport->dma_is_inited && !sport->dma_is_enabled) | 
|  | 1184 | imx_enable_dma(sport); | 
|  | 1185 |  | 
| Sascha Hauer | ff4bfb2 | 2007-04-26 08:26:13 +0100 | [diff] [blame] | 1186 | temp = readl(sport->port.membase + UCR1); | 
| Sascha Hauer | 789d525 | 2008-04-17 08:44:47 +0100 | [diff] [blame] | 1187 | temp |= UCR1_RRDYEN | UCR1_RTSDEN | UCR1_UARTEN; | 
| Fabian Godehardt | b6e4913 | 2009-06-11 14:53:18 +0100 | [diff] [blame] | 1188 |  | 
|  | 1189 | if (USE_IRDA(sport)) { | 
|  | 1190 | temp |= UCR1_IREN; | 
|  | 1191 | temp &= ~(UCR1_RTSDEN); | 
|  | 1192 | } | 
|  | 1193 |  | 
| Sascha Hauer | ff4bfb2 | 2007-04-26 08:26:13 +0100 | [diff] [blame] | 1194 | writel(temp, sport->port.membase + UCR1); | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1195 |  | 
| Jiada Wang | 6f026d6b | 2014-12-09 18:11:34 +0900 | [diff] [blame] | 1196 | temp = readl(sport->port.membase + UCR4); | 
|  | 1197 | temp |= UCR4_OREN; | 
|  | 1198 | writel(temp, sport->port.membase + UCR4); | 
|  | 1199 |  | 
| Sascha Hauer | ff4bfb2 | 2007-04-26 08:26:13 +0100 | [diff] [blame] | 1200 | temp = readl(sport->port.membase + UCR2); | 
|  | 1201 | temp |= (UCR2_RXEN | UCR2_TXEN); | 
| Lucas Stach | bff09b0 | 2013-05-30 15:47:04 +0200 | [diff] [blame] | 1202 | if (!sport->have_rtscts) | 
|  | 1203 | temp |= UCR2_IRTS; | 
| Sascha Hauer | ff4bfb2 | 2007-04-26 08:26:13 +0100 | [diff] [blame] | 1204 | writel(temp, sport->port.membase + UCR2); | 
|  | 1205 |  | 
| Huang Shijie | a496e62 | 2013-07-08 17:14:17 +0800 | [diff] [blame] | 1206 | if (!is_imx1_uart(sport)) { | 
| Sascha Hauer | 37d6fb6 | 2009-05-27 18:23:48 +0200 | [diff] [blame] | 1207 | temp = readl(sport->port.membase + UCR3); | 
| Fabio Estevam | b38cb7d | 2014-05-14 15:55:03 -0300 | [diff] [blame] | 1208 | temp |= IMX21_UCR3_RXDMUXSEL | UCR3_ADNIMP; | 
| Sascha Hauer | 37d6fb6 | 2009-05-27 18:23:48 +0200 | [diff] [blame] | 1209 | writel(temp, sport->port.membase + UCR3); | 
|  | 1210 | } | 
| Marc Kleine-Budde | 4411805 | 2008-07-28 12:10:34 +0200 | [diff] [blame] | 1211 |  | 
| Fabian Godehardt | b6e4913 | 2009-06-11 14:53:18 +0100 | [diff] [blame] | 1212 | if (USE_IRDA(sport)) { | 
|  | 1213 | temp = readl(sport->port.membase + UCR4); | 
|  | 1214 | if (sport->irda_inv_rx) | 
|  | 1215 | temp |= UCR4_INVR; | 
|  | 1216 | else | 
|  | 1217 | temp &= ~(UCR4_INVR); | 
|  | 1218 | writel(temp | UCR4_DREN, sport->port.membase + UCR4); | 
|  | 1219 |  | 
|  | 1220 | temp = readl(sport->port.membase + UCR3); | 
|  | 1221 | if (sport->irda_inv_tx) | 
|  | 1222 | temp |= UCR3_INVT; | 
|  | 1223 | else | 
|  | 1224 | temp &= ~(UCR3_INVT); | 
|  | 1225 | writel(temp, sport->port.membase + UCR3); | 
|  | 1226 | } | 
|  | 1227 |  | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1228 | /* | 
|  | 1229 | * Enable modem status interrupts | 
|  | 1230 | */ | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1231 | imx_enable_ms(&sport->port); | 
| Sachin Kamat | 82313e6 | 2013-01-07 10:25:02 +0530 | [diff] [blame] | 1232 | spin_unlock_irqrestore(&sport->port.lock, flags); | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1233 |  | 
| Fabian Godehardt | b6e4913 | 2009-06-11 14:53:18 +0100 | [diff] [blame] | 1234 | if (USE_IRDA(sport)) { | 
|  | 1235 | struct imxuart_platform_data *pdata; | 
| Jingoo Han | 574de55 | 2013-07-30 17:06:57 +0900 | [diff] [blame] | 1236 | pdata = dev_get_platdata(sport->port.dev); | 
| Fabian Godehardt | b6e4913 | 2009-06-11 14:53:18 +0100 | [diff] [blame] | 1237 | sport->irda_inv_rx = pdata->irda_inv_rx; | 
|  | 1238 | sport->irda_inv_tx = pdata->irda_inv_tx; | 
|  | 1239 | sport->trcv_delay = pdata->transceiver_delay; | 
|  | 1240 | if (pdata->irda_enable) | 
|  | 1241 | pdata->irda_enable(1); | 
|  | 1242 | } | 
|  | 1243 |  | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1244 | return 0; | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1245 | } | 
|  | 1246 |  | 
|  | 1247 | static void imx_shutdown(struct uart_port *port) | 
|  | 1248 | { | 
|  | 1249 | struct imx_port *sport = (struct imx_port *)port; | 
| Sascha Hauer | ff4bfb2 | 2007-04-26 08:26:13 +0100 | [diff] [blame] | 1250 | unsigned long temp; | 
| Xinyu Chen | 9ec1882 | 2012-08-27 09:36:51 +0200 | [diff] [blame] | 1251 | unsigned long flags; | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1252 |  | 
| Huang Shijie | b4cdc8f | 2013-07-08 17:14:18 +0800 | [diff] [blame] | 1253 | if (sport->dma_is_enabled) { | 
| Huang Shijie | a4688bc | 2014-09-19 15:42:57 +0800 | [diff] [blame] | 1254 | int ret; | 
|  | 1255 |  | 
| Greg Kroah-Hartman | 9ce4f8f | 2014-05-29 19:30:54 -0700 | [diff] [blame] | 1256 | /* We have to wait for the DMA to finish. */ | 
| Huang Shijie | a4688bc | 2014-09-19 15:42:57 +0800 | [diff] [blame] | 1257 | ret = wait_event_interruptible(sport->dma_wait, | 
| Greg Kroah-Hartman | 9ce4f8f | 2014-05-29 19:30:54 -0700 | [diff] [blame] | 1258 | !sport->dma_is_rxing && !sport->dma_is_txing); | 
| Huang Shijie | a4688bc | 2014-09-19 15:42:57 +0800 | [diff] [blame] | 1259 | if (ret != 0) { | 
|  | 1260 | sport->dma_is_rxing = 0; | 
|  | 1261 | sport->dma_is_txing = 0; | 
|  | 1262 | dmaengine_terminate_all(sport->dma_chan_tx); | 
|  | 1263 | dmaengine_terminate_all(sport->dma_chan_rx); | 
|  | 1264 | } | 
| Jiada Wang | 7363181 | 2014-12-09 18:11:23 +0900 | [diff] [blame] | 1265 | spin_lock_irqsave(&sport->port.lock, flags); | 
| Huang Shijie | a4688bc | 2014-09-19 15:42:57 +0800 | [diff] [blame] | 1266 | imx_stop_tx(port); | 
| Huang Shijie | b4cdc8f | 2013-07-08 17:14:18 +0800 | [diff] [blame] | 1267 | imx_stop_rx(port); | 
|  | 1268 | imx_disable_dma(sport); | 
| Jiada Wang | 7363181 | 2014-12-09 18:11:23 +0900 | [diff] [blame] | 1269 | spin_unlock_irqrestore(&sport->port.lock, flags); | 
| Huang Shijie | b4cdc8f | 2013-07-08 17:14:18 +0800 | [diff] [blame] | 1270 | imx_uart_dma_exit(sport); | 
|  | 1271 | } | 
|  | 1272 |  | 
| Xinyu Chen | 9ec1882 | 2012-08-27 09:36:51 +0200 | [diff] [blame] | 1273 | spin_lock_irqsave(&sport->port.lock, flags); | 
| Fabian Godehardt | 2e14639 | 2009-06-11 14:38:38 +0100 | [diff] [blame] | 1274 | temp = readl(sport->port.membase + UCR2); | 
|  | 1275 | temp &= ~(UCR2_TXEN); | 
|  | 1276 | writel(temp, sport->port.membase + UCR2); | 
| Xinyu Chen | 9ec1882 | 2012-08-27 09:36:51 +0200 | [diff] [blame] | 1277 | spin_unlock_irqrestore(&sport->port.lock, flags); | 
| Fabian Godehardt | 2e14639 | 2009-06-11 14:38:38 +0100 | [diff] [blame] | 1278 |  | 
| Fabian Godehardt | b6e4913 | 2009-06-11 14:53:18 +0100 | [diff] [blame] | 1279 | if (USE_IRDA(sport)) { | 
|  | 1280 | struct imxuart_platform_data *pdata; | 
| Jingoo Han | 574de55 | 2013-07-30 17:06:57 +0900 | [diff] [blame] | 1281 | pdata = dev_get_platdata(sport->port.dev); | 
| Fabian Godehardt | b6e4913 | 2009-06-11 14:53:18 +0100 | [diff] [blame] | 1282 | if (pdata->irda_enable) | 
|  | 1283 | pdata->irda_enable(0); | 
|  | 1284 | } | 
|  | 1285 |  | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1286 | /* | 
|  | 1287 | * Stop our timer. | 
|  | 1288 | */ | 
|  | 1289 | del_timer_sync(&sport->timer); | 
|  | 1290 |  | 
|  | 1291 | /* | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1292 | * Disable all interrupts, port and break condition. | 
|  | 1293 | */ | 
|  | 1294 |  | 
| Xinyu Chen | 9ec1882 | 2012-08-27 09:36:51 +0200 | [diff] [blame] | 1295 | spin_lock_irqsave(&sport->port.lock, flags); | 
| Sascha Hauer | ff4bfb2 | 2007-04-26 08:26:13 +0100 | [diff] [blame] | 1296 | temp = readl(sport->port.membase + UCR1); | 
|  | 1297 | temp &= ~(UCR1_TXMPTYEN | UCR1_RRDYEN | UCR1_RTSDEN | UCR1_UARTEN); | 
| Fabian Godehardt | b6e4913 | 2009-06-11 14:53:18 +0100 | [diff] [blame] | 1298 | if (USE_IRDA(sport)) | 
|  | 1299 | temp &= ~(UCR1_IREN); | 
|  | 1300 |  | 
| Sascha Hauer | ff4bfb2 | 2007-04-26 08:26:13 +0100 | [diff] [blame] | 1301 | writel(temp, sport->port.membase + UCR1); | 
| Xinyu Chen | 9ec1882 | 2012-08-27 09:36:51 +0200 | [diff] [blame] | 1302 | spin_unlock_irqrestore(&sport->port.lock, flags); | 
| Huang Shijie | 28eb427 | 2013-06-04 09:59:33 +0800 | [diff] [blame] | 1303 |  | 
| Huang Shijie | 1cf93e0 | 2013-06-28 13:39:42 +0800 | [diff] [blame] | 1304 | clk_disable_unprepare(sport->clk_per); | 
|  | 1305 | clk_disable_unprepare(sport->clk_ipg); | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1306 | } | 
|  | 1307 |  | 
| Huang Shijie | eb56b7e | 2013-10-11 18:30:58 +0800 | [diff] [blame] | 1308 | static void imx_flush_buffer(struct uart_port *port) | 
|  | 1309 | { | 
|  | 1310 | struct imx_port *sport = (struct imx_port *)port; | 
| Dirk Behme | 82e86ae | 2014-12-09 18:11:27 +0900 | [diff] [blame] | 1311 | struct scatterlist *sgl = &sport->tx_sgl[0]; | 
| Dirk Behme | a2c718c | 2014-12-09 18:11:31 +0900 | [diff] [blame] | 1312 | unsigned long temp; | 
| Fabio Estevam | 4f86a95 | 2015-02-07 15:46:41 -0200 | [diff] [blame] | 1313 | int i = 100, ubir, ubmr, uts; | 
| Huang Shijie | eb56b7e | 2013-10-11 18:30:58 +0800 | [diff] [blame] | 1314 |  | 
| Dirk Behme | 82e86ae | 2014-12-09 18:11:27 +0900 | [diff] [blame] | 1315 | if (!sport->dma_chan_tx) | 
|  | 1316 | return; | 
|  | 1317 |  | 
|  | 1318 | sport->tx_bytes = 0; | 
|  | 1319 | dmaengine_terminate_all(sport->dma_chan_tx); | 
|  | 1320 | if (sport->dma_is_txing) { | 
|  | 1321 | dma_unmap_sg(sport->port.dev, sgl, sport->dma_tx_nents, | 
|  | 1322 | DMA_TO_DEVICE); | 
| Dirk Behme | a2c718c | 2014-12-09 18:11:31 +0900 | [diff] [blame] | 1323 | temp = readl(sport->port.membase + UCR1); | 
|  | 1324 | temp &= ~UCR1_TDMAEN; | 
|  | 1325 | writel(temp, sport->port.membase + UCR1); | 
| Dirk Behme | 82e86ae | 2014-12-09 18:11:27 +0900 | [diff] [blame] | 1326 | sport->dma_is_txing = false; | 
| Huang Shijie | eb56b7e | 2013-10-11 18:30:58 +0800 | [diff] [blame] | 1327 | } | 
| Fabio Estevam | 934084a | 2015-01-13 10:00:26 -0200 | [diff] [blame] | 1328 |  | 
|  | 1329 | /* | 
|  | 1330 | * According to the Reference Manual description of the UART SRST bit: | 
|  | 1331 | * "Reset the transmit and receive state machines, | 
|  | 1332 | * all FIFOs and register USR1, USR2, UBIR, UBMR, UBRC, URXD, UTXD | 
|  | 1333 | * and UTS[6-3]". As we don't need to restore the old values from | 
|  | 1334 | * USR1, USR2, URXD, UTXD, only save/restore the other four registers | 
|  | 1335 | */ | 
|  | 1336 | ubir = readl(sport->port.membase + UBIR); | 
|  | 1337 | ubmr = readl(sport->port.membase + UBMR); | 
| Fabio Estevam | 934084a | 2015-01-13 10:00:26 -0200 | [diff] [blame] | 1338 | uts = readl(sport->port.membase + IMX21_UTS); | 
|  | 1339 |  | 
|  | 1340 | temp = readl(sport->port.membase + UCR2); | 
|  | 1341 | temp &= ~UCR2_SRST; | 
|  | 1342 | writel(temp, sport->port.membase + UCR2); | 
|  | 1343 |  | 
|  | 1344 | while (!(readl(sport->port.membase + UCR2) & UCR2_SRST) && (--i > 0)) | 
|  | 1345 | udelay(1); | 
|  | 1346 |  | 
|  | 1347 | /* Restore the registers */ | 
|  | 1348 | writel(ubir, sport->port.membase + UBIR); | 
|  | 1349 | writel(ubmr, sport->port.membase + UBMR); | 
| Fabio Estevam | 934084a | 2015-01-13 10:00:26 -0200 | [diff] [blame] | 1350 | writel(uts, sport->port.membase + IMX21_UTS); | 
| Huang Shijie | eb56b7e | 2013-10-11 18:30:58 +0800 | [diff] [blame] | 1351 | } | 
|  | 1352 |  | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1353 | static void | 
| Alan Cox | 606d099 | 2006-12-08 02:38:45 -0800 | [diff] [blame] | 1354 | imx_set_termios(struct uart_port *port, struct ktermios *termios, | 
|  | 1355 | struct ktermios *old) | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1356 | { | 
|  | 1357 | struct imx_port *sport = (struct imx_port *)port; | 
|  | 1358 | unsigned long flags; | 
|  | 1359 | unsigned int ucr2, old_ucr1, old_txrxen, baud, quot; | 
|  | 1360 | unsigned int old_csize = old ? old->c_cflag & CSIZE : CS8; | 
| Oskar Schirmer | 534fca0 | 2009-06-11 14:52:23 +0100 | [diff] [blame] | 1361 | unsigned int div, ufcr; | 
|  | 1362 | unsigned long num, denom; | 
| Oskar Schirmer | d7f8d43 | 2009-06-11 14:55:22 +0100 | [diff] [blame] | 1363 | uint64_t tdiv64; | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1364 |  | 
|  | 1365 | /* | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1366 | * We only support CS7 and CS8. | 
|  | 1367 | */ | 
|  | 1368 | while ((termios->c_cflag & CSIZE) != CS7 && | 
|  | 1369 | (termios->c_cflag & CSIZE) != CS8) { | 
|  | 1370 | termios->c_cflag &= ~CSIZE; | 
|  | 1371 | termios->c_cflag |= old_csize; | 
|  | 1372 | old_csize = CS8; | 
|  | 1373 | } | 
|  | 1374 |  | 
|  | 1375 | if ((termios->c_cflag & CSIZE) == CS8) | 
|  | 1376 | ucr2 = UCR2_WS | UCR2_SRST | UCR2_IRTS; | 
|  | 1377 | else | 
|  | 1378 | ucr2 = UCR2_SRST | UCR2_IRTS; | 
|  | 1379 |  | 
|  | 1380 | if (termios->c_cflag & CRTSCTS) { | 
| Sachin Kamat | 82313e6 | 2013-01-07 10:25:02 +0530 | [diff] [blame] | 1381 | if (sport->have_rtscts) { | 
| Sascha Hauer | 5b80234 | 2006-05-04 14:07:42 +0100 | [diff] [blame] | 1382 | ucr2 &= ~UCR2_IRTS; | 
|  | 1383 | ucr2 |= UCR2_CTSC; | 
|  | 1384 | } else { | 
|  | 1385 | termios->c_cflag &= ~CRTSCTS; | 
|  | 1386 | } | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1387 | } | 
|  | 1388 |  | 
|  | 1389 | if (termios->c_cflag & CSTOPB) | 
|  | 1390 | ucr2 |= UCR2_STPB; | 
|  | 1391 | if (termios->c_cflag & PARENB) { | 
|  | 1392 | ucr2 |= UCR2_PREN; | 
| Matt Reimer | 3261e36 | 2006-01-13 20:51:44 +0000 | [diff] [blame] | 1393 | if (termios->c_cflag & PARODD) | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1394 | ucr2 |= UCR2_PROE; | 
|  | 1395 | } | 
|  | 1396 |  | 
| Eric Miao | 995234d | 2011-12-23 05:39:27 +0800 | [diff] [blame] | 1397 | del_timer_sync(&sport->timer); | 
|  | 1398 |  | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1399 | /* | 
|  | 1400 | * Ask the core to calculate the divisor for us. | 
|  | 1401 | */ | 
| Sascha Hauer | 036bb15 | 2008-07-05 10:02:44 +0200 | [diff] [blame] | 1402 | baud = uart_get_baud_rate(port, termios, old, 50, port->uartclk / 16); | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1403 | quot = uart_get_divisor(port, baud); | 
|  | 1404 |  | 
|  | 1405 | spin_lock_irqsave(&sport->port.lock, flags); | 
|  | 1406 |  | 
|  | 1407 | sport->port.read_status_mask = 0; | 
|  | 1408 | if (termios->c_iflag & INPCK) | 
|  | 1409 | sport->port.read_status_mask |= (URXD_FRMERR | URXD_PRERR); | 
|  | 1410 | if (termios->c_iflag & (BRKINT | PARMRK)) | 
|  | 1411 | sport->port.read_status_mask |= URXD_BRK; | 
|  | 1412 |  | 
|  | 1413 | /* | 
|  | 1414 | * Characters to ignore | 
|  | 1415 | */ | 
|  | 1416 | sport->port.ignore_status_mask = 0; | 
|  | 1417 | if (termios->c_iflag & IGNPAR) | 
| Eric Nelson | 865cea8 | 2014-12-18 12:37:14 -0700 | [diff] [blame] | 1418 | sport->port.ignore_status_mask |= URXD_PRERR | URXD_FRMERR; | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1419 | if (termios->c_iflag & IGNBRK) { | 
|  | 1420 | sport->port.ignore_status_mask |= URXD_BRK; | 
|  | 1421 | /* | 
|  | 1422 | * If we're ignoring parity and break indicators, | 
|  | 1423 | * ignore overruns too (for real raw support). | 
|  | 1424 | */ | 
|  | 1425 | if (termios->c_iflag & IGNPAR) | 
|  | 1426 | sport->port.ignore_status_mask |= URXD_OVRRUN; | 
|  | 1427 | } | 
|  | 1428 |  | 
| Jiada Wang | 55d8693 | 2014-12-09 18:11:22 +0900 | [diff] [blame] | 1429 | if ((termios->c_cflag & CREAD) == 0) | 
|  | 1430 | sport->port.ignore_status_mask |= URXD_DUMMY_READ; | 
|  | 1431 |  | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1432 | /* | 
|  | 1433 | * Update the per-port timeout. | 
|  | 1434 | */ | 
|  | 1435 | uart_update_timeout(port, termios->c_cflag, baud); | 
|  | 1436 |  | 
|  | 1437 | /* | 
|  | 1438 | * disable interrupts and drain transmitter | 
|  | 1439 | */ | 
| Sascha Hauer | ff4bfb2 | 2007-04-26 08:26:13 +0100 | [diff] [blame] | 1440 | old_ucr1 = readl(sport->port.membase + UCR1); | 
|  | 1441 | writel(old_ucr1 & ~(UCR1_TXMPTYEN | UCR1_RRDYEN | UCR1_RTSDEN), | 
|  | 1442 | sport->port.membase + UCR1); | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1443 |  | 
| Sachin Kamat | 82313e6 | 2013-01-07 10:25:02 +0530 | [diff] [blame] | 1444 | while (!(readl(sport->port.membase + USR2) & USR2_TXDC)) | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1445 | barrier(); | 
|  | 1446 |  | 
|  | 1447 | /* then, disable everything */ | 
| Sascha Hauer | ff4bfb2 | 2007-04-26 08:26:13 +0100 | [diff] [blame] | 1448 | old_txrxen = readl(sport->port.membase + UCR2); | 
| Sachin Kamat | 82313e6 | 2013-01-07 10:25:02 +0530 | [diff] [blame] | 1449 | writel(old_txrxen & ~(UCR2_TXEN | UCR2_RXEN), | 
| Sascha Hauer | ff4bfb2 | 2007-04-26 08:26:13 +0100 | [diff] [blame] | 1450 | sport->port.membase + UCR2); | 
|  | 1451 | old_txrxen &= (UCR2_TXEN | UCR2_RXEN); | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1452 |  | 
| Fabian Godehardt | b6e4913 | 2009-06-11 14:53:18 +0100 | [diff] [blame] | 1453 | if (USE_IRDA(sport)) { | 
|  | 1454 | /* | 
|  | 1455 | * use maximum available submodule frequency to | 
|  | 1456 | * avoid missing short pulses due to low sampling rate | 
|  | 1457 | */ | 
| Sascha Hauer | 036bb15 | 2008-07-05 10:02:44 +0200 | [diff] [blame] | 1458 | div = 1; | 
| Fabian Godehardt | b6e4913 | 2009-06-11 14:53:18 +0100 | [diff] [blame] | 1459 | } else { | 
| Hubert Feurstein | 09bd00f | 2013-07-18 18:52:49 +0200 | [diff] [blame] | 1460 | /* custom-baudrate handling */ | 
|  | 1461 | div = sport->port.uartclk / (baud * 16); | 
|  | 1462 | if (baud == 38400 && quot != div) | 
|  | 1463 | baud = sport->port.uartclk / (quot * 16); | 
|  | 1464 |  | 
| Fabian Godehardt | b6e4913 | 2009-06-11 14:53:18 +0100 | [diff] [blame] | 1465 | div = sport->port.uartclk / (baud * 16); | 
|  | 1466 | if (div > 7) | 
|  | 1467 | div = 7; | 
|  | 1468 | if (!div) | 
|  | 1469 | div = 1; | 
|  | 1470 | } | 
| Sascha Hauer | 036bb15 | 2008-07-05 10:02:44 +0200 | [diff] [blame] | 1471 |  | 
| Oskar Schirmer | 534fca0 | 2009-06-11 14:52:23 +0100 | [diff] [blame] | 1472 | rational_best_approximation(16 * div * baud, sport->port.uartclk, | 
|  | 1473 | 1 << 16, 1 << 16, &num, &denom); | 
| Sascha Hauer | 036bb15 | 2008-07-05 10:02:44 +0200 | [diff] [blame] | 1474 |  | 
| Alan Cox | eab4f5a | 2010-06-01 22:52:52 +0200 | [diff] [blame] | 1475 | tdiv64 = sport->port.uartclk; | 
|  | 1476 | tdiv64 *= num; | 
|  | 1477 | do_div(tdiv64, denom * 16 * div); | 
|  | 1478 | tty_termios_encode_baud_rate(termios, | 
| Sascha Hauer | 1a2c4b3 | 2009-06-16 17:02:15 +0100 | [diff] [blame] | 1479 | (speed_t)tdiv64, (speed_t)tdiv64); | 
| Oskar Schirmer | d7f8d43 | 2009-06-11 14:55:22 +0100 | [diff] [blame] | 1480 |  | 
| Oskar Schirmer | 534fca0 | 2009-06-11 14:52:23 +0100 | [diff] [blame] | 1481 | num -= 1; | 
|  | 1482 | denom -= 1; | 
| Sascha Hauer | 036bb15 | 2008-07-05 10:02:44 +0200 | [diff] [blame] | 1483 |  | 
|  | 1484 | ufcr = readl(sport->port.membase + UFCR); | 
| Fabian Godehardt | b6e4913 | 2009-06-11 14:53:18 +0100 | [diff] [blame] | 1485 | ufcr = (ufcr & (~UFCR_RFDIV)) | UFCR_RFDIV_REG(div); | 
| Huang Shijie | 20ff2fe | 2013-05-30 14:07:12 +0800 | [diff] [blame] | 1486 | if (sport->dte_mode) | 
|  | 1487 | ufcr |= UFCR_DCEDTE; | 
| Sascha Hauer | 036bb15 | 2008-07-05 10:02:44 +0200 | [diff] [blame] | 1488 | writel(ufcr, sport->port.membase + UFCR); | 
|  | 1489 |  | 
| Oskar Schirmer | 534fca0 | 2009-06-11 14:52:23 +0100 | [diff] [blame] | 1490 | writel(num, sport->port.membase + UBIR); | 
|  | 1491 | writel(denom, sport->port.membase + UBMR); | 
|  | 1492 |  | 
| Huang Shijie | a496e62 | 2013-07-08 17:14:17 +0800 | [diff] [blame] | 1493 | if (!is_imx1_uart(sport)) | 
| Sascha Hauer | 37d6fb6 | 2009-05-27 18:23:48 +0200 | [diff] [blame] | 1494 | writel(sport->port.uartclk / div / 1000, | 
| Shawn Guo | fe6b540 | 2011-06-25 02:04:33 +0800 | [diff] [blame] | 1495 | sport->port.membase + IMX21_ONEMS); | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1496 |  | 
| Sascha Hauer | ff4bfb2 | 2007-04-26 08:26:13 +0100 | [diff] [blame] | 1497 | writel(old_ucr1, sport->port.membase + UCR1); | 
|  | 1498 |  | 
|  | 1499 | /* set the parity, stop bits and data size */ | 
|  | 1500 | writel(ucr2 | old_txrxen, sport->port.membase + UCR2); | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1501 |  | 
|  | 1502 | if (UART_ENABLE_MS(&sport->port, termios->c_cflag)) | 
|  | 1503 | imx_enable_ms(&sport->port); | 
|  | 1504 |  | 
|  | 1505 | spin_unlock_irqrestore(&sport->port.lock, flags); | 
|  | 1506 | } | 
|  | 1507 |  | 
|  | 1508 | static const char *imx_type(struct uart_port *port) | 
|  | 1509 | { | 
|  | 1510 | struct imx_port *sport = (struct imx_port *)port; | 
|  | 1511 |  | 
|  | 1512 | return sport->port.type == PORT_IMX ? "IMX" : NULL; | 
|  | 1513 | } | 
|  | 1514 |  | 
|  | 1515 | /* | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1516 | * Configure/autoconfigure the port. | 
|  | 1517 | */ | 
|  | 1518 | static void imx_config_port(struct uart_port *port, int flags) | 
|  | 1519 | { | 
|  | 1520 | struct imx_port *sport = (struct imx_port *)port; | 
|  | 1521 |  | 
| Alexander Shiyan | da82f99 | 2014-02-22 16:01:33 +0400 | [diff] [blame] | 1522 | if (flags & UART_CONFIG_TYPE) | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1523 | sport->port.type = PORT_IMX; | 
|  | 1524 | } | 
|  | 1525 |  | 
|  | 1526 | /* | 
|  | 1527 | * Verify the new serial_struct (for TIOCSSERIAL). | 
|  | 1528 | * The only change we allow are to the flags and type, and | 
|  | 1529 | * even then only between PORT_IMX and PORT_UNKNOWN | 
|  | 1530 | */ | 
|  | 1531 | static int | 
|  | 1532 | imx_verify_port(struct uart_port *port, struct serial_struct *ser) | 
|  | 1533 | { | 
|  | 1534 | struct imx_port *sport = (struct imx_port *)port; | 
|  | 1535 | int ret = 0; | 
|  | 1536 |  | 
|  | 1537 | if (ser->type != PORT_UNKNOWN && ser->type != PORT_IMX) | 
|  | 1538 | ret = -EINVAL; | 
|  | 1539 | if (sport->port.irq != ser->irq) | 
|  | 1540 | ret = -EINVAL; | 
|  | 1541 | if (ser->io_type != UPIO_MEM) | 
|  | 1542 | ret = -EINVAL; | 
|  | 1543 | if (sport->port.uartclk / 16 != ser->baud_base) | 
|  | 1544 | ret = -EINVAL; | 
| Olof Johansson | a50c44c | 2013-09-11 21:27:53 -0700 | [diff] [blame] | 1545 | if (sport->port.mapbase != (unsigned long)ser->iomem_base) | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1546 | ret = -EINVAL; | 
|  | 1547 | if (sport->port.iobase != ser->port) | 
|  | 1548 | ret = -EINVAL; | 
|  | 1549 | if (ser->hub6 != 0) | 
|  | 1550 | ret = -EINVAL; | 
|  | 1551 | return ret; | 
|  | 1552 | } | 
|  | 1553 |  | 
| Saleem Abdulrasool | 01f56ab | 2011-12-22 09:57:53 +0100 | [diff] [blame] | 1554 | #if defined(CONFIG_CONSOLE_POLL) | 
| Daniel Thompson | 6b8bdad | 2014-10-28 09:28:08 +0100 | [diff] [blame] | 1555 |  | 
|  | 1556 | static int imx_poll_init(struct uart_port *port) | 
|  | 1557 | { | 
|  | 1558 | struct imx_port *sport = (struct imx_port *)port; | 
|  | 1559 | unsigned long flags; | 
|  | 1560 | unsigned long temp; | 
|  | 1561 | int retval; | 
|  | 1562 |  | 
|  | 1563 | retval = clk_prepare_enable(sport->clk_ipg); | 
|  | 1564 | if (retval) | 
|  | 1565 | return retval; | 
|  | 1566 | retval = clk_prepare_enable(sport->clk_per); | 
|  | 1567 | if (retval) | 
|  | 1568 | clk_disable_unprepare(sport->clk_ipg); | 
|  | 1569 |  | 
|  | 1570 | imx_setup_ufcr(sport, 0); | 
|  | 1571 |  | 
|  | 1572 | spin_lock_irqsave(&sport->port.lock, flags); | 
|  | 1573 |  | 
|  | 1574 | temp = readl(sport->port.membase + UCR1); | 
|  | 1575 | if (is_imx1_uart(sport)) | 
|  | 1576 | temp |= IMX1_UCR1_UARTCLKEN; | 
|  | 1577 | temp |= UCR1_UARTEN | UCR1_RRDYEN; | 
|  | 1578 | temp &= ~(UCR1_TXMPTYEN | UCR1_RTSDEN); | 
|  | 1579 | writel(temp, sport->port.membase + UCR1); | 
|  | 1580 |  | 
|  | 1581 | temp = readl(sport->port.membase + UCR2); | 
|  | 1582 | temp |= UCR2_RXEN; | 
|  | 1583 | writel(temp, sport->port.membase + UCR2); | 
|  | 1584 |  | 
|  | 1585 | spin_unlock_irqrestore(&sport->port.lock, flags); | 
|  | 1586 |  | 
|  | 1587 | return 0; | 
|  | 1588 | } | 
|  | 1589 |  | 
| Saleem Abdulrasool | 01f56ab | 2011-12-22 09:57:53 +0100 | [diff] [blame] | 1590 | static int imx_poll_get_char(struct uart_port *port) | 
|  | 1591 | { | 
| Daniel Thompson | f968ef3 | 2014-10-28 09:28:07 +0100 | [diff] [blame] | 1592 | if (!(readl_relaxed(port->membase + USR2) & USR2_RDR)) | 
| Dirk Behme | 26c4741 | 2014-09-03 12:33:53 +0100 | [diff] [blame] | 1593 | return NO_POLL_CHAR; | 
| Saleem Abdulrasool | 01f56ab | 2011-12-22 09:57:53 +0100 | [diff] [blame] | 1594 |  | 
| Daniel Thompson | f968ef3 | 2014-10-28 09:28:07 +0100 | [diff] [blame] | 1595 | return readl_relaxed(port->membase + URXD0) & URXD_RX_DATA; | 
| Saleem Abdulrasool | 01f56ab | 2011-12-22 09:57:53 +0100 | [diff] [blame] | 1596 | } | 
|  | 1597 |  | 
|  | 1598 | static void imx_poll_put_char(struct uart_port *port, unsigned char c) | 
|  | 1599 | { | 
| Saleem Abdulrasool | 01f56ab | 2011-12-22 09:57:53 +0100 | [diff] [blame] | 1600 | unsigned int status; | 
|  | 1601 |  | 
| Saleem Abdulrasool | 01f56ab | 2011-12-22 09:57:53 +0100 | [diff] [blame] | 1602 | /* drain */ | 
|  | 1603 | do { | 
| Daniel Thompson | f968ef3 | 2014-10-28 09:28:07 +0100 | [diff] [blame] | 1604 | status = readl_relaxed(port->membase + USR1); | 
| Saleem Abdulrasool | 01f56ab | 2011-12-22 09:57:53 +0100 | [diff] [blame] | 1605 | } while (~status & USR1_TRDY); | 
|  | 1606 |  | 
|  | 1607 | /* write */ | 
| Daniel Thompson | f968ef3 | 2014-10-28 09:28:07 +0100 | [diff] [blame] | 1608 | writel_relaxed(c, port->membase + URTX0); | 
| Saleem Abdulrasool | 01f56ab | 2011-12-22 09:57:53 +0100 | [diff] [blame] | 1609 |  | 
|  | 1610 | /* flush */ | 
|  | 1611 | do { | 
| Daniel Thompson | f968ef3 | 2014-10-28 09:28:07 +0100 | [diff] [blame] | 1612 | status = readl_relaxed(port->membase + USR2); | 
| Saleem Abdulrasool | 01f56ab | 2011-12-22 09:57:53 +0100 | [diff] [blame] | 1613 | } while (~status & USR2_TXDC); | 
| Saleem Abdulrasool | 01f56ab | 2011-12-22 09:57:53 +0100 | [diff] [blame] | 1614 | } | 
|  | 1615 | #endif | 
|  | 1616 |  | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1617 | static struct uart_ops imx_pops = { | 
|  | 1618 | .tx_empty	= imx_tx_empty, | 
|  | 1619 | .set_mctrl	= imx_set_mctrl, | 
|  | 1620 | .get_mctrl	= imx_get_mctrl, | 
|  | 1621 | .stop_tx	= imx_stop_tx, | 
|  | 1622 | .start_tx	= imx_start_tx, | 
|  | 1623 | .stop_rx	= imx_stop_rx, | 
|  | 1624 | .enable_ms	= imx_enable_ms, | 
|  | 1625 | .break_ctl	= imx_break_ctl, | 
|  | 1626 | .startup	= imx_startup, | 
|  | 1627 | .shutdown	= imx_shutdown, | 
| Huang Shijie | eb56b7e | 2013-10-11 18:30:58 +0800 | [diff] [blame] | 1628 | .flush_buffer	= imx_flush_buffer, | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1629 | .set_termios	= imx_set_termios, | 
|  | 1630 | .type		= imx_type, | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1631 | .config_port	= imx_config_port, | 
|  | 1632 | .verify_port	= imx_verify_port, | 
| Saleem Abdulrasool | 01f56ab | 2011-12-22 09:57:53 +0100 | [diff] [blame] | 1633 | #if defined(CONFIG_CONSOLE_POLL) | 
| Daniel Thompson | 6b8bdad | 2014-10-28 09:28:08 +0100 | [diff] [blame] | 1634 | .poll_init      = imx_poll_init, | 
| Saleem Abdulrasool | 01f56ab | 2011-12-22 09:57:53 +0100 | [diff] [blame] | 1635 | .poll_get_char  = imx_poll_get_char, | 
|  | 1636 | .poll_put_char  = imx_poll_put_char, | 
|  | 1637 | #endif | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1638 | }; | 
|  | 1639 |  | 
| Sascha Hauer | dbff4e9 | 2008-07-05 10:02:45 +0200 | [diff] [blame] | 1640 | static struct imx_port *imx_ports[UART_NR]; | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1641 |  | 
|  | 1642 | #ifdef CONFIG_SERIAL_IMX_CONSOLE | 
| Russell King | d358788 | 2006-03-20 20:00:09 +0000 | [diff] [blame] | 1643 | static void imx_console_putchar(struct uart_port *port, int ch) | 
|  | 1644 | { | 
|  | 1645 | struct imx_port *sport = (struct imx_port *)port; | 
| Sascha Hauer | ff4bfb2 | 2007-04-26 08:26:13 +0100 | [diff] [blame] | 1646 |  | 
| Shawn Guo | fe6b540 | 2011-06-25 02:04:33 +0800 | [diff] [blame] | 1647 | while (readl(sport->port.membase + uts_reg(sport)) & UTS_TXFULL) | 
| Russell King | d358788 | 2006-03-20 20:00:09 +0000 | [diff] [blame] | 1648 | barrier(); | 
| Sascha Hauer | ff4bfb2 | 2007-04-26 08:26:13 +0100 | [diff] [blame] | 1649 |  | 
|  | 1650 | writel(ch, sport->port.membase + URTX0); | 
| Russell King | d358788 | 2006-03-20 20:00:09 +0000 | [diff] [blame] | 1651 | } | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1652 |  | 
|  | 1653 | /* | 
|  | 1654 | * Interrupts are disabled on entering | 
|  | 1655 | */ | 
|  | 1656 | static void | 
|  | 1657 | imx_console_write(struct console *co, const char *s, unsigned int count) | 
|  | 1658 | { | 
| Sascha Hauer | dbff4e9 | 2008-07-05 10:02:45 +0200 | [diff] [blame] | 1659 | struct imx_port *sport = imx_ports[co->index]; | 
| Dirk Behme | 0ad5a81 | 2011-12-22 09:57:52 +0100 | [diff] [blame] | 1660 | struct imx_port_ucrs old_ucr; | 
|  | 1661 | unsigned int ucr1; | 
| Shawn Guo | f30e826 | 2013-02-18 13:15:36 +0800 | [diff] [blame] | 1662 | unsigned long flags = 0; | 
| Thomas Gleixner | 677fe55 | 2013-02-14 21:01:06 +0100 | [diff] [blame] | 1663 | int locked = 1; | 
| Huang Shijie | 1cf93e0 | 2013-06-28 13:39:42 +0800 | [diff] [blame] | 1664 | int retval; | 
|  | 1665 |  | 
|  | 1666 | retval = clk_enable(sport->clk_per); | 
|  | 1667 | if (retval) | 
|  | 1668 | return; | 
|  | 1669 | retval = clk_enable(sport->clk_ipg); | 
|  | 1670 | if (retval) { | 
|  | 1671 | clk_disable(sport->clk_per); | 
|  | 1672 | return; | 
|  | 1673 | } | 
| Xinyu Chen | 9ec1882 | 2012-08-27 09:36:51 +0200 | [diff] [blame] | 1674 |  | 
| Thomas Gleixner | 677fe55 | 2013-02-14 21:01:06 +0100 | [diff] [blame] | 1675 | if (sport->port.sysrq) | 
|  | 1676 | locked = 0; | 
|  | 1677 | else if (oops_in_progress) | 
|  | 1678 | locked = spin_trylock_irqsave(&sport->port.lock, flags); | 
|  | 1679 | else | 
|  | 1680 | spin_lock_irqsave(&sport->port.lock, flags); | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1681 |  | 
|  | 1682 | /* | 
| Dirk Behme | 0ad5a81 | 2011-12-22 09:57:52 +0100 | [diff] [blame] | 1683 | *	First, save UCR1/2/3 and then disable interrupts | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1684 | */ | 
| Dirk Behme | 0ad5a81 | 2011-12-22 09:57:52 +0100 | [diff] [blame] | 1685 | imx_port_ucrs_save(&sport->port, &old_ucr); | 
|  | 1686 | ucr1 = old_ucr.ucr1; | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1687 |  | 
| Shawn Guo | fe6b540 | 2011-06-25 02:04:33 +0800 | [diff] [blame] | 1688 | if (is_imx1_uart(sport)) | 
|  | 1689 | ucr1 |= IMX1_UCR1_UARTCLKEN; | 
| Sascha Hauer | 37d6fb6 | 2009-05-27 18:23:48 +0200 | [diff] [blame] | 1690 | ucr1 |= UCR1_UARTEN; | 
|  | 1691 | ucr1 &= ~(UCR1_TXMPTYEN | UCR1_RRDYEN | UCR1_RTSDEN); | 
|  | 1692 |  | 
|  | 1693 | writel(ucr1, sport->port.membase + UCR1); | 
| Sascha Hauer | ff4bfb2 | 2007-04-26 08:26:13 +0100 | [diff] [blame] | 1694 |  | 
| Dirk Behme | 0ad5a81 | 2011-12-22 09:57:52 +0100 | [diff] [blame] | 1695 | writel(old_ucr.ucr2 | UCR2_TXEN, sport->port.membase + UCR2); | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1696 |  | 
| Russell King | d358788 | 2006-03-20 20:00:09 +0000 | [diff] [blame] | 1697 | uart_console_write(&sport->port, s, count, imx_console_putchar); | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1698 |  | 
|  | 1699 | /* | 
|  | 1700 | *	Finally, wait for transmitter to become empty | 
| Dirk Behme | 0ad5a81 | 2011-12-22 09:57:52 +0100 | [diff] [blame] | 1701 | *	and restore UCR1/2/3 | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1702 | */ | 
| Sascha Hauer | ff4bfb2 | 2007-04-26 08:26:13 +0100 | [diff] [blame] | 1703 | while (!(readl(sport->port.membase + USR2) & USR2_TXDC)); | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1704 |  | 
| Dirk Behme | 0ad5a81 | 2011-12-22 09:57:52 +0100 | [diff] [blame] | 1705 | imx_port_ucrs_restore(&sport->port, &old_ucr); | 
| Xinyu Chen | 9ec1882 | 2012-08-27 09:36:51 +0200 | [diff] [blame] | 1706 |  | 
| Thomas Gleixner | 677fe55 | 2013-02-14 21:01:06 +0100 | [diff] [blame] | 1707 | if (locked) | 
|  | 1708 | spin_unlock_irqrestore(&sport->port.lock, flags); | 
| Huang Shijie | 1cf93e0 | 2013-06-28 13:39:42 +0800 | [diff] [blame] | 1709 |  | 
|  | 1710 | clk_disable(sport->clk_ipg); | 
|  | 1711 | clk_disable(sport->clk_per); | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1712 | } | 
|  | 1713 |  | 
|  | 1714 | /* | 
|  | 1715 | * If the port was already initialised (eg, by a boot loader), | 
|  | 1716 | * try to determine the current setup. | 
|  | 1717 | */ | 
|  | 1718 | static void __init | 
|  | 1719 | imx_console_get_options(struct imx_port *sport, int *baud, | 
|  | 1720 | int *parity, int *bits) | 
|  | 1721 | { | 
| Sascha Hauer | 587897f | 2005-04-29 22:46:40 +0100 | [diff] [blame] | 1722 |  | 
| Roel Kluin | 2e2eb50 | 2009-12-09 12:31:36 -0800 | [diff] [blame] | 1723 | if (readl(sport->port.membase + UCR1) & UCR1_UARTEN) { | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1724 | /* ok, the port was enabled */ | 
| Sachin Kamat | 82313e6 | 2013-01-07 10:25:02 +0530 | [diff] [blame] | 1725 | unsigned int ucr2, ubir, ubmr, uartclk; | 
| Sascha Hauer | 587897f | 2005-04-29 22:46:40 +0100 | [diff] [blame] | 1726 | unsigned int baud_raw; | 
|  | 1727 | unsigned int ucfr_rfdiv; | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1728 |  | 
| Sascha Hauer | ff4bfb2 | 2007-04-26 08:26:13 +0100 | [diff] [blame] | 1729 | ucr2 = readl(sport->port.membase + UCR2); | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1730 |  | 
|  | 1731 | *parity = 'n'; | 
|  | 1732 | if (ucr2 & UCR2_PREN) { | 
|  | 1733 | if (ucr2 & UCR2_PROE) | 
|  | 1734 | *parity = 'o'; | 
|  | 1735 | else | 
|  | 1736 | *parity = 'e'; | 
|  | 1737 | } | 
|  | 1738 |  | 
|  | 1739 | if (ucr2 & UCR2_WS) | 
|  | 1740 | *bits = 8; | 
|  | 1741 | else | 
|  | 1742 | *bits = 7; | 
|  | 1743 |  | 
| Sascha Hauer | ff4bfb2 | 2007-04-26 08:26:13 +0100 | [diff] [blame] | 1744 | ubir = readl(sport->port.membase + UBIR) & 0xffff; | 
|  | 1745 | ubmr = readl(sport->port.membase + UBMR) & 0xffff; | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1746 |  | 
| Sascha Hauer | ff4bfb2 | 2007-04-26 08:26:13 +0100 | [diff] [blame] | 1747 | ucfr_rfdiv = (readl(sport->port.membase + UFCR) & UFCR_RFDIV) >> 7; | 
| Sascha Hauer | 587897f | 2005-04-29 22:46:40 +0100 | [diff] [blame] | 1748 | if (ucfr_rfdiv == 6) | 
|  | 1749 | ucfr_rfdiv = 7; | 
|  | 1750 | else | 
|  | 1751 | ucfr_rfdiv = 6 - ucfr_rfdiv; | 
|  | 1752 |  | 
| Sascha Hauer | 3a9465f | 2012-03-07 09:31:43 +0100 | [diff] [blame] | 1753 | uartclk = clk_get_rate(sport->clk_per); | 
| Sascha Hauer | 587897f | 2005-04-29 22:46:40 +0100 | [diff] [blame] | 1754 | uartclk /= ucfr_rfdiv; | 
|  | 1755 |  | 
|  | 1756 | {	/* | 
|  | 1757 | * The next code provides exact computation of | 
|  | 1758 | *   baud_raw = round(((uartclk/16) * (ubir + 1)) / (ubmr + 1)) | 
|  | 1759 | * without need of float support or long long division, | 
|  | 1760 | * which would be required to prevent 32bit arithmetic overflow | 
|  | 1761 | */ | 
|  | 1762 | unsigned int mul = ubir + 1; | 
|  | 1763 | unsigned int div = 16 * (ubmr + 1); | 
|  | 1764 | unsigned int rem = uartclk % div; | 
|  | 1765 |  | 
|  | 1766 | baud_raw = (uartclk / div) * mul; | 
|  | 1767 | baud_raw += (rem * mul + div / 2) / div; | 
|  | 1768 | *baud = (baud_raw + 50) / 100 * 100; | 
|  | 1769 | } | 
|  | 1770 |  | 
| Sachin Kamat | 82313e6 | 2013-01-07 10:25:02 +0530 | [diff] [blame] | 1771 | if (*baud != baud_raw) | 
| Sachin Kamat | 50bbdba | 2013-01-07 10:25:05 +0530 | [diff] [blame] | 1772 | pr_info("Console IMX rounded baud rate from %d to %d\n", | 
| Sascha Hauer | 587897f | 2005-04-29 22:46:40 +0100 | [diff] [blame] | 1773 | baud_raw, *baud); | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1774 | } | 
|  | 1775 | } | 
|  | 1776 |  | 
|  | 1777 | static int __init | 
|  | 1778 | imx_console_setup(struct console *co, char *options) | 
|  | 1779 | { | 
|  | 1780 | struct imx_port *sport; | 
|  | 1781 | int baud = 9600; | 
|  | 1782 | int bits = 8; | 
|  | 1783 | int parity = 'n'; | 
|  | 1784 | int flow = 'n'; | 
| Huang Shijie | 1cf93e0 | 2013-06-28 13:39:42 +0800 | [diff] [blame] | 1785 | int retval; | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1786 |  | 
|  | 1787 | /* | 
|  | 1788 | * Check whether an invalid uart number has been specified, and | 
|  | 1789 | * if so, search for the first available port that does have | 
|  | 1790 | * console support. | 
|  | 1791 | */ | 
|  | 1792 | if (co->index == -1 || co->index >= ARRAY_SIZE(imx_ports)) | 
|  | 1793 | co->index = 0; | 
| Sascha Hauer | dbff4e9 | 2008-07-05 10:02:45 +0200 | [diff] [blame] | 1794 | sport = imx_ports[co->index]; | 
| Sachin Kamat | 82313e6 | 2013-01-07 10:25:02 +0530 | [diff] [blame] | 1795 | if (sport == NULL) | 
| Eric Lammerts | e76afc4 | 2009-05-19 20:53:20 -0400 | [diff] [blame] | 1796 | return -ENODEV; | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1797 |  | 
| Huang Shijie | 1cf93e0 | 2013-06-28 13:39:42 +0800 | [diff] [blame] | 1798 | /* For setting the registers, we only need to enable the ipg clock. */ | 
|  | 1799 | retval = clk_prepare_enable(sport->clk_ipg); | 
|  | 1800 | if (retval) | 
|  | 1801 | goto error_console; | 
|  | 1802 |  | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1803 | if (options) | 
|  | 1804 | uart_parse_options(options, &baud, &parity, &bits, &flow); | 
|  | 1805 | else | 
|  | 1806 | imx_console_get_options(sport, &baud, &parity, &bits); | 
|  | 1807 |  | 
| Sascha Hauer | 587897f | 2005-04-29 22:46:40 +0100 | [diff] [blame] | 1808 | imx_setup_ufcr(sport, 0); | 
|  | 1809 |  | 
| Huang Shijie | 1cf93e0 | 2013-06-28 13:39:42 +0800 | [diff] [blame] | 1810 | retval = uart_set_options(&sport->port, co, baud, parity, bits, flow); | 
|  | 1811 |  | 
|  | 1812 | clk_disable(sport->clk_ipg); | 
|  | 1813 | if (retval) { | 
|  | 1814 | clk_unprepare(sport->clk_ipg); | 
|  | 1815 | goto error_console; | 
|  | 1816 | } | 
|  | 1817 |  | 
|  | 1818 | retval = clk_prepare(sport->clk_per); | 
|  | 1819 | if (retval) | 
|  | 1820 | clk_disable_unprepare(sport->clk_ipg); | 
|  | 1821 |  | 
|  | 1822 | error_console: | 
|  | 1823 | return retval; | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1824 | } | 
|  | 1825 |  | 
| Vincent Sanders | 9f4426d | 2005-10-01 22:56:34 +0100 | [diff] [blame] | 1826 | static struct uart_driver imx_reg; | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1827 | static struct console imx_console = { | 
| Sascha Hauer | e3d13ff | 2008-07-05 10:02:48 +0200 | [diff] [blame] | 1828 | .name		= DEV_NAME, | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1829 | .write		= imx_console_write, | 
|  | 1830 | .device		= uart_console_device, | 
|  | 1831 | .setup		= imx_console_setup, | 
|  | 1832 | .flags		= CON_PRINTBUFFER, | 
|  | 1833 | .index		= -1, | 
|  | 1834 | .data		= &imx_reg, | 
|  | 1835 | }; | 
|  | 1836 |  | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1837 | #define IMX_CONSOLE	&imx_console | 
|  | 1838 | #else | 
|  | 1839 | #define IMX_CONSOLE	NULL | 
|  | 1840 | #endif | 
|  | 1841 |  | 
|  | 1842 | static struct uart_driver imx_reg = { | 
|  | 1843 | .owner          = THIS_MODULE, | 
|  | 1844 | .driver_name    = DRIVER_NAME, | 
| Sascha Hauer | e3d13ff | 2008-07-05 10:02:48 +0200 | [diff] [blame] | 1845 | .dev_name       = DEV_NAME, | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1846 | .major          = SERIAL_IMX_MAJOR, | 
|  | 1847 | .minor          = MINOR_START, | 
|  | 1848 | .nr             = ARRAY_SIZE(imx_ports), | 
|  | 1849 | .cons           = IMX_CONSOLE, | 
|  | 1850 | }; | 
|  | 1851 |  | 
| Russell King | 3ae5eae | 2005-11-09 22:32:44 +0000 | [diff] [blame] | 1852 | static int serial_imx_suspend(struct platform_device *dev, pm_message_t state) | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1853 | { | 
| Oskar Schirmer | d3810cd | 2009-06-11 14:35:01 +0100 | [diff] [blame] | 1854 | struct imx_port *sport = platform_get_drvdata(dev); | 
| Fabio Estevam | db1a9b5 | 2011-12-13 01:23:48 -0200 | [diff] [blame] | 1855 | unsigned int val; | 
|  | 1856 |  | 
|  | 1857 | /* enable wakeup from i.MX UART */ | 
|  | 1858 | val = readl(sport->port.membase + UCR3); | 
|  | 1859 | val |= UCR3_AWAKEN; | 
|  | 1860 | writel(val, sport->port.membase + UCR3); | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1861 |  | 
| Richard Zhao | 034dc4d | 2012-09-18 16:14:59 +0800 | [diff] [blame] | 1862 | uart_suspend_port(&imx_reg, &sport->port); | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1863 |  | 
| Oskar Schirmer | d3810cd | 2009-06-11 14:35:01 +0100 | [diff] [blame] | 1864 | return 0; | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1865 | } | 
|  | 1866 |  | 
| Russell King | 3ae5eae | 2005-11-09 22:32:44 +0000 | [diff] [blame] | 1867 | static int serial_imx_resume(struct platform_device *dev) | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1868 | { | 
| Oskar Schirmer | d3810cd | 2009-06-11 14:35:01 +0100 | [diff] [blame] | 1869 | struct imx_port *sport = platform_get_drvdata(dev); | 
| Fabio Estevam | db1a9b5 | 2011-12-13 01:23:48 -0200 | [diff] [blame] | 1870 | unsigned int val; | 
|  | 1871 |  | 
|  | 1872 | /* disable wakeup from i.MX UART */ | 
|  | 1873 | val = readl(sport->port.membase + UCR3); | 
|  | 1874 | val &= ~UCR3_AWAKEN; | 
|  | 1875 | writel(val, sport->port.membase + UCR3); | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1876 |  | 
| Richard Zhao | 034dc4d | 2012-09-18 16:14:59 +0800 | [diff] [blame] | 1877 | uart_resume_port(&imx_reg, &sport->port); | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1878 |  | 
| Oskar Schirmer | d3810cd | 2009-06-11 14:35:01 +0100 | [diff] [blame] | 1879 | return 0; | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1880 | } | 
|  | 1881 |  | 
| Shawn Guo | 22698aa | 2011-06-25 02:04:34 +0800 | [diff] [blame] | 1882 | #ifdef CONFIG_OF | 
| Uwe Kleine-König | 20bb809 | 2011-12-15 09:16:34 +0100 | [diff] [blame] | 1883 | /* | 
|  | 1884 | * This function returns 1 iff pdev isn't a device instatiated by dt, 0 iff it | 
|  | 1885 | * could successfully get all information from dt or a negative errno. | 
|  | 1886 | */ | 
| Shawn Guo | 22698aa | 2011-06-25 02:04:34 +0800 | [diff] [blame] | 1887 | static int serial_imx_probe_dt(struct imx_port *sport, | 
|  | 1888 | struct platform_device *pdev) | 
|  | 1889 | { | 
|  | 1890 | struct device_node *np = pdev->dev.of_node; | 
|  | 1891 | const struct of_device_id *of_id = | 
|  | 1892 | of_match_device(imx_uart_dt_ids, &pdev->dev); | 
| Shawn Guo | ff05967 | 2011-09-22 14:48:13 +0800 | [diff] [blame] | 1893 | int ret; | 
| Shawn Guo | 22698aa | 2011-06-25 02:04:34 +0800 | [diff] [blame] | 1894 |  | 
|  | 1895 | if (!np) | 
| Uwe Kleine-König | 20bb809 | 2011-12-15 09:16:34 +0100 | [diff] [blame] | 1896 | /* no device tree device */ | 
|  | 1897 | return 1; | 
| Shawn Guo | 22698aa | 2011-06-25 02:04:34 +0800 | [diff] [blame] | 1898 |  | 
| Shawn Guo | ff05967 | 2011-09-22 14:48:13 +0800 | [diff] [blame] | 1899 | ret = of_alias_get_id(np, "serial"); | 
|  | 1900 | if (ret < 0) { | 
|  | 1901 | dev_err(&pdev->dev, "failed to get alias id, errno %d\n", ret); | 
| Uwe Kleine-König | a197a19 | 2011-12-14 21:26:51 +0100 | [diff] [blame] | 1902 | return ret; | 
| Shawn Guo | ff05967 | 2011-09-22 14:48:13 +0800 | [diff] [blame] | 1903 | } | 
|  | 1904 | sport->port.line = ret; | 
| Shawn Guo | 22698aa | 2011-06-25 02:04:34 +0800 | [diff] [blame] | 1905 |  | 
|  | 1906 | if (of_get_property(np, "fsl,uart-has-rtscts", NULL)) | 
|  | 1907 | sport->have_rtscts = 1; | 
|  | 1908 |  | 
|  | 1909 | if (of_get_property(np, "fsl,irda-mode", NULL)) | 
|  | 1910 | sport->use_irda = 1; | 
|  | 1911 |  | 
| Huang Shijie | 20ff2fe | 2013-05-30 14:07:12 +0800 | [diff] [blame] | 1912 | if (of_get_property(np, "fsl,dte-mode", NULL)) | 
|  | 1913 | sport->dte_mode = 1; | 
|  | 1914 |  | 
| Shawn Guo | 22698aa | 2011-06-25 02:04:34 +0800 | [diff] [blame] | 1915 | sport->devdata = of_id->data; | 
|  | 1916 |  | 
|  | 1917 | return 0; | 
|  | 1918 | } | 
|  | 1919 | #else | 
|  | 1920 | static inline int serial_imx_probe_dt(struct imx_port *sport, | 
|  | 1921 | struct platform_device *pdev) | 
|  | 1922 | { | 
| Uwe Kleine-König | 20bb809 | 2011-12-15 09:16:34 +0100 | [diff] [blame] | 1923 | return 1; | 
| Shawn Guo | 22698aa | 2011-06-25 02:04:34 +0800 | [diff] [blame] | 1924 | } | 
|  | 1925 | #endif | 
|  | 1926 |  | 
|  | 1927 | static void serial_imx_probe_pdata(struct imx_port *sport, | 
|  | 1928 | struct platform_device *pdev) | 
|  | 1929 | { | 
| Jingoo Han | 574de55 | 2013-07-30 17:06:57 +0900 | [diff] [blame] | 1930 | struct imxuart_platform_data *pdata = dev_get_platdata(&pdev->dev); | 
| Shawn Guo | 22698aa | 2011-06-25 02:04:34 +0800 | [diff] [blame] | 1931 |  | 
|  | 1932 | sport->port.line = pdev->id; | 
|  | 1933 | sport->devdata = (struct imx_uart_data	*) pdev->id_entry->driver_data; | 
|  | 1934 |  | 
|  | 1935 | if (!pdata) | 
|  | 1936 | return; | 
|  | 1937 |  | 
|  | 1938 | if (pdata->flags & IMXUART_HAVE_RTSCTS) | 
|  | 1939 | sport->have_rtscts = 1; | 
|  | 1940 |  | 
|  | 1941 | if (pdata->flags & IMXUART_IRDA) | 
|  | 1942 | sport->use_irda = 1; | 
|  | 1943 | } | 
|  | 1944 |  | 
| Sascha Hauer | 2582d8c | 2008-07-05 10:02:45 +0200 | [diff] [blame] | 1945 | static int serial_imx_probe(struct platform_device *pdev) | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1946 | { | 
| Sascha Hauer | dbff4e9 | 2008-07-05 10:02:45 +0200 | [diff] [blame] | 1947 | struct imx_port *sport; | 
| Sascha Hauer | dbff4e9 | 2008-07-05 10:02:45 +0200 | [diff] [blame] | 1948 | void __iomem *base; | 
|  | 1949 | int ret = 0; | 
|  | 1950 | struct resource *res; | 
| Uwe Kleine-König | 842633b | 2015-02-24 11:17:07 +0100 | [diff] [blame] | 1951 | int txirq, rxirq, rtsirq; | 
| Sascha Hauer | 5b80234 | 2006-05-04 14:07:42 +0100 | [diff] [blame] | 1952 |  | 
| Sachin Kamat | 42d3419 | 2013-01-07 10:25:06 +0530 | [diff] [blame] | 1953 | sport = devm_kzalloc(&pdev->dev, sizeof(*sport), GFP_KERNEL); | 
| Sascha Hauer | dbff4e9 | 2008-07-05 10:02:45 +0200 | [diff] [blame] | 1954 | if (!sport) | 
|  | 1955 | return -ENOMEM; | 
|  | 1956 |  | 
| Shawn Guo | 22698aa | 2011-06-25 02:04:34 +0800 | [diff] [blame] | 1957 | ret = serial_imx_probe_dt(sport, pdev); | 
| Uwe Kleine-König | 20bb809 | 2011-12-15 09:16:34 +0100 | [diff] [blame] | 1958 | if (ret > 0) | 
| Shawn Guo | 22698aa | 2011-06-25 02:04:34 +0800 | [diff] [blame] | 1959 | serial_imx_probe_pdata(sport, pdev); | 
| Uwe Kleine-König | 20bb809 | 2011-12-15 09:16:34 +0100 | [diff] [blame] | 1960 | else if (ret < 0) | 
| Sachin Kamat | 42d3419 | 2013-01-07 10:25:06 +0530 | [diff] [blame] | 1961 | return ret; | 
| Shawn Guo | 22698aa | 2011-06-25 02:04:34 +0800 | [diff] [blame] | 1962 |  | 
| Sascha Hauer | dbff4e9 | 2008-07-05 10:02:45 +0200 | [diff] [blame] | 1963 | res = platform_get_resource(pdev, IORESOURCE_MEM, 0); | 
| Alexander Shiyan | da82f99 | 2014-02-22 16:01:33 +0400 | [diff] [blame] | 1964 | base = devm_ioremap_resource(&pdev->dev, res); | 
|  | 1965 | if (IS_ERR(base)) | 
|  | 1966 | return PTR_ERR(base); | 
| Sascha Hauer | dbff4e9 | 2008-07-05 10:02:45 +0200 | [diff] [blame] | 1967 |  | 
| Uwe Kleine-König | 842633b | 2015-02-24 11:17:07 +0100 | [diff] [blame] | 1968 | rxirq = platform_get_irq(pdev, 0); | 
|  | 1969 | txirq = platform_get_irq(pdev, 1); | 
|  | 1970 | rtsirq = platform_get_irq(pdev, 2); | 
|  | 1971 |  | 
| Sascha Hauer | dbff4e9 | 2008-07-05 10:02:45 +0200 | [diff] [blame] | 1972 | sport->port.dev = &pdev->dev; | 
|  | 1973 | sport->port.mapbase = res->start; | 
|  | 1974 | sport->port.membase = base; | 
|  | 1975 | sport->port.type = PORT_IMX, | 
|  | 1976 | sport->port.iotype = UPIO_MEM; | 
| Uwe Kleine-König | 842633b | 2015-02-24 11:17:07 +0100 | [diff] [blame] | 1977 | sport->port.irq = rxirq; | 
| Sascha Hauer | dbff4e9 | 2008-07-05 10:02:45 +0200 | [diff] [blame] | 1978 | sport->port.fifosize = 32; | 
|  | 1979 | sport->port.ops = &imx_pops; | 
|  | 1980 | sport->port.flags = UPF_BOOT_AUTOCONF; | 
| Sascha Hauer | dbff4e9 | 2008-07-05 10:02:45 +0200 | [diff] [blame] | 1981 | init_timer(&sport->timer); | 
|  | 1982 | sport->timer.function = imx_timeout; | 
|  | 1983 | sport->timer.data     = (unsigned long)sport; | 
| Sascha Hauer | 38a41fd | 2008-07-05 10:02:46 +0200 | [diff] [blame] | 1984 |  | 
| Sascha Hauer | 3a9465f | 2012-03-07 09:31:43 +0100 | [diff] [blame] | 1985 | sport->clk_ipg = devm_clk_get(&pdev->dev, "ipg"); | 
|  | 1986 | if (IS_ERR(sport->clk_ipg)) { | 
|  | 1987 | ret = PTR_ERR(sport->clk_ipg); | 
| Uwe Kleine-König | 833462e | 2012-08-20 09:57:04 +0200 | [diff] [blame] | 1988 | dev_err(&pdev->dev, "failed to get ipg clk: %d\n", ret); | 
| Sachin Kamat | 42d3419 | 2013-01-07 10:25:06 +0530 | [diff] [blame] | 1989 | return ret; | 
| Sascha Hauer | 38a41fd | 2008-07-05 10:02:46 +0200 | [diff] [blame] | 1990 | } | 
| Sascha Hauer | 38a41fd | 2008-07-05 10:02:46 +0200 | [diff] [blame] | 1991 |  | 
| Sascha Hauer | 3a9465f | 2012-03-07 09:31:43 +0100 | [diff] [blame] | 1992 | sport->clk_per = devm_clk_get(&pdev->dev, "per"); | 
|  | 1993 | if (IS_ERR(sport->clk_per)) { | 
|  | 1994 | ret = PTR_ERR(sport->clk_per); | 
| Uwe Kleine-König | 833462e | 2012-08-20 09:57:04 +0200 | [diff] [blame] | 1995 | dev_err(&pdev->dev, "failed to get per clk: %d\n", ret); | 
| Sachin Kamat | 42d3419 | 2013-01-07 10:25:06 +0530 | [diff] [blame] | 1996 | return ret; | 
| Sascha Hauer | 3a9465f | 2012-03-07 09:31:43 +0100 | [diff] [blame] | 1997 | } | 
|  | 1998 |  | 
| Sascha Hauer | 3a9465f | 2012-03-07 09:31:43 +0100 | [diff] [blame] | 1999 | sport->port.uartclk = clk_get_rate(sport->clk_per); | 
| Sascha Hauer | dbff4e9 | 2008-07-05 10:02:45 +0200 | [diff] [blame] | 2000 |  | 
| Fabio Estevam | c0d1c6b | 2014-10-27 14:49:37 -0200 | [diff] [blame] | 2001 | /* | 
|  | 2002 | * Allocate the IRQ(s) i.MX1 has three interrupts whereas later | 
|  | 2003 | * chips only have one interrupt. | 
|  | 2004 | */ | 
| Uwe Kleine-König | 842633b | 2015-02-24 11:17:07 +0100 | [diff] [blame] | 2005 | if (txirq > 0) { | 
|  | 2006 | ret = devm_request_irq(&pdev->dev, rxirq, imx_rxint, 0, | 
| Fabio Estevam | c0d1c6b | 2014-10-27 14:49:37 -0200 | [diff] [blame] | 2007 | dev_name(&pdev->dev), sport); | 
|  | 2008 | if (ret) | 
|  | 2009 | return ret; | 
|  | 2010 |  | 
| Uwe Kleine-König | 842633b | 2015-02-24 11:17:07 +0100 | [diff] [blame] | 2011 | ret = devm_request_irq(&pdev->dev, txirq, imx_txint, 0, | 
| Fabio Estevam | c0d1c6b | 2014-10-27 14:49:37 -0200 | [diff] [blame] | 2012 | dev_name(&pdev->dev), sport); | 
|  | 2013 | if (ret) | 
|  | 2014 | return ret; | 
|  | 2015 |  | 
|  | 2016 | /* do not use RTS IRQ on IrDA */ | 
|  | 2017 | if (!USE_IRDA(sport)) { | 
| Uwe Kleine-König | 842633b | 2015-02-24 11:17:07 +0100 | [diff] [blame] | 2018 | ret = devm_request_irq(&pdev->dev, rtsirq, | 
| Fabio Estevam | c0d1c6b | 2014-10-27 14:49:37 -0200 | [diff] [blame] | 2019 | imx_rtsint, 0, | 
|  | 2020 | dev_name(&pdev->dev), sport); | 
|  | 2021 | if (ret) | 
|  | 2022 | return ret; | 
|  | 2023 | } | 
|  | 2024 | } else { | 
| Uwe Kleine-König | 842633b | 2015-02-24 11:17:07 +0100 | [diff] [blame] | 2025 | ret = devm_request_irq(&pdev->dev, rxirq, imx_int, 0, | 
| Fabio Estevam | c0d1c6b | 2014-10-27 14:49:37 -0200 | [diff] [blame] | 2026 | dev_name(&pdev->dev), sport); | 
|  | 2027 | if (ret) | 
|  | 2028 | return ret; | 
|  | 2029 | } | 
|  | 2030 |  | 
| Shawn Guo | 22698aa | 2011-06-25 02:04:34 +0800 | [diff] [blame] | 2031 | imx_ports[sport->port.line] = sport; | 
| Sascha Hauer | 5b80234 | 2006-05-04 14:07:42 +0100 | [diff] [blame] | 2032 |  | 
| Richard Zhao | 0a86a86 | 2012-09-18 16:14:58 +0800 | [diff] [blame] | 2033 | platform_set_drvdata(pdev, sport); | 
| Sascha Hauer | 2582d8c | 2008-07-05 10:02:45 +0200 | [diff] [blame] | 2034 |  | 
| Alexander Shiyan | 45af780 | 2014-02-22 16:01:35 +0400 | [diff] [blame] | 2035 | return uart_add_one_port(&imx_reg, &sport->port); | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 2036 | } | 
|  | 2037 |  | 
| Sascha Hauer | 2582d8c | 2008-07-05 10:02:45 +0200 | [diff] [blame] | 2038 | static int serial_imx_remove(struct platform_device *pdev) | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 2039 | { | 
| Sascha Hauer | 2582d8c | 2008-07-05 10:02:45 +0200 | [diff] [blame] | 2040 | struct imx_port *sport = platform_get_drvdata(pdev); | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 2041 |  | 
| Alexander Shiyan | 45af780 | 2014-02-22 16:01:35 +0400 | [diff] [blame] | 2042 | return uart_remove_one_port(&imx_reg, &sport->port); | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 2043 | } | 
|  | 2044 |  | 
| Russell King | 3ae5eae | 2005-11-09 22:32:44 +0000 | [diff] [blame] | 2045 | static struct platform_driver serial_imx_driver = { | 
| Oskar Schirmer | d3810cd | 2009-06-11 14:35:01 +0100 | [diff] [blame] | 2046 | .probe		= serial_imx_probe, | 
|  | 2047 | .remove		= serial_imx_remove, | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 2048 |  | 
|  | 2049 | .suspend	= serial_imx_suspend, | 
|  | 2050 | .resume		= serial_imx_resume, | 
| Shawn Guo | fe6b540 | 2011-06-25 02:04:33 +0800 | [diff] [blame] | 2051 | .id_table	= imx_uart_devtype, | 
| Russell King | 3ae5eae | 2005-11-09 22:32:44 +0000 | [diff] [blame] | 2052 | .driver		= { | 
| Oskar Schirmer | d3810cd | 2009-06-11 14:35:01 +0100 | [diff] [blame] | 2053 | .name	= "imx-uart", | 
| Shawn Guo | 22698aa | 2011-06-25 02:04:34 +0800 | [diff] [blame] | 2054 | .of_match_table = imx_uart_dt_ids, | 
| Russell King | 3ae5eae | 2005-11-09 22:32:44 +0000 | [diff] [blame] | 2055 | }, | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 2056 | }; | 
|  | 2057 |  | 
|  | 2058 | static int __init imx_serial_init(void) | 
|  | 2059 | { | 
| Fabio Estevam | f0fd1b7 | 2014-10-27 14:49:40 -0200 | [diff] [blame] | 2060 | int ret = uart_register_driver(&imx_reg); | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 2061 |  | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 2062 | if (ret) | 
|  | 2063 | return ret; | 
|  | 2064 |  | 
| Russell King | 3ae5eae | 2005-11-09 22:32:44 +0000 | [diff] [blame] | 2065 | ret = platform_driver_register(&serial_imx_driver); | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 2066 | if (ret != 0) | 
|  | 2067 | uart_unregister_driver(&imx_reg); | 
|  | 2068 |  | 
| Uwe Kleine-König | f227824 | 2011-11-22 14:22:55 +0100 | [diff] [blame] | 2069 | return ret; | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 2070 | } | 
|  | 2071 |  | 
|  | 2072 | static void __exit imx_serial_exit(void) | 
|  | 2073 | { | 
| Russell King | c889b89 | 2005-11-21 17:05:21 +0000 | [diff] [blame] | 2074 | platform_driver_unregister(&serial_imx_driver); | 
| Sascha Hauer | 4b300c3 | 2007-07-17 13:35:46 +0100 | [diff] [blame] | 2075 | uart_unregister_driver(&imx_reg); | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 2076 | } | 
|  | 2077 |  | 
|  | 2078 | module_init(imx_serial_init); | 
|  | 2079 | module_exit(imx_serial_exit); | 
|  | 2080 |  | 
|  | 2081 | MODULE_AUTHOR("Sascha Hauer"); | 
|  | 2082 | MODULE_DESCRIPTION("IMX generic serial port driver"); | 
|  | 2083 | MODULE_LICENSE("GPL"); | 
| Kay Sievers | e169c13 | 2008-04-15 14:34:35 -0700 | [diff] [blame] | 2084 | MODULE_ALIAS("platform:imx-uart"); |