blob: 2b3b4754c97d4ed43672410a0f6a21b45b1df41e [file] [log] [blame]
Jesse Barnes79e53942008-11-07 14:24:08 -08001/*
2 * Copyright 2006 Dave Airlie <airlied@linux.ie>
3 * Copyright © 2006-2007 Intel Corporation
4 * Jesse Barnes <jesse.barnes@intel.com>
5 *
6 * Permission is hereby granted, free of charge, to any person obtaining a
7 * copy of this software and associated documentation files (the "Software"),
8 * to deal in the Software without restriction, including without limitation
9 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
10 * and/or sell copies of the Software, and to permit persons to whom the
11 * Software is furnished to do so, subject to the following conditions:
12 *
13 * The above copyright notice and this permission notice (including the next
14 * paragraph) shall be included in all copies or substantial portions of the
15 * Software.
16 *
17 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
18 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
19 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
20 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
21 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
22 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER
23 * DEALINGS IN THE SOFTWARE.
24 *
25 * Authors:
26 * Eric Anholt <eric@anholt.net>
27 */
28#include <linux/i2c.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090029#include <linux/slab.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080030#include <linux/delay.h>
31#include "drmP.h"
32#include "drm.h"
33#include "drm_crtc.h"
ling.ma@intel.com2b8d33f72009-07-29 11:31:18 +080034#include "drm_edid.h"
Chris Wilsonea5b2132010-08-04 13:50:23 +010035#include "intel_drv.h"
Jesse Barnes79e53942008-11-07 14:24:08 -080036#include "i915_drm.h"
37#include "i915_drv.h"
38#include "intel_sdvo_regs.h"
39
Zhenyu Wang14571b42010-03-30 14:06:33 +080040#define SDVO_TMDS_MASK (SDVO_OUTPUT_TMDS0 | SDVO_OUTPUT_TMDS1)
41#define SDVO_RGB_MASK (SDVO_OUTPUT_RGB0 | SDVO_OUTPUT_RGB1)
42#define SDVO_LVDS_MASK (SDVO_OUTPUT_LVDS0 | SDVO_OUTPUT_LVDS1)
43#define SDVO_TV_MASK (SDVO_OUTPUT_CVBS0 | SDVO_OUTPUT_SVID0)
44
45#define SDVO_OUTPUT_MASK (SDVO_TMDS_MASK | SDVO_RGB_MASK | SDVO_LVDS_MASK |\
46 SDVO_TV_MASK)
47
48#define IS_TV(c) (c->output_flag & SDVO_TV_MASK)
49#define IS_LVDS(c) (c->output_flag & SDVO_LVDS_MASK)
Chris Wilson32aad862010-08-04 13:50:25 +010050#define IS_TV_OR_LVDS(c) (c->output_flag & (SDVO_TV_MASK | SDVO_LVDS_MASK))
Zhenyu Wang14571b42010-03-30 14:06:33 +080051
Jesse Barnes79e53942008-11-07 14:24:08 -080052
Chris Wilson2e88e402010-08-07 11:01:27 +010053static const char *tv_format_names[] = {
Zhao Yakuice6feab2009-08-24 13:50:26 +080054 "NTSC_M" , "NTSC_J" , "NTSC_443",
55 "PAL_B" , "PAL_D" , "PAL_G" ,
56 "PAL_H" , "PAL_I" , "PAL_M" ,
57 "PAL_N" , "PAL_NC" , "PAL_60" ,
58 "SECAM_B" , "SECAM_D" , "SECAM_G" ,
59 "SECAM_K" , "SECAM_K1", "SECAM_L" ,
60 "SECAM_60"
61};
62
63#define TV_FORMAT_NUM (sizeof(tv_format_names) / sizeof(*tv_format_names))
64
Chris Wilsonea5b2132010-08-04 13:50:23 +010065struct intel_sdvo {
66 struct intel_encoder base;
67
Chris Wilsonf899fc62010-07-20 15:44:45 -070068 struct i2c_adapter *i2c;
Keith Packardf9c10a92009-05-30 12:16:25 -070069 u8 slave_addr;
Jesse Barnese2f0ba92009-02-02 15:11:52 -080070
71 /* Register for the SDVO device: SDVOB or SDVOC */
Eric Anholtc751ce42010-03-25 11:48:48 -070072 int sdvo_reg;
Jesse Barnes79e53942008-11-07 14:24:08 -080073
Jesse Barnese2f0ba92009-02-02 15:11:52 -080074 /* Active outputs controlled by this SDVO output */
75 uint16_t controlled_output;
Jesse Barnes79e53942008-11-07 14:24:08 -080076
Jesse Barnese2f0ba92009-02-02 15:11:52 -080077 /*
78 * Capabilities of the SDVO device returned by
79 * i830_sdvo_get_capabilities()
80 */
Jesse Barnes79e53942008-11-07 14:24:08 -080081 struct intel_sdvo_caps caps;
Jesse Barnese2f0ba92009-02-02 15:11:52 -080082
83 /* Pixel clock limitations reported by the SDVO device, in kHz */
Jesse Barnes79e53942008-11-07 14:24:08 -080084 int pixel_clock_min, pixel_clock_max;
85
ling.ma@intel.comfb7a46f2009-07-23 17:11:34 +080086 /*
87 * For multiple function SDVO device,
88 * this is for current attached outputs.
89 */
90 uint16_t attached_output;
91
Jesse Barnese2f0ba92009-02-02 15:11:52 -080092 /**
93 * This is set if we're going to treat the device as TV-out.
94 *
95 * While we have these nice friendly flags for output types that ought
96 * to decide this for us, the S-Video output on our HDMI+S-Video card
97 * shows up as RGB1 (VGA).
98 */
99 bool is_tv;
100
Zhao Yakuice6feab2009-08-24 13:50:26 +0800101 /* This is for current tv format name */
Chris Wilson40039752010-08-04 13:50:26 +0100102 int tv_format_index;
Zhao Yakuice6feab2009-08-24 13:50:26 +0800103
Jesse Barnese2f0ba92009-02-02 15:11:52 -0800104 /**
105 * This is set if we treat the device as HDMI, instead of DVI.
106 */
107 bool is_hdmi;
ling.ma@intel.com12682a92009-06-30 11:35:35 +0800108
Ma Ling7086c872009-05-13 11:20:06 +0800109 /**
Chris Wilson6c9547f2010-08-25 10:05:17 +0100110 * This is set if we detect output of sdvo device as LVDS and
111 * have a valid fixed mode to use with the panel.
Ma Ling7086c872009-05-13 11:20:06 +0800112 */
113 bool is_lvds;
Jesse Barnese2f0ba92009-02-02 15:11:52 -0800114
115 /**
ling.ma@intel.com12682a92009-06-30 11:35:35 +0800116 * This is sdvo fixed pannel mode pointer
117 */
118 struct drm_display_mode *sdvo_lvds_fixed_mode;
119
Jesse Barnese2f0ba92009-02-02 15:11:52 -0800120 /*
121 * supported encoding mode, used to determine whether HDMI is
122 * supported
123 */
124 struct intel_sdvo_encode encode;
125
Eric Anholtc751ce42010-03-25 11:48:48 -0700126 /* DDC bus used by this SDVO encoder */
Jesse Barnese2f0ba92009-02-02 15:11:52 -0800127 uint8_t ddc_bus;
128
Chris Wilson6c9547f2010-08-25 10:05:17 +0100129 /* Input timings for adjusted_mode */
130 struct intel_sdvo_dtd input_dtd;
Zhenyu Wang14571b42010-03-30 14:06:33 +0800131};
132
133struct intel_sdvo_connector {
Chris Wilson615fb932010-08-04 13:50:24 +0100134 struct intel_connector base;
135
Zhenyu Wang14571b42010-03-30 14:06:33 +0800136 /* Mark the type of connector */
137 uint16_t output_flag;
138
139 /* This contains all current supported TV format */
Chris Wilson40039752010-08-04 13:50:26 +0100140 u8 tv_format_supported[TV_FORMAT_NUM];
Zhenyu Wang14571b42010-03-30 14:06:33 +0800141 int format_supported_num;
Chris Wilsonc5521702010-08-04 13:50:28 +0100142 struct drm_property *tv_format;
Zhenyu Wang14571b42010-03-30 14:06:33 +0800143
Zhao Yakuib9219c52009-09-10 15:45:46 +0800144 /* add the property for the SDVO-TV */
Chris Wilsonc5521702010-08-04 13:50:28 +0100145 struct drm_property *left;
146 struct drm_property *right;
147 struct drm_property *top;
148 struct drm_property *bottom;
149 struct drm_property *hpos;
150 struct drm_property *vpos;
151 struct drm_property *contrast;
152 struct drm_property *saturation;
153 struct drm_property *hue;
154 struct drm_property *sharpness;
155 struct drm_property *flicker_filter;
156 struct drm_property *flicker_filter_adaptive;
157 struct drm_property *flicker_filter_2d;
158 struct drm_property *tv_chroma_filter;
159 struct drm_property *tv_luma_filter;
Chris Wilsone0442182010-08-04 13:50:29 +0100160 struct drm_property *dot_crawl;
Zhao Yakuib9219c52009-09-10 15:45:46 +0800161
162 /* add the property for the SDVO-TV/LVDS */
Chris Wilsonc5521702010-08-04 13:50:28 +0100163 struct drm_property *brightness;
Zhao Yakuib9219c52009-09-10 15:45:46 +0800164
165 /* Add variable to record current setting for the above property */
166 u32 left_margin, right_margin, top_margin, bottom_margin;
Chris Wilsonc5521702010-08-04 13:50:28 +0100167
Zhao Yakuib9219c52009-09-10 15:45:46 +0800168 /* this is to get the range of margin.*/
169 u32 max_hscan, max_vscan;
170 u32 max_hpos, cur_hpos;
171 u32 max_vpos, cur_vpos;
172 u32 cur_brightness, max_brightness;
173 u32 cur_contrast, max_contrast;
174 u32 cur_saturation, max_saturation;
175 u32 cur_hue, max_hue;
Chris Wilsonc5521702010-08-04 13:50:28 +0100176 u32 cur_sharpness, max_sharpness;
177 u32 cur_flicker_filter, max_flicker_filter;
178 u32 cur_flicker_filter_adaptive, max_flicker_filter_adaptive;
179 u32 cur_flicker_filter_2d, max_flicker_filter_2d;
180 u32 cur_tv_chroma_filter, max_tv_chroma_filter;
181 u32 cur_tv_luma_filter, max_tv_luma_filter;
Chris Wilsone0442182010-08-04 13:50:29 +0100182 u32 cur_dot_crawl, max_dot_crawl;
Jesse Barnes79e53942008-11-07 14:24:08 -0800183};
184
Chris Wilson890f3352010-09-14 16:46:59 +0100185static struct intel_sdvo *to_intel_sdvo(struct drm_encoder *encoder)
Chris Wilsonea5b2132010-08-04 13:50:23 +0100186{
Chris Wilson4ef69c72010-09-09 15:14:28 +0100187 return container_of(encoder, struct intel_sdvo, base.base);
Chris Wilsonea5b2132010-08-04 13:50:23 +0100188}
189
Chris Wilsondf0e9242010-09-09 16:20:55 +0100190static struct intel_sdvo *intel_attached_sdvo(struct drm_connector *connector)
191{
192 return container_of(intel_attached_encoder(connector),
193 struct intel_sdvo, base);
194}
195
Chris Wilson615fb932010-08-04 13:50:24 +0100196static struct intel_sdvo_connector *to_intel_sdvo_connector(struct drm_connector *connector)
197{
198 return container_of(to_intel_connector(connector), struct intel_sdvo_connector, base);
199}
200
ling.ma@intel.comfb7a46f2009-07-23 17:11:34 +0800201static bool
Chris Wilsonea5b2132010-08-04 13:50:23 +0100202intel_sdvo_output_setup(struct intel_sdvo *intel_sdvo, uint16_t flags);
Chris Wilson32aad862010-08-04 13:50:25 +0100203static bool
204intel_sdvo_tv_create_property(struct intel_sdvo *intel_sdvo,
205 struct intel_sdvo_connector *intel_sdvo_connector,
206 int type);
207static bool
208intel_sdvo_create_enhance_property(struct intel_sdvo *intel_sdvo,
209 struct intel_sdvo_connector *intel_sdvo_connector);
ling.ma@intel.comfb7a46f2009-07-23 17:11:34 +0800210
Jesse Barnes79e53942008-11-07 14:24:08 -0800211/**
212 * Writes the SDVOB or SDVOC with the given value, but always writes both
213 * SDVOB and SDVOC to work around apparent hardware issues (according to
214 * comments in the BIOS).
215 */
Chris Wilsonea5b2132010-08-04 13:50:23 +0100216static void intel_sdvo_write_sdvox(struct intel_sdvo *intel_sdvo, u32 val)
Jesse Barnes79e53942008-11-07 14:24:08 -0800217{
Chris Wilson4ef69c72010-09-09 15:14:28 +0100218 struct drm_device *dev = intel_sdvo->base.base.dev;
Jesse Barnes79e53942008-11-07 14:24:08 -0800219 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes79e53942008-11-07 14:24:08 -0800220 u32 bval = val, cval = val;
221 int i;
222
Chris Wilsonea5b2132010-08-04 13:50:23 +0100223 if (intel_sdvo->sdvo_reg == PCH_SDVOB) {
224 I915_WRITE(intel_sdvo->sdvo_reg, val);
225 I915_READ(intel_sdvo->sdvo_reg);
Zhao Yakui461ed3c2010-03-30 15:11:33 +0800226 return;
227 }
228
Chris Wilsonea5b2132010-08-04 13:50:23 +0100229 if (intel_sdvo->sdvo_reg == SDVOB) {
Jesse Barnes79e53942008-11-07 14:24:08 -0800230 cval = I915_READ(SDVOC);
231 } else {
232 bval = I915_READ(SDVOB);
233 }
234 /*
235 * Write the registers twice for luck. Sometimes,
236 * writing them only once doesn't appear to 'stick'.
237 * The BIOS does this too. Yay, magic
238 */
239 for (i = 0; i < 2; i++)
240 {
241 I915_WRITE(SDVOB, bval);
242 I915_READ(SDVOB);
243 I915_WRITE(SDVOC, cval);
244 I915_READ(SDVOC);
245 }
246}
247
Chris Wilson32aad862010-08-04 13:50:25 +0100248static bool intel_sdvo_read_byte(struct intel_sdvo *intel_sdvo, u8 addr, u8 *ch)
Jesse Barnes79e53942008-11-07 14:24:08 -0800249{
Chris Wilson32aad862010-08-04 13:50:25 +0100250 u8 out_buf[2] = { addr, 0 };
Jesse Barnes79e53942008-11-07 14:24:08 -0800251 u8 buf[2];
Jesse Barnes79e53942008-11-07 14:24:08 -0800252 struct i2c_msg msgs[] = {
253 {
Chris Wilsonea5b2132010-08-04 13:50:23 +0100254 .addr = intel_sdvo->slave_addr >> 1,
Jesse Barnes79e53942008-11-07 14:24:08 -0800255 .flags = 0,
256 .len = 1,
257 .buf = out_buf,
258 },
259 {
Chris Wilsonea5b2132010-08-04 13:50:23 +0100260 .addr = intel_sdvo->slave_addr >> 1,
Jesse Barnes79e53942008-11-07 14:24:08 -0800261 .flags = I2C_M_RD,
262 .len = 1,
263 .buf = buf,
264 }
265 };
Chris Wilson32aad862010-08-04 13:50:25 +0100266 int ret;
Jesse Barnes79e53942008-11-07 14:24:08 -0800267
Chris Wilsonf899fc62010-07-20 15:44:45 -0700268 if ((ret = i2c_transfer(intel_sdvo->i2c, msgs, 2)) == 2)
Jesse Barnes79e53942008-11-07 14:24:08 -0800269 {
270 *ch = buf[0];
271 return true;
272 }
273
Zhao Yakui8a4c47f2009-07-20 13:48:04 +0800274 DRM_DEBUG_KMS("i2c transfer returned %d\n", ret);
Jesse Barnes79e53942008-11-07 14:24:08 -0800275 return false;
276}
277
Chris Wilson32aad862010-08-04 13:50:25 +0100278static bool intel_sdvo_write_byte(struct intel_sdvo *intel_sdvo, int addr, u8 ch)
Jesse Barnes79e53942008-11-07 14:24:08 -0800279{
Chris Wilson32aad862010-08-04 13:50:25 +0100280 u8 out_buf[2] = { addr, ch };
Jesse Barnes79e53942008-11-07 14:24:08 -0800281 struct i2c_msg msgs[] = {
282 {
Chris Wilsonea5b2132010-08-04 13:50:23 +0100283 .addr = intel_sdvo->slave_addr >> 1,
Jesse Barnes79e53942008-11-07 14:24:08 -0800284 .flags = 0,
285 .len = 2,
286 .buf = out_buf,
287 }
288 };
289
Chris Wilsonf899fc62010-07-20 15:44:45 -0700290 return i2c_transfer(intel_sdvo->i2c, msgs, 1) == 1;
Jesse Barnes79e53942008-11-07 14:24:08 -0800291}
292
293#define SDVO_CMD_NAME_ENTRY(cmd) {cmd, #cmd}
294/** Mapping of command numbers to names, for debug output */
Tobias Klauser005568b2009-02-09 22:02:42 +0100295static const struct _sdvo_cmd_name {
Jesse Barnese2f0ba92009-02-02 15:11:52 -0800296 u8 cmd;
Chris Wilson2e88e402010-08-07 11:01:27 +0100297 const char *name;
Jesse Barnes79e53942008-11-07 14:24:08 -0800298} sdvo_cmd_names[] = {
299 SDVO_CMD_NAME_ENTRY(SDVO_CMD_RESET),
300 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_DEVICE_CAPS),
301 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_FIRMWARE_REV),
302 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_TRAINED_INPUTS),
303 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_ACTIVE_OUTPUTS),
304 SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_ACTIVE_OUTPUTS),
305 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_IN_OUT_MAP),
306 SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_IN_OUT_MAP),
307 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_ATTACHED_DISPLAYS),
308 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_HOT_PLUG_SUPPORT),
309 SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_ACTIVE_HOT_PLUG),
310 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_ACTIVE_HOT_PLUG),
311 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_INTERRUPT_EVENT_SOURCE),
312 SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_TARGET_INPUT),
313 SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_TARGET_OUTPUT),
314 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_INPUT_TIMINGS_PART1),
315 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_INPUT_TIMINGS_PART2),
316 SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_INPUT_TIMINGS_PART1),
317 SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_INPUT_TIMINGS_PART2),
318 SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_INPUT_TIMINGS_PART1),
319 SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_OUTPUT_TIMINGS_PART1),
320 SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_OUTPUT_TIMINGS_PART2),
321 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_OUTPUT_TIMINGS_PART1),
322 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_OUTPUT_TIMINGS_PART2),
323 SDVO_CMD_NAME_ENTRY(SDVO_CMD_CREATE_PREFERRED_INPUT_TIMING),
324 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_PREFERRED_INPUT_TIMING_PART1),
325 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_PREFERRED_INPUT_TIMING_PART2),
326 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_INPUT_PIXEL_CLOCK_RANGE),
327 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_OUTPUT_PIXEL_CLOCK_RANGE),
328 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_SUPPORTED_CLOCK_RATE_MULTS),
329 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_CLOCK_RATE_MULT),
330 SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_CLOCK_RATE_MULT),
331 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_SUPPORTED_TV_FORMATS),
332 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_TV_FORMAT),
333 SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_TV_FORMAT),
Jesse Barnese2f0ba92009-02-02 15:11:52 -0800334 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_SUPPORTED_POWER_STATES),
335 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_POWER_STATE),
336 SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_ENCODER_POWER_STATE),
337 SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_DISPLAY_POWER_STATE),
Jesse Barnes79e53942008-11-07 14:24:08 -0800338 SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_CONTROL_BUS_SWITCH),
Jesse Barnese2f0ba92009-02-02 15:11:52 -0800339 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_SDTV_RESOLUTION_SUPPORT),
340 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_SCALED_HDTV_RESOLUTION_SUPPORT),
341 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_SUPPORTED_ENHANCEMENTS),
Chris Wilsonc5521702010-08-04 13:50:28 +0100342
Zhao Yakuib9219c52009-09-10 15:45:46 +0800343 /* Add the op code for SDVO enhancements */
Chris Wilsonc5521702010-08-04 13:50:28 +0100344 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_MAX_HPOS),
345 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_HPOS),
346 SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_HPOS),
347 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_MAX_VPOS),
348 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_VPOS),
349 SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_VPOS),
Zhao Yakuib9219c52009-09-10 15:45:46 +0800350 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_MAX_SATURATION),
351 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_SATURATION),
352 SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_SATURATION),
353 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_MAX_HUE),
354 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_HUE),
355 SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_HUE),
356 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_MAX_CONTRAST),
357 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_CONTRAST),
358 SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_CONTRAST),
359 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_MAX_BRIGHTNESS),
360 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_BRIGHTNESS),
361 SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_BRIGHTNESS),
362 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_MAX_OVERSCAN_H),
363 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_OVERSCAN_H),
364 SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_OVERSCAN_H),
365 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_MAX_OVERSCAN_V),
366 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_OVERSCAN_V),
367 SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_OVERSCAN_V),
Chris Wilsonc5521702010-08-04 13:50:28 +0100368 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_MAX_FLICKER_FILTER),
369 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_FLICKER_FILTER),
370 SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_FLICKER_FILTER),
371 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_MAX_FLICKER_FILTER_ADAPTIVE),
372 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_FLICKER_FILTER_ADAPTIVE),
373 SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_FLICKER_FILTER_ADAPTIVE),
374 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_MAX_FLICKER_FILTER_2D),
375 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_FLICKER_FILTER_2D),
376 SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_FLICKER_FILTER_2D),
377 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_MAX_SHARPNESS),
378 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_SHARPNESS),
379 SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_SHARPNESS),
380 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_DOT_CRAWL),
381 SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_DOT_CRAWL),
382 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_MAX_TV_CHROMA_FILTER),
383 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_TV_CHROMA_FILTER),
384 SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_TV_CHROMA_FILTER),
385 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_MAX_TV_LUMA_FILTER),
386 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_TV_LUMA_FILTER),
387 SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_TV_LUMA_FILTER),
388
Jesse Barnese2f0ba92009-02-02 15:11:52 -0800389 /* HDMI op code */
390 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_SUPP_ENCODE),
391 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_ENCODE),
392 SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_ENCODE),
393 SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_PIXEL_REPLI),
394 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_PIXEL_REPLI),
395 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_COLORIMETRY_CAP),
396 SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_COLORIMETRY),
397 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_COLORIMETRY),
398 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_AUDIO_ENCRYPT_PREFER),
399 SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_AUDIO_STAT),
400 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_AUDIO_STAT),
401 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_HBUF_INDEX),
402 SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_HBUF_INDEX),
403 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_HBUF_INFO),
404 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_HBUF_AV_SPLIT),
405 SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_HBUF_AV_SPLIT),
406 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_HBUF_TXRATE),
407 SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_HBUF_TXRATE),
408 SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_HBUF_DATA),
409 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_HBUF_DATA),
Jesse Barnes79e53942008-11-07 14:24:08 -0800410};
411
Zhao Yakui461ed3c2010-03-30 15:11:33 +0800412#define IS_SDVOB(reg) (reg == SDVOB || reg == PCH_SDVOB)
Chris Wilsonea5b2132010-08-04 13:50:23 +0100413#define SDVO_NAME(svdo) (IS_SDVOB((svdo)->sdvo_reg) ? "SDVOB" : "SDVOC")
Jesse Barnes79e53942008-11-07 14:24:08 -0800414
Chris Wilsonea5b2132010-08-04 13:50:23 +0100415static void intel_sdvo_debug_write(struct intel_sdvo *intel_sdvo, u8 cmd,
Chris Wilson32aad862010-08-04 13:50:25 +0100416 const void *args, int args_len)
Jesse Barnes79e53942008-11-07 14:24:08 -0800417{
Jesse Barnes79e53942008-11-07 14:24:08 -0800418 int i;
419
Zhao Yakui8a4c47f2009-07-20 13:48:04 +0800420 DRM_DEBUG_KMS("%s: W: %02X ",
Chris Wilsonea5b2132010-08-04 13:50:23 +0100421 SDVO_NAME(intel_sdvo), cmd);
Jesse Barnes79e53942008-11-07 14:24:08 -0800422 for (i = 0; i < args_len; i++)
yakui_zhao342dc382009-06-02 14:12:00 +0800423 DRM_LOG_KMS("%02X ", ((u8 *)args)[i]);
Jesse Barnes79e53942008-11-07 14:24:08 -0800424 for (; i < 8; i++)
yakui_zhao342dc382009-06-02 14:12:00 +0800425 DRM_LOG_KMS(" ");
Kulikov Vasiliy04ad3272010-06-28 15:54:56 +0400426 for (i = 0; i < ARRAY_SIZE(sdvo_cmd_names); i++) {
Jesse Barnes79e53942008-11-07 14:24:08 -0800427 if (cmd == sdvo_cmd_names[i].cmd) {
yakui_zhao342dc382009-06-02 14:12:00 +0800428 DRM_LOG_KMS("(%s)", sdvo_cmd_names[i].name);
Jesse Barnes79e53942008-11-07 14:24:08 -0800429 break;
430 }
431 }
Kulikov Vasiliy04ad3272010-06-28 15:54:56 +0400432 if (i == ARRAY_SIZE(sdvo_cmd_names))
yakui_zhao342dc382009-06-02 14:12:00 +0800433 DRM_LOG_KMS("(%02X)", cmd);
434 DRM_LOG_KMS("\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800435}
Jesse Barnes79e53942008-11-07 14:24:08 -0800436
Chris Wilson32aad862010-08-04 13:50:25 +0100437static bool intel_sdvo_write_cmd(struct intel_sdvo *intel_sdvo, u8 cmd,
438 const void *args, int args_len)
Jesse Barnes79e53942008-11-07 14:24:08 -0800439{
440 int i;
441
Chris Wilsonea5b2132010-08-04 13:50:23 +0100442 intel_sdvo_debug_write(intel_sdvo, cmd, args, args_len);
Jesse Barnes79e53942008-11-07 14:24:08 -0800443
444 for (i = 0; i < args_len; i++) {
Chris Wilson32aad862010-08-04 13:50:25 +0100445 if (!intel_sdvo_write_byte(intel_sdvo, SDVO_I2C_ARG_0 - i,
446 ((u8*)args)[i]))
447 return false;
Jesse Barnes79e53942008-11-07 14:24:08 -0800448 }
449
Chris Wilson32aad862010-08-04 13:50:25 +0100450 return intel_sdvo_write_byte(intel_sdvo, SDVO_I2C_OPCODE, cmd);
Jesse Barnes79e53942008-11-07 14:24:08 -0800451}
452
Jesse Barnes79e53942008-11-07 14:24:08 -0800453static const char *cmd_status_names[] = {
454 "Power on",
455 "Success",
456 "Not supported",
457 "Invalid arg",
458 "Pending",
459 "Target not specified",
460 "Scaling not supported"
461};
462
Chris Wilsonb5c616a2010-09-09 19:06:13 +0100463static bool intel_sdvo_read_response(struct intel_sdvo *intel_sdvo,
464 void *response, int response_len)
Jesse Barnes79e53942008-11-07 14:24:08 -0800465{
Chris Wilsonb5c616a2010-09-09 19:06:13 +0100466 u8 retry = 5;
467 u8 status;
Zhenyu Wang33b52962009-03-24 14:02:40 +0800468 int i;
Jesse Barnes79e53942008-11-07 14:24:08 -0800469
Chris Wilsonb5c616a2010-09-09 19:06:13 +0100470 /*
471 * The documentation states that all commands will be
472 * processed within 15µs, and that we need only poll
473 * the status byte a maximum of 3 times in order for the
474 * command to be complete.
475 *
476 * Check 5 times in case the hardware failed to read the docs.
477 */
478 do {
479 if (!intel_sdvo_read_byte(intel_sdvo,
480 SDVO_I2C_CMD_STATUS,
481 &status))
482 return false;
483 } while (status == SDVO_CMD_STATUS_PENDING && --retry);
484
Chris Wilsonea5b2132010-08-04 13:50:23 +0100485 DRM_DEBUG_KMS("%s: R: ", SDVO_NAME(intel_sdvo));
Jesse Barnes79e53942008-11-07 14:24:08 -0800486 if (status <= SDVO_CMD_STATUS_SCALING_NOT_SUPP)
yakui_zhao342dc382009-06-02 14:12:00 +0800487 DRM_LOG_KMS("(%s)", cmd_status_names[status]);
Jesse Barnes79e53942008-11-07 14:24:08 -0800488 else
yakui_zhao342dc382009-06-02 14:12:00 +0800489 DRM_LOG_KMS("(??? %d)", status);
Jesse Barnes79e53942008-11-07 14:24:08 -0800490
Chris Wilsonb5c616a2010-09-09 19:06:13 +0100491 if (status != SDVO_CMD_STATUS_SUCCESS)
492 goto log_fail;
Jesse Barnes79e53942008-11-07 14:24:08 -0800493
Chris Wilsonb5c616a2010-09-09 19:06:13 +0100494 /* Read the command response */
495 for (i = 0; i < response_len; i++) {
496 if (!intel_sdvo_read_byte(intel_sdvo,
497 SDVO_I2C_RETURN_0 + i,
498 &((u8 *)response)[i]))
499 goto log_fail;
500 DRM_LOG_KMS("%02X ", ((u8 *)response)[i]);
Jesse Barnes79e53942008-11-07 14:24:08 -0800501 }
502
Chris Wilsonb5c616a2010-09-09 19:06:13 +0100503 for (; i < 8; i++)
504 DRM_LOG_KMS(" ");
505 DRM_LOG_KMS("\n");
506
507 return true;
508
509log_fail:
510 DRM_LOG_KMS("\n");
511 return false;
Jesse Barnes79e53942008-11-07 14:24:08 -0800512}
513
Hannes Ederb358d0a2008-12-18 21:18:47 +0100514static int intel_sdvo_get_pixel_multiplier(struct drm_display_mode *mode)
Jesse Barnes79e53942008-11-07 14:24:08 -0800515{
516 if (mode->clock >= 100000)
517 return 1;
518 else if (mode->clock >= 50000)
519 return 2;
520 else
521 return 4;
522}
523
524/**
Zhao Yakui6a304ca2010-01-08 10:58:19 +0800525 * Try to read the response after issuie the DDC switch command. But it
526 * is noted that we must do the action of reading response and issuing DDC
527 * switch command in one I2C transaction. Otherwise when we try to start
528 * another I2C transaction after issuing the DDC bus switch, it will be
529 * switched to the internal SDVO register.
Jesse Barnes79e53942008-11-07 14:24:08 -0800530 */
Chris Wilson819f3fb2010-09-14 19:11:56 +0100531static int intel_sdvo_set_control_bus_switch(struct intel_sdvo *intel_sdvo,
532 u8 target)
Jesse Barnes79e53942008-11-07 14:24:08 -0800533{
Zhao Yakui6a304ca2010-01-08 10:58:19 +0800534 u8 out_buf[2], cmd_buf[2], ret_value[2], ret;
535 struct i2c_msg msgs[] = {
536 {
Chris Wilsonea5b2132010-08-04 13:50:23 +0100537 .addr = intel_sdvo->slave_addr >> 1,
Zhao Yakui6a304ca2010-01-08 10:58:19 +0800538 .flags = 0,
539 .len = 2,
540 .buf = out_buf,
541 },
542 /* the following two are to read the response */
543 {
Chris Wilsonea5b2132010-08-04 13:50:23 +0100544 .addr = intel_sdvo->slave_addr >> 1,
Zhao Yakui6a304ca2010-01-08 10:58:19 +0800545 .flags = 0,
546 .len = 1,
547 .buf = cmd_buf,
548 },
549 {
Chris Wilsonea5b2132010-08-04 13:50:23 +0100550 .addr = intel_sdvo->slave_addr >> 1,
Zhao Yakui6a304ca2010-01-08 10:58:19 +0800551 .flags = I2C_M_RD,
552 .len = 1,
553 .buf = ret_value,
554 },
555 };
556
Chris Wilsonea5b2132010-08-04 13:50:23 +0100557 intel_sdvo_debug_write(intel_sdvo, SDVO_CMD_SET_CONTROL_BUS_SWITCH,
Chris Wilson819f3fb2010-09-14 19:11:56 +0100558 &target, 1);
Zhao Yakui6a304ca2010-01-08 10:58:19 +0800559 /* write the DDC switch command argument */
Chris Wilson819f3fb2010-09-14 19:11:56 +0100560 if (!intel_sdvo_write_byte(intel_sdvo, SDVO_I2C_ARG_0, target))
561 return -EIO;
Zhao Yakui6a304ca2010-01-08 10:58:19 +0800562
563 out_buf[0] = SDVO_I2C_OPCODE;
564 out_buf[1] = SDVO_CMD_SET_CONTROL_BUS_SWITCH;
565 cmd_buf[0] = SDVO_I2C_CMD_STATUS;
566 cmd_buf[1] = 0;
567 ret_value[0] = 0;
568 ret_value[1] = 0;
569
Chris Wilsonf899fc62010-07-20 15:44:45 -0700570 ret = i2c_transfer(intel_sdvo->i2c, msgs, 3);
Chris Wilson819f3fb2010-09-14 19:11:56 +0100571 if (ret < 0)
572 return ret;
Zhao Yakui6a304ca2010-01-08 10:58:19 +0800573 if (ret != 3) {
574 /* failure in I2C transfer */
575 DRM_DEBUG_KMS("I2c transfer returned %d\n", ret);
Chris Wilson819f3fb2010-09-14 19:11:56 +0100576 return -EIO;
Zhao Yakui6a304ca2010-01-08 10:58:19 +0800577 }
578 if (ret_value[0] != SDVO_CMD_STATUS_SUCCESS) {
579 DRM_DEBUG_KMS("DDC switch command returns response %d\n",
Chris Wilson819f3fb2010-09-14 19:11:56 +0100580 ret_value[0]);
581 return -EIO;
Zhao Yakui6a304ca2010-01-08 10:58:19 +0800582 }
Chris Wilson819f3fb2010-09-14 19:11:56 +0100583
584 return 0;
Jesse Barnes79e53942008-11-07 14:24:08 -0800585}
586
Chris Wilson32aad862010-08-04 13:50:25 +0100587static bool intel_sdvo_set_value(struct intel_sdvo *intel_sdvo, u8 cmd, const void *data, int len)
588{
589 if (!intel_sdvo_write_cmd(intel_sdvo, cmd, data, len))
590 return false;
591
592 return intel_sdvo_read_response(intel_sdvo, NULL, 0);
593}
594
595static bool
596intel_sdvo_get_value(struct intel_sdvo *intel_sdvo, u8 cmd, void *value, int len)
597{
598 if (!intel_sdvo_write_cmd(intel_sdvo, cmd, NULL, 0))
599 return false;
600
601 return intel_sdvo_read_response(intel_sdvo, value, len);
602}
603
604static bool intel_sdvo_set_target_input(struct intel_sdvo *intel_sdvo)
Jesse Barnes79e53942008-11-07 14:24:08 -0800605{
606 struct intel_sdvo_set_target_input_args targets = {0};
Chris Wilson32aad862010-08-04 13:50:25 +0100607 return intel_sdvo_set_value(intel_sdvo,
608 SDVO_CMD_SET_TARGET_INPUT,
609 &targets, sizeof(targets));
Jesse Barnes79e53942008-11-07 14:24:08 -0800610}
611
612/**
613 * Return whether each input is trained.
614 *
615 * This function is making an assumption about the layout of the response,
616 * which should be checked against the docs.
617 */
Chris Wilsonea5b2132010-08-04 13:50:23 +0100618static bool intel_sdvo_get_trained_inputs(struct intel_sdvo *intel_sdvo, bool *input_1, bool *input_2)
Jesse Barnes79e53942008-11-07 14:24:08 -0800619{
620 struct intel_sdvo_get_trained_inputs_response response;
Jesse Barnes79e53942008-11-07 14:24:08 -0800621
Chris Wilson32aad862010-08-04 13:50:25 +0100622 if (!intel_sdvo_get_value(intel_sdvo, SDVO_CMD_GET_TRAINED_INPUTS,
623 &response, sizeof(response)))
Jesse Barnes79e53942008-11-07 14:24:08 -0800624 return false;
625
626 *input_1 = response.input0_trained;
627 *input_2 = response.input1_trained;
628 return true;
629}
630
Chris Wilsonea5b2132010-08-04 13:50:23 +0100631static bool intel_sdvo_set_active_outputs(struct intel_sdvo *intel_sdvo,
Jesse Barnes79e53942008-11-07 14:24:08 -0800632 u16 outputs)
633{
Chris Wilson32aad862010-08-04 13:50:25 +0100634 return intel_sdvo_set_value(intel_sdvo,
635 SDVO_CMD_SET_ACTIVE_OUTPUTS,
636 &outputs, sizeof(outputs));
Jesse Barnes79e53942008-11-07 14:24:08 -0800637}
638
Chris Wilsonea5b2132010-08-04 13:50:23 +0100639static bool intel_sdvo_set_encoder_power_state(struct intel_sdvo *intel_sdvo,
Jesse Barnes79e53942008-11-07 14:24:08 -0800640 int mode)
641{
Chris Wilson32aad862010-08-04 13:50:25 +0100642 u8 state = SDVO_ENCODER_STATE_ON;
Jesse Barnes79e53942008-11-07 14:24:08 -0800643
644 switch (mode) {
645 case DRM_MODE_DPMS_ON:
646 state = SDVO_ENCODER_STATE_ON;
647 break;
648 case DRM_MODE_DPMS_STANDBY:
649 state = SDVO_ENCODER_STATE_STANDBY;
650 break;
651 case DRM_MODE_DPMS_SUSPEND:
652 state = SDVO_ENCODER_STATE_SUSPEND;
653 break;
654 case DRM_MODE_DPMS_OFF:
655 state = SDVO_ENCODER_STATE_OFF;
656 break;
657 }
658
Chris Wilson32aad862010-08-04 13:50:25 +0100659 return intel_sdvo_set_value(intel_sdvo,
660 SDVO_CMD_SET_ENCODER_POWER_STATE, &state, sizeof(state));
Jesse Barnes79e53942008-11-07 14:24:08 -0800661}
662
Chris Wilsonea5b2132010-08-04 13:50:23 +0100663static bool intel_sdvo_get_input_pixel_clock_range(struct intel_sdvo *intel_sdvo,
Jesse Barnes79e53942008-11-07 14:24:08 -0800664 int *clock_min,
665 int *clock_max)
666{
667 struct intel_sdvo_pixel_clock_range clocks;
Jesse Barnes79e53942008-11-07 14:24:08 -0800668
Chris Wilson32aad862010-08-04 13:50:25 +0100669 if (!intel_sdvo_get_value(intel_sdvo,
670 SDVO_CMD_GET_INPUT_PIXEL_CLOCK_RANGE,
671 &clocks, sizeof(clocks)))
Jesse Barnes79e53942008-11-07 14:24:08 -0800672 return false;
673
674 /* Convert the values from units of 10 kHz to kHz. */
675 *clock_min = clocks.min * 10;
676 *clock_max = clocks.max * 10;
Jesse Barnes79e53942008-11-07 14:24:08 -0800677 return true;
678}
679
Chris Wilsonea5b2132010-08-04 13:50:23 +0100680static bool intel_sdvo_set_target_output(struct intel_sdvo *intel_sdvo,
Jesse Barnes79e53942008-11-07 14:24:08 -0800681 u16 outputs)
682{
Chris Wilson32aad862010-08-04 13:50:25 +0100683 return intel_sdvo_set_value(intel_sdvo,
684 SDVO_CMD_SET_TARGET_OUTPUT,
685 &outputs, sizeof(outputs));
Jesse Barnes79e53942008-11-07 14:24:08 -0800686}
687
Chris Wilsonea5b2132010-08-04 13:50:23 +0100688static bool intel_sdvo_set_timing(struct intel_sdvo *intel_sdvo, u8 cmd,
Jesse Barnes79e53942008-11-07 14:24:08 -0800689 struct intel_sdvo_dtd *dtd)
690{
Chris Wilson32aad862010-08-04 13:50:25 +0100691 return intel_sdvo_set_value(intel_sdvo, cmd, &dtd->part1, sizeof(dtd->part1)) &&
692 intel_sdvo_set_value(intel_sdvo, cmd + 1, &dtd->part2, sizeof(dtd->part2));
Jesse Barnes79e53942008-11-07 14:24:08 -0800693}
694
Chris Wilsonea5b2132010-08-04 13:50:23 +0100695static bool intel_sdvo_set_input_timing(struct intel_sdvo *intel_sdvo,
Jesse Barnes79e53942008-11-07 14:24:08 -0800696 struct intel_sdvo_dtd *dtd)
697{
Chris Wilsonea5b2132010-08-04 13:50:23 +0100698 return intel_sdvo_set_timing(intel_sdvo,
Jesse Barnes79e53942008-11-07 14:24:08 -0800699 SDVO_CMD_SET_INPUT_TIMINGS_PART1, dtd);
700}
701
Chris Wilsonea5b2132010-08-04 13:50:23 +0100702static bool intel_sdvo_set_output_timing(struct intel_sdvo *intel_sdvo,
Jesse Barnes79e53942008-11-07 14:24:08 -0800703 struct intel_sdvo_dtd *dtd)
704{
Chris Wilsonea5b2132010-08-04 13:50:23 +0100705 return intel_sdvo_set_timing(intel_sdvo,
Jesse Barnes79e53942008-11-07 14:24:08 -0800706 SDVO_CMD_SET_OUTPUT_TIMINGS_PART1, dtd);
707}
708
Jesse Barnese2f0ba92009-02-02 15:11:52 -0800709static bool
Chris Wilsonea5b2132010-08-04 13:50:23 +0100710intel_sdvo_create_preferred_input_timing(struct intel_sdvo *intel_sdvo,
Jesse Barnese2f0ba92009-02-02 15:11:52 -0800711 uint16_t clock,
712 uint16_t width,
713 uint16_t height)
714{
715 struct intel_sdvo_preferred_input_timing_args args;
Jesse Barnese2f0ba92009-02-02 15:11:52 -0800716
Zhenyu Wange642c6f2009-03-24 14:02:42 +0800717 memset(&args, 0, sizeof(args));
Jesse Barnese2f0ba92009-02-02 15:11:52 -0800718 args.clock = clock;
719 args.width = width;
720 args.height = height;
Zhenyu Wange642c6f2009-03-24 14:02:42 +0800721 args.interlace = 0;
ling.ma@intel.com12682a92009-06-30 11:35:35 +0800722
Chris Wilsonea5b2132010-08-04 13:50:23 +0100723 if (intel_sdvo->is_lvds &&
724 (intel_sdvo->sdvo_lvds_fixed_mode->hdisplay != width ||
725 intel_sdvo->sdvo_lvds_fixed_mode->vdisplay != height))
ling.ma@intel.com12682a92009-06-30 11:35:35 +0800726 args.scaled = 1;
727
Chris Wilson32aad862010-08-04 13:50:25 +0100728 return intel_sdvo_set_value(intel_sdvo,
729 SDVO_CMD_CREATE_PREFERRED_INPUT_TIMING,
730 &args, sizeof(args));
Jesse Barnese2f0ba92009-02-02 15:11:52 -0800731}
732
Chris Wilsonea5b2132010-08-04 13:50:23 +0100733static bool intel_sdvo_get_preferred_input_timing(struct intel_sdvo *intel_sdvo,
Jesse Barnese2f0ba92009-02-02 15:11:52 -0800734 struct intel_sdvo_dtd *dtd)
735{
Chris Wilson32aad862010-08-04 13:50:25 +0100736 return intel_sdvo_get_value(intel_sdvo, SDVO_CMD_GET_PREFERRED_INPUT_TIMING_PART1,
737 &dtd->part1, sizeof(dtd->part1)) &&
738 intel_sdvo_get_value(intel_sdvo, SDVO_CMD_GET_PREFERRED_INPUT_TIMING_PART2,
739 &dtd->part2, sizeof(dtd->part2));
Jesse Barnese2f0ba92009-02-02 15:11:52 -0800740}
Jesse Barnes79e53942008-11-07 14:24:08 -0800741
Chris Wilsonea5b2132010-08-04 13:50:23 +0100742static bool intel_sdvo_set_clock_rate_mult(struct intel_sdvo *intel_sdvo, u8 val)
Jesse Barnes79e53942008-11-07 14:24:08 -0800743{
Chris Wilson32aad862010-08-04 13:50:25 +0100744 return intel_sdvo_set_value(intel_sdvo, SDVO_CMD_SET_CLOCK_RATE_MULT, &val, 1);
Jesse Barnes79e53942008-11-07 14:24:08 -0800745}
746
Jesse Barnese2f0ba92009-02-02 15:11:52 -0800747static void intel_sdvo_get_dtd_from_mode(struct intel_sdvo_dtd *dtd,
Chris Wilson32aad862010-08-04 13:50:25 +0100748 const struct drm_display_mode *mode)
Jesse Barnes79e53942008-11-07 14:24:08 -0800749{
Jesse Barnese2f0ba92009-02-02 15:11:52 -0800750 uint16_t width, height;
751 uint16_t h_blank_len, h_sync_len, v_blank_len, v_sync_len;
752 uint16_t h_sync_offset, v_sync_offset;
Jesse Barnes79e53942008-11-07 14:24:08 -0800753
754 width = mode->crtc_hdisplay;
755 height = mode->crtc_vdisplay;
756
757 /* do some mode translations */
758 h_blank_len = mode->crtc_hblank_end - mode->crtc_hblank_start;
759 h_sync_len = mode->crtc_hsync_end - mode->crtc_hsync_start;
760
761 v_blank_len = mode->crtc_vblank_end - mode->crtc_vblank_start;
762 v_sync_len = mode->crtc_vsync_end - mode->crtc_vsync_start;
763
764 h_sync_offset = mode->crtc_hsync_start - mode->crtc_hblank_start;
765 v_sync_offset = mode->crtc_vsync_start - mode->crtc_vblank_start;
766
Jesse Barnese2f0ba92009-02-02 15:11:52 -0800767 dtd->part1.clock = mode->clock / 10;
768 dtd->part1.h_active = width & 0xff;
769 dtd->part1.h_blank = h_blank_len & 0xff;
770 dtd->part1.h_high = (((width >> 8) & 0xf) << 4) |
Jesse Barnes79e53942008-11-07 14:24:08 -0800771 ((h_blank_len >> 8) & 0xf);
Jesse Barnese2f0ba92009-02-02 15:11:52 -0800772 dtd->part1.v_active = height & 0xff;
773 dtd->part1.v_blank = v_blank_len & 0xff;
774 dtd->part1.v_high = (((height >> 8) & 0xf) << 4) |
Jesse Barnes79e53942008-11-07 14:24:08 -0800775 ((v_blank_len >> 8) & 0xf);
776
Zhenyu Wang171a9e92009-03-24 14:02:41 +0800777 dtd->part2.h_sync_off = h_sync_offset & 0xff;
Jesse Barnese2f0ba92009-02-02 15:11:52 -0800778 dtd->part2.h_sync_width = h_sync_len & 0xff;
779 dtd->part2.v_sync_off_width = (v_sync_offset & 0xf) << 4 |
Jesse Barnes79e53942008-11-07 14:24:08 -0800780 (v_sync_len & 0xf);
Jesse Barnese2f0ba92009-02-02 15:11:52 -0800781 dtd->part2.sync_off_width_high = ((h_sync_offset & 0x300) >> 2) |
Jesse Barnes79e53942008-11-07 14:24:08 -0800782 ((h_sync_len & 0x300) >> 4) | ((v_sync_offset & 0x30) >> 2) |
783 ((v_sync_len & 0x30) >> 4);
784
Jesse Barnese2f0ba92009-02-02 15:11:52 -0800785 dtd->part2.dtd_flags = 0x18;
Jesse Barnes79e53942008-11-07 14:24:08 -0800786 if (mode->flags & DRM_MODE_FLAG_PHSYNC)
Jesse Barnese2f0ba92009-02-02 15:11:52 -0800787 dtd->part2.dtd_flags |= 0x2;
Jesse Barnes79e53942008-11-07 14:24:08 -0800788 if (mode->flags & DRM_MODE_FLAG_PVSYNC)
Jesse Barnese2f0ba92009-02-02 15:11:52 -0800789 dtd->part2.dtd_flags |= 0x4;
Jesse Barnes79e53942008-11-07 14:24:08 -0800790
Jesse Barnese2f0ba92009-02-02 15:11:52 -0800791 dtd->part2.sdvo_flags = 0;
792 dtd->part2.v_sync_off_high = v_sync_offset & 0xc0;
793 dtd->part2.reserved = 0;
794}
Jesse Barnes79e53942008-11-07 14:24:08 -0800795
Jesse Barnese2f0ba92009-02-02 15:11:52 -0800796static void intel_sdvo_get_mode_from_dtd(struct drm_display_mode * mode,
Chris Wilson32aad862010-08-04 13:50:25 +0100797 const struct intel_sdvo_dtd *dtd)
Jesse Barnese2f0ba92009-02-02 15:11:52 -0800798{
Jesse Barnese2f0ba92009-02-02 15:11:52 -0800799 mode->hdisplay = dtd->part1.h_active;
800 mode->hdisplay += ((dtd->part1.h_high >> 4) & 0x0f) << 8;
801 mode->hsync_start = mode->hdisplay + dtd->part2.h_sync_off;
Zhenyu Wang171a9e92009-03-24 14:02:41 +0800802 mode->hsync_start += (dtd->part2.sync_off_width_high & 0xc0) << 2;
Jesse Barnese2f0ba92009-02-02 15:11:52 -0800803 mode->hsync_end = mode->hsync_start + dtd->part2.h_sync_width;
804 mode->hsync_end += (dtd->part2.sync_off_width_high & 0x30) << 4;
805 mode->htotal = mode->hdisplay + dtd->part1.h_blank;
806 mode->htotal += (dtd->part1.h_high & 0xf) << 8;
807
808 mode->vdisplay = dtd->part1.v_active;
809 mode->vdisplay += ((dtd->part1.v_high >> 4) & 0x0f) << 8;
810 mode->vsync_start = mode->vdisplay;
811 mode->vsync_start += (dtd->part2.v_sync_off_width >> 4) & 0xf;
Zhenyu Wang171a9e92009-03-24 14:02:41 +0800812 mode->vsync_start += (dtd->part2.sync_off_width_high & 0x0c) << 2;
Jesse Barnese2f0ba92009-02-02 15:11:52 -0800813 mode->vsync_start += dtd->part2.v_sync_off_high & 0xc0;
814 mode->vsync_end = mode->vsync_start +
815 (dtd->part2.v_sync_off_width & 0xf);
816 mode->vsync_end += (dtd->part2.sync_off_width_high & 0x3) << 4;
817 mode->vtotal = mode->vdisplay + dtd->part1.v_blank;
818 mode->vtotal += (dtd->part1.v_high & 0xf) << 8;
819
820 mode->clock = dtd->part1.clock * 10;
821
Zhenyu Wang171a9e92009-03-24 14:02:41 +0800822 mode->flags &= ~(DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC);
Jesse Barnese2f0ba92009-02-02 15:11:52 -0800823 if (dtd->part2.dtd_flags & 0x2)
824 mode->flags |= DRM_MODE_FLAG_PHSYNC;
825 if (dtd->part2.dtd_flags & 0x4)
826 mode->flags |= DRM_MODE_FLAG_PVSYNC;
827}
828
Chris Wilsonea5b2132010-08-04 13:50:23 +0100829static bool intel_sdvo_get_supp_encode(struct intel_sdvo *intel_sdvo,
Jesse Barnese2f0ba92009-02-02 15:11:52 -0800830 struct intel_sdvo_encode *encode)
831{
Chris Wilson32aad862010-08-04 13:50:25 +0100832 if (intel_sdvo_get_value(intel_sdvo,
833 SDVO_CMD_GET_SUPP_ENCODE,
834 encode, sizeof(*encode)))
835 return true;
Jesse Barnese2f0ba92009-02-02 15:11:52 -0800836
Chris Wilson32aad862010-08-04 13:50:25 +0100837 /* non-support means DVI */
838 memset(encode, 0, sizeof(*encode));
839 return false;
Jesse Barnese2f0ba92009-02-02 15:11:52 -0800840}
841
Chris Wilsonea5b2132010-08-04 13:50:23 +0100842static bool intel_sdvo_set_encode(struct intel_sdvo *intel_sdvo,
Eric Anholtc751ce42010-03-25 11:48:48 -0700843 uint8_t mode)
Jesse Barnese2f0ba92009-02-02 15:11:52 -0800844{
Chris Wilson32aad862010-08-04 13:50:25 +0100845 return intel_sdvo_set_value(intel_sdvo, SDVO_CMD_SET_ENCODE, &mode, 1);
Jesse Barnese2f0ba92009-02-02 15:11:52 -0800846}
847
Chris Wilsonea5b2132010-08-04 13:50:23 +0100848static bool intel_sdvo_set_colorimetry(struct intel_sdvo *intel_sdvo,
Jesse Barnese2f0ba92009-02-02 15:11:52 -0800849 uint8_t mode)
850{
Chris Wilson32aad862010-08-04 13:50:25 +0100851 return intel_sdvo_set_value(intel_sdvo, SDVO_CMD_SET_COLORIMETRY, &mode, 1);
Jesse Barnese2f0ba92009-02-02 15:11:52 -0800852}
853
854#if 0
Chris Wilsonea5b2132010-08-04 13:50:23 +0100855static void intel_sdvo_dump_hdmi_buf(struct intel_sdvo *intel_sdvo)
Jesse Barnese2f0ba92009-02-02 15:11:52 -0800856{
857 int i, j;
858 uint8_t set_buf_index[2];
859 uint8_t av_split;
860 uint8_t buf_size;
861 uint8_t buf[48];
862 uint8_t *pos;
863
Chris Wilson32aad862010-08-04 13:50:25 +0100864 intel_sdvo_get_value(encoder, SDVO_CMD_GET_HBUF_AV_SPLIT, &av_split, 1);
Jesse Barnese2f0ba92009-02-02 15:11:52 -0800865
866 for (i = 0; i <= av_split; i++) {
867 set_buf_index[0] = i; set_buf_index[1] = 0;
Eric Anholtc751ce42010-03-25 11:48:48 -0700868 intel_sdvo_write_cmd(encoder, SDVO_CMD_SET_HBUF_INDEX,
Jesse Barnese2f0ba92009-02-02 15:11:52 -0800869 set_buf_index, 2);
Eric Anholtc751ce42010-03-25 11:48:48 -0700870 intel_sdvo_write_cmd(encoder, SDVO_CMD_GET_HBUF_INFO, NULL, 0);
871 intel_sdvo_read_response(encoder, &buf_size, 1);
Jesse Barnese2f0ba92009-02-02 15:11:52 -0800872
873 pos = buf;
874 for (j = 0; j <= buf_size; j += 8) {
Eric Anholtc751ce42010-03-25 11:48:48 -0700875 intel_sdvo_write_cmd(encoder, SDVO_CMD_GET_HBUF_DATA,
Jesse Barnese2f0ba92009-02-02 15:11:52 -0800876 NULL, 0);
Eric Anholtc751ce42010-03-25 11:48:48 -0700877 intel_sdvo_read_response(encoder, pos, 8);
Jesse Barnese2f0ba92009-02-02 15:11:52 -0800878 pos += 8;
879 }
880 }
881}
882#endif
883
Chris Wilson32aad862010-08-04 13:50:25 +0100884static bool intel_sdvo_set_hdmi_buf(struct intel_sdvo *intel_sdvo,
Eric Anholtc751ce42010-03-25 11:48:48 -0700885 int index,
886 uint8_t *data, int8_t size, uint8_t tx_rate)
Jesse Barnese2f0ba92009-02-02 15:11:52 -0800887{
888 uint8_t set_buf_index[2];
889
890 set_buf_index[0] = index;
891 set_buf_index[1] = 0;
892
Chris Wilson32aad862010-08-04 13:50:25 +0100893 if (!intel_sdvo_write_cmd(intel_sdvo, SDVO_CMD_SET_HBUF_INDEX,
894 set_buf_index, 2))
895 return false;
Jesse Barnese2f0ba92009-02-02 15:11:52 -0800896
897 for (; size > 0; size -= 8) {
Chris Wilson32aad862010-08-04 13:50:25 +0100898 if (!intel_sdvo_write_cmd(intel_sdvo, SDVO_CMD_SET_HBUF_DATA, data, 8))
899 return false;
900
Jesse Barnese2f0ba92009-02-02 15:11:52 -0800901 data += 8;
902 }
903
Chris Wilson32aad862010-08-04 13:50:25 +0100904 return intel_sdvo_write_cmd(intel_sdvo, SDVO_CMD_SET_HBUF_TXRATE, &tx_rate, 1);
Jesse Barnese2f0ba92009-02-02 15:11:52 -0800905}
906
907static uint8_t intel_sdvo_calc_hbuf_csum(uint8_t *data, uint8_t size)
908{
909 uint8_t csum = 0;
910 int i;
911
912 for (i = 0; i < size; i++)
913 csum += data[i];
914
915 return 0x100 - csum;
916}
917
918#define DIP_TYPE_AVI 0x82
919#define DIP_VERSION_AVI 0x2
920#define DIP_LEN_AVI 13
921
922struct dip_infoframe {
923 uint8_t type;
924 uint8_t version;
925 uint8_t len;
926 uint8_t checksum;
927 union {
928 struct {
929 /* Packet Byte #1 */
930 uint8_t S:2;
931 uint8_t B:2;
932 uint8_t A:1;
933 uint8_t Y:2;
934 uint8_t rsvd1:1;
935 /* Packet Byte #2 */
936 uint8_t R:4;
937 uint8_t M:2;
938 uint8_t C:2;
939 /* Packet Byte #3 */
940 uint8_t SC:2;
941 uint8_t Q:2;
942 uint8_t EC:3;
943 uint8_t ITC:1;
944 /* Packet Byte #4 */
945 uint8_t VIC:7;
946 uint8_t rsvd2:1;
947 /* Packet Byte #5 */
948 uint8_t PR:4;
949 uint8_t rsvd3:4;
950 /* Packet Byte #6~13 */
951 uint16_t top_bar_end;
952 uint16_t bottom_bar_start;
953 uint16_t left_bar_end;
954 uint16_t right_bar_start;
955 } avi;
956 struct {
957 /* Packet Byte #1 */
958 uint8_t channel_count:3;
959 uint8_t rsvd1:1;
960 uint8_t coding_type:4;
961 /* Packet Byte #2 */
962 uint8_t sample_size:2; /* SS0, SS1 */
963 uint8_t sample_frequency:3;
964 uint8_t rsvd2:3;
965 /* Packet Byte #3 */
966 uint8_t coding_type_private:5;
967 uint8_t rsvd3:3;
968 /* Packet Byte #4 */
969 uint8_t channel_allocation;
970 /* Packet Byte #5 */
971 uint8_t rsvd4:3;
972 uint8_t level_shift:4;
973 uint8_t downmix_inhibit:1;
974 } audio;
975 uint8_t payload[28];
976 } __attribute__ ((packed)) u;
977} __attribute__((packed));
978
Chris Wilson32aad862010-08-04 13:50:25 +0100979static bool intel_sdvo_set_avi_infoframe(struct intel_sdvo *intel_sdvo,
Jesse Barnese2f0ba92009-02-02 15:11:52 -0800980 struct drm_display_mode * mode)
981{
982 struct dip_infoframe avi_if = {
983 .type = DIP_TYPE_AVI,
984 .version = DIP_VERSION_AVI,
985 .len = DIP_LEN_AVI,
986 };
987
988 avi_if.checksum = intel_sdvo_calc_hbuf_csum((uint8_t *)&avi_if,
989 4 + avi_if.len);
Chris Wilson32aad862010-08-04 13:50:25 +0100990 return intel_sdvo_set_hdmi_buf(intel_sdvo, 1, (uint8_t *)&avi_if,
991 4 + avi_if.len,
992 SDVO_HBUF_TX_VSYNC);
Jesse Barnese2f0ba92009-02-02 15:11:52 -0800993}
994
Chris Wilson32aad862010-08-04 13:50:25 +0100995static bool intel_sdvo_set_tv_format(struct intel_sdvo *intel_sdvo)
Zhenyu Wang7026d4a2009-03-24 14:02:43 +0800996{
Zhao Yakuice6feab2009-08-24 13:50:26 +0800997 struct intel_sdvo_tv_format format;
Chris Wilson40039752010-08-04 13:50:26 +0100998 uint32_t format_map;
Zhao Yakuice6feab2009-08-24 13:50:26 +0800999
Chris Wilson40039752010-08-04 13:50:26 +01001000 format_map = 1 << intel_sdvo->tv_format_index;
Zhao Yakuice6feab2009-08-24 13:50:26 +08001001 memset(&format, 0, sizeof(format));
Chris Wilson32aad862010-08-04 13:50:25 +01001002 memcpy(&format, &format_map, min(sizeof(format), sizeof(format_map)));
Zhao Yakuice6feab2009-08-24 13:50:26 +08001003
Chris Wilson32aad862010-08-04 13:50:25 +01001004 BUILD_BUG_ON(sizeof(format) != 6);
1005 return intel_sdvo_set_value(intel_sdvo,
1006 SDVO_CMD_SET_TV_FORMAT,
1007 &format, sizeof(format));
1008}
Zhao Yakuice6feab2009-08-24 13:50:26 +08001009
Chris Wilson32aad862010-08-04 13:50:25 +01001010static bool
1011intel_sdvo_set_output_timings_from_mode(struct intel_sdvo *intel_sdvo,
1012 struct drm_display_mode *mode)
1013{
1014 struct intel_sdvo_dtd output_dtd;
1015
1016 if (!intel_sdvo_set_target_output(intel_sdvo,
1017 intel_sdvo->attached_output))
1018 return false;
1019
1020 intel_sdvo_get_dtd_from_mode(&output_dtd, mode);
1021 if (!intel_sdvo_set_output_timing(intel_sdvo, &output_dtd))
1022 return false;
1023
1024 return true;
1025}
1026
1027static bool
1028intel_sdvo_set_input_timings_for_mode(struct intel_sdvo *intel_sdvo,
1029 struct drm_display_mode *mode,
1030 struct drm_display_mode *adjusted_mode)
1031{
Chris Wilson32aad862010-08-04 13:50:25 +01001032 /* Reset the input timing to the screen. Assume always input 0. */
1033 if (!intel_sdvo_set_target_input(intel_sdvo))
1034 return false;
1035
1036 if (!intel_sdvo_create_preferred_input_timing(intel_sdvo,
1037 mode->clock / 10,
1038 mode->hdisplay,
1039 mode->vdisplay))
1040 return false;
1041
1042 if (!intel_sdvo_get_preferred_input_timing(intel_sdvo,
Chris Wilson6c9547f2010-08-25 10:05:17 +01001043 &intel_sdvo->input_dtd))
Chris Wilson32aad862010-08-04 13:50:25 +01001044 return false;
1045
Chris Wilson6c9547f2010-08-25 10:05:17 +01001046 intel_sdvo_get_mode_from_dtd(adjusted_mode, &intel_sdvo->input_dtd);
Chris Wilson32aad862010-08-04 13:50:25 +01001047
1048 drm_mode_set_crtcinfo(adjusted_mode, 0);
Chris Wilson32aad862010-08-04 13:50:25 +01001049 return true;
Zhenyu Wang7026d4a2009-03-24 14:02:43 +08001050}
1051
Jesse Barnese2f0ba92009-02-02 15:11:52 -08001052static bool intel_sdvo_mode_fixup(struct drm_encoder *encoder,
1053 struct drm_display_mode *mode,
1054 struct drm_display_mode *adjusted_mode)
1055{
Chris Wilson890f3352010-09-14 16:46:59 +01001056 struct intel_sdvo *intel_sdvo = to_intel_sdvo(encoder);
Chris Wilson6c9547f2010-08-25 10:05:17 +01001057 int multiplier;
Jesse Barnese2f0ba92009-02-02 15:11:52 -08001058
Chris Wilson32aad862010-08-04 13:50:25 +01001059 /* We need to construct preferred input timings based on our
1060 * output timings. To do that, we have to set the output
1061 * timings, even though this isn't really the right place in
1062 * the sequence to do it. Oh well.
1063 */
Chris Wilsonea5b2132010-08-04 13:50:23 +01001064 if (intel_sdvo->is_tv) {
Chris Wilson32aad862010-08-04 13:50:25 +01001065 if (!intel_sdvo_set_output_timings_from_mode(intel_sdvo, mode))
Jesse Barnese2f0ba92009-02-02 15:11:52 -08001066 return false;
Chris Wilson32aad862010-08-04 13:50:25 +01001067
Pavel Roskinc74696b2010-09-02 14:46:34 -04001068 (void) intel_sdvo_set_input_timings_for_mode(intel_sdvo,
1069 mode,
1070 adjusted_mode);
Chris Wilsonea5b2132010-08-04 13:50:23 +01001071 } else if (intel_sdvo->is_lvds) {
Chris Wilson32aad862010-08-04 13:50:25 +01001072 if (!intel_sdvo_set_output_timings_from_mode(intel_sdvo,
Chris Wilson6c9547f2010-08-25 10:05:17 +01001073 intel_sdvo->sdvo_lvds_fixed_mode))
ling.ma@intel.com12682a92009-06-30 11:35:35 +08001074 return false;
ling.ma@intel.com12682a92009-06-30 11:35:35 +08001075
Pavel Roskinc74696b2010-09-02 14:46:34 -04001076 (void) intel_sdvo_set_input_timings_for_mode(intel_sdvo,
1077 mode,
1078 adjusted_mode);
Jesse Barnese2f0ba92009-02-02 15:11:52 -08001079 }
Chris Wilson32aad862010-08-04 13:50:25 +01001080
1081 /* Make the CRTC code factor in the SDVO pixel multiplier. The
Chris Wilson6c9547f2010-08-25 10:05:17 +01001082 * SDVO device will factor out the multiplier during mode_set.
Chris Wilson32aad862010-08-04 13:50:25 +01001083 */
Chris Wilson6c9547f2010-08-25 10:05:17 +01001084 multiplier = intel_sdvo_get_pixel_multiplier(adjusted_mode);
1085 intel_mode_set_pixel_multiplier(adjusted_mode, multiplier);
Chris Wilson32aad862010-08-04 13:50:25 +01001086
Jesse Barnese2f0ba92009-02-02 15:11:52 -08001087 return true;
1088}
1089
1090static void intel_sdvo_mode_set(struct drm_encoder *encoder,
1091 struct drm_display_mode *mode,
1092 struct drm_display_mode *adjusted_mode)
1093{
1094 struct drm_device *dev = encoder->dev;
1095 struct drm_i915_private *dev_priv = dev->dev_private;
1096 struct drm_crtc *crtc = encoder->crtc;
1097 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Chris Wilson890f3352010-09-14 16:46:59 +01001098 struct intel_sdvo *intel_sdvo = to_intel_sdvo(encoder);
Chris Wilson6c9547f2010-08-25 10:05:17 +01001099 u32 sdvox;
Jesse Barnese2f0ba92009-02-02 15:11:52 -08001100 struct intel_sdvo_in_out_map in_out;
1101 struct intel_sdvo_dtd input_dtd;
Chris Wilson6c9547f2010-08-25 10:05:17 +01001102 int pixel_multiplier = intel_mode_get_pixel_multiplier(adjusted_mode);
1103 int rate;
Jesse Barnese2f0ba92009-02-02 15:11:52 -08001104
1105 if (!mode)
1106 return;
1107
1108 /* First, set the input mapping for the first input to our controlled
1109 * output. This is only correct if we're a single-input device, in
1110 * which case the first input is the output from the appropriate SDVO
1111 * channel on the motherboard. In a two-input device, the first input
1112 * will be SDVOB and the second SDVOC.
1113 */
Chris Wilsonea5b2132010-08-04 13:50:23 +01001114 in_out.in0 = intel_sdvo->attached_output;
Jesse Barnese2f0ba92009-02-02 15:11:52 -08001115 in_out.in1 = 0;
1116
Pavel Roskinc74696b2010-09-02 14:46:34 -04001117 intel_sdvo_set_value(intel_sdvo,
1118 SDVO_CMD_SET_IN_OUT_MAP,
1119 &in_out, sizeof(in_out));
Jesse Barnese2f0ba92009-02-02 15:11:52 -08001120
Chris Wilson6c9547f2010-08-25 10:05:17 +01001121 /* Set the output timings to the screen */
1122 if (!intel_sdvo_set_target_output(intel_sdvo,
1123 intel_sdvo->attached_output))
1124 return;
Jesse Barnese2f0ba92009-02-02 15:11:52 -08001125
Zhenyu Wang7026d4a2009-03-24 14:02:43 +08001126 /* We have tried to get input timing in mode_fixup, and filled into
Chris Wilson6c9547f2010-08-25 10:05:17 +01001127 * adjusted_mode.
Jesse Barnese2f0ba92009-02-02 15:11:52 -08001128 */
Chris Wilson6c9547f2010-08-25 10:05:17 +01001129 if (intel_sdvo->is_tv || intel_sdvo->is_lvds) {
1130 input_dtd = intel_sdvo->input_dtd;
1131 } else {
Jesse Barnese2f0ba92009-02-02 15:11:52 -08001132 /* Set the output timing to the screen */
Chris Wilson32aad862010-08-04 13:50:25 +01001133 if (!intel_sdvo_set_target_output(intel_sdvo,
1134 intel_sdvo->attached_output))
1135 return;
1136
Chris Wilson6c9547f2010-08-25 10:05:17 +01001137 intel_sdvo_get_dtd_from_mode(&input_dtd, adjusted_mode);
Pavel Roskinc74696b2010-09-02 14:46:34 -04001138 (void) intel_sdvo_set_output_timing(intel_sdvo, &input_dtd);
Jesse Barnese2f0ba92009-02-02 15:11:52 -08001139 }
Jesse Barnes79e53942008-11-07 14:24:08 -08001140
1141 /* Set the input timing to the screen. Assume always input 0. */
Chris Wilson32aad862010-08-04 13:50:25 +01001142 if (!intel_sdvo_set_target_input(intel_sdvo))
1143 return;
Jesse Barnes79e53942008-11-07 14:24:08 -08001144
Chris Wilson6c9547f2010-08-25 10:05:17 +01001145 if (intel_sdvo->is_hdmi &&
1146 !intel_sdvo_set_avi_infoframe(intel_sdvo, mode))
1147 return;
Zhenyu Wang7026d4a2009-03-24 14:02:43 +08001148
Chris Wilson6c9547f2010-08-25 10:05:17 +01001149 if (intel_sdvo->is_tv &&
1150 !intel_sdvo_set_tv_format(intel_sdvo))
1151 return;
Jesse Barnese2f0ba92009-02-02 15:11:52 -08001152
Pavel Roskinc74696b2010-09-02 14:46:34 -04001153 (void) intel_sdvo_set_input_timing(intel_sdvo, &input_dtd);
Jesse Barnes79e53942008-11-07 14:24:08 -08001154
Chris Wilson6c9547f2010-08-25 10:05:17 +01001155 switch (pixel_multiplier) {
1156 default:
Chris Wilson32aad862010-08-04 13:50:25 +01001157 case 1: rate = SDVO_CLOCK_RATE_MULT_1X; break;
1158 case 2: rate = SDVO_CLOCK_RATE_MULT_2X; break;
1159 case 4: rate = SDVO_CLOCK_RATE_MULT_4X; break;
Jesse Barnes79e53942008-11-07 14:24:08 -08001160 }
Chris Wilson32aad862010-08-04 13:50:25 +01001161 if (!intel_sdvo_set_clock_rate_mult(intel_sdvo, rate))
1162 return;
Jesse Barnes79e53942008-11-07 14:24:08 -08001163
1164 /* Set the SDVO control regs. */
Jesse Barnese2f0ba92009-02-02 15:11:52 -08001165 if (IS_I965G(dev)) {
Chris Wilson6c9547f2010-08-25 10:05:17 +01001166 sdvox = SDVO_BORDER_ENABLE;
Adam Jackson81a14b42010-07-16 14:46:32 -04001167 if (adjusted_mode->flags & DRM_MODE_FLAG_PVSYNC)
1168 sdvox |= SDVO_VSYNC_ACTIVE_HIGH;
1169 if (adjusted_mode->flags & DRM_MODE_FLAG_PHSYNC)
1170 sdvox |= SDVO_HSYNC_ACTIVE_HIGH;
Jesse Barnese2f0ba92009-02-02 15:11:52 -08001171 } else {
Chris Wilson6c9547f2010-08-25 10:05:17 +01001172 sdvox = I915_READ(intel_sdvo->sdvo_reg);
Chris Wilsonea5b2132010-08-04 13:50:23 +01001173 switch (intel_sdvo->sdvo_reg) {
Jesse Barnese2f0ba92009-02-02 15:11:52 -08001174 case SDVOB:
1175 sdvox &= SDVOB_PRESERVE_MASK;
1176 break;
1177 case SDVOC:
1178 sdvox &= SDVOC_PRESERVE_MASK;
1179 break;
1180 }
1181 sdvox |= (9 << 19) | SDVO_BORDER_ENABLE;
1182 }
Jesse Barnes79e53942008-11-07 14:24:08 -08001183 if (intel_crtc->pipe == 1)
1184 sdvox |= SDVO_PIPE_B_SELECT;
Chris Wilson6c9547f2010-08-25 10:05:17 +01001185 if (intel_sdvo->is_hdmi)
1186 sdvox |= SDVO_AUDIO_ENABLE;
Jesse Barnes79e53942008-11-07 14:24:08 -08001187
Jesse Barnes79e53942008-11-07 14:24:08 -08001188 if (IS_I965G(dev)) {
Jesse Barnese2f0ba92009-02-02 15:11:52 -08001189 /* done in crtc_mode_set as the dpll_md reg must be written early */
1190 } else if (IS_I945G(dev) || IS_I945GM(dev) || IS_G33(dev)) {
1191 /* done in crtc_mode_set as it lives inside the dpll register */
Jesse Barnes79e53942008-11-07 14:24:08 -08001192 } else {
Chris Wilson6c9547f2010-08-25 10:05:17 +01001193 sdvox |= (pixel_multiplier - 1) << SDVO_PORT_MULTIPLY_SHIFT;
Jesse Barnes79e53942008-11-07 14:24:08 -08001194 }
1195
Chris Wilson6c9547f2010-08-25 10:05:17 +01001196 if (input_dtd.part2.sdvo_flags & SDVO_NEED_TO_STALL)
ling.ma@intel.com12682a92009-06-30 11:35:35 +08001197 sdvox |= SDVO_STALL_SELECT;
Chris Wilsonea5b2132010-08-04 13:50:23 +01001198 intel_sdvo_write_sdvox(intel_sdvo, sdvox);
Jesse Barnes79e53942008-11-07 14:24:08 -08001199}
1200
1201static void intel_sdvo_dpms(struct drm_encoder *encoder, int mode)
1202{
1203 struct drm_device *dev = encoder->dev;
1204 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson890f3352010-09-14 16:46:59 +01001205 struct intel_sdvo *intel_sdvo = to_intel_sdvo(encoder);
Jesse Barnes9d0498a2010-08-18 13:20:54 -07001206 struct intel_crtc *intel_crtc = to_intel_crtc(encoder->crtc);
Jesse Barnes79e53942008-11-07 14:24:08 -08001207 u32 temp;
1208
1209 if (mode != DRM_MODE_DPMS_ON) {
Chris Wilsonea5b2132010-08-04 13:50:23 +01001210 intel_sdvo_set_active_outputs(intel_sdvo, 0);
Jesse Barnes79e53942008-11-07 14:24:08 -08001211 if (0)
Chris Wilsonea5b2132010-08-04 13:50:23 +01001212 intel_sdvo_set_encoder_power_state(intel_sdvo, mode);
Jesse Barnes79e53942008-11-07 14:24:08 -08001213
1214 if (mode == DRM_MODE_DPMS_OFF) {
Chris Wilsonea5b2132010-08-04 13:50:23 +01001215 temp = I915_READ(intel_sdvo->sdvo_reg);
Jesse Barnes79e53942008-11-07 14:24:08 -08001216 if ((temp & SDVO_ENABLE) != 0) {
Chris Wilsonea5b2132010-08-04 13:50:23 +01001217 intel_sdvo_write_sdvox(intel_sdvo, temp & ~SDVO_ENABLE);
Jesse Barnes79e53942008-11-07 14:24:08 -08001218 }
1219 }
1220 } else {
1221 bool input1, input2;
1222 int i;
1223 u8 status;
1224
Chris Wilsonea5b2132010-08-04 13:50:23 +01001225 temp = I915_READ(intel_sdvo->sdvo_reg);
Jesse Barnes79e53942008-11-07 14:24:08 -08001226 if ((temp & SDVO_ENABLE) == 0)
Chris Wilsonea5b2132010-08-04 13:50:23 +01001227 intel_sdvo_write_sdvox(intel_sdvo, temp | SDVO_ENABLE);
Jesse Barnes79e53942008-11-07 14:24:08 -08001228 for (i = 0; i < 2; i++)
Jesse Barnes9d0498a2010-08-18 13:20:54 -07001229 intel_wait_for_vblank(dev, intel_crtc->pipe);
Jesse Barnes79e53942008-11-07 14:24:08 -08001230
Chris Wilson32aad862010-08-04 13:50:25 +01001231 status = intel_sdvo_get_trained_inputs(intel_sdvo, &input1, &input2);
Jesse Barnes79e53942008-11-07 14:24:08 -08001232 /* Warn if the device reported failure to sync.
1233 * A lot of SDVO devices fail to notify of sync, but it's
1234 * a given it the status is a success, we succeeded.
1235 */
1236 if (status == SDVO_CMD_STATUS_SUCCESS && !input1) {
Zhao Yakui8a4c47f2009-07-20 13:48:04 +08001237 DRM_DEBUG_KMS("First %s output reported failure to "
Chris Wilsonea5b2132010-08-04 13:50:23 +01001238 "sync\n", SDVO_NAME(intel_sdvo));
Jesse Barnes79e53942008-11-07 14:24:08 -08001239 }
1240
1241 if (0)
Chris Wilsonea5b2132010-08-04 13:50:23 +01001242 intel_sdvo_set_encoder_power_state(intel_sdvo, mode);
1243 intel_sdvo_set_active_outputs(intel_sdvo, intel_sdvo->attached_output);
Jesse Barnes79e53942008-11-07 14:24:08 -08001244 }
1245 return;
1246}
1247
Jesse Barnes79e53942008-11-07 14:24:08 -08001248static int intel_sdvo_mode_valid(struct drm_connector *connector,
1249 struct drm_display_mode *mode)
1250{
Chris Wilsondf0e9242010-09-09 16:20:55 +01001251 struct intel_sdvo *intel_sdvo = intel_attached_sdvo(connector);
Jesse Barnes79e53942008-11-07 14:24:08 -08001252
1253 if (mode->flags & DRM_MODE_FLAG_DBLSCAN)
1254 return MODE_NO_DBLESCAN;
1255
Chris Wilsonea5b2132010-08-04 13:50:23 +01001256 if (intel_sdvo->pixel_clock_min > mode->clock)
Jesse Barnes79e53942008-11-07 14:24:08 -08001257 return MODE_CLOCK_LOW;
1258
Chris Wilsonea5b2132010-08-04 13:50:23 +01001259 if (intel_sdvo->pixel_clock_max < mode->clock)
Jesse Barnes79e53942008-11-07 14:24:08 -08001260 return MODE_CLOCK_HIGH;
1261
Chris Wilson85454232010-08-08 14:28:23 +01001262 if (intel_sdvo->is_lvds) {
Chris Wilsonea5b2132010-08-04 13:50:23 +01001263 if (mode->hdisplay > intel_sdvo->sdvo_lvds_fixed_mode->hdisplay)
ling.ma@intel.com12682a92009-06-30 11:35:35 +08001264 return MODE_PANEL;
1265
Chris Wilsonea5b2132010-08-04 13:50:23 +01001266 if (mode->vdisplay > intel_sdvo->sdvo_lvds_fixed_mode->vdisplay)
ling.ma@intel.com12682a92009-06-30 11:35:35 +08001267 return MODE_PANEL;
1268 }
1269
Jesse Barnes79e53942008-11-07 14:24:08 -08001270 return MODE_OK;
1271}
1272
Chris Wilsonea5b2132010-08-04 13:50:23 +01001273static bool intel_sdvo_get_capabilities(struct intel_sdvo *intel_sdvo, struct intel_sdvo_caps *caps)
Jesse Barnes79e53942008-11-07 14:24:08 -08001274{
Chris Wilson32aad862010-08-04 13:50:25 +01001275 return intel_sdvo_get_value(intel_sdvo, SDVO_CMD_GET_DEVICE_CAPS, caps, sizeof(*caps));
Jesse Barnes79e53942008-11-07 14:24:08 -08001276}
1277
Zhenyu Wangd2a82a62010-03-29 21:22:55 +08001278/* No use! */
1279#if 0
Jesse Barnes79e53942008-11-07 14:24:08 -08001280struct drm_connector* intel_sdvo_find(struct drm_device *dev, int sdvoB)
1281{
1282 struct drm_connector *connector = NULL;
Chris Wilsonea5b2132010-08-04 13:50:23 +01001283 struct intel_sdvo *iout = NULL;
1284 struct intel_sdvo *sdvo;
Jesse Barnes79e53942008-11-07 14:24:08 -08001285
1286 /* find the sdvo connector */
1287 list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
Chris Wilsonea5b2132010-08-04 13:50:23 +01001288 iout = to_intel_sdvo(connector);
Jesse Barnes79e53942008-11-07 14:24:08 -08001289
1290 if (iout->type != INTEL_OUTPUT_SDVO)
1291 continue;
1292
1293 sdvo = iout->dev_priv;
1294
Eric Anholtc751ce42010-03-25 11:48:48 -07001295 if (sdvo->sdvo_reg == SDVOB && sdvoB)
Jesse Barnes79e53942008-11-07 14:24:08 -08001296 return connector;
1297
Eric Anholtc751ce42010-03-25 11:48:48 -07001298 if (sdvo->sdvo_reg == SDVOC && !sdvoB)
Jesse Barnes79e53942008-11-07 14:24:08 -08001299 return connector;
1300
1301 }
1302
1303 return NULL;
1304}
1305
1306int intel_sdvo_supports_hotplug(struct drm_connector *connector)
1307{
1308 u8 response[2];
1309 u8 status;
Chris Wilsonea5b2132010-08-04 13:50:23 +01001310 struct intel_sdvo *intel_sdvo;
Zhao Yakui8a4c47f2009-07-20 13:48:04 +08001311 DRM_DEBUG_KMS("\n");
Jesse Barnes79e53942008-11-07 14:24:08 -08001312
1313 if (!connector)
1314 return 0;
1315
Chris Wilsonea5b2132010-08-04 13:50:23 +01001316 intel_sdvo = to_intel_sdvo(connector);
Jesse Barnes79e53942008-11-07 14:24:08 -08001317
Chris Wilson32aad862010-08-04 13:50:25 +01001318 return intel_sdvo_get_value(intel_sdvo, SDVO_CMD_GET_HOT_PLUG_SUPPORT,
1319 &response, 2) && response[0];
Jesse Barnes79e53942008-11-07 14:24:08 -08001320}
1321
1322void intel_sdvo_set_hotplug(struct drm_connector *connector, int on)
1323{
1324 u8 response[2];
1325 u8 status;
Chris Wilsonea5b2132010-08-04 13:50:23 +01001326 struct intel_sdvo *intel_sdvo = to_intel_sdvo(connector);
Jesse Barnes79e53942008-11-07 14:24:08 -08001327
Chris Wilsonea5b2132010-08-04 13:50:23 +01001328 intel_sdvo_write_cmd(intel_sdvo, SDVO_CMD_GET_ACTIVE_HOT_PLUG, NULL, 0);
1329 intel_sdvo_read_response(intel_sdvo, &response, 2);
Jesse Barnes79e53942008-11-07 14:24:08 -08001330
1331 if (on) {
Chris Wilsonea5b2132010-08-04 13:50:23 +01001332 intel_sdvo_write_cmd(intel_sdvo, SDVO_CMD_GET_HOT_PLUG_SUPPORT, NULL, 0);
1333 status = intel_sdvo_read_response(intel_sdvo, &response, 2);
Jesse Barnes79e53942008-11-07 14:24:08 -08001334
Chris Wilsonea5b2132010-08-04 13:50:23 +01001335 intel_sdvo_write_cmd(intel_sdvo, SDVO_CMD_SET_ACTIVE_HOT_PLUG, &response, 2);
Jesse Barnes79e53942008-11-07 14:24:08 -08001336 } else {
1337 response[0] = 0;
1338 response[1] = 0;
Chris Wilsonea5b2132010-08-04 13:50:23 +01001339 intel_sdvo_write_cmd(intel_sdvo, SDVO_CMD_SET_ACTIVE_HOT_PLUG, &response, 2);
Jesse Barnes79e53942008-11-07 14:24:08 -08001340 }
1341
Chris Wilsonea5b2132010-08-04 13:50:23 +01001342 intel_sdvo_write_cmd(intel_sdvo, SDVO_CMD_GET_ACTIVE_HOT_PLUG, NULL, 0);
1343 intel_sdvo_read_response(intel_sdvo, &response, 2);
Jesse Barnes79e53942008-11-07 14:24:08 -08001344}
Zhenyu Wangd2a82a62010-03-29 21:22:55 +08001345#endif
Jesse Barnes79e53942008-11-07 14:24:08 -08001346
ling.ma@intel.comfb7a46f2009-07-23 17:11:34 +08001347static bool
Chris Wilsonea5b2132010-08-04 13:50:23 +01001348intel_sdvo_multifunc_encoder(struct intel_sdvo *intel_sdvo)
ling.ma@intel.comfb7a46f2009-07-23 17:11:34 +08001349{
ling.ma@intel.comfb7a46f2009-07-23 17:11:34 +08001350 int caps = 0;
1351
Chris Wilsonea5b2132010-08-04 13:50:23 +01001352 if (intel_sdvo->caps.output_flags &
ling.ma@intel.comfb7a46f2009-07-23 17:11:34 +08001353 (SDVO_OUTPUT_TMDS0 | SDVO_OUTPUT_TMDS1))
1354 caps++;
Chris Wilsonea5b2132010-08-04 13:50:23 +01001355 if (intel_sdvo->caps.output_flags &
ling.ma@intel.comfb7a46f2009-07-23 17:11:34 +08001356 (SDVO_OUTPUT_RGB0 | SDVO_OUTPUT_RGB1))
1357 caps++;
Chris Wilsonea5b2132010-08-04 13:50:23 +01001358 if (intel_sdvo->caps.output_flags &
Roel Kluin19e1f882009-08-09 13:50:53 +02001359 (SDVO_OUTPUT_SVID0 | SDVO_OUTPUT_SVID1))
ling.ma@intel.comfb7a46f2009-07-23 17:11:34 +08001360 caps++;
Chris Wilsonea5b2132010-08-04 13:50:23 +01001361 if (intel_sdvo->caps.output_flags &
ling.ma@intel.comfb7a46f2009-07-23 17:11:34 +08001362 (SDVO_OUTPUT_CVBS0 | SDVO_OUTPUT_CVBS1))
1363 caps++;
Chris Wilsonea5b2132010-08-04 13:50:23 +01001364 if (intel_sdvo->caps.output_flags &
ling.ma@intel.comfb7a46f2009-07-23 17:11:34 +08001365 (SDVO_OUTPUT_YPRPB0 | SDVO_OUTPUT_YPRPB1))
1366 caps++;
1367
Chris Wilsonea5b2132010-08-04 13:50:23 +01001368 if (intel_sdvo->caps.output_flags &
ling.ma@intel.comfb7a46f2009-07-23 17:11:34 +08001369 (SDVO_OUTPUT_SCART0 | SDVO_OUTPUT_SCART1))
1370 caps++;
1371
Chris Wilsonea5b2132010-08-04 13:50:23 +01001372 if (intel_sdvo->caps.output_flags &
ling.ma@intel.comfb7a46f2009-07-23 17:11:34 +08001373 (SDVO_OUTPUT_LVDS0 | SDVO_OUTPUT_LVDS1))
1374 caps++;
1375
1376 return (caps > 1);
1377}
1378
Chris Wilsonf899fc62010-07-20 15:44:45 -07001379static struct edid *
1380intel_sdvo_get_edid(struct drm_connector *connector, int ddc)
1381{
1382 struct intel_sdvo *intel_sdvo = intel_attached_sdvo(connector);
1383 int ret;
1384
1385 ret = intel_sdvo_set_control_bus_switch(intel_sdvo, ddc);
1386 if (ret)
1387 return NULL;
1388
1389 return drm_get_edid(connector, intel_sdvo->i2c);
1390}
1391
Keith Packard57cdaf92009-09-04 13:07:54 +08001392static struct drm_connector *
1393intel_find_analog_connector(struct drm_device *dev)
1394{
1395 struct drm_connector *connector;
Chris Wilsondf0e9242010-09-09 16:20:55 +01001396 struct intel_sdvo *encoder;
Keith Packard57cdaf92009-09-04 13:07:54 +08001397
Chris Wilsondf0e9242010-09-09 16:20:55 +01001398 list_for_each_entry(encoder,
1399 &dev->mode_config.encoder_list,
1400 base.base.head) {
1401 if (encoder->base.type == INTEL_OUTPUT_ANALOG) {
1402 list_for_each_entry(connector,
1403 &dev->mode_config.connector_list,
1404 head) {
1405 if (&encoder->base ==
1406 intel_attached_encoder(connector))
Zhenyu Wangd2a82a62010-03-29 21:22:55 +08001407 return connector;
1408 }
1409 }
Keith Packard57cdaf92009-09-04 13:07:54 +08001410 }
Chris Wilsondf0e9242010-09-09 16:20:55 +01001411
Keith Packard57cdaf92009-09-04 13:07:54 +08001412 return NULL;
1413}
1414
1415static int
1416intel_analog_is_connected(struct drm_device *dev)
1417{
1418 struct drm_connector *analog_connector;
Keith Packard57cdaf92009-09-04 13:07:54 +08001419
Chris Wilson32aad862010-08-04 13:50:25 +01001420 analog_connector = intel_find_analog_connector(dev);
Keith Packard57cdaf92009-09-04 13:07:54 +08001421 if (!analog_connector)
1422 return false;
1423
1424 if (analog_connector->funcs->detect(analog_connector) ==
1425 connector_status_disconnected)
1426 return false;
1427
1428 return true;
1429}
1430
Chris Wilsonff482d82010-09-15 10:40:38 +01001431/* Mac mini hack -- use the same DDC as the analog connector */
1432static struct edid *
1433intel_sdvo_get_analog_edid(struct drm_connector *connector)
1434{
Chris Wilsonf899fc62010-07-20 15:44:45 -07001435 struct drm_i915_private *dev_priv = connector->dev->dev_private;
Chris Wilsonff482d82010-09-15 10:40:38 +01001436
Chris Wilsonf899fc62010-07-20 15:44:45 -07001437 if (!intel_analog_is_connected(connector->dev))
Chris Wilsonff482d82010-09-15 10:40:38 +01001438 return NULL;
1439
Chris Wilsonf899fc62010-07-20 15:44:45 -07001440 return drm_get_edid(connector, &dev_priv->gmbus[dev_priv->crt_ddc_pin].adapter);
Chris Wilsonff482d82010-09-15 10:40:38 +01001441}
1442
ling.ma@intel.com2b8d33f72009-07-29 11:31:18 +08001443enum drm_connector_status
Adam Jackson149c36a2010-04-29 14:05:18 -04001444intel_sdvo_hdmi_sink_detect(struct drm_connector *connector)
Ma Ling9dff6af2009-04-02 13:13:26 +08001445{
Chris Wilsondf0e9242010-09-09 16:20:55 +01001446 struct intel_sdvo *intel_sdvo = intel_attached_sdvo(connector);
Chris Wilson9d1a9032010-09-14 17:58:19 +01001447 enum drm_connector_status status;
1448 struct edid *edid;
Ma Ling9dff6af2009-04-02 13:13:26 +08001449
Chris Wilsonf899fc62010-07-20 15:44:45 -07001450 edid = intel_sdvo_get_edid(connector, intel_sdvo->ddc_bus);
Keith Packard57cdaf92009-09-04 13:07:54 +08001451
Chris Wilsonea5b2132010-08-04 13:50:23 +01001452 if (edid == NULL && intel_sdvo_multifunc_encoder(intel_sdvo)) {
Chris Wilsonf899fc62010-07-20 15:44:45 -07001453 u8 ddc;
Chris Wilson9d1a9032010-09-14 17:58:19 +01001454
Zhao Yakui7c3f0a22010-01-08 10:58:20 +08001455 /*
1456 * Don't use the 1 as the argument of DDC bus switch to get
1457 * the EDID. It is used for SDVO SPD ROM.
1458 */
Chris Wilson9d1a9032010-09-14 17:58:19 +01001459 for (ddc = intel_sdvo->ddc_bus >> 1; ddc > 1; ddc >>= 1) {
Chris Wilsonf899fc62010-07-20 15:44:45 -07001460 edid = intel_sdvo_get_edid(connector, ddc);
1461 if (edid) {
1462 /*
1463 * If we found the EDID on the other bus,
1464 * assume that is the correct DDC bus.
1465 */
1466 intel_sdvo->ddc_bus = ddc;
Zhao Yakui7c3f0a22010-01-08 10:58:20 +08001467 break;
Chris Wilsonf899fc62010-07-20 15:44:45 -07001468 }
Zhao Yakui7c3f0a22010-01-08 10:58:20 +08001469 }
Zhao Yakui7c3f0a22010-01-08 10:58:20 +08001470 }
Chris Wilson9d1a9032010-09-14 17:58:19 +01001471
1472 /*
1473 * When there is no edid and no monitor is connected with VGA
1474 * port, try to use the CRT ddc to read the EDID for DVI-connector.
Keith Packard57cdaf92009-09-04 13:07:54 +08001475 */
Chris Wilsonff482d82010-09-15 10:40:38 +01001476 if (edid == NULL)
1477 edid = intel_sdvo_get_analog_edid(connector);
Adam Jackson149c36a2010-04-29 14:05:18 -04001478
Chris Wilson2f551c82010-09-15 10:42:50 +01001479 status = connector_status_unknown;
Ma Ling9dff6af2009-04-02 13:13:26 +08001480 if (edid != NULL) {
Adam Jackson149c36a2010-04-29 14:05:18 -04001481 /* DDC bus is shared, match EDID to connector type */
Chris Wilson9d1a9032010-09-14 17:58:19 +01001482 if (edid->input & DRM_EDID_INPUT_DIGITAL) {
1483 status = connector_status_connected;
Chris Wilsonea5b2132010-08-04 13:50:23 +01001484 intel_sdvo->is_hdmi = drm_detect_hdmi_monitor(edid);
Chris Wilson9d1a9032010-09-14 17:58:19 +01001485 }
Zhenyu Wangd2a82a62010-03-29 21:22:55 +08001486 connector->display_info.raw_edid = NULL;
Chris Wilson9d1a9032010-09-14 17:58:19 +01001487 kfree(edid);
1488 }
Adam Jackson149c36a2010-04-29 14:05:18 -04001489
ling.ma@intel.com2b8d33f72009-07-29 11:31:18 +08001490 return status;
Ma Ling9dff6af2009-04-02 13:13:26 +08001491}
1492
Jesse Barnes79e53942008-11-07 14:24:08 -08001493static enum drm_connector_status intel_sdvo_detect(struct drm_connector *connector)
1494{
ling.ma@intel.comfb7a46f2009-07-23 17:11:34 +08001495 uint16_t response;
Chris Wilsondf0e9242010-09-09 16:20:55 +01001496 struct intel_sdvo *intel_sdvo = intel_attached_sdvo(connector);
Chris Wilson615fb932010-08-04 13:50:24 +01001497 struct intel_sdvo_connector *intel_sdvo_connector = to_intel_sdvo_connector(connector);
Zhenyu Wang14571b42010-03-30 14:06:33 +08001498 enum drm_connector_status ret;
Jesse Barnes79e53942008-11-07 14:24:08 -08001499
Chris Wilson32aad862010-08-04 13:50:25 +01001500 if (!intel_sdvo_write_cmd(intel_sdvo,
1501 SDVO_CMD_GET_ATTACHED_DISPLAYS, NULL, 0))
1502 return connector_status_unknown;
Chris Wilsonea5b2132010-08-04 13:50:23 +01001503 if (intel_sdvo->is_tv) {
Zhao Yakuid09c23d2009-11-06 15:39:56 +08001504 /* add 30ms delay when the output type is SDVO-TV */
1505 mdelay(30);
1506 }
Chris Wilson32aad862010-08-04 13:50:25 +01001507 if (!intel_sdvo_read_response(intel_sdvo, &response, 2))
1508 return connector_status_unknown;
Jesse Barnes79e53942008-11-07 14:24:08 -08001509
Dave Airlie51c8b402009-08-20 13:38:04 +10001510 DRM_DEBUG_KMS("SDVO response %d %d\n", response & 0xff, response >> 8);
Jesse Barnese2f0ba92009-02-02 15:11:52 -08001511
ling.ma@intel.comfb7a46f2009-07-23 17:11:34 +08001512 if (response == 0)
Jesse Barnes79e53942008-11-07 14:24:08 -08001513 return connector_status_disconnected;
ling.ma@intel.comfb7a46f2009-07-23 17:11:34 +08001514
Chris Wilsonea5b2132010-08-04 13:50:23 +01001515 intel_sdvo->attached_output = response;
Zhenyu Wang14571b42010-03-30 14:06:33 +08001516
Chris Wilson615fb932010-08-04 13:50:24 +01001517 if ((intel_sdvo_connector->output_flag & response) == 0)
Zhenyu Wang14571b42010-03-30 14:06:33 +08001518 ret = connector_status_disconnected;
Adam Jackson149c36a2010-04-29 14:05:18 -04001519 else if (response & SDVO_TMDS_MASK)
1520 ret = intel_sdvo_hdmi_sink_detect(connector);
Zhenyu Wang14571b42010-03-30 14:06:33 +08001521 else
1522 ret = connector_status_connected;
1523
1524 /* May update encoder flag for like clock for SDVO TV, etc.*/
1525 if (ret == connector_status_connected) {
Chris Wilsonea5b2132010-08-04 13:50:23 +01001526 intel_sdvo->is_tv = false;
1527 intel_sdvo->is_lvds = false;
1528 intel_sdvo->base.needs_tv_clock = false;
Zhenyu Wang14571b42010-03-30 14:06:33 +08001529
1530 if (response & SDVO_TV_MASK) {
Chris Wilsonea5b2132010-08-04 13:50:23 +01001531 intel_sdvo->is_tv = true;
1532 intel_sdvo->base.needs_tv_clock = true;
Zhenyu Wang14571b42010-03-30 14:06:33 +08001533 }
1534 if (response & SDVO_LVDS_MASK)
Chris Wilson85454232010-08-08 14:28:23 +01001535 intel_sdvo->is_lvds = intel_sdvo->sdvo_lvds_fixed_mode != NULL;
ling.ma@intel.comfb7a46f2009-07-23 17:11:34 +08001536 }
Zhenyu Wang14571b42010-03-30 14:06:33 +08001537
1538 return ret;
Jesse Barnes79e53942008-11-07 14:24:08 -08001539}
1540
Jesse Barnese2f0ba92009-02-02 15:11:52 -08001541static void intel_sdvo_get_ddc_modes(struct drm_connector *connector)
Jesse Barnes79e53942008-11-07 14:24:08 -08001542{
Chris Wilsondf0e9242010-09-09 16:20:55 +01001543 struct intel_sdvo *intel_sdvo = intel_attached_sdvo(connector);
Chris Wilsonff482d82010-09-15 10:40:38 +01001544 struct edid *edid;
Jesse Barnes79e53942008-11-07 14:24:08 -08001545
1546 /* set the bus switch and get the modes */
Chris Wilsonf899fc62010-07-20 15:44:45 -07001547 edid = intel_sdvo_get_edid(connector, intel_sdvo->ddc_bus);
Jesse Barnes79e53942008-11-07 14:24:08 -08001548
Keith Packard57cdaf92009-09-04 13:07:54 +08001549 /*
1550 * Mac mini hack. On this device, the DVI-I connector shares one DDC
1551 * link between analog and digital outputs. So, if the regular SDVO
1552 * DDC fails, check to see if the analog output is disconnected, in
1553 * which case we'll look there for the digital DDC data.
Jesse Barnese2f0ba92009-02-02 15:11:52 -08001554 */
Chris Wilsonf899fc62010-07-20 15:44:45 -07001555 if (edid == NULL)
1556 edid = intel_sdvo_get_analog_edid(connector);
1557
Chris Wilsonff482d82010-09-15 10:40:38 +01001558 if (edid != NULL) {
1559 drm_mode_connector_update_edid_property(connector, edid);
1560 drm_add_edid_modes(connector, edid);
1561 connector->display_info.raw_edid = NULL;
1562 kfree(edid);
Jesse Barnese2f0ba92009-02-02 15:11:52 -08001563 }
Jesse Barnese2f0ba92009-02-02 15:11:52 -08001564}
1565
1566/*
1567 * Set of SDVO TV modes.
1568 * Note! This is in reply order (see loop in get_tv_modes).
1569 * XXX: all 60Hz refresh?
1570 */
1571struct drm_display_mode sdvo_tv_modes[] = {
Zhenyu Wang7026d4a2009-03-24 14:02:43 +08001572 { DRM_MODE("320x200", DRM_MODE_TYPE_DRIVER, 5815, 320, 321, 384,
1573 416, 0, 200, 201, 232, 233, 0,
Jesse Barnese2f0ba92009-02-02 15:11:52 -08001574 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
Zhenyu Wang7026d4a2009-03-24 14:02:43 +08001575 { DRM_MODE("320x240", DRM_MODE_TYPE_DRIVER, 6814, 320, 321, 384,
1576 416, 0, 240, 241, 272, 273, 0,
Jesse Barnese2f0ba92009-02-02 15:11:52 -08001577 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
Zhenyu Wang7026d4a2009-03-24 14:02:43 +08001578 { DRM_MODE("400x300", DRM_MODE_TYPE_DRIVER, 9910, 400, 401, 464,
1579 496, 0, 300, 301, 332, 333, 0,
Jesse Barnese2f0ba92009-02-02 15:11:52 -08001580 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
Zhenyu Wang7026d4a2009-03-24 14:02:43 +08001581 { DRM_MODE("640x350", DRM_MODE_TYPE_DRIVER, 16913, 640, 641, 704,
1582 736, 0, 350, 351, 382, 383, 0,
Jesse Barnese2f0ba92009-02-02 15:11:52 -08001583 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
Zhenyu Wang7026d4a2009-03-24 14:02:43 +08001584 { DRM_MODE("640x400", DRM_MODE_TYPE_DRIVER, 19121, 640, 641, 704,
1585 736, 0, 400, 401, 432, 433, 0,
Jesse Barnese2f0ba92009-02-02 15:11:52 -08001586 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
Zhenyu Wang7026d4a2009-03-24 14:02:43 +08001587 { DRM_MODE("640x480", DRM_MODE_TYPE_DRIVER, 22654, 640, 641, 704,
1588 736, 0, 480, 481, 512, 513, 0,
Jesse Barnese2f0ba92009-02-02 15:11:52 -08001589 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
Zhenyu Wang7026d4a2009-03-24 14:02:43 +08001590 { DRM_MODE("704x480", DRM_MODE_TYPE_DRIVER, 24624, 704, 705, 768,
1591 800, 0, 480, 481, 512, 513, 0,
Jesse Barnese2f0ba92009-02-02 15:11:52 -08001592 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
Zhenyu Wang7026d4a2009-03-24 14:02:43 +08001593 { DRM_MODE("704x576", DRM_MODE_TYPE_DRIVER, 29232, 704, 705, 768,
1594 800, 0, 576, 577, 608, 609, 0,
Jesse Barnese2f0ba92009-02-02 15:11:52 -08001595 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
Zhenyu Wang7026d4a2009-03-24 14:02:43 +08001596 { DRM_MODE("720x350", DRM_MODE_TYPE_DRIVER, 18751, 720, 721, 784,
1597 816, 0, 350, 351, 382, 383, 0,
Jesse Barnese2f0ba92009-02-02 15:11:52 -08001598 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
Zhenyu Wang7026d4a2009-03-24 14:02:43 +08001599 { DRM_MODE("720x400", DRM_MODE_TYPE_DRIVER, 21199, 720, 721, 784,
1600 816, 0, 400, 401, 432, 433, 0,
Jesse Barnese2f0ba92009-02-02 15:11:52 -08001601 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
Zhenyu Wang7026d4a2009-03-24 14:02:43 +08001602 { DRM_MODE("720x480", DRM_MODE_TYPE_DRIVER, 25116, 720, 721, 784,
1603 816, 0, 480, 481, 512, 513, 0,
Jesse Barnese2f0ba92009-02-02 15:11:52 -08001604 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
Zhenyu Wang7026d4a2009-03-24 14:02:43 +08001605 { DRM_MODE("720x540", DRM_MODE_TYPE_DRIVER, 28054, 720, 721, 784,
1606 816, 0, 540, 541, 572, 573, 0,
Jesse Barnese2f0ba92009-02-02 15:11:52 -08001607 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
Zhenyu Wang7026d4a2009-03-24 14:02:43 +08001608 { DRM_MODE("720x576", DRM_MODE_TYPE_DRIVER, 29816, 720, 721, 784,
1609 816, 0, 576, 577, 608, 609, 0,
Jesse Barnese2f0ba92009-02-02 15:11:52 -08001610 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
Zhenyu Wang7026d4a2009-03-24 14:02:43 +08001611 { DRM_MODE("768x576", DRM_MODE_TYPE_DRIVER, 31570, 768, 769, 832,
1612 864, 0, 576, 577, 608, 609, 0,
Jesse Barnese2f0ba92009-02-02 15:11:52 -08001613 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
Zhenyu Wang7026d4a2009-03-24 14:02:43 +08001614 { DRM_MODE("800x600", DRM_MODE_TYPE_DRIVER, 34030, 800, 801, 864,
1615 896, 0, 600, 601, 632, 633, 0,
Jesse Barnese2f0ba92009-02-02 15:11:52 -08001616 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
Zhenyu Wang7026d4a2009-03-24 14:02:43 +08001617 { DRM_MODE("832x624", DRM_MODE_TYPE_DRIVER, 36581, 832, 833, 896,
1618 928, 0, 624, 625, 656, 657, 0,
Jesse Barnese2f0ba92009-02-02 15:11:52 -08001619 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
Zhenyu Wang7026d4a2009-03-24 14:02:43 +08001620 { DRM_MODE("920x766", DRM_MODE_TYPE_DRIVER, 48707, 920, 921, 984,
1621 1016, 0, 766, 767, 798, 799, 0,
Jesse Barnese2f0ba92009-02-02 15:11:52 -08001622 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
Zhenyu Wang7026d4a2009-03-24 14:02:43 +08001623 { DRM_MODE("1024x768", DRM_MODE_TYPE_DRIVER, 53827, 1024, 1025, 1088,
1624 1120, 0, 768, 769, 800, 801, 0,
Jesse Barnese2f0ba92009-02-02 15:11:52 -08001625 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
Zhenyu Wang7026d4a2009-03-24 14:02:43 +08001626 { DRM_MODE("1280x1024", DRM_MODE_TYPE_DRIVER, 87265, 1280, 1281, 1344,
1627 1376, 0, 1024, 1025, 1056, 1057, 0,
Jesse Barnese2f0ba92009-02-02 15:11:52 -08001628 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
1629};
1630
1631static void intel_sdvo_get_tv_modes(struct drm_connector *connector)
1632{
Chris Wilsondf0e9242010-09-09 16:20:55 +01001633 struct intel_sdvo *intel_sdvo = intel_attached_sdvo(connector);
Zhenyu Wang7026d4a2009-03-24 14:02:43 +08001634 struct intel_sdvo_sdtv_resolution_request tv_res;
Zhao Yakuice6feab2009-08-24 13:50:26 +08001635 uint32_t reply = 0, format_map = 0;
1636 int i;
Jesse Barnese2f0ba92009-02-02 15:11:52 -08001637
1638 /* Read the list of supported input resolutions for the selected TV
1639 * format.
1640 */
Chris Wilson40039752010-08-04 13:50:26 +01001641 format_map = 1 << intel_sdvo->tv_format_index;
Zhao Yakuice6feab2009-08-24 13:50:26 +08001642 memcpy(&tv_res, &format_map,
Chris Wilson32aad862010-08-04 13:50:25 +01001643 min(sizeof(format_map), sizeof(struct intel_sdvo_sdtv_resolution_request)));
Zhao Yakuice6feab2009-08-24 13:50:26 +08001644
Chris Wilson32aad862010-08-04 13:50:25 +01001645 if (!intel_sdvo_set_target_output(intel_sdvo, intel_sdvo->attached_output))
1646 return;
Zhao Yakuice6feab2009-08-24 13:50:26 +08001647
Chris Wilson32aad862010-08-04 13:50:25 +01001648 BUILD_BUG_ON(sizeof(tv_res) != 3);
1649 if (!intel_sdvo_write_cmd(intel_sdvo, SDVO_CMD_GET_SDTV_RESOLUTION_SUPPORT,
1650 &tv_res, sizeof(tv_res)))
1651 return;
1652 if (!intel_sdvo_read_response(intel_sdvo, &reply, 3))
Jesse Barnese2f0ba92009-02-02 15:11:52 -08001653 return;
1654
1655 for (i = 0; i < ARRAY_SIZE(sdvo_tv_modes); i++)
Zhenyu Wang7026d4a2009-03-24 14:02:43 +08001656 if (reply & (1 << i)) {
1657 struct drm_display_mode *nmode;
1658 nmode = drm_mode_duplicate(connector->dev,
Chris Wilson32aad862010-08-04 13:50:25 +01001659 &sdvo_tv_modes[i]);
Zhenyu Wang7026d4a2009-03-24 14:02:43 +08001660 if (nmode)
1661 drm_mode_probed_add(connector, nmode);
1662 }
Jesse Barnese2f0ba92009-02-02 15:11:52 -08001663}
1664
Ma Ling7086c872009-05-13 11:20:06 +08001665static void intel_sdvo_get_lvds_modes(struct drm_connector *connector)
1666{
Chris Wilsondf0e9242010-09-09 16:20:55 +01001667 struct intel_sdvo *intel_sdvo = intel_attached_sdvo(connector);
Ma Ling7086c872009-05-13 11:20:06 +08001668 struct drm_i915_private *dev_priv = connector->dev->dev_private;
ling.ma@intel.com12682a92009-06-30 11:35:35 +08001669 struct drm_display_mode *newmode;
Ma Ling7086c872009-05-13 11:20:06 +08001670
1671 /*
1672 * Attempt to get the mode list from DDC.
1673 * Assume that the preferred modes are
1674 * arranged in priority order.
1675 */
Chris Wilsonf899fc62010-07-20 15:44:45 -07001676 intel_ddc_get_modes(connector, intel_sdvo->i2c);
Ma Ling7086c872009-05-13 11:20:06 +08001677 if (list_empty(&connector->probed_modes) == false)
ling.ma@intel.com12682a92009-06-30 11:35:35 +08001678 goto end;
Ma Ling7086c872009-05-13 11:20:06 +08001679
1680 /* Fetch modes from VBT */
1681 if (dev_priv->sdvo_lvds_vbt_mode != NULL) {
Ma Ling7086c872009-05-13 11:20:06 +08001682 newmode = drm_mode_duplicate(connector->dev,
1683 dev_priv->sdvo_lvds_vbt_mode);
1684 if (newmode != NULL) {
1685 /* Guarantee the mode is preferred */
1686 newmode->type = (DRM_MODE_TYPE_PREFERRED |
1687 DRM_MODE_TYPE_DRIVER);
1688 drm_mode_probed_add(connector, newmode);
1689 }
1690 }
ling.ma@intel.com12682a92009-06-30 11:35:35 +08001691
1692end:
1693 list_for_each_entry(newmode, &connector->probed_modes, head) {
1694 if (newmode->type & DRM_MODE_TYPE_PREFERRED) {
Chris Wilsonea5b2132010-08-04 13:50:23 +01001695 intel_sdvo->sdvo_lvds_fixed_mode =
ling.ma@intel.com12682a92009-06-30 11:35:35 +08001696 drm_mode_duplicate(connector->dev, newmode);
Chris Wilson6c9547f2010-08-25 10:05:17 +01001697
1698 drm_mode_set_crtcinfo(intel_sdvo->sdvo_lvds_fixed_mode,
1699 0);
1700
Chris Wilson85454232010-08-08 14:28:23 +01001701 intel_sdvo->is_lvds = true;
ling.ma@intel.com12682a92009-06-30 11:35:35 +08001702 break;
1703 }
1704 }
1705
Ma Ling7086c872009-05-13 11:20:06 +08001706}
1707
Jesse Barnese2f0ba92009-02-02 15:11:52 -08001708static int intel_sdvo_get_modes(struct drm_connector *connector)
1709{
Chris Wilson615fb932010-08-04 13:50:24 +01001710 struct intel_sdvo_connector *intel_sdvo_connector = to_intel_sdvo_connector(connector);
Jesse Barnese2f0ba92009-02-02 15:11:52 -08001711
Chris Wilson615fb932010-08-04 13:50:24 +01001712 if (IS_TV(intel_sdvo_connector))
Jesse Barnese2f0ba92009-02-02 15:11:52 -08001713 intel_sdvo_get_tv_modes(connector);
Chris Wilson615fb932010-08-04 13:50:24 +01001714 else if (IS_LVDS(intel_sdvo_connector))
Ma Ling7086c872009-05-13 11:20:06 +08001715 intel_sdvo_get_lvds_modes(connector);
Jesse Barnese2f0ba92009-02-02 15:11:52 -08001716 else
1717 intel_sdvo_get_ddc_modes(connector);
1718
Chris Wilson32aad862010-08-04 13:50:25 +01001719 return !list_empty(&connector->probed_modes);
Jesse Barnes79e53942008-11-07 14:24:08 -08001720}
1721
Chris Wilsonfcc8d672010-08-04 13:50:27 +01001722static void
1723intel_sdvo_destroy_enhance_property(struct drm_connector *connector)
Zhao Yakuib9219c52009-09-10 15:45:46 +08001724{
Chris Wilson615fb932010-08-04 13:50:24 +01001725 struct intel_sdvo_connector *intel_sdvo_connector = to_intel_sdvo_connector(connector);
Zhao Yakuib9219c52009-09-10 15:45:46 +08001726 struct drm_device *dev = connector->dev;
1727
Chris Wilsonc5521702010-08-04 13:50:28 +01001728 if (intel_sdvo_connector->left)
1729 drm_property_destroy(dev, intel_sdvo_connector->left);
1730 if (intel_sdvo_connector->right)
1731 drm_property_destroy(dev, intel_sdvo_connector->right);
1732 if (intel_sdvo_connector->top)
1733 drm_property_destroy(dev, intel_sdvo_connector->top);
1734 if (intel_sdvo_connector->bottom)
1735 drm_property_destroy(dev, intel_sdvo_connector->bottom);
1736 if (intel_sdvo_connector->hpos)
1737 drm_property_destroy(dev, intel_sdvo_connector->hpos);
1738 if (intel_sdvo_connector->vpos)
1739 drm_property_destroy(dev, intel_sdvo_connector->vpos);
1740 if (intel_sdvo_connector->saturation)
1741 drm_property_destroy(dev, intel_sdvo_connector->saturation);
1742 if (intel_sdvo_connector->contrast)
1743 drm_property_destroy(dev, intel_sdvo_connector->contrast);
1744 if (intel_sdvo_connector->hue)
1745 drm_property_destroy(dev, intel_sdvo_connector->hue);
1746 if (intel_sdvo_connector->sharpness)
1747 drm_property_destroy(dev, intel_sdvo_connector->sharpness);
1748 if (intel_sdvo_connector->flicker_filter)
1749 drm_property_destroy(dev, intel_sdvo_connector->flicker_filter);
1750 if (intel_sdvo_connector->flicker_filter_2d)
1751 drm_property_destroy(dev, intel_sdvo_connector->flicker_filter_2d);
1752 if (intel_sdvo_connector->flicker_filter_adaptive)
1753 drm_property_destroy(dev, intel_sdvo_connector->flicker_filter_adaptive);
1754 if (intel_sdvo_connector->tv_luma_filter)
1755 drm_property_destroy(dev, intel_sdvo_connector->tv_luma_filter);
1756 if (intel_sdvo_connector->tv_chroma_filter)
1757 drm_property_destroy(dev, intel_sdvo_connector->tv_chroma_filter);
Chris Wilsone0442182010-08-04 13:50:29 +01001758 if (intel_sdvo_connector->dot_crawl)
1759 drm_property_destroy(dev, intel_sdvo_connector->dot_crawl);
Chris Wilsonc5521702010-08-04 13:50:28 +01001760 if (intel_sdvo_connector->brightness)
1761 drm_property_destroy(dev, intel_sdvo_connector->brightness);
Zhao Yakuib9219c52009-09-10 15:45:46 +08001762}
1763
Jesse Barnes79e53942008-11-07 14:24:08 -08001764static void intel_sdvo_destroy(struct drm_connector *connector)
1765{
Chris Wilson615fb932010-08-04 13:50:24 +01001766 struct intel_sdvo_connector *intel_sdvo_connector = to_intel_sdvo_connector(connector);
Jesse Barnes79e53942008-11-07 14:24:08 -08001767
Chris Wilsonc5521702010-08-04 13:50:28 +01001768 if (intel_sdvo_connector->tv_format)
Zhao Yakuice6feab2009-08-24 13:50:26 +08001769 drm_property_destroy(connector->dev,
Chris Wilsonc5521702010-08-04 13:50:28 +01001770 intel_sdvo_connector->tv_format);
Zhao Yakuice6feab2009-08-24 13:50:26 +08001771
Zhenyu Wangd2a82a62010-03-29 21:22:55 +08001772 intel_sdvo_destroy_enhance_property(connector);
Jesse Barnes79e53942008-11-07 14:24:08 -08001773 drm_sysfs_connector_remove(connector);
1774 drm_connector_cleanup(connector);
Zhenyu Wangd2a82a62010-03-29 21:22:55 +08001775 kfree(connector);
Jesse Barnes79e53942008-11-07 14:24:08 -08001776}
1777
Zhao Yakuice6feab2009-08-24 13:50:26 +08001778static int
1779intel_sdvo_set_property(struct drm_connector *connector,
1780 struct drm_property *property,
1781 uint64_t val)
1782{
Chris Wilsondf0e9242010-09-09 16:20:55 +01001783 struct intel_sdvo *intel_sdvo = intel_attached_sdvo(connector);
Chris Wilson615fb932010-08-04 13:50:24 +01001784 struct intel_sdvo_connector *intel_sdvo_connector = to_intel_sdvo_connector(connector);
Zhao Yakuib9219c52009-09-10 15:45:46 +08001785 uint16_t temp_value;
Chris Wilson32aad862010-08-04 13:50:25 +01001786 uint8_t cmd;
1787 int ret;
Zhao Yakuice6feab2009-08-24 13:50:26 +08001788
1789 ret = drm_connector_property_set_value(connector, property, val);
Chris Wilson32aad862010-08-04 13:50:25 +01001790 if (ret)
1791 return ret;
Zhao Yakuice6feab2009-08-24 13:50:26 +08001792
Chris Wilsonc5521702010-08-04 13:50:28 +01001793#define CHECK_PROPERTY(name, NAME) \
1794 if (intel_sdvo_connector->name == property) { \
1795 if (intel_sdvo_connector->cur_##name == temp_value) return 0; \
1796 if (intel_sdvo_connector->max_##name < temp_value) return -EINVAL; \
1797 cmd = SDVO_CMD_SET_##NAME; \
1798 intel_sdvo_connector->cur_##name = temp_value; \
1799 goto set_value; \
1800 }
1801
1802 if (property == intel_sdvo_connector->tv_format) {
Chris Wilson32aad862010-08-04 13:50:25 +01001803 if (val >= TV_FORMAT_NUM)
1804 return -EINVAL;
1805
Chris Wilson40039752010-08-04 13:50:26 +01001806 if (intel_sdvo->tv_format_index ==
Chris Wilson615fb932010-08-04 13:50:24 +01001807 intel_sdvo_connector->tv_format_supported[val])
Chris Wilson32aad862010-08-04 13:50:25 +01001808 return 0;
Zhao Yakuice6feab2009-08-24 13:50:26 +08001809
Chris Wilson40039752010-08-04 13:50:26 +01001810 intel_sdvo->tv_format_index = intel_sdvo_connector->tv_format_supported[val];
Chris Wilsonc5521702010-08-04 13:50:28 +01001811 goto done;
Chris Wilson32aad862010-08-04 13:50:25 +01001812 } else if (IS_TV_OR_LVDS(intel_sdvo_connector)) {
Zhao Yakuib9219c52009-09-10 15:45:46 +08001813 temp_value = val;
Chris Wilsonc5521702010-08-04 13:50:28 +01001814 if (intel_sdvo_connector->left == property) {
Zhao Yakuib9219c52009-09-10 15:45:46 +08001815 drm_connector_property_set_value(connector,
Chris Wilsonc5521702010-08-04 13:50:28 +01001816 intel_sdvo_connector->right, val);
Chris Wilson615fb932010-08-04 13:50:24 +01001817 if (intel_sdvo_connector->left_margin == temp_value)
Chris Wilson32aad862010-08-04 13:50:25 +01001818 return 0;
Zhao Yakuib9219c52009-09-10 15:45:46 +08001819
Chris Wilson615fb932010-08-04 13:50:24 +01001820 intel_sdvo_connector->left_margin = temp_value;
1821 intel_sdvo_connector->right_margin = temp_value;
1822 temp_value = intel_sdvo_connector->max_hscan -
Chris Wilsonc5521702010-08-04 13:50:28 +01001823 intel_sdvo_connector->left_margin;
Zhao Yakuib9219c52009-09-10 15:45:46 +08001824 cmd = SDVO_CMD_SET_OVERSCAN_H;
Chris Wilsonc5521702010-08-04 13:50:28 +01001825 goto set_value;
1826 } else if (intel_sdvo_connector->right == property) {
Zhao Yakuib9219c52009-09-10 15:45:46 +08001827 drm_connector_property_set_value(connector,
Chris Wilsonc5521702010-08-04 13:50:28 +01001828 intel_sdvo_connector->left, val);
Chris Wilson615fb932010-08-04 13:50:24 +01001829 if (intel_sdvo_connector->right_margin == temp_value)
Chris Wilson32aad862010-08-04 13:50:25 +01001830 return 0;
Zhao Yakuib9219c52009-09-10 15:45:46 +08001831
Chris Wilson615fb932010-08-04 13:50:24 +01001832 intel_sdvo_connector->left_margin = temp_value;
1833 intel_sdvo_connector->right_margin = temp_value;
1834 temp_value = intel_sdvo_connector->max_hscan -
1835 intel_sdvo_connector->left_margin;
Zhao Yakuib9219c52009-09-10 15:45:46 +08001836 cmd = SDVO_CMD_SET_OVERSCAN_H;
Chris Wilsonc5521702010-08-04 13:50:28 +01001837 goto set_value;
1838 } else if (intel_sdvo_connector->top == property) {
Zhao Yakuib9219c52009-09-10 15:45:46 +08001839 drm_connector_property_set_value(connector,
Chris Wilsonc5521702010-08-04 13:50:28 +01001840 intel_sdvo_connector->bottom, val);
Chris Wilson615fb932010-08-04 13:50:24 +01001841 if (intel_sdvo_connector->top_margin == temp_value)
Chris Wilson32aad862010-08-04 13:50:25 +01001842 return 0;
Zhao Yakuib9219c52009-09-10 15:45:46 +08001843
Chris Wilson615fb932010-08-04 13:50:24 +01001844 intel_sdvo_connector->top_margin = temp_value;
1845 intel_sdvo_connector->bottom_margin = temp_value;
1846 temp_value = intel_sdvo_connector->max_vscan -
Chris Wilsonc5521702010-08-04 13:50:28 +01001847 intel_sdvo_connector->top_margin;
Zhao Yakuib9219c52009-09-10 15:45:46 +08001848 cmd = SDVO_CMD_SET_OVERSCAN_V;
Chris Wilsonc5521702010-08-04 13:50:28 +01001849 goto set_value;
1850 } else if (intel_sdvo_connector->bottom == property) {
Zhao Yakuib9219c52009-09-10 15:45:46 +08001851 drm_connector_property_set_value(connector,
Chris Wilsonc5521702010-08-04 13:50:28 +01001852 intel_sdvo_connector->top, val);
Chris Wilson615fb932010-08-04 13:50:24 +01001853 if (intel_sdvo_connector->bottom_margin == temp_value)
Chris Wilson32aad862010-08-04 13:50:25 +01001854 return 0;
1855
Chris Wilson615fb932010-08-04 13:50:24 +01001856 intel_sdvo_connector->top_margin = temp_value;
1857 intel_sdvo_connector->bottom_margin = temp_value;
1858 temp_value = intel_sdvo_connector->max_vscan -
Chris Wilsonc5521702010-08-04 13:50:28 +01001859 intel_sdvo_connector->top_margin;
Zhao Yakuib9219c52009-09-10 15:45:46 +08001860 cmd = SDVO_CMD_SET_OVERSCAN_V;
Chris Wilsonc5521702010-08-04 13:50:28 +01001861 goto set_value;
Zhao Yakuib9219c52009-09-10 15:45:46 +08001862 }
Chris Wilsonc5521702010-08-04 13:50:28 +01001863 CHECK_PROPERTY(hpos, HPOS)
1864 CHECK_PROPERTY(vpos, VPOS)
1865 CHECK_PROPERTY(saturation, SATURATION)
1866 CHECK_PROPERTY(contrast, CONTRAST)
1867 CHECK_PROPERTY(hue, HUE)
1868 CHECK_PROPERTY(brightness, BRIGHTNESS)
1869 CHECK_PROPERTY(sharpness, SHARPNESS)
1870 CHECK_PROPERTY(flicker_filter, FLICKER_FILTER)
1871 CHECK_PROPERTY(flicker_filter_2d, FLICKER_FILTER_2D)
1872 CHECK_PROPERTY(flicker_filter_adaptive, FLICKER_FILTER_ADAPTIVE)
1873 CHECK_PROPERTY(tv_chroma_filter, TV_CHROMA_FILTER)
1874 CHECK_PROPERTY(tv_luma_filter, TV_LUMA_FILTER)
Chris Wilsone0442182010-08-04 13:50:29 +01001875 CHECK_PROPERTY(dot_crawl, DOT_CRAWL)
Zhao Yakuib9219c52009-09-10 15:45:46 +08001876 }
Chris Wilsonc5521702010-08-04 13:50:28 +01001877
1878 return -EINVAL; /* unknown property */
1879
1880set_value:
1881 if (!intel_sdvo_set_value(intel_sdvo, cmd, &temp_value, 2))
1882 return -EIO;
1883
1884
1885done:
Chris Wilsondf0e9242010-09-09 16:20:55 +01001886 if (intel_sdvo->base.base.crtc) {
1887 struct drm_crtc *crtc = intel_sdvo->base.base.crtc;
Zhao Yakuice6feab2009-08-24 13:50:26 +08001888 drm_crtc_helper_set_mode(crtc, &crtc->mode, crtc->x,
Chris Wilsonc5521702010-08-04 13:50:28 +01001889 crtc->y, crtc->fb);
1890 }
1891
Chris Wilson32aad862010-08-04 13:50:25 +01001892 return 0;
Chris Wilsonc5521702010-08-04 13:50:28 +01001893#undef CHECK_PROPERTY
Zhao Yakuice6feab2009-08-24 13:50:26 +08001894}
1895
Jesse Barnes79e53942008-11-07 14:24:08 -08001896static const struct drm_encoder_helper_funcs intel_sdvo_helper_funcs = {
1897 .dpms = intel_sdvo_dpms,
1898 .mode_fixup = intel_sdvo_mode_fixup,
1899 .prepare = intel_encoder_prepare,
1900 .mode_set = intel_sdvo_mode_set,
1901 .commit = intel_encoder_commit,
1902};
1903
1904static const struct drm_connector_funcs intel_sdvo_connector_funcs = {
Keith Packardc9fb15f2009-05-30 20:42:28 -07001905 .dpms = drm_helper_connector_dpms,
Jesse Barnes79e53942008-11-07 14:24:08 -08001906 .detect = intel_sdvo_detect,
1907 .fill_modes = drm_helper_probe_single_connector_modes,
Zhao Yakuice6feab2009-08-24 13:50:26 +08001908 .set_property = intel_sdvo_set_property,
Jesse Barnes79e53942008-11-07 14:24:08 -08001909 .destroy = intel_sdvo_destroy,
1910};
1911
1912static const struct drm_connector_helper_funcs intel_sdvo_connector_helper_funcs = {
1913 .get_modes = intel_sdvo_get_modes,
1914 .mode_valid = intel_sdvo_mode_valid,
Chris Wilsondf0e9242010-09-09 16:20:55 +01001915 .best_encoder = intel_best_encoder,
Jesse Barnes79e53942008-11-07 14:24:08 -08001916};
1917
Hannes Ederb358d0a2008-12-18 21:18:47 +01001918static void intel_sdvo_enc_destroy(struct drm_encoder *encoder)
Jesse Barnes79e53942008-11-07 14:24:08 -08001919{
Chris Wilson890f3352010-09-14 16:46:59 +01001920 struct intel_sdvo *intel_sdvo = to_intel_sdvo(encoder);
Zhenyu Wangd2a82a62010-03-29 21:22:55 +08001921
Chris Wilsonea5b2132010-08-04 13:50:23 +01001922 if (intel_sdvo->sdvo_lvds_fixed_mode != NULL)
Zhenyu Wangd2a82a62010-03-29 21:22:55 +08001923 drm_mode_destroy(encoder->dev,
Chris Wilsonea5b2132010-08-04 13:50:23 +01001924 intel_sdvo->sdvo_lvds_fixed_mode);
Zhenyu Wangd2a82a62010-03-29 21:22:55 +08001925
Chris Wilsonea5b2132010-08-04 13:50:23 +01001926 intel_encoder_destroy(encoder);
Jesse Barnes79e53942008-11-07 14:24:08 -08001927}
1928
1929static const struct drm_encoder_funcs intel_sdvo_enc_funcs = {
1930 .destroy = intel_sdvo_enc_destroy,
1931};
1932
Chris Wilsonb66d8422010-08-12 15:26:41 +01001933static void
1934intel_sdvo_guess_ddc_bus(struct intel_sdvo *sdvo)
1935{
1936 uint16_t mask = 0;
1937 unsigned int num_bits;
1938
1939 /* Make a mask of outputs less than or equal to our own priority in the
1940 * list.
1941 */
1942 switch (sdvo->controlled_output) {
1943 case SDVO_OUTPUT_LVDS1:
1944 mask |= SDVO_OUTPUT_LVDS1;
1945 case SDVO_OUTPUT_LVDS0:
1946 mask |= SDVO_OUTPUT_LVDS0;
1947 case SDVO_OUTPUT_TMDS1:
1948 mask |= SDVO_OUTPUT_TMDS1;
1949 case SDVO_OUTPUT_TMDS0:
1950 mask |= SDVO_OUTPUT_TMDS0;
1951 case SDVO_OUTPUT_RGB1:
1952 mask |= SDVO_OUTPUT_RGB1;
1953 case SDVO_OUTPUT_RGB0:
1954 mask |= SDVO_OUTPUT_RGB0;
1955 break;
1956 }
1957
1958 /* Count bits to find what number we are in the priority list. */
1959 mask &= sdvo->caps.output_flags;
1960 num_bits = hweight16(mask);
1961 /* If more than 3 outputs, default to DDC bus 3 for now. */
1962 if (num_bits > 3)
1963 num_bits = 3;
1964
1965 /* Corresponds to SDVO_CONTROL_BUS_DDCx */
1966 sdvo->ddc_bus = 1 << num_bits;
1967}
Jesse Barnes79e53942008-11-07 14:24:08 -08001968
Jesse Barnese2f0ba92009-02-02 15:11:52 -08001969/**
1970 * Choose the appropriate DDC bus for control bus switch command for this
1971 * SDVO output based on the controlled output.
1972 *
1973 * DDC bus number assignment is in a priority order of RGB outputs, then TMDS
1974 * outputs, then LVDS outputs.
1975 */
1976static void
Adam Jacksonb1083332010-04-23 16:07:40 -04001977intel_sdvo_select_ddc_bus(struct drm_i915_private *dev_priv,
Chris Wilsonea5b2132010-08-04 13:50:23 +01001978 struct intel_sdvo *sdvo, u32 reg)
Jesse Barnese2f0ba92009-02-02 15:11:52 -08001979{
Adam Jacksonb1083332010-04-23 16:07:40 -04001980 struct sdvo_device_mapping *mapping;
Jesse Barnese2f0ba92009-02-02 15:11:52 -08001981
Adam Jacksonb1083332010-04-23 16:07:40 -04001982 if (IS_SDVOB(reg))
1983 mapping = &(dev_priv->sdvo_mappings[0]);
1984 else
1985 mapping = &(dev_priv->sdvo_mappings[1]);
Jesse Barnese2f0ba92009-02-02 15:11:52 -08001986
Chris Wilsonb66d8422010-08-12 15:26:41 +01001987 if (mapping->initialized)
1988 sdvo->ddc_bus = 1 << ((mapping->ddc_pin & 0xf0) >> 4);
1989 else
1990 intel_sdvo_guess_ddc_bus(sdvo);
Jesse Barnese2f0ba92009-02-02 15:11:52 -08001991}
1992
1993static bool
Chris Wilsonea5b2132010-08-04 13:50:23 +01001994intel_sdvo_get_digital_encoding_mode(struct intel_sdvo *intel_sdvo, int device)
Jesse Barnese2f0ba92009-02-02 15:11:52 -08001995{
Chris Wilson32aad862010-08-04 13:50:25 +01001996 return intel_sdvo_set_target_output(intel_sdvo,
1997 device == 0 ? SDVO_OUTPUT_TMDS0 : SDVO_OUTPUT_TMDS1) &&
1998 intel_sdvo_get_value(intel_sdvo, SDVO_CMD_GET_ENCODE,
1999 &intel_sdvo->is_hdmi, 1);
Jesse Barnese2f0ba92009-02-02 15:11:52 -08002000}
2001
yakui_zhao714605e2009-05-31 17:18:07 +08002002static u8
Eric Anholtc751ce42010-03-25 11:48:48 -07002003intel_sdvo_get_slave_addr(struct drm_device *dev, int sdvo_reg)
yakui_zhao714605e2009-05-31 17:18:07 +08002004{
2005 struct drm_i915_private *dev_priv = dev->dev_private;
2006 struct sdvo_device_mapping *my_mapping, *other_mapping;
2007
Zhao Yakui461ed3c2010-03-30 15:11:33 +08002008 if (IS_SDVOB(sdvo_reg)) {
yakui_zhao714605e2009-05-31 17:18:07 +08002009 my_mapping = &dev_priv->sdvo_mappings[0];
2010 other_mapping = &dev_priv->sdvo_mappings[1];
2011 } else {
2012 my_mapping = &dev_priv->sdvo_mappings[1];
2013 other_mapping = &dev_priv->sdvo_mappings[0];
2014 }
2015
2016 /* If the BIOS described our SDVO device, take advantage of it. */
2017 if (my_mapping->slave_addr)
2018 return my_mapping->slave_addr;
2019
2020 /* If the BIOS only described a different SDVO device, use the
2021 * address that it isn't using.
2022 */
2023 if (other_mapping->slave_addr) {
2024 if (other_mapping->slave_addr == 0x70)
2025 return 0x72;
2026 else
2027 return 0x70;
2028 }
2029
2030 /* No SDVO device info is found for another DVO port,
2031 * so use mapping assumption we had before BIOS parsing.
2032 */
Zhao Yakui461ed3c2010-03-30 15:11:33 +08002033 if (IS_SDVOB(sdvo_reg))
yakui_zhao714605e2009-05-31 17:18:07 +08002034 return 0x70;
2035 else
2036 return 0x72;
2037}
2038
Zhenyu Wang14571b42010-03-30 14:06:33 +08002039static void
Chris Wilsondf0e9242010-09-09 16:20:55 +01002040intel_sdvo_connector_init(struct intel_sdvo_connector *connector,
2041 struct intel_sdvo *encoder)
Zhenyu Wang14571b42010-03-30 14:06:33 +08002042{
Chris Wilsondf0e9242010-09-09 16:20:55 +01002043 drm_connector_init(encoder->base.base.dev,
2044 &connector->base.base,
2045 &intel_sdvo_connector_funcs,
2046 connector->base.base.connector_type);
Zhao Yakui6070a4a2010-02-08 21:35:12 +08002047
Chris Wilsondf0e9242010-09-09 16:20:55 +01002048 drm_connector_helper_add(&connector->base.base,
2049 &intel_sdvo_connector_helper_funcs);
Zhenyu Wang14571b42010-03-30 14:06:33 +08002050
Chris Wilsondf0e9242010-09-09 16:20:55 +01002051 connector->base.base.interlace_allowed = 0;
2052 connector->base.base.doublescan_allowed = 0;
2053 connector->base.base.display_info.subpixel_order = SubPixelHorizontalRGB;
Zhenyu Wang14571b42010-03-30 14:06:33 +08002054
Chris Wilsondf0e9242010-09-09 16:20:55 +01002055 intel_connector_attach_encoder(&connector->base, &encoder->base);
2056 drm_sysfs_connector_add(&connector->base.base);
Zhenyu Wang14571b42010-03-30 14:06:33 +08002057}
2058
2059static bool
Chris Wilsonea5b2132010-08-04 13:50:23 +01002060intel_sdvo_dvi_init(struct intel_sdvo *intel_sdvo, int device)
Zhenyu Wang14571b42010-03-30 14:06:33 +08002061{
Chris Wilson4ef69c72010-09-09 15:14:28 +01002062 struct drm_encoder *encoder = &intel_sdvo->base.base;
Zhenyu Wang14571b42010-03-30 14:06:33 +08002063 struct drm_connector *connector;
2064 struct intel_connector *intel_connector;
Chris Wilson615fb932010-08-04 13:50:24 +01002065 struct intel_sdvo_connector *intel_sdvo_connector;
Zhenyu Wang14571b42010-03-30 14:06:33 +08002066
Chris Wilson615fb932010-08-04 13:50:24 +01002067 intel_sdvo_connector = kzalloc(sizeof(struct intel_sdvo_connector), GFP_KERNEL);
2068 if (!intel_sdvo_connector)
Zhenyu Wang14571b42010-03-30 14:06:33 +08002069 return false;
2070
Zhenyu Wang14571b42010-03-30 14:06:33 +08002071 if (device == 0) {
Chris Wilsonea5b2132010-08-04 13:50:23 +01002072 intel_sdvo->controlled_output |= SDVO_OUTPUT_TMDS0;
Chris Wilson615fb932010-08-04 13:50:24 +01002073 intel_sdvo_connector->output_flag = SDVO_OUTPUT_TMDS0;
Zhenyu Wang14571b42010-03-30 14:06:33 +08002074 } else if (device == 1) {
Chris Wilsonea5b2132010-08-04 13:50:23 +01002075 intel_sdvo->controlled_output |= SDVO_OUTPUT_TMDS1;
Chris Wilson615fb932010-08-04 13:50:24 +01002076 intel_sdvo_connector->output_flag = SDVO_OUTPUT_TMDS1;
Zhenyu Wang14571b42010-03-30 14:06:33 +08002077 }
2078
Chris Wilson615fb932010-08-04 13:50:24 +01002079 intel_connector = &intel_sdvo_connector->base;
Zhenyu Wang14571b42010-03-30 14:06:33 +08002080 connector = &intel_connector->base;
Dave Airlieeb1f8e42010-05-07 06:42:51 +00002081 connector->polled = DRM_CONNECTOR_POLL_CONNECT | DRM_CONNECTOR_POLL_DISCONNECT;
Zhenyu Wang14571b42010-03-30 14:06:33 +08002082 encoder->encoder_type = DRM_MODE_ENCODER_TMDS;
2083 connector->connector_type = DRM_MODE_CONNECTOR_DVID;
2084
Chris Wilsonea5b2132010-08-04 13:50:23 +01002085 if (intel_sdvo_get_supp_encode(intel_sdvo, &intel_sdvo->encode)
2086 && intel_sdvo_get_digital_encoding_mode(intel_sdvo, device)
2087 && intel_sdvo->is_hdmi) {
Zhenyu Wang14571b42010-03-30 14:06:33 +08002088 /* enable hdmi encoding mode if supported */
Chris Wilsonea5b2132010-08-04 13:50:23 +01002089 intel_sdvo_set_encode(intel_sdvo, SDVO_ENCODE_HDMI);
2090 intel_sdvo_set_colorimetry(intel_sdvo,
Zhenyu Wang14571b42010-03-30 14:06:33 +08002091 SDVO_COLORIMETRY_RGB256);
2092 connector->connector_type = DRM_MODE_CONNECTOR_HDMIA;
2093 }
Chris Wilsonea5b2132010-08-04 13:50:23 +01002094 intel_sdvo->base.clone_mask = ((1 << INTEL_SDVO_NON_TV_CLONE_BIT) |
2095 (1 << INTEL_ANALOG_CLONE_BIT));
Zhenyu Wang14571b42010-03-30 14:06:33 +08002096
Chris Wilsondf0e9242010-09-09 16:20:55 +01002097 intel_sdvo_connector_init(intel_sdvo_connector, intel_sdvo);
Zhenyu Wang14571b42010-03-30 14:06:33 +08002098
2099 return true;
2100}
2101
2102static bool
Chris Wilsonea5b2132010-08-04 13:50:23 +01002103intel_sdvo_tv_init(struct intel_sdvo *intel_sdvo, int type)
Zhenyu Wang14571b42010-03-30 14:06:33 +08002104{
Chris Wilson4ef69c72010-09-09 15:14:28 +01002105 struct drm_encoder *encoder = &intel_sdvo->base.base;
2106 struct drm_connector *connector;
2107 struct intel_connector *intel_connector;
2108 struct intel_sdvo_connector *intel_sdvo_connector;
Zhenyu Wang14571b42010-03-30 14:06:33 +08002109
Chris Wilson615fb932010-08-04 13:50:24 +01002110 intel_sdvo_connector = kzalloc(sizeof(struct intel_sdvo_connector), GFP_KERNEL);
2111 if (!intel_sdvo_connector)
2112 return false;
Zhenyu Wang14571b42010-03-30 14:06:33 +08002113
Chris Wilson615fb932010-08-04 13:50:24 +01002114 intel_connector = &intel_sdvo_connector->base;
Chris Wilson4ef69c72010-09-09 15:14:28 +01002115 connector = &intel_connector->base;
2116 encoder->encoder_type = DRM_MODE_ENCODER_TVDAC;
2117 connector->connector_type = DRM_MODE_CONNECTOR_SVIDEO;
Zhenyu Wang14571b42010-03-30 14:06:33 +08002118
Chris Wilson4ef69c72010-09-09 15:14:28 +01002119 intel_sdvo->controlled_output |= type;
2120 intel_sdvo_connector->output_flag = type;
Zhenyu Wang14571b42010-03-30 14:06:33 +08002121
Chris Wilson4ef69c72010-09-09 15:14:28 +01002122 intel_sdvo->is_tv = true;
2123 intel_sdvo->base.needs_tv_clock = true;
2124 intel_sdvo->base.clone_mask = 1 << INTEL_SDVO_TV_CLONE_BIT;
Zhenyu Wang14571b42010-03-30 14:06:33 +08002125
Chris Wilsondf0e9242010-09-09 16:20:55 +01002126 intel_sdvo_connector_init(intel_sdvo_connector, intel_sdvo);
Zhenyu Wang14571b42010-03-30 14:06:33 +08002127
Chris Wilson4ef69c72010-09-09 15:14:28 +01002128 if (!intel_sdvo_tv_create_property(intel_sdvo, intel_sdvo_connector, type))
Chris Wilson32aad862010-08-04 13:50:25 +01002129 goto err;
Zhenyu Wang14571b42010-03-30 14:06:33 +08002130
Chris Wilson4ef69c72010-09-09 15:14:28 +01002131 if (!intel_sdvo_create_enhance_property(intel_sdvo, intel_sdvo_connector))
Chris Wilson32aad862010-08-04 13:50:25 +01002132 goto err;
Zhenyu Wang14571b42010-03-30 14:06:33 +08002133
Chris Wilson4ef69c72010-09-09 15:14:28 +01002134 return true;
Chris Wilson32aad862010-08-04 13:50:25 +01002135
2136err:
Chris Wilsonfcc8d672010-08-04 13:50:27 +01002137 intel_sdvo_destroy_enhance_property(connector);
Chris Wilson32aad862010-08-04 13:50:25 +01002138 kfree(intel_sdvo_connector);
2139 return false;
Zhenyu Wang14571b42010-03-30 14:06:33 +08002140}
2141
2142static bool
Chris Wilsonea5b2132010-08-04 13:50:23 +01002143intel_sdvo_analog_init(struct intel_sdvo *intel_sdvo, int device)
Zhenyu Wang14571b42010-03-30 14:06:33 +08002144{
Chris Wilson4ef69c72010-09-09 15:14:28 +01002145 struct drm_encoder *encoder = &intel_sdvo->base.base;
2146 struct drm_connector *connector;
2147 struct intel_connector *intel_connector;
2148 struct intel_sdvo_connector *intel_sdvo_connector;
Zhenyu Wang14571b42010-03-30 14:06:33 +08002149
Chris Wilson615fb932010-08-04 13:50:24 +01002150 intel_sdvo_connector = kzalloc(sizeof(struct intel_sdvo_connector), GFP_KERNEL);
2151 if (!intel_sdvo_connector)
2152 return false;
Zhenyu Wang14571b42010-03-30 14:06:33 +08002153
Chris Wilson615fb932010-08-04 13:50:24 +01002154 intel_connector = &intel_sdvo_connector->base;
2155 connector = &intel_connector->base;
Chris Wilson4ef69c72010-09-09 15:14:28 +01002156 connector->polled = DRM_CONNECTOR_POLL_CONNECT;
2157 encoder->encoder_type = DRM_MODE_ENCODER_DAC;
2158 connector->connector_type = DRM_MODE_CONNECTOR_VGA;
Zhenyu Wang14571b42010-03-30 14:06:33 +08002159
Chris Wilson4ef69c72010-09-09 15:14:28 +01002160 if (device == 0) {
2161 intel_sdvo->controlled_output |= SDVO_OUTPUT_RGB0;
2162 intel_sdvo_connector->output_flag = SDVO_OUTPUT_RGB0;
2163 } else if (device == 1) {
2164 intel_sdvo->controlled_output |= SDVO_OUTPUT_RGB1;
2165 intel_sdvo_connector->output_flag = SDVO_OUTPUT_RGB1;
2166 }
Zhenyu Wang14571b42010-03-30 14:06:33 +08002167
Chris Wilson4ef69c72010-09-09 15:14:28 +01002168 intel_sdvo->base.clone_mask = ((1 << INTEL_SDVO_NON_TV_CLONE_BIT) |
2169 (1 << INTEL_ANALOG_CLONE_BIT));
2170
Chris Wilsondf0e9242010-09-09 16:20:55 +01002171 intel_sdvo_connector_init(intel_sdvo_connector,
2172 intel_sdvo);
Chris Wilson4ef69c72010-09-09 15:14:28 +01002173 return true;
2174}
2175
2176static bool
2177intel_sdvo_lvds_init(struct intel_sdvo *intel_sdvo, int device)
2178{
2179 struct drm_encoder *encoder = &intel_sdvo->base.base;
2180 struct drm_connector *connector;
2181 struct intel_connector *intel_connector;
2182 struct intel_sdvo_connector *intel_sdvo_connector;
2183
2184 intel_sdvo_connector = kzalloc(sizeof(struct intel_sdvo_connector), GFP_KERNEL);
2185 if (!intel_sdvo_connector)
2186 return false;
2187
2188 intel_connector = &intel_sdvo_connector->base;
2189 connector = &intel_connector->base;
2190 encoder->encoder_type = DRM_MODE_ENCODER_LVDS;
2191 connector->connector_type = DRM_MODE_CONNECTOR_LVDS;
2192
2193 if (device == 0) {
2194 intel_sdvo->controlled_output |= SDVO_OUTPUT_LVDS0;
2195 intel_sdvo_connector->output_flag = SDVO_OUTPUT_LVDS0;
2196 } else if (device == 1) {
2197 intel_sdvo->controlled_output |= SDVO_OUTPUT_LVDS1;
2198 intel_sdvo_connector->output_flag = SDVO_OUTPUT_LVDS1;
2199 }
2200
2201 intel_sdvo->base.clone_mask = ((1 << INTEL_ANALOG_CLONE_BIT) |
Chris Wilsonea5b2132010-08-04 13:50:23 +01002202 (1 << INTEL_SDVO_LVDS_CLONE_BIT));
Zhenyu Wang14571b42010-03-30 14:06:33 +08002203
Chris Wilsondf0e9242010-09-09 16:20:55 +01002204 intel_sdvo_connector_init(intel_sdvo_connector, intel_sdvo);
Chris Wilson4ef69c72010-09-09 15:14:28 +01002205 if (!intel_sdvo_create_enhance_property(intel_sdvo, intel_sdvo_connector))
Chris Wilson32aad862010-08-04 13:50:25 +01002206 goto err;
2207
2208 return true;
2209
2210err:
Chris Wilsonfcc8d672010-08-04 13:50:27 +01002211 intel_sdvo_destroy_enhance_property(connector);
Chris Wilson32aad862010-08-04 13:50:25 +01002212 kfree(intel_sdvo_connector);
2213 return false;
Zhenyu Wang14571b42010-03-30 14:06:33 +08002214}
Zhao Yakui6070a4a2010-02-08 21:35:12 +08002215
ling.ma@intel.comfb7a46f2009-07-23 17:11:34 +08002216static bool
Chris Wilsonea5b2132010-08-04 13:50:23 +01002217intel_sdvo_output_setup(struct intel_sdvo *intel_sdvo, uint16_t flags)
ling.ma@intel.comfb7a46f2009-07-23 17:11:34 +08002218{
Chris Wilsonea5b2132010-08-04 13:50:23 +01002219 intel_sdvo->is_tv = false;
2220 intel_sdvo->base.needs_tv_clock = false;
2221 intel_sdvo->is_lvds = false;
ling.ma@intel.comfb7a46f2009-07-23 17:11:34 +08002222
Zhenyu Wang14571b42010-03-30 14:06:33 +08002223 /* SDVO requires XXX1 function may not exist unless it has XXX0 function.*/
ling.ma@intel.comfb7a46f2009-07-23 17:11:34 +08002224
Zhenyu Wang14571b42010-03-30 14:06:33 +08002225 if (flags & SDVO_OUTPUT_TMDS0)
Chris Wilsonea5b2132010-08-04 13:50:23 +01002226 if (!intel_sdvo_dvi_init(intel_sdvo, 0))
Zhenyu Wang14571b42010-03-30 14:06:33 +08002227 return false;
ling.ma@intel.comfb7a46f2009-07-23 17:11:34 +08002228
Zhenyu Wang14571b42010-03-30 14:06:33 +08002229 if ((flags & SDVO_TMDS_MASK) == SDVO_TMDS_MASK)
Chris Wilsonea5b2132010-08-04 13:50:23 +01002230 if (!intel_sdvo_dvi_init(intel_sdvo, 1))
Zhenyu Wang14571b42010-03-30 14:06:33 +08002231 return false;
ling.ma@intel.comfb7a46f2009-07-23 17:11:34 +08002232
Zhenyu Wang14571b42010-03-30 14:06:33 +08002233 /* TV has no XXX1 function block */
Zhenyu Wanga1f4b7ff2010-03-29 23:16:13 +08002234 if (flags & SDVO_OUTPUT_SVID0)
Chris Wilsonea5b2132010-08-04 13:50:23 +01002235 if (!intel_sdvo_tv_init(intel_sdvo, SDVO_OUTPUT_SVID0))
Zhenyu Wang14571b42010-03-30 14:06:33 +08002236 return false;
ling.ma@intel.comfb7a46f2009-07-23 17:11:34 +08002237
Zhenyu Wang14571b42010-03-30 14:06:33 +08002238 if (flags & SDVO_OUTPUT_CVBS0)
Chris Wilsonea5b2132010-08-04 13:50:23 +01002239 if (!intel_sdvo_tv_init(intel_sdvo, SDVO_OUTPUT_CVBS0))
Zhenyu Wang14571b42010-03-30 14:06:33 +08002240 return false;
ling.ma@intel.comfb7a46f2009-07-23 17:11:34 +08002241
Zhenyu Wang14571b42010-03-30 14:06:33 +08002242 if (flags & SDVO_OUTPUT_RGB0)
Chris Wilsonea5b2132010-08-04 13:50:23 +01002243 if (!intel_sdvo_analog_init(intel_sdvo, 0))
Zhenyu Wang14571b42010-03-30 14:06:33 +08002244 return false;
ling.ma@intel.comfb7a46f2009-07-23 17:11:34 +08002245
Zhenyu Wang14571b42010-03-30 14:06:33 +08002246 if ((flags & SDVO_RGB_MASK) == SDVO_RGB_MASK)
Chris Wilsonea5b2132010-08-04 13:50:23 +01002247 if (!intel_sdvo_analog_init(intel_sdvo, 1))
Zhenyu Wang14571b42010-03-30 14:06:33 +08002248 return false;
Zhao Yakui2dd87382010-01-27 16:32:46 +08002249
Zhenyu Wang14571b42010-03-30 14:06:33 +08002250 if (flags & SDVO_OUTPUT_LVDS0)
Chris Wilsonea5b2132010-08-04 13:50:23 +01002251 if (!intel_sdvo_lvds_init(intel_sdvo, 0))
Zhenyu Wang14571b42010-03-30 14:06:33 +08002252 return false;
ling.ma@intel.comfb7a46f2009-07-23 17:11:34 +08002253
Zhenyu Wang14571b42010-03-30 14:06:33 +08002254 if ((flags & SDVO_LVDS_MASK) == SDVO_LVDS_MASK)
Chris Wilsonea5b2132010-08-04 13:50:23 +01002255 if (!intel_sdvo_lvds_init(intel_sdvo, 1))
Zhenyu Wang14571b42010-03-30 14:06:33 +08002256 return false;
ling.ma@intel.comfb7a46f2009-07-23 17:11:34 +08002257
Zhenyu Wang14571b42010-03-30 14:06:33 +08002258 if ((flags & SDVO_OUTPUT_MASK) == 0) {
ling.ma@intel.comfb7a46f2009-07-23 17:11:34 +08002259 unsigned char bytes[2];
2260
Chris Wilsonea5b2132010-08-04 13:50:23 +01002261 intel_sdvo->controlled_output = 0;
2262 memcpy(bytes, &intel_sdvo->caps.output_flags, 2);
Dave Airlie51c8b402009-08-20 13:38:04 +10002263 DRM_DEBUG_KMS("%s: Unknown SDVO output type (0x%02x%02x)\n",
Chris Wilsonea5b2132010-08-04 13:50:23 +01002264 SDVO_NAME(intel_sdvo),
Dave Airlie51c8b402009-08-20 13:38:04 +10002265 bytes[0], bytes[1]);
Zhenyu Wang14571b42010-03-30 14:06:33 +08002266 return false;
ling.ma@intel.comfb7a46f2009-07-23 17:11:34 +08002267 }
Chris Wilsonea5b2132010-08-04 13:50:23 +01002268 intel_sdvo->base.crtc_mask = (1 << 0) | (1 << 1);
ling.ma@intel.comfb7a46f2009-07-23 17:11:34 +08002269
Zhenyu Wang14571b42010-03-30 14:06:33 +08002270 return true;
ling.ma@intel.comfb7a46f2009-07-23 17:11:34 +08002271}
2272
Chris Wilson32aad862010-08-04 13:50:25 +01002273static bool intel_sdvo_tv_create_property(struct intel_sdvo *intel_sdvo,
2274 struct intel_sdvo_connector *intel_sdvo_connector,
2275 int type)
Zhao Yakuice6feab2009-08-24 13:50:26 +08002276{
Chris Wilson4ef69c72010-09-09 15:14:28 +01002277 struct drm_device *dev = intel_sdvo->base.base.dev;
Zhao Yakuice6feab2009-08-24 13:50:26 +08002278 struct intel_sdvo_tv_format format;
2279 uint32_t format_map, i;
Zhao Yakuice6feab2009-08-24 13:50:26 +08002280
Chris Wilson32aad862010-08-04 13:50:25 +01002281 if (!intel_sdvo_set_target_output(intel_sdvo, type))
2282 return false;
Zhao Yakuice6feab2009-08-24 13:50:26 +08002283
Chris Wilson32aad862010-08-04 13:50:25 +01002284 if (!intel_sdvo_get_value(intel_sdvo,
2285 SDVO_CMD_GET_SUPPORTED_TV_FORMATS,
2286 &format, sizeof(format)))
2287 return false;
Zhao Yakuice6feab2009-08-24 13:50:26 +08002288
Chris Wilson32aad862010-08-04 13:50:25 +01002289 memcpy(&format_map, &format, min(sizeof(format_map), sizeof(format)));
Zhao Yakuice6feab2009-08-24 13:50:26 +08002290
2291 if (format_map == 0)
Chris Wilson32aad862010-08-04 13:50:25 +01002292 return false;
Zhao Yakuice6feab2009-08-24 13:50:26 +08002293
Chris Wilson615fb932010-08-04 13:50:24 +01002294 intel_sdvo_connector->format_supported_num = 0;
Zhao Yakuice6feab2009-08-24 13:50:26 +08002295 for (i = 0 ; i < TV_FORMAT_NUM; i++)
Chris Wilson40039752010-08-04 13:50:26 +01002296 if (format_map & (1 << i))
2297 intel_sdvo_connector->tv_format_supported[intel_sdvo_connector->format_supported_num++] = i;
Zhao Yakuice6feab2009-08-24 13:50:26 +08002298
2299
Chris Wilsonc5521702010-08-04 13:50:28 +01002300 intel_sdvo_connector->tv_format =
Chris Wilson32aad862010-08-04 13:50:25 +01002301 drm_property_create(dev, DRM_MODE_PROP_ENUM,
2302 "mode", intel_sdvo_connector->format_supported_num);
Chris Wilsonc5521702010-08-04 13:50:28 +01002303 if (!intel_sdvo_connector->tv_format)
Chris Wilsonfcc8d672010-08-04 13:50:27 +01002304 return false;
Zhao Yakuice6feab2009-08-24 13:50:26 +08002305
Chris Wilson615fb932010-08-04 13:50:24 +01002306 for (i = 0; i < intel_sdvo_connector->format_supported_num; i++)
Zhao Yakuice6feab2009-08-24 13:50:26 +08002307 drm_property_add_enum(
Chris Wilsonc5521702010-08-04 13:50:28 +01002308 intel_sdvo_connector->tv_format, i,
Chris Wilson40039752010-08-04 13:50:26 +01002309 i, tv_format_names[intel_sdvo_connector->tv_format_supported[i]]);
Zhao Yakuice6feab2009-08-24 13:50:26 +08002310
Chris Wilson40039752010-08-04 13:50:26 +01002311 intel_sdvo->tv_format_index = intel_sdvo_connector->tv_format_supported[0];
Chris Wilson32aad862010-08-04 13:50:25 +01002312 drm_connector_attach_property(&intel_sdvo_connector->base.base,
Chris Wilsonc5521702010-08-04 13:50:28 +01002313 intel_sdvo_connector->tv_format, 0);
Chris Wilson32aad862010-08-04 13:50:25 +01002314 return true;
Zhao Yakuice6feab2009-08-24 13:50:26 +08002315
2316}
2317
Chris Wilsonc5521702010-08-04 13:50:28 +01002318#define ENHANCEMENT(name, NAME) do { \
2319 if (enhancements.name) { \
2320 if (!intel_sdvo_get_value(intel_sdvo, SDVO_CMD_GET_MAX_##NAME, &data_value, 4) || \
2321 !intel_sdvo_get_value(intel_sdvo, SDVO_CMD_GET_##NAME, &response, 2)) \
2322 return false; \
2323 intel_sdvo_connector->max_##name = data_value[0]; \
2324 intel_sdvo_connector->cur_##name = response; \
2325 intel_sdvo_connector->name = \
2326 drm_property_create(dev, DRM_MODE_PROP_RANGE, #name, 2); \
2327 if (!intel_sdvo_connector->name) return false; \
2328 intel_sdvo_connector->name->values[0] = 0; \
2329 intel_sdvo_connector->name->values[1] = data_value[0]; \
2330 drm_connector_attach_property(connector, \
2331 intel_sdvo_connector->name, \
2332 intel_sdvo_connector->cur_##name); \
2333 DRM_DEBUG_KMS(#name ": max %d, default %d, current %d\n", \
2334 data_value[0], data_value[1], response); \
2335 } \
2336} while(0)
2337
2338static bool
2339intel_sdvo_create_enhance_property_tv(struct intel_sdvo *intel_sdvo,
2340 struct intel_sdvo_connector *intel_sdvo_connector,
2341 struct intel_sdvo_enhancements_reply enhancements)
Zhao Yakuib9219c52009-09-10 15:45:46 +08002342{
Chris Wilson4ef69c72010-09-09 15:14:28 +01002343 struct drm_device *dev = intel_sdvo->base.base.dev;
Chris Wilson32aad862010-08-04 13:50:25 +01002344 struct drm_connector *connector = &intel_sdvo_connector->base.base;
Zhao Yakuib9219c52009-09-10 15:45:46 +08002345 uint16_t response, data_value[2];
2346
Chris Wilsonc5521702010-08-04 13:50:28 +01002347 /* when horizontal overscan is supported, Add the left/right property */
2348 if (enhancements.overscan_h) {
2349 if (!intel_sdvo_get_value(intel_sdvo,
2350 SDVO_CMD_GET_MAX_OVERSCAN_H,
2351 &data_value, 4))
2352 return false;
2353
2354 if (!intel_sdvo_get_value(intel_sdvo,
2355 SDVO_CMD_GET_OVERSCAN_H,
2356 &response, 2))
2357 return false;
2358
2359 intel_sdvo_connector->max_hscan = data_value[0];
2360 intel_sdvo_connector->left_margin = data_value[0] - response;
2361 intel_sdvo_connector->right_margin = intel_sdvo_connector->left_margin;
2362 intel_sdvo_connector->left =
2363 drm_property_create(dev, DRM_MODE_PROP_RANGE,
2364 "left_margin", 2);
2365 if (!intel_sdvo_connector->left)
2366 return false;
2367
2368 intel_sdvo_connector->left->values[0] = 0;
2369 intel_sdvo_connector->left->values[1] = data_value[0];
2370 drm_connector_attach_property(connector,
2371 intel_sdvo_connector->left,
2372 intel_sdvo_connector->left_margin);
2373
2374 intel_sdvo_connector->right =
2375 drm_property_create(dev, DRM_MODE_PROP_RANGE,
2376 "right_margin", 2);
2377 if (!intel_sdvo_connector->right)
2378 return false;
2379
2380 intel_sdvo_connector->right->values[0] = 0;
2381 intel_sdvo_connector->right->values[1] = data_value[0];
2382 drm_connector_attach_property(connector,
2383 intel_sdvo_connector->right,
2384 intel_sdvo_connector->right_margin);
2385 DRM_DEBUG_KMS("h_overscan: max %d, "
2386 "default %d, current %d\n",
2387 data_value[0], data_value[1], response);
2388 }
2389
2390 if (enhancements.overscan_v) {
2391 if (!intel_sdvo_get_value(intel_sdvo,
2392 SDVO_CMD_GET_MAX_OVERSCAN_V,
2393 &data_value, 4))
2394 return false;
2395
2396 if (!intel_sdvo_get_value(intel_sdvo,
2397 SDVO_CMD_GET_OVERSCAN_V,
2398 &response, 2))
2399 return false;
2400
2401 intel_sdvo_connector->max_vscan = data_value[0];
2402 intel_sdvo_connector->top_margin = data_value[0] - response;
2403 intel_sdvo_connector->bottom_margin = intel_sdvo_connector->top_margin;
2404 intel_sdvo_connector->top =
2405 drm_property_create(dev, DRM_MODE_PROP_RANGE,
2406 "top_margin", 2);
2407 if (!intel_sdvo_connector->top)
2408 return false;
2409
2410 intel_sdvo_connector->top->values[0] = 0;
2411 intel_sdvo_connector->top->values[1] = data_value[0];
2412 drm_connector_attach_property(connector,
2413 intel_sdvo_connector->top,
2414 intel_sdvo_connector->top_margin);
2415
2416 intel_sdvo_connector->bottom =
2417 drm_property_create(dev, DRM_MODE_PROP_RANGE,
2418 "bottom_margin", 2);
2419 if (!intel_sdvo_connector->bottom)
2420 return false;
2421
2422 intel_sdvo_connector->bottom->values[0] = 0;
2423 intel_sdvo_connector->bottom->values[1] = data_value[0];
2424 drm_connector_attach_property(connector,
2425 intel_sdvo_connector->bottom,
2426 intel_sdvo_connector->bottom_margin);
2427 DRM_DEBUG_KMS("v_overscan: max %d, "
2428 "default %d, current %d\n",
2429 data_value[0], data_value[1], response);
2430 }
2431
2432 ENHANCEMENT(hpos, HPOS);
2433 ENHANCEMENT(vpos, VPOS);
2434 ENHANCEMENT(saturation, SATURATION);
2435 ENHANCEMENT(contrast, CONTRAST);
2436 ENHANCEMENT(hue, HUE);
2437 ENHANCEMENT(sharpness, SHARPNESS);
2438 ENHANCEMENT(brightness, BRIGHTNESS);
2439 ENHANCEMENT(flicker_filter, FLICKER_FILTER);
2440 ENHANCEMENT(flicker_filter_adaptive, FLICKER_FILTER_ADAPTIVE);
2441 ENHANCEMENT(flicker_filter_2d, FLICKER_FILTER_2D);
2442 ENHANCEMENT(tv_chroma_filter, TV_CHROMA_FILTER);
2443 ENHANCEMENT(tv_luma_filter, TV_LUMA_FILTER);
2444
Chris Wilsone0442182010-08-04 13:50:29 +01002445 if (enhancements.dot_crawl) {
2446 if (!intel_sdvo_get_value(intel_sdvo, SDVO_CMD_GET_DOT_CRAWL, &response, 2))
2447 return false;
2448
2449 intel_sdvo_connector->max_dot_crawl = 1;
2450 intel_sdvo_connector->cur_dot_crawl = response & 0x1;
2451 intel_sdvo_connector->dot_crawl =
2452 drm_property_create(dev, DRM_MODE_PROP_RANGE, "dot_crawl", 2);
2453 if (!intel_sdvo_connector->dot_crawl)
2454 return false;
2455
2456 intel_sdvo_connector->dot_crawl->values[0] = 0;
2457 intel_sdvo_connector->dot_crawl->values[1] = 1;
2458 drm_connector_attach_property(connector,
2459 intel_sdvo_connector->dot_crawl,
2460 intel_sdvo_connector->cur_dot_crawl);
2461 DRM_DEBUG_KMS("dot crawl: current %d\n", response);
2462 }
2463
Chris Wilsonc5521702010-08-04 13:50:28 +01002464 return true;
2465}
2466
2467static bool
2468intel_sdvo_create_enhance_property_lvds(struct intel_sdvo *intel_sdvo,
2469 struct intel_sdvo_connector *intel_sdvo_connector,
2470 struct intel_sdvo_enhancements_reply enhancements)
2471{
Chris Wilson4ef69c72010-09-09 15:14:28 +01002472 struct drm_device *dev = intel_sdvo->base.base.dev;
Chris Wilsonc5521702010-08-04 13:50:28 +01002473 struct drm_connector *connector = &intel_sdvo_connector->base.base;
2474 uint16_t response, data_value[2];
2475
2476 ENHANCEMENT(brightness, BRIGHTNESS);
2477
2478 return true;
2479}
2480#undef ENHANCEMENT
2481
2482static bool intel_sdvo_create_enhance_property(struct intel_sdvo *intel_sdvo,
2483 struct intel_sdvo_connector *intel_sdvo_connector)
2484{
2485 union {
2486 struct intel_sdvo_enhancements_reply reply;
2487 uint16_t response;
2488 } enhancements;
2489
Chris Wilson32aad862010-08-04 13:50:25 +01002490 if (!intel_sdvo_get_value(intel_sdvo,
2491 SDVO_CMD_GET_SUPPORTED_ENHANCEMENTS,
Chris Wilsonc5521702010-08-04 13:50:28 +01002492 &enhancements, sizeof(enhancements)))
Chris Wilson32aad862010-08-04 13:50:25 +01002493 return false;
2494
Chris Wilsonc5521702010-08-04 13:50:28 +01002495 if (enhancements.response == 0) {
Zhao Yakuib9219c52009-09-10 15:45:46 +08002496 DRM_DEBUG_KMS("No enhancement is supported\n");
Chris Wilson32aad862010-08-04 13:50:25 +01002497 return true;
Zhao Yakuib9219c52009-09-10 15:45:46 +08002498 }
Chris Wilson32aad862010-08-04 13:50:25 +01002499
Chris Wilsonc5521702010-08-04 13:50:28 +01002500 if (IS_TV(intel_sdvo_connector))
2501 return intel_sdvo_create_enhance_property_tv(intel_sdvo, intel_sdvo_connector, enhancements.reply);
2502 else if(IS_LVDS(intel_sdvo_connector))
2503 return intel_sdvo_create_enhance_property_lvds(intel_sdvo, intel_sdvo_connector, enhancements.reply);
2504 else
2505 return true;
Chris Wilson32aad862010-08-04 13:50:25 +01002506
Zhao Yakuib9219c52009-09-10 15:45:46 +08002507}
2508
Eric Anholtc751ce42010-03-25 11:48:48 -07002509bool intel_sdvo_init(struct drm_device *dev, int sdvo_reg)
Jesse Barnes79e53942008-11-07 14:24:08 -08002510{
Jesse Barnesb01f2c32009-12-11 11:07:17 -08002511 struct drm_i915_private *dev_priv = dev->dev_private;
Eric Anholt21d40d32010-03-25 11:11:14 -07002512 struct intel_encoder *intel_encoder;
Chris Wilsonea5b2132010-08-04 13:50:23 +01002513 struct intel_sdvo *intel_sdvo;
Jesse Barnes79e53942008-11-07 14:24:08 -08002514 int i;
Jesse Barnes79e53942008-11-07 14:24:08 -08002515
Chris Wilsonea5b2132010-08-04 13:50:23 +01002516 intel_sdvo = kzalloc(sizeof(struct intel_sdvo), GFP_KERNEL);
2517 if (!intel_sdvo)
Eric Anholt7d573822009-01-02 13:33:00 -08002518 return false;
Jesse Barnes79e53942008-11-07 14:24:08 -08002519
Chris Wilsonea5b2132010-08-04 13:50:23 +01002520 intel_sdvo->sdvo_reg = sdvo_reg;
Keith Packard308cd3a2009-06-14 11:56:18 -07002521
Chris Wilsonea5b2132010-08-04 13:50:23 +01002522 intel_encoder = &intel_sdvo->base;
Eric Anholt21d40d32010-03-25 11:11:14 -07002523 intel_encoder->type = INTEL_OUTPUT_SDVO;
Chris Wilson373a3cf2010-09-15 12:03:59 +01002524 /* encoder type will be decided later */
2525 drm_encoder_init(dev, &intel_encoder->base, &intel_sdvo_enc_funcs, 0);
Jesse Barnes79e53942008-11-07 14:24:08 -08002526
Chris Wilsonf899fc62010-07-20 15:44:45 -07002527 intel_sdvo->i2c = &dev_priv->gmbus[GMBUS_PORT_DPB].adapter;
Jesse Barnes79e53942008-11-07 14:24:08 -08002528
Chris Wilsonea5b2132010-08-04 13:50:23 +01002529 intel_sdvo->slave_addr = intel_sdvo_get_slave_addr(dev, sdvo_reg);
Jesse Barnes79e53942008-11-07 14:24:08 -08002530
Jesse Barnes79e53942008-11-07 14:24:08 -08002531 /* Read the regs to test if we can talk to the device */
2532 for (i = 0; i < 0x40; i++) {
Chris Wilsonf899fc62010-07-20 15:44:45 -07002533 u8 byte;
2534
2535 if (!intel_sdvo_read_byte(intel_sdvo, i, &byte)) {
Zhao Yakui8a4c47f2009-07-20 13:48:04 +08002536 DRM_DEBUG_KMS("No SDVO device found on SDVO%c\n",
Zhao Yakui461ed3c2010-03-30 15:11:33 +08002537 IS_SDVOB(sdvo_reg) ? 'B' : 'C');
Chris Wilsonf899fc62010-07-20 15:44:45 -07002538 goto err;
Jesse Barnes79e53942008-11-07 14:24:08 -08002539 }
2540 }
2541
Chris Wilsonf899fc62010-07-20 15:44:45 -07002542 if (IS_SDVOB(sdvo_reg))
Jesse Barnesb01f2c32009-12-11 11:07:17 -08002543 dev_priv->hotplug_supported_mask |= SDVOB_HOTPLUG_INT_STATUS;
Chris Wilsonf899fc62010-07-20 15:44:45 -07002544 else
Jesse Barnesb01f2c32009-12-11 11:07:17 -08002545 dev_priv->hotplug_supported_mask |= SDVOC_HOTPLUG_INT_STATUS;
Ma Ling619ac3b2009-05-18 16:12:46 +08002546
Chris Wilson4ef69c72010-09-09 15:14:28 +01002547 drm_encoder_helper_add(&intel_encoder->base, &intel_sdvo_helper_funcs);
Zhenyu Wang14571b42010-03-30 14:06:33 +08002548
André Goddard Rosaaf901ca2009-11-14 13:09:05 -02002549 /* In default case sdvo lvds is false */
Chris Wilson32aad862010-08-04 13:50:25 +01002550 if (!intel_sdvo_get_capabilities(intel_sdvo, &intel_sdvo->caps))
Chris Wilsonf899fc62010-07-20 15:44:45 -07002551 goto err;
Jesse Barnes79e53942008-11-07 14:24:08 -08002552
Chris Wilsonea5b2132010-08-04 13:50:23 +01002553 if (intel_sdvo_output_setup(intel_sdvo,
2554 intel_sdvo->caps.output_flags) != true) {
Dave Airlie51c8b402009-08-20 13:38:04 +10002555 DRM_DEBUG_KMS("SDVO output failed to setup on SDVO%c\n",
Zhao Yakui461ed3c2010-03-30 15:11:33 +08002556 IS_SDVOB(sdvo_reg) ? 'B' : 'C');
Chris Wilsonf899fc62010-07-20 15:44:45 -07002557 goto err;
Jesse Barnes79e53942008-11-07 14:24:08 -08002558 }
2559
Chris Wilsonea5b2132010-08-04 13:50:23 +01002560 intel_sdvo_select_ddc_bus(dev_priv, intel_sdvo, sdvo_reg);
Jesse Barnese2f0ba92009-02-02 15:11:52 -08002561
Jesse Barnes79e53942008-11-07 14:24:08 -08002562 /* Set the input timing to the screen. Assume always input 0. */
Chris Wilson32aad862010-08-04 13:50:25 +01002563 if (!intel_sdvo_set_target_input(intel_sdvo))
Chris Wilsonf899fc62010-07-20 15:44:45 -07002564 goto err;
Jesse Barnes79e53942008-11-07 14:24:08 -08002565
Chris Wilson32aad862010-08-04 13:50:25 +01002566 if (!intel_sdvo_get_input_pixel_clock_range(intel_sdvo,
2567 &intel_sdvo->pixel_clock_min,
2568 &intel_sdvo->pixel_clock_max))
Chris Wilsonf899fc62010-07-20 15:44:45 -07002569 goto err;
Jesse Barnes79e53942008-11-07 14:24:08 -08002570
Zhao Yakui8a4c47f2009-07-20 13:48:04 +08002571 DRM_DEBUG_KMS("%s device VID/DID: %02X:%02X.%02X, "
yakui_zhao342dc382009-06-02 14:12:00 +08002572 "clock range %dMHz - %dMHz, "
2573 "input 1: %c, input 2: %c, "
2574 "output 1: %c, output 2: %c\n",
Chris Wilsonea5b2132010-08-04 13:50:23 +01002575 SDVO_NAME(intel_sdvo),
2576 intel_sdvo->caps.vendor_id, intel_sdvo->caps.device_id,
2577 intel_sdvo->caps.device_rev_id,
2578 intel_sdvo->pixel_clock_min / 1000,
2579 intel_sdvo->pixel_clock_max / 1000,
2580 (intel_sdvo->caps.sdvo_inputs_mask & 0x1) ? 'Y' : 'N',
2581 (intel_sdvo->caps.sdvo_inputs_mask & 0x2) ? 'Y' : 'N',
yakui_zhao342dc382009-06-02 14:12:00 +08002582 /* check currently supported outputs */
Chris Wilsonea5b2132010-08-04 13:50:23 +01002583 intel_sdvo->caps.output_flags &
Jesse Barnes79e53942008-11-07 14:24:08 -08002584 (SDVO_OUTPUT_TMDS0 | SDVO_OUTPUT_RGB0) ? 'Y' : 'N',
Chris Wilsonea5b2132010-08-04 13:50:23 +01002585 intel_sdvo->caps.output_flags &
Jesse Barnes79e53942008-11-07 14:24:08 -08002586 (SDVO_OUTPUT_TMDS1 | SDVO_OUTPUT_RGB1) ? 'Y' : 'N');
Eric Anholt7d573822009-01-02 13:33:00 -08002587 return true;
Jesse Barnes79e53942008-11-07 14:24:08 -08002588
Chris Wilsonf899fc62010-07-20 15:44:45 -07002589err:
Chris Wilson373a3cf2010-09-15 12:03:59 +01002590 drm_encoder_cleanup(&intel_encoder->base);
Chris Wilsonea5b2132010-08-04 13:50:23 +01002591 kfree(intel_sdvo);
Jesse Barnes79e53942008-11-07 14:24:08 -08002592
Eric Anholt7d573822009-01-02 13:33:00 -08002593 return false;
Jesse Barnes79e53942008-11-07 14:24:08 -08002594}