blob: eb0b0a05751e98f7019caf70fe6aeb0c5f9ef0b2 [file] [log] [blame]
Catalin Marinas8c2c3df2012-04-20 14:45:54 +01001config ARM64
2 def_bool y
Suthikulpanit, Suraveeb6197b92015-06-10 11:08:53 -05003 select ACPI_CCA_REQUIRED if ACPI
Lorenzo Pieralisid8f4f162015-03-24 17:58:51 +00004 select ACPI_GENERIC_GSI if ACPI
Al Stone6933de02015-03-24 14:02:51 +00005 select ACPI_REDUCED_HARDWARE_ONLY if ACPI
Dan Williams21266be2015-11-19 18:19:29 -08006 select ARCH_HAS_DEVMEM_IS_ALLOWED
Catalin Marinas8c2c3df2012-04-20 14:45:54 +01007 select ARCH_HAS_ATOMIC64_DEC_IF_POSITIVE
Kees Cook2b68f6c2015-04-14 15:48:00 -07008 select ARCH_HAS_ELF_RANDOMIZE
Riku Voipio957e3fa2014-12-12 16:57:44 -08009 select ARCH_HAS_GCOV_PROFILE_ALL
Alexander Potapenko5e4c7542016-06-16 18:39:52 +020010 select ARCH_HAS_KCOV
Laura Abbott308c09f2014-08-08 14:23:25 -070011 select ARCH_HAS_SG_CHAIN
Lorenzo Pieralisi1f850082013-09-04 10:55:17 +010012 select ARCH_HAS_TICK_BROADCAST if GENERIC_CLOCKEVENTS_BROADCAST
Sudeep Hollac63c8702014-05-09 10:33:01 +010013 select ARCH_USE_CMPXCHG_LOCKREF
Peter Zijlstra4badad32014-06-06 19:53:16 +020014 select ARCH_SUPPORTS_ATOMIC_RMW
Ganapatrao Kulkarni56166232016-04-08 15:50:28 -070015 select ARCH_SUPPORTS_NUMA_BALANCING
Arnd Bergmann91701002013-02-21 11:42:57 +010016 select ARCH_WANT_OPTIONAL_GPIOLIB
Will Deacon6212a512012-11-07 14:16:28 +000017 select ARCH_WANT_COMPAT_IPC_PARSE_VERSION
Catalin Marinasb6f35982013-01-29 18:25:41 +000018 select ARCH_WANT_FRAME_POINTERS
Yang Shif0b7f8a2016-02-05 15:50:18 -080019 select ARCH_HAS_UBSAN_SANITIZE_ALL
Catalin Marinas25c92a32012-12-18 15:26:13 +000020 select ARM_AMBA
Mark Rutland1aee5d72012-11-20 10:06:00 +000021 select ARM_ARCH_TIMER
Catalin Marinasc4188ed2013-01-14 12:39:31 +000022 select ARM_GIC
AKASHI Takahiro875cbf32014-07-04 08:28:30 +010023 select AUDIT_ARCH_COMPAT_GENERIC
Suravee Suthikulpanit853a33c2014-11-25 18:47:22 +000024 select ARM_GIC_V2M if PCI_MSI
Marc Zyngier021f6532014-06-30 16:01:31 +010025 select ARM_GIC_V3
Marc Zyngier19812722014-11-24 14:35:19 +000026 select ARM_GIC_V3_ITS if PCI_MSI
Mark Rutlandbff60792015-07-31 15:46:16 +010027 select ARM_PSCI_FW
Will Deaconadace892013-05-08 17:29:24 +010028 select BUILDTIME_EXTABLE_SORT
Catalin Marinasdb2789b2012-12-18 15:27:25 +000029 select CLONE_BACKWARDS
Deepak Saxena7ca2ef32012-09-22 10:33:36 -070030 select COMMON_CLK
Lorenzo Pieralisi166936b2013-11-07 18:37:14 +000031 select CPU_PM if (SUSPEND || CPU_IDLE)
Will Deacon7bc13fd2013-11-06 19:32:13 +000032 select DCACHE_WORD_ACCESS
Catalin Marinasef375662015-07-07 17:15:39 +010033 select EDAC_SUPPORT
Yang Shi2f34f172015-11-09 10:09:55 -080034 select FRAME_POINTER
Laura Abbottd4932f92014-10-09 15:26:44 -070035 select GENERIC_ALLOCATOR
Catalin Marinas8c2c3df2012-04-20 14:45:54 +010036 select GENERIC_CLOCKEVENTS
Will Deacon4b3dc962015-05-29 18:28:44 +010037 select GENERIC_CLOCKEVENTS_BROADCAST
Ard Biesheuvel3be1a5c2014-03-04 01:10:04 +000038 select GENERIC_CPU_AUTOPROBE
Mark Salterbf4b5582014-04-07 15:39:52 -070039 select GENERIC_EARLY_IOREMAP
Leo Yan2314ee42015-08-21 04:40:22 +010040 select GENERIC_IDLE_POLL_SETUP
Catalin Marinas8c2c3df2012-04-20 14:45:54 +010041 select GENERIC_IRQ_PROBE
42 select GENERIC_IRQ_SHOW
Sudeep Holla6544e672015-04-22 18:16:33 +010043 select GENERIC_IRQ_SHOW_LEVEL
Arnd Bergmanncb61f672014-11-19 14:09:07 +010044 select GENERIC_PCI_IOMAP
Stephen Boyd65cd4f62013-07-18 16:21:18 -070045 select GENERIC_SCHED_CLOCK
Catalin Marinas8c2c3df2012-04-20 14:45:54 +010046 select GENERIC_SMP_IDLE_THREAD
Will Deacon12a0ef72013-11-06 17:20:22 +000047 select GENERIC_STRNCPY_FROM_USER
48 select GENERIC_STRNLEN_USER
Catalin Marinas8c2c3df2012-04-20 14:45:54 +010049 select GENERIC_TIME_VSYSCALL
Marc Zyngiera1ddc742014-08-26 11:03:17 +010050 select HANDLE_DOMAIN_IRQ
Catalin Marinas8c2c3df2012-04-20 14:45:54 +010051 select HARDIRQS_SW_RESEND
Steve Capper5284e1b2014-10-24 13:22:20 +010052 select HAVE_ALIGNED_STRUCT_PAGE if SLUB
AKASHI Takahiro875cbf32014-07-04 08:28:30 +010053 select HAVE_ARCH_AUDITSYSCALL
Yalin Wang8e7a4ce2014-11-03 03:02:23 +010054 select HAVE_ARCH_BITREVERSE
Ard Biesheuvel324420b2016-02-16 13:52:35 +010055 select HAVE_ARCH_HUGE_VMAP
Jiang Liu9732caf2014-01-07 22:17:13 +080056 select HAVE_ARCH_JUMP_LABEL
Andrey Ryabininf1b90322015-11-17 18:47:08 +030057 select HAVE_ARCH_KASAN if SPARSEMEM_VMEMMAP && !(ARM64_16K_PAGES && ARM64_VA_BITS_48)
Vijaya Kumar K95292472014-01-28 11:20:22 +000058 select HAVE_ARCH_KGDB
Daniel Cashman8f0d3aa2016-01-14 15:20:01 -080059 select HAVE_ARCH_MMAP_RND_BITS
60 select HAVE_ARCH_MMAP_RND_COMPAT_BITS if COMPAT
AKASHI Takahiroa1ae65b2014-11-28 05:26:39 +000061 select HAVE_ARCH_SECCOMP_FILTER
Catalin Marinas8c2c3df2012-04-20 14:45:54 +010062 select HAVE_ARCH_TRACEHOOK
Yang Shi8ee70872016-04-18 11:16:14 -070063 select HAVE_ARCH_TRANSPARENT_HUGEPAGE
64 select HAVE_ARM_SMCCC
Daniel Borkmann60777762016-05-13 19:08:28 +020065 select HAVE_EBPF_JIT
AKASHI Takahiroaf64d2a2014-04-30 10:54:32 +010066 select HAVE_C_RECORDMCOUNT
Laura Abbottc0c264a2014-06-25 23:55:03 +010067 select HAVE_CC_STACKPROTECTOR
Steve Capper5284e1b2014-10-24 13:22:20 +010068 select HAVE_CMPXCHG_DOUBLE
Will Deacon95eff6b2015-05-29 14:57:47 +010069 select HAVE_CMPXCHG_LOCAL
Yang Shi8ee70872016-04-18 11:16:14 -070070 select HAVE_CONTEXT_TRACKING
Catalin Marinas9b2a60c2012-10-08 16:28:13 -070071 select HAVE_DEBUG_BUGVERBOSE
Catalin Marinasb69ec422012-10-08 16:28:11 -070072 select HAVE_DEBUG_KMEMLEAK
Catalin Marinas8c2c3df2012-04-20 14:45:54 +010073 select HAVE_DMA_API_DEBUG
Laura Abbott6ac21042013-12-12 19:28:33 +000074 select HAVE_DMA_CONTIGUOUS
AKASHI Takahirobd7d38d2014-04-30 10:54:34 +010075 select HAVE_DYNAMIC_FTRACE
Will Deacon50afc332013-12-16 17:50:08 +000076 select HAVE_EFFICIENT_UNALIGNED_ACCESS
AKASHI Takahiroaf64d2a2014-04-30 10:54:32 +010077 select HAVE_FTRACE_MCOUNT_RECORD
AKASHI Takahiro819e50e2014-04-30 18:54:33 +090078 select HAVE_FUNCTION_TRACER
79 select HAVE_FUNCTION_GRAPH_TRACER
Catalin Marinas8c2c3df2012-04-20 14:45:54 +010080 select HAVE_GENERIC_DMA_COHERENT
Catalin Marinas8c2c3df2012-04-20 14:45:54 +010081 select HAVE_HW_BREAKPOINT if PERF_EVENTS
Will Deacon24da2082015-11-23 15:12:59 +000082 select HAVE_IRQ_TIME_ACCOUNTING
Catalin Marinas8c2c3df2012-04-20 14:45:54 +010083 select HAVE_MEMBLOCK
Ganapatrao Kulkarni1a2db302016-04-08 15:50:27 -070084 select HAVE_MEMBLOCK_NODE_MAP if NUMA
Mark Rutland55834a72014-02-07 17:12:45 +000085 select HAVE_PATA_PLATFORM
Catalin Marinas8c2c3df2012-04-20 14:45:54 +010086 select HAVE_PERF_EVENTS
Jean Pihet2ee0d7f2014-02-03 19:18:27 +010087 select HAVE_PERF_REGS
88 select HAVE_PERF_USER_STACK_DUMP
Steve Capper5e5f6dc2014-10-09 15:29:23 -070089 select HAVE_RCU_TABLE_FREE
AKASHI Takahiro055b1212014-04-30 10:54:36 +010090 select HAVE_SYSCALL_TRACEPOINTS
Robin Murphy876945d2015-10-01 20:14:00 +010091 select IOMMU_DMA if IOMMU_SUPPORT
Catalin Marinas8c2c3df2012-04-20 14:45:54 +010092 select IRQ_DOMAIN
Anders Roxelle8557d12015-04-27 22:53:09 +020093 select IRQ_FORCED_THREADING
Catalin Marinasfea2aca2012-10-16 11:26:57 +010094 select MODULES_USE_ELF_RELA
Catalin Marinas8c2c3df2012-04-20 14:45:54 +010095 select NO_BOOTMEM
96 select OF
97 select OF_EARLY_FLATTREE
Yang Shi8ee70872016-04-18 11:16:14 -070098 select OF_NUMA if NUMA && OF
Marek Szyprowski9bf14b72014-02-28 14:42:55 +010099 select OF_RESERVED_MEM
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100100 select PERF_USE_VMALLOC
Catalin Marinasaa1e8ec2013-02-28 18:14:37 +0000101 select POWER_RESET
102 select POWER_SUPPLY
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100103 select SPARSE_IRQ
Catalin Marinas7ac57a82012-10-08 16:28:16 -0700104 select SYSCTL_EXCEPTION_TRACE
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100105 help
106 ARM 64-bit (AArch64) Linux support.
107
108config 64BIT
109 def_bool y
110
111config ARCH_PHYS_ADDR_T_64BIT
112 def_bool y
113
114config MMU
115 def_bool y
116
Mark Rutland030c4d22016-05-31 15:57:59 +0100117config ARM64_PAGE_SHIFT
118 int
119 default 16 if ARM64_64K_PAGES
120 default 14 if ARM64_16K_PAGES
121 default 12
122
123config ARM64_CONT_SHIFT
124 int
125 default 5 if ARM64_64K_PAGES
126 default 7 if ARM64_16K_PAGES
127 default 4
128
Daniel Cashman8f0d3aa2016-01-14 15:20:01 -0800129config ARCH_MMAP_RND_BITS_MIN
130 default 14 if ARM64_64K_PAGES
131 default 16 if ARM64_16K_PAGES
132 default 18
133
134# max bits determined by the following formula:
135# VA_BITS - PAGE_SHIFT - 3
136config ARCH_MMAP_RND_BITS_MAX
137 default 19 if ARM64_VA_BITS=36
138 default 24 if ARM64_VA_BITS=39
139 default 27 if ARM64_VA_BITS=42
140 default 30 if ARM64_VA_BITS=47
141 default 29 if ARM64_VA_BITS=48 && ARM64_64K_PAGES
142 default 31 if ARM64_VA_BITS=48 && ARM64_16K_PAGES
143 default 33 if ARM64_VA_BITS=48
144 default 14 if ARM64_64K_PAGES
145 default 16 if ARM64_16K_PAGES
146 default 18
147
148config ARCH_MMAP_RND_COMPAT_BITS_MIN
149 default 7 if ARM64_64K_PAGES
150 default 9 if ARM64_16K_PAGES
151 default 11
152
153config ARCH_MMAP_RND_COMPAT_BITS_MAX
154 default 16
155
Uwe Kleine-Königce816fa2014-04-07 15:39:19 -0700156config NO_IOPORT_MAP
Liviu Dudaud1e6dc92014-09-29 15:29:31 +0100157 def_bool y if !PCI
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100158
159config STACKTRACE_SUPPORT
160 def_bool y
161
Jeff Vander Stoepbf0c4e02015-08-18 20:50:10 +0100162config ILLEGAL_POINTER_VALUE
163 hex
164 default 0xdead000000000000
165
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100166config LOCKDEP_SUPPORT
167 def_bool y
168
169config TRACE_IRQFLAGS_SUPPORT
170 def_bool y
171
Will Deaconc209f792014-03-14 17:47:05 +0000172config RWSEM_XCHGADD_ALGORITHM
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100173 def_bool y
174
Dave P Martin9fb74102015-07-24 16:37:48 +0100175config GENERIC_BUG
176 def_bool y
177 depends on BUG
178
179config GENERIC_BUG_RELATIVE_POINTERS
180 def_bool y
181 depends on GENERIC_BUG
182
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100183config GENERIC_HWEIGHT
184 def_bool y
185
186config GENERIC_CSUM
187 def_bool y
188
189config GENERIC_CALIBRATE_DELAY
190 def_bool y
191
Catalin Marinas19e76402014-02-27 12:09:22 +0000192config ZONE_DMA
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100193 def_bool y
194
Steve Capper29e56942014-10-09 15:29:25 -0700195config HAVE_GENERIC_RCU_GUP
196 def_bool y
197
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100198config ARCH_DMA_ADDR_T_64BIT
199 def_bool y
200
201config NEED_DMA_MAP_STATE
202 def_bool y
203
204config NEED_SG_DMA_LENGTH
205 def_bool y
206
Will Deacon4b3dc962015-05-29 18:28:44 +0100207config SMP
208 def_bool y
209
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100210config SWIOTLB
211 def_bool y
212
213config IOMMU_HELPER
214 def_bool SWIOTLB
215
Ard Biesheuvel4cfb3612013-07-09 14:18:12 +0100216config KERNEL_MODE_NEON
217 def_bool y
218
Rob Herring92cc15f2014-04-18 17:19:59 -0500219config FIX_EARLYCON_MEM
220 def_bool y
221
Kirill A. Shutemov9f25e6a2015-04-14 15:45:39 -0700222config PGTABLE_LEVELS
223 int
Suzuki K. Poulose21539932015-10-19 14:19:38 +0100224 default 2 if ARM64_16K_PAGES && ARM64_VA_BITS_36
Kirill A. Shutemov9f25e6a2015-04-14 15:45:39 -0700225 default 2 if ARM64_64K_PAGES && ARM64_VA_BITS_42
226 default 3 if ARM64_64K_PAGES && ARM64_VA_BITS_48
227 default 3 if ARM64_4K_PAGES && ARM64_VA_BITS_39
Suzuki K. Poulose44eaacf2015-10-19 14:19:37 +0100228 default 3 if ARM64_16K_PAGES && ARM64_VA_BITS_47
229 default 4 if !ARM64_64K_PAGES && ARM64_VA_BITS_48
Kirill A. Shutemov9f25e6a2015-04-14 15:45:39 -0700230
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100231source "init/Kconfig"
232
233source "kernel/Kconfig.freezer"
234
Olof Johansson6a377492015-07-20 12:09:16 -0700235source "arch/arm64/Kconfig.platforms"
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100236
237menu "Bus support"
238
Liviu Dudaud1e6dc92014-09-29 15:29:31 +0100239config PCI
240 bool "PCI support"
241 help
242 This feature enables support for PCI bus system. If you say Y
243 here, the kernel will include drivers and infrastructure code
244 to support PCI bus devices.
245
246config PCI_DOMAINS
247 def_bool PCI
248
249config PCI_DOMAINS_GENERIC
250 def_bool PCI
251
252config PCI_SYSCALL
253 def_bool PCI
254
255source "drivers/pci/Kconfig"
Liviu Dudaud1e6dc92014-09-29 15:29:31 +0100256
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100257endmenu
258
259menu "Kernel Features"
260
Andre Przywarac0a01b82014-11-14 15:54:12 +0000261menu "ARM errata workarounds via the alternatives framework"
262
263config ARM64_ERRATUM_826319
264 bool "Cortex-A53: 826319: System might deadlock if a write cannot complete until read data is accepted"
265 default y
266 help
267 This option adds an alternative code sequence to work around ARM
268 erratum 826319 on Cortex-A53 parts up to r0p2 with an AMBA 4 ACE or
269 AXI master interface and an L2 cache.
270
271 If a Cortex-A53 uses an AMBA AXI4 ACE interface to other processors
272 and is unable to accept a certain write via this interface, it will
273 not progress on read data presented on the read data channel and the
274 system can deadlock.
275
276 The workaround promotes data cache clean instructions to
277 data cache clean-and-invalidate.
278 Please note that this does not necessarily enable the workaround,
279 as it depends on the alternative framework, which will only patch
280 the kernel if an affected CPU is detected.
281
282 If unsure, say Y.
283
284config ARM64_ERRATUM_827319
285 bool "Cortex-A53: 827319: Data cache clean instructions might cause overlapping transactions to the interconnect"
286 default y
287 help
288 This option adds an alternative code sequence to work around ARM
289 erratum 827319 on Cortex-A53 parts up to r0p2 with an AMBA 5 CHI
290 master interface and an L2 cache.
291
292 Under certain conditions this erratum can cause a clean line eviction
293 to occur at the same time as another transaction to the same address
294 on the AMBA 5 CHI interface, which can cause data corruption if the
295 interconnect reorders the two transactions.
296
297 The workaround promotes data cache clean instructions to
298 data cache clean-and-invalidate.
299 Please note that this does not necessarily enable the workaround,
300 as it depends on the alternative framework, which will only patch
301 the kernel if an affected CPU is detected.
302
303 If unsure, say Y.
304
305config ARM64_ERRATUM_824069
306 bool "Cortex-A53: 824069: Cache line might not be marked as clean after a CleanShared snoop"
307 default y
308 help
309 This option adds an alternative code sequence to work around ARM
310 erratum 824069 on Cortex-A53 parts up to r0p2 when it is connected
311 to a coherent interconnect.
312
313 If a Cortex-A53 processor is executing a store or prefetch for
314 write instruction at the same time as a processor in another
315 cluster is executing a cache maintenance operation to the same
316 address, then this erratum might cause a clean cache line to be
317 incorrectly marked as dirty.
318
319 The workaround promotes data cache clean instructions to
320 data cache clean-and-invalidate.
321 Please note that this option does not necessarily enable the
322 workaround, as it depends on the alternative framework, which will
323 only patch the kernel if an affected CPU is detected.
324
325 If unsure, say Y.
326
327config ARM64_ERRATUM_819472
328 bool "Cortex-A53: 819472: Store exclusive instructions might cause data corruption"
329 default y
330 help
331 This option adds an alternative code sequence to work around ARM
332 erratum 819472 on Cortex-A53 parts up to r0p1 with an L2 cache
333 present when it is connected to a coherent interconnect.
334
335 If the processor is executing a load and store exclusive sequence at
336 the same time as a processor in another cluster is executing a cache
337 maintenance operation to the same address, then this erratum might
338 cause data corruption.
339
340 The workaround promotes data cache clean instructions to
341 data cache clean-and-invalidate.
342 Please note that this does not necessarily enable the workaround,
343 as it depends on the alternative framework, which will only patch
344 the kernel if an affected CPU is detected.
345
346 If unsure, say Y.
347
348config ARM64_ERRATUM_832075
349 bool "Cortex-A57: 832075: possible deadlock on mixing exclusive memory accesses with device loads"
350 default y
351 help
352 This option adds an alternative code sequence to work around ARM
353 erratum 832075 on Cortex-A57 parts up to r1p2.
354
355 Affected Cortex-A57 parts might deadlock when exclusive load/store
356 instructions to Write-Back memory are mixed with Device loads.
357
358 The workaround is to promote device loads to use Load-Acquire
359 semantics.
360 Please note that this does not necessarily enable the workaround,
361 as it depends on the alternative framework, which will only patch
362 the kernel if an affected CPU is detected.
363
364 If unsure, say Y.
365
Marc Zyngier498cd5c2015-11-16 10:28:18 +0000366config ARM64_ERRATUM_834220
367 bool "Cortex-A57: 834220: Stage 2 translation fault might be incorrectly reported in presence of a Stage 1 fault"
368 depends on KVM
369 default y
370 help
371 This option adds an alternative code sequence to work around ARM
372 erratum 834220 on Cortex-A57 parts up to r1p2.
373
374 Affected Cortex-A57 parts might report a Stage 2 translation
375 fault as the result of a Stage 1 fault for load crossing a
376 page boundary when there is a permission or device memory
377 alignment fault at Stage 1 and a translation fault at Stage 2.
378
379 The workaround is to verify that the Stage 1 translation
380 doesn't generate a fault before handling the Stage 2 fault.
381 Please note that this does not necessarily enable the workaround,
382 as it depends on the alternative framework, which will only patch
383 the kernel if an affected CPU is detected.
384
385 If unsure, say Y.
386
Will Deacon905e8c52015-03-23 19:07:02 +0000387config ARM64_ERRATUM_845719
388 bool "Cortex-A53: 845719: a load might read incorrect data"
389 depends on COMPAT
390 default y
391 help
392 This option adds an alternative code sequence to work around ARM
393 erratum 845719 on Cortex-A53 parts up to r0p4.
394
395 When running a compat (AArch32) userspace on an affected Cortex-A53
396 part, a load at EL0 from a virtual address that matches the bottom 32
397 bits of the virtual address used by a recent load at (AArch64) EL1
398 might return incorrect data.
399
400 The workaround is to write the contextidr_el1 register on exception
401 return to a 32-bit task.
402 Please note that this does not necessarily enable the workaround,
403 as it depends on the alternative framework, which will only patch
404 the kernel if an affected CPU is detected.
405
406 If unsure, say Y.
407
Will Deacondf057cc2015-03-17 12:15:02 +0000408config ARM64_ERRATUM_843419
409 bool "Cortex-A53: 843419: A load or store might access an incorrect address"
410 depends on MODULES
411 default y
Ard Biesheuvelfd045f62015-11-24 12:37:35 +0100412 select ARM64_MODULE_CMODEL_LARGE
Will Deacondf057cc2015-03-17 12:15:02 +0000413 help
414 This option builds kernel modules using the large memory model in
415 order to avoid the use of the ADRP instruction, which can cause
416 a subsequent memory access to use an incorrect address on Cortex-A53
417 parts up to r0p4.
418
419 Note that the kernel itself must be linked with a version of ld
420 which fixes potentially affected ADRP instructions through the
421 use of veneers.
422
423 If unsure, say Y.
424
Robert Richter94100972015-09-21 22:58:38 +0200425config CAVIUM_ERRATUM_22375
426 bool "Cavium erratum 22375, 24313"
427 default y
428 help
429 Enable workaround for erratum 22375, 24313.
430
431 This implements two gicv3-its errata workarounds for ThunderX. Both
432 with small impact affecting only ITS table allocation.
433
434 erratum 22375: only alloc 8MB table size
435 erratum 24313: ignore memory access type
436
437 The fixes are in ITS initialization and basically ignore memory access
438 type and table size provided by the TYPER and BASER registers.
439
440 If unsure, say Y.
441
Ganapatrao Kulkarnifbf8f402016-05-25 15:29:20 +0200442config CAVIUM_ERRATUM_23144
443 bool "Cavium erratum 23144: ITS SYNC hang on dual socket system"
444 depends on NUMA
445 default y
446 help
447 ITS SYNC command hang for cross node io and collections/cpu mapping.
448
449 If unsure, say Y.
450
Robert Richter6d4e11c2015-09-21 22:58:35 +0200451config CAVIUM_ERRATUM_23154
452 bool "Cavium erratum 23154: Access to ICC_IAR1_EL1 is not sync'ed"
453 default y
454 help
455 The gicv3 of ThunderX requires a modified version for
456 reading the IAR status to ensure data synchronization
457 (access to icc_iar1_el1 is not sync'ed before and after).
458
459 If unsure, say Y.
460
Andrew Pinski104a0c02016-02-24 17:44:57 -0800461config CAVIUM_ERRATUM_27456
462 bool "Cavium erratum 27456: Broadcast TLBI instructions may cause icache corruption"
463 default y
464 help
465 On ThunderX T88 pass 1.x through 2.1 parts, broadcast TLBI
466 instructions may cause the icache to become corrupted if it
467 contains data for a non-current ASID. The fix is to
468 invalidate the icache when changing the mm context.
469
470 If unsure, say Y.
471
Andre Przywarac0a01b82014-11-14 15:54:12 +0000472endmenu
473
474
Jungseok Leee41ceed2014-05-12 10:40:38 +0100475choice
476 prompt "Page size"
477 default ARM64_4K_PAGES
478 help
479 Page size (translation granule) configuration.
480
481config ARM64_4K_PAGES
482 bool "4KB"
483 help
484 This feature enables 4KB pages support.
485
Suzuki K. Poulose44eaacf2015-10-19 14:19:37 +0100486config ARM64_16K_PAGES
487 bool "16KB"
488 help
489 The system will use 16KB pages support. AArch32 emulation
490 requires applications compiled with 16K (or a multiple of 16K)
491 aligned segments.
492
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100493config ARM64_64K_PAGES
Jungseok Leee41ceed2014-05-12 10:40:38 +0100494 bool "64KB"
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100495 help
496 This feature enables 64KB pages support (4KB by default)
497 allowing only two levels of page tables and faster TLB
Suzuki K. Poulosedb488be2015-10-19 14:19:34 +0100498 look-up. AArch32 emulation requires applications compiled
499 with 64K aligned segments.
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100500
Jungseok Leee41ceed2014-05-12 10:40:38 +0100501endchoice
502
503choice
504 prompt "Virtual address space size"
505 default ARM64_VA_BITS_39 if ARM64_4K_PAGES
Suzuki K. Poulose44eaacf2015-10-19 14:19:37 +0100506 default ARM64_VA_BITS_47 if ARM64_16K_PAGES
Jungseok Leee41ceed2014-05-12 10:40:38 +0100507 default ARM64_VA_BITS_42 if ARM64_64K_PAGES
508 help
509 Allows choosing one of multiple possible virtual address
510 space sizes. The level of translation table is determined by
511 a combination of page size and virtual address space size.
512
Suzuki K. Poulose21539932015-10-19 14:19:38 +0100513config ARM64_VA_BITS_36
Catalin Marinas56a3f302015-10-20 14:59:20 +0100514 bool "36-bit" if EXPERT
Suzuki K. Poulose21539932015-10-19 14:19:38 +0100515 depends on ARM64_16K_PAGES
516
Jungseok Leee41ceed2014-05-12 10:40:38 +0100517config ARM64_VA_BITS_39
518 bool "39-bit"
519 depends on ARM64_4K_PAGES
520
521config ARM64_VA_BITS_42
522 bool "42-bit"
523 depends on ARM64_64K_PAGES
524
Suzuki K. Poulose44eaacf2015-10-19 14:19:37 +0100525config ARM64_VA_BITS_47
526 bool "47-bit"
527 depends on ARM64_16K_PAGES
528
Jungseok Leec79b9542014-05-12 18:40:51 +0900529config ARM64_VA_BITS_48
530 bool "48-bit"
Jungseok Leec79b9542014-05-12 18:40:51 +0900531
Jungseok Leee41ceed2014-05-12 10:40:38 +0100532endchoice
533
534config ARM64_VA_BITS
535 int
Suzuki K. Poulose21539932015-10-19 14:19:38 +0100536 default 36 if ARM64_VA_BITS_36
Jungseok Leee41ceed2014-05-12 10:40:38 +0100537 default 39 if ARM64_VA_BITS_39
538 default 42 if ARM64_VA_BITS_42
Suzuki K. Poulose44eaacf2015-10-19 14:19:37 +0100539 default 47 if ARM64_VA_BITS_47
Jungseok Leec79b9542014-05-12 18:40:51 +0900540 default 48 if ARM64_VA_BITS_48
Jungseok Leee41ceed2014-05-12 10:40:38 +0100541
Will Deacona8720132013-10-11 14:52:19 +0100542config CPU_BIG_ENDIAN
543 bool "Build big-endian kernel"
544 help
545 Say Y if you plan on running a kernel in big-endian mode.
546
Mark Brownf6e763b2014-03-04 07:51:17 +0000547config SCHED_MC
548 bool "Multi-core scheduler support"
Mark Brownf6e763b2014-03-04 07:51:17 +0000549 help
550 Multi-core scheduler support improves the CPU scheduler's decision
551 making when dealing with multi-core CPU chips at a cost of slightly
552 increased overhead in some places. If unsure say N here.
553
554config SCHED_SMT
555 bool "SMT scheduler support"
Mark Brownf6e763b2014-03-04 07:51:17 +0000556 help
557 Improves the CPU scheduler's decision making when dealing with
558 MultiThreading at a cost of slightly increased overhead in some
559 places. If unsure say N here.
560
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100561config NR_CPUS
Ganapatrao Kulkarni62aa9652015-03-18 11:01:18 +0000562 int "Maximum number of CPUs (2-4096)"
563 range 2 4096
Vinayak Kale15942852013-04-24 10:06:57 +0100564 # These have to remain sorted largest to smallest
Robert Richtere3672642014-09-08 12:44:48 +0100565 default "64"
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100566
Mark Rutland9327e2c2013-10-24 20:30:18 +0100567config HOTPLUG_CPU
568 bool "Support for hot-pluggable CPUs"
Yang Yingliang217d4532015-09-24 17:32:14 +0800569 select GENERIC_IRQ_MIGRATION
Mark Rutland9327e2c2013-10-24 20:30:18 +0100570 help
571 Say Y here to experiment with turning CPUs off and on. CPUs
572 can be controlled through /sys/devices/system/cpu.
573
Ganapatrao Kulkarni1a2db302016-04-08 15:50:27 -0700574# Common NUMA Features
575config NUMA
576 bool "Numa Memory Allocation and Scheduler Support"
577 depends on SMP
578 help
579 Enable NUMA (Non Uniform Memory Access) support.
580
581 The kernel will try to allocate memory used by a CPU on the
582 local memory of the CPU and add some more
583 NUMA awareness to the kernel.
584
585config NODES_SHIFT
586 int "Maximum NUMA Nodes (as a power of 2)"
587 range 1 10
588 default "2"
589 depends on NEED_MULTIPLE_NODES
590 help
591 Specify the maximum number of NUMA Nodes available on the target
592 system. Increases memory reserved to accommodate various tables.
593
594config USE_PERCPU_NUMA_NODE_ID
595 def_bool y
596 depends on NUMA
597
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100598source kernel/Kconfig.preempt
Kefeng Wangf90df5e2015-10-26 11:48:16 +0800599source kernel/Kconfig.hz
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100600
Laura Abbott83863f22016-02-05 16:24:47 -0800601config ARCH_SUPPORTS_DEBUG_PAGEALLOC
Will Deaconda24eb12016-04-28 19:38:16 +0100602 depends on !HIBERNATION
Laura Abbott83863f22016-02-05 16:24:47 -0800603 def_bool y
604
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100605config ARCH_HAS_HOLES_MEMORYMODEL
606 def_bool y if SPARSEMEM
607
608config ARCH_SPARSEMEM_ENABLE
609 def_bool y
610 select SPARSEMEM_VMEMMAP_ENABLE
611
612config ARCH_SPARSEMEM_DEFAULT
613 def_bool ARCH_SPARSEMEM_ENABLE
614
615config ARCH_SELECT_MEMORY_MODEL
616 def_bool ARCH_SPARSEMEM_ENABLE
617
618config HAVE_ARCH_PFN_VALID
619 def_bool ARCH_HAS_HOLES_MEMORYMODEL || !SPARSEMEM
620
621config HW_PERF_EVENTS
Mark Rutland6475b2d2015-10-02 10:55:03 +0100622 def_bool y
623 depends on ARM_PMU
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100624
Steve Capper084bd292013-04-10 13:48:00 +0100625config SYS_SUPPORTS_HUGETLBFS
626 def_bool y
627
Steve Capper084bd292013-04-10 13:48:00 +0100628config ARCH_WANT_HUGE_PMD_SHARE
Suzuki K. Poulose21539932015-10-19 14:19:38 +0100629 def_bool y if ARM64_4K_PAGES || (ARM64_16K_PAGES && !ARM64_VA_BITS_36)
Steve Capper084bd292013-04-10 13:48:00 +0100630
Catalin Marinasa41dc0e2014-04-03 17:48:54 +0100631config ARCH_HAS_CACHE_LINE_SIZE
632 def_bool y
633
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100634source "mm/Kconfig"
635
AKASHI Takahiroa1ae65b2014-11-28 05:26:39 +0000636config SECCOMP
637 bool "Enable seccomp to safely compute untrusted bytecode"
638 ---help---
639 This kernel feature is useful for number crunching applications
640 that may need to compute untrusted bytecode during their
641 execution. By using pipes or other transports made available to
642 the process as file descriptors supporting the read/write
643 syscalls, it's possible to isolate those applications in
644 their own address space using seccomp. Once seccomp is
645 enabled via prctl(PR_SET_SECCOMP), it cannot be disabled
646 and the task is only allowed to execute a few safe syscalls
647 defined by each seccomp mode.
648
Stefano Stabellinidfd57bc2015-11-23 10:33:49 +0000649config PARAVIRT
650 bool "Enable paravirtualization code"
651 help
652 This changes the kernel so it can modify itself when it is run
653 under a hypervisor, potentially improving performance significantly
654 over full virtualization.
655
656config PARAVIRT_TIME_ACCOUNTING
657 bool "Paravirtual steal time accounting"
658 select PARAVIRT
659 default n
660 help
661 Select this option to enable fine granularity task steal time
662 accounting. Time spent executing other tasks in parallel with
663 the current vCPU is discounted from the vCPU power. To account for
664 that, there can be a small performance impact.
665
666 If in doubt, say N here.
667
Stefano Stabelliniaa42aa12013-06-03 17:05:43 +0000668config XEN_DOM0
669 def_bool y
670 depends on XEN
671
672config XEN
Julien Grallc2ba1f72014-09-17 14:07:06 -0700673 bool "Xen guest support on ARM64"
Stefano Stabelliniaa42aa12013-06-03 17:05:43 +0000674 depends on ARM64 && OF
Stefano Stabellini83862cc2013-10-10 13:40:44 +0000675 select SWIOTLB_XEN
Stefano Stabellinidfd57bc2015-11-23 10:33:49 +0000676 select PARAVIRT
Stefano Stabelliniaa42aa12013-06-03 17:05:43 +0000677 help
678 Say Y if you want to run Linux in a Virtual Machine on Xen on ARM64.
679
Steve Capperd03bb142013-04-25 15:19:21 +0100680config FORCE_MAX_ZONEORDER
681 int
682 default "14" if (ARM64_64K_PAGES && TRANSPARENT_HUGEPAGE)
Suzuki K. Poulose44eaacf2015-10-19 14:19:37 +0100683 default "12" if (ARM64_16K_PAGES && TRANSPARENT_HUGEPAGE)
Steve Capperd03bb142013-04-25 15:19:21 +0100684 default "11"
Suzuki K. Poulose44eaacf2015-10-19 14:19:37 +0100685 help
686 The kernel memory allocator divides physically contiguous memory
687 blocks into "zones", where each zone is a power of two number of
688 pages. This option selects the largest power of two that the kernel
689 keeps in the memory allocator. If you need to allocate very large
690 blocks of physically contiguous memory, then you may need to
691 increase this value.
692
693 This config option is actually maximum order plus one. For example,
694 a value of 11 means that the largest free memory block is 2^10 pages.
695
696 We make sure that we can allocate upto a HugePage size for each configuration.
697 Hence we have :
698 MAX_ORDER = (PMD_SHIFT - PAGE_SHIFT) + 1 => PAGE_SHIFT - 2
699
700 However for 4K, we choose a higher default value, 11 as opposed to 10, giving us
701 4M allocations matching the default size used by generic code.
Steve Capperd03bb142013-04-25 15:19:21 +0100702
Will Deacon1b907f42014-11-20 16:51:10 +0000703menuconfig ARMV8_DEPRECATED
704 bool "Emulate deprecated/obsolete ARMv8 instructions"
705 depends on COMPAT
706 help
707 Legacy software support may require certain instructions
708 that have been deprecated or obsoleted in the architecture.
709
710 Enable this config to enable selective emulation of these
711 features.
712
713 If unsure, say Y
714
715if ARMV8_DEPRECATED
716
717config SWP_EMULATION
718 bool "Emulate SWP/SWPB instructions"
719 help
720 ARMv8 obsoletes the use of A32 SWP/SWPB instructions such that
721 they are always undefined. Say Y here to enable software
722 emulation of these instructions for userspace using LDXR/STXR.
723
724 In some older versions of glibc [<=2.8] SWP is used during futex
725 trylock() operations with the assumption that the code will not
726 be preempted. This invalid assumption may be more likely to fail
727 with SWP emulation enabled, leading to deadlock of the user
728 application.
729
730 NOTE: when accessing uncached shared regions, LDXR/STXR rely
731 on an external transaction monitoring block called a global
732 monitor to maintain update atomicity. If your system does not
733 implement a global monitor, this option can cause programs that
734 perform SWP operations to uncached memory to deadlock.
735
736 If unsure, say Y
737
738config CP15_BARRIER_EMULATION
739 bool "Emulate CP15 Barrier instructions"
740 help
741 The CP15 barrier instructions - CP15ISB, CP15DSB, and
742 CP15DMB - are deprecated in ARMv8 (and ARMv7). It is
743 strongly recommended to use the ISB, DSB, and DMB
744 instructions instead.
745
746 Say Y here to enable software emulation of these
747 instructions for AArch32 userspace code. When this option is
748 enabled, CP15 barrier usage is traced which can help
749 identify software that needs updating.
750
751 If unsure, say Y
752
Suzuki K. Poulose2d888f42015-01-21 12:43:11 +0000753config SETEND_EMULATION
754 bool "Emulate SETEND instruction"
755 help
756 The SETEND instruction alters the data-endianness of the
757 AArch32 EL0, and is deprecated in ARMv8.
758
759 Say Y here to enable software emulation of the instruction
760 for AArch32 userspace code.
761
762 Note: All the cpus on the system must have mixed endian support at EL0
763 for this feature to be enabled. If a new CPU - which doesn't support mixed
764 endian - is hotplugged in after this feature has been enabled, there could
765 be unexpected results in the applications.
766
767 If unsure, say Y
Will Deacon1b907f42014-11-20 16:51:10 +0000768endif
769
Will Deacon0e4a0702015-07-27 15:54:13 +0100770menu "ARMv8.1 architectural features"
771
772config ARM64_HW_AFDBM
773 bool "Support for hardware updates of the Access and Dirty page flags"
774 default y
775 help
776 The ARMv8.1 architecture extensions introduce support for
777 hardware updates of the access and dirty information in page
778 table entries. When enabled in TCR_EL1 (HA and HD bits) on
779 capable processors, accesses to pages with PTE_AF cleared will
780 set this bit instead of raising an access flag fault.
781 Similarly, writes to read-only pages with the DBM bit set will
782 clear the read-only bit (AP[2]) instead of raising a
783 permission fault.
784
785 Kernels built with this configuration option enabled continue
786 to work on pre-ARMv8.1 hardware and the performance impact is
787 minimal. If unsure, say Y.
788
789config ARM64_PAN
790 bool "Enable support for Privileged Access Never (PAN)"
791 default y
792 help
793 Privileged Access Never (PAN; part of the ARMv8.1 Extensions)
794 prevents the kernel or hypervisor from accessing user-space (EL0)
795 memory directly.
796
797 Choosing this option will cause any unprotected (not using
798 copy_to_user et al) memory access to fail with a permission fault.
799
800 The feature is detected at runtime, and will remain as a 'nop'
801 instruction if the cpu does not implement the feature.
802
803config ARM64_LSE_ATOMICS
804 bool "Atomic instructions"
805 help
806 As part of the Large System Extensions, ARMv8.1 introduces new
807 atomic instructions that are designed specifically to scale in
808 very large systems.
809
810 Say Y here to make use of these instructions for the in-kernel
811 atomic routines. This incurs a small overhead on CPUs that do
812 not support these instructions and requires the kernel to be
813 built with binutils >= 2.25.
814
Marc Zyngier1f364c82014-02-19 09:33:14 +0000815config ARM64_VHE
816 bool "Enable support for Virtualization Host Extensions (VHE)"
817 default y
818 help
819 Virtualization Host Extensions (VHE) allow the kernel to run
820 directly at EL2 (instead of EL1) on processors that support
821 it. This leads to better performance for KVM, as they reduce
822 the cost of the world switch.
823
824 Selecting this option allows the VHE feature to be detected
825 at runtime, and does not affect processors that do not
826 implement this feature.
827
Will Deacon0e4a0702015-07-27 15:54:13 +0100828endmenu
829
Will Deaconf9933182016-02-26 16:30:14 +0000830menu "ARMv8.2 architectural features"
831
James Morse57f49592016-02-05 14:58:48 +0000832config ARM64_UAO
833 bool "Enable support for User Access Override (UAO)"
834 default y
835 help
836 User Access Override (UAO; part of the ARMv8.2 Extensions)
837 causes the 'unprivileged' variant of the load/store instructions to
838 be overriden to be privileged.
839
840 This option changes get_user() and friends to use the 'unprivileged'
841 variant of the load/store instructions. This ensures that user-space
842 really did have access to the supplied memory. When addr_limit is
843 set to kernel memory the UAO bit will be set, allowing privileged
844 access to kernel memory.
845
846 Choosing this option will cause copy_to_user() et al to use user-space
847 memory permissions.
848
849 The feature is detected at runtime, the kernel will use the
850 regular load/store instructions if the cpu does not implement the
851 feature.
852
Will Deaconf9933182016-02-26 16:30:14 +0000853endmenu
854
Ard Biesheuvelfd045f62015-11-24 12:37:35 +0100855config ARM64_MODULE_CMODEL_LARGE
856 bool
857
858config ARM64_MODULE_PLTS
859 bool
860 select ARM64_MODULE_CMODEL_LARGE
861 select HAVE_MOD_ARCH_SPECIFIC
862
Ard Biesheuvel1e48ef72016-01-26 09:13:44 +0100863config RELOCATABLE
864 bool
865 help
866 This builds the kernel as a Position Independent Executable (PIE),
867 which retains all relocation metadata required to relocate the
868 kernel binary at runtime to a different virtual address than the
869 address it was linked at.
870 Since AArch64 uses the RELA relocation format, this requires a
871 relocation pass at runtime even if the kernel is loaded at the
872 same address it was linked at.
873
Ard Biesheuvelf80fb3a2016-01-26 14:12:01 +0100874config RANDOMIZE_BASE
875 bool "Randomize the address of the kernel image"
876 select ARM64_MODULE_PLTS
877 select RELOCATABLE
878 help
879 Randomizes the virtual address at which the kernel image is
880 loaded, as a security feature that deters exploit attempts
881 relying on knowledge of the location of kernel internals.
882
883 It is the bootloader's job to provide entropy, by passing a
884 random u64 value in /chosen/kaslr-seed at kernel entry.
885
Ard Biesheuvel2b5fe072016-01-26 14:48:29 +0100886 When booting via the UEFI stub, it will invoke the firmware's
887 EFI_RNG_PROTOCOL implementation (if available) to supply entropy
888 to the kernel proper. In addition, it will randomise the physical
889 location of the kernel Image as well.
890
Ard Biesheuvelf80fb3a2016-01-26 14:12:01 +0100891 If unsure, say N.
892
893config RANDOMIZE_MODULE_REGION_FULL
894 bool "Randomize the module region independently from the core kernel"
895 depends on RANDOMIZE_BASE
896 default y
897 help
898 Randomizes the location of the module region without considering the
899 location of the core kernel. This way, it is impossible for modules
900 to leak information about the location of core kernel data structures
901 but it does imply that function calls between modules and the core
902 kernel will need to be resolved via veneers in the module PLT.
903
904 When this option is not set, the module region will be randomized over
905 a limited range that contains the [_stext, _etext] interval of the
906 core kernel, so branch relocations are always in range.
907
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100908endmenu
909
910menu "Boot options"
911
Lorenzo Pieralisi5e89c552016-01-26 11:10:38 +0000912config ARM64_ACPI_PARKING_PROTOCOL
913 bool "Enable support for the ARM64 ACPI parking protocol"
914 depends on ACPI
915 help
916 Enable support for the ARM64 ACPI parking protocol. If disabled
917 the kernel will not allow booting through the ARM64 ACPI parking
918 protocol even if the corresponding data is present in the ACPI
919 MADT table.
920
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100921config CMDLINE
922 string "Default kernel command string"
923 default ""
924 help
925 Provide a set of default command-line options at build time by
926 entering them here. As a minimum, you should specify the the
927 root device (e.g. root=/dev/nfs).
928
929config CMDLINE_FORCE
930 bool "Always use the default kernel command string"
931 help
932 Always use the default kernel command string, even if the boot
933 loader passes other arguments to the kernel.
934 This is useful if you cannot or don't want to change the
935 command-line options your boot loader passes to the kernel.
936
Ard Biesheuvelf4f75ad52014-07-02 14:54:43 +0200937config EFI_STUB
938 bool
939
Mark Salterf84d0272014-04-15 21:59:30 -0400940config EFI
941 bool "UEFI runtime support"
942 depends on OF && !CPU_BIG_ENDIAN
943 select LIBFDT
944 select UCS2_STRING
945 select EFI_PARAMS_FROM_FDT
Ard Biesheuvele15dd492014-07-04 19:41:53 +0200946 select EFI_RUNTIME_WRAPPERS
Ard Biesheuvelf4f75ad52014-07-02 14:54:43 +0200947 select EFI_STUB
948 select EFI_ARMSTUB
Mark Salterf84d0272014-04-15 21:59:30 -0400949 default y
950 help
951 This option provides support for runtime services provided
952 by UEFI firmware (such as non-volatile variables, realtime
Mark Salter3c7f2552014-04-15 22:47:52 -0400953 clock, and platform reset). A UEFI stub is also provided to
954 allow the kernel to be booted as an EFI application. This
955 is only useful on systems that have UEFI firmware.
Mark Salterf84d0272014-04-15 21:59:30 -0400956
Yi Lid1ae8c02014-10-04 23:46:43 +0800957config DMI
958 bool "Enable support for SMBIOS (DMI) tables"
959 depends on EFI
960 default y
961 help
962 This enables SMBIOS/DMI feature for systems.
963
964 This option is only useful on systems that have UEFI firmware.
965 However, even with this option, the resultant kernel should
966 continue to boot on existing non-UEFI platforms.
967
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100968endmenu
969
970menu "Userspace binary formats"
971
972source "fs/Kconfig.binfmt"
973
974config COMPAT
975 bool "Kernel support for 32-bit EL0"
Suzuki K. Poulose755e70b2015-10-19 14:19:32 +0100976 depends on ARM64_4K_PAGES || EXPERT
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100977 select COMPAT_BINFMT_ELF
Catalin Marinasaf1839e2012-10-08 16:28:08 -0700978 select HAVE_UID16
Al Viro84b9e9b2012-12-25 16:29:11 -0500979 select OLD_SIGSUSPEND3
Al Viro51682032012-12-25 19:31:29 -0500980 select COMPAT_OLD_SIGACTION
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100981 help
982 This option enables support for a 32-bit EL0 running under a 64-bit
983 kernel at EL1. AArch32-specific components such as system calls,
984 the user helper functions, VFP support and the ptrace interface are
985 handled appropriately by the kernel.
986
Suzuki K. Poulose44eaacf2015-10-19 14:19:37 +0100987 If you use a page size other than 4KB (i.e, 16KB or 64KB), please be aware
988 that you will only be able to execute AArch32 binaries that were compiled
989 with page size aligned segments.
Alexander Grafa8fcd8b2015-03-16 16:32:23 +0000990
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100991 If you want to execute 32-bit userspace applications, say Y.
992
993config SYSVIPC_COMPAT
994 def_bool y
995 depends on COMPAT && SYSVIPC
996
997endmenu
998
Lorenzo Pieralisi166936b2013-11-07 18:37:14 +0000999menu "Power management options"
1000
1001source "kernel/power/Kconfig"
1002
James Morse82869ac2016-04-27 17:47:12 +01001003config ARCH_HIBERNATION_POSSIBLE
1004 def_bool y
1005 depends on CPU_PM
1006
1007config ARCH_HIBERNATION_HEADER
1008 def_bool y
1009 depends on HIBERNATION
1010
Lorenzo Pieralisi166936b2013-11-07 18:37:14 +00001011config ARCH_SUSPEND_POSSIBLE
1012 def_bool y
1013
Lorenzo Pieralisi166936b2013-11-07 18:37:14 +00001014endmenu
1015
Lorenzo Pieralisi13072202013-07-17 14:54:21 +01001016menu "CPU Power Management"
1017
1018source "drivers/cpuidle/Kconfig"
1019
Rob Herring52e7e812014-02-24 11:27:57 +09001020source "drivers/cpufreq/Kconfig"
1021
1022endmenu
1023
Catalin Marinas8c2c3df2012-04-20 14:45:54 +01001024source "net/Kconfig"
1025
1026source "drivers/Kconfig"
1027
Mark Salterf84d0272014-04-15 21:59:30 -04001028source "drivers/firmware/Kconfig"
1029
Graeme Gregoryb6a02172015-03-24 14:02:53 +00001030source "drivers/acpi/Kconfig"
1031
Catalin Marinas8c2c3df2012-04-20 14:45:54 +01001032source "fs/Kconfig"
1033
Marc Zyngierc3eb5b12013-07-04 13:34:32 +01001034source "arch/arm64/kvm/Kconfig"
1035
Catalin Marinas8c2c3df2012-04-20 14:45:54 +01001036source "arch/arm64/Kconfig.debug"
1037
1038source "security/Kconfig"
1039
1040source "crypto/Kconfig"
Ard Biesheuvel2c988332014-03-06 16:23:33 +08001041if CRYPTO
1042source "arch/arm64/crypto/Kconfig"
1043endif
Catalin Marinas8c2c3df2012-04-20 14:45:54 +01001044
1045source "lib/Kconfig"