blob: 170c9bb958666afc587e6b94c6e424f43b939a88 [file] [log] [blame]
Catalin Marinas382266a2007-02-05 14:48:19 +01001/*
2 * arch/arm/mm/cache-l2x0.c - L210/L220 cache controller support
3 *
4 * Copyright (C) 2007 ARM Limited
5 *
6 * This program is free software; you can redistribute it and/or modify
7 * it under the terms of the GNU General Public License version 2 as
8 * published by the Free Software Foundation.
9 *
10 * This program is distributed in the hope that it will be useful,
11 * but WITHOUT ANY WARRANTY; without even the implied warranty of
12 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
13 * GNU General Public License for more details.
14 *
15 * You should have received a copy of the GNU General Public License
16 * along with this program; if not, write to the Free Software
17 * Foundation, Inc., 59 Temple Place, Suite 330, Boston, MA 02111-1307 USA
18 */
19#include <linux/init.h>
Catalin Marinas07620972007-07-20 11:42:40 +010020#include <linux/spinlock.h>
Russell Kingfced80c2008-09-06 12:10:45 +010021#include <linux/io.h>
Catalin Marinas382266a2007-02-05 14:48:19 +010022
23#include <asm/cacheflush.h>
Catalin Marinas382266a2007-02-05 14:48:19 +010024#include <asm/hardware/cache-l2x0.h>
25
26#define CACHE_LINE_SIZE 32
27
28static void __iomem *l2x0_base;
Catalin Marinas07620972007-07-20 11:42:40 +010029static DEFINE_SPINLOCK(l2x0_lock);
Jason McMullan64039be2010-05-05 18:59:37 +010030static uint32_t l2x0_way_mask; /* Bitmask of active ways */
Santosh Shilimkar5ba70372010-07-11 14:35:37 +053031static uint32_t l2x0_size;
Catalin Marinas382266a2007-02-05 14:48:19 +010032
Catalin Marinas9a6655e2010-08-31 13:05:22 +010033static inline void cache_wait_way(void __iomem *reg, unsigned long mask)
Catalin Marinas382266a2007-02-05 14:48:19 +010034{
Catalin Marinas9a6655e2010-08-31 13:05:22 +010035 /* wait for cache operation by line or way to complete */
Catalin Marinas6775a552010-07-28 22:01:25 +010036 while (readl_relaxed(reg) & mask)
Catalin Marinas382266a2007-02-05 14:48:19 +010037 ;
Catalin Marinas382266a2007-02-05 14:48:19 +010038}
39
Catalin Marinas9a6655e2010-08-31 13:05:22 +010040#ifdef CONFIG_CACHE_PL310
41static inline void cache_wait(void __iomem *reg, unsigned long mask)
42{
43 /* cache operations by line are atomic on PL310 */
44}
45#else
46#define cache_wait cache_wait_way
47#endif
48
Catalin Marinas382266a2007-02-05 14:48:19 +010049static inline void cache_sync(void)
50{
Russell King3d107432009-11-19 11:41:09 +000051 void __iomem *base = l2x0_base;
Catalin Marinas6775a552010-07-28 22:01:25 +010052 writel_relaxed(0, base + L2X0_CACHE_SYNC);
Russell King3d107432009-11-19 11:41:09 +000053 cache_wait(base + L2X0_CACHE_SYNC, 1);
Catalin Marinas382266a2007-02-05 14:48:19 +010054}
55
Santosh Shilimkar424d6b12010-02-04 19:35:06 +010056static inline void l2x0_clean_line(unsigned long addr)
57{
58 void __iomem *base = l2x0_base;
59 cache_wait(base + L2X0_CLEAN_LINE_PA, 1);
Catalin Marinas6775a552010-07-28 22:01:25 +010060 writel_relaxed(addr, base + L2X0_CLEAN_LINE_PA);
Santosh Shilimkar424d6b12010-02-04 19:35:06 +010061}
62
63static inline void l2x0_inv_line(unsigned long addr)
64{
65 void __iomem *base = l2x0_base;
66 cache_wait(base + L2X0_INV_LINE_PA, 1);
Catalin Marinas6775a552010-07-28 22:01:25 +010067 writel_relaxed(addr, base + L2X0_INV_LINE_PA);
Santosh Shilimkar424d6b12010-02-04 19:35:06 +010068}
69
Santosh Shilimkar9e655822010-02-04 19:42:42 +010070#ifdef CONFIG_PL310_ERRATA_588369
71static void debug_writel(unsigned long val)
72{
73 extern void omap_smc1(u32 fn, u32 arg);
74
75 /*
76 * Texas Instrument secure monitor api to modify the
77 * PL310 Debug Control Register.
78 */
79 omap_smc1(0x100, val);
80}
81
82static inline void l2x0_flush_line(unsigned long addr)
83{
84 void __iomem *base = l2x0_base;
85
86 /* Clean by PA followed by Invalidate by PA */
87 cache_wait(base + L2X0_CLEAN_LINE_PA, 1);
Catalin Marinas6775a552010-07-28 22:01:25 +010088 writel_relaxed(addr, base + L2X0_CLEAN_LINE_PA);
Santosh Shilimkar9e655822010-02-04 19:42:42 +010089 cache_wait(base + L2X0_INV_LINE_PA, 1);
Catalin Marinas6775a552010-07-28 22:01:25 +010090 writel_relaxed(addr, base + L2X0_INV_LINE_PA);
Santosh Shilimkar9e655822010-02-04 19:42:42 +010091}
92#else
93
94/* Optimised out for non-errata case */
95static inline void debug_writel(unsigned long val)
96{
97}
98
Santosh Shilimkar424d6b12010-02-04 19:35:06 +010099static inline void l2x0_flush_line(unsigned long addr)
100{
101 void __iomem *base = l2x0_base;
102 cache_wait(base + L2X0_CLEAN_INV_LINE_PA, 1);
Catalin Marinas6775a552010-07-28 22:01:25 +0100103 writel_relaxed(addr, base + L2X0_CLEAN_INV_LINE_PA);
Santosh Shilimkar424d6b12010-02-04 19:35:06 +0100104}
Santosh Shilimkar9e655822010-02-04 19:42:42 +0100105#endif
Santosh Shilimkar424d6b12010-02-04 19:35:06 +0100106
Catalin Marinas23107c52010-03-24 16:48:53 +0100107static void l2x0_cache_sync(void)
108{
109 unsigned long flags;
110
111 spin_lock_irqsave(&l2x0_lock, flags);
112 cache_sync();
113 spin_unlock_irqrestore(&l2x0_lock, flags);
114}
115
Thomas Gleixner2fd86582010-07-31 21:05:24 +0530116static void l2x0_flush_all(void)
117{
118 unsigned long flags;
119
120 /* clean all ways */
121 spin_lock_irqsave(&l2x0_lock, flags);
122 writel_relaxed(l2x0_way_mask, l2x0_base + L2X0_CLEAN_INV_WAY);
123 cache_wait_way(l2x0_base + L2X0_CLEAN_INV_WAY, l2x0_way_mask);
124 cache_sync();
125 spin_unlock_irqrestore(&l2x0_lock, flags);
126}
127
Santosh Shilimkar444457c2010-07-11 14:58:41 +0530128static void l2x0_clean_all(void)
129{
130 unsigned long flags;
131
132 /* clean all ways */
133 spin_lock_irqsave(&l2x0_lock, flags);
134 writel_relaxed(l2x0_way_mask, l2x0_base + L2X0_CLEAN_WAY);
135 cache_wait_way(l2x0_base + L2X0_CLEAN_WAY, l2x0_way_mask);
136 cache_sync();
137 spin_unlock_irqrestore(&l2x0_lock, flags);
138}
139
Thomas Gleixner2fd86582010-07-31 21:05:24 +0530140static void l2x0_inv_all(void)
Catalin Marinas382266a2007-02-05 14:48:19 +0100141{
Russell King0eb948d2009-11-19 11:12:15 +0000142 unsigned long flags;
143
Catalin Marinas382266a2007-02-05 14:48:19 +0100144 /* invalidate all ways */
Russell King0eb948d2009-11-19 11:12:15 +0000145 spin_lock_irqsave(&l2x0_lock, flags);
Thomas Gleixner2fd86582010-07-31 21:05:24 +0530146 /* Invalidating when L2 is enabled is a nono */
147 BUG_ON(readl(l2x0_base + L2X0_CTRL) & 1);
Catalin Marinas6775a552010-07-28 22:01:25 +0100148 writel_relaxed(l2x0_way_mask, l2x0_base + L2X0_INV_WAY);
Catalin Marinas9a6655e2010-08-31 13:05:22 +0100149 cache_wait_way(l2x0_base + L2X0_INV_WAY, l2x0_way_mask);
Catalin Marinas382266a2007-02-05 14:48:19 +0100150 cache_sync();
Russell King0eb948d2009-11-19 11:12:15 +0000151 spin_unlock_irqrestore(&l2x0_lock, flags);
Catalin Marinas382266a2007-02-05 14:48:19 +0100152}
153
154static void l2x0_inv_range(unsigned long start, unsigned long end)
155{
Russell King3d107432009-11-19 11:41:09 +0000156 void __iomem *base = l2x0_base;
Russell King0eb948d2009-11-19 11:12:15 +0000157 unsigned long flags;
Catalin Marinas382266a2007-02-05 14:48:19 +0100158
Russell King0eb948d2009-11-19 11:12:15 +0000159 spin_lock_irqsave(&l2x0_lock, flags);
Rui Sousa4f6627a2007-09-15 00:56:19 +0100160 if (start & (CACHE_LINE_SIZE - 1)) {
161 start &= ~(CACHE_LINE_SIZE - 1);
Santosh Shilimkar9e655822010-02-04 19:42:42 +0100162 debug_writel(0x03);
Santosh Shilimkar424d6b12010-02-04 19:35:06 +0100163 l2x0_flush_line(start);
Santosh Shilimkar9e655822010-02-04 19:42:42 +0100164 debug_writel(0x00);
Rui Sousa4f6627a2007-09-15 00:56:19 +0100165 start += CACHE_LINE_SIZE;
166 }
167
168 if (end & (CACHE_LINE_SIZE - 1)) {
169 end &= ~(CACHE_LINE_SIZE - 1);
Santosh Shilimkar9e655822010-02-04 19:42:42 +0100170 debug_writel(0x03);
Santosh Shilimkar424d6b12010-02-04 19:35:06 +0100171 l2x0_flush_line(end);
Santosh Shilimkar9e655822010-02-04 19:42:42 +0100172 debug_writel(0x00);
Rui Sousa4f6627a2007-09-15 00:56:19 +0100173 }
174
Russell King0eb948d2009-11-19 11:12:15 +0000175 while (start < end) {
176 unsigned long blk_end = start + min(end - start, 4096UL);
177
178 while (start < blk_end) {
Santosh Shilimkar424d6b12010-02-04 19:35:06 +0100179 l2x0_inv_line(start);
Russell King0eb948d2009-11-19 11:12:15 +0000180 start += CACHE_LINE_SIZE;
181 }
182
183 if (blk_end < end) {
184 spin_unlock_irqrestore(&l2x0_lock, flags);
185 spin_lock_irqsave(&l2x0_lock, flags);
186 }
187 }
Russell King3d107432009-11-19 11:41:09 +0000188 cache_wait(base + L2X0_INV_LINE_PA, 1);
Catalin Marinas382266a2007-02-05 14:48:19 +0100189 cache_sync();
Russell King0eb948d2009-11-19 11:12:15 +0000190 spin_unlock_irqrestore(&l2x0_lock, flags);
Catalin Marinas382266a2007-02-05 14:48:19 +0100191}
192
193static void l2x0_clean_range(unsigned long start, unsigned long end)
194{
Russell King3d107432009-11-19 11:41:09 +0000195 void __iomem *base = l2x0_base;
Russell King0eb948d2009-11-19 11:12:15 +0000196 unsigned long flags;
Catalin Marinas382266a2007-02-05 14:48:19 +0100197
Santosh Shilimkar444457c2010-07-11 14:58:41 +0530198 if ((end - start) >= l2x0_size) {
199 l2x0_clean_all();
200 return;
201 }
202
Russell King0eb948d2009-11-19 11:12:15 +0000203 spin_lock_irqsave(&l2x0_lock, flags);
Catalin Marinas382266a2007-02-05 14:48:19 +0100204 start &= ~(CACHE_LINE_SIZE - 1);
Russell King0eb948d2009-11-19 11:12:15 +0000205 while (start < end) {
206 unsigned long blk_end = start + min(end - start, 4096UL);
207
208 while (start < blk_end) {
Santosh Shilimkar424d6b12010-02-04 19:35:06 +0100209 l2x0_clean_line(start);
Russell King0eb948d2009-11-19 11:12:15 +0000210 start += CACHE_LINE_SIZE;
211 }
212
213 if (blk_end < end) {
214 spin_unlock_irqrestore(&l2x0_lock, flags);
215 spin_lock_irqsave(&l2x0_lock, flags);
216 }
217 }
Russell King3d107432009-11-19 11:41:09 +0000218 cache_wait(base + L2X0_CLEAN_LINE_PA, 1);
Catalin Marinas382266a2007-02-05 14:48:19 +0100219 cache_sync();
Russell King0eb948d2009-11-19 11:12:15 +0000220 spin_unlock_irqrestore(&l2x0_lock, flags);
Catalin Marinas382266a2007-02-05 14:48:19 +0100221}
222
223static void l2x0_flush_range(unsigned long start, unsigned long end)
224{
Russell King3d107432009-11-19 11:41:09 +0000225 void __iomem *base = l2x0_base;
Russell King0eb948d2009-11-19 11:12:15 +0000226 unsigned long flags;
Catalin Marinas382266a2007-02-05 14:48:19 +0100227
Santosh Shilimkar444457c2010-07-11 14:58:41 +0530228 if ((end - start) >= l2x0_size) {
229 l2x0_flush_all();
230 return;
231 }
232
Russell King0eb948d2009-11-19 11:12:15 +0000233 spin_lock_irqsave(&l2x0_lock, flags);
Catalin Marinas382266a2007-02-05 14:48:19 +0100234 start &= ~(CACHE_LINE_SIZE - 1);
Russell King0eb948d2009-11-19 11:12:15 +0000235 while (start < end) {
236 unsigned long blk_end = start + min(end - start, 4096UL);
237
Santosh Shilimkar9e655822010-02-04 19:42:42 +0100238 debug_writel(0x03);
Russell King0eb948d2009-11-19 11:12:15 +0000239 while (start < blk_end) {
Santosh Shilimkar424d6b12010-02-04 19:35:06 +0100240 l2x0_flush_line(start);
Russell King0eb948d2009-11-19 11:12:15 +0000241 start += CACHE_LINE_SIZE;
242 }
Santosh Shilimkar9e655822010-02-04 19:42:42 +0100243 debug_writel(0x00);
Russell King0eb948d2009-11-19 11:12:15 +0000244
245 if (blk_end < end) {
246 spin_unlock_irqrestore(&l2x0_lock, flags);
247 spin_lock_irqsave(&l2x0_lock, flags);
248 }
249 }
Russell King3d107432009-11-19 11:41:09 +0000250 cache_wait(base + L2X0_CLEAN_INV_LINE_PA, 1);
Catalin Marinas382266a2007-02-05 14:48:19 +0100251 cache_sync();
Russell King0eb948d2009-11-19 11:12:15 +0000252 spin_unlock_irqrestore(&l2x0_lock, flags);
Catalin Marinas382266a2007-02-05 14:48:19 +0100253}
254
Thomas Gleixner2fd86582010-07-31 21:05:24 +0530255static void l2x0_disable(void)
256{
257 unsigned long flags;
258
259 spin_lock_irqsave(&l2x0_lock, flags);
260 writel(0, l2x0_base + L2X0_CTRL);
261 spin_unlock_irqrestore(&l2x0_lock, flags);
262}
263
Catalin Marinas382266a2007-02-05 14:48:19 +0100264void __init l2x0_init(void __iomem *base, __u32 aux_val, __u32 aux_mask)
265{
266 __u32 aux;
Jason McMullan64039be2010-05-05 18:59:37 +0100267 __u32 cache_id;
Santosh Shilimkar5ba70372010-07-11 14:35:37 +0530268 __u32 way_size = 0;
Jason McMullan64039be2010-05-05 18:59:37 +0100269 int ways;
270 const char *type;
Catalin Marinas382266a2007-02-05 14:48:19 +0100271
272 l2x0_base = base;
273
Catalin Marinas6775a552010-07-28 22:01:25 +0100274 cache_id = readl_relaxed(l2x0_base + L2X0_CACHE_ID);
275 aux = readl_relaxed(l2x0_base + L2X0_AUX_CTRL);
Jason McMullan64039be2010-05-05 18:59:37 +0100276
Sascha Hauer4082cfa2010-07-08 08:36:21 +0100277 aux &= aux_mask;
278 aux |= aux_val;
279
Jason McMullan64039be2010-05-05 18:59:37 +0100280 /* Determine the number of ways */
281 switch (cache_id & L2X0_CACHE_ID_PART_MASK) {
282 case L2X0_CACHE_ID_PART_L310:
283 if (aux & (1 << 16))
284 ways = 16;
285 else
286 ways = 8;
287 type = "L310";
288 break;
289 case L2X0_CACHE_ID_PART_L210:
290 ways = (aux >> 13) & 0xf;
291 type = "L210";
292 break;
293 default:
294 /* Assume unknown chips have 8 ways */
295 ways = 8;
296 type = "L2x0 series";
297 break;
298 }
299
300 l2x0_way_mask = (1 << ways) - 1;
301
Srinidhi Kasagar48371cd2009-12-02 06:18:03 +0100302 /*
Santosh Shilimkar5ba70372010-07-11 14:35:37 +0530303 * L2 cache Size = Way size * Number of ways
304 */
305 way_size = (aux & L2X0_AUX_CTRL_WAY_SIZE_MASK) >> 17;
306 way_size = 1 << (way_size + 3);
307 l2x0_size = ways * way_size * SZ_1K;
308
309 /*
Srinidhi Kasagar48371cd2009-12-02 06:18:03 +0100310 * Check if l2x0 controller is already enabled.
311 * If you are booting from non-secure mode
312 * accessing the below registers will fault.
313 */
Catalin Marinas6775a552010-07-28 22:01:25 +0100314 if (!(readl_relaxed(l2x0_base + L2X0_CTRL) & 1)) {
Catalin Marinas382266a2007-02-05 14:48:19 +0100315
Srinidhi Kasagar48371cd2009-12-02 06:18:03 +0100316 /* l2x0 controller is disabled */
Catalin Marinas6775a552010-07-28 22:01:25 +0100317 writel_relaxed(aux, l2x0_base + L2X0_AUX_CTRL);
Catalin Marinas382266a2007-02-05 14:48:19 +0100318
Srinidhi Kasagar48371cd2009-12-02 06:18:03 +0100319 l2x0_inv_all();
320
321 /* enable L2X0 */
Catalin Marinas6775a552010-07-28 22:01:25 +0100322 writel_relaxed(1, l2x0_base + L2X0_CTRL);
Srinidhi Kasagar48371cd2009-12-02 06:18:03 +0100323 }
Catalin Marinas382266a2007-02-05 14:48:19 +0100324
325 outer_cache.inv_range = l2x0_inv_range;
326 outer_cache.clean_range = l2x0_clean_range;
327 outer_cache.flush_range = l2x0_flush_range;
Catalin Marinas23107c52010-03-24 16:48:53 +0100328 outer_cache.sync = l2x0_cache_sync;
Thomas Gleixner2fd86582010-07-31 21:05:24 +0530329 outer_cache.flush_all = l2x0_flush_all;
330 outer_cache.inv_all = l2x0_inv_all;
331 outer_cache.disable = l2x0_disable;
Catalin Marinas382266a2007-02-05 14:48:19 +0100332
Jason McMullan64039be2010-05-05 18:59:37 +0100333 printk(KERN_INFO "%s cache controller enabled\n", type);
Santosh Shilimkar5ba70372010-07-11 14:35:37 +0530334 printk(KERN_INFO "l2x0: %d ways, CACHE_ID 0x%08x, AUX_CTRL 0x%08x, Cache size: %d B\n",
335 ways, cache_id, aux, l2x0_size);
Catalin Marinas382266a2007-02-05 14:48:19 +0100336}