blob: d72377c41c76ed228dc80f3f3051f30f07485da5 [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001#include <linux/init.h>
2#include <linux/kernel.h>
3
4#include <linux/string.h>
5#include <linux/bitops.h>
6#include <linux/smp.h>
Ingo Molnar83ce4002009-02-26 20:16:58 +01007#include <linux/sched.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -07008#include <linux/thread_info.h>
Nick Piggin53e86b92005-11-13 16:07:23 -08009#include <linux/module.h>
Alan Cox8bdbd962009-07-04 00:35:45 +010010#include <linux/uaccess.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070011
12#include <asm/processor.h>
Sam Ravnborgd72b1b42007-10-17 18:04:33 +020013#include <asm/pgtable.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070014#include <asm/msr.h>
Harvey Harrison73bdb732008-02-04 16:48:04 +010015#include <asm/bugs.h>
Yinghai Lu1f442d72009-03-07 23:46:26 -080016#include <asm/cpu.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070017
Yinghai Lu185f3b92008-09-09 16:40:35 -070018#ifdef CONFIG_X86_64
Alan Cox8bdbd962009-07-04 00:35:45 +010019#include <linux/topology.h>
Yinghai Lu185f3b92008-09-09 16:40:35 -070020#include <asm/numa_64.h>
21#endif
22
Linus Torvalds1da177e2005-04-16 15:20:36 -070023#include "cpu.h"
24
25#ifdef CONFIG_X86_LOCAL_APIC
26#include <asm/mpspec.h>
27#include <asm/apic.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070028#endif
29
Thomas Petazzoni03ae5762008-02-15 12:00:23 +010030static void __cpuinit early_init_intel(struct cpuinfo_x86 *c)
Linus Torvalds1da177e2005-04-16 15:20:36 -070031{
Ingo Molnar99fb4d32009-01-26 04:30:41 +010032 /* Unmask CPUID levels if masked: */
H. Peter Anvin30a0fb92009-01-26 09:40:58 -080033 if (c->x86 > 6 || (c->x86 == 6 && c->x86_model >= 0xd)) {
Ingo Molnar99fb4d32009-01-26 04:30:41 +010034 u64 misc_enable;
H. Peter Anvin066941bd2009-01-21 15:04:32 -080035
Ingo Molnar99fb4d32009-01-26 04:30:41 +010036 rdmsrl(MSR_IA32_MISC_ENABLE, misc_enable);
37
38 if (misc_enable & MSR_IA32_MISC_ENABLE_LIMIT_CPUID) {
39 misc_enable &= ~MSR_IA32_MISC_ENABLE_LIMIT_CPUID;
40 wrmsrl(MSR_IA32_MISC_ENABLE, misc_enable);
41 c->cpuid_level = cpuid_eax(0);
42 }
H. Peter Anvin066941bd2009-01-21 15:04:32 -080043 }
44
Andi Kleen2b16a232008-01-30 13:32:40 +010045 if ((c->x86 == 0xf && c->x86_model >= 0x03) ||
46 (c->x86 == 0x6 && c->x86_model >= 0x0e))
47 set_cpu_cap(c, X86_FEATURE_CONSTANT_TSC);
Yinghai Lu185f3b92008-09-09 16:40:35 -070048
49#ifdef CONFIG_X86_64
50 set_cpu_cap(c, X86_FEATURE_SYSENTER32);
51#else
52 /* Netburst reports 64 bytes clflush size, but does IO in 128 bytes */
53 if (c->x86 == 15 && c->x86_cache_alignment == 64)
54 c->x86_cache_alignment = 128;
55#endif
Venki Pallipadi40fb1712008-11-17 16:11:37 -080056
Jan Beulich13c6c532009-03-12 12:37:34 +000057 /* CPUID workaround for 0F33/0F34 CPU */
58 if (c->x86 == 0xF && c->x86_model == 0x3
59 && (c->x86_mask == 0x3 || c->x86_mask == 0x4))
60 c->x86_phys_bits = 36;
61
Venki Pallipadi40fb1712008-11-17 16:11:37 -080062 /*
63 * c->x86_power is 8000_0007 edx. Bit 8 is TSC runs at constant rate
Ingo Molnar83ce4002009-02-26 20:16:58 +010064 * with P/T states and does not stop in deep C-states.
65 *
66 * It is also reliable across cores and sockets. (but not across
67 * cabinets - we turn it off in that case explicitly.)
Venki Pallipadi40fb1712008-11-17 16:11:37 -080068 */
69 if (c->x86_power & (1 << 8)) {
70 set_cpu_cap(c, X86_FEATURE_CONSTANT_TSC);
71 set_cpu_cap(c, X86_FEATURE_NONSTOP_TSC);
Dimitri Sivanich14be1f72010-03-01 11:48:15 -060072 if (!check_tsc_unstable())
73 sched_clock_stable = 1;
Venki Pallipadi40fb1712008-11-17 16:11:37 -080074 }
75
H. Peter Anvin75a04812009-01-22 16:17:05 -080076 /*
77 * There is a known erratum on Pentium III and Core Solo
78 * and Core Duo CPUs.
79 * " Page with PAT set to WC while associated MTRR is UC
80 * may consolidate to UC "
81 * Because of this erratum, it is better to stick with
82 * setting WC in MTRR rather than using PAT on these CPUs.
83 *
84 * Enable PAT WC only on P4, Core 2 or later CPUs.
85 */
86 if (c->x86 == 6 && c->x86_model < 15)
87 clear_cpu_cap(c, X86_FEATURE_PAT);
Vegard Nossumf8561292008-04-04 00:53:23 +020088
89#ifdef CONFIG_KMEMCHECK
90 /*
91 * P4s have a "fast strings" feature which causes single-
92 * stepping REP instructions to only generate a #DB on
93 * cache-line boundaries.
94 *
95 * Ingo Molnar reported a Pentium D (model 6) and a Xeon
96 * (model 2) with the same problem.
97 */
98 if (c->x86 == 15) {
99 u64 misc_enable;
100
101 rdmsrl(MSR_IA32_MISC_ENABLE, misc_enable);
102
103 if (misc_enable & MSR_IA32_MISC_ENABLE_FAST_STRING) {
104 printk(KERN_INFO "kmemcheck: Disabling fast string operations\n");
105
106 misc_enable &= ~MSR_IA32_MISC_ENABLE_FAST_STRING;
107 wrmsrl(MSR_IA32_MISC_ENABLE, misc_enable);
108 }
109 }
110#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -0700111}
112
Yinghai Lu185f3b92008-09-09 16:40:35 -0700113#ifdef CONFIG_X86_32
Linus Torvalds1da177e2005-04-16 15:20:36 -0700114/*
115 * Early probe support logic for ppro memory erratum #50
116 *
117 * This is called before we do cpu ident work
118 */
Paolo Ciarrocchi65eb6b42008-02-22 23:09:42 +0100119
Chuck Ebbert3bc9b762006-03-23 02:59:33 -0800120int __cpuinit ppro_with_ram_bug(void)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700121{
122 /* Uses data from early_cpu_detect now */
123 if (boot_cpu_data.x86_vendor == X86_VENDOR_INTEL &&
124 boot_cpu_data.x86 == 6 &&
125 boot_cpu_data.x86_model == 1 &&
126 boot_cpu_data.x86_mask < 8) {
127 printk(KERN_INFO "Pentium Pro with Errata#50 detected. Taking evasive action.\n");
128 return 1;
129 }
130 return 0;
131}
Paolo Ciarrocchi65eb6b42008-02-22 23:09:42 +0100132
Yinghai Lu185f3b92008-09-09 16:40:35 -0700133#ifdef CONFIG_X86_F00F_BUG
134static void __cpuinit trap_init_f00f_bug(void)
135{
136 __set_fixmap(FIX_F00F_IDT, __pa(&idt_table), PAGE_KERNEL_RO);
137
138 /*
139 * Update the IDT descriptor and reload the IDT so that
140 * it uses the read-only mapped virtual address.
141 */
142 idt_descr.address = fix_to_virt(FIX_F00F_IDT);
143 load_idt(&idt_descr);
144}
145#endif
Yinghai Lu40527042008-09-09 16:40:38 -0700146
Yinghai Lu1f442d72009-03-07 23:46:26 -0800147static void __cpuinit intel_smp_check(struct cpuinfo_x86 *c)
148{
149#ifdef CONFIG_SMP
150 /* calling is from identify_secondary_cpu() ? */
151 if (c->cpu_index == boot_cpu_id)
152 return;
153
154 /*
155 * Mask B, Pentium, but not Pentium MMX
156 */
157 if (c->x86 == 5 &&
158 c->x86_mask >= 1 && c->x86_mask <= 4 &&
159 c->x86_model <= 3) {
160 /*
161 * Remember we have B step Pentia with bugs
162 */
163 WARN_ONCE(1, "WARNING: SMP operation may be unreliable"
164 "with B stepping processors.\n");
165 }
166#endif
167}
168
Yinghai Lu40527042008-09-09 16:40:38 -0700169static void __cpuinit intel_workarounds(struct cpuinfo_x86 *c)
170{
171 unsigned long lo, hi;
172
173#ifdef CONFIG_X86_F00F_BUG
174 /*
175 * All current models of Pentium and Pentium with MMX technology CPUs
Alan Cox8bdbd962009-07-04 00:35:45 +0100176 * have the F0 0F bug, which lets nonprivileged users lock up the
177 * system.
Yinghai Lu40527042008-09-09 16:40:38 -0700178 * Note that the workaround only should be initialized once...
179 */
180 c->f00f_bug = 0;
181 if (!paravirt_enabled() && c->x86 == 5) {
182 static int f00f_workaround_enabled;
183
184 c->f00f_bug = 1;
185 if (!f00f_workaround_enabled) {
186 trap_init_f00f_bug();
187 printk(KERN_NOTICE "Intel Pentium with F0 0F bug - workaround enabled.\n");
188 f00f_workaround_enabled = 1;
189 }
190 }
191#endif
192
193 /*
194 * SEP CPUID bug: Pentium Pro reports SEP but doesn't have it until
195 * model 3 mask 3
196 */
197 if ((c->x86<<8 | c->x86_model<<4 | c->x86_mask) < 0x633)
198 clear_cpu_cap(c, X86_FEATURE_SEP);
199
200 /*
201 * P4 Xeon errata 037 workaround.
202 * Hardware prefetcher may cause stale data to be loaded into the cache.
203 */
204 if ((c->x86 == 15) && (c->x86_model == 1) && (c->x86_mask == 1)) {
205 rdmsr(MSR_IA32_MISC_ENABLE, lo, hi);
Vegard Nossumecab22a2009-02-20 11:56:38 +0100206 if ((lo & MSR_IA32_MISC_ENABLE_PREFETCH_DISABLE) == 0) {
Yinghai Lu40527042008-09-09 16:40:38 -0700207 printk (KERN_INFO "CPU: C0 stepping P4 Xeon detected.\n");
208 printk (KERN_INFO "CPU: Disabling hardware prefetching (Errata 037)\n");
Vegard Nossumecab22a2009-02-20 11:56:38 +0100209 lo |= MSR_IA32_MISC_ENABLE_PREFETCH_DISABLE;
Alan Cox8bdbd962009-07-04 00:35:45 +0100210 wrmsr(MSR_IA32_MISC_ENABLE, lo, hi);
Yinghai Lu40527042008-09-09 16:40:38 -0700211 }
212 }
213
214 /*
215 * See if we have a good local APIC by checking for buggy Pentia,
216 * i.e. all B steppings and the C2 stepping of P54C when using their
217 * integrated APIC (see 11AP erratum in "Pentium Processor
218 * Specification Update").
219 */
220 if (cpu_has_apic && (c->x86<<8 | c->x86_model<<4) == 0x520 &&
221 (c->x86_mask < 0x6 || c->x86_mask == 0xb))
222 set_cpu_cap(c, X86_FEATURE_11AP);
223
224
225#ifdef CONFIG_X86_INTEL_USERCOPY
226 /*
227 * Set up the preferred alignment for movsl bulk memory moves
228 */
229 switch (c->x86) {
230 case 4: /* 486: untested */
231 break;
232 case 5: /* Old Pentia: untested */
233 break;
234 case 6: /* PII/PIII only like movsl with 8-byte alignment */
235 movsl_mask.mask = 7;
236 break;
237 case 15: /* P4 is OK down to 8-byte alignment */
238 movsl_mask.mask = 7;
239 break;
240 }
241#endif
242
243#ifdef CONFIG_X86_NUMAQ
244 numaq_tsc_disable();
245#endif
Yinghai Lu1f442d72009-03-07 23:46:26 -0800246
247 intel_smp_check(c);
Yinghai Lu40527042008-09-09 16:40:38 -0700248}
249#else
250static void __cpuinit intel_workarounds(struct cpuinfo_x86 *c)
251{
252}
Yinghai Lu185f3b92008-09-09 16:40:35 -0700253#endif
254
Yinghai Lu2759c322009-05-15 13:05:16 -0700255static void __cpuinit srat_detect_node(struct cpuinfo_x86 *c)
Yinghai Lu185f3b92008-09-09 16:40:35 -0700256{
257#if defined(CONFIG_NUMA) && defined(CONFIG_X86_64)
258 unsigned node;
259 int cpu = smp_processor_id();
Yinghai Lu2759c322009-05-15 13:05:16 -0700260 int apicid = cpu_has_apic ? hard_smp_processor_id() : c->apicid;
Yinghai Lu185f3b92008-09-09 16:40:35 -0700261
262 /* Don't do the funky fallback heuristics the AMD version employs
263 for now. */
264 node = apicid_to_node[apicid];
Yinghai Lud9c2d5a2009-11-21 00:23:37 -0800265 if (node == NUMA_NO_NODE)
Yinghai Lu185f3b92008-09-09 16:40:35 -0700266 node = first_node(node_online_map);
Yinghai Lud9c2d5a2009-11-21 00:23:37 -0800267 else if (!node_online(node)) {
268 /* reuse the value from init_cpu_to_node() */
269 node = cpu_to_node(cpu);
270 }
Yinghai Lu185f3b92008-09-09 16:40:35 -0700271 numa_set_node(cpu, node);
Yinghai Lu185f3b92008-09-09 16:40:35 -0700272#endif
273}
274
Andi Kleen3dd9d512005-04-16 15:25:15 -0700275/*
276 * find out the number of processor cores on the die
277 */
Yinghai Luf69feff2008-09-07 17:58:58 -0700278static int __cpuinit intel_num_cpu_cores(struct cpuinfo_x86 *c)
Andi Kleen3dd9d512005-04-16 15:25:15 -0700279{
Zachary Amsdenf2ab4462005-09-03 15:56:42 -0700280 unsigned int eax, ebx, ecx, edx;
Andi Kleen3dd9d512005-04-16 15:25:15 -0700281
282 if (c->cpuid_level < 4)
283 return 1;
284
Zachary Amsdenf2ab4462005-09-03 15:56:42 -0700285 /* Intel has a non-standard dependency on %ecx for this CPUID level. */
286 cpuid_count(4, 0, &eax, &ebx, &ecx, &edx);
Andi Kleen3dd9d512005-04-16 15:25:15 -0700287 if (eax & 0x1f)
Alan Cox8bdbd962009-07-04 00:35:45 +0100288 return (eax >> 26) + 1;
Andi Kleen3dd9d512005-04-16 15:25:15 -0700289 else
290 return 1;
291}
292
Sheng Yange38e05a2008-09-10 18:53:34 +0800293static void __cpuinit detect_vmx_virtcap(struct cpuinfo_x86 *c)
294{
295 /* Intel VMX MSR indicated features */
296#define X86_VMX_FEATURE_PROC_CTLS_TPR_SHADOW 0x00200000
297#define X86_VMX_FEATURE_PROC_CTLS_VNMI 0x00400000
298#define X86_VMX_FEATURE_PROC_CTLS_2ND_CTLS 0x80000000
299#define X86_VMX_FEATURE_PROC_CTLS2_VIRT_APIC 0x00000001
300#define X86_VMX_FEATURE_PROC_CTLS2_EPT 0x00000002
301#define X86_VMX_FEATURE_PROC_CTLS2_VPID 0x00000020
302
303 u32 vmx_msr_low, vmx_msr_high, msr_ctl, msr_ctl2;
304
305 clear_cpu_cap(c, X86_FEATURE_TPR_SHADOW);
306 clear_cpu_cap(c, X86_FEATURE_VNMI);
307 clear_cpu_cap(c, X86_FEATURE_FLEXPRIORITY);
308 clear_cpu_cap(c, X86_FEATURE_EPT);
309 clear_cpu_cap(c, X86_FEATURE_VPID);
310
311 rdmsr(MSR_IA32_VMX_PROCBASED_CTLS, vmx_msr_low, vmx_msr_high);
312 msr_ctl = vmx_msr_high | vmx_msr_low;
313 if (msr_ctl & X86_VMX_FEATURE_PROC_CTLS_TPR_SHADOW)
314 set_cpu_cap(c, X86_FEATURE_TPR_SHADOW);
315 if (msr_ctl & X86_VMX_FEATURE_PROC_CTLS_VNMI)
316 set_cpu_cap(c, X86_FEATURE_VNMI);
317 if (msr_ctl & X86_VMX_FEATURE_PROC_CTLS_2ND_CTLS) {
318 rdmsr(MSR_IA32_VMX_PROCBASED_CTLS2,
319 vmx_msr_low, vmx_msr_high);
320 msr_ctl2 = vmx_msr_high | vmx_msr_low;
321 if ((msr_ctl2 & X86_VMX_FEATURE_PROC_CTLS2_VIRT_APIC) &&
322 (msr_ctl & X86_VMX_FEATURE_PROC_CTLS_TPR_SHADOW))
323 set_cpu_cap(c, X86_FEATURE_FLEXPRIORITY);
324 if (msr_ctl2 & X86_VMX_FEATURE_PROC_CTLS2_EPT)
325 set_cpu_cap(c, X86_FEATURE_EPT);
326 if (msr_ctl2 & X86_VMX_FEATURE_PROC_CTLS2_VPID)
327 set_cpu_cap(c, X86_FEATURE_VPID);
328 }
329}
330
Chuck Ebbert3bc9b762006-03-23 02:59:33 -0800331static void __cpuinit init_intel(struct cpuinfo_x86 *c)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700332{
333 unsigned int l2 = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700334
Andi Kleen2b16a232008-01-30 13:32:40 +0100335 early_init_intel(c);
336
Yinghai Lu40527042008-09-09 16:40:38 -0700337 intel_workarounds(c);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700338
Suresh Siddha345077c2008-12-18 18:09:21 -0800339 /*
340 * Detect the extended topology information if available. This
341 * will reinitialise the initial_apicid which will be used
342 * in init_intel_cacheinfo()
343 */
344 detect_extended_topology(c);
345
Linus Torvalds1da177e2005-04-16 15:20:36 -0700346 l2 = init_intel_cacheinfo(c);
Paolo Ciarrocchi65eb6b42008-02-22 23:09:42 +0100347 if (c->cpuid_level > 9) {
Venkatesh Pallipadi0080e662006-06-26 13:59:59 +0200348 unsigned eax = cpuid_eax(10);
349 /* Check for version and the number of counters */
350 if ((eax & 0xff) && (((eax>>8) & 0xff) > 1))
Ingo Molnard0e95eb2008-02-26 08:52:33 +0100351 set_cpu_cap(c, X86_FEATURE_ARCH_PERFMON);
Venkatesh Pallipadi0080e662006-06-26 13:59:59 +0200352 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700353
Peter Zijlstraa8303aa2009-09-02 10:56:56 +0200354 if (c->cpuid_level > 6) {
355 unsigned ecx = cpuid_ecx(6);
356 if (ecx & 0x01)
357 set_cpu_cap(c, X86_FEATURE_APERFMPERF);
358 }
359
Yinghai Lu40527042008-09-09 16:40:38 -0700360 if (cpu_has_xmm2)
361 set_cpu_cap(c, X86_FEATURE_LFENCE_RDTSC);
362 if (cpu_has_ds) {
363 unsigned int l1;
364 rdmsr(MSR_IA32_MISC_ENABLE, l1, l2);
365 if (!(l1 & (1<<11)))
366 set_cpu_cap(c, X86_FEATURE_BTS);
367 if (!(l1 & (1<<12)))
368 set_cpu_cap(c, X86_FEATURE_PEBS);
Yinghai Lu40527042008-09-09 16:40:38 -0700369 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700370
Pallipadi, Venkateshe736ad52009-02-06 16:52:05 -0800371 if (c->x86 == 6 && c->x86_model == 29 && cpu_has_clflush)
372 set_cpu_cap(c, X86_FEATURE_CLFLUSH_MONITOR);
373
Yinghai Lu40527042008-09-09 16:40:38 -0700374#ifdef CONFIG_X86_64
375 if (c->x86 == 15)
376 c->x86_cache_alignment = c->x86_clflush_size * 2;
377 if (c->x86 == 6)
378 set_cpu_cap(c, X86_FEATURE_REP_GOOD);
379#else
Paolo Ciarrocchi65eb6b42008-02-22 23:09:42 +0100380 /*
381 * Names for the Pentium II/Celeron processors
382 * detectable only by also checking the cache size.
383 * Dixon is NOT a Celeron.
384 */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700385 if (c->x86 == 6) {
Yinghai Lu40527042008-09-09 16:40:38 -0700386 char *p = NULL;
387
Linus Torvalds1da177e2005-04-16 15:20:36 -0700388 switch (c->x86_model) {
389 case 5:
390 if (c->x86_mask == 0) {
391 if (l2 == 0)
392 p = "Celeron (Covington)";
393 else if (l2 == 256)
394 p = "Mobile Pentium II (Dixon)";
395 }
396 break;
Paolo Ciarrocchi65eb6b42008-02-22 23:09:42 +0100397
Linus Torvalds1da177e2005-04-16 15:20:36 -0700398 case 6:
399 if (l2 == 128)
400 p = "Celeron (Mendocino)";
401 else if (c->x86_mask == 0 || c->x86_mask == 5)
402 p = "Celeron-A";
403 break;
Paolo Ciarrocchi65eb6b42008-02-22 23:09:42 +0100404
Linus Torvalds1da177e2005-04-16 15:20:36 -0700405 case 8:
406 if (l2 == 128)
407 p = "Celeron (Coppermine)";
408 break;
409 }
Yinghai Lu40527042008-09-09 16:40:38 -0700410
411 if (p)
412 strcpy(c->x86_model_id, p);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700413 }
414
Yinghai Lu185f3b92008-09-09 16:40:35 -0700415 if (c->x86 == 15)
416 set_cpu_cap(c, X86_FEATURE_P4);
417 if (c->x86 == 6)
418 set_cpu_cap(c, X86_FEATURE_P3);
Markus Metzgerf4166c52008-11-09 14:29:21 +0100419#endif
Yinghai Lu185f3b92008-09-09 16:40:35 -0700420
Yinghai Lu185f3b92008-09-09 16:40:35 -0700421 if (!cpu_has(c, X86_FEATURE_XTOPOLOGY)) {
422 /*
423 * let's use the legacy cpuid vector 0x1 and 0x4 for topology
424 * detection.
425 */
426 c->x86_max_cores = intel_num_cpu_cores(c);
427#ifdef CONFIG_X86_32
428 detect_ht(c);
429#endif
430 }
431
432 /* Work around errata */
Yinghai Lu2759c322009-05-15 13:05:16 -0700433 srat_detect_node(c);
Sheng Yange38e05a2008-09-10 18:53:34 +0800434
435 if (cpu_has(c, X86_FEATURE_VMX))
436 detect_vmx_virtcap(c);
Stephane Eranian42ed4582006-12-07 02:14:01 +0100437}
Linus Torvalds1da177e2005-04-16 15:20:36 -0700438
Yinghai Lu185f3b92008-09-09 16:40:35 -0700439#ifdef CONFIG_X86_32
Paolo Ciarrocchi65eb6b42008-02-22 23:09:42 +0100440static unsigned int __cpuinit intel_size_cache(struct cpuinfo_x86 *c, unsigned int size)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700441{
Paolo Ciarrocchi65eb6b42008-02-22 23:09:42 +0100442 /*
443 * Intel PIII Tualatin. This comes in two flavours.
Linus Torvalds1da177e2005-04-16 15:20:36 -0700444 * One has 256kb of cache, the other 512. We have no way
445 * to determine which, so we use a boottime override
446 * for the 512kb model, and assume 256 otherwise.
447 */
448 if ((c->x86 == 6) && (c->x86_model == 11) && (size == 0))
449 size = 256;
450 return size;
451}
Yinghai Lu185f3b92008-09-09 16:40:35 -0700452#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -0700453
Jan Beulich02dde8b2009-03-12 12:08:49 +0000454static const struct cpu_dev __cpuinitconst intel_cpu_dev = {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700455 .c_vendor = "Intel",
Paolo Ciarrocchi65eb6b42008-02-22 23:09:42 +0100456 .c_ident = { "GenuineIntel" },
Yinghai Lu185f3b92008-09-09 16:40:35 -0700457#ifdef CONFIG_X86_32
Linus Torvalds1da177e2005-04-16 15:20:36 -0700458 .c_models = {
Paolo Ciarrocchi65eb6b42008-02-22 23:09:42 +0100459 { .vendor = X86_VENDOR_INTEL, .family = 4, .model_names =
460 {
461 [0] = "486 DX-25/33",
462 [1] = "486 DX-50",
463 [2] = "486 SX",
464 [3] = "486 DX/2",
465 [4] = "486 SL",
466 [5] = "486 SX/2",
467 [7] = "486 DX/2-WB",
468 [8] = "486 DX/4",
Linus Torvalds1da177e2005-04-16 15:20:36 -0700469 [9] = "486 DX/4-WB"
470 }
471 },
472 { .vendor = X86_VENDOR_INTEL, .family = 5, .model_names =
Paolo Ciarrocchi65eb6b42008-02-22 23:09:42 +0100473 {
474 [0] = "Pentium 60/66 A-step",
475 [1] = "Pentium 60/66",
Linus Torvalds1da177e2005-04-16 15:20:36 -0700476 [2] = "Pentium 75 - 200",
Paolo Ciarrocchi65eb6b42008-02-22 23:09:42 +0100477 [3] = "OverDrive PODP5V83",
Linus Torvalds1da177e2005-04-16 15:20:36 -0700478 [4] = "Pentium MMX",
Paolo Ciarrocchi65eb6b42008-02-22 23:09:42 +0100479 [7] = "Mobile Pentium 75 - 200",
Linus Torvalds1da177e2005-04-16 15:20:36 -0700480 [8] = "Mobile Pentium MMX"
481 }
482 },
483 { .vendor = X86_VENDOR_INTEL, .family = 6, .model_names =
Paolo Ciarrocchi65eb6b42008-02-22 23:09:42 +0100484 {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700485 [0] = "Pentium Pro A-step",
Paolo Ciarrocchi65eb6b42008-02-22 23:09:42 +0100486 [1] = "Pentium Pro",
487 [3] = "Pentium II (Klamath)",
488 [4] = "Pentium II (Deschutes)",
489 [5] = "Pentium II (Deschutes)",
Linus Torvalds1da177e2005-04-16 15:20:36 -0700490 [6] = "Mobile Pentium II",
Paolo Ciarrocchi65eb6b42008-02-22 23:09:42 +0100491 [7] = "Pentium III (Katmai)",
492 [8] = "Pentium III (Coppermine)",
Linus Torvalds1da177e2005-04-16 15:20:36 -0700493 [10] = "Pentium III (Cascades)",
494 [11] = "Pentium III (Tualatin)",
495 }
496 },
497 { .vendor = X86_VENDOR_INTEL, .family = 15, .model_names =
498 {
499 [0] = "Pentium 4 (Unknown)",
500 [1] = "Pentium 4 (Willamette)",
501 [2] = "Pentium 4 (Northwood)",
502 [4] = "Pentium 4 (Foster)",
503 [5] = "Pentium 4 (Foster)",
504 }
505 },
506 },
Yinghai Lu185f3b92008-09-09 16:40:35 -0700507 .c_size_cache = intel_size_cache,
508#endif
Thomas Petazzoni03ae5762008-02-15 12:00:23 +0100509 .c_early_init = early_init_intel,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700510 .c_init = init_intel,
Yinghai Lu10a434f2008-09-04 21:09:45 +0200511 .c_x86_vendor = X86_VENDOR_INTEL,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700512};
513
Yinghai Lu10a434f2008-09-04 21:09:45 +0200514cpu_dev_register(intel_cpu_dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700515