blob: 3dbcd5be0f1b515dd8e0e2ba5c9f4a6cffd1d07c [file] [log] [blame]
Mike Turquetteb24764902012-03-15 23:11:19 -07001/*
2 * linux/include/linux/clk-provider.h
3 *
4 * Copyright (c) 2010-2011 Jeremy Kerr <jeremy.kerr@canonical.com>
5 * Copyright (C) 2011-2012 Linaro Ltd <mturquette@linaro.org>
6 *
7 * This program is free software; you can redistribute it and/or modify
8 * it under the terms of the GNU General Public License version 2 as
9 * published by the Free Software Foundation.
10 */
11#ifndef __LINUX_CLK_PROVIDER_H
12#define __LINUX_CLK_PROVIDER_H
13
Gerhard Sittigaa514ce2013-07-22 14:14:40 +020014#include <linux/io.h>
Maxime Ripard355bb162014-08-30 21:18:00 +020015#include <linux/of.h>
Stephen Boyd5cb05a12016-05-16 11:05:16 +053016#include <linux/mutex.h>
Mike Turquetteb24764902012-03-15 23:11:19 -070017
18#ifdef CONFIG_COMMON_CLK
19
Mike Turquetteb24764902012-03-15 23:11:19 -070020/*
21 * flags used across common struct clk. these flags should only affect the
22 * top-level framework. custom flags for dealing with hardware specifics
23 * belong in struct clk_foo
24 */
25#define CLK_SET_RATE_GATE BIT(0) /* must be gated across rate change */
26#define CLK_SET_PARENT_GATE BIT(1) /* must be gated across re-parent */
27#define CLK_SET_RATE_PARENT BIT(2) /* propagate rate change up one level */
28#define CLK_IGNORE_UNUSED BIT(3) /* do not gate even if unused */
Stephen Boydb9610e72016-06-01 14:56:57 -070029 /* unused */
Rajendra Nayakf7d8caa2012-06-01 14:02:47 +053030#define CLK_IS_BASIC BIT(5) /* Basic clk, can't do a to_clk_foo() */
Ulf Hanssona093bde2012-08-31 14:21:28 +020031#define CLK_GET_RATE_NOCACHE BIT(6) /* do not use the cached clk rate */
James Hogan819c1de2013-07-29 12:25:01 +010032#define CLK_SET_RATE_NO_REPARENT BIT(7) /* don't re-parent on rate change */
Boris BREZILLON5279fc42013-12-21 10:34:47 +010033#define CLK_GET_ACCURACY_NOCACHE BIT(8) /* do not use the cached clk accuracy */
Bartlomiej Zolnierkiewiczd8d91982015-04-03 18:43:44 +020034#define CLK_RECALC_NEW_RATES BIT(9) /* recalc rates after notifications */
Heiko Stuebner2eb8c712015-12-22 22:27:58 +010035#define CLK_SET_RATE_UNGATE BIT(10) /* clock needs to run to set rate */
Lee Jones32b9b102016-02-11 13:19:09 -080036#define CLK_IS_CRITICAL BIT(11) /* do not gate, ever */
Dong Aishenga4b35182016-06-30 17:31:13 +080037/* parents need enable during gate/ungate, set rate and re-parent */
38#define CLK_OPS_PARENT_ENABLE BIT(12)
Mike Turquetteb24764902012-03-15 23:11:19 -070039
Stephen Boyd61ae7652015-06-22 17:13:49 -070040struct clk;
Saravana Kannan0197b3e2012-04-25 22:58:56 -070041struct clk_hw;
Tomeu Vizoso035a61c2015-01-23 12:03:30 +010042struct clk_core;
Alex Elderc646cbf2014-03-21 06:43:56 -050043struct dentry;
Saravana Kannan0197b3e2012-04-25 22:58:56 -070044
Mike Turquetteb24764902012-03-15 23:11:19 -070045/**
Boris Brezillon0817b622015-07-07 20:48:08 +020046 * struct clk_rate_request - Structure encoding the clk constraints that
47 * a clock user might require.
48 *
49 * @rate: Requested clock rate. This field will be adjusted by
50 * clock drivers according to hardware capabilities.
51 * @min_rate: Minimum rate imposed by clk users.
Masahiro Yamada1971dfb2015-11-05 18:02:34 +090052 * @max_rate: Maximum rate imposed by clk users.
Boris Brezillon0817b622015-07-07 20:48:08 +020053 * @best_parent_rate: The best parent rate a parent can provide to fulfill the
54 * requested constraints.
55 * @best_parent_hw: The most appropriate parent clock that fulfills the
56 * requested constraints.
57 *
58 */
59struct clk_rate_request {
60 unsigned long rate;
61 unsigned long min_rate;
62 unsigned long max_rate;
63 unsigned long best_parent_rate;
64 struct clk_hw *best_parent_hw;
65};
66
67/**
Mike Turquetteb24764902012-03-15 23:11:19 -070068 * struct clk_ops - Callback operations for hardware clocks; these are to
69 * be provided by the clock implementation, and will be called by drivers
70 * through the clk_* api.
71 *
72 * @prepare: Prepare the clock for enabling. This must not return until
Geert Uytterhoeven725b4182014-04-22 15:11:41 +020073 * the clock is fully prepared, and it's safe to call clk_enable.
74 * This callback is intended to allow clock implementations to
75 * do any initialisation that may sleep. Called with
76 * prepare_lock held.
Mike Turquetteb24764902012-03-15 23:11:19 -070077 *
78 * @unprepare: Release the clock from its prepared state. This will typically
Geert Uytterhoeven725b4182014-04-22 15:11:41 +020079 * undo any work done in the @prepare callback. Called with
80 * prepare_lock held.
Mike Turquetteb24764902012-03-15 23:11:19 -070081 *
Ulf Hansson3d6ee282013-03-12 20:26:02 +010082 * @is_prepared: Queries the hardware to determine if the clock is prepared.
83 * This function is allowed to sleep. Optional, if this op is not
84 * set then the prepare count will be used.
85 *
Ulf Hansson3cc82472013-03-12 20:26:04 +010086 * @unprepare_unused: Unprepare the clock atomically. Only called from
87 * clk_disable_unused for prepare clocks with special needs.
88 * Called with prepare mutex held. This function may sleep.
89 *
Mike Turquetteb24764902012-03-15 23:11:19 -070090 * @enable: Enable the clock atomically. This must not return until the
Geert Uytterhoeven725b4182014-04-22 15:11:41 +020091 * clock is generating a valid clock signal, usable by consumer
92 * devices. Called with enable_lock held. This function must not
93 * sleep.
Mike Turquetteb24764902012-03-15 23:11:19 -070094 *
95 * @disable: Disable the clock atomically. Called with enable_lock held.
Geert Uytterhoeven725b4182014-04-22 15:11:41 +020096 * This function must not sleep.
Mike Turquetteb24764902012-03-15 23:11:19 -070097 *
Stephen Boyd119c7122012-10-03 23:38:53 -070098 * @is_enabled: Queries the hardware to determine if the clock is enabled.
Geert Uytterhoeven725b4182014-04-22 15:11:41 +020099 * This function must not sleep. Optional, if this op is not
100 * set then the enable count will be used.
Stephen Boyd119c7122012-10-03 23:38:53 -0700101 *
Mike Turquette7c045a52012-12-04 11:00:35 -0800102 * @disable_unused: Disable the clock atomically. Only called from
103 * clk_disable_unused for gate clocks with special needs.
104 * Called with enable_lock held. This function must not
105 * sleep.
106 *
Stephen Boyd7ce3e8c2012-10-03 23:38:54 -0700107 * @recalc_rate Recalculate the rate of this clock, by querying hardware. The
Geert Uytterhoeven725b4182014-04-22 15:11:41 +0200108 * parent rate is an input parameter. It is up to the caller to
109 * ensure that the prepare_mutex is held across this call.
110 * Returns the calculated rate. Optional, but recommended - if
111 * this op is not set then clock rate will be initialized to 0.
Mike Turquetteb24764902012-03-15 23:11:19 -0700112 *
113 * @round_rate: Given a target rate as input, returns the closest rate actually
Geert Uytterhoeven54e73012014-04-22 15:11:42 +0200114 * supported by the clock. The parent rate is an input/output
115 * parameter.
Mike Turquetteb24764902012-03-15 23:11:19 -0700116 *
James Hogan71472c02013-07-29 12:25:00 +0100117 * @determine_rate: Given a target rate as input, returns the closest rate
118 * actually supported by the clock, and optionally the parent clock
119 * that should be used to provide the clock rate.
120 *
Mike Turquetteb24764902012-03-15 23:11:19 -0700121 * @set_parent: Change the input source of this clock; for clocks with multiple
Geert Uytterhoeven54e73012014-04-22 15:11:42 +0200122 * possible parents specify a new parent by passing in the index
123 * as a u8 corresponding to the parent in either the .parent_names
124 * or .parents arrays. This function in affect translates an
125 * array index into the value programmed into the hardware.
126 * Returns 0 on success, -EERROR otherwise.
127 *
Mike Turquetteb24764902012-03-15 23:11:19 -0700128 * @get_parent: Queries the hardware to determine the parent of a clock. The
Geert Uytterhoeven725b4182014-04-22 15:11:41 +0200129 * return value is a u8 which specifies the index corresponding to
130 * the parent clock. This index can be applied to either the
131 * .parent_names or .parents arrays. In short, this function
132 * translates the parent value read from hardware into an array
133 * index. Currently only called when the clock is initialized by
134 * __clk_init. This callback is mandatory for clocks with
135 * multiple parents. It is optional (and unnecessary) for clocks
136 * with 0 or 1 parents.
Mike Turquetteb24764902012-03-15 23:11:19 -0700137 *
Shawn Guo1c0035d2012-04-12 20:50:18 +0800138 * @set_rate: Change the rate of this clock. The requested rate is specified
139 * by the second argument, which should typically be the return
140 * of .round_rate call. The third argument gives the parent rate
141 * which is likely helpful for most .set_rate implementation.
142 * Returns 0 on success, -EERROR otherwise.
Mike Turquetteb24764902012-03-15 23:11:19 -0700143 *
Stephen Boyd3fa22522014-01-15 10:47:22 -0800144 * @set_rate_and_parent: Change the rate and the parent of this clock. The
145 * requested rate is specified by the second argument, which
146 * should typically be the return of .round_rate call. The
147 * third argument gives the parent rate which is likely helpful
148 * for most .set_rate_and_parent implementation. The fourth
149 * argument gives the parent index. This callback is optional (and
150 * unnecessary) for clocks with 0 or 1 parents as well as
151 * for clocks that can tolerate switching the rate and the parent
152 * separately via calls to .set_parent and .set_rate.
153 * Returns 0 on success, -EERROR otherwise.
154 *
Geert Uytterhoeven54e73012014-04-22 15:11:42 +0200155 * @recalc_accuracy: Recalculate the accuracy of this clock. The clock accuracy
156 * is expressed in ppb (parts per billion). The parent accuracy is
157 * an input parameter.
158 * Returns the calculated accuracy. Optional - if this op is not
159 * set then clock accuracy will be initialized to parent accuracy
160 * or 0 (perfect clock) if clock has no parent.
161 *
Maxime Ripard9824cf72014-07-14 13:53:27 +0200162 * @get_phase: Queries the hardware to get the current phase of a clock.
163 * Returned values are 0-359 degrees on success, negative
164 * error codes on failure.
165 *
Mike Turquettee59c5372014-02-18 21:21:25 -0800166 * @set_phase: Shift the phase this clock signal in degrees specified
167 * by the second argument. Valid values for degrees are
168 * 0-359. Return 0 on success, otherwise -EERROR.
169 *
Geert Uytterhoeven54e73012014-04-22 15:11:42 +0200170 * @init: Perform platform-specific initialization magic.
171 * This is not not used by any of the basic clock types.
172 * Please consider other ways of solving initialization problems
173 * before using this callback, as its use is discouraged.
174 *
Alex Elderc646cbf2014-03-21 06:43:56 -0500175 * @debug_init: Set up type-specific debugfs entries for this clock. This
176 * is called once, after the debugfs directory entry for this
177 * clock has been created. The dentry pointer representing that
178 * directory is provided as an argument. Called with
179 * prepare_lock held. Returns 0 on success, -EERROR otherwise.
180 *
Taniya Das63c20c72016-06-15 12:15:01 +0530181 * @set_flags: Set custom flags which deal with hardware specifics. Returns 0
182 * on success, -EERROR otherwise.
Stephen Boyd3fa22522014-01-15 10:47:22 -0800183 *
Taniya Das2dd25722016-11-14 11:26:02 +0530184 * @list_registers: Queries the hardware to get the current register contents.
185 * This callback is optional.
186 *
Taniya Das876112d2016-11-14 11:54:02 +0530187 * @list_rate: On success, return the nth supported frequency for a given
188 * clock that is below rate_max. Return -ENXIO in case there is
189 * no frequency table.
190 *
Mike Turquetteb24764902012-03-15 23:11:19 -0700191 * The clk_enable/clk_disable and clk_prepare/clk_unprepare pairs allow
192 * implementations to split any work between atomic (enable) and sleepable
193 * (prepare) contexts. If enabling a clock requires code that might sleep,
194 * this must be done in clk_prepare. Clock enable code that will never be
Stephen Boyd7ce3e8c2012-10-03 23:38:54 -0700195 * called in a sleepable context may be implemented in clk_enable.
Mike Turquetteb24764902012-03-15 23:11:19 -0700196 *
197 * Typically, drivers will call clk_prepare when a clock may be needed later
198 * (eg. when a device is opened), and clk_enable when the clock is actually
199 * required (eg. from an interrupt). Note that clk_prepare MUST have been
200 * called before clk_enable.
201 */
202struct clk_ops {
203 int (*prepare)(struct clk_hw *hw);
204 void (*unprepare)(struct clk_hw *hw);
Ulf Hansson3d6ee282013-03-12 20:26:02 +0100205 int (*is_prepared)(struct clk_hw *hw);
Ulf Hansson3cc82472013-03-12 20:26:04 +0100206 void (*unprepare_unused)(struct clk_hw *hw);
Mike Turquetteb24764902012-03-15 23:11:19 -0700207 int (*enable)(struct clk_hw *hw);
208 void (*disable)(struct clk_hw *hw);
209 int (*is_enabled)(struct clk_hw *hw);
Mike Turquette7c045a52012-12-04 11:00:35 -0800210 void (*disable_unused)(struct clk_hw *hw);
Mike Turquetteb24764902012-03-15 23:11:19 -0700211 unsigned long (*recalc_rate)(struct clk_hw *hw,
212 unsigned long parent_rate);
Geert Uytterhoeven54e73012014-04-22 15:11:42 +0200213 long (*round_rate)(struct clk_hw *hw, unsigned long rate,
214 unsigned long *parent_rate);
Boris Brezillon0817b622015-07-07 20:48:08 +0200215 int (*determine_rate)(struct clk_hw *hw,
216 struct clk_rate_request *req);
Mike Turquetteb24764902012-03-15 23:11:19 -0700217 int (*set_parent)(struct clk_hw *hw, u8 index);
218 u8 (*get_parent)(struct clk_hw *hw);
Geert Uytterhoeven54e73012014-04-22 15:11:42 +0200219 int (*set_rate)(struct clk_hw *hw, unsigned long rate,
220 unsigned long parent_rate);
Stephen Boyd3fa22522014-01-15 10:47:22 -0800221 int (*set_rate_and_parent)(struct clk_hw *hw,
222 unsigned long rate,
223 unsigned long parent_rate, u8 index);
Boris BREZILLON5279fc42013-12-21 10:34:47 +0100224 unsigned long (*recalc_accuracy)(struct clk_hw *hw,
225 unsigned long parent_accuracy);
Maxime Ripard9824cf72014-07-14 13:53:27 +0200226 int (*get_phase)(struct clk_hw *hw);
Mike Turquettee59c5372014-02-18 21:21:25 -0800227 int (*set_phase)(struct clk_hw *hw, int degrees);
Mike Turquetteb24764902012-03-15 23:11:19 -0700228 void (*init)(struct clk_hw *hw);
Alex Elderc646cbf2014-03-21 06:43:56 -0500229 int (*debug_init)(struct clk_hw *hw, struct dentry *dentry);
Taniya Das63c20c72016-06-15 12:15:01 +0530230 int (*set_flags)(struct clk_hw *hw, unsigned int flags);
Taniya Das2dd25722016-11-14 11:26:02 +0530231 void (*list_registers)(struct seq_file *f,
232 struct clk_hw *hw);
Taniya Das876112d2016-11-14 11:54:02 +0530233 long (*list_rate)(struct clk_hw *hw, unsigned int n,
234 unsigned long rate_max);
Mike Turquetteb24764902012-03-15 23:11:19 -0700235};
236
Saravana Kannan0197b3e2012-04-25 22:58:56 -0700237/**
238 * struct clk_init_data - holds init data that's common to all clocks and is
239 * shared between the clock provider and the common clock framework.
240 *
241 * @name: clock name
242 * @ops: operations this clock supports
243 * @parent_names: array of string names for all possible parents
244 * @num_parents: number of possible parents
245 * @flags: framework-level hints and quirks
Stephen Boyd5cb05a12016-05-16 11:05:16 +0530246 * @vdd_class: voltage scaling requirement class
247 * @rate_max: maximum clock rate in Hz supported at each voltage level
248 * @num_rate_max: number of maximum voltage level supported
Saravana Kannan0197b3e2012-04-25 22:58:56 -0700249 */
250struct clk_init_data {
251 const char *name;
252 const struct clk_ops *ops;
Sascha Hauer2893c372015-03-31 20:16:52 +0200253 const char * const *parent_names;
Saravana Kannan0197b3e2012-04-25 22:58:56 -0700254 u8 num_parents;
255 unsigned long flags;
Stephen Boyd5cb05a12016-05-16 11:05:16 +0530256 struct clk_vdd_class *vdd_class;
257 unsigned long *rate_max;
258 int num_rate_max;
Saravana Kannan0197b3e2012-04-25 22:58:56 -0700259};
260
Stephen Boyd5cb05a12016-05-16 11:05:16 +0530261struct regulator;
262
263/**
264 * struct clk_vdd_class - Voltage scaling class
265 * @class_name: name of the class
266 * @regulator: array of regulators
267 * @num_regulators: size of regulator array. Standard regulator APIs will be
268 used if this field > 0
269 * @set_vdd: function to call when applying a new voltage setting
270 * @vdd_uv: sorted 2D array of legal voltage settings. Indexed by level, then
271 regulator
272 * @level_votes: array of votes for each level
273 * @num_levels: specifies the size of level_votes array
274 * @cur_level: the currently set voltage level
275 * @lock: lock to protect this struct
276 */
277struct clk_vdd_class {
278 const char *class_name;
279 struct regulator **regulator;
280 int num_regulators;
281 int (*set_vdd)(struct clk_vdd_class *v_class, int level);
282 int *vdd_uv;
283 int *level_votes;
284 int num_levels;
285 unsigned long cur_level;
286 struct mutex lock;
287};
288
289#define DEFINE_VDD_CLASS(_name, _set_vdd, _num_levels) \
290 struct clk_vdd_class _name = { \
291 .class_name = #_name, \
292 .set_vdd = _set_vdd, \
293 .level_votes = (int [_num_levels]) {}, \
294 .num_levels = _num_levels, \
295 .cur_level = _num_levels, \
296 .lock = __MUTEX_INITIALIZER(_name.lock) \
297 }
298
299#define DEFINE_VDD_REGULATORS(_name, _num_levels, _num_regulators, _vdd_uv) \
300 struct clk_vdd_class _name = { \
301 .class_name = #_name, \
302 .vdd_uv = _vdd_uv, \
303 .regulator = (struct regulator * [_num_regulators]) {}, \
304 .num_regulators = _num_regulators, \
305 .level_votes = (int [_num_levels]) {}, \
306 .num_levels = _num_levels, \
307 .cur_level = _num_levels, \
308 .lock = __MUTEX_INITIALIZER(_name.lock) \
309 }
310
311#define DEFINE_VDD_REGS_INIT(_name, _num_regulators) \
312 struct clk_vdd_class _name = { \
313 .class_name = #_name, \
314 .regulator = (struct regulator * [_num_regulators]) {}, \
315 .num_regulators = _num_regulators, \
316 .lock = __MUTEX_INITIALIZER(_name.lock) \
317 }
318
Saravana Kannan0197b3e2012-04-25 22:58:56 -0700319/**
320 * struct clk_hw - handle for traversing from a struct clk to its corresponding
321 * hardware-specific structure. struct clk_hw should be declared within struct
322 * clk_foo and then referenced by the struct clk instance that uses struct
323 * clk_foo's clk_ops
324 *
Tomeu Vizoso035a61c2015-01-23 12:03:30 +0100325 * @core: pointer to the struct clk_core instance that points back to this
326 * struct clk_hw instance
327 *
328 * @clk: pointer to the per-user struct clk instance that can be used to call
329 * into the clk API
Saravana Kannan0197b3e2012-04-25 22:58:56 -0700330 *
331 * @init: pointer to struct clk_init_data that contains the init data shared
332 * with the common clock framework.
333 */
334struct clk_hw {
Tomeu Vizoso035a61c2015-01-23 12:03:30 +0100335 struct clk_core *core;
Saravana Kannan0197b3e2012-04-25 22:58:56 -0700336 struct clk *clk;
Mark Browndc4cd942012-05-14 15:12:42 +0100337 const struct clk_init_data *init;
Saravana Kannan0197b3e2012-04-25 22:58:56 -0700338};
339
Mike Turquette9d9f78e2012-03-15 23:11:20 -0700340/*
341 * DOC: Basic clock implementations common to many platforms
342 *
343 * Each basic clock hardware type is comprised of a structure describing the
344 * clock hardware, implementations of the relevant callbacks in struct clk_ops,
345 * unique flags for that hardware type, a registration function and an
346 * alternative macro for static initialization
347 */
348
349/**
350 * struct clk_fixed_rate - fixed-rate clock
351 * @hw: handle between common and hardware-specific interfaces
352 * @fixed_rate: constant frequency of clock
353 */
354struct clk_fixed_rate {
355 struct clk_hw hw;
356 unsigned long fixed_rate;
Boris BREZILLON0903ea62013-12-21 10:34:48 +0100357 unsigned long fixed_accuracy;
Mike Turquette9d9f78e2012-03-15 23:11:20 -0700358 u8 flags;
359};
360
Geliang Tang5fd9c052016-01-08 23:51:46 +0800361#define to_clk_fixed_rate(_hw) container_of(_hw, struct clk_fixed_rate, hw)
362
Shawn Guobffad662012-03-27 15:23:23 +0800363extern const struct clk_ops clk_fixed_rate_ops;
Mike Turquette9d9f78e2012-03-15 23:11:20 -0700364struct clk *clk_register_fixed_rate(struct device *dev, const char *name,
365 const char *parent_name, unsigned long flags,
366 unsigned long fixed_rate);
Stephen Boyd26ef56b2016-02-07 00:34:13 -0800367struct clk_hw *clk_hw_register_fixed_rate(struct device *dev, const char *name,
368 const char *parent_name, unsigned long flags,
369 unsigned long fixed_rate);
Boris BREZILLON0903ea62013-12-21 10:34:48 +0100370struct clk *clk_register_fixed_rate_with_accuracy(struct device *dev,
371 const char *name, const char *parent_name, unsigned long flags,
372 unsigned long fixed_rate, unsigned long fixed_accuracy);
Masahiro Yamada0b225e42016-01-06 13:25:10 +0900373void clk_unregister_fixed_rate(struct clk *clk);
Stephen Boyd26ef56b2016-02-07 00:34:13 -0800374struct clk_hw *clk_hw_register_fixed_rate_with_accuracy(struct device *dev,
375 const char *name, const char *parent_name, unsigned long flags,
376 unsigned long fixed_rate, unsigned long fixed_accuracy);
Masahiro Yamada52445632016-05-22 14:33:35 +0900377void clk_hw_unregister_fixed_rate(struct clk_hw *hw);
Stephen Boyd26ef56b2016-02-07 00:34:13 -0800378
Grant Likely015ba402012-04-07 21:39:39 -0500379void of_fixed_clk_setup(struct device_node *np);
380
Mike Turquette9d9f78e2012-03-15 23:11:20 -0700381/**
382 * struct clk_gate - gating clock
383 *
384 * @hw: handle between common and hardware-specific interfaces
385 * @reg: register controlling gate
386 * @bit_idx: single bit controlling gate
387 * @flags: hardware-specific flags
388 * @lock: register lock
389 *
390 * Clock which can gate its output. Implements .enable & .disable
391 *
392 * Flags:
Viresh Kumar1f73f312012-04-17 16:45:35 +0530393 * CLK_GATE_SET_TO_DISABLE - by default this clock sets the bit at bit_idx to
Geert Uytterhoeven725b4182014-04-22 15:11:41 +0200394 * enable the clock. Setting this flag does the opposite: setting the bit
395 * disable the clock and clearing it enables the clock
Haojian Zhuang04577992013-06-08 22:47:19 +0800396 * CLK_GATE_HIWORD_MASK - The gate settings are only in lower 16-bit
Geert Uytterhoeven725b4182014-04-22 15:11:41 +0200397 * of this register, and mask of gate bits are in higher 16-bit of this
398 * register. While setting the gate bits, higher 16-bit should also be
399 * updated to indicate changing gate bits.
Mike Turquette9d9f78e2012-03-15 23:11:20 -0700400 */
401struct clk_gate {
402 struct clk_hw hw;
403 void __iomem *reg;
404 u8 bit_idx;
405 u8 flags;
406 spinlock_t *lock;
Mike Turquette9d9f78e2012-03-15 23:11:20 -0700407};
408
Geliang Tang5fd9c052016-01-08 23:51:46 +0800409#define to_clk_gate(_hw) container_of(_hw, struct clk_gate, hw)
410
Mike Turquette9d9f78e2012-03-15 23:11:20 -0700411#define CLK_GATE_SET_TO_DISABLE BIT(0)
Haojian Zhuang04577992013-06-08 22:47:19 +0800412#define CLK_GATE_HIWORD_MASK BIT(1)
Mike Turquette9d9f78e2012-03-15 23:11:20 -0700413
Shawn Guobffad662012-03-27 15:23:23 +0800414extern const struct clk_ops clk_gate_ops;
Mike Turquette9d9f78e2012-03-15 23:11:20 -0700415struct clk *clk_register_gate(struct device *dev, const char *name,
416 const char *parent_name, unsigned long flags,
417 void __iomem *reg, u8 bit_idx,
418 u8 clk_gate_flags, spinlock_t *lock);
Stephen Boyde270d8c2016-02-06 23:54:45 -0800419struct clk_hw *clk_hw_register_gate(struct device *dev, const char *name,
420 const char *parent_name, unsigned long flags,
421 void __iomem *reg, u8 bit_idx,
422 u8 clk_gate_flags, spinlock_t *lock);
Krzysztof Kozlowski4e3c0212015-01-05 10:52:40 +0100423void clk_unregister_gate(struct clk *clk);
Stephen Boyde270d8c2016-02-06 23:54:45 -0800424void clk_hw_unregister_gate(struct clk_hw *hw);
Mike Turquette9d9f78e2012-03-15 23:11:20 -0700425
Rajendra Nayak357c3f02012-06-29 19:06:32 +0530426struct clk_div_table {
427 unsigned int val;
428 unsigned int div;
429};
430
Mike Turquette9d9f78e2012-03-15 23:11:20 -0700431/**
432 * struct clk_divider - adjustable divider clock
433 *
434 * @hw: handle between common and hardware-specific interfaces
435 * @reg: register containing the divider
436 * @shift: shift to the divider bit field
437 * @width: width of the divider bit field
Rajendra Nayak357c3f02012-06-29 19:06:32 +0530438 * @table: array of value/divider pairs, last entry should have div = 0
Mike Turquette9d9f78e2012-03-15 23:11:20 -0700439 * @lock: register lock
440 *
441 * Clock with an adjustable divider affecting its output frequency. Implements
442 * .recalc_rate, .set_rate and .round_rate
443 *
444 * Flags:
445 * CLK_DIVIDER_ONE_BASED - by default the divisor is the value read from the
Geert Uytterhoeven725b4182014-04-22 15:11:41 +0200446 * register plus one. If CLK_DIVIDER_ONE_BASED is set then the divider is
447 * the raw value read from the register, with the value of zero considered
Soren Brinkmann056b20532013-04-02 15:36:56 -0700448 * invalid, unless CLK_DIVIDER_ALLOW_ZERO is set.
Mike Turquette9d9f78e2012-03-15 23:11:20 -0700449 * CLK_DIVIDER_POWER_OF_TWO - clock divisor is 2 raised to the value read from
Geert Uytterhoeven725b4182014-04-22 15:11:41 +0200450 * the hardware register
Soren Brinkmann056b20532013-04-02 15:36:56 -0700451 * CLK_DIVIDER_ALLOW_ZERO - Allow zero divisors. For dividers which have
452 * CLK_DIVIDER_ONE_BASED set, it is possible to end up with a zero divisor.
453 * Some hardware implementations gracefully handle this case and allow a
454 * zero divisor by not modifying their input clock
455 * (divide by one / bypass).
Haojian Zhuangd57dfe72013-06-08 22:47:18 +0800456 * CLK_DIVIDER_HIWORD_MASK - The divider settings are only in lower 16-bit
Geert Uytterhoeven725b4182014-04-22 15:11:41 +0200457 * of this register, and mask of divider bits are in higher 16-bit of this
458 * register. While setting the divider bits, higher 16-bit should also be
459 * updated to indicate changing divider bits.
Maxime COQUELIN774b5142014-01-29 17:24:07 +0100460 * CLK_DIVIDER_ROUND_CLOSEST - Makes the best calculated divider to be rounded
461 * to the closest integer instead of the up one.
Heiko Stuebner79c6ab52014-05-23 18:32:15 +0530462 * CLK_DIVIDER_READ_ONLY - The divider settings are preconfigured and should
463 * not be changed by the clock framework.
Jim Quinlanafe76c8f2015-05-15 15:45:47 -0400464 * CLK_DIVIDER_MAX_AT_ZERO - For dividers which are like CLK_DIVIDER_ONE_BASED
465 * except when the value read from the register is zero, the divisor is
466 * 2^width of the field.
Mike Turquette9d9f78e2012-03-15 23:11:20 -0700467 */
468struct clk_divider {
469 struct clk_hw hw;
470 void __iomem *reg;
471 u8 shift;
472 u8 width;
473 u8 flags;
Rajendra Nayak357c3f02012-06-29 19:06:32 +0530474 const struct clk_div_table *table;
Mike Turquette9d9f78e2012-03-15 23:11:20 -0700475 spinlock_t *lock;
Mike Turquette9d9f78e2012-03-15 23:11:20 -0700476};
477
Geliang Tang5fd9c052016-01-08 23:51:46 +0800478#define to_clk_divider(_hw) container_of(_hw, struct clk_divider, hw)
479
Mike Turquette9d9f78e2012-03-15 23:11:20 -0700480#define CLK_DIVIDER_ONE_BASED BIT(0)
481#define CLK_DIVIDER_POWER_OF_TWO BIT(1)
Soren Brinkmann056b20532013-04-02 15:36:56 -0700482#define CLK_DIVIDER_ALLOW_ZERO BIT(2)
Haojian Zhuangd57dfe72013-06-08 22:47:18 +0800483#define CLK_DIVIDER_HIWORD_MASK BIT(3)
Maxime COQUELIN774b5142014-01-29 17:24:07 +0100484#define CLK_DIVIDER_ROUND_CLOSEST BIT(4)
Heiko Stuebner79c6ab52014-05-23 18:32:15 +0530485#define CLK_DIVIDER_READ_ONLY BIT(5)
Jim Quinlanafe76c8f2015-05-15 15:45:47 -0400486#define CLK_DIVIDER_MAX_AT_ZERO BIT(6)
Mike Turquette9d9f78e2012-03-15 23:11:20 -0700487
Shawn Guobffad662012-03-27 15:23:23 +0800488extern const struct clk_ops clk_divider_ops;
Heiko Stuebner50359812016-01-21 21:53:09 +0100489extern const struct clk_ops clk_divider_ro_ops;
Stephen Boydbca96902015-01-19 18:05:29 -0800490
491unsigned long divider_recalc_rate(struct clk_hw *hw, unsigned long parent_rate,
492 unsigned int val, const struct clk_div_table *table,
493 unsigned long flags);
494long divider_round_rate(struct clk_hw *hw, unsigned long rate,
495 unsigned long *prate, const struct clk_div_table *table,
496 u8 width, unsigned long flags);
497int divider_get_val(unsigned long rate, unsigned long parent_rate,
498 const struct clk_div_table *table, u8 width,
499 unsigned long flags);
500
Mike Turquette9d9f78e2012-03-15 23:11:20 -0700501struct clk *clk_register_divider(struct device *dev, const char *name,
502 const char *parent_name, unsigned long flags,
503 void __iomem *reg, u8 shift, u8 width,
504 u8 clk_divider_flags, spinlock_t *lock);
Stephen Boydeb7d2642016-02-06 23:26:37 -0800505struct clk_hw *clk_hw_register_divider(struct device *dev, const char *name,
506 const char *parent_name, unsigned long flags,
507 void __iomem *reg, u8 shift, u8 width,
508 u8 clk_divider_flags, spinlock_t *lock);
Rajendra Nayak357c3f02012-06-29 19:06:32 +0530509struct clk *clk_register_divider_table(struct device *dev, const char *name,
510 const char *parent_name, unsigned long flags,
511 void __iomem *reg, u8 shift, u8 width,
512 u8 clk_divider_flags, const struct clk_div_table *table,
513 spinlock_t *lock);
Stephen Boydeb7d2642016-02-06 23:26:37 -0800514struct clk_hw *clk_hw_register_divider_table(struct device *dev,
515 const char *name, const char *parent_name, unsigned long flags,
516 void __iomem *reg, u8 shift, u8 width,
517 u8 clk_divider_flags, const struct clk_div_table *table,
518 spinlock_t *lock);
Krzysztof Kozlowski4e3c0212015-01-05 10:52:40 +0100519void clk_unregister_divider(struct clk *clk);
Stephen Boydeb7d2642016-02-06 23:26:37 -0800520void clk_hw_unregister_divider(struct clk_hw *hw);
Mike Turquette9d9f78e2012-03-15 23:11:20 -0700521
522/**
523 * struct clk_mux - multiplexer clock
524 *
525 * @hw: handle between common and hardware-specific interfaces
526 * @reg: register controlling multiplexer
527 * @shift: shift to multiplexer bit field
528 * @width: width of mutliplexer bit field
James Hogan3566d402013-03-25 14:35:07 +0000529 * @flags: hardware-specific flags
Mike Turquette9d9f78e2012-03-15 23:11:20 -0700530 * @lock: register lock
531 *
532 * Clock with multiple selectable parents. Implements .get_parent, .set_parent
533 * and .recalc_rate
534 *
535 * Flags:
536 * CLK_MUX_INDEX_ONE - register index starts at 1, not 0
Viresh Kumar1f73f312012-04-17 16:45:35 +0530537 * CLK_MUX_INDEX_BIT - register index is a single bit (power of two)
Haojian Zhuangba492e92013-06-08 22:47:17 +0800538 * CLK_MUX_HIWORD_MASK - The mux settings are only in lower 16-bit of this
Geert Uytterhoeven725b4182014-04-22 15:11:41 +0200539 * register, and mask of mux bits are in higher 16-bit of this register.
540 * While setting the mux bits, higher 16-bit should also be updated to
541 * indicate changing mux bits.
Stephen Boyd15a02c12015-01-19 18:05:28 -0800542 * CLK_MUX_ROUND_CLOSEST - Use the parent rate that is closest to the desired
543 * frequency.
Mike Turquette9d9f78e2012-03-15 23:11:20 -0700544 */
545struct clk_mux {
546 struct clk_hw hw;
547 void __iomem *reg;
Peter De Schrijverce4f3312013-03-22 14:07:53 +0200548 u32 *table;
549 u32 mask;
Mike Turquette9d9f78e2012-03-15 23:11:20 -0700550 u8 shift;
Mike Turquette9d9f78e2012-03-15 23:11:20 -0700551 u8 flags;
552 spinlock_t *lock;
553};
554
Geliang Tang5fd9c052016-01-08 23:51:46 +0800555#define to_clk_mux(_hw) container_of(_hw, struct clk_mux, hw)
556
Mike Turquette9d9f78e2012-03-15 23:11:20 -0700557#define CLK_MUX_INDEX_ONE BIT(0)
558#define CLK_MUX_INDEX_BIT BIT(1)
Haojian Zhuangba492e92013-06-08 22:47:17 +0800559#define CLK_MUX_HIWORD_MASK BIT(2)
Stephen Boyd15a02c12015-01-19 18:05:28 -0800560#define CLK_MUX_READ_ONLY BIT(3) /* mux can't be changed */
561#define CLK_MUX_ROUND_CLOSEST BIT(4)
Mike Turquette9d9f78e2012-03-15 23:11:20 -0700562
Shawn Guobffad662012-03-27 15:23:23 +0800563extern const struct clk_ops clk_mux_ops;
Tomasz Figac57acd12013-07-23 01:49:18 +0200564extern const struct clk_ops clk_mux_ro_ops;
Peter De Schrijverce4f3312013-03-22 14:07:53 +0200565
Mike Turquette9d9f78e2012-03-15 23:11:20 -0700566struct clk *clk_register_mux(struct device *dev, const char *name,
Sascha Hauer2893c372015-03-31 20:16:52 +0200567 const char * const *parent_names, u8 num_parents,
568 unsigned long flags,
Mike Turquette9d9f78e2012-03-15 23:11:20 -0700569 void __iomem *reg, u8 shift, u8 width,
570 u8 clk_mux_flags, spinlock_t *lock);
Stephen Boyd264b3172016-02-07 00:05:48 -0800571struct clk_hw *clk_hw_register_mux(struct device *dev, const char *name,
572 const char * const *parent_names, u8 num_parents,
573 unsigned long flags,
574 void __iomem *reg, u8 shift, u8 width,
575 u8 clk_mux_flags, spinlock_t *lock);
Mike Turquetteb24764902012-03-15 23:11:19 -0700576
Peter De Schrijverce4f3312013-03-22 14:07:53 +0200577struct clk *clk_register_mux_table(struct device *dev, const char *name,
Sascha Hauer2893c372015-03-31 20:16:52 +0200578 const char * const *parent_names, u8 num_parents,
579 unsigned long flags,
Peter De Schrijverce4f3312013-03-22 14:07:53 +0200580 void __iomem *reg, u8 shift, u32 mask,
581 u8 clk_mux_flags, u32 *table, spinlock_t *lock);
Stephen Boyd264b3172016-02-07 00:05:48 -0800582struct clk_hw *clk_hw_register_mux_table(struct device *dev, const char *name,
583 const char * const *parent_names, u8 num_parents,
584 unsigned long flags,
585 void __iomem *reg, u8 shift, u32 mask,
586 u8 clk_mux_flags, u32 *table, spinlock_t *lock);
Peter De Schrijverce4f3312013-03-22 14:07:53 +0200587
Krzysztof Kozlowski4e3c0212015-01-05 10:52:40 +0100588void clk_unregister_mux(struct clk *clk);
Stephen Boyd264b3172016-02-07 00:05:48 -0800589void clk_hw_unregister_mux(struct clk_hw *hw);
Krzysztof Kozlowski4e3c0212015-01-05 10:52:40 +0100590
Gregory CLEMENT79b16642013-04-12 13:57:44 +0200591void of_fixed_factor_clk_setup(struct device_node *node);
592
Mike Turquetteb24764902012-03-15 23:11:19 -0700593/**
Sascha Hauerf0948f52012-05-03 15:36:14 +0530594 * struct clk_fixed_factor - fixed multiplier and divider clock
595 *
596 * @hw: handle between common and hardware-specific interfaces
597 * @mult: multiplier
598 * @div: divider
599 *
600 * Clock with a fixed multiplier and divider. The output frequency is the
601 * parent clock rate divided by div and multiplied by mult.
602 * Implements .recalc_rate, .set_rate and .round_rate
603 */
604
605struct clk_fixed_factor {
606 struct clk_hw hw;
607 unsigned int mult;
608 unsigned int div;
609};
610
Geliang Tang5fd9c052016-01-08 23:51:46 +0800611#define to_clk_fixed_factor(_hw) container_of(_hw, struct clk_fixed_factor, hw)
612
Daniel Thompson3037e9e2015-06-10 21:04:54 +0100613extern const struct clk_ops clk_fixed_factor_ops;
Sascha Hauerf0948f52012-05-03 15:36:14 +0530614struct clk *clk_register_fixed_factor(struct device *dev, const char *name,
615 const char *parent_name, unsigned long flags,
616 unsigned int mult, unsigned int div);
Masahiro Yamadacbf95912016-01-06 13:25:09 +0900617void clk_unregister_fixed_factor(struct clk *clk);
Stephen Boyd0759ac82016-02-07 00:11:06 -0800618struct clk_hw *clk_hw_register_fixed_factor(struct device *dev,
619 const char *name, const char *parent_name, unsigned long flags,
620 unsigned int mult, unsigned int div);
621void clk_hw_unregister_fixed_factor(struct clk_hw *hw);
Sascha Hauerf0948f52012-05-03 15:36:14 +0530622
Heikki Krogeruse2d0e902014-05-15 16:40:25 +0300623/**
624 * struct clk_fractional_divider - adjustable fractional divider clock
625 *
626 * @hw: handle between common and hardware-specific interfaces
627 * @reg: register containing the divider
628 * @mshift: shift to the numerator bit field
629 * @mwidth: width of the numerator bit field
630 * @nshift: shift to the denominator bit field
631 * @nwidth: width of the denominator bit field
632 * @lock: register lock
633 *
634 * Clock with adjustable fractional divider affecting its output frequency.
635 */
Heikki Krogeruse2d0e902014-05-15 16:40:25 +0300636struct clk_fractional_divider {
637 struct clk_hw hw;
638 void __iomem *reg;
639 u8 mshift;
Andy Shevchenko934e2532015-09-22 18:54:09 +0300640 u8 mwidth;
Heikki Krogeruse2d0e902014-05-15 16:40:25 +0300641 u32 mmask;
642 u8 nshift;
Andy Shevchenko934e2532015-09-22 18:54:09 +0300643 u8 nwidth;
Heikki Krogeruse2d0e902014-05-15 16:40:25 +0300644 u32 nmask;
645 u8 flags;
646 spinlock_t *lock;
647};
648
Geliang Tang5fd9c052016-01-08 23:51:46 +0800649#define to_clk_fd(_hw) container_of(_hw, struct clk_fractional_divider, hw)
650
Heikki Krogeruse2d0e902014-05-15 16:40:25 +0300651extern const struct clk_ops clk_fractional_divider_ops;
652struct clk *clk_register_fractional_divider(struct device *dev,
653 const char *name, const char *parent_name, unsigned long flags,
654 void __iomem *reg, u8 mshift, u8 mwidth, u8 nshift, u8 nwidth,
655 u8 clk_divider_flags, spinlock_t *lock);
Stephen Boyd39b44cf2016-02-07 00:15:09 -0800656struct clk_hw *clk_hw_register_fractional_divider(struct device *dev,
657 const char *name, const char *parent_name, unsigned long flags,
658 void __iomem *reg, u8 mshift, u8 mwidth, u8 nshift, u8 nwidth,
659 u8 clk_divider_flags, spinlock_t *lock);
660void clk_hw_unregister_fractional_divider(struct clk_hw *hw);
Heikki Krogeruse2d0e902014-05-15 16:40:25 +0300661
Maxime Ripardf2e0a532015-05-19 22:19:33 +0200662/**
663 * struct clk_multiplier - adjustable multiplier clock
664 *
665 * @hw: handle between common and hardware-specific interfaces
666 * @reg: register containing the multiplier
667 * @shift: shift to the multiplier bit field
668 * @width: width of the multiplier bit field
669 * @lock: register lock
670 *
671 * Clock with an adjustable multiplier affecting its output frequency.
672 * Implements .recalc_rate, .set_rate and .round_rate
673 *
674 * Flags:
675 * CLK_MULTIPLIER_ZERO_BYPASS - By default, the multiplier is the value read
676 * from the register, with 0 being a valid value effectively
677 * zeroing the output clock rate. If CLK_MULTIPLIER_ZERO_BYPASS is
678 * set, then a null multiplier will be considered as a bypass,
679 * leaving the parent rate unmodified.
680 * CLK_MULTIPLIER_ROUND_CLOSEST - Makes the best calculated divider to be
681 * rounded to the closest integer instead of the down one.
682 */
683struct clk_multiplier {
684 struct clk_hw hw;
685 void __iomem *reg;
686 u8 shift;
687 u8 width;
688 u8 flags;
689 spinlock_t *lock;
690};
691
Geliang Tang5fd9c052016-01-08 23:51:46 +0800692#define to_clk_multiplier(_hw) container_of(_hw, struct clk_multiplier, hw)
693
Maxime Ripardf2e0a532015-05-19 22:19:33 +0200694#define CLK_MULTIPLIER_ZERO_BYPASS BIT(0)
695#define CLK_MULTIPLIER_ROUND_CLOSEST BIT(1)
696
697extern const struct clk_ops clk_multiplier_ops;
698
Prashant Gaikwadece70092013-03-20 17:30:34 +0530699/***
700 * struct clk_composite - aggregate clock of mux, divider and gate clocks
701 *
702 * @hw: handle between common and hardware-specific interfaces
Mike Turquetted3a1c7b2013-04-11 11:31:36 -0700703 * @mux_hw: handle between composite and hardware-specific mux clock
704 * @rate_hw: handle between composite and hardware-specific rate clock
705 * @gate_hw: handle between composite and hardware-specific gate clock
Prashant Gaikwadece70092013-03-20 17:30:34 +0530706 * @mux_ops: clock ops for mux
Mike Turquetted3a1c7b2013-04-11 11:31:36 -0700707 * @rate_ops: clock ops for rate
Prashant Gaikwadece70092013-03-20 17:30:34 +0530708 * @gate_ops: clock ops for gate
709 */
710struct clk_composite {
711 struct clk_hw hw;
712 struct clk_ops ops;
713
714 struct clk_hw *mux_hw;
Mike Turquetted3a1c7b2013-04-11 11:31:36 -0700715 struct clk_hw *rate_hw;
Prashant Gaikwadece70092013-03-20 17:30:34 +0530716 struct clk_hw *gate_hw;
717
718 const struct clk_ops *mux_ops;
Mike Turquetted3a1c7b2013-04-11 11:31:36 -0700719 const struct clk_ops *rate_ops;
Prashant Gaikwadece70092013-03-20 17:30:34 +0530720 const struct clk_ops *gate_ops;
721};
722
Geliang Tang5fd9c052016-01-08 23:51:46 +0800723#define to_clk_composite(_hw) container_of(_hw, struct clk_composite, hw)
724
Prashant Gaikwadece70092013-03-20 17:30:34 +0530725struct clk *clk_register_composite(struct device *dev, const char *name,
Sascha Hauer2893c372015-03-31 20:16:52 +0200726 const char * const *parent_names, int num_parents,
Prashant Gaikwadece70092013-03-20 17:30:34 +0530727 struct clk_hw *mux_hw, const struct clk_ops *mux_ops,
Mike Turquetted3a1c7b2013-04-11 11:31:36 -0700728 struct clk_hw *rate_hw, const struct clk_ops *rate_ops,
Prashant Gaikwadece70092013-03-20 17:30:34 +0530729 struct clk_hw *gate_hw, const struct clk_ops *gate_ops,
730 unsigned long flags);
Maxime Ripard92a39d92016-03-23 17:38:24 +0100731void clk_unregister_composite(struct clk *clk);
Stephen Boyd49cb3922016-02-07 00:20:31 -0800732struct clk_hw *clk_hw_register_composite(struct device *dev, const char *name,
733 const char * const *parent_names, int num_parents,
734 struct clk_hw *mux_hw, const struct clk_ops *mux_ops,
735 struct clk_hw *rate_hw, const struct clk_ops *rate_ops,
736 struct clk_hw *gate_hw, const struct clk_ops *gate_ops,
737 unsigned long flags);
738void clk_hw_unregister_composite(struct clk_hw *hw);
Prashant Gaikwadece70092013-03-20 17:30:34 +0530739
Jyri Sarhac873d142014-09-05 15:21:34 +0300740/***
741 * struct clk_gpio_gate - gpio gated clock
742 *
743 * @hw: handle between common and hardware-specific interfaces
744 * @gpiod: gpio descriptor
745 *
746 * Clock with a gpio control for enabling and disabling the parent clock.
747 * Implements .enable, .disable and .is_enabled
748 */
749
750struct clk_gpio {
751 struct clk_hw hw;
752 struct gpio_desc *gpiod;
753};
754
Geliang Tang5fd9c052016-01-08 23:51:46 +0800755#define to_clk_gpio(_hw) container_of(_hw, struct clk_gpio, hw)
756
Jyri Sarhac873d142014-09-05 15:21:34 +0300757extern const struct clk_ops clk_gpio_gate_ops;
758struct clk *clk_register_gpio_gate(struct device *dev, const char *name,
Martin Fuzzey820ad972015-03-18 14:53:17 +0100759 const char *parent_name, unsigned gpio, bool active_low,
Jyri Sarhac873d142014-09-05 15:21:34 +0300760 unsigned long flags);
Stephen Boydb1207432016-02-07 00:27:55 -0800761struct clk_hw *clk_hw_register_gpio_gate(struct device *dev, const char *name,
762 const char *parent_name, unsigned gpio, bool active_low,
763 unsigned long flags);
764void clk_hw_unregister_gpio_gate(struct clk_hw *hw);
Jyri Sarhac873d142014-09-05 15:21:34 +0300765
Sascha Hauerf0948f52012-05-03 15:36:14 +0530766/**
Sergej Sawazki80eeb1f2015-06-28 16:24:55 +0200767 * struct clk_gpio_mux - gpio controlled clock multiplexer
768 *
769 * @hw: see struct clk_gpio
770 * @gpiod: gpio descriptor to select the parent of this clock multiplexer
771 *
772 * Clock with a gpio control for selecting the parent clock.
773 * Implements .get_parent, .set_parent and .determine_rate
774 */
775
776extern const struct clk_ops clk_gpio_mux_ops;
777struct clk *clk_register_gpio_mux(struct device *dev, const char *name,
Stephen Boyd37bff2c2015-07-24 09:31:29 -0700778 const char * const *parent_names, u8 num_parents, unsigned gpio,
Sergej Sawazki80eeb1f2015-06-28 16:24:55 +0200779 bool active_low, unsigned long flags);
Stephen Boydb1207432016-02-07 00:27:55 -0800780struct clk_hw *clk_hw_register_gpio_mux(struct device *dev, const char *name,
781 const char * const *parent_names, u8 num_parents, unsigned gpio,
782 bool active_low, unsigned long flags);
783void clk_hw_unregister_gpio_mux(struct clk_hw *hw);
Sergej Sawazki80eeb1f2015-06-28 16:24:55 +0200784
Sergej Sawazki80eeb1f2015-06-28 16:24:55 +0200785/**
Mike Turquetteb24764902012-03-15 23:11:19 -0700786 * clk_register - allocate a new clock, register it and return an opaque cookie
787 * @dev: device that is registering this clock
Mike Turquetteb24764902012-03-15 23:11:19 -0700788 * @hw: link to hardware-specific clock data
Mike Turquetteb24764902012-03-15 23:11:19 -0700789 *
790 * clk_register is the primary interface for populating the clock tree with new
791 * clock nodes. It returns a pointer to the newly allocated struct clk which
792 * cannot be dereferenced by driver code but may be used in conjuction with the
Mike Turquetted1302a32012-03-29 14:30:40 -0700793 * rest of the clock API. In the event of an error clk_register will return an
794 * error code; drivers must test for an error code after calling clk_register.
Mike Turquetteb24764902012-03-15 23:11:19 -0700795 */
Saravana Kannan0197b3e2012-04-25 22:58:56 -0700796struct clk *clk_register(struct device *dev, struct clk_hw *hw);
Stephen Boyd46c87732012-09-24 13:38:04 -0700797struct clk *devm_clk_register(struct device *dev, struct clk_hw *hw);
Mike Turquetteb24764902012-03-15 23:11:19 -0700798
Stephen Boyd41438042016-02-05 17:02:52 -0800799int __must_check clk_hw_register(struct device *dev, struct clk_hw *hw);
800int __must_check devm_clk_hw_register(struct device *dev, struct clk_hw *hw);
801
Mark Brown1df5c932012-04-18 09:07:12 +0100802void clk_unregister(struct clk *clk);
Stephen Boyd46c87732012-09-24 13:38:04 -0700803void devm_clk_unregister(struct device *dev, struct clk *clk);
Mark Brown1df5c932012-04-18 09:07:12 +0100804
Stephen Boyd41438042016-02-05 17:02:52 -0800805void clk_hw_unregister(struct clk_hw *hw);
806void devm_clk_hw_unregister(struct device *dev, struct clk_hw *hw);
807
Mike Turquetteb24764902012-03-15 23:11:19 -0700808/* helper functions */
Geert Uytterhoevenb76281c2015-10-16 14:35:21 +0200809const char *__clk_get_name(const struct clk *clk);
Stephen Boyde7df6f62015-08-12 13:04:56 -0700810const char *clk_hw_get_name(const struct clk_hw *hw);
Mike Turquetteb24764902012-03-15 23:11:19 -0700811struct clk_hw *__clk_get_hw(struct clk *clk);
Stephen Boyde7df6f62015-08-12 13:04:56 -0700812unsigned int clk_hw_get_num_parents(const struct clk_hw *hw);
813struct clk_hw *clk_hw_get_parent(const struct clk_hw *hw);
814struct clk_hw *clk_hw_get_parent_by_index(const struct clk_hw *hw,
Stephen Boyd1a9c0692015-06-25 15:55:14 -0700815 unsigned int index);
Linus Torvalds93874682012-12-11 11:25:08 -0800816unsigned int __clk_get_enable_count(struct clk *clk);
Stephen Boyde7df6f62015-08-12 13:04:56 -0700817unsigned long clk_hw_get_rate(const struct clk_hw *hw);
Mike Turquetteb24764902012-03-15 23:11:19 -0700818unsigned long __clk_get_flags(struct clk *clk);
Stephen Boyde7df6f62015-08-12 13:04:56 -0700819unsigned long clk_hw_get_flags(const struct clk_hw *hw);
820bool clk_hw_is_prepared(const struct clk_hw *hw);
Joachim Eastwoodbe68bf82015-10-24 18:55:22 +0200821bool clk_hw_is_enabled(const struct clk_hw *hw);
Stephen Boyd2ac6b1f2012-10-03 23:38:55 -0700822bool __clk_is_enabled(struct clk *clk);
Mike Turquetteb24764902012-03-15 23:11:19 -0700823struct clk *__clk_lookup(const char *name);
Boris Brezillon0817b622015-07-07 20:48:08 +0200824int __clk_mux_determine_rate(struct clk_hw *hw,
825 struct clk_rate_request *req);
826int __clk_determine_rate(struct clk_hw *core, struct clk_rate_request *req);
827int __clk_mux_determine_rate_closest(struct clk_hw *hw,
828 struct clk_rate_request *req);
Tomeu Vizoso42c86542015-03-11 11:34:25 +0100829void clk_hw_reparent(struct clk_hw *hw, struct clk_hw *new_parent);
Stephen Boyd9783c0d2015-07-16 12:50:27 -0700830void clk_hw_set_rate_range(struct clk_hw *hw, unsigned long min_rate,
831 unsigned long max_rate);
Mike Turquetteb24764902012-03-15 23:11:19 -0700832
Javier Martinez Canillas2e65d8b2015-02-12 14:58:29 +0100833static inline void __clk_hw_set_clk(struct clk_hw *dst, struct clk_hw *src)
834{
835 dst->clk = src->clk;
836 dst->core = src->core;
837}
838
Mike Turquetteb24764902012-03-15 23:11:19 -0700839/*
840 * FIXME clock api without lock protection
841 */
Stephen Boyd1a9c0692015-06-25 15:55:14 -0700842unsigned long clk_hw_round_rate(struct clk_hw *hw, unsigned long rate);
Mike Turquetteb24764902012-03-15 23:11:19 -0700843
Grant Likely766e6a42012-04-09 14:50:06 -0500844struct of_device_id;
845
846typedef void (*of_clk_init_cb_t)(struct device_node *);
847
Sebastian Hesselbarth0b151de2013-05-01 02:58:28 +0200848struct clk_onecell_data {
849 struct clk **clks;
850 unsigned int clk_num;
851};
852
Stephen Boyd0861e5b2016-02-05 17:38:26 -0800853struct clk_hw_onecell_data {
Masahiro Yamada5963f192016-09-23 21:29:36 +0900854 unsigned int num;
Stephen Boyd0861e5b2016-02-05 17:38:26 -0800855 struct clk_hw *hws[];
856};
857
Tero Kristo819b4862013-10-22 11:39:36 +0300858extern struct of_device_id __clk_of_table;
859
Rob Herring54196cc2014-05-08 16:09:24 -0500860#define CLK_OF_DECLARE(name, compat, fn) OF_DECLARE_1(clk, name, compat, fn)
Sebastian Hesselbarth0b151de2013-05-01 02:58:28 +0200861
Ricardo Ribalda Delgadoc7296c52016-07-05 18:23:25 +0200862/*
863 * Use this macro when you have a driver that requires two initialization
864 * routines, one at of_clk_init(), and one at platform device probe
865 */
866#define CLK_OF_DECLARE_DRIVER(name, compat, fn) \
Shawn Guo339e1e52016-10-08 16:59:38 +0800867 static void __init name##_of_clk_init_driver(struct device_node *np) \
Ricardo Ribalda Delgadoc7296c52016-07-05 18:23:25 +0200868 { \
869 of_node_clear_flag(np, OF_POPULATED); \
870 fn(np); \
871 } \
872 OF_DECLARE_1(clk, name, compat, name##_of_clk_init_driver)
873
Sebastian Hesselbarth0b151de2013-05-01 02:58:28 +0200874#ifdef CONFIG_OF
Grant Likely766e6a42012-04-09 14:50:06 -0500875int of_clk_add_provider(struct device_node *np,
876 struct clk *(*clk_src_get)(struct of_phandle_args *args,
877 void *data),
878 void *data);
Stephen Boyd0861e5b2016-02-05 17:38:26 -0800879int of_clk_add_hw_provider(struct device_node *np,
880 struct clk_hw *(*get)(struct of_phandle_args *clkspec,
881 void *data),
882 void *data);
Grant Likely766e6a42012-04-09 14:50:06 -0500883void of_clk_del_provider(struct device_node *np);
884struct clk *of_clk_src_simple_get(struct of_phandle_args *clkspec,
885 void *data);
Stephen Boyd0861e5b2016-02-05 17:38:26 -0800886struct clk_hw *of_clk_hw_simple_get(struct of_phandle_args *clkspec,
887 void *data);
Shawn Guo494bfec2012-08-22 21:36:27 +0800888struct clk *of_clk_src_onecell_get(struct of_phandle_args *clkspec, void *data);
Stephen Boyd0861e5b2016-02-05 17:38:26 -0800889struct clk_hw *of_clk_hw_onecell_get(struct of_phandle_args *clkspec,
890 void *data);
Stephen Boyd929e7f32016-02-19 15:52:32 -0800891unsigned int of_clk_get_parent_count(struct device_node *np);
Dinh Nguyen2e61dfb2015-06-05 11:26:13 -0500892int of_clk_parent_fill(struct device_node *np, const char **parents,
893 unsigned int size);
Grant Likely766e6a42012-04-09 14:50:06 -0500894const char *of_clk_get_parent_name(struct device_node *np, int index);
Lee Jonesd56f8992016-02-11 13:19:11 -0800895int of_clk_detect_critical(struct device_node *np, int index,
896 unsigned long *flags);
Grant Likely766e6a42012-04-09 14:50:06 -0500897void of_clk_init(const struct of_device_id *matches);
898
Sebastian Hesselbarth0b151de2013-05-01 02:58:28 +0200899#else /* !CONFIG_OF */
Prashant Gaikwadf2f6c252013-01-04 12:30:52 +0530900
Sebastian Hesselbarth0b151de2013-05-01 02:58:28 +0200901static inline int of_clk_add_provider(struct device_node *np,
902 struct clk *(*clk_src_get)(struct of_phandle_args *args,
903 void *data),
904 void *data)
905{
906 return 0;
907}
Stephen Boyd0861e5b2016-02-05 17:38:26 -0800908static inline int of_clk_add_hw_provider(struct device_node *np,
909 struct clk_hw *(*get)(struct of_phandle_args *clkspec,
910 void *data),
911 void *data)
912{
913 return 0;
914}
Geert Uytterhoeven20dd8822015-10-29 22:12:56 +0100915static inline void of_clk_del_provider(struct device_node *np) {}
Sebastian Hesselbarth0b151de2013-05-01 02:58:28 +0200916static inline struct clk *of_clk_src_simple_get(
917 struct of_phandle_args *clkspec, void *data)
918{
919 return ERR_PTR(-ENOENT);
920}
Stephen Boyd0861e5b2016-02-05 17:38:26 -0800921static inline struct clk_hw *
922of_clk_hw_simple_get(struct of_phandle_args *clkspec, void *data)
923{
924 return ERR_PTR(-ENOENT);
925}
Sebastian Hesselbarth0b151de2013-05-01 02:58:28 +0200926static inline struct clk *of_clk_src_onecell_get(
927 struct of_phandle_args *clkspec, void *data)
928{
929 return ERR_PTR(-ENOENT);
930}
Stephen Boyd0861e5b2016-02-05 17:38:26 -0800931static inline struct clk_hw *
932of_clk_hw_onecell_get(struct of_phandle_args *clkspec, void *data)
933{
934 return ERR_PTR(-ENOENT);
935}
Rafał Miłeckid42c0472016-08-26 14:58:07 +0200936static inline unsigned int of_clk_get_parent_count(struct device_node *np)
Stephen Boyd679c51c2015-10-26 11:55:34 -0700937{
938 return 0;
939}
940static inline int of_clk_parent_fill(struct device_node *np,
941 const char **parents, unsigned int size)
942{
943 return 0;
944}
Sebastian Hesselbarth0b151de2013-05-01 02:58:28 +0200945static inline const char *of_clk_get_parent_name(struct device_node *np,
946 int index)
947{
948 return NULL;
949}
Lee Jonesd56f8992016-02-11 13:19:11 -0800950static inline int of_clk_detect_critical(struct device_node *np, int index,
951 unsigned long *flags)
952{
953 return 0;
954}
Geert Uytterhoeven20dd8822015-10-29 22:12:56 +0100955static inline void of_clk_init(const struct of_device_id *matches) {}
Sebastian Hesselbarth0b151de2013-05-01 02:58:28 +0200956#endif /* CONFIG_OF */
Gerhard Sittigaa514ce2013-07-22 14:14:40 +0200957
958/*
959 * wrap access to peripherals in accessor routines
960 * for improved portability across platforms
961 */
962
Gerhard Sittig6d8cdb62013-11-30 23:51:24 +0100963#if IS_ENABLED(CONFIG_PPC)
964
965static inline u32 clk_readl(u32 __iomem *reg)
966{
967 return ioread32be(reg);
968}
969
970static inline void clk_writel(u32 val, u32 __iomem *reg)
971{
972 iowrite32be(val, reg);
973}
974
975#else /* platform dependent I/O accessors */
976
Gerhard Sittigaa514ce2013-07-22 14:14:40 +0200977static inline u32 clk_readl(u32 __iomem *reg)
978{
979 return readl(reg);
980}
981
982static inline void clk_writel(u32 val, u32 __iomem *reg)
983{
984 writel(val, reg);
985}
986
Gerhard Sittig6d8cdb62013-11-30 23:51:24 +0100987#endif /* platform dependent I/O accessors */
988
Peter De Schrijverfb2b3c92014-06-26 18:00:53 +0300989#ifdef CONFIG_DEBUG_FS
Tomeu Vizoso61c7cdd2014-12-02 08:54:21 +0100990struct dentry *clk_debugfs_add_file(struct clk_hw *hw, char *name, umode_t mode,
Peter De Schrijverfb2b3c92014-06-26 18:00:53 +0300991 void *data, const struct file_operations *fops);
992#endif
993
Mike Turquetteb24764902012-03-15 23:11:19 -0700994#endif /* CONFIG_COMMON_CLK */
995#endif /* CLK_PROVIDER_H */