blob: 9b2408efb2243e338472ba870b15ead97deded74 [file] [log] [blame]
Rafał Miłeckid7520b12011-06-13 16:20:06 +02001#ifndef B43_PHY_HT_H_
2#define B43_PHY_HT_H_
3
4#include "phy_common.h"
5
6
Rafał Miłecki19240f32011-08-12 13:13:46 +02007#define B43_PHY_HT_BBCFG 0x001 /* BB config */
8#define B43_PHY_HT_BBCFG_RSTCCA 0x4000 /* Reset CCA */
9#define B43_PHY_HT_BBCFG_RSTRX 0x8000 /* Reset RX */
Rafał Miłeckibdb2dfb2011-06-27 14:58:51 +020010#define B43_PHY_HT_BANDCTL 0x009 /* Band control */
Rafał Miłecki19240f32011-08-12 13:13:46 +020011#define B43_PHY_HT_BANDCTL_5GHZ 0x0001 /* Use the 5GHz band */
Rafał Miłeckid7520b12011-06-13 16:20:06 +020012#define B43_PHY_HT_TABLE_ADDR 0x072 /* Table address */
13#define B43_PHY_HT_TABLE_DATALO 0x073 /* Table data low */
14#define B43_PHY_HT_TABLE_DATAHI 0x074 /* Table data high */
Rafał Miłeckib372afa2013-03-07 16:47:16 +010015#define B43_PHY_HT_CLASS_CTL 0x0B0 /* Classifier control */
16#define B43_PHY_HT_CLASS_CTL_CCK_EN 0x0001 /* CCK enable */
17#define B43_PHY_HT_CLASS_CTL_OFDM_EN 0x0002 /* OFDM enable */
18#define B43_PHY_HT_CLASS_CTL_WAITED_EN 0x0004 /* Waited enable */
Rafał Miłecki371ec462013-03-07 16:47:23 +010019#define B43_PHY_HT_IQLOCAL_CMDGCTL 0x0C2 /* I/Q LO cal command G control */
20#define B43_PHY_HT_SAMP_CMD 0x0C3 /* Sample command */
21#define B43_PHY_HT_SAMP_CMD_STOP 0x0002 /* Stop */
Rafał Miłecki396535e2013-03-07 16:47:24 +010022#define B43_PHY_HT_SAMP_LOOP_CNT 0x0C4 /* Sample loop count */
23#define B43_PHY_HT_SAMP_WAIT_CNT 0x0C5 /* Sample wait count */
24#define B43_PHY_HT_SAMP_DEP_CNT 0x0C6 /* Sample depth count */
Rafał Miłecki371ec462013-03-07 16:47:23 +010025#define B43_PHY_HT_SAMP_STAT 0x0C7 /* Sample status */
Rafał Miłecki5949e042013-03-07 16:47:26 +010026#define B43_PHY_HT_TSSIMODE 0x122 /* TSSI mode */
27#define B43_PHY_HT_TSSIMODE_EN 0x0001 /* TSSI enable */
28#define B43_PHY_HT_TSSIMODE_PDEN 0x0002 /* Power det enable */
Rafał Miłeckibdb2dfb2011-06-27 14:58:51 +020029#define B43_PHY_HT_BW1 0x1CE
30#define B43_PHY_HT_BW2 0x1CF
31#define B43_PHY_HT_BW3 0x1D0
32#define B43_PHY_HT_BW4 0x1D1
33#define B43_PHY_HT_BW5 0x1D2
34#define B43_PHY_HT_BW6 0x1D3
Rafał Miłecki60e8fb92013-03-09 13:52:12 +010035#define B43_PHY_HT_TXPCTL_CMD_C1 0x1E7 /* TX power control command */
36#define B43_PHY_HT_TXPCTL_CMD_C1_INIT 0x007F /* Init */
37#define B43_PHY_HT_TXPCTL_CMD_C1_COEFF 0x2000 /* Power control coefficients */
38#define B43_PHY_HT_TXPCTL_CMD_C1_HWPCTLEN 0x4000 /* Hardware TX power control enable */
39#define B43_PHY_HT_TXPCTL_CMD_C1_PCTLEN 0x8000 /* TX power control enable */
Rafał Miłecki5949e042013-03-07 16:47:26 +010040#define B43_PHY_HT_TXPCTL_N 0x1E8 /* TX power control N num */
41#define B43_PHY_HT_TXPCTL_N_TSSID 0x00FF /* N TSSI delay */
42#define B43_PHY_HT_TXPCTL_N_TSSID_SHIFT 0
43#define B43_PHY_HT_TXPCTL_N_NPTIL2 0x0700 /* N PT integer log2 */
44#define B43_PHY_HT_TXPCTL_N_NPTIL2_SHIFT 8
45#define B43_PHY_HT_TXPCTL_IDLE_TSSI 0x1E9 /* TX power control idle TSSI */
46#define B43_PHY_HT_TXPCTL_IDLE_TSSI_C1 0x003F
47#define B43_PHY_HT_TXPCTL_IDLE_TSSI_C1_SHIFT 0
48#define B43_PHY_HT_TXPCTL_IDLE_TSSI_C2 0x3F00
49#define B43_PHY_HT_TXPCTL_IDLE_TSSI_C2_SHIFT 8
50#define B43_PHY_HT_TXPCTL_IDLE_TSSI_BINF 0x8000 /* Raw TSSI offset bin format */
51#define B43_PHY_HT_TXPCTL_TARG_PWR 0x1EA /* TX power control target power */
52#define B43_PHY_HT_TXPCTL_TARG_PWR_C1 0x00FF /* Power 0 */
53#define B43_PHY_HT_TXPCTL_TARG_PWR_C1_SHIFT 0
54#define B43_PHY_HT_TXPCTL_TARG_PWR_C2 0xFF00 /* Power 1 */
55#define B43_PHY_HT_TXPCTL_TARG_PWR_C2_SHIFT 8
Rafał Miłecki60e8fb92013-03-09 13:52:12 +010056#define B43_PHY_HT_TXPCTL_CMD_C2 0x222
57#define B43_PHY_HT_TXPCTL_CMD_C2_INIT 0x007F
Rafał Miłecki4409a232013-03-09 13:56:26 +010058#define B43_PHY_HT_RSSI_C1 0x219
59#define B43_PHY_HT_RSSI_C2 0x21A
60#define B43_PHY_HT_RSSI_C3 0x21B
Rafał Miłeckid7520b12011-06-13 16:20:06 +020061
Rafał Miłeckiea5a08c2011-08-24 11:52:35 +020062#define B43_PHY_HT_C1_CLIP1THRES B43_PHY_OFDM(0x00E)
63#define B43_PHY_HT_C2_CLIP1THRES B43_PHY_OFDM(0x04E)
64#define B43_PHY_HT_C3_CLIP1THRES B43_PHY_OFDM(0x08E)
65
Rafał Miłeckic750f792011-08-24 11:52:34 +020066#define B43_PHY_HT_RF_SEQ_MODE B43_PHY_EXTG(0x000)
Rafał Miłecki396535e2013-03-07 16:47:24 +010067#define B43_PHY_HT_RF_SEQ_MODE_CA_OVER 0x0001 /* Core active override */
68#define B43_PHY_HT_RF_SEQ_MODE_TR_OVER 0x0002 /* Trigger override */
Rafał Miłeckic750f792011-08-24 11:52:34 +020069#define B43_PHY_HT_RF_SEQ_TRIG B43_PHY_EXTG(0x003)
70#define B43_PHY_HT_RF_SEQ_TRIG_RX2TX 0x0001 /* RX2TX */
71#define B43_PHY_HT_RF_SEQ_TRIG_TX2RX 0x0002 /* TX2RX */
72#define B43_PHY_HT_RF_SEQ_TRIG_UPGH 0x0004 /* Update gain H */
73#define B43_PHY_HT_RF_SEQ_TRIG_UPGL 0x0008 /* Update gain L */
74#define B43_PHY_HT_RF_SEQ_TRIG_UPGU 0x0010 /* Update gain U */
75#define B43_PHY_HT_RF_SEQ_TRIG_RST2RX 0x0020 /* Reset to RX */
76#define B43_PHY_HT_RF_SEQ_STATUS B43_PHY_EXTG(0x004)
77/* Values for the status are the same as for the trigger */
78
Rafał Miłeckie7c62552011-06-19 02:18:11 +020079#define B43_PHY_HT_RF_CTL1 B43_PHY_EXTG(0x010)
80
Rafał Miłeckia51ab252013-03-09 13:49:01 +010081#define B43_PHY_HT_RF_CTL_INT_C1 B43_PHY_EXTG(0x04c)
82#define B43_PHY_HT_RF_CTL_INT_C2 B43_PHY_EXTG(0x06c)
83#define B43_PHY_HT_RF_CTL_INT_C3 B43_PHY_EXTG(0x08c)
84
Rafał Miłecki47606922013-03-09 13:43:49 +010085#define B43_PHY_HT_AFE_C1_OVER B43_PHY_EXTG(0x110)
86#define B43_PHY_HT_AFE_C1 B43_PHY_EXTG(0x111)
87#define B43_PHY_HT_AFE_C2_OVER B43_PHY_EXTG(0x114)
88#define B43_PHY_HT_AFE_C2 B43_PHY_EXTG(0x115)
89#define B43_PHY_HT_AFE_C3_OVER B43_PHY_EXTG(0x118)
90#define B43_PHY_HT_AFE_C3 B43_PHY_EXTG(0x119)
Rafał Miłeckia8e82742011-06-16 01:59:20 +020091
Rafał Miłecki60e8fb92013-03-09 13:52:12 +010092#define B43_PHY_HT_TXPCTL_CMD_C3 B43_PHY_EXTG(0x164)
93#define B43_PHY_HT_TXPCTL_CMD_C3_INIT 0x007F
Rafał Miłecki5949e042013-03-07 16:47:26 +010094#define B43_PHY_HT_TXPCTL_IDLE_TSSI2 B43_PHY_EXTG(0x165) /* TX power control idle TSSI */
95#define B43_PHY_HT_TXPCTL_IDLE_TSSI2_C3 0x003F
96#define B43_PHY_HT_TXPCTL_IDLE_TSSI2_C3_SHIFT 0
97#define B43_PHY_HT_TXPCTL_TARG_PWR2 B43_PHY_EXTG(0x166) /* TX power control target power */
98#define B43_PHY_HT_TXPCTL_TARG_PWR2_C3 0x00FF
99#define B43_PHY_HT_TXPCTL_TARG_PWR2_C3_SHIFT 0
Rafał Miłecki60e8fb92013-03-09 13:52:12 +0100100
Rafał Miłeckib372afa2013-03-07 16:47:16 +0100101#define B43_PHY_HT_TEST B43_PHY_N_BMODE(0x00A)
102
Rafał Miłeckid7520b12011-06-13 16:20:06 +0200103
Rafał Miłecki5192bf52011-06-19 12:17:19 +0200104/* Values for PHY registers used on channel switching */
105struct b43_phy_ht_channeltab_e_phy {
Rafał Miłeckibdb2dfb2011-06-27 14:58:51 +0200106 u16 bw1;
107 u16 bw2;
108 u16 bw3;
109 u16 bw4;
110 u16 bw5;
111 u16 bw6;
Rafał Miłecki5192bf52011-06-19 12:17:19 +0200112};
113
114
Rafał Miłeckid7520b12011-06-13 16:20:06 +0200115struct b43_phy_ht {
Rafał Miłeckia51ab252013-03-09 13:49:01 +0100116 u16 rf_ctl_int_save[3];
Rafał Miłecki60e8fb92013-03-09 13:52:12 +0100117
118 bool tx_pwr_ctl;
119 u8 tx_pwr_idx[3];
Rafał Miłecki371ec462013-03-07 16:47:23 +0100120
121 s32 bb_mult_save[3];
Rafał Miłecki4409a232013-03-09 13:56:26 +0100122
123 u8 idle_tssi[3];
Rafał Miłeckid7520b12011-06-13 16:20:06 +0200124};
125
126
127struct b43_phy_operations;
128extern const struct b43_phy_operations b43_phyops_ht;
129
130#endif /* B43_PHY_HT_H_ */