blob: 107b70c1933342cd0f90a1b64b05dad6762784e9 [file] [log] [blame]
Jani Nikula4e646492013-08-27 15:12:20 +03001/*
2 * Copyright © 2013 Intel Corporation
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER
21 * DEALINGS IN THE SOFTWARE.
22 *
23 * Author: Jani Nikula <jani.nikula@intel.com>
24 */
25
26#include <drm/drmP.h>
Matt Roperc6f95f22015-01-22 16:50:32 -080027#include <drm/drm_atomic_helper.h>
Jani Nikula4e646492013-08-27 15:12:20 +030028#include <drm/drm_crtc.h>
29#include <drm/drm_edid.h>
30#include <drm/i915_drm.h>
Jani Nikula593e0622015-01-23 15:30:56 +020031#include <drm/drm_panel.h>
Jani Nikula7e9804f2015-01-16 14:27:23 +020032#include <drm/drm_mipi_dsi.h>
Jani Nikula4e646492013-08-27 15:12:20 +030033#include <linux/slab.h>
Shobhit Kumarfc45e822015-06-26 14:32:09 +053034#include <linux/gpio/consumer.h>
Jani Nikula4e646492013-08-27 15:12:20 +030035#include "i915_drv.h"
36#include "intel_drv.h"
37#include "intel_dsi.h"
Jani Nikula4e646492013-08-27 15:12:20 +030038
Jani Nikula593e0622015-01-23 15:30:56 +020039static const struct {
40 u16 panel_id;
41 struct drm_panel * (*init)(struct intel_dsi *intel_dsi, u16 panel_id);
42} intel_dsi_drivers[] = {
Shobhit Kumar2ab8b452014-05-23 21:35:27 +053043 {
44 .panel_id = MIPI_DSI_GENERIC_PANEL_ID,
Jani Nikula593e0622015-01-23 15:30:56 +020045 .init = vbt_panel_init,
Shobhit Kumar2ab8b452014-05-23 21:35:27 +053046 },
Jani Nikula4e646492013-08-27 15:12:20 +030047};
48
Ramalingam C042ab0c2016-04-19 13:48:14 +053049/* return pixels in terms of txbyteclkhs */
50static u16 txbyteclkhs(u16 pixels, int bpp, int lane_count,
51 u16 burst_mode_ratio)
52{
53 return DIV_ROUND_UP(DIV_ROUND_UP(pixels * bpp * burst_mode_ratio,
54 8 * 100), lane_count);
55}
56
Ramalingam Ccefc4e12016-04-19 13:48:13 +053057/* return pixels equvalent to txbyteclkhs */
58static u16 pixels_from_txbyteclkhs(u16 clk_hs, int bpp, int lane_count,
59 u16 burst_mode_ratio)
60{
61 return DIV_ROUND_UP((clk_hs * lane_count * 8 * 100),
62 (bpp * burst_mode_ratio));
63}
64
Ramalingam C43367ec2016-04-07 14:36:06 +053065enum mipi_dsi_pixel_format pixel_format_from_register_bits(u32 fmt)
66{
67 /* It just so happens the VBT matches register contents. */
68 switch (fmt) {
69 case VID_MODE_FORMAT_RGB888:
70 return MIPI_DSI_FMT_RGB888;
71 case VID_MODE_FORMAT_RGB666:
72 return MIPI_DSI_FMT_RGB666;
73 case VID_MODE_FORMAT_RGB666_PACKED:
74 return MIPI_DSI_FMT_RGB666_PACKED;
75 case VID_MODE_FORMAT_RGB565:
76 return MIPI_DSI_FMT_RGB565;
77 default:
78 MISSING_CASE(fmt);
79 return MIPI_DSI_FMT_RGB666;
80 }
81}
82
Jani Nikula7f6a6a42015-01-16 14:27:19 +020083static void wait_for_dsi_fifo_empty(struct intel_dsi *intel_dsi, enum port port)
Jani Nikula3b1808b2015-01-16 14:27:18 +020084{
85 struct drm_encoder *encoder = &intel_dsi->base.base;
86 struct drm_device *dev = encoder->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +010087 struct drm_i915_private *dev_priv = to_i915(dev);
Jani Nikula3b1808b2015-01-16 14:27:18 +020088 u32 mask;
89
90 mask = LP_CTRL_FIFO_EMPTY | HS_CTRL_FIFO_EMPTY |
91 LP_DATA_FIFO_EMPTY | HS_DATA_FIFO_EMPTY;
92
Chris Wilson9b6a2d72016-06-30 15:33:13 +010093 if (intel_wait_for_register(dev_priv,
94 MIPI_GEN_FIFO_STAT(port), mask, mask,
95 100))
Jani Nikula3b1808b2015-01-16 14:27:18 +020096 DRM_ERROR("DPI FIFOs are not empty\n");
97}
98
Ville Syrjäläf0f59a02015-11-18 15:33:26 +020099static void write_data(struct drm_i915_private *dev_priv,
100 i915_reg_t reg,
Jani Nikula7e9804f2015-01-16 14:27:23 +0200101 const u8 *data, u32 len)
102{
103 u32 i, j;
104
105 for (i = 0; i < len; i += 4) {
106 u32 val = 0;
107
108 for (j = 0; j < min_t(u32, len - i, 4); j++)
109 val |= *data++ << 8 * j;
110
111 I915_WRITE(reg, val);
112 }
113}
114
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200115static void read_data(struct drm_i915_private *dev_priv,
116 i915_reg_t reg,
Jani Nikula7e9804f2015-01-16 14:27:23 +0200117 u8 *data, u32 len)
118{
119 u32 i, j;
120
121 for (i = 0; i < len; i += 4) {
122 u32 val = I915_READ(reg);
123
124 for (j = 0; j < min_t(u32, len - i, 4); j++)
125 *data++ = val >> 8 * j;
126 }
127}
128
129static ssize_t intel_dsi_host_transfer(struct mipi_dsi_host *host,
130 const struct mipi_dsi_msg *msg)
131{
132 struct intel_dsi_host *intel_dsi_host = to_intel_dsi_host(host);
133 struct drm_device *dev = intel_dsi_host->intel_dsi->base.base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +0100134 struct drm_i915_private *dev_priv = to_i915(dev);
Jani Nikula7e9804f2015-01-16 14:27:23 +0200135 enum port port = intel_dsi_host->port;
136 struct mipi_dsi_packet packet;
137 ssize_t ret;
138 const u8 *header, *data;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200139 i915_reg_t data_reg, ctrl_reg;
140 u32 data_mask, ctrl_mask;
Jani Nikula7e9804f2015-01-16 14:27:23 +0200141
142 ret = mipi_dsi_create_packet(&packet, msg);
143 if (ret < 0)
144 return ret;
145
146 header = packet.header;
147 data = packet.payload;
148
149 if (msg->flags & MIPI_DSI_MSG_USE_LPM) {
150 data_reg = MIPI_LP_GEN_DATA(port);
151 data_mask = LP_DATA_FIFO_FULL;
152 ctrl_reg = MIPI_LP_GEN_CTRL(port);
153 ctrl_mask = LP_CTRL_FIFO_FULL;
154 } else {
155 data_reg = MIPI_HS_GEN_DATA(port);
156 data_mask = HS_DATA_FIFO_FULL;
157 ctrl_reg = MIPI_HS_GEN_CTRL(port);
158 ctrl_mask = HS_CTRL_FIFO_FULL;
159 }
160
161 /* note: this is never true for reads */
162 if (packet.payload_length) {
Chris Wilson8c6cea02016-06-30 15:33:14 +0100163 if (intel_wait_for_register(dev_priv,
164 MIPI_GEN_FIFO_STAT(port),
165 data_mask, 0,
166 50))
Jani Nikula7e9804f2015-01-16 14:27:23 +0200167 DRM_ERROR("Timeout waiting for HS/LP DATA FIFO !full\n");
168
169 write_data(dev_priv, data_reg, packet.payload,
170 packet.payload_length);
171 }
172
173 if (msg->rx_len) {
174 I915_WRITE(MIPI_INTR_STAT(port), GEN_READ_DATA_AVAIL);
175 }
176
Chris Wilson84c2aa92016-06-30 15:33:15 +0100177 if (intel_wait_for_register(dev_priv,
178 MIPI_GEN_FIFO_STAT(port),
179 ctrl_mask, 0,
180 50)) {
Jani Nikula7e9804f2015-01-16 14:27:23 +0200181 DRM_ERROR("Timeout waiting for HS/LP CTRL FIFO !full\n");
182 }
183
184 I915_WRITE(ctrl_reg, header[2] << 16 | header[1] << 8 | header[0]);
185
186 /* ->rx_len is set only for reads */
187 if (msg->rx_len) {
188 data_mask = GEN_READ_DATA_AVAIL;
Chris Wilsone7615b32016-06-30 15:33:16 +0100189 if (intel_wait_for_register(dev_priv,
190 MIPI_INTR_STAT(port),
191 data_mask, data_mask,
192 50))
Jani Nikula7e9804f2015-01-16 14:27:23 +0200193 DRM_ERROR("Timeout waiting for read data.\n");
194
195 read_data(dev_priv, data_reg, msg->rx_buf, msg->rx_len);
196 }
197
198 /* XXX: fix for reads and writes */
199 return 4 + packet.payload_length;
200}
201
202static int intel_dsi_host_attach(struct mipi_dsi_host *host,
203 struct mipi_dsi_device *dsi)
204{
205 return 0;
206}
207
208static int intel_dsi_host_detach(struct mipi_dsi_host *host,
209 struct mipi_dsi_device *dsi)
210{
211 return 0;
212}
213
214static const struct mipi_dsi_host_ops intel_dsi_host_ops = {
215 .attach = intel_dsi_host_attach,
216 .detach = intel_dsi_host_detach,
217 .transfer = intel_dsi_host_transfer,
218};
219
220static struct intel_dsi_host *intel_dsi_host_init(struct intel_dsi *intel_dsi,
221 enum port port)
222{
223 struct intel_dsi_host *host;
224 struct mipi_dsi_device *device;
225
226 host = kzalloc(sizeof(*host), GFP_KERNEL);
227 if (!host)
228 return NULL;
229
230 host->base.ops = &intel_dsi_host_ops;
231 host->intel_dsi = intel_dsi;
232 host->port = port;
233
234 /*
235 * We should call mipi_dsi_host_register(&host->base) here, but we don't
236 * have a host->dev, and we don't have OF stuff either. So just use the
237 * dsi framework as a library and hope for the best. Create the dsi
238 * devices by ourselves here too. Need to be careful though, because we
239 * don't initialize any of the driver model devices here.
240 */
241 device = kzalloc(sizeof(*device), GFP_KERNEL);
242 if (!device) {
243 kfree(host);
244 return NULL;
245 }
246
247 device->host = &host->base;
248 host->device = device;
249
250 return host;
251}
252
Jani Nikulaa2581a92015-01-16 14:27:26 +0200253/*
254 * send a video mode command
255 *
256 * XXX: commands with data in MIPI_DPI_DATA?
257 */
258static int dpi_send_cmd(struct intel_dsi *intel_dsi, u32 cmd, bool hs,
259 enum port port)
260{
261 struct drm_encoder *encoder = &intel_dsi->base.base;
262 struct drm_device *dev = encoder->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +0100263 struct drm_i915_private *dev_priv = to_i915(dev);
Jani Nikulaa2581a92015-01-16 14:27:26 +0200264 u32 mask;
265
266 /* XXX: pipe, hs */
267 if (hs)
268 cmd &= ~DPI_LP_MODE;
269 else
270 cmd |= DPI_LP_MODE;
271
272 /* clear bit */
273 I915_WRITE(MIPI_INTR_STAT(port), SPL_PKT_SENT_INTERRUPT);
274
275 /* XXX: old code skips write if control unchanged */
276 if (cmd == I915_READ(MIPI_DPI_CONTROL(port)))
277 DRM_ERROR("Same special packet %02x twice in a row.\n", cmd);
278
279 I915_WRITE(MIPI_DPI_CONTROL(port), cmd);
280
281 mask = SPL_PKT_SENT_INTERRUPT;
Chris Wilson2af05072016-06-30 15:33:17 +0100282 if (intel_wait_for_register(dev_priv,
283 MIPI_INTR_STAT(port), mask, mask,
284 100))
Jani Nikulaa2581a92015-01-16 14:27:26 +0200285 DRM_ERROR("Video mode command 0x%08x send failed.\n", cmd);
286
287 return 0;
288}
289
Shobhit Kumare9fe51c2013-12-10 12:14:55 +0530290static void band_gap_reset(struct drm_i915_private *dev_priv)
Shobhit Kumar4ce8c9a2013-08-27 15:12:24 +0300291{
Ville Syrjäläa5805162015-05-26 20:42:30 +0300292 mutex_lock(&dev_priv->sb_lock);
Shobhit Kumar4ce8c9a2013-08-27 15:12:24 +0300293
Shobhit Kumare9fe51c2013-12-10 12:14:55 +0530294 vlv_flisdsi_write(dev_priv, 0x08, 0x0001);
295 vlv_flisdsi_write(dev_priv, 0x0F, 0x0005);
296 vlv_flisdsi_write(dev_priv, 0x0F, 0x0025);
297 udelay(150);
298 vlv_flisdsi_write(dev_priv, 0x0F, 0x0000);
299 vlv_flisdsi_write(dev_priv, 0x08, 0x0000);
Shobhit Kumar4ce8c9a2013-08-27 15:12:24 +0300300
Ville Syrjäläa5805162015-05-26 20:42:30 +0300301 mutex_unlock(&dev_priv->sb_lock);
Shobhit Kumar4ce8c9a2013-08-27 15:12:24 +0300302}
303
Jani Nikula4e646492013-08-27 15:12:20 +0300304static inline bool is_vid_mode(struct intel_dsi *intel_dsi)
305{
Shobhit Kumardfba2e22014-04-14 11:18:24 +0530306 return intel_dsi->operation_mode == INTEL_DSI_VIDEO_MODE;
Jani Nikula4e646492013-08-27 15:12:20 +0300307}
308
309static inline bool is_cmd_mode(struct intel_dsi *intel_dsi)
310{
Shobhit Kumardfba2e22014-04-14 11:18:24 +0530311 return intel_dsi->operation_mode == INTEL_DSI_COMMAND_MODE;
Jani Nikula4e646492013-08-27 15:12:20 +0300312}
313
Jani Nikula4e646492013-08-27 15:12:20 +0300314static bool intel_dsi_compute_config(struct intel_encoder *encoder,
Jani Nikulaa65347b2015-11-27 12:21:46 +0200315 struct intel_crtc_state *pipe_config)
Jani Nikula4e646492013-08-27 15:12:20 +0300316{
Chris Wilsonfac5e232016-07-04 11:34:36 +0100317 struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
Jani Nikula4e646492013-08-27 15:12:20 +0300318 struct intel_dsi *intel_dsi = container_of(encoder, struct intel_dsi,
319 base);
320 struct intel_connector *intel_connector = intel_dsi->attached_connector;
Ville Syrjäläf4ee2652016-04-12 22:14:37 +0300321 struct intel_crtc *crtc = to_intel_crtc(pipe_config->base.crtc);
322 const struct drm_display_mode *fixed_mode = intel_connector->panel.fixed_mode;
Jani Nikulaa65347b2015-11-27 12:21:46 +0200323 struct drm_display_mode *adjusted_mode = &pipe_config->base.adjusted_mode;
Ville Syrjälä47eacba2016-04-12 22:14:35 +0300324 int ret;
Jani Nikula4e646492013-08-27 15:12:20 +0300325
326 DRM_DEBUG_KMS("\n");
327
Ville Syrjäläf4ee2652016-04-12 22:14:37 +0300328 if (fixed_mode) {
Jani Nikula4e646492013-08-27 15:12:20 +0300329 intel_fixed_panel_mode(fixed_mode, adjusted_mode);
330
Ville Syrjäläf4ee2652016-04-12 22:14:37 +0300331 if (HAS_GMCH_DISPLAY(dev_priv))
332 intel_gmch_panel_fitting(crtc, pipe_config,
333 intel_connector->panel.fitting_mode);
334 else
335 intel_pch_panel_fitting(crtc, pipe_config,
336 intel_connector->panel.fitting_mode);
337 }
338
Shobhit Kumarf573de52014-07-30 20:32:37 +0530339 /* DSI uses short packets for sync events, so clear mode flags for DSI */
340 adjusted_mode->flags = 0;
341
Jani Nikula4d1de972016-03-18 17:05:42 +0200342 if (IS_BROXTON(dev_priv)) {
343 /* Dual link goes to DSI transcoder A. */
344 if (intel_dsi->ports == BIT(PORT_C))
345 pipe_config->cpu_transcoder = TRANSCODER_DSI_C;
346 else
347 pipe_config->cpu_transcoder = TRANSCODER_DSI_A;
348 }
349
Ville Syrjälä47eacba2016-04-12 22:14:35 +0300350 ret = intel_compute_dsi_pll(encoder, pipe_config);
351 if (ret)
352 return false;
353
Ville Syrjäläcd2d34d2016-04-12 22:14:34 +0300354 pipe_config->clock_set = true;
355
Jani Nikula4e646492013-08-27 15:12:20 +0300356 return true;
357}
358
Shashank Sharma37ab0812015-09-01 19:41:42 +0530359static void bxt_dsi_device_ready(struct intel_encoder *encoder)
Gaurav K Singh5505a242014-12-04 10:58:47 +0530360{
Chris Wilsonfac5e232016-07-04 11:34:36 +0100361 struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
Gaurav K Singh5505a242014-12-04 10:58:47 +0530362 struct intel_dsi *intel_dsi = enc_to_intel_dsi(&encoder->base);
Gaurav K Singh369602d2014-12-05 14:09:28 +0530363 enum port port;
Shashank Sharma37ab0812015-09-01 19:41:42 +0530364 u32 val;
Gaurav K Singh5505a242014-12-04 10:58:47 +0530365
Shashank Sharma37ab0812015-09-01 19:41:42 +0530366 DRM_DEBUG_KMS("\n");
Gaurav K Singha9da9bc2014-12-05 14:13:41 +0530367
Shashank Sharma37ab0812015-09-01 19:41:42 +0530368 /* Exit Low power state in 4 steps*/
Gaurav K Singh369602d2014-12-05 14:09:28 +0530369 for_each_dsi_port(port, intel_dsi->ports) {
Gaurav K Singh369602d2014-12-05 14:09:28 +0530370
Shashank Sharma37ab0812015-09-01 19:41:42 +0530371 /* 1. Enable MIPI PHY transparent latch */
372 val = I915_READ(BXT_MIPI_PORT_CTRL(port));
373 I915_WRITE(BXT_MIPI_PORT_CTRL(port), val | LP_OUTPUT_HOLD);
374 usleep_range(2000, 2500);
375
376 /* 2. Enter ULPS */
377 val = I915_READ(MIPI_DEVICE_READY(port));
378 val &= ~ULPS_STATE_MASK;
379 val |= (ULPS_STATE_ENTER | DEVICE_READY);
380 I915_WRITE(MIPI_DEVICE_READY(port), val);
381 usleep_range(2, 3);
382
383 /* 3. Exit ULPS */
384 val = I915_READ(MIPI_DEVICE_READY(port));
385 val &= ~ULPS_STATE_MASK;
386 val |= (ULPS_STATE_EXIT | DEVICE_READY);
387 I915_WRITE(MIPI_DEVICE_READY(port), val);
388 usleep_range(1000, 1500);
389
390 /* Clear ULPS and set device ready */
391 val = I915_READ(MIPI_DEVICE_READY(port));
392 val &= ~ULPS_STATE_MASK;
393 val |= DEVICE_READY;
394 I915_WRITE(MIPI_DEVICE_READY(port), val);
Gaurav K Singh369602d2014-12-05 14:09:28 +0530395 }
Gaurav K Singh5505a242014-12-04 10:58:47 +0530396}
397
Shashank Sharma37ab0812015-09-01 19:41:42 +0530398static void vlv_dsi_device_ready(struct intel_encoder *encoder)
Shobhit Kumar1dbd7cb2013-12-11 17:52:05 +0530399{
Chris Wilsonfac5e232016-07-04 11:34:36 +0100400 struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
Gaurav K Singh24ee0e62014-12-05 14:24:21 +0530401 struct intel_dsi *intel_dsi = enc_to_intel_dsi(&encoder->base);
402 enum port port;
Shobhit Kumar1dbd7cb2013-12-11 17:52:05 +0530403 u32 val;
404
405 DRM_DEBUG_KMS("\n");
406
Ville Syrjäläa5805162015-05-26 20:42:30 +0300407 mutex_lock(&dev_priv->sb_lock);
Shobhit Kumar2095f9f2014-04-09 13:59:30 +0530408 /* program rcomp for compliance, reduce from 50 ohms to 45 ohms
409 * needed everytime after power gate */
410 vlv_flisdsi_write(dev_priv, 0x04, 0x0004);
Ville Syrjäläa5805162015-05-26 20:42:30 +0300411 mutex_unlock(&dev_priv->sb_lock);
Shobhit Kumar2095f9f2014-04-09 13:59:30 +0530412
413 /* bandgap reset is needed after everytime we do power gate */
414 band_gap_reset(dev_priv);
415
Gaurav K Singh24ee0e62014-12-05 14:24:21 +0530416 for_each_dsi_port(port, intel_dsi->ports) {
Shobhit Kumaraceb3652014-07-03 16:35:41 +0530417
Gaurav K Singh24ee0e62014-12-05 14:24:21 +0530418 I915_WRITE(MIPI_DEVICE_READY(port), ULPS_STATE_ENTER);
419 usleep_range(2500, 3000);
Shobhit Kumaraceb3652014-07-03 16:35:41 +0530420
Gaurav K Singhbf344e82014-12-07 16:13:54 +0530421 /* Enable MIPI PHY transparent latch
422 * Common bit for both MIPI Port A & MIPI Port C
423 * No similar bit in MIPI Port C reg
424 */
Shobhit Kumar4ba7d932015-02-05 17:08:45 +0530425 val = I915_READ(MIPI_PORT_CTRL(PORT_A));
Gaurav K Singhbf344e82014-12-07 16:13:54 +0530426 I915_WRITE(MIPI_PORT_CTRL(PORT_A), val | LP_OUTPUT_HOLD);
Gaurav K Singh24ee0e62014-12-05 14:24:21 +0530427 usleep_range(1000, 1500);
Shobhit Kumaraceb3652014-07-03 16:35:41 +0530428
Gaurav K Singh24ee0e62014-12-05 14:24:21 +0530429 I915_WRITE(MIPI_DEVICE_READY(port), ULPS_STATE_EXIT);
430 usleep_range(2500, 3000);
431
432 I915_WRITE(MIPI_DEVICE_READY(port), DEVICE_READY);
433 usleep_range(2500, 3000);
434 }
Shobhit Kumar1dbd7cb2013-12-11 17:52:05 +0530435}
Jani Nikula4e646492013-08-27 15:12:20 +0300436
Shashank Sharma37ab0812015-09-01 19:41:42 +0530437static void intel_dsi_device_ready(struct intel_encoder *encoder)
438{
439 struct drm_device *dev = encoder->base.dev;
440
Wayne Boyer666a4532015-12-09 12:29:35 -0800441 if (IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev))
Shashank Sharma37ab0812015-09-01 19:41:42 +0530442 vlv_dsi_device_ready(encoder);
443 else if (IS_BROXTON(dev))
444 bxt_dsi_device_ready(encoder);
445}
446
447static void intel_dsi_port_enable(struct intel_encoder *encoder)
448{
449 struct drm_device *dev = encoder->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +0100450 struct drm_i915_private *dev_priv = to_i915(dev);
Shashank Sharma37ab0812015-09-01 19:41:42 +0530451 struct intel_crtc *intel_crtc = to_intel_crtc(encoder->base.crtc);
452 struct intel_dsi *intel_dsi = enc_to_intel_dsi(&encoder->base);
453 enum port port;
Shashank Sharma37ab0812015-09-01 19:41:42 +0530454
455 if (intel_dsi->dual_link == DSI_DUAL_LINK_FRONT_BACK) {
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200456 u32 temp;
457
Shashank Sharma37ab0812015-09-01 19:41:42 +0530458 temp = I915_READ(VLV_CHICKEN_3);
459 temp &= ~PIXEL_OVERLAP_CNT_MASK |
460 intel_dsi->pixel_overlap <<
461 PIXEL_OVERLAP_CNT_SHIFT;
462 I915_WRITE(VLV_CHICKEN_3, temp);
463 }
464
465 for_each_dsi_port(port, intel_dsi->ports) {
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200466 i915_reg_t port_ctrl = IS_BROXTON(dev) ?
467 BXT_MIPI_PORT_CTRL(port) : MIPI_PORT_CTRL(port);
468 u32 temp;
Shashank Sharma37ab0812015-09-01 19:41:42 +0530469
470 temp = I915_READ(port_ctrl);
471
472 temp &= ~LANE_CONFIGURATION_MASK;
473 temp &= ~DUAL_LINK_MODE_MASK;
474
Jani Nikula701d25b2016-03-18 17:05:43 +0200475 if (intel_dsi->ports == (BIT(PORT_A) | BIT(PORT_C))) {
Shashank Sharma37ab0812015-09-01 19:41:42 +0530476 temp |= (intel_dsi->dual_link - 1)
477 << DUAL_LINK_MODE_SHIFT;
478 temp |= intel_crtc->pipe ?
479 LANE_CONFIGURATION_DUAL_LINK_B :
480 LANE_CONFIGURATION_DUAL_LINK_A;
481 }
482 /* assert ip_tg_enable signal */
483 I915_WRITE(port_ctrl, temp | DPI_ENABLE);
484 POSTING_READ(port_ctrl);
485 }
486}
487
488static void intel_dsi_port_disable(struct intel_encoder *encoder)
489{
490 struct drm_device *dev = encoder->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +0100491 struct drm_i915_private *dev_priv = to_i915(dev);
Shashank Sharma37ab0812015-09-01 19:41:42 +0530492 struct intel_dsi *intel_dsi = enc_to_intel_dsi(&encoder->base);
493 enum port port;
Shashank Sharma37ab0812015-09-01 19:41:42 +0530494
495 for_each_dsi_port(port, intel_dsi->ports) {
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200496 i915_reg_t port_ctrl = IS_BROXTON(dev) ?
497 BXT_MIPI_PORT_CTRL(port) : MIPI_PORT_CTRL(port);
498 u32 temp;
499
Shashank Sharma37ab0812015-09-01 19:41:42 +0530500 /* de-assert ip_tg_enable signal */
Shashank Sharmab389a452015-09-01 19:41:44 +0530501 temp = I915_READ(port_ctrl);
502 I915_WRITE(port_ctrl, temp & ~DPI_ENABLE);
503 POSTING_READ(port_ctrl);
Shashank Sharma37ab0812015-09-01 19:41:42 +0530504 }
505}
506
Jani Nikula4e646492013-08-27 15:12:20 +0300507static void intel_dsi_enable(struct intel_encoder *encoder)
508{
Shobhit Kumar1dbd7cb2013-12-11 17:52:05 +0530509 struct drm_device *dev = encoder->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +0100510 struct drm_i915_private *dev_priv = to_i915(dev);
Jani Nikula4e646492013-08-27 15:12:20 +0300511 struct intel_dsi *intel_dsi = enc_to_intel_dsi(&encoder->base);
Jani Nikula4934b652015-01-22 15:01:35 +0200512 enum port port;
Jani Nikula4e646492013-08-27 15:12:20 +0300513
514 DRM_DEBUG_KMS("\n");
515
Jani Nikula4934b652015-01-22 15:01:35 +0200516 if (is_cmd_mode(intel_dsi)) {
517 for_each_dsi_port(port, intel_dsi->ports)
518 I915_WRITE(MIPI_MAX_RETURN_PKT_SIZE(port), 8 * 4);
519 } else {
Jani Nikula4e646492013-08-27 15:12:20 +0300520 msleep(20); /* XXX */
Jani Nikulaf03e4172015-01-16 14:27:16 +0200521 for_each_dsi_port(port, intel_dsi->ports)
Jani Nikulaa2581a92015-01-16 14:27:26 +0200522 dpi_send_cmd(intel_dsi, TURN_ON, false, port);
Jani Nikula4e646492013-08-27 15:12:20 +0300523 msleep(100);
524
Jani Nikula593e0622015-01-23 15:30:56 +0200525 drm_panel_enable(intel_dsi->panel);
Shobhit Kumar2634fd72014-04-09 13:59:31 +0530526
Jani Nikula7f6a6a42015-01-16 14:27:19 +0200527 for_each_dsi_port(port, intel_dsi->ports)
528 wait_for_dsi_fifo_empty(intel_dsi, port);
Shobhit Kumar13813082014-07-12 17:17:22 +0530529
Gaurav K Singh5505a242014-12-04 10:58:47 +0530530 intel_dsi_port_enable(encoder);
Jani Nikula4e646492013-08-27 15:12:20 +0300531 }
Shobhit Kumarb029e662015-06-26 14:32:10 +0530532
533 intel_panel_enable_backlight(intel_dsi->attached_connector);
Shobhit Kumar2634fd72014-04-09 13:59:31 +0530534}
Jani Nikula4e646492013-08-27 15:12:20 +0300535
Jani Nikulae3488e72015-11-27 12:21:44 +0200536static void intel_dsi_prepare(struct intel_encoder *intel_encoder);
537
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +0200538static void intel_dsi_pre_enable(struct intel_encoder *encoder,
539 struct intel_crtc_state *pipe_config,
540 struct drm_connector_state *conn_state)
Shobhit Kumar2634fd72014-04-09 13:59:31 +0530541{
Shobhit Kumar20e5bf62014-04-09 13:59:32 +0530542 struct drm_device *dev = encoder->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +0100543 struct drm_i915_private *dev_priv = to_i915(dev);
Shobhit Kumar2634fd72014-04-09 13:59:31 +0530544 struct intel_dsi *intel_dsi = enc_to_intel_dsi(&encoder->base);
Ville Syrjälä47eacba2016-04-12 22:14:35 +0300545 struct intel_crtc *crtc = to_intel_crtc(encoder->base.crtc);
Jani Nikula7f6a6a42015-01-16 14:27:19 +0200546 enum port port;
Shobhit Kumar2634fd72014-04-09 13:59:31 +0530547
548 DRM_DEBUG_KMS("\n");
549
Ville Syrjäläf00b5682016-03-15 16:40:03 +0200550 /*
551 * The BIOS may leave the PLL in a wonky state where it doesn't
552 * lock. It needs to be fully powered down to fix it.
553 */
554 intel_disable_dsi_pll(encoder);
Ville Syrjälä47eacba2016-04-12 22:14:35 +0300555 intel_enable_dsi_pll(encoder, crtc->config);
Ville Syrjäläf00b5682016-03-15 16:40:03 +0200556
Ramalingam C58d4d322016-02-03 18:20:46 +0530557 intel_dsi_prepare(encoder);
Jani Nikulae3488e72015-11-27 12:21:44 +0200558
Shobhit Kumarfc45e822015-06-26 14:32:09 +0530559 /* Panel Enable over CRC PMIC */
560 if (intel_dsi->gpio_panel)
561 gpiod_set_value_cansleep(intel_dsi->gpio_panel, 1);
562
563 msleep(intel_dsi->panel_on_delay);
564
Ville Syrjäläd1877c02016-04-18 19:18:25 +0300565 if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) {
566 u32 val;
567
Ville Syrjäläcd2d34d2016-04-12 22:14:34 +0300568 /* Disable DPOunit clock gating, can stall pipe */
Ville Syrjäläd1877c02016-04-18 19:18:25 +0300569 val = I915_READ(DSPCLK_GATE_D);
570 val |= DPOUNIT_CLOCK_GATE_DISABLE;
571 I915_WRITE(DSPCLK_GATE_D, val);
Shashank Sharma37ab0812015-09-01 19:41:42 +0530572 }
Shobhit Kumar2634fd72014-04-09 13:59:31 +0530573
574 /* put device in ready state */
575 intel_dsi_device_ready(encoder);
576
Jani Nikula593e0622015-01-23 15:30:56 +0200577 drm_panel_prepare(intel_dsi->panel);
Shobhit Kumar20e5bf62014-04-09 13:59:32 +0530578
Jani Nikula7f6a6a42015-01-16 14:27:19 +0200579 for_each_dsi_port(port, intel_dsi->ports)
580 wait_for_dsi_fifo_empty(intel_dsi, port);
Shobhit Kumar13813082014-07-12 17:17:22 +0530581
Shobhit Kumar2634fd72014-04-09 13:59:31 +0530582 /* Enable port in pre-enable phase itself because as per hw team
583 * recommendation, port should be enabled befor plane & pipe */
584 intel_dsi_enable(encoder);
585}
586
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +0200587static void intel_dsi_enable_nop(struct intel_encoder *encoder,
588 struct intel_crtc_state *pipe_config,
589 struct drm_connector_state *conn_state)
Shobhit Kumar2634fd72014-04-09 13:59:31 +0530590{
591 DRM_DEBUG_KMS("\n");
592
593 /* for DSI port enable has to be done before pipe
594 * and plane enable, so port enable is done in
595 * pre_enable phase itself unlike other encoders
596 */
Jani Nikula4e646492013-08-27 15:12:20 +0300597}
598
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +0200599static void intel_dsi_pre_disable(struct intel_encoder *encoder,
600 struct intel_crtc_state *old_crtc_state,
601 struct drm_connector_state *old_conn_state)
Imre Deakc315faf2014-05-27 19:00:09 +0300602{
603 struct intel_dsi *intel_dsi = enc_to_intel_dsi(&encoder->base);
Jani Nikulaf03e4172015-01-16 14:27:16 +0200604 enum port port;
Imre Deakc315faf2014-05-27 19:00:09 +0300605
606 DRM_DEBUG_KMS("\n");
607
Shobhit Kumarb029e662015-06-26 14:32:10 +0530608 intel_panel_disable_backlight(intel_dsi->attached_connector);
609
Imre Deakc315faf2014-05-27 19:00:09 +0300610 if (is_vid_mode(intel_dsi)) {
611 /* Send Shutdown command to the panel in LP mode */
Jani Nikulaf03e4172015-01-16 14:27:16 +0200612 for_each_dsi_port(port, intel_dsi->ports)
Jani Nikulaa2581a92015-01-16 14:27:26 +0200613 dpi_send_cmd(intel_dsi, SHUTDOWN, false, port);
Imre Deakc315faf2014-05-27 19:00:09 +0300614 msleep(10);
615 }
616}
617
Jani Nikula4e646492013-08-27 15:12:20 +0300618static void intel_dsi_disable(struct intel_encoder *encoder)
619{
Shobhit Kumar1dbd7cb2013-12-11 17:52:05 +0530620 struct drm_device *dev = encoder->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +0100621 struct drm_i915_private *dev_priv = to_i915(dev);
Jani Nikula4e646492013-08-27 15:12:20 +0300622 struct intel_dsi *intel_dsi = enc_to_intel_dsi(&encoder->base);
Gaurav K Singh384f02a2014-12-05 14:22:44 +0530623 enum port port;
Jani Nikula4e646492013-08-27 15:12:20 +0300624 u32 temp;
625
626 DRM_DEBUG_KMS("\n");
627
Jani Nikula4e646492013-08-27 15:12:20 +0300628 if (is_vid_mode(intel_dsi)) {
Jani Nikula7f6a6a42015-01-16 14:27:19 +0200629 for_each_dsi_port(port, intel_dsi->ports)
630 wait_for_dsi_fifo_empty(intel_dsi, port);
Shobhit Kumar13813082014-07-12 17:17:22 +0530631
Gaurav K Singh5505a242014-12-04 10:58:47 +0530632 intel_dsi_port_disable(encoder);
Jani Nikula4e646492013-08-27 15:12:20 +0300633 msleep(2);
634 }
635
Gaurav K Singh384f02a2014-12-05 14:22:44 +0530636 for_each_dsi_port(port, intel_dsi->ports) {
637 /* Panel commands can be sent when clock is in LP11 */
638 I915_WRITE(MIPI_DEVICE_READY(port), 0x0);
Shobhit Kumar339023e2014-04-09 13:59:34 +0530639
Shashank Sharmab389a452015-09-01 19:41:44 +0530640 intel_dsi_reset_clocks(encoder, port);
Gaurav K Singh384f02a2014-12-05 14:22:44 +0530641 I915_WRITE(MIPI_EOT_DISABLE(port), CLOCKSTOP);
Shobhit Kumar339023e2014-04-09 13:59:34 +0530642
Gaurav K Singh384f02a2014-12-05 14:22:44 +0530643 temp = I915_READ(MIPI_DSI_FUNC_PRG(port));
644 temp &= ~VID_MODE_FORMAT_MASK;
645 I915_WRITE(MIPI_DSI_FUNC_PRG(port), temp);
Shobhit Kumar339023e2014-04-09 13:59:34 +0530646
Gaurav K Singh384f02a2014-12-05 14:22:44 +0530647 I915_WRITE(MIPI_DEVICE_READY(port), 0x1);
648 }
Shobhit Kumar1dbd7cb2013-12-11 17:52:05 +0530649 /* if disable packets are sent before sending shutdown packet then in
650 * some next enable sequence send turn on packet error is observed */
Jani Nikula593e0622015-01-23 15:30:56 +0200651 drm_panel_disable(intel_dsi->panel);
Shobhit Kumar13813082014-07-12 17:17:22 +0530652
Jani Nikula7f6a6a42015-01-16 14:27:19 +0200653 for_each_dsi_port(port, intel_dsi->ports)
654 wait_for_dsi_fifo_empty(intel_dsi, port);
Jani Nikula4e646492013-08-27 15:12:20 +0300655}
656
Shobhit Kumar1dbd7cb2013-12-11 17:52:05 +0530657static void intel_dsi_clear_device_ready(struct intel_encoder *encoder)
Jani Nikula4e646492013-08-27 15:12:20 +0300658{
Shashank Sharmab389a452015-09-01 19:41:44 +0530659 struct drm_device *dev = encoder->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +0100660 struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
Gaurav K Singh384f02a2014-12-05 14:22:44 +0530661 struct intel_dsi *intel_dsi = enc_to_intel_dsi(&encoder->base);
662 enum port port;
Shobhit Kumar1dbd7cb2013-12-11 17:52:05 +0530663
Jani Nikula4e646492013-08-27 15:12:20 +0300664 DRM_DEBUG_KMS("\n");
Gaurav K Singh384f02a2014-12-05 14:22:44 +0530665 for_each_dsi_port(port, intel_dsi->ports) {
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200666 /* Common bit for both MIPI Port A & MIPI Port C on VLV/CHV */
667 i915_reg_t port_ctrl = IS_BROXTON(dev) ?
668 BXT_MIPI_PORT_CTRL(port) : MIPI_PORT_CTRL(PORT_A);
669 u32 val;
ymohanmabe4fc042013-08-27 23:40:56 +0300670
Gaurav K Singh384f02a2014-12-05 14:22:44 +0530671 I915_WRITE(MIPI_DEVICE_READY(port), DEVICE_READY |
672 ULPS_STATE_ENTER);
673 usleep_range(2000, 2500);
Shobhit Kumar1dbd7cb2013-12-11 17:52:05 +0530674
Gaurav K Singh384f02a2014-12-05 14:22:44 +0530675 I915_WRITE(MIPI_DEVICE_READY(port), DEVICE_READY |
676 ULPS_STATE_EXIT);
677 usleep_range(2000, 2500);
Shobhit Kumar1dbd7cb2013-12-11 17:52:05 +0530678
Gaurav K Singh384f02a2014-12-05 14:22:44 +0530679 I915_WRITE(MIPI_DEVICE_READY(port), DEVICE_READY |
680 ULPS_STATE_ENTER);
681 usleep_range(2000, 2500);
Shobhit Kumar1dbd7cb2013-12-11 17:52:05 +0530682
Gaurav K Singh384f02a2014-12-05 14:22:44 +0530683 /* Wait till Clock lanes are in LP-00 state for MIPI Port A
684 * only. MIPI Port C has no similar bit for checking
685 */
Chris Wilson0698cf62016-06-30 15:33:18 +0100686 if (intel_wait_for_register(dev_priv,
687 port_ctrl, AFE_LATCHOUT, 0,
688 30))
Gaurav K Singh384f02a2014-12-05 14:22:44 +0530689 DRM_ERROR("DSI LP not going Low\n");
Shobhit Kumar1dbd7cb2013-12-11 17:52:05 +0530690
Shashank Sharmab389a452015-09-01 19:41:44 +0530691 /* Disable MIPI PHY transparent latch */
692 val = I915_READ(port_ctrl);
693 I915_WRITE(port_ctrl, val & ~LP_OUTPUT_HOLD);
Gaurav K Singh384f02a2014-12-05 14:22:44 +0530694 usleep_range(1000, 1500);
Shobhit Kumaraceb3652014-07-03 16:35:41 +0530695
Gaurav K Singh384f02a2014-12-05 14:22:44 +0530696 I915_WRITE(MIPI_DEVICE_READY(port), 0x00);
697 usleep_range(2000, 2500);
698 }
Shobhit Kumar1dbd7cb2013-12-11 17:52:05 +0530699
Shashank Sharmafe88fc62015-09-01 19:41:39 +0530700 intel_disable_dsi_pll(encoder);
Jani Nikula4e646492013-08-27 15:12:20 +0300701}
Shobhit Kumar20e5bf62014-04-09 13:59:32 +0530702
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +0200703static void intel_dsi_post_disable(struct intel_encoder *encoder,
704 struct intel_crtc_state *pipe_config,
705 struct drm_connector_state *conn_state)
Shobhit Kumar1dbd7cb2013-12-11 17:52:05 +0530706{
Chris Wilsonfac5e232016-07-04 11:34:36 +0100707 struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
Shobhit Kumar1dbd7cb2013-12-11 17:52:05 +0530708 struct intel_dsi *intel_dsi = enc_to_intel_dsi(&encoder->base);
709
710 DRM_DEBUG_KMS("\n");
711
Imre Deakc315faf2014-05-27 19:00:09 +0300712 intel_dsi_disable(encoder);
713
Shobhit Kumar1dbd7cb2013-12-11 17:52:05 +0530714 intel_dsi_clear_device_ready(encoder);
715
Ville Syrjäläd1877c02016-04-18 19:18:25 +0300716 if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) {
Uma Shankard6e3af52016-02-18 13:49:26 +0200717 u32 val;
718
719 val = I915_READ(DSPCLK_GATE_D);
720 val &= ~DPOUNIT_CLOCK_GATE_DISABLE;
721 I915_WRITE(DSPCLK_GATE_D, val);
722 }
Shobhit Kumar20e5bf62014-04-09 13:59:32 +0530723
Jani Nikula593e0622015-01-23 15:30:56 +0200724 drm_panel_unprepare(intel_dsi->panel);
Shobhit Kumardf38e652014-04-14 11:18:26 +0530725
726 msleep(intel_dsi->panel_off_delay);
Shobhit Kumarfc45e822015-06-26 14:32:09 +0530727
728 /* Panel Disable over CRC PMIC */
729 if (intel_dsi->gpio_panel)
730 gpiod_set_value_cansleep(intel_dsi->gpio_panel, 0);
Ville Syrjälä1d5c65e2016-04-18 19:17:51 +0300731
732 /*
733 * FIXME As we do with eDP, just make a note of the time here
734 * and perform the wait before the next panel power on.
735 */
736 msleep(intel_dsi->panel_pwr_cycle_delay);
Shobhit Kumar1dbd7cb2013-12-11 17:52:05 +0530737}
Jani Nikula4e646492013-08-27 15:12:20 +0300738
739static bool intel_dsi_get_hw_state(struct intel_encoder *encoder,
740 enum pipe *pipe)
741{
Chris Wilsonfac5e232016-07-04 11:34:36 +0100742 struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
Gaurav K Singhc0beefd2014-12-09 10:59:20 +0530743 struct intel_dsi *intel_dsi = enc_to_intel_dsi(&encoder->base);
744 struct drm_device *dev = encoder->base.dev;
Imre Deak6d129be2014-03-05 16:20:54 +0200745 enum intel_display_power_domain power_domain;
Jani Nikulae7d7cad2014-11-14 16:54:21 +0200746 enum port port;
Jani Nikula1dcec2f2016-03-15 21:51:11 +0200747 bool active = false;
Jani Nikula4e646492013-08-27 15:12:20 +0300748
749 DRM_DEBUG_KMS("\n");
750
Imre Deak6d129be2014-03-05 16:20:54 +0200751 power_domain = intel_display_port_power_domain(encoder);
Imre Deak3f3f42b2016-02-12 18:55:19 +0200752 if (!intel_display_power_get_if_enabled(dev_priv, power_domain))
Imre Deak6d129be2014-03-05 16:20:54 +0200753 return false;
754
Imre Deakdb18b6a2016-03-24 12:41:40 +0200755 /*
756 * On Broxton the PLL needs to be enabled with a valid divider
757 * configuration, otherwise accessing DSI registers will hang the
758 * machine. See BSpec North Display Engine registers/MIPI[BXT].
759 */
760 if (IS_BROXTON(dev_priv) && !intel_dsi_pll_is_enabled(dev_priv))
761 goto out_put_power;
762
Jani Nikula4e646492013-08-27 15:12:20 +0300763 /* XXX: this only works for one DSI output */
Gaurav K Singhc0beefd2014-12-09 10:59:20 +0530764 for_each_dsi_port(port, intel_dsi->ports) {
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200765 i915_reg_t ctrl_reg = IS_BROXTON(dev) ?
766 BXT_MIPI_PORT_CTRL(port) : MIPI_PORT_CTRL(port);
Jani Nikula1dcec2f2016-03-15 21:51:11 +0200767 bool enabled = I915_READ(ctrl_reg) & DPI_ENABLE;
Jani Nikula4e646492013-08-27 15:12:20 +0300768
Jani Nikulae6f57782016-04-15 15:47:31 +0300769 /*
770 * Due to some hardware limitations on VLV/CHV, the DPI enable
771 * bit in port C control register does not get set. As a
772 * workaround, check pipe B conf instead.
Gaurav K Singhc0beefd2014-12-09 10:59:20 +0530773 */
Jani Nikulae6f57782016-04-15 15:47:31 +0300774 if ((IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev)) && port == PORT_C)
Jani Nikula1dcec2f2016-03-15 21:51:11 +0200775 enabled = I915_READ(PIPECONF(PIPE_B)) & PIPECONF_ENABLE;
Gaurav K Singhc0beefd2014-12-09 10:59:20 +0530776
Jani Nikula1dcec2f2016-03-15 21:51:11 +0200777 /* Try command mode if video mode not enabled */
778 if (!enabled) {
779 u32 tmp = I915_READ(MIPI_DSI_FUNC_PRG(port));
780 enabled = tmp & CMD_MODE_DATA_WIDTH_MASK;
Jani Nikula4e646492013-08-27 15:12:20 +0300781 }
Jani Nikula1dcec2f2016-03-15 21:51:11 +0200782
783 if (!enabled)
784 continue;
785
786 if (!(I915_READ(MIPI_DEVICE_READY(port)) & DEVICE_READY))
787 continue;
788
Jani Nikula6b93e9c2016-03-15 21:51:12 +0200789 if (IS_BROXTON(dev_priv)) {
790 u32 tmp = I915_READ(MIPI_CTRL(port));
791 tmp &= BXT_PIPE_SELECT_MASK;
792 tmp >>= BXT_PIPE_SELECT_SHIFT;
793
794 if (WARN_ON(tmp > PIPE_C))
795 continue;
796
797 *pipe = tmp;
798 } else {
799 *pipe = port == PORT_A ? PIPE_A : PIPE_B;
800 }
801
Jani Nikula1dcec2f2016-03-15 21:51:11 +0200802 active = true;
803 break;
Jani Nikula4e646492013-08-27 15:12:20 +0300804 }
Jani Nikula1dcec2f2016-03-15 21:51:11 +0200805
Imre Deakdb18b6a2016-03-24 12:41:40 +0200806out_put_power:
Imre Deak3f3f42b2016-02-12 18:55:19 +0200807 intel_display_power_put(dev_priv, power_domain);
Jani Nikula4e646492013-08-27 15:12:20 +0300808
Jani Nikula1dcec2f2016-03-15 21:51:11 +0200809 return active;
Jani Nikula4e646492013-08-27 15:12:20 +0300810}
811
Ramalingam C6f0e7532016-04-07 14:36:07 +0530812static void bxt_dsi_get_pipe_config(struct intel_encoder *encoder,
813 struct intel_crtc_state *pipe_config)
814{
815 struct drm_device *dev = encoder->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +0100816 struct drm_i915_private *dev_priv = to_i915(dev);
Ramalingam C6f0e7532016-04-07 14:36:07 +0530817 struct drm_display_mode *adjusted_mode =
818 &pipe_config->base.adjusted_mode;
Ramalingam C042ab0c2016-04-19 13:48:14 +0530819 struct drm_display_mode *adjusted_mode_sw;
820 struct intel_crtc *intel_crtc;
Ramalingam C6f0e7532016-04-07 14:36:07 +0530821 struct intel_dsi *intel_dsi = enc_to_intel_dsi(&encoder->base);
Ramalingam Ccefc4e12016-04-19 13:48:13 +0530822 unsigned int lane_count = intel_dsi->lane_count;
Ramalingam C6f0e7532016-04-07 14:36:07 +0530823 unsigned int bpp, fmt;
824 enum port port;
Ramalingam Ccefc4e12016-04-19 13:48:13 +0530825 u16 hactive, hfp, hsync, hbp, vfp, vsync, vbp;
Ramalingam C042ab0c2016-04-19 13:48:14 +0530826 u16 hfp_sw, hsync_sw, hbp_sw;
827 u16 crtc_htotal_sw, crtc_hsync_start_sw, crtc_hsync_end_sw,
828 crtc_hblank_start_sw, crtc_hblank_end_sw;
829
830 intel_crtc = to_intel_crtc(encoder->base.crtc);
831 adjusted_mode_sw = &intel_crtc->config->base.adjusted_mode;
Ramalingam C6f0e7532016-04-07 14:36:07 +0530832
833 /*
834 * Atleast one port is active as encoder->get_config called only if
835 * encoder->get_hw_state() returns true.
836 */
837 for_each_dsi_port(port, intel_dsi->ports) {
838 if (I915_READ(BXT_MIPI_PORT_CTRL(port)) & DPI_ENABLE)
839 break;
840 }
841
842 fmt = I915_READ(MIPI_DSI_FUNC_PRG(port)) & VID_MODE_FORMAT_MASK;
843 pipe_config->pipe_bpp =
844 mipi_dsi_pixel_format_to_bpp(
845 pixel_format_from_register_bits(fmt));
846 bpp = pipe_config->pipe_bpp;
847
848 /* In terms of pixels */
849 adjusted_mode->crtc_hdisplay =
850 I915_READ(BXT_MIPI_TRANS_HACTIVE(port));
851 adjusted_mode->crtc_vdisplay =
852 I915_READ(BXT_MIPI_TRANS_VACTIVE(port));
853 adjusted_mode->crtc_vtotal =
854 I915_READ(BXT_MIPI_TRANS_VTOTAL(port));
855
Ramalingam Ccefc4e12016-04-19 13:48:13 +0530856 hactive = adjusted_mode->crtc_hdisplay;
857 hfp = I915_READ(MIPI_HFP_COUNT(port));
858
Ramalingam C6f0e7532016-04-07 14:36:07 +0530859 /*
Ramalingam Ccefc4e12016-04-19 13:48:13 +0530860 * Meaningful for video mode non-burst sync pulse mode only,
861 * can be zero for non-burst sync events and burst modes
Ramalingam C6f0e7532016-04-07 14:36:07 +0530862 */
Ramalingam Ccefc4e12016-04-19 13:48:13 +0530863 hsync = I915_READ(MIPI_HSYNC_PADDING_COUNT(port));
864 hbp = I915_READ(MIPI_HBP_COUNT(port));
865
866 /* harizontal values are in terms of high speed byte clock */
867 hfp = pixels_from_txbyteclkhs(hfp, bpp, lane_count,
868 intel_dsi->burst_mode_ratio);
869 hsync = pixels_from_txbyteclkhs(hsync, bpp, lane_count,
870 intel_dsi->burst_mode_ratio);
871 hbp = pixels_from_txbyteclkhs(hbp, bpp, lane_count,
872 intel_dsi->burst_mode_ratio);
873
874 if (intel_dsi->dual_link) {
875 hfp *= 2;
876 hsync *= 2;
877 hbp *= 2;
878 }
Ramalingam C6f0e7532016-04-07 14:36:07 +0530879
880 /* vertical values are in terms of lines */
881 vfp = I915_READ(MIPI_VFP_COUNT(port));
882 vsync = I915_READ(MIPI_VSYNC_PADDING_COUNT(port));
883 vbp = I915_READ(MIPI_VBP_COUNT(port));
884
Ramalingam Ccefc4e12016-04-19 13:48:13 +0530885 adjusted_mode->crtc_htotal = hactive + hfp + hsync + hbp;
886 adjusted_mode->crtc_hsync_start = hfp + adjusted_mode->crtc_hdisplay;
887 adjusted_mode->crtc_hsync_end = hsync + adjusted_mode->crtc_hsync_start;
Ramalingam C6f0e7532016-04-07 14:36:07 +0530888 adjusted_mode->crtc_hblank_start = adjusted_mode->crtc_hdisplay;
Ramalingam Ccefc4e12016-04-19 13:48:13 +0530889 adjusted_mode->crtc_hblank_end = adjusted_mode->crtc_htotal;
Ramalingam C6f0e7532016-04-07 14:36:07 +0530890
Ramalingam Ccefc4e12016-04-19 13:48:13 +0530891 adjusted_mode->crtc_vsync_start = vfp + adjusted_mode->crtc_vdisplay;
892 adjusted_mode->crtc_vsync_end = vsync + adjusted_mode->crtc_vsync_start;
Ramalingam C6f0e7532016-04-07 14:36:07 +0530893 adjusted_mode->crtc_vblank_start = adjusted_mode->crtc_vdisplay;
894 adjusted_mode->crtc_vblank_end = adjusted_mode->crtc_vtotal;
Ramalingam C6f0e7532016-04-07 14:36:07 +0530895
Ramalingam C042ab0c2016-04-19 13:48:14 +0530896 /*
897 * In BXT DSI there is no regs programmed with few horizontal timings
898 * in Pixels but txbyteclkhs.. So retrieval process adds some
899 * ROUND_UP ERRORS in the process of PIXELS<==>txbyteclkhs.
900 * Actually here for the given adjusted_mode, we are calculating the
901 * value programmed to the port and then back to the horizontal timing
902 * param in pixels. This is the expected value, including roundup errors
903 * And if that is same as retrieved value from port, then
904 * (HW state) adjusted_mode's horizontal timings are corrected to
905 * match with SW state to nullify the errors.
906 */
907 /* Calculating the value programmed to the Port register */
908 hfp_sw = adjusted_mode_sw->crtc_hsync_start -
909 adjusted_mode_sw->crtc_hdisplay;
910 hsync_sw = adjusted_mode_sw->crtc_hsync_end -
911 adjusted_mode_sw->crtc_hsync_start;
912 hbp_sw = adjusted_mode_sw->crtc_htotal -
913 adjusted_mode_sw->crtc_hsync_end;
914
915 if (intel_dsi->dual_link) {
916 hfp_sw /= 2;
917 hsync_sw /= 2;
918 hbp_sw /= 2;
919 }
920
921 hfp_sw = txbyteclkhs(hfp_sw, bpp, lane_count,
922 intel_dsi->burst_mode_ratio);
923 hsync_sw = txbyteclkhs(hsync_sw, bpp, lane_count,
924 intel_dsi->burst_mode_ratio);
925 hbp_sw = txbyteclkhs(hbp_sw, bpp, lane_count,
926 intel_dsi->burst_mode_ratio);
927
928 /* Reverse calculating the adjusted mode parameters from port reg vals*/
929 hfp_sw = pixels_from_txbyteclkhs(hfp_sw, bpp, lane_count,
930 intel_dsi->burst_mode_ratio);
931 hsync_sw = pixels_from_txbyteclkhs(hsync_sw, bpp, lane_count,
932 intel_dsi->burst_mode_ratio);
933 hbp_sw = pixels_from_txbyteclkhs(hbp_sw, bpp, lane_count,
934 intel_dsi->burst_mode_ratio);
935
936 if (intel_dsi->dual_link) {
937 hfp_sw *= 2;
938 hsync_sw *= 2;
939 hbp_sw *= 2;
940 }
941
942 crtc_htotal_sw = adjusted_mode_sw->crtc_hdisplay + hfp_sw +
943 hsync_sw + hbp_sw;
944 crtc_hsync_start_sw = hfp_sw + adjusted_mode_sw->crtc_hdisplay;
945 crtc_hsync_end_sw = hsync_sw + crtc_hsync_start_sw;
946 crtc_hblank_start_sw = adjusted_mode_sw->crtc_hdisplay;
947 crtc_hblank_end_sw = crtc_htotal_sw;
948
949 if (adjusted_mode->crtc_htotal == crtc_htotal_sw)
950 adjusted_mode->crtc_htotal = adjusted_mode_sw->crtc_htotal;
951
952 if (adjusted_mode->crtc_hsync_start == crtc_hsync_start_sw)
953 adjusted_mode->crtc_hsync_start =
954 adjusted_mode_sw->crtc_hsync_start;
955
956 if (adjusted_mode->crtc_hsync_end == crtc_hsync_end_sw)
957 adjusted_mode->crtc_hsync_end =
958 adjusted_mode_sw->crtc_hsync_end;
959
960 if (adjusted_mode->crtc_hblank_start == crtc_hblank_start_sw)
961 adjusted_mode->crtc_hblank_start =
962 adjusted_mode_sw->crtc_hblank_start;
963
964 if (adjusted_mode->crtc_hblank_end == crtc_hblank_end_sw)
965 adjusted_mode->crtc_hblank_end =
966 adjusted_mode_sw->crtc_hblank_end;
967}
Ramalingam C6f0e7532016-04-07 14:36:07 +0530968
Jani Nikula4e646492013-08-27 15:12:20 +0300969static void intel_dsi_get_config(struct intel_encoder *encoder,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +0200970 struct intel_crtc_state *pipe_config)
Jani Nikula4e646492013-08-27 15:12:20 +0300971{
Ramalingam C6f0e7532016-04-07 14:36:07 +0530972 struct drm_device *dev = encoder->base.dev;
Jani Nikulad7d85d82016-01-08 12:45:39 +0200973 u32 pclk;
Jani Nikula4e646492013-08-27 15:12:20 +0300974 DRM_DEBUG_KMS("\n");
975
Ramalingam C6f0e7532016-04-07 14:36:07 +0530976 if (IS_BROXTON(dev))
977 bxt_dsi_get_pipe_config(encoder, pipe_config);
978
Ville Syrjälä47eacba2016-04-12 22:14:35 +0300979 pclk = intel_dsi_get_pclk(encoder, pipe_config->pipe_bpp,
980 pipe_config);
Shobhit Kumarf573de52014-07-30 20:32:37 +0530981 if (!pclk)
982 return;
983
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +0200984 pipe_config->base.adjusted_mode.crtc_clock = pclk;
Shobhit Kumarf573de52014-07-30 20:32:37 +0530985 pipe_config->port_clock = pclk;
Jani Nikula4e646492013-08-27 15:12:20 +0300986}
987
Damien Lespiauc19de8e2013-11-28 15:29:18 +0000988static enum drm_mode_status
989intel_dsi_mode_valid(struct drm_connector *connector,
990 struct drm_display_mode *mode)
Jani Nikula4e646492013-08-27 15:12:20 +0300991{
992 struct intel_connector *intel_connector = to_intel_connector(connector);
Ville Syrjäläf4ee2652016-04-12 22:14:37 +0300993 const struct drm_display_mode *fixed_mode = intel_connector->panel.fixed_mode;
Mika Kahola759a1e92015-08-18 14:37:01 +0300994 int max_dotclk = to_i915(connector->dev)->max_dotclk_freq;
Jani Nikula4e646492013-08-27 15:12:20 +0300995
996 DRM_DEBUG_KMS("\n");
997
998 if (mode->flags & DRM_MODE_FLAG_DBLSCAN) {
999 DRM_DEBUG_KMS("MODE_NO_DBLESCAN\n");
1000 return MODE_NO_DBLESCAN;
1001 }
1002
1003 if (fixed_mode) {
1004 if (mode->hdisplay > fixed_mode->hdisplay)
1005 return MODE_PANEL;
1006 if (mode->vdisplay > fixed_mode->vdisplay)
1007 return MODE_PANEL;
Mika Kahola759a1e92015-08-18 14:37:01 +03001008 if (fixed_mode->clock > max_dotclk)
1009 return MODE_CLOCK_HIGH;
Jani Nikula4e646492013-08-27 15:12:20 +03001010 }
1011
Jani Nikula36d21f42015-01-16 14:27:20 +02001012 return MODE_OK;
Jani Nikula4e646492013-08-27 15:12:20 +03001013}
1014
1015/* return txclkesc cycles in terms of divider and duration in us */
1016static u16 txclkesc(u32 divider, unsigned int us)
1017{
1018 switch (divider) {
1019 case ESCAPE_CLOCK_DIVIDER_1:
1020 default:
1021 return 20 * us;
1022 case ESCAPE_CLOCK_DIVIDER_2:
1023 return 10 * us;
1024 case ESCAPE_CLOCK_DIVIDER_4:
1025 return 5 * us;
1026 }
1027}
1028
Jani Nikula4e646492013-08-27 15:12:20 +03001029static void set_dsi_timings(struct drm_encoder *encoder,
Ville Syrjälä5e7234c2015-09-25 16:37:43 +03001030 const struct drm_display_mode *adjusted_mode)
Jani Nikula4e646492013-08-27 15:12:20 +03001031{
1032 struct drm_device *dev = encoder->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01001033 struct drm_i915_private *dev_priv = to_i915(dev);
Jani Nikula4e646492013-08-27 15:12:20 +03001034 struct intel_dsi *intel_dsi = enc_to_intel_dsi(encoder);
Gaurav K Singhaa102d22014-12-04 10:58:54 +05301035 enum port port;
Jani Nikula1e78aa02016-03-16 12:21:40 +02001036 unsigned int bpp = mipi_dsi_pixel_format_to_bpp(intel_dsi->pixel_format);
Jani Nikula4e646492013-08-27 15:12:20 +03001037 unsigned int lane_count = intel_dsi->lane_count;
1038
1039 u16 hactive, hfp, hsync, hbp, vfp, vsync, vbp;
1040
Ville Syrjäläaad941d2015-09-25 16:38:56 +03001041 hactive = adjusted_mode->crtc_hdisplay;
1042 hfp = adjusted_mode->crtc_hsync_start - adjusted_mode->crtc_hdisplay;
1043 hsync = adjusted_mode->crtc_hsync_end - adjusted_mode->crtc_hsync_start;
1044 hbp = adjusted_mode->crtc_htotal - adjusted_mode->crtc_hsync_end;
Jani Nikula4e646492013-08-27 15:12:20 +03001045
Gaurav K Singhaa102d22014-12-04 10:58:54 +05301046 if (intel_dsi->dual_link) {
1047 hactive /= 2;
1048 if (intel_dsi->dual_link == DSI_DUAL_LINK_FRONT_BACK)
1049 hactive += intel_dsi->pixel_overlap;
1050 hfp /= 2;
1051 hsync /= 2;
1052 hbp /= 2;
1053 }
1054
Ville Syrjäläaad941d2015-09-25 16:38:56 +03001055 vfp = adjusted_mode->crtc_vsync_start - adjusted_mode->crtc_vdisplay;
1056 vsync = adjusted_mode->crtc_vsync_end - adjusted_mode->crtc_vsync_start;
1057 vbp = adjusted_mode->crtc_vtotal - adjusted_mode->crtc_vsync_end;
Jani Nikula4e646492013-08-27 15:12:20 +03001058
1059 /* horizontal values are in terms of high speed byte clock */
Shobhit Kumar7f0c8602014-07-30 20:34:57 +05301060 hactive = txbyteclkhs(hactive, bpp, lane_count,
Daniel Vetter7f3de832014-07-30 22:34:27 +02001061 intel_dsi->burst_mode_ratio);
Shobhit Kumar7f0c8602014-07-30 20:34:57 +05301062 hfp = txbyteclkhs(hfp, bpp, lane_count, intel_dsi->burst_mode_ratio);
1063 hsync = txbyteclkhs(hsync, bpp, lane_count,
Daniel Vetter7f3de832014-07-30 22:34:27 +02001064 intel_dsi->burst_mode_ratio);
Shobhit Kumar7f0c8602014-07-30 20:34:57 +05301065 hbp = txbyteclkhs(hbp, bpp, lane_count, intel_dsi->burst_mode_ratio);
Jani Nikula4e646492013-08-27 15:12:20 +03001066
Gaurav K Singhaa102d22014-12-04 10:58:54 +05301067 for_each_dsi_port(port, intel_dsi->ports) {
Shashank Sharmad2e08c02015-09-01 19:41:40 +05301068 if (IS_BROXTON(dev)) {
1069 /*
1070 * Program hdisplay and vdisplay on MIPI transcoder.
1071 * This is different from calculated hactive and
1072 * vactive, as they are calculated per channel basis,
1073 * whereas these values should be based on resolution.
1074 */
1075 I915_WRITE(BXT_MIPI_TRANS_HACTIVE(port),
Ville Syrjäläaad941d2015-09-25 16:38:56 +03001076 adjusted_mode->crtc_hdisplay);
Shashank Sharmad2e08c02015-09-01 19:41:40 +05301077 I915_WRITE(BXT_MIPI_TRANS_VACTIVE(port),
Ville Syrjäläaad941d2015-09-25 16:38:56 +03001078 adjusted_mode->crtc_vdisplay);
Shashank Sharmad2e08c02015-09-01 19:41:40 +05301079 I915_WRITE(BXT_MIPI_TRANS_VTOTAL(port),
Ville Syrjäläaad941d2015-09-25 16:38:56 +03001080 adjusted_mode->crtc_vtotal);
Shashank Sharmad2e08c02015-09-01 19:41:40 +05301081 }
1082
Gaurav K Singhaa102d22014-12-04 10:58:54 +05301083 I915_WRITE(MIPI_HACTIVE_AREA_COUNT(port), hactive);
1084 I915_WRITE(MIPI_HFP_COUNT(port), hfp);
Jani Nikula4e646492013-08-27 15:12:20 +03001085
Gaurav K Singhaa102d22014-12-04 10:58:54 +05301086 /* meaningful for video mode non-burst sync pulse mode only,
1087 * can be zero for non-burst sync events and burst modes */
1088 I915_WRITE(MIPI_HSYNC_PADDING_COUNT(port), hsync);
1089 I915_WRITE(MIPI_HBP_COUNT(port), hbp);
Jani Nikula4e646492013-08-27 15:12:20 +03001090
Gaurav K Singhaa102d22014-12-04 10:58:54 +05301091 /* vertical values are in terms of lines */
1092 I915_WRITE(MIPI_VFP_COUNT(port), vfp);
1093 I915_WRITE(MIPI_VSYNC_PADDING_COUNT(port), vsync);
1094 I915_WRITE(MIPI_VBP_COUNT(port), vbp);
1095 }
Jani Nikula4e646492013-08-27 15:12:20 +03001096}
1097
Jani Nikula1e78aa02016-03-16 12:21:40 +02001098static u32 pixel_format_to_reg(enum mipi_dsi_pixel_format fmt)
1099{
1100 switch (fmt) {
1101 case MIPI_DSI_FMT_RGB888:
1102 return VID_MODE_FORMAT_RGB888;
1103 case MIPI_DSI_FMT_RGB666:
1104 return VID_MODE_FORMAT_RGB666;
1105 case MIPI_DSI_FMT_RGB666_PACKED:
1106 return VID_MODE_FORMAT_RGB666_PACKED;
1107 case MIPI_DSI_FMT_RGB565:
1108 return VID_MODE_FORMAT_RGB565;
1109 default:
1110 MISSING_CASE(fmt);
1111 return VID_MODE_FORMAT_RGB666;
1112 }
1113}
1114
Daniel Vetter07e4fb92014-04-24 23:54:59 +02001115static void intel_dsi_prepare(struct intel_encoder *intel_encoder)
Jani Nikula4e646492013-08-27 15:12:20 +03001116{
1117 struct drm_encoder *encoder = &intel_encoder->base;
1118 struct drm_device *dev = encoder->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01001119 struct drm_i915_private *dev_priv = to_i915(dev);
Jani Nikula4e646492013-08-27 15:12:20 +03001120 struct intel_crtc *intel_crtc = to_intel_crtc(encoder->crtc);
1121 struct intel_dsi *intel_dsi = enc_to_intel_dsi(encoder);
Ville Syrjälä7c5f93b2015-09-08 13:40:49 +03001122 const struct drm_display_mode *adjusted_mode = &intel_crtc->config->base.adjusted_mode;
Gaurav K Singh24ee0e62014-12-05 14:24:21 +05301123 enum port port;
Jani Nikula1e78aa02016-03-16 12:21:40 +02001124 unsigned int bpp = mipi_dsi_pixel_format_to_bpp(intel_dsi->pixel_format);
Jani Nikula4e646492013-08-27 15:12:20 +03001125 u32 val, tmp;
Gaurav K Singh24ee0e62014-12-05 14:24:21 +05301126 u16 mode_hdisplay;
Jani Nikula4e646492013-08-27 15:12:20 +03001127
Jani Nikulae7d7cad2014-11-14 16:54:21 +02001128 DRM_DEBUG_KMS("pipe %c\n", pipe_name(intel_crtc->pipe));
Jani Nikula4e646492013-08-27 15:12:20 +03001129
Ville Syrjäläaad941d2015-09-25 16:38:56 +03001130 mode_hdisplay = adjusted_mode->crtc_hdisplay;
Jani Nikula4e646492013-08-27 15:12:20 +03001131
Gaurav K Singh24ee0e62014-12-05 14:24:21 +05301132 if (intel_dsi->dual_link) {
1133 mode_hdisplay /= 2;
1134 if (intel_dsi->dual_link == DSI_DUAL_LINK_FRONT_BACK)
1135 mode_hdisplay += intel_dsi->pixel_overlap;
1136 }
Jani Nikula4e646492013-08-27 15:12:20 +03001137
Gaurav K Singh24ee0e62014-12-05 14:24:21 +05301138 for_each_dsi_port(port, intel_dsi->ports) {
Wayne Boyer666a4532015-12-09 12:29:35 -08001139 if (IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev)) {
Shashank Sharmad2e08c02015-09-01 19:41:40 +05301140 /*
1141 * escape clock divider, 20MHz, shared for A and C.
1142 * device ready must be off when doing this! txclkesc?
1143 */
1144 tmp = I915_READ(MIPI_CTRL(PORT_A));
1145 tmp &= ~ESCAPE_CLOCK_DIVIDER_MASK;
1146 I915_WRITE(MIPI_CTRL(PORT_A), tmp |
1147 ESCAPE_CLOCK_DIVIDER_1);
Jani Nikula4e646492013-08-27 15:12:20 +03001148
Shashank Sharmad2e08c02015-09-01 19:41:40 +05301149 /* read request priority is per pipe */
1150 tmp = I915_READ(MIPI_CTRL(port));
1151 tmp &= ~READ_REQUEST_PRIORITY_MASK;
1152 I915_WRITE(MIPI_CTRL(port), tmp |
1153 READ_REQUEST_PRIORITY_HIGH);
1154 } else if (IS_BROXTON(dev)) {
Deepak M56c48972015-12-09 20:14:04 +05301155 enum pipe pipe = intel_crtc->pipe;
1156
Shashank Sharmad2e08c02015-09-01 19:41:40 +05301157 tmp = I915_READ(MIPI_CTRL(port));
1158 tmp &= ~BXT_PIPE_SELECT_MASK;
1159
Deepak M56c48972015-12-09 20:14:04 +05301160 tmp |= BXT_PIPE_SELECT(pipe);
Shashank Sharmad2e08c02015-09-01 19:41:40 +05301161 I915_WRITE(MIPI_CTRL(port), tmp);
1162 }
Jani Nikula4e646492013-08-27 15:12:20 +03001163
Gaurav K Singh24ee0e62014-12-05 14:24:21 +05301164 /* XXX: why here, why like this? handling in irq handler?! */
1165 I915_WRITE(MIPI_INTR_STAT(port), 0xffffffff);
1166 I915_WRITE(MIPI_INTR_EN(port), 0xffffffff);
1167
1168 I915_WRITE(MIPI_DPHY_PARAM(port), intel_dsi->dphy_reg);
1169
1170 I915_WRITE(MIPI_DPI_RESOLUTION(port),
Ville Syrjäläaad941d2015-09-25 16:38:56 +03001171 adjusted_mode->crtc_vdisplay << VERTICAL_ADDRESS_SHIFT |
Gaurav K Singh24ee0e62014-12-05 14:24:21 +05301172 mode_hdisplay << HORIZONTAL_ADDRESS_SHIFT);
1173 }
Jani Nikula4e646492013-08-27 15:12:20 +03001174
1175 set_dsi_timings(encoder, adjusted_mode);
1176
1177 val = intel_dsi->lane_count << DATA_LANES_PRG_REG_SHIFT;
1178 if (is_cmd_mode(intel_dsi)) {
1179 val |= intel_dsi->channel << CMD_MODE_CHANNEL_NUMBER_SHIFT;
1180 val |= CMD_MODE_DATA_WIDTH_8_BIT; /* XXX */
1181 } else {
1182 val |= intel_dsi->channel << VID_MODE_CHANNEL_NUMBER_SHIFT;
Jani Nikula1e78aa02016-03-16 12:21:40 +02001183 val |= pixel_format_to_reg(intel_dsi->pixel_format);
Jani Nikula4e646492013-08-27 15:12:20 +03001184 }
Jani Nikula4e646492013-08-27 15:12:20 +03001185
Gaurav K Singh24ee0e62014-12-05 14:24:21 +05301186 tmp = 0;
Shobhit Kumarf1c79f12014-04-09 13:59:33 +05301187 if (intel_dsi->eotp_pkt == 0)
Gaurav K Singh24ee0e62014-12-05 14:24:21 +05301188 tmp |= EOT_DISABLE;
Shobhit Kumarf1c79f12014-04-09 13:59:33 +05301189 if (intel_dsi->clock_stop)
Gaurav K Singh24ee0e62014-12-05 14:24:21 +05301190 tmp |= CLOCKSTOP;
Jani Nikula4e646492013-08-27 15:12:20 +03001191
Jani Nikulaf90e8c32016-06-03 17:57:05 +03001192 if (IS_BROXTON(dev_priv)) {
1193 tmp |= BXT_DPHY_DEFEATURE_EN;
1194 if (!is_cmd_mode(intel_dsi))
1195 tmp |= BXT_DEFEATURE_DPI_FIFO_CTR;
1196 }
1197
Gaurav K Singh24ee0e62014-12-05 14:24:21 +05301198 for_each_dsi_port(port, intel_dsi->ports) {
1199 I915_WRITE(MIPI_DSI_FUNC_PRG(port), val);
Jani Nikula4e646492013-08-27 15:12:20 +03001200
Gaurav K Singh24ee0e62014-12-05 14:24:21 +05301201 /* timeouts for recovery. one frame IIUC. if counter expires,
1202 * EOT and stop state. */
Shobhit Kumarcf4dbd22014-04-14 11:18:25 +05301203
Gaurav K Singh24ee0e62014-12-05 14:24:21 +05301204 /*
1205 * In burst mode, value greater than one DPI line Time in byte
1206 * clock (txbyteclkhs) To timeout this timer 1+ of the above
1207 * said value is recommended.
1208 *
1209 * In non-burst mode, Value greater than one DPI frame time in
1210 * byte clock(txbyteclkhs) To timeout this timer 1+ of the above
1211 * said value is recommended.
1212 *
1213 * In DBI only mode, value greater than one DBI frame time in
1214 * byte clock(txbyteclkhs) To timeout this timer 1+ of the above
1215 * said value is recommended.
1216 */
Jani Nikula4e646492013-08-27 15:12:20 +03001217
Gaurav K Singh24ee0e62014-12-05 14:24:21 +05301218 if (is_vid_mode(intel_dsi) &&
1219 intel_dsi->video_mode_format == VIDEO_MODE_BURST) {
1220 I915_WRITE(MIPI_HS_TX_TIMEOUT(port),
Ville Syrjäläaad941d2015-09-25 16:38:56 +03001221 txbyteclkhs(adjusted_mode->crtc_htotal, bpp,
Ville Syrjälä124abe02015-09-08 13:40:45 +03001222 intel_dsi->lane_count,
1223 intel_dsi->burst_mode_ratio) + 1);
Gaurav K Singh24ee0e62014-12-05 14:24:21 +05301224 } else {
1225 I915_WRITE(MIPI_HS_TX_TIMEOUT(port),
Ville Syrjäläaad941d2015-09-25 16:38:56 +03001226 txbyteclkhs(adjusted_mode->crtc_vtotal *
1227 adjusted_mode->crtc_htotal,
Ville Syrjälä124abe02015-09-08 13:40:45 +03001228 bpp, intel_dsi->lane_count,
1229 intel_dsi->burst_mode_ratio) + 1);
Gaurav K Singh24ee0e62014-12-05 14:24:21 +05301230 }
1231 I915_WRITE(MIPI_LP_RX_TIMEOUT(port), intel_dsi->lp_rx_timeout);
1232 I915_WRITE(MIPI_TURN_AROUND_TIMEOUT(port),
1233 intel_dsi->turn_arnd_val);
1234 I915_WRITE(MIPI_DEVICE_RESET_TIMER(port),
1235 intel_dsi->rst_timer_val);
Jani Nikula4e646492013-08-27 15:12:20 +03001236
Gaurav K Singh24ee0e62014-12-05 14:24:21 +05301237 /* dphy stuff */
Jani Nikula4e646492013-08-27 15:12:20 +03001238
Gaurav K Singh24ee0e62014-12-05 14:24:21 +05301239 /* in terms of low power clock */
1240 I915_WRITE(MIPI_INIT_COUNT(port),
1241 txclkesc(intel_dsi->escape_clk_div, 100));
Jani Nikula4e646492013-08-27 15:12:20 +03001242
Shashank Sharmad2e08c02015-09-01 19:41:40 +05301243 if (IS_BROXTON(dev) && (!intel_dsi->dual_link)) {
1244 /*
1245 * BXT spec says write MIPI_INIT_COUNT for
1246 * both the ports, even if only one is
1247 * getting used. So write the other port
1248 * if not in dual link mode.
1249 */
1250 I915_WRITE(MIPI_INIT_COUNT(port ==
1251 PORT_A ? PORT_C : PORT_A),
1252 intel_dsi->init_count);
1253 }
Gaurav K Singh24ee0e62014-12-05 14:24:21 +05301254
1255 /* recovery disables */
Shobhit Kumar87c54d02015-02-03 12:17:35 +05301256 I915_WRITE(MIPI_EOT_DISABLE(port), tmp);
Gaurav K Singh24ee0e62014-12-05 14:24:21 +05301257
1258 /* in terms of low power clock */
1259 I915_WRITE(MIPI_INIT_COUNT(port), intel_dsi->init_count);
1260
1261 /* in terms of txbyteclkhs. actual high to low switch +
1262 * MIPI_STOP_STATE_STALL * MIPI_LP_BYTECLK.
1263 *
1264 * XXX: write MIPI_STOP_STATE_STALL?
1265 */
1266 I915_WRITE(MIPI_HIGH_LOW_SWITCH_COUNT(port),
1267 intel_dsi->hs_to_lp_count);
1268
1269 /* XXX: low power clock equivalence in terms of byte clock.
1270 * the number of byte clocks occupied in one low power clock.
1271 * based on txbyteclkhs and txclkesc.
1272 * txclkesc time / txbyteclk time * (105 + MIPI_STOP_STATE_STALL
1273 * ) / 105.???
1274 */
1275 I915_WRITE(MIPI_LP_BYTECLK(port), intel_dsi->lp_byte_clk);
1276
1277 /* the bw essential for transmitting 16 long packets containing
1278 * 252 bytes meant for dcs write memory command is programmed in
1279 * this register in terms of byte clocks. based on dsi transfer
1280 * rate and the number of lanes configured the time taken to
1281 * transmit 16 long packets in a dsi stream varies. */
1282 I915_WRITE(MIPI_DBI_BW_CTRL(port), intel_dsi->bw_timer);
1283
1284 I915_WRITE(MIPI_CLK_LANE_SWITCH_TIME_CNT(port),
1285 intel_dsi->clk_lp_to_hs_count << LP_HS_SSW_CNT_SHIFT |
1286 intel_dsi->clk_hs_to_lp_count << HS_LP_PWR_SW_CNT_SHIFT);
1287
1288 if (is_vid_mode(intel_dsi))
1289 /* Some panels might have resolution which is not a
1290 * multiple of 64 like 1366 x 768. Enable RANDOM
1291 * resolution support for such panels by default */
1292 I915_WRITE(MIPI_VIDEO_MODE_FORMAT(port),
1293 intel_dsi->video_frmt_cfg_bits |
1294 intel_dsi->video_mode_format |
1295 IP_TG_CONFIG |
1296 RANDOM_DPI_DISPLAY_RESOLUTION);
1297 }
Jani Nikula4e646492013-08-27 15:12:20 +03001298}
1299
1300static enum drm_connector_status
1301intel_dsi_detect(struct drm_connector *connector, bool force)
1302{
Jani Nikula36d21f42015-01-16 14:27:20 +02001303 return connector_status_connected;
Jani Nikula4e646492013-08-27 15:12:20 +03001304}
1305
1306static int intel_dsi_get_modes(struct drm_connector *connector)
1307{
1308 struct intel_connector *intel_connector = to_intel_connector(connector);
1309 struct drm_display_mode *mode;
1310
1311 DRM_DEBUG_KMS("\n");
1312
1313 if (!intel_connector->panel.fixed_mode) {
1314 DRM_DEBUG_KMS("no fixed mode\n");
1315 return 0;
1316 }
1317
1318 mode = drm_mode_duplicate(connector->dev,
1319 intel_connector->panel.fixed_mode);
1320 if (!mode) {
1321 DRM_DEBUG_KMS("drm_mode_duplicate failed\n");
1322 return 0;
1323 }
1324
1325 drm_mode_probed_add(connector, mode);
1326 return 1;
1327}
1328
Ville Syrjäläf4ee2652016-04-12 22:14:37 +03001329static int intel_dsi_set_property(struct drm_connector *connector,
1330 struct drm_property *property,
1331 uint64_t val)
1332{
1333 struct drm_device *dev = connector->dev;
1334 struct intel_connector *intel_connector = to_intel_connector(connector);
1335 struct drm_crtc *crtc;
1336 int ret;
1337
1338 ret = drm_object_property_set_value(&connector->base, property, val);
1339 if (ret)
1340 return ret;
1341
1342 if (property == dev->mode_config.scaling_mode_property) {
1343 if (val == DRM_MODE_SCALE_NONE) {
1344 DRM_DEBUG_KMS("no scaling not supported\n");
1345 return -EINVAL;
1346 }
Ville Syrjälä234126c2016-04-12 22:14:38 +03001347 if (HAS_GMCH_DISPLAY(dev) &&
1348 val == DRM_MODE_SCALE_CENTER) {
1349 DRM_DEBUG_KMS("centering not supported\n");
1350 return -EINVAL;
1351 }
Ville Syrjäläf4ee2652016-04-12 22:14:37 +03001352
1353 if (intel_connector->panel.fitting_mode == val)
1354 return 0;
1355
1356 intel_connector->panel.fitting_mode = val;
1357 }
1358
1359 crtc = intel_attached_encoder(connector)->base.crtc;
1360 if (crtc && crtc->state->enable) {
1361 /*
1362 * If the CRTC is enabled, the display will be changed
1363 * according to the new panel fitting mode.
1364 */
1365 intel_crtc_restore_mode(crtc);
1366 }
1367
1368 return 0;
1369}
1370
Jani Nikula593e0622015-01-23 15:30:56 +02001371static void intel_dsi_connector_destroy(struct drm_connector *connector)
Jani Nikula4e646492013-08-27 15:12:20 +03001372{
1373 struct intel_connector *intel_connector = to_intel_connector(connector);
1374
1375 DRM_DEBUG_KMS("\n");
1376 intel_panel_fini(&intel_connector->panel);
Jani Nikula4e646492013-08-27 15:12:20 +03001377 drm_connector_cleanup(connector);
1378 kfree(connector);
1379}
1380
Jani Nikula593e0622015-01-23 15:30:56 +02001381static void intel_dsi_encoder_destroy(struct drm_encoder *encoder)
1382{
1383 struct intel_dsi *intel_dsi = enc_to_intel_dsi(encoder);
1384
1385 if (intel_dsi->panel) {
1386 drm_panel_detach(intel_dsi->panel);
1387 /* XXX: Logically this call belongs in the panel driver. */
1388 drm_panel_remove(intel_dsi->panel);
1389 }
Shobhit Kumarfc45e822015-06-26 14:32:09 +05301390
1391 /* dispose of the gpios */
1392 if (intel_dsi->gpio_panel)
1393 gpiod_put(intel_dsi->gpio_panel);
1394
Jani Nikula593e0622015-01-23 15:30:56 +02001395 intel_encoder_destroy(encoder);
1396}
1397
Jani Nikula4e646492013-08-27 15:12:20 +03001398static const struct drm_encoder_funcs intel_dsi_funcs = {
Jani Nikula593e0622015-01-23 15:30:56 +02001399 .destroy = intel_dsi_encoder_destroy,
Jani Nikula4e646492013-08-27 15:12:20 +03001400};
1401
1402static const struct drm_connector_helper_funcs intel_dsi_connector_helper_funcs = {
1403 .get_modes = intel_dsi_get_modes,
1404 .mode_valid = intel_dsi_mode_valid,
Jani Nikula4e646492013-08-27 15:12:20 +03001405};
1406
1407static const struct drm_connector_funcs intel_dsi_connector_funcs = {
Maarten Lankhorst4d688a22015-08-05 12:37:06 +02001408 .dpms = drm_atomic_helper_connector_dpms,
Jani Nikula4e646492013-08-27 15:12:20 +03001409 .detect = intel_dsi_detect,
Chris Wilson1ebaa0b2016-06-24 14:00:15 +01001410 .late_register = intel_connector_register,
Chris Wilsonc191eca2016-06-17 11:40:33 +01001411 .early_unregister = intel_connector_unregister,
Jani Nikula593e0622015-01-23 15:30:56 +02001412 .destroy = intel_dsi_connector_destroy,
Jani Nikula4e646492013-08-27 15:12:20 +03001413 .fill_modes = drm_helper_probe_single_connector_modes,
Ville Syrjäläf4ee2652016-04-12 22:14:37 +03001414 .set_property = intel_dsi_set_property,
Matt Roper2545e4a2015-01-22 16:51:27 -08001415 .atomic_get_property = intel_connector_atomic_get_property,
Matt Roperc6f95f22015-01-22 16:50:32 -08001416 .atomic_destroy_state = drm_atomic_helper_connector_destroy_state,
Ander Conselvan de Oliveira98969722015-03-20 16:18:06 +02001417 .atomic_duplicate_state = drm_atomic_helper_connector_duplicate_state,
Jani Nikula4e646492013-08-27 15:12:20 +03001418};
1419
Ville Syrjäläf4ee2652016-04-12 22:14:37 +03001420static void intel_dsi_add_properties(struct intel_connector *connector)
1421{
1422 struct drm_device *dev = connector->base.dev;
1423
1424 if (connector->panel.fixed_mode) {
1425 drm_mode_create_scaling_mode_property(dev);
1426 drm_object_attach_property(&connector->base.base,
1427 dev->mode_config.scaling_mode_property,
1428 DRM_MODE_SCALE_ASPECT);
1429 connector->panel.fitting_mode = DRM_MODE_SCALE_ASPECT;
1430 }
1431}
1432
Damien Lespiau4328633d2014-05-28 12:30:56 +01001433void intel_dsi_init(struct drm_device *dev)
Jani Nikula4e646492013-08-27 15:12:20 +03001434{
1435 struct intel_dsi *intel_dsi;
1436 struct intel_encoder *intel_encoder;
1437 struct drm_encoder *encoder;
1438 struct intel_connector *intel_connector;
1439 struct drm_connector *connector;
Jani Nikula593e0622015-01-23 15:30:56 +02001440 struct drm_display_mode *scan, *fixed_mode = NULL;
Chris Wilsonfac5e232016-07-04 11:34:36 +01001441 struct drm_i915_private *dev_priv = to_i915(dev);
Jani Nikula7e9804f2015-01-16 14:27:23 +02001442 enum port port;
Jani Nikula4e646492013-08-27 15:12:20 +03001443 unsigned int i;
1444
1445 DRM_DEBUG_KMS("\n");
1446
Shobhit Kumar3e6bd012014-05-27 19:33:59 +05301447 /* There is no detection method for MIPI so rely on VBT */
Jani Nikula7137aec2016-03-16 12:43:32 +02001448 if (!intel_bios_is_dsi_present(dev_priv, &port))
Damien Lespiau4328633d2014-05-28 12:30:56 +01001449 return;
Jani Nikula4e646492013-08-27 15:12:20 +03001450
Wayne Boyer666a4532015-12-09 12:29:35 -08001451 if (IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev)) {
Shashank Sharmab6fdd0f2014-05-19 20:54:03 +05301452 dev_priv->mipi_mmio_base = VLV_MIPI_BASE;
Shashank Sharmac6c794a2016-03-22 12:01:50 +02001453 } else if (IS_BROXTON(dev)) {
1454 dev_priv->mipi_mmio_base = BXT_MIPI_BASE;
Shashank Sharmab6fdd0f2014-05-19 20:54:03 +05301455 } else {
1456 DRM_ERROR("Unsupported Mipi device to reg base");
Christoph Jaeger868d6652014-06-13 21:51:22 +02001457 return;
Shashank Sharmab6fdd0f2014-05-19 20:54:03 +05301458 }
1459
Jani Nikula4e646492013-08-27 15:12:20 +03001460 intel_dsi = kzalloc(sizeof(*intel_dsi), GFP_KERNEL);
1461 if (!intel_dsi)
Damien Lespiau4328633d2014-05-28 12:30:56 +01001462 return;
Jani Nikula4e646492013-08-27 15:12:20 +03001463
Ander Conselvan de Oliveira08d9bc92015-04-10 10:59:10 +03001464 intel_connector = intel_connector_alloc();
Jani Nikula4e646492013-08-27 15:12:20 +03001465 if (!intel_connector) {
1466 kfree(intel_dsi);
Damien Lespiau4328633d2014-05-28 12:30:56 +01001467 return;
Jani Nikula4e646492013-08-27 15:12:20 +03001468 }
1469
1470 intel_encoder = &intel_dsi->base;
1471 encoder = &intel_encoder->base;
1472 intel_dsi->attached_connector = intel_connector;
1473
Jani Nikula4e646492013-08-27 15:12:20 +03001474 connector = &intel_connector->base;
1475
Ville Syrjälä13a3d912015-12-09 16:20:18 +02001476 drm_encoder_init(dev, encoder, &intel_dsi_funcs, DRM_MODE_ENCODER_DSI,
Ville Syrjälä580d8ed2016-05-27 20:59:24 +03001477 "DSI %c", port_name(port));
Jani Nikula4e646492013-08-27 15:12:20 +03001478
Jani Nikula4e646492013-08-27 15:12:20 +03001479 intel_encoder->compute_config = intel_dsi_compute_config;
Jani Nikula4e646492013-08-27 15:12:20 +03001480 intel_encoder->pre_enable = intel_dsi_pre_enable;
Shobhit Kumar2634fd72014-04-09 13:59:31 +05301481 intel_encoder->enable = intel_dsi_enable_nop;
Imre Deakc315faf2014-05-27 19:00:09 +03001482 intel_encoder->disable = intel_dsi_pre_disable;
Jani Nikula4e646492013-08-27 15:12:20 +03001483 intel_encoder->post_disable = intel_dsi_post_disable;
1484 intel_encoder->get_hw_state = intel_dsi_get_hw_state;
1485 intel_encoder->get_config = intel_dsi_get_config;
1486
1487 intel_connector->get_hw_state = intel_connector_get_hw_state;
1488
Jani Nikula2e85ab42016-03-18 17:05:44 +02001489 /*
1490 * On BYT/CHV, pipe A maps to MIPI DSI port A, pipe B maps to MIPI DSI
1491 * port C. BXT isn't limited like this.
1492 */
1493 if (IS_BROXTON(dev_priv))
1494 intel_encoder->crtc_mask = BIT(PIPE_A) | BIT(PIPE_B) | BIT(PIPE_C);
1495 else if (port == PORT_A)
Jani Nikula701d25b2016-03-18 17:05:43 +02001496 intel_encoder->crtc_mask = BIT(PIPE_A);
Jani Nikula7137aec2016-03-16 12:43:32 +02001497 else
Jani Nikula701d25b2016-03-18 17:05:43 +02001498 intel_encoder->crtc_mask = BIT(PIPE_B);
Jani Nikulae7d7cad2014-11-14 16:54:21 +02001499
Jani Nikula90198352016-04-26 16:14:25 +03001500 if (dev_priv->vbt.dsi.config->dual_link) {
Jani Nikula701d25b2016-03-18 17:05:43 +02001501 intel_dsi->ports = BIT(PORT_A) | BIT(PORT_C);
Jani Nikula90198352016-04-26 16:14:25 +03001502
1503 switch (dev_priv->vbt.dsi.config->dl_dcs_backlight_ports) {
1504 case DL_DCS_PORT_A:
1505 intel_dsi->dcs_backlight_ports = BIT(PORT_A);
1506 break;
1507 case DL_DCS_PORT_C:
1508 intel_dsi->dcs_backlight_ports = BIT(PORT_C);
1509 break;
1510 default:
1511 case DL_DCS_PORT_A_AND_C:
1512 intel_dsi->dcs_backlight_ports = BIT(PORT_A) | BIT(PORT_C);
1513 break;
1514 }
Deepak M1ecc1c62016-04-26 16:14:26 +03001515
1516 switch (dev_priv->vbt.dsi.config->dl_dcs_cabc_ports) {
1517 case DL_DCS_PORT_A:
1518 intel_dsi->dcs_cabc_ports = BIT(PORT_A);
1519 break;
1520 case DL_DCS_PORT_C:
1521 intel_dsi->dcs_cabc_ports = BIT(PORT_C);
1522 break;
1523 default:
1524 case DL_DCS_PORT_A_AND_C:
1525 intel_dsi->dcs_cabc_ports = BIT(PORT_A) | BIT(PORT_C);
1526 break;
1527 }
Jani Nikula90198352016-04-26 16:14:25 +03001528 } else {
Jani Nikula701d25b2016-03-18 17:05:43 +02001529 intel_dsi->ports = BIT(port);
Jani Nikula90198352016-04-26 16:14:25 +03001530 intel_dsi->dcs_backlight_ports = BIT(port);
Deepak M1ecc1c62016-04-26 16:14:26 +03001531 intel_dsi->dcs_cabc_ports = BIT(port);
Jani Nikula90198352016-04-26 16:14:25 +03001532 }
Gaurav K Singh82425782015-08-03 15:45:32 +05301533
Deepak M1ecc1c62016-04-26 16:14:26 +03001534 if (!dev_priv->vbt.dsi.config->cabc_supported)
1535 intel_dsi->dcs_cabc_ports = 0;
1536
Jani Nikula7e9804f2015-01-16 14:27:23 +02001537 /* Create a DSI host (and a device) for each port. */
1538 for_each_dsi_port(port, intel_dsi->ports) {
1539 struct intel_dsi_host *host;
1540
1541 host = intel_dsi_host_init(intel_dsi, port);
1542 if (!host)
1543 goto err;
1544
1545 intel_dsi->dsi_hosts[port] = host;
1546 }
1547
Jani Nikula593e0622015-01-23 15:30:56 +02001548 for (i = 0; i < ARRAY_SIZE(intel_dsi_drivers); i++) {
1549 intel_dsi->panel = intel_dsi_drivers[i].init(intel_dsi,
1550 intel_dsi_drivers[i].panel_id);
1551 if (intel_dsi->panel)
Jani Nikula4e646492013-08-27 15:12:20 +03001552 break;
1553 }
1554
Jani Nikula593e0622015-01-23 15:30:56 +02001555 if (!intel_dsi->panel) {
Jani Nikula4e646492013-08-27 15:12:20 +03001556 DRM_DEBUG_KMS("no device found\n");
1557 goto err;
1558 }
1559
Shobhit Kumarfc45e822015-06-26 14:32:09 +05301560 /*
1561 * In case of BYT with CRC PMIC, we need to use GPIO for
1562 * Panel control.
1563 */
1564 if (dev_priv->vbt.dsi.config->pwm_blc == PPS_BLC_PMIC) {
1565 intel_dsi->gpio_panel =
1566 gpiod_get(dev->dev, "panel", GPIOD_OUT_HIGH);
1567
1568 if (IS_ERR(intel_dsi->gpio_panel)) {
1569 DRM_ERROR("Failed to own gpio for panel control\n");
1570 intel_dsi->gpio_panel = NULL;
1571 }
1572 }
1573
Jani Nikula4e646492013-08-27 15:12:20 +03001574 intel_encoder->type = INTEL_OUTPUT_DSI;
Ville Syrjäläbc079e82014-03-03 16:15:28 +02001575 intel_encoder->cloneable = 0;
Jani Nikula4e646492013-08-27 15:12:20 +03001576 drm_connector_init(dev, connector, &intel_dsi_connector_funcs,
1577 DRM_MODE_CONNECTOR_DSI);
1578
1579 drm_connector_helper_add(connector, &intel_dsi_connector_helper_funcs);
1580
1581 connector->display_info.subpixel_order = SubPixelHorizontalRGB; /*XXX*/
1582 connector->interlace_allowed = false;
1583 connector->doublescan_allowed = false;
1584
1585 intel_connector_attach_encoder(intel_connector, intel_encoder);
1586
Jani Nikula593e0622015-01-23 15:30:56 +02001587 drm_panel_attach(intel_dsi->panel, connector);
1588
1589 mutex_lock(&dev->mode_config.mutex);
1590 drm_panel_get_modes(intel_dsi->panel);
1591 list_for_each_entry(scan, &connector->probed_modes, head) {
1592 if ((scan->type & DRM_MODE_TYPE_PREFERRED)) {
1593 fixed_mode = drm_mode_duplicate(dev, scan);
1594 break;
1595 }
1596 }
1597 mutex_unlock(&dev->mode_config.mutex);
1598
Jani Nikula4e646492013-08-27 15:12:20 +03001599 if (!fixed_mode) {
1600 DRM_DEBUG_KMS("no fixed mode\n");
1601 goto err;
1602 }
1603
Ville Syrjälädf457242016-05-31 12:08:34 +03001604 connector->display_info.width_mm = fixed_mode->width_mm;
1605 connector->display_info.height_mm = fixed_mode->height_mm;
1606
Vandana Kannan4b6ed682014-02-11 14:26:36 +05301607 intel_panel_init(&intel_connector->panel, fixed_mode, NULL);
Chris Wilsonfda9ee92016-06-24 14:00:13 +01001608 intel_panel_setup_backlight(connector, INVALID_PIPE);
Ville Syrjäläf4ee2652016-04-12 22:14:37 +03001609
1610 intel_dsi_add_properties(intel_connector);
1611
Damien Lespiau4328633d2014-05-28 12:30:56 +01001612 return;
Jani Nikula4e646492013-08-27 15:12:20 +03001613
1614err:
1615 drm_encoder_cleanup(&intel_encoder->base);
1616 kfree(intel_dsi);
1617 kfree(intel_connector);
Jani Nikula4e646492013-08-27 15:12:20 +03001618}